]> git.proxmox.com Git - mirror_ubuntu-artful-kernel.git/blame - arch/x86/kernel/cpu/common.c
x86/entry: Move SYSENTER_stack to the beginning of struct tss_struct
[mirror_ubuntu-artful-kernel.git] / arch / x86 / kernel / cpu / common.c
CommitLineData
f0fc4aff 1#include <linux/bootmem.h>
9766cdbc 2#include <linux/linkage.h>
f0fc4aff 3#include <linux/bitops.h>
9766cdbc 4#include <linux/kernel.h>
186f4360 5#include <linux/export.h>
9766cdbc
JSR
6#include <linux/percpu.h>
7#include <linux/string.h>
ee098e1a 8#include <linux/ctype.h>
1da177e4 9#include <linux/delay.h>
68e21be2 10#include <linux/sched/mm.h>
e6017571 11#include <linux/sched/clock.h>
9164bb4a 12#include <linux/sched/task.h>
9766cdbc 13#include <linux/init.h>
0f46efeb 14#include <linux/kprobes.h>
9766cdbc 15#include <linux/kgdb.h>
1da177e4 16#include <linux/smp.h>
9766cdbc 17#include <linux/io.h>
b51ef52d 18#include <linux/syscore_ops.h>
9766cdbc
JSR
19
20#include <asm/stackprotector.h>
cdd6c482 21#include <asm/perf_event.h>
1da177e4 22#include <asm/mmu_context.h>
49d859d7 23#include <asm/archrandom.h>
9766cdbc
JSR
24#include <asm/hypervisor.h>
25#include <asm/processor.h>
1e02ce4c 26#include <asm/tlbflush.h>
f649e938 27#include <asm/debugreg.h>
9766cdbc 28#include <asm/sections.h>
f40c3300 29#include <asm/vsyscall.h>
8bdbd962
AC
30#include <linux/topology.h>
31#include <linux/cpumask.h>
9766cdbc 32#include <asm/pgtable.h>
60063497 33#include <linux/atomic.h>
9766cdbc
JSR
34#include <asm/proto.h>
35#include <asm/setup.h>
36#include <asm/apic.h>
37#include <asm/desc.h>
78f7f1e5 38#include <asm/fpu/internal.h>
27b07da7 39#include <asm/mtrr.h>
0274f955 40#include <asm/hwcap2.h>
8bdbd962 41#include <linux/numa.h>
9766cdbc 42#include <asm/asm.h>
0f6ff2bc 43#include <asm/bugs.h>
9766cdbc 44#include <asm/cpu.h>
a03a3e28 45#include <asm/mce.h>
9766cdbc 46#include <asm/msr.h>
8d4a4300 47#include <asm/pat.h>
d288e1cf
FY
48#include <asm/microcode.h>
49#include <asm/microcode_intel.h>
e641f5f5
IM
50
51#ifdef CONFIG_X86_LOCAL_APIC
bdbcdd48 52#include <asm/uv/uv.h>
1da177e4
LT
53#endif
54
55#include "cpu.h"
56
0274f955
GA
57u32 elf_hwcap2 __read_mostly;
58
c2d1cec1 59/* all of these masks are initialized in setup_cpu_local_masks() */
c2d1cec1 60cpumask_var_t cpu_initialized_mask;
9766cdbc
JSR
61cpumask_var_t cpu_callout_mask;
62cpumask_var_t cpu_callin_mask;
c2d1cec1
MT
63
64/* representing cpus for which sibling maps can be computed */
65cpumask_var_t cpu_sibling_setup_mask;
66
2f2f52ba 67/* correctly size the local cpu masks */
4369f1fb 68void __init setup_cpu_local_masks(void)
2f2f52ba
BG
69{
70 alloc_bootmem_cpumask_var(&cpu_initialized_mask);
71 alloc_bootmem_cpumask_var(&cpu_callin_mask);
72 alloc_bootmem_cpumask_var(&cpu_callout_mask);
73 alloc_bootmem_cpumask_var(&cpu_sibling_setup_mask);
74}
75
148f9bb8 76static void default_init(struct cpuinfo_x86 *c)
e8055139
OZ
77{
78#ifdef CONFIG_X86_64
27c13ece 79 cpu_detect_cache_sizes(c);
e8055139
OZ
80#else
81 /* Not much we can do here... */
82 /* Check if at least it has cpuid */
83 if (c->cpuid_level == -1) {
84 /* No cpuid. It must be an ancient CPU */
85 if (c->x86 == 4)
86 strcpy(c->x86_model_id, "486");
87 else if (c->x86 == 3)
88 strcpy(c->x86_model_id, "386");
89 }
90#endif
91}
92
148f9bb8 93static const struct cpu_dev default_cpu = {
e8055139
OZ
94 .c_init = default_init,
95 .c_vendor = "Unknown",
96 .c_x86_vendor = X86_VENDOR_UNKNOWN,
97};
98
148f9bb8 99static const struct cpu_dev *this_cpu = &default_cpu;
0a488a53 100
06deef89 101DEFINE_PER_CPU_PAGE_ALIGNED(struct gdt_page, gdt_page) = { .gdt = {
950ad7ff 102#ifdef CONFIG_X86_64
06deef89
BG
103 /*
104 * We need valid kernel segments for data and code in long mode too
105 * IRET will check the segment types kkeil 2000/10/28
106 * Also sysret mandates a special GDT layout
107 *
9766cdbc 108 * TLS descriptors are currently at a different place compared to i386.
06deef89
BG
109 * Hopefully nobody expects them at a fixed place (Wine?)
110 */
1e5de182
AM
111 [GDT_ENTRY_KERNEL32_CS] = GDT_ENTRY_INIT(0xc09b, 0, 0xfffff),
112 [GDT_ENTRY_KERNEL_CS] = GDT_ENTRY_INIT(0xa09b, 0, 0xfffff),
113 [GDT_ENTRY_KERNEL_DS] = GDT_ENTRY_INIT(0xc093, 0, 0xfffff),
114 [GDT_ENTRY_DEFAULT_USER32_CS] = GDT_ENTRY_INIT(0xc0fb, 0, 0xfffff),
115 [GDT_ENTRY_DEFAULT_USER_DS] = GDT_ENTRY_INIT(0xc0f3, 0, 0xfffff),
116 [GDT_ENTRY_DEFAULT_USER_CS] = GDT_ENTRY_INIT(0xa0fb, 0, 0xfffff),
950ad7ff 117#else
1e5de182
AM
118 [GDT_ENTRY_KERNEL_CS] = GDT_ENTRY_INIT(0xc09a, 0, 0xfffff),
119 [GDT_ENTRY_KERNEL_DS] = GDT_ENTRY_INIT(0xc092, 0, 0xfffff),
120 [GDT_ENTRY_DEFAULT_USER_CS] = GDT_ENTRY_INIT(0xc0fa, 0, 0xfffff),
121 [GDT_ENTRY_DEFAULT_USER_DS] = GDT_ENTRY_INIT(0xc0f2, 0, 0xfffff),
bf504672
RR
122 /*
123 * Segments used for calling PnP BIOS have byte granularity.
124 * They code segments and data segments have fixed 64k limits,
125 * the transfer segment sizes are set at run time.
126 */
6842ef0e 127 /* 32-bit code */
1e5de182 128 [GDT_ENTRY_PNPBIOS_CS32] = GDT_ENTRY_INIT(0x409a, 0, 0xffff),
6842ef0e 129 /* 16-bit code */
1e5de182 130 [GDT_ENTRY_PNPBIOS_CS16] = GDT_ENTRY_INIT(0x009a, 0, 0xffff),
6842ef0e 131 /* 16-bit data */
1e5de182 132 [GDT_ENTRY_PNPBIOS_DS] = GDT_ENTRY_INIT(0x0092, 0, 0xffff),
6842ef0e 133 /* 16-bit data */
1e5de182 134 [GDT_ENTRY_PNPBIOS_TS1] = GDT_ENTRY_INIT(0x0092, 0, 0),
6842ef0e 135 /* 16-bit data */
1e5de182 136 [GDT_ENTRY_PNPBIOS_TS2] = GDT_ENTRY_INIT(0x0092, 0, 0),
bf504672
RR
137 /*
138 * The APM segments have byte granularity and their bases
139 * are set at run time. All have 64k limits.
140 */
6842ef0e 141 /* 32-bit code */
1e5de182 142 [GDT_ENTRY_APMBIOS_BASE] = GDT_ENTRY_INIT(0x409a, 0, 0xffff),
bf504672 143 /* 16-bit code */
1e5de182 144 [GDT_ENTRY_APMBIOS_BASE+1] = GDT_ENTRY_INIT(0x009a, 0, 0xffff),
6842ef0e 145 /* data */
72c4d853 146 [GDT_ENTRY_APMBIOS_BASE+2] = GDT_ENTRY_INIT(0x4092, 0, 0xffff),
bf504672 147
1e5de182
AM
148 [GDT_ENTRY_ESPFIX_SS] = GDT_ENTRY_INIT(0xc092, 0, 0xfffff),
149 [GDT_ENTRY_PERCPU] = GDT_ENTRY_INIT(0xc092, 0, 0xfffff),
60a5317f 150 GDT_STACK_CANARY_INIT
950ad7ff 151#endif
06deef89 152} };
7a61d35d 153EXPORT_PER_CPU_SYMBOL_GPL(gdt_page);
ae1ee11b 154
8c3641e9 155static int __init x86_mpx_setup(char *s)
0c752a93 156{
8c3641e9 157 /* require an exact match without trailing characters */
2cd3949f
DH
158 if (strlen(s))
159 return 0;
0c752a93 160
8c3641e9
DH
161 /* do not emit a message if the feature is not present */
162 if (!boot_cpu_has(X86_FEATURE_MPX))
163 return 1;
6bad06b7 164
8c3641e9
DH
165 setup_clear_cpu_cap(X86_FEATURE_MPX);
166 pr_info("nompx: Intel Memory Protection Extensions (MPX) disabled\n");
b6f42a4a
FY
167 return 1;
168}
8c3641e9 169__setup("nompx", x86_mpx_setup);
b6f42a4a 170
62d3a636 171#ifdef CONFIG_X86_64
0e6a37a4 172static int __init x86_nopcid_setup(char *s)
62d3a636 173{
0e6a37a4
AL
174 /* nopcid doesn't accept parameters */
175 if (s)
176 return -EINVAL;
62d3a636
AL
177
178 /* do not emit a message if the feature is not present */
179 if (!boot_cpu_has(X86_FEATURE_PCID))
0e6a37a4 180 return 0;
62d3a636
AL
181
182 setup_clear_cpu_cap(X86_FEATURE_PCID);
183 pr_info("nopcid: PCID feature disabled\n");
0e6a37a4 184 return 0;
62d3a636 185}
0e6a37a4 186early_param("nopcid", x86_nopcid_setup);
62d3a636
AL
187#endif
188
d12a72b8
AL
189static int __init x86_noinvpcid_setup(char *s)
190{
191 /* noinvpcid doesn't accept parameters */
192 if (s)
193 return -EINVAL;
194
195 /* do not emit a message if the feature is not present */
196 if (!boot_cpu_has(X86_FEATURE_INVPCID))
197 return 0;
198
199 setup_clear_cpu_cap(X86_FEATURE_INVPCID);
200 pr_info("noinvpcid: INVPCID feature disabled\n");
201 return 0;
202}
203early_param("noinvpcid", x86_noinvpcid_setup);
204
ba51dced 205#ifdef CONFIG_X86_32
148f9bb8
PG
206static int cachesize_override = -1;
207static int disable_x86_serial_nr = 1;
1da177e4 208
0a488a53
YL
209static int __init cachesize_setup(char *str)
210{
211 get_option(&str, &cachesize_override);
212 return 1;
213}
214__setup("cachesize=", cachesize_setup);
215
0a488a53
YL
216static int __init x86_sep_setup(char *s)
217{
218 setup_clear_cpu_cap(X86_FEATURE_SEP);
219 return 1;
220}
221__setup("nosep", x86_sep_setup);
222
223/* Standard macro to see if a specific flag is changeable */
224static inline int flag_is_changeable_p(u32 flag)
225{
226 u32 f1, f2;
227
94f6bac1
KH
228 /*
229 * Cyrix and IDT cpus allow disabling of CPUID
230 * so the code below may return different results
231 * when it is executed before and after enabling
232 * the CPUID. Add "volatile" to not allow gcc to
233 * optimize the subsequent calls to this function.
234 */
0f3fa48a
IM
235 asm volatile ("pushfl \n\t"
236 "pushfl \n\t"
237 "popl %0 \n\t"
238 "movl %0, %1 \n\t"
239 "xorl %2, %0 \n\t"
240 "pushl %0 \n\t"
241 "popfl \n\t"
242 "pushfl \n\t"
243 "popl %0 \n\t"
244 "popfl \n\t"
245
94f6bac1
KH
246 : "=&r" (f1), "=&r" (f2)
247 : "ir" (flag));
0a488a53
YL
248
249 return ((f1^f2) & flag) != 0;
250}
251
252/* Probe for the CPUID instruction */
148f9bb8 253int have_cpuid_p(void)
0a488a53
YL
254{
255 return flag_is_changeable_p(X86_EFLAGS_ID);
256}
257
148f9bb8 258static void squash_the_stupid_serial_number(struct cpuinfo_x86 *c)
0a488a53 259{
0f3fa48a
IM
260 unsigned long lo, hi;
261
262 if (!cpu_has(c, X86_FEATURE_PN) || !disable_x86_serial_nr)
263 return;
264
265 /* Disable processor serial number: */
266
267 rdmsr(MSR_IA32_BBL_CR_CTL, lo, hi);
268 lo |= 0x200000;
269 wrmsr(MSR_IA32_BBL_CR_CTL, lo, hi);
270
1b74dde7 271 pr_notice("CPU serial number disabled.\n");
0f3fa48a
IM
272 clear_cpu_cap(c, X86_FEATURE_PN);
273
274 /* Disabling the serial number may affect the cpuid level */
275 c->cpuid_level = cpuid_eax(0);
0a488a53
YL
276}
277
278static int __init x86_serial_nr_setup(char *s)
279{
280 disable_x86_serial_nr = 0;
281 return 1;
282}
283__setup("serialnumber", x86_serial_nr_setup);
ba51dced 284#else
102bbe3a
YL
285static inline int flag_is_changeable_p(u32 flag)
286{
287 return 1;
288}
102bbe3a
YL
289static inline void squash_the_stupid_serial_number(struct cpuinfo_x86 *c)
290{
291}
ba51dced 292#endif
0a488a53 293
de5397ad
FY
294static __init int setup_disable_smep(char *arg)
295{
b2cc2a07 296 setup_clear_cpu_cap(X86_FEATURE_SMEP);
0f6ff2bc
DH
297 /* Check for things that depend on SMEP being enabled: */
298 check_mpx_erratum(&boot_cpu_data);
de5397ad
FY
299 return 1;
300}
301__setup("nosmep", setup_disable_smep);
302
b2cc2a07 303static __always_inline void setup_smep(struct cpuinfo_x86 *c)
de5397ad 304{
b2cc2a07 305 if (cpu_has(c, X86_FEATURE_SMEP))
375074cc 306 cr4_set_bits(X86_CR4_SMEP);
de5397ad
FY
307}
308
52b6179a
PA
309static __init int setup_disable_smap(char *arg)
310{
b2cc2a07 311 setup_clear_cpu_cap(X86_FEATURE_SMAP);
52b6179a
PA
312 return 1;
313}
314__setup("nosmap", setup_disable_smap);
315
b2cc2a07
PA
316static __always_inline void setup_smap(struct cpuinfo_x86 *c)
317{
581b7f15 318 unsigned long eflags = native_save_fl();
b2cc2a07
PA
319
320 /* This should have been cleared long ago */
b2cc2a07
PA
321 BUG_ON(eflags & X86_EFLAGS_AC);
322
03bbd596
PA
323 if (cpu_has(c, X86_FEATURE_SMAP)) {
324#ifdef CONFIG_X86_SMAP
375074cc 325 cr4_set_bits(X86_CR4_SMAP);
03bbd596 326#else
375074cc 327 cr4_clear_bits(X86_CR4_SMAP);
03bbd596
PA
328#endif
329 }
de5397ad
FY
330}
331
06976945
DH
332/*
333 * Protection Keys are not available in 32-bit mode.
334 */
335static bool pku_disabled;
336
337static __always_inline void setup_pku(struct cpuinfo_x86 *c)
338{
e8df1a95
DH
339 /* check the boot processor, plus compile options for PKU: */
340 if (!cpu_feature_enabled(X86_FEATURE_PKU))
341 return;
342 /* checks the actual processor's cpuid bits: */
06976945
DH
343 if (!cpu_has(c, X86_FEATURE_PKU))
344 return;
345 if (pku_disabled)
346 return;
347
348 cr4_set_bits(X86_CR4_PKE);
349 /*
350 * Seting X86_CR4_PKE will cause the X86_FEATURE_OSPKE
351 * cpuid bit to be set. We need to ensure that we
352 * update that bit in this CPU's "cpu_info".
353 */
354 get_cpu_cap(c);
355}
356
357#ifdef CONFIG_X86_INTEL_MEMORY_PROTECTION_KEYS
358static __init int setup_disable_pku(char *arg)
359{
360 /*
361 * Do not clear the X86_FEATURE_PKU bit. All of the
362 * runtime checks are against OSPKE so clearing the
363 * bit does nothing.
364 *
365 * This way, we will see "pku" in cpuinfo, but not
366 * "ospke", which is exactly what we want. It shows
367 * that the CPU has PKU, but the OS has not enabled it.
368 * This happens to be exactly how a system would look
369 * if we disabled the config option.
370 */
371 pr_info("x86: 'nopku' specified, disabling Memory Protection Keys\n");
372 pku_disabled = true;
373 return 1;
374}
375__setup("nopku", setup_disable_pku);
376#endif /* CONFIG_X86_64 */
377
b38b0665
PA
378/*
379 * Some CPU features depend on higher CPUID levels, which may not always
380 * be available due to CPUID level capping or broken virtualization
381 * software. Add those features to this table to auto-disable them.
382 */
383struct cpuid_dependent_feature {
384 u32 feature;
385 u32 level;
386};
0f3fa48a 387
148f9bb8 388static const struct cpuid_dependent_feature
b38b0665
PA
389cpuid_dependent_features[] = {
390 { X86_FEATURE_MWAIT, 0x00000005 },
391 { X86_FEATURE_DCA, 0x00000009 },
392 { X86_FEATURE_XSAVE, 0x0000000d },
393 { 0, 0 }
394};
395
148f9bb8 396static void filter_cpuid_features(struct cpuinfo_x86 *c, bool warn)
b38b0665
PA
397{
398 const struct cpuid_dependent_feature *df;
9766cdbc 399
b38b0665 400 for (df = cpuid_dependent_features; df->feature; df++) {
0f3fa48a
IM
401
402 if (!cpu_has(c, df->feature))
403 continue;
b38b0665
PA
404 /*
405 * Note: cpuid_level is set to -1 if unavailable, but
406 * extended_extended_level is set to 0 if unavailable
407 * and the legitimate extended levels are all negative
408 * when signed; hence the weird messing around with
409 * signs here...
410 */
0f3fa48a 411 if (!((s32)df->level < 0 ?
f6db44df 412 (u32)df->level > (u32)c->extended_cpuid_level :
0f3fa48a
IM
413 (s32)df->level > (s32)c->cpuid_level))
414 continue;
415
416 clear_cpu_cap(c, df->feature);
417 if (!warn)
418 continue;
419
1b74dde7
CY
420 pr_warn("CPU: CPU feature " X86_CAP_FMT " disabled, no CPUID level 0x%x\n",
421 x86_cap_flag(df->feature), df->level);
b38b0665 422 }
f6db44df 423}
b38b0665 424
102bbe3a
YL
425/*
426 * Naming convention should be: <Name> [(<Codename>)]
427 * This table only is used unless init_<vendor>() below doesn't set it;
0f3fa48a
IM
428 * in particular, if CPUID levels 0x80000002..4 are supported, this
429 * isn't used
102bbe3a
YL
430 */
431
432/* Look up CPU names by table lookup. */
148f9bb8 433static const char *table_lookup_model(struct cpuinfo_x86 *c)
102bbe3a 434{
09dc68d9
JB
435#ifdef CONFIG_X86_32
436 const struct legacy_cpu_model_info *info;
102bbe3a
YL
437
438 if (c->x86_model >= 16)
439 return NULL; /* Range check */
440
441 if (!this_cpu)
442 return NULL;
443
09dc68d9 444 info = this_cpu->legacy_models;
102bbe3a 445
09dc68d9 446 while (info->family) {
102bbe3a
YL
447 if (info->family == c->x86)
448 return info->model_names[c->x86_model];
449 info++;
450 }
09dc68d9 451#endif
102bbe3a
YL
452 return NULL; /* Not found */
453}
454
148f9bb8
PG
455__u32 cpu_caps_cleared[NCAPINTS];
456__u32 cpu_caps_set[NCAPINTS];
7d851c8d 457
11e3a840
JF
458void load_percpu_segment(int cpu)
459{
460#ifdef CONFIG_X86_32
461 loadsegment(fs, __KERNEL_PERCPU);
462#else
45e876f7 463 __loadsegment_simple(gs, 0);
11e3a840
JF
464 wrmsrl(MSR_GS_BASE, (unsigned long)per_cpu(irq_stack_union.gs_base, cpu));
465#endif
60a5317f 466 load_stack_canary_segment();
11e3a840
JF
467}
468
b17894f1
AL
469/* Setup the fixmap mappings only once per-processor */
470static inline void setup_cpu_entry_area(int cpu)
b23adb7d 471{
45fc8757 472#ifdef CONFIG_X86_64
b23adb7d 473 /* On 64-bit systems, we use a read-only fixmap GDT. */
b17894f1 474 pgprot_t gdt_prot = PAGE_KERNEL_RO;
45fc8757 475#else
b23adb7d
AL
476 /*
477 * On native 32-bit systems, the GDT cannot be read-only because
478 * our double fault handler uses a task gate, and entering through
479 * a task gate needs to change an available TSS to busy. If the GDT
480 * is read-only, that will triple fault.
481 *
482 * On Xen PV, the GDT must be read-only because the hypervisor requires
483 * it.
484 */
b17894f1 485 pgprot_t gdt_prot = boot_cpu_has(X86_FEATURE_XENPV) ?
b23adb7d 486 PAGE_KERNEL_RO : PAGE_KERNEL;
45fc8757 487#endif
69218e47 488
b17894f1 489 __set_fixmap(get_cpu_entry_area_index(cpu, gdt), get_cpu_gdt_paddr(cpu), gdt_prot);
57d6cfd9
AL
490
491 /*
492 * The Intel SDM says (Volume 3, 7.2.1):
493 *
494 * Avoid placing a page boundary in the part of the TSS that the
495 * processor reads during a task switch (the first 104 bytes). The
496 * processor may not correctly perform address translations if a
497 * boundary occurs in this area. During a task switch, the processor
498 * reads and writes into the first 104 bytes of each TSS (using
499 * contiguous physical addresses beginning with the physical address
500 * of the first byte of the TSS). So, after TSS access begins, if
501 * part of the 104 bytes is not physically contiguous, the processor
502 * will access incorrect information without generating a page-fault
503 * exception.
504 *
505 * There are also a lot of errata involving the TSS spanning a page
506 * boundary. Assert that we're not doing that.
507 */
508 BUILD_BUG_ON((offsetof(struct tss_struct, x86_tss) ^
509 offsetofend(struct tss_struct, x86_tss)) & PAGE_MASK);
510
69218e47
TG
511}
512
45fc8757
TG
513/* Load the original GDT from the per-cpu structure */
514void load_direct_gdt(int cpu)
515{
516 struct desc_ptr gdt_descr;
517
518 gdt_descr.address = (long)get_cpu_gdt_rw(cpu);
519 gdt_descr.size = GDT_SIZE - 1;
520 load_gdt(&gdt_descr);
521}
522EXPORT_SYMBOL_GPL(load_direct_gdt);
523
69218e47
TG
524/* Load a fixmap remapping of the per-cpu GDT */
525void load_fixmap_gdt(int cpu)
526{
527 struct desc_ptr gdt_descr;
528
529 gdt_descr.address = (long)get_cpu_gdt_ro(cpu);
530 gdt_descr.size = GDT_SIZE - 1;
531 load_gdt(&gdt_descr);
532}
45fc8757 533EXPORT_SYMBOL_GPL(load_fixmap_gdt);
69218e47 534
0f3fa48a
IM
535/*
536 * Current gdt points %fs at the "master" per-cpu area: after this,
537 * it's on the real one.
538 */
552be871 539void switch_to_new_gdt(int cpu)
9d31d35b 540{
45fc8757
TG
541 /* Load the original GDT */
542 load_direct_gdt(cpu);
2697fbd5 543 /* Reload the per-cpu base */
11e3a840 544 load_percpu_segment(cpu);
9d31d35b
YL
545}
546
148f9bb8 547static const struct cpu_dev *cpu_devs[X86_VENDOR_NUM] = {};
1da177e4 548
148f9bb8 549static void get_model_name(struct cpuinfo_x86 *c)
1da177e4
LT
550{
551 unsigned int *v;
ee098e1a 552 char *p, *q, *s;
1da177e4 553
3da99c97 554 if (c->extended_cpuid_level < 0x80000004)
1b05d60d 555 return;
1da177e4 556
0f3fa48a 557 v = (unsigned int *)c->x86_model_id;
1da177e4
LT
558 cpuid(0x80000002, &v[0], &v[1], &v[2], &v[3]);
559 cpuid(0x80000003, &v[4], &v[5], &v[6], &v[7]);
560 cpuid(0x80000004, &v[8], &v[9], &v[10], &v[11]);
561 c->x86_model_id[48] = 0;
562
ee098e1a
BP
563 /* Trim whitespace */
564 p = q = s = &c->x86_model_id[0];
565
566 while (*p == ' ')
567 p++;
568
569 while (*p) {
570 /* Note the last non-whitespace index */
571 if (!isspace(*p))
572 s = q;
573
574 *q++ = *p++;
575 }
576
577 *(s + 1) = '\0';
1da177e4
LT
578}
579
148f9bb8 580void cpu_detect_cache_sizes(struct cpuinfo_x86 *c)
1da177e4 581{
9d31d35b 582 unsigned int n, dummy, ebx, ecx, edx, l2size;
1da177e4 583
3da99c97 584 n = c->extended_cpuid_level;
1da177e4
LT
585
586 if (n >= 0x80000005) {
9d31d35b 587 cpuid(0x80000005, &dummy, &ebx, &ecx, &edx);
9d31d35b 588 c->x86_cache_size = (ecx>>24) + (edx>>24);
140fc727
YL
589#ifdef CONFIG_X86_64
590 /* On K8 L1 TLB is inclusive, so don't count it */
591 c->x86_tlbsize = 0;
592#endif
1da177e4
LT
593 }
594
595 if (n < 0x80000006) /* Some chips just has a large L1. */
596 return;
597
0a488a53 598 cpuid(0x80000006, &dummy, &ebx, &ecx, &edx);
1da177e4 599 l2size = ecx >> 16;
34048c9e 600
140fc727
YL
601#ifdef CONFIG_X86_64
602 c->x86_tlbsize += ((ebx >> 16) & 0xfff) + (ebx & 0xfff);
603#else
1da177e4 604 /* do processor-specific cache resizing */
09dc68d9
JB
605 if (this_cpu->legacy_cache_size)
606 l2size = this_cpu->legacy_cache_size(c, l2size);
1da177e4
LT
607
608 /* Allow user to override all this if necessary. */
609 if (cachesize_override != -1)
610 l2size = cachesize_override;
611
34048c9e 612 if (l2size == 0)
1da177e4 613 return; /* Again, no L2 cache is possible */
140fc727 614#endif
1da177e4
LT
615
616 c->x86_cache_size = l2size;
1da177e4
LT
617}
618
e0ba94f1
AS
619u16 __read_mostly tlb_lli_4k[NR_INFO];
620u16 __read_mostly tlb_lli_2m[NR_INFO];
621u16 __read_mostly tlb_lli_4m[NR_INFO];
622u16 __read_mostly tlb_lld_4k[NR_INFO];
623u16 __read_mostly tlb_lld_2m[NR_INFO];
624u16 __read_mostly tlb_lld_4m[NR_INFO];
dd360393 625u16 __read_mostly tlb_lld_1g[NR_INFO];
e0ba94f1 626
f94fe119 627static void cpu_detect_tlb(struct cpuinfo_x86 *c)
e0ba94f1
AS
628{
629 if (this_cpu->c_detect_tlb)
630 this_cpu->c_detect_tlb(c);
631
f94fe119 632 pr_info("Last level iTLB entries: 4KB %d, 2MB %d, 4MB %d\n",
e0ba94f1 633 tlb_lli_4k[ENTRIES], tlb_lli_2m[ENTRIES],
f94fe119
SH
634 tlb_lli_4m[ENTRIES]);
635
636 pr_info("Last level dTLB entries: 4KB %d, 2MB %d, 4MB %d, 1GB %d\n",
637 tlb_lld_4k[ENTRIES], tlb_lld_2m[ENTRIES],
638 tlb_lld_4m[ENTRIES], tlb_lld_1g[ENTRIES]);
e0ba94f1
AS
639}
640
148f9bb8 641void detect_ht(struct cpuinfo_x86 *c)
1da177e4 642{
c8e56d20 643#ifdef CONFIG_SMP
0a488a53
YL
644 u32 eax, ebx, ecx, edx;
645 int index_msb, core_bits;
2eaad1fd 646 static bool printed;
1da177e4 647
0a488a53 648 if (!cpu_has(c, X86_FEATURE_HT))
9d31d35b 649 return;
1da177e4 650
0a488a53
YL
651 if (cpu_has(c, X86_FEATURE_CMP_LEGACY))
652 goto out;
1da177e4 653
1cd78776
YL
654 if (cpu_has(c, X86_FEATURE_XTOPOLOGY))
655 return;
1da177e4 656
0a488a53 657 cpuid(1, &eax, &ebx, &ecx, &edx);
1da177e4 658
9d31d35b
YL
659 smp_num_siblings = (ebx & 0xff0000) >> 16;
660
661 if (smp_num_siblings == 1) {
1b74dde7 662 pr_info_once("CPU0: Hyper-Threading is disabled\n");
0f3fa48a
IM
663 goto out;
664 }
9d31d35b 665
0f3fa48a
IM
666 if (smp_num_siblings <= 1)
667 goto out;
9d31d35b 668
0f3fa48a
IM
669 index_msb = get_count_order(smp_num_siblings);
670 c->phys_proc_id = apic->phys_pkg_id(c->initial_apicid, index_msb);
9d31d35b 671
0f3fa48a 672 smp_num_siblings = smp_num_siblings / c->x86_max_cores;
9d31d35b 673
0f3fa48a 674 index_msb = get_count_order(smp_num_siblings);
9d31d35b 675
0f3fa48a 676 core_bits = get_count_order(c->x86_max_cores);
9d31d35b 677
0f3fa48a
IM
678 c->cpu_core_id = apic->phys_pkg_id(c->initial_apicid, index_msb) &
679 ((1 << core_bits) - 1);
1da177e4 680
0a488a53 681out:
2eaad1fd 682 if (!printed && (c->x86_max_cores * smp_num_siblings) > 1) {
1b74dde7
CY
683 pr_info("CPU: Physical Processor ID: %d\n",
684 c->phys_proc_id);
685 pr_info("CPU: Processor Core ID: %d\n",
686 c->cpu_core_id);
2eaad1fd 687 printed = 1;
9d31d35b 688 }
9d31d35b 689#endif
97e4db7c 690}
1da177e4 691
148f9bb8 692static void get_cpu_vendor(struct cpuinfo_x86 *c)
1da177e4
LT
693{
694 char *v = c->x86_vendor_id;
0f3fa48a 695 int i;
1da177e4
LT
696
697 for (i = 0; i < X86_VENDOR_NUM; i++) {
10a434fc
YL
698 if (!cpu_devs[i])
699 break;
700
701 if (!strcmp(v, cpu_devs[i]->c_ident[0]) ||
702 (cpu_devs[i]->c_ident[1] &&
703 !strcmp(v, cpu_devs[i]->c_ident[1]))) {
0f3fa48a 704
10a434fc
YL
705 this_cpu = cpu_devs[i];
706 c->x86_vendor = this_cpu->c_x86_vendor;
707 return;
1da177e4
LT
708 }
709 }
10a434fc 710
1b74dde7
CY
711 pr_err_once("CPU: vendor_id '%s' unknown, using generic init.\n" \
712 "CPU: Your system may be unstable.\n", v);
10a434fc 713
fe38d855
CE
714 c->x86_vendor = X86_VENDOR_UNKNOWN;
715 this_cpu = &default_cpu;
1da177e4
LT
716}
717
148f9bb8 718void cpu_detect(struct cpuinfo_x86 *c)
1da177e4 719{
1da177e4 720 /* Get vendor name */
4a148513
HH
721 cpuid(0x00000000, (unsigned int *)&c->cpuid_level,
722 (unsigned int *)&c->x86_vendor_id[0],
723 (unsigned int *)&c->x86_vendor_id[8],
724 (unsigned int *)&c->x86_vendor_id[4]);
1da177e4 725
1da177e4 726 c->x86 = 4;
9d31d35b 727 /* Intel-defined flags: level 0x00000001 */
1da177e4
LT
728 if (c->cpuid_level >= 0x00000001) {
729 u32 junk, tfms, cap0, misc;
0f3fa48a 730
1da177e4 731 cpuid(0x00000001, &tfms, &misc, &junk, &cap0);
99f925ce
BP
732 c->x86 = x86_family(tfms);
733 c->x86_model = x86_model(tfms);
734 c->x86_mask = x86_stepping(tfms);
0f3fa48a 735
d4387bd3 736 if (cap0 & (1<<19)) {
d4387bd3 737 c->x86_clflush_size = ((misc >> 8) & 0xff) * 8;
9d31d35b 738 c->x86_cache_alignment = c->x86_clflush_size;
d4387bd3 739 }
1da177e4 740 }
1da177e4 741}
3da99c97 742
8bf1ebca
AL
743static void apply_forced_caps(struct cpuinfo_x86 *c)
744{
745 int i;
746
747 for (i = 0; i < NCAPINTS; i++) {
748 c->x86_capability[i] &= ~cpu_caps_cleared[i];
749 c->x86_capability[i] |= cpu_caps_set[i];
750 }
751}
752
148f9bb8 753void get_cpu_cap(struct cpuinfo_x86 *c)
093af8d7 754{
39c06df4 755 u32 eax, ebx, ecx, edx;
093af8d7 756
3da99c97
YL
757 /* Intel-defined flags: level 0x00000001 */
758 if (c->cpuid_level >= 0x00000001) {
39c06df4 759 cpuid(0x00000001, &eax, &ebx, &ecx, &edx);
0f3fa48a 760
39c06df4
BP
761 c->x86_capability[CPUID_1_ECX] = ecx;
762 c->x86_capability[CPUID_1_EDX] = edx;
3da99c97 763 }
093af8d7 764
3df8d920
AL
765 /* Thermal and Power Management Leaf: level 0x00000006 (eax) */
766 if (c->cpuid_level >= 0x00000006)
767 c->x86_capability[CPUID_6_EAX] = cpuid_eax(0x00000006);
768
bdc802dc
PA
769 /* Additional Intel-defined flags: level 0x00000007 */
770 if (c->cpuid_level >= 0x00000007) {
bdc802dc 771 cpuid_count(0x00000007, 0, &eax, &ebx, &ecx, &edx);
39c06df4 772 c->x86_capability[CPUID_7_0_EBX] = ebx;
dfb4a70f 773 c->x86_capability[CPUID_7_ECX] = ecx;
bdc802dc
PA
774 }
775
6229ad27
FY
776 /* Extended state features: level 0x0000000d */
777 if (c->cpuid_level >= 0x0000000d) {
6229ad27
FY
778 cpuid_count(0x0000000d, 1, &eax, &ebx, &ecx, &edx);
779
39c06df4 780 c->x86_capability[CPUID_D_1_EAX] = eax;
6229ad27
FY
781 }
782
cbc82b17
PWJ
783 /* Additional Intel-defined flags: level 0x0000000F */
784 if (c->cpuid_level >= 0x0000000F) {
cbc82b17
PWJ
785
786 /* QoS sub-leaf, EAX=0Fh, ECX=0 */
787 cpuid_count(0x0000000F, 0, &eax, &ebx, &ecx, &edx);
39c06df4
BP
788 c->x86_capability[CPUID_F_0_EDX] = edx;
789
cbc82b17
PWJ
790 if (cpu_has(c, X86_FEATURE_CQM_LLC)) {
791 /* will be overridden if occupancy monitoring exists */
792 c->x86_cache_max_rmid = ebx;
793
794 /* QoS sub-leaf, EAX=0Fh, ECX=1 */
795 cpuid_count(0x0000000F, 1, &eax, &ebx, &ecx, &edx);
39c06df4
BP
796 c->x86_capability[CPUID_F_1_EDX] = edx;
797
33c3cc7a
VS
798 if ((cpu_has(c, X86_FEATURE_CQM_OCCUP_LLC)) ||
799 ((cpu_has(c, X86_FEATURE_CQM_MBM_TOTAL)) ||
800 (cpu_has(c, X86_FEATURE_CQM_MBM_LOCAL)))) {
cbc82b17
PWJ
801 c->x86_cache_max_rmid = ecx;
802 c->x86_cache_occ_scale = ebx;
803 }
804 } else {
805 c->x86_cache_max_rmid = -1;
806 c->x86_cache_occ_scale = -1;
807 }
808 }
809
3da99c97 810 /* AMD-defined flags: level 0x80000001 */
39c06df4
BP
811 eax = cpuid_eax(0x80000000);
812 c->extended_cpuid_level = eax;
813
814 if ((eax & 0xffff0000) == 0x80000000) {
815 if (eax >= 0x80000001) {
816 cpuid(0x80000001, &eax, &ebx, &ecx, &edx);
0f3fa48a 817
39c06df4
BP
818 c->x86_capability[CPUID_8000_0001_ECX] = ecx;
819 c->x86_capability[CPUID_8000_0001_EDX] = edx;
093af8d7 820 }
093af8d7 821 }
093af8d7 822
71faad43
YG
823 if (c->extended_cpuid_level >= 0x80000007) {
824 cpuid(0x80000007, &eax, &ebx, &ecx, &edx);
825
826 c->x86_capability[CPUID_8000_0007_EBX] = ebx;
827 c->x86_power = edx;
828 }
829
5122c890 830 if (c->extended_cpuid_level >= 0x80000008) {
39c06df4 831 cpuid(0x80000008, &eax, &ebx, &ecx, &edx);
5122c890
YL
832
833 c->x86_virt_bits = (eax >> 8) & 0xff;
834 c->x86_phys_bits = eax & 0xff;
39c06df4 835 c->x86_capability[CPUID_8000_0008_EBX] = ebx;
093af8d7 836 }
13c6c532
JB
837#ifdef CONFIG_X86_32
838 else if (cpu_has(c, X86_FEATURE_PAE) || cpu_has(c, X86_FEATURE_PSE36))
839 c->x86_phys_bits = 36;
5122c890 840#endif
e3224234 841
2ccd71f1 842 if (c->extended_cpuid_level >= 0x8000000a)
39c06df4 843 c->x86_capability[CPUID_8000_000A_EDX] = cpuid_edx(0x8000000a);
093af8d7 844
1dedefd1 845 init_scattered_cpuid_features(c);
60d34501
AL
846
847 /*
848 * Clear/Set all flags overridden by options, after probe.
849 * This needs to happen each time we re-probe, which may happen
850 * several times during CPU initialization.
851 */
852 apply_forced_caps(c);
093af8d7 853}
1da177e4 854
148f9bb8 855static void identify_cpu_without_cpuid(struct cpuinfo_x86 *c)
aef93c8b
YL
856{
857#ifdef CONFIG_X86_32
858 int i;
859
860 /*
861 * First of all, decide if this is a 486 or higher
862 * It's a 486 if we can modify the AC flag
863 */
864 if (flag_is_changeable_p(X86_EFLAGS_AC))
865 c->x86 = 4;
866 else
867 c->x86 = 3;
868
869 for (i = 0; i < X86_VENDOR_NUM; i++)
870 if (cpu_devs[i] && cpu_devs[i]->c_identify) {
871 c->x86_vendor_id[0] = 0;
872 cpu_devs[i]->c_identify(c);
873 if (c->x86_vendor_id[0]) {
874 get_cpu_vendor(c);
875 break;
876 }
877 }
878#endif
879}
880
34048c9e
PC
881/*
882 * Do minimum CPU detection early.
883 * Fields really needed: vendor, cpuid_level, family, model, mask,
884 * cache alignment.
885 * The others are not touched to avoid unwanted side effects.
886 *
887 * WARNING: this function is only called on the BP. Don't add code here
888 * that is supposed to run on all CPUs.
889 */
3da99c97 890static void __init early_identify_cpu(struct cpuinfo_x86 *c)
d7cd5611 891{
6627d242
YL
892#ifdef CONFIG_X86_64
893 c->x86_clflush_size = 64;
13c6c532
JB
894 c->x86_phys_bits = 36;
895 c->x86_virt_bits = 48;
6627d242 896#else
d4387bd3 897 c->x86_clflush_size = 32;
13c6c532
JB
898 c->x86_phys_bits = 32;
899 c->x86_virt_bits = 32;
6627d242 900#endif
0a488a53 901 c->x86_cache_alignment = c->x86_clflush_size;
d7cd5611 902
3da99c97 903 memset(&c->x86_capability, 0, sizeof c->x86_capability);
0a488a53 904 c->extended_cpuid_level = 0;
d7cd5611 905
aef93c8b 906 /* cyrix could have cpuid enabled via c_identify()*/
05fb3c19
AL
907 if (have_cpuid_p()) {
908 cpu_detect(c);
909 get_cpu_vendor(c);
910 get_cpu_cap(c);
78d1b296 911 setup_force_cpu_cap(X86_FEATURE_CPUID);
d7cd5611 912
05fb3c19
AL
913 if (this_cpu->c_early_init)
914 this_cpu->c_early_init(c);
12cf105c 915
05fb3c19
AL
916 c->cpu_index = 0;
917 filter_cpuid_features(c, false);
093af8d7 918
05fb3c19
AL
919 if (this_cpu->c_bsp_init)
920 this_cpu->c_bsp_init(c);
78d1b296
BP
921 } else {
922 identify_cpu_without_cpuid(c);
923 setup_clear_cpu_cap(X86_FEATURE_CPUID);
05fb3c19 924 }
c3b83598
BP
925
926 setup_force_cpu_cap(X86_FEATURE_ALWAYS);
db52ef74 927 fpu__init_system(c);
d7cd5611
RR
928}
929
9d31d35b
YL
930void __init early_cpu_init(void)
931{
02dde8b4 932 const struct cpu_dev *const *cdev;
10a434fc
YL
933 int count = 0;
934
ac23f253 935#ifdef CONFIG_PROCESSOR_SELECT
1b74dde7 936 pr_info("KERNEL supported cpus:\n");
31c997ca
IM
937#endif
938
10a434fc 939 for (cdev = __x86_cpu_dev_start; cdev < __x86_cpu_dev_end; cdev++) {
02dde8b4 940 const struct cpu_dev *cpudev = *cdev;
9d31d35b 941
10a434fc
YL
942 if (count >= X86_VENDOR_NUM)
943 break;
944 cpu_devs[count] = cpudev;
945 count++;
946
ac23f253 947#ifdef CONFIG_PROCESSOR_SELECT
31c997ca
IM
948 {
949 unsigned int j;
950
951 for (j = 0; j < 2; j++) {
952 if (!cpudev->c_ident[j])
953 continue;
1b74dde7 954 pr_info(" %s %s\n", cpudev->c_vendor,
31c997ca
IM
955 cpudev->c_ident[j]);
956 }
10a434fc 957 }
0388423d 958#endif
10a434fc 959 }
9d31d35b 960 early_identify_cpu(&boot_cpu_data);
d7cd5611 961}
093af8d7 962
b6734c35 963/*
366d4a43
BP
964 * The NOPL instruction is supposed to exist on all CPUs of family >= 6;
965 * unfortunately, that's not true in practice because of early VIA
966 * chips and (more importantly) broken virtualizers that are not easy
967 * to detect. In the latter case it doesn't even *fail* reliably, so
968 * probing for it doesn't even work. Disable it completely on 32-bit
ba0593bf 969 * unless we can find a reliable way to detect all the broken cases.
366d4a43 970 * Enable it explicitly on 64-bit for non-constant inputs of cpu_has().
b6734c35 971 */
148f9bb8 972static void detect_nopl(struct cpuinfo_x86 *c)
b6734c35 973{
366d4a43 974#ifdef CONFIG_X86_32
b6734c35 975 clear_cpu_cap(c, X86_FEATURE_NOPL);
366d4a43
BP
976#else
977 set_cpu_cap(c, X86_FEATURE_NOPL);
58a5aac5 978#endif
d7cd5611 979}
58a5aac5 980
7a5d6704
AL
981static void detect_null_seg_behavior(struct cpuinfo_x86 *c)
982{
983#ifdef CONFIG_X86_64
58a5aac5 984 /*
7a5d6704
AL
985 * Empirically, writing zero to a segment selector on AMD does
986 * not clear the base, whereas writing zero to a segment
987 * selector on Intel does clear the base. Intel's behavior
988 * allows slightly faster context switches in the common case
989 * where GS is unused by the prev and next threads.
58a5aac5 990 *
7a5d6704
AL
991 * Since neither vendor documents this anywhere that I can see,
992 * detect it directly instead of hardcoding the choice by
993 * vendor.
994 *
995 * I've designated AMD's behavior as the "bug" because it's
996 * counterintuitive and less friendly.
58a5aac5 997 */
7a5d6704
AL
998
999 unsigned long old_base, tmp;
1000 rdmsrl(MSR_FS_BASE, old_base);
1001 wrmsrl(MSR_FS_BASE, 1);
1002 loadsegment(fs, 0);
1003 rdmsrl(MSR_FS_BASE, tmp);
1004 if (tmp != 0)
1005 set_cpu_bug(c, X86_BUG_NULL_SEG);
1006 wrmsrl(MSR_FS_BASE, old_base);
366d4a43 1007#endif
d7cd5611
RR
1008}
1009
148f9bb8 1010static void generic_identify(struct cpuinfo_x86 *c)
1da177e4 1011{
aef93c8b 1012 c->extended_cpuid_level = 0;
1da177e4 1013
3da99c97 1014 if (!have_cpuid_p())
aef93c8b 1015 identify_cpu_without_cpuid(c);
1d67953f 1016
aef93c8b 1017 /* cyrix could have cpuid enabled via c_identify()*/
a9853dd6 1018 if (!have_cpuid_p())
aef93c8b 1019 return;
1da177e4 1020
3da99c97 1021 cpu_detect(c);
1da177e4 1022
3da99c97 1023 get_cpu_vendor(c);
1da177e4 1024
3da99c97 1025 get_cpu_cap(c);
1da177e4 1026
3da99c97
YL
1027 if (c->cpuid_level >= 0x00000001) {
1028 c->initial_apicid = (cpuid_ebx(1) >> 24) & 0xFF;
b89d3b3e 1029#ifdef CONFIG_X86_32
c8e56d20 1030# ifdef CONFIG_SMP
cb8cc442 1031 c->apicid = apic->phys_pkg_id(c->initial_apicid, 0);
b89d3b3e 1032# else
3da99c97 1033 c->apicid = c->initial_apicid;
b89d3b3e
YL
1034# endif
1035#endif
b89d3b3e 1036 c->phys_proc_id = c->initial_apicid;
3da99c97 1037 }
1da177e4 1038
1b05d60d 1039 get_model_name(c); /* Default name */
1da177e4 1040
3da99c97 1041 detect_nopl(c);
7a5d6704
AL
1042
1043 detect_null_seg_behavior(c);
0230bb03
AL
1044
1045 /*
1046 * ESPFIX is a strange bug. All real CPUs have it. Paravirt
1047 * systems that run Linux at CPL > 0 may or may not have the
1048 * issue, but, even if they have the issue, there's absolutely
1049 * nothing we can do about it because we can't use the real IRET
1050 * instruction.
1051 *
1052 * NB: For the time being, only 32-bit kernels support
1053 * X86_BUG_ESPFIX as such. 64-bit kernels directly choose
1054 * whether to apply espfix using paravirt hooks. If any
1055 * non-paravirt system ever shows up that does *not* have the
1056 * ESPFIX issue, we can change this.
1057 */
1058#ifdef CONFIG_X86_32
1059# ifdef CONFIG_PARAVIRT
1060 do {
1061 extern void native_iret(void);
1062 if (pv_cpu_ops.iret == native_iret)
1063 set_cpu_bug(c, X86_BUG_ESPFIX);
1064 } while (0);
1065# else
1066 set_cpu_bug(c, X86_BUG_ESPFIX);
1067# endif
1068#endif
1da177e4 1069}
1da177e4 1070
cbc82b17
PWJ
1071static void x86_init_cache_qos(struct cpuinfo_x86 *c)
1072{
1073 /*
1074 * The heavy lifting of max_rmid and cache_occ_scale are handled
1075 * in get_cpu_cap(). Here we just set the max_rmid for the boot_cpu
1076 * in case CQM bits really aren't there in this CPU.
1077 */
1078 if (c != &boot_cpu_data) {
1079 boot_cpu_data.x86_cache_max_rmid =
1080 min(boot_cpu_data.x86_cache_max_rmid,
1081 c->x86_cache_max_rmid);
1082 }
1083}
1084
d49597fd 1085/*
9d85eb91
TG
1086 * Validate that ACPI/mptables have the same information about the
1087 * effective APIC id and update the package map.
d49597fd 1088 */
9d85eb91 1089static void validate_apic_and_package_id(struct cpuinfo_x86 *c)
d49597fd
TG
1090{
1091#ifdef CONFIG_SMP
9d85eb91 1092 unsigned int apicid, cpu = smp_processor_id();
d49597fd
TG
1093
1094 apicid = apic->cpu_present_to_apicid(cpu);
d49597fd 1095
9d85eb91
TG
1096 if (apicid != c->apicid) {
1097 pr_err(FW_BUG "CPU%u: APIC id mismatch. Firmware: %x APIC: %x\n",
d49597fd 1098 cpu, apicid, c->initial_apicid);
d49597fd 1099 }
9d85eb91 1100 BUG_ON(topology_update_package_map(c->phys_proc_id, cpu));
d49597fd
TG
1101#else
1102 c->logical_proc_id = 0;
1103#endif
1104}
1105
1da177e4
LT
1106/*
1107 * This does the hard work of actually picking apart the CPU stuff...
1108 */
148f9bb8 1109static void identify_cpu(struct cpuinfo_x86 *c)
1da177e4
LT
1110{
1111 int i;
1112
1113 c->loops_per_jiffy = loops_per_jiffy;
1114 c->x86_cache_size = -1;
1115 c->x86_vendor = X86_VENDOR_UNKNOWN;
1da177e4
LT
1116 c->x86_model = c->x86_mask = 0; /* So far unknown... */
1117 c->x86_vendor_id[0] = '\0'; /* Unset */
1118 c->x86_model_id[0] = '\0'; /* Unset */
94605eff 1119 c->x86_max_cores = 1;
102bbe3a 1120 c->x86_coreid_bits = 0;
79a8b9aa 1121 c->cu_id = 0xff;
11fdd252 1122#ifdef CONFIG_X86_64
102bbe3a 1123 c->x86_clflush_size = 64;
13c6c532
JB
1124 c->x86_phys_bits = 36;
1125 c->x86_virt_bits = 48;
102bbe3a
YL
1126#else
1127 c->cpuid_level = -1; /* CPUID not detected */
770d132f 1128 c->x86_clflush_size = 32;
13c6c532
JB
1129 c->x86_phys_bits = 32;
1130 c->x86_virt_bits = 32;
102bbe3a
YL
1131#endif
1132 c->x86_cache_alignment = c->x86_clflush_size;
1da177e4
LT
1133 memset(&c->x86_capability, 0, sizeof c->x86_capability);
1134
1da177e4
LT
1135 generic_identify(c);
1136
3898534d 1137 if (this_cpu->c_identify)
1da177e4
LT
1138 this_cpu->c_identify(c);
1139
6a6256f9 1140 /* Clear/Set all flags overridden by options, after probe */
8bf1ebca 1141 apply_forced_caps(c);
2759c328 1142
102bbe3a 1143#ifdef CONFIG_X86_64
cb8cc442 1144 c->apicid = apic->phys_pkg_id(c->initial_apicid, 0);
102bbe3a
YL
1145#endif
1146
1da177e4
LT
1147 /*
1148 * Vendor-specific initialization. In this section we
1149 * canonicalize the feature flags, meaning if there are
1150 * features a certain CPU supports which CPUID doesn't
1151 * tell us, CPUID claiming incorrect flags, or other bugs,
1152 * we handle them here.
1153 *
1154 * At the end of this section, c->x86_capability better
1155 * indicate the features this CPU genuinely supports!
1156 */
1157 if (this_cpu->c_init)
1158 this_cpu->c_init(c);
1159
1160 /* Disable the PN if appropriate */
1161 squash_the_stupid_serial_number(c);
1162
b2cc2a07
PA
1163 /* Set up SMEP/SMAP */
1164 setup_smep(c);
1165 setup_smap(c);
1166
1da177e4 1167 /*
0f3fa48a
IM
1168 * The vendor-specific functions might have changed features.
1169 * Now we do "generic changes."
1da177e4
LT
1170 */
1171
b38b0665
PA
1172 /* Filter out anything that depends on CPUID levels we don't have */
1173 filter_cpuid_features(c, true);
1174
1da177e4 1175 /* If the model name is still unset, do table lookup. */
34048c9e 1176 if (!c->x86_model_id[0]) {
02dde8b4 1177 const char *p;
1da177e4 1178 p = table_lookup_model(c);
34048c9e 1179 if (p)
1da177e4
LT
1180 strcpy(c->x86_model_id, p);
1181 else
1182 /* Last resort... */
1183 sprintf(c->x86_model_id, "%02x/%02x",
54a20f8c 1184 c->x86, c->x86_model);
1da177e4
LT
1185 }
1186
102bbe3a
YL
1187#ifdef CONFIG_X86_64
1188 detect_ht(c);
1189#endif
1190
49d859d7 1191 x86_init_rdrand(c);
cbc82b17 1192 x86_init_cache_qos(c);
06976945 1193 setup_pku(c);
3e0c3737
YL
1194
1195 /*
6a6256f9 1196 * Clear/Set all flags overridden by options, need do it
3e0c3737
YL
1197 * before following smp all cpus cap AND.
1198 */
8bf1ebca 1199 apply_forced_caps(c);
3e0c3737 1200
1da177e4
LT
1201 /*
1202 * On SMP, boot_cpu_data holds the common feature set between
1203 * all CPUs; so make sure that we indicate which features are
1204 * common between the CPUs. The first time this routine gets
1205 * executed, c == &boot_cpu_data.
1206 */
34048c9e 1207 if (c != &boot_cpu_data) {
1da177e4 1208 /* AND the already accumulated flags with these */
9d31d35b 1209 for (i = 0; i < NCAPINTS; i++)
1da177e4 1210 boot_cpu_data.x86_capability[i] &= c->x86_capability[i];
65fc985b
BP
1211
1212 /* OR, i.e. replicate the bug flags */
1213 for (i = NCAPINTS; i < NCAPINTS + NBUGINTS; i++)
1214 c->x86_capability[i] |= boot_cpu_data.x86_capability[i];
1da177e4
LT
1215 }
1216
1217 /* Init Machine Check Exception if available. */
5e09954a 1218 mcheck_cpu_init(c);
30d432df
AK
1219
1220 select_idle_routine(c);
102bbe3a 1221
de2d9445 1222#ifdef CONFIG_NUMA
102bbe3a
YL
1223 numa_add_cpu(smp_processor_id());
1224#endif
a6c4e076 1225}
31ab269a 1226
8b6c0ab1
IM
1227/*
1228 * Set up the CPU state needed to execute SYSENTER/SYSEXIT instructions
1229 * on 32-bit kernels:
1230 */
cfda7bb9
AL
1231#ifdef CONFIG_X86_32
1232void enable_sep_cpu(void)
1233{
8b6c0ab1
IM
1234 struct tss_struct *tss;
1235 int cpu;
cfda7bb9 1236
b3edfda4
BP
1237 if (!boot_cpu_has(X86_FEATURE_SEP))
1238 return;
1239
8b6c0ab1
IM
1240 cpu = get_cpu();
1241 tss = &per_cpu(cpu_tss, cpu);
1242
8b6c0ab1 1243 /*
cf9328cc
AL
1244 * We cache MSR_IA32_SYSENTER_CS's value in the TSS's ss1 field --
1245 * see the big comment in struct x86_hw_tss's definition.
8b6c0ab1 1246 */
cfda7bb9
AL
1247
1248 tss->x86_tss.ss1 = __KERNEL_CS;
8b6c0ab1
IM
1249 wrmsr(MSR_IA32_SYSENTER_CS, tss->x86_tss.ss1, 0);
1250
cf9328cc
AL
1251 wrmsr(MSR_IA32_SYSENTER_ESP,
1252 (unsigned long)tss + offsetofend(struct tss_struct, SYSENTER_stack),
1253 0);
8b6c0ab1 1254
4c8cd0c5 1255 wrmsr(MSR_IA32_SYSENTER_EIP, (unsigned long)entry_SYSENTER_32, 0);
8b6c0ab1 1256
cfda7bb9
AL
1257 put_cpu();
1258}
e04d645f
GC
1259#endif
1260
a6c4e076
JF
1261void __init identify_boot_cpu(void)
1262{
1263 identify_cpu(&boot_cpu_data);
102bbe3a 1264#ifdef CONFIG_X86_32
a6c4e076 1265 sysenter_setup();
6fe940d6 1266 enable_sep_cpu();
102bbe3a 1267#endif
5b556332 1268 cpu_detect_tlb(&boot_cpu_data);
a6c4e076 1269}
3b520b23 1270
148f9bb8 1271void identify_secondary_cpu(struct cpuinfo_x86 *c)
a6c4e076
JF
1272{
1273 BUG_ON(c == &boot_cpu_data);
1274 identify_cpu(c);
102bbe3a 1275#ifdef CONFIG_X86_32
a6c4e076 1276 enable_sep_cpu();
102bbe3a 1277#endif
a6c4e076 1278 mtrr_ap_init();
9d85eb91 1279 validate_apic_and_package_id(c);
1da177e4
LT
1280}
1281
191679fd
AK
1282static __init int setup_noclflush(char *arg)
1283{
840d2830 1284 setup_clear_cpu_cap(X86_FEATURE_CLFLUSH);
da4aaa7d 1285 setup_clear_cpu_cap(X86_FEATURE_CLFLUSHOPT);
191679fd
AK
1286 return 1;
1287}
1288__setup("noclflush", setup_noclflush);
1289
148f9bb8 1290void print_cpu_info(struct cpuinfo_x86 *c)
1da177e4 1291{
02dde8b4 1292 const char *vendor = NULL;
1da177e4 1293
0f3fa48a 1294 if (c->x86_vendor < X86_VENDOR_NUM) {
1da177e4 1295 vendor = this_cpu->c_vendor;
0f3fa48a
IM
1296 } else {
1297 if (c->cpuid_level >= 0)
1298 vendor = c->x86_vendor_id;
1299 }
1da177e4 1300
bd32a8cf 1301 if (vendor && !strstr(c->x86_model_id, vendor))
1b74dde7 1302 pr_cont("%s ", vendor);
1da177e4 1303
9d31d35b 1304 if (c->x86_model_id[0])
1b74dde7 1305 pr_cont("%s", c->x86_model_id);
1da177e4 1306 else
1b74dde7 1307 pr_cont("%d86", c->x86);
1da177e4 1308
1b74dde7 1309 pr_cont(" (family: 0x%x, model: 0x%x", c->x86, c->x86_model);
924e101a 1310
34048c9e 1311 if (c->x86_mask || c->cpuid_level >= 0)
1b74dde7 1312 pr_cont(", stepping: 0x%x)\n", c->x86_mask);
1da177e4 1313 else
1b74dde7 1314 pr_cont(")\n");
1da177e4
LT
1315}
1316
27deb452
AK
1317/*
1318 * clearcpuid= was already parsed in fpu__init_parse_early_param.
1319 * But we need to keep a dummy __setup around otherwise it would
1320 * show up as an environment variable for init.
1321 */
1322static __init int setup_clearcpuid(char *arg)
ac72e788 1323{
ac72e788
AK
1324 return 1;
1325}
27deb452 1326__setup("clearcpuid=", setup_clearcpuid);
ac72e788 1327
d5494d4f 1328#ifdef CONFIG_X86_64
404f6aac
KC
1329struct desc_ptr idt_descr __ro_after_init = {
1330 .size = NR_VECTORS * 16 - 1,
1331 .address = (unsigned long) idt_table,
1332};
1333const struct desc_ptr debug_idt_descr = {
1334 .size = NR_VECTORS * 16 - 1,
1335 .address = (unsigned long) debug_idt_table,
1336};
d5494d4f 1337
947e76cd 1338DEFINE_PER_CPU_FIRST(union irq_stack_union,
277d5b40 1339 irq_stack_union) __aligned(PAGE_SIZE) __visible;
0f3fa48a 1340
bdf977b3 1341/*
a7fcf28d
AL
1342 * The following percpu variables are hot. Align current_task to
1343 * cacheline size such that they fall in the same cacheline.
bdf977b3
TH
1344 */
1345DEFINE_PER_CPU(struct task_struct *, current_task) ____cacheline_aligned =
1346 &init_task;
1347EXPORT_PER_CPU_SYMBOL(current_task);
d5494d4f 1348
bdf977b3 1349DEFINE_PER_CPU(char *, irq_stack_ptr) =
4950d6d4 1350 init_per_cpu_var(irq_stack_union.irq_stack) + IRQ_STACK_SIZE;
bdf977b3 1351
277d5b40 1352DEFINE_PER_CPU(unsigned int, irq_count) __visible = -1;
d5494d4f 1353
c2daa3be
PZ
1354DEFINE_PER_CPU(int, __preempt_count) = INIT_PREEMPT_COUNT;
1355EXPORT_PER_CPU_SYMBOL(__preempt_count);
1356
0f3fa48a
IM
1357/*
1358 * Special IST stacks which the CPU switches to when it calls
1359 * an IST-marked descriptor entry. Up to 7 stacks (hardware
1360 * limit), all of them are 4K, except the debug stack which
1361 * is 8K.
1362 */
1363static const unsigned int exception_stack_sizes[N_EXCEPTION_STACKS] = {
1364 [0 ... N_EXCEPTION_STACKS - 1] = EXCEPTION_STKSZ,
1365 [DEBUG_STACK - 1] = DEBUG_STKSZ
1366};
1367
92d65b23 1368static DEFINE_PER_CPU_PAGE_ALIGNED(char, exception_stacks
3e352aa8 1369 [(N_EXCEPTION_STACKS - 1) * EXCEPTION_STKSZ + DEBUG_STKSZ]);
d5494d4f 1370
d5494d4f
YL
1371/* May not be marked __init: used by software suspend */
1372void syscall_init(void)
1da177e4 1373{
31ac34ca 1374 wrmsr(MSR_STAR, 0, (__USER32_CS << 16) | __KERNEL_CS);
47edb651 1375 wrmsrl(MSR_LSTAR, (unsigned long)entry_SYSCALL_64);
d56fe4bf
IM
1376
1377#ifdef CONFIG_IA32_EMULATION
47edb651 1378 wrmsrl(MSR_CSTAR, (unsigned long)entry_SYSCALL_compat);
a76c7f46 1379 /*
487d1edb
DV
1380 * This only works on Intel CPUs.
1381 * On AMD CPUs these MSRs are 32-bit, CPU truncates MSR_IA32_SYSENTER_EIP.
1382 * This does not cause SYSENTER to jump to the wrong location, because
1383 * AMD doesn't allow SYSENTER in long mode (either 32- or 64-bit).
a76c7f46
DV
1384 */
1385 wrmsrl_safe(MSR_IA32_SYSENTER_CS, (u64)__KERNEL_CS);
8e621515
AL
1386 wrmsrl_safe(MSR_IA32_SYSENTER_ESP,
1387 (unsigned long)this_cpu_ptr(&cpu_tss) +
1388 offsetofend(struct tss_struct, SYSENTER_stack));
4c8cd0c5 1389 wrmsrl_safe(MSR_IA32_SYSENTER_EIP, (u64)entry_SYSENTER_compat);
d56fe4bf 1390#else
47edb651 1391 wrmsrl(MSR_CSTAR, (unsigned long)ignore_sysret);
6b51311c 1392 wrmsrl_safe(MSR_IA32_SYSENTER_CS, (u64)GDT_ENTRY_INVALID_SEG);
d56fe4bf
IM
1393 wrmsrl_safe(MSR_IA32_SYSENTER_ESP, 0ULL);
1394 wrmsrl_safe(MSR_IA32_SYSENTER_EIP, 0ULL);
d5494d4f 1395#endif
03ae5768 1396
d5494d4f
YL
1397 /* Flags to clear on syscall */
1398 wrmsrl(MSR_SYSCALL_MASK,
63bcff2a 1399 X86_EFLAGS_TF|X86_EFLAGS_DF|X86_EFLAGS_IF|
8c7aa698 1400 X86_EFLAGS_IOPL|X86_EFLAGS_AC|X86_EFLAGS_NT);
1da177e4 1401}
62111195 1402
d5494d4f
YL
1403/*
1404 * Copies of the original ist values from the tss are only accessed during
1405 * debugging, no special alignment required.
1406 */
1407DEFINE_PER_CPU(struct orig_ist, orig_ist);
1408
228bdaa9 1409static DEFINE_PER_CPU(unsigned long, debug_stack_addr);
42181186 1410DEFINE_PER_CPU(int, debug_stack_usage);
228bdaa9
SR
1411
1412int is_debug_stack(unsigned long addr)
1413{
89cbc767
CL
1414 return __this_cpu_read(debug_stack_usage) ||
1415 (addr <= __this_cpu_read(debug_stack_addr) &&
1416 addr > (__this_cpu_read(debug_stack_addr) - DEBUG_STKSZ));
228bdaa9 1417}
0f46efeb 1418NOKPROBE_SYMBOL(is_debug_stack);
228bdaa9 1419
629f4f9d 1420DEFINE_PER_CPU(u32, debug_idt_ctr);
f8988175 1421
228bdaa9
SR
1422void debug_stack_set_zero(void)
1423{
629f4f9d
SA
1424 this_cpu_inc(debug_idt_ctr);
1425 load_current_idt();
228bdaa9 1426}
0f46efeb 1427NOKPROBE_SYMBOL(debug_stack_set_zero);
228bdaa9
SR
1428
1429void debug_stack_reset(void)
1430{
629f4f9d 1431 if (WARN_ON(!this_cpu_read(debug_idt_ctr)))
f8988175 1432 return;
629f4f9d
SA
1433 if (this_cpu_dec_return(debug_idt_ctr) == 0)
1434 load_current_idt();
228bdaa9 1435}
0f46efeb 1436NOKPROBE_SYMBOL(debug_stack_reset);
228bdaa9 1437
0f3fa48a 1438#else /* CONFIG_X86_64 */
d5494d4f 1439
bdf977b3
TH
1440DEFINE_PER_CPU(struct task_struct *, current_task) = &init_task;
1441EXPORT_PER_CPU_SYMBOL(current_task);
c2daa3be
PZ
1442DEFINE_PER_CPU(int, __preempt_count) = INIT_PREEMPT_COUNT;
1443EXPORT_PER_CPU_SYMBOL(__preempt_count);
bdf977b3 1444
a7fcf28d
AL
1445/*
1446 * On x86_32, vm86 modifies tss.sp0, so sp0 isn't a reliable way to find
1447 * the top of the kernel stack. Use an extra percpu variable to track the
1448 * top of the kernel stack directly.
1449 */
1450DEFINE_PER_CPU(unsigned long, cpu_current_top_of_stack) =
1451 (unsigned long)&init_thread_union + THREAD_SIZE;
1452EXPORT_PER_CPU_SYMBOL(cpu_current_top_of_stack);
1453
60a5317f 1454#ifdef CONFIG_CC_STACKPROTECTOR
53f82452 1455DEFINE_PER_CPU_ALIGNED(struct stack_canary, stack_canary);
60a5317f 1456#endif
d5494d4f 1457
0f3fa48a 1458#endif /* CONFIG_X86_64 */
c5413fbe 1459
9766cdbc
JSR
1460/*
1461 * Clear all 6 debug registers:
1462 */
1463static void clear_all_debug_regs(void)
1464{
1465 int i;
1466
1467 for (i = 0; i < 8; i++) {
1468 /* Ignore db4, db5 */
1469 if ((i == 4) || (i == 5))
1470 continue;
1471
1472 set_debugreg(0, i);
1473 }
1474}
c5413fbe 1475
0bb9fef9
JW
1476#ifdef CONFIG_KGDB
1477/*
1478 * Restore debug regs if using kgdbwait and you have a kernel debugger
1479 * connection established.
1480 */
1481static void dbg_restore_debug_regs(void)
1482{
1483 if (unlikely(kgdb_connected && arch_kgdb_ops.correct_hw_break))
1484 arch_kgdb_ops.correct_hw_break();
1485}
1486#else /* ! CONFIG_KGDB */
1487#define dbg_restore_debug_regs()
1488#endif /* ! CONFIG_KGDB */
1489
ce4b1b16
IM
1490static void wait_for_master_cpu(int cpu)
1491{
1492#ifdef CONFIG_SMP
1493 /*
1494 * wait for ACK from master CPU before continuing
1495 * with AP initialization
1496 */
1497 WARN_ON(cpumask_test_and_set_cpu(cpu, cpu_initialized_mask));
1498 while (!cpumask_test_cpu(cpu, cpu_callout_mask))
1499 cpu_relax();
1500#endif
1501}
1502
d2cbcc49
RR
1503/*
1504 * cpu_init() initializes state that is per-CPU. Some data is already
1505 * initialized (naturally) in the bootstrap process, such as the GDT
1506 * and IDT. We reload them nevertheless, this function acts as a
1507 * 'CPU state barrier', nothing should get across.
1ba76586 1508 * A lot of state is already set up in PDA init for 64 bit
d2cbcc49 1509 */
1ba76586 1510#ifdef CONFIG_X86_64
0f3fa48a 1511
148f9bb8 1512void cpu_init(void)
1ba76586 1513{
0fe1e009 1514 struct orig_ist *oist;
1ba76586 1515 struct task_struct *me;
0f3fa48a
IM
1516 struct tss_struct *t;
1517 unsigned long v;
fb59831b 1518 int cpu = raw_smp_processor_id();
1ba76586
YL
1519 int i;
1520
ce4b1b16
IM
1521 wait_for_master_cpu(cpu);
1522
1e02ce4c
AL
1523 /*
1524 * Initialize the CR4 shadow before doing anything that could
1525 * try to read it.
1526 */
1527 cr4_init_shadow();
1528
777284b6
BP
1529 if (cpu)
1530 load_ucode_ap();
e6ebf5de 1531
24933b82 1532 t = &per_cpu(cpu_tss, cpu);
0fe1e009 1533 oist = &per_cpu(orig_ist, cpu);
0f3fa48a 1534
e7a22c1e 1535#ifdef CONFIG_NUMA
27fd185f 1536 if (this_cpu_read(numa_node) == 0 &&
e534c7c5
LS
1537 early_cpu_to_node(cpu) != NUMA_NO_NODE)
1538 set_numa_node(early_cpu_to_node(cpu));
e7a22c1e 1539#endif
1ba76586
YL
1540
1541 me = current;
1542
2eaad1fd 1543 pr_debug("Initializing CPU#%d\n", cpu);
1ba76586 1544
375074cc 1545 cr4_clear_bits(X86_CR4_VME|X86_CR4_PVI|X86_CR4_TSD|X86_CR4_DE);
1ba76586
YL
1546
1547 /*
1548 * Initialize the per-CPU GDT with the boot GDT,
1549 * and set up the GDT descriptor:
1550 */
1551
552be871 1552 switch_to_new_gdt(cpu);
2697fbd5
BG
1553 loadsegment(fs, 0);
1554
cf910e83 1555 load_current_idt();
1ba76586
YL
1556
1557 memset(me->thread.tls_array, 0, GDT_ENTRY_TLS_ENTRIES * 8);
1558 syscall_init();
1559
1560 wrmsrl(MSR_FS_BASE, 0);
1561 wrmsrl(MSR_KERNEL_GS_BASE, 0);
1562 barrier();
1563
4763ed4d 1564 x86_configure_nx();
659006bf 1565 x2apic_setup();
1ba76586
YL
1566
1567 /*
1568 * set up and load the per-CPU TSS
1569 */
0fe1e009 1570 if (!oist->ist[0]) {
92d65b23 1571 char *estacks = per_cpu(exception_stacks, cpu);
0f3fa48a 1572
1ba76586 1573 for (v = 0; v < N_EXCEPTION_STACKS; v++) {
0f3fa48a 1574 estacks += exception_stack_sizes[v];
0fe1e009 1575 oist->ist[v] = t->x86_tss.ist[v] =
1ba76586 1576 (unsigned long)estacks;
228bdaa9
SR
1577 if (v == DEBUG_STACK-1)
1578 per_cpu(debug_stack_addr, cpu) = (unsigned long)estacks;
1ba76586
YL
1579 }
1580 }
1581
7123a5de 1582 t->x86_tss.io_bitmap_base = IO_BITMAP_OFFSET;
0f3fa48a 1583
1ba76586
YL
1584 /*
1585 * <= is required because the CPU will access up to
1586 * 8 bits beyond the end of the IO permission bitmap.
1587 */
1588 for (i = 0; i <= IO_BITMAP_LONGS; i++)
1589 t->io_bitmap[i] = ~0UL;
1590
f1f10076 1591 mmgrab(&init_mm);
1ba76586 1592 me->active_mm = &init_mm;
8c5dfd25 1593 BUG_ON(me->mm);
1ba76586
YL
1594 enter_lazy_tlb(&init_mm, me);
1595
8c6b12e8
AL
1596 /*
1597 * Initialize the TSS. Don't bother initializing sp0, as the initial
1598 * task never enters user mode.
1599 */
7123a5de 1600 set_tss_desc(cpu, &t->x86_tss);
1ba76586 1601 load_TR_desc();
8c6b12e8 1602
37868fe1 1603 load_mm_ldt(&init_mm);
1ba76586 1604
0bb9fef9
JW
1605 clear_all_debug_regs();
1606 dbg_restore_debug_regs();
1ba76586 1607
21c4cd10 1608 fpu__init_cpu();
1ba76586 1609
1ba76586
YL
1610 if (is_uv_system())
1611 uv_cpu_init();
69218e47 1612
b17894f1 1613 setup_cpu_entry_area(cpu);
69218e47 1614 load_fixmap_gdt(cpu);
1ba76586
YL
1615}
1616
1617#else
1618
148f9bb8 1619void cpu_init(void)
9ee79a3d 1620{
d2cbcc49
RR
1621 int cpu = smp_processor_id();
1622 struct task_struct *curr = current;
24933b82 1623 struct tss_struct *t = &per_cpu(cpu_tss, cpu);
62111195 1624
ce4b1b16 1625 wait_for_master_cpu(cpu);
e6ebf5de 1626
5b2bdbc8
SR
1627 /*
1628 * Initialize the CR4 shadow before doing anything that could
1629 * try to read it.
1630 */
1631 cr4_init_shadow();
1632
ce4b1b16 1633 show_ucode_info_early();
62111195 1634
1b74dde7 1635 pr_info("Initializing CPU#%d\n", cpu);
62111195 1636
362f924b 1637 if (cpu_feature_enabled(X86_FEATURE_VME) ||
59e21e3d 1638 boot_cpu_has(X86_FEATURE_TSC) ||
362f924b 1639 boot_cpu_has(X86_FEATURE_DE))
375074cc 1640 cr4_clear_bits(X86_CR4_VME|X86_CR4_PVI|X86_CR4_TSD|X86_CR4_DE);
62111195 1641
cf910e83 1642 load_current_idt();
552be871 1643 switch_to_new_gdt(cpu);
1da177e4 1644
1da177e4
LT
1645 /*
1646 * Set up and load the per-CPU TSS and LDT
1647 */
f1f10076 1648 mmgrab(&init_mm);
62111195 1649 curr->active_mm = &init_mm;
8c5dfd25 1650 BUG_ON(curr->mm);
62111195 1651 enter_lazy_tlb(&init_mm, curr);
1da177e4 1652
8c6b12e8
AL
1653 /*
1654 * Initialize the TSS. Don't bother initializing sp0, as the initial
1655 * task never enters user mode.
1656 */
7123a5de 1657 set_tss_desc(cpu, &t->x86_tss);
1da177e4 1658 load_TR_desc();
8c6b12e8 1659
37868fe1 1660 load_mm_ldt(&init_mm);
1da177e4 1661
7123a5de 1662 t->x86_tss.io_bitmap_base = IO_BITMAP_OFFSET;
f9a196b8 1663
22c4e308 1664#ifdef CONFIG_DOUBLEFAULT
1da177e4
LT
1665 /* Set up doublefault TSS pointer in the GDT */
1666 __set_tss_desc(cpu, GDT_ENTRY_DOUBLEFAULT_TSS, &doublefault_tss);
22c4e308 1667#endif
1da177e4 1668
9766cdbc 1669 clear_all_debug_regs();
0bb9fef9 1670 dbg_restore_debug_regs();
1da177e4 1671
21c4cd10 1672 fpu__init_cpu();
69218e47 1673
b17894f1 1674 setup_cpu_entry_area(cpu);
69218e47 1675 load_fixmap_gdt(cpu);
1da177e4 1676}
1ba76586 1677#endif
5700f743 1678
b51ef52d
LA
1679static void bsp_resume(void)
1680{
1681 if (this_cpu->c_bsp_resume)
1682 this_cpu->c_bsp_resume(&boot_cpu_data);
1683}
1684
1685static struct syscore_ops cpu_syscore_ops = {
1686 .resume = bsp_resume,
1687};
1688
1689static int __init init_cpu_syscore(void)
1690{
1691 register_syscore_ops(&cpu_syscore_ops);
1692 return 0;
1693}
1694core_initcall(init_cpu_syscore);