]> git.proxmox.com Git - mirror_ubuntu-artful-kernel.git/blob - arch/x86/include/asm/msr-index.h
x86/cpu/AMD: Add speculative control support for AMD
[mirror_ubuntu-artful-kernel.git] / arch / x86 / include / asm / msr-index.h
1 #ifndef _ASM_X86_MSR_INDEX_H
2 #define _ASM_X86_MSR_INDEX_H
3
4 /*
5 * CPU model specific register (MSR) numbers.
6 *
7 * Do not add new entries to this file unless the definitions are shared
8 * between multiple compilation units.
9 */
10
11 /* x86-64 specific MSRs */
12 #define MSR_EFER 0xc0000080 /* extended feature register */
13 #define MSR_STAR 0xc0000081 /* legacy mode SYSCALL target */
14 #define MSR_LSTAR 0xc0000082 /* long mode SYSCALL target */
15 #define MSR_CSTAR 0xc0000083 /* compat mode SYSCALL target */
16 #define MSR_SYSCALL_MASK 0xc0000084 /* EFLAGS mask for syscall */
17 #define MSR_FS_BASE 0xc0000100 /* 64bit FS base */
18 #define MSR_GS_BASE 0xc0000101 /* 64bit GS base */
19 #define MSR_KERNEL_GS_BASE 0xc0000102 /* SwapGS GS shadow */
20 #define MSR_TSC_AUX 0xc0000103 /* Auxiliary TSC */
21
22 /* EFER bits: */
23 #define _EFER_SCE 0 /* SYSCALL/SYSRET */
24 #define _EFER_LME 8 /* Long mode enable */
25 #define _EFER_LMA 10 /* Long mode active (read-only) */
26 #define _EFER_NX 11 /* No execute enable */
27 #define _EFER_SVME 12 /* Enable virtualization */
28 #define _EFER_LMSLE 13 /* Long Mode Segment Limit Enable */
29 #define _EFER_FFXSR 14 /* Enable Fast FXSAVE/FXRSTOR */
30
31 #define EFER_SCE (1<<_EFER_SCE)
32 #define EFER_LME (1<<_EFER_LME)
33 #define EFER_LMA (1<<_EFER_LMA)
34 #define EFER_NX (1<<_EFER_NX)
35 #define EFER_SVME (1<<_EFER_SVME)
36 #define EFER_LMSLE (1<<_EFER_LMSLE)
37 #define EFER_FFXSR (1<<_EFER_FFXSR)
38
39 /* Intel MSRs. Some also available on other CPUs */
40
41 #define MSR_PPIN_CTL 0x0000004e
42 #define MSR_PPIN 0x0000004f
43
44 #define MSR_IA32_SPEC_CTRL 0x00000048
45 #define MSR_IA32_PRED_CMD 0x00000049
46
47 #define MSR_IA32_PERFCTR0 0x000000c1
48 #define MSR_IA32_PERFCTR1 0x000000c2
49 #define MSR_FSB_FREQ 0x000000cd
50 #define MSR_PLATFORM_INFO 0x000000ce
51 #define MSR_PLATFORM_INFO_CPUID_FAULT_BIT 31
52 #define MSR_PLATFORM_INFO_CPUID_FAULT BIT_ULL(MSR_PLATFORM_INFO_CPUID_FAULT_BIT)
53
54 #define MSR_PKG_CST_CONFIG_CONTROL 0x000000e2
55 #define NHM_C3_AUTO_DEMOTE (1UL << 25)
56 #define NHM_C1_AUTO_DEMOTE (1UL << 26)
57 #define ATM_LNC_C6_AUTO_DEMOTE (1UL << 25)
58 #define SNB_C1_AUTO_UNDEMOTE (1UL << 27)
59 #define SNB_C3_AUTO_UNDEMOTE (1UL << 28)
60
61 #define MSR_MTRRcap 0x000000fe
62 #define MSR_IA32_BBL_CR_CTL 0x00000119
63 #define MSR_IA32_BBL_CR_CTL3 0x0000011e
64
65 #define MSR_IA32_SYSENTER_CS 0x00000174
66 #define MSR_IA32_SYSENTER_ESP 0x00000175
67 #define MSR_IA32_SYSENTER_EIP 0x00000176
68
69 #define MSR_IA32_MCG_CAP 0x00000179
70 #define MSR_IA32_MCG_STATUS 0x0000017a
71 #define MSR_IA32_MCG_CTL 0x0000017b
72 #define MSR_IA32_MCG_EXT_CTL 0x000004d0
73
74 #define MSR_OFFCORE_RSP_0 0x000001a6
75 #define MSR_OFFCORE_RSP_1 0x000001a7
76 #define MSR_TURBO_RATIO_LIMIT 0x000001ad
77 #define MSR_TURBO_RATIO_LIMIT1 0x000001ae
78 #define MSR_TURBO_RATIO_LIMIT2 0x000001af
79
80 #define MSR_LBR_SELECT 0x000001c8
81 #define MSR_LBR_TOS 0x000001c9
82 #define MSR_LBR_NHM_FROM 0x00000680
83 #define MSR_LBR_NHM_TO 0x000006c0
84 #define MSR_LBR_CORE_FROM 0x00000040
85 #define MSR_LBR_CORE_TO 0x00000060
86
87 #define MSR_LBR_INFO_0 0x00000dc0 /* ... 0xddf for _31 */
88 #define LBR_INFO_MISPRED BIT_ULL(63)
89 #define LBR_INFO_IN_TX BIT_ULL(62)
90 #define LBR_INFO_ABORT BIT_ULL(61)
91 #define LBR_INFO_CYCLES 0xffff
92
93 #define MSR_IA32_PEBS_ENABLE 0x000003f1
94 #define MSR_IA32_DS_AREA 0x00000600
95 #define MSR_IA32_PERF_CAPABILITIES 0x00000345
96 #define MSR_PEBS_LD_LAT_THRESHOLD 0x000003f6
97
98 #define MSR_IA32_RTIT_CTL 0x00000570
99 #define MSR_IA32_RTIT_STATUS 0x00000571
100 #define MSR_IA32_RTIT_ADDR0_A 0x00000580
101 #define MSR_IA32_RTIT_ADDR0_B 0x00000581
102 #define MSR_IA32_RTIT_ADDR1_A 0x00000582
103 #define MSR_IA32_RTIT_ADDR1_B 0x00000583
104 #define MSR_IA32_RTIT_ADDR2_A 0x00000584
105 #define MSR_IA32_RTIT_ADDR2_B 0x00000585
106 #define MSR_IA32_RTIT_ADDR3_A 0x00000586
107 #define MSR_IA32_RTIT_ADDR3_B 0x00000587
108 #define MSR_IA32_RTIT_CR3_MATCH 0x00000572
109 #define MSR_IA32_RTIT_OUTPUT_BASE 0x00000560
110 #define MSR_IA32_RTIT_OUTPUT_MASK 0x00000561
111
112 #define MSR_MTRRfix64K_00000 0x00000250
113 #define MSR_MTRRfix16K_80000 0x00000258
114 #define MSR_MTRRfix16K_A0000 0x00000259
115 #define MSR_MTRRfix4K_C0000 0x00000268
116 #define MSR_MTRRfix4K_C8000 0x00000269
117 #define MSR_MTRRfix4K_D0000 0x0000026a
118 #define MSR_MTRRfix4K_D8000 0x0000026b
119 #define MSR_MTRRfix4K_E0000 0x0000026c
120 #define MSR_MTRRfix4K_E8000 0x0000026d
121 #define MSR_MTRRfix4K_F0000 0x0000026e
122 #define MSR_MTRRfix4K_F8000 0x0000026f
123 #define MSR_MTRRdefType 0x000002ff
124
125 #define MSR_IA32_CR_PAT 0x00000277
126
127 #define MSR_IA32_DEBUGCTLMSR 0x000001d9
128 #define MSR_IA32_LASTBRANCHFROMIP 0x000001db
129 #define MSR_IA32_LASTBRANCHTOIP 0x000001dc
130 #define MSR_IA32_LASTINTFROMIP 0x000001dd
131 #define MSR_IA32_LASTINTTOIP 0x000001de
132
133 /* DEBUGCTLMSR bits (others vary by model): */
134 #define DEBUGCTLMSR_LBR (1UL << 0) /* last branch recording */
135 #define DEBUGCTLMSR_BTF_SHIFT 1
136 #define DEBUGCTLMSR_BTF (1UL << 1) /* single-step on branches */
137 #define DEBUGCTLMSR_TR (1UL << 6)
138 #define DEBUGCTLMSR_BTS (1UL << 7)
139 #define DEBUGCTLMSR_BTINT (1UL << 8)
140 #define DEBUGCTLMSR_BTS_OFF_OS (1UL << 9)
141 #define DEBUGCTLMSR_BTS_OFF_USR (1UL << 10)
142 #define DEBUGCTLMSR_FREEZE_LBRS_ON_PMI (1UL << 11)
143 #define DEBUGCTLMSR_FREEZE_IN_SMM_BIT 14
144 #define DEBUGCTLMSR_FREEZE_IN_SMM (1UL << DEBUGCTLMSR_FREEZE_IN_SMM_BIT)
145
146 #define MSR_PEBS_FRONTEND 0x000003f7
147
148 #define MSR_IA32_POWER_CTL 0x000001fc
149
150 #define MSR_IA32_MC0_CTL 0x00000400
151 #define MSR_IA32_MC0_STATUS 0x00000401
152 #define MSR_IA32_MC0_ADDR 0x00000402
153 #define MSR_IA32_MC0_MISC 0x00000403
154
155 /* C-state Residency Counters */
156 #define MSR_PKG_C3_RESIDENCY 0x000003f8
157 #define MSR_PKG_C6_RESIDENCY 0x000003f9
158 #define MSR_ATOM_PKG_C6_RESIDENCY 0x000003fa
159 #define MSR_PKG_C7_RESIDENCY 0x000003fa
160 #define MSR_CORE_C3_RESIDENCY 0x000003fc
161 #define MSR_CORE_C6_RESIDENCY 0x000003fd
162 #define MSR_CORE_C7_RESIDENCY 0x000003fe
163 #define MSR_KNL_CORE_C6_RESIDENCY 0x000003ff
164 #define MSR_PKG_C2_RESIDENCY 0x0000060d
165 #define MSR_PKG_C8_RESIDENCY 0x00000630
166 #define MSR_PKG_C9_RESIDENCY 0x00000631
167 #define MSR_PKG_C10_RESIDENCY 0x00000632
168
169 /* Interrupt Response Limit */
170 #define MSR_PKGC3_IRTL 0x0000060a
171 #define MSR_PKGC6_IRTL 0x0000060b
172 #define MSR_PKGC7_IRTL 0x0000060c
173 #define MSR_PKGC8_IRTL 0x00000633
174 #define MSR_PKGC9_IRTL 0x00000634
175 #define MSR_PKGC10_IRTL 0x00000635
176
177 /* Run Time Average Power Limiting (RAPL) Interface */
178
179 #define MSR_RAPL_POWER_UNIT 0x00000606
180
181 #define MSR_PKG_POWER_LIMIT 0x00000610
182 #define MSR_PKG_ENERGY_STATUS 0x00000611
183 #define MSR_PKG_PERF_STATUS 0x00000613
184 #define MSR_PKG_POWER_INFO 0x00000614
185
186 #define MSR_DRAM_POWER_LIMIT 0x00000618
187 #define MSR_DRAM_ENERGY_STATUS 0x00000619
188 #define MSR_DRAM_PERF_STATUS 0x0000061b
189 #define MSR_DRAM_POWER_INFO 0x0000061c
190
191 #define MSR_PP0_POWER_LIMIT 0x00000638
192 #define MSR_PP0_ENERGY_STATUS 0x00000639
193 #define MSR_PP0_POLICY 0x0000063a
194 #define MSR_PP0_PERF_STATUS 0x0000063b
195
196 #define MSR_PP1_POWER_LIMIT 0x00000640
197 #define MSR_PP1_ENERGY_STATUS 0x00000641
198 #define MSR_PP1_POLICY 0x00000642
199
200 /* Config TDP MSRs */
201 #define MSR_CONFIG_TDP_NOMINAL 0x00000648
202 #define MSR_CONFIG_TDP_LEVEL_1 0x00000649
203 #define MSR_CONFIG_TDP_LEVEL_2 0x0000064A
204 #define MSR_CONFIG_TDP_CONTROL 0x0000064B
205 #define MSR_TURBO_ACTIVATION_RATIO 0x0000064C
206
207 #define MSR_PLATFORM_ENERGY_STATUS 0x0000064D
208
209 #define MSR_PKG_WEIGHTED_CORE_C0_RES 0x00000658
210 #define MSR_PKG_ANY_CORE_C0_RES 0x00000659
211 #define MSR_PKG_ANY_GFXE_C0_RES 0x0000065A
212 #define MSR_PKG_BOTH_CORE_GFXE_C0_RES 0x0000065B
213
214 #define MSR_CORE_C1_RES 0x00000660
215 #define MSR_MODULE_C6_RES_MS 0x00000664
216
217 #define MSR_CC6_DEMOTION_POLICY_CONFIG 0x00000668
218 #define MSR_MC6_DEMOTION_POLICY_CONFIG 0x00000669
219
220 #define MSR_ATOM_CORE_RATIOS 0x0000066a
221 #define MSR_ATOM_CORE_VIDS 0x0000066b
222 #define MSR_ATOM_CORE_TURBO_RATIOS 0x0000066c
223 #define MSR_ATOM_CORE_TURBO_VIDS 0x0000066d
224
225
226 #define MSR_CORE_PERF_LIMIT_REASONS 0x00000690
227 #define MSR_GFX_PERF_LIMIT_REASONS 0x000006B0
228 #define MSR_RING_PERF_LIMIT_REASONS 0x000006B1
229
230 /* Hardware P state interface */
231 #define MSR_PPERF 0x0000064e
232 #define MSR_PERF_LIMIT_REASONS 0x0000064f
233 #define MSR_PM_ENABLE 0x00000770
234 #define MSR_HWP_CAPABILITIES 0x00000771
235 #define MSR_HWP_REQUEST_PKG 0x00000772
236 #define MSR_HWP_INTERRUPT 0x00000773
237 #define MSR_HWP_REQUEST 0x00000774
238 #define MSR_HWP_STATUS 0x00000777
239
240 /* CPUID.6.EAX */
241 #define HWP_BASE_BIT (1<<7)
242 #define HWP_NOTIFICATIONS_BIT (1<<8)
243 #define HWP_ACTIVITY_WINDOW_BIT (1<<9)
244 #define HWP_ENERGY_PERF_PREFERENCE_BIT (1<<10)
245 #define HWP_PACKAGE_LEVEL_REQUEST_BIT (1<<11)
246
247 /* IA32_HWP_CAPABILITIES */
248 #define HWP_HIGHEST_PERF(x) (((x) >> 0) & 0xff)
249 #define HWP_GUARANTEED_PERF(x) (((x) >> 8) & 0xff)
250 #define HWP_MOSTEFFICIENT_PERF(x) (((x) >> 16) & 0xff)
251 #define HWP_LOWEST_PERF(x) (((x) >> 24) & 0xff)
252
253 /* IA32_HWP_REQUEST */
254 #define HWP_MIN_PERF(x) (x & 0xff)
255 #define HWP_MAX_PERF(x) ((x & 0xff) << 8)
256 #define HWP_DESIRED_PERF(x) ((x & 0xff) << 16)
257 #define HWP_ENERGY_PERF_PREFERENCE(x) (((unsigned long long) x & 0xff) << 24)
258 #define HWP_EPP_PERFORMANCE 0x00
259 #define HWP_EPP_BALANCE_PERFORMANCE 0x80
260 #define HWP_EPP_BALANCE_POWERSAVE 0xC0
261 #define HWP_EPP_POWERSAVE 0xFF
262 #define HWP_ACTIVITY_WINDOW(x) ((unsigned long long)(x & 0xff3) << 32)
263 #define HWP_PACKAGE_CONTROL(x) ((unsigned long long)(x & 0x1) << 42)
264
265 /* IA32_HWP_STATUS */
266 #define HWP_GUARANTEED_CHANGE(x) (x & 0x1)
267 #define HWP_EXCURSION_TO_MINIMUM(x) (x & 0x4)
268
269 /* IA32_HWP_INTERRUPT */
270 #define HWP_CHANGE_TO_GUARANTEED_INT(x) (x & 0x1)
271 #define HWP_EXCURSION_TO_MINIMUM_INT(x) (x & 0x2)
272
273 #define MSR_AMD64_MC0_MASK 0xc0010044
274
275 #define MSR_IA32_MCx_CTL(x) (MSR_IA32_MC0_CTL + 4*(x))
276 #define MSR_IA32_MCx_STATUS(x) (MSR_IA32_MC0_STATUS + 4*(x))
277 #define MSR_IA32_MCx_ADDR(x) (MSR_IA32_MC0_ADDR + 4*(x))
278 #define MSR_IA32_MCx_MISC(x) (MSR_IA32_MC0_MISC + 4*(x))
279
280 #define MSR_AMD64_MCx_MASK(x) (MSR_AMD64_MC0_MASK + (x))
281
282 /* These are consecutive and not in the normal 4er MCE bank block */
283 #define MSR_IA32_MC0_CTL2 0x00000280
284 #define MSR_IA32_MCx_CTL2(x) (MSR_IA32_MC0_CTL2 + (x))
285
286 #define MSR_P6_PERFCTR0 0x000000c1
287 #define MSR_P6_PERFCTR1 0x000000c2
288 #define MSR_P6_EVNTSEL0 0x00000186
289 #define MSR_P6_EVNTSEL1 0x00000187
290
291 #define MSR_KNC_PERFCTR0 0x00000020
292 #define MSR_KNC_PERFCTR1 0x00000021
293 #define MSR_KNC_EVNTSEL0 0x00000028
294 #define MSR_KNC_EVNTSEL1 0x00000029
295
296 /* Alternative perfctr range with full access. */
297 #define MSR_IA32_PMC0 0x000004c1
298
299 /* AMD64 MSRs. Not complete. See the architecture manual for a more
300 complete list. */
301
302 #define MSR_AMD64_PATCH_LEVEL 0x0000008b
303 #define MSR_AMD64_TSC_RATIO 0xc0000104
304 #define MSR_AMD64_NB_CFG 0xc001001f
305 #define MSR_AMD64_PATCH_LOADER 0xc0010020
306 #define MSR_AMD64_OSVW_ID_LENGTH 0xc0010140
307 #define MSR_AMD64_OSVW_STATUS 0xc0010141
308 #define MSR_AMD64_LS_CFG 0xc0011020
309 #define MSR_AMD64_DC_CFG 0xc0011022
310 #define MSR_AMD64_BU_CFG2 0xc001102a
311 #define MSR_AMD64_IBSFETCHCTL 0xc0011030
312 #define MSR_AMD64_IBSFETCHLINAD 0xc0011031
313 #define MSR_AMD64_IBSFETCHPHYSAD 0xc0011032
314 #define MSR_AMD64_IBSFETCH_REG_COUNT 3
315 #define MSR_AMD64_IBSFETCH_REG_MASK ((1UL<<MSR_AMD64_IBSFETCH_REG_COUNT)-1)
316 #define MSR_AMD64_IBSOPCTL 0xc0011033
317 #define MSR_AMD64_IBSOPRIP 0xc0011034
318 #define MSR_AMD64_IBSOPDATA 0xc0011035
319 #define MSR_AMD64_IBSOPDATA2 0xc0011036
320 #define MSR_AMD64_IBSOPDATA3 0xc0011037
321 #define MSR_AMD64_IBSDCLINAD 0xc0011038
322 #define MSR_AMD64_IBSDCPHYSAD 0xc0011039
323 #define MSR_AMD64_IBSOP_REG_COUNT 7
324 #define MSR_AMD64_IBSOP_REG_MASK ((1UL<<MSR_AMD64_IBSOP_REG_COUNT)-1)
325 #define MSR_AMD64_IBSCTL 0xc001103a
326 #define MSR_AMD64_IBSBRTARGET 0xc001103b
327 #define MSR_AMD64_IBSOPDATA4 0xc001103d
328 #define MSR_AMD64_IBS_REG_COUNT_MAX 8 /* includes MSR_AMD64_IBSBRTARGET */
329
330 /* Fam 17h MSRs */
331 #define MSR_F17H_IRPERF 0xc00000e9
332
333 /* Fam 16h MSRs */
334 #define MSR_F16H_L2I_PERF_CTL 0xc0010230
335 #define MSR_F16H_L2I_PERF_CTR 0xc0010231
336 #define MSR_F16H_DR1_ADDR_MASK 0xc0011019
337 #define MSR_F16H_DR2_ADDR_MASK 0xc001101a
338 #define MSR_F16H_DR3_ADDR_MASK 0xc001101b
339 #define MSR_F16H_DR0_ADDR_MASK 0xc0011027
340
341 /* Fam 15h MSRs */
342 #define MSR_F15H_PERF_CTL 0xc0010200
343 #define MSR_F15H_PERF_CTR 0xc0010201
344 #define MSR_F15H_NB_PERF_CTL 0xc0010240
345 #define MSR_F15H_NB_PERF_CTR 0xc0010241
346 #define MSR_F15H_PTSC 0xc0010280
347 #define MSR_F15H_IC_CFG 0xc0011021
348 #define MSR_F15H_IC_CFG_DIS_IND BIT_ULL(14)
349
350 /* Fam 10h MSRs */
351 #define MSR_FAM10H_MMIO_CONF_BASE 0xc0010058
352 #define FAM10H_MMIO_CONF_ENABLE (1<<0)
353 #define FAM10H_MMIO_CONF_BUSRANGE_MASK 0xf
354 #define FAM10H_MMIO_CONF_BUSRANGE_SHIFT 2
355 #define FAM10H_MMIO_CONF_BASE_MASK 0xfffffffULL
356 #define FAM10H_MMIO_CONF_BASE_SHIFT 20
357 #define MSR_FAM10H_NODE_ID 0xc001100c
358 #define MSR_F10H_DECFG 0xc0011029
359 #define MSR_F10H_DECFG_LFENCE_SERIALIZE_BIT 1
360 #define MSR_F10H_DECFG_LFENCE_SERIALIZE BIT_ULL(MSR_F10H_DECFG_LFENCE_SERIALIZE_BIT)
361
362 /* K8 MSRs */
363 #define MSR_K8_TOP_MEM1 0xc001001a
364 #define MSR_K8_TOP_MEM2 0xc001001d
365 #define MSR_K8_SYSCFG 0xc0010010
366 #define MSR_K8_INT_PENDING_MSG 0xc0010055
367 /* C1E active bits in int pending message */
368 #define K8_INTP_C1E_ACTIVE_MASK 0x18000000
369 #define MSR_K8_TSEG_ADDR 0xc0010112
370 #define MSR_K8_TSEG_MASK 0xc0010113
371 #define K8_MTRRFIXRANGE_DRAM_ENABLE 0x00040000 /* MtrrFixDramEn bit */
372 #define K8_MTRRFIXRANGE_DRAM_MODIFY 0x00080000 /* MtrrFixDramModEn bit */
373 #define K8_MTRR_RDMEM_WRMEM_MASK 0x18181818 /* Mask: RdMem|WrMem */
374
375 /* K7 MSRs */
376 #define MSR_K7_EVNTSEL0 0xc0010000
377 #define MSR_K7_PERFCTR0 0xc0010004
378 #define MSR_K7_EVNTSEL1 0xc0010001
379 #define MSR_K7_PERFCTR1 0xc0010005
380 #define MSR_K7_EVNTSEL2 0xc0010002
381 #define MSR_K7_PERFCTR2 0xc0010006
382 #define MSR_K7_EVNTSEL3 0xc0010003
383 #define MSR_K7_PERFCTR3 0xc0010007
384 #define MSR_K7_CLK_CTL 0xc001001b
385 #define MSR_K7_HWCR 0xc0010015
386 #define MSR_K7_FID_VID_CTL 0xc0010041
387 #define MSR_K7_FID_VID_STATUS 0xc0010042
388
389 /* K6 MSRs */
390 #define MSR_K6_WHCR 0xc0000082
391 #define MSR_K6_UWCCR 0xc0000085
392 #define MSR_K6_EPMR 0xc0000086
393 #define MSR_K6_PSOR 0xc0000087
394 #define MSR_K6_PFIR 0xc0000088
395
396 /* Centaur-Hauls/IDT defined MSRs. */
397 #define MSR_IDT_FCR1 0x00000107
398 #define MSR_IDT_FCR2 0x00000108
399 #define MSR_IDT_FCR3 0x00000109
400 #define MSR_IDT_FCR4 0x0000010a
401
402 #define MSR_IDT_MCR0 0x00000110
403 #define MSR_IDT_MCR1 0x00000111
404 #define MSR_IDT_MCR2 0x00000112
405 #define MSR_IDT_MCR3 0x00000113
406 #define MSR_IDT_MCR4 0x00000114
407 #define MSR_IDT_MCR5 0x00000115
408 #define MSR_IDT_MCR6 0x00000116
409 #define MSR_IDT_MCR7 0x00000117
410 #define MSR_IDT_MCR_CTRL 0x00000120
411
412 /* VIA Cyrix defined MSRs*/
413 #define MSR_VIA_FCR 0x00001107
414 #define MSR_VIA_LONGHAUL 0x0000110a
415 #define MSR_VIA_RNG 0x0000110b
416 #define MSR_VIA_BCR2 0x00001147
417
418 /* Transmeta defined MSRs */
419 #define MSR_TMTA_LONGRUN_CTRL 0x80868010
420 #define MSR_TMTA_LONGRUN_FLAGS 0x80868011
421 #define MSR_TMTA_LRTI_READOUT 0x80868018
422 #define MSR_TMTA_LRTI_VOLT_MHZ 0x8086801a
423
424 /* Intel defined MSRs. */
425 #define MSR_IA32_P5_MC_ADDR 0x00000000
426 #define MSR_IA32_P5_MC_TYPE 0x00000001
427 #define MSR_IA32_TSC 0x00000010
428 #define MSR_IA32_PLATFORM_ID 0x00000017
429 #define MSR_IA32_EBL_CR_POWERON 0x0000002a
430 #define MSR_EBC_FREQUENCY_ID 0x0000002c
431 #define MSR_SMI_COUNT 0x00000034
432 #define MSR_IA32_FEATURE_CONTROL 0x0000003a
433 #define MSR_IA32_TSC_ADJUST 0x0000003b
434 #define MSR_IA32_BNDCFGS 0x00000d90
435
436 #define MSR_IA32_BNDCFGS_RSVD 0x00000ffc
437
438 #define MSR_IA32_XSS 0x00000da0
439
440 #define FEATURE_CONTROL_LOCKED (1<<0)
441 #define FEATURE_CONTROL_VMXON_ENABLED_INSIDE_SMX (1<<1)
442 #define FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX (1<<2)
443 #define FEATURE_CONTROL_LMCE (1<<20)
444 #define FEATURE_ENABLE_IBRS (1<<0)
445 #define FEATURE_SET_IBPB (1<<0)
446
447 #define MSR_IA32_APICBASE 0x0000001b
448 #define MSR_IA32_APICBASE_BSP (1<<8)
449 #define MSR_IA32_APICBASE_ENABLE (1<<11)
450 #define MSR_IA32_APICBASE_BASE (0xfffff<<12)
451
452 #define MSR_IA32_TSCDEADLINE 0x000006e0
453
454 #define MSR_IA32_UCODE_WRITE 0x00000079
455 #define MSR_IA32_UCODE_REV 0x0000008b
456
457 #define MSR_IA32_SMM_MONITOR_CTL 0x0000009b
458 #define MSR_IA32_SMBASE 0x0000009e
459
460 #define MSR_IA32_PERF_STATUS 0x00000198
461 #define MSR_IA32_PERF_CTL 0x00000199
462 #define INTEL_PERF_CTL_MASK 0xffff
463 #define MSR_AMD_PSTATE_DEF_BASE 0xc0010064
464 #define MSR_AMD_PERF_STATUS 0xc0010063
465 #define MSR_AMD_PERF_CTL 0xc0010062
466
467 #define MSR_IA32_MPERF 0x000000e7
468 #define MSR_IA32_APERF 0x000000e8
469
470 #define MSR_IA32_THERM_CONTROL 0x0000019a
471 #define MSR_IA32_THERM_INTERRUPT 0x0000019b
472
473 #define THERM_INT_HIGH_ENABLE (1 << 0)
474 #define THERM_INT_LOW_ENABLE (1 << 1)
475 #define THERM_INT_PLN_ENABLE (1 << 24)
476
477 #define MSR_IA32_THERM_STATUS 0x0000019c
478
479 #define THERM_STATUS_PROCHOT (1 << 0)
480 #define THERM_STATUS_POWER_LIMIT (1 << 10)
481
482 #define MSR_THERM2_CTL 0x0000019d
483
484 #define MSR_THERM2_CTL_TM_SELECT (1ULL << 16)
485
486 #define MSR_IA32_MISC_ENABLE 0x000001a0
487
488 #define MSR_IA32_TEMPERATURE_TARGET 0x000001a2
489
490 #define MSR_MISC_FEATURE_CONTROL 0x000001a4
491 #define MSR_MISC_PWR_MGMT 0x000001aa
492
493 #define MSR_IA32_ENERGY_PERF_BIAS 0x000001b0
494 #define ENERGY_PERF_BIAS_PERFORMANCE 0
495 #define ENERGY_PERF_BIAS_BALANCE_PERFORMANCE 4
496 #define ENERGY_PERF_BIAS_NORMAL 6
497 #define ENERGY_PERF_BIAS_BALANCE_POWERSAVE 8
498 #define ENERGY_PERF_BIAS_POWERSAVE 15
499
500 #define MSR_IA32_PACKAGE_THERM_STATUS 0x000001b1
501
502 #define PACKAGE_THERM_STATUS_PROCHOT (1 << 0)
503 #define PACKAGE_THERM_STATUS_POWER_LIMIT (1 << 10)
504
505 #define MSR_IA32_PACKAGE_THERM_INTERRUPT 0x000001b2
506
507 #define PACKAGE_THERM_INT_HIGH_ENABLE (1 << 0)
508 #define PACKAGE_THERM_INT_LOW_ENABLE (1 << 1)
509 #define PACKAGE_THERM_INT_PLN_ENABLE (1 << 24)
510
511 /* Thermal Thresholds Support */
512 #define THERM_INT_THRESHOLD0_ENABLE (1 << 15)
513 #define THERM_SHIFT_THRESHOLD0 8
514 #define THERM_MASK_THRESHOLD0 (0x7f << THERM_SHIFT_THRESHOLD0)
515 #define THERM_INT_THRESHOLD1_ENABLE (1 << 23)
516 #define THERM_SHIFT_THRESHOLD1 16
517 #define THERM_MASK_THRESHOLD1 (0x7f << THERM_SHIFT_THRESHOLD1)
518 #define THERM_STATUS_THRESHOLD0 (1 << 6)
519 #define THERM_LOG_THRESHOLD0 (1 << 7)
520 #define THERM_STATUS_THRESHOLD1 (1 << 8)
521 #define THERM_LOG_THRESHOLD1 (1 << 9)
522
523 /* MISC_ENABLE bits: architectural */
524 #define MSR_IA32_MISC_ENABLE_FAST_STRING_BIT 0
525 #define MSR_IA32_MISC_ENABLE_FAST_STRING (1ULL << MSR_IA32_MISC_ENABLE_FAST_STRING_BIT)
526 #define MSR_IA32_MISC_ENABLE_TCC_BIT 1
527 #define MSR_IA32_MISC_ENABLE_TCC (1ULL << MSR_IA32_MISC_ENABLE_TCC_BIT)
528 #define MSR_IA32_MISC_ENABLE_EMON_BIT 7
529 #define MSR_IA32_MISC_ENABLE_EMON (1ULL << MSR_IA32_MISC_ENABLE_EMON_BIT)
530 #define MSR_IA32_MISC_ENABLE_BTS_UNAVAIL_BIT 11
531 #define MSR_IA32_MISC_ENABLE_BTS_UNAVAIL (1ULL << MSR_IA32_MISC_ENABLE_BTS_UNAVAIL_BIT)
532 #define MSR_IA32_MISC_ENABLE_PEBS_UNAVAIL_BIT 12
533 #define MSR_IA32_MISC_ENABLE_PEBS_UNAVAIL (1ULL << MSR_IA32_MISC_ENABLE_PEBS_UNAVAIL_BIT)
534 #define MSR_IA32_MISC_ENABLE_ENHANCED_SPEEDSTEP_BIT 16
535 #define MSR_IA32_MISC_ENABLE_ENHANCED_SPEEDSTEP (1ULL << MSR_IA32_MISC_ENABLE_ENHANCED_SPEEDSTEP_BIT)
536 #define MSR_IA32_MISC_ENABLE_MWAIT_BIT 18
537 #define MSR_IA32_MISC_ENABLE_MWAIT (1ULL << MSR_IA32_MISC_ENABLE_MWAIT_BIT)
538 #define MSR_IA32_MISC_ENABLE_LIMIT_CPUID_BIT 22
539 #define MSR_IA32_MISC_ENABLE_LIMIT_CPUID (1ULL << MSR_IA32_MISC_ENABLE_LIMIT_CPUID_BIT)
540 #define MSR_IA32_MISC_ENABLE_XTPR_DISABLE_BIT 23
541 #define MSR_IA32_MISC_ENABLE_XTPR_DISABLE (1ULL << MSR_IA32_MISC_ENABLE_XTPR_DISABLE_BIT)
542 #define MSR_IA32_MISC_ENABLE_XD_DISABLE_BIT 34
543 #define MSR_IA32_MISC_ENABLE_XD_DISABLE (1ULL << MSR_IA32_MISC_ENABLE_XD_DISABLE_BIT)
544
545 /* MISC_ENABLE bits: model-specific, meaning may vary from core to core */
546 #define MSR_IA32_MISC_ENABLE_X87_COMPAT_BIT 2
547 #define MSR_IA32_MISC_ENABLE_X87_COMPAT (1ULL << MSR_IA32_MISC_ENABLE_X87_COMPAT_BIT)
548 #define MSR_IA32_MISC_ENABLE_TM1_BIT 3
549 #define MSR_IA32_MISC_ENABLE_TM1 (1ULL << MSR_IA32_MISC_ENABLE_TM1_BIT)
550 #define MSR_IA32_MISC_ENABLE_SPLIT_LOCK_DISABLE_BIT 4
551 #define MSR_IA32_MISC_ENABLE_SPLIT_LOCK_DISABLE (1ULL << MSR_IA32_MISC_ENABLE_SPLIT_LOCK_DISABLE_BIT)
552 #define MSR_IA32_MISC_ENABLE_L3CACHE_DISABLE_BIT 6
553 #define MSR_IA32_MISC_ENABLE_L3CACHE_DISABLE (1ULL << MSR_IA32_MISC_ENABLE_L3CACHE_DISABLE_BIT)
554 #define MSR_IA32_MISC_ENABLE_SUPPRESS_LOCK_BIT 8
555 #define MSR_IA32_MISC_ENABLE_SUPPRESS_LOCK (1ULL << MSR_IA32_MISC_ENABLE_SUPPRESS_LOCK_BIT)
556 #define MSR_IA32_MISC_ENABLE_PREFETCH_DISABLE_BIT 9
557 #define MSR_IA32_MISC_ENABLE_PREFETCH_DISABLE (1ULL << MSR_IA32_MISC_ENABLE_PREFETCH_DISABLE_BIT)
558 #define MSR_IA32_MISC_ENABLE_FERR_BIT 10
559 #define MSR_IA32_MISC_ENABLE_FERR (1ULL << MSR_IA32_MISC_ENABLE_FERR_BIT)
560 #define MSR_IA32_MISC_ENABLE_FERR_MULTIPLEX_BIT 10
561 #define MSR_IA32_MISC_ENABLE_FERR_MULTIPLEX (1ULL << MSR_IA32_MISC_ENABLE_FERR_MULTIPLEX_BIT)
562 #define MSR_IA32_MISC_ENABLE_TM2_BIT 13
563 #define MSR_IA32_MISC_ENABLE_TM2 (1ULL << MSR_IA32_MISC_ENABLE_TM2_BIT)
564 #define MSR_IA32_MISC_ENABLE_ADJ_PREF_DISABLE_BIT 19
565 #define MSR_IA32_MISC_ENABLE_ADJ_PREF_DISABLE (1ULL << MSR_IA32_MISC_ENABLE_ADJ_PREF_DISABLE_BIT)
566 #define MSR_IA32_MISC_ENABLE_SPEEDSTEP_LOCK_BIT 20
567 #define MSR_IA32_MISC_ENABLE_SPEEDSTEP_LOCK (1ULL << MSR_IA32_MISC_ENABLE_SPEEDSTEP_LOCK_BIT)
568 #define MSR_IA32_MISC_ENABLE_L1D_CONTEXT_BIT 24
569 #define MSR_IA32_MISC_ENABLE_L1D_CONTEXT (1ULL << MSR_IA32_MISC_ENABLE_L1D_CONTEXT_BIT)
570 #define MSR_IA32_MISC_ENABLE_DCU_PREF_DISABLE_BIT 37
571 #define MSR_IA32_MISC_ENABLE_DCU_PREF_DISABLE (1ULL << MSR_IA32_MISC_ENABLE_DCU_PREF_DISABLE_BIT)
572 #define MSR_IA32_MISC_ENABLE_TURBO_DISABLE_BIT 38
573 #define MSR_IA32_MISC_ENABLE_TURBO_DISABLE (1ULL << MSR_IA32_MISC_ENABLE_TURBO_DISABLE_BIT)
574 #define MSR_IA32_MISC_ENABLE_IP_PREF_DISABLE_BIT 39
575 #define MSR_IA32_MISC_ENABLE_IP_PREF_DISABLE (1ULL << MSR_IA32_MISC_ENABLE_IP_PREF_DISABLE_BIT)
576
577 /* MISC_FEATURES_ENABLES non-architectural features */
578 #define MSR_MISC_FEATURES_ENABLES 0x00000140
579
580 #define MSR_MISC_FEATURES_ENABLES_CPUID_FAULT_BIT 0
581 #define MSR_MISC_FEATURES_ENABLES_CPUID_FAULT BIT_ULL(MSR_MISC_FEATURES_ENABLES_CPUID_FAULT_BIT)
582 #define MSR_MISC_FEATURES_ENABLES_RING3MWAIT_BIT 1
583
584 #define MSR_IA32_TSC_DEADLINE 0x000006E0
585
586 /* P4/Xeon+ specific */
587 #define MSR_IA32_MCG_EAX 0x00000180
588 #define MSR_IA32_MCG_EBX 0x00000181
589 #define MSR_IA32_MCG_ECX 0x00000182
590 #define MSR_IA32_MCG_EDX 0x00000183
591 #define MSR_IA32_MCG_ESI 0x00000184
592 #define MSR_IA32_MCG_EDI 0x00000185
593 #define MSR_IA32_MCG_EBP 0x00000186
594 #define MSR_IA32_MCG_ESP 0x00000187
595 #define MSR_IA32_MCG_EFLAGS 0x00000188
596 #define MSR_IA32_MCG_EIP 0x00000189
597 #define MSR_IA32_MCG_RESERVED 0x0000018a
598
599 /* Pentium IV performance counter MSRs */
600 #define MSR_P4_BPU_PERFCTR0 0x00000300
601 #define MSR_P4_BPU_PERFCTR1 0x00000301
602 #define MSR_P4_BPU_PERFCTR2 0x00000302
603 #define MSR_P4_BPU_PERFCTR3 0x00000303
604 #define MSR_P4_MS_PERFCTR0 0x00000304
605 #define MSR_P4_MS_PERFCTR1 0x00000305
606 #define MSR_P4_MS_PERFCTR2 0x00000306
607 #define MSR_P4_MS_PERFCTR3 0x00000307
608 #define MSR_P4_FLAME_PERFCTR0 0x00000308
609 #define MSR_P4_FLAME_PERFCTR1 0x00000309
610 #define MSR_P4_FLAME_PERFCTR2 0x0000030a
611 #define MSR_P4_FLAME_PERFCTR3 0x0000030b
612 #define MSR_P4_IQ_PERFCTR0 0x0000030c
613 #define MSR_P4_IQ_PERFCTR1 0x0000030d
614 #define MSR_P4_IQ_PERFCTR2 0x0000030e
615 #define MSR_P4_IQ_PERFCTR3 0x0000030f
616 #define MSR_P4_IQ_PERFCTR4 0x00000310
617 #define MSR_P4_IQ_PERFCTR5 0x00000311
618 #define MSR_P4_BPU_CCCR0 0x00000360
619 #define MSR_P4_BPU_CCCR1 0x00000361
620 #define MSR_P4_BPU_CCCR2 0x00000362
621 #define MSR_P4_BPU_CCCR3 0x00000363
622 #define MSR_P4_MS_CCCR0 0x00000364
623 #define MSR_P4_MS_CCCR1 0x00000365
624 #define MSR_P4_MS_CCCR2 0x00000366
625 #define MSR_P4_MS_CCCR3 0x00000367
626 #define MSR_P4_FLAME_CCCR0 0x00000368
627 #define MSR_P4_FLAME_CCCR1 0x00000369
628 #define MSR_P4_FLAME_CCCR2 0x0000036a
629 #define MSR_P4_FLAME_CCCR3 0x0000036b
630 #define MSR_P4_IQ_CCCR0 0x0000036c
631 #define MSR_P4_IQ_CCCR1 0x0000036d
632 #define MSR_P4_IQ_CCCR2 0x0000036e
633 #define MSR_P4_IQ_CCCR3 0x0000036f
634 #define MSR_P4_IQ_CCCR4 0x00000370
635 #define MSR_P4_IQ_CCCR5 0x00000371
636 #define MSR_P4_ALF_ESCR0 0x000003ca
637 #define MSR_P4_ALF_ESCR1 0x000003cb
638 #define MSR_P4_BPU_ESCR0 0x000003b2
639 #define MSR_P4_BPU_ESCR1 0x000003b3
640 #define MSR_P4_BSU_ESCR0 0x000003a0
641 #define MSR_P4_BSU_ESCR1 0x000003a1
642 #define MSR_P4_CRU_ESCR0 0x000003b8
643 #define MSR_P4_CRU_ESCR1 0x000003b9
644 #define MSR_P4_CRU_ESCR2 0x000003cc
645 #define MSR_P4_CRU_ESCR3 0x000003cd
646 #define MSR_P4_CRU_ESCR4 0x000003e0
647 #define MSR_P4_CRU_ESCR5 0x000003e1
648 #define MSR_P4_DAC_ESCR0 0x000003a8
649 #define MSR_P4_DAC_ESCR1 0x000003a9
650 #define MSR_P4_FIRM_ESCR0 0x000003a4
651 #define MSR_P4_FIRM_ESCR1 0x000003a5
652 #define MSR_P4_FLAME_ESCR0 0x000003a6
653 #define MSR_P4_FLAME_ESCR1 0x000003a7
654 #define MSR_P4_FSB_ESCR0 0x000003a2
655 #define MSR_P4_FSB_ESCR1 0x000003a3
656 #define MSR_P4_IQ_ESCR0 0x000003ba
657 #define MSR_P4_IQ_ESCR1 0x000003bb
658 #define MSR_P4_IS_ESCR0 0x000003b4
659 #define MSR_P4_IS_ESCR1 0x000003b5
660 #define MSR_P4_ITLB_ESCR0 0x000003b6
661 #define MSR_P4_ITLB_ESCR1 0x000003b7
662 #define MSR_P4_IX_ESCR0 0x000003c8
663 #define MSR_P4_IX_ESCR1 0x000003c9
664 #define MSR_P4_MOB_ESCR0 0x000003aa
665 #define MSR_P4_MOB_ESCR1 0x000003ab
666 #define MSR_P4_MS_ESCR0 0x000003c0
667 #define MSR_P4_MS_ESCR1 0x000003c1
668 #define MSR_P4_PMH_ESCR0 0x000003ac
669 #define MSR_P4_PMH_ESCR1 0x000003ad
670 #define MSR_P4_RAT_ESCR0 0x000003bc
671 #define MSR_P4_RAT_ESCR1 0x000003bd
672 #define MSR_P4_SAAT_ESCR0 0x000003ae
673 #define MSR_P4_SAAT_ESCR1 0x000003af
674 #define MSR_P4_SSU_ESCR0 0x000003be
675 #define MSR_P4_SSU_ESCR1 0x000003bf /* guess: not in manual */
676
677 #define MSR_P4_TBPU_ESCR0 0x000003c2
678 #define MSR_P4_TBPU_ESCR1 0x000003c3
679 #define MSR_P4_TC_ESCR0 0x000003c4
680 #define MSR_P4_TC_ESCR1 0x000003c5
681 #define MSR_P4_U2L_ESCR0 0x000003b0
682 #define MSR_P4_U2L_ESCR1 0x000003b1
683
684 #define MSR_P4_PEBS_MATRIX_VERT 0x000003f2
685
686 /* Intel Core-based CPU performance counters */
687 #define MSR_CORE_PERF_FIXED_CTR0 0x00000309
688 #define MSR_CORE_PERF_FIXED_CTR1 0x0000030a
689 #define MSR_CORE_PERF_FIXED_CTR2 0x0000030b
690 #define MSR_CORE_PERF_FIXED_CTR_CTRL 0x0000038d
691 #define MSR_CORE_PERF_GLOBAL_STATUS 0x0000038e
692 #define MSR_CORE_PERF_GLOBAL_CTRL 0x0000038f
693 #define MSR_CORE_PERF_GLOBAL_OVF_CTRL 0x00000390
694
695 /* Geode defined MSRs */
696 #define MSR_GEODE_BUSCONT_CONF0 0x00001900
697
698 /* Intel VT MSRs */
699 #define MSR_IA32_VMX_BASIC 0x00000480
700 #define MSR_IA32_VMX_PINBASED_CTLS 0x00000481
701 #define MSR_IA32_VMX_PROCBASED_CTLS 0x00000482
702 #define MSR_IA32_VMX_EXIT_CTLS 0x00000483
703 #define MSR_IA32_VMX_ENTRY_CTLS 0x00000484
704 #define MSR_IA32_VMX_MISC 0x00000485
705 #define MSR_IA32_VMX_CR0_FIXED0 0x00000486
706 #define MSR_IA32_VMX_CR0_FIXED1 0x00000487
707 #define MSR_IA32_VMX_CR4_FIXED0 0x00000488
708 #define MSR_IA32_VMX_CR4_FIXED1 0x00000489
709 #define MSR_IA32_VMX_VMCS_ENUM 0x0000048a
710 #define MSR_IA32_VMX_PROCBASED_CTLS2 0x0000048b
711 #define MSR_IA32_VMX_EPT_VPID_CAP 0x0000048c
712 #define MSR_IA32_VMX_TRUE_PINBASED_CTLS 0x0000048d
713 #define MSR_IA32_VMX_TRUE_PROCBASED_CTLS 0x0000048e
714 #define MSR_IA32_VMX_TRUE_EXIT_CTLS 0x0000048f
715 #define MSR_IA32_VMX_TRUE_ENTRY_CTLS 0x00000490
716 #define MSR_IA32_VMX_VMFUNC 0x00000491
717
718 /* VMX_BASIC bits and bitmasks */
719 #define VMX_BASIC_VMCS_SIZE_SHIFT 32
720 #define VMX_BASIC_TRUE_CTLS (1ULL << 55)
721 #define VMX_BASIC_64 0x0001000000000000LLU
722 #define VMX_BASIC_MEM_TYPE_SHIFT 50
723 #define VMX_BASIC_MEM_TYPE_MASK 0x003c000000000000LLU
724 #define VMX_BASIC_MEM_TYPE_WB 6LLU
725 #define VMX_BASIC_INOUT 0x0040000000000000LLU
726
727 /* MSR_IA32_VMX_MISC bits */
728 #define MSR_IA32_VMX_MISC_VMWRITE_SHADOW_RO_FIELDS (1ULL << 29)
729 #define MSR_IA32_VMX_MISC_PREEMPTION_TIMER_SCALE 0x1F
730 /* AMD-V MSRs */
731
732 #define MSR_VM_CR 0xc0010114
733 #define MSR_VM_IGNNE 0xc0010115
734 #define MSR_VM_HSAVE_PA 0xc0010117
735
736 #endif /* _ASM_X86_MSR_INDEX_H */