]> git.proxmox.com Git - mirror_ubuntu-artful-kernel.git/blob - arch/x86/kernel/cpu/amd.c
3bdd6ef99771abe5954de4d99bf0e6692c512b62
[mirror_ubuntu-artful-kernel.git] / arch / x86 / kernel / cpu / amd.c
1 #include <linux/export.h>
2 #include <linux/bitops.h>
3 #include <linux/elf.h>
4 #include <linux/mm.h>
5
6 #include <linux/io.h>
7 #include <linux/sched.h>
8 #include <linux/sched/clock.h>
9 #include <linux/random.h>
10 #include <asm/processor.h>
11 #include <asm/apic.h>
12 #include <asm/cpu.h>
13 #include <asm/spec-ctrl.h>
14 #include <asm/smp.h>
15 #include <asm/pci-direct.h>
16 #include <asm/delay.h>
17
18 #ifdef CONFIG_X86_64
19 # include <asm/mmconfig.h>
20 # include <asm/set_memory.h>
21 #endif
22
23 #include "cpu.h"
24
25 static const int amd_erratum_383[];
26 static const int amd_erratum_400[];
27 static bool cpu_has_amd_erratum(struct cpuinfo_x86 *cpu, const int *erratum);
28
29 /*
30 * nodes_per_socket: Stores the number of nodes per socket.
31 * Refer to Fam15h Models 00-0fh BKDG - CPUID Fn8000_001E_ECX
32 * Node Identifiers[10:8]
33 */
34 static u32 nodes_per_socket = 1;
35
36 static inline int rdmsrl_amd_safe(unsigned msr, unsigned long long *p)
37 {
38 u32 gprs[8] = { 0 };
39 int err;
40
41 WARN_ONCE((boot_cpu_data.x86 != 0xf),
42 "%s should only be used on K8!\n", __func__);
43
44 gprs[1] = msr;
45 gprs[7] = 0x9c5a203a;
46
47 err = rdmsr_safe_regs(gprs);
48
49 *p = gprs[0] | ((u64)gprs[2] << 32);
50
51 return err;
52 }
53
54 static inline int wrmsrl_amd_safe(unsigned msr, unsigned long long val)
55 {
56 u32 gprs[8] = { 0 };
57
58 WARN_ONCE((boot_cpu_data.x86 != 0xf),
59 "%s should only be used on K8!\n", __func__);
60
61 gprs[0] = (u32)val;
62 gprs[1] = msr;
63 gprs[2] = val >> 32;
64 gprs[7] = 0x9c5a203a;
65
66 return wrmsr_safe_regs(gprs);
67 }
68
69 /*
70 * B step AMD K6 before B 9730xxxx have hardware bugs that can cause
71 * misexecution of code under Linux. Owners of such processors should
72 * contact AMD for precise details and a CPU swap.
73 *
74 * See http://www.multimania.com/poulot/k6bug.html
75 * and section 2.6.2 of "AMD-K6 Processor Revision Guide - Model 6"
76 * (Publication # 21266 Issue Date: August 1998)
77 *
78 * The following test is erm.. interesting. AMD neglected to up
79 * the chip setting when fixing the bug but they also tweaked some
80 * performance at the same time..
81 */
82
83 extern __visible void vide(void);
84 __asm__(".globl vide\n"
85 ".type vide, @function\n"
86 ".align 4\n"
87 "vide: ret\n");
88
89 static void init_amd_k5(struct cpuinfo_x86 *c)
90 {
91 #ifdef CONFIG_X86_32
92 /*
93 * General Systems BIOSen alias the cpu frequency registers
94 * of the Elan at 0x000df000. Unfortunately, one of the Linux
95 * drivers subsequently pokes it, and changes the CPU speed.
96 * Workaround : Remove the unneeded alias.
97 */
98 #define CBAR (0xfffc) /* Configuration Base Address (32-bit) */
99 #define CBAR_ENB (0x80000000)
100 #define CBAR_KEY (0X000000CB)
101 if (c->x86_model == 9 || c->x86_model == 10) {
102 if (inl(CBAR) & CBAR_ENB)
103 outl(0 | CBAR_KEY, CBAR);
104 }
105 #endif
106 }
107
108 static void init_amd_k6(struct cpuinfo_x86 *c)
109 {
110 #ifdef CONFIG_X86_32
111 u32 l, h;
112 int mbytes = get_num_physpages() >> (20-PAGE_SHIFT);
113
114 if (c->x86_model < 6) {
115 /* Based on AMD doc 20734R - June 2000 */
116 if (c->x86_model == 0) {
117 clear_cpu_cap(c, X86_FEATURE_APIC);
118 set_cpu_cap(c, X86_FEATURE_PGE);
119 }
120 return;
121 }
122
123 if (c->x86_model == 6 && c->x86_mask == 1) {
124 const int K6_BUG_LOOP = 1000000;
125 int n;
126 void (*f_vide)(void);
127 u64 d, d2;
128
129 pr_info("AMD K6 stepping B detected - ");
130
131 /*
132 * It looks like AMD fixed the 2.6.2 bug and improved indirect
133 * calls at the same time.
134 */
135
136 n = K6_BUG_LOOP;
137 f_vide = vide;
138 OPTIMIZER_HIDE_VAR(f_vide);
139 d = rdtsc();
140 while (n--)
141 f_vide();
142 d2 = rdtsc();
143 d = d2-d;
144
145 if (d > 20*K6_BUG_LOOP)
146 pr_cont("system stability may be impaired when more than 32 MB are used.\n");
147 else
148 pr_cont("probably OK (after B9730xxxx).\n");
149 }
150
151 /* K6 with old style WHCR */
152 if (c->x86_model < 8 ||
153 (c->x86_model == 8 && c->x86_mask < 8)) {
154 /* We can only write allocate on the low 508Mb */
155 if (mbytes > 508)
156 mbytes = 508;
157
158 rdmsr(MSR_K6_WHCR, l, h);
159 if ((l&0x0000FFFF) == 0) {
160 unsigned long flags;
161 l = (1<<0)|((mbytes/4)<<1);
162 local_irq_save(flags);
163 wbinvd();
164 wrmsr(MSR_K6_WHCR, l, h);
165 local_irq_restore(flags);
166 pr_info("Enabling old style K6 write allocation for %d Mb\n",
167 mbytes);
168 }
169 return;
170 }
171
172 if ((c->x86_model == 8 && c->x86_mask > 7) ||
173 c->x86_model == 9 || c->x86_model == 13) {
174 /* The more serious chips .. */
175
176 if (mbytes > 4092)
177 mbytes = 4092;
178
179 rdmsr(MSR_K6_WHCR, l, h);
180 if ((l&0xFFFF0000) == 0) {
181 unsigned long flags;
182 l = ((mbytes>>2)<<22)|(1<<16);
183 local_irq_save(flags);
184 wbinvd();
185 wrmsr(MSR_K6_WHCR, l, h);
186 local_irq_restore(flags);
187 pr_info("Enabling new style K6 write allocation for %d Mb\n",
188 mbytes);
189 }
190
191 return;
192 }
193
194 if (c->x86_model == 10) {
195 /* AMD Geode LX is model 10 */
196 /* placeholder for any needed mods */
197 return;
198 }
199 #endif
200 }
201
202 static void init_amd_k7(struct cpuinfo_x86 *c)
203 {
204 #ifdef CONFIG_X86_32
205 u32 l, h;
206
207 /*
208 * Bit 15 of Athlon specific MSR 15, needs to be 0
209 * to enable SSE on Palomino/Morgan/Barton CPU's.
210 * If the BIOS didn't enable it already, enable it here.
211 */
212 if (c->x86_model >= 6 && c->x86_model <= 10) {
213 if (!cpu_has(c, X86_FEATURE_XMM)) {
214 pr_info("Enabling disabled K7/SSE Support.\n");
215 msr_clear_bit(MSR_K7_HWCR, 15);
216 set_cpu_cap(c, X86_FEATURE_XMM);
217 }
218 }
219
220 /*
221 * It's been determined by AMD that Athlons since model 8 stepping 1
222 * are more robust with CLK_CTL set to 200xxxxx instead of 600xxxxx
223 * As per AMD technical note 27212 0.2
224 */
225 if ((c->x86_model == 8 && c->x86_mask >= 1) || (c->x86_model > 8)) {
226 rdmsr(MSR_K7_CLK_CTL, l, h);
227 if ((l & 0xfff00000) != 0x20000000) {
228 pr_info("CPU: CLK_CTL MSR was %x. Reprogramming to %x\n",
229 l, ((l & 0x000fffff)|0x20000000));
230 wrmsr(MSR_K7_CLK_CTL, (l & 0x000fffff)|0x20000000, h);
231 }
232 }
233
234 set_cpu_cap(c, X86_FEATURE_K7);
235
236 /* calling is from identify_secondary_cpu() ? */
237 if (!c->cpu_index)
238 return;
239
240 /*
241 * Certain Athlons might work (for various values of 'work') in SMP
242 * but they are not certified as MP capable.
243 */
244 /* Athlon 660/661 is valid. */
245 if ((c->x86_model == 6) && ((c->x86_mask == 0) ||
246 (c->x86_mask == 1)))
247 return;
248
249 /* Duron 670 is valid */
250 if ((c->x86_model == 7) && (c->x86_mask == 0))
251 return;
252
253 /*
254 * Athlon 662, Duron 671, and Athlon >model 7 have capability
255 * bit. It's worth noting that the A5 stepping (662) of some
256 * Athlon XP's have the MP bit set.
257 * See http://www.heise.de/newsticker/data/jow-18.10.01-000 for
258 * more.
259 */
260 if (((c->x86_model == 6) && (c->x86_mask >= 2)) ||
261 ((c->x86_model == 7) && (c->x86_mask >= 1)) ||
262 (c->x86_model > 7))
263 if (cpu_has(c, X86_FEATURE_MP))
264 return;
265
266 /* If we get here, not a certified SMP capable AMD system. */
267
268 /*
269 * Don't taint if we are running SMP kernel on a single non-MP
270 * approved Athlon
271 */
272 WARN_ONCE(1, "WARNING: This combination of AMD"
273 " processors is not suitable for SMP.\n");
274 add_taint(TAINT_CPU_OUT_OF_SPEC, LOCKDEP_NOW_UNRELIABLE);
275 #endif
276 }
277
278 #ifdef CONFIG_NUMA
279 /*
280 * To workaround broken NUMA config. Read the comment in
281 * srat_detect_node().
282 */
283 static int nearby_node(int apicid)
284 {
285 int i, node;
286
287 for (i = apicid - 1; i >= 0; i--) {
288 node = __apicid_to_node[i];
289 if (node != NUMA_NO_NODE && node_online(node))
290 return node;
291 }
292 for (i = apicid + 1; i < MAX_LOCAL_APIC; i++) {
293 node = __apicid_to_node[i];
294 if (node != NUMA_NO_NODE && node_online(node))
295 return node;
296 }
297 return first_node(node_online_map); /* Shouldn't happen */
298 }
299 #endif
300
301 /*
302 * Fixup core topology information for
303 * (1) AMD multi-node processors
304 * Assumption: Number of cores in each internal node is the same.
305 * (2) AMD processors supporting compute units
306 */
307 #ifdef CONFIG_SMP
308 static void amd_get_topology(struct cpuinfo_x86 *c)
309 {
310 u8 node_id;
311 int cpu = smp_processor_id();
312
313 /* get information required for multi-node processors */
314 if (boot_cpu_has(X86_FEATURE_TOPOEXT)) {
315 u32 eax, ebx, ecx, edx;
316
317 cpuid(0x8000001e, &eax, &ebx, &ecx, &edx);
318
319 node_id = ecx & 0xff;
320 smp_num_siblings = ((ebx >> 8) & 0xff) + 1;
321
322 if (c->x86 == 0x15)
323 c->cu_id = ebx & 0xff;
324
325 if (c->x86 >= 0x17) {
326 c->cpu_core_id = ebx & 0xff;
327
328 if (smp_num_siblings > 1)
329 c->x86_max_cores /= smp_num_siblings;
330 }
331
332 /*
333 * We may have multiple LLCs if L3 caches exist, so check if we
334 * have an L3 cache by looking at the L3 cache CPUID leaf.
335 */
336 if (cpuid_edx(0x80000006)) {
337 if (c->x86 == 0x17) {
338 /*
339 * LLC is at the core complex level.
340 * Core complex id is ApicId[3].
341 */
342 per_cpu(cpu_llc_id, cpu) = c->apicid >> 3;
343 } else {
344 /* LLC is at the node level. */
345 per_cpu(cpu_llc_id, cpu) = node_id;
346 }
347 }
348 } else if (cpu_has(c, X86_FEATURE_NODEID_MSR)) {
349 u64 value;
350
351 rdmsrl(MSR_FAM10H_NODE_ID, value);
352 node_id = value & 7;
353
354 per_cpu(cpu_llc_id, cpu) = node_id;
355 } else
356 return;
357
358 /* fixup multi-node processor information */
359 if (nodes_per_socket > 1) {
360 u32 cus_per_node;
361
362 set_cpu_cap(c, X86_FEATURE_AMD_DCM);
363 cus_per_node = c->x86_max_cores / nodes_per_socket;
364
365 /* core id has to be in the [0 .. cores_per_node - 1] range */
366 c->cpu_core_id %= cus_per_node;
367 }
368 }
369 #endif
370
371 /*
372 * On a AMD dual core setup the lower bits of the APIC id distinguish the cores.
373 * Assumes number of cores is a power of two.
374 */
375 static void amd_detect_cmp(struct cpuinfo_x86 *c)
376 {
377 #ifdef CONFIG_SMP
378 unsigned bits;
379 int cpu = smp_processor_id();
380
381 bits = c->x86_coreid_bits;
382 /* Low order bits define the core id (index of core in socket) */
383 c->cpu_core_id = c->initial_apicid & ((1 << bits)-1);
384 /* Convert the initial APIC ID into the socket ID */
385 c->phys_proc_id = c->initial_apicid >> bits;
386 /* use socket ID also for last level cache */
387 per_cpu(cpu_llc_id, cpu) = c->phys_proc_id;
388 amd_get_topology(c);
389 #endif
390 }
391
392 u16 amd_get_nb_id(int cpu)
393 {
394 u16 id = 0;
395 #ifdef CONFIG_SMP
396 id = per_cpu(cpu_llc_id, cpu);
397 #endif
398 return id;
399 }
400 EXPORT_SYMBOL_GPL(amd_get_nb_id);
401
402 u32 amd_get_nodes_per_socket(void)
403 {
404 return nodes_per_socket;
405 }
406 EXPORT_SYMBOL_GPL(amd_get_nodes_per_socket);
407
408 static void srat_detect_node(struct cpuinfo_x86 *c)
409 {
410 #ifdef CONFIG_NUMA
411 int cpu = smp_processor_id();
412 int node;
413 unsigned apicid = c->apicid;
414
415 node = numa_cpu_node(cpu);
416 if (node == NUMA_NO_NODE)
417 node = per_cpu(cpu_llc_id, cpu);
418
419 /*
420 * On multi-fabric platform (e.g. Numascale NumaChip) a
421 * platform-specific handler needs to be called to fixup some
422 * IDs of the CPU.
423 */
424 if (x86_cpuinit.fixup_cpu_id)
425 x86_cpuinit.fixup_cpu_id(c, node);
426
427 if (!node_online(node)) {
428 /*
429 * Two possibilities here:
430 *
431 * - The CPU is missing memory and no node was created. In
432 * that case try picking one from a nearby CPU.
433 *
434 * - The APIC IDs differ from the HyperTransport node IDs
435 * which the K8 northbridge parsing fills in. Assume
436 * they are all increased by a constant offset, but in
437 * the same order as the HT nodeids. If that doesn't
438 * result in a usable node fall back to the path for the
439 * previous case.
440 *
441 * This workaround operates directly on the mapping between
442 * APIC ID and NUMA node, assuming certain relationship
443 * between APIC ID, HT node ID and NUMA topology. As going
444 * through CPU mapping may alter the outcome, directly
445 * access __apicid_to_node[].
446 */
447 int ht_nodeid = c->initial_apicid;
448
449 if (__apicid_to_node[ht_nodeid] != NUMA_NO_NODE)
450 node = __apicid_to_node[ht_nodeid];
451 /* Pick a nearby node */
452 if (!node_online(node))
453 node = nearby_node(apicid);
454 }
455 numa_set_node(cpu, node);
456 #endif
457 }
458
459 static void early_init_amd_mc(struct cpuinfo_x86 *c)
460 {
461 #ifdef CONFIG_SMP
462 unsigned bits, ecx;
463
464 /* Multi core CPU? */
465 if (c->extended_cpuid_level < 0x80000008)
466 return;
467
468 ecx = cpuid_ecx(0x80000008);
469
470 c->x86_max_cores = (ecx & 0xff) + 1;
471
472 /* CPU telling us the core id bits shift? */
473 bits = (ecx >> 12) & 0xF;
474
475 /* Otherwise recompute */
476 if (bits == 0) {
477 while ((1 << bits) < c->x86_max_cores)
478 bits++;
479 }
480
481 c->x86_coreid_bits = bits;
482 #endif
483 }
484
485 static void bsp_init_amd(struct cpuinfo_x86 *c)
486 {
487
488 #ifdef CONFIG_X86_64
489 if (c->x86 >= 0xf) {
490 unsigned long long tseg;
491
492 /*
493 * Split up direct mapping around the TSEG SMM area.
494 * Don't do it for gbpages because there seems very little
495 * benefit in doing so.
496 */
497 if (!rdmsrl_safe(MSR_K8_TSEG_ADDR, &tseg)) {
498 unsigned long pfn = tseg >> PAGE_SHIFT;
499
500 pr_debug("tseg: %010llx\n", tseg);
501 if (pfn_range_is_mapped(pfn, pfn + 1))
502 set_memory_4k((unsigned long)__va(tseg), 1);
503 }
504 }
505 #endif
506
507 if (cpu_has(c, X86_FEATURE_CONSTANT_TSC)) {
508
509 if (c->x86 > 0x10 ||
510 (c->x86 == 0x10 && c->x86_model >= 0x2)) {
511 u64 val;
512
513 rdmsrl(MSR_K7_HWCR, val);
514 if (!(val & BIT(24)))
515 pr_warn(FW_BUG "TSC doesn't count with P0 frequency!\n");
516 }
517 }
518
519 if (c->x86 == 0x15) {
520 unsigned long upperbit;
521 u32 cpuid, assoc;
522
523 cpuid = cpuid_edx(0x80000005);
524 assoc = cpuid >> 16 & 0xff;
525 upperbit = ((cpuid >> 24) << 10) / assoc;
526
527 va_align.mask = (upperbit - 1) & PAGE_MASK;
528 va_align.flags = ALIGN_VA_32 | ALIGN_VA_64;
529
530 /* A random value per boot for bit slice [12:upper_bit) */
531 va_align.bits = get_random_int() & va_align.mask;
532 }
533
534 if (cpu_has(c, X86_FEATURE_MWAITX))
535 use_mwaitx_delay();
536
537 if (boot_cpu_has(X86_FEATURE_TOPOEXT)) {
538 u32 ecx;
539
540 ecx = cpuid_ecx(0x8000001e);
541 nodes_per_socket = ((ecx >> 8) & 7) + 1;
542 } else if (boot_cpu_has(X86_FEATURE_NODEID_MSR)) {
543 u64 value;
544
545 rdmsrl(MSR_FAM10H_NODE_ID, value);
546 nodes_per_socket = ((value >> 3) & 7) + 1;
547 }
548
549 if (c->x86 >= 0x15 && c->x86 <= 0x17) {
550 unsigned int bit;
551
552 switch (c->x86) {
553 case 0x15: bit = 54; break;
554 case 0x16: bit = 33; break;
555 case 0x17: bit = 10; break;
556 default: return;
557 }
558 /*
559 * Try to cache the base value so further operations can
560 * avoid RMW. If that faults, do not enable SSBD.
561 */
562 if (!rdmsrl_safe(MSR_AMD64_LS_CFG, &x86_amd_ls_cfg_base)) {
563 setup_force_cpu_cap(X86_FEATURE_SSBD);
564 setup_force_cpu_cap(X86_FEATURE_AMD_SSBD);
565 x86_amd_ls_cfg_ssbd_mask = 1ULL << bit;
566 }
567 }
568 }
569
570 static void early_init_amd(struct cpuinfo_x86 *c)
571 {
572 early_init_amd_mc(c);
573
574 /*
575 * c->x86_power is 8000_0007 edx. Bit 8 is TSC runs at constant rate
576 * with P/T states and does not stop in deep C-states
577 */
578 if (c->x86_power & (1 << 8)) {
579 set_cpu_cap(c, X86_FEATURE_CONSTANT_TSC);
580 set_cpu_cap(c, X86_FEATURE_NONSTOP_TSC);
581 }
582
583 /* Bit 12 of 8000_0007 edx is accumulated power mechanism. */
584 if (c->x86_power & BIT(12))
585 set_cpu_cap(c, X86_FEATURE_ACC_POWER);
586
587 #ifdef CONFIG_X86_64
588 set_cpu_cap(c, X86_FEATURE_SYSCALL32);
589 #else
590 /* Set MTRR capability flag if appropriate */
591 if (c->x86 == 5)
592 if (c->x86_model == 13 || c->x86_model == 9 ||
593 (c->x86_model == 8 && c->x86_mask >= 8))
594 set_cpu_cap(c, X86_FEATURE_K6_MTRR);
595 #endif
596 #if defined(CONFIG_X86_LOCAL_APIC) && defined(CONFIG_PCI)
597 /*
598 * ApicID can always be treated as an 8-bit value for AMD APIC versions
599 * >= 0x10, but even old K8s came out of reset with version 0x10. So, we
600 * can safely set X86_FEATURE_EXTD_APICID unconditionally for families
601 * after 16h.
602 */
603 if (boot_cpu_has(X86_FEATURE_APIC)) {
604 if (c->x86 > 0x16)
605 set_cpu_cap(c, X86_FEATURE_EXTD_APICID);
606 else if (c->x86 >= 0xf) {
607 /* check CPU config space for extended APIC ID */
608 unsigned int val;
609
610 val = read_pci_config(0, 24, 0, 0x68);
611 if ((val >> 17 & 0x3) == 0x3)
612 set_cpu_cap(c, X86_FEATURE_EXTD_APICID);
613 }
614 }
615 #endif
616
617 /*
618 * This is only needed to tell the kernel whether to use VMCALL
619 * and VMMCALL. VMMCALL is never executed except under virt, so
620 * we can set it unconditionally.
621 */
622 set_cpu_cap(c, X86_FEATURE_VMMCALL);
623
624 /* F16h erratum 793, CVE-2013-6885 */
625 if (c->x86 == 0x16 && c->x86_model <= 0xf)
626 msr_set_bit(MSR_AMD64_LS_CFG, 15);
627
628 /*
629 * Check whether the machine is affected by erratum 400. This is
630 * used to select the proper idle routine and to enable the check
631 * whether the machine is affected in arch_post_acpi_init(), which
632 * sets the X86_BUG_AMD_APIC_C1E bug depending on the MSR check.
633 */
634 if (cpu_has_amd_erratum(c, amd_erratum_400))
635 set_cpu_bug(c, X86_BUG_AMD_E400);
636 }
637
638 static void init_amd_k8(struct cpuinfo_x86 *c)
639 {
640 u32 level;
641 u64 value;
642
643 /* On C+ stepping K8 rep microcode works well for copy/memset */
644 level = cpuid_eax(1);
645 if ((level >= 0x0f48 && level < 0x0f50) || level >= 0x0f58)
646 set_cpu_cap(c, X86_FEATURE_REP_GOOD);
647
648 /*
649 * Some BIOSes incorrectly force this feature, but only K8 revision D
650 * (model = 0x14) and later actually support it.
651 * (AMD Erratum #110, docId: 25759).
652 */
653 if (c->x86_model < 0x14 && cpu_has(c, X86_FEATURE_LAHF_LM)) {
654 clear_cpu_cap(c, X86_FEATURE_LAHF_LM);
655 if (!rdmsrl_amd_safe(0xc001100d, &value)) {
656 value &= ~BIT_64(32);
657 wrmsrl_amd_safe(0xc001100d, value);
658 }
659 }
660
661 if (!c->x86_model_id[0])
662 strcpy(c->x86_model_id, "Hammer");
663
664 #ifdef CONFIG_SMP
665 /*
666 * Disable TLB flush filter by setting HWCR.FFDIS on K8
667 * bit 6 of msr C001_0015
668 *
669 * Errata 63 for SH-B3 steppings
670 * Errata 122 for all steppings (F+ have it disabled by default)
671 */
672 msr_set_bit(MSR_K7_HWCR, 6);
673 #endif
674 set_cpu_bug(c, X86_BUG_SWAPGS_FENCE);
675 }
676
677 static void init_amd_gh(struct cpuinfo_x86 *c)
678 {
679 #ifdef CONFIG_X86_64
680 /* do this for boot cpu */
681 if (c == &boot_cpu_data)
682 check_enable_amd_mmconf_dmi();
683
684 fam10h_check_enable_mmcfg();
685 #endif
686
687 /*
688 * Disable GART TLB Walk Errors on Fam10h. We do this here because this
689 * is always needed when GART is enabled, even in a kernel which has no
690 * MCE support built in. BIOS should disable GartTlbWlk Errors already.
691 * If it doesn't, we do it here as suggested by the BKDG.
692 *
693 * Fixes: https://bugzilla.kernel.org/show_bug.cgi?id=33012
694 */
695 msr_set_bit(MSR_AMD64_MCx_MASK(4), 10);
696
697 /*
698 * On family 10h BIOS may not have properly enabled WC+ support, causing
699 * it to be converted to CD memtype. This may result in performance
700 * degradation for certain nested-paging guests. Prevent this conversion
701 * by clearing bit 24 in MSR_AMD64_BU_CFG2.
702 *
703 * NOTE: we want to use the _safe accessors so as not to #GP kvm
704 * guests on older kvm hosts.
705 */
706 msr_clear_bit(MSR_AMD64_BU_CFG2, 24);
707
708 if (cpu_has_amd_erratum(c, amd_erratum_383))
709 set_cpu_bug(c, X86_BUG_AMD_TLB_MMATCH);
710 }
711
712 #define MSR_AMD64_DE_CFG 0xC0011029
713
714 static void init_amd_ln(struct cpuinfo_x86 *c)
715 {
716 /*
717 * Apply erratum 665 fix unconditionally so machines without a BIOS
718 * fix work.
719 */
720 msr_set_bit(MSR_AMD64_DE_CFG, 31);
721 }
722
723 static void init_amd_bd(struct cpuinfo_x86 *c)
724 {
725 u64 value;
726
727 /* re-enable TopologyExtensions if switched off by BIOS */
728 if ((c->x86_model >= 0x10) && (c->x86_model <= 0x6f) &&
729 !cpu_has(c, X86_FEATURE_TOPOEXT)) {
730
731 if (msr_set_bit(0xc0011005, 54) > 0) {
732 rdmsrl(0xc0011005, value);
733 if (value & BIT_64(54)) {
734 set_cpu_cap(c, X86_FEATURE_TOPOEXT);
735 pr_info_once(FW_INFO "CPU: Re-enabling disabled Topology Extensions Support.\n");
736 }
737 }
738 }
739
740 /*
741 * The way access filter has a performance penalty on some workloads.
742 * Disable it on the affected CPUs.
743 */
744 if ((c->x86_model >= 0x02) && (c->x86_model < 0x20)) {
745 if (!rdmsrl_safe(MSR_F15H_IC_CFG, &value) && !(value & 0x1E)) {
746 value |= 0x1E;
747 wrmsrl_safe(MSR_F15H_IC_CFG, value);
748 }
749 }
750 }
751
752 static void init_amd(struct cpuinfo_x86 *c)
753 {
754 u32 dummy;
755
756 early_init_amd(c);
757
758 /*
759 * Bit 31 in normal CPUID used for nonstandard 3DNow ID;
760 * 3DNow is IDd by bit 31 in extended CPUID (1*32+31) anyway
761 */
762 clear_cpu_cap(c, 0*32+31);
763
764 if (c->x86 >= 0x10)
765 set_cpu_cap(c, X86_FEATURE_REP_GOOD);
766
767 /* get apicid instead of initial apic id from cpuid */
768 c->apicid = hard_smp_processor_id();
769
770 /* K6s reports MCEs but don't actually have all the MSRs */
771 if (c->x86 < 6)
772 clear_cpu_cap(c, X86_FEATURE_MCE);
773
774 switch (c->x86) {
775 case 4: init_amd_k5(c); break;
776 case 5: init_amd_k6(c); break;
777 case 6: init_amd_k7(c); break;
778 case 0xf: init_amd_k8(c); break;
779 case 0x10: init_amd_gh(c); break;
780 case 0x12: init_amd_ln(c); break;
781 case 0x15: init_amd_bd(c); break;
782 }
783
784 /*
785 * Enable workaround for FXSAVE leak on CPUs
786 * without a XSaveErPtr feature
787 */
788 if ((c->x86 >= 6) && (!cpu_has(c, X86_FEATURE_XSAVEERPTR)))
789 set_cpu_bug(c, X86_BUG_FXSAVE_LEAK);
790
791 cpu_detect_cache_sizes(c);
792
793 /* Multi core CPU? */
794 if (c->extended_cpuid_level >= 0x80000008) {
795 amd_detect_cmp(c);
796 srat_detect_node(c);
797 }
798
799 #ifdef CONFIG_X86_32
800 detect_ht(c);
801 #endif
802
803 init_amd_cacheinfo(c);
804
805 if (c->x86 >= 0xf)
806 set_cpu_cap(c, X86_FEATURE_K8);
807
808 if (cpu_has(c, X86_FEATURE_XMM2)) {
809 unsigned long long val;
810 int ret;
811
812 /*
813 * A serializing LFENCE has less overhead than MFENCE, so
814 * use it for execution serialization. On families which
815 * don't have that MSR, LFENCE is already serializing.
816 * msr_set_bit() uses the safe accessors, too, even if the MSR
817 * is not present.
818 */
819 msr_set_bit(MSR_F10H_DECFG,
820 MSR_F10H_DECFG_LFENCE_SERIALIZE_BIT);
821
822 /*
823 * Verify that the MSR write was successful (could be running
824 * under a hypervisor) and only then assume that LFENCE is
825 * serializing.
826 */
827 ret = rdmsrl_safe(MSR_F10H_DECFG, &val);
828 if (!ret && (val & MSR_F10H_DECFG_LFENCE_SERIALIZE)) {
829 /* A serializing LFENCE stops RDTSC speculation */
830 set_cpu_cap(c, X86_FEATURE_LFENCE_RDTSC);
831 } else {
832 /* MFENCE stops RDTSC speculation */
833 set_cpu_cap(c, X86_FEATURE_MFENCE_RDTSC);
834 }
835 }
836
837 /*
838 * Family 0x12 and above processors have APIC timer
839 * running in deep C states.
840 */
841 if (c->x86 > 0x11)
842 set_cpu_cap(c, X86_FEATURE_ARAT);
843
844 rdmsr_safe(MSR_AMD64_PATCH_LEVEL, &c->microcode, &dummy);
845
846 /* 3DNow or LM implies PREFETCHW */
847 if (!cpu_has(c, X86_FEATURE_3DNOWPREFETCH))
848 if (cpu_has(c, X86_FEATURE_3DNOW) || cpu_has(c, X86_FEATURE_LM))
849 set_cpu_cap(c, X86_FEATURE_3DNOWPREFETCH);
850
851 /* AMD CPUs don't reset SS attributes on SYSRET, Xen does. */
852 if (!cpu_has(c, X86_FEATURE_XENPV))
853 set_cpu_bug(c, X86_BUG_SYSRET_SS_ATTRS);
854
855 /* AMD speculative control support */
856 if (cpu_has(c, X86_FEATURE_SPEC_CTRL)) {
857 pr_info_once("FEATURE SPEC_CTRL Present\n");
858 set_ibrs_supported();
859 set_ibpb_supported();
860 if (ibrs_inuse)
861 sysctl_ibrs_enabled = 1;
862 if (ibpb_inuse)
863 sysctl_ibpb_enabled = 1;
864 } else if (cpu_has(c, X86_FEATURE_IBPB)) {
865 pr_info_once("FEATURE SPEC_CTRL Not Present\n");
866 pr_info_once("FEATURE IBPB Present\n");
867 set_ibpb_supported();
868 if (ibpb_inuse)
869 sysctl_ibpb_enabled = 1;
870 } else {
871 pr_info_once("FEATURE SPEC_CTRL Not Present\n");
872 pr_info_once("FEATURE IBPB Not Present\n");
873 /*
874 * On AMD processors that do not support the speculative
875 * control features, IBPB type support can be achieved by
876 * disabling indirect branch predictor support.
877 */
878 if (!ibpb_disabled) {
879 u64 val;
880
881 switch (c->x86) {
882 case 0x10:
883 case 0x12:
884 case 0x16:
885 pr_info_once("Disabling indirect branch predictor support\n");
886 rdmsrl(MSR_F15H_IC_CFG, val);
887 val |= MSR_F15H_IC_CFG_DIS_IND;
888 wrmsrl(MSR_F15H_IC_CFG, val);
889 break;
890 }
891 }
892 }
893
894 if (boot_cpu_has(X86_FEATURE_AMD_SSBD)) {
895 set_cpu_cap(c, X86_FEATURE_SSBD);
896 set_cpu_cap(c, X86_FEATURE_AMD_SSBD);
897 }
898 }
899
900 #ifdef CONFIG_X86_32
901 static unsigned int amd_size_cache(struct cpuinfo_x86 *c, unsigned int size)
902 {
903 /* AMD errata T13 (order #21922) */
904 if ((c->x86 == 6)) {
905 /* Duron Rev A0 */
906 if (c->x86_model == 3 && c->x86_mask == 0)
907 size = 64;
908 /* Tbird rev A1/A2 */
909 if (c->x86_model == 4 &&
910 (c->x86_mask == 0 || c->x86_mask == 1))
911 size = 256;
912 }
913 return size;
914 }
915 #endif
916
917 static void cpu_detect_tlb_amd(struct cpuinfo_x86 *c)
918 {
919 u32 ebx, eax, ecx, edx;
920 u16 mask = 0xfff;
921
922 if (c->x86 < 0xf)
923 return;
924
925 if (c->extended_cpuid_level < 0x80000006)
926 return;
927
928 cpuid(0x80000006, &eax, &ebx, &ecx, &edx);
929
930 tlb_lld_4k[ENTRIES] = (ebx >> 16) & mask;
931 tlb_lli_4k[ENTRIES] = ebx & mask;
932
933 /*
934 * K8 doesn't have 2M/4M entries in the L2 TLB so read out the L1 TLB
935 * characteristics from the CPUID function 0x80000005 instead.
936 */
937 if (c->x86 == 0xf) {
938 cpuid(0x80000005, &eax, &ebx, &ecx, &edx);
939 mask = 0xff;
940 }
941
942 /* Handle DTLB 2M and 4M sizes, fall back to L1 if L2 is disabled */
943 if (!((eax >> 16) & mask))
944 tlb_lld_2m[ENTRIES] = (cpuid_eax(0x80000005) >> 16) & 0xff;
945 else
946 tlb_lld_2m[ENTRIES] = (eax >> 16) & mask;
947
948 /* a 4M entry uses two 2M entries */
949 tlb_lld_4m[ENTRIES] = tlb_lld_2m[ENTRIES] >> 1;
950
951 /* Handle ITLB 2M and 4M sizes, fall back to L1 if L2 is disabled */
952 if (!(eax & mask)) {
953 /* Erratum 658 */
954 if (c->x86 == 0x15 && c->x86_model <= 0x1f) {
955 tlb_lli_2m[ENTRIES] = 1024;
956 } else {
957 cpuid(0x80000005, &eax, &ebx, &ecx, &edx);
958 tlb_lli_2m[ENTRIES] = eax & 0xff;
959 }
960 } else
961 tlb_lli_2m[ENTRIES] = eax & mask;
962
963 tlb_lli_4m[ENTRIES] = tlb_lli_2m[ENTRIES] >> 1;
964 }
965
966 static const struct cpu_dev amd_cpu_dev = {
967 .c_vendor = "AMD",
968 .c_ident = { "AuthenticAMD" },
969 #ifdef CONFIG_X86_32
970 .legacy_models = {
971 { .family = 4, .model_names =
972 {
973 [3] = "486 DX/2",
974 [7] = "486 DX/2-WB",
975 [8] = "486 DX/4",
976 [9] = "486 DX/4-WB",
977 [14] = "Am5x86-WT",
978 [15] = "Am5x86-WB"
979 }
980 },
981 },
982 .legacy_cache_size = amd_size_cache,
983 #endif
984 .c_early_init = early_init_amd,
985 .c_detect_tlb = cpu_detect_tlb_amd,
986 .c_bsp_init = bsp_init_amd,
987 .c_init = init_amd,
988 .c_x86_vendor = X86_VENDOR_AMD,
989 };
990
991 cpu_dev_register(amd_cpu_dev);
992
993 /*
994 * AMD errata checking
995 *
996 * Errata are defined as arrays of ints using the AMD_LEGACY_ERRATUM() or
997 * AMD_OSVW_ERRATUM() macros. The latter is intended for newer errata that
998 * have an OSVW id assigned, which it takes as first argument. Both take a
999 * variable number of family-specific model-stepping ranges created by
1000 * AMD_MODEL_RANGE().
1001 *
1002 * Example:
1003 *
1004 * const int amd_erratum_319[] =
1005 * AMD_LEGACY_ERRATUM(AMD_MODEL_RANGE(0x10, 0x2, 0x1, 0x4, 0x2),
1006 * AMD_MODEL_RANGE(0x10, 0x8, 0x0, 0x8, 0x0),
1007 * AMD_MODEL_RANGE(0x10, 0x9, 0x0, 0x9, 0x0));
1008 */
1009
1010 #define AMD_LEGACY_ERRATUM(...) { -1, __VA_ARGS__, 0 }
1011 #define AMD_OSVW_ERRATUM(osvw_id, ...) { osvw_id, __VA_ARGS__, 0 }
1012 #define AMD_MODEL_RANGE(f, m_start, s_start, m_end, s_end) \
1013 ((f << 24) | (m_start << 16) | (s_start << 12) | (m_end << 4) | (s_end))
1014 #define AMD_MODEL_RANGE_FAMILY(range) (((range) >> 24) & 0xff)
1015 #define AMD_MODEL_RANGE_START(range) (((range) >> 12) & 0xfff)
1016 #define AMD_MODEL_RANGE_END(range) ((range) & 0xfff)
1017
1018 static const int amd_erratum_400[] =
1019 AMD_OSVW_ERRATUM(1, AMD_MODEL_RANGE(0xf, 0x41, 0x2, 0xff, 0xf),
1020 AMD_MODEL_RANGE(0x10, 0x2, 0x1, 0xff, 0xf));
1021
1022 static const int amd_erratum_383[] =
1023 AMD_OSVW_ERRATUM(3, AMD_MODEL_RANGE(0x10, 0, 0, 0xff, 0xf));
1024
1025
1026 static bool cpu_has_amd_erratum(struct cpuinfo_x86 *cpu, const int *erratum)
1027 {
1028 int osvw_id = *erratum++;
1029 u32 range;
1030 u32 ms;
1031
1032 if (osvw_id >= 0 && osvw_id < 65536 &&
1033 cpu_has(cpu, X86_FEATURE_OSVW)) {
1034 u64 osvw_len;
1035
1036 rdmsrl(MSR_AMD64_OSVW_ID_LENGTH, osvw_len);
1037 if (osvw_id < osvw_len) {
1038 u64 osvw_bits;
1039
1040 rdmsrl(MSR_AMD64_OSVW_STATUS + (osvw_id >> 6),
1041 osvw_bits);
1042 return osvw_bits & (1ULL << (osvw_id & 0x3f));
1043 }
1044 }
1045
1046 /* OSVW unavailable or ID unknown, match family-model-stepping range */
1047 ms = (cpu->x86_model << 4) | cpu->x86_mask;
1048 while ((range = *erratum++))
1049 if ((cpu->x86 == AMD_MODEL_RANGE_FAMILY(range)) &&
1050 (ms >= AMD_MODEL_RANGE_START(range)) &&
1051 (ms <= AMD_MODEL_RANGE_END(range)))
1052 return true;
1053
1054 return false;
1055 }
1056
1057 void set_dr_addr_mask(unsigned long mask, int dr)
1058 {
1059 if (!boot_cpu_has(X86_FEATURE_BPEXT))
1060 return;
1061
1062 switch (dr) {
1063 case 0:
1064 wrmsr(MSR_F16H_DR0_ADDR_MASK, mask, 0);
1065 break;
1066 case 1:
1067 case 2:
1068 case 3:
1069 wrmsr(MSR_F16H_DR1_ADDR_MASK - 1 + dr, mask, 0);
1070 break;
1071 default:
1072 break;
1073 }
1074 }