]> git.proxmox.com Git - mirror_ubuntu-bionic-kernel.git/blame - arch/x86/include/asm/pgtable.h
mm, dax, gpu: convert vm_insert_mixed to pfn_t
[mirror_ubuntu-bionic-kernel.git] / arch / x86 / include / asm / pgtable.h
CommitLineData
1965aae3
PA
1#ifndef _ASM_X86_PGTABLE_H
2#define _ASM_X86_PGTABLE_H
6c386655 3
c47c1b1f 4#include <asm/page.h>
1adcaafe 5#include <asm/e820.h>
c47c1b1f 6
8d19c99f 7#include <asm/pgtable_types.h>
b2bc2731 8
8a7b12f7 9/*
10 * Macro to mark a page protection value as UC-
11 */
d85f3334
JG
12#define pgprot_noncached(prot) \
13 ((boot_cpu_data.x86 > 3) \
14 ? (__pgprot(pgprot_val(prot) | \
15 cachemode2protval(_PAGE_CACHE_MODE_UC_MINUS))) \
8a7b12f7 16 : (prot))
17
4614139c 18#ifndef __ASSEMBLY__
55a6ca25
PA
19#include <asm/x86_init.h>
20
ef6bea6d 21void ptdump_walk_pgd_level(struct seq_file *m, pgd_t *pgd);
e1a58320
SS
22void ptdump_walk_pgd_level_checkwx(void);
23
24#ifdef CONFIG_DEBUG_WX
25#define debug_checkwx() ptdump_walk_pgd_level_checkwx()
26#else
27#define debug_checkwx() do { } while (0)
28#endif
ef6bea6d 29
8405b122
JF
30/*
31 * ZERO_PAGE is a global shared page that is always zero: used
32 * for zero-mapped memory areas etc..
33 */
277d5b40
AK
34extern unsigned long empty_zero_page[PAGE_SIZE / sizeof(unsigned long)]
35 __visible;
8405b122
JF
36#define ZERO_PAGE(vaddr) (virt_to_page(empty_zero_page))
37
e3ed910d
JF
38extern spinlock_t pgd_lock;
39extern struct list_head pgd_list;
8405b122 40
617d34d9
JF
41extern struct mm_struct *pgd_page_get_mm(struct page *page);
42
54321d94
JF
43#ifdef CONFIG_PARAVIRT
44#include <asm/paravirt.h>
45#else /* !CONFIG_PARAVIRT */
46#define set_pte(ptep, pte) native_set_pte(ptep, pte)
47#define set_pte_at(mm, addr, ptep, pte) native_set_pte_at(mm, addr, ptep, pte)
2609ae6d 48#define set_pmd_at(mm, addr, pmdp, pmd) native_set_pmd_at(mm, addr, pmdp, pmd)
54321d94 49
54321d94
JF
50#define set_pte_atomic(ptep, pte) \
51 native_set_pte_atomic(ptep, pte)
52
53#define set_pmd(pmdp, pmd) native_set_pmd(pmdp, pmd)
54
55#ifndef __PAGETABLE_PUD_FOLDED
56#define set_pgd(pgdp, pgd) native_set_pgd(pgdp, pgd)
57#define pgd_clear(pgd) native_pgd_clear(pgd)
58#endif
59
60#ifndef set_pud
61# define set_pud(pudp, pud) native_set_pud(pudp, pud)
62#endif
63
64#ifndef __PAGETABLE_PMD_FOLDED
65#define pud_clear(pud) native_pud_clear(pud)
66#endif
67
68#define pte_clear(mm, addr, ptep) native_pte_clear(mm, addr, ptep)
69#define pmd_clear(pmd) native_pmd_clear(pmd)
70
71#define pte_update(mm, addr, ptep) do { } while (0)
54321d94 72
54321d94
JF
73#define pgd_val(x) native_pgd_val(x)
74#define __pgd(x) native_make_pgd(x)
75
76#ifndef __PAGETABLE_PUD_FOLDED
77#define pud_val(x) native_pud_val(x)
78#define __pud(x) native_make_pud(x)
79#endif
80
81#ifndef __PAGETABLE_PMD_FOLDED
82#define pmd_val(x) native_pmd_val(x)
83#define __pmd(x) native_make_pmd(x)
84#endif
85
86#define pte_val(x) native_pte_val(x)
87#define __pte(x) native_make_pte(x)
88
224101ed
JF
89#define arch_end_context_switch(prev) do {} while(0)
90
54321d94
JF
91#endif /* CONFIG_PARAVIRT */
92
4614139c
JF
93/*
94 * The following only work if pte_present() is true.
95 * Undefined behaviour if not..
96 */
3cbaeafe
JP
97static inline int pte_dirty(pte_t pte)
98{
a15af1c9 99 return pte_flags(pte) & _PAGE_DIRTY;
3cbaeafe
JP
100}
101
102static inline int pte_young(pte_t pte)
103{
a15af1c9 104 return pte_flags(pte) & _PAGE_ACCESSED;
3cbaeafe
JP
105}
106
c164e038
KS
107static inline int pmd_dirty(pmd_t pmd)
108{
109 return pmd_flags(pmd) & _PAGE_DIRTY;
110}
3cbaeafe 111
f2d6bfe9
JW
112static inline int pmd_young(pmd_t pmd)
113{
114 return pmd_flags(pmd) & _PAGE_ACCESSED;
115}
116
3cbaeafe
JP
117static inline int pte_write(pte_t pte)
118{
a15af1c9 119 return pte_flags(pte) & _PAGE_RW;
3cbaeafe
JP
120}
121
3cbaeafe
JP
122static inline int pte_huge(pte_t pte)
123{
a15af1c9 124 return pte_flags(pte) & _PAGE_PSE;
4614139c
JF
125}
126
3cbaeafe
JP
127static inline int pte_global(pte_t pte)
128{
a15af1c9 129 return pte_flags(pte) & _PAGE_GLOBAL;
3cbaeafe
JP
130}
131
132static inline int pte_exec(pte_t pte)
133{
a15af1c9 134 return !(pte_flags(pte) & _PAGE_NX);
3cbaeafe
JP
135}
136
7e675137
NP
137static inline int pte_special(pte_t pte)
138{
c819f37e 139 return pte_flags(pte) & _PAGE_SPECIAL;
7e675137
NP
140}
141
91030ca1
HD
142static inline unsigned long pte_pfn(pte_t pte)
143{
144 return (pte_val(pte) & PTE_PFN_MASK) >> PAGE_SHIFT;
145}
146
087975b0
AM
147static inline unsigned long pmd_pfn(pmd_t pmd)
148{
f70abb0f 149 return (pmd_val(pmd) & pmd_pfn_mask(pmd)) >> PAGE_SHIFT;
087975b0
AM
150}
151
0ee364eb
MG
152static inline unsigned long pud_pfn(pud_t pud)
153{
f70abb0f 154 return (pud_val(pud) & pud_pfn_mask(pud)) >> PAGE_SHIFT;
0ee364eb
MG
155}
156
91030ca1
HD
157#define pte_page(pte) pfn_to_page(pte_pfn(pte))
158
3cbaeafe
JP
159static inline int pmd_large(pmd_t pte)
160{
027ef6c8 161 return pmd_flags(pte) & _PAGE_PSE;
3cbaeafe
JP
162}
163
f2d6bfe9 164#ifdef CONFIG_TRANSPARENT_HUGEPAGE
f2d6bfe9
JW
165static inline int pmd_trans_huge(pmd_t pmd)
166{
167 return pmd_val(pmd) & _PAGE_PSE;
168}
4b7167b9
AA
169
170static inline int has_transparent_hugepage(void)
171{
172 return cpu_has_pse;
173}
f2d6bfe9
JW
174#endif /* CONFIG_TRANSPARENT_HUGEPAGE */
175
6522869c
JF
176static inline pte_t pte_set_flags(pte_t pte, pteval_t set)
177{
178 pteval_t v = native_pte_val(pte);
179
180 return native_make_pte(v | set);
181}
182
183static inline pte_t pte_clear_flags(pte_t pte, pteval_t clear)
184{
185 pteval_t v = native_pte_val(pte);
186
187 return native_make_pte(v & ~clear);
188}
189
3cbaeafe
JP
190static inline pte_t pte_mkclean(pte_t pte)
191{
6522869c 192 return pte_clear_flags(pte, _PAGE_DIRTY);
3cbaeafe
JP
193}
194
195static inline pte_t pte_mkold(pte_t pte)
196{
6522869c 197 return pte_clear_flags(pte, _PAGE_ACCESSED);
3cbaeafe
JP
198}
199
200static inline pte_t pte_wrprotect(pte_t pte)
201{
6522869c 202 return pte_clear_flags(pte, _PAGE_RW);
3cbaeafe
JP
203}
204
205static inline pte_t pte_mkexec(pte_t pte)
206{
6522869c 207 return pte_clear_flags(pte, _PAGE_NX);
3cbaeafe
JP
208}
209
210static inline pte_t pte_mkdirty(pte_t pte)
211{
0f8975ec 212 return pte_set_flags(pte, _PAGE_DIRTY | _PAGE_SOFT_DIRTY);
3cbaeafe
JP
213}
214
215static inline pte_t pte_mkyoung(pte_t pte)
216{
6522869c 217 return pte_set_flags(pte, _PAGE_ACCESSED);
3cbaeafe
JP
218}
219
220static inline pte_t pte_mkwrite(pte_t pte)
221{
6522869c 222 return pte_set_flags(pte, _PAGE_RW);
3cbaeafe
JP
223}
224
225static inline pte_t pte_mkhuge(pte_t pte)
226{
6522869c 227 return pte_set_flags(pte, _PAGE_PSE);
3cbaeafe
JP
228}
229
230static inline pte_t pte_clrhuge(pte_t pte)
231{
6522869c 232 return pte_clear_flags(pte, _PAGE_PSE);
3cbaeafe
JP
233}
234
235static inline pte_t pte_mkglobal(pte_t pte)
236{
6522869c 237 return pte_set_flags(pte, _PAGE_GLOBAL);
3cbaeafe
JP
238}
239
240static inline pte_t pte_clrglobal(pte_t pte)
241{
6522869c 242 return pte_clear_flags(pte, _PAGE_GLOBAL);
3cbaeafe 243}
4614139c 244
7e675137
NP
245static inline pte_t pte_mkspecial(pte_t pte)
246{
6522869c 247 return pte_set_flags(pte, _PAGE_SPECIAL);
7e675137
NP
248}
249
01c8f1c4
DW
250static inline pte_t pte_mkdevmap(pte_t pte)
251{
252 return pte_set_flags(pte, _PAGE_SPECIAL|_PAGE_DEVMAP);
253}
254
f2d6bfe9
JW
255static inline pmd_t pmd_set_flags(pmd_t pmd, pmdval_t set)
256{
257 pmdval_t v = native_pmd_val(pmd);
258
259 return __pmd(v | set);
260}
261
262static inline pmd_t pmd_clear_flags(pmd_t pmd, pmdval_t clear)
263{
264 pmdval_t v = native_pmd_val(pmd);
265
266 return __pmd(v & ~clear);
267}
268
269static inline pmd_t pmd_mkold(pmd_t pmd)
270{
271 return pmd_clear_flags(pmd, _PAGE_ACCESSED);
272}
273
590a471c
MK
274static inline pmd_t pmd_mkclean(pmd_t pmd)
275{
276 return pmd_clear_flags(pmd, _PAGE_DIRTY);
277}
278
f2d6bfe9
JW
279static inline pmd_t pmd_wrprotect(pmd_t pmd)
280{
281 return pmd_clear_flags(pmd, _PAGE_RW);
282}
283
284static inline pmd_t pmd_mkdirty(pmd_t pmd)
285{
0f8975ec 286 return pmd_set_flags(pmd, _PAGE_DIRTY | _PAGE_SOFT_DIRTY);
f2d6bfe9
JW
287}
288
289static inline pmd_t pmd_mkhuge(pmd_t pmd)
290{
291 return pmd_set_flags(pmd, _PAGE_PSE);
292}
293
294static inline pmd_t pmd_mkyoung(pmd_t pmd)
295{
296 return pmd_set_flags(pmd, _PAGE_ACCESSED);
297}
298
299static inline pmd_t pmd_mkwrite(pmd_t pmd)
300{
301 return pmd_set_flags(pmd, _PAGE_RW);
302}
303
304static inline pmd_t pmd_mknotpresent(pmd_t pmd)
305{
21d9ee3e 306 return pmd_clear_flags(pmd, _PAGE_PRESENT | _PAGE_PROTNONE);
f2d6bfe9
JW
307}
308
2bf01f9f 309#ifdef CONFIG_HAVE_ARCH_SOFT_DIRTY
0f8975ec
PE
310static inline int pte_soft_dirty(pte_t pte)
311{
312 return pte_flags(pte) & _PAGE_SOFT_DIRTY;
313}
314
315static inline int pmd_soft_dirty(pmd_t pmd)
316{
317 return pmd_flags(pmd) & _PAGE_SOFT_DIRTY;
318}
319
320static inline pte_t pte_mksoft_dirty(pte_t pte)
321{
322 return pte_set_flags(pte, _PAGE_SOFT_DIRTY);
323}
324
325static inline pmd_t pmd_mksoft_dirty(pmd_t pmd)
326{
327 return pmd_set_flags(pmd, _PAGE_SOFT_DIRTY);
328}
329
a7b76174
MS
330static inline pte_t pte_clear_soft_dirty(pte_t pte)
331{
332 return pte_clear_flags(pte, _PAGE_SOFT_DIRTY);
333}
334
335static inline pmd_t pmd_clear_soft_dirty(pmd_t pmd)
336{
337 return pmd_clear_flags(pmd, _PAGE_SOFT_DIRTY);
338}
339
2bf01f9f
CG
340#endif /* CONFIG_HAVE_ARCH_SOFT_DIRTY */
341
b534816b
JF
342/*
343 * Mask out unsupported bits in a present pgprot. Non-present pgprots
344 * can use those bits for other purposes, so leave them be.
345 */
346static inline pgprotval_t massage_pgprot(pgprot_t pgprot)
347{
348 pgprotval_t protval = pgprot_val(pgprot);
349
350 if (protval & _PAGE_PRESENT)
351 protval &= __supported_pte_mask;
352
353 return protval;
354}
355
6fdc05d4
JF
356static inline pte_t pfn_pte(unsigned long page_nr, pgprot_t pgprot)
357{
b534816b
JF
358 return __pte(((phys_addr_t)page_nr << PAGE_SHIFT) |
359 massage_pgprot(pgprot));
6fdc05d4
JF
360}
361
362static inline pmd_t pfn_pmd(unsigned long page_nr, pgprot_t pgprot)
363{
b534816b
JF
364 return __pmd(((phys_addr_t)page_nr << PAGE_SHIFT) |
365 massage_pgprot(pgprot));
6fdc05d4
JF
366}
367
38472311
IM
368static inline pte_t pte_modify(pte_t pte, pgprot_t newprot)
369{
370 pteval_t val = pte_val(pte);
371
372 /*
373 * Chop off the NX bit (if present), and add the NX portion of
374 * the newprot (if present):
375 */
1c12c4cf 376 val &= _PAGE_CHG_MASK;
b534816b 377 val |= massage_pgprot(newprot) & ~_PAGE_CHG_MASK;
38472311
IM
378
379 return __pte(val);
380}
381
c489f125
JW
382static inline pmd_t pmd_modify(pmd_t pmd, pgprot_t newprot)
383{
384 pmdval_t val = pmd_val(pmd);
385
386 val &= _HPAGE_CHG_MASK;
387 val |= massage_pgprot(newprot) & ~_HPAGE_CHG_MASK;
388
389 return __pmd(val);
390}
391
1c12c4cf
VP
392/* mprotect needs to preserve PAT bits when updating vm_page_prot */
393#define pgprot_modify pgprot_modify
394static inline pgprot_t pgprot_modify(pgprot_t oldprot, pgprot_t newprot)
395{
396 pgprotval_t preservebits = pgprot_val(oldprot) & _PAGE_CHG_MASK;
397 pgprotval_t addbits = pgprot_val(newprot);
398 return __pgprot(preservebits | addbits);
399}
400
bbac8c6d
TK
401#define pte_pgprot(x) __pgprot(pte_flags(x))
402#define pmd_pgprot(x) __pgprot(pmd_flags(x))
403#define pud_pgprot(x) __pgprot(pud_flags(x))
c6ca18eb 404
b534816b 405#define canon_pgprot(p) __pgprot(massage_pgprot(p))
1e8e23bc 406
1adcaafe 407static inline int is_new_memtype_allowed(u64 paddr, unsigned long size,
d85f3334
JG
408 enum page_cache_mode pcm,
409 enum page_cache_mode new_pcm)
afc7d20c 410{
1adcaafe 411 /*
55a6ca25 412 * PAT type is always WB for untracked ranges, so no need to check.
1adcaafe 413 */
8a271389 414 if (x86_platform.is_untracked_pat_range(paddr, paddr + size))
1adcaafe
SS
415 return 1;
416
afc7d20c 417 /*
418 * Certain new memtypes are not allowed with certain
419 * requested memtype:
420 * - request is uncached, return cannot be write-back
421 * - request is write-combine, return cannot be write-back
ecb2feba
TK
422 * - request is write-through, return cannot be write-back
423 * - request is write-through, return cannot be write-combine
afc7d20c 424 */
d85f3334
JG
425 if ((pcm == _PAGE_CACHE_MODE_UC_MINUS &&
426 new_pcm == _PAGE_CACHE_MODE_WB) ||
427 (pcm == _PAGE_CACHE_MODE_WC &&
ecb2feba
TK
428 new_pcm == _PAGE_CACHE_MODE_WB) ||
429 (pcm == _PAGE_CACHE_MODE_WT &&
430 new_pcm == _PAGE_CACHE_MODE_WB) ||
431 (pcm == _PAGE_CACHE_MODE_WT &&
432 new_pcm == _PAGE_CACHE_MODE_WC)) {
afc7d20c 433 return 0;
434 }
435
436 return 1;
437}
438
458a3e64
TH
439pmd_t *populate_extra_pmd(unsigned long vaddr);
440pte_t *populate_extra_pte(unsigned long vaddr);
4614139c
JF
441#endif /* __ASSEMBLY__ */
442
96a388de 443#ifdef CONFIG_X86_32
a1ce3928 444# include <asm/pgtable_32.h>
96a388de 445#else
a1ce3928 446# include <asm/pgtable_64.h>
96a388de 447#endif
6c386655 448
aca159db 449#ifndef __ASSEMBLY__
f476961c 450#include <linux/mm_types.h>
fa0f281c 451#include <linux/mmdebug.h>
4cbeb51b 452#include <linux/log2.h>
aca159db 453
a034a010
JF
454static inline int pte_none(pte_t pte)
455{
456 return !pte.pte;
457}
458
8de01da3
JF
459#define __HAVE_ARCH_PTE_SAME
460static inline int pte_same(pte_t a, pte_t b)
461{
462 return a.pte == b.pte;
463}
464
7c683851 465static inline int pte_present(pte_t a)
c46a7c81
MG
466{
467 return pte_flags(a) & (_PAGE_PRESENT | _PAGE_PROTNONE);
468}
469
2c3cf556 470#define pte_accessible pte_accessible
20841405 471static inline bool pte_accessible(struct mm_struct *mm, pte_t a)
2c3cf556 472{
20841405
RR
473 if (pte_flags(a) & _PAGE_PRESENT)
474 return true;
475
21d9ee3e 476 if ((pte_flags(a) & _PAGE_PROTNONE) &&
20841405
RR
477 mm_tlb_flush_pending(mm))
478 return true;
479
480 return false;
2c3cf556
RR
481}
482
eb63657e 483static inline int pte_hidden(pte_t pte)
dfec072e 484{
eb63657e 485 return pte_flags(pte) & _PAGE_HIDDEN;
dfec072e
VN
486}
487
649e8ef6
JF
488static inline int pmd_present(pmd_t pmd)
489{
027ef6c8
AA
490 /*
491 * Checking for _PAGE_PSE is needed too because
492 * split_huge_page will temporarily clear the present bit (but
493 * the _PAGE_PSE flag will remain set at all times while the
494 * _PAGE_PRESENT bit is clear).
495 */
21d9ee3e 496 return pmd_flags(pmd) & (_PAGE_PRESENT | _PAGE_PROTNONE | _PAGE_PSE);
649e8ef6
JF
497}
498
e7bb4b6d
MG
499#ifdef CONFIG_NUMA_BALANCING
500/*
501 * These work without NUMA balancing but the kernel does not care. See the
502 * comment in include/asm-generic/pgtable.h
503 */
504static inline int pte_protnone(pte_t pte)
505{
e3a1f6ca
DV
506 return (pte_flags(pte) & (_PAGE_PROTNONE | _PAGE_PRESENT))
507 == _PAGE_PROTNONE;
e7bb4b6d
MG
508}
509
510static inline int pmd_protnone(pmd_t pmd)
511{
e3a1f6ca
DV
512 return (pmd_flags(pmd) & (_PAGE_PROTNONE | _PAGE_PRESENT))
513 == _PAGE_PROTNONE;
e7bb4b6d
MG
514}
515#endif /* CONFIG_NUMA_BALANCING */
516
4fea801a
JF
517static inline int pmd_none(pmd_t pmd)
518{
519 /* Only check low word on 32-bit platforms, since it might be
520 out of sync with upper half. */
26c8e317 521 return (unsigned long)native_pmd_val(pmd) == 0;
4fea801a
JF
522}
523
3ffb3564
JF
524static inline unsigned long pmd_page_vaddr(pmd_t pmd)
525{
f70abb0f 526 return (unsigned long)__va(pmd_val(pmd) & pmd_pfn_mask(pmd));
3ffb3564
JF
527}
528
e5f7f202
IM
529/*
530 * Currently stuck as a macro due to indirect forward reference to
531 * linux/mmzone.h's __section_mem_map_addr() definition:
532 */
f70abb0f
TK
533#define pmd_page(pmd) \
534 pfn_to_page((pmd_val(pmd) & pmd_pfn_mask(pmd)) >> PAGE_SHIFT)
20063ca4 535
e24d7eee
JF
536/*
537 * the pmd page can be thought of an array like this: pmd_t[PTRS_PER_PMD]
538 *
539 * this macro returns the index of the entry in the pmd page which would
540 * control the given virtual address
541 */
ce0c0f9e 542static inline unsigned long pmd_index(unsigned long address)
e24d7eee
JF
543{
544 return (address >> PMD_SHIFT) & (PTRS_PER_PMD - 1);
545}
546
97e2817d
JF
547/*
548 * Conversion functions: convert a page and protection to a page entry,
549 * and a page entry and page directory to the page they refer to.
550 *
551 * (Currently stuck as a macro because of indirect forward reference
552 * to linux/mm.h:page_to_nid())
553 */
554#define mk_pte(page, pgprot) pfn_pte(page_to_pfn(page), (pgprot))
555
346309cf
JF
556/*
557 * the pte page can be thought of an array like this: pte_t[PTRS_PER_PTE]
558 *
559 * this function returns the index of the entry in the pte page which would
560 * control the given virtual address
561 */
ce0c0f9e 562static inline unsigned long pte_index(unsigned long address)
346309cf
JF
563{
564 return (address >> PAGE_SHIFT) & (PTRS_PER_PTE - 1);
565}
566
3fbc2444
JF
567static inline pte_t *pte_offset_kernel(pmd_t *pmd, unsigned long address)
568{
569 return (pte_t *)pmd_page_vaddr(*pmd) + pte_index(address);
570}
571
99510238
JF
572static inline int pmd_bad(pmd_t pmd)
573{
18a7a199 574 return (pmd_flags(pmd) & ~_PAGE_USER) != _KERNPG_TABLE;
99510238
JF
575}
576
cc290ca3
JF
577static inline unsigned long pages_to_mb(unsigned long npg)
578{
579 return npg >> (20 - PAGE_SHIFT);
580}
581
98233368 582#if CONFIG_PGTABLE_LEVELS > 2
deb79cfb
JF
583static inline int pud_none(pud_t pud)
584{
26c8e317 585 return native_pud_val(pud) == 0;
deb79cfb
JF
586}
587
5ba7c913
JF
588static inline int pud_present(pud_t pud)
589{
18a7a199 590 return pud_flags(pud) & _PAGE_PRESENT;
5ba7c913 591}
6fff47e3
JF
592
593static inline unsigned long pud_page_vaddr(pud_t pud)
594{
f70abb0f 595 return (unsigned long)__va(pud_val(pud) & pud_pfn_mask(pud));
6fff47e3 596}
f476961c 597
e5f7f202
IM
598/*
599 * Currently stuck as a macro due to indirect forward reference to
600 * linux/mmzone.h's __section_mem_map_addr() definition:
601 */
f70abb0f
TK
602#define pud_page(pud) \
603 pfn_to_page((pud_val(pud) & pud_pfn_mask(pud)) >> PAGE_SHIFT)
01ade20d
JF
604
605/* Find an entry in the second-level page table.. */
606static inline pmd_t *pmd_offset(pud_t *pud, unsigned long address)
607{
608 return (pmd_t *)pud_page_vaddr(*pud) + pmd_index(address);
609}
3180fba0 610
3f6cbef1
JF
611static inline int pud_large(pud_t pud)
612{
e2f5bda9 613 return (pud_val(pud) & (_PAGE_PSE | _PAGE_PRESENT)) ==
3f6cbef1
JF
614 (_PAGE_PSE | _PAGE_PRESENT);
615}
a61bb29a
JF
616
617static inline int pud_bad(pud_t pud)
618{
18a7a199 619 return (pud_flags(pud) & ~(_KERNPG_TABLE | _PAGE_USER)) != 0;
a61bb29a 620}
e2f5bda9
JF
621#else
622static inline int pud_large(pud_t pud)
623{
624 return 0;
625}
98233368 626#endif /* CONFIG_PGTABLE_LEVELS > 2 */
5ba7c913 627
98233368 628#if CONFIG_PGTABLE_LEVELS > 3
9f38d7e8
JF
629static inline int pgd_present(pgd_t pgd)
630{
18a7a199 631 return pgd_flags(pgd) & _PAGE_PRESENT;
9f38d7e8 632}
c5f040b1
JF
633
634static inline unsigned long pgd_page_vaddr(pgd_t pgd)
635{
636 return (unsigned long)__va((unsigned long)pgd_val(pgd) & PTE_PFN_MASK);
637}
777cba16 638
e5f7f202
IM
639/*
640 * Currently stuck as a macro due to indirect forward reference to
641 * linux/mmzone.h's __section_mem_map_addr() definition:
642 */
643#define pgd_page(pgd) pfn_to_page(pgd_val(pgd) >> PAGE_SHIFT)
7cfb8102
JF
644
645/* to find an entry in a page-table-directory. */
ce0c0f9e 646static inline unsigned long pud_index(unsigned long address)
7cfb8102
JF
647{
648 return (address >> PUD_SHIFT) & (PTRS_PER_PUD - 1);
649}
3d081b18
JF
650
651static inline pud_t *pud_offset(pgd_t *pgd, unsigned long address)
652{
653 return (pud_t *)pgd_page_vaddr(*pgd) + pud_index(address);
654}
30f10316
JF
655
656static inline int pgd_bad(pgd_t pgd)
657{
18a7a199 658 return (pgd_flags(pgd) & ~_PAGE_USER) != _KERNPG_TABLE;
30f10316 659}
7325cc2e
JF
660
661static inline int pgd_none(pgd_t pgd)
662{
26c8e317 663 return !native_pgd_val(pgd);
7325cc2e 664}
98233368 665#endif /* CONFIG_PGTABLE_LEVELS > 3 */
9f38d7e8 666
4614139c
JF
667#endif /* __ASSEMBLY__ */
668
fb15a9b3
JF
669/*
670 * the pgd page can be thought of an array like this: pgd_t[PTRS_PER_PGD]
671 *
672 * this macro returns the index of the entry in the pgd page which would
673 * control the given virtual address
674 */
675#define pgd_index(address) (((address) >> PGDIR_SHIFT) & (PTRS_PER_PGD - 1))
676
677/*
678 * pgd_offset() returns a (pgd_t *)
679 * pgd_index() is used get the offset into the pgd page's array of pgd_t's;
680 */
681#define pgd_offset(mm, address) ((mm)->pgd + pgd_index((address)))
682/*
683 * a shortcut which implies the use of the kernel's pgd, instead
684 * of a process's
685 */
686#define pgd_offset_k(address) pgd_offset(&init_mm, (address))
687
688
68db065c
JF
689#define KERNEL_PGD_BOUNDARY pgd_index(PAGE_OFFSET)
690#define KERNEL_PGD_PTRS (PTRS_PER_PGD - KERNEL_PGD_BOUNDARY)
691
195466dc
JF
692#ifndef __ASSEMBLY__
693
2c1b284e 694extern int direct_gbpages;
22ddfcaa 695void init_mem_mapping(void);
8d57470d 696void early_alloc_pgt_buf(void);
2c1b284e 697
4891645e
JF
698/* local pte updates need not use xchg for locking */
699static inline pte_t native_local_ptep_get_and_clear(pte_t *ptep)
700{
701 pte_t res = *ptep;
702
703 /* Pure native function needs no input for mm, addr */
704 native_pte_clear(NULL, 0, ptep);
705 return res;
706}
707
f2d6bfe9
JW
708static inline pmd_t native_local_pmdp_get_and_clear(pmd_t *pmdp)
709{
710 pmd_t res = *pmdp;
711
712 native_pmd_clear(pmdp);
713 return res;
714}
715
4891645e
JF
716static inline void native_set_pte_at(struct mm_struct *mm, unsigned long addr,
717 pte_t *ptep , pte_t pte)
718{
719 native_set_pte(ptep, pte);
720}
721
0a47de52
AA
722static inline void native_set_pmd_at(struct mm_struct *mm, unsigned long addr,
723 pmd_t *pmdp , pmd_t pmd)
724{
725 native_set_pmd(pmdp, pmd);
726}
727
195466dc
JF
728#ifndef CONFIG_PARAVIRT
729/*
730 * Rules for using pte_update - it must be called after any PTE update which
731 * has not been done using the set_pte / clear_pte interfaces. It is used by
732 * shadow mode hypervisors to resynchronize the shadow page tables. Kernel PTE
733 * updates should either be sets, clears, or set_pte_atomic for P->P
734 * transitions, which means this hook should only be called for user PTEs.
735 * This hook implies a P->P protection or access change has taken place, which
d6ccc3ec 736 * requires a subsequent TLB flush.
195466dc
JF
737 */
738#define pte_update(mm, addr, ptep) do { } while (0)
195466dc
JF
739#endif
740
195466dc
JF
741/*
742 * We only update the dirty/accessed state if we set
743 * the dirty bit by hand in the kernel, since the hardware
744 * will do the accessed bit for us, and we don't want to
745 * race with other CPU's that might be updating the dirty
746 * bit at the same time.
747 */
bea41808
JF
748struct vm_area_struct;
749
195466dc 750#define __HAVE_ARCH_PTEP_SET_ACCESS_FLAGS
ee5aa8d3
JF
751extern int ptep_set_access_flags(struct vm_area_struct *vma,
752 unsigned long address, pte_t *ptep,
753 pte_t entry, int dirty);
195466dc
JF
754
755#define __HAVE_ARCH_PTEP_TEST_AND_CLEAR_YOUNG
f9fbf1a3
JF
756extern int ptep_test_and_clear_young(struct vm_area_struct *vma,
757 unsigned long addr, pte_t *ptep);
195466dc
JF
758
759#define __HAVE_ARCH_PTEP_CLEAR_YOUNG_FLUSH
c20311e1
JF
760extern int ptep_clear_flush_young(struct vm_area_struct *vma,
761 unsigned long address, pte_t *ptep);
195466dc
JF
762
763#define __HAVE_ARCH_PTEP_GET_AND_CLEAR
3cbaeafe
JP
764static inline pte_t ptep_get_and_clear(struct mm_struct *mm, unsigned long addr,
765 pte_t *ptep)
195466dc
JF
766{
767 pte_t pte = native_ptep_get_and_clear(ptep);
768 pte_update(mm, addr, ptep);
769 return pte;
770}
771
772#define __HAVE_ARCH_PTEP_GET_AND_CLEAR_FULL
3cbaeafe
JP
773static inline pte_t ptep_get_and_clear_full(struct mm_struct *mm,
774 unsigned long addr, pte_t *ptep,
775 int full)
195466dc
JF
776{
777 pte_t pte;
778 if (full) {
779 /*
780 * Full address destruction in progress; paravirt does not
781 * care about updates and native needs no locking
782 */
783 pte = native_local_ptep_get_and_clear(ptep);
784 } else {
785 pte = ptep_get_and_clear(mm, addr, ptep);
786 }
787 return pte;
788}
789
790#define __HAVE_ARCH_PTEP_SET_WRPROTECT
3cbaeafe
JP
791static inline void ptep_set_wrprotect(struct mm_struct *mm,
792 unsigned long addr, pte_t *ptep)
195466dc 793{
d8d89827 794 clear_bit(_PAGE_BIT_RW, (unsigned long *)&ptep->pte);
195466dc
JF
795 pte_update(mm, addr, ptep);
796}
797
2ac13462 798#define flush_tlb_fix_spurious_fault(vma, address) do { } while (0)
61c77326 799
f2d6bfe9
JW
800#define mk_pmd(page, pgprot) pfn_pmd(page_to_pfn(page), (pgprot))
801
802#define __HAVE_ARCH_PMDP_SET_ACCESS_FLAGS
803extern int pmdp_set_access_flags(struct vm_area_struct *vma,
804 unsigned long address, pmd_t *pmdp,
805 pmd_t entry, int dirty);
806
807#define __HAVE_ARCH_PMDP_TEST_AND_CLEAR_YOUNG
808extern int pmdp_test_and_clear_young(struct vm_area_struct *vma,
809 unsigned long addr, pmd_t *pmdp);
810
811#define __HAVE_ARCH_PMDP_CLEAR_YOUNG_FLUSH
812extern int pmdp_clear_flush_young(struct vm_area_struct *vma,
813 unsigned long address, pmd_t *pmdp);
814
815
f2d6bfe9
JW
816#define __HAVE_ARCH_PMD_WRITE
817static inline int pmd_write(pmd_t pmd)
818{
819 return pmd_flags(pmd) & _PAGE_RW;
820}
821
8809aa2d
AK
822#define __HAVE_ARCH_PMDP_HUGE_GET_AND_CLEAR
823static inline pmd_t pmdp_huge_get_and_clear(struct mm_struct *mm, unsigned long addr,
f2d6bfe9
JW
824 pmd_t *pmdp)
825{
d6ccc3ec 826 return native_pmdp_get_and_clear(pmdp);
f2d6bfe9
JW
827}
828
829#define __HAVE_ARCH_PMDP_SET_WRPROTECT
830static inline void pmdp_set_wrprotect(struct mm_struct *mm,
831 unsigned long addr, pmd_t *pmdp)
832{
833 clear_bit(_PAGE_BIT_RW, (unsigned long *)pmdp);
f2d6bfe9
JW
834}
835
85958b46
JF
836/*
837 * clone_pgd_range(pgd_t *dst, pgd_t *src, int count);
838 *
839 * dst - pointer to pgd range anwhere on a pgd page
840 * src - ""
841 * count - the number of pgds to copy.
842 *
843 * dst and src can be on the same page, but the range must not overlap,
844 * and must not cross a page boundary.
845 */
846static inline void clone_pgd_range(pgd_t *dst, pgd_t *src, int count)
847{
848 memcpy(dst, src, count * sizeof(pgd_t));
849}
850
4cbeb51b
DH
851#define PTE_SHIFT ilog2(PTRS_PER_PTE)
852static inline int page_level_shift(enum pg_level level)
853{
854 return (PAGE_SHIFT - PTE_SHIFT) + level * PTE_SHIFT;
855}
856static inline unsigned long page_level_size(enum pg_level level)
857{
858 return 1UL << page_level_shift(level);
859}
860static inline unsigned long page_level_mask(enum pg_level level)
861{
862 return ~(page_level_size(level) - 1);
863}
85958b46 864
602e0186
KS
865/*
866 * The x86 doesn't have any external MMU info: the kernel page
867 * tables contain all the necessary information.
868 */
869static inline void update_mmu_cache(struct vm_area_struct *vma,
870 unsigned long addr, pte_t *ptep)
871{
872}
873static inline void update_mmu_cache_pmd(struct vm_area_struct *vma,
874 unsigned long addr, pmd_t *pmd)
875{
876}
85958b46 877
2bf01f9f 878#ifdef CONFIG_HAVE_ARCH_SOFT_DIRTY
fa0f281c
CG
879static inline pte_t pte_swp_mksoft_dirty(pte_t pte)
880{
fa0f281c
CG
881 return pte_set_flags(pte, _PAGE_SWP_SOFT_DIRTY);
882}
883
884static inline int pte_swp_soft_dirty(pte_t pte)
885{
fa0f281c
CG
886 return pte_flags(pte) & _PAGE_SWP_SOFT_DIRTY;
887}
888
889static inline pte_t pte_swp_clear_soft_dirty(pte_t pte)
890{
fa0f281c
CG
891 return pte_clear_flags(pte, _PAGE_SWP_SOFT_DIRTY);
892}
2bf01f9f 893#endif
fa0f281c 894
195466dc
JF
895#include <asm-generic/pgtable.h>
896#endif /* __ASSEMBLY__ */
897
1965aae3 898#endif /* _ASM_X86_PGTABLE_H */