]> git.proxmox.com Git - mirror_ubuntu-bionic-kernel.git/blame - arch/x86/kernel/cpu/common.c
x86/cpu: Sanitize FAM6_ATOM naming
[mirror_ubuntu-bionic-kernel.git] / arch / x86 / kernel / cpu / common.c
CommitLineData
f0fc4aff 1#include <linux/bootmem.h>
9766cdbc 2#include <linux/linkage.h>
f0fc4aff 3#include <linux/bitops.h>
9766cdbc 4#include <linux/kernel.h>
186f4360 5#include <linux/export.h>
9766cdbc
JSR
6#include <linux/percpu.h>
7#include <linux/string.h>
ee098e1a 8#include <linux/ctype.h>
1da177e4 9#include <linux/delay.h>
68e21be2 10#include <linux/sched/mm.h>
e6017571 11#include <linux/sched/clock.h>
9164bb4a 12#include <linux/sched/task.h>
9766cdbc 13#include <linux/init.h>
0f46efeb 14#include <linux/kprobes.h>
9766cdbc 15#include <linux/kgdb.h>
1da177e4 16#include <linux/smp.h>
9766cdbc 17#include <linux/io.h>
b51ef52d 18#include <linux/syscore_ops.h>
9766cdbc
JSR
19
20#include <asm/stackprotector.h>
cdd6c482 21#include <asm/perf_event.h>
1da177e4 22#include <asm/mmu_context.h>
49d859d7 23#include <asm/archrandom.h>
9766cdbc
JSR
24#include <asm/hypervisor.h>
25#include <asm/processor.h>
1e02ce4c 26#include <asm/tlbflush.h>
f649e938 27#include <asm/debugreg.h>
9766cdbc 28#include <asm/sections.h>
f40c3300 29#include <asm/vsyscall.h>
8bdbd962
AC
30#include <linux/topology.h>
31#include <linux/cpumask.h>
9766cdbc 32#include <asm/pgtable.h>
60063497 33#include <linux/atomic.h>
9766cdbc
JSR
34#include <asm/proto.h>
35#include <asm/setup.h>
36#include <asm/apic.h>
37#include <asm/desc.h>
78f7f1e5 38#include <asm/fpu/internal.h>
27b07da7 39#include <asm/mtrr.h>
0274f955 40#include <asm/hwcap2.h>
8bdbd962 41#include <linux/numa.h>
9766cdbc 42#include <asm/asm.h>
0f6ff2bc 43#include <asm/bugs.h>
9766cdbc 44#include <asm/cpu.h>
a03a3e28 45#include <asm/mce.h>
9766cdbc 46#include <asm/msr.h>
8d4a4300 47#include <asm/pat.h>
d288e1cf
FY
48#include <asm/microcode.h>
49#include <asm/microcode_intel.h>
97f85591
DW
50#include <asm/intel-family.h>
51#include <asm/cpu_device_id.h>
e641f5f5
IM
52
53#ifdef CONFIG_X86_LOCAL_APIC
bdbcdd48 54#include <asm/uv/uv.h>
1da177e4
LT
55#endif
56
57#include "cpu.h"
58
0274f955
GA
59u32 elf_hwcap2 __read_mostly;
60
c2d1cec1 61/* all of these masks are initialized in setup_cpu_local_masks() */
c2d1cec1 62cpumask_var_t cpu_initialized_mask;
9766cdbc
JSR
63cpumask_var_t cpu_callout_mask;
64cpumask_var_t cpu_callin_mask;
c2d1cec1
MT
65
66/* representing cpus for which sibling maps can be computed */
67cpumask_var_t cpu_sibling_setup_mask;
68
36b25ba4
BP
69/* Number of siblings per CPU package */
70int smp_num_siblings = 1;
71EXPORT_SYMBOL(smp_num_siblings);
72
73/* Last level cache ID of each logical CPU */
74DEFINE_PER_CPU_READ_MOSTLY(u16, cpu_llc_id) = BAD_APICID;
75
2f2f52ba 76/* correctly size the local cpu masks */
4369f1fb 77void __init setup_cpu_local_masks(void)
2f2f52ba
BG
78{
79 alloc_bootmem_cpumask_var(&cpu_initialized_mask);
80 alloc_bootmem_cpumask_var(&cpu_callin_mask);
81 alloc_bootmem_cpumask_var(&cpu_callout_mask);
82 alloc_bootmem_cpumask_var(&cpu_sibling_setup_mask);
83}
84
148f9bb8 85static void default_init(struct cpuinfo_x86 *c)
e8055139
OZ
86{
87#ifdef CONFIG_X86_64
27c13ece 88 cpu_detect_cache_sizes(c);
e8055139
OZ
89#else
90 /* Not much we can do here... */
91 /* Check if at least it has cpuid */
92 if (c->cpuid_level == -1) {
93 /* No cpuid. It must be an ancient CPU */
94 if (c->x86 == 4)
95 strcpy(c->x86_model_id, "486");
96 else if (c->x86 == 3)
97 strcpy(c->x86_model_id, "386");
98 }
99#endif
100}
101
148f9bb8 102static const struct cpu_dev default_cpu = {
e8055139
OZ
103 .c_init = default_init,
104 .c_vendor = "Unknown",
105 .c_x86_vendor = X86_VENDOR_UNKNOWN,
106};
107
148f9bb8 108static const struct cpu_dev *this_cpu = &default_cpu;
0a488a53 109
06deef89 110DEFINE_PER_CPU_PAGE_ALIGNED(struct gdt_page, gdt_page) = { .gdt = {
950ad7ff 111#ifdef CONFIG_X86_64
06deef89
BG
112 /*
113 * We need valid kernel segments for data and code in long mode too
114 * IRET will check the segment types kkeil 2000/10/28
115 * Also sysret mandates a special GDT layout
116 *
9766cdbc 117 * TLS descriptors are currently at a different place compared to i386.
06deef89
BG
118 * Hopefully nobody expects them at a fixed place (Wine?)
119 */
1e5de182
AM
120 [GDT_ENTRY_KERNEL32_CS] = GDT_ENTRY_INIT(0xc09b, 0, 0xfffff),
121 [GDT_ENTRY_KERNEL_CS] = GDT_ENTRY_INIT(0xa09b, 0, 0xfffff),
122 [GDT_ENTRY_KERNEL_DS] = GDT_ENTRY_INIT(0xc093, 0, 0xfffff),
123 [GDT_ENTRY_DEFAULT_USER32_CS] = GDT_ENTRY_INIT(0xc0fb, 0, 0xfffff),
124 [GDT_ENTRY_DEFAULT_USER_DS] = GDT_ENTRY_INIT(0xc0f3, 0, 0xfffff),
125 [GDT_ENTRY_DEFAULT_USER_CS] = GDT_ENTRY_INIT(0xa0fb, 0, 0xfffff),
950ad7ff 126#else
1e5de182
AM
127 [GDT_ENTRY_KERNEL_CS] = GDT_ENTRY_INIT(0xc09a, 0, 0xfffff),
128 [GDT_ENTRY_KERNEL_DS] = GDT_ENTRY_INIT(0xc092, 0, 0xfffff),
129 [GDT_ENTRY_DEFAULT_USER_CS] = GDT_ENTRY_INIT(0xc0fa, 0, 0xfffff),
130 [GDT_ENTRY_DEFAULT_USER_DS] = GDT_ENTRY_INIT(0xc0f2, 0, 0xfffff),
bf504672
RR
131 /*
132 * Segments used for calling PnP BIOS have byte granularity.
133 * They code segments and data segments have fixed 64k limits,
134 * the transfer segment sizes are set at run time.
135 */
6842ef0e 136 /* 32-bit code */
1e5de182 137 [GDT_ENTRY_PNPBIOS_CS32] = GDT_ENTRY_INIT(0x409a, 0, 0xffff),
6842ef0e 138 /* 16-bit code */
1e5de182 139 [GDT_ENTRY_PNPBIOS_CS16] = GDT_ENTRY_INIT(0x009a, 0, 0xffff),
6842ef0e 140 /* 16-bit data */
1e5de182 141 [GDT_ENTRY_PNPBIOS_DS] = GDT_ENTRY_INIT(0x0092, 0, 0xffff),
6842ef0e 142 /* 16-bit data */
1e5de182 143 [GDT_ENTRY_PNPBIOS_TS1] = GDT_ENTRY_INIT(0x0092, 0, 0),
6842ef0e 144 /* 16-bit data */
1e5de182 145 [GDT_ENTRY_PNPBIOS_TS2] = GDT_ENTRY_INIT(0x0092, 0, 0),
bf504672
RR
146 /*
147 * The APM segments have byte granularity and their bases
148 * are set at run time. All have 64k limits.
149 */
6842ef0e 150 /* 32-bit code */
1e5de182 151 [GDT_ENTRY_APMBIOS_BASE] = GDT_ENTRY_INIT(0x409a, 0, 0xffff),
bf504672 152 /* 16-bit code */
1e5de182 153 [GDT_ENTRY_APMBIOS_BASE+1] = GDT_ENTRY_INIT(0x009a, 0, 0xffff),
6842ef0e 154 /* data */
72c4d853 155 [GDT_ENTRY_APMBIOS_BASE+2] = GDT_ENTRY_INIT(0x4092, 0, 0xffff),
bf504672 156
1e5de182
AM
157 [GDT_ENTRY_ESPFIX_SS] = GDT_ENTRY_INIT(0xc092, 0, 0xfffff),
158 [GDT_ENTRY_PERCPU] = GDT_ENTRY_INIT(0xc092, 0, 0xfffff),
60a5317f 159 GDT_STACK_CANARY_INIT
950ad7ff 160#endif
06deef89 161} };
7a61d35d 162EXPORT_PER_CPU_SYMBOL_GPL(gdt_page);
ae1ee11b 163
8c3641e9 164static int __init x86_mpx_setup(char *s)
0c752a93 165{
8c3641e9 166 /* require an exact match without trailing characters */
2cd3949f
DH
167 if (strlen(s))
168 return 0;
0c752a93 169
8c3641e9
DH
170 /* do not emit a message if the feature is not present */
171 if (!boot_cpu_has(X86_FEATURE_MPX))
172 return 1;
6bad06b7 173
8c3641e9
DH
174 setup_clear_cpu_cap(X86_FEATURE_MPX);
175 pr_info("nompx: Intel Memory Protection Extensions (MPX) disabled\n");
b6f42a4a
FY
176 return 1;
177}
8c3641e9 178__setup("nompx", x86_mpx_setup);
b6f42a4a 179
0790c9aa 180#ifdef CONFIG_X86_64
c7ad5ad2 181static int __init x86_nopcid_setup(char *s)
0790c9aa 182{
c7ad5ad2
AL
183 /* nopcid doesn't accept parameters */
184 if (s)
185 return -EINVAL;
0790c9aa
AL
186
187 /* do not emit a message if the feature is not present */
188 if (!boot_cpu_has(X86_FEATURE_PCID))
c7ad5ad2 189 return 0;
0790c9aa
AL
190
191 setup_clear_cpu_cap(X86_FEATURE_PCID);
192 pr_info("nopcid: PCID feature disabled\n");
c7ad5ad2 193 return 0;
0790c9aa 194}
c7ad5ad2 195early_param("nopcid", x86_nopcid_setup);
0790c9aa
AL
196#endif
197
d12a72b8
AL
198static int __init x86_noinvpcid_setup(char *s)
199{
200 /* noinvpcid doesn't accept parameters */
201 if (s)
202 return -EINVAL;
203
204 /* do not emit a message if the feature is not present */
205 if (!boot_cpu_has(X86_FEATURE_INVPCID))
206 return 0;
207
208 setup_clear_cpu_cap(X86_FEATURE_INVPCID);
209 pr_info("noinvpcid: INVPCID feature disabled\n");
210 return 0;
211}
212early_param("noinvpcid", x86_noinvpcid_setup);
213
ba51dced 214#ifdef CONFIG_X86_32
148f9bb8
PG
215static int cachesize_override = -1;
216static int disable_x86_serial_nr = 1;
1da177e4 217
0a488a53
YL
218static int __init cachesize_setup(char *str)
219{
220 get_option(&str, &cachesize_override);
221 return 1;
222}
223__setup("cachesize=", cachesize_setup);
224
0a488a53
YL
225static int __init x86_sep_setup(char *s)
226{
227 setup_clear_cpu_cap(X86_FEATURE_SEP);
228 return 1;
229}
230__setup("nosep", x86_sep_setup);
231
232/* Standard macro to see if a specific flag is changeable */
233static inline int flag_is_changeable_p(u32 flag)
234{
235 u32 f1, f2;
236
94f6bac1
KH
237 /*
238 * Cyrix and IDT cpus allow disabling of CPUID
239 * so the code below may return different results
240 * when it is executed before and after enabling
241 * the CPUID. Add "volatile" to not allow gcc to
242 * optimize the subsequent calls to this function.
243 */
0f3fa48a
IM
244 asm volatile ("pushfl \n\t"
245 "pushfl \n\t"
246 "popl %0 \n\t"
247 "movl %0, %1 \n\t"
248 "xorl %2, %0 \n\t"
249 "pushl %0 \n\t"
250 "popfl \n\t"
251 "pushfl \n\t"
252 "popl %0 \n\t"
253 "popfl \n\t"
254
94f6bac1
KH
255 : "=&r" (f1), "=&r" (f2)
256 : "ir" (flag));
0a488a53
YL
257
258 return ((f1^f2) & flag) != 0;
259}
260
261/* Probe for the CPUID instruction */
148f9bb8 262int have_cpuid_p(void)
0a488a53
YL
263{
264 return flag_is_changeable_p(X86_EFLAGS_ID);
265}
266
148f9bb8 267static void squash_the_stupid_serial_number(struct cpuinfo_x86 *c)
0a488a53 268{
0f3fa48a
IM
269 unsigned long lo, hi;
270
271 if (!cpu_has(c, X86_FEATURE_PN) || !disable_x86_serial_nr)
272 return;
273
274 /* Disable processor serial number: */
275
276 rdmsr(MSR_IA32_BBL_CR_CTL, lo, hi);
277 lo |= 0x200000;
278 wrmsr(MSR_IA32_BBL_CR_CTL, lo, hi);
279
1b74dde7 280 pr_notice("CPU serial number disabled.\n");
0f3fa48a
IM
281 clear_cpu_cap(c, X86_FEATURE_PN);
282
283 /* Disabling the serial number may affect the cpuid level */
284 c->cpuid_level = cpuid_eax(0);
0a488a53
YL
285}
286
287static int __init x86_serial_nr_setup(char *s)
288{
289 disable_x86_serial_nr = 0;
290 return 1;
291}
292__setup("serialnumber", x86_serial_nr_setup);
ba51dced 293#else
102bbe3a
YL
294static inline int flag_is_changeable_p(u32 flag)
295{
296 return 1;
297}
102bbe3a
YL
298static inline void squash_the_stupid_serial_number(struct cpuinfo_x86 *c)
299{
300}
ba51dced 301#endif
0a488a53 302
de5397ad
FY
303static __init int setup_disable_smep(char *arg)
304{
b2cc2a07 305 setup_clear_cpu_cap(X86_FEATURE_SMEP);
0f6ff2bc
DH
306 /* Check for things that depend on SMEP being enabled: */
307 check_mpx_erratum(&boot_cpu_data);
de5397ad
FY
308 return 1;
309}
310__setup("nosmep", setup_disable_smep);
311
b2cc2a07 312static __always_inline void setup_smep(struct cpuinfo_x86 *c)
de5397ad 313{
b2cc2a07 314 if (cpu_has(c, X86_FEATURE_SMEP))
375074cc 315 cr4_set_bits(X86_CR4_SMEP);
de5397ad
FY
316}
317
52b6179a
PA
318static __init int setup_disable_smap(char *arg)
319{
b2cc2a07 320 setup_clear_cpu_cap(X86_FEATURE_SMAP);
52b6179a
PA
321 return 1;
322}
323__setup("nosmap", setup_disable_smap);
324
b2cc2a07
PA
325static __always_inline void setup_smap(struct cpuinfo_x86 *c)
326{
581b7f15 327 unsigned long eflags = native_save_fl();
b2cc2a07
PA
328
329 /* This should have been cleared long ago */
b2cc2a07
PA
330 BUG_ON(eflags & X86_EFLAGS_AC);
331
03bbd596
PA
332 if (cpu_has(c, X86_FEATURE_SMAP)) {
333#ifdef CONFIG_X86_SMAP
375074cc 334 cr4_set_bits(X86_CR4_SMAP);
03bbd596 335#else
375074cc 336 cr4_clear_bits(X86_CR4_SMAP);
03bbd596
PA
337#endif
338 }
de5397ad
FY
339}
340
aa35f896
RN
341static __always_inline void setup_umip(struct cpuinfo_x86 *c)
342{
343 /* Check the boot processor, plus build option for UMIP. */
344 if (!cpu_feature_enabled(X86_FEATURE_UMIP))
345 goto out;
346
347 /* Check the current processor's cpuid bits. */
348 if (!cpu_has(c, X86_FEATURE_UMIP))
349 goto out;
350
351 cr4_set_bits(X86_CR4_UMIP);
352
770c7755
RN
353 pr_info("x86/cpu: Activated the Intel User Mode Instruction Prevention (UMIP) CPU feature\n");
354
aa35f896
RN
355 return;
356
357out:
358 /*
359 * Make sure UMIP is disabled in case it was enabled in a
360 * previous boot (e.g., via kexec).
361 */
362 cr4_clear_bits(X86_CR4_UMIP);
363}
364
06976945
DH
365/*
366 * Protection Keys are not available in 32-bit mode.
367 */
368static bool pku_disabled;
369
370static __always_inline void setup_pku(struct cpuinfo_x86 *c)
371{
e8df1a95
DH
372 /* check the boot processor, plus compile options for PKU: */
373 if (!cpu_feature_enabled(X86_FEATURE_PKU))
374 return;
375 /* checks the actual processor's cpuid bits: */
06976945
DH
376 if (!cpu_has(c, X86_FEATURE_PKU))
377 return;
378 if (pku_disabled)
379 return;
380
381 cr4_set_bits(X86_CR4_PKE);
382 /*
383 * Seting X86_CR4_PKE will cause the X86_FEATURE_OSPKE
384 * cpuid bit to be set. We need to ensure that we
385 * update that bit in this CPU's "cpu_info".
386 */
387 get_cpu_cap(c);
388}
389
390#ifdef CONFIG_X86_INTEL_MEMORY_PROTECTION_KEYS
391static __init int setup_disable_pku(char *arg)
392{
393 /*
394 * Do not clear the X86_FEATURE_PKU bit. All of the
395 * runtime checks are against OSPKE so clearing the
396 * bit does nothing.
397 *
398 * This way, we will see "pku" in cpuinfo, but not
399 * "ospke", which is exactly what we want. It shows
400 * that the CPU has PKU, but the OS has not enabled it.
401 * This happens to be exactly how a system would look
402 * if we disabled the config option.
403 */
404 pr_info("x86: 'nopku' specified, disabling Memory Protection Keys\n");
405 pku_disabled = true;
406 return 1;
407}
408__setup("nopku", setup_disable_pku);
409#endif /* CONFIG_X86_64 */
410
b38b0665
PA
411/*
412 * Some CPU features depend on higher CPUID levels, which may not always
413 * be available due to CPUID level capping or broken virtualization
414 * software. Add those features to this table to auto-disable them.
415 */
416struct cpuid_dependent_feature {
417 u32 feature;
418 u32 level;
419};
0f3fa48a 420
148f9bb8 421static const struct cpuid_dependent_feature
b38b0665
PA
422cpuid_dependent_features[] = {
423 { X86_FEATURE_MWAIT, 0x00000005 },
424 { X86_FEATURE_DCA, 0x00000009 },
425 { X86_FEATURE_XSAVE, 0x0000000d },
426 { 0, 0 }
427};
428
148f9bb8 429static void filter_cpuid_features(struct cpuinfo_x86 *c, bool warn)
b38b0665
PA
430{
431 const struct cpuid_dependent_feature *df;
9766cdbc 432
b38b0665 433 for (df = cpuid_dependent_features; df->feature; df++) {
0f3fa48a
IM
434
435 if (!cpu_has(c, df->feature))
436 continue;
b38b0665
PA
437 /*
438 * Note: cpuid_level is set to -1 if unavailable, but
439 * extended_extended_level is set to 0 if unavailable
440 * and the legitimate extended levels are all negative
441 * when signed; hence the weird messing around with
442 * signs here...
443 */
0f3fa48a 444 if (!((s32)df->level < 0 ?
f6db44df 445 (u32)df->level > (u32)c->extended_cpuid_level :
0f3fa48a
IM
446 (s32)df->level > (s32)c->cpuid_level))
447 continue;
448
449 clear_cpu_cap(c, df->feature);
450 if (!warn)
451 continue;
452
1b74dde7
CY
453 pr_warn("CPU: CPU feature " X86_CAP_FMT " disabled, no CPUID level 0x%x\n",
454 x86_cap_flag(df->feature), df->level);
b38b0665 455 }
f6db44df 456}
b38b0665 457
102bbe3a
YL
458/*
459 * Naming convention should be: <Name> [(<Codename>)]
460 * This table only is used unless init_<vendor>() below doesn't set it;
0f3fa48a
IM
461 * in particular, if CPUID levels 0x80000002..4 are supported, this
462 * isn't used
102bbe3a
YL
463 */
464
465/* Look up CPU names by table lookup. */
148f9bb8 466static const char *table_lookup_model(struct cpuinfo_x86 *c)
102bbe3a 467{
09dc68d9
JB
468#ifdef CONFIG_X86_32
469 const struct legacy_cpu_model_info *info;
102bbe3a
YL
470
471 if (c->x86_model >= 16)
472 return NULL; /* Range check */
473
474 if (!this_cpu)
475 return NULL;
476
09dc68d9 477 info = this_cpu->legacy_models;
102bbe3a 478
09dc68d9 479 while (info->family) {
102bbe3a
YL
480 if (info->family == c->x86)
481 return info->model_names[c->x86_model];
482 info++;
483 }
09dc68d9 484#endif
102bbe3a
YL
485 return NULL; /* Not found */
486}
487
6cbd2171
TG
488__u32 cpu_caps_cleared[NCAPINTS + NBUGINTS];
489__u32 cpu_caps_set[NCAPINTS + NBUGINTS];
7d851c8d 490
11e3a840
JF
491void load_percpu_segment(int cpu)
492{
493#ifdef CONFIG_X86_32
494 loadsegment(fs, __KERNEL_PERCPU);
495#else
45e876f7 496 __loadsegment_simple(gs, 0);
11e3a840
JF
497 wrmsrl(MSR_GS_BASE, (unsigned long)per_cpu(irq_stack_union.gs_base, cpu));
498#endif
60a5317f 499 load_stack_canary_segment();
11e3a840
JF
500}
501
72f5e08d
AL
502#ifdef CONFIG_X86_32
503/* The 32-bit entry code needs to find cpu_entry_area. */
504DEFINE_PER_CPU(struct cpu_entry_area *, cpu_entry_area);
505#endif
506
40e7f949
AL
507#ifdef CONFIG_X86_64
508/*
509 * Special IST stacks which the CPU switches to when it calls
510 * an IST-marked descriptor entry. Up to 7 stacks (hardware
511 * limit), all of them are 4K, except the debug stack which
512 * is 8K.
513 */
514static const unsigned int exception_stack_sizes[N_EXCEPTION_STACKS] = {
515 [0 ... N_EXCEPTION_STACKS - 1] = EXCEPTION_STKSZ,
516 [DEBUG_STACK - 1] = DEBUG_STKSZ
517};
72f5e08d 518#endif
3386bc8a 519
45fc8757
TG
520/* Load the original GDT from the per-cpu structure */
521void load_direct_gdt(int cpu)
522{
523 struct desc_ptr gdt_descr;
524
525 gdt_descr.address = (long)get_cpu_gdt_rw(cpu);
526 gdt_descr.size = GDT_SIZE - 1;
527 load_gdt(&gdt_descr);
528}
529EXPORT_SYMBOL_GPL(load_direct_gdt);
530
69218e47
TG
531/* Load a fixmap remapping of the per-cpu GDT */
532void load_fixmap_gdt(int cpu)
533{
534 struct desc_ptr gdt_descr;
535
536 gdt_descr.address = (long)get_cpu_gdt_ro(cpu);
537 gdt_descr.size = GDT_SIZE - 1;
538 load_gdt(&gdt_descr);
539}
45fc8757 540EXPORT_SYMBOL_GPL(load_fixmap_gdt);
69218e47 541
0f3fa48a
IM
542/*
543 * Current gdt points %fs at the "master" per-cpu area: after this,
544 * it's on the real one.
545 */
552be871 546void switch_to_new_gdt(int cpu)
9d31d35b 547{
45fc8757
TG
548 /* Load the original GDT */
549 load_direct_gdt(cpu);
2697fbd5 550 /* Reload the per-cpu base */
11e3a840 551 load_percpu_segment(cpu);
9d31d35b
YL
552}
553
148f9bb8 554static const struct cpu_dev *cpu_devs[X86_VENDOR_NUM] = {};
1da177e4 555
148f9bb8 556static void get_model_name(struct cpuinfo_x86 *c)
1da177e4
LT
557{
558 unsigned int *v;
ee098e1a 559 char *p, *q, *s;
1da177e4 560
3da99c97 561 if (c->extended_cpuid_level < 0x80000004)
1b05d60d 562 return;
1da177e4 563
0f3fa48a 564 v = (unsigned int *)c->x86_model_id;
1da177e4
LT
565 cpuid(0x80000002, &v[0], &v[1], &v[2], &v[3]);
566 cpuid(0x80000003, &v[4], &v[5], &v[6], &v[7]);
567 cpuid(0x80000004, &v[8], &v[9], &v[10], &v[11]);
568 c->x86_model_id[48] = 0;
569
ee098e1a
BP
570 /* Trim whitespace */
571 p = q = s = &c->x86_model_id[0];
572
573 while (*p == ' ')
574 p++;
575
576 while (*p) {
577 /* Note the last non-whitespace index */
578 if (!isspace(*p))
579 s = q;
580
581 *q++ = *p++;
582 }
583
584 *(s + 1) = '\0';
1da177e4
LT
585}
586
b72c9c97 587void detect_num_cpu_cores(struct cpuinfo_x86 *c)
706130c4
DW
588{
589 unsigned int eax, ebx, ecx, edx;
590
b72c9c97 591 c->x86_max_cores = 1;
706130c4 592 if (!IS_ENABLED(CONFIG_SMP) || c->cpuid_level < 4)
b72c9c97 593 return;
706130c4
DW
594
595 cpuid_count(4, 0, &eax, &ebx, &ecx, &edx);
596 if (eax & 0x1f)
b72c9c97 597 c->x86_max_cores = (eax >> 26) + 1;
706130c4
DW
598}
599
148f9bb8 600void cpu_detect_cache_sizes(struct cpuinfo_x86 *c)
1da177e4 601{
9d31d35b 602 unsigned int n, dummy, ebx, ecx, edx, l2size;
1da177e4 603
3da99c97 604 n = c->extended_cpuid_level;
1da177e4
LT
605
606 if (n >= 0x80000005) {
9d31d35b 607 cpuid(0x80000005, &dummy, &ebx, &ecx, &edx);
9d31d35b 608 c->x86_cache_size = (ecx>>24) + (edx>>24);
140fc727
YL
609#ifdef CONFIG_X86_64
610 /* On K8 L1 TLB is inclusive, so don't count it */
611 c->x86_tlbsize = 0;
612#endif
1da177e4
LT
613 }
614
615 if (n < 0x80000006) /* Some chips just has a large L1. */
616 return;
617
0a488a53 618 cpuid(0x80000006, &dummy, &ebx, &ecx, &edx);
1da177e4 619 l2size = ecx >> 16;
34048c9e 620
140fc727
YL
621#ifdef CONFIG_X86_64
622 c->x86_tlbsize += ((ebx >> 16) & 0xfff) + (ebx & 0xfff);
623#else
1da177e4 624 /* do processor-specific cache resizing */
09dc68d9
JB
625 if (this_cpu->legacy_cache_size)
626 l2size = this_cpu->legacy_cache_size(c, l2size);
1da177e4
LT
627
628 /* Allow user to override all this if necessary. */
629 if (cachesize_override != -1)
630 l2size = cachesize_override;
631
34048c9e 632 if (l2size == 0)
1da177e4 633 return; /* Again, no L2 cache is possible */
140fc727 634#endif
1da177e4
LT
635
636 c->x86_cache_size = l2size;
1da177e4
LT
637}
638
e0ba94f1
AS
639u16 __read_mostly tlb_lli_4k[NR_INFO];
640u16 __read_mostly tlb_lli_2m[NR_INFO];
641u16 __read_mostly tlb_lli_4m[NR_INFO];
642u16 __read_mostly tlb_lld_4k[NR_INFO];
643u16 __read_mostly tlb_lld_2m[NR_INFO];
644u16 __read_mostly tlb_lld_4m[NR_INFO];
dd360393 645u16 __read_mostly tlb_lld_1g[NR_INFO];
e0ba94f1 646
f94fe119 647static void cpu_detect_tlb(struct cpuinfo_x86 *c)
e0ba94f1
AS
648{
649 if (this_cpu->c_detect_tlb)
650 this_cpu->c_detect_tlb(c);
651
f94fe119 652 pr_info("Last level iTLB entries: 4KB %d, 2MB %d, 4MB %d\n",
e0ba94f1 653 tlb_lli_4k[ENTRIES], tlb_lli_2m[ENTRIES],
f94fe119
SH
654 tlb_lli_4m[ENTRIES]);
655
656 pr_info("Last level dTLB entries: 4KB %d, 2MB %d, 4MB %d, 1GB %d\n",
657 tlb_lld_4k[ENTRIES], tlb_lld_2m[ENTRIES],
658 tlb_lld_4m[ENTRIES], tlb_lld_1g[ENTRIES]);
e0ba94f1
AS
659}
660
367d1e0b 661int detect_ht_early(struct cpuinfo_x86 *c)
1da177e4 662{
c8e56d20 663#ifdef CONFIG_SMP
0a488a53 664 u32 eax, ebx, ecx, edx;
1da177e4 665
0a488a53 666 if (!cpu_has(c, X86_FEATURE_HT))
367d1e0b 667 return -1;
1da177e4 668
0a488a53 669 if (cpu_has(c, X86_FEATURE_CMP_LEGACY))
367d1e0b 670 return -1;
1da177e4 671
1cd78776 672 if (cpu_has(c, X86_FEATURE_XTOPOLOGY))
367d1e0b 673 return -1;
1da177e4 674
0a488a53 675 cpuid(1, &eax, &ebx, &ecx, &edx);
1da177e4 676
9d31d35b 677 smp_num_siblings = (ebx & 0xff0000) >> 16;
367d1e0b
TG
678 if (smp_num_siblings == 1)
679 pr_info_once("CPU0: Hyper-Threading is disabled\n");
680#endif
681 return 0;
682}
9d31d35b 683
367d1e0b
TG
684void detect_ht(struct cpuinfo_x86 *c)
685{
686#ifdef CONFIG_SMP
687 int index_msb, core_bits;
10543e17 688
367d1e0b 689 if (detect_ht_early(c) < 0)
10543e17 690 return;
9d31d35b 691
0f3fa48a
IM
692 index_msb = get_count_order(smp_num_siblings);
693 c->phys_proc_id = apic->phys_pkg_id(c->initial_apicid, index_msb);
9d31d35b 694
0f3fa48a 695 smp_num_siblings = smp_num_siblings / c->x86_max_cores;
9d31d35b 696
0f3fa48a 697 index_msb = get_count_order(smp_num_siblings);
9d31d35b 698
0f3fa48a 699 core_bits = get_count_order(c->x86_max_cores);
9d31d35b 700
0f3fa48a
IM
701 c->cpu_core_id = apic->phys_pkg_id(c->initial_apicid, index_msb) &
702 ((1 << core_bits) - 1);
9d31d35b 703#endif
97e4db7c 704}
1da177e4 705
148f9bb8 706static void get_cpu_vendor(struct cpuinfo_x86 *c)
1da177e4
LT
707{
708 char *v = c->x86_vendor_id;
0f3fa48a 709 int i;
1da177e4
LT
710
711 for (i = 0; i < X86_VENDOR_NUM; i++) {
10a434fc
YL
712 if (!cpu_devs[i])
713 break;
714
715 if (!strcmp(v, cpu_devs[i]->c_ident[0]) ||
716 (cpu_devs[i]->c_ident[1] &&
717 !strcmp(v, cpu_devs[i]->c_ident[1]))) {
0f3fa48a 718
10a434fc
YL
719 this_cpu = cpu_devs[i];
720 c->x86_vendor = this_cpu->c_x86_vendor;
721 return;
1da177e4
LT
722 }
723 }
10a434fc 724
1b74dde7
CY
725 pr_err_once("CPU: vendor_id '%s' unknown, using generic init.\n" \
726 "CPU: Your system may be unstable.\n", v);
10a434fc 727
fe38d855
CE
728 c->x86_vendor = X86_VENDOR_UNKNOWN;
729 this_cpu = &default_cpu;
1da177e4
LT
730}
731
148f9bb8 732void cpu_detect(struct cpuinfo_x86 *c)
1da177e4 733{
1da177e4 734 /* Get vendor name */
4a148513
HH
735 cpuid(0x00000000, (unsigned int *)&c->cpuid_level,
736 (unsigned int *)&c->x86_vendor_id[0],
737 (unsigned int *)&c->x86_vendor_id[8],
738 (unsigned int *)&c->x86_vendor_id[4]);
1da177e4 739
1da177e4 740 c->x86 = 4;
9d31d35b 741 /* Intel-defined flags: level 0x00000001 */
1da177e4
LT
742 if (c->cpuid_level >= 0x00000001) {
743 u32 junk, tfms, cap0, misc;
0f3fa48a 744
1da177e4 745 cpuid(0x00000001, &tfms, &misc, &junk, &cap0);
99f925ce
BP
746 c->x86 = x86_family(tfms);
747 c->x86_model = x86_model(tfms);
dd7cc466 748 c->x86_stepping = x86_stepping(tfms);
0f3fa48a 749
d4387bd3 750 if (cap0 & (1<<19)) {
d4387bd3 751 c->x86_clflush_size = ((misc >> 8) & 0xff) * 8;
9d31d35b 752 c->x86_cache_alignment = c->x86_clflush_size;
d4387bd3 753 }
1da177e4 754 }
1da177e4 755}
3da99c97 756
8bf1ebca
AL
757static void apply_forced_caps(struct cpuinfo_x86 *c)
758{
759 int i;
760
6cbd2171 761 for (i = 0; i < NCAPINTS + NBUGINTS; i++) {
8bf1ebca
AL
762 c->x86_capability[i] &= ~cpu_caps_cleared[i];
763 c->x86_capability[i] |= cpu_caps_set[i];
764 }
765}
766
175130c8
DW
767static void init_speculation_control(struct cpuinfo_x86 *c)
768{
769 /*
770 * The Intel SPEC_CTRL CPUID bit implies IBRS and IBPB support,
771 * and they also have a different bit for STIBP support. Also,
772 * a hypervisor might have set the individual AMD bits even on
773 * Intel CPUs, for finer-grained selection of what's available.
175130c8
DW
774 */
775 if (cpu_has(c, X86_FEATURE_SPEC_CTRL)) {
776 set_cpu_cap(c, X86_FEATURE_IBRS);
777 set_cpu_cap(c, X86_FEATURE_IBPB);
50f9b919 778 set_cpu_cap(c, X86_FEATURE_MSR_SPEC_CTRL);
175130c8 779 }
5856293c 780
175130c8
DW
781 if (cpu_has(c, X86_FEATURE_INTEL_STIBP))
782 set_cpu_cap(c, X86_FEATURE_STIBP);
5856293c 783
4d5c8a07
TL
784 if (cpu_has(c, X86_FEATURE_SPEC_CTRL_SSBD) ||
785 cpu_has(c, X86_FEATURE_VIRT_SSBD))
e48f404c
TG
786 set_cpu_cap(c, X86_FEATURE_SSBD);
787
50f9b919 788 if (cpu_has(c, X86_FEATURE_AMD_IBRS)) {
5856293c 789 set_cpu_cap(c, X86_FEATURE_IBRS);
50f9b919
TG
790 set_cpu_cap(c, X86_FEATURE_MSR_SPEC_CTRL);
791 }
5856293c
BP
792
793 if (cpu_has(c, X86_FEATURE_AMD_IBPB))
794 set_cpu_cap(c, X86_FEATURE_IBPB);
795
50f9b919 796 if (cpu_has(c, X86_FEATURE_AMD_STIBP)) {
5856293c 797 set_cpu_cap(c, X86_FEATURE_STIBP);
50f9b919
TG
798 set_cpu_cap(c, X86_FEATURE_MSR_SPEC_CTRL);
799 }
3b881627
KRW
800
801 if (cpu_has(c, X86_FEATURE_AMD_SSBD)) {
802 set_cpu_cap(c, X86_FEATURE_SSBD);
803 set_cpu_cap(c, X86_FEATURE_MSR_SPEC_CTRL);
804 clear_cpu_cap(c, X86_FEATURE_VIRT_SSBD);
805 }
175130c8
DW
806}
807
148f9bb8 808void get_cpu_cap(struct cpuinfo_x86 *c)
093af8d7 809{
39c06df4 810 u32 eax, ebx, ecx, edx;
093af8d7 811
3da99c97
YL
812 /* Intel-defined flags: level 0x00000001 */
813 if (c->cpuid_level >= 0x00000001) {
39c06df4 814 cpuid(0x00000001, &eax, &ebx, &ecx, &edx);
0f3fa48a 815
39c06df4
BP
816 c->x86_capability[CPUID_1_ECX] = ecx;
817 c->x86_capability[CPUID_1_EDX] = edx;
3da99c97 818 }
093af8d7 819
3df8d920
AL
820 /* Thermal and Power Management Leaf: level 0x00000006 (eax) */
821 if (c->cpuid_level >= 0x00000006)
822 c->x86_capability[CPUID_6_EAX] = cpuid_eax(0x00000006);
823
bdc802dc
PA
824 /* Additional Intel-defined flags: level 0x00000007 */
825 if (c->cpuid_level >= 0x00000007) {
bdc802dc 826 cpuid_count(0x00000007, 0, &eax, &ebx, &ecx, &edx);
39c06df4 827 c->x86_capability[CPUID_7_0_EBX] = ebx;
dfb4a70f 828 c->x86_capability[CPUID_7_ECX] = ecx;
38635304 829 c->x86_capability[CPUID_7_EDX] = edx;
bdc802dc
PA
830 }
831
6229ad27
FY
832 /* Extended state features: level 0x0000000d */
833 if (c->cpuid_level >= 0x0000000d) {
6229ad27
FY
834 cpuid_count(0x0000000d, 1, &eax, &ebx, &ecx, &edx);
835
39c06df4 836 c->x86_capability[CPUID_D_1_EAX] = eax;
6229ad27
FY
837 }
838
cbc82b17
PWJ
839 /* Additional Intel-defined flags: level 0x0000000F */
840 if (c->cpuid_level >= 0x0000000F) {
cbc82b17
PWJ
841
842 /* QoS sub-leaf, EAX=0Fh, ECX=0 */
843 cpuid_count(0x0000000F, 0, &eax, &ebx, &ecx, &edx);
39c06df4
BP
844 c->x86_capability[CPUID_F_0_EDX] = edx;
845
cbc82b17
PWJ
846 if (cpu_has(c, X86_FEATURE_CQM_LLC)) {
847 /* will be overridden if occupancy monitoring exists */
848 c->x86_cache_max_rmid = ebx;
849
850 /* QoS sub-leaf, EAX=0Fh, ECX=1 */
851 cpuid_count(0x0000000F, 1, &eax, &ebx, &ecx, &edx);
39c06df4
BP
852 c->x86_capability[CPUID_F_1_EDX] = edx;
853
33c3cc7a
VS
854 if ((cpu_has(c, X86_FEATURE_CQM_OCCUP_LLC)) ||
855 ((cpu_has(c, X86_FEATURE_CQM_MBM_TOTAL)) ||
856 (cpu_has(c, X86_FEATURE_CQM_MBM_LOCAL)))) {
cbc82b17
PWJ
857 c->x86_cache_max_rmid = ecx;
858 c->x86_cache_occ_scale = ebx;
859 }
860 } else {
861 c->x86_cache_max_rmid = -1;
862 c->x86_cache_occ_scale = -1;
863 }
864 }
865
3da99c97 866 /* AMD-defined flags: level 0x80000001 */
39c06df4
BP
867 eax = cpuid_eax(0x80000000);
868 c->extended_cpuid_level = eax;
869
870 if ((eax & 0xffff0000) == 0x80000000) {
871 if (eax >= 0x80000001) {
872 cpuid(0x80000001, &eax, &ebx, &ecx, &edx);
0f3fa48a 873
39c06df4
BP
874 c->x86_capability[CPUID_8000_0001_ECX] = ecx;
875 c->x86_capability[CPUID_8000_0001_EDX] = edx;
093af8d7 876 }
093af8d7 877 }
093af8d7 878
71faad43
YG
879 if (c->extended_cpuid_level >= 0x80000007) {
880 cpuid(0x80000007, &eax, &ebx, &ecx, &edx);
881
882 c->x86_capability[CPUID_8000_0007_EBX] = ebx;
883 c->x86_power = edx;
884 }
885
5122c890 886 if (c->extended_cpuid_level >= 0x80000008) {
39c06df4 887 cpuid(0x80000008, &eax, &ebx, &ecx, &edx);
5122c890
YL
888
889 c->x86_virt_bits = (eax >> 8) & 0xff;
890 c->x86_phys_bits = eax & 0xff;
39c06df4 891 c->x86_capability[CPUID_8000_0008_EBX] = ebx;
093af8d7 892 }
13c6c532
JB
893#ifdef CONFIG_X86_32
894 else if (cpu_has(c, X86_FEATURE_PAE) || cpu_has(c, X86_FEATURE_PSE36))
895 c->x86_phys_bits = 36;
5122c890 896#endif
e3224234 897
2ccd71f1 898 if (c->extended_cpuid_level >= 0x8000000a)
39c06df4 899 c->x86_capability[CPUID_8000_000A_EDX] = cpuid_edx(0x8000000a);
093af8d7 900
1dedefd1 901 init_scattered_cpuid_features(c);
175130c8 902 init_speculation_control(c);
60d34501
AL
903
904 /*
905 * Clear/Set all flags overridden by options, after probe.
906 * This needs to happen each time we re-probe, which may happen
907 * several times during CPU initialization.
908 */
909 apply_forced_caps(c);
093af8d7 910}
1da177e4 911
148f9bb8 912static void identify_cpu_without_cpuid(struct cpuinfo_x86 *c)
aef93c8b
YL
913{
914#ifdef CONFIG_X86_32
915 int i;
916
917 /*
918 * First of all, decide if this is a 486 or higher
919 * It's a 486 if we can modify the AC flag
920 */
921 if (flag_is_changeable_p(X86_EFLAGS_AC))
922 c->x86 = 4;
923 else
924 c->x86 = 3;
925
926 for (i = 0; i < X86_VENDOR_NUM; i++)
927 if (cpu_devs[i] && cpu_devs[i]->c_identify) {
928 c->x86_vendor_id[0] = 0;
929 cpu_devs[i]->c_identify(c);
930 if (c->x86_vendor_id[0]) {
931 get_cpu_vendor(c);
932 break;
933 }
934 }
935#endif
936}
937
bdf87896 938static const __initconst struct x86_cpu_id cpu_no_speculation[] = {
2811e5d5
PZ
939 { X86_VENDOR_INTEL, 6, INTEL_FAM6_ATOM_SALTWELL, X86_FEATURE_ANY },
940 { X86_VENDOR_INTEL, 6, INTEL_FAM6_ATOM_SALTWELL_TABLET, X86_FEATURE_ANY },
941 { X86_VENDOR_INTEL, 6, INTEL_FAM6_ATOM_BONNELL_MID, X86_FEATURE_ANY },
942 { X86_VENDOR_INTEL, 6, INTEL_FAM6_ATOM_SALTWELL_MID, X86_FEATURE_ANY },
943 { X86_VENDOR_INTEL, 6, INTEL_FAM6_ATOM_BONNELL, X86_FEATURE_ANY },
97f85591
DW
944 { X86_VENDOR_CENTAUR, 5 },
945 { X86_VENDOR_INTEL, 5 },
946 { X86_VENDOR_NSC, 5 },
947 { X86_VENDOR_ANY, 4 },
948 {}
949};
950
bdf87896 951static const __initconst struct x86_cpu_id cpu_no_meltdown[] = {
97f85591
DW
952 { X86_VENDOR_AMD },
953 {}
954};
955
bd7ad21f 956/* Only list CPUs which speculate but are non susceptible to SSB */
d7de9182 957static const __initconst struct x86_cpu_id cpu_no_spec_store_bypass[] = {
2811e5d5 958 { X86_VENDOR_INTEL, 6, INTEL_FAM6_ATOM_SILVERMONT },
d7de9182 959 { X86_VENDOR_INTEL, 6, INTEL_FAM6_ATOM_AIRMONT },
2811e5d5
PZ
960 { X86_VENDOR_INTEL, 6, INTEL_FAM6_ATOM_SILVERMONT_X },
961 { X86_VENDOR_INTEL, 6, INTEL_FAM6_ATOM_SILVERMONT_MID },
d7de9182
KRW
962 { X86_VENDOR_INTEL, 6, INTEL_FAM6_CORE_YONAH },
963 { X86_VENDOR_INTEL, 6, INTEL_FAM6_XEON_PHI_KNL },
964 { X86_VENDOR_INTEL, 6, INTEL_FAM6_XEON_PHI_KNM },
c37b94dd
KRW
965 { X86_VENDOR_AMD, 0x12, },
966 { X86_VENDOR_AMD, 0x11, },
967 { X86_VENDOR_AMD, 0x10, },
968 { X86_VENDOR_AMD, 0xf, },
d7de9182
KRW
969 {}
970};
971
05516ad8
AK
972static const __initconst struct x86_cpu_id cpu_no_l1tf[] = {
973 /* in addition to cpu_no_speculation */
2811e5d5
PZ
974 { X86_VENDOR_INTEL, 6, INTEL_FAM6_ATOM_SILVERMONT },
975 { X86_VENDOR_INTEL, 6, INTEL_FAM6_ATOM_SILVERMONT_X },
05516ad8 976 { X86_VENDOR_INTEL, 6, INTEL_FAM6_ATOM_AIRMONT },
2811e5d5
PZ
977 { X86_VENDOR_INTEL, 6, INTEL_FAM6_ATOM_SILVERMONT_MID },
978 { X86_VENDOR_INTEL, 6, INTEL_FAM6_ATOM_AIRMONT_MID },
05516ad8 979 { X86_VENDOR_INTEL, 6, INTEL_FAM6_ATOM_GOLDMONT },
2811e5d5
PZ
980 { X86_VENDOR_INTEL, 6, INTEL_FAM6_ATOM_GOLDMONT_X },
981 { X86_VENDOR_INTEL, 6, INTEL_FAM6_ATOM_GOLDMONT_PLUS },
05516ad8
AK
982 { X86_VENDOR_INTEL, 6, INTEL_FAM6_XEON_PHI_KNL },
983 { X86_VENDOR_INTEL, 6, INTEL_FAM6_XEON_PHI_KNM },
984 {}
985};
986
6d340bf0 987static void __init cpu_set_bug_bits(struct cpuinfo_x86 *c)
97f85591
DW
988{
989 u64 ia32_cap = 0;
990
bd7ad21f
DB
991 if (x86_match_cpu(cpu_no_speculation))
992 return;
993
994 setup_force_cpu_bug(X86_BUG_SPECTRE_V1);
995 setup_force_cpu_bug(X86_BUG_SPECTRE_V2);
996
23b9eab9
KRW
997 if (cpu_has(c, X86_FEATURE_ARCH_CAPABILITIES))
998 rdmsrl(MSR_IA32_ARCH_CAPABILITIES, ia32_cap);
999
1000 if (!x86_match_cpu(cpu_no_spec_store_bypass) &&
bb8cadaa
KRW
1001 !(ia32_cap & ARCH_CAP_SSB_NO) &&
1002 !cpu_has(c, X86_FEATURE_AMD_SSB_NO))
d7de9182
KRW
1003 setup_force_cpu_bug(X86_BUG_SPEC_STORE_BYPASS);
1004
1044fde9
SP
1005 if (ia32_cap & ARCH_CAP_IBRS_ALL)
1006 setup_force_cpu_cap(X86_FEATURE_IBRS_ENHANCED);
1007
97f85591 1008 if (x86_match_cpu(cpu_no_meltdown))
6d340bf0 1009 return;
97f85591 1010
97f85591
DW
1011 /* Rogue Data Cache Load? No! */
1012 if (ia32_cap & ARCH_CAP_RDCL_NO)
6d340bf0 1013 return;
97f85591 1014
6d340bf0 1015 setup_force_cpu_bug(X86_BUG_CPU_MELTDOWN);
05516ad8
AK
1016
1017 if (x86_match_cpu(cpu_no_l1tf))
1018 return;
1019
1020 setup_force_cpu_bug(X86_BUG_L1TF);
97f85591
DW
1021}
1022
34048c9e
PC
1023/*
1024 * Do minimum CPU detection early.
1025 * Fields really needed: vendor, cpuid_level, family, model, mask,
1026 * cache alignment.
1027 * The others are not touched to avoid unwanted side effects.
1028 *
a1652bb8
JD
1029 * WARNING: this function is only called on the boot CPU. Don't add code
1030 * here that is supposed to run on all CPUs.
34048c9e 1031 */
3da99c97 1032static void __init early_identify_cpu(struct cpuinfo_x86 *c)
d7cd5611 1033{
6627d242
YL
1034#ifdef CONFIG_X86_64
1035 c->x86_clflush_size = 64;
13c6c532
JB
1036 c->x86_phys_bits = 36;
1037 c->x86_virt_bits = 48;
6627d242 1038#else
d4387bd3 1039 c->x86_clflush_size = 32;
13c6c532
JB
1040 c->x86_phys_bits = 32;
1041 c->x86_virt_bits = 32;
6627d242 1042#endif
0a488a53 1043 c->x86_cache_alignment = c->x86_clflush_size;
d7cd5611 1044
3da99c97 1045 memset(&c->x86_capability, 0, sizeof c->x86_capability);
0a488a53 1046 c->extended_cpuid_level = 0;
d7cd5611 1047
aef93c8b 1048 /* cyrix could have cpuid enabled via c_identify()*/
05fb3c19
AL
1049 if (have_cpuid_p()) {
1050 cpu_detect(c);
1051 get_cpu_vendor(c);
1052 get_cpu_cap(c);
f1f016ed 1053 c->x86_cache_bits = c->x86_phys_bits;
78d1b296 1054 setup_force_cpu_cap(X86_FEATURE_CPUID);
d7cd5611 1055
05fb3c19
AL
1056 if (this_cpu->c_early_init)
1057 this_cpu->c_early_init(c);
12cf105c 1058
05fb3c19
AL
1059 c->cpu_index = 0;
1060 filter_cpuid_features(c, false);
093af8d7 1061
05fb3c19
AL
1062 if (this_cpu->c_bsp_init)
1063 this_cpu->c_bsp_init(c);
78d1b296
BP
1064 } else {
1065 identify_cpu_without_cpuid(c);
1066 setup_clear_cpu_cap(X86_FEATURE_CPUID);
05fb3c19 1067 }
c3b83598
BP
1068
1069 setup_force_cpu_cap(X86_FEATURE_ALWAYS);
a89f040f 1070
6d340bf0 1071 cpu_set_bug_bits(c);
99c6fa25 1072
db52ef74 1073 fpu__init_system(c);
b8b7abae
AL
1074
1075#ifdef CONFIG_X86_32
1076 /*
1077 * Regardless of whether PCID is enumerated, the SDM says
1078 * that it can't be enabled in 32-bit mode.
1079 */
1080 setup_clear_cpu_cap(X86_FEATURE_PCID);
1081#endif
d7cd5611
RR
1082}
1083
9d31d35b
YL
1084void __init early_cpu_init(void)
1085{
02dde8b4 1086 const struct cpu_dev *const *cdev;
10a434fc
YL
1087 int count = 0;
1088
ac23f253 1089#ifdef CONFIG_PROCESSOR_SELECT
1b74dde7 1090 pr_info("KERNEL supported cpus:\n");
31c997ca
IM
1091#endif
1092
10a434fc 1093 for (cdev = __x86_cpu_dev_start; cdev < __x86_cpu_dev_end; cdev++) {
02dde8b4 1094 const struct cpu_dev *cpudev = *cdev;
9d31d35b 1095
10a434fc
YL
1096 if (count >= X86_VENDOR_NUM)
1097 break;
1098 cpu_devs[count] = cpudev;
1099 count++;
1100
ac23f253 1101#ifdef CONFIG_PROCESSOR_SELECT
31c997ca
IM
1102 {
1103 unsigned int j;
1104
1105 for (j = 0; j < 2; j++) {
1106 if (!cpudev->c_ident[j])
1107 continue;
1b74dde7 1108 pr_info(" %s %s\n", cpudev->c_vendor,
31c997ca
IM
1109 cpudev->c_ident[j]);
1110 }
10a434fc 1111 }
0388423d 1112#endif
10a434fc 1113 }
9d31d35b 1114 early_identify_cpu(&boot_cpu_data);
d7cd5611 1115}
093af8d7 1116
b6734c35 1117/*
366d4a43
BP
1118 * The NOPL instruction is supposed to exist on all CPUs of family >= 6;
1119 * unfortunately, that's not true in practice because of early VIA
1120 * chips and (more importantly) broken virtualizers that are not easy
1121 * to detect. In the latter case it doesn't even *fail* reliably, so
1122 * probing for it doesn't even work. Disable it completely on 32-bit
ba0593bf 1123 * unless we can find a reliable way to detect all the broken cases.
366d4a43 1124 * Enable it explicitly on 64-bit for non-constant inputs of cpu_has().
b6734c35 1125 */
148f9bb8 1126static void detect_nopl(struct cpuinfo_x86 *c)
b6734c35 1127{
366d4a43 1128#ifdef CONFIG_X86_32
b6734c35 1129 clear_cpu_cap(c, X86_FEATURE_NOPL);
366d4a43
BP
1130#else
1131 set_cpu_cap(c, X86_FEATURE_NOPL);
58a5aac5 1132#endif
d7cd5611 1133}
58a5aac5 1134
7a5d6704
AL
1135static void detect_null_seg_behavior(struct cpuinfo_x86 *c)
1136{
1137#ifdef CONFIG_X86_64
58a5aac5 1138 /*
7a5d6704
AL
1139 * Empirically, writing zero to a segment selector on AMD does
1140 * not clear the base, whereas writing zero to a segment
1141 * selector on Intel does clear the base. Intel's behavior
1142 * allows slightly faster context switches in the common case
1143 * where GS is unused by the prev and next threads.
58a5aac5 1144 *
7a5d6704
AL
1145 * Since neither vendor documents this anywhere that I can see,
1146 * detect it directly instead of hardcoding the choice by
1147 * vendor.
1148 *
1149 * I've designated AMD's behavior as the "bug" because it's
1150 * counterintuitive and less friendly.
58a5aac5 1151 */
7a5d6704
AL
1152
1153 unsigned long old_base, tmp;
1154 rdmsrl(MSR_FS_BASE, old_base);
1155 wrmsrl(MSR_FS_BASE, 1);
1156 loadsegment(fs, 0);
1157 rdmsrl(MSR_FS_BASE, tmp);
1158 if (tmp != 0)
1159 set_cpu_bug(c, X86_BUG_NULL_SEG);
1160 wrmsrl(MSR_FS_BASE, old_base);
366d4a43 1161#endif
d7cd5611
RR
1162}
1163
148f9bb8 1164static void generic_identify(struct cpuinfo_x86 *c)
1da177e4 1165{
aef93c8b 1166 c->extended_cpuid_level = 0;
1da177e4 1167
3da99c97 1168 if (!have_cpuid_p())
aef93c8b 1169 identify_cpu_without_cpuid(c);
1d67953f 1170
aef93c8b 1171 /* cyrix could have cpuid enabled via c_identify()*/
a9853dd6 1172 if (!have_cpuid_p())
aef93c8b 1173 return;
1da177e4 1174
3da99c97 1175 cpu_detect(c);
1da177e4 1176
3da99c97 1177 get_cpu_vendor(c);
1da177e4 1178
3da99c97 1179 get_cpu_cap(c);
1da177e4 1180
f1f016ed
AK
1181 c->x86_cache_bits = c->x86_phys_bits;
1182
3da99c97
YL
1183 if (c->cpuid_level >= 0x00000001) {
1184 c->initial_apicid = (cpuid_ebx(1) >> 24) & 0xFF;
b89d3b3e 1185#ifdef CONFIG_X86_32
c8e56d20 1186# ifdef CONFIG_SMP
cb8cc442 1187 c->apicid = apic->phys_pkg_id(c->initial_apicid, 0);
b89d3b3e 1188# else
3da99c97 1189 c->apicid = c->initial_apicid;
b89d3b3e
YL
1190# endif
1191#endif
b89d3b3e 1192 c->phys_proc_id = c->initial_apicid;
3da99c97 1193 }
1da177e4 1194
1b05d60d 1195 get_model_name(c); /* Default name */
1da177e4 1196
3da99c97 1197 detect_nopl(c);
7a5d6704
AL
1198
1199 detect_null_seg_behavior(c);
0230bb03
AL
1200
1201 /*
1202 * ESPFIX is a strange bug. All real CPUs have it. Paravirt
1203 * systems that run Linux at CPL > 0 may or may not have the
1204 * issue, but, even if they have the issue, there's absolutely
1205 * nothing we can do about it because we can't use the real IRET
1206 * instruction.
1207 *
1208 * NB: For the time being, only 32-bit kernels support
1209 * X86_BUG_ESPFIX as such. 64-bit kernels directly choose
1210 * whether to apply espfix using paravirt hooks. If any
1211 * non-paravirt system ever shows up that does *not* have the
1212 * ESPFIX issue, we can change this.
1213 */
1214#ifdef CONFIG_X86_32
1215# ifdef CONFIG_PARAVIRT
1216 do {
1217 extern void native_iret(void);
1218 if (pv_cpu_ops.iret == native_iret)
1219 set_cpu_bug(c, X86_BUG_ESPFIX);
1220 } while (0);
1221# else
1222 set_cpu_bug(c, X86_BUG_ESPFIX);
1223# endif
1224#endif
1da177e4 1225}
1da177e4 1226
cbc82b17
PWJ
1227static void x86_init_cache_qos(struct cpuinfo_x86 *c)
1228{
1229 /*
1230 * The heavy lifting of max_rmid and cache_occ_scale are handled
1231 * in get_cpu_cap(). Here we just set the max_rmid for the boot_cpu
1232 * in case CQM bits really aren't there in this CPU.
1233 */
1234 if (c != &boot_cpu_data) {
1235 boot_cpu_data.x86_cache_max_rmid =
1236 min(boot_cpu_data.x86_cache_max_rmid,
1237 c->x86_cache_max_rmid);
1238 }
1239}
1240
d49597fd 1241/*
9d85eb91
TG
1242 * Validate that ACPI/mptables have the same information about the
1243 * effective APIC id and update the package map.
d49597fd 1244 */
9d85eb91 1245static void validate_apic_and_package_id(struct cpuinfo_x86 *c)
d49597fd
TG
1246{
1247#ifdef CONFIG_SMP
9d85eb91 1248 unsigned int apicid, cpu = smp_processor_id();
d49597fd
TG
1249
1250 apicid = apic->cpu_present_to_apicid(cpu);
d49597fd 1251
9d85eb91
TG
1252 if (apicid != c->apicid) {
1253 pr_err(FW_BUG "CPU%u: APIC id mismatch. Firmware: %x APIC: %x\n",
d49597fd 1254 cpu, apicid, c->initial_apicid);
d49597fd 1255 }
9d85eb91 1256 BUG_ON(topology_update_package_map(c->phys_proc_id, cpu));
d49597fd
TG
1257#else
1258 c->logical_proc_id = 0;
1259#endif
1260}
1261
1da177e4
LT
1262/*
1263 * This does the hard work of actually picking apart the CPU stuff...
1264 */
148f9bb8 1265static void identify_cpu(struct cpuinfo_x86 *c)
1da177e4
LT
1266{
1267 int i;
1268
1269 c->loops_per_jiffy = loops_per_jiffy;
62734cf4 1270 c->x86_cache_size = 0;
1da177e4 1271 c->x86_vendor = X86_VENDOR_UNKNOWN;
dd7cc466 1272 c->x86_model = c->x86_stepping = 0; /* So far unknown... */
1da177e4
LT
1273 c->x86_vendor_id[0] = '\0'; /* Unset */
1274 c->x86_model_id[0] = '\0'; /* Unset */
94605eff 1275 c->x86_max_cores = 1;
102bbe3a 1276 c->x86_coreid_bits = 0;
79a8b9aa 1277 c->cu_id = 0xff;
11fdd252 1278#ifdef CONFIG_X86_64
102bbe3a 1279 c->x86_clflush_size = 64;
13c6c532
JB
1280 c->x86_phys_bits = 36;
1281 c->x86_virt_bits = 48;
102bbe3a
YL
1282#else
1283 c->cpuid_level = -1; /* CPUID not detected */
770d132f 1284 c->x86_clflush_size = 32;
13c6c532
JB
1285 c->x86_phys_bits = 32;
1286 c->x86_virt_bits = 32;
102bbe3a
YL
1287#endif
1288 c->x86_cache_alignment = c->x86_clflush_size;
1da177e4
LT
1289 memset(&c->x86_capability, 0, sizeof c->x86_capability);
1290
1da177e4
LT
1291 generic_identify(c);
1292
3898534d 1293 if (this_cpu->c_identify)
1da177e4
LT
1294 this_cpu->c_identify(c);
1295
6a6256f9 1296 /* Clear/Set all flags overridden by options, after probe */
8bf1ebca 1297 apply_forced_caps(c);
2759c328 1298
102bbe3a 1299#ifdef CONFIG_X86_64
cb8cc442 1300 c->apicid = apic->phys_pkg_id(c->initial_apicid, 0);
102bbe3a
YL
1301#endif
1302
1da177e4
LT
1303 /*
1304 * Vendor-specific initialization. In this section we
1305 * canonicalize the feature flags, meaning if there are
1306 * features a certain CPU supports which CPUID doesn't
1307 * tell us, CPUID claiming incorrect flags, or other bugs,
1308 * we handle them here.
1309 *
1310 * At the end of this section, c->x86_capability better
1311 * indicate the features this CPU genuinely supports!
1312 */
1313 if (this_cpu->c_init)
1314 this_cpu->c_init(c);
1315
1316 /* Disable the PN if appropriate */
1317 squash_the_stupid_serial_number(c);
1318
aa35f896 1319 /* Set up SMEP/SMAP/UMIP */
b2cc2a07
PA
1320 setup_smep(c);
1321 setup_smap(c);
aa35f896 1322 setup_umip(c);
b2cc2a07 1323
1da177e4 1324 /*
0f3fa48a
IM
1325 * The vendor-specific functions might have changed features.
1326 * Now we do "generic changes."
1da177e4
LT
1327 */
1328
b38b0665
PA
1329 /* Filter out anything that depends on CPUID levels we don't have */
1330 filter_cpuid_features(c, true);
1331
1da177e4 1332 /* If the model name is still unset, do table lookup. */
34048c9e 1333 if (!c->x86_model_id[0]) {
02dde8b4 1334 const char *p;
1da177e4 1335 p = table_lookup_model(c);
34048c9e 1336 if (p)
1da177e4
LT
1337 strcpy(c->x86_model_id, p);
1338 else
1339 /* Last resort... */
1340 sprintf(c->x86_model_id, "%02x/%02x",
54a20f8c 1341 c->x86, c->x86_model);
1da177e4
LT
1342 }
1343
102bbe3a
YL
1344#ifdef CONFIG_X86_64
1345 detect_ht(c);
1346#endif
1347
49d859d7 1348 x86_init_rdrand(c);
cbc82b17 1349 x86_init_cache_qos(c);
06976945 1350 setup_pku(c);
3e0c3737
YL
1351
1352 /*
6a6256f9 1353 * Clear/Set all flags overridden by options, need do it
3e0c3737
YL
1354 * before following smp all cpus cap AND.
1355 */
8bf1ebca 1356 apply_forced_caps(c);
3e0c3737 1357
1da177e4
LT
1358 /*
1359 * On SMP, boot_cpu_data holds the common feature set between
1360 * all CPUs; so make sure that we indicate which features are
1361 * common between the CPUs. The first time this routine gets
1362 * executed, c == &boot_cpu_data.
1363 */
34048c9e 1364 if (c != &boot_cpu_data) {
1da177e4 1365 /* AND the already accumulated flags with these */
9d31d35b 1366 for (i = 0; i < NCAPINTS; i++)
1da177e4 1367 boot_cpu_data.x86_capability[i] &= c->x86_capability[i];
65fc985b
BP
1368
1369 /* OR, i.e. replicate the bug flags */
1370 for (i = NCAPINTS; i < NCAPINTS + NBUGINTS; i++)
1371 c->x86_capability[i] |= boot_cpu_data.x86_capability[i];
1da177e4
LT
1372 }
1373
1374 /* Init Machine Check Exception if available. */
5e09954a 1375 mcheck_cpu_init(c);
30d432df
AK
1376
1377 select_idle_routine(c);
102bbe3a 1378
de2d9445 1379#ifdef CONFIG_NUMA
102bbe3a
YL
1380 numa_add_cpu(smp_processor_id());
1381#endif
a6c4e076 1382}
31ab269a 1383
8b6c0ab1
IM
1384/*
1385 * Set up the CPU state needed to execute SYSENTER/SYSEXIT instructions
1386 * on 32-bit kernels:
1387 */
cfda7bb9
AL
1388#ifdef CONFIG_X86_32
1389void enable_sep_cpu(void)
1390{
8b6c0ab1
IM
1391 struct tss_struct *tss;
1392 int cpu;
cfda7bb9 1393
b3edfda4
BP
1394 if (!boot_cpu_has(X86_FEATURE_SEP))
1395 return;
1396
8b6c0ab1 1397 cpu = get_cpu();
c482feef 1398 tss = &per_cpu(cpu_tss_rw, cpu);
8b6c0ab1 1399
8b6c0ab1 1400 /*
cf9328cc
AL
1401 * We cache MSR_IA32_SYSENTER_CS's value in the TSS's ss1 field --
1402 * see the big comment in struct x86_hw_tss's definition.
8b6c0ab1 1403 */
cfda7bb9
AL
1404
1405 tss->x86_tss.ss1 = __KERNEL_CS;
8b6c0ab1 1406 wrmsr(MSR_IA32_SYSENTER_CS, tss->x86_tss.ss1, 0);
4fe2d8b1 1407 wrmsr(MSR_IA32_SYSENTER_ESP, (unsigned long)(cpu_entry_stack(cpu) + 1), 0);
4c8cd0c5 1408 wrmsr(MSR_IA32_SYSENTER_EIP, (unsigned long)entry_SYSENTER_32, 0);
8b6c0ab1 1409
cfda7bb9
AL
1410 put_cpu();
1411}
e04d645f
GC
1412#endif
1413
a6c4e076
JF
1414void __init identify_boot_cpu(void)
1415{
1416 identify_cpu(&boot_cpu_data);
102bbe3a 1417#ifdef CONFIG_X86_32
a6c4e076 1418 sysenter_setup();
6fe940d6 1419 enable_sep_cpu();
102bbe3a 1420#endif
5b556332 1421 cpu_detect_tlb(&boot_cpu_data);
a6c4e076 1422}
3b520b23 1423
148f9bb8 1424void identify_secondary_cpu(struct cpuinfo_x86 *c)
a6c4e076
JF
1425{
1426 BUG_ON(c == &boot_cpu_data);
1427 identify_cpu(c);
102bbe3a 1428#ifdef CONFIG_X86_32
a6c4e076 1429 enable_sep_cpu();
102bbe3a 1430#endif
a6c4e076 1431 mtrr_ap_init();
9d85eb91 1432 validate_apic_and_package_id(c);
23b9eab9 1433 x86_spec_ctrl_setup_ap();
1da177e4
LT
1434}
1435
191679fd
AK
1436static __init int setup_noclflush(char *arg)
1437{
840d2830 1438 setup_clear_cpu_cap(X86_FEATURE_CLFLUSH);
da4aaa7d 1439 setup_clear_cpu_cap(X86_FEATURE_CLFLUSHOPT);
191679fd
AK
1440 return 1;
1441}
1442__setup("noclflush", setup_noclflush);
1443
148f9bb8 1444void print_cpu_info(struct cpuinfo_x86 *c)
1da177e4 1445{
02dde8b4 1446 const char *vendor = NULL;
1da177e4 1447
0f3fa48a 1448 if (c->x86_vendor < X86_VENDOR_NUM) {
1da177e4 1449 vendor = this_cpu->c_vendor;
0f3fa48a
IM
1450 } else {
1451 if (c->cpuid_level >= 0)
1452 vendor = c->x86_vendor_id;
1453 }
1da177e4 1454
bd32a8cf 1455 if (vendor && !strstr(c->x86_model_id, vendor))
1b74dde7 1456 pr_cont("%s ", vendor);
1da177e4 1457
9d31d35b 1458 if (c->x86_model_id[0])
1b74dde7 1459 pr_cont("%s", c->x86_model_id);
1da177e4 1460 else
1b74dde7 1461 pr_cont("%d86", c->x86);
1da177e4 1462
1b74dde7 1463 pr_cont(" (family: 0x%x, model: 0x%x", c->x86, c->x86_model);
924e101a 1464
dd7cc466
JZ
1465 if (c->x86_stepping || c->cpuid_level >= 0)
1466 pr_cont(", stepping: 0x%x)\n", c->x86_stepping);
1da177e4 1467 else
1b74dde7 1468 pr_cont(")\n");
1da177e4
LT
1469}
1470
0c2a3913
AK
1471/*
1472 * clearcpuid= was already parsed in fpu__init_parse_early_param.
1473 * But we need to keep a dummy __setup around otherwise it would
1474 * show up as an environment variable for init.
1475 */
1476static __init int setup_clearcpuid(char *arg)
ac72e788 1477{
ac72e788
AK
1478 return 1;
1479}
0c2a3913 1480__setup("clearcpuid=", setup_clearcpuid);
ac72e788 1481
d5494d4f 1482#ifdef CONFIG_X86_64
947e76cd 1483DEFINE_PER_CPU_FIRST(union irq_stack_union,
277d5b40 1484 irq_stack_union) __aligned(PAGE_SIZE) __visible;
0f3fa48a 1485
bdf977b3 1486/*
a7fcf28d
AL
1487 * The following percpu variables are hot. Align current_task to
1488 * cacheline size such that they fall in the same cacheline.
bdf977b3
TH
1489 */
1490DEFINE_PER_CPU(struct task_struct *, current_task) ____cacheline_aligned =
1491 &init_task;
1492EXPORT_PER_CPU_SYMBOL(current_task);
d5494d4f 1493
bdf977b3 1494DEFINE_PER_CPU(char *, irq_stack_ptr) =
4950d6d4 1495 init_per_cpu_var(irq_stack_union.irq_stack) + IRQ_STACK_SIZE;
bdf977b3 1496
277d5b40 1497DEFINE_PER_CPU(unsigned int, irq_count) __visible = -1;
d5494d4f 1498
c2daa3be
PZ
1499DEFINE_PER_CPU(int, __preempt_count) = INIT_PREEMPT_COUNT;
1500EXPORT_PER_CPU_SYMBOL(__preempt_count);
1501
d5494d4f
YL
1502/* May not be marked __init: used by software suspend */
1503void syscall_init(void)
1da177e4 1504{
3386bc8a
AL
1505 extern char _entry_trampoline[];
1506 extern char entry_SYSCALL_64_trampoline[];
1507
72f5e08d 1508 int cpu = smp_processor_id();
3386bc8a
AL
1509 unsigned long SYSCALL64_entry_trampoline =
1510 (unsigned long)get_cpu_entry_area(cpu)->entry_trampoline +
1511 (entry_SYSCALL_64_trampoline - _entry_trampoline);
72f5e08d 1512
31ac34ca 1513 wrmsr(MSR_STAR, 0, (__USER32_CS << 16) | __KERNEL_CS);
8d4b0678
TG
1514 if (static_cpu_has(X86_FEATURE_PTI))
1515 wrmsrl(MSR_LSTAR, SYSCALL64_entry_trampoline);
1516 else
1517 wrmsrl(MSR_LSTAR, (unsigned long)entry_SYSCALL_64);
d56fe4bf
IM
1518
1519#ifdef CONFIG_IA32_EMULATION
47edb651 1520 wrmsrl(MSR_CSTAR, (unsigned long)entry_SYSCALL_compat);
a76c7f46 1521 /*
487d1edb
DV
1522 * This only works on Intel CPUs.
1523 * On AMD CPUs these MSRs are 32-bit, CPU truncates MSR_IA32_SYSENTER_EIP.
1524 * This does not cause SYSENTER to jump to the wrong location, because
1525 * AMD doesn't allow SYSENTER in long mode (either 32- or 64-bit).
a76c7f46
DV
1526 */
1527 wrmsrl_safe(MSR_IA32_SYSENTER_CS, (u64)__KERNEL_CS);
4fe2d8b1 1528 wrmsrl_safe(MSR_IA32_SYSENTER_ESP, (unsigned long)(cpu_entry_stack(cpu) + 1));
4c8cd0c5 1529 wrmsrl_safe(MSR_IA32_SYSENTER_EIP, (u64)entry_SYSENTER_compat);
d56fe4bf 1530#else
47edb651 1531 wrmsrl(MSR_CSTAR, (unsigned long)ignore_sysret);
6b51311c 1532 wrmsrl_safe(MSR_IA32_SYSENTER_CS, (u64)GDT_ENTRY_INVALID_SEG);
d56fe4bf
IM
1533 wrmsrl_safe(MSR_IA32_SYSENTER_ESP, 0ULL);
1534 wrmsrl_safe(MSR_IA32_SYSENTER_EIP, 0ULL);
d5494d4f 1535#endif
03ae5768 1536
d5494d4f
YL
1537 /* Flags to clear on syscall */
1538 wrmsrl(MSR_SYSCALL_MASK,
63bcff2a 1539 X86_EFLAGS_TF|X86_EFLAGS_DF|X86_EFLAGS_IF|
8c7aa698 1540 X86_EFLAGS_IOPL|X86_EFLAGS_AC|X86_EFLAGS_NT);
1da177e4 1541}
62111195 1542
d5494d4f
YL
1543/*
1544 * Copies of the original ist values from the tss are only accessed during
1545 * debugging, no special alignment required.
1546 */
1547DEFINE_PER_CPU(struct orig_ist, orig_ist);
1548
228bdaa9 1549static DEFINE_PER_CPU(unsigned long, debug_stack_addr);
42181186 1550DEFINE_PER_CPU(int, debug_stack_usage);
228bdaa9
SR
1551
1552int is_debug_stack(unsigned long addr)
1553{
89cbc767
CL
1554 return __this_cpu_read(debug_stack_usage) ||
1555 (addr <= __this_cpu_read(debug_stack_addr) &&
1556 addr > (__this_cpu_read(debug_stack_addr) - DEBUG_STKSZ));
228bdaa9 1557}
0f46efeb 1558NOKPROBE_SYMBOL(is_debug_stack);
228bdaa9 1559
629f4f9d 1560DEFINE_PER_CPU(u32, debug_idt_ctr);
f8988175 1561
228bdaa9
SR
1562void debug_stack_set_zero(void)
1563{
629f4f9d
SA
1564 this_cpu_inc(debug_idt_ctr);
1565 load_current_idt();
228bdaa9 1566}
0f46efeb 1567NOKPROBE_SYMBOL(debug_stack_set_zero);
228bdaa9
SR
1568
1569void debug_stack_reset(void)
1570{
629f4f9d 1571 if (WARN_ON(!this_cpu_read(debug_idt_ctr)))
f8988175 1572 return;
629f4f9d
SA
1573 if (this_cpu_dec_return(debug_idt_ctr) == 0)
1574 load_current_idt();
228bdaa9 1575}
0f46efeb 1576NOKPROBE_SYMBOL(debug_stack_reset);
228bdaa9 1577
0f3fa48a 1578#else /* CONFIG_X86_64 */
d5494d4f 1579
bdf977b3
TH
1580DEFINE_PER_CPU(struct task_struct *, current_task) = &init_task;
1581EXPORT_PER_CPU_SYMBOL(current_task);
c2daa3be
PZ
1582DEFINE_PER_CPU(int, __preempt_count) = INIT_PREEMPT_COUNT;
1583EXPORT_PER_CPU_SYMBOL(__preempt_count);
bdf977b3 1584
a7fcf28d
AL
1585/*
1586 * On x86_32, vm86 modifies tss.sp0, so sp0 isn't a reliable way to find
1587 * the top of the kernel stack. Use an extra percpu variable to track the
1588 * top of the kernel stack directly.
1589 */
1590DEFINE_PER_CPU(unsigned long, cpu_current_top_of_stack) =
1591 (unsigned long)&init_thread_union + THREAD_SIZE;
1592EXPORT_PER_CPU_SYMBOL(cpu_current_top_of_stack);
1593
60a5317f 1594#ifdef CONFIG_CC_STACKPROTECTOR
53f82452 1595DEFINE_PER_CPU_ALIGNED(struct stack_canary, stack_canary);
60a5317f 1596#endif
d5494d4f 1597
0f3fa48a 1598#endif /* CONFIG_X86_64 */
c5413fbe 1599
9766cdbc
JSR
1600/*
1601 * Clear all 6 debug registers:
1602 */
1603static void clear_all_debug_regs(void)
1604{
1605 int i;
1606
1607 for (i = 0; i < 8; i++) {
1608 /* Ignore db4, db5 */
1609 if ((i == 4) || (i == 5))
1610 continue;
1611
1612 set_debugreg(0, i);
1613 }
1614}
c5413fbe 1615
0bb9fef9
JW
1616#ifdef CONFIG_KGDB
1617/*
1618 * Restore debug regs if using kgdbwait and you have a kernel debugger
1619 * connection established.
1620 */
1621static void dbg_restore_debug_regs(void)
1622{
1623 if (unlikely(kgdb_connected && arch_kgdb_ops.correct_hw_break))
1624 arch_kgdb_ops.correct_hw_break();
1625}
1626#else /* ! CONFIG_KGDB */
1627#define dbg_restore_debug_regs()
1628#endif /* ! CONFIG_KGDB */
1629
ce4b1b16
IM
1630static void wait_for_master_cpu(int cpu)
1631{
1632#ifdef CONFIG_SMP
1633 /*
1634 * wait for ACK from master CPU before continuing
1635 * with AP initialization
1636 */
1637 WARN_ON(cpumask_test_and_set_cpu(cpu, cpu_initialized_mask));
1638 while (!cpumask_test_cpu(cpu, cpu_callout_mask))
1639 cpu_relax();
1640#endif
1641}
1642
d2cbcc49
RR
1643/*
1644 * cpu_init() initializes state that is per-CPU. Some data is already
1645 * initialized (naturally) in the bootstrap process, such as the GDT
1646 * and IDT. We reload them nevertheless, this function acts as a
1647 * 'CPU state barrier', nothing should get across.
1ba76586 1648 * A lot of state is already set up in PDA init for 64 bit
d2cbcc49 1649 */
1ba76586 1650#ifdef CONFIG_X86_64
0f3fa48a 1651
148f9bb8 1652void cpu_init(void)
1ba76586 1653{
0fe1e009 1654 struct orig_ist *oist;
1ba76586 1655 struct task_struct *me;
0f3fa48a
IM
1656 struct tss_struct *t;
1657 unsigned long v;
fb59831b 1658 int cpu = raw_smp_processor_id();
1ba76586
YL
1659 int i;
1660
ce4b1b16
IM
1661 wait_for_master_cpu(cpu);
1662
1e02ce4c
AL
1663 /*
1664 * Initialize the CR4 shadow before doing anything that could
1665 * try to read it.
1666 */
1667 cr4_init_shadow();
1668
777284b6
BP
1669 if (cpu)
1670 load_ucode_ap();
e6ebf5de 1671
c482feef 1672 t = &per_cpu(cpu_tss_rw, cpu);
0fe1e009 1673 oist = &per_cpu(orig_ist, cpu);
0f3fa48a 1674
e7a22c1e 1675#ifdef CONFIG_NUMA
27fd185f 1676 if (this_cpu_read(numa_node) == 0 &&
e534c7c5
LS
1677 early_cpu_to_node(cpu) != NUMA_NO_NODE)
1678 set_numa_node(early_cpu_to_node(cpu));
e7a22c1e 1679#endif
1ba76586
YL
1680
1681 me = current;
1682
2eaad1fd 1683 pr_debug("Initializing CPU#%d\n", cpu);
1ba76586 1684
375074cc 1685 cr4_clear_bits(X86_CR4_VME|X86_CR4_PVI|X86_CR4_TSD|X86_CR4_DE);
1ba76586
YL
1686
1687 /*
1688 * Initialize the per-CPU GDT with the boot GDT,
1689 * and set up the GDT descriptor:
1690 */
1691
552be871 1692 switch_to_new_gdt(cpu);
2697fbd5
BG
1693 loadsegment(fs, 0);
1694
cf910e83 1695 load_current_idt();
1ba76586
YL
1696
1697 memset(me->thread.tls_array, 0, GDT_ENTRY_TLS_ENTRIES * 8);
1698 syscall_init();
1699
1700 wrmsrl(MSR_FS_BASE, 0);
1701 wrmsrl(MSR_KERNEL_GS_BASE, 0);
1702 barrier();
1703
4763ed4d 1704 x86_configure_nx();
659006bf 1705 x2apic_setup();
1ba76586
YL
1706
1707 /*
1708 * set up and load the per-CPU TSS
1709 */
0fe1e009 1710 if (!oist->ist[0]) {
40e7f949 1711 char *estacks = get_cpu_entry_area(cpu)->exception_stacks;
0f3fa48a 1712
1ba76586 1713 for (v = 0; v < N_EXCEPTION_STACKS; v++) {
0f3fa48a 1714 estacks += exception_stack_sizes[v];
0fe1e009 1715 oist->ist[v] = t->x86_tss.ist[v] =
1ba76586 1716 (unsigned long)estacks;
228bdaa9
SR
1717 if (v == DEBUG_STACK-1)
1718 per_cpu(debug_stack_addr, cpu) = (unsigned long)estacks;
1ba76586
YL
1719 }
1720 }
1721
7fb983b4 1722 t->x86_tss.io_bitmap_base = IO_BITMAP_OFFSET;
0f3fa48a 1723
1ba76586
YL
1724 /*
1725 * <= is required because the CPU will access up to
1726 * 8 bits beyond the end of the IO permission bitmap.
1727 */
1728 for (i = 0; i <= IO_BITMAP_LONGS; i++)
1729 t->io_bitmap[i] = ~0UL;
1730
f1f10076 1731 mmgrab(&init_mm);
1ba76586 1732 me->active_mm = &init_mm;
8c5dfd25 1733 BUG_ON(me->mm);
72c0098d 1734 initialize_tlbstate_and_flush();
1ba76586
YL
1735 enter_lazy_tlb(&init_mm, me);
1736
20bb8344 1737 /*
7f2590a1
AL
1738 * Initialize the TSS. sp0 points to the entry trampoline stack
1739 * regardless of what task is running.
20bb8344 1740 */
72f5e08d 1741 set_tss_desc(cpu, &get_cpu_entry_area(cpu)->tss.x86_tss);
1ba76586 1742 load_TR_desc();
4fe2d8b1 1743 load_sp0((unsigned long)(cpu_entry_stack(cpu) + 1));
20bb8344 1744
37868fe1 1745 load_mm_ldt(&init_mm);
1ba76586 1746
0bb9fef9
JW
1747 clear_all_debug_regs();
1748 dbg_restore_debug_regs();
1ba76586 1749
21c4cd10 1750 fpu__init_cpu();
1ba76586 1751
1ba76586
YL
1752 if (is_uv_system())
1753 uv_cpu_init();
69218e47 1754
69218e47 1755 load_fixmap_gdt(cpu);
1ba76586
YL
1756}
1757
1758#else
1759
148f9bb8 1760void cpu_init(void)
9ee79a3d 1761{
d2cbcc49
RR
1762 int cpu = smp_processor_id();
1763 struct task_struct *curr = current;
c482feef 1764 struct tss_struct *t = &per_cpu(cpu_tss_rw, cpu);
62111195 1765
ce4b1b16 1766 wait_for_master_cpu(cpu);
e6ebf5de 1767
5b2bdbc8
SR
1768 /*
1769 * Initialize the CR4 shadow before doing anything that could
1770 * try to read it.
1771 */
1772 cr4_init_shadow();
1773
ce4b1b16 1774 show_ucode_info_early();
62111195 1775
1b74dde7 1776 pr_info("Initializing CPU#%d\n", cpu);
62111195 1777
362f924b 1778 if (cpu_feature_enabled(X86_FEATURE_VME) ||
59e21e3d 1779 boot_cpu_has(X86_FEATURE_TSC) ||
362f924b 1780 boot_cpu_has(X86_FEATURE_DE))
375074cc 1781 cr4_clear_bits(X86_CR4_VME|X86_CR4_PVI|X86_CR4_TSD|X86_CR4_DE);
62111195 1782
cf910e83 1783 load_current_idt();
552be871 1784 switch_to_new_gdt(cpu);
1da177e4 1785
1da177e4
LT
1786 /*
1787 * Set up and load the per-CPU TSS and LDT
1788 */
f1f10076 1789 mmgrab(&init_mm);
62111195 1790 curr->active_mm = &init_mm;
8c5dfd25 1791 BUG_ON(curr->mm);
72c0098d 1792 initialize_tlbstate_and_flush();
62111195 1793 enter_lazy_tlb(&init_mm, curr);
1da177e4 1794
20bb8344 1795 /*
e62c62f9
JR
1796 * Initialize the TSS. sp0 points to the entry trampoline stack
1797 * regardless of what task is running.
20bb8344 1798 */
72f5e08d 1799 set_tss_desc(cpu, &get_cpu_entry_area(cpu)->tss.x86_tss);
1da177e4 1800 load_TR_desc();
e62c62f9 1801 load_sp0((unsigned long)(cpu_entry_stack(cpu) + 1));
20bb8344 1802
37868fe1 1803 load_mm_ldt(&init_mm);
1da177e4 1804
7fb983b4 1805 t->x86_tss.io_bitmap_base = IO_BITMAP_OFFSET;
f9a196b8 1806
22c4e308 1807#ifdef CONFIG_DOUBLEFAULT
1da177e4
LT
1808 /* Set up doublefault TSS pointer in the GDT */
1809 __set_tss_desc(cpu, GDT_ENTRY_DOUBLEFAULT_TSS, &doublefault_tss);
22c4e308 1810#endif
1da177e4 1811
9766cdbc 1812 clear_all_debug_regs();
0bb9fef9 1813 dbg_restore_debug_regs();
1da177e4 1814
21c4cd10 1815 fpu__init_cpu();
69218e47 1816
69218e47 1817 load_fixmap_gdt(cpu);
1da177e4 1818}
1ba76586 1819#endif
5700f743 1820
b51ef52d
LA
1821static void bsp_resume(void)
1822{
1823 if (this_cpu->c_bsp_resume)
1824 this_cpu->c_bsp_resume(&boot_cpu_data);
1825}
1826
1827static struct syscore_ops cpu_syscore_ops = {
1828 .resume = bsp_resume,
1829};
1830
1831static int __init init_cpu_syscore(void)
1832{
1833 register_syscore_ops(&cpu_syscore_ops);
1834 return 0;
1835}
1836core_initcall(init_cpu_syscore);
192f3c3b
BP
1837
1838/*
1839 * The microcode loader calls this upon late microcode load to recheck features,
1840 * only when microcode has been updated. Caller holds microcode_mutex and CPU
1841 * hotplug lock.
1842 */
1843void microcode_check(void)
1844{
6b697cd8
BP
1845 struct cpuinfo_x86 info;
1846
192f3c3b 1847 perf_check_microcode();
6b697cd8
BP
1848
1849 /* Reload CPUID max function as it might've changed. */
1850 info.cpuid_level = cpuid_eax(0);
1851
1852 /*
1853 * Copy all capability leafs to pick up the synthetic ones so that
1854 * memcmp() below doesn't fail on that. The ones coming from CPUID will
1855 * get overwritten in get_cpu_cap().
1856 */
1857 memcpy(&info.x86_capability, &boot_cpu_data.x86_capability, sizeof(info.x86_capability));
1858
1859 get_cpu_cap(&info);
1860
1861 if (!memcmp(&info.x86_capability, &boot_cpu_data.x86_capability, sizeof(info.x86_capability)))
1862 return;
1863
1864 pr_warn("x86/CPU: CPU features have changed after loading microcode, but might not take effect.\n");
1865 pr_warn("x86/CPU: Please consider either early loading through initrd/built-in or a potential BIOS update.\n");
192f3c3b 1866}