]> git.proxmox.com Git - mirror_ubuntu-bionic-kernel.git/blame - drivers/gpu/drm/i915/intel_drv.h
drm/i915: duplicate intel_enable_pll into i9xx and vlv versions
[mirror_ubuntu-bionic-kernel.git] / drivers / gpu / drm / i915 / intel_drv.h
CommitLineData
79e53945
JB
1/*
2 * Copyright (c) 2006 Dave Airlie <airlied@linux.ie>
3 * Copyright (c) 2007-2008 Intel Corporation
4 * Jesse Barnes <jesse.barnes@intel.com>
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice (including the next
14 * paragraph) shall be included in all copies or substantial portions of the
15 * Software.
16 *
17 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
18 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
19 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
20 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
21 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
22 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
23 * IN THE SOFTWARE.
24 */
25#ifndef __INTEL_DRV_H__
26#define __INTEL_DRV_H__
27
28#include <linux/i2c.h>
760285e7 29#include <drm/i915_drm.h>
80824003 30#include "i915_drv.h"
760285e7
DH
31#include <drm/drm_crtc.h>
32#include <drm/drm_crtc_helper.h>
33#include <drm/drm_fb_helper.h>
612a9aab 34#include <drm/drm_dp_helper.h>
913d8d11 35
1d5bfac9
DV
36/**
37 * _wait_for - magic (register) wait macro
38 *
39 * Does the right thing for modeset paths when run under kdgb or similar atomic
40 * contexts. Note that it's important that we check the condition again after
41 * having timed out, since the timeout could be due to preemption or similar and
42 * we've never had a chance to check the condition before the timeout.
43 */
481b6af3 44#define _wait_for(COND, MS, W) ({ \
1d5bfac9 45 unsigned long timeout__ = jiffies + msecs_to_jiffies(MS) + 1; \
913d8d11 46 int ret__ = 0; \
0206e353 47 while (!(COND)) { \
913d8d11 48 if (time_after(jiffies, timeout__)) { \
1d5bfac9
DV
49 if (!(COND)) \
50 ret__ = -ETIMEDOUT; \
913d8d11
CW
51 break; \
52 } \
0cc2764c
BW
53 if (W && drm_can_sleep()) { \
54 msleep(W); \
55 } else { \
56 cpu_relax(); \
57 } \
913d8d11
CW
58 } \
59 ret__; \
60})
61
481b6af3
CW
62#define wait_for(COND, MS) _wait_for(COND, MS, 1)
63#define wait_for_atomic(COND, MS) _wait_for(COND, MS, 0)
6effa33b
DV
64#define wait_for_atomic_us(COND, US) _wait_for((COND), \
65 DIV_ROUND_UP((US), 1000), 0)
481b6af3 66
021357ac
CW
67#define KHz(x) (1000*x)
68#define MHz(x) KHz(1000*x)
69
79e53945
JB
70/*
71 * Display related stuff
72 */
73
74/* store information about an Ixxx DVO */
75/* The i830->i865 use multiple DVOs with multiple i2cs */
76/* the i915, i945 have a single sDVO i2c bus - which is different */
77#define MAX_OUTPUTS 6
78/* maximum connectors per crtcs in the mode set */
79#define INTELFB_CONN_LIMIT 4
80
81#define INTEL_I2C_BUS_DVO 1
82#define INTEL_I2C_BUS_SDVO 2
83
84/* these are outputs from the chip - integrated only
85 external chips are via DVO or SDVO output */
86#define INTEL_OUTPUT_UNUSED 0
87#define INTEL_OUTPUT_ANALOG 1
88#define INTEL_OUTPUT_DVO 2
89#define INTEL_OUTPUT_SDVO 3
90#define INTEL_OUTPUT_LVDS 4
91#define INTEL_OUTPUT_TVOUT 5
7d57382e 92#define INTEL_OUTPUT_HDMI 6
a4fc5ed6 93#define INTEL_OUTPUT_DISPLAYPORT 7
32f9d658 94#define INTEL_OUTPUT_EDP 8
00c09d70 95#define INTEL_OUTPUT_UNKNOWN 9
79e53945
JB
96
97#define INTEL_DVO_CHIP_NONE 0
98#define INTEL_DVO_CHIP_LVDS 1
99#define INTEL_DVO_CHIP_TMDS 2
100#define INTEL_DVO_CHIP_TVOUT 4
101
79e53945
JB
102struct intel_framebuffer {
103 struct drm_framebuffer base;
05394f39 104 struct drm_i915_gem_object *obj;
79e53945
JB
105};
106
37811fcc
CW
107struct intel_fbdev {
108 struct drm_fb_helper helper;
109 struct intel_framebuffer ifb;
110 struct list_head fbdev_list;
111 struct drm_display_mode *our_mode;
112};
79e53945 113
21d40d37 114struct intel_encoder {
4ef69c7a 115 struct drm_encoder base;
9a935856
DV
116 /*
117 * The new crtc this encoder will be driven from. Only differs from
118 * base->crtc while a modeset is in progress.
119 */
120 struct intel_crtc *new_crtc;
121
79e53945 122 int type;
66a9278e
DV
123 /*
124 * Intel hw has only one MUX where encoders could be clone, hence a
125 * simple flag is enough to compute the possible_clones mask.
126 */
127 bool cloneable;
5ab432ef 128 bool connectors_active;
21d40d37 129 void (*hot_plug)(struct intel_encoder *);
7ae89233
DV
130 bool (*compute_config)(struct intel_encoder *,
131 struct intel_crtc_config *);
dafd226c 132 void (*pre_pll_enable)(struct intel_encoder *);
bf49ec8c 133 void (*pre_enable)(struct intel_encoder *);
ef9c3aee 134 void (*enable)(struct intel_encoder *);
6cc5f341 135 void (*mode_set)(struct intel_encoder *intel_encoder);
ef9c3aee 136 void (*disable)(struct intel_encoder *);
bf49ec8c 137 void (*post_disable)(struct intel_encoder *);
f0947c37
DV
138 /* Read out the current hw state of this connector, returning true if
139 * the encoder is active. If the encoder is enabled it also set the pipe
140 * it is connected to in the pipe parameter. */
141 bool (*get_hw_state)(struct intel_encoder *, enum pipe *pipe);
045ac3b5 142 /* Reconstructs the equivalent mode flags for the current hardware
fdafa9e2 143 * state. This must be called _after_ display->get_pipe_config has
63000ef6
XZ
144 * pre-filled the pipe config. Note that intel_encoder->base.crtc must
145 * be set correctly before calling this function. */
045ac3b5
JB
146 void (*get_config)(struct intel_encoder *,
147 struct intel_crtc_config *pipe_config);
f8aed700 148 int crtc_mask;
1d843f9d 149 enum hpd_pin hpd_pin;
79e53945
JB
150};
151
1d508706 152struct intel_panel {
dd06f90e 153 struct drm_display_mode *fixed_mode;
4d891523 154 int fitting_mode;
1d508706
JN
155};
156
5daa55eb
ZW
157struct intel_connector {
158 struct drm_connector base;
9a935856
DV
159 /*
160 * The fixed encoder this connector is connected to.
161 */
df0e9248 162 struct intel_encoder *encoder;
9a935856
DV
163
164 /*
165 * The new encoder this connector will be driven. Only differs from
166 * encoder while a modeset is in progress.
167 */
168 struct intel_encoder *new_encoder;
169
f0947c37
DV
170 /* Reads out the current hw, returning true if the connector is enabled
171 * and active (i.e. dpms ON state). */
172 bool (*get_hw_state)(struct intel_connector *);
1d508706
JN
173
174 /* Panel info for eDP and LVDS */
175 struct intel_panel panel;
9cd300e0
JN
176
177 /* Cached EDID for eDP and LVDS. May hold ERR_PTR for invalid EDID. */
178 struct edid *edid;
821450c6
EE
179
180 /* since POLL and HPD connectors may use the same HPD line keep the native
181 state of connector->polled in case hotplug storm detection changes it */
182 u8 polled;
5daa55eb
ZW
183};
184
80ad9206
VS
185typedef struct dpll {
186 /* given values */
187 int n;
188 int m1, m2;
189 int p1, p2;
190 /* derived values */
191 int dot;
192 int vco;
193 int m;
194 int p;
195} intel_clock_t;
196
b8cecdf5 197struct intel_crtc_config {
bb760063
DV
198 /**
199 * quirks - bitfield with hw state readout quirks
200 *
201 * For various reasons the hw state readout code might not be able to
202 * completely faithfully read out the current state. These cases are
203 * tracked with quirk flags so that fastboot and state checker can act
204 * accordingly.
205 */
206#define PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS (1<<0) /* unreliable sync mode.flags */
207 unsigned long quirks;
208
b8cecdf5
DV
209 struct drm_display_mode requested_mode;
210 struct drm_display_mode adjusted_mode;
7ae89233
DV
211 /* This flag must be set by the encoder's compute_config callback if it
212 * changes the crtc timings in the mode to prevent the crtc fixup from
213 * overwriting them. Currently only lvds needs that. */
214 bool timings_set;
5bfe2ac0
DV
215 /* Whether to set up the PCH/FDI. Note that we never allow sharing
216 * between pch encoders and cpu encoders. */
217 bool has_pch_encoder;
50f3b016 218
3b117c8f
DV
219 /* CPU Transcoder for the pipe. Currently this can only differ from the
220 * pipe on Haswell (where we have a special eDP transcoder). */
221 enum transcoder cpu_transcoder;
222
50f3b016
DV
223 /*
224 * Use reduced/limited/broadcast rbg range, compressing from the full
225 * range fed into the crtcs.
226 */
227 bool limited_color_range;
228
03afc4a2
DV
229 /* DP has a bunch of special case unfortunately, so mark the pipe
230 * accordingly. */
231 bool has_dp_encoder;
d8b32247
DV
232
233 /*
234 * Enable dithering, used when the selected pipe bpp doesn't match the
235 * plane bpp.
236 */
965e0c48 237 bool dither;
f47709a9
DV
238
239 /* Controls for the clock computation, to override various stages. */
240 bool clock_set;
241
09ede541
DV
242 /* SDVO TV has a bunch of special case. To make multifunction encoders
243 * work correctly, we need to track this at runtime.*/
244 bool sdvo_tv_clock;
245
e29c22c0
DV
246 /*
247 * crtc bandwidth limit, don't increase pipe bpp or clock if not really
248 * required. This is set in the 2nd loop of calling encoder's
249 * ->compute_config if the first pick doesn't work out.
250 */
251 bool bw_constrained;
252
f47709a9
DV
253 /* Settings for the intel dpll used on pretty much everything but
254 * haswell. */
80ad9206 255 struct dpll dpll;
f47709a9 256
a43f6e0f
DV
257 /* Selected dpll when shared or DPLL_ID_PRIVATE. */
258 enum intel_dpll_id shared_dpll;
259
66e985c0
DV
260 /* Actual register state of the dpll, for shared dpll cross-checking. */
261 struct intel_dpll_hw_state dpll_hw_state;
262
965e0c48 263 int pipe_bpp;
6cf86a5e 264 struct intel_link_m_n dp_m_n;
ff9a6750
DV
265
266 /*
267 * Frequence the dpll for the port should run at. Differs from the
268 * adjusted dotclock e.g. for DP or 12bpc hdmi mode.
df92b1e6 269 */
ff9a6750
DV
270 int port_clock;
271
6cc5f341
DV
272 /* Used by SDVO (and if we ever fix it, HDMI). */
273 unsigned pixel_multiplier;
2dd24552
JB
274
275 /* Panel fitter controls for gen2-gen4 + VLV */
b074cec8
JB
276 struct {
277 u32 control;
278 u32 pgm_ratios;
68fc8742 279 u32 lvds_border_bits;
b074cec8
JB
280 } gmch_pfit;
281
282 /* Panel fitter placement and size for Ironlake+ */
283 struct {
284 u32 pos;
285 u32 size;
286 } pch_pfit;
33d29b14 287
ca3a0ff8 288 /* FDI configuration, only valid if has_pch_encoder is set. */
33d29b14 289 int fdi_lanes;
ca3a0ff8 290 struct intel_link_m_n fdi_m_n;
42db64ef
PZ
291
292 bool ips_enabled;
b8cecdf5
DV
293};
294
79e53945
JB
295struct intel_crtc {
296 struct drm_crtc base;
80824003
JB
297 enum pipe pipe;
298 enum plane plane;
79e53945 299 u8 lut_r[256], lut_g[256], lut_b[256];
08a48469
DV
300 /*
301 * Whether the crtc and the connected output pipeline is active. Implies
302 * that crtc->enabled is set, i.e. the current mode configuration has
303 * some outputs connected to this crtc.
08a48469
DV
304 */
305 bool active;
7b9f35a6 306 bool eld_vld;
93314b5b 307 bool primary_disabled; /* is the crtc obscured by a plane? */
652c393a 308 bool lowfreq_avail;
02e792fb 309 struct intel_overlay *overlay;
6b95a207 310 struct intel_unpin_work *unpin_work;
cda4b7d3 311
b4a98e57
CW
312 atomic_t unpin_work_count;
313
e506a0c6
DV
314 /* Display surface base address adjustement for pageflips. Note that on
315 * gen4+ this only adjusts up to a tile, offsets within a tile are
316 * handled in the hw itself (with the TILEOFF register). */
317 unsigned long dspaddr_offset;
318
05394f39 319 struct drm_i915_gem_object *cursor_bo;
cda4b7d3
CW
320 uint32_t cursor_addr;
321 int16_t cursor_x, cursor_y;
322 int16_t cursor_width, cursor_height;
6b383a7f 323 bool cursor_visible;
4b645f14 324
b8cecdf5
DV
325 struct intel_crtc_config config;
326
6441ab5f 327 uint32_t ddi_pll_sel;
10d83730
VS
328
329 /* reset counter value when the last flip was submitted */
330 unsigned int reset_counter;
8664281b
PZ
331
332 /* Access to these should be protected by dev_priv->irq_lock. */
333 bool cpu_fifo_underrun_disabled;
334 bool pch_fifo_underrun_disabled;
79e53945
JB
335};
336
b840d907
JB
337struct intel_plane {
338 struct drm_plane base;
7f1f3851 339 int plane;
b840d907
JB
340 enum pipe pipe;
341 struct drm_i915_gem_object *obj;
2d354c34 342 bool can_scale;
b840d907
JB
343 int max_downscale;
344 u32 lut_r[1024], lut_g[1024], lut_b[1024];
5e1bac2f
JB
345 int crtc_x, crtc_y;
346 unsigned int crtc_w, crtc_h;
347 uint32_t src_x, src_y;
348 uint32_t src_w, src_h;
526682e9
PZ
349
350 /* Since we need to change the watermarks before/after
351 * enabling/disabling the planes, we need to store the parameters here
352 * as the other pieces of the struct may not reflect the values we want
353 * for the watermark calculations. Currently only Haswell uses this.
354 */
355 struct {
356 bool enable;
357 uint8_t bytes_per_pixel;
358 uint32_t horiz_pixels;
359 } wm;
360
b840d907
JB
361 void (*update_plane)(struct drm_plane *plane,
362 struct drm_framebuffer *fb,
363 struct drm_i915_gem_object *obj,
364 int crtc_x, int crtc_y,
365 unsigned int crtc_w, unsigned int crtc_h,
366 uint32_t x, uint32_t y,
367 uint32_t src_w, uint32_t src_h);
368 void (*disable_plane)(struct drm_plane *plane);
8ea30864
JB
369 int (*update_colorkey)(struct drm_plane *plane,
370 struct drm_intel_sprite_colorkey *key);
371 void (*get_colorkey)(struct drm_plane *plane,
372 struct drm_intel_sprite_colorkey *key);
b840d907
JB
373};
374
b445e3b0
ED
375struct intel_watermark_params {
376 unsigned long fifo_size;
377 unsigned long max_wm;
378 unsigned long default_wm;
379 unsigned long guard_size;
380 unsigned long cacheline_size;
381};
382
383struct cxsr_latency {
384 int is_desktop;
385 int is_ddr3;
386 unsigned long fsb_freq;
387 unsigned long mem_freq;
388 unsigned long display_sr;
389 unsigned long display_hpll_disable;
390 unsigned long cursor_sr;
391 unsigned long cursor_hpll_disable;
392};
393
79e53945 394#define to_intel_crtc(x) container_of(x, struct intel_crtc, base)
5daa55eb 395#define to_intel_connector(x) container_of(x, struct intel_connector, base)
4ef69c7a 396#define to_intel_encoder(x) container_of(x, struct intel_encoder, base)
79e53945 397#define to_intel_framebuffer(x) container_of(x, struct intel_framebuffer, base)
b840d907 398#define to_intel_plane(x) container_of(x, struct intel_plane, base)
79e53945 399
45187ace
JB
400#define DIP_HEADER_SIZE 5
401
3c17fe4b
DH
402#define DIP_TYPE_AVI 0x82
403#define DIP_VERSION_AVI 0x2
404#define DIP_LEN_AVI 13
c846b619
PZ
405#define DIP_AVI_PR_1 0
406#define DIP_AVI_PR_2 1
abedc077
VS
407#define DIP_AVI_RGB_QUANT_RANGE_DEFAULT (0 << 2)
408#define DIP_AVI_RGB_QUANT_RANGE_LIMITED (1 << 2)
409#define DIP_AVI_RGB_QUANT_RANGE_FULL (2 << 2)
3c17fe4b 410
26005210 411#define DIP_TYPE_SPD 0x83
c0864cb3
JB
412#define DIP_VERSION_SPD 0x1
413#define DIP_LEN_SPD 25
414#define DIP_SPD_UNKNOWN 0
415#define DIP_SPD_DSTB 0x1
416#define DIP_SPD_DVDP 0x2
417#define DIP_SPD_DVHS 0x3
418#define DIP_SPD_HDDVR 0x4
419#define DIP_SPD_DVC 0x5
420#define DIP_SPD_DSC 0x6
421#define DIP_SPD_VCD 0x7
422#define DIP_SPD_GAME 0x8
423#define DIP_SPD_PC 0x9
424#define DIP_SPD_BD 0xa
425#define DIP_SPD_SCD 0xb
426
3c17fe4b
DH
427struct dip_infoframe {
428 uint8_t type; /* HB0 */
429 uint8_t ver; /* HB1 */
430 uint8_t len; /* HB2 - body len, not including checksum */
431 uint8_t ecc; /* Header ECC */
432 uint8_t checksum; /* PB0 */
433 union {
434 struct {
435 /* PB1 - Y 6:5, A 4:4, B 3:2, S 1:0 */
436 uint8_t Y_A_B_S;
437 /* PB2 - C 7:6, M 5:4, R 3:0 */
438 uint8_t C_M_R;
439 /* PB3 - ITC 7:7, EC 6:4, Q 3:2, SC 1:0 */
440 uint8_t ITC_EC_Q_SC;
441 /* PB4 - VIC 6:0 */
442 uint8_t VIC;
0aa534df
PZ
443 /* PB5 - YQ 7:6, CN 5:4, PR 3:0 */
444 uint8_t YQ_CN_PR;
3c17fe4b
DH
445 /* PB6 to PB13 */
446 uint16_t top_bar_end;
447 uint16_t bottom_bar_start;
448 uint16_t left_bar_end;
449 uint16_t right_bar_start;
81014b9d 450 } __attribute__ ((packed)) avi;
c0864cb3
JB
451 struct {
452 uint8_t vn[8];
453 uint8_t pd[16];
454 uint8_t sdi;
81014b9d 455 } __attribute__ ((packed)) spd;
3c17fe4b
DH
456 uint8_t payload[27];
457 } __attribute__ ((packed)) body;
458} __attribute__((packed));
459
f5bbfca3 460struct intel_hdmi {
b242b7f7 461 u32 hdmi_reg;
f5bbfca3 462 int ddc_bus;
f5bbfca3 463 uint32_t color_range;
55bc60db 464 bool color_range_auto;
f5bbfca3
ED
465 bool has_hdmi_sink;
466 bool has_audio;
467 enum hdmi_force_audio force_audio;
abedc077 468 bool rgb_quant_range_selectable;
f5bbfca3
ED
469 void (*write_infoframe)(struct drm_encoder *encoder,
470 struct dip_infoframe *frame);
687f4d06
PZ
471 void (*set_infoframes)(struct drm_encoder *encoder,
472 struct drm_display_mode *adjusted_mode);
f5bbfca3
ED
473};
474
b091cd92 475#define DP_MAX_DOWNSTREAM_PORTS 0x10
54d63ca6
SK
476#define DP_LINK_CONFIGURATION_SIZE 9
477
478struct intel_dp {
54d63ca6 479 uint32_t output_reg;
9ed35ab1 480 uint32_t aux_ch_ctl_reg;
54d63ca6
SK
481 uint32_t DP;
482 uint8_t link_configuration[DP_LINK_CONFIGURATION_SIZE];
483 bool has_audio;
484 enum hdmi_force_audio force_audio;
485 uint32_t color_range;
55bc60db 486 bool color_range_auto;
54d63ca6
SK
487 uint8_t link_bw;
488 uint8_t lane_count;
489 uint8_t dpcd[DP_RECEIVER_CAP_SIZE];
b091cd92 490 uint8_t downstream_ports[DP_MAX_DOWNSTREAM_PORTS];
54d63ca6
SK
491 struct i2c_adapter adapter;
492 struct i2c_algo_dp_aux_data algo;
54d63ca6
SK
493 uint8_t train_set[4];
494 int panel_power_up_delay;
495 int panel_power_down_delay;
496 int panel_power_cycle_delay;
497 int backlight_on_delay;
498 int backlight_off_delay;
54d63ca6
SK
499 struct delayed_work panel_vdd_work;
500 bool want_panel_vdd;
dd06f90e 501 struct intel_connector *attached_connector;
54d63ca6
SK
502};
503
da63a9f2
PZ
504struct intel_digital_port {
505 struct intel_encoder base;
174edf1f 506 enum port port;
876a8cdf 507 u32 port_reversal;
da63a9f2
PZ
508 struct intel_dp dp;
509 struct intel_hdmi hdmi;
510};
511
89b667f8
JB
512static inline int
513vlv_dport_to_channel(struct intel_digital_port *dport)
514{
515 switch (dport->port) {
516 case PORT_B:
517 return 0;
518 case PORT_C:
519 return 1;
520 default:
521 BUG();
522 }
523}
524
f875c15a
CW
525static inline struct drm_crtc *
526intel_get_crtc_for_pipe(struct drm_device *dev, int pipe)
527{
528 struct drm_i915_private *dev_priv = dev->dev_private;
529 return dev_priv->pipe_to_crtc_mapping[pipe];
530}
531
417ae147
CW
532static inline struct drm_crtc *
533intel_get_crtc_for_plane(struct drm_device *dev, int plane)
534{
535 struct drm_i915_private *dev_priv = dev->dev_private;
536 return dev_priv->plane_to_crtc_mapping[plane];
537}
538
4e5359cd
SF
539struct intel_unpin_work {
540 struct work_struct work;
b4a98e57 541 struct drm_crtc *crtc;
05394f39
CW
542 struct drm_i915_gem_object *old_fb_obj;
543 struct drm_i915_gem_object *pending_flip_obj;
4e5359cd 544 struct drm_pending_vblank_event *event;
e7d841ca
CW
545 atomic_t pending;
546#define INTEL_FLIP_INACTIVE 0
547#define INTEL_FLIP_PENDING 1
548#define INTEL_FLIP_COMPLETE 2
4e5359cd
SF
549 bool enable_stall_check;
550};
551
1630fe75
CW
552struct intel_fbc_work {
553 struct delayed_work work;
554 struct drm_crtc *crtc;
555 struct drm_framebuffer *fb;
556 int interval;
557};
558
d2acd215
DV
559int intel_pch_rawclk(struct drm_device *dev);
560
4eab8136
JN
561int intel_connector_update_modes(struct drm_connector *connector,
562 struct edid *edid);
335af9a2 563int intel_ddc_get_modes(struct drm_connector *c, struct i2c_adapter *adapter);
f0217c42 564
3f43c48d 565extern void intel_attach_force_audio_property(struct drm_connector *connector);
e953fd7b
CW
566extern void intel_attach_broadcast_rgb_property(struct drm_connector *connector);
567
8664281b 568extern bool intel_pipe_has_type(struct drm_crtc *crtc, int type);
79e53945 569extern void intel_crt_init(struct drm_device *dev);
08d644ad 570extern void intel_hdmi_init(struct drm_device *dev,
b242b7f7 571 int hdmi_reg, enum port port);
00c09d70
PZ
572extern void intel_hdmi_init_connector(struct intel_digital_port *intel_dig_port,
573 struct intel_connector *intel_connector);
f5bbfca3 574extern struct intel_hdmi *enc_to_intel_hdmi(struct drm_encoder *encoder);
5bfe2ac0
DV
575extern bool intel_hdmi_compute_config(struct intel_encoder *encoder,
576 struct intel_crtc_config *pipe_config);
f5bbfca3 577extern void intel_dip_infoframe_csum(struct dip_infoframe *avi_if);
eef4eacb
DV
578extern bool intel_sdvo_init(struct drm_device *dev, uint32_t sdvo_reg,
579 bool is_sdvob);
79e53945
JB
580extern void intel_dvo_init(struct drm_device *dev);
581extern void intel_tv_init(struct drm_device *dev);
f047e395 582extern void intel_mark_busy(struct drm_device *dev);
c65355bb
CW
583extern void intel_mark_fb_busy(struct drm_i915_gem_object *obj,
584 struct intel_ring_buffer *ring);
725a5b54 585extern void intel_mark_idle(struct drm_device *dev);
c9093354 586extern void intel_lvds_init(struct drm_device *dev);
1974cad0 587extern bool intel_is_dual_link_lvds(struct drm_device *dev);
ab9d7c30
PZ
588extern void intel_dp_init(struct drm_device *dev, int output_reg,
589 enum port port);
16c25533 590extern bool intel_dp_init_connector(struct intel_digital_port *intel_dig_port,
00c09d70 591 struct intel_connector *intel_connector);
247d89f6 592extern void intel_dp_init_link_config(struct intel_dp *intel_dp);
c19b0669
PZ
593extern void intel_dp_start_link_train(struct intel_dp *intel_dp);
594extern void intel_dp_complete_link_train(struct intel_dp *intel_dp);
3ab9c637 595extern void intel_dp_stop_link_train(struct intel_dp *intel_dp);
c19b0669 596extern void intel_dp_sink_dpms(struct intel_dp *intel_dp, int mode);
00c09d70
PZ
597extern void intel_dp_encoder_destroy(struct drm_encoder *encoder);
598extern void intel_dp_check_link_status(struct intel_dp *intel_dp);
5bfe2ac0
DV
599extern bool intel_dp_compute_config(struct intel_encoder *encoder,
600 struct intel_crtc_config *pipe_config);
cb0953d7 601extern bool intel_dpd_is_edp(struct drm_device *dev);
d6c50ff8
PZ
602extern void ironlake_edp_backlight_on(struct intel_dp *intel_dp);
603extern void ironlake_edp_backlight_off(struct intel_dp *intel_dp);
82a4d9c0
PZ
604extern void ironlake_edp_panel_on(struct intel_dp *intel_dp);
605extern void ironlake_edp_panel_off(struct intel_dp *intel_dp);
606extern void ironlake_edp_panel_vdd_on(struct intel_dp *intel_dp);
607extern void ironlake_edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync);
7f1f3851 608extern int intel_plane_init(struct drm_device *dev, enum pipe pipe, int plane);
6f1d69b0
ED
609extern void intel_flush_display_plane(struct drm_i915_private *dev_priv,
610 enum plane plane);
32f9d658 611
a9573556 612/* intel_panel.c */
dd06f90e
JN
613extern int intel_panel_init(struct intel_panel *panel,
614 struct drm_display_mode *fixed_mode);
1d508706
JN
615extern void intel_panel_fini(struct intel_panel *panel);
616
1d8e1c75
CW
617extern void intel_fixed_panel_mode(struct drm_display_mode *fixed_mode,
618 struct drm_display_mode *adjusted_mode);
b074cec8
JB
619extern void intel_pch_panel_fitting(struct intel_crtc *crtc,
620 struct intel_crtc_config *pipe_config,
621 int fitting_mode);
2dd24552
JB
622extern void intel_gmch_panel_fitting(struct intel_crtc *crtc,
623 struct intel_crtc_config *pipe_config,
624 int fitting_mode);
d6540632
JN
625extern void intel_panel_set_backlight(struct drm_device *dev,
626 u32 level, u32 max);
0657b6b1 627extern int intel_panel_setup_backlight(struct drm_connector *connector);
24ded204
DV
628extern void intel_panel_enable_backlight(struct drm_device *dev,
629 enum pipe pipe);
47356eb6 630extern void intel_panel_disable_backlight(struct drm_device *dev);
aaa6fd2a 631extern void intel_panel_destroy_backlight(struct drm_device *dev);
fe16d949 632extern enum drm_connector_status intel_panel_detect(struct drm_device *dev);
1d8e1c75 633
d9e55608 634struct intel_set_config {
1aa4b628
DV
635 struct drm_encoder **save_connector_encoders;
636 struct drm_crtc **save_encoder_crtcs;
5e2b584e
DV
637
638 bool fb_changed;
639 bool mode_changed;
d9e55608
DV
640};
641
c0c36b94
CW
642extern int intel_set_mode(struct drm_crtc *crtc, struct drm_display_mode *mode,
643 int x, int y, struct drm_framebuffer *old_fb);
a261b246 644extern void intel_modeset_disable(struct drm_device *dev);
c0c36b94 645extern void intel_crtc_restore_mode(struct drm_crtc *crtc);
79e53945 646extern void intel_crtc_load_lut(struct drm_crtc *crtc);
b2cabb0e 647extern void intel_crtc_update_dpms(struct drm_crtc *crtc);
ea5b213a 648extern void intel_encoder_destroy(struct drm_encoder *encoder);
5ab432ef
DV
649extern void intel_encoder_dpms(struct intel_encoder *encoder, int mode);
650extern void intel_connector_dpms(struct drm_connector *, int mode);
f0947c37 651extern bool intel_connector_get_hw_state(struct intel_connector *connector);
b980514c 652extern void intel_modeset_check_state(struct drm_device *dev);
5e1bac2f 653extern void intel_plane_restore(struct drm_plane *plane);
bb53d4ae 654extern void intel_plane_disable(struct drm_plane *plane);
b980514c 655
79e53945 656
df0e9248
CW
657static inline struct intel_encoder *intel_attached_encoder(struct drm_connector *connector)
658{
659 return to_intel_connector(connector)->encoder;
660}
661
da63a9f2
PZ
662static inline struct intel_digital_port *
663enc_to_dig_port(struct drm_encoder *encoder)
664{
665 return container_of(encoder, struct intel_digital_port, base.base);
9ff8c9ba
ID
666}
667
668static inline struct intel_dp *enc_to_intel_dp(struct drm_encoder *encoder)
669{
670 return &enc_to_dig_port(encoder)->dp;
da63a9f2
PZ
671}
672
673static inline struct intel_digital_port *
674dp_to_dig_port(struct intel_dp *intel_dp)
675{
676 return container_of(intel_dp, struct intel_digital_port, dp);
677}
678
679static inline struct intel_digital_port *
680hdmi_to_dig_port(struct intel_hdmi *intel_hdmi)
681{
682 return container_of(intel_hdmi, struct intel_digital_port, hdmi);
7739c33b
PZ
683}
684
b0ea7d37
DL
685bool ibx_digital_port_connected(struct drm_i915_private *dev_priv,
686 struct intel_digital_port *port);
687
df0e9248
CW
688extern void intel_connector_attach_encoder(struct intel_connector *connector,
689 struct intel_encoder *encoder);
690extern struct drm_encoder *intel_best_encoder(struct drm_connector *connector);
79e53945
JB
691
692extern struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
693 struct drm_crtc *crtc);
08d7b3d1
CW
694int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
695 struct drm_file *file_priv);
a5c961d1
PZ
696extern enum transcoder
697intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
698 enum pipe pipe);
9d0498a2 699extern void intel_wait_for_vblank(struct drm_device *dev, int pipe);
58e10eb9 700extern void intel_wait_for_pipe_off(struct drm_device *dev, int pipe);
d4b1931c 701extern int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp);
89b667f8 702extern void vlv_wait_port_ready(struct drm_i915_private *dev_priv, int port);
8261b191
CW
703
704struct intel_load_detect_pipe {
d2dff872 705 struct drm_framebuffer *release_fb;
8261b191
CW
706 bool load_detect_temp;
707 int dpms_mode;
708};
d2434ab7 709extern bool intel_get_load_detect_pipe(struct drm_connector *connector,
7173188d 710 struct drm_display_mode *mode,
8261b191 711 struct intel_load_detect_pipe *old);
d2434ab7 712extern void intel_release_load_detect_pipe(struct drm_connector *connector,
8261b191 713 struct intel_load_detect_pipe *old);
79e53945 714
79e53945
JB
715extern void intelfb_restore(void);
716extern void intel_crtc_fb_gamma_set(struct drm_crtc *crtc, u16 red, u16 green,
717 u16 blue, int regno);
b8c00ac5
DA
718extern void intel_crtc_fb_gamma_get(struct drm_crtc *crtc, u16 *red, u16 *green,
719 u16 *blue, int regno);
0cdab21f 720extern void intel_enable_clock_gating(struct drm_device *dev);
79e53945 721
127bd2ac 722extern int intel_pin_and_fence_fb_obj(struct drm_device *dev,
05394f39 723 struct drm_i915_gem_object *obj,
919926ae 724 struct intel_ring_buffer *pipelined);
1690e1eb 725extern void intel_unpin_fb_obj(struct drm_i915_gem_object *obj);
127bd2ac 726
38651674
DA
727extern int intel_framebuffer_init(struct drm_device *dev,
728 struct intel_framebuffer *ifb,
308e5bcb 729 struct drm_mode_fb_cmd2 *mode_cmd,
05394f39 730 struct drm_i915_gem_object *obj);
38651674 731extern int intel_fbdev_init(struct drm_device *dev);
20afbda2 732extern void intel_fbdev_initial_config(struct drm_device *dev);
38651674 733extern void intel_fbdev_fini(struct drm_device *dev);
3fa016a0 734extern void intel_fbdev_set_suspend(struct drm_device *dev, int state);
6b95a207
KH
735extern void intel_prepare_page_flip(struct drm_device *dev, int plane);
736extern void intel_finish_page_flip(struct drm_device *dev, int pipe);
1afe3e9d 737extern void intel_finish_page_flip_plane(struct drm_device *dev, int plane);
6b95a207 738
02e792fb
DV
739extern void intel_setup_overlay(struct drm_device *dev);
740extern void intel_cleanup_overlay(struct drm_device *dev);
ce453d81 741extern int intel_overlay_switch_off(struct intel_overlay *overlay);
02e792fb
DV
742extern int intel_overlay_put_image(struct drm_device *dev, void *data,
743 struct drm_file *file_priv);
744extern int intel_overlay_attrs(struct drm_device *dev, void *data,
745 struct drm_file *file_priv);
4abe3520 746
eb1f8e4f 747extern void intel_fb_output_poll_changed(struct drm_device *dev);
e8e7a2b8 748extern void intel_fb_restore_mode(struct drm_device *dev);
645c62a5 749
b840d907
JB
750extern void assert_pipe(struct drm_i915_private *dev_priv, enum pipe pipe,
751 bool state);
752#define assert_pipe_enabled(d, p) assert_pipe(d, p, true)
753#define assert_pipe_disabled(d, p) assert_pipe(d, p, false)
754
645c62a5 755extern void intel_init_clock_gating(struct drm_device *dev);
7d708ee4 756extern void intel_suspend_hw(struct drm_device *dev);
e0dac65e
WF
757extern void intel_write_eld(struct drm_encoder *encoder,
758 struct drm_display_mode *mode);
45244b87 759extern void intel_prepare_ddi(struct drm_device *dev);
c82e4d26 760extern void hsw_fdi_link_train(struct drm_crtc *crtc);
0e72a5b5 761extern void intel_ddi_init(struct drm_device *dev, enum port port);
d4270e57 762
b840d907 763/* For use by IVB LP watermark workaround in intel_sprite.c */
f681fa23 764extern void intel_update_watermarks(struct drm_device *dev);
b840d907
JB
765extern void intel_update_sprite_watermarks(struct drm_device *dev, int pipe,
766 uint32_t sprite_width,
4c4ff43a 767 int pixel_size, bool enable);
8ea30864 768
bc752862
CW
769extern unsigned long intel_gen4_compute_page_offset(int *x, int *y,
770 unsigned int tiling_mode,
771 unsigned int bpp,
772 unsigned int pitch);
5a35e99e 773
8ea30864
JB
774extern int intel_sprite_set_colorkey(struct drm_device *dev, void *data,
775 struct drm_file *file_priv);
776extern int intel_sprite_get_colorkey(struct drm_device *dev, void *data,
777 struct drm_file *file_priv);
778
85208be0 779/* Power-related functions, located in intel_pm.c */
1fa61106 780extern void intel_init_pm(struct drm_device *dev);
85208be0 781/* FBC */
85208be0 782extern bool intel_fbc_enabled(struct drm_device *dev);
85208be0 783extern void intel_update_fbc(struct drm_device *dev);
eb48eb00
DV
784/* IPS */
785extern void intel_gpu_ips_init(struct drm_i915_private *dev_priv);
786extern void intel_gpu_ips_teardown(void);
85208be0 787
a38911a3
WX
788/* Power well */
789extern int i915_init_power_well(struct drm_device *dev);
790extern void i915_remove_power_well(struct drm_device *dev);
791
b97186f0
PZ
792extern bool intel_display_power_enabled(struct drm_device *dev,
793 enum intel_display_power_domain domain);
fa42e23c 794extern void intel_init_power_well(struct drm_device *dev);
cb10799c 795extern void intel_set_power_well(struct drm_device *dev, bool enable);
8090c6b9
DV
796extern void intel_enable_gt_powersave(struct drm_device *dev);
797extern void intel_disable_gt_powersave(struct drm_device *dev);
6590190d 798extern void gen6_gt_check_fifodbg(struct drm_i915_private *dev_priv);
930ebb46 799extern void ironlake_teardown_rc6(struct drm_device *dev);
b3daeaef 800
85234cdc
DV
801extern bool intel_ddi_get_hw_state(struct intel_encoder *encoder,
802 enum pipe *pipe);
b8fc2f6a 803extern int intel_ddi_get_cdclk_freq(struct drm_i915_private *dev_priv);
79f689aa 804extern void intel_ddi_pll_init(struct drm_device *dev);
8228c251 805extern void intel_ddi_enable_transcoder_func(struct drm_crtc *crtc);
ad80a810
PZ
806extern void intel_ddi_disable_transcoder_func(struct drm_i915_private *dev_priv,
807 enum transcoder cpu_transcoder);
fc914639
PZ
808extern void intel_ddi_enable_pipe_clock(struct intel_crtc *intel_crtc);
809extern void intel_ddi_disable_pipe_clock(struct intel_crtc *intel_crtc);
6441ab5f 810extern void intel_ddi_setup_hw_pll_state(struct drm_device *dev);
ff9a6750 811extern bool intel_ddi_pll_mode_set(struct drm_crtc *crtc);
6441ab5f 812extern void intel_ddi_put_crtc_pll(struct drm_crtc *crtc);
dae84799 813extern void intel_ddi_set_pipe_settings(struct drm_crtc *crtc);
c19b0669 814extern void intel_ddi_prepare_link_retrain(struct drm_encoder *encoder);
1ad960f2
PZ
815extern bool
816intel_ddi_connector_get_hw_state(struct intel_connector *intel_connector);
817extern void intel_ddi_fdi_disable(struct drm_crtc *crtc);
72662e10 818
96a02917 819extern void intel_display_handle_reset(struct drm_device *dev);
8664281b
PZ
820extern bool intel_set_cpu_fifo_underrun_reporting(struct drm_device *dev,
821 enum pipe pipe,
822 bool enable);
823extern bool intel_set_pch_fifo_underrun_reporting(struct drm_device *dev,
824 enum transcoder pch_transcoder,
825 bool enable);
96a02917 826
79e53945 827#endif /* __INTEL_DRV_H__ */