]> git.proxmox.com Git - mirror_ubuntu-bionic-kernel.git/blob - arch/x86/include/asm/kvm_host.h
kvm: nVMX: Add support for fast unprotection of nested guest page tables
[mirror_ubuntu-bionic-kernel.git] / arch / x86 / include / asm / kvm_host.h
1 /*
2 * Kernel-based Virtual Machine driver for Linux
3 *
4 * This header defines architecture specific interfaces, x86 version
5 *
6 * This work is licensed under the terms of the GNU GPL, version 2. See
7 * the COPYING file in the top-level directory.
8 *
9 */
10
11 #ifndef _ASM_X86_KVM_HOST_H
12 #define _ASM_X86_KVM_HOST_H
13
14 #include <linux/types.h>
15 #include <linux/mm.h>
16 #include <linux/mmu_notifier.h>
17 #include <linux/tracepoint.h>
18 #include <linux/cpumask.h>
19 #include <linux/irq_work.h>
20
21 #include <linux/kvm.h>
22 #include <linux/kvm_para.h>
23 #include <linux/kvm_types.h>
24 #include <linux/perf_event.h>
25 #include <linux/pvclock_gtod.h>
26 #include <linux/clocksource.h>
27 #include <linux/irqbypass.h>
28 #include <linux/hyperv.h>
29
30 #include <asm/apic.h>
31 #include <asm/pvclock-abi.h>
32 #include <asm/desc.h>
33 #include <asm/mtrr.h>
34 #include <asm/msr-index.h>
35 #include <asm/asm.h>
36 #include <asm/kvm_page_track.h>
37
38 #define KVM_MAX_VCPUS 288
39 #define KVM_SOFT_MAX_VCPUS 240
40 #define KVM_MAX_VCPU_ID 1023
41 #define KVM_USER_MEM_SLOTS 509
42 /* memory slots that are not exposed to userspace */
43 #define KVM_PRIVATE_MEM_SLOTS 3
44 #define KVM_MEM_SLOTS_NUM (KVM_USER_MEM_SLOTS + KVM_PRIVATE_MEM_SLOTS)
45
46 #define KVM_HALT_POLL_NS_DEFAULT 200000
47
48 #define KVM_IRQCHIP_NUM_PINS KVM_IOAPIC_NUM_PINS
49
50 /* x86-specific vcpu->requests bit members */
51 #define KVM_REQ_MIGRATE_TIMER KVM_ARCH_REQ(0)
52 #define KVM_REQ_REPORT_TPR_ACCESS KVM_ARCH_REQ(1)
53 #define KVM_REQ_TRIPLE_FAULT KVM_ARCH_REQ(2)
54 #define KVM_REQ_MMU_SYNC KVM_ARCH_REQ(3)
55 #define KVM_REQ_CLOCK_UPDATE KVM_ARCH_REQ(4)
56 #define KVM_REQ_EVENT KVM_ARCH_REQ(6)
57 #define KVM_REQ_APF_HALT KVM_ARCH_REQ(7)
58 #define KVM_REQ_STEAL_UPDATE KVM_ARCH_REQ(8)
59 #define KVM_REQ_NMI KVM_ARCH_REQ(9)
60 #define KVM_REQ_PMU KVM_ARCH_REQ(10)
61 #define KVM_REQ_PMI KVM_ARCH_REQ(11)
62 #define KVM_REQ_SMI KVM_ARCH_REQ(12)
63 #define KVM_REQ_MASTERCLOCK_UPDATE KVM_ARCH_REQ(13)
64 #define KVM_REQ_MCLOCK_INPROGRESS \
65 KVM_ARCH_REQ_FLAGS(14, KVM_REQUEST_WAIT | KVM_REQUEST_NO_WAKEUP)
66 #define KVM_REQ_SCAN_IOAPIC \
67 KVM_ARCH_REQ_FLAGS(15, KVM_REQUEST_WAIT | KVM_REQUEST_NO_WAKEUP)
68 #define KVM_REQ_GLOBAL_CLOCK_UPDATE KVM_ARCH_REQ(16)
69 #define KVM_REQ_APIC_PAGE_RELOAD \
70 KVM_ARCH_REQ_FLAGS(17, KVM_REQUEST_WAIT | KVM_REQUEST_NO_WAKEUP)
71 #define KVM_REQ_HV_CRASH KVM_ARCH_REQ(18)
72 #define KVM_REQ_IOAPIC_EOI_EXIT KVM_ARCH_REQ(19)
73 #define KVM_REQ_HV_RESET KVM_ARCH_REQ(20)
74 #define KVM_REQ_HV_EXIT KVM_ARCH_REQ(21)
75 #define KVM_REQ_HV_STIMER KVM_ARCH_REQ(22)
76
77 #define CR0_RESERVED_BITS \
78 (~(unsigned long)(X86_CR0_PE | X86_CR0_MP | X86_CR0_EM | X86_CR0_TS \
79 | X86_CR0_ET | X86_CR0_NE | X86_CR0_WP | X86_CR0_AM \
80 | X86_CR0_NW | X86_CR0_CD | X86_CR0_PG))
81
82 #define CR3_L_MODE_RESERVED_BITS 0xFFFFFF0000000000ULL
83 #define CR3_PCID_INVD BIT_64(63)
84 #define CR4_RESERVED_BITS \
85 (~(unsigned long)(X86_CR4_VME | X86_CR4_PVI | X86_CR4_TSD | X86_CR4_DE\
86 | X86_CR4_PSE | X86_CR4_PAE | X86_CR4_MCE \
87 | X86_CR4_PGE | X86_CR4_PCE | X86_CR4_OSFXSR | X86_CR4_PCIDE \
88 | X86_CR4_OSXSAVE | X86_CR4_SMEP | X86_CR4_FSGSBASE \
89 | X86_CR4_OSXMMEXCPT | X86_CR4_VMXE | X86_CR4_SMAP \
90 | X86_CR4_PKE))
91
92 #define CR8_RESERVED_BITS (~(unsigned long)X86_CR8_TPR)
93
94
95
96 #define INVALID_PAGE (~(hpa_t)0)
97 #define VALID_PAGE(x) ((x) != INVALID_PAGE)
98
99 #define UNMAPPED_GVA (~(gpa_t)0)
100
101 /* KVM Hugepage definitions for x86 */
102 #define KVM_NR_PAGE_SIZES 3
103 #define KVM_HPAGE_GFN_SHIFT(x) (((x) - 1) * 9)
104 #define KVM_HPAGE_SHIFT(x) (PAGE_SHIFT + KVM_HPAGE_GFN_SHIFT(x))
105 #define KVM_HPAGE_SIZE(x) (1UL << KVM_HPAGE_SHIFT(x))
106 #define KVM_HPAGE_MASK(x) (~(KVM_HPAGE_SIZE(x) - 1))
107 #define KVM_PAGES_PER_HPAGE(x) (KVM_HPAGE_SIZE(x) / PAGE_SIZE)
108
109 static inline gfn_t gfn_to_index(gfn_t gfn, gfn_t base_gfn, int level)
110 {
111 /* KVM_HPAGE_GFN_SHIFT(PT_PAGE_TABLE_LEVEL) must be 0. */
112 return (gfn >> KVM_HPAGE_GFN_SHIFT(level)) -
113 (base_gfn >> KVM_HPAGE_GFN_SHIFT(level));
114 }
115
116 #define KVM_PERMILLE_MMU_PAGES 20
117 #define KVM_MIN_ALLOC_MMU_PAGES 64
118 #define KVM_MMU_HASH_SHIFT 12
119 #define KVM_NUM_MMU_PAGES (1 << KVM_MMU_HASH_SHIFT)
120 #define KVM_MIN_FREE_MMU_PAGES 5
121 #define KVM_REFILL_PAGES 25
122 #define KVM_MAX_CPUID_ENTRIES 80
123 #define KVM_NR_FIXED_MTRR_REGION 88
124 #define KVM_NR_VAR_MTRR 8
125
126 #define ASYNC_PF_PER_VCPU 64
127
128 enum kvm_reg {
129 VCPU_REGS_RAX = 0,
130 VCPU_REGS_RCX = 1,
131 VCPU_REGS_RDX = 2,
132 VCPU_REGS_RBX = 3,
133 VCPU_REGS_RSP = 4,
134 VCPU_REGS_RBP = 5,
135 VCPU_REGS_RSI = 6,
136 VCPU_REGS_RDI = 7,
137 #ifdef CONFIG_X86_64
138 VCPU_REGS_R8 = 8,
139 VCPU_REGS_R9 = 9,
140 VCPU_REGS_R10 = 10,
141 VCPU_REGS_R11 = 11,
142 VCPU_REGS_R12 = 12,
143 VCPU_REGS_R13 = 13,
144 VCPU_REGS_R14 = 14,
145 VCPU_REGS_R15 = 15,
146 #endif
147 VCPU_REGS_RIP,
148 NR_VCPU_REGS
149 };
150
151 enum kvm_reg_ex {
152 VCPU_EXREG_PDPTR = NR_VCPU_REGS,
153 VCPU_EXREG_CR3,
154 VCPU_EXREG_RFLAGS,
155 VCPU_EXREG_SEGMENTS,
156 };
157
158 enum {
159 VCPU_SREG_ES,
160 VCPU_SREG_CS,
161 VCPU_SREG_SS,
162 VCPU_SREG_DS,
163 VCPU_SREG_FS,
164 VCPU_SREG_GS,
165 VCPU_SREG_TR,
166 VCPU_SREG_LDTR,
167 };
168
169 #include <asm/kvm_emulate.h>
170
171 #define KVM_NR_MEM_OBJS 40
172
173 #define KVM_NR_DB_REGS 4
174
175 #define DR6_BD (1 << 13)
176 #define DR6_BS (1 << 14)
177 #define DR6_RTM (1 << 16)
178 #define DR6_FIXED_1 0xfffe0ff0
179 #define DR6_INIT 0xffff0ff0
180 #define DR6_VOLATILE 0x0001e00f
181
182 #define DR7_BP_EN_MASK 0x000000ff
183 #define DR7_GE (1 << 9)
184 #define DR7_GD (1 << 13)
185 #define DR7_FIXED_1 0x00000400
186 #define DR7_VOLATILE 0xffff2bff
187
188 #define PFERR_PRESENT_BIT 0
189 #define PFERR_WRITE_BIT 1
190 #define PFERR_USER_BIT 2
191 #define PFERR_RSVD_BIT 3
192 #define PFERR_FETCH_BIT 4
193 #define PFERR_PK_BIT 5
194 #define PFERR_GUEST_FINAL_BIT 32
195 #define PFERR_GUEST_PAGE_BIT 33
196
197 #define PFERR_PRESENT_MASK (1U << PFERR_PRESENT_BIT)
198 #define PFERR_WRITE_MASK (1U << PFERR_WRITE_BIT)
199 #define PFERR_USER_MASK (1U << PFERR_USER_BIT)
200 #define PFERR_RSVD_MASK (1U << PFERR_RSVD_BIT)
201 #define PFERR_FETCH_MASK (1U << PFERR_FETCH_BIT)
202 #define PFERR_PK_MASK (1U << PFERR_PK_BIT)
203 #define PFERR_GUEST_FINAL_MASK (1ULL << PFERR_GUEST_FINAL_BIT)
204 #define PFERR_GUEST_PAGE_MASK (1ULL << PFERR_GUEST_PAGE_BIT)
205
206 #define PFERR_NESTED_GUEST_PAGE (PFERR_GUEST_PAGE_MASK | \
207 PFERR_WRITE_MASK | \
208 PFERR_PRESENT_MASK)
209
210 /*
211 * The mask used to denote special SPTEs, which can be either MMIO SPTEs or
212 * Access Tracking SPTEs. We use bit 62 instead of bit 63 to avoid conflicting
213 * with the SVE bit in EPT PTEs.
214 */
215 #define SPTE_SPECIAL_MASK (1ULL << 62)
216
217 /* apic attention bits */
218 #define KVM_APIC_CHECK_VAPIC 0
219 /*
220 * The following bit is set with PV-EOI, unset on EOI.
221 * We detect PV-EOI changes by guest by comparing
222 * this bit with PV-EOI in guest memory.
223 * See the implementation in apic_update_pv_eoi.
224 */
225 #define KVM_APIC_PV_EOI_PENDING 1
226
227 struct kvm_kernel_irq_routing_entry;
228
229 /*
230 * We don't want allocation failures within the mmu code, so we preallocate
231 * enough memory for a single page fault in a cache.
232 */
233 struct kvm_mmu_memory_cache {
234 int nobjs;
235 void *objects[KVM_NR_MEM_OBJS];
236 };
237
238 /*
239 * the pages used as guest page table on soft mmu are tracked by
240 * kvm_memory_slot.arch.gfn_track which is 16 bits, so the role bits used
241 * by indirect shadow page can not be more than 15 bits.
242 *
243 * Currently, we used 14 bits that are @level, @cr4_pae, @quadrant, @access,
244 * @nxe, @cr0_wp, @smep_andnot_wp and @smap_andnot_wp.
245 */
246 union kvm_mmu_page_role {
247 unsigned word;
248 struct {
249 unsigned level:4;
250 unsigned cr4_pae:1;
251 unsigned quadrant:2;
252 unsigned direct:1;
253 unsigned access:3;
254 unsigned invalid:1;
255 unsigned nxe:1;
256 unsigned cr0_wp:1;
257 unsigned smep_andnot_wp:1;
258 unsigned smap_andnot_wp:1;
259 unsigned ad_disabled:1;
260 unsigned :7;
261
262 /*
263 * This is left at the top of the word so that
264 * kvm_memslots_for_spte_role can extract it with a
265 * simple shift. While there is room, give it a whole
266 * byte so it is also faster to load it from memory.
267 */
268 unsigned smm:8;
269 };
270 };
271
272 struct kvm_rmap_head {
273 unsigned long val;
274 };
275
276 struct kvm_mmu_page {
277 struct list_head link;
278 struct hlist_node hash_link;
279
280 /*
281 * The following two entries are used to key the shadow page in the
282 * hash table.
283 */
284 gfn_t gfn;
285 union kvm_mmu_page_role role;
286
287 u64 *spt;
288 /* hold the gfn of each spte inside spt */
289 gfn_t *gfns;
290 bool unsync;
291 int root_count; /* Currently serving as active root */
292 unsigned int unsync_children;
293 struct kvm_rmap_head parent_ptes; /* rmap pointers to parent sptes */
294
295 /* The page is obsolete if mmu_valid_gen != kvm->arch.mmu_valid_gen. */
296 unsigned long mmu_valid_gen;
297
298 DECLARE_BITMAP(unsync_child_bitmap, 512);
299
300 #ifdef CONFIG_X86_32
301 /*
302 * Used out of the mmu-lock to avoid reading spte values while an
303 * update is in progress; see the comments in __get_spte_lockless().
304 */
305 int clear_spte_count;
306 #endif
307
308 /* Number of writes since the last time traversal visited this page. */
309 atomic_t write_flooding_count;
310 };
311
312 struct kvm_pio_request {
313 unsigned long count;
314 int in;
315 int port;
316 int size;
317 };
318
319 struct rsvd_bits_validate {
320 u64 rsvd_bits_mask[2][4];
321 u64 bad_mt_xwr;
322 };
323
324 /*
325 * x86 supports 3 paging modes (4-level 64-bit, 3-level 64-bit, and 2-level
326 * 32-bit). The kvm_mmu structure abstracts the details of the current mmu
327 * mode.
328 */
329 struct kvm_mmu {
330 void (*set_cr3)(struct kvm_vcpu *vcpu, unsigned long root);
331 unsigned long (*get_cr3)(struct kvm_vcpu *vcpu);
332 u64 (*get_pdptr)(struct kvm_vcpu *vcpu, int index);
333 int (*page_fault)(struct kvm_vcpu *vcpu, gva_t gva, u32 err,
334 bool prefault);
335 void (*inject_page_fault)(struct kvm_vcpu *vcpu,
336 struct x86_exception *fault);
337 gpa_t (*gva_to_gpa)(struct kvm_vcpu *vcpu, gva_t gva, u32 access,
338 struct x86_exception *exception);
339 gpa_t (*translate_gpa)(struct kvm_vcpu *vcpu, gpa_t gpa, u32 access,
340 struct x86_exception *exception);
341 int (*sync_page)(struct kvm_vcpu *vcpu,
342 struct kvm_mmu_page *sp);
343 void (*invlpg)(struct kvm_vcpu *vcpu, gva_t gva);
344 void (*update_pte)(struct kvm_vcpu *vcpu, struct kvm_mmu_page *sp,
345 u64 *spte, const void *pte);
346 hpa_t root_hpa;
347 union kvm_mmu_page_role base_role;
348 u8 root_level;
349 u8 shadow_root_level;
350 u8 ept_ad;
351 bool direct_map;
352
353 /*
354 * Bitmap; bit set = permission fault
355 * Byte index: page fault error code [4:1]
356 * Bit index: pte permissions in ACC_* format
357 */
358 u8 permissions[16];
359
360 /*
361 * The pkru_mask indicates if protection key checks are needed. It
362 * consists of 16 domains indexed by page fault error code bits [4:1],
363 * with PFEC.RSVD replaced by ACC_USER_MASK from the page tables.
364 * Each domain has 2 bits which are ANDed with AD and WD from PKRU.
365 */
366 u32 pkru_mask;
367
368 u64 *pae_root;
369 u64 *lm_root;
370
371 /*
372 * check zero bits on shadow page table entries, these
373 * bits include not only hardware reserved bits but also
374 * the bits spte never used.
375 */
376 struct rsvd_bits_validate shadow_zero_check;
377
378 struct rsvd_bits_validate guest_rsvd_check;
379
380 /* Can have large pages at levels 2..last_nonleaf_level-1. */
381 u8 last_nonleaf_level;
382
383 bool nx;
384
385 u64 pdptrs[4]; /* pae */
386 };
387
388 enum pmc_type {
389 KVM_PMC_GP = 0,
390 KVM_PMC_FIXED,
391 };
392
393 struct kvm_pmc {
394 enum pmc_type type;
395 u8 idx;
396 u64 counter;
397 u64 eventsel;
398 struct perf_event *perf_event;
399 struct kvm_vcpu *vcpu;
400 };
401
402 struct kvm_pmu {
403 unsigned nr_arch_gp_counters;
404 unsigned nr_arch_fixed_counters;
405 unsigned available_event_types;
406 u64 fixed_ctr_ctrl;
407 u64 global_ctrl;
408 u64 global_status;
409 u64 global_ovf_ctrl;
410 u64 counter_bitmask[2];
411 u64 global_ctrl_mask;
412 u64 reserved_bits;
413 u8 version;
414 struct kvm_pmc gp_counters[INTEL_PMC_MAX_GENERIC];
415 struct kvm_pmc fixed_counters[INTEL_PMC_MAX_FIXED];
416 struct irq_work irq_work;
417 u64 reprogram_pmi;
418 };
419
420 struct kvm_pmu_ops;
421
422 enum {
423 KVM_DEBUGREG_BP_ENABLED = 1,
424 KVM_DEBUGREG_WONT_EXIT = 2,
425 KVM_DEBUGREG_RELOAD = 4,
426 };
427
428 struct kvm_mtrr_range {
429 u64 base;
430 u64 mask;
431 struct list_head node;
432 };
433
434 struct kvm_mtrr {
435 struct kvm_mtrr_range var_ranges[KVM_NR_VAR_MTRR];
436 mtrr_type fixed_ranges[KVM_NR_FIXED_MTRR_REGION];
437 u64 deftype;
438
439 struct list_head head;
440 };
441
442 /* Hyper-V SynIC timer */
443 struct kvm_vcpu_hv_stimer {
444 struct hrtimer timer;
445 int index;
446 u64 config;
447 u64 count;
448 u64 exp_time;
449 struct hv_message msg;
450 bool msg_pending;
451 };
452
453 /* Hyper-V synthetic interrupt controller (SynIC)*/
454 struct kvm_vcpu_hv_synic {
455 u64 version;
456 u64 control;
457 u64 msg_page;
458 u64 evt_page;
459 atomic64_t sint[HV_SYNIC_SINT_COUNT];
460 atomic_t sint_to_gsi[HV_SYNIC_SINT_COUNT];
461 DECLARE_BITMAP(auto_eoi_bitmap, 256);
462 DECLARE_BITMAP(vec_bitmap, 256);
463 bool active;
464 bool dont_zero_synic_pages;
465 };
466
467 /* Hyper-V per vcpu emulation context */
468 struct kvm_vcpu_hv {
469 u32 vp_index;
470 u64 hv_vapic;
471 s64 runtime_offset;
472 struct kvm_vcpu_hv_synic synic;
473 struct kvm_hyperv_exit exit;
474 struct kvm_vcpu_hv_stimer stimer[HV_SYNIC_STIMER_COUNT];
475 DECLARE_BITMAP(stimer_pending_bitmap, HV_SYNIC_STIMER_COUNT);
476 };
477
478 struct kvm_vcpu_arch {
479 /*
480 * rip and regs accesses must go through
481 * kvm_{register,rip}_{read,write} functions.
482 */
483 unsigned long regs[NR_VCPU_REGS];
484 u32 regs_avail;
485 u32 regs_dirty;
486
487 unsigned long cr0;
488 unsigned long cr0_guest_owned_bits;
489 unsigned long cr2;
490 unsigned long cr3;
491 unsigned long cr4;
492 unsigned long cr4_guest_owned_bits;
493 unsigned long cr8;
494 u32 hflags;
495 u64 efer;
496 u64 apic_base;
497 struct kvm_lapic *apic; /* kernel irqchip context */
498 bool apicv_active;
499 DECLARE_BITMAP(ioapic_handled_vectors, 256);
500 unsigned long apic_attention;
501 int32_t apic_arb_prio;
502 int mp_state;
503 u64 ia32_misc_enable_msr;
504 u64 smbase;
505 bool tpr_access_reporting;
506 u64 ia32_xss;
507
508 /*
509 * Paging state of the vcpu
510 *
511 * If the vcpu runs in guest mode with two level paging this still saves
512 * the paging mode of the l1 guest. This context is always used to
513 * handle faults.
514 */
515 struct kvm_mmu mmu;
516
517 /*
518 * Paging state of an L2 guest (used for nested npt)
519 *
520 * This context will save all necessary information to walk page tables
521 * of the an L2 guest. This context is only initialized for page table
522 * walking and not for faulting since we never handle l2 page faults on
523 * the host.
524 */
525 struct kvm_mmu nested_mmu;
526
527 /*
528 * Pointer to the mmu context currently used for
529 * gva_to_gpa translations.
530 */
531 struct kvm_mmu *walk_mmu;
532
533 struct kvm_mmu_memory_cache mmu_pte_list_desc_cache;
534 struct kvm_mmu_memory_cache mmu_page_cache;
535 struct kvm_mmu_memory_cache mmu_page_header_cache;
536
537 struct fpu guest_fpu;
538 u64 xcr0;
539 u64 guest_supported_xcr0;
540 u32 guest_xstate_size;
541
542 struct kvm_pio_request pio;
543 void *pio_data;
544
545 u8 event_exit_inst_len;
546
547 struct kvm_queued_exception {
548 bool pending;
549 bool has_error_code;
550 bool reinject;
551 u8 nr;
552 u32 error_code;
553 u8 nested_apf;
554 } exception;
555
556 struct kvm_queued_interrupt {
557 bool pending;
558 bool soft;
559 u8 nr;
560 } interrupt;
561
562 int halt_request; /* real mode on Intel only */
563
564 int cpuid_nent;
565 struct kvm_cpuid_entry2 cpuid_entries[KVM_MAX_CPUID_ENTRIES];
566
567 int maxphyaddr;
568
569 /* emulate context */
570
571 struct x86_emulate_ctxt emulate_ctxt;
572 bool emulate_regs_need_sync_to_vcpu;
573 bool emulate_regs_need_sync_from_vcpu;
574 int (*complete_userspace_io)(struct kvm_vcpu *vcpu);
575
576 gpa_t time;
577 struct pvclock_vcpu_time_info hv_clock;
578 unsigned int hw_tsc_khz;
579 struct gfn_to_hva_cache pv_time;
580 bool pv_time_enabled;
581 /* set guest stopped flag in pvclock flags field */
582 bool pvclock_set_guest_stopped_request;
583
584 struct {
585 u64 msr_val;
586 u64 last_steal;
587 struct gfn_to_hva_cache stime;
588 struct kvm_steal_time steal;
589 } st;
590
591 u64 tsc_offset;
592 u64 last_guest_tsc;
593 u64 last_host_tsc;
594 u64 tsc_offset_adjustment;
595 u64 this_tsc_nsec;
596 u64 this_tsc_write;
597 u64 this_tsc_generation;
598 bool tsc_catchup;
599 bool tsc_always_catchup;
600 s8 virtual_tsc_shift;
601 u32 virtual_tsc_mult;
602 u32 virtual_tsc_khz;
603 s64 ia32_tsc_adjust_msr;
604 u64 tsc_scaling_ratio;
605
606 atomic_t nmi_queued; /* unprocessed asynchronous NMIs */
607 unsigned nmi_pending; /* NMI queued after currently running handler */
608 bool nmi_injected; /* Trying to inject an NMI this entry */
609 bool smi_pending; /* SMI queued after currently running handler */
610
611 struct kvm_mtrr mtrr_state;
612 u64 pat;
613
614 unsigned switch_db_regs;
615 unsigned long db[KVM_NR_DB_REGS];
616 unsigned long dr6;
617 unsigned long dr7;
618 unsigned long eff_db[KVM_NR_DB_REGS];
619 unsigned long guest_debug_dr7;
620 u64 msr_platform_info;
621 u64 msr_misc_features_enables;
622
623 u64 mcg_cap;
624 u64 mcg_status;
625 u64 mcg_ctl;
626 u64 mcg_ext_ctl;
627 u64 *mce_banks;
628
629 /* Cache MMIO info */
630 u64 mmio_gva;
631 unsigned access;
632 gfn_t mmio_gfn;
633 u64 mmio_gen;
634
635 struct kvm_pmu pmu;
636
637 /* used for guest single stepping over the given code position */
638 unsigned long singlestep_rip;
639
640 struct kvm_vcpu_hv hyperv;
641
642 cpumask_var_t wbinvd_dirty_mask;
643
644 unsigned long last_retry_eip;
645 unsigned long last_retry_addr;
646
647 struct {
648 bool halted;
649 gfn_t gfns[roundup_pow_of_two(ASYNC_PF_PER_VCPU)];
650 struct gfn_to_hva_cache data;
651 u64 msr_val;
652 u32 id;
653 bool send_user_only;
654 u32 host_apf_reason;
655 unsigned long nested_apf_token;
656 bool delivery_as_pf_vmexit;
657 } apf;
658
659 /* OSVW MSRs (AMD only) */
660 struct {
661 u64 length;
662 u64 status;
663 } osvw;
664
665 struct {
666 u64 msr_val;
667 struct gfn_to_hva_cache data;
668 } pv_eoi;
669
670 /*
671 * Indicate whether the access faults on its page table in guest
672 * which is set when fix page fault and used to detect unhandeable
673 * instruction.
674 */
675 bool write_fault_to_shadow_pgtable;
676
677 /* set at EPT violation at this point */
678 unsigned long exit_qualification;
679
680 /* pv related host specific info */
681 struct {
682 bool pv_unhalted;
683 } pv;
684
685 int pending_ioapic_eoi;
686 int pending_external_vector;
687
688 /* GPA available (AMD only) */
689 bool gpa_available;
690
691 /* be preempted when it's in kernel-mode(cpl=0) */
692 bool preempted_in_kernel;
693 };
694
695 struct kvm_lpage_info {
696 int disallow_lpage;
697 };
698
699 struct kvm_arch_memory_slot {
700 struct kvm_rmap_head *rmap[KVM_NR_PAGE_SIZES];
701 struct kvm_lpage_info *lpage_info[KVM_NR_PAGE_SIZES - 1];
702 unsigned short *gfn_track[KVM_PAGE_TRACK_MAX];
703 };
704
705 /*
706 * We use as the mode the number of bits allocated in the LDR for the
707 * logical processor ID. It happens that these are all powers of two.
708 * This makes it is very easy to detect cases where the APICs are
709 * configured for multiple modes; in that case, we cannot use the map and
710 * hence cannot use kvm_irq_delivery_to_apic_fast either.
711 */
712 #define KVM_APIC_MODE_XAPIC_CLUSTER 4
713 #define KVM_APIC_MODE_XAPIC_FLAT 8
714 #define KVM_APIC_MODE_X2APIC 16
715
716 struct kvm_apic_map {
717 struct rcu_head rcu;
718 u8 mode;
719 u32 max_apic_id;
720 union {
721 struct kvm_lapic *xapic_flat_map[8];
722 struct kvm_lapic *xapic_cluster_map[16][4];
723 };
724 struct kvm_lapic *phys_map[];
725 };
726
727 /* Hyper-V emulation context */
728 struct kvm_hv {
729 struct mutex hv_lock;
730 u64 hv_guest_os_id;
731 u64 hv_hypercall;
732 u64 hv_tsc_page;
733
734 /* Hyper-v based guest crash (NT kernel bugcheck) parameters */
735 u64 hv_crash_param[HV_X64_MSR_CRASH_PARAMS];
736 u64 hv_crash_ctl;
737
738 HV_REFERENCE_TSC_PAGE tsc_ref;
739 };
740
741 enum kvm_irqchip_mode {
742 KVM_IRQCHIP_NONE,
743 KVM_IRQCHIP_KERNEL, /* created with KVM_CREATE_IRQCHIP */
744 KVM_IRQCHIP_SPLIT, /* created with KVM_CAP_SPLIT_IRQCHIP */
745 };
746
747 struct kvm_arch {
748 unsigned int n_used_mmu_pages;
749 unsigned int n_requested_mmu_pages;
750 unsigned int n_max_mmu_pages;
751 unsigned int indirect_shadow_pages;
752 unsigned long mmu_valid_gen;
753 struct hlist_head mmu_page_hash[KVM_NUM_MMU_PAGES];
754 /*
755 * Hash table of struct kvm_mmu_page.
756 */
757 struct list_head active_mmu_pages;
758 struct list_head zapped_obsolete_pages;
759 struct kvm_page_track_notifier_node mmu_sp_tracker;
760 struct kvm_page_track_notifier_head track_notifier_head;
761
762 struct list_head assigned_dev_head;
763 struct iommu_domain *iommu_domain;
764 bool iommu_noncoherent;
765 #define __KVM_HAVE_ARCH_NONCOHERENT_DMA
766 atomic_t noncoherent_dma_count;
767 #define __KVM_HAVE_ARCH_ASSIGNED_DEVICE
768 atomic_t assigned_device_count;
769 struct kvm_pic *vpic;
770 struct kvm_ioapic *vioapic;
771 struct kvm_pit *vpit;
772 atomic_t vapics_in_nmi_mode;
773 struct mutex apic_map_lock;
774 struct kvm_apic_map *apic_map;
775
776 unsigned int tss_addr;
777 bool apic_access_page_done;
778
779 gpa_t wall_clock;
780
781 bool ept_identity_pagetable_done;
782 gpa_t ept_identity_map_addr;
783
784 unsigned long irq_sources_bitmap;
785 s64 kvmclock_offset;
786 raw_spinlock_t tsc_write_lock;
787 u64 last_tsc_nsec;
788 u64 last_tsc_write;
789 u32 last_tsc_khz;
790 u64 cur_tsc_nsec;
791 u64 cur_tsc_write;
792 u64 cur_tsc_offset;
793 u64 cur_tsc_generation;
794 int nr_vcpus_matched_tsc;
795
796 spinlock_t pvclock_gtod_sync_lock;
797 bool use_master_clock;
798 u64 master_kernel_ns;
799 u64 master_cycle_now;
800 struct delayed_work kvmclock_update_work;
801 struct delayed_work kvmclock_sync_work;
802
803 struct kvm_xen_hvm_config xen_hvm_config;
804
805 /* reads protected by irq_srcu, writes by irq_lock */
806 struct hlist_head mask_notifier_list;
807
808 struct kvm_hv hyperv;
809
810 #ifdef CONFIG_KVM_MMU_AUDIT
811 int audit_point;
812 #endif
813
814 bool backwards_tsc_observed;
815 bool boot_vcpu_runs_old_kvmclock;
816 u32 bsp_vcpu_id;
817
818 u64 disabled_quirks;
819
820 enum kvm_irqchip_mode irqchip_mode;
821 u8 nr_reserved_ioapic_pins;
822
823 bool disabled_lapic_found;
824
825 /* Struct members for AVIC */
826 u32 avic_vm_id;
827 u32 ldr_mode;
828 struct page *avic_logical_id_table_page;
829 struct page *avic_physical_id_table_page;
830 struct hlist_node hnode;
831
832 bool x2apic_format;
833 bool x2apic_broadcast_quirk_disabled;
834 };
835
836 struct kvm_vm_stat {
837 ulong mmu_shadow_zapped;
838 ulong mmu_pte_write;
839 ulong mmu_pte_updated;
840 ulong mmu_pde_zapped;
841 ulong mmu_flooded;
842 ulong mmu_recycled;
843 ulong mmu_cache_miss;
844 ulong mmu_unsync;
845 ulong remote_tlb_flush;
846 ulong lpages;
847 ulong max_mmu_page_hash_collisions;
848 };
849
850 struct kvm_vcpu_stat {
851 u64 pf_fixed;
852 u64 pf_guest;
853 u64 tlb_flush;
854 u64 invlpg;
855
856 u64 exits;
857 u64 io_exits;
858 u64 mmio_exits;
859 u64 signal_exits;
860 u64 irq_window_exits;
861 u64 nmi_window_exits;
862 u64 halt_exits;
863 u64 halt_successful_poll;
864 u64 halt_attempted_poll;
865 u64 halt_poll_invalid;
866 u64 halt_wakeup;
867 u64 request_irq_exits;
868 u64 irq_exits;
869 u64 host_state_reload;
870 u64 efer_reload;
871 u64 fpu_reload;
872 u64 insn_emulation;
873 u64 insn_emulation_fail;
874 u64 hypercalls;
875 u64 irq_injections;
876 u64 nmi_injections;
877 u64 req_event;
878 };
879
880 struct x86_instruction_info;
881
882 struct msr_data {
883 bool host_initiated;
884 u32 index;
885 u64 data;
886 };
887
888 struct kvm_lapic_irq {
889 u32 vector;
890 u16 delivery_mode;
891 u16 dest_mode;
892 bool level;
893 u16 trig_mode;
894 u32 shorthand;
895 u32 dest_id;
896 bool msi_redir_hint;
897 };
898
899 struct kvm_x86_ops {
900 int (*cpu_has_kvm_support)(void); /* __init */
901 int (*disabled_by_bios)(void); /* __init */
902 int (*hardware_enable)(void);
903 void (*hardware_disable)(void);
904 void (*check_processor_compatibility)(void *rtn);
905 int (*hardware_setup)(void); /* __init */
906 void (*hardware_unsetup)(void); /* __exit */
907 bool (*cpu_has_accelerated_tpr)(void);
908 bool (*cpu_has_high_real_mode_segbase)(void);
909 void (*cpuid_update)(struct kvm_vcpu *vcpu);
910
911 int (*vm_init)(struct kvm *kvm);
912 void (*vm_destroy)(struct kvm *kvm);
913
914 /* Create, but do not attach this VCPU */
915 struct kvm_vcpu *(*vcpu_create)(struct kvm *kvm, unsigned id);
916 void (*vcpu_free)(struct kvm_vcpu *vcpu);
917 void (*vcpu_reset)(struct kvm_vcpu *vcpu, bool init_event);
918
919 void (*prepare_guest_switch)(struct kvm_vcpu *vcpu);
920 void (*vcpu_load)(struct kvm_vcpu *vcpu, int cpu);
921 void (*vcpu_put)(struct kvm_vcpu *vcpu);
922
923 void (*update_bp_intercept)(struct kvm_vcpu *vcpu);
924 int (*get_msr)(struct kvm_vcpu *vcpu, struct msr_data *msr);
925 int (*set_msr)(struct kvm_vcpu *vcpu, struct msr_data *msr);
926 u64 (*get_segment_base)(struct kvm_vcpu *vcpu, int seg);
927 void (*get_segment)(struct kvm_vcpu *vcpu,
928 struct kvm_segment *var, int seg);
929 int (*get_cpl)(struct kvm_vcpu *vcpu);
930 void (*set_segment)(struct kvm_vcpu *vcpu,
931 struct kvm_segment *var, int seg);
932 void (*get_cs_db_l_bits)(struct kvm_vcpu *vcpu, int *db, int *l);
933 void (*decache_cr0_guest_bits)(struct kvm_vcpu *vcpu);
934 void (*decache_cr3)(struct kvm_vcpu *vcpu);
935 void (*decache_cr4_guest_bits)(struct kvm_vcpu *vcpu);
936 void (*set_cr0)(struct kvm_vcpu *vcpu, unsigned long cr0);
937 void (*set_cr3)(struct kvm_vcpu *vcpu, unsigned long cr3);
938 int (*set_cr4)(struct kvm_vcpu *vcpu, unsigned long cr4);
939 void (*set_efer)(struct kvm_vcpu *vcpu, u64 efer);
940 void (*get_idt)(struct kvm_vcpu *vcpu, struct desc_ptr *dt);
941 void (*set_idt)(struct kvm_vcpu *vcpu, struct desc_ptr *dt);
942 void (*get_gdt)(struct kvm_vcpu *vcpu, struct desc_ptr *dt);
943 void (*set_gdt)(struct kvm_vcpu *vcpu, struct desc_ptr *dt);
944 u64 (*get_dr6)(struct kvm_vcpu *vcpu);
945 void (*set_dr6)(struct kvm_vcpu *vcpu, unsigned long value);
946 void (*sync_dirty_debug_regs)(struct kvm_vcpu *vcpu);
947 void (*set_dr7)(struct kvm_vcpu *vcpu, unsigned long value);
948 void (*cache_reg)(struct kvm_vcpu *vcpu, enum kvm_reg reg);
949 unsigned long (*get_rflags)(struct kvm_vcpu *vcpu);
950 void (*set_rflags)(struct kvm_vcpu *vcpu, unsigned long rflags);
951 u32 (*get_pkru)(struct kvm_vcpu *vcpu);
952
953 void (*tlb_flush)(struct kvm_vcpu *vcpu);
954
955 void (*run)(struct kvm_vcpu *vcpu);
956 int (*handle_exit)(struct kvm_vcpu *vcpu);
957 void (*skip_emulated_instruction)(struct kvm_vcpu *vcpu);
958 void (*set_interrupt_shadow)(struct kvm_vcpu *vcpu, int mask);
959 u32 (*get_interrupt_shadow)(struct kvm_vcpu *vcpu);
960 void (*patch_hypercall)(struct kvm_vcpu *vcpu,
961 unsigned char *hypercall_addr);
962 void (*set_irq)(struct kvm_vcpu *vcpu);
963 void (*set_nmi)(struct kvm_vcpu *vcpu);
964 void (*queue_exception)(struct kvm_vcpu *vcpu);
965 void (*cancel_injection)(struct kvm_vcpu *vcpu);
966 int (*interrupt_allowed)(struct kvm_vcpu *vcpu);
967 int (*nmi_allowed)(struct kvm_vcpu *vcpu);
968 bool (*get_nmi_mask)(struct kvm_vcpu *vcpu);
969 void (*set_nmi_mask)(struct kvm_vcpu *vcpu, bool masked);
970 void (*enable_nmi_window)(struct kvm_vcpu *vcpu);
971 void (*enable_irq_window)(struct kvm_vcpu *vcpu);
972 void (*update_cr8_intercept)(struct kvm_vcpu *vcpu, int tpr, int irr);
973 bool (*get_enable_apicv)(void);
974 void (*refresh_apicv_exec_ctrl)(struct kvm_vcpu *vcpu);
975 void (*hwapic_irr_update)(struct kvm_vcpu *vcpu, int max_irr);
976 void (*hwapic_isr_update)(struct kvm_vcpu *vcpu, int isr);
977 void (*load_eoi_exitmap)(struct kvm_vcpu *vcpu, u64 *eoi_exit_bitmap);
978 void (*set_virtual_x2apic_mode)(struct kvm_vcpu *vcpu, bool set);
979 void (*set_apic_access_page_addr)(struct kvm_vcpu *vcpu, hpa_t hpa);
980 void (*deliver_posted_interrupt)(struct kvm_vcpu *vcpu, int vector);
981 int (*sync_pir_to_irr)(struct kvm_vcpu *vcpu);
982 int (*set_tss_addr)(struct kvm *kvm, unsigned int addr);
983 int (*get_tdp_level)(void);
984 u64 (*get_mt_mask)(struct kvm_vcpu *vcpu, gfn_t gfn, bool is_mmio);
985 int (*get_lpage_level)(void);
986 bool (*rdtscp_supported)(void);
987 bool (*invpcid_supported)(void);
988
989 void (*set_tdp_cr3)(struct kvm_vcpu *vcpu, unsigned long cr3);
990
991 void (*set_supported_cpuid)(u32 func, struct kvm_cpuid_entry2 *entry);
992
993 bool (*has_wbinvd_exit)(void);
994
995 void (*write_tsc_offset)(struct kvm_vcpu *vcpu, u64 offset);
996
997 void (*get_exit_info)(struct kvm_vcpu *vcpu, u64 *info1, u64 *info2);
998
999 int (*check_intercept)(struct kvm_vcpu *vcpu,
1000 struct x86_instruction_info *info,
1001 enum x86_intercept_stage stage);
1002 void (*handle_external_intr)(struct kvm_vcpu *vcpu);
1003 bool (*mpx_supported)(void);
1004 bool (*xsaves_supported)(void);
1005
1006 int (*check_nested_events)(struct kvm_vcpu *vcpu, bool external_intr);
1007
1008 void (*sched_in)(struct kvm_vcpu *kvm, int cpu);
1009
1010 /*
1011 * Arch-specific dirty logging hooks. These hooks are only supposed to
1012 * be valid if the specific arch has hardware-accelerated dirty logging
1013 * mechanism. Currently only for PML on VMX.
1014 *
1015 * - slot_enable_log_dirty:
1016 * called when enabling log dirty mode for the slot.
1017 * - slot_disable_log_dirty:
1018 * called when disabling log dirty mode for the slot.
1019 * also called when slot is created with log dirty disabled.
1020 * - flush_log_dirty:
1021 * called before reporting dirty_bitmap to userspace.
1022 * - enable_log_dirty_pt_masked:
1023 * called when reenabling log dirty for the GFNs in the mask after
1024 * corresponding bits are cleared in slot->dirty_bitmap.
1025 */
1026 void (*slot_enable_log_dirty)(struct kvm *kvm,
1027 struct kvm_memory_slot *slot);
1028 void (*slot_disable_log_dirty)(struct kvm *kvm,
1029 struct kvm_memory_slot *slot);
1030 void (*flush_log_dirty)(struct kvm *kvm);
1031 void (*enable_log_dirty_pt_masked)(struct kvm *kvm,
1032 struct kvm_memory_slot *slot,
1033 gfn_t offset, unsigned long mask);
1034 int (*write_log_dirty)(struct kvm_vcpu *vcpu);
1035
1036 /* pmu operations of sub-arch */
1037 const struct kvm_pmu_ops *pmu_ops;
1038
1039 /*
1040 * Architecture specific hooks for vCPU blocking due to
1041 * HLT instruction.
1042 * Returns for .pre_block():
1043 * - 0 means continue to block the vCPU.
1044 * - 1 means we cannot block the vCPU since some event
1045 * happens during this period, such as, 'ON' bit in
1046 * posted-interrupts descriptor is set.
1047 */
1048 int (*pre_block)(struct kvm_vcpu *vcpu);
1049 void (*post_block)(struct kvm_vcpu *vcpu);
1050
1051 void (*vcpu_blocking)(struct kvm_vcpu *vcpu);
1052 void (*vcpu_unblocking)(struct kvm_vcpu *vcpu);
1053
1054 int (*update_pi_irte)(struct kvm *kvm, unsigned int host_irq,
1055 uint32_t guest_irq, bool set);
1056 void (*apicv_post_state_restore)(struct kvm_vcpu *vcpu);
1057
1058 int (*set_hv_timer)(struct kvm_vcpu *vcpu, u64 guest_deadline_tsc);
1059 void (*cancel_hv_timer)(struct kvm_vcpu *vcpu);
1060
1061 void (*setup_mce)(struct kvm_vcpu *vcpu);
1062 };
1063
1064 struct kvm_arch_async_pf {
1065 u32 token;
1066 gfn_t gfn;
1067 unsigned long cr3;
1068 bool direct_map;
1069 };
1070
1071 extern struct kvm_x86_ops *kvm_x86_ops;
1072
1073 int kvm_mmu_module_init(void);
1074 void kvm_mmu_module_exit(void);
1075
1076 void kvm_mmu_destroy(struct kvm_vcpu *vcpu);
1077 int kvm_mmu_create(struct kvm_vcpu *vcpu);
1078 void kvm_mmu_setup(struct kvm_vcpu *vcpu);
1079 void kvm_mmu_init_vm(struct kvm *kvm);
1080 void kvm_mmu_uninit_vm(struct kvm *kvm);
1081 void kvm_mmu_set_mask_ptes(u64 user_mask, u64 accessed_mask,
1082 u64 dirty_mask, u64 nx_mask, u64 x_mask, u64 p_mask,
1083 u64 acc_track_mask);
1084
1085 void kvm_mmu_reset_context(struct kvm_vcpu *vcpu);
1086 void kvm_mmu_slot_remove_write_access(struct kvm *kvm,
1087 struct kvm_memory_slot *memslot);
1088 void kvm_mmu_zap_collapsible_sptes(struct kvm *kvm,
1089 const struct kvm_memory_slot *memslot);
1090 void kvm_mmu_slot_leaf_clear_dirty(struct kvm *kvm,
1091 struct kvm_memory_slot *memslot);
1092 void kvm_mmu_slot_largepage_remove_write_access(struct kvm *kvm,
1093 struct kvm_memory_slot *memslot);
1094 void kvm_mmu_slot_set_dirty(struct kvm *kvm,
1095 struct kvm_memory_slot *memslot);
1096 void kvm_mmu_clear_dirty_pt_masked(struct kvm *kvm,
1097 struct kvm_memory_slot *slot,
1098 gfn_t gfn_offset, unsigned long mask);
1099 void kvm_mmu_zap_all(struct kvm *kvm);
1100 void kvm_mmu_invalidate_mmio_sptes(struct kvm *kvm, struct kvm_memslots *slots);
1101 unsigned int kvm_mmu_calculate_mmu_pages(struct kvm *kvm);
1102 void kvm_mmu_change_mmu_pages(struct kvm *kvm, unsigned int kvm_nr_mmu_pages);
1103
1104 int load_pdptrs(struct kvm_vcpu *vcpu, struct kvm_mmu *mmu, unsigned long cr3);
1105 bool pdptrs_changed(struct kvm_vcpu *vcpu);
1106
1107 int emulator_write_phys(struct kvm_vcpu *vcpu, gpa_t gpa,
1108 const void *val, int bytes);
1109
1110 struct kvm_irq_mask_notifier {
1111 void (*func)(struct kvm_irq_mask_notifier *kimn, bool masked);
1112 int irq;
1113 struct hlist_node link;
1114 };
1115
1116 void kvm_register_irq_mask_notifier(struct kvm *kvm, int irq,
1117 struct kvm_irq_mask_notifier *kimn);
1118 void kvm_unregister_irq_mask_notifier(struct kvm *kvm, int irq,
1119 struct kvm_irq_mask_notifier *kimn);
1120 void kvm_fire_mask_notifiers(struct kvm *kvm, unsigned irqchip, unsigned pin,
1121 bool mask);
1122
1123 extern bool tdp_enabled;
1124
1125 u64 vcpu_tsc_khz(struct kvm_vcpu *vcpu);
1126
1127 /* control of guest tsc rate supported? */
1128 extern bool kvm_has_tsc_control;
1129 /* maximum supported tsc_khz for guests */
1130 extern u32 kvm_max_guest_tsc_khz;
1131 /* number of bits of the fractional part of the TSC scaling ratio */
1132 extern u8 kvm_tsc_scaling_ratio_frac_bits;
1133 /* maximum allowed value of TSC scaling ratio */
1134 extern u64 kvm_max_tsc_scaling_ratio;
1135 /* 1ull << kvm_tsc_scaling_ratio_frac_bits */
1136 extern u64 kvm_default_tsc_scaling_ratio;
1137
1138 extern u64 kvm_mce_cap_supported;
1139
1140 enum emulation_result {
1141 EMULATE_DONE, /* no further processing */
1142 EMULATE_USER_EXIT, /* kvm_run ready for userspace exit */
1143 EMULATE_FAIL, /* can't emulate this instruction */
1144 };
1145
1146 #define EMULTYPE_NO_DECODE (1 << 0)
1147 #define EMULTYPE_TRAP_UD (1 << 1)
1148 #define EMULTYPE_SKIP (1 << 2)
1149 #define EMULTYPE_RETRY (1 << 3)
1150 #define EMULTYPE_NO_REEXECUTE (1 << 4)
1151 int x86_emulate_instruction(struct kvm_vcpu *vcpu, unsigned long cr2,
1152 int emulation_type, void *insn, int insn_len);
1153
1154 static inline int emulate_instruction(struct kvm_vcpu *vcpu,
1155 int emulation_type)
1156 {
1157 return x86_emulate_instruction(vcpu, 0, emulation_type, NULL, 0);
1158 }
1159
1160 void kvm_enable_efer_bits(u64);
1161 bool kvm_valid_efer(struct kvm_vcpu *vcpu, u64 efer);
1162 int kvm_get_msr(struct kvm_vcpu *vcpu, struct msr_data *msr);
1163 int kvm_set_msr(struct kvm_vcpu *vcpu, struct msr_data *msr);
1164
1165 struct x86_emulate_ctxt;
1166
1167 int kvm_fast_pio_out(struct kvm_vcpu *vcpu, int size, unsigned short port);
1168 int kvm_fast_pio_in(struct kvm_vcpu *vcpu, int size, unsigned short port);
1169 int kvm_emulate_cpuid(struct kvm_vcpu *vcpu);
1170 int kvm_emulate_halt(struct kvm_vcpu *vcpu);
1171 int kvm_vcpu_halt(struct kvm_vcpu *vcpu);
1172 int kvm_emulate_wbinvd(struct kvm_vcpu *vcpu);
1173
1174 void kvm_get_segment(struct kvm_vcpu *vcpu, struct kvm_segment *var, int seg);
1175 int kvm_load_segment_descriptor(struct kvm_vcpu *vcpu, u16 selector, int seg);
1176 void kvm_vcpu_deliver_sipi_vector(struct kvm_vcpu *vcpu, u8 vector);
1177
1178 int kvm_task_switch(struct kvm_vcpu *vcpu, u16 tss_selector, int idt_index,
1179 int reason, bool has_error_code, u32 error_code);
1180
1181 int kvm_set_cr0(struct kvm_vcpu *vcpu, unsigned long cr0);
1182 int kvm_set_cr3(struct kvm_vcpu *vcpu, unsigned long cr3);
1183 int kvm_set_cr4(struct kvm_vcpu *vcpu, unsigned long cr4);
1184 int kvm_set_cr8(struct kvm_vcpu *vcpu, unsigned long cr8);
1185 int kvm_set_dr(struct kvm_vcpu *vcpu, int dr, unsigned long val);
1186 int kvm_get_dr(struct kvm_vcpu *vcpu, int dr, unsigned long *val);
1187 unsigned long kvm_get_cr8(struct kvm_vcpu *vcpu);
1188 void kvm_lmsw(struct kvm_vcpu *vcpu, unsigned long msw);
1189 void kvm_get_cs_db_l_bits(struct kvm_vcpu *vcpu, int *db, int *l);
1190 int kvm_set_xcr(struct kvm_vcpu *vcpu, u32 index, u64 xcr);
1191
1192 int kvm_get_msr_common(struct kvm_vcpu *vcpu, struct msr_data *msr);
1193 int kvm_set_msr_common(struct kvm_vcpu *vcpu, struct msr_data *msr);
1194
1195 unsigned long kvm_get_rflags(struct kvm_vcpu *vcpu);
1196 void kvm_set_rflags(struct kvm_vcpu *vcpu, unsigned long rflags);
1197 bool kvm_rdpmc(struct kvm_vcpu *vcpu);
1198
1199 void kvm_queue_exception(struct kvm_vcpu *vcpu, unsigned nr);
1200 void kvm_queue_exception_e(struct kvm_vcpu *vcpu, unsigned nr, u32 error_code);
1201 void kvm_requeue_exception(struct kvm_vcpu *vcpu, unsigned nr);
1202 void kvm_requeue_exception_e(struct kvm_vcpu *vcpu, unsigned nr, u32 error_code);
1203 void kvm_inject_page_fault(struct kvm_vcpu *vcpu, struct x86_exception *fault);
1204 int kvm_read_guest_page_mmu(struct kvm_vcpu *vcpu, struct kvm_mmu *mmu,
1205 gfn_t gfn, void *data, int offset, int len,
1206 u32 access);
1207 bool kvm_require_cpl(struct kvm_vcpu *vcpu, int required_cpl);
1208 bool kvm_require_dr(struct kvm_vcpu *vcpu, int dr);
1209
1210 static inline int __kvm_irq_line_state(unsigned long *irq_state,
1211 int irq_source_id, int level)
1212 {
1213 /* Logical OR for level trig interrupt */
1214 if (level)
1215 __set_bit(irq_source_id, irq_state);
1216 else
1217 __clear_bit(irq_source_id, irq_state);
1218
1219 return !!(*irq_state);
1220 }
1221
1222 int kvm_pic_set_irq(struct kvm_pic *pic, int irq, int irq_source_id, int level);
1223 void kvm_pic_clear_all(struct kvm_pic *pic, int irq_source_id);
1224
1225 void kvm_inject_nmi(struct kvm_vcpu *vcpu);
1226
1227 int kvm_mmu_unprotect_page(struct kvm *kvm, gfn_t gfn);
1228 int kvm_mmu_unprotect_page_virt(struct kvm_vcpu *vcpu, gva_t gva);
1229 void __kvm_mmu_free_some_pages(struct kvm_vcpu *vcpu);
1230 int kvm_mmu_load(struct kvm_vcpu *vcpu);
1231 void kvm_mmu_unload(struct kvm_vcpu *vcpu);
1232 void kvm_mmu_sync_roots(struct kvm_vcpu *vcpu);
1233 gpa_t translate_nested_gpa(struct kvm_vcpu *vcpu, gpa_t gpa, u32 access,
1234 struct x86_exception *exception);
1235 gpa_t kvm_mmu_gva_to_gpa_read(struct kvm_vcpu *vcpu, gva_t gva,
1236 struct x86_exception *exception);
1237 gpa_t kvm_mmu_gva_to_gpa_fetch(struct kvm_vcpu *vcpu, gva_t gva,
1238 struct x86_exception *exception);
1239 gpa_t kvm_mmu_gva_to_gpa_write(struct kvm_vcpu *vcpu, gva_t gva,
1240 struct x86_exception *exception);
1241 gpa_t kvm_mmu_gva_to_gpa_system(struct kvm_vcpu *vcpu, gva_t gva,
1242 struct x86_exception *exception);
1243
1244 void kvm_vcpu_deactivate_apicv(struct kvm_vcpu *vcpu);
1245
1246 int kvm_emulate_hypercall(struct kvm_vcpu *vcpu);
1247
1248 int kvm_mmu_page_fault(struct kvm_vcpu *vcpu, gva_t gva, u64 error_code,
1249 void *insn, int insn_len);
1250 void kvm_mmu_invlpg(struct kvm_vcpu *vcpu, gva_t gva);
1251 void kvm_mmu_new_cr3(struct kvm_vcpu *vcpu);
1252
1253 void kvm_enable_tdp(void);
1254 void kvm_disable_tdp(void);
1255
1256 static inline gpa_t translate_gpa(struct kvm_vcpu *vcpu, gpa_t gpa, u32 access,
1257 struct x86_exception *exception)
1258 {
1259 return gpa;
1260 }
1261
1262 static inline struct kvm_mmu_page *page_header(hpa_t shadow_page)
1263 {
1264 struct page *page = pfn_to_page(shadow_page >> PAGE_SHIFT);
1265
1266 return (struct kvm_mmu_page *)page_private(page);
1267 }
1268
1269 static inline u16 kvm_read_ldt(void)
1270 {
1271 u16 ldt;
1272 asm("sldt %0" : "=g"(ldt));
1273 return ldt;
1274 }
1275
1276 static inline void kvm_load_ldt(u16 sel)
1277 {
1278 asm("lldt %0" : : "rm"(sel));
1279 }
1280
1281 #ifdef CONFIG_X86_64
1282 static inline unsigned long read_msr(unsigned long msr)
1283 {
1284 u64 value;
1285
1286 rdmsrl(msr, value);
1287 return value;
1288 }
1289 #endif
1290
1291 static inline u32 get_rdx_init_val(void)
1292 {
1293 return 0x600; /* P6 family */
1294 }
1295
1296 static inline void kvm_inject_gp(struct kvm_vcpu *vcpu, u32 error_code)
1297 {
1298 kvm_queue_exception_e(vcpu, GP_VECTOR, error_code);
1299 }
1300
1301 static inline u64 get_canonical(u64 la)
1302 {
1303 return ((int64_t)la << 16) >> 16;
1304 }
1305
1306 static inline bool is_noncanonical_address(u64 la)
1307 {
1308 #ifdef CONFIG_X86_64
1309 return get_canonical(la) != la;
1310 #else
1311 return false;
1312 #endif
1313 }
1314
1315 #define TSS_IOPB_BASE_OFFSET 0x66
1316 #define TSS_BASE_SIZE 0x68
1317 #define TSS_IOPB_SIZE (65536 / 8)
1318 #define TSS_REDIRECTION_SIZE (256 / 8)
1319 #define RMODE_TSS_SIZE \
1320 (TSS_BASE_SIZE + TSS_REDIRECTION_SIZE + TSS_IOPB_SIZE + 1)
1321
1322 enum {
1323 TASK_SWITCH_CALL = 0,
1324 TASK_SWITCH_IRET = 1,
1325 TASK_SWITCH_JMP = 2,
1326 TASK_SWITCH_GATE = 3,
1327 };
1328
1329 #define HF_GIF_MASK (1 << 0)
1330 #define HF_HIF_MASK (1 << 1)
1331 #define HF_VINTR_MASK (1 << 2)
1332 #define HF_NMI_MASK (1 << 3)
1333 #define HF_IRET_MASK (1 << 4)
1334 #define HF_GUEST_MASK (1 << 5) /* VCPU is in guest-mode */
1335 #define HF_SMM_MASK (1 << 6)
1336 #define HF_SMM_INSIDE_NMI_MASK (1 << 7)
1337
1338 #define __KVM_VCPU_MULTIPLE_ADDRESS_SPACE
1339 #define KVM_ADDRESS_SPACE_NUM 2
1340
1341 #define kvm_arch_vcpu_memslots_id(vcpu) ((vcpu)->arch.hflags & HF_SMM_MASK ? 1 : 0)
1342 #define kvm_memslots_for_spte_role(kvm, role) __kvm_memslots(kvm, (role).smm)
1343
1344 /*
1345 * Hardware virtualization extension instructions may fault if a
1346 * reboot turns off virtualization while processes are running.
1347 * Trap the fault and ignore the instruction if that happens.
1348 */
1349 asmlinkage void kvm_spurious_fault(void);
1350
1351 #define ____kvm_handle_fault_on_reboot(insn, cleanup_insn) \
1352 "666: " insn "\n\t" \
1353 "668: \n\t" \
1354 ".pushsection .fixup, \"ax\" \n" \
1355 "667: \n\t" \
1356 cleanup_insn "\n\t" \
1357 "cmpb $0, kvm_rebooting \n\t" \
1358 "jne 668b \n\t" \
1359 __ASM_SIZE(push) " $666b \n\t" \
1360 "call kvm_spurious_fault \n\t" \
1361 ".popsection \n\t" \
1362 _ASM_EXTABLE(666b, 667b)
1363
1364 #define __kvm_handle_fault_on_reboot(insn) \
1365 ____kvm_handle_fault_on_reboot(insn, "")
1366
1367 #define KVM_ARCH_WANT_MMU_NOTIFIER
1368 int kvm_unmap_hva(struct kvm *kvm, unsigned long hva);
1369 int kvm_unmap_hva_range(struct kvm *kvm, unsigned long start, unsigned long end);
1370 int kvm_age_hva(struct kvm *kvm, unsigned long start, unsigned long end);
1371 int kvm_test_age_hva(struct kvm *kvm, unsigned long hva);
1372 void kvm_set_spte_hva(struct kvm *kvm, unsigned long hva, pte_t pte);
1373 int kvm_cpu_has_injectable_intr(struct kvm_vcpu *v);
1374 int kvm_cpu_has_interrupt(struct kvm_vcpu *vcpu);
1375 int kvm_arch_interrupt_allowed(struct kvm_vcpu *vcpu);
1376 int kvm_cpu_get_interrupt(struct kvm_vcpu *v);
1377 void kvm_vcpu_reset(struct kvm_vcpu *vcpu, bool init_event);
1378 void kvm_vcpu_reload_apic_access_page(struct kvm_vcpu *vcpu);
1379 void kvm_arch_mmu_notifier_invalidate_page(struct kvm *kvm,
1380 unsigned long address);
1381
1382 void kvm_define_shared_msr(unsigned index, u32 msr);
1383 int kvm_set_shared_msr(unsigned index, u64 val, u64 mask);
1384
1385 u64 kvm_scale_tsc(struct kvm_vcpu *vcpu, u64 tsc);
1386 u64 kvm_read_l1_tsc(struct kvm_vcpu *vcpu, u64 host_tsc);
1387
1388 unsigned long kvm_get_linear_rip(struct kvm_vcpu *vcpu);
1389 bool kvm_is_linear_rip(struct kvm_vcpu *vcpu, unsigned long linear_rip);
1390
1391 void kvm_make_mclock_inprogress_request(struct kvm *kvm);
1392 void kvm_make_scan_ioapic_request(struct kvm *kvm);
1393
1394 void kvm_arch_async_page_not_present(struct kvm_vcpu *vcpu,
1395 struct kvm_async_pf *work);
1396 void kvm_arch_async_page_present(struct kvm_vcpu *vcpu,
1397 struct kvm_async_pf *work);
1398 void kvm_arch_async_page_ready(struct kvm_vcpu *vcpu,
1399 struct kvm_async_pf *work);
1400 bool kvm_arch_can_inject_async_page_present(struct kvm_vcpu *vcpu);
1401 extern bool kvm_find_async_pf_gfn(struct kvm_vcpu *vcpu, gfn_t gfn);
1402
1403 int kvm_skip_emulated_instruction(struct kvm_vcpu *vcpu);
1404 int kvm_complete_insn_gp(struct kvm_vcpu *vcpu, int err);
1405
1406 int kvm_is_in_guest(void);
1407
1408 int __x86_set_memory_region(struct kvm *kvm, int id, gpa_t gpa, u32 size);
1409 int x86_set_memory_region(struct kvm *kvm, int id, gpa_t gpa, u32 size);
1410 bool kvm_vcpu_is_reset_bsp(struct kvm_vcpu *vcpu);
1411 bool kvm_vcpu_is_bsp(struct kvm_vcpu *vcpu);
1412
1413 bool kvm_intr_is_single_vcpu(struct kvm *kvm, struct kvm_lapic_irq *irq,
1414 struct kvm_vcpu **dest_vcpu);
1415
1416 void kvm_set_msi_irq(struct kvm *kvm, struct kvm_kernel_irq_routing_entry *e,
1417 struct kvm_lapic_irq *irq);
1418
1419 static inline void kvm_arch_vcpu_blocking(struct kvm_vcpu *vcpu)
1420 {
1421 if (kvm_x86_ops->vcpu_blocking)
1422 kvm_x86_ops->vcpu_blocking(vcpu);
1423 }
1424
1425 static inline void kvm_arch_vcpu_unblocking(struct kvm_vcpu *vcpu)
1426 {
1427 if (kvm_x86_ops->vcpu_unblocking)
1428 kvm_x86_ops->vcpu_unblocking(vcpu);
1429 }
1430
1431 static inline void kvm_arch_vcpu_block_finish(struct kvm_vcpu *vcpu) {}
1432
1433 static inline int kvm_cpu_get_apicid(int mps_cpu)
1434 {
1435 #ifdef CONFIG_X86_LOCAL_APIC
1436 return __default_cpu_present_to_apicid(mps_cpu);
1437 #else
1438 WARN_ON_ONCE(1);
1439 return BAD_APICID;
1440 #endif
1441 }
1442
1443 #endif /* _ASM_X86_KVM_HOST_H */