]> git.proxmox.com Git - qemu.git/blame - cpu-common.h
Let users select their pythons
[qemu.git] / cpu-common.h
CommitLineData
1ad2134f
PB
1#ifndef CPU_COMMON_H
2#define CPU_COMMON_H 1
3
4/* CPU interfaces that are target indpendent. */
5
477ba620 6#if defined(__arm__) || defined(__sparc__) || defined(__mips__) || defined(__hppa__) || defined(__ia64__)
1ad2134f
PB
7#define WORDS_ALIGNED
8#endif
9
37b76cfd
PB
10#ifdef TARGET_PHYS_ADDR_BITS
11#include "targphys.h"
12#endif
13
14#ifndef NEED_CPU_H
15#include "poison.h"
16#endif
17
1ad2134f 18#include "bswap.h"
f6f3fbca 19#include "qemu-queue.h"
1ad2134f 20
b3755a91
PB
21#if !defined(CONFIG_USER_ONLY)
22
dd310534
AG
23enum device_endian {
24 DEVICE_NATIVE_ENDIAN,
25 DEVICE_BIG_ENDIAN,
26 DEVICE_LITTLE_ENDIAN,
27};
28
1ad2134f 29/* address in the RAM (different from a physical address) */
c227f099 30typedef unsigned long ram_addr_t;
1ad2134f
PB
31
32/* memory API */
33
c227f099
AL
34typedef void CPUWriteMemoryFunc(void *opaque, target_phys_addr_t addr, uint32_t value);
35typedef uint32_t CPUReadMemoryFunc(void *opaque, target_phys_addr_t addr);
1ad2134f 36
0fd542fb
MT
37void cpu_register_physical_memory_log(target_phys_addr_t start_addr,
38 ram_addr_t size,
39 ram_addr_t phys_offset,
40 ram_addr_t region_offset,
41 bool log_dirty);
42
43static inline void cpu_register_physical_memory_offset(target_phys_addr_t start_addr,
44 ram_addr_t size,
45 ram_addr_t phys_offset,
46 ram_addr_t region_offset)
47{
48 cpu_register_physical_memory_log(start_addr, size, phys_offset,
49 region_offset, false);
50}
51
c227f099
AL
52static inline void cpu_register_physical_memory(target_phys_addr_t start_addr,
53 ram_addr_t size,
54 ram_addr_t phys_offset)
1ad2134f
PB
55{
56 cpu_register_physical_memory_offset(start_addr, size, phys_offset, 0);
57}
58
c227f099 59ram_addr_t cpu_get_physical_page_desc(target_phys_addr_t addr);
84b89d78
CM
60ram_addr_t qemu_ram_alloc_from_ptr(DeviceState *dev, const char *name,
61 ram_addr_t size, void *host);
1724f049 62ram_addr_t qemu_ram_alloc(DeviceState *dev, const char *name, ram_addr_t size);
c227f099 63void qemu_ram_free(ram_addr_t addr);
1f2e98b6 64void qemu_ram_free_from_ptr(ram_addr_t addr);
cd19cfa2 65void qemu_ram_remap(ram_addr_t addr, ram_addr_t length);
1ad2134f 66/* This should only be used for ram local to a device. */
c227f099 67void *qemu_get_ram_ptr(ram_addr_t addr);
8ab934f9 68void *qemu_ram_ptr_length(ram_addr_t addr, ram_addr_t *size);
b2e0a138
MT
69/* Same but slower, to use for migration, where the order of
70 * RAMBlocks must not change. */
71void *qemu_safe_ram_ptr(ram_addr_t addr);
050a0ddf 72void qemu_put_ram_ptr(void *addr);
1ad2134f 73/* This should not be used by devices. */
e890261f
MT
74int qemu_ram_addr_from_host(void *ptr, ram_addr_t *ram_addr);
75ram_addr_t qemu_ram_addr_from_host_nofail(void *ptr);
1ad2134f 76
d60efc6b
BS
77int cpu_register_io_memory(CPUReadMemoryFunc * const *mem_read,
78 CPUWriteMemoryFunc * const *mem_write,
dd310534 79 void *opaque, enum device_endian endian);
1ad2134f
PB
80void cpu_unregister_io_memory(int table_address);
81
c227f099 82void cpu_physical_memory_rw(target_phys_addr_t addr, uint8_t *buf,
1ad2134f 83 int len, int is_write);
c227f099 84static inline void cpu_physical_memory_read(target_phys_addr_t addr,
3bad9814 85 void *buf, int len)
1ad2134f
PB
86{
87 cpu_physical_memory_rw(addr, buf, len, 0);
88}
c227f099 89static inline void cpu_physical_memory_write(target_phys_addr_t addr,
3bad9814 90 const void *buf, int len)
1ad2134f 91{
3bad9814 92 cpu_physical_memory_rw(addr, (void *)buf, len, 1);
1ad2134f 93}
c227f099
AL
94void *cpu_physical_memory_map(target_phys_addr_t addr,
95 target_phys_addr_t *plen,
1ad2134f 96 int is_write);
c227f099
AL
97void cpu_physical_memory_unmap(void *buffer, target_phys_addr_t len,
98 int is_write, target_phys_addr_t access_len);
1ad2134f
PB
99void *cpu_register_map_client(void *opaque, void (*callback)(void *opaque));
100void cpu_unregister_map_client(void *cookie);
101
f6f3fbca
MT
102struct CPUPhysMemoryClient;
103typedef struct CPUPhysMemoryClient CPUPhysMemoryClient;
104struct CPUPhysMemoryClient {
105 void (*set_memory)(struct CPUPhysMemoryClient *client,
106 target_phys_addr_t start_addr,
107 ram_addr_t size,
0fd542fb
MT
108 ram_addr_t phys_offset,
109 bool log_dirty);
f6f3fbca
MT
110 int (*sync_dirty_bitmap)(struct CPUPhysMemoryClient *client,
111 target_phys_addr_t start_addr,
112 target_phys_addr_t end_addr);
113 int (*migration_log)(struct CPUPhysMemoryClient *client,
114 int enable);
e5896b12
AP
115 int (*log_start)(struct CPUPhysMemoryClient *client,
116 target_phys_addr_t phys_addr, ram_addr_t size);
117 int (*log_stop)(struct CPUPhysMemoryClient *client,
118 target_phys_addr_t phys_addr, ram_addr_t size);
f6f3fbca
MT
119 QLIST_ENTRY(CPUPhysMemoryClient) list;
120};
121
122void cpu_register_phys_memory_client(CPUPhysMemoryClient *);
123void cpu_unregister_phys_memory_client(CPUPhysMemoryClient *);
124
6842a08e
BS
125/* Coalesced MMIO regions are areas where write operations can be reordered.
126 * This usually implies that write operations are side-effect free. This allows
127 * batching which can make a major impact on performance when using
128 * virtualization.
129 */
130void qemu_register_coalesced_mmio(target_phys_addr_t addr, ram_addr_t size);
131
132void qemu_unregister_coalesced_mmio(target_phys_addr_t addr, ram_addr_t size);
133
134void qemu_flush_coalesced_mmio_buffer(void);
135
c227f099 136uint32_t ldub_phys(target_phys_addr_t addr);
1e78bcc1
AG
137uint32_t lduw_le_phys(target_phys_addr_t addr);
138uint32_t lduw_be_phys(target_phys_addr_t addr);
1e78bcc1
AG
139uint32_t ldl_le_phys(target_phys_addr_t addr);
140uint32_t ldl_be_phys(target_phys_addr_t addr);
1e78bcc1
AG
141uint64_t ldq_le_phys(target_phys_addr_t addr);
142uint64_t ldq_be_phys(target_phys_addr_t addr);
c227f099 143void stb_phys(target_phys_addr_t addr, uint32_t val);
1e78bcc1
AG
144void stw_le_phys(target_phys_addr_t addr, uint32_t val);
145void stw_be_phys(target_phys_addr_t addr, uint32_t val);
1e78bcc1
AG
146void stl_le_phys(target_phys_addr_t addr, uint32_t val);
147void stl_be_phys(target_phys_addr_t addr, uint32_t val);
1e78bcc1
AG
148void stq_le_phys(target_phys_addr_t addr, uint64_t val);
149void stq_be_phys(target_phys_addr_t addr, uint64_t val);
c227f099 150
21673cde
BS
151#ifdef NEED_CPU_H
152uint32_t lduw_phys(target_phys_addr_t addr);
153uint32_t ldl_phys(target_phys_addr_t addr);
154uint64_t ldq_phys(target_phys_addr_t addr);
155void stl_phys_notdirty(target_phys_addr_t addr, uint32_t val);
156void stq_phys_notdirty(target_phys_addr_t addr, uint64_t val);
157void stw_phys(target_phys_addr_t addr, uint32_t val);
158void stl_phys(target_phys_addr_t addr, uint32_t val);
159void stq_phys(target_phys_addr_t addr, uint64_t val);
160#endif
161
c227f099 162void cpu_physical_memory_write_rom(target_phys_addr_t addr,
1ad2134f
PB
163 const uint8_t *buf, int len);
164
165#define IO_MEM_SHIFT 3
166
167#define IO_MEM_RAM (0 << IO_MEM_SHIFT) /* hardcoded offset */
168#define IO_MEM_ROM (1 << IO_MEM_SHIFT) /* hardcoded offset */
169#define IO_MEM_UNASSIGNED (2 << IO_MEM_SHIFT)
170#define IO_MEM_NOTDIRTY (3 << IO_MEM_SHIFT)
171
172/* Acts like a ROM when read and like a device when written. */
173#define IO_MEM_ROMD (1)
174#define IO_MEM_SUBPAGE (2)
1ad2134f 175
b3755a91
PB
176#endif
177
1ad2134f 178#endif /* !CPU_COMMON_H */