]> git.proxmox.com Git - qemu.git/blame - cpu-common.h
target-mips: Fix incorrect code and test for INSV
[qemu.git] / cpu-common.h
CommitLineData
1ad2134f
PB
1#ifndef CPU_COMMON_H
2#define CPU_COMMON_H 1
3
07f35073 4/* CPU interfaces that are target independent. */
1ad2134f 5
a8170e5e 6#include "hwaddr.h"
37b76cfd
PB
7
8#ifndef NEED_CPU_H
9#include "poison.h"
10#endif
11
1ad2134f 12#include "bswap.h"
f6f3fbca 13#include "qemu-queue.h"
1ad2134f 14
b3755a91
PB
15#if !defined(CONFIG_USER_ONLY)
16
dd310534
AG
17enum device_endian {
18 DEVICE_NATIVE_ENDIAN,
19 DEVICE_BIG_ENDIAN,
20 DEVICE_LITTLE_ENDIAN,
21};
22
1ad2134f 23/* address in the RAM (different from a physical address) */
4be403c8 24#if defined(CONFIG_XEN_BACKEND)
f15fbc4b
AP
25typedef uint64_t ram_addr_t;
26# define RAM_ADDR_MAX UINT64_MAX
27# define RAM_ADDR_FMT "%" PRIx64
28#else
53576999
SW
29typedef uintptr_t ram_addr_t;
30# define RAM_ADDR_MAX UINTPTR_MAX
31# define RAM_ADDR_FMT "%" PRIxPTR
f15fbc4b 32#endif
1ad2134f
PB
33
34/* memory API */
35
a8170e5e
AK
36typedef void CPUWriteMemoryFunc(void *opaque, hwaddr addr, uint32_t value);
37typedef uint32_t CPUReadMemoryFunc(void *opaque, hwaddr addr);
1ad2134f 38
cd19cfa2 39void qemu_ram_remap(ram_addr_t addr, ram_addr_t length);
1ad2134f 40/* This should only be used for ram local to a device. */
c227f099 41void *qemu_get_ram_ptr(ram_addr_t addr);
050a0ddf 42void qemu_put_ram_ptr(void *addr);
1ad2134f 43/* This should not be used by devices. */
e890261f
MT
44int qemu_ram_addr_from_host(void *ptr, ram_addr_t *ram_addr);
45ram_addr_t qemu_ram_addr_from_host_nofail(void *ptr);
c5705a77 46void qemu_ram_set_idstr(ram_addr_t addr, const char *name, DeviceState *dev);
1ad2134f 47
a8170e5e 48void cpu_physical_memory_rw(hwaddr addr, uint8_t *buf,
1ad2134f 49 int len, int is_write);
a8170e5e 50static inline void cpu_physical_memory_read(hwaddr addr,
3bad9814 51 void *buf, int len)
1ad2134f
PB
52{
53 cpu_physical_memory_rw(addr, buf, len, 0);
54}
a8170e5e 55static inline void cpu_physical_memory_write(hwaddr addr,
3bad9814 56 const void *buf, int len)
1ad2134f 57{
3bad9814 58 cpu_physical_memory_rw(addr, (void *)buf, len, 1);
1ad2134f 59}
a8170e5e
AK
60void *cpu_physical_memory_map(hwaddr addr,
61 hwaddr *plen,
1ad2134f 62 int is_write);
a8170e5e
AK
63void cpu_physical_memory_unmap(void *buffer, hwaddr len,
64 int is_write, hwaddr access_len);
1ad2134f 65void *cpu_register_map_client(void *opaque, void (*callback)(void *opaque));
1ad2134f 66
a8170e5e 67bool cpu_physical_memory_is_io(hwaddr phys_addr);
76f35538 68
6842a08e
BS
69/* Coalesced MMIO regions are areas where write operations can be reordered.
70 * This usually implies that write operations are side-effect free. This allows
71 * batching which can make a major impact on performance when using
72 * virtualization.
73 */
6842a08e
BS
74void qemu_flush_coalesced_mmio_buffer(void);
75
a8170e5e
AK
76uint32_t ldub_phys(hwaddr addr);
77uint32_t lduw_le_phys(hwaddr addr);
78uint32_t lduw_be_phys(hwaddr addr);
79uint32_t ldl_le_phys(hwaddr addr);
80uint32_t ldl_be_phys(hwaddr addr);
81uint64_t ldq_le_phys(hwaddr addr);
82uint64_t ldq_be_phys(hwaddr addr);
83void stb_phys(hwaddr addr, uint32_t val);
84void stw_le_phys(hwaddr addr, uint32_t val);
85void stw_be_phys(hwaddr addr, uint32_t val);
86void stl_le_phys(hwaddr addr, uint32_t val);
87void stl_be_phys(hwaddr addr, uint32_t val);
88void stq_le_phys(hwaddr addr, uint64_t val);
89void stq_be_phys(hwaddr addr, uint64_t val);
c227f099 90
21673cde 91#ifdef NEED_CPU_H
a8170e5e
AK
92uint32_t lduw_phys(hwaddr addr);
93uint32_t ldl_phys(hwaddr addr);
94uint64_t ldq_phys(hwaddr addr);
95void stl_phys_notdirty(hwaddr addr, uint32_t val);
96void stq_phys_notdirty(hwaddr addr, uint64_t val);
97void stw_phys(hwaddr addr, uint32_t val);
98void stl_phys(hwaddr addr, uint32_t val);
99void stq_phys(hwaddr addr, uint64_t val);
21673cde
BS
100#endif
101
a8170e5e 102void cpu_physical_memory_write_rom(hwaddr addr,
1ad2134f
PB
103 const uint8_t *buf, int len);
104
0e0df1e2
AK
105extern struct MemoryRegion io_mem_ram;
106extern struct MemoryRegion io_mem_rom;
107extern struct MemoryRegion io_mem_unassigned;
108extern struct MemoryRegion io_mem_notdirty;
1ad2134f 109
b3755a91
PB
110#endif
111
1ad2134f 112#endif /* !CPU_COMMON_H */