]> git.proxmox.com Git - qemu.git/blame - cpu-defs.h
virtio-balloon: Fix header comment; add Copyright
[qemu.git] / cpu-defs.h
CommitLineData
ab93bbe2
FB
1/*
2 * common defines for all CPUs
5fafdf24 3 *
ab93bbe2
FB
4 * Copyright (c) 2003 Fabrice Bellard
5 *
6 * This library is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU Lesser General Public
8 * License as published by the Free Software Foundation; either
9 * version 2 of the License, or (at your option) any later version.
10 *
11 * This library is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
14 * Lesser General Public License for more details.
15 *
16 * You should have received a copy of the GNU Lesser General Public
8167ee88 17 * License along with this library; if not, see <http://www.gnu.org/licenses/>.
ab93bbe2
FB
18 */
19#ifndef CPU_DEFS_H
20#define CPU_DEFS_H
21
87ecb68b
PB
22#ifndef NEED_CPU_H
23#error cpu.h included from common code
24#endif
25
ab93bbe2
FB
26#include "config.h"
27#include <setjmp.h>
ed1c0bcb 28#include <inttypes.h>
be214e6c 29#include <signal.h>
ed1c0bcb 30#include "osdep.h"
72cf2d4f 31#include "qemu-queue.h"
1ad2134f 32#include "targphys.h"
ab93bbe2 33
35b66fc4
FB
34#ifndef TARGET_LONG_BITS
35#error TARGET_LONG_BITS must be defined before including this header
36#endif
37
38#define TARGET_LONG_SIZE (TARGET_LONG_BITS / 8)
39
c2e3dee6
LV
40typedef int16_t target_short __attribute__ ((aligned(TARGET_SHORT_ALIGNMENT)));
41typedef uint16_t target_ushort __attribute__((aligned(TARGET_SHORT_ALIGNMENT)));
42typedef int32_t target_int __attribute__((aligned(TARGET_INT_ALIGNMENT)));
43typedef uint32_t target_uint __attribute__((aligned(TARGET_INT_ALIGNMENT)));
44typedef int64_t target_llong __attribute__((aligned(TARGET_LLONG_ALIGNMENT)));
45typedef uint64_t target_ullong __attribute__((aligned(TARGET_LLONG_ALIGNMENT)));
ab6d960f 46/* target_ulong is the type of a virtual address */
35b66fc4 47#if TARGET_LONG_SIZE == 4
c2e3dee6
LV
48typedef int32_t target_long __attribute__((aligned(TARGET_LONG_ALIGNMENT)));
49typedef uint32_t target_ulong __attribute__((aligned(TARGET_LONG_ALIGNMENT)));
c27004ec 50#define TARGET_FMT_lx "%08x"
b62b461b 51#define TARGET_FMT_ld "%d"
71c8b8fd 52#define TARGET_FMT_lu "%u"
35b66fc4 53#elif TARGET_LONG_SIZE == 8
c2e3dee6
LV
54typedef int64_t target_long __attribute__((aligned(TARGET_LONG_ALIGNMENT)));
55typedef uint64_t target_ulong __attribute__((aligned(TARGET_LONG_ALIGNMENT)));
26a76461 56#define TARGET_FMT_lx "%016" PRIx64
b62b461b 57#define TARGET_FMT_ld "%" PRId64
71c8b8fd 58#define TARGET_FMT_lu "%" PRIu64
35b66fc4
FB
59#else
60#error TARGET_LONG_SIZE undefined
61#endif
62
f193c797
FB
63#define HOST_LONG_SIZE (HOST_LONG_BITS / 8)
64
2be0071f
FB
65#define EXCP_INTERRUPT 0x10000 /* async interruption */
66#define EXCP_HLT 0x10001 /* hlt instruction reached */
67#define EXCP_DEBUG 0x10002 /* cpu stopped after a breakpoint or singlestep */
5a1e3cfc 68#define EXCP_HALTED 0x10003 /* cpu is halted (waiting for external event) */
ab93bbe2 69
a316d335
FB
70#define TB_JMP_CACHE_BITS 12
71#define TB_JMP_CACHE_SIZE (1 << TB_JMP_CACHE_BITS)
72
b362e5e0
PB
73/* Only the bottom TB_JMP_PAGE_BITS of the jump cache hash bits vary for
74 addresses on the same page. The top bits are the same. This allows
75 TLB invalidation to quickly clear a subset of the hash table. */
76#define TB_JMP_PAGE_BITS (TB_JMP_CACHE_BITS / 2)
77#define TB_JMP_PAGE_SIZE (1 << TB_JMP_PAGE_BITS)
78#define TB_JMP_ADDR_MASK (TB_JMP_PAGE_SIZE - 1)
79#define TB_JMP_PAGE_MASK (TB_JMP_CACHE_SIZE - TB_JMP_PAGE_SIZE)
80
20cb400d 81#if !defined(CONFIG_USER_ONLY)
84b7b8e7
FB
82#define CPU_TLB_BITS 8
83#define CPU_TLB_SIZE (1 << CPU_TLB_BITS)
ab93bbe2 84
355b1943 85#if HOST_LONG_BITS == 32 && TARGET_LONG_BITS == 32
d656469f
FB
86#define CPU_TLB_ENTRY_BITS 4
87#else
88#define CPU_TLB_ENTRY_BITS 5
89#endif
90
ab93bbe2 91typedef struct CPUTLBEntry {
0f459d16
PB
92 /* bit TARGET_LONG_BITS to TARGET_PAGE_BITS : virtual address
93 bit TARGET_PAGE_BITS-1..4 : Nonzero for accesses that should not
94 go directly to ram.
db8d7466
FB
95 bit 3 : indicates that the entry is invalid
96 bit 2..0 : zero
97 */
5fafdf24
TS
98 target_ulong addr_read;
99 target_ulong addr_write;
100 target_ulong addr_code;
355b1943 101 /* Addend to virtual address to get host address. IO accesses
ee50add9 102 use the corresponding iotlb value. */
355b1943 103 unsigned long addend;
d656469f
FB
104 /* padding to get a power of two size */
105 uint8_t dummy[(1 << CPU_TLB_ENTRY_BITS) -
106 (sizeof(target_ulong) * 3 +
355b1943
PB
107 ((-sizeof(target_ulong) * 3) & (sizeof(unsigned long) - 1)) +
108 sizeof(unsigned long))];
ab93bbe2
FB
109} CPUTLBEntry;
110
355b1943
PB
111extern int CPUTLBEntry_wrong_size[sizeof(CPUTLBEntry) == (1 << CPU_TLB_ENTRY_BITS) ? 1 : -1];
112
20cb400d
PB
113#define CPU_COMMON_TLB \
114 /* The meaning of the MMU modes is defined in the target code. */ \
115 CPUTLBEntry tlb_table[NB_MMU_MODES][CPU_TLB_SIZE]; \
116 target_phys_addr_t iotlb[NB_MMU_MODES][CPU_TLB_SIZE]; \
d4c430a8
PB
117 target_ulong tlb_flush_addr; \
118 target_ulong tlb_flush_mask;
20cb400d
PB
119
120#else
121
122#define CPU_COMMON_TLB
123
124#endif
125
126
e2542fe2 127#ifdef HOST_WORDS_BIGENDIAN
2e70f6ef
PB
128typedef struct icount_decr_u16 {
129 uint16_t high;
130 uint16_t low;
131} icount_decr_u16;
132#else
133typedef struct icount_decr_u16 {
134 uint16_t low;
135 uint16_t high;
136} icount_decr_u16;
137#endif
138
7ba1e619
AL
139struct kvm_run;
140struct KVMState;
e82bcec2 141struct qemu_work_item;
7ba1e619 142
a1d1bb31
AL
143typedef struct CPUBreakpoint {
144 target_ulong pc;
145 int flags; /* BP_* */
72cf2d4f 146 QTAILQ_ENTRY(CPUBreakpoint) entry;
a1d1bb31
AL
147} CPUBreakpoint;
148
149typedef struct CPUWatchpoint {
150 target_ulong vaddr;
151 target_ulong len_mask;
152 int flags; /* BP_* */
72cf2d4f 153 QTAILQ_ENTRY(CPUWatchpoint) entry;
a1d1bb31
AL
154} CPUWatchpoint;
155
a20e31dc 156#define CPU_TEMP_BUF_NLONGS 128
a316d335
FB
157#define CPU_COMMON \
158 struct TranslationBlock *current_tb; /* currently executing TB */ \
159 /* soft mmu support */ \
2e70f6ef
PB
160 /* in order to avoid passing too many arguments to the MMIO \
161 helpers, we store some rarely used information in the CPU \
a316d335 162 context) */ \
2e70f6ef
PB
163 unsigned long mem_io_pc; /* host pc at which the memory was \
164 accessed */ \
165 target_ulong mem_io_vaddr; /* target virtual addr at which the \
166 memory was accessed */ \
9656f324
PB
167 uint32_t halted; /* Nonzero if the CPU is in suspend state */ \
168 uint32_t interrupt_request; \
be214e6c 169 volatile sig_atomic_t exit_request; \
20cb400d 170 CPU_COMMON_TLB \
a316d335 171 struct TranslationBlock *tb_jmp_cache[TB_JMP_CACHE_SIZE]; \
a20e31dc
BS
172 /* buffer for temporaries in the code generator */ \
173 long temp_buf[CPU_TEMP_BUF_NLONGS]; \
a316d335 174 \
2e70f6ef
PB
175 int64_t icount_extra; /* Instructions until next timer event. */ \
176 /* Number of cycles left, with interrupt flag in high bit. \
177 This allows a single read-compare-cbranch-write sequence to test \
178 for both decrementer underflow and exceptions. */ \
179 union { \
180 uint32_t u32; \
181 icount_decr_u16 u16; \
182 } icount_decr; \
183 uint32_t can_do_io; /* nonzero if memory mapped IO is safe. */ \
184 \
a316d335
FB
185 /* from this point: preserved by CPU reset */ \
186 /* ice debug support */ \
72cf2d4f 187 QTAILQ_HEAD(breakpoints_head, CPUBreakpoint) breakpoints; \
a316d335
FB
188 int singlestep_enabled; \
189 \
72cf2d4f 190 QTAILQ_HEAD(watchpoints_head, CPUWatchpoint) watchpoints; \
a1d1bb31 191 CPUWatchpoint *watchpoint_hit; \
56aebc89
PB
192 \
193 struct GDBRegisterState *gdb_regs; \
6658ffb8 194 \
9133e39b
FB
195 /* Core interrupt code */ \
196 jmp_buf jmp_env; \
acb6685f 197 int exception_index; \
9133e39b 198 \
c2764719 199 CPUState *next_cpu; /* next CPU sharing TB cache */ \
6a00d601 200 int cpu_index; /* CPU index (informative) */ \
1e9fa730 201 uint32_t host_tid; /* host thread ID */ \
268a362c 202 int numa_node; /* NUMA node this cpu is belonging to */ \
dc6b1c09
AP
203 int nr_cores; /* number of cores within this CPU package */ \
204 int nr_threads;/* number of threads within this CPU */ \
d5975363 205 int running; /* Nonzero if cpu is currently running(usermode). */ \
dc7a09cf 206 int thread_id; \
a316d335 207 /* user data */ \
01ba9816
TS
208 void *opaque; \
209 \
d6dc3d42 210 uint32_t created; \
ced6c051
MT
211 uint32_t stop; /* Stop request */ \
212 uint32_t stopped; /* Artificially stopped */ \
d6dc3d42
AL
213 struct QemuThread *thread; \
214 struct QemuCond *halt_cond; \
aa2c364b 215 int thread_kicked; \
e82bcec2 216 struct qemu_work_item *queued_work_first, *queued_work_last; \
7ba1e619
AL
217 const char *cpu_model_str; \
218 struct KVMState *kvm_state; \
219 struct kvm_run *kvm_run; \
9ded2744
JK
220 int kvm_fd; \
221 int kvm_vcpu_dirty;
a316d335 222
ab93bbe2 223#endif