]> git.proxmox.com Git - qemu.git/blame - exec-all.h
Don't leak VLANClientState on PCI hot remove
[qemu.git] / exec-all.h
CommitLineData
d4e8164f
FB
1/*
2 * internal execution defines for qemu
5fafdf24 3 *
d4e8164f
FB
4 * Copyright (c) 2003 Fabrice Bellard
5 *
6 * This library is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU Lesser General Public
8 * License as published by the Free Software Foundation; either
9 * version 2 of the License, or (at your option) any later version.
10 *
11 * This library is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
14 * Lesser General Public License for more details.
15 *
16 * You should have received a copy of the GNU Lesser General Public
17 * License along with this library; if not, write to the Free Software
fad6cb1a 18 * Foundation, Inc., 51 Franklin Street, Fifth Floor, Boston MA 02110-1301 USA
d4e8164f
FB
19 */
20
875cdcf6
AL
21#ifndef _EXEC_ALL_H_
22#define _EXEC_ALL_H_
7d99a001
BS
23
24#include "qemu-common.h"
25
b346ff46 26/* allow to see translation results - the slowdown should be negligible, so we leave it */
de9a95f0 27#define DEBUG_DISAS
b346ff46
FB
28
29/* is_jmp field values */
30#define DISAS_NEXT 0 /* next instruction can be analyzed */
31#define DISAS_JUMP 1 /* only pc was modified dynamically */
32#define DISAS_UPDATE 2 /* cpu state was modified dynamically */
33#define DISAS_TB_JUMP 3 /* only pc was modified statically */
34
2e70f6ef 35typedef struct TranslationBlock TranslationBlock;
b346ff46
FB
36
37/* XXX: make safe guess about sizes */
e83a8673 38#define MAX_OP_PER_INSTR 64
0115be31
PB
39/* A Call op needs up to 6 + 2N parameters (N = number of arguments). */
40#define MAX_OPC_PARAM 10
b346ff46
FB
41#define OPC_BUF_SIZE 512
42#define OPC_MAX_SIZE (OPC_BUF_SIZE - MAX_OP_PER_INSTR)
43
a208e54a
PB
44/* Maximum size a TCG op can expand to. This is complicated because a
45 single op may require several host instructions and regirster reloads.
46 For now take a wild guess at 128 bytes, which should allow at least
47 a couple of fixup instructions per argument. */
48#define TCG_MAX_OP_SIZE 128
49
0115be31 50#define OPPARAM_BUF_SIZE (OPC_BUF_SIZE * MAX_OPC_PARAM)
b346ff46 51
c27004ec
FB
52extern target_ulong gen_opc_pc[OPC_BUF_SIZE];
53extern target_ulong gen_opc_npc[OPC_BUF_SIZE];
66e85a21 54extern uint8_t gen_opc_cc_op[OPC_BUF_SIZE];
b346ff46 55extern uint8_t gen_opc_instr_start[OPC_BUF_SIZE];
2e70f6ef 56extern uint16_t gen_opc_icount[OPC_BUF_SIZE];
c3278b7b 57extern target_ulong gen_opc_jump_pc[2];
30d6cb84 58extern uint32_t gen_opc_hflags[OPC_BUF_SIZE];
b346ff46 59
79383c9c 60#include "qemu-log.h"
b346ff46 61
2cfc5f17
TS
62void gen_intermediate_code(CPUState *env, struct TranslationBlock *tb);
63void gen_intermediate_code_pc(CPUState *env, struct TranslationBlock *tb);
d2856f1a
AJ
64void gen_pc_load(CPUState *env, struct TranslationBlock *tb,
65 unsigned long searched_pc, int pc_pos, void *puc);
66
d07bde88 67unsigned long code_gen_max_block_size(void);
57fec1fe 68void cpu_gen_init(void);
4c3a88a2 69int cpu_gen_code(CPUState *env, struct TranslationBlock *tb,
d07bde88 70 int *gen_code_size_ptr);
5fafdf24 71int cpu_restore_state(struct TranslationBlock *tb,
58fe2f10
FB
72 CPUState *env, unsigned long searched_pc,
73 void *puc);
5fafdf24 74int cpu_restore_state_copy(struct TranslationBlock *tb,
58fe2f10
FB
75 CPUState *env, unsigned long searched_pc,
76 void *puc);
2e12669a 77void cpu_resume_from_signal(CPUState *env1, void *puc);
2e70f6ef
PB
78void cpu_io_recompile(CPUState *env, void *retaddr);
79TranslationBlock *tb_gen_code(CPUState *env,
80 target_ulong pc, target_ulong cs_base, int flags,
81 int cflags);
6a00d601 82void cpu_exec_init(CPUState *env);
a5e50b26 83void QEMU_NORETURN cpu_loop_exit(void);
53a5960a 84int page_unprotect(target_ulong address, unsigned long pc, void *puc);
00f82b8a 85void tb_invalidate_phys_page_range(target_phys_addr_t start, target_phys_addr_t end,
2e12669a 86 int is_cpu_write_access);
4390df51 87void tb_invalidate_page_range(target_ulong start, target_ulong end);
2e12669a 88void tlb_flush_page(CPUState *env, target_ulong addr);
ee8b7021 89void tlb_flush(CPUState *env, int flush_global);
5fafdf24
TS
90int tlb_set_page_exec(CPUState *env, target_ulong vaddr,
91 target_phys_addr_t paddr, int prot,
6ebbf390 92 int mmu_idx, int is_softmmu);
4d7a0880 93static inline int tlb_set_page(CPUState *env1, target_ulong vaddr,
5fafdf24 94 target_phys_addr_t paddr, int prot,
6ebbf390 95 int mmu_idx, int is_softmmu)
84b7b8e7
FB
96{
97 if (prot & PAGE_READ)
98 prot |= PAGE_EXEC;
4d7a0880 99 return tlb_set_page_exec(env1, vaddr, paddr, prot, mmu_idx, is_softmmu);
84b7b8e7 100}
d4e8164f 101
d4e8164f
FB
102#define CODE_GEN_ALIGN 16 /* must be >= of the size of a icache line */
103
4390df51
FB
104#define CODE_GEN_PHYS_HASH_BITS 15
105#define CODE_GEN_PHYS_HASH_SIZE (1 << CODE_GEN_PHYS_HASH_BITS)
106
26a5f13b 107#define MIN_CODE_GEN_BUFFER_SIZE (1024 * 1024)
d4e8164f 108
4390df51
FB
109/* estimated block size for TB allocation */
110/* XXX: use a per code average code fragment size and modulate it
111 according to the host CPU */
112#if defined(CONFIG_SOFTMMU)
113#define CODE_GEN_AVG_BLOCK_SIZE 128
114#else
115#define CODE_GEN_AVG_BLOCK_SIZE 64
116#endif
117
e58ffeb3 118#if defined(_ARCH_PPC) || defined(__x86_64__) || defined(__arm__)
4390df51
FB
119#define USE_DIRECT_JUMP
120#endif
67b915a5 121#if defined(__i386__) && !defined(_WIN32)
d4e8164f
FB
122#define USE_DIRECT_JUMP
123#endif
124
2e70f6ef 125struct TranslationBlock {
2e12669a
FB
126 target_ulong pc; /* simulated PC corresponding to this block (EIP + CS base) */
127 target_ulong cs_base; /* CS base for this block */
c068688b 128 uint64_t flags; /* flags defining in which context the code was generated */
d4e8164f
FB
129 uint16_t size; /* size of target code for this block (1 <=
130 size <= TARGET_PAGE_SIZE) */
58fe2f10 131 uint16_t cflags; /* compile flags */
2e70f6ef
PB
132#define CF_COUNT_MASK 0x7fff
133#define CF_LAST_IO 0x8000 /* Last insn may be an IO access. */
58fe2f10 134
d4e8164f 135 uint8_t *tc_ptr; /* pointer to the translated code */
4390df51 136 /* next matching tb for physical address. */
5fafdf24 137 struct TranslationBlock *phys_hash_next;
4390df51
FB
138 /* first and second physical page containing code. The lower bit
139 of the pointer tells the index in page_next[] */
5fafdf24
TS
140 struct TranslationBlock *page_next[2];
141 target_ulong page_addr[2];
4390df51 142
d4e8164f
FB
143 /* the following data are used to directly call another TB from
144 the code of this one. */
145 uint16_t tb_next_offset[2]; /* offset of original jump target */
146#ifdef USE_DIRECT_JUMP
4cbb86e1 147 uint16_t tb_jmp_offset[4]; /* offset of jump instruction */
d4e8164f 148#else
57fec1fe 149 unsigned long tb_next[2]; /* address of jump generated code */
d4e8164f
FB
150#endif
151 /* list of TBs jumping to this one. This is a circular list using
152 the two least significant bits of the pointers to tell what is
153 the next pointer: 0 = jmp_next[0], 1 = jmp_next[1], 2 =
154 jmp_first */
5fafdf24 155 struct TranslationBlock *jmp_next[2];
d4e8164f 156 struct TranslationBlock *jmp_first;
2e70f6ef
PB
157 uint32_t icount;
158};
d4e8164f 159
b362e5e0
PB
160static inline unsigned int tb_jmp_cache_hash_page(target_ulong pc)
161{
162 target_ulong tmp;
163 tmp = pc ^ (pc >> (TARGET_PAGE_BITS - TB_JMP_PAGE_BITS));
b5e19d4c 164 return (tmp >> (TARGET_PAGE_BITS - TB_JMP_PAGE_BITS)) & TB_JMP_PAGE_MASK;
b362e5e0
PB
165}
166
8a40a180 167static inline unsigned int tb_jmp_cache_hash_func(target_ulong pc)
d4e8164f 168{
b362e5e0
PB
169 target_ulong tmp;
170 tmp = pc ^ (pc >> (TARGET_PAGE_BITS - TB_JMP_PAGE_BITS));
b5e19d4c
EI
171 return (((tmp >> (TARGET_PAGE_BITS - TB_JMP_PAGE_BITS)) & TB_JMP_PAGE_MASK)
172 | (tmp & TB_JMP_ADDR_MASK));
d4e8164f
FB
173}
174
4390df51
FB
175static inline unsigned int tb_phys_hash_func(unsigned long pc)
176{
177 return pc & (CODE_GEN_PHYS_HASH_SIZE - 1);
178}
179
c27004ec 180TranslationBlock *tb_alloc(target_ulong pc);
2e70f6ef 181void tb_free(TranslationBlock *tb);
0124311e 182void tb_flush(CPUState *env);
5fafdf24 183void tb_link_phys(TranslationBlock *tb,
4390df51 184 target_ulong phys_pc, target_ulong phys_page2);
2e70f6ef 185void tb_phys_invalidate(TranslationBlock *tb, target_ulong page_addr);
d4e8164f 186
4390df51 187extern TranslationBlock *tb_phys_hash[CODE_GEN_PHYS_HASH_SIZE];
d4e8164f 188extern uint8_t *code_gen_ptr;
26a5f13b 189extern int code_gen_max_blocks;
d4e8164f 190
4390df51
FB
191#if defined(USE_DIRECT_JUMP)
192
e58ffeb3 193#if defined(_ARCH_PPC)
810260a8 194extern void ppc_tb_set_jmp_target(unsigned long jmp_addr, unsigned long addr);
195#define tb_set_jmp_target1 ppc_tb_set_jmp_target
57fec1fe 196#elif defined(__i386__) || defined(__x86_64__)
4390df51
FB
197static inline void tb_set_jmp_target1(unsigned long jmp_addr, unsigned long addr)
198{
199 /* patch the branch destination */
200 *(uint32_t *)jmp_addr = addr - (jmp_addr + 4);
1235fc06 201 /* no need to flush icache explicitly */
4390df51 202}
811d4cf4
AZ
203#elif defined(__arm__)
204static inline void tb_set_jmp_target1(unsigned long jmp_addr, unsigned long addr)
205{
3233f0d4
AZ
206#if QEMU_GNUC_PREREQ(4, 1)
207 void __clear_cache(char *beg, char *end);
208#else
811d4cf4
AZ
209 register unsigned long _beg __asm ("a1");
210 register unsigned long _end __asm ("a2");
211 register unsigned long _flg __asm ("a3");
3233f0d4 212#endif
811d4cf4
AZ
213
214 /* we could use a ldr pc, [pc, #-4] kind of branch and avoid the flush */
215 *(uint32_t *)jmp_addr |= ((addr - (jmp_addr + 8)) >> 2) & 0xffffff;
216
3233f0d4
AZ
217#if QEMU_GNUC_PREREQ(4, 1)
218 __clear_cache((char *) jmp_addr, (char *) jmp_addr + 4);
219#else
811d4cf4
AZ
220 /* flush icache */
221 _beg = jmp_addr;
222 _end = jmp_addr + 4;
223 _flg = 0;
224 __asm __volatile__ ("swi 0x9f0002" : : "r" (_beg), "r" (_end), "r" (_flg));
3233f0d4 225#endif
811d4cf4 226}
4390df51 227#endif
d4e8164f 228
5fafdf24 229static inline void tb_set_jmp_target(TranslationBlock *tb,
4cbb86e1
FB
230 int n, unsigned long addr)
231{
232 unsigned long offset;
233
234 offset = tb->tb_jmp_offset[n];
235 tb_set_jmp_target1((unsigned long)(tb->tc_ptr + offset), addr);
236 offset = tb->tb_jmp_offset[n + 2];
237 if (offset != 0xffff)
238 tb_set_jmp_target1((unsigned long)(tb->tc_ptr + offset), addr);
239}
240
d4e8164f
FB
241#else
242
243/* set the jump target */
5fafdf24 244static inline void tb_set_jmp_target(TranslationBlock *tb,
d4e8164f
FB
245 int n, unsigned long addr)
246{
95f7652d 247 tb->tb_next[n] = addr;
d4e8164f
FB
248}
249
250#endif
251
5fafdf24 252static inline void tb_add_jump(TranslationBlock *tb, int n,
d4e8164f
FB
253 TranslationBlock *tb_next)
254{
cf25629d
FB
255 /* NOTE: this test is only needed for thread safety */
256 if (!tb->jmp_next[n]) {
257 /* patch the native jump address */
258 tb_set_jmp_target(tb, n, (unsigned long)tb_next->tc_ptr);
3b46e624 259
cf25629d
FB
260 /* add in TB jmp circular list */
261 tb->jmp_next[n] = tb_next->jmp_first;
262 tb_next->jmp_first = (TranslationBlock *)((long)(tb) | (n));
263 }
d4e8164f
FB
264}
265
a513fe19
FB
266TranslationBlock *tb_find_pc(unsigned long pc_ptr);
267
33417e70
FB
268extern CPUWriteMemoryFunc *io_mem_write[IO_MEM_NB_ENTRIES][4];
269extern CPUReadMemoryFunc *io_mem_read[IO_MEM_NB_ENTRIES][4];
a4193c8a 270extern void *io_mem_opaque[IO_MEM_NB_ENTRIES];
33417e70 271
d5975363 272#include "qemu-lock.h"
d4e8164f
FB
273
274extern spinlock_t tb_lock;
275
36bdbe54 276extern int tb_invalidated_flag;
6e59c1db 277
e95c8d51 278#if !defined(CONFIG_USER_ONLY)
6e59c1db 279
6ebbf390 280void tlb_fill(target_ulong addr, int is_write, int mmu_idx,
6e59c1db
FB
281 void *retaddr);
282
79383c9c
BS
283#include "softmmu_defs.h"
284
6ebbf390 285#define ACCESS_TYPE (NB_MMU_MODES + 1)
6e59c1db
FB
286#define MEMSUFFIX _code
287#define env cpu_single_env
288
289#define DATA_SIZE 1
290#include "softmmu_header.h"
291
292#define DATA_SIZE 2
293#include "softmmu_header.h"
294
295#define DATA_SIZE 4
296#include "softmmu_header.h"
297
c27004ec
FB
298#define DATA_SIZE 8
299#include "softmmu_header.h"
300
6e59c1db
FB
301#undef ACCESS_TYPE
302#undef MEMSUFFIX
303#undef env
304
305#endif
4390df51
FB
306
307#if defined(CONFIG_USER_ONLY)
4d7a0880 308static inline target_ulong get_phys_addr_code(CPUState *env1, target_ulong addr)
4390df51
FB
309{
310 return addr;
311}
312#else
313/* NOTE: this function can trigger an exception */
1ccde1cb
FB
314/* NOTE2: the returned address is not exactly the physical address: it
315 is the offset relative to phys_ram_base */
4d7a0880 316static inline target_ulong get_phys_addr_code(CPUState *env1, target_ulong addr)
4390df51 317{
4d7a0880 318 int mmu_idx, page_index, pd;
4390df51 319
4d7a0880
BS
320 page_index = (addr >> TARGET_PAGE_BITS) & (CPU_TLB_SIZE - 1);
321 mmu_idx = cpu_mmu_index(env1);
551bd27f
TS
322 if (unlikely(env1->tlb_table[mmu_idx][page_index].addr_code !=
323 (addr & TARGET_PAGE_MASK))) {
c27004ec
FB
324 ldub_code(addr);
325 }
4d7a0880 326 pd = env1->tlb_table[mmu_idx][page_index].addr_code & ~TARGET_PAGE_MASK;
2a4188a3 327 if (pd > IO_MEM_ROM && !(pd & IO_MEM_ROMD)) {
647de6ca 328#if defined(TARGET_SPARC) || defined(TARGET_MIPS)
e18231a3 329 do_unassigned_access(addr, 0, 1, 0, 4);
6c36d3fa 330#else
4d7a0880 331 cpu_abort(env1, "Trying to execute code outside RAM or ROM at 0x" TARGET_FMT_lx "\n", addr);
6c36d3fa 332#endif
4390df51 333 }
4d7a0880 334 return addr + env1->tlb_table[mmu_idx][page_index].addend - (unsigned long)phys_ram_base;
4390df51 335}
2e70f6ef 336
bf20dc07 337/* Deterministic execution requires that IO only be performed on the last
2e70f6ef
PB
338 instruction of a TB so that interrupts take effect immediately. */
339static inline int can_do_io(CPUState *env)
340{
341 if (!use_icount)
342 return 1;
343
344 /* If not executing code then assume we are ok. */
345 if (!env->current_tb)
346 return 1;
347
348 return env->can_do_io != 0;
349}
4390df51 350#endif
9df217a3 351
9df217a3 352#ifdef USE_KQEMU
f32fc648
FB
353#define KQEMU_MODIFY_PAGE_MASK (0xff & ~(VGA_DIRTY_FLAG | CODE_DIRTY_FLAG))
354
da260249
FB
355#define MSR_QPI_COMMBASE 0xfabe0010
356
9df217a3
FB
357int kqemu_init(CPUState *env);
358int kqemu_cpu_exec(CPUState *env);
359void kqemu_flush_page(CPUState *env, target_ulong addr);
360void kqemu_flush(CPUState *env, int global);
4b7df22f 361void kqemu_set_notdirty(CPUState *env, ram_addr_t ram_addr);
f32fc648 362void kqemu_modify_page(CPUState *env, ram_addr_t ram_addr);
da260249
FB
363void kqemu_set_phys_mem(uint64_t start_addr, ram_addr_t size,
364 ram_addr_t phys_offset);
a332e112 365void kqemu_cpu_interrupt(CPUState *env);
f32fc648 366void kqemu_record_dump(void);
9df217a3 367
da260249
FB
368extern uint32_t kqemu_comm_base;
369
9df217a3
FB
370static inline int kqemu_is_ok(CPUState *env)
371{
372 return(env->kqemu_enabled &&
5fafdf24 373 (env->cr[0] & CR0_PE_MASK) &&
f32fc648 374 !(env->hflags & HF_INHIBIT_IRQ_MASK) &&
9df217a3 375 (env->eflags & IF_MASK) &&
f32fc648 376 !(env->eflags & VM_MASK) &&
5fafdf24 377 (env->kqemu_enabled == 2 ||
f32fc648
FB
378 ((env->hflags & HF_CPL_MASK) == 3 &&
379 (env->eflags & IOPL_MASK) != IOPL_MASK)));
9df217a3
FB
380}
381
382#endif
dde2367e
AL
383
384typedef void (CPUDebugExcpHandler)(CPUState *env);
385
386CPUDebugExcpHandler *cpu_set_debug_excp_handler(CPUDebugExcpHandler *handler);
875cdcf6 387#endif