]> git.proxmox.com Git - qemu.git/blame - exec-all.h
Merge branch 'for-upstream-0.15' of git://git.linaro.org/people/pmaydell/qemu-arm
[qemu.git] / exec-all.h
CommitLineData
d4e8164f
FB
1/*
2 * internal execution defines for qemu
5fafdf24 3 *
d4e8164f
FB
4 * Copyright (c) 2003 Fabrice Bellard
5 *
6 * This library is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU Lesser General Public
8 * License as published by the Free Software Foundation; either
9 * version 2 of the License, or (at your option) any later version.
10 *
11 * This library is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
14 * Lesser General Public License for more details.
15 *
16 * You should have received a copy of the GNU Lesser General Public
8167ee88 17 * License along with this library; if not, see <http://www.gnu.org/licenses/>.
d4e8164f
FB
18 */
19
875cdcf6
AL
20#ifndef _EXEC_ALL_H_
21#define _EXEC_ALL_H_
7d99a001
BS
22
23#include "qemu-common.h"
24
b346ff46 25/* allow to see translation results - the slowdown should be negligible, so we leave it */
de9a95f0 26#define DEBUG_DISAS
b346ff46 27
41c1b1c9
PB
28/* Page tracking code uses ram addresses in system mode, and virtual
29 addresses in userspace mode. Define tb_page_addr_t to be an appropriate
30 type. */
31#if defined(CONFIG_USER_ONLY)
b480d9b7 32typedef abi_ulong tb_page_addr_t;
41c1b1c9
PB
33#else
34typedef ram_addr_t tb_page_addr_t;
35#endif
36
b346ff46
FB
37/* is_jmp field values */
38#define DISAS_NEXT 0 /* next instruction can be analyzed */
39#define DISAS_JUMP 1 /* only pc was modified dynamically */
40#define DISAS_UPDATE 2 /* cpu state was modified dynamically */
41#define DISAS_TB_JUMP 3 /* only pc was modified statically */
42
f081c76c 43struct TranslationBlock;
2e70f6ef 44typedef struct TranslationBlock TranslationBlock;
b346ff46
FB
45
46/* XXX: make safe guess about sizes */
5b620fb6 47#define MAX_OP_PER_INSTR 208
4d0e4ac7
SB
48
49#if HOST_LONG_BITS == 32
50#define MAX_OPC_PARAM_PER_ARG 2
51#else
52#define MAX_OPC_PARAM_PER_ARG 1
53#endif
54#define MAX_OPC_PARAM_IARGS 4
55#define MAX_OPC_PARAM_OARGS 1
56#define MAX_OPC_PARAM_ARGS (MAX_OPC_PARAM_IARGS + MAX_OPC_PARAM_OARGS)
57
58/* A Call op needs up to 4 + 2N parameters on 32-bit archs,
59 * and up to 4 + N parameters on 64-bit archs
60 * (N = number of input arguments + output arguments). */
61#define MAX_OPC_PARAM (4 + (MAX_OPC_PARAM_PER_ARG * MAX_OPC_PARAM_ARGS))
6db73509 62#define OPC_BUF_SIZE 640
b346ff46
FB
63#define OPC_MAX_SIZE (OPC_BUF_SIZE - MAX_OP_PER_INSTR)
64
a208e54a 65/* Maximum size a TCG op can expand to. This is complicated because a
0cbfcd2b
AJ
66 single op may require several host instructions and register reloads.
67 For now take a wild guess at 192 bytes, which should allow at least
a208e54a 68 a couple of fixup instructions per argument. */
0cbfcd2b 69#define TCG_MAX_OP_SIZE 192
a208e54a 70
0115be31 71#define OPPARAM_BUF_SIZE (OPC_BUF_SIZE * MAX_OPC_PARAM)
b346ff46 72
c27004ec 73extern target_ulong gen_opc_pc[OPC_BUF_SIZE];
b346ff46 74extern uint8_t gen_opc_instr_start[OPC_BUF_SIZE];
2e70f6ef 75extern uint16_t gen_opc_icount[OPC_BUF_SIZE];
b346ff46 76
79383c9c 77#include "qemu-log.h"
b346ff46 78
2cfc5f17
TS
79void gen_intermediate_code(CPUState *env, struct TranslationBlock *tb);
80void gen_intermediate_code_pc(CPUState *env, struct TranslationBlock *tb);
e87b7cb0
SW
81void restore_state_to_opc(CPUState *env, struct TranslationBlock *tb,
82 int pc_pos);
d2856f1a 83
57fec1fe 84void cpu_gen_init(void);
4c3a88a2 85int cpu_gen_code(CPUState *env, struct TranslationBlock *tb,
d07bde88 86 int *gen_code_size_ptr);
5fafdf24 87int cpu_restore_state(struct TranslationBlock *tb,
618ba8e6 88 CPUState *env, unsigned long searched_pc);
2e12669a 89void cpu_resume_from_signal(CPUState *env1, void *puc);
2e70f6ef
PB
90void cpu_io_recompile(CPUState *env, void *retaddr);
91TranslationBlock *tb_gen_code(CPUState *env,
92 target_ulong pc, target_ulong cs_base, int flags,
93 int cflags);
6a00d601 94void cpu_exec_init(CPUState *env);
1162c041 95void QEMU_NORETURN cpu_loop_exit(CPUState *env1);
53a5960a 96int page_unprotect(target_ulong address, unsigned long pc, void *puc);
41c1b1c9 97void tb_invalidate_phys_page_range(tb_page_addr_t start, tb_page_addr_t end,
2e12669a 98 int is_cpu_write_access);
2e12669a 99void tlb_flush_page(CPUState *env, target_ulong addr);
ee8b7021 100void tlb_flush(CPUState *env, int flush_global);
c527ee8f 101#if !defined(CONFIG_USER_ONLY)
d4c430a8
PB
102void tlb_set_page(CPUState *env, target_ulong vaddr,
103 target_phys_addr_t paddr, int prot,
104 int mmu_idx, target_ulong size);
c527ee8f 105#endif
d4e8164f 106
d4e8164f
FB
107#define CODE_GEN_ALIGN 16 /* must be >= of the size of a icache line */
108
4390df51
FB
109#define CODE_GEN_PHYS_HASH_BITS 15
110#define CODE_GEN_PHYS_HASH_SIZE (1 << CODE_GEN_PHYS_HASH_BITS)
111
26a5f13b 112#define MIN_CODE_GEN_BUFFER_SIZE (1024 * 1024)
d4e8164f 113
4390df51
FB
114/* estimated block size for TB allocation */
115/* XXX: use a per code average code fragment size and modulate it
116 according to the host CPU */
117#if defined(CONFIG_SOFTMMU)
118#define CODE_GEN_AVG_BLOCK_SIZE 128
119#else
120#define CODE_GEN_AVG_BLOCK_SIZE 64
121#endif
122
a8cd70fc 123#if defined(_ARCH_PPC) || defined(__x86_64__) || defined(__arm__) || defined(__i386__)
d4e8164f
FB
124#define USE_DIRECT_JUMP
125#endif
126
2e70f6ef 127struct TranslationBlock {
2e12669a
FB
128 target_ulong pc; /* simulated PC corresponding to this block (EIP + CS base) */
129 target_ulong cs_base; /* CS base for this block */
c068688b 130 uint64_t flags; /* flags defining in which context the code was generated */
d4e8164f
FB
131 uint16_t size; /* size of target code for this block (1 <=
132 size <= TARGET_PAGE_SIZE) */
58fe2f10 133 uint16_t cflags; /* compile flags */
2e70f6ef
PB
134#define CF_COUNT_MASK 0x7fff
135#define CF_LAST_IO 0x8000 /* Last insn may be an IO access. */
58fe2f10 136
d4e8164f 137 uint8_t *tc_ptr; /* pointer to the translated code */
4390df51 138 /* next matching tb for physical address. */
5fafdf24 139 struct TranslationBlock *phys_hash_next;
4390df51
FB
140 /* first and second physical page containing code. The lower bit
141 of the pointer tells the index in page_next[] */
5fafdf24 142 struct TranslationBlock *page_next[2];
41c1b1c9 143 tb_page_addr_t page_addr[2];
4390df51 144
d4e8164f
FB
145 /* the following data are used to directly call another TB from
146 the code of this one. */
147 uint16_t tb_next_offset[2]; /* offset of original jump target */
148#ifdef USE_DIRECT_JUMP
efc0a514 149 uint16_t tb_jmp_offset[2]; /* offset of jump instruction */
d4e8164f 150#else
57fec1fe 151 unsigned long tb_next[2]; /* address of jump generated code */
d4e8164f
FB
152#endif
153 /* list of TBs jumping to this one. This is a circular list using
154 the two least significant bits of the pointers to tell what is
155 the next pointer: 0 = jmp_next[0], 1 = jmp_next[1], 2 =
156 jmp_first */
5fafdf24 157 struct TranslationBlock *jmp_next[2];
d4e8164f 158 struct TranslationBlock *jmp_first;
2e70f6ef
PB
159 uint32_t icount;
160};
d4e8164f 161
b362e5e0
PB
162static inline unsigned int tb_jmp_cache_hash_page(target_ulong pc)
163{
164 target_ulong tmp;
165 tmp = pc ^ (pc >> (TARGET_PAGE_BITS - TB_JMP_PAGE_BITS));
b5e19d4c 166 return (tmp >> (TARGET_PAGE_BITS - TB_JMP_PAGE_BITS)) & TB_JMP_PAGE_MASK;
b362e5e0
PB
167}
168
8a40a180 169static inline unsigned int tb_jmp_cache_hash_func(target_ulong pc)
d4e8164f 170{
b362e5e0
PB
171 target_ulong tmp;
172 tmp = pc ^ (pc >> (TARGET_PAGE_BITS - TB_JMP_PAGE_BITS));
b5e19d4c
EI
173 return (((tmp >> (TARGET_PAGE_BITS - TB_JMP_PAGE_BITS)) & TB_JMP_PAGE_MASK)
174 | (tmp & TB_JMP_ADDR_MASK));
d4e8164f
FB
175}
176
41c1b1c9 177static inline unsigned int tb_phys_hash_func(tb_page_addr_t pc)
4390df51 178{
f96a3834 179 return (pc >> 2) & (CODE_GEN_PHYS_HASH_SIZE - 1);
4390df51
FB
180}
181
2e70f6ef 182void tb_free(TranslationBlock *tb);
0124311e 183void tb_flush(CPUState *env);
41c1b1c9
PB
184void tb_link_page(TranslationBlock *tb,
185 tb_page_addr_t phys_pc, tb_page_addr_t phys_page2);
186void tb_phys_invalidate(TranslationBlock *tb, tb_page_addr_t page_addr);
d4e8164f 187
4390df51 188extern TranslationBlock *tb_phys_hash[CODE_GEN_PHYS_HASH_SIZE];
d4e8164f 189
4390df51
FB
190#if defined(USE_DIRECT_JUMP)
191
e58ffeb3 192#if defined(_ARCH_PPC)
64b85a8f 193void ppc_tb_set_jmp_target(unsigned long jmp_addr, unsigned long addr);
810260a8 194#define tb_set_jmp_target1 ppc_tb_set_jmp_target
57fec1fe 195#elif defined(__i386__) || defined(__x86_64__)
4390df51
FB
196static inline void tb_set_jmp_target1(unsigned long jmp_addr, unsigned long addr)
197{
198 /* patch the branch destination */
199 *(uint32_t *)jmp_addr = addr - (jmp_addr + 4);
1235fc06 200 /* no need to flush icache explicitly */
4390df51 201}
811d4cf4
AZ
202#elif defined(__arm__)
203static inline void tb_set_jmp_target1(unsigned long jmp_addr, unsigned long addr)
204{
4a1e19ae 205#if !QEMU_GNUC_PREREQ(4, 1)
811d4cf4
AZ
206 register unsigned long _beg __asm ("a1");
207 register unsigned long _end __asm ("a2");
208 register unsigned long _flg __asm ("a3");
3233f0d4 209#endif
811d4cf4
AZ
210
211 /* we could use a ldr pc, [pc, #-4] kind of branch and avoid the flush */
87b78ad1
LD
212 *(uint32_t *)jmp_addr =
213 (*(uint32_t *)jmp_addr & ~0xffffff)
214 | (((addr - (jmp_addr + 8)) >> 2) & 0xffffff);
811d4cf4 215
3233f0d4 216#if QEMU_GNUC_PREREQ(4, 1)
4a1e19ae 217 __builtin___clear_cache((char *) jmp_addr, (char *) jmp_addr + 4);
3233f0d4 218#else
811d4cf4
AZ
219 /* flush icache */
220 _beg = jmp_addr;
221 _end = jmp_addr + 4;
222 _flg = 0;
223 __asm __volatile__ ("swi 0x9f0002" : : "r" (_beg), "r" (_end), "r" (_flg));
3233f0d4 224#endif
811d4cf4 225}
4390df51 226#endif
d4e8164f 227
5fafdf24 228static inline void tb_set_jmp_target(TranslationBlock *tb,
4cbb86e1
FB
229 int n, unsigned long addr)
230{
231 unsigned long offset;
232
233 offset = tb->tb_jmp_offset[n];
234 tb_set_jmp_target1((unsigned long)(tb->tc_ptr + offset), addr);
4cbb86e1
FB
235}
236
d4e8164f
FB
237#else
238
239/* set the jump target */
5fafdf24 240static inline void tb_set_jmp_target(TranslationBlock *tb,
d4e8164f
FB
241 int n, unsigned long addr)
242{
95f7652d 243 tb->tb_next[n] = addr;
d4e8164f
FB
244}
245
246#endif
247
5fafdf24 248static inline void tb_add_jump(TranslationBlock *tb, int n,
d4e8164f
FB
249 TranslationBlock *tb_next)
250{
cf25629d
FB
251 /* NOTE: this test is only needed for thread safety */
252 if (!tb->jmp_next[n]) {
253 /* patch the native jump address */
254 tb_set_jmp_target(tb, n, (unsigned long)tb_next->tc_ptr);
3b46e624 255
cf25629d
FB
256 /* add in TB jmp circular list */
257 tb->jmp_next[n] = tb_next->jmp_first;
258 tb_next->jmp_first = (TranslationBlock *)((long)(tb) | (n));
259 }
d4e8164f
FB
260}
261
a513fe19
FB
262TranslationBlock *tb_find_pc(unsigned long pc_ptr);
263
d5975363 264#include "qemu-lock.h"
d4e8164f 265
c227f099 266extern spinlock_t tb_lock;
d4e8164f 267
36bdbe54 268extern int tb_invalidated_flag;
6e59c1db 269
e95c8d51 270#if !defined(CONFIG_USER_ONLY)
6e59c1db 271
b3755a91
PB
272extern CPUWriteMemoryFunc *io_mem_write[IO_MEM_NB_ENTRIES][4];
273extern CPUReadMemoryFunc *io_mem_read[IO_MEM_NB_ENTRIES][4];
274extern void *io_mem_opaque[IO_MEM_NB_ENTRIES];
275
6ebbf390 276void tlb_fill(target_ulong addr, int is_write, int mmu_idx,
6e59c1db
FB
277 void *retaddr);
278
79383c9c
BS
279#include "softmmu_defs.h"
280
6ebbf390 281#define ACCESS_TYPE (NB_MMU_MODES + 1)
6e59c1db
FB
282#define MEMSUFFIX _code
283#define env cpu_single_env
284
285#define DATA_SIZE 1
286#include "softmmu_header.h"
287
288#define DATA_SIZE 2
289#include "softmmu_header.h"
290
291#define DATA_SIZE 4
292#include "softmmu_header.h"
293
c27004ec
FB
294#define DATA_SIZE 8
295#include "softmmu_header.h"
296
6e59c1db
FB
297#undef ACCESS_TYPE
298#undef MEMSUFFIX
299#undef env
300
301#endif
4390df51
FB
302
303#if defined(CONFIG_USER_ONLY)
41c1b1c9 304static inline tb_page_addr_t get_page_addr_code(CPUState *env1, target_ulong addr)
4390df51
FB
305{
306 return addr;
307}
308#else
309/* NOTE: this function can trigger an exception */
1ccde1cb
FB
310/* NOTE2: the returned address is not exactly the physical address: it
311 is the offset relative to phys_ram_base */
41c1b1c9 312static inline tb_page_addr_t get_page_addr_code(CPUState *env1, target_ulong addr)
4390df51 313{
4d7a0880 314 int mmu_idx, page_index, pd;
5579c7f3 315 void *p;
4390df51 316
4d7a0880
BS
317 page_index = (addr >> TARGET_PAGE_BITS) & (CPU_TLB_SIZE - 1);
318 mmu_idx = cpu_mmu_index(env1);
551bd27f
TS
319 if (unlikely(env1->tlb_table[mmu_idx][page_index].addr_code !=
320 (addr & TARGET_PAGE_MASK))) {
c27004ec
FB
321 ldub_code(addr);
322 }
4d7a0880 323 pd = env1->tlb_table[mmu_idx][page_index].addr_code & ~TARGET_PAGE_MASK;
2a4188a3 324 if (pd > IO_MEM_ROM && !(pd & IO_MEM_ROMD)) {
5b450407 325#if defined(TARGET_ALPHA) || defined(TARGET_MIPS) || defined(TARGET_SPARC)
b14ef7c9 326 cpu_unassigned_access(env1, addr, 0, 1, 0, 4);
6c36d3fa 327#else
4d7a0880 328 cpu_abort(env1, "Trying to execute code outside RAM or ROM at 0x" TARGET_FMT_lx "\n", addr);
6c36d3fa 329#endif
4390df51 330 }
5579c7f3
PB
331 p = (void *)(unsigned long)addr
332 + env1->tlb_table[mmu_idx][page_index].addend;
e890261f 333 return qemu_ram_addr_from_host_nofail(p);
4390df51
FB
334}
335#endif
9df217a3 336
dde2367e
AL
337typedef void (CPUDebugExcpHandler)(CPUState *env);
338
339CPUDebugExcpHandler *cpu_set_debug_excp_handler(CPUDebugExcpHandler *handler);
1b530a6d
AJ
340
341/* vl.c */
342extern int singlestep;
343
1a28cac3
MT
344/* cpu-exec.c */
345extern volatile sig_atomic_t exit_request;
346
875cdcf6 347#endif