]> git.proxmox.com Git - qemu.git/blame - hw/esp.c
Get rid of _t suffix
[qemu.git] / hw / esp.c
CommitLineData
6f7e9aec 1/*
67e999be 2 * QEMU ESP/NCR53C9x emulation
5fafdf24 3 *
4e9aec74 4 * Copyright (c) 2005-2006 Fabrice Bellard
5fafdf24 5 *
6f7e9aec
FB
6 * Permission is hereby granted, free of charge, to any person obtaining a copy
7 * of this software and associated documentation files (the "Software"), to deal
8 * in the Software without restriction, including without limitation the rights
9 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
10 * copies of the Software, and to permit persons to whom the Software is
11 * furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
21 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
22 * THE SOFTWARE.
23 */
5d20fa6b 24
cfb9de9c 25#include "sysbus.h"
87ecb68b 26#include "scsi-disk.h"
8b17de88 27#include "scsi.h"
6f7e9aec
FB
28
29/* debug ESP card */
2f275b8f 30//#define DEBUG_ESP
6f7e9aec 31
67e999be 32/*
5ad6bb97
BS
33 * On Sparc32, this is the ESP (NCR53C90) part of chip STP2000 (Master I/O),
34 * also produced as NCR89C100. See
67e999be
FB
35 * http://www.ibiblio.org/pub/historic-linux/early-ports/Sparc/NCR/NCR89C100.txt
36 * and
37 * http://www.ibiblio.org/pub/historic-linux/early-ports/Sparc/NCR/NCR53C9X.txt
38 */
39
6f7e9aec 40#ifdef DEBUG_ESP
001faf32
BS
41#define DPRINTF(fmt, ...) \
42 do { printf("ESP: " fmt , ## __VA_ARGS__); } while (0)
6f7e9aec 43#else
001faf32 44#define DPRINTF(fmt, ...) do {} while (0)
6f7e9aec
FB
45#endif
46
001faf32
BS
47#define ESP_ERROR(fmt, ...) \
48 do { printf("ESP ERROR: %s: " fmt, __func__ , ## __VA_ARGS__); } while (0)
8dea1dd4 49
5aca8c3b 50#define ESP_REGS 16
8dea1dd4 51#define TI_BUFSZ 16
67e999be 52
4e9aec74 53typedef struct ESPState ESPState;
6f7e9aec 54
4e9aec74 55struct ESPState {
cfb9de9c 56 SysBusDevice busdev;
5d20fa6b 57 uint32_t it_shift;
70c0de96 58 qemu_irq irq;
5aca8c3b
BS
59 uint8_t rregs[ESP_REGS];
60 uint8_t wregs[ESP_REGS];
67e999be 61 int32_t ti_size;
4f6200f0 62 uint32_t ti_rptr, ti_wptr;
4f6200f0 63 uint8_t ti_buf[TI_BUFSZ];
22548760
BS
64 uint32_t sense;
65 uint32_t dma;
d52affa7 66 SCSIBus *bus;
2e5d83bb 67 SCSIDevice *current_dev;
9f149aa9 68 uint8_t cmdbuf[TI_BUFSZ];
22548760
BS
69 uint32_t cmdlen;
70 uint32_t do_cmd;
4d611c9a 71
6787f5fa 72 /* The amount of data left in the current DMA transfer. */
4d611c9a 73 uint32_t dma_left;
6787f5fa
PB
74 /* The size of the current DMA transfer. Zero if no transfer is in
75 progress. */
76 uint32_t dma_counter;
a917d384 77 uint8_t *async_buf;
4d611c9a 78 uint32_t async_len;
8b17de88
BS
79
80 espdma_memory_read_write dma_memory_read;
81 espdma_memory_read_write dma_memory_write;
67e999be 82 void *dma_opaque;
4e9aec74 83};
6f7e9aec 84
5ad6bb97
BS
85#define ESP_TCLO 0x0
86#define ESP_TCMID 0x1
87#define ESP_FIFO 0x2
88#define ESP_CMD 0x3
89#define ESP_RSTAT 0x4
90#define ESP_WBUSID 0x4
91#define ESP_RINTR 0x5
92#define ESP_WSEL 0x5
93#define ESP_RSEQ 0x6
94#define ESP_WSYNTP 0x6
95#define ESP_RFLAGS 0x7
96#define ESP_WSYNO 0x7
97#define ESP_CFG1 0x8
98#define ESP_RRES1 0x9
99#define ESP_WCCF 0x9
100#define ESP_RRES2 0xa
101#define ESP_WTEST 0xa
102#define ESP_CFG2 0xb
103#define ESP_CFG3 0xc
104#define ESP_RES3 0xd
105#define ESP_TCHI 0xe
106#define ESP_RES4 0xf
107
108#define CMD_DMA 0x80
109#define CMD_CMD 0x7f
110
111#define CMD_NOP 0x00
112#define CMD_FLUSH 0x01
113#define CMD_RESET 0x02
114#define CMD_BUSRESET 0x03
115#define CMD_TI 0x10
116#define CMD_ICCS 0x11
117#define CMD_MSGACC 0x12
0fd0eb21 118#define CMD_PAD 0x18
5ad6bb97 119#define CMD_SATN 0x1a
5e1e0a3b 120#define CMD_SEL 0x41
5ad6bb97
BS
121#define CMD_SELATN 0x42
122#define CMD_SELATNS 0x43
123#define CMD_ENSEL 0x44
124
2f275b8f
FB
125#define STAT_DO 0x00
126#define STAT_DI 0x01
127#define STAT_CD 0x02
128#define STAT_ST 0x03
8dea1dd4
BS
129#define STAT_MO 0x06
130#define STAT_MI 0x07
5ad6bb97 131#define STAT_PIO_MASK 0x06
2f275b8f
FB
132
133#define STAT_TC 0x10
4d611c9a
PB
134#define STAT_PE 0x20
135#define STAT_GE 0x40
c73f96fd 136#define STAT_INT 0x80
2f275b8f 137
8dea1dd4
BS
138#define BUSID_DID 0x07
139
2f275b8f
FB
140#define INTR_FC 0x08
141#define INTR_BS 0x10
142#define INTR_DC 0x20
9e61bde5 143#define INTR_RST 0x80
2f275b8f
FB
144
145#define SEQ_0 0x0
146#define SEQ_CD 0x4
147
5ad6bb97
BS
148#define CFG1_RESREPT 0x40
149
5ad6bb97
BS
150#define TCHI_FAS100A 0x4
151
c73f96fd
BS
152static void esp_raise_irq(ESPState *s)
153{
154 if (!(s->rregs[ESP_RSTAT] & STAT_INT)) {
155 s->rregs[ESP_RSTAT] |= STAT_INT;
156 qemu_irq_raise(s->irq);
157 }
158}
159
160static void esp_lower_irq(ESPState *s)
161{
162 if (s->rregs[ESP_RSTAT] & STAT_INT) {
163 s->rregs[ESP_RSTAT] &= ~STAT_INT;
164 qemu_irq_lower(s->irq);
165 }
166}
167
22548760 168static uint32_t get_cmd(ESPState *s, uint8_t *buf)
2f275b8f 169{
a917d384 170 uint32_t dmalen;
2f275b8f
FB
171 int target;
172
8dea1dd4 173 target = s->wregs[ESP_WBUSID] & BUSID_DID;
4f6200f0 174 if (s->dma) {
fc4d65da 175 dmalen = s->rregs[ESP_TCLO] | (s->rregs[ESP_TCMID] << 8);
8b17de88 176 s->dma_memory_read(s->dma_opaque, buf, dmalen);
4f6200f0 177 } else {
fc4d65da
BS
178 dmalen = s->ti_size;
179 memcpy(buf, s->ti_buf, dmalen);
f930d07e 180 buf[0] = 0;
4f6200f0 181 }
fc4d65da 182 DPRINTF("get_cmd: len %d target %d\n", dmalen, target);
2e5d83bb 183
2f275b8f 184 s->ti_size = 0;
4f6200f0
FB
185 s->ti_rptr = 0;
186 s->ti_wptr = 0;
2f275b8f 187
a917d384
PB
188 if (s->current_dev) {
189 /* Started a new command before the old one finished. Cancel it. */
d52affa7 190 s->current_dev->info->cancel_io(s->current_dev, 0);
a917d384
PB
191 s->async_len = 0;
192 }
193
d52affa7 194 if (target >= ESP_MAX_DEVS || !s->bus->devs[target]) {
2e5d83bb 195 // No such drive
c73f96fd 196 s->rregs[ESP_RSTAT] = 0;
5ad6bb97
BS
197 s->rregs[ESP_RINTR] = INTR_DC;
198 s->rregs[ESP_RSEQ] = SEQ_0;
c73f96fd 199 esp_raise_irq(s);
f930d07e 200 return 0;
2f275b8f 201 }
d52affa7 202 s->current_dev = s->bus->devs[target];
9f149aa9
PB
203 return dmalen;
204}
205
f2818f22 206static void do_busid_cmd(ESPState *s, uint8_t *buf, uint8_t busid)
9f149aa9
PB
207{
208 int32_t datalen;
209 int lun;
210
f2818f22
AT
211 DPRINTF("do_busid_cmd: busid 0x%x\n", busid);
212 lun = busid & 7;
d52affa7 213 datalen = s->current_dev->info->send_command(s->current_dev, 0, buf, lun);
67e999be
FB
214 s->ti_size = datalen;
215 if (datalen != 0) {
c73f96fd 216 s->rregs[ESP_RSTAT] = STAT_TC;
a917d384 217 s->dma_left = 0;
6787f5fa 218 s->dma_counter = 0;
2e5d83bb 219 if (datalen > 0) {
5ad6bb97 220 s->rregs[ESP_RSTAT] |= STAT_DI;
d52affa7 221 s->current_dev->info->read_data(s->current_dev, 0);
2e5d83bb 222 } else {
5ad6bb97 223 s->rregs[ESP_RSTAT] |= STAT_DO;
d52affa7 224 s->current_dev->info->write_data(s->current_dev, 0);
b9788fc4 225 }
2f275b8f 226 }
5ad6bb97
BS
227 s->rregs[ESP_RINTR] = INTR_BS | INTR_FC;
228 s->rregs[ESP_RSEQ] = SEQ_CD;
c73f96fd 229 esp_raise_irq(s);
2f275b8f
FB
230}
231
f2818f22
AT
232static void do_cmd(ESPState *s, uint8_t *buf)
233{
234 uint8_t busid = buf[0];
235
236 do_busid_cmd(s, &buf[1], busid);
237}
238
9f149aa9
PB
239static void handle_satn(ESPState *s)
240{
241 uint8_t buf[32];
242 int len;
243
244 len = get_cmd(s, buf);
245 if (len)
246 do_cmd(s, buf);
247}
248
f2818f22
AT
249static void handle_s_without_atn(ESPState *s)
250{
251 uint8_t buf[32];
252 int len;
253
254 len = get_cmd(s, buf);
255 if (len) {
256 do_busid_cmd(s, buf, 0);
257 }
258}
259
9f149aa9
PB
260static void handle_satn_stop(ESPState *s)
261{
262 s->cmdlen = get_cmd(s, s->cmdbuf);
263 if (s->cmdlen) {
264 DPRINTF("Set ATN & Stop: cmdlen %d\n", s->cmdlen);
265 s->do_cmd = 1;
c73f96fd 266 s->rregs[ESP_RSTAT] = STAT_TC | STAT_CD;
5ad6bb97
BS
267 s->rregs[ESP_RINTR] = INTR_BS | INTR_FC;
268 s->rregs[ESP_RSEQ] = SEQ_CD;
c73f96fd 269 esp_raise_irq(s);
9f149aa9
PB
270 }
271}
272
0fc5c15a 273static void write_response(ESPState *s)
2f275b8f 274{
0fc5c15a
PB
275 DPRINTF("Transfer status (sense=%d)\n", s->sense);
276 s->ti_buf[0] = s->sense;
277 s->ti_buf[1] = 0;
4f6200f0 278 if (s->dma) {
8b17de88 279 s->dma_memory_write(s->dma_opaque, s->ti_buf, 2);
c73f96fd 280 s->rregs[ESP_RSTAT] = STAT_TC | STAT_ST;
5ad6bb97
BS
281 s->rregs[ESP_RINTR] = INTR_BS | INTR_FC;
282 s->rregs[ESP_RSEQ] = SEQ_CD;
4f6200f0 283 } else {
f930d07e
BS
284 s->ti_size = 2;
285 s->ti_rptr = 0;
286 s->ti_wptr = 0;
5ad6bb97 287 s->rregs[ESP_RFLAGS] = 2;
4f6200f0 288 }
c73f96fd 289 esp_raise_irq(s);
2f275b8f 290}
4f6200f0 291
a917d384
PB
292static void esp_dma_done(ESPState *s)
293{
c73f96fd 294 s->rregs[ESP_RSTAT] |= STAT_TC;
5ad6bb97
BS
295 s->rregs[ESP_RINTR] = INTR_BS;
296 s->rregs[ESP_RSEQ] = 0;
297 s->rregs[ESP_RFLAGS] = 0;
298 s->rregs[ESP_TCLO] = 0;
299 s->rregs[ESP_TCMID] = 0;
c73f96fd 300 esp_raise_irq(s);
a917d384
PB
301}
302
4d611c9a
PB
303static void esp_do_dma(ESPState *s)
304{
67e999be 305 uint32_t len;
4d611c9a 306 int to_device;
a917d384 307
67e999be 308 to_device = (s->ti_size < 0);
a917d384 309 len = s->dma_left;
4d611c9a 310 if (s->do_cmd) {
4d611c9a 311 DPRINTF("command len %d + %d\n", s->cmdlen, len);
8b17de88 312 s->dma_memory_read(s->dma_opaque, &s->cmdbuf[s->cmdlen], len);
4d611c9a
PB
313 s->ti_size = 0;
314 s->cmdlen = 0;
315 s->do_cmd = 0;
316 do_cmd(s, s->cmdbuf);
317 return;
a917d384
PB
318 }
319 if (s->async_len == 0) {
320 /* Defer until data is available. */
321 return;
322 }
323 if (len > s->async_len) {
324 len = s->async_len;
325 }
326 if (to_device) {
8b17de88 327 s->dma_memory_read(s->dma_opaque, s->async_buf, len);
4d611c9a 328 } else {
8b17de88 329 s->dma_memory_write(s->dma_opaque, s->async_buf, len);
a917d384 330 }
a917d384
PB
331 s->dma_left -= len;
332 s->async_buf += len;
333 s->async_len -= len;
6787f5fa
PB
334 if (to_device)
335 s->ti_size += len;
336 else
337 s->ti_size -= len;
a917d384 338 if (s->async_len == 0) {
4d611c9a 339 if (to_device) {
67e999be 340 // ti_size is negative
d52affa7 341 s->current_dev->info->write_data(s->current_dev, 0);
4d611c9a 342 } else {
d52affa7 343 s->current_dev->info->read_data(s->current_dev, 0);
6787f5fa 344 /* If there is still data to be read from the device then
8dea1dd4 345 complete the DMA operation immediately. Otherwise defer
6787f5fa
PB
346 until the scsi layer has completed. */
347 if (s->dma_left == 0 && s->ti_size > 0) {
348 esp_dma_done(s);
349 }
4d611c9a 350 }
6787f5fa
PB
351 } else {
352 /* Partially filled a scsi buffer. Complete immediately. */
a917d384
PB
353 esp_dma_done(s);
354 }
4d611c9a
PB
355}
356
d52affa7 357static void esp_command_complete(SCSIBus *bus, int reason, uint32_t tag,
a917d384 358 uint32_t arg)
2e5d83bb 359{
d52affa7 360 ESPState *s = DO_UPCAST(ESPState, busdev.qdev, bus->qbus.parent);
2e5d83bb 361
4d611c9a
PB
362 if (reason == SCSI_REASON_DONE) {
363 DPRINTF("SCSI Command complete\n");
364 if (s->ti_size != 0)
365 DPRINTF("SCSI command completed unexpectedly\n");
366 s->ti_size = 0;
a917d384
PB
367 s->dma_left = 0;
368 s->async_len = 0;
369 if (arg)
4d611c9a 370 DPRINTF("Command failed\n");
a917d384 371 s->sense = arg;
5ad6bb97 372 s->rregs[ESP_RSTAT] = STAT_ST;
a917d384
PB
373 esp_dma_done(s);
374 s->current_dev = NULL;
4d611c9a
PB
375 } else {
376 DPRINTF("transfer %d/%d\n", s->dma_left, s->ti_size);
a917d384 377 s->async_len = arg;
d52affa7 378 s->async_buf = s->current_dev->info->get_buf(s->current_dev, 0);
6787f5fa 379 if (s->dma_left) {
a917d384 380 esp_do_dma(s);
6787f5fa
PB
381 } else if (s->dma_counter != 0 && s->ti_size <= 0) {
382 /* If this was the last part of a DMA transfer then the
383 completion interrupt is deferred to here. */
384 esp_dma_done(s);
385 }
4d611c9a 386 }
2e5d83bb
PB
387}
388
2f275b8f
FB
389static void handle_ti(ESPState *s)
390{
4d611c9a 391 uint32_t dmalen, minlen;
2f275b8f 392
5ad6bb97 393 dmalen = s->rregs[ESP_TCLO] | (s->rregs[ESP_TCMID] << 8);
db59203d
PB
394 if (dmalen==0) {
395 dmalen=0x10000;
396 }
6787f5fa 397 s->dma_counter = dmalen;
db59203d 398
9f149aa9
PB
399 if (s->do_cmd)
400 minlen = (dmalen < 32) ? dmalen : 32;
67e999be
FB
401 else if (s->ti_size < 0)
402 minlen = (dmalen < -s->ti_size) ? dmalen : -s->ti_size;
9f149aa9
PB
403 else
404 minlen = (dmalen < s->ti_size) ? dmalen : s->ti_size;
db59203d 405 DPRINTF("Transfer Information len %d\n", minlen);
4f6200f0 406 if (s->dma) {
4d611c9a 407 s->dma_left = minlen;
5ad6bb97 408 s->rregs[ESP_RSTAT] &= ~STAT_TC;
4d611c9a 409 esp_do_dma(s);
9f149aa9
PB
410 } else if (s->do_cmd) {
411 DPRINTF("command len %d\n", s->cmdlen);
412 s->ti_size = 0;
413 s->cmdlen = 0;
414 s->do_cmd = 0;
415 do_cmd(s, s->cmdbuf);
416 return;
417 }
2f275b8f
FB
418}
419
5aca8c3b 420static void esp_reset(void *opaque)
6f7e9aec
FB
421{
422 ESPState *s = opaque;
67e999be 423
5aca8c3b
BS
424 memset(s->rregs, 0, ESP_REGS);
425 memset(s->wregs, 0, ESP_REGS);
5ad6bb97 426 s->rregs[ESP_TCHI] = TCHI_FAS100A; // Indicate fas100a
4e9aec74
PB
427 s->ti_size = 0;
428 s->ti_rptr = 0;
429 s->ti_wptr = 0;
4e9aec74 430 s->dma = 0;
9f149aa9 431 s->do_cmd = 0;
8dea1dd4
BS
432
433 s->rregs[ESP_CFG1] = 7;
6f7e9aec
FB
434}
435
2d069bab
BS
436static void parent_esp_reset(void *opaque, int irq, int level)
437{
438 if (level)
439 esp_reset(opaque);
440}
441
99a0949b 442static uint32_t esp_mem_readb(void *opaque, a_target_phys_addr addr)
6f7e9aec
FB
443{
444 ESPState *s = opaque;
2814df28 445 uint32_t saddr, old_val;
6f7e9aec 446
e64d7d59 447 saddr = addr >> s->it_shift;
9e61bde5 448 DPRINTF("read reg[%d]: 0x%2.2x\n", saddr, s->rregs[saddr]);
6f7e9aec 449 switch (saddr) {
5ad6bb97 450 case ESP_FIFO:
f930d07e
BS
451 if (s->ti_size > 0) {
452 s->ti_size--;
5ad6bb97 453 if ((s->rregs[ESP_RSTAT] & STAT_PIO_MASK) == 0) {
8dea1dd4
BS
454 /* Data out. */
455 ESP_ERROR("PIO data read not implemented\n");
5ad6bb97 456 s->rregs[ESP_FIFO] = 0;
2e5d83bb 457 } else {
5ad6bb97 458 s->rregs[ESP_FIFO] = s->ti_buf[s->ti_rptr++];
2e5d83bb 459 }
c73f96fd 460 esp_raise_irq(s);
f930d07e
BS
461 }
462 if (s->ti_size == 0) {
4f6200f0
FB
463 s->ti_rptr = 0;
464 s->ti_wptr = 0;
465 }
f930d07e 466 break;
5ad6bb97 467 case ESP_RINTR:
2814df28
BS
468 /* Clear sequence step, interrupt register and all status bits
469 except TC */
470 old_val = s->rregs[ESP_RINTR];
471 s->rregs[ESP_RINTR] = 0;
472 s->rregs[ESP_RSTAT] &= ~STAT_TC;
473 s->rregs[ESP_RSEQ] = SEQ_CD;
c73f96fd 474 esp_lower_irq(s);
2814df28
BS
475
476 return old_val;
6f7e9aec 477 default:
f930d07e 478 break;
6f7e9aec 479 }
2f275b8f 480 return s->rregs[saddr];
6f7e9aec
FB
481}
482
99a0949b 483static void esp_mem_writeb(void *opaque, a_target_phys_addr addr, uint32_t val)
6f7e9aec
FB
484{
485 ESPState *s = opaque;
486 uint32_t saddr;
487
e64d7d59 488 saddr = addr >> s->it_shift;
5ad6bb97
BS
489 DPRINTF("write reg[%d]: 0x%2.2x -> 0x%2.2x\n", saddr, s->wregs[saddr],
490 val);
6f7e9aec 491 switch (saddr) {
5ad6bb97
BS
492 case ESP_TCLO:
493 case ESP_TCMID:
494 s->rregs[ESP_RSTAT] &= ~STAT_TC;
4f6200f0 495 break;
5ad6bb97 496 case ESP_FIFO:
9f149aa9
PB
497 if (s->do_cmd) {
498 s->cmdbuf[s->cmdlen++] = val & 0xff;
8dea1dd4
BS
499 } else if (s->ti_size == TI_BUFSZ - 1) {
500 ESP_ERROR("fifo overrun\n");
2e5d83bb
PB
501 } else {
502 s->ti_size++;
503 s->ti_buf[s->ti_wptr++] = val & 0xff;
504 }
f930d07e 505 break;
5ad6bb97 506 case ESP_CMD:
4f6200f0 507 s->rregs[saddr] = val;
5ad6bb97 508 if (val & CMD_DMA) {
f930d07e 509 s->dma = 1;
6787f5fa 510 /* Reload DMA counter. */
5ad6bb97
BS
511 s->rregs[ESP_TCLO] = s->wregs[ESP_TCLO];
512 s->rregs[ESP_TCMID] = s->wregs[ESP_TCMID];
f930d07e
BS
513 } else {
514 s->dma = 0;
515 }
5ad6bb97
BS
516 switch(val & CMD_CMD) {
517 case CMD_NOP:
f930d07e
BS
518 DPRINTF("NOP (%2.2x)\n", val);
519 break;
5ad6bb97 520 case CMD_FLUSH:
f930d07e 521 DPRINTF("Flush FIFO (%2.2x)\n", val);
9e61bde5 522 //s->ti_size = 0;
5ad6bb97
BS
523 s->rregs[ESP_RINTR] = INTR_FC;
524 s->rregs[ESP_RSEQ] = 0;
a214c598 525 s->rregs[ESP_RFLAGS] = 0;
f930d07e 526 break;
5ad6bb97 527 case CMD_RESET:
f930d07e
BS
528 DPRINTF("Chip reset (%2.2x)\n", val);
529 esp_reset(s);
530 break;
5ad6bb97 531 case CMD_BUSRESET:
f930d07e 532 DPRINTF("Bus reset (%2.2x)\n", val);
5ad6bb97
BS
533 s->rregs[ESP_RINTR] = INTR_RST;
534 if (!(s->wregs[ESP_CFG1] & CFG1_RESREPT)) {
c73f96fd 535 esp_raise_irq(s);
9e61bde5 536 }
f930d07e 537 break;
5ad6bb97 538 case CMD_TI:
f930d07e
BS
539 handle_ti(s);
540 break;
5ad6bb97 541 case CMD_ICCS:
f930d07e
BS
542 DPRINTF("Initiator Command Complete Sequence (%2.2x)\n", val);
543 write_response(s);
4bf5801d
BS
544 s->rregs[ESP_RINTR] = INTR_FC;
545 s->rregs[ESP_RSTAT] |= STAT_MI;
f930d07e 546 break;
5ad6bb97 547 case CMD_MSGACC:
f930d07e 548 DPRINTF("Message Accepted (%2.2x)\n", val);
5ad6bb97
BS
549 s->rregs[ESP_RINTR] = INTR_DC;
550 s->rregs[ESP_RSEQ] = 0;
4e2a68c1
AT
551 s->rregs[ESP_RFLAGS] = 0;
552 esp_raise_irq(s);
f930d07e 553 break;
0fd0eb21
BS
554 case CMD_PAD:
555 DPRINTF("Transfer padding (%2.2x)\n", val);
556 s->rregs[ESP_RSTAT] = STAT_TC;
557 s->rregs[ESP_RINTR] = INTR_FC;
558 s->rregs[ESP_RSEQ] = 0;
559 break;
5ad6bb97 560 case CMD_SATN:
f930d07e
BS
561 DPRINTF("Set ATN (%2.2x)\n", val);
562 break;
5e1e0a3b
BS
563 case CMD_SEL:
564 DPRINTF("Select without ATN (%2.2x)\n", val);
f2818f22 565 handle_s_without_atn(s);
5e1e0a3b 566 break;
5ad6bb97 567 case CMD_SELATN:
5e1e0a3b 568 DPRINTF("Select with ATN (%2.2x)\n", val);
f930d07e
BS
569 handle_satn(s);
570 break;
5ad6bb97 571 case CMD_SELATNS:
5e1e0a3b 572 DPRINTF("Select with ATN & stop (%2.2x)\n", val);
f930d07e
BS
573 handle_satn_stop(s);
574 break;
5ad6bb97 575 case CMD_ENSEL:
74ec6048 576 DPRINTF("Enable selection (%2.2x)\n", val);
e3926838 577 s->rregs[ESP_RINTR] = 0;
74ec6048 578 break;
f930d07e 579 default:
8dea1dd4 580 ESP_ERROR("Unhandled ESP command (%2.2x)\n", val);
f930d07e
BS
581 break;
582 }
583 break;
5ad6bb97 584 case ESP_WBUSID ... ESP_WSYNO:
f930d07e 585 break;
5ad6bb97 586 case ESP_CFG1:
4f6200f0
FB
587 s->rregs[saddr] = val;
588 break;
5ad6bb97 589 case ESP_WCCF ... ESP_WTEST:
4f6200f0 590 break;
b44c08fa 591 case ESP_CFG2 ... ESP_RES4:
4f6200f0
FB
592 s->rregs[saddr] = val;
593 break;
6f7e9aec 594 default:
8dea1dd4
BS
595 ESP_ERROR("invalid write of 0x%02x at [0x%x]\n", val, saddr);
596 return;
6f7e9aec 597 }
2f275b8f 598 s->wregs[saddr] = val;
6f7e9aec
FB
599}
600
d60efc6b 601static CPUReadMemoryFunc * const esp_mem_read[3] = {
6f7e9aec 602 esp_mem_readb,
7c560456
BS
603 NULL,
604 NULL,
6f7e9aec
FB
605};
606
d60efc6b 607static CPUWriteMemoryFunc * const esp_mem_write[3] = {
6f7e9aec 608 esp_mem_writeb,
7c560456 609 NULL,
daa41b00 610 esp_mem_writeb,
6f7e9aec
FB
611};
612
cc9952f3
BS
613static const VMStateDescription vmstate_esp = {
614 .name ="esp",
615 .version_id = 3,
616 .minimum_version_id = 3,
617 .minimum_version_id_old = 3,
618 .fields = (VMStateField []) {
619 VMSTATE_BUFFER(rregs, ESPState),
620 VMSTATE_BUFFER(wregs, ESPState),
621 VMSTATE_INT32(ti_size, ESPState),
622 VMSTATE_UINT32(ti_rptr, ESPState),
623 VMSTATE_UINT32(ti_wptr, ESPState),
624 VMSTATE_BUFFER(ti_buf, ESPState),
625 VMSTATE_UINT32(sense, ESPState),
626 VMSTATE_UINT32(dma, ESPState),
627 VMSTATE_BUFFER(cmdbuf, ESPState),
628 VMSTATE_UINT32(cmdlen, ESPState),
629 VMSTATE_UINT32(do_cmd, ESPState),
630 VMSTATE_UINT32(dma_left, ESPState),
631 VMSTATE_END_OF_LIST()
632 }
633};
6f7e9aec 634
99a0949b 635void esp_init(a_target_phys_addr espaddr, int it_shift,
cfb9de9c
PB
636 espdma_memory_read_write dma_memory_read,
637 espdma_memory_read_write dma_memory_write,
638 void *dma_opaque, qemu_irq irq, qemu_irq *reset)
6f7e9aec 639{
cfb9de9c
PB
640 DeviceState *dev;
641 SysBusDevice *s;
ee6847d1 642 ESPState *esp;
cfb9de9c
PB
643
644 dev = qdev_create(NULL, "esp");
ee6847d1
GH
645 esp = DO_UPCAST(ESPState, busdev.qdev, dev);
646 esp->dma_memory_read = dma_memory_read;
647 esp->dma_memory_write = dma_memory_write;
648 esp->dma_opaque = dma_opaque;
649 esp->it_shift = it_shift;
cfb9de9c
PB
650 qdev_init(dev);
651 s = sysbus_from_qdev(dev);
652 sysbus_connect_irq(s, 0, irq);
653 sysbus_mmio_map(s, 0, espaddr);
74ff8d90 654 *reset = qdev_get_gpio_in(dev, 0);
cfb9de9c 655}
6f7e9aec 656
81a322d4 657static int esp_init1(SysBusDevice *dev)
cfb9de9c
PB
658{
659 ESPState *s = FROM_SYSBUS(ESPState, dev);
660 int esp_io_memory;
6f7e9aec 661
cfb9de9c 662 sysbus_init_irq(dev, &s->irq);
cfb9de9c 663 assert(s->it_shift != -1);
6f7e9aec 664
1eed09cb 665 esp_io_memory = cpu_register_io_memory(esp_mem_read, esp_mem_write, s);
cfb9de9c 666 sysbus_init_mmio(dev, ESP_REGS << s->it_shift, esp_io_memory);
6f7e9aec 667
6f7e9aec
FB
668 esp_reset(s);
669
cc9952f3 670 vmstate_register(-1, &vmstate_esp, s);
a08d4367 671 qemu_register_reset(esp_reset, s);
6f7e9aec 672
067a3ddc 673 qdev_init_gpio_in(&dev->qdev, parent_esp_reset, 1);
2d069bab 674
d52affa7
GH
675 s->bus = scsi_bus_new(&dev->qdev, 0, ESP_MAX_DEVS, esp_command_complete);
676 scsi_bus_legacy_handle_cmdline(s->bus);
81a322d4 677 return 0;
67e999be 678}
cfb9de9c
PB
679
680static void esp_register_devices(void)
681{
682 sysbus_register_dev("esp", sizeof(ESPState), esp_init1);
683}
684
685device_init(esp_register_devices)