]> git.proxmox.com Git - qemu.git/blame - hw/vt82c686.c
prepare for future GPLv2+ relicensing
[qemu.git] / hw / vt82c686.c
CommitLineData
edf79e66
HC
1/*
2 * VT82C686B south bridge support
3 *
4 * Copyright (c) 2008 yajin (yajin@vm-kernel.org)
5 * Copyright (c) 2009 chenming (chenming@rdc.faw.com.cn)
6 * Copyright (c) 2010 Huacai Chen (zltjiangshi@gmail.com)
7 * This code is licensed under the GNU GPL v2.
6b620ca3
PB
8 *
9 * Contributions after 2012-01-13 are licensed under the terms of the
10 * GNU GPL, version 2 or (at your option) any later version.
edf79e66
HC
11 */
12
13#include "hw.h"
14#include "pc.h"
15#include "vt82c686.h"
16#include "i2c.h"
17#include "smbus.h"
18#include "pci.h"
19#include "isa.h"
20#include "sysbus.h"
21#include "mips.h"
22#include "apm.h"
23#include "acpi.h"
24#include "pm_smbus.h"
25#include "sysemu.h"
26#include "qemu-timer.h"
27
28typedef uint32_t pci_addr_t;
29#include "pci_host.h"
30//#define DEBUG_VT82C686B
31
32#ifdef DEBUG_VT82C686B
33#define DPRINTF(fmt, ...) fprintf(stderr, "%s: " fmt, __FUNCTION__, ##__VA_ARGS__)
34#else
35#define DPRINTF(fmt, ...)
36#endif
37
38typedef struct SuperIOConfig
39{
40 uint8_t config[0xff];
41 uint8_t index;
42 uint8_t data;
43} SuperIOConfig;
44
45typedef struct VT82C686BState {
46 PCIDevice dev;
47 SuperIOConfig superio_conf;
48} VT82C686BState;
49
50static void superio_ioport_writeb(void *opaque, uint32_t addr, uint32_t data)
51{
52 int can_write;
53 SuperIOConfig *superio_conf = opaque;
54
b2bedb21 55 DPRINTF("superio_ioport_writeb address 0x%x val 0x%x\n", addr, data);
edf79e66
HC
56 if (addr == 0x3f0) {
57 superio_conf->index = data & 0xff;
58 } else {
59 /* 0x3f1 */
60 switch (superio_conf->index) {
61 case 0x00 ... 0xdf:
62 case 0xe4:
63 case 0xe5:
64 case 0xe9 ... 0xed:
65 case 0xf3:
66 case 0xf5:
67 case 0xf7:
68 case 0xf9 ... 0xfb:
69 case 0xfd ... 0xff:
70 can_write = 0;
71 break;
72 default:
73 can_write = 1;
74
75 if (can_write) {
76 switch (superio_conf->index) {
77 case 0xe7:
78 if ((data & 0xff) != 0xfe) {
b2bedb21 79 DPRINTF("chage uart 1 base. unsupported yet\n");
edf79e66
HC
80 }
81 break;
82 case 0xe8:
83 if ((data & 0xff) != 0xbe) {
b2bedb21 84 DPRINTF("chage uart 2 base. unsupported yet\n");
edf79e66
HC
85 }
86 break;
87
88 default:
89 superio_conf->config[superio_conf->index] = data & 0xff;
90 }
91 }
92 }
93 superio_conf->config[superio_conf->index] = data & 0xff;
94 }
95}
96
97static uint32_t superio_ioport_readb(void *opaque, uint32_t addr)
98{
99 SuperIOConfig *superio_conf = opaque;
100
b2bedb21 101 DPRINTF("superio_ioport_readb address 0x%x\n", addr);
edf79e66
HC
102 return (superio_conf->config[superio_conf->index]);
103}
104
105static void vt82c686b_reset(void * opaque)
106{
107 PCIDevice *d = opaque;
108 uint8_t *pci_conf = d->config;
109 VT82C686BState *vt82c = DO_UPCAST(VT82C686BState, dev, d);
110
111 pci_set_long(pci_conf + PCI_CAPABILITY_LIST, 0x000000c0);
112 pci_set_word(pci_conf + PCI_COMMAND, PCI_COMMAND_IO | PCI_COMMAND_MEMORY |
113 PCI_COMMAND_MASTER | PCI_COMMAND_SPECIAL);
114 pci_set_word(pci_conf + PCI_STATUS, PCI_STATUS_DEVSEL_MEDIUM);
115
116 pci_conf[0x48] = 0x01; /* Miscellaneous Control 3 */
117 pci_conf[0x4a] = 0x04; /* IDE interrupt Routing */
118 pci_conf[0x4f] = 0x03; /* DMA/Master Mem Access Control 3 */
119 pci_conf[0x50] = 0x2d; /* PnP DMA Request Control */
120 pci_conf[0x59] = 0x04;
121 pci_conf[0x5a] = 0x04; /* KBC/RTC Control*/
122 pci_conf[0x5f] = 0x04;
123 pci_conf[0x77] = 0x10; /* GPIO Control 1/2/3/4 */
124
125 vt82c->superio_conf.config[0xe0] = 0x3c;
126 vt82c->superio_conf.config[0xe2] = 0x03;
127 vt82c->superio_conf.config[0xe3] = 0xfc;
128 vt82c->superio_conf.config[0xe6] = 0xde;
129 vt82c->superio_conf.config[0xe7] = 0xfe;
130 vt82c->superio_conf.config[0xe8] = 0xbe;
131}
132
133/* write config pci function0 registers. PCI-ISA bridge */
134static void vt82c686b_write_config(PCIDevice * d, uint32_t address,
135 uint32_t val, int len)
136{
137 VT82C686BState *vt686 = DO_UPCAST(VT82C686BState, dev, d);
138
b2bedb21 139 DPRINTF("vt82c686b_write_config address 0x%x val 0x%x len 0x%x\n",
edf79e66
HC
140 address, val, len);
141
142 pci_default_write_config(d, address, val, len);
143 if (address == 0x85) { /* enable or disable super IO configure */
144 if (val & 0x2) {
145 /* floppy also uses 0x3f0 and 0x3f1.
146 * But we do not emulate flopy,so just set it here. */
147 isa_unassign_ioport(0x3f0, 2);
148 register_ioport_read(0x3f0, 2, 1, superio_ioport_readb,
149 &vt686->superio_conf);
150 register_ioport_write(0x3f0, 2, 1, superio_ioport_writeb,
151 &vt686->superio_conf);
152 } else {
153 isa_unassign_ioport(0x3f0, 2);
154 }
155 }
156}
157
158#define ACPI_DBG_IO_ADDR 0xb044
159
160typedef struct VT686PMState {
161 PCIDevice dev;
04dc308f 162 ACPIPM1EVT pm1a;
eaba51c5 163 ACPIPM1CNT pm1_cnt;
edf79e66 164 APMState apm;
a54d41a8 165 ACPIPMTimer tmr;
edf79e66
HC
166 PMSMBus smb;
167 uint32_t smb_io_base;
168} VT686PMState;
169
170typedef struct VT686AC97State {
171 PCIDevice dev;
172} VT686AC97State;
173
174typedef struct VT686MC97State {
175 PCIDevice dev;
176} VT686MC97State;
177
edf79e66
HC
178static void pm_update_sci(VT686PMState *s)
179{
180 int sci_level, pmsts;
edf79e66 181
04dc308f
IY
182 pmsts = acpi_pm1_evt_get_sts(&s->pm1a, s->tmr.overflow_time);
183 sci_level = (((pmsts & s->pm1a.en) &
184 (ACPI_BITMASK_RT_CLOCK_ENABLE |
185 ACPI_BITMASK_POWER_BUTTON_ENABLE |
186 ACPI_BITMASK_GLOBAL_LOCK_ENABLE |
187 ACPI_BITMASK_TIMER_ENABLE)) != 0);
edf79e66
HC
188 qemu_set_irq(s->dev.irq[0], sci_level);
189 /* schedule a timer interruption if needed */
04dc308f 190 acpi_pm_tmr_update(&s->tmr, (s->pm1a.en & ACPI_BITMASK_TIMER_ENABLE) &&
a54d41a8 191 !(pmsts & ACPI_BITMASK_TIMER_STATUS));
edf79e66
HC
192}
193
a54d41a8 194static void pm_tmr_timer(ACPIPMTimer *tmr)
edf79e66 195{
a54d41a8 196 VT686PMState *s = container_of(tmr, VT686PMState, tmr);
edf79e66
HC
197 pm_update_sci(s);
198}
199
200static void pm_ioport_writew(void *opaque, uint32_t addr, uint32_t val)
201{
202 VT686PMState *s = opaque;
203
204 addr &= 0x0f;
205 switch (addr) {
206 case 0x00:
04dc308f
IY
207 acpi_pm1_evt_write_sts(&s->pm1a, &s->tmr, val);
208 pm_update_sci(s);
edf79e66
HC
209 break;
210 case 0x02:
04dc308f 211 s->pm1a.en = val;
edf79e66
HC
212 pm_update_sci(s);
213 break;
214 case 0x04:
eaba51c5 215 acpi_pm1_cnt_write(&s->pm1a, &s->pm1_cnt, val);
edf79e66
HC
216 break;
217 default:
218 break;
219 }
220 DPRINTF("PM writew port=0x%04x val=0x%02x\n", addr, val);
221}
222
223static uint32_t pm_ioport_readw(void *opaque, uint32_t addr)
224{
225 VT686PMState *s = opaque;
226 uint32_t val;
227
228 addr &= 0x0f;
229 switch (addr) {
230 case 0x00:
04dc308f 231 val = acpi_pm1_evt_get_sts(&s->pm1a, s->tmr.overflow_time);
edf79e66
HC
232 break;
233 case 0x02:
04dc308f 234 val = s->pm1a.en;
edf79e66
HC
235 break;
236 case 0x04:
eaba51c5 237 val = s->pm1_cnt.cnt;
edf79e66
HC
238 break;
239 default:
240 val = 0;
241 break;
242 }
243 DPRINTF("PM readw port=0x%04x val=0x%02x\n", addr, val);
244 return val;
245}
246
247static void pm_ioport_writel(void *opaque, uint32_t addr, uint32_t val)
248{
249 addr &= 0x0f;
250 DPRINTF("PM writel port=0x%04x val=0x%08x\n", addr, val);
251}
252
253static uint32_t pm_ioport_readl(void *opaque, uint32_t addr)
254{
255 VT686PMState *s = opaque;
256 uint32_t val;
257
258 addr &= 0x0f;
259 switch (addr) {
260 case 0x08:
a54d41a8 261 val = acpi_pm_tmr_get(&s->tmr);
edf79e66
HC
262 break;
263 default:
264 val = 0;
265 break;
266 }
267 DPRINTF("PM readl port=0x%04x val=0x%08x\n", addr, val);
268 return val;
269}
270
271static void pm_io_space_update(VT686PMState *s)
272{
273 uint32_t pm_io_base;
274
275 if (s->dev.config[0x80] & 1) {
276 pm_io_base = pci_get_long(s->dev.config + 0x40);
277 pm_io_base &= 0xffc0;
278
279 /* XXX: need to improve memory and ioport allocation */
280 DPRINTF("PM: mapping to 0x%x\n", pm_io_base);
281 register_ioport_write(pm_io_base, 64, 2, pm_ioport_writew, s);
282 register_ioport_read(pm_io_base, 64, 2, pm_ioport_readw, s);
283 register_ioport_write(pm_io_base, 64, 4, pm_ioport_writel, s);
284 register_ioport_read(pm_io_base, 64, 4, pm_ioport_readl, s);
285 }
286}
287
288static void pm_write_config(PCIDevice *d,
289 uint32_t address, uint32_t val, int len)
290{
b2bedb21 291 DPRINTF("pm_write_config address 0x%x val 0x%x len 0x%x\n",
edf79e66
HC
292 address, val, len);
293 pci_default_write_config(d, address, val, len);
294}
295
296static int vmstate_acpi_post_load(void *opaque, int version_id)
297{
298 VT686PMState *s = opaque;
299
300 pm_io_space_update(s);
301 return 0;
302}
303
304static const VMStateDescription vmstate_acpi = {
305 .name = "vt82c686b_pm",
306 .version_id = 1,
307 .minimum_version_id = 1,
308 .minimum_version_id_old = 1,
309 .post_load = vmstate_acpi_post_load,
310 .fields = (VMStateField []) {
311 VMSTATE_PCI_DEVICE(dev, VT686PMState),
04dc308f
IY
312 VMSTATE_UINT16(pm1a.sts, VT686PMState),
313 VMSTATE_UINT16(pm1a.en, VT686PMState),
eaba51c5 314 VMSTATE_UINT16(pm1_cnt.cnt, VT686PMState),
edf79e66 315 VMSTATE_STRUCT(apm, VT686PMState, 0, vmstate_apm, APMState),
a54d41a8
IY
316 VMSTATE_TIMER(tmr.timer, VT686PMState),
317 VMSTATE_INT64(tmr.overflow_time, VT686PMState),
edf79e66
HC
318 VMSTATE_END_OF_LIST()
319 }
320};
321
322/*
323 * TODO: vt82c686b_ac97_init() and vt82c686b_mc97_init()
324 * just register a PCI device now, functionalities will be implemented later.
325 */
326
327static int vt82c686b_ac97_initfn(PCIDevice *dev)
328{
329 VT686AC97State *s = DO_UPCAST(VT686AC97State, dev, dev);
330 uint8_t *pci_conf = s->dev.config;
331
edf79e66
HC
332 pci_set_word(pci_conf + PCI_COMMAND, PCI_COMMAND_INVALIDATE |
333 PCI_COMMAND_PARITY);
334 pci_set_word(pci_conf + PCI_STATUS, PCI_STATUS_CAP_LIST |
335 PCI_STATUS_DEVSEL_MEDIUM);
336 pci_set_long(pci_conf + PCI_INTERRUPT_PIN, 0x03);
337
338 return 0;
339}
340
341void vt82c686b_ac97_init(PCIBus *bus, int devfn)
342{
343 PCIDevice *dev;
344
345 dev = pci_create(bus, devfn, "VT82C686B_AC97");
346 qdev_init_nofail(&dev->qdev);
347}
348
349static PCIDeviceInfo via_ac97_info = {
350 .qdev.name = "VT82C686B_AC97",
351 .qdev.desc = "AC97",
352 .qdev.size = sizeof(VT686AC97State),
353 .init = vt82c686b_ac97_initfn,
1cf0d2b8
IY
354 .vendor_id = PCI_VENDOR_ID_VIA,
355 .device_id = PCI_DEVICE_ID_VIA_AC97,
356 .revision = 0x50,
357 .class_id = PCI_CLASS_MULTIMEDIA_AUDIO,
edf79e66
HC
358};
359
360static void vt82c686b_ac97_register(void)
361{
362 pci_qdev_register(&via_ac97_info);
363}
364
365device_init(vt82c686b_ac97_register);
366
367static int vt82c686b_mc97_initfn(PCIDevice *dev)
368{
369 VT686MC97State *s = DO_UPCAST(VT686MC97State, dev, dev);
370 uint8_t *pci_conf = s->dev.config;
371
edf79e66
HC
372 pci_set_word(pci_conf + PCI_COMMAND, PCI_COMMAND_INVALIDATE |
373 PCI_COMMAND_VGA_PALETTE);
374 pci_set_word(pci_conf + PCI_STATUS, PCI_STATUS_DEVSEL_MEDIUM);
375 pci_set_long(pci_conf + PCI_INTERRUPT_PIN, 0x03);
376
377 return 0;
378}
379
380void vt82c686b_mc97_init(PCIBus *bus, int devfn)
381{
382 PCIDevice *dev;
383
384 dev = pci_create(bus, devfn, "VT82C686B_MC97");
385 qdev_init_nofail(&dev->qdev);
386}
387
388static PCIDeviceInfo via_mc97_info = {
389 .qdev.name = "VT82C686B_MC97",
390 .qdev.desc = "MC97",
391 .qdev.size = sizeof(VT686MC97State),
392 .init = vt82c686b_mc97_initfn,
1cf0d2b8
IY
393 .vendor_id = PCI_VENDOR_ID_VIA,
394 .device_id = PCI_DEVICE_ID_VIA_MC97,
395 .class_id = PCI_CLASS_COMMUNICATION_OTHER,
396 .revision = 0x30,
edf79e66
HC
397};
398
399static void vt82c686b_mc97_register(void)
400{
401 pci_qdev_register(&via_mc97_info);
402}
403
404device_init(vt82c686b_mc97_register);
405
406/* vt82c686 pm init */
407static int vt82c686b_pm_initfn(PCIDevice *dev)
408{
409 VT686PMState *s = DO_UPCAST(VT686PMState, dev, dev);
410 uint8_t *pci_conf;
411
412 pci_conf = s->dev.config;
edf79e66
HC
413 pci_set_word(pci_conf + PCI_COMMAND, 0);
414 pci_set_word(pci_conf + PCI_STATUS, PCI_STATUS_FAST_BACK |
415 PCI_STATUS_DEVSEL_MEDIUM);
416
417 /* 0x48-0x4B is Power Management I/O Base */
418 pci_set_long(pci_conf + 0x48, 0x00000001);
419
420 /* SMB ports:0xeee0~0xeeef */
421 s->smb_io_base =((s->smb_io_base & 0xfff0) + 0x0);
422 pci_conf[0x90] = s->smb_io_base | 1;
423 pci_conf[0x91] = s->smb_io_base >> 8;
424 pci_conf[0xd2] = 0x90;
425 register_ioport_write(s->smb_io_base, 0xf, 1, smb_ioport_writeb, &s->smb);
426 register_ioport_read(s->smb_io_base, 0xf, 1, smb_ioport_readb, &s->smb);
427
428 apm_init(&s->apm, NULL, s);
429
a54d41a8 430 acpi_pm_tmr_init(&s->tmr, pm_tmr_timer);
eaba51c5 431 acpi_pm1_cnt_init(&s->pm1_cnt, NULL);
edf79e66
HC
432
433 pm_smbus_init(&s->dev.qdev, &s->smb);
434
435 return 0;
436}
437
438i2c_bus *vt82c686b_pm_init(PCIBus *bus, int devfn, uint32_t smb_io_base,
439 qemu_irq sci_irq)
440{
441 PCIDevice *dev;
442 VT686PMState *s;
443
444 dev = pci_create(bus, devfn, "VT82C686B_PM");
445 qdev_prop_set_uint32(&dev->qdev, "smb_io_base", smb_io_base);
446
447 s = DO_UPCAST(VT686PMState, dev, dev);
448
449 qdev_init_nofail(&dev->qdev);
450
451 return s->smb.smbus;
452}
453
454static PCIDeviceInfo via_pm_info = {
455 .qdev.name = "VT82C686B_PM",
456 .qdev.desc = "PM",
457 .qdev.size = sizeof(VT686PMState),
458 .qdev.vmsd = &vmstate_acpi,
459 .init = vt82c686b_pm_initfn,
460 .config_write = pm_write_config,
1cf0d2b8
IY
461 .vendor_id = PCI_VENDOR_ID_VIA,
462 .device_id = PCI_DEVICE_ID_VIA_ACPI,
463 .class_id = PCI_CLASS_BRIDGE_OTHER,
464 .revision = 0x40,
edf79e66
HC
465 .qdev.props = (Property[]) {
466 DEFINE_PROP_UINT32("smb_io_base", VT686PMState, smb_io_base, 0),
467 DEFINE_PROP_END_OF_LIST(),
468 }
469};
470
471static void vt82c686b_pm_register(void)
472{
473 pci_qdev_register(&via_pm_info);
474}
475
476device_init(vt82c686b_pm_register);
477
478static const VMStateDescription vmstate_via = {
479 .name = "vt82c686b",
480 .version_id = 1,
481 .minimum_version_id = 1,
482 .minimum_version_id_old = 1,
483 .fields = (VMStateField []) {
484 VMSTATE_PCI_DEVICE(dev, VT82C686BState),
485 VMSTATE_END_OF_LIST()
486 }
487};
488
489/* init the PCI-to-ISA bridge */
490static int vt82c686b_initfn(PCIDevice *d)
491{
492 uint8_t *pci_conf;
493 uint8_t *wmask;
494 int i;
495
c2d0d012 496 isa_bus_new(&d->qdev, pci_address_space_io(d));
edf79e66
HC
497
498 pci_conf = d->config;
edf79e66 499 pci_config_set_prog_interface(pci_conf, 0x0);
edf79e66
HC
500
501 wmask = d->wmask;
502 for (i = 0x00; i < 0xff; i++) {
503 if (i<=0x03 || (i>=0x08 && i<=0x3f)) {
504 wmask[i] = 0x00;
505 }
506 }
507
508 qemu_register_reset(vt82c686b_reset, d);
509
510 return 0;
511}
512
c9940edb 513ISABus *vt82c686b_init(PCIBus *bus, int devfn)
edf79e66
HC
514{
515 PCIDevice *d;
516
aa5fb7b3 517 d = pci_create_simple_multifunction(bus, devfn, true, "VT82C686B");
edf79e66 518
c9940edb 519 return DO_UPCAST(ISABus, qbus, qdev_get_child_bus(&d->qdev, "isa.0"));
edf79e66
HC
520}
521
522static PCIDeviceInfo via_info = {
523 .qdev.name = "VT82C686B",
524 .qdev.desc = "ISA bridge",
525 .qdev.size = sizeof(VT82C686BState),
526 .qdev.vmsd = &vmstate_via,
527 .qdev.no_user = 1,
528 .init = vt82c686b_initfn,
529 .config_write = vt82c686b_write_config,
1cf0d2b8
IY
530 .vendor_id = PCI_VENDOR_ID_VIA,
531 .device_id = PCI_DEVICE_ID_VIA_ISA_BRIDGE,
532 .class_id = PCI_CLASS_BRIDGE_ISA,
533 .revision = 0x40,
edf79e66
HC
534};
535
536static void vt82c686b_register(void)
537{
538 pci_qdev_register(&via_info);
539}
540device_init(vt82c686b_register);