]>
Commit | Line | Data |
---|---|---|
05330448 AL |
1 | /* |
2 | * QEMU KVM support | |
3 | * | |
4 | * Copyright (C) 2006-2008 Qumranet Technologies | |
5 | * Copyright IBM, Corp. 2008 | |
6 | * | |
7 | * Authors: | |
8 | * Anthony Liguori <aliguori@us.ibm.com> | |
9 | * | |
10 | * This work is licensed under the terms of the GNU GPL, version 2 or later. | |
11 | * See the COPYING file in the top-level directory. | |
12 | * | |
13 | */ | |
14 | ||
15 | #include <sys/types.h> | |
16 | #include <sys/ioctl.h> | |
17 | #include <sys/mman.h> | |
25d2e361 | 18 | #include <sys/utsname.h> |
05330448 AL |
19 | |
20 | #include <linux/kvm.h> | |
5802e066 | 21 | #include <linux/kvm_para.h> |
05330448 AL |
22 | |
23 | #include "qemu-common.h" | |
9c17d615 PB |
24 | #include "sysemu/sysemu.h" |
25 | #include "sysemu/kvm.h" | |
1d31f66b | 26 | #include "kvm_i386.h" |
05330448 | 27 | #include "cpu.h" |
022c62cb | 28 | #include "exec/gdbstub.h" |
1de7afc9 PB |
29 | #include "qemu/host-utils.h" |
30 | #include "qemu/config-file.h" | |
0d09e41a PB |
31 | #include "hw/i386/pc.h" |
32 | #include "hw/i386/apic.h" | |
022c62cb | 33 | #include "exec/ioport.h" |
eab70139 | 34 | #include "hyperv.h" |
a2cb15b0 | 35 | #include "hw/pci/pci.h" |
05330448 AL |
36 | |
37 | //#define DEBUG_KVM | |
38 | ||
39 | #ifdef DEBUG_KVM | |
8c0d577e | 40 | #define DPRINTF(fmt, ...) \ |
05330448 AL |
41 | do { fprintf(stderr, fmt, ## __VA_ARGS__); } while (0) |
42 | #else | |
8c0d577e | 43 | #define DPRINTF(fmt, ...) \ |
05330448 AL |
44 | do { } while (0) |
45 | #endif | |
46 | ||
1a03675d GC |
47 | #define MSR_KVM_WALL_CLOCK 0x11 |
48 | #define MSR_KVM_SYSTEM_TIME 0x12 | |
49 | ||
c0532a76 MT |
50 | #ifndef BUS_MCEERR_AR |
51 | #define BUS_MCEERR_AR 4 | |
52 | #endif | |
53 | #ifndef BUS_MCEERR_AO | |
54 | #define BUS_MCEERR_AO 5 | |
55 | #endif | |
56 | ||
94a8d39a JK |
57 | const KVMCapabilityInfo kvm_arch_required_capabilities[] = { |
58 | KVM_CAP_INFO(SET_TSS_ADDR), | |
59 | KVM_CAP_INFO(EXT_CPUID), | |
60 | KVM_CAP_INFO(MP_STATE), | |
61 | KVM_CAP_LAST_INFO | |
62 | }; | |
25d2e361 | 63 | |
c3a3a7d3 JK |
64 | static bool has_msr_star; |
65 | static bool has_msr_hsave_pa; | |
f28558d3 | 66 | static bool has_msr_tsc_adjust; |
aa82ba54 | 67 | static bool has_msr_tsc_deadline; |
df67696e | 68 | static bool has_msr_feature_control; |
c5999bfc | 69 | static bool has_msr_async_pf_en; |
bc9a839d | 70 | static bool has_msr_pv_eoi_en; |
21e87c46 | 71 | static bool has_msr_misc_enable; |
917367aa | 72 | static bool has_msr_kvm_steal_time; |
25d2e361 | 73 | static int lm_capable_kernel; |
b827df58 | 74 | |
0d894367 PB |
75 | static bool has_msr_architectural_pmu; |
76 | static uint32_t num_architectural_pmu_counters; | |
77 | ||
1d31f66b PM |
78 | bool kvm_allows_irq0_override(void) |
79 | { | |
80 | return !kvm_irqchip_in_kernel() || kvm_has_gsi_routing(); | |
81 | } | |
82 | ||
b827df58 AK |
83 | static struct kvm_cpuid2 *try_get_cpuid(KVMState *s, int max) |
84 | { | |
85 | struct kvm_cpuid2 *cpuid; | |
86 | int r, size; | |
87 | ||
88 | size = sizeof(*cpuid) + max * sizeof(*cpuid->entries); | |
7267c094 | 89 | cpuid = (struct kvm_cpuid2 *)g_malloc0(size); |
b827df58 AK |
90 | cpuid->nent = max; |
91 | r = kvm_ioctl(s, KVM_GET_SUPPORTED_CPUID, cpuid); | |
76ae317f MM |
92 | if (r == 0 && cpuid->nent >= max) { |
93 | r = -E2BIG; | |
94 | } | |
b827df58 AK |
95 | if (r < 0) { |
96 | if (r == -E2BIG) { | |
7267c094 | 97 | g_free(cpuid); |
b827df58 AK |
98 | return NULL; |
99 | } else { | |
100 | fprintf(stderr, "KVM_GET_SUPPORTED_CPUID failed: %s\n", | |
101 | strerror(-r)); | |
102 | exit(1); | |
103 | } | |
104 | } | |
105 | return cpuid; | |
106 | } | |
107 | ||
dd87f8a6 EH |
108 | /* Run KVM_GET_SUPPORTED_CPUID ioctl(), allocating a buffer large enough |
109 | * for all entries. | |
110 | */ | |
111 | static struct kvm_cpuid2 *get_supported_cpuid(KVMState *s) | |
112 | { | |
113 | struct kvm_cpuid2 *cpuid; | |
114 | int max = 1; | |
115 | while ((cpuid = try_get_cpuid(s, max)) == NULL) { | |
116 | max *= 2; | |
117 | } | |
118 | return cpuid; | |
119 | } | |
120 | ||
0c31b744 GC |
121 | struct kvm_para_features { |
122 | int cap; | |
123 | int feature; | |
124 | } para_features[] = { | |
125 | { KVM_CAP_CLOCKSOURCE, KVM_FEATURE_CLOCKSOURCE }, | |
126 | { KVM_CAP_NOP_IO_DELAY, KVM_FEATURE_NOP_IO_DELAY }, | |
127 | { KVM_CAP_PV_MMU, KVM_FEATURE_MMU_OP }, | |
0c31b744 | 128 | { KVM_CAP_ASYNC_PF, KVM_FEATURE_ASYNC_PF }, |
0c31b744 GC |
129 | { -1, -1 } |
130 | }; | |
131 | ||
ba9bc59e | 132 | static int get_para_features(KVMState *s) |
0c31b744 GC |
133 | { |
134 | int i, features = 0; | |
135 | ||
136 | for (i = 0; i < ARRAY_SIZE(para_features) - 1; i++) { | |
ba9bc59e | 137 | if (kvm_check_extension(s, para_features[i].cap)) { |
0c31b744 GC |
138 | features |= (1 << para_features[i].feature); |
139 | } | |
140 | } | |
141 | ||
142 | return features; | |
143 | } | |
0c31b744 GC |
144 | |
145 | ||
829ae2f9 EH |
146 | /* Returns the value for a specific register on the cpuid entry |
147 | */ | |
148 | static uint32_t cpuid_entry_get_reg(struct kvm_cpuid_entry2 *entry, int reg) | |
149 | { | |
150 | uint32_t ret = 0; | |
151 | switch (reg) { | |
152 | case R_EAX: | |
153 | ret = entry->eax; | |
154 | break; | |
155 | case R_EBX: | |
156 | ret = entry->ebx; | |
157 | break; | |
158 | case R_ECX: | |
159 | ret = entry->ecx; | |
160 | break; | |
161 | case R_EDX: | |
162 | ret = entry->edx; | |
163 | break; | |
164 | } | |
165 | return ret; | |
166 | } | |
167 | ||
4fb73f1d EH |
168 | /* Find matching entry for function/index on kvm_cpuid2 struct |
169 | */ | |
170 | static struct kvm_cpuid_entry2 *cpuid_find_entry(struct kvm_cpuid2 *cpuid, | |
171 | uint32_t function, | |
172 | uint32_t index) | |
173 | { | |
174 | int i; | |
175 | for (i = 0; i < cpuid->nent; ++i) { | |
176 | if (cpuid->entries[i].function == function && | |
177 | cpuid->entries[i].index == index) { | |
178 | return &cpuid->entries[i]; | |
179 | } | |
180 | } | |
181 | /* not found: */ | |
182 | return NULL; | |
183 | } | |
184 | ||
ba9bc59e | 185 | uint32_t kvm_arch_get_supported_cpuid(KVMState *s, uint32_t function, |
c958a8bd | 186 | uint32_t index, int reg) |
b827df58 AK |
187 | { |
188 | struct kvm_cpuid2 *cpuid; | |
b827df58 AK |
189 | uint32_t ret = 0; |
190 | uint32_t cpuid_1_edx; | |
8c723b79 | 191 | bool found = false; |
b827df58 | 192 | |
dd87f8a6 | 193 | cpuid = get_supported_cpuid(s); |
b827df58 | 194 | |
4fb73f1d EH |
195 | struct kvm_cpuid_entry2 *entry = cpuid_find_entry(cpuid, function, index); |
196 | if (entry) { | |
197 | found = true; | |
198 | ret = cpuid_entry_get_reg(entry, reg); | |
b827df58 AK |
199 | } |
200 | ||
7b46e5ce EH |
201 | /* Fixups for the data returned by KVM, below */ |
202 | ||
c2acb022 EH |
203 | if (function == 1 && reg == R_EDX) { |
204 | /* KVM before 2.6.30 misreports the following features */ | |
205 | ret |= CPUID_MTRR | CPUID_PAT | CPUID_MCE | CPUID_MCA; | |
84bd945c EH |
206 | } else if (function == 1 && reg == R_ECX) { |
207 | /* We can set the hypervisor flag, even if KVM does not return it on | |
208 | * GET_SUPPORTED_CPUID | |
209 | */ | |
210 | ret |= CPUID_EXT_HYPERVISOR; | |
ac67ee26 EH |
211 | /* tsc-deadline flag is not returned by GET_SUPPORTED_CPUID, but it |
212 | * can be enabled if the kernel has KVM_CAP_TSC_DEADLINE_TIMER, | |
213 | * and the irqchip is in the kernel. | |
214 | */ | |
215 | if (kvm_irqchip_in_kernel() && | |
216 | kvm_check_extension(s, KVM_CAP_TSC_DEADLINE_TIMER)) { | |
217 | ret |= CPUID_EXT_TSC_DEADLINE_TIMER; | |
218 | } | |
41e5e76d EH |
219 | |
220 | /* x2apic is reported by GET_SUPPORTED_CPUID, but it can't be enabled | |
221 | * without the in-kernel irqchip | |
222 | */ | |
223 | if (!kvm_irqchip_in_kernel()) { | |
224 | ret &= ~CPUID_EXT_X2APIC; | |
b827df58 | 225 | } |
c2acb022 EH |
226 | } else if (function == 0x80000001 && reg == R_EDX) { |
227 | /* On Intel, kvm returns cpuid according to the Intel spec, | |
228 | * so add missing bits according to the AMD spec: | |
229 | */ | |
230 | cpuid_1_edx = kvm_arch_get_supported_cpuid(s, 1, 0, R_EDX); | |
231 | ret |= cpuid_1_edx & CPUID_EXT2_AMD_ALIASES; | |
b827df58 AK |
232 | } |
233 | ||
7267c094 | 234 | g_free(cpuid); |
b827df58 | 235 | |
0c31b744 | 236 | /* fallback for older kernels */ |
8c723b79 | 237 | if ((function == KVM_CPUID_FEATURES) && !found) { |
ba9bc59e | 238 | ret = get_para_features(s); |
b9bec74b | 239 | } |
0c31b744 GC |
240 | |
241 | return ret; | |
bb0300dc | 242 | } |
bb0300dc | 243 | |
3c85e74f HY |
244 | typedef struct HWPoisonPage { |
245 | ram_addr_t ram_addr; | |
246 | QLIST_ENTRY(HWPoisonPage) list; | |
247 | } HWPoisonPage; | |
248 | ||
249 | static QLIST_HEAD(, HWPoisonPage) hwpoison_page_list = | |
250 | QLIST_HEAD_INITIALIZER(hwpoison_page_list); | |
251 | ||
252 | static void kvm_unpoison_all(void *param) | |
253 | { | |
254 | HWPoisonPage *page, *next_page; | |
255 | ||
256 | QLIST_FOREACH_SAFE(page, &hwpoison_page_list, list, next_page) { | |
257 | QLIST_REMOVE(page, list); | |
258 | qemu_ram_remap(page->ram_addr, TARGET_PAGE_SIZE); | |
7267c094 | 259 | g_free(page); |
3c85e74f HY |
260 | } |
261 | } | |
262 | ||
3c85e74f HY |
263 | static void kvm_hwpoison_page_add(ram_addr_t ram_addr) |
264 | { | |
265 | HWPoisonPage *page; | |
266 | ||
267 | QLIST_FOREACH(page, &hwpoison_page_list, list) { | |
268 | if (page->ram_addr == ram_addr) { | |
269 | return; | |
270 | } | |
271 | } | |
7267c094 | 272 | page = g_malloc(sizeof(HWPoisonPage)); |
3c85e74f HY |
273 | page->ram_addr = ram_addr; |
274 | QLIST_INSERT_HEAD(&hwpoison_page_list, page, list); | |
275 | } | |
276 | ||
e7701825 MT |
277 | static int kvm_get_mce_cap_supported(KVMState *s, uint64_t *mce_cap, |
278 | int *max_banks) | |
279 | { | |
280 | int r; | |
281 | ||
14a09518 | 282 | r = kvm_check_extension(s, KVM_CAP_MCE); |
e7701825 MT |
283 | if (r > 0) { |
284 | *max_banks = r; | |
285 | return kvm_ioctl(s, KVM_X86_GET_MCE_CAP_SUPPORTED, mce_cap); | |
286 | } | |
287 | return -ENOSYS; | |
288 | } | |
289 | ||
bee615d4 | 290 | static void kvm_mce_inject(X86CPU *cpu, hwaddr paddr, int code) |
e7701825 | 291 | { |
bee615d4 | 292 | CPUX86State *env = &cpu->env; |
c34d440a JK |
293 | uint64_t status = MCI_STATUS_VAL | MCI_STATUS_UC | MCI_STATUS_EN | |
294 | MCI_STATUS_MISCV | MCI_STATUS_ADDRV | MCI_STATUS_S; | |
295 | uint64_t mcg_status = MCG_STATUS_MCIP; | |
e7701825 | 296 | |
c34d440a JK |
297 | if (code == BUS_MCEERR_AR) { |
298 | status |= MCI_STATUS_AR | 0x134; | |
299 | mcg_status |= MCG_STATUS_EIPV; | |
300 | } else { | |
301 | status |= 0xc0; | |
302 | mcg_status |= MCG_STATUS_RIPV; | |
419fb20a | 303 | } |
8c5cf3b6 | 304 | cpu_x86_inject_mce(NULL, cpu, 9, status, mcg_status, paddr, |
c34d440a JK |
305 | (MCM_ADDR_PHYS << 6) | 0xc, |
306 | cpu_x86_support_mca_broadcast(env) ? | |
307 | MCE_INJECT_BROADCAST : 0); | |
419fb20a | 308 | } |
419fb20a JK |
309 | |
310 | static void hardware_memory_error(void) | |
311 | { | |
312 | fprintf(stderr, "Hardware memory error!\n"); | |
313 | exit(1); | |
314 | } | |
315 | ||
20d695a9 | 316 | int kvm_arch_on_sigbus_vcpu(CPUState *c, int code, void *addr) |
419fb20a | 317 | { |
20d695a9 AF |
318 | X86CPU *cpu = X86_CPU(c); |
319 | CPUX86State *env = &cpu->env; | |
419fb20a | 320 | ram_addr_t ram_addr; |
a8170e5e | 321 | hwaddr paddr; |
419fb20a JK |
322 | |
323 | if ((env->mcg_cap & MCG_SER_P) && addr | |
c34d440a | 324 | && (code == BUS_MCEERR_AR || code == BUS_MCEERR_AO)) { |
1b5ec234 | 325 | if (qemu_ram_addr_from_host(addr, &ram_addr) == NULL || |
a60f24b5 | 326 | !kvm_physical_memory_addr_from_host(c->kvm_state, addr, &paddr)) { |
419fb20a JK |
327 | fprintf(stderr, "Hardware memory error for memory used by " |
328 | "QEMU itself instead of guest system!\n"); | |
329 | /* Hope we are lucky for AO MCE */ | |
330 | if (code == BUS_MCEERR_AO) { | |
331 | return 0; | |
332 | } else { | |
333 | hardware_memory_error(); | |
334 | } | |
335 | } | |
3c85e74f | 336 | kvm_hwpoison_page_add(ram_addr); |
bee615d4 | 337 | kvm_mce_inject(cpu, paddr, code); |
e56ff191 | 338 | } else { |
419fb20a JK |
339 | if (code == BUS_MCEERR_AO) { |
340 | return 0; | |
341 | } else if (code == BUS_MCEERR_AR) { | |
342 | hardware_memory_error(); | |
343 | } else { | |
344 | return 1; | |
345 | } | |
346 | } | |
347 | return 0; | |
348 | } | |
349 | ||
350 | int kvm_arch_on_sigbus(int code, void *addr) | |
351 | { | |
182735ef AF |
352 | X86CPU *cpu = X86_CPU(first_cpu); |
353 | ||
354 | if ((cpu->env.mcg_cap & MCG_SER_P) && addr && code == BUS_MCEERR_AO) { | |
419fb20a | 355 | ram_addr_t ram_addr; |
a8170e5e | 356 | hwaddr paddr; |
419fb20a JK |
357 | |
358 | /* Hope we are lucky for AO MCE */ | |
1b5ec234 | 359 | if (qemu_ram_addr_from_host(addr, &ram_addr) == NULL || |
182735ef | 360 | !kvm_physical_memory_addr_from_host(first_cpu->kvm_state, |
a60f24b5 | 361 | addr, &paddr)) { |
419fb20a JK |
362 | fprintf(stderr, "Hardware memory error for memory used by " |
363 | "QEMU itself instead of guest system!: %p\n", addr); | |
364 | return 0; | |
365 | } | |
3c85e74f | 366 | kvm_hwpoison_page_add(ram_addr); |
182735ef | 367 | kvm_mce_inject(X86_CPU(first_cpu), paddr, code); |
e56ff191 | 368 | } else { |
419fb20a JK |
369 | if (code == BUS_MCEERR_AO) { |
370 | return 0; | |
371 | } else if (code == BUS_MCEERR_AR) { | |
372 | hardware_memory_error(); | |
373 | } else { | |
374 | return 1; | |
375 | } | |
376 | } | |
377 | return 0; | |
378 | } | |
e7701825 | 379 | |
1bc22652 | 380 | static int kvm_inject_mce_oldstyle(X86CPU *cpu) |
ab443475 | 381 | { |
1bc22652 AF |
382 | CPUX86State *env = &cpu->env; |
383 | ||
ab443475 JK |
384 | if (!kvm_has_vcpu_events() && env->exception_injected == EXCP12_MCHK) { |
385 | unsigned int bank, bank_num = env->mcg_cap & 0xff; | |
386 | struct kvm_x86_mce mce; | |
387 | ||
388 | env->exception_injected = -1; | |
389 | ||
390 | /* | |
391 | * There must be at least one bank in use if an MCE is pending. | |
392 | * Find it and use its values for the event injection. | |
393 | */ | |
394 | for (bank = 0; bank < bank_num; bank++) { | |
395 | if (env->mce_banks[bank * 4 + 1] & MCI_STATUS_VAL) { | |
396 | break; | |
397 | } | |
398 | } | |
399 | assert(bank < bank_num); | |
400 | ||
401 | mce.bank = bank; | |
402 | mce.status = env->mce_banks[bank * 4 + 1]; | |
403 | mce.mcg_status = env->mcg_status; | |
404 | mce.addr = env->mce_banks[bank * 4 + 2]; | |
405 | mce.misc = env->mce_banks[bank * 4 + 3]; | |
406 | ||
1bc22652 | 407 | return kvm_vcpu_ioctl(CPU(cpu), KVM_X86_SET_MCE, &mce); |
ab443475 | 408 | } |
ab443475 JK |
409 | return 0; |
410 | } | |
411 | ||
1dfb4dd9 | 412 | static void cpu_update_state(void *opaque, int running, RunState state) |
b8cc45d6 | 413 | { |
317ac620 | 414 | CPUX86State *env = opaque; |
b8cc45d6 GC |
415 | |
416 | if (running) { | |
417 | env->tsc_valid = false; | |
418 | } | |
419 | } | |
420 | ||
83b17af5 | 421 | unsigned long kvm_arch_vcpu_id(CPUState *cs) |
b164e48e | 422 | { |
83b17af5 EH |
423 | X86CPU *cpu = X86_CPU(cs); |
424 | return cpu->env.cpuid_apic_id; | |
b164e48e EH |
425 | } |
426 | ||
f8bb0565 | 427 | #define KVM_MAX_CPUID_ENTRIES 100 |
0893d460 | 428 | |
20d695a9 | 429 | int kvm_arch_init_vcpu(CPUState *cs) |
05330448 AL |
430 | { |
431 | struct { | |
486bd5a2 | 432 | struct kvm_cpuid2 cpuid; |
f8bb0565 | 433 | struct kvm_cpuid_entry2 entries[KVM_MAX_CPUID_ENTRIES]; |
541dc0d4 | 434 | } QEMU_PACKED cpuid_data; |
20d695a9 AF |
435 | X86CPU *cpu = X86_CPU(cs); |
436 | CPUX86State *env = &cpu->env; | |
486bd5a2 | 437 | uint32_t limit, i, j, cpuid_i; |
a33609ca | 438 | uint32_t unused; |
bb0300dc | 439 | struct kvm_cpuid_entry2 *c; |
bb0300dc | 440 | uint32_t signature[3]; |
e7429073 | 441 | int r; |
05330448 AL |
442 | |
443 | cpuid_i = 0; | |
444 | ||
bb0300dc | 445 | /* Paravirtualization CPUIDs */ |
bb0300dc GN |
446 | c = &cpuid_data.entries[cpuid_i++]; |
447 | memset(c, 0, sizeof(*c)); | |
448 | c->function = KVM_CPUID_SIGNATURE; | |
eab70139 VR |
449 | if (!hyperv_enabled()) { |
450 | memcpy(signature, "KVMKVMKVM\0\0\0", 12); | |
451 | c->eax = 0; | |
452 | } else { | |
453 | memcpy(signature, "Microsoft Hv", 12); | |
454 | c->eax = HYPERV_CPUID_MIN; | |
455 | } | |
bb0300dc GN |
456 | c->ebx = signature[0]; |
457 | c->ecx = signature[1]; | |
458 | c->edx = signature[2]; | |
459 | ||
460 | c = &cpuid_data.entries[cpuid_i++]; | |
461 | memset(c, 0, sizeof(*c)); | |
462 | c->function = KVM_CPUID_FEATURES; | |
0514ef2f | 463 | c->eax = env->features[FEAT_KVM]; |
0c31b744 | 464 | |
eab70139 VR |
465 | if (hyperv_enabled()) { |
466 | memcpy(signature, "Hv#1\0\0\0\0\0\0\0\0", 12); | |
467 | c->eax = signature[0]; | |
468 | ||
469 | c = &cpuid_data.entries[cpuid_i++]; | |
470 | memset(c, 0, sizeof(*c)); | |
471 | c->function = HYPERV_CPUID_VERSION; | |
472 | c->eax = 0x00001bbc; | |
473 | c->ebx = 0x00060001; | |
474 | ||
475 | c = &cpuid_data.entries[cpuid_i++]; | |
476 | memset(c, 0, sizeof(*c)); | |
477 | c->function = HYPERV_CPUID_FEATURES; | |
478 | if (hyperv_relaxed_timing_enabled()) { | |
479 | c->eax |= HV_X64_MSR_HYPERCALL_AVAILABLE; | |
480 | } | |
481 | if (hyperv_vapic_recommended()) { | |
482 | c->eax |= HV_X64_MSR_HYPERCALL_AVAILABLE; | |
483 | c->eax |= HV_X64_MSR_APIC_ACCESS_AVAILABLE; | |
484 | } | |
485 | ||
486 | c = &cpuid_data.entries[cpuid_i++]; | |
487 | memset(c, 0, sizeof(*c)); | |
488 | c->function = HYPERV_CPUID_ENLIGHTMENT_INFO; | |
489 | if (hyperv_relaxed_timing_enabled()) { | |
490 | c->eax |= HV_X64_RELAXED_TIMING_RECOMMENDED; | |
491 | } | |
492 | if (hyperv_vapic_recommended()) { | |
493 | c->eax |= HV_X64_APIC_ACCESS_RECOMMENDED; | |
494 | } | |
495 | c->ebx = hyperv_get_spinlock_retries(); | |
496 | ||
497 | c = &cpuid_data.entries[cpuid_i++]; | |
498 | memset(c, 0, sizeof(*c)); | |
499 | c->function = HYPERV_CPUID_IMPLEMENT_LIMITS; | |
500 | c->eax = 0x40; | |
501 | c->ebx = 0x40; | |
502 | ||
503 | c = &cpuid_data.entries[cpuid_i++]; | |
504 | memset(c, 0, sizeof(*c)); | |
505 | c->function = KVM_CPUID_SIGNATURE_NEXT; | |
506 | memcpy(signature, "KVMKVMKVM\0\0\0", 12); | |
507 | c->eax = 0; | |
508 | c->ebx = signature[0]; | |
509 | c->ecx = signature[1]; | |
510 | c->edx = signature[2]; | |
511 | } | |
512 | ||
0c31b744 | 513 | has_msr_async_pf_en = c->eax & (1 << KVM_FEATURE_ASYNC_PF); |
bb0300dc | 514 | |
bc9a839d MT |
515 | has_msr_pv_eoi_en = c->eax & (1 << KVM_FEATURE_PV_EOI); |
516 | ||
917367aa MT |
517 | has_msr_kvm_steal_time = c->eax & (1 << KVM_FEATURE_STEAL_TIME); |
518 | ||
a33609ca | 519 | cpu_x86_cpuid(env, 0, 0, &limit, &unused, &unused, &unused); |
05330448 AL |
520 | |
521 | for (i = 0; i <= limit; i++) { | |
f8bb0565 IM |
522 | if (cpuid_i == KVM_MAX_CPUID_ENTRIES) { |
523 | fprintf(stderr, "unsupported level value: 0x%x\n", limit); | |
524 | abort(); | |
525 | } | |
bb0300dc | 526 | c = &cpuid_data.entries[cpuid_i++]; |
486bd5a2 AL |
527 | |
528 | switch (i) { | |
a36b1029 AL |
529 | case 2: { |
530 | /* Keep reading function 2 till all the input is received */ | |
531 | int times; | |
532 | ||
a36b1029 | 533 | c->function = i; |
a33609ca AL |
534 | c->flags = KVM_CPUID_FLAG_STATEFUL_FUNC | |
535 | KVM_CPUID_FLAG_STATE_READ_NEXT; | |
536 | cpu_x86_cpuid(env, i, 0, &c->eax, &c->ebx, &c->ecx, &c->edx); | |
537 | times = c->eax & 0xff; | |
a36b1029 AL |
538 | |
539 | for (j = 1; j < times; ++j) { | |
f8bb0565 IM |
540 | if (cpuid_i == KVM_MAX_CPUID_ENTRIES) { |
541 | fprintf(stderr, "cpuid_data is full, no space for " | |
542 | "cpuid(eax:2):eax & 0xf = 0x%x\n", times); | |
543 | abort(); | |
544 | } | |
a33609ca | 545 | c = &cpuid_data.entries[cpuid_i++]; |
a36b1029 | 546 | c->function = i; |
a33609ca AL |
547 | c->flags = KVM_CPUID_FLAG_STATEFUL_FUNC; |
548 | cpu_x86_cpuid(env, i, 0, &c->eax, &c->ebx, &c->ecx, &c->edx); | |
a36b1029 AL |
549 | } |
550 | break; | |
551 | } | |
486bd5a2 AL |
552 | case 4: |
553 | case 0xb: | |
554 | case 0xd: | |
555 | for (j = 0; ; j++) { | |
31e8c696 AP |
556 | if (i == 0xd && j == 64) { |
557 | break; | |
558 | } | |
486bd5a2 AL |
559 | c->function = i; |
560 | c->flags = KVM_CPUID_FLAG_SIGNIFCANT_INDEX; | |
561 | c->index = j; | |
a33609ca | 562 | cpu_x86_cpuid(env, i, j, &c->eax, &c->ebx, &c->ecx, &c->edx); |
486bd5a2 | 563 | |
b9bec74b | 564 | if (i == 4 && c->eax == 0) { |
486bd5a2 | 565 | break; |
b9bec74b JK |
566 | } |
567 | if (i == 0xb && !(c->ecx & 0xff00)) { | |
486bd5a2 | 568 | break; |
b9bec74b JK |
569 | } |
570 | if (i == 0xd && c->eax == 0) { | |
31e8c696 | 571 | continue; |
b9bec74b | 572 | } |
f8bb0565 IM |
573 | if (cpuid_i == KVM_MAX_CPUID_ENTRIES) { |
574 | fprintf(stderr, "cpuid_data is full, no space for " | |
575 | "cpuid(eax:0x%x,ecx:0x%x)\n", i, j); | |
576 | abort(); | |
577 | } | |
a33609ca | 578 | c = &cpuid_data.entries[cpuid_i++]; |
486bd5a2 AL |
579 | } |
580 | break; | |
581 | default: | |
486bd5a2 | 582 | c->function = i; |
a33609ca AL |
583 | c->flags = 0; |
584 | cpu_x86_cpuid(env, i, 0, &c->eax, &c->ebx, &c->ecx, &c->edx); | |
486bd5a2 AL |
585 | break; |
586 | } | |
05330448 | 587 | } |
0d894367 PB |
588 | |
589 | if (limit >= 0x0a) { | |
590 | uint32_t ver; | |
591 | ||
592 | cpu_x86_cpuid(env, 0x0a, 0, &ver, &unused, &unused, &unused); | |
593 | if ((ver & 0xff) > 0) { | |
594 | has_msr_architectural_pmu = true; | |
595 | num_architectural_pmu_counters = (ver & 0xff00) >> 8; | |
596 | ||
597 | /* Shouldn't be more than 32, since that's the number of bits | |
598 | * available in EBX to tell us _which_ counters are available. | |
599 | * Play it safe. | |
600 | */ | |
601 | if (num_architectural_pmu_counters > MAX_GP_COUNTERS) { | |
602 | num_architectural_pmu_counters = MAX_GP_COUNTERS; | |
603 | } | |
604 | } | |
605 | } | |
606 | ||
a33609ca | 607 | cpu_x86_cpuid(env, 0x80000000, 0, &limit, &unused, &unused, &unused); |
05330448 AL |
608 | |
609 | for (i = 0x80000000; i <= limit; i++) { | |
f8bb0565 IM |
610 | if (cpuid_i == KVM_MAX_CPUID_ENTRIES) { |
611 | fprintf(stderr, "unsupported xlevel value: 0x%x\n", limit); | |
612 | abort(); | |
613 | } | |
bb0300dc | 614 | c = &cpuid_data.entries[cpuid_i++]; |
05330448 | 615 | |
05330448 | 616 | c->function = i; |
a33609ca AL |
617 | c->flags = 0; |
618 | cpu_x86_cpuid(env, i, 0, &c->eax, &c->ebx, &c->ecx, &c->edx); | |
05330448 AL |
619 | } |
620 | ||
b3baa152 | 621 | /* Call Centaur's CPUID instructions they are supported. */ |
622 | if (env->cpuid_xlevel2 > 0) { | |
b3baa152 | 623 | cpu_x86_cpuid(env, 0xC0000000, 0, &limit, &unused, &unused, &unused); |
624 | ||
625 | for (i = 0xC0000000; i <= limit; i++) { | |
f8bb0565 IM |
626 | if (cpuid_i == KVM_MAX_CPUID_ENTRIES) { |
627 | fprintf(stderr, "unsupported xlevel2 value: 0x%x\n", limit); | |
628 | abort(); | |
629 | } | |
b3baa152 | 630 | c = &cpuid_data.entries[cpuid_i++]; |
631 | ||
632 | c->function = i; | |
633 | c->flags = 0; | |
634 | cpu_x86_cpuid(env, i, 0, &c->eax, &c->ebx, &c->ecx, &c->edx); | |
635 | } | |
636 | } | |
637 | ||
05330448 AL |
638 | cpuid_data.cpuid.nent = cpuid_i; |
639 | ||
e7701825 | 640 | if (((env->cpuid_version >> 8)&0xF) >= 6 |
0514ef2f | 641 | && (env->features[FEAT_1_EDX] & (CPUID_MCE | CPUID_MCA)) == |
fc7a504c | 642 | (CPUID_MCE | CPUID_MCA) |
a60f24b5 | 643 | && kvm_check_extension(cs->kvm_state, KVM_CAP_MCE) > 0) { |
e7701825 MT |
644 | uint64_t mcg_cap; |
645 | int banks; | |
32a42024 | 646 | int ret; |
e7701825 | 647 | |
a60f24b5 | 648 | ret = kvm_get_mce_cap_supported(cs->kvm_state, &mcg_cap, &banks); |
75d49497 JK |
649 | if (ret < 0) { |
650 | fprintf(stderr, "kvm_get_mce_cap_supported: %s", strerror(-ret)); | |
651 | return ret; | |
e7701825 | 652 | } |
75d49497 JK |
653 | |
654 | if (banks > MCE_BANKS_DEF) { | |
655 | banks = MCE_BANKS_DEF; | |
656 | } | |
657 | mcg_cap &= MCE_CAP_DEF; | |
658 | mcg_cap |= banks; | |
1bc22652 | 659 | ret = kvm_vcpu_ioctl(cs, KVM_X86_SETUP_MCE, &mcg_cap); |
75d49497 JK |
660 | if (ret < 0) { |
661 | fprintf(stderr, "KVM_X86_SETUP_MCE: %s", strerror(-ret)); | |
662 | return ret; | |
663 | } | |
664 | ||
665 | env->mcg_cap = mcg_cap; | |
e7701825 | 666 | } |
e7701825 | 667 | |
b8cc45d6 GC |
668 | qemu_add_vm_change_state_handler(cpu_update_state, env); |
669 | ||
df67696e LJ |
670 | c = cpuid_find_entry(&cpuid_data.cpuid, 1, 0); |
671 | if (c) { | |
672 | has_msr_feature_control = !!(c->ecx & CPUID_EXT_VMX) || | |
673 | !!(c->ecx & CPUID_EXT_SMX); | |
674 | } | |
675 | ||
7e680753 | 676 | cpuid_data.cpuid.padding = 0; |
1bc22652 | 677 | r = kvm_vcpu_ioctl(cs, KVM_SET_CPUID2, &cpuid_data); |
fdc9c41a JK |
678 | if (r) { |
679 | return r; | |
680 | } | |
e7429073 | 681 | |
a60f24b5 | 682 | r = kvm_check_extension(cs->kvm_state, KVM_CAP_TSC_CONTROL); |
e7429073 | 683 | if (r && env->tsc_khz) { |
1bc22652 | 684 | r = kvm_vcpu_ioctl(cs, KVM_SET_TSC_KHZ, env->tsc_khz); |
e7429073 JR |
685 | if (r < 0) { |
686 | fprintf(stderr, "KVM_SET_TSC_KHZ failed\n"); | |
687 | return r; | |
688 | } | |
689 | } | |
e7429073 | 690 | |
fabacc0f JK |
691 | if (kvm_has_xsave()) { |
692 | env->kvm_xsave_buf = qemu_memalign(4096, sizeof(struct kvm_xsave)); | |
693 | } | |
694 | ||
e7429073 | 695 | return 0; |
05330448 AL |
696 | } |
697 | ||
20d695a9 | 698 | void kvm_arch_reset_vcpu(CPUState *cs) |
caa5af0f | 699 | { |
20d695a9 AF |
700 | X86CPU *cpu = X86_CPU(cs); |
701 | CPUX86State *env = &cpu->env; | |
dd673288 | 702 | |
e73223a5 | 703 | env->exception_injected = -1; |
0e607a80 | 704 | env->interrupt_injected = -1; |
1a5e9d2f | 705 | env->xcr0 = 1; |
ddced198 | 706 | if (kvm_irqchip_in_kernel()) { |
dd673288 | 707 | env->mp_state = cpu_is_bsp(cpu) ? KVM_MP_STATE_RUNNABLE : |
ddced198 MT |
708 | KVM_MP_STATE_UNINITIALIZED; |
709 | } else { | |
710 | env->mp_state = KVM_MP_STATE_RUNNABLE; | |
711 | } | |
caa5af0f JK |
712 | } |
713 | ||
c3a3a7d3 | 714 | static int kvm_get_supported_msrs(KVMState *s) |
05330448 | 715 | { |
75b10c43 | 716 | static int kvm_supported_msrs; |
c3a3a7d3 | 717 | int ret = 0; |
05330448 AL |
718 | |
719 | /* first time */ | |
75b10c43 | 720 | if (kvm_supported_msrs == 0) { |
05330448 AL |
721 | struct kvm_msr_list msr_list, *kvm_msr_list; |
722 | ||
75b10c43 | 723 | kvm_supported_msrs = -1; |
05330448 AL |
724 | |
725 | /* Obtain MSR list from KVM. These are the MSRs that we must | |
726 | * save/restore */ | |
4c9f7372 | 727 | msr_list.nmsrs = 0; |
c3a3a7d3 | 728 | ret = kvm_ioctl(s, KVM_GET_MSR_INDEX_LIST, &msr_list); |
6fb6d245 | 729 | if (ret < 0 && ret != -E2BIG) { |
c3a3a7d3 | 730 | return ret; |
6fb6d245 | 731 | } |
d9db889f JK |
732 | /* Old kernel modules had a bug and could write beyond the provided |
733 | memory. Allocate at least a safe amount of 1K. */ | |
7267c094 | 734 | kvm_msr_list = g_malloc0(MAX(1024, sizeof(msr_list) + |
d9db889f JK |
735 | msr_list.nmsrs * |
736 | sizeof(msr_list.indices[0]))); | |
05330448 | 737 | |
55308450 | 738 | kvm_msr_list->nmsrs = msr_list.nmsrs; |
c3a3a7d3 | 739 | ret = kvm_ioctl(s, KVM_GET_MSR_INDEX_LIST, kvm_msr_list); |
05330448 AL |
740 | if (ret >= 0) { |
741 | int i; | |
742 | ||
743 | for (i = 0; i < kvm_msr_list->nmsrs; i++) { | |
744 | if (kvm_msr_list->indices[i] == MSR_STAR) { | |
c3a3a7d3 | 745 | has_msr_star = true; |
75b10c43 MT |
746 | continue; |
747 | } | |
748 | if (kvm_msr_list->indices[i] == MSR_VM_HSAVE_PA) { | |
c3a3a7d3 | 749 | has_msr_hsave_pa = true; |
75b10c43 | 750 | continue; |
05330448 | 751 | } |
f28558d3 WA |
752 | if (kvm_msr_list->indices[i] == MSR_TSC_ADJUST) { |
753 | has_msr_tsc_adjust = true; | |
754 | continue; | |
755 | } | |
aa82ba54 LJ |
756 | if (kvm_msr_list->indices[i] == MSR_IA32_TSCDEADLINE) { |
757 | has_msr_tsc_deadline = true; | |
758 | continue; | |
759 | } | |
21e87c46 AK |
760 | if (kvm_msr_list->indices[i] == MSR_IA32_MISC_ENABLE) { |
761 | has_msr_misc_enable = true; | |
762 | continue; | |
763 | } | |
05330448 AL |
764 | } |
765 | } | |
766 | ||
7267c094 | 767 | g_free(kvm_msr_list); |
05330448 AL |
768 | } |
769 | ||
c3a3a7d3 | 770 | return ret; |
05330448 AL |
771 | } |
772 | ||
cad1e282 | 773 | int kvm_arch_init(KVMState *s) |
20420430 | 774 | { |
11076198 | 775 | uint64_t identity_base = 0xfffbc000; |
39d6960a | 776 | uint64_t shadow_mem; |
20420430 | 777 | int ret; |
25d2e361 | 778 | struct utsname utsname; |
20420430 | 779 | |
c3a3a7d3 | 780 | ret = kvm_get_supported_msrs(s); |
20420430 | 781 | if (ret < 0) { |
20420430 SY |
782 | return ret; |
783 | } | |
25d2e361 MT |
784 | |
785 | uname(&utsname); | |
786 | lm_capable_kernel = strcmp(utsname.machine, "x86_64") == 0; | |
787 | ||
4c5b10b7 | 788 | /* |
11076198 JK |
789 | * On older Intel CPUs, KVM uses vm86 mode to emulate 16-bit code directly. |
790 | * In order to use vm86 mode, an EPT identity map and a TSS are needed. | |
791 | * Since these must be part of guest physical memory, we need to allocate | |
792 | * them, both by setting their start addresses in the kernel and by | |
793 | * creating a corresponding e820 entry. We need 4 pages before the BIOS. | |
794 | * | |
795 | * Older KVM versions may not support setting the identity map base. In | |
796 | * that case we need to stick with the default, i.e. a 256K maximum BIOS | |
797 | * size. | |
4c5b10b7 | 798 | */ |
11076198 JK |
799 | if (kvm_check_extension(s, KVM_CAP_SET_IDENTITY_MAP_ADDR)) { |
800 | /* Allows up to 16M BIOSes. */ | |
801 | identity_base = 0xfeffc000; | |
802 | ||
803 | ret = kvm_vm_ioctl(s, KVM_SET_IDENTITY_MAP_ADDR, &identity_base); | |
804 | if (ret < 0) { | |
805 | return ret; | |
806 | } | |
4c5b10b7 | 807 | } |
e56ff191 | 808 | |
11076198 JK |
809 | /* Set TSS base one page after EPT identity map. */ |
810 | ret = kvm_vm_ioctl(s, KVM_SET_TSS_ADDR, identity_base + 0x1000); | |
20420430 SY |
811 | if (ret < 0) { |
812 | return ret; | |
813 | } | |
814 | ||
11076198 JK |
815 | /* Tell fw_cfg to notify the BIOS to reserve the range. */ |
816 | ret = e820_add_entry(identity_base, 0x4000, E820_RESERVED); | |
20420430 | 817 | if (ret < 0) { |
11076198 | 818 | fprintf(stderr, "e820_add_entry() table is full\n"); |
20420430 SY |
819 | return ret; |
820 | } | |
3c85e74f | 821 | qemu_register_reset(kvm_unpoison_all, NULL); |
20420430 | 822 | |
36ad0e94 MA |
823 | shadow_mem = qemu_opt_get_size(qemu_get_machine_opts(), |
824 | "kvm_shadow_mem", -1); | |
825 | if (shadow_mem != -1) { | |
826 | shadow_mem /= 4096; | |
827 | ret = kvm_vm_ioctl(s, KVM_SET_NR_MMU_PAGES, shadow_mem); | |
828 | if (ret < 0) { | |
829 | return ret; | |
39d6960a JK |
830 | } |
831 | } | |
11076198 | 832 | return 0; |
05330448 | 833 | } |
b9bec74b | 834 | |
05330448 AL |
835 | static void set_v8086_seg(struct kvm_segment *lhs, const SegmentCache *rhs) |
836 | { | |
837 | lhs->selector = rhs->selector; | |
838 | lhs->base = rhs->base; | |
839 | lhs->limit = rhs->limit; | |
840 | lhs->type = 3; | |
841 | lhs->present = 1; | |
842 | lhs->dpl = 3; | |
843 | lhs->db = 0; | |
844 | lhs->s = 1; | |
845 | lhs->l = 0; | |
846 | lhs->g = 0; | |
847 | lhs->avl = 0; | |
848 | lhs->unusable = 0; | |
849 | } | |
850 | ||
851 | static void set_seg(struct kvm_segment *lhs, const SegmentCache *rhs) | |
852 | { | |
853 | unsigned flags = rhs->flags; | |
854 | lhs->selector = rhs->selector; | |
855 | lhs->base = rhs->base; | |
856 | lhs->limit = rhs->limit; | |
857 | lhs->type = (flags >> DESC_TYPE_SHIFT) & 15; | |
858 | lhs->present = (flags & DESC_P_MASK) != 0; | |
acaa7550 | 859 | lhs->dpl = (flags >> DESC_DPL_SHIFT) & 3; |
05330448 AL |
860 | lhs->db = (flags >> DESC_B_SHIFT) & 1; |
861 | lhs->s = (flags & DESC_S_MASK) != 0; | |
862 | lhs->l = (flags >> DESC_L_SHIFT) & 1; | |
863 | lhs->g = (flags & DESC_G_MASK) != 0; | |
864 | lhs->avl = (flags & DESC_AVL_MASK) != 0; | |
865 | lhs->unusable = 0; | |
7e680753 | 866 | lhs->padding = 0; |
05330448 AL |
867 | } |
868 | ||
869 | static void get_seg(SegmentCache *lhs, const struct kvm_segment *rhs) | |
870 | { | |
871 | lhs->selector = rhs->selector; | |
872 | lhs->base = rhs->base; | |
873 | lhs->limit = rhs->limit; | |
b9bec74b JK |
874 | lhs->flags = (rhs->type << DESC_TYPE_SHIFT) | |
875 | (rhs->present * DESC_P_MASK) | | |
876 | (rhs->dpl << DESC_DPL_SHIFT) | | |
877 | (rhs->db << DESC_B_SHIFT) | | |
878 | (rhs->s * DESC_S_MASK) | | |
879 | (rhs->l << DESC_L_SHIFT) | | |
880 | (rhs->g * DESC_G_MASK) | | |
881 | (rhs->avl * DESC_AVL_MASK); | |
05330448 AL |
882 | } |
883 | ||
884 | static void kvm_getput_reg(__u64 *kvm_reg, target_ulong *qemu_reg, int set) | |
885 | { | |
b9bec74b | 886 | if (set) { |
05330448 | 887 | *kvm_reg = *qemu_reg; |
b9bec74b | 888 | } else { |
05330448 | 889 | *qemu_reg = *kvm_reg; |
b9bec74b | 890 | } |
05330448 AL |
891 | } |
892 | ||
1bc22652 | 893 | static int kvm_getput_regs(X86CPU *cpu, int set) |
05330448 | 894 | { |
1bc22652 | 895 | CPUX86State *env = &cpu->env; |
05330448 AL |
896 | struct kvm_regs regs; |
897 | int ret = 0; | |
898 | ||
899 | if (!set) { | |
1bc22652 | 900 | ret = kvm_vcpu_ioctl(CPU(cpu), KVM_GET_REGS, ®s); |
b9bec74b | 901 | if (ret < 0) { |
05330448 | 902 | return ret; |
b9bec74b | 903 | } |
05330448 AL |
904 | } |
905 | ||
906 | kvm_getput_reg(®s.rax, &env->regs[R_EAX], set); | |
907 | kvm_getput_reg(®s.rbx, &env->regs[R_EBX], set); | |
908 | kvm_getput_reg(®s.rcx, &env->regs[R_ECX], set); | |
909 | kvm_getput_reg(®s.rdx, &env->regs[R_EDX], set); | |
910 | kvm_getput_reg(®s.rsi, &env->regs[R_ESI], set); | |
911 | kvm_getput_reg(®s.rdi, &env->regs[R_EDI], set); | |
912 | kvm_getput_reg(®s.rsp, &env->regs[R_ESP], set); | |
913 | kvm_getput_reg(®s.rbp, &env->regs[R_EBP], set); | |
914 | #ifdef TARGET_X86_64 | |
915 | kvm_getput_reg(®s.r8, &env->regs[8], set); | |
916 | kvm_getput_reg(®s.r9, &env->regs[9], set); | |
917 | kvm_getput_reg(®s.r10, &env->regs[10], set); | |
918 | kvm_getput_reg(®s.r11, &env->regs[11], set); | |
919 | kvm_getput_reg(®s.r12, &env->regs[12], set); | |
920 | kvm_getput_reg(®s.r13, &env->regs[13], set); | |
921 | kvm_getput_reg(®s.r14, &env->regs[14], set); | |
922 | kvm_getput_reg(®s.r15, &env->regs[15], set); | |
923 | #endif | |
924 | ||
925 | kvm_getput_reg(®s.rflags, &env->eflags, set); | |
926 | kvm_getput_reg(®s.rip, &env->eip, set); | |
927 | ||
b9bec74b | 928 | if (set) { |
1bc22652 | 929 | ret = kvm_vcpu_ioctl(CPU(cpu), KVM_SET_REGS, ®s); |
b9bec74b | 930 | } |
05330448 AL |
931 | |
932 | return ret; | |
933 | } | |
934 | ||
1bc22652 | 935 | static int kvm_put_fpu(X86CPU *cpu) |
05330448 | 936 | { |
1bc22652 | 937 | CPUX86State *env = &cpu->env; |
05330448 AL |
938 | struct kvm_fpu fpu; |
939 | int i; | |
940 | ||
941 | memset(&fpu, 0, sizeof fpu); | |
942 | fpu.fsw = env->fpus & ~(7 << 11); | |
943 | fpu.fsw |= (env->fpstt & 7) << 11; | |
944 | fpu.fcw = env->fpuc; | |
42cc8fa6 JK |
945 | fpu.last_opcode = env->fpop; |
946 | fpu.last_ip = env->fpip; | |
947 | fpu.last_dp = env->fpdp; | |
b9bec74b JK |
948 | for (i = 0; i < 8; ++i) { |
949 | fpu.ftwx |= (!env->fptags[i]) << i; | |
950 | } | |
05330448 AL |
951 | memcpy(fpu.fpr, env->fpregs, sizeof env->fpregs); |
952 | memcpy(fpu.xmm, env->xmm_regs, sizeof env->xmm_regs); | |
953 | fpu.mxcsr = env->mxcsr; | |
954 | ||
1bc22652 | 955 | return kvm_vcpu_ioctl(CPU(cpu), KVM_SET_FPU, &fpu); |
05330448 AL |
956 | } |
957 | ||
6b42494b JK |
958 | #define XSAVE_FCW_FSW 0 |
959 | #define XSAVE_FTW_FOP 1 | |
f1665b21 SY |
960 | #define XSAVE_CWD_RIP 2 |
961 | #define XSAVE_CWD_RDP 4 | |
962 | #define XSAVE_MXCSR 6 | |
963 | #define XSAVE_ST_SPACE 8 | |
964 | #define XSAVE_XMM_SPACE 40 | |
965 | #define XSAVE_XSTATE_BV 128 | |
966 | #define XSAVE_YMMH_SPACE 144 | |
f1665b21 | 967 | |
1bc22652 | 968 | static int kvm_put_xsave(X86CPU *cpu) |
f1665b21 | 969 | { |
1bc22652 | 970 | CPUX86State *env = &cpu->env; |
fabacc0f | 971 | struct kvm_xsave* xsave = env->kvm_xsave_buf; |
42cc8fa6 | 972 | uint16_t cwd, swd, twd; |
fabacc0f | 973 | int i, r; |
f1665b21 | 974 | |
b9bec74b | 975 | if (!kvm_has_xsave()) { |
1bc22652 | 976 | return kvm_put_fpu(cpu); |
b9bec74b | 977 | } |
f1665b21 | 978 | |
f1665b21 | 979 | memset(xsave, 0, sizeof(struct kvm_xsave)); |
6115c0a8 | 980 | twd = 0; |
f1665b21 SY |
981 | swd = env->fpus & ~(7 << 11); |
982 | swd |= (env->fpstt & 7) << 11; | |
983 | cwd = env->fpuc; | |
b9bec74b | 984 | for (i = 0; i < 8; ++i) { |
f1665b21 | 985 | twd |= (!env->fptags[i]) << i; |
b9bec74b | 986 | } |
6b42494b JK |
987 | xsave->region[XSAVE_FCW_FSW] = (uint32_t)(swd << 16) + cwd; |
988 | xsave->region[XSAVE_FTW_FOP] = (uint32_t)(env->fpop << 16) + twd; | |
42cc8fa6 JK |
989 | memcpy(&xsave->region[XSAVE_CWD_RIP], &env->fpip, sizeof(env->fpip)); |
990 | memcpy(&xsave->region[XSAVE_CWD_RDP], &env->fpdp, sizeof(env->fpdp)); | |
f1665b21 SY |
991 | memcpy(&xsave->region[XSAVE_ST_SPACE], env->fpregs, |
992 | sizeof env->fpregs); | |
993 | memcpy(&xsave->region[XSAVE_XMM_SPACE], env->xmm_regs, | |
994 | sizeof env->xmm_regs); | |
995 | xsave->region[XSAVE_MXCSR] = env->mxcsr; | |
996 | *(uint64_t *)&xsave->region[XSAVE_XSTATE_BV] = env->xstate_bv; | |
997 | memcpy(&xsave->region[XSAVE_YMMH_SPACE], env->ymmh_regs, | |
998 | sizeof env->ymmh_regs); | |
1bc22652 | 999 | r = kvm_vcpu_ioctl(CPU(cpu), KVM_SET_XSAVE, xsave); |
0f53994f | 1000 | return r; |
f1665b21 SY |
1001 | } |
1002 | ||
1bc22652 | 1003 | static int kvm_put_xcrs(X86CPU *cpu) |
f1665b21 | 1004 | { |
1bc22652 | 1005 | CPUX86State *env = &cpu->env; |
f1665b21 SY |
1006 | struct kvm_xcrs xcrs; |
1007 | ||
b9bec74b | 1008 | if (!kvm_has_xcrs()) { |
f1665b21 | 1009 | return 0; |
b9bec74b | 1010 | } |
f1665b21 SY |
1011 | |
1012 | xcrs.nr_xcrs = 1; | |
1013 | xcrs.flags = 0; | |
1014 | xcrs.xcrs[0].xcr = 0; | |
1015 | xcrs.xcrs[0].value = env->xcr0; | |
1bc22652 | 1016 | return kvm_vcpu_ioctl(CPU(cpu), KVM_SET_XCRS, &xcrs); |
f1665b21 SY |
1017 | } |
1018 | ||
1bc22652 | 1019 | static int kvm_put_sregs(X86CPU *cpu) |
05330448 | 1020 | { |
1bc22652 | 1021 | CPUX86State *env = &cpu->env; |
05330448 AL |
1022 | struct kvm_sregs sregs; |
1023 | ||
0e607a80 JK |
1024 | memset(sregs.interrupt_bitmap, 0, sizeof(sregs.interrupt_bitmap)); |
1025 | if (env->interrupt_injected >= 0) { | |
1026 | sregs.interrupt_bitmap[env->interrupt_injected / 64] |= | |
1027 | (uint64_t)1 << (env->interrupt_injected % 64); | |
1028 | } | |
05330448 AL |
1029 | |
1030 | if ((env->eflags & VM_MASK)) { | |
b9bec74b JK |
1031 | set_v8086_seg(&sregs.cs, &env->segs[R_CS]); |
1032 | set_v8086_seg(&sregs.ds, &env->segs[R_DS]); | |
1033 | set_v8086_seg(&sregs.es, &env->segs[R_ES]); | |
1034 | set_v8086_seg(&sregs.fs, &env->segs[R_FS]); | |
1035 | set_v8086_seg(&sregs.gs, &env->segs[R_GS]); | |
1036 | set_v8086_seg(&sregs.ss, &env->segs[R_SS]); | |
05330448 | 1037 | } else { |
b9bec74b JK |
1038 | set_seg(&sregs.cs, &env->segs[R_CS]); |
1039 | set_seg(&sregs.ds, &env->segs[R_DS]); | |
1040 | set_seg(&sregs.es, &env->segs[R_ES]); | |
1041 | set_seg(&sregs.fs, &env->segs[R_FS]); | |
1042 | set_seg(&sregs.gs, &env->segs[R_GS]); | |
1043 | set_seg(&sregs.ss, &env->segs[R_SS]); | |
05330448 AL |
1044 | } |
1045 | ||
1046 | set_seg(&sregs.tr, &env->tr); | |
1047 | set_seg(&sregs.ldt, &env->ldt); | |
1048 | ||
1049 | sregs.idt.limit = env->idt.limit; | |
1050 | sregs.idt.base = env->idt.base; | |
7e680753 | 1051 | memset(sregs.idt.padding, 0, sizeof sregs.idt.padding); |
05330448 AL |
1052 | sregs.gdt.limit = env->gdt.limit; |
1053 | sregs.gdt.base = env->gdt.base; | |
7e680753 | 1054 | memset(sregs.gdt.padding, 0, sizeof sregs.gdt.padding); |
05330448 AL |
1055 | |
1056 | sregs.cr0 = env->cr[0]; | |
1057 | sregs.cr2 = env->cr[2]; | |
1058 | sregs.cr3 = env->cr[3]; | |
1059 | sregs.cr4 = env->cr[4]; | |
1060 | ||
4a942cea BS |
1061 | sregs.cr8 = cpu_get_apic_tpr(env->apic_state); |
1062 | sregs.apic_base = cpu_get_apic_base(env->apic_state); | |
05330448 AL |
1063 | |
1064 | sregs.efer = env->efer; | |
1065 | ||
1bc22652 | 1066 | return kvm_vcpu_ioctl(CPU(cpu), KVM_SET_SREGS, &sregs); |
05330448 AL |
1067 | } |
1068 | ||
1069 | static void kvm_msr_entry_set(struct kvm_msr_entry *entry, | |
1070 | uint32_t index, uint64_t value) | |
1071 | { | |
1072 | entry->index = index; | |
1073 | entry->data = value; | |
1074 | } | |
1075 | ||
7477cd38 MT |
1076 | static int kvm_put_tscdeadline_msr(X86CPU *cpu) |
1077 | { | |
1078 | CPUX86State *env = &cpu->env; | |
1079 | struct { | |
1080 | struct kvm_msrs info; | |
1081 | struct kvm_msr_entry entries[1]; | |
1082 | } msr_data; | |
1083 | struct kvm_msr_entry *msrs = msr_data.entries; | |
1084 | ||
1085 | if (!has_msr_tsc_deadline) { | |
1086 | return 0; | |
1087 | } | |
1088 | ||
1089 | kvm_msr_entry_set(&msrs[0], MSR_IA32_TSCDEADLINE, env->tsc_deadline); | |
1090 | ||
1091 | msr_data.info.nmsrs = 1; | |
1092 | ||
1093 | return kvm_vcpu_ioctl(CPU(cpu), KVM_SET_MSRS, &msr_data); | |
1094 | } | |
1095 | ||
1bc22652 | 1096 | static int kvm_put_msrs(X86CPU *cpu, int level) |
05330448 | 1097 | { |
1bc22652 | 1098 | CPUX86State *env = &cpu->env; |
05330448 AL |
1099 | struct { |
1100 | struct kvm_msrs info; | |
1101 | struct kvm_msr_entry entries[100]; | |
1102 | } msr_data; | |
1103 | struct kvm_msr_entry *msrs = msr_data.entries; | |
0d894367 | 1104 | int n = 0, i; |
05330448 AL |
1105 | |
1106 | kvm_msr_entry_set(&msrs[n++], MSR_IA32_SYSENTER_CS, env->sysenter_cs); | |
1107 | kvm_msr_entry_set(&msrs[n++], MSR_IA32_SYSENTER_ESP, env->sysenter_esp); | |
1108 | kvm_msr_entry_set(&msrs[n++], MSR_IA32_SYSENTER_EIP, env->sysenter_eip); | |
0c03266a | 1109 | kvm_msr_entry_set(&msrs[n++], MSR_PAT, env->pat); |
c3a3a7d3 | 1110 | if (has_msr_star) { |
b9bec74b JK |
1111 | kvm_msr_entry_set(&msrs[n++], MSR_STAR, env->star); |
1112 | } | |
c3a3a7d3 | 1113 | if (has_msr_hsave_pa) { |
75b10c43 | 1114 | kvm_msr_entry_set(&msrs[n++], MSR_VM_HSAVE_PA, env->vm_hsave); |
b9bec74b | 1115 | } |
f28558d3 WA |
1116 | if (has_msr_tsc_adjust) { |
1117 | kvm_msr_entry_set(&msrs[n++], MSR_TSC_ADJUST, env->tsc_adjust); | |
1118 | } | |
21e87c46 AK |
1119 | if (has_msr_misc_enable) { |
1120 | kvm_msr_entry_set(&msrs[n++], MSR_IA32_MISC_ENABLE, | |
1121 | env->msr_ia32_misc_enable); | |
1122 | } | |
05330448 | 1123 | #ifdef TARGET_X86_64 |
25d2e361 MT |
1124 | if (lm_capable_kernel) { |
1125 | kvm_msr_entry_set(&msrs[n++], MSR_CSTAR, env->cstar); | |
1126 | kvm_msr_entry_set(&msrs[n++], MSR_KERNELGSBASE, env->kernelgsbase); | |
1127 | kvm_msr_entry_set(&msrs[n++], MSR_FMASK, env->fmask); | |
1128 | kvm_msr_entry_set(&msrs[n++], MSR_LSTAR, env->lstar); | |
1129 | } | |
05330448 | 1130 | #endif |
ea643051 | 1131 | if (level == KVM_PUT_FULL_STATE) { |
384331a6 MT |
1132 | /* |
1133 | * KVM is yet unable to synchronize TSC values of multiple VCPUs on | |
1134 | * writeback. Until this is fixed, we only write the offset to SMP | |
1135 | * guests after migration, desynchronizing the VCPUs, but avoiding | |
1136 | * huge jump-backs that would occur without any writeback at all. | |
1137 | */ | |
1138 | if (smp_cpus == 1 || env->tsc != 0) { | |
1139 | kvm_msr_entry_set(&msrs[n++], MSR_IA32_TSC, env->tsc); | |
1140 | } | |
ff5c186b JK |
1141 | } |
1142 | /* | |
0d894367 PB |
1143 | * The following MSRs have side effects on the guest or are too heavy |
1144 | * for normal writeback. Limit them to reset or full state updates. | |
ff5c186b JK |
1145 | */ |
1146 | if (level >= KVM_PUT_RESET_STATE) { | |
ea643051 JK |
1147 | kvm_msr_entry_set(&msrs[n++], MSR_KVM_SYSTEM_TIME, |
1148 | env->system_time_msr); | |
1149 | kvm_msr_entry_set(&msrs[n++], MSR_KVM_WALL_CLOCK, env->wall_clock_msr); | |
c5999bfc JK |
1150 | if (has_msr_async_pf_en) { |
1151 | kvm_msr_entry_set(&msrs[n++], MSR_KVM_ASYNC_PF_EN, | |
1152 | env->async_pf_en_msr); | |
1153 | } | |
bc9a839d MT |
1154 | if (has_msr_pv_eoi_en) { |
1155 | kvm_msr_entry_set(&msrs[n++], MSR_KVM_PV_EOI_EN, | |
1156 | env->pv_eoi_en_msr); | |
1157 | } | |
917367aa MT |
1158 | if (has_msr_kvm_steal_time) { |
1159 | kvm_msr_entry_set(&msrs[n++], MSR_KVM_STEAL_TIME, | |
1160 | env->steal_time_msr); | |
1161 | } | |
0d894367 PB |
1162 | if (has_msr_architectural_pmu) { |
1163 | /* Stop the counter. */ | |
1164 | kvm_msr_entry_set(&msrs[n++], MSR_CORE_PERF_FIXED_CTR_CTRL, 0); | |
1165 | kvm_msr_entry_set(&msrs[n++], MSR_CORE_PERF_GLOBAL_CTRL, 0); | |
1166 | ||
1167 | /* Set the counter values. */ | |
1168 | for (i = 0; i < MAX_FIXED_COUNTERS; i++) { | |
1169 | kvm_msr_entry_set(&msrs[n++], MSR_CORE_PERF_FIXED_CTR0 + i, | |
1170 | env->msr_fixed_counters[i]); | |
1171 | } | |
1172 | for (i = 0; i < num_architectural_pmu_counters; i++) { | |
1173 | kvm_msr_entry_set(&msrs[n++], MSR_P6_PERFCTR0 + i, | |
1174 | env->msr_gp_counters[i]); | |
1175 | kvm_msr_entry_set(&msrs[n++], MSR_P6_EVNTSEL0 + i, | |
1176 | env->msr_gp_evtsel[i]); | |
1177 | } | |
1178 | kvm_msr_entry_set(&msrs[n++], MSR_CORE_PERF_GLOBAL_STATUS, | |
1179 | env->msr_global_status); | |
1180 | kvm_msr_entry_set(&msrs[n++], MSR_CORE_PERF_GLOBAL_OVF_CTRL, | |
1181 | env->msr_global_ovf_ctrl); | |
1182 | ||
1183 | /* Now start the PMU. */ | |
1184 | kvm_msr_entry_set(&msrs[n++], MSR_CORE_PERF_FIXED_CTR_CTRL, | |
1185 | env->msr_fixed_ctr_ctrl); | |
1186 | kvm_msr_entry_set(&msrs[n++], MSR_CORE_PERF_GLOBAL_CTRL, | |
1187 | env->msr_global_ctrl); | |
1188 | } | |
eab70139 VR |
1189 | if (hyperv_hypercall_available()) { |
1190 | kvm_msr_entry_set(&msrs[n++], HV_X64_MSR_GUEST_OS_ID, 0); | |
1191 | kvm_msr_entry_set(&msrs[n++], HV_X64_MSR_HYPERCALL, 0); | |
1192 | } | |
1193 | if (hyperv_vapic_recommended()) { | |
1194 | kvm_msr_entry_set(&msrs[n++], HV_X64_MSR_APIC_ASSIST_PAGE, 0); | |
1195 | } | |
df67696e LJ |
1196 | if (has_msr_feature_control) { |
1197 | kvm_msr_entry_set(&msrs[n++], MSR_IA32_FEATURE_CONTROL, | |
1198 | env->msr_ia32_feature_control); | |
1199 | } | |
ea643051 | 1200 | } |
57780495 | 1201 | if (env->mcg_cap) { |
d8da8574 | 1202 | int i; |
b9bec74b | 1203 | |
c34d440a JK |
1204 | kvm_msr_entry_set(&msrs[n++], MSR_MCG_STATUS, env->mcg_status); |
1205 | kvm_msr_entry_set(&msrs[n++], MSR_MCG_CTL, env->mcg_ctl); | |
1206 | for (i = 0; i < (env->mcg_cap & 0xff) * 4; i++) { | |
1207 | kvm_msr_entry_set(&msrs[n++], MSR_MC0_CTL + i, env->mce_banks[i]); | |
57780495 MT |
1208 | } |
1209 | } | |
1a03675d | 1210 | |
05330448 AL |
1211 | msr_data.info.nmsrs = n; |
1212 | ||
1bc22652 | 1213 | return kvm_vcpu_ioctl(CPU(cpu), KVM_SET_MSRS, &msr_data); |
05330448 AL |
1214 | |
1215 | } | |
1216 | ||
1217 | ||
1bc22652 | 1218 | static int kvm_get_fpu(X86CPU *cpu) |
05330448 | 1219 | { |
1bc22652 | 1220 | CPUX86State *env = &cpu->env; |
05330448 AL |
1221 | struct kvm_fpu fpu; |
1222 | int i, ret; | |
1223 | ||
1bc22652 | 1224 | ret = kvm_vcpu_ioctl(CPU(cpu), KVM_GET_FPU, &fpu); |
b9bec74b | 1225 | if (ret < 0) { |
05330448 | 1226 | return ret; |
b9bec74b | 1227 | } |
05330448 AL |
1228 | |
1229 | env->fpstt = (fpu.fsw >> 11) & 7; | |
1230 | env->fpus = fpu.fsw; | |
1231 | env->fpuc = fpu.fcw; | |
42cc8fa6 JK |
1232 | env->fpop = fpu.last_opcode; |
1233 | env->fpip = fpu.last_ip; | |
1234 | env->fpdp = fpu.last_dp; | |
b9bec74b JK |
1235 | for (i = 0; i < 8; ++i) { |
1236 | env->fptags[i] = !((fpu.ftwx >> i) & 1); | |
1237 | } | |
05330448 AL |
1238 | memcpy(env->fpregs, fpu.fpr, sizeof env->fpregs); |
1239 | memcpy(env->xmm_regs, fpu.xmm, sizeof env->xmm_regs); | |
1240 | env->mxcsr = fpu.mxcsr; | |
1241 | ||
1242 | return 0; | |
1243 | } | |
1244 | ||
1bc22652 | 1245 | static int kvm_get_xsave(X86CPU *cpu) |
f1665b21 | 1246 | { |
1bc22652 | 1247 | CPUX86State *env = &cpu->env; |
fabacc0f | 1248 | struct kvm_xsave* xsave = env->kvm_xsave_buf; |
f1665b21 | 1249 | int ret, i; |
42cc8fa6 | 1250 | uint16_t cwd, swd, twd; |
f1665b21 | 1251 | |
b9bec74b | 1252 | if (!kvm_has_xsave()) { |
1bc22652 | 1253 | return kvm_get_fpu(cpu); |
b9bec74b | 1254 | } |
f1665b21 | 1255 | |
1bc22652 | 1256 | ret = kvm_vcpu_ioctl(CPU(cpu), KVM_GET_XSAVE, xsave); |
0f53994f | 1257 | if (ret < 0) { |
f1665b21 | 1258 | return ret; |
0f53994f | 1259 | } |
f1665b21 | 1260 | |
6b42494b JK |
1261 | cwd = (uint16_t)xsave->region[XSAVE_FCW_FSW]; |
1262 | swd = (uint16_t)(xsave->region[XSAVE_FCW_FSW] >> 16); | |
1263 | twd = (uint16_t)xsave->region[XSAVE_FTW_FOP]; | |
1264 | env->fpop = (uint16_t)(xsave->region[XSAVE_FTW_FOP] >> 16); | |
f1665b21 SY |
1265 | env->fpstt = (swd >> 11) & 7; |
1266 | env->fpus = swd; | |
1267 | env->fpuc = cwd; | |
b9bec74b | 1268 | for (i = 0; i < 8; ++i) { |
f1665b21 | 1269 | env->fptags[i] = !((twd >> i) & 1); |
b9bec74b | 1270 | } |
42cc8fa6 JK |
1271 | memcpy(&env->fpip, &xsave->region[XSAVE_CWD_RIP], sizeof(env->fpip)); |
1272 | memcpy(&env->fpdp, &xsave->region[XSAVE_CWD_RDP], sizeof(env->fpdp)); | |
f1665b21 SY |
1273 | env->mxcsr = xsave->region[XSAVE_MXCSR]; |
1274 | memcpy(env->fpregs, &xsave->region[XSAVE_ST_SPACE], | |
1275 | sizeof env->fpregs); | |
1276 | memcpy(env->xmm_regs, &xsave->region[XSAVE_XMM_SPACE], | |
1277 | sizeof env->xmm_regs); | |
1278 | env->xstate_bv = *(uint64_t *)&xsave->region[XSAVE_XSTATE_BV]; | |
1279 | memcpy(env->ymmh_regs, &xsave->region[XSAVE_YMMH_SPACE], | |
1280 | sizeof env->ymmh_regs); | |
1281 | return 0; | |
f1665b21 SY |
1282 | } |
1283 | ||
1bc22652 | 1284 | static int kvm_get_xcrs(X86CPU *cpu) |
f1665b21 | 1285 | { |
1bc22652 | 1286 | CPUX86State *env = &cpu->env; |
f1665b21 SY |
1287 | int i, ret; |
1288 | struct kvm_xcrs xcrs; | |
1289 | ||
b9bec74b | 1290 | if (!kvm_has_xcrs()) { |
f1665b21 | 1291 | return 0; |
b9bec74b | 1292 | } |
f1665b21 | 1293 | |
1bc22652 | 1294 | ret = kvm_vcpu_ioctl(CPU(cpu), KVM_GET_XCRS, &xcrs); |
b9bec74b | 1295 | if (ret < 0) { |
f1665b21 | 1296 | return ret; |
b9bec74b | 1297 | } |
f1665b21 | 1298 | |
b9bec74b | 1299 | for (i = 0; i < xcrs.nr_xcrs; i++) { |
f1665b21 SY |
1300 | /* Only support xcr0 now */ |
1301 | if (xcrs.xcrs[0].xcr == 0) { | |
1302 | env->xcr0 = xcrs.xcrs[0].value; | |
1303 | break; | |
1304 | } | |
b9bec74b | 1305 | } |
f1665b21 | 1306 | return 0; |
f1665b21 SY |
1307 | } |
1308 | ||
1bc22652 | 1309 | static int kvm_get_sregs(X86CPU *cpu) |
05330448 | 1310 | { |
1bc22652 | 1311 | CPUX86State *env = &cpu->env; |
05330448 AL |
1312 | struct kvm_sregs sregs; |
1313 | uint32_t hflags; | |
0e607a80 | 1314 | int bit, i, ret; |
05330448 | 1315 | |
1bc22652 | 1316 | ret = kvm_vcpu_ioctl(CPU(cpu), KVM_GET_SREGS, &sregs); |
b9bec74b | 1317 | if (ret < 0) { |
05330448 | 1318 | return ret; |
b9bec74b | 1319 | } |
05330448 | 1320 | |
0e607a80 JK |
1321 | /* There can only be one pending IRQ set in the bitmap at a time, so try |
1322 | to find it and save its number instead (-1 for none). */ | |
1323 | env->interrupt_injected = -1; | |
1324 | for (i = 0; i < ARRAY_SIZE(sregs.interrupt_bitmap); i++) { | |
1325 | if (sregs.interrupt_bitmap[i]) { | |
1326 | bit = ctz64(sregs.interrupt_bitmap[i]); | |
1327 | env->interrupt_injected = i * 64 + bit; | |
1328 | break; | |
1329 | } | |
1330 | } | |
05330448 AL |
1331 | |
1332 | get_seg(&env->segs[R_CS], &sregs.cs); | |
1333 | get_seg(&env->segs[R_DS], &sregs.ds); | |
1334 | get_seg(&env->segs[R_ES], &sregs.es); | |
1335 | get_seg(&env->segs[R_FS], &sregs.fs); | |
1336 | get_seg(&env->segs[R_GS], &sregs.gs); | |
1337 | get_seg(&env->segs[R_SS], &sregs.ss); | |
1338 | ||
1339 | get_seg(&env->tr, &sregs.tr); | |
1340 | get_seg(&env->ldt, &sregs.ldt); | |
1341 | ||
1342 | env->idt.limit = sregs.idt.limit; | |
1343 | env->idt.base = sregs.idt.base; | |
1344 | env->gdt.limit = sregs.gdt.limit; | |
1345 | env->gdt.base = sregs.gdt.base; | |
1346 | ||
1347 | env->cr[0] = sregs.cr0; | |
1348 | env->cr[2] = sregs.cr2; | |
1349 | env->cr[3] = sregs.cr3; | |
1350 | env->cr[4] = sregs.cr4; | |
1351 | ||
05330448 | 1352 | env->efer = sregs.efer; |
cce47516 JK |
1353 | |
1354 | /* changes to apic base and cr8/tpr are read back via kvm_arch_post_run */ | |
05330448 | 1355 | |
b9bec74b JK |
1356 | #define HFLAG_COPY_MASK \ |
1357 | ~( HF_CPL_MASK | HF_PE_MASK | HF_MP_MASK | HF_EM_MASK | \ | |
1358 | HF_TS_MASK | HF_TF_MASK | HF_VM_MASK | HF_IOPL_MASK | \ | |
1359 | HF_OSFXSR_MASK | HF_LMA_MASK | HF_CS32_MASK | \ | |
1360 | HF_SS32_MASK | HF_CS64_MASK | HF_ADDSEG_MASK) | |
05330448 AL |
1361 | |
1362 | hflags = (env->segs[R_CS].flags >> DESC_DPL_SHIFT) & HF_CPL_MASK; | |
1363 | hflags |= (env->cr[0] & CR0_PE_MASK) << (HF_PE_SHIFT - CR0_PE_SHIFT); | |
1364 | hflags |= (env->cr[0] << (HF_MP_SHIFT - CR0_MP_SHIFT)) & | |
b9bec74b | 1365 | (HF_MP_MASK | HF_EM_MASK | HF_TS_MASK); |
05330448 AL |
1366 | hflags |= (env->eflags & (HF_TF_MASK | HF_VM_MASK | HF_IOPL_MASK)); |
1367 | hflags |= (env->cr[4] & CR4_OSFXSR_MASK) << | |
b9bec74b | 1368 | (HF_OSFXSR_SHIFT - CR4_OSFXSR_SHIFT); |
05330448 AL |
1369 | |
1370 | if (env->efer & MSR_EFER_LMA) { | |
1371 | hflags |= HF_LMA_MASK; | |
1372 | } | |
1373 | ||
1374 | if ((hflags & HF_LMA_MASK) && (env->segs[R_CS].flags & DESC_L_MASK)) { | |
1375 | hflags |= HF_CS32_MASK | HF_SS32_MASK | HF_CS64_MASK; | |
1376 | } else { | |
1377 | hflags |= (env->segs[R_CS].flags & DESC_B_MASK) >> | |
b9bec74b | 1378 | (DESC_B_SHIFT - HF_CS32_SHIFT); |
05330448 | 1379 | hflags |= (env->segs[R_SS].flags & DESC_B_MASK) >> |
b9bec74b JK |
1380 | (DESC_B_SHIFT - HF_SS32_SHIFT); |
1381 | if (!(env->cr[0] & CR0_PE_MASK) || (env->eflags & VM_MASK) || | |
1382 | !(hflags & HF_CS32_MASK)) { | |
1383 | hflags |= HF_ADDSEG_MASK; | |
1384 | } else { | |
1385 | hflags |= ((env->segs[R_DS].base | env->segs[R_ES].base | | |
1386 | env->segs[R_SS].base) != 0) << HF_ADDSEG_SHIFT; | |
1387 | } | |
05330448 AL |
1388 | } |
1389 | env->hflags = (env->hflags & HFLAG_COPY_MASK) | hflags; | |
05330448 AL |
1390 | |
1391 | return 0; | |
1392 | } | |
1393 | ||
1bc22652 | 1394 | static int kvm_get_msrs(X86CPU *cpu) |
05330448 | 1395 | { |
1bc22652 | 1396 | CPUX86State *env = &cpu->env; |
05330448 AL |
1397 | struct { |
1398 | struct kvm_msrs info; | |
1399 | struct kvm_msr_entry entries[100]; | |
1400 | } msr_data; | |
1401 | struct kvm_msr_entry *msrs = msr_data.entries; | |
1402 | int ret, i, n; | |
1403 | ||
1404 | n = 0; | |
1405 | msrs[n++].index = MSR_IA32_SYSENTER_CS; | |
1406 | msrs[n++].index = MSR_IA32_SYSENTER_ESP; | |
1407 | msrs[n++].index = MSR_IA32_SYSENTER_EIP; | |
0c03266a | 1408 | msrs[n++].index = MSR_PAT; |
c3a3a7d3 | 1409 | if (has_msr_star) { |
b9bec74b JK |
1410 | msrs[n++].index = MSR_STAR; |
1411 | } | |
c3a3a7d3 | 1412 | if (has_msr_hsave_pa) { |
75b10c43 | 1413 | msrs[n++].index = MSR_VM_HSAVE_PA; |
b9bec74b | 1414 | } |
f28558d3 WA |
1415 | if (has_msr_tsc_adjust) { |
1416 | msrs[n++].index = MSR_TSC_ADJUST; | |
1417 | } | |
aa82ba54 LJ |
1418 | if (has_msr_tsc_deadline) { |
1419 | msrs[n++].index = MSR_IA32_TSCDEADLINE; | |
1420 | } | |
21e87c46 AK |
1421 | if (has_msr_misc_enable) { |
1422 | msrs[n++].index = MSR_IA32_MISC_ENABLE; | |
1423 | } | |
df67696e LJ |
1424 | if (has_msr_feature_control) { |
1425 | msrs[n++].index = MSR_IA32_FEATURE_CONTROL; | |
1426 | } | |
b8cc45d6 GC |
1427 | |
1428 | if (!env->tsc_valid) { | |
1429 | msrs[n++].index = MSR_IA32_TSC; | |
1354869c | 1430 | env->tsc_valid = !runstate_is_running(); |
b8cc45d6 GC |
1431 | } |
1432 | ||
05330448 | 1433 | #ifdef TARGET_X86_64 |
25d2e361 MT |
1434 | if (lm_capable_kernel) { |
1435 | msrs[n++].index = MSR_CSTAR; | |
1436 | msrs[n++].index = MSR_KERNELGSBASE; | |
1437 | msrs[n++].index = MSR_FMASK; | |
1438 | msrs[n++].index = MSR_LSTAR; | |
1439 | } | |
05330448 | 1440 | #endif |
1a03675d GC |
1441 | msrs[n++].index = MSR_KVM_SYSTEM_TIME; |
1442 | msrs[n++].index = MSR_KVM_WALL_CLOCK; | |
c5999bfc JK |
1443 | if (has_msr_async_pf_en) { |
1444 | msrs[n++].index = MSR_KVM_ASYNC_PF_EN; | |
1445 | } | |
bc9a839d MT |
1446 | if (has_msr_pv_eoi_en) { |
1447 | msrs[n++].index = MSR_KVM_PV_EOI_EN; | |
1448 | } | |
917367aa MT |
1449 | if (has_msr_kvm_steal_time) { |
1450 | msrs[n++].index = MSR_KVM_STEAL_TIME; | |
1451 | } | |
0d894367 PB |
1452 | if (has_msr_architectural_pmu) { |
1453 | msrs[n++].index = MSR_CORE_PERF_FIXED_CTR_CTRL; | |
1454 | msrs[n++].index = MSR_CORE_PERF_GLOBAL_CTRL; | |
1455 | msrs[n++].index = MSR_CORE_PERF_GLOBAL_STATUS; | |
1456 | msrs[n++].index = MSR_CORE_PERF_GLOBAL_OVF_CTRL; | |
1457 | for (i = 0; i < MAX_FIXED_COUNTERS; i++) { | |
1458 | msrs[n++].index = MSR_CORE_PERF_FIXED_CTR0 + i; | |
1459 | } | |
1460 | for (i = 0; i < num_architectural_pmu_counters; i++) { | |
1461 | msrs[n++].index = MSR_P6_PERFCTR0 + i; | |
1462 | msrs[n++].index = MSR_P6_EVNTSEL0 + i; | |
1463 | } | |
1464 | } | |
1a03675d | 1465 | |
57780495 MT |
1466 | if (env->mcg_cap) { |
1467 | msrs[n++].index = MSR_MCG_STATUS; | |
1468 | msrs[n++].index = MSR_MCG_CTL; | |
b9bec74b | 1469 | for (i = 0; i < (env->mcg_cap & 0xff) * 4; i++) { |
57780495 | 1470 | msrs[n++].index = MSR_MC0_CTL + i; |
b9bec74b | 1471 | } |
57780495 | 1472 | } |
57780495 | 1473 | |
05330448 | 1474 | msr_data.info.nmsrs = n; |
1bc22652 | 1475 | ret = kvm_vcpu_ioctl(CPU(cpu), KVM_GET_MSRS, &msr_data); |
b9bec74b | 1476 | if (ret < 0) { |
05330448 | 1477 | return ret; |
b9bec74b | 1478 | } |
05330448 AL |
1479 | |
1480 | for (i = 0; i < ret; i++) { | |
0d894367 PB |
1481 | uint32_t index = msrs[i].index; |
1482 | switch (index) { | |
05330448 AL |
1483 | case MSR_IA32_SYSENTER_CS: |
1484 | env->sysenter_cs = msrs[i].data; | |
1485 | break; | |
1486 | case MSR_IA32_SYSENTER_ESP: | |
1487 | env->sysenter_esp = msrs[i].data; | |
1488 | break; | |
1489 | case MSR_IA32_SYSENTER_EIP: | |
1490 | env->sysenter_eip = msrs[i].data; | |
1491 | break; | |
0c03266a JK |
1492 | case MSR_PAT: |
1493 | env->pat = msrs[i].data; | |
1494 | break; | |
05330448 AL |
1495 | case MSR_STAR: |
1496 | env->star = msrs[i].data; | |
1497 | break; | |
1498 | #ifdef TARGET_X86_64 | |
1499 | case MSR_CSTAR: | |
1500 | env->cstar = msrs[i].data; | |
1501 | break; | |
1502 | case MSR_KERNELGSBASE: | |
1503 | env->kernelgsbase = msrs[i].data; | |
1504 | break; | |
1505 | case MSR_FMASK: | |
1506 | env->fmask = msrs[i].data; | |
1507 | break; | |
1508 | case MSR_LSTAR: | |
1509 | env->lstar = msrs[i].data; | |
1510 | break; | |
1511 | #endif | |
1512 | case MSR_IA32_TSC: | |
1513 | env->tsc = msrs[i].data; | |
1514 | break; | |
f28558d3 WA |
1515 | case MSR_TSC_ADJUST: |
1516 | env->tsc_adjust = msrs[i].data; | |
1517 | break; | |
aa82ba54 LJ |
1518 | case MSR_IA32_TSCDEADLINE: |
1519 | env->tsc_deadline = msrs[i].data; | |
1520 | break; | |
aa851e36 MT |
1521 | case MSR_VM_HSAVE_PA: |
1522 | env->vm_hsave = msrs[i].data; | |
1523 | break; | |
1a03675d GC |
1524 | case MSR_KVM_SYSTEM_TIME: |
1525 | env->system_time_msr = msrs[i].data; | |
1526 | break; | |
1527 | case MSR_KVM_WALL_CLOCK: | |
1528 | env->wall_clock_msr = msrs[i].data; | |
1529 | break; | |
57780495 MT |
1530 | case MSR_MCG_STATUS: |
1531 | env->mcg_status = msrs[i].data; | |
1532 | break; | |
1533 | case MSR_MCG_CTL: | |
1534 | env->mcg_ctl = msrs[i].data; | |
1535 | break; | |
21e87c46 AK |
1536 | case MSR_IA32_MISC_ENABLE: |
1537 | env->msr_ia32_misc_enable = msrs[i].data; | |
1538 | break; | |
0779caeb ACL |
1539 | case MSR_IA32_FEATURE_CONTROL: |
1540 | env->msr_ia32_feature_control = msrs[i].data; | |
df67696e | 1541 | break; |
57780495 | 1542 | default: |
57780495 MT |
1543 | if (msrs[i].index >= MSR_MC0_CTL && |
1544 | msrs[i].index < MSR_MC0_CTL + (env->mcg_cap & 0xff) * 4) { | |
1545 | env->mce_banks[msrs[i].index - MSR_MC0_CTL] = msrs[i].data; | |
57780495 | 1546 | } |
d8da8574 | 1547 | break; |
f6584ee2 GN |
1548 | case MSR_KVM_ASYNC_PF_EN: |
1549 | env->async_pf_en_msr = msrs[i].data; | |
1550 | break; | |
bc9a839d MT |
1551 | case MSR_KVM_PV_EOI_EN: |
1552 | env->pv_eoi_en_msr = msrs[i].data; | |
1553 | break; | |
917367aa MT |
1554 | case MSR_KVM_STEAL_TIME: |
1555 | env->steal_time_msr = msrs[i].data; | |
1556 | break; | |
0d894367 PB |
1557 | case MSR_CORE_PERF_FIXED_CTR_CTRL: |
1558 | env->msr_fixed_ctr_ctrl = msrs[i].data; | |
1559 | break; | |
1560 | case MSR_CORE_PERF_GLOBAL_CTRL: | |
1561 | env->msr_global_ctrl = msrs[i].data; | |
1562 | break; | |
1563 | case MSR_CORE_PERF_GLOBAL_STATUS: | |
1564 | env->msr_global_status = msrs[i].data; | |
1565 | break; | |
1566 | case MSR_CORE_PERF_GLOBAL_OVF_CTRL: | |
1567 | env->msr_global_ovf_ctrl = msrs[i].data; | |
1568 | break; | |
1569 | case MSR_CORE_PERF_FIXED_CTR0 ... MSR_CORE_PERF_FIXED_CTR0 + MAX_FIXED_COUNTERS - 1: | |
1570 | env->msr_fixed_counters[index - MSR_CORE_PERF_FIXED_CTR0] = msrs[i].data; | |
1571 | break; | |
1572 | case MSR_P6_PERFCTR0 ... MSR_P6_PERFCTR0 + MAX_GP_COUNTERS - 1: | |
1573 | env->msr_gp_counters[index - MSR_P6_PERFCTR0] = msrs[i].data; | |
1574 | break; | |
1575 | case MSR_P6_EVNTSEL0 ... MSR_P6_EVNTSEL0 + MAX_GP_COUNTERS - 1: | |
1576 | env->msr_gp_evtsel[index - MSR_P6_EVNTSEL0] = msrs[i].data; | |
1577 | break; | |
05330448 AL |
1578 | } |
1579 | } | |
1580 | ||
1581 | return 0; | |
1582 | } | |
1583 | ||
1bc22652 | 1584 | static int kvm_put_mp_state(X86CPU *cpu) |
9bdbe550 | 1585 | { |
1bc22652 | 1586 | struct kvm_mp_state mp_state = { .mp_state = cpu->env.mp_state }; |
9bdbe550 | 1587 | |
1bc22652 | 1588 | return kvm_vcpu_ioctl(CPU(cpu), KVM_SET_MP_STATE, &mp_state); |
9bdbe550 HB |
1589 | } |
1590 | ||
23d02d9b | 1591 | static int kvm_get_mp_state(X86CPU *cpu) |
9bdbe550 | 1592 | { |
259186a7 | 1593 | CPUState *cs = CPU(cpu); |
23d02d9b | 1594 | CPUX86State *env = &cpu->env; |
9bdbe550 HB |
1595 | struct kvm_mp_state mp_state; |
1596 | int ret; | |
1597 | ||
259186a7 | 1598 | ret = kvm_vcpu_ioctl(cs, KVM_GET_MP_STATE, &mp_state); |
9bdbe550 HB |
1599 | if (ret < 0) { |
1600 | return ret; | |
1601 | } | |
1602 | env->mp_state = mp_state.mp_state; | |
c14750e8 | 1603 | if (kvm_irqchip_in_kernel()) { |
259186a7 | 1604 | cs->halted = (mp_state.mp_state == KVM_MP_STATE_HALTED); |
c14750e8 | 1605 | } |
9bdbe550 HB |
1606 | return 0; |
1607 | } | |
1608 | ||
1bc22652 | 1609 | static int kvm_get_apic(X86CPU *cpu) |
680c1c6f | 1610 | { |
1bc22652 | 1611 | CPUX86State *env = &cpu->env; |
680c1c6f JK |
1612 | DeviceState *apic = env->apic_state; |
1613 | struct kvm_lapic_state kapic; | |
1614 | int ret; | |
1615 | ||
3d4b2649 | 1616 | if (apic && kvm_irqchip_in_kernel()) { |
1bc22652 | 1617 | ret = kvm_vcpu_ioctl(CPU(cpu), KVM_GET_LAPIC, &kapic); |
680c1c6f JK |
1618 | if (ret < 0) { |
1619 | return ret; | |
1620 | } | |
1621 | ||
1622 | kvm_get_apic_state(apic, &kapic); | |
1623 | } | |
1624 | return 0; | |
1625 | } | |
1626 | ||
1bc22652 | 1627 | static int kvm_put_apic(X86CPU *cpu) |
680c1c6f | 1628 | { |
1bc22652 | 1629 | CPUX86State *env = &cpu->env; |
680c1c6f JK |
1630 | DeviceState *apic = env->apic_state; |
1631 | struct kvm_lapic_state kapic; | |
1632 | ||
3d4b2649 | 1633 | if (apic && kvm_irqchip_in_kernel()) { |
680c1c6f JK |
1634 | kvm_put_apic_state(apic, &kapic); |
1635 | ||
1bc22652 | 1636 | return kvm_vcpu_ioctl(CPU(cpu), KVM_SET_LAPIC, &kapic); |
680c1c6f JK |
1637 | } |
1638 | return 0; | |
1639 | } | |
1640 | ||
1bc22652 | 1641 | static int kvm_put_vcpu_events(X86CPU *cpu, int level) |
a0fb002c | 1642 | { |
1bc22652 | 1643 | CPUX86State *env = &cpu->env; |
a0fb002c JK |
1644 | struct kvm_vcpu_events events; |
1645 | ||
1646 | if (!kvm_has_vcpu_events()) { | |
1647 | return 0; | |
1648 | } | |
1649 | ||
31827373 JK |
1650 | events.exception.injected = (env->exception_injected >= 0); |
1651 | events.exception.nr = env->exception_injected; | |
a0fb002c JK |
1652 | events.exception.has_error_code = env->has_error_code; |
1653 | events.exception.error_code = env->error_code; | |
7e680753 | 1654 | events.exception.pad = 0; |
a0fb002c JK |
1655 | |
1656 | events.interrupt.injected = (env->interrupt_injected >= 0); | |
1657 | events.interrupt.nr = env->interrupt_injected; | |
1658 | events.interrupt.soft = env->soft_interrupt; | |
1659 | ||
1660 | events.nmi.injected = env->nmi_injected; | |
1661 | events.nmi.pending = env->nmi_pending; | |
1662 | events.nmi.masked = !!(env->hflags2 & HF2_NMI_MASK); | |
7e680753 | 1663 | events.nmi.pad = 0; |
a0fb002c JK |
1664 | |
1665 | events.sipi_vector = env->sipi_vector; | |
1666 | ||
ea643051 JK |
1667 | events.flags = 0; |
1668 | if (level >= KVM_PUT_RESET_STATE) { | |
1669 | events.flags |= | |
1670 | KVM_VCPUEVENT_VALID_NMI_PENDING | KVM_VCPUEVENT_VALID_SIPI_VECTOR; | |
1671 | } | |
aee028b9 | 1672 | |
1bc22652 | 1673 | return kvm_vcpu_ioctl(CPU(cpu), KVM_SET_VCPU_EVENTS, &events); |
a0fb002c JK |
1674 | } |
1675 | ||
1bc22652 | 1676 | static int kvm_get_vcpu_events(X86CPU *cpu) |
a0fb002c | 1677 | { |
1bc22652 | 1678 | CPUX86State *env = &cpu->env; |
a0fb002c JK |
1679 | struct kvm_vcpu_events events; |
1680 | int ret; | |
1681 | ||
1682 | if (!kvm_has_vcpu_events()) { | |
1683 | return 0; | |
1684 | } | |
1685 | ||
1bc22652 | 1686 | ret = kvm_vcpu_ioctl(CPU(cpu), KVM_GET_VCPU_EVENTS, &events); |
a0fb002c JK |
1687 | if (ret < 0) { |
1688 | return ret; | |
1689 | } | |
31827373 | 1690 | env->exception_injected = |
a0fb002c JK |
1691 | events.exception.injected ? events.exception.nr : -1; |
1692 | env->has_error_code = events.exception.has_error_code; | |
1693 | env->error_code = events.exception.error_code; | |
1694 | ||
1695 | env->interrupt_injected = | |
1696 | events.interrupt.injected ? events.interrupt.nr : -1; | |
1697 | env->soft_interrupt = events.interrupt.soft; | |
1698 | ||
1699 | env->nmi_injected = events.nmi.injected; | |
1700 | env->nmi_pending = events.nmi.pending; | |
1701 | if (events.nmi.masked) { | |
1702 | env->hflags2 |= HF2_NMI_MASK; | |
1703 | } else { | |
1704 | env->hflags2 &= ~HF2_NMI_MASK; | |
1705 | } | |
1706 | ||
1707 | env->sipi_vector = events.sipi_vector; | |
a0fb002c JK |
1708 | |
1709 | return 0; | |
1710 | } | |
1711 | ||
1bc22652 | 1712 | static int kvm_guest_debug_workarounds(X86CPU *cpu) |
b0b1d690 | 1713 | { |
ed2803da | 1714 | CPUState *cs = CPU(cpu); |
1bc22652 | 1715 | CPUX86State *env = &cpu->env; |
b0b1d690 | 1716 | int ret = 0; |
b0b1d690 JK |
1717 | unsigned long reinject_trap = 0; |
1718 | ||
1719 | if (!kvm_has_vcpu_events()) { | |
1720 | if (env->exception_injected == 1) { | |
1721 | reinject_trap = KVM_GUESTDBG_INJECT_DB; | |
1722 | } else if (env->exception_injected == 3) { | |
1723 | reinject_trap = KVM_GUESTDBG_INJECT_BP; | |
1724 | } | |
1725 | env->exception_injected = -1; | |
1726 | } | |
1727 | ||
1728 | /* | |
1729 | * Kernels before KVM_CAP_X86_ROBUST_SINGLESTEP overwrote flags.TF | |
1730 | * injected via SET_GUEST_DEBUG while updating GP regs. Work around this | |
1731 | * by updating the debug state once again if single-stepping is on. | |
1732 | * Another reason to call kvm_update_guest_debug here is a pending debug | |
1733 | * trap raise by the guest. On kernels without SET_VCPU_EVENTS we have to | |
1734 | * reinject them via SET_GUEST_DEBUG. | |
1735 | */ | |
1736 | if (reinject_trap || | |
ed2803da | 1737 | (!kvm_has_robust_singlestep() && cs->singlestep_enabled)) { |
b0b1d690 JK |
1738 | ret = kvm_update_guest_debug(env, reinject_trap); |
1739 | } | |
b0b1d690 JK |
1740 | return ret; |
1741 | } | |
1742 | ||
1bc22652 | 1743 | static int kvm_put_debugregs(X86CPU *cpu) |
ff44f1a3 | 1744 | { |
1bc22652 | 1745 | CPUX86State *env = &cpu->env; |
ff44f1a3 JK |
1746 | struct kvm_debugregs dbgregs; |
1747 | int i; | |
1748 | ||
1749 | if (!kvm_has_debugregs()) { | |
1750 | return 0; | |
1751 | } | |
1752 | ||
1753 | for (i = 0; i < 4; i++) { | |
1754 | dbgregs.db[i] = env->dr[i]; | |
1755 | } | |
1756 | dbgregs.dr6 = env->dr[6]; | |
1757 | dbgregs.dr7 = env->dr[7]; | |
1758 | dbgregs.flags = 0; | |
1759 | ||
1bc22652 | 1760 | return kvm_vcpu_ioctl(CPU(cpu), KVM_SET_DEBUGREGS, &dbgregs); |
ff44f1a3 JK |
1761 | } |
1762 | ||
1bc22652 | 1763 | static int kvm_get_debugregs(X86CPU *cpu) |
ff44f1a3 | 1764 | { |
1bc22652 | 1765 | CPUX86State *env = &cpu->env; |
ff44f1a3 JK |
1766 | struct kvm_debugregs dbgregs; |
1767 | int i, ret; | |
1768 | ||
1769 | if (!kvm_has_debugregs()) { | |
1770 | return 0; | |
1771 | } | |
1772 | ||
1bc22652 | 1773 | ret = kvm_vcpu_ioctl(CPU(cpu), KVM_GET_DEBUGREGS, &dbgregs); |
ff44f1a3 | 1774 | if (ret < 0) { |
b9bec74b | 1775 | return ret; |
ff44f1a3 JK |
1776 | } |
1777 | for (i = 0; i < 4; i++) { | |
1778 | env->dr[i] = dbgregs.db[i]; | |
1779 | } | |
1780 | env->dr[4] = env->dr[6] = dbgregs.dr6; | |
1781 | env->dr[5] = env->dr[7] = dbgregs.dr7; | |
ff44f1a3 JK |
1782 | |
1783 | return 0; | |
1784 | } | |
1785 | ||
20d695a9 | 1786 | int kvm_arch_put_registers(CPUState *cpu, int level) |
05330448 | 1787 | { |
20d695a9 | 1788 | X86CPU *x86_cpu = X86_CPU(cpu); |
05330448 AL |
1789 | int ret; |
1790 | ||
2fa45344 | 1791 | assert(cpu_is_stopped(cpu) || qemu_cpu_is_self(cpu)); |
dbaa07c4 | 1792 | |
1bc22652 | 1793 | ret = kvm_getput_regs(x86_cpu, 1); |
b9bec74b | 1794 | if (ret < 0) { |
05330448 | 1795 | return ret; |
b9bec74b | 1796 | } |
1bc22652 | 1797 | ret = kvm_put_xsave(x86_cpu); |
b9bec74b | 1798 | if (ret < 0) { |
f1665b21 | 1799 | return ret; |
b9bec74b | 1800 | } |
1bc22652 | 1801 | ret = kvm_put_xcrs(x86_cpu); |
b9bec74b | 1802 | if (ret < 0) { |
05330448 | 1803 | return ret; |
b9bec74b | 1804 | } |
1bc22652 | 1805 | ret = kvm_put_sregs(x86_cpu); |
b9bec74b | 1806 | if (ret < 0) { |
05330448 | 1807 | return ret; |
b9bec74b | 1808 | } |
ab443475 | 1809 | /* must be before kvm_put_msrs */ |
1bc22652 | 1810 | ret = kvm_inject_mce_oldstyle(x86_cpu); |
ab443475 JK |
1811 | if (ret < 0) { |
1812 | return ret; | |
1813 | } | |
1bc22652 | 1814 | ret = kvm_put_msrs(x86_cpu, level); |
b9bec74b | 1815 | if (ret < 0) { |
05330448 | 1816 | return ret; |
b9bec74b | 1817 | } |
ea643051 | 1818 | if (level >= KVM_PUT_RESET_STATE) { |
1bc22652 | 1819 | ret = kvm_put_mp_state(x86_cpu); |
b9bec74b | 1820 | if (ret < 0) { |
ea643051 | 1821 | return ret; |
b9bec74b | 1822 | } |
1bc22652 | 1823 | ret = kvm_put_apic(x86_cpu); |
680c1c6f JK |
1824 | if (ret < 0) { |
1825 | return ret; | |
1826 | } | |
ea643051 | 1827 | } |
7477cd38 MT |
1828 | |
1829 | ret = kvm_put_tscdeadline_msr(x86_cpu); | |
1830 | if (ret < 0) { | |
1831 | return ret; | |
1832 | } | |
1833 | ||
1bc22652 | 1834 | ret = kvm_put_vcpu_events(x86_cpu, level); |
b9bec74b | 1835 | if (ret < 0) { |
a0fb002c | 1836 | return ret; |
b9bec74b | 1837 | } |
1bc22652 | 1838 | ret = kvm_put_debugregs(x86_cpu); |
b9bec74b | 1839 | if (ret < 0) { |
b0b1d690 | 1840 | return ret; |
b9bec74b | 1841 | } |
b0b1d690 | 1842 | /* must be last */ |
1bc22652 | 1843 | ret = kvm_guest_debug_workarounds(x86_cpu); |
b9bec74b | 1844 | if (ret < 0) { |
ff44f1a3 | 1845 | return ret; |
b9bec74b | 1846 | } |
05330448 AL |
1847 | return 0; |
1848 | } | |
1849 | ||
20d695a9 | 1850 | int kvm_arch_get_registers(CPUState *cs) |
05330448 | 1851 | { |
20d695a9 | 1852 | X86CPU *cpu = X86_CPU(cs); |
05330448 AL |
1853 | int ret; |
1854 | ||
20d695a9 | 1855 | assert(cpu_is_stopped(cs) || qemu_cpu_is_self(cs)); |
dbaa07c4 | 1856 | |
1bc22652 | 1857 | ret = kvm_getput_regs(cpu, 0); |
b9bec74b | 1858 | if (ret < 0) { |
05330448 | 1859 | return ret; |
b9bec74b | 1860 | } |
1bc22652 | 1861 | ret = kvm_get_xsave(cpu); |
b9bec74b | 1862 | if (ret < 0) { |
f1665b21 | 1863 | return ret; |
b9bec74b | 1864 | } |
1bc22652 | 1865 | ret = kvm_get_xcrs(cpu); |
b9bec74b | 1866 | if (ret < 0) { |
05330448 | 1867 | return ret; |
b9bec74b | 1868 | } |
1bc22652 | 1869 | ret = kvm_get_sregs(cpu); |
b9bec74b | 1870 | if (ret < 0) { |
05330448 | 1871 | return ret; |
b9bec74b | 1872 | } |
1bc22652 | 1873 | ret = kvm_get_msrs(cpu); |
b9bec74b | 1874 | if (ret < 0) { |
05330448 | 1875 | return ret; |
b9bec74b | 1876 | } |
23d02d9b | 1877 | ret = kvm_get_mp_state(cpu); |
b9bec74b | 1878 | if (ret < 0) { |
5a2e3c2e | 1879 | return ret; |
b9bec74b | 1880 | } |
1bc22652 | 1881 | ret = kvm_get_apic(cpu); |
680c1c6f JK |
1882 | if (ret < 0) { |
1883 | return ret; | |
1884 | } | |
1bc22652 | 1885 | ret = kvm_get_vcpu_events(cpu); |
b9bec74b | 1886 | if (ret < 0) { |
a0fb002c | 1887 | return ret; |
b9bec74b | 1888 | } |
1bc22652 | 1889 | ret = kvm_get_debugregs(cpu); |
b9bec74b | 1890 | if (ret < 0) { |
ff44f1a3 | 1891 | return ret; |
b9bec74b | 1892 | } |
05330448 AL |
1893 | return 0; |
1894 | } | |
1895 | ||
20d695a9 | 1896 | void kvm_arch_pre_run(CPUState *cpu, struct kvm_run *run) |
05330448 | 1897 | { |
20d695a9 AF |
1898 | X86CPU *x86_cpu = X86_CPU(cpu); |
1899 | CPUX86State *env = &x86_cpu->env; | |
ce377af3 JK |
1900 | int ret; |
1901 | ||
276ce815 | 1902 | /* Inject NMI */ |
259186a7 AF |
1903 | if (cpu->interrupt_request & CPU_INTERRUPT_NMI) { |
1904 | cpu->interrupt_request &= ~CPU_INTERRUPT_NMI; | |
276ce815 | 1905 | DPRINTF("injected NMI\n"); |
1bc22652 | 1906 | ret = kvm_vcpu_ioctl(cpu, KVM_NMI); |
ce377af3 JK |
1907 | if (ret < 0) { |
1908 | fprintf(stderr, "KVM: injection failed, NMI lost (%s)\n", | |
1909 | strerror(-ret)); | |
1910 | } | |
276ce815 LJ |
1911 | } |
1912 | ||
db1669bc | 1913 | if (!kvm_irqchip_in_kernel()) { |
d362e757 JK |
1914 | /* Force the VCPU out of its inner loop to process any INIT requests |
1915 | * or pending TPR access reports. */ | |
259186a7 | 1916 | if (cpu->interrupt_request & |
d362e757 | 1917 | (CPU_INTERRUPT_INIT | CPU_INTERRUPT_TPR)) { |
fcd7d003 | 1918 | cpu->exit_request = 1; |
05330448 | 1919 | } |
05330448 | 1920 | |
db1669bc JK |
1921 | /* Try to inject an interrupt if the guest can accept it */ |
1922 | if (run->ready_for_interrupt_injection && | |
259186a7 | 1923 | (cpu->interrupt_request & CPU_INTERRUPT_HARD) && |
db1669bc JK |
1924 | (env->eflags & IF_MASK)) { |
1925 | int irq; | |
1926 | ||
259186a7 | 1927 | cpu->interrupt_request &= ~CPU_INTERRUPT_HARD; |
db1669bc JK |
1928 | irq = cpu_get_pic_interrupt(env); |
1929 | if (irq >= 0) { | |
1930 | struct kvm_interrupt intr; | |
1931 | ||
1932 | intr.irq = irq; | |
db1669bc | 1933 | DPRINTF("injected interrupt %d\n", irq); |
1bc22652 | 1934 | ret = kvm_vcpu_ioctl(cpu, KVM_INTERRUPT, &intr); |
ce377af3 JK |
1935 | if (ret < 0) { |
1936 | fprintf(stderr, | |
1937 | "KVM: injection failed, interrupt lost (%s)\n", | |
1938 | strerror(-ret)); | |
1939 | } | |
db1669bc JK |
1940 | } |
1941 | } | |
05330448 | 1942 | |
db1669bc JK |
1943 | /* If we have an interrupt but the guest is not ready to receive an |
1944 | * interrupt, request an interrupt window exit. This will | |
1945 | * cause a return to userspace as soon as the guest is ready to | |
1946 | * receive interrupts. */ | |
259186a7 | 1947 | if ((cpu->interrupt_request & CPU_INTERRUPT_HARD)) { |
db1669bc JK |
1948 | run->request_interrupt_window = 1; |
1949 | } else { | |
1950 | run->request_interrupt_window = 0; | |
1951 | } | |
1952 | ||
1953 | DPRINTF("setting tpr\n"); | |
1954 | run->cr8 = cpu_get_apic_tpr(env->apic_state); | |
1955 | } | |
05330448 AL |
1956 | } |
1957 | ||
20d695a9 | 1958 | void kvm_arch_post_run(CPUState *cpu, struct kvm_run *run) |
05330448 | 1959 | { |
20d695a9 AF |
1960 | X86CPU *x86_cpu = X86_CPU(cpu); |
1961 | CPUX86State *env = &x86_cpu->env; | |
1962 | ||
b9bec74b | 1963 | if (run->if_flag) { |
05330448 | 1964 | env->eflags |= IF_MASK; |
b9bec74b | 1965 | } else { |
05330448 | 1966 | env->eflags &= ~IF_MASK; |
b9bec74b | 1967 | } |
4a942cea BS |
1968 | cpu_set_apic_tpr(env->apic_state, run->cr8); |
1969 | cpu_set_apic_base(env->apic_state, run->apic_base); | |
05330448 AL |
1970 | } |
1971 | ||
20d695a9 | 1972 | int kvm_arch_process_async_events(CPUState *cs) |
0af691d7 | 1973 | { |
20d695a9 AF |
1974 | X86CPU *cpu = X86_CPU(cs); |
1975 | CPUX86State *env = &cpu->env; | |
232fc23b | 1976 | |
259186a7 | 1977 | if (cs->interrupt_request & CPU_INTERRUPT_MCE) { |
ab443475 JK |
1978 | /* We must not raise CPU_INTERRUPT_MCE if it's not supported. */ |
1979 | assert(env->mcg_cap); | |
1980 | ||
259186a7 | 1981 | cs->interrupt_request &= ~CPU_INTERRUPT_MCE; |
ab443475 | 1982 | |
dd1750d7 | 1983 | kvm_cpu_synchronize_state(cs); |
ab443475 JK |
1984 | |
1985 | if (env->exception_injected == EXCP08_DBLE) { | |
1986 | /* this means triple fault */ | |
1987 | qemu_system_reset_request(); | |
fcd7d003 | 1988 | cs->exit_request = 1; |
ab443475 JK |
1989 | return 0; |
1990 | } | |
1991 | env->exception_injected = EXCP12_MCHK; | |
1992 | env->has_error_code = 0; | |
1993 | ||
259186a7 | 1994 | cs->halted = 0; |
ab443475 JK |
1995 | if (kvm_irqchip_in_kernel() && env->mp_state == KVM_MP_STATE_HALTED) { |
1996 | env->mp_state = KVM_MP_STATE_RUNNABLE; | |
1997 | } | |
1998 | } | |
1999 | ||
db1669bc JK |
2000 | if (kvm_irqchip_in_kernel()) { |
2001 | return 0; | |
2002 | } | |
2003 | ||
259186a7 AF |
2004 | if (cs->interrupt_request & CPU_INTERRUPT_POLL) { |
2005 | cs->interrupt_request &= ~CPU_INTERRUPT_POLL; | |
5d62c43a JK |
2006 | apic_poll_irq(env->apic_state); |
2007 | } | |
259186a7 | 2008 | if (((cs->interrupt_request & CPU_INTERRUPT_HARD) && |
4601f7b0 | 2009 | (env->eflags & IF_MASK)) || |
259186a7 AF |
2010 | (cs->interrupt_request & CPU_INTERRUPT_NMI)) { |
2011 | cs->halted = 0; | |
6792a57b | 2012 | } |
259186a7 | 2013 | if (cs->interrupt_request & CPU_INTERRUPT_INIT) { |
dd1750d7 | 2014 | kvm_cpu_synchronize_state(cs); |
232fc23b | 2015 | do_cpu_init(cpu); |
0af691d7 | 2016 | } |
259186a7 | 2017 | if (cs->interrupt_request & CPU_INTERRUPT_SIPI) { |
dd1750d7 | 2018 | kvm_cpu_synchronize_state(cs); |
232fc23b | 2019 | do_cpu_sipi(cpu); |
0af691d7 | 2020 | } |
259186a7 AF |
2021 | if (cs->interrupt_request & CPU_INTERRUPT_TPR) { |
2022 | cs->interrupt_request &= ~CPU_INTERRUPT_TPR; | |
dd1750d7 | 2023 | kvm_cpu_synchronize_state(cs); |
d362e757 JK |
2024 | apic_handle_tpr_access_report(env->apic_state, env->eip, |
2025 | env->tpr_access_type); | |
2026 | } | |
0af691d7 | 2027 | |
259186a7 | 2028 | return cs->halted; |
0af691d7 MT |
2029 | } |
2030 | ||
839b5630 | 2031 | static int kvm_handle_halt(X86CPU *cpu) |
05330448 | 2032 | { |
259186a7 | 2033 | CPUState *cs = CPU(cpu); |
839b5630 AF |
2034 | CPUX86State *env = &cpu->env; |
2035 | ||
259186a7 | 2036 | if (!((cs->interrupt_request & CPU_INTERRUPT_HARD) && |
05330448 | 2037 | (env->eflags & IF_MASK)) && |
259186a7 AF |
2038 | !(cs->interrupt_request & CPU_INTERRUPT_NMI)) { |
2039 | cs->halted = 1; | |
bb4ea393 | 2040 | return EXCP_HLT; |
05330448 AL |
2041 | } |
2042 | ||
bb4ea393 | 2043 | return 0; |
05330448 AL |
2044 | } |
2045 | ||
f7575c96 | 2046 | static int kvm_handle_tpr_access(X86CPU *cpu) |
d362e757 | 2047 | { |
f7575c96 AF |
2048 | CPUX86State *env = &cpu->env; |
2049 | CPUState *cs = CPU(cpu); | |
2050 | struct kvm_run *run = cs->kvm_run; | |
d362e757 JK |
2051 | |
2052 | apic_handle_tpr_access_report(env->apic_state, run->tpr_access.rip, | |
2053 | run->tpr_access.is_write ? TPR_ACCESS_WRITE | |
2054 | : TPR_ACCESS_READ); | |
2055 | return 1; | |
2056 | } | |
2057 | ||
f17ec444 | 2058 | int kvm_arch_insert_sw_breakpoint(CPUState *cs, struct kvm_sw_breakpoint *bp) |
e22a25c9 | 2059 | { |
38972938 | 2060 | static const uint8_t int3 = 0xcc; |
64bf3f4e | 2061 | |
f17ec444 AF |
2062 | if (cpu_memory_rw_debug(cs, bp->pc, (uint8_t *)&bp->saved_insn, 1, 0) || |
2063 | cpu_memory_rw_debug(cs, bp->pc, (uint8_t *)&int3, 1, 1)) { | |
e22a25c9 | 2064 | return -EINVAL; |
b9bec74b | 2065 | } |
e22a25c9 AL |
2066 | return 0; |
2067 | } | |
2068 | ||
f17ec444 | 2069 | int kvm_arch_remove_sw_breakpoint(CPUState *cs, struct kvm_sw_breakpoint *bp) |
e22a25c9 AL |
2070 | { |
2071 | uint8_t int3; | |
2072 | ||
f17ec444 AF |
2073 | if (cpu_memory_rw_debug(cs, bp->pc, &int3, 1, 0) || int3 != 0xcc || |
2074 | cpu_memory_rw_debug(cs, bp->pc, (uint8_t *)&bp->saved_insn, 1, 1)) { | |
e22a25c9 | 2075 | return -EINVAL; |
b9bec74b | 2076 | } |
e22a25c9 AL |
2077 | return 0; |
2078 | } | |
2079 | ||
2080 | static struct { | |
2081 | target_ulong addr; | |
2082 | int len; | |
2083 | int type; | |
2084 | } hw_breakpoint[4]; | |
2085 | ||
2086 | static int nb_hw_breakpoint; | |
2087 | ||
2088 | static int find_hw_breakpoint(target_ulong addr, int len, int type) | |
2089 | { | |
2090 | int n; | |
2091 | ||
b9bec74b | 2092 | for (n = 0; n < nb_hw_breakpoint; n++) { |
e22a25c9 | 2093 | if (hw_breakpoint[n].addr == addr && hw_breakpoint[n].type == type && |
b9bec74b | 2094 | (hw_breakpoint[n].len == len || len == -1)) { |
e22a25c9 | 2095 | return n; |
b9bec74b JK |
2096 | } |
2097 | } | |
e22a25c9 AL |
2098 | return -1; |
2099 | } | |
2100 | ||
2101 | int kvm_arch_insert_hw_breakpoint(target_ulong addr, | |
2102 | target_ulong len, int type) | |
2103 | { | |
2104 | switch (type) { | |
2105 | case GDB_BREAKPOINT_HW: | |
2106 | len = 1; | |
2107 | break; | |
2108 | case GDB_WATCHPOINT_WRITE: | |
2109 | case GDB_WATCHPOINT_ACCESS: | |
2110 | switch (len) { | |
2111 | case 1: | |
2112 | break; | |
2113 | case 2: | |
2114 | case 4: | |
2115 | case 8: | |
b9bec74b | 2116 | if (addr & (len - 1)) { |
e22a25c9 | 2117 | return -EINVAL; |
b9bec74b | 2118 | } |
e22a25c9 AL |
2119 | break; |
2120 | default: | |
2121 | return -EINVAL; | |
2122 | } | |
2123 | break; | |
2124 | default: | |
2125 | return -ENOSYS; | |
2126 | } | |
2127 | ||
b9bec74b | 2128 | if (nb_hw_breakpoint == 4) { |
e22a25c9 | 2129 | return -ENOBUFS; |
b9bec74b JK |
2130 | } |
2131 | if (find_hw_breakpoint(addr, len, type) >= 0) { | |
e22a25c9 | 2132 | return -EEXIST; |
b9bec74b | 2133 | } |
e22a25c9 AL |
2134 | hw_breakpoint[nb_hw_breakpoint].addr = addr; |
2135 | hw_breakpoint[nb_hw_breakpoint].len = len; | |
2136 | hw_breakpoint[nb_hw_breakpoint].type = type; | |
2137 | nb_hw_breakpoint++; | |
2138 | ||
2139 | return 0; | |
2140 | } | |
2141 | ||
2142 | int kvm_arch_remove_hw_breakpoint(target_ulong addr, | |
2143 | target_ulong len, int type) | |
2144 | { | |
2145 | int n; | |
2146 | ||
2147 | n = find_hw_breakpoint(addr, (type == GDB_BREAKPOINT_HW) ? 1 : len, type); | |
b9bec74b | 2148 | if (n < 0) { |
e22a25c9 | 2149 | return -ENOENT; |
b9bec74b | 2150 | } |
e22a25c9 AL |
2151 | nb_hw_breakpoint--; |
2152 | hw_breakpoint[n] = hw_breakpoint[nb_hw_breakpoint]; | |
2153 | ||
2154 | return 0; | |
2155 | } | |
2156 | ||
2157 | void kvm_arch_remove_all_hw_breakpoints(void) | |
2158 | { | |
2159 | nb_hw_breakpoint = 0; | |
2160 | } | |
2161 | ||
2162 | static CPUWatchpoint hw_watchpoint; | |
2163 | ||
a60f24b5 | 2164 | static int kvm_handle_debug(X86CPU *cpu, |
48405526 | 2165 | struct kvm_debug_exit_arch *arch_info) |
e22a25c9 | 2166 | { |
ed2803da | 2167 | CPUState *cs = CPU(cpu); |
a60f24b5 | 2168 | CPUX86State *env = &cpu->env; |
f2574737 | 2169 | int ret = 0; |
e22a25c9 AL |
2170 | int n; |
2171 | ||
2172 | if (arch_info->exception == 1) { | |
2173 | if (arch_info->dr6 & (1 << 14)) { | |
ed2803da | 2174 | if (cs->singlestep_enabled) { |
f2574737 | 2175 | ret = EXCP_DEBUG; |
b9bec74b | 2176 | } |
e22a25c9 | 2177 | } else { |
b9bec74b JK |
2178 | for (n = 0; n < 4; n++) { |
2179 | if (arch_info->dr6 & (1 << n)) { | |
e22a25c9 AL |
2180 | switch ((arch_info->dr7 >> (16 + n*4)) & 0x3) { |
2181 | case 0x0: | |
f2574737 | 2182 | ret = EXCP_DEBUG; |
e22a25c9 AL |
2183 | break; |
2184 | case 0x1: | |
f2574737 | 2185 | ret = EXCP_DEBUG; |
48405526 | 2186 | env->watchpoint_hit = &hw_watchpoint; |
e22a25c9 AL |
2187 | hw_watchpoint.vaddr = hw_breakpoint[n].addr; |
2188 | hw_watchpoint.flags = BP_MEM_WRITE; | |
2189 | break; | |
2190 | case 0x3: | |
f2574737 | 2191 | ret = EXCP_DEBUG; |
48405526 | 2192 | env->watchpoint_hit = &hw_watchpoint; |
e22a25c9 AL |
2193 | hw_watchpoint.vaddr = hw_breakpoint[n].addr; |
2194 | hw_watchpoint.flags = BP_MEM_ACCESS; | |
2195 | break; | |
2196 | } | |
b9bec74b JK |
2197 | } |
2198 | } | |
e22a25c9 | 2199 | } |
a60f24b5 | 2200 | } else if (kvm_find_sw_breakpoint(CPU(cpu), arch_info->pc)) { |
f2574737 | 2201 | ret = EXCP_DEBUG; |
b9bec74b | 2202 | } |
f2574737 | 2203 | if (ret == 0) { |
cb446eca | 2204 | cpu_synchronize_state(CPU(cpu)); |
48405526 | 2205 | assert(env->exception_injected == -1); |
b0b1d690 | 2206 | |
f2574737 | 2207 | /* pass to guest */ |
48405526 BS |
2208 | env->exception_injected = arch_info->exception; |
2209 | env->has_error_code = 0; | |
b0b1d690 | 2210 | } |
e22a25c9 | 2211 | |
f2574737 | 2212 | return ret; |
e22a25c9 AL |
2213 | } |
2214 | ||
20d695a9 | 2215 | void kvm_arch_update_guest_debug(CPUState *cpu, struct kvm_guest_debug *dbg) |
e22a25c9 AL |
2216 | { |
2217 | const uint8_t type_code[] = { | |
2218 | [GDB_BREAKPOINT_HW] = 0x0, | |
2219 | [GDB_WATCHPOINT_WRITE] = 0x1, | |
2220 | [GDB_WATCHPOINT_ACCESS] = 0x3 | |
2221 | }; | |
2222 | const uint8_t len_code[] = { | |
2223 | [1] = 0x0, [2] = 0x1, [4] = 0x3, [8] = 0x2 | |
2224 | }; | |
2225 | int n; | |
2226 | ||
a60f24b5 | 2227 | if (kvm_sw_breakpoints_active(cpu)) { |
e22a25c9 | 2228 | dbg->control |= KVM_GUESTDBG_ENABLE | KVM_GUESTDBG_USE_SW_BP; |
b9bec74b | 2229 | } |
e22a25c9 AL |
2230 | if (nb_hw_breakpoint > 0) { |
2231 | dbg->control |= KVM_GUESTDBG_ENABLE | KVM_GUESTDBG_USE_HW_BP; | |
2232 | dbg->arch.debugreg[7] = 0x0600; | |
2233 | for (n = 0; n < nb_hw_breakpoint; n++) { | |
2234 | dbg->arch.debugreg[n] = hw_breakpoint[n].addr; | |
2235 | dbg->arch.debugreg[7] |= (2 << (n * 2)) | | |
2236 | (type_code[hw_breakpoint[n].type] << (16 + n*4)) | | |
95c077c9 | 2237 | ((uint32_t)len_code[hw_breakpoint[n].len] << (18 + n*4)); |
e22a25c9 AL |
2238 | } |
2239 | } | |
2240 | } | |
4513d923 | 2241 | |
2a4dac83 JK |
2242 | static bool host_supports_vmx(void) |
2243 | { | |
2244 | uint32_t ecx, unused; | |
2245 | ||
2246 | host_cpuid(1, 0, &unused, &unused, &ecx, &unused); | |
2247 | return ecx & CPUID_EXT_VMX; | |
2248 | } | |
2249 | ||
2250 | #define VMX_INVALID_GUEST_STATE 0x80000021 | |
2251 | ||
20d695a9 | 2252 | int kvm_arch_handle_exit(CPUState *cs, struct kvm_run *run) |
2a4dac83 | 2253 | { |
20d695a9 | 2254 | X86CPU *cpu = X86_CPU(cs); |
2a4dac83 JK |
2255 | uint64_t code; |
2256 | int ret; | |
2257 | ||
2258 | switch (run->exit_reason) { | |
2259 | case KVM_EXIT_HLT: | |
2260 | DPRINTF("handle_hlt\n"); | |
839b5630 | 2261 | ret = kvm_handle_halt(cpu); |
2a4dac83 JK |
2262 | break; |
2263 | case KVM_EXIT_SET_TPR: | |
2264 | ret = 0; | |
2265 | break; | |
d362e757 | 2266 | case KVM_EXIT_TPR_ACCESS: |
f7575c96 | 2267 | ret = kvm_handle_tpr_access(cpu); |
d362e757 | 2268 | break; |
2a4dac83 JK |
2269 | case KVM_EXIT_FAIL_ENTRY: |
2270 | code = run->fail_entry.hardware_entry_failure_reason; | |
2271 | fprintf(stderr, "KVM: entry failed, hardware error 0x%" PRIx64 "\n", | |
2272 | code); | |
2273 | if (host_supports_vmx() && code == VMX_INVALID_GUEST_STATE) { | |
2274 | fprintf(stderr, | |
12619721 | 2275 | "\nIf you're running a guest on an Intel machine without " |
2a4dac83 JK |
2276 | "unrestricted mode\n" |
2277 | "support, the failure can be most likely due to the guest " | |
2278 | "entering an invalid\n" | |
2279 | "state for Intel VT. For example, the guest maybe running " | |
2280 | "in big real mode\n" | |
2281 | "which is not supported on less recent Intel processors." | |
2282 | "\n\n"); | |
2283 | } | |
2284 | ret = -1; | |
2285 | break; | |
2286 | case KVM_EXIT_EXCEPTION: | |
2287 | fprintf(stderr, "KVM: exception %d exit (error code 0x%x)\n", | |
2288 | run->ex.exception, run->ex.error_code); | |
2289 | ret = -1; | |
2290 | break; | |
f2574737 JK |
2291 | case KVM_EXIT_DEBUG: |
2292 | DPRINTF("kvm_exit_debug\n"); | |
a60f24b5 | 2293 | ret = kvm_handle_debug(cpu, &run->debug.arch); |
f2574737 | 2294 | break; |
2a4dac83 JK |
2295 | default: |
2296 | fprintf(stderr, "KVM: unknown exit reason %d\n", run->exit_reason); | |
2297 | ret = -1; | |
2298 | break; | |
2299 | } | |
2300 | ||
2301 | return ret; | |
2302 | } | |
2303 | ||
20d695a9 | 2304 | bool kvm_arch_stop_on_emulation_error(CPUState *cs) |
4513d923 | 2305 | { |
20d695a9 AF |
2306 | X86CPU *cpu = X86_CPU(cs); |
2307 | CPUX86State *env = &cpu->env; | |
2308 | ||
dd1750d7 | 2309 | kvm_cpu_synchronize_state(cs); |
b9bec74b JK |
2310 | return !(env->cr[0] & CR0_PE_MASK) || |
2311 | ((env->segs[R_CS].selector & 3) != 3); | |
4513d923 | 2312 | } |
84b058d7 JK |
2313 | |
2314 | void kvm_arch_init_irq_routing(KVMState *s) | |
2315 | { | |
2316 | if (!kvm_check_extension(s, KVM_CAP_IRQ_ROUTING)) { | |
2317 | /* If kernel can't do irq routing, interrupt source | |
2318 | * override 0->2 cannot be set up as required by HPET. | |
2319 | * So we have to disable it. | |
2320 | */ | |
2321 | no_hpet = 1; | |
2322 | } | |
cc7e0ddf | 2323 | /* We know at this point that we're using the in-kernel |
614e41bc | 2324 | * irqchip, so we can use irqfds, and on x86 we know |
f3e1bed8 | 2325 | * we can use msi via irqfd and GSI routing. |
cc7e0ddf PM |
2326 | */ |
2327 | kvm_irqfds_allowed = true; | |
614e41bc | 2328 | kvm_msi_via_irqfd_allowed = true; |
f3e1bed8 | 2329 | kvm_gsi_routing_allowed = true; |
84b058d7 | 2330 | } |
b139bd30 JK |
2331 | |
2332 | /* Classic KVM device assignment interface. Will remain x86 only. */ | |
2333 | int kvm_device_pci_assign(KVMState *s, PCIHostDeviceAddress *dev_addr, | |
2334 | uint32_t flags, uint32_t *dev_id) | |
2335 | { | |
2336 | struct kvm_assigned_pci_dev dev_data = { | |
2337 | .segnr = dev_addr->domain, | |
2338 | .busnr = dev_addr->bus, | |
2339 | .devfn = PCI_DEVFN(dev_addr->slot, dev_addr->function), | |
2340 | .flags = flags, | |
2341 | }; | |
2342 | int ret; | |
2343 | ||
2344 | dev_data.assigned_dev_id = | |
2345 | (dev_addr->domain << 16) | (dev_addr->bus << 8) | dev_data.devfn; | |
2346 | ||
2347 | ret = kvm_vm_ioctl(s, KVM_ASSIGN_PCI_DEVICE, &dev_data); | |
2348 | if (ret < 0) { | |
2349 | return ret; | |
2350 | } | |
2351 | ||
2352 | *dev_id = dev_data.assigned_dev_id; | |
2353 | ||
2354 | return 0; | |
2355 | } | |
2356 | ||
2357 | int kvm_device_pci_deassign(KVMState *s, uint32_t dev_id) | |
2358 | { | |
2359 | struct kvm_assigned_pci_dev dev_data = { | |
2360 | .assigned_dev_id = dev_id, | |
2361 | }; | |
2362 | ||
2363 | return kvm_vm_ioctl(s, KVM_DEASSIGN_PCI_DEVICE, &dev_data); | |
2364 | } | |
2365 | ||
2366 | static int kvm_assign_irq_internal(KVMState *s, uint32_t dev_id, | |
2367 | uint32_t irq_type, uint32_t guest_irq) | |
2368 | { | |
2369 | struct kvm_assigned_irq assigned_irq = { | |
2370 | .assigned_dev_id = dev_id, | |
2371 | .guest_irq = guest_irq, | |
2372 | .flags = irq_type, | |
2373 | }; | |
2374 | ||
2375 | if (kvm_check_extension(s, KVM_CAP_ASSIGN_DEV_IRQ)) { | |
2376 | return kvm_vm_ioctl(s, KVM_ASSIGN_DEV_IRQ, &assigned_irq); | |
2377 | } else { | |
2378 | return kvm_vm_ioctl(s, KVM_ASSIGN_IRQ, &assigned_irq); | |
2379 | } | |
2380 | } | |
2381 | ||
2382 | int kvm_device_intx_assign(KVMState *s, uint32_t dev_id, bool use_host_msi, | |
2383 | uint32_t guest_irq) | |
2384 | { | |
2385 | uint32_t irq_type = KVM_DEV_IRQ_GUEST_INTX | | |
2386 | (use_host_msi ? KVM_DEV_IRQ_HOST_MSI : KVM_DEV_IRQ_HOST_INTX); | |
2387 | ||
2388 | return kvm_assign_irq_internal(s, dev_id, irq_type, guest_irq); | |
2389 | } | |
2390 | ||
2391 | int kvm_device_intx_set_mask(KVMState *s, uint32_t dev_id, bool masked) | |
2392 | { | |
2393 | struct kvm_assigned_pci_dev dev_data = { | |
2394 | .assigned_dev_id = dev_id, | |
2395 | .flags = masked ? KVM_DEV_ASSIGN_MASK_INTX : 0, | |
2396 | }; | |
2397 | ||
2398 | return kvm_vm_ioctl(s, KVM_ASSIGN_SET_INTX_MASK, &dev_data); | |
2399 | } | |
2400 | ||
2401 | static int kvm_deassign_irq_internal(KVMState *s, uint32_t dev_id, | |
2402 | uint32_t type) | |
2403 | { | |
2404 | struct kvm_assigned_irq assigned_irq = { | |
2405 | .assigned_dev_id = dev_id, | |
2406 | .flags = type, | |
2407 | }; | |
2408 | ||
2409 | return kvm_vm_ioctl(s, KVM_DEASSIGN_DEV_IRQ, &assigned_irq); | |
2410 | } | |
2411 | ||
2412 | int kvm_device_intx_deassign(KVMState *s, uint32_t dev_id, bool use_host_msi) | |
2413 | { | |
2414 | return kvm_deassign_irq_internal(s, dev_id, KVM_DEV_IRQ_GUEST_INTX | | |
2415 | (use_host_msi ? KVM_DEV_IRQ_HOST_MSI : KVM_DEV_IRQ_HOST_INTX)); | |
2416 | } | |
2417 | ||
2418 | int kvm_device_msi_assign(KVMState *s, uint32_t dev_id, int virq) | |
2419 | { | |
2420 | return kvm_assign_irq_internal(s, dev_id, KVM_DEV_IRQ_HOST_MSI | | |
2421 | KVM_DEV_IRQ_GUEST_MSI, virq); | |
2422 | } | |
2423 | ||
2424 | int kvm_device_msi_deassign(KVMState *s, uint32_t dev_id) | |
2425 | { | |
2426 | return kvm_deassign_irq_internal(s, dev_id, KVM_DEV_IRQ_GUEST_MSI | | |
2427 | KVM_DEV_IRQ_HOST_MSI); | |
2428 | } | |
2429 | ||
2430 | bool kvm_device_msix_supported(KVMState *s) | |
2431 | { | |
2432 | /* The kernel lacks a corresponding KVM_CAP, so we probe by calling | |
2433 | * KVM_ASSIGN_SET_MSIX_NR with an invalid parameter. */ | |
2434 | return kvm_vm_ioctl(s, KVM_ASSIGN_SET_MSIX_NR, NULL) == -EFAULT; | |
2435 | } | |
2436 | ||
2437 | int kvm_device_msix_init_vectors(KVMState *s, uint32_t dev_id, | |
2438 | uint32_t nr_vectors) | |
2439 | { | |
2440 | struct kvm_assigned_msix_nr msix_nr = { | |
2441 | .assigned_dev_id = dev_id, | |
2442 | .entry_nr = nr_vectors, | |
2443 | }; | |
2444 | ||
2445 | return kvm_vm_ioctl(s, KVM_ASSIGN_SET_MSIX_NR, &msix_nr); | |
2446 | } | |
2447 | ||
2448 | int kvm_device_msix_set_vector(KVMState *s, uint32_t dev_id, uint32_t vector, | |
2449 | int virq) | |
2450 | { | |
2451 | struct kvm_assigned_msix_entry msix_entry = { | |
2452 | .assigned_dev_id = dev_id, | |
2453 | .gsi = virq, | |
2454 | .entry = vector, | |
2455 | }; | |
2456 | ||
2457 | return kvm_vm_ioctl(s, KVM_ASSIGN_SET_MSIX_ENTRY, &msix_entry); | |
2458 | } | |
2459 | ||
2460 | int kvm_device_msix_assign(KVMState *s, uint32_t dev_id) | |
2461 | { | |
2462 | return kvm_assign_irq_internal(s, dev_id, KVM_DEV_IRQ_HOST_MSIX | | |
2463 | KVM_DEV_IRQ_GUEST_MSIX, 0); | |
2464 | } | |
2465 | ||
2466 | int kvm_device_msix_deassign(KVMState *s, uint32_t dev_id) | |
2467 | { | |
2468 | return kvm_deassign_irq_internal(s, dev_id, KVM_DEV_IRQ_GUEST_MSIX | | |
2469 | KVM_DEV_IRQ_HOST_MSIX); | |
2470 | } |