]> git.proxmox.com Git - qemu.git/blame - target-ppc/helper_regs.h
rng-egd: remove redundant free
[qemu.git] / target-ppc / helper_regs.h
CommitLineData
0411a972
JM
1/*
2 * PowerPC emulation special registers manipulation helpers for qemu.
3 *
4 * Copyright (c) 2003-2007 Jocelyn Mayer
5 *
6 * This library is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU Lesser General Public
8 * License as published by the Free Software Foundation; either
9 * version 2 of the License, or (at your option) any later version.
10 *
11 * This library is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
14 * Lesser General Public License for more details.
15 *
16 * You should have received a copy of the GNU Lesser General Public
8167ee88 17 * License along with this library; if not, see <http://www.gnu.org/licenses/>.
0411a972
JM
18 */
19
20#if !defined(__HELPER_REGS_H__)
21#define __HELPER_REGS_H__
22
0411a972 23/* Swap temporary saved registers with GPRs */
636aa200 24static inline void hreg_swap_gpr_tgpr(CPUPPCState *env)
0411a972 25{
bd7d9a6d 26 target_ulong tmp;
0411a972
JM
27
28 tmp = env->gpr[0];
29 env->gpr[0] = env->tgpr[0];
30 env->tgpr[0] = tmp;
31 tmp = env->gpr[1];
32 env->gpr[1] = env->tgpr[1];
33 env->tgpr[1] = tmp;
34 tmp = env->gpr[2];
35 env->gpr[2] = env->tgpr[2];
36 env->tgpr[2] = tmp;
37 tmp = env->gpr[3];
38 env->gpr[3] = env->tgpr[3];
39 env->tgpr[3] = tmp;
40}
41
636aa200 42static inline void hreg_compute_mem_idx(CPUPPCState *env)
056401ea 43{
056401ea 44 /* Precompute MMU index */
a4f30719 45 if (msr_pr == 0 && msr_hv != 0) {
056401ea 46 env->mmu_idx = 2;
a4f30719 47 } else {
056401ea 48 env->mmu_idx = 1 - msr_pr;
a4f30719 49 }
056401ea
JM
50}
51
636aa200 52static inline void hreg_compute_hflags(CPUPPCState *env)
0411a972
JM
53{
54 target_ulong hflags_mask;
55
56 /* We 'forget' FE0 & FE1: we'll never generate imprecise exceptions */
57 hflags_mask = (1 << MSR_VR) | (1 << MSR_AP) | (1 << MSR_SA) |
58 (1 << MSR_PR) | (1 << MSR_FP) | (1 << MSR_SE) | (1 << MSR_BE) |
59 (1 << MSR_LE);
a4f30719 60 hflags_mask |= (1ULL << MSR_CM) | (1ULL << MSR_SF) | MSR_HVB;
056401ea 61 hreg_compute_mem_idx(env);
0411a972 62 env->hflags = env->msr & hflags_mask;
056401ea
JM
63 /* Merge with hflags coming from other registers */
64 env->hflags |= env->hflags_nmsr;
0411a972
JM
65}
66
636aa200
BS
67static inline int hreg_store_msr(CPUPPCState *env, target_ulong value,
68 int alter_hv)
0411a972 69{
2f462816 70 int excp;
259186a7
AF
71#if !defined(CONFIG_USER_ONLY)
72 CPUState *cs = CPU(ppc_env_get_cpu(env));
73#endif
0411a972
JM
74
75 excp = 0;
76 value &= env->msr_mask;
259186a7 77#if !defined(CONFIG_USER_ONLY)
a4f30719
JM
78 if (!alter_hv) {
79 /* mtmsr cannot alter the hypervisor state */
80 value &= ~MSR_HVB;
81 value |= env->msr & MSR_HVB;
82 }
0411a972
JM
83 if (((value >> MSR_IR) & 1) != msr_ir ||
84 ((value >> MSR_DR) & 1) != msr_dr) {
85 /* Flush all tlb when changing translation mode */
86 tlb_flush(env, 1);
87 excp = POWERPC_EXCP_NONE;
259186a7 88 cs->interrupt_request |= CPU_INTERRUPT_EXITTB;
0411a972
JM
89 }
90 if (unlikely((env->flags & POWERPC_FLAG_TGPR) &&
91 ((value ^ env->msr) & (1 << MSR_TGPR)))) {
92 /* Swap temporary saved registers with GPRs */
93 hreg_swap_gpr_tgpr(env);
94 }
95 if (unlikely((value >> MSR_EP) & 1) != msr_ep) {
96 /* Change the exception prefix on PowerPC 601 */
97 env->excp_prefix = ((value >> MSR_EP) & 1) * 0xFFF00000;
98 }
99#endif
100 env->msr = value;
101 hreg_compute_hflags(env);
259186a7 102#if !defined(CONFIG_USER_ONLY)
0411a972 103 if (unlikely(msr_pow == 1)) {
2f462816 104 if ((*env->check_pow)(env)) {
259186a7 105 cs->halted = 1;
0411a972
JM
106 excp = EXCP_HALTED;
107 }
108 }
109#endif
110
111 return excp;
112}
113
114#endif /* !defined(__HELPER_REGS_H__) */