]> git.proxmox.com Git - qemu.git/blame - target-sparc/cpu.h
linux-user: Move cpu_clone_regs() and cpu_set_tls() into linux-user
[qemu.git] / target-sparc / cpu.h
CommitLineData
7a3f1944
FB
1#ifndef CPU_SPARC_H
2#define CPU_SPARC_H
3
af7bf89b 4#include "config.h"
047b39e4 5#include "qemu-common.h"
1de7afc9 6#include "qemu/bswap.h"
af7bf89b
FB
7
8#if !defined(TARGET_SPARC64)
3cf1e035 9#define TARGET_LONG_BITS 32
30038fd8 10#define TARGET_DPREGS 16
83469015 11#define TARGET_PAGE_BITS 12 /* 4k */
058ed88c
RH
12#define TARGET_PHYS_ADDR_SPACE_BITS 36
13#define TARGET_VIRT_ADDR_SPACE_BITS 32
14#else
15#define TARGET_LONG_BITS 64
30038fd8 16#define TARGET_DPREGS 32
058ed88c 17#define TARGET_PAGE_BITS 13 /* 8k */
52705890
RH
18#define TARGET_PHYS_ADDR_SPACE_BITS 41
19# ifdef TARGET_ABI32
20# define TARGET_VIRT_ADDR_SPACE_BITS 32
21# else
22# define TARGET_VIRT_ADDR_SPACE_BITS 44
23# endif
af7bf89b 24#endif
3cf1e035 25
9349b4f9 26#define CPUArchState struct CPUSPARCState
c2764719 27
022c62cb 28#include "exec/cpu-defs.h"
7a3f1944 29
6b4c305c 30#include "fpu/softfloat.h"
7a0e1f41 31
1fddef4b
FB
32#define TARGET_HAS_ICE 1
33
9042c0e2 34#if !defined(TARGET_SPARC64)
0f8a249a 35#define ELF_MACHINE EM_SPARC
9042c0e2 36#else
0f8a249a 37#define ELF_MACHINE EM_SPARCV9
9042c0e2
TS
38#endif
39
7a3f1944
FB
40/*#define EXCP_INTERRUPT 0x100*/
41
cf495bcf 42/* trap definitions */
3475187d 43#ifndef TARGET_SPARC64
878d3096 44#define TT_TFAULT 0x01
cf495bcf 45#define TT_ILL_INSN 0x02
e8af50a3 46#define TT_PRIV_INSN 0x03
e80cfcfc 47#define TT_NFPU_INSN 0x04
cf495bcf 48#define TT_WIN_OVF 0x05
5fafdf24 49#define TT_WIN_UNF 0x06
d2889a3e 50#define TT_UNALIGNED 0x07
e8af50a3 51#define TT_FP_EXCP 0x08
878d3096 52#define TT_DFAULT 0x09
e32f879d 53#define TT_TOVF 0x0a
878d3096 54#define TT_EXTINT 0x10
1b2e93c1 55#define TT_CODE_ACCESS 0x21
64a88d5d 56#define TT_UNIMP_FLUSH 0x25
b4f0a316 57#define TT_DATA_ACCESS 0x29
cf495bcf 58#define TT_DIV_ZERO 0x2a
fcc72045 59#define TT_NCP_INSN 0x24
cf495bcf 60#define TT_TRAP 0x80
3475187d 61#else
8194f35a 62#define TT_POWER_ON_RESET 0x01
3475187d 63#define TT_TFAULT 0x08
1b2e93c1 64#define TT_CODE_ACCESS 0x0a
3475187d 65#define TT_ILL_INSN 0x10
64a88d5d 66#define TT_UNIMP_FLUSH TT_ILL_INSN
3475187d
FB
67#define TT_PRIV_INSN 0x11
68#define TT_NFPU_INSN 0x20
69#define TT_FP_EXCP 0x21
e32f879d 70#define TT_TOVF 0x23
3475187d
FB
71#define TT_CLRWIN 0x24
72#define TT_DIV_ZERO 0x28
73#define TT_DFAULT 0x30
b4f0a316 74#define TT_DATA_ACCESS 0x32
d2889a3e 75#define TT_UNALIGNED 0x34
83469015 76#define TT_PRIV_ACT 0x37
3475187d 77#define TT_EXTINT 0x40
74b9decc 78#define TT_IVEC 0x60
e19e4efe
BS
79#define TT_TMISS 0x64
80#define TT_DMISS 0x68
74b9decc 81#define TT_DPROT 0x6c
3475187d
FB
82#define TT_SPILL 0x80
83#define TT_FILL 0xc0
88c8e03f 84#define TT_WOTHER (1 << 5)
3475187d
FB
85#define TT_TRAP 0x100
86#endif
7a3f1944 87
4b8b8b76
BS
88#define PSR_NEG_SHIFT 23
89#define PSR_NEG (1 << PSR_NEG_SHIFT)
90#define PSR_ZERO_SHIFT 22
91#define PSR_ZERO (1 << PSR_ZERO_SHIFT)
92#define PSR_OVF_SHIFT 21
93#define PSR_OVF (1 << PSR_OVF_SHIFT)
94#define PSR_CARRY_SHIFT 20
95#define PSR_CARRY (1 << PSR_CARRY_SHIFT)
e8af50a3 96#define PSR_ICC (PSR_NEG|PSR_ZERO|PSR_OVF|PSR_CARRY)
2aae2b8e 97#if !defined(TARGET_SPARC64)
e80cfcfc
FB
98#define PSR_EF (1<<12)
99#define PSR_PIL 0xf00
e8af50a3
FB
100#define PSR_S (1<<7)
101#define PSR_PS (1<<6)
102#define PSR_ET (1<<5)
103#define PSR_CWP 0x1f
2aae2b8e 104#endif
e8af50a3 105
8393617c
BS
106#define CC_SRC (env->cc_src)
107#define CC_SRC2 (env->cc_src2)
108#define CC_DST (env->cc_dst)
109#define CC_OP (env->cc_op)
110
111enum {
112 CC_OP_DYNAMIC, /* must use dynamic code to get cc_op */
113 CC_OP_FLAGS, /* all cc are back in status register */
114 CC_OP_DIV, /* modify N, Z and V, C = 0*/
115 CC_OP_ADD, /* modify all flags, CC_DST = res, CC_SRC = src1 */
116 CC_OP_ADDX, /* modify all flags, CC_DST = res, CC_SRC = src1 */
117 CC_OP_TADD, /* modify all flags, CC_DST = res, CC_SRC = src1 */
118 CC_OP_TADDTV, /* modify all flags except V, CC_DST = res, CC_SRC = src1 */
119 CC_OP_SUB, /* modify all flags, CC_DST = res, CC_SRC = src1 */
120 CC_OP_SUBX, /* modify all flags, CC_DST = res, CC_SRC = src1 */
121 CC_OP_TSUB, /* modify all flags, CC_DST = res, CC_SRC = src1 */
122 CC_OP_TSUBTV, /* modify all flags except V, CC_DST = res, CC_SRC = src1 */
123 CC_OP_LOGIC, /* modify N and Z, C = V = 0, CC_DST = res */
124 CC_OP_NB,
125};
126
e8af50a3
FB
127/* Trap base register */
128#define TBR_BASE_MASK 0xfffff000
129
3475187d 130#if defined(TARGET_SPARC64)
5210977a
IK
131#define PS_TCT (1<<12) /* UA2007, impl.dep. trap on control transfer */
132#define PS_IG (1<<11) /* v9, zero on UA2007 */
133#define PS_MG (1<<10) /* v9, zero on UA2007 */
134#define PS_CLE (1<<9) /* UA2007 */
135#define PS_TLE (1<<8) /* UA2007 */
6ef905f6 136#define PS_RMO (1<<7)
5210977a
IK
137#define PS_RED (1<<5) /* v9, zero on UA2007 */
138#define PS_PEF (1<<4) /* enable fpu */
139#define PS_AM (1<<3) /* address mask */
3475187d
FB
140#define PS_PRIV (1<<2)
141#define PS_IE (1<<1)
5210977a 142#define PS_AG (1<<0) /* v9, zero on UA2007 */
a80dde08
FB
143
144#define FPRS_FEF (1<<2)
6f27aba6
BS
145
146#define HS_PRIV (1<<2)
3475187d
FB
147#endif
148
e8af50a3 149/* Fcc */
ba6a9d8c
BS
150#define FSR_RD1 (1ULL << 31)
151#define FSR_RD0 (1ULL << 30)
e8af50a3
FB
152#define FSR_RD_MASK (FSR_RD1 | FSR_RD0)
153#define FSR_RD_NEAREST 0
154#define FSR_RD_ZERO FSR_RD0
155#define FSR_RD_POS FSR_RD1
156#define FSR_RD_NEG (FSR_RD1 | FSR_RD0)
157
ba6a9d8c
BS
158#define FSR_NVM (1ULL << 27)
159#define FSR_OFM (1ULL << 26)
160#define FSR_UFM (1ULL << 25)
161#define FSR_DZM (1ULL << 24)
162#define FSR_NXM (1ULL << 23)
e8af50a3
FB
163#define FSR_TEM_MASK (FSR_NVM | FSR_OFM | FSR_UFM | FSR_DZM | FSR_NXM)
164
ba6a9d8c
BS
165#define FSR_NVA (1ULL << 9)
166#define FSR_OFA (1ULL << 8)
167#define FSR_UFA (1ULL << 7)
168#define FSR_DZA (1ULL << 6)
169#define FSR_NXA (1ULL << 5)
e8af50a3
FB
170#define FSR_AEXC_MASK (FSR_NVA | FSR_OFA | FSR_UFA | FSR_DZA | FSR_NXA)
171
ba6a9d8c
BS
172#define FSR_NVC (1ULL << 4)
173#define FSR_OFC (1ULL << 3)
174#define FSR_UFC (1ULL << 2)
175#define FSR_DZC (1ULL << 1)
176#define FSR_NXC (1ULL << 0)
e8af50a3
FB
177#define FSR_CEXC_MASK (FSR_NVC | FSR_OFC | FSR_UFC | FSR_DZC | FSR_NXC)
178
ba6a9d8c
BS
179#define FSR_FTT2 (1ULL << 16)
180#define FSR_FTT1 (1ULL << 15)
181#define FSR_FTT0 (1ULL << 14)
47ad35f1
BS
182//gcc warns about constant overflow for ~FSR_FTT_MASK
183//#define FSR_FTT_MASK (FSR_FTT2 | FSR_FTT1 | FSR_FTT0)
184#ifdef TARGET_SPARC64
185#define FSR_FTT_NMASK 0xfffffffffffe3fffULL
186#define FSR_FTT_CEXC_NMASK 0xfffffffffffe3fe0ULL
3a3b925d
BS
187#define FSR_LDFSR_OLDMASK 0x0000003f000fc000ULL
188#define FSR_LDXFSR_MASK 0x0000003fcfc00fffULL
189#define FSR_LDXFSR_OLDMASK 0x00000000000fc000ULL
47ad35f1
BS
190#else
191#define FSR_FTT_NMASK 0xfffe3fffULL
192#define FSR_FTT_CEXC_NMASK 0xfffe3fe0ULL
3a3b925d 193#define FSR_LDFSR_OLDMASK 0x000fc000ULL
47ad35f1 194#endif
3a3b925d 195#define FSR_LDFSR_MASK 0xcfc00fffULL
ba6a9d8c
BS
196#define FSR_FTT_IEEE_EXCP (1ULL << 14)
197#define FSR_FTT_UNIMPFPOP (3ULL << 14)
198#define FSR_FTT_SEQ_ERROR (4ULL << 14)
199#define FSR_FTT_INVAL_FPR (6ULL << 14)
e8af50a3 200
4b8b8b76 201#define FSR_FCC1_SHIFT 11
ba6a9d8c 202#define FSR_FCC1 (1ULL << FSR_FCC1_SHIFT)
4b8b8b76 203#define FSR_FCC0_SHIFT 10
ba6a9d8c 204#define FSR_FCC0 (1ULL << FSR_FCC0_SHIFT)
e8af50a3
FB
205
206/* MMU */
0f8a249a
BS
207#define MMU_E (1<<0)
208#define MMU_NF (1<<1)
e8af50a3
FB
209
210#define PTE_ENTRYTYPE_MASK 3
211#define PTE_ACCESS_MASK 0x1c
212#define PTE_ACCESS_SHIFT 2
8d5f07fa 213#define PTE_PPN_SHIFT 7
e8af50a3
FB
214#define PTE_ADDR_MASK 0xffffff00
215
0f8a249a
BS
216#define PG_ACCESSED_BIT 5
217#define PG_MODIFIED_BIT 6
e8af50a3
FB
218#define PG_CACHE_BIT 7
219
220#define PG_ACCESSED_MASK (1 << PG_ACCESSED_BIT)
221#define PG_MODIFIED_MASK (1 << PG_MODIFIED_BIT)
222#define PG_CACHE_MASK (1 << PG_CACHE_BIT)
223
1a14026e
BS
224/* 3 <= NWINDOWS <= 32. */
225#define MIN_NWINDOWS 3
226#define MAX_NWINDOWS 32
cf495bcf 227
6f27aba6 228#if !defined(TARGET_SPARC64)
6ebbf390 229#define NB_MMU_MODES 2
6f27aba6 230#else
2065061e 231#define NB_MMU_MODES 6
375ee38b
BS
232typedef struct trap_state {
233 uint64_t tpc;
234 uint64_t tnpc;
235 uint64_t tstate;
236 uint32_t tt;
237} trap_state;
6f27aba6 238#endif
6ebbf390 239
5578ceab
BS
240typedef struct sparc_def_t {
241 const char *name;
242 target_ulong iu_version;
243 uint32_t fpu_version;
244 uint32_t mmu_version;
245 uint32_t mmu_bm;
246 uint32_t mmu_ctpr_mask;
247 uint32_t mmu_cxr_mask;
248 uint32_t mmu_sfsr_mask;
249 uint32_t mmu_trcr_mask;
963262de 250 uint32_t mxcc_version;
5578ceab
BS
251 uint32_t features;
252 uint32_t nwindows;
253 uint32_t maxtl;
254} sparc_def_t;
255
b04d9890
FC
256#define CPU_FEATURE_FLOAT (1 << 0)
257#define CPU_FEATURE_FLOAT128 (1 << 1)
258#define CPU_FEATURE_SWAP (1 << 2)
259#define CPU_FEATURE_MUL (1 << 3)
260#define CPU_FEATURE_DIV (1 << 4)
261#define CPU_FEATURE_FLUSH (1 << 5)
262#define CPU_FEATURE_FSQRT (1 << 6)
263#define CPU_FEATURE_FMUL (1 << 7)
264#define CPU_FEATURE_VIS1 (1 << 8)
265#define CPU_FEATURE_VIS2 (1 << 9)
266#define CPU_FEATURE_FSMULD (1 << 10)
267#define CPU_FEATURE_HYPV (1 << 11)
268#define CPU_FEATURE_CMT (1 << 12)
269#define CPU_FEATURE_GL (1 << 13)
270#define CPU_FEATURE_TA0_SHUTDOWN (1 << 14) /* Shutdown on "ta 0x0" */
4a2ba232 271#define CPU_FEATURE_ASR17 (1 << 15)
60f356e8 272#define CPU_FEATURE_CACHE_CTRL (1 << 16)
d1c36ba7 273#define CPU_FEATURE_POWERDOWN (1 << 17)
60f356e8 274
5578ceab
BS
275#ifndef TARGET_SPARC64
276#define CPU_DEFAULT_FEATURES (CPU_FEATURE_FLOAT | CPU_FEATURE_SWAP | \
277 CPU_FEATURE_MUL | CPU_FEATURE_DIV | \
278 CPU_FEATURE_FLUSH | CPU_FEATURE_FSQRT | \
279 CPU_FEATURE_FMUL | CPU_FEATURE_FSMULD)
280#else
281#define CPU_DEFAULT_FEATURES (CPU_FEATURE_FLOAT | CPU_FEATURE_SWAP | \
282 CPU_FEATURE_MUL | CPU_FEATURE_DIV | \
283 CPU_FEATURE_FLUSH | CPU_FEATURE_FSQRT | \
284 CPU_FEATURE_FMUL | CPU_FEATURE_VIS1 | \
285 CPU_FEATURE_VIS2 | CPU_FEATURE_FSMULD)
286enum {
287 mmu_us_12, // Ultrasparc < III (64 entry TLB)
288 mmu_us_3, // Ultrasparc III (512 entry TLB)
289 mmu_us_4, // Ultrasparc IV (several TLBs, 32 and 256MB pages)
290 mmu_sun4v, // T1, T2
291};
292#endif
293
f707726e 294#define TTE_VALID_BIT (1ULL << 63)
d1afc48b 295#define TTE_NFO_BIT (1ULL << 60)
f707726e
IK
296#define TTE_USED_BIT (1ULL << 41)
297#define TTE_LOCKED_BIT (1ULL << 6)
d1afc48b 298#define TTE_SIDEEFFECT_BIT (1ULL << 3)
06e12b65
TS
299#define TTE_PRIV_BIT (1ULL << 2)
300#define TTE_W_OK_BIT (1ULL << 1)
2a90358f 301#define TTE_GLOBAL_BIT (1ULL << 0)
f707726e
IK
302
303#define TTE_IS_VALID(tte) ((tte) & TTE_VALID_BIT)
d1afc48b 304#define TTE_IS_NFO(tte) ((tte) & TTE_NFO_BIT)
f707726e
IK
305#define TTE_IS_USED(tte) ((tte) & TTE_USED_BIT)
306#define TTE_IS_LOCKED(tte) ((tte) & TTE_LOCKED_BIT)
d1afc48b 307#define TTE_IS_SIDEEFFECT(tte) ((tte) & TTE_SIDEEFFECT_BIT)
06e12b65
TS
308#define TTE_IS_PRIV(tte) ((tte) & TTE_PRIV_BIT)
309#define TTE_IS_W_OK(tte) ((tte) & TTE_W_OK_BIT)
2a90358f 310#define TTE_IS_GLOBAL(tte) ((tte) & TTE_GLOBAL_BIT)
f707726e
IK
311
312#define TTE_SET_USED(tte) ((tte) |= TTE_USED_BIT)
313#define TTE_SET_UNUSED(tte) ((tte) &= ~TTE_USED_BIT)
314
06e12b65
TS
315#define TTE_PGSIZE(tte) (((tte) >> 61) & 3ULL)
316#define TTE_PA(tte) ((tte) & 0x1ffffffe000ULL)
317
ccc76c24
TS
318#define SFSR_NF_BIT (1ULL << 24) /* JPS1 NoFault */
319#define SFSR_TM_BIT (1ULL << 15) /* JPS1 TLB Miss */
320#define SFSR_FT_VA_IMMU_BIT (1ULL << 13) /* USIIi VA out of range (IMMU) */
321#define SFSR_FT_VA_DMMU_BIT (1ULL << 12) /* USIIi VA out of range (DMMU) */
322#define SFSR_FT_NFO_BIT (1ULL << 11) /* NFO page access */
323#define SFSR_FT_ILL_BIT (1ULL << 10) /* illegal LDA/STA ASI */
324#define SFSR_FT_ATOMIC_BIT (1ULL << 9) /* atomic op on noncacheable area */
325#define SFSR_FT_NF_E_BIT (1ULL << 8) /* NF access on side effect area */
326#define SFSR_FT_PRIV_BIT (1ULL << 7) /* privilege violation */
327#define SFSR_PR_BIT (1ULL << 3) /* privilege mode */
328#define SFSR_WRITE_BIT (1ULL << 2) /* write access mode */
329#define SFSR_OW_BIT (1ULL << 1) /* status overwritten */
330#define SFSR_VALID_BIT (1ULL << 0) /* status valid */
331
332#define SFSR_ASI_SHIFT 16 /* 23:16 ASI value */
333#define SFSR_ASI_MASK (0xffULL << SFSR_ASI_SHIFT)
334#define SFSR_CT_PRIMARY (0ULL << 4) /* 5:4 context type */
335#define SFSR_CT_SECONDARY (1ULL << 4)
336#define SFSR_CT_NUCLEUS (2ULL << 4)
337#define SFSR_CT_NOTRANS (3ULL << 4)
338#define SFSR_CT_MASK (3ULL << 4)
339
79227036
BS
340/* Leon3 cache control */
341
342/* Cache control: emulate the behavior of cache control registers but without
343 any effect on the emulated */
344
345#define CACHE_STATE_MASK 0x3
346#define CACHE_DISABLED 0x0
347#define CACHE_FROZEN 0x1
348#define CACHE_ENABLED 0x3
349
350/* Cache Control register fields */
351
352#define CACHE_CTRL_IF (1 << 4) /* Instruction Cache Freeze on Interrupt */
353#define CACHE_CTRL_DF (1 << 5) /* Data Cache Freeze on Interrupt */
354#define CACHE_CTRL_DP (1 << 14) /* Data cache flush pending */
355#define CACHE_CTRL_IP (1 << 15) /* Instruction cache flush pending */
356#define CACHE_CTRL_IB (1 << 16) /* Instruction burst fetch */
357#define CACHE_CTRL_FI (1 << 21) /* Flush Instruction cache (Write only) */
358#define CACHE_CTRL_FD (1 << 22) /* Flush Data cache (Write only) */
359#define CACHE_CTRL_DS (1 << 23) /* Data cache snoop enable */
360
6e8e7d4c
IK
361typedef struct SparcTLBEntry {
362 uint64_t tag;
363 uint64_t tte;
364} SparcTLBEntry;
365
8f4efc55
IK
366struct CPUTimer
367{
368 const char *name;
369 uint32_t frequency;
370 uint32_t disabled;
371 uint64_t disabled_mask;
372 int64_t clock_offset;
373 struct QEMUTimer *qtimer;
374};
375
376typedef struct CPUTimer CPUTimer;
377
378struct QEMUFile;
379void cpu_put_timer(struct QEMUFile *f, CPUTimer *s);
380void cpu_get_timer(struct QEMUFile *f, CPUTimer *s);
381
cb159821
AF
382typedef struct CPUSPARCState CPUSPARCState;
383
384struct CPUSPARCState {
af7bf89b
FB
385 target_ulong gregs[8]; /* general registers */
386 target_ulong *regwptr; /* pointer to current register window */
af7bf89b
FB
387 target_ulong pc; /* program counter */
388 target_ulong npc; /* next program counter */
389 target_ulong y; /* multiply/divide register */
dc99a3f2
BS
390
391 /* emulator internal flags handling */
d9bdab86 392 target_ulong cc_src, cc_src2;
dc99a3f2 393 target_ulong cc_dst;
8393617c 394 uint32_t cc_op;
dc99a3f2 395
7c60cc4b
FB
396 target_ulong cond; /* conditional branch result (XXX: save it in a
397 temporary register when possible) */
398
cf495bcf 399 uint32_t psr; /* processor state register */
3475187d 400 target_ulong fsr; /* FPU state register */
30038fd8 401 CPU_DoubleU fpr[TARGET_DPREGS]; /* floating point registers */
cf495bcf
FB
402 uint32_t cwp; /* index of current register window (extracted
403 from PSR) */
5210977a 404#if !defined(TARGET_SPARC64) || defined(TARGET_ABI32)
cf495bcf 405 uint32_t wim; /* window invalid mask */
5210977a 406#endif
3475187d 407 target_ulong tbr; /* trap base register */
2aae2b8e 408#if !defined(TARGET_SPARC64)
e8af50a3
FB
409 int psrs; /* supervisor mode (extracted from PSR) */
410 int psrps; /* previous supervisor mode */
411 int psret; /* enable traps */
5210977a 412#endif
327ac2e7
BS
413 uint32_t psrpil; /* interrupt blocking level */
414 uint32_t pil_in; /* incoming interrupt level bitmap */
2aae2b8e 415#if !defined(TARGET_SPARC64)
e80cfcfc 416 int psref; /* enable fpu */
2aae2b8e 417#endif
cf495bcf 418 int interrupt_index;
cf495bcf 419 /* NOTE: we allow 8 more registers to handle wrapping */
1a14026e 420 target_ulong regbase[MAX_NWINDOWS * 16 + 8];
d720b93d 421
a316d335
FB
422 CPU_COMMON
423
89aaf60d
BS
424 target_ulong version;
425 uint32_t nwindows;
426
e8af50a3 427 /* MMU regs */
3475187d
FB
428#if defined(TARGET_SPARC64)
429 uint64_t lsu;
430#define DMMU_E 0x8
431#define IMMU_E 0x4
6e8e7d4c
IK
432 //typedef struct SparcMMU
433 union {
434 uint64_t immuregs[16];
435 struct {
436 uint64_t tsb_tag_target;
437 uint64_t unused_mmu_primary_context; // use DMMU
438 uint64_t unused_mmu_secondary_context; // use DMMU
439 uint64_t sfsr;
440 uint64_t sfar;
441 uint64_t tsb;
442 uint64_t tag_access;
443 } immu;
444 };
445 union {
446 uint64_t dmmuregs[16];
447 struct {
448 uint64_t tsb_tag_target;
449 uint64_t mmu_primary_context;
450 uint64_t mmu_secondary_context;
451 uint64_t sfsr;
452 uint64_t sfar;
453 uint64_t tsb;
454 uint64_t tag_access;
455 } dmmu;
456 };
457 SparcTLBEntry itlb[64];
458 SparcTLBEntry dtlb[64];
fb79ceb9 459 uint32_t mmu_version;
3475187d 460#else
3dd9a152 461 uint32_t mmuregs[32];
952a328f
BS
462 uint64_t mxccdata[4];
463 uint64_t mxccregs[8];
4d2c2b77
BS
464 uint32_t mmubpctrv, mmubpctrc, mmubpctrs;
465 uint64_t mmubpaction;
4017190e 466 uint64_t mmubpregs[4];
3ebf5aaf 467 uint64_t prom_addr;
3475187d 468#endif
e8af50a3 469 /* temporary float registers */
1f587329 470 float128 qt0, qt1;
7a0e1f41 471 float_status fp_status;
af7bf89b 472#if defined(TARGET_SPARC64)
c19148bd
BS
473#define MAXTL_MAX 8
474#define MAXTL_MASK (MAXTL_MAX - 1)
c19148bd 475 trap_state ts[MAXTL_MAX];
0f8a249a 476 uint32_t xcc; /* Extended integer condition codes */
3475187d
FB
477 uint32_t asi;
478 uint32_t pstate;
479 uint32_t tl;
c19148bd 480 uint32_t maxtl;
3475187d 481 uint32_t cansave, canrestore, otherwin, wstate, cleanwin;
83469015
FB
482 uint64_t agregs[8]; /* alternate general registers */
483 uint64_t bgregs[8]; /* backup for normal global registers */
484 uint64_t igregs[8]; /* interrupt general registers */
485 uint64_t mgregs[8]; /* mmu general registers */
3475187d 486 uint64_t fprs;
83469015 487 uint64_t tick_cmpr, stick_cmpr;
8f4efc55 488 CPUTimer *tick, *stick;
709f2c1b
IK
489#define TICK_NPT_MASK 0x8000000000000000ULL
490#define TICK_INT_DIS 0x8000000000000000ULL
725cb90b 491 uint64_t gsr;
e9ebed4d
BS
492 uint32_t gl; // UA2005
493 /* UA 2005 hyperprivileged registers */
c19148bd 494 uint64_t hpstate, htstate[MAXTL_MAX], hintp, htba, hver, hstick_cmpr, ssr;
8f4efc55 495 CPUTimer *hstick; // UA 2005
361dea40
BS
496 /* Interrupt vector registers */
497 uint64_t ivec_status;
498 uint64_t ivec_data[3];
9d926598 499 uint32_t softint;
8fa211e8
BS
500#define SOFTINT_TIMER 1
501#define SOFTINT_STIMER (1 << 16)
709f2c1b
IK
502#define SOFTINT_INTRMASK (0xFFFE)
503#define SOFTINT_REG_MASK (SOFTINT_STIMER|SOFTINT_INTRMASK|SOFTINT_TIMER)
3475187d 504#endif
5578ceab 505 sparc_def_t *def;
b04d9890
FC
506
507 void *irq_manager;
c5f9864e 508 void (*qemu_irq_ack)(CPUSPARCState *env, void *irq_manager, int intno);
b04d9890
FC
509
510 /* Leon3 cache control */
511 uint32_t cache_control;
cb159821 512};
64a88d5d 513
e59be77a
AF
514#include "cpu-qom.h"
515
5a834bb4 516#ifndef NO_CPU_IO_DEFS
ab3b491f 517/* cpu_init.c */
e59be77a 518SPARCCPU *cpu_sparc_init(const char *cpu_model);
91736d37 519void cpu_sparc_set_id(CPUSPARCState *env, unsigned int cpu);
047b39e4 520void sparc_cpu_list(FILE *f, fprintf_function cpu_fprintf);
163fa5ca 521/* mmu_helper.c */
48585ec5 522int cpu_sparc_handle_mmu_fault(CPUSPARCState *env1, target_ulong address, int rw,
97b348e7 523 int mmu_idx);
0b5c1ce8 524#define cpu_handle_mmu_fault cpu_sparc_handle_mmu_fault
48585ec5 525target_ulong mmu_probe(CPUSPARCState *env, target_ulong address, int mmulev);
c5f9864e 526void dump_mmu(FILE *f, fprintf_function cpu_fprintf, CPUSPARCState *env);
91736d37 527
44520db1 528#if !defined(TARGET_SPARC64) && !defined(CONFIG_USER_ONLY)
c5f9864e 529int target_memory_rw_debug(CPUSPARCState *env, target_ulong addr,
44520db1
FC
530 uint8_t *buf, int len, int is_write);
531#define TARGET_CPU_MEMORY_RW_DEBUG
532#endif
533
534
91736d37
BS
535/* translate.c */
536void gen_intermediate_code_init(CPUSPARCState *env);
537
538/* cpu-exec.c */
539int cpu_sparc_exec(CPUSPARCState *s);
7a3f1944 540
070af384 541/* win_helper.c */
c5f9864e
AF
542target_ulong cpu_get_psr(CPUSPARCState *env1);
543void cpu_put_psr(CPUSPARCState *env1, target_ulong val);
5a834bb4 544#ifdef TARGET_SPARC64
c5f9864e
AF
545target_ulong cpu_get_ccr(CPUSPARCState *env1);
546void cpu_put_ccr(CPUSPARCState *env1, target_ulong val);
547target_ulong cpu_get_cwp64(CPUSPARCState *env1);
548void cpu_put_cwp64(CPUSPARCState *env1, int cwp);
549void cpu_change_pstate(CPUSPARCState *env1, uint32_t new_pstate);
4c6aa085 550#endif
c5f9864e
AF
551int cpu_cwp_inc(CPUSPARCState *env1, int cwp);
552int cpu_cwp_dec(CPUSPARCState *env1, int cwp);
553void cpu_set_cwp(CPUSPARCState *env1, int new_cwp);
070af384 554
79227036 555/* int_helper.c */
c5f9864e 556void leon3_irq_manager(CPUSPARCState *env, void *irq_manager, int intno);
b04d9890 557
4c6aa085
BS
558/* sun4m.c, sun4u.c */
559void cpu_check_irqs(CPUSPARCState *env);
1a14026e 560
60f356e8
FC
561/* leon3.c */
562void leon3_irq_ack(void *irq_manager, int intno);
563
299b520c
IK
564#if defined (TARGET_SPARC64)
565
566static inline int compare_masked(uint64_t x, uint64_t y, uint64_t mask)
567{
568 return (x & mask) == (y & mask);
569}
570
571#define MMU_CONTEXT_BITS 13
572#define MMU_CONTEXT_MASK ((1 << MMU_CONTEXT_BITS) - 1)
573
574static inline int tlb_compare_context(const SparcTLBEntry *tlb,
575 uint64_t context)
576{
577 return compare_masked(context, tlb->tag, MMU_CONTEXT_MASK);
578}
579
0bbd4a0d 580#endif
3475187d
FB
581#endif
582
91736d37 583/* cpu-exec.c */
3c7b48b7 584#if !defined(CONFIG_USER_ONLY)
c658b94f
AF
585void sparc_cpu_unassigned_access(CPUState *cpu, hwaddr addr,
586 bool is_write, bool is_exec, int is_asi,
587 unsigned size);
b64b6436 588#if defined(TARGET_SPARC64)
a8170e5e 589hwaddr cpu_get_phys_page_nofault(CPUSPARCState *env, target_ulong addr,
2065061e 590 int mmu_idx);
fe8d8f0f 591#endif
3c7b48b7 592#endif
f0d5e471 593int cpu_sparc_signal_handler(int host_signum, void *pinfo, void *puc);
7a3f1944 594
e59be77a
AF
595#ifndef NO_CPU_IO_DEFS
596static inline CPUSPARCState *cpu_init(const char *cpu_model)
597{
598 SPARCCPU *cpu = cpu_sparc_init(cpu_model);
599 if (cpu == NULL) {
600 return NULL;
601 }
602 return &cpu->env;
603}
604#endif
605
9467d44c
TS
606#define cpu_exec cpu_sparc_exec
607#define cpu_gen_code cpu_sparc_gen_code
608#define cpu_signal_handler cpu_sparc_signal_handler
c732abe2 609#define cpu_list sparc_cpu_list
9467d44c 610
4d2c2b77 611#define CPU_SAVE_VERSION 7
b3c7724c 612
6ebbf390 613/* MMU modes definitions */
2aae2b8e
IK
614#if defined (TARGET_SPARC64)
615#define MMU_USER_IDX 0
6f27aba6 616#define MMU_MODE0_SUFFIX _user
2aae2b8e
IK
617#define MMU_USER_SECONDARY_IDX 1
618#define MMU_MODE1_SUFFIX _user_secondary
619#define MMU_KERNEL_IDX 2
620#define MMU_MODE2_SUFFIX _kernel
621#define MMU_KERNEL_SECONDARY_IDX 3
622#define MMU_MODE3_SUFFIX _kernel_secondary
623#define MMU_NUCLEUS_IDX 4
624#define MMU_MODE4_SUFFIX _nucleus
625#define MMU_HYPV_IDX 5
626#define MMU_MODE5_SUFFIX _hypv
627#else
9e31b9e2 628#define MMU_USER_IDX 0
2aae2b8e 629#define MMU_MODE0_SUFFIX _user
9e31b9e2 630#define MMU_KERNEL_IDX 1
2aae2b8e
IK
631#define MMU_MODE1_SUFFIX _kernel
632#endif
633
634#if defined (TARGET_SPARC64)
c5f9864e 635static inline int cpu_has_hypervisor(CPUSPARCState *env1)
2aae2b8e
IK
636{
637 return env1->def->features & CPU_FEATURE_HYPV;
638}
639
c5f9864e 640static inline int cpu_hypervisor_mode(CPUSPARCState *env1)
2aae2b8e
IK
641{
642 return cpu_has_hypervisor(env1) && (env1->hpstate & HS_PRIV);
643}
644
c5f9864e 645static inline int cpu_supervisor_mode(CPUSPARCState *env1)
2aae2b8e
IK
646{
647 return env1->pstate & PS_PRIV;
648}
2065061e 649#endif
9e31b9e2 650
c5f9864e 651static inline int cpu_mmu_index(CPUSPARCState *env1)
6ebbf390 652{
6f27aba6 653#if defined(CONFIG_USER_ONLY)
9e31b9e2 654 return MMU_USER_IDX;
6f27aba6 655#elif !defined(TARGET_SPARC64)
22548760 656 return env1->psrs;
6f27aba6 657#else
9fd1ae3a
IK
658 if (env1->tl > 0) {
659 return MMU_NUCLEUS_IDX;
660 } else if (cpu_hypervisor_mode(env1)) {
9e31b9e2 661 return MMU_HYPV_IDX;
2aae2b8e
IK
662 } else if (cpu_supervisor_mode(env1)) {
663 return MMU_KERNEL_IDX;
664 } else {
665 return MMU_USER_IDX;
666 }
6f27aba6
BS
667#endif
668}
669
c5f9864e 670static inline int cpu_interrupts_enabled(CPUSPARCState *env1)
2df6c2d0
IK
671{
672#if !defined (TARGET_SPARC64)
673 if (env1->psret != 0)
674 return 1;
675#else
676 if (env1->pstate & PS_IE)
677 return 1;
678#endif
679
680 return 0;
681}
682
c5f9864e 683static inline int cpu_pil_allowed(CPUSPARCState *env1, int pil)
d532b26c
IK
684{
685#if !defined(TARGET_SPARC64)
686 /* level 15 is non-maskable on sparc v8 */
687 return pil == 15 || pil > env1->psrpil;
688#else
689 return pil > env1->psrpil;
690#endif
691}
692
022c62cb 693#include "exec/cpu-all.h"
7a3f1944 694
f4b1a842
BS
695#ifdef TARGET_SPARC64
696/* sun4u.c */
8f4efc55
IK
697void cpu_tick_set_count(CPUTimer *timer, uint64_t count);
698uint64_t cpu_tick_get_count(CPUTimer *timer);
699void cpu_tick_set_limit(CPUTimer *timer, uint64_t limit);
c5f9864e 700trap_state* cpu_tsptr(CPUSPARCState* env);
f4b1a842
BS
701#endif
702
f838e2c5
BS
703#define TB_FLAG_FPU_ENABLED (1 << 4)
704#define TB_FLAG_AM_ENABLED (1 << 5)
705
c5f9864e 706static inline void cpu_get_tb_cpu_state(CPUSPARCState *env, target_ulong *pc,
6b917547
AL
707 target_ulong *cs_base, int *flags)
708{
709 *pc = env->pc;
710 *cs_base = env->npc;
711#ifdef TARGET_SPARC64
712 // AM . Combined FPU enable bits . PRIV . DMMU enabled . IMMU enabled
f838e2c5 713 *flags = (env->pstate & PS_PRIV) /* 2 */
9fd1ae3a
IK
714 | ((env->lsu & (DMMU_E | IMMU_E)) >> 2) /* 1, 0 */
715 | ((env->tl & 0xff) << 8)
716 | (env->dmmu.mmu_primary_context << 16); /* 16... */
f838e2c5
BS
717 if (env->pstate & PS_AM) {
718 *flags |= TB_FLAG_AM_ENABLED;
719 }
720 if ((env->def->features & CPU_FEATURE_FLOAT) && (env->pstate & PS_PEF)
721 && (env->fprs & FPRS_FEF)) {
722 *flags |= TB_FLAG_FPU_ENABLED;
723 }
6b917547
AL
724#else
725 // FPU enable . Supervisor
f838e2c5
BS
726 *flags = env->psrs;
727 if ((env->def->features & CPU_FEATURE_FLOAT) && env->psref) {
728 *flags |= TB_FLAG_FPU_ENABLED;
729 }
730#endif
731}
732
733static inline bool tb_fpu_enabled(int tb_flags)
734{
735#if defined(CONFIG_USER_ONLY)
736 return true;
737#else
738 return tb_flags & TB_FLAG_FPU_ENABLED;
739#endif
740}
741
742static inline bool tb_am_enabled(int tb_flags)
743{
744#ifndef TARGET_SPARC64
745 return false;
746#else
747 return tb_flags & TB_FLAG_AM_ENABLED;
6b917547
AL
748#endif
749}
750
3993c6bd 751static inline bool cpu_has_work(CPUState *cpu)
f081c76c 752{
259186a7
AF
753 SPARCCPU *sparc_cpu = SPARC_CPU(cpu);
754 CPUSPARCState *env1 = &sparc_cpu->env;
3993c6bd 755
259186a7 756 return (cpu->interrupt_request & CPU_INTERRUPT_HARD) &&
f081c76c
BS
757 cpu_interrupts_enabled(env1);
758}
759
022c62cb 760#include "exec/exec-all.h"
f081c76c 761
c5f9864e 762static inline void cpu_pc_from_tb(CPUSPARCState *env, TranslationBlock *tb)
f081c76c
BS
763{
764 env->pc = tb->pc;
765 env->npc = tb->cs_base;
766}
767
7a3f1944 768#endif