]> git.proxmox.com Git - qemu.git/blame - target-xtensa/cpu.h
Merge remote-tracking branch 'filippov/tags/20130729-xtensa' into staging
[qemu.git] / target-xtensa / cpu.h
CommitLineData
2328826b
MF
1/*
2 * Copyright (c) 2011, Max Filippov, Open Source and Linux Lab.
3 * All rights reserved.
4 *
5 * Redistribution and use in source and binary forms, with or without
6 * modification, are permitted provided that the following conditions are met:
7 * * Redistributions of source code must retain the above copyright
8 * notice, this list of conditions and the following disclaimer.
9 * * Redistributions in binary form must reproduce the above copyright
10 * notice, this list of conditions and the following disclaimer in the
11 * documentation and/or other materials provided with the distribution.
12 * * Neither the name of the Open Source and Linux Lab nor the
13 * names of its contributors may be used to endorse or promote products
14 * derived from this software without specific prior written permission.
15 *
16 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
17 * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
18 * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
19 * ARE DISCLAIMED. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY
20 * DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES
21 * (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES;
22 * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND
23 * ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
24 * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS
25 * SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
26 */
27
28#ifndef CPU_XTENSA_H
29#define CPU_XTENSA_H
30
31#define TARGET_LONG_BITS 32
32#define ELF_MACHINE EM_XTENSA
33
9349b4f9 34#define CPUArchState struct CPUXtensaState
2328826b
MF
35
36#include "config.h"
37#include "qemu-common.h"
022c62cb 38#include "exec/cpu-defs.h"
dd519cbe 39#include "fpu/softfloat.h"
2328826b
MF
40
41#define TARGET_HAS_ICE 1
42
43#define NB_MMU_MODES 4
44
45#define TARGET_PHYS_ADDR_SPACE_BITS 32
46#define TARGET_VIRT_ADDR_SPACE_BITS 32
47#define TARGET_PAGE_BITS 12
48
dedc5eae
MF
49enum {
50 /* Additional instructions */
51 XTENSA_OPTION_CODE_DENSITY,
52 XTENSA_OPTION_LOOP,
53 XTENSA_OPTION_EXTENDED_L32R,
54 XTENSA_OPTION_16_BIT_IMUL,
55 XTENSA_OPTION_32_BIT_IMUL,
7f65f4b0 56 XTENSA_OPTION_32_BIT_IMUL_HIGH,
dedc5eae
MF
57 XTENSA_OPTION_32_BIT_IDIV,
58 XTENSA_OPTION_MAC16,
7f65f4b0
MF
59 XTENSA_OPTION_MISC_OP_NSA,
60 XTENSA_OPTION_MISC_OP_MINMAX,
61 XTENSA_OPTION_MISC_OP_SEXT,
62 XTENSA_OPTION_MISC_OP_CLAMPS,
dedc5eae
MF
63 XTENSA_OPTION_COPROCESSOR,
64 XTENSA_OPTION_BOOLEAN,
65 XTENSA_OPTION_FP_COPROCESSOR,
66 XTENSA_OPTION_MP_SYNCHRO,
67 XTENSA_OPTION_CONDITIONAL_STORE,
fcc803d1 68 XTENSA_OPTION_ATOMCTL,
dedc5eae
MF
69
70 /* Interrupts and exceptions */
71 XTENSA_OPTION_EXCEPTION,
72 XTENSA_OPTION_RELOCATABLE_VECTOR,
73 XTENSA_OPTION_UNALIGNED_EXCEPTION,
74 XTENSA_OPTION_INTERRUPT,
75 XTENSA_OPTION_HIGH_PRIORITY_INTERRUPT,
76 XTENSA_OPTION_TIMER_INTERRUPT,
77
78 /* Local memory */
79 XTENSA_OPTION_ICACHE,
80 XTENSA_OPTION_ICACHE_TEST,
81 XTENSA_OPTION_ICACHE_INDEX_LOCK,
82 XTENSA_OPTION_DCACHE,
83 XTENSA_OPTION_DCACHE_TEST,
84 XTENSA_OPTION_DCACHE_INDEX_LOCK,
85 XTENSA_OPTION_IRAM,
86 XTENSA_OPTION_IROM,
87 XTENSA_OPTION_DRAM,
88 XTENSA_OPTION_DROM,
89 XTENSA_OPTION_XLMI,
90 XTENSA_OPTION_HW_ALIGNMENT,
91 XTENSA_OPTION_MEMORY_ECC_PARITY,
92
93 /* Memory protection and translation */
94 XTENSA_OPTION_REGION_PROTECTION,
95 XTENSA_OPTION_REGION_TRANSLATION,
96 XTENSA_OPTION_MMU,
4e41d2f5 97 XTENSA_OPTION_CACHEATTR,
dedc5eae
MF
98
99 /* Other */
100 XTENSA_OPTION_WINDOWED_REGISTER,
101 XTENSA_OPTION_PROCESSOR_INTERFACE,
102 XTENSA_OPTION_MISC_SR,
103 XTENSA_OPTION_THREAD_POINTER,
104 XTENSA_OPTION_PROCESSOR_ID,
105 XTENSA_OPTION_DEBUG,
106 XTENSA_OPTION_TRACE_PORT,
107};
108
2af3da91
MF
109enum {
110 THREADPTR = 231,
111 FCR = 232,
112 FSR = 233,
113};
114
3580ecad 115enum {
797d780b
MF
116 LBEG = 0,
117 LEND = 1,
118 LCOUNT = 2,
3580ecad 119 SAR = 3,
4dd85b6b 120 BR = 4,
6ad6dbf7 121 LITBASE = 5,
809377aa 122 SCOMPARE1 = 12,
6825b6c3
MF
123 ACCLO = 16,
124 ACCHI = 17,
125 MR = 32,
553e44f9
MF
126 WINDOW_BASE = 72,
127 WINDOW_START = 73,
b67ea0cd
MF
128 PTEVADDR = 83,
129 RASID = 90,
130 ITLBCFG = 91,
131 DTLBCFG = 92,
e61dc8f7 132 IBREAKENABLE = 96,
4e41d2f5 133 CACHEATTR = 98,
fcc803d1 134 ATOMCTL = 99,
e61dc8f7 135 IBREAKA = 128,
f14c4b5f
MF
136 DBREAKA = 144,
137 DBREAKC = 160,
40643d7c
MF
138 EPC1 = 177,
139 DEPC = 192,
b994e91b 140 EPS2 = 194,
40643d7c 141 EXCSAVE1 = 209,
f3df4c04 142 CPENABLE = 224,
b994e91b
MF
143 INTSET = 226,
144 INTCLEAR = 227,
145 INTENABLE = 228,
f0a548b9 146 PS = 230,
97836cee 147 VECBASE = 231,
40643d7c 148 EXCCAUSE = 232,
ab58c5b4 149 DEBUGCAUSE = 233,
b994e91b 150 CCOUNT = 234,
f3df4c04 151 PRID = 235,
35b5c044
MF
152 ICOUNT = 236,
153 ICOUNTLEVEL = 237,
40643d7c 154 EXCVADDR = 238,
b994e91b 155 CCOMPARE = 240,
b7909d81 156 MISC = 244,
3580ecad
MF
157};
158
f0a548b9
MF
159#define PS_INTLEVEL 0xf
160#define PS_INTLEVEL_SHIFT 0
161
162#define PS_EXCM 0x10
163#define PS_UM 0x20
164
165#define PS_RING 0xc0
166#define PS_RING_SHIFT 6
167
168#define PS_OWB 0xf00
169#define PS_OWB_SHIFT 8
170
171#define PS_CALLINC 0x30000
172#define PS_CALLINC_SHIFT 16
173#define PS_CALLINC_LEN 2
174
175#define PS_WOE 0x40000
176
ab58c5b4
MF
177#define DEBUGCAUSE_IC 0x1
178#define DEBUGCAUSE_IB 0x2
179#define DEBUGCAUSE_DB 0x4
180#define DEBUGCAUSE_BI 0x8
181#define DEBUGCAUSE_BN 0x10
182#define DEBUGCAUSE_DI 0x20
183#define DEBUGCAUSE_DBNUM 0xf00
184#define DEBUGCAUSE_DBNUM_SHIFT 8
185
f14c4b5f
MF
186#define DBREAKC_SB 0x80000000
187#define DBREAKC_LB 0x40000000
188#define DBREAKC_SB_LB (DBREAKC_SB | DBREAKC_LB)
189#define DBREAKC_MASK 0x3f
190
553e44f9 191#define MAX_NAREG 64
b994e91b
MF
192#define MAX_NINTERRUPT 32
193#define MAX_NLEVEL 6
194#define MAX_NNMI 1
195#define MAX_NCCOMPARE 3
b67ea0cd 196#define MAX_TLB_WAY_SIZE 8
f14c4b5f 197#define MAX_NDBREAK 2
b67ea0cd
MF
198
199#define REGION_PAGE_MASK 0xe0000000
553e44f9 200
fcc803d1
MF
201#define PAGE_CACHE_MASK 0x700
202#define PAGE_CACHE_SHIFT 8
203#define PAGE_CACHE_INVALID 0x000
204#define PAGE_CACHE_BYPASS 0x100
205#define PAGE_CACHE_WT 0x200
206#define PAGE_CACHE_WB 0x400
207#define PAGE_CACHE_ISOLATE 0x600
208
40643d7c
MF
209enum {
210 /* Static vectors */
211 EXC_RESET,
212 EXC_MEMORY_ERROR,
213
214 /* Dynamic vectors */
215 EXC_WINDOW_OVERFLOW4,
216 EXC_WINDOW_UNDERFLOW4,
217 EXC_WINDOW_OVERFLOW8,
218 EXC_WINDOW_UNDERFLOW8,
219 EXC_WINDOW_OVERFLOW12,
220 EXC_WINDOW_UNDERFLOW12,
221 EXC_IRQ,
222 EXC_KERNEL,
223 EXC_USER,
224 EXC_DOUBLE,
e61dc8f7 225 EXC_DEBUG,
40643d7c
MF
226 EXC_MAX
227};
228
229enum {
230 ILLEGAL_INSTRUCTION_CAUSE = 0,
231 SYSCALL_CAUSE,
232 INSTRUCTION_FETCH_ERROR_CAUSE,
233 LOAD_STORE_ERROR_CAUSE,
234 LEVEL1_INTERRUPT_CAUSE,
235 ALLOCA_CAUSE,
236 INTEGER_DIVIDE_BY_ZERO_CAUSE,
237 PRIVILEGED_CAUSE = 8,
238 LOAD_STORE_ALIGNMENT_CAUSE,
239
240 INSTR_PIF_DATA_ERROR_CAUSE = 12,
241 LOAD_STORE_PIF_DATA_ERROR_CAUSE,
242 INSTR_PIF_ADDR_ERROR_CAUSE,
243 LOAD_STORE_PIF_ADDR_ERROR_CAUSE,
244
245 INST_TLB_MISS_CAUSE,
246 INST_TLB_MULTI_HIT_CAUSE,
247 INST_FETCH_PRIVILEGE_CAUSE,
248 INST_FETCH_PROHIBITED_CAUSE = 20,
249 LOAD_STORE_TLB_MISS_CAUSE = 24,
250 LOAD_STORE_TLB_MULTI_HIT_CAUSE,
251 LOAD_STORE_PRIVILEGE_CAUSE,
252 LOAD_PROHIBITED_CAUSE = 28,
253 STORE_PROHIBITED_CAUSE,
254
255 COPROCESSOR0_DISABLED = 32,
256};
257
b994e91b
MF
258typedef enum {
259 INTTYPE_LEVEL,
260 INTTYPE_EDGE,
261 INTTYPE_NMI,
262 INTTYPE_SOFTWARE,
263 INTTYPE_TIMER,
264 INTTYPE_DEBUG,
265 INTTYPE_WRITE_ERR,
266 INTTYPE_MAX
267} interrupt_type;
268
b67ea0cd
MF
269typedef struct xtensa_tlb_entry {
270 uint32_t vaddr;
271 uint32_t paddr;
272 uint8_t asid;
273 uint8_t attr;
274 bool variable;
275} xtensa_tlb_entry;
276
277typedef struct xtensa_tlb {
278 unsigned nways;
279 const unsigned way_size[10];
280 bool varway56;
281 unsigned nrefillentries;
282} xtensa_tlb;
283
ccfcaba6
MF
284typedef struct XtensaGdbReg {
285 int targno;
286 int type;
287 int group;
288} XtensaGdbReg;
289
290typedef struct XtensaGdbRegmap {
291 int num_regs;
292 int num_core_regs;
293 /* PC + a + ar + sr + ur */
294 XtensaGdbReg reg[1 + 16 + 64 + 256 + 256];
295} XtensaGdbRegmap;
296
dedc5eae
MF
297typedef struct XtensaConfig {
298 const char *name;
299 uint64_t options;
ccfcaba6 300 XtensaGdbRegmap gdb_regmap;
553e44f9 301 unsigned nareg;
40643d7c
MF
302 int excm_level;
303 int ndepc;
97836cee 304 uint32_t vecbase;
40643d7c 305 uint32_t exception_vector[EXC_MAX];
b994e91b
MF
306 unsigned ninterrupt;
307 unsigned nlevel;
308 uint32_t interrupt_vector[MAX_NLEVEL + MAX_NNMI + 1];
309 uint32_t level_mask[MAX_NLEVEL + MAX_NNMI + 1];
310 uint32_t inttype_mask[INTTYPE_MAX];
311 struct {
312 uint32_t level;
313 interrupt_type inttype;
314 } interrupt[MAX_NINTERRUPT];
315 unsigned nccompare;
316 uint32_t timerint[MAX_NCCOMPARE];
b8929a54
MF
317 unsigned nextint;
318 unsigned extint[MAX_NINTERRUPT];
ab58c5b4
MF
319
320 unsigned debug_level;
321 unsigned nibreak;
322 unsigned ndbreak;
323
b994e91b 324 uint32_t clock_freq_khz;
b67ea0cd
MF
325
326 xtensa_tlb itlb;
327 xtensa_tlb dtlb;
dedc5eae
MF
328} XtensaConfig;
329
ac8b7db4
MF
330typedef struct XtensaConfigList {
331 const XtensaConfig *config;
332 struct XtensaConfigList *next;
333} XtensaConfigList;
334
2328826b 335typedef struct CPUXtensaState {
dedc5eae 336 const XtensaConfig *config;
2328826b
MF
337 uint32_t regs[16];
338 uint32_t pc;
339 uint32_t sregs[256];
2af3da91 340 uint32_t uregs[256];
553e44f9 341 uint32_t phys_regs[MAX_NAREG];
dd519cbe
MF
342 float32 fregs[16];
343 float_status fp_status;
2328826b 344
b67ea0cd
MF
345 xtensa_tlb_entry itlb[7][MAX_TLB_WAY_SIZE];
346 xtensa_tlb_entry dtlb[10][MAX_TLB_WAY_SIZE];
347 unsigned autorefill_idx;
348
b994e91b
MF
349 int pending_irq_level; /* level of last raised IRQ */
350 void **irq_inputs;
351 QEMUTimer *ccompare_timer;
352 uint32_t wake_ccount;
353 int64_t halt_clock;
354
40643d7c
MF
355 int exception_taken;
356
f14c4b5f
MF
357 /* Watchpoints for DBREAK registers */
358 CPUWatchpoint *cpu_watchpoint[MAX_NDBREAK];
359
2328826b
MF
360 CPU_COMMON
361} CPUXtensaState;
362
15be3171
AF
363#include "cpu-qom.h"
364
2328826b
MF
365#define cpu_exec cpu_xtensa_exec
366#define cpu_gen_code cpu_xtensa_gen_code
367#define cpu_signal_handler cpu_xtensa_signal_handler
368#define cpu_list xtensa_cpu_list
369
e38077ff
MF
370#ifdef TARGET_WORDS_BIGENDIAN
371#define XTENSA_DEFAULT_CPU_MODEL "fsf"
372#else
373#define XTENSA_DEFAULT_CPU_MODEL "dc232b"
374#endif
375
15be3171
AF
376XtensaCPU *cpu_xtensa_init(const char *cpu_model);
377
378static inline CPUXtensaState *cpu_init(const char *cpu_model)
379{
380 XtensaCPU *cpu = cpu_xtensa_init(cpu_model);
381 if (cpu == NULL) {
382 return NULL;
383 }
384 return &cpu->env;
385}
386
2328826b 387void xtensa_translate_init(void);
25733ead 388void xtensa_breakpoint_handler(CPUXtensaState *env);
2328826b 389int cpu_xtensa_exec(CPUXtensaState *s);
ac8b7db4 390void xtensa_register_core(XtensaConfigList *node);
b994e91b 391void check_interrupts(CPUXtensaState *s);
97129ac8
AF
392void xtensa_irq_init(CPUXtensaState *env);
393void *xtensa_get_extint(CPUXtensaState *env, unsigned extint);
394void xtensa_advance_ccount(CPUXtensaState *env, uint32_t d);
395void xtensa_timer_irq(CPUXtensaState *env, uint32_t id, uint32_t active);
396void xtensa_rearm_ccompare_timer(CPUXtensaState *env);
2328826b
MF
397int cpu_xtensa_signal_handler(int host_signum, void *pinfo, void *puc);
398void xtensa_cpu_list(FILE *f, fprintf_function cpu_fprintf);
97129ac8
AF
399void xtensa_sync_window_from_phys(CPUXtensaState *env);
400void xtensa_sync_phys_from_window(CPUXtensaState *env);
401uint32_t xtensa_tlb_get_addr_mask(const CPUXtensaState *env, bool dtlb, uint32_t way);
402void split_tlb_entry_spec_way(const CPUXtensaState *env, uint32_t v, bool dtlb,
b67ea0cd 403 uint32_t *vpn, uint32_t wi, uint32_t *ei);
97129ac8 404int xtensa_tlb_lookup(const CPUXtensaState *env, uint32_t addr, bool dtlb,
b67ea0cd 405 uint32_t *pwi, uint32_t *pei, uint8_t *pring);
16bde77a
MF
406void xtensa_tlb_set_entry_mmu(const CPUXtensaState *env,
407 xtensa_tlb_entry *entry, bool dtlb,
408 unsigned wi, unsigned ei, uint32_t vpn, uint32_t pte);
97129ac8 409void xtensa_tlb_set_entry(CPUXtensaState *env, bool dtlb,
b67ea0cd 410 unsigned wi, unsigned ei, uint32_t vpn, uint32_t pte);
ae4e7982 411int xtensa_get_physical_addr(CPUXtensaState *env, bool update_tlb,
b67ea0cd
MF
412 uint32_t vaddr, int is_write, int mmu_idx,
413 uint32_t *paddr, uint32_t *page_size, unsigned *access);
5087a72c 414void reset_mmu(CPUXtensaState *env);
97129ac8
AF
415void dump_mmu(FILE *f, fprintf_function cpu_fprintf, CPUXtensaState *env);
416void debug_exception_env(CPUXtensaState *new_env, uint32_t cause);
b67ea0cd 417
2328826b 418
dedc5eae 419#define XTENSA_OPTION_BIT(opt) (((uint64_t)1) << (opt))
fe0bd475 420#define XTENSA_OPTION_ALL (~(uint64_t)0)
dedc5eae 421
b67ea0cd
MF
422static inline bool xtensa_option_bits_enabled(const XtensaConfig *config,
423 uint64_t opt)
424{
425 return (config->options & opt) != 0;
426}
427
dedc5eae
MF
428static inline bool xtensa_option_enabled(const XtensaConfig *config, int opt)
429{
b67ea0cd 430 return xtensa_option_bits_enabled(config, XTENSA_OPTION_BIT(opt));
dedc5eae
MF
431}
432
97129ac8 433static inline int xtensa_get_cintlevel(const CPUXtensaState *env)
40643d7c
MF
434{
435 int level = (env->sregs[PS] & PS_INTLEVEL) >> PS_INTLEVEL_SHIFT;
436 if ((env->sregs[PS] & PS_EXCM) && env->config->excm_level > level) {
437 level = env->config->excm_level;
438 }
439 return level;
440}
441
97129ac8 442static inline int xtensa_get_ring(const CPUXtensaState *env)
f0a548b9
MF
443{
444 if (xtensa_option_enabled(env->config, XTENSA_OPTION_MMU)) {
445 return (env->sregs[PS] & PS_RING) >> PS_RING_SHIFT;
446 } else {
447 return 0;
448 }
449}
450
97129ac8 451static inline int xtensa_get_cring(const CPUXtensaState *env)
f0a548b9
MF
452{
453 if (xtensa_option_enabled(env->config, XTENSA_OPTION_MMU) &&
454 (env->sregs[PS] & PS_EXCM) == 0) {
455 return (env->sregs[PS] & PS_RING) >> PS_RING_SHIFT;
456 } else {
457 return 0;
458 }
459}
460
97129ac8 461static inline xtensa_tlb_entry *xtensa_tlb_get_entry(CPUXtensaState *env,
b67ea0cd
MF
462 bool dtlb, unsigned wi, unsigned ei)
463{
464 return dtlb ?
465 env->dtlb[wi] + ei :
466 env->itlb[wi] + ei;
467}
468
f0a548b9
MF
469/* MMU modes definitions */
470#define MMU_MODE0_SUFFIX _ring0
471#define MMU_MODE1_SUFFIX _ring1
472#define MMU_MODE2_SUFFIX _ring2
473#define MMU_MODE3_SUFFIX _ring3
474
97129ac8 475static inline int cpu_mmu_index(CPUXtensaState *env)
2328826b 476{
f0a548b9 477 return xtensa_get_cring(env);
2328826b
MF
478}
479
f0a548b9
MF
480#define XTENSA_TBFLAG_RING_MASK 0x3
481#define XTENSA_TBFLAG_EXCM 0x4
6ad6dbf7 482#define XTENSA_TBFLAG_LITBASE 0x8
e61dc8f7 483#define XTENSA_TBFLAG_DEBUG 0x10
35b5c044 484#define XTENSA_TBFLAG_ICOUNT 0x20
ef04a846
MF
485#define XTENSA_TBFLAG_CPENABLE_MASK 0x3fc0
486#define XTENSA_TBFLAG_CPENABLE_SHIFT 6
a00817cc 487#define XTENSA_TBFLAG_EXCEPTION 0x4000
f0a548b9 488
97129ac8 489static inline void cpu_get_tb_cpu_state(CPUXtensaState *env, target_ulong *pc,
2328826b
MF
490 target_ulong *cs_base, int *flags)
491{
492 *pc = env->pc;
493 *cs_base = 0;
494 *flags = 0;
f0a548b9
MF
495 *flags |= xtensa_get_ring(env);
496 if (env->sregs[PS] & PS_EXCM) {
497 *flags |= XTENSA_TBFLAG_EXCM;
498 }
6ad6dbf7
MF
499 if (xtensa_option_enabled(env->config, XTENSA_OPTION_EXTENDED_L32R) &&
500 (env->sregs[LITBASE] & 1)) {
501 *flags |= XTENSA_TBFLAG_LITBASE;
502 }
e61dc8f7
MF
503 if (xtensa_option_enabled(env->config, XTENSA_OPTION_DEBUG)) {
504 if (xtensa_get_cintlevel(env) < env->config->debug_level) {
505 *flags |= XTENSA_TBFLAG_DEBUG;
506 }
35b5c044
MF
507 if (xtensa_get_cintlevel(env) < env->sregs[ICOUNTLEVEL]) {
508 *flags |= XTENSA_TBFLAG_ICOUNT;
509 }
e61dc8f7 510 }
ef04a846
MF
511 if (xtensa_option_enabled(env->config, XTENSA_OPTION_COPROCESSOR)) {
512 *flags |= env->sregs[CPENABLE] << XTENSA_TBFLAG_CPENABLE_SHIFT;
513 }
a00817cc
MF
514 if (ENV_GET_CPU(env)->singlestep_enabled && env->exception_taken) {
515 *flags |= XTENSA_TBFLAG_EXCEPTION;
516 }
2328826b
MF
517}
518
022c62cb
PB
519#include "exec/cpu-all.h"
520#include "exec/exec-all.h"
2328826b 521
3993c6bd 522static inline int cpu_has_work(CPUState *cpu)
2328826b 523{
3993c6bd
AF
524 CPUXtensaState *env = &XTENSA_CPU(cpu)->env;
525
b994e91b 526 return env->pending_irq_level;
2328826b
MF
527}
528
2328826b 529#endif