]> git.proxmox.com Git - qemu.git/blame - trace-events
usb-ehci: trace state machine changes
[qemu.git] / trace-events
CommitLineData
94a420b1
SH
1# Trace events for debugging and performance instrumentation
2#
3# This file is processed by the tracetool script during the build.
4#
5# To add a new trace event:
6#
7# 1. Choose a name for the trace event. Declare its arguments and format
8# string.
9#
10# 2. Call the trace event from code using trace_##name, e.g. multiwrite_cb() ->
11# trace_multiwrite_cb(). The source file must #include "trace.h".
12#
13# Format of a trace event:
14#
1e2cf2bc 15# [disable] <name>(<type1> <arg1>[, <type2> <arg2>] ...) "<format-string>"
94a420b1
SH
16#
17# Example: qemu_malloc(size_t size) "size %zu"
18#
1e2cf2bc
SH
19# The "disable" keyword will build without the trace event.
20# In case of 'simple' trace backend, it will allow the trace event to be
21# compiled, but this would be turned off by default. It can be toggled on via
22# the monitor.
23#
94a420b1
SH
24# The <name> must be a valid as a C function name.
25#
26# Types should be standard C types. Use void * for pointers because the trace
27# system may not have the necessary headers included.
28#
29# The <format-string> should be a sprintf()-compatible format string.
cd245a19
SH
30
31# qemu-malloc.c
32disable qemu_malloc(size_t size, void *ptr) "size %zu ptr %p"
33disable qemu_realloc(void *ptr, size_t size, void *newptr) "ptr %p size %zu newptr %p"
34disable qemu_free(void *ptr) "ptr %p"
35
36# osdep.c
37disable qemu_memalign(size_t alignment, size_t size, void *ptr) "alignment %zu size %zu ptr %p"
dda85211 38disable qemu_vmalloc(size_t size, void *ptr) "size %zu ptr %p"
cd245a19 39disable qemu_vfree(void *ptr) "ptr %p"
6d519a5f 40
64979a4d
SH
41# hw/virtio.c
42disable virtqueue_fill(void *vq, const void *elem, unsigned int len, unsigned int idx) "vq %p elem %p len %u idx %u"
43disable virtqueue_flush(void *vq, unsigned int count) "vq %p count %u"
44disable virtqueue_pop(void *vq, void *elem, unsigned int in_num, unsigned int out_num) "vq %p elem %p in_num %u out_num %u"
45disable virtio_queue_notify(void *vdev, int n, void *vq) "vdev %p n %d vq %p"
46disable virtio_irq(void *vq) "vq %p"
47disable virtio_notify(void *vdev, void *vq) "vdev %p vq %p"
48
6d519a5f
SH
49# block.c
50disable multiwrite_cb(void *mcb, int ret) "mcb %p ret %d"
51disable bdrv_aio_multiwrite(void *mcb, int num_callbacks, int num_reqs) "mcb %p num_callbacks %d num_reqs %d"
52disable bdrv_aio_multiwrite_earlyfail(void *mcb) "mcb %p"
53disable bdrv_aio_multiwrite_latefail(void *mcb, int i) "mcb %p i %d"
a13aac04 54disable bdrv_aio_flush(void *bs, void *opaque) "bs %p opaque %p"
bbf0a440
SH
55disable bdrv_aio_readv(void *bs, int64_t sector_num, int nb_sectors, void *opaque) "bs %p sector_num %"PRId64" nb_sectors %d opaque %p"
56disable bdrv_aio_writev(void *bs, int64_t sector_num, int nb_sectors, void *opaque) "bs %p sector_num %"PRId64" nb_sectors %d opaque %p"
b8c6d095 57disable bdrv_set_locked(void *bs, int locked) "bs %p locked %d"
6d519a5f
SH
58
59# hw/virtio-blk.c
60disable virtio_blk_req_complete(void *req, int status) "req %p status %d"
61disable virtio_blk_rw_complete(void *req, int ret) "req %p ret %d"
9a85d394 62disable virtio_blk_handle_write(void *req, uint64_t sector, size_t nsectors) "req %p sector %"PRIu64" nsectors %zu"
6d519a5f
SH
63
64# posix-aio-compat.c
9a85d394 65disable paio_submit(void *acb, void *opaque, int64_t sector_num, int nb_sectors, int type) "acb %p opaque %p sector_num %"PRId64" nb_sectors %d type %d"
ddca9fb2
SH
66disable paio_complete(void *acb, void *opaque, int ret) "acb %p opaque %p ret %d"
67disable paio_cancel(void *acb, void *opaque) "acb %p opaque %p"
bd3c9aa5
PS
68
69# ioport.c
70disable cpu_in(unsigned int addr, unsigned int val) "addr %#x value %u"
71disable cpu_out(unsigned int addr, unsigned int val) "addr %#x value %u"
62dd89de
PS
72
73# balloon.c
74# Since requests are raised via monitor, not many tracepoints are needed.
75disable balloon_event(void *opaque, unsigned long addr) "opaque %p addr %lu"
d8023f31
BS
76
77# hw/apic.c
78disable apic_local_deliver(int vector, uint32_t lvt) "vector %d delivery mode %d"
79disable apic_deliver_irq(uint8_t dest, uint8_t dest_mode, uint8_t delivery_mode, uint8_t vector_num, uint8_t polarity, uint8_t trigger_mode) "dest %d dest_mode %d delivery_mode %d vector %d polarity %d trigger_mode %d"
80disable cpu_set_apic_base(uint64_t val) "%016"PRIx64""
81disable cpu_get_apic_base(uint64_t val) "%016"PRIx64""
82disable apic_mem_readl(uint64_t addr, uint32_t val) "%"PRIx64" = %08x"
83disable apic_mem_writel(uint64_t addr, uint32_t val) "%"PRIx64" = %08x"
84# coalescing
85disable apic_reset_irq_delivered(int apic_irq_delivered) "old coalescing %d"
86disable apic_get_irq_delivered(int apic_irq_delivered) "returning coalescing %d"
87disable apic_set_irq(int apic_irq_delivered) "coalescing %d"
97bf4851
BS
88
89# hw/cs4231.c
90disable cs4231_mem_readl_dreg(uint32_t reg, uint32_t ret) "read dreg %d: 0x%02x"
91disable cs4231_mem_readl_reg(uint32_t reg, uint32_t ret) "read reg %d: 0x%08x"
92disable cs4231_mem_writel_reg(uint32_t reg, uint32_t old, uint32_t val) "write reg %d: 0x%08x -> 0x%08x"
93disable cs4231_mem_writel_dreg(uint32_t reg, uint32_t old, uint32_t val) "write dreg %d: 0x%02x -> 0x%02x"
94
95# hw/eccmemctl.c
96disable ecc_mem_writel_mer(uint32_t val) "Write memory enable %08x"
97disable ecc_mem_writel_mdr(uint32_t val) "Write memory delay %08x"
98disable ecc_mem_writel_mfsr(uint32_t val) "Write memory fault status %08x"
99disable ecc_mem_writel_vcr(uint32_t val) "Write slot configuration %08x"
100disable ecc_mem_writel_dr(uint32_t val) "Write diagnostic %08x"
101disable ecc_mem_writel_ecr0(uint32_t val) "Write event count 1 %08x"
102disable ecc_mem_writel_ecr1(uint32_t val) "Write event count 2 %08x"
103disable ecc_mem_readl_mer(uint32_t ret) "Read memory enable %08x"
104disable ecc_mem_readl_mdr(uint32_t ret) "Read memory delay %08x"
105disable ecc_mem_readl_mfsr(uint32_t ret) "Read memory fault status %08x"
106disable ecc_mem_readl_vcr(uint32_t ret) "Read slot configuration %08x"
107disable ecc_mem_readl_mfar0(uint32_t ret) "Read memory fault address 0 %08x"
108disable ecc_mem_readl_mfar1(uint32_t ret) "Read memory fault address 1 %08x"
109disable ecc_mem_readl_dr(uint32_t ret) "Read diagnostic %08x"
110disable ecc_mem_readl_ecr0(uint32_t ret) "Read event count 1 %08x"
111disable ecc_mem_readl_ecr1(uint32_t ret) "Read event count 2 %08x"
112disable ecc_diag_mem_writeb(uint64_t addr, uint32_t val) "Write diagnostic %"PRId64" = %02x"
113disable ecc_diag_mem_readb(uint64_t addr, uint32_t ret) "Read diagnostic %"PRId64"= %02x"
114
115# hw/lance.c
116disable lance_mem_readw(uint64_t addr, uint32_t ret) "addr=%"PRIx64"val=0x%04x"
117disable lance_mem_writew(uint64_t addr, uint32_t val) "addr=%"PRIx64"val=0x%04x"
118
119# hw/slavio_intctl.c
120disable slavio_intctl_mem_readl(uint32_t cpu, uint64_t addr, uint32_t ret) "read cpu %d reg 0x%"PRIx64" = %x"
121disable slavio_intctl_mem_writel(uint32_t cpu, uint64_t addr, uint32_t val) "write cpu %d reg 0x%"PRIx64" = %x"
122disable slavio_intctl_mem_writel_clear(uint32_t cpu, uint32_t val, uint32_t intreg_pending) "Cleared cpu %d irq mask %x, curmask %x"
123disable slavio_intctl_mem_writel_set(uint32_t cpu, uint32_t val, uint32_t intreg_pending) "Set cpu %d irq mask %x, curmask %x"
124disable slavio_intctlm_mem_readl(uint64_t addr, uint32_t ret) "read system reg 0x%"PRIx64" = %x"
125disable slavio_intctlm_mem_writel(uint64_t addr, uint32_t val) "write system reg 0x%"PRIx64" = %x"
126disable slavio_intctlm_mem_writel_enable(uint32_t val, uint32_t intregm_disabled) "Enabled master irq mask %x, curmask %x"
127disable slavio_intctlm_mem_writel_disable(uint32_t val, uint32_t intregm_disabled) "Disabled master irq mask %x, curmask %x"
128disable slavio_intctlm_mem_writel_target(uint32_t cpu) "Set master irq cpu %d"
129disable slavio_check_interrupts(uint32_t pending, uint32_t intregm_disabled) "pending %x disabled %x"
130disable slavio_set_irq(uint32_t target_cpu, int irq, uint32_t pil, int level) "Set cpu %d irq %d -> pil %d level %d"
131disable slavio_set_timer_irq_cpu(int cpu, int level) "Set cpu %d local timer level %d"
132
133# hw/slavio_misc.c
134disable slavio_misc_update_irq_raise(void) "Raise IRQ"
135disable slavio_misc_update_irq_lower(void) "Lower IRQ"
136disable slavio_set_power_fail(int power_failing, uint8_t config) "Power fail: %d, config: %d"
137disable slavio_cfg_mem_writeb(uint32_t val) "Write config %02x"
138disable slavio_cfg_mem_readb(uint32_t ret) "Read config %02x"
139disable slavio_diag_mem_writeb(uint32_t val) "Write diag %02x"
140disable slavio_diag_mem_readb(uint32_t ret) "Read diag %02x"
141disable slavio_mdm_mem_writeb(uint32_t val) "Write modem control %02x"
142disable slavio_mdm_mem_readb(uint32_t ret) "Read modem control %02x"
143disable slavio_aux1_mem_writeb(uint32_t val) "Write aux1 %02x"
144disable slavio_aux1_mem_readb(uint32_t ret) "Read aux1 %02x"
145disable slavio_aux2_mem_writeb(uint32_t val) "Write aux2 %02x"
146disable slavio_aux2_mem_readb(uint32_t ret) "Read aux2 %02x"
147disable apc_mem_writeb(uint32_t val) "Write power management %02x"
148disable apc_mem_readb(uint32_t ret) "Read power management %02x"
149disable slavio_sysctrl_mem_writel(uint32_t val) "Write system control %08x"
150disable slavio_sysctrl_mem_readl(uint32_t ret) "Read system control %08x"
151disable slavio_led_mem_writew(uint32_t val) "Write diagnostic LED %04x"
152disable slavio_led_mem_readw(uint32_t ret) "Read diagnostic LED %04x"
153
154# hw/slavio_timer.c
155disable slavio_timer_get_out(uint64_t limit, uint32_t counthigh, uint32_t count) "limit %"PRIx64" count %x%08x"
156disable slavio_timer_irq(uint32_t counthigh, uint32_t count) "callback: count %x%08x"
157disable slavio_timer_mem_readl_invalid(uint64_t addr) "invalid read address %"PRIx64""
158disable slavio_timer_mem_readl(uint64_t addr, uint32_t ret) "read %"PRIx64" = %08x"
159disable slavio_timer_mem_writel(uint64_t addr, uint32_t val) "write %"PRIx64" = %08x"
160disable slavio_timer_mem_writel_limit(unsigned int timer_index, uint64_t count) "processor %d user timer set to %016"PRIx64""
161disable slavio_timer_mem_writel_counter_invalid(void) "not user timer"
162disable slavio_timer_mem_writel_status_start(unsigned int timer_index) "processor %d user timer started"
163disable slavio_timer_mem_writel_status_stop(unsigned int timer_index) "processor %d user timer stopped"
164disable slavio_timer_mem_writel_mode_user(unsigned int timer_index) "processor %d changed from counter to user timer"
165disable slavio_timer_mem_writel_mode_counter(unsigned int timer_index) "processor %d changed from user timer to counter"
166disable slavio_timer_mem_writel_mode_invalid(void) "not system timer"
167disable slavio_timer_mem_writel_invalid(uint64_t addr) "invalid write address %"PRIx64""
168
169# hw/sparc32_dma.c
170disable ledma_memory_read(uint64_t addr) "DMA read addr 0x%"PRIx64""
171disable ledma_memory_write(uint64_t addr) "DMA write addr 0x%"PRIx64""
172disable sparc32_dma_set_irq_raise(void) "Raise IRQ"
173disable sparc32_dma_set_irq_lower(void) "Lower IRQ"
174disable espdma_memory_read(uint32_t addr) "DMA read addr 0x%08x"
175disable espdma_memory_write(uint32_t addr) "DMA write addr 0x%08x"
176disable sparc32_dma_mem_readl(uint64_t addr, uint32_t ret) "read dmareg %"PRIx64": 0x%08x"
177disable sparc32_dma_mem_writel(uint64_t addr, uint32_t old, uint32_t val) "write dmareg %"PRIx64": 0x%08x -> 0x%08x"
178disable sparc32_dma_enable_raise(void) "Raise DMA enable"
179disable sparc32_dma_enable_lower(void) "Lower DMA enable"
180
181# hw/sun4m.c
182disable sun4m_cpu_interrupt(unsigned int level) "Set CPU IRQ %d"
183disable sun4m_cpu_reset_interrupt(unsigned int level) "Reset CPU IRQ %d"
184disable sun4m_cpu_set_irq_raise(int level) "Raise CPU IRQ %d"
185disable sun4m_cpu_set_irq_lower(int level) "Lower CPU IRQ %d"
186
187# hw/sun4m_iommu.c
188disable sun4m_iommu_mem_readl(uint64_t addr, uint32_t ret) "read reg[%"PRIx64"] = %x"
189disable sun4m_iommu_mem_writel(uint64_t addr, uint32_t val) "write reg[%"PRIx64"] = %x"
190disable sun4m_iommu_mem_writel_ctrl(uint64_t iostart) "iostart = %"PRIx64""
191disable sun4m_iommu_mem_writel_tlbflush(uint32_t val) "tlb flush %x"
192disable sun4m_iommu_mem_writel_pgflush(uint32_t val) "page flush %x"
193disable sun4m_iommu_page_get_flags(uint64_t pa, uint64_t iopte, uint32_t ret) "get flags addr %"PRIx64" => pte %"PRIx64", *pte = %x"
194disable sun4m_iommu_translate_pa(uint64_t addr, uint64_t pa, uint32_t iopte) "xlate dva %"PRIx64" => pa %"PRIx64" iopte = %x"
195disable sun4m_iommu_bad_addr(uint64_t addr) "bad addr %"PRIx64""
94b0b5ff 196
439a97cc
GH
197# hw/usb-ehci.c
198disable usb_ehci_reset(void) "=== RESET ==="
199disable usb_ehci_mmio_readl(uint32_t addr, const char *str, uint32_t val) "rd mmio %04x [%s] = %x"
200disable usb_ehci_mmio_writel(uint32_t addr, const char *str, uint32_t val, uint32_t oldval) "wr mmio %04x [%s] = %x (old: %x)"
201disable usb_ehci_usbsts(const char *sts, int state) "usbsts %s %d"
26d53979
GH
202disable usb_ehci_state(const char *schedule, const char *state) "%s schedule %s"
203disable usb_ehci_qh(uint32_t addr, uint32_t next, uint32_t c_qtd, uint32_t n_qtd, uint32_t a_qtd, int rl, int mplen, int eps, int ep, int devaddr, int c, int h, int dtc, int i) "QH @ %08x: next %08x qtds %08x,%08x,%08x - rl %d, mplen %d, eps %d, ep %d, dev %d, c %d, h %d, dtc %d, i %d"
204disable usb_ehci_qtd(uint32_t addr, uint32_t next, uint32_t altnext, int tbytes, int cpage, int cerr, int pid, int ioc, int active, int halt, int babble, int xacterr) "QH @ %08x: next %08x altnext %08x - tbytes %d, cpage %d, cerr %d, pid %d, ioc %d, active %d, halt %d, babble %d, xacterr %d"
205disable usb_ehci_itd(uint32_t addr, uint32_t next) "ITD @ %08x: next %08x"
439a97cc 206
37fb59d3
GH
207# hw/usb-desc.c
208disable usb_desc_device(int addr, int len, int ret) "dev %d query device, len %d, ret %d"
25620cba 209disable usb_desc_device_qualifier(int addr, int len, int ret) "dev %d query device qualifier, len %d, ret %d"
37fb59d3 210disable usb_desc_config(int addr, int index, int len, int ret) "dev %d query config %d, len %d, ret %d"
25620cba 211disable usb_desc_other_speed_config(int addr, int index, int len, int ret) "dev %d query config %d, len %d, ret %d"
37fb59d3 212disable usb_desc_string(int addr, int index, int len, int ret) "dev %d query string %d, len %d, ret %d"
41c6abbd 213disable usb_set_addr(int addr) "dev %d"
a980a065 214disable usb_set_config(int addr, int config, int ret) "dev %d, config %d, ret %d"
ed5a83dd
GH
215disable usb_clear_device_feature(int addr, int feature, int ret) "dev %d, feature %d, ret %d"
216disable usb_set_device_feature(int addr, int feature, int ret) "dev %d, feature %d, ret %d"
37fb59d3 217
5138efec
PB
218# hw/scsi-bus.c
219disable scsi_req_alloc(int target, int lun, int tag) "target %d lun %d tag %d"
ab9adc88 220disable scsi_req_data(int target, int lun, int tag, int len) "target %d lun %d tag %d len %d"
5138efec 221disable scsi_req_dequeue(int target, int lun, int tag) "target %d lun %d tag %d"
ad3376cc 222disable scsi_req_continue(int target, int lun, int tag) "target %d lun %d tag %d"
d800040f
PB
223disable scsi_req_parsed(int target, int lun, int tag, int cmd, int mode, int xfer) "target %d lun %d tag %d command %d dir %d length %d"
224disable scsi_req_parsed_lba(int target, int lun, int tag, int cmd, uint64_t lba) "target %d lun %d tag %d command %d lba %"PRIu64""
5138efec
PB
225disable scsi_req_parse_bad(int target, int lun, int tag, int cmd) "target %d lun %d tag %d command %d"
226
94b0b5ff
SH
227# vl.c
228disable vm_state_notify(int running, int reason) "running %d reason %d"
298800ca
SH
229
230# block/qed-l2-cache.c
231disable qed_alloc_l2_cache_entry(void *l2_cache, void *entry) "l2_cache %p entry %p"
232disable qed_unref_l2_cache_entry(void *entry, int ref) "entry %p ref %d"
233disable qed_find_l2_cache_entry(void *l2_cache, void *entry, uint64_t offset, int ref) "l2_cache %p entry %p offset %"PRIu64" ref %d"
234
235# block/qed-table.c
236disable qed_read_table(void *s, uint64_t offset, void *table) "s %p offset %"PRIu64" table %p"
237disable qed_read_table_cb(void *s, void *table, int ret) "s %p table %p ret %d"
238disable qed_write_table(void *s, uint64_t offset, void *table, unsigned int index, unsigned int n) "s %p offset %"PRIu64" table %p index %u n %u"
239disable qed_write_table_cb(void *s, void *table, int flush, int ret) "s %p table %p flush %d ret %d"
eabba580
SH
240
241# block/qed.c
6f321e93
SH
242disable qed_need_check_timer_cb(void *s) "s %p"
243disable qed_start_need_check_timer(void *s) "s %p"
244disable qed_cancel_need_check_timer(void *s) "s %p"
eabba580
SH
245disable qed_aio_complete(void *s, void *acb, int ret) "s %p acb %p ret %d"
246disable qed_aio_setup(void *s, void *acb, int64_t sector_num, int nb_sectors, void *opaque, int is_write) "s %p acb %p sector_num %"PRId64" nb_sectors %d opaque %p is_write %d"
247disable qed_aio_next_io(void *s, void *acb, int ret, uint64_t cur_pos) "s %p acb %p ret %d cur_pos %"PRIu64""
248disable qed_aio_read_data(void *s, void *acb, int ret, uint64_t offset, size_t len) "s %p acb %p ret %d offset %"PRIu64" len %zu"
249disable qed_aio_write_data(void *s, void *acb, int ret, uint64_t offset, size_t len) "s %p acb %p ret %d offset %"PRIu64" len %zu"
250disable qed_aio_write_prefill(void *s, void *acb, uint64_t start, size_t len, uint64_t offset) "s %p acb %p start %"PRIu64" len %zu offset %"PRIu64""
251disable qed_aio_write_postfill(void *s, void *acb, uint64_t start, size_t len, uint64_t offset) "s %p acb %p start %"PRIu64" len %zu offset %"PRIu64""
252disable qed_aio_write_main(void *s, void *acb, int ret, uint64_t offset, size_t len) "s %p acb %p ret %d offset %"PRIu64" len %zu"
0f3a4a01
FC
253
254# hw/grlib_gptimer.c
255disable grlib_gptimer_enable(int id, uint32_t count) "timer:%d set count 0x%x and run"
256disable grlib_gptimer_disabled(int id, uint32_t config) "timer:%d Timer disable config 0x%x"
257disable grlib_gptimer_restart(int id, uint32_t reload) "timer:%d reload val: 0x%x"
258disable grlib_gptimer_set_scaler(uint32_t scaler, uint32_t freq) "scaler:0x%x freq: 0x%x"
259disable grlib_gptimer_hit(int id) "timer:%d HIT"
b4548fcc
SH
260disable grlib_gptimer_readl(int id, uint64_t addr, uint32_t val) "timer:%d addr 0x%"PRIx64" 0x%x"
261disable grlib_gptimer_writel(int id, uint64_t addr, uint32_t val) "timer:%d addr 0x%"PRIx64" 0x%x"
3f10bcbb
FC
262
263# hw/grlib_irqmp.c
264disable grlib_irqmp_check_irqs(uint32_t pend, uint32_t force, uint32_t mask, uint32_t lvl1, uint32_t lvl2) "pend:0x%04x force:0x%04x mask:0x%04x lvl1:0x%04x lvl0:0x%04x\n"
265disable grlib_irqmp_ack(int intno) "interrupt:%d"
266disable grlib_irqmp_set_irq(int irq) "Raise CPU IRQ %d"
b4548fcc
SH
267disable grlib_irqmp_readl_unknown(uint64_t addr) "addr 0x%"PRIx64""
268disable grlib_irqmp_writel_unknown(uint64_t addr, uint32_t value) "addr 0x%"PRIx64" value 0x%x"
8b1e1320
FC
269
270# hw/grlib_apbuart.c
271disable grlib_apbuart_event(int event) "event:%d"
b4548fcc 272disable grlib_apbuart_writel_unknown(uint64_t addr, uint32_t value) "addr 0x%"PRIx64" value 0x%x"
b04d9890
FC
273
274# hw/leon3.c
275disable leon3_set_irq(int intno) "Set CPU IRQ %d"
276disable leon3_reset_irq(int intno) "Reset CPU IRQ %d"
9363ee31 277
cbcc6336 278# spice-qemu-char.c
2b287af6
L
279disable spice_vmc_write(ssize_t out, int len) "spice wrottn %zd of requested %d"
280disable spice_vmc_read(int bytes, int len) "spice read %d of requested %d"
cbcc6336
AL
281disable spice_vmc_register_interface(void *scd) "spice vmc registered interface %p"
282disable spice_vmc_unregister_interface(void *scd) "spice vmc unregistered interface %p"
4ef66fa7
MW
283
284# hw/lm32_pic.c
285disable lm32_pic_raise_irq(void) "Raise CPU interrupt"
286disable lm32_pic_lower_irq(void) "Lower CPU interrupt"
287disable lm32_pic_interrupt(int irq, int level) "Set IRQ%d %d"
288disable lm32_pic_set_im(uint32_t im) "im 0x%08x"
289disable lm32_pic_set_ip(uint32_t ip) "ip 0x%08x"
290disable lm32_pic_get_im(uint32_t im) "im 0x%08x"
291disable lm32_pic_get_ip(uint32_t ip) "ip 0x%08x"
15d7dc4f
MW
292
293# hw/lm32_juart.c
294disable lm32_juart_get_jtx(uint32_t value) "jtx 0x%08x"
295disable lm32_juart_set_jtx(uint32_t value) "jtx 0x%08x"
296disable lm32_juart_get_jrx(uint32_t value) "jrx 0x%08x"
297disable lm32_juart_set_jrx(uint32_t value) "jrx 0x%08x"
ea7924dc
MW
298
299# hw/lm32_timer.c
300disable lm32_timer_memory_write(uint32_t addr, uint32_t value) "addr 0x%08x value 0x%08x"
301disable lm32_timer_memory_read(uint32_t addr, uint32_t value) "addr 0x%08x value 0x%08x"
302disable lm32_timer_hit(void) "timer hit"
303disable lm32_timer_irq_state(int level) "irq state %d"
770ae571
MW
304
305# hw/lm32_uart.c
306disable lm32_uart_memory_write(uint32_t addr, uint32_t value) "addr 0x%08x value 0x%08x"
307disable lm32_uart_memory_read(uint32_t addr, uint32_t value) "addr 0x%08x value 0x%08x"
308disable lm32_uart_irq_state(int level) "irq state %d"
f19410ca
MW
309
310# hw/lm32_sys.c
311disable lm32_sys_memory_write(uint32_t addr, uint32_t value) "addr 0x%08x value 0x%08x"
25a8bb96
MW
312
313# hw/milkymist-ac97.c
314disable milkymist_ac97_memory_read(uint32_t addr, uint32_t value) "addr %08x value %08x"
315disable milkymist_ac97_memory_write(uint32_t addr, uint32_t value) "addr %08x value %08x"
316disable milkymist_ac97_pulse_irq_crrequest(void) "Pulse IRQ CR request"
317disable milkymist_ac97_pulse_irq_crreply(void) "Pulse IRQ CR reply"
318disable milkymist_ac97_pulse_irq_dmaw(void) "Pulse IRQ DMA write"
319disable milkymist_ac97_pulse_irq_dmar(void) "Pulse IRQ DMA read"
320disable milkymist_ac97_in_cb(int avail, uint32_t remaining) "avail %d remaining %u"
321disable milkymist_ac97_in_cb_transferred(int transferred) "transferred %d"
322disable milkymist_ac97_out_cb(int free, uint32_t remaining) "free %d remaining %u"
323disable milkymist_ac97_out_cb_transferred(int transferred) "transferred %d"
e4dc6d2c
MW
324
325# hw/milkymist-hpdmc.c
b4e37d98
MW
326disable milkymist_hpdmc_memory_read(uint32_t addr, uint32_t value) "addr=%08x value=%08x"
327disable milkymist_hpdmc_memory_write(uint32_t addr, uint32_t value) "addr=%08x value=%08x"
328
329# hw/milkymist-memcard.c
330disable milkymist_memcard_memory_read(uint32_t addr, uint32_t value) "addr %08x value %08x"
331disable milkymist_memcard_memory_write(uint32_t addr, uint32_t value) "addr %08x value %08x"
07424544 332
57aa265d
MW
333# hw/milkymist-minimac2.c
334disable milkymist_minimac2_memory_read(uint32_t addr, uint32_t value) "addr %08x value %08x"
335disable milkymist_minimac2_memory_write(uint32_t addr, uint32_t value) "addr %08x value %08x"
336disable milkymist_minimac2_mdio_write(uint8_t phy_addr, uint8_t addr, uint16_t value) "phy_addr %02x addr %02x value %04x"
337disable milkymist_minimac2_mdio_read(uint8_t phy_addr, uint8_t addr, uint16_t value) "phy_addr %02x addr %02x value %04x"
338disable milkymist_minimac2_tx_frame(uint32_t length) "length %u"
339disable milkymist_minimac2_rx_frame(const void *buf, uint32_t length) "buf %p length %u"
340disable milkymist_minimac2_drop_rx_frame(const void *buf) "buf %p"
341disable milkymist_minimac2_rx_transfer(const void *buf, uint32_t length) "buf %p length %d"
342disable milkymist_minimac2_raise_irq_rx(void) "Raise IRQ RX"
343disable milkymist_minimac2_lower_irq_rx(void) "Lower IRQ RX"
344disable milkymist_minimac2_pulse_irq_tx(void) "Pulse IRQ TX"
5ee18b9c
MW
345
346# hw/milkymist-pfpu.c
347disable milkymist_pfpu_memory_read(uint32_t addr, uint32_t value) "addr %08x value %08x"
348disable milkymist_pfpu_memory_write(uint32_t addr, uint32_t value) "addr %08x value %08x"
349disable milkymist_pfpu_vectout(uint32_t a, uint32_t b, uint32_t dma_ptr) "a %08x b %08x dma_ptr %08x"
350disable milkymist_pfpu_pulse_irq(void) "Pulse IRQ"
87a381ec
MW
351
352# hw/milkymist-softusb.c
353disable milkymist_softusb_memory_read(uint32_t addr, uint32_t value) "addr %08x value %08x"
354disable milkymist_softusb_memory_write(uint32_t addr, uint32_t value) "addr %08x value %08x"
355disable milkymist_softusb_mevt(uint8_t m) "m %d"
356disable milkymist_softusb_kevt(uint8_t m) "m %d"
357disable milkymist_softusb_mouse_event(int dx, int dy, int dz, int bs) "dx %d dy %d dz %d bs %02x"
358disable milkymist_softusb_pulse_irq(void) "Pulse IRQ"
96832424
MW
359
360# hw/milkymist-sysctl.c
361disable milkymist_sysctl_memory_read(uint32_t addr, uint32_t value) "addr %08x value %08x"
362disable milkymist_sysctl_memory_write(uint32_t addr, uint32_t value) "addr %08x value %08x"
363disable milkymist_sysctl_icap_write(uint32_t value) "value %08x"
364disable milkymist_sysctl_start_timer0(void) "Start timer0"
365disable milkymist_sysctl_stop_timer0(void) "Stop timer0"
366disable milkymist_sysctl_start_timer1(void) "Start timer1"
367disable milkymist_sysctl_stop_timer1(void) "Stop timer1"
368disable milkymist_sysctl_pulse_irq_timer0(void) "Pulse IRQ Timer0"
369disable milkymist_sysctl_pulse_irq_timer1(void) "Pulse IRQ Timer1"
0670dadd
MW
370
371# hw/milkymist-tmu2.c
372disable milkymist_tmu2_memory_read(uint32_t addr, uint32_t value) "addr %08x value %08x"
373disable milkymist_tmu2_memory_write(uint32_t addr, uint32_t value) "addr %08x value %08x"
374disable milkymist_tmu2_start(void) "Start TMU"
375disable milkymist_tmu2_pulse_irq(void) "Pulse IRQ"
883de16b
MW
376
377# hw/milkymist-uart.c
378disable milkymist_uart_memory_read(uint32_t addr, uint32_t value) "addr %08x value %08x"
379disable milkymist_uart_memory_write(uint32_t addr, uint32_t value) "addr %08x value %08x"
380disable milkymist_uart_pulse_irq_rx(void) "Pulse IRQ RX"
381disable milkymist_uart_pulse_irq_tx(void) "Pulse IRQ TX"
d23948b1
MW
382
383# hw/milkymist-vgafb.c
384disable milkymist_vgafb_memory_read(uint32_t addr, uint32_t value) "addr %08x value %08x"
385disable milkymist_vgafb_memory_write(uint32_t addr, uint32_t value) "addr %08x value %08x"
432d268c
JN
386
387# xen-all.c
388disable xen_ram_alloc(unsigned long ram_addr, unsigned long size) "requested: %#lx, size %#lx"
389
390# xen-mapcache.c
391disable qemu_map_cache(uint64_t phys_addr) "want %#"PRIx64""
392disable qemu_remap_bucket(uint64_t index) "index %#"PRIx64""
393disable qemu_map_cache_return(void* ptr) "%p"
394disable xen_map_block(uint64_t phys_addr, uint64_t size) "%#"PRIx64", size %#"PRIx64""
395disable xen_unmap_block(void* addr, unsigned long size) "%p, size %#lx"
050a0ddf
AP
396
397# exec.c
398disable qemu_put_ram_ptr(void* addr) "%p"