]> git.proxmox.com Git - qemu.git/blame - trace-events
hmp: re-enable trace-file command
[qemu.git] / trace-events
CommitLineData
94a420b1
SH
1# Trace events for debugging and performance instrumentation
2#
3# This file is processed by the tracetool script during the build.
4#
5# To add a new trace event:
6#
7# 1. Choose a name for the trace event. Declare its arguments and format
8# string.
9#
10# 2. Call the trace event from code using trace_##name, e.g. multiwrite_cb() ->
11# trace_multiwrite_cb(). The source file must #include "trace.h".
12#
13# Format of a trace event:
14#
1e2cf2bc 15# [disable] <name>(<type1> <arg1>[, <type2> <arg2>] ...) "<format-string>"
94a420b1 16#
a74cd8cc 17# Example: g_malloc(size_t size) "size %zu"
94a420b1 18#
1e2cf2bc 19# The "disable" keyword will build without the trace event.
1e2cf2bc 20#
94a420b1
SH
21# The <name> must be a valid as a C function name.
22#
23# Types should be standard C types. Use void * for pointers because the trace
24# system may not have the necessary headers included.
25#
26# The <format-string> should be a sprintf()-compatible format string.
cd245a19
SH
27
28# qemu-malloc.c
a74cd8cc
FZ
29g_malloc(size_t size, void *ptr) "size %zu ptr %p"
30g_realloc(void *ptr, size_t size, void *newptr) "ptr %p size %zu newptr %p"
31g_free(void *ptr) "ptr %p"
cd245a19
SH
32
33# osdep.c
47f08d7a
L
34qemu_memalign(size_t alignment, size_t size, void *ptr) "alignment %zu size %zu ptr %p"
35qemu_vmalloc(size_t size, void *ptr) "size %zu ptr %p"
36qemu_vfree(void *ptr) "ptr %p"
6d519a5f 37
64979a4d 38# hw/virtio.c
47f08d7a
L
39virtqueue_fill(void *vq, const void *elem, unsigned int len, unsigned int idx) "vq %p elem %p len %u idx %u"
40virtqueue_flush(void *vq, unsigned int count) "vq %p count %u"
41virtqueue_pop(void *vq, void *elem, unsigned int in_num, unsigned int out_num) "vq %p elem %p in_num %u out_num %u"
42virtio_queue_notify(void *vdev, int n, void *vq) "vdev %p n %d vq %p"
43virtio_irq(void *vq) "vq %p"
44virtio_notify(void *vdev, void *vq) "vdev %p vq %p"
4e1837f8 45virtio_set_status(void *vdev, uint8_t val) "vdev %p val %u"
64979a4d 46
49e3fdd7 47# hw/virtio-serial-bus.c
47f08d7a
L
48virtio_serial_send_control_event(unsigned int port, uint16_t event, uint16_t value) "port %u, event %u, value %u"
49virtio_serial_throttle_port(unsigned int port, bool throttle) "port %u, throttle %d"
50virtio_serial_handle_control_message(uint16_t event, uint16_t value) "event %u, value %u"
51virtio_serial_handle_control_message_port(unsigned int port) "port %u"
49e3fdd7 52
d02e4fa4 53# hw/virtio-console.c
47f08d7a
L
54virtio_console_flush_buf(unsigned int port, size_t len, ssize_t ret) "port %u, in_len %zu, out_len %zd"
55virtio_console_chr_read(unsigned int port, int size) "port %u, size %d"
56virtio_console_chr_event(unsigned int port, int event) "port %u, event %d"
d02e4fa4 57
6d519a5f 58# block.c
47f08d7a
L
59multiwrite_cb(void *mcb, int ret) "mcb %p ret %d"
60bdrv_aio_multiwrite(void *mcb, int num_callbacks, int num_reqs) "mcb %p num_callbacks %d num_reqs %d"
61bdrv_aio_multiwrite_earlyfail(void *mcb) "mcb %p"
62bdrv_aio_multiwrite_latefail(void *mcb, int i) "mcb %p i %d"
63bdrv_aio_flush(void *bs, void *opaque) "bs %p opaque %p"
64bdrv_aio_readv(void *bs, int64_t sector_num, int nb_sectors, void *opaque) "bs %p sector_num %"PRId64" nb_sectors %d opaque %p"
65bdrv_aio_writev(void *bs, int64_t sector_num, int nb_sectors, void *opaque) "bs %p sector_num %"PRId64" nb_sectors %d opaque %p"
025e849a 66bdrv_lock_medium(void *bs, bool locked) "bs %p locked %d"
47f08d7a
L
67bdrv_co_readv(void *bs, int64_t sector_num, int nb_sector) "bs %p sector_num %"PRId64" nb_sectors %d"
68bdrv_co_writev(void *bs, int64_t sector_num, int nb_sector) "bs %p sector_num %"PRId64" nb_sectors %d"
69bdrv_co_io(int is_write, void *acb) "is_write %d acb %p"
6d519a5f
SH
70
71# hw/virtio-blk.c
47f08d7a
L
72virtio_blk_req_complete(void *req, int status) "req %p status %d"
73virtio_blk_rw_complete(void *req, int ret) "req %p ret %d"
74virtio_blk_handle_write(void *req, uint64_t sector, size_t nsectors) "req %p sector %"PRIu64" nsectors %zu"
6d519a5f
SH
75
76# posix-aio-compat.c
47f08d7a
L
77paio_submit(void *acb, void *opaque, int64_t sector_num, int nb_sectors, int type) "acb %p opaque %p sector_num %"PRId64" nb_sectors %d type %d"
78paio_complete(void *acb, void *opaque, int ret) "acb %p opaque %p ret %d"
79paio_cancel(void *acb, void *opaque) "acb %p opaque %p"
bd3c9aa5
PS
80
81# ioport.c
47f08d7a
L
82cpu_in(unsigned int addr, unsigned int val) "addr %#x value %u"
83cpu_out(unsigned int addr, unsigned int val) "addr %#x value %u"
62dd89de
PS
84
85# balloon.c
86# Since requests are raised via monitor, not many tracepoints are needed.
47f08d7a 87balloon_event(void *opaque, unsigned long addr) "opaque %p addr %lu"
d8023f31
BS
88
89# hw/apic.c
47f08d7a
L
90apic_local_deliver(int vector, uint32_t lvt) "vector %d delivery mode %d"
91apic_deliver_irq(uint8_t dest, uint8_t dest_mode, uint8_t delivery_mode, uint8_t vector_num, uint8_t trigger_mode) "dest %d dest_mode %d delivery_mode %d vector %d trigger_mode %d"
689d7e2f
SH
92cpu_set_apic_base(uint64_t val) "%016"PRIx64
93cpu_get_apic_base(uint64_t val) "%016"PRIx64
47f08d7a
L
94apic_mem_readl(uint64_t addr, uint32_t val) "%"PRIx64" = %08x"
95apic_mem_writel(uint64_t addr, uint32_t val) "%"PRIx64" = %08x"
d8023f31 96# coalescing
47f08d7a
L
97apic_reset_irq_delivered(int apic_irq_delivered) "old coalescing %d"
98apic_get_irq_delivered(int apic_irq_delivered) "returning coalescing %d"
99apic_set_irq(int apic_irq_delivered) "coalescing %d"
97bf4851
BS
100
101# hw/cs4231.c
47f08d7a
L
102cs4231_mem_readl_dreg(uint32_t reg, uint32_t ret) "read dreg %d: 0x%02x"
103cs4231_mem_readl_reg(uint32_t reg, uint32_t ret) "read reg %d: 0x%08x"
104cs4231_mem_writel_reg(uint32_t reg, uint32_t old, uint32_t val) "write reg %d: 0x%08x -> 0x%08x"
105cs4231_mem_writel_dreg(uint32_t reg, uint32_t old, uint32_t val) "write dreg %d: 0x%02x -> 0x%02x"
97bf4851 106
d43ed9ec 107# hw/ds1225y.c
47f08d7a
L
108nvram_read(uint32_t addr, uint32_t ret) "read addr %d: 0x%02x"
109nvram_write(uint32_t addr, uint32_t old, uint32_t val) "write addr %d: 0x%02x -> 0x%02x"
d43ed9ec 110
97bf4851 111# hw/eccmemctl.c
47f08d7a
L
112ecc_mem_writel_mer(uint32_t val) "Write memory enable %08x"
113ecc_mem_writel_mdr(uint32_t val) "Write memory delay %08x"
114ecc_mem_writel_mfsr(uint32_t val) "Write memory fault status %08x"
115ecc_mem_writel_vcr(uint32_t val) "Write slot configuration %08x"
116ecc_mem_writel_dr(uint32_t val) "Write diagnostic %08x"
117ecc_mem_writel_ecr0(uint32_t val) "Write event count 1 %08x"
118ecc_mem_writel_ecr1(uint32_t val) "Write event count 2 %08x"
119ecc_mem_readl_mer(uint32_t ret) "Read memory enable %08x"
120ecc_mem_readl_mdr(uint32_t ret) "Read memory delay %08x"
121ecc_mem_readl_mfsr(uint32_t ret) "Read memory fault status %08x"
122ecc_mem_readl_vcr(uint32_t ret) "Read slot configuration %08x"
123ecc_mem_readl_mfar0(uint32_t ret) "Read memory fault address 0 %08x"
124ecc_mem_readl_mfar1(uint32_t ret) "Read memory fault address 1 %08x"
125ecc_mem_readl_dr(uint32_t ret) "Read diagnostic %08x"
126ecc_mem_readl_ecr0(uint32_t ret) "Read event count 1 %08x"
127ecc_mem_readl_ecr1(uint32_t ret) "Read event count 2 %08x"
128ecc_diag_mem_writeb(uint64_t addr, uint32_t val) "Write diagnostic %"PRId64" = %02x"
129ecc_diag_mem_readb(uint64_t addr, uint32_t ret) "Read diagnostic %"PRId64"= %02x"
97bf4851
BS
130
131# hw/lance.c
47f08d7a
L
132lance_mem_readw(uint64_t addr, uint32_t ret) "addr=%"PRIx64"val=0x%04x"
133lance_mem_writew(uint64_t addr, uint32_t val) "addr=%"PRIx64"val=0x%04x"
97bf4851
BS
134
135# hw/slavio_intctl.c
47f08d7a
L
136slavio_intctl_mem_readl(uint32_t cpu, uint64_t addr, uint32_t ret) "read cpu %d reg 0x%"PRIx64" = %x"
137slavio_intctl_mem_writel(uint32_t cpu, uint64_t addr, uint32_t val) "write cpu %d reg 0x%"PRIx64" = %x"
138slavio_intctl_mem_writel_clear(uint32_t cpu, uint32_t val, uint32_t intreg_pending) "Cleared cpu %d irq mask %x, curmask %x"
139slavio_intctl_mem_writel_set(uint32_t cpu, uint32_t val, uint32_t intreg_pending) "Set cpu %d irq mask %x, curmask %x"
140slavio_intctlm_mem_readl(uint64_t addr, uint32_t ret) "read system reg 0x%"PRIx64" = %x"
141slavio_intctlm_mem_writel(uint64_t addr, uint32_t val) "write system reg 0x%"PRIx64" = %x"
142slavio_intctlm_mem_writel_enable(uint32_t val, uint32_t intregm_disabled) "Enabled master irq mask %x, curmask %x"
143slavio_intctlm_mem_writel_disable(uint32_t val, uint32_t intregm_disabled) "Disabled master irq mask %x, curmask %x"
144slavio_intctlm_mem_writel_target(uint32_t cpu) "Set master irq cpu %d"
145slavio_check_interrupts(uint32_t pending, uint32_t intregm_disabled) "pending %x disabled %x"
146slavio_set_irq(uint32_t target_cpu, int irq, uint32_t pil, int level) "Set cpu %d irq %d -> pil %d level %d"
147slavio_set_timer_irq_cpu(int cpu, int level) "Set cpu %d local timer level %d"
97bf4851
BS
148
149# hw/slavio_misc.c
47f08d7a
L
150slavio_misc_update_irq_raise(void) "Raise IRQ"
151slavio_misc_update_irq_lower(void) "Lower IRQ"
152slavio_set_power_fail(int power_failing, uint8_t config) "Power fail: %d, config: %d"
153slavio_cfg_mem_writeb(uint32_t val) "Write config %02x"
154slavio_cfg_mem_readb(uint32_t ret) "Read config %02x"
155slavio_diag_mem_writeb(uint32_t val) "Write diag %02x"
156slavio_diag_mem_readb(uint32_t ret) "Read diag %02x"
157slavio_mdm_mem_writeb(uint32_t val) "Write modem control %02x"
158slavio_mdm_mem_readb(uint32_t ret) "Read modem control %02x"
159slavio_aux1_mem_writeb(uint32_t val) "Write aux1 %02x"
160slavio_aux1_mem_readb(uint32_t ret) "Read aux1 %02x"
161slavio_aux2_mem_writeb(uint32_t val) "Write aux2 %02x"
162slavio_aux2_mem_readb(uint32_t ret) "Read aux2 %02x"
163apc_mem_writeb(uint32_t val) "Write power management %02x"
164apc_mem_readb(uint32_t ret) "Read power management %02x"
165slavio_sysctrl_mem_writel(uint32_t val) "Write system control %08x"
166slavio_sysctrl_mem_readl(uint32_t ret) "Read system control %08x"
167slavio_led_mem_writew(uint32_t val) "Write diagnostic LED %04x"
168slavio_led_mem_readw(uint32_t ret) "Read diagnostic LED %04x"
97bf4851
BS
169
170# hw/slavio_timer.c
47f08d7a
L
171slavio_timer_get_out(uint64_t limit, uint32_t counthigh, uint32_t count) "limit %"PRIx64" count %x%08x"
172slavio_timer_irq(uint32_t counthigh, uint32_t count) "callback: count %x%08x"
689d7e2f 173slavio_timer_mem_readl_invalid(uint64_t addr) "invalid read address %"PRIx64
47f08d7a
L
174slavio_timer_mem_readl(uint64_t addr, uint32_t ret) "read %"PRIx64" = %08x"
175slavio_timer_mem_writel(uint64_t addr, uint32_t val) "write %"PRIx64" = %08x"
689d7e2f 176slavio_timer_mem_writel_limit(unsigned int timer_index, uint64_t count) "processor %d user timer set to %016"PRIx64
47f08d7a
L
177slavio_timer_mem_writel_counter_invalid(void) "not user timer"
178slavio_timer_mem_writel_status_start(unsigned int timer_index) "processor %d user timer started"
179slavio_timer_mem_writel_status_stop(unsigned int timer_index) "processor %d user timer stopped"
180slavio_timer_mem_writel_mode_user(unsigned int timer_index) "processor %d changed from counter to user timer"
181slavio_timer_mem_writel_mode_counter(unsigned int timer_index) "processor %d changed from user timer to counter"
182slavio_timer_mem_writel_mode_invalid(void) "not system timer"
689d7e2f 183slavio_timer_mem_writel_invalid(uint64_t addr) "invalid write address %"PRIx64
97bf4851
BS
184
185# hw/sparc32_dma.c
689d7e2f
SH
186ledma_memory_read(uint64_t addr) "DMA read addr 0x%"PRIx64
187ledma_memory_write(uint64_t addr) "DMA write addr 0x%"PRIx64
47f08d7a
L
188sparc32_dma_set_irq_raise(void) "Raise IRQ"
189sparc32_dma_set_irq_lower(void) "Lower IRQ"
190espdma_memory_read(uint32_t addr) "DMA read addr 0x%08x"
191espdma_memory_write(uint32_t addr) "DMA write addr 0x%08x"
192sparc32_dma_mem_readl(uint64_t addr, uint32_t ret) "read dmareg %"PRIx64": 0x%08x"
193sparc32_dma_mem_writel(uint64_t addr, uint32_t old, uint32_t val) "write dmareg %"PRIx64": 0x%08x -> 0x%08x"
194sparc32_dma_enable_raise(void) "Raise DMA enable"
195sparc32_dma_enable_lower(void) "Lower DMA enable"
97bf4851
BS
196
197# hw/sun4m.c
47f08d7a
L
198sun4m_cpu_interrupt(unsigned int level) "Set CPU IRQ %d"
199sun4m_cpu_reset_interrupt(unsigned int level) "Reset CPU IRQ %d"
200sun4m_cpu_set_irq_raise(int level) "Raise CPU IRQ %d"
201sun4m_cpu_set_irq_lower(int level) "Lower CPU IRQ %d"
97bf4851
BS
202
203# hw/sun4m_iommu.c
47f08d7a
L
204sun4m_iommu_mem_readl(uint64_t addr, uint32_t ret) "read reg[%"PRIx64"] = %x"
205sun4m_iommu_mem_writel(uint64_t addr, uint32_t val) "write reg[%"PRIx64"] = %x"
689d7e2f 206sun4m_iommu_mem_writel_ctrl(uint64_t iostart) "iostart = %"PRIx64
47f08d7a
L
207sun4m_iommu_mem_writel_tlbflush(uint32_t val) "tlb flush %x"
208sun4m_iommu_mem_writel_pgflush(uint32_t val) "page flush %x"
209sun4m_iommu_page_get_flags(uint64_t pa, uint64_t iopte, uint32_t ret) "get flags addr %"PRIx64" => pte %"PRIx64", *pte = %x"
210sun4m_iommu_translate_pa(uint64_t addr, uint64_t pa, uint32_t iopte) "xlate dva %"PRIx64" => pa %"PRIx64" iopte = %x"
689d7e2f 211sun4m_iommu_bad_addr(uint64_t addr) "bad addr %"PRIx64
94b0b5ff 212
891fb2cd
GH
213# hw/usb-bus.c
214usb_port_claim(int bus, const char *port) "bus %d, port %s"
215usb_port_attach(int bus, const char *port) "bus %d, port %s"
216usb_port_detach(int bus, const char *port) "bus %d, port %s"
217usb_port_release(int bus, const char *port) "bus %d, port %s"
218
439a97cc 219# hw/usb-ehci.c
47f08d7a
L
220usb_ehci_reset(void) "=== RESET ==="
221usb_ehci_mmio_readl(uint32_t addr, const char *str, uint32_t val) "rd mmio %04x [%s] = %x"
222usb_ehci_mmio_writel(uint32_t addr, const char *str, uint32_t val) "wr mmio %04x [%s] = %x"
223usb_ehci_mmio_change(uint32_t addr, const char *str, uint32_t new, uint32_t old) "ch mmio %04x [%s] = %x (old: %x)"
224usb_ehci_usbsts(const char *sts, int state) "usbsts %s %d"
225usb_ehci_state(const char *schedule, const char *state) "%s schedule %s"
226usb_ehci_qh_ptrs(void *q, uint32_t addr, uint32_t nxt, uint32_t c_qtd, uint32_t n_qtd, uint32_t a_qtd) "q %p - QH @ %08x: next %08x qtds %08x,%08x,%08x"
227usb_ehci_qh_fields(uint32_t addr, int rl, int mplen, int eps, int ep, int devaddr) "QH @ %08x - rl %d, mplen %d, eps %d, ep %d, dev %d"
228usb_ehci_qh_bits(uint32_t addr, int c, int h, int dtc, int i) "QH @ %08x - c %d, h %d, dtc %d, i %d"
229usb_ehci_qtd_ptrs(void *q, uint32_t addr, uint32_t nxt, uint32_t altnext) "q %p - QTD @ %08x: next %08x altnext %08x"
230usb_ehci_qtd_fields(uint32_t addr, int tbytes, int cpage, int cerr, int pid) "QTD @ %08x - tbytes %d, cpage %d, cerr %d, pid %d"
231usb_ehci_qtd_bits(uint32_t addr, int ioc, int active, int halt, int babble, int xacterr) "QTD @ %08x - ioc %d, active %d, halt %d, babble %d, xacterr %d"
232usb_ehci_itd(uint32_t addr, uint32_t nxt, uint32_t mplen, uint32_t mult, uint32_t ep, uint32_t devaddr) "ITD @ %08x: next %08x - mplen %d, mult %d, ep %d, dev %d"
2fe80192 233usb_ehci_sitd(uint32_t addr, uint32_t nxt, uint32_t active) "ITD @ %08x: next %08x - active %d"
47f08d7a
L
234usb_ehci_port_attach(uint32_t port, const char *device) "attach port #%d - %s"
235usb_ehci_port_detach(uint32_t port) "detach port #%d"
236usb_ehci_port_reset(uint32_t port, int enable) "reset port #%d - %d"
237usb_ehci_data(int rw, uint32_t cpage, uint32_t offset, uint32_t addr, uint32_t len, uint32_t bufpos) "write %d, cpage %d, offset 0x%03x, addr 0x%08x, len %d, bufpos %d"
238usb_ehci_queue_action(void *q, const char *action) "q %p: %s"
439a97cc 239
37fb59d3 240# hw/usb-desc.c
47f08d7a
L
241usb_desc_device(int addr, int len, int ret) "dev %d query device, len %d, ret %d"
242usb_desc_device_qualifier(int addr, int len, int ret) "dev %d query device qualifier, len %d, ret %d"
243usb_desc_config(int addr, int index, int len, int ret) "dev %d query config %d, len %d, ret %d"
244usb_desc_other_speed_config(int addr, int index, int len, int ret) "dev %d query config %d, len %d, ret %d"
245usb_desc_string(int addr, int index, int len, int ret) "dev %d query string %d, len %d, ret %d"
246usb_set_addr(int addr) "dev %d"
247usb_set_config(int addr, int config, int ret) "dev %d, config %d, ret %d"
248usb_clear_device_feature(int addr, int feature, int ret) "dev %d, feature %d, ret %d"
249usb_set_device_feature(int addr, int feature, int ret) "dev %d, feature %d, ret %d"
37fb59d3 250
e6a2f500
GH
251# usb-linux.c
252usb_host_open_started(int bus, int addr) "dev %d:%d"
253usb_host_open_success(int bus, int addr) "dev %d:%d"
254usb_host_open_failure(int bus, int addr) "dev %d:%d"
255usb_host_disconnect(int bus, int addr) "dev %d:%d"
256usb_host_close(int bus, int addr) "dev %d:%d"
257usb_host_set_address(int bus, int addr, int config) "dev %d:%d, address %d"
258usb_host_set_config(int bus, int addr, int config) "dev %d:%d, config %d"
259usb_host_set_interface(int bus, int addr, int interface, int alt) "dev %d:%d, interface %d, alt %d"
260usb_host_claim_interfaces(int bus, int addr, int config, int nif) "dev %d:%d, config %d, nif %d"
261usb_host_release_interfaces(int bus, int addr) "dev %d:%d"
262usb_host_req_control(int bus, int addr, int req, int value, int index) "dev %d:%d, req 0x%x, value %d, index %d"
263usb_host_req_data(int bus, int addr, int in, int ep, int size) "dev %d:%d, in %d, ep %d, size %d"
264usb_host_req_complete(int bus, int addr, int status) "dev %d:%d, status %d"
265usb_host_urb_submit(int bus, int addr, void *aurb, int length, int more) "dev %d:%d, aurb %p, length %d, more %d"
266usb_host_urb_complete(int bus, int addr, void *aurb, int status, int length, int more) "dev %d:%d, aurb %p, status %d, length %d, more %d"
267usb_host_ep_set_halt(int bus, int addr, int ep) "dev %d:%d, ep %d"
268usb_host_ep_clear_halt(int bus, int addr, int ep) "dev %d:%d, ep %d"
269usb_host_ep_start_iso(int bus, int addr, int ep) "dev %d:%d, ep %d"
270usb_host_ep_stop_iso(int bus, int addr, int ep) "dev %d:%d, ep %d"
271usb_host_reset(int bus, int addr) "dev %d:%d"
272usb_host_auto_scan_enabled(void)
273usb_host_auto_scan_disabled(void)
9516bb47 274usb_host_claim_port(int bus, int hub, int port) "bus %d, hub addr %d, port %d"
e6a2f500 275
5138efec 276# hw/scsi-bus.c
47f08d7a
L
277scsi_req_alloc(int target, int lun, int tag) "target %d lun %d tag %d"
278scsi_req_data(int target, int lun, int tag, int len) "target %d lun %d tag %d len %d"
279scsi_req_dequeue(int target, int lun, int tag) "target %d lun %d tag %d"
280scsi_req_continue(int target, int lun, int tag) "target %d lun %d tag %d"
281scsi_req_parsed(int target, int lun, int tag, int cmd, int mode, int xfer) "target %d lun %d tag %d command %d dir %d length %d"
689d7e2f 282scsi_req_parsed_lba(int target, int lun, int tag, int cmd, uint64_t lba) "target %d lun %d tag %d command %d lba %"PRIu64
47f08d7a
L
283scsi_req_parse_bad(int target, int lun, int tag, int cmd) "target %d lun %d tag %d command %d"
284scsi_req_build_sense(int target, int lun, int tag, int key, int asc, int ascq) "target %d lun %d tag %d key %#02x asc %#02x ascq %#02x"
285scsi_report_luns(int target, int lun, int tag) "target %d lun %d tag %d"
286scsi_inquiry(int target, int lun, int tag, int cdb1, int cdb2) "target %d lun %d tag %d page %#02x/%#02x"
287scsi_test_unit_ready(int target, int lun, int tag) "target %d lun %d tag %d"
288scsi_request_sense(int target, int lun, int tag) "target %d lun %d tag %d"
5138efec 289
94b0b5ff 290# vl.c
47f08d7a 291vm_state_notify(int running, int reason) "running %d reason %d"
298800ca
SH
292
293# block/qed-l2-cache.c
47f08d7a
L
294qed_alloc_l2_cache_entry(void *l2_cache, void *entry) "l2_cache %p entry %p"
295qed_unref_l2_cache_entry(void *entry, int ref) "entry %p ref %d"
296qed_find_l2_cache_entry(void *l2_cache, void *entry, uint64_t offset, int ref) "l2_cache %p entry %p offset %"PRIu64" ref %d"
298800ca
SH
297
298# block/qed-table.c
47f08d7a
L
299qed_read_table(void *s, uint64_t offset, void *table) "s %p offset %"PRIu64" table %p"
300qed_read_table_cb(void *s, void *table, int ret) "s %p table %p ret %d"
301qed_write_table(void *s, uint64_t offset, void *table, unsigned int index, unsigned int n) "s %p offset %"PRIu64" table %p index %u n %u"
302qed_write_table_cb(void *s, void *table, int flush, int ret) "s %p table %p flush %d ret %d"
eabba580
SH
303
304# block/qed.c
47f08d7a
L
305qed_need_check_timer_cb(void *s) "s %p"
306qed_start_need_check_timer(void *s) "s %p"
307qed_cancel_need_check_timer(void *s) "s %p"
308qed_aio_complete(void *s, void *acb, int ret) "s %p acb %p ret %d"
309qed_aio_setup(void *s, void *acb, int64_t sector_num, int nb_sectors, void *opaque, int is_write) "s %p acb %p sector_num %"PRId64" nb_sectors %d opaque %p is_write %d"
689d7e2f 310qed_aio_next_io(void *s, void *acb, int ret, uint64_t cur_pos) "s %p acb %p ret %d cur_pos %"PRIu64
47f08d7a
L
311qed_aio_read_data(void *s, void *acb, int ret, uint64_t offset, size_t len) "s %p acb %p ret %d offset %"PRIu64" len %zu"
312qed_aio_write_data(void *s, void *acb, int ret, uint64_t offset, size_t len) "s %p acb %p ret %d offset %"PRIu64" len %zu"
689d7e2f
SH
313qed_aio_write_prefill(void *s, void *acb, uint64_t start, size_t len, uint64_t offset) "s %p acb %p start %"PRIu64" len %zu offset %"PRIu64
314qed_aio_write_postfill(void *s, void *acb, uint64_t start, size_t len, uint64_t offset) "s %p acb %p start %"PRIu64" len %zu offset %"PRIu64
47f08d7a 315qed_aio_write_main(void *s, void *acb, int ret, uint64_t offset, size_t len) "s %p acb %p ret %d offset %"PRIu64" len %zu"
0f3a4a01 316
b213b370 317# hw/g364fb.c
47f08d7a
L
318g364fb_read(uint64_t addr, uint32_t val) "read addr=0x%"PRIx64": 0x%x"
319g364fb_write(uint64_t addr, uint32_t new) "write addr=0x%"PRIx64": 0x%x"
b213b370 320
0f3a4a01 321# hw/grlib_gptimer.c
47f08d7a
L
322grlib_gptimer_enable(int id, uint32_t count) "timer:%d set count 0x%x and run"
323grlib_gptimer_disabled(int id, uint32_t config) "timer:%d Timer disable config 0x%x"
324grlib_gptimer_restart(int id, uint32_t reload) "timer:%d reload val: 0x%x"
325grlib_gptimer_set_scaler(uint32_t scaler, uint32_t freq) "scaler:0x%x freq: 0x%x"
326grlib_gptimer_hit(int id) "timer:%d HIT"
327grlib_gptimer_readl(int id, uint64_t addr, uint32_t val) "timer:%d addr 0x%"PRIx64" 0x%x"
328grlib_gptimer_writel(int id, uint64_t addr, uint32_t val) "timer:%d addr 0x%"PRIx64" 0x%x"
3f10bcbb
FC
329
330# hw/grlib_irqmp.c
2f4a725b 331grlib_irqmp_check_irqs(uint32_t pend, uint32_t force, uint32_t mask, uint32_t lvl1, uint32_t lvl2) "pend:0x%04x force:0x%04x mask:0x%04x lvl1:0x%04x lvl0:0x%04x"
47f08d7a
L
332grlib_irqmp_ack(int intno) "interrupt:%d"
333grlib_irqmp_set_irq(int irq) "Raise CPU IRQ %d"
689d7e2f 334grlib_irqmp_readl_unknown(uint64_t addr) "addr 0x%"PRIx64
47f08d7a 335grlib_irqmp_writel_unknown(uint64_t addr, uint32_t value) "addr 0x%"PRIx64" value 0x%x"
8b1e1320
FC
336
337# hw/grlib_apbuart.c
47f08d7a
L
338grlib_apbuart_event(int event) "event:%d"
339grlib_apbuart_writel_unknown(uint64_t addr, uint32_t value) "addr 0x%"PRIx64" value 0x%x"
b04d9890
FC
340
341# hw/leon3.c
47f08d7a
L
342leon3_set_irq(int intno) "Set CPU IRQ %d"
343leon3_reset_irq(int intno) "Reset CPU IRQ %d"
9363ee31 344
cbcc6336 345# spice-qemu-char.c
47f08d7a
L
346spice_vmc_write(ssize_t out, int len) "spice wrottn %zd of requested %d"
347spice_vmc_read(int bytes, int len) "spice read %d of requested %d"
348spice_vmc_register_interface(void *scd) "spice vmc registered interface %p"
349spice_vmc_unregister_interface(void *scd) "spice vmc unregistered interface %p"
4ef66fa7
MW
350
351# hw/lm32_pic.c
47f08d7a
L
352lm32_pic_raise_irq(void) "Raise CPU interrupt"
353lm32_pic_lower_irq(void) "Lower CPU interrupt"
354lm32_pic_interrupt(int irq, int level) "Set IRQ%d %d"
355lm32_pic_set_im(uint32_t im) "im 0x%08x"
356lm32_pic_set_ip(uint32_t ip) "ip 0x%08x"
357lm32_pic_get_im(uint32_t im) "im 0x%08x"
358lm32_pic_get_ip(uint32_t ip) "ip 0x%08x"
15d7dc4f
MW
359
360# hw/lm32_juart.c
47f08d7a
L
361lm32_juart_get_jtx(uint32_t value) "jtx 0x%08x"
362lm32_juart_set_jtx(uint32_t value) "jtx 0x%08x"
363lm32_juart_get_jrx(uint32_t value) "jrx 0x%08x"
364lm32_juart_set_jrx(uint32_t value) "jrx 0x%08x"
ea7924dc
MW
365
366# hw/lm32_timer.c
47f08d7a
L
367lm32_timer_memory_write(uint32_t addr, uint32_t value) "addr 0x%08x value 0x%08x"
368lm32_timer_memory_read(uint32_t addr, uint32_t value) "addr 0x%08x value 0x%08x"
369lm32_timer_hit(void) "timer hit"
370lm32_timer_irq_state(int level) "irq state %d"
770ae571
MW
371
372# hw/lm32_uart.c
47f08d7a
L
373lm32_uart_memory_write(uint32_t addr, uint32_t value) "addr 0x%08x value 0x%08x"
374lm32_uart_memory_read(uint32_t addr, uint32_t value) "addr 0x%08x value 0x%08x"
375lm32_uart_irq_state(int level) "irq state %d"
f19410ca
MW
376
377# hw/lm32_sys.c
47f08d7a 378lm32_sys_memory_write(uint32_t addr, uint32_t value) "addr 0x%08x value 0x%08x"
25a8bb96
MW
379
380# hw/milkymist-ac97.c
47f08d7a
L
381milkymist_ac97_memory_read(uint32_t addr, uint32_t value) "addr %08x value %08x"
382milkymist_ac97_memory_write(uint32_t addr, uint32_t value) "addr %08x value %08x"
383milkymist_ac97_pulse_irq_crrequest(void) "Pulse IRQ CR request"
384milkymist_ac97_pulse_irq_crreply(void) "Pulse IRQ CR reply"
385milkymist_ac97_pulse_irq_dmaw(void) "Pulse IRQ DMA write"
386milkymist_ac97_pulse_irq_dmar(void) "Pulse IRQ DMA read"
387milkymist_ac97_in_cb(int avail, uint32_t remaining) "avail %d remaining %u"
388milkymist_ac97_in_cb_transferred(int transferred) "transferred %d"
389milkymist_ac97_out_cb(int free, uint32_t remaining) "free %d remaining %u"
390milkymist_ac97_out_cb_transferred(int transferred) "transferred %d"
e4dc6d2c
MW
391
392# hw/milkymist-hpdmc.c
47f08d7a
L
393milkymist_hpdmc_memory_read(uint32_t addr, uint32_t value) "addr=%08x value=%08x"
394milkymist_hpdmc_memory_write(uint32_t addr, uint32_t value) "addr=%08x value=%08x"
b4e37d98
MW
395
396# hw/milkymist-memcard.c
47f08d7a
L
397milkymist_memcard_memory_read(uint32_t addr, uint32_t value) "addr %08x value %08x"
398milkymist_memcard_memory_write(uint32_t addr, uint32_t value) "addr %08x value %08x"
07424544 399
57aa265d 400# hw/milkymist-minimac2.c
47f08d7a
L
401milkymist_minimac2_memory_read(uint32_t addr, uint32_t value) "addr %08x value %08x"
402milkymist_minimac2_memory_write(uint32_t addr, uint32_t value) "addr %08x value %08x"
403milkymist_minimac2_mdio_write(uint8_t phy_addr, uint8_t addr, uint16_t value) "phy_addr %02x addr %02x value %04x"
404milkymist_minimac2_mdio_read(uint8_t phy_addr, uint8_t addr, uint16_t value) "phy_addr %02x addr %02x value %04x"
405milkymist_minimac2_tx_frame(uint32_t length) "length %u"
406milkymist_minimac2_rx_frame(const void *buf, uint32_t length) "buf %p length %u"
407milkymist_minimac2_drop_rx_frame(const void *buf) "buf %p"
408milkymist_minimac2_rx_transfer(const void *buf, uint32_t length) "buf %p length %d"
409milkymist_minimac2_raise_irq_rx(void) "Raise IRQ RX"
410milkymist_minimac2_lower_irq_rx(void) "Lower IRQ RX"
411milkymist_minimac2_pulse_irq_tx(void) "Pulse IRQ TX"
5ee18b9c
MW
412
413# hw/milkymist-pfpu.c
47f08d7a
L
414milkymist_pfpu_memory_read(uint32_t addr, uint32_t value) "addr %08x value %08x"
415milkymist_pfpu_memory_write(uint32_t addr, uint32_t value) "addr %08x value %08x"
416milkymist_pfpu_vectout(uint32_t a, uint32_t b, uint32_t dma_ptr) "a %08x b %08x dma_ptr %08x"
417milkymist_pfpu_pulse_irq(void) "Pulse IRQ"
87a381ec
MW
418
419# hw/milkymist-softusb.c
47f08d7a
L
420milkymist_softusb_memory_read(uint32_t addr, uint32_t value) "addr %08x value %08x"
421milkymist_softusb_memory_write(uint32_t addr, uint32_t value) "addr %08x value %08x"
422milkymist_softusb_mevt(uint8_t m) "m %d"
423milkymist_softusb_kevt(uint8_t m) "m %d"
424milkymist_softusb_mouse_event(int dx, int dy, int dz, int bs) "dx %d dy %d dz %d bs %02x"
425milkymist_softusb_pulse_irq(void) "Pulse IRQ"
96832424
MW
426
427# hw/milkymist-sysctl.c
47f08d7a
L
428milkymist_sysctl_memory_read(uint32_t addr, uint32_t value) "addr %08x value %08x"
429milkymist_sysctl_memory_write(uint32_t addr, uint32_t value) "addr %08x value %08x"
430milkymist_sysctl_icap_write(uint32_t value) "value %08x"
431milkymist_sysctl_start_timer0(void) "Start timer0"
432milkymist_sysctl_stop_timer0(void) "Stop timer0"
433milkymist_sysctl_start_timer1(void) "Start timer1"
434milkymist_sysctl_stop_timer1(void) "Stop timer1"
435milkymist_sysctl_pulse_irq_timer0(void) "Pulse IRQ Timer0"
436milkymist_sysctl_pulse_irq_timer1(void) "Pulse IRQ Timer1"
0670dadd
MW
437
438# hw/milkymist-tmu2.c
47f08d7a
L
439milkymist_tmu2_memory_read(uint32_t addr, uint32_t value) "addr %08x value %08x"
440milkymist_tmu2_memory_write(uint32_t addr, uint32_t value) "addr %08x value %08x"
441milkymist_tmu2_start(void) "Start TMU"
442milkymist_tmu2_pulse_irq(void) "Pulse IRQ"
883de16b
MW
443
444# hw/milkymist-uart.c
47f08d7a
L
445milkymist_uart_memory_read(uint32_t addr, uint32_t value) "addr %08x value %08x"
446milkymist_uart_memory_write(uint32_t addr, uint32_t value) "addr %08x value %08x"
447milkymist_uart_pulse_irq_rx(void) "Pulse IRQ RX"
448milkymist_uart_pulse_irq_tx(void) "Pulse IRQ TX"
d23948b1
MW
449
450# hw/milkymist-vgafb.c
47f08d7a
L
451milkymist_vgafb_memory_read(uint32_t addr, uint32_t value) "addr %08x value %08x"
452milkymist_vgafb_memory_write(uint32_t addr, uint32_t value) "addr %08x value %08x"
432d268c 453
83818f7c
HP
454# hw/mipsnet.c
455mipsnet_send(uint32_t size) "sending len=%u"
456mipsnet_receive(uint32_t size) "receiving len=%u"
457mipsnet_read(uint64_t addr, uint32_t val) "read addr=0x%" PRIx64 " val=0x%x"
903ec8ea 458mipsnet_write(uint64_t addr, uint64_t val) "write addr=0x%" PRIx64 " val=0x%" PRIx64 ""
83818f7c
HP
459mipsnet_irq(uint32_t isr, uint32_t intctl) "set irq to %d (%02x)"
460
432d268c 461# xen-all.c
47f08d7a
L
462xen_ram_alloc(unsigned long ram_addr, unsigned long size) "requested: %#lx, size %#lx"
463xen_client_set_memory(uint64_t start_addr, unsigned long size, unsigned long phys_offset, bool log_dirty) "%#"PRIx64" size %#lx, offset %#lx, log_dirty %i"
432d268c
JN
464
465# xen-mapcache.c
689d7e2f
SH
466xen_map_cache(uint64_t phys_addr) "want %#"PRIx64
467xen_remap_bucket(uint64_t index) "index %#"PRIx64
47f08d7a 468xen_map_cache_return(void* ptr) "%p"
689d7e2f 469xen_map_block(uint64_t phys_addr, uint64_t size) "%#"PRIx64", size %#"PRIx64
47f08d7a 470xen_unmap_block(void* addr, unsigned long size) "%p, size %#lx"
050a0ddf
AP
471
472# exec.c
47f08d7a 473qemu_put_ram_ptr(void* addr) "%p"
01195b73
SS
474
475# hw/xen_platform.c
47f08d7a 476xen_platform_log(char *s) "xen platform: %s"
00dccaf1
KW
477
478# qemu-coroutine.c
47f08d7a
L
479qemu_coroutine_enter(void *from, void *to, void *opaque) "from %p to %p opaque %p"
480qemu_coroutine_yield(void *from, void *to) "from %p to %p"
481qemu_coroutine_terminate(void *co) "self %p"
b96e9247
KW
482
483# qemu-coroutine-lock.c
47f08d7a
L
484qemu_co_queue_next_bh(void) ""
485qemu_co_queue_next(void *next) "next %p"
486qemu_co_mutex_lock_entry(void *mutex, void *self) "mutex %p self %p"
487qemu_co_mutex_lock_return(void *mutex, void *self) "mutex %p self %p"
488qemu_co_mutex_unlock_entry(void *mutex, void *self) "mutex %p self %p"
489qemu_co_mutex_unlock_return(void *mutex, void *self) "mutex %p self %p"
30c2f238
BS
490
491# hw/escc.c
47f08d7a
L
492escc_put_queue(char channel, int b) "channel %c put: 0x%02x"
493escc_get_queue(char channel, int val) "channel %c get 0x%02x"
494escc_update_irq(int irq) "IRQ = %d"
495escc_update_parameters(char channel, int speed, int parity, int data_bits, int stop_bits) "channel %c: speed=%d parity=%c data=%d stop=%d"
496escc_mem_writeb_ctrl(char channel, uint32_t reg, uint32_t val) "Write channel %c, reg[%d] = %2.2x"
497escc_mem_writeb_data(char channel, uint32_t val) "Write channel %c, ch %d"
498escc_mem_readb_ctrl(char channel, uint32_t reg, uint8_t val) "Read channel %c, reg[%d] = %2.2x"
499escc_mem_readb_data(char channel, uint32_t ret) "Read channel %c, ch %d"
500escc_serial_receive_byte(char channel, int ch) "channel %c put ch %d"
501escc_sunkbd_event_in(int ch) "Untranslated keycode %2.2x"
502escc_sunkbd_event_out(int ch) "Translated keycode %2.2x"
503escc_kbd_command(int val) "Command %d"
504escc_sunmouse_event(int dx, int dy, int buttons_state) "dx=%d dy=%d buttons=%01x"
bf4b9889
BS
505
506# hw/esp.c
507esp_raise_irq(void) "Raise IRQ"
508esp_lower_irq(void) "Lower IRQ"
509esp_dma_enable(void) "Raise enable"
510esp_dma_disable(void) "Lower enable"
511esp_get_cmd(uint32_t dmalen, int target) "len %d target %d"
512esp_do_busid_cmd(uint8_t busid) "busid 0x%x"
513esp_handle_satn_stop(uint32_t cmdlen) "cmdlen %d"
514esp_write_response(uint32_t status) "Transfer status (status=%d)"
515esp_do_dma(uint32_t cmdlen, uint32_t len) "command len %d + %d"
516esp_command_complete(void) "SCSI Command complete"
517esp_command_complete_unexpected(void) "SCSI command completed unexpectedly"
518esp_command_complete_fail(void) "Command failed"
519esp_transfer_data(uint32_t dma_left, int32_t ti_size) "transfer %d/%d"
520esp_handle_ti(uint32_t minlen) "Transfer Information len %d"
521esp_handle_ti_cmd(uint32_t cmdlen) "command len %d"
522esp_mem_readb(uint32_t saddr, uint8_t reg) "reg[%d]: 0x%2.2x"
523esp_mem_writeb(uint32_t saddr, uint8_t reg, uint32_t val) "reg[%d]: 0x%2.2x -> 0x%2.2x"
524esp_mem_writeb_cmd_nop(uint32_t val) "NOP (%2.2x)"
525esp_mem_writeb_cmd_flush(uint32_t val) "Flush FIFO (%2.2x)"
526esp_mem_writeb_cmd_reset(uint32_t val) "Chip reset (%2.2x)"
527esp_mem_writeb_cmd_bus_reset(uint32_t val) "Bus reset (%2.2x)"
528esp_mem_writeb_cmd_iccs(uint32_t val) "Initiator Command Complete Sequence (%2.2x)"
529esp_mem_writeb_cmd_msgacc(uint32_t val) "Message Accepted (%2.2x)"
530esp_mem_writeb_cmd_pad(uint32_t val) "Transfer padding (%2.2x)"
531esp_mem_writeb_cmd_satn(uint32_t val) "Set ATN (%2.2x)"
532esp_mem_writeb_cmd_sel(uint32_t val) "Select without ATN (%2.2x)"
533esp_mem_writeb_cmd_selatn(uint32_t val) "Select with ATN (%2.2x)"
534esp_mem_writeb_cmd_selatns(uint32_t val) "Select with ATN & stop (%2.2x)"
535esp_mem_writeb_cmd_ensel(uint32_t val) "Enable selection (%2.2x)"