]>
Commit | Line | Data |
---|---|---|
da58b0db | 1 | /** @file\r |
2 | \r | |
933d80a1 | 3 | Copyright (c) 2006 - 2012, Intel Corporation. All rights reserved.<BR>\r |
da58b0db | 4 | \r |
5 | This program and the accompanying materials\r | |
6 | are licensed and made available under the terms and conditions\r | |
7 | of the BSD License which accompanies this distribution. The\r | |
8 | full text of the license may be found at\r | |
9 | http://opensource.org/licenses/bsd-license.php\r | |
10 | \r | |
11 | THE PROGRAM IS DISTRIBUTED UNDER THE BSD LICENSE ON AN "AS IS" BASIS,\r | |
12 | WITHOUT WARRANTIES OR REPRESENTATIONS OF ANY KIND, EITHER EXPRESS OR IMPLIED.\r | |
13 | \r | |
14 | **/\r | |
15 | \r | |
16 | #ifndef _CAPSULE_PEIM_H_\r | |
17 | #define _CAPSULE_PEIM_H_\r | |
18 | \r | |
19 | #include <PiPei.h>\r | |
20 | #include <Uefi/UefiSpec.h>\r | |
21 | \r | |
22 | #include <Ppi/Capsule.h>\r | |
ab7017fe | 23 | #include <Ppi/LoadFile.h>\r |
da58b0db | 24 | #include <Ppi/ReadOnlyVariable2.h>\r |
25 | #include <Guid/CapsuleVendor.h>\r | |
26 | \r | |
27 | #include <Library/DebugLib.h>\r | |
28 | #include <Library/PeimEntryPoint.h>\r | |
29 | #include <Library/PeiServicesLib.h>\r | |
30 | #include <Library/BaseMemoryLib.h>\r | |
31 | #include <Library/HobLib.h>\r | |
32 | #include <Library/PeiServicesTablePointerLib.h>\r | |
33 | #include <Library/PrintLib.h>\r | |
ab7017fe | 34 | #include <Library/PeCoffLib.h>\r |
35 | #include <Library/PeCoffGetEntryPointLib.h>\r | |
36 | #include <Library/PcdLib.h>\r | |
37 | #include <Library/ReportStatusCodeLib.h>\r | |
933d80a1 | 38 | #include <Library/DebugAgentLib.h>\r |
ab7017fe | 39 | #include <IndustryStandard/PeImage.h>\r |
40 | #include "Common/CommonHeader.h"\r | |
41 | \r | |
4e4f13d2 | 42 | #ifdef MDE_CPU_IA32 \r |
43 | \r | |
ab7017fe | 44 | #pragma pack(1)\r |
da58b0db | 45 | \r |
46 | //\r | |
ab7017fe | 47 | // Page-Map Level-4 Offset (PML4) and\r |
48 | // Page-Directory-Pointer Offset (PDPE) entries 4K & 2MB\r | |
da58b0db | 49 | //\r |
ab7017fe | 50 | \r |
51 | typedef union {\r | |
52 | struct {\r | |
53 | UINT64 Present:1; // 0 = Not present in memory, 1 = Present in memory\r | |
54 | UINT64 ReadWrite:1; // 0 = Read-Only, 1= Read/Write\r | |
55 | UINT64 UserSupervisor:1; // 0 = Supervisor, 1=User\r | |
56 | UINT64 WriteThrough:1; // 0 = Write-Back caching, 1=Write-Through caching\r | |
57 | UINT64 CacheDisabled:1; // 0 = Cached, 1=Non-Cached\r | |
58 | UINT64 Accessed:1; // 0 = Not accessed, 1 = Accessed (set by CPU)\r | |
59 | UINT64 Reserved:1; // Reserved\r | |
60 | UINT64 MustBeZero:2; // Must Be Zero\r | |
61 | UINT64 Available:3; // Available for use by system software\r | |
62 | UINT64 PageTableBaseAddress:40; // Page Table Base Address\r | |
63 | UINT64 AvabilableHigh:11; // Available for use by system software\r | |
64 | UINT64 Nx:1; // No Execute bit\r | |
65 | } Bits;\r | |
66 | UINT64 Uint64;\r | |
67 | } PAGE_MAP_AND_DIRECTORY_POINTER;\r | |
da58b0db | 68 | \r |
69 | //\r | |
ab7017fe | 70 | // Page Table Entry 2MB\r |
da58b0db | 71 | //\r |
ab7017fe | 72 | typedef union {\r |
73 | struct {\r | |
74 | UINT64 Present:1; // 0 = Not present in memory, 1 = Present in memory\r | |
75 | UINT64 ReadWrite:1; // 0 = Read-Only, 1= Read/Write\r | |
76 | UINT64 UserSupervisor:1; // 0 = Supervisor, 1=User\r | |
77 | UINT64 WriteThrough:1; // 0 = Write-Back caching, 1=Write-Through caching\r | |
78 | UINT64 CacheDisabled:1; // 0 = Cached, 1=Non-Cached\r | |
79 | UINT64 Accessed:1; // 0 = Not accessed, 1 = Accessed (set by CPU)\r | |
80 | UINT64 Dirty:1; // 0 = Not Dirty, 1 = written by processor on access to page\r | |
81 | UINT64 MustBe1:1; // Must be 1 \r | |
82 | UINT64 Global:1; // 0 = Not global page, 1 = global page TLB not cleared on CR3 write\r | |
83 | UINT64 Available:3; // Available for use by system software\r | |
84 | UINT64 PAT:1; //\r | |
85 | UINT64 MustBeZero:8; // Must be zero;\r | |
86 | UINT64 PageTableBaseAddress:31; // Page Table Base Address\r | |
87 | UINT64 AvabilableHigh:11; // Available for use by system software\r | |
88 | UINT64 Nx:1; // 0 = Execute Code, 1 = No Code Execution\r | |
89 | } Bits;\r | |
90 | UINT64 Uint64;\r | |
91 | } PAGE_TABLE_ENTRY;\r | |
da58b0db | 92 | \r |
c56b6566 JY |
93 | //\r |
94 | // Page Table Entry 1GB\r | |
95 | //\r | |
96 | typedef union {\r | |
97 | struct {\r | |
98 | UINT64 Present:1; // 0 = Not present in memory, 1 = Present in memory\r | |
99 | UINT64 ReadWrite:1; // 0 = Read-Only, 1= Read/Write\r | |
100 | UINT64 UserSupervisor:1; // 0 = Supervisor, 1=User\r | |
101 | UINT64 WriteThrough:1; // 0 = Write-Back caching, 1=Write-Through caching\r | |
102 | UINT64 CacheDisabled:1; // 0 = Cached, 1=Non-Cached\r | |
103 | UINT64 Accessed:1; // 0 = Not accessed, 1 = Accessed (set by CPU)\r | |
104 | UINT64 Dirty:1; // 0 = Not Dirty, 1 = written by processor on access to page\r | |
105 | UINT64 MustBe1:1; // Must be 1 \r | |
106 | UINT64 Global:1; // 0 = Not global page, 1 = global page TLB not cleared on CR3 write\r | |
107 | UINT64 Available:3; // Available for use by system software\r | |
108 | UINT64 PAT:1; //\r | |
109 | UINT64 MustBeZero:17; // Must be zero;\r | |
110 | UINT64 PageTableBaseAddress:22; // Page Table Base Address\r | |
111 | UINT64 AvabilableHigh:11; // Available for use by system software\r | |
112 | UINT64 Nx:1; // 0 = Execute Code, 1 = No Code Execution\r | |
113 | } Bits;\r | |
114 | UINT64 Uint64;\r | |
115 | } PAGE_TABLE_1G_ENTRY;\r | |
116 | \r | |
ab7017fe | 117 | #pragma pack()\r |
da58b0db | 118 | \r |
ab7017fe | 119 | typedef\r |
120 | EFI_STATUS\r | |
121 | (*COALESCE_ENTRY) (\r | |
122 | IN EFI_PEI_SERVICES **PeiServices,\r | |
123 | IN EFI_CAPSULE_BLOCK_DESCRIPTOR *BlockList,\r | |
124 | IN OUT VOID **MemoryBase,\r | |
125 | IN OUT UINTN *MemorySize\r | |
126 | );\r | |
da58b0db | 127 | \r |
128 | #endif\r | |
4e4f13d2 | 129 | \r |
130 | #endif\r |