]>
Commit | Line | Data |
---|---|---|
3cbfba02 DW |
1 | /**\r |
2 | \r | |
3 | Copyright (c) 2012 - 2014, Intel Corporation. All rights reserved\r | |
4 | \r | |
5 | This program and the accompanying materials are licensed and made available under\r | |
6 | the terms and conditions of the BSD License that accompanies this distribution.\r | |
7 | The full text of the license may be found at\r | |
8 | http://opensource.org/licenses/bsd-license.php.\r | |
9 | \r | |
10 | THE PROGRAM IS DISTRIBUTED UNDER THE BSD LICENSE ON AN "AS IS" BASIS,\r | |
11 | WITHOUT WARRANTIES OR REPRESENTATIONS OF ANY KIND, EITHER EXPRESS OR IMPLIED.\r | |
12 | \r | |
13 | \r | |
14 | \r | |
15 | @file\r | |
16 | PchRegsUsb.h\r | |
17 | \r | |
18 | @brief\r | |
19 | Register names for PCH USB devices.\r | |
20 | \r | |
21 | Conventions:\r | |
22 | \r | |
23 | - Prefixes:\r | |
24 | Definitions beginning with "R_" are registers\r | |
25 | Definitions beginning with "B_" are bits within registers\r | |
26 | Definitions beginning with "V_" are meaningful values of bits within the registers\r | |
27 | Definitions beginning with "S_" are register sizes\r | |
28 | Definitions beginning with "N_" are the bit position\r | |
29 | - In general, PCH registers are denoted by "_PCH_" in register names\r | |
30 | - Registers / bits that are different between PCH generations are denoted by\r | |
31 | "_PCH_<generation_name>_" in register/bit names. e.g., "_PCH_VLV_"\r | |
32 | - Registers / bits that are different between SKUs are denoted by "_<SKU_name>"\r | |
33 | at the end of the register/bit names\r | |
34 | - Registers / bits of new devices introduced in a PCH generation will be just named\r | |
35 | as "_PCH_" without <generation_name> inserted.\r | |
36 | \r | |
37 | **/\r | |
38 | #ifndef _PCH_REGS_USB_H_\r | |
39 | #define _PCH_REGS_USB_H_\r | |
40 | \r | |
41 | ///\r | |
42 | /// USB Definitions\r | |
43 | ///\r | |
44 | \r | |
45 | typedef enum {\r | |
46 | PchEhci1 = 0,\r | |
47 | PchEhciControllerMax\r | |
48 | } PCH_USB20_CONTROLLER_TYPE;\r | |
49 | \r | |
50 | #define PCH_USB_MAX_PHYSICAL_PORTS 4 /// Max Physical Connector EHCI + XHCI, not counting virtual ports like USB-R.\r | |
51 | #define PCH_EHCI_MAX_PORTS 4 /// Counting ports behind RMHs 8 from EHCI-1 and 6 from EHCI-2, not counting EHCI USB-R virtual ports.\r | |
52 | #define PCH_HSIC_MAX_PORTS 2\r | |
53 | #define PCH_XHCI_MAX_USB3_PORTS 1\r | |
54 | \r | |
55 | #define PCI_DEVICE_NUMBER_PCH_USB 29\r | |
56 | #define PCI_FUNCTION_NUMBER_PCH_EHCI 0\r | |
57 | \r | |
58 | #define R_PCH_USB_VENDOR_ID 0x00 // Vendor ID\r | |
59 | #define V_PCH_USB_VENDOR_ID V_PCH_INTEL_VENDOR_ID\r | |
60 | \r | |
61 | #define R_PCH_USB_DEVICE_ID 0x02 // Device ID\r | |
62 | #define V_PCH_USB_DEVICE_ID_0 0x0F34 // EHCI#1\r | |
63 | \r | |
64 | #define R_PCH_EHCI_SVID 0x2C // USB2 Subsystem Vendor ID\r | |
65 | #define B_PCH_EHCI_SVID 0xFFFF // USB2 Subsystem Vendor ID Mask\r | |
66 | \r | |
67 | #define R_PCH_EHCI_PWR_CNTL_STS 0x54 // Power Management Control / Status\r | |
68 | #define B_PCH_EHCI_PWR_CNTL_STS_PME_STS BIT15 // PME Status\r | |
69 | #define B_PCH_EHCI_PWR_CNTL_STS_DATASCL (BIT14 | BIT13) // Data Scale\r | |
70 | #define B_PCH_EHCI_PWR_CNTL_STS_DATASEL (BIT12 | BIT11 | BIT10 | BIT9) // Data Select\r | |
71 | #define B_PCH_EHCI_PWR_CNTL_STS_PME_EN BIT8 // Power Enable\r | |
72 | #define B_PCH_EHCI_PWR_CNTL_STS_PWR_STS (BIT1 | BIT0) // Power State\r | |
73 | #define V_PCH_EHCI_PWR_CNTL_STS_PWR_STS_D0 0 // D0 State\r | |
74 | #define V_PCH_EHCI_PWR_CNTL_STS_PWR_STS_D3 (BIT1 | BIT0) // D3 Hot State\r | |
75 | \r | |
76 | ///\r | |
77 | /// USB3 (XHCI) related definitions\r | |
78 | ///\r | |
79 | #define PCI_DEVICE_NUMBER_PCH_XHCI 20\r | |
80 | #define PCI_FUNCTION_NUMBER_PCH_XHCI 0\r | |
81 | //\r | |
82 | /////\r | |
83 | ///// XHCI PCI Config Space registers\r | |
84 | /////\r | |
85 | \r | |
86 | #define R_PCH_XHCI_SVID 0x2C\r | |
87 | #define B_PCH_XHCI_SVID 0xFFFF\r | |
88 | \r | |
89 | \r | |
90 | #define R_PCH_XHCI_PWR_CNTL_STS 0x74\r | |
91 | #define B_PCH_XHCI_PWR_CNTL_STS_PME_STS BIT15\r | |
92 | #define B_PCH_XHCI_PWR_CNTL_STS_DATASCL (BIT14 | BIT13)\r | |
93 | #define B_PCH_XHCI_PWR_CNTL_STS_DATASEL (BIT12 | BIT11 | BIT10 | BIT9)\r | |
94 | #define B_PCH_XHCI_PWR_CNTL_STS_PME_EN BIT8\r | |
95 | #define B_PCH_XHCI_PWR_CNTL_STS_PWR_STS (BIT1 | BIT0)\r | |
96 | #define V_PCH_XHCI_PWR_CNTL_STS_PWR_STS_D3 (BIT1 | BIT0)\r | |
97 | \r | |
98 | #endif\r |