]> git.proxmox.com Git - mirror_ubuntu-bionic-kernel.git/blame - arch/x86/include/asm/pgtable.h
x86/mm/pkeys: Fill in pkey field in siginfo
[mirror_ubuntu-bionic-kernel.git] / arch / x86 / include / asm / pgtable.h
CommitLineData
1965aae3
PA
1#ifndef _ASM_X86_PGTABLE_H
2#define _ASM_X86_PGTABLE_H
6c386655 3
c47c1b1f 4#include <asm/page.h>
1adcaafe 5#include <asm/e820.h>
c47c1b1f 6
8d19c99f 7#include <asm/pgtable_types.h>
b2bc2731 8
8a7b12f7 9/*
10 * Macro to mark a page protection value as UC-
11 */
d85f3334
JG
12#define pgprot_noncached(prot) \
13 ((boot_cpu_data.x86 > 3) \
14 ? (__pgprot(pgprot_val(prot) | \
15 cachemode2protval(_PAGE_CACHE_MODE_UC_MINUS))) \
8a7b12f7 16 : (prot))
17
4614139c 18#ifndef __ASSEMBLY__
55a6ca25
PA
19#include <asm/x86_init.h>
20
ef6bea6d 21void ptdump_walk_pgd_level(struct seq_file *m, pgd_t *pgd);
e1a58320
SS
22void ptdump_walk_pgd_level_checkwx(void);
23
24#ifdef CONFIG_DEBUG_WX
25#define debug_checkwx() ptdump_walk_pgd_level_checkwx()
26#else
27#define debug_checkwx() do { } while (0)
28#endif
ef6bea6d 29
8405b122
JF
30/*
31 * ZERO_PAGE is a global shared page that is always zero: used
32 * for zero-mapped memory areas etc..
33 */
277d5b40
AK
34extern unsigned long empty_zero_page[PAGE_SIZE / sizeof(unsigned long)]
35 __visible;
8405b122
JF
36#define ZERO_PAGE(vaddr) (virt_to_page(empty_zero_page))
37
e3ed910d
JF
38extern spinlock_t pgd_lock;
39extern struct list_head pgd_list;
8405b122 40
617d34d9
JF
41extern struct mm_struct *pgd_page_get_mm(struct page *page);
42
54321d94
JF
43#ifdef CONFIG_PARAVIRT
44#include <asm/paravirt.h>
45#else /* !CONFIG_PARAVIRT */
46#define set_pte(ptep, pte) native_set_pte(ptep, pte)
47#define set_pte_at(mm, addr, ptep, pte) native_set_pte_at(mm, addr, ptep, pte)
2609ae6d 48#define set_pmd_at(mm, addr, pmdp, pmd) native_set_pmd_at(mm, addr, pmdp, pmd)
54321d94 49
54321d94
JF
50#define set_pte_atomic(ptep, pte) \
51 native_set_pte_atomic(ptep, pte)
52
53#define set_pmd(pmdp, pmd) native_set_pmd(pmdp, pmd)
54
55#ifndef __PAGETABLE_PUD_FOLDED
56#define set_pgd(pgdp, pgd) native_set_pgd(pgdp, pgd)
57#define pgd_clear(pgd) native_pgd_clear(pgd)
58#endif
59
60#ifndef set_pud
61# define set_pud(pudp, pud) native_set_pud(pudp, pud)
62#endif
63
64#ifndef __PAGETABLE_PMD_FOLDED
65#define pud_clear(pud) native_pud_clear(pud)
66#endif
67
68#define pte_clear(mm, addr, ptep) native_pte_clear(mm, addr, ptep)
69#define pmd_clear(pmd) native_pmd_clear(pmd)
70
71#define pte_update(mm, addr, ptep) do { } while (0)
54321d94 72
54321d94
JF
73#define pgd_val(x) native_pgd_val(x)
74#define __pgd(x) native_make_pgd(x)
75
76#ifndef __PAGETABLE_PUD_FOLDED
77#define pud_val(x) native_pud_val(x)
78#define __pud(x) native_make_pud(x)
79#endif
80
81#ifndef __PAGETABLE_PMD_FOLDED
82#define pmd_val(x) native_pmd_val(x)
83#define __pmd(x) native_make_pmd(x)
84#endif
85
86#define pte_val(x) native_pte_val(x)
87#define __pte(x) native_make_pte(x)
88
224101ed
JF
89#define arch_end_context_switch(prev) do {} while(0)
90
54321d94
JF
91#endif /* CONFIG_PARAVIRT */
92
4614139c
JF
93/*
94 * The following only work if pte_present() is true.
95 * Undefined behaviour if not..
96 */
3cbaeafe
JP
97static inline int pte_dirty(pte_t pte)
98{
a15af1c9 99 return pte_flags(pte) & _PAGE_DIRTY;
3cbaeafe
JP
100}
101
102static inline int pte_young(pte_t pte)
103{
a15af1c9 104 return pte_flags(pte) & _PAGE_ACCESSED;
3cbaeafe
JP
105}
106
c164e038
KS
107static inline int pmd_dirty(pmd_t pmd)
108{
109 return pmd_flags(pmd) & _PAGE_DIRTY;
110}
3cbaeafe 111
f2d6bfe9
JW
112static inline int pmd_young(pmd_t pmd)
113{
114 return pmd_flags(pmd) & _PAGE_ACCESSED;
115}
116
3cbaeafe
JP
117static inline int pte_write(pte_t pte)
118{
a15af1c9 119 return pte_flags(pte) & _PAGE_RW;
3cbaeafe
JP
120}
121
3cbaeafe
JP
122static inline int pte_huge(pte_t pte)
123{
a15af1c9 124 return pte_flags(pte) & _PAGE_PSE;
4614139c
JF
125}
126
3cbaeafe
JP
127static inline int pte_global(pte_t pte)
128{
a15af1c9 129 return pte_flags(pte) & _PAGE_GLOBAL;
3cbaeafe
JP
130}
131
132static inline int pte_exec(pte_t pte)
133{
a15af1c9 134 return !(pte_flags(pte) & _PAGE_NX);
3cbaeafe
JP
135}
136
7e675137
NP
137static inline int pte_special(pte_t pte)
138{
c819f37e 139 return pte_flags(pte) & _PAGE_SPECIAL;
7e675137
NP
140}
141
91030ca1
HD
142static inline unsigned long pte_pfn(pte_t pte)
143{
144 return (pte_val(pte) & PTE_PFN_MASK) >> PAGE_SHIFT;
145}
146
087975b0
AM
147static inline unsigned long pmd_pfn(pmd_t pmd)
148{
f70abb0f 149 return (pmd_val(pmd) & pmd_pfn_mask(pmd)) >> PAGE_SHIFT;
087975b0
AM
150}
151
0ee364eb
MG
152static inline unsigned long pud_pfn(pud_t pud)
153{
f70abb0f 154 return (pud_val(pud) & pud_pfn_mask(pud)) >> PAGE_SHIFT;
0ee364eb
MG
155}
156
91030ca1
HD
157#define pte_page(pte) pfn_to_page(pte_pfn(pte))
158
3cbaeafe
JP
159static inline int pmd_large(pmd_t pte)
160{
027ef6c8 161 return pmd_flags(pte) & _PAGE_PSE;
3cbaeafe
JP
162}
163
f2d6bfe9 164#ifdef CONFIG_TRANSPARENT_HUGEPAGE
f2d6bfe9
JW
165static inline int pmd_trans_huge(pmd_t pmd)
166{
5c7fb56e 167 return (pmd_val(pmd) & (_PAGE_PSE|_PAGE_DEVMAP)) == _PAGE_PSE;
f2d6bfe9 168}
4b7167b9
AA
169
170static inline int has_transparent_hugepage(void)
171{
172 return cpu_has_pse;
173}
5c7fb56e
DW
174
175#ifdef __HAVE_ARCH_PTE_DEVMAP
176static inline int pmd_devmap(pmd_t pmd)
177{
178 return !!(pmd_val(pmd) & _PAGE_DEVMAP);
179}
180#endif
f2d6bfe9
JW
181#endif /* CONFIG_TRANSPARENT_HUGEPAGE */
182
6522869c
JF
183static inline pte_t pte_set_flags(pte_t pte, pteval_t set)
184{
185 pteval_t v = native_pte_val(pte);
186
187 return native_make_pte(v | set);
188}
189
190static inline pte_t pte_clear_flags(pte_t pte, pteval_t clear)
191{
192 pteval_t v = native_pte_val(pte);
193
194 return native_make_pte(v & ~clear);
195}
196
3cbaeafe
JP
197static inline pte_t pte_mkclean(pte_t pte)
198{
6522869c 199 return pte_clear_flags(pte, _PAGE_DIRTY);
3cbaeafe
JP
200}
201
202static inline pte_t pte_mkold(pte_t pte)
203{
6522869c 204 return pte_clear_flags(pte, _PAGE_ACCESSED);
3cbaeafe
JP
205}
206
207static inline pte_t pte_wrprotect(pte_t pte)
208{
6522869c 209 return pte_clear_flags(pte, _PAGE_RW);
3cbaeafe
JP
210}
211
212static inline pte_t pte_mkexec(pte_t pte)
213{
6522869c 214 return pte_clear_flags(pte, _PAGE_NX);
3cbaeafe
JP
215}
216
217static inline pte_t pte_mkdirty(pte_t pte)
218{
0f8975ec 219 return pte_set_flags(pte, _PAGE_DIRTY | _PAGE_SOFT_DIRTY);
3cbaeafe
JP
220}
221
222static inline pte_t pte_mkyoung(pte_t pte)
223{
6522869c 224 return pte_set_flags(pte, _PAGE_ACCESSED);
3cbaeafe
JP
225}
226
227static inline pte_t pte_mkwrite(pte_t pte)
228{
6522869c 229 return pte_set_flags(pte, _PAGE_RW);
3cbaeafe
JP
230}
231
232static inline pte_t pte_mkhuge(pte_t pte)
233{
6522869c 234 return pte_set_flags(pte, _PAGE_PSE);
3cbaeafe
JP
235}
236
237static inline pte_t pte_clrhuge(pte_t pte)
238{
6522869c 239 return pte_clear_flags(pte, _PAGE_PSE);
3cbaeafe
JP
240}
241
242static inline pte_t pte_mkglobal(pte_t pte)
243{
6522869c 244 return pte_set_flags(pte, _PAGE_GLOBAL);
3cbaeafe
JP
245}
246
247static inline pte_t pte_clrglobal(pte_t pte)
248{
6522869c 249 return pte_clear_flags(pte, _PAGE_GLOBAL);
3cbaeafe 250}
4614139c 251
7e675137
NP
252static inline pte_t pte_mkspecial(pte_t pte)
253{
6522869c 254 return pte_set_flags(pte, _PAGE_SPECIAL);
7e675137
NP
255}
256
01c8f1c4
DW
257static inline pte_t pte_mkdevmap(pte_t pte)
258{
259 return pte_set_flags(pte, _PAGE_SPECIAL|_PAGE_DEVMAP);
260}
261
f2d6bfe9
JW
262static inline pmd_t pmd_set_flags(pmd_t pmd, pmdval_t set)
263{
264 pmdval_t v = native_pmd_val(pmd);
265
266 return __pmd(v | set);
267}
268
269static inline pmd_t pmd_clear_flags(pmd_t pmd, pmdval_t clear)
270{
271 pmdval_t v = native_pmd_val(pmd);
272
273 return __pmd(v & ~clear);
274}
275
276static inline pmd_t pmd_mkold(pmd_t pmd)
277{
278 return pmd_clear_flags(pmd, _PAGE_ACCESSED);
279}
280
590a471c
MK
281static inline pmd_t pmd_mkclean(pmd_t pmd)
282{
283 return pmd_clear_flags(pmd, _PAGE_DIRTY);
284}
285
f2d6bfe9
JW
286static inline pmd_t pmd_wrprotect(pmd_t pmd)
287{
288 return pmd_clear_flags(pmd, _PAGE_RW);
289}
290
291static inline pmd_t pmd_mkdirty(pmd_t pmd)
292{
0f8975ec 293 return pmd_set_flags(pmd, _PAGE_DIRTY | _PAGE_SOFT_DIRTY);
f2d6bfe9
JW
294}
295
f25748e3
DW
296static inline pmd_t pmd_mkdevmap(pmd_t pmd)
297{
298 return pmd_set_flags(pmd, _PAGE_DEVMAP);
299}
300
f2d6bfe9
JW
301static inline pmd_t pmd_mkhuge(pmd_t pmd)
302{
303 return pmd_set_flags(pmd, _PAGE_PSE);
304}
305
306static inline pmd_t pmd_mkyoung(pmd_t pmd)
307{
308 return pmd_set_flags(pmd, _PAGE_ACCESSED);
309}
310
311static inline pmd_t pmd_mkwrite(pmd_t pmd)
312{
313 return pmd_set_flags(pmd, _PAGE_RW);
314}
315
316static inline pmd_t pmd_mknotpresent(pmd_t pmd)
317{
21d9ee3e 318 return pmd_clear_flags(pmd, _PAGE_PRESENT | _PAGE_PROTNONE);
f2d6bfe9
JW
319}
320
2bf01f9f 321#ifdef CONFIG_HAVE_ARCH_SOFT_DIRTY
0f8975ec
PE
322static inline int pte_soft_dirty(pte_t pte)
323{
324 return pte_flags(pte) & _PAGE_SOFT_DIRTY;
325}
326
327static inline int pmd_soft_dirty(pmd_t pmd)
328{
329 return pmd_flags(pmd) & _PAGE_SOFT_DIRTY;
330}
331
332static inline pte_t pte_mksoft_dirty(pte_t pte)
333{
334 return pte_set_flags(pte, _PAGE_SOFT_DIRTY);
335}
336
337static inline pmd_t pmd_mksoft_dirty(pmd_t pmd)
338{
339 return pmd_set_flags(pmd, _PAGE_SOFT_DIRTY);
340}
341
a7b76174
MS
342static inline pte_t pte_clear_soft_dirty(pte_t pte)
343{
344 return pte_clear_flags(pte, _PAGE_SOFT_DIRTY);
345}
346
347static inline pmd_t pmd_clear_soft_dirty(pmd_t pmd)
348{
349 return pmd_clear_flags(pmd, _PAGE_SOFT_DIRTY);
350}
351
2bf01f9f
CG
352#endif /* CONFIG_HAVE_ARCH_SOFT_DIRTY */
353
b534816b
JF
354/*
355 * Mask out unsupported bits in a present pgprot. Non-present pgprots
356 * can use those bits for other purposes, so leave them be.
357 */
358static inline pgprotval_t massage_pgprot(pgprot_t pgprot)
359{
360 pgprotval_t protval = pgprot_val(pgprot);
361
362 if (protval & _PAGE_PRESENT)
363 protval &= __supported_pte_mask;
364
365 return protval;
366}
367
6fdc05d4
JF
368static inline pte_t pfn_pte(unsigned long page_nr, pgprot_t pgprot)
369{
b534816b
JF
370 return __pte(((phys_addr_t)page_nr << PAGE_SHIFT) |
371 massage_pgprot(pgprot));
6fdc05d4
JF
372}
373
374static inline pmd_t pfn_pmd(unsigned long page_nr, pgprot_t pgprot)
375{
b534816b
JF
376 return __pmd(((phys_addr_t)page_nr << PAGE_SHIFT) |
377 massage_pgprot(pgprot));
6fdc05d4
JF
378}
379
38472311
IM
380static inline pte_t pte_modify(pte_t pte, pgprot_t newprot)
381{
382 pteval_t val = pte_val(pte);
383
384 /*
385 * Chop off the NX bit (if present), and add the NX portion of
386 * the newprot (if present):
387 */
1c12c4cf 388 val &= _PAGE_CHG_MASK;
b534816b 389 val |= massage_pgprot(newprot) & ~_PAGE_CHG_MASK;
38472311
IM
390
391 return __pte(val);
392}
393
c489f125
JW
394static inline pmd_t pmd_modify(pmd_t pmd, pgprot_t newprot)
395{
396 pmdval_t val = pmd_val(pmd);
397
398 val &= _HPAGE_CHG_MASK;
399 val |= massage_pgprot(newprot) & ~_HPAGE_CHG_MASK;
400
401 return __pmd(val);
402}
403
1c12c4cf
VP
404/* mprotect needs to preserve PAT bits when updating vm_page_prot */
405#define pgprot_modify pgprot_modify
406static inline pgprot_t pgprot_modify(pgprot_t oldprot, pgprot_t newprot)
407{
408 pgprotval_t preservebits = pgprot_val(oldprot) & _PAGE_CHG_MASK;
409 pgprotval_t addbits = pgprot_val(newprot);
410 return __pgprot(preservebits | addbits);
411}
412
bbac8c6d
TK
413#define pte_pgprot(x) __pgprot(pte_flags(x))
414#define pmd_pgprot(x) __pgprot(pmd_flags(x))
415#define pud_pgprot(x) __pgprot(pud_flags(x))
c6ca18eb 416
b534816b 417#define canon_pgprot(p) __pgprot(massage_pgprot(p))
1e8e23bc 418
1adcaafe 419static inline int is_new_memtype_allowed(u64 paddr, unsigned long size,
d85f3334
JG
420 enum page_cache_mode pcm,
421 enum page_cache_mode new_pcm)
afc7d20c 422{
1adcaafe 423 /*
55a6ca25 424 * PAT type is always WB for untracked ranges, so no need to check.
1adcaafe 425 */
8a271389 426 if (x86_platform.is_untracked_pat_range(paddr, paddr + size))
1adcaafe
SS
427 return 1;
428
afc7d20c 429 /*
430 * Certain new memtypes are not allowed with certain
431 * requested memtype:
432 * - request is uncached, return cannot be write-back
433 * - request is write-combine, return cannot be write-back
ecb2feba
TK
434 * - request is write-through, return cannot be write-back
435 * - request is write-through, return cannot be write-combine
afc7d20c 436 */
d85f3334
JG
437 if ((pcm == _PAGE_CACHE_MODE_UC_MINUS &&
438 new_pcm == _PAGE_CACHE_MODE_WB) ||
439 (pcm == _PAGE_CACHE_MODE_WC &&
ecb2feba
TK
440 new_pcm == _PAGE_CACHE_MODE_WB) ||
441 (pcm == _PAGE_CACHE_MODE_WT &&
442 new_pcm == _PAGE_CACHE_MODE_WB) ||
443 (pcm == _PAGE_CACHE_MODE_WT &&
444 new_pcm == _PAGE_CACHE_MODE_WC)) {
afc7d20c 445 return 0;
446 }
447
448 return 1;
449}
450
458a3e64
TH
451pmd_t *populate_extra_pmd(unsigned long vaddr);
452pte_t *populate_extra_pte(unsigned long vaddr);
4614139c
JF
453#endif /* __ASSEMBLY__ */
454
96a388de 455#ifdef CONFIG_X86_32
a1ce3928 456# include <asm/pgtable_32.h>
96a388de 457#else
a1ce3928 458# include <asm/pgtable_64.h>
96a388de 459#endif
6c386655 460
aca159db 461#ifndef __ASSEMBLY__
f476961c 462#include <linux/mm_types.h>
fa0f281c 463#include <linux/mmdebug.h>
4cbeb51b 464#include <linux/log2.h>
aca159db 465
a034a010
JF
466static inline int pte_none(pte_t pte)
467{
468 return !pte.pte;
469}
470
8de01da3
JF
471#define __HAVE_ARCH_PTE_SAME
472static inline int pte_same(pte_t a, pte_t b)
473{
474 return a.pte == b.pte;
475}
476
7c683851 477static inline int pte_present(pte_t a)
c46a7c81
MG
478{
479 return pte_flags(a) & (_PAGE_PRESENT | _PAGE_PROTNONE);
480}
481
3565fce3
DW
482#ifdef __HAVE_ARCH_PTE_DEVMAP
483static inline int pte_devmap(pte_t a)
484{
485 return (pte_flags(a) & _PAGE_DEVMAP) == _PAGE_DEVMAP;
486}
487#endif
488
2c3cf556 489#define pte_accessible pte_accessible
20841405 490static inline bool pte_accessible(struct mm_struct *mm, pte_t a)
2c3cf556 491{
20841405
RR
492 if (pte_flags(a) & _PAGE_PRESENT)
493 return true;
494
21d9ee3e 495 if ((pte_flags(a) & _PAGE_PROTNONE) &&
20841405
RR
496 mm_tlb_flush_pending(mm))
497 return true;
498
499 return false;
2c3cf556
RR
500}
501
eb63657e 502static inline int pte_hidden(pte_t pte)
dfec072e 503{
eb63657e 504 return pte_flags(pte) & _PAGE_HIDDEN;
dfec072e
VN
505}
506
649e8ef6
JF
507static inline int pmd_present(pmd_t pmd)
508{
027ef6c8
AA
509 /*
510 * Checking for _PAGE_PSE is needed too because
511 * split_huge_page will temporarily clear the present bit (but
512 * the _PAGE_PSE flag will remain set at all times while the
513 * _PAGE_PRESENT bit is clear).
514 */
21d9ee3e 515 return pmd_flags(pmd) & (_PAGE_PRESENT | _PAGE_PROTNONE | _PAGE_PSE);
649e8ef6
JF
516}
517
e7bb4b6d
MG
518#ifdef CONFIG_NUMA_BALANCING
519/*
520 * These work without NUMA balancing but the kernel does not care. See the
521 * comment in include/asm-generic/pgtable.h
522 */
523static inline int pte_protnone(pte_t pte)
524{
e3a1f6ca
DV
525 return (pte_flags(pte) & (_PAGE_PROTNONE | _PAGE_PRESENT))
526 == _PAGE_PROTNONE;
e7bb4b6d
MG
527}
528
529static inline int pmd_protnone(pmd_t pmd)
530{
e3a1f6ca
DV
531 return (pmd_flags(pmd) & (_PAGE_PROTNONE | _PAGE_PRESENT))
532 == _PAGE_PROTNONE;
e7bb4b6d
MG
533}
534#endif /* CONFIG_NUMA_BALANCING */
535
4fea801a
JF
536static inline int pmd_none(pmd_t pmd)
537{
538 /* Only check low word on 32-bit platforms, since it might be
539 out of sync with upper half. */
26c8e317 540 return (unsigned long)native_pmd_val(pmd) == 0;
4fea801a
JF
541}
542
3ffb3564
JF
543static inline unsigned long pmd_page_vaddr(pmd_t pmd)
544{
f70abb0f 545 return (unsigned long)__va(pmd_val(pmd) & pmd_pfn_mask(pmd));
3ffb3564
JF
546}
547
e5f7f202
IM
548/*
549 * Currently stuck as a macro due to indirect forward reference to
550 * linux/mmzone.h's __section_mem_map_addr() definition:
551 */
f70abb0f
TK
552#define pmd_page(pmd) \
553 pfn_to_page((pmd_val(pmd) & pmd_pfn_mask(pmd)) >> PAGE_SHIFT)
20063ca4 554
e24d7eee
JF
555/*
556 * the pmd page can be thought of an array like this: pmd_t[PTRS_PER_PMD]
557 *
558 * this macro returns the index of the entry in the pmd page which would
559 * control the given virtual address
560 */
ce0c0f9e 561static inline unsigned long pmd_index(unsigned long address)
e24d7eee
JF
562{
563 return (address >> PMD_SHIFT) & (PTRS_PER_PMD - 1);
564}
565
97e2817d
JF
566/*
567 * Conversion functions: convert a page and protection to a page entry,
568 * and a page entry and page directory to the page they refer to.
569 *
570 * (Currently stuck as a macro because of indirect forward reference
571 * to linux/mm.h:page_to_nid())
572 */
573#define mk_pte(page, pgprot) pfn_pte(page_to_pfn(page), (pgprot))
574
346309cf
JF
575/*
576 * the pte page can be thought of an array like this: pte_t[PTRS_PER_PTE]
577 *
578 * this function returns the index of the entry in the pte page which would
579 * control the given virtual address
580 */
ce0c0f9e 581static inline unsigned long pte_index(unsigned long address)
346309cf
JF
582{
583 return (address >> PAGE_SHIFT) & (PTRS_PER_PTE - 1);
584}
585
3fbc2444
JF
586static inline pte_t *pte_offset_kernel(pmd_t *pmd, unsigned long address)
587{
588 return (pte_t *)pmd_page_vaddr(*pmd) + pte_index(address);
589}
590
99510238
JF
591static inline int pmd_bad(pmd_t pmd)
592{
18a7a199 593 return (pmd_flags(pmd) & ~_PAGE_USER) != _KERNPG_TABLE;
99510238
JF
594}
595
cc290ca3
JF
596static inline unsigned long pages_to_mb(unsigned long npg)
597{
598 return npg >> (20 - PAGE_SHIFT);
599}
600
98233368 601#if CONFIG_PGTABLE_LEVELS > 2
deb79cfb
JF
602static inline int pud_none(pud_t pud)
603{
26c8e317 604 return native_pud_val(pud) == 0;
deb79cfb
JF
605}
606
5ba7c913
JF
607static inline int pud_present(pud_t pud)
608{
18a7a199 609 return pud_flags(pud) & _PAGE_PRESENT;
5ba7c913 610}
6fff47e3
JF
611
612static inline unsigned long pud_page_vaddr(pud_t pud)
613{
f70abb0f 614 return (unsigned long)__va(pud_val(pud) & pud_pfn_mask(pud));
6fff47e3 615}
f476961c 616
e5f7f202
IM
617/*
618 * Currently stuck as a macro due to indirect forward reference to
619 * linux/mmzone.h's __section_mem_map_addr() definition:
620 */
f70abb0f
TK
621#define pud_page(pud) \
622 pfn_to_page((pud_val(pud) & pud_pfn_mask(pud)) >> PAGE_SHIFT)
01ade20d
JF
623
624/* Find an entry in the second-level page table.. */
625static inline pmd_t *pmd_offset(pud_t *pud, unsigned long address)
626{
627 return (pmd_t *)pud_page_vaddr(*pud) + pmd_index(address);
628}
3180fba0 629
3f6cbef1
JF
630static inline int pud_large(pud_t pud)
631{
e2f5bda9 632 return (pud_val(pud) & (_PAGE_PSE | _PAGE_PRESENT)) ==
3f6cbef1
JF
633 (_PAGE_PSE | _PAGE_PRESENT);
634}
a61bb29a
JF
635
636static inline int pud_bad(pud_t pud)
637{
18a7a199 638 return (pud_flags(pud) & ~(_KERNPG_TABLE | _PAGE_USER)) != 0;
a61bb29a 639}
e2f5bda9
JF
640#else
641static inline int pud_large(pud_t pud)
642{
643 return 0;
644}
98233368 645#endif /* CONFIG_PGTABLE_LEVELS > 2 */
5ba7c913 646
98233368 647#if CONFIG_PGTABLE_LEVELS > 3
9f38d7e8
JF
648static inline int pgd_present(pgd_t pgd)
649{
18a7a199 650 return pgd_flags(pgd) & _PAGE_PRESENT;
9f38d7e8 651}
c5f040b1
JF
652
653static inline unsigned long pgd_page_vaddr(pgd_t pgd)
654{
655 return (unsigned long)__va((unsigned long)pgd_val(pgd) & PTE_PFN_MASK);
656}
777cba16 657
e5f7f202
IM
658/*
659 * Currently stuck as a macro due to indirect forward reference to
660 * linux/mmzone.h's __section_mem_map_addr() definition:
661 */
662#define pgd_page(pgd) pfn_to_page(pgd_val(pgd) >> PAGE_SHIFT)
7cfb8102
JF
663
664/* to find an entry in a page-table-directory. */
ce0c0f9e 665static inline unsigned long pud_index(unsigned long address)
7cfb8102
JF
666{
667 return (address >> PUD_SHIFT) & (PTRS_PER_PUD - 1);
668}
3d081b18
JF
669
670static inline pud_t *pud_offset(pgd_t *pgd, unsigned long address)
671{
672 return (pud_t *)pgd_page_vaddr(*pgd) + pud_index(address);
673}
30f10316
JF
674
675static inline int pgd_bad(pgd_t pgd)
676{
18a7a199 677 return (pgd_flags(pgd) & ~_PAGE_USER) != _KERNPG_TABLE;
30f10316 678}
7325cc2e
JF
679
680static inline int pgd_none(pgd_t pgd)
681{
26c8e317 682 return !native_pgd_val(pgd);
7325cc2e 683}
98233368 684#endif /* CONFIG_PGTABLE_LEVELS > 3 */
9f38d7e8 685
4614139c
JF
686#endif /* __ASSEMBLY__ */
687
fb15a9b3
JF
688/*
689 * the pgd page can be thought of an array like this: pgd_t[PTRS_PER_PGD]
690 *
691 * this macro returns the index of the entry in the pgd page which would
692 * control the given virtual address
693 */
694#define pgd_index(address) (((address) >> PGDIR_SHIFT) & (PTRS_PER_PGD - 1))
695
696/*
697 * pgd_offset() returns a (pgd_t *)
698 * pgd_index() is used get the offset into the pgd page's array of pgd_t's;
699 */
700#define pgd_offset(mm, address) ((mm)->pgd + pgd_index((address)))
701/*
702 * a shortcut which implies the use of the kernel's pgd, instead
703 * of a process's
704 */
705#define pgd_offset_k(address) pgd_offset(&init_mm, (address))
706
707
68db065c
JF
708#define KERNEL_PGD_BOUNDARY pgd_index(PAGE_OFFSET)
709#define KERNEL_PGD_PTRS (PTRS_PER_PGD - KERNEL_PGD_BOUNDARY)
710
195466dc
JF
711#ifndef __ASSEMBLY__
712
2c1b284e 713extern int direct_gbpages;
22ddfcaa 714void init_mem_mapping(void);
8d57470d 715void early_alloc_pgt_buf(void);
2c1b284e 716
4891645e
JF
717/* local pte updates need not use xchg for locking */
718static inline pte_t native_local_ptep_get_and_clear(pte_t *ptep)
719{
720 pte_t res = *ptep;
721
722 /* Pure native function needs no input for mm, addr */
723 native_pte_clear(NULL, 0, ptep);
724 return res;
725}
726
f2d6bfe9
JW
727static inline pmd_t native_local_pmdp_get_and_clear(pmd_t *pmdp)
728{
729 pmd_t res = *pmdp;
730
731 native_pmd_clear(pmdp);
732 return res;
733}
734
4891645e
JF
735static inline void native_set_pte_at(struct mm_struct *mm, unsigned long addr,
736 pte_t *ptep , pte_t pte)
737{
738 native_set_pte(ptep, pte);
739}
740
0a47de52
AA
741static inline void native_set_pmd_at(struct mm_struct *mm, unsigned long addr,
742 pmd_t *pmdp , pmd_t pmd)
743{
744 native_set_pmd(pmdp, pmd);
745}
746
195466dc
JF
747#ifndef CONFIG_PARAVIRT
748/*
749 * Rules for using pte_update - it must be called after any PTE update which
750 * has not been done using the set_pte / clear_pte interfaces. It is used by
751 * shadow mode hypervisors to resynchronize the shadow page tables. Kernel PTE
752 * updates should either be sets, clears, or set_pte_atomic for P->P
753 * transitions, which means this hook should only be called for user PTEs.
754 * This hook implies a P->P protection or access change has taken place, which
d6ccc3ec 755 * requires a subsequent TLB flush.
195466dc
JF
756 */
757#define pte_update(mm, addr, ptep) do { } while (0)
195466dc
JF
758#endif
759
195466dc
JF
760/*
761 * We only update the dirty/accessed state if we set
762 * the dirty bit by hand in the kernel, since the hardware
763 * will do the accessed bit for us, and we don't want to
764 * race with other CPU's that might be updating the dirty
765 * bit at the same time.
766 */
bea41808
JF
767struct vm_area_struct;
768
195466dc 769#define __HAVE_ARCH_PTEP_SET_ACCESS_FLAGS
ee5aa8d3
JF
770extern int ptep_set_access_flags(struct vm_area_struct *vma,
771 unsigned long address, pte_t *ptep,
772 pte_t entry, int dirty);
195466dc
JF
773
774#define __HAVE_ARCH_PTEP_TEST_AND_CLEAR_YOUNG
f9fbf1a3
JF
775extern int ptep_test_and_clear_young(struct vm_area_struct *vma,
776 unsigned long addr, pte_t *ptep);
195466dc
JF
777
778#define __HAVE_ARCH_PTEP_CLEAR_YOUNG_FLUSH
c20311e1
JF
779extern int ptep_clear_flush_young(struct vm_area_struct *vma,
780 unsigned long address, pte_t *ptep);
195466dc
JF
781
782#define __HAVE_ARCH_PTEP_GET_AND_CLEAR
3cbaeafe
JP
783static inline pte_t ptep_get_and_clear(struct mm_struct *mm, unsigned long addr,
784 pte_t *ptep)
195466dc
JF
785{
786 pte_t pte = native_ptep_get_and_clear(ptep);
787 pte_update(mm, addr, ptep);
788 return pte;
789}
790
791#define __HAVE_ARCH_PTEP_GET_AND_CLEAR_FULL
3cbaeafe
JP
792static inline pte_t ptep_get_and_clear_full(struct mm_struct *mm,
793 unsigned long addr, pte_t *ptep,
794 int full)
195466dc
JF
795{
796 pte_t pte;
797 if (full) {
798 /*
799 * Full address destruction in progress; paravirt does not
800 * care about updates and native needs no locking
801 */
802 pte = native_local_ptep_get_and_clear(ptep);
803 } else {
804 pte = ptep_get_and_clear(mm, addr, ptep);
805 }
806 return pte;
807}
808
809#define __HAVE_ARCH_PTEP_SET_WRPROTECT
3cbaeafe
JP
810static inline void ptep_set_wrprotect(struct mm_struct *mm,
811 unsigned long addr, pte_t *ptep)
195466dc 812{
d8d89827 813 clear_bit(_PAGE_BIT_RW, (unsigned long *)&ptep->pte);
195466dc
JF
814 pte_update(mm, addr, ptep);
815}
816
2ac13462 817#define flush_tlb_fix_spurious_fault(vma, address) do { } while (0)
61c77326 818
f2d6bfe9
JW
819#define mk_pmd(page, pgprot) pfn_pmd(page_to_pfn(page), (pgprot))
820
821#define __HAVE_ARCH_PMDP_SET_ACCESS_FLAGS
822extern int pmdp_set_access_flags(struct vm_area_struct *vma,
823 unsigned long address, pmd_t *pmdp,
824 pmd_t entry, int dirty);
825
826#define __HAVE_ARCH_PMDP_TEST_AND_CLEAR_YOUNG
827extern int pmdp_test_and_clear_young(struct vm_area_struct *vma,
828 unsigned long addr, pmd_t *pmdp);
829
830#define __HAVE_ARCH_PMDP_CLEAR_YOUNG_FLUSH
831extern int pmdp_clear_flush_young(struct vm_area_struct *vma,
832 unsigned long address, pmd_t *pmdp);
833
834
f2d6bfe9
JW
835#define __HAVE_ARCH_PMD_WRITE
836static inline int pmd_write(pmd_t pmd)
837{
838 return pmd_flags(pmd) & _PAGE_RW;
839}
840
8809aa2d
AK
841#define __HAVE_ARCH_PMDP_HUGE_GET_AND_CLEAR
842static inline pmd_t pmdp_huge_get_and_clear(struct mm_struct *mm, unsigned long addr,
f2d6bfe9
JW
843 pmd_t *pmdp)
844{
d6ccc3ec 845 return native_pmdp_get_and_clear(pmdp);
f2d6bfe9
JW
846}
847
848#define __HAVE_ARCH_PMDP_SET_WRPROTECT
849static inline void pmdp_set_wrprotect(struct mm_struct *mm,
850 unsigned long addr, pmd_t *pmdp)
851{
852 clear_bit(_PAGE_BIT_RW, (unsigned long *)pmdp);
f2d6bfe9
JW
853}
854
85958b46
JF
855/*
856 * clone_pgd_range(pgd_t *dst, pgd_t *src, int count);
857 *
858 * dst - pointer to pgd range anwhere on a pgd page
859 * src - ""
860 * count - the number of pgds to copy.
861 *
862 * dst and src can be on the same page, but the range must not overlap,
863 * and must not cross a page boundary.
864 */
865static inline void clone_pgd_range(pgd_t *dst, pgd_t *src, int count)
866{
867 memcpy(dst, src, count * sizeof(pgd_t));
868}
869
4cbeb51b
DH
870#define PTE_SHIFT ilog2(PTRS_PER_PTE)
871static inline int page_level_shift(enum pg_level level)
872{
873 return (PAGE_SHIFT - PTE_SHIFT) + level * PTE_SHIFT;
874}
875static inline unsigned long page_level_size(enum pg_level level)
876{
877 return 1UL << page_level_shift(level);
878}
879static inline unsigned long page_level_mask(enum pg_level level)
880{
881 return ~(page_level_size(level) - 1);
882}
85958b46 883
602e0186
KS
884/*
885 * The x86 doesn't have any external MMU info: the kernel page
886 * tables contain all the necessary information.
887 */
888static inline void update_mmu_cache(struct vm_area_struct *vma,
889 unsigned long addr, pte_t *ptep)
890{
891}
892static inline void update_mmu_cache_pmd(struct vm_area_struct *vma,
893 unsigned long addr, pmd_t *pmd)
894{
895}
85958b46 896
2bf01f9f 897#ifdef CONFIG_HAVE_ARCH_SOFT_DIRTY
fa0f281c
CG
898static inline pte_t pte_swp_mksoft_dirty(pte_t pte)
899{
fa0f281c
CG
900 return pte_set_flags(pte, _PAGE_SWP_SOFT_DIRTY);
901}
902
903static inline int pte_swp_soft_dirty(pte_t pte)
904{
fa0f281c
CG
905 return pte_flags(pte) & _PAGE_SWP_SOFT_DIRTY;
906}
907
908static inline pte_t pte_swp_clear_soft_dirty(pte_t pte)
909{
fa0f281c
CG
910 return pte_clear_flags(pte, _PAGE_SWP_SOFT_DIRTY);
911}
2bf01f9f 912#endif
fa0f281c 913
195466dc
JF
914#include <asm-generic/pgtable.h>
915#endif /* __ASSEMBLY__ */
916
1965aae3 917#endif /* _ASM_X86_PGTABLE_H */