]> git.proxmox.com Git - mirror_ubuntu-bionic-kernel.git/blame - drivers/gpu/drm/i915/i915_drv.h
drm/i915: Mark a few functions as __must_check
[mirror_ubuntu-bionic-kernel.git] / drivers / gpu / drm / i915 / i915_drv.h
CommitLineData
1da177e4
LT
1/* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
2 */
0d6aa60b 3/*
bc54fd1a 4 *
1da177e4
LT
5 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
bc54fd1a
DA
7 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
0d6aa60b 28 */
1da177e4
LT
29
30#ifndef _I915_DRV_H_
31#define _I915_DRV_H_
32
585fb111 33#include "i915_reg.h"
79e53945 34#include "intel_bios.h"
8187a2b7 35#include "intel_ringbuffer.h"
0839ccb8 36#include <linux/io-mapping.h>
f899fc64 37#include <linux/i2c.h>
0ade6386 38#include <drm/intel-gtt.h>
585fb111 39
1da177e4
LT
40/* General customization:
41 */
42
43#define DRIVER_AUTHOR "Tungsten Graphics, Inc."
44
45#define DRIVER_NAME "i915"
46#define DRIVER_DESC "Intel Graphics"
673a394b 47#define DRIVER_DATE "20080730"
1da177e4 48
317c35d1
JB
49enum pipe {
50 PIPE_A = 0,
51 PIPE_B,
52};
53
80824003
JB
54enum plane {
55 PLANE_A = 0,
56 PLANE_B,
57};
58
52440211
KP
59#define I915_NUM_PIPE 2
60
62fdfeaf
EA
61#define I915_GEM_GPU_DOMAINS (~(I915_GEM_DOMAIN_CPU | I915_GEM_DOMAIN_GTT))
62
1da177e4
LT
63/* Interface history:
64 *
65 * 1.1: Original.
0d6aa60b
DA
66 * 1.2: Add Power Management
67 * 1.3: Add vblank support
de227f5f 68 * 1.4: Fix cmdbuffer path, add heap destroy
702880f2 69 * 1.5: Add vblank pipe configuration
2228ed67
MD
70 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
71 * - Support vertical blank on secondary display pipe
1da177e4
LT
72 */
73#define DRIVER_MAJOR 1
2228ed67 74#define DRIVER_MINOR 6
1da177e4
LT
75#define DRIVER_PATCHLEVEL 0
76
673a394b 77#define WATCH_COHERENCY 0
673a394b 78#define WATCH_EXEC 0
673a394b 79#define WATCH_RELOC 0
23bc5982 80#define WATCH_LISTS 0
673a394b
EA
81#define WATCH_PWRITE 0
82
71acb5eb
DA
83#define I915_GEM_PHYS_CURSOR_0 1
84#define I915_GEM_PHYS_CURSOR_1 2
85#define I915_GEM_PHYS_OVERLAY_REGS 3
86#define I915_MAX_PHYS_OBJECT (I915_GEM_PHYS_OVERLAY_REGS)
87
88struct drm_i915_gem_phys_object {
89 int id;
90 struct page **page_list;
91 drm_dma_handle_t *handle;
05394f39 92 struct drm_i915_gem_object *cur_obj;
71acb5eb
DA
93};
94
1da177e4
LT
95struct mem_block {
96 struct mem_block *next;
97 struct mem_block *prev;
98 int start;
99 int size;
6c340eac 100 struct drm_file *file_priv; /* NULL: free, -1: heap, other: real files */
1da177e4
LT
101};
102
0a3e67a4
JB
103struct opregion_header;
104struct opregion_acpi;
105struct opregion_swsci;
106struct opregion_asle;
107
8ee1c3db
MG
108struct intel_opregion {
109 struct opregion_header *header;
110 struct opregion_acpi *acpi;
111 struct opregion_swsci *swsci;
112 struct opregion_asle *asle;
44834a67 113 void *vbt;
8ee1c3db 114};
44834a67 115#define OPREGION_SIZE (8*1024)
8ee1c3db 116
6ef3d427
CW
117struct intel_overlay;
118struct intel_overlay_error_state;
119
7c1c2871
DA
120struct drm_i915_master_private {
121 drm_local_map_t *sarea;
122 struct _drm_i915_sarea *sarea_priv;
123};
de151cf6
JB
124#define I915_FENCE_REG_NONE -1
125
126struct drm_i915_fence_reg {
007cc8ac 127 struct list_head lru_list;
caea7476 128 struct drm_i915_gem_object *obj;
de151cf6 129};
7c1c2871 130
9b9d172d 131struct sdvo_device_mapping {
e957d772 132 u8 initialized;
9b9d172d 133 u8 dvo_port;
134 u8 slave_addr;
135 u8 dvo_wiring;
e957d772
CW
136 u8 i2c_pin;
137 u8 i2c_speed;
b1083333 138 u8 ddc_pin;
9b9d172d 139};
140
c4a1d9e4
CW
141struct intel_display_error_state;
142
63eeaf38
JB
143struct drm_i915_error_state {
144 u32 eir;
145 u32 pgtbl_er;
146 u32 pipeastat;
147 u32 pipebstat;
148 u32 ipeir;
149 u32 ipehr;
150 u32 instdone;
151 u32 acthd;
1d8f38f4
CW
152 u32 error; /* gen6+ */
153 u32 bcs_acthd; /* gen6+ blt engine */
154 u32 bcs_ipehr;
155 u32 bcs_ipeir;
156 u32 bcs_instdone;
157 u32 bcs_seqno;
add354dd
CW
158 u32 vcs_acthd; /* gen6+ bsd engine */
159 u32 vcs_ipehr;
160 u32 vcs_ipeir;
161 u32 vcs_instdone;
162 u32 vcs_seqno;
63eeaf38
JB
163 u32 instpm;
164 u32 instps;
165 u32 instdone1;
166 u32 seqno;
9df30794 167 u64 bbaddr;
748ebc60 168 u64 fence[16];
63eeaf38 169 struct timeval time;
9df30794
CW
170 struct drm_i915_error_object {
171 int page_count;
172 u32 gtt_offset;
173 u32 *pages[0];
174 } *ringbuffer, *batchbuffer[2];
175 struct drm_i915_error_buffer {
176 size_t size;
177 u32 name;
178 u32 seqno;
179 u32 gtt_offset;
180 u32 read_domains;
181 u32 write_domain;
182 u32 fence_reg;
183 s32 pinned:2;
184 u32 tiling:2;
185 u32 dirty:1;
186 u32 purgeable:1;
e5c65260 187 u32 ring:4;
c724e8a9
CW
188 } *active_bo, *pinned_bo;
189 u32 active_bo_count, pinned_bo_count;
6ef3d427 190 struct intel_overlay_error_state *overlay;
c4a1d9e4 191 struct intel_display_error_state *display;
63eeaf38
JB
192};
193
e70236a8
JB
194struct drm_i915_display_funcs {
195 void (*dpms)(struct drm_crtc *crtc, int mode);
ee5382ae 196 bool (*fbc_enabled)(struct drm_device *dev);
e70236a8
JB
197 void (*enable_fbc)(struct drm_crtc *crtc, unsigned long interval);
198 void (*disable_fbc)(struct drm_device *dev);
199 int (*get_display_clock_speed)(struct drm_device *dev);
200 int (*get_fifo_size)(struct drm_device *dev, int plane);
201 void (*update_wm)(struct drm_device *dev, int planea_clock,
fa143215
ZY
202 int planeb_clock, int sr_hdisplay, int sr_htotal,
203 int pixel_size);
e70236a8
JB
204 /* clock updates for mode set */
205 /* cursor updates */
206 /* render clock increase/decrease */
207 /* display clock increase/decrease */
208 /* pll clock increase/decrease */
209 /* clock gating init */
210};
211
cfdf1fa2 212struct intel_device_info {
c96c3a8c 213 u8 gen;
cfdf1fa2 214 u8 is_mobile : 1;
5ce8ba7c 215 u8 is_i85x : 1;
cfdf1fa2 216 u8 is_i915g : 1;
cfdf1fa2 217 u8 is_i945gm : 1;
cfdf1fa2
KH
218 u8 is_g33 : 1;
219 u8 need_gfx_hws : 1;
220 u8 is_g4x : 1;
221 u8 is_pineview : 1;
534843da
CW
222 u8 is_broadwater : 1;
223 u8 is_crestline : 1;
cfdf1fa2
KH
224 u8 has_fbc : 1;
225 u8 has_rc6 : 1;
226 u8 has_pipe_cxsr : 1;
227 u8 has_hotplug : 1;
b295d1b6 228 u8 cursor_needs_physical : 1;
31578148
CW
229 u8 has_overlay : 1;
230 u8 overlay_needs_physical : 1;
a6c45cf0 231 u8 supports_tv : 1;
92f49d9c 232 u8 has_bsd_ring : 1;
549f7365 233 u8 has_blt_ring : 1;
cfdf1fa2
KH
234};
235
b5e50c3f 236enum no_fbc_reason {
bed4a673 237 FBC_NO_OUTPUT, /* no outputs enabled to compress */
b5e50c3f
JB
238 FBC_STOLEN_TOO_SMALL, /* not enough space to hold compressed buffers */
239 FBC_UNSUPPORTED_MODE, /* interlace or doublescanned mode */
240 FBC_MODE_TOO_LARGE, /* mode too large for compression */
241 FBC_BAD_PLANE, /* fbc not supported on plane */
242 FBC_NOT_TILED, /* buffer not tiled */
9c928d16 243 FBC_MULTIPLE_PIPES, /* more than one pipe active */
b5e50c3f
JB
244};
245
3bad0781
ZW
246enum intel_pch {
247 PCH_IBX, /* Ibexpeak PCH */
248 PCH_CPT, /* Cougarpoint PCH */
249};
250
b690e96c
JB
251#define QUIRK_PIPEA_FORCE (1<<0)
252
8be48d92 253struct intel_fbdev;
38651674 254
1da177e4 255typedef struct drm_i915_private {
673a394b
EA
256 struct drm_device *dev;
257
cfdf1fa2
KH
258 const struct intel_device_info *info;
259
ac5c4e76
DA
260 int has_gem;
261
3043c60c 262 void __iomem *regs;
1da177e4 263
f899fc64
CW
264 struct intel_gmbus {
265 struct i2c_adapter adapter;
e957d772
CW
266 struct i2c_adapter *force_bit;
267 u32 reg0;
f899fc64
CW
268 } *gmbus;
269
ec2a4c3f 270 struct pci_dev *bridge_dev;
8187a2b7 271 struct intel_ring_buffer render_ring;
d1b851fc 272 struct intel_ring_buffer bsd_ring;
549f7365 273 struct intel_ring_buffer blt_ring;
6f392d54 274 uint32_t next_seqno;
1da177e4 275
9c8da5eb 276 drm_dma_handle_t *status_page_dmah;
1da177e4 277 dma_addr_t dma_status_page;
0a3e67a4 278 uint32_t counter;
dc7a9319 279 drm_local_map_t hws_map;
05394f39
CW
280 struct drm_i915_gem_object *pwrctx;
281 struct drm_i915_gem_object *renderctx;
1da177e4 282
d7658989
JB
283 struct resource mch_res;
284
a6b54f3f 285 unsigned int cpp;
1da177e4
LT
286 int back_offset;
287 int front_offset;
288 int current_page;
289 int page_flipping;
1da177e4 290
1da177e4 291 atomic_t irq_received;
ed4cb414
EA
292 /** Protects user_irq_refcount and irq_mask_reg */
293 spinlock_t user_irq_lock;
9d34e5db 294 u32 trace_irq_seqno;
ed4cb414
EA
295 /** Cached value of IMR to avoid reads in updating the bitfield */
296 u32 irq_mask_reg;
7c463586 297 u32 pipestat[2];
f2b115e6 298 /** splitted irq regs for graphics and display engine on Ironlake,
036a4a7d
ZW
299 irq_mask_reg is still used for display irq. */
300 u32 gt_irq_mask_reg;
301 u32 gt_irq_enable_reg;
302 u32 de_irq_enable_reg;
c650156a
ZW
303 u32 pch_irq_mask_reg;
304 u32 pch_irq_enable_reg;
1da177e4 305
5ca58282
JB
306 u32 hotplug_supported_mask;
307 struct work_struct hotplug_work;
308
1da177e4
LT
309 int tex_lru_log_granularity;
310 int allow_batchbuffer;
311 struct mem_block *agp_heap;
0d6aa60b 312 unsigned int sr01, adpa, ppcr, dvob, dvoc, lvds;
702880f2 313 int vblank_pipe;
a3524f1b 314 int num_pipe;
a6b54f3f 315
f65d9421 316 /* For hangcheck timer */
576ae4b8 317#define DRM_I915_HANGCHECK_PERIOD 1500 /* in ms */
f65d9421
BG
318 struct timer_list hangcheck_timer;
319 int hangcheck_count;
320 uint32_t last_acthd;
cbb465e7
CW
321 uint32_t last_instdone;
322 uint32_t last_instdone1;
f65d9421 323
80824003
JB
324 unsigned long cfb_size;
325 unsigned long cfb_pitch;
bed4a673 326 unsigned long cfb_offset;
80824003
JB
327 int cfb_fence;
328 int cfb_plane;
bed4a673 329 int cfb_y;
80824003 330
79e53945
JB
331 int irq_enabled;
332
8ee1c3db
MG
333 struct intel_opregion opregion;
334
02e792fb
DV
335 /* overlay */
336 struct intel_overlay *overlay;
337
79e53945 338 /* LVDS info */
a9573556 339 int backlight_level; /* restore backlight to this value */
79e53945 340 struct drm_display_mode *panel_fixed_mode;
88631706
ML
341 struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
342 struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
79e53945
JB
343
344 /* Feature bits from the VBIOS */
95281e35
HE
345 unsigned int int_tv_support:1;
346 unsigned int lvds_dither:1;
347 unsigned int lvds_vbt:1;
348 unsigned int int_crt_support:1;
43565a06
KH
349 unsigned int lvds_use_ssc:1;
350 int lvds_ssc_freq;
5ceb0f9b 351 struct {
9f0e7ff4
JB
352 int rate;
353 int lanes;
354 int preemphasis;
355 int vswing;
356
357 bool initialized;
358 bool support;
359 int bpp;
360 struct edp_power_seq pps;
5ceb0f9b 361 } edp;
89667383 362 bool no_aux_handshake;
79e53945 363
c1c7af60
JB
364 struct notifier_block lid_notifier;
365
f899fc64 366 int crt_ddc_pin;
de151cf6
JB
367 struct drm_i915_fence_reg fence_regs[16]; /* assume 965 */
368 int fence_reg_start; /* 4 if userland hasn't ioctl'd us yet */
369 int num_fence_regs; /* 8 on pre-965, 16 otherwise */
370
95534263 371 unsigned int fsb_freq, mem_freq, is_ddr3;
7662c8bd 372
63eeaf38
JB
373 spinlock_t error_lock;
374 struct drm_i915_error_state *first_error;
8a905236 375 struct work_struct error_work;
30dbf0c0 376 struct completion error_completion;
9c9fe1f8 377 struct workqueue_struct *wq;
63eeaf38 378
e70236a8
JB
379 /* Display functions */
380 struct drm_i915_display_funcs display;
381
3bad0781
ZW
382 /* PCH chipset type */
383 enum intel_pch pch_type;
384
b690e96c
JB
385 unsigned long quirks;
386
ba8bbcf6 387 /* Register state */
c9354c85 388 bool modeset_on_lid;
ba8bbcf6
JB
389 u8 saveLBB;
390 u32 saveDSPACNTR;
391 u32 saveDSPBCNTR;
e948e994 392 u32 saveDSPARB;
461cba2d 393 u32 saveHWS;
ba8bbcf6
JB
394 u32 savePIPEACONF;
395 u32 savePIPEBCONF;
396 u32 savePIPEASRC;
397 u32 savePIPEBSRC;
398 u32 saveFPA0;
399 u32 saveFPA1;
400 u32 saveDPLL_A;
401 u32 saveDPLL_A_MD;
402 u32 saveHTOTAL_A;
403 u32 saveHBLANK_A;
404 u32 saveHSYNC_A;
405 u32 saveVTOTAL_A;
406 u32 saveVBLANK_A;
407 u32 saveVSYNC_A;
408 u32 saveBCLRPAT_A;
5586c8bc 409 u32 saveTRANSACONF;
42048781
ZW
410 u32 saveTRANS_HTOTAL_A;
411 u32 saveTRANS_HBLANK_A;
412 u32 saveTRANS_HSYNC_A;
413 u32 saveTRANS_VTOTAL_A;
414 u32 saveTRANS_VBLANK_A;
415 u32 saveTRANS_VSYNC_A;
0da3ea12 416 u32 savePIPEASTAT;
ba8bbcf6
JB
417 u32 saveDSPASTRIDE;
418 u32 saveDSPASIZE;
419 u32 saveDSPAPOS;
585fb111 420 u32 saveDSPAADDR;
ba8bbcf6
JB
421 u32 saveDSPASURF;
422 u32 saveDSPATILEOFF;
423 u32 savePFIT_PGM_RATIOS;
0eb96d6e 424 u32 saveBLC_HIST_CTL;
ba8bbcf6
JB
425 u32 saveBLC_PWM_CTL;
426 u32 saveBLC_PWM_CTL2;
42048781
ZW
427 u32 saveBLC_CPU_PWM_CTL;
428 u32 saveBLC_CPU_PWM_CTL2;
ba8bbcf6
JB
429 u32 saveFPB0;
430 u32 saveFPB1;
431 u32 saveDPLL_B;
432 u32 saveDPLL_B_MD;
433 u32 saveHTOTAL_B;
434 u32 saveHBLANK_B;
435 u32 saveHSYNC_B;
436 u32 saveVTOTAL_B;
437 u32 saveVBLANK_B;
438 u32 saveVSYNC_B;
439 u32 saveBCLRPAT_B;
5586c8bc 440 u32 saveTRANSBCONF;
42048781
ZW
441 u32 saveTRANS_HTOTAL_B;
442 u32 saveTRANS_HBLANK_B;
443 u32 saveTRANS_HSYNC_B;
444 u32 saveTRANS_VTOTAL_B;
445 u32 saveTRANS_VBLANK_B;
446 u32 saveTRANS_VSYNC_B;
0da3ea12 447 u32 savePIPEBSTAT;
ba8bbcf6
JB
448 u32 saveDSPBSTRIDE;
449 u32 saveDSPBSIZE;
450 u32 saveDSPBPOS;
585fb111 451 u32 saveDSPBADDR;
ba8bbcf6
JB
452 u32 saveDSPBSURF;
453 u32 saveDSPBTILEOFF;
585fb111
JB
454 u32 saveVGA0;
455 u32 saveVGA1;
456 u32 saveVGA_PD;
ba8bbcf6
JB
457 u32 saveVGACNTRL;
458 u32 saveADPA;
459 u32 saveLVDS;
585fb111
JB
460 u32 savePP_ON_DELAYS;
461 u32 savePP_OFF_DELAYS;
ba8bbcf6
JB
462 u32 saveDVOA;
463 u32 saveDVOB;
464 u32 saveDVOC;
465 u32 savePP_ON;
466 u32 savePP_OFF;
467 u32 savePP_CONTROL;
585fb111 468 u32 savePP_DIVISOR;
ba8bbcf6
JB
469 u32 savePFIT_CONTROL;
470 u32 save_palette_a[256];
471 u32 save_palette_b[256];
06027f91 472 u32 saveDPFC_CB_BASE;
ba8bbcf6
JB
473 u32 saveFBC_CFB_BASE;
474 u32 saveFBC_LL_BASE;
475 u32 saveFBC_CONTROL;
476 u32 saveFBC_CONTROL2;
0da3ea12
JB
477 u32 saveIER;
478 u32 saveIIR;
479 u32 saveIMR;
42048781
ZW
480 u32 saveDEIER;
481 u32 saveDEIMR;
482 u32 saveGTIER;
483 u32 saveGTIMR;
484 u32 saveFDI_RXA_IMR;
485 u32 saveFDI_RXB_IMR;
1f84e550 486 u32 saveCACHE_MODE_0;
1f84e550 487 u32 saveMI_ARB_STATE;
ba8bbcf6
JB
488 u32 saveSWF0[16];
489 u32 saveSWF1[16];
490 u32 saveSWF2[3];
491 u8 saveMSR;
492 u8 saveSR[8];
123f794f 493 u8 saveGR[25];
ba8bbcf6 494 u8 saveAR_INDEX;
a59e122a 495 u8 saveAR[21];
ba8bbcf6 496 u8 saveDACMASK;
a59e122a 497 u8 saveCR[37];
79f11c19 498 uint64_t saveFENCE[16];
1fd1c624
EA
499 u32 saveCURACNTR;
500 u32 saveCURAPOS;
501 u32 saveCURABASE;
502 u32 saveCURBCNTR;
503 u32 saveCURBPOS;
504 u32 saveCURBBASE;
505 u32 saveCURSIZE;
a4fc5ed6
KP
506 u32 saveDP_B;
507 u32 saveDP_C;
508 u32 saveDP_D;
509 u32 savePIPEA_GMCH_DATA_M;
510 u32 savePIPEB_GMCH_DATA_M;
511 u32 savePIPEA_GMCH_DATA_N;
512 u32 savePIPEB_GMCH_DATA_N;
513 u32 savePIPEA_DP_LINK_M;
514 u32 savePIPEB_DP_LINK_M;
515 u32 savePIPEA_DP_LINK_N;
516 u32 savePIPEB_DP_LINK_N;
42048781
ZW
517 u32 saveFDI_RXA_CTL;
518 u32 saveFDI_TXA_CTL;
519 u32 saveFDI_RXB_CTL;
520 u32 saveFDI_TXB_CTL;
521 u32 savePFA_CTL_1;
522 u32 savePFB_CTL_1;
523 u32 savePFA_WIN_SZ;
524 u32 savePFB_WIN_SZ;
525 u32 savePFA_WIN_POS;
526 u32 savePFB_WIN_POS;
5586c8bc
ZW
527 u32 savePCH_DREF_CONTROL;
528 u32 saveDISP_ARB_CTL;
529 u32 savePIPEA_DATA_M1;
530 u32 savePIPEA_DATA_N1;
531 u32 savePIPEA_LINK_M1;
532 u32 savePIPEA_LINK_N1;
533 u32 savePIPEB_DATA_M1;
534 u32 savePIPEB_DATA_N1;
535 u32 savePIPEB_LINK_M1;
536 u32 savePIPEB_LINK_N1;
b5b72e89 537 u32 saveMCHBAR_RENDER_STANDBY;
673a394b
EA
538
539 struct {
19966754 540 /** Bridge to intel-gtt-ko */
c64f7ba5 541 const struct intel_gtt *gtt;
19966754 542 /** Memory allocator for GTT stolen memory */
fe669bf8 543 struct drm_mm stolen;
19966754 544 /** Memory allocator for GTT */
673a394b 545 struct drm_mm gtt_space;
93a37f20
DV
546 /** List of all objects in gtt_space. Used to restore gtt
547 * mappings on resume */
548 struct list_head gtt_list;
a6e0aa42
DV
549 /** End of mappable part of GTT */
550 unsigned long gtt_mappable_end;
673a394b 551
0839ccb8 552 struct io_mapping *gtt_mapping;
ab657db1 553 int gtt_mtrr;
0839ccb8 554
17250b71 555 struct shrinker inactive_shrinker;
31169714 556
69dc4987
CW
557 /**
558 * List of objects currently involved in rendering.
559 *
560 * Includes buffers having the contents of their GPU caches
561 * flushed, not necessarily primitives. last_rendering_seqno
562 * represents when the rendering involved will be completed.
563 *
564 * A reference is held on the buffer while on this list.
565 */
566 struct list_head active_list;
567
673a394b
EA
568 /**
569 * List of objects which are not in the ringbuffer but which
570 * still have a write_domain which needs to be flushed before
571 * unbinding.
572 *
ce44b0ea
EA
573 * last_rendering_seqno is 0 while an object is in this list.
574 *
673a394b
EA
575 * A reference is held on the buffer while on this list.
576 */
577 struct list_head flushing_list;
578
579 /**
580 * LRU list of objects which are not in the ringbuffer and
581 * are ready to unbind, but are still in the GTT.
582 *
ce44b0ea
EA
583 * last_rendering_seqno is 0 while an object is in this list.
584 *
673a394b
EA
585 * A reference is not held on the buffer while on this list,
586 * as merely being GTT-bound shouldn't prevent its being
587 * freed, and we'll pull it off the list in the free path.
588 */
589 struct list_head inactive_list;
590
f13d3f73
CW
591 /**
592 * LRU list of objects which are not in the ringbuffer but
593 * are still pinned in the GTT.
594 */
595 struct list_head pinned_list;
596
a09ba7fa
EA
597 /** LRU list of objects with fence regs on them. */
598 struct list_head fence_list;
599
be72615b
CW
600 /**
601 * List of objects currently pending being freed.
602 *
603 * These objects are no longer in use, but due to a signal
604 * we were prevented from freeing them at the appointed time.
605 */
606 struct list_head deferred_free_list;
607
673a394b
EA
608 /**
609 * We leave the user IRQ off as much as possible,
610 * but this means that requests will finish and never
611 * be retired once the system goes idle. Set a timer to
612 * fire periodically while the ring is running. When it
613 * fires, go retire requests.
614 */
615 struct delayed_work retire_work;
616
673a394b
EA
617 /**
618 * Flag if the X Server, and thus DRM, is not currently in
619 * control of the device.
620 *
621 * This is set between LeaveVT and EnterVT. It needs to be
622 * replaced with a semaphore. It also needs to be
623 * transitioned away from for kernel modesetting.
624 */
625 int suspended;
626
627 /**
628 * Flag if the hardware appears to be wedged.
629 *
630 * This is set when attempts to idle the device timeout.
631 * It prevents command submission from occuring and makes
632 * every pending request fail
633 */
ba1234d1 634 atomic_t wedged;
673a394b
EA
635
636 /** Bit 6 swizzling required for X tiling */
637 uint32_t bit_6_swizzle_x;
638 /** Bit 6 swizzling required for Y tiling */
639 uint32_t bit_6_swizzle_y;
71acb5eb
DA
640
641 /* storage for physical objects */
642 struct drm_i915_gem_phys_object *phys_objs[I915_MAX_PHYS_OBJECT];
9220434a 643
73aa808f
CW
644 /* accounting, useful for userland debugging */
645 size_t object_memory;
646 size_t pin_memory;
647 size_t gtt_memory;
fb7d516a
DV
648 size_t gtt_mappable_memory;
649 size_t mappable_gtt_used;
650 size_t mappable_gtt_total;
73aa808f
CW
651 size_t gtt_total;
652 u32 object_count;
653 u32 pin_count;
fb7d516a 654 u32 gtt_mappable_count;
73aa808f 655 u32 gtt_count;
673a394b 656 } mm;
9b9d172d 657 struct sdvo_device_mapping sdvo_mappings[2];
a3e17eb8
ZY
658 /* indicate whether the LVDS_BORDER should be enabled or not */
659 unsigned int lvds_border_bits;
1d8e1c75
CW
660 /* Panel fitter placement and size for Ironlake+ */
661 u32 pch_pf_pos, pch_pf_size;
652c393a 662
6b95a207
KH
663 struct drm_crtc *plane_to_crtc_mapping[2];
664 struct drm_crtc *pipe_to_crtc_mapping[2];
665 wait_queue_head_t pending_flip_queue;
1afe3e9d 666 bool flip_pending_is_done;
6b95a207 667
652c393a
JB
668 /* Reclocking support */
669 bool render_reclock_avail;
670 bool lvds_downclock_avail;
18f9ed12
ZY
671 /* indicates the reduced downclock for LVDS*/
672 int lvds_downclock;
652c393a
JB
673 struct work_struct idle_work;
674 struct timer_list idle_timer;
675 bool busy;
676 u16 orig_clock;
6363ee6f
ZY
677 int child_dev_num;
678 struct child_device_config *child_dev;
a2565377 679 struct drm_connector *int_lvds_connector;
f97108d1 680
c4804411 681 bool mchbar_need_disable;
f97108d1
JB
682
683 u8 cur_delay;
684 u8 min_delay;
685 u8 max_delay;
7648fa99
JB
686 u8 fmax;
687 u8 fstart;
688
05394f39
CW
689 u64 last_count1;
690 unsigned long last_time1;
691 u64 last_count2;
692 struct timespec last_time2;
693 unsigned long gfx_power;
694 int c_m;
695 int r_t;
696 u8 corr;
7648fa99 697 spinlock_t *mchdev_lock;
b5e50c3f
JB
698
699 enum no_fbc_reason no_fbc_reason;
38651674 700
20bf377e
JB
701 struct drm_mm_node *compressed_fb;
702 struct drm_mm_node *compressed_llb;
34dc4d44 703
ae681d96
CW
704 unsigned long last_gpu_reset;
705
8be48d92
DA
706 /* list of fbdev register on this device */
707 struct intel_fbdev *fbdev;
1da177e4
LT
708} drm_i915_private_t;
709
673a394b 710struct drm_i915_gem_object {
c397b908 711 struct drm_gem_object base;
673a394b
EA
712
713 /** Current space allocated to this object in the GTT, if any. */
714 struct drm_mm_node *gtt_space;
93a37f20 715 struct list_head gtt_list;
673a394b
EA
716
717 /** This object's place on the active/flushing/inactive lists */
69dc4987
CW
718 struct list_head ring_list;
719 struct list_head mm_list;
99fcb766
DV
720 /** This object's place on GPU write list */
721 struct list_head gpu_write_list;
cd377ea9
CW
722 /** This object's place on eviction list */
723 struct list_head evict_list;
673a394b
EA
724
725 /**
726 * This is set if the object is on the active or flushing lists
727 * (has pending rendering), and is not set if it's on inactive (ready
728 * to be unbound).
729 */
778c3544 730 unsigned int active : 1;
673a394b
EA
731
732 /**
733 * This is set if the object has been written to since last bound
734 * to the GTT
735 */
778c3544
DV
736 unsigned int dirty : 1;
737
738 /**
739 * Fence register bits (if any) for this object. Will be set
740 * as needed when mapped into the GTT.
741 * Protected by dev->struct_mutex.
742 *
743 * Size: 4 bits for 16 fences + sign (for FENCE_REG_NONE)
744 */
11824e8c 745 signed int fence_reg : 5;
778c3544
DV
746
747 /**
748 * Used for checking the object doesn't appear more than once
749 * in an execbuffer object list.
750 */
751 unsigned int in_execbuffer : 1;
752
753 /**
754 * Advice: are the backing pages purgeable?
755 */
756 unsigned int madv : 2;
757
778c3544
DV
758 /**
759 * Current tiling mode for the object.
760 */
761 unsigned int tiling_mode : 2;
762
763 /** How many users have pinned this object in GTT space. The following
764 * users can each hold at most one reference: pwrite/pread, pin_ioctl
765 * (via user_pin_count), execbuffer (objects are not allowed multiple
766 * times for the same batchbuffer), and the framebuffer code. When
767 * switching/pageflipping, the framebuffer code has at most two buffers
768 * pinned per crtc.
769 *
770 * In the worst case this is 1 + 1 + 1 + 2*2 = 7. That would fit into 3
771 * bits with absolutely no headroom. So use 4 bits. */
11824e8c 772 unsigned int pin_count : 4;
778c3544 773#define DRM_I915_GEM_OBJECT_MAX_PIN_COUNT 0xf
673a394b 774
75e9e915
DV
775 /**
776 * Is the object at the current location in the gtt mappable and
777 * fenceable? Used to avoid costly recalculations.
778 */
779 unsigned int map_and_fenceable : 1;
780
fb7d516a
DV
781 /**
782 * Whether the current gtt mapping needs to be mappable (and isn't just
783 * mappable by accident). Track pin and fault separate for a more
784 * accurate mappable working set.
785 */
786 unsigned int fault_mappable : 1;
787 unsigned int pin_mappable : 1;
788
caea7476
CW
789 /*
790 * Is the GPU currently using a fence to access this buffer,
791 */
792 unsigned int pending_fenced_gpu_access:1;
793 unsigned int fenced_gpu_access:1;
794
856fa198 795 struct page **pages;
673a394b 796
185cbcb3
DV
797 /**
798 * DMAR support
799 */
800 struct scatterlist *sg_list;
801 int num_sg;
802
673a394b
EA
803 /**
804 * Current offset of the object in GTT space.
805 *
806 * This is the same as gtt_space->start
807 */
808 uint32_t gtt_offset;
e67b8ce1 809
673a394b
EA
810 /** Breadcrumb of last rendering to the buffer. */
811 uint32_t last_rendering_seqno;
caea7476
CW
812 struct intel_ring_buffer *ring;
813
814 /** Breadcrumb of last fenced GPU access to the buffer. */
815 uint32_t last_fenced_seqno;
816 struct intel_ring_buffer *last_fenced_ring;
673a394b 817
778c3544 818 /** Current tiling stride for the object, if it's tiled. */
de151cf6 819 uint32_t stride;
673a394b 820
280b713b 821 /** Record of address bit 17 of each page at last unbind. */
d312ec25 822 unsigned long *bit_17;
280b713b 823
ba1eb1d8
KP
824 /** AGP mapping type (AGP_USER_MEMORY or AGP_USER_CACHED_MEMORY */
825 uint32_t agp_type;
826
673a394b 827 /**
e47c68e9
EA
828 * If present, while GEM_DOMAIN_CPU is in the read domain this array
829 * flags which individual pages are valid.
673a394b
EA
830 */
831 uint8_t *page_cpu_valid;
79e53945
JB
832
833 /** User space pin count and filp owning the pin */
834 uint32_t user_pin_count;
835 struct drm_file *pin_filp;
71acb5eb
DA
836
837 /** for phy allocated objects */
838 struct drm_i915_gem_phys_object *phys_obj;
b70d11da 839
6b95a207
KH
840 /**
841 * Number of crtcs where this object is currently the fb, but
842 * will be page flipped away on the next vblank. When it
843 * reaches 0, dev_priv->pending_flip_queue will be woken up.
844 */
845 atomic_t pending_flip;
673a394b
EA
846};
847
62b8b215 848#define to_intel_bo(x) container_of(x, struct drm_i915_gem_object, base)
23010e43 849
673a394b
EA
850/**
851 * Request queue structure.
852 *
853 * The request queue allows us to note sequence numbers that have been emitted
854 * and may be associated with active buffers to be retired.
855 *
856 * By keeping this list, we can avoid having to do questionable
857 * sequence-number comparisons on buffer last_rendering_seqnos, and associate
858 * an emission time with seqnos for tracking how far ahead of the GPU we are.
859 */
860struct drm_i915_gem_request {
852835f3
ZN
861 /** On Which ring this request was generated */
862 struct intel_ring_buffer *ring;
863
673a394b
EA
864 /** GEM sequence number associated with this request. */
865 uint32_t seqno;
866
867 /** Time at which this request was emitted, in jiffies. */
868 unsigned long emitted_jiffies;
869
b962442e 870 /** global list entry for this request */
673a394b 871 struct list_head list;
b962442e 872
f787a5f5 873 struct drm_i915_file_private *file_priv;
b962442e
EA
874 /** file_priv list entry for this request */
875 struct list_head client_list;
673a394b
EA
876};
877
878struct drm_i915_file_private {
879 struct {
1c25595f 880 struct spinlock lock;
b962442e 881 struct list_head request_list;
673a394b
EA
882 } mm;
883};
884
79e53945
JB
885enum intel_chip_family {
886 CHIP_I8XX = 0x01,
887 CHIP_I9XX = 0x02,
888 CHIP_I915 = 0x04,
889 CHIP_I965 = 0x08,
890};
891
cae5852d
ZN
892#define INTEL_INFO(dev) (((struct drm_i915_private *) (dev)->dev_private)->info)
893
894#define IS_I830(dev) ((dev)->pci_device == 0x3577)
895#define IS_845G(dev) ((dev)->pci_device == 0x2562)
896#define IS_I85X(dev) (INTEL_INFO(dev)->is_i85x)
897#define IS_I865G(dev) ((dev)->pci_device == 0x2572)
898#define IS_I915G(dev) (INTEL_INFO(dev)->is_i915g)
899#define IS_I915GM(dev) ((dev)->pci_device == 0x2592)
900#define IS_I945G(dev) ((dev)->pci_device == 0x2772)
901#define IS_I945GM(dev) (INTEL_INFO(dev)->is_i945gm)
902#define IS_BROADWATER(dev) (INTEL_INFO(dev)->is_broadwater)
903#define IS_CRESTLINE(dev) (INTEL_INFO(dev)->is_crestline)
904#define IS_GM45(dev) ((dev)->pci_device == 0x2A42)
905#define IS_G4X(dev) (INTEL_INFO(dev)->is_g4x)
906#define IS_PINEVIEW_G(dev) ((dev)->pci_device == 0xa001)
907#define IS_PINEVIEW_M(dev) ((dev)->pci_device == 0xa011)
908#define IS_PINEVIEW(dev) (INTEL_INFO(dev)->is_pineview)
909#define IS_G33(dev) (INTEL_INFO(dev)->is_g33)
910#define IS_IRONLAKE_D(dev) ((dev)->pci_device == 0x0042)
911#define IS_IRONLAKE_M(dev) ((dev)->pci_device == 0x0046)
912#define IS_MOBILE(dev) (INTEL_INFO(dev)->is_mobile)
913
914#define IS_GEN2(dev) (INTEL_INFO(dev)->gen == 2)
915#define IS_GEN3(dev) (INTEL_INFO(dev)->gen == 3)
916#define IS_GEN4(dev) (INTEL_INFO(dev)->gen == 4)
917#define IS_GEN5(dev) (INTEL_INFO(dev)->gen == 5)
918#define IS_GEN6(dev) (INTEL_INFO(dev)->gen == 6)
919
920#define HAS_BSD(dev) (INTEL_INFO(dev)->has_bsd_ring)
921#define HAS_BLT(dev) (INTEL_INFO(dev)->has_blt_ring)
922#define I915_NEED_GFX_HWS(dev) (INTEL_INFO(dev)->need_gfx_hws)
923
05394f39 924#define HAS_OVERLAY(dev) (INTEL_INFO(dev)->has_overlay)
cae5852d
ZN
925#define OVERLAY_NEEDS_PHYSICAL(dev) (INTEL_INFO(dev)->overlay_needs_physical)
926
927/* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
928 * rows, which changed the alignment requirements and fence programming.
929 */
930#define HAS_128_BYTE_Y_TILING(dev) (!IS_GEN2(dev) && !(IS_I915G(dev) || \
931 IS_I915GM(dev)))
932#define SUPPORTS_DIGITAL_OUTPUTS(dev) (!IS_GEN2(dev) && !IS_PINEVIEW(dev))
933#define SUPPORTS_INTEGRATED_HDMI(dev) (IS_G4X(dev) || IS_GEN5(dev))
934#define SUPPORTS_INTEGRATED_DP(dev) (IS_G4X(dev) || IS_GEN5(dev))
935#define SUPPORTS_EDP(dev) (IS_IRONLAKE_M(dev))
936#define SUPPORTS_TV(dev) (INTEL_INFO(dev)->supports_tv)
937#define I915_HAS_HOTPLUG(dev) (INTEL_INFO(dev)->has_hotplug)
938/* dsparb controlled by hw only */
939#define DSPARB_HWCONTROL(dev) (IS_G4X(dev) || IS_IRONLAKE(dev))
940
941#define HAS_FW_BLC(dev) (INTEL_INFO(dev)->gen > 2)
942#define HAS_PIPE_CXSR(dev) (INTEL_INFO(dev)->has_pipe_cxsr)
943#define I915_HAS_FBC(dev) (INTEL_INFO(dev)->has_fbc)
944#define I915_HAS_RC6(dev) (INTEL_INFO(dev)->has_rc6)
945
946#define HAS_PCH_SPLIT(dev) (IS_GEN5(dev) || IS_GEN6(dev))
947#define HAS_PIPE_CONTROL(dev) (IS_GEN5(dev) || IS_GEN6(dev))
948
949#define INTEL_PCH_TYPE(dev) (((struct drm_i915_private *)(dev)->dev_private)->pch_type)
950#define HAS_PCH_CPT(dev) (INTEL_PCH_TYPE(dev) == PCH_CPT)
951#define HAS_PCH_IBX(dev) (INTEL_PCH_TYPE(dev) == PCH_IBX)
952
05394f39
CW
953#include "i915_trace.h"
954
c153f45f 955extern struct drm_ioctl_desc i915_ioctls[];
b3a83639 956extern int i915_max_ioctl;
79e53945 957extern unsigned int i915_fbpercrtc;
652c393a 958extern unsigned int i915_powersave;
33814341 959extern unsigned int i915_lvds_downclock;
b3a83639 960
6a9ee8af
DA
961extern int i915_suspend(struct drm_device *dev, pm_message_t state);
962extern int i915_resume(struct drm_device *dev);
1341d655
BG
963extern void i915_save_display(struct drm_device *dev);
964extern void i915_restore_display(struct drm_device *dev);
7c1c2871
DA
965extern int i915_master_create(struct drm_device *dev, struct drm_master *master);
966extern void i915_master_destroy(struct drm_device *dev, struct drm_master *master);
967
1da177e4 968 /* i915_dma.c */
84b1fd10 969extern void i915_kernel_lost_context(struct drm_device * dev);
22eae947 970extern int i915_driver_load(struct drm_device *, unsigned long flags);
ba8bbcf6 971extern int i915_driver_unload(struct drm_device *);
673a394b 972extern int i915_driver_open(struct drm_device *dev, struct drm_file *file_priv);
84b1fd10 973extern void i915_driver_lastclose(struct drm_device * dev);
6c340eac
EA
974extern void i915_driver_preclose(struct drm_device *dev,
975 struct drm_file *file_priv);
673a394b
EA
976extern void i915_driver_postclose(struct drm_device *dev,
977 struct drm_file *file_priv);
84b1fd10 978extern int i915_driver_device_is_agp(struct drm_device * dev);
0d6aa60b
DA
979extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
980 unsigned long arg);
673a394b 981extern int i915_emit_box(struct drm_device *dev,
201361a5 982 struct drm_clip_rect *boxes,
673a394b 983 int i, int DR1, int DR4);
f803aa55 984extern int i915_reset(struct drm_device *dev, u8 flags);
7648fa99
JB
985extern unsigned long i915_chipset_val(struct drm_i915_private *dev_priv);
986extern unsigned long i915_mch_val(struct drm_i915_private *dev_priv);
987extern unsigned long i915_gfx_val(struct drm_i915_private *dev_priv);
988extern void i915_update_gfx_val(struct drm_i915_private *dev_priv);
989
af6061af 990
1da177e4 991/* i915_irq.c */
f65d9421 992void i915_hangcheck_elapsed(unsigned long data);
527f9e90 993void i915_handle_error(struct drm_device *dev, bool wedged);
c153f45f
EA
994extern int i915_irq_emit(struct drm_device *dev, void *data,
995 struct drm_file *file_priv);
996extern int i915_irq_wait(struct drm_device *dev, void *data,
997 struct drm_file *file_priv);
9d34e5db 998void i915_trace_irq_get(struct drm_device *dev, u32 seqno);
79e53945 999extern void i915_enable_interrupt (struct drm_device *dev);
1da177e4
LT
1000
1001extern irqreturn_t i915_driver_irq_handler(DRM_IRQ_ARGS);
84b1fd10 1002extern void i915_driver_irq_preinstall(struct drm_device * dev);
0a3e67a4 1003extern int i915_driver_irq_postinstall(struct drm_device *dev);
84b1fd10 1004extern void i915_driver_irq_uninstall(struct drm_device * dev);
c153f45f
EA
1005extern int i915_vblank_pipe_set(struct drm_device *dev, void *data,
1006 struct drm_file *file_priv);
1007extern int i915_vblank_pipe_get(struct drm_device *dev, void *data,
1008 struct drm_file *file_priv);
0a3e67a4
JB
1009extern int i915_enable_vblank(struct drm_device *dev, int crtc);
1010extern void i915_disable_vblank(struct drm_device *dev, int crtc);
1011extern u32 i915_get_vblank_counter(struct drm_device *dev, int crtc);
9880b7a5 1012extern u32 gm45_get_vblank_counter(struct drm_device *dev, int crtc);
c153f45f
EA
1013extern int i915_vblank_swap(struct drm_device *dev, void *data,
1014 struct drm_file *file_priv);
8ee1c3db 1015extern void i915_enable_irq(drm_i915_private_t *dev_priv, u32 mask);
62fdfeaf 1016extern void i915_disable_irq(drm_i915_private_t *dev_priv, u32 mask);
8187a2b7
ZN
1017extern void ironlake_enable_graphics_irq(drm_i915_private_t *dev_priv,
1018 u32 mask);
1019extern void ironlake_disable_graphics_irq(drm_i915_private_t *dev_priv,
1020 u32 mask);
1da177e4 1021
7c463586
KP
1022void
1023i915_enable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask);
1024
1025void
1026i915_disable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask);
1027
01c66889
ZY
1028void intel_enable_asle (struct drm_device *dev);
1029
3bd3c932
CW
1030#ifdef CONFIG_DEBUG_FS
1031extern void i915_destroy_error_state(struct drm_device *dev);
1032#else
1033#define i915_destroy_error_state(x)
1034#endif
1035
7c463586 1036
1da177e4 1037/* i915_mem.c */
c153f45f
EA
1038extern int i915_mem_alloc(struct drm_device *dev, void *data,
1039 struct drm_file *file_priv);
1040extern int i915_mem_free(struct drm_device *dev, void *data,
1041 struct drm_file *file_priv);
1042extern int i915_mem_init_heap(struct drm_device *dev, void *data,
1043 struct drm_file *file_priv);
1044extern int i915_mem_destroy_heap(struct drm_device *dev, void *data,
1045 struct drm_file *file_priv);
1da177e4 1046extern void i915_mem_takedown(struct mem_block **heap);
84b1fd10 1047extern void i915_mem_release(struct drm_device * dev,
6c340eac 1048 struct drm_file *file_priv, struct mem_block *heap);
673a394b 1049/* i915_gem.c */
30dbf0c0 1050int i915_gem_check_is_wedged(struct drm_device *dev);
673a394b
EA
1051int i915_gem_init_ioctl(struct drm_device *dev, void *data,
1052 struct drm_file *file_priv);
1053int i915_gem_create_ioctl(struct drm_device *dev, void *data,
1054 struct drm_file *file_priv);
1055int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
1056 struct drm_file *file_priv);
1057int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
1058 struct drm_file *file_priv);
1059int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
1060 struct drm_file *file_priv);
de151cf6
JB
1061int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
1062 struct drm_file *file_priv);
673a394b
EA
1063int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
1064 struct drm_file *file_priv);
1065int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
1066 struct drm_file *file_priv);
1067int i915_gem_execbuffer(struct drm_device *dev, void *data,
1068 struct drm_file *file_priv);
76446cac
JB
1069int i915_gem_execbuffer2(struct drm_device *dev, void *data,
1070 struct drm_file *file_priv);
673a394b
EA
1071int i915_gem_pin_ioctl(struct drm_device *dev, void *data,
1072 struct drm_file *file_priv);
1073int i915_gem_unpin_ioctl(struct drm_device *dev, void *data,
1074 struct drm_file *file_priv);
1075int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
1076 struct drm_file *file_priv);
1077int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
1078 struct drm_file *file_priv);
3ef94daa
CW
1079int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
1080 struct drm_file *file_priv);
673a394b
EA
1081int i915_gem_entervt_ioctl(struct drm_device *dev, void *data,
1082 struct drm_file *file_priv);
1083int i915_gem_leavevt_ioctl(struct drm_device *dev, void *data,
1084 struct drm_file *file_priv);
1085int i915_gem_set_tiling(struct drm_device *dev, void *data,
1086 struct drm_file *file_priv);
1087int i915_gem_get_tiling(struct drm_device *dev, void *data,
1088 struct drm_file *file_priv);
5a125c3c
EA
1089int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
1090 struct drm_file *file_priv);
673a394b 1091void i915_gem_load(struct drm_device *dev);
673a394b 1092int i915_gem_init_object(struct drm_gem_object *obj);
05394f39
CW
1093struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
1094 size_t size);
673a394b 1095void i915_gem_free_object(struct drm_gem_object *obj);
2021746e
CW
1096int __must_check i915_gem_object_pin(struct drm_i915_gem_object *obj,
1097 uint32_t alignment,
1098 bool map_and_fenceable);
05394f39 1099void i915_gem_object_unpin(struct drm_i915_gem_object *obj);
2021746e 1100int __must_check i915_gem_object_unbind(struct drm_i915_gem_object *obj);
05394f39 1101void i915_gem_release_mmap(struct drm_i915_gem_object *obj);
673a394b 1102void i915_gem_lastclose(struct drm_device *dev);
f787a5f5
CW
1103
1104/**
1105 * Returns true if seq1 is later than seq2.
1106 */
1107static inline bool
1108i915_seqno_passed(uint32_t seq1, uint32_t seq2)
1109{
1110 return (int32_t)(seq1 - seq2) >= 0;
1111}
1112
2021746e
CW
1113int __must_check i915_gem_object_get_fence_reg(struct drm_i915_gem_object *obj,
1114 bool interruptible);
1115int __must_check i915_gem_object_put_fence_reg(struct drm_i915_gem_object *obj,
1116 bool interruptible);
1117
b09a1fec 1118void i915_gem_retire_requests(struct drm_device *dev);
069efc1d 1119void i915_gem_reset(struct drm_device *dev);
05394f39 1120void i915_gem_clflush_object(struct drm_i915_gem_object *obj);
2021746e
CW
1121int __must_check i915_gem_object_set_domain(struct drm_i915_gem_object *obj,
1122 uint32_t read_domains,
1123 uint32_t write_domain);
1124int __must_check i915_gem_object_flush_gpu(struct drm_i915_gem_object *obj,
1125 bool interruptible);
1126int __must_check i915_gem_init_ringbuffer(struct drm_device *dev);
79e53945 1127void i915_gem_cleanup_ringbuffer(struct drm_device *dev);
2021746e
CW
1128void i915_gem_do_init(struct drm_device *dev,
1129 unsigned long start,
1130 unsigned long mappable_end,
1131 unsigned long end);
1132int __must_check i915_gpu_idle(struct drm_device *dev);
1133int __must_check i915_gem_idle(struct drm_device *dev);
1134int __must_check i915_add_request(struct drm_device *dev,
1135 struct drm_file *file_priv,
1136 struct drm_i915_gem_request *request,
1137 struct intel_ring_buffer *ring);
1138int __must_check i915_do_wait_request(struct drm_device *dev,
1139 uint32_t seqno,
1140 bool interruptible,
1141 struct intel_ring_buffer *ring);
de151cf6 1142int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
2021746e
CW
1143int __must_check
1144i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj,
1145 bool write);
1146int __must_check
1147i915_gem_object_set_to_display_plane(struct drm_i915_gem_object *obj,
1148 struct intel_ring_buffer *pipelined);
71acb5eb 1149int i915_gem_attach_phys_object(struct drm_device *dev,
05394f39 1150 struct drm_i915_gem_object *obj,
6eeefaf3
CW
1151 int id,
1152 int align);
71acb5eb 1153void i915_gem_detach_phys_object(struct drm_device *dev,
05394f39 1154 struct drm_i915_gem_object *obj);
71acb5eb 1155void i915_gem_free_all_phys_object(struct drm_device *dev);
05394f39 1156void i915_gem_release(struct drm_device *dev, struct drm_file *file);
673a394b 1157
76aaf220
DV
1158/* i915_gem_gtt.c */
1159void i915_gem_restore_gtt_mappings(struct drm_device *dev);
2021746e 1160int __must_check i915_gem_gtt_bind_object(struct drm_i915_gem_object *obj);
05394f39 1161void i915_gem_gtt_unbind_object(struct drm_i915_gem_object *obj);
76aaf220 1162
b47eb4a2 1163/* i915_gem_evict.c */
2021746e
CW
1164int __must_check i915_gem_evict_something(struct drm_device *dev, int min_size,
1165 unsigned alignment, bool mappable);
1166int __must_check i915_gem_evict_everything(struct drm_device *dev,
1167 bool purgeable_only);
1168int __must_check i915_gem_evict_inactive(struct drm_device *dev,
1169 bool purgeable_only);
b47eb4a2 1170
673a394b
EA
1171/* i915_gem_tiling.c */
1172void i915_gem_detect_bit_6_swizzle(struct drm_device *dev);
05394f39
CW
1173void i915_gem_object_do_bit_17_swizzle(struct drm_i915_gem_object *obj);
1174void i915_gem_object_save_bit_17_swizzle(struct drm_i915_gem_object *obj);
673a394b
EA
1175
1176/* i915_gem_debug.c */
05394f39 1177void i915_gem_dump_object(struct drm_i915_gem_object *obj, int len,
673a394b 1178 const char *where, uint32_t mark);
23bc5982
CW
1179#if WATCH_LISTS
1180int i915_verify_lists(struct drm_device *dev);
673a394b 1181#else
23bc5982 1182#define i915_verify_lists(dev) 0
673a394b 1183#endif
05394f39
CW
1184void i915_gem_object_check_coherency(struct drm_i915_gem_object *obj,
1185 int handle);
1186void i915_gem_dump_object(struct drm_i915_gem_object *obj, int len,
673a394b 1187 const char *where, uint32_t mark);
1da177e4 1188
2017263e 1189/* i915_debugfs.c */
27c202ad
BG
1190int i915_debugfs_init(struct drm_minor *minor);
1191void i915_debugfs_cleanup(struct drm_minor *minor);
2017263e 1192
317c35d1
JB
1193/* i915_suspend.c */
1194extern int i915_save_state(struct drm_device *dev);
1195extern int i915_restore_state(struct drm_device *dev);
0a3e67a4
JB
1196
1197/* i915_suspend.c */
1198extern int i915_save_state(struct drm_device *dev);
1199extern int i915_restore_state(struct drm_device *dev);
317c35d1 1200
f899fc64
CW
1201/* intel_i2c.c */
1202extern int intel_setup_gmbus(struct drm_device *dev);
1203extern void intel_teardown_gmbus(struct drm_device *dev);
e957d772
CW
1204extern void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed);
1205extern void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit);
b8232e90
CW
1206extern inline bool intel_gmbus_is_forced_bit(struct i2c_adapter *adapter)
1207{
1208 return container_of(adapter, struct intel_gmbus, adapter)->force_bit;
1209}
f899fc64
CW
1210extern void intel_i2c_reset(struct drm_device *dev);
1211
3b617967 1212/* intel_opregion.c */
44834a67
CW
1213extern int intel_opregion_setup(struct drm_device *dev);
1214#ifdef CONFIG_ACPI
1215extern void intel_opregion_init(struct drm_device *dev);
1216extern void intel_opregion_fini(struct drm_device *dev);
3b617967
CW
1217extern void intel_opregion_asle_intr(struct drm_device *dev);
1218extern void intel_opregion_gse_intr(struct drm_device *dev);
1219extern void intel_opregion_enable_asle(struct drm_device *dev);
65e082c9 1220#else
44834a67
CW
1221static inline void intel_opregion_init(struct drm_device *dev) { return; }
1222static inline void intel_opregion_fini(struct drm_device *dev) { return; }
3b617967
CW
1223static inline void intel_opregion_asle_intr(struct drm_device *dev) { return; }
1224static inline void intel_opregion_gse_intr(struct drm_device *dev) { return; }
1225static inline void intel_opregion_enable_asle(struct drm_device *dev) { return; }
65e082c9 1226#endif
8ee1c3db 1227
723bfd70
JB
1228/* intel_acpi.c */
1229#ifdef CONFIG_ACPI
1230extern void intel_register_dsm_handler(void);
1231extern void intel_unregister_dsm_handler(void);
1232#else
1233static inline void intel_register_dsm_handler(void) { return; }
1234static inline void intel_unregister_dsm_handler(void) { return; }
1235#endif /* CONFIG_ACPI */
1236
79e53945
JB
1237/* modesetting */
1238extern void intel_modeset_init(struct drm_device *dev);
1239extern void intel_modeset_cleanup(struct drm_device *dev);
28d52043 1240extern int intel_modeset_vga_set_state(struct drm_device *dev, bool state);
80824003 1241extern void i8xx_disable_fbc(struct drm_device *dev);
74dff282 1242extern void g4x_disable_fbc(struct drm_device *dev);
b52eb4dc 1243extern void ironlake_disable_fbc(struct drm_device *dev);
ee5382ae
AJ
1244extern void intel_disable_fbc(struct drm_device *dev);
1245extern void intel_enable_fbc(struct drm_crtc *crtc, unsigned long interval);
1246extern bool intel_fbc_enabled(struct drm_device *dev);
7648fa99 1247extern bool ironlake_set_drps(struct drm_device *dev, u8 val);
3bad0781 1248extern void intel_detect_pch (struct drm_device *dev);
e3421a18 1249extern int intel_trans_dp_port_sel (struct drm_crtc *crtc);
3bad0781 1250
6ef3d427 1251/* overlay */
3bd3c932 1252#ifdef CONFIG_DEBUG_FS
6ef3d427
CW
1253extern struct intel_overlay_error_state *intel_overlay_capture_error_state(struct drm_device *dev);
1254extern void intel_overlay_print_error_state(struct seq_file *m, struct intel_overlay_error_state *error);
c4a1d9e4
CW
1255
1256extern struct intel_display_error_state *intel_display_capture_error_state(struct drm_device *dev);
1257extern void intel_display_print_error_state(struct seq_file *m,
1258 struct drm_device *dev,
1259 struct intel_display_error_state *error);
3bd3c932 1260#endif
6ef3d427 1261
546b0974
EA
1262/**
1263 * Lock test for when it's just for synchronization of ring access.
1264 *
1265 * In that case, we don't need to do it when GEM is initialized as nobody else
1266 * has access to the ring.
1267 */
05394f39
CW
1268#define RING_LOCK_TEST_WITH_RETURN(dev, file) do { \
1269 if (((drm_i915_private_t *)dev->dev_private)->render_ring.obj \
8187a2b7 1270 == NULL) \
05394f39 1271 LOCK_TEST_WITH_RETURN(dev, file); \
546b0974
EA
1272} while (0)
1273
cae5852d 1274
5f75377d
KP
1275#define __i915_read(x, y) \
1276static inline u##x i915_read##x(struct drm_i915_private *dev_priv, u32 reg) { \
1277 u##x val = read##y(dev_priv->regs + reg); \
1278 trace_i915_reg_rw('R', reg, val, sizeof(val)); \
1279 return val; \
1280}
1281__i915_read(8, b)
1282__i915_read(16, w)
1283__i915_read(32, l)
1284__i915_read(64, q)
1285#undef __i915_read
1286
1287#define __i915_write(x, y) \
1288static inline void i915_write##x(struct drm_i915_private *dev_priv, u32 reg, u##x val) { \
1289 trace_i915_reg_rw('W', reg, val, sizeof(val)); \
1290 write##y(val, dev_priv->regs + reg); \
1291}
1292__i915_write(8, b)
1293__i915_write(16, w)
1294__i915_write(32, l)
1295__i915_write(64, q)
1296#undef __i915_write
1297
1298#define I915_READ8(reg) i915_read8(dev_priv, (reg))
1299#define I915_WRITE8(reg, val) i915_write8(dev_priv, (reg), (val))
1300
1301#define I915_READ16(reg) i915_read16(dev_priv, (reg))
1302#define I915_WRITE16(reg, val) i915_write16(dev_priv, (reg), (val))
1303#define I915_READ16_NOTRACE(reg) readw(dev_priv->regs + (reg))
1304#define I915_WRITE16_NOTRACE(reg, val) writew(val, dev_priv->regs + (reg))
1305
1306#define I915_READ(reg) i915_read32(dev_priv, (reg))
1307#define I915_WRITE(reg, val) i915_write32(dev_priv, (reg), (val))
cae5852d
ZN
1308#define I915_READ_NOTRACE(reg) readl(dev_priv->regs + (reg))
1309#define I915_WRITE_NOTRACE(reg, val) writel(val, dev_priv->regs + (reg))
5f75377d
KP
1310
1311#define I915_WRITE64(reg, val) i915_write64(dev_priv, (reg), (val))
1312#define I915_READ64(reg) i915_read64(dev_priv, (reg))
cae5852d
ZN
1313
1314#define POSTING_READ(reg) (void)I915_READ_NOTRACE(reg)
1315#define POSTING_READ16(reg) (void)I915_READ16_NOTRACE(reg)
1316
ba4f01a3 1317
cae5852d
ZN
1318/* On SNB platform, before reading ring registers forcewake bit
1319 * must be set to prevent GT core from power down and stale values being
1320 * returned.
1321 */
1322static inline u32 i915_safe_read(struct drm_i915_private *dev_priv, u32 reg)
1323{
1324 if (IS_GEN6(dev_priv->dev)) {
1325 I915_WRITE_NOTRACE(FORCEWAKE, 1);
1326 POSTING_READ(FORCEWAKE);
1327 /* XXX How long do we really need to wait here?
1328 * Will different registers/engines require different periods?
1329 */
1330 udelay(100);
1331 }
1332 return I915_READ(reg);
1333}
1334
ba4f01a3
YL
1335static inline void
1336i915_write(struct drm_i915_private *dev_priv, u32 reg, u64 val, int len)
1337{
1338 /* Trace down the write operation before the real write */
1339 trace_i915_reg_rw('W', reg, val, len);
1340 switch (len) {
1341 case 8:
1342 writeq(val, dev_priv->regs + reg);
1343 break;
1344 case 4:
1345 writel(val, dev_priv->regs + reg);
1346 break;
1347 case 2:
1348 writew(val, dev_priv->regs + reg);
1349 break;
1350 case 1:
1351 writeb(val, dev_priv->regs + reg);
1352 break;
1353 }
1354}
1355
e1f99ce6
CW
1356#define BEGIN_LP_RING(n) \
1357 intel_ring_begin(&dev_priv->render_ring, (n))
1da177e4 1358
e1f99ce6
CW
1359#define OUT_RING(x) \
1360 intel_ring_emit(&dev_priv->render_ring, x)
1da177e4 1361
e1f99ce6
CW
1362#define ADVANCE_LP_RING() \
1363 intel_ring_advance(&dev_priv->render_ring)
1da177e4 1364
ba8bbcf6 1365/**
585fb111
JB
1366 * Reads a dword out of the status page, which is written to from the command
1367 * queue by automatic updates, MI_REPORT_HEAD, MI_STORE_DATA_INDEX, or
1368 * MI_STORE_DATA_IMM.
ba8bbcf6 1369 *
585fb111 1370 * The following dwords have a reserved meaning:
0cdad7e8
KP
1371 * 0x00: ISR copy, updated when an ISR bit not set in the HWSTAM changes.
1372 * 0x04: ring 0 head pointer
1373 * 0x05: ring 1 head pointer (915-class)
1374 * 0x06: ring 2 head pointer (915-class)
1375 * 0x10-0x1b: Context status DWords (GM45)
1376 * 0x1f: Last written status offset. (GM45)
ba8bbcf6 1377 *
0cdad7e8 1378 * The area from dword 0x20 to 0x3ff is available for driver usage.
ba8bbcf6 1379 */
8187a2b7
ZN
1380#define READ_HWSP(dev_priv, reg) (((volatile u32 *)\
1381 (dev_priv->render_ring.status_page.page_addr))[reg])
0baf823a 1382#define READ_BREADCRUMB(dev_priv) READ_HWSP(dev_priv, I915_BREADCRUMB_INDEX)
0cdad7e8 1383#define I915_GEM_HWS_INDEX 0x20
0baf823a 1384#define I915_BREADCRUMB_INDEX 0x21
ba8bbcf6 1385
1da177e4 1386#endif