]> git.proxmox.com Git - mirror_ubuntu-bionic-kernel.git/blame - drivers/gpu/drm/i915/i915_drv.h
drm/i915: remove Haswell code from ironlake_fdi_pll_enable
[mirror_ubuntu-bionic-kernel.git] / drivers / gpu / drm / i915 / i915_drv.h
CommitLineData
1da177e4
LT
1/* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
2 */
0d6aa60b 3/*
bc54fd1a 4 *
1da177e4
LT
5 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
bc54fd1a
DA
7 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
0d6aa60b 28 */
1da177e4
LT
29
30#ifndef _I915_DRV_H_
31#define _I915_DRV_H_
32
585fb111 33#include "i915_reg.h"
79e53945 34#include "intel_bios.h"
8187a2b7 35#include "intel_ringbuffer.h"
0839ccb8 36#include <linux/io-mapping.h>
f899fc64 37#include <linux/i2c.h>
c167a6fc 38#include <linux/i2c-algo-bit.h>
0ade6386 39#include <drm/intel-gtt.h>
aaa6fd2a 40#include <linux/backlight.h>
2911a35b 41#include <linux/intel-iommu.h>
742cbee8 42#include <linux/kref.h>
585fb111 43
1da177e4
LT
44/* General customization:
45 */
46
47#define DRIVER_AUTHOR "Tungsten Graphics, Inc."
48
49#define DRIVER_NAME "i915"
50#define DRIVER_DESC "Intel Graphics"
673a394b 51#define DRIVER_DATE "20080730"
1da177e4 52
317c35d1
JB
53enum pipe {
54 PIPE_A = 0,
55 PIPE_B,
9db4a9c7
JB
56 PIPE_C,
57 I915_MAX_PIPES
317c35d1 58};
9db4a9c7 59#define pipe_name(p) ((p) + 'A')
317c35d1 60
a5c961d1
PZ
61enum transcoder {
62 TRANSCODER_A = 0,
63 TRANSCODER_B,
64 TRANSCODER_C,
65 TRANSCODER_EDP = 0xF,
66};
67#define transcoder_name(t) ((t) + 'A')
68
80824003
JB
69enum plane {
70 PLANE_A = 0,
71 PLANE_B,
9db4a9c7 72 PLANE_C,
80824003 73};
9db4a9c7 74#define plane_name(p) ((p) + 'A')
52440211 75
2b139522
ED
76enum port {
77 PORT_A = 0,
78 PORT_B,
79 PORT_C,
80 PORT_D,
81 PORT_E,
82 I915_MAX_PORTS
83};
84#define port_name(p) ((p) + 'A')
85
62fdfeaf
EA
86#define I915_GEM_GPU_DOMAINS (~(I915_GEM_DOMAIN_CPU | I915_GEM_DOMAIN_GTT))
87
9db4a9c7
JB
88#define for_each_pipe(p) for ((p) = 0; (p) < dev_priv->num_pipe; (p)++)
89
6c2b7c12
DV
90#define for_each_encoder_on_crtc(dev, __crtc, intel_encoder) \
91 list_for_each_entry((intel_encoder), &(dev)->mode_config.encoder_list, base.head) \
92 if ((intel_encoder)->base.crtc == (__crtc))
93
ee7b9f93
JB
94struct intel_pch_pll {
95 int refcount; /* count of number of CRTCs sharing this PLL */
96 int active; /* count of number of active CRTCs (i.e. DPMS on) */
97 bool on; /* is the PLL actually active? Disabled during modeset */
98 int pll_reg;
99 int fp0_reg;
100 int fp1_reg;
101};
102#define I915_NUM_PLLS 2
103
6441ab5f
PZ
104struct intel_ddi_plls {
105 int spll_refcount;
106 int wrpll1_refcount;
107 int wrpll2_refcount;
108};
109
1da177e4
LT
110/* Interface history:
111 *
112 * 1.1: Original.
0d6aa60b
DA
113 * 1.2: Add Power Management
114 * 1.3: Add vblank support
de227f5f 115 * 1.4: Fix cmdbuffer path, add heap destroy
702880f2 116 * 1.5: Add vblank pipe configuration
2228ed67
MD
117 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
118 * - Support vertical blank on secondary display pipe
1da177e4
LT
119 */
120#define DRIVER_MAJOR 1
2228ed67 121#define DRIVER_MINOR 6
1da177e4
LT
122#define DRIVER_PATCHLEVEL 0
123
673a394b 124#define WATCH_COHERENCY 0
23bc5982 125#define WATCH_LISTS 0
42d6ab48 126#define WATCH_GTT 0
673a394b 127
71acb5eb
DA
128#define I915_GEM_PHYS_CURSOR_0 1
129#define I915_GEM_PHYS_CURSOR_1 2
130#define I915_GEM_PHYS_OVERLAY_REGS 3
131#define I915_MAX_PHYS_OBJECT (I915_GEM_PHYS_OVERLAY_REGS)
132
133struct drm_i915_gem_phys_object {
134 int id;
135 struct page **page_list;
136 drm_dma_handle_t *handle;
05394f39 137 struct drm_i915_gem_object *cur_obj;
71acb5eb
DA
138};
139
0a3e67a4
JB
140struct opregion_header;
141struct opregion_acpi;
142struct opregion_swsci;
143struct opregion_asle;
8d715f00 144struct drm_i915_private;
0a3e67a4 145
8ee1c3db 146struct intel_opregion {
5bc4418b
BW
147 struct opregion_header __iomem *header;
148 struct opregion_acpi __iomem *acpi;
149 struct opregion_swsci __iomem *swsci;
150 struct opregion_asle __iomem *asle;
151 void __iomem *vbt;
01fe9dbd 152 u32 __iomem *lid_state;
8ee1c3db 153};
44834a67 154#define OPREGION_SIZE (8*1024)
8ee1c3db 155
6ef3d427
CW
156struct intel_overlay;
157struct intel_overlay_error_state;
158
7c1c2871
DA
159struct drm_i915_master_private {
160 drm_local_map_t *sarea;
161 struct _drm_i915_sarea *sarea_priv;
162};
de151cf6 163#define I915_FENCE_REG_NONE -1
4b9de737
DV
164#define I915_MAX_NUM_FENCES 16
165/* 16 fences + sign bit for FENCE_REG_NONE */
166#define I915_MAX_NUM_FENCE_BITS 5
de151cf6
JB
167
168struct drm_i915_fence_reg {
007cc8ac 169 struct list_head lru_list;
caea7476 170 struct drm_i915_gem_object *obj;
1690e1eb 171 int pin_count;
de151cf6 172};
7c1c2871 173
9b9d172d 174struct sdvo_device_mapping {
e957d772 175 u8 initialized;
9b9d172d 176 u8 dvo_port;
177 u8 slave_addr;
178 u8 dvo_wiring;
e957d772 179 u8 i2c_pin;
b1083333 180 u8 ddc_pin;
9b9d172d 181};
182
c4a1d9e4
CW
183struct intel_display_error_state;
184
63eeaf38 185struct drm_i915_error_state {
742cbee8 186 struct kref ref;
63eeaf38
JB
187 u32 eir;
188 u32 pgtbl_er;
be998e2e 189 u32 ier;
b9a3906b 190 u32 ccid;
9574b3fe 191 bool waiting[I915_NUM_RINGS];
9db4a9c7 192 u32 pipestat[I915_MAX_PIPES];
c1cd90ed
DV
193 u32 tail[I915_NUM_RINGS];
194 u32 head[I915_NUM_RINGS];
d27b1e0e
DV
195 u32 ipeir[I915_NUM_RINGS];
196 u32 ipehr[I915_NUM_RINGS];
197 u32 instdone[I915_NUM_RINGS];
198 u32 acthd[I915_NUM_RINGS];
7e3b8737 199 u32 semaphore_mboxes[I915_NUM_RINGS][I915_NUM_RINGS - 1];
df2b23d9 200 u32 semaphore_seqno[I915_NUM_RINGS][I915_NUM_RINGS - 1];
12f55818 201 u32 rc_psmi[I915_NUM_RINGS]; /* sleep state */
7e3b8737
DV
202 /* our own tracking of ring head and tail */
203 u32 cpu_ring_head[I915_NUM_RINGS];
204 u32 cpu_ring_tail[I915_NUM_RINGS];
1d8f38f4 205 u32 error; /* gen6+ */
71e172e8 206 u32 err_int; /* gen7 */
c1cd90ed
DV
207 u32 instpm[I915_NUM_RINGS];
208 u32 instps[I915_NUM_RINGS];
050ee91f 209 u32 extra_instdone[I915_NUM_INSTDONE_REG];
d27b1e0e 210 u32 seqno[I915_NUM_RINGS];
9df30794 211 u64 bbaddr;
33f3f518
DV
212 u32 fault_reg[I915_NUM_RINGS];
213 u32 done_reg;
c1cd90ed 214 u32 faddr[I915_NUM_RINGS];
4b9de737 215 u64 fence[I915_MAX_NUM_FENCES];
63eeaf38 216 struct timeval time;
52d39a21
CW
217 struct drm_i915_error_ring {
218 struct drm_i915_error_object {
219 int page_count;
220 u32 gtt_offset;
221 u32 *pages[0];
222 } *ringbuffer, *batchbuffer;
223 struct drm_i915_error_request {
224 long jiffies;
225 u32 seqno;
ee4f42b1 226 u32 tail;
52d39a21
CW
227 } *requests;
228 int num_requests;
229 } ring[I915_NUM_RINGS];
9df30794 230 struct drm_i915_error_buffer {
a779e5ab 231 u32 size;
9df30794 232 u32 name;
0201f1ec 233 u32 rseqno, wseqno;
9df30794
CW
234 u32 gtt_offset;
235 u32 read_domains;
236 u32 write_domain;
4b9de737 237 s32 fence_reg:I915_MAX_NUM_FENCE_BITS;
9df30794
CW
238 s32 pinned:2;
239 u32 tiling:2;
240 u32 dirty:1;
241 u32 purgeable:1;
5d1333fc 242 s32 ring:4;
93dfb40c 243 u32 cache_level:2;
c724e8a9
CW
244 } *active_bo, *pinned_bo;
245 u32 active_bo_count, pinned_bo_count;
6ef3d427 246 struct intel_overlay_error_state *overlay;
c4a1d9e4 247 struct intel_display_error_state *display;
63eeaf38
JB
248};
249
e70236a8 250struct drm_i915_display_funcs {
ee5382ae 251 bool (*fbc_enabled)(struct drm_device *dev);
e70236a8
JB
252 void (*enable_fbc)(struct drm_crtc *crtc, unsigned long interval);
253 void (*disable_fbc)(struct drm_device *dev);
254 int (*get_display_clock_speed)(struct drm_device *dev);
255 int (*get_fifo_size)(struct drm_device *dev, int plane);
d210246a 256 void (*update_wm)(struct drm_device *dev);
b840d907
JB
257 void (*update_sprite_wm)(struct drm_device *dev, int pipe,
258 uint32_t sprite_width, int pixel_size);
1f8eeabf
ED
259 void (*update_linetime_wm)(struct drm_device *dev, int pipe,
260 struct drm_display_mode *mode);
47fab737 261 void (*modeset_global_resources)(struct drm_device *dev);
f564048e
EA
262 int (*crtc_mode_set)(struct drm_crtc *crtc,
263 struct drm_display_mode *mode,
264 struct drm_display_mode *adjusted_mode,
265 int x, int y,
266 struct drm_framebuffer *old_fb);
76e5a89c
DV
267 void (*crtc_enable)(struct drm_crtc *crtc);
268 void (*crtc_disable)(struct drm_crtc *crtc);
ee7b9f93 269 void (*off)(struct drm_crtc *crtc);
e0dac65e
WF
270 void (*write_eld)(struct drm_connector *connector,
271 struct drm_crtc *crtc);
674cf967 272 void (*fdi_link_train)(struct drm_crtc *crtc);
6067aaea 273 void (*init_clock_gating)(struct drm_device *dev);
8c9f3aaf
JB
274 int (*queue_flip)(struct drm_device *dev, struct drm_crtc *crtc,
275 struct drm_framebuffer *fb,
276 struct drm_i915_gem_object *obj);
17638cd6
JB
277 int (*update_plane)(struct drm_crtc *crtc, struct drm_framebuffer *fb,
278 int x, int y);
e70236a8
JB
279 /* clock updates for mode set */
280 /* cursor updates */
281 /* render clock increase/decrease */
282 /* display clock increase/decrease */
283 /* pll clock increase/decrease */
e70236a8
JB
284};
285
990bbdad
CW
286struct drm_i915_gt_funcs {
287 void (*force_wake_get)(struct drm_i915_private *dev_priv);
288 void (*force_wake_put)(struct drm_i915_private *dev_priv);
289};
290
c96ea64e
DV
291#define DEV_INFO_FLAGS \
292 DEV_INFO_FLAG(is_mobile) DEV_INFO_SEP \
293 DEV_INFO_FLAG(is_i85x) DEV_INFO_SEP \
294 DEV_INFO_FLAG(is_i915g) DEV_INFO_SEP \
295 DEV_INFO_FLAG(is_i945gm) DEV_INFO_SEP \
296 DEV_INFO_FLAG(is_g33) DEV_INFO_SEP \
297 DEV_INFO_FLAG(need_gfx_hws) DEV_INFO_SEP \
298 DEV_INFO_FLAG(is_g4x) DEV_INFO_SEP \
299 DEV_INFO_FLAG(is_pineview) DEV_INFO_SEP \
300 DEV_INFO_FLAG(is_broadwater) DEV_INFO_SEP \
301 DEV_INFO_FLAG(is_crestline) DEV_INFO_SEP \
302 DEV_INFO_FLAG(is_ivybridge) DEV_INFO_SEP \
303 DEV_INFO_FLAG(is_valleyview) DEV_INFO_SEP \
304 DEV_INFO_FLAG(is_haswell) DEV_INFO_SEP \
305 DEV_INFO_FLAG(has_force_wake) DEV_INFO_SEP \
306 DEV_INFO_FLAG(has_fbc) DEV_INFO_SEP \
307 DEV_INFO_FLAG(has_pipe_cxsr) DEV_INFO_SEP \
308 DEV_INFO_FLAG(has_hotplug) DEV_INFO_SEP \
309 DEV_INFO_FLAG(cursor_needs_physical) DEV_INFO_SEP \
310 DEV_INFO_FLAG(has_overlay) DEV_INFO_SEP \
311 DEV_INFO_FLAG(overlay_needs_physical) DEV_INFO_SEP \
312 DEV_INFO_FLAG(supports_tv) DEV_INFO_SEP \
313 DEV_INFO_FLAG(has_bsd_ring) DEV_INFO_SEP \
314 DEV_INFO_FLAG(has_blt_ring) DEV_INFO_SEP \
315 DEV_INFO_FLAG(has_llc)
316
cfdf1fa2 317struct intel_device_info {
c96c3a8c 318 u8 gen;
0206e353
AJ
319 u8 is_mobile:1;
320 u8 is_i85x:1;
321 u8 is_i915g:1;
322 u8 is_i945gm:1;
323 u8 is_g33:1;
324 u8 need_gfx_hws:1;
325 u8 is_g4x:1;
326 u8 is_pineview:1;
327 u8 is_broadwater:1;
328 u8 is_crestline:1;
329 u8 is_ivybridge:1;
70a3eb7a 330 u8 is_valleyview:1;
b7884eb4 331 u8 has_force_wake:1;
4cae9ae0 332 u8 is_haswell:1;
0206e353
AJ
333 u8 has_fbc:1;
334 u8 has_pipe_cxsr:1;
335 u8 has_hotplug:1;
336 u8 cursor_needs_physical:1;
337 u8 has_overlay:1;
338 u8 overlay_needs_physical:1;
339 u8 supports_tv:1;
340 u8 has_bsd_ring:1;
341 u8 has_blt_ring:1;
3d29b842 342 u8 has_llc:1;
cfdf1fa2
KH
343};
344
1d2a314c
DV
345#define I915_PPGTT_PD_ENTRIES 512
346#define I915_PPGTT_PT_ENTRIES 1024
347struct i915_hw_ppgtt {
8f2c59f0 348 struct drm_device *dev;
1d2a314c
DV
349 unsigned num_pd_entries;
350 struct page **pt_pages;
351 uint32_t pd_offset;
352 dma_addr_t *pt_dma_addr;
353 dma_addr_t scratch_page_dma_addr;
354};
355
40521054
BW
356
357/* This must match up with the value previously used for execbuf2.rsvd1. */
358#define DEFAULT_CONTEXT_ID 0
359struct i915_hw_context {
360 int id;
e0556841 361 bool is_initialized;
40521054
BW
362 struct drm_i915_file_private *file_priv;
363 struct intel_ring_buffer *ring;
364 struct drm_i915_gem_object *obj;
365};
366
b5e50c3f 367enum no_fbc_reason {
bed4a673 368 FBC_NO_OUTPUT, /* no outputs enabled to compress */
b5e50c3f
JB
369 FBC_STOLEN_TOO_SMALL, /* not enough space to hold compressed buffers */
370 FBC_UNSUPPORTED_MODE, /* interlace or doublescanned mode */
371 FBC_MODE_TOO_LARGE, /* mode too large for compression */
372 FBC_BAD_PLANE, /* fbc not supported on plane */
373 FBC_NOT_TILED, /* buffer not tiled */
9c928d16 374 FBC_MULTIPLE_PIPES, /* more than one pipe active */
c1a9f047 375 FBC_MODULE_PARAM,
b5e50c3f
JB
376};
377
3bad0781 378enum intel_pch {
f0350830 379 PCH_NONE = 0, /* No PCH present */
3bad0781
ZW
380 PCH_IBX, /* Ibexpeak PCH */
381 PCH_CPT, /* Cougarpoint PCH */
eb877ebf 382 PCH_LPT, /* Lynxpoint PCH */
3bad0781
ZW
383};
384
b690e96c 385#define QUIRK_PIPEA_FORCE (1<<0)
435793df 386#define QUIRK_LVDS_SSC_DISABLE (1<<1)
4dca20ef 387#define QUIRK_INVERT_BRIGHTNESS (1<<2)
b690e96c 388
8be48d92 389struct intel_fbdev;
1630fe75 390struct intel_fbc_work;
38651674 391
c2b9152f
DV
392struct intel_gmbus {
393 struct i2c_adapter adapter;
f2ce9faf 394 u32 force_bit;
c2b9152f 395 u32 reg0;
36c785f0 396 u32 gpio_reg;
c167a6fc 397 struct i2c_algo_bit_data bit_algo;
c2b9152f
DV
398 struct drm_i915_private *dev_priv;
399};
400
f4c956ad 401struct i915_suspend_saved_registers {
ba8bbcf6
JB
402 u8 saveLBB;
403 u32 saveDSPACNTR;
404 u32 saveDSPBCNTR;
e948e994 405 u32 saveDSPARB;
ba8bbcf6
JB
406 u32 savePIPEACONF;
407 u32 savePIPEBCONF;
408 u32 savePIPEASRC;
409 u32 savePIPEBSRC;
410 u32 saveFPA0;
411 u32 saveFPA1;
412 u32 saveDPLL_A;
413 u32 saveDPLL_A_MD;
414 u32 saveHTOTAL_A;
415 u32 saveHBLANK_A;
416 u32 saveHSYNC_A;
417 u32 saveVTOTAL_A;
418 u32 saveVBLANK_A;
419 u32 saveVSYNC_A;
420 u32 saveBCLRPAT_A;
5586c8bc 421 u32 saveTRANSACONF;
42048781
ZW
422 u32 saveTRANS_HTOTAL_A;
423 u32 saveTRANS_HBLANK_A;
424 u32 saveTRANS_HSYNC_A;
425 u32 saveTRANS_VTOTAL_A;
426 u32 saveTRANS_VBLANK_A;
427 u32 saveTRANS_VSYNC_A;
0da3ea12 428 u32 savePIPEASTAT;
ba8bbcf6
JB
429 u32 saveDSPASTRIDE;
430 u32 saveDSPASIZE;
431 u32 saveDSPAPOS;
585fb111 432 u32 saveDSPAADDR;
ba8bbcf6
JB
433 u32 saveDSPASURF;
434 u32 saveDSPATILEOFF;
435 u32 savePFIT_PGM_RATIOS;
0eb96d6e 436 u32 saveBLC_HIST_CTL;
ba8bbcf6
JB
437 u32 saveBLC_PWM_CTL;
438 u32 saveBLC_PWM_CTL2;
42048781
ZW
439 u32 saveBLC_CPU_PWM_CTL;
440 u32 saveBLC_CPU_PWM_CTL2;
ba8bbcf6
JB
441 u32 saveFPB0;
442 u32 saveFPB1;
443 u32 saveDPLL_B;
444 u32 saveDPLL_B_MD;
445 u32 saveHTOTAL_B;
446 u32 saveHBLANK_B;
447 u32 saveHSYNC_B;
448 u32 saveVTOTAL_B;
449 u32 saveVBLANK_B;
450 u32 saveVSYNC_B;
451 u32 saveBCLRPAT_B;
5586c8bc 452 u32 saveTRANSBCONF;
42048781
ZW
453 u32 saveTRANS_HTOTAL_B;
454 u32 saveTRANS_HBLANK_B;
455 u32 saveTRANS_HSYNC_B;
456 u32 saveTRANS_VTOTAL_B;
457 u32 saveTRANS_VBLANK_B;
458 u32 saveTRANS_VSYNC_B;
0da3ea12 459 u32 savePIPEBSTAT;
ba8bbcf6
JB
460 u32 saveDSPBSTRIDE;
461 u32 saveDSPBSIZE;
462 u32 saveDSPBPOS;
585fb111 463 u32 saveDSPBADDR;
ba8bbcf6
JB
464 u32 saveDSPBSURF;
465 u32 saveDSPBTILEOFF;
585fb111
JB
466 u32 saveVGA0;
467 u32 saveVGA1;
468 u32 saveVGA_PD;
ba8bbcf6
JB
469 u32 saveVGACNTRL;
470 u32 saveADPA;
471 u32 saveLVDS;
585fb111
JB
472 u32 savePP_ON_DELAYS;
473 u32 savePP_OFF_DELAYS;
ba8bbcf6
JB
474 u32 saveDVOA;
475 u32 saveDVOB;
476 u32 saveDVOC;
477 u32 savePP_ON;
478 u32 savePP_OFF;
479 u32 savePP_CONTROL;
585fb111 480 u32 savePP_DIVISOR;
ba8bbcf6
JB
481 u32 savePFIT_CONTROL;
482 u32 save_palette_a[256];
483 u32 save_palette_b[256];
06027f91 484 u32 saveDPFC_CB_BASE;
ba8bbcf6
JB
485 u32 saveFBC_CFB_BASE;
486 u32 saveFBC_LL_BASE;
487 u32 saveFBC_CONTROL;
488 u32 saveFBC_CONTROL2;
0da3ea12
JB
489 u32 saveIER;
490 u32 saveIIR;
491 u32 saveIMR;
42048781
ZW
492 u32 saveDEIER;
493 u32 saveDEIMR;
494 u32 saveGTIER;
495 u32 saveGTIMR;
496 u32 saveFDI_RXA_IMR;
497 u32 saveFDI_RXB_IMR;
1f84e550 498 u32 saveCACHE_MODE_0;
1f84e550 499 u32 saveMI_ARB_STATE;
ba8bbcf6
JB
500 u32 saveSWF0[16];
501 u32 saveSWF1[16];
502 u32 saveSWF2[3];
503 u8 saveMSR;
504 u8 saveSR[8];
123f794f 505 u8 saveGR[25];
ba8bbcf6 506 u8 saveAR_INDEX;
a59e122a 507 u8 saveAR[21];
ba8bbcf6 508 u8 saveDACMASK;
a59e122a 509 u8 saveCR[37];
4b9de737 510 uint64_t saveFENCE[I915_MAX_NUM_FENCES];
1fd1c624
EA
511 u32 saveCURACNTR;
512 u32 saveCURAPOS;
513 u32 saveCURABASE;
514 u32 saveCURBCNTR;
515 u32 saveCURBPOS;
516 u32 saveCURBBASE;
517 u32 saveCURSIZE;
a4fc5ed6
KP
518 u32 saveDP_B;
519 u32 saveDP_C;
520 u32 saveDP_D;
521 u32 savePIPEA_GMCH_DATA_M;
522 u32 savePIPEB_GMCH_DATA_M;
523 u32 savePIPEA_GMCH_DATA_N;
524 u32 savePIPEB_GMCH_DATA_N;
525 u32 savePIPEA_DP_LINK_M;
526 u32 savePIPEB_DP_LINK_M;
527 u32 savePIPEA_DP_LINK_N;
528 u32 savePIPEB_DP_LINK_N;
42048781
ZW
529 u32 saveFDI_RXA_CTL;
530 u32 saveFDI_TXA_CTL;
531 u32 saveFDI_RXB_CTL;
532 u32 saveFDI_TXB_CTL;
533 u32 savePFA_CTL_1;
534 u32 savePFB_CTL_1;
535 u32 savePFA_WIN_SZ;
536 u32 savePFB_WIN_SZ;
537 u32 savePFA_WIN_POS;
538 u32 savePFB_WIN_POS;
5586c8bc
ZW
539 u32 savePCH_DREF_CONTROL;
540 u32 saveDISP_ARB_CTL;
541 u32 savePIPEA_DATA_M1;
542 u32 savePIPEA_DATA_N1;
543 u32 savePIPEA_LINK_M1;
544 u32 savePIPEA_LINK_N1;
545 u32 savePIPEB_DATA_M1;
546 u32 savePIPEB_DATA_N1;
547 u32 savePIPEB_LINK_M1;
548 u32 savePIPEB_LINK_N1;
b5b72e89 549 u32 saveMCHBAR_RENDER_STANDBY;
cda2bb78 550 u32 savePCH_PORT_HOTPLUG;
f4c956ad 551};
c85aa885
DV
552
553struct intel_gen6_power_mgmt {
554 struct work_struct work;
555 u32 pm_iir;
556 /* lock - irqsave spinlock that protectects the work_struct and
557 * pm_iir. */
558 spinlock_t lock;
559
560 /* The below variables an all the rps hw state are protected by
561 * dev->struct mutext. */
562 u8 cur_delay;
563 u8 min_delay;
564 u8 max_delay;
1a01ab3b
JB
565
566 struct delayed_work delayed_resume_work;
4fc688ce
JB
567
568 /*
569 * Protects RPS/RC6 register access and PCU communication.
570 * Must be taken after struct_mutex if nested.
571 */
572 struct mutex hw_lock;
c85aa885
DV
573};
574
575struct intel_ilk_power_mgmt {
576 u8 cur_delay;
577 u8 min_delay;
578 u8 max_delay;
579 u8 fmax;
580 u8 fstart;
581
582 u64 last_count1;
583 unsigned long last_time1;
584 unsigned long chipset_power;
585 u64 last_count2;
586 struct timespec last_time2;
587 unsigned long gfx_power;
588 u8 corr;
589
590 int c_m;
591 int r_t;
3e373948
DV
592
593 struct drm_i915_gem_object *pwrctx;
594 struct drm_i915_gem_object *renderctx;
c85aa885
DV
595};
596
231f42a4
DV
597struct i915_dri1_state {
598 unsigned allow_batchbuffer : 1;
599 u32 __iomem *gfx_hws_cpu_addr;
600
601 unsigned int cpp;
602 int back_offset;
603 int front_offset;
604 int current_page;
605 int page_flipping;
606
607 uint32_t counter;
608};
609
a4da4fa4
DV
610struct intel_l3_parity {
611 u32 *remap_info;
612 struct work_struct error_work;
613};
614
f4c956ad
DV
615typedef struct drm_i915_private {
616 struct drm_device *dev;
617
618 const struct intel_device_info *info;
619
620 int relative_constants_mode;
621
622 void __iomem *regs;
623
624 struct drm_i915_gt_funcs gt;
625 /** gt_fifo_count and the subsequent register write are synchronized
626 * with dev->struct_mutex. */
627 unsigned gt_fifo_count;
628 /** forcewake_count is protected by gt_lock */
629 unsigned forcewake_count;
630 /** gt_lock is also taken in irq contexts. */
631 struct spinlock gt_lock;
632
633 struct intel_gmbus gmbus[GMBUS_NUM_PORTS];
634
635 /** gmbus_mutex protects against concurrent usage of the single hw gmbus
636 * controller on different i2c buses. */
637 struct mutex gmbus_mutex;
638
639 /**
640 * Base address of the gmbus and gpio block.
641 */
642 uint32_t gpio_mmio_base;
643
644 struct pci_dev *bridge_dev;
645 struct intel_ring_buffer ring[I915_NUM_RINGS];
646 uint32_t next_seqno;
647
648 drm_dma_handle_t *status_page_dmah;
f4c956ad
DV
649 struct resource mch_res;
650
651 atomic_t irq_received;
652
653 /* protects the irq masks */
654 spinlock_t irq_lock;
655
656 /* DPIO indirect register protection */
657 spinlock_t dpio_lock;
658
659 /** Cached value of IMR to avoid reads in updating the bitfield */
660 u32 pipestat[2];
661 u32 irq_mask;
662 u32 gt_irq_mask;
663 u32 pch_irq_mask;
664
665 u32 hotplug_supported_mask;
666 struct work_struct hotplug_work;
667
668 int num_pipe;
669 int num_pch_pll;
670
671 /* For hangcheck timer */
672#define DRM_I915_HANGCHECK_PERIOD 1500 /* in ms */
673#define DRM_I915_HANGCHECK_JIFFIES msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD)
674 struct timer_list hangcheck_timer;
675 int hangcheck_count;
676 uint32_t last_acthd[I915_NUM_RINGS];
677 uint32_t prev_instdone[I915_NUM_INSTDONE_REG];
678
679 unsigned int stop_rings;
680
681 unsigned long cfb_size;
682 unsigned int cfb_fb;
683 enum plane cfb_plane;
684 int cfb_y;
685 struct intel_fbc_work *fbc_work;
686
687 struct intel_opregion opregion;
688
689 /* overlay */
690 struct intel_overlay *overlay;
691 bool sprite_scaling_enabled;
692
693 /* LVDS info */
694 int backlight_level; /* restore backlight to this value */
695 bool backlight_enabled;
696 struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
697 struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
698
699 /* Feature bits from the VBIOS */
700 unsigned int int_tv_support:1;
701 unsigned int lvds_dither:1;
702 unsigned int lvds_vbt:1;
703 unsigned int int_crt_support:1;
704 unsigned int lvds_use_ssc:1;
705 unsigned int display_clock_mode:1;
706 int lvds_ssc_freq;
707 unsigned int bios_lvds_val; /* initial [PCH_]LVDS reg val in VBIOS */
f4c956ad
DV
708 struct {
709 int rate;
710 int lanes;
711 int preemphasis;
712 int vswing;
713
714 bool initialized;
715 bool support;
716 int bpp;
717 struct edp_power_seq pps;
718 } edp;
719 bool no_aux_handshake;
720
721 int crt_ddc_pin;
722 struct drm_i915_fence_reg fence_regs[I915_MAX_NUM_FENCES]; /* assume 965 */
723 int fence_reg_start; /* 4 if userland hasn't ioctl'd us yet */
724 int num_fence_regs; /* 8 on pre-965, 16 otherwise */
725
726 unsigned int fsb_freq, mem_freq, is_ddr3;
727
728 spinlock_t error_lock;
729 /* Protected by dev->error_lock. */
730 struct drm_i915_error_state *first_error;
731 struct work_struct error_work;
732 struct completion error_completion;
733 struct workqueue_struct *wq;
734
735 /* Display functions */
736 struct drm_i915_display_funcs display;
737
738 /* PCH chipset type */
739 enum intel_pch pch_type;
17a303ec 740 unsigned short pch_id;
f4c956ad
DV
741
742 unsigned long quirks;
743
744 /* Register state */
745 bool modeset_on_lid;
673a394b
EA
746
747 struct {
19966754 748 /** Bridge to intel-gtt-ko */
e76e9aeb 749 struct intel_gtt *gtt;
19966754 750 /** Memory allocator for GTT stolen memory */
fe669bf8 751 struct drm_mm stolen;
19966754 752 /** Memory allocator for GTT */
673a394b 753 struct drm_mm gtt_space;
93a37f20
DV
754 /** List of all objects in gtt_space. Used to restore gtt
755 * mappings on resume */
6c085a72
CW
756 struct list_head bound_list;
757 /**
758 * List of objects which are not bound to the GTT (thus
759 * are idle and not used by the GPU) but still have
760 * (presumably uncached) pages still attached.
761 */
762 struct list_head unbound_list;
bee4a186
CW
763
764 /** Usable portion of the GTT for GEM */
765 unsigned long gtt_start;
a6e0aa42 766 unsigned long gtt_mappable_end;
bee4a186 767 unsigned long gtt_end;
673a394b 768
0839ccb8 769 struct io_mapping *gtt_mapping;
dd2757f8 770 phys_addr_t gtt_base_addr;
ab657db1 771 int gtt_mtrr;
0839ccb8 772
1d2a314c
DV
773 /** PPGTT used for aliasing the PPGTT with the GTT */
774 struct i915_hw_ppgtt *aliasing_ppgtt;
775
17250b71 776 struct shrinker inactive_shrinker;
31169714 777
69dc4987
CW
778 /**
779 * List of objects currently involved in rendering.
780 *
781 * Includes buffers having the contents of their GPU caches
782 * flushed, not necessarily primitives. last_rendering_seqno
783 * represents when the rendering involved will be completed.
784 *
785 * A reference is held on the buffer while on this list.
786 */
787 struct list_head active_list;
788
673a394b
EA
789 /**
790 * LRU list of objects which are not in the ringbuffer and
791 * are ready to unbind, but are still in the GTT.
792 *
ce44b0ea
EA
793 * last_rendering_seqno is 0 while an object is in this list.
794 *
673a394b
EA
795 * A reference is not held on the buffer while on this list,
796 * as merely being GTT-bound shouldn't prevent its being
797 * freed, and we'll pull it off the list in the free path.
798 */
799 struct list_head inactive_list;
800
a09ba7fa
EA
801 /** LRU list of objects with fence regs on them. */
802 struct list_head fence_list;
803
673a394b
EA
804 /**
805 * We leave the user IRQ off as much as possible,
806 * but this means that requests will finish and never
807 * be retired once the system goes idle. Set a timer to
808 * fire periodically while the ring is running. When it
809 * fires, go retire requests.
810 */
811 struct delayed_work retire_work;
812
ce453d81
CW
813 /**
814 * Are we in a non-interruptible section of code like
815 * modesetting?
816 */
817 bool interruptible;
818
673a394b
EA
819 /**
820 * Flag if the X Server, and thus DRM, is not currently in
821 * control of the device.
822 *
823 * This is set between LeaveVT and EnterVT. It needs to be
824 * replaced with a semaphore. It also needs to be
825 * transitioned away from for kernel modesetting.
826 */
827 int suspended;
828
829 /**
830 * Flag if the hardware appears to be wedged.
831 *
832 * This is set when attempts to idle the device timeout.
25985edc 833 * It prevents command submission from occurring and makes
673a394b
EA
834 * every pending request fail
835 */
ba1234d1 836 atomic_t wedged;
673a394b
EA
837
838 /** Bit 6 swizzling required for X tiling */
839 uint32_t bit_6_swizzle_x;
840 /** Bit 6 swizzling required for Y tiling */
841 uint32_t bit_6_swizzle_y;
71acb5eb
DA
842
843 /* storage for physical objects */
844 struct drm_i915_gem_phys_object *phys_objs[I915_MAX_PHYS_OBJECT];
9220434a 845
73aa808f 846 /* accounting, useful for userland debugging */
73aa808f 847 size_t gtt_total;
6299f992
CW
848 size_t mappable_gtt_total;
849 size_t object_memory;
73aa808f 850 u32 object_count;
673a394b 851 } mm;
8781342d 852
8781342d
DV
853 /* Kernel Modesetting */
854
9b9d172d 855 struct sdvo_device_mapping sdvo_mappings[2];
a3e17eb8
ZY
856 /* indicate whether the LVDS_BORDER should be enabled or not */
857 unsigned int lvds_border_bits;
1d8e1c75
CW
858 /* Panel fitter placement and size for Ironlake+ */
859 u32 pch_pf_pos, pch_pf_size;
652c393a 860
27f8227b
JB
861 struct drm_crtc *plane_to_crtc_mapping[3];
862 struct drm_crtc *pipe_to_crtc_mapping[3];
6b95a207
KH
863 wait_queue_head_t pending_flip_queue;
864
ee7b9f93 865 struct intel_pch_pll pch_plls[I915_NUM_PLLS];
6441ab5f 866 struct intel_ddi_plls ddi_plls;
ee7b9f93 867
652c393a
JB
868 /* Reclocking support */
869 bool render_reclock_avail;
870 bool lvds_downclock_avail;
18f9ed12
ZY
871 /* indicates the reduced downclock for LVDS*/
872 int lvds_downclock;
652c393a 873 u16 orig_clock;
6363ee6f
ZY
874 int child_dev_num;
875 struct child_device_config *child_dev;
f97108d1 876
c4804411 877 bool mchbar_need_disable;
f97108d1 878
a4da4fa4
DV
879 struct intel_l3_parity l3_parity;
880
c6a828d3 881 /* gen6+ rps state */
c85aa885 882 struct intel_gen6_power_mgmt rps;
c6a828d3 883
20e4d407
DV
884 /* ilk-only ips/rps state. Everything in here is protected by the global
885 * mchdev_lock in intel_pm.c */
c85aa885 886 struct intel_ilk_power_mgmt ips;
b5e50c3f
JB
887
888 enum no_fbc_reason no_fbc_reason;
38651674 889
20bf377e
JB
890 struct drm_mm_node *compressed_fb;
891 struct drm_mm_node *compressed_llb;
34dc4d44 892
ae681d96
CW
893 unsigned long last_gpu_reset;
894
8be48d92
DA
895 /* list of fbdev register on this device */
896 struct intel_fbdev *fbdev;
e953fd7b 897
073f34d9
JB
898 /*
899 * The console may be contended at resume, but we don't
900 * want it to block on it.
901 */
902 struct work_struct console_resume_work;
903
aaa6fd2a
MG
904 struct backlight_device *backlight;
905
e953fd7b 906 struct drm_property *broadcast_rgb_property;
3f43c48d 907 struct drm_property *force_audio_property;
e3689190 908
254f965c
BW
909 bool hw_contexts_disabled;
910 uint32_t hw_context_size;
f4c956ad
DV
911
912 struct i915_suspend_saved_registers regfile;
231f42a4
DV
913
914 /* Old dri1 support infrastructure, beware the dragons ya fools entering
915 * here! */
916 struct i915_dri1_state dri1;
1da177e4
LT
917} drm_i915_private_t;
918
b4519513
CW
919/* Iterate over initialised rings */
920#define for_each_ring(ring__, dev_priv__, i__) \
921 for ((i__) = 0; (i__) < I915_NUM_RINGS; (i__)++) \
922 if (((ring__) = &(dev_priv__)->ring[(i__)]), intel_ring_initialized((ring__)))
923
b1d7e4b4
WF
924enum hdmi_force_audio {
925 HDMI_AUDIO_OFF_DVI = -2, /* no aux data for HDMI-DVI converter */
926 HDMI_AUDIO_OFF, /* force turn off HDMI audio */
927 HDMI_AUDIO_AUTO, /* trust EDID */
928 HDMI_AUDIO_ON, /* force turn on HDMI audio */
929};
930
93dfb40c 931enum i915_cache_level {
e6994aee 932 I915_CACHE_NONE = 0,
93dfb40c 933 I915_CACHE_LLC,
e6994aee 934 I915_CACHE_LLC_MLC, /* gen6+, in docs at least! */
93dfb40c
CW
935};
936
37e680a1
CW
937struct drm_i915_gem_object_ops {
938 /* Interface between the GEM object and its backing storage.
939 * get_pages() is called once prior to the use of the associated set
940 * of pages before to binding them into the GTT, and put_pages() is
941 * called after we no longer need them. As we expect there to be
942 * associated cost with migrating pages between the backing storage
943 * and making them available for the GPU (e.g. clflush), we may hold
944 * onto the pages after they are no longer referenced by the GPU
945 * in case they may be used again shortly (for example migrating the
946 * pages to a different memory domain within the GTT). put_pages()
947 * will therefore most likely be called when the object itself is
948 * being released or under memory pressure (where we attempt to
949 * reap pages for the shrinker).
950 */
951 int (*get_pages)(struct drm_i915_gem_object *);
952 void (*put_pages)(struct drm_i915_gem_object *);
953};
954
673a394b 955struct drm_i915_gem_object {
c397b908 956 struct drm_gem_object base;
673a394b 957
37e680a1
CW
958 const struct drm_i915_gem_object_ops *ops;
959
673a394b
EA
960 /** Current space allocated to this object in the GTT, if any. */
961 struct drm_mm_node *gtt_space;
93a37f20 962 struct list_head gtt_list;
673a394b 963
65ce3027 964 /** This object's place on the active/inactive lists */
69dc4987
CW
965 struct list_head ring_list;
966 struct list_head mm_list;
432e58ed
CW
967 /** This object's place in the batchbuffer or on the eviction list */
968 struct list_head exec_list;
673a394b
EA
969
970 /**
65ce3027
CW
971 * This is set if the object is on the active lists (has pending
972 * rendering and so a non-zero seqno), and is not set if it i s on
973 * inactive (ready to be unbound) list.
673a394b 974 */
0206e353 975 unsigned int active:1;
673a394b
EA
976
977 /**
978 * This is set if the object has been written to since last bound
979 * to the GTT
980 */
0206e353 981 unsigned int dirty:1;
778c3544
DV
982
983 /**
984 * Fence register bits (if any) for this object. Will be set
985 * as needed when mapped into the GTT.
986 * Protected by dev->struct_mutex.
778c3544 987 */
4b9de737 988 signed int fence_reg:I915_MAX_NUM_FENCE_BITS;
778c3544 989
778c3544
DV
990 /**
991 * Advice: are the backing pages purgeable?
992 */
0206e353 993 unsigned int madv:2;
778c3544 994
778c3544
DV
995 /**
996 * Current tiling mode for the object.
997 */
0206e353 998 unsigned int tiling_mode:2;
5d82e3e6
CW
999 /**
1000 * Whether the tiling parameters for the currently associated fence
1001 * register have changed. Note that for the purposes of tracking
1002 * tiling changes we also treat the unfenced register, the register
1003 * slot that the object occupies whilst it executes a fenced
1004 * command (such as BLT on gen2/3), as a "fence".
1005 */
1006 unsigned int fence_dirty:1;
778c3544
DV
1007
1008 /** How many users have pinned this object in GTT space. The following
1009 * users can each hold at most one reference: pwrite/pread, pin_ioctl
1010 * (via user_pin_count), execbuffer (objects are not allowed multiple
1011 * times for the same batchbuffer), and the framebuffer code. When
1012 * switching/pageflipping, the framebuffer code has at most two buffers
1013 * pinned per crtc.
1014 *
1015 * In the worst case this is 1 + 1 + 1 + 2*2 = 7. That would fit into 3
1016 * bits with absolutely no headroom. So use 4 bits. */
0206e353 1017 unsigned int pin_count:4;
778c3544 1018#define DRM_I915_GEM_OBJECT_MAX_PIN_COUNT 0xf
673a394b 1019
75e9e915
DV
1020 /**
1021 * Is the object at the current location in the gtt mappable and
1022 * fenceable? Used to avoid costly recalculations.
1023 */
0206e353 1024 unsigned int map_and_fenceable:1;
75e9e915 1025
fb7d516a
DV
1026 /**
1027 * Whether the current gtt mapping needs to be mappable (and isn't just
1028 * mappable by accident). Track pin and fault separate for a more
1029 * accurate mappable working set.
1030 */
0206e353
AJ
1031 unsigned int fault_mappable:1;
1032 unsigned int pin_mappable:1;
fb7d516a 1033
caea7476
CW
1034 /*
1035 * Is the GPU currently using a fence to access this buffer,
1036 */
1037 unsigned int pending_fenced_gpu_access:1;
1038 unsigned int fenced_gpu_access:1;
1039
93dfb40c
CW
1040 unsigned int cache_level:2;
1041
7bddb01f 1042 unsigned int has_aliasing_ppgtt_mapping:1;
74898d7e 1043 unsigned int has_global_gtt_mapping:1;
9da3da66 1044 unsigned int has_dma_mapping:1;
7bddb01f 1045
9da3da66 1046 struct sg_table *pages;
a5570178 1047 int pages_pin_count;
673a394b 1048
1286ff73 1049 /* prime dma-buf support */
9a70cc2a
DA
1050 void *dma_buf_vmapping;
1051 int vmapping_count;
1052
67731b87
CW
1053 /**
1054 * Used for performing relocations during execbuffer insertion.
1055 */
1056 struct hlist_node exec_node;
1057 unsigned long exec_handle;
6fe4f140 1058 struct drm_i915_gem_exec_object2 *exec_entry;
67731b87 1059
673a394b
EA
1060 /**
1061 * Current offset of the object in GTT space.
1062 *
1063 * This is the same as gtt_space->start
1064 */
1065 uint32_t gtt_offset;
e67b8ce1 1066
caea7476
CW
1067 struct intel_ring_buffer *ring;
1068
1c293ea3 1069 /** Breadcrumb of last rendering to the buffer. */
0201f1ec
CW
1070 uint32_t last_read_seqno;
1071 uint32_t last_write_seqno;
caea7476
CW
1072 /** Breadcrumb of last fenced GPU access to the buffer. */
1073 uint32_t last_fenced_seqno;
673a394b 1074
778c3544 1075 /** Current tiling stride for the object, if it's tiled. */
de151cf6 1076 uint32_t stride;
673a394b 1077
280b713b 1078 /** Record of address bit 17 of each page at last unbind. */
d312ec25 1079 unsigned long *bit_17;
280b713b 1080
79e53945
JB
1081 /** User space pin count and filp owning the pin */
1082 uint32_t user_pin_count;
1083 struct drm_file *pin_filp;
71acb5eb
DA
1084
1085 /** for phy allocated objects */
1086 struct drm_i915_gem_phys_object *phys_obj;
b70d11da 1087
6b95a207
KH
1088 /**
1089 * Number of crtcs where this object is currently the fb, but
1090 * will be page flipped away on the next vblank. When it
1091 * reaches 0, dev_priv->pending_flip_queue will be woken up.
1092 */
1093 atomic_t pending_flip;
673a394b
EA
1094};
1095
62b8b215 1096#define to_intel_bo(x) container_of(x, struct drm_i915_gem_object, base)
23010e43 1097
673a394b
EA
1098/**
1099 * Request queue structure.
1100 *
1101 * The request queue allows us to note sequence numbers that have been emitted
1102 * and may be associated with active buffers to be retired.
1103 *
1104 * By keeping this list, we can avoid having to do questionable
1105 * sequence-number comparisons on buffer last_rendering_seqnos, and associate
1106 * an emission time with seqnos for tracking how far ahead of the GPU we are.
1107 */
1108struct drm_i915_gem_request {
852835f3
ZN
1109 /** On Which ring this request was generated */
1110 struct intel_ring_buffer *ring;
1111
673a394b
EA
1112 /** GEM sequence number associated with this request. */
1113 uint32_t seqno;
1114
a71d8d94
CW
1115 /** Postion in the ringbuffer of the end of the request */
1116 u32 tail;
1117
673a394b
EA
1118 /** Time at which this request was emitted, in jiffies. */
1119 unsigned long emitted_jiffies;
1120
b962442e 1121 /** global list entry for this request */
673a394b 1122 struct list_head list;
b962442e 1123
f787a5f5 1124 struct drm_i915_file_private *file_priv;
b962442e
EA
1125 /** file_priv list entry for this request */
1126 struct list_head client_list;
673a394b
EA
1127};
1128
1129struct drm_i915_file_private {
1130 struct {
1c25595f 1131 struct spinlock lock;
b962442e 1132 struct list_head request_list;
673a394b 1133 } mm;
40521054 1134 struct idr context_idr;
673a394b
EA
1135};
1136
cae5852d
ZN
1137#define INTEL_INFO(dev) (((struct drm_i915_private *) (dev)->dev_private)->info)
1138
1139#define IS_I830(dev) ((dev)->pci_device == 0x3577)
1140#define IS_845G(dev) ((dev)->pci_device == 0x2562)
1141#define IS_I85X(dev) (INTEL_INFO(dev)->is_i85x)
1142#define IS_I865G(dev) ((dev)->pci_device == 0x2572)
1143#define IS_I915G(dev) (INTEL_INFO(dev)->is_i915g)
1144#define IS_I915GM(dev) ((dev)->pci_device == 0x2592)
1145#define IS_I945G(dev) ((dev)->pci_device == 0x2772)
1146#define IS_I945GM(dev) (INTEL_INFO(dev)->is_i945gm)
1147#define IS_BROADWATER(dev) (INTEL_INFO(dev)->is_broadwater)
1148#define IS_CRESTLINE(dev) (INTEL_INFO(dev)->is_crestline)
1149#define IS_GM45(dev) ((dev)->pci_device == 0x2A42)
1150#define IS_G4X(dev) (INTEL_INFO(dev)->is_g4x)
1151#define IS_PINEVIEW_G(dev) ((dev)->pci_device == 0xa001)
1152#define IS_PINEVIEW_M(dev) ((dev)->pci_device == 0xa011)
1153#define IS_PINEVIEW(dev) (INTEL_INFO(dev)->is_pineview)
1154#define IS_G33(dev) (INTEL_INFO(dev)->is_g33)
1155#define IS_IRONLAKE_D(dev) ((dev)->pci_device == 0x0042)
1156#define IS_IRONLAKE_M(dev) ((dev)->pci_device == 0x0046)
4b65177b 1157#define IS_IVYBRIDGE(dev) (INTEL_INFO(dev)->is_ivybridge)
8ab43976
JB
1158#define IS_IVB_GT1(dev) ((dev)->pci_device == 0x0156 || \
1159 (dev)->pci_device == 0x0152 || \
1160 (dev)->pci_device == 0x015a)
70a3eb7a 1161#define IS_VALLEYVIEW(dev) (INTEL_INFO(dev)->is_valleyview)
4cae9ae0 1162#define IS_HASWELL(dev) (INTEL_INFO(dev)->is_haswell)
cae5852d 1163#define IS_MOBILE(dev) (INTEL_INFO(dev)->is_mobile)
d567b07f
PZ
1164#define IS_ULT(dev) (IS_HASWELL(dev) && \
1165 ((dev)->pci_device & 0xFF00) == 0x0A00)
cae5852d 1166
85436696
JB
1167/*
1168 * The genX designation typically refers to the render engine, so render
1169 * capability related checks should use IS_GEN, while display and other checks
1170 * have their own (e.g. HAS_PCH_SPLIT for ILK+ display, IS_foo for particular
1171 * chips, etc.).
1172 */
cae5852d
ZN
1173#define IS_GEN2(dev) (INTEL_INFO(dev)->gen == 2)
1174#define IS_GEN3(dev) (INTEL_INFO(dev)->gen == 3)
1175#define IS_GEN4(dev) (INTEL_INFO(dev)->gen == 4)
1176#define IS_GEN5(dev) (INTEL_INFO(dev)->gen == 5)
1177#define IS_GEN6(dev) (INTEL_INFO(dev)->gen == 6)
85436696 1178#define IS_GEN7(dev) (INTEL_INFO(dev)->gen == 7)
cae5852d
ZN
1179
1180#define HAS_BSD(dev) (INTEL_INFO(dev)->has_bsd_ring)
1181#define HAS_BLT(dev) (INTEL_INFO(dev)->has_blt_ring)
3d29b842 1182#define HAS_LLC(dev) (INTEL_INFO(dev)->has_llc)
cae5852d
ZN
1183#define I915_NEED_GFX_HWS(dev) (INTEL_INFO(dev)->need_gfx_hws)
1184
254f965c 1185#define HAS_HW_CONTEXTS(dev) (INTEL_INFO(dev)->gen >= 6)
93553609 1186#define HAS_ALIASING_PPGTT(dev) (INTEL_INFO(dev)->gen >=6 && !IS_VALLEYVIEW(dev))
1d2a314c 1187
05394f39 1188#define HAS_OVERLAY(dev) (INTEL_INFO(dev)->has_overlay)
cae5852d
ZN
1189#define OVERLAY_NEEDS_PHYSICAL(dev) (INTEL_INFO(dev)->overlay_needs_physical)
1190
1191/* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
1192 * rows, which changed the alignment requirements and fence programming.
1193 */
1194#define HAS_128_BYTE_Y_TILING(dev) (!IS_GEN2(dev) && !(IS_I915G(dev) || \
1195 IS_I915GM(dev)))
1196#define SUPPORTS_DIGITAL_OUTPUTS(dev) (!IS_GEN2(dev) && !IS_PINEVIEW(dev))
1197#define SUPPORTS_INTEGRATED_HDMI(dev) (IS_G4X(dev) || IS_GEN5(dev))
1198#define SUPPORTS_INTEGRATED_DP(dev) (IS_G4X(dev) || IS_GEN5(dev))
1199#define SUPPORTS_EDP(dev) (IS_IRONLAKE_M(dev))
1200#define SUPPORTS_TV(dev) (INTEL_INFO(dev)->supports_tv)
1201#define I915_HAS_HOTPLUG(dev) (INTEL_INFO(dev)->has_hotplug)
1202/* dsparb controlled by hw only */
1203#define DSPARB_HWCONTROL(dev) (IS_G4X(dev) || IS_IRONLAKE(dev))
1204
1205#define HAS_FW_BLC(dev) (INTEL_INFO(dev)->gen > 2)
1206#define HAS_PIPE_CXSR(dev) (INTEL_INFO(dev)->has_pipe_cxsr)
1207#define I915_HAS_FBC(dev) (INTEL_INFO(dev)->has_fbc)
cae5852d 1208
eceae481 1209#define HAS_PIPE_CONTROL(dev) (INTEL_INFO(dev)->gen >= 5)
cae5852d 1210
17a303ec
PZ
1211#define INTEL_PCH_DEVICE_ID_MASK 0xff00
1212#define INTEL_PCH_IBX_DEVICE_ID_TYPE 0x3b00
1213#define INTEL_PCH_CPT_DEVICE_ID_TYPE 0x1c00
1214#define INTEL_PCH_PPT_DEVICE_ID_TYPE 0x1e00
1215#define INTEL_PCH_LPT_DEVICE_ID_TYPE 0x8c00
1216#define INTEL_PCH_LPT_LP_DEVICE_ID_TYPE 0x9c00
1217
cae5852d 1218#define INTEL_PCH_TYPE(dev) (((struct drm_i915_private *)(dev)->dev_private)->pch_type)
eb877ebf 1219#define HAS_PCH_LPT(dev) (INTEL_PCH_TYPE(dev) == PCH_LPT)
cae5852d
ZN
1220#define HAS_PCH_CPT(dev) (INTEL_PCH_TYPE(dev) == PCH_CPT)
1221#define HAS_PCH_IBX(dev) (INTEL_PCH_TYPE(dev) == PCH_IBX)
45e6e3a1 1222#define HAS_PCH_SPLIT(dev) (INTEL_PCH_TYPE(dev) != PCH_NONE)
cae5852d 1223
b7884eb4
DV
1224#define HAS_FORCE_WAKE(dev) (INTEL_INFO(dev)->has_force_wake)
1225
f27b9265 1226#define HAS_L3_GPU_CACHE(dev) (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
e1ef7cc2 1227
c8735b0c
BW
1228#define GT_FREQUENCY_MULTIPLIER 50
1229
05394f39
CW
1230#include "i915_trace.h"
1231
83b7f9ac
ED
1232/**
1233 * RC6 is a special power stage which allows the GPU to enter an very
1234 * low-voltage mode when idle, using down to 0V while at this stage. This
1235 * stage is entered automatically when the GPU is idle when RC6 support is
1236 * enabled, and as soon as new workload arises GPU wakes up automatically as well.
1237 *
1238 * There are different RC6 modes available in Intel GPU, which differentiate
1239 * among each other with the latency required to enter and leave RC6 and
1240 * voltage consumed by the GPU in different states.
1241 *
1242 * The combination of the following flags define which states GPU is allowed
1243 * to enter, while RC6 is the normal RC6 state, RC6p is the deep RC6, and
1244 * RC6pp is deepest RC6. Their support by hardware varies according to the
1245 * GPU, BIOS, chipset and platform. RC6 is usually the safest one and the one
1246 * which brings the most power savings; deeper states save more power, but
1247 * require higher latency to switch to and wake up.
1248 */
1249#define INTEL_RC6_ENABLE (1<<0)
1250#define INTEL_RC6p_ENABLE (1<<1)
1251#define INTEL_RC6pp_ENABLE (1<<2)
1252
c153f45f 1253extern struct drm_ioctl_desc i915_ioctls[];
b3a83639 1254extern int i915_max_ioctl;
a35d9d3c
BW
1255extern unsigned int i915_fbpercrtc __always_unused;
1256extern int i915_panel_ignore_lid __read_mostly;
1257extern unsigned int i915_powersave __read_mostly;
f45b5557 1258extern int i915_semaphores __read_mostly;
a35d9d3c 1259extern unsigned int i915_lvds_downclock __read_mostly;
121d527a 1260extern int i915_lvds_channel_mode __read_mostly;
4415e63b 1261extern int i915_panel_use_ssc __read_mostly;
a35d9d3c 1262extern int i915_vbt_sdvo_panel_type __read_mostly;
c0f372b3 1263extern int i915_enable_rc6 __read_mostly;
4415e63b 1264extern int i915_enable_fbc __read_mostly;
a35d9d3c 1265extern bool i915_enable_hangcheck __read_mostly;
650dc07e 1266extern int i915_enable_ppgtt __read_mostly;
0a3af268 1267extern unsigned int i915_preliminary_hw_support __read_mostly;
b3a83639 1268
6a9ee8af
DA
1269extern int i915_suspend(struct drm_device *dev, pm_message_t state);
1270extern int i915_resume(struct drm_device *dev);
7c1c2871
DA
1271extern int i915_master_create(struct drm_device *dev, struct drm_master *master);
1272extern void i915_master_destroy(struct drm_device *dev, struct drm_master *master);
1273
1da177e4 1274 /* i915_dma.c */
d05c617e 1275void i915_update_dri1_breadcrumb(struct drm_device *dev);
84b1fd10 1276extern void i915_kernel_lost_context(struct drm_device * dev);
22eae947 1277extern int i915_driver_load(struct drm_device *, unsigned long flags);
ba8bbcf6 1278extern int i915_driver_unload(struct drm_device *);
673a394b 1279extern int i915_driver_open(struct drm_device *dev, struct drm_file *file_priv);
84b1fd10 1280extern void i915_driver_lastclose(struct drm_device * dev);
6c340eac
EA
1281extern void i915_driver_preclose(struct drm_device *dev,
1282 struct drm_file *file_priv);
673a394b
EA
1283extern void i915_driver_postclose(struct drm_device *dev,
1284 struct drm_file *file_priv);
84b1fd10 1285extern int i915_driver_device_is_agp(struct drm_device * dev);
c43b5634 1286#ifdef CONFIG_COMPAT
0d6aa60b
DA
1287extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
1288 unsigned long arg);
c43b5634 1289#endif
673a394b 1290extern int i915_emit_box(struct drm_device *dev,
c4e7a414
CW
1291 struct drm_clip_rect *box,
1292 int DR1, int DR4);
8e96d9c4 1293extern int intel_gpu_reset(struct drm_device *dev);
d4b8bb2a 1294extern int i915_reset(struct drm_device *dev);
7648fa99
JB
1295extern unsigned long i915_chipset_val(struct drm_i915_private *dev_priv);
1296extern unsigned long i915_mch_val(struct drm_i915_private *dev_priv);
1297extern unsigned long i915_gfx_val(struct drm_i915_private *dev_priv);
1298extern void i915_update_gfx_val(struct drm_i915_private *dev_priv);
1299
073f34d9 1300extern void intel_console_resume(struct work_struct *work);
af6061af 1301
1da177e4 1302/* i915_irq.c */
f65d9421 1303void i915_hangcheck_elapsed(unsigned long data);
527f9e90 1304void i915_handle_error(struct drm_device *dev, bool wedged);
1da177e4 1305
f71d4af4 1306extern void intel_irq_init(struct drm_device *dev);
990bbdad 1307extern void intel_gt_init(struct drm_device *dev);
16995a9f 1308extern void intel_gt_reset(struct drm_device *dev);
b1f14ad0 1309
742cbee8
DV
1310void i915_error_state_free(struct kref *error_ref);
1311
7c463586
KP
1312void
1313i915_enable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask);
1314
1315void
1316i915_disable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask);
1317
0206e353 1318void intel_enable_asle(struct drm_device *dev);
01c66889 1319
3bd3c932
CW
1320#ifdef CONFIG_DEBUG_FS
1321extern void i915_destroy_error_state(struct drm_device *dev);
1322#else
1323#define i915_destroy_error_state(x)
1324#endif
1325
7c463586 1326
673a394b
EA
1327/* i915_gem.c */
1328int i915_gem_init_ioctl(struct drm_device *dev, void *data,
1329 struct drm_file *file_priv);
1330int i915_gem_create_ioctl(struct drm_device *dev, void *data,
1331 struct drm_file *file_priv);
1332int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
1333 struct drm_file *file_priv);
1334int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
1335 struct drm_file *file_priv);
1336int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
1337 struct drm_file *file_priv);
de151cf6
JB
1338int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
1339 struct drm_file *file_priv);
673a394b
EA
1340int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
1341 struct drm_file *file_priv);
1342int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
1343 struct drm_file *file_priv);
1344int i915_gem_execbuffer(struct drm_device *dev, void *data,
1345 struct drm_file *file_priv);
76446cac
JB
1346int i915_gem_execbuffer2(struct drm_device *dev, void *data,
1347 struct drm_file *file_priv);
673a394b
EA
1348int i915_gem_pin_ioctl(struct drm_device *dev, void *data,
1349 struct drm_file *file_priv);
1350int i915_gem_unpin_ioctl(struct drm_device *dev, void *data,
1351 struct drm_file *file_priv);
1352int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
1353 struct drm_file *file_priv);
199adf40
BW
1354int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
1355 struct drm_file *file);
1356int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
1357 struct drm_file *file);
673a394b
EA
1358int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
1359 struct drm_file *file_priv);
3ef94daa
CW
1360int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
1361 struct drm_file *file_priv);
673a394b
EA
1362int i915_gem_entervt_ioctl(struct drm_device *dev, void *data,
1363 struct drm_file *file_priv);
1364int i915_gem_leavevt_ioctl(struct drm_device *dev, void *data,
1365 struct drm_file *file_priv);
1366int i915_gem_set_tiling(struct drm_device *dev, void *data,
1367 struct drm_file *file_priv);
1368int i915_gem_get_tiling(struct drm_device *dev, void *data,
1369 struct drm_file *file_priv);
5a125c3c
EA
1370int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
1371 struct drm_file *file_priv);
23ba4fd0
BW
1372int i915_gem_wait_ioctl(struct drm_device *dev, void *data,
1373 struct drm_file *file_priv);
673a394b 1374void i915_gem_load(struct drm_device *dev);
673a394b 1375int i915_gem_init_object(struct drm_gem_object *obj);
37e680a1
CW
1376void i915_gem_object_init(struct drm_i915_gem_object *obj,
1377 const struct drm_i915_gem_object_ops *ops);
05394f39
CW
1378struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
1379 size_t size);
673a394b 1380void i915_gem_free_object(struct drm_gem_object *obj);
2021746e
CW
1381int __must_check i915_gem_object_pin(struct drm_i915_gem_object *obj,
1382 uint32_t alignment,
86a1ee26
CW
1383 bool map_and_fenceable,
1384 bool nonblocking);
05394f39 1385void i915_gem_object_unpin(struct drm_i915_gem_object *obj);
2021746e 1386int __must_check i915_gem_object_unbind(struct drm_i915_gem_object *obj);
05394f39 1387void i915_gem_release_mmap(struct drm_i915_gem_object *obj);
673a394b 1388void i915_gem_lastclose(struct drm_device *dev);
f787a5f5 1389
37e680a1 1390int __must_check i915_gem_object_get_pages(struct drm_i915_gem_object *obj);
9da3da66
CW
1391static inline struct page *i915_gem_object_get_page(struct drm_i915_gem_object *obj, int n)
1392{
1393 struct scatterlist *sg = obj->pages->sgl;
1cf83789
CW
1394 int nents = obj->pages->nents;
1395 while (nents > SG_MAX_SINGLE_ALLOC) {
1396 if (n < SG_MAX_SINGLE_ALLOC - 1)
1397 break;
1398
9da3da66
CW
1399 sg = sg_chain_ptr(sg + SG_MAX_SINGLE_ALLOC - 1);
1400 n -= SG_MAX_SINGLE_ALLOC - 1;
1cf83789 1401 nents -= SG_MAX_SINGLE_ALLOC - 1;
9da3da66
CW
1402 }
1403 return sg_page(sg+n);
1404}
a5570178
CW
1405static inline void i915_gem_object_pin_pages(struct drm_i915_gem_object *obj)
1406{
1407 BUG_ON(obj->pages == NULL);
1408 obj->pages_pin_count++;
1409}
1410static inline void i915_gem_object_unpin_pages(struct drm_i915_gem_object *obj)
1411{
1412 BUG_ON(obj->pages_pin_count == 0);
1413 obj->pages_pin_count--;
1414}
1415
54cf91dc 1416int __must_check i915_mutex_lock_interruptible(struct drm_device *dev);
2911a35b
BW
1417int i915_gem_object_sync(struct drm_i915_gem_object *obj,
1418 struct intel_ring_buffer *to);
54cf91dc 1419void i915_gem_object_move_to_active(struct drm_i915_gem_object *obj,
9d773091 1420 struct intel_ring_buffer *ring);
54cf91dc 1421
ff72145b
DA
1422int i915_gem_dumb_create(struct drm_file *file_priv,
1423 struct drm_device *dev,
1424 struct drm_mode_create_dumb *args);
1425int i915_gem_mmap_gtt(struct drm_file *file_priv, struct drm_device *dev,
1426 uint32_t handle, uint64_t *offset);
1427int i915_gem_dumb_destroy(struct drm_file *file_priv, struct drm_device *dev,
0206e353 1428 uint32_t handle);
f787a5f5
CW
1429/**
1430 * Returns true if seq1 is later than seq2.
1431 */
1432static inline bool
1433i915_seqno_passed(uint32_t seq1, uint32_t seq2)
1434{
1435 return (int32_t)(seq1 - seq2) >= 0;
1436}
1437
9d773091 1438extern int i915_gem_get_seqno(struct drm_device *dev, u32 *seqno);
54cf91dc 1439
06d98131 1440int __must_check i915_gem_object_get_fence(struct drm_i915_gem_object *obj);
d9e86c0e 1441int __must_check i915_gem_object_put_fence(struct drm_i915_gem_object *obj);
2021746e 1442
9a5a53b3 1443static inline bool
1690e1eb
CW
1444i915_gem_object_pin_fence(struct drm_i915_gem_object *obj)
1445{
1446 if (obj->fence_reg != I915_FENCE_REG_NONE) {
1447 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
1448 dev_priv->fence_regs[obj->fence_reg].pin_count++;
9a5a53b3
CW
1449 return true;
1450 } else
1451 return false;
1690e1eb
CW
1452}
1453
1454static inline void
1455i915_gem_object_unpin_fence(struct drm_i915_gem_object *obj)
1456{
1457 if (obj->fence_reg != I915_FENCE_REG_NONE) {
1458 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
1459 dev_priv->fence_regs[obj->fence_reg].pin_count--;
1460 }
1461}
1462
b09a1fec 1463void i915_gem_retire_requests(struct drm_device *dev);
a71d8d94 1464void i915_gem_retire_requests_ring(struct intel_ring_buffer *ring);
d6b2c790
DV
1465int __must_check i915_gem_check_wedge(struct drm_i915_private *dev_priv,
1466 bool interruptible);
a71d8d94 1467
069efc1d 1468void i915_gem_reset(struct drm_device *dev);
05394f39 1469void i915_gem_clflush_object(struct drm_i915_gem_object *obj);
2021746e
CW
1470int __must_check i915_gem_object_set_domain(struct drm_i915_gem_object *obj,
1471 uint32_t read_domains,
1472 uint32_t write_domain);
a8198eea 1473int __must_check i915_gem_object_finish_gpu(struct drm_i915_gem_object *obj);
1070a42b 1474int __must_check i915_gem_init(struct drm_device *dev);
f691e2f4 1475int __must_check i915_gem_init_hw(struct drm_device *dev);
b9524a1e 1476void i915_gem_l3_remap(struct drm_device *dev);
f691e2f4 1477void i915_gem_init_swizzling(struct drm_device *dev);
e21af88d 1478void i915_gem_init_ppgtt(struct drm_device *dev);
79e53945 1479void i915_gem_cleanup_ringbuffer(struct drm_device *dev);
b2da9fe5 1480int __must_check i915_gpu_idle(struct drm_device *dev);
2021746e 1481int __must_check i915_gem_idle(struct drm_device *dev);
3bb73aba
CW
1482int i915_add_request(struct intel_ring_buffer *ring,
1483 struct drm_file *file,
acb868d3 1484 u32 *seqno);
199b2bc2
BW
1485int __must_check i915_wait_seqno(struct intel_ring_buffer *ring,
1486 uint32_t seqno);
de151cf6 1487int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
2021746e
CW
1488int __must_check
1489i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj,
1490 bool write);
1491int __must_check
dabdfe02
CW
1492i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write);
1493int __must_check
2da3b9b9
CW
1494i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
1495 u32 alignment,
2021746e 1496 struct intel_ring_buffer *pipelined);
71acb5eb 1497int i915_gem_attach_phys_object(struct drm_device *dev,
05394f39 1498 struct drm_i915_gem_object *obj,
6eeefaf3
CW
1499 int id,
1500 int align);
71acb5eb 1501void i915_gem_detach_phys_object(struct drm_device *dev,
05394f39 1502 struct drm_i915_gem_object *obj);
71acb5eb 1503void i915_gem_free_all_phys_object(struct drm_device *dev);
05394f39 1504void i915_gem_release(struct drm_device *dev, struct drm_file *file);
673a394b 1505
467cffba 1506uint32_t
e28f8711
CW
1507i915_gem_get_unfenced_gtt_alignment(struct drm_device *dev,
1508 uint32_t size,
1509 int tiling_mode);
467cffba 1510
e4ffd173
CW
1511int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
1512 enum i915_cache_level cache_level);
1513
1286ff73
DV
1514struct drm_gem_object *i915_gem_prime_import(struct drm_device *dev,
1515 struct dma_buf *dma_buf);
1516
1517struct dma_buf *i915_gem_prime_export(struct drm_device *dev,
1518 struct drm_gem_object *gem_obj, int flags);
1519
254f965c
BW
1520/* i915_gem_context.c */
1521void i915_gem_context_init(struct drm_device *dev);
1522void i915_gem_context_fini(struct drm_device *dev);
254f965c 1523void i915_gem_context_close(struct drm_device *dev, struct drm_file *file);
e0556841
BW
1524int i915_switch_context(struct intel_ring_buffer *ring,
1525 struct drm_file *file, int to_id);
84624813
BW
1526int i915_gem_context_create_ioctl(struct drm_device *dev, void *data,
1527 struct drm_file *file);
1528int i915_gem_context_destroy_ioctl(struct drm_device *dev, void *data,
1529 struct drm_file *file);
1286ff73 1530
76aaf220 1531/* i915_gem_gtt.c */
1d2a314c
DV
1532int __must_check i915_gem_init_aliasing_ppgtt(struct drm_device *dev);
1533void i915_gem_cleanup_aliasing_ppgtt(struct drm_device *dev);
7bddb01f
DV
1534void i915_ppgtt_bind_object(struct i915_hw_ppgtt *ppgtt,
1535 struct drm_i915_gem_object *obj,
1536 enum i915_cache_level cache_level);
1537void i915_ppgtt_unbind_object(struct i915_hw_ppgtt *ppgtt,
1538 struct drm_i915_gem_object *obj);
1d2a314c 1539
76aaf220 1540void i915_gem_restore_gtt_mappings(struct drm_device *dev);
74163907
DV
1541int __must_check i915_gem_gtt_prepare_object(struct drm_i915_gem_object *obj);
1542void i915_gem_gtt_bind_object(struct drm_i915_gem_object *obj,
e4ffd173 1543 enum i915_cache_level cache_level);
05394f39 1544void i915_gem_gtt_unbind_object(struct drm_i915_gem_object *obj);
74163907 1545void i915_gem_gtt_finish_object(struct drm_i915_gem_object *obj);
644ec02b
DV
1546void i915_gem_init_global_gtt(struct drm_device *dev,
1547 unsigned long start,
1548 unsigned long mappable_end,
1549 unsigned long end);
e76e9aeb
BW
1550int i915_gem_gtt_init(struct drm_device *dev);
1551void i915_gem_gtt_fini(struct drm_device *dev);
d09105c6 1552static inline void i915_gem_chipset_flush(struct drm_device *dev)
e76e9aeb
BW
1553{
1554 if (INTEL_INFO(dev)->gen < 6)
1555 intel_gtt_chipset_flush();
1556}
1557
76aaf220 1558
b47eb4a2 1559/* i915_gem_evict.c */
2021746e 1560int __must_check i915_gem_evict_something(struct drm_device *dev, int min_size,
42d6ab48
CW
1561 unsigned alignment,
1562 unsigned cache_level,
86a1ee26
CW
1563 bool mappable,
1564 bool nonblock);
6c085a72 1565int i915_gem_evict_everything(struct drm_device *dev);
b47eb4a2 1566
9797fbfb
CW
1567/* i915_gem_stolen.c */
1568int i915_gem_init_stolen(struct drm_device *dev);
1569void i915_gem_cleanup_stolen(struct drm_device *dev);
1570
673a394b
EA
1571/* i915_gem_tiling.c */
1572void i915_gem_detect_bit_6_swizzle(struct drm_device *dev);
05394f39
CW
1573void i915_gem_object_do_bit_17_swizzle(struct drm_i915_gem_object *obj);
1574void i915_gem_object_save_bit_17_swizzle(struct drm_i915_gem_object *obj);
673a394b
EA
1575
1576/* i915_gem_debug.c */
05394f39 1577void i915_gem_dump_object(struct drm_i915_gem_object *obj, int len,
673a394b 1578 const char *where, uint32_t mark);
23bc5982
CW
1579#if WATCH_LISTS
1580int i915_verify_lists(struct drm_device *dev);
673a394b 1581#else
23bc5982 1582#define i915_verify_lists(dev) 0
673a394b 1583#endif
05394f39
CW
1584void i915_gem_object_check_coherency(struct drm_i915_gem_object *obj,
1585 int handle);
1586void i915_gem_dump_object(struct drm_i915_gem_object *obj, int len,
673a394b 1587 const char *where, uint32_t mark);
1da177e4 1588
2017263e 1589/* i915_debugfs.c */
27c202ad
BG
1590int i915_debugfs_init(struct drm_minor *minor);
1591void i915_debugfs_cleanup(struct drm_minor *minor);
2017263e 1592
317c35d1
JB
1593/* i915_suspend.c */
1594extern int i915_save_state(struct drm_device *dev);
1595extern int i915_restore_state(struct drm_device *dev);
0a3e67a4
JB
1596
1597/* i915_suspend.c */
1598extern int i915_save_state(struct drm_device *dev);
1599extern int i915_restore_state(struct drm_device *dev);
317c35d1 1600
0136db58
BW
1601/* i915_sysfs.c */
1602void i915_setup_sysfs(struct drm_device *dev_priv);
1603void i915_teardown_sysfs(struct drm_device *dev_priv);
1604
f899fc64
CW
1605/* intel_i2c.c */
1606extern int intel_setup_gmbus(struct drm_device *dev);
1607extern void intel_teardown_gmbus(struct drm_device *dev);
3bd7d909
DK
1608extern inline bool intel_gmbus_is_port_valid(unsigned port)
1609{
2ed06c93 1610 return (port >= GMBUS_PORT_SSC && port <= GMBUS_PORT_DPD);
3bd7d909
DK
1611}
1612
1613extern struct i2c_adapter *intel_gmbus_get_adapter(
1614 struct drm_i915_private *dev_priv, unsigned port);
e957d772
CW
1615extern void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed);
1616extern void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit);
b8232e90
CW
1617extern inline bool intel_gmbus_is_forced_bit(struct i2c_adapter *adapter)
1618{
1619 return container_of(adapter, struct intel_gmbus, adapter)->force_bit;
1620}
f899fc64
CW
1621extern void intel_i2c_reset(struct drm_device *dev);
1622
3b617967 1623/* intel_opregion.c */
44834a67
CW
1624extern int intel_opregion_setup(struct drm_device *dev);
1625#ifdef CONFIG_ACPI
1626extern void intel_opregion_init(struct drm_device *dev);
1627extern void intel_opregion_fini(struct drm_device *dev);
3b617967
CW
1628extern void intel_opregion_asle_intr(struct drm_device *dev);
1629extern void intel_opregion_gse_intr(struct drm_device *dev);
1630extern void intel_opregion_enable_asle(struct drm_device *dev);
65e082c9 1631#else
44834a67
CW
1632static inline void intel_opregion_init(struct drm_device *dev) { return; }
1633static inline void intel_opregion_fini(struct drm_device *dev) { return; }
3b617967
CW
1634static inline void intel_opregion_asle_intr(struct drm_device *dev) { return; }
1635static inline void intel_opregion_gse_intr(struct drm_device *dev) { return; }
1636static inline void intel_opregion_enable_asle(struct drm_device *dev) { return; }
65e082c9 1637#endif
8ee1c3db 1638
723bfd70
JB
1639/* intel_acpi.c */
1640#ifdef CONFIG_ACPI
1641extern void intel_register_dsm_handler(void);
1642extern void intel_unregister_dsm_handler(void);
1643#else
1644static inline void intel_register_dsm_handler(void) { return; }
1645static inline void intel_unregister_dsm_handler(void) { return; }
1646#endif /* CONFIG_ACPI */
1647
79e53945 1648/* modesetting */
f817586c 1649extern void intel_modeset_init_hw(struct drm_device *dev);
79e53945 1650extern void intel_modeset_init(struct drm_device *dev);
2c7111db 1651extern void intel_modeset_gem_init(struct drm_device *dev);
79e53945 1652extern void intel_modeset_cleanup(struct drm_device *dev);
28d52043 1653extern int intel_modeset_vga_set_state(struct drm_device *dev, bool state);
45e2b5f6
DV
1654extern void intel_modeset_setup_hw_state(struct drm_device *dev,
1655 bool force_restore);
ee5382ae 1656extern bool intel_fbc_enabled(struct drm_device *dev);
43a9539f 1657extern void intel_disable_fbc(struct drm_device *dev);
7648fa99 1658extern bool ironlake_set_drps(struct drm_device *dev, u8 val);
9fb526db 1659extern void ironlake_init_pch_refclk(struct drm_device *dev);
3b8d8d91 1660extern void gen6_set_rps(struct drm_device *dev, u8 val);
0206e353
AJ
1661extern void intel_detect_pch(struct drm_device *dev);
1662extern int intel_trans_dp_port_sel(struct drm_crtc *crtc);
0136db58 1663extern int intel_enable_rc6(const struct drm_device *dev);
3bad0781 1664
2911a35b 1665extern bool i915_semaphore_is_enabled(struct drm_device *dev);
c0c7babc
BW
1666int i915_reg_read_ioctl(struct drm_device *dev, void *data,
1667 struct drm_file *file);
575155a9 1668
6ef3d427 1669/* overlay */
3bd3c932 1670#ifdef CONFIG_DEBUG_FS
6ef3d427
CW
1671extern struct intel_overlay_error_state *intel_overlay_capture_error_state(struct drm_device *dev);
1672extern void intel_overlay_print_error_state(struct seq_file *m, struct intel_overlay_error_state *error);
c4a1d9e4
CW
1673
1674extern struct intel_display_error_state *intel_display_capture_error_state(struct drm_device *dev);
1675extern void intel_display_print_error_state(struct seq_file *m,
1676 struct drm_device *dev,
1677 struct intel_display_error_state *error);
3bd3c932 1678#endif
6ef3d427 1679
b7287d80
BW
1680/* On SNB platform, before reading ring registers forcewake bit
1681 * must be set to prevent GT core from power down and stale values being
1682 * returned.
1683 */
fcca7926
BW
1684void gen6_gt_force_wake_get(struct drm_i915_private *dev_priv);
1685void gen6_gt_force_wake_put(struct drm_i915_private *dev_priv);
67a3744f 1686int __gen6_gt_wait_for_fifo(struct drm_i915_private *dev_priv);
b7287d80 1687
42c0526c
BW
1688int sandybridge_pcode_read(struct drm_i915_private *dev_priv, u8 mbox, u32 *val);
1689int sandybridge_pcode_write(struct drm_i915_private *dev_priv, u8 mbox, u32 val);
1690
5f75377d 1691#define __i915_read(x, y) \
f7000883 1692 u##x i915_read##x(struct drm_i915_private *dev_priv, u32 reg);
fcca7926 1693
5f75377d
KP
1694__i915_read(8, b)
1695__i915_read(16, w)
1696__i915_read(32, l)
1697__i915_read(64, q)
1698#undef __i915_read
1699
1700#define __i915_write(x, y) \
f7000883
AK
1701 void i915_write##x(struct drm_i915_private *dev_priv, u32 reg, u##x val);
1702
5f75377d
KP
1703__i915_write(8, b)
1704__i915_write(16, w)
1705__i915_write(32, l)
1706__i915_write(64, q)
1707#undef __i915_write
1708
1709#define I915_READ8(reg) i915_read8(dev_priv, (reg))
1710#define I915_WRITE8(reg, val) i915_write8(dev_priv, (reg), (val))
1711
1712#define I915_READ16(reg) i915_read16(dev_priv, (reg))
1713#define I915_WRITE16(reg, val) i915_write16(dev_priv, (reg), (val))
1714#define I915_READ16_NOTRACE(reg) readw(dev_priv->regs + (reg))
1715#define I915_WRITE16_NOTRACE(reg, val) writew(val, dev_priv->regs + (reg))
1716
1717#define I915_READ(reg) i915_read32(dev_priv, (reg))
1718#define I915_WRITE(reg, val) i915_write32(dev_priv, (reg), (val))
cae5852d
ZN
1719#define I915_READ_NOTRACE(reg) readl(dev_priv->regs + (reg))
1720#define I915_WRITE_NOTRACE(reg, val) writel(val, dev_priv->regs + (reg))
5f75377d
KP
1721
1722#define I915_WRITE64(reg, val) i915_write64(dev_priv, (reg), (val))
1723#define I915_READ64(reg) i915_read64(dev_priv, (reg))
cae5852d
ZN
1724
1725#define POSTING_READ(reg) (void)I915_READ_NOTRACE(reg)
1726#define POSTING_READ16(reg) (void)I915_READ16_NOTRACE(reg)
1727
ba4f01a3 1728
1da177e4 1729#endif