]> git.proxmox.com Git - mirror_ubuntu-bionic-kernel.git/blame - drivers/gpu/drm/i915/i915_drv.h
drm/i915: make gpu hangman more resilient
[mirror_ubuntu-bionic-kernel.git] / drivers / gpu / drm / i915 / i915_drv.h
CommitLineData
1da177e4
LT
1/* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
2 */
0d6aa60b 3/*
bc54fd1a 4 *
1da177e4
LT
5 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
bc54fd1a
DA
7 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
0d6aa60b 28 */
1da177e4
LT
29
30#ifndef _I915_DRV_H_
31#define _I915_DRV_H_
32
585fb111 33#include "i915_reg.h"
79e53945 34#include "intel_bios.h"
8187a2b7 35#include "intel_ringbuffer.h"
0839ccb8 36#include <linux/io-mapping.h>
f899fc64 37#include <linux/i2c.h>
c167a6fc 38#include <linux/i2c-algo-bit.h>
0ade6386 39#include <drm/intel-gtt.h>
aaa6fd2a 40#include <linux/backlight.h>
2911a35b 41#include <linux/intel-iommu.h>
742cbee8 42#include <linux/kref.h>
585fb111 43
1da177e4
LT
44/* General customization:
45 */
46
47#define DRIVER_AUTHOR "Tungsten Graphics, Inc."
48
49#define DRIVER_NAME "i915"
50#define DRIVER_DESC "Intel Graphics"
673a394b 51#define DRIVER_DATE "20080730"
1da177e4 52
317c35d1
JB
53enum pipe {
54 PIPE_A = 0,
55 PIPE_B,
9db4a9c7
JB
56 PIPE_C,
57 I915_MAX_PIPES
317c35d1 58};
9db4a9c7 59#define pipe_name(p) ((p) + 'A')
317c35d1 60
80824003
JB
61enum plane {
62 PLANE_A = 0,
63 PLANE_B,
9db4a9c7 64 PLANE_C,
80824003 65};
9db4a9c7 66#define plane_name(p) ((p) + 'A')
52440211 67
2b139522
ED
68enum port {
69 PORT_A = 0,
70 PORT_B,
71 PORT_C,
72 PORT_D,
73 PORT_E,
74 I915_MAX_PORTS
75};
76#define port_name(p) ((p) + 'A')
77
62fdfeaf
EA
78#define I915_GEM_GPU_DOMAINS (~(I915_GEM_DOMAIN_CPU | I915_GEM_DOMAIN_GTT))
79
9db4a9c7
JB
80#define for_each_pipe(p) for ((p) = 0; (p) < dev_priv->num_pipe; (p)++)
81
ee7b9f93
JB
82struct intel_pch_pll {
83 int refcount; /* count of number of CRTCs sharing this PLL */
84 int active; /* count of number of active CRTCs (i.e. DPMS on) */
85 bool on; /* is the PLL actually active? Disabled during modeset */
86 int pll_reg;
87 int fp0_reg;
88 int fp1_reg;
89};
90#define I915_NUM_PLLS 2
91
1da177e4
LT
92/* Interface history:
93 *
94 * 1.1: Original.
0d6aa60b
DA
95 * 1.2: Add Power Management
96 * 1.3: Add vblank support
de227f5f 97 * 1.4: Fix cmdbuffer path, add heap destroy
702880f2 98 * 1.5: Add vblank pipe configuration
2228ed67
MD
99 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
100 * - Support vertical blank on secondary display pipe
1da177e4
LT
101 */
102#define DRIVER_MAJOR 1
2228ed67 103#define DRIVER_MINOR 6
1da177e4
LT
104#define DRIVER_PATCHLEVEL 0
105
673a394b 106#define WATCH_COHERENCY 0
23bc5982 107#define WATCH_LISTS 0
673a394b 108
71acb5eb
DA
109#define I915_GEM_PHYS_CURSOR_0 1
110#define I915_GEM_PHYS_CURSOR_1 2
111#define I915_GEM_PHYS_OVERLAY_REGS 3
112#define I915_MAX_PHYS_OBJECT (I915_GEM_PHYS_OVERLAY_REGS)
113
114struct drm_i915_gem_phys_object {
115 int id;
116 struct page **page_list;
117 drm_dma_handle_t *handle;
05394f39 118 struct drm_i915_gem_object *cur_obj;
71acb5eb
DA
119};
120
1da177e4
LT
121struct mem_block {
122 struct mem_block *next;
123 struct mem_block *prev;
124 int start;
125 int size;
6c340eac 126 struct drm_file *file_priv; /* NULL: free, -1: heap, other: real files */
1da177e4
LT
127};
128
0a3e67a4
JB
129struct opregion_header;
130struct opregion_acpi;
131struct opregion_swsci;
132struct opregion_asle;
8d715f00 133struct drm_i915_private;
0a3e67a4 134
8ee1c3db 135struct intel_opregion {
5bc4418b
BW
136 struct opregion_header __iomem *header;
137 struct opregion_acpi __iomem *acpi;
138 struct opregion_swsci __iomem *swsci;
139 struct opregion_asle __iomem *asle;
140 void __iomem *vbt;
01fe9dbd 141 u32 __iomem *lid_state;
8ee1c3db 142};
44834a67 143#define OPREGION_SIZE (8*1024)
8ee1c3db 144
6ef3d427
CW
145struct intel_overlay;
146struct intel_overlay_error_state;
147
7c1c2871
DA
148struct drm_i915_master_private {
149 drm_local_map_t *sarea;
150 struct _drm_i915_sarea *sarea_priv;
151};
de151cf6 152#define I915_FENCE_REG_NONE -1
4b9de737
DV
153#define I915_MAX_NUM_FENCES 16
154/* 16 fences + sign bit for FENCE_REG_NONE */
155#define I915_MAX_NUM_FENCE_BITS 5
de151cf6
JB
156
157struct drm_i915_fence_reg {
007cc8ac 158 struct list_head lru_list;
caea7476 159 struct drm_i915_gem_object *obj;
1690e1eb 160 int pin_count;
de151cf6 161};
7c1c2871 162
9b9d172d 163struct sdvo_device_mapping {
e957d772 164 u8 initialized;
9b9d172d 165 u8 dvo_port;
166 u8 slave_addr;
167 u8 dvo_wiring;
e957d772 168 u8 i2c_pin;
b1083333 169 u8 ddc_pin;
9b9d172d 170};
171
c4a1d9e4
CW
172struct intel_display_error_state;
173
63eeaf38 174struct drm_i915_error_state {
742cbee8 175 struct kref ref;
63eeaf38
JB
176 u32 eir;
177 u32 pgtbl_er;
be998e2e 178 u32 ier;
9574b3fe 179 bool waiting[I915_NUM_RINGS];
9db4a9c7 180 u32 pipestat[I915_MAX_PIPES];
c1cd90ed
DV
181 u32 tail[I915_NUM_RINGS];
182 u32 head[I915_NUM_RINGS];
d27b1e0e
DV
183 u32 ipeir[I915_NUM_RINGS];
184 u32 ipehr[I915_NUM_RINGS];
185 u32 instdone[I915_NUM_RINGS];
186 u32 acthd[I915_NUM_RINGS];
7e3b8737
DV
187 u32 semaphore_mboxes[I915_NUM_RINGS][I915_NUM_RINGS - 1];
188 /* our own tracking of ring head and tail */
189 u32 cpu_ring_head[I915_NUM_RINGS];
190 u32 cpu_ring_tail[I915_NUM_RINGS];
1d8f38f4 191 u32 error; /* gen6+ */
c1cd90ed
DV
192 u32 instpm[I915_NUM_RINGS];
193 u32 instps[I915_NUM_RINGS];
63eeaf38 194 u32 instdone1;
d27b1e0e 195 u32 seqno[I915_NUM_RINGS];
9df30794 196 u64 bbaddr;
33f3f518
DV
197 u32 fault_reg[I915_NUM_RINGS];
198 u32 done_reg;
c1cd90ed 199 u32 faddr[I915_NUM_RINGS];
4b9de737 200 u64 fence[I915_MAX_NUM_FENCES];
63eeaf38 201 struct timeval time;
52d39a21
CW
202 struct drm_i915_error_ring {
203 struct drm_i915_error_object {
204 int page_count;
205 u32 gtt_offset;
206 u32 *pages[0];
207 } *ringbuffer, *batchbuffer;
208 struct drm_i915_error_request {
209 long jiffies;
210 u32 seqno;
ee4f42b1 211 u32 tail;
52d39a21
CW
212 } *requests;
213 int num_requests;
214 } ring[I915_NUM_RINGS];
9df30794 215 struct drm_i915_error_buffer {
a779e5ab 216 u32 size;
9df30794
CW
217 u32 name;
218 u32 seqno;
219 u32 gtt_offset;
220 u32 read_domains;
221 u32 write_domain;
4b9de737 222 s32 fence_reg:I915_MAX_NUM_FENCE_BITS;
9df30794
CW
223 s32 pinned:2;
224 u32 tiling:2;
225 u32 dirty:1;
226 u32 purgeable:1;
5d1333fc 227 s32 ring:4;
93dfb40c 228 u32 cache_level:2;
c724e8a9
CW
229 } *active_bo, *pinned_bo;
230 u32 active_bo_count, pinned_bo_count;
6ef3d427 231 struct intel_overlay_error_state *overlay;
c4a1d9e4 232 struct intel_display_error_state *display;
63eeaf38
JB
233};
234
e70236a8
JB
235struct drm_i915_display_funcs {
236 void (*dpms)(struct drm_crtc *crtc, int mode);
ee5382ae 237 bool (*fbc_enabled)(struct drm_device *dev);
e70236a8
JB
238 void (*enable_fbc)(struct drm_crtc *crtc, unsigned long interval);
239 void (*disable_fbc)(struct drm_device *dev);
240 int (*get_display_clock_speed)(struct drm_device *dev);
241 int (*get_fifo_size)(struct drm_device *dev, int plane);
d210246a 242 void (*update_wm)(struct drm_device *dev);
b840d907
JB
243 void (*update_sprite_wm)(struct drm_device *dev, int pipe,
244 uint32_t sprite_width, int pixel_size);
9104183d 245 void (*sanitize_pm)(struct drm_device *dev);
f564048e
EA
246 int (*crtc_mode_set)(struct drm_crtc *crtc,
247 struct drm_display_mode *mode,
248 struct drm_display_mode *adjusted_mode,
249 int x, int y,
250 struct drm_framebuffer *old_fb);
ee7b9f93 251 void (*off)(struct drm_crtc *crtc);
e0dac65e
WF
252 void (*write_eld)(struct drm_connector *connector,
253 struct drm_crtc *crtc);
674cf967 254 void (*fdi_link_train)(struct drm_crtc *crtc);
6067aaea 255 void (*init_clock_gating)(struct drm_device *dev);
645c62a5 256 void (*init_pch_clock_gating)(struct drm_device *dev);
8c9f3aaf
JB
257 int (*queue_flip)(struct drm_device *dev, struct drm_crtc *crtc,
258 struct drm_framebuffer *fb,
259 struct drm_i915_gem_object *obj);
17638cd6
JB
260 int (*update_plane)(struct drm_crtc *crtc, struct drm_framebuffer *fb,
261 int x, int y);
8d715f00
KP
262 void (*force_wake_get)(struct drm_i915_private *dev_priv);
263 void (*force_wake_put)(struct drm_i915_private *dev_priv);
e70236a8
JB
264 /* clock updates for mode set */
265 /* cursor updates */
266 /* render clock increase/decrease */
267 /* display clock increase/decrease */
268 /* pll clock increase/decrease */
e70236a8
JB
269};
270
cfdf1fa2 271struct intel_device_info {
c96c3a8c 272 u8 gen;
0206e353
AJ
273 u8 is_mobile:1;
274 u8 is_i85x:1;
275 u8 is_i915g:1;
276 u8 is_i945gm:1;
277 u8 is_g33:1;
278 u8 need_gfx_hws:1;
279 u8 is_g4x:1;
280 u8 is_pineview:1;
281 u8 is_broadwater:1;
282 u8 is_crestline:1;
283 u8 is_ivybridge:1;
70a3eb7a 284 u8 is_valleyview:1;
7e508a27 285 u8 has_pch_split:1;
4cae9ae0 286 u8 is_haswell:1;
0206e353
AJ
287 u8 has_fbc:1;
288 u8 has_pipe_cxsr:1;
289 u8 has_hotplug:1;
290 u8 cursor_needs_physical:1;
291 u8 has_overlay:1;
292 u8 overlay_needs_physical:1;
293 u8 supports_tv:1;
294 u8 has_bsd_ring:1;
295 u8 has_blt_ring:1;
3d29b842 296 u8 has_llc:1;
cfdf1fa2
KH
297};
298
1d2a314c
DV
299#define I915_PPGTT_PD_ENTRIES 512
300#define I915_PPGTT_PT_ENTRIES 1024
301struct i915_hw_ppgtt {
302 unsigned num_pd_entries;
303 struct page **pt_pages;
304 uint32_t pd_offset;
305 dma_addr_t *pt_dma_addr;
306 dma_addr_t scratch_page_dma_addr;
307};
308
b5e50c3f 309enum no_fbc_reason {
bed4a673 310 FBC_NO_OUTPUT, /* no outputs enabled to compress */
b5e50c3f
JB
311 FBC_STOLEN_TOO_SMALL, /* not enough space to hold compressed buffers */
312 FBC_UNSUPPORTED_MODE, /* interlace or doublescanned mode */
313 FBC_MODE_TOO_LARGE, /* mode too large for compression */
314 FBC_BAD_PLANE, /* fbc not supported on plane */
315 FBC_NOT_TILED, /* buffer not tiled */
9c928d16 316 FBC_MULTIPLE_PIPES, /* more than one pipe active */
c1a9f047 317 FBC_MODULE_PARAM,
b5e50c3f
JB
318};
319
3bad0781
ZW
320enum intel_pch {
321 PCH_IBX, /* Ibexpeak PCH */
322 PCH_CPT, /* Cougarpoint PCH */
eb877ebf 323 PCH_LPT, /* Lynxpoint PCH */
3bad0781
ZW
324};
325
b690e96c 326#define QUIRK_PIPEA_FORCE (1<<0)
435793df 327#define QUIRK_LVDS_SSC_DISABLE (1<<1)
4dca20ef 328#define QUIRK_INVERT_BRIGHTNESS (1<<2)
b690e96c 329
8be48d92 330struct intel_fbdev;
1630fe75 331struct intel_fbc_work;
38651674 332
c2b9152f
DV
333struct intel_gmbus {
334 struct i2c_adapter adapter;
f6f808c8 335 bool force_bit;
c2b9152f 336 u32 reg0;
36c785f0 337 u32 gpio_reg;
c167a6fc 338 struct i2c_algo_bit_data bit_algo;
c2b9152f
DV
339 struct drm_i915_private *dev_priv;
340};
341
1da177e4 342typedef struct drm_i915_private {
673a394b
EA
343 struct drm_device *dev;
344
cfdf1fa2
KH
345 const struct intel_device_info *info;
346
72bfa19c 347 int relative_constants_mode;
ac5c4e76 348
3043c60c 349 void __iomem *regs;
9f1f46a4
DV
350 /** gt_fifo_count and the subsequent register write are synchronized
351 * with dev->struct_mutex. */
352 unsigned gt_fifo_count;
353 /** forcewake_count is protected by gt_lock */
354 unsigned forcewake_count;
355 /** gt_lock is also taken in irq contexts. */
356 struct spinlock gt_lock;
1da177e4 357
f2c9677b 358 struct intel_gmbus gmbus[GMBUS_NUM_PORTS];
f899fc64 359
8a8ed1f5
YS
360 /** gmbus_mutex protects against concurrent usage of the single hw gmbus
361 * controller on different i2c buses. */
362 struct mutex gmbus_mutex;
363
110447fc
DV
364 /**
365 * Base address of the gmbus and gpio block.
366 */
367 uint32_t gpio_mmio_base;
368
ec2a4c3f 369 struct pci_dev *bridge_dev;
1ec14ad3 370 struct intel_ring_buffer ring[I915_NUM_RINGS];
6f392d54 371 uint32_t next_seqno;
1da177e4 372
9c8da5eb 373 drm_dma_handle_t *status_page_dmah;
0a3e67a4 374 uint32_t counter;
05394f39
CW
375 struct drm_i915_gem_object *pwrctx;
376 struct drm_i915_gem_object *renderctx;
1da177e4 377
d7658989
JB
378 struct resource mch_res;
379
a6b54f3f 380 unsigned int cpp;
1da177e4
LT
381 int back_offset;
382 int front_offset;
383 int current_page;
384 int page_flipping;
1da177e4 385
1da177e4 386 atomic_t irq_received;
1ec14ad3
CW
387
388 /* protects the irq masks */
389 spinlock_t irq_lock;
57f350b6
JB
390
391 /* DPIO indirect register protection */
392 spinlock_t dpio_lock;
393
ed4cb414 394 /** Cached value of IMR to avoid reads in updating the bitfield */
7c463586 395 u32 pipestat[2];
1ec14ad3
CW
396 u32 irq_mask;
397 u32 gt_irq_mask;
398 u32 pch_irq_mask;
1da177e4 399
5ca58282
JB
400 u32 hotplug_supported_mask;
401 struct work_struct hotplug_work;
402
0d6aa60b 403 unsigned int sr01, adpa, ppcr, dvob, dvoc, lvds;
a3524f1b 404 int num_pipe;
ee7b9f93 405 int num_pch_pll;
a6b54f3f 406
f65d9421 407 /* For hangcheck timer */
576ae4b8 408#define DRM_I915_HANGCHECK_PERIOD 1500 /* in ms */
f65d9421
BG
409 struct timer_list hangcheck_timer;
410 int hangcheck_count;
411 uint32_t last_acthd;
097354eb
DV
412 uint32_t last_acthd_bsd;
413 uint32_t last_acthd_blt;
cbb465e7
CW
414 uint32_t last_instdone;
415 uint32_t last_instdone1;
f65d9421 416
e5eb3d63
DV
417 unsigned int stop_rings;
418
80824003 419 unsigned long cfb_size;
016b9b61
CW
420 unsigned int cfb_fb;
421 enum plane cfb_plane;
bed4a673 422 int cfb_y;
1630fe75 423 struct intel_fbc_work *fbc_work;
80824003 424
8ee1c3db
MG
425 struct intel_opregion opregion;
426
02e792fb
DV
427 /* overlay */
428 struct intel_overlay *overlay;
b840d907 429 bool sprite_scaling_enabled;
02e792fb 430
79e53945 431 /* LVDS info */
a9573556 432 int backlight_level; /* restore backlight to this value */
47356eb6 433 bool backlight_enabled;
88631706
ML
434 struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
435 struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
79e53945
JB
436
437 /* Feature bits from the VBIOS */
95281e35
HE
438 unsigned int int_tv_support:1;
439 unsigned int lvds_dither:1;
440 unsigned int lvds_vbt:1;
441 unsigned int int_crt_support:1;
43565a06 442 unsigned int lvds_use_ssc:1;
abd06860 443 unsigned int display_clock_mode:1;
43565a06 444 int lvds_ssc_freq;
b0354385
TI
445 unsigned int bios_lvds_val; /* initial [PCH_]LVDS reg val in VBIOS */
446 unsigned int lvds_val; /* used for checking LVDS channel mode */
5ceb0f9b 447 struct {
9f0e7ff4
JB
448 int rate;
449 int lanes;
450 int preemphasis;
451 int vswing;
452
453 bool initialized;
454 bool support;
455 int bpp;
456 struct edp_power_seq pps;
5ceb0f9b 457 } edp;
89667383 458 bool no_aux_handshake;
79e53945 459
c1c7af60
JB
460 struct notifier_block lid_notifier;
461
f899fc64 462 int crt_ddc_pin;
4b9de737 463 struct drm_i915_fence_reg fence_regs[I915_MAX_NUM_FENCES]; /* assume 965 */
de151cf6
JB
464 int fence_reg_start; /* 4 if userland hasn't ioctl'd us yet */
465 int num_fence_regs; /* 8 on pre-965, 16 otherwise */
466
95534263 467 unsigned int fsb_freq, mem_freq, is_ddr3;
7662c8bd 468
63eeaf38 469 spinlock_t error_lock;
742cbee8 470 /* Protected by dev->error_lock. */
63eeaf38 471 struct drm_i915_error_state *first_error;
8a905236 472 struct work_struct error_work;
30dbf0c0 473 struct completion error_completion;
9c9fe1f8 474 struct workqueue_struct *wq;
63eeaf38 475
e70236a8
JB
476 /* Display functions */
477 struct drm_i915_display_funcs display;
478
3bad0781
ZW
479 /* PCH chipset type */
480 enum intel_pch pch_type;
481
b690e96c
JB
482 unsigned long quirks;
483
ba8bbcf6 484 /* Register state */
c9354c85 485 bool modeset_on_lid;
ba8bbcf6
JB
486 u8 saveLBB;
487 u32 saveDSPACNTR;
488 u32 saveDSPBCNTR;
e948e994 489 u32 saveDSPARB;
968b503e 490 u32 saveHWS;
ba8bbcf6
JB
491 u32 savePIPEACONF;
492 u32 savePIPEBCONF;
493 u32 savePIPEASRC;
494 u32 savePIPEBSRC;
495 u32 saveFPA0;
496 u32 saveFPA1;
497 u32 saveDPLL_A;
498 u32 saveDPLL_A_MD;
499 u32 saveHTOTAL_A;
500 u32 saveHBLANK_A;
501 u32 saveHSYNC_A;
502 u32 saveVTOTAL_A;
503 u32 saveVBLANK_A;
504 u32 saveVSYNC_A;
505 u32 saveBCLRPAT_A;
5586c8bc 506 u32 saveTRANSACONF;
42048781
ZW
507 u32 saveTRANS_HTOTAL_A;
508 u32 saveTRANS_HBLANK_A;
509 u32 saveTRANS_HSYNC_A;
510 u32 saveTRANS_VTOTAL_A;
511 u32 saveTRANS_VBLANK_A;
512 u32 saveTRANS_VSYNC_A;
0da3ea12 513 u32 savePIPEASTAT;
ba8bbcf6
JB
514 u32 saveDSPASTRIDE;
515 u32 saveDSPASIZE;
516 u32 saveDSPAPOS;
585fb111 517 u32 saveDSPAADDR;
ba8bbcf6
JB
518 u32 saveDSPASURF;
519 u32 saveDSPATILEOFF;
520 u32 savePFIT_PGM_RATIOS;
0eb96d6e 521 u32 saveBLC_HIST_CTL;
ba8bbcf6
JB
522 u32 saveBLC_PWM_CTL;
523 u32 saveBLC_PWM_CTL2;
42048781
ZW
524 u32 saveBLC_CPU_PWM_CTL;
525 u32 saveBLC_CPU_PWM_CTL2;
ba8bbcf6
JB
526 u32 saveFPB0;
527 u32 saveFPB1;
528 u32 saveDPLL_B;
529 u32 saveDPLL_B_MD;
530 u32 saveHTOTAL_B;
531 u32 saveHBLANK_B;
532 u32 saveHSYNC_B;
533 u32 saveVTOTAL_B;
534 u32 saveVBLANK_B;
535 u32 saveVSYNC_B;
536 u32 saveBCLRPAT_B;
5586c8bc 537 u32 saveTRANSBCONF;
42048781
ZW
538 u32 saveTRANS_HTOTAL_B;
539 u32 saveTRANS_HBLANK_B;
540 u32 saveTRANS_HSYNC_B;
541 u32 saveTRANS_VTOTAL_B;
542 u32 saveTRANS_VBLANK_B;
543 u32 saveTRANS_VSYNC_B;
0da3ea12 544 u32 savePIPEBSTAT;
ba8bbcf6
JB
545 u32 saveDSPBSTRIDE;
546 u32 saveDSPBSIZE;
547 u32 saveDSPBPOS;
585fb111 548 u32 saveDSPBADDR;
ba8bbcf6
JB
549 u32 saveDSPBSURF;
550 u32 saveDSPBTILEOFF;
585fb111
JB
551 u32 saveVGA0;
552 u32 saveVGA1;
553 u32 saveVGA_PD;
ba8bbcf6
JB
554 u32 saveVGACNTRL;
555 u32 saveADPA;
556 u32 saveLVDS;
585fb111
JB
557 u32 savePP_ON_DELAYS;
558 u32 savePP_OFF_DELAYS;
ba8bbcf6
JB
559 u32 saveDVOA;
560 u32 saveDVOB;
561 u32 saveDVOC;
562 u32 savePP_ON;
563 u32 savePP_OFF;
564 u32 savePP_CONTROL;
585fb111 565 u32 savePP_DIVISOR;
ba8bbcf6
JB
566 u32 savePFIT_CONTROL;
567 u32 save_palette_a[256];
568 u32 save_palette_b[256];
06027f91 569 u32 saveDPFC_CB_BASE;
ba8bbcf6
JB
570 u32 saveFBC_CFB_BASE;
571 u32 saveFBC_LL_BASE;
572 u32 saveFBC_CONTROL;
573 u32 saveFBC_CONTROL2;
0da3ea12
JB
574 u32 saveIER;
575 u32 saveIIR;
576 u32 saveIMR;
42048781
ZW
577 u32 saveDEIER;
578 u32 saveDEIMR;
579 u32 saveGTIER;
580 u32 saveGTIMR;
581 u32 saveFDI_RXA_IMR;
582 u32 saveFDI_RXB_IMR;
1f84e550 583 u32 saveCACHE_MODE_0;
1f84e550 584 u32 saveMI_ARB_STATE;
ba8bbcf6
JB
585 u32 saveSWF0[16];
586 u32 saveSWF1[16];
587 u32 saveSWF2[3];
588 u8 saveMSR;
589 u8 saveSR[8];
123f794f 590 u8 saveGR[25];
ba8bbcf6 591 u8 saveAR_INDEX;
a59e122a 592 u8 saveAR[21];
ba8bbcf6 593 u8 saveDACMASK;
a59e122a 594 u8 saveCR[37];
4b9de737 595 uint64_t saveFENCE[I915_MAX_NUM_FENCES];
1fd1c624
EA
596 u32 saveCURACNTR;
597 u32 saveCURAPOS;
598 u32 saveCURABASE;
599 u32 saveCURBCNTR;
600 u32 saveCURBPOS;
601 u32 saveCURBBASE;
602 u32 saveCURSIZE;
a4fc5ed6
KP
603 u32 saveDP_B;
604 u32 saveDP_C;
605 u32 saveDP_D;
606 u32 savePIPEA_GMCH_DATA_M;
607 u32 savePIPEB_GMCH_DATA_M;
608 u32 savePIPEA_GMCH_DATA_N;
609 u32 savePIPEB_GMCH_DATA_N;
610 u32 savePIPEA_DP_LINK_M;
611 u32 savePIPEB_DP_LINK_M;
612 u32 savePIPEA_DP_LINK_N;
613 u32 savePIPEB_DP_LINK_N;
42048781
ZW
614 u32 saveFDI_RXA_CTL;
615 u32 saveFDI_TXA_CTL;
616 u32 saveFDI_RXB_CTL;
617 u32 saveFDI_TXB_CTL;
618 u32 savePFA_CTL_1;
619 u32 savePFB_CTL_1;
620 u32 savePFA_WIN_SZ;
621 u32 savePFB_WIN_SZ;
622 u32 savePFA_WIN_POS;
623 u32 savePFB_WIN_POS;
5586c8bc
ZW
624 u32 savePCH_DREF_CONTROL;
625 u32 saveDISP_ARB_CTL;
626 u32 savePIPEA_DATA_M1;
627 u32 savePIPEA_DATA_N1;
628 u32 savePIPEA_LINK_M1;
629 u32 savePIPEA_LINK_N1;
630 u32 savePIPEB_DATA_M1;
631 u32 savePIPEB_DATA_N1;
632 u32 savePIPEB_LINK_M1;
633 u32 savePIPEB_LINK_N1;
b5b72e89 634 u32 saveMCHBAR_RENDER_STANDBY;
cda2bb78 635 u32 savePCH_PORT_HOTPLUG;
673a394b
EA
636
637 struct {
19966754 638 /** Bridge to intel-gtt-ko */
c64f7ba5 639 const struct intel_gtt *gtt;
19966754 640 /** Memory allocator for GTT stolen memory */
fe669bf8 641 struct drm_mm stolen;
19966754 642 /** Memory allocator for GTT */
673a394b 643 struct drm_mm gtt_space;
93a37f20
DV
644 /** List of all objects in gtt_space. Used to restore gtt
645 * mappings on resume */
646 struct list_head gtt_list;
bee4a186
CW
647
648 /** Usable portion of the GTT for GEM */
649 unsigned long gtt_start;
a6e0aa42 650 unsigned long gtt_mappable_end;
bee4a186 651 unsigned long gtt_end;
673a394b 652
0839ccb8 653 struct io_mapping *gtt_mapping;
ab657db1 654 int gtt_mtrr;
0839ccb8 655
1d2a314c
DV
656 /** PPGTT used for aliasing the PPGTT with the GTT */
657 struct i915_hw_ppgtt *aliasing_ppgtt;
658
17250b71 659 struct shrinker inactive_shrinker;
31169714 660
69dc4987
CW
661 /**
662 * List of objects currently involved in rendering.
663 *
664 * Includes buffers having the contents of their GPU caches
665 * flushed, not necessarily primitives. last_rendering_seqno
666 * represents when the rendering involved will be completed.
667 *
668 * A reference is held on the buffer while on this list.
669 */
670 struct list_head active_list;
671
673a394b
EA
672 /**
673 * List of objects which are not in the ringbuffer but which
674 * still have a write_domain which needs to be flushed before
675 * unbinding.
676 *
ce44b0ea
EA
677 * last_rendering_seqno is 0 while an object is in this list.
678 *
673a394b
EA
679 * A reference is held on the buffer while on this list.
680 */
681 struct list_head flushing_list;
682
683 /**
684 * LRU list of objects which are not in the ringbuffer and
685 * are ready to unbind, but are still in the GTT.
686 *
ce44b0ea
EA
687 * last_rendering_seqno is 0 while an object is in this list.
688 *
673a394b
EA
689 * A reference is not held on the buffer while on this list,
690 * as merely being GTT-bound shouldn't prevent its being
691 * freed, and we'll pull it off the list in the free path.
692 */
693 struct list_head inactive_list;
694
a09ba7fa
EA
695 /** LRU list of objects with fence regs on them. */
696 struct list_head fence_list;
697
673a394b
EA
698 /**
699 * We leave the user IRQ off as much as possible,
700 * but this means that requests will finish and never
701 * be retired once the system goes idle. Set a timer to
702 * fire periodically while the ring is running. When it
703 * fires, go retire requests.
704 */
705 struct delayed_work retire_work;
706
ce453d81
CW
707 /**
708 * Are we in a non-interruptible section of code like
709 * modesetting?
710 */
711 bool interruptible;
712
673a394b
EA
713 /**
714 * Flag if the X Server, and thus DRM, is not currently in
715 * control of the device.
716 *
717 * This is set between LeaveVT and EnterVT. It needs to be
718 * replaced with a semaphore. It also needs to be
719 * transitioned away from for kernel modesetting.
720 */
721 int suspended;
722
723 /**
724 * Flag if the hardware appears to be wedged.
725 *
726 * This is set when attempts to idle the device timeout.
25985edc 727 * It prevents command submission from occurring and makes
673a394b
EA
728 * every pending request fail
729 */
ba1234d1 730 atomic_t wedged;
673a394b
EA
731
732 /** Bit 6 swizzling required for X tiling */
733 uint32_t bit_6_swizzle_x;
734 /** Bit 6 swizzling required for Y tiling */
735 uint32_t bit_6_swizzle_y;
71acb5eb
DA
736
737 /* storage for physical objects */
738 struct drm_i915_gem_phys_object *phys_objs[I915_MAX_PHYS_OBJECT];
9220434a 739
73aa808f 740 /* accounting, useful for userland debugging */
73aa808f 741 size_t gtt_total;
6299f992
CW
742 size_t mappable_gtt_total;
743 size_t object_memory;
73aa808f 744 u32 object_count;
673a394b 745 } mm;
8781342d
DV
746
747 /* Old dri1 support infrastructure, beware the dragons ya fools entering
748 * here! */
749 struct {
750 unsigned allow_batchbuffer : 1;
316d3884 751 u32 __iomem *gfx_hws_cpu_addr;
8781342d
DV
752 } dri1;
753
754 /* Kernel Modesetting */
755
9b9d172d 756 struct sdvo_device_mapping sdvo_mappings[2];
a3e17eb8
ZY
757 /* indicate whether the LVDS_BORDER should be enabled or not */
758 unsigned int lvds_border_bits;
1d8e1c75
CW
759 /* Panel fitter placement and size for Ironlake+ */
760 u32 pch_pf_pos, pch_pf_size;
652c393a 761
27f8227b
JB
762 struct drm_crtc *plane_to_crtc_mapping[3];
763 struct drm_crtc *pipe_to_crtc_mapping[3];
6b95a207
KH
764 wait_queue_head_t pending_flip_queue;
765
ee7b9f93
JB
766 struct intel_pch_pll pch_plls[I915_NUM_PLLS];
767
652c393a
JB
768 /* Reclocking support */
769 bool render_reclock_avail;
770 bool lvds_downclock_avail;
18f9ed12
ZY
771 /* indicates the reduced downclock for LVDS*/
772 int lvds_downclock;
652c393a
JB
773 struct work_struct idle_work;
774 struct timer_list idle_timer;
775 bool busy;
776 u16 orig_clock;
6363ee6f
ZY
777 int child_dev_num;
778 struct child_device_config *child_dev;
a2565377 779 struct drm_connector *int_lvds_connector;
aaa6fd2a 780 struct drm_connector *int_edp_connector;
f97108d1 781
c4804411 782 bool mchbar_need_disable;
f97108d1 783
4912d041
BW
784 struct work_struct rps_work;
785 spinlock_t rps_lock;
786 u32 pm_iir;
787
f97108d1
JB
788 u8 cur_delay;
789 u8 min_delay;
790 u8 max_delay;
7648fa99
JB
791 u8 fmax;
792 u8 fstart;
793
05394f39
CW
794 u64 last_count1;
795 unsigned long last_time1;
4ed0b577 796 unsigned long chipset_power;
05394f39
CW
797 u64 last_count2;
798 struct timespec last_time2;
799 unsigned long gfx_power;
800 int c_m;
801 int r_t;
802 u8 corr;
7648fa99 803 spinlock_t *mchdev_lock;
b5e50c3f
JB
804
805 enum no_fbc_reason no_fbc_reason;
38651674 806
20bf377e
JB
807 struct drm_mm_node *compressed_fb;
808 struct drm_mm_node *compressed_llb;
34dc4d44 809
ae681d96
CW
810 unsigned long last_gpu_reset;
811
8be48d92
DA
812 /* list of fbdev register on this device */
813 struct intel_fbdev *fbdev;
e953fd7b 814
aaa6fd2a
MG
815 struct backlight_device *backlight;
816
e953fd7b 817 struct drm_property *broadcast_rgb_property;
3f43c48d 818 struct drm_property *force_audio_property;
1da177e4
LT
819} drm_i915_private_t;
820
b1d7e4b4
WF
821enum hdmi_force_audio {
822 HDMI_AUDIO_OFF_DVI = -2, /* no aux data for HDMI-DVI converter */
823 HDMI_AUDIO_OFF, /* force turn off HDMI audio */
824 HDMI_AUDIO_AUTO, /* trust EDID */
825 HDMI_AUDIO_ON, /* force turn on HDMI audio */
826};
827
93dfb40c
CW
828enum i915_cache_level {
829 I915_CACHE_NONE,
830 I915_CACHE_LLC,
831 I915_CACHE_LLC_MLC, /* gen6+ */
832};
833
673a394b 834struct drm_i915_gem_object {
c397b908 835 struct drm_gem_object base;
673a394b
EA
836
837 /** Current space allocated to this object in the GTT, if any. */
838 struct drm_mm_node *gtt_space;
93a37f20 839 struct list_head gtt_list;
673a394b
EA
840
841 /** This object's place on the active/flushing/inactive lists */
69dc4987
CW
842 struct list_head ring_list;
843 struct list_head mm_list;
99fcb766
DV
844 /** This object's place on GPU write list */
845 struct list_head gpu_write_list;
432e58ed
CW
846 /** This object's place in the batchbuffer or on the eviction list */
847 struct list_head exec_list;
673a394b
EA
848
849 /**
850 * This is set if the object is on the active or flushing lists
851 * (has pending rendering), and is not set if it's on inactive (ready
852 * to be unbound).
853 */
0206e353 854 unsigned int active:1;
673a394b
EA
855
856 /**
857 * This is set if the object has been written to since last bound
858 * to the GTT
859 */
0206e353 860 unsigned int dirty:1;
778c3544 861
87ca9c8a
CW
862 /**
863 * This is set if the object has been written to since the last
864 * GPU flush.
865 */
0206e353 866 unsigned int pending_gpu_write:1;
87ca9c8a 867
778c3544
DV
868 /**
869 * Fence register bits (if any) for this object. Will be set
870 * as needed when mapped into the GTT.
871 * Protected by dev->struct_mutex.
778c3544 872 */
4b9de737 873 signed int fence_reg:I915_MAX_NUM_FENCE_BITS;
778c3544 874
778c3544
DV
875 /**
876 * Advice: are the backing pages purgeable?
877 */
0206e353 878 unsigned int madv:2;
778c3544 879
778c3544
DV
880 /**
881 * Current tiling mode for the object.
882 */
0206e353 883 unsigned int tiling_mode:2;
5d82e3e6
CW
884 /**
885 * Whether the tiling parameters for the currently associated fence
886 * register have changed. Note that for the purposes of tracking
887 * tiling changes we also treat the unfenced register, the register
888 * slot that the object occupies whilst it executes a fenced
889 * command (such as BLT on gen2/3), as a "fence".
890 */
891 unsigned int fence_dirty:1;
778c3544
DV
892
893 /** How many users have pinned this object in GTT space. The following
894 * users can each hold at most one reference: pwrite/pread, pin_ioctl
895 * (via user_pin_count), execbuffer (objects are not allowed multiple
896 * times for the same batchbuffer), and the framebuffer code. When
897 * switching/pageflipping, the framebuffer code has at most two buffers
898 * pinned per crtc.
899 *
900 * In the worst case this is 1 + 1 + 1 + 2*2 = 7. That would fit into 3
901 * bits with absolutely no headroom. So use 4 bits. */
0206e353 902 unsigned int pin_count:4;
778c3544 903#define DRM_I915_GEM_OBJECT_MAX_PIN_COUNT 0xf
673a394b 904
75e9e915
DV
905 /**
906 * Is the object at the current location in the gtt mappable and
907 * fenceable? Used to avoid costly recalculations.
908 */
0206e353 909 unsigned int map_and_fenceable:1;
75e9e915 910
fb7d516a
DV
911 /**
912 * Whether the current gtt mapping needs to be mappable (and isn't just
913 * mappable by accident). Track pin and fault separate for a more
914 * accurate mappable working set.
915 */
0206e353
AJ
916 unsigned int fault_mappable:1;
917 unsigned int pin_mappable:1;
fb7d516a 918
caea7476
CW
919 /*
920 * Is the GPU currently using a fence to access this buffer,
921 */
922 unsigned int pending_fenced_gpu_access:1;
923 unsigned int fenced_gpu_access:1;
924
93dfb40c
CW
925 unsigned int cache_level:2;
926
7bddb01f 927 unsigned int has_aliasing_ppgtt_mapping:1;
74898d7e 928 unsigned int has_global_gtt_mapping:1;
7bddb01f 929
856fa198 930 struct page **pages;
673a394b 931
185cbcb3
DV
932 /**
933 * DMAR support
934 */
935 struct scatterlist *sg_list;
936 int num_sg;
937
67731b87
CW
938 /**
939 * Used for performing relocations during execbuffer insertion.
940 */
941 struct hlist_node exec_node;
942 unsigned long exec_handle;
6fe4f140 943 struct drm_i915_gem_exec_object2 *exec_entry;
67731b87 944
673a394b
EA
945 /**
946 * Current offset of the object in GTT space.
947 *
948 * This is the same as gtt_space->start
949 */
950 uint32_t gtt_offset;
e67b8ce1 951
caea7476
CW
952 struct intel_ring_buffer *ring;
953
1c293ea3
CW
954 /** Breadcrumb of last rendering to the buffer. */
955 uint32_t last_rendering_seqno;
caea7476
CW
956 /** Breadcrumb of last fenced GPU access to the buffer. */
957 uint32_t last_fenced_seqno;
673a394b 958
778c3544 959 /** Current tiling stride for the object, if it's tiled. */
de151cf6 960 uint32_t stride;
673a394b 961
280b713b 962 /** Record of address bit 17 of each page at last unbind. */
d312ec25 963 unsigned long *bit_17;
280b713b 964
79e53945
JB
965 /** User space pin count and filp owning the pin */
966 uint32_t user_pin_count;
967 struct drm_file *pin_filp;
71acb5eb
DA
968
969 /** for phy allocated objects */
970 struct drm_i915_gem_phys_object *phys_obj;
b70d11da 971
6b95a207
KH
972 /**
973 * Number of crtcs where this object is currently the fb, but
974 * will be page flipped away on the next vblank. When it
975 * reaches 0, dev_priv->pending_flip_queue will be woken up.
976 */
977 atomic_t pending_flip;
673a394b
EA
978};
979
62b8b215 980#define to_intel_bo(x) container_of(x, struct drm_i915_gem_object, base)
23010e43 981
673a394b
EA
982/**
983 * Request queue structure.
984 *
985 * The request queue allows us to note sequence numbers that have been emitted
986 * and may be associated with active buffers to be retired.
987 *
988 * By keeping this list, we can avoid having to do questionable
989 * sequence-number comparisons on buffer last_rendering_seqnos, and associate
990 * an emission time with seqnos for tracking how far ahead of the GPU we are.
991 */
992struct drm_i915_gem_request {
852835f3
ZN
993 /** On Which ring this request was generated */
994 struct intel_ring_buffer *ring;
995
673a394b
EA
996 /** GEM sequence number associated with this request. */
997 uint32_t seqno;
998
a71d8d94
CW
999 /** Postion in the ringbuffer of the end of the request */
1000 u32 tail;
1001
673a394b
EA
1002 /** Time at which this request was emitted, in jiffies. */
1003 unsigned long emitted_jiffies;
1004
b962442e 1005 /** global list entry for this request */
673a394b 1006 struct list_head list;
b962442e 1007
f787a5f5 1008 struct drm_i915_file_private *file_priv;
b962442e
EA
1009 /** file_priv list entry for this request */
1010 struct list_head client_list;
673a394b
EA
1011};
1012
1013struct drm_i915_file_private {
1014 struct {
1c25595f 1015 struct spinlock lock;
b962442e 1016 struct list_head request_list;
673a394b
EA
1017 } mm;
1018};
1019
cae5852d
ZN
1020#define INTEL_INFO(dev) (((struct drm_i915_private *) (dev)->dev_private)->info)
1021
1022#define IS_I830(dev) ((dev)->pci_device == 0x3577)
1023#define IS_845G(dev) ((dev)->pci_device == 0x2562)
1024#define IS_I85X(dev) (INTEL_INFO(dev)->is_i85x)
1025#define IS_I865G(dev) ((dev)->pci_device == 0x2572)
1026#define IS_I915G(dev) (INTEL_INFO(dev)->is_i915g)
1027#define IS_I915GM(dev) ((dev)->pci_device == 0x2592)
1028#define IS_I945G(dev) ((dev)->pci_device == 0x2772)
1029#define IS_I945GM(dev) (INTEL_INFO(dev)->is_i945gm)
1030#define IS_BROADWATER(dev) (INTEL_INFO(dev)->is_broadwater)
1031#define IS_CRESTLINE(dev) (INTEL_INFO(dev)->is_crestline)
1032#define IS_GM45(dev) ((dev)->pci_device == 0x2A42)
1033#define IS_G4X(dev) (INTEL_INFO(dev)->is_g4x)
1034#define IS_PINEVIEW_G(dev) ((dev)->pci_device == 0xa001)
1035#define IS_PINEVIEW_M(dev) ((dev)->pci_device == 0xa011)
1036#define IS_PINEVIEW(dev) (INTEL_INFO(dev)->is_pineview)
1037#define IS_G33(dev) (INTEL_INFO(dev)->is_g33)
1038#define IS_IRONLAKE_D(dev) ((dev)->pci_device == 0x0042)
1039#define IS_IRONLAKE_M(dev) ((dev)->pci_device == 0x0046)
4b65177b 1040#define IS_IVYBRIDGE(dev) (INTEL_INFO(dev)->is_ivybridge)
70a3eb7a 1041#define IS_VALLEYVIEW(dev) (INTEL_INFO(dev)->is_valleyview)
4cae9ae0 1042#define IS_HASWELL(dev) (INTEL_INFO(dev)->is_haswell)
cae5852d
ZN
1043#define IS_MOBILE(dev) (INTEL_INFO(dev)->is_mobile)
1044
85436696
JB
1045/*
1046 * The genX designation typically refers to the render engine, so render
1047 * capability related checks should use IS_GEN, while display and other checks
1048 * have their own (e.g. HAS_PCH_SPLIT for ILK+ display, IS_foo for particular
1049 * chips, etc.).
1050 */
cae5852d
ZN
1051#define IS_GEN2(dev) (INTEL_INFO(dev)->gen == 2)
1052#define IS_GEN3(dev) (INTEL_INFO(dev)->gen == 3)
1053#define IS_GEN4(dev) (INTEL_INFO(dev)->gen == 4)
1054#define IS_GEN5(dev) (INTEL_INFO(dev)->gen == 5)
1055#define IS_GEN6(dev) (INTEL_INFO(dev)->gen == 6)
85436696 1056#define IS_GEN7(dev) (INTEL_INFO(dev)->gen == 7)
cae5852d
ZN
1057
1058#define HAS_BSD(dev) (INTEL_INFO(dev)->has_bsd_ring)
1059#define HAS_BLT(dev) (INTEL_INFO(dev)->has_blt_ring)
3d29b842 1060#define HAS_LLC(dev) (INTEL_INFO(dev)->has_llc)
cae5852d
ZN
1061#define I915_NEED_GFX_HWS(dev) (INTEL_INFO(dev)->need_gfx_hws)
1062
1d2a314c
DV
1063#define HAS_ALIASING_PPGTT(dev) (INTEL_INFO(dev)->gen >=6)
1064
05394f39 1065#define HAS_OVERLAY(dev) (INTEL_INFO(dev)->has_overlay)
cae5852d
ZN
1066#define OVERLAY_NEEDS_PHYSICAL(dev) (INTEL_INFO(dev)->overlay_needs_physical)
1067
1068/* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
1069 * rows, which changed the alignment requirements and fence programming.
1070 */
1071#define HAS_128_BYTE_Y_TILING(dev) (!IS_GEN2(dev) && !(IS_I915G(dev) || \
1072 IS_I915GM(dev)))
1073#define SUPPORTS_DIGITAL_OUTPUTS(dev) (!IS_GEN2(dev) && !IS_PINEVIEW(dev))
1074#define SUPPORTS_INTEGRATED_HDMI(dev) (IS_G4X(dev) || IS_GEN5(dev))
1075#define SUPPORTS_INTEGRATED_DP(dev) (IS_G4X(dev) || IS_GEN5(dev))
1076#define SUPPORTS_EDP(dev) (IS_IRONLAKE_M(dev))
1077#define SUPPORTS_TV(dev) (INTEL_INFO(dev)->supports_tv)
1078#define I915_HAS_HOTPLUG(dev) (INTEL_INFO(dev)->has_hotplug)
1079/* dsparb controlled by hw only */
1080#define DSPARB_HWCONTROL(dev) (IS_G4X(dev) || IS_IRONLAKE(dev))
1081
1082#define HAS_FW_BLC(dev) (INTEL_INFO(dev)->gen > 2)
1083#define HAS_PIPE_CXSR(dev) (INTEL_INFO(dev)->has_pipe_cxsr)
1084#define I915_HAS_FBC(dev) (INTEL_INFO(dev)->has_fbc)
cae5852d 1085
7e508a27 1086#define HAS_PCH_SPLIT(dev) (INTEL_INFO(dev)->has_pch_split)
eceae481 1087#define HAS_PIPE_CONTROL(dev) (INTEL_INFO(dev)->gen >= 5)
cae5852d
ZN
1088
1089#define INTEL_PCH_TYPE(dev) (((struct drm_i915_private *)(dev)->dev_private)->pch_type)
eb877ebf 1090#define HAS_PCH_LPT(dev) (INTEL_PCH_TYPE(dev) == PCH_LPT)
cae5852d
ZN
1091#define HAS_PCH_CPT(dev) (INTEL_PCH_TYPE(dev) == PCH_CPT)
1092#define HAS_PCH_IBX(dev) (INTEL_PCH_TYPE(dev) == PCH_IBX)
1093
05394f39
CW
1094#include "i915_trace.h"
1095
83b7f9ac
ED
1096/**
1097 * RC6 is a special power stage which allows the GPU to enter an very
1098 * low-voltage mode when idle, using down to 0V while at this stage. This
1099 * stage is entered automatically when the GPU is idle when RC6 support is
1100 * enabled, and as soon as new workload arises GPU wakes up automatically as well.
1101 *
1102 * There are different RC6 modes available in Intel GPU, which differentiate
1103 * among each other with the latency required to enter and leave RC6 and
1104 * voltage consumed by the GPU in different states.
1105 *
1106 * The combination of the following flags define which states GPU is allowed
1107 * to enter, while RC6 is the normal RC6 state, RC6p is the deep RC6, and
1108 * RC6pp is deepest RC6. Their support by hardware varies according to the
1109 * GPU, BIOS, chipset and platform. RC6 is usually the safest one and the one
1110 * which brings the most power savings; deeper states save more power, but
1111 * require higher latency to switch to and wake up.
1112 */
1113#define INTEL_RC6_ENABLE (1<<0)
1114#define INTEL_RC6p_ENABLE (1<<1)
1115#define INTEL_RC6pp_ENABLE (1<<2)
1116
c153f45f 1117extern struct drm_ioctl_desc i915_ioctls[];
b3a83639 1118extern int i915_max_ioctl;
a35d9d3c
BW
1119extern unsigned int i915_fbpercrtc __always_unused;
1120extern int i915_panel_ignore_lid __read_mostly;
1121extern unsigned int i915_powersave __read_mostly;
f45b5557 1122extern int i915_semaphores __read_mostly;
a35d9d3c 1123extern unsigned int i915_lvds_downclock __read_mostly;
121d527a 1124extern int i915_lvds_channel_mode __read_mostly;
4415e63b 1125extern int i915_panel_use_ssc __read_mostly;
a35d9d3c 1126extern int i915_vbt_sdvo_panel_type __read_mostly;
c0f372b3 1127extern int i915_enable_rc6 __read_mostly;
4415e63b 1128extern int i915_enable_fbc __read_mostly;
a35d9d3c 1129extern bool i915_enable_hangcheck __read_mostly;
650dc07e 1130extern int i915_enable_ppgtt __read_mostly;
b3a83639 1131
6a9ee8af
DA
1132extern int i915_suspend(struct drm_device *dev, pm_message_t state);
1133extern int i915_resume(struct drm_device *dev);
7c1c2871
DA
1134extern int i915_master_create(struct drm_device *dev, struct drm_master *master);
1135extern void i915_master_destroy(struct drm_device *dev, struct drm_master *master);
1136
1da177e4 1137 /* i915_dma.c */
d05c617e 1138void i915_update_dri1_breadcrumb(struct drm_device *dev);
84b1fd10 1139extern void i915_kernel_lost_context(struct drm_device * dev);
22eae947 1140extern int i915_driver_load(struct drm_device *, unsigned long flags);
ba8bbcf6 1141extern int i915_driver_unload(struct drm_device *);
673a394b 1142extern int i915_driver_open(struct drm_device *dev, struct drm_file *file_priv);
84b1fd10 1143extern void i915_driver_lastclose(struct drm_device * dev);
6c340eac
EA
1144extern void i915_driver_preclose(struct drm_device *dev,
1145 struct drm_file *file_priv);
673a394b
EA
1146extern void i915_driver_postclose(struct drm_device *dev,
1147 struct drm_file *file_priv);
84b1fd10 1148extern int i915_driver_device_is_agp(struct drm_device * dev);
c43b5634 1149#ifdef CONFIG_COMPAT
0d6aa60b
DA
1150extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
1151 unsigned long arg);
c43b5634 1152#endif
673a394b 1153extern int i915_emit_box(struct drm_device *dev,
c4e7a414
CW
1154 struct drm_clip_rect *box,
1155 int DR1, int DR4);
f803aa55 1156extern int i915_reset(struct drm_device *dev, u8 flags);
7648fa99
JB
1157extern unsigned long i915_chipset_val(struct drm_i915_private *dev_priv);
1158extern unsigned long i915_mch_val(struct drm_i915_private *dev_priv);
1159extern unsigned long i915_gfx_val(struct drm_i915_private *dev_priv);
1160extern void i915_update_gfx_val(struct drm_i915_private *dev_priv);
1161
af6061af 1162
1da177e4 1163/* i915_irq.c */
f65d9421 1164void i915_hangcheck_elapsed(unsigned long data);
527f9e90 1165void i915_handle_error(struct drm_device *dev, bool wedged);
1da177e4 1166
f71d4af4 1167extern void intel_irq_init(struct drm_device *dev);
b1f14ad0 1168
742cbee8
DV
1169void i915_error_state_free(struct kref *error_ref);
1170
7c463586
KP
1171void
1172i915_enable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask);
1173
1174void
1175i915_disable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask);
1176
0206e353 1177void intel_enable_asle(struct drm_device *dev);
01c66889 1178
3bd3c932
CW
1179#ifdef CONFIG_DEBUG_FS
1180extern void i915_destroy_error_state(struct drm_device *dev);
1181#else
1182#define i915_destroy_error_state(x)
1183#endif
1184
7c463586 1185
673a394b
EA
1186/* i915_gem.c */
1187int i915_gem_init_ioctl(struct drm_device *dev, void *data,
1188 struct drm_file *file_priv);
1189int i915_gem_create_ioctl(struct drm_device *dev, void *data,
1190 struct drm_file *file_priv);
1191int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
1192 struct drm_file *file_priv);
1193int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
1194 struct drm_file *file_priv);
1195int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
1196 struct drm_file *file_priv);
de151cf6
JB
1197int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
1198 struct drm_file *file_priv);
673a394b
EA
1199int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
1200 struct drm_file *file_priv);
1201int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
1202 struct drm_file *file_priv);
1203int i915_gem_execbuffer(struct drm_device *dev, void *data,
1204 struct drm_file *file_priv);
76446cac
JB
1205int i915_gem_execbuffer2(struct drm_device *dev, void *data,
1206 struct drm_file *file_priv);
673a394b
EA
1207int i915_gem_pin_ioctl(struct drm_device *dev, void *data,
1208 struct drm_file *file_priv);
1209int i915_gem_unpin_ioctl(struct drm_device *dev, void *data,
1210 struct drm_file *file_priv);
1211int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
1212 struct drm_file *file_priv);
1213int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
1214 struct drm_file *file_priv);
3ef94daa
CW
1215int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
1216 struct drm_file *file_priv);
673a394b
EA
1217int i915_gem_entervt_ioctl(struct drm_device *dev, void *data,
1218 struct drm_file *file_priv);
1219int i915_gem_leavevt_ioctl(struct drm_device *dev, void *data,
1220 struct drm_file *file_priv);
1221int i915_gem_set_tiling(struct drm_device *dev, void *data,
1222 struct drm_file *file_priv);
1223int i915_gem_get_tiling(struct drm_device *dev, void *data,
1224 struct drm_file *file_priv);
5a125c3c
EA
1225int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
1226 struct drm_file *file_priv);
673a394b 1227void i915_gem_load(struct drm_device *dev);
673a394b 1228int i915_gem_init_object(struct drm_gem_object *obj);
db53a302 1229int __must_check i915_gem_flush_ring(struct intel_ring_buffer *ring,
88241785
CW
1230 uint32_t invalidate_domains,
1231 uint32_t flush_domains);
05394f39
CW
1232struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
1233 size_t size);
673a394b 1234void i915_gem_free_object(struct drm_gem_object *obj);
2021746e
CW
1235int __must_check i915_gem_object_pin(struct drm_i915_gem_object *obj,
1236 uint32_t alignment,
1237 bool map_and_fenceable);
05394f39 1238void i915_gem_object_unpin(struct drm_i915_gem_object *obj);
2021746e 1239int __must_check i915_gem_object_unbind(struct drm_i915_gem_object *obj);
05394f39 1240void i915_gem_release_mmap(struct drm_i915_gem_object *obj);
673a394b 1241void i915_gem_lastclose(struct drm_device *dev);
f787a5f5 1242
54cf91dc 1243int __must_check i915_mutex_lock_interruptible(struct drm_device *dev);
ce453d81 1244int __must_check i915_gem_object_wait_rendering(struct drm_i915_gem_object *obj);
2911a35b
BW
1245int i915_gem_object_sync(struct drm_i915_gem_object *obj,
1246 struct intel_ring_buffer *to);
54cf91dc 1247void i915_gem_object_move_to_active(struct drm_i915_gem_object *obj,
1ec14ad3
CW
1248 struct intel_ring_buffer *ring,
1249 u32 seqno);
54cf91dc 1250
ff72145b
DA
1251int i915_gem_dumb_create(struct drm_file *file_priv,
1252 struct drm_device *dev,
1253 struct drm_mode_create_dumb *args);
1254int i915_gem_mmap_gtt(struct drm_file *file_priv, struct drm_device *dev,
1255 uint32_t handle, uint64_t *offset);
1256int i915_gem_dumb_destroy(struct drm_file *file_priv, struct drm_device *dev,
0206e353 1257 uint32_t handle);
f787a5f5
CW
1258/**
1259 * Returns true if seq1 is later than seq2.
1260 */
1261static inline bool
1262i915_seqno_passed(uint32_t seq1, uint32_t seq2)
1263{
1264 return (int32_t)(seq1 - seq2) >= 0;
1265}
1266
53d227f2 1267u32 i915_gem_next_request_seqno(struct intel_ring_buffer *ring);
54cf91dc 1268
06d98131 1269int __must_check i915_gem_object_get_fence(struct drm_i915_gem_object *obj);
d9e86c0e 1270int __must_check i915_gem_object_put_fence(struct drm_i915_gem_object *obj);
2021746e 1271
9a5a53b3 1272static inline bool
1690e1eb
CW
1273i915_gem_object_pin_fence(struct drm_i915_gem_object *obj)
1274{
1275 if (obj->fence_reg != I915_FENCE_REG_NONE) {
1276 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
1277 dev_priv->fence_regs[obj->fence_reg].pin_count++;
9a5a53b3
CW
1278 return true;
1279 } else
1280 return false;
1690e1eb
CW
1281}
1282
1283static inline void
1284i915_gem_object_unpin_fence(struct drm_i915_gem_object *obj)
1285{
1286 if (obj->fence_reg != I915_FENCE_REG_NONE) {
1287 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
1288 dev_priv->fence_regs[obj->fence_reg].pin_count--;
1289 }
1290}
1291
b09a1fec 1292void i915_gem_retire_requests(struct drm_device *dev);
a71d8d94
CW
1293void i915_gem_retire_requests_ring(struct intel_ring_buffer *ring);
1294
069efc1d 1295void i915_gem_reset(struct drm_device *dev);
05394f39 1296void i915_gem_clflush_object(struct drm_i915_gem_object *obj);
2021746e
CW
1297int __must_check i915_gem_object_set_domain(struct drm_i915_gem_object *obj,
1298 uint32_t read_domains,
1299 uint32_t write_domain);
a8198eea 1300int __must_check i915_gem_object_finish_gpu(struct drm_i915_gem_object *obj);
1070a42b 1301int __must_check i915_gem_init(struct drm_device *dev);
f691e2f4
DV
1302int __must_check i915_gem_init_hw(struct drm_device *dev);
1303void i915_gem_init_swizzling(struct drm_device *dev);
e21af88d 1304void i915_gem_init_ppgtt(struct drm_device *dev);
79e53945 1305void i915_gem_cleanup_ringbuffer(struct drm_device *dev);
b2da9fe5 1306int __must_check i915_gpu_idle(struct drm_device *dev);
2021746e 1307int __must_check i915_gem_idle(struct drm_device *dev);
db53a302
CW
1308int __must_check i915_add_request(struct intel_ring_buffer *ring,
1309 struct drm_file *file,
1310 struct drm_i915_gem_request *request);
1311int __must_check i915_wait_request(struct intel_ring_buffer *ring,
b2da9fe5 1312 uint32_t seqno);
de151cf6 1313int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
2021746e
CW
1314int __must_check
1315i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj,
1316 bool write);
1317int __must_check
dabdfe02
CW
1318i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write);
1319int __must_check
2da3b9b9
CW
1320i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
1321 u32 alignment,
2021746e 1322 struct intel_ring_buffer *pipelined);
71acb5eb 1323int i915_gem_attach_phys_object(struct drm_device *dev,
05394f39 1324 struct drm_i915_gem_object *obj,
6eeefaf3
CW
1325 int id,
1326 int align);
71acb5eb 1327void i915_gem_detach_phys_object(struct drm_device *dev,
05394f39 1328 struct drm_i915_gem_object *obj);
71acb5eb 1329void i915_gem_free_all_phys_object(struct drm_device *dev);
05394f39 1330void i915_gem_release(struct drm_device *dev, struct drm_file *file);
673a394b 1331
467cffba 1332uint32_t
e28f8711
CW
1333i915_gem_get_unfenced_gtt_alignment(struct drm_device *dev,
1334 uint32_t size,
1335 int tiling_mode);
467cffba 1336
e4ffd173
CW
1337int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
1338 enum i915_cache_level cache_level);
1339
76aaf220 1340/* i915_gem_gtt.c */
1d2a314c
DV
1341int __must_check i915_gem_init_aliasing_ppgtt(struct drm_device *dev);
1342void i915_gem_cleanup_aliasing_ppgtt(struct drm_device *dev);
7bddb01f
DV
1343void i915_ppgtt_bind_object(struct i915_hw_ppgtt *ppgtt,
1344 struct drm_i915_gem_object *obj,
1345 enum i915_cache_level cache_level);
1346void i915_ppgtt_unbind_object(struct i915_hw_ppgtt *ppgtt,
1347 struct drm_i915_gem_object *obj);
1d2a314c 1348
76aaf220 1349void i915_gem_restore_gtt_mappings(struct drm_device *dev);
74163907
DV
1350int __must_check i915_gem_gtt_prepare_object(struct drm_i915_gem_object *obj);
1351void i915_gem_gtt_bind_object(struct drm_i915_gem_object *obj,
e4ffd173 1352 enum i915_cache_level cache_level);
05394f39 1353void i915_gem_gtt_unbind_object(struct drm_i915_gem_object *obj);
74163907 1354void i915_gem_gtt_finish_object(struct drm_i915_gem_object *obj);
644ec02b
DV
1355void i915_gem_init_global_gtt(struct drm_device *dev,
1356 unsigned long start,
1357 unsigned long mappable_end,
1358 unsigned long end);
76aaf220 1359
b47eb4a2 1360/* i915_gem_evict.c */
2021746e
CW
1361int __must_check i915_gem_evict_something(struct drm_device *dev, int min_size,
1362 unsigned alignment, bool mappable);
a39d7efc 1363int i915_gem_evict_everything(struct drm_device *dev, bool purgeable_only);
b47eb4a2 1364
9797fbfb
CW
1365/* i915_gem_stolen.c */
1366int i915_gem_init_stolen(struct drm_device *dev);
1367void i915_gem_cleanup_stolen(struct drm_device *dev);
1368
673a394b
EA
1369/* i915_gem_tiling.c */
1370void i915_gem_detect_bit_6_swizzle(struct drm_device *dev);
05394f39
CW
1371void i915_gem_object_do_bit_17_swizzle(struct drm_i915_gem_object *obj);
1372void i915_gem_object_save_bit_17_swizzle(struct drm_i915_gem_object *obj);
673a394b
EA
1373
1374/* i915_gem_debug.c */
05394f39 1375void i915_gem_dump_object(struct drm_i915_gem_object *obj, int len,
673a394b 1376 const char *where, uint32_t mark);
23bc5982
CW
1377#if WATCH_LISTS
1378int i915_verify_lists(struct drm_device *dev);
673a394b 1379#else
23bc5982 1380#define i915_verify_lists(dev) 0
673a394b 1381#endif
05394f39
CW
1382void i915_gem_object_check_coherency(struct drm_i915_gem_object *obj,
1383 int handle);
1384void i915_gem_dump_object(struct drm_i915_gem_object *obj, int len,
673a394b 1385 const char *where, uint32_t mark);
1da177e4 1386
2017263e 1387/* i915_debugfs.c */
27c202ad
BG
1388int i915_debugfs_init(struct drm_minor *minor);
1389void i915_debugfs_cleanup(struct drm_minor *minor);
2017263e 1390
317c35d1
JB
1391/* i915_suspend.c */
1392extern int i915_save_state(struct drm_device *dev);
1393extern int i915_restore_state(struct drm_device *dev);
0a3e67a4
JB
1394
1395/* i915_suspend.c */
1396extern int i915_save_state(struct drm_device *dev);
1397extern int i915_restore_state(struct drm_device *dev);
317c35d1 1398
0136db58
BW
1399/* i915_sysfs.c */
1400void i915_setup_sysfs(struct drm_device *dev_priv);
1401void i915_teardown_sysfs(struct drm_device *dev_priv);
1402
f899fc64
CW
1403/* intel_i2c.c */
1404extern int intel_setup_gmbus(struct drm_device *dev);
1405extern void intel_teardown_gmbus(struct drm_device *dev);
3bd7d909
DK
1406extern inline bool intel_gmbus_is_port_valid(unsigned port)
1407{
2ed06c93 1408 return (port >= GMBUS_PORT_SSC && port <= GMBUS_PORT_DPD);
3bd7d909
DK
1409}
1410
1411extern struct i2c_adapter *intel_gmbus_get_adapter(
1412 struct drm_i915_private *dev_priv, unsigned port);
e957d772
CW
1413extern void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed);
1414extern void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit);
b8232e90
CW
1415extern inline bool intel_gmbus_is_forced_bit(struct i2c_adapter *adapter)
1416{
1417 return container_of(adapter, struct intel_gmbus, adapter)->force_bit;
1418}
f899fc64
CW
1419extern void intel_i2c_reset(struct drm_device *dev);
1420
3b617967 1421/* intel_opregion.c */
44834a67
CW
1422extern int intel_opregion_setup(struct drm_device *dev);
1423#ifdef CONFIG_ACPI
1424extern void intel_opregion_init(struct drm_device *dev);
1425extern void intel_opregion_fini(struct drm_device *dev);
3b617967
CW
1426extern void intel_opregion_asle_intr(struct drm_device *dev);
1427extern void intel_opregion_gse_intr(struct drm_device *dev);
1428extern void intel_opregion_enable_asle(struct drm_device *dev);
65e082c9 1429#else
44834a67
CW
1430static inline void intel_opregion_init(struct drm_device *dev) { return; }
1431static inline void intel_opregion_fini(struct drm_device *dev) { return; }
3b617967
CW
1432static inline void intel_opregion_asle_intr(struct drm_device *dev) { return; }
1433static inline void intel_opregion_gse_intr(struct drm_device *dev) { return; }
1434static inline void intel_opregion_enable_asle(struct drm_device *dev) { return; }
65e082c9 1435#endif
8ee1c3db 1436
723bfd70
JB
1437/* intel_acpi.c */
1438#ifdef CONFIG_ACPI
1439extern void intel_register_dsm_handler(void);
1440extern void intel_unregister_dsm_handler(void);
1441#else
1442static inline void intel_register_dsm_handler(void) { return; }
1443static inline void intel_unregister_dsm_handler(void) { return; }
1444#endif /* CONFIG_ACPI */
1445
79e53945 1446/* modesetting */
f817586c 1447extern void intel_modeset_init_hw(struct drm_device *dev);
79e53945 1448extern void intel_modeset_init(struct drm_device *dev);
2c7111db 1449extern void intel_modeset_gem_init(struct drm_device *dev);
79e53945 1450extern void intel_modeset_cleanup(struct drm_device *dev);
28d52043 1451extern int intel_modeset_vga_set_state(struct drm_device *dev, bool state);
ee5382ae 1452extern bool intel_fbc_enabled(struct drm_device *dev);
43a9539f 1453extern void intel_disable_fbc(struct drm_device *dev);
7648fa99 1454extern bool ironlake_set_drps(struct drm_device *dev, u8 val);
9fb526db 1455extern void ironlake_init_pch_refclk(struct drm_device *dev);
d5bb081b 1456extern void ironlake_enable_rc6(struct drm_device *dev);
3b8d8d91 1457extern void gen6_set_rps(struct drm_device *dev, u8 val);
0206e353
AJ
1458extern void intel_detect_pch(struct drm_device *dev);
1459extern int intel_trans_dp_port_sel(struct drm_crtc *crtc);
0136db58 1460extern int intel_enable_rc6(const struct drm_device *dev);
3bad0781 1461
2911a35b 1462extern bool i915_semaphore_is_enabled(struct drm_device *dev);
8d715f00
KP
1463extern void __gen6_gt_force_wake_get(struct drm_i915_private *dev_priv);
1464extern void __gen6_gt_force_wake_mt_get(struct drm_i915_private *dev_priv);
1465extern void __gen6_gt_force_wake_put(struct drm_i915_private *dev_priv);
1466extern void __gen6_gt_force_wake_mt_put(struct drm_i915_private *dev_priv);
1467
575155a9
JB
1468extern void vlv_force_wake_get(struct drm_i915_private *dev_priv);
1469extern void vlv_force_wake_put(struct drm_i915_private *dev_priv);
1470
6ef3d427 1471/* overlay */
3bd3c932 1472#ifdef CONFIG_DEBUG_FS
6ef3d427
CW
1473extern struct intel_overlay_error_state *intel_overlay_capture_error_state(struct drm_device *dev);
1474extern void intel_overlay_print_error_state(struct seq_file *m, struct intel_overlay_error_state *error);
c4a1d9e4
CW
1475
1476extern struct intel_display_error_state *intel_display_capture_error_state(struct drm_device *dev);
1477extern void intel_display_print_error_state(struct seq_file *m,
1478 struct drm_device *dev,
1479 struct intel_display_error_state *error);
3bd3c932 1480#endif
6ef3d427 1481
b7287d80
BW
1482/* On SNB platform, before reading ring registers forcewake bit
1483 * must be set to prevent GT core from power down and stale values being
1484 * returned.
1485 */
fcca7926
BW
1486void gen6_gt_force_wake_get(struct drm_i915_private *dev_priv);
1487void gen6_gt_force_wake_put(struct drm_i915_private *dev_priv);
67a3744f 1488int __gen6_gt_wait_for_fifo(struct drm_i915_private *dev_priv);
b7287d80 1489
5f75377d 1490#define __i915_read(x, y) \
f7000883 1491 u##x i915_read##x(struct drm_i915_private *dev_priv, u32 reg);
fcca7926 1492
5f75377d
KP
1493__i915_read(8, b)
1494__i915_read(16, w)
1495__i915_read(32, l)
1496__i915_read(64, q)
1497#undef __i915_read
1498
1499#define __i915_write(x, y) \
f7000883
AK
1500 void i915_write##x(struct drm_i915_private *dev_priv, u32 reg, u##x val);
1501
5f75377d
KP
1502__i915_write(8, b)
1503__i915_write(16, w)
1504__i915_write(32, l)
1505__i915_write(64, q)
1506#undef __i915_write
1507
1508#define I915_READ8(reg) i915_read8(dev_priv, (reg))
1509#define I915_WRITE8(reg, val) i915_write8(dev_priv, (reg), (val))
1510
1511#define I915_READ16(reg) i915_read16(dev_priv, (reg))
1512#define I915_WRITE16(reg, val) i915_write16(dev_priv, (reg), (val))
1513#define I915_READ16_NOTRACE(reg) readw(dev_priv->regs + (reg))
1514#define I915_WRITE16_NOTRACE(reg, val) writew(val, dev_priv->regs + (reg))
1515
1516#define I915_READ(reg) i915_read32(dev_priv, (reg))
1517#define I915_WRITE(reg, val) i915_write32(dev_priv, (reg), (val))
cae5852d
ZN
1518#define I915_READ_NOTRACE(reg) readl(dev_priv->regs + (reg))
1519#define I915_WRITE_NOTRACE(reg, val) writel(val, dev_priv->regs + (reg))
5f75377d
KP
1520
1521#define I915_WRITE64(reg, val) i915_write64(dev_priv, (reg), (val))
1522#define I915_READ64(reg) i915_read64(dev_priv, (reg))
cae5852d
ZN
1523
1524#define POSTING_READ(reg) (void)I915_READ_NOTRACE(reg)
1525#define POSTING_READ16(reg) (void)I915_READ16_NOTRACE(reg)
1526
ba4f01a3 1527
1da177e4 1528#endif