]> git.proxmox.com Git - mirror_ubuntu-bionic-kernel.git/blame - drivers/gpu/drm/i915/i915_drv.h
drm/i915: fix reset handling in the throttle ioctl
[mirror_ubuntu-bionic-kernel.git] / drivers / gpu / drm / i915 / i915_drv.h
CommitLineData
1da177e4
LT
1/* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
2 */
0d6aa60b 3/*
bc54fd1a 4 *
1da177e4
LT
5 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
bc54fd1a
DA
7 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
0d6aa60b 28 */
1da177e4
LT
29
30#ifndef _I915_DRV_H_
31#define _I915_DRV_H_
32
e9b73c67
CW
33#include <uapi/drm/i915_drm.h>
34
585fb111 35#include "i915_reg.h"
79e53945 36#include "intel_bios.h"
8187a2b7 37#include "intel_ringbuffer.h"
0839ccb8 38#include <linux/io-mapping.h>
f899fc64 39#include <linux/i2c.h>
c167a6fc 40#include <linux/i2c-algo-bit.h>
0ade6386 41#include <drm/intel-gtt.h>
aaa6fd2a 42#include <linux/backlight.h>
2911a35b 43#include <linux/intel-iommu.h>
742cbee8 44#include <linux/kref.h>
9ee32fea 45#include <linux/pm_qos.h>
585fb111 46
1da177e4
LT
47/* General customization:
48 */
49
50#define DRIVER_AUTHOR "Tungsten Graphics, Inc."
51
52#define DRIVER_NAME "i915"
53#define DRIVER_DESC "Intel Graphics"
673a394b 54#define DRIVER_DATE "20080730"
1da177e4 55
317c35d1
JB
56enum pipe {
57 PIPE_A = 0,
58 PIPE_B,
9db4a9c7
JB
59 PIPE_C,
60 I915_MAX_PIPES
317c35d1 61};
9db4a9c7 62#define pipe_name(p) ((p) + 'A')
317c35d1 63
a5c961d1
PZ
64enum transcoder {
65 TRANSCODER_A = 0,
66 TRANSCODER_B,
67 TRANSCODER_C,
68 TRANSCODER_EDP = 0xF,
69};
70#define transcoder_name(t) ((t) + 'A')
71
80824003
JB
72enum plane {
73 PLANE_A = 0,
74 PLANE_B,
9db4a9c7 75 PLANE_C,
80824003 76};
9db4a9c7 77#define plane_name(p) ((p) + 'A')
52440211 78
2b139522
ED
79enum port {
80 PORT_A = 0,
81 PORT_B,
82 PORT_C,
83 PORT_D,
84 PORT_E,
85 I915_MAX_PORTS
86};
87#define port_name(p) ((p) + 'A')
88
2a2d5482
CW
89#define I915_GEM_GPU_DOMAINS \
90 (I915_GEM_DOMAIN_RENDER | \
91 I915_GEM_DOMAIN_SAMPLER | \
92 I915_GEM_DOMAIN_COMMAND | \
93 I915_GEM_DOMAIN_INSTRUCTION | \
94 I915_GEM_DOMAIN_VERTEX)
62fdfeaf 95
9db4a9c7
JB
96#define for_each_pipe(p) for ((p) = 0; (p) < dev_priv->num_pipe; (p)++)
97
6c2b7c12
DV
98#define for_each_encoder_on_crtc(dev, __crtc, intel_encoder) \
99 list_for_each_entry((intel_encoder), &(dev)->mode_config.encoder_list, base.head) \
100 if ((intel_encoder)->base.crtc == (__crtc))
101
ee7b9f93
JB
102struct intel_pch_pll {
103 int refcount; /* count of number of CRTCs sharing this PLL */
104 int active; /* count of number of active CRTCs (i.e. DPMS on) */
105 bool on; /* is the PLL actually active? Disabled during modeset */
106 int pll_reg;
107 int fp0_reg;
108 int fp1_reg;
109};
110#define I915_NUM_PLLS 2
111
e69d0bc1
DV
112/* Used by dp and fdi links */
113struct intel_link_m_n {
114 uint32_t tu;
115 uint32_t gmch_m;
116 uint32_t gmch_n;
117 uint32_t link_m;
118 uint32_t link_n;
119};
120
121void intel_link_compute_m_n(int bpp, int nlanes,
122 int pixel_clock, int link_clock,
123 struct intel_link_m_n *m_n);
124
6441ab5f
PZ
125struct intel_ddi_plls {
126 int spll_refcount;
127 int wrpll1_refcount;
128 int wrpll2_refcount;
129};
130
1da177e4
LT
131/* Interface history:
132 *
133 * 1.1: Original.
0d6aa60b
DA
134 * 1.2: Add Power Management
135 * 1.3: Add vblank support
de227f5f 136 * 1.4: Fix cmdbuffer path, add heap destroy
702880f2 137 * 1.5: Add vblank pipe configuration
2228ed67
MD
138 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
139 * - Support vertical blank on secondary display pipe
1da177e4
LT
140 */
141#define DRIVER_MAJOR 1
2228ed67 142#define DRIVER_MINOR 6
1da177e4
LT
143#define DRIVER_PATCHLEVEL 0
144
673a394b 145#define WATCH_COHERENCY 0
23bc5982 146#define WATCH_LISTS 0
42d6ab48 147#define WATCH_GTT 0
673a394b 148
71acb5eb
DA
149#define I915_GEM_PHYS_CURSOR_0 1
150#define I915_GEM_PHYS_CURSOR_1 2
151#define I915_GEM_PHYS_OVERLAY_REGS 3
152#define I915_MAX_PHYS_OBJECT (I915_GEM_PHYS_OVERLAY_REGS)
153
154struct drm_i915_gem_phys_object {
155 int id;
156 struct page **page_list;
157 drm_dma_handle_t *handle;
05394f39 158 struct drm_i915_gem_object *cur_obj;
71acb5eb
DA
159};
160
0a3e67a4
JB
161struct opregion_header;
162struct opregion_acpi;
163struct opregion_swsci;
164struct opregion_asle;
8d715f00 165struct drm_i915_private;
0a3e67a4 166
8ee1c3db 167struct intel_opregion {
5bc4418b
BW
168 struct opregion_header __iomem *header;
169 struct opregion_acpi __iomem *acpi;
170 struct opregion_swsci __iomem *swsci;
171 struct opregion_asle __iomem *asle;
172 void __iomem *vbt;
01fe9dbd 173 u32 __iomem *lid_state;
8ee1c3db 174};
44834a67 175#define OPREGION_SIZE (8*1024)
8ee1c3db 176
6ef3d427
CW
177struct intel_overlay;
178struct intel_overlay_error_state;
179
7c1c2871
DA
180struct drm_i915_master_private {
181 drm_local_map_t *sarea;
182 struct _drm_i915_sarea *sarea_priv;
183};
de151cf6 184#define I915_FENCE_REG_NONE -1
4b9de737
DV
185#define I915_MAX_NUM_FENCES 16
186/* 16 fences + sign bit for FENCE_REG_NONE */
187#define I915_MAX_NUM_FENCE_BITS 5
de151cf6
JB
188
189struct drm_i915_fence_reg {
007cc8ac 190 struct list_head lru_list;
caea7476 191 struct drm_i915_gem_object *obj;
1690e1eb 192 int pin_count;
de151cf6 193};
7c1c2871 194
9b9d172d 195struct sdvo_device_mapping {
e957d772 196 u8 initialized;
9b9d172d 197 u8 dvo_port;
198 u8 slave_addr;
199 u8 dvo_wiring;
e957d772 200 u8 i2c_pin;
b1083333 201 u8 ddc_pin;
9b9d172d 202};
203
c4a1d9e4
CW
204struct intel_display_error_state;
205
63eeaf38 206struct drm_i915_error_state {
742cbee8 207 struct kref ref;
63eeaf38
JB
208 u32 eir;
209 u32 pgtbl_er;
be998e2e 210 u32 ier;
b9a3906b 211 u32 ccid;
9574b3fe 212 bool waiting[I915_NUM_RINGS];
9db4a9c7 213 u32 pipestat[I915_MAX_PIPES];
c1cd90ed
DV
214 u32 tail[I915_NUM_RINGS];
215 u32 head[I915_NUM_RINGS];
d27b1e0e
DV
216 u32 ipeir[I915_NUM_RINGS];
217 u32 ipehr[I915_NUM_RINGS];
218 u32 instdone[I915_NUM_RINGS];
219 u32 acthd[I915_NUM_RINGS];
7e3b8737 220 u32 semaphore_mboxes[I915_NUM_RINGS][I915_NUM_RINGS - 1];
df2b23d9 221 u32 semaphore_seqno[I915_NUM_RINGS][I915_NUM_RINGS - 1];
12f55818 222 u32 rc_psmi[I915_NUM_RINGS]; /* sleep state */
7e3b8737
DV
223 /* our own tracking of ring head and tail */
224 u32 cpu_ring_head[I915_NUM_RINGS];
225 u32 cpu_ring_tail[I915_NUM_RINGS];
1d8f38f4 226 u32 error; /* gen6+ */
71e172e8 227 u32 err_int; /* gen7 */
c1cd90ed
DV
228 u32 instpm[I915_NUM_RINGS];
229 u32 instps[I915_NUM_RINGS];
050ee91f 230 u32 extra_instdone[I915_NUM_INSTDONE_REG];
d27b1e0e 231 u32 seqno[I915_NUM_RINGS];
9df30794 232 u64 bbaddr;
33f3f518
DV
233 u32 fault_reg[I915_NUM_RINGS];
234 u32 done_reg;
c1cd90ed 235 u32 faddr[I915_NUM_RINGS];
4b9de737 236 u64 fence[I915_MAX_NUM_FENCES];
63eeaf38 237 struct timeval time;
52d39a21
CW
238 struct drm_i915_error_ring {
239 struct drm_i915_error_object {
240 int page_count;
241 u32 gtt_offset;
242 u32 *pages[0];
243 } *ringbuffer, *batchbuffer;
244 struct drm_i915_error_request {
245 long jiffies;
246 u32 seqno;
ee4f42b1 247 u32 tail;
52d39a21
CW
248 } *requests;
249 int num_requests;
250 } ring[I915_NUM_RINGS];
9df30794 251 struct drm_i915_error_buffer {
a779e5ab 252 u32 size;
9df30794 253 u32 name;
0201f1ec 254 u32 rseqno, wseqno;
9df30794
CW
255 u32 gtt_offset;
256 u32 read_domains;
257 u32 write_domain;
4b9de737 258 s32 fence_reg:I915_MAX_NUM_FENCE_BITS;
9df30794
CW
259 s32 pinned:2;
260 u32 tiling:2;
261 u32 dirty:1;
262 u32 purgeable:1;
5d1333fc 263 s32 ring:4;
93dfb40c 264 u32 cache_level:2;
c724e8a9
CW
265 } *active_bo, *pinned_bo;
266 u32 active_bo_count, pinned_bo_count;
6ef3d427 267 struct intel_overlay_error_state *overlay;
c4a1d9e4 268 struct intel_display_error_state *display;
63eeaf38
JB
269};
270
e70236a8 271struct drm_i915_display_funcs {
ee5382ae 272 bool (*fbc_enabled)(struct drm_device *dev);
e70236a8
JB
273 void (*enable_fbc)(struct drm_crtc *crtc, unsigned long interval);
274 void (*disable_fbc)(struct drm_device *dev);
275 int (*get_display_clock_speed)(struct drm_device *dev);
276 int (*get_fifo_size)(struct drm_device *dev, int plane);
d210246a 277 void (*update_wm)(struct drm_device *dev);
b840d907
JB
278 void (*update_sprite_wm)(struct drm_device *dev, int pipe,
279 uint32_t sprite_width, int pixel_size);
1f8eeabf
ED
280 void (*update_linetime_wm)(struct drm_device *dev, int pipe,
281 struct drm_display_mode *mode);
47fab737 282 void (*modeset_global_resources)(struct drm_device *dev);
f564048e
EA
283 int (*crtc_mode_set)(struct drm_crtc *crtc,
284 struct drm_display_mode *mode,
285 struct drm_display_mode *adjusted_mode,
286 int x, int y,
287 struct drm_framebuffer *old_fb);
76e5a89c
DV
288 void (*crtc_enable)(struct drm_crtc *crtc);
289 void (*crtc_disable)(struct drm_crtc *crtc);
ee7b9f93 290 void (*off)(struct drm_crtc *crtc);
e0dac65e
WF
291 void (*write_eld)(struct drm_connector *connector,
292 struct drm_crtc *crtc);
674cf967 293 void (*fdi_link_train)(struct drm_crtc *crtc);
6067aaea 294 void (*init_clock_gating)(struct drm_device *dev);
8c9f3aaf
JB
295 int (*queue_flip)(struct drm_device *dev, struct drm_crtc *crtc,
296 struct drm_framebuffer *fb,
297 struct drm_i915_gem_object *obj);
17638cd6
JB
298 int (*update_plane)(struct drm_crtc *crtc, struct drm_framebuffer *fb,
299 int x, int y);
20afbda2 300 void (*hpd_irq_setup)(struct drm_device *dev);
e70236a8
JB
301 /* clock updates for mode set */
302 /* cursor updates */
303 /* render clock increase/decrease */
304 /* display clock increase/decrease */
305 /* pll clock increase/decrease */
e70236a8
JB
306};
307
990bbdad
CW
308struct drm_i915_gt_funcs {
309 void (*force_wake_get)(struct drm_i915_private *dev_priv);
310 void (*force_wake_put)(struct drm_i915_private *dev_priv);
311};
312
c96ea64e
DV
313#define DEV_INFO_FLAGS \
314 DEV_INFO_FLAG(is_mobile) DEV_INFO_SEP \
315 DEV_INFO_FLAG(is_i85x) DEV_INFO_SEP \
316 DEV_INFO_FLAG(is_i915g) DEV_INFO_SEP \
317 DEV_INFO_FLAG(is_i945gm) DEV_INFO_SEP \
318 DEV_INFO_FLAG(is_g33) DEV_INFO_SEP \
319 DEV_INFO_FLAG(need_gfx_hws) DEV_INFO_SEP \
320 DEV_INFO_FLAG(is_g4x) DEV_INFO_SEP \
321 DEV_INFO_FLAG(is_pineview) DEV_INFO_SEP \
322 DEV_INFO_FLAG(is_broadwater) DEV_INFO_SEP \
323 DEV_INFO_FLAG(is_crestline) DEV_INFO_SEP \
324 DEV_INFO_FLAG(is_ivybridge) DEV_INFO_SEP \
325 DEV_INFO_FLAG(is_valleyview) DEV_INFO_SEP \
326 DEV_INFO_FLAG(is_haswell) DEV_INFO_SEP \
327 DEV_INFO_FLAG(has_force_wake) DEV_INFO_SEP \
328 DEV_INFO_FLAG(has_fbc) DEV_INFO_SEP \
329 DEV_INFO_FLAG(has_pipe_cxsr) DEV_INFO_SEP \
330 DEV_INFO_FLAG(has_hotplug) DEV_INFO_SEP \
331 DEV_INFO_FLAG(cursor_needs_physical) DEV_INFO_SEP \
332 DEV_INFO_FLAG(has_overlay) DEV_INFO_SEP \
333 DEV_INFO_FLAG(overlay_needs_physical) DEV_INFO_SEP \
334 DEV_INFO_FLAG(supports_tv) DEV_INFO_SEP \
335 DEV_INFO_FLAG(has_bsd_ring) DEV_INFO_SEP \
336 DEV_INFO_FLAG(has_blt_ring) DEV_INFO_SEP \
337 DEV_INFO_FLAG(has_llc)
338
cfdf1fa2 339struct intel_device_info {
c96c3a8c 340 u8 gen;
0206e353
AJ
341 u8 is_mobile:1;
342 u8 is_i85x:1;
343 u8 is_i915g:1;
344 u8 is_i945gm:1;
345 u8 is_g33:1;
346 u8 need_gfx_hws:1;
347 u8 is_g4x:1;
348 u8 is_pineview:1;
349 u8 is_broadwater:1;
350 u8 is_crestline:1;
351 u8 is_ivybridge:1;
70a3eb7a 352 u8 is_valleyview:1;
b7884eb4 353 u8 has_force_wake:1;
4cae9ae0 354 u8 is_haswell:1;
0206e353
AJ
355 u8 has_fbc:1;
356 u8 has_pipe_cxsr:1;
357 u8 has_hotplug:1;
358 u8 cursor_needs_physical:1;
359 u8 has_overlay:1;
360 u8 overlay_needs_physical:1;
361 u8 supports_tv:1;
362 u8 has_bsd_ring:1;
363 u8 has_blt_ring:1;
3d29b842 364 u8 has_llc:1;
cfdf1fa2
KH
365};
366
5d4545ae
BW
367/* The Graphics Translation Table is the way in which GEN hardware translates a
368 * Graphics Virtual Address into a Physical Address. In addition to the normal
369 * collateral associated with any va->pa translations GEN hardware also has a
370 * portion of the GTT which can be mapped by the CPU and remain both coherent
371 * and correct (in cases like swizzling). That region is referred to as GMADR in
372 * the spec.
373 */
374struct i915_gtt {
375 unsigned long start; /* Start offset of used GTT */
376 size_t total; /* Total size GTT can map */
377
378 unsigned long mappable_end; /* End offset that we can CPU map */
379 struct io_mapping *mappable; /* Mapping to our CPU mappable region */
380 phys_addr_t mappable_base; /* PA of our GMADR */
381
382 /** "Graphics Stolen Memory" holds the global PTEs */
383 void __iomem *gsm;
a81cc00c
BW
384
385 bool do_idle_maps;
9c61a32d
BW
386 dma_addr_t scratch_page_dma;
387 struct page *scratch_page;
5d4545ae
BW
388};
389
1d2a314c
DV
390#define I915_PPGTT_PD_ENTRIES 512
391#define I915_PPGTT_PT_ENTRIES 1024
392struct i915_hw_ppgtt {
8f2c59f0 393 struct drm_device *dev;
1d2a314c
DV
394 unsigned num_pd_entries;
395 struct page **pt_pages;
396 uint32_t pd_offset;
397 dma_addr_t *pt_dma_addr;
398 dma_addr_t scratch_page_dma_addr;
399};
400
40521054
BW
401
402/* This must match up with the value previously used for execbuf2.rsvd1. */
403#define DEFAULT_CONTEXT_ID 0
404struct i915_hw_context {
405 int id;
e0556841 406 bool is_initialized;
40521054
BW
407 struct drm_i915_file_private *file_priv;
408 struct intel_ring_buffer *ring;
409 struct drm_i915_gem_object *obj;
410};
411
b5e50c3f 412enum no_fbc_reason {
bed4a673 413 FBC_NO_OUTPUT, /* no outputs enabled to compress */
b5e50c3f
JB
414 FBC_STOLEN_TOO_SMALL, /* not enough space to hold compressed buffers */
415 FBC_UNSUPPORTED_MODE, /* interlace or doublescanned mode */
416 FBC_MODE_TOO_LARGE, /* mode too large for compression */
417 FBC_BAD_PLANE, /* fbc not supported on plane */
418 FBC_NOT_TILED, /* buffer not tiled */
9c928d16 419 FBC_MULTIPLE_PIPES, /* more than one pipe active */
c1a9f047 420 FBC_MODULE_PARAM,
b5e50c3f
JB
421};
422
3bad0781 423enum intel_pch {
f0350830 424 PCH_NONE = 0, /* No PCH present */
3bad0781
ZW
425 PCH_IBX, /* Ibexpeak PCH */
426 PCH_CPT, /* Cougarpoint PCH */
eb877ebf 427 PCH_LPT, /* Lynxpoint PCH */
3bad0781
ZW
428};
429
988d6ee8
PZ
430enum intel_sbi_destination {
431 SBI_ICLK,
432 SBI_MPHY,
433};
434
b690e96c 435#define QUIRK_PIPEA_FORCE (1<<0)
435793df 436#define QUIRK_LVDS_SSC_DISABLE (1<<1)
4dca20ef 437#define QUIRK_INVERT_BRIGHTNESS (1<<2)
b690e96c 438
8be48d92 439struct intel_fbdev;
1630fe75 440struct intel_fbc_work;
38651674 441
c2b9152f
DV
442struct intel_gmbus {
443 struct i2c_adapter adapter;
f2ce9faf 444 u32 force_bit;
c2b9152f 445 u32 reg0;
36c785f0 446 u32 gpio_reg;
c167a6fc 447 struct i2c_algo_bit_data bit_algo;
c2b9152f
DV
448 struct drm_i915_private *dev_priv;
449};
450
f4c956ad 451struct i915_suspend_saved_registers {
ba8bbcf6
JB
452 u8 saveLBB;
453 u32 saveDSPACNTR;
454 u32 saveDSPBCNTR;
e948e994 455 u32 saveDSPARB;
ba8bbcf6
JB
456 u32 savePIPEACONF;
457 u32 savePIPEBCONF;
458 u32 savePIPEASRC;
459 u32 savePIPEBSRC;
460 u32 saveFPA0;
461 u32 saveFPA1;
462 u32 saveDPLL_A;
463 u32 saveDPLL_A_MD;
464 u32 saveHTOTAL_A;
465 u32 saveHBLANK_A;
466 u32 saveHSYNC_A;
467 u32 saveVTOTAL_A;
468 u32 saveVBLANK_A;
469 u32 saveVSYNC_A;
470 u32 saveBCLRPAT_A;
5586c8bc 471 u32 saveTRANSACONF;
42048781
ZW
472 u32 saveTRANS_HTOTAL_A;
473 u32 saveTRANS_HBLANK_A;
474 u32 saveTRANS_HSYNC_A;
475 u32 saveTRANS_VTOTAL_A;
476 u32 saveTRANS_VBLANK_A;
477 u32 saveTRANS_VSYNC_A;
0da3ea12 478 u32 savePIPEASTAT;
ba8bbcf6
JB
479 u32 saveDSPASTRIDE;
480 u32 saveDSPASIZE;
481 u32 saveDSPAPOS;
585fb111 482 u32 saveDSPAADDR;
ba8bbcf6
JB
483 u32 saveDSPASURF;
484 u32 saveDSPATILEOFF;
485 u32 savePFIT_PGM_RATIOS;
0eb96d6e 486 u32 saveBLC_HIST_CTL;
ba8bbcf6
JB
487 u32 saveBLC_PWM_CTL;
488 u32 saveBLC_PWM_CTL2;
42048781
ZW
489 u32 saveBLC_CPU_PWM_CTL;
490 u32 saveBLC_CPU_PWM_CTL2;
ba8bbcf6
JB
491 u32 saveFPB0;
492 u32 saveFPB1;
493 u32 saveDPLL_B;
494 u32 saveDPLL_B_MD;
495 u32 saveHTOTAL_B;
496 u32 saveHBLANK_B;
497 u32 saveHSYNC_B;
498 u32 saveVTOTAL_B;
499 u32 saveVBLANK_B;
500 u32 saveVSYNC_B;
501 u32 saveBCLRPAT_B;
5586c8bc 502 u32 saveTRANSBCONF;
42048781
ZW
503 u32 saveTRANS_HTOTAL_B;
504 u32 saveTRANS_HBLANK_B;
505 u32 saveTRANS_HSYNC_B;
506 u32 saveTRANS_VTOTAL_B;
507 u32 saveTRANS_VBLANK_B;
508 u32 saveTRANS_VSYNC_B;
0da3ea12 509 u32 savePIPEBSTAT;
ba8bbcf6
JB
510 u32 saveDSPBSTRIDE;
511 u32 saveDSPBSIZE;
512 u32 saveDSPBPOS;
585fb111 513 u32 saveDSPBADDR;
ba8bbcf6
JB
514 u32 saveDSPBSURF;
515 u32 saveDSPBTILEOFF;
585fb111
JB
516 u32 saveVGA0;
517 u32 saveVGA1;
518 u32 saveVGA_PD;
ba8bbcf6
JB
519 u32 saveVGACNTRL;
520 u32 saveADPA;
521 u32 saveLVDS;
585fb111
JB
522 u32 savePP_ON_DELAYS;
523 u32 savePP_OFF_DELAYS;
ba8bbcf6
JB
524 u32 saveDVOA;
525 u32 saveDVOB;
526 u32 saveDVOC;
527 u32 savePP_ON;
528 u32 savePP_OFF;
529 u32 savePP_CONTROL;
585fb111 530 u32 savePP_DIVISOR;
ba8bbcf6
JB
531 u32 savePFIT_CONTROL;
532 u32 save_palette_a[256];
533 u32 save_palette_b[256];
06027f91 534 u32 saveDPFC_CB_BASE;
ba8bbcf6
JB
535 u32 saveFBC_CFB_BASE;
536 u32 saveFBC_LL_BASE;
537 u32 saveFBC_CONTROL;
538 u32 saveFBC_CONTROL2;
0da3ea12
JB
539 u32 saveIER;
540 u32 saveIIR;
541 u32 saveIMR;
42048781
ZW
542 u32 saveDEIER;
543 u32 saveDEIMR;
544 u32 saveGTIER;
545 u32 saveGTIMR;
546 u32 saveFDI_RXA_IMR;
547 u32 saveFDI_RXB_IMR;
1f84e550 548 u32 saveCACHE_MODE_0;
1f84e550 549 u32 saveMI_ARB_STATE;
ba8bbcf6
JB
550 u32 saveSWF0[16];
551 u32 saveSWF1[16];
552 u32 saveSWF2[3];
553 u8 saveMSR;
554 u8 saveSR[8];
123f794f 555 u8 saveGR[25];
ba8bbcf6 556 u8 saveAR_INDEX;
a59e122a 557 u8 saveAR[21];
ba8bbcf6 558 u8 saveDACMASK;
a59e122a 559 u8 saveCR[37];
4b9de737 560 uint64_t saveFENCE[I915_MAX_NUM_FENCES];
1fd1c624
EA
561 u32 saveCURACNTR;
562 u32 saveCURAPOS;
563 u32 saveCURABASE;
564 u32 saveCURBCNTR;
565 u32 saveCURBPOS;
566 u32 saveCURBBASE;
567 u32 saveCURSIZE;
a4fc5ed6
KP
568 u32 saveDP_B;
569 u32 saveDP_C;
570 u32 saveDP_D;
571 u32 savePIPEA_GMCH_DATA_M;
572 u32 savePIPEB_GMCH_DATA_M;
573 u32 savePIPEA_GMCH_DATA_N;
574 u32 savePIPEB_GMCH_DATA_N;
575 u32 savePIPEA_DP_LINK_M;
576 u32 savePIPEB_DP_LINK_M;
577 u32 savePIPEA_DP_LINK_N;
578 u32 savePIPEB_DP_LINK_N;
42048781
ZW
579 u32 saveFDI_RXA_CTL;
580 u32 saveFDI_TXA_CTL;
581 u32 saveFDI_RXB_CTL;
582 u32 saveFDI_TXB_CTL;
583 u32 savePFA_CTL_1;
584 u32 savePFB_CTL_1;
585 u32 savePFA_WIN_SZ;
586 u32 savePFB_WIN_SZ;
587 u32 savePFA_WIN_POS;
588 u32 savePFB_WIN_POS;
5586c8bc
ZW
589 u32 savePCH_DREF_CONTROL;
590 u32 saveDISP_ARB_CTL;
591 u32 savePIPEA_DATA_M1;
592 u32 savePIPEA_DATA_N1;
593 u32 savePIPEA_LINK_M1;
594 u32 savePIPEA_LINK_N1;
595 u32 savePIPEB_DATA_M1;
596 u32 savePIPEB_DATA_N1;
597 u32 savePIPEB_LINK_M1;
598 u32 savePIPEB_LINK_N1;
b5b72e89 599 u32 saveMCHBAR_RENDER_STANDBY;
cda2bb78 600 u32 savePCH_PORT_HOTPLUG;
f4c956ad 601};
c85aa885
DV
602
603struct intel_gen6_power_mgmt {
604 struct work_struct work;
605 u32 pm_iir;
606 /* lock - irqsave spinlock that protectects the work_struct and
607 * pm_iir. */
608 spinlock_t lock;
609
610 /* The below variables an all the rps hw state are protected by
611 * dev->struct mutext. */
612 u8 cur_delay;
613 u8 min_delay;
614 u8 max_delay;
1a01ab3b
JB
615
616 struct delayed_work delayed_resume_work;
4fc688ce
JB
617
618 /*
619 * Protects RPS/RC6 register access and PCU communication.
620 * Must be taken after struct_mutex if nested.
621 */
622 struct mutex hw_lock;
c85aa885
DV
623};
624
1a240d4d
DV
625/* defined intel_pm.c */
626extern spinlock_t mchdev_lock;
627
c85aa885
DV
628struct intel_ilk_power_mgmt {
629 u8 cur_delay;
630 u8 min_delay;
631 u8 max_delay;
632 u8 fmax;
633 u8 fstart;
634
635 u64 last_count1;
636 unsigned long last_time1;
637 unsigned long chipset_power;
638 u64 last_count2;
639 struct timespec last_time2;
640 unsigned long gfx_power;
641 u8 corr;
642
643 int c_m;
644 int r_t;
3e373948
DV
645
646 struct drm_i915_gem_object *pwrctx;
647 struct drm_i915_gem_object *renderctx;
c85aa885
DV
648};
649
231f42a4
DV
650struct i915_dri1_state {
651 unsigned allow_batchbuffer : 1;
652 u32 __iomem *gfx_hws_cpu_addr;
653
654 unsigned int cpp;
655 int back_offset;
656 int front_offset;
657 int current_page;
658 int page_flipping;
659
660 uint32_t counter;
661};
662
a4da4fa4
DV
663struct intel_l3_parity {
664 u32 *remap_info;
665 struct work_struct error_work;
666};
667
4b5aed62
DV
668struct i915_gem_mm {
669 /** Bridge to intel-gtt-ko */
670 struct intel_gtt *gtt;
671 /** Memory allocator for GTT stolen memory */
672 struct drm_mm stolen;
673 /** Memory allocator for GTT */
674 struct drm_mm gtt_space;
675 /** List of all objects in gtt_space. Used to restore gtt
676 * mappings on resume */
677 struct list_head bound_list;
678 /**
679 * List of objects which are not bound to the GTT (thus
680 * are idle and not used by the GPU) but still have
681 * (presumably uncached) pages still attached.
682 */
683 struct list_head unbound_list;
684
685 /** Usable portion of the GTT for GEM */
686 unsigned long stolen_base; /* limited to low memory (32-bit) */
687
688 int gtt_mtrr;
689
690 /** PPGTT used for aliasing the PPGTT with the GTT */
691 struct i915_hw_ppgtt *aliasing_ppgtt;
692
693 struct shrinker inactive_shrinker;
694 bool shrinker_no_lock_stealing;
695
696 /**
697 * List of objects currently involved in rendering.
698 *
699 * Includes buffers having the contents of their GPU caches
700 * flushed, not necessarily primitives. last_rendering_seqno
701 * represents when the rendering involved will be completed.
702 *
703 * A reference is held on the buffer while on this list.
704 */
705 struct list_head active_list;
706
707 /**
708 * LRU list of objects which are not in the ringbuffer and
709 * are ready to unbind, but are still in the GTT.
710 *
711 * last_rendering_seqno is 0 while an object is in this list.
712 *
713 * A reference is not held on the buffer while on this list,
714 * as merely being GTT-bound shouldn't prevent its being
715 * freed, and we'll pull it off the list in the free path.
716 */
717 struct list_head inactive_list;
718
719 /** LRU list of objects with fence regs on them. */
720 struct list_head fence_list;
721
722 /**
723 * We leave the user IRQ off as much as possible,
724 * but this means that requests will finish and never
725 * be retired once the system goes idle. Set a timer to
726 * fire periodically while the ring is running. When it
727 * fires, go retire requests.
728 */
729 struct delayed_work retire_work;
730
731 /**
732 * Are we in a non-interruptible section of code like
733 * modesetting?
734 */
735 bool interruptible;
736
737 /**
738 * Flag if the X Server, and thus DRM, is not currently in
739 * control of the device.
740 *
741 * This is set between LeaveVT and EnterVT. It needs to be
742 * replaced with a semaphore. It also needs to be
743 * transitioned away from for kernel modesetting.
744 */
745 int suspended;
746
4b5aed62
DV
747 /** Bit 6 swizzling required for X tiling */
748 uint32_t bit_6_swizzle_x;
749 /** Bit 6 swizzling required for Y tiling */
750 uint32_t bit_6_swizzle_y;
751
752 /* storage for physical objects */
753 struct drm_i915_gem_phys_object *phys_objs[I915_MAX_PHYS_OBJECT];
754
755 /* accounting, useful for userland debugging */
756 size_t object_memory;
757 u32 object_count;
758};
759
99584db3
DV
760struct i915_gpu_error {
761 /* For hangcheck timer */
762#define DRM_I915_HANGCHECK_PERIOD 1500 /* in ms */
763#define DRM_I915_HANGCHECK_JIFFIES msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD)
764 struct timer_list hangcheck_timer;
765 int hangcheck_count;
766 uint32_t last_acthd[I915_NUM_RINGS];
767 uint32_t prev_instdone[I915_NUM_INSTDONE_REG];
768
769 /* For reset and error_state handling. */
770 spinlock_t lock;
771 /* Protected by the above dev->gpu_error.lock. */
772 struct drm_i915_error_state *first_error;
773 struct work_struct work;
774 struct completion completion;
775
776 unsigned long last_reset;
777
33196ded
DV
778 atomic_t wedged;
779
99584db3
DV
780 /* For gpu hang simulation. */
781 unsigned int stop_rings;
782};
783
f4c956ad
DV
784typedef struct drm_i915_private {
785 struct drm_device *dev;
42dcedd4 786 struct kmem_cache *slab;
f4c956ad
DV
787
788 const struct intel_device_info *info;
789
790 int relative_constants_mode;
791
792 void __iomem *regs;
793
794 struct drm_i915_gt_funcs gt;
795 /** gt_fifo_count and the subsequent register write are synchronized
796 * with dev->struct_mutex. */
797 unsigned gt_fifo_count;
798 /** forcewake_count is protected by gt_lock */
799 unsigned forcewake_count;
800 /** gt_lock is also taken in irq contexts. */
99057c81 801 spinlock_t gt_lock;
f4c956ad
DV
802
803 struct intel_gmbus gmbus[GMBUS_NUM_PORTS];
804
28c70f16 805
f4c956ad
DV
806 /** gmbus_mutex protects against concurrent usage of the single hw gmbus
807 * controller on different i2c buses. */
808 struct mutex gmbus_mutex;
809
810 /**
811 * Base address of the gmbus and gpio block.
812 */
813 uint32_t gpio_mmio_base;
814
28c70f16
DV
815 wait_queue_head_t gmbus_wait_queue;
816
f4c956ad
DV
817 struct pci_dev *bridge_dev;
818 struct intel_ring_buffer ring[I915_NUM_RINGS];
f72b3435 819 uint32_t last_seqno, next_seqno;
f4c956ad
DV
820
821 drm_dma_handle_t *status_page_dmah;
f4c956ad
DV
822 struct resource mch_res;
823
824 atomic_t irq_received;
825
826 /* protects the irq masks */
827 spinlock_t irq_lock;
828
9ee32fea
DV
829 /* To control wakeup latency, e.g. for irq-driven dp aux transfers. */
830 struct pm_qos_request pm_qos;
831
f4c956ad 832 /* DPIO indirect register protection */
09153000 833 struct mutex dpio_lock;
f4c956ad
DV
834
835 /** Cached value of IMR to avoid reads in updating the bitfield */
836 u32 pipestat[2];
837 u32 irq_mask;
838 u32 gt_irq_mask;
f4c956ad
DV
839
840 u32 hotplug_supported_mask;
841 struct work_struct hotplug_work;
52d7eced 842 bool enable_hotplug_processing;
f4c956ad
DV
843
844 int num_pipe;
845 int num_pch_pll;
846
f4c956ad
DV
847 unsigned long cfb_size;
848 unsigned int cfb_fb;
849 enum plane cfb_plane;
850 int cfb_y;
851 struct intel_fbc_work *fbc_work;
852
853 struct intel_opregion opregion;
854
855 /* overlay */
856 struct intel_overlay *overlay;
857 bool sprite_scaling_enabled;
858
859 /* LVDS info */
860 int backlight_level; /* restore backlight to this value */
861 bool backlight_enabled;
862 struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
863 struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
864
865 /* Feature bits from the VBIOS */
866 unsigned int int_tv_support:1;
867 unsigned int lvds_dither:1;
868 unsigned int lvds_vbt:1;
869 unsigned int int_crt_support:1;
870 unsigned int lvds_use_ssc:1;
871 unsigned int display_clock_mode:1;
872 int lvds_ssc_freq;
873 unsigned int bios_lvds_val; /* initial [PCH_]LVDS reg val in VBIOS */
f4c956ad
DV
874 struct {
875 int rate;
876 int lanes;
877 int preemphasis;
878 int vswing;
879
880 bool initialized;
881 bool support;
882 int bpp;
883 struct edp_power_seq pps;
884 } edp;
885 bool no_aux_handshake;
886
887 int crt_ddc_pin;
888 struct drm_i915_fence_reg fence_regs[I915_MAX_NUM_FENCES]; /* assume 965 */
889 int fence_reg_start; /* 4 if userland hasn't ioctl'd us yet */
890 int num_fence_regs; /* 8 on pre-965, 16 otherwise */
891
892 unsigned int fsb_freq, mem_freq, is_ddr3;
893
f4c956ad
DV
894 struct workqueue_struct *wq;
895
896 /* Display functions */
897 struct drm_i915_display_funcs display;
898
899 /* PCH chipset type */
900 enum intel_pch pch_type;
17a303ec 901 unsigned short pch_id;
f4c956ad
DV
902
903 unsigned long quirks;
904
905 /* Register state */
906 bool modeset_on_lid;
673a394b 907
5d4545ae
BW
908 struct i915_gtt gtt;
909
4b5aed62 910 struct i915_gem_mm mm;
8781342d 911
8781342d
DV
912 /* Kernel Modesetting */
913
9b9d172d 914 struct sdvo_device_mapping sdvo_mappings[2];
a3e17eb8
ZY
915 /* indicate whether the LVDS_BORDER should be enabled or not */
916 unsigned int lvds_border_bits;
1d8e1c75
CW
917 /* Panel fitter placement and size for Ironlake+ */
918 u32 pch_pf_pos, pch_pf_size;
652c393a 919
27f8227b
JB
920 struct drm_crtc *plane_to_crtc_mapping[3];
921 struct drm_crtc *pipe_to_crtc_mapping[3];
6b95a207
KH
922 wait_queue_head_t pending_flip_queue;
923
ee7b9f93 924 struct intel_pch_pll pch_plls[I915_NUM_PLLS];
6441ab5f 925 struct intel_ddi_plls ddi_plls;
ee7b9f93 926
652c393a
JB
927 /* Reclocking support */
928 bool render_reclock_avail;
929 bool lvds_downclock_avail;
18f9ed12
ZY
930 /* indicates the reduced downclock for LVDS*/
931 int lvds_downclock;
652c393a 932 u16 orig_clock;
6363ee6f
ZY
933 int child_dev_num;
934 struct child_device_config *child_dev;
f97108d1 935
c4804411 936 bool mchbar_need_disable;
f97108d1 937
a4da4fa4
DV
938 struct intel_l3_parity l3_parity;
939
c6a828d3 940 /* gen6+ rps state */
c85aa885 941 struct intel_gen6_power_mgmt rps;
c6a828d3 942
20e4d407
DV
943 /* ilk-only ips/rps state. Everything in here is protected by the global
944 * mchdev_lock in intel_pm.c */
c85aa885 945 struct intel_ilk_power_mgmt ips;
b5e50c3f
JB
946
947 enum no_fbc_reason no_fbc_reason;
38651674 948
20bf377e
JB
949 struct drm_mm_node *compressed_fb;
950 struct drm_mm_node *compressed_llb;
34dc4d44 951
99584db3 952 struct i915_gpu_error gpu_error;
ae681d96 953
8be48d92
DA
954 /* list of fbdev register on this device */
955 struct intel_fbdev *fbdev;
e953fd7b 956
073f34d9
JB
957 /*
958 * The console may be contended at resume, but we don't
959 * want it to block on it.
960 */
961 struct work_struct console_resume_work;
962
aaa6fd2a
MG
963 struct backlight_device *backlight;
964
e953fd7b 965 struct drm_property *broadcast_rgb_property;
3f43c48d 966 struct drm_property *force_audio_property;
e3689190 967
254f965c
BW
968 bool hw_contexts_disabled;
969 uint32_t hw_context_size;
f4c956ad 970
68d18ad7
PZ
971 bool fdi_rx_polarity_reversed;
972
f4c956ad 973 struct i915_suspend_saved_registers regfile;
231f42a4
DV
974
975 /* Old dri1 support infrastructure, beware the dragons ya fools entering
976 * here! */
977 struct i915_dri1_state dri1;
1da177e4
LT
978} drm_i915_private_t;
979
b4519513
CW
980/* Iterate over initialised rings */
981#define for_each_ring(ring__, dev_priv__, i__) \
982 for ((i__) = 0; (i__) < I915_NUM_RINGS; (i__)++) \
983 if (((ring__) = &(dev_priv__)->ring[(i__)]), intel_ring_initialized((ring__)))
984
b1d7e4b4
WF
985enum hdmi_force_audio {
986 HDMI_AUDIO_OFF_DVI = -2, /* no aux data for HDMI-DVI converter */
987 HDMI_AUDIO_OFF, /* force turn off HDMI audio */
988 HDMI_AUDIO_AUTO, /* trust EDID */
989 HDMI_AUDIO_ON, /* force turn on HDMI audio */
990};
991
93dfb40c 992enum i915_cache_level {
e6994aee 993 I915_CACHE_NONE = 0,
93dfb40c 994 I915_CACHE_LLC,
e6994aee 995 I915_CACHE_LLC_MLC, /* gen6+, in docs at least! */
93dfb40c
CW
996};
997
ed2f3452
CW
998#define I915_GTT_RESERVED ((struct drm_mm_node *)0x1)
999
37e680a1
CW
1000struct drm_i915_gem_object_ops {
1001 /* Interface between the GEM object and its backing storage.
1002 * get_pages() is called once prior to the use of the associated set
1003 * of pages before to binding them into the GTT, and put_pages() is
1004 * called after we no longer need them. As we expect there to be
1005 * associated cost with migrating pages between the backing storage
1006 * and making them available for the GPU (e.g. clflush), we may hold
1007 * onto the pages after they are no longer referenced by the GPU
1008 * in case they may be used again shortly (for example migrating the
1009 * pages to a different memory domain within the GTT). put_pages()
1010 * will therefore most likely be called when the object itself is
1011 * being released or under memory pressure (where we attempt to
1012 * reap pages for the shrinker).
1013 */
1014 int (*get_pages)(struct drm_i915_gem_object *);
1015 void (*put_pages)(struct drm_i915_gem_object *);
1016};
1017
673a394b 1018struct drm_i915_gem_object {
c397b908 1019 struct drm_gem_object base;
673a394b 1020
37e680a1
CW
1021 const struct drm_i915_gem_object_ops *ops;
1022
673a394b
EA
1023 /** Current space allocated to this object in the GTT, if any. */
1024 struct drm_mm_node *gtt_space;
c1ad11fc
CW
1025 /** Stolen memory for this object, instead of being backed by shmem. */
1026 struct drm_mm_node *stolen;
93a37f20 1027 struct list_head gtt_list;
673a394b 1028
65ce3027 1029 /** This object's place on the active/inactive lists */
69dc4987
CW
1030 struct list_head ring_list;
1031 struct list_head mm_list;
432e58ed
CW
1032 /** This object's place in the batchbuffer or on the eviction list */
1033 struct list_head exec_list;
673a394b
EA
1034
1035 /**
65ce3027
CW
1036 * This is set if the object is on the active lists (has pending
1037 * rendering and so a non-zero seqno), and is not set if it i s on
1038 * inactive (ready to be unbound) list.
673a394b 1039 */
0206e353 1040 unsigned int active:1;
673a394b
EA
1041
1042 /**
1043 * This is set if the object has been written to since last bound
1044 * to the GTT
1045 */
0206e353 1046 unsigned int dirty:1;
778c3544
DV
1047
1048 /**
1049 * Fence register bits (if any) for this object. Will be set
1050 * as needed when mapped into the GTT.
1051 * Protected by dev->struct_mutex.
778c3544 1052 */
4b9de737 1053 signed int fence_reg:I915_MAX_NUM_FENCE_BITS;
778c3544 1054
778c3544
DV
1055 /**
1056 * Advice: are the backing pages purgeable?
1057 */
0206e353 1058 unsigned int madv:2;
778c3544 1059
778c3544
DV
1060 /**
1061 * Current tiling mode for the object.
1062 */
0206e353 1063 unsigned int tiling_mode:2;
5d82e3e6
CW
1064 /**
1065 * Whether the tiling parameters for the currently associated fence
1066 * register have changed. Note that for the purposes of tracking
1067 * tiling changes we also treat the unfenced register, the register
1068 * slot that the object occupies whilst it executes a fenced
1069 * command (such as BLT on gen2/3), as a "fence".
1070 */
1071 unsigned int fence_dirty:1;
778c3544
DV
1072
1073 /** How many users have pinned this object in GTT space. The following
1074 * users can each hold at most one reference: pwrite/pread, pin_ioctl
1075 * (via user_pin_count), execbuffer (objects are not allowed multiple
1076 * times for the same batchbuffer), and the framebuffer code. When
1077 * switching/pageflipping, the framebuffer code has at most two buffers
1078 * pinned per crtc.
1079 *
1080 * In the worst case this is 1 + 1 + 1 + 2*2 = 7. That would fit into 3
1081 * bits with absolutely no headroom. So use 4 bits. */
0206e353 1082 unsigned int pin_count:4;
778c3544 1083#define DRM_I915_GEM_OBJECT_MAX_PIN_COUNT 0xf
673a394b 1084
75e9e915
DV
1085 /**
1086 * Is the object at the current location in the gtt mappable and
1087 * fenceable? Used to avoid costly recalculations.
1088 */
0206e353 1089 unsigned int map_and_fenceable:1;
75e9e915 1090
fb7d516a
DV
1091 /**
1092 * Whether the current gtt mapping needs to be mappable (and isn't just
1093 * mappable by accident). Track pin and fault separate for a more
1094 * accurate mappable working set.
1095 */
0206e353
AJ
1096 unsigned int fault_mappable:1;
1097 unsigned int pin_mappable:1;
fb7d516a 1098
caea7476
CW
1099 /*
1100 * Is the GPU currently using a fence to access this buffer,
1101 */
1102 unsigned int pending_fenced_gpu_access:1;
1103 unsigned int fenced_gpu_access:1;
1104
93dfb40c
CW
1105 unsigned int cache_level:2;
1106
7bddb01f 1107 unsigned int has_aliasing_ppgtt_mapping:1;
74898d7e 1108 unsigned int has_global_gtt_mapping:1;
9da3da66 1109 unsigned int has_dma_mapping:1;
7bddb01f 1110
9da3da66 1111 struct sg_table *pages;
a5570178 1112 int pages_pin_count;
673a394b 1113
1286ff73 1114 /* prime dma-buf support */
9a70cc2a
DA
1115 void *dma_buf_vmapping;
1116 int vmapping_count;
1117
67731b87
CW
1118 /**
1119 * Used for performing relocations during execbuffer insertion.
1120 */
1121 struct hlist_node exec_node;
1122 unsigned long exec_handle;
6fe4f140 1123 struct drm_i915_gem_exec_object2 *exec_entry;
67731b87 1124
673a394b
EA
1125 /**
1126 * Current offset of the object in GTT space.
1127 *
1128 * This is the same as gtt_space->start
1129 */
1130 uint32_t gtt_offset;
e67b8ce1 1131
caea7476
CW
1132 struct intel_ring_buffer *ring;
1133
1c293ea3 1134 /** Breadcrumb of last rendering to the buffer. */
0201f1ec
CW
1135 uint32_t last_read_seqno;
1136 uint32_t last_write_seqno;
caea7476
CW
1137 /** Breadcrumb of last fenced GPU access to the buffer. */
1138 uint32_t last_fenced_seqno;
673a394b 1139
778c3544 1140 /** Current tiling stride for the object, if it's tiled. */
de151cf6 1141 uint32_t stride;
673a394b 1142
280b713b 1143 /** Record of address bit 17 of each page at last unbind. */
d312ec25 1144 unsigned long *bit_17;
280b713b 1145
79e53945
JB
1146 /** User space pin count and filp owning the pin */
1147 uint32_t user_pin_count;
1148 struct drm_file *pin_filp;
71acb5eb
DA
1149
1150 /** for phy allocated objects */
1151 struct drm_i915_gem_phys_object *phys_obj;
b70d11da 1152
6b95a207
KH
1153 /**
1154 * Number of crtcs where this object is currently the fb, but
1155 * will be page flipped away on the next vblank. When it
1156 * reaches 0, dev_priv->pending_flip_queue will be woken up.
1157 */
1158 atomic_t pending_flip;
673a394b 1159};
b45305fc 1160#define to_gem_object(obj) (&((struct drm_i915_gem_object *)(obj))->base)
673a394b 1161
62b8b215 1162#define to_intel_bo(x) container_of(x, struct drm_i915_gem_object, base)
23010e43 1163
673a394b
EA
1164/**
1165 * Request queue structure.
1166 *
1167 * The request queue allows us to note sequence numbers that have been emitted
1168 * and may be associated with active buffers to be retired.
1169 *
1170 * By keeping this list, we can avoid having to do questionable
1171 * sequence-number comparisons on buffer last_rendering_seqnos, and associate
1172 * an emission time with seqnos for tracking how far ahead of the GPU we are.
1173 */
1174struct drm_i915_gem_request {
852835f3
ZN
1175 /** On Which ring this request was generated */
1176 struct intel_ring_buffer *ring;
1177
673a394b
EA
1178 /** GEM sequence number associated with this request. */
1179 uint32_t seqno;
1180
a71d8d94
CW
1181 /** Postion in the ringbuffer of the end of the request */
1182 u32 tail;
1183
673a394b
EA
1184 /** Time at which this request was emitted, in jiffies. */
1185 unsigned long emitted_jiffies;
1186
b962442e 1187 /** global list entry for this request */
673a394b 1188 struct list_head list;
b962442e 1189
f787a5f5 1190 struct drm_i915_file_private *file_priv;
b962442e
EA
1191 /** file_priv list entry for this request */
1192 struct list_head client_list;
673a394b
EA
1193};
1194
1195struct drm_i915_file_private {
1196 struct {
99057c81 1197 spinlock_t lock;
b962442e 1198 struct list_head request_list;
673a394b 1199 } mm;
40521054 1200 struct idr context_idr;
673a394b
EA
1201};
1202
cae5852d
ZN
1203#define INTEL_INFO(dev) (((struct drm_i915_private *) (dev)->dev_private)->info)
1204
1205#define IS_I830(dev) ((dev)->pci_device == 0x3577)
1206#define IS_845G(dev) ((dev)->pci_device == 0x2562)
1207#define IS_I85X(dev) (INTEL_INFO(dev)->is_i85x)
1208#define IS_I865G(dev) ((dev)->pci_device == 0x2572)
1209#define IS_I915G(dev) (INTEL_INFO(dev)->is_i915g)
1210#define IS_I915GM(dev) ((dev)->pci_device == 0x2592)
1211#define IS_I945G(dev) ((dev)->pci_device == 0x2772)
1212#define IS_I945GM(dev) (INTEL_INFO(dev)->is_i945gm)
1213#define IS_BROADWATER(dev) (INTEL_INFO(dev)->is_broadwater)
1214#define IS_CRESTLINE(dev) (INTEL_INFO(dev)->is_crestline)
1215#define IS_GM45(dev) ((dev)->pci_device == 0x2A42)
1216#define IS_G4X(dev) (INTEL_INFO(dev)->is_g4x)
1217#define IS_PINEVIEW_G(dev) ((dev)->pci_device == 0xa001)
1218#define IS_PINEVIEW_M(dev) ((dev)->pci_device == 0xa011)
1219#define IS_PINEVIEW(dev) (INTEL_INFO(dev)->is_pineview)
1220#define IS_G33(dev) (INTEL_INFO(dev)->is_g33)
1221#define IS_IRONLAKE_D(dev) ((dev)->pci_device == 0x0042)
1222#define IS_IRONLAKE_M(dev) ((dev)->pci_device == 0x0046)
4b65177b 1223#define IS_IVYBRIDGE(dev) (INTEL_INFO(dev)->is_ivybridge)
8ab43976
JB
1224#define IS_IVB_GT1(dev) ((dev)->pci_device == 0x0156 || \
1225 (dev)->pci_device == 0x0152 || \
1226 (dev)->pci_device == 0x015a)
6547fbdb
DV
1227#define IS_SNB_GT1(dev) ((dev)->pci_device == 0x0102 || \
1228 (dev)->pci_device == 0x0106 || \
1229 (dev)->pci_device == 0x010A)
70a3eb7a 1230#define IS_VALLEYVIEW(dev) (INTEL_INFO(dev)->is_valleyview)
4cae9ae0 1231#define IS_HASWELL(dev) (INTEL_INFO(dev)->is_haswell)
cae5852d 1232#define IS_MOBILE(dev) (INTEL_INFO(dev)->is_mobile)
d567b07f
PZ
1233#define IS_ULT(dev) (IS_HASWELL(dev) && \
1234 ((dev)->pci_device & 0xFF00) == 0x0A00)
cae5852d 1235
85436696
JB
1236/*
1237 * The genX designation typically refers to the render engine, so render
1238 * capability related checks should use IS_GEN, while display and other checks
1239 * have their own (e.g. HAS_PCH_SPLIT for ILK+ display, IS_foo for particular
1240 * chips, etc.).
1241 */
cae5852d
ZN
1242#define IS_GEN2(dev) (INTEL_INFO(dev)->gen == 2)
1243#define IS_GEN3(dev) (INTEL_INFO(dev)->gen == 3)
1244#define IS_GEN4(dev) (INTEL_INFO(dev)->gen == 4)
1245#define IS_GEN5(dev) (INTEL_INFO(dev)->gen == 5)
1246#define IS_GEN6(dev) (INTEL_INFO(dev)->gen == 6)
85436696 1247#define IS_GEN7(dev) (INTEL_INFO(dev)->gen == 7)
cae5852d
ZN
1248
1249#define HAS_BSD(dev) (INTEL_INFO(dev)->has_bsd_ring)
1250#define HAS_BLT(dev) (INTEL_INFO(dev)->has_blt_ring)
3d29b842 1251#define HAS_LLC(dev) (INTEL_INFO(dev)->has_llc)
cae5852d
ZN
1252#define I915_NEED_GFX_HWS(dev) (INTEL_INFO(dev)->need_gfx_hws)
1253
254f965c 1254#define HAS_HW_CONTEXTS(dev) (INTEL_INFO(dev)->gen >= 6)
93553609 1255#define HAS_ALIASING_PPGTT(dev) (INTEL_INFO(dev)->gen >=6 && !IS_VALLEYVIEW(dev))
1d2a314c 1256
05394f39 1257#define HAS_OVERLAY(dev) (INTEL_INFO(dev)->has_overlay)
cae5852d
ZN
1258#define OVERLAY_NEEDS_PHYSICAL(dev) (INTEL_INFO(dev)->overlay_needs_physical)
1259
b45305fc
DV
1260/* Early gen2 have a totally busted CS tlb and require pinned batches. */
1261#define HAS_BROKEN_CS_TLB(dev) (IS_I830(dev) || IS_845G(dev))
1262
cae5852d
ZN
1263/* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
1264 * rows, which changed the alignment requirements and fence programming.
1265 */
1266#define HAS_128_BYTE_Y_TILING(dev) (!IS_GEN2(dev) && !(IS_I915G(dev) || \
1267 IS_I915GM(dev)))
1268#define SUPPORTS_DIGITAL_OUTPUTS(dev) (!IS_GEN2(dev) && !IS_PINEVIEW(dev))
1269#define SUPPORTS_INTEGRATED_HDMI(dev) (IS_G4X(dev) || IS_GEN5(dev))
1270#define SUPPORTS_INTEGRATED_DP(dev) (IS_G4X(dev) || IS_GEN5(dev))
1271#define SUPPORTS_EDP(dev) (IS_IRONLAKE_M(dev))
1272#define SUPPORTS_TV(dev) (INTEL_INFO(dev)->supports_tv)
1273#define I915_HAS_HOTPLUG(dev) (INTEL_INFO(dev)->has_hotplug)
1274/* dsparb controlled by hw only */
1275#define DSPARB_HWCONTROL(dev) (IS_G4X(dev) || IS_IRONLAKE(dev))
1276
1277#define HAS_FW_BLC(dev) (INTEL_INFO(dev)->gen > 2)
1278#define HAS_PIPE_CXSR(dev) (INTEL_INFO(dev)->has_pipe_cxsr)
1279#define I915_HAS_FBC(dev) (INTEL_INFO(dev)->has_fbc)
cae5852d 1280
eceae481 1281#define HAS_PIPE_CONTROL(dev) (INTEL_INFO(dev)->gen >= 5)
cae5852d 1282
affa9354
PZ
1283#define HAS_DDI(dev) (IS_HASWELL(dev))
1284
17a303ec
PZ
1285#define INTEL_PCH_DEVICE_ID_MASK 0xff00
1286#define INTEL_PCH_IBX_DEVICE_ID_TYPE 0x3b00
1287#define INTEL_PCH_CPT_DEVICE_ID_TYPE 0x1c00
1288#define INTEL_PCH_PPT_DEVICE_ID_TYPE 0x1e00
1289#define INTEL_PCH_LPT_DEVICE_ID_TYPE 0x8c00
1290#define INTEL_PCH_LPT_LP_DEVICE_ID_TYPE 0x9c00
1291
cae5852d 1292#define INTEL_PCH_TYPE(dev) (((struct drm_i915_private *)(dev)->dev_private)->pch_type)
eb877ebf 1293#define HAS_PCH_LPT(dev) (INTEL_PCH_TYPE(dev) == PCH_LPT)
cae5852d
ZN
1294#define HAS_PCH_CPT(dev) (INTEL_PCH_TYPE(dev) == PCH_CPT)
1295#define HAS_PCH_IBX(dev) (INTEL_PCH_TYPE(dev) == PCH_IBX)
45e6e3a1 1296#define HAS_PCH_SPLIT(dev) (INTEL_PCH_TYPE(dev) != PCH_NONE)
cae5852d 1297
b7884eb4
DV
1298#define HAS_FORCE_WAKE(dev) (INTEL_INFO(dev)->has_force_wake)
1299
f27b9265 1300#define HAS_L3_GPU_CACHE(dev) (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
e1ef7cc2 1301
c8735b0c
BW
1302#define GT_FREQUENCY_MULTIPLIER 50
1303
05394f39
CW
1304#include "i915_trace.h"
1305
83b7f9ac
ED
1306/**
1307 * RC6 is a special power stage which allows the GPU to enter an very
1308 * low-voltage mode when idle, using down to 0V while at this stage. This
1309 * stage is entered automatically when the GPU is idle when RC6 support is
1310 * enabled, and as soon as new workload arises GPU wakes up automatically as well.
1311 *
1312 * There are different RC6 modes available in Intel GPU, which differentiate
1313 * among each other with the latency required to enter and leave RC6 and
1314 * voltage consumed by the GPU in different states.
1315 *
1316 * The combination of the following flags define which states GPU is allowed
1317 * to enter, while RC6 is the normal RC6 state, RC6p is the deep RC6, and
1318 * RC6pp is deepest RC6. Their support by hardware varies according to the
1319 * GPU, BIOS, chipset and platform. RC6 is usually the safest one and the one
1320 * which brings the most power savings; deeper states save more power, but
1321 * require higher latency to switch to and wake up.
1322 */
1323#define INTEL_RC6_ENABLE (1<<0)
1324#define INTEL_RC6p_ENABLE (1<<1)
1325#define INTEL_RC6pp_ENABLE (1<<2)
1326
c153f45f 1327extern struct drm_ioctl_desc i915_ioctls[];
b3a83639 1328extern int i915_max_ioctl;
a35d9d3c
BW
1329extern unsigned int i915_fbpercrtc __always_unused;
1330extern int i915_panel_ignore_lid __read_mostly;
1331extern unsigned int i915_powersave __read_mostly;
f45b5557 1332extern int i915_semaphores __read_mostly;
a35d9d3c 1333extern unsigned int i915_lvds_downclock __read_mostly;
121d527a 1334extern int i915_lvds_channel_mode __read_mostly;
4415e63b 1335extern int i915_panel_use_ssc __read_mostly;
a35d9d3c 1336extern int i915_vbt_sdvo_panel_type __read_mostly;
c0f372b3 1337extern int i915_enable_rc6 __read_mostly;
4415e63b 1338extern int i915_enable_fbc __read_mostly;
a35d9d3c 1339extern bool i915_enable_hangcheck __read_mostly;
650dc07e 1340extern int i915_enable_ppgtt __read_mostly;
0a3af268 1341extern unsigned int i915_preliminary_hw_support __read_mostly;
b3a83639 1342
6a9ee8af
DA
1343extern int i915_suspend(struct drm_device *dev, pm_message_t state);
1344extern int i915_resume(struct drm_device *dev);
7c1c2871
DA
1345extern int i915_master_create(struct drm_device *dev, struct drm_master *master);
1346extern void i915_master_destroy(struct drm_device *dev, struct drm_master *master);
1347
1da177e4 1348 /* i915_dma.c */
d05c617e 1349void i915_update_dri1_breadcrumb(struct drm_device *dev);
84b1fd10 1350extern void i915_kernel_lost_context(struct drm_device * dev);
22eae947 1351extern int i915_driver_load(struct drm_device *, unsigned long flags);
ba8bbcf6 1352extern int i915_driver_unload(struct drm_device *);
673a394b 1353extern int i915_driver_open(struct drm_device *dev, struct drm_file *file_priv);
84b1fd10 1354extern void i915_driver_lastclose(struct drm_device * dev);
6c340eac
EA
1355extern void i915_driver_preclose(struct drm_device *dev,
1356 struct drm_file *file_priv);
673a394b
EA
1357extern void i915_driver_postclose(struct drm_device *dev,
1358 struct drm_file *file_priv);
84b1fd10 1359extern int i915_driver_device_is_agp(struct drm_device * dev);
c43b5634 1360#ifdef CONFIG_COMPAT
0d6aa60b
DA
1361extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
1362 unsigned long arg);
c43b5634 1363#endif
673a394b 1364extern int i915_emit_box(struct drm_device *dev,
c4e7a414
CW
1365 struct drm_clip_rect *box,
1366 int DR1, int DR4);
8e96d9c4 1367extern int intel_gpu_reset(struct drm_device *dev);
d4b8bb2a 1368extern int i915_reset(struct drm_device *dev);
7648fa99
JB
1369extern unsigned long i915_chipset_val(struct drm_i915_private *dev_priv);
1370extern unsigned long i915_mch_val(struct drm_i915_private *dev_priv);
1371extern unsigned long i915_gfx_val(struct drm_i915_private *dev_priv);
1372extern void i915_update_gfx_val(struct drm_i915_private *dev_priv);
1373
073f34d9 1374extern void intel_console_resume(struct work_struct *work);
af6061af 1375
1da177e4 1376/* i915_irq.c */
f65d9421 1377void i915_hangcheck_elapsed(unsigned long data);
527f9e90 1378void i915_handle_error(struct drm_device *dev, bool wedged);
1da177e4 1379
f71d4af4 1380extern void intel_irq_init(struct drm_device *dev);
20afbda2 1381extern void intel_hpd_init(struct drm_device *dev);
990bbdad 1382extern void intel_gt_init(struct drm_device *dev);
16995a9f 1383extern void intel_gt_reset(struct drm_device *dev);
b1f14ad0 1384
742cbee8
DV
1385void i915_error_state_free(struct kref *error_ref);
1386
7c463586
KP
1387void
1388i915_enable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask);
1389
1390void
1391i915_disable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask);
1392
0206e353 1393void intel_enable_asle(struct drm_device *dev);
01c66889 1394
3bd3c932
CW
1395#ifdef CONFIG_DEBUG_FS
1396extern void i915_destroy_error_state(struct drm_device *dev);
1397#else
1398#define i915_destroy_error_state(x)
1399#endif
1400
7c463586 1401
673a394b
EA
1402/* i915_gem.c */
1403int i915_gem_init_ioctl(struct drm_device *dev, void *data,
1404 struct drm_file *file_priv);
1405int i915_gem_create_ioctl(struct drm_device *dev, void *data,
1406 struct drm_file *file_priv);
1407int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
1408 struct drm_file *file_priv);
1409int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
1410 struct drm_file *file_priv);
1411int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
1412 struct drm_file *file_priv);
de151cf6
JB
1413int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
1414 struct drm_file *file_priv);
673a394b
EA
1415int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
1416 struct drm_file *file_priv);
1417int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
1418 struct drm_file *file_priv);
1419int i915_gem_execbuffer(struct drm_device *dev, void *data,
1420 struct drm_file *file_priv);
76446cac
JB
1421int i915_gem_execbuffer2(struct drm_device *dev, void *data,
1422 struct drm_file *file_priv);
673a394b
EA
1423int i915_gem_pin_ioctl(struct drm_device *dev, void *data,
1424 struct drm_file *file_priv);
1425int i915_gem_unpin_ioctl(struct drm_device *dev, void *data,
1426 struct drm_file *file_priv);
1427int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
1428 struct drm_file *file_priv);
199adf40
BW
1429int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
1430 struct drm_file *file);
1431int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
1432 struct drm_file *file);
673a394b
EA
1433int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
1434 struct drm_file *file_priv);
3ef94daa
CW
1435int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
1436 struct drm_file *file_priv);
673a394b
EA
1437int i915_gem_entervt_ioctl(struct drm_device *dev, void *data,
1438 struct drm_file *file_priv);
1439int i915_gem_leavevt_ioctl(struct drm_device *dev, void *data,
1440 struct drm_file *file_priv);
1441int i915_gem_set_tiling(struct drm_device *dev, void *data,
1442 struct drm_file *file_priv);
1443int i915_gem_get_tiling(struct drm_device *dev, void *data,
1444 struct drm_file *file_priv);
5a125c3c
EA
1445int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
1446 struct drm_file *file_priv);
23ba4fd0
BW
1447int i915_gem_wait_ioctl(struct drm_device *dev, void *data,
1448 struct drm_file *file_priv);
673a394b 1449void i915_gem_load(struct drm_device *dev);
42dcedd4
CW
1450void *i915_gem_object_alloc(struct drm_device *dev);
1451void i915_gem_object_free(struct drm_i915_gem_object *obj);
673a394b 1452int i915_gem_init_object(struct drm_gem_object *obj);
37e680a1
CW
1453void i915_gem_object_init(struct drm_i915_gem_object *obj,
1454 const struct drm_i915_gem_object_ops *ops);
05394f39
CW
1455struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
1456 size_t size);
673a394b 1457void i915_gem_free_object(struct drm_gem_object *obj);
42dcedd4 1458
2021746e
CW
1459int __must_check i915_gem_object_pin(struct drm_i915_gem_object *obj,
1460 uint32_t alignment,
86a1ee26
CW
1461 bool map_and_fenceable,
1462 bool nonblocking);
05394f39 1463void i915_gem_object_unpin(struct drm_i915_gem_object *obj);
2021746e 1464int __must_check i915_gem_object_unbind(struct drm_i915_gem_object *obj);
dd624afd 1465int i915_gem_object_put_pages(struct drm_i915_gem_object *obj);
05394f39 1466void i915_gem_release_mmap(struct drm_i915_gem_object *obj);
673a394b 1467void i915_gem_lastclose(struct drm_device *dev);
f787a5f5 1468
37e680a1 1469int __must_check i915_gem_object_get_pages(struct drm_i915_gem_object *obj);
9da3da66
CW
1470static inline struct page *i915_gem_object_get_page(struct drm_i915_gem_object *obj, int n)
1471{
1472 struct scatterlist *sg = obj->pages->sgl;
1cf83789
CW
1473 int nents = obj->pages->nents;
1474 while (nents > SG_MAX_SINGLE_ALLOC) {
1475 if (n < SG_MAX_SINGLE_ALLOC - 1)
1476 break;
1477
9da3da66
CW
1478 sg = sg_chain_ptr(sg + SG_MAX_SINGLE_ALLOC - 1);
1479 n -= SG_MAX_SINGLE_ALLOC - 1;
1cf83789 1480 nents -= SG_MAX_SINGLE_ALLOC - 1;
9da3da66
CW
1481 }
1482 return sg_page(sg+n);
1483}
a5570178
CW
1484static inline void i915_gem_object_pin_pages(struct drm_i915_gem_object *obj)
1485{
1486 BUG_ON(obj->pages == NULL);
1487 obj->pages_pin_count++;
1488}
1489static inline void i915_gem_object_unpin_pages(struct drm_i915_gem_object *obj)
1490{
1491 BUG_ON(obj->pages_pin_count == 0);
1492 obj->pages_pin_count--;
1493}
1494
54cf91dc 1495int __must_check i915_mutex_lock_interruptible(struct drm_device *dev);
2911a35b
BW
1496int i915_gem_object_sync(struct drm_i915_gem_object *obj,
1497 struct intel_ring_buffer *to);
54cf91dc 1498void i915_gem_object_move_to_active(struct drm_i915_gem_object *obj,
9d773091 1499 struct intel_ring_buffer *ring);
54cf91dc 1500
ff72145b
DA
1501int i915_gem_dumb_create(struct drm_file *file_priv,
1502 struct drm_device *dev,
1503 struct drm_mode_create_dumb *args);
1504int i915_gem_mmap_gtt(struct drm_file *file_priv, struct drm_device *dev,
1505 uint32_t handle, uint64_t *offset);
1506int i915_gem_dumb_destroy(struct drm_file *file_priv, struct drm_device *dev,
0206e353 1507 uint32_t handle);
f787a5f5
CW
1508/**
1509 * Returns true if seq1 is later than seq2.
1510 */
1511static inline bool
1512i915_seqno_passed(uint32_t seq1, uint32_t seq2)
1513{
1514 return (int32_t)(seq1 - seq2) >= 0;
1515}
1516
fca26bb4
MK
1517int __must_check i915_gem_get_seqno(struct drm_device *dev, u32 *seqno);
1518int __must_check i915_gem_set_seqno(struct drm_device *dev, u32 seqno);
06d98131 1519int __must_check i915_gem_object_get_fence(struct drm_i915_gem_object *obj);
d9e86c0e 1520int __must_check i915_gem_object_put_fence(struct drm_i915_gem_object *obj);
2021746e 1521
9a5a53b3 1522static inline bool
1690e1eb
CW
1523i915_gem_object_pin_fence(struct drm_i915_gem_object *obj)
1524{
1525 if (obj->fence_reg != I915_FENCE_REG_NONE) {
1526 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
1527 dev_priv->fence_regs[obj->fence_reg].pin_count++;
9a5a53b3
CW
1528 return true;
1529 } else
1530 return false;
1690e1eb
CW
1531}
1532
1533static inline void
1534i915_gem_object_unpin_fence(struct drm_i915_gem_object *obj)
1535{
1536 if (obj->fence_reg != I915_FENCE_REG_NONE) {
1537 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
1538 dev_priv->fence_regs[obj->fence_reg].pin_count--;
1539 }
1540}
1541
b09a1fec 1542void i915_gem_retire_requests(struct drm_device *dev);
a71d8d94 1543void i915_gem_retire_requests_ring(struct intel_ring_buffer *ring);
33196ded 1544int __must_check i915_gem_check_wedge(struct i915_gpu_error *error,
d6b2c790 1545 bool interruptible);
a71d8d94 1546
069efc1d 1547void i915_gem_reset(struct drm_device *dev);
05394f39 1548void i915_gem_clflush_object(struct drm_i915_gem_object *obj);
2021746e
CW
1549int __must_check i915_gem_object_set_domain(struct drm_i915_gem_object *obj,
1550 uint32_t read_domains,
1551 uint32_t write_domain);
a8198eea 1552int __must_check i915_gem_object_finish_gpu(struct drm_i915_gem_object *obj);
1070a42b 1553int __must_check i915_gem_init(struct drm_device *dev);
f691e2f4 1554int __must_check i915_gem_init_hw(struct drm_device *dev);
b9524a1e 1555void i915_gem_l3_remap(struct drm_device *dev);
f691e2f4 1556void i915_gem_init_swizzling(struct drm_device *dev);
e21af88d 1557void i915_gem_init_ppgtt(struct drm_device *dev);
79e53945 1558void i915_gem_cleanup_ringbuffer(struct drm_device *dev);
b2da9fe5 1559int __must_check i915_gpu_idle(struct drm_device *dev);
2021746e 1560int __must_check i915_gem_idle(struct drm_device *dev);
3bb73aba
CW
1561int i915_add_request(struct intel_ring_buffer *ring,
1562 struct drm_file *file,
acb868d3 1563 u32 *seqno);
199b2bc2
BW
1564int __must_check i915_wait_seqno(struct intel_ring_buffer *ring,
1565 uint32_t seqno);
de151cf6 1566int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
2021746e
CW
1567int __must_check
1568i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj,
1569 bool write);
1570int __must_check
dabdfe02
CW
1571i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write);
1572int __must_check
2da3b9b9
CW
1573i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
1574 u32 alignment,
2021746e 1575 struct intel_ring_buffer *pipelined);
71acb5eb 1576int i915_gem_attach_phys_object(struct drm_device *dev,
05394f39 1577 struct drm_i915_gem_object *obj,
6eeefaf3
CW
1578 int id,
1579 int align);
71acb5eb 1580void i915_gem_detach_phys_object(struct drm_device *dev,
05394f39 1581 struct drm_i915_gem_object *obj);
71acb5eb 1582void i915_gem_free_all_phys_object(struct drm_device *dev);
05394f39 1583void i915_gem_release(struct drm_device *dev, struct drm_file *file);
673a394b 1584
0fa87796
ID
1585uint32_t
1586i915_gem_get_gtt_size(struct drm_device *dev, uint32_t size, int tiling_mode);
467cffba 1587uint32_t
d865110c
ID
1588i915_gem_get_gtt_alignment(struct drm_device *dev, uint32_t size,
1589 int tiling_mode, bool fenced);
467cffba 1590
e4ffd173
CW
1591int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
1592 enum i915_cache_level cache_level);
1593
1286ff73
DV
1594struct drm_gem_object *i915_gem_prime_import(struct drm_device *dev,
1595 struct dma_buf *dma_buf);
1596
1597struct dma_buf *i915_gem_prime_export(struct drm_device *dev,
1598 struct drm_gem_object *gem_obj, int flags);
1599
254f965c
BW
1600/* i915_gem_context.c */
1601void i915_gem_context_init(struct drm_device *dev);
1602void i915_gem_context_fini(struct drm_device *dev);
254f965c 1603void i915_gem_context_close(struct drm_device *dev, struct drm_file *file);
e0556841
BW
1604int i915_switch_context(struct intel_ring_buffer *ring,
1605 struct drm_file *file, int to_id);
84624813
BW
1606int i915_gem_context_create_ioctl(struct drm_device *dev, void *data,
1607 struct drm_file *file);
1608int i915_gem_context_destroy_ioctl(struct drm_device *dev, void *data,
1609 struct drm_file *file);
1286ff73 1610
76aaf220 1611/* i915_gem_gtt.c */
1d2a314c
DV
1612int __must_check i915_gem_init_aliasing_ppgtt(struct drm_device *dev);
1613void i915_gem_cleanup_aliasing_ppgtt(struct drm_device *dev);
7bddb01f
DV
1614void i915_ppgtt_bind_object(struct i915_hw_ppgtt *ppgtt,
1615 struct drm_i915_gem_object *obj,
1616 enum i915_cache_level cache_level);
1617void i915_ppgtt_unbind_object(struct i915_hw_ppgtt *ppgtt,
1618 struct drm_i915_gem_object *obj);
1d2a314c 1619
76aaf220 1620void i915_gem_restore_gtt_mappings(struct drm_device *dev);
74163907
DV
1621int __must_check i915_gem_gtt_prepare_object(struct drm_i915_gem_object *obj);
1622void i915_gem_gtt_bind_object(struct drm_i915_gem_object *obj,
e4ffd173 1623 enum i915_cache_level cache_level);
05394f39 1624void i915_gem_gtt_unbind_object(struct drm_i915_gem_object *obj);
74163907 1625void i915_gem_gtt_finish_object(struct drm_i915_gem_object *obj);
d7e5008f
BW
1626void i915_gem_init_global_gtt(struct drm_device *dev);
1627void i915_gem_setup_global_gtt(struct drm_device *dev, unsigned long start,
1628 unsigned long mappable_end, unsigned long end);
e76e9aeb
BW
1629int i915_gem_gtt_init(struct drm_device *dev);
1630void i915_gem_gtt_fini(struct drm_device *dev);
d09105c6 1631static inline void i915_gem_chipset_flush(struct drm_device *dev)
e76e9aeb
BW
1632{
1633 if (INTEL_INFO(dev)->gen < 6)
1634 intel_gtt_chipset_flush();
1635}
1636
76aaf220 1637
b47eb4a2 1638/* i915_gem_evict.c */
2021746e 1639int __must_check i915_gem_evict_something(struct drm_device *dev, int min_size,
42d6ab48
CW
1640 unsigned alignment,
1641 unsigned cache_level,
86a1ee26
CW
1642 bool mappable,
1643 bool nonblock);
6c085a72 1644int i915_gem_evict_everything(struct drm_device *dev);
b47eb4a2 1645
9797fbfb
CW
1646/* i915_gem_stolen.c */
1647int i915_gem_init_stolen(struct drm_device *dev);
11be49eb
CW
1648int i915_gem_stolen_setup_compression(struct drm_device *dev, int size);
1649void i915_gem_stolen_cleanup_compression(struct drm_device *dev);
9797fbfb 1650void i915_gem_cleanup_stolen(struct drm_device *dev);
0104fdbb
CW
1651struct drm_i915_gem_object *
1652i915_gem_object_create_stolen(struct drm_device *dev, u32 size);
1653void i915_gem_object_release_stolen(struct drm_i915_gem_object *obj);
9797fbfb 1654
673a394b 1655/* i915_gem_tiling.c */
e9b73c67
CW
1656inline static bool i915_gem_object_needs_bit17_swizzle(struct drm_i915_gem_object *obj)
1657{
1658 drm_i915_private_t *dev_priv = obj->base.dev->dev_private;
1659
1660 return dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 &&
1661 obj->tiling_mode != I915_TILING_NONE;
1662}
1663
673a394b 1664void i915_gem_detect_bit_6_swizzle(struct drm_device *dev);
05394f39
CW
1665void i915_gem_object_do_bit_17_swizzle(struct drm_i915_gem_object *obj);
1666void i915_gem_object_save_bit_17_swizzle(struct drm_i915_gem_object *obj);
673a394b
EA
1667
1668/* i915_gem_debug.c */
05394f39 1669void i915_gem_dump_object(struct drm_i915_gem_object *obj, int len,
673a394b 1670 const char *where, uint32_t mark);
23bc5982
CW
1671#if WATCH_LISTS
1672int i915_verify_lists(struct drm_device *dev);
673a394b 1673#else
23bc5982 1674#define i915_verify_lists(dev) 0
673a394b 1675#endif
05394f39
CW
1676void i915_gem_object_check_coherency(struct drm_i915_gem_object *obj,
1677 int handle);
1678void i915_gem_dump_object(struct drm_i915_gem_object *obj, int len,
673a394b 1679 const char *where, uint32_t mark);
1da177e4 1680
2017263e 1681/* i915_debugfs.c */
27c202ad
BG
1682int i915_debugfs_init(struct drm_minor *minor);
1683void i915_debugfs_cleanup(struct drm_minor *minor);
2017263e 1684
317c35d1
JB
1685/* i915_suspend.c */
1686extern int i915_save_state(struct drm_device *dev);
1687extern int i915_restore_state(struct drm_device *dev);
0a3e67a4
JB
1688
1689/* i915_suspend.c */
1690extern int i915_save_state(struct drm_device *dev);
1691extern int i915_restore_state(struct drm_device *dev);
317c35d1 1692
0136db58
BW
1693/* i915_sysfs.c */
1694void i915_setup_sysfs(struct drm_device *dev_priv);
1695void i915_teardown_sysfs(struct drm_device *dev_priv);
1696
f899fc64
CW
1697/* intel_i2c.c */
1698extern int intel_setup_gmbus(struct drm_device *dev);
1699extern void intel_teardown_gmbus(struct drm_device *dev);
3bd7d909
DK
1700extern inline bool intel_gmbus_is_port_valid(unsigned port)
1701{
2ed06c93 1702 return (port >= GMBUS_PORT_SSC && port <= GMBUS_PORT_DPD);
3bd7d909
DK
1703}
1704
1705extern struct i2c_adapter *intel_gmbus_get_adapter(
1706 struct drm_i915_private *dev_priv, unsigned port);
e957d772
CW
1707extern void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed);
1708extern void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit);
b8232e90
CW
1709extern inline bool intel_gmbus_is_forced_bit(struct i2c_adapter *adapter)
1710{
1711 return container_of(adapter, struct intel_gmbus, adapter)->force_bit;
1712}
f899fc64
CW
1713extern void intel_i2c_reset(struct drm_device *dev);
1714
3b617967 1715/* intel_opregion.c */
44834a67
CW
1716extern int intel_opregion_setup(struct drm_device *dev);
1717#ifdef CONFIG_ACPI
1718extern void intel_opregion_init(struct drm_device *dev);
1719extern void intel_opregion_fini(struct drm_device *dev);
3b617967
CW
1720extern void intel_opregion_asle_intr(struct drm_device *dev);
1721extern void intel_opregion_gse_intr(struct drm_device *dev);
1722extern void intel_opregion_enable_asle(struct drm_device *dev);
65e082c9 1723#else
44834a67
CW
1724static inline void intel_opregion_init(struct drm_device *dev) { return; }
1725static inline void intel_opregion_fini(struct drm_device *dev) { return; }
3b617967
CW
1726static inline void intel_opregion_asle_intr(struct drm_device *dev) { return; }
1727static inline void intel_opregion_gse_intr(struct drm_device *dev) { return; }
1728static inline void intel_opregion_enable_asle(struct drm_device *dev) { return; }
65e082c9 1729#endif
8ee1c3db 1730
723bfd70
JB
1731/* intel_acpi.c */
1732#ifdef CONFIG_ACPI
1733extern void intel_register_dsm_handler(void);
1734extern void intel_unregister_dsm_handler(void);
1735#else
1736static inline void intel_register_dsm_handler(void) { return; }
1737static inline void intel_unregister_dsm_handler(void) { return; }
1738#endif /* CONFIG_ACPI */
1739
79e53945 1740/* modesetting */
f817586c 1741extern void intel_modeset_init_hw(struct drm_device *dev);
79e53945 1742extern void intel_modeset_init(struct drm_device *dev);
2c7111db 1743extern void intel_modeset_gem_init(struct drm_device *dev);
79e53945 1744extern void intel_modeset_cleanup(struct drm_device *dev);
28d52043 1745extern int intel_modeset_vga_set_state(struct drm_device *dev, bool state);
45e2b5f6
DV
1746extern void intel_modeset_setup_hw_state(struct drm_device *dev,
1747 bool force_restore);
ee5382ae 1748extern bool intel_fbc_enabled(struct drm_device *dev);
43a9539f 1749extern void intel_disable_fbc(struct drm_device *dev);
7648fa99 1750extern bool ironlake_set_drps(struct drm_device *dev, u8 val);
dde86e2d 1751extern void intel_init_pch_refclk(struct drm_device *dev);
3b8d8d91 1752extern void gen6_set_rps(struct drm_device *dev, u8 val);
0206e353
AJ
1753extern void intel_detect_pch(struct drm_device *dev);
1754extern int intel_trans_dp_port_sel(struct drm_crtc *crtc);
0136db58 1755extern int intel_enable_rc6(const struct drm_device *dev);
3bad0781 1756
2911a35b 1757extern bool i915_semaphore_is_enabled(struct drm_device *dev);
c0c7babc
BW
1758int i915_reg_read_ioctl(struct drm_device *dev, void *data,
1759 struct drm_file *file);
575155a9 1760
6ef3d427 1761/* overlay */
3bd3c932 1762#ifdef CONFIG_DEBUG_FS
6ef3d427
CW
1763extern struct intel_overlay_error_state *intel_overlay_capture_error_state(struct drm_device *dev);
1764extern void intel_overlay_print_error_state(struct seq_file *m, struct intel_overlay_error_state *error);
c4a1d9e4
CW
1765
1766extern struct intel_display_error_state *intel_display_capture_error_state(struct drm_device *dev);
1767extern void intel_display_print_error_state(struct seq_file *m,
1768 struct drm_device *dev,
1769 struct intel_display_error_state *error);
3bd3c932 1770#endif
6ef3d427 1771
b7287d80
BW
1772/* On SNB platform, before reading ring registers forcewake bit
1773 * must be set to prevent GT core from power down and stale values being
1774 * returned.
1775 */
fcca7926
BW
1776void gen6_gt_force_wake_get(struct drm_i915_private *dev_priv);
1777void gen6_gt_force_wake_put(struct drm_i915_private *dev_priv);
67a3744f 1778int __gen6_gt_wait_for_fifo(struct drm_i915_private *dev_priv);
b7287d80 1779
42c0526c
BW
1780int sandybridge_pcode_read(struct drm_i915_private *dev_priv, u8 mbox, u32 *val);
1781int sandybridge_pcode_write(struct drm_i915_private *dev_priv, u8 mbox, u32 val);
1782
5f75377d 1783#define __i915_read(x, y) \
f7000883 1784 u##x i915_read##x(struct drm_i915_private *dev_priv, u32 reg);
fcca7926 1785
5f75377d
KP
1786__i915_read(8, b)
1787__i915_read(16, w)
1788__i915_read(32, l)
1789__i915_read(64, q)
1790#undef __i915_read
1791
1792#define __i915_write(x, y) \
f7000883
AK
1793 void i915_write##x(struct drm_i915_private *dev_priv, u32 reg, u##x val);
1794
5f75377d
KP
1795__i915_write(8, b)
1796__i915_write(16, w)
1797__i915_write(32, l)
1798__i915_write(64, q)
1799#undef __i915_write
1800
1801#define I915_READ8(reg) i915_read8(dev_priv, (reg))
1802#define I915_WRITE8(reg, val) i915_write8(dev_priv, (reg), (val))
1803
1804#define I915_READ16(reg) i915_read16(dev_priv, (reg))
1805#define I915_WRITE16(reg, val) i915_write16(dev_priv, (reg), (val))
1806#define I915_READ16_NOTRACE(reg) readw(dev_priv->regs + (reg))
1807#define I915_WRITE16_NOTRACE(reg, val) writew(val, dev_priv->regs + (reg))
1808
1809#define I915_READ(reg) i915_read32(dev_priv, (reg))
1810#define I915_WRITE(reg, val) i915_write32(dev_priv, (reg), (val))
cae5852d
ZN
1811#define I915_READ_NOTRACE(reg) readl(dev_priv->regs + (reg))
1812#define I915_WRITE_NOTRACE(reg, val) writel(val, dev_priv->regs + (reg))
5f75377d
KP
1813
1814#define I915_WRITE64(reg, val) i915_write64(dev_priv, (reg), (val))
1815#define I915_READ64(reg) i915_read64(dev_priv, (reg))
cae5852d
ZN
1816
1817#define POSTING_READ(reg) (void)I915_READ_NOTRACE(reg)
1818#define POSTING_READ16(reg) (void)I915_READ16_NOTRACE(reg)
1819
55bc60db
VS
1820/* "Broadcast RGB" property */
1821#define INTEL_BROADCAST_RGB_AUTO 0
1822#define INTEL_BROADCAST_RGB_FULL 1
1823#define INTEL_BROADCAST_RGB_LIMITED 2
ba4f01a3 1824
1da177e4 1825#endif