]> git.proxmox.com Git - mirror_ubuntu-bionic-kernel.git/blame - drivers/gpu/drm/i915/i915_drv.h
agp/intel-gtt: export the gtt pagetable iomapping
[mirror_ubuntu-bionic-kernel.git] / drivers / gpu / drm / i915 / i915_drv.h
CommitLineData
1da177e4
LT
1/* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
2 */
0d6aa60b 3/*
bc54fd1a 4 *
1da177e4
LT
5 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
bc54fd1a
DA
7 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
0d6aa60b 28 */
1da177e4
LT
29
30#ifndef _I915_DRV_H_
31#define _I915_DRV_H_
32
585fb111 33#include "i915_reg.h"
79e53945 34#include "intel_bios.h"
8187a2b7 35#include "intel_ringbuffer.h"
0839ccb8 36#include <linux/io-mapping.h>
f899fc64 37#include <linux/i2c.h>
0ade6386 38#include <drm/intel-gtt.h>
aaa6fd2a 39#include <linux/backlight.h>
585fb111 40
1da177e4
LT
41/* General customization:
42 */
43
44#define DRIVER_AUTHOR "Tungsten Graphics, Inc."
45
46#define DRIVER_NAME "i915"
47#define DRIVER_DESC "Intel Graphics"
673a394b 48#define DRIVER_DATE "20080730"
1da177e4 49
317c35d1
JB
50enum pipe {
51 PIPE_A = 0,
52 PIPE_B,
9db4a9c7
JB
53 PIPE_C,
54 I915_MAX_PIPES
317c35d1 55};
9db4a9c7 56#define pipe_name(p) ((p) + 'A')
317c35d1 57
80824003
JB
58enum plane {
59 PLANE_A = 0,
60 PLANE_B,
9db4a9c7 61 PLANE_C,
80824003 62};
9db4a9c7 63#define plane_name(p) ((p) + 'A')
52440211 64
62fdfeaf
EA
65#define I915_GEM_GPU_DOMAINS (~(I915_GEM_DOMAIN_CPU | I915_GEM_DOMAIN_GTT))
66
9db4a9c7
JB
67#define for_each_pipe(p) for ((p) = 0; (p) < dev_priv->num_pipe; (p)++)
68
1da177e4
LT
69/* Interface history:
70 *
71 * 1.1: Original.
0d6aa60b
DA
72 * 1.2: Add Power Management
73 * 1.3: Add vblank support
de227f5f 74 * 1.4: Fix cmdbuffer path, add heap destroy
702880f2 75 * 1.5: Add vblank pipe configuration
2228ed67
MD
76 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
77 * - Support vertical blank on secondary display pipe
1da177e4
LT
78 */
79#define DRIVER_MAJOR 1
2228ed67 80#define DRIVER_MINOR 6
1da177e4
LT
81#define DRIVER_PATCHLEVEL 0
82
673a394b 83#define WATCH_COHERENCY 0
23bc5982 84#define WATCH_LISTS 0
673a394b 85
71acb5eb
DA
86#define I915_GEM_PHYS_CURSOR_0 1
87#define I915_GEM_PHYS_CURSOR_1 2
88#define I915_GEM_PHYS_OVERLAY_REGS 3
89#define I915_MAX_PHYS_OBJECT (I915_GEM_PHYS_OVERLAY_REGS)
90
91struct drm_i915_gem_phys_object {
92 int id;
93 struct page **page_list;
94 drm_dma_handle_t *handle;
05394f39 95 struct drm_i915_gem_object *cur_obj;
71acb5eb
DA
96};
97
1da177e4
LT
98struct mem_block {
99 struct mem_block *next;
100 struct mem_block *prev;
101 int start;
102 int size;
6c340eac 103 struct drm_file *file_priv; /* NULL: free, -1: heap, other: real files */
1da177e4
LT
104};
105
0a3e67a4
JB
106struct opregion_header;
107struct opregion_acpi;
108struct opregion_swsci;
109struct opregion_asle;
8d715f00 110struct drm_i915_private;
0a3e67a4 111
8ee1c3db
MG
112struct intel_opregion {
113 struct opregion_header *header;
114 struct opregion_acpi *acpi;
115 struct opregion_swsci *swsci;
116 struct opregion_asle *asle;
44834a67 117 void *vbt;
01fe9dbd 118 u32 __iomem *lid_state;
8ee1c3db 119};
44834a67 120#define OPREGION_SIZE (8*1024)
8ee1c3db 121
6ef3d427
CW
122struct intel_overlay;
123struct intel_overlay_error_state;
124
7c1c2871
DA
125struct drm_i915_master_private {
126 drm_local_map_t *sarea;
127 struct _drm_i915_sarea *sarea_priv;
128};
de151cf6 129#define I915_FENCE_REG_NONE -1
4b9de737
DV
130#define I915_MAX_NUM_FENCES 16
131/* 16 fences + sign bit for FENCE_REG_NONE */
132#define I915_MAX_NUM_FENCE_BITS 5
de151cf6
JB
133
134struct drm_i915_fence_reg {
007cc8ac 135 struct list_head lru_list;
caea7476 136 struct drm_i915_gem_object *obj;
d9e86c0e 137 uint32_t setup_seqno;
1690e1eb 138 int pin_count;
de151cf6 139};
7c1c2871 140
9b9d172d 141struct sdvo_device_mapping {
e957d772 142 u8 initialized;
9b9d172d 143 u8 dvo_port;
144 u8 slave_addr;
145 u8 dvo_wiring;
e957d772 146 u8 i2c_pin;
b1083333 147 u8 ddc_pin;
9b9d172d 148};
149
c4a1d9e4
CW
150struct intel_display_error_state;
151
63eeaf38
JB
152struct drm_i915_error_state {
153 u32 eir;
154 u32 pgtbl_er;
9db4a9c7 155 u32 pipestat[I915_MAX_PIPES];
c1cd90ed
DV
156 u32 tail[I915_NUM_RINGS];
157 u32 head[I915_NUM_RINGS];
d27b1e0e
DV
158 u32 ipeir[I915_NUM_RINGS];
159 u32 ipehr[I915_NUM_RINGS];
160 u32 instdone[I915_NUM_RINGS];
161 u32 acthd[I915_NUM_RINGS];
7e3b8737
DV
162 u32 semaphore_mboxes[I915_NUM_RINGS][I915_NUM_RINGS - 1];
163 /* our own tracking of ring head and tail */
164 u32 cpu_ring_head[I915_NUM_RINGS];
165 u32 cpu_ring_tail[I915_NUM_RINGS];
1d8f38f4 166 u32 error; /* gen6+ */
c1cd90ed
DV
167 u32 instpm[I915_NUM_RINGS];
168 u32 instps[I915_NUM_RINGS];
63eeaf38 169 u32 instdone1;
d27b1e0e 170 u32 seqno[I915_NUM_RINGS];
9df30794 171 u64 bbaddr;
33f3f518
DV
172 u32 fault_reg[I915_NUM_RINGS];
173 u32 done_reg;
c1cd90ed 174 u32 faddr[I915_NUM_RINGS];
4b9de737 175 u64 fence[I915_MAX_NUM_FENCES];
63eeaf38 176 struct timeval time;
9df30794
CW
177 struct drm_i915_error_object {
178 int page_count;
179 u32 gtt_offset;
180 u32 *pages[0];
e2f973d5 181 } *ringbuffer[I915_NUM_RINGS], *batchbuffer[I915_NUM_RINGS];
9df30794 182 struct drm_i915_error_buffer {
a779e5ab 183 u32 size;
9df30794
CW
184 u32 name;
185 u32 seqno;
186 u32 gtt_offset;
187 u32 read_domains;
188 u32 write_domain;
4b9de737 189 s32 fence_reg:I915_MAX_NUM_FENCE_BITS;
9df30794
CW
190 s32 pinned:2;
191 u32 tiling:2;
192 u32 dirty:1;
193 u32 purgeable:1;
e5c65260 194 u32 ring:4;
93dfb40c 195 u32 cache_level:2;
c724e8a9
CW
196 } *active_bo, *pinned_bo;
197 u32 active_bo_count, pinned_bo_count;
6ef3d427 198 struct intel_overlay_error_state *overlay;
c4a1d9e4 199 struct intel_display_error_state *display;
63eeaf38
JB
200};
201
e70236a8
JB
202struct drm_i915_display_funcs {
203 void (*dpms)(struct drm_crtc *crtc, int mode);
ee5382ae 204 bool (*fbc_enabled)(struct drm_device *dev);
e70236a8
JB
205 void (*enable_fbc)(struct drm_crtc *crtc, unsigned long interval);
206 void (*disable_fbc)(struct drm_device *dev);
207 int (*get_display_clock_speed)(struct drm_device *dev);
208 int (*get_fifo_size)(struct drm_device *dev, int plane);
d210246a 209 void (*update_wm)(struct drm_device *dev);
b840d907
JB
210 void (*update_sprite_wm)(struct drm_device *dev, int pipe,
211 uint32_t sprite_width, int pixel_size);
f564048e
EA
212 int (*crtc_mode_set)(struct drm_crtc *crtc,
213 struct drm_display_mode *mode,
214 struct drm_display_mode *adjusted_mode,
215 int x, int y,
216 struct drm_framebuffer *old_fb);
e0dac65e
WF
217 void (*write_eld)(struct drm_connector *connector,
218 struct drm_crtc *crtc);
674cf967 219 void (*fdi_link_train)(struct drm_crtc *crtc);
6067aaea 220 void (*init_clock_gating)(struct drm_device *dev);
645c62a5 221 void (*init_pch_clock_gating)(struct drm_device *dev);
8c9f3aaf
JB
222 int (*queue_flip)(struct drm_device *dev, struct drm_crtc *crtc,
223 struct drm_framebuffer *fb,
224 struct drm_i915_gem_object *obj);
17638cd6
JB
225 int (*update_plane)(struct drm_crtc *crtc, struct drm_framebuffer *fb,
226 int x, int y);
8d715f00
KP
227 void (*force_wake_get)(struct drm_i915_private *dev_priv);
228 void (*force_wake_put)(struct drm_i915_private *dev_priv);
e70236a8
JB
229 /* clock updates for mode set */
230 /* cursor updates */
231 /* render clock increase/decrease */
232 /* display clock increase/decrease */
233 /* pll clock increase/decrease */
e70236a8
JB
234};
235
cfdf1fa2 236struct intel_device_info {
c96c3a8c 237 u8 gen;
0206e353
AJ
238 u8 is_mobile:1;
239 u8 is_i85x:1;
240 u8 is_i915g:1;
241 u8 is_i945gm:1;
242 u8 is_g33:1;
243 u8 need_gfx_hws:1;
244 u8 is_g4x:1;
245 u8 is_pineview:1;
246 u8 is_broadwater:1;
247 u8 is_crestline:1;
248 u8 is_ivybridge:1;
249 u8 has_fbc:1;
250 u8 has_pipe_cxsr:1;
251 u8 has_hotplug:1;
252 u8 cursor_needs_physical:1;
253 u8 has_overlay:1;
254 u8 overlay_needs_physical:1;
255 u8 supports_tv:1;
256 u8 has_bsd_ring:1;
257 u8 has_blt_ring:1;
3d29b842 258 u8 has_llc:1;
cfdf1fa2
KH
259};
260
b5e50c3f 261enum no_fbc_reason {
bed4a673 262 FBC_NO_OUTPUT, /* no outputs enabled to compress */
b5e50c3f
JB
263 FBC_STOLEN_TOO_SMALL, /* not enough space to hold compressed buffers */
264 FBC_UNSUPPORTED_MODE, /* interlace or doublescanned mode */
265 FBC_MODE_TOO_LARGE, /* mode too large for compression */
266 FBC_BAD_PLANE, /* fbc not supported on plane */
267 FBC_NOT_TILED, /* buffer not tiled */
9c928d16 268 FBC_MULTIPLE_PIPES, /* more than one pipe active */
c1a9f047 269 FBC_MODULE_PARAM,
b5e50c3f
JB
270};
271
3bad0781
ZW
272enum intel_pch {
273 PCH_IBX, /* Ibexpeak PCH */
274 PCH_CPT, /* Cougarpoint PCH */
275};
276
b690e96c 277#define QUIRK_PIPEA_FORCE (1<<0)
435793df 278#define QUIRK_LVDS_SSC_DISABLE (1<<1)
b690e96c 279
8be48d92 280struct intel_fbdev;
1630fe75 281struct intel_fbc_work;
38651674 282
1da177e4 283typedef struct drm_i915_private {
673a394b
EA
284 struct drm_device *dev;
285
cfdf1fa2
KH
286 const struct intel_device_info *info;
287
ac5c4e76 288 int has_gem;
72bfa19c 289 int relative_constants_mode;
ac5c4e76 290
3043c60c 291 void __iomem *regs;
95736720 292 u32 gt_fifo_count;
1da177e4 293
f899fc64
CW
294 struct intel_gmbus {
295 struct i2c_adapter adapter;
e957d772
CW
296 struct i2c_adapter *force_bit;
297 u32 reg0;
f899fc64
CW
298 } *gmbus;
299
ec2a4c3f 300 struct pci_dev *bridge_dev;
1ec14ad3 301 struct intel_ring_buffer ring[I915_NUM_RINGS];
6f392d54 302 uint32_t next_seqno;
1da177e4 303
9c8da5eb 304 drm_dma_handle_t *status_page_dmah;
0a3e67a4 305 uint32_t counter;
dc7a9319 306 drm_local_map_t hws_map;
05394f39
CW
307 struct drm_i915_gem_object *pwrctx;
308 struct drm_i915_gem_object *renderctx;
1da177e4 309
d7658989
JB
310 struct resource mch_res;
311
a6b54f3f 312 unsigned int cpp;
1da177e4
LT
313 int back_offset;
314 int front_offset;
315 int current_page;
316 int page_flipping;
1da177e4 317
1da177e4 318 atomic_t irq_received;
1ec14ad3
CW
319
320 /* protects the irq masks */
321 spinlock_t irq_lock;
ed4cb414 322 /** Cached value of IMR to avoid reads in updating the bitfield */
7c463586 323 u32 pipestat[2];
1ec14ad3
CW
324 u32 irq_mask;
325 u32 gt_irq_mask;
326 u32 pch_irq_mask;
1da177e4 327
5ca58282
JB
328 u32 hotplug_supported_mask;
329 struct work_struct hotplug_work;
330
1da177e4
LT
331 int tex_lru_log_granularity;
332 int allow_batchbuffer;
0d6aa60b 333 unsigned int sr01, adpa, ppcr, dvob, dvoc, lvds;
702880f2 334 int vblank_pipe;
a3524f1b 335 int num_pipe;
a6b54f3f 336
f65d9421 337 /* For hangcheck timer */
576ae4b8 338#define DRM_I915_HANGCHECK_PERIOD 1500 /* in ms */
f65d9421
BG
339 struct timer_list hangcheck_timer;
340 int hangcheck_count;
341 uint32_t last_acthd;
097354eb
DV
342 uint32_t last_acthd_bsd;
343 uint32_t last_acthd_blt;
cbb465e7
CW
344 uint32_t last_instdone;
345 uint32_t last_instdone1;
f65d9421 346
80824003 347 unsigned long cfb_size;
016b9b61
CW
348 unsigned int cfb_fb;
349 enum plane cfb_plane;
bed4a673 350 int cfb_y;
1630fe75 351 struct intel_fbc_work *fbc_work;
80824003 352
8ee1c3db
MG
353 struct intel_opregion opregion;
354
02e792fb
DV
355 /* overlay */
356 struct intel_overlay *overlay;
b840d907 357 bool sprite_scaling_enabled;
02e792fb 358
79e53945 359 /* LVDS info */
a9573556 360 int backlight_level; /* restore backlight to this value */
47356eb6 361 bool backlight_enabled;
88631706
ML
362 struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
363 struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
79e53945
JB
364
365 /* Feature bits from the VBIOS */
95281e35
HE
366 unsigned int int_tv_support:1;
367 unsigned int lvds_dither:1;
368 unsigned int lvds_vbt:1;
369 unsigned int int_crt_support:1;
43565a06 370 unsigned int lvds_use_ssc:1;
abd06860 371 unsigned int display_clock_mode:1;
43565a06 372 int lvds_ssc_freq;
5ceb0f9b 373 struct {
9f0e7ff4
JB
374 int rate;
375 int lanes;
376 int preemphasis;
377 int vswing;
378
379 bool initialized;
380 bool support;
381 int bpp;
382 struct edp_power_seq pps;
5ceb0f9b 383 } edp;
89667383 384 bool no_aux_handshake;
79e53945 385
c1c7af60
JB
386 struct notifier_block lid_notifier;
387
f899fc64 388 int crt_ddc_pin;
4b9de737 389 struct drm_i915_fence_reg fence_regs[I915_MAX_NUM_FENCES]; /* assume 965 */
de151cf6
JB
390 int fence_reg_start; /* 4 if userland hasn't ioctl'd us yet */
391 int num_fence_regs; /* 8 on pre-965, 16 otherwise */
392
95534263 393 unsigned int fsb_freq, mem_freq, is_ddr3;
7662c8bd 394
63eeaf38
JB
395 spinlock_t error_lock;
396 struct drm_i915_error_state *first_error;
8a905236 397 struct work_struct error_work;
30dbf0c0 398 struct completion error_completion;
9c9fe1f8 399 struct workqueue_struct *wq;
63eeaf38 400
e70236a8
JB
401 /* Display functions */
402 struct drm_i915_display_funcs display;
403
3bad0781
ZW
404 /* PCH chipset type */
405 enum intel_pch pch_type;
406
b690e96c
JB
407 unsigned long quirks;
408
ba8bbcf6 409 /* Register state */
c9354c85 410 bool modeset_on_lid;
ba8bbcf6
JB
411 u8 saveLBB;
412 u32 saveDSPACNTR;
413 u32 saveDSPBCNTR;
e948e994 414 u32 saveDSPARB;
968b503e 415 u32 saveHWS;
ba8bbcf6
JB
416 u32 savePIPEACONF;
417 u32 savePIPEBCONF;
418 u32 savePIPEASRC;
419 u32 savePIPEBSRC;
420 u32 saveFPA0;
421 u32 saveFPA1;
422 u32 saveDPLL_A;
423 u32 saveDPLL_A_MD;
424 u32 saveHTOTAL_A;
425 u32 saveHBLANK_A;
426 u32 saveHSYNC_A;
427 u32 saveVTOTAL_A;
428 u32 saveVBLANK_A;
429 u32 saveVSYNC_A;
430 u32 saveBCLRPAT_A;
5586c8bc 431 u32 saveTRANSACONF;
42048781
ZW
432 u32 saveTRANS_HTOTAL_A;
433 u32 saveTRANS_HBLANK_A;
434 u32 saveTRANS_HSYNC_A;
435 u32 saveTRANS_VTOTAL_A;
436 u32 saveTRANS_VBLANK_A;
437 u32 saveTRANS_VSYNC_A;
0da3ea12 438 u32 savePIPEASTAT;
ba8bbcf6
JB
439 u32 saveDSPASTRIDE;
440 u32 saveDSPASIZE;
441 u32 saveDSPAPOS;
585fb111 442 u32 saveDSPAADDR;
ba8bbcf6
JB
443 u32 saveDSPASURF;
444 u32 saveDSPATILEOFF;
445 u32 savePFIT_PGM_RATIOS;
0eb96d6e 446 u32 saveBLC_HIST_CTL;
ba8bbcf6
JB
447 u32 saveBLC_PWM_CTL;
448 u32 saveBLC_PWM_CTL2;
42048781
ZW
449 u32 saveBLC_CPU_PWM_CTL;
450 u32 saveBLC_CPU_PWM_CTL2;
ba8bbcf6
JB
451 u32 saveFPB0;
452 u32 saveFPB1;
453 u32 saveDPLL_B;
454 u32 saveDPLL_B_MD;
455 u32 saveHTOTAL_B;
456 u32 saveHBLANK_B;
457 u32 saveHSYNC_B;
458 u32 saveVTOTAL_B;
459 u32 saveVBLANK_B;
460 u32 saveVSYNC_B;
461 u32 saveBCLRPAT_B;
5586c8bc 462 u32 saveTRANSBCONF;
42048781
ZW
463 u32 saveTRANS_HTOTAL_B;
464 u32 saveTRANS_HBLANK_B;
465 u32 saveTRANS_HSYNC_B;
466 u32 saveTRANS_VTOTAL_B;
467 u32 saveTRANS_VBLANK_B;
468 u32 saveTRANS_VSYNC_B;
0da3ea12 469 u32 savePIPEBSTAT;
ba8bbcf6
JB
470 u32 saveDSPBSTRIDE;
471 u32 saveDSPBSIZE;
472 u32 saveDSPBPOS;
585fb111 473 u32 saveDSPBADDR;
ba8bbcf6
JB
474 u32 saveDSPBSURF;
475 u32 saveDSPBTILEOFF;
585fb111
JB
476 u32 saveVGA0;
477 u32 saveVGA1;
478 u32 saveVGA_PD;
ba8bbcf6
JB
479 u32 saveVGACNTRL;
480 u32 saveADPA;
481 u32 saveLVDS;
585fb111
JB
482 u32 savePP_ON_DELAYS;
483 u32 savePP_OFF_DELAYS;
ba8bbcf6
JB
484 u32 saveDVOA;
485 u32 saveDVOB;
486 u32 saveDVOC;
487 u32 savePP_ON;
488 u32 savePP_OFF;
489 u32 savePP_CONTROL;
585fb111 490 u32 savePP_DIVISOR;
ba8bbcf6
JB
491 u32 savePFIT_CONTROL;
492 u32 save_palette_a[256];
493 u32 save_palette_b[256];
06027f91 494 u32 saveDPFC_CB_BASE;
ba8bbcf6
JB
495 u32 saveFBC_CFB_BASE;
496 u32 saveFBC_LL_BASE;
497 u32 saveFBC_CONTROL;
498 u32 saveFBC_CONTROL2;
0da3ea12
JB
499 u32 saveIER;
500 u32 saveIIR;
501 u32 saveIMR;
42048781
ZW
502 u32 saveDEIER;
503 u32 saveDEIMR;
504 u32 saveGTIER;
505 u32 saveGTIMR;
506 u32 saveFDI_RXA_IMR;
507 u32 saveFDI_RXB_IMR;
1f84e550 508 u32 saveCACHE_MODE_0;
1f84e550 509 u32 saveMI_ARB_STATE;
ba8bbcf6
JB
510 u32 saveSWF0[16];
511 u32 saveSWF1[16];
512 u32 saveSWF2[3];
513 u8 saveMSR;
514 u8 saveSR[8];
123f794f 515 u8 saveGR[25];
ba8bbcf6 516 u8 saveAR_INDEX;
a59e122a 517 u8 saveAR[21];
ba8bbcf6 518 u8 saveDACMASK;
a59e122a 519 u8 saveCR[37];
4b9de737 520 uint64_t saveFENCE[I915_MAX_NUM_FENCES];
1fd1c624
EA
521 u32 saveCURACNTR;
522 u32 saveCURAPOS;
523 u32 saveCURABASE;
524 u32 saveCURBCNTR;
525 u32 saveCURBPOS;
526 u32 saveCURBBASE;
527 u32 saveCURSIZE;
a4fc5ed6
KP
528 u32 saveDP_B;
529 u32 saveDP_C;
530 u32 saveDP_D;
531 u32 savePIPEA_GMCH_DATA_M;
532 u32 savePIPEB_GMCH_DATA_M;
533 u32 savePIPEA_GMCH_DATA_N;
534 u32 savePIPEB_GMCH_DATA_N;
535 u32 savePIPEA_DP_LINK_M;
536 u32 savePIPEB_DP_LINK_M;
537 u32 savePIPEA_DP_LINK_N;
538 u32 savePIPEB_DP_LINK_N;
42048781
ZW
539 u32 saveFDI_RXA_CTL;
540 u32 saveFDI_TXA_CTL;
541 u32 saveFDI_RXB_CTL;
542 u32 saveFDI_TXB_CTL;
543 u32 savePFA_CTL_1;
544 u32 savePFB_CTL_1;
545 u32 savePFA_WIN_SZ;
546 u32 savePFB_WIN_SZ;
547 u32 savePFA_WIN_POS;
548 u32 savePFB_WIN_POS;
5586c8bc
ZW
549 u32 savePCH_DREF_CONTROL;
550 u32 saveDISP_ARB_CTL;
551 u32 savePIPEA_DATA_M1;
552 u32 savePIPEA_DATA_N1;
553 u32 savePIPEA_LINK_M1;
554 u32 savePIPEA_LINK_N1;
555 u32 savePIPEB_DATA_M1;
556 u32 savePIPEB_DATA_N1;
557 u32 savePIPEB_LINK_M1;
558 u32 savePIPEB_LINK_N1;
b5b72e89 559 u32 saveMCHBAR_RENDER_STANDBY;
cda2bb78 560 u32 savePCH_PORT_HOTPLUG;
673a394b
EA
561
562 struct {
19966754 563 /** Bridge to intel-gtt-ko */
c64f7ba5 564 const struct intel_gtt *gtt;
19966754 565 /** Memory allocator for GTT stolen memory */
fe669bf8 566 struct drm_mm stolen;
19966754 567 /** Memory allocator for GTT */
673a394b 568 struct drm_mm gtt_space;
93a37f20
DV
569 /** List of all objects in gtt_space. Used to restore gtt
570 * mappings on resume */
571 struct list_head gtt_list;
bee4a186
CW
572
573 /** Usable portion of the GTT for GEM */
574 unsigned long gtt_start;
a6e0aa42 575 unsigned long gtt_mappable_end;
bee4a186 576 unsigned long gtt_end;
673a394b 577
0839ccb8 578 struct io_mapping *gtt_mapping;
ab657db1 579 int gtt_mtrr;
0839ccb8 580
17250b71 581 struct shrinker inactive_shrinker;
31169714 582
69dc4987
CW
583 /**
584 * List of objects currently involved in rendering.
585 *
586 * Includes buffers having the contents of their GPU caches
587 * flushed, not necessarily primitives. last_rendering_seqno
588 * represents when the rendering involved will be completed.
589 *
590 * A reference is held on the buffer while on this list.
591 */
592 struct list_head active_list;
593
673a394b
EA
594 /**
595 * List of objects which are not in the ringbuffer but which
596 * still have a write_domain which needs to be flushed before
597 * unbinding.
598 *
ce44b0ea
EA
599 * last_rendering_seqno is 0 while an object is in this list.
600 *
673a394b
EA
601 * A reference is held on the buffer while on this list.
602 */
603 struct list_head flushing_list;
604
605 /**
606 * LRU list of objects which are not in the ringbuffer and
607 * are ready to unbind, but are still in the GTT.
608 *
ce44b0ea
EA
609 * last_rendering_seqno is 0 while an object is in this list.
610 *
673a394b
EA
611 * A reference is not held on the buffer while on this list,
612 * as merely being GTT-bound shouldn't prevent its being
613 * freed, and we'll pull it off the list in the free path.
614 */
615 struct list_head inactive_list;
616
f13d3f73
CW
617 /**
618 * LRU list of objects which are not in the ringbuffer but
619 * are still pinned in the GTT.
620 */
621 struct list_head pinned_list;
622
a09ba7fa
EA
623 /** LRU list of objects with fence regs on them. */
624 struct list_head fence_list;
625
be72615b
CW
626 /**
627 * List of objects currently pending being freed.
628 *
629 * These objects are no longer in use, but due to a signal
630 * we were prevented from freeing them at the appointed time.
631 */
632 struct list_head deferred_free_list;
633
673a394b
EA
634 /**
635 * We leave the user IRQ off as much as possible,
636 * but this means that requests will finish and never
637 * be retired once the system goes idle. Set a timer to
638 * fire periodically while the ring is running. When it
639 * fires, go retire requests.
640 */
641 struct delayed_work retire_work;
642
ce453d81
CW
643 /**
644 * Are we in a non-interruptible section of code like
645 * modesetting?
646 */
647 bool interruptible;
648
673a394b
EA
649 /**
650 * Flag if the X Server, and thus DRM, is not currently in
651 * control of the device.
652 *
653 * This is set between LeaveVT and EnterVT. It needs to be
654 * replaced with a semaphore. It also needs to be
655 * transitioned away from for kernel modesetting.
656 */
657 int suspended;
658
659 /**
660 * Flag if the hardware appears to be wedged.
661 *
662 * This is set when attempts to idle the device timeout.
25985edc 663 * It prevents command submission from occurring and makes
673a394b
EA
664 * every pending request fail
665 */
ba1234d1 666 atomic_t wedged;
673a394b
EA
667
668 /** Bit 6 swizzling required for X tiling */
669 uint32_t bit_6_swizzle_x;
670 /** Bit 6 swizzling required for Y tiling */
671 uint32_t bit_6_swizzle_y;
71acb5eb
DA
672
673 /* storage for physical objects */
674 struct drm_i915_gem_phys_object *phys_objs[I915_MAX_PHYS_OBJECT];
9220434a 675
73aa808f 676 /* accounting, useful for userland debugging */
73aa808f 677 size_t gtt_total;
6299f992
CW
678 size_t mappable_gtt_total;
679 size_t object_memory;
73aa808f 680 u32 object_count;
673a394b 681 } mm;
9b9d172d 682 struct sdvo_device_mapping sdvo_mappings[2];
a3e17eb8
ZY
683 /* indicate whether the LVDS_BORDER should be enabled or not */
684 unsigned int lvds_border_bits;
1d8e1c75
CW
685 /* Panel fitter placement and size for Ironlake+ */
686 u32 pch_pf_pos, pch_pf_size;
652c393a 687
27f8227b
JB
688 struct drm_crtc *plane_to_crtc_mapping[3];
689 struct drm_crtc *pipe_to_crtc_mapping[3];
6b95a207 690 wait_queue_head_t pending_flip_queue;
1afe3e9d 691 bool flip_pending_is_done;
6b95a207 692
652c393a
JB
693 /* Reclocking support */
694 bool render_reclock_avail;
695 bool lvds_downclock_avail;
18f9ed12
ZY
696 /* indicates the reduced downclock for LVDS*/
697 int lvds_downclock;
652c393a
JB
698 struct work_struct idle_work;
699 struct timer_list idle_timer;
700 bool busy;
701 u16 orig_clock;
6363ee6f
ZY
702 int child_dev_num;
703 struct child_device_config *child_dev;
a2565377 704 struct drm_connector *int_lvds_connector;
aaa6fd2a 705 struct drm_connector *int_edp_connector;
f97108d1 706
c4804411 707 bool mchbar_need_disable;
f97108d1 708
4912d041
BW
709 struct work_struct rps_work;
710 spinlock_t rps_lock;
711 u32 pm_iir;
712
f97108d1
JB
713 u8 cur_delay;
714 u8 min_delay;
715 u8 max_delay;
7648fa99
JB
716 u8 fmax;
717 u8 fstart;
718
05394f39
CW
719 u64 last_count1;
720 unsigned long last_time1;
4ed0b577 721 unsigned long chipset_power;
05394f39
CW
722 u64 last_count2;
723 struct timespec last_time2;
724 unsigned long gfx_power;
725 int c_m;
726 int r_t;
727 u8 corr;
7648fa99 728 spinlock_t *mchdev_lock;
b5e50c3f
JB
729
730 enum no_fbc_reason no_fbc_reason;
38651674 731
20bf377e
JB
732 struct drm_mm_node *compressed_fb;
733 struct drm_mm_node *compressed_llb;
34dc4d44 734
ae681d96
CW
735 unsigned long last_gpu_reset;
736
8be48d92
DA
737 /* list of fbdev register on this device */
738 struct intel_fbdev *fbdev;
e953fd7b 739
aaa6fd2a
MG
740 struct backlight_device *backlight;
741
e953fd7b 742 struct drm_property *broadcast_rgb_property;
3f43c48d 743 struct drm_property *force_audio_property;
fcca7926
BW
744
745 atomic_t forcewake_count;
1da177e4
LT
746} drm_i915_private_t;
747
93dfb40c
CW
748enum i915_cache_level {
749 I915_CACHE_NONE,
750 I915_CACHE_LLC,
751 I915_CACHE_LLC_MLC, /* gen6+ */
752};
753
673a394b 754struct drm_i915_gem_object {
c397b908 755 struct drm_gem_object base;
673a394b
EA
756
757 /** Current space allocated to this object in the GTT, if any. */
758 struct drm_mm_node *gtt_space;
93a37f20 759 struct list_head gtt_list;
673a394b
EA
760
761 /** This object's place on the active/flushing/inactive lists */
69dc4987
CW
762 struct list_head ring_list;
763 struct list_head mm_list;
99fcb766
DV
764 /** This object's place on GPU write list */
765 struct list_head gpu_write_list;
432e58ed
CW
766 /** This object's place in the batchbuffer or on the eviction list */
767 struct list_head exec_list;
673a394b
EA
768
769 /**
770 * This is set if the object is on the active or flushing lists
771 * (has pending rendering), and is not set if it's on inactive (ready
772 * to be unbound).
773 */
0206e353 774 unsigned int active:1;
673a394b
EA
775
776 /**
777 * This is set if the object has been written to since last bound
778 * to the GTT
779 */
0206e353 780 unsigned int dirty:1;
778c3544 781
87ca9c8a
CW
782 /**
783 * This is set if the object has been written to since the last
784 * GPU flush.
785 */
0206e353 786 unsigned int pending_gpu_write:1;
87ca9c8a 787
778c3544
DV
788 /**
789 * Fence register bits (if any) for this object. Will be set
790 * as needed when mapped into the GTT.
791 * Protected by dev->struct_mutex.
778c3544 792 */
4b9de737 793 signed int fence_reg:I915_MAX_NUM_FENCE_BITS;
778c3544 794
778c3544
DV
795 /**
796 * Advice: are the backing pages purgeable?
797 */
0206e353 798 unsigned int madv:2;
778c3544 799
778c3544
DV
800 /**
801 * Current tiling mode for the object.
802 */
0206e353
AJ
803 unsigned int tiling_mode:2;
804 unsigned int tiling_changed:1;
778c3544
DV
805
806 /** How many users have pinned this object in GTT space. The following
807 * users can each hold at most one reference: pwrite/pread, pin_ioctl
808 * (via user_pin_count), execbuffer (objects are not allowed multiple
809 * times for the same batchbuffer), and the framebuffer code. When
810 * switching/pageflipping, the framebuffer code has at most two buffers
811 * pinned per crtc.
812 *
813 * In the worst case this is 1 + 1 + 1 + 2*2 = 7. That would fit into 3
814 * bits with absolutely no headroom. So use 4 bits. */
0206e353 815 unsigned int pin_count:4;
778c3544 816#define DRM_I915_GEM_OBJECT_MAX_PIN_COUNT 0xf
673a394b 817
75e9e915
DV
818 /**
819 * Is the object at the current location in the gtt mappable and
820 * fenceable? Used to avoid costly recalculations.
821 */
0206e353 822 unsigned int map_and_fenceable:1;
75e9e915 823
fb7d516a
DV
824 /**
825 * Whether the current gtt mapping needs to be mappable (and isn't just
826 * mappable by accident). Track pin and fault separate for a more
827 * accurate mappable working set.
828 */
0206e353
AJ
829 unsigned int fault_mappable:1;
830 unsigned int pin_mappable:1;
fb7d516a 831
caea7476
CW
832 /*
833 * Is the GPU currently using a fence to access this buffer,
834 */
835 unsigned int pending_fenced_gpu_access:1;
836 unsigned int fenced_gpu_access:1;
837
93dfb40c
CW
838 unsigned int cache_level:2;
839
856fa198 840 struct page **pages;
673a394b 841
185cbcb3
DV
842 /**
843 * DMAR support
844 */
845 struct scatterlist *sg_list;
846 int num_sg;
847
67731b87
CW
848 /**
849 * Used for performing relocations during execbuffer insertion.
850 */
851 struct hlist_node exec_node;
852 unsigned long exec_handle;
6fe4f140 853 struct drm_i915_gem_exec_object2 *exec_entry;
67731b87 854
673a394b
EA
855 /**
856 * Current offset of the object in GTT space.
857 *
858 * This is the same as gtt_space->start
859 */
860 uint32_t gtt_offset;
e67b8ce1 861
673a394b
EA
862 /** Breadcrumb of last rendering to the buffer. */
863 uint32_t last_rendering_seqno;
caea7476
CW
864 struct intel_ring_buffer *ring;
865
866 /** Breadcrumb of last fenced GPU access to the buffer. */
867 uint32_t last_fenced_seqno;
868 struct intel_ring_buffer *last_fenced_ring;
673a394b 869
778c3544 870 /** Current tiling stride for the object, if it's tiled. */
de151cf6 871 uint32_t stride;
673a394b 872
280b713b 873 /** Record of address bit 17 of each page at last unbind. */
d312ec25 874 unsigned long *bit_17;
280b713b 875
ba1eb1d8 876
673a394b 877 /**
e47c68e9
EA
878 * If present, while GEM_DOMAIN_CPU is in the read domain this array
879 * flags which individual pages are valid.
673a394b
EA
880 */
881 uint8_t *page_cpu_valid;
79e53945
JB
882
883 /** User space pin count and filp owning the pin */
884 uint32_t user_pin_count;
885 struct drm_file *pin_filp;
71acb5eb
DA
886
887 /** for phy allocated objects */
888 struct drm_i915_gem_phys_object *phys_obj;
b70d11da 889
6b95a207
KH
890 /**
891 * Number of crtcs where this object is currently the fb, but
892 * will be page flipped away on the next vblank. When it
893 * reaches 0, dev_priv->pending_flip_queue will be woken up.
894 */
895 atomic_t pending_flip;
673a394b
EA
896};
897
62b8b215 898#define to_intel_bo(x) container_of(x, struct drm_i915_gem_object, base)
23010e43 899
673a394b
EA
900/**
901 * Request queue structure.
902 *
903 * The request queue allows us to note sequence numbers that have been emitted
904 * and may be associated with active buffers to be retired.
905 *
906 * By keeping this list, we can avoid having to do questionable
907 * sequence-number comparisons on buffer last_rendering_seqnos, and associate
908 * an emission time with seqnos for tracking how far ahead of the GPU we are.
909 */
910struct drm_i915_gem_request {
852835f3
ZN
911 /** On Which ring this request was generated */
912 struct intel_ring_buffer *ring;
913
673a394b
EA
914 /** GEM sequence number associated with this request. */
915 uint32_t seqno;
916
917 /** Time at which this request was emitted, in jiffies. */
918 unsigned long emitted_jiffies;
919
b962442e 920 /** global list entry for this request */
673a394b 921 struct list_head list;
b962442e 922
f787a5f5 923 struct drm_i915_file_private *file_priv;
b962442e
EA
924 /** file_priv list entry for this request */
925 struct list_head client_list;
673a394b
EA
926};
927
928struct drm_i915_file_private {
929 struct {
1c25595f 930 struct spinlock lock;
b962442e 931 struct list_head request_list;
673a394b
EA
932 } mm;
933};
934
cae5852d
ZN
935#define INTEL_INFO(dev) (((struct drm_i915_private *) (dev)->dev_private)->info)
936
937#define IS_I830(dev) ((dev)->pci_device == 0x3577)
938#define IS_845G(dev) ((dev)->pci_device == 0x2562)
939#define IS_I85X(dev) (INTEL_INFO(dev)->is_i85x)
940#define IS_I865G(dev) ((dev)->pci_device == 0x2572)
941#define IS_I915G(dev) (INTEL_INFO(dev)->is_i915g)
942#define IS_I915GM(dev) ((dev)->pci_device == 0x2592)
943#define IS_I945G(dev) ((dev)->pci_device == 0x2772)
944#define IS_I945GM(dev) (INTEL_INFO(dev)->is_i945gm)
945#define IS_BROADWATER(dev) (INTEL_INFO(dev)->is_broadwater)
946#define IS_CRESTLINE(dev) (INTEL_INFO(dev)->is_crestline)
947#define IS_GM45(dev) ((dev)->pci_device == 0x2A42)
948#define IS_G4X(dev) (INTEL_INFO(dev)->is_g4x)
949#define IS_PINEVIEW_G(dev) ((dev)->pci_device == 0xa001)
950#define IS_PINEVIEW_M(dev) ((dev)->pci_device == 0xa011)
951#define IS_PINEVIEW(dev) (INTEL_INFO(dev)->is_pineview)
952#define IS_G33(dev) (INTEL_INFO(dev)->is_g33)
953#define IS_IRONLAKE_D(dev) ((dev)->pci_device == 0x0042)
954#define IS_IRONLAKE_M(dev) ((dev)->pci_device == 0x0046)
4b65177b 955#define IS_IVYBRIDGE(dev) (INTEL_INFO(dev)->is_ivybridge)
cae5852d
ZN
956#define IS_MOBILE(dev) (INTEL_INFO(dev)->is_mobile)
957
85436696
JB
958/*
959 * The genX designation typically refers to the render engine, so render
960 * capability related checks should use IS_GEN, while display and other checks
961 * have their own (e.g. HAS_PCH_SPLIT for ILK+ display, IS_foo for particular
962 * chips, etc.).
963 */
cae5852d
ZN
964#define IS_GEN2(dev) (INTEL_INFO(dev)->gen == 2)
965#define IS_GEN3(dev) (INTEL_INFO(dev)->gen == 3)
966#define IS_GEN4(dev) (INTEL_INFO(dev)->gen == 4)
967#define IS_GEN5(dev) (INTEL_INFO(dev)->gen == 5)
968#define IS_GEN6(dev) (INTEL_INFO(dev)->gen == 6)
85436696 969#define IS_GEN7(dev) (INTEL_INFO(dev)->gen == 7)
cae5852d
ZN
970
971#define HAS_BSD(dev) (INTEL_INFO(dev)->has_bsd_ring)
972#define HAS_BLT(dev) (INTEL_INFO(dev)->has_blt_ring)
3d29b842 973#define HAS_LLC(dev) (INTEL_INFO(dev)->has_llc)
cae5852d
ZN
974#define I915_NEED_GFX_HWS(dev) (INTEL_INFO(dev)->need_gfx_hws)
975
05394f39 976#define HAS_OVERLAY(dev) (INTEL_INFO(dev)->has_overlay)
cae5852d
ZN
977#define OVERLAY_NEEDS_PHYSICAL(dev) (INTEL_INFO(dev)->overlay_needs_physical)
978
979/* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
980 * rows, which changed the alignment requirements and fence programming.
981 */
982#define HAS_128_BYTE_Y_TILING(dev) (!IS_GEN2(dev) && !(IS_I915G(dev) || \
983 IS_I915GM(dev)))
984#define SUPPORTS_DIGITAL_OUTPUTS(dev) (!IS_GEN2(dev) && !IS_PINEVIEW(dev))
985#define SUPPORTS_INTEGRATED_HDMI(dev) (IS_G4X(dev) || IS_GEN5(dev))
986#define SUPPORTS_INTEGRATED_DP(dev) (IS_G4X(dev) || IS_GEN5(dev))
987#define SUPPORTS_EDP(dev) (IS_IRONLAKE_M(dev))
988#define SUPPORTS_TV(dev) (INTEL_INFO(dev)->supports_tv)
989#define I915_HAS_HOTPLUG(dev) (INTEL_INFO(dev)->has_hotplug)
990/* dsparb controlled by hw only */
991#define DSPARB_HWCONTROL(dev) (IS_G4X(dev) || IS_IRONLAKE(dev))
992
993#define HAS_FW_BLC(dev) (INTEL_INFO(dev)->gen > 2)
994#define HAS_PIPE_CXSR(dev) (INTEL_INFO(dev)->has_pipe_cxsr)
995#define I915_HAS_FBC(dev) (INTEL_INFO(dev)->has_fbc)
cae5852d 996
eceae481
JB
997#define HAS_PCH_SPLIT(dev) (IS_GEN5(dev) || IS_GEN6(dev) || IS_IVYBRIDGE(dev))
998#define HAS_PIPE_CONTROL(dev) (INTEL_INFO(dev)->gen >= 5)
cae5852d
ZN
999
1000#define INTEL_PCH_TYPE(dev) (((struct drm_i915_private *)(dev)->dev_private)->pch_type)
1001#define HAS_PCH_CPT(dev) (INTEL_PCH_TYPE(dev) == PCH_CPT)
1002#define HAS_PCH_IBX(dev) (INTEL_PCH_TYPE(dev) == PCH_IBX)
1003
05394f39
CW
1004#include "i915_trace.h"
1005
c153f45f 1006extern struct drm_ioctl_desc i915_ioctls[];
b3a83639 1007extern int i915_max_ioctl;
a35d9d3c
BW
1008extern unsigned int i915_fbpercrtc __always_unused;
1009extern int i915_panel_ignore_lid __read_mostly;
1010extern unsigned int i915_powersave __read_mostly;
f45b5557 1011extern int i915_semaphores __read_mostly;
a35d9d3c 1012extern unsigned int i915_lvds_downclock __read_mostly;
4415e63b 1013extern int i915_panel_use_ssc __read_mostly;
a35d9d3c 1014extern int i915_vbt_sdvo_panel_type __read_mostly;
c0f372b3 1015extern int i915_enable_rc6 __read_mostly;
4415e63b 1016extern int i915_enable_fbc __read_mostly;
a35d9d3c 1017extern bool i915_enable_hangcheck __read_mostly;
b3a83639 1018
6a9ee8af
DA
1019extern int i915_suspend(struct drm_device *dev, pm_message_t state);
1020extern int i915_resume(struct drm_device *dev);
7c1c2871
DA
1021extern int i915_master_create(struct drm_device *dev, struct drm_master *master);
1022extern void i915_master_destroy(struct drm_device *dev, struct drm_master *master);
1023
1da177e4 1024 /* i915_dma.c */
84b1fd10 1025extern void i915_kernel_lost_context(struct drm_device * dev);
22eae947 1026extern int i915_driver_load(struct drm_device *, unsigned long flags);
ba8bbcf6 1027extern int i915_driver_unload(struct drm_device *);
673a394b 1028extern int i915_driver_open(struct drm_device *dev, struct drm_file *file_priv);
84b1fd10 1029extern void i915_driver_lastclose(struct drm_device * dev);
6c340eac
EA
1030extern void i915_driver_preclose(struct drm_device *dev,
1031 struct drm_file *file_priv);
673a394b
EA
1032extern void i915_driver_postclose(struct drm_device *dev,
1033 struct drm_file *file_priv);
84b1fd10 1034extern int i915_driver_device_is_agp(struct drm_device * dev);
0d6aa60b
DA
1035extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
1036 unsigned long arg);
673a394b 1037extern int i915_emit_box(struct drm_device *dev,
c4e7a414
CW
1038 struct drm_clip_rect *box,
1039 int DR1, int DR4);
f803aa55 1040extern int i915_reset(struct drm_device *dev, u8 flags);
7648fa99
JB
1041extern unsigned long i915_chipset_val(struct drm_i915_private *dev_priv);
1042extern unsigned long i915_mch_val(struct drm_i915_private *dev_priv);
1043extern unsigned long i915_gfx_val(struct drm_i915_private *dev_priv);
1044extern void i915_update_gfx_val(struct drm_i915_private *dev_priv);
1045
af6061af 1046
1da177e4 1047/* i915_irq.c */
f65d9421 1048void i915_hangcheck_elapsed(unsigned long data);
527f9e90 1049void i915_handle_error(struct drm_device *dev, bool wedged);
c153f45f
EA
1050extern int i915_irq_emit(struct drm_device *dev, void *data,
1051 struct drm_file *file_priv);
1052extern int i915_irq_wait(struct drm_device *dev, void *data,
1053 struct drm_file *file_priv);
1da177e4 1054
f71d4af4 1055extern void intel_irq_init(struct drm_device *dev);
b1f14ad0 1056
c153f45f
EA
1057extern int i915_vblank_pipe_set(struct drm_device *dev, void *data,
1058 struct drm_file *file_priv);
1059extern int i915_vblank_pipe_get(struct drm_device *dev, void *data,
1060 struct drm_file *file_priv);
1061extern int i915_vblank_swap(struct drm_device *dev, void *data,
1062 struct drm_file *file_priv);
1da177e4 1063
7c463586
KP
1064void
1065i915_enable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask);
1066
1067void
1068i915_disable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask);
1069
0206e353 1070void intel_enable_asle(struct drm_device *dev);
01c66889 1071
3bd3c932
CW
1072#ifdef CONFIG_DEBUG_FS
1073extern void i915_destroy_error_state(struct drm_device *dev);
1074#else
1075#define i915_destroy_error_state(x)
1076#endif
1077
7c463586 1078
673a394b
EA
1079/* i915_gem.c */
1080int i915_gem_init_ioctl(struct drm_device *dev, void *data,
1081 struct drm_file *file_priv);
1082int i915_gem_create_ioctl(struct drm_device *dev, void *data,
1083 struct drm_file *file_priv);
1084int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
1085 struct drm_file *file_priv);
1086int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
1087 struct drm_file *file_priv);
1088int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
1089 struct drm_file *file_priv);
de151cf6
JB
1090int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
1091 struct drm_file *file_priv);
673a394b
EA
1092int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
1093 struct drm_file *file_priv);
1094int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
1095 struct drm_file *file_priv);
1096int i915_gem_execbuffer(struct drm_device *dev, void *data,
1097 struct drm_file *file_priv);
76446cac
JB
1098int i915_gem_execbuffer2(struct drm_device *dev, void *data,
1099 struct drm_file *file_priv);
673a394b
EA
1100int i915_gem_pin_ioctl(struct drm_device *dev, void *data,
1101 struct drm_file *file_priv);
1102int i915_gem_unpin_ioctl(struct drm_device *dev, void *data,
1103 struct drm_file *file_priv);
1104int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
1105 struct drm_file *file_priv);
1106int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
1107 struct drm_file *file_priv);
3ef94daa
CW
1108int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
1109 struct drm_file *file_priv);
673a394b
EA
1110int i915_gem_entervt_ioctl(struct drm_device *dev, void *data,
1111 struct drm_file *file_priv);
1112int i915_gem_leavevt_ioctl(struct drm_device *dev, void *data,
1113 struct drm_file *file_priv);
1114int i915_gem_set_tiling(struct drm_device *dev, void *data,
1115 struct drm_file *file_priv);
1116int i915_gem_get_tiling(struct drm_device *dev, void *data,
1117 struct drm_file *file_priv);
5a125c3c
EA
1118int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
1119 struct drm_file *file_priv);
673a394b 1120void i915_gem_load(struct drm_device *dev);
673a394b 1121int i915_gem_init_object(struct drm_gem_object *obj);
db53a302 1122int __must_check i915_gem_flush_ring(struct intel_ring_buffer *ring,
88241785
CW
1123 uint32_t invalidate_domains,
1124 uint32_t flush_domains);
05394f39
CW
1125struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
1126 size_t size);
673a394b 1127void i915_gem_free_object(struct drm_gem_object *obj);
2021746e
CW
1128int __must_check i915_gem_object_pin(struct drm_i915_gem_object *obj,
1129 uint32_t alignment,
1130 bool map_and_fenceable);
05394f39 1131void i915_gem_object_unpin(struct drm_i915_gem_object *obj);
2021746e 1132int __must_check i915_gem_object_unbind(struct drm_i915_gem_object *obj);
05394f39 1133void i915_gem_release_mmap(struct drm_i915_gem_object *obj);
673a394b 1134void i915_gem_lastclose(struct drm_device *dev);
f787a5f5 1135
54cf91dc 1136int __must_check i915_mutex_lock_interruptible(struct drm_device *dev);
ce453d81 1137int __must_check i915_gem_object_wait_rendering(struct drm_i915_gem_object *obj);
54cf91dc 1138void i915_gem_object_move_to_active(struct drm_i915_gem_object *obj,
1ec14ad3
CW
1139 struct intel_ring_buffer *ring,
1140 u32 seqno);
54cf91dc 1141
ff72145b
DA
1142int i915_gem_dumb_create(struct drm_file *file_priv,
1143 struct drm_device *dev,
1144 struct drm_mode_create_dumb *args);
1145int i915_gem_mmap_gtt(struct drm_file *file_priv, struct drm_device *dev,
1146 uint32_t handle, uint64_t *offset);
1147int i915_gem_dumb_destroy(struct drm_file *file_priv, struct drm_device *dev,
0206e353 1148 uint32_t handle);
f787a5f5
CW
1149/**
1150 * Returns true if seq1 is later than seq2.
1151 */
1152static inline bool
1153i915_seqno_passed(uint32_t seq1, uint32_t seq2)
1154{
1155 return (int32_t)(seq1 - seq2) >= 0;
1156}
1157
54cf91dc 1158static inline u32
db53a302 1159i915_gem_next_request_seqno(struct intel_ring_buffer *ring)
54cf91dc 1160{
db53a302 1161 drm_i915_private_t *dev_priv = ring->dev->dev_private;
54cf91dc
CW
1162 return ring->outstanding_lazy_request = dev_priv->next_seqno;
1163}
1164
d9e86c0e 1165int __must_check i915_gem_object_get_fence(struct drm_i915_gem_object *obj,
ce453d81 1166 struct intel_ring_buffer *pipelined);
d9e86c0e 1167int __must_check i915_gem_object_put_fence(struct drm_i915_gem_object *obj);
2021746e 1168
1690e1eb
CW
1169static inline void
1170i915_gem_object_pin_fence(struct drm_i915_gem_object *obj)
1171{
1172 if (obj->fence_reg != I915_FENCE_REG_NONE) {
1173 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
1174 dev_priv->fence_regs[obj->fence_reg].pin_count++;
1175 }
1176}
1177
1178static inline void
1179i915_gem_object_unpin_fence(struct drm_i915_gem_object *obj)
1180{
1181 if (obj->fence_reg != I915_FENCE_REG_NONE) {
1182 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
1183 dev_priv->fence_regs[obj->fence_reg].pin_count--;
1184 }
1185}
1186
b09a1fec 1187void i915_gem_retire_requests(struct drm_device *dev);
069efc1d 1188void i915_gem_reset(struct drm_device *dev);
05394f39 1189void i915_gem_clflush_object(struct drm_i915_gem_object *obj);
2021746e
CW
1190int __must_check i915_gem_object_set_domain(struct drm_i915_gem_object *obj,
1191 uint32_t read_domains,
1192 uint32_t write_domain);
a8198eea 1193int __must_check i915_gem_object_finish_gpu(struct drm_i915_gem_object *obj);
f691e2f4
DV
1194int __must_check i915_gem_init_hw(struct drm_device *dev);
1195void i915_gem_init_swizzling(struct drm_device *dev);
79e53945 1196void i915_gem_cleanup_ringbuffer(struct drm_device *dev);
2021746e
CW
1197void i915_gem_do_init(struct drm_device *dev,
1198 unsigned long start,
1199 unsigned long mappable_end,
1200 unsigned long end);
b93f9cf1 1201int __must_check i915_gpu_idle(struct drm_device *dev, bool do_retire);
2021746e 1202int __must_check i915_gem_idle(struct drm_device *dev);
db53a302
CW
1203int __must_check i915_add_request(struct intel_ring_buffer *ring,
1204 struct drm_file *file,
1205 struct drm_i915_gem_request *request);
1206int __must_check i915_wait_request(struct intel_ring_buffer *ring,
b93f9cf1
BW
1207 uint32_t seqno,
1208 bool do_retire);
de151cf6 1209int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
2021746e
CW
1210int __must_check
1211i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj,
1212 bool write);
1213int __must_check
2da3b9b9
CW
1214i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
1215 u32 alignment,
2021746e 1216 struct intel_ring_buffer *pipelined);
71acb5eb 1217int i915_gem_attach_phys_object(struct drm_device *dev,
05394f39 1218 struct drm_i915_gem_object *obj,
6eeefaf3
CW
1219 int id,
1220 int align);
71acb5eb 1221void i915_gem_detach_phys_object(struct drm_device *dev,
05394f39 1222 struct drm_i915_gem_object *obj);
71acb5eb 1223void i915_gem_free_all_phys_object(struct drm_device *dev);
05394f39 1224void i915_gem_release(struct drm_device *dev, struct drm_file *file);
673a394b 1225
467cffba 1226uint32_t
e28f8711
CW
1227i915_gem_get_unfenced_gtt_alignment(struct drm_device *dev,
1228 uint32_t size,
1229 int tiling_mode);
467cffba 1230
e4ffd173
CW
1231int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
1232 enum i915_cache_level cache_level);
1233
76aaf220
DV
1234/* i915_gem_gtt.c */
1235void i915_gem_restore_gtt_mappings(struct drm_device *dev);
2021746e 1236int __must_check i915_gem_gtt_bind_object(struct drm_i915_gem_object *obj);
e4ffd173
CW
1237void i915_gem_gtt_rebind_object(struct drm_i915_gem_object *obj,
1238 enum i915_cache_level cache_level);
05394f39 1239void i915_gem_gtt_unbind_object(struct drm_i915_gem_object *obj);
76aaf220 1240
b47eb4a2 1241/* i915_gem_evict.c */
2021746e
CW
1242int __must_check i915_gem_evict_something(struct drm_device *dev, int min_size,
1243 unsigned alignment, bool mappable);
1244int __must_check i915_gem_evict_everything(struct drm_device *dev,
1245 bool purgeable_only);
1246int __must_check i915_gem_evict_inactive(struct drm_device *dev,
1247 bool purgeable_only);
b47eb4a2 1248
673a394b
EA
1249/* i915_gem_tiling.c */
1250void i915_gem_detect_bit_6_swizzle(struct drm_device *dev);
05394f39
CW
1251void i915_gem_object_do_bit_17_swizzle(struct drm_i915_gem_object *obj);
1252void i915_gem_object_save_bit_17_swizzle(struct drm_i915_gem_object *obj);
673a394b
EA
1253
1254/* i915_gem_debug.c */
05394f39 1255void i915_gem_dump_object(struct drm_i915_gem_object *obj, int len,
673a394b 1256 const char *where, uint32_t mark);
23bc5982
CW
1257#if WATCH_LISTS
1258int i915_verify_lists(struct drm_device *dev);
673a394b 1259#else
23bc5982 1260#define i915_verify_lists(dev) 0
673a394b 1261#endif
05394f39
CW
1262void i915_gem_object_check_coherency(struct drm_i915_gem_object *obj,
1263 int handle);
1264void i915_gem_dump_object(struct drm_i915_gem_object *obj, int len,
673a394b 1265 const char *where, uint32_t mark);
1da177e4 1266
2017263e 1267/* i915_debugfs.c */
27c202ad
BG
1268int i915_debugfs_init(struct drm_minor *minor);
1269void i915_debugfs_cleanup(struct drm_minor *minor);
2017263e 1270
317c35d1
JB
1271/* i915_suspend.c */
1272extern int i915_save_state(struct drm_device *dev);
1273extern int i915_restore_state(struct drm_device *dev);
0a3e67a4
JB
1274
1275/* i915_suspend.c */
1276extern int i915_save_state(struct drm_device *dev);
1277extern int i915_restore_state(struct drm_device *dev);
317c35d1 1278
f899fc64
CW
1279/* intel_i2c.c */
1280extern int intel_setup_gmbus(struct drm_device *dev);
1281extern void intel_teardown_gmbus(struct drm_device *dev);
e957d772
CW
1282extern void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed);
1283extern void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit);
b8232e90
CW
1284extern inline bool intel_gmbus_is_forced_bit(struct i2c_adapter *adapter)
1285{
1286 return container_of(adapter, struct intel_gmbus, adapter)->force_bit;
1287}
f899fc64
CW
1288extern void intel_i2c_reset(struct drm_device *dev);
1289
3b617967 1290/* intel_opregion.c */
44834a67
CW
1291extern int intel_opregion_setup(struct drm_device *dev);
1292#ifdef CONFIG_ACPI
1293extern void intel_opregion_init(struct drm_device *dev);
1294extern void intel_opregion_fini(struct drm_device *dev);
3b617967
CW
1295extern void intel_opregion_asle_intr(struct drm_device *dev);
1296extern void intel_opregion_gse_intr(struct drm_device *dev);
1297extern void intel_opregion_enable_asle(struct drm_device *dev);
65e082c9 1298#else
44834a67
CW
1299static inline void intel_opregion_init(struct drm_device *dev) { return; }
1300static inline void intel_opregion_fini(struct drm_device *dev) { return; }
3b617967
CW
1301static inline void intel_opregion_asle_intr(struct drm_device *dev) { return; }
1302static inline void intel_opregion_gse_intr(struct drm_device *dev) { return; }
1303static inline void intel_opregion_enable_asle(struct drm_device *dev) { return; }
65e082c9 1304#endif
8ee1c3db 1305
723bfd70
JB
1306/* intel_acpi.c */
1307#ifdef CONFIG_ACPI
1308extern void intel_register_dsm_handler(void);
1309extern void intel_unregister_dsm_handler(void);
1310#else
1311static inline void intel_register_dsm_handler(void) { return; }
1312static inline void intel_unregister_dsm_handler(void) { return; }
1313#endif /* CONFIG_ACPI */
1314
79e53945
JB
1315/* modesetting */
1316extern void intel_modeset_init(struct drm_device *dev);
2c7111db 1317extern void intel_modeset_gem_init(struct drm_device *dev);
79e53945 1318extern void intel_modeset_cleanup(struct drm_device *dev);
28d52043 1319extern int intel_modeset_vga_set_state(struct drm_device *dev, bool state);
ee5382ae 1320extern bool intel_fbc_enabled(struct drm_device *dev);
43a9539f 1321extern void intel_disable_fbc(struct drm_device *dev);
7648fa99 1322extern bool ironlake_set_drps(struct drm_device *dev, u8 val);
9fb526db 1323extern void ironlake_init_pch_refclk(struct drm_device *dev);
d5bb081b 1324extern void ironlake_enable_rc6(struct drm_device *dev);
3b8d8d91 1325extern void gen6_set_rps(struct drm_device *dev, u8 val);
0206e353
AJ
1326extern void intel_detect_pch(struct drm_device *dev);
1327extern int intel_trans_dp_port_sel(struct drm_crtc *crtc);
3bad0781 1328
8d715f00
KP
1329extern void __gen6_gt_force_wake_get(struct drm_i915_private *dev_priv);
1330extern void __gen6_gt_force_wake_mt_get(struct drm_i915_private *dev_priv);
1331extern void __gen6_gt_force_wake_put(struct drm_i915_private *dev_priv);
1332extern void __gen6_gt_force_wake_mt_put(struct drm_i915_private *dev_priv);
1333
6ef3d427 1334/* overlay */
3bd3c932 1335#ifdef CONFIG_DEBUG_FS
6ef3d427
CW
1336extern struct intel_overlay_error_state *intel_overlay_capture_error_state(struct drm_device *dev);
1337extern void intel_overlay_print_error_state(struct seq_file *m, struct intel_overlay_error_state *error);
c4a1d9e4
CW
1338
1339extern struct intel_display_error_state *intel_display_capture_error_state(struct drm_device *dev);
1340extern void intel_display_print_error_state(struct seq_file *m,
1341 struct drm_device *dev,
1342 struct intel_display_error_state *error);
3bd3c932 1343#endif
6ef3d427 1344
1ec14ad3
CW
1345#define LP_RING(d) (&((struct drm_i915_private *)(d))->ring[RCS])
1346
1347#define BEGIN_LP_RING(n) \
1348 intel_ring_begin(LP_RING(dev_priv), (n))
1349
1350#define OUT_RING(x) \
1351 intel_ring_emit(LP_RING(dev_priv), x)
1352
1353#define ADVANCE_LP_RING() \
1354 intel_ring_advance(LP_RING(dev_priv))
1355
546b0974
EA
1356/**
1357 * Lock test for when it's just for synchronization of ring access.
1358 *
1359 * In that case, we don't need to do it when GEM is initialized as nobody else
1360 * has access to the ring.
1361 */
05394f39 1362#define RING_LOCK_TEST_WITH_RETURN(dev, file) do { \
1ec14ad3 1363 if (LP_RING(dev->dev_private)->obj == NULL) \
05394f39 1364 LOCK_TEST_WITH_RETURN(dev, file); \
546b0974
EA
1365} while (0)
1366
b7287d80
BW
1367/* On SNB platform, before reading ring registers forcewake bit
1368 * must be set to prevent GT core from power down and stale values being
1369 * returned.
1370 */
fcca7926
BW
1371void gen6_gt_force_wake_get(struct drm_i915_private *dev_priv);
1372void gen6_gt_force_wake_put(struct drm_i915_private *dev_priv);
b7287d80
BW
1373void __gen6_gt_wait_for_fifo(struct drm_i915_private *dev_priv);
1374
1375/* We give fast paths for the really cool registers */
1376#define NEEDS_FORCE_WAKE(dev_priv, reg) \
1377 (((dev_priv)->info->gen >= 6) && \
8d715f00 1378 ((reg) < 0x40000) && \
c7dffff7 1379 ((reg) != FORCEWAKE))
cae5852d 1380
5f75377d 1381#define __i915_read(x, y) \
f7000883 1382 u##x i915_read##x(struct drm_i915_private *dev_priv, u32 reg);
fcca7926 1383
5f75377d
KP
1384__i915_read(8, b)
1385__i915_read(16, w)
1386__i915_read(32, l)
1387__i915_read(64, q)
1388#undef __i915_read
1389
1390#define __i915_write(x, y) \
f7000883
AK
1391 void i915_write##x(struct drm_i915_private *dev_priv, u32 reg, u##x val);
1392
5f75377d
KP
1393__i915_write(8, b)
1394__i915_write(16, w)
1395__i915_write(32, l)
1396__i915_write(64, q)
1397#undef __i915_write
1398
1399#define I915_READ8(reg) i915_read8(dev_priv, (reg))
1400#define I915_WRITE8(reg, val) i915_write8(dev_priv, (reg), (val))
1401
1402#define I915_READ16(reg) i915_read16(dev_priv, (reg))
1403#define I915_WRITE16(reg, val) i915_write16(dev_priv, (reg), (val))
1404#define I915_READ16_NOTRACE(reg) readw(dev_priv->regs + (reg))
1405#define I915_WRITE16_NOTRACE(reg, val) writew(val, dev_priv->regs + (reg))
1406
1407#define I915_READ(reg) i915_read32(dev_priv, (reg))
1408#define I915_WRITE(reg, val) i915_write32(dev_priv, (reg), (val))
cae5852d
ZN
1409#define I915_READ_NOTRACE(reg) readl(dev_priv->regs + (reg))
1410#define I915_WRITE_NOTRACE(reg, val) writel(val, dev_priv->regs + (reg))
5f75377d
KP
1411
1412#define I915_WRITE64(reg, val) i915_write64(dev_priv, (reg), (val))
1413#define I915_READ64(reg) i915_read64(dev_priv, (reg))
cae5852d
ZN
1414
1415#define POSTING_READ(reg) (void)I915_READ_NOTRACE(reg)
1416#define POSTING_READ16(reg) (void)I915_READ16_NOTRACE(reg)
1417
ba4f01a3 1418
1da177e4 1419#endif