]> git.proxmox.com Git - mirror_ubuntu-bionic-kernel.git/blame - drivers/gpu/drm/i915/i915_drv.h
drm/i915: Add quirk to disable SSC on Lenovo U160 LVDS
[mirror_ubuntu-bionic-kernel.git] / drivers / gpu / drm / i915 / i915_drv.h
CommitLineData
1da177e4
LT
1/* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
2 */
0d6aa60b 3/*
bc54fd1a 4 *
1da177e4
LT
5 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
bc54fd1a
DA
7 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
0d6aa60b 28 */
1da177e4
LT
29
30#ifndef _I915_DRV_H_
31#define _I915_DRV_H_
32
585fb111 33#include "i915_reg.h"
79e53945 34#include "intel_bios.h"
8187a2b7 35#include "intel_ringbuffer.h"
0839ccb8 36#include <linux/io-mapping.h>
f899fc64 37#include <linux/i2c.h>
0ade6386 38#include <drm/intel-gtt.h>
585fb111 39
1da177e4
LT
40/* General customization:
41 */
42
43#define DRIVER_AUTHOR "Tungsten Graphics, Inc."
44
45#define DRIVER_NAME "i915"
46#define DRIVER_DESC "Intel Graphics"
673a394b 47#define DRIVER_DATE "20080730"
1da177e4 48
317c35d1
JB
49enum pipe {
50 PIPE_A = 0,
51 PIPE_B,
9db4a9c7
JB
52 PIPE_C,
53 I915_MAX_PIPES
317c35d1 54};
9db4a9c7 55#define pipe_name(p) ((p) + 'A')
317c35d1 56
80824003
JB
57enum plane {
58 PLANE_A = 0,
59 PLANE_B,
9db4a9c7 60 PLANE_C,
80824003 61};
9db4a9c7 62#define plane_name(p) ((p) + 'A')
52440211 63
62fdfeaf
EA
64#define I915_GEM_GPU_DOMAINS (~(I915_GEM_DOMAIN_CPU | I915_GEM_DOMAIN_GTT))
65
9db4a9c7
JB
66#define for_each_pipe(p) for ((p) = 0; (p) < dev_priv->num_pipe; (p)++)
67
1da177e4
LT
68/* Interface history:
69 *
70 * 1.1: Original.
0d6aa60b
DA
71 * 1.2: Add Power Management
72 * 1.3: Add vblank support
de227f5f 73 * 1.4: Fix cmdbuffer path, add heap destroy
702880f2 74 * 1.5: Add vblank pipe configuration
2228ed67
MD
75 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
76 * - Support vertical blank on secondary display pipe
1da177e4
LT
77 */
78#define DRIVER_MAJOR 1
2228ed67 79#define DRIVER_MINOR 6
1da177e4
LT
80#define DRIVER_PATCHLEVEL 0
81
673a394b 82#define WATCH_COHERENCY 0
23bc5982 83#define WATCH_LISTS 0
673a394b 84
71acb5eb
DA
85#define I915_GEM_PHYS_CURSOR_0 1
86#define I915_GEM_PHYS_CURSOR_1 2
87#define I915_GEM_PHYS_OVERLAY_REGS 3
88#define I915_MAX_PHYS_OBJECT (I915_GEM_PHYS_OVERLAY_REGS)
89
90struct drm_i915_gem_phys_object {
91 int id;
92 struct page **page_list;
93 drm_dma_handle_t *handle;
05394f39 94 struct drm_i915_gem_object *cur_obj;
71acb5eb
DA
95};
96
1da177e4
LT
97struct mem_block {
98 struct mem_block *next;
99 struct mem_block *prev;
100 int start;
101 int size;
6c340eac 102 struct drm_file *file_priv; /* NULL: free, -1: heap, other: real files */
1da177e4
LT
103};
104
0a3e67a4
JB
105struct opregion_header;
106struct opregion_acpi;
107struct opregion_swsci;
108struct opregion_asle;
109
8ee1c3db
MG
110struct intel_opregion {
111 struct opregion_header *header;
112 struct opregion_acpi *acpi;
113 struct opregion_swsci *swsci;
114 struct opregion_asle *asle;
44834a67 115 void *vbt;
01fe9dbd 116 u32 __iomem *lid_state;
8ee1c3db 117};
44834a67 118#define OPREGION_SIZE (8*1024)
8ee1c3db 119
6ef3d427
CW
120struct intel_overlay;
121struct intel_overlay_error_state;
122
7c1c2871
DA
123struct drm_i915_master_private {
124 drm_local_map_t *sarea;
125 struct _drm_i915_sarea *sarea_priv;
126};
de151cf6
JB
127#define I915_FENCE_REG_NONE -1
128
129struct drm_i915_fence_reg {
007cc8ac 130 struct list_head lru_list;
caea7476 131 struct drm_i915_gem_object *obj;
d9e86c0e 132 uint32_t setup_seqno;
de151cf6 133};
7c1c2871 134
9b9d172d 135struct sdvo_device_mapping {
e957d772 136 u8 initialized;
9b9d172d 137 u8 dvo_port;
138 u8 slave_addr;
139 u8 dvo_wiring;
e957d772
CW
140 u8 i2c_pin;
141 u8 i2c_speed;
b1083333 142 u8 ddc_pin;
9b9d172d 143};
144
c4a1d9e4
CW
145struct intel_display_error_state;
146
63eeaf38
JB
147struct drm_i915_error_state {
148 u32 eir;
149 u32 pgtbl_er;
9db4a9c7 150 u32 pipestat[I915_MAX_PIPES];
63eeaf38
JB
151 u32 ipeir;
152 u32 ipehr;
153 u32 instdone;
154 u32 acthd;
1d8f38f4
CW
155 u32 error; /* gen6+ */
156 u32 bcs_acthd; /* gen6+ blt engine */
157 u32 bcs_ipehr;
158 u32 bcs_ipeir;
159 u32 bcs_instdone;
160 u32 bcs_seqno;
add354dd
CW
161 u32 vcs_acthd; /* gen6+ bsd engine */
162 u32 vcs_ipehr;
163 u32 vcs_ipeir;
164 u32 vcs_instdone;
165 u32 vcs_seqno;
63eeaf38
JB
166 u32 instpm;
167 u32 instps;
168 u32 instdone1;
169 u32 seqno;
9df30794 170 u64 bbaddr;
748ebc60 171 u64 fence[16];
63eeaf38 172 struct timeval time;
9df30794
CW
173 struct drm_i915_error_object {
174 int page_count;
175 u32 gtt_offset;
176 u32 *pages[0];
e2f973d5 177 } *ringbuffer[I915_NUM_RINGS], *batchbuffer[I915_NUM_RINGS];
9df30794 178 struct drm_i915_error_buffer {
a779e5ab 179 u32 size;
9df30794
CW
180 u32 name;
181 u32 seqno;
182 u32 gtt_offset;
183 u32 read_domains;
184 u32 write_domain;
a779e5ab 185 s32 fence_reg:5;
9df30794
CW
186 s32 pinned:2;
187 u32 tiling:2;
188 u32 dirty:1;
189 u32 purgeable:1;
e5c65260 190 u32 ring:4;
93dfb40c 191 u32 cache_level:2;
c724e8a9
CW
192 } *active_bo, *pinned_bo;
193 u32 active_bo_count, pinned_bo_count;
6ef3d427 194 struct intel_overlay_error_state *overlay;
c4a1d9e4 195 struct intel_display_error_state *display;
63eeaf38
JB
196};
197
e70236a8
JB
198struct drm_i915_display_funcs {
199 void (*dpms)(struct drm_crtc *crtc, int mode);
ee5382ae 200 bool (*fbc_enabled)(struct drm_device *dev);
e70236a8
JB
201 void (*enable_fbc)(struct drm_crtc *crtc, unsigned long interval);
202 void (*disable_fbc)(struct drm_device *dev);
203 int (*get_display_clock_speed)(struct drm_device *dev);
204 int (*get_fifo_size)(struct drm_device *dev, int plane);
d210246a 205 void (*update_wm)(struct drm_device *dev);
f564048e
EA
206 int (*crtc_mode_set)(struct drm_crtc *crtc,
207 struct drm_display_mode *mode,
208 struct drm_display_mode *adjusted_mode,
209 int x, int y,
210 struct drm_framebuffer *old_fb);
674cf967 211 void (*fdi_link_train)(struct drm_crtc *crtc);
6067aaea 212 void (*init_clock_gating)(struct drm_device *dev);
645c62a5 213 void (*init_pch_clock_gating)(struct drm_device *dev);
8c9f3aaf
JB
214 int (*queue_flip)(struct drm_device *dev, struct drm_crtc *crtc,
215 struct drm_framebuffer *fb,
216 struct drm_i915_gem_object *obj);
e70236a8
JB
217 /* clock updates for mode set */
218 /* cursor updates */
219 /* render clock increase/decrease */
220 /* display clock increase/decrease */
221 /* pll clock increase/decrease */
e70236a8
JB
222};
223
cfdf1fa2 224struct intel_device_info {
c96c3a8c 225 u8 gen;
cfdf1fa2 226 u8 is_mobile : 1;
5ce8ba7c 227 u8 is_i85x : 1;
cfdf1fa2 228 u8 is_i915g : 1;
cfdf1fa2 229 u8 is_i945gm : 1;
cfdf1fa2
KH
230 u8 is_g33 : 1;
231 u8 need_gfx_hws : 1;
232 u8 is_g4x : 1;
233 u8 is_pineview : 1;
534843da
CW
234 u8 is_broadwater : 1;
235 u8 is_crestline : 1;
4b65177b 236 u8 is_ivybridge : 1;
cfdf1fa2 237 u8 has_fbc : 1;
cfdf1fa2
KH
238 u8 has_pipe_cxsr : 1;
239 u8 has_hotplug : 1;
b295d1b6 240 u8 cursor_needs_physical : 1;
31578148
CW
241 u8 has_overlay : 1;
242 u8 overlay_needs_physical : 1;
a6c45cf0 243 u8 supports_tv : 1;
92f49d9c 244 u8 has_bsd_ring : 1;
549f7365 245 u8 has_blt_ring : 1;
cfdf1fa2
KH
246};
247
b5e50c3f 248enum no_fbc_reason {
bed4a673 249 FBC_NO_OUTPUT, /* no outputs enabled to compress */
b5e50c3f
JB
250 FBC_STOLEN_TOO_SMALL, /* not enough space to hold compressed buffers */
251 FBC_UNSUPPORTED_MODE, /* interlace or doublescanned mode */
252 FBC_MODE_TOO_LARGE, /* mode too large for compression */
253 FBC_BAD_PLANE, /* fbc not supported on plane */
254 FBC_NOT_TILED, /* buffer not tiled */
9c928d16 255 FBC_MULTIPLE_PIPES, /* more than one pipe active */
c1a9f047 256 FBC_MODULE_PARAM,
b5e50c3f
JB
257};
258
3bad0781
ZW
259enum intel_pch {
260 PCH_IBX, /* Ibexpeak PCH */
261 PCH_CPT, /* Cougarpoint PCH */
262};
263
b690e96c 264#define QUIRK_PIPEA_FORCE (1<<0)
435793df 265#define QUIRK_LVDS_SSC_DISABLE (1<<1)
b690e96c 266
8be48d92 267struct intel_fbdev;
38651674 268
1da177e4 269typedef struct drm_i915_private {
673a394b
EA
270 struct drm_device *dev;
271
cfdf1fa2
KH
272 const struct intel_device_info *info;
273
ac5c4e76 274 int has_gem;
72bfa19c 275 int relative_constants_mode;
ac5c4e76 276
3043c60c 277 void __iomem *regs;
1da177e4 278
f899fc64
CW
279 struct intel_gmbus {
280 struct i2c_adapter adapter;
e957d772
CW
281 struct i2c_adapter *force_bit;
282 u32 reg0;
f899fc64
CW
283 } *gmbus;
284
ec2a4c3f 285 struct pci_dev *bridge_dev;
1ec14ad3 286 struct intel_ring_buffer ring[I915_NUM_RINGS];
6f392d54 287 uint32_t next_seqno;
1da177e4 288
9c8da5eb 289 drm_dma_handle_t *status_page_dmah;
0a3e67a4 290 uint32_t counter;
dc7a9319 291 drm_local_map_t hws_map;
05394f39
CW
292 struct drm_i915_gem_object *pwrctx;
293 struct drm_i915_gem_object *renderctx;
1da177e4 294
d7658989
JB
295 struct resource mch_res;
296
a6b54f3f 297 unsigned int cpp;
1da177e4
LT
298 int back_offset;
299 int front_offset;
300 int current_page;
301 int page_flipping;
1da177e4 302
1da177e4 303 atomic_t irq_received;
1ec14ad3
CW
304
305 /* protects the irq masks */
306 spinlock_t irq_lock;
ed4cb414 307 /** Cached value of IMR to avoid reads in updating the bitfield */
7c463586 308 u32 pipestat[2];
1ec14ad3
CW
309 u32 irq_mask;
310 u32 gt_irq_mask;
311 u32 pch_irq_mask;
1da177e4 312
5ca58282
JB
313 u32 hotplug_supported_mask;
314 struct work_struct hotplug_work;
315
1da177e4
LT
316 int tex_lru_log_granularity;
317 int allow_batchbuffer;
318 struct mem_block *agp_heap;
0d6aa60b 319 unsigned int sr01, adpa, ppcr, dvob, dvoc, lvds;
702880f2 320 int vblank_pipe;
a3524f1b 321 int num_pipe;
a6b54f3f 322
f65d9421 323 /* For hangcheck timer */
576ae4b8 324#define DRM_I915_HANGCHECK_PERIOD 1500 /* in ms */
f65d9421
BG
325 struct timer_list hangcheck_timer;
326 int hangcheck_count;
327 uint32_t last_acthd;
cbb465e7
CW
328 uint32_t last_instdone;
329 uint32_t last_instdone1;
f65d9421 330
80824003
JB
331 unsigned long cfb_size;
332 unsigned long cfb_pitch;
bed4a673 333 unsigned long cfb_offset;
80824003
JB
334 int cfb_fence;
335 int cfb_plane;
bed4a673 336 int cfb_y;
80824003 337
8ee1c3db
MG
338 struct intel_opregion opregion;
339
02e792fb
DV
340 /* overlay */
341 struct intel_overlay *overlay;
342
79e53945 343 /* LVDS info */
a9573556 344 int backlight_level; /* restore backlight to this value */
47356eb6 345 bool backlight_enabled;
79e53945 346 struct drm_display_mode *panel_fixed_mode;
88631706
ML
347 struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
348 struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
79e53945
JB
349
350 /* Feature bits from the VBIOS */
95281e35
HE
351 unsigned int int_tv_support:1;
352 unsigned int lvds_dither:1;
353 unsigned int lvds_vbt:1;
354 unsigned int int_crt_support:1;
43565a06
KH
355 unsigned int lvds_use_ssc:1;
356 int lvds_ssc_freq;
5ceb0f9b 357 struct {
9f0e7ff4
JB
358 int rate;
359 int lanes;
360 int preemphasis;
361 int vswing;
362
363 bool initialized;
364 bool support;
365 int bpp;
366 struct edp_power_seq pps;
5ceb0f9b 367 } edp;
89667383 368 bool no_aux_handshake;
79e53945 369
c1c7af60
JB
370 struct notifier_block lid_notifier;
371
f899fc64 372 int crt_ddc_pin;
de151cf6
JB
373 struct drm_i915_fence_reg fence_regs[16]; /* assume 965 */
374 int fence_reg_start; /* 4 if userland hasn't ioctl'd us yet */
375 int num_fence_regs; /* 8 on pre-965, 16 otherwise */
376
95534263 377 unsigned int fsb_freq, mem_freq, is_ddr3;
7662c8bd 378
63eeaf38
JB
379 spinlock_t error_lock;
380 struct drm_i915_error_state *first_error;
8a905236 381 struct work_struct error_work;
30dbf0c0 382 struct completion error_completion;
9c9fe1f8 383 struct workqueue_struct *wq;
63eeaf38 384
e70236a8
JB
385 /* Display functions */
386 struct drm_i915_display_funcs display;
387
3bad0781
ZW
388 /* PCH chipset type */
389 enum intel_pch pch_type;
390
b690e96c
JB
391 unsigned long quirks;
392
ba8bbcf6 393 /* Register state */
c9354c85 394 bool modeset_on_lid;
ba8bbcf6
JB
395 u8 saveLBB;
396 u32 saveDSPACNTR;
397 u32 saveDSPBCNTR;
e948e994 398 u32 saveDSPARB;
968b503e 399 u32 saveHWS;
ba8bbcf6
JB
400 u32 savePIPEACONF;
401 u32 savePIPEBCONF;
402 u32 savePIPEASRC;
403 u32 savePIPEBSRC;
404 u32 saveFPA0;
405 u32 saveFPA1;
406 u32 saveDPLL_A;
407 u32 saveDPLL_A_MD;
408 u32 saveHTOTAL_A;
409 u32 saveHBLANK_A;
410 u32 saveHSYNC_A;
411 u32 saveVTOTAL_A;
412 u32 saveVBLANK_A;
413 u32 saveVSYNC_A;
414 u32 saveBCLRPAT_A;
5586c8bc 415 u32 saveTRANSACONF;
42048781
ZW
416 u32 saveTRANS_HTOTAL_A;
417 u32 saveTRANS_HBLANK_A;
418 u32 saveTRANS_HSYNC_A;
419 u32 saveTRANS_VTOTAL_A;
420 u32 saveTRANS_VBLANK_A;
421 u32 saveTRANS_VSYNC_A;
0da3ea12 422 u32 savePIPEASTAT;
ba8bbcf6
JB
423 u32 saveDSPASTRIDE;
424 u32 saveDSPASIZE;
425 u32 saveDSPAPOS;
585fb111 426 u32 saveDSPAADDR;
ba8bbcf6
JB
427 u32 saveDSPASURF;
428 u32 saveDSPATILEOFF;
429 u32 savePFIT_PGM_RATIOS;
0eb96d6e 430 u32 saveBLC_HIST_CTL;
ba8bbcf6
JB
431 u32 saveBLC_PWM_CTL;
432 u32 saveBLC_PWM_CTL2;
42048781
ZW
433 u32 saveBLC_CPU_PWM_CTL;
434 u32 saveBLC_CPU_PWM_CTL2;
ba8bbcf6
JB
435 u32 saveFPB0;
436 u32 saveFPB1;
437 u32 saveDPLL_B;
438 u32 saveDPLL_B_MD;
439 u32 saveHTOTAL_B;
440 u32 saveHBLANK_B;
441 u32 saveHSYNC_B;
442 u32 saveVTOTAL_B;
443 u32 saveVBLANK_B;
444 u32 saveVSYNC_B;
445 u32 saveBCLRPAT_B;
5586c8bc 446 u32 saveTRANSBCONF;
42048781
ZW
447 u32 saveTRANS_HTOTAL_B;
448 u32 saveTRANS_HBLANK_B;
449 u32 saveTRANS_HSYNC_B;
450 u32 saveTRANS_VTOTAL_B;
451 u32 saveTRANS_VBLANK_B;
452 u32 saveTRANS_VSYNC_B;
0da3ea12 453 u32 savePIPEBSTAT;
ba8bbcf6
JB
454 u32 saveDSPBSTRIDE;
455 u32 saveDSPBSIZE;
456 u32 saveDSPBPOS;
585fb111 457 u32 saveDSPBADDR;
ba8bbcf6
JB
458 u32 saveDSPBSURF;
459 u32 saveDSPBTILEOFF;
585fb111
JB
460 u32 saveVGA0;
461 u32 saveVGA1;
462 u32 saveVGA_PD;
ba8bbcf6
JB
463 u32 saveVGACNTRL;
464 u32 saveADPA;
465 u32 saveLVDS;
585fb111
JB
466 u32 savePP_ON_DELAYS;
467 u32 savePP_OFF_DELAYS;
ba8bbcf6
JB
468 u32 saveDVOA;
469 u32 saveDVOB;
470 u32 saveDVOC;
471 u32 savePP_ON;
472 u32 savePP_OFF;
473 u32 savePP_CONTROL;
585fb111 474 u32 savePP_DIVISOR;
ba8bbcf6
JB
475 u32 savePFIT_CONTROL;
476 u32 save_palette_a[256];
477 u32 save_palette_b[256];
06027f91 478 u32 saveDPFC_CB_BASE;
ba8bbcf6
JB
479 u32 saveFBC_CFB_BASE;
480 u32 saveFBC_LL_BASE;
481 u32 saveFBC_CONTROL;
482 u32 saveFBC_CONTROL2;
0da3ea12
JB
483 u32 saveIER;
484 u32 saveIIR;
485 u32 saveIMR;
42048781
ZW
486 u32 saveDEIER;
487 u32 saveDEIMR;
488 u32 saveGTIER;
489 u32 saveGTIMR;
490 u32 saveFDI_RXA_IMR;
491 u32 saveFDI_RXB_IMR;
1f84e550 492 u32 saveCACHE_MODE_0;
1f84e550 493 u32 saveMI_ARB_STATE;
ba8bbcf6
JB
494 u32 saveSWF0[16];
495 u32 saveSWF1[16];
496 u32 saveSWF2[3];
497 u8 saveMSR;
498 u8 saveSR[8];
123f794f 499 u8 saveGR[25];
ba8bbcf6 500 u8 saveAR_INDEX;
a59e122a 501 u8 saveAR[21];
ba8bbcf6 502 u8 saveDACMASK;
a59e122a 503 u8 saveCR[37];
79f11c19 504 uint64_t saveFENCE[16];
1fd1c624
EA
505 u32 saveCURACNTR;
506 u32 saveCURAPOS;
507 u32 saveCURABASE;
508 u32 saveCURBCNTR;
509 u32 saveCURBPOS;
510 u32 saveCURBBASE;
511 u32 saveCURSIZE;
a4fc5ed6
KP
512 u32 saveDP_B;
513 u32 saveDP_C;
514 u32 saveDP_D;
515 u32 savePIPEA_GMCH_DATA_M;
516 u32 savePIPEB_GMCH_DATA_M;
517 u32 savePIPEA_GMCH_DATA_N;
518 u32 savePIPEB_GMCH_DATA_N;
519 u32 savePIPEA_DP_LINK_M;
520 u32 savePIPEB_DP_LINK_M;
521 u32 savePIPEA_DP_LINK_N;
522 u32 savePIPEB_DP_LINK_N;
42048781
ZW
523 u32 saveFDI_RXA_CTL;
524 u32 saveFDI_TXA_CTL;
525 u32 saveFDI_RXB_CTL;
526 u32 saveFDI_TXB_CTL;
527 u32 savePFA_CTL_1;
528 u32 savePFB_CTL_1;
529 u32 savePFA_WIN_SZ;
530 u32 savePFB_WIN_SZ;
531 u32 savePFA_WIN_POS;
532 u32 savePFB_WIN_POS;
5586c8bc
ZW
533 u32 savePCH_DREF_CONTROL;
534 u32 saveDISP_ARB_CTL;
535 u32 savePIPEA_DATA_M1;
536 u32 savePIPEA_DATA_N1;
537 u32 savePIPEA_LINK_M1;
538 u32 savePIPEA_LINK_N1;
539 u32 savePIPEB_DATA_M1;
540 u32 savePIPEB_DATA_N1;
541 u32 savePIPEB_LINK_M1;
542 u32 savePIPEB_LINK_N1;
b5b72e89 543 u32 saveMCHBAR_RENDER_STANDBY;
673a394b
EA
544
545 struct {
19966754 546 /** Bridge to intel-gtt-ko */
c64f7ba5 547 const struct intel_gtt *gtt;
19966754 548 /** Memory allocator for GTT stolen memory */
fe669bf8 549 struct drm_mm stolen;
19966754 550 /** Memory allocator for GTT */
673a394b 551 struct drm_mm gtt_space;
93a37f20
DV
552 /** List of all objects in gtt_space. Used to restore gtt
553 * mappings on resume */
554 struct list_head gtt_list;
bee4a186
CW
555
556 /** Usable portion of the GTT for GEM */
557 unsigned long gtt_start;
a6e0aa42 558 unsigned long gtt_mappable_end;
bee4a186 559 unsigned long gtt_end;
673a394b 560
0839ccb8 561 struct io_mapping *gtt_mapping;
ab657db1 562 int gtt_mtrr;
0839ccb8 563
17250b71 564 struct shrinker inactive_shrinker;
31169714 565
69dc4987
CW
566 /**
567 * List of objects currently involved in rendering.
568 *
569 * Includes buffers having the contents of their GPU caches
570 * flushed, not necessarily primitives. last_rendering_seqno
571 * represents when the rendering involved will be completed.
572 *
573 * A reference is held on the buffer while on this list.
574 */
575 struct list_head active_list;
576
673a394b
EA
577 /**
578 * List of objects which are not in the ringbuffer but which
579 * still have a write_domain which needs to be flushed before
580 * unbinding.
581 *
ce44b0ea
EA
582 * last_rendering_seqno is 0 while an object is in this list.
583 *
673a394b
EA
584 * A reference is held on the buffer while on this list.
585 */
586 struct list_head flushing_list;
587
588 /**
589 * LRU list of objects which are not in the ringbuffer and
590 * are ready to unbind, but are still in the GTT.
591 *
ce44b0ea
EA
592 * last_rendering_seqno is 0 while an object is in this list.
593 *
673a394b
EA
594 * A reference is not held on the buffer while on this list,
595 * as merely being GTT-bound shouldn't prevent its being
596 * freed, and we'll pull it off the list in the free path.
597 */
598 struct list_head inactive_list;
599
f13d3f73
CW
600 /**
601 * LRU list of objects which are not in the ringbuffer but
602 * are still pinned in the GTT.
603 */
604 struct list_head pinned_list;
605
a09ba7fa
EA
606 /** LRU list of objects with fence regs on them. */
607 struct list_head fence_list;
608
be72615b
CW
609 /**
610 * List of objects currently pending being freed.
611 *
612 * These objects are no longer in use, but due to a signal
613 * we were prevented from freeing them at the appointed time.
614 */
615 struct list_head deferred_free_list;
616
673a394b
EA
617 /**
618 * We leave the user IRQ off as much as possible,
619 * but this means that requests will finish and never
620 * be retired once the system goes idle. Set a timer to
621 * fire periodically while the ring is running. When it
622 * fires, go retire requests.
623 */
624 struct delayed_work retire_work;
625
ce453d81
CW
626 /**
627 * Are we in a non-interruptible section of code like
628 * modesetting?
629 */
630 bool interruptible;
631
673a394b
EA
632 /**
633 * Flag if the X Server, and thus DRM, is not currently in
634 * control of the device.
635 *
636 * This is set between LeaveVT and EnterVT. It needs to be
637 * replaced with a semaphore. It also needs to be
638 * transitioned away from for kernel modesetting.
639 */
640 int suspended;
641
642 /**
643 * Flag if the hardware appears to be wedged.
644 *
645 * This is set when attempts to idle the device timeout.
25985edc 646 * It prevents command submission from occurring and makes
673a394b
EA
647 * every pending request fail
648 */
ba1234d1 649 atomic_t wedged;
673a394b
EA
650
651 /** Bit 6 swizzling required for X tiling */
652 uint32_t bit_6_swizzle_x;
653 /** Bit 6 swizzling required for Y tiling */
654 uint32_t bit_6_swizzle_y;
71acb5eb
DA
655
656 /* storage for physical objects */
657 struct drm_i915_gem_phys_object *phys_objs[I915_MAX_PHYS_OBJECT];
9220434a 658
73aa808f 659 /* accounting, useful for userland debugging */
73aa808f 660 size_t gtt_total;
6299f992
CW
661 size_t mappable_gtt_total;
662 size_t object_memory;
73aa808f 663 u32 object_count;
673a394b 664 } mm;
9b9d172d 665 struct sdvo_device_mapping sdvo_mappings[2];
a3e17eb8
ZY
666 /* indicate whether the LVDS_BORDER should be enabled or not */
667 unsigned int lvds_border_bits;
1d8e1c75
CW
668 /* Panel fitter placement and size for Ironlake+ */
669 u32 pch_pf_pos, pch_pf_size;
5d613501 670 int panel_t3, panel_t12;
652c393a 671
6b95a207
KH
672 struct drm_crtc *plane_to_crtc_mapping[2];
673 struct drm_crtc *pipe_to_crtc_mapping[2];
674 wait_queue_head_t pending_flip_queue;
1afe3e9d 675 bool flip_pending_is_done;
6b95a207 676
652c393a
JB
677 /* Reclocking support */
678 bool render_reclock_avail;
679 bool lvds_downclock_avail;
18f9ed12
ZY
680 /* indicates the reduced downclock for LVDS*/
681 int lvds_downclock;
652c393a
JB
682 struct work_struct idle_work;
683 struct timer_list idle_timer;
684 bool busy;
685 u16 orig_clock;
6363ee6f
ZY
686 int child_dev_num;
687 struct child_device_config *child_dev;
a2565377 688 struct drm_connector *int_lvds_connector;
f97108d1 689
c4804411 690 bool mchbar_need_disable;
f97108d1 691
4912d041
BW
692 struct work_struct rps_work;
693 spinlock_t rps_lock;
694 u32 pm_iir;
695
f97108d1
JB
696 u8 cur_delay;
697 u8 min_delay;
698 u8 max_delay;
7648fa99
JB
699 u8 fmax;
700 u8 fstart;
701
05394f39
CW
702 u64 last_count1;
703 unsigned long last_time1;
704 u64 last_count2;
705 struct timespec last_time2;
706 unsigned long gfx_power;
707 int c_m;
708 int r_t;
709 u8 corr;
7648fa99 710 spinlock_t *mchdev_lock;
b5e50c3f
JB
711
712 enum no_fbc_reason no_fbc_reason;
38651674 713
20bf377e
JB
714 struct drm_mm_node *compressed_fb;
715 struct drm_mm_node *compressed_llb;
34dc4d44 716
ae681d96
CW
717 unsigned long last_gpu_reset;
718
8be48d92
DA
719 /* list of fbdev register on this device */
720 struct intel_fbdev *fbdev;
e953fd7b
CW
721
722 struct drm_property *broadcast_rgb_property;
3f43c48d 723 struct drm_property *force_audio_property;
fcca7926
BW
724
725 atomic_t forcewake_count;
1da177e4
LT
726} drm_i915_private_t;
727
93dfb40c
CW
728enum i915_cache_level {
729 I915_CACHE_NONE,
730 I915_CACHE_LLC,
731 I915_CACHE_LLC_MLC, /* gen6+ */
732};
733
673a394b 734struct drm_i915_gem_object {
c397b908 735 struct drm_gem_object base;
673a394b
EA
736
737 /** Current space allocated to this object in the GTT, if any. */
738 struct drm_mm_node *gtt_space;
93a37f20 739 struct list_head gtt_list;
673a394b
EA
740
741 /** This object's place on the active/flushing/inactive lists */
69dc4987
CW
742 struct list_head ring_list;
743 struct list_head mm_list;
99fcb766
DV
744 /** This object's place on GPU write list */
745 struct list_head gpu_write_list;
432e58ed
CW
746 /** This object's place in the batchbuffer or on the eviction list */
747 struct list_head exec_list;
673a394b
EA
748
749 /**
750 * This is set if the object is on the active or flushing lists
751 * (has pending rendering), and is not set if it's on inactive (ready
752 * to be unbound).
753 */
778c3544 754 unsigned int active : 1;
673a394b
EA
755
756 /**
757 * This is set if the object has been written to since last bound
758 * to the GTT
759 */
778c3544
DV
760 unsigned int dirty : 1;
761
87ca9c8a
CW
762 /**
763 * This is set if the object has been written to since the last
764 * GPU flush.
765 */
766 unsigned int pending_gpu_write : 1;
767
778c3544
DV
768 /**
769 * Fence register bits (if any) for this object. Will be set
770 * as needed when mapped into the GTT.
771 * Protected by dev->struct_mutex.
772 *
773 * Size: 4 bits for 16 fences + sign (for FENCE_REG_NONE)
774 */
11824e8c 775 signed int fence_reg : 5;
778c3544 776
778c3544
DV
777 /**
778 * Advice: are the backing pages purgeable?
779 */
780 unsigned int madv : 2;
781
778c3544
DV
782 /**
783 * Current tiling mode for the object.
784 */
785 unsigned int tiling_mode : 2;
d9e86c0e 786 unsigned int tiling_changed : 1;
778c3544
DV
787
788 /** How many users have pinned this object in GTT space. The following
789 * users can each hold at most one reference: pwrite/pread, pin_ioctl
790 * (via user_pin_count), execbuffer (objects are not allowed multiple
791 * times for the same batchbuffer), and the framebuffer code. When
792 * switching/pageflipping, the framebuffer code has at most two buffers
793 * pinned per crtc.
794 *
795 * In the worst case this is 1 + 1 + 1 + 2*2 = 7. That would fit into 3
796 * bits with absolutely no headroom. So use 4 bits. */
11824e8c 797 unsigned int pin_count : 4;
778c3544 798#define DRM_I915_GEM_OBJECT_MAX_PIN_COUNT 0xf
673a394b 799
75e9e915
DV
800 /**
801 * Is the object at the current location in the gtt mappable and
802 * fenceable? Used to avoid costly recalculations.
803 */
804 unsigned int map_and_fenceable : 1;
805
fb7d516a
DV
806 /**
807 * Whether the current gtt mapping needs to be mappable (and isn't just
808 * mappable by accident). Track pin and fault separate for a more
809 * accurate mappable working set.
810 */
811 unsigned int fault_mappable : 1;
812 unsigned int pin_mappable : 1;
813
caea7476
CW
814 /*
815 * Is the GPU currently using a fence to access this buffer,
816 */
817 unsigned int pending_fenced_gpu_access:1;
818 unsigned int fenced_gpu_access:1;
819
93dfb40c
CW
820 unsigned int cache_level:2;
821
856fa198 822 struct page **pages;
673a394b 823
185cbcb3
DV
824 /**
825 * DMAR support
826 */
827 struct scatterlist *sg_list;
828 int num_sg;
829
67731b87
CW
830 /**
831 * Used for performing relocations during execbuffer insertion.
832 */
833 struct hlist_node exec_node;
834 unsigned long exec_handle;
6fe4f140 835 struct drm_i915_gem_exec_object2 *exec_entry;
67731b87 836
673a394b
EA
837 /**
838 * Current offset of the object in GTT space.
839 *
840 * This is the same as gtt_space->start
841 */
842 uint32_t gtt_offset;
e67b8ce1 843
673a394b
EA
844 /** Breadcrumb of last rendering to the buffer. */
845 uint32_t last_rendering_seqno;
caea7476
CW
846 struct intel_ring_buffer *ring;
847
848 /** Breadcrumb of last fenced GPU access to the buffer. */
849 uint32_t last_fenced_seqno;
850 struct intel_ring_buffer *last_fenced_ring;
673a394b 851
778c3544 852 /** Current tiling stride for the object, if it's tiled. */
de151cf6 853 uint32_t stride;
673a394b 854
280b713b 855 /** Record of address bit 17 of each page at last unbind. */
d312ec25 856 unsigned long *bit_17;
280b713b 857
ba1eb1d8 858
673a394b 859 /**
e47c68e9
EA
860 * If present, while GEM_DOMAIN_CPU is in the read domain this array
861 * flags which individual pages are valid.
673a394b
EA
862 */
863 uint8_t *page_cpu_valid;
79e53945
JB
864
865 /** User space pin count and filp owning the pin */
866 uint32_t user_pin_count;
867 struct drm_file *pin_filp;
71acb5eb
DA
868
869 /** for phy allocated objects */
870 struct drm_i915_gem_phys_object *phys_obj;
b70d11da 871
6b95a207
KH
872 /**
873 * Number of crtcs where this object is currently the fb, but
874 * will be page flipped away on the next vblank. When it
875 * reaches 0, dev_priv->pending_flip_queue will be woken up.
876 */
877 atomic_t pending_flip;
673a394b
EA
878};
879
62b8b215 880#define to_intel_bo(x) container_of(x, struct drm_i915_gem_object, base)
23010e43 881
673a394b
EA
882/**
883 * Request queue structure.
884 *
885 * The request queue allows us to note sequence numbers that have been emitted
886 * and may be associated with active buffers to be retired.
887 *
888 * By keeping this list, we can avoid having to do questionable
889 * sequence-number comparisons on buffer last_rendering_seqnos, and associate
890 * an emission time with seqnos for tracking how far ahead of the GPU we are.
891 */
892struct drm_i915_gem_request {
852835f3
ZN
893 /** On Which ring this request was generated */
894 struct intel_ring_buffer *ring;
895
673a394b
EA
896 /** GEM sequence number associated with this request. */
897 uint32_t seqno;
898
899 /** Time at which this request was emitted, in jiffies. */
900 unsigned long emitted_jiffies;
901
b962442e 902 /** global list entry for this request */
673a394b 903 struct list_head list;
b962442e 904
f787a5f5 905 struct drm_i915_file_private *file_priv;
b962442e
EA
906 /** file_priv list entry for this request */
907 struct list_head client_list;
673a394b
EA
908};
909
910struct drm_i915_file_private {
911 struct {
1c25595f 912 struct spinlock lock;
b962442e 913 struct list_head request_list;
673a394b
EA
914 } mm;
915};
916
cae5852d
ZN
917#define INTEL_INFO(dev) (((struct drm_i915_private *) (dev)->dev_private)->info)
918
919#define IS_I830(dev) ((dev)->pci_device == 0x3577)
920#define IS_845G(dev) ((dev)->pci_device == 0x2562)
921#define IS_I85X(dev) (INTEL_INFO(dev)->is_i85x)
922#define IS_I865G(dev) ((dev)->pci_device == 0x2572)
923#define IS_I915G(dev) (INTEL_INFO(dev)->is_i915g)
924#define IS_I915GM(dev) ((dev)->pci_device == 0x2592)
925#define IS_I945G(dev) ((dev)->pci_device == 0x2772)
926#define IS_I945GM(dev) (INTEL_INFO(dev)->is_i945gm)
927#define IS_BROADWATER(dev) (INTEL_INFO(dev)->is_broadwater)
928#define IS_CRESTLINE(dev) (INTEL_INFO(dev)->is_crestline)
929#define IS_GM45(dev) ((dev)->pci_device == 0x2A42)
930#define IS_G4X(dev) (INTEL_INFO(dev)->is_g4x)
931#define IS_PINEVIEW_G(dev) ((dev)->pci_device == 0xa001)
932#define IS_PINEVIEW_M(dev) ((dev)->pci_device == 0xa011)
933#define IS_PINEVIEW(dev) (INTEL_INFO(dev)->is_pineview)
934#define IS_G33(dev) (INTEL_INFO(dev)->is_g33)
935#define IS_IRONLAKE_D(dev) ((dev)->pci_device == 0x0042)
936#define IS_IRONLAKE_M(dev) ((dev)->pci_device == 0x0046)
4b65177b 937#define IS_IVYBRIDGE(dev) (INTEL_INFO(dev)->is_ivybridge)
cae5852d
ZN
938#define IS_MOBILE(dev) (INTEL_INFO(dev)->is_mobile)
939
85436696
JB
940/*
941 * The genX designation typically refers to the render engine, so render
942 * capability related checks should use IS_GEN, while display and other checks
943 * have their own (e.g. HAS_PCH_SPLIT for ILK+ display, IS_foo for particular
944 * chips, etc.).
945 */
cae5852d
ZN
946#define IS_GEN2(dev) (INTEL_INFO(dev)->gen == 2)
947#define IS_GEN3(dev) (INTEL_INFO(dev)->gen == 3)
948#define IS_GEN4(dev) (INTEL_INFO(dev)->gen == 4)
949#define IS_GEN5(dev) (INTEL_INFO(dev)->gen == 5)
950#define IS_GEN6(dev) (INTEL_INFO(dev)->gen == 6)
85436696 951#define IS_GEN7(dev) (INTEL_INFO(dev)->gen == 7)
cae5852d
ZN
952
953#define HAS_BSD(dev) (INTEL_INFO(dev)->has_bsd_ring)
954#define HAS_BLT(dev) (INTEL_INFO(dev)->has_blt_ring)
955#define I915_NEED_GFX_HWS(dev) (INTEL_INFO(dev)->need_gfx_hws)
956
05394f39 957#define HAS_OVERLAY(dev) (INTEL_INFO(dev)->has_overlay)
cae5852d
ZN
958#define OVERLAY_NEEDS_PHYSICAL(dev) (INTEL_INFO(dev)->overlay_needs_physical)
959
960/* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
961 * rows, which changed the alignment requirements and fence programming.
962 */
963#define HAS_128_BYTE_Y_TILING(dev) (!IS_GEN2(dev) && !(IS_I915G(dev) || \
964 IS_I915GM(dev)))
965#define SUPPORTS_DIGITAL_OUTPUTS(dev) (!IS_GEN2(dev) && !IS_PINEVIEW(dev))
966#define SUPPORTS_INTEGRATED_HDMI(dev) (IS_G4X(dev) || IS_GEN5(dev))
967#define SUPPORTS_INTEGRATED_DP(dev) (IS_G4X(dev) || IS_GEN5(dev))
968#define SUPPORTS_EDP(dev) (IS_IRONLAKE_M(dev))
969#define SUPPORTS_TV(dev) (INTEL_INFO(dev)->supports_tv)
970#define I915_HAS_HOTPLUG(dev) (INTEL_INFO(dev)->has_hotplug)
971/* dsparb controlled by hw only */
972#define DSPARB_HWCONTROL(dev) (IS_G4X(dev) || IS_IRONLAKE(dev))
973
974#define HAS_FW_BLC(dev) (INTEL_INFO(dev)->gen > 2)
975#define HAS_PIPE_CXSR(dev) (INTEL_INFO(dev)->has_pipe_cxsr)
976#define I915_HAS_FBC(dev) (INTEL_INFO(dev)->has_fbc)
cae5852d 977
eceae481
JB
978#define HAS_PCH_SPLIT(dev) (IS_GEN5(dev) || IS_GEN6(dev) || IS_IVYBRIDGE(dev))
979#define HAS_PIPE_CONTROL(dev) (INTEL_INFO(dev)->gen >= 5)
cae5852d
ZN
980
981#define INTEL_PCH_TYPE(dev) (((struct drm_i915_private *)(dev)->dev_private)->pch_type)
982#define HAS_PCH_CPT(dev) (INTEL_PCH_TYPE(dev) == PCH_CPT)
983#define HAS_PCH_IBX(dev) (INTEL_PCH_TYPE(dev) == PCH_IBX)
984
05394f39
CW
985#include "i915_trace.h"
986
c153f45f 987extern struct drm_ioctl_desc i915_ioctls[];
b3a83639 988extern int i915_max_ioctl;
79e53945 989extern unsigned int i915_fbpercrtc;
fca87409 990extern int i915_panel_ignore_lid;
652c393a 991extern unsigned int i915_powersave;
a1656b90 992extern unsigned int i915_semaphores;
33814341 993extern unsigned int i915_lvds_downclock;
a7615030 994extern unsigned int i915_panel_use_ssc;
5a1e5b6c 995extern int i915_vbt_sdvo_panel_type;
ac668088 996extern unsigned int i915_enable_rc6;
c1a9f047 997extern unsigned int i915_enable_fbc;
b3a83639 998
6a9ee8af
DA
999extern int i915_suspend(struct drm_device *dev, pm_message_t state);
1000extern int i915_resume(struct drm_device *dev);
7c1c2871
DA
1001extern int i915_master_create(struct drm_device *dev, struct drm_master *master);
1002extern void i915_master_destroy(struct drm_device *dev, struct drm_master *master);
1003
1da177e4 1004 /* i915_dma.c */
84b1fd10 1005extern void i915_kernel_lost_context(struct drm_device * dev);
22eae947 1006extern int i915_driver_load(struct drm_device *, unsigned long flags);
ba8bbcf6 1007extern int i915_driver_unload(struct drm_device *);
673a394b 1008extern int i915_driver_open(struct drm_device *dev, struct drm_file *file_priv);
84b1fd10 1009extern void i915_driver_lastclose(struct drm_device * dev);
6c340eac
EA
1010extern void i915_driver_preclose(struct drm_device *dev,
1011 struct drm_file *file_priv);
673a394b
EA
1012extern void i915_driver_postclose(struct drm_device *dev,
1013 struct drm_file *file_priv);
84b1fd10 1014extern int i915_driver_device_is_agp(struct drm_device * dev);
0d6aa60b
DA
1015extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
1016 unsigned long arg);
673a394b 1017extern int i915_emit_box(struct drm_device *dev,
c4e7a414
CW
1018 struct drm_clip_rect *box,
1019 int DR1, int DR4);
f803aa55 1020extern int i915_reset(struct drm_device *dev, u8 flags);
7648fa99
JB
1021extern unsigned long i915_chipset_val(struct drm_i915_private *dev_priv);
1022extern unsigned long i915_mch_val(struct drm_i915_private *dev_priv);
1023extern unsigned long i915_gfx_val(struct drm_i915_private *dev_priv);
1024extern void i915_update_gfx_val(struct drm_i915_private *dev_priv);
1025
af6061af 1026
1da177e4 1027/* i915_irq.c */
f65d9421 1028void i915_hangcheck_elapsed(unsigned long data);
527f9e90 1029void i915_handle_error(struct drm_device *dev, bool wedged);
c153f45f
EA
1030extern int i915_irq_emit(struct drm_device *dev, void *data,
1031 struct drm_file *file_priv);
1032extern int i915_irq_wait(struct drm_device *dev, void *data,
1033 struct drm_file *file_priv);
1da177e4 1034
f71d4af4 1035extern void intel_irq_init(struct drm_device *dev);
b1f14ad0 1036
c153f45f
EA
1037extern int i915_vblank_pipe_set(struct drm_device *dev, void *data,
1038 struct drm_file *file_priv);
1039extern int i915_vblank_pipe_get(struct drm_device *dev, void *data,
1040 struct drm_file *file_priv);
1041extern int i915_vblank_swap(struct drm_device *dev, void *data,
1042 struct drm_file *file_priv);
1da177e4 1043
7c463586
KP
1044void
1045i915_enable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask);
1046
1047void
1048i915_disable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask);
1049
01c66889
ZY
1050void intel_enable_asle (struct drm_device *dev);
1051
3bd3c932
CW
1052#ifdef CONFIG_DEBUG_FS
1053extern void i915_destroy_error_state(struct drm_device *dev);
1054#else
1055#define i915_destroy_error_state(x)
1056#endif
1057
7c463586 1058
1da177e4 1059/* i915_mem.c */
c153f45f
EA
1060extern int i915_mem_alloc(struct drm_device *dev, void *data,
1061 struct drm_file *file_priv);
1062extern int i915_mem_free(struct drm_device *dev, void *data,
1063 struct drm_file *file_priv);
1064extern int i915_mem_init_heap(struct drm_device *dev, void *data,
1065 struct drm_file *file_priv);
1066extern int i915_mem_destroy_heap(struct drm_device *dev, void *data,
1067 struct drm_file *file_priv);
1da177e4 1068extern void i915_mem_takedown(struct mem_block **heap);
84b1fd10 1069extern void i915_mem_release(struct drm_device * dev,
6c340eac 1070 struct drm_file *file_priv, struct mem_block *heap);
673a394b
EA
1071/* i915_gem.c */
1072int i915_gem_init_ioctl(struct drm_device *dev, void *data,
1073 struct drm_file *file_priv);
1074int i915_gem_create_ioctl(struct drm_device *dev, void *data,
1075 struct drm_file *file_priv);
1076int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
1077 struct drm_file *file_priv);
1078int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
1079 struct drm_file *file_priv);
1080int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
1081 struct drm_file *file_priv);
de151cf6
JB
1082int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
1083 struct drm_file *file_priv);
673a394b
EA
1084int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
1085 struct drm_file *file_priv);
1086int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
1087 struct drm_file *file_priv);
1088int i915_gem_execbuffer(struct drm_device *dev, void *data,
1089 struct drm_file *file_priv);
76446cac
JB
1090int i915_gem_execbuffer2(struct drm_device *dev, void *data,
1091 struct drm_file *file_priv);
673a394b
EA
1092int i915_gem_pin_ioctl(struct drm_device *dev, void *data,
1093 struct drm_file *file_priv);
1094int i915_gem_unpin_ioctl(struct drm_device *dev, void *data,
1095 struct drm_file *file_priv);
1096int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
1097 struct drm_file *file_priv);
1098int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
1099 struct drm_file *file_priv);
3ef94daa
CW
1100int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
1101 struct drm_file *file_priv);
673a394b
EA
1102int i915_gem_entervt_ioctl(struct drm_device *dev, void *data,
1103 struct drm_file *file_priv);
1104int i915_gem_leavevt_ioctl(struct drm_device *dev, void *data,
1105 struct drm_file *file_priv);
1106int i915_gem_set_tiling(struct drm_device *dev, void *data,
1107 struct drm_file *file_priv);
1108int i915_gem_get_tiling(struct drm_device *dev, void *data,
1109 struct drm_file *file_priv);
5a125c3c
EA
1110int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
1111 struct drm_file *file_priv);
673a394b 1112void i915_gem_load(struct drm_device *dev);
673a394b 1113int i915_gem_init_object(struct drm_gem_object *obj);
db53a302 1114int __must_check i915_gem_flush_ring(struct intel_ring_buffer *ring,
88241785
CW
1115 uint32_t invalidate_domains,
1116 uint32_t flush_domains);
05394f39
CW
1117struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
1118 size_t size);
673a394b 1119void i915_gem_free_object(struct drm_gem_object *obj);
2021746e
CW
1120int __must_check i915_gem_object_pin(struct drm_i915_gem_object *obj,
1121 uint32_t alignment,
1122 bool map_and_fenceable);
05394f39 1123void i915_gem_object_unpin(struct drm_i915_gem_object *obj);
2021746e 1124int __must_check i915_gem_object_unbind(struct drm_i915_gem_object *obj);
05394f39 1125void i915_gem_release_mmap(struct drm_i915_gem_object *obj);
673a394b 1126void i915_gem_lastclose(struct drm_device *dev);
f787a5f5 1127
54cf91dc 1128int __must_check i915_mutex_lock_interruptible(struct drm_device *dev);
ce453d81 1129int __must_check i915_gem_object_wait_rendering(struct drm_i915_gem_object *obj);
54cf91dc 1130void i915_gem_object_move_to_active(struct drm_i915_gem_object *obj,
1ec14ad3
CW
1131 struct intel_ring_buffer *ring,
1132 u32 seqno);
54cf91dc 1133
ff72145b
DA
1134int i915_gem_dumb_create(struct drm_file *file_priv,
1135 struct drm_device *dev,
1136 struct drm_mode_create_dumb *args);
1137int i915_gem_mmap_gtt(struct drm_file *file_priv, struct drm_device *dev,
1138 uint32_t handle, uint64_t *offset);
1139int i915_gem_dumb_destroy(struct drm_file *file_priv, struct drm_device *dev,
1140 uint32_t handle);
f787a5f5
CW
1141/**
1142 * Returns true if seq1 is later than seq2.
1143 */
1144static inline bool
1145i915_seqno_passed(uint32_t seq1, uint32_t seq2)
1146{
1147 return (int32_t)(seq1 - seq2) >= 0;
1148}
1149
54cf91dc 1150static inline u32
db53a302 1151i915_gem_next_request_seqno(struct intel_ring_buffer *ring)
54cf91dc 1152{
db53a302 1153 drm_i915_private_t *dev_priv = ring->dev->dev_private;
54cf91dc
CW
1154 return ring->outstanding_lazy_request = dev_priv->next_seqno;
1155}
1156
d9e86c0e 1157int __must_check i915_gem_object_get_fence(struct drm_i915_gem_object *obj,
ce453d81 1158 struct intel_ring_buffer *pipelined);
d9e86c0e 1159int __must_check i915_gem_object_put_fence(struct drm_i915_gem_object *obj);
2021746e 1160
b09a1fec 1161void i915_gem_retire_requests(struct drm_device *dev);
069efc1d 1162void i915_gem_reset(struct drm_device *dev);
05394f39 1163void i915_gem_clflush_object(struct drm_i915_gem_object *obj);
2021746e
CW
1164int __must_check i915_gem_object_set_domain(struct drm_i915_gem_object *obj,
1165 uint32_t read_domains,
1166 uint32_t write_domain);
ce453d81 1167int __must_check i915_gem_object_flush_gpu(struct drm_i915_gem_object *obj);
2021746e 1168int __must_check i915_gem_init_ringbuffer(struct drm_device *dev);
79e53945 1169void i915_gem_cleanup_ringbuffer(struct drm_device *dev);
2021746e
CW
1170void i915_gem_do_init(struct drm_device *dev,
1171 unsigned long start,
1172 unsigned long mappable_end,
1173 unsigned long end);
1174int __must_check i915_gpu_idle(struct drm_device *dev);
1175int __must_check i915_gem_idle(struct drm_device *dev);
db53a302
CW
1176int __must_check i915_add_request(struct intel_ring_buffer *ring,
1177 struct drm_file *file,
1178 struct drm_i915_gem_request *request);
1179int __must_check i915_wait_request(struct intel_ring_buffer *ring,
ce453d81 1180 uint32_t seqno);
de151cf6 1181int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
2021746e
CW
1182int __must_check
1183i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj,
1184 bool write);
1185int __must_check
1186i915_gem_object_set_to_display_plane(struct drm_i915_gem_object *obj,
1187 struct intel_ring_buffer *pipelined);
71acb5eb 1188int i915_gem_attach_phys_object(struct drm_device *dev,
05394f39 1189 struct drm_i915_gem_object *obj,
6eeefaf3
CW
1190 int id,
1191 int align);
71acb5eb 1192void i915_gem_detach_phys_object(struct drm_device *dev,
05394f39 1193 struct drm_i915_gem_object *obj);
71acb5eb 1194void i915_gem_free_all_phys_object(struct drm_device *dev);
05394f39 1195void i915_gem_release(struct drm_device *dev, struct drm_file *file);
673a394b 1196
467cffba
CW
1197uint32_t
1198i915_gem_get_unfenced_gtt_alignment(struct drm_i915_gem_object *obj);
1199
76aaf220
DV
1200/* i915_gem_gtt.c */
1201void i915_gem_restore_gtt_mappings(struct drm_device *dev);
2021746e 1202int __must_check i915_gem_gtt_bind_object(struct drm_i915_gem_object *obj);
05394f39 1203void i915_gem_gtt_unbind_object(struct drm_i915_gem_object *obj);
76aaf220 1204
b47eb4a2 1205/* i915_gem_evict.c */
2021746e
CW
1206int __must_check i915_gem_evict_something(struct drm_device *dev, int min_size,
1207 unsigned alignment, bool mappable);
1208int __must_check i915_gem_evict_everything(struct drm_device *dev,
1209 bool purgeable_only);
1210int __must_check i915_gem_evict_inactive(struct drm_device *dev,
1211 bool purgeable_only);
b47eb4a2 1212
673a394b
EA
1213/* i915_gem_tiling.c */
1214void i915_gem_detect_bit_6_swizzle(struct drm_device *dev);
05394f39
CW
1215void i915_gem_object_do_bit_17_swizzle(struct drm_i915_gem_object *obj);
1216void i915_gem_object_save_bit_17_swizzle(struct drm_i915_gem_object *obj);
673a394b
EA
1217
1218/* i915_gem_debug.c */
05394f39 1219void i915_gem_dump_object(struct drm_i915_gem_object *obj, int len,
673a394b 1220 const char *where, uint32_t mark);
23bc5982
CW
1221#if WATCH_LISTS
1222int i915_verify_lists(struct drm_device *dev);
673a394b 1223#else
23bc5982 1224#define i915_verify_lists(dev) 0
673a394b 1225#endif
05394f39
CW
1226void i915_gem_object_check_coherency(struct drm_i915_gem_object *obj,
1227 int handle);
1228void i915_gem_dump_object(struct drm_i915_gem_object *obj, int len,
673a394b 1229 const char *where, uint32_t mark);
1da177e4 1230
2017263e 1231/* i915_debugfs.c */
27c202ad
BG
1232int i915_debugfs_init(struct drm_minor *minor);
1233void i915_debugfs_cleanup(struct drm_minor *minor);
2017263e 1234
317c35d1
JB
1235/* i915_suspend.c */
1236extern int i915_save_state(struct drm_device *dev);
1237extern int i915_restore_state(struct drm_device *dev);
0a3e67a4
JB
1238
1239/* i915_suspend.c */
1240extern int i915_save_state(struct drm_device *dev);
1241extern int i915_restore_state(struct drm_device *dev);
317c35d1 1242
f899fc64
CW
1243/* intel_i2c.c */
1244extern int intel_setup_gmbus(struct drm_device *dev);
1245extern void intel_teardown_gmbus(struct drm_device *dev);
e957d772
CW
1246extern void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed);
1247extern void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit);
b8232e90
CW
1248extern inline bool intel_gmbus_is_forced_bit(struct i2c_adapter *adapter)
1249{
1250 return container_of(adapter, struct intel_gmbus, adapter)->force_bit;
1251}
f899fc64
CW
1252extern void intel_i2c_reset(struct drm_device *dev);
1253
3b617967 1254/* intel_opregion.c */
44834a67
CW
1255extern int intel_opregion_setup(struct drm_device *dev);
1256#ifdef CONFIG_ACPI
1257extern void intel_opregion_init(struct drm_device *dev);
1258extern void intel_opregion_fini(struct drm_device *dev);
3b617967
CW
1259extern void intel_opregion_asle_intr(struct drm_device *dev);
1260extern void intel_opregion_gse_intr(struct drm_device *dev);
1261extern void intel_opregion_enable_asle(struct drm_device *dev);
65e082c9 1262#else
44834a67
CW
1263static inline void intel_opregion_init(struct drm_device *dev) { return; }
1264static inline void intel_opregion_fini(struct drm_device *dev) { return; }
3b617967
CW
1265static inline void intel_opregion_asle_intr(struct drm_device *dev) { return; }
1266static inline void intel_opregion_gse_intr(struct drm_device *dev) { return; }
1267static inline void intel_opregion_enable_asle(struct drm_device *dev) { return; }
65e082c9 1268#endif
8ee1c3db 1269
723bfd70
JB
1270/* intel_acpi.c */
1271#ifdef CONFIG_ACPI
1272extern void intel_register_dsm_handler(void);
1273extern void intel_unregister_dsm_handler(void);
1274#else
1275static inline void intel_register_dsm_handler(void) { return; }
1276static inline void intel_unregister_dsm_handler(void) { return; }
1277#endif /* CONFIG_ACPI */
1278
79e53945
JB
1279/* modesetting */
1280extern void intel_modeset_init(struct drm_device *dev);
2c7111db 1281extern void intel_modeset_gem_init(struct drm_device *dev);
79e53945 1282extern void intel_modeset_cleanup(struct drm_device *dev);
28d52043 1283extern int intel_modeset_vga_set_state(struct drm_device *dev, bool state);
80824003 1284extern void i8xx_disable_fbc(struct drm_device *dev);
74dff282 1285extern void g4x_disable_fbc(struct drm_device *dev);
b52eb4dc 1286extern void ironlake_disable_fbc(struct drm_device *dev);
ee5382ae
AJ
1287extern void intel_disable_fbc(struct drm_device *dev);
1288extern void intel_enable_fbc(struct drm_crtc *crtc, unsigned long interval);
1289extern bool intel_fbc_enabled(struct drm_device *dev);
7648fa99 1290extern bool ironlake_set_drps(struct drm_device *dev, u8 val);
d5bb081b 1291extern void ironlake_enable_rc6(struct drm_device *dev);
3b8d8d91 1292extern void gen6_set_rps(struct drm_device *dev, u8 val);
3bad0781 1293extern void intel_detect_pch (struct drm_device *dev);
e3421a18 1294extern int intel_trans_dp_port_sel (struct drm_crtc *crtc);
3bad0781 1295
6ef3d427 1296/* overlay */
3bd3c932 1297#ifdef CONFIG_DEBUG_FS
6ef3d427
CW
1298extern struct intel_overlay_error_state *intel_overlay_capture_error_state(struct drm_device *dev);
1299extern void intel_overlay_print_error_state(struct seq_file *m, struct intel_overlay_error_state *error);
c4a1d9e4
CW
1300
1301extern struct intel_display_error_state *intel_display_capture_error_state(struct drm_device *dev);
1302extern void intel_display_print_error_state(struct seq_file *m,
1303 struct drm_device *dev,
1304 struct intel_display_error_state *error);
3bd3c932 1305#endif
6ef3d427 1306
1ec14ad3
CW
1307#define LP_RING(d) (&((struct drm_i915_private *)(d))->ring[RCS])
1308
1309#define BEGIN_LP_RING(n) \
1310 intel_ring_begin(LP_RING(dev_priv), (n))
1311
1312#define OUT_RING(x) \
1313 intel_ring_emit(LP_RING(dev_priv), x)
1314
1315#define ADVANCE_LP_RING() \
1316 intel_ring_advance(LP_RING(dev_priv))
1317
546b0974
EA
1318/**
1319 * Lock test for when it's just for synchronization of ring access.
1320 *
1321 * In that case, we don't need to do it when GEM is initialized as nobody else
1322 * has access to the ring.
1323 */
05394f39 1324#define RING_LOCK_TEST_WITH_RETURN(dev, file) do { \
1ec14ad3 1325 if (LP_RING(dev->dev_private)->obj == NULL) \
05394f39 1326 LOCK_TEST_WITH_RETURN(dev, file); \
546b0974
EA
1327} while (0)
1328
b7287d80
BW
1329/* On SNB platform, before reading ring registers forcewake bit
1330 * must be set to prevent GT core from power down and stale values being
1331 * returned.
1332 */
fcca7926
BW
1333void gen6_gt_force_wake_get(struct drm_i915_private *dev_priv);
1334void gen6_gt_force_wake_put(struct drm_i915_private *dev_priv);
b7287d80
BW
1335void __gen6_gt_wait_for_fifo(struct drm_i915_private *dev_priv);
1336
1337/* We give fast paths for the really cool registers */
1338#define NEEDS_FORCE_WAKE(dev_priv, reg) \
1339 (((dev_priv)->info->gen >= 6) && \
1340 ((reg) < 0x40000) && \
1341 ((reg) != FORCEWAKE))
cae5852d 1342
5f75377d
KP
1343#define __i915_read(x, y) \
1344static inline u##x i915_read##x(struct drm_i915_private *dev_priv, u32 reg) { \
b7287d80
BW
1345 u##x val = 0; \
1346 if (NEEDS_FORCE_WAKE((dev_priv), (reg))) { \
fcca7926 1347 gen6_gt_force_wake_get(dev_priv); \
b7287d80 1348 val = read##y(dev_priv->regs + reg); \
fcca7926 1349 gen6_gt_force_wake_put(dev_priv); \
b7287d80
BW
1350 } else { \
1351 val = read##y(dev_priv->regs + reg); \
1352 } \
db53a302 1353 trace_i915_reg_rw(false, reg, val, sizeof(val)); \
5f75377d
KP
1354 return val; \
1355}
fcca7926 1356
5f75377d
KP
1357__i915_read(8, b)
1358__i915_read(16, w)
1359__i915_read(32, l)
1360__i915_read(64, q)
1361#undef __i915_read
1362
1363#define __i915_write(x, y) \
1364static inline void i915_write##x(struct drm_i915_private *dev_priv, u32 reg, u##x val) { \
db53a302 1365 trace_i915_reg_rw(true, reg, val, sizeof(val)); \
b7287d80
BW
1366 if (NEEDS_FORCE_WAKE((dev_priv), (reg))) { \
1367 __gen6_gt_wait_for_fifo(dev_priv); \
1368 } \
5f75377d
KP
1369 write##y(val, dev_priv->regs + reg); \
1370}
1371__i915_write(8, b)
1372__i915_write(16, w)
1373__i915_write(32, l)
1374__i915_write(64, q)
1375#undef __i915_write
1376
1377#define I915_READ8(reg) i915_read8(dev_priv, (reg))
1378#define I915_WRITE8(reg, val) i915_write8(dev_priv, (reg), (val))
1379
1380#define I915_READ16(reg) i915_read16(dev_priv, (reg))
1381#define I915_WRITE16(reg, val) i915_write16(dev_priv, (reg), (val))
1382#define I915_READ16_NOTRACE(reg) readw(dev_priv->regs + (reg))
1383#define I915_WRITE16_NOTRACE(reg, val) writew(val, dev_priv->regs + (reg))
1384
1385#define I915_READ(reg) i915_read32(dev_priv, (reg))
1386#define I915_WRITE(reg, val) i915_write32(dev_priv, (reg), (val))
cae5852d
ZN
1387#define I915_READ_NOTRACE(reg) readl(dev_priv->regs + (reg))
1388#define I915_WRITE_NOTRACE(reg, val) writel(val, dev_priv->regs + (reg))
5f75377d
KP
1389
1390#define I915_WRITE64(reg, val) i915_write64(dev_priv, (reg), (val))
1391#define I915_READ64(reg) i915_read64(dev_priv, (reg))
cae5852d
ZN
1392
1393#define POSTING_READ(reg) (void)I915_READ_NOTRACE(reg)
1394#define POSTING_READ16(reg) (void)I915_READ16_NOTRACE(reg)
1395
ba4f01a3 1396
1da177e4 1397#endif