]> git.proxmox.com Git - mirror_ubuntu-bionic-kernel.git/blame - drivers/gpu/drm/i915/i915_drv.h
Merge branch 'for-linus' of git://git.kernel.org/pub/scm/linux/kernel/git/tiwai/sound-2.6
[mirror_ubuntu-bionic-kernel.git] / drivers / gpu / drm / i915 / i915_drv.h
CommitLineData
1da177e4
LT
1/* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
2 */
0d6aa60b 3/*
bc54fd1a 4 *
1da177e4
LT
5 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
bc54fd1a
DA
7 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
0d6aa60b 28 */
1da177e4
LT
29
30#ifndef _I915_DRV_H_
31#define _I915_DRV_H_
32
585fb111 33#include "i915_reg.h"
79e53945 34#include "intel_bios.h"
8187a2b7 35#include "intel_ringbuffer.h"
0839ccb8 36#include <linux/io-mapping.h>
f899fc64 37#include <linux/i2c.h>
0ade6386 38#include <drm/intel-gtt.h>
585fb111 39
1da177e4
LT
40/* General customization:
41 */
42
43#define DRIVER_AUTHOR "Tungsten Graphics, Inc."
44
45#define DRIVER_NAME "i915"
46#define DRIVER_DESC "Intel Graphics"
673a394b 47#define DRIVER_DATE "20080730"
1da177e4 48
317c35d1
JB
49enum pipe {
50 PIPE_A = 0,
51 PIPE_B,
9db4a9c7
JB
52 PIPE_C,
53 I915_MAX_PIPES
317c35d1 54};
9db4a9c7 55#define pipe_name(p) ((p) + 'A')
317c35d1 56
80824003
JB
57enum plane {
58 PLANE_A = 0,
59 PLANE_B,
9db4a9c7 60 PLANE_C,
80824003 61};
9db4a9c7 62#define plane_name(p) ((p) + 'A')
52440211 63
62fdfeaf
EA
64#define I915_GEM_GPU_DOMAINS (~(I915_GEM_DOMAIN_CPU | I915_GEM_DOMAIN_GTT))
65
9db4a9c7
JB
66#define for_each_pipe(p) for ((p) = 0; (p) < dev_priv->num_pipe; (p)++)
67
1da177e4
LT
68/* Interface history:
69 *
70 * 1.1: Original.
0d6aa60b
DA
71 * 1.2: Add Power Management
72 * 1.3: Add vblank support
de227f5f 73 * 1.4: Fix cmdbuffer path, add heap destroy
702880f2 74 * 1.5: Add vblank pipe configuration
2228ed67
MD
75 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
76 * - Support vertical blank on secondary display pipe
1da177e4
LT
77 */
78#define DRIVER_MAJOR 1
2228ed67 79#define DRIVER_MINOR 6
1da177e4
LT
80#define DRIVER_PATCHLEVEL 0
81
673a394b 82#define WATCH_COHERENCY 0
23bc5982 83#define WATCH_LISTS 0
673a394b 84
71acb5eb
DA
85#define I915_GEM_PHYS_CURSOR_0 1
86#define I915_GEM_PHYS_CURSOR_1 2
87#define I915_GEM_PHYS_OVERLAY_REGS 3
88#define I915_MAX_PHYS_OBJECT (I915_GEM_PHYS_OVERLAY_REGS)
89
90struct drm_i915_gem_phys_object {
91 int id;
92 struct page **page_list;
93 drm_dma_handle_t *handle;
05394f39 94 struct drm_i915_gem_object *cur_obj;
71acb5eb
DA
95};
96
1da177e4
LT
97struct mem_block {
98 struct mem_block *next;
99 struct mem_block *prev;
100 int start;
101 int size;
6c340eac 102 struct drm_file *file_priv; /* NULL: free, -1: heap, other: real files */
1da177e4
LT
103};
104
0a3e67a4
JB
105struct opregion_header;
106struct opregion_acpi;
107struct opregion_swsci;
108struct opregion_asle;
109
8ee1c3db
MG
110struct intel_opregion {
111 struct opregion_header *header;
112 struct opregion_acpi *acpi;
113 struct opregion_swsci *swsci;
114 struct opregion_asle *asle;
44834a67 115 void *vbt;
01fe9dbd 116 u32 __iomem *lid_state;
8ee1c3db 117};
44834a67 118#define OPREGION_SIZE (8*1024)
8ee1c3db 119
6ef3d427
CW
120struct intel_overlay;
121struct intel_overlay_error_state;
122
7c1c2871
DA
123struct drm_i915_master_private {
124 drm_local_map_t *sarea;
125 struct _drm_i915_sarea *sarea_priv;
126};
de151cf6
JB
127#define I915_FENCE_REG_NONE -1
128
129struct drm_i915_fence_reg {
007cc8ac 130 struct list_head lru_list;
caea7476 131 struct drm_i915_gem_object *obj;
d9e86c0e 132 uint32_t setup_seqno;
de151cf6 133};
7c1c2871 134
9b9d172d 135struct sdvo_device_mapping {
e957d772 136 u8 initialized;
9b9d172d 137 u8 dvo_port;
138 u8 slave_addr;
139 u8 dvo_wiring;
e957d772
CW
140 u8 i2c_pin;
141 u8 i2c_speed;
b1083333 142 u8 ddc_pin;
9b9d172d 143};
144
c4a1d9e4
CW
145struct intel_display_error_state;
146
63eeaf38
JB
147struct drm_i915_error_state {
148 u32 eir;
149 u32 pgtbl_er;
9db4a9c7 150 u32 pipestat[I915_MAX_PIPES];
63eeaf38
JB
151 u32 ipeir;
152 u32 ipehr;
153 u32 instdone;
154 u32 acthd;
1d8f38f4
CW
155 u32 error; /* gen6+ */
156 u32 bcs_acthd; /* gen6+ blt engine */
157 u32 bcs_ipehr;
158 u32 bcs_ipeir;
159 u32 bcs_instdone;
160 u32 bcs_seqno;
add354dd
CW
161 u32 vcs_acthd; /* gen6+ bsd engine */
162 u32 vcs_ipehr;
163 u32 vcs_ipeir;
164 u32 vcs_instdone;
165 u32 vcs_seqno;
63eeaf38
JB
166 u32 instpm;
167 u32 instps;
168 u32 instdone1;
169 u32 seqno;
9df30794 170 u64 bbaddr;
748ebc60 171 u64 fence[16];
63eeaf38 172 struct timeval time;
9df30794
CW
173 struct drm_i915_error_object {
174 int page_count;
175 u32 gtt_offset;
176 u32 *pages[0];
e2f973d5 177 } *ringbuffer[I915_NUM_RINGS], *batchbuffer[I915_NUM_RINGS];
9df30794 178 struct drm_i915_error_buffer {
a779e5ab 179 u32 size;
9df30794
CW
180 u32 name;
181 u32 seqno;
182 u32 gtt_offset;
183 u32 read_domains;
184 u32 write_domain;
a779e5ab 185 s32 fence_reg:5;
9df30794
CW
186 s32 pinned:2;
187 u32 tiling:2;
188 u32 dirty:1;
189 u32 purgeable:1;
e5c65260 190 u32 ring:4;
a779e5ab 191 u32 agp_type:1;
c724e8a9
CW
192 } *active_bo, *pinned_bo;
193 u32 active_bo_count, pinned_bo_count;
6ef3d427 194 struct intel_overlay_error_state *overlay;
c4a1d9e4 195 struct intel_display_error_state *display;
63eeaf38
JB
196};
197
e70236a8
JB
198struct drm_i915_display_funcs {
199 void (*dpms)(struct drm_crtc *crtc, int mode);
ee5382ae 200 bool (*fbc_enabled)(struct drm_device *dev);
e70236a8
JB
201 void (*enable_fbc)(struct drm_crtc *crtc, unsigned long interval);
202 void (*disable_fbc)(struct drm_device *dev);
203 int (*get_display_clock_speed)(struct drm_device *dev);
204 int (*get_fifo_size)(struct drm_device *dev, int plane);
d210246a 205 void (*update_wm)(struct drm_device *dev);
e70236a8
JB
206 /* clock updates for mode set */
207 /* cursor updates */
208 /* render clock increase/decrease */
209 /* display clock increase/decrease */
210 /* pll clock increase/decrease */
211 /* clock gating init */
212};
213
cfdf1fa2 214struct intel_device_info {
c96c3a8c 215 u8 gen;
cfdf1fa2 216 u8 is_mobile : 1;
5ce8ba7c 217 u8 is_i85x : 1;
cfdf1fa2 218 u8 is_i915g : 1;
cfdf1fa2 219 u8 is_i945gm : 1;
cfdf1fa2
KH
220 u8 is_g33 : 1;
221 u8 need_gfx_hws : 1;
222 u8 is_g4x : 1;
223 u8 is_pineview : 1;
534843da
CW
224 u8 is_broadwater : 1;
225 u8 is_crestline : 1;
cfdf1fa2 226 u8 has_fbc : 1;
cfdf1fa2
KH
227 u8 has_pipe_cxsr : 1;
228 u8 has_hotplug : 1;
b295d1b6 229 u8 cursor_needs_physical : 1;
31578148
CW
230 u8 has_overlay : 1;
231 u8 overlay_needs_physical : 1;
a6c45cf0 232 u8 supports_tv : 1;
92f49d9c 233 u8 has_bsd_ring : 1;
549f7365 234 u8 has_blt_ring : 1;
cfdf1fa2
KH
235};
236
b5e50c3f 237enum no_fbc_reason {
bed4a673 238 FBC_NO_OUTPUT, /* no outputs enabled to compress */
b5e50c3f
JB
239 FBC_STOLEN_TOO_SMALL, /* not enough space to hold compressed buffers */
240 FBC_UNSUPPORTED_MODE, /* interlace or doublescanned mode */
241 FBC_MODE_TOO_LARGE, /* mode too large for compression */
242 FBC_BAD_PLANE, /* fbc not supported on plane */
243 FBC_NOT_TILED, /* buffer not tiled */
9c928d16 244 FBC_MULTIPLE_PIPES, /* more than one pipe active */
b5e50c3f
JB
245};
246
3bad0781
ZW
247enum intel_pch {
248 PCH_IBX, /* Ibexpeak PCH */
249 PCH_CPT, /* Cougarpoint PCH */
250};
251
b690e96c
JB
252#define QUIRK_PIPEA_FORCE (1<<0)
253
8be48d92 254struct intel_fbdev;
38651674 255
1da177e4 256typedef struct drm_i915_private {
673a394b
EA
257 struct drm_device *dev;
258
cfdf1fa2
KH
259 const struct intel_device_info *info;
260
ac5c4e76 261 int has_gem;
72bfa19c 262 int relative_constants_mode;
ac5c4e76 263
3043c60c 264 void __iomem *regs;
1da177e4 265
f899fc64
CW
266 struct intel_gmbus {
267 struct i2c_adapter adapter;
e957d772
CW
268 struct i2c_adapter *force_bit;
269 u32 reg0;
f899fc64
CW
270 } *gmbus;
271
ec2a4c3f 272 struct pci_dev *bridge_dev;
1ec14ad3 273 struct intel_ring_buffer ring[I915_NUM_RINGS];
6f392d54 274 uint32_t next_seqno;
1da177e4 275
9c8da5eb 276 drm_dma_handle_t *status_page_dmah;
0a3e67a4 277 uint32_t counter;
dc7a9319 278 drm_local_map_t hws_map;
05394f39
CW
279 struct drm_i915_gem_object *pwrctx;
280 struct drm_i915_gem_object *renderctx;
1da177e4 281
d7658989
JB
282 struct resource mch_res;
283
a6b54f3f 284 unsigned int cpp;
1da177e4
LT
285 int back_offset;
286 int front_offset;
287 int current_page;
288 int page_flipping;
1da177e4 289
1da177e4 290 atomic_t irq_received;
1ec14ad3
CW
291
292 /* protects the irq masks */
293 spinlock_t irq_lock;
ed4cb414 294 /** Cached value of IMR to avoid reads in updating the bitfield */
7c463586 295 u32 pipestat[2];
1ec14ad3
CW
296 u32 irq_mask;
297 u32 gt_irq_mask;
298 u32 pch_irq_mask;
1da177e4 299
5ca58282
JB
300 u32 hotplug_supported_mask;
301 struct work_struct hotplug_work;
302
1da177e4
LT
303 int tex_lru_log_granularity;
304 int allow_batchbuffer;
305 struct mem_block *agp_heap;
0d6aa60b 306 unsigned int sr01, adpa, ppcr, dvob, dvoc, lvds;
702880f2 307 int vblank_pipe;
a3524f1b 308 int num_pipe;
a6b54f3f 309
f65d9421 310 /* For hangcheck timer */
576ae4b8 311#define DRM_I915_HANGCHECK_PERIOD 1500 /* in ms */
f65d9421
BG
312 struct timer_list hangcheck_timer;
313 int hangcheck_count;
314 uint32_t last_acthd;
cbb465e7
CW
315 uint32_t last_instdone;
316 uint32_t last_instdone1;
f65d9421 317
80824003
JB
318 unsigned long cfb_size;
319 unsigned long cfb_pitch;
bed4a673 320 unsigned long cfb_offset;
80824003
JB
321 int cfb_fence;
322 int cfb_plane;
bed4a673 323 int cfb_y;
80824003 324
8ee1c3db
MG
325 struct intel_opregion opregion;
326
02e792fb
DV
327 /* overlay */
328 struct intel_overlay *overlay;
329
79e53945 330 /* LVDS info */
a9573556 331 int backlight_level; /* restore backlight to this value */
47356eb6 332 bool backlight_enabled;
79e53945 333 struct drm_display_mode *panel_fixed_mode;
88631706
ML
334 struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
335 struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
79e53945
JB
336
337 /* Feature bits from the VBIOS */
95281e35
HE
338 unsigned int int_tv_support:1;
339 unsigned int lvds_dither:1;
340 unsigned int lvds_vbt:1;
341 unsigned int int_crt_support:1;
43565a06
KH
342 unsigned int lvds_use_ssc:1;
343 int lvds_ssc_freq;
5ceb0f9b 344 struct {
9f0e7ff4
JB
345 int rate;
346 int lanes;
347 int preemphasis;
348 int vswing;
349
350 bool initialized;
351 bool support;
352 int bpp;
353 struct edp_power_seq pps;
5ceb0f9b 354 } edp;
89667383 355 bool no_aux_handshake;
79e53945 356
c1c7af60
JB
357 struct notifier_block lid_notifier;
358
f899fc64 359 int crt_ddc_pin;
de151cf6
JB
360 struct drm_i915_fence_reg fence_regs[16]; /* assume 965 */
361 int fence_reg_start; /* 4 if userland hasn't ioctl'd us yet */
362 int num_fence_regs; /* 8 on pre-965, 16 otherwise */
363
95534263 364 unsigned int fsb_freq, mem_freq, is_ddr3;
7662c8bd 365
63eeaf38
JB
366 spinlock_t error_lock;
367 struct drm_i915_error_state *first_error;
8a905236 368 struct work_struct error_work;
30dbf0c0 369 struct completion error_completion;
9c9fe1f8 370 struct workqueue_struct *wq;
63eeaf38 371
e70236a8
JB
372 /* Display functions */
373 struct drm_i915_display_funcs display;
374
3bad0781
ZW
375 /* PCH chipset type */
376 enum intel_pch pch_type;
377
b690e96c
JB
378 unsigned long quirks;
379
ba8bbcf6 380 /* Register state */
c9354c85 381 bool modeset_on_lid;
ba8bbcf6
JB
382 u8 saveLBB;
383 u32 saveDSPACNTR;
384 u32 saveDSPBCNTR;
e948e994 385 u32 saveDSPARB;
ba8bbcf6
JB
386 u32 savePIPEACONF;
387 u32 savePIPEBCONF;
388 u32 savePIPEASRC;
389 u32 savePIPEBSRC;
390 u32 saveFPA0;
391 u32 saveFPA1;
392 u32 saveDPLL_A;
393 u32 saveDPLL_A_MD;
394 u32 saveHTOTAL_A;
395 u32 saveHBLANK_A;
396 u32 saveHSYNC_A;
397 u32 saveVTOTAL_A;
398 u32 saveVBLANK_A;
399 u32 saveVSYNC_A;
400 u32 saveBCLRPAT_A;
5586c8bc 401 u32 saveTRANSACONF;
42048781
ZW
402 u32 saveTRANS_HTOTAL_A;
403 u32 saveTRANS_HBLANK_A;
404 u32 saveTRANS_HSYNC_A;
405 u32 saveTRANS_VTOTAL_A;
406 u32 saveTRANS_VBLANK_A;
407 u32 saveTRANS_VSYNC_A;
0da3ea12 408 u32 savePIPEASTAT;
ba8bbcf6
JB
409 u32 saveDSPASTRIDE;
410 u32 saveDSPASIZE;
411 u32 saveDSPAPOS;
585fb111 412 u32 saveDSPAADDR;
ba8bbcf6
JB
413 u32 saveDSPASURF;
414 u32 saveDSPATILEOFF;
415 u32 savePFIT_PGM_RATIOS;
0eb96d6e 416 u32 saveBLC_HIST_CTL;
ba8bbcf6
JB
417 u32 saveBLC_PWM_CTL;
418 u32 saveBLC_PWM_CTL2;
42048781
ZW
419 u32 saveBLC_CPU_PWM_CTL;
420 u32 saveBLC_CPU_PWM_CTL2;
ba8bbcf6
JB
421 u32 saveFPB0;
422 u32 saveFPB1;
423 u32 saveDPLL_B;
424 u32 saveDPLL_B_MD;
425 u32 saveHTOTAL_B;
426 u32 saveHBLANK_B;
427 u32 saveHSYNC_B;
428 u32 saveVTOTAL_B;
429 u32 saveVBLANK_B;
430 u32 saveVSYNC_B;
431 u32 saveBCLRPAT_B;
5586c8bc 432 u32 saveTRANSBCONF;
42048781
ZW
433 u32 saveTRANS_HTOTAL_B;
434 u32 saveTRANS_HBLANK_B;
435 u32 saveTRANS_HSYNC_B;
436 u32 saveTRANS_VTOTAL_B;
437 u32 saveTRANS_VBLANK_B;
438 u32 saveTRANS_VSYNC_B;
0da3ea12 439 u32 savePIPEBSTAT;
ba8bbcf6
JB
440 u32 saveDSPBSTRIDE;
441 u32 saveDSPBSIZE;
442 u32 saveDSPBPOS;
585fb111 443 u32 saveDSPBADDR;
ba8bbcf6
JB
444 u32 saveDSPBSURF;
445 u32 saveDSPBTILEOFF;
585fb111
JB
446 u32 saveVGA0;
447 u32 saveVGA1;
448 u32 saveVGA_PD;
ba8bbcf6
JB
449 u32 saveVGACNTRL;
450 u32 saveADPA;
451 u32 saveLVDS;
585fb111
JB
452 u32 savePP_ON_DELAYS;
453 u32 savePP_OFF_DELAYS;
ba8bbcf6
JB
454 u32 saveDVOA;
455 u32 saveDVOB;
456 u32 saveDVOC;
457 u32 savePP_ON;
458 u32 savePP_OFF;
459 u32 savePP_CONTROL;
585fb111 460 u32 savePP_DIVISOR;
ba8bbcf6
JB
461 u32 savePFIT_CONTROL;
462 u32 save_palette_a[256];
463 u32 save_palette_b[256];
06027f91 464 u32 saveDPFC_CB_BASE;
ba8bbcf6
JB
465 u32 saveFBC_CFB_BASE;
466 u32 saveFBC_LL_BASE;
467 u32 saveFBC_CONTROL;
468 u32 saveFBC_CONTROL2;
0da3ea12
JB
469 u32 saveIER;
470 u32 saveIIR;
471 u32 saveIMR;
42048781
ZW
472 u32 saveDEIER;
473 u32 saveDEIMR;
474 u32 saveGTIER;
475 u32 saveGTIMR;
476 u32 saveFDI_RXA_IMR;
477 u32 saveFDI_RXB_IMR;
1f84e550 478 u32 saveCACHE_MODE_0;
1f84e550 479 u32 saveMI_ARB_STATE;
ba8bbcf6
JB
480 u32 saveSWF0[16];
481 u32 saveSWF1[16];
482 u32 saveSWF2[3];
483 u8 saveMSR;
484 u8 saveSR[8];
123f794f 485 u8 saveGR[25];
ba8bbcf6 486 u8 saveAR_INDEX;
a59e122a 487 u8 saveAR[21];
ba8bbcf6 488 u8 saveDACMASK;
a59e122a 489 u8 saveCR[37];
79f11c19 490 uint64_t saveFENCE[16];
1fd1c624
EA
491 u32 saveCURACNTR;
492 u32 saveCURAPOS;
493 u32 saveCURABASE;
494 u32 saveCURBCNTR;
495 u32 saveCURBPOS;
496 u32 saveCURBBASE;
497 u32 saveCURSIZE;
a4fc5ed6
KP
498 u32 saveDP_B;
499 u32 saveDP_C;
500 u32 saveDP_D;
501 u32 savePIPEA_GMCH_DATA_M;
502 u32 savePIPEB_GMCH_DATA_M;
503 u32 savePIPEA_GMCH_DATA_N;
504 u32 savePIPEB_GMCH_DATA_N;
505 u32 savePIPEA_DP_LINK_M;
506 u32 savePIPEB_DP_LINK_M;
507 u32 savePIPEA_DP_LINK_N;
508 u32 savePIPEB_DP_LINK_N;
42048781
ZW
509 u32 saveFDI_RXA_CTL;
510 u32 saveFDI_TXA_CTL;
511 u32 saveFDI_RXB_CTL;
512 u32 saveFDI_TXB_CTL;
513 u32 savePFA_CTL_1;
514 u32 savePFB_CTL_1;
515 u32 savePFA_WIN_SZ;
516 u32 savePFB_WIN_SZ;
517 u32 savePFA_WIN_POS;
518 u32 savePFB_WIN_POS;
5586c8bc
ZW
519 u32 savePCH_DREF_CONTROL;
520 u32 saveDISP_ARB_CTL;
521 u32 savePIPEA_DATA_M1;
522 u32 savePIPEA_DATA_N1;
523 u32 savePIPEA_LINK_M1;
524 u32 savePIPEA_LINK_N1;
525 u32 savePIPEB_DATA_M1;
526 u32 savePIPEB_DATA_N1;
527 u32 savePIPEB_LINK_M1;
528 u32 savePIPEB_LINK_N1;
b5b72e89 529 u32 saveMCHBAR_RENDER_STANDBY;
673a394b
EA
530
531 struct {
19966754 532 /** Bridge to intel-gtt-ko */
c64f7ba5 533 const struct intel_gtt *gtt;
19966754 534 /** Memory allocator for GTT stolen memory */
fe669bf8 535 struct drm_mm stolen;
19966754 536 /** Memory allocator for GTT */
673a394b 537 struct drm_mm gtt_space;
93a37f20
DV
538 /** List of all objects in gtt_space. Used to restore gtt
539 * mappings on resume */
540 struct list_head gtt_list;
bee4a186
CW
541
542 /** Usable portion of the GTT for GEM */
543 unsigned long gtt_start;
a6e0aa42 544 unsigned long gtt_mappable_end;
bee4a186 545 unsigned long gtt_end;
673a394b 546
0839ccb8 547 struct io_mapping *gtt_mapping;
ab657db1 548 int gtt_mtrr;
0839ccb8 549
17250b71 550 struct shrinker inactive_shrinker;
31169714 551
69dc4987
CW
552 /**
553 * List of objects currently involved in rendering.
554 *
555 * Includes buffers having the contents of their GPU caches
556 * flushed, not necessarily primitives. last_rendering_seqno
557 * represents when the rendering involved will be completed.
558 *
559 * A reference is held on the buffer while on this list.
560 */
561 struct list_head active_list;
562
673a394b
EA
563 /**
564 * List of objects which are not in the ringbuffer but which
565 * still have a write_domain which needs to be flushed before
566 * unbinding.
567 *
ce44b0ea
EA
568 * last_rendering_seqno is 0 while an object is in this list.
569 *
673a394b
EA
570 * A reference is held on the buffer while on this list.
571 */
572 struct list_head flushing_list;
573
574 /**
575 * LRU list of objects which are not in the ringbuffer and
576 * are ready to unbind, but are still in the GTT.
577 *
ce44b0ea
EA
578 * last_rendering_seqno is 0 while an object is in this list.
579 *
673a394b
EA
580 * A reference is not held on the buffer while on this list,
581 * as merely being GTT-bound shouldn't prevent its being
582 * freed, and we'll pull it off the list in the free path.
583 */
584 struct list_head inactive_list;
585
f13d3f73
CW
586 /**
587 * LRU list of objects which are not in the ringbuffer but
588 * are still pinned in the GTT.
589 */
590 struct list_head pinned_list;
591
a09ba7fa
EA
592 /** LRU list of objects with fence regs on them. */
593 struct list_head fence_list;
594
be72615b
CW
595 /**
596 * List of objects currently pending being freed.
597 *
598 * These objects are no longer in use, but due to a signal
599 * we were prevented from freeing them at the appointed time.
600 */
601 struct list_head deferred_free_list;
602
673a394b
EA
603 /**
604 * We leave the user IRQ off as much as possible,
605 * but this means that requests will finish and never
606 * be retired once the system goes idle. Set a timer to
607 * fire periodically while the ring is running. When it
608 * fires, go retire requests.
609 */
610 struct delayed_work retire_work;
611
ce453d81
CW
612 /**
613 * Are we in a non-interruptible section of code like
614 * modesetting?
615 */
616 bool interruptible;
617
673a394b
EA
618 /**
619 * Flag if the X Server, and thus DRM, is not currently in
620 * control of the device.
621 *
622 * This is set between LeaveVT and EnterVT. It needs to be
623 * replaced with a semaphore. It also needs to be
624 * transitioned away from for kernel modesetting.
625 */
626 int suspended;
627
628 /**
629 * Flag if the hardware appears to be wedged.
630 *
631 * This is set when attempts to idle the device timeout.
632 * It prevents command submission from occuring and makes
633 * every pending request fail
634 */
ba1234d1 635 atomic_t wedged;
673a394b
EA
636
637 /** Bit 6 swizzling required for X tiling */
638 uint32_t bit_6_swizzle_x;
639 /** Bit 6 swizzling required for Y tiling */
640 uint32_t bit_6_swizzle_y;
71acb5eb
DA
641
642 /* storage for physical objects */
643 struct drm_i915_gem_phys_object *phys_objs[I915_MAX_PHYS_OBJECT];
9220434a 644
73aa808f 645 /* accounting, useful for userland debugging */
73aa808f 646 size_t gtt_total;
6299f992
CW
647 size_t mappable_gtt_total;
648 size_t object_memory;
73aa808f 649 u32 object_count;
673a394b 650 } mm;
9b9d172d 651 struct sdvo_device_mapping sdvo_mappings[2];
a3e17eb8
ZY
652 /* indicate whether the LVDS_BORDER should be enabled or not */
653 unsigned int lvds_border_bits;
1d8e1c75
CW
654 /* Panel fitter placement and size for Ironlake+ */
655 u32 pch_pf_pos, pch_pf_size;
5d613501 656 int panel_t3, panel_t12;
652c393a 657
6b95a207
KH
658 struct drm_crtc *plane_to_crtc_mapping[2];
659 struct drm_crtc *pipe_to_crtc_mapping[2];
660 wait_queue_head_t pending_flip_queue;
1afe3e9d 661 bool flip_pending_is_done;
6b95a207 662
652c393a
JB
663 /* Reclocking support */
664 bool render_reclock_avail;
665 bool lvds_downclock_avail;
18f9ed12
ZY
666 /* indicates the reduced downclock for LVDS*/
667 int lvds_downclock;
652c393a
JB
668 struct work_struct idle_work;
669 struct timer_list idle_timer;
670 bool busy;
671 u16 orig_clock;
6363ee6f
ZY
672 int child_dev_num;
673 struct child_device_config *child_dev;
a2565377 674 struct drm_connector *int_lvds_connector;
f97108d1 675
c4804411 676 bool mchbar_need_disable;
f97108d1
JB
677
678 u8 cur_delay;
679 u8 min_delay;
680 u8 max_delay;
7648fa99
JB
681 u8 fmax;
682 u8 fstart;
683
05394f39
CW
684 u64 last_count1;
685 unsigned long last_time1;
686 u64 last_count2;
687 struct timespec last_time2;
688 unsigned long gfx_power;
689 int c_m;
690 int r_t;
691 u8 corr;
7648fa99 692 spinlock_t *mchdev_lock;
b5e50c3f
JB
693
694 enum no_fbc_reason no_fbc_reason;
38651674 695
20bf377e
JB
696 struct drm_mm_node *compressed_fb;
697 struct drm_mm_node *compressed_llb;
34dc4d44 698
ae681d96
CW
699 unsigned long last_gpu_reset;
700
8be48d92
DA
701 /* list of fbdev register on this device */
702 struct intel_fbdev *fbdev;
e953fd7b
CW
703
704 struct drm_property *broadcast_rgb_property;
1da177e4
LT
705} drm_i915_private_t;
706
673a394b 707struct drm_i915_gem_object {
c397b908 708 struct drm_gem_object base;
673a394b
EA
709
710 /** Current space allocated to this object in the GTT, if any. */
711 struct drm_mm_node *gtt_space;
93a37f20 712 struct list_head gtt_list;
673a394b
EA
713
714 /** This object's place on the active/flushing/inactive lists */
69dc4987
CW
715 struct list_head ring_list;
716 struct list_head mm_list;
99fcb766
DV
717 /** This object's place on GPU write list */
718 struct list_head gpu_write_list;
432e58ed
CW
719 /** This object's place in the batchbuffer or on the eviction list */
720 struct list_head exec_list;
673a394b
EA
721
722 /**
723 * This is set if the object is on the active or flushing lists
724 * (has pending rendering), and is not set if it's on inactive (ready
725 * to be unbound).
726 */
778c3544 727 unsigned int active : 1;
673a394b
EA
728
729 /**
730 * This is set if the object has been written to since last bound
731 * to the GTT
732 */
778c3544
DV
733 unsigned int dirty : 1;
734
87ca9c8a
CW
735 /**
736 * This is set if the object has been written to since the last
737 * GPU flush.
738 */
739 unsigned int pending_gpu_write : 1;
740
778c3544
DV
741 /**
742 * Fence register bits (if any) for this object. Will be set
743 * as needed when mapped into the GTT.
744 * Protected by dev->struct_mutex.
745 *
746 * Size: 4 bits for 16 fences + sign (for FENCE_REG_NONE)
747 */
11824e8c 748 signed int fence_reg : 5;
778c3544 749
778c3544
DV
750 /**
751 * Advice: are the backing pages purgeable?
752 */
753 unsigned int madv : 2;
754
778c3544
DV
755 /**
756 * Current tiling mode for the object.
757 */
758 unsigned int tiling_mode : 2;
d9e86c0e 759 unsigned int tiling_changed : 1;
778c3544
DV
760
761 /** How many users have pinned this object in GTT space. The following
762 * users can each hold at most one reference: pwrite/pread, pin_ioctl
763 * (via user_pin_count), execbuffer (objects are not allowed multiple
764 * times for the same batchbuffer), and the framebuffer code. When
765 * switching/pageflipping, the framebuffer code has at most two buffers
766 * pinned per crtc.
767 *
768 * In the worst case this is 1 + 1 + 1 + 2*2 = 7. That would fit into 3
769 * bits with absolutely no headroom. So use 4 bits. */
11824e8c 770 unsigned int pin_count : 4;
778c3544 771#define DRM_I915_GEM_OBJECT_MAX_PIN_COUNT 0xf
673a394b 772
75e9e915
DV
773 /**
774 * Is the object at the current location in the gtt mappable and
775 * fenceable? Used to avoid costly recalculations.
776 */
777 unsigned int map_and_fenceable : 1;
778
fb7d516a
DV
779 /**
780 * Whether the current gtt mapping needs to be mappable (and isn't just
781 * mappable by accident). Track pin and fault separate for a more
782 * accurate mappable working set.
783 */
784 unsigned int fault_mappable : 1;
785 unsigned int pin_mappable : 1;
786
caea7476
CW
787 /*
788 * Is the GPU currently using a fence to access this buffer,
789 */
790 unsigned int pending_fenced_gpu_access:1;
791 unsigned int fenced_gpu_access:1;
792
856fa198 793 struct page **pages;
673a394b 794
185cbcb3
DV
795 /**
796 * DMAR support
797 */
798 struct scatterlist *sg_list;
799 int num_sg;
800
67731b87
CW
801 /**
802 * Used for performing relocations during execbuffer insertion.
803 */
804 struct hlist_node exec_node;
805 unsigned long exec_handle;
6fe4f140 806 struct drm_i915_gem_exec_object2 *exec_entry;
67731b87 807
673a394b
EA
808 /**
809 * Current offset of the object in GTT space.
810 *
811 * This is the same as gtt_space->start
812 */
813 uint32_t gtt_offset;
e67b8ce1 814
673a394b
EA
815 /** Breadcrumb of last rendering to the buffer. */
816 uint32_t last_rendering_seqno;
caea7476
CW
817 struct intel_ring_buffer *ring;
818
819 /** Breadcrumb of last fenced GPU access to the buffer. */
820 uint32_t last_fenced_seqno;
821 struct intel_ring_buffer *last_fenced_ring;
673a394b 822
778c3544 823 /** Current tiling stride for the object, if it's tiled. */
de151cf6 824 uint32_t stride;
673a394b 825
280b713b 826 /** Record of address bit 17 of each page at last unbind. */
d312ec25 827 unsigned long *bit_17;
280b713b 828
ba1eb1d8
KP
829 /** AGP mapping type (AGP_USER_MEMORY or AGP_USER_CACHED_MEMORY */
830 uint32_t agp_type;
831
673a394b 832 /**
e47c68e9
EA
833 * If present, while GEM_DOMAIN_CPU is in the read domain this array
834 * flags which individual pages are valid.
673a394b
EA
835 */
836 uint8_t *page_cpu_valid;
79e53945
JB
837
838 /** User space pin count and filp owning the pin */
839 uint32_t user_pin_count;
840 struct drm_file *pin_filp;
71acb5eb
DA
841
842 /** for phy allocated objects */
843 struct drm_i915_gem_phys_object *phys_obj;
b70d11da 844
6b95a207
KH
845 /**
846 * Number of crtcs where this object is currently the fb, but
847 * will be page flipped away on the next vblank. When it
848 * reaches 0, dev_priv->pending_flip_queue will be woken up.
849 */
850 atomic_t pending_flip;
673a394b
EA
851};
852
62b8b215 853#define to_intel_bo(x) container_of(x, struct drm_i915_gem_object, base)
23010e43 854
673a394b
EA
855/**
856 * Request queue structure.
857 *
858 * The request queue allows us to note sequence numbers that have been emitted
859 * and may be associated with active buffers to be retired.
860 *
861 * By keeping this list, we can avoid having to do questionable
862 * sequence-number comparisons on buffer last_rendering_seqnos, and associate
863 * an emission time with seqnos for tracking how far ahead of the GPU we are.
864 */
865struct drm_i915_gem_request {
852835f3
ZN
866 /** On Which ring this request was generated */
867 struct intel_ring_buffer *ring;
868
673a394b
EA
869 /** GEM sequence number associated with this request. */
870 uint32_t seqno;
871
872 /** Time at which this request was emitted, in jiffies. */
873 unsigned long emitted_jiffies;
874
b962442e 875 /** global list entry for this request */
673a394b 876 struct list_head list;
b962442e 877
f787a5f5 878 struct drm_i915_file_private *file_priv;
b962442e
EA
879 /** file_priv list entry for this request */
880 struct list_head client_list;
673a394b
EA
881};
882
883struct drm_i915_file_private {
884 struct {
1c25595f 885 struct spinlock lock;
b962442e 886 struct list_head request_list;
673a394b
EA
887 } mm;
888};
889
79e53945
JB
890enum intel_chip_family {
891 CHIP_I8XX = 0x01,
892 CHIP_I9XX = 0x02,
893 CHIP_I915 = 0x04,
894 CHIP_I965 = 0x08,
895};
896
cae5852d
ZN
897#define INTEL_INFO(dev) (((struct drm_i915_private *) (dev)->dev_private)->info)
898
899#define IS_I830(dev) ((dev)->pci_device == 0x3577)
900#define IS_845G(dev) ((dev)->pci_device == 0x2562)
901#define IS_I85X(dev) (INTEL_INFO(dev)->is_i85x)
902#define IS_I865G(dev) ((dev)->pci_device == 0x2572)
903#define IS_I915G(dev) (INTEL_INFO(dev)->is_i915g)
904#define IS_I915GM(dev) ((dev)->pci_device == 0x2592)
905#define IS_I945G(dev) ((dev)->pci_device == 0x2772)
906#define IS_I945GM(dev) (INTEL_INFO(dev)->is_i945gm)
907#define IS_BROADWATER(dev) (INTEL_INFO(dev)->is_broadwater)
908#define IS_CRESTLINE(dev) (INTEL_INFO(dev)->is_crestline)
909#define IS_GM45(dev) ((dev)->pci_device == 0x2A42)
910#define IS_G4X(dev) (INTEL_INFO(dev)->is_g4x)
911#define IS_PINEVIEW_G(dev) ((dev)->pci_device == 0xa001)
912#define IS_PINEVIEW_M(dev) ((dev)->pci_device == 0xa011)
913#define IS_PINEVIEW(dev) (INTEL_INFO(dev)->is_pineview)
914#define IS_G33(dev) (INTEL_INFO(dev)->is_g33)
915#define IS_IRONLAKE_D(dev) ((dev)->pci_device == 0x0042)
916#define IS_IRONLAKE_M(dev) ((dev)->pci_device == 0x0046)
917#define IS_MOBILE(dev) (INTEL_INFO(dev)->is_mobile)
918
919#define IS_GEN2(dev) (INTEL_INFO(dev)->gen == 2)
920#define IS_GEN3(dev) (INTEL_INFO(dev)->gen == 3)
921#define IS_GEN4(dev) (INTEL_INFO(dev)->gen == 4)
922#define IS_GEN5(dev) (INTEL_INFO(dev)->gen == 5)
923#define IS_GEN6(dev) (INTEL_INFO(dev)->gen == 6)
924
925#define HAS_BSD(dev) (INTEL_INFO(dev)->has_bsd_ring)
926#define HAS_BLT(dev) (INTEL_INFO(dev)->has_blt_ring)
927#define I915_NEED_GFX_HWS(dev) (INTEL_INFO(dev)->need_gfx_hws)
928
05394f39 929#define HAS_OVERLAY(dev) (INTEL_INFO(dev)->has_overlay)
cae5852d
ZN
930#define OVERLAY_NEEDS_PHYSICAL(dev) (INTEL_INFO(dev)->overlay_needs_physical)
931
932/* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
933 * rows, which changed the alignment requirements and fence programming.
934 */
935#define HAS_128_BYTE_Y_TILING(dev) (!IS_GEN2(dev) && !(IS_I915G(dev) || \
936 IS_I915GM(dev)))
937#define SUPPORTS_DIGITAL_OUTPUTS(dev) (!IS_GEN2(dev) && !IS_PINEVIEW(dev))
938#define SUPPORTS_INTEGRATED_HDMI(dev) (IS_G4X(dev) || IS_GEN5(dev))
939#define SUPPORTS_INTEGRATED_DP(dev) (IS_G4X(dev) || IS_GEN5(dev))
940#define SUPPORTS_EDP(dev) (IS_IRONLAKE_M(dev))
941#define SUPPORTS_TV(dev) (INTEL_INFO(dev)->supports_tv)
942#define I915_HAS_HOTPLUG(dev) (INTEL_INFO(dev)->has_hotplug)
943/* dsparb controlled by hw only */
944#define DSPARB_HWCONTROL(dev) (IS_G4X(dev) || IS_IRONLAKE(dev))
945
946#define HAS_FW_BLC(dev) (INTEL_INFO(dev)->gen > 2)
947#define HAS_PIPE_CXSR(dev) (INTEL_INFO(dev)->has_pipe_cxsr)
948#define I915_HAS_FBC(dev) (INTEL_INFO(dev)->has_fbc)
cae5852d
ZN
949
950#define HAS_PCH_SPLIT(dev) (IS_GEN5(dev) || IS_GEN6(dev))
951#define HAS_PIPE_CONTROL(dev) (IS_GEN5(dev) || IS_GEN6(dev))
952
953#define INTEL_PCH_TYPE(dev) (((struct drm_i915_private *)(dev)->dev_private)->pch_type)
954#define HAS_PCH_CPT(dev) (INTEL_PCH_TYPE(dev) == PCH_CPT)
955#define HAS_PCH_IBX(dev) (INTEL_PCH_TYPE(dev) == PCH_IBX)
956
05394f39
CW
957#include "i915_trace.h"
958
c153f45f 959extern struct drm_ioctl_desc i915_ioctls[];
b3a83639 960extern int i915_max_ioctl;
79e53945 961extern unsigned int i915_fbpercrtc;
fca87409 962extern int i915_panel_ignore_lid;
652c393a 963extern unsigned int i915_powersave;
a1656b90 964extern unsigned int i915_semaphores;
33814341 965extern unsigned int i915_lvds_downclock;
a7615030 966extern unsigned int i915_panel_use_ssc;
5a1e5b6c 967extern int i915_vbt_sdvo_panel_type;
ac668088 968extern unsigned int i915_enable_rc6;
b3a83639 969
6a9ee8af
DA
970extern int i915_suspend(struct drm_device *dev, pm_message_t state);
971extern int i915_resume(struct drm_device *dev);
1341d655
BG
972extern void i915_save_display(struct drm_device *dev);
973extern void i915_restore_display(struct drm_device *dev);
7c1c2871
DA
974extern int i915_master_create(struct drm_device *dev, struct drm_master *master);
975extern void i915_master_destroy(struct drm_device *dev, struct drm_master *master);
976
1da177e4 977 /* i915_dma.c */
84b1fd10 978extern void i915_kernel_lost_context(struct drm_device * dev);
22eae947 979extern int i915_driver_load(struct drm_device *, unsigned long flags);
ba8bbcf6 980extern int i915_driver_unload(struct drm_device *);
673a394b 981extern int i915_driver_open(struct drm_device *dev, struct drm_file *file_priv);
84b1fd10 982extern void i915_driver_lastclose(struct drm_device * dev);
6c340eac
EA
983extern void i915_driver_preclose(struct drm_device *dev,
984 struct drm_file *file_priv);
673a394b
EA
985extern void i915_driver_postclose(struct drm_device *dev,
986 struct drm_file *file_priv);
84b1fd10 987extern int i915_driver_device_is_agp(struct drm_device * dev);
0d6aa60b
DA
988extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
989 unsigned long arg);
673a394b 990extern int i915_emit_box(struct drm_device *dev,
c4e7a414
CW
991 struct drm_clip_rect *box,
992 int DR1, int DR4);
f803aa55 993extern int i915_reset(struct drm_device *dev, u8 flags);
7648fa99
JB
994extern unsigned long i915_chipset_val(struct drm_i915_private *dev_priv);
995extern unsigned long i915_mch_val(struct drm_i915_private *dev_priv);
996extern unsigned long i915_gfx_val(struct drm_i915_private *dev_priv);
997extern void i915_update_gfx_val(struct drm_i915_private *dev_priv);
998
af6061af 999
1da177e4 1000/* i915_irq.c */
f65d9421 1001void i915_hangcheck_elapsed(unsigned long data);
527f9e90 1002void i915_handle_error(struct drm_device *dev, bool wedged);
c153f45f
EA
1003extern int i915_irq_emit(struct drm_device *dev, void *data,
1004 struct drm_file *file_priv);
1005extern int i915_irq_wait(struct drm_device *dev, void *data,
1006 struct drm_file *file_priv);
1da177e4
LT
1007
1008extern irqreturn_t i915_driver_irq_handler(DRM_IRQ_ARGS);
84b1fd10 1009extern void i915_driver_irq_preinstall(struct drm_device * dev);
0a3e67a4 1010extern int i915_driver_irq_postinstall(struct drm_device *dev);
84b1fd10 1011extern void i915_driver_irq_uninstall(struct drm_device * dev);
c153f45f
EA
1012extern int i915_vblank_pipe_set(struct drm_device *dev, void *data,
1013 struct drm_file *file_priv);
1014extern int i915_vblank_pipe_get(struct drm_device *dev, void *data,
1015 struct drm_file *file_priv);
0a3e67a4
JB
1016extern int i915_enable_vblank(struct drm_device *dev, int crtc);
1017extern void i915_disable_vblank(struct drm_device *dev, int crtc);
1018extern u32 i915_get_vblank_counter(struct drm_device *dev, int crtc);
9880b7a5 1019extern u32 gm45_get_vblank_counter(struct drm_device *dev, int crtc);
c153f45f
EA
1020extern int i915_vblank_swap(struct drm_device *dev, void *data,
1021 struct drm_file *file_priv);
1da177e4 1022
7c463586
KP
1023void
1024i915_enable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask);
1025
1026void
1027i915_disable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask);
1028
01c66889 1029void intel_enable_asle (struct drm_device *dev);
0af7e4df
MK
1030int i915_get_vblank_timestamp(struct drm_device *dev, int crtc,
1031 int *max_error,
1032 struct timeval *vblank_time,
1033 unsigned flags);
1034
1035int i915_get_crtc_scanoutpos(struct drm_device *dev, int pipe,
1036 int *vpos, int *hpos);
01c66889 1037
3bd3c932
CW
1038#ifdef CONFIG_DEBUG_FS
1039extern void i915_destroy_error_state(struct drm_device *dev);
1040#else
1041#define i915_destroy_error_state(x)
1042#endif
1043
7c463586 1044
1da177e4 1045/* i915_mem.c */
c153f45f
EA
1046extern int i915_mem_alloc(struct drm_device *dev, void *data,
1047 struct drm_file *file_priv);
1048extern int i915_mem_free(struct drm_device *dev, void *data,
1049 struct drm_file *file_priv);
1050extern int i915_mem_init_heap(struct drm_device *dev, void *data,
1051 struct drm_file *file_priv);
1052extern int i915_mem_destroy_heap(struct drm_device *dev, void *data,
1053 struct drm_file *file_priv);
1da177e4 1054extern void i915_mem_takedown(struct mem_block **heap);
84b1fd10 1055extern void i915_mem_release(struct drm_device * dev,
6c340eac 1056 struct drm_file *file_priv, struct mem_block *heap);
673a394b
EA
1057/* i915_gem.c */
1058int i915_gem_init_ioctl(struct drm_device *dev, void *data,
1059 struct drm_file *file_priv);
1060int i915_gem_create_ioctl(struct drm_device *dev, void *data,
1061 struct drm_file *file_priv);
1062int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
1063 struct drm_file *file_priv);
1064int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
1065 struct drm_file *file_priv);
1066int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
1067 struct drm_file *file_priv);
de151cf6
JB
1068int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
1069 struct drm_file *file_priv);
673a394b
EA
1070int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
1071 struct drm_file *file_priv);
1072int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
1073 struct drm_file *file_priv);
1074int i915_gem_execbuffer(struct drm_device *dev, void *data,
1075 struct drm_file *file_priv);
76446cac
JB
1076int i915_gem_execbuffer2(struct drm_device *dev, void *data,
1077 struct drm_file *file_priv);
673a394b
EA
1078int i915_gem_pin_ioctl(struct drm_device *dev, void *data,
1079 struct drm_file *file_priv);
1080int i915_gem_unpin_ioctl(struct drm_device *dev, void *data,
1081 struct drm_file *file_priv);
1082int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
1083 struct drm_file *file_priv);
1084int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
1085 struct drm_file *file_priv);
3ef94daa
CW
1086int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
1087 struct drm_file *file_priv);
673a394b
EA
1088int i915_gem_entervt_ioctl(struct drm_device *dev, void *data,
1089 struct drm_file *file_priv);
1090int i915_gem_leavevt_ioctl(struct drm_device *dev, void *data,
1091 struct drm_file *file_priv);
1092int i915_gem_set_tiling(struct drm_device *dev, void *data,
1093 struct drm_file *file_priv);
1094int i915_gem_get_tiling(struct drm_device *dev, void *data,
1095 struct drm_file *file_priv);
5a125c3c
EA
1096int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
1097 struct drm_file *file_priv);
673a394b 1098void i915_gem_load(struct drm_device *dev);
673a394b 1099int i915_gem_init_object(struct drm_gem_object *obj);
db53a302 1100int __must_check i915_gem_flush_ring(struct intel_ring_buffer *ring,
88241785
CW
1101 uint32_t invalidate_domains,
1102 uint32_t flush_domains);
05394f39
CW
1103struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
1104 size_t size);
673a394b 1105void i915_gem_free_object(struct drm_gem_object *obj);
2021746e
CW
1106int __must_check i915_gem_object_pin(struct drm_i915_gem_object *obj,
1107 uint32_t alignment,
1108 bool map_and_fenceable);
05394f39 1109void i915_gem_object_unpin(struct drm_i915_gem_object *obj);
2021746e 1110int __must_check i915_gem_object_unbind(struct drm_i915_gem_object *obj);
05394f39 1111void i915_gem_release_mmap(struct drm_i915_gem_object *obj);
673a394b 1112void i915_gem_lastclose(struct drm_device *dev);
f787a5f5 1113
54cf91dc 1114int __must_check i915_mutex_lock_interruptible(struct drm_device *dev);
ce453d81 1115int __must_check i915_gem_object_wait_rendering(struct drm_i915_gem_object *obj);
54cf91dc 1116void i915_gem_object_move_to_active(struct drm_i915_gem_object *obj,
1ec14ad3
CW
1117 struct intel_ring_buffer *ring,
1118 u32 seqno);
54cf91dc 1119
ff72145b
DA
1120int i915_gem_dumb_create(struct drm_file *file_priv,
1121 struct drm_device *dev,
1122 struct drm_mode_create_dumb *args);
1123int i915_gem_mmap_gtt(struct drm_file *file_priv, struct drm_device *dev,
1124 uint32_t handle, uint64_t *offset);
1125int i915_gem_dumb_destroy(struct drm_file *file_priv, struct drm_device *dev,
1126 uint32_t handle);
f787a5f5
CW
1127/**
1128 * Returns true if seq1 is later than seq2.
1129 */
1130static inline bool
1131i915_seqno_passed(uint32_t seq1, uint32_t seq2)
1132{
1133 return (int32_t)(seq1 - seq2) >= 0;
1134}
1135
54cf91dc 1136static inline u32
db53a302 1137i915_gem_next_request_seqno(struct intel_ring_buffer *ring)
54cf91dc 1138{
db53a302 1139 drm_i915_private_t *dev_priv = ring->dev->dev_private;
54cf91dc
CW
1140 return ring->outstanding_lazy_request = dev_priv->next_seqno;
1141}
1142
d9e86c0e 1143int __must_check i915_gem_object_get_fence(struct drm_i915_gem_object *obj,
ce453d81 1144 struct intel_ring_buffer *pipelined);
d9e86c0e 1145int __must_check i915_gem_object_put_fence(struct drm_i915_gem_object *obj);
2021746e 1146
b09a1fec 1147void i915_gem_retire_requests(struct drm_device *dev);
069efc1d 1148void i915_gem_reset(struct drm_device *dev);
05394f39 1149void i915_gem_clflush_object(struct drm_i915_gem_object *obj);
2021746e
CW
1150int __must_check i915_gem_object_set_domain(struct drm_i915_gem_object *obj,
1151 uint32_t read_domains,
1152 uint32_t write_domain);
ce453d81 1153int __must_check i915_gem_object_flush_gpu(struct drm_i915_gem_object *obj);
2021746e 1154int __must_check i915_gem_init_ringbuffer(struct drm_device *dev);
79e53945 1155void i915_gem_cleanup_ringbuffer(struct drm_device *dev);
2021746e
CW
1156void i915_gem_do_init(struct drm_device *dev,
1157 unsigned long start,
1158 unsigned long mappable_end,
1159 unsigned long end);
1160int __must_check i915_gpu_idle(struct drm_device *dev);
1161int __must_check i915_gem_idle(struct drm_device *dev);
db53a302
CW
1162int __must_check i915_add_request(struct intel_ring_buffer *ring,
1163 struct drm_file *file,
1164 struct drm_i915_gem_request *request);
1165int __must_check i915_wait_request(struct intel_ring_buffer *ring,
ce453d81 1166 uint32_t seqno);
de151cf6 1167int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
2021746e
CW
1168int __must_check
1169i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj,
1170 bool write);
1171int __must_check
1172i915_gem_object_set_to_display_plane(struct drm_i915_gem_object *obj,
1173 struct intel_ring_buffer *pipelined);
71acb5eb 1174int i915_gem_attach_phys_object(struct drm_device *dev,
05394f39 1175 struct drm_i915_gem_object *obj,
6eeefaf3
CW
1176 int id,
1177 int align);
71acb5eb 1178void i915_gem_detach_phys_object(struct drm_device *dev,
05394f39 1179 struct drm_i915_gem_object *obj);
71acb5eb 1180void i915_gem_free_all_phys_object(struct drm_device *dev);
05394f39 1181void i915_gem_release(struct drm_device *dev, struct drm_file *file);
673a394b 1182
467cffba
CW
1183uint32_t
1184i915_gem_get_unfenced_gtt_alignment(struct drm_i915_gem_object *obj);
1185
76aaf220
DV
1186/* i915_gem_gtt.c */
1187void i915_gem_restore_gtt_mappings(struct drm_device *dev);
2021746e 1188int __must_check i915_gem_gtt_bind_object(struct drm_i915_gem_object *obj);
05394f39 1189void i915_gem_gtt_unbind_object(struct drm_i915_gem_object *obj);
76aaf220 1190
b47eb4a2 1191/* i915_gem_evict.c */
2021746e
CW
1192int __must_check i915_gem_evict_something(struct drm_device *dev, int min_size,
1193 unsigned alignment, bool mappable);
1194int __must_check i915_gem_evict_everything(struct drm_device *dev,
1195 bool purgeable_only);
1196int __must_check i915_gem_evict_inactive(struct drm_device *dev,
1197 bool purgeable_only);
b47eb4a2 1198
673a394b
EA
1199/* i915_gem_tiling.c */
1200void i915_gem_detect_bit_6_swizzle(struct drm_device *dev);
05394f39
CW
1201void i915_gem_object_do_bit_17_swizzle(struct drm_i915_gem_object *obj);
1202void i915_gem_object_save_bit_17_swizzle(struct drm_i915_gem_object *obj);
673a394b
EA
1203
1204/* i915_gem_debug.c */
05394f39 1205void i915_gem_dump_object(struct drm_i915_gem_object *obj, int len,
673a394b 1206 const char *where, uint32_t mark);
23bc5982
CW
1207#if WATCH_LISTS
1208int i915_verify_lists(struct drm_device *dev);
673a394b 1209#else
23bc5982 1210#define i915_verify_lists(dev) 0
673a394b 1211#endif
05394f39
CW
1212void i915_gem_object_check_coherency(struct drm_i915_gem_object *obj,
1213 int handle);
1214void i915_gem_dump_object(struct drm_i915_gem_object *obj, int len,
673a394b 1215 const char *where, uint32_t mark);
1da177e4 1216
2017263e 1217/* i915_debugfs.c */
27c202ad
BG
1218int i915_debugfs_init(struct drm_minor *minor);
1219void i915_debugfs_cleanup(struct drm_minor *minor);
2017263e 1220
317c35d1
JB
1221/* i915_suspend.c */
1222extern int i915_save_state(struct drm_device *dev);
1223extern int i915_restore_state(struct drm_device *dev);
0a3e67a4
JB
1224
1225/* i915_suspend.c */
1226extern int i915_save_state(struct drm_device *dev);
1227extern int i915_restore_state(struct drm_device *dev);
317c35d1 1228
f899fc64
CW
1229/* intel_i2c.c */
1230extern int intel_setup_gmbus(struct drm_device *dev);
1231extern void intel_teardown_gmbus(struct drm_device *dev);
e957d772
CW
1232extern void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed);
1233extern void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit);
b8232e90
CW
1234extern inline bool intel_gmbus_is_forced_bit(struct i2c_adapter *adapter)
1235{
1236 return container_of(adapter, struct intel_gmbus, adapter)->force_bit;
1237}
f899fc64
CW
1238extern void intel_i2c_reset(struct drm_device *dev);
1239
3b617967 1240/* intel_opregion.c */
44834a67
CW
1241extern int intel_opregion_setup(struct drm_device *dev);
1242#ifdef CONFIG_ACPI
1243extern void intel_opregion_init(struct drm_device *dev);
1244extern void intel_opregion_fini(struct drm_device *dev);
3b617967
CW
1245extern void intel_opregion_asle_intr(struct drm_device *dev);
1246extern void intel_opregion_gse_intr(struct drm_device *dev);
1247extern void intel_opregion_enable_asle(struct drm_device *dev);
65e082c9 1248#else
44834a67
CW
1249static inline void intel_opregion_init(struct drm_device *dev) { return; }
1250static inline void intel_opregion_fini(struct drm_device *dev) { return; }
3b617967
CW
1251static inline void intel_opregion_asle_intr(struct drm_device *dev) { return; }
1252static inline void intel_opregion_gse_intr(struct drm_device *dev) { return; }
1253static inline void intel_opregion_enable_asle(struct drm_device *dev) { return; }
65e082c9 1254#endif
8ee1c3db 1255
723bfd70
JB
1256/* intel_acpi.c */
1257#ifdef CONFIG_ACPI
1258extern void intel_register_dsm_handler(void);
1259extern void intel_unregister_dsm_handler(void);
1260#else
1261static inline void intel_register_dsm_handler(void) { return; }
1262static inline void intel_unregister_dsm_handler(void) { return; }
1263#endif /* CONFIG_ACPI */
1264
79e53945
JB
1265/* modesetting */
1266extern void intel_modeset_init(struct drm_device *dev);
1267extern void intel_modeset_cleanup(struct drm_device *dev);
28d52043 1268extern int intel_modeset_vga_set_state(struct drm_device *dev, bool state);
80824003 1269extern void i8xx_disable_fbc(struct drm_device *dev);
74dff282 1270extern void g4x_disable_fbc(struct drm_device *dev);
b52eb4dc 1271extern void ironlake_disable_fbc(struct drm_device *dev);
ee5382ae
AJ
1272extern void intel_disable_fbc(struct drm_device *dev);
1273extern void intel_enable_fbc(struct drm_crtc *crtc, unsigned long interval);
1274extern bool intel_fbc_enabled(struct drm_device *dev);
7648fa99 1275extern bool ironlake_set_drps(struct drm_device *dev, u8 val);
d5bb081b 1276extern void ironlake_enable_rc6(struct drm_device *dev);
3b8d8d91 1277extern void gen6_set_rps(struct drm_device *dev, u8 val);
3bad0781 1278extern void intel_detect_pch (struct drm_device *dev);
e3421a18 1279extern int intel_trans_dp_port_sel (struct drm_crtc *crtc);
3bad0781 1280
6ef3d427 1281/* overlay */
3bd3c932 1282#ifdef CONFIG_DEBUG_FS
6ef3d427
CW
1283extern struct intel_overlay_error_state *intel_overlay_capture_error_state(struct drm_device *dev);
1284extern void intel_overlay_print_error_state(struct seq_file *m, struct intel_overlay_error_state *error);
c4a1d9e4
CW
1285
1286extern struct intel_display_error_state *intel_display_capture_error_state(struct drm_device *dev);
1287extern void intel_display_print_error_state(struct seq_file *m,
1288 struct drm_device *dev,
1289 struct intel_display_error_state *error);
3bd3c932 1290#endif
6ef3d427 1291
1ec14ad3
CW
1292#define LP_RING(d) (&((struct drm_i915_private *)(d))->ring[RCS])
1293
1294#define BEGIN_LP_RING(n) \
1295 intel_ring_begin(LP_RING(dev_priv), (n))
1296
1297#define OUT_RING(x) \
1298 intel_ring_emit(LP_RING(dev_priv), x)
1299
1300#define ADVANCE_LP_RING() \
1301 intel_ring_advance(LP_RING(dev_priv))
1302
546b0974
EA
1303/**
1304 * Lock test for when it's just for synchronization of ring access.
1305 *
1306 * In that case, we don't need to do it when GEM is initialized as nobody else
1307 * has access to the ring.
1308 */
05394f39 1309#define RING_LOCK_TEST_WITH_RETURN(dev, file) do { \
1ec14ad3 1310 if (LP_RING(dev->dev_private)->obj == NULL) \
05394f39 1311 LOCK_TEST_WITH_RETURN(dev, file); \
546b0974
EA
1312} while (0)
1313
cae5852d 1314
5f75377d
KP
1315#define __i915_read(x, y) \
1316static inline u##x i915_read##x(struct drm_i915_private *dev_priv, u32 reg) { \
1317 u##x val = read##y(dev_priv->regs + reg); \
db53a302 1318 trace_i915_reg_rw(false, reg, val, sizeof(val)); \
5f75377d
KP
1319 return val; \
1320}
1321__i915_read(8, b)
1322__i915_read(16, w)
1323__i915_read(32, l)
1324__i915_read(64, q)
1325#undef __i915_read
1326
1327#define __i915_write(x, y) \
1328static inline void i915_write##x(struct drm_i915_private *dev_priv, u32 reg, u##x val) { \
db53a302 1329 trace_i915_reg_rw(true, reg, val, sizeof(val)); \
5f75377d
KP
1330 write##y(val, dev_priv->regs + reg); \
1331}
1332__i915_write(8, b)
1333__i915_write(16, w)
1334__i915_write(32, l)
1335__i915_write(64, q)
1336#undef __i915_write
1337
1338#define I915_READ8(reg) i915_read8(dev_priv, (reg))
1339#define I915_WRITE8(reg, val) i915_write8(dev_priv, (reg), (val))
1340
1341#define I915_READ16(reg) i915_read16(dev_priv, (reg))
1342#define I915_WRITE16(reg, val) i915_write16(dev_priv, (reg), (val))
1343#define I915_READ16_NOTRACE(reg) readw(dev_priv->regs + (reg))
1344#define I915_WRITE16_NOTRACE(reg, val) writew(val, dev_priv->regs + (reg))
1345
1346#define I915_READ(reg) i915_read32(dev_priv, (reg))
1347#define I915_WRITE(reg, val) i915_write32(dev_priv, (reg), (val))
cae5852d
ZN
1348#define I915_READ_NOTRACE(reg) readl(dev_priv->regs + (reg))
1349#define I915_WRITE_NOTRACE(reg, val) writel(val, dev_priv->regs + (reg))
5f75377d
KP
1350
1351#define I915_WRITE64(reg, val) i915_write64(dev_priv, (reg), (val))
1352#define I915_READ64(reg) i915_read64(dev_priv, (reg))
cae5852d
ZN
1353
1354#define POSTING_READ(reg) (void)I915_READ_NOTRACE(reg)
1355#define POSTING_READ16(reg) (void)I915_READ16_NOTRACE(reg)
1356
ba4f01a3 1357
cae5852d
ZN
1358/* On SNB platform, before reading ring registers forcewake bit
1359 * must be set to prevent GT core from power down and stale values being
1360 * returned.
1361 */
91355834
CW
1362void __gen6_gt_force_wake_get(struct drm_i915_private *dev_priv);
1363void __gen6_gt_force_wake_put(struct drm_i915_private *dev_priv);
1364void __gen6_gt_wait_for_fifo(struct drm_i915_private *dev_priv);
1365
1366static inline u32 i915_gt_read(struct drm_i915_private *dev_priv, u32 reg)
cae5852d 1367{
eb43f4af
CW
1368 u32 val;
1369
1370 if (dev_priv->info->gen >= 6) {
91355834 1371 __gen6_gt_force_wake_get(dev_priv);
eb43f4af 1372 val = I915_READ(reg);
91355834 1373 __gen6_gt_force_wake_put(dev_priv);
eb43f4af
CW
1374 } else
1375 val = I915_READ(reg);
1376
1377 return val;
cae5852d
ZN
1378}
1379
91355834
CW
1380static inline void i915_gt_write(struct drm_i915_private *dev_priv,
1381 u32 reg, u32 val)
ba4f01a3 1382{
91355834
CW
1383 if (dev_priv->info->gen >= 6)
1384 __gen6_gt_wait_for_fifo(dev_priv);
1385 I915_WRITE(reg, val);
ba4f01a3 1386}
1da177e4 1387#endif