]> git.proxmox.com Git - mirror_ubuntu-bionic-kernel.git/blame - drivers/gpu/drm/i915/i915_drv.h
drm/i915: outstanding_lazy_request is a u32
[mirror_ubuntu-bionic-kernel.git] / drivers / gpu / drm / i915 / i915_drv.h
CommitLineData
1da177e4
LT
1/* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
2 */
0d6aa60b 3/*
bc54fd1a 4 *
1da177e4
LT
5 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
bc54fd1a
DA
7 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
0d6aa60b 28 */
1da177e4
LT
29
30#ifndef _I915_DRV_H_
31#define _I915_DRV_H_
32
585fb111 33#include "i915_reg.h"
79e53945 34#include "intel_bios.h"
8187a2b7 35#include "intel_ringbuffer.h"
0839ccb8 36#include <linux/io-mapping.h>
f899fc64 37#include <linux/i2c.h>
0ade6386 38#include <drm/intel-gtt.h>
aaa6fd2a 39#include <linux/backlight.h>
585fb111 40
1da177e4
LT
41/* General customization:
42 */
43
44#define DRIVER_AUTHOR "Tungsten Graphics, Inc."
45
46#define DRIVER_NAME "i915"
47#define DRIVER_DESC "Intel Graphics"
673a394b 48#define DRIVER_DATE "20080730"
1da177e4 49
317c35d1
JB
50enum pipe {
51 PIPE_A = 0,
52 PIPE_B,
9db4a9c7
JB
53 PIPE_C,
54 I915_MAX_PIPES
317c35d1 55};
9db4a9c7 56#define pipe_name(p) ((p) + 'A')
317c35d1 57
80824003
JB
58enum plane {
59 PLANE_A = 0,
60 PLANE_B,
9db4a9c7 61 PLANE_C,
80824003 62};
9db4a9c7 63#define plane_name(p) ((p) + 'A')
52440211 64
62fdfeaf
EA
65#define I915_GEM_GPU_DOMAINS (~(I915_GEM_DOMAIN_CPU | I915_GEM_DOMAIN_GTT))
66
9db4a9c7
JB
67#define for_each_pipe(p) for ((p) = 0; (p) < dev_priv->num_pipe; (p)++)
68
1da177e4
LT
69/* Interface history:
70 *
71 * 1.1: Original.
0d6aa60b
DA
72 * 1.2: Add Power Management
73 * 1.3: Add vblank support
de227f5f 74 * 1.4: Fix cmdbuffer path, add heap destroy
702880f2 75 * 1.5: Add vblank pipe configuration
2228ed67
MD
76 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
77 * - Support vertical blank on secondary display pipe
1da177e4
LT
78 */
79#define DRIVER_MAJOR 1
2228ed67 80#define DRIVER_MINOR 6
1da177e4
LT
81#define DRIVER_PATCHLEVEL 0
82
673a394b 83#define WATCH_COHERENCY 0
23bc5982 84#define WATCH_LISTS 0
673a394b 85
71acb5eb
DA
86#define I915_GEM_PHYS_CURSOR_0 1
87#define I915_GEM_PHYS_CURSOR_1 2
88#define I915_GEM_PHYS_OVERLAY_REGS 3
89#define I915_MAX_PHYS_OBJECT (I915_GEM_PHYS_OVERLAY_REGS)
90
91struct drm_i915_gem_phys_object {
92 int id;
93 struct page **page_list;
94 drm_dma_handle_t *handle;
05394f39 95 struct drm_i915_gem_object *cur_obj;
71acb5eb
DA
96};
97
1da177e4
LT
98struct mem_block {
99 struct mem_block *next;
100 struct mem_block *prev;
101 int start;
102 int size;
6c340eac 103 struct drm_file *file_priv; /* NULL: free, -1: heap, other: real files */
1da177e4
LT
104};
105
0a3e67a4
JB
106struct opregion_header;
107struct opregion_acpi;
108struct opregion_swsci;
109struct opregion_asle;
8d715f00 110struct drm_i915_private;
0a3e67a4 111
8ee1c3db
MG
112struct intel_opregion {
113 struct opregion_header *header;
114 struct opregion_acpi *acpi;
115 struct opregion_swsci *swsci;
116 struct opregion_asle *asle;
44834a67 117 void *vbt;
01fe9dbd 118 u32 __iomem *lid_state;
8ee1c3db 119};
44834a67 120#define OPREGION_SIZE (8*1024)
8ee1c3db 121
6ef3d427
CW
122struct intel_overlay;
123struct intel_overlay_error_state;
124
7c1c2871
DA
125struct drm_i915_master_private {
126 drm_local_map_t *sarea;
127 struct _drm_i915_sarea *sarea_priv;
128};
de151cf6 129#define I915_FENCE_REG_NONE -1
4b9de737
DV
130#define I915_MAX_NUM_FENCES 16
131/* 16 fences + sign bit for FENCE_REG_NONE */
132#define I915_MAX_NUM_FENCE_BITS 5
de151cf6
JB
133
134struct drm_i915_fence_reg {
007cc8ac 135 struct list_head lru_list;
caea7476 136 struct drm_i915_gem_object *obj;
d9e86c0e 137 uint32_t setup_seqno;
1690e1eb 138 int pin_count;
de151cf6 139};
7c1c2871 140
9b9d172d 141struct sdvo_device_mapping {
e957d772 142 u8 initialized;
9b9d172d 143 u8 dvo_port;
144 u8 slave_addr;
145 u8 dvo_wiring;
e957d772 146 u8 i2c_pin;
b1083333 147 u8 ddc_pin;
9b9d172d 148};
149
c4a1d9e4
CW
150struct intel_display_error_state;
151
63eeaf38
JB
152struct drm_i915_error_state {
153 u32 eir;
154 u32 pgtbl_er;
9db4a9c7 155 u32 pipestat[I915_MAX_PIPES];
c1cd90ed
DV
156 u32 tail[I915_NUM_RINGS];
157 u32 head[I915_NUM_RINGS];
d27b1e0e
DV
158 u32 ipeir[I915_NUM_RINGS];
159 u32 ipehr[I915_NUM_RINGS];
160 u32 instdone[I915_NUM_RINGS];
161 u32 acthd[I915_NUM_RINGS];
7e3b8737
DV
162 u32 semaphore_mboxes[I915_NUM_RINGS][I915_NUM_RINGS - 1];
163 /* our own tracking of ring head and tail */
164 u32 cpu_ring_head[I915_NUM_RINGS];
165 u32 cpu_ring_tail[I915_NUM_RINGS];
1d8f38f4 166 u32 error; /* gen6+ */
c1cd90ed
DV
167 u32 instpm[I915_NUM_RINGS];
168 u32 instps[I915_NUM_RINGS];
63eeaf38 169 u32 instdone1;
d27b1e0e 170 u32 seqno[I915_NUM_RINGS];
9df30794 171 u64 bbaddr;
33f3f518
DV
172 u32 fault_reg[I915_NUM_RINGS];
173 u32 done_reg;
c1cd90ed 174 u32 faddr[I915_NUM_RINGS];
4b9de737 175 u64 fence[I915_MAX_NUM_FENCES];
63eeaf38 176 struct timeval time;
9df30794
CW
177 struct drm_i915_error_object {
178 int page_count;
179 u32 gtt_offset;
180 u32 *pages[0];
e2f973d5 181 } *ringbuffer[I915_NUM_RINGS], *batchbuffer[I915_NUM_RINGS];
9df30794 182 struct drm_i915_error_buffer {
a779e5ab 183 u32 size;
9df30794
CW
184 u32 name;
185 u32 seqno;
186 u32 gtt_offset;
187 u32 read_domains;
188 u32 write_domain;
4b9de737 189 s32 fence_reg:I915_MAX_NUM_FENCE_BITS;
9df30794
CW
190 s32 pinned:2;
191 u32 tiling:2;
192 u32 dirty:1;
193 u32 purgeable:1;
e5c65260 194 u32 ring:4;
93dfb40c 195 u32 cache_level:2;
c724e8a9
CW
196 } *active_bo, *pinned_bo;
197 u32 active_bo_count, pinned_bo_count;
6ef3d427 198 struct intel_overlay_error_state *overlay;
c4a1d9e4 199 struct intel_display_error_state *display;
63eeaf38
JB
200};
201
e70236a8
JB
202struct drm_i915_display_funcs {
203 void (*dpms)(struct drm_crtc *crtc, int mode);
ee5382ae 204 bool (*fbc_enabled)(struct drm_device *dev);
e70236a8
JB
205 void (*enable_fbc)(struct drm_crtc *crtc, unsigned long interval);
206 void (*disable_fbc)(struct drm_device *dev);
207 int (*get_display_clock_speed)(struct drm_device *dev);
208 int (*get_fifo_size)(struct drm_device *dev, int plane);
d210246a 209 void (*update_wm)(struct drm_device *dev);
b840d907
JB
210 void (*update_sprite_wm)(struct drm_device *dev, int pipe,
211 uint32_t sprite_width, int pixel_size);
f564048e
EA
212 int (*crtc_mode_set)(struct drm_crtc *crtc,
213 struct drm_display_mode *mode,
214 struct drm_display_mode *adjusted_mode,
215 int x, int y,
216 struct drm_framebuffer *old_fb);
e0dac65e
WF
217 void (*write_eld)(struct drm_connector *connector,
218 struct drm_crtc *crtc);
674cf967 219 void (*fdi_link_train)(struct drm_crtc *crtc);
6067aaea 220 void (*init_clock_gating)(struct drm_device *dev);
645c62a5 221 void (*init_pch_clock_gating)(struct drm_device *dev);
8c9f3aaf
JB
222 int (*queue_flip)(struct drm_device *dev, struct drm_crtc *crtc,
223 struct drm_framebuffer *fb,
224 struct drm_i915_gem_object *obj);
17638cd6
JB
225 int (*update_plane)(struct drm_crtc *crtc, struct drm_framebuffer *fb,
226 int x, int y);
8d715f00
KP
227 void (*force_wake_get)(struct drm_i915_private *dev_priv);
228 void (*force_wake_put)(struct drm_i915_private *dev_priv);
e70236a8
JB
229 /* clock updates for mode set */
230 /* cursor updates */
231 /* render clock increase/decrease */
232 /* display clock increase/decrease */
233 /* pll clock increase/decrease */
e70236a8
JB
234};
235
cfdf1fa2 236struct intel_device_info {
c96c3a8c 237 u8 gen;
0206e353
AJ
238 u8 is_mobile:1;
239 u8 is_i85x:1;
240 u8 is_i915g:1;
241 u8 is_i945gm:1;
242 u8 is_g33:1;
243 u8 need_gfx_hws:1;
244 u8 is_g4x:1;
245 u8 is_pineview:1;
246 u8 is_broadwater:1;
247 u8 is_crestline:1;
248 u8 is_ivybridge:1;
249 u8 has_fbc:1;
250 u8 has_pipe_cxsr:1;
251 u8 has_hotplug:1;
252 u8 cursor_needs_physical:1;
253 u8 has_overlay:1;
254 u8 overlay_needs_physical:1;
255 u8 supports_tv:1;
256 u8 has_bsd_ring:1;
257 u8 has_blt_ring:1;
3d29b842 258 u8 has_llc:1;
cfdf1fa2
KH
259};
260
1d2a314c
DV
261#define I915_PPGTT_PD_ENTRIES 512
262#define I915_PPGTT_PT_ENTRIES 1024
263struct i915_hw_ppgtt {
264 unsigned num_pd_entries;
265 struct page **pt_pages;
266 uint32_t pd_offset;
267 dma_addr_t *pt_dma_addr;
268 dma_addr_t scratch_page_dma_addr;
269};
270
b5e50c3f 271enum no_fbc_reason {
bed4a673 272 FBC_NO_OUTPUT, /* no outputs enabled to compress */
b5e50c3f
JB
273 FBC_STOLEN_TOO_SMALL, /* not enough space to hold compressed buffers */
274 FBC_UNSUPPORTED_MODE, /* interlace or doublescanned mode */
275 FBC_MODE_TOO_LARGE, /* mode too large for compression */
276 FBC_BAD_PLANE, /* fbc not supported on plane */
277 FBC_NOT_TILED, /* buffer not tiled */
9c928d16 278 FBC_MULTIPLE_PIPES, /* more than one pipe active */
c1a9f047 279 FBC_MODULE_PARAM,
b5e50c3f
JB
280};
281
3bad0781
ZW
282enum intel_pch {
283 PCH_IBX, /* Ibexpeak PCH */
284 PCH_CPT, /* Cougarpoint PCH */
285};
286
b690e96c 287#define QUIRK_PIPEA_FORCE (1<<0)
435793df 288#define QUIRK_LVDS_SSC_DISABLE (1<<1)
b690e96c 289
8be48d92 290struct intel_fbdev;
1630fe75 291struct intel_fbc_work;
38651674 292
1da177e4 293typedef struct drm_i915_private {
673a394b
EA
294 struct drm_device *dev;
295
cfdf1fa2
KH
296 const struct intel_device_info *info;
297
ac5c4e76 298 int has_gem;
72bfa19c 299 int relative_constants_mode;
ac5c4e76 300
3043c60c 301 void __iomem *regs;
9f1f46a4
DV
302 /** gt_fifo_count and the subsequent register write are synchronized
303 * with dev->struct_mutex. */
304 unsigned gt_fifo_count;
305 /** forcewake_count is protected by gt_lock */
306 unsigned forcewake_count;
307 /** gt_lock is also taken in irq contexts. */
308 struct spinlock gt_lock;
1da177e4 309
f899fc64
CW
310 struct intel_gmbus {
311 struct i2c_adapter adapter;
e957d772
CW
312 struct i2c_adapter *force_bit;
313 u32 reg0;
f899fc64
CW
314 } *gmbus;
315
ec2a4c3f 316 struct pci_dev *bridge_dev;
1ec14ad3 317 struct intel_ring_buffer ring[I915_NUM_RINGS];
6f392d54 318 uint32_t next_seqno;
1da177e4 319
9c8da5eb 320 drm_dma_handle_t *status_page_dmah;
0a3e67a4 321 uint32_t counter;
dc7a9319 322 drm_local_map_t hws_map;
05394f39
CW
323 struct drm_i915_gem_object *pwrctx;
324 struct drm_i915_gem_object *renderctx;
1da177e4 325
d7658989
JB
326 struct resource mch_res;
327
a6b54f3f 328 unsigned int cpp;
1da177e4
LT
329 int back_offset;
330 int front_offset;
331 int current_page;
332 int page_flipping;
1da177e4 333
1da177e4 334 atomic_t irq_received;
1ec14ad3
CW
335
336 /* protects the irq masks */
337 spinlock_t irq_lock;
ed4cb414 338 /** Cached value of IMR to avoid reads in updating the bitfield */
7c463586 339 u32 pipestat[2];
1ec14ad3
CW
340 u32 irq_mask;
341 u32 gt_irq_mask;
342 u32 pch_irq_mask;
1da177e4 343
5ca58282
JB
344 u32 hotplug_supported_mask;
345 struct work_struct hotplug_work;
346
1da177e4
LT
347 int tex_lru_log_granularity;
348 int allow_batchbuffer;
0d6aa60b 349 unsigned int sr01, adpa, ppcr, dvob, dvoc, lvds;
702880f2 350 int vblank_pipe;
a3524f1b 351 int num_pipe;
a6b54f3f 352
f65d9421 353 /* For hangcheck timer */
576ae4b8 354#define DRM_I915_HANGCHECK_PERIOD 1500 /* in ms */
f65d9421
BG
355 struct timer_list hangcheck_timer;
356 int hangcheck_count;
357 uint32_t last_acthd;
097354eb
DV
358 uint32_t last_acthd_bsd;
359 uint32_t last_acthd_blt;
cbb465e7
CW
360 uint32_t last_instdone;
361 uint32_t last_instdone1;
f65d9421 362
80824003 363 unsigned long cfb_size;
016b9b61
CW
364 unsigned int cfb_fb;
365 enum plane cfb_plane;
bed4a673 366 int cfb_y;
1630fe75 367 struct intel_fbc_work *fbc_work;
80824003 368
8ee1c3db
MG
369 struct intel_opregion opregion;
370
02e792fb
DV
371 /* overlay */
372 struct intel_overlay *overlay;
b840d907 373 bool sprite_scaling_enabled;
02e792fb 374
79e53945 375 /* LVDS info */
a9573556 376 int backlight_level; /* restore backlight to this value */
47356eb6 377 bool backlight_enabled;
88631706
ML
378 struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
379 struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
79e53945
JB
380
381 /* Feature bits from the VBIOS */
95281e35
HE
382 unsigned int int_tv_support:1;
383 unsigned int lvds_dither:1;
384 unsigned int lvds_vbt:1;
385 unsigned int int_crt_support:1;
43565a06 386 unsigned int lvds_use_ssc:1;
abd06860 387 unsigned int display_clock_mode:1;
43565a06 388 int lvds_ssc_freq;
5ceb0f9b 389 struct {
9f0e7ff4
JB
390 int rate;
391 int lanes;
392 int preemphasis;
393 int vswing;
394
395 bool initialized;
396 bool support;
397 int bpp;
398 struct edp_power_seq pps;
5ceb0f9b 399 } edp;
89667383 400 bool no_aux_handshake;
79e53945 401
c1c7af60
JB
402 struct notifier_block lid_notifier;
403
f899fc64 404 int crt_ddc_pin;
4b9de737 405 struct drm_i915_fence_reg fence_regs[I915_MAX_NUM_FENCES]; /* assume 965 */
de151cf6
JB
406 int fence_reg_start; /* 4 if userland hasn't ioctl'd us yet */
407 int num_fence_regs; /* 8 on pre-965, 16 otherwise */
408
95534263 409 unsigned int fsb_freq, mem_freq, is_ddr3;
7662c8bd 410
63eeaf38
JB
411 spinlock_t error_lock;
412 struct drm_i915_error_state *first_error;
8a905236 413 struct work_struct error_work;
30dbf0c0 414 struct completion error_completion;
9c9fe1f8 415 struct workqueue_struct *wq;
63eeaf38 416
e70236a8
JB
417 /* Display functions */
418 struct drm_i915_display_funcs display;
419
3bad0781
ZW
420 /* PCH chipset type */
421 enum intel_pch pch_type;
422
b690e96c
JB
423 unsigned long quirks;
424
ba8bbcf6 425 /* Register state */
c9354c85 426 bool modeset_on_lid;
ba8bbcf6
JB
427 u8 saveLBB;
428 u32 saveDSPACNTR;
429 u32 saveDSPBCNTR;
e948e994 430 u32 saveDSPARB;
968b503e 431 u32 saveHWS;
ba8bbcf6
JB
432 u32 savePIPEACONF;
433 u32 savePIPEBCONF;
434 u32 savePIPEASRC;
435 u32 savePIPEBSRC;
436 u32 saveFPA0;
437 u32 saveFPA1;
438 u32 saveDPLL_A;
439 u32 saveDPLL_A_MD;
440 u32 saveHTOTAL_A;
441 u32 saveHBLANK_A;
442 u32 saveHSYNC_A;
443 u32 saveVTOTAL_A;
444 u32 saveVBLANK_A;
445 u32 saveVSYNC_A;
446 u32 saveBCLRPAT_A;
5586c8bc 447 u32 saveTRANSACONF;
42048781
ZW
448 u32 saveTRANS_HTOTAL_A;
449 u32 saveTRANS_HBLANK_A;
450 u32 saveTRANS_HSYNC_A;
451 u32 saveTRANS_VTOTAL_A;
452 u32 saveTRANS_VBLANK_A;
453 u32 saveTRANS_VSYNC_A;
0da3ea12 454 u32 savePIPEASTAT;
ba8bbcf6
JB
455 u32 saveDSPASTRIDE;
456 u32 saveDSPASIZE;
457 u32 saveDSPAPOS;
585fb111 458 u32 saveDSPAADDR;
ba8bbcf6
JB
459 u32 saveDSPASURF;
460 u32 saveDSPATILEOFF;
461 u32 savePFIT_PGM_RATIOS;
0eb96d6e 462 u32 saveBLC_HIST_CTL;
ba8bbcf6
JB
463 u32 saveBLC_PWM_CTL;
464 u32 saveBLC_PWM_CTL2;
42048781
ZW
465 u32 saveBLC_CPU_PWM_CTL;
466 u32 saveBLC_CPU_PWM_CTL2;
ba8bbcf6
JB
467 u32 saveFPB0;
468 u32 saveFPB1;
469 u32 saveDPLL_B;
470 u32 saveDPLL_B_MD;
471 u32 saveHTOTAL_B;
472 u32 saveHBLANK_B;
473 u32 saveHSYNC_B;
474 u32 saveVTOTAL_B;
475 u32 saveVBLANK_B;
476 u32 saveVSYNC_B;
477 u32 saveBCLRPAT_B;
5586c8bc 478 u32 saveTRANSBCONF;
42048781
ZW
479 u32 saveTRANS_HTOTAL_B;
480 u32 saveTRANS_HBLANK_B;
481 u32 saveTRANS_HSYNC_B;
482 u32 saveTRANS_VTOTAL_B;
483 u32 saveTRANS_VBLANK_B;
484 u32 saveTRANS_VSYNC_B;
0da3ea12 485 u32 savePIPEBSTAT;
ba8bbcf6
JB
486 u32 saveDSPBSTRIDE;
487 u32 saveDSPBSIZE;
488 u32 saveDSPBPOS;
585fb111 489 u32 saveDSPBADDR;
ba8bbcf6
JB
490 u32 saveDSPBSURF;
491 u32 saveDSPBTILEOFF;
585fb111
JB
492 u32 saveVGA0;
493 u32 saveVGA1;
494 u32 saveVGA_PD;
ba8bbcf6
JB
495 u32 saveVGACNTRL;
496 u32 saveADPA;
497 u32 saveLVDS;
585fb111
JB
498 u32 savePP_ON_DELAYS;
499 u32 savePP_OFF_DELAYS;
ba8bbcf6
JB
500 u32 saveDVOA;
501 u32 saveDVOB;
502 u32 saveDVOC;
503 u32 savePP_ON;
504 u32 savePP_OFF;
505 u32 savePP_CONTROL;
585fb111 506 u32 savePP_DIVISOR;
ba8bbcf6
JB
507 u32 savePFIT_CONTROL;
508 u32 save_palette_a[256];
509 u32 save_palette_b[256];
06027f91 510 u32 saveDPFC_CB_BASE;
ba8bbcf6
JB
511 u32 saveFBC_CFB_BASE;
512 u32 saveFBC_LL_BASE;
513 u32 saveFBC_CONTROL;
514 u32 saveFBC_CONTROL2;
0da3ea12
JB
515 u32 saveIER;
516 u32 saveIIR;
517 u32 saveIMR;
42048781
ZW
518 u32 saveDEIER;
519 u32 saveDEIMR;
520 u32 saveGTIER;
521 u32 saveGTIMR;
522 u32 saveFDI_RXA_IMR;
523 u32 saveFDI_RXB_IMR;
1f84e550 524 u32 saveCACHE_MODE_0;
1f84e550 525 u32 saveMI_ARB_STATE;
ba8bbcf6
JB
526 u32 saveSWF0[16];
527 u32 saveSWF1[16];
528 u32 saveSWF2[3];
529 u8 saveMSR;
530 u8 saveSR[8];
123f794f 531 u8 saveGR[25];
ba8bbcf6 532 u8 saveAR_INDEX;
a59e122a 533 u8 saveAR[21];
ba8bbcf6 534 u8 saveDACMASK;
a59e122a 535 u8 saveCR[37];
4b9de737 536 uint64_t saveFENCE[I915_MAX_NUM_FENCES];
1fd1c624
EA
537 u32 saveCURACNTR;
538 u32 saveCURAPOS;
539 u32 saveCURABASE;
540 u32 saveCURBCNTR;
541 u32 saveCURBPOS;
542 u32 saveCURBBASE;
543 u32 saveCURSIZE;
a4fc5ed6
KP
544 u32 saveDP_B;
545 u32 saveDP_C;
546 u32 saveDP_D;
547 u32 savePIPEA_GMCH_DATA_M;
548 u32 savePIPEB_GMCH_DATA_M;
549 u32 savePIPEA_GMCH_DATA_N;
550 u32 savePIPEB_GMCH_DATA_N;
551 u32 savePIPEA_DP_LINK_M;
552 u32 savePIPEB_DP_LINK_M;
553 u32 savePIPEA_DP_LINK_N;
554 u32 savePIPEB_DP_LINK_N;
42048781
ZW
555 u32 saveFDI_RXA_CTL;
556 u32 saveFDI_TXA_CTL;
557 u32 saveFDI_RXB_CTL;
558 u32 saveFDI_TXB_CTL;
559 u32 savePFA_CTL_1;
560 u32 savePFB_CTL_1;
561 u32 savePFA_WIN_SZ;
562 u32 savePFB_WIN_SZ;
563 u32 savePFA_WIN_POS;
564 u32 savePFB_WIN_POS;
5586c8bc
ZW
565 u32 savePCH_DREF_CONTROL;
566 u32 saveDISP_ARB_CTL;
567 u32 savePIPEA_DATA_M1;
568 u32 savePIPEA_DATA_N1;
569 u32 savePIPEA_LINK_M1;
570 u32 savePIPEA_LINK_N1;
571 u32 savePIPEB_DATA_M1;
572 u32 savePIPEB_DATA_N1;
573 u32 savePIPEB_LINK_M1;
574 u32 savePIPEB_LINK_N1;
b5b72e89 575 u32 saveMCHBAR_RENDER_STANDBY;
cda2bb78 576 u32 savePCH_PORT_HOTPLUG;
673a394b
EA
577
578 struct {
19966754 579 /** Bridge to intel-gtt-ko */
c64f7ba5 580 const struct intel_gtt *gtt;
19966754 581 /** Memory allocator for GTT stolen memory */
fe669bf8 582 struct drm_mm stolen;
19966754 583 /** Memory allocator for GTT */
673a394b 584 struct drm_mm gtt_space;
93a37f20
DV
585 /** List of all objects in gtt_space. Used to restore gtt
586 * mappings on resume */
587 struct list_head gtt_list;
bee4a186
CW
588
589 /** Usable portion of the GTT for GEM */
590 unsigned long gtt_start;
a6e0aa42 591 unsigned long gtt_mappable_end;
bee4a186 592 unsigned long gtt_end;
673a394b 593
0839ccb8 594 struct io_mapping *gtt_mapping;
ab657db1 595 int gtt_mtrr;
0839ccb8 596
1d2a314c
DV
597 /** PPGTT used for aliasing the PPGTT with the GTT */
598 struct i915_hw_ppgtt *aliasing_ppgtt;
599
17250b71 600 struct shrinker inactive_shrinker;
31169714 601
69dc4987
CW
602 /**
603 * List of objects currently involved in rendering.
604 *
605 * Includes buffers having the contents of their GPU caches
606 * flushed, not necessarily primitives. last_rendering_seqno
607 * represents when the rendering involved will be completed.
608 *
609 * A reference is held on the buffer while on this list.
610 */
611 struct list_head active_list;
612
673a394b
EA
613 /**
614 * List of objects which are not in the ringbuffer but which
615 * still have a write_domain which needs to be flushed before
616 * unbinding.
617 *
ce44b0ea
EA
618 * last_rendering_seqno is 0 while an object is in this list.
619 *
673a394b
EA
620 * A reference is held on the buffer while on this list.
621 */
622 struct list_head flushing_list;
623
624 /**
625 * LRU list of objects which are not in the ringbuffer and
626 * are ready to unbind, but are still in the GTT.
627 *
ce44b0ea
EA
628 * last_rendering_seqno is 0 while an object is in this list.
629 *
673a394b
EA
630 * A reference is not held on the buffer while on this list,
631 * as merely being GTT-bound shouldn't prevent its being
632 * freed, and we'll pull it off the list in the free path.
633 */
634 struct list_head inactive_list;
635
f13d3f73
CW
636 /**
637 * LRU list of objects which are not in the ringbuffer but
638 * are still pinned in the GTT.
639 */
640 struct list_head pinned_list;
641
a09ba7fa
EA
642 /** LRU list of objects with fence regs on them. */
643 struct list_head fence_list;
644
be72615b
CW
645 /**
646 * List of objects currently pending being freed.
647 *
648 * These objects are no longer in use, but due to a signal
649 * we were prevented from freeing them at the appointed time.
650 */
651 struct list_head deferred_free_list;
652
673a394b
EA
653 /**
654 * We leave the user IRQ off as much as possible,
655 * but this means that requests will finish and never
656 * be retired once the system goes idle. Set a timer to
657 * fire periodically while the ring is running. When it
658 * fires, go retire requests.
659 */
660 struct delayed_work retire_work;
661
ce453d81
CW
662 /**
663 * Are we in a non-interruptible section of code like
664 * modesetting?
665 */
666 bool interruptible;
667
673a394b
EA
668 /**
669 * Flag if the X Server, and thus DRM, is not currently in
670 * control of the device.
671 *
672 * This is set between LeaveVT and EnterVT. It needs to be
673 * replaced with a semaphore. It also needs to be
674 * transitioned away from for kernel modesetting.
675 */
676 int suspended;
677
678 /**
679 * Flag if the hardware appears to be wedged.
680 *
681 * This is set when attempts to idle the device timeout.
25985edc 682 * It prevents command submission from occurring and makes
673a394b
EA
683 * every pending request fail
684 */
ba1234d1 685 atomic_t wedged;
673a394b
EA
686
687 /** Bit 6 swizzling required for X tiling */
688 uint32_t bit_6_swizzle_x;
689 /** Bit 6 swizzling required for Y tiling */
690 uint32_t bit_6_swizzle_y;
71acb5eb
DA
691
692 /* storage for physical objects */
693 struct drm_i915_gem_phys_object *phys_objs[I915_MAX_PHYS_OBJECT];
9220434a 694
73aa808f 695 /* accounting, useful for userland debugging */
73aa808f 696 size_t gtt_total;
6299f992
CW
697 size_t mappable_gtt_total;
698 size_t object_memory;
73aa808f 699 u32 object_count;
673a394b 700 } mm;
9b9d172d 701 struct sdvo_device_mapping sdvo_mappings[2];
a3e17eb8
ZY
702 /* indicate whether the LVDS_BORDER should be enabled or not */
703 unsigned int lvds_border_bits;
1d8e1c75
CW
704 /* Panel fitter placement and size for Ironlake+ */
705 u32 pch_pf_pos, pch_pf_size;
652c393a 706
27f8227b
JB
707 struct drm_crtc *plane_to_crtc_mapping[3];
708 struct drm_crtc *pipe_to_crtc_mapping[3];
6b95a207 709 wait_queue_head_t pending_flip_queue;
1afe3e9d 710 bool flip_pending_is_done;
6b95a207 711
652c393a
JB
712 /* Reclocking support */
713 bool render_reclock_avail;
714 bool lvds_downclock_avail;
18f9ed12
ZY
715 /* indicates the reduced downclock for LVDS*/
716 int lvds_downclock;
652c393a
JB
717 struct work_struct idle_work;
718 struct timer_list idle_timer;
719 bool busy;
720 u16 orig_clock;
6363ee6f
ZY
721 int child_dev_num;
722 struct child_device_config *child_dev;
a2565377 723 struct drm_connector *int_lvds_connector;
aaa6fd2a 724 struct drm_connector *int_edp_connector;
f97108d1 725
c4804411 726 bool mchbar_need_disable;
f97108d1 727
4912d041
BW
728 struct work_struct rps_work;
729 spinlock_t rps_lock;
730 u32 pm_iir;
731
f97108d1
JB
732 u8 cur_delay;
733 u8 min_delay;
734 u8 max_delay;
7648fa99
JB
735 u8 fmax;
736 u8 fstart;
737
05394f39
CW
738 u64 last_count1;
739 unsigned long last_time1;
4ed0b577 740 unsigned long chipset_power;
05394f39
CW
741 u64 last_count2;
742 struct timespec last_time2;
743 unsigned long gfx_power;
744 int c_m;
745 int r_t;
746 u8 corr;
7648fa99 747 spinlock_t *mchdev_lock;
b5e50c3f
JB
748
749 enum no_fbc_reason no_fbc_reason;
38651674 750
20bf377e
JB
751 struct drm_mm_node *compressed_fb;
752 struct drm_mm_node *compressed_llb;
34dc4d44 753
ae681d96
CW
754 unsigned long last_gpu_reset;
755
8be48d92
DA
756 /* list of fbdev register on this device */
757 struct intel_fbdev *fbdev;
e953fd7b 758
aaa6fd2a
MG
759 struct backlight_device *backlight;
760
e953fd7b 761 struct drm_property *broadcast_rgb_property;
3f43c48d 762 struct drm_property *force_audio_property;
1da177e4
LT
763} drm_i915_private_t;
764
93dfb40c
CW
765enum i915_cache_level {
766 I915_CACHE_NONE,
767 I915_CACHE_LLC,
768 I915_CACHE_LLC_MLC, /* gen6+ */
769};
770
673a394b 771struct drm_i915_gem_object {
c397b908 772 struct drm_gem_object base;
673a394b
EA
773
774 /** Current space allocated to this object in the GTT, if any. */
775 struct drm_mm_node *gtt_space;
93a37f20 776 struct list_head gtt_list;
673a394b
EA
777
778 /** This object's place on the active/flushing/inactive lists */
69dc4987
CW
779 struct list_head ring_list;
780 struct list_head mm_list;
99fcb766
DV
781 /** This object's place on GPU write list */
782 struct list_head gpu_write_list;
432e58ed
CW
783 /** This object's place in the batchbuffer or on the eviction list */
784 struct list_head exec_list;
673a394b
EA
785
786 /**
787 * This is set if the object is on the active or flushing lists
788 * (has pending rendering), and is not set if it's on inactive (ready
789 * to be unbound).
790 */
0206e353 791 unsigned int active:1;
673a394b
EA
792
793 /**
794 * This is set if the object has been written to since last bound
795 * to the GTT
796 */
0206e353 797 unsigned int dirty:1;
778c3544 798
87ca9c8a
CW
799 /**
800 * This is set if the object has been written to since the last
801 * GPU flush.
802 */
0206e353 803 unsigned int pending_gpu_write:1;
87ca9c8a 804
778c3544
DV
805 /**
806 * Fence register bits (if any) for this object. Will be set
807 * as needed when mapped into the GTT.
808 * Protected by dev->struct_mutex.
778c3544 809 */
4b9de737 810 signed int fence_reg:I915_MAX_NUM_FENCE_BITS;
778c3544 811
778c3544
DV
812 /**
813 * Advice: are the backing pages purgeable?
814 */
0206e353 815 unsigned int madv:2;
778c3544 816
778c3544
DV
817 /**
818 * Current tiling mode for the object.
819 */
0206e353
AJ
820 unsigned int tiling_mode:2;
821 unsigned int tiling_changed:1;
778c3544
DV
822
823 /** How many users have pinned this object in GTT space. The following
824 * users can each hold at most one reference: pwrite/pread, pin_ioctl
825 * (via user_pin_count), execbuffer (objects are not allowed multiple
826 * times for the same batchbuffer), and the framebuffer code. When
827 * switching/pageflipping, the framebuffer code has at most two buffers
828 * pinned per crtc.
829 *
830 * In the worst case this is 1 + 1 + 1 + 2*2 = 7. That would fit into 3
831 * bits with absolutely no headroom. So use 4 bits. */
0206e353 832 unsigned int pin_count:4;
778c3544 833#define DRM_I915_GEM_OBJECT_MAX_PIN_COUNT 0xf
673a394b 834
75e9e915
DV
835 /**
836 * Is the object at the current location in the gtt mappable and
837 * fenceable? Used to avoid costly recalculations.
838 */
0206e353 839 unsigned int map_and_fenceable:1;
75e9e915 840
fb7d516a
DV
841 /**
842 * Whether the current gtt mapping needs to be mappable (and isn't just
843 * mappable by accident). Track pin and fault separate for a more
844 * accurate mappable working set.
845 */
0206e353
AJ
846 unsigned int fault_mappable:1;
847 unsigned int pin_mappable:1;
fb7d516a 848
caea7476
CW
849 /*
850 * Is the GPU currently using a fence to access this buffer,
851 */
852 unsigned int pending_fenced_gpu_access:1;
853 unsigned int fenced_gpu_access:1;
854
93dfb40c
CW
855 unsigned int cache_level:2;
856
7bddb01f
DV
857 unsigned int has_aliasing_ppgtt_mapping:1;
858
856fa198 859 struct page **pages;
673a394b 860
185cbcb3
DV
861 /**
862 * DMAR support
863 */
864 struct scatterlist *sg_list;
865 int num_sg;
866
67731b87
CW
867 /**
868 * Used for performing relocations during execbuffer insertion.
869 */
870 struct hlist_node exec_node;
871 unsigned long exec_handle;
6fe4f140 872 struct drm_i915_gem_exec_object2 *exec_entry;
67731b87 873
673a394b
EA
874 /**
875 * Current offset of the object in GTT space.
876 *
877 * This is the same as gtt_space->start
878 */
879 uint32_t gtt_offset;
e67b8ce1 880
673a394b
EA
881 /** Breadcrumb of last rendering to the buffer. */
882 uint32_t last_rendering_seqno;
caea7476
CW
883 struct intel_ring_buffer *ring;
884
885 /** Breadcrumb of last fenced GPU access to the buffer. */
886 uint32_t last_fenced_seqno;
887 struct intel_ring_buffer *last_fenced_ring;
673a394b 888
778c3544 889 /** Current tiling stride for the object, if it's tiled. */
de151cf6 890 uint32_t stride;
673a394b 891
280b713b 892 /** Record of address bit 17 of each page at last unbind. */
d312ec25 893 unsigned long *bit_17;
280b713b 894
ba1eb1d8 895
673a394b 896 /**
e47c68e9
EA
897 * If present, while GEM_DOMAIN_CPU is in the read domain this array
898 * flags which individual pages are valid.
673a394b
EA
899 */
900 uint8_t *page_cpu_valid;
79e53945
JB
901
902 /** User space pin count and filp owning the pin */
903 uint32_t user_pin_count;
904 struct drm_file *pin_filp;
71acb5eb
DA
905
906 /** for phy allocated objects */
907 struct drm_i915_gem_phys_object *phys_obj;
b70d11da 908
6b95a207
KH
909 /**
910 * Number of crtcs where this object is currently the fb, but
911 * will be page flipped away on the next vblank. When it
912 * reaches 0, dev_priv->pending_flip_queue will be woken up.
913 */
914 atomic_t pending_flip;
673a394b
EA
915};
916
62b8b215 917#define to_intel_bo(x) container_of(x, struct drm_i915_gem_object, base)
23010e43 918
673a394b
EA
919/**
920 * Request queue structure.
921 *
922 * The request queue allows us to note sequence numbers that have been emitted
923 * and may be associated with active buffers to be retired.
924 *
925 * By keeping this list, we can avoid having to do questionable
926 * sequence-number comparisons on buffer last_rendering_seqnos, and associate
927 * an emission time with seqnos for tracking how far ahead of the GPU we are.
928 */
929struct drm_i915_gem_request {
852835f3
ZN
930 /** On Which ring this request was generated */
931 struct intel_ring_buffer *ring;
932
673a394b
EA
933 /** GEM sequence number associated with this request. */
934 uint32_t seqno;
935
936 /** Time at which this request was emitted, in jiffies. */
937 unsigned long emitted_jiffies;
938
b962442e 939 /** global list entry for this request */
673a394b 940 struct list_head list;
b962442e 941
f787a5f5 942 struct drm_i915_file_private *file_priv;
b962442e
EA
943 /** file_priv list entry for this request */
944 struct list_head client_list;
673a394b
EA
945};
946
947struct drm_i915_file_private {
948 struct {
1c25595f 949 struct spinlock lock;
b962442e 950 struct list_head request_list;
673a394b
EA
951 } mm;
952};
953
cae5852d
ZN
954#define INTEL_INFO(dev) (((struct drm_i915_private *) (dev)->dev_private)->info)
955
956#define IS_I830(dev) ((dev)->pci_device == 0x3577)
957#define IS_845G(dev) ((dev)->pci_device == 0x2562)
958#define IS_I85X(dev) (INTEL_INFO(dev)->is_i85x)
959#define IS_I865G(dev) ((dev)->pci_device == 0x2572)
960#define IS_I915G(dev) (INTEL_INFO(dev)->is_i915g)
961#define IS_I915GM(dev) ((dev)->pci_device == 0x2592)
962#define IS_I945G(dev) ((dev)->pci_device == 0x2772)
963#define IS_I945GM(dev) (INTEL_INFO(dev)->is_i945gm)
964#define IS_BROADWATER(dev) (INTEL_INFO(dev)->is_broadwater)
965#define IS_CRESTLINE(dev) (INTEL_INFO(dev)->is_crestline)
966#define IS_GM45(dev) ((dev)->pci_device == 0x2A42)
967#define IS_G4X(dev) (INTEL_INFO(dev)->is_g4x)
968#define IS_PINEVIEW_G(dev) ((dev)->pci_device == 0xa001)
969#define IS_PINEVIEW_M(dev) ((dev)->pci_device == 0xa011)
970#define IS_PINEVIEW(dev) (INTEL_INFO(dev)->is_pineview)
971#define IS_G33(dev) (INTEL_INFO(dev)->is_g33)
972#define IS_IRONLAKE_D(dev) ((dev)->pci_device == 0x0042)
973#define IS_IRONLAKE_M(dev) ((dev)->pci_device == 0x0046)
4b65177b 974#define IS_IVYBRIDGE(dev) (INTEL_INFO(dev)->is_ivybridge)
cae5852d
ZN
975#define IS_MOBILE(dev) (INTEL_INFO(dev)->is_mobile)
976
85436696
JB
977/*
978 * The genX designation typically refers to the render engine, so render
979 * capability related checks should use IS_GEN, while display and other checks
980 * have their own (e.g. HAS_PCH_SPLIT for ILK+ display, IS_foo for particular
981 * chips, etc.).
982 */
cae5852d
ZN
983#define IS_GEN2(dev) (INTEL_INFO(dev)->gen == 2)
984#define IS_GEN3(dev) (INTEL_INFO(dev)->gen == 3)
985#define IS_GEN4(dev) (INTEL_INFO(dev)->gen == 4)
986#define IS_GEN5(dev) (INTEL_INFO(dev)->gen == 5)
987#define IS_GEN6(dev) (INTEL_INFO(dev)->gen == 6)
85436696 988#define IS_GEN7(dev) (INTEL_INFO(dev)->gen == 7)
cae5852d
ZN
989
990#define HAS_BSD(dev) (INTEL_INFO(dev)->has_bsd_ring)
991#define HAS_BLT(dev) (INTEL_INFO(dev)->has_blt_ring)
3d29b842 992#define HAS_LLC(dev) (INTEL_INFO(dev)->has_llc)
cae5852d
ZN
993#define I915_NEED_GFX_HWS(dev) (INTEL_INFO(dev)->need_gfx_hws)
994
1d2a314c
DV
995#define HAS_ALIASING_PPGTT(dev) (INTEL_INFO(dev)->gen >=6)
996
05394f39 997#define HAS_OVERLAY(dev) (INTEL_INFO(dev)->has_overlay)
cae5852d
ZN
998#define OVERLAY_NEEDS_PHYSICAL(dev) (INTEL_INFO(dev)->overlay_needs_physical)
999
1000/* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
1001 * rows, which changed the alignment requirements and fence programming.
1002 */
1003#define HAS_128_BYTE_Y_TILING(dev) (!IS_GEN2(dev) && !(IS_I915G(dev) || \
1004 IS_I915GM(dev)))
1005#define SUPPORTS_DIGITAL_OUTPUTS(dev) (!IS_GEN2(dev) && !IS_PINEVIEW(dev))
1006#define SUPPORTS_INTEGRATED_HDMI(dev) (IS_G4X(dev) || IS_GEN5(dev))
1007#define SUPPORTS_INTEGRATED_DP(dev) (IS_G4X(dev) || IS_GEN5(dev))
1008#define SUPPORTS_EDP(dev) (IS_IRONLAKE_M(dev))
1009#define SUPPORTS_TV(dev) (INTEL_INFO(dev)->supports_tv)
1010#define I915_HAS_HOTPLUG(dev) (INTEL_INFO(dev)->has_hotplug)
1011/* dsparb controlled by hw only */
1012#define DSPARB_HWCONTROL(dev) (IS_G4X(dev) || IS_IRONLAKE(dev))
1013
1014#define HAS_FW_BLC(dev) (INTEL_INFO(dev)->gen > 2)
1015#define HAS_PIPE_CXSR(dev) (INTEL_INFO(dev)->has_pipe_cxsr)
1016#define I915_HAS_FBC(dev) (INTEL_INFO(dev)->has_fbc)
cae5852d 1017
eceae481
JB
1018#define HAS_PCH_SPLIT(dev) (IS_GEN5(dev) || IS_GEN6(dev) || IS_IVYBRIDGE(dev))
1019#define HAS_PIPE_CONTROL(dev) (INTEL_INFO(dev)->gen >= 5)
cae5852d
ZN
1020
1021#define INTEL_PCH_TYPE(dev) (((struct drm_i915_private *)(dev)->dev_private)->pch_type)
1022#define HAS_PCH_CPT(dev) (INTEL_PCH_TYPE(dev) == PCH_CPT)
1023#define HAS_PCH_IBX(dev) (INTEL_PCH_TYPE(dev) == PCH_IBX)
1024
05394f39
CW
1025#include "i915_trace.h"
1026
c153f45f 1027extern struct drm_ioctl_desc i915_ioctls[];
b3a83639 1028extern int i915_max_ioctl;
a35d9d3c
BW
1029extern unsigned int i915_fbpercrtc __always_unused;
1030extern int i915_panel_ignore_lid __read_mostly;
1031extern unsigned int i915_powersave __read_mostly;
f45b5557 1032extern int i915_semaphores __read_mostly;
a35d9d3c 1033extern unsigned int i915_lvds_downclock __read_mostly;
4415e63b 1034extern int i915_panel_use_ssc __read_mostly;
a35d9d3c 1035extern int i915_vbt_sdvo_panel_type __read_mostly;
c0f372b3 1036extern int i915_enable_rc6 __read_mostly;
4415e63b 1037extern int i915_enable_fbc __read_mostly;
a35d9d3c 1038extern bool i915_enable_hangcheck __read_mostly;
e21af88d 1039extern bool i915_enable_ppgtt __read_mostly;
b3a83639 1040
6a9ee8af
DA
1041extern int i915_suspend(struct drm_device *dev, pm_message_t state);
1042extern int i915_resume(struct drm_device *dev);
7c1c2871
DA
1043extern int i915_master_create(struct drm_device *dev, struct drm_master *master);
1044extern void i915_master_destroy(struct drm_device *dev, struct drm_master *master);
1045
1da177e4 1046 /* i915_dma.c */
84b1fd10 1047extern void i915_kernel_lost_context(struct drm_device * dev);
22eae947 1048extern int i915_driver_load(struct drm_device *, unsigned long flags);
ba8bbcf6 1049extern int i915_driver_unload(struct drm_device *);
673a394b 1050extern int i915_driver_open(struct drm_device *dev, struct drm_file *file_priv);
84b1fd10 1051extern void i915_driver_lastclose(struct drm_device * dev);
6c340eac
EA
1052extern void i915_driver_preclose(struct drm_device *dev,
1053 struct drm_file *file_priv);
673a394b
EA
1054extern void i915_driver_postclose(struct drm_device *dev,
1055 struct drm_file *file_priv);
84b1fd10 1056extern int i915_driver_device_is_agp(struct drm_device * dev);
0d6aa60b
DA
1057extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
1058 unsigned long arg);
673a394b 1059extern int i915_emit_box(struct drm_device *dev,
c4e7a414
CW
1060 struct drm_clip_rect *box,
1061 int DR1, int DR4);
f803aa55 1062extern int i915_reset(struct drm_device *dev, u8 flags);
7648fa99
JB
1063extern unsigned long i915_chipset_val(struct drm_i915_private *dev_priv);
1064extern unsigned long i915_mch_val(struct drm_i915_private *dev_priv);
1065extern unsigned long i915_gfx_val(struct drm_i915_private *dev_priv);
1066extern void i915_update_gfx_val(struct drm_i915_private *dev_priv);
1067
af6061af 1068
1da177e4 1069/* i915_irq.c */
f65d9421 1070void i915_hangcheck_elapsed(unsigned long data);
527f9e90 1071void i915_handle_error(struct drm_device *dev, bool wedged);
c153f45f
EA
1072extern int i915_irq_emit(struct drm_device *dev, void *data,
1073 struct drm_file *file_priv);
1074extern int i915_irq_wait(struct drm_device *dev, void *data,
1075 struct drm_file *file_priv);
1da177e4 1076
f71d4af4 1077extern void intel_irq_init(struct drm_device *dev);
b1f14ad0 1078
c153f45f
EA
1079extern int i915_vblank_pipe_set(struct drm_device *dev, void *data,
1080 struct drm_file *file_priv);
1081extern int i915_vblank_pipe_get(struct drm_device *dev, void *data,
1082 struct drm_file *file_priv);
1083extern int i915_vblank_swap(struct drm_device *dev, void *data,
1084 struct drm_file *file_priv);
1da177e4 1085
7c463586
KP
1086void
1087i915_enable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask);
1088
1089void
1090i915_disable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask);
1091
0206e353 1092void intel_enable_asle(struct drm_device *dev);
01c66889 1093
3bd3c932
CW
1094#ifdef CONFIG_DEBUG_FS
1095extern void i915_destroy_error_state(struct drm_device *dev);
1096#else
1097#define i915_destroy_error_state(x)
1098#endif
1099
7c463586 1100
673a394b
EA
1101/* i915_gem.c */
1102int i915_gem_init_ioctl(struct drm_device *dev, void *data,
1103 struct drm_file *file_priv);
1104int i915_gem_create_ioctl(struct drm_device *dev, void *data,
1105 struct drm_file *file_priv);
1106int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
1107 struct drm_file *file_priv);
1108int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
1109 struct drm_file *file_priv);
1110int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
1111 struct drm_file *file_priv);
de151cf6
JB
1112int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
1113 struct drm_file *file_priv);
673a394b
EA
1114int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
1115 struct drm_file *file_priv);
1116int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
1117 struct drm_file *file_priv);
1118int i915_gem_execbuffer(struct drm_device *dev, void *data,
1119 struct drm_file *file_priv);
76446cac
JB
1120int i915_gem_execbuffer2(struct drm_device *dev, void *data,
1121 struct drm_file *file_priv);
673a394b
EA
1122int i915_gem_pin_ioctl(struct drm_device *dev, void *data,
1123 struct drm_file *file_priv);
1124int i915_gem_unpin_ioctl(struct drm_device *dev, void *data,
1125 struct drm_file *file_priv);
1126int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
1127 struct drm_file *file_priv);
1128int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
1129 struct drm_file *file_priv);
3ef94daa
CW
1130int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
1131 struct drm_file *file_priv);
673a394b
EA
1132int i915_gem_entervt_ioctl(struct drm_device *dev, void *data,
1133 struct drm_file *file_priv);
1134int i915_gem_leavevt_ioctl(struct drm_device *dev, void *data,
1135 struct drm_file *file_priv);
1136int i915_gem_set_tiling(struct drm_device *dev, void *data,
1137 struct drm_file *file_priv);
1138int i915_gem_get_tiling(struct drm_device *dev, void *data,
1139 struct drm_file *file_priv);
5a125c3c
EA
1140int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
1141 struct drm_file *file_priv);
673a394b 1142void i915_gem_load(struct drm_device *dev);
673a394b 1143int i915_gem_init_object(struct drm_gem_object *obj);
db53a302 1144int __must_check i915_gem_flush_ring(struct intel_ring_buffer *ring,
88241785
CW
1145 uint32_t invalidate_domains,
1146 uint32_t flush_domains);
05394f39
CW
1147struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
1148 size_t size);
673a394b 1149void i915_gem_free_object(struct drm_gem_object *obj);
2021746e
CW
1150int __must_check i915_gem_object_pin(struct drm_i915_gem_object *obj,
1151 uint32_t alignment,
1152 bool map_and_fenceable);
05394f39 1153void i915_gem_object_unpin(struct drm_i915_gem_object *obj);
2021746e 1154int __must_check i915_gem_object_unbind(struct drm_i915_gem_object *obj);
05394f39 1155void i915_gem_release_mmap(struct drm_i915_gem_object *obj);
673a394b 1156void i915_gem_lastclose(struct drm_device *dev);
f787a5f5 1157
54cf91dc 1158int __must_check i915_mutex_lock_interruptible(struct drm_device *dev);
ce453d81 1159int __must_check i915_gem_object_wait_rendering(struct drm_i915_gem_object *obj);
54cf91dc 1160void i915_gem_object_move_to_active(struct drm_i915_gem_object *obj,
1ec14ad3
CW
1161 struct intel_ring_buffer *ring,
1162 u32 seqno);
54cf91dc 1163
ff72145b
DA
1164int i915_gem_dumb_create(struct drm_file *file_priv,
1165 struct drm_device *dev,
1166 struct drm_mode_create_dumb *args);
1167int i915_gem_mmap_gtt(struct drm_file *file_priv, struct drm_device *dev,
1168 uint32_t handle, uint64_t *offset);
1169int i915_gem_dumb_destroy(struct drm_file *file_priv, struct drm_device *dev,
0206e353 1170 uint32_t handle);
f787a5f5
CW
1171/**
1172 * Returns true if seq1 is later than seq2.
1173 */
1174static inline bool
1175i915_seqno_passed(uint32_t seq1, uint32_t seq2)
1176{
1177 return (int32_t)(seq1 - seq2) >= 0;
1178}
1179
54cf91dc 1180static inline u32
db53a302 1181i915_gem_next_request_seqno(struct intel_ring_buffer *ring)
54cf91dc 1182{
db53a302 1183 drm_i915_private_t *dev_priv = ring->dev->dev_private;
54cf91dc
CW
1184 return ring->outstanding_lazy_request = dev_priv->next_seqno;
1185}
1186
d9e86c0e 1187int __must_check i915_gem_object_get_fence(struct drm_i915_gem_object *obj,
ce453d81 1188 struct intel_ring_buffer *pipelined);
d9e86c0e 1189int __must_check i915_gem_object_put_fence(struct drm_i915_gem_object *obj);
2021746e 1190
1690e1eb
CW
1191static inline void
1192i915_gem_object_pin_fence(struct drm_i915_gem_object *obj)
1193{
1194 if (obj->fence_reg != I915_FENCE_REG_NONE) {
1195 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
1196 dev_priv->fence_regs[obj->fence_reg].pin_count++;
1197 }
1198}
1199
1200static inline void
1201i915_gem_object_unpin_fence(struct drm_i915_gem_object *obj)
1202{
1203 if (obj->fence_reg != I915_FENCE_REG_NONE) {
1204 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
1205 dev_priv->fence_regs[obj->fence_reg].pin_count--;
1206 }
1207}
1208
b09a1fec 1209void i915_gem_retire_requests(struct drm_device *dev);
069efc1d 1210void i915_gem_reset(struct drm_device *dev);
05394f39 1211void i915_gem_clflush_object(struct drm_i915_gem_object *obj);
2021746e
CW
1212int __must_check i915_gem_object_set_domain(struct drm_i915_gem_object *obj,
1213 uint32_t read_domains,
1214 uint32_t write_domain);
a8198eea 1215int __must_check i915_gem_object_finish_gpu(struct drm_i915_gem_object *obj);
f691e2f4
DV
1216int __must_check i915_gem_init_hw(struct drm_device *dev);
1217void i915_gem_init_swizzling(struct drm_device *dev);
e21af88d 1218void i915_gem_init_ppgtt(struct drm_device *dev);
79e53945 1219void i915_gem_cleanup_ringbuffer(struct drm_device *dev);
2021746e
CW
1220void i915_gem_do_init(struct drm_device *dev,
1221 unsigned long start,
1222 unsigned long mappable_end,
1223 unsigned long end);
b93f9cf1 1224int __must_check i915_gpu_idle(struct drm_device *dev, bool do_retire);
2021746e 1225int __must_check i915_gem_idle(struct drm_device *dev);
db53a302
CW
1226int __must_check i915_add_request(struct intel_ring_buffer *ring,
1227 struct drm_file *file,
1228 struct drm_i915_gem_request *request);
1229int __must_check i915_wait_request(struct intel_ring_buffer *ring,
b93f9cf1
BW
1230 uint32_t seqno,
1231 bool do_retire);
de151cf6 1232int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
2021746e
CW
1233int __must_check
1234i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj,
1235 bool write);
1236int __must_check
2da3b9b9
CW
1237i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
1238 u32 alignment,
2021746e 1239 struct intel_ring_buffer *pipelined);
71acb5eb 1240int i915_gem_attach_phys_object(struct drm_device *dev,
05394f39 1241 struct drm_i915_gem_object *obj,
6eeefaf3
CW
1242 int id,
1243 int align);
71acb5eb 1244void i915_gem_detach_phys_object(struct drm_device *dev,
05394f39 1245 struct drm_i915_gem_object *obj);
71acb5eb 1246void i915_gem_free_all_phys_object(struct drm_device *dev);
05394f39 1247void i915_gem_release(struct drm_device *dev, struct drm_file *file);
673a394b 1248
467cffba 1249uint32_t
e28f8711
CW
1250i915_gem_get_unfenced_gtt_alignment(struct drm_device *dev,
1251 uint32_t size,
1252 int tiling_mode);
467cffba 1253
e4ffd173
CW
1254int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
1255 enum i915_cache_level cache_level);
1256
76aaf220 1257/* i915_gem_gtt.c */
1d2a314c
DV
1258int __must_check i915_gem_init_aliasing_ppgtt(struct drm_device *dev);
1259void i915_gem_cleanup_aliasing_ppgtt(struct drm_device *dev);
7bddb01f
DV
1260void i915_ppgtt_bind_object(struct i915_hw_ppgtt *ppgtt,
1261 struct drm_i915_gem_object *obj,
1262 enum i915_cache_level cache_level);
1263void i915_ppgtt_unbind_object(struct i915_hw_ppgtt *ppgtt,
1264 struct drm_i915_gem_object *obj);
1d2a314c 1265
76aaf220 1266void i915_gem_restore_gtt_mappings(struct drm_device *dev);
2021746e 1267int __must_check i915_gem_gtt_bind_object(struct drm_i915_gem_object *obj);
e4ffd173
CW
1268void i915_gem_gtt_rebind_object(struct drm_i915_gem_object *obj,
1269 enum i915_cache_level cache_level);
05394f39 1270void i915_gem_gtt_unbind_object(struct drm_i915_gem_object *obj);
76aaf220 1271
b47eb4a2 1272/* i915_gem_evict.c */
2021746e
CW
1273int __must_check i915_gem_evict_something(struct drm_device *dev, int min_size,
1274 unsigned alignment, bool mappable);
1275int __must_check i915_gem_evict_everything(struct drm_device *dev,
1276 bool purgeable_only);
1277int __must_check i915_gem_evict_inactive(struct drm_device *dev,
1278 bool purgeable_only);
b47eb4a2 1279
673a394b
EA
1280/* i915_gem_tiling.c */
1281void i915_gem_detect_bit_6_swizzle(struct drm_device *dev);
05394f39
CW
1282void i915_gem_object_do_bit_17_swizzle(struct drm_i915_gem_object *obj);
1283void i915_gem_object_save_bit_17_swizzle(struct drm_i915_gem_object *obj);
673a394b
EA
1284
1285/* i915_gem_debug.c */
05394f39 1286void i915_gem_dump_object(struct drm_i915_gem_object *obj, int len,
673a394b 1287 const char *where, uint32_t mark);
23bc5982
CW
1288#if WATCH_LISTS
1289int i915_verify_lists(struct drm_device *dev);
673a394b 1290#else
23bc5982 1291#define i915_verify_lists(dev) 0
673a394b 1292#endif
05394f39
CW
1293void i915_gem_object_check_coherency(struct drm_i915_gem_object *obj,
1294 int handle);
1295void i915_gem_dump_object(struct drm_i915_gem_object *obj, int len,
673a394b 1296 const char *where, uint32_t mark);
1da177e4 1297
2017263e 1298/* i915_debugfs.c */
27c202ad
BG
1299int i915_debugfs_init(struct drm_minor *minor);
1300void i915_debugfs_cleanup(struct drm_minor *minor);
2017263e 1301
317c35d1
JB
1302/* i915_suspend.c */
1303extern int i915_save_state(struct drm_device *dev);
1304extern int i915_restore_state(struct drm_device *dev);
0a3e67a4
JB
1305
1306/* i915_suspend.c */
1307extern int i915_save_state(struct drm_device *dev);
1308extern int i915_restore_state(struct drm_device *dev);
317c35d1 1309
f899fc64
CW
1310/* intel_i2c.c */
1311extern int intel_setup_gmbus(struct drm_device *dev);
1312extern void intel_teardown_gmbus(struct drm_device *dev);
e957d772
CW
1313extern void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed);
1314extern void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit);
b8232e90
CW
1315extern inline bool intel_gmbus_is_forced_bit(struct i2c_adapter *adapter)
1316{
1317 return container_of(adapter, struct intel_gmbus, adapter)->force_bit;
1318}
f899fc64
CW
1319extern void intel_i2c_reset(struct drm_device *dev);
1320
3b617967 1321/* intel_opregion.c */
44834a67
CW
1322extern int intel_opregion_setup(struct drm_device *dev);
1323#ifdef CONFIG_ACPI
1324extern void intel_opregion_init(struct drm_device *dev);
1325extern void intel_opregion_fini(struct drm_device *dev);
3b617967
CW
1326extern void intel_opregion_asle_intr(struct drm_device *dev);
1327extern void intel_opregion_gse_intr(struct drm_device *dev);
1328extern void intel_opregion_enable_asle(struct drm_device *dev);
65e082c9 1329#else
44834a67
CW
1330static inline void intel_opregion_init(struct drm_device *dev) { return; }
1331static inline void intel_opregion_fini(struct drm_device *dev) { return; }
3b617967
CW
1332static inline void intel_opregion_asle_intr(struct drm_device *dev) { return; }
1333static inline void intel_opregion_gse_intr(struct drm_device *dev) { return; }
1334static inline void intel_opregion_enable_asle(struct drm_device *dev) { return; }
65e082c9 1335#endif
8ee1c3db 1336
723bfd70
JB
1337/* intel_acpi.c */
1338#ifdef CONFIG_ACPI
1339extern void intel_register_dsm_handler(void);
1340extern void intel_unregister_dsm_handler(void);
1341#else
1342static inline void intel_register_dsm_handler(void) { return; }
1343static inline void intel_unregister_dsm_handler(void) { return; }
1344#endif /* CONFIG_ACPI */
1345
79e53945
JB
1346/* modesetting */
1347extern void intel_modeset_init(struct drm_device *dev);
2c7111db 1348extern void intel_modeset_gem_init(struct drm_device *dev);
79e53945 1349extern void intel_modeset_cleanup(struct drm_device *dev);
28d52043 1350extern int intel_modeset_vga_set_state(struct drm_device *dev, bool state);
ee5382ae 1351extern bool intel_fbc_enabled(struct drm_device *dev);
43a9539f 1352extern void intel_disable_fbc(struct drm_device *dev);
7648fa99 1353extern bool ironlake_set_drps(struct drm_device *dev, u8 val);
9fb526db 1354extern void ironlake_init_pch_refclk(struct drm_device *dev);
d5bb081b 1355extern void ironlake_enable_rc6(struct drm_device *dev);
3b8d8d91 1356extern void gen6_set_rps(struct drm_device *dev, u8 val);
0206e353
AJ
1357extern void intel_detect_pch(struct drm_device *dev);
1358extern int intel_trans_dp_port_sel(struct drm_crtc *crtc);
3bad0781 1359
8d715f00
KP
1360extern void __gen6_gt_force_wake_get(struct drm_i915_private *dev_priv);
1361extern void __gen6_gt_force_wake_mt_get(struct drm_i915_private *dev_priv);
1362extern void __gen6_gt_force_wake_put(struct drm_i915_private *dev_priv);
1363extern void __gen6_gt_force_wake_mt_put(struct drm_i915_private *dev_priv);
1364
6ef3d427 1365/* overlay */
3bd3c932 1366#ifdef CONFIG_DEBUG_FS
6ef3d427
CW
1367extern struct intel_overlay_error_state *intel_overlay_capture_error_state(struct drm_device *dev);
1368extern void intel_overlay_print_error_state(struct seq_file *m, struct intel_overlay_error_state *error);
c4a1d9e4
CW
1369
1370extern struct intel_display_error_state *intel_display_capture_error_state(struct drm_device *dev);
1371extern void intel_display_print_error_state(struct seq_file *m,
1372 struct drm_device *dev,
1373 struct intel_display_error_state *error);
3bd3c932 1374#endif
6ef3d427 1375
1ec14ad3
CW
1376#define LP_RING(d) (&((struct drm_i915_private *)(d))->ring[RCS])
1377
1378#define BEGIN_LP_RING(n) \
1379 intel_ring_begin(LP_RING(dev_priv), (n))
1380
1381#define OUT_RING(x) \
1382 intel_ring_emit(LP_RING(dev_priv), x)
1383
1384#define ADVANCE_LP_RING() \
1385 intel_ring_advance(LP_RING(dev_priv))
1386
546b0974
EA
1387/**
1388 * Lock test for when it's just for synchronization of ring access.
1389 *
1390 * In that case, we don't need to do it when GEM is initialized as nobody else
1391 * has access to the ring.
1392 */
05394f39 1393#define RING_LOCK_TEST_WITH_RETURN(dev, file) do { \
1ec14ad3 1394 if (LP_RING(dev->dev_private)->obj == NULL) \
05394f39 1395 LOCK_TEST_WITH_RETURN(dev, file); \
546b0974
EA
1396} while (0)
1397
b7287d80
BW
1398/* On SNB platform, before reading ring registers forcewake bit
1399 * must be set to prevent GT core from power down and stale values being
1400 * returned.
1401 */
fcca7926
BW
1402void gen6_gt_force_wake_get(struct drm_i915_private *dev_priv);
1403void gen6_gt_force_wake_put(struct drm_i915_private *dev_priv);
67a3744f 1404int __gen6_gt_wait_for_fifo(struct drm_i915_private *dev_priv);
b7287d80
BW
1405
1406/* We give fast paths for the really cool registers */
1407#define NEEDS_FORCE_WAKE(dev_priv, reg) \
1408 (((dev_priv)->info->gen >= 6) && \
8d715f00 1409 ((reg) < 0x40000) && \
c7dffff7 1410 ((reg) != FORCEWAKE))
cae5852d 1411
5f75377d 1412#define __i915_read(x, y) \
f7000883 1413 u##x i915_read##x(struct drm_i915_private *dev_priv, u32 reg);
fcca7926 1414
5f75377d
KP
1415__i915_read(8, b)
1416__i915_read(16, w)
1417__i915_read(32, l)
1418__i915_read(64, q)
1419#undef __i915_read
1420
1421#define __i915_write(x, y) \
f7000883
AK
1422 void i915_write##x(struct drm_i915_private *dev_priv, u32 reg, u##x val);
1423
5f75377d
KP
1424__i915_write(8, b)
1425__i915_write(16, w)
1426__i915_write(32, l)
1427__i915_write(64, q)
1428#undef __i915_write
1429
1430#define I915_READ8(reg) i915_read8(dev_priv, (reg))
1431#define I915_WRITE8(reg, val) i915_write8(dev_priv, (reg), (val))
1432
1433#define I915_READ16(reg) i915_read16(dev_priv, (reg))
1434#define I915_WRITE16(reg, val) i915_write16(dev_priv, (reg), (val))
1435#define I915_READ16_NOTRACE(reg) readw(dev_priv->regs + (reg))
1436#define I915_WRITE16_NOTRACE(reg, val) writew(val, dev_priv->regs + (reg))
1437
1438#define I915_READ(reg) i915_read32(dev_priv, (reg))
1439#define I915_WRITE(reg, val) i915_write32(dev_priv, (reg), (val))
cae5852d
ZN
1440#define I915_READ_NOTRACE(reg) readl(dev_priv->regs + (reg))
1441#define I915_WRITE_NOTRACE(reg, val) writel(val, dev_priv->regs + (reg))
5f75377d
KP
1442
1443#define I915_WRITE64(reg, val) i915_write64(dev_priv, (reg), (val))
1444#define I915_READ64(reg) i915_read64(dev_priv, (reg))
cae5852d
ZN
1445
1446#define POSTING_READ(reg) (void)I915_READ_NOTRACE(reg)
1447#define POSTING_READ16(reg) (void)I915_READ16_NOTRACE(reg)
1448
ba4f01a3 1449
1da177e4 1450#endif