]> git.proxmox.com Git - mirror_ubuntu-bionic-kernel.git/blame - drivers/gpu/drm/i915/i915_drv.h
drm/i915: add inte_crt->adpa_reg
[mirror_ubuntu-bionic-kernel.git] / drivers / gpu / drm / i915 / i915_drv.h
CommitLineData
1da177e4
LT
1/* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
2 */
0d6aa60b 3/*
bc54fd1a 4 *
1da177e4
LT
5 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
bc54fd1a
DA
7 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
0d6aa60b 28 */
1da177e4
LT
29
30#ifndef _I915_DRV_H_
31#define _I915_DRV_H_
32
585fb111 33#include "i915_reg.h"
79e53945 34#include "intel_bios.h"
8187a2b7 35#include "intel_ringbuffer.h"
0839ccb8 36#include <linux/io-mapping.h>
f899fc64 37#include <linux/i2c.h>
c167a6fc 38#include <linux/i2c-algo-bit.h>
0ade6386 39#include <drm/intel-gtt.h>
aaa6fd2a 40#include <linux/backlight.h>
2911a35b 41#include <linux/intel-iommu.h>
742cbee8 42#include <linux/kref.h>
585fb111 43
1da177e4
LT
44/* General customization:
45 */
46
47#define DRIVER_AUTHOR "Tungsten Graphics, Inc."
48
49#define DRIVER_NAME "i915"
50#define DRIVER_DESC "Intel Graphics"
673a394b 51#define DRIVER_DATE "20080730"
1da177e4 52
317c35d1
JB
53enum pipe {
54 PIPE_A = 0,
55 PIPE_B,
9db4a9c7
JB
56 PIPE_C,
57 I915_MAX_PIPES
317c35d1 58};
9db4a9c7 59#define pipe_name(p) ((p) + 'A')
317c35d1 60
80824003
JB
61enum plane {
62 PLANE_A = 0,
63 PLANE_B,
9db4a9c7 64 PLANE_C,
80824003 65};
9db4a9c7 66#define plane_name(p) ((p) + 'A')
52440211 67
2b139522
ED
68enum port {
69 PORT_A = 0,
70 PORT_B,
71 PORT_C,
72 PORT_D,
73 PORT_E,
74 I915_MAX_PORTS
75};
76#define port_name(p) ((p) + 'A')
77
62fdfeaf
EA
78#define I915_GEM_GPU_DOMAINS (~(I915_GEM_DOMAIN_CPU | I915_GEM_DOMAIN_GTT))
79
9db4a9c7
JB
80#define for_each_pipe(p) for ((p) = 0; (p) < dev_priv->num_pipe; (p)++)
81
6c2b7c12
DV
82#define for_each_encoder_on_crtc(dev, __crtc, intel_encoder) \
83 list_for_each_entry((intel_encoder), &(dev)->mode_config.encoder_list, base.head) \
84 if ((intel_encoder)->base.crtc == (__crtc))
85
ee7b9f93
JB
86struct intel_pch_pll {
87 int refcount; /* count of number of CRTCs sharing this PLL */
88 int active; /* count of number of active CRTCs (i.e. DPMS on) */
89 bool on; /* is the PLL actually active? Disabled during modeset */
90 int pll_reg;
91 int fp0_reg;
92 int fp1_reg;
93};
94#define I915_NUM_PLLS 2
95
1da177e4
LT
96/* Interface history:
97 *
98 * 1.1: Original.
0d6aa60b
DA
99 * 1.2: Add Power Management
100 * 1.3: Add vblank support
de227f5f 101 * 1.4: Fix cmdbuffer path, add heap destroy
702880f2 102 * 1.5: Add vblank pipe configuration
2228ed67
MD
103 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
104 * - Support vertical blank on secondary display pipe
1da177e4
LT
105 */
106#define DRIVER_MAJOR 1
2228ed67 107#define DRIVER_MINOR 6
1da177e4
LT
108#define DRIVER_PATCHLEVEL 0
109
673a394b 110#define WATCH_COHERENCY 0
23bc5982 111#define WATCH_LISTS 0
673a394b 112
71acb5eb
DA
113#define I915_GEM_PHYS_CURSOR_0 1
114#define I915_GEM_PHYS_CURSOR_1 2
115#define I915_GEM_PHYS_OVERLAY_REGS 3
116#define I915_MAX_PHYS_OBJECT (I915_GEM_PHYS_OVERLAY_REGS)
117
118struct drm_i915_gem_phys_object {
119 int id;
120 struct page **page_list;
121 drm_dma_handle_t *handle;
05394f39 122 struct drm_i915_gem_object *cur_obj;
71acb5eb
DA
123};
124
1da177e4
LT
125struct mem_block {
126 struct mem_block *next;
127 struct mem_block *prev;
128 int start;
129 int size;
6c340eac 130 struct drm_file *file_priv; /* NULL: free, -1: heap, other: real files */
1da177e4
LT
131};
132
0a3e67a4
JB
133struct opregion_header;
134struct opregion_acpi;
135struct opregion_swsci;
136struct opregion_asle;
8d715f00 137struct drm_i915_private;
0a3e67a4 138
8ee1c3db 139struct intel_opregion {
5bc4418b
BW
140 struct opregion_header __iomem *header;
141 struct opregion_acpi __iomem *acpi;
142 struct opregion_swsci __iomem *swsci;
143 struct opregion_asle __iomem *asle;
144 void __iomem *vbt;
01fe9dbd 145 u32 __iomem *lid_state;
8ee1c3db 146};
44834a67 147#define OPREGION_SIZE (8*1024)
8ee1c3db 148
6ef3d427
CW
149struct intel_overlay;
150struct intel_overlay_error_state;
151
7c1c2871
DA
152struct drm_i915_master_private {
153 drm_local_map_t *sarea;
154 struct _drm_i915_sarea *sarea_priv;
155};
de151cf6 156#define I915_FENCE_REG_NONE -1
4b9de737
DV
157#define I915_MAX_NUM_FENCES 16
158/* 16 fences + sign bit for FENCE_REG_NONE */
159#define I915_MAX_NUM_FENCE_BITS 5
de151cf6
JB
160
161struct drm_i915_fence_reg {
007cc8ac 162 struct list_head lru_list;
caea7476 163 struct drm_i915_gem_object *obj;
1690e1eb 164 int pin_count;
de151cf6 165};
7c1c2871 166
9b9d172d 167struct sdvo_device_mapping {
e957d772 168 u8 initialized;
9b9d172d 169 u8 dvo_port;
170 u8 slave_addr;
171 u8 dvo_wiring;
e957d772 172 u8 i2c_pin;
b1083333 173 u8 ddc_pin;
9b9d172d 174};
175
c4a1d9e4
CW
176struct intel_display_error_state;
177
63eeaf38 178struct drm_i915_error_state {
742cbee8 179 struct kref ref;
63eeaf38
JB
180 u32 eir;
181 u32 pgtbl_er;
be998e2e 182 u32 ier;
b9a3906b 183 u32 ccid;
9574b3fe 184 bool waiting[I915_NUM_RINGS];
9db4a9c7 185 u32 pipestat[I915_MAX_PIPES];
c1cd90ed
DV
186 u32 tail[I915_NUM_RINGS];
187 u32 head[I915_NUM_RINGS];
d27b1e0e
DV
188 u32 ipeir[I915_NUM_RINGS];
189 u32 ipehr[I915_NUM_RINGS];
190 u32 instdone[I915_NUM_RINGS];
191 u32 acthd[I915_NUM_RINGS];
7e3b8737 192 u32 semaphore_mboxes[I915_NUM_RINGS][I915_NUM_RINGS - 1];
12f55818 193 u32 rc_psmi[I915_NUM_RINGS]; /* sleep state */
7e3b8737
DV
194 /* our own tracking of ring head and tail */
195 u32 cpu_ring_head[I915_NUM_RINGS];
196 u32 cpu_ring_tail[I915_NUM_RINGS];
1d8f38f4 197 u32 error; /* gen6+ */
c1cd90ed
DV
198 u32 instpm[I915_NUM_RINGS];
199 u32 instps[I915_NUM_RINGS];
63eeaf38 200 u32 instdone1;
d27b1e0e 201 u32 seqno[I915_NUM_RINGS];
9df30794 202 u64 bbaddr;
33f3f518
DV
203 u32 fault_reg[I915_NUM_RINGS];
204 u32 done_reg;
c1cd90ed 205 u32 faddr[I915_NUM_RINGS];
4b9de737 206 u64 fence[I915_MAX_NUM_FENCES];
63eeaf38 207 struct timeval time;
52d39a21
CW
208 struct drm_i915_error_ring {
209 struct drm_i915_error_object {
210 int page_count;
211 u32 gtt_offset;
212 u32 *pages[0];
213 } *ringbuffer, *batchbuffer;
214 struct drm_i915_error_request {
215 long jiffies;
216 u32 seqno;
ee4f42b1 217 u32 tail;
52d39a21
CW
218 } *requests;
219 int num_requests;
220 } ring[I915_NUM_RINGS];
9df30794 221 struct drm_i915_error_buffer {
a779e5ab 222 u32 size;
9df30794
CW
223 u32 name;
224 u32 seqno;
225 u32 gtt_offset;
226 u32 read_domains;
227 u32 write_domain;
4b9de737 228 s32 fence_reg:I915_MAX_NUM_FENCE_BITS;
9df30794
CW
229 s32 pinned:2;
230 u32 tiling:2;
231 u32 dirty:1;
232 u32 purgeable:1;
5d1333fc 233 s32 ring:4;
93dfb40c 234 u32 cache_level:2;
c724e8a9
CW
235 } *active_bo, *pinned_bo;
236 u32 active_bo_count, pinned_bo_count;
6ef3d427 237 struct intel_overlay_error_state *overlay;
c4a1d9e4 238 struct intel_display_error_state *display;
63eeaf38
JB
239};
240
e70236a8
JB
241struct drm_i915_display_funcs {
242 void (*dpms)(struct drm_crtc *crtc, int mode);
ee5382ae 243 bool (*fbc_enabled)(struct drm_device *dev);
e70236a8
JB
244 void (*enable_fbc)(struct drm_crtc *crtc, unsigned long interval);
245 void (*disable_fbc)(struct drm_device *dev);
246 int (*get_display_clock_speed)(struct drm_device *dev);
247 int (*get_fifo_size)(struct drm_device *dev, int plane);
d210246a 248 void (*update_wm)(struct drm_device *dev);
b840d907
JB
249 void (*update_sprite_wm)(struct drm_device *dev, int pipe,
250 uint32_t sprite_width, int pixel_size);
9104183d 251 void (*sanitize_pm)(struct drm_device *dev);
1f8eeabf
ED
252 void (*update_linetime_wm)(struct drm_device *dev, int pipe,
253 struct drm_display_mode *mode);
f564048e
EA
254 int (*crtc_mode_set)(struct drm_crtc *crtc,
255 struct drm_display_mode *mode,
256 struct drm_display_mode *adjusted_mode,
257 int x, int y,
258 struct drm_framebuffer *old_fb);
ee7b9f93 259 void (*off)(struct drm_crtc *crtc);
e0dac65e
WF
260 void (*write_eld)(struct drm_connector *connector,
261 struct drm_crtc *crtc);
674cf967 262 void (*fdi_link_train)(struct drm_crtc *crtc);
6067aaea 263 void (*init_clock_gating)(struct drm_device *dev);
645c62a5 264 void (*init_pch_clock_gating)(struct drm_device *dev);
8c9f3aaf
JB
265 int (*queue_flip)(struct drm_device *dev, struct drm_crtc *crtc,
266 struct drm_framebuffer *fb,
267 struct drm_i915_gem_object *obj);
17638cd6
JB
268 int (*update_plane)(struct drm_crtc *crtc, struct drm_framebuffer *fb,
269 int x, int y);
e70236a8
JB
270 /* clock updates for mode set */
271 /* cursor updates */
272 /* render clock increase/decrease */
273 /* display clock increase/decrease */
274 /* pll clock increase/decrease */
e70236a8
JB
275};
276
990bbdad
CW
277struct drm_i915_gt_funcs {
278 void (*force_wake_get)(struct drm_i915_private *dev_priv);
279 void (*force_wake_put)(struct drm_i915_private *dev_priv);
280};
281
cfdf1fa2 282struct intel_device_info {
c96c3a8c 283 u8 gen;
0206e353
AJ
284 u8 is_mobile:1;
285 u8 is_i85x:1;
286 u8 is_i915g:1;
287 u8 is_i945gm:1;
288 u8 is_g33:1;
289 u8 need_gfx_hws:1;
290 u8 is_g4x:1;
291 u8 is_pineview:1;
292 u8 is_broadwater:1;
293 u8 is_crestline:1;
294 u8 is_ivybridge:1;
70a3eb7a 295 u8 is_valleyview:1;
b7884eb4 296 u8 has_force_wake:1;
4cae9ae0 297 u8 is_haswell:1;
0206e353
AJ
298 u8 has_fbc:1;
299 u8 has_pipe_cxsr:1;
300 u8 has_hotplug:1;
301 u8 cursor_needs_physical:1;
302 u8 has_overlay:1;
303 u8 overlay_needs_physical:1;
304 u8 supports_tv:1;
305 u8 has_bsd_ring:1;
306 u8 has_blt_ring:1;
3d29b842 307 u8 has_llc:1;
cfdf1fa2
KH
308};
309
1d2a314c
DV
310#define I915_PPGTT_PD_ENTRIES 512
311#define I915_PPGTT_PT_ENTRIES 1024
312struct i915_hw_ppgtt {
313 unsigned num_pd_entries;
314 struct page **pt_pages;
315 uint32_t pd_offset;
316 dma_addr_t *pt_dma_addr;
317 dma_addr_t scratch_page_dma_addr;
318};
319
40521054
BW
320
321/* This must match up with the value previously used for execbuf2.rsvd1. */
322#define DEFAULT_CONTEXT_ID 0
323struct i915_hw_context {
324 int id;
e0556841 325 bool is_initialized;
40521054
BW
326 struct drm_i915_file_private *file_priv;
327 struct intel_ring_buffer *ring;
328 struct drm_i915_gem_object *obj;
329};
330
b5e50c3f 331enum no_fbc_reason {
bed4a673 332 FBC_NO_OUTPUT, /* no outputs enabled to compress */
b5e50c3f
JB
333 FBC_STOLEN_TOO_SMALL, /* not enough space to hold compressed buffers */
334 FBC_UNSUPPORTED_MODE, /* interlace or doublescanned mode */
335 FBC_MODE_TOO_LARGE, /* mode too large for compression */
336 FBC_BAD_PLANE, /* fbc not supported on plane */
337 FBC_NOT_TILED, /* buffer not tiled */
9c928d16 338 FBC_MULTIPLE_PIPES, /* more than one pipe active */
c1a9f047 339 FBC_MODULE_PARAM,
b5e50c3f
JB
340};
341
3bad0781 342enum intel_pch {
f0350830 343 PCH_NONE = 0, /* No PCH present */
3bad0781
ZW
344 PCH_IBX, /* Ibexpeak PCH */
345 PCH_CPT, /* Cougarpoint PCH */
eb877ebf 346 PCH_LPT, /* Lynxpoint PCH */
3bad0781
ZW
347};
348
b690e96c 349#define QUIRK_PIPEA_FORCE (1<<0)
435793df 350#define QUIRK_LVDS_SSC_DISABLE (1<<1)
4dca20ef 351#define QUIRK_INVERT_BRIGHTNESS (1<<2)
b690e96c 352
8be48d92 353struct intel_fbdev;
1630fe75 354struct intel_fbc_work;
38651674 355
c2b9152f
DV
356struct intel_gmbus {
357 struct i2c_adapter adapter;
f6f808c8 358 bool force_bit;
c2b9152f 359 u32 reg0;
36c785f0 360 u32 gpio_reg;
c167a6fc 361 struct i2c_algo_bit_data bit_algo;
c2b9152f
DV
362 struct drm_i915_private *dev_priv;
363};
364
1da177e4 365typedef struct drm_i915_private {
673a394b
EA
366 struct drm_device *dev;
367
cfdf1fa2
KH
368 const struct intel_device_info *info;
369
72bfa19c 370 int relative_constants_mode;
ac5c4e76 371
3043c60c 372 void __iomem *regs;
990bbdad
CW
373
374 struct drm_i915_gt_funcs gt;
9f1f46a4
DV
375 /** gt_fifo_count and the subsequent register write are synchronized
376 * with dev->struct_mutex. */
377 unsigned gt_fifo_count;
378 /** forcewake_count is protected by gt_lock */
379 unsigned forcewake_count;
380 /** gt_lock is also taken in irq contexts. */
381 struct spinlock gt_lock;
1da177e4 382
f2c9677b 383 struct intel_gmbus gmbus[GMBUS_NUM_PORTS];
f899fc64 384
8a8ed1f5
YS
385 /** gmbus_mutex protects against concurrent usage of the single hw gmbus
386 * controller on different i2c buses. */
387 struct mutex gmbus_mutex;
388
110447fc
DV
389 /**
390 * Base address of the gmbus and gpio block.
391 */
392 uint32_t gpio_mmio_base;
393
ec2a4c3f 394 struct pci_dev *bridge_dev;
1ec14ad3 395 struct intel_ring_buffer ring[I915_NUM_RINGS];
6f392d54 396 uint32_t next_seqno;
1da177e4 397
9c8da5eb 398 drm_dma_handle_t *status_page_dmah;
0a3e67a4 399 uint32_t counter;
05394f39
CW
400 struct drm_i915_gem_object *pwrctx;
401 struct drm_i915_gem_object *renderctx;
1da177e4 402
d7658989
JB
403 struct resource mch_res;
404
a6b54f3f 405 unsigned int cpp;
1da177e4
LT
406 int back_offset;
407 int front_offset;
408 int current_page;
409 int page_flipping;
1da177e4 410
1da177e4 411 atomic_t irq_received;
1ec14ad3
CW
412
413 /* protects the irq masks */
414 spinlock_t irq_lock;
57f350b6
JB
415
416 /* DPIO indirect register protection */
417 spinlock_t dpio_lock;
418
ed4cb414 419 /** Cached value of IMR to avoid reads in updating the bitfield */
7c463586 420 u32 pipestat[2];
1ec14ad3
CW
421 u32 irq_mask;
422 u32 gt_irq_mask;
423 u32 pch_irq_mask;
1da177e4 424
5ca58282
JB
425 u32 hotplug_supported_mask;
426 struct work_struct hotplug_work;
427
0d6aa60b 428 unsigned int sr01, adpa, ppcr, dvob, dvoc, lvds;
a3524f1b 429 int num_pipe;
ee7b9f93 430 int num_pch_pll;
a6b54f3f 431
f65d9421 432 /* For hangcheck timer */
576ae4b8 433#define DRM_I915_HANGCHECK_PERIOD 1500 /* in ms */
f65d9421
BG
434 struct timer_list hangcheck_timer;
435 int hangcheck_count;
b4519513 436 uint32_t last_acthd[I915_NUM_RINGS];
cbb465e7
CW
437 uint32_t last_instdone;
438 uint32_t last_instdone1;
f65d9421 439
e5eb3d63
DV
440 unsigned int stop_rings;
441
80824003 442 unsigned long cfb_size;
016b9b61
CW
443 unsigned int cfb_fb;
444 enum plane cfb_plane;
bed4a673 445 int cfb_y;
1630fe75 446 struct intel_fbc_work *fbc_work;
80824003 447
8ee1c3db
MG
448 struct intel_opregion opregion;
449
02e792fb
DV
450 /* overlay */
451 struct intel_overlay *overlay;
b840d907 452 bool sprite_scaling_enabled;
02e792fb 453
79e53945 454 /* LVDS info */
a9573556 455 int backlight_level; /* restore backlight to this value */
47356eb6 456 bool backlight_enabled;
88631706
ML
457 struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
458 struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
79e53945
JB
459
460 /* Feature bits from the VBIOS */
95281e35
HE
461 unsigned int int_tv_support:1;
462 unsigned int lvds_dither:1;
463 unsigned int lvds_vbt:1;
464 unsigned int int_crt_support:1;
43565a06 465 unsigned int lvds_use_ssc:1;
abd06860 466 unsigned int display_clock_mode:1;
43565a06 467 int lvds_ssc_freq;
b0354385
TI
468 unsigned int bios_lvds_val; /* initial [PCH_]LVDS reg val in VBIOS */
469 unsigned int lvds_val; /* used for checking LVDS channel mode */
5ceb0f9b 470 struct {
9f0e7ff4
JB
471 int rate;
472 int lanes;
473 int preemphasis;
474 int vswing;
475
476 bool initialized;
477 bool support;
478 int bpp;
479 struct edp_power_seq pps;
5ceb0f9b 480 } edp;
89667383 481 bool no_aux_handshake;
79e53945 482
c1c7af60
JB
483 struct notifier_block lid_notifier;
484
f899fc64 485 int crt_ddc_pin;
4b9de737 486 struct drm_i915_fence_reg fence_regs[I915_MAX_NUM_FENCES]; /* assume 965 */
de151cf6
JB
487 int fence_reg_start; /* 4 if userland hasn't ioctl'd us yet */
488 int num_fence_regs; /* 8 on pre-965, 16 otherwise */
489
95534263 490 unsigned int fsb_freq, mem_freq, is_ddr3;
7662c8bd 491
63eeaf38 492 spinlock_t error_lock;
742cbee8 493 /* Protected by dev->error_lock. */
63eeaf38 494 struct drm_i915_error_state *first_error;
8a905236 495 struct work_struct error_work;
30dbf0c0 496 struct completion error_completion;
9c9fe1f8 497 struct workqueue_struct *wq;
63eeaf38 498
e70236a8
JB
499 /* Display functions */
500 struct drm_i915_display_funcs display;
501
3bad0781
ZW
502 /* PCH chipset type */
503 enum intel_pch pch_type;
504
b690e96c
JB
505 unsigned long quirks;
506
ba8bbcf6 507 /* Register state */
c9354c85 508 bool modeset_on_lid;
ba8bbcf6
JB
509 u8 saveLBB;
510 u32 saveDSPACNTR;
511 u32 saveDSPBCNTR;
e948e994 512 u32 saveDSPARB;
968b503e 513 u32 saveHWS;
ba8bbcf6
JB
514 u32 savePIPEACONF;
515 u32 savePIPEBCONF;
516 u32 savePIPEASRC;
517 u32 savePIPEBSRC;
518 u32 saveFPA0;
519 u32 saveFPA1;
520 u32 saveDPLL_A;
521 u32 saveDPLL_A_MD;
522 u32 saveHTOTAL_A;
523 u32 saveHBLANK_A;
524 u32 saveHSYNC_A;
525 u32 saveVTOTAL_A;
526 u32 saveVBLANK_A;
527 u32 saveVSYNC_A;
528 u32 saveBCLRPAT_A;
5586c8bc 529 u32 saveTRANSACONF;
42048781
ZW
530 u32 saveTRANS_HTOTAL_A;
531 u32 saveTRANS_HBLANK_A;
532 u32 saveTRANS_HSYNC_A;
533 u32 saveTRANS_VTOTAL_A;
534 u32 saveTRANS_VBLANK_A;
535 u32 saveTRANS_VSYNC_A;
0da3ea12 536 u32 savePIPEASTAT;
ba8bbcf6
JB
537 u32 saveDSPASTRIDE;
538 u32 saveDSPASIZE;
539 u32 saveDSPAPOS;
585fb111 540 u32 saveDSPAADDR;
ba8bbcf6
JB
541 u32 saveDSPASURF;
542 u32 saveDSPATILEOFF;
543 u32 savePFIT_PGM_RATIOS;
0eb96d6e 544 u32 saveBLC_HIST_CTL;
ba8bbcf6
JB
545 u32 saveBLC_PWM_CTL;
546 u32 saveBLC_PWM_CTL2;
42048781
ZW
547 u32 saveBLC_CPU_PWM_CTL;
548 u32 saveBLC_CPU_PWM_CTL2;
ba8bbcf6
JB
549 u32 saveFPB0;
550 u32 saveFPB1;
551 u32 saveDPLL_B;
552 u32 saveDPLL_B_MD;
553 u32 saveHTOTAL_B;
554 u32 saveHBLANK_B;
555 u32 saveHSYNC_B;
556 u32 saveVTOTAL_B;
557 u32 saveVBLANK_B;
558 u32 saveVSYNC_B;
559 u32 saveBCLRPAT_B;
5586c8bc 560 u32 saveTRANSBCONF;
42048781
ZW
561 u32 saveTRANS_HTOTAL_B;
562 u32 saveTRANS_HBLANK_B;
563 u32 saveTRANS_HSYNC_B;
564 u32 saveTRANS_VTOTAL_B;
565 u32 saveTRANS_VBLANK_B;
566 u32 saveTRANS_VSYNC_B;
0da3ea12 567 u32 savePIPEBSTAT;
ba8bbcf6
JB
568 u32 saveDSPBSTRIDE;
569 u32 saveDSPBSIZE;
570 u32 saveDSPBPOS;
585fb111 571 u32 saveDSPBADDR;
ba8bbcf6
JB
572 u32 saveDSPBSURF;
573 u32 saveDSPBTILEOFF;
585fb111
JB
574 u32 saveVGA0;
575 u32 saveVGA1;
576 u32 saveVGA_PD;
ba8bbcf6
JB
577 u32 saveVGACNTRL;
578 u32 saveADPA;
579 u32 saveLVDS;
585fb111
JB
580 u32 savePP_ON_DELAYS;
581 u32 savePP_OFF_DELAYS;
ba8bbcf6
JB
582 u32 saveDVOA;
583 u32 saveDVOB;
584 u32 saveDVOC;
585 u32 savePP_ON;
586 u32 savePP_OFF;
587 u32 savePP_CONTROL;
585fb111 588 u32 savePP_DIVISOR;
ba8bbcf6
JB
589 u32 savePFIT_CONTROL;
590 u32 save_palette_a[256];
591 u32 save_palette_b[256];
06027f91 592 u32 saveDPFC_CB_BASE;
ba8bbcf6
JB
593 u32 saveFBC_CFB_BASE;
594 u32 saveFBC_LL_BASE;
595 u32 saveFBC_CONTROL;
596 u32 saveFBC_CONTROL2;
0da3ea12
JB
597 u32 saveIER;
598 u32 saveIIR;
599 u32 saveIMR;
42048781
ZW
600 u32 saveDEIER;
601 u32 saveDEIMR;
602 u32 saveGTIER;
603 u32 saveGTIMR;
604 u32 saveFDI_RXA_IMR;
605 u32 saveFDI_RXB_IMR;
1f84e550 606 u32 saveCACHE_MODE_0;
1f84e550 607 u32 saveMI_ARB_STATE;
ba8bbcf6
JB
608 u32 saveSWF0[16];
609 u32 saveSWF1[16];
610 u32 saveSWF2[3];
611 u8 saveMSR;
612 u8 saveSR[8];
123f794f 613 u8 saveGR[25];
ba8bbcf6 614 u8 saveAR_INDEX;
a59e122a 615 u8 saveAR[21];
ba8bbcf6 616 u8 saveDACMASK;
a59e122a 617 u8 saveCR[37];
4b9de737 618 uint64_t saveFENCE[I915_MAX_NUM_FENCES];
1fd1c624
EA
619 u32 saveCURACNTR;
620 u32 saveCURAPOS;
621 u32 saveCURABASE;
622 u32 saveCURBCNTR;
623 u32 saveCURBPOS;
624 u32 saveCURBBASE;
625 u32 saveCURSIZE;
a4fc5ed6
KP
626 u32 saveDP_B;
627 u32 saveDP_C;
628 u32 saveDP_D;
629 u32 savePIPEA_GMCH_DATA_M;
630 u32 savePIPEB_GMCH_DATA_M;
631 u32 savePIPEA_GMCH_DATA_N;
632 u32 savePIPEB_GMCH_DATA_N;
633 u32 savePIPEA_DP_LINK_M;
634 u32 savePIPEB_DP_LINK_M;
635 u32 savePIPEA_DP_LINK_N;
636 u32 savePIPEB_DP_LINK_N;
42048781
ZW
637 u32 saveFDI_RXA_CTL;
638 u32 saveFDI_TXA_CTL;
639 u32 saveFDI_RXB_CTL;
640 u32 saveFDI_TXB_CTL;
641 u32 savePFA_CTL_1;
642 u32 savePFB_CTL_1;
643 u32 savePFA_WIN_SZ;
644 u32 savePFB_WIN_SZ;
645 u32 savePFA_WIN_POS;
646 u32 savePFB_WIN_POS;
5586c8bc
ZW
647 u32 savePCH_DREF_CONTROL;
648 u32 saveDISP_ARB_CTL;
649 u32 savePIPEA_DATA_M1;
650 u32 savePIPEA_DATA_N1;
651 u32 savePIPEA_LINK_M1;
652 u32 savePIPEA_LINK_N1;
653 u32 savePIPEB_DATA_M1;
654 u32 savePIPEB_DATA_N1;
655 u32 savePIPEB_LINK_M1;
656 u32 savePIPEB_LINK_N1;
b5b72e89 657 u32 saveMCHBAR_RENDER_STANDBY;
cda2bb78 658 u32 savePCH_PORT_HOTPLUG;
673a394b
EA
659
660 struct {
19966754 661 /** Bridge to intel-gtt-ko */
c64f7ba5 662 const struct intel_gtt *gtt;
19966754 663 /** Memory allocator for GTT stolen memory */
fe669bf8 664 struct drm_mm stolen;
19966754 665 /** Memory allocator for GTT */
673a394b 666 struct drm_mm gtt_space;
93a37f20
DV
667 /** List of all objects in gtt_space. Used to restore gtt
668 * mappings on resume */
669 struct list_head gtt_list;
bee4a186
CW
670
671 /** Usable portion of the GTT for GEM */
672 unsigned long gtt_start;
a6e0aa42 673 unsigned long gtt_mappable_end;
bee4a186 674 unsigned long gtt_end;
673a394b 675
0839ccb8 676 struct io_mapping *gtt_mapping;
dd2757f8 677 phys_addr_t gtt_base_addr;
ab657db1 678 int gtt_mtrr;
0839ccb8 679
1d2a314c
DV
680 /** PPGTT used for aliasing the PPGTT with the GTT */
681 struct i915_hw_ppgtt *aliasing_ppgtt;
682
b9524a1e
BW
683 u32 *l3_remap_info;
684
17250b71 685 struct shrinker inactive_shrinker;
31169714 686
69dc4987
CW
687 /**
688 * List of objects currently involved in rendering.
689 *
690 * Includes buffers having the contents of their GPU caches
691 * flushed, not necessarily primitives. last_rendering_seqno
692 * represents when the rendering involved will be completed.
693 *
694 * A reference is held on the buffer while on this list.
695 */
696 struct list_head active_list;
697
673a394b
EA
698 /**
699 * List of objects which are not in the ringbuffer but which
700 * still have a write_domain which needs to be flushed before
701 * unbinding.
702 *
ce44b0ea
EA
703 * last_rendering_seqno is 0 while an object is in this list.
704 *
673a394b
EA
705 * A reference is held on the buffer while on this list.
706 */
707 struct list_head flushing_list;
708
709 /**
710 * LRU list of objects which are not in the ringbuffer and
711 * are ready to unbind, but are still in the GTT.
712 *
ce44b0ea
EA
713 * last_rendering_seqno is 0 while an object is in this list.
714 *
673a394b
EA
715 * A reference is not held on the buffer while on this list,
716 * as merely being GTT-bound shouldn't prevent its being
717 * freed, and we'll pull it off the list in the free path.
718 */
719 struct list_head inactive_list;
720
a09ba7fa
EA
721 /** LRU list of objects with fence regs on them. */
722 struct list_head fence_list;
723
673a394b
EA
724 /**
725 * We leave the user IRQ off as much as possible,
726 * but this means that requests will finish and never
727 * be retired once the system goes idle. Set a timer to
728 * fire periodically while the ring is running. When it
729 * fires, go retire requests.
730 */
731 struct delayed_work retire_work;
732
ce453d81
CW
733 /**
734 * Are we in a non-interruptible section of code like
735 * modesetting?
736 */
737 bool interruptible;
738
673a394b
EA
739 /**
740 * Flag if the X Server, and thus DRM, is not currently in
741 * control of the device.
742 *
743 * This is set between LeaveVT and EnterVT. It needs to be
744 * replaced with a semaphore. It also needs to be
745 * transitioned away from for kernel modesetting.
746 */
747 int suspended;
748
749 /**
750 * Flag if the hardware appears to be wedged.
751 *
752 * This is set when attempts to idle the device timeout.
25985edc 753 * It prevents command submission from occurring and makes
673a394b
EA
754 * every pending request fail
755 */
ba1234d1 756 atomic_t wedged;
673a394b
EA
757
758 /** Bit 6 swizzling required for X tiling */
759 uint32_t bit_6_swizzle_x;
760 /** Bit 6 swizzling required for Y tiling */
761 uint32_t bit_6_swizzle_y;
71acb5eb
DA
762
763 /* storage for physical objects */
764 struct drm_i915_gem_phys_object *phys_objs[I915_MAX_PHYS_OBJECT];
9220434a 765
73aa808f 766 /* accounting, useful for userland debugging */
73aa808f 767 size_t gtt_total;
6299f992
CW
768 size_t mappable_gtt_total;
769 size_t object_memory;
73aa808f 770 u32 object_count;
673a394b 771 } mm;
8781342d
DV
772
773 /* Old dri1 support infrastructure, beware the dragons ya fools entering
774 * here! */
775 struct {
776 unsigned allow_batchbuffer : 1;
316d3884 777 u32 __iomem *gfx_hws_cpu_addr;
8781342d
DV
778 } dri1;
779
780 /* Kernel Modesetting */
781
9b9d172d 782 struct sdvo_device_mapping sdvo_mappings[2];
a3e17eb8
ZY
783 /* indicate whether the LVDS_BORDER should be enabled or not */
784 unsigned int lvds_border_bits;
1d8e1c75
CW
785 /* Panel fitter placement and size for Ironlake+ */
786 u32 pch_pf_pos, pch_pf_size;
652c393a 787
27f8227b
JB
788 struct drm_crtc *plane_to_crtc_mapping[3];
789 struct drm_crtc *pipe_to_crtc_mapping[3];
6b95a207
KH
790 wait_queue_head_t pending_flip_queue;
791
ee7b9f93
JB
792 struct intel_pch_pll pch_plls[I915_NUM_PLLS];
793
652c393a
JB
794 /* Reclocking support */
795 bool render_reclock_avail;
796 bool lvds_downclock_avail;
18f9ed12
ZY
797 /* indicates the reduced downclock for LVDS*/
798 int lvds_downclock;
652c393a
JB
799 struct work_struct idle_work;
800 struct timer_list idle_timer;
801 bool busy;
802 u16 orig_clock;
6363ee6f
ZY
803 int child_dev_num;
804 struct child_device_config *child_dev;
a2565377 805 struct drm_connector *int_lvds_connector;
aaa6fd2a 806 struct drm_connector *int_edp_connector;
f97108d1 807
c4804411 808 bool mchbar_need_disable;
f97108d1 809
4912d041
BW
810 struct work_struct rps_work;
811 spinlock_t rps_lock;
812 u32 pm_iir;
813
f97108d1
JB
814 u8 cur_delay;
815 u8 min_delay;
816 u8 max_delay;
7648fa99
JB
817 u8 fmax;
818 u8 fstart;
819
05394f39
CW
820 u64 last_count1;
821 unsigned long last_time1;
4ed0b577 822 unsigned long chipset_power;
05394f39
CW
823 u64 last_count2;
824 struct timespec last_time2;
825 unsigned long gfx_power;
826 int c_m;
827 int r_t;
828 u8 corr;
7648fa99 829 spinlock_t *mchdev_lock;
b5e50c3f
JB
830
831 enum no_fbc_reason no_fbc_reason;
38651674 832
20bf377e
JB
833 struct drm_mm_node *compressed_fb;
834 struct drm_mm_node *compressed_llb;
34dc4d44 835
ae681d96
CW
836 unsigned long last_gpu_reset;
837
8be48d92
DA
838 /* list of fbdev register on this device */
839 struct intel_fbdev *fbdev;
e953fd7b 840
aaa6fd2a
MG
841 struct backlight_device *backlight;
842
e953fd7b 843 struct drm_property *broadcast_rgb_property;
3f43c48d 844 struct drm_property *force_audio_property;
e3689190
BW
845
846 struct work_struct parity_error_work;
254f965c
BW
847 bool hw_contexts_disabled;
848 uint32_t hw_context_size;
1da177e4
LT
849} drm_i915_private_t;
850
b4519513
CW
851/* Iterate over initialised rings */
852#define for_each_ring(ring__, dev_priv__, i__) \
853 for ((i__) = 0; (i__) < I915_NUM_RINGS; (i__)++) \
854 if (((ring__) = &(dev_priv__)->ring[(i__)]), intel_ring_initialized((ring__)))
855
b1d7e4b4
WF
856enum hdmi_force_audio {
857 HDMI_AUDIO_OFF_DVI = -2, /* no aux data for HDMI-DVI converter */
858 HDMI_AUDIO_OFF, /* force turn off HDMI audio */
859 HDMI_AUDIO_AUTO, /* trust EDID */
860 HDMI_AUDIO_ON, /* force turn on HDMI audio */
861};
862
93dfb40c
CW
863enum i915_cache_level {
864 I915_CACHE_NONE,
865 I915_CACHE_LLC,
866 I915_CACHE_LLC_MLC, /* gen6+ */
867};
868
673a394b 869struct drm_i915_gem_object {
c397b908 870 struct drm_gem_object base;
673a394b
EA
871
872 /** Current space allocated to this object in the GTT, if any. */
873 struct drm_mm_node *gtt_space;
93a37f20 874 struct list_head gtt_list;
673a394b
EA
875
876 /** This object's place on the active/flushing/inactive lists */
69dc4987
CW
877 struct list_head ring_list;
878 struct list_head mm_list;
99fcb766
DV
879 /** This object's place on GPU write list */
880 struct list_head gpu_write_list;
432e58ed
CW
881 /** This object's place in the batchbuffer or on the eviction list */
882 struct list_head exec_list;
673a394b
EA
883
884 /**
885 * This is set if the object is on the active or flushing lists
886 * (has pending rendering), and is not set if it's on inactive (ready
887 * to be unbound).
888 */
0206e353 889 unsigned int active:1;
673a394b
EA
890
891 /**
892 * This is set if the object has been written to since last bound
893 * to the GTT
894 */
0206e353 895 unsigned int dirty:1;
778c3544 896
87ca9c8a
CW
897 /**
898 * This is set if the object has been written to since the last
899 * GPU flush.
900 */
0206e353 901 unsigned int pending_gpu_write:1;
87ca9c8a 902
778c3544
DV
903 /**
904 * Fence register bits (if any) for this object. Will be set
905 * as needed when mapped into the GTT.
906 * Protected by dev->struct_mutex.
778c3544 907 */
4b9de737 908 signed int fence_reg:I915_MAX_NUM_FENCE_BITS;
778c3544 909
778c3544
DV
910 /**
911 * Advice: are the backing pages purgeable?
912 */
0206e353 913 unsigned int madv:2;
778c3544 914
778c3544
DV
915 /**
916 * Current tiling mode for the object.
917 */
0206e353 918 unsigned int tiling_mode:2;
5d82e3e6
CW
919 /**
920 * Whether the tiling parameters for the currently associated fence
921 * register have changed. Note that for the purposes of tracking
922 * tiling changes we also treat the unfenced register, the register
923 * slot that the object occupies whilst it executes a fenced
924 * command (such as BLT on gen2/3), as a "fence".
925 */
926 unsigned int fence_dirty:1;
778c3544
DV
927
928 /** How many users have pinned this object in GTT space. The following
929 * users can each hold at most one reference: pwrite/pread, pin_ioctl
930 * (via user_pin_count), execbuffer (objects are not allowed multiple
931 * times for the same batchbuffer), and the framebuffer code. When
932 * switching/pageflipping, the framebuffer code has at most two buffers
933 * pinned per crtc.
934 *
935 * In the worst case this is 1 + 1 + 1 + 2*2 = 7. That would fit into 3
936 * bits with absolutely no headroom. So use 4 bits. */
0206e353 937 unsigned int pin_count:4;
778c3544 938#define DRM_I915_GEM_OBJECT_MAX_PIN_COUNT 0xf
673a394b 939
75e9e915
DV
940 /**
941 * Is the object at the current location in the gtt mappable and
942 * fenceable? Used to avoid costly recalculations.
943 */
0206e353 944 unsigned int map_and_fenceable:1;
75e9e915 945
fb7d516a
DV
946 /**
947 * Whether the current gtt mapping needs to be mappable (and isn't just
948 * mappable by accident). Track pin and fault separate for a more
949 * accurate mappable working set.
950 */
0206e353
AJ
951 unsigned int fault_mappable:1;
952 unsigned int pin_mappable:1;
fb7d516a 953
caea7476
CW
954 /*
955 * Is the GPU currently using a fence to access this buffer,
956 */
957 unsigned int pending_fenced_gpu_access:1;
958 unsigned int fenced_gpu_access:1;
959
93dfb40c
CW
960 unsigned int cache_level:2;
961
7bddb01f 962 unsigned int has_aliasing_ppgtt_mapping:1;
74898d7e 963 unsigned int has_global_gtt_mapping:1;
7bddb01f 964
856fa198 965 struct page **pages;
673a394b 966
185cbcb3
DV
967 /**
968 * DMAR support
969 */
970 struct scatterlist *sg_list;
971 int num_sg;
972
1286ff73
DV
973 /* prime dma-buf support */
974 struct sg_table *sg_table;
9a70cc2a
DA
975 void *dma_buf_vmapping;
976 int vmapping_count;
977
67731b87
CW
978 /**
979 * Used for performing relocations during execbuffer insertion.
980 */
981 struct hlist_node exec_node;
982 unsigned long exec_handle;
6fe4f140 983 struct drm_i915_gem_exec_object2 *exec_entry;
67731b87 984
673a394b
EA
985 /**
986 * Current offset of the object in GTT space.
987 *
988 * This is the same as gtt_space->start
989 */
990 uint32_t gtt_offset;
e67b8ce1 991
caea7476
CW
992 struct intel_ring_buffer *ring;
993
1c293ea3
CW
994 /** Breadcrumb of last rendering to the buffer. */
995 uint32_t last_rendering_seqno;
caea7476
CW
996 /** Breadcrumb of last fenced GPU access to the buffer. */
997 uint32_t last_fenced_seqno;
673a394b 998
778c3544 999 /** Current tiling stride for the object, if it's tiled. */
de151cf6 1000 uint32_t stride;
673a394b 1001
280b713b 1002 /** Record of address bit 17 of each page at last unbind. */
d312ec25 1003 unsigned long *bit_17;
280b713b 1004
79e53945
JB
1005 /** User space pin count and filp owning the pin */
1006 uint32_t user_pin_count;
1007 struct drm_file *pin_filp;
71acb5eb
DA
1008
1009 /** for phy allocated objects */
1010 struct drm_i915_gem_phys_object *phys_obj;
b70d11da 1011
6b95a207
KH
1012 /**
1013 * Number of crtcs where this object is currently the fb, but
1014 * will be page flipped away on the next vblank. When it
1015 * reaches 0, dev_priv->pending_flip_queue will be woken up.
1016 */
1017 atomic_t pending_flip;
673a394b
EA
1018};
1019
62b8b215 1020#define to_intel_bo(x) container_of(x, struct drm_i915_gem_object, base)
23010e43 1021
673a394b
EA
1022/**
1023 * Request queue structure.
1024 *
1025 * The request queue allows us to note sequence numbers that have been emitted
1026 * and may be associated with active buffers to be retired.
1027 *
1028 * By keeping this list, we can avoid having to do questionable
1029 * sequence-number comparisons on buffer last_rendering_seqnos, and associate
1030 * an emission time with seqnos for tracking how far ahead of the GPU we are.
1031 */
1032struct drm_i915_gem_request {
852835f3
ZN
1033 /** On Which ring this request was generated */
1034 struct intel_ring_buffer *ring;
1035
673a394b
EA
1036 /** GEM sequence number associated with this request. */
1037 uint32_t seqno;
1038
a71d8d94
CW
1039 /** Postion in the ringbuffer of the end of the request */
1040 u32 tail;
1041
673a394b
EA
1042 /** Time at which this request was emitted, in jiffies. */
1043 unsigned long emitted_jiffies;
1044
b962442e 1045 /** global list entry for this request */
673a394b 1046 struct list_head list;
b962442e 1047
f787a5f5 1048 struct drm_i915_file_private *file_priv;
b962442e
EA
1049 /** file_priv list entry for this request */
1050 struct list_head client_list;
673a394b
EA
1051};
1052
1053struct drm_i915_file_private {
1054 struct {
1c25595f 1055 struct spinlock lock;
b962442e 1056 struct list_head request_list;
673a394b 1057 } mm;
40521054 1058 struct idr context_idr;
673a394b
EA
1059};
1060
cae5852d
ZN
1061#define INTEL_INFO(dev) (((struct drm_i915_private *) (dev)->dev_private)->info)
1062
1063#define IS_I830(dev) ((dev)->pci_device == 0x3577)
1064#define IS_845G(dev) ((dev)->pci_device == 0x2562)
1065#define IS_I85X(dev) (INTEL_INFO(dev)->is_i85x)
1066#define IS_I865G(dev) ((dev)->pci_device == 0x2572)
1067#define IS_I915G(dev) (INTEL_INFO(dev)->is_i915g)
1068#define IS_I915GM(dev) ((dev)->pci_device == 0x2592)
1069#define IS_I945G(dev) ((dev)->pci_device == 0x2772)
1070#define IS_I945GM(dev) (INTEL_INFO(dev)->is_i945gm)
1071#define IS_BROADWATER(dev) (INTEL_INFO(dev)->is_broadwater)
1072#define IS_CRESTLINE(dev) (INTEL_INFO(dev)->is_crestline)
1073#define IS_GM45(dev) ((dev)->pci_device == 0x2A42)
1074#define IS_G4X(dev) (INTEL_INFO(dev)->is_g4x)
1075#define IS_PINEVIEW_G(dev) ((dev)->pci_device == 0xa001)
1076#define IS_PINEVIEW_M(dev) ((dev)->pci_device == 0xa011)
1077#define IS_PINEVIEW(dev) (INTEL_INFO(dev)->is_pineview)
1078#define IS_G33(dev) (INTEL_INFO(dev)->is_g33)
1079#define IS_IRONLAKE_D(dev) ((dev)->pci_device == 0x0042)
1080#define IS_IRONLAKE_M(dev) ((dev)->pci_device == 0x0046)
4b65177b 1081#define IS_IVYBRIDGE(dev) (INTEL_INFO(dev)->is_ivybridge)
70a3eb7a 1082#define IS_VALLEYVIEW(dev) (INTEL_INFO(dev)->is_valleyview)
4cae9ae0 1083#define IS_HASWELL(dev) (INTEL_INFO(dev)->is_haswell)
cae5852d
ZN
1084#define IS_MOBILE(dev) (INTEL_INFO(dev)->is_mobile)
1085
85436696
JB
1086/*
1087 * The genX designation typically refers to the render engine, so render
1088 * capability related checks should use IS_GEN, while display and other checks
1089 * have their own (e.g. HAS_PCH_SPLIT for ILK+ display, IS_foo for particular
1090 * chips, etc.).
1091 */
cae5852d
ZN
1092#define IS_GEN2(dev) (INTEL_INFO(dev)->gen == 2)
1093#define IS_GEN3(dev) (INTEL_INFO(dev)->gen == 3)
1094#define IS_GEN4(dev) (INTEL_INFO(dev)->gen == 4)
1095#define IS_GEN5(dev) (INTEL_INFO(dev)->gen == 5)
1096#define IS_GEN6(dev) (INTEL_INFO(dev)->gen == 6)
85436696 1097#define IS_GEN7(dev) (INTEL_INFO(dev)->gen == 7)
cae5852d
ZN
1098
1099#define HAS_BSD(dev) (INTEL_INFO(dev)->has_bsd_ring)
1100#define HAS_BLT(dev) (INTEL_INFO(dev)->has_blt_ring)
3d29b842 1101#define HAS_LLC(dev) (INTEL_INFO(dev)->has_llc)
cae5852d
ZN
1102#define I915_NEED_GFX_HWS(dev) (INTEL_INFO(dev)->need_gfx_hws)
1103
254f965c 1104#define HAS_HW_CONTEXTS(dev) (INTEL_INFO(dev)->gen >= 6)
93553609 1105#define HAS_ALIASING_PPGTT(dev) (INTEL_INFO(dev)->gen >=6 && !IS_VALLEYVIEW(dev))
1d2a314c 1106
05394f39 1107#define HAS_OVERLAY(dev) (INTEL_INFO(dev)->has_overlay)
cae5852d
ZN
1108#define OVERLAY_NEEDS_PHYSICAL(dev) (INTEL_INFO(dev)->overlay_needs_physical)
1109
1110/* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
1111 * rows, which changed the alignment requirements and fence programming.
1112 */
1113#define HAS_128_BYTE_Y_TILING(dev) (!IS_GEN2(dev) && !(IS_I915G(dev) || \
1114 IS_I915GM(dev)))
1115#define SUPPORTS_DIGITAL_OUTPUTS(dev) (!IS_GEN2(dev) && !IS_PINEVIEW(dev))
1116#define SUPPORTS_INTEGRATED_HDMI(dev) (IS_G4X(dev) || IS_GEN5(dev))
1117#define SUPPORTS_INTEGRATED_DP(dev) (IS_G4X(dev) || IS_GEN5(dev))
1118#define SUPPORTS_EDP(dev) (IS_IRONLAKE_M(dev))
1119#define SUPPORTS_TV(dev) (INTEL_INFO(dev)->supports_tv)
1120#define I915_HAS_HOTPLUG(dev) (INTEL_INFO(dev)->has_hotplug)
1121/* dsparb controlled by hw only */
1122#define DSPARB_HWCONTROL(dev) (IS_G4X(dev) || IS_IRONLAKE(dev))
1123
1124#define HAS_FW_BLC(dev) (INTEL_INFO(dev)->gen > 2)
1125#define HAS_PIPE_CXSR(dev) (INTEL_INFO(dev)->has_pipe_cxsr)
1126#define I915_HAS_FBC(dev) (INTEL_INFO(dev)->has_fbc)
cae5852d 1127
eceae481 1128#define HAS_PIPE_CONTROL(dev) (INTEL_INFO(dev)->gen >= 5)
cae5852d
ZN
1129
1130#define INTEL_PCH_TYPE(dev) (((struct drm_i915_private *)(dev)->dev_private)->pch_type)
eb877ebf 1131#define HAS_PCH_LPT(dev) (INTEL_PCH_TYPE(dev) == PCH_LPT)
cae5852d
ZN
1132#define HAS_PCH_CPT(dev) (INTEL_PCH_TYPE(dev) == PCH_CPT)
1133#define HAS_PCH_IBX(dev) (INTEL_PCH_TYPE(dev) == PCH_IBX)
45e6e3a1 1134#define HAS_PCH_SPLIT(dev) (INTEL_PCH_TYPE(dev) != PCH_NONE)
cae5852d 1135
b7884eb4
DV
1136#define HAS_FORCE_WAKE(dev) (INTEL_INFO(dev)->has_force_wake)
1137
05394f39
CW
1138#include "i915_trace.h"
1139
83b7f9ac
ED
1140/**
1141 * RC6 is a special power stage which allows the GPU to enter an very
1142 * low-voltage mode when idle, using down to 0V while at this stage. This
1143 * stage is entered automatically when the GPU is idle when RC6 support is
1144 * enabled, and as soon as new workload arises GPU wakes up automatically as well.
1145 *
1146 * There are different RC6 modes available in Intel GPU, which differentiate
1147 * among each other with the latency required to enter and leave RC6 and
1148 * voltage consumed by the GPU in different states.
1149 *
1150 * The combination of the following flags define which states GPU is allowed
1151 * to enter, while RC6 is the normal RC6 state, RC6p is the deep RC6, and
1152 * RC6pp is deepest RC6. Their support by hardware varies according to the
1153 * GPU, BIOS, chipset and platform. RC6 is usually the safest one and the one
1154 * which brings the most power savings; deeper states save more power, but
1155 * require higher latency to switch to and wake up.
1156 */
1157#define INTEL_RC6_ENABLE (1<<0)
1158#define INTEL_RC6p_ENABLE (1<<1)
1159#define INTEL_RC6pp_ENABLE (1<<2)
1160
c153f45f 1161extern struct drm_ioctl_desc i915_ioctls[];
b3a83639 1162extern int i915_max_ioctl;
a35d9d3c
BW
1163extern unsigned int i915_fbpercrtc __always_unused;
1164extern int i915_panel_ignore_lid __read_mostly;
1165extern unsigned int i915_powersave __read_mostly;
f45b5557 1166extern int i915_semaphores __read_mostly;
a35d9d3c 1167extern unsigned int i915_lvds_downclock __read_mostly;
121d527a 1168extern int i915_lvds_channel_mode __read_mostly;
4415e63b 1169extern int i915_panel_use_ssc __read_mostly;
a35d9d3c 1170extern int i915_vbt_sdvo_panel_type __read_mostly;
c0f372b3 1171extern int i915_enable_rc6 __read_mostly;
4415e63b 1172extern int i915_enable_fbc __read_mostly;
a35d9d3c 1173extern bool i915_enable_hangcheck __read_mostly;
650dc07e 1174extern int i915_enable_ppgtt __read_mostly;
b3a83639 1175
6a9ee8af
DA
1176extern int i915_suspend(struct drm_device *dev, pm_message_t state);
1177extern int i915_resume(struct drm_device *dev);
7c1c2871
DA
1178extern int i915_master_create(struct drm_device *dev, struct drm_master *master);
1179extern void i915_master_destroy(struct drm_device *dev, struct drm_master *master);
1180
1da177e4 1181 /* i915_dma.c */
d05c617e 1182void i915_update_dri1_breadcrumb(struct drm_device *dev);
84b1fd10 1183extern void i915_kernel_lost_context(struct drm_device * dev);
22eae947 1184extern int i915_driver_load(struct drm_device *, unsigned long flags);
ba8bbcf6 1185extern int i915_driver_unload(struct drm_device *);
673a394b 1186extern int i915_driver_open(struct drm_device *dev, struct drm_file *file_priv);
84b1fd10 1187extern void i915_driver_lastclose(struct drm_device * dev);
6c340eac
EA
1188extern void i915_driver_preclose(struct drm_device *dev,
1189 struct drm_file *file_priv);
673a394b
EA
1190extern void i915_driver_postclose(struct drm_device *dev,
1191 struct drm_file *file_priv);
84b1fd10 1192extern int i915_driver_device_is_agp(struct drm_device * dev);
c43b5634 1193#ifdef CONFIG_COMPAT
0d6aa60b
DA
1194extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
1195 unsigned long arg);
c43b5634 1196#endif
673a394b 1197extern int i915_emit_box(struct drm_device *dev,
c4e7a414
CW
1198 struct drm_clip_rect *box,
1199 int DR1, int DR4);
8e96d9c4 1200extern int intel_gpu_reset(struct drm_device *dev);
d4b8bb2a 1201extern int i915_reset(struct drm_device *dev);
7648fa99
JB
1202extern unsigned long i915_chipset_val(struct drm_i915_private *dev_priv);
1203extern unsigned long i915_mch_val(struct drm_i915_private *dev_priv);
1204extern unsigned long i915_gfx_val(struct drm_i915_private *dev_priv);
1205extern void i915_update_gfx_val(struct drm_i915_private *dev_priv);
1206
af6061af 1207
1da177e4 1208/* i915_irq.c */
f65d9421 1209void i915_hangcheck_elapsed(unsigned long data);
527f9e90 1210void i915_handle_error(struct drm_device *dev, bool wedged);
1da177e4 1211
f71d4af4 1212extern void intel_irq_init(struct drm_device *dev);
990bbdad 1213extern void intel_gt_init(struct drm_device *dev);
b1f14ad0 1214
742cbee8
DV
1215void i915_error_state_free(struct kref *error_ref);
1216
7c463586
KP
1217void
1218i915_enable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask);
1219
1220void
1221i915_disable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask);
1222
0206e353 1223void intel_enable_asle(struct drm_device *dev);
01c66889 1224
3bd3c932
CW
1225#ifdef CONFIG_DEBUG_FS
1226extern void i915_destroy_error_state(struct drm_device *dev);
1227#else
1228#define i915_destroy_error_state(x)
1229#endif
1230
7c463586 1231
673a394b
EA
1232/* i915_gem.c */
1233int i915_gem_init_ioctl(struct drm_device *dev, void *data,
1234 struct drm_file *file_priv);
1235int i915_gem_create_ioctl(struct drm_device *dev, void *data,
1236 struct drm_file *file_priv);
1237int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
1238 struct drm_file *file_priv);
1239int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
1240 struct drm_file *file_priv);
1241int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
1242 struct drm_file *file_priv);
de151cf6
JB
1243int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
1244 struct drm_file *file_priv);
673a394b
EA
1245int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
1246 struct drm_file *file_priv);
1247int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
1248 struct drm_file *file_priv);
1249int i915_gem_execbuffer(struct drm_device *dev, void *data,
1250 struct drm_file *file_priv);
76446cac
JB
1251int i915_gem_execbuffer2(struct drm_device *dev, void *data,
1252 struct drm_file *file_priv);
673a394b
EA
1253int i915_gem_pin_ioctl(struct drm_device *dev, void *data,
1254 struct drm_file *file_priv);
1255int i915_gem_unpin_ioctl(struct drm_device *dev, void *data,
1256 struct drm_file *file_priv);
1257int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
1258 struct drm_file *file_priv);
1259int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
1260 struct drm_file *file_priv);
3ef94daa
CW
1261int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
1262 struct drm_file *file_priv);
673a394b
EA
1263int i915_gem_entervt_ioctl(struct drm_device *dev, void *data,
1264 struct drm_file *file_priv);
1265int i915_gem_leavevt_ioctl(struct drm_device *dev, void *data,
1266 struct drm_file *file_priv);
1267int i915_gem_set_tiling(struct drm_device *dev, void *data,
1268 struct drm_file *file_priv);
1269int i915_gem_get_tiling(struct drm_device *dev, void *data,
1270 struct drm_file *file_priv);
5a125c3c
EA
1271int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
1272 struct drm_file *file_priv);
23ba4fd0
BW
1273int i915_gem_wait_ioctl(struct drm_device *dev, void *data,
1274 struct drm_file *file_priv);
673a394b 1275void i915_gem_load(struct drm_device *dev);
673a394b 1276int i915_gem_init_object(struct drm_gem_object *obj);
db53a302 1277int __must_check i915_gem_flush_ring(struct intel_ring_buffer *ring,
88241785
CW
1278 uint32_t invalidate_domains,
1279 uint32_t flush_domains);
05394f39
CW
1280struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
1281 size_t size);
673a394b 1282void i915_gem_free_object(struct drm_gem_object *obj);
2021746e
CW
1283int __must_check i915_gem_object_pin(struct drm_i915_gem_object *obj,
1284 uint32_t alignment,
1285 bool map_and_fenceable);
05394f39 1286void i915_gem_object_unpin(struct drm_i915_gem_object *obj);
2021746e 1287int __must_check i915_gem_object_unbind(struct drm_i915_gem_object *obj);
05394f39 1288void i915_gem_release_mmap(struct drm_i915_gem_object *obj);
673a394b 1289void i915_gem_lastclose(struct drm_device *dev);
f787a5f5 1290
1286ff73
DV
1291int i915_gem_object_get_pages_gtt(struct drm_i915_gem_object *obj,
1292 gfp_t gfpmask);
54cf91dc 1293int __must_check i915_mutex_lock_interruptible(struct drm_device *dev);
ce453d81 1294int __must_check i915_gem_object_wait_rendering(struct drm_i915_gem_object *obj);
2911a35b
BW
1295int i915_gem_object_sync(struct drm_i915_gem_object *obj,
1296 struct intel_ring_buffer *to);
54cf91dc 1297void i915_gem_object_move_to_active(struct drm_i915_gem_object *obj,
1ec14ad3
CW
1298 struct intel_ring_buffer *ring,
1299 u32 seqno);
54cf91dc 1300
ff72145b
DA
1301int i915_gem_dumb_create(struct drm_file *file_priv,
1302 struct drm_device *dev,
1303 struct drm_mode_create_dumb *args);
1304int i915_gem_mmap_gtt(struct drm_file *file_priv, struct drm_device *dev,
1305 uint32_t handle, uint64_t *offset);
1306int i915_gem_dumb_destroy(struct drm_file *file_priv, struct drm_device *dev,
0206e353 1307 uint32_t handle);
f787a5f5
CW
1308/**
1309 * Returns true if seq1 is later than seq2.
1310 */
1311static inline bool
1312i915_seqno_passed(uint32_t seq1, uint32_t seq2)
1313{
1314 return (int32_t)(seq1 - seq2) >= 0;
1315}
1316
53d227f2 1317u32 i915_gem_next_request_seqno(struct intel_ring_buffer *ring);
54cf91dc 1318
06d98131 1319int __must_check i915_gem_object_get_fence(struct drm_i915_gem_object *obj);
d9e86c0e 1320int __must_check i915_gem_object_put_fence(struct drm_i915_gem_object *obj);
2021746e 1321
9a5a53b3 1322static inline bool
1690e1eb
CW
1323i915_gem_object_pin_fence(struct drm_i915_gem_object *obj)
1324{
1325 if (obj->fence_reg != I915_FENCE_REG_NONE) {
1326 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
1327 dev_priv->fence_regs[obj->fence_reg].pin_count++;
9a5a53b3
CW
1328 return true;
1329 } else
1330 return false;
1690e1eb
CW
1331}
1332
1333static inline void
1334i915_gem_object_unpin_fence(struct drm_i915_gem_object *obj)
1335{
1336 if (obj->fence_reg != I915_FENCE_REG_NONE) {
1337 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
1338 dev_priv->fence_regs[obj->fence_reg].pin_count--;
1339 }
1340}
1341
b09a1fec 1342void i915_gem_retire_requests(struct drm_device *dev);
a71d8d94 1343void i915_gem_retire_requests_ring(struct intel_ring_buffer *ring);
d6b2c790
DV
1344int __must_check i915_gem_check_wedge(struct drm_i915_private *dev_priv,
1345 bool interruptible);
a71d8d94 1346
069efc1d 1347void i915_gem_reset(struct drm_device *dev);
05394f39 1348void i915_gem_clflush_object(struct drm_i915_gem_object *obj);
2021746e
CW
1349int __must_check i915_gem_object_set_domain(struct drm_i915_gem_object *obj,
1350 uint32_t read_domains,
1351 uint32_t write_domain);
a8198eea 1352int __must_check i915_gem_object_finish_gpu(struct drm_i915_gem_object *obj);
1070a42b 1353int __must_check i915_gem_init(struct drm_device *dev);
f691e2f4 1354int __must_check i915_gem_init_hw(struct drm_device *dev);
b9524a1e 1355void i915_gem_l3_remap(struct drm_device *dev);
f691e2f4 1356void i915_gem_init_swizzling(struct drm_device *dev);
e21af88d 1357void i915_gem_init_ppgtt(struct drm_device *dev);
79e53945 1358void i915_gem_cleanup_ringbuffer(struct drm_device *dev);
b2da9fe5 1359int __must_check i915_gpu_idle(struct drm_device *dev);
2021746e 1360int __must_check i915_gem_idle(struct drm_device *dev);
db53a302
CW
1361int __must_check i915_add_request(struct intel_ring_buffer *ring,
1362 struct drm_file *file,
1363 struct drm_i915_gem_request *request);
199b2bc2
BW
1364int __must_check i915_wait_seqno(struct intel_ring_buffer *ring,
1365 uint32_t seqno);
de151cf6 1366int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
2021746e
CW
1367int __must_check
1368i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj,
1369 bool write);
1370int __must_check
dabdfe02
CW
1371i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write);
1372int __must_check
2da3b9b9
CW
1373i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
1374 u32 alignment,
2021746e 1375 struct intel_ring_buffer *pipelined);
71acb5eb 1376int i915_gem_attach_phys_object(struct drm_device *dev,
05394f39 1377 struct drm_i915_gem_object *obj,
6eeefaf3
CW
1378 int id,
1379 int align);
71acb5eb 1380void i915_gem_detach_phys_object(struct drm_device *dev,
05394f39 1381 struct drm_i915_gem_object *obj);
71acb5eb 1382void i915_gem_free_all_phys_object(struct drm_device *dev);
05394f39 1383void i915_gem_release(struct drm_device *dev, struct drm_file *file);
673a394b 1384
467cffba 1385uint32_t
e28f8711
CW
1386i915_gem_get_unfenced_gtt_alignment(struct drm_device *dev,
1387 uint32_t size,
1388 int tiling_mode);
467cffba 1389
e4ffd173
CW
1390int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
1391 enum i915_cache_level cache_level);
1392
1286ff73
DV
1393struct drm_gem_object *i915_gem_prime_import(struct drm_device *dev,
1394 struct dma_buf *dma_buf);
1395
1396struct dma_buf *i915_gem_prime_export(struct drm_device *dev,
1397 struct drm_gem_object *gem_obj, int flags);
1398
254f965c
BW
1399/* i915_gem_context.c */
1400void i915_gem_context_init(struct drm_device *dev);
1401void i915_gem_context_fini(struct drm_device *dev);
254f965c 1402void i915_gem_context_close(struct drm_device *dev, struct drm_file *file);
e0556841
BW
1403int i915_switch_context(struct intel_ring_buffer *ring,
1404 struct drm_file *file, int to_id);
84624813
BW
1405int i915_gem_context_create_ioctl(struct drm_device *dev, void *data,
1406 struct drm_file *file);
1407int i915_gem_context_destroy_ioctl(struct drm_device *dev, void *data,
1408 struct drm_file *file);
1286ff73 1409
76aaf220 1410/* i915_gem_gtt.c */
1d2a314c
DV
1411int __must_check i915_gem_init_aliasing_ppgtt(struct drm_device *dev);
1412void i915_gem_cleanup_aliasing_ppgtt(struct drm_device *dev);
7bddb01f
DV
1413void i915_ppgtt_bind_object(struct i915_hw_ppgtt *ppgtt,
1414 struct drm_i915_gem_object *obj,
1415 enum i915_cache_level cache_level);
1416void i915_ppgtt_unbind_object(struct i915_hw_ppgtt *ppgtt,
1417 struct drm_i915_gem_object *obj);
1d2a314c 1418
76aaf220 1419void i915_gem_restore_gtt_mappings(struct drm_device *dev);
74163907
DV
1420int __must_check i915_gem_gtt_prepare_object(struct drm_i915_gem_object *obj);
1421void i915_gem_gtt_bind_object(struct drm_i915_gem_object *obj,
e4ffd173 1422 enum i915_cache_level cache_level);
05394f39 1423void i915_gem_gtt_unbind_object(struct drm_i915_gem_object *obj);
74163907 1424void i915_gem_gtt_finish_object(struct drm_i915_gem_object *obj);
644ec02b
DV
1425void i915_gem_init_global_gtt(struct drm_device *dev,
1426 unsigned long start,
1427 unsigned long mappable_end,
1428 unsigned long end);
76aaf220 1429
b47eb4a2 1430/* i915_gem_evict.c */
2021746e
CW
1431int __must_check i915_gem_evict_something(struct drm_device *dev, int min_size,
1432 unsigned alignment, bool mappable);
a39d7efc 1433int i915_gem_evict_everything(struct drm_device *dev, bool purgeable_only);
b47eb4a2 1434
9797fbfb
CW
1435/* i915_gem_stolen.c */
1436int i915_gem_init_stolen(struct drm_device *dev);
1437void i915_gem_cleanup_stolen(struct drm_device *dev);
1438
673a394b
EA
1439/* i915_gem_tiling.c */
1440void i915_gem_detect_bit_6_swizzle(struct drm_device *dev);
05394f39
CW
1441void i915_gem_object_do_bit_17_swizzle(struct drm_i915_gem_object *obj);
1442void i915_gem_object_save_bit_17_swizzle(struct drm_i915_gem_object *obj);
673a394b
EA
1443
1444/* i915_gem_debug.c */
05394f39 1445void i915_gem_dump_object(struct drm_i915_gem_object *obj, int len,
673a394b 1446 const char *where, uint32_t mark);
23bc5982
CW
1447#if WATCH_LISTS
1448int i915_verify_lists(struct drm_device *dev);
673a394b 1449#else
23bc5982 1450#define i915_verify_lists(dev) 0
673a394b 1451#endif
05394f39
CW
1452void i915_gem_object_check_coherency(struct drm_i915_gem_object *obj,
1453 int handle);
1454void i915_gem_dump_object(struct drm_i915_gem_object *obj, int len,
673a394b 1455 const char *where, uint32_t mark);
1da177e4 1456
2017263e 1457/* i915_debugfs.c */
27c202ad
BG
1458int i915_debugfs_init(struct drm_minor *minor);
1459void i915_debugfs_cleanup(struct drm_minor *minor);
2017263e 1460
317c35d1
JB
1461/* i915_suspend.c */
1462extern int i915_save_state(struct drm_device *dev);
1463extern int i915_restore_state(struct drm_device *dev);
0a3e67a4
JB
1464
1465/* i915_suspend.c */
1466extern int i915_save_state(struct drm_device *dev);
1467extern int i915_restore_state(struct drm_device *dev);
317c35d1 1468
0136db58
BW
1469/* i915_sysfs.c */
1470void i915_setup_sysfs(struct drm_device *dev_priv);
1471void i915_teardown_sysfs(struct drm_device *dev_priv);
1472
f899fc64
CW
1473/* intel_i2c.c */
1474extern int intel_setup_gmbus(struct drm_device *dev);
1475extern void intel_teardown_gmbus(struct drm_device *dev);
3bd7d909
DK
1476extern inline bool intel_gmbus_is_port_valid(unsigned port)
1477{
2ed06c93 1478 return (port >= GMBUS_PORT_SSC && port <= GMBUS_PORT_DPD);
3bd7d909
DK
1479}
1480
1481extern struct i2c_adapter *intel_gmbus_get_adapter(
1482 struct drm_i915_private *dev_priv, unsigned port);
e957d772
CW
1483extern void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed);
1484extern void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit);
b8232e90
CW
1485extern inline bool intel_gmbus_is_forced_bit(struct i2c_adapter *adapter)
1486{
1487 return container_of(adapter, struct intel_gmbus, adapter)->force_bit;
1488}
f899fc64
CW
1489extern void intel_i2c_reset(struct drm_device *dev);
1490
3b617967 1491/* intel_opregion.c */
44834a67
CW
1492extern int intel_opregion_setup(struct drm_device *dev);
1493#ifdef CONFIG_ACPI
1494extern void intel_opregion_init(struct drm_device *dev);
1495extern void intel_opregion_fini(struct drm_device *dev);
3b617967
CW
1496extern void intel_opregion_asle_intr(struct drm_device *dev);
1497extern void intel_opregion_gse_intr(struct drm_device *dev);
1498extern void intel_opregion_enable_asle(struct drm_device *dev);
65e082c9 1499#else
44834a67
CW
1500static inline void intel_opregion_init(struct drm_device *dev) { return; }
1501static inline void intel_opregion_fini(struct drm_device *dev) { return; }
3b617967
CW
1502static inline void intel_opregion_asle_intr(struct drm_device *dev) { return; }
1503static inline void intel_opregion_gse_intr(struct drm_device *dev) { return; }
1504static inline void intel_opregion_enable_asle(struct drm_device *dev) { return; }
65e082c9 1505#endif
8ee1c3db 1506
723bfd70
JB
1507/* intel_acpi.c */
1508#ifdef CONFIG_ACPI
1509extern void intel_register_dsm_handler(void);
1510extern void intel_unregister_dsm_handler(void);
1511#else
1512static inline void intel_register_dsm_handler(void) { return; }
1513static inline void intel_unregister_dsm_handler(void) { return; }
1514#endif /* CONFIG_ACPI */
1515
79e53945 1516/* modesetting */
f817586c 1517extern void intel_modeset_init_hw(struct drm_device *dev);
79e53945 1518extern void intel_modeset_init(struct drm_device *dev);
2c7111db 1519extern void intel_modeset_gem_init(struct drm_device *dev);
79e53945 1520extern void intel_modeset_cleanup(struct drm_device *dev);
28d52043 1521extern int intel_modeset_vga_set_state(struct drm_device *dev, bool state);
ee5382ae 1522extern bool intel_fbc_enabled(struct drm_device *dev);
43a9539f 1523extern void intel_disable_fbc(struct drm_device *dev);
7648fa99 1524extern bool ironlake_set_drps(struct drm_device *dev, u8 val);
9fb526db 1525extern void ironlake_init_pch_refclk(struct drm_device *dev);
3b8d8d91 1526extern void gen6_set_rps(struct drm_device *dev, u8 val);
0206e353
AJ
1527extern void intel_detect_pch(struct drm_device *dev);
1528extern int intel_trans_dp_port_sel(struct drm_crtc *crtc);
0136db58 1529extern int intel_enable_rc6(const struct drm_device *dev);
3bad0781 1530
2911a35b 1531extern bool i915_semaphore_is_enabled(struct drm_device *dev);
c0c7babc
BW
1532int i915_reg_read_ioctl(struct drm_device *dev, void *data,
1533 struct drm_file *file);
575155a9 1534
6ef3d427 1535/* overlay */
3bd3c932 1536#ifdef CONFIG_DEBUG_FS
6ef3d427
CW
1537extern struct intel_overlay_error_state *intel_overlay_capture_error_state(struct drm_device *dev);
1538extern void intel_overlay_print_error_state(struct seq_file *m, struct intel_overlay_error_state *error);
c4a1d9e4
CW
1539
1540extern struct intel_display_error_state *intel_display_capture_error_state(struct drm_device *dev);
1541extern void intel_display_print_error_state(struct seq_file *m,
1542 struct drm_device *dev,
1543 struct intel_display_error_state *error);
3bd3c932 1544#endif
6ef3d427 1545
b7287d80
BW
1546/* On SNB platform, before reading ring registers forcewake bit
1547 * must be set to prevent GT core from power down and stale values being
1548 * returned.
1549 */
fcca7926
BW
1550void gen6_gt_force_wake_get(struct drm_i915_private *dev_priv);
1551void gen6_gt_force_wake_put(struct drm_i915_private *dev_priv);
67a3744f 1552int __gen6_gt_wait_for_fifo(struct drm_i915_private *dev_priv);
b7287d80 1553
5f75377d 1554#define __i915_read(x, y) \
f7000883 1555 u##x i915_read##x(struct drm_i915_private *dev_priv, u32 reg);
fcca7926 1556
5f75377d
KP
1557__i915_read(8, b)
1558__i915_read(16, w)
1559__i915_read(32, l)
1560__i915_read(64, q)
1561#undef __i915_read
1562
1563#define __i915_write(x, y) \
f7000883
AK
1564 void i915_write##x(struct drm_i915_private *dev_priv, u32 reg, u##x val);
1565
5f75377d
KP
1566__i915_write(8, b)
1567__i915_write(16, w)
1568__i915_write(32, l)
1569__i915_write(64, q)
1570#undef __i915_write
1571
1572#define I915_READ8(reg) i915_read8(dev_priv, (reg))
1573#define I915_WRITE8(reg, val) i915_write8(dev_priv, (reg), (val))
1574
1575#define I915_READ16(reg) i915_read16(dev_priv, (reg))
1576#define I915_WRITE16(reg, val) i915_write16(dev_priv, (reg), (val))
1577#define I915_READ16_NOTRACE(reg) readw(dev_priv->regs + (reg))
1578#define I915_WRITE16_NOTRACE(reg, val) writew(val, dev_priv->regs + (reg))
1579
1580#define I915_READ(reg) i915_read32(dev_priv, (reg))
1581#define I915_WRITE(reg, val) i915_write32(dev_priv, (reg), (val))
cae5852d
ZN
1582#define I915_READ_NOTRACE(reg) readl(dev_priv->regs + (reg))
1583#define I915_WRITE_NOTRACE(reg, val) writel(val, dev_priv->regs + (reg))
5f75377d
KP
1584
1585#define I915_WRITE64(reg, val) i915_write64(dev_priv, (reg), (val))
1586#define I915_READ64(reg) i915_read64(dev_priv, (reg))
cae5852d
ZN
1587
1588#define POSTING_READ(reg) (void)I915_READ_NOTRACE(reg)
1589#define POSTING_READ16(reg) (void)I915_READ16_NOTRACE(reg)
1590
ba4f01a3 1591
1da177e4 1592#endif