]> git.proxmox.com Git - mirror_ubuntu-bionic-kernel.git/blame - drivers/gpu/drm/i915/i915_drv.h
drm: support routines for HDMI/DP ELD
[mirror_ubuntu-bionic-kernel.git] / drivers / gpu / drm / i915 / i915_drv.h
CommitLineData
1da177e4
LT
1/* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
2 */
0d6aa60b 3/*
bc54fd1a 4 *
1da177e4
LT
5 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
bc54fd1a
DA
7 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
0d6aa60b 28 */
1da177e4
LT
29
30#ifndef _I915_DRV_H_
31#define _I915_DRV_H_
32
585fb111 33#include "i915_reg.h"
79e53945 34#include "intel_bios.h"
8187a2b7 35#include "intel_ringbuffer.h"
0839ccb8 36#include <linux/io-mapping.h>
f899fc64 37#include <linux/i2c.h>
0ade6386 38#include <drm/intel-gtt.h>
aaa6fd2a 39#include <linux/backlight.h>
585fb111 40
1da177e4
LT
41/* General customization:
42 */
43
44#define DRIVER_AUTHOR "Tungsten Graphics, Inc."
45
46#define DRIVER_NAME "i915"
47#define DRIVER_DESC "Intel Graphics"
673a394b 48#define DRIVER_DATE "20080730"
1da177e4 49
317c35d1
JB
50enum pipe {
51 PIPE_A = 0,
52 PIPE_B,
9db4a9c7
JB
53 PIPE_C,
54 I915_MAX_PIPES
317c35d1 55};
9db4a9c7 56#define pipe_name(p) ((p) + 'A')
317c35d1 57
80824003
JB
58enum plane {
59 PLANE_A = 0,
60 PLANE_B,
9db4a9c7 61 PLANE_C,
80824003 62};
9db4a9c7 63#define plane_name(p) ((p) + 'A')
52440211 64
62fdfeaf
EA
65#define I915_GEM_GPU_DOMAINS (~(I915_GEM_DOMAIN_CPU | I915_GEM_DOMAIN_GTT))
66
9db4a9c7
JB
67#define for_each_pipe(p) for ((p) = 0; (p) < dev_priv->num_pipe; (p)++)
68
1da177e4
LT
69/* Interface history:
70 *
71 * 1.1: Original.
0d6aa60b
DA
72 * 1.2: Add Power Management
73 * 1.3: Add vblank support
de227f5f 74 * 1.4: Fix cmdbuffer path, add heap destroy
702880f2 75 * 1.5: Add vblank pipe configuration
2228ed67
MD
76 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
77 * - Support vertical blank on secondary display pipe
1da177e4
LT
78 */
79#define DRIVER_MAJOR 1
2228ed67 80#define DRIVER_MINOR 6
1da177e4
LT
81#define DRIVER_PATCHLEVEL 0
82
673a394b 83#define WATCH_COHERENCY 0
23bc5982 84#define WATCH_LISTS 0
673a394b 85
71acb5eb
DA
86#define I915_GEM_PHYS_CURSOR_0 1
87#define I915_GEM_PHYS_CURSOR_1 2
88#define I915_GEM_PHYS_OVERLAY_REGS 3
89#define I915_MAX_PHYS_OBJECT (I915_GEM_PHYS_OVERLAY_REGS)
90
91struct drm_i915_gem_phys_object {
92 int id;
93 struct page **page_list;
94 drm_dma_handle_t *handle;
05394f39 95 struct drm_i915_gem_object *cur_obj;
71acb5eb
DA
96};
97
1da177e4
LT
98struct mem_block {
99 struct mem_block *next;
100 struct mem_block *prev;
101 int start;
102 int size;
6c340eac 103 struct drm_file *file_priv; /* NULL: free, -1: heap, other: real files */
1da177e4
LT
104};
105
0a3e67a4
JB
106struct opregion_header;
107struct opregion_acpi;
108struct opregion_swsci;
109struct opregion_asle;
110
8ee1c3db
MG
111struct intel_opregion {
112 struct opregion_header *header;
113 struct opregion_acpi *acpi;
114 struct opregion_swsci *swsci;
115 struct opregion_asle *asle;
44834a67 116 void *vbt;
01fe9dbd 117 u32 __iomem *lid_state;
8ee1c3db 118};
44834a67 119#define OPREGION_SIZE (8*1024)
8ee1c3db 120
6ef3d427
CW
121struct intel_overlay;
122struct intel_overlay_error_state;
123
7c1c2871
DA
124struct drm_i915_master_private {
125 drm_local_map_t *sarea;
126 struct _drm_i915_sarea *sarea_priv;
127};
de151cf6
JB
128#define I915_FENCE_REG_NONE -1
129
130struct drm_i915_fence_reg {
007cc8ac 131 struct list_head lru_list;
caea7476 132 struct drm_i915_gem_object *obj;
d9e86c0e 133 uint32_t setup_seqno;
de151cf6 134};
7c1c2871 135
9b9d172d 136struct sdvo_device_mapping {
e957d772 137 u8 initialized;
9b9d172d 138 u8 dvo_port;
139 u8 slave_addr;
140 u8 dvo_wiring;
e957d772
CW
141 u8 i2c_pin;
142 u8 i2c_speed;
b1083333 143 u8 ddc_pin;
9b9d172d 144};
145
c4a1d9e4
CW
146struct intel_display_error_state;
147
63eeaf38
JB
148struct drm_i915_error_state {
149 u32 eir;
150 u32 pgtbl_er;
9db4a9c7 151 u32 pipestat[I915_MAX_PIPES];
63eeaf38
JB
152 u32 ipeir;
153 u32 ipehr;
154 u32 instdone;
155 u32 acthd;
1d8f38f4
CW
156 u32 error; /* gen6+ */
157 u32 bcs_acthd; /* gen6+ blt engine */
158 u32 bcs_ipehr;
159 u32 bcs_ipeir;
160 u32 bcs_instdone;
161 u32 bcs_seqno;
add354dd
CW
162 u32 vcs_acthd; /* gen6+ bsd engine */
163 u32 vcs_ipehr;
164 u32 vcs_ipeir;
165 u32 vcs_instdone;
166 u32 vcs_seqno;
63eeaf38
JB
167 u32 instpm;
168 u32 instps;
169 u32 instdone1;
170 u32 seqno;
9df30794 171 u64 bbaddr;
748ebc60 172 u64 fence[16];
63eeaf38 173 struct timeval time;
9df30794
CW
174 struct drm_i915_error_object {
175 int page_count;
176 u32 gtt_offset;
177 u32 *pages[0];
e2f973d5 178 } *ringbuffer[I915_NUM_RINGS], *batchbuffer[I915_NUM_RINGS];
9df30794 179 struct drm_i915_error_buffer {
a779e5ab 180 u32 size;
9df30794
CW
181 u32 name;
182 u32 seqno;
183 u32 gtt_offset;
184 u32 read_domains;
185 u32 write_domain;
a779e5ab 186 s32 fence_reg:5;
9df30794
CW
187 s32 pinned:2;
188 u32 tiling:2;
189 u32 dirty:1;
190 u32 purgeable:1;
e5c65260 191 u32 ring:4;
93dfb40c 192 u32 cache_level:2;
c724e8a9
CW
193 } *active_bo, *pinned_bo;
194 u32 active_bo_count, pinned_bo_count;
6ef3d427 195 struct intel_overlay_error_state *overlay;
c4a1d9e4 196 struct intel_display_error_state *display;
63eeaf38
JB
197};
198
e70236a8
JB
199struct drm_i915_display_funcs {
200 void (*dpms)(struct drm_crtc *crtc, int mode);
ee5382ae 201 bool (*fbc_enabled)(struct drm_device *dev);
e70236a8
JB
202 void (*enable_fbc)(struct drm_crtc *crtc, unsigned long interval);
203 void (*disable_fbc)(struct drm_device *dev);
204 int (*get_display_clock_speed)(struct drm_device *dev);
205 int (*get_fifo_size)(struct drm_device *dev, int plane);
d210246a 206 void (*update_wm)(struct drm_device *dev);
f564048e
EA
207 int (*crtc_mode_set)(struct drm_crtc *crtc,
208 struct drm_display_mode *mode,
209 struct drm_display_mode *adjusted_mode,
210 int x, int y,
211 struct drm_framebuffer *old_fb);
674cf967 212 void (*fdi_link_train)(struct drm_crtc *crtc);
6067aaea 213 void (*init_clock_gating)(struct drm_device *dev);
645c62a5 214 void (*init_pch_clock_gating)(struct drm_device *dev);
8c9f3aaf
JB
215 int (*queue_flip)(struct drm_device *dev, struct drm_crtc *crtc,
216 struct drm_framebuffer *fb,
217 struct drm_i915_gem_object *obj);
17638cd6
JB
218 int (*update_plane)(struct drm_crtc *crtc, struct drm_framebuffer *fb,
219 int x, int y);
e70236a8
JB
220 /* clock updates for mode set */
221 /* cursor updates */
222 /* render clock increase/decrease */
223 /* display clock increase/decrease */
224 /* pll clock increase/decrease */
e70236a8
JB
225};
226
cfdf1fa2 227struct intel_device_info {
c96c3a8c 228 u8 gen;
0206e353
AJ
229 u8 is_mobile:1;
230 u8 is_i85x:1;
231 u8 is_i915g:1;
232 u8 is_i945gm:1;
233 u8 is_g33:1;
234 u8 need_gfx_hws:1;
235 u8 is_g4x:1;
236 u8 is_pineview:1;
237 u8 is_broadwater:1;
238 u8 is_crestline:1;
239 u8 is_ivybridge:1;
240 u8 has_fbc:1;
241 u8 has_pipe_cxsr:1;
242 u8 has_hotplug:1;
243 u8 cursor_needs_physical:1;
244 u8 has_overlay:1;
245 u8 overlay_needs_physical:1;
246 u8 supports_tv:1;
247 u8 has_bsd_ring:1;
248 u8 has_blt_ring:1;
cfdf1fa2
KH
249};
250
b5e50c3f 251enum no_fbc_reason {
bed4a673 252 FBC_NO_OUTPUT, /* no outputs enabled to compress */
b5e50c3f
JB
253 FBC_STOLEN_TOO_SMALL, /* not enough space to hold compressed buffers */
254 FBC_UNSUPPORTED_MODE, /* interlace or doublescanned mode */
255 FBC_MODE_TOO_LARGE, /* mode too large for compression */
256 FBC_BAD_PLANE, /* fbc not supported on plane */
257 FBC_NOT_TILED, /* buffer not tiled */
9c928d16 258 FBC_MULTIPLE_PIPES, /* more than one pipe active */
c1a9f047 259 FBC_MODULE_PARAM,
b5e50c3f
JB
260};
261
3bad0781
ZW
262enum intel_pch {
263 PCH_IBX, /* Ibexpeak PCH */
264 PCH_CPT, /* Cougarpoint PCH */
265};
266
b690e96c 267#define QUIRK_PIPEA_FORCE (1<<0)
435793df 268#define QUIRK_LVDS_SSC_DISABLE (1<<1)
b690e96c 269
8be48d92 270struct intel_fbdev;
1630fe75 271struct intel_fbc_work;
38651674 272
1da177e4 273typedef struct drm_i915_private {
673a394b
EA
274 struct drm_device *dev;
275
cfdf1fa2
KH
276 const struct intel_device_info *info;
277
ac5c4e76 278 int has_gem;
72bfa19c 279 int relative_constants_mode;
ac5c4e76 280
3043c60c 281 void __iomem *regs;
95736720 282 u32 gt_fifo_count;
1da177e4 283
f899fc64
CW
284 struct intel_gmbus {
285 struct i2c_adapter adapter;
e957d772
CW
286 struct i2c_adapter *force_bit;
287 u32 reg0;
f899fc64
CW
288 } *gmbus;
289
ec2a4c3f 290 struct pci_dev *bridge_dev;
1ec14ad3 291 struct intel_ring_buffer ring[I915_NUM_RINGS];
6f392d54 292 uint32_t next_seqno;
1da177e4 293
9c8da5eb 294 drm_dma_handle_t *status_page_dmah;
0a3e67a4 295 uint32_t counter;
dc7a9319 296 drm_local_map_t hws_map;
05394f39
CW
297 struct drm_i915_gem_object *pwrctx;
298 struct drm_i915_gem_object *renderctx;
1da177e4 299
d7658989
JB
300 struct resource mch_res;
301
a6b54f3f 302 unsigned int cpp;
1da177e4
LT
303 int back_offset;
304 int front_offset;
305 int current_page;
306 int page_flipping;
1da177e4 307
1da177e4 308 atomic_t irq_received;
1ec14ad3
CW
309
310 /* protects the irq masks */
311 spinlock_t irq_lock;
ed4cb414 312 /** Cached value of IMR to avoid reads in updating the bitfield */
7c463586 313 u32 pipestat[2];
1ec14ad3
CW
314 u32 irq_mask;
315 u32 gt_irq_mask;
316 u32 pch_irq_mask;
1da177e4 317
5ca58282
JB
318 u32 hotplug_supported_mask;
319 struct work_struct hotplug_work;
320
1da177e4
LT
321 int tex_lru_log_granularity;
322 int allow_batchbuffer;
323 struct mem_block *agp_heap;
0d6aa60b 324 unsigned int sr01, adpa, ppcr, dvob, dvoc, lvds;
702880f2 325 int vblank_pipe;
a3524f1b 326 int num_pipe;
a6b54f3f 327
f65d9421 328 /* For hangcheck timer */
576ae4b8 329#define DRM_I915_HANGCHECK_PERIOD 1500 /* in ms */
f65d9421
BG
330 struct timer_list hangcheck_timer;
331 int hangcheck_count;
332 uint32_t last_acthd;
cbb465e7
CW
333 uint32_t last_instdone;
334 uint32_t last_instdone1;
f65d9421 335
80824003 336 unsigned long cfb_size;
016b9b61
CW
337 unsigned int cfb_fb;
338 enum plane cfb_plane;
bed4a673 339 int cfb_y;
1630fe75 340 struct intel_fbc_work *fbc_work;
80824003 341
8ee1c3db
MG
342 struct intel_opregion opregion;
343
02e792fb
DV
344 /* overlay */
345 struct intel_overlay *overlay;
346
79e53945 347 /* LVDS info */
a9573556 348 int backlight_level; /* restore backlight to this value */
47356eb6 349 bool backlight_enabled;
79e53945 350 struct drm_display_mode *panel_fixed_mode;
88631706
ML
351 struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
352 struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
79e53945
JB
353
354 /* Feature bits from the VBIOS */
95281e35
HE
355 unsigned int int_tv_support:1;
356 unsigned int lvds_dither:1;
357 unsigned int lvds_vbt:1;
358 unsigned int int_crt_support:1;
43565a06
KH
359 unsigned int lvds_use_ssc:1;
360 int lvds_ssc_freq;
5ceb0f9b 361 struct {
9f0e7ff4
JB
362 int rate;
363 int lanes;
364 int preemphasis;
365 int vswing;
366
367 bool initialized;
368 bool support;
369 int bpp;
370 struct edp_power_seq pps;
5ceb0f9b 371 } edp;
89667383 372 bool no_aux_handshake;
79e53945 373
c1c7af60
JB
374 struct notifier_block lid_notifier;
375
f899fc64 376 int crt_ddc_pin;
de151cf6
JB
377 struct drm_i915_fence_reg fence_regs[16]; /* assume 965 */
378 int fence_reg_start; /* 4 if userland hasn't ioctl'd us yet */
379 int num_fence_regs; /* 8 on pre-965, 16 otherwise */
380
95534263 381 unsigned int fsb_freq, mem_freq, is_ddr3;
7662c8bd 382
63eeaf38
JB
383 spinlock_t error_lock;
384 struct drm_i915_error_state *first_error;
8a905236 385 struct work_struct error_work;
30dbf0c0 386 struct completion error_completion;
9c9fe1f8 387 struct workqueue_struct *wq;
63eeaf38 388
e70236a8
JB
389 /* Display functions */
390 struct drm_i915_display_funcs display;
391
3bad0781
ZW
392 /* PCH chipset type */
393 enum intel_pch pch_type;
394
b690e96c
JB
395 unsigned long quirks;
396
ba8bbcf6 397 /* Register state */
c9354c85 398 bool modeset_on_lid;
ba8bbcf6
JB
399 u8 saveLBB;
400 u32 saveDSPACNTR;
401 u32 saveDSPBCNTR;
e948e994 402 u32 saveDSPARB;
968b503e 403 u32 saveHWS;
ba8bbcf6
JB
404 u32 savePIPEACONF;
405 u32 savePIPEBCONF;
406 u32 savePIPEASRC;
407 u32 savePIPEBSRC;
408 u32 saveFPA0;
409 u32 saveFPA1;
410 u32 saveDPLL_A;
411 u32 saveDPLL_A_MD;
412 u32 saveHTOTAL_A;
413 u32 saveHBLANK_A;
414 u32 saveHSYNC_A;
415 u32 saveVTOTAL_A;
416 u32 saveVBLANK_A;
417 u32 saveVSYNC_A;
418 u32 saveBCLRPAT_A;
5586c8bc 419 u32 saveTRANSACONF;
42048781
ZW
420 u32 saveTRANS_HTOTAL_A;
421 u32 saveTRANS_HBLANK_A;
422 u32 saveTRANS_HSYNC_A;
423 u32 saveTRANS_VTOTAL_A;
424 u32 saveTRANS_VBLANK_A;
425 u32 saveTRANS_VSYNC_A;
0da3ea12 426 u32 savePIPEASTAT;
ba8bbcf6
JB
427 u32 saveDSPASTRIDE;
428 u32 saveDSPASIZE;
429 u32 saveDSPAPOS;
585fb111 430 u32 saveDSPAADDR;
ba8bbcf6
JB
431 u32 saveDSPASURF;
432 u32 saveDSPATILEOFF;
433 u32 savePFIT_PGM_RATIOS;
0eb96d6e 434 u32 saveBLC_HIST_CTL;
ba8bbcf6
JB
435 u32 saveBLC_PWM_CTL;
436 u32 saveBLC_PWM_CTL2;
42048781
ZW
437 u32 saveBLC_CPU_PWM_CTL;
438 u32 saveBLC_CPU_PWM_CTL2;
ba8bbcf6
JB
439 u32 saveFPB0;
440 u32 saveFPB1;
441 u32 saveDPLL_B;
442 u32 saveDPLL_B_MD;
443 u32 saveHTOTAL_B;
444 u32 saveHBLANK_B;
445 u32 saveHSYNC_B;
446 u32 saveVTOTAL_B;
447 u32 saveVBLANK_B;
448 u32 saveVSYNC_B;
449 u32 saveBCLRPAT_B;
5586c8bc 450 u32 saveTRANSBCONF;
42048781
ZW
451 u32 saveTRANS_HTOTAL_B;
452 u32 saveTRANS_HBLANK_B;
453 u32 saveTRANS_HSYNC_B;
454 u32 saveTRANS_VTOTAL_B;
455 u32 saveTRANS_VBLANK_B;
456 u32 saveTRANS_VSYNC_B;
0da3ea12 457 u32 savePIPEBSTAT;
ba8bbcf6
JB
458 u32 saveDSPBSTRIDE;
459 u32 saveDSPBSIZE;
460 u32 saveDSPBPOS;
585fb111 461 u32 saveDSPBADDR;
ba8bbcf6
JB
462 u32 saveDSPBSURF;
463 u32 saveDSPBTILEOFF;
585fb111
JB
464 u32 saveVGA0;
465 u32 saveVGA1;
466 u32 saveVGA_PD;
ba8bbcf6
JB
467 u32 saveVGACNTRL;
468 u32 saveADPA;
469 u32 saveLVDS;
585fb111
JB
470 u32 savePP_ON_DELAYS;
471 u32 savePP_OFF_DELAYS;
ba8bbcf6
JB
472 u32 saveDVOA;
473 u32 saveDVOB;
474 u32 saveDVOC;
475 u32 savePP_ON;
476 u32 savePP_OFF;
477 u32 savePP_CONTROL;
585fb111 478 u32 savePP_DIVISOR;
ba8bbcf6
JB
479 u32 savePFIT_CONTROL;
480 u32 save_palette_a[256];
481 u32 save_palette_b[256];
06027f91 482 u32 saveDPFC_CB_BASE;
ba8bbcf6
JB
483 u32 saveFBC_CFB_BASE;
484 u32 saveFBC_LL_BASE;
485 u32 saveFBC_CONTROL;
486 u32 saveFBC_CONTROL2;
0da3ea12
JB
487 u32 saveIER;
488 u32 saveIIR;
489 u32 saveIMR;
42048781
ZW
490 u32 saveDEIER;
491 u32 saveDEIMR;
492 u32 saveGTIER;
493 u32 saveGTIMR;
494 u32 saveFDI_RXA_IMR;
495 u32 saveFDI_RXB_IMR;
1f84e550 496 u32 saveCACHE_MODE_0;
1f84e550 497 u32 saveMI_ARB_STATE;
ba8bbcf6
JB
498 u32 saveSWF0[16];
499 u32 saveSWF1[16];
500 u32 saveSWF2[3];
501 u8 saveMSR;
502 u8 saveSR[8];
123f794f 503 u8 saveGR[25];
ba8bbcf6 504 u8 saveAR_INDEX;
a59e122a 505 u8 saveAR[21];
ba8bbcf6 506 u8 saveDACMASK;
a59e122a 507 u8 saveCR[37];
79f11c19 508 uint64_t saveFENCE[16];
1fd1c624
EA
509 u32 saveCURACNTR;
510 u32 saveCURAPOS;
511 u32 saveCURABASE;
512 u32 saveCURBCNTR;
513 u32 saveCURBPOS;
514 u32 saveCURBBASE;
515 u32 saveCURSIZE;
a4fc5ed6
KP
516 u32 saveDP_B;
517 u32 saveDP_C;
518 u32 saveDP_D;
519 u32 savePIPEA_GMCH_DATA_M;
520 u32 savePIPEB_GMCH_DATA_M;
521 u32 savePIPEA_GMCH_DATA_N;
522 u32 savePIPEB_GMCH_DATA_N;
523 u32 savePIPEA_DP_LINK_M;
524 u32 savePIPEB_DP_LINK_M;
525 u32 savePIPEA_DP_LINK_N;
526 u32 savePIPEB_DP_LINK_N;
42048781
ZW
527 u32 saveFDI_RXA_CTL;
528 u32 saveFDI_TXA_CTL;
529 u32 saveFDI_RXB_CTL;
530 u32 saveFDI_TXB_CTL;
531 u32 savePFA_CTL_1;
532 u32 savePFB_CTL_1;
533 u32 savePFA_WIN_SZ;
534 u32 savePFB_WIN_SZ;
535 u32 savePFA_WIN_POS;
536 u32 savePFB_WIN_POS;
5586c8bc
ZW
537 u32 savePCH_DREF_CONTROL;
538 u32 saveDISP_ARB_CTL;
539 u32 savePIPEA_DATA_M1;
540 u32 savePIPEA_DATA_N1;
541 u32 savePIPEA_LINK_M1;
542 u32 savePIPEA_LINK_N1;
543 u32 savePIPEB_DATA_M1;
544 u32 savePIPEB_DATA_N1;
545 u32 savePIPEB_LINK_M1;
546 u32 savePIPEB_LINK_N1;
b5b72e89 547 u32 saveMCHBAR_RENDER_STANDBY;
cda2bb78 548 u32 savePCH_PORT_HOTPLUG;
673a394b
EA
549
550 struct {
19966754 551 /** Bridge to intel-gtt-ko */
c64f7ba5 552 const struct intel_gtt *gtt;
19966754 553 /** Memory allocator for GTT stolen memory */
fe669bf8 554 struct drm_mm stolen;
19966754 555 /** Memory allocator for GTT */
673a394b 556 struct drm_mm gtt_space;
93a37f20
DV
557 /** List of all objects in gtt_space. Used to restore gtt
558 * mappings on resume */
559 struct list_head gtt_list;
bee4a186
CW
560
561 /** Usable portion of the GTT for GEM */
562 unsigned long gtt_start;
a6e0aa42 563 unsigned long gtt_mappable_end;
bee4a186 564 unsigned long gtt_end;
673a394b 565
0839ccb8 566 struct io_mapping *gtt_mapping;
ab657db1 567 int gtt_mtrr;
0839ccb8 568
17250b71 569 struct shrinker inactive_shrinker;
31169714 570
69dc4987
CW
571 /**
572 * List of objects currently involved in rendering.
573 *
574 * Includes buffers having the contents of their GPU caches
575 * flushed, not necessarily primitives. last_rendering_seqno
576 * represents when the rendering involved will be completed.
577 *
578 * A reference is held on the buffer while on this list.
579 */
580 struct list_head active_list;
581
673a394b
EA
582 /**
583 * List of objects which are not in the ringbuffer but which
584 * still have a write_domain which needs to be flushed before
585 * unbinding.
586 *
ce44b0ea
EA
587 * last_rendering_seqno is 0 while an object is in this list.
588 *
673a394b
EA
589 * A reference is held on the buffer while on this list.
590 */
591 struct list_head flushing_list;
592
593 /**
594 * LRU list of objects which are not in the ringbuffer and
595 * are ready to unbind, but are still in the GTT.
596 *
ce44b0ea
EA
597 * last_rendering_seqno is 0 while an object is in this list.
598 *
673a394b
EA
599 * A reference is not held on the buffer while on this list,
600 * as merely being GTT-bound shouldn't prevent its being
601 * freed, and we'll pull it off the list in the free path.
602 */
603 struct list_head inactive_list;
604
f13d3f73
CW
605 /**
606 * LRU list of objects which are not in the ringbuffer but
607 * are still pinned in the GTT.
608 */
609 struct list_head pinned_list;
610
a09ba7fa
EA
611 /** LRU list of objects with fence regs on them. */
612 struct list_head fence_list;
613
be72615b
CW
614 /**
615 * List of objects currently pending being freed.
616 *
617 * These objects are no longer in use, but due to a signal
618 * we were prevented from freeing them at the appointed time.
619 */
620 struct list_head deferred_free_list;
621
673a394b
EA
622 /**
623 * We leave the user IRQ off as much as possible,
624 * but this means that requests will finish and never
625 * be retired once the system goes idle. Set a timer to
626 * fire periodically while the ring is running. When it
627 * fires, go retire requests.
628 */
629 struct delayed_work retire_work;
630
ce453d81
CW
631 /**
632 * Are we in a non-interruptible section of code like
633 * modesetting?
634 */
635 bool interruptible;
636
673a394b
EA
637 /**
638 * Flag if the X Server, and thus DRM, is not currently in
639 * control of the device.
640 *
641 * This is set between LeaveVT and EnterVT. It needs to be
642 * replaced with a semaphore. It also needs to be
643 * transitioned away from for kernel modesetting.
644 */
645 int suspended;
646
647 /**
648 * Flag if the hardware appears to be wedged.
649 *
650 * This is set when attempts to idle the device timeout.
25985edc 651 * It prevents command submission from occurring and makes
673a394b
EA
652 * every pending request fail
653 */
ba1234d1 654 atomic_t wedged;
673a394b
EA
655
656 /** Bit 6 swizzling required for X tiling */
657 uint32_t bit_6_swizzle_x;
658 /** Bit 6 swizzling required for Y tiling */
659 uint32_t bit_6_swizzle_y;
71acb5eb
DA
660
661 /* storage for physical objects */
662 struct drm_i915_gem_phys_object *phys_objs[I915_MAX_PHYS_OBJECT];
9220434a 663
73aa808f 664 /* accounting, useful for userland debugging */
73aa808f 665 size_t gtt_total;
6299f992
CW
666 size_t mappable_gtt_total;
667 size_t object_memory;
73aa808f 668 u32 object_count;
673a394b 669 } mm;
9b9d172d 670 struct sdvo_device_mapping sdvo_mappings[2];
a3e17eb8
ZY
671 /* indicate whether the LVDS_BORDER should be enabled or not */
672 unsigned int lvds_border_bits;
1d8e1c75
CW
673 /* Panel fitter placement and size for Ironlake+ */
674 u32 pch_pf_pos, pch_pf_size;
5d613501 675 int panel_t3, panel_t12;
652c393a 676
6b95a207
KH
677 struct drm_crtc *plane_to_crtc_mapping[2];
678 struct drm_crtc *pipe_to_crtc_mapping[2];
679 wait_queue_head_t pending_flip_queue;
1afe3e9d 680 bool flip_pending_is_done;
6b95a207 681
652c393a
JB
682 /* Reclocking support */
683 bool render_reclock_avail;
684 bool lvds_downclock_avail;
18f9ed12
ZY
685 /* indicates the reduced downclock for LVDS*/
686 int lvds_downclock;
652c393a
JB
687 struct work_struct idle_work;
688 struct timer_list idle_timer;
689 bool busy;
690 u16 orig_clock;
6363ee6f
ZY
691 int child_dev_num;
692 struct child_device_config *child_dev;
a2565377 693 struct drm_connector *int_lvds_connector;
aaa6fd2a 694 struct drm_connector *int_edp_connector;
f97108d1 695
c4804411 696 bool mchbar_need_disable;
f97108d1 697
4912d041
BW
698 struct work_struct rps_work;
699 spinlock_t rps_lock;
700 u32 pm_iir;
701
f97108d1
JB
702 u8 cur_delay;
703 u8 min_delay;
704 u8 max_delay;
7648fa99
JB
705 u8 fmax;
706 u8 fstart;
707
05394f39
CW
708 u64 last_count1;
709 unsigned long last_time1;
710 u64 last_count2;
711 struct timespec last_time2;
712 unsigned long gfx_power;
713 int c_m;
714 int r_t;
715 u8 corr;
7648fa99 716 spinlock_t *mchdev_lock;
b5e50c3f
JB
717
718 enum no_fbc_reason no_fbc_reason;
38651674 719
20bf377e
JB
720 struct drm_mm_node *compressed_fb;
721 struct drm_mm_node *compressed_llb;
34dc4d44 722
ae681d96
CW
723 unsigned long last_gpu_reset;
724
8be48d92
DA
725 /* list of fbdev register on this device */
726 struct intel_fbdev *fbdev;
e953fd7b 727
aaa6fd2a
MG
728 struct backlight_device *backlight;
729
e953fd7b 730 struct drm_property *broadcast_rgb_property;
3f43c48d 731 struct drm_property *force_audio_property;
fcca7926
BW
732
733 atomic_t forcewake_count;
1da177e4
LT
734} drm_i915_private_t;
735
93dfb40c
CW
736enum i915_cache_level {
737 I915_CACHE_NONE,
738 I915_CACHE_LLC,
739 I915_CACHE_LLC_MLC, /* gen6+ */
740};
741
673a394b 742struct drm_i915_gem_object {
c397b908 743 struct drm_gem_object base;
673a394b
EA
744
745 /** Current space allocated to this object in the GTT, if any. */
746 struct drm_mm_node *gtt_space;
93a37f20 747 struct list_head gtt_list;
673a394b
EA
748
749 /** This object's place on the active/flushing/inactive lists */
69dc4987
CW
750 struct list_head ring_list;
751 struct list_head mm_list;
99fcb766
DV
752 /** This object's place on GPU write list */
753 struct list_head gpu_write_list;
432e58ed
CW
754 /** This object's place in the batchbuffer or on the eviction list */
755 struct list_head exec_list;
673a394b
EA
756
757 /**
758 * This is set if the object is on the active or flushing lists
759 * (has pending rendering), and is not set if it's on inactive (ready
760 * to be unbound).
761 */
0206e353 762 unsigned int active:1;
673a394b
EA
763
764 /**
765 * This is set if the object has been written to since last bound
766 * to the GTT
767 */
0206e353 768 unsigned int dirty:1;
778c3544 769
87ca9c8a
CW
770 /**
771 * This is set if the object has been written to since the last
772 * GPU flush.
773 */
0206e353 774 unsigned int pending_gpu_write:1;
87ca9c8a 775
778c3544
DV
776 /**
777 * Fence register bits (if any) for this object. Will be set
778 * as needed when mapped into the GTT.
779 * Protected by dev->struct_mutex.
780 *
781 * Size: 4 bits for 16 fences + sign (for FENCE_REG_NONE)
782 */
0206e353 783 signed int fence_reg:5;
778c3544 784
778c3544
DV
785 /**
786 * Advice: are the backing pages purgeable?
787 */
0206e353 788 unsigned int madv:2;
778c3544 789
778c3544
DV
790 /**
791 * Current tiling mode for the object.
792 */
0206e353
AJ
793 unsigned int tiling_mode:2;
794 unsigned int tiling_changed:1;
778c3544
DV
795
796 /** How many users have pinned this object in GTT space. The following
797 * users can each hold at most one reference: pwrite/pread, pin_ioctl
798 * (via user_pin_count), execbuffer (objects are not allowed multiple
799 * times for the same batchbuffer), and the framebuffer code. When
800 * switching/pageflipping, the framebuffer code has at most two buffers
801 * pinned per crtc.
802 *
803 * In the worst case this is 1 + 1 + 1 + 2*2 = 7. That would fit into 3
804 * bits with absolutely no headroom. So use 4 bits. */
0206e353 805 unsigned int pin_count:4;
778c3544 806#define DRM_I915_GEM_OBJECT_MAX_PIN_COUNT 0xf
673a394b 807
75e9e915
DV
808 /**
809 * Is the object at the current location in the gtt mappable and
810 * fenceable? Used to avoid costly recalculations.
811 */
0206e353 812 unsigned int map_and_fenceable:1;
75e9e915 813
fb7d516a
DV
814 /**
815 * Whether the current gtt mapping needs to be mappable (and isn't just
816 * mappable by accident). Track pin and fault separate for a more
817 * accurate mappable working set.
818 */
0206e353
AJ
819 unsigned int fault_mappable:1;
820 unsigned int pin_mappable:1;
fb7d516a 821
caea7476
CW
822 /*
823 * Is the GPU currently using a fence to access this buffer,
824 */
825 unsigned int pending_fenced_gpu_access:1;
826 unsigned int fenced_gpu_access:1;
827
93dfb40c
CW
828 unsigned int cache_level:2;
829
856fa198 830 struct page **pages;
673a394b 831
185cbcb3
DV
832 /**
833 * DMAR support
834 */
835 struct scatterlist *sg_list;
836 int num_sg;
837
67731b87
CW
838 /**
839 * Used for performing relocations during execbuffer insertion.
840 */
841 struct hlist_node exec_node;
842 unsigned long exec_handle;
6fe4f140 843 struct drm_i915_gem_exec_object2 *exec_entry;
67731b87 844
673a394b
EA
845 /**
846 * Current offset of the object in GTT space.
847 *
848 * This is the same as gtt_space->start
849 */
850 uint32_t gtt_offset;
e67b8ce1 851
673a394b
EA
852 /** Breadcrumb of last rendering to the buffer. */
853 uint32_t last_rendering_seqno;
caea7476
CW
854 struct intel_ring_buffer *ring;
855
856 /** Breadcrumb of last fenced GPU access to the buffer. */
857 uint32_t last_fenced_seqno;
858 struct intel_ring_buffer *last_fenced_ring;
673a394b 859
778c3544 860 /** Current tiling stride for the object, if it's tiled. */
de151cf6 861 uint32_t stride;
673a394b 862
280b713b 863 /** Record of address bit 17 of each page at last unbind. */
d312ec25 864 unsigned long *bit_17;
280b713b 865
ba1eb1d8 866
673a394b 867 /**
e47c68e9
EA
868 * If present, while GEM_DOMAIN_CPU is in the read domain this array
869 * flags which individual pages are valid.
673a394b
EA
870 */
871 uint8_t *page_cpu_valid;
79e53945
JB
872
873 /** User space pin count and filp owning the pin */
874 uint32_t user_pin_count;
875 struct drm_file *pin_filp;
71acb5eb
DA
876
877 /** for phy allocated objects */
878 struct drm_i915_gem_phys_object *phys_obj;
b70d11da 879
6b95a207
KH
880 /**
881 * Number of crtcs where this object is currently the fb, but
882 * will be page flipped away on the next vblank. When it
883 * reaches 0, dev_priv->pending_flip_queue will be woken up.
884 */
885 atomic_t pending_flip;
673a394b
EA
886};
887
62b8b215 888#define to_intel_bo(x) container_of(x, struct drm_i915_gem_object, base)
23010e43 889
673a394b
EA
890/**
891 * Request queue structure.
892 *
893 * The request queue allows us to note sequence numbers that have been emitted
894 * and may be associated with active buffers to be retired.
895 *
896 * By keeping this list, we can avoid having to do questionable
897 * sequence-number comparisons on buffer last_rendering_seqnos, and associate
898 * an emission time with seqnos for tracking how far ahead of the GPU we are.
899 */
900struct drm_i915_gem_request {
852835f3
ZN
901 /** On Which ring this request was generated */
902 struct intel_ring_buffer *ring;
903
673a394b
EA
904 /** GEM sequence number associated with this request. */
905 uint32_t seqno;
906
907 /** Time at which this request was emitted, in jiffies. */
908 unsigned long emitted_jiffies;
909
b962442e 910 /** global list entry for this request */
673a394b 911 struct list_head list;
b962442e 912
f787a5f5 913 struct drm_i915_file_private *file_priv;
b962442e
EA
914 /** file_priv list entry for this request */
915 struct list_head client_list;
673a394b
EA
916};
917
918struct drm_i915_file_private {
919 struct {
1c25595f 920 struct spinlock lock;
b962442e 921 struct list_head request_list;
673a394b
EA
922 } mm;
923};
924
cae5852d
ZN
925#define INTEL_INFO(dev) (((struct drm_i915_private *) (dev)->dev_private)->info)
926
927#define IS_I830(dev) ((dev)->pci_device == 0x3577)
928#define IS_845G(dev) ((dev)->pci_device == 0x2562)
929#define IS_I85X(dev) (INTEL_INFO(dev)->is_i85x)
930#define IS_I865G(dev) ((dev)->pci_device == 0x2572)
931#define IS_I915G(dev) (INTEL_INFO(dev)->is_i915g)
932#define IS_I915GM(dev) ((dev)->pci_device == 0x2592)
933#define IS_I945G(dev) ((dev)->pci_device == 0x2772)
934#define IS_I945GM(dev) (INTEL_INFO(dev)->is_i945gm)
935#define IS_BROADWATER(dev) (INTEL_INFO(dev)->is_broadwater)
936#define IS_CRESTLINE(dev) (INTEL_INFO(dev)->is_crestline)
937#define IS_GM45(dev) ((dev)->pci_device == 0x2A42)
938#define IS_G4X(dev) (INTEL_INFO(dev)->is_g4x)
939#define IS_PINEVIEW_G(dev) ((dev)->pci_device == 0xa001)
940#define IS_PINEVIEW_M(dev) ((dev)->pci_device == 0xa011)
941#define IS_PINEVIEW(dev) (INTEL_INFO(dev)->is_pineview)
942#define IS_G33(dev) (INTEL_INFO(dev)->is_g33)
943#define IS_IRONLAKE_D(dev) ((dev)->pci_device == 0x0042)
944#define IS_IRONLAKE_M(dev) ((dev)->pci_device == 0x0046)
4b65177b 945#define IS_IVYBRIDGE(dev) (INTEL_INFO(dev)->is_ivybridge)
cae5852d
ZN
946#define IS_MOBILE(dev) (INTEL_INFO(dev)->is_mobile)
947
85436696
JB
948/*
949 * The genX designation typically refers to the render engine, so render
950 * capability related checks should use IS_GEN, while display and other checks
951 * have their own (e.g. HAS_PCH_SPLIT for ILK+ display, IS_foo for particular
952 * chips, etc.).
953 */
cae5852d
ZN
954#define IS_GEN2(dev) (INTEL_INFO(dev)->gen == 2)
955#define IS_GEN3(dev) (INTEL_INFO(dev)->gen == 3)
956#define IS_GEN4(dev) (INTEL_INFO(dev)->gen == 4)
957#define IS_GEN5(dev) (INTEL_INFO(dev)->gen == 5)
958#define IS_GEN6(dev) (INTEL_INFO(dev)->gen == 6)
85436696 959#define IS_GEN7(dev) (INTEL_INFO(dev)->gen == 7)
cae5852d
ZN
960
961#define HAS_BSD(dev) (INTEL_INFO(dev)->has_bsd_ring)
962#define HAS_BLT(dev) (INTEL_INFO(dev)->has_blt_ring)
963#define I915_NEED_GFX_HWS(dev) (INTEL_INFO(dev)->need_gfx_hws)
964
05394f39 965#define HAS_OVERLAY(dev) (INTEL_INFO(dev)->has_overlay)
cae5852d
ZN
966#define OVERLAY_NEEDS_PHYSICAL(dev) (INTEL_INFO(dev)->overlay_needs_physical)
967
968/* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
969 * rows, which changed the alignment requirements and fence programming.
970 */
971#define HAS_128_BYTE_Y_TILING(dev) (!IS_GEN2(dev) && !(IS_I915G(dev) || \
972 IS_I915GM(dev)))
973#define SUPPORTS_DIGITAL_OUTPUTS(dev) (!IS_GEN2(dev) && !IS_PINEVIEW(dev))
974#define SUPPORTS_INTEGRATED_HDMI(dev) (IS_G4X(dev) || IS_GEN5(dev))
975#define SUPPORTS_INTEGRATED_DP(dev) (IS_G4X(dev) || IS_GEN5(dev))
976#define SUPPORTS_EDP(dev) (IS_IRONLAKE_M(dev))
977#define SUPPORTS_TV(dev) (INTEL_INFO(dev)->supports_tv)
978#define I915_HAS_HOTPLUG(dev) (INTEL_INFO(dev)->has_hotplug)
979/* dsparb controlled by hw only */
980#define DSPARB_HWCONTROL(dev) (IS_G4X(dev) || IS_IRONLAKE(dev))
981
982#define HAS_FW_BLC(dev) (INTEL_INFO(dev)->gen > 2)
983#define HAS_PIPE_CXSR(dev) (INTEL_INFO(dev)->has_pipe_cxsr)
984#define I915_HAS_FBC(dev) (INTEL_INFO(dev)->has_fbc)
cae5852d 985
eceae481
JB
986#define HAS_PCH_SPLIT(dev) (IS_GEN5(dev) || IS_GEN6(dev) || IS_IVYBRIDGE(dev))
987#define HAS_PIPE_CONTROL(dev) (INTEL_INFO(dev)->gen >= 5)
cae5852d
ZN
988
989#define INTEL_PCH_TYPE(dev) (((struct drm_i915_private *)(dev)->dev_private)->pch_type)
990#define HAS_PCH_CPT(dev) (INTEL_PCH_TYPE(dev) == PCH_CPT)
991#define HAS_PCH_IBX(dev) (INTEL_PCH_TYPE(dev) == PCH_IBX)
992
05394f39
CW
993#include "i915_trace.h"
994
c153f45f 995extern struct drm_ioctl_desc i915_ioctls[];
b3a83639 996extern int i915_max_ioctl;
a35d9d3c
BW
997extern unsigned int i915_fbpercrtc __always_unused;
998extern int i915_panel_ignore_lid __read_mostly;
999extern unsigned int i915_powersave __read_mostly;
1000extern unsigned int i915_semaphores __read_mostly;
1001extern unsigned int i915_lvds_downclock __read_mostly;
1002extern unsigned int i915_panel_use_ssc __read_mostly;
1003extern int i915_vbt_sdvo_panel_type __read_mostly;
1004extern unsigned int i915_enable_rc6 __read_mostly;
1005extern unsigned int i915_enable_fbc __read_mostly;
1006extern bool i915_enable_hangcheck __read_mostly;
b3a83639 1007
6a9ee8af
DA
1008extern int i915_suspend(struct drm_device *dev, pm_message_t state);
1009extern int i915_resume(struct drm_device *dev);
7c1c2871
DA
1010extern int i915_master_create(struct drm_device *dev, struct drm_master *master);
1011extern void i915_master_destroy(struct drm_device *dev, struct drm_master *master);
1012
1da177e4 1013 /* i915_dma.c */
84b1fd10 1014extern void i915_kernel_lost_context(struct drm_device * dev);
22eae947 1015extern int i915_driver_load(struct drm_device *, unsigned long flags);
ba8bbcf6 1016extern int i915_driver_unload(struct drm_device *);
673a394b 1017extern int i915_driver_open(struct drm_device *dev, struct drm_file *file_priv);
84b1fd10 1018extern void i915_driver_lastclose(struct drm_device * dev);
6c340eac
EA
1019extern void i915_driver_preclose(struct drm_device *dev,
1020 struct drm_file *file_priv);
673a394b
EA
1021extern void i915_driver_postclose(struct drm_device *dev,
1022 struct drm_file *file_priv);
84b1fd10 1023extern int i915_driver_device_is_agp(struct drm_device * dev);
0d6aa60b
DA
1024extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
1025 unsigned long arg);
673a394b 1026extern int i915_emit_box(struct drm_device *dev,
c4e7a414
CW
1027 struct drm_clip_rect *box,
1028 int DR1, int DR4);
f803aa55 1029extern int i915_reset(struct drm_device *dev, u8 flags);
7648fa99
JB
1030extern unsigned long i915_chipset_val(struct drm_i915_private *dev_priv);
1031extern unsigned long i915_mch_val(struct drm_i915_private *dev_priv);
1032extern unsigned long i915_gfx_val(struct drm_i915_private *dev_priv);
1033extern void i915_update_gfx_val(struct drm_i915_private *dev_priv);
1034
af6061af 1035
1da177e4 1036/* i915_irq.c */
f65d9421 1037void i915_hangcheck_elapsed(unsigned long data);
527f9e90 1038void i915_handle_error(struct drm_device *dev, bool wedged);
c153f45f
EA
1039extern int i915_irq_emit(struct drm_device *dev, void *data,
1040 struct drm_file *file_priv);
1041extern int i915_irq_wait(struct drm_device *dev, void *data,
1042 struct drm_file *file_priv);
1da177e4 1043
f71d4af4 1044extern void intel_irq_init(struct drm_device *dev);
b1f14ad0 1045
c153f45f
EA
1046extern int i915_vblank_pipe_set(struct drm_device *dev, void *data,
1047 struct drm_file *file_priv);
1048extern int i915_vblank_pipe_get(struct drm_device *dev, void *data,
1049 struct drm_file *file_priv);
1050extern int i915_vblank_swap(struct drm_device *dev, void *data,
1051 struct drm_file *file_priv);
1da177e4 1052
7c463586
KP
1053void
1054i915_enable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask);
1055
1056void
1057i915_disable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask);
1058
0206e353 1059void intel_enable_asle(struct drm_device *dev);
01c66889 1060
3bd3c932
CW
1061#ifdef CONFIG_DEBUG_FS
1062extern void i915_destroy_error_state(struct drm_device *dev);
1063#else
1064#define i915_destroy_error_state(x)
1065#endif
1066
7c463586 1067
1da177e4 1068/* i915_mem.c */
c153f45f
EA
1069extern int i915_mem_alloc(struct drm_device *dev, void *data,
1070 struct drm_file *file_priv);
1071extern int i915_mem_free(struct drm_device *dev, void *data,
1072 struct drm_file *file_priv);
1073extern int i915_mem_init_heap(struct drm_device *dev, void *data,
1074 struct drm_file *file_priv);
1075extern int i915_mem_destroy_heap(struct drm_device *dev, void *data,
1076 struct drm_file *file_priv);
1da177e4 1077extern void i915_mem_takedown(struct mem_block **heap);
84b1fd10 1078extern void i915_mem_release(struct drm_device * dev,
6c340eac 1079 struct drm_file *file_priv, struct mem_block *heap);
673a394b
EA
1080/* i915_gem.c */
1081int i915_gem_init_ioctl(struct drm_device *dev, void *data,
1082 struct drm_file *file_priv);
1083int i915_gem_create_ioctl(struct drm_device *dev, void *data,
1084 struct drm_file *file_priv);
1085int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
1086 struct drm_file *file_priv);
1087int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
1088 struct drm_file *file_priv);
1089int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
1090 struct drm_file *file_priv);
de151cf6
JB
1091int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
1092 struct drm_file *file_priv);
673a394b
EA
1093int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
1094 struct drm_file *file_priv);
1095int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
1096 struct drm_file *file_priv);
1097int i915_gem_execbuffer(struct drm_device *dev, void *data,
1098 struct drm_file *file_priv);
76446cac
JB
1099int i915_gem_execbuffer2(struct drm_device *dev, void *data,
1100 struct drm_file *file_priv);
673a394b
EA
1101int i915_gem_pin_ioctl(struct drm_device *dev, void *data,
1102 struct drm_file *file_priv);
1103int i915_gem_unpin_ioctl(struct drm_device *dev, void *data,
1104 struct drm_file *file_priv);
1105int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
1106 struct drm_file *file_priv);
1107int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
1108 struct drm_file *file_priv);
3ef94daa
CW
1109int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
1110 struct drm_file *file_priv);
673a394b
EA
1111int i915_gem_entervt_ioctl(struct drm_device *dev, void *data,
1112 struct drm_file *file_priv);
1113int i915_gem_leavevt_ioctl(struct drm_device *dev, void *data,
1114 struct drm_file *file_priv);
1115int i915_gem_set_tiling(struct drm_device *dev, void *data,
1116 struct drm_file *file_priv);
1117int i915_gem_get_tiling(struct drm_device *dev, void *data,
1118 struct drm_file *file_priv);
5a125c3c
EA
1119int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
1120 struct drm_file *file_priv);
673a394b 1121void i915_gem_load(struct drm_device *dev);
673a394b 1122int i915_gem_init_object(struct drm_gem_object *obj);
db53a302 1123int __must_check i915_gem_flush_ring(struct intel_ring_buffer *ring,
88241785
CW
1124 uint32_t invalidate_domains,
1125 uint32_t flush_domains);
05394f39
CW
1126struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
1127 size_t size);
673a394b 1128void i915_gem_free_object(struct drm_gem_object *obj);
2021746e
CW
1129int __must_check i915_gem_object_pin(struct drm_i915_gem_object *obj,
1130 uint32_t alignment,
1131 bool map_and_fenceable);
05394f39 1132void i915_gem_object_unpin(struct drm_i915_gem_object *obj);
2021746e 1133int __must_check i915_gem_object_unbind(struct drm_i915_gem_object *obj);
05394f39 1134void i915_gem_release_mmap(struct drm_i915_gem_object *obj);
673a394b 1135void i915_gem_lastclose(struct drm_device *dev);
f787a5f5 1136
54cf91dc 1137int __must_check i915_mutex_lock_interruptible(struct drm_device *dev);
ce453d81 1138int __must_check i915_gem_object_wait_rendering(struct drm_i915_gem_object *obj);
54cf91dc 1139void i915_gem_object_move_to_active(struct drm_i915_gem_object *obj,
1ec14ad3
CW
1140 struct intel_ring_buffer *ring,
1141 u32 seqno);
54cf91dc 1142
ff72145b
DA
1143int i915_gem_dumb_create(struct drm_file *file_priv,
1144 struct drm_device *dev,
1145 struct drm_mode_create_dumb *args);
1146int i915_gem_mmap_gtt(struct drm_file *file_priv, struct drm_device *dev,
1147 uint32_t handle, uint64_t *offset);
1148int i915_gem_dumb_destroy(struct drm_file *file_priv, struct drm_device *dev,
0206e353 1149 uint32_t handle);
f787a5f5
CW
1150/**
1151 * Returns true if seq1 is later than seq2.
1152 */
1153static inline bool
1154i915_seqno_passed(uint32_t seq1, uint32_t seq2)
1155{
1156 return (int32_t)(seq1 - seq2) >= 0;
1157}
1158
54cf91dc 1159static inline u32
db53a302 1160i915_gem_next_request_seqno(struct intel_ring_buffer *ring)
54cf91dc 1161{
db53a302 1162 drm_i915_private_t *dev_priv = ring->dev->dev_private;
54cf91dc
CW
1163 return ring->outstanding_lazy_request = dev_priv->next_seqno;
1164}
1165
d9e86c0e 1166int __must_check i915_gem_object_get_fence(struct drm_i915_gem_object *obj,
ce453d81 1167 struct intel_ring_buffer *pipelined);
d9e86c0e 1168int __must_check i915_gem_object_put_fence(struct drm_i915_gem_object *obj);
2021746e 1169
b09a1fec 1170void i915_gem_retire_requests(struct drm_device *dev);
069efc1d 1171void i915_gem_reset(struct drm_device *dev);
05394f39 1172void i915_gem_clflush_object(struct drm_i915_gem_object *obj);
2021746e
CW
1173int __must_check i915_gem_object_set_domain(struct drm_i915_gem_object *obj,
1174 uint32_t read_domains,
1175 uint32_t write_domain);
a8198eea 1176int __must_check i915_gem_object_finish_gpu(struct drm_i915_gem_object *obj);
2021746e 1177int __must_check i915_gem_init_ringbuffer(struct drm_device *dev);
79e53945 1178void i915_gem_cleanup_ringbuffer(struct drm_device *dev);
2021746e
CW
1179void i915_gem_do_init(struct drm_device *dev,
1180 unsigned long start,
1181 unsigned long mappable_end,
1182 unsigned long end);
1183int __must_check i915_gpu_idle(struct drm_device *dev);
1184int __must_check i915_gem_idle(struct drm_device *dev);
db53a302
CW
1185int __must_check i915_add_request(struct intel_ring_buffer *ring,
1186 struct drm_file *file,
1187 struct drm_i915_gem_request *request);
1188int __must_check i915_wait_request(struct intel_ring_buffer *ring,
ce453d81 1189 uint32_t seqno);
de151cf6 1190int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
2021746e
CW
1191int __must_check
1192i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj,
1193 bool write);
1194int __must_check
2da3b9b9
CW
1195i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
1196 u32 alignment,
2021746e 1197 struct intel_ring_buffer *pipelined);
71acb5eb 1198int i915_gem_attach_phys_object(struct drm_device *dev,
05394f39 1199 struct drm_i915_gem_object *obj,
6eeefaf3
CW
1200 int id,
1201 int align);
71acb5eb 1202void i915_gem_detach_phys_object(struct drm_device *dev,
05394f39 1203 struct drm_i915_gem_object *obj);
71acb5eb 1204void i915_gem_free_all_phys_object(struct drm_device *dev);
05394f39 1205void i915_gem_release(struct drm_device *dev, struct drm_file *file);
673a394b 1206
467cffba 1207uint32_t
e28f8711
CW
1208i915_gem_get_unfenced_gtt_alignment(struct drm_device *dev,
1209 uint32_t size,
1210 int tiling_mode);
467cffba 1211
e4ffd173
CW
1212int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
1213 enum i915_cache_level cache_level);
1214
76aaf220
DV
1215/* i915_gem_gtt.c */
1216void i915_gem_restore_gtt_mappings(struct drm_device *dev);
2021746e 1217int __must_check i915_gem_gtt_bind_object(struct drm_i915_gem_object *obj);
e4ffd173
CW
1218void i915_gem_gtt_rebind_object(struct drm_i915_gem_object *obj,
1219 enum i915_cache_level cache_level);
05394f39 1220void i915_gem_gtt_unbind_object(struct drm_i915_gem_object *obj);
76aaf220 1221
b47eb4a2 1222/* i915_gem_evict.c */
2021746e
CW
1223int __must_check i915_gem_evict_something(struct drm_device *dev, int min_size,
1224 unsigned alignment, bool mappable);
1225int __must_check i915_gem_evict_everything(struct drm_device *dev,
1226 bool purgeable_only);
1227int __must_check i915_gem_evict_inactive(struct drm_device *dev,
1228 bool purgeable_only);
b47eb4a2 1229
673a394b
EA
1230/* i915_gem_tiling.c */
1231void i915_gem_detect_bit_6_swizzle(struct drm_device *dev);
05394f39
CW
1232void i915_gem_object_do_bit_17_swizzle(struct drm_i915_gem_object *obj);
1233void i915_gem_object_save_bit_17_swizzle(struct drm_i915_gem_object *obj);
673a394b
EA
1234
1235/* i915_gem_debug.c */
05394f39 1236void i915_gem_dump_object(struct drm_i915_gem_object *obj, int len,
673a394b 1237 const char *where, uint32_t mark);
23bc5982
CW
1238#if WATCH_LISTS
1239int i915_verify_lists(struct drm_device *dev);
673a394b 1240#else
23bc5982 1241#define i915_verify_lists(dev) 0
673a394b 1242#endif
05394f39
CW
1243void i915_gem_object_check_coherency(struct drm_i915_gem_object *obj,
1244 int handle);
1245void i915_gem_dump_object(struct drm_i915_gem_object *obj, int len,
673a394b 1246 const char *where, uint32_t mark);
1da177e4 1247
2017263e 1248/* i915_debugfs.c */
27c202ad
BG
1249int i915_debugfs_init(struct drm_minor *minor);
1250void i915_debugfs_cleanup(struct drm_minor *minor);
2017263e 1251
317c35d1
JB
1252/* i915_suspend.c */
1253extern int i915_save_state(struct drm_device *dev);
1254extern int i915_restore_state(struct drm_device *dev);
0a3e67a4
JB
1255
1256/* i915_suspend.c */
1257extern int i915_save_state(struct drm_device *dev);
1258extern int i915_restore_state(struct drm_device *dev);
317c35d1 1259
f899fc64
CW
1260/* intel_i2c.c */
1261extern int intel_setup_gmbus(struct drm_device *dev);
1262extern void intel_teardown_gmbus(struct drm_device *dev);
e957d772
CW
1263extern void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed);
1264extern void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit);
b8232e90
CW
1265extern inline bool intel_gmbus_is_forced_bit(struct i2c_adapter *adapter)
1266{
1267 return container_of(adapter, struct intel_gmbus, adapter)->force_bit;
1268}
f899fc64
CW
1269extern void intel_i2c_reset(struct drm_device *dev);
1270
3b617967 1271/* intel_opregion.c */
44834a67
CW
1272extern int intel_opregion_setup(struct drm_device *dev);
1273#ifdef CONFIG_ACPI
1274extern void intel_opregion_init(struct drm_device *dev);
1275extern void intel_opregion_fini(struct drm_device *dev);
3b617967
CW
1276extern void intel_opregion_asle_intr(struct drm_device *dev);
1277extern void intel_opregion_gse_intr(struct drm_device *dev);
1278extern void intel_opregion_enable_asle(struct drm_device *dev);
65e082c9 1279#else
44834a67
CW
1280static inline void intel_opregion_init(struct drm_device *dev) { return; }
1281static inline void intel_opregion_fini(struct drm_device *dev) { return; }
3b617967
CW
1282static inline void intel_opregion_asle_intr(struct drm_device *dev) { return; }
1283static inline void intel_opregion_gse_intr(struct drm_device *dev) { return; }
1284static inline void intel_opregion_enable_asle(struct drm_device *dev) { return; }
65e082c9 1285#endif
8ee1c3db 1286
723bfd70
JB
1287/* intel_acpi.c */
1288#ifdef CONFIG_ACPI
1289extern void intel_register_dsm_handler(void);
1290extern void intel_unregister_dsm_handler(void);
1291#else
1292static inline void intel_register_dsm_handler(void) { return; }
1293static inline void intel_unregister_dsm_handler(void) { return; }
1294#endif /* CONFIG_ACPI */
1295
79e53945
JB
1296/* modesetting */
1297extern void intel_modeset_init(struct drm_device *dev);
2c7111db 1298extern void intel_modeset_gem_init(struct drm_device *dev);
79e53945 1299extern void intel_modeset_cleanup(struct drm_device *dev);
28d52043 1300extern int intel_modeset_vga_set_state(struct drm_device *dev, bool state);
ee5382ae 1301extern bool intel_fbc_enabled(struct drm_device *dev);
43a9539f 1302extern void intel_disable_fbc(struct drm_device *dev);
7648fa99 1303extern bool ironlake_set_drps(struct drm_device *dev, u8 val);
d5bb081b 1304extern void ironlake_enable_rc6(struct drm_device *dev);
3b8d8d91 1305extern void gen6_set_rps(struct drm_device *dev, u8 val);
0206e353
AJ
1306extern void intel_detect_pch(struct drm_device *dev);
1307extern int intel_trans_dp_port_sel(struct drm_crtc *crtc);
3bad0781 1308
6ef3d427 1309/* overlay */
3bd3c932 1310#ifdef CONFIG_DEBUG_FS
6ef3d427
CW
1311extern struct intel_overlay_error_state *intel_overlay_capture_error_state(struct drm_device *dev);
1312extern void intel_overlay_print_error_state(struct seq_file *m, struct intel_overlay_error_state *error);
c4a1d9e4
CW
1313
1314extern struct intel_display_error_state *intel_display_capture_error_state(struct drm_device *dev);
1315extern void intel_display_print_error_state(struct seq_file *m,
1316 struct drm_device *dev,
1317 struct intel_display_error_state *error);
3bd3c932 1318#endif
6ef3d427 1319
1ec14ad3
CW
1320#define LP_RING(d) (&((struct drm_i915_private *)(d))->ring[RCS])
1321
1322#define BEGIN_LP_RING(n) \
1323 intel_ring_begin(LP_RING(dev_priv), (n))
1324
1325#define OUT_RING(x) \
1326 intel_ring_emit(LP_RING(dev_priv), x)
1327
1328#define ADVANCE_LP_RING() \
1329 intel_ring_advance(LP_RING(dev_priv))
1330
546b0974
EA
1331/**
1332 * Lock test for when it's just for synchronization of ring access.
1333 *
1334 * In that case, we don't need to do it when GEM is initialized as nobody else
1335 * has access to the ring.
1336 */
05394f39 1337#define RING_LOCK_TEST_WITH_RETURN(dev, file) do { \
1ec14ad3 1338 if (LP_RING(dev->dev_private)->obj == NULL) \
05394f39 1339 LOCK_TEST_WITH_RETURN(dev, file); \
546b0974
EA
1340} while (0)
1341
b7287d80
BW
1342/* On SNB platform, before reading ring registers forcewake bit
1343 * must be set to prevent GT core from power down and stale values being
1344 * returned.
1345 */
fcca7926
BW
1346void gen6_gt_force_wake_get(struct drm_i915_private *dev_priv);
1347void gen6_gt_force_wake_put(struct drm_i915_private *dev_priv);
b7287d80
BW
1348void __gen6_gt_wait_for_fifo(struct drm_i915_private *dev_priv);
1349
1350/* We give fast paths for the really cool registers */
1351#define NEEDS_FORCE_WAKE(dev_priv, reg) \
1352 (((dev_priv)->info->gen >= 6) && \
1353 ((reg) < 0x40000) && \
1354 ((reg) != FORCEWAKE))
cae5852d 1355
5f75377d
KP
1356#define __i915_read(x, y) \
1357static inline u##x i915_read##x(struct drm_i915_private *dev_priv, u32 reg) { \
b7287d80
BW
1358 u##x val = 0; \
1359 if (NEEDS_FORCE_WAKE((dev_priv), (reg))) { \
fcca7926 1360 gen6_gt_force_wake_get(dev_priv); \
b7287d80 1361 val = read##y(dev_priv->regs + reg); \
fcca7926 1362 gen6_gt_force_wake_put(dev_priv); \
b7287d80
BW
1363 } else { \
1364 val = read##y(dev_priv->regs + reg); \
1365 } \
db53a302 1366 trace_i915_reg_rw(false, reg, val, sizeof(val)); \
5f75377d
KP
1367 return val; \
1368}
fcca7926 1369
5f75377d
KP
1370__i915_read(8, b)
1371__i915_read(16, w)
1372__i915_read(32, l)
1373__i915_read(64, q)
1374#undef __i915_read
1375
1376#define __i915_write(x, y) \
1377static inline void i915_write##x(struct drm_i915_private *dev_priv, u32 reg, u##x val) { \
db53a302 1378 trace_i915_reg_rw(true, reg, val, sizeof(val)); \
b7287d80
BW
1379 if (NEEDS_FORCE_WAKE((dev_priv), (reg))) { \
1380 __gen6_gt_wait_for_fifo(dev_priv); \
1381 } \
5f75377d
KP
1382 write##y(val, dev_priv->regs + reg); \
1383}
1384__i915_write(8, b)
1385__i915_write(16, w)
1386__i915_write(32, l)
1387__i915_write(64, q)
1388#undef __i915_write
1389
1390#define I915_READ8(reg) i915_read8(dev_priv, (reg))
1391#define I915_WRITE8(reg, val) i915_write8(dev_priv, (reg), (val))
1392
1393#define I915_READ16(reg) i915_read16(dev_priv, (reg))
1394#define I915_WRITE16(reg, val) i915_write16(dev_priv, (reg), (val))
1395#define I915_READ16_NOTRACE(reg) readw(dev_priv->regs + (reg))
1396#define I915_WRITE16_NOTRACE(reg, val) writew(val, dev_priv->regs + (reg))
1397
1398#define I915_READ(reg) i915_read32(dev_priv, (reg))
1399#define I915_WRITE(reg, val) i915_write32(dev_priv, (reg), (val))
cae5852d
ZN
1400#define I915_READ_NOTRACE(reg) readl(dev_priv->regs + (reg))
1401#define I915_WRITE_NOTRACE(reg, val) writel(val, dev_priv->regs + (reg))
5f75377d
KP
1402
1403#define I915_WRITE64(reg, val) i915_write64(dev_priv, (reg), (val))
1404#define I915_READ64(reg) i915_read64(dev_priv, (reg))
cae5852d
ZN
1405
1406#define POSTING_READ(reg) (void)I915_READ_NOTRACE(reg)
1407#define POSTING_READ16(reg) (void)I915_READ16_NOTRACE(reg)
1408
ba4f01a3 1409
1da177e4 1410#endif