]> git.proxmox.com Git - mirror_ubuntu-bionic-kernel.git/blame - drivers/gpu/drm/i915/i915_drv.h
drm/i915/overlay: Fix unpinning along init error paths
[mirror_ubuntu-bionic-kernel.git] / drivers / gpu / drm / i915 / i915_drv.h
CommitLineData
1da177e4
LT
1/* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
2 */
0d6aa60b 3/*
bc54fd1a 4 *
1da177e4
LT
5 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
bc54fd1a
DA
7 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
0d6aa60b 28 */
1da177e4
LT
29
30#ifndef _I915_DRV_H_
31#define _I915_DRV_H_
32
585fb111 33#include "i915_reg.h"
79e53945 34#include "intel_bios.h"
8187a2b7 35#include "intel_ringbuffer.h"
0839ccb8 36#include <linux/io-mapping.h>
f899fc64 37#include <linux/i2c.h>
0ade6386 38#include <drm/intel-gtt.h>
585fb111 39
1da177e4
LT
40/* General customization:
41 */
42
43#define DRIVER_AUTHOR "Tungsten Graphics, Inc."
44
45#define DRIVER_NAME "i915"
46#define DRIVER_DESC "Intel Graphics"
673a394b 47#define DRIVER_DATE "20080730"
1da177e4 48
317c35d1
JB
49enum pipe {
50 PIPE_A = 0,
51 PIPE_B,
9db4a9c7
JB
52 PIPE_C,
53 I915_MAX_PIPES
317c35d1 54};
9db4a9c7 55#define pipe_name(p) ((p) + 'A')
317c35d1 56
80824003
JB
57enum plane {
58 PLANE_A = 0,
59 PLANE_B,
9db4a9c7 60 PLANE_C,
80824003 61};
9db4a9c7 62#define plane_name(p) ((p) + 'A')
52440211 63
62fdfeaf
EA
64#define I915_GEM_GPU_DOMAINS (~(I915_GEM_DOMAIN_CPU | I915_GEM_DOMAIN_GTT))
65
9db4a9c7
JB
66#define for_each_pipe(p) for ((p) = 0; (p) < dev_priv->num_pipe; (p)++)
67
1da177e4
LT
68/* Interface history:
69 *
70 * 1.1: Original.
0d6aa60b
DA
71 * 1.2: Add Power Management
72 * 1.3: Add vblank support
de227f5f 73 * 1.4: Fix cmdbuffer path, add heap destroy
702880f2 74 * 1.5: Add vblank pipe configuration
2228ed67
MD
75 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
76 * - Support vertical blank on secondary display pipe
1da177e4
LT
77 */
78#define DRIVER_MAJOR 1
2228ed67 79#define DRIVER_MINOR 6
1da177e4
LT
80#define DRIVER_PATCHLEVEL 0
81
673a394b 82#define WATCH_COHERENCY 0
23bc5982 83#define WATCH_LISTS 0
673a394b 84
71acb5eb
DA
85#define I915_GEM_PHYS_CURSOR_0 1
86#define I915_GEM_PHYS_CURSOR_1 2
87#define I915_GEM_PHYS_OVERLAY_REGS 3
88#define I915_MAX_PHYS_OBJECT (I915_GEM_PHYS_OVERLAY_REGS)
89
90struct drm_i915_gem_phys_object {
91 int id;
92 struct page **page_list;
93 drm_dma_handle_t *handle;
05394f39 94 struct drm_i915_gem_object *cur_obj;
71acb5eb
DA
95};
96
1da177e4
LT
97struct mem_block {
98 struct mem_block *next;
99 struct mem_block *prev;
100 int start;
101 int size;
6c340eac 102 struct drm_file *file_priv; /* NULL: free, -1: heap, other: real files */
1da177e4
LT
103};
104
0a3e67a4
JB
105struct opregion_header;
106struct opregion_acpi;
107struct opregion_swsci;
108struct opregion_asle;
109
8ee1c3db
MG
110struct intel_opregion {
111 struct opregion_header *header;
112 struct opregion_acpi *acpi;
113 struct opregion_swsci *swsci;
114 struct opregion_asle *asle;
44834a67 115 void *vbt;
01fe9dbd 116 u32 __iomem *lid_state;
8ee1c3db 117};
44834a67 118#define OPREGION_SIZE (8*1024)
8ee1c3db 119
6ef3d427
CW
120struct intel_overlay;
121struct intel_overlay_error_state;
122
7c1c2871
DA
123struct drm_i915_master_private {
124 drm_local_map_t *sarea;
125 struct _drm_i915_sarea *sarea_priv;
126};
de151cf6
JB
127#define I915_FENCE_REG_NONE -1
128
129struct drm_i915_fence_reg {
007cc8ac 130 struct list_head lru_list;
caea7476 131 struct drm_i915_gem_object *obj;
d9e86c0e 132 uint32_t setup_seqno;
de151cf6 133};
7c1c2871 134
9b9d172d 135struct sdvo_device_mapping {
e957d772 136 u8 initialized;
9b9d172d 137 u8 dvo_port;
138 u8 slave_addr;
139 u8 dvo_wiring;
e957d772
CW
140 u8 i2c_pin;
141 u8 i2c_speed;
b1083333 142 u8 ddc_pin;
9b9d172d 143};
144
c4a1d9e4
CW
145struct intel_display_error_state;
146
63eeaf38
JB
147struct drm_i915_error_state {
148 u32 eir;
149 u32 pgtbl_er;
9db4a9c7 150 u32 pipestat[I915_MAX_PIPES];
63eeaf38
JB
151 u32 ipeir;
152 u32 ipehr;
153 u32 instdone;
154 u32 acthd;
1d8f38f4
CW
155 u32 error; /* gen6+ */
156 u32 bcs_acthd; /* gen6+ blt engine */
157 u32 bcs_ipehr;
158 u32 bcs_ipeir;
159 u32 bcs_instdone;
160 u32 bcs_seqno;
add354dd
CW
161 u32 vcs_acthd; /* gen6+ bsd engine */
162 u32 vcs_ipehr;
163 u32 vcs_ipeir;
164 u32 vcs_instdone;
165 u32 vcs_seqno;
63eeaf38
JB
166 u32 instpm;
167 u32 instps;
168 u32 instdone1;
169 u32 seqno;
9df30794 170 u64 bbaddr;
748ebc60 171 u64 fence[16];
63eeaf38 172 struct timeval time;
9df30794
CW
173 struct drm_i915_error_object {
174 int page_count;
175 u32 gtt_offset;
176 u32 *pages[0];
e2f973d5 177 } *ringbuffer[I915_NUM_RINGS], *batchbuffer[I915_NUM_RINGS];
9df30794 178 struct drm_i915_error_buffer {
a779e5ab 179 u32 size;
9df30794
CW
180 u32 name;
181 u32 seqno;
182 u32 gtt_offset;
183 u32 read_domains;
184 u32 write_domain;
a779e5ab 185 s32 fence_reg:5;
9df30794
CW
186 s32 pinned:2;
187 u32 tiling:2;
188 u32 dirty:1;
189 u32 purgeable:1;
e5c65260 190 u32 ring:4;
93dfb40c 191 u32 cache_level:2;
c724e8a9
CW
192 } *active_bo, *pinned_bo;
193 u32 active_bo_count, pinned_bo_count;
6ef3d427 194 struct intel_overlay_error_state *overlay;
c4a1d9e4 195 struct intel_display_error_state *display;
63eeaf38
JB
196};
197
e70236a8
JB
198struct drm_i915_display_funcs {
199 void (*dpms)(struct drm_crtc *crtc, int mode);
ee5382ae 200 bool (*fbc_enabled)(struct drm_device *dev);
e70236a8
JB
201 void (*enable_fbc)(struct drm_crtc *crtc, unsigned long interval);
202 void (*disable_fbc)(struct drm_device *dev);
203 int (*get_display_clock_speed)(struct drm_device *dev);
204 int (*get_fifo_size)(struct drm_device *dev, int plane);
d210246a 205 void (*update_wm)(struct drm_device *dev);
f564048e
EA
206 int (*crtc_mode_set)(struct drm_crtc *crtc,
207 struct drm_display_mode *mode,
208 struct drm_display_mode *adjusted_mode,
209 int x, int y,
210 struct drm_framebuffer *old_fb);
674cf967 211 void (*fdi_link_train)(struct drm_crtc *crtc);
6067aaea 212 void (*init_clock_gating)(struct drm_device *dev);
645c62a5 213 void (*init_pch_clock_gating)(struct drm_device *dev);
8c9f3aaf
JB
214 int (*queue_flip)(struct drm_device *dev, struct drm_crtc *crtc,
215 struct drm_framebuffer *fb,
216 struct drm_i915_gem_object *obj);
e70236a8
JB
217 /* clock updates for mode set */
218 /* cursor updates */
219 /* render clock increase/decrease */
220 /* display clock increase/decrease */
221 /* pll clock increase/decrease */
e70236a8
JB
222};
223
cfdf1fa2 224struct intel_device_info {
c96c3a8c 225 u8 gen;
cfdf1fa2 226 u8 is_mobile : 1;
5ce8ba7c 227 u8 is_i85x : 1;
cfdf1fa2 228 u8 is_i915g : 1;
cfdf1fa2 229 u8 is_i945gm : 1;
cfdf1fa2
KH
230 u8 is_g33 : 1;
231 u8 need_gfx_hws : 1;
232 u8 is_g4x : 1;
233 u8 is_pineview : 1;
534843da
CW
234 u8 is_broadwater : 1;
235 u8 is_crestline : 1;
4b65177b 236 u8 is_ivybridge : 1;
cfdf1fa2 237 u8 has_fbc : 1;
cfdf1fa2
KH
238 u8 has_pipe_cxsr : 1;
239 u8 has_hotplug : 1;
b295d1b6 240 u8 cursor_needs_physical : 1;
31578148
CW
241 u8 has_overlay : 1;
242 u8 overlay_needs_physical : 1;
a6c45cf0 243 u8 supports_tv : 1;
92f49d9c 244 u8 has_bsd_ring : 1;
549f7365 245 u8 has_blt_ring : 1;
cfdf1fa2
KH
246};
247
b5e50c3f 248enum no_fbc_reason {
bed4a673 249 FBC_NO_OUTPUT, /* no outputs enabled to compress */
b5e50c3f
JB
250 FBC_STOLEN_TOO_SMALL, /* not enough space to hold compressed buffers */
251 FBC_UNSUPPORTED_MODE, /* interlace or doublescanned mode */
252 FBC_MODE_TOO_LARGE, /* mode too large for compression */
253 FBC_BAD_PLANE, /* fbc not supported on plane */
254 FBC_NOT_TILED, /* buffer not tiled */
9c928d16 255 FBC_MULTIPLE_PIPES, /* more than one pipe active */
c1a9f047 256 FBC_MODULE_PARAM,
b5e50c3f
JB
257};
258
3bad0781
ZW
259enum intel_pch {
260 PCH_IBX, /* Ibexpeak PCH */
261 PCH_CPT, /* Cougarpoint PCH */
262};
263
b690e96c
JB
264#define QUIRK_PIPEA_FORCE (1<<0)
265
8be48d92 266struct intel_fbdev;
38651674 267
1da177e4 268typedef struct drm_i915_private {
673a394b
EA
269 struct drm_device *dev;
270
cfdf1fa2
KH
271 const struct intel_device_info *info;
272
ac5c4e76 273 int has_gem;
72bfa19c 274 int relative_constants_mode;
ac5c4e76 275
3043c60c 276 void __iomem *regs;
1da177e4 277
f899fc64
CW
278 struct intel_gmbus {
279 struct i2c_adapter adapter;
e957d772
CW
280 struct i2c_adapter *force_bit;
281 u32 reg0;
f899fc64
CW
282 } *gmbus;
283
ec2a4c3f 284 struct pci_dev *bridge_dev;
1ec14ad3 285 struct intel_ring_buffer ring[I915_NUM_RINGS];
6f392d54 286 uint32_t next_seqno;
1da177e4 287
9c8da5eb 288 drm_dma_handle_t *status_page_dmah;
0a3e67a4 289 uint32_t counter;
dc7a9319 290 drm_local_map_t hws_map;
05394f39
CW
291 struct drm_i915_gem_object *pwrctx;
292 struct drm_i915_gem_object *renderctx;
1da177e4 293
d7658989
JB
294 struct resource mch_res;
295
a6b54f3f 296 unsigned int cpp;
1da177e4
LT
297 int back_offset;
298 int front_offset;
299 int current_page;
300 int page_flipping;
1da177e4 301
1da177e4 302 atomic_t irq_received;
1ec14ad3
CW
303
304 /* protects the irq masks */
305 spinlock_t irq_lock;
ed4cb414 306 /** Cached value of IMR to avoid reads in updating the bitfield */
7c463586 307 u32 pipestat[2];
1ec14ad3
CW
308 u32 irq_mask;
309 u32 gt_irq_mask;
310 u32 pch_irq_mask;
1da177e4 311
5ca58282
JB
312 u32 hotplug_supported_mask;
313 struct work_struct hotplug_work;
314
1da177e4
LT
315 int tex_lru_log_granularity;
316 int allow_batchbuffer;
317 struct mem_block *agp_heap;
0d6aa60b 318 unsigned int sr01, adpa, ppcr, dvob, dvoc, lvds;
702880f2 319 int vblank_pipe;
a3524f1b 320 int num_pipe;
a6b54f3f 321
f65d9421 322 /* For hangcheck timer */
576ae4b8 323#define DRM_I915_HANGCHECK_PERIOD 1500 /* in ms */
f65d9421
BG
324 struct timer_list hangcheck_timer;
325 int hangcheck_count;
326 uint32_t last_acthd;
cbb465e7
CW
327 uint32_t last_instdone;
328 uint32_t last_instdone1;
f65d9421 329
80824003
JB
330 unsigned long cfb_size;
331 unsigned long cfb_pitch;
bed4a673 332 unsigned long cfb_offset;
80824003
JB
333 int cfb_fence;
334 int cfb_plane;
bed4a673 335 int cfb_y;
80824003 336
8ee1c3db
MG
337 struct intel_opregion opregion;
338
02e792fb
DV
339 /* overlay */
340 struct intel_overlay *overlay;
341
79e53945 342 /* LVDS info */
a9573556 343 int backlight_level; /* restore backlight to this value */
47356eb6 344 bool backlight_enabled;
79e53945 345 struct drm_display_mode *panel_fixed_mode;
88631706
ML
346 struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
347 struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
79e53945
JB
348
349 /* Feature bits from the VBIOS */
95281e35
HE
350 unsigned int int_tv_support:1;
351 unsigned int lvds_dither:1;
352 unsigned int lvds_vbt:1;
353 unsigned int int_crt_support:1;
43565a06
KH
354 unsigned int lvds_use_ssc:1;
355 int lvds_ssc_freq;
5ceb0f9b 356 struct {
9f0e7ff4
JB
357 int rate;
358 int lanes;
359 int preemphasis;
360 int vswing;
361
362 bool initialized;
363 bool support;
364 int bpp;
365 struct edp_power_seq pps;
5ceb0f9b 366 } edp;
89667383 367 bool no_aux_handshake;
79e53945 368
c1c7af60
JB
369 struct notifier_block lid_notifier;
370
f899fc64 371 int crt_ddc_pin;
de151cf6
JB
372 struct drm_i915_fence_reg fence_regs[16]; /* assume 965 */
373 int fence_reg_start; /* 4 if userland hasn't ioctl'd us yet */
374 int num_fence_regs; /* 8 on pre-965, 16 otherwise */
375
95534263 376 unsigned int fsb_freq, mem_freq, is_ddr3;
7662c8bd 377
63eeaf38
JB
378 spinlock_t error_lock;
379 struct drm_i915_error_state *first_error;
8a905236 380 struct work_struct error_work;
30dbf0c0 381 struct completion error_completion;
9c9fe1f8 382 struct workqueue_struct *wq;
63eeaf38 383
e70236a8
JB
384 /* Display functions */
385 struct drm_i915_display_funcs display;
386
3bad0781
ZW
387 /* PCH chipset type */
388 enum intel_pch pch_type;
389
b690e96c
JB
390 unsigned long quirks;
391
ba8bbcf6 392 /* Register state */
c9354c85 393 bool modeset_on_lid;
ba8bbcf6
JB
394 u8 saveLBB;
395 u32 saveDSPACNTR;
396 u32 saveDSPBCNTR;
e948e994 397 u32 saveDSPARB;
968b503e 398 u32 saveHWS;
ba8bbcf6
JB
399 u32 savePIPEACONF;
400 u32 savePIPEBCONF;
401 u32 savePIPEASRC;
402 u32 savePIPEBSRC;
403 u32 saveFPA0;
404 u32 saveFPA1;
405 u32 saveDPLL_A;
406 u32 saveDPLL_A_MD;
407 u32 saveHTOTAL_A;
408 u32 saveHBLANK_A;
409 u32 saveHSYNC_A;
410 u32 saveVTOTAL_A;
411 u32 saveVBLANK_A;
412 u32 saveVSYNC_A;
413 u32 saveBCLRPAT_A;
5586c8bc 414 u32 saveTRANSACONF;
42048781
ZW
415 u32 saveTRANS_HTOTAL_A;
416 u32 saveTRANS_HBLANK_A;
417 u32 saveTRANS_HSYNC_A;
418 u32 saveTRANS_VTOTAL_A;
419 u32 saveTRANS_VBLANK_A;
420 u32 saveTRANS_VSYNC_A;
0da3ea12 421 u32 savePIPEASTAT;
ba8bbcf6
JB
422 u32 saveDSPASTRIDE;
423 u32 saveDSPASIZE;
424 u32 saveDSPAPOS;
585fb111 425 u32 saveDSPAADDR;
ba8bbcf6
JB
426 u32 saveDSPASURF;
427 u32 saveDSPATILEOFF;
428 u32 savePFIT_PGM_RATIOS;
0eb96d6e 429 u32 saveBLC_HIST_CTL;
ba8bbcf6
JB
430 u32 saveBLC_PWM_CTL;
431 u32 saveBLC_PWM_CTL2;
42048781
ZW
432 u32 saveBLC_CPU_PWM_CTL;
433 u32 saveBLC_CPU_PWM_CTL2;
ba8bbcf6
JB
434 u32 saveFPB0;
435 u32 saveFPB1;
436 u32 saveDPLL_B;
437 u32 saveDPLL_B_MD;
438 u32 saveHTOTAL_B;
439 u32 saveHBLANK_B;
440 u32 saveHSYNC_B;
441 u32 saveVTOTAL_B;
442 u32 saveVBLANK_B;
443 u32 saveVSYNC_B;
444 u32 saveBCLRPAT_B;
5586c8bc 445 u32 saveTRANSBCONF;
42048781
ZW
446 u32 saveTRANS_HTOTAL_B;
447 u32 saveTRANS_HBLANK_B;
448 u32 saveTRANS_HSYNC_B;
449 u32 saveTRANS_VTOTAL_B;
450 u32 saveTRANS_VBLANK_B;
451 u32 saveTRANS_VSYNC_B;
0da3ea12 452 u32 savePIPEBSTAT;
ba8bbcf6
JB
453 u32 saveDSPBSTRIDE;
454 u32 saveDSPBSIZE;
455 u32 saveDSPBPOS;
585fb111 456 u32 saveDSPBADDR;
ba8bbcf6
JB
457 u32 saveDSPBSURF;
458 u32 saveDSPBTILEOFF;
585fb111
JB
459 u32 saveVGA0;
460 u32 saveVGA1;
461 u32 saveVGA_PD;
ba8bbcf6
JB
462 u32 saveVGACNTRL;
463 u32 saveADPA;
464 u32 saveLVDS;
585fb111
JB
465 u32 savePP_ON_DELAYS;
466 u32 savePP_OFF_DELAYS;
ba8bbcf6
JB
467 u32 saveDVOA;
468 u32 saveDVOB;
469 u32 saveDVOC;
470 u32 savePP_ON;
471 u32 savePP_OFF;
472 u32 savePP_CONTROL;
585fb111 473 u32 savePP_DIVISOR;
ba8bbcf6
JB
474 u32 savePFIT_CONTROL;
475 u32 save_palette_a[256];
476 u32 save_palette_b[256];
06027f91 477 u32 saveDPFC_CB_BASE;
ba8bbcf6
JB
478 u32 saveFBC_CFB_BASE;
479 u32 saveFBC_LL_BASE;
480 u32 saveFBC_CONTROL;
481 u32 saveFBC_CONTROL2;
0da3ea12
JB
482 u32 saveIER;
483 u32 saveIIR;
484 u32 saveIMR;
42048781
ZW
485 u32 saveDEIER;
486 u32 saveDEIMR;
487 u32 saveGTIER;
488 u32 saveGTIMR;
489 u32 saveFDI_RXA_IMR;
490 u32 saveFDI_RXB_IMR;
1f84e550 491 u32 saveCACHE_MODE_0;
1f84e550 492 u32 saveMI_ARB_STATE;
ba8bbcf6
JB
493 u32 saveSWF0[16];
494 u32 saveSWF1[16];
495 u32 saveSWF2[3];
496 u8 saveMSR;
497 u8 saveSR[8];
123f794f 498 u8 saveGR[25];
ba8bbcf6 499 u8 saveAR_INDEX;
a59e122a 500 u8 saveAR[21];
ba8bbcf6 501 u8 saveDACMASK;
a59e122a 502 u8 saveCR[37];
79f11c19 503 uint64_t saveFENCE[16];
1fd1c624
EA
504 u32 saveCURACNTR;
505 u32 saveCURAPOS;
506 u32 saveCURABASE;
507 u32 saveCURBCNTR;
508 u32 saveCURBPOS;
509 u32 saveCURBBASE;
510 u32 saveCURSIZE;
a4fc5ed6
KP
511 u32 saveDP_B;
512 u32 saveDP_C;
513 u32 saveDP_D;
514 u32 savePIPEA_GMCH_DATA_M;
515 u32 savePIPEB_GMCH_DATA_M;
516 u32 savePIPEA_GMCH_DATA_N;
517 u32 savePIPEB_GMCH_DATA_N;
518 u32 savePIPEA_DP_LINK_M;
519 u32 savePIPEB_DP_LINK_M;
520 u32 savePIPEA_DP_LINK_N;
521 u32 savePIPEB_DP_LINK_N;
42048781
ZW
522 u32 saveFDI_RXA_CTL;
523 u32 saveFDI_TXA_CTL;
524 u32 saveFDI_RXB_CTL;
525 u32 saveFDI_TXB_CTL;
526 u32 savePFA_CTL_1;
527 u32 savePFB_CTL_1;
528 u32 savePFA_WIN_SZ;
529 u32 savePFB_WIN_SZ;
530 u32 savePFA_WIN_POS;
531 u32 savePFB_WIN_POS;
5586c8bc
ZW
532 u32 savePCH_DREF_CONTROL;
533 u32 saveDISP_ARB_CTL;
534 u32 savePIPEA_DATA_M1;
535 u32 savePIPEA_DATA_N1;
536 u32 savePIPEA_LINK_M1;
537 u32 savePIPEA_LINK_N1;
538 u32 savePIPEB_DATA_M1;
539 u32 savePIPEB_DATA_N1;
540 u32 savePIPEB_LINK_M1;
541 u32 savePIPEB_LINK_N1;
b5b72e89 542 u32 saveMCHBAR_RENDER_STANDBY;
673a394b
EA
543
544 struct {
19966754 545 /** Bridge to intel-gtt-ko */
c64f7ba5 546 const struct intel_gtt *gtt;
19966754 547 /** Memory allocator for GTT stolen memory */
fe669bf8 548 struct drm_mm stolen;
19966754 549 /** Memory allocator for GTT */
673a394b 550 struct drm_mm gtt_space;
93a37f20
DV
551 /** List of all objects in gtt_space. Used to restore gtt
552 * mappings on resume */
553 struct list_head gtt_list;
bee4a186
CW
554
555 /** Usable portion of the GTT for GEM */
556 unsigned long gtt_start;
a6e0aa42 557 unsigned long gtt_mappable_end;
bee4a186 558 unsigned long gtt_end;
673a394b 559
0839ccb8 560 struct io_mapping *gtt_mapping;
ab657db1 561 int gtt_mtrr;
0839ccb8 562
17250b71 563 struct shrinker inactive_shrinker;
31169714 564
69dc4987
CW
565 /**
566 * List of objects currently involved in rendering.
567 *
568 * Includes buffers having the contents of their GPU caches
569 * flushed, not necessarily primitives. last_rendering_seqno
570 * represents when the rendering involved will be completed.
571 *
572 * A reference is held on the buffer while on this list.
573 */
574 struct list_head active_list;
575
673a394b
EA
576 /**
577 * List of objects which are not in the ringbuffer but which
578 * still have a write_domain which needs to be flushed before
579 * unbinding.
580 *
ce44b0ea
EA
581 * last_rendering_seqno is 0 while an object is in this list.
582 *
673a394b
EA
583 * A reference is held on the buffer while on this list.
584 */
585 struct list_head flushing_list;
586
587 /**
588 * LRU list of objects which are not in the ringbuffer and
589 * are ready to unbind, but are still in the GTT.
590 *
ce44b0ea
EA
591 * last_rendering_seqno is 0 while an object is in this list.
592 *
673a394b
EA
593 * A reference is not held on the buffer while on this list,
594 * as merely being GTT-bound shouldn't prevent its being
595 * freed, and we'll pull it off the list in the free path.
596 */
597 struct list_head inactive_list;
598
f13d3f73
CW
599 /**
600 * LRU list of objects which are not in the ringbuffer but
601 * are still pinned in the GTT.
602 */
603 struct list_head pinned_list;
604
a09ba7fa
EA
605 /** LRU list of objects with fence regs on them. */
606 struct list_head fence_list;
607
be72615b
CW
608 /**
609 * List of objects currently pending being freed.
610 *
611 * These objects are no longer in use, but due to a signal
612 * we were prevented from freeing them at the appointed time.
613 */
614 struct list_head deferred_free_list;
615
673a394b
EA
616 /**
617 * We leave the user IRQ off as much as possible,
618 * but this means that requests will finish and never
619 * be retired once the system goes idle. Set a timer to
620 * fire periodically while the ring is running. When it
621 * fires, go retire requests.
622 */
623 struct delayed_work retire_work;
624
ce453d81
CW
625 /**
626 * Are we in a non-interruptible section of code like
627 * modesetting?
628 */
629 bool interruptible;
630
673a394b
EA
631 /**
632 * Flag if the X Server, and thus DRM, is not currently in
633 * control of the device.
634 *
635 * This is set between LeaveVT and EnterVT. It needs to be
636 * replaced with a semaphore. It also needs to be
637 * transitioned away from for kernel modesetting.
638 */
639 int suspended;
640
641 /**
642 * Flag if the hardware appears to be wedged.
643 *
644 * This is set when attempts to idle the device timeout.
25985edc 645 * It prevents command submission from occurring and makes
673a394b
EA
646 * every pending request fail
647 */
ba1234d1 648 atomic_t wedged;
673a394b
EA
649
650 /** Bit 6 swizzling required for X tiling */
651 uint32_t bit_6_swizzle_x;
652 /** Bit 6 swizzling required for Y tiling */
653 uint32_t bit_6_swizzle_y;
71acb5eb
DA
654
655 /* storage for physical objects */
656 struct drm_i915_gem_phys_object *phys_objs[I915_MAX_PHYS_OBJECT];
9220434a 657
73aa808f 658 /* accounting, useful for userland debugging */
73aa808f 659 size_t gtt_total;
6299f992
CW
660 size_t mappable_gtt_total;
661 size_t object_memory;
73aa808f 662 u32 object_count;
673a394b 663 } mm;
9b9d172d 664 struct sdvo_device_mapping sdvo_mappings[2];
a3e17eb8
ZY
665 /* indicate whether the LVDS_BORDER should be enabled or not */
666 unsigned int lvds_border_bits;
1d8e1c75
CW
667 /* Panel fitter placement and size for Ironlake+ */
668 u32 pch_pf_pos, pch_pf_size;
5d613501 669 int panel_t3, panel_t12;
652c393a 670
6b95a207
KH
671 struct drm_crtc *plane_to_crtc_mapping[2];
672 struct drm_crtc *pipe_to_crtc_mapping[2];
673 wait_queue_head_t pending_flip_queue;
1afe3e9d 674 bool flip_pending_is_done;
6b95a207 675
652c393a
JB
676 /* Reclocking support */
677 bool render_reclock_avail;
678 bool lvds_downclock_avail;
18f9ed12
ZY
679 /* indicates the reduced downclock for LVDS*/
680 int lvds_downclock;
652c393a
JB
681 struct work_struct idle_work;
682 struct timer_list idle_timer;
683 bool busy;
684 u16 orig_clock;
6363ee6f
ZY
685 int child_dev_num;
686 struct child_device_config *child_dev;
a2565377 687 struct drm_connector *int_lvds_connector;
f97108d1 688
c4804411 689 bool mchbar_need_disable;
f97108d1 690
4912d041
BW
691 struct work_struct rps_work;
692 spinlock_t rps_lock;
693 u32 pm_iir;
694
f97108d1
JB
695 u8 cur_delay;
696 u8 min_delay;
697 u8 max_delay;
7648fa99
JB
698 u8 fmax;
699 u8 fstart;
700
05394f39
CW
701 u64 last_count1;
702 unsigned long last_time1;
703 u64 last_count2;
704 struct timespec last_time2;
705 unsigned long gfx_power;
706 int c_m;
707 int r_t;
708 u8 corr;
7648fa99 709 spinlock_t *mchdev_lock;
b5e50c3f
JB
710
711 enum no_fbc_reason no_fbc_reason;
38651674 712
20bf377e
JB
713 struct drm_mm_node *compressed_fb;
714 struct drm_mm_node *compressed_llb;
34dc4d44 715
ae681d96
CW
716 unsigned long last_gpu_reset;
717
8be48d92
DA
718 /* list of fbdev register on this device */
719 struct intel_fbdev *fbdev;
e953fd7b
CW
720
721 struct drm_property *broadcast_rgb_property;
3f43c48d 722 struct drm_property *force_audio_property;
fcca7926
BW
723
724 atomic_t forcewake_count;
1da177e4
LT
725} drm_i915_private_t;
726
93dfb40c
CW
727enum i915_cache_level {
728 I915_CACHE_NONE,
729 I915_CACHE_LLC,
730 I915_CACHE_LLC_MLC, /* gen6+ */
731};
732
673a394b 733struct drm_i915_gem_object {
c397b908 734 struct drm_gem_object base;
673a394b
EA
735
736 /** Current space allocated to this object in the GTT, if any. */
737 struct drm_mm_node *gtt_space;
93a37f20 738 struct list_head gtt_list;
673a394b
EA
739
740 /** This object's place on the active/flushing/inactive lists */
69dc4987
CW
741 struct list_head ring_list;
742 struct list_head mm_list;
99fcb766
DV
743 /** This object's place on GPU write list */
744 struct list_head gpu_write_list;
432e58ed
CW
745 /** This object's place in the batchbuffer or on the eviction list */
746 struct list_head exec_list;
673a394b
EA
747
748 /**
749 * This is set if the object is on the active or flushing lists
750 * (has pending rendering), and is not set if it's on inactive (ready
751 * to be unbound).
752 */
778c3544 753 unsigned int active : 1;
673a394b
EA
754
755 /**
756 * This is set if the object has been written to since last bound
757 * to the GTT
758 */
778c3544
DV
759 unsigned int dirty : 1;
760
87ca9c8a
CW
761 /**
762 * This is set if the object has been written to since the last
763 * GPU flush.
764 */
765 unsigned int pending_gpu_write : 1;
766
778c3544
DV
767 /**
768 * Fence register bits (if any) for this object. Will be set
769 * as needed when mapped into the GTT.
770 * Protected by dev->struct_mutex.
771 *
772 * Size: 4 bits for 16 fences + sign (for FENCE_REG_NONE)
773 */
11824e8c 774 signed int fence_reg : 5;
778c3544 775
778c3544
DV
776 /**
777 * Advice: are the backing pages purgeable?
778 */
779 unsigned int madv : 2;
780
778c3544
DV
781 /**
782 * Current tiling mode for the object.
783 */
784 unsigned int tiling_mode : 2;
d9e86c0e 785 unsigned int tiling_changed : 1;
778c3544
DV
786
787 /** How many users have pinned this object in GTT space. The following
788 * users can each hold at most one reference: pwrite/pread, pin_ioctl
789 * (via user_pin_count), execbuffer (objects are not allowed multiple
790 * times for the same batchbuffer), and the framebuffer code. When
791 * switching/pageflipping, the framebuffer code has at most two buffers
792 * pinned per crtc.
793 *
794 * In the worst case this is 1 + 1 + 1 + 2*2 = 7. That would fit into 3
795 * bits with absolutely no headroom. So use 4 bits. */
11824e8c 796 unsigned int pin_count : 4;
778c3544 797#define DRM_I915_GEM_OBJECT_MAX_PIN_COUNT 0xf
673a394b 798
75e9e915
DV
799 /**
800 * Is the object at the current location in the gtt mappable and
801 * fenceable? Used to avoid costly recalculations.
802 */
803 unsigned int map_and_fenceable : 1;
804
fb7d516a
DV
805 /**
806 * Whether the current gtt mapping needs to be mappable (and isn't just
807 * mappable by accident). Track pin and fault separate for a more
808 * accurate mappable working set.
809 */
810 unsigned int fault_mappable : 1;
811 unsigned int pin_mappable : 1;
812
caea7476
CW
813 /*
814 * Is the GPU currently using a fence to access this buffer,
815 */
816 unsigned int pending_fenced_gpu_access:1;
817 unsigned int fenced_gpu_access:1;
818
93dfb40c
CW
819 unsigned int cache_level:2;
820
856fa198 821 struct page **pages;
673a394b 822
185cbcb3
DV
823 /**
824 * DMAR support
825 */
826 struct scatterlist *sg_list;
827 int num_sg;
828
67731b87
CW
829 /**
830 * Used for performing relocations during execbuffer insertion.
831 */
832 struct hlist_node exec_node;
833 unsigned long exec_handle;
6fe4f140 834 struct drm_i915_gem_exec_object2 *exec_entry;
67731b87 835
673a394b
EA
836 /**
837 * Current offset of the object in GTT space.
838 *
839 * This is the same as gtt_space->start
840 */
841 uint32_t gtt_offset;
e67b8ce1 842
673a394b
EA
843 /** Breadcrumb of last rendering to the buffer. */
844 uint32_t last_rendering_seqno;
caea7476
CW
845 struct intel_ring_buffer *ring;
846
847 /** Breadcrumb of last fenced GPU access to the buffer. */
848 uint32_t last_fenced_seqno;
849 struct intel_ring_buffer *last_fenced_ring;
673a394b 850
778c3544 851 /** Current tiling stride for the object, if it's tiled. */
de151cf6 852 uint32_t stride;
673a394b 853
280b713b 854 /** Record of address bit 17 of each page at last unbind. */
d312ec25 855 unsigned long *bit_17;
280b713b 856
ba1eb1d8 857
673a394b 858 /**
e47c68e9
EA
859 * If present, while GEM_DOMAIN_CPU is in the read domain this array
860 * flags which individual pages are valid.
673a394b
EA
861 */
862 uint8_t *page_cpu_valid;
79e53945
JB
863
864 /** User space pin count and filp owning the pin */
865 uint32_t user_pin_count;
866 struct drm_file *pin_filp;
71acb5eb
DA
867
868 /** for phy allocated objects */
869 struct drm_i915_gem_phys_object *phys_obj;
b70d11da 870
6b95a207
KH
871 /**
872 * Number of crtcs where this object is currently the fb, but
873 * will be page flipped away on the next vblank. When it
874 * reaches 0, dev_priv->pending_flip_queue will be woken up.
875 */
876 atomic_t pending_flip;
673a394b
EA
877};
878
62b8b215 879#define to_intel_bo(x) container_of(x, struct drm_i915_gem_object, base)
23010e43 880
673a394b
EA
881/**
882 * Request queue structure.
883 *
884 * The request queue allows us to note sequence numbers that have been emitted
885 * and may be associated with active buffers to be retired.
886 *
887 * By keeping this list, we can avoid having to do questionable
888 * sequence-number comparisons on buffer last_rendering_seqnos, and associate
889 * an emission time with seqnos for tracking how far ahead of the GPU we are.
890 */
891struct drm_i915_gem_request {
852835f3
ZN
892 /** On Which ring this request was generated */
893 struct intel_ring_buffer *ring;
894
673a394b
EA
895 /** GEM sequence number associated with this request. */
896 uint32_t seqno;
897
898 /** Time at which this request was emitted, in jiffies. */
899 unsigned long emitted_jiffies;
900
b962442e 901 /** global list entry for this request */
673a394b 902 struct list_head list;
b962442e 903
f787a5f5 904 struct drm_i915_file_private *file_priv;
b962442e
EA
905 /** file_priv list entry for this request */
906 struct list_head client_list;
673a394b
EA
907};
908
909struct drm_i915_file_private {
910 struct {
1c25595f 911 struct spinlock lock;
b962442e 912 struct list_head request_list;
673a394b
EA
913 } mm;
914};
915
cae5852d
ZN
916#define INTEL_INFO(dev) (((struct drm_i915_private *) (dev)->dev_private)->info)
917
918#define IS_I830(dev) ((dev)->pci_device == 0x3577)
919#define IS_845G(dev) ((dev)->pci_device == 0x2562)
920#define IS_I85X(dev) (INTEL_INFO(dev)->is_i85x)
921#define IS_I865G(dev) ((dev)->pci_device == 0x2572)
922#define IS_I915G(dev) (INTEL_INFO(dev)->is_i915g)
923#define IS_I915GM(dev) ((dev)->pci_device == 0x2592)
924#define IS_I945G(dev) ((dev)->pci_device == 0x2772)
925#define IS_I945GM(dev) (INTEL_INFO(dev)->is_i945gm)
926#define IS_BROADWATER(dev) (INTEL_INFO(dev)->is_broadwater)
927#define IS_CRESTLINE(dev) (INTEL_INFO(dev)->is_crestline)
928#define IS_GM45(dev) ((dev)->pci_device == 0x2A42)
929#define IS_G4X(dev) (INTEL_INFO(dev)->is_g4x)
930#define IS_PINEVIEW_G(dev) ((dev)->pci_device == 0xa001)
931#define IS_PINEVIEW_M(dev) ((dev)->pci_device == 0xa011)
932#define IS_PINEVIEW(dev) (INTEL_INFO(dev)->is_pineview)
933#define IS_G33(dev) (INTEL_INFO(dev)->is_g33)
934#define IS_IRONLAKE_D(dev) ((dev)->pci_device == 0x0042)
935#define IS_IRONLAKE_M(dev) ((dev)->pci_device == 0x0046)
4b65177b 936#define IS_IVYBRIDGE(dev) (INTEL_INFO(dev)->is_ivybridge)
cae5852d
ZN
937#define IS_MOBILE(dev) (INTEL_INFO(dev)->is_mobile)
938
85436696
JB
939/*
940 * The genX designation typically refers to the render engine, so render
941 * capability related checks should use IS_GEN, while display and other checks
942 * have their own (e.g. HAS_PCH_SPLIT for ILK+ display, IS_foo for particular
943 * chips, etc.).
944 */
cae5852d
ZN
945#define IS_GEN2(dev) (INTEL_INFO(dev)->gen == 2)
946#define IS_GEN3(dev) (INTEL_INFO(dev)->gen == 3)
947#define IS_GEN4(dev) (INTEL_INFO(dev)->gen == 4)
948#define IS_GEN5(dev) (INTEL_INFO(dev)->gen == 5)
949#define IS_GEN6(dev) (INTEL_INFO(dev)->gen == 6)
85436696 950#define IS_GEN7(dev) (INTEL_INFO(dev)->gen == 7)
cae5852d
ZN
951
952#define HAS_BSD(dev) (INTEL_INFO(dev)->has_bsd_ring)
953#define HAS_BLT(dev) (INTEL_INFO(dev)->has_blt_ring)
954#define I915_NEED_GFX_HWS(dev) (INTEL_INFO(dev)->need_gfx_hws)
955
05394f39 956#define HAS_OVERLAY(dev) (INTEL_INFO(dev)->has_overlay)
cae5852d
ZN
957#define OVERLAY_NEEDS_PHYSICAL(dev) (INTEL_INFO(dev)->overlay_needs_physical)
958
959/* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
960 * rows, which changed the alignment requirements and fence programming.
961 */
962#define HAS_128_BYTE_Y_TILING(dev) (!IS_GEN2(dev) && !(IS_I915G(dev) || \
963 IS_I915GM(dev)))
964#define SUPPORTS_DIGITAL_OUTPUTS(dev) (!IS_GEN2(dev) && !IS_PINEVIEW(dev))
965#define SUPPORTS_INTEGRATED_HDMI(dev) (IS_G4X(dev) || IS_GEN5(dev))
966#define SUPPORTS_INTEGRATED_DP(dev) (IS_G4X(dev) || IS_GEN5(dev))
967#define SUPPORTS_EDP(dev) (IS_IRONLAKE_M(dev))
968#define SUPPORTS_TV(dev) (INTEL_INFO(dev)->supports_tv)
969#define I915_HAS_HOTPLUG(dev) (INTEL_INFO(dev)->has_hotplug)
970/* dsparb controlled by hw only */
971#define DSPARB_HWCONTROL(dev) (IS_G4X(dev) || IS_IRONLAKE(dev))
972
973#define HAS_FW_BLC(dev) (INTEL_INFO(dev)->gen > 2)
974#define HAS_PIPE_CXSR(dev) (INTEL_INFO(dev)->has_pipe_cxsr)
975#define I915_HAS_FBC(dev) (INTEL_INFO(dev)->has_fbc)
cae5852d 976
eceae481
JB
977#define HAS_PCH_SPLIT(dev) (IS_GEN5(dev) || IS_GEN6(dev) || IS_IVYBRIDGE(dev))
978#define HAS_PIPE_CONTROL(dev) (INTEL_INFO(dev)->gen >= 5)
cae5852d
ZN
979
980#define INTEL_PCH_TYPE(dev) (((struct drm_i915_private *)(dev)->dev_private)->pch_type)
981#define HAS_PCH_CPT(dev) (INTEL_PCH_TYPE(dev) == PCH_CPT)
982#define HAS_PCH_IBX(dev) (INTEL_PCH_TYPE(dev) == PCH_IBX)
983
05394f39
CW
984#include "i915_trace.h"
985
c153f45f 986extern struct drm_ioctl_desc i915_ioctls[];
b3a83639 987extern int i915_max_ioctl;
79e53945 988extern unsigned int i915_fbpercrtc;
fca87409 989extern int i915_panel_ignore_lid;
652c393a 990extern unsigned int i915_powersave;
a1656b90 991extern unsigned int i915_semaphores;
33814341 992extern unsigned int i915_lvds_downclock;
a7615030 993extern unsigned int i915_panel_use_ssc;
5a1e5b6c 994extern int i915_vbt_sdvo_panel_type;
ac668088 995extern unsigned int i915_enable_rc6;
c1a9f047 996extern unsigned int i915_enable_fbc;
b3a83639 997
6a9ee8af
DA
998extern int i915_suspend(struct drm_device *dev, pm_message_t state);
999extern int i915_resume(struct drm_device *dev);
7c1c2871
DA
1000extern int i915_master_create(struct drm_device *dev, struct drm_master *master);
1001extern void i915_master_destroy(struct drm_device *dev, struct drm_master *master);
1002
1da177e4 1003 /* i915_dma.c */
84b1fd10 1004extern void i915_kernel_lost_context(struct drm_device * dev);
22eae947 1005extern int i915_driver_load(struct drm_device *, unsigned long flags);
ba8bbcf6 1006extern int i915_driver_unload(struct drm_device *);
673a394b 1007extern int i915_driver_open(struct drm_device *dev, struct drm_file *file_priv);
84b1fd10 1008extern void i915_driver_lastclose(struct drm_device * dev);
6c340eac
EA
1009extern void i915_driver_preclose(struct drm_device *dev,
1010 struct drm_file *file_priv);
673a394b
EA
1011extern void i915_driver_postclose(struct drm_device *dev,
1012 struct drm_file *file_priv);
84b1fd10 1013extern int i915_driver_device_is_agp(struct drm_device * dev);
0d6aa60b
DA
1014extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
1015 unsigned long arg);
673a394b 1016extern int i915_emit_box(struct drm_device *dev,
c4e7a414
CW
1017 struct drm_clip_rect *box,
1018 int DR1, int DR4);
f803aa55 1019extern int i915_reset(struct drm_device *dev, u8 flags);
7648fa99
JB
1020extern unsigned long i915_chipset_val(struct drm_i915_private *dev_priv);
1021extern unsigned long i915_mch_val(struct drm_i915_private *dev_priv);
1022extern unsigned long i915_gfx_val(struct drm_i915_private *dev_priv);
1023extern void i915_update_gfx_val(struct drm_i915_private *dev_priv);
1024
af6061af 1025
1da177e4 1026/* i915_irq.c */
f65d9421 1027void i915_hangcheck_elapsed(unsigned long data);
527f9e90 1028void i915_handle_error(struct drm_device *dev, bool wedged);
c153f45f
EA
1029extern int i915_irq_emit(struct drm_device *dev, void *data,
1030 struct drm_file *file_priv);
1031extern int i915_irq_wait(struct drm_device *dev, void *data,
1032 struct drm_file *file_priv);
1da177e4
LT
1033
1034extern irqreturn_t i915_driver_irq_handler(DRM_IRQ_ARGS);
84b1fd10 1035extern void i915_driver_irq_preinstall(struct drm_device * dev);
0a3e67a4 1036extern int i915_driver_irq_postinstall(struct drm_device *dev);
84b1fd10 1037extern void i915_driver_irq_uninstall(struct drm_device * dev);
4697995b
JB
1038
1039extern irqreturn_t ironlake_irq_handler(DRM_IRQ_ARGS);
1040extern void ironlake_irq_preinstall(struct drm_device *dev);
1041extern int ironlake_irq_postinstall(struct drm_device *dev);
1042extern void ironlake_irq_uninstall(struct drm_device *dev);
1043
b1f14ad0
JB
1044extern irqreturn_t ivybridge_irq_handler(DRM_IRQ_ARGS);
1045extern void ivybridge_irq_preinstall(struct drm_device *dev);
1046extern int ivybridge_irq_postinstall(struct drm_device *dev);
1047extern void ivybridge_irq_uninstall(struct drm_device *dev);
1048
c153f45f
EA
1049extern int i915_vblank_pipe_set(struct drm_device *dev, void *data,
1050 struct drm_file *file_priv);
1051extern int i915_vblank_pipe_get(struct drm_device *dev, void *data,
1052 struct drm_file *file_priv);
0a3e67a4
JB
1053extern int i915_enable_vblank(struct drm_device *dev, int crtc);
1054extern void i915_disable_vblank(struct drm_device *dev, int crtc);
f796cf8f
JB
1055extern int ironlake_enable_vblank(struct drm_device *dev, int crtc);
1056extern void ironlake_disable_vblank(struct drm_device *dev, int crtc);
b1f14ad0
JB
1057extern int ivybridge_enable_vblank(struct drm_device *dev, int crtc);
1058extern void ivybridge_disable_vblank(struct drm_device *dev, int crtc);
0a3e67a4 1059extern u32 i915_get_vblank_counter(struct drm_device *dev, int crtc);
9880b7a5 1060extern u32 gm45_get_vblank_counter(struct drm_device *dev, int crtc);
c153f45f
EA
1061extern int i915_vblank_swap(struct drm_device *dev, void *data,
1062 struct drm_file *file_priv);
1da177e4 1063
7c463586
KP
1064void
1065i915_enable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask);
1066
1067void
1068i915_disable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask);
1069
01c66889 1070void intel_enable_asle (struct drm_device *dev);
0af7e4df
MK
1071int i915_get_vblank_timestamp(struct drm_device *dev, int crtc,
1072 int *max_error,
1073 struct timeval *vblank_time,
1074 unsigned flags);
1075
1076int i915_get_crtc_scanoutpos(struct drm_device *dev, int pipe,
1077 int *vpos, int *hpos);
01c66889 1078
3bd3c932
CW
1079#ifdef CONFIG_DEBUG_FS
1080extern void i915_destroy_error_state(struct drm_device *dev);
1081#else
1082#define i915_destroy_error_state(x)
1083#endif
1084
7c463586 1085
1da177e4 1086/* i915_mem.c */
c153f45f
EA
1087extern int i915_mem_alloc(struct drm_device *dev, void *data,
1088 struct drm_file *file_priv);
1089extern int i915_mem_free(struct drm_device *dev, void *data,
1090 struct drm_file *file_priv);
1091extern int i915_mem_init_heap(struct drm_device *dev, void *data,
1092 struct drm_file *file_priv);
1093extern int i915_mem_destroy_heap(struct drm_device *dev, void *data,
1094 struct drm_file *file_priv);
1da177e4 1095extern void i915_mem_takedown(struct mem_block **heap);
84b1fd10 1096extern void i915_mem_release(struct drm_device * dev,
6c340eac 1097 struct drm_file *file_priv, struct mem_block *heap);
673a394b
EA
1098/* i915_gem.c */
1099int i915_gem_init_ioctl(struct drm_device *dev, void *data,
1100 struct drm_file *file_priv);
1101int i915_gem_create_ioctl(struct drm_device *dev, void *data,
1102 struct drm_file *file_priv);
1103int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
1104 struct drm_file *file_priv);
1105int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
1106 struct drm_file *file_priv);
1107int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
1108 struct drm_file *file_priv);
de151cf6
JB
1109int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
1110 struct drm_file *file_priv);
673a394b
EA
1111int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
1112 struct drm_file *file_priv);
1113int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
1114 struct drm_file *file_priv);
1115int i915_gem_execbuffer(struct drm_device *dev, void *data,
1116 struct drm_file *file_priv);
76446cac
JB
1117int i915_gem_execbuffer2(struct drm_device *dev, void *data,
1118 struct drm_file *file_priv);
673a394b
EA
1119int i915_gem_pin_ioctl(struct drm_device *dev, void *data,
1120 struct drm_file *file_priv);
1121int i915_gem_unpin_ioctl(struct drm_device *dev, void *data,
1122 struct drm_file *file_priv);
1123int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
1124 struct drm_file *file_priv);
1125int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
1126 struct drm_file *file_priv);
3ef94daa
CW
1127int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
1128 struct drm_file *file_priv);
673a394b
EA
1129int i915_gem_entervt_ioctl(struct drm_device *dev, void *data,
1130 struct drm_file *file_priv);
1131int i915_gem_leavevt_ioctl(struct drm_device *dev, void *data,
1132 struct drm_file *file_priv);
1133int i915_gem_set_tiling(struct drm_device *dev, void *data,
1134 struct drm_file *file_priv);
1135int i915_gem_get_tiling(struct drm_device *dev, void *data,
1136 struct drm_file *file_priv);
5a125c3c
EA
1137int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
1138 struct drm_file *file_priv);
673a394b 1139void i915_gem_load(struct drm_device *dev);
673a394b 1140int i915_gem_init_object(struct drm_gem_object *obj);
db53a302 1141int __must_check i915_gem_flush_ring(struct intel_ring_buffer *ring,
88241785
CW
1142 uint32_t invalidate_domains,
1143 uint32_t flush_domains);
05394f39
CW
1144struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
1145 size_t size);
673a394b 1146void i915_gem_free_object(struct drm_gem_object *obj);
2021746e
CW
1147int __must_check i915_gem_object_pin(struct drm_i915_gem_object *obj,
1148 uint32_t alignment,
1149 bool map_and_fenceable);
05394f39 1150void i915_gem_object_unpin(struct drm_i915_gem_object *obj);
2021746e 1151int __must_check i915_gem_object_unbind(struct drm_i915_gem_object *obj);
05394f39 1152void i915_gem_release_mmap(struct drm_i915_gem_object *obj);
673a394b 1153void i915_gem_lastclose(struct drm_device *dev);
f787a5f5 1154
54cf91dc 1155int __must_check i915_mutex_lock_interruptible(struct drm_device *dev);
ce453d81 1156int __must_check i915_gem_object_wait_rendering(struct drm_i915_gem_object *obj);
54cf91dc 1157void i915_gem_object_move_to_active(struct drm_i915_gem_object *obj,
1ec14ad3
CW
1158 struct intel_ring_buffer *ring,
1159 u32 seqno);
54cf91dc 1160
ff72145b
DA
1161int i915_gem_dumb_create(struct drm_file *file_priv,
1162 struct drm_device *dev,
1163 struct drm_mode_create_dumb *args);
1164int i915_gem_mmap_gtt(struct drm_file *file_priv, struct drm_device *dev,
1165 uint32_t handle, uint64_t *offset);
1166int i915_gem_dumb_destroy(struct drm_file *file_priv, struct drm_device *dev,
1167 uint32_t handle);
f787a5f5
CW
1168/**
1169 * Returns true if seq1 is later than seq2.
1170 */
1171static inline bool
1172i915_seqno_passed(uint32_t seq1, uint32_t seq2)
1173{
1174 return (int32_t)(seq1 - seq2) >= 0;
1175}
1176
54cf91dc 1177static inline u32
db53a302 1178i915_gem_next_request_seqno(struct intel_ring_buffer *ring)
54cf91dc 1179{
db53a302 1180 drm_i915_private_t *dev_priv = ring->dev->dev_private;
54cf91dc
CW
1181 return ring->outstanding_lazy_request = dev_priv->next_seqno;
1182}
1183
d9e86c0e 1184int __must_check i915_gem_object_get_fence(struct drm_i915_gem_object *obj,
ce453d81 1185 struct intel_ring_buffer *pipelined);
d9e86c0e 1186int __must_check i915_gem_object_put_fence(struct drm_i915_gem_object *obj);
2021746e 1187
b09a1fec 1188void i915_gem_retire_requests(struct drm_device *dev);
069efc1d 1189void i915_gem_reset(struct drm_device *dev);
05394f39 1190void i915_gem_clflush_object(struct drm_i915_gem_object *obj);
2021746e
CW
1191int __must_check i915_gem_object_set_domain(struct drm_i915_gem_object *obj,
1192 uint32_t read_domains,
1193 uint32_t write_domain);
ce453d81 1194int __must_check i915_gem_object_flush_gpu(struct drm_i915_gem_object *obj);
2021746e 1195int __must_check i915_gem_init_ringbuffer(struct drm_device *dev);
79e53945 1196void i915_gem_cleanup_ringbuffer(struct drm_device *dev);
2021746e
CW
1197void i915_gem_do_init(struct drm_device *dev,
1198 unsigned long start,
1199 unsigned long mappable_end,
1200 unsigned long end);
1201int __must_check i915_gpu_idle(struct drm_device *dev);
1202int __must_check i915_gem_idle(struct drm_device *dev);
db53a302
CW
1203int __must_check i915_add_request(struct intel_ring_buffer *ring,
1204 struct drm_file *file,
1205 struct drm_i915_gem_request *request);
1206int __must_check i915_wait_request(struct intel_ring_buffer *ring,
ce453d81 1207 uint32_t seqno);
de151cf6 1208int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
2021746e
CW
1209int __must_check
1210i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj,
1211 bool write);
1212int __must_check
1213i915_gem_object_set_to_display_plane(struct drm_i915_gem_object *obj,
1214 struct intel_ring_buffer *pipelined);
71acb5eb 1215int i915_gem_attach_phys_object(struct drm_device *dev,
05394f39 1216 struct drm_i915_gem_object *obj,
6eeefaf3
CW
1217 int id,
1218 int align);
71acb5eb 1219void i915_gem_detach_phys_object(struct drm_device *dev,
05394f39 1220 struct drm_i915_gem_object *obj);
71acb5eb 1221void i915_gem_free_all_phys_object(struct drm_device *dev);
05394f39 1222void i915_gem_release(struct drm_device *dev, struct drm_file *file);
673a394b 1223
467cffba
CW
1224uint32_t
1225i915_gem_get_unfenced_gtt_alignment(struct drm_i915_gem_object *obj);
1226
76aaf220
DV
1227/* i915_gem_gtt.c */
1228void i915_gem_restore_gtt_mappings(struct drm_device *dev);
2021746e 1229int __must_check i915_gem_gtt_bind_object(struct drm_i915_gem_object *obj);
05394f39 1230void i915_gem_gtt_unbind_object(struct drm_i915_gem_object *obj);
76aaf220 1231
b47eb4a2 1232/* i915_gem_evict.c */
2021746e
CW
1233int __must_check i915_gem_evict_something(struct drm_device *dev, int min_size,
1234 unsigned alignment, bool mappable);
1235int __must_check i915_gem_evict_everything(struct drm_device *dev,
1236 bool purgeable_only);
1237int __must_check i915_gem_evict_inactive(struct drm_device *dev,
1238 bool purgeable_only);
b47eb4a2 1239
673a394b
EA
1240/* i915_gem_tiling.c */
1241void i915_gem_detect_bit_6_swizzle(struct drm_device *dev);
05394f39
CW
1242void i915_gem_object_do_bit_17_swizzle(struct drm_i915_gem_object *obj);
1243void i915_gem_object_save_bit_17_swizzle(struct drm_i915_gem_object *obj);
673a394b
EA
1244
1245/* i915_gem_debug.c */
05394f39 1246void i915_gem_dump_object(struct drm_i915_gem_object *obj, int len,
673a394b 1247 const char *where, uint32_t mark);
23bc5982
CW
1248#if WATCH_LISTS
1249int i915_verify_lists(struct drm_device *dev);
673a394b 1250#else
23bc5982 1251#define i915_verify_lists(dev) 0
673a394b 1252#endif
05394f39
CW
1253void i915_gem_object_check_coherency(struct drm_i915_gem_object *obj,
1254 int handle);
1255void i915_gem_dump_object(struct drm_i915_gem_object *obj, int len,
673a394b 1256 const char *where, uint32_t mark);
1da177e4 1257
2017263e 1258/* i915_debugfs.c */
27c202ad
BG
1259int i915_debugfs_init(struct drm_minor *minor);
1260void i915_debugfs_cleanup(struct drm_minor *minor);
2017263e 1261
317c35d1
JB
1262/* i915_suspend.c */
1263extern int i915_save_state(struct drm_device *dev);
1264extern int i915_restore_state(struct drm_device *dev);
0a3e67a4
JB
1265
1266/* i915_suspend.c */
1267extern int i915_save_state(struct drm_device *dev);
1268extern int i915_restore_state(struct drm_device *dev);
317c35d1 1269
f899fc64
CW
1270/* intel_i2c.c */
1271extern int intel_setup_gmbus(struct drm_device *dev);
1272extern void intel_teardown_gmbus(struct drm_device *dev);
e957d772
CW
1273extern void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed);
1274extern void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit);
b8232e90
CW
1275extern inline bool intel_gmbus_is_forced_bit(struct i2c_adapter *adapter)
1276{
1277 return container_of(adapter, struct intel_gmbus, adapter)->force_bit;
1278}
f899fc64
CW
1279extern void intel_i2c_reset(struct drm_device *dev);
1280
3b617967 1281/* intel_opregion.c */
44834a67
CW
1282extern int intel_opregion_setup(struct drm_device *dev);
1283#ifdef CONFIG_ACPI
1284extern void intel_opregion_init(struct drm_device *dev);
1285extern void intel_opregion_fini(struct drm_device *dev);
3b617967
CW
1286extern void intel_opregion_asle_intr(struct drm_device *dev);
1287extern void intel_opregion_gse_intr(struct drm_device *dev);
1288extern void intel_opregion_enable_asle(struct drm_device *dev);
65e082c9 1289#else
44834a67
CW
1290static inline void intel_opregion_init(struct drm_device *dev) { return; }
1291static inline void intel_opregion_fini(struct drm_device *dev) { return; }
3b617967
CW
1292static inline void intel_opregion_asle_intr(struct drm_device *dev) { return; }
1293static inline void intel_opregion_gse_intr(struct drm_device *dev) { return; }
1294static inline void intel_opregion_enable_asle(struct drm_device *dev) { return; }
65e082c9 1295#endif
8ee1c3db 1296
723bfd70
JB
1297/* intel_acpi.c */
1298#ifdef CONFIG_ACPI
1299extern void intel_register_dsm_handler(void);
1300extern void intel_unregister_dsm_handler(void);
1301#else
1302static inline void intel_register_dsm_handler(void) { return; }
1303static inline void intel_unregister_dsm_handler(void) { return; }
1304#endif /* CONFIG_ACPI */
1305
79e53945
JB
1306/* modesetting */
1307extern void intel_modeset_init(struct drm_device *dev);
2c7111db 1308extern void intel_modeset_gem_init(struct drm_device *dev);
79e53945 1309extern void intel_modeset_cleanup(struct drm_device *dev);
28d52043 1310extern int intel_modeset_vga_set_state(struct drm_device *dev, bool state);
80824003 1311extern void i8xx_disable_fbc(struct drm_device *dev);
74dff282 1312extern void g4x_disable_fbc(struct drm_device *dev);
b52eb4dc 1313extern void ironlake_disable_fbc(struct drm_device *dev);
ee5382ae
AJ
1314extern void intel_disable_fbc(struct drm_device *dev);
1315extern void intel_enable_fbc(struct drm_crtc *crtc, unsigned long interval);
1316extern bool intel_fbc_enabled(struct drm_device *dev);
7648fa99 1317extern bool ironlake_set_drps(struct drm_device *dev, u8 val);
d5bb081b 1318extern void ironlake_enable_rc6(struct drm_device *dev);
3b8d8d91 1319extern void gen6_set_rps(struct drm_device *dev, u8 val);
3bad0781 1320extern void intel_detect_pch (struct drm_device *dev);
e3421a18 1321extern int intel_trans_dp_port_sel (struct drm_crtc *crtc);
3bad0781 1322
6ef3d427 1323/* overlay */
3bd3c932 1324#ifdef CONFIG_DEBUG_FS
6ef3d427
CW
1325extern struct intel_overlay_error_state *intel_overlay_capture_error_state(struct drm_device *dev);
1326extern void intel_overlay_print_error_state(struct seq_file *m, struct intel_overlay_error_state *error);
c4a1d9e4
CW
1327
1328extern struct intel_display_error_state *intel_display_capture_error_state(struct drm_device *dev);
1329extern void intel_display_print_error_state(struct seq_file *m,
1330 struct drm_device *dev,
1331 struct intel_display_error_state *error);
3bd3c932 1332#endif
6ef3d427 1333
1ec14ad3
CW
1334#define LP_RING(d) (&((struct drm_i915_private *)(d))->ring[RCS])
1335
1336#define BEGIN_LP_RING(n) \
1337 intel_ring_begin(LP_RING(dev_priv), (n))
1338
1339#define OUT_RING(x) \
1340 intel_ring_emit(LP_RING(dev_priv), x)
1341
1342#define ADVANCE_LP_RING() \
1343 intel_ring_advance(LP_RING(dev_priv))
1344
546b0974
EA
1345/**
1346 * Lock test for when it's just for synchronization of ring access.
1347 *
1348 * In that case, we don't need to do it when GEM is initialized as nobody else
1349 * has access to the ring.
1350 */
05394f39 1351#define RING_LOCK_TEST_WITH_RETURN(dev, file) do { \
1ec14ad3 1352 if (LP_RING(dev->dev_private)->obj == NULL) \
05394f39 1353 LOCK_TEST_WITH_RETURN(dev, file); \
546b0974
EA
1354} while (0)
1355
b7287d80
BW
1356/* On SNB platform, before reading ring registers forcewake bit
1357 * must be set to prevent GT core from power down and stale values being
1358 * returned.
1359 */
fcca7926
BW
1360void gen6_gt_force_wake_get(struct drm_i915_private *dev_priv);
1361void gen6_gt_force_wake_put(struct drm_i915_private *dev_priv);
b7287d80
BW
1362void __gen6_gt_wait_for_fifo(struct drm_i915_private *dev_priv);
1363
1364/* We give fast paths for the really cool registers */
1365#define NEEDS_FORCE_WAKE(dev_priv, reg) \
1366 (((dev_priv)->info->gen >= 6) && \
1367 ((reg) < 0x40000) && \
1368 ((reg) != FORCEWAKE))
cae5852d 1369
5f75377d
KP
1370#define __i915_read(x, y) \
1371static inline u##x i915_read##x(struct drm_i915_private *dev_priv, u32 reg) { \
b7287d80
BW
1372 u##x val = 0; \
1373 if (NEEDS_FORCE_WAKE((dev_priv), (reg))) { \
fcca7926 1374 gen6_gt_force_wake_get(dev_priv); \
b7287d80 1375 val = read##y(dev_priv->regs + reg); \
fcca7926 1376 gen6_gt_force_wake_put(dev_priv); \
b7287d80
BW
1377 } else { \
1378 val = read##y(dev_priv->regs + reg); \
1379 } \
db53a302 1380 trace_i915_reg_rw(false, reg, val, sizeof(val)); \
5f75377d
KP
1381 return val; \
1382}
fcca7926 1383
5f75377d
KP
1384__i915_read(8, b)
1385__i915_read(16, w)
1386__i915_read(32, l)
1387__i915_read(64, q)
1388#undef __i915_read
1389
1390#define __i915_write(x, y) \
1391static inline void i915_write##x(struct drm_i915_private *dev_priv, u32 reg, u##x val) { \
db53a302 1392 trace_i915_reg_rw(true, reg, val, sizeof(val)); \
b7287d80
BW
1393 if (NEEDS_FORCE_WAKE((dev_priv), (reg))) { \
1394 __gen6_gt_wait_for_fifo(dev_priv); \
1395 } \
5f75377d
KP
1396 write##y(val, dev_priv->regs + reg); \
1397}
1398__i915_write(8, b)
1399__i915_write(16, w)
1400__i915_write(32, l)
1401__i915_write(64, q)
1402#undef __i915_write
1403
1404#define I915_READ8(reg) i915_read8(dev_priv, (reg))
1405#define I915_WRITE8(reg, val) i915_write8(dev_priv, (reg), (val))
1406
1407#define I915_READ16(reg) i915_read16(dev_priv, (reg))
1408#define I915_WRITE16(reg, val) i915_write16(dev_priv, (reg), (val))
1409#define I915_READ16_NOTRACE(reg) readw(dev_priv->regs + (reg))
1410#define I915_WRITE16_NOTRACE(reg, val) writew(val, dev_priv->regs + (reg))
1411
1412#define I915_READ(reg) i915_read32(dev_priv, (reg))
1413#define I915_WRITE(reg, val) i915_write32(dev_priv, (reg), (val))
cae5852d
ZN
1414#define I915_READ_NOTRACE(reg) readl(dev_priv->regs + (reg))
1415#define I915_WRITE_NOTRACE(reg, val) writel(val, dev_priv->regs + (reg))
5f75377d
KP
1416
1417#define I915_WRITE64(reg, val) i915_write64(dev_priv, (reg), (val))
1418#define I915_READ64(reg) i915_read64(dev_priv, (reg))
cae5852d
ZN
1419
1420#define POSTING_READ(reg) (void)I915_READ_NOTRACE(reg)
1421#define POSTING_READ16(reg) (void)I915_READ16_NOTRACE(reg)
1422
ba4f01a3 1423
1da177e4 1424#endif