]> git.proxmox.com Git - mirror_ubuntu-bionic-kernel.git/blame - drivers/gpu/drm/i915/i915_drv.h
drm/i915: add missing SDVO bits for interlaced modes on ILK
[mirror_ubuntu-bionic-kernel.git] / drivers / gpu / drm / i915 / i915_drv.h
CommitLineData
1da177e4
LT
1/* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
2 */
0d6aa60b 3/*
bc54fd1a 4 *
1da177e4
LT
5 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
bc54fd1a
DA
7 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
0d6aa60b 28 */
1da177e4
LT
29
30#ifndef _I915_DRV_H_
31#define _I915_DRV_H_
32
585fb111 33#include "i915_reg.h"
79e53945 34#include "intel_bios.h"
8187a2b7 35#include "intel_ringbuffer.h"
0839ccb8 36#include <linux/io-mapping.h>
f899fc64 37#include <linux/i2c.h>
0ade6386 38#include <drm/intel-gtt.h>
aaa6fd2a 39#include <linux/backlight.h>
585fb111 40
1da177e4
LT
41/* General customization:
42 */
43
44#define DRIVER_AUTHOR "Tungsten Graphics, Inc."
45
46#define DRIVER_NAME "i915"
47#define DRIVER_DESC "Intel Graphics"
673a394b 48#define DRIVER_DATE "20080730"
1da177e4 49
317c35d1
JB
50enum pipe {
51 PIPE_A = 0,
52 PIPE_B,
9db4a9c7
JB
53 PIPE_C,
54 I915_MAX_PIPES
317c35d1 55};
9db4a9c7 56#define pipe_name(p) ((p) + 'A')
317c35d1 57
80824003
JB
58enum plane {
59 PLANE_A = 0,
60 PLANE_B,
9db4a9c7 61 PLANE_C,
80824003 62};
9db4a9c7 63#define plane_name(p) ((p) + 'A')
52440211 64
62fdfeaf
EA
65#define I915_GEM_GPU_DOMAINS (~(I915_GEM_DOMAIN_CPU | I915_GEM_DOMAIN_GTT))
66
9db4a9c7
JB
67#define for_each_pipe(p) for ((p) = 0; (p) < dev_priv->num_pipe; (p)++)
68
1da177e4
LT
69/* Interface history:
70 *
71 * 1.1: Original.
0d6aa60b
DA
72 * 1.2: Add Power Management
73 * 1.3: Add vblank support
de227f5f 74 * 1.4: Fix cmdbuffer path, add heap destroy
702880f2 75 * 1.5: Add vblank pipe configuration
2228ed67
MD
76 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
77 * - Support vertical blank on secondary display pipe
1da177e4
LT
78 */
79#define DRIVER_MAJOR 1
2228ed67 80#define DRIVER_MINOR 6
1da177e4
LT
81#define DRIVER_PATCHLEVEL 0
82
673a394b 83#define WATCH_COHERENCY 0
23bc5982 84#define WATCH_LISTS 0
673a394b 85
71acb5eb
DA
86#define I915_GEM_PHYS_CURSOR_0 1
87#define I915_GEM_PHYS_CURSOR_1 2
88#define I915_GEM_PHYS_OVERLAY_REGS 3
89#define I915_MAX_PHYS_OBJECT (I915_GEM_PHYS_OVERLAY_REGS)
90
91struct drm_i915_gem_phys_object {
92 int id;
93 struct page **page_list;
94 drm_dma_handle_t *handle;
05394f39 95 struct drm_i915_gem_object *cur_obj;
71acb5eb
DA
96};
97
1da177e4
LT
98struct mem_block {
99 struct mem_block *next;
100 struct mem_block *prev;
101 int start;
102 int size;
6c340eac 103 struct drm_file *file_priv; /* NULL: free, -1: heap, other: real files */
1da177e4
LT
104};
105
0a3e67a4
JB
106struct opregion_header;
107struct opregion_acpi;
108struct opregion_swsci;
109struct opregion_asle;
8d715f00 110struct drm_i915_private;
0a3e67a4 111
8ee1c3db
MG
112struct intel_opregion {
113 struct opregion_header *header;
114 struct opregion_acpi *acpi;
115 struct opregion_swsci *swsci;
116 struct opregion_asle *asle;
44834a67 117 void *vbt;
01fe9dbd 118 u32 __iomem *lid_state;
8ee1c3db 119};
44834a67 120#define OPREGION_SIZE (8*1024)
8ee1c3db 121
6ef3d427
CW
122struct intel_overlay;
123struct intel_overlay_error_state;
124
7c1c2871
DA
125struct drm_i915_master_private {
126 drm_local_map_t *sarea;
127 struct _drm_i915_sarea *sarea_priv;
128};
de151cf6 129#define I915_FENCE_REG_NONE -1
4b9de737
DV
130#define I915_MAX_NUM_FENCES 16
131/* 16 fences + sign bit for FENCE_REG_NONE */
132#define I915_MAX_NUM_FENCE_BITS 5
de151cf6
JB
133
134struct drm_i915_fence_reg {
007cc8ac 135 struct list_head lru_list;
caea7476 136 struct drm_i915_gem_object *obj;
d9e86c0e 137 uint32_t setup_seqno;
1690e1eb 138 int pin_count;
de151cf6 139};
7c1c2871 140
9b9d172d 141struct sdvo_device_mapping {
e957d772 142 u8 initialized;
9b9d172d 143 u8 dvo_port;
144 u8 slave_addr;
145 u8 dvo_wiring;
e957d772 146 u8 i2c_pin;
b1083333 147 u8 ddc_pin;
9b9d172d 148};
149
c4a1d9e4
CW
150struct intel_display_error_state;
151
63eeaf38
JB
152struct drm_i915_error_state {
153 u32 eir;
154 u32 pgtbl_er;
9db4a9c7 155 u32 pipestat[I915_MAX_PIPES];
c1cd90ed
DV
156 u32 tail[I915_NUM_RINGS];
157 u32 head[I915_NUM_RINGS];
d27b1e0e
DV
158 u32 ipeir[I915_NUM_RINGS];
159 u32 ipehr[I915_NUM_RINGS];
160 u32 instdone[I915_NUM_RINGS];
161 u32 acthd[I915_NUM_RINGS];
7e3b8737
DV
162 u32 semaphore_mboxes[I915_NUM_RINGS][I915_NUM_RINGS - 1];
163 /* our own tracking of ring head and tail */
164 u32 cpu_ring_head[I915_NUM_RINGS];
165 u32 cpu_ring_tail[I915_NUM_RINGS];
1d8f38f4 166 u32 error; /* gen6+ */
c1cd90ed
DV
167 u32 instpm[I915_NUM_RINGS];
168 u32 instps[I915_NUM_RINGS];
63eeaf38 169 u32 instdone1;
d27b1e0e 170 u32 seqno[I915_NUM_RINGS];
9df30794 171 u64 bbaddr;
33f3f518
DV
172 u32 fault_reg[I915_NUM_RINGS];
173 u32 done_reg;
c1cd90ed 174 u32 faddr[I915_NUM_RINGS];
4b9de737 175 u64 fence[I915_MAX_NUM_FENCES];
63eeaf38 176 struct timeval time;
9df30794
CW
177 struct drm_i915_error_object {
178 int page_count;
179 u32 gtt_offset;
180 u32 *pages[0];
e2f973d5 181 } *ringbuffer[I915_NUM_RINGS], *batchbuffer[I915_NUM_RINGS];
9df30794 182 struct drm_i915_error_buffer {
a779e5ab 183 u32 size;
9df30794
CW
184 u32 name;
185 u32 seqno;
186 u32 gtt_offset;
187 u32 read_domains;
188 u32 write_domain;
4b9de737 189 s32 fence_reg:I915_MAX_NUM_FENCE_BITS;
9df30794
CW
190 s32 pinned:2;
191 u32 tiling:2;
192 u32 dirty:1;
193 u32 purgeable:1;
e5c65260 194 u32 ring:4;
93dfb40c 195 u32 cache_level:2;
c724e8a9
CW
196 } *active_bo, *pinned_bo;
197 u32 active_bo_count, pinned_bo_count;
6ef3d427 198 struct intel_overlay_error_state *overlay;
c4a1d9e4 199 struct intel_display_error_state *display;
63eeaf38
JB
200};
201
e70236a8
JB
202struct drm_i915_display_funcs {
203 void (*dpms)(struct drm_crtc *crtc, int mode);
ee5382ae 204 bool (*fbc_enabled)(struct drm_device *dev);
e70236a8
JB
205 void (*enable_fbc)(struct drm_crtc *crtc, unsigned long interval);
206 void (*disable_fbc)(struct drm_device *dev);
207 int (*get_display_clock_speed)(struct drm_device *dev);
208 int (*get_fifo_size)(struct drm_device *dev, int plane);
d210246a 209 void (*update_wm)(struct drm_device *dev);
b840d907
JB
210 void (*update_sprite_wm)(struct drm_device *dev, int pipe,
211 uint32_t sprite_width, int pixel_size);
f564048e
EA
212 int (*crtc_mode_set)(struct drm_crtc *crtc,
213 struct drm_display_mode *mode,
214 struct drm_display_mode *adjusted_mode,
215 int x, int y,
216 struct drm_framebuffer *old_fb);
e0dac65e
WF
217 void (*write_eld)(struct drm_connector *connector,
218 struct drm_crtc *crtc);
674cf967 219 void (*fdi_link_train)(struct drm_crtc *crtc);
6067aaea 220 void (*init_clock_gating)(struct drm_device *dev);
645c62a5 221 void (*init_pch_clock_gating)(struct drm_device *dev);
8c9f3aaf
JB
222 int (*queue_flip)(struct drm_device *dev, struct drm_crtc *crtc,
223 struct drm_framebuffer *fb,
224 struct drm_i915_gem_object *obj);
17638cd6
JB
225 int (*update_plane)(struct drm_crtc *crtc, struct drm_framebuffer *fb,
226 int x, int y);
8d715f00
KP
227 void (*force_wake_get)(struct drm_i915_private *dev_priv);
228 void (*force_wake_put)(struct drm_i915_private *dev_priv);
e70236a8
JB
229 /* clock updates for mode set */
230 /* cursor updates */
231 /* render clock increase/decrease */
232 /* display clock increase/decrease */
233 /* pll clock increase/decrease */
e70236a8
JB
234};
235
cfdf1fa2 236struct intel_device_info {
c96c3a8c 237 u8 gen;
0206e353
AJ
238 u8 is_mobile:1;
239 u8 is_i85x:1;
240 u8 is_i915g:1;
241 u8 is_i945gm:1;
242 u8 is_g33:1;
243 u8 need_gfx_hws:1;
244 u8 is_g4x:1;
245 u8 is_pineview:1;
246 u8 is_broadwater:1;
247 u8 is_crestline:1;
248 u8 is_ivybridge:1;
249 u8 has_fbc:1;
250 u8 has_pipe_cxsr:1;
251 u8 has_hotplug:1;
252 u8 cursor_needs_physical:1;
253 u8 has_overlay:1;
254 u8 overlay_needs_physical:1;
255 u8 supports_tv:1;
256 u8 has_bsd_ring:1;
257 u8 has_blt_ring:1;
3d29b842 258 u8 has_llc:1;
cfdf1fa2
KH
259};
260
1d2a314c
DV
261#define I915_PPGTT_PD_ENTRIES 512
262#define I915_PPGTT_PT_ENTRIES 1024
263struct i915_hw_ppgtt {
264 unsigned num_pd_entries;
265 struct page **pt_pages;
266 uint32_t pd_offset;
267 dma_addr_t *pt_dma_addr;
268 dma_addr_t scratch_page_dma_addr;
269};
270
b5e50c3f 271enum no_fbc_reason {
bed4a673 272 FBC_NO_OUTPUT, /* no outputs enabled to compress */
b5e50c3f
JB
273 FBC_STOLEN_TOO_SMALL, /* not enough space to hold compressed buffers */
274 FBC_UNSUPPORTED_MODE, /* interlace or doublescanned mode */
275 FBC_MODE_TOO_LARGE, /* mode too large for compression */
276 FBC_BAD_PLANE, /* fbc not supported on plane */
277 FBC_NOT_TILED, /* buffer not tiled */
9c928d16 278 FBC_MULTIPLE_PIPES, /* more than one pipe active */
c1a9f047 279 FBC_MODULE_PARAM,
b5e50c3f
JB
280};
281
3bad0781
ZW
282enum intel_pch {
283 PCH_IBX, /* Ibexpeak PCH */
284 PCH_CPT, /* Cougarpoint PCH */
285};
286
b690e96c 287#define QUIRK_PIPEA_FORCE (1<<0)
435793df 288#define QUIRK_LVDS_SSC_DISABLE (1<<1)
b690e96c 289
8be48d92 290struct intel_fbdev;
1630fe75 291struct intel_fbc_work;
38651674 292
1da177e4 293typedef struct drm_i915_private {
673a394b
EA
294 struct drm_device *dev;
295
cfdf1fa2
KH
296 const struct intel_device_info *info;
297
ac5c4e76 298 int has_gem;
72bfa19c 299 int relative_constants_mode;
ac5c4e76 300
3043c60c 301 void __iomem *regs;
9f1f46a4
DV
302 /** gt_fifo_count and the subsequent register write are synchronized
303 * with dev->struct_mutex. */
304 unsigned gt_fifo_count;
305 /** forcewake_count is protected by gt_lock */
306 unsigned forcewake_count;
307 /** gt_lock is also taken in irq contexts. */
308 struct spinlock gt_lock;
1da177e4 309
f899fc64
CW
310 struct intel_gmbus {
311 struct i2c_adapter adapter;
e957d772
CW
312 struct i2c_adapter *force_bit;
313 u32 reg0;
f899fc64
CW
314 } *gmbus;
315
8a8ed1f5
YS
316 /** gmbus_mutex protects against concurrent usage of the single hw gmbus
317 * controller on different i2c buses. */
318 struct mutex gmbus_mutex;
319
ec2a4c3f 320 struct pci_dev *bridge_dev;
1ec14ad3 321 struct intel_ring_buffer ring[I915_NUM_RINGS];
6f392d54 322 uint32_t next_seqno;
1da177e4 323
9c8da5eb 324 drm_dma_handle_t *status_page_dmah;
0a3e67a4 325 uint32_t counter;
dc7a9319 326 drm_local_map_t hws_map;
05394f39
CW
327 struct drm_i915_gem_object *pwrctx;
328 struct drm_i915_gem_object *renderctx;
1da177e4 329
d7658989
JB
330 struct resource mch_res;
331
a6b54f3f 332 unsigned int cpp;
1da177e4
LT
333 int back_offset;
334 int front_offset;
335 int current_page;
336 int page_flipping;
1da177e4 337
1da177e4 338 atomic_t irq_received;
1ec14ad3
CW
339
340 /* protects the irq masks */
341 spinlock_t irq_lock;
ed4cb414 342 /** Cached value of IMR to avoid reads in updating the bitfield */
7c463586 343 u32 pipestat[2];
1ec14ad3
CW
344 u32 irq_mask;
345 u32 gt_irq_mask;
346 u32 pch_irq_mask;
1da177e4 347
5ca58282
JB
348 u32 hotplug_supported_mask;
349 struct work_struct hotplug_work;
350
1da177e4
LT
351 int tex_lru_log_granularity;
352 int allow_batchbuffer;
0d6aa60b 353 unsigned int sr01, adpa, ppcr, dvob, dvoc, lvds;
702880f2 354 int vblank_pipe;
a3524f1b 355 int num_pipe;
a6b54f3f 356
f65d9421 357 /* For hangcheck timer */
576ae4b8 358#define DRM_I915_HANGCHECK_PERIOD 1500 /* in ms */
f65d9421
BG
359 struct timer_list hangcheck_timer;
360 int hangcheck_count;
361 uint32_t last_acthd;
097354eb
DV
362 uint32_t last_acthd_bsd;
363 uint32_t last_acthd_blt;
cbb465e7
CW
364 uint32_t last_instdone;
365 uint32_t last_instdone1;
f65d9421 366
80824003 367 unsigned long cfb_size;
016b9b61
CW
368 unsigned int cfb_fb;
369 enum plane cfb_plane;
bed4a673 370 int cfb_y;
1630fe75 371 struct intel_fbc_work *fbc_work;
80824003 372
8ee1c3db
MG
373 struct intel_opregion opregion;
374
02e792fb
DV
375 /* overlay */
376 struct intel_overlay *overlay;
b840d907 377 bool sprite_scaling_enabled;
02e792fb 378
79e53945 379 /* LVDS info */
a9573556 380 int backlight_level; /* restore backlight to this value */
47356eb6 381 bool backlight_enabled;
88631706
ML
382 struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
383 struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
79e53945
JB
384
385 /* Feature bits from the VBIOS */
95281e35
HE
386 unsigned int int_tv_support:1;
387 unsigned int lvds_dither:1;
388 unsigned int lvds_vbt:1;
389 unsigned int int_crt_support:1;
43565a06 390 unsigned int lvds_use_ssc:1;
abd06860 391 unsigned int display_clock_mode:1;
43565a06 392 int lvds_ssc_freq;
5ceb0f9b 393 struct {
9f0e7ff4
JB
394 int rate;
395 int lanes;
396 int preemphasis;
397 int vswing;
398
399 bool initialized;
400 bool support;
401 int bpp;
402 struct edp_power_seq pps;
5ceb0f9b 403 } edp;
89667383 404 bool no_aux_handshake;
79e53945 405
c1c7af60
JB
406 struct notifier_block lid_notifier;
407
f899fc64 408 int crt_ddc_pin;
4b9de737 409 struct drm_i915_fence_reg fence_regs[I915_MAX_NUM_FENCES]; /* assume 965 */
de151cf6
JB
410 int fence_reg_start; /* 4 if userland hasn't ioctl'd us yet */
411 int num_fence_regs; /* 8 on pre-965, 16 otherwise */
412
95534263 413 unsigned int fsb_freq, mem_freq, is_ddr3;
7662c8bd 414
63eeaf38
JB
415 spinlock_t error_lock;
416 struct drm_i915_error_state *first_error;
8a905236 417 struct work_struct error_work;
30dbf0c0 418 struct completion error_completion;
9c9fe1f8 419 struct workqueue_struct *wq;
63eeaf38 420
e70236a8
JB
421 /* Display functions */
422 struct drm_i915_display_funcs display;
423
3bad0781
ZW
424 /* PCH chipset type */
425 enum intel_pch pch_type;
426
b690e96c
JB
427 unsigned long quirks;
428
ba8bbcf6 429 /* Register state */
c9354c85 430 bool modeset_on_lid;
ba8bbcf6
JB
431 u8 saveLBB;
432 u32 saveDSPACNTR;
433 u32 saveDSPBCNTR;
e948e994 434 u32 saveDSPARB;
968b503e 435 u32 saveHWS;
ba8bbcf6
JB
436 u32 savePIPEACONF;
437 u32 savePIPEBCONF;
438 u32 savePIPEASRC;
439 u32 savePIPEBSRC;
440 u32 saveFPA0;
441 u32 saveFPA1;
442 u32 saveDPLL_A;
443 u32 saveDPLL_A_MD;
444 u32 saveHTOTAL_A;
445 u32 saveHBLANK_A;
446 u32 saveHSYNC_A;
447 u32 saveVTOTAL_A;
448 u32 saveVBLANK_A;
449 u32 saveVSYNC_A;
450 u32 saveBCLRPAT_A;
5586c8bc 451 u32 saveTRANSACONF;
42048781
ZW
452 u32 saveTRANS_HTOTAL_A;
453 u32 saveTRANS_HBLANK_A;
454 u32 saveTRANS_HSYNC_A;
455 u32 saveTRANS_VTOTAL_A;
456 u32 saveTRANS_VBLANK_A;
457 u32 saveTRANS_VSYNC_A;
0da3ea12 458 u32 savePIPEASTAT;
ba8bbcf6
JB
459 u32 saveDSPASTRIDE;
460 u32 saveDSPASIZE;
461 u32 saveDSPAPOS;
585fb111 462 u32 saveDSPAADDR;
ba8bbcf6
JB
463 u32 saveDSPASURF;
464 u32 saveDSPATILEOFF;
465 u32 savePFIT_PGM_RATIOS;
0eb96d6e 466 u32 saveBLC_HIST_CTL;
ba8bbcf6
JB
467 u32 saveBLC_PWM_CTL;
468 u32 saveBLC_PWM_CTL2;
42048781
ZW
469 u32 saveBLC_CPU_PWM_CTL;
470 u32 saveBLC_CPU_PWM_CTL2;
ba8bbcf6
JB
471 u32 saveFPB0;
472 u32 saveFPB1;
473 u32 saveDPLL_B;
474 u32 saveDPLL_B_MD;
475 u32 saveHTOTAL_B;
476 u32 saveHBLANK_B;
477 u32 saveHSYNC_B;
478 u32 saveVTOTAL_B;
479 u32 saveVBLANK_B;
480 u32 saveVSYNC_B;
481 u32 saveBCLRPAT_B;
5586c8bc 482 u32 saveTRANSBCONF;
42048781
ZW
483 u32 saveTRANS_HTOTAL_B;
484 u32 saveTRANS_HBLANK_B;
485 u32 saveTRANS_HSYNC_B;
486 u32 saveTRANS_VTOTAL_B;
487 u32 saveTRANS_VBLANK_B;
488 u32 saveTRANS_VSYNC_B;
0da3ea12 489 u32 savePIPEBSTAT;
ba8bbcf6
JB
490 u32 saveDSPBSTRIDE;
491 u32 saveDSPBSIZE;
492 u32 saveDSPBPOS;
585fb111 493 u32 saveDSPBADDR;
ba8bbcf6
JB
494 u32 saveDSPBSURF;
495 u32 saveDSPBTILEOFF;
585fb111
JB
496 u32 saveVGA0;
497 u32 saveVGA1;
498 u32 saveVGA_PD;
ba8bbcf6
JB
499 u32 saveVGACNTRL;
500 u32 saveADPA;
501 u32 saveLVDS;
585fb111
JB
502 u32 savePP_ON_DELAYS;
503 u32 savePP_OFF_DELAYS;
ba8bbcf6
JB
504 u32 saveDVOA;
505 u32 saveDVOB;
506 u32 saveDVOC;
507 u32 savePP_ON;
508 u32 savePP_OFF;
509 u32 savePP_CONTROL;
585fb111 510 u32 savePP_DIVISOR;
ba8bbcf6
JB
511 u32 savePFIT_CONTROL;
512 u32 save_palette_a[256];
513 u32 save_palette_b[256];
06027f91 514 u32 saveDPFC_CB_BASE;
ba8bbcf6
JB
515 u32 saveFBC_CFB_BASE;
516 u32 saveFBC_LL_BASE;
517 u32 saveFBC_CONTROL;
518 u32 saveFBC_CONTROL2;
0da3ea12
JB
519 u32 saveIER;
520 u32 saveIIR;
521 u32 saveIMR;
42048781
ZW
522 u32 saveDEIER;
523 u32 saveDEIMR;
524 u32 saveGTIER;
525 u32 saveGTIMR;
526 u32 saveFDI_RXA_IMR;
527 u32 saveFDI_RXB_IMR;
1f84e550 528 u32 saveCACHE_MODE_0;
1f84e550 529 u32 saveMI_ARB_STATE;
ba8bbcf6
JB
530 u32 saveSWF0[16];
531 u32 saveSWF1[16];
532 u32 saveSWF2[3];
533 u8 saveMSR;
534 u8 saveSR[8];
123f794f 535 u8 saveGR[25];
ba8bbcf6 536 u8 saveAR_INDEX;
a59e122a 537 u8 saveAR[21];
ba8bbcf6 538 u8 saveDACMASK;
a59e122a 539 u8 saveCR[37];
4b9de737 540 uint64_t saveFENCE[I915_MAX_NUM_FENCES];
1fd1c624
EA
541 u32 saveCURACNTR;
542 u32 saveCURAPOS;
543 u32 saveCURABASE;
544 u32 saveCURBCNTR;
545 u32 saveCURBPOS;
546 u32 saveCURBBASE;
547 u32 saveCURSIZE;
a4fc5ed6
KP
548 u32 saveDP_B;
549 u32 saveDP_C;
550 u32 saveDP_D;
551 u32 savePIPEA_GMCH_DATA_M;
552 u32 savePIPEB_GMCH_DATA_M;
553 u32 savePIPEA_GMCH_DATA_N;
554 u32 savePIPEB_GMCH_DATA_N;
555 u32 savePIPEA_DP_LINK_M;
556 u32 savePIPEB_DP_LINK_M;
557 u32 savePIPEA_DP_LINK_N;
558 u32 savePIPEB_DP_LINK_N;
42048781
ZW
559 u32 saveFDI_RXA_CTL;
560 u32 saveFDI_TXA_CTL;
561 u32 saveFDI_RXB_CTL;
562 u32 saveFDI_TXB_CTL;
563 u32 savePFA_CTL_1;
564 u32 savePFB_CTL_1;
565 u32 savePFA_WIN_SZ;
566 u32 savePFB_WIN_SZ;
567 u32 savePFA_WIN_POS;
568 u32 savePFB_WIN_POS;
5586c8bc
ZW
569 u32 savePCH_DREF_CONTROL;
570 u32 saveDISP_ARB_CTL;
571 u32 savePIPEA_DATA_M1;
572 u32 savePIPEA_DATA_N1;
573 u32 savePIPEA_LINK_M1;
574 u32 savePIPEA_LINK_N1;
575 u32 savePIPEB_DATA_M1;
576 u32 savePIPEB_DATA_N1;
577 u32 savePIPEB_LINK_M1;
578 u32 savePIPEB_LINK_N1;
b5b72e89 579 u32 saveMCHBAR_RENDER_STANDBY;
cda2bb78 580 u32 savePCH_PORT_HOTPLUG;
673a394b
EA
581
582 struct {
19966754 583 /** Bridge to intel-gtt-ko */
c64f7ba5 584 const struct intel_gtt *gtt;
19966754 585 /** Memory allocator for GTT stolen memory */
fe669bf8 586 struct drm_mm stolen;
19966754 587 /** Memory allocator for GTT */
673a394b 588 struct drm_mm gtt_space;
93a37f20
DV
589 /** List of all objects in gtt_space. Used to restore gtt
590 * mappings on resume */
591 struct list_head gtt_list;
bee4a186
CW
592
593 /** Usable portion of the GTT for GEM */
594 unsigned long gtt_start;
a6e0aa42 595 unsigned long gtt_mappable_end;
bee4a186 596 unsigned long gtt_end;
673a394b 597
0839ccb8 598 struct io_mapping *gtt_mapping;
ab657db1 599 int gtt_mtrr;
0839ccb8 600
1d2a314c
DV
601 /** PPGTT used for aliasing the PPGTT with the GTT */
602 struct i915_hw_ppgtt *aliasing_ppgtt;
603
17250b71 604 struct shrinker inactive_shrinker;
31169714 605
69dc4987
CW
606 /**
607 * List of objects currently involved in rendering.
608 *
609 * Includes buffers having the contents of their GPU caches
610 * flushed, not necessarily primitives. last_rendering_seqno
611 * represents when the rendering involved will be completed.
612 *
613 * A reference is held on the buffer while on this list.
614 */
615 struct list_head active_list;
616
673a394b
EA
617 /**
618 * List of objects which are not in the ringbuffer but which
619 * still have a write_domain which needs to be flushed before
620 * unbinding.
621 *
ce44b0ea
EA
622 * last_rendering_seqno is 0 while an object is in this list.
623 *
673a394b
EA
624 * A reference is held on the buffer while on this list.
625 */
626 struct list_head flushing_list;
627
628 /**
629 * LRU list of objects which are not in the ringbuffer and
630 * are ready to unbind, but are still in the GTT.
631 *
ce44b0ea
EA
632 * last_rendering_seqno is 0 while an object is in this list.
633 *
673a394b
EA
634 * A reference is not held on the buffer while on this list,
635 * as merely being GTT-bound shouldn't prevent its being
636 * freed, and we'll pull it off the list in the free path.
637 */
638 struct list_head inactive_list;
639
f13d3f73
CW
640 /**
641 * LRU list of objects which are not in the ringbuffer but
642 * are still pinned in the GTT.
643 */
644 struct list_head pinned_list;
645
a09ba7fa
EA
646 /** LRU list of objects with fence regs on them. */
647 struct list_head fence_list;
648
be72615b
CW
649 /**
650 * List of objects currently pending being freed.
651 *
652 * These objects are no longer in use, but due to a signal
653 * we were prevented from freeing them at the appointed time.
654 */
655 struct list_head deferred_free_list;
656
673a394b
EA
657 /**
658 * We leave the user IRQ off as much as possible,
659 * but this means that requests will finish and never
660 * be retired once the system goes idle. Set a timer to
661 * fire periodically while the ring is running. When it
662 * fires, go retire requests.
663 */
664 struct delayed_work retire_work;
665
ce453d81
CW
666 /**
667 * Are we in a non-interruptible section of code like
668 * modesetting?
669 */
670 bool interruptible;
671
673a394b
EA
672 /**
673 * Flag if the X Server, and thus DRM, is not currently in
674 * control of the device.
675 *
676 * This is set between LeaveVT and EnterVT. It needs to be
677 * replaced with a semaphore. It also needs to be
678 * transitioned away from for kernel modesetting.
679 */
680 int suspended;
681
682 /**
683 * Flag if the hardware appears to be wedged.
684 *
685 * This is set when attempts to idle the device timeout.
25985edc 686 * It prevents command submission from occurring and makes
673a394b
EA
687 * every pending request fail
688 */
ba1234d1 689 atomic_t wedged;
673a394b
EA
690
691 /** Bit 6 swizzling required for X tiling */
692 uint32_t bit_6_swizzle_x;
693 /** Bit 6 swizzling required for Y tiling */
694 uint32_t bit_6_swizzle_y;
71acb5eb
DA
695
696 /* storage for physical objects */
697 struct drm_i915_gem_phys_object *phys_objs[I915_MAX_PHYS_OBJECT];
9220434a 698
73aa808f 699 /* accounting, useful for userland debugging */
73aa808f 700 size_t gtt_total;
6299f992
CW
701 size_t mappable_gtt_total;
702 size_t object_memory;
73aa808f 703 u32 object_count;
673a394b 704 } mm;
9b9d172d 705 struct sdvo_device_mapping sdvo_mappings[2];
a3e17eb8
ZY
706 /* indicate whether the LVDS_BORDER should be enabled or not */
707 unsigned int lvds_border_bits;
1d8e1c75
CW
708 /* Panel fitter placement and size for Ironlake+ */
709 u32 pch_pf_pos, pch_pf_size;
652c393a 710
27f8227b
JB
711 struct drm_crtc *plane_to_crtc_mapping[3];
712 struct drm_crtc *pipe_to_crtc_mapping[3];
6b95a207 713 wait_queue_head_t pending_flip_queue;
1afe3e9d 714 bool flip_pending_is_done;
6b95a207 715
652c393a
JB
716 /* Reclocking support */
717 bool render_reclock_avail;
718 bool lvds_downclock_avail;
18f9ed12
ZY
719 /* indicates the reduced downclock for LVDS*/
720 int lvds_downclock;
652c393a
JB
721 struct work_struct idle_work;
722 struct timer_list idle_timer;
723 bool busy;
724 u16 orig_clock;
6363ee6f
ZY
725 int child_dev_num;
726 struct child_device_config *child_dev;
a2565377 727 struct drm_connector *int_lvds_connector;
aaa6fd2a 728 struct drm_connector *int_edp_connector;
f97108d1 729
c4804411 730 bool mchbar_need_disable;
f97108d1 731
4912d041
BW
732 struct work_struct rps_work;
733 spinlock_t rps_lock;
734 u32 pm_iir;
735
f97108d1
JB
736 u8 cur_delay;
737 u8 min_delay;
738 u8 max_delay;
7648fa99
JB
739 u8 fmax;
740 u8 fstart;
741
05394f39
CW
742 u64 last_count1;
743 unsigned long last_time1;
4ed0b577 744 unsigned long chipset_power;
05394f39
CW
745 u64 last_count2;
746 struct timespec last_time2;
747 unsigned long gfx_power;
748 int c_m;
749 int r_t;
750 u8 corr;
7648fa99 751 spinlock_t *mchdev_lock;
b5e50c3f
JB
752
753 enum no_fbc_reason no_fbc_reason;
38651674 754
20bf377e
JB
755 struct drm_mm_node *compressed_fb;
756 struct drm_mm_node *compressed_llb;
34dc4d44 757
ae681d96
CW
758 unsigned long last_gpu_reset;
759
8be48d92
DA
760 /* list of fbdev register on this device */
761 struct intel_fbdev *fbdev;
e953fd7b 762
aaa6fd2a
MG
763 struct backlight_device *backlight;
764
e953fd7b 765 struct drm_property *broadcast_rgb_property;
3f43c48d 766 struct drm_property *force_audio_property;
1da177e4
LT
767} drm_i915_private_t;
768
b1d7e4b4
WF
769enum hdmi_force_audio {
770 HDMI_AUDIO_OFF_DVI = -2, /* no aux data for HDMI-DVI converter */
771 HDMI_AUDIO_OFF, /* force turn off HDMI audio */
772 HDMI_AUDIO_AUTO, /* trust EDID */
773 HDMI_AUDIO_ON, /* force turn on HDMI audio */
774};
775
93dfb40c
CW
776enum i915_cache_level {
777 I915_CACHE_NONE,
778 I915_CACHE_LLC,
779 I915_CACHE_LLC_MLC, /* gen6+ */
780};
781
673a394b 782struct drm_i915_gem_object {
c397b908 783 struct drm_gem_object base;
673a394b
EA
784
785 /** Current space allocated to this object in the GTT, if any. */
786 struct drm_mm_node *gtt_space;
93a37f20 787 struct list_head gtt_list;
673a394b
EA
788
789 /** This object's place on the active/flushing/inactive lists */
69dc4987
CW
790 struct list_head ring_list;
791 struct list_head mm_list;
99fcb766
DV
792 /** This object's place on GPU write list */
793 struct list_head gpu_write_list;
432e58ed
CW
794 /** This object's place in the batchbuffer or on the eviction list */
795 struct list_head exec_list;
673a394b
EA
796
797 /**
798 * This is set if the object is on the active or flushing lists
799 * (has pending rendering), and is not set if it's on inactive (ready
800 * to be unbound).
801 */
0206e353 802 unsigned int active:1;
673a394b
EA
803
804 /**
805 * This is set if the object has been written to since last bound
806 * to the GTT
807 */
0206e353 808 unsigned int dirty:1;
778c3544 809
87ca9c8a
CW
810 /**
811 * This is set if the object has been written to since the last
812 * GPU flush.
813 */
0206e353 814 unsigned int pending_gpu_write:1;
87ca9c8a 815
778c3544
DV
816 /**
817 * Fence register bits (if any) for this object. Will be set
818 * as needed when mapped into the GTT.
819 * Protected by dev->struct_mutex.
778c3544 820 */
4b9de737 821 signed int fence_reg:I915_MAX_NUM_FENCE_BITS;
778c3544 822
778c3544
DV
823 /**
824 * Advice: are the backing pages purgeable?
825 */
0206e353 826 unsigned int madv:2;
778c3544 827
778c3544
DV
828 /**
829 * Current tiling mode for the object.
830 */
0206e353
AJ
831 unsigned int tiling_mode:2;
832 unsigned int tiling_changed:1;
778c3544
DV
833
834 /** How many users have pinned this object in GTT space. The following
835 * users can each hold at most one reference: pwrite/pread, pin_ioctl
836 * (via user_pin_count), execbuffer (objects are not allowed multiple
837 * times for the same batchbuffer), and the framebuffer code. When
838 * switching/pageflipping, the framebuffer code has at most two buffers
839 * pinned per crtc.
840 *
841 * In the worst case this is 1 + 1 + 1 + 2*2 = 7. That would fit into 3
842 * bits with absolutely no headroom. So use 4 bits. */
0206e353 843 unsigned int pin_count:4;
778c3544 844#define DRM_I915_GEM_OBJECT_MAX_PIN_COUNT 0xf
673a394b 845
75e9e915
DV
846 /**
847 * Is the object at the current location in the gtt mappable and
848 * fenceable? Used to avoid costly recalculations.
849 */
0206e353 850 unsigned int map_and_fenceable:1;
75e9e915 851
fb7d516a
DV
852 /**
853 * Whether the current gtt mapping needs to be mappable (and isn't just
854 * mappable by accident). Track pin and fault separate for a more
855 * accurate mappable working set.
856 */
0206e353
AJ
857 unsigned int fault_mappable:1;
858 unsigned int pin_mappable:1;
fb7d516a 859
caea7476
CW
860 /*
861 * Is the GPU currently using a fence to access this buffer,
862 */
863 unsigned int pending_fenced_gpu_access:1;
864 unsigned int fenced_gpu_access:1;
865
93dfb40c
CW
866 unsigned int cache_level:2;
867
7bddb01f
DV
868 unsigned int has_aliasing_ppgtt_mapping:1;
869
856fa198 870 struct page **pages;
673a394b 871
185cbcb3
DV
872 /**
873 * DMAR support
874 */
875 struct scatterlist *sg_list;
876 int num_sg;
877
67731b87
CW
878 /**
879 * Used for performing relocations during execbuffer insertion.
880 */
881 struct hlist_node exec_node;
882 unsigned long exec_handle;
6fe4f140 883 struct drm_i915_gem_exec_object2 *exec_entry;
67731b87 884
673a394b
EA
885 /**
886 * Current offset of the object in GTT space.
887 *
888 * This is the same as gtt_space->start
889 */
890 uint32_t gtt_offset;
e67b8ce1 891
673a394b
EA
892 /** Breadcrumb of last rendering to the buffer. */
893 uint32_t last_rendering_seqno;
caea7476
CW
894 struct intel_ring_buffer *ring;
895
896 /** Breadcrumb of last fenced GPU access to the buffer. */
897 uint32_t last_fenced_seqno;
898 struct intel_ring_buffer *last_fenced_ring;
673a394b 899
778c3544 900 /** Current tiling stride for the object, if it's tiled. */
de151cf6 901 uint32_t stride;
673a394b 902
280b713b 903 /** Record of address bit 17 of each page at last unbind. */
d312ec25 904 unsigned long *bit_17;
280b713b 905
ba1eb1d8 906
673a394b 907 /**
e47c68e9
EA
908 * If present, while GEM_DOMAIN_CPU is in the read domain this array
909 * flags which individual pages are valid.
673a394b
EA
910 */
911 uint8_t *page_cpu_valid;
79e53945
JB
912
913 /** User space pin count and filp owning the pin */
914 uint32_t user_pin_count;
915 struct drm_file *pin_filp;
71acb5eb
DA
916
917 /** for phy allocated objects */
918 struct drm_i915_gem_phys_object *phys_obj;
b70d11da 919
6b95a207
KH
920 /**
921 * Number of crtcs where this object is currently the fb, but
922 * will be page flipped away on the next vblank. When it
923 * reaches 0, dev_priv->pending_flip_queue will be woken up.
924 */
925 atomic_t pending_flip;
673a394b
EA
926};
927
62b8b215 928#define to_intel_bo(x) container_of(x, struct drm_i915_gem_object, base)
23010e43 929
673a394b
EA
930/**
931 * Request queue structure.
932 *
933 * The request queue allows us to note sequence numbers that have been emitted
934 * and may be associated with active buffers to be retired.
935 *
936 * By keeping this list, we can avoid having to do questionable
937 * sequence-number comparisons on buffer last_rendering_seqnos, and associate
938 * an emission time with seqnos for tracking how far ahead of the GPU we are.
939 */
940struct drm_i915_gem_request {
852835f3
ZN
941 /** On Which ring this request was generated */
942 struct intel_ring_buffer *ring;
943
673a394b
EA
944 /** GEM sequence number associated with this request. */
945 uint32_t seqno;
946
947 /** Time at which this request was emitted, in jiffies. */
948 unsigned long emitted_jiffies;
949
b962442e 950 /** global list entry for this request */
673a394b 951 struct list_head list;
b962442e 952
f787a5f5 953 struct drm_i915_file_private *file_priv;
b962442e
EA
954 /** file_priv list entry for this request */
955 struct list_head client_list;
673a394b
EA
956};
957
958struct drm_i915_file_private {
959 struct {
1c25595f 960 struct spinlock lock;
b962442e 961 struct list_head request_list;
673a394b
EA
962 } mm;
963};
964
cae5852d
ZN
965#define INTEL_INFO(dev) (((struct drm_i915_private *) (dev)->dev_private)->info)
966
967#define IS_I830(dev) ((dev)->pci_device == 0x3577)
968#define IS_845G(dev) ((dev)->pci_device == 0x2562)
969#define IS_I85X(dev) (INTEL_INFO(dev)->is_i85x)
970#define IS_I865G(dev) ((dev)->pci_device == 0x2572)
971#define IS_I915G(dev) (INTEL_INFO(dev)->is_i915g)
972#define IS_I915GM(dev) ((dev)->pci_device == 0x2592)
973#define IS_I945G(dev) ((dev)->pci_device == 0x2772)
974#define IS_I945GM(dev) (INTEL_INFO(dev)->is_i945gm)
975#define IS_BROADWATER(dev) (INTEL_INFO(dev)->is_broadwater)
976#define IS_CRESTLINE(dev) (INTEL_INFO(dev)->is_crestline)
977#define IS_GM45(dev) ((dev)->pci_device == 0x2A42)
978#define IS_G4X(dev) (INTEL_INFO(dev)->is_g4x)
979#define IS_PINEVIEW_G(dev) ((dev)->pci_device == 0xa001)
980#define IS_PINEVIEW_M(dev) ((dev)->pci_device == 0xa011)
981#define IS_PINEVIEW(dev) (INTEL_INFO(dev)->is_pineview)
982#define IS_G33(dev) (INTEL_INFO(dev)->is_g33)
983#define IS_IRONLAKE_D(dev) ((dev)->pci_device == 0x0042)
984#define IS_IRONLAKE_M(dev) ((dev)->pci_device == 0x0046)
4b65177b 985#define IS_IVYBRIDGE(dev) (INTEL_INFO(dev)->is_ivybridge)
cae5852d
ZN
986#define IS_MOBILE(dev) (INTEL_INFO(dev)->is_mobile)
987
85436696
JB
988/*
989 * The genX designation typically refers to the render engine, so render
990 * capability related checks should use IS_GEN, while display and other checks
991 * have their own (e.g. HAS_PCH_SPLIT for ILK+ display, IS_foo for particular
992 * chips, etc.).
993 */
cae5852d
ZN
994#define IS_GEN2(dev) (INTEL_INFO(dev)->gen == 2)
995#define IS_GEN3(dev) (INTEL_INFO(dev)->gen == 3)
996#define IS_GEN4(dev) (INTEL_INFO(dev)->gen == 4)
997#define IS_GEN5(dev) (INTEL_INFO(dev)->gen == 5)
998#define IS_GEN6(dev) (INTEL_INFO(dev)->gen == 6)
85436696 999#define IS_GEN7(dev) (INTEL_INFO(dev)->gen == 7)
cae5852d
ZN
1000
1001#define HAS_BSD(dev) (INTEL_INFO(dev)->has_bsd_ring)
1002#define HAS_BLT(dev) (INTEL_INFO(dev)->has_blt_ring)
3d29b842 1003#define HAS_LLC(dev) (INTEL_INFO(dev)->has_llc)
cae5852d
ZN
1004#define I915_NEED_GFX_HWS(dev) (INTEL_INFO(dev)->need_gfx_hws)
1005
1d2a314c
DV
1006#define HAS_ALIASING_PPGTT(dev) (INTEL_INFO(dev)->gen >=6)
1007
05394f39 1008#define HAS_OVERLAY(dev) (INTEL_INFO(dev)->has_overlay)
cae5852d
ZN
1009#define OVERLAY_NEEDS_PHYSICAL(dev) (INTEL_INFO(dev)->overlay_needs_physical)
1010
1011/* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
1012 * rows, which changed the alignment requirements and fence programming.
1013 */
1014#define HAS_128_BYTE_Y_TILING(dev) (!IS_GEN2(dev) && !(IS_I915G(dev) || \
1015 IS_I915GM(dev)))
1016#define SUPPORTS_DIGITAL_OUTPUTS(dev) (!IS_GEN2(dev) && !IS_PINEVIEW(dev))
1017#define SUPPORTS_INTEGRATED_HDMI(dev) (IS_G4X(dev) || IS_GEN5(dev))
1018#define SUPPORTS_INTEGRATED_DP(dev) (IS_G4X(dev) || IS_GEN5(dev))
1019#define SUPPORTS_EDP(dev) (IS_IRONLAKE_M(dev))
1020#define SUPPORTS_TV(dev) (INTEL_INFO(dev)->supports_tv)
1021#define I915_HAS_HOTPLUG(dev) (INTEL_INFO(dev)->has_hotplug)
1022/* dsparb controlled by hw only */
1023#define DSPARB_HWCONTROL(dev) (IS_G4X(dev) || IS_IRONLAKE(dev))
1024
1025#define HAS_FW_BLC(dev) (INTEL_INFO(dev)->gen > 2)
1026#define HAS_PIPE_CXSR(dev) (INTEL_INFO(dev)->has_pipe_cxsr)
1027#define I915_HAS_FBC(dev) (INTEL_INFO(dev)->has_fbc)
cae5852d 1028
eceae481
JB
1029#define HAS_PCH_SPLIT(dev) (IS_GEN5(dev) || IS_GEN6(dev) || IS_IVYBRIDGE(dev))
1030#define HAS_PIPE_CONTROL(dev) (INTEL_INFO(dev)->gen >= 5)
cae5852d
ZN
1031
1032#define INTEL_PCH_TYPE(dev) (((struct drm_i915_private *)(dev)->dev_private)->pch_type)
1033#define HAS_PCH_CPT(dev) (INTEL_PCH_TYPE(dev) == PCH_CPT)
1034#define HAS_PCH_IBX(dev) (INTEL_PCH_TYPE(dev) == PCH_IBX)
1035
05394f39
CW
1036#include "i915_trace.h"
1037
c153f45f 1038extern struct drm_ioctl_desc i915_ioctls[];
b3a83639 1039extern int i915_max_ioctl;
a35d9d3c
BW
1040extern unsigned int i915_fbpercrtc __always_unused;
1041extern int i915_panel_ignore_lid __read_mostly;
1042extern unsigned int i915_powersave __read_mostly;
f45b5557 1043extern int i915_semaphores __read_mostly;
a35d9d3c 1044extern unsigned int i915_lvds_downclock __read_mostly;
4415e63b 1045extern int i915_panel_use_ssc __read_mostly;
a35d9d3c 1046extern int i915_vbt_sdvo_panel_type __read_mostly;
c0f372b3 1047extern int i915_enable_rc6 __read_mostly;
4415e63b 1048extern int i915_enable_fbc __read_mostly;
a35d9d3c 1049extern bool i915_enable_hangcheck __read_mostly;
e21af88d 1050extern bool i915_enable_ppgtt __read_mostly;
b3a83639 1051
6a9ee8af
DA
1052extern int i915_suspend(struct drm_device *dev, pm_message_t state);
1053extern int i915_resume(struct drm_device *dev);
7c1c2871
DA
1054extern int i915_master_create(struct drm_device *dev, struct drm_master *master);
1055extern void i915_master_destroy(struct drm_device *dev, struct drm_master *master);
1056
1da177e4 1057 /* i915_dma.c */
84b1fd10 1058extern void i915_kernel_lost_context(struct drm_device * dev);
22eae947 1059extern int i915_driver_load(struct drm_device *, unsigned long flags);
ba8bbcf6 1060extern int i915_driver_unload(struct drm_device *);
673a394b 1061extern int i915_driver_open(struct drm_device *dev, struct drm_file *file_priv);
84b1fd10 1062extern void i915_driver_lastclose(struct drm_device * dev);
6c340eac
EA
1063extern void i915_driver_preclose(struct drm_device *dev,
1064 struct drm_file *file_priv);
673a394b
EA
1065extern void i915_driver_postclose(struct drm_device *dev,
1066 struct drm_file *file_priv);
84b1fd10 1067extern int i915_driver_device_is_agp(struct drm_device * dev);
0d6aa60b
DA
1068extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
1069 unsigned long arg);
673a394b 1070extern int i915_emit_box(struct drm_device *dev,
c4e7a414
CW
1071 struct drm_clip_rect *box,
1072 int DR1, int DR4);
f803aa55 1073extern int i915_reset(struct drm_device *dev, u8 flags);
7648fa99
JB
1074extern unsigned long i915_chipset_val(struct drm_i915_private *dev_priv);
1075extern unsigned long i915_mch_val(struct drm_i915_private *dev_priv);
1076extern unsigned long i915_gfx_val(struct drm_i915_private *dev_priv);
1077extern void i915_update_gfx_val(struct drm_i915_private *dev_priv);
1078
af6061af 1079
1da177e4 1080/* i915_irq.c */
f65d9421 1081void i915_hangcheck_elapsed(unsigned long data);
527f9e90 1082void i915_handle_error(struct drm_device *dev, bool wedged);
c153f45f
EA
1083extern int i915_irq_emit(struct drm_device *dev, void *data,
1084 struct drm_file *file_priv);
1085extern int i915_irq_wait(struct drm_device *dev, void *data,
1086 struct drm_file *file_priv);
1da177e4 1087
f71d4af4 1088extern void intel_irq_init(struct drm_device *dev);
b1f14ad0 1089
c153f45f
EA
1090extern int i915_vblank_pipe_set(struct drm_device *dev, void *data,
1091 struct drm_file *file_priv);
1092extern int i915_vblank_pipe_get(struct drm_device *dev, void *data,
1093 struct drm_file *file_priv);
1094extern int i915_vblank_swap(struct drm_device *dev, void *data,
1095 struct drm_file *file_priv);
1da177e4 1096
7c463586
KP
1097void
1098i915_enable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask);
1099
1100void
1101i915_disable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask);
1102
0206e353 1103void intel_enable_asle(struct drm_device *dev);
01c66889 1104
3bd3c932
CW
1105#ifdef CONFIG_DEBUG_FS
1106extern void i915_destroy_error_state(struct drm_device *dev);
1107#else
1108#define i915_destroy_error_state(x)
1109#endif
1110
7c463586 1111
673a394b
EA
1112/* i915_gem.c */
1113int i915_gem_init_ioctl(struct drm_device *dev, void *data,
1114 struct drm_file *file_priv);
1115int i915_gem_create_ioctl(struct drm_device *dev, void *data,
1116 struct drm_file *file_priv);
1117int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
1118 struct drm_file *file_priv);
1119int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
1120 struct drm_file *file_priv);
1121int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
1122 struct drm_file *file_priv);
de151cf6
JB
1123int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
1124 struct drm_file *file_priv);
673a394b
EA
1125int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
1126 struct drm_file *file_priv);
1127int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
1128 struct drm_file *file_priv);
1129int i915_gem_execbuffer(struct drm_device *dev, void *data,
1130 struct drm_file *file_priv);
76446cac
JB
1131int i915_gem_execbuffer2(struct drm_device *dev, void *data,
1132 struct drm_file *file_priv);
673a394b
EA
1133int i915_gem_pin_ioctl(struct drm_device *dev, void *data,
1134 struct drm_file *file_priv);
1135int i915_gem_unpin_ioctl(struct drm_device *dev, void *data,
1136 struct drm_file *file_priv);
1137int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
1138 struct drm_file *file_priv);
1139int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
1140 struct drm_file *file_priv);
3ef94daa
CW
1141int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
1142 struct drm_file *file_priv);
673a394b
EA
1143int i915_gem_entervt_ioctl(struct drm_device *dev, void *data,
1144 struct drm_file *file_priv);
1145int i915_gem_leavevt_ioctl(struct drm_device *dev, void *data,
1146 struct drm_file *file_priv);
1147int i915_gem_set_tiling(struct drm_device *dev, void *data,
1148 struct drm_file *file_priv);
1149int i915_gem_get_tiling(struct drm_device *dev, void *data,
1150 struct drm_file *file_priv);
5a125c3c
EA
1151int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
1152 struct drm_file *file_priv);
673a394b 1153void i915_gem_load(struct drm_device *dev);
673a394b 1154int i915_gem_init_object(struct drm_gem_object *obj);
db53a302 1155int __must_check i915_gem_flush_ring(struct intel_ring_buffer *ring,
88241785
CW
1156 uint32_t invalidate_domains,
1157 uint32_t flush_domains);
05394f39
CW
1158struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
1159 size_t size);
673a394b 1160void i915_gem_free_object(struct drm_gem_object *obj);
2021746e
CW
1161int __must_check i915_gem_object_pin(struct drm_i915_gem_object *obj,
1162 uint32_t alignment,
1163 bool map_and_fenceable);
05394f39 1164void i915_gem_object_unpin(struct drm_i915_gem_object *obj);
2021746e 1165int __must_check i915_gem_object_unbind(struct drm_i915_gem_object *obj);
05394f39 1166void i915_gem_release_mmap(struct drm_i915_gem_object *obj);
673a394b 1167void i915_gem_lastclose(struct drm_device *dev);
f787a5f5 1168
54cf91dc 1169int __must_check i915_mutex_lock_interruptible(struct drm_device *dev);
ce453d81 1170int __must_check i915_gem_object_wait_rendering(struct drm_i915_gem_object *obj);
54cf91dc 1171void i915_gem_object_move_to_active(struct drm_i915_gem_object *obj,
1ec14ad3
CW
1172 struct intel_ring_buffer *ring,
1173 u32 seqno);
54cf91dc 1174
ff72145b
DA
1175int i915_gem_dumb_create(struct drm_file *file_priv,
1176 struct drm_device *dev,
1177 struct drm_mode_create_dumb *args);
1178int i915_gem_mmap_gtt(struct drm_file *file_priv, struct drm_device *dev,
1179 uint32_t handle, uint64_t *offset);
1180int i915_gem_dumb_destroy(struct drm_file *file_priv, struct drm_device *dev,
0206e353 1181 uint32_t handle);
f787a5f5
CW
1182/**
1183 * Returns true if seq1 is later than seq2.
1184 */
1185static inline bool
1186i915_seqno_passed(uint32_t seq1, uint32_t seq2)
1187{
1188 return (int32_t)(seq1 - seq2) >= 0;
1189}
1190
53d227f2 1191u32 i915_gem_next_request_seqno(struct intel_ring_buffer *ring);
54cf91dc 1192
d9e86c0e 1193int __must_check i915_gem_object_get_fence(struct drm_i915_gem_object *obj,
ce453d81 1194 struct intel_ring_buffer *pipelined);
d9e86c0e 1195int __must_check i915_gem_object_put_fence(struct drm_i915_gem_object *obj);
2021746e 1196
1690e1eb
CW
1197static inline void
1198i915_gem_object_pin_fence(struct drm_i915_gem_object *obj)
1199{
1200 if (obj->fence_reg != I915_FENCE_REG_NONE) {
1201 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
1202 dev_priv->fence_regs[obj->fence_reg].pin_count++;
1203 }
1204}
1205
1206static inline void
1207i915_gem_object_unpin_fence(struct drm_i915_gem_object *obj)
1208{
1209 if (obj->fence_reg != I915_FENCE_REG_NONE) {
1210 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
1211 dev_priv->fence_regs[obj->fence_reg].pin_count--;
1212 }
1213}
1214
b09a1fec 1215void i915_gem_retire_requests(struct drm_device *dev);
069efc1d 1216void i915_gem_reset(struct drm_device *dev);
05394f39 1217void i915_gem_clflush_object(struct drm_i915_gem_object *obj);
2021746e
CW
1218int __must_check i915_gem_object_set_domain(struct drm_i915_gem_object *obj,
1219 uint32_t read_domains,
1220 uint32_t write_domain);
a8198eea 1221int __must_check i915_gem_object_finish_gpu(struct drm_i915_gem_object *obj);
f691e2f4
DV
1222int __must_check i915_gem_init_hw(struct drm_device *dev);
1223void i915_gem_init_swizzling(struct drm_device *dev);
e21af88d 1224void i915_gem_init_ppgtt(struct drm_device *dev);
79e53945 1225void i915_gem_cleanup_ringbuffer(struct drm_device *dev);
2021746e
CW
1226void i915_gem_do_init(struct drm_device *dev,
1227 unsigned long start,
1228 unsigned long mappable_end,
1229 unsigned long end);
b93f9cf1 1230int __must_check i915_gpu_idle(struct drm_device *dev, bool do_retire);
2021746e 1231int __must_check i915_gem_idle(struct drm_device *dev);
db53a302
CW
1232int __must_check i915_add_request(struct intel_ring_buffer *ring,
1233 struct drm_file *file,
1234 struct drm_i915_gem_request *request);
1235int __must_check i915_wait_request(struct intel_ring_buffer *ring,
b93f9cf1
BW
1236 uint32_t seqno,
1237 bool do_retire);
de151cf6 1238int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
2021746e
CW
1239int __must_check
1240i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj,
1241 bool write);
1242int __must_check
2da3b9b9
CW
1243i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
1244 u32 alignment,
2021746e 1245 struct intel_ring_buffer *pipelined);
71acb5eb 1246int i915_gem_attach_phys_object(struct drm_device *dev,
05394f39 1247 struct drm_i915_gem_object *obj,
6eeefaf3
CW
1248 int id,
1249 int align);
71acb5eb 1250void i915_gem_detach_phys_object(struct drm_device *dev,
05394f39 1251 struct drm_i915_gem_object *obj);
71acb5eb 1252void i915_gem_free_all_phys_object(struct drm_device *dev);
05394f39 1253void i915_gem_release(struct drm_device *dev, struct drm_file *file);
673a394b 1254
467cffba 1255uint32_t
e28f8711
CW
1256i915_gem_get_unfenced_gtt_alignment(struct drm_device *dev,
1257 uint32_t size,
1258 int tiling_mode);
467cffba 1259
e4ffd173
CW
1260int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
1261 enum i915_cache_level cache_level);
1262
76aaf220 1263/* i915_gem_gtt.c */
1d2a314c
DV
1264int __must_check i915_gem_init_aliasing_ppgtt(struct drm_device *dev);
1265void i915_gem_cleanup_aliasing_ppgtt(struct drm_device *dev);
7bddb01f
DV
1266void i915_ppgtt_bind_object(struct i915_hw_ppgtt *ppgtt,
1267 struct drm_i915_gem_object *obj,
1268 enum i915_cache_level cache_level);
1269void i915_ppgtt_unbind_object(struct i915_hw_ppgtt *ppgtt,
1270 struct drm_i915_gem_object *obj);
1d2a314c 1271
76aaf220 1272void i915_gem_restore_gtt_mappings(struct drm_device *dev);
2021746e 1273int __must_check i915_gem_gtt_bind_object(struct drm_i915_gem_object *obj);
e4ffd173
CW
1274void i915_gem_gtt_rebind_object(struct drm_i915_gem_object *obj,
1275 enum i915_cache_level cache_level);
05394f39 1276void i915_gem_gtt_unbind_object(struct drm_i915_gem_object *obj);
76aaf220 1277
b47eb4a2 1278/* i915_gem_evict.c */
2021746e
CW
1279int __must_check i915_gem_evict_something(struct drm_device *dev, int min_size,
1280 unsigned alignment, bool mappable);
1281int __must_check i915_gem_evict_everything(struct drm_device *dev,
1282 bool purgeable_only);
1283int __must_check i915_gem_evict_inactive(struct drm_device *dev,
1284 bool purgeable_only);
b47eb4a2 1285
673a394b
EA
1286/* i915_gem_tiling.c */
1287void i915_gem_detect_bit_6_swizzle(struct drm_device *dev);
05394f39
CW
1288void i915_gem_object_do_bit_17_swizzle(struct drm_i915_gem_object *obj);
1289void i915_gem_object_save_bit_17_swizzle(struct drm_i915_gem_object *obj);
673a394b
EA
1290
1291/* i915_gem_debug.c */
05394f39 1292void i915_gem_dump_object(struct drm_i915_gem_object *obj, int len,
673a394b 1293 const char *where, uint32_t mark);
23bc5982
CW
1294#if WATCH_LISTS
1295int i915_verify_lists(struct drm_device *dev);
673a394b 1296#else
23bc5982 1297#define i915_verify_lists(dev) 0
673a394b 1298#endif
05394f39
CW
1299void i915_gem_object_check_coherency(struct drm_i915_gem_object *obj,
1300 int handle);
1301void i915_gem_dump_object(struct drm_i915_gem_object *obj, int len,
673a394b 1302 const char *where, uint32_t mark);
1da177e4 1303
2017263e 1304/* i915_debugfs.c */
27c202ad
BG
1305int i915_debugfs_init(struct drm_minor *minor);
1306void i915_debugfs_cleanup(struct drm_minor *minor);
2017263e 1307
317c35d1
JB
1308/* i915_suspend.c */
1309extern int i915_save_state(struct drm_device *dev);
1310extern int i915_restore_state(struct drm_device *dev);
0a3e67a4
JB
1311
1312/* i915_suspend.c */
1313extern int i915_save_state(struct drm_device *dev);
1314extern int i915_restore_state(struct drm_device *dev);
317c35d1 1315
f899fc64
CW
1316/* intel_i2c.c */
1317extern int intel_setup_gmbus(struct drm_device *dev);
1318extern void intel_teardown_gmbus(struct drm_device *dev);
e957d772
CW
1319extern void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed);
1320extern void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit);
b8232e90
CW
1321extern inline bool intel_gmbus_is_forced_bit(struct i2c_adapter *adapter)
1322{
1323 return container_of(adapter, struct intel_gmbus, adapter)->force_bit;
1324}
f899fc64
CW
1325extern void intel_i2c_reset(struct drm_device *dev);
1326
3b617967 1327/* intel_opregion.c */
44834a67
CW
1328extern int intel_opregion_setup(struct drm_device *dev);
1329#ifdef CONFIG_ACPI
1330extern void intel_opregion_init(struct drm_device *dev);
1331extern void intel_opregion_fini(struct drm_device *dev);
3b617967
CW
1332extern void intel_opregion_asle_intr(struct drm_device *dev);
1333extern void intel_opregion_gse_intr(struct drm_device *dev);
1334extern void intel_opregion_enable_asle(struct drm_device *dev);
65e082c9 1335#else
44834a67
CW
1336static inline void intel_opregion_init(struct drm_device *dev) { return; }
1337static inline void intel_opregion_fini(struct drm_device *dev) { return; }
3b617967
CW
1338static inline void intel_opregion_asle_intr(struct drm_device *dev) { return; }
1339static inline void intel_opregion_gse_intr(struct drm_device *dev) { return; }
1340static inline void intel_opregion_enable_asle(struct drm_device *dev) { return; }
65e082c9 1341#endif
8ee1c3db 1342
723bfd70
JB
1343/* intel_acpi.c */
1344#ifdef CONFIG_ACPI
1345extern void intel_register_dsm_handler(void);
1346extern void intel_unregister_dsm_handler(void);
1347#else
1348static inline void intel_register_dsm_handler(void) { return; }
1349static inline void intel_unregister_dsm_handler(void) { return; }
1350#endif /* CONFIG_ACPI */
1351
79e53945
JB
1352/* modesetting */
1353extern void intel_modeset_init(struct drm_device *dev);
2c7111db 1354extern void intel_modeset_gem_init(struct drm_device *dev);
79e53945 1355extern void intel_modeset_cleanup(struct drm_device *dev);
28d52043 1356extern int intel_modeset_vga_set_state(struct drm_device *dev, bool state);
ee5382ae 1357extern bool intel_fbc_enabled(struct drm_device *dev);
43a9539f 1358extern void intel_disable_fbc(struct drm_device *dev);
7648fa99 1359extern bool ironlake_set_drps(struct drm_device *dev, u8 val);
9fb526db 1360extern void ironlake_init_pch_refclk(struct drm_device *dev);
d5bb081b 1361extern void ironlake_enable_rc6(struct drm_device *dev);
3b8d8d91 1362extern void gen6_set_rps(struct drm_device *dev, u8 val);
0206e353
AJ
1363extern void intel_detect_pch(struct drm_device *dev);
1364extern int intel_trans_dp_port_sel(struct drm_crtc *crtc);
3bad0781 1365
8d715f00
KP
1366extern void __gen6_gt_force_wake_get(struct drm_i915_private *dev_priv);
1367extern void __gen6_gt_force_wake_mt_get(struct drm_i915_private *dev_priv);
1368extern void __gen6_gt_force_wake_put(struct drm_i915_private *dev_priv);
1369extern void __gen6_gt_force_wake_mt_put(struct drm_i915_private *dev_priv);
1370
6ef3d427 1371/* overlay */
3bd3c932 1372#ifdef CONFIG_DEBUG_FS
6ef3d427
CW
1373extern struct intel_overlay_error_state *intel_overlay_capture_error_state(struct drm_device *dev);
1374extern void intel_overlay_print_error_state(struct seq_file *m, struct intel_overlay_error_state *error);
c4a1d9e4
CW
1375
1376extern struct intel_display_error_state *intel_display_capture_error_state(struct drm_device *dev);
1377extern void intel_display_print_error_state(struct seq_file *m,
1378 struct drm_device *dev,
1379 struct intel_display_error_state *error);
3bd3c932 1380#endif
6ef3d427 1381
1ec14ad3
CW
1382#define LP_RING(d) (&((struct drm_i915_private *)(d))->ring[RCS])
1383
1384#define BEGIN_LP_RING(n) \
1385 intel_ring_begin(LP_RING(dev_priv), (n))
1386
1387#define OUT_RING(x) \
1388 intel_ring_emit(LP_RING(dev_priv), x)
1389
1390#define ADVANCE_LP_RING() \
1391 intel_ring_advance(LP_RING(dev_priv))
1392
546b0974
EA
1393/**
1394 * Lock test for when it's just for synchronization of ring access.
1395 *
1396 * In that case, we don't need to do it when GEM is initialized as nobody else
1397 * has access to the ring.
1398 */
05394f39 1399#define RING_LOCK_TEST_WITH_RETURN(dev, file) do { \
1ec14ad3 1400 if (LP_RING(dev->dev_private)->obj == NULL) \
05394f39 1401 LOCK_TEST_WITH_RETURN(dev, file); \
546b0974
EA
1402} while (0)
1403
b7287d80
BW
1404/* On SNB platform, before reading ring registers forcewake bit
1405 * must be set to prevent GT core from power down and stale values being
1406 * returned.
1407 */
fcca7926
BW
1408void gen6_gt_force_wake_get(struct drm_i915_private *dev_priv);
1409void gen6_gt_force_wake_put(struct drm_i915_private *dev_priv);
67a3744f 1410int __gen6_gt_wait_for_fifo(struct drm_i915_private *dev_priv);
b7287d80
BW
1411
1412/* We give fast paths for the really cool registers */
1413#define NEEDS_FORCE_WAKE(dev_priv, reg) \
1414 (((dev_priv)->info->gen >= 6) && \
8d715f00 1415 ((reg) < 0x40000) && \
c7dffff7 1416 ((reg) != FORCEWAKE))
cae5852d 1417
5f75377d 1418#define __i915_read(x, y) \
f7000883 1419 u##x i915_read##x(struct drm_i915_private *dev_priv, u32 reg);
fcca7926 1420
5f75377d
KP
1421__i915_read(8, b)
1422__i915_read(16, w)
1423__i915_read(32, l)
1424__i915_read(64, q)
1425#undef __i915_read
1426
1427#define __i915_write(x, y) \
f7000883
AK
1428 void i915_write##x(struct drm_i915_private *dev_priv, u32 reg, u##x val);
1429
5f75377d
KP
1430__i915_write(8, b)
1431__i915_write(16, w)
1432__i915_write(32, l)
1433__i915_write(64, q)
1434#undef __i915_write
1435
1436#define I915_READ8(reg) i915_read8(dev_priv, (reg))
1437#define I915_WRITE8(reg, val) i915_write8(dev_priv, (reg), (val))
1438
1439#define I915_READ16(reg) i915_read16(dev_priv, (reg))
1440#define I915_WRITE16(reg, val) i915_write16(dev_priv, (reg), (val))
1441#define I915_READ16_NOTRACE(reg) readw(dev_priv->regs + (reg))
1442#define I915_WRITE16_NOTRACE(reg, val) writew(val, dev_priv->regs + (reg))
1443
1444#define I915_READ(reg) i915_read32(dev_priv, (reg))
1445#define I915_WRITE(reg, val) i915_write32(dev_priv, (reg), (val))
cae5852d
ZN
1446#define I915_READ_NOTRACE(reg) readl(dev_priv->regs + (reg))
1447#define I915_WRITE_NOTRACE(reg, val) writel(val, dev_priv->regs + (reg))
5f75377d
KP
1448
1449#define I915_WRITE64(reg, val) i915_write64(dev_priv, (reg), (val))
1450#define I915_READ64(reg) i915_read64(dev_priv, (reg))
cae5852d
ZN
1451
1452#define POSTING_READ(reg) (void)I915_READ_NOTRACE(reg)
1453#define POSTING_READ16(reg) (void)I915_READ16_NOTRACE(reg)
1454
ba4f01a3 1455
1da177e4 1456#endif