]> git.proxmox.com Git - mirror_ubuntu-bionic-kernel.git/blame - drivers/gpu/drm/i915/i915_drv.h
drm/i915: add lpt_init_pch_refclk
[mirror_ubuntu-bionic-kernel.git] / drivers / gpu / drm / i915 / i915_drv.h
CommitLineData
1da177e4
LT
1/* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
2 */
0d6aa60b 3/*
bc54fd1a 4 *
1da177e4
LT
5 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
bc54fd1a
DA
7 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
0d6aa60b 28 */
1da177e4
LT
29
30#ifndef _I915_DRV_H_
31#define _I915_DRV_H_
32
585fb111 33#include "i915_reg.h"
79e53945 34#include "intel_bios.h"
8187a2b7 35#include "intel_ringbuffer.h"
0839ccb8 36#include <linux/io-mapping.h>
f899fc64 37#include <linux/i2c.h>
c167a6fc 38#include <linux/i2c-algo-bit.h>
0ade6386 39#include <drm/intel-gtt.h>
aaa6fd2a 40#include <linux/backlight.h>
2911a35b 41#include <linux/intel-iommu.h>
742cbee8 42#include <linux/kref.h>
585fb111 43
1da177e4
LT
44/* General customization:
45 */
46
47#define DRIVER_AUTHOR "Tungsten Graphics, Inc."
48
49#define DRIVER_NAME "i915"
50#define DRIVER_DESC "Intel Graphics"
673a394b 51#define DRIVER_DATE "20080730"
1da177e4 52
317c35d1
JB
53enum pipe {
54 PIPE_A = 0,
55 PIPE_B,
9db4a9c7
JB
56 PIPE_C,
57 I915_MAX_PIPES
317c35d1 58};
9db4a9c7 59#define pipe_name(p) ((p) + 'A')
317c35d1 60
a5c961d1
PZ
61enum transcoder {
62 TRANSCODER_A = 0,
63 TRANSCODER_B,
64 TRANSCODER_C,
65 TRANSCODER_EDP = 0xF,
66};
67#define transcoder_name(t) ((t) + 'A')
68
80824003
JB
69enum plane {
70 PLANE_A = 0,
71 PLANE_B,
9db4a9c7 72 PLANE_C,
80824003 73};
9db4a9c7 74#define plane_name(p) ((p) + 'A')
52440211 75
2b139522
ED
76enum port {
77 PORT_A = 0,
78 PORT_B,
79 PORT_C,
80 PORT_D,
81 PORT_E,
82 I915_MAX_PORTS
83};
84#define port_name(p) ((p) + 'A')
85
62fdfeaf
EA
86#define I915_GEM_GPU_DOMAINS (~(I915_GEM_DOMAIN_CPU | I915_GEM_DOMAIN_GTT))
87
9db4a9c7
JB
88#define for_each_pipe(p) for ((p) = 0; (p) < dev_priv->num_pipe; (p)++)
89
6c2b7c12
DV
90#define for_each_encoder_on_crtc(dev, __crtc, intel_encoder) \
91 list_for_each_entry((intel_encoder), &(dev)->mode_config.encoder_list, base.head) \
92 if ((intel_encoder)->base.crtc == (__crtc))
93
ee7b9f93
JB
94struct intel_pch_pll {
95 int refcount; /* count of number of CRTCs sharing this PLL */
96 int active; /* count of number of active CRTCs (i.e. DPMS on) */
97 bool on; /* is the PLL actually active? Disabled during modeset */
98 int pll_reg;
99 int fp0_reg;
100 int fp1_reg;
101};
102#define I915_NUM_PLLS 2
103
6441ab5f
PZ
104struct intel_ddi_plls {
105 int spll_refcount;
106 int wrpll1_refcount;
107 int wrpll2_refcount;
108};
109
1da177e4
LT
110/* Interface history:
111 *
112 * 1.1: Original.
0d6aa60b
DA
113 * 1.2: Add Power Management
114 * 1.3: Add vblank support
de227f5f 115 * 1.4: Fix cmdbuffer path, add heap destroy
702880f2 116 * 1.5: Add vblank pipe configuration
2228ed67
MD
117 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
118 * - Support vertical blank on secondary display pipe
1da177e4
LT
119 */
120#define DRIVER_MAJOR 1
2228ed67 121#define DRIVER_MINOR 6
1da177e4
LT
122#define DRIVER_PATCHLEVEL 0
123
673a394b 124#define WATCH_COHERENCY 0
23bc5982 125#define WATCH_LISTS 0
42d6ab48 126#define WATCH_GTT 0
673a394b 127
71acb5eb
DA
128#define I915_GEM_PHYS_CURSOR_0 1
129#define I915_GEM_PHYS_CURSOR_1 2
130#define I915_GEM_PHYS_OVERLAY_REGS 3
131#define I915_MAX_PHYS_OBJECT (I915_GEM_PHYS_OVERLAY_REGS)
132
133struct drm_i915_gem_phys_object {
134 int id;
135 struct page **page_list;
136 drm_dma_handle_t *handle;
05394f39 137 struct drm_i915_gem_object *cur_obj;
71acb5eb
DA
138};
139
0a3e67a4
JB
140struct opregion_header;
141struct opregion_acpi;
142struct opregion_swsci;
143struct opregion_asle;
8d715f00 144struct drm_i915_private;
0a3e67a4 145
8ee1c3db 146struct intel_opregion {
5bc4418b
BW
147 struct opregion_header __iomem *header;
148 struct opregion_acpi __iomem *acpi;
149 struct opregion_swsci __iomem *swsci;
150 struct opregion_asle __iomem *asle;
151 void __iomem *vbt;
01fe9dbd 152 u32 __iomem *lid_state;
8ee1c3db 153};
44834a67 154#define OPREGION_SIZE (8*1024)
8ee1c3db 155
6ef3d427
CW
156struct intel_overlay;
157struct intel_overlay_error_state;
158
7c1c2871
DA
159struct drm_i915_master_private {
160 drm_local_map_t *sarea;
161 struct _drm_i915_sarea *sarea_priv;
162};
de151cf6 163#define I915_FENCE_REG_NONE -1
4b9de737
DV
164#define I915_MAX_NUM_FENCES 16
165/* 16 fences + sign bit for FENCE_REG_NONE */
166#define I915_MAX_NUM_FENCE_BITS 5
de151cf6
JB
167
168struct drm_i915_fence_reg {
007cc8ac 169 struct list_head lru_list;
caea7476 170 struct drm_i915_gem_object *obj;
1690e1eb 171 int pin_count;
de151cf6 172};
7c1c2871 173
9b9d172d 174struct sdvo_device_mapping {
e957d772 175 u8 initialized;
9b9d172d 176 u8 dvo_port;
177 u8 slave_addr;
178 u8 dvo_wiring;
e957d772 179 u8 i2c_pin;
b1083333 180 u8 ddc_pin;
9b9d172d 181};
182
c4a1d9e4
CW
183struct intel_display_error_state;
184
63eeaf38 185struct drm_i915_error_state {
742cbee8 186 struct kref ref;
63eeaf38
JB
187 u32 eir;
188 u32 pgtbl_er;
be998e2e 189 u32 ier;
b9a3906b 190 u32 ccid;
9574b3fe 191 bool waiting[I915_NUM_RINGS];
9db4a9c7 192 u32 pipestat[I915_MAX_PIPES];
c1cd90ed
DV
193 u32 tail[I915_NUM_RINGS];
194 u32 head[I915_NUM_RINGS];
d27b1e0e
DV
195 u32 ipeir[I915_NUM_RINGS];
196 u32 ipehr[I915_NUM_RINGS];
197 u32 instdone[I915_NUM_RINGS];
198 u32 acthd[I915_NUM_RINGS];
7e3b8737 199 u32 semaphore_mboxes[I915_NUM_RINGS][I915_NUM_RINGS - 1];
df2b23d9 200 u32 semaphore_seqno[I915_NUM_RINGS][I915_NUM_RINGS - 1];
12f55818 201 u32 rc_psmi[I915_NUM_RINGS]; /* sleep state */
7e3b8737
DV
202 /* our own tracking of ring head and tail */
203 u32 cpu_ring_head[I915_NUM_RINGS];
204 u32 cpu_ring_tail[I915_NUM_RINGS];
1d8f38f4 205 u32 error; /* gen6+ */
71e172e8 206 u32 err_int; /* gen7 */
c1cd90ed
DV
207 u32 instpm[I915_NUM_RINGS];
208 u32 instps[I915_NUM_RINGS];
050ee91f 209 u32 extra_instdone[I915_NUM_INSTDONE_REG];
d27b1e0e 210 u32 seqno[I915_NUM_RINGS];
9df30794 211 u64 bbaddr;
33f3f518
DV
212 u32 fault_reg[I915_NUM_RINGS];
213 u32 done_reg;
c1cd90ed 214 u32 faddr[I915_NUM_RINGS];
4b9de737 215 u64 fence[I915_MAX_NUM_FENCES];
63eeaf38 216 struct timeval time;
52d39a21
CW
217 struct drm_i915_error_ring {
218 struct drm_i915_error_object {
219 int page_count;
220 u32 gtt_offset;
221 u32 *pages[0];
222 } *ringbuffer, *batchbuffer;
223 struct drm_i915_error_request {
224 long jiffies;
225 u32 seqno;
ee4f42b1 226 u32 tail;
52d39a21
CW
227 } *requests;
228 int num_requests;
229 } ring[I915_NUM_RINGS];
9df30794 230 struct drm_i915_error_buffer {
a779e5ab 231 u32 size;
9df30794 232 u32 name;
0201f1ec 233 u32 rseqno, wseqno;
9df30794
CW
234 u32 gtt_offset;
235 u32 read_domains;
236 u32 write_domain;
4b9de737 237 s32 fence_reg:I915_MAX_NUM_FENCE_BITS;
9df30794
CW
238 s32 pinned:2;
239 u32 tiling:2;
240 u32 dirty:1;
241 u32 purgeable:1;
5d1333fc 242 s32 ring:4;
93dfb40c 243 u32 cache_level:2;
c724e8a9
CW
244 } *active_bo, *pinned_bo;
245 u32 active_bo_count, pinned_bo_count;
6ef3d427 246 struct intel_overlay_error_state *overlay;
c4a1d9e4 247 struct intel_display_error_state *display;
63eeaf38
JB
248};
249
e70236a8 250struct drm_i915_display_funcs {
ee5382ae 251 bool (*fbc_enabled)(struct drm_device *dev);
e70236a8
JB
252 void (*enable_fbc)(struct drm_crtc *crtc, unsigned long interval);
253 void (*disable_fbc)(struct drm_device *dev);
254 int (*get_display_clock_speed)(struct drm_device *dev);
255 int (*get_fifo_size)(struct drm_device *dev, int plane);
d210246a 256 void (*update_wm)(struct drm_device *dev);
b840d907
JB
257 void (*update_sprite_wm)(struct drm_device *dev, int pipe,
258 uint32_t sprite_width, int pixel_size);
1f8eeabf
ED
259 void (*update_linetime_wm)(struct drm_device *dev, int pipe,
260 struct drm_display_mode *mode);
47fab737 261 void (*modeset_global_resources)(struct drm_device *dev);
f564048e
EA
262 int (*crtc_mode_set)(struct drm_crtc *crtc,
263 struct drm_display_mode *mode,
264 struct drm_display_mode *adjusted_mode,
265 int x, int y,
266 struct drm_framebuffer *old_fb);
76e5a89c
DV
267 void (*crtc_enable)(struct drm_crtc *crtc);
268 void (*crtc_disable)(struct drm_crtc *crtc);
ee7b9f93 269 void (*off)(struct drm_crtc *crtc);
e0dac65e
WF
270 void (*write_eld)(struct drm_connector *connector,
271 struct drm_crtc *crtc);
674cf967 272 void (*fdi_link_train)(struct drm_crtc *crtc);
6067aaea 273 void (*init_clock_gating)(struct drm_device *dev);
8c9f3aaf
JB
274 int (*queue_flip)(struct drm_device *dev, struct drm_crtc *crtc,
275 struct drm_framebuffer *fb,
276 struct drm_i915_gem_object *obj);
17638cd6
JB
277 int (*update_plane)(struct drm_crtc *crtc, struct drm_framebuffer *fb,
278 int x, int y);
e70236a8
JB
279 /* clock updates for mode set */
280 /* cursor updates */
281 /* render clock increase/decrease */
282 /* display clock increase/decrease */
283 /* pll clock increase/decrease */
e70236a8
JB
284};
285
990bbdad
CW
286struct drm_i915_gt_funcs {
287 void (*force_wake_get)(struct drm_i915_private *dev_priv);
288 void (*force_wake_put)(struct drm_i915_private *dev_priv);
289};
290
c96ea64e
DV
291#define DEV_INFO_FLAGS \
292 DEV_INFO_FLAG(is_mobile) DEV_INFO_SEP \
293 DEV_INFO_FLAG(is_i85x) DEV_INFO_SEP \
294 DEV_INFO_FLAG(is_i915g) DEV_INFO_SEP \
295 DEV_INFO_FLAG(is_i945gm) DEV_INFO_SEP \
296 DEV_INFO_FLAG(is_g33) DEV_INFO_SEP \
297 DEV_INFO_FLAG(need_gfx_hws) DEV_INFO_SEP \
298 DEV_INFO_FLAG(is_g4x) DEV_INFO_SEP \
299 DEV_INFO_FLAG(is_pineview) DEV_INFO_SEP \
300 DEV_INFO_FLAG(is_broadwater) DEV_INFO_SEP \
301 DEV_INFO_FLAG(is_crestline) DEV_INFO_SEP \
302 DEV_INFO_FLAG(is_ivybridge) DEV_INFO_SEP \
303 DEV_INFO_FLAG(is_valleyview) DEV_INFO_SEP \
304 DEV_INFO_FLAG(is_haswell) DEV_INFO_SEP \
305 DEV_INFO_FLAG(has_force_wake) DEV_INFO_SEP \
306 DEV_INFO_FLAG(has_fbc) DEV_INFO_SEP \
307 DEV_INFO_FLAG(has_pipe_cxsr) DEV_INFO_SEP \
308 DEV_INFO_FLAG(has_hotplug) DEV_INFO_SEP \
309 DEV_INFO_FLAG(cursor_needs_physical) DEV_INFO_SEP \
310 DEV_INFO_FLAG(has_overlay) DEV_INFO_SEP \
311 DEV_INFO_FLAG(overlay_needs_physical) DEV_INFO_SEP \
312 DEV_INFO_FLAG(supports_tv) DEV_INFO_SEP \
313 DEV_INFO_FLAG(has_bsd_ring) DEV_INFO_SEP \
314 DEV_INFO_FLAG(has_blt_ring) DEV_INFO_SEP \
315 DEV_INFO_FLAG(has_llc)
316
cfdf1fa2 317struct intel_device_info {
c96c3a8c 318 u8 gen;
0206e353
AJ
319 u8 is_mobile:1;
320 u8 is_i85x:1;
321 u8 is_i915g:1;
322 u8 is_i945gm:1;
323 u8 is_g33:1;
324 u8 need_gfx_hws:1;
325 u8 is_g4x:1;
326 u8 is_pineview:1;
327 u8 is_broadwater:1;
328 u8 is_crestline:1;
329 u8 is_ivybridge:1;
70a3eb7a 330 u8 is_valleyview:1;
b7884eb4 331 u8 has_force_wake:1;
4cae9ae0 332 u8 is_haswell:1;
0206e353
AJ
333 u8 has_fbc:1;
334 u8 has_pipe_cxsr:1;
335 u8 has_hotplug:1;
336 u8 cursor_needs_physical:1;
337 u8 has_overlay:1;
338 u8 overlay_needs_physical:1;
339 u8 supports_tv:1;
340 u8 has_bsd_ring:1;
341 u8 has_blt_ring:1;
3d29b842 342 u8 has_llc:1;
cfdf1fa2
KH
343};
344
1d2a314c
DV
345#define I915_PPGTT_PD_ENTRIES 512
346#define I915_PPGTT_PT_ENTRIES 1024
347struct i915_hw_ppgtt {
8f2c59f0 348 struct drm_device *dev;
1d2a314c
DV
349 unsigned num_pd_entries;
350 struct page **pt_pages;
351 uint32_t pd_offset;
352 dma_addr_t *pt_dma_addr;
353 dma_addr_t scratch_page_dma_addr;
354};
355
40521054
BW
356
357/* This must match up with the value previously used for execbuf2.rsvd1. */
358#define DEFAULT_CONTEXT_ID 0
359struct i915_hw_context {
360 int id;
e0556841 361 bool is_initialized;
40521054
BW
362 struct drm_i915_file_private *file_priv;
363 struct intel_ring_buffer *ring;
364 struct drm_i915_gem_object *obj;
365};
366
b5e50c3f 367enum no_fbc_reason {
bed4a673 368 FBC_NO_OUTPUT, /* no outputs enabled to compress */
b5e50c3f
JB
369 FBC_STOLEN_TOO_SMALL, /* not enough space to hold compressed buffers */
370 FBC_UNSUPPORTED_MODE, /* interlace or doublescanned mode */
371 FBC_MODE_TOO_LARGE, /* mode too large for compression */
372 FBC_BAD_PLANE, /* fbc not supported on plane */
373 FBC_NOT_TILED, /* buffer not tiled */
9c928d16 374 FBC_MULTIPLE_PIPES, /* more than one pipe active */
c1a9f047 375 FBC_MODULE_PARAM,
b5e50c3f
JB
376};
377
3bad0781 378enum intel_pch {
f0350830 379 PCH_NONE = 0, /* No PCH present */
3bad0781
ZW
380 PCH_IBX, /* Ibexpeak PCH */
381 PCH_CPT, /* Cougarpoint PCH */
eb877ebf 382 PCH_LPT, /* Lynxpoint PCH */
3bad0781
ZW
383};
384
988d6ee8
PZ
385enum intel_sbi_destination {
386 SBI_ICLK,
387 SBI_MPHY,
388};
389
b690e96c 390#define QUIRK_PIPEA_FORCE (1<<0)
435793df 391#define QUIRK_LVDS_SSC_DISABLE (1<<1)
4dca20ef 392#define QUIRK_INVERT_BRIGHTNESS (1<<2)
b690e96c 393
8be48d92 394struct intel_fbdev;
1630fe75 395struct intel_fbc_work;
38651674 396
c2b9152f
DV
397struct intel_gmbus {
398 struct i2c_adapter adapter;
f2ce9faf 399 u32 force_bit;
c2b9152f 400 u32 reg0;
36c785f0 401 u32 gpio_reg;
c167a6fc 402 struct i2c_algo_bit_data bit_algo;
c2b9152f
DV
403 struct drm_i915_private *dev_priv;
404};
405
f4c956ad 406struct i915_suspend_saved_registers {
ba8bbcf6
JB
407 u8 saveLBB;
408 u32 saveDSPACNTR;
409 u32 saveDSPBCNTR;
e948e994 410 u32 saveDSPARB;
ba8bbcf6
JB
411 u32 savePIPEACONF;
412 u32 savePIPEBCONF;
413 u32 savePIPEASRC;
414 u32 savePIPEBSRC;
415 u32 saveFPA0;
416 u32 saveFPA1;
417 u32 saveDPLL_A;
418 u32 saveDPLL_A_MD;
419 u32 saveHTOTAL_A;
420 u32 saveHBLANK_A;
421 u32 saveHSYNC_A;
422 u32 saveVTOTAL_A;
423 u32 saveVBLANK_A;
424 u32 saveVSYNC_A;
425 u32 saveBCLRPAT_A;
5586c8bc 426 u32 saveTRANSACONF;
42048781
ZW
427 u32 saveTRANS_HTOTAL_A;
428 u32 saveTRANS_HBLANK_A;
429 u32 saveTRANS_HSYNC_A;
430 u32 saveTRANS_VTOTAL_A;
431 u32 saveTRANS_VBLANK_A;
432 u32 saveTRANS_VSYNC_A;
0da3ea12 433 u32 savePIPEASTAT;
ba8bbcf6
JB
434 u32 saveDSPASTRIDE;
435 u32 saveDSPASIZE;
436 u32 saveDSPAPOS;
585fb111 437 u32 saveDSPAADDR;
ba8bbcf6
JB
438 u32 saveDSPASURF;
439 u32 saveDSPATILEOFF;
440 u32 savePFIT_PGM_RATIOS;
0eb96d6e 441 u32 saveBLC_HIST_CTL;
ba8bbcf6
JB
442 u32 saveBLC_PWM_CTL;
443 u32 saveBLC_PWM_CTL2;
42048781
ZW
444 u32 saveBLC_CPU_PWM_CTL;
445 u32 saveBLC_CPU_PWM_CTL2;
ba8bbcf6
JB
446 u32 saveFPB0;
447 u32 saveFPB1;
448 u32 saveDPLL_B;
449 u32 saveDPLL_B_MD;
450 u32 saveHTOTAL_B;
451 u32 saveHBLANK_B;
452 u32 saveHSYNC_B;
453 u32 saveVTOTAL_B;
454 u32 saveVBLANK_B;
455 u32 saveVSYNC_B;
456 u32 saveBCLRPAT_B;
5586c8bc 457 u32 saveTRANSBCONF;
42048781
ZW
458 u32 saveTRANS_HTOTAL_B;
459 u32 saveTRANS_HBLANK_B;
460 u32 saveTRANS_HSYNC_B;
461 u32 saveTRANS_VTOTAL_B;
462 u32 saveTRANS_VBLANK_B;
463 u32 saveTRANS_VSYNC_B;
0da3ea12 464 u32 savePIPEBSTAT;
ba8bbcf6
JB
465 u32 saveDSPBSTRIDE;
466 u32 saveDSPBSIZE;
467 u32 saveDSPBPOS;
585fb111 468 u32 saveDSPBADDR;
ba8bbcf6
JB
469 u32 saveDSPBSURF;
470 u32 saveDSPBTILEOFF;
585fb111
JB
471 u32 saveVGA0;
472 u32 saveVGA1;
473 u32 saveVGA_PD;
ba8bbcf6
JB
474 u32 saveVGACNTRL;
475 u32 saveADPA;
476 u32 saveLVDS;
585fb111
JB
477 u32 savePP_ON_DELAYS;
478 u32 savePP_OFF_DELAYS;
ba8bbcf6
JB
479 u32 saveDVOA;
480 u32 saveDVOB;
481 u32 saveDVOC;
482 u32 savePP_ON;
483 u32 savePP_OFF;
484 u32 savePP_CONTROL;
585fb111 485 u32 savePP_DIVISOR;
ba8bbcf6
JB
486 u32 savePFIT_CONTROL;
487 u32 save_palette_a[256];
488 u32 save_palette_b[256];
06027f91 489 u32 saveDPFC_CB_BASE;
ba8bbcf6
JB
490 u32 saveFBC_CFB_BASE;
491 u32 saveFBC_LL_BASE;
492 u32 saveFBC_CONTROL;
493 u32 saveFBC_CONTROL2;
0da3ea12
JB
494 u32 saveIER;
495 u32 saveIIR;
496 u32 saveIMR;
42048781
ZW
497 u32 saveDEIER;
498 u32 saveDEIMR;
499 u32 saveGTIER;
500 u32 saveGTIMR;
501 u32 saveFDI_RXA_IMR;
502 u32 saveFDI_RXB_IMR;
1f84e550 503 u32 saveCACHE_MODE_0;
1f84e550 504 u32 saveMI_ARB_STATE;
ba8bbcf6
JB
505 u32 saveSWF0[16];
506 u32 saveSWF1[16];
507 u32 saveSWF2[3];
508 u8 saveMSR;
509 u8 saveSR[8];
123f794f 510 u8 saveGR[25];
ba8bbcf6 511 u8 saveAR_INDEX;
a59e122a 512 u8 saveAR[21];
ba8bbcf6 513 u8 saveDACMASK;
a59e122a 514 u8 saveCR[37];
4b9de737 515 uint64_t saveFENCE[I915_MAX_NUM_FENCES];
1fd1c624
EA
516 u32 saveCURACNTR;
517 u32 saveCURAPOS;
518 u32 saveCURABASE;
519 u32 saveCURBCNTR;
520 u32 saveCURBPOS;
521 u32 saveCURBBASE;
522 u32 saveCURSIZE;
a4fc5ed6
KP
523 u32 saveDP_B;
524 u32 saveDP_C;
525 u32 saveDP_D;
526 u32 savePIPEA_GMCH_DATA_M;
527 u32 savePIPEB_GMCH_DATA_M;
528 u32 savePIPEA_GMCH_DATA_N;
529 u32 savePIPEB_GMCH_DATA_N;
530 u32 savePIPEA_DP_LINK_M;
531 u32 savePIPEB_DP_LINK_M;
532 u32 savePIPEA_DP_LINK_N;
533 u32 savePIPEB_DP_LINK_N;
42048781
ZW
534 u32 saveFDI_RXA_CTL;
535 u32 saveFDI_TXA_CTL;
536 u32 saveFDI_RXB_CTL;
537 u32 saveFDI_TXB_CTL;
538 u32 savePFA_CTL_1;
539 u32 savePFB_CTL_1;
540 u32 savePFA_WIN_SZ;
541 u32 savePFB_WIN_SZ;
542 u32 savePFA_WIN_POS;
543 u32 savePFB_WIN_POS;
5586c8bc
ZW
544 u32 savePCH_DREF_CONTROL;
545 u32 saveDISP_ARB_CTL;
546 u32 savePIPEA_DATA_M1;
547 u32 savePIPEA_DATA_N1;
548 u32 savePIPEA_LINK_M1;
549 u32 savePIPEA_LINK_N1;
550 u32 savePIPEB_DATA_M1;
551 u32 savePIPEB_DATA_N1;
552 u32 savePIPEB_LINK_M1;
553 u32 savePIPEB_LINK_N1;
b5b72e89 554 u32 saveMCHBAR_RENDER_STANDBY;
cda2bb78 555 u32 savePCH_PORT_HOTPLUG;
f4c956ad 556};
c85aa885
DV
557
558struct intel_gen6_power_mgmt {
559 struct work_struct work;
560 u32 pm_iir;
561 /* lock - irqsave spinlock that protectects the work_struct and
562 * pm_iir. */
563 spinlock_t lock;
564
565 /* The below variables an all the rps hw state are protected by
566 * dev->struct mutext. */
567 u8 cur_delay;
568 u8 min_delay;
569 u8 max_delay;
1a01ab3b
JB
570
571 struct delayed_work delayed_resume_work;
4fc688ce
JB
572
573 /*
574 * Protects RPS/RC6 register access and PCU communication.
575 * Must be taken after struct_mutex if nested.
576 */
577 struct mutex hw_lock;
c85aa885
DV
578};
579
580struct intel_ilk_power_mgmt {
581 u8 cur_delay;
582 u8 min_delay;
583 u8 max_delay;
584 u8 fmax;
585 u8 fstart;
586
587 u64 last_count1;
588 unsigned long last_time1;
589 unsigned long chipset_power;
590 u64 last_count2;
591 struct timespec last_time2;
592 unsigned long gfx_power;
593 u8 corr;
594
595 int c_m;
596 int r_t;
3e373948
DV
597
598 struct drm_i915_gem_object *pwrctx;
599 struct drm_i915_gem_object *renderctx;
c85aa885
DV
600};
601
231f42a4
DV
602struct i915_dri1_state {
603 unsigned allow_batchbuffer : 1;
604 u32 __iomem *gfx_hws_cpu_addr;
605
606 unsigned int cpp;
607 int back_offset;
608 int front_offset;
609 int current_page;
610 int page_flipping;
611
612 uint32_t counter;
613};
614
a4da4fa4
DV
615struct intel_l3_parity {
616 u32 *remap_info;
617 struct work_struct error_work;
618};
619
f4c956ad
DV
620typedef struct drm_i915_private {
621 struct drm_device *dev;
622
623 const struct intel_device_info *info;
624
625 int relative_constants_mode;
626
627 void __iomem *regs;
628
629 struct drm_i915_gt_funcs gt;
630 /** gt_fifo_count and the subsequent register write are synchronized
631 * with dev->struct_mutex. */
632 unsigned gt_fifo_count;
633 /** forcewake_count is protected by gt_lock */
634 unsigned forcewake_count;
635 /** gt_lock is also taken in irq contexts. */
636 struct spinlock gt_lock;
637
638 struct intel_gmbus gmbus[GMBUS_NUM_PORTS];
639
640 /** gmbus_mutex protects against concurrent usage of the single hw gmbus
641 * controller on different i2c buses. */
642 struct mutex gmbus_mutex;
643
644 /**
645 * Base address of the gmbus and gpio block.
646 */
647 uint32_t gpio_mmio_base;
648
649 struct pci_dev *bridge_dev;
650 struct intel_ring_buffer ring[I915_NUM_RINGS];
651 uint32_t next_seqno;
652
653 drm_dma_handle_t *status_page_dmah;
f4c956ad
DV
654 struct resource mch_res;
655
656 atomic_t irq_received;
657
658 /* protects the irq masks */
659 spinlock_t irq_lock;
660
661 /* DPIO indirect register protection */
662 spinlock_t dpio_lock;
663
664 /** Cached value of IMR to avoid reads in updating the bitfield */
665 u32 pipestat[2];
666 u32 irq_mask;
667 u32 gt_irq_mask;
668 u32 pch_irq_mask;
669
670 u32 hotplug_supported_mask;
671 struct work_struct hotplug_work;
672
673 int num_pipe;
674 int num_pch_pll;
675
676 /* For hangcheck timer */
677#define DRM_I915_HANGCHECK_PERIOD 1500 /* in ms */
678#define DRM_I915_HANGCHECK_JIFFIES msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD)
679 struct timer_list hangcheck_timer;
680 int hangcheck_count;
681 uint32_t last_acthd[I915_NUM_RINGS];
682 uint32_t prev_instdone[I915_NUM_INSTDONE_REG];
683
684 unsigned int stop_rings;
685
686 unsigned long cfb_size;
687 unsigned int cfb_fb;
688 enum plane cfb_plane;
689 int cfb_y;
690 struct intel_fbc_work *fbc_work;
691
692 struct intel_opregion opregion;
693
694 /* overlay */
695 struct intel_overlay *overlay;
696 bool sprite_scaling_enabled;
697
698 /* LVDS info */
699 int backlight_level; /* restore backlight to this value */
700 bool backlight_enabled;
701 struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
702 struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
703
704 /* Feature bits from the VBIOS */
705 unsigned int int_tv_support:1;
706 unsigned int lvds_dither:1;
707 unsigned int lvds_vbt:1;
708 unsigned int int_crt_support:1;
709 unsigned int lvds_use_ssc:1;
710 unsigned int display_clock_mode:1;
711 int lvds_ssc_freq;
712 unsigned int bios_lvds_val; /* initial [PCH_]LVDS reg val in VBIOS */
713 unsigned int lvds_val; /* used for checking LVDS channel mode */
714 struct {
715 int rate;
716 int lanes;
717 int preemphasis;
718 int vswing;
719
720 bool initialized;
721 bool support;
722 int bpp;
723 struct edp_power_seq pps;
724 } edp;
725 bool no_aux_handshake;
726
727 int crt_ddc_pin;
728 struct drm_i915_fence_reg fence_regs[I915_MAX_NUM_FENCES]; /* assume 965 */
729 int fence_reg_start; /* 4 if userland hasn't ioctl'd us yet */
730 int num_fence_regs; /* 8 on pre-965, 16 otherwise */
731
732 unsigned int fsb_freq, mem_freq, is_ddr3;
733
734 spinlock_t error_lock;
735 /* Protected by dev->error_lock. */
736 struct drm_i915_error_state *first_error;
737 struct work_struct error_work;
738 struct completion error_completion;
739 struct workqueue_struct *wq;
740
741 /* Display functions */
742 struct drm_i915_display_funcs display;
743
744 /* PCH chipset type */
745 enum intel_pch pch_type;
17a303ec 746 unsigned short pch_id;
f4c956ad
DV
747
748 unsigned long quirks;
749
750 /* Register state */
751 bool modeset_on_lid;
673a394b
EA
752
753 struct {
19966754 754 /** Bridge to intel-gtt-ko */
e76e9aeb 755 struct intel_gtt *gtt;
19966754 756 /** Memory allocator for GTT stolen memory */
fe669bf8 757 struct drm_mm stolen;
19966754 758 /** Memory allocator for GTT */
673a394b 759 struct drm_mm gtt_space;
93a37f20
DV
760 /** List of all objects in gtt_space. Used to restore gtt
761 * mappings on resume */
6c085a72
CW
762 struct list_head bound_list;
763 /**
764 * List of objects which are not bound to the GTT (thus
765 * are idle and not used by the GPU) but still have
766 * (presumably uncached) pages still attached.
767 */
768 struct list_head unbound_list;
bee4a186
CW
769
770 /** Usable portion of the GTT for GEM */
771 unsigned long gtt_start;
a6e0aa42 772 unsigned long gtt_mappable_end;
bee4a186 773 unsigned long gtt_end;
673a394b 774
0839ccb8 775 struct io_mapping *gtt_mapping;
dd2757f8 776 phys_addr_t gtt_base_addr;
ab657db1 777 int gtt_mtrr;
0839ccb8 778
1d2a314c
DV
779 /** PPGTT used for aliasing the PPGTT with the GTT */
780 struct i915_hw_ppgtt *aliasing_ppgtt;
781
17250b71 782 struct shrinker inactive_shrinker;
31169714 783
69dc4987
CW
784 /**
785 * List of objects currently involved in rendering.
786 *
787 * Includes buffers having the contents of their GPU caches
788 * flushed, not necessarily primitives. last_rendering_seqno
789 * represents when the rendering involved will be completed.
790 *
791 * A reference is held on the buffer while on this list.
792 */
793 struct list_head active_list;
794
673a394b
EA
795 /**
796 * LRU list of objects which are not in the ringbuffer and
797 * are ready to unbind, but are still in the GTT.
798 *
ce44b0ea
EA
799 * last_rendering_seqno is 0 while an object is in this list.
800 *
673a394b
EA
801 * A reference is not held on the buffer while on this list,
802 * as merely being GTT-bound shouldn't prevent its being
803 * freed, and we'll pull it off the list in the free path.
804 */
805 struct list_head inactive_list;
806
a09ba7fa
EA
807 /** LRU list of objects with fence regs on them. */
808 struct list_head fence_list;
809
673a394b
EA
810 /**
811 * We leave the user IRQ off as much as possible,
812 * but this means that requests will finish and never
813 * be retired once the system goes idle. Set a timer to
814 * fire periodically while the ring is running. When it
815 * fires, go retire requests.
816 */
817 struct delayed_work retire_work;
818
ce453d81
CW
819 /**
820 * Are we in a non-interruptible section of code like
821 * modesetting?
822 */
823 bool interruptible;
824
673a394b
EA
825 /**
826 * Flag if the X Server, and thus DRM, is not currently in
827 * control of the device.
828 *
829 * This is set between LeaveVT and EnterVT. It needs to be
830 * replaced with a semaphore. It also needs to be
831 * transitioned away from for kernel modesetting.
832 */
833 int suspended;
834
835 /**
836 * Flag if the hardware appears to be wedged.
837 *
838 * This is set when attempts to idle the device timeout.
25985edc 839 * It prevents command submission from occurring and makes
673a394b
EA
840 * every pending request fail
841 */
ba1234d1 842 atomic_t wedged;
673a394b
EA
843
844 /** Bit 6 swizzling required for X tiling */
845 uint32_t bit_6_swizzle_x;
846 /** Bit 6 swizzling required for Y tiling */
847 uint32_t bit_6_swizzle_y;
71acb5eb
DA
848
849 /* storage for physical objects */
850 struct drm_i915_gem_phys_object *phys_objs[I915_MAX_PHYS_OBJECT];
9220434a 851
73aa808f 852 /* accounting, useful for userland debugging */
73aa808f 853 size_t gtt_total;
6299f992
CW
854 size_t mappable_gtt_total;
855 size_t object_memory;
73aa808f 856 u32 object_count;
673a394b 857 } mm;
8781342d 858
8781342d
DV
859 /* Kernel Modesetting */
860
9b9d172d 861 struct sdvo_device_mapping sdvo_mappings[2];
a3e17eb8
ZY
862 /* indicate whether the LVDS_BORDER should be enabled or not */
863 unsigned int lvds_border_bits;
1d8e1c75
CW
864 /* Panel fitter placement and size for Ironlake+ */
865 u32 pch_pf_pos, pch_pf_size;
652c393a 866
27f8227b
JB
867 struct drm_crtc *plane_to_crtc_mapping[3];
868 struct drm_crtc *pipe_to_crtc_mapping[3];
6b95a207
KH
869 wait_queue_head_t pending_flip_queue;
870
ee7b9f93 871 struct intel_pch_pll pch_plls[I915_NUM_PLLS];
6441ab5f 872 struct intel_ddi_plls ddi_plls;
ee7b9f93 873
652c393a
JB
874 /* Reclocking support */
875 bool render_reclock_avail;
876 bool lvds_downclock_avail;
18f9ed12
ZY
877 /* indicates the reduced downclock for LVDS*/
878 int lvds_downclock;
652c393a 879 u16 orig_clock;
6363ee6f
ZY
880 int child_dev_num;
881 struct child_device_config *child_dev;
f97108d1 882
c4804411 883 bool mchbar_need_disable;
f97108d1 884
a4da4fa4
DV
885 struct intel_l3_parity l3_parity;
886
c6a828d3 887 /* gen6+ rps state */
c85aa885 888 struct intel_gen6_power_mgmt rps;
c6a828d3 889
20e4d407
DV
890 /* ilk-only ips/rps state. Everything in here is protected by the global
891 * mchdev_lock in intel_pm.c */
c85aa885 892 struct intel_ilk_power_mgmt ips;
b5e50c3f
JB
893
894 enum no_fbc_reason no_fbc_reason;
38651674 895
20bf377e
JB
896 struct drm_mm_node *compressed_fb;
897 struct drm_mm_node *compressed_llb;
34dc4d44 898
ae681d96
CW
899 unsigned long last_gpu_reset;
900
8be48d92
DA
901 /* list of fbdev register on this device */
902 struct intel_fbdev *fbdev;
e953fd7b 903
073f34d9
JB
904 /*
905 * The console may be contended at resume, but we don't
906 * want it to block on it.
907 */
908 struct work_struct console_resume_work;
909
aaa6fd2a
MG
910 struct backlight_device *backlight;
911
e953fd7b 912 struct drm_property *broadcast_rgb_property;
3f43c48d 913 struct drm_property *force_audio_property;
e3689190 914
254f965c
BW
915 bool hw_contexts_disabled;
916 uint32_t hw_context_size;
f4c956ad
DV
917
918 struct i915_suspend_saved_registers regfile;
231f42a4
DV
919
920 /* Old dri1 support infrastructure, beware the dragons ya fools entering
921 * here! */
922 struct i915_dri1_state dri1;
1da177e4
LT
923} drm_i915_private_t;
924
b4519513
CW
925/* Iterate over initialised rings */
926#define for_each_ring(ring__, dev_priv__, i__) \
927 for ((i__) = 0; (i__) < I915_NUM_RINGS; (i__)++) \
928 if (((ring__) = &(dev_priv__)->ring[(i__)]), intel_ring_initialized((ring__)))
929
b1d7e4b4
WF
930enum hdmi_force_audio {
931 HDMI_AUDIO_OFF_DVI = -2, /* no aux data for HDMI-DVI converter */
932 HDMI_AUDIO_OFF, /* force turn off HDMI audio */
933 HDMI_AUDIO_AUTO, /* trust EDID */
934 HDMI_AUDIO_ON, /* force turn on HDMI audio */
935};
936
93dfb40c 937enum i915_cache_level {
e6994aee 938 I915_CACHE_NONE = 0,
93dfb40c 939 I915_CACHE_LLC,
e6994aee 940 I915_CACHE_LLC_MLC, /* gen6+, in docs at least! */
93dfb40c
CW
941};
942
37e680a1
CW
943struct drm_i915_gem_object_ops {
944 /* Interface between the GEM object and its backing storage.
945 * get_pages() is called once prior to the use of the associated set
946 * of pages before to binding them into the GTT, and put_pages() is
947 * called after we no longer need them. As we expect there to be
948 * associated cost with migrating pages between the backing storage
949 * and making them available for the GPU (e.g. clflush), we may hold
950 * onto the pages after they are no longer referenced by the GPU
951 * in case they may be used again shortly (for example migrating the
952 * pages to a different memory domain within the GTT). put_pages()
953 * will therefore most likely be called when the object itself is
954 * being released or under memory pressure (where we attempt to
955 * reap pages for the shrinker).
956 */
957 int (*get_pages)(struct drm_i915_gem_object *);
958 void (*put_pages)(struct drm_i915_gem_object *);
959};
960
673a394b 961struct drm_i915_gem_object {
c397b908 962 struct drm_gem_object base;
673a394b 963
37e680a1
CW
964 const struct drm_i915_gem_object_ops *ops;
965
673a394b
EA
966 /** Current space allocated to this object in the GTT, if any. */
967 struct drm_mm_node *gtt_space;
93a37f20 968 struct list_head gtt_list;
673a394b 969
65ce3027 970 /** This object's place on the active/inactive lists */
69dc4987
CW
971 struct list_head ring_list;
972 struct list_head mm_list;
432e58ed
CW
973 /** This object's place in the batchbuffer or on the eviction list */
974 struct list_head exec_list;
673a394b
EA
975
976 /**
65ce3027
CW
977 * This is set if the object is on the active lists (has pending
978 * rendering and so a non-zero seqno), and is not set if it i s on
979 * inactive (ready to be unbound) list.
673a394b 980 */
0206e353 981 unsigned int active:1;
673a394b
EA
982
983 /**
984 * This is set if the object has been written to since last bound
985 * to the GTT
986 */
0206e353 987 unsigned int dirty:1;
778c3544
DV
988
989 /**
990 * Fence register bits (if any) for this object. Will be set
991 * as needed when mapped into the GTT.
992 * Protected by dev->struct_mutex.
778c3544 993 */
4b9de737 994 signed int fence_reg:I915_MAX_NUM_FENCE_BITS;
778c3544 995
778c3544
DV
996 /**
997 * Advice: are the backing pages purgeable?
998 */
0206e353 999 unsigned int madv:2;
778c3544 1000
778c3544
DV
1001 /**
1002 * Current tiling mode for the object.
1003 */
0206e353 1004 unsigned int tiling_mode:2;
5d82e3e6
CW
1005 /**
1006 * Whether the tiling parameters for the currently associated fence
1007 * register have changed. Note that for the purposes of tracking
1008 * tiling changes we also treat the unfenced register, the register
1009 * slot that the object occupies whilst it executes a fenced
1010 * command (such as BLT on gen2/3), as a "fence".
1011 */
1012 unsigned int fence_dirty:1;
778c3544
DV
1013
1014 /** How many users have pinned this object in GTT space. The following
1015 * users can each hold at most one reference: pwrite/pread, pin_ioctl
1016 * (via user_pin_count), execbuffer (objects are not allowed multiple
1017 * times for the same batchbuffer), and the framebuffer code. When
1018 * switching/pageflipping, the framebuffer code has at most two buffers
1019 * pinned per crtc.
1020 *
1021 * In the worst case this is 1 + 1 + 1 + 2*2 = 7. That would fit into 3
1022 * bits with absolutely no headroom. So use 4 bits. */
0206e353 1023 unsigned int pin_count:4;
778c3544 1024#define DRM_I915_GEM_OBJECT_MAX_PIN_COUNT 0xf
673a394b 1025
75e9e915
DV
1026 /**
1027 * Is the object at the current location in the gtt mappable and
1028 * fenceable? Used to avoid costly recalculations.
1029 */
0206e353 1030 unsigned int map_and_fenceable:1;
75e9e915 1031
fb7d516a
DV
1032 /**
1033 * Whether the current gtt mapping needs to be mappable (and isn't just
1034 * mappable by accident). Track pin and fault separate for a more
1035 * accurate mappable working set.
1036 */
0206e353
AJ
1037 unsigned int fault_mappable:1;
1038 unsigned int pin_mappable:1;
fb7d516a 1039
caea7476
CW
1040 /*
1041 * Is the GPU currently using a fence to access this buffer,
1042 */
1043 unsigned int pending_fenced_gpu_access:1;
1044 unsigned int fenced_gpu_access:1;
1045
93dfb40c
CW
1046 unsigned int cache_level:2;
1047
7bddb01f 1048 unsigned int has_aliasing_ppgtt_mapping:1;
74898d7e 1049 unsigned int has_global_gtt_mapping:1;
9da3da66 1050 unsigned int has_dma_mapping:1;
7bddb01f 1051
9da3da66 1052 struct sg_table *pages;
a5570178 1053 int pages_pin_count;
673a394b 1054
1286ff73 1055 /* prime dma-buf support */
9a70cc2a
DA
1056 void *dma_buf_vmapping;
1057 int vmapping_count;
1058
67731b87
CW
1059 /**
1060 * Used for performing relocations during execbuffer insertion.
1061 */
1062 struct hlist_node exec_node;
1063 unsigned long exec_handle;
6fe4f140 1064 struct drm_i915_gem_exec_object2 *exec_entry;
67731b87 1065
673a394b
EA
1066 /**
1067 * Current offset of the object in GTT space.
1068 *
1069 * This is the same as gtt_space->start
1070 */
1071 uint32_t gtt_offset;
e67b8ce1 1072
caea7476
CW
1073 struct intel_ring_buffer *ring;
1074
1c293ea3 1075 /** Breadcrumb of last rendering to the buffer. */
0201f1ec
CW
1076 uint32_t last_read_seqno;
1077 uint32_t last_write_seqno;
caea7476
CW
1078 /** Breadcrumb of last fenced GPU access to the buffer. */
1079 uint32_t last_fenced_seqno;
673a394b 1080
778c3544 1081 /** Current tiling stride for the object, if it's tiled. */
de151cf6 1082 uint32_t stride;
673a394b 1083
280b713b 1084 /** Record of address bit 17 of each page at last unbind. */
d312ec25 1085 unsigned long *bit_17;
280b713b 1086
79e53945
JB
1087 /** User space pin count and filp owning the pin */
1088 uint32_t user_pin_count;
1089 struct drm_file *pin_filp;
71acb5eb
DA
1090
1091 /** for phy allocated objects */
1092 struct drm_i915_gem_phys_object *phys_obj;
b70d11da 1093
6b95a207
KH
1094 /**
1095 * Number of crtcs where this object is currently the fb, but
1096 * will be page flipped away on the next vblank. When it
1097 * reaches 0, dev_priv->pending_flip_queue will be woken up.
1098 */
1099 atomic_t pending_flip;
673a394b
EA
1100};
1101
62b8b215 1102#define to_intel_bo(x) container_of(x, struct drm_i915_gem_object, base)
23010e43 1103
673a394b
EA
1104/**
1105 * Request queue structure.
1106 *
1107 * The request queue allows us to note sequence numbers that have been emitted
1108 * and may be associated with active buffers to be retired.
1109 *
1110 * By keeping this list, we can avoid having to do questionable
1111 * sequence-number comparisons on buffer last_rendering_seqnos, and associate
1112 * an emission time with seqnos for tracking how far ahead of the GPU we are.
1113 */
1114struct drm_i915_gem_request {
852835f3
ZN
1115 /** On Which ring this request was generated */
1116 struct intel_ring_buffer *ring;
1117
673a394b
EA
1118 /** GEM sequence number associated with this request. */
1119 uint32_t seqno;
1120
a71d8d94
CW
1121 /** Postion in the ringbuffer of the end of the request */
1122 u32 tail;
1123
673a394b
EA
1124 /** Time at which this request was emitted, in jiffies. */
1125 unsigned long emitted_jiffies;
1126
b962442e 1127 /** global list entry for this request */
673a394b 1128 struct list_head list;
b962442e 1129
f787a5f5 1130 struct drm_i915_file_private *file_priv;
b962442e
EA
1131 /** file_priv list entry for this request */
1132 struct list_head client_list;
673a394b
EA
1133};
1134
1135struct drm_i915_file_private {
1136 struct {
1c25595f 1137 struct spinlock lock;
b962442e 1138 struct list_head request_list;
673a394b 1139 } mm;
40521054 1140 struct idr context_idr;
673a394b
EA
1141};
1142
cae5852d
ZN
1143#define INTEL_INFO(dev) (((struct drm_i915_private *) (dev)->dev_private)->info)
1144
1145#define IS_I830(dev) ((dev)->pci_device == 0x3577)
1146#define IS_845G(dev) ((dev)->pci_device == 0x2562)
1147#define IS_I85X(dev) (INTEL_INFO(dev)->is_i85x)
1148#define IS_I865G(dev) ((dev)->pci_device == 0x2572)
1149#define IS_I915G(dev) (INTEL_INFO(dev)->is_i915g)
1150#define IS_I915GM(dev) ((dev)->pci_device == 0x2592)
1151#define IS_I945G(dev) ((dev)->pci_device == 0x2772)
1152#define IS_I945GM(dev) (INTEL_INFO(dev)->is_i945gm)
1153#define IS_BROADWATER(dev) (INTEL_INFO(dev)->is_broadwater)
1154#define IS_CRESTLINE(dev) (INTEL_INFO(dev)->is_crestline)
1155#define IS_GM45(dev) ((dev)->pci_device == 0x2A42)
1156#define IS_G4X(dev) (INTEL_INFO(dev)->is_g4x)
1157#define IS_PINEVIEW_G(dev) ((dev)->pci_device == 0xa001)
1158#define IS_PINEVIEW_M(dev) ((dev)->pci_device == 0xa011)
1159#define IS_PINEVIEW(dev) (INTEL_INFO(dev)->is_pineview)
1160#define IS_G33(dev) (INTEL_INFO(dev)->is_g33)
1161#define IS_IRONLAKE_D(dev) ((dev)->pci_device == 0x0042)
1162#define IS_IRONLAKE_M(dev) ((dev)->pci_device == 0x0046)
4b65177b 1163#define IS_IVYBRIDGE(dev) (INTEL_INFO(dev)->is_ivybridge)
8ab43976
JB
1164#define IS_IVB_GT1(dev) ((dev)->pci_device == 0x0156 || \
1165 (dev)->pci_device == 0x0152 || \
1166 (dev)->pci_device == 0x015a)
70a3eb7a 1167#define IS_VALLEYVIEW(dev) (INTEL_INFO(dev)->is_valleyview)
4cae9ae0 1168#define IS_HASWELL(dev) (INTEL_INFO(dev)->is_haswell)
cae5852d 1169#define IS_MOBILE(dev) (INTEL_INFO(dev)->is_mobile)
d567b07f
PZ
1170#define IS_ULT(dev) (IS_HASWELL(dev) && \
1171 ((dev)->pci_device & 0xFF00) == 0x0A00)
cae5852d 1172
85436696
JB
1173/*
1174 * The genX designation typically refers to the render engine, so render
1175 * capability related checks should use IS_GEN, while display and other checks
1176 * have their own (e.g. HAS_PCH_SPLIT for ILK+ display, IS_foo for particular
1177 * chips, etc.).
1178 */
cae5852d
ZN
1179#define IS_GEN2(dev) (INTEL_INFO(dev)->gen == 2)
1180#define IS_GEN3(dev) (INTEL_INFO(dev)->gen == 3)
1181#define IS_GEN4(dev) (INTEL_INFO(dev)->gen == 4)
1182#define IS_GEN5(dev) (INTEL_INFO(dev)->gen == 5)
1183#define IS_GEN6(dev) (INTEL_INFO(dev)->gen == 6)
85436696 1184#define IS_GEN7(dev) (INTEL_INFO(dev)->gen == 7)
cae5852d
ZN
1185
1186#define HAS_BSD(dev) (INTEL_INFO(dev)->has_bsd_ring)
1187#define HAS_BLT(dev) (INTEL_INFO(dev)->has_blt_ring)
3d29b842 1188#define HAS_LLC(dev) (INTEL_INFO(dev)->has_llc)
cae5852d
ZN
1189#define I915_NEED_GFX_HWS(dev) (INTEL_INFO(dev)->need_gfx_hws)
1190
254f965c 1191#define HAS_HW_CONTEXTS(dev) (INTEL_INFO(dev)->gen >= 6)
93553609 1192#define HAS_ALIASING_PPGTT(dev) (INTEL_INFO(dev)->gen >=6 && !IS_VALLEYVIEW(dev))
1d2a314c 1193
05394f39 1194#define HAS_OVERLAY(dev) (INTEL_INFO(dev)->has_overlay)
cae5852d
ZN
1195#define OVERLAY_NEEDS_PHYSICAL(dev) (INTEL_INFO(dev)->overlay_needs_physical)
1196
1197/* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
1198 * rows, which changed the alignment requirements and fence programming.
1199 */
1200#define HAS_128_BYTE_Y_TILING(dev) (!IS_GEN2(dev) && !(IS_I915G(dev) || \
1201 IS_I915GM(dev)))
1202#define SUPPORTS_DIGITAL_OUTPUTS(dev) (!IS_GEN2(dev) && !IS_PINEVIEW(dev))
1203#define SUPPORTS_INTEGRATED_HDMI(dev) (IS_G4X(dev) || IS_GEN5(dev))
1204#define SUPPORTS_INTEGRATED_DP(dev) (IS_G4X(dev) || IS_GEN5(dev))
1205#define SUPPORTS_EDP(dev) (IS_IRONLAKE_M(dev))
1206#define SUPPORTS_TV(dev) (INTEL_INFO(dev)->supports_tv)
1207#define I915_HAS_HOTPLUG(dev) (INTEL_INFO(dev)->has_hotplug)
1208/* dsparb controlled by hw only */
1209#define DSPARB_HWCONTROL(dev) (IS_G4X(dev) || IS_IRONLAKE(dev))
1210
1211#define HAS_FW_BLC(dev) (INTEL_INFO(dev)->gen > 2)
1212#define HAS_PIPE_CXSR(dev) (INTEL_INFO(dev)->has_pipe_cxsr)
1213#define I915_HAS_FBC(dev) (INTEL_INFO(dev)->has_fbc)
cae5852d 1214
eceae481 1215#define HAS_PIPE_CONTROL(dev) (INTEL_INFO(dev)->gen >= 5)
cae5852d 1216
17a303ec
PZ
1217#define INTEL_PCH_DEVICE_ID_MASK 0xff00
1218#define INTEL_PCH_IBX_DEVICE_ID_TYPE 0x3b00
1219#define INTEL_PCH_CPT_DEVICE_ID_TYPE 0x1c00
1220#define INTEL_PCH_PPT_DEVICE_ID_TYPE 0x1e00
1221#define INTEL_PCH_LPT_DEVICE_ID_TYPE 0x8c00
1222#define INTEL_PCH_LPT_LP_DEVICE_ID_TYPE 0x9c00
1223
cae5852d 1224#define INTEL_PCH_TYPE(dev) (((struct drm_i915_private *)(dev)->dev_private)->pch_type)
eb877ebf 1225#define HAS_PCH_LPT(dev) (INTEL_PCH_TYPE(dev) == PCH_LPT)
cae5852d
ZN
1226#define HAS_PCH_CPT(dev) (INTEL_PCH_TYPE(dev) == PCH_CPT)
1227#define HAS_PCH_IBX(dev) (INTEL_PCH_TYPE(dev) == PCH_IBX)
45e6e3a1 1228#define HAS_PCH_SPLIT(dev) (INTEL_PCH_TYPE(dev) != PCH_NONE)
cae5852d 1229
b7884eb4
DV
1230#define HAS_FORCE_WAKE(dev) (INTEL_INFO(dev)->has_force_wake)
1231
f27b9265 1232#define HAS_L3_GPU_CACHE(dev) (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
e1ef7cc2 1233
c8735b0c
BW
1234#define GT_FREQUENCY_MULTIPLIER 50
1235
05394f39
CW
1236#include "i915_trace.h"
1237
83b7f9ac
ED
1238/**
1239 * RC6 is a special power stage which allows the GPU to enter an very
1240 * low-voltage mode when idle, using down to 0V while at this stage. This
1241 * stage is entered automatically when the GPU is idle when RC6 support is
1242 * enabled, and as soon as new workload arises GPU wakes up automatically as well.
1243 *
1244 * There are different RC6 modes available in Intel GPU, which differentiate
1245 * among each other with the latency required to enter and leave RC6 and
1246 * voltage consumed by the GPU in different states.
1247 *
1248 * The combination of the following flags define which states GPU is allowed
1249 * to enter, while RC6 is the normal RC6 state, RC6p is the deep RC6, and
1250 * RC6pp is deepest RC6. Their support by hardware varies according to the
1251 * GPU, BIOS, chipset and platform. RC6 is usually the safest one and the one
1252 * which brings the most power savings; deeper states save more power, but
1253 * require higher latency to switch to and wake up.
1254 */
1255#define INTEL_RC6_ENABLE (1<<0)
1256#define INTEL_RC6p_ENABLE (1<<1)
1257#define INTEL_RC6pp_ENABLE (1<<2)
1258
c153f45f 1259extern struct drm_ioctl_desc i915_ioctls[];
b3a83639 1260extern int i915_max_ioctl;
a35d9d3c
BW
1261extern unsigned int i915_fbpercrtc __always_unused;
1262extern int i915_panel_ignore_lid __read_mostly;
1263extern unsigned int i915_powersave __read_mostly;
f45b5557 1264extern int i915_semaphores __read_mostly;
a35d9d3c 1265extern unsigned int i915_lvds_downclock __read_mostly;
121d527a 1266extern int i915_lvds_channel_mode __read_mostly;
4415e63b 1267extern int i915_panel_use_ssc __read_mostly;
a35d9d3c 1268extern int i915_vbt_sdvo_panel_type __read_mostly;
c0f372b3 1269extern int i915_enable_rc6 __read_mostly;
4415e63b 1270extern int i915_enable_fbc __read_mostly;
a35d9d3c 1271extern bool i915_enable_hangcheck __read_mostly;
650dc07e 1272extern int i915_enable_ppgtt __read_mostly;
0a3af268 1273extern unsigned int i915_preliminary_hw_support __read_mostly;
b3a83639 1274
6a9ee8af
DA
1275extern int i915_suspend(struct drm_device *dev, pm_message_t state);
1276extern int i915_resume(struct drm_device *dev);
7c1c2871
DA
1277extern int i915_master_create(struct drm_device *dev, struct drm_master *master);
1278extern void i915_master_destroy(struct drm_device *dev, struct drm_master *master);
1279
1da177e4 1280 /* i915_dma.c */
d05c617e 1281void i915_update_dri1_breadcrumb(struct drm_device *dev);
84b1fd10 1282extern void i915_kernel_lost_context(struct drm_device * dev);
22eae947 1283extern int i915_driver_load(struct drm_device *, unsigned long flags);
ba8bbcf6 1284extern int i915_driver_unload(struct drm_device *);
673a394b 1285extern int i915_driver_open(struct drm_device *dev, struct drm_file *file_priv);
84b1fd10 1286extern void i915_driver_lastclose(struct drm_device * dev);
6c340eac
EA
1287extern void i915_driver_preclose(struct drm_device *dev,
1288 struct drm_file *file_priv);
673a394b
EA
1289extern void i915_driver_postclose(struct drm_device *dev,
1290 struct drm_file *file_priv);
84b1fd10 1291extern int i915_driver_device_is_agp(struct drm_device * dev);
c43b5634 1292#ifdef CONFIG_COMPAT
0d6aa60b
DA
1293extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
1294 unsigned long arg);
c43b5634 1295#endif
673a394b 1296extern int i915_emit_box(struct drm_device *dev,
c4e7a414
CW
1297 struct drm_clip_rect *box,
1298 int DR1, int DR4);
8e96d9c4 1299extern int intel_gpu_reset(struct drm_device *dev);
d4b8bb2a 1300extern int i915_reset(struct drm_device *dev);
7648fa99
JB
1301extern unsigned long i915_chipset_val(struct drm_i915_private *dev_priv);
1302extern unsigned long i915_mch_val(struct drm_i915_private *dev_priv);
1303extern unsigned long i915_gfx_val(struct drm_i915_private *dev_priv);
1304extern void i915_update_gfx_val(struct drm_i915_private *dev_priv);
1305
073f34d9 1306extern void intel_console_resume(struct work_struct *work);
af6061af 1307
1da177e4 1308/* i915_irq.c */
f65d9421 1309void i915_hangcheck_elapsed(unsigned long data);
527f9e90 1310void i915_handle_error(struct drm_device *dev, bool wedged);
1da177e4 1311
f71d4af4 1312extern void intel_irq_init(struct drm_device *dev);
990bbdad 1313extern void intel_gt_init(struct drm_device *dev);
16995a9f 1314extern void intel_gt_reset(struct drm_device *dev);
b1f14ad0 1315
742cbee8
DV
1316void i915_error_state_free(struct kref *error_ref);
1317
7c463586
KP
1318void
1319i915_enable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask);
1320
1321void
1322i915_disable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask);
1323
0206e353 1324void intel_enable_asle(struct drm_device *dev);
01c66889 1325
3bd3c932
CW
1326#ifdef CONFIG_DEBUG_FS
1327extern void i915_destroy_error_state(struct drm_device *dev);
1328#else
1329#define i915_destroy_error_state(x)
1330#endif
1331
7c463586 1332
673a394b
EA
1333/* i915_gem.c */
1334int i915_gem_init_ioctl(struct drm_device *dev, void *data,
1335 struct drm_file *file_priv);
1336int i915_gem_create_ioctl(struct drm_device *dev, void *data,
1337 struct drm_file *file_priv);
1338int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
1339 struct drm_file *file_priv);
1340int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
1341 struct drm_file *file_priv);
1342int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
1343 struct drm_file *file_priv);
de151cf6
JB
1344int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
1345 struct drm_file *file_priv);
673a394b
EA
1346int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
1347 struct drm_file *file_priv);
1348int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
1349 struct drm_file *file_priv);
1350int i915_gem_execbuffer(struct drm_device *dev, void *data,
1351 struct drm_file *file_priv);
76446cac
JB
1352int i915_gem_execbuffer2(struct drm_device *dev, void *data,
1353 struct drm_file *file_priv);
673a394b
EA
1354int i915_gem_pin_ioctl(struct drm_device *dev, void *data,
1355 struct drm_file *file_priv);
1356int i915_gem_unpin_ioctl(struct drm_device *dev, void *data,
1357 struct drm_file *file_priv);
1358int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
1359 struct drm_file *file_priv);
199adf40
BW
1360int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
1361 struct drm_file *file);
1362int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
1363 struct drm_file *file);
673a394b
EA
1364int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
1365 struct drm_file *file_priv);
3ef94daa
CW
1366int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
1367 struct drm_file *file_priv);
673a394b
EA
1368int i915_gem_entervt_ioctl(struct drm_device *dev, void *data,
1369 struct drm_file *file_priv);
1370int i915_gem_leavevt_ioctl(struct drm_device *dev, void *data,
1371 struct drm_file *file_priv);
1372int i915_gem_set_tiling(struct drm_device *dev, void *data,
1373 struct drm_file *file_priv);
1374int i915_gem_get_tiling(struct drm_device *dev, void *data,
1375 struct drm_file *file_priv);
5a125c3c
EA
1376int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
1377 struct drm_file *file_priv);
23ba4fd0
BW
1378int i915_gem_wait_ioctl(struct drm_device *dev, void *data,
1379 struct drm_file *file_priv);
673a394b 1380void i915_gem_load(struct drm_device *dev);
673a394b 1381int i915_gem_init_object(struct drm_gem_object *obj);
37e680a1
CW
1382void i915_gem_object_init(struct drm_i915_gem_object *obj,
1383 const struct drm_i915_gem_object_ops *ops);
05394f39
CW
1384struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
1385 size_t size);
673a394b 1386void i915_gem_free_object(struct drm_gem_object *obj);
2021746e
CW
1387int __must_check i915_gem_object_pin(struct drm_i915_gem_object *obj,
1388 uint32_t alignment,
86a1ee26
CW
1389 bool map_and_fenceable,
1390 bool nonblocking);
05394f39 1391void i915_gem_object_unpin(struct drm_i915_gem_object *obj);
2021746e 1392int __must_check i915_gem_object_unbind(struct drm_i915_gem_object *obj);
05394f39 1393void i915_gem_release_mmap(struct drm_i915_gem_object *obj);
673a394b 1394void i915_gem_lastclose(struct drm_device *dev);
f787a5f5 1395
37e680a1 1396int __must_check i915_gem_object_get_pages(struct drm_i915_gem_object *obj);
9da3da66
CW
1397static inline struct page *i915_gem_object_get_page(struct drm_i915_gem_object *obj, int n)
1398{
1399 struct scatterlist *sg = obj->pages->sgl;
1cf83789
CW
1400 int nents = obj->pages->nents;
1401 while (nents > SG_MAX_SINGLE_ALLOC) {
1402 if (n < SG_MAX_SINGLE_ALLOC - 1)
1403 break;
1404
9da3da66
CW
1405 sg = sg_chain_ptr(sg + SG_MAX_SINGLE_ALLOC - 1);
1406 n -= SG_MAX_SINGLE_ALLOC - 1;
1cf83789 1407 nents -= SG_MAX_SINGLE_ALLOC - 1;
9da3da66
CW
1408 }
1409 return sg_page(sg+n);
1410}
a5570178
CW
1411static inline void i915_gem_object_pin_pages(struct drm_i915_gem_object *obj)
1412{
1413 BUG_ON(obj->pages == NULL);
1414 obj->pages_pin_count++;
1415}
1416static inline void i915_gem_object_unpin_pages(struct drm_i915_gem_object *obj)
1417{
1418 BUG_ON(obj->pages_pin_count == 0);
1419 obj->pages_pin_count--;
1420}
1421
54cf91dc 1422int __must_check i915_mutex_lock_interruptible(struct drm_device *dev);
2911a35b
BW
1423int i915_gem_object_sync(struct drm_i915_gem_object *obj,
1424 struct intel_ring_buffer *to);
54cf91dc 1425void i915_gem_object_move_to_active(struct drm_i915_gem_object *obj,
9d773091 1426 struct intel_ring_buffer *ring);
54cf91dc 1427
ff72145b
DA
1428int i915_gem_dumb_create(struct drm_file *file_priv,
1429 struct drm_device *dev,
1430 struct drm_mode_create_dumb *args);
1431int i915_gem_mmap_gtt(struct drm_file *file_priv, struct drm_device *dev,
1432 uint32_t handle, uint64_t *offset);
1433int i915_gem_dumb_destroy(struct drm_file *file_priv, struct drm_device *dev,
0206e353 1434 uint32_t handle);
f787a5f5
CW
1435/**
1436 * Returns true if seq1 is later than seq2.
1437 */
1438static inline bool
1439i915_seqno_passed(uint32_t seq1, uint32_t seq2)
1440{
1441 return (int32_t)(seq1 - seq2) >= 0;
1442}
1443
9d773091 1444extern int i915_gem_get_seqno(struct drm_device *dev, u32 *seqno);
54cf91dc 1445
06d98131 1446int __must_check i915_gem_object_get_fence(struct drm_i915_gem_object *obj);
d9e86c0e 1447int __must_check i915_gem_object_put_fence(struct drm_i915_gem_object *obj);
2021746e 1448
9a5a53b3 1449static inline bool
1690e1eb
CW
1450i915_gem_object_pin_fence(struct drm_i915_gem_object *obj)
1451{
1452 if (obj->fence_reg != I915_FENCE_REG_NONE) {
1453 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
1454 dev_priv->fence_regs[obj->fence_reg].pin_count++;
9a5a53b3
CW
1455 return true;
1456 } else
1457 return false;
1690e1eb
CW
1458}
1459
1460static inline void
1461i915_gem_object_unpin_fence(struct drm_i915_gem_object *obj)
1462{
1463 if (obj->fence_reg != I915_FENCE_REG_NONE) {
1464 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
1465 dev_priv->fence_regs[obj->fence_reg].pin_count--;
1466 }
1467}
1468
b09a1fec 1469void i915_gem_retire_requests(struct drm_device *dev);
a71d8d94 1470void i915_gem_retire_requests_ring(struct intel_ring_buffer *ring);
d6b2c790
DV
1471int __must_check i915_gem_check_wedge(struct drm_i915_private *dev_priv,
1472 bool interruptible);
a71d8d94 1473
069efc1d 1474void i915_gem_reset(struct drm_device *dev);
05394f39 1475void i915_gem_clflush_object(struct drm_i915_gem_object *obj);
2021746e
CW
1476int __must_check i915_gem_object_set_domain(struct drm_i915_gem_object *obj,
1477 uint32_t read_domains,
1478 uint32_t write_domain);
a8198eea 1479int __must_check i915_gem_object_finish_gpu(struct drm_i915_gem_object *obj);
1070a42b 1480int __must_check i915_gem_init(struct drm_device *dev);
f691e2f4 1481int __must_check i915_gem_init_hw(struct drm_device *dev);
b9524a1e 1482void i915_gem_l3_remap(struct drm_device *dev);
f691e2f4 1483void i915_gem_init_swizzling(struct drm_device *dev);
e21af88d 1484void i915_gem_init_ppgtt(struct drm_device *dev);
79e53945 1485void i915_gem_cleanup_ringbuffer(struct drm_device *dev);
b2da9fe5 1486int __must_check i915_gpu_idle(struct drm_device *dev);
2021746e 1487int __must_check i915_gem_idle(struct drm_device *dev);
3bb73aba
CW
1488int i915_add_request(struct intel_ring_buffer *ring,
1489 struct drm_file *file,
acb868d3 1490 u32 *seqno);
199b2bc2
BW
1491int __must_check i915_wait_seqno(struct intel_ring_buffer *ring,
1492 uint32_t seqno);
de151cf6 1493int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
2021746e
CW
1494int __must_check
1495i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj,
1496 bool write);
1497int __must_check
dabdfe02
CW
1498i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write);
1499int __must_check
2da3b9b9
CW
1500i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
1501 u32 alignment,
2021746e 1502 struct intel_ring_buffer *pipelined);
71acb5eb 1503int i915_gem_attach_phys_object(struct drm_device *dev,
05394f39 1504 struct drm_i915_gem_object *obj,
6eeefaf3
CW
1505 int id,
1506 int align);
71acb5eb 1507void i915_gem_detach_phys_object(struct drm_device *dev,
05394f39 1508 struct drm_i915_gem_object *obj);
71acb5eb 1509void i915_gem_free_all_phys_object(struct drm_device *dev);
05394f39 1510void i915_gem_release(struct drm_device *dev, struct drm_file *file);
673a394b 1511
467cffba 1512uint32_t
e28f8711
CW
1513i915_gem_get_unfenced_gtt_alignment(struct drm_device *dev,
1514 uint32_t size,
1515 int tiling_mode);
467cffba 1516
e4ffd173
CW
1517int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
1518 enum i915_cache_level cache_level);
1519
1286ff73
DV
1520struct drm_gem_object *i915_gem_prime_import(struct drm_device *dev,
1521 struct dma_buf *dma_buf);
1522
1523struct dma_buf *i915_gem_prime_export(struct drm_device *dev,
1524 struct drm_gem_object *gem_obj, int flags);
1525
254f965c
BW
1526/* i915_gem_context.c */
1527void i915_gem_context_init(struct drm_device *dev);
1528void i915_gem_context_fini(struct drm_device *dev);
254f965c 1529void i915_gem_context_close(struct drm_device *dev, struct drm_file *file);
e0556841
BW
1530int i915_switch_context(struct intel_ring_buffer *ring,
1531 struct drm_file *file, int to_id);
84624813
BW
1532int i915_gem_context_create_ioctl(struct drm_device *dev, void *data,
1533 struct drm_file *file);
1534int i915_gem_context_destroy_ioctl(struct drm_device *dev, void *data,
1535 struct drm_file *file);
1286ff73 1536
76aaf220 1537/* i915_gem_gtt.c */
1d2a314c
DV
1538int __must_check i915_gem_init_aliasing_ppgtt(struct drm_device *dev);
1539void i915_gem_cleanup_aliasing_ppgtt(struct drm_device *dev);
7bddb01f
DV
1540void i915_ppgtt_bind_object(struct i915_hw_ppgtt *ppgtt,
1541 struct drm_i915_gem_object *obj,
1542 enum i915_cache_level cache_level);
1543void i915_ppgtt_unbind_object(struct i915_hw_ppgtt *ppgtt,
1544 struct drm_i915_gem_object *obj);
1d2a314c 1545
76aaf220 1546void i915_gem_restore_gtt_mappings(struct drm_device *dev);
74163907
DV
1547int __must_check i915_gem_gtt_prepare_object(struct drm_i915_gem_object *obj);
1548void i915_gem_gtt_bind_object(struct drm_i915_gem_object *obj,
e4ffd173 1549 enum i915_cache_level cache_level);
05394f39 1550void i915_gem_gtt_unbind_object(struct drm_i915_gem_object *obj);
74163907 1551void i915_gem_gtt_finish_object(struct drm_i915_gem_object *obj);
644ec02b
DV
1552void i915_gem_init_global_gtt(struct drm_device *dev,
1553 unsigned long start,
1554 unsigned long mappable_end,
1555 unsigned long end);
e76e9aeb
BW
1556int i915_gem_gtt_init(struct drm_device *dev);
1557void i915_gem_gtt_fini(struct drm_device *dev);
d09105c6 1558static inline void i915_gem_chipset_flush(struct drm_device *dev)
e76e9aeb
BW
1559{
1560 if (INTEL_INFO(dev)->gen < 6)
1561 intel_gtt_chipset_flush();
1562}
1563
76aaf220 1564
b47eb4a2 1565/* i915_gem_evict.c */
2021746e 1566int __must_check i915_gem_evict_something(struct drm_device *dev, int min_size,
42d6ab48
CW
1567 unsigned alignment,
1568 unsigned cache_level,
86a1ee26
CW
1569 bool mappable,
1570 bool nonblock);
6c085a72 1571int i915_gem_evict_everything(struct drm_device *dev);
b47eb4a2 1572
9797fbfb
CW
1573/* i915_gem_stolen.c */
1574int i915_gem_init_stolen(struct drm_device *dev);
1575void i915_gem_cleanup_stolen(struct drm_device *dev);
1576
673a394b
EA
1577/* i915_gem_tiling.c */
1578void i915_gem_detect_bit_6_swizzle(struct drm_device *dev);
05394f39
CW
1579void i915_gem_object_do_bit_17_swizzle(struct drm_i915_gem_object *obj);
1580void i915_gem_object_save_bit_17_swizzle(struct drm_i915_gem_object *obj);
673a394b
EA
1581
1582/* i915_gem_debug.c */
05394f39 1583void i915_gem_dump_object(struct drm_i915_gem_object *obj, int len,
673a394b 1584 const char *where, uint32_t mark);
23bc5982
CW
1585#if WATCH_LISTS
1586int i915_verify_lists(struct drm_device *dev);
673a394b 1587#else
23bc5982 1588#define i915_verify_lists(dev) 0
673a394b 1589#endif
05394f39
CW
1590void i915_gem_object_check_coherency(struct drm_i915_gem_object *obj,
1591 int handle);
1592void i915_gem_dump_object(struct drm_i915_gem_object *obj, int len,
673a394b 1593 const char *where, uint32_t mark);
1da177e4 1594
2017263e 1595/* i915_debugfs.c */
27c202ad
BG
1596int i915_debugfs_init(struct drm_minor *minor);
1597void i915_debugfs_cleanup(struct drm_minor *minor);
2017263e 1598
317c35d1
JB
1599/* i915_suspend.c */
1600extern int i915_save_state(struct drm_device *dev);
1601extern int i915_restore_state(struct drm_device *dev);
0a3e67a4
JB
1602
1603/* i915_suspend.c */
1604extern int i915_save_state(struct drm_device *dev);
1605extern int i915_restore_state(struct drm_device *dev);
317c35d1 1606
0136db58
BW
1607/* i915_sysfs.c */
1608void i915_setup_sysfs(struct drm_device *dev_priv);
1609void i915_teardown_sysfs(struct drm_device *dev_priv);
1610
f899fc64
CW
1611/* intel_i2c.c */
1612extern int intel_setup_gmbus(struct drm_device *dev);
1613extern void intel_teardown_gmbus(struct drm_device *dev);
3bd7d909
DK
1614extern inline bool intel_gmbus_is_port_valid(unsigned port)
1615{
2ed06c93 1616 return (port >= GMBUS_PORT_SSC && port <= GMBUS_PORT_DPD);
3bd7d909
DK
1617}
1618
1619extern struct i2c_adapter *intel_gmbus_get_adapter(
1620 struct drm_i915_private *dev_priv, unsigned port);
e957d772
CW
1621extern void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed);
1622extern void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit);
b8232e90
CW
1623extern inline bool intel_gmbus_is_forced_bit(struct i2c_adapter *adapter)
1624{
1625 return container_of(adapter, struct intel_gmbus, adapter)->force_bit;
1626}
f899fc64
CW
1627extern void intel_i2c_reset(struct drm_device *dev);
1628
3b617967 1629/* intel_opregion.c */
44834a67
CW
1630extern int intel_opregion_setup(struct drm_device *dev);
1631#ifdef CONFIG_ACPI
1632extern void intel_opregion_init(struct drm_device *dev);
1633extern void intel_opregion_fini(struct drm_device *dev);
3b617967
CW
1634extern void intel_opregion_asle_intr(struct drm_device *dev);
1635extern void intel_opregion_gse_intr(struct drm_device *dev);
1636extern void intel_opregion_enable_asle(struct drm_device *dev);
65e082c9 1637#else
44834a67
CW
1638static inline void intel_opregion_init(struct drm_device *dev) { return; }
1639static inline void intel_opregion_fini(struct drm_device *dev) { return; }
3b617967
CW
1640static inline void intel_opregion_asle_intr(struct drm_device *dev) { return; }
1641static inline void intel_opregion_gse_intr(struct drm_device *dev) { return; }
1642static inline void intel_opregion_enable_asle(struct drm_device *dev) { return; }
65e082c9 1643#endif
8ee1c3db 1644
723bfd70
JB
1645/* intel_acpi.c */
1646#ifdef CONFIG_ACPI
1647extern void intel_register_dsm_handler(void);
1648extern void intel_unregister_dsm_handler(void);
1649#else
1650static inline void intel_register_dsm_handler(void) { return; }
1651static inline void intel_unregister_dsm_handler(void) { return; }
1652#endif /* CONFIG_ACPI */
1653
79e53945 1654/* modesetting */
f817586c 1655extern void intel_modeset_init_hw(struct drm_device *dev);
79e53945 1656extern void intel_modeset_init(struct drm_device *dev);
2c7111db 1657extern void intel_modeset_gem_init(struct drm_device *dev);
79e53945 1658extern void intel_modeset_cleanup(struct drm_device *dev);
28d52043 1659extern int intel_modeset_vga_set_state(struct drm_device *dev, bool state);
45e2b5f6
DV
1660extern void intel_modeset_setup_hw_state(struct drm_device *dev,
1661 bool force_restore);
ee5382ae 1662extern bool intel_fbc_enabled(struct drm_device *dev);
43a9539f 1663extern void intel_disable_fbc(struct drm_device *dev);
7648fa99 1664extern bool ironlake_set_drps(struct drm_device *dev, u8 val);
dde86e2d 1665extern void intel_init_pch_refclk(struct drm_device *dev);
3b8d8d91 1666extern void gen6_set_rps(struct drm_device *dev, u8 val);
0206e353
AJ
1667extern void intel_detect_pch(struct drm_device *dev);
1668extern int intel_trans_dp_port_sel(struct drm_crtc *crtc);
0136db58 1669extern int intel_enable_rc6(const struct drm_device *dev);
3bad0781 1670
2911a35b 1671extern bool i915_semaphore_is_enabled(struct drm_device *dev);
c0c7babc
BW
1672int i915_reg_read_ioctl(struct drm_device *dev, void *data,
1673 struct drm_file *file);
575155a9 1674
6ef3d427 1675/* overlay */
3bd3c932 1676#ifdef CONFIG_DEBUG_FS
6ef3d427
CW
1677extern struct intel_overlay_error_state *intel_overlay_capture_error_state(struct drm_device *dev);
1678extern void intel_overlay_print_error_state(struct seq_file *m, struct intel_overlay_error_state *error);
c4a1d9e4
CW
1679
1680extern struct intel_display_error_state *intel_display_capture_error_state(struct drm_device *dev);
1681extern void intel_display_print_error_state(struct seq_file *m,
1682 struct drm_device *dev,
1683 struct intel_display_error_state *error);
3bd3c932 1684#endif
6ef3d427 1685
b7287d80
BW
1686/* On SNB platform, before reading ring registers forcewake bit
1687 * must be set to prevent GT core from power down and stale values being
1688 * returned.
1689 */
fcca7926
BW
1690void gen6_gt_force_wake_get(struct drm_i915_private *dev_priv);
1691void gen6_gt_force_wake_put(struct drm_i915_private *dev_priv);
67a3744f 1692int __gen6_gt_wait_for_fifo(struct drm_i915_private *dev_priv);
b7287d80 1693
42c0526c
BW
1694int sandybridge_pcode_read(struct drm_i915_private *dev_priv, u8 mbox, u32 *val);
1695int sandybridge_pcode_write(struct drm_i915_private *dev_priv, u8 mbox, u32 val);
1696
5f75377d 1697#define __i915_read(x, y) \
f7000883 1698 u##x i915_read##x(struct drm_i915_private *dev_priv, u32 reg);
fcca7926 1699
5f75377d
KP
1700__i915_read(8, b)
1701__i915_read(16, w)
1702__i915_read(32, l)
1703__i915_read(64, q)
1704#undef __i915_read
1705
1706#define __i915_write(x, y) \
f7000883
AK
1707 void i915_write##x(struct drm_i915_private *dev_priv, u32 reg, u##x val);
1708
5f75377d
KP
1709__i915_write(8, b)
1710__i915_write(16, w)
1711__i915_write(32, l)
1712__i915_write(64, q)
1713#undef __i915_write
1714
1715#define I915_READ8(reg) i915_read8(dev_priv, (reg))
1716#define I915_WRITE8(reg, val) i915_write8(dev_priv, (reg), (val))
1717
1718#define I915_READ16(reg) i915_read16(dev_priv, (reg))
1719#define I915_WRITE16(reg, val) i915_write16(dev_priv, (reg), (val))
1720#define I915_READ16_NOTRACE(reg) readw(dev_priv->regs + (reg))
1721#define I915_WRITE16_NOTRACE(reg, val) writew(val, dev_priv->regs + (reg))
1722
1723#define I915_READ(reg) i915_read32(dev_priv, (reg))
1724#define I915_WRITE(reg, val) i915_write32(dev_priv, (reg), (val))
cae5852d
ZN
1725#define I915_READ_NOTRACE(reg) readl(dev_priv->regs + (reg))
1726#define I915_WRITE_NOTRACE(reg, val) writel(val, dev_priv->regs + (reg))
5f75377d
KP
1727
1728#define I915_WRITE64(reg, val) i915_write64(dev_priv, (reg), (val))
1729#define I915_READ64(reg) i915_read64(dev_priv, (reg))
cae5852d
ZN
1730
1731#define POSTING_READ(reg) (void)I915_READ_NOTRACE(reg)
1732#define POSTING_READ16(reg) (void)I915_READ16_NOTRACE(reg)
1733
ba4f01a3 1734
1da177e4 1735#endif