]> git.proxmox.com Git - mirror_ubuntu-bionic-kernel.git/blame - drivers/gpu/drm/i915/i915_drv.h
drm/i915: use the default context
[mirror_ubuntu-bionic-kernel.git] / drivers / gpu / drm / i915 / i915_drv.h
CommitLineData
1da177e4
LT
1/* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
2 */
0d6aa60b 3/*
bc54fd1a 4 *
1da177e4
LT
5 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
bc54fd1a
DA
7 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
0d6aa60b 28 */
1da177e4
LT
29
30#ifndef _I915_DRV_H_
31#define _I915_DRV_H_
32
585fb111 33#include "i915_reg.h"
79e53945 34#include "intel_bios.h"
8187a2b7 35#include "intel_ringbuffer.h"
0839ccb8 36#include <linux/io-mapping.h>
f899fc64 37#include <linux/i2c.h>
c167a6fc 38#include <linux/i2c-algo-bit.h>
0ade6386 39#include <drm/intel-gtt.h>
aaa6fd2a 40#include <linux/backlight.h>
2911a35b 41#include <linux/intel-iommu.h>
742cbee8 42#include <linux/kref.h>
585fb111 43
1da177e4
LT
44/* General customization:
45 */
46
47#define DRIVER_AUTHOR "Tungsten Graphics, Inc."
48
49#define DRIVER_NAME "i915"
50#define DRIVER_DESC "Intel Graphics"
673a394b 51#define DRIVER_DATE "20080730"
1da177e4 52
317c35d1
JB
53enum pipe {
54 PIPE_A = 0,
55 PIPE_B,
9db4a9c7
JB
56 PIPE_C,
57 I915_MAX_PIPES
317c35d1 58};
9db4a9c7 59#define pipe_name(p) ((p) + 'A')
317c35d1 60
80824003
JB
61enum plane {
62 PLANE_A = 0,
63 PLANE_B,
9db4a9c7 64 PLANE_C,
80824003 65};
9db4a9c7 66#define plane_name(p) ((p) + 'A')
52440211 67
2b139522
ED
68enum port {
69 PORT_A = 0,
70 PORT_B,
71 PORT_C,
72 PORT_D,
73 PORT_E,
74 I915_MAX_PORTS
75};
76#define port_name(p) ((p) + 'A')
77
62fdfeaf
EA
78#define I915_GEM_GPU_DOMAINS (~(I915_GEM_DOMAIN_CPU | I915_GEM_DOMAIN_GTT))
79
9db4a9c7
JB
80#define for_each_pipe(p) for ((p) = 0; (p) < dev_priv->num_pipe; (p)++)
81
ee7b9f93
JB
82struct intel_pch_pll {
83 int refcount; /* count of number of CRTCs sharing this PLL */
84 int active; /* count of number of active CRTCs (i.e. DPMS on) */
85 bool on; /* is the PLL actually active? Disabled during modeset */
86 int pll_reg;
87 int fp0_reg;
88 int fp1_reg;
89};
90#define I915_NUM_PLLS 2
91
1da177e4
LT
92/* Interface history:
93 *
94 * 1.1: Original.
0d6aa60b
DA
95 * 1.2: Add Power Management
96 * 1.3: Add vblank support
de227f5f 97 * 1.4: Fix cmdbuffer path, add heap destroy
702880f2 98 * 1.5: Add vblank pipe configuration
2228ed67
MD
99 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
100 * - Support vertical blank on secondary display pipe
1da177e4
LT
101 */
102#define DRIVER_MAJOR 1
2228ed67 103#define DRIVER_MINOR 6
1da177e4
LT
104#define DRIVER_PATCHLEVEL 0
105
673a394b 106#define WATCH_COHERENCY 0
23bc5982 107#define WATCH_LISTS 0
673a394b 108
71acb5eb
DA
109#define I915_GEM_PHYS_CURSOR_0 1
110#define I915_GEM_PHYS_CURSOR_1 2
111#define I915_GEM_PHYS_OVERLAY_REGS 3
112#define I915_MAX_PHYS_OBJECT (I915_GEM_PHYS_OVERLAY_REGS)
113
114struct drm_i915_gem_phys_object {
115 int id;
116 struct page **page_list;
117 drm_dma_handle_t *handle;
05394f39 118 struct drm_i915_gem_object *cur_obj;
71acb5eb
DA
119};
120
1da177e4
LT
121struct mem_block {
122 struct mem_block *next;
123 struct mem_block *prev;
124 int start;
125 int size;
6c340eac 126 struct drm_file *file_priv; /* NULL: free, -1: heap, other: real files */
1da177e4
LT
127};
128
0a3e67a4
JB
129struct opregion_header;
130struct opregion_acpi;
131struct opregion_swsci;
132struct opregion_asle;
8d715f00 133struct drm_i915_private;
0a3e67a4 134
8ee1c3db 135struct intel_opregion {
5bc4418b
BW
136 struct opregion_header __iomem *header;
137 struct opregion_acpi __iomem *acpi;
138 struct opregion_swsci __iomem *swsci;
139 struct opregion_asle __iomem *asle;
140 void __iomem *vbt;
01fe9dbd 141 u32 __iomem *lid_state;
8ee1c3db 142};
44834a67 143#define OPREGION_SIZE (8*1024)
8ee1c3db 144
6ef3d427
CW
145struct intel_overlay;
146struct intel_overlay_error_state;
147
7c1c2871
DA
148struct drm_i915_master_private {
149 drm_local_map_t *sarea;
150 struct _drm_i915_sarea *sarea_priv;
151};
de151cf6 152#define I915_FENCE_REG_NONE -1
4b9de737
DV
153#define I915_MAX_NUM_FENCES 16
154/* 16 fences + sign bit for FENCE_REG_NONE */
155#define I915_MAX_NUM_FENCE_BITS 5
de151cf6
JB
156
157struct drm_i915_fence_reg {
007cc8ac 158 struct list_head lru_list;
caea7476 159 struct drm_i915_gem_object *obj;
1690e1eb 160 int pin_count;
de151cf6 161};
7c1c2871 162
9b9d172d 163struct sdvo_device_mapping {
e957d772 164 u8 initialized;
9b9d172d 165 u8 dvo_port;
166 u8 slave_addr;
167 u8 dvo_wiring;
e957d772 168 u8 i2c_pin;
b1083333 169 u8 ddc_pin;
9b9d172d 170};
171
c4a1d9e4
CW
172struct intel_display_error_state;
173
63eeaf38 174struct drm_i915_error_state {
742cbee8 175 struct kref ref;
63eeaf38
JB
176 u32 eir;
177 u32 pgtbl_er;
be998e2e 178 u32 ier;
9574b3fe 179 bool waiting[I915_NUM_RINGS];
9db4a9c7 180 u32 pipestat[I915_MAX_PIPES];
c1cd90ed
DV
181 u32 tail[I915_NUM_RINGS];
182 u32 head[I915_NUM_RINGS];
d27b1e0e
DV
183 u32 ipeir[I915_NUM_RINGS];
184 u32 ipehr[I915_NUM_RINGS];
185 u32 instdone[I915_NUM_RINGS];
186 u32 acthd[I915_NUM_RINGS];
7e3b8737
DV
187 u32 semaphore_mboxes[I915_NUM_RINGS][I915_NUM_RINGS - 1];
188 /* our own tracking of ring head and tail */
189 u32 cpu_ring_head[I915_NUM_RINGS];
190 u32 cpu_ring_tail[I915_NUM_RINGS];
1d8f38f4 191 u32 error; /* gen6+ */
c1cd90ed
DV
192 u32 instpm[I915_NUM_RINGS];
193 u32 instps[I915_NUM_RINGS];
63eeaf38 194 u32 instdone1;
d27b1e0e 195 u32 seqno[I915_NUM_RINGS];
9df30794 196 u64 bbaddr;
33f3f518
DV
197 u32 fault_reg[I915_NUM_RINGS];
198 u32 done_reg;
c1cd90ed 199 u32 faddr[I915_NUM_RINGS];
4b9de737 200 u64 fence[I915_MAX_NUM_FENCES];
63eeaf38 201 struct timeval time;
52d39a21
CW
202 struct drm_i915_error_ring {
203 struct drm_i915_error_object {
204 int page_count;
205 u32 gtt_offset;
206 u32 *pages[0];
207 } *ringbuffer, *batchbuffer;
208 struct drm_i915_error_request {
209 long jiffies;
210 u32 seqno;
ee4f42b1 211 u32 tail;
52d39a21
CW
212 } *requests;
213 int num_requests;
214 } ring[I915_NUM_RINGS];
9df30794 215 struct drm_i915_error_buffer {
a779e5ab 216 u32 size;
9df30794
CW
217 u32 name;
218 u32 seqno;
219 u32 gtt_offset;
220 u32 read_domains;
221 u32 write_domain;
4b9de737 222 s32 fence_reg:I915_MAX_NUM_FENCE_BITS;
9df30794
CW
223 s32 pinned:2;
224 u32 tiling:2;
225 u32 dirty:1;
226 u32 purgeable:1;
5d1333fc 227 s32 ring:4;
93dfb40c 228 u32 cache_level:2;
c724e8a9
CW
229 } *active_bo, *pinned_bo;
230 u32 active_bo_count, pinned_bo_count;
6ef3d427 231 struct intel_overlay_error_state *overlay;
c4a1d9e4 232 struct intel_display_error_state *display;
63eeaf38
JB
233};
234
e70236a8
JB
235struct drm_i915_display_funcs {
236 void (*dpms)(struct drm_crtc *crtc, int mode);
ee5382ae 237 bool (*fbc_enabled)(struct drm_device *dev);
e70236a8
JB
238 void (*enable_fbc)(struct drm_crtc *crtc, unsigned long interval);
239 void (*disable_fbc)(struct drm_device *dev);
240 int (*get_display_clock_speed)(struct drm_device *dev);
241 int (*get_fifo_size)(struct drm_device *dev, int plane);
d210246a 242 void (*update_wm)(struct drm_device *dev);
b840d907
JB
243 void (*update_sprite_wm)(struct drm_device *dev, int pipe,
244 uint32_t sprite_width, int pixel_size);
9104183d 245 void (*sanitize_pm)(struct drm_device *dev);
1f8eeabf
ED
246 void (*update_linetime_wm)(struct drm_device *dev, int pipe,
247 struct drm_display_mode *mode);
f564048e
EA
248 int (*crtc_mode_set)(struct drm_crtc *crtc,
249 struct drm_display_mode *mode,
250 struct drm_display_mode *adjusted_mode,
251 int x, int y,
252 struct drm_framebuffer *old_fb);
ee7b9f93 253 void (*off)(struct drm_crtc *crtc);
e0dac65e
WF
254 void (*write_eld)(struct drm_connector *connector,
255 struct drm_crtc *crtc);
674cf967 256 void (*fdi_link_train)(struct drm_crtc *crtc);
6067aaea 257 void (*init_clock_gating)(struct drm_device *dev);
645c62a5 258 void (*init_pch_clock_gating)(struct drm_device *dev);
8c9f3aaf
JB
259 int (*queue_flip)(struct drm_device *dev, struct drm_crtc *crtc,
260 struct drm_framebuffer *fb,
261 struct drm_i915_gem_object *obj);
17638cd6
JB
262 int (*update_plane)(struct drm_crtc *crtc, struct drm_framebuffer *fb,
263 int x, int y);
8d715f00
KP
264 void (*force_wake_get)(struct drm_i915_private *dev_priv);
265 void (*force_wake_put)(struct drm_i915_private *dev_priv);
e70236a8
JB
266 /* clock updates for mode set */
267 /* cursor updates */
268 /* render clock increase/decrease */
269 /* display clock increase/decrease */
270 /* pll clock increase/decrease */
e70236a8
JB
271};
272
cfdf1fa2 273struct intel_device_info {
c96c3a8c 274 u8 gen;
0206e353
AJ
275 u8 is_mobile:1;
276 u8 is_i85x:1;
277 u8 is_i915g:1;
278 u8 is_i945gm:1;
279 u8 is_g33:1;
280 u8 need_gfx_hws:1;
281 u8 is_g4x:1;
282 u8 is_pineview:1;
283 u8 is_broadwater:1;
284 u8 is_crestline:1;
285 u8 is_ivybridge:1;
70a3eb7a 286 u8 is_valleyview:1;
7e508a27 287 u8 has_pch_split:1;
4cae9ae0 288 u8 is_haswell:1;
0206e353
AJ
289 u8 has_fbc:1;
290 u8 has_pipe_cxsr:1;
291 u8 has_hotplug:1;
292 u8 cursor_needs_physical:1;
293 u8 has_overlay:1;
294 u8 overlay_needs_physical:1;
295 u8 supports_tv:1;
296 u8 has_bsd_ring:1;
297 u8 has_blt_ring:1;
3d29b842 298 u8 has_llc:1;
cfdf1fa2
KH
299};
300
1d2a314c
DV
301#define I915_PPGTT_PD_ENTRIES 512
302#define I915_PPGTT_PT_ENTRIES 1024
303struct i915_hw_ppgtt {
304 unsigned num_pd_entries;
305 struct page **pt_pages;
306 uint32_t pd_offset;
307 dma_addr_t *pt_dma_addr;
308 dma_addr_t scratch_page_dma_addr;
309};
310
40521054
BW
311
312/* This must match up with the value previously used for execbuf2.rsvd1. */
313#define DEFAULT_CONTEXT_ID 0
314struct i915_hw_context {
315 int id;
e0556841 316 bool is_initialized;
40521054
BW
317 struct drm_i915_file_private *file_priv;
318 struct intel_ring_buffer *ring;
319 struct drm_i915_gem_object *obj;
320};
321
b5e50c3f 322enum no_fbc_reason {
bed4a673 323 FBC_NO_OUTPUT, /* no outputs enabled to compress */
b5e50c3f
JB
324 FBC_STOLEN_TOO_SMALL, /* not enough space to hold compressed buffers */
325 FBC_UNSUPPORTED_MODE, /* interlace or doublescanned mode */
326 FBC_MODE_TOO_LARGE, /* mode too large for compression */
327 FBC_BAD_PLANE, /* fbc not supported on plane */
328 FBC_NOT_TILED, /* buffer not tiled */
9c928d16 329 FBC_MULTIPLE_PIPES, /* more than one pipe active */
c1a9f047 330 FBC_MODULE_PARAM,
b5e50c3f
JB
331};
332
3bad0781
ZW
333enum intel_pch {
334 PCH_IBX, /* Ibexpeak PCH */
335 PCH_CPT, /* Cougarpoint PCH */
eb877ebf 336 PCH_LPT, /* Lynxpoint PCH */
3bad0781
ZW
337};
338
b690e96c 339#define QUIRK_PIPEA_FORCE (1<<0)
435793df 340#define QUIRK_LVDS_SSC_DISABLE (1<<1)
4dca20ef 341#define QUIRK_INVERT_BRIGHTNESS (1<<2)
b690e96c 342
8be48d92 343struct intel_fbdev;
1630fe75 344struct intel_fbc_work;
38651674 345
c2b9152f
DV
346struct intel_gmbus {
347 struct i2c_adapter adapter;
f6f808c8 348 bool force_bit;
c2b9152f 349 u32 reg0;
36c785f0 350 u32 gpio_reg;
c167a6fc 351 struct i2c_algo_bit_data bit_algo;
c2b9152f
DV
352 struct drm_i915_private *dev_priv;
353};
354
1da177e4 355typedef struct drm_i915_private {
673a394b
EA
356 struct drm_device *dev;
357
cfdf1fa2
KH
358 const struct intel_device_info *info;
359
72bfa19c 360 int relative_constants_mode;
ac5c4e76 361
3043c60c 362 void __iomem *regs;
9f1f46a4
DV
363 /** gt_fifo_count and the subsequent register write are synchronized
364 * with dev->struct_mutex. */
365 unsigned gt_fifo_count;
366 /** forcewake_count is protected by gt_lock */
367 unsigned forcewake_count;
368 /** gt_lock is also taken in irq contexts. */
369 struct spinlock gt_lock;
1da177e4 370
f2c9677b 371 struct intel_gmbus gmbus[GMBUS_NUM_PORTS];
f899fc64 372
8a8ed1f5
YS
373 /** gmbus_mutex protects against concurrent usage of the single hw gmbus
374 * controller on different i2c buses. */
375 struct mutex gmbus_mutex;
376
110447fc
DV
377 /**
378 * Base address of the gmbus and gpio block.
379 */
380 uint32_t gpio_mmio_base;
381
ec2a4c3f 382 struct pci_dev *bridge_dev;
1ec14ad3 383 struct intel_ring_buffer ring[I915_NUM_RINGS];
6f392d54 384 uint32_t next_seqno;
1da177e4 385
9c8da5eb 386 drm_dma_handle_t *status_page_dmah;
0a3e67a4 387 uint32_t counter;
05394f39
CW
388 struct drm_i915_gem_object *pwrctx;
389 struct drm_i915_gem_object *renderctx;
1da177e4 390
d7658989
JB
391 struct resource mch_res;
392
a6b54f3f 393 unsigned int cpp;
1da177e4
LT
394 int back_offset;
395 int front_offset;
396 int current_page;
397 int page_flipping;
1da177e4 398
1da177e4 399 atomic_t irq_received;
1ec14ad3
CW
400
401 /* protects the irq masks */
402 spinlock_t irq_lock;
57f350b6
JB
403
404 /* DPIO indirect register protection */
405 spinlock_t dpio_lock;
406
ed4cb414 407 /** Cached value of IMR to avoid reads in updating the bitfield */
7c463586 408 u32 pipestat[2];
1ec14ad3
CW
409 u32 irq_mask;
410 u32 gt_irq_mask;
411 u32 pch_irq_mask;
1da177e4 412
5ca58282
JB
413 u32 hotplug_supported_mask;
414 struct work_struct hotplug_work;
415
0d6aa60b 416 unsigned int sr01, adpa, ppcr, dvob, dvoc, lvds;
a3524f1b 417 int num_pipe;
ee7b9f93 418 int num_pch_pll;
a6b54f3f 419
f65d9421 420 /* For hangcheck timer */
576ae4b8 421#define DRM_I915_HANGCHECK_PERIOD 1500 /* in ms */
f65d9421
BG
422 struct timer_list hangcheck_timer;
423 int hangcheck_count;
b4519513 424 uint32_t last_acthd[I915_NUM_RINGS];
cbb465e7
CW
425 uint32_t last_instdone;
426 uint32_t last_instdone1;
f65d9421 427
e5eb3d63
DV
428 unsigned int stop_rings;
429
80824003 430 unsigned long cfb_size;
016b9b61
CW
431 unsigned int cfb_fb;
432 enum plane cfb_plane;
bed4a673 433 int cfb_y;
1630fe75 434 struct intel_fbc_work *fbc_work;
80824003 435
8ee1c3db
MG
436 struct intel_opregion opregion;
437
02e792fb
DV
438 /* overlay */
439 struct intel_overlay *overlay;
b840d907 440 bool sprite_scaling_enabled;
02e792fb 441
79e53945 442 /* LVDS info */
a9573556 443 int backlight_level; /* restore backlight to this value */
47356eb6 444 bool backlight_enabled;
88631706
ML
445 struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
446 struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
79e53945
JB
447
448 /* Feature bits from the VBIOS */
95281e35
HE
449 unsigned int int_tv_support:1;
450 unsigned int lvds_dither:1;
451 unsigned int lvds_vbt:1;
452 unsigned int int_crt_support:1;
43565a06 453 unsigned int lvds_use_ssc:1;
abd06860 454 unsigned int display_clock_mode:1;
43565a06 455 int lvds_ssc_freq;
b0354385
TI
456 unsigned int bios_lvds_val; /* initial [PCH_]LVDS reg val in VBIOS */
457 unsigned int lvds_val; /* used for checking LVDS channel mode */
5ceb0f9b 458 struct {
9f0e7ff4
JB
459 int rate;
460 int lanes;
461 int preemphasis;
462 int vswing;
463
464 bool initialized;
465 bool support;
466 int bpp;
467 struct edp_power_seq pps;
5ceb0f9b 468 } edp;
89667383 469 bool no_aux_handshake;
79e53945 470
c1c7af60
JB
471 struct notifier_block lid_notifier;
472
f899fc64 473 int crt_ddc_pin;
4b9de737 474 struct drm_i915_fence_reg fence_regs[I915_MAX_NUM_FENCES]; /* assume 965 */
de151cf6
JB
475 int fence_reg_start; /* 4 if userland hasn't ioctl'd us yet */
476 int num_fence_regs; /* 8 on pre-965, 16 otherwise */
477
95534263 478 unsigned int fsb_freq, mem_freq, is_ddr3;
7662c8bd 479
63eeaf38 480 spinlock_t error_lock;
742cbee8 481 /* Protected by dev->error_lock. */
63eeaf38 482 struct drm_i915_error_state *first_error;
8a905236 483 struct work_struct error_work;
30dbf0c0 484 struct completion error_completion;
9c9fe1f8 485 struct workqueue_struct *wq;
63eeaf38 486
e70236a8
JB
487 /* Display functions */
488 struct drm_i915_display_funcs display;
489
3bad0781
ZW
490 /* PCH chipset type */
491 enum intel_pch pch_type;
492
b690e96c
JB
493 unsigned long quirks;
494
ba8bbcf6 495 /* Register state */
c9354c85 496 bool modeset_on_lid;
ba8bbcf6
JB
497 u8 saveLBB;
498 u32 saveDSPACNTR;
499 u32 saveDSPBCNTR;
e948e994 500 u32 saveDSPARB;
968b503e 501 u32 saveHWS;
ba8bbcf6
JB
502 u32 savePIPEACONF;
503 u32 savePIPEBCONF;
504 u32 savePIPEASRC;
505 u32 savePIPEBSRC;
506 u32 saveFPA0;
507 u32 saveFPA1;
508 u32 saveDPLL_A;
509 u32 saveDPLL_A_MD;
510 u32 saveHTOTAL_A;
511 u32 saveHBLANK_A;
512 u32 saveHSYNC_A;
513 u32 saveVTOTAL_A;
514 u32 saveVBLANK_A;
515 u32 saveVSYNC_A;
516 u32 saveBCLRPAT_A;
5586c8bc 517 u32 saveTRANSACONF;
42048781
ZW
518 u32 saveTRANS_HTOTAL_A;
519 u32 saveTRANS_HBLANK_A;
520 u32 saveTRANS_HSYNC_A;
521 u32 saveTRANS_VTOTAL_A;
522 u32 saveTRANS_VBLANK_A;
523 u32 saveTRANS_VSYNC_A;
0da3ea12 524 u32 savePIPEASTAT;
ba8bbcf6
JB
525 u32 saveDSPASTRIDE;
526 u32 saveDSPASIZE;
527 u32 saveDSPAPOS;
585fb111 528 u32 saveDSPAADDR;
ba8bbcf6
JB
529 u32 saveDSPASURF;
530 u32 saveDSPATILEOFF;
531 u32 savePFIT_PGM_RATIOS;
0eb96d6e 532 u32 saveBLC_HIST_CTL;
ba8bbcf6
JB
533 u32 saveBLC_PWM_CTL;
534 u32 saveBLC_PWM_CTL2;
42048781
ZW
535 u32 saveBLC_CPU_PWM_CTL;
536 u32 saveBLC_CPU_PWM_CTL2;
ba8bbcf6
JB
537 u32 saveFPB0;
538 u32 saveFPB1;
539 u32 saveDPLL_B;
540 u32 saveDPLL_B_MD;
541 u32 saveHTOTAL_B;
542 u32 saveHBLANK_B;
543 u32 saveHSYNC_B;
544 u32 saveVTOTAL_B;
545 u32 saveVBLANK_B;
546 u32 saveVSYNC_B;
547 u32 saveBCLRPAT_B;
5586c8bc 548 u32 saveTRANSBCONF;
42048781
ZW
549 u32 saveTRANS_HTOTAL_B;
550 u32 saveTRANS_HBLANK_B;
551 u32 saveTRANS_HSYNC_B;
552 u32 saveTRANS_VTOTAL_B;
553 u32 saveTRANS_VBLANK_B;
554 u32 saveTRANS_VSYNC_B;
0da3ea12 555 u32 savePIPEBSTAT;
ba8bbcf6
JB
556 u32 saveDSPBSTRIDE;
557 u32 saveDSPBSIZE;
558 u32 saveDSPBPOS;
585fb111 559 u32 saveDSPBADDR;
ba8bbcf6
JB
560 u32 saveDSPBSURF;
561 u32 saveDSPBTILEOFF;
585fb111
JB
562 u32 saveVGA0;
563 u32 saveVGA1;
564 u32 saveVGA_PD;
ba8bbcf6
JB
565 u32 saveVGACNTRL;
566 u32 saveADPA;
567 u32 saveLVDS;
585fb111
JB
568 u32 savePP_ON_DELAYS;
569 u32 savePP_OFF_DELAYS;
ba8bbcf6
JB
570 u32 saveDVOA;
571 u32 saveDVOB;
572 u32 saveDVOC;
573 u32 savePP_ON;
574 u32 savePP_OFF;
575 u32 savePP_CONTROL;
585fb111 576 u32 savePP_DIVISOR;
ba8bbcf6
JB
577 u32 savePFIT_CONTROL;
578 u32 save_palette_a[256];
579 u32 save_palette_b[256];
06027f91 580 u32 saveDPFC_CB_BASE;
ba8bbcf6
JB
581 u32 saveFBC_CFB_BASE;
582 u32 saveFBC_LL_BASE;
583 u32 saveFBC_CONTROL;
584 u32 saveFBC_CONTROL2;
0da3ea12
JB
585 u32 saveIER;
586 u32 saveIIR;
587 u32 saveIMR;
42048781
ZW
588 u32 saveDEIER;
589 u32 saveDEIMR;
590 u32 saveGTIER;
591 u32 saveGTIMR;
592 u32 saveFDI_RXA_IMR;
593 u32 saveFDI_RXB_IMR;
1f84e550 594 u32 saveCACHE_MODE_0;
1f84e550 595 u32 saveMI_ARB_STATE;
ba8bbcf6
JB
596 u32 saveSWF0[16];
597 u32 saveSWF1[16];
598 u32 saveSWF2[3];
599 u8 saveMSR;
600 u8 saveSR[8];
123f794f 601 u8 saveGR[25];
ba8bbcf6 602 u8 saveAR_INDEX;
a59e122a 603 u8 saveAR[21];
ba8bbcf6 604 u8 saveDACMASK;
a59e122a 605 u8 saveCR[37];
4b9de737 606 uint64_t saveFENCE[I915_MAX_NUM_FENCES];
1fd1c624
EA
607 u32 saveCURACNTR;
608 u32 saveCURAPOS;
609 u32 saveCURABASE;
610 u32 saveCURBCNTR;
611 u32 saveCURBPOS;
612 u32 saveCURBBASE;
613 u32 saveCURSIZE;
a4fc5ed6
KP
614 u32 saveDP_B;
615 u32 saveDP_C;
616 u32 saveDP_D;
617 u32 savePIPEA_GMCH_DATA_M;
618 u32 savePIPEB_GMCH_DATA_M;
619 u32 savePIPEA_GMCH_DATA_N;
620 u32 savePIPEB_GMCH_DATA_N;
621 u32 savePIPEA_DP_LINK_M;
622 u32 savePIPEB_DP_LINK_M;
623 u32 savePIPEA_DP_LINK_N;
624 u32 savePIPEB_DP_LINK_N;
42048781
ZW
625 u32 saveFDI_RXA_CTL;
626 u32 saveFDI_TXA_CTL;
627 u32 saveFDI_RXB_CTL;
628 u32 saveFDI_TXB_CTL;
629 u32 savePFA_CTL_1;
630 u32 savePFB_CTL_1;
631 u32 savePFA_WIN_SZ;
632 u32 savePFB_WIN_SZ;
633 u32 savePFA_WIN_POS;
634 u32 savePFB_WIN_POS;
5586c8bc
ZW
635 u32 savePCH_DREF_CONTROL;
636 u32 saveDISP_ARB_CTL;
637 u32 savePIPEA_DATA_M1;
638 u32 savePIPEA_DATA_N1;
639 u32 savePIPEA_LINK_M1;
640 u32 savePIPEA_LINK_N1;
641 u32 savePIPEB_DATA_M1;
642 u32 savePIPEB_DATA_N1;
643 u32 savePIPEB_LINK_M1;
644 u32 savePIPEB_LINK_N1;
b5b72e89 645 u32 saveMCHBAR_RENDER_STANDBY;
cda2bb78 646 u32 savePCH_PORT_HOTPLUG;
673a394b
EA
647
648 struct {
19966754 649 /** Bridge to intel-gtt-ko */
c64f7ba5 650 const struct intel_gtt *gtt;
19966754 651 /** Memory allocator for GTT stolen memory */
fe669bf8 652 struct drm_mm stolen;
19966754 653 /** Memory allocator for GTT */
673a394b 654 struct drm_mm gtt_space;
93a37f20
DV
655 /** List of all objects in gtt_space. Used to restore gtt
656 * mappings on resume */
657 struct list_head gtt_list;
bee4a186
CW
658
659 /** Usable portion of the GTT for GEM */
660 unsigned long gtt_start;
a6e0aa42 661 unsigned long gtt_mappable_end;
bee4a186 662 unsigned long gtt_end;
673a394b 663
0839ccb8 664 struct io_mapping *gtt_mapping;
dd2757f8 665 phys_addr_t gtt_base_addr;
ab657db1 666 int gtt_mtrr;
0839ccb8 667
1d2a314c
DV
668 /** PPGTT used for aliasing the PPGTT with the GTT */
669 struct i915_hw_ppgtt *aliasing_ppgtt;
670
b9524a1e
BW
671 u32 *l3_remap_info;
672
17250b71 673 struct shrinker inactive_shrinker;
31169714 674
69dc4987
CW
675 /**
676 * List of objects currently involved in rendering.
677 *
678 * Includes buffers having the contents of their GPU caches
679 * flushed, not necessarily primitives. last_rendering_seqno
680 * represents when the rendering involved will be completed.
681 *
682 * A reference is held on the buffer while on this list.
683 */
684 struct list_head active_list;
685
673a394b
EA
686 /**
687 * List of objects which are not in the ringbuffer but which
688 * still have a write_domain which needs to be flushed before
689 * unbinding.
690 *
ce44b0ea
EA
691 * last_rendering_seqno is 0 while an object is in this list.
692 *
673a394b
EA
693 * A reference is held on the buffer while on this list.
694 */
695 struct list_head flushing_list;
696
697 /**
698 * LRU list of objects which are not in the ringbuffer and
699 * are ready to unbind, but are still in the GTT.
700 *
ce44b0ea
EA
701 * last_rendering_seqno is 0 while an object is in this list.
702 *
673a394b
EA
703 * A reference is not held on the buffer while on this list,
704 * as merely being GTT-bound shouldn't prevent its being
705 * freed, and we'll pull it off the list in the free path.
706 */
707 struct list_head inactive_list;
708
a09ba7fa
EA
709 /** LRU list of objects with fence regs on them. */
710 struct list_head fence_list;
711
673a394b
EA
712 /**
713 * We leave the user IRQ off as much as possible,
714 * but this means that requests will finish and never
715 * be retired once the system goes idle. Set a timer to
716 * fire periodically while the ring is running. When it
717 * fires, go retire requests.
718 */
719 struct delayed_work retire_work;
720
ce453d81
CW
721 /**
722 * Are we in a non-interruptible section of code like
723 * modesetting?
724 */
725 bool interruptible;
726
673a394b
EA
727 /**
728 * Flag if the X Server, and thus DRM, is not currently in
729 * control of the device.
730 *
731 * This is set between LeaveVT and EnterVT. It needs to be
732 * replaced with a semaphore. It also needs to be
733 * transitioned away from for kernel modesetting.
734 */
735 int suspended;
736
737 /**
738 * Flag if the hardware appears to be wedged.
739 *
740 * This is set when attempts to idle the device timeout.
25985edc 741 * It prevents command submission from occurring and makes
673a394b
EA
742 * every pending request fail
743 */
ba1234d1 744 atomic_t wedged;
673a394b
EA
745
746 /** Bit 6 swizzling required for X tiling */
747 uint32_t bit_6_swizzle_x;
748 /** Bit 6 swizzling required for Y tiling */
749 uint32_t bit_6_swizzle_y;
71acb5eb
DA
750
751 /* storage for physical objects */
752 struct drm_i915_gem_phys_object *phys_objs[I915_MAX_PHYS_OBJECT];
9220434a 753
73aa808f 754 /* accounting, useful for userland debugging */
73aa808f 755 size_t gtt_total;
6299f992
CW
756 size_t mappable_gtt_total;
757 size_t object_memory;
73aa808f 758 u32 object_count;
673a394b 759 } mm;
8781342d
DV
760
761 /* Old dri1 support infrastructure, beware the dragons ya fools entering
762 * here! */
763 struct {
764 unsigned allow_batchbuffer : 1;
316d3884 765 u32 __iomem *gfx_hws_cpu_addr;
8781342d
DV
766 } dri1;
767
768 /* Kernel Modesetting */
769
9b9d172d 770 struct sdvo_device_mapping sdvo_mappings[2];
a3e17eb8
ZY
771 /* indicate whether the LVDS_BORDER should be enabled or not */
772 unsigned int lvds_border_bits;
1d8e1c75
CW
773 /* Panel fitter placement and size for Ironlake+ */
774 u32 pch_pf_pos, pch_pf_size;
652c393a 775
27f8227b
JB
776 struct drm_crtc *plane_to_crtc_mapping[3];
777 struct drm_crtc *pipe_to_crtc_mapping[3];
6b95a207
KH
778 wait_queue_head_t pending_flip_queue;
779
ee7b9f93
JB
780 struct intel_pch_pll pch_plls[I915_NUM_PLLS];
781
652c393a
JB
782 /* Reclocking support */
783 bool render_reclock_avail;
784 bool lvds_downclock_avail;
18f9ed12
ZY
785 /* indicates the reduced downclock for LVDS*/
786 int lvds_downclock;
652c393a
JB
787 struct work_struct idle_work;
788 struct timer_list idle_timer;
789 bool busy;
790 u16 orig_clock;
6363ee6f
ZY
791 int child_dev_num;
792 struct child_device_config *child_dev;
a2565377 793 struct drm_connector *int_lvds_connector;
aaa6fd2a 794 struct drm_connector *int_edp_connector;
f97108d1 795
c4804411 796 bool mchbar_need_disable;
f97108d1 797
4912d041
BW
798 struct work_struct rps_work;
799 spinlock_t rps_lock;
800 u32 pm_iir;
801
f97108d1
JB
802 u8 cur_delay;
803 u8 min_delay;
804 u8 max_delay;
7648fa99
JB
805 u8 fmax;
806 u8 fstart;
807
05394f39
CW
808 u64 last_count1;
809 unsigned long last_time1;
4ed0b577 810 unsigned long chipset_power;
05394f39
CW
811 u64 last_count2;
812 struct timespec last_time2;
813 unsigned long gfx_power;
814 int c_m;
815 int r_t;
816 u8 corr;
7648fa99 817 spinlock_t *mchdev_lock;
b5e50c3f
JB
818
819 enum no_fbc_reason no_fbc_reason;
38651674 820
20bf377e
JB
821 struct drm_mm_node *compressed_fb;
822 struct drm_mm_node *compressed_llb;
34dc4d44 823
ae681d96
CW
824 unsigned long last_gpu_reset;
825
8be48d92
DA
826 /* list of fbdev register on this device */
827 struct intel_fbdev *fbdev;
e953fd7b 828
aaa6fd2a
MG
829 struct backlight_device *backlight;
830
e953fd7b 831 struct drm_property *broadcast_rgb_property;
3f43c48d 832 struct drm_property *force_audio_property;
e3689190
BW
833
834 struct work_struct parity_error_work;
254f965c
BW
835 bool hw_contexts_disabled;
836 uint32_t hw_context_size;
1da177e4
LT
837} drm_i915_private_t;
838
b4519513
CW
839/* Iterate over initialised rings */
840#define for_each_ring(ring__, dev_priv__, i__) \
841 for ((i__) = 0; (i__) < I915_NUM_RINGS; (i__)++) \
842 if (((ring__) = &(dev_priv__)->ring[(i__)]), intel_ring_initialized((ring__)))
843
b1d7e4b4
WF
844enum hdmi_force_audio {
845 HDMI_AUDIO_OFF_DVI = -2, /* no aux data for HDMI-DVI converter */
846 HDMI_AUDIO_OFF, /* force turn off HDMI audio */
847 HDMI_AUDIO_AUTO, /* trust EDID */
848 HDMI_AUDIO_ON, /* force turn on HDMI audio */
849};
850
93dfb40c
CW
851enum i915_cache_level {
852 I915_CACHE_NONE,
853 I915_CACHE_LLC,
854 I915_CACHE_LLC_MLC, /* gen6+ */
855};
856
673a394b 857struct drm_i915_gem_object {
c397b908 858 struct drm_gem_object base;
673a394b
EA
859
860 /** Current space allocated to this object in the GTT, if any. */
861 struct drm_mm_node *gtt_space;
93a37f20 862 struct list_head gtt_list;
673a394b
EA
863
864 /** This object's place on the active/flushing/inactive lists */
69dc4987
CW
865 struct list_head ring_list;
866 struct list_head mm_list;
99fcb766
DV
867 /** This object's place on GPU write list */
868 struct list_head gpu_write_list;
432e58ed
CW
869 /** This object's place in the batchbuffer or on the eviction list */
870 struct list_head exec_list;
673a394b
EA
871
872 /**
873 * This is set if the object is on the active or flushing lists
874 * (has pending rendering), and is not set if it's on inactive (ready
875 * to be unbound).
876 */
0206e353 877 unsigned int active:1;
673a394b
EA
878
879 /**
880 * This is set if the object has been written to since last bound
881 * to the GTT
882 */
0206e353 883 unsigned int dirty:1;
778c3544 884
87ca9c8a
CW
885 /**
886 * This is set if the object has been written to since the last
887 * GPU flush.
888 */
0206e353 889 unsigned int pending_gpu_write:1;
87ca9c8a 890
778c3544
DV
891 /**
892 * Fence register bits (if any) for this object. Will be set
893 * as needed when mapped into the GTT.
894 * Protected by dev->struct_mutex.
778c3544 895 */
4b9de737 896 signed int fence_reg:I915_MAX_NUM_FENCE_BITS;
778c3544 897
778c3544
DV
898 /**
899 * Advice: are the backing pages purgeable?
900 */
0206e353 901 unsigned int madv:2;
778c3544 902
778c3544
DV
903 /**
904 * Current tiling mode for the object.
905 */
0206e353 906 unsigned int tiling_mode:2;
5d82e3e6
CW
907 /**
908 * Whether the tiling parameters for the currently associated fence
909 * register have changed. Note that for the purposes of tracking
910 * tiling changes we also treat the unfenced register, the register
911 * slot that the object occupies whilst it executes a fenced
912 * command (such as BLT on gen2/3), as a "fence".
913 */
914 unsigned int fence_dirty:1;
778c3544
DV
915
916 /** How many users have pinned this object in GTT space. The following
917 * users can each hold at most one reference: pwrite/pread, pin_ioctl
918 * (via user_pin_count), execbuffer (objects are not allowed multiple
919 * times for the same batchbuffer), and the framebuffer code. When
920 * switching/pageflipping, the framebuffer code has at most two buffers
921 * pinned per crtc.
922 *
923 * In the worst case this is 1 + 1 + 1 + 2*2 = 7. That would fit into 3
924 * bits with absolutely no headroom. So use 4 bits. */
0206e353 925 unsigned int pin_count:4;
778c3544 926#define DRM_I915_GEM_OBJECT_MAX_PIN_COUNT 0xf
673a394b 927
75e9e915
DV
928 /**
929 * Is the object at the current location in the gtt mappable and
930 * fenceable? Used to avoid costly recalculations.
931 */
0206e353 932 unsigned int map_and_fenceable:1;
75e9e915 933
fb7d516a
DV
934 /**
935 * Whether the current gtt mapping needs to be mappable (and isn't just
936 * mappable by accident). Track pin and fault separate for a more
937 * accurate mappable working set.
938 */
0206e353
AJ
939 unsigned int fault_mappable:1;
940 unsigned int pin_mappable:1;
fb7d516a 941
caea7476
CW
942 /*
943 * Is the GPU currently using a fence to access this buffer,
944 */
945 unsigned int pending_fenced_gpu_access:1;
946 unsigned int fenced_gpu_access:1;
947
93dfb40c
CW
948 unsigned int cache_level:2;
949
7bddb01f 950 unsigned int has_aliasing_ppgtt_mapping:1;
74898d7e 951 unsigned int has_global_gtt_mapping:1;
7bddb01f 952
856fa198 953 struct page **pages;
673a394b 954
185cbcb3
DV
955 /**
956 * DMAR support
957 */
958 struct scatterlist *sg_list;
959 int num_sg;
960
1286ff73
DV
961 /* prime dma-buf support */
962 struct sg_table *sg_table;
9a70cc2a
DA
963 void *dma_buf_vmapping;
964 int vmapping_count;
965
67731b87
CW
966 /**
967 * Used for performing relocations during execbuffer insertion.
968 */
969 struct hlist_node exec_node;
970 unsigned long exec_handle;
6fe4f140 971 struct drm_i915_gem_exec_object2 *exec_entry;
67731b87 972
673a394b
EA
973 /**
974 * Current offset of the object in GTT space.
975 *
976 * This is the same as gtt_space->start
977 */
978 uint32_t gtt_offset;
e67b8ce1 979
caea7476
CW
980 struct intel_ring_buffer *ring;
981
1c293ea3
CW
982 /** Breadcrumb of last rendering to the buffer. */
983 uint32_t last_rendering_seqno;
caea7476
CW
984 /** Breadcrumb of last fenced GPU access to the buffer. */
985 uint32_t last_fenced_seqno;
673a394b 986
778c3544 987 /** Current tiling stride for the object, if it's tiled. */
de151cf6 988 uint32_t stride;
673a394b 989
280b713b 990 /** Record of address bit 17 of each page at last unbind. */
d312ec25 991 unsigned long *bit_17;
280b713b 992
79e53945
JB
993 /** User space pin count and filp owning the pin */
994 uint32_t user_pin_count;
995 struct drm_file *pin_filp;
71acb5eb
DA
996
997 /** for phy allocated objects */
998 struct drm_i915_gem_phys_object *phys_obj;
b70d11da 999
6b95a207
KH
1000 /**
1001 * Number of crtcs where this object is currently the fb, but
1002 * will be page flipped away on the next vblank. When it
1003 * reaches 0, dev_priv->pending_flip_queue will be woken up.
1004 */
1005 atomic_t pending_flip;
673a394b
EA
1006};
1007
62b8b215 1008#define to_intel_bo(x) container_of(x, struct drm_i915_gem_object, base)
23010e43 1009
673a394b
EA
1010/**
1011 * Request queue structure.
1012 *
1013 * The request queue allows us to note sequence numbers that have been emitted
1014 * and may be associated with active buffers to be retired.
1015 *
1016 * By keeping this list, we can avoid having to do questionable
1017 * sequence-number comparisons on buffer last_rendering_seqnos, and associate
1018 * an emission time with seqnos for tracking how far ahead of the GPU we are.
1019 */
1020struct drm_i915_gem_request {
852835f3
ZN
1021 /** On Which ring this request was generated */
1022 struct intel_ring_buffer *ring;
1023
673a394b
EA
1024 /** GEM sequence number associated with this request. */
1025 uint32_t seqno;
1026
a71d8d94
CW
1027 /** Postion in the ringbuffer of the end of the request */
1028 u32 tail;
1029
673a394b
EA
1030 /** Time at which this request was emitted, in jiffies. */
1031 unsigned long emitted_jiffies;
1032
b962442e 1033 /** global list entry for this request */
673a394b 1034 struct list_head list;
b962442e 1035
f787a5f5 1036 struct drm_i915_file_private *file_priv;
b962442e
EA
1037 /** file_priv list entry for this request */
1038 struct list_head client_list;
673a394b
EA
1039};
1040
1041struct drm_i915_file_private {
1042 struct {
1c25595f 1043 struct spinlock lock;
b962442e 1044 struct list_head request_list;
673a394b 1045 } mm;
40521054 1046 struct idr context_idr;
673a394b
EA
1047};
1048
cae5852d
ZN
1049#define INTEL_INFO(dev) (((struct drm_i915_private *) (dev)->dev_private)->info)
1050
1051#define IS_I830(dev) ((dev)->pci_device == 0x3577)
1052#define IS_845G(dev) ((dev)->pci_device == 0x2562)
1053#define IS_I85X(dev) (INTEL_INFO(dev)->is_i85x)
1054#define IS_I865G(dev) ((dev)->pci_device == 0x2572)
1055#define IS_I915G(dev) (INTEL_INFO(dev)->is_i915g)
1056#define IS_I915GM(dev) ((dev)->pci_device == 0x2592)
1057#define IS_I945G(dev) ((dev)->pci_device == 0x2772)
1058#define IS_I945GM(dev) (INTEL_INFO(dev)->is_i945gm)
1059#define IS_BROADWATER(dev) (INTEL_INFO(dev)->is_broadwater)
1060#define IS_CRESTLINE(dev) (INTEL_INFO(dev)->is_crestline)
1061#define IS_GM45(dev) ((dev)->pci_device == 0x2A42)
1062#define IS_G4X(dev) (INTEL_INFO(dev)->is_g4x)
1063#define IS_PINEVIEW_G(dev) ((dev)->pci_device == 0xa001)
1064#define IS_PINEVIEW_M(dev) ((dev)->pci_device == 0xa011)
1065#define IS_PINEVIEW(dev) (INTEL_INFO(dev)->is_pineview)
1066#define IS_G33(dev) (INTEL_INFO(dev)->is_g33)
1067#define IS_IRONLAKE_D(dev) ((dev)->pci_device == 0x0042)
1068#define IS_IRONLAKE_M(dev) ((dev)->pci_device == 0x0046)
4b65177b 1069#define IS_IVYBRIDGE(dev) (INTEL_INFO(dev)->is_ivybridge)
70a3eb7a 1070#define IS_VALLEYVIEW(dev) (INTEL_INFO(dev)->is_valleyview)
4cae9ae0 1071#define IS_HASWELL(dev) (INTEL_INFO(dev)->is_haswell)
cae5852d
ZN
1072#define IS_MOBILE(dev) (INTEL_INFO(dev)->is_mobile)
1073
85436696
JB
1074/*
1075 * The genX designation typically refers to the render engine, so render
1076 * capability related checks should use IS_GEN, while display and other checks
1077 * have their own (e.g. HAS_PCH_SPLIT for ILK+ display, IS_foo for particular
1078 * chips, etc.).
1079 */
cae5852d
ZN
1080#define IS_GEN2(dev) (INTEL_INFO(dev)->gen == 2)
1081#define IS_GEN3(dev) (INTEL_INFO(dev)->gen == 3)
1082#define IS_GEN4(dev) (INTEL_INFO(dev)->gen == 4)
1083#define IS_GEN5(dev) (INTEL_INFO(dev)->gen == 5)
1084#define IS_GEN6(dev) (INTEL_INFO(dev)->gen == 6)
85436696 1085#define IS_GEN7(dev) (INTEL_INFO(dev)->gen == 7)
cae5852d
ZN
1086
1087#define HAS_BSD(dev) (INTEL_INFO(dev)->has_bsd_ring)
1088#define HAS_BLT(dev) (INTEL_INFO(dev)->has_blt_ring)
3d29b842 1089#define HAS_LLC(dev) (INTEL_INFO(dev)->has_llc)
cae5852d
ZN
1090#define I915_NEED_GFX_HWS(dev) (INTEL_INFO(dev)->need_gfx_hws)
1091
254f965c 1092#define HAS_HW_CONTEXTS(dev) (INTEL_INFO(dev)->gen >= 6)
1d2a314c
DV
1093#define HAS_ALIASING_PPGTT(dev) (INTEL_INFO(dev)->gen >=6)
1094
05394f39 1095#define HAS_OVERLAY(dev) (INTEL_INFO(dev)->has_overlay)
cae5852d
ZN
1096#define OVERLAY_NEEDS_PHYSICAL(dev) (INTEL_INFO(dev)->overlay_needs_physical)
1097
1098/* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
1099 * rows, which changed the alignment requirements and fence programming.
1100 */
1101#define HAS_128_BYTE_Y_TILING(dev) (!IS_GEN2(dev) && !(IS_I915G(dev) || \
1102 IS_I915GM(dev)))
1103#define SUPPORTS_DIGITAL_OUTPUTS(dev) (!IS_GEN2(dev) && !IS_PINEVIEW(dev))
1104#define SUPPORTS_INTEGRATED_HDMI(dev) (IS_G4X(dev) || IS_GEN5(dev))
1105#define SUPPORTS_INTEGRATED_DP(dev) (IS_G4X(dev) || IS_GEN5(dev))
1106#define SUPPORTS_EDP(dev) (IS_IRONLAKE_M(dev))
1107#define SUPPORTS_TV(dev) (INTEL_INFO(dev)->supports_tv)
1108#define I915_HAS_HOTPLUG(dev) (INTEL_INFO(dev)->has_hotplug)
1109/* dsparb controlled by hw only */
1110#define DSPARB_HWCONTROL(dev) (IS_G4X(dev) || IS_IRONLAKE(dev))
1111
1112#define HAS_FW_BLC(dev) (INTEL_INFO(dev)->gen > 2)
1113#define HAS_PIPE_CXSR(dev) (INTEL_INFO(dev)->has_pipe_cxsr)
1114#define I915_HAS_FBC(dev) (INTEL_INFO(dev)->has_fbc)
cae5852d 1115
7e508a27 1116#define HAS_PCH_SPLIT(dev) (INTEL_INFO(dev)->has_pch_split)
eceae481 1117#define HAS_PIPE_CONTROL(dev) (INTEL_INFO(dev)->gen >= 5)
cae5852d
ZN
1118
1119#define INTEL_PCH_TYPE(dev) (((struct drm_i915_private *)(dev)->dev_private)->pch_type)
eb877ebf 1120#define HAS_PCH_LPT(dev) (INTEL_PCH_TYPE(dev) == PCH_LPT)
cae5852d
ZN
1121#define HAS_PCH_CPT(dev) (INTEL_PCH_TYPE(dev) == PCH_CPT)
1122#define HAS_PCH_IBX(dev) (INTEL_PCH_TYPE(dev) == PCH_IBX)
1123
05394f39
CW
1124#include "i915_trace.h"
1125
83b7f9ac
ED
1126/**
1127 * RC6 is a special power stage which allows the GPU to enter an very
1128 * low-voltage mode when idle, using down to 0V while at this stage. This
1129 * stage is entered automatically when the GPU is idle when RC6 support is
1130 * enabled, and as soon as new workload arises GPU wakes up automatically as well.
1131 *
1132 * There are different RC6 modes available in Intel GPU, which differentiate
1133 * among each other with the latency required to enter and leave RC6 and
1134 * voltage consumed by the GPU in different states.
1135 *
1136 * The combination of the following flags define which states GPU is allowed
1137 * to enter, while RC6 is the normal RC6 state, RC6p is the deep RC6, and
1138 * RC6pp is deepest RC6. Their support by hardware varies according to the
1139 * GPU, BIOS, chipset and platform. RC6 is usually the safest one and the one
1140 * which brings the most power savings; deeper states save more power, but
1141 * require higher latency to switch to and wake up.
1142 */
1143#define INTEL_RC6_ENABLE (1<<0)
1144#define INTEL_RC6p_ENABLE (1<<1)
1145#define INTEL_RC6pp_ENABLE (1<<2)
1146
c153f45f 1147extern struct drm_ioctl_desc i915_ioctls[];
b3a83639 1148extern int i915_max_ioctl;
a35d9d3c
BW
1149extern unsigned int i915_fbpercrtc __always_unused;
1150extern int i915_panel_ignore_lid __read_mostly;
1151extern unsigned int i915_powersave __read_mostly;
f45b5557 1152extern int i915_semaphores __read_mostly;
a35d9d3c 1153extern unsigned int i915_lvds_downclock __read_mostly;
121d527a 1154extern int i915_lvds_channel_mode __read_mostly;
4415e63b 1155extern int i915_panel_use_ssc __read_mostly;
a35d9d3c 1156extern int i915_vbt_sdvo_panel_type __read_mostly;
c0f372b3 1157extern int i915_enable_rc6 __read_mostly;
4415e63b 1158extern int i915_enable_fbc __read_mostly;
a35d9d3c 1159extern bool i915_enable_hangcheck __read_mostly;
650dc07e 1160extern int i915_enable_ppgtt __read_mostly;
b3a83639 1161
6a9ee8af
DA
1162extern int i915_suspend(struct drm_device *dev, pm_message_t state);
1163extern int i915_resume(struct drm_device *dev);
7c1c2871
DA
1164extern int i915_master_create(struct drm_device *dev, struct drm_master *master);
1165extern void i915_master_destroy(struct drm_device *dev, struct drm_master *master);
1166
1da177e4 1167 /* i915_dma.c */
d05c617e 1168void i915_update_dri1_breadcrumb(struct drm_device *dev);
84b1fd10 1169extern void i915_kernel_lost_context(struct drm_device * dev);
22eae947 1170extern int i915_driver_load(struct drm_device *, unsigned long flags);
ba8bbcf6 1171extern int i915_driver_unload(struct drm_device *);
673a394b 1172extern int i915_driver_open(struct drm_device *dev, struct drm_file *file_priv);
84b1fd10 1173extern void i915_driver_lastclose(struct drm_device * dev);
6c340eac
EA
1174extern void i915_driver_preclose(struct drm_device *dev,
1175 struct drm_file *file_priv);
673a394b
EA
1176extern void i915_driver_postclose(struct drm_device *dev,
1177 struct drm_file *file_priv);
84b1fd10 1178extern int i915_driver_device_is_agp(struct drm_device * dev);
c43b5634 1179#ifdef CONFIG_COMPAT
0d6aa60b
DA
1180extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
1181 unsigned long arg);
c43b5634 1182#endif
673a394b 1183extern int i915_emit_box(struct drm_device *dev,
c4e7a414
CW
1184 struct drm_clip_rect *box,
1185 int DR1, int DR4);
d4b8bb2a 1186extern int i915_reset(struct drm_device *dev);
7648fa99
JB
1187extern unsigned long i915_chipset_val(struct drm_i915_private *dev_priv);
1188extern unsigned long i915_mch_val(struct drm_i915_private *dev_priv);
1189extern unsigned long i915_gfx_val(struct drm_i915_private *dev_priv);
1190extern void i915_update_gfx_val(struct drm_i915_private *dev_priv);
1191
af6061af 1192
1da177e4 1193/* i915_irq.c */
f65d9421 1194void i915_hangcheck_elapsed(unsigned long data);
527f9e90 1195void i915_handle_error(struct drm_device *dev, bool wedged);
1da177e4 1196
f71d4af4 1197extern void intel_irq_init(struct drm_device *dev);
b1f14ad0 1198
742cbee8
DV
1199void i915_error_state_free(struct kref *error_ref);
1200
7c463586
KP
1201void
1202i915_enable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask);
1203
1204void
1205i915_disable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask);
1206
0206e353 1207void intel_enable_asle(struct drm_device *dev);
01c66889 1208
3bd3c932
CW
1209#ifdef CONFIG_DEBUG_FS
1210extern void i915_destroy_error_state(struct drm_device *dev);
1211#else
1212#define i915_destroy_error_state(x)
1213#endif
1214
7c463586 1215
673a394b
EA
1216/* i915_gem.c */
1217int i915_gem_init_ioctl(struct drm_device *dev, void *data,
1218 struct drm_file *file_priv);
1219int i915_gem_create_ioctl(struct drm_device *dev, void *data,
1220 struct drm_file *file_priv);
1221int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
1222 struct drm_file *file_priv);
1223int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
1224 struct drm_file *file_priv);
1225int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
1226 struct drm_file *file_priv);
de151cf6
JB
1227int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
1228 struct drm_file *file_priv);
673a394b
EA
1229int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
1230 struct drm_file *file_priv);
1231int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
1232 struct drm_file *file_priv);
1233int i915_gem_execbuffer(struct drm_device *dev, void *data,
1234 struct drm_file *file_priv);
76446cac
JB
1235int i915_gem_execbuffer2(struct drm_device *dev, void *data,
1236 struct drm_file *file_priv);
673a394b
EA
1237int i915_gem_pin_ioctl(struct drm_device *dev, void *data,
1238 struct drm_file *file_priv);
1239int i915_gem_unpin_ioctl(struct drm_device *dev, void *data,
1240 struct drm_file *file_priv);
1241int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
1242 struct drm_file *file_priv);
1243int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
1244 struct drm_file *file_priv);
3ef94daa
CW
1245int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
1246 struct drm_file *file_priv);
673a394b
EA
1247int i915_gem_entervt_ioctl(struct drm_device *dev, void *data,
1248 struct drm_file *file_priv);
1249int i915_gem_leavevt_ioctl(struct drm_device *dev, void *data,
1250 struct drm_file *file_priv);
1251int i915_gem_set_tiling(struct drm_device *dev, void *data,
1252 struct drm_file *file_priv);
1253int i915_gem_get_tiling(struct drm_device *dev, void *data,
1254 struct drm_file *file_priv);
5a125c3c
EA
1255int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
1256 struct drm_file *file_priv);
23ba4fd0
BW
1257int i915_gem_wait_ioctl(struct drm_device *dev, void *data,
1258 struct drm_file *file_priv);
673a394b 1259void i915_gem_load(struct drm_device *dev);
673a394b 1260int i915_gem_init_object(struct drm_gem_object *obj);
db53a302 1261int __must_check i915_gem_flush_ring(struct intel_ring_buffer *ring,
88241785
CW
1262 uint32_t invalidate_domains,
1263 uint32_t flush_domains);
05394f39
CW
1264struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
1265 size_t size);
673a394b 1266void i915_gem_free_object(struct drm_gem_object *obj);
2021746e
CW
1267int __must_check i915_gem_object_pin(struct drm_i915_gem_object *obj,
1268 uint32_t alignment,
1269 bool map_and_fenceable);
05394f39 1270void i915_gem_object_unpin(struct drm_i915_gem_object *obj);
2021746e 1271int __must_check i915_gem_object_unbind(struct drm_i915_gem_object *obj);
05394f39 1272void i915_gem_release_mmap(struct drm_i915_gem_object *obj);
673a394b 1273void i915_gem_lastclose(struct drm_device *dev);
f787a5f5 1274
1286ff73
DV
1275int i915_gem_object_get_pages_gtt(struct drm_i915_gem_object *obj,
1276 gfp_t gfpmask);
54cf91dc 1277int __must_check i915_mutex_lock_interruptible(struct drm_device *dev);
ce453d81 1278int __must_check i915_gem_object_wait_rendering(struct drm_i915_gem_object *obj);
2911a35b
BW
1279int i915_gem_object_sync(struct drm_i915_gem_object *obj,
1280 struct intel_ring_buffer *to);
54cf91dc 1281void i915_gem_object_move_to_active(struct drm_i915_gem_object *obj,
1ec14ad3
CW
1282 struct intel_ring_buffer *ring,
1283 u32 seqno);
54cf91dc 1284
ff72145b
DA
1285int i915_gem_dumb_create(struct drm_file *file_priv,
1286 struct drm_device *dev,
1287 struct drm_mode_create_dumb *args);
1288int i915_gem_mmap_gtt(struct drm_file *file_priv, struct drm_device *dev,
1289 uint32_t handle, uint64_t *offset);
1290int i915_gem_dumb_destroy(struct drm_file *file_priv, struct drm_device *dev,
0206e353 1291 uint32_t handle);
f787a5f5
CW
1292/**
1293 * Returns true if seq1 is later than seq2.
1294 */
1295static inline bool
1296i915_seqno_passed(uint32_t seq1, uint32_t seq2)
1297{
1298 return (int32_t)(seq1 - seq2) >= 0;
1299}
1300
53d227f2 1301u32 i915_gem_next_request_seqno(struct intel_ring_buffer *ring);
54cf91dc 1302
06d98131 1303int __must_check i915_gem_object_get_fence(struct drm_i915_gem_object *obj);
d9e86c0e 1304int __must_check i915_gem_object_put_fence(struct drm_i915_gem_object *obj);
2021746e 1305
9a5a53b3 1306static inline bool
1690e1eb
CW
1307i915_gem_object_pin_fence(struct drm_i915_gem_object *obj)
1308{
1309 if (obj->fence_reg != I915_FENCE_REG_NONE) {
1310 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
1311 dev_priv->fence_regs[obj->fence_reg].pin_count++;
9a5a53b3
CW
1312 return true;
1313 } else
1314 return false;
1690e1eb
CW
1315}
1316
1317static inline void
1318i915_gem_object_unpin_fence(struct drm_i915_gem_object *obj)
1319{
1320 if (obj->fence_reg != I915_FENCE_REG_NONE) {
1321 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
1322 dev_priv->fence_regs[obj->fence_reg].pin_count--;
1323 }
1324}
1325
b09a1fec 1326void i915_gem_retire_requests(struct drm_device *dev);
a71d8d94
CW
1327void i915_gem_retire_requests_ring(struct intel_ring_buffer *ring);
1328
069efc1d 1329void i915_gem_reset(struct drm_device *dev);
05394f39 1330void i915_gem_clflush_object(struct drm_i915_gem_object *obj);
2021746e
CW
1331int __must_check i915_gem_object_set_domain(struct drm_i915_gem_object *obj,
1332 uint32_t read_domains,
1333 uint32_t write_domain);
a8198eea 1334int __must_check i915_gem_object_finish_gpu(struct drm_i915_gem_object *obj);
1070a42b 1335int __must_check i915_gem_init(struct drm_device *dev);
f691e2f4 1336int __must_check i915_gem_init_hw(struct drm_device *dev);
b9524a1e 1337void i915_gem_l3_remap(struct drm_device *dev);
f691e2f4 1338void i915_gem_init_swizzling(struct drm_device *dev);
e21af88d 1339void i915_gem_init_ppgtt(struct drm_device *dev);
79e53945 1340void i915_gem_cleanup_ringbuffer(struct drm_device *dev);
b2da9fe5 1341int __must_check i915_gpu_idle(struct drm_device *dev);
2021746e 1342int __must_check i915_gem_idle(struct drm_device *dev);
db53a302
CW
1343int __must_check i915_add_request(struct intel_ring_buffer *ring,
1344 struct drm_file *file,
1345 struct drm_i915_gem_request *request);
199b2bc2
BW
1346int __must_check i915_wait_seqno(struct intel_ring_buffer *ring,
1347 uint32_t seqno);
de151cf6 1348int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
2021746e
CW
1349int __must_check
1350i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj,
1351 bool write);
1352int __must_check
dabdfe02
CW
1353i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write);
1354int __must_check
2da3b9b9
CW
1355i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
1356 u32 alignment,
2021746e 1357 struct intel_ring_buffer *pipelined);
71acb5eb 1358int i915_gem_attach_phys_object(struct drm_device *dev,
05394f39 1359 struct drm_i915_gem_object *obj,
6eeefaf3
CW
1360 int id,
1361 int align);
71acb5eb 1362void i915_gem_detach_phys_object(struct drm_device *dev,
05394f39 1363 struct drm_i915_gem_object *obj);
71acb5eb 1364void i915_gem_free_all_phys_object(struct drm_device *dev);
05394f39 1365void i915_gem_release(struct drm_device *dev, struct drm_file *file);
673a394b 1366
467cffba 1367uint32_t
e28f8711
CW
1368i915_gem_get_unfenced_gtt_alignment(struct drm_device *dev,
1369 uint32_t size,
1370 int tiling_mode);
467cffba 1371
e4ffd173
CW
1372int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
1373 enum i915_cache_level cache_level);
1374
1286ff73
DV
1375struct drm_gem_object *i915_gem_prime_import(struct drm_device *dev,
1376 struct dma_buf *dma_buf);
1377
1378struct dma_buf *i915_gem_prime_export(struct drm_device *dev,
1379 struct drm_gem_object *gem_obj, int flags);
1380
254f965c
BW
1381/* i915_gem_context.c */
1382void i915_gem_context_init(struct drm_device *dev);
1383void i915_gem_context_fini(struct drm_device *dev);
1384void i915_gem_context_open(struct drm_device *dev, struct drm_file *file);
1385void i915_gem_context_close(struct drm_device *dev, struct drm_file *file);
e0556841
BW
1386int i915_switch_context(struct intel_ring_buffer *ring,
1387 struct drm_file *file, int to_id);
1286ff73 1388
76aaf220 1389/* i915_gem_gtt.c */
1d2a314c
DV
1390int __must_check i915_gem_init_aliasing_ppgtt(struct drm_device *dev);
1391void i915_gem_cleanup_aliasing_ppgtt(struct drm_device *dev);
7bddb01f
DV
1392void i915_ppgtt_bind_object(struct i915_hw_ppgtt *ppgtt,
1393 struct drm_i915_gem_object *obj,
1394 enum i915_cache_level cache_level);
1395void i915_ppgtt_unbind_object(struct i915_hw_ppgtt *ppgtt,
1396 struct drm_i915_gem_object *obj);
1d2a314c 1397
76aaf220 1398void i915_gem_restore_gtt_mappings(struct drm_device *dev);
74163907
DV
1399int __must_check i915_gem_gtt_prepare_object(struct drm_i915_gem_object *obj);
1400void i915_gem_gtt_bind_object(struct drm_i915_gem_object *obj,
e4ffd173 1401 enum i915_cache_level cache_level);
05394f39 1402void i915_gem_gtt_unbind_object(struct drm_i915_gem_object *obj);
74163907 1403void i915_gem_gtt_finish_object(struct drm_i915_gem_object *obj);
644ec02b
DV
1404void i915_gem_init_global_gtt(struct drm_device *dev,
1405 unsigned long start,
1406 unsigned long mappable_end,
1407 unsigned long end);
76aaf220 1408
b47eb4a2 1409/* i915_gem_evict.c */
2021746e
CW
1410int __must_check i915_gem_evict_something(struct drm_device *dev, int min_size,
1411 unsigned alignment, bool mappable);
a39d7efc 1412int i915_gem_evict_everything(struct drm_device *dev, bool purgeable_only);
b47eb4a2 1413
9797fbfb
CW
1414/* i915_gem_stolen.c */
1415int i915_gem_init_stolen(struct drm_device *dev);
1416void i915_gem_cleanup_stolen(struct drm_device *dev);
1417
673a394b
EA
1418/* i915_gem_tiling.c */
1419void i915_gem_detect_bit_6_swizzle(struct drm_device *dev);
05394f39
CW
1420void i915_gem_object_do_bit_17_swizzle(struct drm_i915_gem_object *obj);
1421void i915_gem_object_save_bit_17_swizzle(struct drm_i915_gem_object *obj);
673a394b
EA
1422
1423/* i915_gem_debug.c */
05394f39 1424void i915_gem_dump_object(struct drm_i915_gem_object *obj, int len,
673a394b 1425 const char *where, uint32_t mark);
23bc5982
CW
1426#if WATCH_LISTS
1427int i915_verify_lists(struct drm_device *dev);
673a394b 1428#else
23bc5982 1429#define i915_verify_lists(dev) 0
673a394b 1430#endif
05394f39
CW
1431void i915_gem_object_check_coherency(struct drm_i915_gem_object *obj,
1432 int handle);
1433void i915_gem_dump_object(struct drm_i915_gem_object *obj, int len,
673a394b 1434 const char *where, uint32_t mark);
1da177e4 1435
2017263e 1436/* i915_debugfs.c */
27c202ad
BG
1437int i915_debugfs_init(struct drm_minor *minor);
1438void i915_debugfs_cleanup(struct drm_minor *minor);
2017263e 1439
317c35d1
JB
1440/* i915_suspend.c */
1441extern int i915_save_state(struct drm_device *dev);
1442extern int i915_restore_state(struct drm_device *dev);
0a3e67a4
JB
1443
1444/* i915_suspend.c */
1445extern int i915_save_state(struct drm_device *dev);
1446extern int i915_restore_state(struct drm_device *dev);
317c35d1 1447
0136db58
BW
1448/* i915_sysfs.c */
1449void i915_setup_sysfs(struct drm_device *dev_priv);
1450void i915_teardown_sysfs(struct drm_device *dev_priv);
1451
f899fc64
CW
1452/* intel_i2c.c */
1453extern int intel_setup_gmbus(struct drm_device *dev);
1454extern void intel_teardown_gmbus(struct drm_device *dev);
3bd7d909
DK
1455extern inline bool intel_gmbus_is_port_valid(unsigned port)
1456{
2ed06c93 1457 return (port >= GMBUS_PORT_SSC && port <= GMBUS_PORT_DPD);
3bd7d909
DK
1458}
1459
1460extern struct i2c_adapter *intel_gmbus_get_adapter(
1461 struct drm_i915_private *dev_priv, unsigned port);
e957d772
CW
1462extern void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed);
1463extern void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit);
b8232e90
CW
1464extern inline bool intel_gmbus_is_forced_bit(struct i2c_adapter *adapter)
1465{
1466 return container_of(adapter, struct intel_gmbus, adapter)->force_bit;
1467}
f899fc64
CW
1468extern void intel_i2c_reset(struct drm_device *dev);
1469
3b617967 1470/* intel_opregion.c */
44834a67
CW
1471extern int intel_opregion_setup(struct drm_device *dev);
1472#ifdef CONFIG_ACPI
1473extern void intel_opregion_init(struct drm_device *dev);
1474extern void intel_opregion_fini(struct drm_device *dev);
3b617967
CW
1475extern void intel_opregion_asle_intr(struct drm_device *dev);
1476extern void intel_opregion_gse_intr(struct drm_device *dev);
1477extern void intel_opregion_enable_asle(struct drm_device *dev);
65e082c9 1478#else
44834a67
CW
1479static inline void intel_opregion_init(struct drm_device *dev) { return; }
1480static inline void intel_opregion_fini(struct drm_device *dev) { return; }
3b617967
CW
1481static inline void intel_opregion_asle_intr(struct drm_device *dev) { return; }
1482static inline void intel_opregion_gse_intr(struct drm_device *dev) { return; }
1483static inline void intel_opregion_enable_asle(struct drm_device *dev) { return; }
65e082c9 1484#endif
8ee1c3db 1485
723bfd70
JB
1486/* intel_acpi.c */
1487#ifdef CONFIG_ACPI
1488extern void intel_register_dsm_handler(void);
1489extern void intel_unregister_dsm_handler(void);
1490#else
1491static inline void intel_register_dsm_handler(void) { return; }
1492static inline void intel_unregister_dsm_handler(void) { return; }
1493#endif /* CONFIG_ACPI */
1494
79e53945 1495/* modesetting */
f817586c 1496extern void intel_modeset_init_hw(struct drm_device *dev);
79e53945 1497extern void intel_modeset_init(struct drm_device *dev);
2c7111db 1498extern void intel_modeset_gem_init(struct drm_device *dev);
79e53945 1499extern void intel_modeset_cleanup(struct drm_device *dev);
28d52043 1500extern int intel_modeset_vga_set_state(struct drm_device *dev, bool state);
ee5382ae 1501extern bool intel_fbc_enabled(struct drm_device *dev);
43a9539f 1502extern void intel_disable_fbc(struct drm_device *dev);
7648fa99 1503extern bool ironlake_set_drps(struct drm_device *dev, u8 val);
9fb526db 1504extern void ironlake_init_pch_refclk(struct drm_device *dev);
d5bb081b 1505extern void ironlake_enable_rc6(struct drm_device *dev);
3b8d8d91 1506extern void gen6_set_rps(struct drm_device *dev, u8 val);
0206e353
AJ
1507extern void intel_detect_pch(struct drm_device *dev);
1508extern int intel_trans_dp_port_sel(struct drm_crtc *crtc);
0136db58 1509extern int intel_enable_rc6(const struct drm_device *dev);
3bad0781 1510
2911a35b 1511extern bool i915_semaphore_is_enabled(struct drm_device *dev);
8d715f00
KP
1512extern void __gen6_gt_force_wake_get(struct drm_i915_private *dev_priv);
1513extern void __gen6_gt_force_wake_mt_get(struct drm_i915_private *dev_priv);
1514extern void __gen6_gt_force_wake_put(struct drm_i915_private *dev_priv);
1515extern void __gen6_gt_force_wake_mt_put(struct drm_i915_private *dev_priv);
1516
575155a9
JB
1517extern void vlv_force_wake_get(struct drm_i915_private *dev_priv);
1518extern void vlv_force_wake_put(struct drm_i915_private *dev_priv);
1519
6ef3d427 1520/* overlay */
3bd3c932 1521#ifdef CONFIG_DEBUG_FS
6ef3d427
CW
1522extern struct intel_overlay_error_state *intel_overlay_capture_error_state(struct drm_device *dev);
1523extern void intel_overlay_print_error_state(struct seq_file *m, struct intel_overlay_error_state *error);
c4a1d9e4
CW
1524
1525extern struct intel_display_error_state *intel_display_capture_error_state(struct drm_device *dev);
1526extern void intel_display_print_error_state(struct seq_file *m,
1527 struct drm_device *dev,
1528 struct intel_display_error_state *error);
3bd3c932 1529#endif
6ef3d427 1530
b7287d80
BW
1531/* On SNB platform, before reading ring registers forcewake bit
1532 * must be set to prevent GT core from power down and stale values being
1533 * returned.
1534 */
fcca7926
BW
1535void gen6_gt_force_wake_get(struct drm_i915_private *dev_priv);
1536void gen6_gt_force_wake_put(struct drm_i915_private *dev_priv);
67a3744f 1537int __gen6_gt_wait_for_fifo(struct drm_i915_private *dev_priv);
b7287d80 1538
5f75377d 1539#define __i915_read(x, y) \
f7000883 1540 u##x i915_read##x(struct drm_i915_private *dev_priv, u32 reg);
fcca7926 1541
5f75377d
KP
1542__i915_read(8, b)
1543__i915_read(16, w)
1544__i915_read(32, l)
1545__i915_read(64, q)
1546#undef __i915_read
1547
1548#define __i915_write(x, y) \
f7000883
AK
1549 void i915_write##x(struct drm_i915_private *dev_priv, u32 reg, u##x val);
1550
5f75377d
KP
1551__i915_write(8, b)
1552__i915_write(16, w)
1553__i915_write(32, l)
1554__i915_write(64, q)
1555#undef __i915_write
1556
1557#define I915_READ8(reg) i915_read8(dev_priv, (reg))
1558#define I915_WRITE8(reg, val) i915_write8(dev_priv, (reg), (val))
1559
1560#define I915_READ16(reg) i915_read16(dev_priv, (reg))
1561#define I915_WRITE16(reg, val) i915_write16(dev_priv, (reg), (val))
1562#define I915_READ16_NOTRACE(reg) readw(dev_priv->regs + (reg))
1563#define I915_WRITE16_NOTRACE(reg, val) writew(val, dev_priv->regs + (reg))
1564
1565#define I915_READ(reg) i915_read32(dev_priv, (reg))
1566#define I915_WRITE(reg, val) i915_write32(dev_priv, (reg), (val))
cae5852d
ZN
1567#define I915_READ_NOTRACE(reg) readl(dev_priv->regs + (reg))
1568#define I915_WRITE_NOTRACE(reg, val) writel(val, dev_priv->regs + (reg))
5f75377d
KP
1569
1570#define I915_WRITE64(reg, val) i915_write64(dev_priv, (reg), (val))
1571#define I915_READ64(reg) i915_read64(dev_priv, (reg))
cae5852d
ZN
1572
1573#define POSTING_READ(reg) (void)I915_READ_NOTRACE(reg)
1574#define POSTING_READ16(reg) (void)I915_READ16_NOTRACE(reg)
1575
ba4f01a3 1576
1da177e4 1577#endif