]> git.proxmox.com Git - mirror_ubuntu-bionic-kernel.git/blame - drivers/gpu/drm/i915/i915_drv.h
drm/i915: BUG on impossible pch dp port
[mirror_ubuntu-bionic-kernel.git] / drivers / gpu / drm / i915 / i915_drv.h
CommitLineData
1da177e4
LT
1/* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
2 */
0d6aa60b 3/*
bc54fd1a 4 *
1da177e4
LT
5 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
bc54fd1a
DA
7 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
0d6aa60b 28 */
1da177e4
LT
29
30#ifndef _I915_DRV_H_
31#define _I915_DRV_H_
32
585fb111 33#include "i915_reg.h"
79e53945 34#include "intel_bios.h"
8187a2b7 35#include "intel_ringbuffer.h"
0839ccb8 36#include <linux/io-mapping.h>
f899fc64 37#include <linux/i2c.h>
c167a6fc 38#include <linux/i2c-algo-bit.h>
0ade6386 39#include <drm/intel-gtt.h>
aaa6fd2a 40#include <linux/backlight.h>
2911a35b 41#include <linux/intel-iommu.h>
742cbee8 42#include <linux/kref.h>
585fb111 43
1da177e4
LT
44/* General customization:
45 */
46
47#define DRIVER_AUTHOR "Tungsten Graphics, Inc."
48
49#define DRIVER_NAME "i915"
50#define DRIVER_DESC "Intel Graphics"
673a394b 51#define DRIVER_DATE "20080730"
1da177e4 52
317c35d1
JB
53enum pipe {
54 PIPE_A = 0,
55 PIPE_B,
9db4a9c7
JB
56 PIPE_C,
57 I915_MAX_PIPES
317c35d1 58};
9db4a9c7 59#define pipe_name(p) ((p) + 'A')
317c35d1 60
a5c961d1
PZ
61enum transcoder {
62 TRANSCODER_A = 0,
63 TRANSCODER_B,
64 TRANSCODER_C,
65 TRANSCODER_EDP = 0xF,
66};
67#define transcoder_name(t) ((t) + 'A')
68
80824003
JB
69enum plane {
70 PLANE_A = 0,
71 PLANE_B,
9db4a9c7 72 PLANE_C,
80824003 73};
9db4a9c7 74#define plane_name(p) ((p) + 'A')
52440211 75
2b139522
ED
76enum port {
77 PORT_A = 0,
78 PORT_B,
79 PORT_C,
80 PORT_D,
81 PORT_E,
82 I915_MAX_PORTS
83};
84#define port_name(p) ((p) + 'A')
85
62fdfeaf
EA
86#define I915_GEM_GPU_DOMAINS (~(I915_GEM_DOMAIN_CPU | I915_GEM_DOMAIN_GTT))
87
9db4a9c7
JB
88#define for_each_pipe(p) for ((p) = 0; (p) < dev_priv->num_pipe; (p)++)
89
6c2b7c12
DV
90#define for_each_encoder_on_crtc(dev, __crtc, intel_encoder) \
91 list_for_each_entry((intel_encoder), &(dev)->mode_config.encoder_list, base.head) \
92 if ((intel_encoder)->base.crtc == (__crtc))
93
ee7b9f93
JB
94struct intel_pch_pll {
95 int refcount; /* count of number of CRTCs sharing this PLL */
96 int active; /* count of number of active CRTCs (i.e. DPMS on) */
97 bool on; /* is the PLL actually active? Disabled during modeset */
98 int pll_reg;
99 int fp0_reg;
100 int fp1_reg;
101};
102#define I915_NUM_PLLS 2
103
6441ab5f
PZ
104struct intel_ddi_plls {
105 int spll_refcount;
106 int wrpll1_refcount;
107 int wrpll2_refcount;
108};
109
1da177e4
LT
110/* Interface history:
111 *
112 * 1.1: Original.
0d6aa60b
DA
113 * 1.2: Add Power Management
114 * 1.3: Add vblank support
de227f5f 115 * 1.4: Fix cmdbuffer path, add heap destroy
702880f2 116 * 1.5: Add vblank pipe configuration
2228ed67
MD
117 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
118 * - Support vertical blank on secondary display pipe
1da177e4
LT
119 */
120#define DRIVER_MAJOR 1
2228ed67 121#define DRIVER_MINOR 6
1da177e4
LT
122#define DRIVER_PATCHLEVEL 0
123
673a394b 124#define WATCH_COHERENCY 0
23bc5982 125#define WATCH_LISTS 0
42d6ab48 126#define WATCH_GTT 0
673a394b 127
71acb5eb
DA
128#define I915_GEM_PHYS_CURSOR_0 1
129#define I915_GEM_PHYS_CURSOR_1 2
130#define I915_GEM_PHYS_OVERLAY_REGS 3
131#define I915_MAX_PHYS_OBJECT (I915_GEM_PHYS_OVERLAY_REGS)
132
133struct drm_i915_gem_phys_object {
134 int id;
135 struct page **page_list;
136 drm_dma_handle_t *handle;
05394f39 137 struct drm_i915_gem_object *cur_obj;
71acb5eb
DA
138};
139
0a3e67a4
JB
140struct opregion_header;
141struct opregion_acpi;
142struct opregion_swsci;
143struct opregion_asle;
8d715f00 144struct drm_i915_private;
0a3e67a4 145
8ee1c3db 146struct intel_opregion {
5bc4418b
BW
147 struct opregion_header __iomem *header;
148 struct opregion_acpi __iomem *acpi;
149 struct opregion_swsci __iomem *swsci;
150 struct opregion_asle __iomem *asle;
151 void __iomem *vbt;
01fe9dbd 152 u32 __iomem *lid_state;
8ee1c3db 153};
44834a67 154#define OPREGION_SIZE (8*1024)
8ee1c3db 155
6ef3d427
CW
156struct intel_overlay;
157struct intel_overlay_error_state;
158
7c1c2871
DA
159struct drm_i915_master_private {
160 drm_local_map_t *sarea;
161 struct _drm_i915_sarea *sarea_priv;
162};
de151cf6 163#define I915_FENCE_REG_NONE -1
4b9de737
DV
164#define I915_MAX_NUM_FENCES 16
165/* 16 fences + sign bit for FENCE_REG_NONE */
166#define I915_MAX_NUM_FENCE_BITS 5
de151cf6
JB
167
168struct drm_i915_fence_reg {
007cc8ac 169 struct list_head lru_list;
caea7476 170 struct drm_i915_gem_object *obj;
1690e1eb 171 int pin_count;
de151cf6 172};
7c1c2871 173
9b9d172d 174struct sdvo_device_mapping {
e957d772 175 u8 initialized;
9b9d172d 176 u8 dvo_port;
177 u8 slave_addr;
178 u8 dvo_wiring;
e957d772 179 u8 i2c_pin;
b1083333 180 u8 ddc_pin;
9b9d172d 181};
182
c4a1d9e4
CW
183struct intel_display_error_state;
184
63eeaf38 185struct drm_i915_error_state {
742cbee8 186 struct kref ref;
63eeaf38
JB
187 u32 eir;
188 u32 pgtbl_er;
be998e2e 189 u32 ier;
b9a3906b 190 u32 ccid;
9574b3fe 191 bool waiting[I915_NUM_RINGS];
9db4a9c7 192 u32 pipestat[I915_MAX_PIPES];
c1cd90ed
DV
193 u32 tail[I915_NUM_RINGS];
194 u32 head[I915_NUM_RINGS];
d27b1e0e
DV
195 u32 ipeir[I915_NUM_RINGS];
196 u32 ipehr[I915_NUM_RINGS];
197 u32 instdone[I915_NUM_RINGS];
198 u32 acthd[I915_NUM_RINGS];
7e3b8737 199 u32 semaphore_mboxes[I915_NUM_RINGS][I915_NUM_RINGS - 1];
12f55818 200 u32 rc_psmi[I915_NUM_RINGS]; /* sleep state */
7e3b8737
DV
201 /* our own tracking of ring head and tail */
202 u32 cpu_ring_head[I915_NUM_RINGS];
203 u32 cpu_ring_tail[I915_NUM_RINGS];
1d8f38f4 204 u32 error; /* gen6+ */
71e172e8 205 u32 err_int; /* gen7 */
c1cd90ed
DV
206 u32 instpm[I915_NUM_RINGS];
207 u32 instps[I915_NUM_RINGS];
050ee91f 208 u32 extra_instdone[I915_NUM_INSTDONE_REG];
d27b1e0e 209 u32 seqno[I915_NUM_RINGS];
9df30794 210 u64 bbaddr;
33f3f518
DV
211 u32 fault_reg[I915_NUM_RINGS];
212 u32 done_reg;
c1cd90ed 213 u32 faddr[I915_NUM_RINGS];
4b9de737 214 u64 fence[I915_MAX_NUM_FENCES];
63eeaf38 215 struct timeval time;
52d39a21
CW
216 struct drm_i915_error_ring {
217 struct drm_i915_error_object {
218 int page_count;
219 u32 gtt_offset;
220 u32 *pages[0];
221 } *ringbuffer, *batchbuffer;
222 struct drm_i915_error_request {
223 long jiffies;
224 u32 seqno;
ee4f42b1 225 u32 tail;
52d39a21
CW
226 } *requests;
227 int num_requests;
228 } ring[I915_NUM_RINGS];
9df30794 229 struct drm_i915_error_buffer {
a779e5ab 230 u32 size;
9df30794 231 u32 name;
0201f1ec 232 u32 rseqno, wseqno;
9df30794
CW
233 u32 gtt_offset;
234 u32 read_domains;
235 u32 write_domain;
4b9de737 236 s32 fence_reg:I915_MAX_NUM_FENCE_BITS;
9df30794
CW
237 s32 pinned:2;
238 u32 tiling:2;
239 u32 dirty:1;
240 u32 purgeable:1;
5d1333fc 241 s32 ring:4;
93dfb40c 242 u32 cache_level:2;
c724e8a9
CW
243 } *active_bo, *pinned_bo;
244 u32 active_bo_count, pinned_bo_count;
6ef3d427 245 struct intel_overlay_error_state *overlay;
c4a1d9e4 246 struct intel_display_error_state *display;
63eeaf38
JB
247};
248
e70236a8 249struct drm_i915_display_funcs {
ee5382ae 250 bool (*fbc_enabled)(struct drm_device *dev);
e70236a8
JB
251 void (*enable_fbc)(struct drm_crtc *crtc, unsigned long interval);
252 void (*disable_fbc)(struct drm_device *dev);
253 int (*get_display_clock_speed)(struct drm_device *dev);
254 int (*get_fifo_size)(struct drm_device *dev, int plane);
d210246a 255 void (*update_wm)(struct drm_device *dev);
b840d907
JB
256 void (*update_sprite_wm)(struct drm_device *dev, int pipe,
257 uint32_t sprite_width, int pixel_size);
1f8eeabf
ED
258 void (*update_linetime_wm)(struct drm_device *dev, int pipe,
259 struct drm_display_mode *mode);
f564048e
EA
260 int (*crtc_mode_set)(struct drm_crtc *crtc,
261 struct drm_display_mode *mode,
262 struct drm_display_mode *adjusted_mode,
263 int x, int y,
264 struct drm_framebuffer *old_fb);
76e5a89c
DV
265 void (*crtc_enable)(struct drm_crtc *crtc);
266 void (*crtc_disable)(struct drm_crtc *crtc);
ee7b9f93 267 void (*off)(struct drm_crtc *crtc);
e0dac65e
WF
268 void (*write_eld)(struct drm_connector *connector,
269 struct drm_crtc *crtc);
674cf967 270 void (*fdi_link_train)(struct drm_crtc *crtc);
6067aaea 271 void (*init_clock_gating)(struct drm_device *dev);
645c62a5 272 void (*init_pch_clock_gating)(struct drm_device *dev);
8c9f3aaf
JB
273 int (*queue_flip)(struct drm_device *dev, struct drm_crtc *crtc,
274 struct drm_framebuffer *fb,
275 struct drm_i915_gem_object *obj);
17638cd6
JB
276 int (*update_plane)(struct drm_crtc *crtc, struct drm_framebuffer *fb,
277 int x, int y);
e70236a8
JB
278 /* clock updates for mode set */
279 /* cursor updates */
280 /* render clock increase/decrease */
281 /* display clock increase/decrease */
282 /* pll clock increase/decrease */
e70236a8
JB
283};
284
990bbdad
CW
285struct drm_i915_gt_funcs {
286 void (*force_wake_get)(struct drm_i915_private *dev_priv);
287 void (*force_wake_put)(struct drm_i915_private *dev_priv);
288};
289
c96ea64e
DV
290#define DEV_INFO_FLAGS \
291 DEV_INFO_FLAG(is_mobile) DEV_INFO_SEP \
292 DEV_INFO_FLAG(is_i85x) DEV_INFO_SEP \
293 DEV_INFO_FLAG(is_i915g) DEV_INFO_SEP \
294 DEV_INFO_FLAG(is_i945gm) DEV_INFO_SEP \
295 DEV_INFO_FLAG(is_g33) DEV_INFO_SEP \
296 DEV_INFO_FLAG(need_gfx_hws) DEV_INFO_SEP \
297 DEV_INFO_FLAG(is_g4x) DEV_INFO_SEP \
298 DEV_INFO_FLAG(is_pineview) DEV_INFO_SEP \
299 DEV_INFO_FLAG(is_broadwater) DEV_INFO_SEP \
300 DEV_INFO_FLAG(is_crestline) DEV_INFO_SEP \
301 DEV_INFO_FLAG(is_ivybridge) DEV_INFO_SEP \
302 DEV_INFO_FLAG(is_valleyview) DEV_INFO_SEP \
303 DEV_INFO_FLAG(is_haswell) DEV_INFO_SEP \
304 DEV_INFO_FLAG(has_force_wake) DEV_INFO_SEP \
305 DEV_INFO_FLAG(has_fbc) DEV_INFO_SEP \
306 DEV_INFO_FLAG(has_pipe_cxsr) DEV_INFO_SEP \
307 DEV_INFO_FLAG(has_hotplug) DEV_INFO_SEP \
308 DEV_INFO_FLAG(cursor_needs_physical) DEV_INFO_SEP \
309 DEV_INFO_FLAG(has_overlay) DEV_INFO_SEP \
310 DEV_INFO_FLAG(overlay_needs_physical) DEV_INFO_SEP \
311 DEV_INFO_FLAG(supports_tv) DEV_INFO_SEP \
312 DEV_INFO_FLAG(has_bsd_ring) DEV_INFO_SEP \
313 DEV_INFO_FLAG(has_blt_ring) DEV_INFO_SEP \
314 DEV_INFO_FLAG(has_llc)
315
cfdf1fa2 316struct intel_device_info {
c96c3a8c 317 u8 gen;
0206e353
AJ
318 u8 is_mobile:1;
319 u8 is_i85x:1;
320 u8 is_i915g:1;
321 u8 is_i945gm:1;
322 u8 is_g33:1;
323 u8 need_gfx_hws:1;
324 u8 is_g4x:1;
325 u8 is_pineview:1;
326 u8 is_broadwater:1;
327 u8 is_crestline:1;
328 u8 is_ivybridge:1;
70a3eb7a 329 u8 is_valleyview:1;
b7884eb4 330 u8 has_force_wake:1;
4cae9ae0 331 u8 is_haswell:1;
0206e353
AJ
332 u8 has_fbc:1;
333 u8 has_pipe_cxsr:1;
334 u8 has_hotplug:1;
335 u8 cursor_needs_physical:1;
336 u8 has_overlay:1;
337 u8 overlay_needs_physical:1;
338 u8 supports_tv:1;
339 u8 has_bsd_ring:1;
340 u8 has_blt_ring:1;
3d29b842 341 u8 has_llc:1;
cfdf1fa2
KH
342};
343
1d2a314c
DV
344#define I915_PPGTT_PD_ENTRIES 512
345#define I915_PPGTT_PT_ENTRIES 1024
346struct i915_hw_ppgtt {
347 unsigned num_pd_entries;
348 struct page **pt_pages;
349 uint32_t pd_offset;
350 dma_addr_t *pt_dma_addr;
351 dma_addr_t scratch_page_dma_addr;
352};
353
40521054
BW
354
355/* This must match up with the value previously used for execbuf2.rsvd1. */
356#define DEFAULT_CONTEXT_ID 0
357struct i915_hw_context {
358 int id;
e0556841 359 bool is_initialized;
40521054
BW
360 struct drm_i915_file_private *file_priv;
361 struct intel_ring_buffer *ring;
362 struct drm_i915_gem_object *obj;
363};
364
b5e50c3f 365enum no_fbc_reason {
bed4a673 366 FBC_NO_OUTPUT, /* no outputs enabled to compress */
b5e50c3f
JB
367 FBC_STOLEN_TOO_SMALL, /* not enough space to hold compressed buffers */
368 FBC_UNSUPPORTED_MODE, /* interlace or doublescanned mode */
369 FBC_MODE_TOO_LARGE, /* mode too large for compression */
370 FBC_BAD_PLANE, /* fbc not supported on plane */
371 FBC_NOT_TILED, /* buffer not tiled */
9c928d16 372 FBC_MULTIPLE_PIPES, /* more than one pipe active */
c1a9f047 373 FBC_MODULE_PARAM,
b5e50c3f
JB
374};
375
3bad0781 376enum intel_pch {
f0350830 377 PCH_NONE = 0, /* No PCH present */
3bad0781
ZW
378 PCH_IBX, /* Ibexpeak PCH */
379 PCH_CPT, /* Cougarpoint PCH */
eb877ebf 380 PCH_LPT, /* Lynxpoint PCH */
3bad0781
ZW
381};
382
b690e96c 383#define QUIRK_PIPEA_FORCE (1<<0)
435793df 384#define QUIRK_LVDS_SSC_DISABLE (1<<1)
4dca20ef 385#define QUIRK_INVERT_BRIGHTNESS (1<<2)
b690e96c 386
8be48d92 387struct intel_fbdev;
1630fe75 388struct intel_fbc_work;
38651674 389
c2b9152f
DV
390struct intel_gmbus {
391 struct i2c_adapter adapter;
f6f808c8 392 bool force_bit;
c2b9152f 393 u32 reg0;
36c785f0 394 u32 gpio_reg;
c167a6fc 395 struct i2c_algo_bit_data bit_algo;
c2b9152f
DV
396 struct drm_i915_private *dev_priv;
397};
398
1da177e4 399typedef struct drm_i915_private {
673a394b
EA
400 struct drm_device *dev;
401
cfdf1fa2
KH
402 const struct intel_device_info *info;
403
72bfa19c 404 int relative_constants_mode;
ac5c4e76 405
3043c60c 406 void __iomem *regs;
990bbdad
CW
407
408 struct drm_i915_gt_funcs gt;
9f1f46a4
DV
409 /** gt_fifo_count and the subsequent register write are synchronized
410 * with dev->struct_mutex. */
411 unsigned gt_fifo_count;
412 /** forcewake_count is protected by gt_lock */
413 unsigned forcewake_count;
414 /** gt_lock is also taken in irq contexts. */
415 struct spinlock gt_lock;
1da177e4 416
f2c9677b 417 struct intel_gmbus gmbus[GMBUS_NUM_PORTS];
f899fc64 418
8a8ed1f5
YS
419 /** gmbus_mutex protects against concurrent usage of the single hw gmbus
420 * controller on different i2c buses. */
421 struct mutex gmbus_mutex;
422
110447fc
DV
423 /**
424 * Base address of the gmbus and gpio block.
425 */
426 uint32_t gpio_mmio_base;
427
ec2a4c3f 428 struct pci_dev *bridge_dev;
1ec14ad3 429 struct intel_ring_buffer ring[I915_NUM_RINGS];
6f392d54 430 uint32_t next_seqno;
1da177e4 431
9c8da5eb 432 drm_dma_handle_t *status_page_dmah;
0a3e67a4 433 uint32_t counter;
05394f39
CW
434 struct drm_i915_gem_object *pwrctx;
435 struct drm_i915_gem_object *renderctx;
1da177e4 436
d7658989
JB
437 struct resource mch_res;
438
1da177e4 439 atomic_t irq_received;
1ec14ad3
CW
440
441 /* protects the irq masks */
442 spinlock_t irq_lock;
57f350b6
JB
443
444 /* DPIO indirect register protection */
445 spinlock_t dpio_lock;
446
ed4cb414 447 /** Cached value of IMR to avoid reads in updating the bitfield */
7c463586 448 u32 pipestat[2];
1ec14ad3
CW
449 u32 irq_mask;
450 u32 gt_irq_mask;
451 u32 pch_irq_mask;
1da177e4 452
5ca58282
JB
453 u32 hotplug_supported_mask;
454 struct work_struct hotplug_work;
455
a3524f1b 456 int num_pipe;
ee7b9f93 457 int num_pch_pll;
a6b54f3f 458
f65d9421 459 /* For hangcheck timer */
576ae4b8 460#define DRM_I915_HANGCHECK_PERIOD 1500 /* in ms */
cecc21fe 461#define DRM_I915_HANGCHECK_JIFFIES msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD)
f65d9421
BG
462 struct timer_list hangcheck_timer;
463 int hangcheck_count;
b4519513 464 uint32_t last_acthd[I915_NUM_RINGS];
050ee91f 465 uint32_t prev_instdone[I915_NUM_INSTDONE_REG];
f65d9421 466
e5eb3d63
DV
467 unsigned int stop_rings;
468
80824003 469 unsigned long cfb_size;
016b9b61
CW
470 unsigned int cfb_fb;
471 enum plane cfb_plane;
bed4a673 472 int cfb_y;
1630fe75 473 struct intel_fbc_work *fbc_work;
80824003 474
8ee1c3db
MG
475 struct intel_opregion opregion;
476
02e792fb
DV
477 /* overlay */
478 struct intel_overlay *overlay;
b840d907 479 bool sprite_scaling_enabled;
02e792fb 480
79e53945 481 /* LVDS info */
a9573556 482 int backlight_level; /* restore backlight to this value */
47356eb6 483 bool backlight_enabled;
88631706
ML
484 struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
485 struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
79e53945
JB
486
487 /* Feature bits from the VBIOS */
95281e35
HE
488 unsigned int int_tv_support:1;
489 unsigned int lvds_dither:1;
490 unsigned int lvds_vbt:1;
491 unsigned int int_crt_support:1;
43565a06 492 unsigned int lvds_use_ssc:1;
abd06860 493 unsigned int display_clock_mode:1;
43565a06 494 int lvds_ssc_freq;
b0354385
TI
495 unsigned int bios_lvds_val; /* initial [PCH_]LVDS reg val in VBIOS */
496 unsigned int lvds_val; /* used for checking LVDS channel mode */
5ceb0f9b 497 struct {
9f0e7ff4
JB
498 int rate;
499 int lanes;
500 int preemphasis;
501 int vswing;
502
503 bool initialized;
504 bool support;
505 int bpp;
506 struct edp_power_seq pps;
5ceb0f9b 507 } edp;
89667383 508 bool no_aux_handshake;
79e53945 509
f899fc64 510 int crt_ddc_pin;
4b9de737 511 struct drm_i915_fence_reg fence_regs[I915_MAX_NUM_FENCES]; /* assume 965 */
de151cf6
JB
512 int fence_reg_start; /* 4 if userland hasn't ioctl'd us yet */
513 int num_fence_regs; /* 8 on pre-965, 16 otherwise */
514
95534263 515 unsigned int fsb_freq, mem_freq, is_ddr3;
7662c8bd 516
63eeaf38 517 spinlock_t error_lock;
742cbee8 518 /* Protected by dev->error_lock. */
63eeaf38 519 struct drm_i915_error_state *first_error;
8a905236 520 struct work_struct error_work;
30dbf0c0 521 struct completion error_completion;
9c9fe1f8 522 struct workqueue_struct *wq;
63eeaf38 523
e70236a8
JB
524 /* Display functions */
525 struct drm_i915_display_funcs display;
526
3bad0781
ZW
527 /* PCH chipset type */
528 enum intel_pch pch_type;
529
b690e96c
JB
530 unsigned long quirks;
531
ba8bbcf6 532 /* Register state */
c9354c85 533 bool modeset_on_lid;
ba8bbcf6
JB
534 u8 saveLBB;
535 u32 saveDSPACNTR;
536 u32 saveDSPBCNTR;
e948e994 537 u32 saveDSPARB;
968b503e 538 u32 saveHWS;
ba8bbcf6
JB
539 u32 savePIPEACONF;
540 u32 savePIPEBCONF;
541 u32 savePIPEASRC;
542 u32 savePIPEBSRC;
543 u32 saveFPA0;
544 u32 saveFPA1;
545 u32 saveDPLL_A;
546 u32 saveDPLL_A_MD;
547 u32 saveHTOTAL_A;
548 u32 saveHBLANK_A;
549 u32 saveHSYNC_A;
550 u32 saveVTOTAL_A;
551 u32 saveVBLANK_A;
552 u32 saveVSYNC_A;
553 u32 saveBCLRPAT_A;
5586c8bc 554 u32 saveTRANSACONF;
42048781
ZW
555 u32 saveTRANS_HTOTAL_A;
556 u32 saveTRANS_HBLANK_A;
557 u32 saveTRANS_HSYNC_A;
558 u32 saveTRANS_VTOTAL_A;
559 u32 saveTRANS_VBLANK_A;
560 u32 saveTRANS_VSYNC_A;
0da3ea12 561 u32 savePIPEASTAT;
ba8bbcf6
JB
562 u32 saveDSPASTRIDE;
563 u32 saveDSPASIZE;
564 u32 saveDSPAPOS;
585fb111 565 u32 saveDSPAADDR;
ba8bbcf6
JB
566 u32 saveDSPASURF;
567 u32 saveDSPATILEOFF;
568 u32 savePFIT_PGM_RATIOS;
0eb96d6e 569 u32 saveBLC_HIST_CTL;
ba8bbcf6
JB
570 u32 saveBLC_PWM_CTL;
571 u32 saveBLC_PWM_CTL2;
42048781
ZW
572 u32 saveBLC_CPU_PWM_CTL;
573 u32 saveBLC_CPU_PWM_CTL2;
ba8bbcf6
JB
574 u32 saveFPB0;
575 u32 saveFPB1;
576 u32 saveDPLL_B;
577 u32 saveDPLL_B_MD;
578 u32 saveHTOTAL_B;
579 u32 saveHBLANK_B;
580 u32 saveHSYNC_B;
581 u32 saveVTOTAL_B;
582 u32 saveVBLANK_B;
583 u32 saveVSYNC_B;
584 u32 saveBCLRPAT_B;
5586c8bc 585 u32 saveTRANSBCONF;
42048781
ZW
586 u32 saveTRANS_HTOTAL_B;
587 u32 saveTRANS_HBLANK_B;
588 u32 saveTRANS_HSYNC_B;
589 u32 saveTRANS_VTOTAL_B;
590 u32 saveTRANS_VBLANK_B;
591 u32 saveTRANS_VSYNC_B;
0da3ea12 592 u32 savePIPEBSTAT;
ba8bbcf6
JB
593 u32 saveDSPBSTRIDE;
594 u32 saveDSPBSIZE;
595 u32 saveDSPBPOS;
585fb111 596 u32 saveDSPBADDR;
ba8bbcf6
JB
597 u32 saveDSPBSURF;
598 u32 saveDSPBTILEOFF;
585fb111
JB
599 u32 saveVGA0;
600 u32 saveVGA1;
601 u32 saveVGA_PD;
ba8bbcf6
JB
602 u32 saveVGACNTRL;
603 u32 saveADPA;
604 u32 saveLVDS;
585fb111
JB
605 u32 savePP_ON_DELAYS;
606 u32 savePP_OFF_DELAYS;
ba8bbcf6
JB
607 u32 saveDVOA;
608 u32 saveDVOB;
609 u32 saveDVOC;
610 u32 savePP_ON;
611 u32 savePP_OFF;
612 u32 savePP_CONTROL;
585fb111 613 u32 savePP_DIVISOR;
ba8bbcf6
JB
614 u32 savePFIT_CONTROL;
615 u32 save_palette_a[256];
616 u32 save_palette_b[256];
06027f91 617 u32 saveDPFC_CB_BASE;
ba8bbcf6
JB
618 u32 saveFBC_CFB_BASE;
619 u32 saveFBC_LL_BASE;
620 u32 saveFBC_CONTROL;
621 u32 saveFBC_CONTROL2;
0da3ea12
JB
622 u32 saveIER;
623 u32 saveIIR;
624 u32 saveIMR;
42048781
ZW
625 u32 saveDEIER;
626 u32 saveDEIMR;
627 u32 saveGTIER;
628 u32 saveGTIMR;
629 u32 saveFDI_RXA_IMR;
630 u32 saveFDI_RXB_IMR;
1f84e550 631 u32 saveCACHE_MODE_0;
1f84e550 632 u32 saveMI_ARB_STATE;
ba8bbcf6
JB
633 u32 saveSWF0[16];
634 u32 saveSWF1[16];
635 u32 saveSWF2[3];
636 u8 saveMSR;
637 u8 saveSR[8];
123f794f 638 u8 saveGR[25];
ba8bbcf6 639 u8 saveAR_INDEX;
a59e122a 640 u8 saveAR[21];
ba8bbcf6 641 u8 saveDACMASK;
a59e122a 642 u8 saveCR[37];
4b9de737 643 uint64_t saveFENCE[I915_MAX_NUM_FENCES];
1fd1c624
EA
644 u32 saveCURACNTR;
645 u32 saveCURAPOS;
646 u32 saveCURABASE;
647 u32 saveCURBCNTR;
648 u32 saveCURBPOS;
649 u32 saveCURBBASE;
650 u32 saveCURSIZE;
a4fc5ed6
KP
651 u32 saveDP_B;
652 u32 saveDP_C;
653 u32 saveDP_D;
654 u32 savePIPEA_GMCH_DATA_M;
655 u32 savePIPEB_GMCH_DATA_M;
656 u32 savePIPEA_GMCH_DATA_N;
657 u32 savePIPEB_GMCH_DATA_N;
658 u32 savePIPEA_DP_LINK_M;
659 u32 savePIPEB_DP_LINK_M;
660 u32 savePIPEA_DP_LINK_N;
661 u32 savePIPEB_DP_LINK_N;
42048781
ZW
662 u32 saveFDI_RXA_CTL;
663 u32 saveFDI_TXA_CTL;
664 u32 saveFDI_RXB_CTL;
665 u32 saveFDI_TXB_CTL;
666 u32 savePFA_CTL_1;
667 u32 savePFB_CTL_1;
668 u32 savePFA_WIN_SZ;
669 u32 savePFB_WIN_SZ;
670 u32 savePFA_WIN_POS;
671 u32 savePFB_WIN_POS;
5586c8bc
ZW
672 u32 savePCH_DREF_CONTROL;
673 u32 saveDISP_ARB_CTL;
674 u32 savePIPEA_DATA_M1;
675 u32 savePIPEA_DATA_N1;
676 u32 savePIPEA_LINK_M1;
677 u32 savePIPEA_LINK_N1;
678 u32 savePIPEB_DATA_M1;
679 u32 savePIPEB_DATA_N1;
680 u32 savePIPEB_LINK_M1;
681 u32 savePIPEB_LINK_N1;
b5b72e89 682 u32 saveMCHBAR_RENDER_STANDBY;
cda2bb78 683 u32 savePCH_PORT_HOTPLUG;
673a394b
EA
684
685 struct {
19966754 686 /** Bridge to intel-gtt-ko */
c64f7ba5 687 const struct intel_gtt *gtt;
19966754 688 /** Memory allocator for GTT stolen memory */
fe669bf8 689 struct drm_mm stolen;
19966754 690 /** Memory allocator for GTT */
673a394b 691 struct drm_mm gtt_space;
93a37f20
DV
692 /** List of all objects in gtt_space. Used to restore gtt
693 * mappings on resume */
6c085a72
CW
694 struct list_head bound_list;
695 /**
696 * List of objects which are not bound to the GTT (thus
697 * are idle and not used by the GPU) but still have
698 * (presumably uncached) pages still attached.
699 */
700 struct list_head unbound_list;
bee4a186
CW
701
702 /** Usable portion of the GTT for GEM */
703 unsigned long gtt_start;
a6e0aa42 704 unsigned long gtt_mappable_end;
bee4a186 705 unsigned long gtt_end;
673a394b 706
0839ccb8 707 struct io_mapping *gtt_mapping;
dd2757f8 708 phys_addr_t gtt_base_addr;
ab657db1 709 int gtt_mtrr;
0839ccb8 710
1d2a314c
DV
711 /** PPGTT used for aliasing the PPGTT with the GTT */
712 struct i915_hw_ppgtt *aliasing_ppgtt;
713
b9524a1e
BW
714 u32 *l3_remap_info;
715
17250b71 716 struct shrinker inactive_shrinker;
31169714 717
69dc4987
CW
718 /**
719 * List of objects currently involved in rendering.
720 *
721 * Includes buffers having the contents of their GPU caches
722 * flushed, not necessarily primitives. last_rendering_seqno
723 * represents when the rendering involved will be completed.
724 *
725 * A reference is held on the buffer while on this list.
726 */
727 struct list_head active_list;
728
673a394b
EA
729 /**
730 * LRU list of objects which are not in the ringbuffer and
731 * are ready to unbind, but are still in the GTT.
732 *
ce44b0ea
EA
733 * last_rendering_seqno is 0 while an object is in this list.
734 *
673a394b
EA
735 * A reference is not held on the buffer while on this list,
736 * as merely being GTT-bound shouldn't prevent its being
737 * freed, and we'll pull it off the list in the free path.
738 */
739 struct list_head inactive_list;
740
a09ba7fa
EA
741 /** LRU list of objects with fence regs on them. */
742 struct list_head fence_list;
743
673a394b
EA
744 /**
745 * We leave the user IRQ off as much as possible,
746 * but this means that requests will finish and never
747 * be retired once the system goes idle. Set a timer to
748 * fire periodically while the ring is running. When it
749 * fires, go retire requests.
750 */
751 struct delayed_work retire_work;
752
ce453d81
CW
753 /**
754 * Are we in a non-interruptible section of code like
755 * modesetting?
756 */
757 bool interruptible;
758
673a394b
EA
759 /**
760 * Flag if the X Server, and thus DRM, is not currently in
761 * control of the device.
762 *
763 * This is set between LeaveVT and EnterVT. It needs to be
764 * replaced with a semaphore. It also needs to be
765 * transitioned away from for kernel modesetting.
766 */
767 int suspended;
768
769 /**
770 * Flag if the hardware appears to be wedged.
771 *
772 * This is set when attempts to idle the device timeout.
25985edc 773 * It prevents command submission from occurring and makes
673a394b
EA
774 * every pending request fail
775 */
ba1234d1 776 atomic_t wedged;
673a394b
EA
777
778 /** Bit 6 swizzling required for X tiling */
779 uint32_t bit_6_swizzle_x;
780 /** Bit 6 swizzling required for Y tiling */
781 uint32_t bit_6_swizzle_y;
71acb5eb
DA
782
783 /* storage for physical objects */
784 struct drm_i915_gem_phys_object *phys_objs[I915_MAX_PHYS_OBJECT];
9220434a 785
73aa808f 786 /* accounting, useful for userland debugging */
73aa808f 787 size_t gtt_total;
6299f992
CW
788 size_t mappable_gtt_total;
789 size_t object_memory;
73aa808f 790 u32 object_count;
673a394b 791 } mm;
8781342d
DV
792
793 /* Old dri1 support infrastructure, beware the dragons ya fools entering
794 * here! */
795 struct {
796 unsigned allow_batchbuffer : 1;
316d3884 797 u32 __iomem *gfx_hws_cpu_addr;
5d985ac8
DV
798
799 unsigned int cpp;
800 int back_offset;
801 int front_offset;
802 int current_page;
803 int page_flipping;
8781342d
DV
804 } dri1;
805
806 /* Kernel Modesetting */
807
9b9d172d 808 struct sdvo_device_mapping sdvo_mappings[2];
a3e17eb8
ZY
809 /* indicate whether the LVDS_BORDER should be enabled or not */
810 unsigned int lvds_border_bits;
1d8e1c75
CW
811 /* Panel fitter placement and size for Ironlake+ */
812 u32 pch_pf_pos, pch_pf_size;
652c393a 813
27f8227b
JB
814 struct drm_crtc *plane_to_crtc_mapping[3];
815 struct drm_crtc *pipe_to_crtc_mapping[3];
6b95a207
KH
816 wait_queue_head_t pending_flip_queue;
817
ee7b9f93 818 struct intel_pch_pll pch_plls[I915_NUM_PLLS];
6441ab5f 819 struct intel_ddi_plls ddi_plls;
ee7b9f93 820
652c393a
JB
821 /* Reclocking support */
822 bool render_reclock_avail;
823 bool lvds_downclock_avail;
18f9ed12
ZY
824 /* indicates the reduced downclock for LVDS*/
825 int lvds_downclock;
652c393a 826 u16 orig_clock;
6363ee6f
ZY
827 int child_dev_num;
828 struct child_device_config *child_dev;
f97108d1 829
c4804411 830 bool mchbar_need_disable;
f97108d1 831
c6a828d3
DV
832 /* gen6+ rps state */
833 struct {
834 struct work_struct work;
835 u32 pm_iir;
836 /* lock - irqsave spinlock that protectects the work_struct and
837 * pm_iir. */
838 spinlock_t lock;
839
840 /* The below variables an all the rps hw state are protected by
841 * dev->struct mutext. */
842 u8 cur_delay;
843 u8 min_delay;
844 u8 max_delay;
845 } rps;
846
20e4d407
DV
847 /* ilk-only ips/rps state. Everything in here is protected by the global
848 * mchdev_lock in intel_pm.c */
849 struct {
850 u8 cur_delay;
851 u8 min_delay;
852 u8 max_delay;
853 u8 fmax;
854 u8 fstart;
855
856 u64 last_count1;
857 unsigned long last_time1;
858 unsigned long chipset_power;
859 u64 last_count2;
860 struct timespec last_time2;
861 unsigned long gfx_power;
862 u8 corr;
863
864 int c_m;
865 int r_t;
866 } ips;
b5e50c3f
JB
867
868 enum no_fbc_reason no_fbc_reason;
38651674 869
20bf377e
JB
870 struct drm_mm_node *compressed_fb;
871 struct drm_mm_node *compressed_llb;
34dc4d44 872
ae681d96
CW
873 unsigned long last_gpu_reset;
874
8be48d92
DA
875 /* list of fbdev register on this device */
876 struct intel_fbdev *fbdev;
e953fd7b 877
aaa6fd2a
MG
878 struct backlight_device *backlight;
879
e953fd7b 880 struct drm_property *broadcast_rgb_property;
3f43c48d 881 struct drm_property *force_audio_property;
e3689190
BW
882
883 struct work_struct parity_error_work;
254f965c
BW
884 bool hw_contexts_disabled;
885 uint32_t hw_context_size;
1da177e4
LT
886} drm_i915_private_t;
887
b4519513
CW
888/* Iterate over initialised rings */
889#define for_each_ring(ring__, dev_priv__, i__) \
890 for ((i__) = 0; (i__) < I915_NUM_RINGS; (i__)++) \
891 if (((ring__) = &(dev_priv__)->ring[(i__)]), intel_ring_initialized((ring__)))
892
b1d7e4b4
WF
893enum hdmi_force_audio {
894 HDMI_AUDIO_OFF_DVI = -2, /* no aux data for HDMI-DVI converter */
895 HDMI_AUDIO_OFF, /* force turn off HDMI audio */
896 HDMI_AUDIO_AUTO, /* trust EDID */
897 HDMI_AUDIO_ON, /* force turn on HDMI audio */
898};
899
93dfb40c 900enum i915_cache_level {
e6994aee 901 I915_CACHE_NONE = 0,
93dfb40c 902 I915_CACHE_LLC,
e6994aee 903 I915_CACHE_LLC_MLC, /* gen6+, in docs at least! */
93dfb40c
CW
904};
905
37e680a1
CW
906struct drm_i915_gem_object_ops {
907 /* Interface between the GEM object and its backing storage.
908 * get_pages() is called once prior to the use of the associated set
909 * of pages before to binding them into the GTT, and put_pages() is
910 * called after we no longer need them. As we expect there to be
911 * associated cost with migrating pages between the backing storage
912 * and making them available for the GPU (e.g. clflush), we may hold
913 * onto the pages after they are no longer referenced by the GPU
914 * in case they may be used again shortly (for example migrating the
915 * pages to a different memory domain within the GTT). put_pages()
916 * will therefore most likely be called when the object itself is
917 * being released or under memory pressure (where we attempt to
918 * reap pages for the shrinker).
919 */
920 int (*get_pages)(struct drm_i915_gem_object *);
921 void (*put_pages)(struct drm_i915_gem_object *);
922};
923
673a394b 924struct drm_i915_gem_object {
c397b908 925 struct drm_gem_object base;
673a394b 926
37e680a1
CW
927 const struct drm_i915_gem_object_ops *ops;
928
673a394b
EA
929 /** Current space allocated to this object in the GTT, if any. */
930 struct drm_mm_node *gtt_space;
93a37f20 931 struct list_head gtt_list;
673a394b 932
65ce3027 933 /** This object's place on the active/inactive lists */
69dc4987
CW
934 struct list_head ring_list;
935 struct list_head mm_list;
432e58ed
CW
936 /** This object's place in the batchbuffer or on the eviction list */
937 struct list_head exec_list;
673a394b
EA
938
939 /**
65ce3027
CW
940 * This is set if the object is on the active lists (has pending
941 * rendering and so a non-zero seqno), and is not set if it i s on
942 * inactive (ready to be unbound) list.
673a394b 943 */
0206e353 944 unsigned int active:1;
673a394b
EA
945
946 /**
947 * This is set if the object has been written to since last bound
948 * to the GTT
949 */
0206e353 950 unsigned int dirty:1;
778c3544
DV
951
952 /**
953 * Fence register bits (if any) for this object. Will be set
954 * as needed when mapped into the GTT.
955 * Protected by dev->struct_mutex.
778c3544 956 */
4b9de737 957 signed int fence_reg:I915_MAX_NUM_FENCE_BITS;
778c3544 958
778c3544
DV
959 /**
960 * Advice: are the backing pages purgeable?
961 */
0206e353 962 unsigned int madv:2;
778c3544 963
778c3544
DV
964 /**
965 * Current tiling mode for the object.
966 */
0206e353 967 unsigned int tiling_mode:2;
5d82e3e6
CW
968 /**
969 * Whether the tiling parameters for the currently associated fence
970 * register have changed. Note that for the purposes of tracking
971 * tiling changes we also treat the unfenced register, the register
972 * slot that the object occupies whilst it executes a fenced
973 * command (such as BLT on gen2/3), as a "fence".
974 */
975 unsigned int fence_dirty:1;
778c3544
DV
976
977 /** How many users have pinned this object in GTT space. The following
978 * users can each hold at most one reference: pwrite/pread, pin_ioctl
979 * (via user_pin_count), execbuffer (objects are not allowed multiple
980 * times for the same batchbuffer), and the framebuffer code. When
981 * switching/pageflipping, the framebuffer code has at most two buffers
982 * pinned per crtc.
983 *
984 * In the worst case this is 1 + 1 + 1 + 2*2 = 7. That would fit into 3
985 * bits with absolutely no headroom. So use 4 bits. */
0206e353 986 unsigned int pin_count:4;
778c3544 987#define DRM_I915_GEM_OBJECT_MAX_PIN_COUNT 0xf
673a394b 988
75e9e915
DV
989 /**
990 * Is the object at the current location in the gtt mappable and
991 * fenceable? Used to avoid costly recalculations.
992 */
0206e353 993 unsigned int map_and_fenceable:1;
75e9e915 994
fb7d516a
DV
995 /**
996 * Whether the current gtt mapping needs to be mappable (and isn't just
997 * mappable by accident). Track pin and fault separate for a more
998 * accurate mappable working set.
999 */
0206e353
AJ
1000 unsigned int fault_mappable:1;
1001 unsigned int pin_mappable:1;
fb7d516a 1002
caea7476
CW
1003 /*
1004 * Is the GPU currently using a fence to access this buffer,
1005 */
1006 unsigned int pending_fenced_gpu_access:1;
1007 unsigned int fenced_gpu_access:1;
1008
93dfb40c
CW
1009 unsigned int cache_level:2;
1010
7bddb01f 1011 unsigned int has_aliasing_ppgtt_mapping:1;
74898d7e 1012 unsigned int has_global_gtt_mapping:1;
9da3da66 1013 unsigned int has_dma_mapping:1;
7bddb01f 1014
9da3da66 1015 struct sg_table *pages;
a5570178 1016 int pages_pin_count;
673a394b 1017
1286ff73 1018 /* prime dma-buf support */
9a70cc2a
DA
1019 void *dma_buf_vmapping;
1020 int vmapping_count;
1021
67731b87
CW
1022 /**
1023 * Used for performing relocations during execbuffer insertion.
1024 */
1025 struct hlist_node exec_node;
1026 unsigned long exec_handle;
6fe4f140 1027 struct drm_i915_gem_exec_object2 *exec_entry;
67731b87 1028
673a394b
EA
1029 /**
1030 * Current offset of the object in GTT space.
1031 *
1032 * This is the same as gtt_space->start
1033 */
1034 uint32_t gtt_offset;
e67b8ce1 1035
caea7476
CW
1036 struct intel_ring_buffer *ring;
1037
1c293ea3 1038 /** Breadcrumb of last rendering to the buffer. */
0201f1ec
CW
1039 uint32_t last_read_seqno;
1040 uint32_t last_write_seqno;
caea7476
CW
1041 /** Breadcrumb of last fenced GPU access to the buffer. */
1042 uint32_t last_fenced_seqno;
673a394b 1043
778c3544 1044 /** Current tiling stride for the object, if it's tiled. */
de151cf6 1045 uint32_t stride;
673a394b 1046
280b713b 1047 /** Record of address bit 17 of each page at last unbind. */
d312ec25 1048 unsigned long *bit_17;
280b713b 1049
79e53945
JB
1050 /** User space pin count and filp owning the pin */
1051 uint32_t user_pin_count;
1052 struct drm_file *pin_filp;
71acb5eb
DA
1053
1054 /** for phy allocated objects */
1055 struct drm_i915_gem_phys_object *phys_obj;
b70d11da 1056
6b95a207
KH
1057 /**
1058 * Number of crtcs where this object is currently the fb, but
1059 * will be page flipped away on the next vblank. When it
1060 * reaches 0, dev_priv->pending_flip_queue will be woken up.
1061 */
1062 atomic_t pending_flip;
673a394b
EA
1063};
1064
62b8b215 1065#define to_intel_bo(x) container_of(x, struct drm_i915_gem_object, base)
23010e43 1066
673a394b
EA
1067/**
1068 * Request queue structure.
1069 *
1070 * The request queue allows us to note sequence numbers that have been emitted
1071 * and may be associated with active buffers to be retired.
1072 *
1073 * By keeping this list, we can avoid having to do questionable
1074 * sequence-number comparisons on buffer last_rendering_seqnos, and associate
1075 * an emission time with seqnos for tracking how far ahead of the GPU we are.
1076 */
1077struct drm_i915_gem_request {
852835f3
ZN
1078 /** On Which ring this request was generated */
1079 struct intel_ring_buffer *ring;
1080
673a394b
EA
1081 /** GEM sequence number associated with this request. */
1082 uint32_t seqno;
1083
a71d8d94
CW
1084 /** Postion in the ringbuffer of the end of the request */
1085 u32 tail;
1086
673a394b
EA
1087 /** Time at which this request was emitted, in jiffies. */
1088 unsigned long emitted_jiffies;
1089
b962442e 1090 /** global list entry for this request */
673a394b 1091 struct list_head list;
b962442e 1092
f787a5f5 1093 struct drm_i915_file_private *file_priv;
b962442e
EA
1094 /** file_priv list entry for this request */
1095 struct list_head client_list;
673a394b
EA
1096};
1097
1098struct drm_i915_file_private {
1099 struct {
1c25595f 1100 struct spinlock lock;
b962442e 1101 struct list_head request_list;
673a394b 1102 } mm;
40521054 1103 struct idr context_idr;
673a394b
EA
1104};
1105
cae5852d
ZN
1106#define INTEL_INFO(dev) (((struct drm_i915_private *) (dev)->dev_private)->info)
1107
1108#define IS_I830(dev) ((dev)->pci_device == 0x3577)
1109#define IS_845G(dev) ((dev)->pci_device == 0x2562)
1110#define IS_I85X(dev) (INTEL_INFO(dev)->is_i85x)
1111#define IS_I865G(dev) ((dev)->pci_device == 0x2572)
1112#define IS_I915G(dev) (INTEL_INFO(dev)->is_i915g)
1113#define IS_I915GM(dev) ((dev)->pci_device == 0x2592)
1114#define IS_I945G(dev) ((dev)->pci_device == 0x2772)
1115#define IS_I945GM(dev) (INTEL_INFO(dev)->is_i945gm)
1116#define IS_BROADWATER(dev) (INTEL_INFO(dev)->is_broadwater)
1117#define IS_CRESTLINE(dev) (INTEL_INFO(dev)->is_crestline)
1118#define IS_GM45(dev) ((dev)->pci_device == 0x2A42)
1119#define IS_G4X(dev) (INTEL_INFO(dev)->is_g4x)
1120#define IS_PINEVIEW_G(dev) ((dev)->pci_device == 0xa001)
1121#define IS_PINEVIEW_M(dev) ((dev)->pci_device == 0xa011)
1122#define IS_PINEVIEW(dev) (INTEL_INFO(dev)->is_pineview)
1123#define IS_G33(dev) (INTEL_INFO(dev)->is_g33)
1124#define IS_IRONLAKE_D(dev) ((dev)->pci_device == 0x0042)
1125#define IS_IRONLAKE_M(dev) ((dev)->pci_device == 0x0046)
4b65177b 1126#define IS_IVYBRIDGE(dev) (INTEL_INFO(dev)->is_ivybridge)
70a3eb7a 1127#define IS_VALLEYVIEW(dev) (INTEL_INFO(dev)->is_valleyview)
4cae9ae0 1128#define IS_HASWELL(dev) (INTEL_INFO(dev)->is_haswell)
cae5852d
ZN
1129#define IS_MOBILE(dev) (INTEL_INFO(dev)->is_mobile)
1130
85436696
JB
1131/*
1132 * The genX designation typically refers to the render engine, so render
1133 * capability related checks should use IS_GEN, while display and other checks
1134 * have their own (e.g. HAS_PCH_SPLIT for ILK+ display, IS_foo for particular
1135 * chips, etc.).
1136 */
cae5852d
ZN
1137#define IS_GEN2(dev) (INTEL_INFO(dev)->gen == 2)
1138#define IS_GEN3(dev) (INTEL_INFO(dev)->gen == 3)
1139#define IS_GEN4(dev) (INTEL_INFO(dev)->gen == 4)
1140#define IS_GEN5(dev) (INTEL_INFO(dev)->gen == 5)
1141#define IS_GEN6(dev) (INTEL_INFO(dev)->gen == 6)
85436696 1142#define IS_GEN7(dev) (INTEL_INFO(dev)->gen == 7)
cae5852d
ZN
1143
1144#define HAS_BSD(dev) (INTEL_INFO(dev)->has_bsd_ring)
1145#define HAS_BLT(dev) (INTEL_INFO(dev)->has_blt_ring)
3d29b842 1146#define HAS_LLC(dev) (INTEL_INFO(dev)->has_llc)
cae5852d
ZN
1147#define I915_NEED_GFX_HWS(dev) (INTEL_INFO(dev)->need_gfx_hws)
1148
254f965c 1149#define HAS_HW_CONTEXTS(dev) (INTEL_INFO(dev)->gen >= 6)
93553609 1150#define HAS_ALIASING_PPGTT(dev) (INTEL_INFO(dev)->gen >=6 && !IS_VALLEYVIEW(dev))
1d2a314c 1151
05394f39 1152#define HAS_OVERLAY(dev) (INTEL_INFO(dev)->has_overlay)
cae5852d
ZN
1153#define OVERLAY_NEEDS_PHYSICAL(dev) (INTEL_INFO(dev)->overlay_needs_physical)
1154
1155/* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
1156 * rows, which changed the alignment requirements and fence programming.
1157 */
1158#define HAS_128_BYTE_Y_TILING(dev) (!IS_GEN2(dev) && !(IS_I915G(dev) || \
1159 IS_I915GM(dev)))
1160#define SUPPORTS_DIGITAL_OUTPUTS(dev) (!IS_GEN2(dev) && !IS_PINEVIEW(dev))
1161#define SUPPORTS_INTEGRATED_HDMI(dev) (IS_G4X(dev) || IS_GEN5(dev))
1162#define SUPPORTS_INTEGRATED_DP(dev) (IS_G4X(dev) || IS_GEN5(dev))
1163#define SUPPORTS_EDP(dev) (IS_IRONLAKE_M(dev))
1164#define SUPPORTS_TV(dev) (INTEL_INFO(dev)->supports_tv)
1165#define I915_HAS_HOTPLUG(dev) (INTEL_INFO(dev)->has_hotplug)
1166/* dsparb controlled by hw only */
1167#define DSPARB_HWCONTROL(dev) (IS_G4X(dev) || IS_IRONLAKE(dev))
1168
1169#define HAS_FW_BLC(dev) (INTEL_INFO(dev)->gen > 2)
1170#define HAS_PIPE_CXSR(dev) (INTEL_INFO(dev)->has_pipe_cxsr)
1171#define I915_HAS_FBC(dev) (INTEL_INFO(dev)->has_fbc)
cae5852d 1172
eceae481 1173#define HAS_PIPE_CONTROL(dev) (INTEL_INFO(dev)->gen >= 5)
cae5852d
ZN
1174
1175#define INTEL_PCH_TYPE(dev) (((struct drm_i915_private *)(dev)->dev_private)->pch_type)
eb877ebf 1176#define HAS_PCH_LPT(dev) (INTEL_PCH_TYPE(dev) == PCH_LPT)
cae5852d
ZN
1177#define HAS_PCH_CPT(dev) (INTEL_PCH_TYPE(dev) == PCH_CPT)
1178#define HAS_PCH_IBX(dev) (INTEL_PCH_TYPE(dev) == PCH_IBX)
45e6e3a1 1179#define HAS_PCH_SPLIT(dev) (INTEL_PCH_TYPE(dev) != PCH_NONE)
cae5852d 1180
b7884eb4
DV
1181#define HAS_FORCE_WAKE(dev) (INTEL_INFO(dev)->has_force_wake)
1182
f27b9265 1183#define HAS_L3_GPU_CACHE(dev) (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
e1ef7cc2 1184
c8735b0c
BW
1185#define GT_FREQUENCY_MULTIPLIER 50
1186
05394f39
CW
1187#include "i915_trace.h"
1188
83b7f9ac
ED
1189/**
1190 * RC6 is a special power stage which allows the GPU to enter an very
1191 * low-voltage mode when idle, using down to 0V while at this stage. This
1192 * stage is entered automatically when the GPU is idle when RC6 support is
1193 * enabled, and as soon as new workload arises GPU wakes up automatically as well.
1194 *
1195 * There are different RC6 modes available in Intel GPU, which differentiate
1196 * among each other with the latency required to enter and leave RC6 and
1197 * voltage consumed by the GPU in different states.
1198 *
1199 * The combination of the following flags define which states GPU is allowed
1200 * to enter, while RC6 is the normal RC6 state, RC6p is the deep RC6, and
1201 * RC6pp is deepest RC6. Their support by hardware varies according to the
1202 * GPU, BIOS, chipset and platform. RC6 is usually the safest one and the one
1203 * which brings the most power savings; deeper states save more power, but
1204 * require higher latency to switch to and wake up.
1205 */
1206#define INTEL_RC6_ENABLE (1<<0)
1207#define INTEL_RC6p_ENABLE (1<<1)
1208#define INTEL_RC6pp_ENABLE (1<<2)
1209
c153f45f 1210extern struct drm_ioctl_desc i915_ioctls[];
b3a83639 1211extern int i915_max_ioctl;
a35d9d3c
BW
1212extern unsigned int i915_fbpercrtc __always_unused;
1213extern int i915_panel_ignore_lid __read_mostly;
1214extern unsigned int i915_powersave __read_mostly;
f45b5557 1215extern int i915_semaphores __read_mostly;
a35d9d3c 1216extern unsigned int i915_lvds_downclock __read_mostly;
121d527a 1217extern int i915_lvds_channel_mode __read_mostly;
4415e63b 1218extern int i915_panel_use_ssc __read_mostly;
a35d9d3c 1219extern int i915_vbt_sdvo_panel_type __read_mostly;
c0f372b3 1220extern int i915_enable_rc6 __read_mostly;
4415e63b 1221extern int i915_enable_fbc __read_mostly;
a35d9d3c 1222extern bool i915_enable_hangcheck __read_mostly;
650dc07e 1223extern int i915_enable_ppgtt __read_mostly;
b3a83639 1224
6a9ee8af
DA
1225extern int i915_suspend(struct drm_device *dev, pm_message_t state);
1226extern int i915_resume(struct drm_device *dev);
7c1c2871
DA
1227extern int i915_master_create(struct drm_device *dev, struct drm_master *master);
1228extern void i915_master_destroy(struct drm_device *dev, struct drm_master *master);
1229
1da177e4 1230 /* i915_dma.c */
d05c617e 1231void i915_update_dri1_breadcrumb(struct drm_device *dev);
84b1fd10 1232extern void i915_kernel_lost_context(struct drm_device * dev);
22eae947 1233extern int i915_driver_load(struct drm_device *, unsigned long flags);
ba8bbcf6 1234extern int i915_driver_unload(struct drm_device *);
673a394b 1235extern int i915_driver_open(struct drm_device *dev, struct drm_file *file_priv);
84b1fd10 1236extern void i915_driver_lastclose(struct drm_device * dev);
6c340eac
EA
1237extern void i915_driver_preclose(struct drm_device *dev,
1238 struct drm_file *file_priv);
673a394b
EA
1239extern void i915_driver_postclose(struct drm_device *dev,
1240 struct drm_file *file_priv);
84b1fd10 1241extern int i915_driver_device_is_agp(struct drm_device * dev);
c43b5634 1242#ifdef CONFIG_COMPAT
0d6aa60b
DA
1243extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
1244 unsigned long arg);
c43b5634 1245#endif
673a394b 1246extern int i915_emit_box(struct drm_device *dev,
c4e7a414
CW
1247 struct drm_clip_rect *box,
1248 int DR1, int DR4);
8e96d9c4 1249extern int intel_gpu_reset(struct drm_device *dev);
d4b8bb2a 1250extern int i915_reset(struct drm_device *dev);
7648fa99
JB
1251extern unsigned long i915_chipset_val(struct drm_i915_private *dev_priv);
1252extern unsigned long i915_mch_val(struct drm_i915_private *dev_priv);
1253extern unsigned long i915_gfx_val(struct drm_i915_private *dev_priv);
1254extern void i915_update_gfx_val(struct drm_i915_private *dev_priv);
1255
af6061af 1256
1da177e4 1257/* i915_irq.c */
f65d9421 1258void i915_hangcheck_elapsed(unsigned long data);
527f9e90 1259void i915_handle_error(struct drm_device *dev, bool wedged);
1da177e4 1260
f71d4af4 1261extern void intel_irq_init(struct drm_device *dev);
990bbdad 1262extern void intel_gt_init(struct drm_device *dev);
16995a9f 1263extern void intel_gt_reset(struct drm_device *dev);
b1f14ad0 1264
742cbee8
DV
1265void i915_error_state_free(struct kref *error_ref);
1266
7c463586
KP
1267void
1268i915_enable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask);
1269
1270void
1271i915_disable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask);
1272
0206e353 1273void intel_enable_asle(struct drm_device *dev);
01c66889 1274
3bd3c932
CW
1275#ifdef CONFIG_DEBUG_FS
1276extern void i915_destroy_error_state(struct drm_device *dev);
1277#else
1278#define i915_destroy_error_state(x)
1279#endif
1280
7c463586 1281
673a394b
EA
1282/* i915_gem.c */
1283int i915_gem_init_ioctl(struct drm_device *dev, void *data,
1284 struct drm_file *file_priv);
1285int i915_gem_create_ioctl(struct drm_device *dev, void *data,
1286 struct drm_file *file_priv);
1287int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
1288 struct drm_file *file_priv);
1289int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
1290 struct drm_file *file_priv);
1291int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
1292 struct drm_file *file_priv);
de151cf6
JB
1293int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
1294 struct drm_file *file_priv);
673a394b
EA
1295int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
1296 struct drm_file *file_priv);
1297int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
1298 struct drm_file *file_priv);
1299int i915_gem_execbuffer(struct drm_device *dev, void *data,
1300 struct drm_file *file_priv);
76446cac
JB
1301int i915_gem_execbuffer2(struct drm_device *dev, void *data,
1302 struct drm_file *file_priv);
673a394b
EA
1303int i915_gem_pin_ioctl(struct drm_device *dev, void *data,
1304 struct drm_file *file_priv);
1305int i915_gem_unpin_ioctl(struct drm_device *dev, void *data,
1306 struct drm_file *file_priv);
1307int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
1308 struct drm_file *file_priv);
199adf40
BW
1309int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
1310 struct drm_file *file);
1311int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
1312 struct drm_file *file);
673a394b
EA
1313int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
1314 struct drm_file *file_priv);
3ef94daa
CW
1315int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
1316 struct drm_file *file_priv);
673a394b
EA
1317int i915_gem_entervt_ioctl(struct drm_device *dev, void *data,
1318 struct drm_file *file_priv);
1319int i915_gem_leavevt_ioctl(struct drm_device *dev, void *data,
1320 struct drm_file *file_priv);
1321int i915_gem_set_tiling(struct drm_device *dev, void *data,
1322 struct drm_file *file_priv);
1323int i915_gem_get_tiling(struct drm_device *dev, void *data,
1324 struct drm_file *file_priv);
5a125c3c
EA
1325int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
1326 struct drm_file *file_priv);
23ba4fd0
BW
1327int i915_gem_wait_ioctl(struct drm_device *dev, void *data,
1328 struct drm_file *file_priv);
673a394b 1329void i915_gem_load(struct drm_device *dev);
673a394b 1330int i915_gem_init_object(struct drm_gem_object *obj);
37e680a1
CW
1331void i915_gem_object_init(struct drm_i915_gem_object *obj,
1332 const struct drm_i915_gem_object_ops *ops);
05394f39
CW
1333struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
1334 size_t size);
673a394b 1335void i915_gem_free_object(struct drm_gem_object *obj);
2021746e
CW
1336int __must_check i915_gem_object_pin(struct drm_i915_gem_object *obj,
1337 uint32_t alignment,
86a1ee26
CW
1338 bool map_and_fenceable,
1339 bool nonblocking);
05394f39 1340void i915_gem_object_unpin(struct drm_i915_gem_object *obj);
2021746e 1341int __must_check i915_gem_object_unbind(struct drm_i915_gem_object *obj);
05394f39 1342void i915_gem_release_mmap(struct drm_i915_gem_object *obj);
673a394b 1343void i915_gem_lastclose(struct drm_device *dev);
f787a5f5 1344
37e680a1 1345int __must_check i915_gem_object_get_pages(struct drm_i915_gem_object *obj);
9da3da66
CW
1346static inline struct page *i915_gem_object_get_page(struct drm_i915_gem_object *obj, int n)
1347{
1348 struct scatterlist *sg = obj->pages->sgl;
1cf83789
CW
1349 int nents = obj->pages->nents;
1350 while (nents > SG_MAX_SINGLE_ALLOC) {
1351 if (n < SG_MAX_SINGLE_ALLOC - 1)
1352 break;
1353
9da3da66
CW
1354 sg = sg_chain_ptr(sg + SG_MAX_SINGLE_ALLOC - 1);
1355 n -= SG_MAX_SINGLE_ALLOC - 1;
1cf83789 1356 nents -= SG_MAX_SINGLE_ALLOC - 1;
9da3da66
CW
1357 }
1358 return sg_page(sg+n);
1359}
a5570178
CW
1360static inline void i915_gem_object_pin_pages(struct drm_i915_gem_object *obj)
1361{
1362 BUG_ON(obj->pages == NULL);
1363 obj->pages_pin_count++;
1364}
1365static inline void i915_gem_object_unpin_pages(struct drm_i915_gem_object *obj)
1366{
1367 BUG_ON(obj->pages_pin_count == 0);
1368 obj->pages_pin_count--;
1369}
1370
54cf91dc 1371int __must_check i915_mutex_lock_interruptible(struct drm_device *dev);
2911a35b
BW
1372int i915_gem_object_sync(struct drm_i915_gem_object *obj,
1373 struct intel_ring_buffer *to);
54cf91dc 1374void i915_gem_object_move_to_active(struct drm_i915_gem_object *obj,
1ec14ad3
CW
1375 struct intel_ring_buffer *ring,
1376 u32 seqno);
54cf91dc 1377
ff72145b
DA
1378int i915_gem_dumb_create(struct drm_file *file_priv,
1379 struct drm_device *dev,
1380 struct drm_mode_create_dumb *args);
1381int i915_gem_mmap_gtt(struct drm_file *file_priv, struct drm_device *dev,
1382 uint32_t handle, uint64_t *offset);
1383int i915_gem_dumb_destroy(struct drm_file *file_priv, struct drm_device *dev,
0206e353 1384 uint32_t handle);
f787a5f5
CW
1385/**
1386 * Returns true if seq1 is later than seq2.
1387 */
1388static inline bool
1389i915_seqno_passed(uint32_t seq1, uint32_t seq2)
1390{
1391 return (int32_t)(seq1 - seq2) >= 0;
1392}
1393
53d227f2 1394u32 i915_gem_next_request_seqno(struct intel_ring_buffer *ring);
54cf91dc 1395
06d98131 1396int __must_check i915_gem_object_get_fence(struct drm_i915_gem_object *obj);
d9e86c0e 1397int __must_check i915_gem_object_put_fence(struct drm_i915_gem_object *obj);
2021746e 1398
9a5a53b3 1399static inline bool
1690e1eb
CW
1400i915_gem_object_pin_fence(struct drm_i915_gem_object *obj)
1401{
1402 if (obj->fence_reg != I915_FENCE_REG_NONE) {
1403 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
1404 dev_priv->fence_regs[obj->fence_reg].pin_count++;
9a5a53b3
CW
1405 return true;
1406 } else
1407 return false;
1690e1eb
CW
1408}
1409
1410static inline void
1411i915_gem_object_unpin_fence(struct drm_i915_gem_object *obj)
1412{
1413 if (obj->fence_reg != I915_FENCE_REG_NONE) {
1414 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
1415 dev_priv->fence_regs[obj->fence_reg].pin_count--;
1416 }
1417}
1418
b09a1fec 1419void i915_gem_retire_requests(struct drm_device *dev);
a71d8d94 1420void i915_gem_retire_requests_ring(struct intel_ring_buffer *ring);
d6b2c790
DV
1421int __must_check i915_gem_check_wedge(struct drm_i915_private *dev_priv,
1422 bool interruptible);
a71d8d94 1423
069efc1d 1424void i915_gem_reset(struct drm_device *dev);
05394f39 1425void i915_gem_clflush_object(struct drm_i915_gem_object *obj);
2021746e
CW
1426int __must_check i915_gem_object_set_domain(struct drm_i915_gem_object *obj,
1427 uint32_t read_domains,
1428 uint32_t write_domain);
a8198eea 1429int __must_check i915_gem_object_finish_gpu(struct drm_i915_gem_object *obj);
1070a42b 1430int __must_check i915_gem_init(struct drm_device *dev);
f691e2f4 1431int __must_check i915_gem_init_hw(struct drm_device *dev);
b9524a1e 1432void i915_gem_l3_remap(struct drm_device *dev);
f691e2f4 1433void i915_gem_init_swizzling(struct drm_device *dev);
e21af88d 1434void i915_gem_init_ppgtt(struct drm_device *dev);
79e53945 1435void i915_gem_cleanup_ringbuffer(struct drm_device *dev);
b2da9fe5 1436int __must_check i915_gpu_idle(struct drm_device *dev);
2021746e 1437int __must_check i915_gem_idle(struct drm_device *dev);
3bb73aba
CW
1438int i915_add_request(struct intel_ring_buffer *ring,
1439 struct drm_file *file,
acb868d3 1440 u32 *seqno);
199b2bc2
BW
1441int __must_check i915_wait_seqno(struct intel_ring_buffer *ring,
1442 uint32_t seqno);
de151cf6 1443int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
2021746e
CW
1444int __must_check
1445i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj,
1446 bool write);
1447int __must_check
dabdfe02
CW
1448i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write);
1449int __must_check
2da3b9b9
CW
1450i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
1451 u32 alignment,
2021746e 1452 struct intel_ring_buffer *pipelined);
71acb5eb 1453int i915_gem_attach_phys_object(struct drm_device *dev,
05394f39 1454 struct drm_i915_gem_object *obj,
6eeefaf3
CW
1455 int id,
1456 int align);
71acb5eb 1457void i915_gem_detach_phys_object(struct drm_device *dev,
05394f39 1458 struct drm_i915_gem_object *obj);
71acb5eb 1459void i915_gem_free_all_phys_object(struct drm_device *dev);
05394f39 1460void i915_gem_release(struct drm_device *dev, struct drm_file *file);
673a394b 1461
467cffba 1462uint32_t
e28f8711
CW
1463i915_gem_get_unfenced_gtt_alignment(struct drm_device *dev,
1464 uint32_t size,
1465 int tiling_mode);
467cffba 1466
e4ffd173
CW
1467int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
1468 enum i915_cache_level cache_level);
1469
1286ff73
DV
1470struct drm_gem_object *i915_gem_prime_import(struct drm_device *dev,
1471 struct dma_buf *dma_buf);
1472
1473struct dma_buf *i915_gem_prime_export(struct drm_device *dev,
1474 struct drm_gem_object *gem_obj, int flags);
1475
254f965c
BW
1476/* i915_gem_context.c */
1477void i915_gem_context_init(struct drm_device *dev);
1478void i915_gem_context_fini(struct drm_device *dev);
254f965c 1479void i915_gem_context_close(struct drm_device *dev, struct drm_file *file);
e0556841
BW
1480int i915_switch_context(struct intel_ring_buffer *ring,
1481 struct drm_file *file, int to_id);
84624813
BW
1482int i915_gem_context_create_ioctl(struct drm_device *dev, void *data,
1483 struct drm_file *file);
1484int i915_gem_context_destroy_ioctl(struct drm_device *dev, void *data,
1485 struct drm_file *file);
1286ff73 1486
76aaf220 1487/* i915_gem_gtt.c */
1d2a314c
DV
1488int __must_check i915_gem_init_aliasing_ppgtt(struct drm_device *dev);
1489void i915_gem_cleanup_aliasing_ppgtt(struct drm_device *dev);
7bddb01f
DV
1490void i915_ppgtt_bind_object(struct i915_hw_ppgtt *ppgtt,
1491 struct drm_i915_gem_object *obj,
1492 enum i915_cache_level cache_level);
1493void i915_ppgtt_unbind_object(struct i915_hw_ppgtt *ppgtt,
1494 struct drm_i915_gem_object *obj);
1d2a314c 1495
76aaf220 1496void i915_gem_restore_gtt_mappings(struct drm_device *dev);
74163907
DV
1497int __must_check i915_gem_gtt_prepare_object(struct drm_i915_gem_object *obj);
1498void i915_gem_gtt_bind_object(struct drm_i915_gem_object *obj,
e4ffd173 1499 enum i915_cache_level cache_level);
05394f39 1500void i915_gem_gtt_unbind_object(struct drm_i915_gem_object *obj);
74163907 1501void i915_gem_gtt_finish_object(struct drm_i915_gem_object *obj);
644ec02b
DV
1502void i915_gem_init_global_gtt(struct drm_device *dev,
1503 unsigned long start,
1504 unsigned long mappable_end,
1505 unsigned long end);
76aaf220 1506
b47eb4a2 1507/* i915_gem_evict.c */
2021746e 1508int __must_check i915_gem_evict_something(struct drm_device *dev, int min_size,
42d6ab48
CW
1509 unsigned alignment,
1510 unsigned cache_level,
86a1ee26
CW
1511 bool mappable,
1512 bool nonblock);
6c085a72 1513int i915_gem_evict_everything(struct drm_device *dev);
b47eb4a2 1514
9797fbfb
CW
1515/* i915_gem_stolen.c */
1516int i915_gem_init_stolen(struct drm_device *dev);
1517void i915_gem_cleanup_stolen(struct drm_device *dev);
1518
673a394b
EA
1519/* i915_gem_tiling.c */
1520void i915_gem_detect_bit_6_swizzle(struct drm_device *dev);
05394f39
CW
1521void i915_gem_object_do_bit_17_swizzle(struct drm_i915_gem_object *obj);
1522void i915_gem_object_save_bit_17_swizzle(struct drm_i915_gem_object *obj);
673a394b
EA
1523
1524/* i915_gem_debug.c */
05394f39 1525void i915_gem_dump_object(struct drm_i915_gem_object *obj, int len,
673a394b 1526 const char *where, uint32_t mark);
23bc5982
CW
1527#if WATCH_LISTS
1528int i915_verify_lists(struct drm_device *dev);
673a394b 1529#else
23bc5982 1530#define i915_verify_lists(dev) 0
673a394b 1531#endif
05394f39
CW
1532void i915_gem_object_check_coherency(struct drm_i915_gem_object *obj,
1533 int handle);
1534void i915_gem_dump_object(struct drm_i915_gem_object *obj, int len,
673a394b 1535 const char *where, uint32_t mark);
1da177e4 1536
2017263e 1537/* i915_debugfs.c */
27c202ad
BG
1538int i915_debugfs_init(struct drm_minor *minor);
1539void i915_debugfs_cleanup(struct drm_minor *minor);
2017263e 1540
317c35d1
JB
1541/* i915_suspend.c */
1542extern int i915_save_state(struct drm_device *dev);
1543extern int i915_restore_state(struct drm_device *dev);
0a3e67a4
JB
1544
1545/* i915_suspend.c */
1546extern int i915_save_state(struct drm_device *dev);
1547extern int i915_restore_state(struct drm_device *dev);
317c35d1 1548
0136db58
BW
1549/* i915_sysfs.c */
1550void i915_setup_sysfs(struct drm_device *dev_priv);
1551void i915_teardown_sysfs(struct drm_device *dev_priv);
1552
f899fc64
CW
1553/* intel_i2c.c */
1554extern int intel_setup_gmbus(struct drm_device *dev);
1555extern void intel_teardown_gmbus(struct drm_device *dev);
3bd7d909
DK
1556extern inline bool intel_gmbus_is_port_valid(unsigned port)
1557{
2ed06c93 1558 return (port >= GMBUS_PORT_SSC && port <= GMBUS_PORT_DPD);
3bd7d909
DK
1559}
1560
1561extern struct i2c_adapter *intel_gmbus_get_adapter(
1562 struct drm_i915_private *dev_priv, unsigned port);
e957d772
CW
1563extern void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed);
1564extern void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit);
b8232e90
CW
1565extern inline bool intel_gmbus_is_forced_bit(struct i2c_adapter *adapter)
1566{
1567 return container_of(adapter, struct intel_gmbus, adapter)->force_bit;
1568}
f899fc64
CW
1569extern void intel_i2c_reset(struct drm_device *dev);
1570
3b617967 1571/* intel_opregion.c */
44834a67
CW
1572extern int intel_opregion_setup(struct drm_device *dev);
1573#ifdef CONFIG_ACPI
1574extern void intel_opregion_init(struct drm_device *dev);
1575extern void intel_opregion_fini(struct drm_device *dev);
3b617967
CW
1576extern void intel_opregion_asle_intr(struct drm_device *dev);
1577extern void intel_opregion_gse_intr(struct drm_device *dev);
1578extern void intel_opregion_enable_asle(struct drm_device *dev);
65e082c9 1579#else
44834a67
CW
1580static inline void intel_opregion_init(struct drm_device *dev) { return; }
1581static inline void intel_opregion_fini(struct drm_device *dev) { return; }
3b617967
CW
1582static inline void intel_opregion_asle_intr(struct drm_device *dev) { return; }
1583static inline void intel_opregion_gse_intr(struct drm_device *dev) { return; }
1584static inline void intel_opregion_enable_asle(struct drm_device *dev) { return; }
65e082c9 1585#endif
8ee1c3db 1586
723bfd70
JB
1587/* intel_acpi.c */
1588#ifdef CONFIG_ACPI
1589extern void intel_register_dsm_handler(void);
1590extern void intel_unregister_dsm_handler(void);
1591#else
1592static inline void intel_register_dsm_handler(void) { return; }
1593static inline void intel_unregister_dsm_handler(void) { return; }
1594#endif /* CONFIG_ACPI */
1595
79e53945 1596/* modesetting */
f817586c 1597extern void intel_modeset_init_hw(struct drm_device *dev);
79e53945 1598extern void intel_modeset_init(struct drm_device *dev);
2c7111db 1599extern void intel_modeset_gem_init(struct drm_device *dev);
79e53945 1600extern void intel_modeset_cleanup(struct drm_device *dev);
28d52043 1601extern int intel_modeset_vga_set_state(struct drm_device *dev, bool state);
24929352 1602extern void intel_modeset_setup_hw_state(struct drm_device *dev);
ee5382ae 1603extern bool intel_fbc_enabled(struct drm_device *dev);
43a9539f 1604extern void intel_disable_fbc(struct drm_device *dev);
7648fa99 1605extern bool ironlake_set_drps(struct drm_device *dev, u8 val);
9fb526db 1606extern void ironlake_init_pch_refclk(struct drm_device *dev);
3b8d8d91 1607extern void gen6_set_rps(struct drm_device *dev, u8 val);
0206e353
AJ
1608extern void intel_detect_pch(struct drm_device *dev);
1609extern int intel_trans_dp_port_sel(struct drm_crtc *crtc);
0136db58 1610extern int intel_enable_rc6(const struct drm_device *dev);
3bad0781 1611
2911a35b 1612extern bool i915_semaphore_is_enabled(struct drm_device *dev);
c0c7babc
BW
1613int i915_reg_read_ioctl(struct drm_device *dev, void *data,
1614 struct drm_file *file);
575155a9 1615
6ef3d427 1616/* overlay */
3bd3c932 1617#ifdef CONFIG_DEBUG_FS
6ef3d427
CW
1618extern struct intel_overlay_error_state *intel_overlay_capture_error_state(struct drm_device *dev);
1619extern void intel_overlay_print_error_state(struct seq_file *m, struct intel_overlay_error_state *error);
c4a1d9e4
CW
1620
1621extern struct intel_display_error_state *intel_display_capture_error_state(struct drm_device *dev);
1622extern void intel_display_print_error_state(struct seq_file *m,
1623 struct drm_device *dev,
1624 struct intel_display_error_state *error);
3bd3c932 1625#endif
6ef3d427 1626
b7287d80
BW
1627/* On SNB platform, before reading ring registers forcewake bit
1628 * must be set to prevent GT core from power down and stale values being
1629 * returned.
1630 */
fcca7926
BW
1631void gen6_gt_force_wake_get(struct drm_i915_private *dev_priv);
1632void gen6_gt_force_wake_put(struct drm_i915_private *dev_priv);
67a3744f 1633int __gen6_gt_wait_for_fifo(struct drm_i915_private *dev_priv);
b7287d80 1634
42c0526c
BW
1635int sandybridge_pcode_read(struct drm_i915_private *dev_priv, u8 mbox, u32 *val);
1636int sandybridge_pcode_write(struct drm_i915_private *dev_priv, u8 mbox, u32 val);
1637
5f75377d 1638#define __i915_read(x, y) \
f7000883 1639 u##x i915_read##x(struct drm_i915_private *dev_priv, u32 reg);
fcca7926 1640
5f75377d
KP
1641__i915_read(8, b)
1642__i915_read(16, w)
1643__i915_read(32, l)
1644__i915_read(64, q)
1645#undef __i915_read
1646
1647#define __i915_write(x, y) \
f7000883
AK
1648 void i915_write##x(struct drm_i915_private *dev_priv, u32 reg, u##x val);
1649
5f75377d
KP
1650__i915_write(8, b)
1651__i915_write(16, w)
1652__i915_write(32, l)
1653__i915_write(64, q)
1654#undef __i915_write
1655
1656#define I915_READ8(reg) i915_read8(dev_priv, (reg))
1657#define I915_WRITE8(reg, val) i915_write8(dev_priv, (reg), (val))
1658
1659#define I915_READ16(reg) i915_read16(dev_priv, (reg))
1660#define I915_WRITE16(reg, val) i915_write16(dev_priv, (reg), (val))
1661#define I915_READ16_NOTRACE(reg) readw(dev_priv->regs + (reg))
1662#define I915_WRITE16_NOTRACE(reg, val) writew(val, dev_priv->regs + (reg))
1663
1664#define I915_READ(reg) i915_read32(dev_priv, (reg))
1665#define I915_WRITE(reg, val) i915_write32(dev_priv, (reg), (val))
cae5852d
ZN
1666#define I915_READ_NOTRACE(reg) readl(dev_priv->regs + (reg))
1667#define I915_WRITE_NOTRACE(reg, val) writel(val, dev_priv->regs + (reg))
5f75377d
KP
1668
1669#define I915_WRITE64(reg, val) i915_write64(dev_priv, (reg), (val))
1670#define I915_READ64(reg) i915_read64(dev_priv, (reg))
cae5852d
ZN
1671
1672#define POSTING_READ(reg) (void)I915_READ_NOTRACE(reg)
1673#define POSTING_READ16(reg) (void)I915_READ16_NOTRACE(reg)
1674
ba4f01a3 1675
1da177e4 1676#endif