]> git.proxmox.com Git - mirror_ubuntu-bionic-kernel.git/blame - drivers/gpu/drm/i915/i915_drv.h
drm/i915: treat Ivy Bridge watermarks like Sandy Bridge
[mirror_ubuntu-bionic-kernel.git] / drivers / gpu / drm / i915 / i915_drv.h
CommitLineData
1da177e4
LT
1/* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
2 */
0d6aa60b 3/*
bc54fd1a 4 *
1da177e4
LT
5 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
bc54fd1a
DA
7 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
0d6aa60b 28 */
1da177e4
LT
29
30#ifndef _I915_DRV_H_
31#define _I915_DRV_H_
32
585fb111 33#include "i915_reg.h"
79e53945 34#include "intel_bios.h"
8187a2b7 35#include "intel_ringbuffer.h"
0839ccb8 36#include <linux/io-mapping.h>
f899fc64 37#include <linux/i2c.h>
0ade6386 38#include <drm/intel-gtt.h>
585fb111 39
1da177e4
LT
40/* General customization:
41 */
42
43#define DRIVER_AUTHOR "Tungsten Graphics, Inc."
44
45#define DRIVER_NAME "i915"
46#define DRIVER_DESC "Intel Graphics"
673a394b 47#define DRIVER_DATE "20080730"
1da177e4 48
317c35d1
JB
49enum pipe {
50 PIPE_A = 0,
51 PIPE_B,
9db4a9c7
JB
52 PIPE_C,
53 I915_MAX_PIPES
317c35d1 54};
9db4a9c7 55#define pipe_name(p) ((p) + 'A')
317c35d1 56
80824003
JB
57enum plane {
58 PLANE_A = 0,
59 PLANE_B,
9db4a9c7 60 PLANE_C,
80824003 61};
9db4a9c7 62#define plane_name(p) ((p) + 'A')
52440211 63
62fdfeaf
EA
64#define I915_GEM_GPU_DOMAINS (~(I915_GEM_DOMAIN_CPU | I915_GEM_DOMAIN_GTT))
65
9db4a9c7
JB
66#define for_each_pipe(p) for ((p) = 0; (p) < dev_priv->num_pipe; (p)++)
67
1da177e4
LT
68/* Interface history:
69 *
70 * 1.1: Original.
0d6aa60b
DA
71 * 1.2: Add Power Management
72 * 1.3: Add vblank support
de227f5f 73 * 1.4: Fix cmdbuffer path, add heap destroy
702880f2 74 * 1.5: Add vblank pipe configuration
2228ed67
MD
75 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
76 * - Support vertical blank on secondary display pipe
1da177e4
LT
77 */
78#define DRIVER_MAJOR 1
2228ed67 79#define DRIVER_MINOR 6
1da177e4
LT
80#define DRIVER_PATCHLEVEL 0
81
673a394b 82#define WATCH_COHERENCY 0
23bc5982 83#define WATCH_LISTS 0
673a394b 84
71acb5eb
DA
85#define I915_GEM_PHYS_CURSOR_0 1
86#define I915_GEM_PHYS_CURSOR_1 2
87#define I915_GEM_PHYS_OVERLAY_REGS 3
88#define I915_MAX_PHYS_OBJECT (I915_GEM_PHYS_OVERLAY_REGS)
89
90struct drm_i915_gem_phys_object {
91 int id;
92 struct page **page_list;
93 drm_dma_handle_t *handle;
05394f39 94 struct drm_i915_gem_object *cur_obj;
71acb5eb
DA
95};
96
1da177e4
LT
97struct mem_block {
98 struct mem_block *next;
99 struct mem_block *prev;
100 int start;
101 int size;
6c340eac 102 struct drm_file *file_priv; /* NULL: free, -1: heap, other: real files */
1da177e4
LT
103};
104
0a3e67a4
JB
105struct opregion_header;
106struct opregion_acpi;
107struct opregion_swsci;
108struct opregion_asle;
109
8ee1c3db
MG
110struct intel_opregion {
111 struct opregion_header *header;
112 struct opregion_acpi *acpi;
113 struct opregion_swsci *swsci;
114 struct opregion_asle *asle;
44834a67 115 void *vbt;
01fe9dbd 116 u32 __iomem *lid_state;
8ee1c3db 117};
44834a67 118#define OPREGION_SIZE (8*1024)
8ee1c3db 119
6ef3d427
CW
120struct intel_overlay;
121struct intel_overlay_error_state;
122
7c1c2871
DA
123struct drm_i915_master_private {
124 drm_local_map_t *sarea;
125 struct _drm_i915_sarea *sarea_priv;
126};
de151cf6
JB
127#define I915_FENCE_REG_NONE -1
128
129struct drm_i915_fence_reg {
007cc8ac 130 struct list_head lru_list;
caea7476 131 struct drm_i915_gem_object *obj;
d9e86c0e 132 uint32_t setup_seqno;
de151cf6 133};
7c1c2871 134
9b9d172d 135struct sdvo_device_mapping {
e957d772 136 u8 initialized;
9b9d172d 137 u8 dvo_port;
138 u8 slave_addr;
139 u8 dvo_wiring;
e957d772
CW
140 u8 i2c_pin;
141 u8 i2c_speed;
b1083333 142 u8 ddc_pin;
9b9d172d 143};
144
c4a1d9e4
CW
145struct intel_display_error_state;
146
63eeaf38
JB
147struct drm_i915_error_state {
148 u32 eir;
149 u32 pgtbl_er;
9db4a9c7 150 u32 pipestat[I915_MAX_PIPES];
63eeaf38
JB
151 u32 ipeir;
152 u32 ipehr;
153 u32 instdone;
154 u32 acthd;
1d8f38f4
CW
155 u32 error; /* gen6+ */
156 u32 bcs_acthd; /* gen6+ blt engine */
157 u32 bcs_ipehr;
158 u32 bcs_ipeir;
159 u32 bcs_instdone;
160 u32 bcs_seqno;
add354dd
CW
161 u32 vcs_acthd; /* gen6+ bsd engine */
162 u32 vcs_ipehr;
163 u32 vcs_ipeir;
164 u32 vcs_instdone;
165 u32 vcs_seqno;
63eeaf38
JB
166 u32 instpm;
167 u32 instps;
168 u32 instdone1;
169 u32 seqno;
9df30794 170 u64 bbaddr;
748ebc60 171 u64 fence[16];
63eeaf38 172 struct timeval time;
9df30794
CW
173 struct drm_i915_error_object {
174 int page_count;
175 u32 gtt_offset;
176 u32 *pages[0];
e2f973d5 177 } *ringbuffer[I915_NUM_RINGS], *batchbuffer[I915_NUM_RINGS];
9df30794 178 struct drm_i915_error_buffer {
a779e5ab 179 u32 size;
9df30794
CW
180 u32 name;
181 u32 seqno;
182 u32 gtt_offset;
183 u32 read_domains;
184 u32 write_domain;
a779e5ab 185 s32 fence_reg:5;
9df30794
CW
186 s32 pinned:2;
187 u32 tiling:2;
188 u32 dirty:1;
189 u32 purgeable:1;
e5c65260 190 u32 ring:4;
93dfb40c 191 u32 cache_level:2;
c724e8a9
CW
192 } *active_bo, *pinned_bo;
193 u32 active_bo_count, pinned_bo_count;
6ef3d427 194 struct intel_overlay_error_state *overlay;
c4a1d9e4 195 struct intel_display_error_state *display;
63eeaf38
JB
196};
197
e70236a8
JB
198struct drm_i915_display_funcs {
199 void (*dpms)(struct drm_crtc *crtc, int mode);
ee5382ae 200 bool (*fbc_enabled)(struct drm_device *dev);
e70236a8
JB
201 void (*enable_fbc)(struct drm_crtc *crtc, unsigned long interval);
202 void (*disable_fbc)(struct drm_device *dev);
203 int (*get_display_clock_speed)(struct drm_device *dev);
204 int (*get_fifo_size)(struct drm_device *dev, int plane);
d210246a 205 void (*update_wm)(struct drm_device *dev);
f564048e
EA
206 int (*crtc_mode_set)(struct drm_crtc *crtc,
207 struct drm_display_mode *mode,
208 struct drm_display_mode *adjusted_mode,
209 int x, int y,
210 struct drm_framebuffer *old_fb);
674cf967 211 void (*fdi_link_train)(struct drm_crtc *crtc);
e70236a8
JB
212 /* clock updates for mode set */
213 /* cursor updates */
214 /* render clock increase/decrease */
215 /* display clock increase/decrease */
216 /* pll clock increase/decrease */
217 /* clock gating init */
218};
219
cfdf1fa2 220struct intel_device_info {
c96c3a8c 221 u8 gen;
cfdf1fa2 222 u8 is_mobile : 1;
5ce8ba7c 223 u8 is_i85x : 1;
cfdf1fa2 224 u8 is_i915g : 1;
cfdf1fa2 225 u8 is_i945gm : 1;
cfdf1fa2
KH
226 u8 is_g33 : 1;
227 u8 need_gfx_hws : 1;
228 u8 is_g4x : 1;
229 u8 is_pineview : 1;
534843da
CW
230 u8 is_broadwater : 1;
231 u8 is_crestline : 1;
4b65177b 232 u8 is_ivybridge : 1;
cfdf1fa2 233 u8 has_fbc : 1;
cfdf1fa2
KH
234 u8 has_pipe_cxsr : 1;
235 u8 has_hotplug : 1;
b295d1b6 236 u8 cursor_needs_physical : 1;
31578148
CW
237 u8 has_overlay : 1;
238 u8 overlay_needs_physical : 1;
a6c45cf0 239 u8 supports_tv : 1;
92f49d9c 240 u8 has_bsd_ring : 1;
549f7365 241 u8 has_blt_ring : 1;
cfdf1fa2
KH
242};
243
b5e50c3f 244enum no_fbc_reason {
bed4a673 245 FBC_NO_OUTPUT, /* no outputs enabled to compress */
b5e50c3f
JB
246 FBC_STOLEN_TOO_SMALL, /* not enough space to hold compressed buffers */
247 FBC_UNSUPPORTED_MODE, /* interlace or doublescanned mode */
248 FBC_MODE_TOO_LARGE, /* mode too large for compression */
249 FBC_BAD_PLANE, /* fbc not supported on plane */
250 FBC_NOT_TILED, /* buffer not tiled */
9c928d16 251 FBC_MULTIPLE_PIPES, /* more than one pipe active */
b5e50c3f
JB
252};
253
3bad0781
ZW
254enum intel_pch {
255 PCH_IBX, /* Ibexpeak PCH */
256 PCH_CPT, /* Cougarpoint PCH */
257};
258
b690e96c
JB
259#define QUIRK_PIPEA_FORCE (1<<0)
260
8be48d92 261struct intel_fbdev;
38651674 262
1da177e4 263typedef struct drm_i915_private {
673a394b
EA
264 struct drm_device *dev;
265
cfdf1fa2
KH
266 const struct intel_device_info *info;
267
ac5c4e76 268 int has_gem;
72bfa19c 269 int relative_constants_mode;
ac5c4e76 270
3043c60c 271 void __iomem *regs;
1da177e4 272
f899fc64
CW
273 struct intel_gmbus {
274 struct i2c_adapter adapter;
e957d772
CW
275 struct i2c_adapter *force_bit;
276 u32 reg0;
f899fc64
CW
277 } *gmbus;
278
ec2a4c3f 279 struct pci_dev *bridge_dev;
1ec14ad3 280 struct intel_ring_buffer ring[I915_NUM_RINGS];
6f392d54 281 uint32_t next_seqno;
1da177e4 282
9c8da5eb 283 drm_dma_handle_t *status_page_dmah;
0a3e67a4 284 uint32_t counter;
dc7a9319 285 drm_local_map_t hws_map;
05394f39
CW
286 struct drm_i915_gem_object *pwrctx;
287 struct drm_i915_gem_object *renderctx;
1da177e4 288
d7658989
JB
289 struct resource mch_res;
290
a6b54f3f 291 unsigned int cpp;
1da177e4
LT
292 int back_offset;
293 int front_offset;
294 int current_page;
295 int page_flipping;
1da177e4 296
1da177e4 297 atomic_t irq_received;
1ec14ad3
CW
298
299 /* protects the irq masks */
300 spinlock_t irq_lock;
ed4cb414 301 /** Cached value of IMR to avoid reads in updating the bitfield */
7c463586 302 u32 pipestat[2];
1ec14ad3
CW
303 u32 irq_mask;
304 u32 gt_irq_mask;
305 u32 pch_irq_mask;
1da177e4 306
5ca58282
JB
307 u32 hotplug_supported_mask;
308 struct work_struct hotplug_work;
309
1da177e4
LT
310 int tex_lru_log_granularity;
311 int allow_batchbuffer;
312 struct mem_block *agp_heap;
0d6aa60b 313 unsigned int sr01, adpa, ppcr, dvob, dvoc, lvds;
702880f2 314 int vblank_pipe;
a3524f1b 315 int num_pipe;
a6b54f3f 316
f65d9421 317 /* For hangcheck timer */
576ae4b8 318#define DRM_I915_HANGCHECK_PERIOD 1500 /* in ms */
f65d9421
BG
319 struct timer_list hangcheck_timer;
320 int hangcheck_count;
321 uint32_t last_acthd;
cbb465e7
CW
322 uint32_t last_instdone;
323 uint32_t last_instdone1;
f65d9421 324
80824003
JB
325 unsigned long cfb_size;
326 unsigned long cfb_pitch;
bed4a673 327 unsigned long cfb_offset;
80824003
JB
328 int cfb_fence;
329 int cfb_plane;
bed4a673 330 int cfb_y;
80824003 331
8ee1c3db
MG
332 struct intel_opregion opregion;
333
02e792fb
DV
334 /* overlay */
335 struct intel_overlay *overlay;
336
79e53945 337 /* LVDS info */
a9573556 338 int backlight_level; /* restore backlight to this value */
47356eb6 339 bool backlight_enabled;
79e53945 340 struct drm_display_mode *panel_fixed_mode;
88631706
ML
341 struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
342 struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
79e53945
JB
343
344 /* Feature bits from the VBIOS */
95281e35
HE
345 unsigned int int_tv_support:1;
346 unsigned int lvds_dither:1;
347 unsigned int lvds_vbt:1;
348 unsigned int int_crt_support:1;
43565a06
KH
349 unsigned int lvds_use_ssc:1;
350 int lvds_ssc_freq;
5ceb0f9b 351 struct {
9f0e7ff4
JB
352 int rate;
353 int lanes;
354 int preemphasis;
355 int vswing;
356
357 bool initialized;
358 bool support;
359 int bpp;
360 struct edp_power_seq pps;
5ceb0f9b 361 } edp;
89667383 362 bool no_aux_handshake;
79e53945 363
c1c7af60
JB
364 struct notifier_block lid_notifier;
365
f899fc64 366 int crt_ddc_pin;
de151cf6
JB
367 struct drm_i915_fence_reg fence_regs[16]; /* assume 965 */
368 int fence_reg_start; /* 4 if userland hasn't ioctl'd us yet */
369 int num_fence_regs; /* 8 on pre-965, 16 otherwise */
370
95534263 371 unsigned int fsb_freq, mem_freq, is_ddr3;
7662c8bd 372
63eeaf38
JB
373 spinlock_t error_lock;
374 struct drm_i915_error_state *first_error;
8a905236 375 struct work_struct error_work;
30dbf0c0 376 struct completion error_completion;
9c9fe1f8 377 struct workqueue_struct *wq;
63eeaf38 378
e70236a8
JB
379 /* Display functions */
380 struct drm_i915_display_funcs display;
381
3bad0781
ZW
382 /* PCH chipset type */
383 enum intel_pch pch_type;
384
b690e96c
JB
385 unsigned long quirks;
386
ba8bbcf6 387 /* Register state */
c9354c85 388 bool modeset_on_lid;
ba8bbcf6
JB
389 u8 saveLBB;
390 u32 saveDSPACNTR;
391 u32 saveDSPBCNTR;
e948e994 392 u32 saveDSPARB;
968b503e 393 u32 saveHWS;
ba8bbcf6
JB
394 u32 savePIPEACONF;
395 u32 savePIPEBCONF;
396 u32 savePIPEASRC;
397 u32 savePIPEBSRC;
398 u32 saveFPA0;
399 u32 saveFPA1;
400 u32 saveDPLL_A;
401 u32 saveDPLL_A_MD;
402 u32 saveHTOTAL_A;
403 u32 saveHBLANK_A;
404 u32 saveHSYNC_A;
405 u32 saveVTOTAL_A;
406 u32 saveVBLANK_A;
407 u32 saveVSYNC_A;
408 u32 saveBCLRPAT_A;
5586c8bc 409 u32 saveTRANSACONF;
42048781
ZW
410 u32 saveTRANS_HTOTAL_A;
411 u32 saveTRANS_HBLANK_A;
412 u32 saveTRANS_HSYNC_A;
413 u32 saveTRANS_VTOTAL_A;
414 u32 saveTRANS_VBLANK_A;
415 u32 saveTRANS_VSYNC_A;
0da3ea12 416 u32 savePIPEASTAT;
ba8bbcf6
JB
417 u32 saveDSPASTRIDE;
418 u32 saveDSPASIZE;
419 u32 saveDSPAPOS;
585fb111 420 u32 saveDSPAADDR;
ba8bbcf6
JB
421 u32 saveDSPASURF;
422 u32 saveDSPATILEOFF;
423 u32 savePFIT_PGM_RATIOS;
0eb96d6e 424 u32 saveBLC_HIST_CTL;
ba8bbcf6
JB
425 u32 saveBLC_PWM_CTL;
426 u32 saveBLC_PWM_CTL2;
42048781
ZW
427 u32 saveBLC_CPU_PWM_CTL;
428 u32 saveBLC_CPU_PWM_CTL2;
ba8bbcf6
JB
429 u32 saveFPB0;
430 u32 saveFPB1;
431 u32 saveDPLL_B;
432 u32 saveDPLL_B_MD;
433 u32 saveHTOTAL_B;
434 u32 saveHBLANK_B;
435 u32 saveHSYNC_B;
436 u32 saveVTOTAL_B;
437 u32 saveVBLANK_B;
438 u32 saveVSYNC_B;
439 u32 saveBCLRPAT_B;
5586c8bc 440 u32 saveTRANSBCONF;
42048781
ZW
441 u32 saveTRANS_HTOTAL_B;
442 u32 saveTRANS_HBLANK_B;
443 u32 saveTRANS_HSYNC_B;
444 u32 saveTRANS_VTOTAL_B;
445 u32 saveTRANS_VBLANK_B;
446 u32 saveTRANS_VSYNC_B;
0da3ea12 447 u32 savePIPEBSTAT;
ba8bbcf6
JB
448 u32 saveDSPBSTRIDE;
449 u32 saveDSPBSIZE;
450 u32 saveDSPBPOS;
585fb111 451 u32 saveDSPBADDR;
ba8bbcf6
JB
452 u32 saveDSPBSURF;
453 u32 saveDSPBTILEOFF;
585fb111
JB
454 u32 saveVGA0;
455 u32 saveVGA1;
456 u32 saveVGA_PD;
ba8bbcf6
JB
457 u32 saveVGACNTRL;
458 u32 saveADPA;
459 u32 saveLVDS;
585fb111
JB
460 u32 savePP_ON_DELAYS;
461 u32 savePP_OFF_DELAYS;
ba8bbcf6
JB
462 u32 saveDVOA;
463 u32 saveDVOB;
464 u32 saveDVOC;
465 u32 savePP_ON;
466 u32 savePP_OFF;
467 u32 savePP_CONTROL;
585fb111 468 u32 savePP_DIVISOR;
ba8bbcf6
JB
469 u32 savePFIT_CONTROL;
470 u32 save_palette_a[256];
471 u32 save_palette_b[256];
06027f91 472 u32 saveDPFC_CB_BASE;
ba8bbcf6
JB
473 u32 saveFBC_CFB_BASE;
474 u32 saveFBC_LL_BASE;
475 u32 saveFBC_CONTROL;
476 u32 saveFBC_CONTROL2;
0da3ea12
JB
477 u32 saveIER;
478 u32 saveIIR;
479 u32 saveIMR;
42048781
ZW
480 u32 saveDEIER;
481 u32 saveDEIMR;
482 u32 saveGTIER;
483 u32 saveGTIMR;
484 u32 saveFDI_RXA_IMR;
485 u32 saveFDI_RXB_IMR;
1f84e550 486 u32 saveCACHE_MODE_0;
1f84e550 487 u32 saveMI_ARB_STATE;
ba8bbcf6
JB
488 u32 saveSWF0[16];
489 u32 saveSWF1[16];
490 u32 saveSWF2[3];
491 u8 saveMSR;
492 u8 saveSR[8];
123f794f 493 u8 saveGR[25];
ba8bbcf6 494 u8 saveAR_INDEX;
a59e122a 495 u8 saveAR[21];
ba8bbcf6 496 u8 saveDACMASK;
a59e122a 497 u8 saveCR[37];
79f11c19 498 uint64_t saveFENCE[16];
1fd1c624
EA
499 u32 saveCURACNTR;
500 u32 saveCURAPOS;
501 u32 saveCURABASE;
502 u32 saveCURBCNTR;
503 u32 saveCURBPOS;
504 u32 saveCURBBASE;
505 u32 saveCURSIZE;
a4fc5ed6
KP
506 u32 saveDP_B;
507 u32 saveDP_C;
508 u32 saveDP_D;
509 u32 savePIPEA_GMCH_DATA_M;
510 u32 savePIPEB_GMCH_DATA_M;
511 u32 savePIPEA_GMCH_DATA_N;
512 u32 savePIPEB_GMCH_DATA_N;
513 u32 savePIPEA_DP_LINK_M;
514 u32 savePIPEB_DP_LINK_M;
515 u32 savePIPEA_DP_LINK_N;
516 u32 savePIPEB_DP_LINK_N;
42048781
ZW
517 u32 saveFDI_RXA_CTL;
518 u32 saveFDI_TXA_CTL;
519 u32 saveFDI_RXB_CTL;
520 u32 saveFDI_TXB_CTL;
521 u32 savePFA_CTL_1;
522 u32 savePFB_CTL_1;
523 u32 savePFA_WIN_SZ;
524 u32 savePFB_WIN_SZ;
525 u32 savePFA_WIN_POS;
526 u32 savePFB_WIN_POS;
5586c8bc
ZW
527 u32 savePCH_DREF_CONTROL;
528 u32 saveDISP_ARB_CTL;
529 u32 savePIPEA_DATA_M1;
530 u32 savePIPEA_DATA_N1;
531 u32 savePIPEA_LINK_M1;
532 u32 savePIPEA_LINK_N1;
533 u32 savePIPEB_DATA_M1;
534 u32 savePIPEB_DATA_N1;
535 u32 savePIPEB_LINK_M1;
536 u32 savePIPEB_LINK_N1;
b5b72e89 537 u32 saveMCHBAR_RENDER_STANDBY;
673a394b
EA
538
539 struct {
19966754 540 /** Bridge to intel-gtt-ko */
c64f7ba5 541 const struct intel_gtt *gtt;
19966754 542 /** Memory allocator for GTT stolen memory */
fe669bf8 543 struct drm_mm stolen;
19966754 544 /** Memory allocator for GTT */
673a394b 545 struct drm_mm gtt_space;
93a37f20
DV
546 /** List of all objects in gtt_space. Used to restore gtt
547 * mappings on resume */
548 struct list_head gtt_list;
bee4a186
CW
549
550 /** Usable portion of the GTT for GEM */
551 unsigned long gtt_start;
a6e0aa42 552 unsigned long gtt_mappable_end;
bee4a186 553 unsigned long gtt_end;
673a394b 554
0839ccb8 555 struct io_mapping *gtt_mapping;
ab657db1 556 int gtt_mtrr;
0839ccb8 557
17250b71 558 struct shrinker inactive_shrinker;
31169714 559
69dc4987
CW
560 /**
561 * List of objects currently involved in rendering.
562 *
563 * Includes buffers having the contents of their GPU caches
564 * flushed, not necessarily primitives. last_rendering_seqno
565 * represents when the rendering involved will be completed.
566 *
567 * A reference is held on the buffer while on this list.
568 */
569 struct list_head active_list;
570
673a394b
EA
571 /**
572 * List of objects which are not in the ringbuffer but which
573 * still have a write_domain which needs to be flushed before
574 * unbinding.
575 *
ce44b0ea
EA
576 * last_rendering_seqno is 0 while an object is in this list.
577 *
673a394b
EA
578 * A reference is held on the buffer while on this list.
579 */
580 struct list_head flushing_list;
581
582 /**
583 * LRU list of objects which are not in the ringbuffer and
584 * are ready to unbind, but are still in the GTT.
585 *
ce44b0ea
EA
586 * last_rendering_seqno is 0 while an object is in this list.
587 *
673a394b
EA
588 * A reference is not held on the buffer while on this list,
589 * as merely being GTT-bound shouldn't prevent its being
590 * freed, and we'll pull it off the list in the free path.
591 */
592 struct list_head inactive_list;
593
f13d3f73
CW
594 /**
595 * LRU list of objects which are not in the ringbuffer but
596 * are still pinned in the GTT.
597 */
598 struct list_head pinned_list;
599
a09ba7fa
EA
600 /** LRU list of objects with fence regs on them. */
601 struct list_head fence_list;
602
be72615b
CW
603 /**
604 * List of objects currently pending being freed.
605 *
606 * These objects are no longer in use, but due to a signal
607 * we were prevented from freeing them at the appointed time.
608 */
609 struct list_head deferred_free_list;
610
673a394b
EA
611 /**
612 * We leave the user IRQ off as much as possible,
613 * but this means that requests will finish and never
614 * be retired once the system goes idle. Set a timer to
615 * fire periodically while the ring is running. When it
616 * fires, go retire requests.
617 */
618 struct delayed_work retire_work;
619
ce453d81
CW
620 /**
621 * Are we in a non-interruptible section of code like
622 * modesetting?
623 */
624 bool interruptible;
625
673a394b
EA
626 /**
627 * Flag if the X Server, and thus DRM, is not currently in
628 * control of the device.
629 *
630 * This is set between LeaveVT and EnterVT. It needs to be
631 * replaced with a semaphore. It also needs to be
632 * transitioned away from for kernel modesetting.
633 */
634 int suspended;
635
636 /**
637 * Flag if the hardware appears to be wedged.
638 *
639 * This is set when attempts to idle the device timeout.
25985edc 640 * It prevents command submission from occurring and makes
673a394b
EA
641 * every pending request fail
642 */
ba1234d1 643 atomic_t wedged;
673a394b
EA
644
645 /** Bit 6 swizzling required for X tiling */
646 uint32_t bit_6_swizzle_x;
647 /** Bit 6 swizzling required for Y tiling */
648 uint32_t bit_6_swizzle_y;
71acb5eb
DA
649
650 /* storage for physical objects */
651 struct drm_i915_gem_phys_object *phys_objs[I915_MAX_PHYS_OBJECT];
9220434a 652
73aa808f 653 /* accounting, useful for userland debugging */
73aa808f 654 size_t gtt_total;
6299f992
CW
655 size_t mappable_gtt_total;
656 size_t object_memory;
73aa808f 657 u32 object_count;
673a394b 658 } mm;
9b9d172d 659 struct sdvo_device_mapping sdvo_mappings[2];
a3e17eb8
ZY
660 /* indicate whether the LVDS_BORDER should be enabled or not */
661 unsigned int lvds_border_bits;
1d8e1c75
CW
662 /* Panel fitter placement and size for Ironlake+ */
663 u32 pch_pf_pos, pch_pf_size;
5d613501 664 int panel_t3, panel_t12;
652c393a 665
6b95a207
KH
666 struct drm_crtc *plane_to_crtc_mapping[2];
667 struct drm_crtc *pipe_to_crtc_mapping[2];
668 wait_queue_head_t pending_flip_queue;
1afe3e9d 669 bool flip_pending_is_done;
6b95a207 670
652c393a
JB
671 /* Reclocking support */
672 bool render_reclock_avail;
673 bool lvds_downclock_avail;
18f9ed12
ZY
674 /* indicates the reduced downclock for LVDS*/
675 int lvds_downclock;
652c393a
JB
676 struct work_struct idle_work;
677 struct timer_list idle_timer;
678 bool busy;
679 u16 orig_clock;
6363ee6f
ZY
680 int child_dev_num;
681 struct child_device_config *child_dev;
a2565377 682 struct drm_connector *int_lvds_connector;
f97108d1 683
c4804411 684 bool mchbar_need_disable;
f97108d1 685
4912d041
BW
686 struct work_struct rps_work;
687 spinlock_t rps_lock;
688 u32 pm_iir;
689
f97108d1
JB
690 u8 cur_delay;
691 u8 min_delay;
692 u8 max_delay;
7648fa99
JB
693 u8 fmax;
694 u8 fstart;
695
05394f39
CW
696 u64 last_count1;
697 unsigned long last_time1;
698 u64 last_count2;
699 struct timespec last_time2;
700 unsigned long gfx_power;
701 int c_m;
702 int r_t;
703 u8 corr;
7648fa99 704 spinlock_t *mchdev_lock;
b5e50c3f
JB
705
706 enum no_fbc_reason no_fbc_reason;
38651674 707
20bf377e
JB
708 struct drm_mm_node *compressed_fb;
709 struct drm_mm_node *compressed_llb;
34dc4d44 710
ae681d96
CW
711 unsigned long last_gpu_reset;
712
8be48d92
DA
713 /* list of fbdev register on this device */
714 struct intel_fbdev *fbdev;
e953fd7b
CW
715
716 struct drm_property *broadcast_rgb_property;
fcca7926
BW
717
718 atomic_t forcewake_count;
1da177e4
LT
719} drm_i915_private_t;
720
93dfb40c
CW
721enum i915_cache_level {
722 I915_CACHE_NONE,
723 I915_CACHE_LLC,
724 I915_CACHE_LLC_MLC, /* gen6+ */
725};
726
673a394b 727struct drm_i915_gem_object {
c397b908 728 struct drm_gem_object base;
673a394b
EA
729
730 /** Current space allocated to this object in the GTT, if any. */
731 struct drm_mm_node *gtt_space;
93a37f20 732 struct list_head gtt_list;
673a394b
EA
733
734 /** This object's place on the active/flushing/inactive lists */
69dc4987
CW
735 struct list_head ring_list;
736 struct list_head mm_list;
99fcb766
DV
737 /** This object's place on GPU write list */
738 struct list_head gpu_write_list;
432e58ed
CW
739 /** This object's place in the batchbuffer or on the eviction list */
740 struct list_head exec_list;
673a394b
EA
741
742 /**
743 * This is set if the object is on the active or flushing lists
744 * (has pending rendering), and is not set if it's on inactive (ready
745 * to be unbound).
746 */
778c3544 747 unsigned int active : 1;
673a394b
EA
748
749 /**
750 * This is set if the object has been written to since last bound
751 * to the GTT
752 */
778c3544
DV
753 unsigned int dirty : 1;
754
87ca9c8a
CW
755 /**
756 * This is set if the object has been written to since the last
757 * GPU flush.
758 */
759 unsigned int pending_gpu_write : 1;
760
778c3544
DV
761 /**
762 * Fence register bits (if any) for this object. Will be set
763 * as needed when mapped into the GTT.
764 * Protected by dev->struct_mutex.
765 *
766 * Size: 4 bits for 16 fences + sign (for FENCE_REG_NONE)
767 */
11824e8c 768 signed int fence_reg : 5;
778c3544 769
778c3544
DV
770 /**
771 * Advice: are the backing pages purgeable?
772 */
773 unsigned int madv : 2;
774
778c3544
DV
775 /**
776 * Current tiling mode for the object.
777 */
778 unsigned int tiling_mode : 2;
d9e86c0e 779 unsigned int tiling_changed : 1;
778c3544
DV
780
781 /** How many users have pinned this object in GTT space. The following
782 * users can each hold at most one reference: pwrite/pread, pin_ioctl
783 * (via user_pin_count), execbuffer (objects are not allowed multiple
784 * times for the same batchbuffer), and the framebuffer code. When
785 * switching/pageflipping, the framebuffer code has at most two buffers
786 * pinned per crtc.
787 *
788 * In the worst case this is 1 + 1 + 1 + 2*2 = 7. That would fit into 3
789 * bits with absolutely no headroom. So use 4 bits. */
11824e8c 790 unsigned int pin_count : 4;
778c3544 791#define DRM_I915_GEM_OBJECT_MAX_PIN_COUNT 0xf
673a394b 792
75e9e915
DV
793 /**
794 * Is the object at the current location in the gtt mappable and
795 * fenceable? Used to avoid costly recalculations.
796 */
797 unsigned int map_and_fenceable : 1;
798
fb7d516a
DV
799 /**
800 * Whether the current gtt mapping needs to be mappable (and isn't just
801 * mappable by accident). Track pin and fault separate for a more
802 * accurate mappable working set.
803 */
804 unsigned int fault_mappable : 1;
805 unsigned int pin_mappable : 1;
806
caea7476
CW
807 /*
808 * Is the GPU currently using a fence to access this buffer,
809 */
810 unsigned int pending_fenced_gpu_access:1;
811 unsigned int fenced_gpu_access:1;
812
93dfb40c
CW
813 unsigned int cache_level:2;
814
856fa198 815 struct page **pages;
673a394b 816
185cbcb3
DV
817 /**
818 * DMAR support
819 */
820 struct scatterlist *sg_list;
821 int num_sg;
822
67731b87
CW
823 /**
824 * Used for performing relocations during execbuffer insertion.
825 */
826 struct hlist_node exec_node;
827 unsigned long exec_handle;
6fe4f140 828 struct drm_i915_gem_exec_object2 *exec_entry;
67731b87 829
673a394b
EA
830 /**
831 * Current offset of the object in GTT space.
832 *
833 * This is the same as gtt_space->start
834 */
835 uint32_t gtt_offset;
e67b8ce1 836
673a394b
EA
837 /** Breadcrumb of last rendering to the buffer. */
838 uint32_t last_rendering_seqno;
caea7476
CW
839 struct intel_ring_buffer *ring;
840
841 /** Breadcrumb of last fenced GPU access to the buffer. */
842 uint32_t last_fenced_seqno;
843 struct intel_ring_buffer *last_fenced_ring;
673a394b 844
778c3544 845 /** Current tiling stride for the object, if it's tiled. */
de151cf6 846 uint32_t stride;
673a394b 847
280b713b 848 /** Record of address bit 17 of each page at last unbind. */
d312ec25 849 unsigned long *bit_17;
280b713b 850
ba1eb1d8 851
673a394b 852 /**
e47c68e9
EA
853 * If present, while GEM_DOMAIN_CPU is in the read domain this array
854 * flags which individual pages are valid.
673a394b
EA
855 */
856 uint8_t *page_cpu_valid;
79e53945
JB
857
858 /** User space pin count and filp owning the pin */
859 uint32_t user_pin_count;
860 struct drm_file *pin_filp;
71acb5eb
DA
861
862 /** for phy allocated objects */
863 struct drm_i915_gem_phys_object *phys_obj;
b70d11da 864
6b95a207
KH
865 /**
866 * Number of crtcs where this object is currently the fb, but
867 * will be page flipped away on the next vblank. When it
868 * reaches 0, dev_priv->pending_flip_queue will be woken up.
869 */
870 atomic_t pending_flip;
673a394b
EA
871};
872
62b8b215 873#define to_intel_bo(x) container_of(x, struct drm_i915_gem_object, base)
23010e43 874
673a394b
EA
875/**
876 * Request queue structure.
877 *
878 * The request queue allows us to note sequence numbers that have been emitted
879 * and may be associated with active buffers to be retired.
880 *
881 * By keeping this list, we can avoid having to do questionable
882 * sequence-number comparisons on buffer last_rendering_seqnos, and associate
883 * an emission time with seqnos for tracking how far ahead of the GPU we are.
884 */
885struct drm_i915_gem_request {
852835f3
ZN
886 /** On Which ring this request was generated */
887 struct intel_ring_buffer *ring;
888
673a394b
EA
889 /** GEM sequence number associated with this request. */
890 uint32_t seqno;
891
892 /** Time at which this request was emitted, in jiffies. */
893 unsigned long emitted_jiffies;
894
b962442e 895 /** global list entry for this request */
673a394b 896 struct list_head list;
b962442e 897
f787a5f5 898 struct drm_i915_file_private *file_priv;
b962442e
EA
899 /** file_priv list entry for this request */
900 struct list_head client_list;
673a394b
EA
901};
902
903struct drm_i915_file_private {
904 struct {
1c25595f 905 struct spinlock lock;
b962442e 906 struct list_head request_list;
673a394b
EA
907 } mm;
908};
909
79e53945
JB
910enum intel_chip_family {
911 CHIP_I8XX = 0x01,
912 CHIP_I9XX = 0x02,
913 CHIP_I915 = 0x04,
914 CHIP_I965 = 0x08,
915};
916
cae5852d
ZN
917#define INTEL_INFO(dev) (((struct drm_i915_private *) (dev)->dev_private)->info)
918
919#define IS_I830(dev) ((dev)->pci_device == 0x3577)
920#define IS_845G(dev) ((dev)->pci_device == 0x2562)
921#define IS_I85X(dev) (INTEL_INFO(dev)->is_i85x)
922#define IS_I865G(dev) ((dev)->pci_device == 0x2572)
923#define IS_I915G(dev) (INTEL_INFO(dev)->is_i915g)
924#define IS_I915GM(dev) ((dev)->pci_device == 0x2592)
925#define IS_I945G(dev) ((dev)->pci_device == 0x2772)
926#define IS_I945GM(dev) (INTEL_INFO(dev)->is_i945gm)
927#define IS_BROADWATER(dev) (INTEL_INFO(dev)->is_broadwater)
928#define IS_CRESTLINE(dev) (INTEL_INFO(dev)->is_crestline)
929#define IS_GM45(dev) ((dev)->pci_device == 0x2A42)
930#define IS_G4X(dev) (INTEL_INFO(dev)->is_g4x)
931#define IS_PINEVIEW_G(dev) ((dev)->pci_device == 0xa001)
932#define IS_PINEVIEW_M(dev) ((dev)->pci_device == 0xa011)
933#define IS_PINEVIEW(dev) (INTEL_INFO(dev)->is_pineview)
934#define IS_G33(dev) (INTEL_INFO(dev)->is_g33)
935#define IS_IRONLAKE_D(dev) ((dev)->pci_device == 0x0042)
936#define IS_IRONLAKE_M(dev) ((dev)->pci_device == 0x0046)
4b65177b 937#define IS_IVYBRIDGE(dev) (INTEL_INFO(dev)->is_ivybridge)
cae5852d
ZN
938#define IS_MOBILE(dev) (INTEL_INFO(dev)->is_mobile)
939
85436696
JB
940/*
941 * The genX designation typically refers to the render engine, so render
942 * capability related checks should use IS_GEN, while display and other checks
943 * have their own (e.g. HAS_PCH_SPLIT for ILK+ display, IS_foo for particular
944 * chips, etc.).
945 */
cae5852d
ZN
946#define IS_GEN2(dev) (INTEL_INFO(dev)->gen == 2)
947#define IS_GEN3(dev) (INTEL_INFO(dev)->gen == 3)
948#define IS_GEN4(dev) (INTEL_INFO(dev)->gen == 4)
949#define IS_GEN5(dev) (INTEL_INFO(dev)->gen == 5)
950#define IS_GEN6(dev) (INTEL_INFO(dev)->gen == 6)
85436696 951#define IS_GEN7(dev) (INTEL_INFO(dev)->gen == 7)
cae5852d
ZN
952
953#define HAS_BSD(dev) (INTEL_INFO(dev)->has_bsd_ring)
954#define HAS_BLT(dev) (INTEL_INFO(dev)->has_blt_ring)
955#define I915_NEED_GFX_HWS(dev) (INTEL_INFO(dev)->need_gfx_hws)
956
05394f39 957#define HAS_OVERLAY(dev) (INTEL_INFO(dev)->has_overlay)
cae5852d
ZN
958#define OVERLAY_NEEDS_PHYSICAL(dev) (INTEL_INFO(dev)->overlay_needs_physical)
959
960/* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
961 * rows, which changed the alignment requirements and fence programming.
962 */
963#define HAS_128_BYTE_Y_TILING(dev) (!IS_GEN2(dev) && !(IS_I915G(dev) || \
964 IS_I915GM(dev)))
965#define SUPPORTS_DIGITAL_OUTPUTS(dev) (!IS_GEN2(dev) && !IS_PINEVIEW(dev))
966#define SUPPORTS_INTEGRATED_HDMI(dev) (IS_G4X(dev) || IS_GEN5(dev))
967#define SUPPORTS_INTEGRATED_DP(dev) (IS_G4X(dev) || IS_GEN5(dev))
968#define SUPPORTS_EDP(dev) (IS_IRONLAKE_M(dev))
969#define SUPPORTS_TV(dev) (INTEL_INFO(dev)->supports_tv)
970#define I915_HAS_HOTPLUG(dev) (INTEL_INFO(dev)->has_hotplug)
971/* dsparb controlled by hw only */
972#define DSPARB_HWCONTROL(dev) (IS_G4X(dev) || IS_IRONLAKE(dev))
973
974#define HAS_FW_BLC(dev) (INTEL_INFO(dev)->gen > 2)
975#define HAS_PIPE_CXSR(dev) (INTEL_INFO(dev)->has_pipe_cxsr)
976#define I915_HAS_FBC(dev) (INTEL_INFO(dev)->has_fbc)
cae5852d 977
eceae481
JB
978#define HAS_PCH_SPLIT(dev) (IS_GEN5(dev) || IS_GEN6(dev) || IS_IVYBRIDGE(dev))
979#define HAS_PIPE_CONTROL(dev) (INTEL_INFO(dev)->gen >= 5)
cae5852d
ZN
980
981#define INTEL_PCH_TYPE(dev) (((struct drm_i915_private *)(dev)->dev_private)->pch_type)
982#define HAS_PCH_CPT(dev) (INTEL_PCH_TYPE(dev) == PCH_CPT)
983#define HAS_PCH_IBX(dev) (INTEL_PCH_TYPE(dev) == PCH_IBX)
984
05394f39
CW
985#include "i915_trace.h"
986
c153f45f 987extern struct drm_ioctl_desc i915_ioctls[];
b3a83639 988extern int i915_max_ioctl;
79e53945 989extern unsigned int i915_fbpercrtc;
fca87409 990extern int i915_panel_ignore_lid;
652c393a 991extern unsigned int i915_powersave;
a1656b90 992extern unsigned int i915_semaphores;
33814341 993extern unsigned int i915_lvds_downclock;
a7615030 994extern unsigned int i915_panel_use_ssc;
5a1e5b6c 995extern int i915_vbt_sdvo_panel_type;
ac668088 996extern unsigned int i915_enable_rc6;
b3a83639 997
6a9ee8af
DA
998extern int i915_suspend(struct drm_device *dev, pm_message_t state);
999extern int i915_resume(struct drm_device *dev);
1341d655
BG
1000extern void i915_save_display(struct drm_device *dev);
1001extern void i915_restore_display(struct drm_device *dev);
7c1c2871
DA
1002extern int i915_master_create(struct drm_device *dev, struct drm_master *master);
1003extern void i915_master_destroy(struct drm_device *dev, struct drm_master *master);
1004
1da177e4 1005 /* i915_dma.c */
84b1fd10 1006extern void i915_kernel_lost_context(struct drm_device * dev);
22eae947 1007extern int i915_driver_load(struct drm_device *, unsigned long flags);
ba8bbcf6 1008extern int i915_driver_unload(struct drm_device *);
673a394b 1009extern int i915_driver_open(struct drm_device *dev, struct drm_file *file_priv);
84b1fd10 1010extern void i915_driver_lastclose(struct drm_device * dev);
6c340eac
EA
1011extern void i915_driver_preclose(struct drm_device *dev,
1012 struct drm_file *file_priv);
673a394b
EA
1013extern void i915_driver_postclose(struct drm_device *dev,
1014 struct drm_file *file_priv);
84b1fd10 1015extern int i915_driver_device_is_agp(struct drm_device * dev);
0d6aa60b
DA
1016extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
1017 unsigned long arg);
673a394b 1018extern int i915_emit_box(struct drm_device *dev,
c4e7a414
CW
1019 struct drm_clip_rect *box,
1020 int DR1, int DR4);
f803aa55 1021extern int i915_reset(struct drm_device *dev, u8 flags);
7648fa99
JB
1022extern unsigned long i915_chipset_val(struct drm_i915_private *dev_priv);
1023extern unsigned long i915_mch_val(struct drm_i915_private *dev_priv);
1024extern unsigned long i915_gfx_val(struct drm_i915_private *dev_priv);
1025extern void i915_update_gfx_val(struct drm_i915_private *dev_priv);
1026
af6061af 1027
1da177e4 1028/* i915_irq.c */
f65d9421 1029void i915_hangcheck_elapsed(unsigned long data);
527f9e90 1030void i915_handle_error(struct drm_device *dev, bool wedged);
c153f45f
EA
1031extern int i915_irq_emit(struct drm_device *dev, void *data,
1032 struct drm_file *file_priv);
1033extern int i915_irq_wait(struct drm_device *dev, void *data,
1034 struct drm_file *file_priv);
1da177e4
LT
1035
1036extern irqreturn_t i915_driver_irq_handler(DRM_IRQ_ARGS);
84b1fd10 1037extern void i915_driver_irq_preinstall(struct drm_device * dev);
0a3e67a4 1038extern int i915_driver_irq_postinstall(struct drm_device *dev);
84b1fd10 1039extern void i915_driver_irq_uninstall(struct drm_device * dev);
4697995b
JB
1040
1041extern irqreturn_t ironlake_irq_handler(DRM_IRQ_ARGS);
1042extern void ironlake_irq_preinstall(struct drm_device *dev);
1043extern int ironlake_irq_postinstall(struct drm_device *dev);
1044extern void ironlake_irq_uninstall(struct drm_device *dev);
1045
c153f45f
EA
1046extern int i915_vblank_pipe_set(struct drm_device *dev, void *data,
1047 struct drm_file *file_priv);
1048extern int i915_vblank_pipe_get(struct drm_device *dev, void *data,
1049 struct drm_file *file_priv);
0a3e67a4
JB
1050extern int i915_enable_vblank(struct drm_device *dev, int crtc);
1051extern void i915_disable_vblank(struct drm_device *dev, int crtc);
f796cf8f
JB
1052extern int ironlake_enable_vblank(struct drm_device *dev, int crtc);
1053extern void ironlake_disable_vblank(struct drm_device *dev, int crtc);
0a3e67a4 1054extern u32 i915_get_vblank_counter(struct drm_device *dev, int crtc);
9880b7a5 1055extern u32 gm45_get_vblank_counter(struct drm_device *dev, int crtc);
c153f45f
EA
1056extern int i915_vblank_swap(struct drm_device *dev, void *data,
1057 struct drm_file *file_priv);
1da177e4 1058
7c463586
KP
1059void
1060i915_enable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask);
1061
1062void
1063i915_disable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask);
1064
01c66889 1065void intel_enable_asle (struct drm_device *dev);
0af7e4df
MK
1066int i915_get_vblank_timestamp(struct drm_device *dev, int crtc,
1067 int *max_error,
1068 struct timeval *vblank_time,
1069 unsigned flags);
1070
1071int i915_get_crtc_scanoutpos(struct drm_device *dev, int pipe,
1072 int *vpos, int *hpos);
01c66889 1073
3bd3c932
CW
1074#ifdef CONFIG_DEBUG_FS
1075extern void i915_destroy_error_state(struct drm_device *dev);
1076#else
1077#define i915_destroy_error_state(x)
1078#endif
1079
7c463586 1080
1da177e4 1081/* i915_mem.c */
c153f45f
EA
1082extern int i915_mem_alloc(struct drm_device *dev, void *data,
1083 struct drm_file *file_priv);
1084extern int i915_mem_free(struct drm_device *dev, void *data,
1085 struct drm_file *file_priv);
1086extern int i915_mem_init_heap(struct drm_device *dev, void *data,
1087 struct drm_file *file_priv);
1088extern int i915_mem_destroy_heap(struct drm_device *dev, void *data,
1089 struct drm_file *file_priv);
1da177e4 1090extern void i915_mem_takedown(struct mem_block **heap);
84b1fd10 1091extern void i915_mem_release(struct drm_device * dev,
6c340eac 1092 struct drm_file *file_priv, struct mem_block *heap);
673a394b
EA
1093/* i915_gem.c */
1094int i915_gem_init_ioctl(struct drm_device *dev, void *data,
1095 struct drm_file *file_priv);
1096int i915_gem_create_ioctl(struct drm_device *dev, void *data,
1097 struct drm_file *file_priv);
1098int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
1099 struct drm_file *file_priv);
1100int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
1101 struct drm_file *file_priv);
1102int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
1103 struct drm_file *file_priv);
de151cf6
JB
1104int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
1105 struct drm_file *file_priv);
673a394b
EA
1106int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
1107 struct drm_file *file_priv);
1108int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
1109 struct drm_file *file_priv);
1110int i915_gem_execbuffer(struct drm_device *dev, void *data,
1111 struct drm_file *file_priv);
76446cac
JB
1112int i915_gem_execbuffer2(struct drm_device *dev, void *data,
1113 struct drm_file *file_priv);
673a394b
EA
1114int i915_gem_pin_ioctl(struct drm_device *dev, void *data,
1115 struct drm_file *file_priv);
1116int i915_gem_unpin_ioctl(struct drm_device *dev, void *data,
1117 struct drm_file *file_priv);
1118int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
1119 struct drm_file *file_priv);
1120int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
1121 struct drm_file *file_priv);
3ef94daa
CW
1122int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
1123 struct drm_file *file_priv);
673a394b
EA
1124int i915_gem_entervt_ioctl(struct drm_device *dev, void *data,
1125 struct drm_file *file_priv);
1126int i915_gem_leavevt_ioctl(struct drm_device *dev, void *data,
1127 struct drm_file *file_priv);
1128int i915_gem_set_tiling(struct drm_device *dev, void *data,
1129 struct drm_file *file_priv);
1130int i915_gem_get_tiling(struct drm_device *dev, void *data,
1131 struct drm_file *file_priv);
5a125c3c
EA
1132int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
1133 struct drm_file *file_priv);
673a394b 1134void i915_gem_load(struct drm_device *dev);
673a394b 1135int i915_gem_init_object(struct drm_gem_object *obj);
db53a302 1136int __must_check i915_gem_flush_ring(struct intel_ring_buffer *ring,
88241785
CW
1137 uint32_t invalidate_domains,
1138 uint32_t flush_domains);
05394f39
CW
1139struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
1140 size_t size);
673a394b 1141void i915_gem_free_object(struct drm_gem_object *obj);
2021746e
CW
1142int __must_check i915_gem_object_pin(struct drm_i915_gem_object *obj,
1143 uint32_t alignment,
1144 bool map_and_fenceable);
05394f39 1145void i915_gem_object_unpin(struct drm_i915_gem_object *obj);
2021746e 1146int __must_check i915_gem_object_unbind(struct drm_i915_gem_object *obj);
05394f39 1147void i915_gem_release_mmap(struct drm_i915_gem_object *obj);
673a394b 1148void i915_gem_lastclose(struct drm_device *dev);
f787a5f5 1149
54cf91dc 1150int __must_check i915_mutex_lock_interruptible(struct drm_device *dev);
ce453d81 1151int __must_check i915_gem_object_wait_rendering(struct drm_i915_gem_object *obj);
54cf91dc 1152void i915_gem_object_move_to_active(struct drm_i915_gem_object *obj,
1ec14ad3
CW
1153 struct intel_ring_buffer *ring,
1154 u32 seqno);
54cf91dc 1155
ff72145b
DA
1156int i915_gem_dumb_create(struct drm_file *file_priv,
1157 struct drm_device *dev,
1158 struct drm_mode_create_dumb *args);
1159int i915_gem_mmap_gtt(struct drm_file *file_priv, struct drm_device *dev,
1160 uint32_t handle, uint64_t *offset);
1161int i915_gem_dumb_destroy(struct drm_file *file_priv, struct drm_device *dev,
1162 uint32_t handle);
f787a5f5
CW
1163/**
1164 * Returns true if seq1 is later than seq2.
1165 */
1166static inline bool
1167i915_seqno_passed(uint32_t seq1, uint32_t seq2)
1168{
1169 return (int32_t)(seq1 - seq2) >= 0;
1170}
1171
54cf91dc 1172static inline u32
db53a302 1173i915_gem_next_request_seqno(struct intel_ring_buffer *ring)
54cf91dc 1174{
db53a302 1175 drm_i915_private_t *dev_priv = ring->dev->dev_private;
54cf91dc
CW
1176 return ring->outstanding_lazy_request = dev_priv->next_seqno;
1177}
1178
d9e86c0e 1179int __must_check i915_gem_object_get_fence(struct drm_i915_gem_object *obj,
ce453d81 1180 struct intel_ring_buffer *pipelined);
d9e86c0e 1181int __must_check i915_gem_object_put_fence(struct drm_i915_gem_object *obj);
2021746e 1182
b09a1fec 1183void i915_gem_retire_requests(struct drm_device *dev);
069efc1d 1184void i915_gem_reset(struct drm_device *dev);
05394f39 1185void i915_gem_clflush_object(struct drm_i915_gem_object *obj);
2021746e
CW
1186int __must_check i915_gem_object_set_domain(struct drm_i915_gem_object *obj,
1187 uint32_t read_domains,
1188 uint32_t write_domain);
ce453d81 1189int __must_check i915_gem_object_flush_gpu(struct drm_i915_gem_object *obj);
2021746e 1190int __must_check i915_gem_init_ringbuffer(struct drm_device *dev);
79e53945 1191void i915_gem_cleanup_ringbuffer(struct drm_device *dev);
2021746e
CW
1192void i915_gem_do_init(struct drm_device *dev,
1193 unsigned long start,
1194 unsigned long mappable_end,
1195 unsigned long end);
1196int __must_check i915_gpu_idle(struct drm_device *dev);
1197int __must_check i915_gem_idle(struct drm_device *dev);
db53a302
CW
1198int __must_check i915_add_request(struct intel_ring_buffer *ring,
1199 struct drm_file *file,
1200 struct drm_i915_gem_request *request);
1201int __must_check i915_wait_request(struct intel_ring_buffer *ring,
ce453d81 1202 uint32_t seqno);
de151cf6 1203int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
2021746e
CW
1204int __must_check
1205i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj,
1206 bool write);
1207int __must_check
1208i915_gem_object_set_to_display_plane(struct drm_i915_gem_object *obj,
1209 struct intel_ring_buffer *pipelined);
71acb5eb 1210int i915_gem_attach_phys_object(struct drm_device *dev,
05394f39 1211 struct drm_i915_gem_object *obj,
6eeefaf3
CW
1212 int id,
1213 int align);
71acb5eb 1214void i915_gem_detach_phys_object(struct drm_device *dev,
05394f39 1215 struct drm_i915_gem_object *obj);
71acb5eb 1216void i915_gem_free_all_phys_object(struct drm_device *dev);
05394f39 1217void i915_gem_release(struct drm_device *dev, struct drm_file *file);
673a394b 1218
467cffba
CW
1219uint32_t
1220i915_gem_get_unfenced_gtt_alignment(struct drm_i915_gem_object *obj);
1221
76aaf220
DV
1222/* i915_gem_gtt.c */
1223void i915_gem_restore_gtt_mappings(struct drm_device *dev);
2021746e 1224int __must_check i915_gem_gtt_bind_object(struct drm_i915_gem_object *obj);
05394f39 1225void i915_gem_gtt_unbind_object(struct drm_i915_gem_object *obj);
76aaf220 1226
b47eb4a2 1227/* i915_gem_evict.c */
2021746e
CW
1228int __must_check i915_gem_evict_something(struct drm_device *dev, int min_size,
1229 unsigned alignment, bool mappable);
1230int __must_check i915_gem_evict_everything(struct drm_device *dev,
1231 bool purgeable_only);
1232int __must_check i915_gem_evict_inactive(struct drm_device *dev,
1233 bool purgeable_only);
b47eb4a2 1234
673a394b
EA
1235/* i915_gem_tiling.c */
1236void i915_gem_detect_bit_6_swizzle(struct drm_device *dev);
05394f39
CW
1237void i915_gem_object_do_bit_17_swizzle(struct drm_i915_gem_object *obj);
1238void i915_gem_object_save_bit_17_swizzle(struct drm_i915_gem_object *obj);
673a394b
EA
1239
1240/* i915_gem_debug.c */
05394f39 1241void i915_gem_dump_object(struct drm_i915_gem_object *obj, int len,
673a394b 1242 const char *where, uint32_t mark);
23bc5982
CW
1243#if WATCH_LISTS
1244int i915_verify_lists(struct drm_device *dev);
673a394b 1245#else
23bc5982 1246#define i915_verify_lists(dev) 0
673a394b 1247#endif
05394f39
CW
1248void i915_gem_object_check_coherency(struct drm_i915_gem_object *obj,
1249 int handle);
1250void i915_gem_dump_object(struct drm_i915_gem_object *obj, int len,
673a394b 1251 const char *where, uint32_t mark);
1da177e4 1252
2017263e 1253/* i915_debugfs.c */
27c202ad
BG
1254int i915_debugfs_init(struct drm_minor *minor);
1255void i915_debugfs_cleanup(struct drm_minor *minor);
2017263e 1256
317c35d1
JB
1257/* i915_suspend.c */
1258extern int i915_save_state(struct drm_device *dev);
1259extern int i915_restore_state(struct drm_device *dev);
0a3e67a4
JB
1260
1261/* i915_suspend.c */
1262extern int i915_save_state(struct drm_device *dev);
1263extern int i915_restore_state(struct drm_device *dev);
317c35d1 1264
f899fc64
CW
1265/* intel_i2c.c */
1266extern int intel_setup_gmbus(struct drm_device *dev);
1267extern void intel_teardown_gmbus(struct drm_device *dev);
e957d772
CW
1268extern void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed);
1269extern void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit);
b8232e90
CW
1270extern inline bool intel_gmbus_is_forced_bit(struct i2c_adapter *adapter)
1271{
1272 return container_of(adapter, struct intel_gmbus, adapter)->force_bit;
1273}
f899fc64
CW
1274extern void intel_i2c_reset(struct drm_device *dev);
1275
3b617967 1276/* intel_opregion.c */
44834a67
CW
1277extern int intel_opregion_setup(struct drm_device *dev);
1278#ifdef CONFIG_ACPI
1279extern void intel_opregion_init(struct drm_device *dev);
1280extern void intel_opregion_fini(struct drm_device *dev);
3b617967
CW
1281extern void intel_opregion_asle_intr(struct drm_device *dev);
1282extern void intel_opregion_gse_intr(struct drm_device *dev);
1283extern void intel_opregion_enable_asle(struct drm_device *dev);
65e082c9 1284#else
44834a67
CW
1285static inline void intel_opregion_init(struct drm_device *dev) { return; }
1286static inline void intel_opregion_fini(struct drm_device *dev) { return; }
3b617967
CW
1287static inline void intel_opregion_asle_intr(struct drm_device *dev) { return; }
1288static inline void intel_opregion_gse_intr(struct drm_device *dev) { return; }
1289static inline void intel_opregion_enable_asle(struct drm_device *dev) { return; }
65e082c9 1290#endif
8ee1c3db 1291
723bfd70
JB
1292/* intel_acpi.c */
1293#ifdef CONFIG_ACPI
1294extern void intel_register_dsm_handler(void);
1295extern void intel_unregister_dsm_handler(void);
1296#else
1297static inline void intel_register_dsm_handler(void) { return; }
1298static inline void intel_unregister_dsm_handler(void) { return; }
1299#endif /* CONFIG_ACPI */
1300
79e53945
JB
1301/* modesetting */
1302extern void intel_modeset_init(struct drm_device *dev);
2c7111db 1303extern void intel_modeset_gem_init(struct drm_device *dev);
79e53945 1304extern void intel_modeset_cleanup(struct drm_device *dev);
28d52043 1305extern int intel_modeset_vga_set_state(struct drm_device *dev, bool state);
80824003 1306extern void i8xx_disable_fbc(struct drm_device *dev);
74dff282 1307extern void g4x_disable_fbc(struct drm_device *dev);
b52eb4dc 1308extern void ironlake_disable_fbc(struct drm_device *dev);
ee5382ae
AJ
1309extern void intel_disable_fbc(struct drm_device *dev);
1310extern void intel_enable_fbc(struct drm_crtc *crtc, unsigned long interval);
1311extern bool intel_fbc_enabled(struct drm_device *dev);
7648fa99 1312extern bool ironlake_set_drps(struct drm_device *dev, u8 val);
d5bb081b 1313extern void ironlake_enable_rc6(struct drm_device *dev);
3b8d8d91 1314extern void gen6_set_rps(struct drm_device *dev, u8 val);
3bad0781 1315extern void intel_detect_pch (struct drm_device *dev);
e3421a18 1316extern int intel_trans_dp_port_sel (struct drm_crtc *crtc);
3bad0781 1317
6ef3d427 1318/* overlay */
3bd3c932 1319#ifdef CONFIG_DEBUG_FS
6ef3d427
CW
1320extern struct intel_overlay_error_state *intel_overlay_capture_error_state(struct drm_device *dev);
1321extern void intel_overlay_print_error_state(struct seq_file *m, struct intel_overlay_error_state *error);
c4a1d9e4
CW
1322
1323extern struct intel_display_error_state *intel_display_capture_error_state(struct drm_device *dev);
1324extern void intel_display_print_error_state(struct seq_file *m,
1325 struct drm_device *dev,
1326 struct intel_display_error_state *error);
3bd3c932 1327#endif
6ef3d427 1328
1ec14ad3
CW
1329#define LP_RING(d) (&((struct drm_i915_private *)(d))->ring[RCS])
1330
1331#define BEGIN_LP_RING(n) \
1332 intel_ring_begin(LP_RING(dev_priv), (n))
1333
1334#define OUT_RING(x) \
1335 intel_ring_emit(LP_RING(dev_priv), x)
1336
1337#define ADVANCE_LP_RING() \
1338 intel_ring_advance(LP_RING(dev_priv))
1339
546b0974
EA
1340/**
1341 * Lock test for when it's just for synchronization of ring access.
1342 *
1343 * In that case, we don't need to do it when GEM is initialized as nobody else
1344 * has access to the ring.
1345 */
05394f39 1346#define RING_LOCK_TEST_WITH_RETURN(dev, file) do { \
1ec14ad3 1347 if (LP_RING(dev->dev_private)->obj == NULL) \
05394f39 1348 LOCK_TEST_WITH_RETURN(dev, file); \
546b0974
EA
1349} while (0)
1350
b7287d80
BW
1351/* On SNB platform, before reading ring registers forcewake bit
1352 * must be set to prevent GT core from power down and stale values being
1353 * returned.
1354 */
fcca7926
BW
1355void gen6_gt_force_wake_get(struct drm_i915_private *dev_priv);
1356void gen6_gt_force_wake_put(struct drm_i915_private *dev_priv);
b7287d80
BW
1357void __gen6_gt_wait_for_fifo(struct drm_i915_private *dev_priv);
1358
1359/* We give fast paths for the really cool registers */
1360#define NEEDS_FORCE_WAKE(dev_priv, reg) \
1361 (((dev_priv)->info->gen >= 6) && \
1362 ((reg) < 0x40000) && \
1363 ((reg) != FORCEWAKE))
cae5852d 1364
5f75377d
KP
1365#define __i915_read(x, y) \
1366static inline u##x i915_read##x(struct drm_i915_private *dev_priv, u32 reg) { \
b7287d80
BW
1367 u##x val = 0; \
1368 if (NEEDS_FORCE_WAKE((dev_priv), (reg))) { \
fcca7926 1369 gen6_gt_force_wake_get(dev_priv); \
b7287d80 1370 val = read##y(dev_priv->regs + reg); \
fcca7926 1371 gen6_gt_force_wake_put(dev_priv); \
b7287d80
BW
1372 } else { \
1373 val = read##y(dev_priv->regs + reg); \
1374 } \
db53a302 1375 trace_i915_reg_rw(false, reg, val, sizeof(val)); \
5f75377d
KP
1376 return val; \
1377}
fcca7926 1378
5f75377d
KP
1379__i915_read(8, b)
1380__i915_read(16, w)
1381__i915_read(32, l)
1382__i915_read(64, q)
1383#undef __i915_read
1384
1385#define __i915_write(x, y) \
1386static inline void i915_write##x(struct drm_i915_private *dev_priv, u32 reg, u##x val) { \
db53a302 1387 trace_i915_reg_rw(true, reg, val, sizeof(val)); \
b7287d80
BW
1388 if (NEEDS_FORCE_WAKE((dev_priv), (reg))) { \
1389 __gen6_gt_wait_for_fifo(dev_priv); \
1390 } \
5f75377d
KP
1391 write##y(val, dev_priv->regs + reg); \
1392}
1393__i915_write(8, b)
1394__i915_write(16, w)
1395__i915_write(32, l)
1396__i915_write(64, q)
1397#undef __i915_write
1398
1399#define I915_READ8(reg) i915_read8(dev_priv, (reg))
1400#define I915_WRITE8(reg, val) i915_write8(dev_priv, (reg), (val))
1401
1402#define I915_READ16(reg) i915_read16(dev_priv, (reg))
1403#define I915_WRITE16(reg, val) i915_write16(dev_priv, (reg), (val))
1404#define I915_READ16_NOTRACE(reg) readw(dev_priv->regs + (reg))
1405#define I915_WRITE16_NOTRACE(reg, val) writew(val, dev_priv->regs + (reg))
1406
1407#define I915_READ(reg) i915_read32(dev_priv, (reg))
1408#define I915_WRITE(reg, val) i915_write32(dev_priv, (reg), (val))
cae5852d
ZN
1409#define I915_READ_NOTRACE(reg) readl(dev_priv->regs + (reg))
1410#define I915_WRITE_NOTRACE(reg, val) writel(val, dev_priv->regs + (reg))
5f75377d
KP
1411
1412#define I915_WRITE64(reg, val) i915_write64(dev_priv, (reg), (val))
1413#define I915_READ64(reg) i915_read64(dev_priv, (reg))
cae5852d
ZN
1414
1415#define POSTING_READ(reg) (void)I915_READ_NOTRACE(reg)
1416#define POSTING_READ16(reg) (void)I915_READ16_NOTRACE(reg)
1417
ba4f01a3 1418
1da177e4 1419#endif