]> git.proxmox.com Git - mirror_ubuntu-bionic-kernel.git/blame - drivers/gpu/drm/i915/i915_gem_gtt.c
drm/i915: Only call commit_planes when there are things to commit.
[mirror_ubuntu-bionic-kernel.git] / drivers / gpu / drm / i915 / i915_gem_gtt.c
CommitLineData
76aaf220
DV
1/*
2 * Copyright © 2010 Daniel Vetter
c4ac524c 3 * Copyright © 2011-2014 Intel Corporation
76aaf220
DV
4 *
5 * Permission is hereby granted, free of charge, to any person obtaining a
6 * copy of this software and associated documentation files (the "Software"),
7 * to deal in the Software without restriction, including without limitation
8 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
9 * and/or sell copies of the Software, and to permit persons to whom the
10 * Software is furnished to do so, subject to the following conditions:
11 *
12 * The above copyright notice and this permission notice (including the next
13 * paragraph) shall be included in all copies or substantial portions of the
14 * Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
21 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
22 * IN THE SOFTWARE.
23 *
24 */
25
0e46ce2e 26#include <linux/seq_file.h>
760285e7
DH
27#include <drm/drmP.h>
28#include <drm/i915_drm.h>
76aaf220 29#include "i915_drv.h"
5dda8fa3 30#include "i915_vgpu.h"
76aaf220
DV
31#include "i915_trace.h"
32#include "intel_drv.h"
33
45f8f69a
TU
34/**
35 * DOC: Global GTT views
36 *
37 * Background and previous state
38 *
39 * Historically objects could exists (be bound) in global GTT space only as
40 * singular instances with a view representing all of the object's backing pages
41 * in a linear fashion. This view will be called a normal view.
42 *
43 * To support multiple views of the same object, where the number of mapped
44 * pages is not equal to the backing store, or where the layout of the pages
45 * is not linear, concept of a GGTT view was added.
46 *
47 * One example of an alternative view is a stereo display driven by a single
48 * image. In this case we would have a framebuffer looking like this
49 * (2x2 pages):
50 *
51 * 12
52 * 34
53 *
54 * Above would represent a normal GGTT view as normally mapped for GPU or CPU
55 * rendering. In contrast, fed to the display engine would be an alternative
56 * view which could look something like this:
57 *
58 * 1212
59 * 3434
60 *
61 * In this example both the size and layout of pages in the alternative view is
62 * different from the normal view.
63 *
64 * Implementation and usage
65 *
66 * GGTT views are implemented using VMAs and are distinguished via enum
67 * i915_ggtt_view_type and struct i915_ggtt_view.
68 *
69 * A new flavour of core GEM functions which work with GGTT bound objects were
ec7adb6e
JL
70 * added with the _ggtt_ infix, and sometimes with _view postfix to avoid
71 * renaming in large amounts of code. They take the struct i915_ggtt_view
72 * parameter encapsulating all metadata required to implement a view.
45f8f69a
TU
73 *
74 * As a helper for callers which are only interested in the normal view,
75 * globally const i915_ggtt_view_normal singleton instance exists. All old core
76 * GEM API functions, the ones not taking the view parameter, are operating on,
77 * or with the normal GGTT view.
78 *
79 * Code wanting to add or use a new GGTT view needs to:
80 *
81 * 1. Add a new enum with a suitable name.
82 * 2. Extend the metadata in the i915_ggtt_view structure if required.
83 * 3. Add support to i915_get_vma_pages().
84 *
85 * New views are required to build a scatter-gather table from within the
86 * i915_get_vma_pages function. This table is stored in the vma.ggtt_view and
87 * exists for the lifetime of an VMA.
88 *
89 * Core API is designed to have copy semantics which means that passed in
90 * struct i915_ggtt_view does not need to be persistent (left around after
91 * calling the core API functions).
92 *
93 */
94
70b9f6f8
DV
95static int
96i915_get_ggtt_vma_pages(struct i915_vma *vma);
97
fe14d5f4 98const struct i915_ggtt_view i915_ggtt_view_normal;
9abc4648
JL
99const struct i915_ggtt_view i915_ggtt_view_rotated = {
100 .type = I915_GGTT_VIEW_ROTATED
101};
fe14d5f4 102
cfa7c862
DV
103static int sanitize_enable_ppgtt(struct drm_device *dev, int enable_ppgtt)
104{
1893a71b
CW
105 bool has_aliasing_ppgtt;
106 bool has_full_ppgtt;
107
108 has_aliasing_ppgtt = INTEL_INFO(dev)->gen >= 6;
109 has_full_ppgtt = INTEL_INFO(dev)->gen >= 7;
1893a71b 110
71ba2d64
YZ
111 if (intel_vgpu_active(dev))
112 has_full_ppgtt = false; /* emulation is too hard */
113
70ee45e1
DL
114 /*
115 * We don't allow disabling PPGTT for gen9+ as it's a requirement for
116 * execlists, the sole mechanism available to submit work.
117 */
118 if (INTEL_INFO(dev)->gen < 9 &&
119 (enable_ppgtt == 0 || !has_aliasing_ppgtt))
cfa7c862
DV
120 return 0;
121
122 if (enable_ppgtt == 1)
123 return 1;
124
1893a71b 125 if (enable_ppgtt == 2 && has_full_ppgtt)
cfa7c862
DV
126 return 2;
127
93a25a9e
DV
128#ifdef CONFIG_INTEL_IOMMU
129 /* Disable ppgtt on SNB if VT-d is on. */
130 if (INTEL_INFO(dev)->gen == 6 && intel_iommu_gfx_mapped) {
131 DRM_INFO("Disabling PPGTT because VT-d is on\n");
cfa7c862 132 return 0;
93a25a9e
DV
133 }
134#endif
135
62942ed7 136 /* Early VLV doesn't have this */
ca2aed6c
VS
137 if (IS_VALLEYVIEW(dev) && !IS_CHERRYVIEW(dev) &&
138 dev->pdev->revision < 0xb) {
62942ed7
JB
139 DRM_DEBUG_DRIVER("disabling PPGTT on pre-B3 step VLV\n");
140 return 0;
141 }
142
2f82bbdf
MT
143 if (INTEL_INFO(dev)->gen >= 8 && i915.enable_execlists)
144 return 2;
145 else
146 return has_aliasing_ppgtt ? 1 : 0;
93a25a9e
DV
147}
148
70b9f6f8
DV
149static int ppgtt_bind_vma(struct i915_vma *vma,
150 enum i915_cache_level cache_level,
151 u32 unused)
47552659
DV
152{
153 u32 pte_flags = 0;
154
155 /* Currently applicable only to VLV */
156 if (vma->obj->gt_ro)
157 pte_flags |= PTE_READ_ONLY;
158
159 vma->vm->insert_entries(vma->vm, vma->obj->pages, vma->node.start,
160 cache_level, pte_flags);
70b9f6f8
DV
161
162 return 0;
47552659
DV
163}
164
165static void ppgtt_unbind_vma(struct i915_vma *vma)
166{
167 vma->vm->clear_range(vma->vm,
168 vma->node.start,
169 vma->obj->base.size,
170 true);
171}
6f65e29a 172
2c642b07
DV
173static gen8_pte_t gen8_pte_encode(dma_addr_t addr,
174 enum i915_cache_level level,
175 bool valid)
94ec8f61 176{
07749ef3 177 gen8_pte_t pte = valid ? _PAGE_PRESENT | _PAGE_RW : 0;
94ec8f61 178 pte |= addr;
63c42e56
BW
179
180 switch (level) {
181 case I915_CACHE_NONE:
fbe5d36e 182 pte |= PPAT_UNCACHED_INDEX;
63c42e56
BW
183 break;
184 case I915_CACHE_WT:
185 pte |= PPAT_DISPLAY_ELLC_INDEX;
186 break;
187 default:
188 pte |= PPAT_CACHED_INDEX;
189 break;
190 }
191
94ec8f61
BW
192 return pte;
193}
194
fe36f55d
MK
195static gen8_pde_t gen8_pde_encode(const dma_addr_t addr,
196 const enum i915_cache_level level)
b1fe6673 197{
07749ef3 198 gen8_pde_t pde = _PAGE_PRESENT | _PAGE_RW;
b1fe6673
BW
199 pde |= addr;
200 if (level != I915_CACHE_NONE)
201 pde |= PPAT_CACHED_PDE_INDEX;
202 else
203 pde |= PPAT_UNCACHED_INDEX;
204 return pde;
205}
206
762d9936
MT
207#define gen8_pdpe_encode gen8_pde_encode
208#define gen8_pml4e_encode gen8_pde_encode
209
07749ef3
MT
210static gen6_pte_t snb_pte_encode(dma_addr_t addr,
211 enum i915_cache_level level,
212 bool valid, u32 unused)
54d12527 213{
07749ef3 214 gen6_pte_t pte = valid ? GEN6_PTE_VALID : 0;
54d12527 215 pte |= GEN6_PTE_ADDR_ENCODE(addr);
e7210c3c
BW
216
217 switch (level) {
350ec881
CW
218 case I915_CACHE_L3_LLC:
219 case I915_CACHE_LLC:
220 pte |= GEN6_PTE_CACHE_LLC;
221 break;
222 case I915_CACHE_NONE:
223 pte |= GEN6_PTE_UNCACHED;
224 break;
225 default:
5f77eeb0 226 MISSING_CASE(level);
350ec881
CW
227 }
228
229 return pte;
230}
231
07749ef3
MT
232static gen6_pte_t ivb_pte_encode(dma_addr_t addr,
233 enum i915_cache_level level,
234 bool valid, u32 unused)
350ec881 235{
07749ef3 236 gen6_pte_t pte = valid ? GEN6_PTE_VALID : 0;
350ec881
CW
237 pte |= GEN6_PTE_ADDR_ENCODE(addr);
238
239 switch (level) {
240 case I915_CACHE_L3_LLC:
241 pte |= GEN7_PTE_CACHE_L3_LLC;
e7210c3c
BW
242 break;
243 case I915_CACHE_LLC:
244 pte |= GEN6_PTE_CACHE_LLC;
245 break;
246 case I915_CACHE_NONE:
9119708c 247 pte |= GEN6_PTE_UNCACHED;
e7210c3c
BW
248 break;
249 default:
5f77eeb0 250 MISSING_CASE(level);
e7210c3c
BW
251 }
252
54d12527
BW
253 return pte;
254}
255
07749ef3
MT
256static gen6_pte_t byt_pte_encode(dma_addr_t addr,
257 enum i915_cache_level level,
258 bool valid, u32 flags)
93c34e70 259{
07749ef3 260 gen6_pte_t pte = valid ? GEN6_PTE_VALID : 0;
93c34e70
KG
261 pte |= GEN6_PTE_ADDR_ENCODE(addr);
262
24f3a8cf
AG
263 if (!(flags & PTE_READ_ONLY))
264 pte |= BYT_PTE_WRITEABLE;
93c34e70
KG
265
266 if (level != I915_CACHE_NONE)
267 pte |= BYT_PTE_SNOOPED_BY_CPU_CACHES;
268
269 return pte;
270}
271
07749ef3
MT
272static gen6_pte_t hsw_pte_encode(dma_addr_t addr,
273 enum i915_cache_level level,
274 bool valid, u32 unused)
9119708c 275{
07749ef3 276 gen6_pte_t pte = valid ? GEN6_PTE_VALID : 0;
0d8ff15e 277 pte |= HSW_PTE_ADDR_ENCODE(addr);
9119708c
KG
278
279 if (level != I915_CACHE_NONE)
87a6b688 280 pte |= HSW_WB_LLC_AGE3;
9119708c
KG
281
282 return pte;
283}
284
07749ef3
MT
285static gen6_pte_t iris_pte_encode(dma_addr_t addr,
286 enum i915_cache_level level,
287 bool valid, u32 unused)
4d15c145 288{
07749ef3 289 gen6_pte_t pte = valid ? GEN6_PTE_VALID : 0;
4d15c145
BW
290 pte |= HSW_PTE_ADDR_ENCODE(addr);
291
651d794f
CW
292 switch (level) {
293 case I915_CACHE_NONE:
294 break;
295 case I915_CACHE_WT:
c51e9701 296 pte |= HSW_WT_ELLC_LLC_AGE3;
651d794f
CW
297 break;
298 default:
c51e9701 299 pte |= HSW_WB_ELLC_LLC_AGE3;
651d794f
CW
300 break;
301 }
4d15c145
BW
302
303 return pte;
304}
305
c114f76a
MK
306static int __setup_page_dma(struct drm_device *dev,
307 struct i915_page_dma *p, gfp_t flags)
678d96fb
BW
308{
309 struct device *device = &dev->pdev->dev;
310
c114f76a 311 p->page = alloc_page(flags);
44159ddb
MK
312 if (!p->page)
313 return -ENOMEM;
678d96fb 314
44159ddb
MK
315 p->daddr = dma_map_page(device,
316 p->page, 0, 4096, PCI_DMA_BIDIRECTIONAL);
678d96fb 317
44159ddb
MK
318 if (dma_mapping_error(device, p->daddr)) {
319 __free_page(p->page);
320 return -EINVAL;
321 }
1266cdb1
MT
322
323 return 0;
678d96fb
BW
324}
325
c114f76a
MK
326static int setup_page_dma(struct drm_device *dev, struct i915_page_dma *p)
327{
328 return __setup_page_dma(dev, p, GFP_KERNEL);
329}
330
44159ddb 331static void cleanup_page_dma(struct drm_device *dev, struct i915_page_dma *p)
06fda602 332{
44159ddb 333 if (WARN_ON(!p->page))
06fda602 334 return;
678d96fb 335
44159ddb
MK
336 dma_unmap_page(&dev->pdev->dev, p->daddr, 4096, PCI_DMA_BIDIRECTIONAL);
337 __free_page(p->page);
338 memset(p, 0, sizeof(*p));
339}
340
d1c54acd 341static void *kmap_page_dma(struct i915_page_dma *p)
73eeea53 342{
d1c54acd
MK
343 return kmap_atomic(p->page);
344}
73eeea53 345
d1c54acd
MK
346/* We use the flushing unmap only with ppgtt structures:
347 * page directories, page tables and scratch pages.
348 */
349static void kunmap_page_dma(struct drm_device *dev, void *vaddr)
350{
73eeea53
MK
351 /* There are only few exceptions for gen >=6. chv and bxt.
352 * And we are not sure about the latter so play safe for now.
353 */
354 if (IS_CHERRYVIEW(dev) || IS_BROXTON(dev))
355 drm_clflush_virt_range(vaddr, PAGE_SIZE);
356
357 kunmap_atomic(vaddr);
358}
359
567047be 360#define kmap_px(px) kmap_page_dma(px_base(px))
d1c54acd
MK
361#define kunmap_px(ppgtt, vaddr) kunmap_page_dma((ppgtt)->base.dev, (vaddr))
362
567047be
MK
363#define setup_px(dev, px) setup_page_dma((dev), px_base(px))
364#define cleanup_px(dev, px) cleanup_page_dma((dev), px_base(px))
365#define fill_px(dev, px, v) fill_page_dma((dev), px_base(px), (v))
366#define fill32_px(dev, px, v) fill_page_dma_32((dev), px_base(px), (v))
367
d1c54acd
MK
368static void fill_page_dma(struct drm_device *dev, struct i915_page_dma *p,
369 const uint64_t val)
370{
371 int i;
372 uint64_t * const vaddr = kmap_page_dma(p);
373
374 for (i = 0; i < 512; i++)
375 vaddr[i] = val;
376
377 kunmap_page_dma(dev, vaddr);
378}
379
73eeea53
MK
380static void fill_page_dma_32(struct drm_device *dev, struct i915_page_dma *p,
381 const uint32_t val32)
382{
383 uint64_t v = val32;
384
385 v = v << 32 | val32;
386
387 fill_page_dma(dev, p, v);
388}
389
4ad2af1e
MK
390static struct i915_page_scratch *alloc_scratch_page(struct drm_device *dev)
391{
392 struct i915_page_scratch *sp;
393 int ret;
394
395 sp = kzalloc(sizeof(*sp), GFP_KERNEL);
396 if (sp == NULL)
397 return ERR_PTR(-ENOMEM);
398
399 ret = __setup_page_dma(dev, px_base(sp), GFP_DMA32 | __GFP_ZERO);
400 if (ret) {
401 kfree(sp);
402 return ERR_PTR(ret);
403 }
404
405 set_pages_uc(px_page(sp), 1);
406
407 return sp;
408}
409
410static void free_scratch_page(struct drm_device *dev,
411 struct i915_page_scratch *sp)
412{
413 set_pages_wb(px_page(sp), 1);
414
415 cleanup_px(dev, sp);
416 kfree(sp);
417}
418
8a1ebd74 419static struct i915_page_table *alloc_pt(struct drm_device *dev)
06fda602 420{
ec565b3c 421 struct i915_page_table *pt;
678d96fb
BW
422 const size_t count = INTEL_INFO(dev)->gen >= 8 ?
423 GEN8_PTES : GEN6_PTES;
424 int ret = -ENOMEM;
06fda602
BW
425
426 pt = kzalloc(sizeof(*pt), GFP_KERNEL);
427 if (!pt)
428 return ERR_PTR(-ENOMEM);
429
678d96fb
BW
430 pt->used_ptes = kcalloc(BITS_TO_LONGS(count), sizeof(*pt->used_ptes),
431 GFP_KERNEL);
432
433 if (!pt->used_ptes)
434 goto fail_bitmap;
435
567047be 436 ret = setup_px(dev, pt);
678d96fb 437 if (ret)
44159ddb 438 goto fail_page_m;
06fda602
BW
439
440 return pt;
678d96fb 441
44159ddb 442fail_page_m:
678d96fb
BW
443 kfree(pt->used_ptes);
444fail_bitmap:
445 kfree(pt);
446
447 return ERR_PTR(ret);
06fda602
BW
448}
449
2e906bea 450static void free_pt(struct drm_device *dev, struct i915_page_table *pt)
06fda602 451{
2e906bea
MK
452 cleanup_px(dev, pt);
453 kfree(pt->used_ptes);
454 kfree(pt);
455}
456
457static void gen8_initialize_pt(struct i915_address_space *vm,
458 struct i915_page_table *pt)
459{
460 gen8_pte_t scratch_pte;
461
462 scratch_pte = gen8_pte_encode(px_dma(vm->scratch_page),
463 I915_CACHE_LLC, true);
464
465 fill_px(vm->dev, pt, scratch_pte);
466}
467
468static void gen6_initialize_pt(struct i915_address_space *vm,
469 struct i915_page_table *pt)
470{
471 gen6_pte_t scratch_pte;
472
473 WARN_ON(px_dma(vm->scratch_page) == 0);
474
475 scratch_pte = vm->pte_encode(px_dma(vm->scratch_page),
476 I915_CACHE_LLC, true, 0);
477
478 fill32_px(vm->dev, pt, scratch_pte);
06fda602
BW
479}
480
8a1ebd74 481static struct i915_page_directory *alloc_pd(struct drm_device *dev)
06fda602 482{
ec565b3c 483 struct i915_page_directory *pd;
33c8819f 484 int ret = -ENOMEM;
06fda602
BW
485
486 pd = kzalloc(sizeof(*pd), GFP_KERNEL);
487 if (!pd)
488 return ERR_PTR(-ENOMEM);
489
33c8819f
MT
490 pd->used_pdes = kcalloc(BITS_TO_LONGS(I915_PDES),
491 sizeof(*pd->used_pdes), GFP_KERNEL);
492 if (!pd->used_pdes)
a08e111a 493 goto fail_bitmap;
33c8819f 494
567047be 495 ret = setup_px(dev, pd);
33c8819f 496 if (ret)
a08e111a 497 goto fail_page_m;
e5815a2e 498
06fda602 499 return pd;
33c8819f 500
a08e111a 501fail_page_m:
33c8819f 502 kfree(pd->used_pdes);
a08e111a 503fail_bitmap:
33c8819f
MT
504 kfree(pd);
505
506 return ERR_PTR(ret);
06fda602
BW
507}
508
2e906bea
MK
509static void free_pd(struct drm_device *dev, struct i915_page_directory *pd)
510{
511 if (px_page(pd)) {
512 cleanup_px(dev, pd);
513 kfree(pd->used_pdes);
514 kfree(pd);
515 }
516}
517
518static void gen8_initialize_pd(struct i915_address_space *vm,
519 struct i915_page_directory *pd)
520{
521 gen8_pde_t scratch_pde;
522
523 scratch_pde = gen8_pde_encode(px_dma(vm->scratch_pt), I915_CACHE_LLC);
524
525 fill_px(vm->dev, pd, scratch_pde);
526}
527
6ac18502
MT
528static int __pdp_init(struct drm_device *dev,
529 struct i915_page_directory_pointer *pdp)
530{
531 size_t pdpes = I915_PDPES_PER_PDP(dev);
532
533 pdp->used_pdpes = kcalloc(BITS_TO_LONGS(pdpes),
534 sizeof(unsigned long),
535 GFP_KERNEL);
536 if (!pdp->used_pdpes)
537 return -ENOMEM;
538
539 pdp->page_directory = kcalloc(pdpes, sizeof(*pdp->page_directory),
540 GFP_KERNEL);
541 if (!pdp->page_directory) {
542 kfree(pdp->used_pdpes);
543 /* the PDP might be the statically allocated top level. Keep it
544 * as clean as possible */
545 pdp->used_pdpes = NULL;
546 return -ENOMEM;
547 }
548
549 return 0;
550}
551
552static void __pdp_fini(struct i915_page_directory_pointer *pdp)
553{
554 kfree(pdp->used_pdpes);
555 kfree(pdp->page_directory);
556 pdp->page_directory = NULL;
557}
558
762d9936
MT
559static struct
560i915_page_directory_pointer *alloc_pdp(struct drm_device *dev)
561{
562 struct i915_page_directory_pointer *pdp;
563 int ret = -ENOMEM;
564
565 WARN_ON(!USES_FULL_48BIT_PPGTT(dev));
566
567 pdp = kzalloc(sizeof(*pdp), GFP_KERNEL);
568 if (!pdp)
569 return ERR_PTR(-ENOMEM);
570
571 ret = __pdp_init(dev, pdp);
572 if (ret)
573 goto fail_bitmap;
574
575 ret = setup_px(dev, pdp);
576 if (ret)
577 goto fail_page_m;
578
579 return pdp;
580
581fail_page_m:
582 __pdp_fini(pdp);
583fail_bitmap:
584 kfree(pdp);
585
586 return ERR_PTR(ret);
587}
588
6ac18502
MT
589static void free_pdp(struct drm_device *dev,
590 struct i915_page_directory_pointer *pdp)
591{
592 __pdp_fini(pdp);
762d9936
MT
593 if (USES_FULL_48BIT_PPGTT(dev)) {
594 cleanup_px(dev, pdp);
595 kfree(pdp);
596 }
597}
598
69ab76fd
MT
599static void gen8_initialize_pdp(struct i915_address_space *vm,
600 struct i915_page_directory_pointer *pdp)
601{
602 gen8_ppgtt_pdpe_t scratch_pdpe;
603
604 scratch_pdpe = gen8_pdpe_encode(px_dma(vm->scratch_pd), I915_CACHE_LLC);
605
606 fill_px(vm->dev, pdp, scratch_pdpe);
607}
608
609static void gen8_initialize_pml4(struct i915_address_space *vm,
610 struct i915_pml4 *pml4)
611{
612 gen8_ppgtt_pml4e_t scratch_pml4e;
613
614 scratch_pml4e = gen8_pml4e_encode(px_dma(vm->scratch_pdp),
615 I915_CACHE_LLC);
616
617 fill_px(vm->dev, pml4, scratch_pml4e);
618}
619
762d9936
MT
620static void
621gen8_setup_page_directory(struct i915_hw_ppgtt *ppgtt,
622 struct i915_page_directory_pointer *pdp,
623 struct i915_page_directory *pd,
624 int index)
625{
626 gen8_ppgtt_pdpe_t *page_directorypo;
627
628 if (!USES_FULL_48BIT_PPGTT(ppgtt->base.dev))
629 return;
630
631 page_directorypo = kmap_px(pdp);
632 page_directorypo[index] = gen8_pdpe_encode(px_dma(pd), I915_CACHE_LLC);
633 kunmap_px(ppgtt, page_directorypo);
634}
635
636static void
637gen8_setup_page_directory_pointer(struct i915_hw_ppgtt *ppgtt,
638 struct i915_pml4 *pml4,
639 struct i915_page_directory_pointer *pdp,
640 int index)
641{
642 gen8_ppgtt_pml4e_t *pagemap = kmap_px(pml4);
643
644 WARN_ON(!USES_FULL_48BIT_PPGTT(ppgtt->base.dev));
645 pagemap[index] = gen8_pml4e_encode(px_dma(pdp), I915_CACHE_LLC);
646 kunmap_px(ppgtt, pagemap);
6ac18502
MT
647}
648
94e409c1 649/* Broadwell Page Directory Pointer Descriptors */
e85b26dc 650static int gen8_write_pdp(struct drm_i915_gem_request *req,
7cb6d7ac
MT
651 unsigned entry,
652 dma_addr_t addr)
94e409c1 653{
e85b26dc 654 struct intel_engine_cs *ring = req->ring;
94e409c1
BW
655 int ret;
656
657 BUG_ON(entry >= 4);
658
5fb9de1a 659 ret = intel_ring_begin(req, 6);
94e409c1
BW
660 if (ret)
661 return ret;
662
663 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
664 intel_ring_emit(ring, GEN8_RING_PDP_UDW(ring, entry));
7cb6d7ac 665 intel_ring_emit(ring, upper_32_bits(addr));
94e409c1
BW
666 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
667 intel_ring_emit(ring, GEN8_RING_PDP_LDW(ring, entry));
7cb6d7ac 668 intel_ring_emit(ring, lower_32_bits(addr));
94e409c1
BW
669 intel_ring_advance(ring);
670
671 return 0;
672}
673
2dba3239
MT
674static int gen8_legacy_mm_switch(struct i915_hw_ppgtt *ppgtt,
675 struct drm_i915_gem_request *req)
94e409c1 676{
eeb9488e 677 int i, ret;
94e409c1 678
7cb6d7ac 679 for (i = GEN8_LEGACY_PDPES - 1; i >= 0; i--) {
d852c7bf
MK
680 const dma_addr_t pd_daddr = i915_page_dir_dma_addr(ppgtt, i);
681
e85b26dc 682 ret = gen8_write_pdp(req, i, pd_daddr);
eeb9488e
BW
683 if (ret)
684 return ret;
94e409c1 685 }
d595bd4b 686
eeb9488e 687 return 0;
94e409c1
BW
688}
689
2dba3239
MT
690static int gen8_48b_mm_switch(struct i915_hw_ppgtt *ppgtt,
691 struct drm_i915_gem_request *req)
692{
693 return gen8_write_pdp(req, 0, px_dma(&ppgtt->pml4));
694}
695
f9b5b782
MT
696static void gen8_ppgtt_clear_pte_range(struct i915_address_space *vm,
697 struct i915_page_directory_pointer *pdp,
698 uint64_t start,
699 uint64_t length,
700 gen8_pte_t scratch_pte)
459108b8
BW
701{
702 struct i915_hw_ppgtt *ppgtt =
703 container_of(vm, struct i915_hw_ppgtt, base);
f9b5b782 704 gen8_pte_t *pt_vaddr;
de5ba8eb
MT
705 unsigned pdpe = gen8_pdpe_index(start);
706 unsigned pde = gen8_pde_index(start);
707 unsigned pte = gen8_pte_index(start);
782f1495 708 unsigned num_entries = length >> PAGE_SHIFT;
459108b8
BW
709 unsigned last_pte, i;
710
f9b5b782
MT
711 if (WARN_ON(!pdp))
712 return;
459108b8
BW
713
714 while (num_entries) {
ec565b3c
MT
715 struct i915_page_directory *pd;
716 struct i915_page_table *pt;
06fda602 717
d4ec9da0 718 if (WARN_ON(!pdp->page_directory[pdpe]))
00245266 719 break;
06fda602 720
d4ec9da0 721 pd = pdp->page_directory[pdpe];
06fda602
BW
722
723 if (WARN_ON(!pd->page_table[pde]))
00245266 724 break;
06fda602
BW
725
726 pt = pd->page_table[pde];
727
567047be 728 if (WARN_ON(!px_page(pt)))
00245266 729 break;
06fda602 730
7ad47cf2 731 last_pte = pte + num_entries;
07749ef3
MT
732 if (last_pte > GEN8_PTES)
733 last_pte = GEN8_PTES;
459108b8 734
d1c54acd 735 pt_vaddr = kmap_px(pt);
459108b8 736
7ad47cf2 737 for (i = pte; i < last_pte; i++) {
459108b8 738 pt_vaddr[i] = scratch_pte;
7ad47cf2
BW
739 num_entries--;
740 }
459108b8 741
d1c54acd 742 kunmap_px(ppgtt, pt);
459108b8 743
7ad47cf2 744 pte = 0;
07749ef3 745 if (++pde == I915_PDES) {
de5ba8eb
MT
746 if (++pdpe == I915_PDPES_PER_PDP(vm->dev))
747 break;
7ad47cf2
BW
748 pde = 0;
749 }
459108b8
BW
750 }
751}
752
f9b5b782
MT
753static void gen8_ppgtt_clear_range(struct i915_address_space *vm,
754 uint64_t start,
755 uint64_t length,
756 bool use_scratch)
9df15b49
BW
757{
758 struct i915_hw_ppgtt *ppgtt =
759 container_of(vm, struct i915_hw_ppgtt, base);
f9b5b782
MT
760 gen8_pte_t scratch_pte = gen8_pte_encode(px_dma(vm->scratch_page),
761 I915_CACHE_LLC, use_scratch);
762
de5ba8eb
MT
763 if (!USES_FULL_48BIT_PPGTT(vm->dev)) {
764 gen8_ppgtt_clear_pte_range(vm, &ppgtt->pdp, start, length,
765 scratch_pte);
766 } else {
767 uint64_t templ4, pml4e;
768 struct i915_page_directory_pointer *pdp;
769
770 gen8_for_each_pml4e(pdp, &ppgtt->pml4, start, length, templ4, pml4e) {
771 gen8_ppgtt_clear_pte_range(vm, pdp, start, length,
772 scratch_pte);
773 }
774 }
f9b5b782
MT
775}
776
777static void
778gen8_ppgtt_insert_pte_entries(struct i915_address_space *vm,
779 struct i915_page_directory_pointer *pdp,
3387d433 780 struct sg_page_iter *sg_iter,
f9b5b782
MT
781 uint64_t start,
782 enum i915_cache_level cache_level)
783{
784 struct i915_hw_ppgtt *ppgtt =
785 container_of(vm, struct i915_hw_ppgtt, base);
07749ef3 786 gen8_pte_t *pt_vaddr;
de5ba8eb
MT
787 unsigned pdpe = gen8_pdpe_index(start);
788 unsigned pde = gen8_pde_index(start);
789 unsigned pte = gen8_pte_index(start);
9df15b49 790
6f1cc993 791 pt_vaddr = NULL;
7ad47cf2 792
3387d433 793 while (__sg_page_iter_next(sg_iter)) {
d7b3de91 794 if (pt_vaddr == NULL) {
d4ec9da0 795 struct i915_page_directory *pd = pdp->page_directory[pdpe];
ec565b3c 796 struct i915_page_table *pt = pd->page_table[pde];
d1c54acd 797 pt_vaddr = kmap_px(pt);
d7b3de91 798 }
9df15b49 799
7ad47cf2 800 pt_vaddr[pte] =
3387d433 801 gen8_pte_encode(sg_page_iter_dma_address(sg_iter),
6f1cc993 802 cache_level, true);
07749ef3 803 if (++pte == GEN8_PTES) {
d1c54acd 804 kunmap_px(ppgtt, pt_vaddr);
6f1cc993 805 pt_vaddr = NULL;
07749ef3 806 if (++pde == I915_PDES) {
de5ba8eb
MT
807 if (++pdpe == I915_PDPES_PER_PDP(vm->dev))
808 break;
7ad47cf2
BW
809 pde = 0;
810 }
811 pte = 0;
9df15b49
BW
812 }
813 }
d1c54acd
MK
814
815 if (pt_vaddr)
816 kunmap_px(ppgtt, pt_vaddr);
9df15b49
BW
817}
818
f9b5b782
MT
819static void gen8_ppgtt_insert_entries(struct i915_address_space *vm,
820 struct sg_table *pages,
821 uint64_t start,
822 enum i915_cache_level cache_level,
823 u32 unused)
824{
825 struct i915_hw_ppgtt *ppgtt =
826 container_of(vm, struct i915_hw_ppgtt, base);
3387d433 827 struct sg_page_iter sg_iter;
f9b5b782 828
3387d433 829 __sg_page_iter_start(&sg_iter, pages->sgl, sg_nents(pages->sgl), 0);
de5ba8eb
MT
830
831 if (!USES_FULL_48BIT_PPGTT(vm->dev)) {
832 gen8_ppgtt_insert_pte_entries(vm, &ppgtt->pdp, &sg_iter, start,
833 cache_level);
834 } else {
835 struct i915_page_directory_pointer *pdp;
836 uint64_t templ4, pml4e;
837 uint64_t length = (uint64_t)pages->orig_nents << PAGE_SHIFT;
838
839 gen8_for_each_pml4e(pdp, &ppgtt->pml4, start, length, templ4, pml4e) {
840 gen8_ppgtt_insert_pte_entries(vm, pdp, &sg_iter,
841 start, cache_level);
842 }
843 }
f9b5b782
MT
844}
845
f37c0505
MT
846static void gen8_free_page_tables(struct drm_device *dev,
847 struct i915_page_directory *pd)
7ad47cf2
BW
848{
849 int i;
850
567047be 851 if (!px_page(pd))
7ad47cf2
BW
852 return;
853
33c8819f 854 for_each_set_bit(i, pd->used_pdes, I915_PDES) {
06fda602
BW
855 if (WARN_ON(!pd->page_table[i]))
856 continue;
7ad47cf2 857
a08e111a 858 free_pt(dev, pd->page_table[i]);
06fda602
BW
859 pd->page_table[i] = NULL;
860 }
d7b3de91
BW
861}
862
8776f02b
MK
863static int gen8_init_scratch(struct i915_address_space *vm)
864{
865 struct drm_device *dev = vm->dev;
866
867 vm->scratch_page = alloc_scratch_page(dev);
868 if (IS_ERR(vm->scratch_page))
869 return PTR_ERR(vm->scratch_page);
870
871 vm->scratch_pt = alloc_pt(dev);
872 if (IS_ERR(vm->scratch_pt)) {
873 free_scratch_page(dev, vm->scratch_page);
874 return PTR_ERR(vm->scratch_pt);
875 }
876
877 vm->scratch_pd = alloc_pd(dev);
878 if (IS_ERR(vm->scratch_pd)) {
879 free_pt(dev, vm->scratch_pt);
880 free_scratch_page(dev, vm->scratch_page);
881 return PTR_ERR(vm->scratch_pd);
882 }
883
69ab76fd
MT
884 if (USES_FULL_48BIT_PPGTT(dev)) {
885 vm->scratch_pdp = alloc_pdp(dev);
886 if (IS_ERR(vm->scratch_pdp)) {
887 free_pd(dev, vm->scratch_pd);
888 free_pt(dev, vm->scratch_pt);
889 free_scratch_page(dev, vm->scratch_page);
890 return PTR_ERR(vm->scratch_pdp);
891 }
892 }
893
8776f02b
MK
894 gen8_initialize_pt(vm, vm->scratch_pt);
895 gen8_initialize_pd(vm, vm->scratch_pd);
69ab76fd
MT
896 if (USES_FULL_48BIT_PPGTT(dev))
897 gen8_initialize_pdp(vm, vm->scratch_pdp);
8776f02b
MK
898
899 return 0;
900}
901
650da34c
ZL
902static int gen8_ppgtt_notify_vgt(struct i915_hw_ppgtt *ppgtt, bool create)
903{
904 enum vgt_g2v_type msg;
905 struct drm_device *dev = ppgtt->base.dev;
906 struct drm_i915_private *dev_priv = dev->dev_private;
907 unsigned int offset = vgtif_reg(pdp0_lo);
908 int i;
909
910 if (USES_FULL_48BIT_PPGTT(dev)) {
911 u64 daddr = px_dma(&ppgtt->pml4);
912
913 I915_WRITE(offset, lower_32_bits(daddr));
914 I915_WRITE(offset + 4, upper_32_bits(daddr));
915
916 msg = (create ? VGT_G2V_PPGTT_L4_PAGE_TABLE_CREATE :
917 VGT_G2V_PPGTT_L4_PAGE_TABLE_DESTROY);
918 } else {
919 for (i = 0; i < GEN8_LEGACY_PDPES; i++) {
920 u64 daddr = i915_page_dir_dma_addr(ppgtt, i);
921
922 I915_WRITE(offset, lower_32_bits(daddr));
923 I915_WRITE(offset + 4, upper_32_bits(daddr));
924
925 offset += 8;
926 }
927
928 msg = (create ? VGT_G2V_PPGTT_L3_PAGE_TABLE_CREATE :
929 VGT_G2V_PPGTT_L3_PAGE_TABLE_DESTROY);
930 }
931
932 I915_WRITE(vgtif_reg(g2v_notify), msg);
933
934 return 0;
935}
936
8776f02b
MK
937static void gen8_free_scratch(struct i915_address_space *vm)
938{
939 struct drm_device *dev = vm->dev;
940
69ab76fd
MT
941 if (USES_FULL_48BIT_PPGTT(dev))
942 free_pdp(dev, vm->scratch_pdp);
8776f02b
MK
943 free_pd(dev, vm->scratch_pd);
944 free_pt(dev, vm->scratch_pt);
945 free_scratch_page(dev, vm->scratch_page);
946}
947
762d9936
MT
948static void gen8_ppgtt_cleanup_3lvl(struct drm_device *dev,
949 struct i915_page_directory_pointer *pdp)
b45a6715
BW
950{
951 int i;
952
d4ec9da0
MT
953 for_each_set_bit(i, pdp->used_pdpes, I915_PDPES_PER_PDP(dev)) {
954 if (WARN_ON(!pdp->page_directory[i]))
06fda602
BW
955 continue;
956
d4ec9da0
MT
957 gen8_free_page_tables(dev, pdp->page_directory[i]);
958 free_pd(dev, pdp->page_directory[i]);
7ad47cf2 959 }
69876bed 960
d4ec9da0 961 free_pdp(dev, pdp);
762d9936
MT
962}
963
964static void gen8_ppgtt_cleanup_4lvl(struct i915_hw_ppgtt *ppgtt)
965{
966 int i;
967
968 for_each_set_bit(i, ppgtt->pml4.used_pml4es, GEN8_PML4ES_PER_PML4) {
969 if (WARN_ON(!ppgtt->pml4.pdps[i]))
970 continue;
971
972 gen8_ppgtt_cleanup_3lvl(ppgtt->base.dev, ppgtt->pml4.pdps[i]);
973 }
974
975 cleanup_px(ppgtt->base.dev, &ppgtt->pml4);
976}
977
978static void gen8_ppgtt_cleanup(struct i915_address_space *vm)
979{
980 struct i915_hw_ppgtt *ppgtt =
981 container_of(vm, struct i915_hw_ppgtt, base);
982
650da34c
ZL
983 if (intel_vgpu_active(vm->dev))
984 gen8_ppgtt_notify_vgt(ppgtt, false);
985
762d9936
MT
986 if (!USES_FULL_48BIT_PPGTT(ppgtt->base.dev))
987 gen8_ppgtt_cleanup_3lvl(ppgtt->base.dev, &ppgtt->pdp);
988 else
989 gen8_ppgtt_cleanup_4lvl(ppgtt);
d4ec9da0 990
8776f02b 991 gen8_free_scratch(vm);
b45a6715
BW
992}
993
d7b2633d
MT
994/**
995 * gen8_ppgtt_alloc_pagetabs() - Allocate page tables for VA range.
d4ec9da0
MT
996 * @vm: Master vm structure.
997 * @pd: Page directory for this address range.
d7b2633d 998 * @start: Starting virtual address to begin allocations.
d4ec9da0 999 * @length: Size of the allocations.
d7b2633d
MT
1000 * @new_pts: Bitmap set by function with new allocations. Likely used by the
1001 * caller to free on error.
1002 *
1003 * Allocate the required number of page tables. Extremely similar to
1004 * gen8_ppgtt_alloc_page_directories(). The main difference is here we are limited by
1005 * the page directory boundary (instead of the page directory pointer). That
1006 * boundary is 1GB virtual. Therefore, unlike gen8_ppgtt_alloc_page_directories(), it is
1007 * possible, and likely that the caller will need to use multiple calls of this
1008 * function to achieve the appropriate allocation.
1009 *
1010 * Return: 0 if success; negative error code otherwise.
1011 */
d4ec9da0 1012static int gen8_ppgtt_alloc_pagetabs(struct i915_address_space *vm,
e5815a2e 1013 struct i915_page_directory *pd,
5441f0cb 1014 uint64_t start,
d7b2633d
MT
1015 uint64_t length,
1016 unsigned long *new_pts)
bf2b4ed2 1017{
d4ec9da0 1018 struct drm_device *dev = vm->dev;
d7b2633d 1019 struct i915_page_table *pt;
5441f0cb
MT
1020 uint64_t temp;
1021 uint32_t pde;
bf2b4ed2 1022
d7b2633d
MT
1023 gen8_for_each_pde(pt, pd, start, length, temp, pde) {
1024 /* Don't reallocate page tables */
6ac18502 1025 if (test_bit(pde, pd->used_pdes)) {
d7b2633d 1026 /* Scratch is never allocated this way */
d4ec9da0 1027 WARN_ON(pt == vm->scratch_pt);
d7b2633d
MT
1028 continue;
1029 }
1030
8a1ebd74 1031 pt = alloc_pt(dev);
d7b2633d 1032 if (IS_ERR(pt))
5441f0cb
MT
1033 goto unwind_out;
1034
d4ec9da0 1035 gen8_initialize_pt(vm, pt);
d7b2633d 1036 pd->page_table[pde] = pt;
966082c9 1037 __set_bit(pde, new_pts);
4c06ec8d 1038 trace_i915_page_table_entry_alloc(vm, pde, start, GEN8_PDE_SHIFT);
7ad47cf2
BW
1039 }
1040
bf2b4ed2 1041 return 0;
7ad47cf2
BW
1042
1043unwind_out:
d7b2633d 1044 for_each_set_bit(pde, new_pts, I915_PDES)
a08e111a 1045 free_pt(dev, pd->page_table[pde]);
7ad47cf2 1046
d7b3de91 1047 return -ENOMEM;
bf2b4ed2
BW
1048}
1049
d7b2633d
MT
1050/**
1051 * gen8_ppgtt_alloc_page_directories() - Allocate page directories for VA range.
d4ec9da0 1052 * @vm: Master vm structure.
d7b2633d
MT
1053 * @pdp: Page directory pointer for this address range.
1054 * @start: Starting virtual address to begin allocations.
d4ec9da0
MT
1055 * @length: Size of the allocations.
1056 * @new_pds: Bitmap set by function with new allocations. Likely used by the
d7b2633d
MT
1057 * caller to free on error.
1058 *
1059 * Allocate the required number of page directories starting at the pde index of
1060 * @start, and ending at the pde index @start + @length. This function will skip
1061 * over already allocated page directories within the range, and only allocate
1062 * new ones, setting the appropriate pointer within the pdp as well as the
1063 * correct position in the bitmap @new_pds.
1064 *
1065 * The function will only allocate the pages within the range for a give page
1066 * directory pointer. In other words, if @start + @length straddles a virtually
1067 * addressed PDP boundary (512GB for 4k pages), there will be more allocations
1068 * required by the caller, This is not currently possible, and the BUG in the
1069 * code will prevent it.
1070 *
1071 * Return: 0 if success; negative error code otherwise.
1072 */
d4ec9da0
MT
1073static int
1074gen8_ppgtt_alloc_page_directories(struct i915_address_space *vm,
1075 struct i915_page_directory_pointer *pdp,
1076 uint64_t start,
1077 uint64_t length,
1078 unsigned long *new_pds)
bf2b4ed2 1079{
d4ec9da0 1080 struct drm_device *dev = vm->dev;
d7b2633d 1081 struct i915_page_directory *pd;
69876bed
MT
1082 uint64_t temp;
1083 uint32_t pdpe;
6ac18502 1084 uint32_t pdpes = I915_PDPES_PER_PDP(dev);
69876bed 1085
6ac18502 1086 WARN_ON(!bitmap_empty(new_pds, pdpes));
d7b2633d 1087
d7b2633d 1088 gen8_for_each_pdpe(pd, pdp, start, length, temp, pdpe) {
6ac18502 1089 if (test_bit(pdpe, pdp->used_pdpes))
d7b2633d 1090 continue;
33c8819f 1091
8a1ebd74 1092 pd = alloc_pd(dev);
d7b2633d 1093 if (IS_ERR(pd))
d7b3de91 1094 goto unwind_out;
69876bed 1095
d4ec9da0 1096 gen8_initialize_pd(vm, pd);
d7b2633d 1097 pdp->page_directory[pdpe] = pd;
966082c9 1098 __set_bit(pdpe, new_pds);
4c06ec8d 1099 trace_i915_page_directory_entry_alloc(vm, pdpe, start, GEN8_PDPE_SHIFT);
d7b3de91
BW
1100 }
1101
bf2b4ed2 1102 return 0;
d7b3de91
BW
1103
1104unwind_out:
6ac18502 1105 for_each_set_bit(pdpe, new_pds, pdpes)
a08e111a 1106 free_pd(dev, pdp->page_directory[pdpe]);
d7b3de91
BW
1107
1108 return -ENOMEM;
bf2b4ed2
BW
1109}
1110
762d9936
MT
1111/**
1112 * gen8_ppgtt_alloc_page_dirpointers() - Allocate pdps for VA range.
1113 * @vm: Master vm structure.
1114 * @pml4: Page map level 4 for this address range.
1115 * @start: Starting virtual address to begin allocations.
1116 * @length: Size of the allocations.
1117 * @new_pdps: Bitmap set by function with new allocations. Likely used by the
1118 * caller to free on error.
1119 *
1120 * Allocate the required number of page directory pointers. Extremely similar to
1121 * gen8_ppgtt_alloc_page_directories() and gen8_ppgtt_alloc_pagetabs().
1122 * The main difference is here we are limited by the pml4 boundary (instead of
1123 * the page directory pointer).
1124 *
1125 * Return: 0 if success; negative error code otherwise.
1126 */
1127static int
1128gen8_ppgtt_alloc_page_dirpointers(struct i915_address_space *vm,
1129 struct i915_pml4 *pml4,
1130 uint64_t start,
1131 uint64_t length,
1132 unsigned long *new_pdps)
1133{
1134 struct drm_device *dev = vm->dev;
1135 struct i915_page_directory_pointer *pdp;
1136 uint64_t temp;
1137 uint32_t pml4e;
1138
1139 WARN_ON(!bitmap_empty(new_pdps, GEN8_PML4ES_PER_PML4));
1140
1141 gen8_for_each_pml4e(pdp, pml4, start, length, temp, pml4e) {
1142 if (!test_bit(pml4e, pml4->used_pml4es)) {
1143 pdp = alloc_pdp(dev);
1144 if (IS_ERR(pdp))
1145 goto unwind_out;
1146
69ab76fd 1147 gen8_initialize_pdp(vm, pdp);
762d9936
MT
1148 pml4->pdps[pml4e] = pdp;
1149 __set_bit(pml4e, new_pdps);
1150 trace_i915_page_directory_pointer_entry_alloc(vm,
1151 pml4e,
1152 start,
1153 GEN8_PML4E_SHIFT);
1154 }
1155 }
1156
1157 return 0;
1158
1159unwind_out:
1160 for_each_set_bit(pml4e, new_pdps, GEN8_PML4ES_PER_PML4)
1161 free_pdp(dev, pml4->pdps[pml4e]);
1162
1163 return -ENOMEM;
1164}
1165
d7b2633d 1166static void
3a41a05d 1167free_gen8_temp_bitmaps(unsigned long *new_pds, unsigned long *new_pts)
d7b2633d 1168{
d7b2633d
MT
1169 kfree(new_pts);
1170 kfree(new_pds);
1171}
1172
1173/* Fills in the page directory bitmap, and the array of page tables bitmap. Both
1174 * of these are based on the number of PDPEs in the system.
1175 */
1176static
1177int __must_check alloc_gen8_temp_bitmaps(unsigned long **new_pds,
3a41a05d 1178 unsigned long **new_pts,
6ac18502 1179 uint32_t pdpes)
d7b2633d 1180{
d7b2633d 1181 unsigned long *pds;
3a41a05d 1182 unsigned long *pts;
d7b2633d 1183
3a41a05d 1184 pds = kcalloc(BITS_TO_LONGS(pdpes), sizeof(unsigned long), GFP_TEMPORARY);
d7b2633d
MT
1185 if (!pds)
1186 return -ENOMEM;
1187
3a41a05d
MW
1188 pts = kcalloc(pdpes, BITS_TO_LONGS(I915_PDES) * sizeof(unsigned long),
1189 GFP_TEMPORARY);
1190 if (!pts)
1191 goto err_out;
d7b2633d
MT
1192
1193 *new_pds = pds;
1194 *new_pts = pts;
1195
1196 return 0;
1197
1198err_out:
3a41a05d 1199 free_gen8_temp_bitmaps(pds, pts);
d7b2633d
MT
1200 return -ENOMEM;
1201}
1202
5b7e4c9c
MK
1203/* PDE TLBs are a pain to invalidate on GEN8+. When we modify
1204 * the page table structures, we mark them dirty so that
1205 * context switching/execlist queuing code takes extra steps
1206 * to ensure that tlbs are flushed.
1207 */
1208static void mark_tlbs_dirty(struct i915_hw_ppgtt *ppgtt)
1209{
1210 ppgtt->pd_dirty_rings = INTEL_INFO(ppgtt->base.dev)->ring_mask;
1211}
1212
762d9936
MT
1213static int gen8_alloc_va_range_3lvl(struct i915_address_space *vm,
1214 struct i915_page_directory_pointer *pdp,
1215 uint64_t start,
1216 uint64_t length)
bf2b4ed2 1217{
e5815a2e
MT
1218 struct i915_hw_ppgtt *ppgtt =
1219 container_of(vm, struct i915_hw_ppgtt, base);
3a41a05d 1220 unsigned long *new_page_dirs, *new_page_tables;
d4ec9da0 1221 struct drm_device *dev = vm->dev;
5441f0cb 1222 struct i915_page_directory *pd;
33c8819f
MT
1223 const uint64_t orig_start = start;
1224 const uint64_t orig_length = length;
5441f0cb
MT
1225 uint64_t temp;
1226 uint32_t pdpe;
d4ec9da0 1227 uint32_t pdpes = I915_PDPES_PER_PDP(dev);
bf2b4ed2
BW
1228 int ret;
1229
d7b2633d
MT
1230 /* Wrap is never okay since we can only represent 48b, and we don't
1231 * actually use the other side of the canonical address space.
1232 */
1233 if (WARN_ON(start + length < start))
a05d80ee
MK
1234 return -ENODEV;
1235
d4ec9da0 1236 if (WARN_ON(start + length > vm->total))
a05d80ee 1237 return -ENODEV;
d7b2633d 1238
6ac18502 1239 ret = alloc_gen8_temp_bitmaps(&new_page_dirs, &new_page_tables, pdpes);
bf2b4ed2
BW
1240 if (ret)
1241 return ret;
1242
d7b2633d 1243 /* Do the allocations first so we can easily bail out */
d4ec9da0
MT
1244 ret = gen8_ppgtt_alloc_page_directories(vm, pdp, start, length,
1245 new_page_dirs);
d7b2633d 1246 if (ret) {
3a41a05d 1247 free_gen8_temp_bitmaps(new_page_dirs, new_page_tables);
d7b2633d
MT
1248 return ret;
1249 }
1250
1251 /* For every page directory referenced, allocate page tables */
d4ec9da0
MT
1252 gen8_for_each_pdpe(pd, pdp, start, length, temp, pdpe) {
1253 ret = gen8_ppgtt_alloc_pagetabs(vm, pd, start, length,
3a41a05d 1254 new_page_tables + pdpe * BITS_TO_LONGS(I915_PDES));
5441f0cb
MT
1255 if (ret)
1256 goto err_out;
5441f0cb
MT
1257 }
1258
33c8819f
MT
1259 start = orig_start;
1260 length = orig_length;
1261
d7b2633d
MT
1262 /* Allocations have completed successfully, so set the bitmaps, and do
1263 * the mappings. */
d4ec9da0 1264 gen8_for_each_pdpe(pd, pdp, start, length, temp, pdpe) {
d1c54acd 1265 gen8_pde_t *const page_directory = kmap_px(pd);
33c8819f 1266 struct i915_page_table *pt;
09120d4e 1267 uint64_t pd_len = length;
33c8819f
MT
1268 uint64_t pd_start = start;
1269 uint32_t pde;
1270
d7b2633d
MT
1271 /* Every pd should be allocated, we just did that above. */
1272 WARN_ON(!pd);
1273
1274 gen8_for_each_pde(pt, pd, pd_start, pd_len, temp, pde) {
1275 /* Same reasoning as pd */
1276 WARN_ON(!pt);
1277 WARN_ON(!pd_len);
1278 WARN_ON(!gen8_pte_count(pd_start, pd_len));
1279
1280 /* Set our used ptes within the page table */
1281 bitmap_set(pt->used_ptes,
1282 gen8_pte_index(pd_start),
1283 gen8_pte_count(pd_start, pd_len));
1284
1285 /* Our pde is now pointing to the pagetable, pt */
966082c9 1286 __set_bit(pde, pd->used_pdes);
d7b2633d
MT
1287
1288 /* Map the PDE to the page table */
fe36f55d
MK
1289 page_directory[pde] = gen8_pde_encode(px_dma(pt),
1290 I915_CACHE_LLC);
4c06ec8d
MT
1291 trace_i915_page_table_entry_map(&ppgtt->base, pde, pt,
1292 gen8_pte_index(start),
1293 gen8_pte_count(start, length),
1294 GEN8_PTES);
d7b2633d
MT
1295
1296 /* NB: We haven't yet mapped ptes to pages. At this
1297 * point we're still relying on insert_entries() */
33c8819f 1298 }
d7b2633d 1299
d1c54acd 1300 kunmap_px(ppgtt, page_directory);
d4ec9da0 1301 __set_bit(pdpe, pdp->used_pdpes);
762d9936 1302 gen8_setup_page_directory(ppgtt, pdp, pd, pdpe);
33c8819f
MT
1303 }
1304
3a41a05d 1305 free_gen8_temp_bitmaps(new_page_dirs, new_page_tables);
5b7e4c9c 1306 mark_tlbs_dirty(ppgtt);
d7b3de91 1307 return 0;
bf2b4ed2 1308
d7b3de91 1309err_out:
d7b2633d 1310 while (pdpe--) {
3a41a05d
MW
1311 for_each_set_bit(temp, new_page_tables + pdpe *
1312 BITS_TO_LONGS(I915_PDES), I915_PDES)
d4ec9da0 1313 free_pt(dev, pdp->page_directory[pdpe]->page_table[temp]);
d7b2633d
MT
1314 }
1315
6ac18502 1316 for_each_set_bit(pdpe, new_page_dirs, pdpes)
d4ec9da0 1317 free_pd(dev, pdp->page_directory[pdpe]);
d7b2633d 1318
3a41a05d 1319 free_gen8_temp_bitmaps(new_page_dirs, new_page_tables);
5b7e4c9c 1320 mark_tlbs_dirty(ppgtt);
bf2b4ed2
BW
1321 return ret;
1322}
1323
762d9936
MT
1324static int gen8_alloc_va_range_4lvl(struct i915_address_space *vm,
1325 struct i915_pml4 *pml4,
1326 uint64_t start,
1327 uint64_t length)
1328{
1329 DECLARE_BITMAP(new_pdps, GEN8_PML4ES_PER_PML4);
1330 struct i915_hw_ppgtt *ppgtt =
1331 container_of(vm, struct i915_hw_ppgtt, base);
1332 struct i915_page_directory_pointer *pdp;
1333 uint64_t temp, pml4e;
1334 int ret = 0;
1335
1336 /* Do the pml4 allocations first, so we don't need to track the newly
1337 * allocated tables below the pdp */
1338 bitmap_zero(new_pdps, GEN8_PML4ES_PER_PML4);
1339
1340 /* The pagedirectory and pagetable allocations are done in the shared 3
1341 * and 4 level code. Just allocate the pdps.
1342 */
1343 ret = gen8_ppgtt_alloc_page_dirpointers(vm, pml4, start, length,
1344 new_pdps);
1345 if (ret)
1346 return ret;
1347
1348 WARN(bitmap_weight(new_pdps, GEN8_PML4ES_PER_PML4) > 2,
1349 "The allocation has spanned more than 512GB. "
1350 "It is highly likely this is incorrect.");
1351
1352 gen8_for_each_pml4e(pdp, pml4, start, length, temp, pml4e) {
1353 WARN_ON(!pdp);
1354
1355 ret = gen8_alloc_va_range_3lvl(vm, pdp, start, length);
1356 if (ret)
1357 goto err_out;
1358
1359 gen8_setup_page_directory_pointer(ppgtt, pml4, pdp, pml4e);
1360 }
1361
1362 bitmap_or(pml4->used_pml4es, new_pdps, pml4->used_pml4es,
1363 GEN8_PML4ES_PER_PML4);
1364
1365 return 0;
1366
1367err_out:
1368 for_each_set_bit(pml4e, new_pdps, GEN8_PML4ES_PER_PML4)
1369 gen8_ppgtt_cleanup_3lvl(vm->dev, pml4->pdps[pml4e]);
1370
1371 return ret;
1372}
1373
1374static int gen8_alloc_va_range(struct i915_address_space *vm,
1375 uint64_t start, uint64_t length)
1376{
1377 struct i915_hw_ppgtt *ppgtt =
1378 container_of(vm, struct i915_hw_ppgtt, base);
1379
1380 if (USES_FULL_48BIT_PPGTT(vm->dev))
1381 return gen8_alloc_va_range_4lvl(vm, &ppgtt->pml4, start, length);
1382 else
1383 return gen8_alloc_va_range_3lvl(vm, &ppgtt->pdp, start, length);
1384}
1385
ea91e401
MT
1386static void gen8_dump_pdp(struct i915_page_directory_pointer *pdp,
1387 uint64_t start, uint64_t length,
1388 gen8_pte_t scratch_pte,
1389 struct seq_file *m)
1390{
1391 struct i915_page_directory *pd;
1392 uint64_t temp;
1393 uint32_t pdpe;
1394
1395 gen8_for_each_pdpe(pd, pdp, start, length, temp, pdpe) {
1396 struct i915_page_table *pt;
1397 uint64_t pd_len = length;
1398 uint64_t pd_start = start;
1399 uint32_t pde;
1400
1401 if (!test_bit(pdpe, pdp->used_pdpes))
1402 continue;
1403
1404 seq_printf(m, "\tPDPE #%d\n", pdpe);
1405 gen8_for_each_pde(pt, pd, pd_start, pd_len, temp, pde) {
1406 uint32_t pte;
1407 gen8_pte_t *pt_vaddr;
1408
1409 if (!test_bit(pde, pd->used_pdes))
1410 continue;
1411
1412 pt_vaddr = kmap_px(pt);
1413 for (pte = 0; pte < GEN8_PTES; pte += 4) {
1414 uint64_t va =
1415 (pdpe << GEN8_PDPE_SHIFT) |
1416 (pde << GEN8_PDE_SHIFT) |
1417 (pte << GEN8_PTE_SHIFT);
1418 int i;
1419 bool found = false;
1420
1421 for (i = 0; i < 4; i++)
1422 if (pt_vaddr[pte + i] != scratch_pte)
1423 found = true;
1424 if (!found)
1425 continue;
1426
1427 seq_printf(m, "\t\t0x%llx [%03d,%03d,%04d]: =", va, pdpe, pde, pte);
1428 for (i = 0; i < 4; i++) {
1429 if (pt_vaddr[pte + i] != scratch_pte)
1430 seq_printf(m, " %llx", pt_vaddr[pte + i]);
1431 else
1432 seq_puts(m, " SCRATCH ");
1433 }
1434 seq_puts(m, "\n");
1435 }
1436 /* don't use kunmap_px, it could trigger
1437 * an unnecessary flush.
1438 */
1439 kunmap_atomic(pt_vaddr);
1440 }
1441 }
1442}
1443
1444static void gen8_dump_ppgtt(struct i915_hw_ppgtt *ppgtt, struct seq_file *m)
1445{
1446 struct i915_address_space *vm = &ppgtt->base;
1447 uint64_t start = ppgtt->base.start;
1448 uint64_t length = ppgtt->base.total;
1449 gen8_pte_t scratch_pte = gen8_pte_encode(px_dma(vm->scratch_page),
1450 I915_CACHE_LLC, true);
1451
1452 if (!USES_FULL_48BIT_PPGTT(vm->dev)) {
1453 gen8_dump_pdp(&ppgtt->pdp, start, length, scratch_pte, m);
1454 } else {
1455 uint64_t templ4, pml4e;
1456 struct i915_pml4 *pml4 = &ppgtt->pml4;
1457 struct i915_page_directory_pointer *pdp;
1458
1459 gen8_for_each_pml4e(pdp, pml4, start, length, templ4, pml4e) {
1460 if (!test_bit(pml4e, pml4->used_pml4es))
1461 continue;
1462
1463 seq_printf(m, " PML4E #%llu\n", pml4e);
1464 gen8_dump_pdp(pdp, start, length, scratch_pte, m);
1465 }
1466 }
1467}
1468
331f38e7
ZL
1469static int gen8_preallocate_top_level_pdps(struct i915_hw_ppgtt *ppgtt)
1470{
3a41a05d 1471 unsigned long *new_page_dirs, *new_page_tables;
331f38e7
ZL
1472 uint32_t pdpes = I915_PDPES_PER_PDP(dev);
1473 int ret;
1474
1475 /* We allocate temp bitmap for page tables for no gain
1476 * but as this is for init only, lets keep the things simple
1477 */
1478 ret = alloc_gen8_temp_bitmaps(&new_page_dirs, &new_page_tables, pdpes);
1479 if (ret)
1480 return ret;
1481
1482 /* Allocate for all pdps regardless of how the ppgtt
1483 * was defined.
1484 */
1485 ret = gen8_ppgtt_alloc_page_directories(&ppgtt->base, &ppgtt->pdp,
1486 0, 1ULL << 32,
1487 new_page_dirs);
1488 if (!ret)
1489 *ppgtt->pdp.used_pdpes = *new_page_dirs;
1490
3a41a05d 1491 free_gen8_temp_bitmaps(new_page_dirs, new_page_tables);
331f38e7
ZL
1492
1493 return ret;
1494}
1495
eb0b44ad 1496/*
f3a964b9
BW
1497 * GEN8 legacy ppgtt programming is accomplished through a max 4 PDP registers
1498 * with a net effect resembling a 2-level page table in normal x86 terms. Each
1499 * PDP represents 1GB of memory 4 * 512 * 512 * 4096 = 4GB legacy 32b address
1500 * space.
37aca44a 1501 *
f3a964b9 1502 */
5c5f6457 1503static int gen8_ppgtt_init(struct i915_hw_ppgtt *ppgtt)
37aca44a 1504{
8776f02b 1505 int ret;
7cb6d7ac 1506
8776f02b
MK
1507 ret = gen8_init_scratch(&ppgtt->base);
1508 if (ret)
1509 return ret;
69876bed 1510
d7b2633d 1511 ppgtt->base.start = 0;
d7b2633d 1512 ppgtt->base.cleanup = gen8_ppgtt_cleanup;
5c5f6457 1513 ppgtt->base.allocate_va_range = gen8_alloc_va_range;
d7b2633d 1514 ppgtt->base.insert_entries = gen8_ppgtt_insert_entries;
c7e16f22 1515 ppgtt->base.clear_range = gen8_ppgtt_clear_range;
777dc5bb
DV
1516 ppgtt->base.unbind_vma = ppgtt_unbind_vma;
1517 ppgtt->base.bind_vma = ppgtt_bind_vma;
ea91e401 1518 ppgtt->debug_dump = gen8_dump_ppgtt;
d7b2633d 1519
762d9936
MT
1520 if (USES_FULL_48BIT_PPGTT(ppgtt->base.dev)) {
1521 ret = setup_px(ppgtt->base.dev, &ppgtt->pml4);
1522 if (ret)
1523 goto free_scratch;
6ac18502 1524
69ab76fd
MT
1525 gen8_initialize_pml4(&ppgtt->base, &ppgtt->pml4);
1526
762d9936 1527 ppgtt->base.total = 1ULL << 48;
2dba3239 1528 ppgtt->switch_mm = gen8_48b_mm_switch;
762d9936 1529 } else {
25f50337 1530 ret = __pdp_init(ppgtt->base.dev, &ppgtt->pdp);
81ba8aef
MT
1531 if (ret)
1532 goto free_scratch;
1533
1534 ppgtt->base.total = 1ULL << 32;
2dba3239 1535 ppgtt->switch_mm = gen8_legacy_mm_switch;
762d9936
MT
1536 trace_i915_page_directory_pointer_entry_alloc(&ppgtt->base,
1537 0, 0,
1538 GEN8_PML4E_SHIFT);
331f38e7
ZL
1539
1540 if (intel_vgpu_active(ppgtt->base.dev)) {
1541 ret = gen8_preallocate_top_level_pdps(ppgtt);
1542 if (ret)
1543 goto free_scratch;
1544 }
81ba8aef 1545 }
6ac18502 1546
650da34c
ZL
1547 if (intel_vgpu_active(ppgtt->base.dev))
1548 gen8_ppgtt_notify_vgt(ppgtt, true);
1549
d7b2633d 1550 return 0;
6ac18502
MT
1551
1552free_scratch:
1553 gen8_free_scratch(&ppgtt->base);
1554 return ret;
d7b2633d
MT
1555}
1556
87d60b63
BW
1557static void gen6_dump_ppgtt(struct i915_hw_ppgtt *ppgtt, struct seq_file *m)
1558{
87d60b63 1559 struct i915_address_space *vm = &ppgtt->base;
09942c65 1560 struct i915_page_table *unused;
07749ef3 1561 gen6_pte_t scratch_pte;
87d60b63 1562 uint32_t pd_entry;
09942c65
MT
1563 uint32_t pte, pde, temp;
1564 uint32_t start = ppgtt->base.start, length = ppgtt->base.total;
87d60b63 1565
79ab9370
MK
1566 scratch_pte = vm->pte_encode(px_dma(vm->scratch_page),
1567 I915_CACHE_LLC, true, 0);
87d60b63 1568
09942c65 1569 gen6_for_each_pde(unused, &ppgtt->pd, start, length, temp, pde) {
87d60b63 1570 u32 expected;
07749ef3 1571 gen6_pte_t *pt_vaddr;
567047be 1572 const dma_addr_t pt_addr = px_dma(ppgtt->pd.page_table[pde]);
09942c65 1573 pd_entry = readl(ppgtt->pd_addr + pde);
87d60b63
BW
1574 expected = (GEN6_PDE_ADDR_ENCODE(pt_addr) | GEN6_PDE_VALID);
1575
1576 if (pd_entry != expected)
1577 seq_printf(m, "\tPDE #%d mismatch: Actual PDE: %x Expected PDE: %x\n",
1578 pde,
1579 pd_entry,
1580 expected);
1581 seq_printf(m, "\tPDE: %x\n", pd_entry);
1582
d1c54acd
MK
1583 pt_vaddr = kmap_px(ppgtt->pd.page_table[pde]);
1584
07749ef3 1585 for (pte = 0; pte < GEN6_PTES; pte+=4) {
87d60b63 1586 unsigned long va =
07749ef3 1587 (pde * PAGE_SIZE * GEN6_PTES) +
87d60b63
BW
1588 (pte * PAGE_SIZE);
1589 int i;
1590 bool found = false;
1591 for (i = 0; i < 4; i++)
1592 if (pt_vaddr[pte + i] != scratch_pte)
1593 found = true;
1594 if (!found)
1595 continue;
1596
1597 seq_printf(m, "\t\t0x%lx [%03d,%04d]: =", va, pde, pte);
1598 for (i = 0; i < 4; i++) {
1599 if (pt_vaddr[pte + i] != scratch_pte)
1600 seq_printf(m, " %08x", pt_vaddr[pte + i]);
1601 else
1602 seq_puts(m, " SCRATCH ");
1603 }
1604 seq_puts(m, "\n");
1605 }
d1c54acd 1606 kunmap_px(ppgtt, pt_vaddr);
87d60b63
BW
1607 }
1608}
1609
678d96fb 1610/* Write pde (index) from the page directory @pd to the page table @pt */
ec565b3c
MT
1611static void gen6_write_pde(struct i915_page_directory *pd,
1612 const int pde, struct i915_page_table *pt)
6197349b 1613{
678d96fb
BW
1614 /* Caller needs to make sure the write completes if necessary */
1615 struct i915_hw_ppgtt *ppgtt =
1616 container_of(pd, struct i915_hw_ppgtt, pd);
1617 u32 pd_entry;
6197349b 1618
567047be 1619 pd_entry = GEN6_PDE_ADDR_ENCODE(px_dma(pt));
678d96fb 1620 pd_entry |= GEN6_PDE_VALID;
6197349b 1621
678d96fb
BW
1622 writel(pd_entry, ppgtt->pd_addr + pde);
1623}
6197349b 1624
678d96fb
BW
1625/* Write all the page tables found in the ppgtt structure to incrementing page
1626 * directories. */
1627static void gen6_write_page_range(struct drm_i915_private *dev_priv,
ec565b3c 1628 struct i915_page_directory *pd,
678d96fb
BW
1629 uint32_t start, uint32_t length)
1630{
ec565b3c 1631 struct i915_page_table *pt;
678d96fb
BW
1632 uint32_t pde, temp;
1633
1634 gen6_for_each_pde(pt, pd, start, length, temp, pde)
1635 gen6_write_pde(pd, pde, pt);
1636
1637 /* Make sure write is complete before other code can use this page
1638 * table. Also require for WC mapped PTEs */
1639 readl(dev_priv->gtt.gsm);
3e302542
BW
1640}
1641
b4a74e3a 1642static uint32_t get_pd_offset(struct i915_hw_ppgtt *ppgtt)
3e302542 1643{
44159ddb 1644 BUG_ON(ppgtt->pd.base.ggtt_offset & 0x3f);
b4a74e3a 1645
44159ddb 1646 return (ppgtt->pd.base.ggtt_offset / 64) << 16;
b4a74e3a
BW
1647}
1648
90252e5c 1649static int hsw_mm_switch(struct i915_hw_ppgtt *ppgtt,
e85b26dc 1650 struct drm_i915_gem_request *req)
90252e5c 1651{
e85b26dc 1652 struct intel_engine_cs *ring = req->ring;
90252e5c
BW
1653 int ret;
1654
90252e5c 1655 /* NB: TLBs must be flushed and invalidated before a switch */
a84c3ae1 1656 ret = ring->flush(req, I915_GEM_GPU_DOMAINS, I915_GEM_GPU_DOMAINS);
90252e5c
BW
1657 if (ret)
1658 return ret;
1659
5fb9de1a 1660 ret = intel_ring_begin(req, 6);
90252e5c
BW
1661 if (ret)
1662 return ret;
1663
1664 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(2));
1665 intel_ring_emit(ring, RING_PP_DIR_DCLV(ring));
1666 intel_ring_emit(ring, PP_DIR_DCLV_2G);
1667 intel_ring_emit(ring, RING_PP_DIR_BASE(ring));
1668 intel_ring_emit(ring, get_pd_offset(ppgtt));
1669 intel_ring_emit(ring, MI_NOOP);
1670 intel_ring_advance(ring);
1671
1672 return 0;
1673}
1674
71ba2d64 1675static int vgpu_mm_switch(struct i915_hw_ppgtt *ppgtt,
e85b26dc 1676 struct drm_i915_gem_request *req)
71ba2d64 1677{
e85b26dc 1678 struct intel_engine_cs *ring = req->ring;
71ba2d64
YZ
1679 struct drm_i915_private *dev_priv = to_i915(ppgtt->base.dev);
1680
1681 I915_WRITE(RING_PP_DIR_DCLV(ring), PP_DIR_DCLV_2G);
1682 I915_WRITE(RING_PP_DIR_BASE(ring), get_pd_offset(ppgtt));
1683 return 0;
1684}
1685
48a10389 1686static int gen7_mm_switch(struct i915_hw_ppgtt *ppgtt,
e85b26dc 1687 struct drm_i915_gem_request *req)
48a10389 1688{
e85b26dc 1689 struct intel_engine_cs *ring = req->ring;
48a10389
BW
1690 int ret;
1691
48a10389 1692 /* NB: TLBs must be flushed and invalidated before a switch */
a84c3ae1 1693 ret = ring->flush(req, I915_GEM_GPU_DOMAINS, I915_GEM_GPU_DOMAINS);
48a10389
BW
1694 if (ret)
1695 return ret;
1696
5fb9de1a 1697 ret = intel_ring_begin(req, 6);
48a10389
BW
1698 if (ret)
1699 return ret;
1700
1701 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(2));
1702 intel_ring_emit(ring, RING_PP_DIR_DCLV(ring));
1703 intel_ring_emit(ring, PP_DIR_DCLV_2G);
1704 intel_ring_emit(ring, RING_PP_DIR_BASE(ring));
1705 intel_ring_emit(ring, get_pd_offset(ppgtt));
1706 intel_ring_emit(ring, MI_NOOP);
1707 intel_ring_advance(ring);
1708
90252e5c
BW
1709 /* XXX: RCS is the only one to auto invalidate the TLBs? */
1710 if (ring->id != RCS) {
a84c3ae1 1711 ret = ring->flush(req, I915_GEM_GPU_DOMAINS, I915_GEM_GPU_DOMAINS);
90252e5c
BW
1712 if (ret)
1713 return ret;
1714 }
1715
48a10389
BW
1716 return 0;
1717}
1718
eeb9488e 1719static int gen6_mm_switch(struct i915_hw_ppgtt *ppgtt,
e85b26dc 1720 struct drm_i915_gem_request *req)
eeb9488e 1721{
e85b26dc 1722 struct intel_engine_cs *ring = req->ring;
eeb9488e
BW
1723 struct drm_device *dev = ppgtt->base.dev;
1724 struct drm_i915_private *dev_priv = dev->dev_private;
1725
48a10389 1726
eeb9488e
BW
1727 I915_WRITE(RING_PP_DIR_DCLV(ring), PP_DIR_DCLV_2G);
1728 I915_WRITE(RING_PP_DIR_BASE(ring), get_pd_offset(ppgtt));
1729
1730 POSTING_READ(RING_PP_DIR_DCLV(ring));
1731
1732 return 0;
1733}
1734
82460d97 1735static void gen8_ppgtt_enable(struct drm_device *dev)
eeb9488e 1736{
eeb9488e 1737 struct drm_i915_private *dev_priv = dev->dev_private;
a4872ba6 1738 struct intel_engine_cs *ring;
82460d97 1739 int j;
3e302542 1740
eeb9488e 1741 for_each_ring(ring, dev_priv, j) {
2dba3239 1742 u32 four_level = USES_FULL_48BIT_PPGTT(dev) ? GEN8_GFX_PPGTT_48B : 0;
eeb9488e 1743 I915_WRITE(RING_MODE_GEN7(ring),
2dba3239 1744 _MASKED_BIT_ENABLE(GFX_PPGTT_ENABLE | four_level));
eeb9488e 1745 }
eeb9488e 1746}
6197349b 1747
82460d97 1748static void gen7_ppgtt_enable(struct drm_device *dev)
3e302542 1749{
50227e1c 1750 struct drm_i915_private *dev_priv = dev->dev_private;
a4872ba6 1751 struct intel_engine_cs *ring;
b4a74e3a 1752 uint32_t ecochk, ecobits;
3e302542 1753 int i;
6197349b 1754
b4a74e3a
BW
1755 ecobits = I915_READ(GAC_ECO_BITS);
1756 I915_WRITE(GAC_ECO_BITS, ecobits | ECOBITS_PPGTT_CACHE64B);
a65c2fcd 1757
b4a74e3a
BW
1758 ecochk = I915_READ(GAM_ECOCHK);
1759 if (IS_HASWELL(dev)) {
1760 ecochk |= ECOCHK_PPGTT_WB_HSW;
1761 } else {
1762 ecochk |= ECOCHK_PPGTT_LLC_IVB;
1763 ecochk &= ~ECOCHK_PPGTT_GFDT_IVB;
1764 }
1765 I915_WRITE(GAM_ECOCHK, ecochk);
a65c2fcd 1766
b4a74e3a 1767 for_each_ring(ring, dev_priv, i) {
6197349b 1768 /* GFX_MODE is per-ring on gen7+ */
b4a74e3a
BW
1769 I915_WRITE(RING_MODE_GEN7(ring),
1770 _MASKED_BIT_ENABLE(GFX_PPGTT_ENABLE));
6197349b 1771 }
b4a74e3a 1772}
6197349b 1773
82460d97 1774static void gen6_ppgtt_enable(struct drm_device *dev)
b4a74e3a 1775{
50227e1c 1776 struct drm_i915_private *dev_priv = dev->dev_private;
b4a74e3a 1777 uint32_t ecochk, gab_ctl, ecobits;
a65c2fcd 1778
b4a74e3a
BW
1779 ecobits = I915_READ(GAC_ECO_BITS);
1780 I915_WRITE(GAC_ECO_BITS, ecobits | ECOBITS_SNB_BIT |
1781 ECOBITS_PPGTT_CACHE64B);
6197349b 1782
b4a74e3a
BW
1783 gab_ctl = I915_READ(GAB_CTL);
1784 I915_WRITE(GAB_CTL, gab_ctl | GAB_CTL_CONT_AFTER_PAGEFAULT);
1785
1786 ecochk = I915_READ(GAM_ECOCHK);
1787 I915_WRITE(GAM_ECOCHK, ecochk | ECOCHK_SNB_BIT | ECOCHK_PPGTT_CACHE64B);
1788
1789 I915_WRITE(GFX_MODE, _MASKED_BIT_ENABLE(GFX_PPGTT_ENABLE));
6197349b
BW
1790}
1791
1d2a314c 1792/* PPGTT support for Sandybdrige/Gen6 and later */
853ba5d2 1793static void gen6_ppgtt_clear_range(struct i915_address_space *vm,
782f1495
BW
1794 uint64_t start,
1795 uint64_t length,
828c7908 1796 bool use_scratch)
1d2a314c 1797{
853ba5d2
BW
1798 struct i915_hw_ppgtt *ppgtt =
1799 container_of(vm, struct i915_hw_ppgtt, base);
07749ef3 1800 gen6_pte_t *pt_vaddr, scratch_pte;
782f1495
BW
1801 unsigned first_entry = start >> PAGE_SHIFT;
1802 unsigned num_entries = length >> PAGE_SHIFT;
07749ef3
MT
1803 unsigned act_pt = first_entry / GEN6_PTES;
1804 unsigned first_pte = first_entry % GEN6_PTES;
7bddb01f 1805 unsigned last_pte, i;
1d2a314c 1806
c114f76a
MK
1807 scratch_pte = vm->pte_encode(px_dma(vm->scratch_page),
1808 I915_CACHE_LLC, true, 0);
1d2a314c 1809
7bddb01f
DV
1810 while (num_entries) {
1811 last_pte = first_pte + num_entries;
07749ef3
MT
1812 if (last_pte > GEN6_PTES)
1813 last_pte = GEN6_PTES;
7bddb01f 1814
d1c54acd 1815 pt_vaddr = kmap_px(ppgtt->pd.page_table[act_pt]);
1d2a314c 1816
7bddb01f
DV
1817 for (i = first_pte; i < last_pte; i++)
1818 pt_vaddr[i] = scratch_pte;
1d2a314c 1819
d1c54acd 1820 kunmap_px(ppgtt, pt_vaddr);
1d2a314c 1821
7bddb01f
DV
1822 num_entries -= last_pte - first_pte;
1823 first_pte = 0;
a15326a5 1824 act_pt++;
7bddb01f 1825 }
1d2a314c
DV
1826}
1827
853ba5d2 1828static void gen6_ppgtt_insert_entries(struct i915_address_space *vm,
def886c3 1829 struct sg_table *pages,
782f1495 1830 uint64_t start,
24f3a8cf 1831 enum i915_cache_level cache_level, u32 flags)
def886c3 1832{
853ba5d2
BW
1833 struct i915_hw_ppgtt *ppgtt =
1834 container_of(vm, struct i915_hw_ppgtt, base);
07749ef3 1835 gen6_pte_t *pt_vaddr;
782f1495 1836 unsigned first_entry = start >> PAGE_SHIFT;
07749ef3
MT
1837 unsigned act_pt = first_entry / GEN6_PTES;
1838 unsigned act_pte = first_entry % GEN6_PTES;
6e995e23
ID
1839 struct sg_page_iter sg_iter;
1840
cc79714f 1841 pt_vaddr = NULL;
6e995e23 1842 for_each_sg_page(pages->sgl, &sg_iter, pages->nents, 0) {
cc79714f 1843 if (pt_vaddr == NULL)
d1c54acd 1844 pt_vaddr = kmap_px(ppgtt->pd.page_table[act_pt]);
6e995e23 1845
cc79714f
CW
1846 pt_vaddr[act_pte] =
1847 vm->pte_encode(sg_page_iter_dma_address(&sg_iter),
24f3a8cf
AG
1848 cache_level, true, flags);
1849
07749ef3 1850 if (++act_pte == GEN6_PTES) {
d1c54acd 1851 kunmap_px(ppgtt, pt_vaddr);
cc79714f 1852 pt_vaddr = NULL;
a15326a5 1853 act_pt++;
6e995e23 1854 act_pte = 0;
def886c3 1855 }
def886c3 1856 }
cc79714f 1857 if (pt_vaddr)
d1c54acd 1858 kunmap_px(ppgtt, pt_vaddr);
def886c3
DV
1859}
1860
678d96fb 1861static int gen6_alloc_va_range(struct i915_address_space *vm,
a05d80ee 1862 uint64_t start_in, uint64_t length_in)
678d96fb 1863{
4933d519
MT
1864 DECLARE_BITMAP(new_page_tables, I915_PDES);
1865 struct drm_device *dev = vm->dev;
1866 struct drm_i915_private *dev_priv = dev->dev_private;
678d96fb
BW
1867 struct i915_hw_ppgtt *ppgtt =
1868 container_of(vm, struct i915_hw_ppgtt, base);
ec565b3c 1869 struct i915_page_table *pt;
a05d80ee 1870 uint32_t start, length, start_save, length_save;
678d96fb 1871 uint32_t pde, temp;
4933d519
MT
1872 int ret;
1873
a05d80ee
MK
1874 if (WARN_ON(start_in + length_in > ppgtt->base.total))
1875 return -ENODEV;
1876
1877 start = start_save = start_in;
1878 length = length_save = length_in;
4933d519
MT
1879
1880 bitmap_zero(new_page_tables, I915_PDES);
1881
1882 /* The allocation is done in two stages so that we can bail out with
1883 * minimal amount of pain. The first stage finds new page tables that
1884 * need allocation. The second stage marks use ptes within the page
1885 * tables.
1886 */
1887 gen6_for_each_pde(pt, &ppgtt->pd, start, length, temp, pde) {
79ab9370 1888 if (pt != vm->scratch_pt) {
4933d519
MT
1889 WARN_ON(bitmap_empty(pt->used_ptes, GEN6_PTES));
1890 continue;
1891 }
1892
1893 /* We've already allocated a page table */
1894 WARN_ON(!bitmap_empty(pt->used_ptes, GEN6_PTES));
1895
8a1ebd74 1896 pt = alloc_pt(dev);
4933d519
MT
1897 if (IS_ERR(pt)) {
1898 ret = PTR_ERR(pt);
1899 goto unwind_out;
1900 }
1901
1902 gen6_initialize_pt(vm, pt);
1903
1904 ppgtt->pd.page_table[pde] = pt;
966082c9 1905 __set_bit(pde, new_page_tables);
72744cb1 1906 trace_i915_page_table_entry_alloc(vm, pde, start, GEN6_PDE_SHIFT);
4933d519
MT
1907 }
1908
1909 start = start_save;
1910 length = length_save;
678d96fb
BW
1911
1912 gen6_for_each_pde(pt, &ppgtt->pd, start, length, temp, pde) {
1913 DECLARE_BITMAP(tmp_bitmap, GEN6_PTES);
1914
1915 bitmap_zero(tmp_bitmap, GEN6_PTES);
1916 bitmap_set(tmp_bitmap, gen6_pte_index(start),
1917 gen6_pte_count(start, length));
1918
966082c9 1919 if (__test_and_clear_bit(pde, new_page_tables))
4933d519
MT
1920 gen6_write_pde(&ppgtt->pd, pde, pt);
1921
72744cb1
MT
1922 trace_i915_page_table_entry_map(vm, pde, pt,
1923 gen6_pte_index(start),
1924 gen6_pte_count(start, length),
1925 GEN6_PTES);
4933d519 1926 bitmap_or(pt->used_ptes, tmp_bitmap, pt->used_ptes,
678d96fb
BW
1927 GEN6_PTES);
1928 }
1929
4933d519
MT
1930 WARN_ON(!bitmap_empty(new_page_tables, I915_PDES));
1931
1932 /* Make sure write is complete before other code can use this page
1933 * table. Also require for WC mapped PTEs */
1934 readl(dev_priv->gtt.gsm);
1935
563222a7 1936 mark_tlbs_dirty(ppgtt);
678d96fb 1937 return 0;
4933d519
MT
1938
1939unwind_out:
1940 for_each_set_bit(pde, new_page_tables, I915_PDES) {
ec565b3c 1941 struct i915_page_table *pt = ppgtt->pd.page_table[pde];
4933d519 1942
79ab9370 1943 ppgtt->pd.page_table[pde] = vm->scratch_pt;
a08e111a 1944 free_pt(vm->dev, pt);
4933d519
MT
1945 }
1946
1947 mark_tlbs_dirty(ppgtt);
1948 return ret;
678d96fb
BW
1949}
1950
8776f02b
MK
1951static int gen6_init_scratch(struct i915_address_space *vm)
1952{
1953 struct drm_device *dev = vm->dev;
1954
1955 vm->scratch_page = alloc_scratch_page(dev);
1956 if (IS_ERR(vm->scratch_page))
1957 return PTR_ERR(vm->scratch_page);
1958
1959 vm->scratch_pt = alloc_pt(dev);
1960 if (IS_ERR(vm->scratch_pt)) {
1961 free_scratch_page(dev, vm->scratch_page);
1962 return PTR_ERR(vm->scratch_pt);
1963 }
1964
1965 gen6_initialize_pt(vm, vm->scratch_pt);
1966
1967 return 0;
1968}
1969
1970static void gen6_free_scratch(struct i915_address_space *vm)
1971{
1972 struct drm_device *dev = vm->dev;
1973
1974 free_pt(dev, vm->scratch_pt);
1975 free_scratch_page(dev, vm->scratch_page);
1976}
1977
061dd493 1978static void gen6_ppgtt_cleanup(struct i915_address_space *vm)
a00d825d 1979{
061dd493
DV
1980 struct i915_hw_ppgtt *ppgtt =
1981 container_of(vm, struct i915_hw_ppgtt, base);
09942c65
MT
1982 struct i915_page_table *pt;
1983 uint32_t pde;
4933d519 1984
061dd493
DV
1985 drm_mm_remove_node(&ppgtt->node);
1986
09942c65 1987 gen6_for_all_pdes(pt, ppgtt, pde) {
79ab9370 1988 if (pt != vm->scratch_pt)
a08e111a 1989 free_pt(ppgtt->base.dev, pt);
4933d519 1990 }
06fda602 1991
8776f02b 1992 gen6_free_scratch(vm);
3440d265
DV
1993}
1994
b146520f 1995static int gen6_ppgtt_allocate_page_directories(struct i915_hw_ppgtt *ppgtt)
3440d265 1996{
8776f02b 1997 struct i915_address_space *vm = &ppgtt->base;
853ba5d2 1998 struct drm_device *dev = ppgtt->base.dev;
1d2a314c 1999 struct drm_i915_private *dev_priv = dev->dev_private;
e3cc1995 2000 bool retried = false;
b146520f 2001 int ret;
1d2a314c 2002
c8d4c0d6
BW
2003 /* PPGTT PDEs reside in the GGTT and consists of 512 entries. The
2004 * allocator works in address space sizes, so it's multiplied by page
2005 * size. We allocate at the top of the GTT to avoid fragmentation.
2006 */
2007 BUG_ON(!drm_mm_initialized(&dev_priv->gtt.base.mm));
4933d519 2008
8776f02b
MK
2009 ret = gen6_init_scratch(vm);
2010 if (ret)
2011 return ret;
4933d519 2012
e3cc1995 2013alloc:
c8d4c0d6
BW
2014 ret = drm_mm_insert_node_in_range_generic(&dev_priv->gtt.base.mm,
2015 &ppgtt->node, GEN6_PD_SIZE,
2016 GEN6_PD_ALIGN, 0,
2017 0, dev_priv->gtt.base.total,
3e8b5ae9 2018 DRM_MM_TOPDOWN);
e3cc1995
BW
2019 if (ret == -ENOSPC && !retried) {
2020 ret = i915_gem_evict_something(dev, &dev_priv->gtt.base,
2021 GEN6_PD_SIZE, GEN6_PD_ALIGN,
d23db88c
CW
2022 I915_CACHE_NONE,
2023 0, dev_priv->gtt.base.total,
2024 0);
e3cc1995 2025 if (ret)
678d96fb 2026 goto err_out;
e3cc1995
BW
2027
2028 retried = true;
2029 goto alloc;
2030 }
c8d4c0d6 2031
c8c26622 2032 if (ret)
678d96fb
BW
2033 goto err_out;
2034
c8c26622 2035
c8d4c0d6
BW
2036 if (ppgtt->node.start < dev_priv->gtt.mappable_end)
2037 DRM_DEBUG("Forced to use aperture for PDEs\n");
1d2a314c 2038
c8c26622 2039 return 0;
678d96fb
BW
2040
2041err_out:
8776f02b 2042 gen6_free_scratch(vm);
678d96fb 2043 return ret;
b146520f
BW
2044}
2045
b146520f
BW
2046static int gen6_ppgtt_alloc(struct i915_hw_ppgtt *ppgtt)
2047{
2f2cf682 2048 return gen6_ppgtt_allocate_page_directories(ppgtt);
4933d519 2049}
06dc68d6 2050
4933d519
MT
2051static void gen6_scratch_va_range(struct i915_hw_ppgtt *ppgtt,
2052 uint64_t start, uint64_t length)
2053{
ec565b3c 2054 struct i915_page_table *unused;
4933d519 2055 uint32_t pde, temp;
1d2a314c 2056
4933d519 2057 gen6_for_each_pde(unused, &ppgtt->pd, start, length, temp, pde)
79ab9370 2058 ppgtt->pd.page_table[pde] = ppgtt->base.scratch_pt;
b146520f
BW
2059}
2060
5c5f6457 2061static int gen6_ppgtt_init(struct i915_hw_ppgtt *ppgtt)
b146520f
BW
2062{
2063 struct drm_device *dev = ppgtt->base.dev;
2064 struct drm_i915_private *dev_priv = dev->dev_private;
2065 int ret;
2066
2067 ppgtt->base.pte_encode = dev_priv->gtt.base.pte_encode;
2068 if (IS_GEN6(dev)) {
b146520f
BW
2069 ppgtt->switch_mm = gen6_mm_switch;
2070 } else if (IS_HASWELL(dev)) {
b146520f
BW
2071 ppgtt->switch_mm = hsw_mm_switch;
2072 } else if (IS_GEN7(dev)) {
b146520f
BW
2073 ppgtt->switch_mm = gen7_mm_switch;
2074 } else
2075 BUG();
2076
71ba2d64
YZ
2077 if (intel_vgpu_active(dev))
2078 ppgtt->switch_mm = vgpu_mm_switch;
2079
b146520f
BW
2080 ret = gen6_ppgtt_alloc(ppgtt);
2081 if (ret)
2082 return ret;
2083
5c5f6457 2084 ppgtt->base.allocate_va_range = gen6_alloc_va_range;
b146520f
BW
2085 ppgtt->base.clear_range = gen6_ppgtt_clear_range;
2086 ppgtt->base.insert_entries = gen6_ppgtt_insert_entries;
777dc5bb
DV
2087 ppgtt->base.unbind_vma = ppgtt_unbind_vma;
2088 ppgtt->base.bind_vma = ppgtt_bind_vma;
b146520f 2089 ppgtt->base.cleanup = gen6_ppgtt_cleanup;
b146520f 2090 ppgtt->base.start = 0;
09942c65 2091 ppgtt->base.total = I915_PDES * GEN6_PTES * PAGE_SIZE;
87d60b63 2092 ppgtt->debug_dump = gen6_dump_ppgtt;
1d2a314c 2093
44159ddb 2094 ppgtt->pd.base.ggtt_offset =
07749ef3 2095 ppgtt->node.start / PAGE_SIZE * sizeof(gen6_pte_t);
1d2a314c 2096
678d96fb 2097 ppgtt->pd_addr = (gen6_pte_t __iomem *)dev_priv->gtt.gsm +
44159ddb 2098 ppgtt->pd.base.ggtt_offset / sizeof(gen6_pte_t);
678d96fb 2099
5c5f6457 2100 gen6_scratch_va_range(ppgtt, 0, ppgtt->base.total);
1d2a314c 2101
678d96fb
BW
2102 gen6_write_page_range(dev_priv, &ppgtt->pd, 0, ppgtt->base.total);
2103
440fd528 2104 DRM_DEBUG_DRIVER("Allocated pde space (%lldM) at GTT entry: %llx\n",
b146520f
BW
2105 ppgtt->node.size >> 20,
2106 ppgtt->node.start / PAGE_SIZE);
3440d265 2107
fa76da34 2108 DRM_DEBUG("Adding PPGTT at offset %x\n",
44159ddb 2109 ppgtt->pd.base.ggtt_offset << 10);
fa76da34 2110
b146520f 2111 return 0;
3440d265
DV
2112}
2113
5c5f6457 2114static int __hw_ppgtt_init(struct drm_device *dev, struct i915_hw_ppgtt *ppgtt)
3440d265 2115{
853ba5d2 2116 ppgtt->base.dev = dev;
3440d265 2117
3ed124b2 2118 if (INTEL_INFO(dev)->gen < 8)
5c5f6457 2119 return gen6_ppgtt_init(ppgtt);
3ed124b2 2120 else
d7b2633d 2121 return gen8_ppgtt_init(ppgtt);
fa76da34 2122}
c114f76a 2123
a2cad9df
MW
2124static void i915_address_space_init(struct i915_address_space *vm,
2125 struct drm_i915_private *dev_priv)
2126{
2127 drm_mm_init(&vm->mm, vm->start, vm->total);
2128 vm->dev = dev_priv->dev;
2129 INIT_LIST_HEAD(&vm->active_list);
2130 INIT_LIST_HEAD(&vm->inactive_list);
2131 list_add_tail(&vm->global_link, &dev_priv->vm_list);
2132}
2133
fa76da34
DV
2134int i915_ppgtt_init(struct drm_device *dev, struct i915_hw_ppgtt *ppgtt)
2135{
2136 struct drm_i915_private *dev_priv = dev->dev_private;
2137 int ret = 0;
3ed124b2 2138
5c5f6457 2139 ret = __hw_ppgtt_init(dev, ppgtt);
fa76da34 2140 if (ret == 0) {
c7c48dfd 2141 kref_init(&ppgtt->ref);
a2cad9df 2142 i915_address_space_init(&ppgtt->base, dev_priv);
93bd8649 2143 }
1d2a314c
DV
2144
2145 return ret;
2146}
2147
82460d97
DV
2148int i915_ppgtt_init_hw(struct drm_device *dev)
2149{
671b5013
TD
2150 /* In the case of execlists, PPGTT is enabled by the context descriptor
2151 * and the PDPs are contained within the context itself. We don't
2152 * need to do anything here. */
2153 if (i915.enable_execlists)
2154 return 0;
2155
82460d97
DV
2156 if (!USES_PPGTT(dev))
2157 return 0;
2158
2159 if (IS_GEN6(dev))
2160 gen6_ppgtt_enable(dev);
2161 else if (IS_GEN7(dev))
2162 gen7_ppgtt_enable(dev);
2163 else if (INTEL_INFO(dev)->gen >= 8)
2164 gen8_ppgtt_enable(dev);
2165 else
5f77eeb0 2166 MISSING_CASE(INTEL_INFO(dev)->gen);
82460d97 2167
4ad2fd88
JH
2168 return 0;
2169}
1d2a314c 2170
b3dd6b96 2171int i915_ppgtt_init_ring(struct drm_i915_gem_request *req)
4ad2fd88 2172{
b3dd6b96 2173 struct drm_i915_private *dev_priv = req->ring->dev->dev_private;
4ad2fd88
JH
2174 struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
2175
2176 if (i915.enable_execlists)
2177 return 0;
2178
2179 if (!ppgtt)
2180 return 0;
2181
e85b26dc 2182 return ppgtt->switch_mm(ppgtt, req);
1d2a314c 2183}
4ad2fd88 2184
4d884705
DV
2185struct i915_hw_ppgtt *
2186i915_ppgtt_create(struct drm_device *dev, struct drm_i915_file_private *fpriv)
2187{
2188 struct i915_hw_ppgtt *ppgtt;
2189 int ret;
2190
2191 ppgtt = kzalloc(sizeof(*ppgtt), GFP_KERNEL);
2192 if (!ppgtt)
2193 return ERR_PTR(-ENOMEM);
2194
2195 ret = i915_ppgtt_init(dev, ppgtt);
2196 if (ret) {
2197 kfree(ppgtt);
2198 return ERR_PTR(ret);
2199 }
2200
2201 ppgtt->file_priv = fpriv;
2202
198c974d
DCS
2203 trace_i915_ppgtt_create(&ppgtt->base);
2204
4d884705
DV
2205 return ppgtt;
2206}
2207
ee960be7
DV
2208void i915_ppgtt_release(struct kref *kref)
2209{
2210 struct i915_hw_ppgtt *ppgtt =
2211 container_of(kref, struct i915_hw_ppgtt, ref);
2212
198c974d
DCS
2213 trace_i915_ppgtt_release(&ppgtt->base);
2214
ee960be7
DV
2215 /* vmas should already be unbound */
2216 WARN_ON(!list_empty(&ppgtt->base.active_list));
2217 WARN_ON(!list_empty(&ppgtt->base.inactive_list));
2218
19dd120c
DV
2219 list_del(&ppgtt->base.global_link);
2220 drm_mm_takedown(&ppgtt->base.mm);
2221
ee960be7
DV
2222 ppgtt->base.cleanup(&ppgtt->base);
2223 kfree(ppgtt);
2224}
1d2a314c 2225
a81cc00c
BW
2226extern int intel_iommu_gfx_mapped;
2227/* Certain Gen5 chipsets require require idling the GPU before
2228 * unmapping anything from the GTT when VT-d is enabled.
2229 */
2c642b07 2230static bool needs_idle_maps(struct drm_device *dev)
a81cc00c
BW
2231{
2232#ifdef CONFIG_INTEL_IOMMU
2233 /* Query intel_iommu to see if we need the workaround. Presumably that
2234 * was loaded first.
2235 */
2236 if (IS_GEN5(dev) && IS_MOBILE(dev) && intel_iommu_gfx_mapped)
2237 return true;
2238#endif
2239 return false;
2240}
2241
5c042287
BW
2242static bool do_idling(struct drm_i915_private *dev_priv)
2243{
2244 bool ret = dev_priv->mm.interruptible;
2245
a81cc00c 2246 if (unlikely(dev_priv->gtt.do_idle_maps)) {
5c042287 2247 dev_priv->mm.interruptible = false;
b2da9fe5 2248 if (i915_gpu_idle(dev_priv->dev)) {
5c042287
BW
2249 DRM_ERROR("Couldn't idle GPU\n");
2250 /* Wait a bit, in hopes it avoids the hang */
2251 udelay(10);
2252 }
2253 }
2254
2255 return ret;
2256}
2257
2258static void undo_idling(struct drm_i915_private *dev_priv, bool interruptible)
2259{
a81cc00c 2260 if (unlikely(dev_priv->gtt.do_idle_maps))
5c042287
BW
2261 dev_priv->mm.interruptible = interruptible;
2262}
2263
828c7908
BW
2264void i915_check_and_clear_faults(struct drm_device *dev)
2265{
2266 struct drm_i915_private *dev_priv = dev->dev_private;
a4872ba6 2267 struct intel_engine_cs *ring;
828c7908
BW
2268 int i;
2269
2270 if (INTEL_INFO(dev)->gen < 6)
2271 return;
2272
2273 for_each_ring(ring, dev_priv, i) {
2274 u32 fault_reg;
2275 fault_reg = I915_READ(RING_FAULT_REG(ring));
2276 if (fault_reg & RING_FAULT_VALID) {
2277 DRM_DEBUG_DRIVER("Unexpected fault\n"
59a5d290 2278 "\tAddr: 0x%08lx\n"
828c7908
BW
2279 "\tAddress space: %s\n"
2280 "\tSource ID: %d\n"
2281 "\tType: %d\n",
2282 fault_reg & PAGE_MASK,
2283 fault_reg & RING_FAULT_GTTSEL_MASK ? "GGTT" : "PPGTT",
2284 RING_FAULT_SRCID(fault_reg),
2285 RING_FAULT_FAULT_TYPE(fault_reg));
2286 I915_WRITE(RING_FAULT_REG(ring),
2287 fault_reg & ~RING_FAULT_VALID);
2288 }
2289 }
2290 POSTING_READ(RING_FAULT_REG(&dev_priv->ring[RCS]));
2291}
2292
91e56499
CW
2293static void i915_ggtt_flush(struct drm_i915_private *dev_priv)
2294{
2295 if (INTEL_INFO(dev_priv->dev)->gen < 6) {
2296 intel_gtt_chipset_flush();
2297 } else {
2298 I915_WRITE(GFX_FLSH_CNTL_GEN6, GFX_FLSH_CNTL_EN);
2299 POSTING_READ(GFX_FLSH_CNTL_GEN6);
2300 }
2301}
2302
828c7908
BW
2303void i915_gem_suspend_gtt_mappings(struct drm_device *dev)
2304{
2305 struct drm_i915_private *dev_priv = dev->dev_private;
2306
2307 /* Don't bother messing with faults pre GEN6 as we have little
2308 * documentation supporting that it's a good idea.
2309 */
2310 if (INTEL_INFO(dev)->gen < 6)
2311 return;
2312
2313 i915_check_and_clear_faults(dev);
2314
2315 dev_priv->gtt.base.clear_range(&dev_priv->gtt.base,
782f1495
BW
2316 dev_priv->gtt.base.start,
2317 dev_priv->gtt.base.total,
e568af1c 2318 true);
91e56499
CW
2319
2320 i915_ggtt_flush(dev_priv);
828c7908
BW
2321}
2322
74163907 2323int i915_gem_gtt_prepare_object(struct drm_i915_gem_object *obj)
7c2e6fdf 2324{
9da3da66
CW
2325 if (!dma_map_sg(&obj->base.dev->pdev->dev,
2326 obj->pages->sgl, obj->pages->nents,
2327 PCI_DMA_BIDIRECTIONAL))
2328 return -ENOSPC;
2329
2330 return 0;
7c2e6fdf
DV
2331}
2332
2c642b07 2333static void gen8_set_pte(void __iomem *addr, gen8_pte_t pte)
94ec8f61
BW
2334{
2335#ifdef writeq
2336 writeq(pte, addr);
2337#else
2338 iowrite32((u32)pte, addr);
2339 iowrite32(pte >> 32, addr + 4);
2340#endif
2341}
2342
2343static void gen8_ggtt_insert_entries(struct i915_address_space *vm,
2344 struct sg_table *st,
782f1495 2345 uint64_t start,
24f3a8cf 2346 enum i915_cache_level level, u32 unused)
94ec8f61
BW
2347{
2348 struct drm_i915_private *dev_priv = vm->dev->dev_private;
782f1495 2349 unsigned first_entry = start >> PAGE_SHIFT;
07749ef3
MT
2350 gen8_pte_t __iomem *gtt_entries =
2351 (gen8_pte_t __iomem *)dev_priv->gtt.gsm + first_entry;
94ec8f61
BW
2352 int i = 0;
2353 struct sg_page_iter sg_iter;
57007df7 2354 dma_addr_t addr = 0; /* shut up gcc */
94ec8f61
BW
2355
2356 for_each_sg_page(st->sgl, &sg_iter, st->nents, 0) {
2357 addr = sg_dma_address(sg_iter.sg) +
2358 (sg_iter.sg_pgoffset << PAGE_SHIFT);
2359 gen8_set_pte(&gtt_entries[i],
2360 gen8_pte_encode(addr, level, true));
2361 i++;
2362 }
2363
2364 /*
2365 * XXX: This serves as a posting read to make sure that the PTE has
2366 * actually been updated. There is some concern that even though
2367 * registers and PTEs are within the same BAR that they are potentially
2368 * of NUMA access patterns. Therefore, even with the way we assume
2369 * hardware should work, we must keep this posting read for paranoia.
2370 */
2371 if (i != 0)
2372 WARN_ON(readq(&gtt_entries[i-1])
2373 != gen8_pte_encode(addr, level, true));
2374
94ec8f61
BW
2375 /* This next bit makes the above posting read even more important. We
2376 * want to flush the TLBs only after we're certain all the PTE updates
2377 * have finished.
2378 */
2379 I915_WRITE(GFX_FLSH_CNTL_GEN6, GFX_FLSH_CNTL_EN);
2380 POSTING_READ(GFX_FLSH_CNTL_GEN6);
94ec8f61
BW
2381}
2382
e76e9aeb
BW
2383/*
2384 * Binds an object into the global gtt with the specified cache level. The object
2385 * will be accessible to the GPU via commands whose operands reference offsets
2386 * within the global GTT as well as accessible by the GPU through the GMADR
2387 * mapped BAR (dev_priv->mm.gtt->gtt).
2388 */
853ba5d2 2389static void gen6_ggtt_insert_entries(struct i915_address_space *vm,
7faf1ab2 2390 struct sg_table *st,
782f1495 2391 uint64_t start,
24f3a8cf 2392 enum i915_cache_level level, u32 flags)
e76e9aeb 2393{
853ba5d2 2394 struct drm_i915_private *dev_priv = vm->dev->dev_private;
782f1495 2395 unsigned first_entry = start >> PAGE_SHIFT;
07749ef3
MT
2396 gen6_pte_t __iomem *gtt_entries =
2397 (gen6_pte_t __iomem *)dev_priv->gtt.gsm + first_entry;
6e995e23
ID
2398 int i = 0;
2399 struct sg_page_iter sg_iter;
57007df7 2400 dma_addr_t addr = 0;
e76e9aeb 2401
6e995e23 2402 for_each_sg_page(st->sgl, &sg_iter, st->nents, 0) {
2db76d7c 2403 addr = sg_page_iter_dma_address(&sg_iter);
24f3a8cf 2404 iowrite32(vm->pte_encode(addr, level, true, flags), &gtt_entries[i]);
6e995e23 2405 i++;
e76e9aeb
BW
2406 }
2407
e76e9aeb
BW
2408 /* XXX: This serves as a posting read to make sure that the PTE has
2409 * actually been updated. There is some concern that even though
2410 * registers and PTEs are within the same BAR that they are potentially
2411 * of NUMA access patterns. Therefore, even with the way we assume
2412 * hardware should work, we must keep this posting read for paranoia.
2413 */
57007df7
PM
2414 if (i != 0) {
2415 unsigned long gtt = readl(&gtt_entries[i-1]);
2416 WARN_ON(gtt != vm->pte_encode(addr, level, true, flags));
2417 }
0f9b91c7
BW
2418
2419 /* This next bit makes the above posting read even more important. We
2420 * want to flush the TLBs only after we're certain all the PTE updates
2421 * have finished.
2422 */
2423 I915_WRITE(GFX_FLSH_CNTL_GEN6, GFX_FLSH_CNTL_EN);
2424 POSTING_READ(GFX_FLSH_CNTL_GEN6);
e76e9aeb
BW
2425}
2426
94ec8f61 2427static void gen8_ggtt_clear_range(struct i915_address_space *vm,
782f1495
BW
2428 uint64_t start,
2429 uint64_t length,
94ec8f61
BW
2430 bool use_scratch)
2431{
2432 struct drm_i915_private *dev_priv = vm->dev->dev_private;
782f1495
BW
2433 unsigned first_entry = start >> PAGE_SHIFT;
2434 unsigned num_entries = length >> PAGE_SHIFT;
07749ef3
MT
2435 gen8_pte_t scratch_pte, __iomem *gtt_base =
2436 (gen8_pte_t __iomem *) dev_priv->gtt.gsm + first_entry;
94ec8f61
BW
2437 const int max_entries = gtt_total_entries(dev_priv->gtt) - first_entry;
2438 int i;
2439
2440 if (WARN(num_entries > max_entries,
2441 "First entry = %d; Num entries = %d (max=%d)\n",
2442 first_entry, num_entries, max_entries))
2443 num_entries = max_entries;
2444
c114f76a 2445 scratch_pte = gen8_pte_encode(px_dma(vm->scratch_page),
94ec8f61
BW
2446 I915_CACHE_LLC,
2447 use_scratch);
2448 for (i = 0; i < num_entries; i++)
2449 gen8_set_pte(&gtt_base[i], scratch_pte);
2450 readl(gtt_base);
2451}
2452
853ba5d2 2453static void gen6_ggtt_clear_range(struct i915_address_space *vm,
782f1495
BW
2454 uint64_t start,
2455 uint64_t length,
828c7908 2456 bool use_scratch)
7faf1ab2 2457{
853ba5d2 2458 struct drm_i915_private *dev_priv = vm->dev->dev_private;
782f1495
BW
2459 unsigned first_entry = start >> PAGE_SHIFT;
2460 unsigned num_entries = length >> PAGE_SHIFT;
07749ef3
MT
2461 gen6_pte_t scratch_pte, __iomem *gtt_base =
2462 (gen6_pte_t __iomem *) dev_priv->gtt.gsm + first_entry;
a54c0c27 2463 const int max_entries = gtt_total_entries(dev_priv->gtt) - first_entry;
7faf1ab2
DV
2464 int i;
2465
2466 if (WARN(num_entries > max_entries,
2467 "First entry = %d; Num entries = %d (max=%d)\n",
2468 first_entry, num_entries, max_entries))
2469 num_entries = max_entries;
2470
c114f76a
MK
2471 scratch_pte = vm->pte_encode(px_dma(vm->scratch_page),
2472 I915_CACHE_LLC, use_scratch, 0);
828c7908 2473
7faf1ab2
DV
2474 for (i = 0; i < num_entries; i++)
2475 iowrite32(scratch_pte, &gtt_base[i]);
2476 readl(gtt_base);
2477}
2478
d369d2d9
DV
2479static void i915_ggtt_insert_entries(struct i915_address_space *vm,
2480 struct sg_table *pages,
2481 uint64_t start,
2482 enum i915_cache_level cache_level, u32 unused)
7faf1ab2
DV
2483{
2484 unsigned int flags = (cache_level == I915_CACHE_NONE) ?
2485 AGP_USER_MEMORY : AGP_USER_CACHED_MEMORY;
2486
d369d2d9 2487 intel_gtt_insert_sg_entries(pages, start >> PAGE_SHIFT, flags);
0875546c 2488
7faf1ab2
DV
2489}
2490
853ba5d2 2491static void i915_ggtt_clear_range(struct i915_address_space *vm,
782f1495
BW
2492 uint64_t start,
2493 uint64_t length,
828c7908 2494 bool unused)
7faf1ab2 2495{
782f1495
BW
2496 unsigned first_entry = start >> PAGE_SHIFT;
2497 unsigned num_entries = length >> PAGE_SHIFT;
7faf1ab2
DV
2498 intel_gtt_clear_range(first_entry, num_entries);
2499}
2500
70b9f6f8
DV
2501static int ggtt_bind_vma(struct i915_vma *vma,
2502 enum i915_cache_level cache_level,
2503 u32 flags)
0a878716
DV
2504{
2505 struct drm_i915_gem_object *obj = vma->obj;
2506 u32 pte_flags = 0;
2507 int ret;
2508
2509 ret = i915_get_ggtt_vma_pages(vma);
2510 if (ret)
2511 return ret;
2512
2513 /* Currently applicable only to VLV */
2514 if (obj->gt_ro)
2515 pte_flags |= PTE_READ_ONLY;
2516
2517 vma->vm->insert_entries(vma->vm, vma->ggtt_view.pages,
2518 vma->node.start,
2519 cache_level, pte_flags);
2520
2521 /*
2522 * Without aliasing PPGTT there's no difference between
2523 * GLOBAL/LOCAL_BIND, it's all the same ptes. Hence unconditionally
2524 * upgrade to both bound if we bind either to avoid double-binding.
2525 */
2526 vma->bound |= GLOBAL_BIND | LOCAL_BIND;
2527
2528 return 0;
2529}
2530
2531static int aliasing_gtt_bind_vma(struct i915_vma *vma,
2532 enum i915_cache_level cache_level,
2533 u32 flags)
d5bd1449 2534{
6f65e29a 2535 struct drm_device *dev = vma->vm->dev;
7faf1ab2 2536 struct drm_i915_private *dev_priv = dev->dev_private;
6f65e29a 2537 struct drm_i915_gem_object *obj = vma->obj;
ec7adb6e 2538 struct sg_table *pages = obj->pages;
f329f5f6 2539 u32 pte_flags = 0;
70b9f6f8
DV
2540 int ret;
2541
2542 ret = i915_get_ggtt_vma_pages(vma);
2543 if (ret)
2544 return ret;
2545 pages = vma->ggtt_view.pages;
7faf1ab2 2546
24f3a8cf
AG
2547 /* Currently applicable only to VLV */
2548 if (obj->gt_ro)
f329f5f6 2549 pte_flags |= PTE_READ_ONLY;
24f3a8cf 2550
ec7adb6e 2551
0a878716 2552 if (flags & GLOBAL_BIND) {
0875546c
DV
2553 vma->vm->insert_entries(vma->vm, pages,
2554 vma->node.start,
2555 cache_level, pte_flags);
6f65e29a 2556 }
d5bd1449 2557
0a878716 2558 if (flags & LOCAL_BIND) {
6f65e29a 2559 struct i915_hw_ppgtt *appgtt = dev_priv->mm.aliasing_ppgtt;
ec7adb6e 2560 appgtt->base.insert_entries(&appgtt->base, pages,
782f1495 2561 vma->node.start,
f329f5f6 2562 cache_level, pte_flags);
6f65e29a 2563 }
70b9f6f8
DV
2564
2565 return 0;
d5bd1449
CW
2566}
2567
6f65e29a 2568static void ggtt_unbind_vma(struct i915_vma *vma)
74163907 2569{
6f65e29a 2570 struct drm_device *dev = vma->vm->dev;
7faf1ab2 2571 struct drm_i915_private *dev_priv = dev->dev_private;
6f65e29a 2572 struct drm_i915_gem_object *obj = vma->obj;
06615ee5
JL
2573 const uint64_t size = min_t(uint64_t,
2574 obj->base.size,
2575 vma->node.size);
6f65e29a 2576
aff43766 2577 if (vma->bound & GLOBAL_BIND) {
782f1495
BW
2578 vma->vm->clear_range(vma->vm,
2579 vma->node.start,
06615ee5 2580 size,
6f65e29a 2581 true);
6f65e29a 2582 }
74898d7e 2583
0875546c 2584 if (dev_priv->mm.aliasing_ppgtt && vma->bound & LOCAL_BIND) {
6f65e29a 2585 struct i915_hw_ppgtt *appgtt = dev_priv->mm.aliasing_ppgtt;
06615ee5 2586
6f65e29a 2587 appgtt->base.clear_range(&appgtt->base,
782f1495 2588 vma->node.start,
06615ee5 2589 size,
6f65e29a 2590 true);
6f65e29a 2591 }
74163907
DV
2592}
2593
2594void i915_gem_gtt_finish_object(struct drm_i915_gem_object *obj)
7c2e6fdf 2595{
5c042287
BW
2596 struct drm_device *dev = obj->base.dev;
2597 struct drm_i915_private *dev_priv = dev->dev_private;
2598 bool interruptible;
2599
2600 interruptible = do_idling(dev_priv);
2601
5ec5b516
ID
2602 dma_unmap_sg(&dev->pdev->dev, obj->pages->sgl, obj->pages->nents,
2603 PCI_DMA_BIDIRECTIONAL);
5c042287
BW
2604
2605 undo_idling(dev_priv, interruptible);
7c2e6fdf 2606}
644ec02b 2607
42d6ab48
CW
2608static void i915_gtt_color_adjust(struct drm_mm_node *node,
2609 unsigned long color,
440fd528
TR
2610 u64 *start,
2611 u64 *end)
42d6ab48
CW
2612{
2613 if (node->color != color)
2614 *start += 4096;
2615
2616 if (!list_empty(&node->node_list)) {
2617 node = list_entry(node->node_list.next,
2618 struct drm_mm_node,
2619 node_list);
2620 if (node->allocated && node->color != color)
2621 *end -= 4096;
2622 }
2623}
fbe5d36e 2624
f548c0e9 2625static int i915_gem_setup_global_gtt(struct drm_device *dev,
088e0df4
MT
2626 u64 start,
2627 u64 mappable_end,
2628 u64 end)
644ec02b 2629{
e78891ca
BW
2630 /* Let GEM Manage all of the aperture.
2631 *
2632 * However, leave one page at the end still bound to the scratch page.
2633 * There are a number of places where the hardware apparently prefetches
2634 * past the end of the object, and we've seen multiple hangs with the
2635 * GPU head pointer stuck in a batchbuffer bound at the last page of the
2636 * aperture. One page should be enough to keep any prefetching inside
2637 * of the aperture.
2638 */
40d74980
BW
2639 struct drm_i915_private *dev_priv = dev->dev_private;
2640 struct i915_address_space *ggtt_vm = &dev_priv->gtt.base;
ed2f3452
CW
2641 struct drm_mm_node *entry;
2642 struct drm_i915_gem_object *obj;
2643 unsigned long hole_start, hole_end;
fa76da34 2644 int ret;
644ec02b 2645
35451cb6
BW
2646 BUG_ON(mappable_end > end);
2647
a2cad9df 2648 ggtt_vm->start = start;
5dda8fa3 2649
a2cad9df
MW
2650 /* Subtract the guard page before address space initialization to
2651 * shrink the range used by drm_mm */
2652 ggtt_vm->total = end - start - PAGE_SIZE;
2653 i915_address_space_init(ggtt_vm, dev_priv);
2654 ggtt_vm->total += PAGE_SIZE;
5dda8fa3
YZ
2655
2656 if (intel_vgpu_active(dev)) {
2657 ret = intel_vgt_balloon(dev);
2658 if (ret)
2659 return ret;
2660 }
2661
42d6ab48 2662 if (!HAS_LLC(dev))
a2cad9df 2663 ggtt_vm->mm.color_adjust = i915_gtt_color_adjust;
644ec02b 2664
ed2f3452 2665 /* Mark any preallocated objects as occupied */
35c20a60 2666 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
40d74980 2667 struct i915_vma *vma = i915_gem_obj_to_vma(obj, ggtt_vm);
fa76da34 2668
088e0df4 2669 DRM_DEBUG_KMS("reserving preallocated space: %llx + %zx\n",
c6cfb325
BW
2670 i915_gem_obj_ggtt_offset(obj), obj->base.size);
2671
2672 WARN_ON(i915_gem_obj_ggtt_bound(obj));
40d74980 2673 ret = drm_mm_reserve_node(&ggtt_vm->mm, &vma->node);
6c5566a8
DV
2674 if (ret) {
2675 DRM_DEBUG_KMS("Reservation failed: %i\n", ret);
2676 return ret;
2677 }
aff43766 2678 vma->bound |= GLOBAL_BIND;
7c4a7d60 2679 list_add_tail(&vma->mm_list, &ggtt_vm->inactive_list);
ed2f3452
CW
2680 }
2681
ed2f3452 2682 /* Clear any non-preallocated blocks */
40d74980 2683 drm_mm_for_each_hole(entry, &ggtt_vm->mm, hole_start, hole_end) {
ed2f3452
CW
2684 DRM_DEBUG_KMS("clearing unused GTT space: [%lx, %lx]\n",
2685 hole_start, hole_end);
782f1495
BW
2686 ggtt_vm->clear_range(ggtt_vm, hole_start,
2687 hole_end - hole_start, true);
ed2f3452
CW
2688 }
2689
2690 /* And finally clear the reserved guard page */
782f1495 2691 ggtt_vm->clear_range(ggtt_vm, end - PAGE_SIZE, PAGE_SIZE, true);
6c5566a8 2692
fa76da34
DV
2693 if (USES_PPGTT(dev) && !USES_FULL_PPGTT(dev)) {
2694 struct i915_hw_ppgtt *ppgtt;
2695
2696 ppgtt = kzalloc(sizeof(*ppgtt), GFP_KERNEL);
2697 if (!ppgtt)
2698 return -ENOMEM;
2699
5c5f6457
DV
2700 ret = __hw_ppgtt_init(dev, ppgtt);
2701 if (ret) {
2702 ppgtt->base.cleanup(&ppgtt->base);
2703 kfree(ppgtt);
2704 return ret;
2705 }
2706
2707 if (ppgtt->base.allocate_va_range)
2708 ret = ppgtt->base.allocate_va_range(&ppgtt->base, 0,
2709 ppgtt->base.total);
4933d519 2710 if (ret) {
061dd493 2711 ppgtt->base.cleanup(&ppgtt->base);
4933d519 2712 kfree(ppgtt);
fa76da34 2713 return ret;
4933d519 2714 }
fa76da34 2715
5c5f6457
DV
2716 ppgtt->base.clear_range(&ppgtt->base,
2717 ppgtt->base.start,
2718 ppgtt->base.total,
2719 true);
2720
fa76da34 2721 dev_priv->mm.aliasing_ppgtt = ppgtt;
0a878716
DV
2722 WARN_ON(dev_priv->gtt.base.bind_vma != ggtt_bind_vma);
2723 dev_priv->gtt.base.bind_vma = aliasing_gtt_bind_vma;
fa76da34
DV
2724 }
2725
6c5566a8 2726 return 0;
e76e9aeb
BW
2727}
2728
d7e5008f
BW
2729void i915_gem_init_global_gtt(struct drm_device *dev)
2730{
2731 struct drm_i915_private *dev_priv = dev->dev_private;
c44ef60e 2732 u64 gtt_size, mappable_size;
d7e5008f 2733
853ba5d2 2734 gtt_size = dev_priv->gtt.base.total;
93d18799 2735 mappable_size = dev_priv->gtt.mappable_end;
d7e5008f 2736
e78891ca 2737 i915_gem_setup_global_gtt(dev, 0, mappable_size, gtt_size);
e76e9aeb
BW
2738}
2739
90d0a0e8
DV
2740void i915_global_gtt_cleanup(struct drm_device *dev)
2741{
2742 struct drm_i915_private *dev_priv = dev->dev_private;
2743 struct i915_address_space *vm = &dev_priv->gtt.base;
2744
70e32544
DV
2745 if (dev_priv->mm.aliasing_ppgtt) {
2746 struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
2747
2748 ppgtt->base.cleanup(&ppgtt->base);
2749 }
2750
90d0a0e8 2751 if (drm_mm_initialized(&vm->mm)) {
5dda8fa3
YZ
2752 if (intel_vgpu_active(dev))
2753 intel_vgt_deballoon();
2754
90d0a0e8
DV
2755 drm_mm_takedown(&vm->mm);
2756 list_del(&vm->global_link);
2757 }
2758
2759 vm->cleanup(vm);
2760}
70e32544 2761
2c642b07 2762static unsigned int gen6_get_total_gtt_size(u16 snb_gmch_ctl)
e76e9aeb
BW
2763{
2764 snb_gmch_ctl >>= SNB_GMCH_GGMS_SHIFT;
2765 snb_gmch_ctl &= SNB_GMCH_GGMS_MASK;
2766 return snb_gmch_ctl << 20;
2767}
2768
2c642b07 2769static unsigned int gen8_get_total_gtt_size(u16 bdw_gmch_ctl)
9459d252
BW
2770{
2771 bdw_gmch_ctl >>= BDW_GMCH_GGMS_SHIFT;
2772 bdw_gmch_ctl &= BDW_GMCH_GGMS_MASK;
2773 if (bdw_gmch_ctl)
2774 bdw_gmch_ctl = 1 << bdw_gmch_ctl;
562d55d9
BW
2775
2776#ifdef CONFIG_X86_32
2777 /* Limit 32b platforms to a 2GB GGTT: 4 << 20 / pte size * PAGE_SIZE */
2778 if (bdw_gmch_ctl > 4)
2779 bdw_gmch_ctl = 4;
2780#endif
2781
9459d252
BW
2782 return bdw_gmch_ctl << 20;
2783}
2784
2c642b07 2785static unsigned int chv_get_total_gtt_size(u16 gmch_ctrl)
d7f25f23
DL
2786{
2787 gmch_ctrl >>= SNB_GMCH_GGMS_SHIFT;
2788 gmch_ctrl &= SNB_GMCH_GGMS_MASK;
2789
2790 if (gmch_ctrl)
2791 return 1 << (20 + gmch_ctrl);
2792
2793 return 0;
2794}
2795
2c642b07 2796static size_t gen6_get_stolen_size(u16 snb_gmch_ctl)
e76e9aeb
BW
2797{
2798 snb_gmch_ctl >>= SNB_GMCH_GMS_SHIFT;
2799 snb_gmch_ctl &= SNB_GMCH_GMS_MASK;
2800 return snb_gmch_ctl << 25; /* 32 MB units */
2801}
2802
2c642b07 2803static size_t gen8_get_stolen_size(u16 bdw_gmch_ctl)
9459d252
BW
2804{
2805 bdw_gmch_ctl >>= BDW_GMCH_GMS_SHIFT;
2806 bdw_gmch_ctl &= BDW_GMCH_GMS_MASK;
2807 return bdw_gmch_ctl << 25; /* 32 MB units */
2808}
2809
d7f25f23
DL
2810static size_t chv_get_stolen_size(u16 gmch_ctrl)
2811{
2812 gmch_ctrl >>= SNB_GMCH_GMS_SHIFT;
2813 gmch_ctrl &= SNB_GMCH_GMS_MASK;
2814
2815 /*
2816 * 0x0 to 0x10: 32MB increments starting at 0MB
2817 * 0x11 to 0x16: 4MB increments starting at 8MB
2818 * 0x17 to 0x1d: 4MB increments start at 36MB
2819 */
2820 if (gmch_ctrl < 0x11)
2821 return gmch_ctrl << 25;
2822 else if (gmch_ctrl < 0x17)
2823 return (gmch_ctrl - 0x11 + 2) << 22;
2824 else
2825 return (gmch_ctrl - 0x17 + 9) << 22;
2826}
2827
66375014
DL
2828static size_t gen9_get_stolen_size(u16 gen9_gmch_ctl)
2829{
2830 gen9_gmch_ctl >>= BDW_GMCH_GMS_SHIFT;
2831 gen9_gmch_ctl &= BDW_GMCH_GMS_MASK;
2832
2833 if (gen9_gmch_ctl < 0xf0)
2834 return gen9_gmch_ctl << 25; /* 32 MB units */
2835 else
2836 /* 4MB increments starting at 0xf0 for 4MB */
2837 return (gen9_gmch_ctl - 0xf0 + 1) << 22;
2838}
2839
63340133
BW
2840static int ggtt_probe_common(struct drm_device *dev,
2841 size_t gtt_size)
2842{
2843 struct drm_i915_private *dev_priv = dev->dev_private;
4ad2af1e 2844 struct i915_page_scratch *scratch_page;
21c34607 2845 phys_addr_t gtt_phys_addr;
63340133
BW
2846
2847 /* For Modern GENs the PTEs and register space are split in the BAR */
21c34607 2848 gtt_phys_addr = pci_resource_start(dev->pdev, 0) +
63340133
BW
2849 (pci_resource_len(dev->pdev, 0) / 2);
2850
2a073f89
ID
2851 /*
2852 * On BXT writes larger than 64 bit to the GTT pagetable range will be
2853 * dropped. For WC mappings in general we have 64 byte burst writes
2854 * when the WC buffer is flushed, so we can't use it, but have to
2855 * resort to an uncached mapping. The WC issue is easily caught by the
2856 * readback check when writing GTT PTE entries.
2857 */
2858 if (IS_BROXTON(dev))
2859 dev_priv->gtt.gsm = ioremap_nocache(gtt_phys_addr, gtt_size);
2860 else
2861 dev_priv->gtt.gsm = ioremap_wc(gtt_phys_addr, gtt_size);
63340133
BW
2862 if (!dev_priv->gtt.gsm) {
2863 DRM_ERROR("Failed to map the gtt page table\n");
2864 return -ENOMEM;
2865 }
2866
4ad2af1e
MK
2867 scratch_page = alloc_scratch_page(dev);
2868 if (IS_ERR(scratch_page)) {
63340133
BW
2869 DRM_ERROR("Scratch setup failed\n");
2870 /* iounmap will also get called at remove, but meh */
2871 iounmap(dev_priv->gtt.gsm);
4ad2af1e 2872 return PTR_ERR(scratch_page);
63340133
BW
2873 }
2874
4ad2af1e
MK
2875 dev_priv->gtt.base.scratch_page = scratch_page;
2876
2877 return 0;
63340133
BW
2878}
2879
fbe5d36e
BW
2880/* The GGTT and PPGTT need a private PPAT setup in order to handle cacheability
2881 * bits. When using advanced contexts each context stores its own PAT, but
2882 * writing this data shouldn't be harmful even in those cases. */
ee0ce478 2883static void bdw_setup_private_ppat(struct drm_i915_private *dev_priv)
fbe5d36e 2884{
fbe5d36e
BW
2885 uint64_t pat;
2886
2887 pat = GEN8_PPAT(0, GEN8_PPAT_WB | GEN8_PPAT_LLC) | /* for normal objects, no eLLC */
2888 GEN8_PPAT(1, GEN8_PPAT_WC | GEN8_PPAT_LLCELLC) | /* for something pointing to ptes? */
2889 GEN8_PPAT(2, GEN8_PPAT_WT | GEN8_PPAT_LLCELLC) | /* for scanout with eLLC */
2890 GEN8_PPAT(3, GEN8_PPAT_UC) | /* Uncached objects, mostly for scanout */
2891 GEN8_PPAT(4, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(0)) |
2892 GEN8_PPAT(5, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(1)) |
2893 GEN8_PPAT(6, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(2)) |
2894 GEN8_PPAT(7, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(3));
2895
d6a8b72e
RV
2896 if (!USES_PPGTT(dev_priv->dev))
2897 /* Spec: "For GGTT, there is NO pat_sel[2:0] from the entry,
2898 * so RTL will always use the value corresponding to
2899 * pat_sel = 000".
2900 * So let's disable cache for GGTT to avoid screen corruptions.
2901 * MOCS still can be used though.
2902 * - System agent ggtt writes (i.e. cpu gtt mmaps) already work
2903 * before this patch, i.e. the same uncached + snooping access
2904 * like on gen6/7 seems to be in effect.
2905 * - So this just fixes blitter/render access. Again it looks
2906 * like it's not just uncached access, but uncached + snooping.
2907 * So we can still hold onto all our assumptions wrt cpu
2908 * clflushing on LLC machines.
2909 */
2910 pat = GEN8_PPAT(0, GEN8_PPAT_UC);
2911
fbe5d36e
BW
2912 /* XXX: spec defines this as 2 distinct registers. It's unclear if a 64b
2913 * write would work. */
7e435ad2
VS
2914 I915_WRITE(GEN8_PRIVATE_PAT_LO, pat);
2915 I915_WRITE(GEN8_PRIVATE_PAT_HI, pat >> 32);
fbe5d36e
BW
2916}
2917
ee0ce478
VS
2918static void chv_setup_private_ppat(struct drm_i915_private *dev_priv)
2919{
2920 uint64_t pat;
2921
2922 /*
2923 * Map WB on BDW to snooped on CHV.
2924 *
2925 * Only the snoop bit has meaning for CHV, the rest is
2926 * ignored.
2927 *
cf3d262e
VS
2928 * The hardware will never snoop for certain types of accesses:
2929 * - CPU GTT (GMADR->GGTT->no snoop->memory)
2930 * - PPGTT page tables
2931 * - some other special cycles
2932 *
2933 * As with BDW, we also need to consider the following for GT accesses:
2934 * "For GGTT, there is NO pat_sel[2:0] from the entry,
2935 * so RTL will always use the value corresponding to
2936 * pat_sel = 000".
2937 * Which means we must set the snoop bit in PAT entry 0
2938 * in order to keep the global status page working.
ee0ce478
VS
2939 */
2940 pat = GEN8_PPAT(0, CHV_PPAT_SNOOP) |
2941 GEN8_PPAT(1, 0) |
2942 GEN8_PPAT(2, 0) |
2943 GEN8_PPAT(3, 0) |
2944 GEN8_PPAT(4, CHV_PPAT_SNOOP) |
2945 GEN8_PPAT(5, CHV_PPAT_SNOOP) |
2946 GEN8_PPAT(6, CHV_PPAT_SNOOP) |
2947 GEN8_PPAT(7, CHV_PPAT_SNOOP);
2948
7e435ad2
VS
2949 I915_WRITE(GEN8_PRIVATE_PAT_LO, pat);
2950 I915_WRITE(GEN8_PRIVATE_PAT_HI, pat >> 32);
ee0ce478
VS
2951}
2952
63340133 2953static int gen8_gmch_probe(struct drm_device *dev,
c44ef60e 2954 u64 *gtt_total,
63340133
BW
2955 size_t *stolen,
2956 phys_addr_t *mappable_base,
c44ef60e 2957 u64 *mappable_end)
63340133
BW
2958{
2959 struct drm_i915_private *dev_priv = dev->dev_private;
c44ef60e 2960 u64 gtt_size;
63340133
BW
2961 u16 snb_gmch_ctl;
2962 int ret;
2963
2964 /* TODO: We're not aware of mappable constraints on gen8 yet */
2965 *mappable_base = pci_resource_start(dev->pdev, 2);
2966 *mappable_end = pci_resource_len(dev->pdev, 2);
2967
2968 if (!pci_set_dma_mask(dev->pdev, DMA_BIT_MASK(39)))
2969 pci_set_consistent_dma_mask(dev->pdev, DMA_BIT_MASK(39));
2970
2971 pci_read_config_word(dev->pdev, SNB_GMCH_CTRL, &snb_gmch_ctl);
2972
66375014
DL
2973 if (INTEL_INFO(dev)->gen >= 9) {
2974 *stolen = gen9_get_stolen_size(snb_gmch_ctl);
2975 gtt_size = gen8_get_total_gtt_size(snb_gmch_ctl);
2976 } else if (IS_CHERRYVIEW(dev)) {
d7f25f23
DL
2977 *stolen = chv_get_stolen_size(snb_gmch_ctl);
2978 gtt_size = chv_get_total_gtt_size(snb_gmch_ctl);
2979 } else {
2980 *stolen = gen8_get_stolen_size(snb_gmch_ctl);
2981 gtt_size = gen8_get_total_gtt_size(snb_gmch_ctl);
2982 }
63340133 2983
07749ef3 2984 *gtt_total = (gtt_size / sizeof(gen8_pte_t)) << PAGE_SHIFT;
63340133 2985
5a4e33a3 2986 if (IS_CHERRYVIEW(dev) || IS_BROXTON(dev))
ee0ce478
VS
2987 chv_setup_private_ppat(dev_priv);
2988 else
2989 bdw_setup_private_ppat(dev_priv);
fbe5d36e 2990
63340133
BW
2991 ret = ggtt_probe_common(dev, gtt_size);
2992
94ec8f61
BW
2993 dev_priv->gtt.base.clear_range = gen8_ggtt_clear_range;
2994 dev_priv->gtt.base.insert_entries = gen8_ggtt_insert_entries;
777dc5bb
DV
2995 dev_priv->gtt.base.bind_vma = ggtt_bind_vma;
2996 dev_priv->gtt.base.unbind_vma = ggtt_unbind_vma;
63340133
BW
2997
2998 return ret;
2999}
3000
baa09f5f 3001static int gen6_gmch_probe(struct drm_device *dev,
c44ef60e 3002 u64 *gtt_total,
41907ddc
BW
3003 size_t *stolen,
3004 phys_addr_t *mappable_base,
c44ef60e 3005 u64 *mappable_end)
e76e9aeb
BW
3006{
3007 struct drm_i915_private *dev_priv = dev->dev_private;
baa09f5f 3008 unsigned int gtt_size;
e76e9aeb 3009 u16 snb_gmch_ctl;
e76e9aeb
BW
3010 int ret;
3011
41907ddc
BW
3012 *mappable_base = pci_resource_start(dev->pdev, 2);
3013 *mappable_end = pci_resource_len(dev->pdev, 2);
3014
baa09f5f
BW
3015 /* 64/512MB is the current min/max we actually know of, but this is just
3016 * a coarse sanity check.
e76e9aeb 3017 */
41907ddc 3018 if ((*mappable_end < (64<<20) || (*mappable_end > (512<<20)))) {
c44ef60e 3019 DRM_ERROR("Unknown GMADR size (%llx)\n",
baa09f5f
BW
3020 dev_priv->gtt.mappable_end);
3021 return -ENXIO;
e76e9aeb
BW
3022 }
3023
e76e9aeb
BW
3024 if (!pci_set_dma_mask(dev->pdev, DMA_BIT_MASK(40)))
3025 pci_set_consistent_dma_mask(dev->pdev, DMA_BIT_MASK(40));
e76e9aeb 3026 pci_read_config_word(dev->pdev, SNB_GMCH_CTRL, &snb_gmch_ctl);
e76e9aeb 3027
c4ae25ec 3028 *stolen = gen6_get_stolen_size(snb_gmch_ctl);
a93e4161 3029
63340133 3030 gtt_size = gen6_get_total_gtt_size(snb_gmch_ctl);
07749ef3 3031 *gtt_total = (gtt_size / sizeof(gen6_pte_t)) << PAGE_SHIFT;
e76e9aeb 3032
63340133 3033 ret = ggtt_probe_common(dev, gtt_size);
e76e9aeb 3034
853ba5d2
BW
3035 dev_priv->gtt.base.clear_range = gen6_ggtt_clear_range;
3036 dev_priv->gtt.base.insert_entries = gen6_ggtt_insert_entries;
777dc5bb
DV
3037 dev_priv->gtt.base.bind_vma = ggtt_bind_vma;
3038 dev_priv->gtt.base.unbind_vma = ggtt_unbind_vma;
7faf1ab2 3039
e76e9aeb
BW
3040 return ret;
3041}
3042
853ba5d2 3043static void gen6_gmch_remove(struct i915_address_space *vm)
e76e9aeb 3044{
853ba5d2
BW
3045
3046 struct i915_gtt *gtt = container_of(vm, struct i915_gtt, base);
5ed16782 3047
853ba5d2 3048 iounmap(gtt->gsm);
4ad2af1e 3049 free_scratch_page(vm->dev, vm->scratch_page);
644ec02b 3050}
baa09f5f
BW
3051
3052static int i915_gmch_probe(struct drm_device *dev,
c44ef60e 3053 u64 *gtt_total,
41907ddc
BW
3054 size_t *stolen,
3055 phys_addr_t *mappable_base,
c44ef60e 3056 u64 *mappable_end)
baa09f5f
BW
3057{
3058 struct drm_i915_private *dev_priv = dev->dev_private;
3059 int ret;
3060
baa09f5f
BW
3061 ret = intel_gmch_probe(dev_priv->bridge_dev, dev_priv->dev->pdev, NULL);
3062 if (!ret) {
3063 DRM_ERROR("failed to set up gmch\n");
3064 return -EIO;
3065 }
3066
41907ddc 3067 intel_gtt_get(gtt_total, stolen, mappable_base, mappable_end);
baa09f5f
BW
3068
3069 dev_priv->gtt.do_idle_maps = needs_idle_maps(dev_priv->dev);
d369d2d9 3070 dev_priv->gtt.base.insert_entries = i915_ggtt_insert_entries;
853ba5d2 3071 dev_priv->gtt.base.clear_range = i915_ggtt_clear_range;
d369d2d9
DV
3072 dev_priv->gtt.base.bind_vma = ggtt_bind_vma;
3073 dev_priv->gtt.base.unbind_vma = ggtt_unbind_vma;
baa09f5f 3074
c0a7f818
CW
3075 if (unlikely(dev_priv->gtt.do_idle_maps))
3076 DRM_INFO("applying Ironlake quirks for intel_iommu\n");
3077
baa09f5f
BW
3078 return 0;
3079}
3080
853ba5d2 3081static void i915_gmch_remove(struct i915_address_space *vm)
baa09f5f
BW
3082{
3083 intel_gmch_remove();
3084}
3085
3086int i915_gem_gtt_init(struct drm_device *dev)
3087{
3088 struct drm_i915_private *dev_priv = dev->dev_private;
3089 struct i915_gtt *gtt = &dev_priv->gtt;
baa09f5f
BW
3090 int ret;
3091
baa09f5f 3092 if (INTEL_INFO(dev)->gen <= 5) {
b2f21b4d 3093 gtt->gtt_probe = i915_gmch_probe;
853ba5d2 3094 gtt->base.cleanup = i915_gmch_remove;
63340133 3095 } else if (INTEL_INFO(dev)->gen < 8) {
b2f21b4d 3096 gtt->gtt_probe = gen6_gmch_probe;
853ba5d2 3097 gtt->base.cleanup = gen6_gmch_remove;
4d15c145 3098 if (IS_HASWELL(dev) && dev_priv->ellc_size)
853ba5d2 3099 gtt->base.pte_encode = iris_pte_encode;
4d15c145 3100 else if (IS_HASWELL(dev))
853ba5d2 3101 gtt->base.pte_encode = hsw_pte_encode;
b2f21b4d 3102 else if (IS_VALLEYVIEW(dev))
853ba5d2 3103 gtt->base.pte_encode = byt_pte_encode;
350ec881
CW
3104 else if (INTEL_INFO(dev)->gen >= 7)
3105 gtt->base.pte_encode = ivb_pte_encode;
b2f21b4d 3106 else
350ec881 3107 gtt->base.pte_encode = snb_pte_encode;
63340133
BW
3108 } else {
3109 dev_priv->gtt.gtt_probe = gen8_gmch_probe;
3110 dev_priv->gtt.base.cleanup = gen6_gmch_remove;
baa09f5f
BW
3111 }
3112
c114f76a
MK
3113 gtt->base.dev = dev;
3114
853ba5d2 3115 ret = gtt->gtt_probe(dev, &gtt->base.total, &gtt->stolen_size,
b2f21b4d 3116 &gtt->mappable_base, &gtt->mappable_end);
a54c0c27 3117 if (ret)
baa09f5f 3118 return ret;
baa09f5f 3119
baa09f5f 3120 /* GMADR is the PCI mmio aperture into the global GTT. */
c44ef60e 3121 DRM_INFO("Memory usable by graphics device = %lluM\n",
853ba5d2 3122 gtt->base.total >> 20);
c44ef60e 3123 DRM_DEBUG_DRIVER("GMADR size = %lldM\n", gtt->mappable_end >> 20);
b2f21b4d 3124 DRM_DEBUG_DRIVER("GTT stolen size = %zdM\n", gtt->stolen_size >> 20);
5db6c735
DV
3125#ifdef CONFIG_INTEL_IOMMU
3126 if (intel_iommu_gfx_mapped)
3127 DRM_INFO("VT-d active for gfx access\n");
3128#endif
cfa7c862
DV
3129 /*
3130 * i915.enable_ppgtt is read-only, so do an early pass to validate the
3131 * user's requested state against the hardware/driver capabilities. We
3132 * do this now so that we can print out any log messages once rather
3133 * than every time we check intel_enable_ppgtt().
3134 */
3135 i915.enable_ppgtt = sanitize_enable_ppgtt(dev, i915.enable_ppgtt);
3136 DRM_DEBUG_DRIVER("ppgtt mode: %i\n", i915.enable_ppgtt);
baa09f5f
BW
3137
3138 return 0;
3139}
6f65e29a 3140
fa42331b
DV
3141void i915_gem_restore_gtt_mappings(struct drm_device *dev)
3142{
3143 struct drm_i915_private *dev_priv = dev->dev_private;
3144 struct drm_i915_gem_object *obj;
3145 struct i915_address_space *vm;
2c3d9984
TU
3146 struct i915_vma *vma;
3147 bool flush;
fa42331b
DV
3148
3149 i915_check_and_clear_faults(dev);
3150
3151 /* First fill our portion of the GTT with scratch pages */
3152 dev_priv->gtt.base.clear_range(&dev_priv->gtt.base,
3153 dev_priv->gtt.base.start,
3154 dev_priv->gtt.base.total,
3155 true);
3156
2c3d9984
TU
3157 /* Cache flush objects bound into GGTT and rebind them. */
3158 vm = &dev_priv->gtt.base;
fa42331b 3159 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
2c3d9984
TU
3160 flush = false;
3161 list_for_each_entry(vma, &obj->vma_list, vma_link) {
3162 if (vma->vm != vm)
3163 continue;
fa42331b 3164
2c3d9984
TU
3165 WARN_ON(i915_vma_bind(vma, obj->cache_level,
3166 PIN_UPDATE));
fa42331b 3167
2c3d9984
TU
3168 flush = true;
3169 }
3170
3171 if (flush)
3172 i915_gem_clflush_object(obj, obj->pin_display);
3173 }
fa42331b
DV
3174
3175 if (INTEL_INFO(dev)->gen >= 8) {
3176 if (IS_CHERRYVIEW(dev) || IS_BROXTON(dev))
3177 chv_setup_private_ppat(dev_priv);
3178 else
3179 bdw_setup_private_ppat(dev_priv);
3180
3181 return;
3182 }
3183
3184 if (USES_PPGTT(dev)) {
3185 list_for_each_entry(vm, &dev_priv->vm_list, global_link) {
3186 /* TODO: Perhaps it shouldn't be gen6 specific */
3187
3188 struct i915_hw_ppgtt *ppgtt =
3189 container_of(vm, struct i915_hw_ppgtt,
3190 base);
3191
3192 if (i915_is_ggtt(vm))
3193 ppgtt = dev_priv->mm.aliasing_ppgtt;
3194
3195 gen6_write_page_range(dev_priv, &ppgtt->pd,
3196 0, ppgtt->base.total);
3197 }
3198 }
3199
3200 i915_ggtt_flush(dev_priv);
3201}
3202
ec7adb6e
JL
3203static struct i915_vma *
3204__i915_gem_vma_create(struct drm_i915_gem_object *obj,
3205 struct i915_address_space *vm,
3206 const struct i915_ggtt_view *ggtt_view)
6f65e29a 3207{
dabde5c7 3208 struct i915_vma *vma;
6f65e29a 3209
ec7adb6e
JL
3210 if (WARN_ON(i915_is_ggtt(vm) != !!ggtt_view))
3211 return ERR_PTR(-EINVAL);
e20d2ab7
CW
3212
3213 vma = kmem_cache_zalloc(to_i915(obj->base.dev)->vmas, GFP_KERNEL);
dabde5c7
DC
3214 if (vma == NULL)
3215 return ERR_PTR(-ENOMEM);
ec7adb6e 3216
6f65e29a
BW
3217 INIT_LIST_HEAD(&vma->vma_link);
3218 INIT_LIST_HEAD(&vma->mm_list);
3219 INIT_LIST_HEAD(&vma->exec_list);
3220 vma->vm = vm;
3221 vma->obj = obj;
3222
777dc5bb 3223 if (i915_is_ggtt(vm))
ec7adb6e 3224 vma->ggtt_view = *ggtt_view;
6f65e29a 3225
f7635669
TU
3226 list_add_tail(&vma->vma_link, &obj->vma_list);
3227 if (!i915_is_ggtt(vm))
e07f0552 3228 i915_ppgtt_get(i915_vm_to_ppgtt(vm));
6f65e29a
BW
3229
3230 return vma;
3231}
3232
3233struct i915_vma *
ec7adb6e
JL
3234i915_gem_obj_lookup_or_create_vma(struct drm_i915_gem_object *obj,
3235 struct i915_address_space *vm)
3236{
3237 struct i915_vma *vma;
3238
3239 vma = i915_gem_obj_to_vma(obj, vm);
3240 if (!vma)
3241 vma = __i915_gem_vma_create(obj, vm,
3242 i915_is_ggtt(vm) ? &i915_ggtt_view_normal : NULL);
3243
3244 return vma;
3245}
3246
3247struct i915_vma *
3248i915_gem_obj_lookup_or_create_ggtt_vma(struct drm_i915_gem_object *obj,
fe14d5f4 3249 const struct i915_ggtt_view *view)
6f65e29a 3250{
ec7adb6e 3251 struct i915_address_space *ggtt = i915_obj_to_ggtt(obj);
6f65e29a
BW
3252 struct i915_vma *vma;
3253
ec7adb6e
JL
3254 if (WARN_ON(!view))
3255 return ERR_PTR(-EINVAL);
3256
3257 vma = i915_gem_obj_to_ggtt_view(obj, view);
3258
3259 if (IS_ERR(vma))
3260 return vma;
3261
6f65e29a 3262 if (!vma)
ec7adb6e 3263 vma = __i915_gem_vma_create(obj, ggtt, view);
6f65e29a
BW
3264
3265 return vma;
ec7adb6e 3266
6f65e29a 3267}
fe14d5f4 3268
804beb4b
TU
3269static struct scatterlist *
3270rotate_pages(dma_addr_t *in, unsigned int offset,
3271 unsigned int width, unsigned int height,
3272 struct sg_table *st, struct scatterlist *sg)
50470bb0
TU
3273{
3274 unsigned int column, row;
3275 unsigned int src_idx;
50470bb0 3276
804beb4b
TU
3277 if (!sg) {
3278 st->nents = 0;
3279 sg = st->sgl;
3280 }
50470bb0
TU
3281
3282 for (column = 0; column < width; column++) {
3283 src_idx = width * (height - 1) + column;
3284 for (row = 0; row < height; row++) {
3285 st->nents++;
3286 /* We don't need the pages, but need to initialize
3287 * the entries so the sg list can be happily traversed.
3288 * The only thing we need are DMA addresses.
3289 */
3290 sg_set_page(sg, NULL, PAGE_SIZE, 0);
804beb4b 3291 sg_dma_address(sg) = in[offset + src_idx];
50470bb0
TU
3292 sg_dma_len(sg) = PAGE_SIZE;
3293 sg = sg_next(sg);
3294 src_idx -= width;
3295 }
3296 }
804beb4b
TU
3297
3298 return sg;
50470bb0
TU
3299}
3300
3301static struct sg_table *
3302intel_rotate_fb_obj_pages(struct i915_ggtt_view *ggtt_view,
3303 struct drm_i915_gem_object *obj)
3304{
50470bb0 3305 struct intel_rotation_info *rot_info = &ggtt_view->rotation_info;
84fe03f7 3306 unsigned int size_pages = rot_info->size >> PAGE_SHIFT;
89e3e142 3307 unsigned int size_pages_uv;
50470bb0
TU
3308 struct sg_page_iter sg_iter;
3309 unsigned long i;
3310 dma_addr_t *page_addr_list;
3311 struct sg_table *st;
89e3e142
TU
3312 unsigned int uv_start_page;
3313 struct scatterlist *sg;
1d00dad5 3314 int ret = -ENOMEM;
50470bb0 3315
50470bb0 3316 /* Allocate a temporary list of source pages for random access. */
84fe03f7
TU
3317 page_addr_list = drm_malloc_ab(obj->base.size / PAGE_SIZE,
3318 sizeof(dma_addr_t));
50470bb0
TU
3319 if (!page_addr_list)
3320 return ERR_PTR(ret);
3321
89e3e142
TU
3322 /* Account for UV plane with NV12. */
3323 if (rot_info->pixel_format == DRM_FORMAT_NV12)
3324 size_pages_uv = rot_info->size_uv >> PAGE_SHIFT;
3325 else
3326 size_pages_uv = 0;
3327
50470bb0
TU
3328 /* Allocate target SG list. */
3329 st = kmalloc(sizeof(*st), GFP_KERNEL);
3330 if (!st)
3331 goto err_st_alloc;
3332
89e3e142 3333 ret = sg_alloc_table(st, size_pages + size_pages_uv, GFP_KERNEL);
50470bb0
TU
3334 if (ret)
3335 goto err_sg_alloc;
3336
3337 /* Populate source page list from the object. */
3338 i = 0;
3339 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents, 0) {
3340 page_addr_list[i] = sg_page_iter_dma_address(&sg_iter);
3341 i++;
3342 }
3343
3344 /* Rotate the pages. */
89e3e142 3345 sg = rotate_pages(page_addr_list, 0,
84fe03f7 3346 rot_info->width_pages, rot_info->height_pages,
804beb4b 3347 st, NULL);
50470bb0 3348
89e3e142
TU
3349 /* Append the UV plane if NV12. */
3350 if (rot_info->pixel_format == DRM_FORMAT_NV12) {
3351 uv_start_page = size_pages;
3352
3353 /* Check for tile-row un-alignment. */
3354 if (offset_in_page(rot_info->uv_offset))
3355 uv_start_page--;
3356
dedf278c
TU
3357 rot_info->uv_start_page = uv_start_page;
3358
89e3e142
TU
3359 rotate_pages(page_addr_list, uv_start_page,
3360 rot_info->width_pages_uv,
3361 rot_info->height_pages_uv,
3362 st, sg);
3363 }
3364
50470bb0 3365 DRM_DEBUG_KMS(
89e3e142 3366 "Created rotated page mapping for object size %zu (pitch=%u, height=%u, pixel_format=0x%x, %ux%u tiles, %u pages (%u plane 0)).\n",
c9f8fd2d 3367 obj->base.size, rot_info->pitch, rot_info->height,
84fe03f7 3368 rot_info->pixel_format, rot_info->width_pages,
89e3e142
TU
3369 rot_info->height_pages, size_pages + size_pages_uv,
3370 size_pages);
50470bb0
TU
3371
3372 drm_free_large(page_addr_list);
3373
3374 return st;
3375
3376err_sg_alloc:
3377 kfree(st);
3378err_st_alloc:
3379 drm_free_large(page_addr_list);
3380
3381 DRM_DEBUG_KMS(
89e3e142 3382 "Failed to create rotated mapping for object size %zu! (%d) (pitch=%u, height=%u, pixel_format=0x%x, %ux%u tiles, %u pages (%u plane 0))\n",
c9f8fd2d 3383 obj->base.size, ret, rot_info->pitch, rot_info->height,
84fe03f7 3384 rot_info->pixel_format, rot_info->width_pages,
89e3e142
TU
3385 rot_info->height_pages, size_pages + size_pages_uv,
3386 size_pages);
50470bb0
TU
3387 return ERR_PTR(ret);
3388}
ec7adb6e 3389
8bd7ef16
JL
3390static struct sg_table *
3391intel_partial_pages(const struct i915_ggtt_view *view,
3392 struct drm_i915_gem_object *obj)
3393{
3394 struct sg_table *st;
3395 struct scatterlist *sg;
3396 struct sg_page_iter obj_sg_iter;
3397 int ret = -ENOMEM;
3398
3399 st = kmalloc(sizeof(*st), GFP_KERNEL);
3400 if (!st)
3401 goto err_st_alloc;
3402
3403 ret = sg_alloc_table(st, view->params.partial.size, GFP_KERNEL);
3404 if (ret)
3405 goto err_sg_alloc;
3406
3407 sg = st->sgl;
3408 st->nents = 0;
3409 for_each_sg_page(obj->pages->sgl, &obj_sg_iter, obj->pages->nents,
3410 view->params.partial.offset)
3411 {
3412 if (st->nents >= view->params.partial.size)
3413 break;
3414
3415 sg_set_page(sg, NULL, PAGE_SIZE, 0);
3416 sg_dma_address(sg) = sg_page_iter_dma_address(&obj_sg_iter);
3417 sg_dma_len(sg) = PAGE_SIZE;
3418
3419 sg = sg_next(sg);
3420 st->nents++;
3421 }
3422
3423 return st;
3424
3425err_sg_alloc:
3426 kfree(st);
3427err_st_alloc:
3428 return ERR_PTR(ret);
3429}
3430
70b9f6f8 3431static int
50470bb0 3432i915_get_ggtt_vma_pages(struct i915_vma *vma)
fe14d5f4 3433{
50470bb0
TU
3434 int ret = 0;
3435
fe14d5f4
TU
3436 if (vma->ggtt_view.pages)
3437 return 0;
3438
3439 if (vma->ggtt_view.type == I915_GGTT_VIEW_NORMAL)
3440 vma->ggtt_view.pages = vma->obj->pages;
50470bb0
TU
3441 else if (vma->ggtt_view.type == I915_GGTT_VIEW_ROTATED)
3442 vma->ggtt_view.pages =
3443 intel_rotate_fb_obj_pages(&vma->ggtt_view, vma->obj);
8bd7ef16
JL
3444 else if (vma->ggtt_view.type == I915_GGTT_VIEW_PARTIAL)
3445 vma->ggtt_view.pages =
3446 intel_partial_pages(&vma->ggtt_view, vma->obj);
fe14d5f4
TU
3447 else
3448 WARN_ONCE(1, "GGTT view %u not implemented!\n",
3449 vma->ggtt_view.type);
3450
3451 if (!vma->ggtt_view.pages) {
ec7adb6e 3452 DRM_ERROR("Failed to get pages for GGTT view type %u!\n",
fe14d5f4 3453 vma->ggtt_view.type);
50470bb0
TU
3454 ret = -EINVAL;
3455 } else if (IS_ERR(vma->ggtt_view.pages)) {
3456 ret = PTR_ERR(vma->ggtt_view.pages);
3457 vma->ggtt_view.pages = NULL;
3458 DRM_ERROR("Failed to get pages for VMA view type %u (%d)!\n",
3459 vma->ggtt_view.type, ret);
fe14d5f4
TU
3460 }
3461
50470bb0 3462 return ret;
fe14d5f4
TU
3463}
3464
3465/**
3466 * i915_vma_bind - Sets up PTEs for an VMA in it's corresponding address space.
3467 * @vma: VMA to map
3468 * @cache_level: mapping cache level
3469 * @flags: flags like global or local mapping
3470 *
3471 * DMA addresses are taken from the scatter-gather table of this object (or of
3472 * this VMA in case of non-default GGTT views) and PTE entries set up.
3473 * Note that DMA addresses are also the only part of the SG table we care about.
3474 */
3475int i915_vma_bind(struct i915_vma *vma, enum i915_cache_level cache_level,
3476 u32 flags)
3477{
75d04a37
MK
3478 int ret;
3479 u32 bind_flags;
1d335d1b 3480
75d04a37
MK
3481 if (WARN_ON(flags == 0))
3482 return -EINVAL;
1d335d1b 3483
75d04a37 3484 bind_flags = 0;
0875546c
DV
3485 if (flags & PIN_GLOBAL)
3486 bind_flags |= GLOBAL_BIND;
3487 if (flags & PIN_USER)
3488 bind_flags |= LOCAL_BIND;
3489
3490 if (flags & PIN_UPDATE)
3491 bind_flags |= vma->bound;
3492 else
3493 bind_flags &= ~vma->bound;
3494
75d04a37
MK
3495 if (bind_flags == 0)
3496 return 0;
3497
3498 if (vma->bound == 0 && vma->vm->allocate_va_range) {
3499 trace_i915_va_alloc(vma->vm,
3500 vma->node.start,
3501 vma->node.size,
3502 VM_TO_TRACE_NAME(vma->vm));
3503
b2dd4511
MK
3504 /* XXX: i915_vma_pin() will fix this +- hack */
3505 vma->pin_count++;
75d04a37
MK
3506 ret = vma->vm->allocate_va_range(vma->vm,
3507 vma->node.start,
3508 vma->node.size);
b2dd4511 3509 vma->pin_count--;
75d04a37
MK
3510 if (ret)
3511 return ret;
3512 }
3513
3514 ret = vma->vm->bind_vma(vma, cache_level, bind_flags);
70b9f6f8
DV
3515 if (ret)
3516 return ret;
0875546c
DV
3517
3518 vma->bound |= bind_flags;
fe14d5f4
TU
3519
3520 return 0;
3521}
91e6711e
JL
3522
3523/**
3524 * i915_ggtt_view_size - Get the size of a GGTT view.
3525 * @obj: Object the view is of.
3526 * @view: The view in question.
3527 *
3528 * @return The size of the GGTT view in bytes.
3529 */
3530size_t
3531i915_ggtt_view_size(struct drm_i915_gem_object *obj,
3532 const struct i915_ggtt_view *view)
3533{
9e759ff1 3534 if (view->type == I915_GGTT_VIEW_NORMAL) {
91e6711e 3535 return obj->base.size;
9e759ff1
TU
3536 } else if (view->type == I915_GGTT_VIEW_ROTATED) {
3537 return view->rotation_info.size;
8bd7ef16
JL
3538 } else if (view->type == I915_GGTT_VIEW_PARTIAL) {
3539 return view->params.partial.size << PAGE_SHIFT;
91e6711e
JL
3540 } else {
3541 WARN_ONCE(1, "GGTT view %u not implemented!\n", view->type);
3542 return obj->base.size;
3543 }
3544}