]> git.proxmox.com Git - mirror_ubuntu-bionic-kernel.git/blame - drivers/gpu/drm/i915/i915_gem_gtt.c
drm/i915/gen8: Initialize PDPs and PML4
[mirror_ubuntu-bionic-kernel.git] / drivers / gpu / drm / i915 / i915_gem_gtt.c
CommitLineData
76aaf220
DV
1/*
2 * Copyright © 2010 Daniel Vetter
c4ac524c 3 * Copyright © 2011-2014 Intel Corporation
76aaf220
DV
4 *
5 * Permission is hereby granted, free of charge, to any person obtaining a
6 * copy of this software and associated documentation files (the "Software"),
7 * to deal in the Software without restriction, including without limitation
8 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
9 * and/or sell copies of the Software, and to permit persons to whom the
10 * Software is furnished to do so, subject to the following conditions:
11 *
12 * The above copyright notice and this permission notice (including the next
13 * paragraph) shall be included in all copies or substantial portions of the
14 * Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
21 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
22 * IN THE SOFTWARE.
23 *
24 */
25
0e46ce2e 26#include <linux/seq_file.h>
760285e7
DH
27#include <drm/drmP.h>
28#include <drm/i915_drm.h>
76aaf220 29#include "i915_drv.h"
5dda8fa3 30#include "i915_vgpu.h"
76aaf220
DV
31#include "i915_trace.h"
32#include "intel_drv.h"
33
45f8f69a
TU
34/**
35 * DOC: Global GTT views
36 *
37 * Background and previous state
38 *
39 * Historically objects could exists (be bound) in global GTT space only as
40 * singular instances with a view representing all of the object's backing pages
41 * in a linear fashion. This view will be called a normal view.
42 *
43 * To support multiple views of the same object, where the number of mapped
44 * pages is not equal to the backing store, or where the layout of the pages
45 * is not linear, concept of a GGTT view was added.
46 *
47 * One example of an alternative view is a stereo display driven by a single
48 * image. In this case we would have a framebuffer looking like this
49 * (2x2 pages):
50 *
51 * 12
52 * 34
53 *
54 * Above would represent a normal GGTT view as normally mapped for GPU or CPU
55 * rendering. In contrast, fed to the display engine would be an alternative
56 * view which could look something like this:
57 *
58 * 1212
59 * 3434
60 *
61 * In this example both the size and layout of pages in the alternative view is
62 * different from the normal view.
63 *
64 * Implementation and usage
65 *
66 * GGTT views are implemented using VMAs and are distinguished via enum
67 * i915_ggtt_view_type and struct i915_ggtt_view.
68 *
69 * A new flavour of core GEM functions which work with GGTT bound objects were
ec7adb6e
JL
70 * added with the _ggtt_ infix, and sometimes with _view postfix to avoid
71 * renaming in large amounts of code. They take the struct i915_ggtt_view
72 * parameter encapsulating all metadata required to implement a view.
45f8f69a
TU
73 *
74 * As a helper for callers which are only interested in the normal view,
75 * globally const i915_ggtt_view_normal singleton instance exists. All old core
76 * GEM API functions, the ones not taking the view parameter, are operating on,
77 * or with the normal GGTT view.
78 *
79 * Code wanting to add or use a new GGTT view needs to:
80 *
81 * 1. Add a new enum with a suitable name.
82 * 2. Extend the metadata in the i915_ggtt_view structure if required.
83 * 3. Add support to i915_get_vma_pages().
84 *
85 * New views are required to build a scatter-gather table from within the
86 * i915_get_vma_pages function. This table is stored in the vma.ggtt_view and
87 * exists for the lifetime of an VMA.
88 *
89 * Core API is designed to have copy semantics which means that passed in
90 * struct i915_ggtt_view does not need to be persistent (left around after
91 * calling the core API functions).
92 *
93 */
94
70b9f6f8
DV
95static int
96i915_get_ggtt_vma_pages(struct i915_vma *vma);
97
fe14d5f4 98const struct i915_ggtt_view i915_ggtt_view_normal;
9abc4648
JL
99const struct i915_ggtt_view i915_ggtt_view_rotated = {
100 .type = I915_GGTT_VIEW_ROTATED
101};
fe14d5f4 102
cfa7c862
DV
103static int sanitize_enable_ppgtt(struct drm_device *dev, int enable_ppgtt)
104{
1893a71b
CW
105 bool has_aliasing_ppgtt;
106 bool has_full_ppgtt;
107
108 has_aliasing_ppgtt = INTEL_INFO(dev)->gen >= 6;
109 has_full_ppgtt = INTEL_INFO(dev)->gen >= 7;
1893a71b 110
71ba2d64
YZ
111 if (intel_vgpu_active(dev))
112 has_full_ppgtt = false; /* emulation is too hard */
113
70ee45e1
DL
114 /*
115 * We don't allow disabling PPGTT for gen9+ as it's a requirement for
116 * execlists, the sole mechanism available to submit work.
117 */
118 if (INTEL_INFO(dev)->gen < 9 &&
119 (enable_ppgtt == 0 || !has_aliasing_ppgtt))
cfa7c862
DV
120 return 0;
121
122 if (enable_ppgtt == 1)
123 return 1;
124
1893a71b 125 if (enable_ppgtt == 2 && has_full_ppgtt)
cfa7c862
DV
126 return 2;
127
93a25a9e
DV
128#ifdef CONFIG_INTEL_IOMMU
129 /* Disable ppgtt on SNB if VT-d is on. */
130 if (INTEL_INFO(dev)->gen == 6 && intel_iommu_gfx_mapped) {
131 DRM_INFO("Disabling PPGTT because VT-d is on\n");
cfa7c862 132 return 0;
93a25a9e
DV
133 }
134#endif
135
62942ed7 136 /* Early VLV doesn't have this */
ca2aed6c
VS
137 if (IS_VALLEYVIEW(dev) && !IS_CHERRYVIEW(dev) &&
138 dev->pdev->revision < 0xb) {
62942ed7
JB
139 DRM_DEBUG_DRIVER("disabling PPGTT on pre-B3 step VLV\n");
140 return 0;
141 }
142
2f82bbdf
MT
143 if (INTEL_INFO(dev)->gen >= 8 && i915.enable_execlists)
144 return 2;
145 else
146 return has_aliasing_ppgtt ? 1 : 0;
93a25a9e
DV
147}
148
70b9f6f8
DV
149static int ppgtt_bind_vma(struct i915_vma *vma,
150 enum i915_cache_level cache_level,
151 u32 unused)
47552659
DV
152{
153 u32 pte_flags = 0;
154
155 /* Currently applicable only to VLV */
156 if (vma->obj->gt_ro)
157 pte_flags |= PTE_READ_ONLY;
158
159 vma->vm->insert_entries(vma->vm, vma->obj->pages, vma->node.start,
160 cache_level, pte_flags);
70b9f6f8
DV
161
162 return 0;
47552659
DV
163}
164
165static void ppgtt_unbind_vma(struct i915_vma *vma)
166{
167 vma->vm->clear_range(vma->vm,
168 vma->node.start,
169 vma->obj->base.size,
170 true);
171}
6f65e29a 172
2c642b07
DV
173static gen8_pte_t gen8_pte_encode(dma_addr_t addr,
174 enum i915_cache_level level,
175 bool valid)
94ec8f61 176{
07749ef3 177 gen8_pte_t pte = valid ? _PAGE_PRESENT | _PAGE_RW : 0;
94ec8f61 178 pte |= addr;
63c42e56
BW
179
180 switch (level) {
181 case I915_CACHE_NONE:
fbe5d36e 182 pte |= PPAT_UNCACHED_INDEX;
63c42e56
BW
183 break;
184 case I915_CACHE_WT:
185 pte |= PPAT_DISPLAY_ELLC_INDEX;
186 break;
187 default:
188 pte |= PPAT_CACHED_INDEX;
189 break;
190 }
191
94ec8f61
BW
192 return pte;
193}
194
fe36f55d
MK
195static gen8_pde_t gen8_pde_encode(const dma_addr_t addr,
196 const enum i915_cache_level level)
b1fe6673 197{
07749ef3 198 gen8_pde_t pde = _PAGE_PRESENT | _PAGE_RW;
b1fe6673
BW
199 pde |= addr;
200 if (level != I915_CACHE_NONE)
201 pde |= PPAT_CACHED_PDE_INDEX;
202 else
203 pde |= PPAT_UNCACHED_INDEX;
204 return pde;
205}
206
762d9936
MT
207#define gen8_pdpe_encode gen8_pde_encode
208#define gen8_pml4e_encode gen8_pde_encode
209
07749ef3
MT
210static gen6_pte_t snb_pte_encode(dma_addr_t addr,
211 enum i915_cache_level level,
212 bool valid, u32 unused)
54d12527 213{
07749ef3 214 gen6_pte_t pte = valid ? GEN6_PTE_VALID : 0;
54d12527 215 pte |= GEN6_PTE_ADDR_ENCODE(addr);
e7210c3c
BW
216
217 switch (level) {
350ec881
CW
218 case I915_CACHE_L3_LLC:
219 case I915_CACHE_LLC:
220 pte |= GEN6_PTE_CACHE_LLC;
221 break;
222 case I915_CACHE_NONE:
223 pte |= GEN6_PTE_UNCACHED;
224 break;
225 default:
5f77eeb0 226 MISSING_CASE(level);
350ec881
CW
227 }
228
229 return pte;
230}
231
07749ef3
MT
232static gen6_pte_t ivb_pte_encode(dma_addr_t addr,
233 enum i915_cache_level level,
234 bool valid, u32 unused)
350ec881 235{
07749ef3 236 gen6_pte_t pte = valid ? GEN6_PTE_VALID : 0;
350ec881
CW
237 pte |= GEN6_PTE_ADDR_ENCODE(addr);
238
239 switch (level) {
240 case I915_CACHE_L3_LLC:
241 pte |= GEN7_PTE_CACHE_L3_LLC;
e7210c3c
BW
242 break;
243 case I915_CACHE_LLC:
244 pte |= GEN6_PTE_CACHE_LLC;
245 break;
246 case I915_CACHE_NONE:
9119708c 247 pte |= GEN6_PTE_UNCACHED;
e7210c3c
BW
248 break;
249 default:
5f77eeb0 250 MISSING_CASE(level);
e7210c3c
BW
251 }
252
54d12527
BW
253 return pte;
254}
255
07749ef3
MT
256static gen6_pte_t byt_pte_encode(dma_addr_t addr,
257 enum i915_cache_level level,
258 bool valid, u32 flags)
93c34e70 259{
07749ef3 260 gen6_pte_t pte = valid ? GEN6_PTE_VALID : 0;
93c34e70
KG
261 pte |= GEN6_PTE_ADDR_ENCODE(addr);
262
24f3a8cf
AG
263 if (!(flags & PTE_READ_ONLY))
264 pte |= BYT_PTE_WRITEABLE;
93c34e70
KG
265
266 if (level != I915_CACHE_NONE)
267 pte |= BYT_PTE_SNOOPED_BY_CPU_CACHES;
268
269 return pte;
270}
271
07749ef3
MT
272static gen6_pte_t hsw_pte_encode(dma_addr_t addr,
273 enum i915_cache_level level,
274 bool valid, u32 unused)
9119708c 275{
07749ef3 276 gen6_pte_t pte = valid ? GEN6_PTE_VALID : 0;
0d8ff15e 277 pte |= HSW_PTE_ADDR_ENCODE(addr);
9119708c
KG
278
279 if (level != I915_CACHE_NONE)
87a6b688 280 pte |= HSW_WB_LLC_AGE3;
9119708c
KG
281
282 return pte;
283}
284
07749ef3
MT
285static gen6_pte_t iris_pte_encode(dma_addr_t addr,
286 enum i915_cache_level level,
287 bool valid, u32 unused)
4d15c145 288{
07749ef3 289 gen6_pte_t pte = valid ? GEN6_PTE_VALID : 0;
4d15c145
BW
290 pte |= HSW_PTE_ADDR_ENCODE(addr);
291
651d794f
CW
292 switch (level) {
293 case I915_CACHE_NONE:
294 break;
295 case I915_CACHE_WT:
c51e9701 296 pte |= HSW_WT_ELLC_LLC_AGE3;
651d794f
CW
297 break;
298 default:
c51e9701 299 pte |= HSW_WB_ELLC_LLC_AGE3;
651d794f
CW
300 break;
301 }
4d15c145
BW
302
303 return pte;
304}
305
c114f76a
MK
306static int __setup_page_dma(struct drm_device *dev,
307 struct i915_page_dma *p, gfp_t flags)
678d96fb
BW
308{
309 struct device *device = &dev->pdev->dev;
310
c114f76a 311 p->page = alloc_page(flags);
44159ddb
MK
312 if (!p->page)
313 return -ENOMEM;
678d96fb 314
44159ddb
MK
315 p->daddr = dma_map_page(device,
316 p->page, 0, 4096, PCI_DMA_BIDIRECTIONAL);
678d96fb 317
44159ddb
MK
318 if (dma_mapping_error(device, p->daddr)) {
319 __free_page(p->page);
320 return -EINVAL;
321 }
1266cdb1
MT
322
323 return 0;
678d96fb
BW
324}
325
c114f76a
MK
326static int setup_page_dma(struct drm_device *dev, struct i915_page_dma *p)
327{
328 return __setup_page_dma(dev, p, GFP_KERNEL);
329}
330
44159ddb 331static void cleanup_page_dma(struct drm_device *dev, struct i915_page_dma *p)
06fda602 332{
44159ddb 333 if (WARN_ON(!p->page))
06fda602 334 return;
678d96fb 335
44159ddb
MK
336 dma_unmap_page(&dev->pdev->dev, p->daddr, 4096, PCI_DMA_BIDIRECTIONAL);
337 __free_page(p->page);
338 memset(p, 0, sizeof(*p));
339}
340
d1c54acd 341static void *kmap_page_dma(struct i915_page_dma *p)
73eeea53 342{
d1c54acd
MK
343 return kmap_atomic(p->page);
344}
73eeea53 345
d1c54acd
MK
346/* We use the flushing unmap only with ppgtt structures:
347 * page directories, page tables and scratch pages.
348 */
349static void kunmap_page_dma(struct drm_device *dev, void *vaddr)
350{
73eeea53
MK
351 /* There are only few exceptions for gen >=6. chv and bxt.
352 * And we are not sure about the latter so play safe for now.
353 */
354 if (IS_CHERRYVIEW(dev) || IS_BROXTON(dev))
355 drm_clflush_virt_range(vaddr, PAGE_SIZE);
356
357 kunmap_atomic(vaddr);
358}
359
567047be 360#define kmap_px(px) kmap_page_dma(px_base(px))
d1c54acd
MK
361#define kunmap_px(ppgtt, vaddr) kunmap_page_dma((ppgtt)->base.dev, (vaddr))
362
567047be
MK
363#define setup_px(dev, px) setup_page_dma((dev), px_base(px))
364#define cleanup_px(dev, px) cleanup_page_dma((dev), px_base(px))
365#define fill_px(dev, px, v) fill_page_dma((dev), px_base(px), (v))
366#define fill32_px(dev, px, v) fill_page_dma_32((dev), px_base(px), (v))
367
d1c54acd
MK
368static void fill_page_dma(struct drm_device *dev, struct i915_page_dma *p,
369 const uint64_t val)
370{
371 int i;
372 uint64_t * const vaddr = kmap_page_dma(p);
373
374 for (i = 0; i < 512; i++)
375 vaddr[i] = val;
376
377 kunmap_page_dma(dev, vaddr);
378}
379
73eeea53
MK
380static void fill_page_dma_32(struct drm_device *dev, struct i915_page_dma *p,
381 const uint32_t val32)
382{
383 uint64_t v = val32;
384
385 v = v << 32 | val32;
386
387 fill_page_dma(dev, p, v);
388}
389
4ad2af1e
MK
390static struct i915_page_scratch *alloc_scratch_page(struct drm_device *dev)
391{
392 struct i915_page_scratch *sp;
393 int ret;
394
395 sp = kzalloc(sizeof(*sp), GFP_KERNEL);
396 if (sp == NULL)
397 return ERR_PTR(-ENOMEM);
398
399 ret = __setup_page_dma(dev, px_base(sp), GFP_DMA32 | __GFP_ZERO);
400 if (ret) {
401 kfree(sp);
402 return ERR_PTR(ret);
403 }
404
405 set_pages_uc(px_page(sp), 1);
406
407 return sp;
408}
409
410static void free_scratch_page(struct drm_device *dev,
411 struct i915_page_scratch *sp)
412{
413 set_pages_wb(px_page(sp), 1);
414
415 cleanup_px(dev, sp);
416 kfree(sp);
417}
418
8a1ebd74 419static struct i915_page_table *alloc_pt(struct drm_device *dev)
06fda602 420{
ec565b3c 421 struct i915_page_table *pt;
678d96fb
BW
422 const size_t count = INTEL_INFO(dev)->gen >= 8 ?
423 GEN8_PTES : GEN6_PTES;
424 int ret = -ENOMEM;
06fda602
BW
425
426 pt = kzalloc(sizeof(*pt), GFP_KERNEL);
427 if (!pt)
428 return ERR_PTR(-ENOMEM);
429
678d96fb
BW
430 pt->used_ptes = kcalloc(BITS_TO_LONGS(count), sizeof(*pt->used_ptes),
431 GFP_KERNEL);
432
433 if (!pt->used_ptes)
434 goto fail_bitmap;
435
567047be 436 ret = setup_px(dev, pt);
678d96fb 437 if (ret)
44159ddb 438 goto fail_page_m;
06fda602
BW
439
440 return pt;
678d96fb 441
44159ddb 442fail_page_m:
678d96fb
BW
443 kfree(pt->used_ptes);
444fail_bitmap:
445 kfree(pt);
446
447 return ERR_PTR(ret);
06fda602
BW
448}
449
2e906bea 450static void free_pt(struct drm_device *dev, struct i915_page_table *pt)
06fda602 451{
2e906bea
MK
452 cleanup_px(dev, pt);
453 kfree(pt->used_ptes);
454 kfree(pt);
455}
456
457static void gen8_initialize_pt(struct i915_address_space *vm,
458 struct i915_page_table *pt)
459{
460 gen8_pte_t scratch_pte;
461
462 scratch_pte = gen8_pte_encode(px_dma(vm->scratch_page),
463 I915_CACHE_LLC, true);
464
465 fill_px(vm->dev, pt, scratch_pte);
466}
467
468static void gen6_initialize_pt(struct i915_address_space *vm,
469 struct i915_page_table *pt)
470{
471 gen6_pte_t scratch_pte;
472
473 WARN_ON(px_dma(vm->scratch_page) == 0);
474
475 scratch_pte = vm->pte_encode(px_dma(vm->scratch_page),
476 I915_CACHE_LLC, true, 0);
477
478 fill32_px(vm->dev, pt, scratch_pte);
06fda602
BW
479}
480
8a1ebd74 481static struct i915_page_directory *alloc_pd(struct drm_device *dev)
06fda602 482{
ec565b3c 483 struct i915_page_directory *pd;
33c8819f 484 int ret = -ENOMEM;
06fda602
BW
485
486 pd = kzalloc(sizeof(*pd), GFP_KERNEL);
487 if (!pd)
488 return ERR_PTR(-ENOMEM);
489
33c8819f
MT
490 pd->used_pdes = kcalloc(BITS_TO_LONGS(I915_PDES),
491 sizeof(*pd->used_pdes), GFP_KERNEL);
492 if (!pd->used_pdes)
a08e111a 493 goto fail_bitmap;
33c8819f 494
567047be 495 ret = setup_px(dev, pd);
33c8819f 496 if (ret)
a08e111a 497 goto fail_page_m;
e5815a2e 498
06fda602 499 return pd;
33c8819f 500
a08e111a 501fail_page_m:
33c8819f 502 kfree(pd->used_pdes);
a08e111a 503fail_bitmap:
33c8819f
MT
504 kfree(pd);
505
506 return ERR_PTR(ret);
06fda602
BW
507}
508
2e906bea
MK
509static void free_pd(struct drm_device *dev, struct i915_page_directory *pd)
510{
511 if (px_page(pd)) {
512 cleanup_px(dev, pd);
513 kfree(pd->used_pdes);
514 kfree(pd);
515 }
516}
517
518static void gen8_initialize_pd(struct i915_address_space *vm,
519 struct i915_page_directory *pd)
520{
521 gen8_pde_t scratch_pde;
522
523 scratch_pde = gen8_pde_encode(px_dma(vm->scratch_pt), I915_CACHE_LLC);
524
525 fill_px(vm->dev, pd, scratch_pde);
526}
527
6ac18502
MT
528static int __pdp_init(struct drm_device *dev,
529 struct i915_page_directory_pointer *pdp)
530{
531 size_t pdpes = I915_PDPES_PER_PDP(dev);
532
533 pdp->used_pdpes = kcalloc(BITS_TO_LONGS(pdpes),
534 sizeof(unsigned long),
535 GFP_KERNEL);
536 if (!pdp->used_pdpes)
537 return -ENOMEM;
538
539 pdp->page_directory = kcalloc(pdpes, sizeof(*pdp->page_directory),
540 GFP_KERNEL);
541 if (!pdp->page_directory) {
542 kfree(pdp->used_pdpes);
543 /* the PDP might be the statically allocated top level. Keep it
544 * as clean as possible */
545 pdp->used_pdpes = NULL;
546 return -ENOMEM;
547 }
548
549 return 0;
550}
551
552static void __pdp_fini(struct i915_page_directory_pointer *pdp)
553{
554 kfree(pdp->used_pdpes);
555 kfree(pdp->page_directory);
556 pdp->page_directory = NULL;
557}
558
762d9936
MT
559static struct
560i915_page_directory_pointer *alloc_pdp(struct drm_device *dev)
561{
562 struct i915_page_directory_pointer *pdp;
563 int ret = -ENOMEM;
564
565 WARN_ON(!USES_FULL_48BIT_PPGTT(dev));
566
567 pdp = kzalloc(sizeof(*pdp), GFP_KERNEL);
568 if (!pdp)
569 return ERR_PTR(-ENOMEM);
570
571 ret = __pdp_init(dev, pdp);
572 if (ret)
573 goto fail_bitmap;
574
575 ret = setup_px(dev, pdp);
576 if (ret)
577 goto fail_page_m;
578
579 return pdp;
580
581fail_page_m:
582 __pdp_fini(pdp);
583fail_bitmap:
584 kfree(pdp);
585
586 return ERR_PTR(ret);
587}
588
6ac18502
MT
589static void free_pdp(struct drm_device *dev,
590 struct i915_page_directory_pointer *pdp)
591{
592 __pdp_fini(pdp);
762d9936
MT
593 if (USES_FULL_48BIT_PPGTT(dev)) {
594 cleanup_px(dev, pdp);
595 kfree(pdp);
596 }
597}
598
69ab76fd
MT
599static void gen8_initialize_pdp(struct i915_address_space *vm,
600 struct i915_page_directory_pointer *pdp)
601{
602 gen8_ppgtt_pdpe_t scratch_pdpe;
603
604 scratch_pdpe = gen8_pdpe_encode(px_dma(vm->scratch_pd), I915_CACHE_LLC);
605
606 fill_px(vm->dev, pdp, scratch_pdpe);
607}
608
609static void gen8_initialize_pml4(struct i915_address_space *vm,
610 struct i915_pml4 *pml4)
611{
612 gen8_ppgtt_pml4e_t scratch_pml4e;
613
614 scratch_pml4e = gen8_pml4e_encode(px_dma(vm->scratch_pdp),
615 I915_CACHE_LLC);
616
617 fill_px(vm->dev, pml4, scratch_pml4e);
618}
619
762d9936
MT
620static void
621gen8_setup_page_directory(struct i915_hw_ppgtt *ppgtt,
622 struct i915_page_directory_pointer *pdp,
623 struct i915_page_directory *pd,
624 int index)
625{
626 gen8_ppgtt_pdpe_t *page_directorypo;
627
628 if (!USES_FULL_48BIT_PPGTT(ppgtt->base.dev))
629 return;
630
631 page_directorypo = kmap_px(pdp);
632 page_directorypo[index] = gen8_pdpe_encode(px_dma(pd), I915_CACHE_LLC);
633 kunmap_px(ppgtt, page_directorypo);
634}
635
636static void
637gen8_setup_page_directory_pointer(struct i915_hw_ppgtt *ppgtt,
638 struct i915_pml4 *pml4,
639 struct i915_page_directory_pointer *pdp,
640 int index)
641{
642 gen8_ppgtt_pml4e_t *pagemap = kmap_px(pml4);
643
644 WARN_ON(!USES_FULL_48BIT_PPGTT(ppgtt->base.dev));
645 pagemap[index] = gen8_pml4e_encode(px_dma(pdp), I915_CACHE_LLC);
646 kunmap_px(ppgtt, pagemap);
6ac18502
MT
647}
648
94e409c1 649/* Broadwell Page Directory Pointer Descriptors */
e85b26dc 650static int gen8_write_pdp(struct drm_i915_gem_request *req,
7cb6d7ac
MT
651 unsigned entry,
652 dma_addr_t addr)
94e409c1 653{
e85b26dc 654 struct intel_engine_cs *ring = req->ring;
94e409c1
BW
655 int ret;
656
657 BUG_ON(entry >= 4);
658
5fb9de1a 659 ret = intel_ring_begin(req, 6);
94e409c1
BW
660 if (ret)
661 return ret;
662
663 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
664 intel_ring_emit(ring, GEN8_RING_PDP_UDW(ring, entry));
7cb6d7ac 665 intel_ring_emit(ring, upper_32_bits(addr));
94e409c1
BW
666 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
667 intel_ring_emit(ring, GEN8_RING_PDP_LDW(ring, entry));
7cb6d7ac 668 intel_ring_emit(ring, lower_32_bits(addr));
94e409c1
BW
669 intel_ring_advance(ring);
670
671 return 0;
672}
673
2dba3239
MT
674static int gen8_legacy_mm_switch(struct i915_hw_ppgtt *ppgtt,
675 struct drm_i915_gem_request *req)
94e409c1 676{
eeb9488e 677 int i, ret;
94e409c1 678
7cb6d7ac 679 for (i = GEN8_LEGACY_PDPES - 1; i >= 0; i--) {
d852c7bf
MK
680 const dma_addr_t pd_daddr = i915_page_dir_dma_addr(ppgtt, i);
681
e85b26dc 682 ret = gen8_write_pdp(req, i, pd_daddr);
eeb9488e
BW
683 if (ret)
684 return ret;
94e409c1 685 }
d595bd4b 686
eeb9488e 687 return 0;
94e409c1
BW
688}
689
2dba3239
MT
690static int gen8_48b_mm_switch(struct i915_hw_ppgtt *ppgtt,
691 struct drm_i915_gem_request *req)
692{
693 return gen8_write_pdp(req, 0, px_dma(&ppgtt->pml4));
694}
695
f9b5b782
MT
696static void gen8_ppgtt_clear_pte_range(struct i915_address_space *vm,
697 struct i915_page_directory_pointer *pdp,
698 uint64_t start,
699 uint64_t length,
700 gen8_pte_t scratch_pte)
459108b8
BW
701{
702 struct i915_hw_ppgtt *ppgtt =
703 container_of(vm, struct i915_hw_ppgtt, base);
f9b5b782 704 gen8_pte_t *pt_vaddr;
de5ba8eb
MT
705 unsigned pdpe = gen8_pdpe_index(start);
706 unsigned pde = gen8_pde_index(start);
707 unsigned pte = gen8_pte_index(start);
782f1495 708 unsigned num_entries = length >> PAGE_SHIFT;
459108b8
BW
709 unsigned last_pte, i;
710
f9b5b782
MT
711 if (WARN_ON(!pdp))
712 return;
459108b8
BW
713
714 while (num_entries) {
ec565b3c
MT
715 struct i915_page_directory *pd;
716 struct i915_page_table *pt;
06fda602 717
d4ec9da0 718 if (WARN_ON(!pdp->page_directory[pdpe]))
00245266 719 break;
06fda602 720
d4ec9da0 721 pd = pdp->page_directory[pdpe];
06fda602
BW
722
723 if (WARN_ON(!pd->page_table[pde]))
00245266 724 break;
06fda602
BW
725
726 pt = pd->page_table[pde];
727
567047be 728 if (WARN_ON(!px_page(pt)))
00245266 729 break;
06fda602 730
7ad47cf2 731 last_pte = pte + num_entries;
07749ef3
MT
732 if (last_pte > GEN8_PTES)
733 last_pte = GEN8_PTES;
459108b8 734
d1c54acd 735 pt_vaddr = kmap_px(pt);
459108b8 736
7ad47cf2 737 for (i = pte; i < last_pte; i++) {
459108b8 738 pt_vaddr[i] = scratch_pte;
7ad47cf2
BW
739 num_entries--;
740 }
459108b8 741
d1c54acd 742 kunmap_px(ppgtt, pt);
459108b8 743
7ad47cf2 744 pte = 0;
07749ef3 745 if (++pde == I915_PDES) {
de5ba8eb
MT
746 if (++pdpe == I915_PDPES_PER_PDP(vm->dev))
747 break;
7ad47cf2
BW
748 pde = 0;
749 }
459108b8
BW
750 }
751}
752
f9b5b782
MT
753static void gen8_ppgtt_clear_range(struct i915_address_space *vm,
754 uint64_t start,
755 uint64_t length,
756 bool use_scratch)
9df15b49
BW
757{
758 struct i915_hw_ppgtt *ppgtt =
759 container_of(vm, struct i915_hw_ppgtt, base);
f9b5b782
MT
760 gen8_pte_t scratch_pte = gen8_pte_encode(px_dma(vm->scratch_page),
761 I915_CACHE_LLC, use_scratch);
762
de5ba8eb
MT
763 if (!USES_FULL_48BIT_PPGTT(vm->dev)) {
764 gen8_ppgtt_clear_pte_range(vm, &ppgtt->pdp, start, length,
765 scratch_pte);
766 } else {
767 uint64_t templ4, pml4e;
768 struct i915_page_directory_pointer *pdp;
769
770 gen8_for_each_pml4e(pdp, &ppgtt->pml4, start, length, templ4, pml4e) {
771 gen8_ppgtt_clear_pte_range(vm, pdp, start, length,
772 scratch_pte);
773 }
774 }
f9b5b782
MT
775}
776
777static void
778gen8_ppgtt_insert_pte_entries(struct i915_address_space *vm,
779 struct i915_page_directory_pointer *pdp,
3387d433 780 struct sg_page_iter *sg_iter,
f9b5b782
MT
781 uint64_t start,
782 enum i915_cache_level cache_level)
783{
784 struct i915_hw_ppgtt *ppgtt =
785 container_of(vm, struct i915_hw_ppgtt, base);
07749ef3 786 gen8_pte_t *pt_vaddr;
de5ba8eb
MT
787 unsigned pdpe = gen8_pdpe_index(start);
788 unsigned pde = gen8_pde_index(start);
789 unsigned pte = gen8_pte_index(start);
9df15b49 790
6f1cc993 791 pt_vaddr = NULL;
7ad47cf2 792
3387d433 793 while (__sg_page_iter_next(sg_iter)) {
d7b3de91 794 if (pt_vaddr == NULL) {
d4ec9da0 795 struct i915_page_directory *pd = pdp->page_directory[pdpe];
ec565b3c 796 struct i915_page_table *pt = pd->page_table[pde];
d1c54acd 797 pt_vaddr = kmap_px(pt);
d7b3de91 798 }
9df15b49 799
7ad47cf2 800 pt_vaddr[pte] =
3387d433 801 gen8_pte_encode(sg_page_iter_dma_address(sg_iter),
6f1cc993 802 cache_level, true);
07749ef3 803 if (++pte == GEN8_PTES) {
d1c54acd 804 kunmap_px(ppgtt, pt_vaddr);
6f1cc993 805 pt_vaddr = NULL;
07749ef3 806 if (++pde == I915_PDES) {
de5ba8eb
MT
807 if (++pdpe == I915_PDPES_PER_PDP(vm->dev))
808 break;
7ad47cf2
BW
809 pde = 0;
810 }
811 pte = 0;
9df15b49
BW
812 }
813 }
d1c54acd
MK
814
815 if (pt_vaddr)
816 kunmap_px(ppgtt, pt_vaddr);
9df15b49
BW
817}
818
f9b5b782
MT
819static void gen8_ppgtt_insert_entries(struct i915_address_space *vm,
820 struct sg_table *pages,
821 uint64_t start,
822 enum i915_cache_level cache_level,
823 u32 unused)
824{
825 struct i915_hw_ppgtt *ppgtt =
826 container_of(vm, struct i915_hw_ppgtt, base);
3387d433 827 struct sg_page_iter sg_iter;
f9b5b782 828
3387d433 829 __sg_page_iter_start(&sg_iter, pages->sgl, sg_nents(pages->sgl), 0);
de5ba8eb
MT
830
831 if (!USES_FULL_48BIT_PPGTT(vm->dev)) {
832 gen8_ppgtt_insert_pte_entries(vm, &ppgtt->pdp, &sg_iter, start,
833 cache_level);
834 } else {
835 struct i915_page_directory_pointer *pdp;
836 uint64_t templ4, pml4e;
837 uint64_t length = (uint64_t)pages->orig_nents << PAGE_SHIFT;
838
839 gen8_for_each_pml4e(pdp, &ppgtt->pml4, start, length, templ4, pml4e) {
840 gen8_ppgtt_insert_pte_entries(vm, pdp, &sg_iter,
841 start, cache_level);
842 }
843 }
f9b5b782
MT
844}
845
f37c0505
MT
846static void gen8_free_page_tables(struct drm_device *dev,
847 struct i915_page_directory *pd)
7ad47cf2
BW
848{
849 int i;
850
567047be 851 if (!px_page(pd))
7ad47cf2
BW
852 return;
853
33c8819f 854 for_each_set_bit(i, pd->used_pdes, I915_PDES) {
06fda602
BW
855 if (WARN_ON(!pd->page_table[i]))
856 continue;
7ad47cf2 857
a08e111a 858 free_pt(dev, pd->page_table[i]);
06fda602
BW
859 pd->page_table[i] = NULL;
860 }
d7b3de91
BW
861}
862
8776f02b
MK
863static int gen8_init_scratch(struct i915_address_space *vm)
864{
865 struct drm_device *dev = vm->dev;
866
867 vm->scratch_page = alloc_scratch_page(dev);
868 if (IS_ERR(vm->scratch_page))
869 return PTR_ERR(vm->scratch_page);
870
871 vm->scratch_pt = alloc_pt(dev);
872 if (IS_ERR(vm->scratch_pt)) {
873 free_scratch_page(dev, vm->scratch_page);
874 return PTR_ERR(vm->scratch_pt);
875 }
876
877 vm->scratch_pd = alloc_pd(dev);
878 if (IS_ERR(vm->scratch_pd)) {
879 free_pt(dev, vm->scratch_pt);
880 free_scratch_page(dev, vm->scratch_page);
881 return PTR_ERR(vm->scratch_pd);
882 }
883
69ab76fd
MT
884 if (USES_FULL_48BIT_PPGTT(dev)) {
885 vm->scratch_pdp = alloc_pdp(dev);
886 if (IS_ERR(vm->scratch_pdp)) {
887 free_pd(dev, vm->scratch_pd);
888 free_pt(dev, vm->scratch_pt);
889 free_scratch_page(dev, vm->scratch_page);
890 return PTR_ERR(vm->scratch_pdp);
891 }
892 }
893
8776f02b
MK
894 gen8_initialize_pt(vm, vm->scratch_pt);
895 gen8_initialize_pd(vm, vm->scratch_pd);
69ab76fd
MT
896 if (USES_FULL_48BIT_PPGTT(dev))
897 gen8_initialize_pdp(vm, vm->scratch_pdp);
8776f02b
MK
898
899 return 0;
900}
901
902static void gen8_free_scratch(struct i915_address_space *vm)
903{
904 struct drm_device *dev = vm->dev;
905
69ab76fd
MT
906 if (USES_FULL_48BIT_PPGTT(dev))
907 free_pdp(dev, vm->scratch_pdp);
8776f02b
MK
908 free_pd(dev, vm->scratch_pd);
909 free_pt(dev, vm->scratch_pt);
910 free_scratch_page(dev, vm->scratch_page);
911}
912
762d9936
MT
913static void gen8_ppgtt_cleanup_3lvl(struct drm_device *dev,
914 struct i915_page_directory_pointer *pdp)
b45a6715
BW
915{
916 int i;
917
d4ec9da0
MT
918 for_each_set_bit(i, pdp->used_pdpes, I915_PDPES_PER_PDP(dev)) {
919 if (WARN_ON(!pdp->page_directory[i]))
06fda602
BW
920 continue;
921
d4ec9da0
MT
922 gen8_free_page_tables(dev, pdp->page_directory[i]);
923 free_pd(dev, pdp->page_directory[i]);
7ad47cf2 924 }
69876bed 925
d4ec9da0 926 free_pdp(dev, pdp);
762d9936
MT
927}
928
929static void gen8_ppgtt_cleanup_4lvl(struct i915_hw_ppgtt *ppgtt)
930{
931 int i;
932
933 for_each_set_bit(i, ppgtt->pml4.used_pml4es, GEN8_PML4ES_PER_PML4) {
934 if (WARN_ON(!ppgtt->pml4.pdps[i]))
935 continue;
936
937 gen8_ppgtt_cleanup_3lvl(ppgtt->base.dev, ppgtt->pml4.pdps[i]);
938 }
939
940 cleanup_px(ppgtt->base.dev, &ppgtt->pml4);
941}
942
943static void gen8_ppgtt_cleanup(struct i915_address_space *vm)
944{
945 struct i915_hw_ppgtt *ppgtt =
946 container_of(vm, struct i915_hw_ppgtt, base);
947
948 if (!USES_FULL_48BIT_PPGTT(ppgtt->base.dev))
949 gen8_ppgtt_cleanup_3lvl(ppgtt->base.dev, &ppgtt->pdp);
950 else
951 gen8_ppgtt_cleanup_4lvl(ppgtt);
d4ec9da0 952
8776f02b 953 gen8_free_scratch(vm);
b45a6715
BW
954}
955
d7b2633d
MT
956/**
957 * gen8_ppgtt_alloc_pagetabs() - Allocate page tables for VA range.
d4ec9da0
MT
958 * @vm: Master vm structure.
959 * @pd: Page directory for this address range.
d7b2633d 960 * @start: Starting virtual address to begin allocations.
d4ec9da0 961 * @length: Size of the allocations.
d7b2633d
MT
962 * @new_pts: Bitmap set by function with new allocations. Likely used by the
963 * caller to free on error.
964 *
965 * Allocate the required number of page tables. Extremely similar to
966 * gen8_ppgtt_alloc_page_directories(). The main difference is here we are limited by
967 * the page directory boundary (instead of the page directory pointer). That
968 * boundary is 1GB virtual. Therefore, unlike gen8_ppgtt_alloc_page_directories(), it is
969 * possible, and likely that the caller will need to use multiple calls of this
970 * function to achieve the appropriate allocation.
971 *
972 * Return: 0 if success; negative error code otherwise.
973 */
d4ec9da0 974static int gen8_ppgtt_alloc_pagetabs(struct i915_address_space *vm,
e5815a2e 975 struct i915_page_directory *pd,
5441f0cb 976 uint64_t start,
d7b2633d
MT
977 uint64_t length,
978 unsigned long *new_pts)
bf2b4ed2 979{
d4ec9da0 980 struct drm_device *dev = vm->dev;
d7b2633d 981 struct i915_page_table *pt;
5441f0cb
MT
982 uint64_t temp;
983 uint32_t pde;
bf2b4ed2 984
d7b2633d
MT
985 gen8_for_each_pde(pt, pd, start, length, temp, pde) {
986 /* Don't reallocate page tables */
6ac18502 987 if (test_bit(pde, pd->used_pdes)) {
d7b2633d 988 /* Scratch is never allocated this way */
d4ec9da0 989 WARN_ON(pt == vm->scratch_pt);
d7b2633d
MT
990 continue;
991 }
992
8a1ebd74 993 pt = alloc_pt(dev);
d7b2633d 994 if (IS_ERR(pt))
5441f0cb
MT
995 goto unwind_out;
996
d4ec9da0 997 gen8_initialize_pt(vm, pt);
d7b2633d 998 pd->page_table[pde] = pt;
966082c9 999 __set_bit(pde, new_pts);
4c06ec8d 1000 trace_i915_page_table_entry_alloc(vm, pde, start, GEN8_PDE_SHIFT);
7ad47cf2
BW
1001 }
1002
bf2b4ed2 1003 return 0;
7ad47cf2
BW
1004
1005unwind_out:
d7b2633d 1006 for_each_set_bit(pde, new_pts, I915_PDES)
a08e111a 1007 free_pt(dev, pd->page_table[pde]);
7ad47cf2 1008
d7b3de91 1009 return -ENOMEM;
bf2b4ed2
BW
1010}
1011
d7b2633d
MT
1012/**
1013 * gen8_ppgtt_alloc_page_directories() - Allocate page directories for VA range.
d4ec9da0 1014 * @vm: Master vm structure.
d7b2633d
MT
1015 * @pdp: Page directory pointer for this address range.
1016 * @start: Starting virtual address to begin allocations.
d4ec9da0
MT
1017 * @length: Size of the allocations.
1018 * @new_pds: Bitmap set by function with new allocations. Likely used by the
d7b2633d
MT
1019 * caller to free on error.
1020 *
1021 * Allocate the required number of page directories starting at the pde index of
1022 * @start, and ending at the pde index @start + @length. This function will skip
1023 * over already allocated page directories within the range, and only allocate
1024 * new ones, setting the appropriate pointer within the pdp as well as the
1025 * correct position in the bitmap @new_pds.
1026 *
1027 * The function will only allocate the pages within the range for a give page
1028 * directory pointer. In other words, if @start + @length straddles a virtually
1029 * addressed PDP boundary (512GB for 4k pages), there will be more allocations
1030 * required by the caller, This is not currently possible, and the BUG in the
1031 * code will prevent it.
1032 *
1033 * Return: 0 if success; negative error code otherwise.
1034 */
d4ec9da0
MT
1035static int
1036gen8_ppgtt_alloc_page_directories(struct i915_address_space *vm,
1037 struct i915_page_directory_pointer *pdp,
1038 uint64_t start,
1039 uint64_t length,
1040 unsigned long *new_pds)
bf2b4ed2 1041{
d4ec9da0 1042 struct drm_device *dev = vm->dev;
d7b2633d 1043 struct i915_page_directory *pd;
69876bed
MT
1044 uint64_t temp;
1045 uint32_t pdpe;
6ac18502 1046 uint32_t pdpes = I915_PDPES_PER_PDP(dev);
69876bed 1047
6ac18502 1048 WARN_ON(!bitmap_empty(new_pds, pdpes));
d7b2633d 1049
d7b2633d 1050 gen8_for_each_pdpe(pd, pdp, start, length, temp, pdpe) {
6ac18502 1051 if (test_bit(pdpe, pdp->used_pdpes))
d7b2633d 1052 continue;
33c8819f 1053
8a1ebd74 1054 pd = alloc_pd(dev);
d7b2633d 1055 if (IS_ERR(pd))
d7b3de91 1056 goto unwind_out;
69876bed 1057
d4ec9da0 1058 gen8_initialize_pd(vm, pd);
d7b2633d 1059 pdp->page_directory[pdpe] = pd;
966082c9 1060 __set_bit(pdpe, new_pds);
4c06ec8d 1061 trace_i915_page_directory_entry_alloc(vm, pdpe, start, GEN8_PDPE_SHIFT);
d7b3de91
BW
1062 }
1063
bf2b4ed2 1064 return 0;
d7b3de91
BW
1065
1066unwind_out:
6ac18502 1067 for_each_set_bit(pdpe, new_pds, pdpes)
a08e111a 1068 free_pd(dev, pdp->page_directory[pdpe]);
d7b3de91
BW
1069
1070 return -ENOMEM;
bf2b4ed2
BW
1071}
1072
762d9936
MT
1073/**
1074 * gen8_ppgtt_alloc_page_dirpointers() - Allocate pdps for VA range.
1075 * @vm: Master vm structure.
1076 * @pml4: Page map level 4 for this address range.
1077 * @start: Starting virtual address to begin allocations.
1078 * @length: Size of the allocations.
1079 * @new_pdps: Bitmap set by function with new allocations. Likely used by the
1080 * caller to free on error.
1081 *
1082 * Allocate the required number of page directory pointers. Extremely similar to
1083 * gen8_ppgtt_alloc_page_directories() and gen8_ppgtt_alloc_pagetabs().
1084 * The main difference is here we are limited by the pml4 boundary (instead of
1085 * the page directory pointer).
1086 *
1087 * Return: 0 if success; negative error code otherwise.
1088 */
1089static int
1090gen8_ppgtt_alloc_page_dirpointers(struct i915_address_space *vm,
1091 struct i915_pml4 *pml4,
1092 uint64_t start,
1093 uint64_t length,
1094 unsigned long *new_pdps)
1095{
1096 struct drm_device *dev = vm->dev;
1097 struct i915_page_directory_pointer *pdp;
1098 uint64_t temp;
1099 uint32_t pml4e;
1100
1101 WARN_ON(!bitmap_empty(new_pdps, GEN8_PML4ES_PER_PML4));
1102
1103 gen8_for_each_pml4e(pdp, pml4, start, length, temp, pml4e) {
1104 if (!test_bit(pml4e, pml4->used_pml4es)) {
1105 pdp = alloc_pdp(dev);
1106 if (IS_ERR(pdp))
1107 goto unwind_out;
1108
69ab76fd 1109 gen8_initialize_pdp(vm, pdp);
762d9936
MT
1110 pml4->pdps[pml4e] = pdp;
1111 __set_bit(pml4e, new_pdps);
1112 trace_i915_page_directory_pointer_entry_alloc(vm,
1113 pml4e,
1114 start,
1115 GEN8_PML4E_SHIFT);
1116 }
1117 }
1118
1119 return 0;
1120
1121unwind_out:
1122 for_each_set_bit(pml4e, new_pdps, GEN8_PML4ES_PER_PML4)
1123 free_pdp(dev, pml4->pdps[pml4e]);
1124
1125 return -ENOMEM;
1126}
1127
d7b2633d 1128static void
6ac18502
MT
1129free_gen8_temp_bitmaps(unsigned long *new_pds, unsigned long **new_pts,
1130 uint32_t pdpes)
d7b2633d
MT
1131{
1132 int i;
1133
6ac18502 1134 for (i = 0; i < pdpes; i++)
d7b2633d
MT
1135 kfree(new_pts[i]);
1136 kfree(new_pts);
1137 kfree(new_pds);
1138}
1139
1140/* Fills in the page directory bitmap, and the array of page tables bitmap. Both
1141 * of these are based on the number of PDPEs in the system.
1142 */
1143static
1144int __must_check alloc_gen8_temp_bitmaps(unsigned long **new_pds,
6ac18502
MT
1145 unsigned long ***new_pts,
1146 uint32_t pdpes)
d7b2633d
MT
1147{
1148 int i;
1149 unsigned long *pds;
1150 unsigned long **pts;
1151
6ac18502 1152 pds = kcalloc(BITS_TO_LONGS(pdpes), sizeof(unsigned long), GFP_KERNEL);
d7b2633d
MT
1153 if (!pds)
1154 return -ENOMEM;
1155
6ac18502 1156 pts = kcalloc(pdpes, sizeof(unsigned long *), GFP_KERNEL);
d7b2633d
MT
1157 if (!pts) {
1158 kfree(pds);
1159 return -ENOMEM;
1160 }
1161
6ac18502 1162 for (i = 0; i < pdpes; i++) {
d7b2633d
MT
1163 pts[i] = kcalloc(BITS_TO_LONGS(I915_PDES),
1164 sizeof(unsigned long), GFP_KERNEL);
1165 if (!pts[i])
1166 goto err_out;
1167 }
1168
1169 *new_pds = pds;
1170 *new_pts = pts;
1171
1172 return 0;
1173
1174err_out:
6ac18502 1175 free_gen8_temp_bitmaps(pds, pts, pdpes);
d7b2633d
MT
1176 return -ENOMEM;
1177}
1178
5b7e4c9c
MK
1179/* PDE TLBs are a pain to invalidate on GEN8+. When we modify
1180 * the page table structures, we mark them dirty so that
1181 * context switching/execlist queuing code takes extra steps
1182 * to ensure that tlbs are flushed.
1183 */
1184static void mark_tlbs_dirty(struct i915_hw_ppgtt *ppgtt)
1185{
1186 ppgtt->pd_dirty_rings = INTEL_INFO(ppgtt->base.dev)->ring_mask;
1187}
1188
762d9936
MT
1189static int gen8_alloc_va_range_3lvl(struct i915_address_space *vm,
1190 struct i915_page_directory_pointer *pdp,
1191 uint64_t start,
1192 uint64_t length)
bf2b4ed2 1193{
e5815a2e
MT
1194 struct i915_hw_ppgtt *ppgtt =
1195 container_of(vm, struct i915_hw_ppgtt, base);
d7b2633d 1196 unsigned long *new_page_dirs, **new_page_tables;
d4ec9da0 1197 struct drm_device *dev = vm->dev;
5441f0cb 1198 struct i915_page_directory *pd;
33c8819f
MT
1199 const uint64_t orig_start = start;
1200 const uint64_t orig_length = length;
5441f0cb
MT
1201 uint64_t temp;
1202 uint32_t pdpe;
d4ec9da0 1203 uint32_t pdpes = I915_PDPES_PER_PDP(dev);
bf2b4ed2
BW
1204 int ret;
1205
d7b2633d
MT
1206 /* Wrap is never okay since we can only represent 48b, and we don't
1207 * actually use the other side of the canonical address space.
1208 */
1209 if (WARN_ON(start + length < start))
a05d80ee
MK
1210 return -ENODEV;
1211
d4ec9da0 1212 if (WARN_ON(start + length > vm->total))
a05d80ee 1213 return -ENODEV;
d7b2633d 1214
6ac18502 1215 ret = alloc_gen8_temp_bitmaps(&new_page_dirs, &new_page_tables, pdpes);
bf2b4ed2
BW
1216 if (ret)
1217 return ret;
1218
d7b2633d 1219 /* Do the allocations first so we can easily bail out */
d4ec9da0
MT
1220 ret = gen8_ppgtt_alloc_page_directories(vm, pdp, start, length,
1221 new_page_dirs);
d7b2633d 1222 if (ret) {
6ac18502 1223 free_gen8_temp_bitmaps(new_page_dirs, new_page_tables, pdpes);
d7b2633d
MT
1224 return ret;
1225 }
1226
1227 /* For every page directory referenced, allocate page tables */
d4ec9da0
MT
1228 gen8_for_each_pdpe(pd, pdp, start, length, temp, pdpe) {
1229 ret = gen8_ppgtt_alloc_pagetabs(vm, pd, start, length,
d7b2633d 1230 new_page_tables[pdpe]);
5441f0cb
MT
1231 if (ret)
1232 goto err_out;
5441f0cb
MT
1233 }
1234
33c8819f
MT
1235 start = orig_start;
1236 length = orig_length;
1237
d7b2633d
MT
1238 /* Allocations have completed successfully, so set the bitmaps, and do
1239 * the mappings. */
d4ec9da0 1240 gen8_for_each_pdpe(pd, pdp, start, length, temp, pdpe) {
d1c54acd 1241 gen8_pde_t *const page_directory = kmap_px(pd);
33c8819f 1242 struct i915_page_table *pt;
09120d4e 1243 uint64_t pd_len = length;
33c8819f
MT
1244 uint64_t pd_start = start;
1245 uint32_t pde;
1246
d7b2633d
MT
1247 /* Every pd should be allocated, we just did that above. */
1248 WARN_ON(!pd);
1249
1250 gen8_for_each_pde(pt, pd, pd_start, pd_len, temp, pde) {
1251 /* Same reasoning as pd */
1252 WARN_ON(!pt);
1253 WARN_ON(!pd_len);
1254 WARN_ON(!gen8_pte_count(pd_start, pd_len));
1255
1256 /* Set our used ptes within the page table */
1257 bitmap_set(pt->used_ptes,
1258 gen8_pte_index(pd_start),
1259 gen8_pte_count(pd_start, pd_len));
1260
1261 /* Our pde is now pointing to the pagetable, pt */
966082c9 1262 __set_bit(pde, pd->used_pdes);
d7b2633d
MT
1263
1264 /* Map the PDE to the page table */
fe36f55d
MK
1265 page_directory[pde] = gen8_pde_encode(px_dma(pt),
1266 I915_CACHE_LLC);
4c06ec8d
MT
1267 trace_i915_page_table_entry_map(&ppgtt->base, pde, pt,
1268 gen8_pte_index(start),
1269 gen8_pte_count(start, length),
1270 GEN8_PTES);
d7b2633d
MT
1271
1272 /* NB: We haven't yet mapped ptes to pages. At this
1273 * point we're still relying on insert_entries() */
33c8819f 1274 }
d7b2633d 1275
d1c54acd 1276 kunmap_px(ppgtt, page_directory);
d4ec9da0 1277 __set_bit(pdpe, pdp->used_pdpes);
762d9936 1278 gen8_setup_page_directory(ppgtt, pdp, pd, pdpe);
33c8819f
MT
1279 }
1280
6ac18502 1281 free_gen8_temp_bitmaps(new_page_dirs, new_page_tables, pdpes);
5b7e4c9c 1282 mark_tlbs_dirty(ppgtt);
d7b3de91 1283 return 0;
bf2b4ed2 1284
d7b3de91 1285err_out:
d7b2633d
MT
1286 while (pdpe--) {
1287 for_each_set_bit(temp, new_page_tables[pdpe], I915_PDES)
d4ec9da0 1288 free_pt(dev, pdp->page_directory[pdpe]->page_table[temp]);
d7b2633d
MT
1289 }
1290
6ac18502 1291 for_each_set_bit(pdpe, new_page_dirs, pdpes)
d4ec9da0 1292 free_pd(dev, pdp->page_directory[pdpe]);
d7b2633d 1293
6ac18502 1294 free_gen8_temp_bitmaps(new_page_dirs, new_page_tables, pdpes);
5b7e4c9c 1295 mark_tlbs_dirty(ppgtt);
bf2b4ed2
BW
1296 return ret;
1297}
1298
762d9936
MT
1299static int gen8_alloc_va_range_4lvl(struct i915_address_space *vm,
1300 struct i915_pml4 *pml4,
1301 uint64_t start,
1302 uint64_t length)
1303{
1304 DECLARE_BITMAP(new_pdps, GEN8_PML4ES_PER_PML4);
1305 struct i915_hw_ppgtt *ppgtt =
1306 container_of(vm, struct i915_hw_ppgtt, base);
1307 struct i915_page_directory_pointer *pdp;
1308 uint64_t temp, pml4e;
1309 int ret = 0;
1310
1311 /* Do the pml4 allocations first, so we don't need to track the newly
1312 * allocated tables below the pdp */
1313 bitmap_zero(new_pdps, GEN8_PML4ES_PER_PML4);
1314
1315 /* The pagedirectory and pagetable allocations are done in the shared 3
1316 * and 4 level code. Just allocate the pdps.
1317 */
1318 ret = gen8_ppgtt_alloc_page_dirpointers(vm, pml4, start, length,
1319 new_pdps);
1320 if (ret)
1321 return ret;
1322
1323 WARN(bitmap_weight(new_pdps, GEN8_PML4ES_PER_PML4) > 2,
1324 "The allocation has spanned more than 512GB. "
1325 "It is highly likely this is incorrect.");
1326
1327 gen8_for_each_pml4e(pdp, pml4, start, length, temp, pml4e) {
1328 WARN_ON(!pdp);
1329
1330 ret = gen8_alloc_va_range_3lvl(vm, pdp, start, length);
1331 if (ret)
1332 goto err_out;
1333
1334 gen8_setup_page_directory_pointer(ppgtt, pml4, pdp, pml4e);
1335 }
1336
1337 bitmap_or(pml4->used_pml4es, new_pdps, pml4->used_pml4es,
1338 GEN8_PML4ES_PER_PML4);
1339
1340 return 0;
1341
1342err_out:
1343 for_each_set_bit(pml4e, new_pdps, GEN8_PML4ES_PER_PML4)
1344 gen8_ppgtt_cleanup_3lvl(vm->dev, pml4->pdps[pml4e]);
1345
1346 return ret;
1347}
1348
1349static int gen8_alloc_va_range(struct i915_address_space *vm,
1350 uint64_t start, uint64_t length)
1351{
1352 struct i915_hw_ppgtt *ppgtt =
1353 container_of(vm, struct i915_hw_ppgtt, base);
1354
1355 if (USES_FULL_48BIT_PPGTT(vm->dev))
1356 return gen8_alloc_va_range_4lvl(vm, &ppgtt->pml4, start, length);
1357 else
1358 return gen8_alloc_va_range_3lvl(vm, &ppgtt->pdp, start, length);
1359}
1360
eb0b44ad 1361/*
f3a964b9
BW
1362 * GEN8 legacy ppgtt programming is accomplished through a max 4 PDP registers
1363 * with a net effect resembling a 2-level page table in normal x86 terms. Each
1364 * PDP represents 1GB of memory 4 * 512 * 512 * 4096 = 4GB legacy 32b address
1365 * space.
37aca44a 1366 *
f3a964b9 1367 */
5c5f6457 1368static int gen8_ppgtt_init(struct i915_hw_ppgtt *ppgtt)
37aca44a 1369{
8776f02b 1370 int ret;
7cb6d7ac 1371
8776f02b
MK
1372 ret = gen8_init_scratch(&ppgtt->base);
1373 if (ret)
1374 return ret;
69876bed 1375
d7b2633d 1376 ppgtt->base.start = 0;
d7b2633d 1377 ppgtt->base.cleanup = gen8_ppgtt_cleanup;
5c5f6457 1378 ppgtt->base.allocate_va_range = gen8_alloc_va_range;
d7b2633d 1379 ppgtt->base.insert_entries = gen8_ppgtt_insert_entries;
c7e16f22 1380 ppgtt->base.clear_range = gen8_ppgtt_clear_range;
777dc5bb
DV
1381 ppgtt->base.unbind_vma = ppgtt_unbind_vma;
1382 ppgtt->base.bind_vma = ppgtt_bind_vma;
d7b2633d 1383
762d9936
MT
1384 if (USES_FULL_48BIT_PPGTT(ppgtt->base.dev)) {
1385 ret = setup_px(ppgtt->base.dev, &ppgtt->pml4);
1386 if (ret)
1387 goto free_scratch;
6ac18502 1388
69ab76fd
MT
1389 gen8_initialize_pml4(&ppgtt->base, &ppgtt->pml4);
1390
762d9936 1391 ppgtt->base.total = 1ULL << 48;
2dba3239 1392 ppgtt->switch_mm = gen8_48b_mm_switch;
762d9936
MT
1393 } else {
1394 ret = __pdp_init(false, &ppgtt->pdp);
81ba8aef
MT
1395 if (ret)
1396 goto free_scratch;
1397
1398 ppgtt->base.total = 1ULL << 32;
1399 if (IS_ENABLED(CONFIG_X86_32))
1400 /* While we have a proliferation of size_t variables
1401 * we cannot represent the full ppgtt size on 32bit,
1402 * so limit it to the same size as the GGTT (currently
1403 * 2GiB).
1404 */
1405 ppgtt->base.total = to_i915(ppgtt->base.dev)->gtt.base.total;
762d9936 1406
2dba3239 1407 ppgtt->switch_mm = gen8_legacy_mm_switch;
762d9936
MT
1408 trace_i915_page_directory_pointer_entry_alloc(&ppgtt->base,
1409 0, 0,
1410 GEN8_PML4E_SHIFT);
81ba8aef 1411 }
6ac18502 1412
d7b2633d 1413 return 0;
6ac18502
MT
1414
1415free_scratch:
1416 gen8_free_scratch(&ppgtt->base);
1417 return ret;
d7b2633d
MT
1418}
1419
87d60b63
BW
1420static void gen6_dump_ppgtt(struct i915_hw_ppgtt *ppgtt, struct seq_file *m)
1421{
87d60b63 1422 struct i915_address_space *vm = &ppgtt->base;
09942c65 1423 struct i915_page_table *unused;
07749ef3 1424 gen6_pte_t scratch_pte;
87d60b63 1425 uint32_t pd_entry;
09942c65
MT
1426 uint32_t pte, pde, temp;
1427 uint32_t start = ppgtt->base.start, length = ppgtt->base.total;
87d60b63 1428
79ab9370
MK
1429 scratch_pte = vm->pte_encode(px_dma(vm->scratch_page),
1430 I915_CACHE_LLC, true, 0);
87d60b63 1431
09942c65 1432 gen6_for_each_pde(unused, &ppgtt->pd, start, length, temp, pde) {
87d60b63 1433 u32 expected;
07749ef3 1434 gen6_pte_t *pt_vaddr;
567047be 1435 const dma_addr_t pt_addr = px_dma(ppgtt->pd.page_table[pde]);
09942c65 1436 pd_entry = readl(ppgtt->pd_addr + pde);
87d60b63
BW
1437 expected = (GEN6_PDE_ADDR_ENCODE(pt_addr) | GEN6_PDE_VALID);
1438
1439 if (pd_entry != expected)
1440 seq_printf(m, "\tPDE #%d mismatch: Actual PDE: %x Expected PDE: %x\n",
1441 pde,
1442 pd_entry,
1443 expected);
1444 seq_printf(m, "\tPDE: %x\n", pd_entry);
1445
d1c54acd
MK
1446 pt_vaddr = kmap_px(ppgtt->pd.page_table[pde]);
1447
07749ef3 1448 for (pte = 0; pte < GEN6_PTES; pte+=4) {
87d60b63 1449 unsigned long va =
07749ef3 1450 (pde * PAGE_SIZE * GEN6_PTES) +
87d60b63
BW
1451 (pte * PAGE_SIZE);
1452 int i;
1453 bool found = false;
1454 for (i = 0; i < 4; i++)
1455 if (pt_vaddr[pte + i] != scratch_pte)
1456 found = true;
1457 if (!found)
1458 continue;
1459
1460 seq_printf(m, "\t\t0x%lx [%03d,%04d]: =", va, pde, pte);
1461 for (i = 0; i < 4; i++) {
1462 if (pt_vaddr[pte + i] != scratch_pte)
1463 seq_printf(m, " %08x", pt_vaddr[pte + i]);
1464 else
1465 seq_puts(m, " SCRATCH ");
1466 }
1467 seq_puts(m, "\n");
1468 }
d1c54acd 1469 kunmap_px(ppgtt, pt_vaddr);
87d60b63
BW
1470 }
1471}
1472
678d96fb 1473/* Write pde (index) from the page directory @pd to the page table @pt */
ec565b3c
MT
1474static void gen6_write_pde(struct i915_page_directory *pd,
1475 const int pde, struct i915_page_table *pt)
6197349b 1476{
678d96fb
BW
1477 /* Caller needs to make sure the write completes if necessary */
1478 struct i915_hw_ppgtt *ppgtt =
1479 container_of(pd, struct i915_hw_ppgtt, pd);
1480 u32 pd_entry;
6197349b 1481
567047be 1482 pd_entry = GEN6_PDE_ADDR_ENCODE(px_dma(pt));
678d96fb 1483 pd_entry |= GEN6_PDE_VALID;
6197349b 1484
678d96fb
BW
1485 writel(pd_entry, ppgtt->pd_addr + pde);
1486}
6197349b 1487
678d96fb
BW
1488/* Write all the page tables found in the ppgtt structure to incrementing page
1489 * directories. */
1490static void gen6_write_page_range(struct drm_i915_private *dev_priv,
ec565b3c 1491 struct i915_page_directory *pd,
678d96fb
BW
1492 uint32_t start, uint32_t length)
1493{
ec565b3c 1494 struct i915_page_table *pt;
678d96fb
BW
1495 uint32_t pde, temp;
1496
1497 gen6_for_each_pde(pt, pd, start, length, temp, pde)
1498 gen6_write_pde(pd, pde, pt);
1499
1500 /* Make sure write is complete before other code can use this page
1501 * table. Also require for WC mapped PTEs */
1502 readl(dev_priv->gtt.gsm);
3e302542
BW
1503}
1504
b4a74e3a 1505static uint32_t get_pd_offset(struct i915_hw_ppgtt *ppgtt)
3e302542 1506{
44159ddb 1507 BUG_ON(ppgtt->pd.base.ggtt_offset & 0x3f);
b4a74e3a 1508
44159ddb 1509 return (ppgtt->pd.base.ggtt_offset / 64) << 16;
b4a74e3a
BW
1510}
1511
90252e5c 1512static int hsw_mm_switch(struct i915_hw_ppgtt *ppgtt,
e85b26dc 1513 struct drm_i915_gem_request *req)
90252e5c 1514{
e85b26dc 1515 struct intel_engine_cs *ring = req->ring;
90252e5c
BW
1516 int ret;
1517
90252e5c 1518 /* NB: TLBs must be flushed and invalidated before a switch */
a84c3ae1 1519 ret = ring->flush(req, I915_GEM_GPU_DOMAINS, I915_GEM_GPU_DOMAINS);
90252e5c
BW
1520 if (ret)
1521 return ret;
1522
5fb9de1a 1523 ret = intel_ring_begin(req, 6);
90252e5c
BW
1524 if (ret)
1525 return ret;
1526
1527 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(2));
1528 intel_ring_emit(ring, RING_PP_DIR_DCLV(ring));
1529 intel_ring_emit(ring, PP_DIR_DCLV_2G);
1530 intel_ring_emit(ring, RING_PP_DIR_BASE(ring));
1531 intel_ring_emit(ring, get_pd_offset(ppgtt));
1532 intel_ring_emit(ring, MI_NOOP);
1533 intel_ring_advance(ring);
1534
1535 return 0;
1536}
1537
71ba2d64 1538static int vgpu_mm_switch(struct i915_hw_ppgtt *ppgtt,
e85b26dc 1539 struct drm_i915_gem_request *req)
71ba2d64 1540{
e85b26dc 1541 struct intel_engine_cs *ring = req->ring;
71ba2d64
YZ
1542 struct drm_i915_private *dev_priv = to_i915(ppgtt->base.dev);
1543
1544 I915_WRITE(RING_PP_DIR_DCLV(ring), PP_DIR_DCLV_2G);
1545 I915_WRITE(RING_PP_DIR_BASE(ring), get_pd_offset(ppgtt));
1546 return 0;
1547}
1548
48a10389 1549static int gen7_mm_switch(struct i915_hw_ppgtt *ppgtt,
e85b26dc 1550 struct drm_i915_gem_request *req)
48a10389 1551{
e85b26dc 1552 struct intel_engine_cs *ring = req->ring;
48a10389
BW
1553 int ret;
1554
48a10389 1555 /* NB: TLBs must be flushed and invalidated before a switch */
a84c3ae1 1556 ret = ring->flush(req, I915_GEM_GPU_DOMAINS, I915_GEM_GPU_DOMAINS);
48a10389
BW
1557 if (ret)
1558 return ret;
1559
5fb9de1a 1560 ret = intel_ring_begin(req, 6);
48a10389
BW
1561 if (ret)
1562 return ret;
1563
1564 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(2));
1565 intel_ring_emit(ring, RING_PP_DIR_DCLV(ring));
1566 intel_ring_emit(ring, PP_DIR_DCLV_2G);
1567 intel_ring_emit(ring, RING_PP_DIR_BASE(ring));
1568 intel_ring_emit(ring, get_pd_offset(ppgtt));
1569 intel_ring_emit(ring, MI_NOOP);
1570 intel_ring_advance(ring);
1571
90252e5c
BW
1572 /* XXX: RCS is the only one to auto invalidate the TLBs? */
1573 if (ring->id != RCS) {
a84c3ae1 1574 ret = ring->flush(req, I915_GEM_GPU_DOMAINS, I915_GEM_GPU_DOMAINS);
90252e5c
BW
1575 if (ret)
1576 return ret;
1577 }
1578
48a10389
BW
1579 return 0;
1580}
1581
eeb9488e 1582static int gen6_mm_switch(struct i915_hw_ppgtt *ppgtt,
e85b26dc 1583 struct drm_i915_gem_request *req)
eeb9488e 1584{
e85b26dc 1585 struct intel_engine_cs *ring = req->ring;
eeb9488e
BW
1586 struct drm_device *dev = ppgtt->base.dev;
1587 struct drm_i915_private *dev_priv = dev->dev_private;
1588
48a10389 1589
eeb9488e
BW
1590 I915_WRITE(RING_PP_DIR_DCLV(ring), PP_DIR_DCLV_2G);
1591 I915_WRITE(RING_PP_DIR_BASE(ring), get_pd_offset(ppgtt));
1592
1593 POSTING_READ(RING_PP_DIR_DCLV(ring));
1594
1595 return 0;
1596}
1597
82460d97 1598static void gen8_ppgtt_enable(struct drm_device *dev)
eeb9488e 1599{
eeb9488e 1600 struct drm_i915_private *dev_priv = dev->dev_private;
a4872ba6 1601 struct intel_engine_cs *ring;
82460d97 1602 int j;
3e302542 1603
eeb9488e 1604 for_each_ring(ring, dev_priv, j) {
2dba3239 1605 u32 four_level = USES_FULL_48BIT_PPGTT(dev) ? GEN8_GFX_PPGTT_48B : 0;
eeb9488e 1606 I915_WRITE(RING_MODE_GEN7(ring),
2dba3239 1607 _MASKED_BIT_ENABLE(GFX_PPGTT_ENABLE | four_level));
eeb9488e 1608 }
eeb9488e 1609}
6197349b 1610
82460d97 1611static void gen7_ppgtt_enable(struct drm_device *dev)
3e302542 1612{
50227e1c 1613 struct drm_i915_private *dev_priv = dev->dev_private;
a4872ba6 1614 struct intel_engine_cs *ring;
b4a74e3a 1615 uint32_t ecochk, ecobits;
3e302542 1616 int i;
6197349b 1617
b4a74e3a
BW
1618 ecobits = I915_READ(GAC_ECO_BITS);
1619 I915_WRITE(GAC_ECO_BITS, ecobits | ECOBITS_PPGTT_CACHE64B);
a65c2fcd 1620
b4a74e3a
BW
1621 ecochk = I915_READ(GAM_ECOCHK);
1622 if (IS_HASWELL(dev)) {
1623 ecochk |= ECOCHK_PPGTT_WB_HSW;
1624 } else {
1625 ecochk |= ECOCHK_PPGTT_LLC_IVB;
1626 ecochk &= ~ECOCHK_PPGTT_GFDT_IVB;
1627 }
1628 I915_WRITE(GAM_ECOCHK, ecochk);
a65c2fcd 1629
b4a74e3a 1630 for_each_ring(ring, dev_priv, i) {
6197349b 1631 /* GFX_MODE is per-ring on gen7+ */
b4a74e3a
BW
1632 I915_WRITE(RING_MODE_GEN7(ring),
1633 _MASKED_BIT_ENABLE(GFX_PPGTT_ENABLE));
6197349b 1634 }
b4a74e3a 1635}
6197349b 1636
82460d97 1637static void gen6_ppgtt_enable(struct drm_device *dev)
b4a74e3a 1638{
50227e1c 1639 struct drm_i915_private *dev_priv = dev->dev_private;
b4a74e3a 1640 uint32_t ecochk, gab_ctl, ecobits;
a65c2fcd 1641
b4a74e3a
BW
1642 ecobits = I915_READ(GAC_ECO_BITS);
1643 I915_WRITE(GAC_ECO_BITS, ecobits | ECOBITS_SNB_BIT |
1644 ECOBITS_PPGTT_CACHE64B);
6197349b 1645
b4a74e3a
BW
1646 gab_ctl = I915_READ(GAB_CTL);
1647 I915_WRITE(GAB_CTL, gab_ctl | GAB_CTL_CONT_AFTER_PAGEFAULT);
1648
1649 ecochk = I915_READ(GAM_ECOCHK);
1650 I915_WRITE(GAM_ECOCHK, ecochk | ECOCHK_SNB_BIT | ECOCHK_PPGTT_CACHE64B);
1651
1652 I915_WRITE(GFX_MODE, _MASKED_BIT_ENABLE(GFX_PPGTT_ENABLE));
6197349b
BW
1653}
1654
1d2a314c 1655/* PPGTT support for Sandybdrige/Gen6 and later */
853ba5d2 1656static void gen6_ppgtt_clear_range(struct i915_address_space *vm,
782f1495
BW
1657 uint64_t start,
1658 uint64_t length,
828c7908 1659 bool use_scratch)
1d2a314c 1660{
853ba5d2
BW
1661 struct i915_hw_ppgtt *ppgtt =
1662 container_of(vm, struct i915_hw_ppgtt, base);
07749ef3 1663 gen6_pte_t *pt_vaddr, scratch_pte;
782f1495
BW
1664 unsigned first_entry = start >> PAGE_SHIFT;
1665 unsigned num_entries = length >> PAGE_SHIFT;
07749ef3
MT
1666 unsigned act_pt = first_entry / GEN6_PTES;
1667 unsigned first_pte = first_entry % GEN6_PTES;
7bddb01f 1668 unsigned last_pte, i;
1d2a314c 1669
c114f76a
MK
1670 scratch_pte = vm->pte_encode(px_dma(vm->scratch_page),
1671 I915_CACHE_LLC, true, 0);
1d2a314c 1672
7bddb01f
DV
1673 while (num_entries) {
1674 last_pte = first_pte + num_entries;
07749ef3
MT
1675 if (last_pte > GEN6_PTES)
1676 last_pte = GEN6_PTES;
7bddb01f 1677
d1c54acd 1678 pt_vaddr = kmap_px(ppgtt->pd.page_table[act_pt]);
1d2a314c 1679
7bddb01f
DV
1680 for (i = first_pte; i < last_pte; i++)
1681 pt_vaddr[i] = scratch_pte;
1d2a314c 1682
d1c54acd 1683 kunmap_px(ppgtt, pt_vaddr);
1d2a314c 1684
7bddb01f
DV
1685 num_entries -= last_pte - first_pte;
1686 first_pte = 0;
a15326a5 1687 act_pt++;
7bddb01f 1688 }
1d2a314c
DV
1689}
1690
853ba5d2 1691static void gen6_ppgtt_insert_entries(struct i915_address_space *vm,
def886c3 1692 struct sg_table *pages,
782f1495 1693 uint64_t start,
24f3a8cf 1694 enum i915_cache_level cache_level, u32 flags)
def886c3 1695{
853ba5d2
BW
1696 struct i915_hw_ppgtt *ppgtt =
1697 container_of(vm, struct i915_hw_ppgtt, base);
07749ef3 1698 gen6_pte_t *pt_vaddr;
782f1495 1699 unsigned first_entry = start >> PAGE_SHIFT;
07749ef3
MT
1700 unsigned act_pt = first_entry / GEN6_PTES;
1701 unsigned act_pte = first_entry % GEN6_PTES;
6e995e23
ID
1702 struct sg_page_iter sg_iter;
1703
cc79714f 1704 pt_vaddr = NULL;
6e995e23 1705 for_each_sg_page(pages->sgl, &sg_iter, pages->nents, 0) {
cc79714f 1706 if (pt_vaddr == NULL)
d1c54acd 1707 pt_vaddr = kmap_px(ppgtt->pd.page_table[act_pt]);
6e995e23 1708
cc79714f
CW
1709 pt_vaddr[act_pte] =
1710 vm->pte_encode(sg_page_iter_dma_address(&sg_iter),
24f3a8cf
AG
1711 cache_level, true, flags);
1712
07749ef3 1713 if (++act_pte == GEN6_PTES) {
d1c54acd 1714 kunmap_px(ppgtt, pt_vaddr);
cc79714f 1715 pt_vaddr = NULL;
a15326a5 1716 act_pt++;
6e995e23 1717 act_pte = 0;
def886c3 1718 }
def886c3 1719 }
cc79714f 1720 if (pt_vaddr)
d1c54acd 1721 kunmap_px(ppgtt, pt_vaddr);
def886c3
DV
1722}
1723
678d96fb 1724static int gen6_alloc_va_range(struct i915_address_space *vm,
a05d80ee 1725 uint64_t start_in, uint64_t length_in)
678d96fb 1726{
4933d519
MT
1727 DECLARE_BITMAP(new_page_tables, I915_PDES);
1728 struct drm_device *dev = vm->dev;
1729 struct drm_i915_private *dev_priv = dev->dev_private;
678d96fb
BW
1730 struct i915_hw_ppgtt *ppgtt =
1731 container_of(vm, struct i915_hw_ppgtt, base);
ec565b3c 1732 struct i915_page_table *pt;
a05d80ee 1733 uint32_t start, length, start_save, length_save;
678d96fb 1734 uint32_t pde, temp;
4933d519
MT
1735 int ret;
1736
a05d80ee
MK
1737 if (WARN_ON(start_in + length_in > ppgtt->base.total))
1738 return -ENODEV;
1739
1740 start = start_save = start_in;
1741 length = length_save = length_in;
4933d519
MT
1742
1743 bitmap_zero(new_page_tables, I915_PDES);
1744
1745 /* The allocation is done in two stages so that we can bail out with
1746 * minimal amount of pain. The first stage finds new page tables that
1747 * need allocation. The second stage marks use ptes within the page
1748 * tables.
1749 */
1750 gen6_for_each_pde(pt, &ppgtt->pd, start, length, temp, pde) {
79ab9370 1751 if (pt != vm->scratch_pt) {
4933d519
MT
1752 WARN_ON(bitmap_empty(pt->used_ptes, GEN6_PTES));
1753 continue;
1754 }
1755
1756 /* We've already allocated a page table */
1757 WARN_ON(!bitmap_empty(pt->used_ptes, GEN6_PTES));
1758
8a1ebd74 1759 pt = alloc_pt(dev);
4933d519
MT
1760 if (IS_ERR(pt)) {
1761 ret = PTR_ERR(pt);
1762 goto unwind_out;
1763 }
1764
1765 gen6_initialize_pt(vm, pt);
1766
1767 ppgtt->pd.page_table[pde] = pt;
966082c9 1768 __set_bit(pde, new_page_tables);
72744cb1 1769 trace_i915_page_table_entry_alloc(vm, pde, start, GEN6_PDE_SHIFT);
4933d519
MT
1770 }
1771
1772 start = start_save;
1773 length = length_save;
678d96fb
BW
1774
1775 gen6_for_each_pde(pt, &ppgtt->pd, start, length, temp, pde) {
1776 DECLARE_BITMAP(tmp_bitmap, GEN6_PTES);
1777
1778 bitmap_zero(tmp_bitmap, GEN6_PTES);
1779 bitmap_set(tmp_bitmap, gen6_pte_index(start),
1780 gen6_pte_count(start, length));
1781
966082c9 1782 if (__test_and_clear_bit(pde, new_page_tables))
4933d519
MT
1783 gen6_write_pde(&ppgtt->pd, pde, pt);
1784
72744cb1
MT
1785 trace_i915_page_table_entry_map(vm, pde, pt,
1786 gen6_pte_index(start),
1787 gen6_pte_count(start, length),
1788 GEN6_PTES);
4933d519 1789 bitmap_or(pt->used_ptes, tmp_bitmap, pt->used_ptes,
678d96fb
BW
1790 GEN6_PTES);
1791 }
1792
4933d519
MT
1793 WARN_ON(!bitmap_empty(new_page_tables, I915_PDES));
1794
1795 /* Make sure write is complete before other code can use this page
1796 * table. Also require for WC mapped PTEs */
1797 readl(dev_priv->gtt.gsm);
1798
563222a7 1799 mark_tlbs_dirty(ppgtt);
678d96fb 1800 return 0;
4933d519
MT
1801
1802unwind_out:
1803 for_each_set_bit(pde, new_page_tables, I915_PDES) {
ec565b3c 1804 struct i915_page_table *pt = ppgtt->pd.page_table[pde];
4933d519 1805
79ab9370 1806 ppgtt->pd.page_table[pde] = vm->scratch_pt;
a08e111a 1807 free_pt(vm->dev, pt);
4933d519
MT
1808 }
1809
1810 mark_tlbs_dirty(ppgtt);
1811 return ret;
678d96fb
BW
1812}
1813
8776f02b
MK
1814static int gen6_init_scratch(struct i915_address_space *vm)
1815{
1816 struct drm_device *dev = vm->dev;
1817
1818 vm->scratch_page = alloc_scratch_page(dev);
1819 if (IS_ERR(vm->scratch_page))
1820 return PTR_ERR(vm->scratch_page);
1821
1822 vm->scratch_pt = alloc_pt(dev);
1823 if (IS_ERR(vm->scratch_pt)) {
1824 free_scratch_page(dev, vm->scratch_page);
1825 return PTR_ERR(vm->scratch_pt);
1826 }
1827
1828 gen6_initialize_pt(vm, vm->scratch_pt);
1829
1830 return 0;
1831}
1832
1833static void gen6_free_scratch(struct i915_address_space *vm)
1834{
1835 struct drm_device *dev = vm->dev;
1836
1837 free_pt(dev, vm->scratch_pt);
1838 free_scratch_page(dev, vm->scratch_page);
1839}
1840
061dd493 1841static void gen6_ppgtt_cleanup(struct i915_address_space *vm)
a00d825d 1842{
061dd493
DV
1843 struct i915_hw_ppgtt *ppgtt =
1844 container_of(vm, struct i915_hw_ppgtt, base);
09942c65
MT
1845 struct i915_page_table *pt;
1846 uint32_t pde;
4933d519 1847
061dd493
DV
1848 drm_mm_remove_node(&ppgtt->node);
1849
09942c65 1850 gen6_for_all_pdes(pt, ppgtt, pde) {
79ab9370 1851 if (pt != vm->scratch_pt)
a08e111a 1852 free_pt(ppgtt->base.dev, pt);
4933d519 1853 }
06fda602 1854
8776f02b 1855 gen6_free_scratch(vm);
3440d265
DV
1856}
1857
b146520f 1858static int gen6_ppgtt_allocate_page_directories(struct i915_hw_ppgtt *ppgtt)
3440d265 1859{
8776f02b 1860 struct i915_address_space *vm = &ppgtt->base;
853ba5d2 1861 struct drm_device *dev = ppgtt->base.dev;
1d2a314c 1862 struct drm_i915_private *dev_priv = dev->dev_private;
e3cc1995 1863 bool retried = false;
b146520f 1864 int ret;
1d2a314c 1865
c8d4c0d6
BW
1866 /* PPGTT PDEs reside in the GGTT and consists of 512 entries. The
1867 * allocator works in address space sizes, so it's multiplied by page
1868 * size. We allocate at the top of the GTT to avoid fragmentation.
1869 */
1870 BUG_ON(!drm_mm_initialized(&dev_priv->gtt.base.mm));
4933d519 1871
8776f02b
MK
1872 ret = gen6_init_scratch(vm);
1873 if (ret)
1874 return ret;
4933d519 1875
e3cc1995 1876alloc:
c8d4c0d6
BW
1877 ret = drm_mm_insert_node_in_range_generic(&dev_priv->gtt.base.mm,
1878 &ppgtt->node, GEN6_PD_SIZE,
1879 GEN6_PD_ALIGN, 0,
1880 0, dev_priv->gtt.base.total,
3e8b5ae9 1881 DRM_MM_TOPDOWN);
e3cc1995
BW
1882 if (ret == -ENOSPC && !retried) {
1883 ret = i915_gem_evict_something(dev, &dev_priv->gtt.base,
1884 GEN6_PD_SIZE, GEN6_PD_ALIGN,
d23db88c
CW
1885 I915_CACHE_NONE,
1886 0, dev_priv->gtt.base.total,
1887 0);
e3cc1995 1888 if (ret)
678d96fb 1889 goto err_out;
e3cc1995
BW
1890
1891 retried = true;
1892 goto alloc;
1893 }
c8d4c0d6 1894
c8c26622 1895 if (ret)
678d96fb
BW
1896 goto err_out;
1897
c8c26622 1898
c8d4c0d6
BW
1899 if (ppgtt->node.start < dev_priv->gtt.mappable_end)
1900 DRM_DEBUG("Forced to use aperture for PDEs\n");
1d2a314c 1901
c8c26622 1902 return 0;
678d96fb
BW
1903
1904err_out:
8776f02b 1905 gen6_free_scratch(vm);
678d96fb 1906 return ret;
b146520f
BW
1907}
1908
b146520f
BW
1909static int gen6_ppgtt_alloc(struct i915_hw_ppgtt *ppgtt)
1910{
2f2cf682 1911 return gen6_ppgtt_allocate_page_directories(ppgtt);
4933d519 1912}
06dc68d6 1913
4933d519
MT
1914static void gen6_scratch_va_range(struct i915_hw_ppgtt *ppgtt,
1915 uint64_t start, uint64_t length)
1916{
ec565b3c 1917 struct i915_page_table *unused;
4933d519 1918 uint32_t pde, temp;
1d2a314c 1919
4933d519 1920 gen6_for_each_pde(unused, &ppgtt->pd, start, length, temp, pde)
79ab9370 1921 ppgtt->pd.page_table[pde] = ppgtt->base.scratch_pt;
b146520f
BW
1922}
1923
5c5f6457 1924static int gen6_ppgtt_init(struct i915_hw_ppgtt *ppgtt)
b146520f
BW
1925{
1926 struct drm_device *dev = ppgtt->base.dev;
1927 struct drm_i915_private *dev_priv = dev->dev_private;
1928 int ret;
1929
1930 ppgtt->base.pte_encode = dev_priv->gtt.base.pte_encode;
1931 if (IS_GEN6(dev)) {
b146520f
BW
1932 ppgtt->switch_mm = gen6_mm_switch;
1933 } else if (IS_HASWELL(dev)) {
b146520f
BW
1934 ppgtt->switch_mm = hsw_mm_switch;
1935 } else if (IS_GEN7(dev)) {
b146520f
BW
1936 ppgtt->switch_mm = gen7_mm_switch;
1937 } else
1938 BUG();
1939
71ba2d64
YZ
1940 if (intel_vgpu_active(dev))
1941 ppgtt->switch_mm = vgpu_mm_switch;
1942
b146520f
BW
1943 ret = gen6_ppgtt_alloc(ppgtt);
1944 if (ret)
1945 return ret;
1946
5c5f6457 1947 ppgtt->base.allocate_va_range = gen6_alloc_va_range;
b146520f
BW
1948 ppgtt->base.clear_range = gen6_ppgtt_clear_range;
1949 ppgtt->base.insert_entries = gen6_ppgtt_insert_entries;
777dc5bb
DV
1950 ppgtt->base.unbind_vma = ppgtt_unbind_vma;
1951 ppgtt->base.bind_vma = ppgtt_bind_vma;
b146520f 1952 ppgtt->base.cleanup = gen6_ppgtt_cleanup;
b146520f 1953 ppgtt->base.start = 0;
09942c65 1954 ppgtt->base.total = I915_PDES * GEN6_PTES * PAGE_SIZE;
87d60b63 1955 ppgtt->debug_dump = gen6_dump_ppgtt;
1d2a314c 1956
44159ddb 1957 ppgtt->pd.base.ggtt_offset =
07749ef3 1958 ppgtt->node.start / PAGE_SIZE * sizeof(gen6_pte_t);
1d2a314c 1959
678d96fb 1960 ppgtt->pd_addr = (gen6_pte_t __iomem *)dev_priv->gtt.gsm +
44159ddb 1961 ppgtt->pd.base.ggtt_offset / sizeof(gen6_pte_t);
678d96fb 1962
5c5f6457 1963 gen6_scratch_va_range(ppgtt, 0, ppgtt->base.total);
1d2a314c 1964
678d96fb
BW
1965 gen6_write_page_range(dev_priv, &ppgtt->pd, 0, ppgtt->base.total);
1966
440fd528 1967 DRM_DEBUG_DRIVER("Allocated pde space (%lldM) at GTT entry: %llx\n",
b146520f
BW
1968 ppgtt->node.size >> 20,
1969 ppgtt->node.start / PAGE_SIZE);
3440d265 1970
fa76da34 1971 DRM_DEBUG("Adding PPGTT at offset %x\n",
44159ddb 1972 ppgtt->pd.base.ggtt_offset << 10);
fa76da34 1973
b146520f 1974 return 0;
3440d265
DV
1975}
1976
5c5f6457 1977static int __hw_ppgtt_init(struct drm_device *dev, struct i915_hw_ppgtt *ppgtt)
3440d265 1978{
853ba5d2 1979 ppgtt->base.dev = dev;
3440d265 1980
3ed124b2 1981 if (INTEL_INFO(dev)->gen < 8)
5c5f6457 1982 return gen6_ppgtt_init(ppgtt);
3ed124b2 1983 else
d7b2633d 1984 return gen8_ppgtt_init(ppgtt);
fa76da34 1985}
c114f76a 1986
fa76da34
DV
1987int i915_ppgtt_init(struct drm_device *dev, struct i915_hw_ppgtt *ppgtt)
1988{
1989 struct drm_i915_private *dev_priv = dev->dev_private;
1990 int ret = 0;
3ed124b2 1991
5c5f6457 1992 ret = __hw_ppgtt_init(dev, ppgtt);
fa76da34 1993 if (ret == 0) {
c7c48dfd 1994 kref_init(&ppgtt->ref);
93bd8649
BW
1995 drm_mm_init(&ppgtt->base.mm, ppgtt->base.start,
1996 ppgtt->base.total);
7e0d96bc 1997 i915_init_vm(dev_priv, &ppgtt->base);
93bd8649 1998 }
1d2a314c
DV
1999
2000 return ret;
2001}
2002
82460d97
DV
2003int i915_ppgtt_init_hw(struct drm_device *dev)
2004{
671b5013
TD
2005 /* In the case of execlists, PPGTT is enabled by the context descriptor
2006 * and the PDPs are contained within the context itself. We don't
2007 * need to do anything here. */
2008 if (i915.enable_execlists)
2009 return 0;
2010
82460d97
DV
2011 if (!USES_PPGTT(dev))
2012 return 0;
2013
2014 if (IS_GEN6(dev))
2015 gen6_ppgtt_enable(dev);
2016 else if (IS_GEN7(dev))
2017 gen7_ppgtt_enable(dev);
2018 else if (INTEL_INFO(dev)->gen >= 8)
2019 gen8_ppgtt_enable(dev);
2020 else
5f77eeb0 2021 MISSING_CASE(INTEL_INFO(dev)->gen);
82460d97 2022
4ad2fd88
JH
2023 return 0;
2024}
1d2a314c 2025
b3dd6b96 2026int i915_ppgtt_init_ring(struct drm_i915_gem_request *req)
4ad2fd88 2027{
b3dd6b96 2028 struct drm_i915_private *dev_priv = req->ring->dev->dev_private;
4ad2fd88
JH
2029 struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
2030
2031 if (i915.enable_execlists)
2032 return 0;
2033
2034 if (!ppgtt)
2035 return 0;
2036
e85b26dc 2037 return ppgtt->switch_mm(ppgtt, req);
1d2a314c 2038}
4ad2fd88 2039
4d884705
DV
2040struct i915_hw_ppgtt *
2041i915_ppgtt_create(struct drm_device *dev, struct drm_i915_file_private *fpriv)
2042{
2043 struct i915_hw_ppgtt *ppgtt;
2044 int ret;
2045
2046 ppgtt = kzalloc(sizeof(*ppgtt), GFP_KERNEL);
2047 if (!ppgtt)
2048 return ERR_PTR(-ENOMEM);
2049
2050 ret = i915_ppgtt_init(dev, ppgtt);
2051 if (ret) {
2052 kfree(ppgtt);
2053 return ERR_PTR(ret);
2054 }
2055
2056 ppgtt->file_priv = fpriv;
2057
198c974d
DCS
2058 trace_i915_ppgtt_create(&ppgtt->base);
2059
4d884705
DV
2060 return ppgtt;
2061}
2062
ee960be7
DV
2063void i915_ppgtt_release(struct kref *kref)
2064{
2065 struct i915_hw_ppgtt *ppgtt =
2066 container_of(kref, struct i915_hw_ppgtt, ref);
2067
198c974d
DCS
2068 trace_i915_ppgtt_release(&ppgtt->base);
2069
ee960be7
DV
2070 /* vmas should already be unbound */
2071 WARN_ON(!list_empty(&ppgtt->base.active_list));
2072 WARN_ON(!list_empty(&ppgtt->base.inactive_list));
2073
19dd120c
DV
2074 list_del(&ppgtt->base.global_link);
2075 drm_mm_takedown(&ppgtt->base.mm);
2076
ee960be7
DV
2077 ppgtt->base.cleanup(&ppgtt->base);
2078 kfree(ppgtt);
2079}
1d2a314c 2080
a81cc00c
BW
2081extern int intel_iommu_gfx_mapped;
2082/* Certain Gen5 chipsets require require idling the GPU before
2083 * unmapping anything from the GTT when VT-d is enabled.
2084 */
2c642b07 2085static bool needs_idle_maps(struct drm_device *dev)
a81cc00c
BW
2086{
2087#ifdef CONFIG_INTEL_IOMMU
2088 /* Query intel_iommu to see if we need the workaround. Presumably that
2089 * was loaded first.
2090 */
2091 if (IS_GEN5(dev) && IS_MOBILE(dev) && intel_iommu_gfx_mapped)
2092 return true;
2093#endif
2094 return false;
2095}
2096
5c042287
BW
2097static bool do_idling(struct drm_i915_private *dev_priv)
2098{
2099 bool ret = dev_priv->mm.interruptible;
2100
a81cc00c 2101 if (unlikely(dev_priv->gtt.do_idle_maps)) {
5c042287 2102 dev_priv->mm.interruptible = false;
b2da9fe5 2103 if (i915_gpu_idle(dev_priv->dev)) {
5c042287
BW
2104 DRM_ERROR("Couldn't idle GPU\n");
2105 /* Wait a bit, in hopes it avoids the hang */
2106 udelay(10);
2107 }
2108 }
2109
2110 return ret;
2111}
2112
2113static void undo_idling(struct drm_i915_private *dev_priv, bool interruptible)
2114{
a81cc00c 2115 if (unlikely(dev_priv->gtt.do_idle_maps))
5c042287
BW
2116 dev_priv->mm.interruptible = interruptible;
2117}
2118
828c7908
BW
2119void i915_check_and_clear_faults(struct drm_device *dev)
2120{
2121 struct drm_i915_private *dev_priv = dev->dev_private;
a4872ba6 2122 struct intel_engine_cs *ring;
828c7908
BW
2123 int i;
2124
2125 if (INTEL_INFO(dev)->gen < 6)
2126 return;
2127
2128 for_each_ring(ring, dev_priv, i) {
2129 u32 fault_reg;
2130 fault_reg = I915_READ(RING_FAULT_REG(ring));
2131 if (fault_reg & RING_FAULT_VALID) {
2132 DRM_DEBUG_DRIVER("Unexpected fault\n"
59a5d290 2133 "\tAddr: 0x%08lx\n"
828c7908
BW
2134 "\tAddress space: %s\n"
2135 "\tSource ID: %d\n"
2136 "\tType: %d\n",
2137 fault_reg & PAGE_MASK,
2138 fault_reg & RING_FAULT_GTTSEL_MASK ? "GGTT" : "PPGTT",
2139 RING_FAULT_SRCID(fault_reg),
2140 RING_FAULT_FAULT_TYPE(fault_reg));
2141 I915_WRITE(RING_FAULT_REG(ring),
2142 fault_reg & ~RING_FAULT_VALID);
2143 }
2144 }
2145 POSTING_READ(RING_FAULT_REG(&dev_priv->ring[RCS]));
2146}
2147
91e56499
CW
2148static void i915_ggtt_flush(struct drm_i915_private *dev_priv)
2149{
2150 if (INTEL_INFO(dev_priv->dev)->gen < 6) {
2151 intel_gtt_chipset_flush();
2152 } else {
2153 I915_WRITE(GFX_FLSH_CNTL_GEN6, GFX_FLSH_CNTL_EN);
2154 POSTING_READ(GFX_FLSH_CNTL_GEN6);
2155 }
2156}
2157
828c7908
BW
2158void i915_gem_suspend_gtt_mappings(struct drm_device *dev)
2159{
2160 struct drm_i915_private *dev_priv = dev->dev_private;
2161
2162 /* Don't bother messing with faults pre GEN6 as we have little
2163 * documentation supporting that it's a good idea.
2164 */
2165 if (INTEL_INFO(dev)->gen < 6)
2166 return;
2167
2168 i915_check_and_clear_faults(dev);
2169
2170 dev_priv->gtt.base.clear_range(&dev_priv->gtt.base,
782f1495
BW
2171 dev_priv->gtt.base.start,
2172 dev_priv->gtt.base.total,
e568af1c 2173 true);
91e56499
CW
2174
2175 i915_ggtt_flush(dev_priv);
828c7908
BW
2176}
2177
74163907 2178int i915_gem_gtt_prepare_object(struct drm_i915_gem_object *obj)
7c2e6fdf 2179{
9da3da66
CW
2180 if (!dma_map_sg(&obj->base.dev->pdev->dev,
2181 obj->pages->sgl, obj->pages->nents,
2182 PCI_DMA_BIDIRECTIONAL))
2183 return -ENOSPC;
2184
2185 return 0;
7c2e6fdf
DV
2186}
2187
2c642b07 2188static void gen8_set_pte(void __iomem *addr, gen8_pte_t pte)
94ec8f61
BW
2189{
2190#ifdef writeq
2191 writeq(pte, addr);
2192#else
2193 iowrite32((u32)pte, addr);
2194 iowrite32(pte >> 32, addr + 4);
2195#endif
2196}
2197
2198static void gen8_ggtt_insert_entries(struct i915_address_space *vm,
2199 struct sg_table *st,
782f1495 2200 uint64_t start,
24f3a8cf 2201 enum i915_cache_level level, u32 unused)
94ec8f61
BW
2202{
2203 struct drm_i915_private *dev_priv = vm->dev->dev_private;
782f1495 2204 unsigned first_entry = start >> PAGE_SHIFT;
07749ef3
MT
2205 gen8_pte_t __iomem *gtt_entries =
2206 (gen8_pte_t __iomem *)dev_priv->gtt.gsm + first_entry;
94ec8f61
BW
2207 int i = 0;
2208 struct sg_page_iter sg_iter;
57007df7 2209 dma_addr_t addr = 0; /* shut up gcc */
94ec8f61
BW
2210
2211 for_each_sg_page(st->sgl, &sg_iter, st->nents, 0) {
2212 addr = sg_dma_address(sg_iter.sg) +
2213 (sg_iter.sg_pgoffset << PAGE_SHIFT);
2214 gen8_set_pte(&gtt_entries[i],
2215 gen8_pte_encode(addr, level, true));
2216 i++;
2217 }
2218
2219 /*
2220 * XXX: This serves as a posting read to make sure that the PTE has
2221 * actually been updated. There is some concern that even though
2222 * registers and PTEs are within the same BAR that they are potentially
2223 * of NUMA access patterns. Therefore, even with the way we assume
2224 * hardware should work, we must keep this posting read for paranoia.
2225 */
2226 if (i != 0)
2227 WARN_ON(readq(&gtt_entries[i-1])
2228 != gen8_pte_encode(addr, level, true));
2229
94ec8f61
BW
2230 /* This next bit makes the above posting read even more important. We
2231 * want to flush the TLBs only after we're certain all the PTE updates
2232 * have finished.
2233 */
2234 I915_WRITE(GFX_FLSH_CNTL_GEN6, GFX_FLSH_CNTL_EN);
2235 POSTING_READ(GFX_FLSH_CNTL_GEN6);
94ec8f61
BW
2236}
2237
e76e9aeb
BW
2238/*
2239 * Binds an object into the global gtt with the specified cache level. The object
2240 * will be accessible to the GPU via commands whose operands reference offsets
2241 * within the global GTT as well as accessible by the GPU through the GMADR
2242 * mapped BAR (dev_priv->mm.gtt->gtt).
2243 */
853ba5d2 2244static void gen6_ggtt_insert_entries(struct i915_address_space *vm,
7faf1ab2 2245 struct sg_table *st,
782f1495 2246 uint64_t start,
24f3a8cf 2247 enum i915_cache_level level, u32 flags)
e76e9aeb 2248{
853ba5d2 2249 struct drm_i915_private *dev_priv = vm->dev->dev_private;
782f1495 2250 unsigned first_entry = start >> PAGE_SHIFT;
07749ef3
MT
2251 gen6_pte_t __iomem *gtt_entries =
2252 (gen6_pte_t __iomem *)dev_priv->gtt.gsm + first_entry;
6e995e23
ID
2253 int i = 0;
2254 struct sg_page_iter sg_iter;
57007df7 2255 dma_addr_t addr = 0;
e76e9aeb 2256
6e995e23 2257 for_each_sg_page(st->sgl, &sg_iter, st->nents, 0) {
2db76d7c 2258 addr = sg_page_iter_dma_address(&sg_iter);
24f3a8cf 2259 iowrite32(vm->pte_encode(addr, level, true, flags), &gtt_entries[i]);
6e995e23 2260 i++;
e76e9aeb
BW
2261 }
2262
e76e9aeb
BW
2263 /* XXX: This serves as a posting read to make sure that the PTE has
2264 * actually been updated. There is some concern that even though
2265 * registers and PTEs are within the same BAR that they are potentially
2266 * of NUMA access patterns. Therefore, even with the way we assume
2267 * hardware should work, we must keep this posting read for paranoia.
2268 */
57007df7
PM
2269 if (i != 0) {
2270 unsigned long gtt = readl(&gtt_entries[i-1]);
2271 WARN_ON(gtt != vm->pte_encode(addr, level, true, flags));
2272 }
0f9b91c7
BW
2273
2274 /* This next bit makes the above posting read even more important. We
2275 * want to flush the TLBs only after we're certain all the PTE updates
2276 * have finished.
2277 */
2278 I915_WRITE(GFX_FLSH_CNTL_GEN6, GFX_FLSH_CNTL_EN);
2279 POSTING_READ(GFX_FLSH_CNTL_GEN6);
e76e9aeb
BW
2280}
2281
94ec8f61 2282static void gen8_ggtt_clear_range(struct i915_address_space *vm,
782f1495
BW
2283 uint64_t start,
2284 uint64_t length,
94ec8f61
BW
2285 bool use_scratch)
2286{
2287 struct drm_i915_private *dev_priv = vm->dev->dev_private;
782f1495
BW
2288 unsigned first_entry = start >> PAGE_SHIFT;
2289 unsigned num_entries = length >> PAGE_SHIFT;
07749ef3
MT
2290 gen8_pte_t scratch_pte, __iomem *gtt_base =
2291 (gen8_pte_t __iomem *) dev_priv->gtt.gsm + first_entry;
94ec8f61
BW
2292 const int max_entries = gtt_total_entries(dev_priv->gtt) - first_entry;
2293 int i;
2294
2295 if (WARN(num_entries > max_entries,
2296 "First entry = %d; Num entries = %d (max=%d)\n",
2297 first_entry, num_entries, max_entries))
2298 num_entries = max_entries;
2299
c114f76a 2300 scratch_pte = gen8_pte_encode(px_dma(vm->scratch_page),
94ec8f61
BW
2301 I915_CACHE_LLC,
2302 use_scratch);
2303 for (i = 0; i < num_entries; i++)
2304 gen8_set_pte(&gtt_base[i], scratch_pte);
2305 readl(gtt_base);
2306}
2307
853ba5d2 2308static void gen6_ggtt_clear_range(struct i915_address_space *vm,
782f1495
BW
2309 uint64_t start,
2310 uint64_t length,
828c7908 2311 bool use_scratch)
7faf1ab2 2312{
853ba5d2 2313 struct drm_i915_private *dev_priv = vm->dev->dev_private;
782f1495
BW
2314 unsigned first_entry = start >> PAGE_SHIFT;
2315 unsigned num_entries = length >> PAGE_SHIFT;
07749ef3
MT
2316 gen6_pte_t scratch_pte, __iomem *gtt_base =
2317 (gen6_pte_t __iomem *) dev_priv->gtt.gsm + first_entry;
a54c0c27 2318 const int max_entries = gtt_total_entries(dev_priv->gtt) - first_entry;
7faf1ab2
DV
2319 int i;
2320
2321 if (WARN(num_entries > max_entries,
2322 "First entry = %d; Num entries = %d (max=%d)\n",
2323 first_entry, num_entries, max_entries))
2324 num_entries = max_entries;
2325
c114f76a
MK
2326 scratch_pte = vm->pte_encode(px_dma(vm->scratch_page),
2327 I915_CACHE_LLC, use_scratch, 0);
828c7908 2328
7faf1ab2
DV
2329 for (i = 0; i < num_entries; i++)
2330 iowrite32(scratch_pte, &gtt_base[i]);
2331 readl(gtt_base);
2332}
2333
d369d2d9
DV
2334static void i915_ggtt_insert_entries(struct i915_address_space *vm,
2335 struct sg_table *pages,
2336 uint64_t start,
2337 enum i915_cache_level cache_level, u32 unused)
7faf1ab2
DV
2338{
2339 unsigned int flags = (cache_level == I915_CACHE_NONE) ?
2340 AGP_USER_MEMORY : AGP_USER_CACHED_MEMORY;
2341
d369d2d9 2342 intel_gtt_insert_sg_entries(pages, start >> PAGE_SHIFT, flags);
0875546c 2343
7faf1ab2
DV
2344}
2345
853ba5d2 2346static void i915_ggtt_clear_range(struct i915_address_space *vm,
782f1495
BW
2347 uint64_t start,
2348 uint64_t length,
828c7908 2349 bool unused)
7faf1ab2 2350{
782f1495
BW
2351 unsigned first_entry = start >> PAGE_SHIFT;
2352 unsigned num_entries = length >> PAGE_SHIFT;
7faf1ab2
DV
2353 intel_gtt_clear_range(first_entry, num_entries);
2354}
2355
70b9f6f8
DV
2356static int ggtt_bind_vma(struct i915_vma *vma,
2357 enum i915_cache_level cache_level,
2358 u32 flags)
d5bd1449 2359{
6f65e29a 2360 struct drm_device *dev = vma->vm->dev;
7faf1ab2 2361 struct drm_i915_private *dev_priv = dev->dev_private;
6f65e29a 2362 struct drm_i915_gem_object *obj = vma->obj;
ec7adb6e 2363 struct sg_table *pages = obj->pages;
f329f5f6 2364 u32 pte_flags = 0;
70b9f6f8
DV
2365 int ret;
2366
2367 ret = i915_get_ggtt_vma_pages(vma);
2368 if (ret)
2369 return ret;
2370 pages = vma->ggtt_view.pages;
7faf1ab2 2371
24f3a8cf
AG
2372 /* Currently applicable only to VLV */
2373 if (obj->gt_ro)
f329f5f6 2374 pte_flags |= PTE_READ_ONLY;
24f3a8cf 2375
ec7adb6e 2376
6f65e29a 2377 if (!dev_priv->mm.aliasing_ppgtt || flags & GLOBAL_BIND) {
0875546c
DV
2378 vma->vm->insert_entries(vma->vm, pages,
2379 vma->node.start,
2380 cache_level, pte_flags);
d0e30adc
CW
2381
2382 /* Note the inconsistency here is due to absence of the
2383 * aliasing ppgtt on gen4 and earlier. Though we always
2384 * request PIN_USER for execbuffer (translated to LOCAL_BIND),
2385 * without the appgtt, we cannot honour that request and so
2386 * must substitute it with a global binding. Since we do this
2387 * behind the upper layers back, we need to explicitly set
2388 * the bound flag ourselves.
2389 */
2390 vma->bound |= GLOBAL_BIND;
2391
6f65e29a 2392 }
d5bd1449 2393
0875546c 2394 if (dev_priv->mm.aliasing_ppgtt && flags & LOCAL_BIND) {
6f65e29a 2395 struct i915_hw_ppgtt *appgtt = dev_priv->mm.aliasing_ppgtt;
ec7adb6e 2396 appgtt->base.insert_entries(&appgtt->base, pages,
782f1495 2397 vma->node.start,
f329f5f6 2398 cache_level, pte_flags);
6f65e29a 2399 }
70b9f6f8
DV
2400
2401 return 0;
d5bd1449
CW
2402}
2403
6f65e29a 2404static void ggtt_unbind_vma(struct i915_vma *vma)
74163907 2405{
6f65e29a 2406 struct drm_device *dev = vma->vm->dev;
7faf1ab2 2407 struct drm_i915_private *dev_priv = dev->dev_private;
6f65e29a 2408 struct drm_i915_gem_object *obj = vma->obj;
06615ee5
JL
2409 const uint64_t size = min_t(uint64_t,
2410 obj->base.size,
2411 vma->node.size);
6f65e29a 2412
aff43766 2413 if (vma->bound & GLOBAL_BIND) {
782f1495
BW
2414 vma->vm->clear_range(vma->vm,
2415 vma->node.start,
06615ee5 2416 size,
6f65e29a 2417 true);
6f65e29a 2418 }
74898d7e 2419
0875546c 2420 if (dev_priv->mm.aliasing_ppgtt && vma->bound & LOCAL_BIND) {
6f65e29a 2421 struct i915_hw_ppgtt *appgtt = dev_priv->mm.aliasing_ppgtt;
06615ee5 2422
6f65e29a 2423 appgtt->base.clear_range(&appgtt->base,
782f1495 2424 vma->node.start,
06615ee5 2425 size,
6f65e29a 2426 true);
6f65e29a 2427 }
74163907
DV
2428}
2429
2430void i915_gem_gtt_finish_object(struct drm_i915_gem_object *obj)
7c2e6fdf 2431{
5c042287
BW
2432 struct drm_device *dev = obj->base.dev;
2433 struct drm_i915_private *dev_priv = dev->dev_private;
2434 bool interruptible;
2435
2436 interruptible = do_idling(dev_priv);
2437
5ec5b516
ID
2438 dma_unmap_sg(&dev->pdev->dev, obj->pages->sgl, obj->pages->nents,
2439 PCI_DMA_BIDIRECTIONAL);
5c042287
BW
2440
2441 undo_idling(dev_priv, interruptible);
7c2e6fdf 2442}
644ec02b 2443
42d6ab48
CW
2444static void i915_gtt_color_adjust(struct drm_mm_node *node,
2445 unsigned long color,
440fd528
TR
2446 u64 *start,
2447 u64 *end)
42d6ab48
CW
2448{
2449 if (node->color != color)
2450 *start += 4096;
2451
2452 if (!list_empty(&node->node_list)) {
2453 node = list_entry(node->node_list.next,
2454 struct drm_mm_node,
2455 node_list);
2456 if (node->allocated && node->color != color)
2457 *end -= 4096;
2458 }
2459}
fbe5d36e 2460
f548c0e9
DV
2461static int i915_gem_setup_global_gtt(struct drm_device *dev,
2462 unsigned long start,
2463 unsigned long mappable_end,
2464 unsigned long end)
644ec02b 2465{
e78891ca
BW
2466 /* Let GEM Manage all of the aperture.
2467 *
2468 * However, leave one page at the end still bound to the scratch page.
2469 * There are a number of places where the hardware apparently prefetches
2470 * past the end of the object, and we've seen multiple hangs with the
2471 * GPU head pointer stuck in a batchbuffer bound at the last page of the
2472 * aperture. One page should be enough to keep any prefetching inside
2473 * of the aperture.
2474 */
40d74980
BW
2475 struct drm_i915_private *dev_priv = dev->dev_private;
2476 struct i915_address_space *ggtt_vm = &dev_priv->gtt.base;
ed2f3452
CW
2477 struct drm_mm_node *entry;
2478 struct drm_i915_gem_object *obj;
2479 unsigned long hole_start, hole_end;
fa76da34 2480 int ret;
644ec02b 2481
35451cb6
BW
2482 BUG_ON(mappable_end > end);
2483
ed2f3452 2484 /* Subtract the guard page ... */
40d74980 2485 drm_mm_init(&ggtt_vm->mm, start, end - start - PAGE_SIZE);
5dda8fa3
YZ
2486
2487 dev_priv->gtt.base.start = start;
2488 dev_priv->gtt.base.total = end - start;
2489
2490 if (intel_vgpu_active(dev)) {
2491 ret = intel_vgt_balloon(dev);
2492 if (ret)
2493 return ret;
2494 }
2495
42d6ab48 2496 if (!HAS_LLC(dev))
93bd8649 2497 dev_priv->gtt.base.mm.color_adjust = i915_gtt_color_adjust;
644ec02b 2498
ed2f3452 2499 /* Mark any preallocated objects as occupied */
35c20a60 2500 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
40d74980 2501 struct i915_vma *vma = i915_gem_obj_to_vma(obj, ggtt_vm);
fa76da34 2502
edd41a87 2503 DRM_DEBUG_KMS("reserving preallocated space: %lx + %zx\n",
c6cfb325
BW
2504 i915_gem_obj_ggtt_offset(obj), obj->base.size);
2505
2506 WARN_ON(i915_gem_obj_ggtt_bound(obj));
40d74980 2507 ret = drm_mm_reserve_node(&ggtt_vm->mm, &vma->node);
6c5566a8
DV
2508 if (ret) {
2509 DRM_DEBUG_KMS("Reservation failed: %i\n", ret);
2510 return ret;
2511 }
aff43766 2512 vma->bound |= GLOBAL_BIND;
ed2f3452
CW
2513 }
2514
ed2f3452 2515 /* Clear any non-preallocated blocks */
40d74980 2516 drm_mm_for_each_hole(entry, &ggtt_vm->mm, hole_start, hole_end) {
ed2f3452
CW
2517 DRM_DEBUG_KMS("clearing unused GTT space: [%lx, %lx]\n",
2518 hole_start, hole_end);
782f1495
BW
2519 ggtt_vm->clear_range(ggtt_vm, hole_start,
2520 hole_end - hole_start, true);
ed2f3452
CW
2521 }
2522
2523 /* And finally clear the reserved guard page */
782f1495 2524 ggtt_vm->clear_range(ggtt_vm, end - PAGE_SIZE, PAGE_SIZE, true);
6c5566a8 2525
fa76da34
DV
2526 if (USES_PPGTT(dev) && !USES_FULL_PPGTT(dev)) {
2527 struct i915_hw_ppgtt *ppgtt;
2528
2529 ppgtt = kzalloc(sizeof(*ppgtt), GFP_KERNEL);
2530 if (!ppgtt)
2531 return -ENOMEM;
2532
5c5f6457
DV
2533 ret = __hw_ppgtt_init(dev, ppgtt);
2534 if (ret) {
2535 ppgtt->base.cleanup(&ppgtt->base);
2536 kfree(ppgtt);
2537 return ret;
2538 }
2539
2540 if (ppgtt->base.allocate_va_range)
2541 ret = ppgtt->base.allocate_va_range(&ppgtt->base, 0,
2542 ppgtt->base.total);
4933d519 2543 if (ret) {
061dd493 2544 ppgtt->base.cleanup(&ppgtt->base);
4933d519 2545 kfree(ppgtt);
fa76da34 2546 return ret;
4933d519 2547 }
fa76da34 2548
5c5f6457
DV
2549 ppgtt->base.clear_range(&ppgtt->base,
2550 ppgtt->base.start,
2551 ppgtt->base.total,
2552 true);
2553
fa76da34
DV
2554 dev_priv->mm.aliasing_ppgtt = ppgtt;
2555 }
2556
6c5566a8 2557 return 0;
e76e9aeb
BW
2558}
2559
d7e5008f
BW
2560void i915_gem_init_global_gtt(struct drm_device *dev)
2561{
2562 struct drm_i915_private *dev_priv = dev->dev_private;
c44ef60e 2563 u64 gtt_size, mappable_size;
d7e5008f 2564
853ba5d2 2565 gtt_size = dev_priv->gtt.base.total;
93d18799 2566 mappable_size = dev_priv->gtt.mappable_end;
d7e5008f 2567
e78891ca 2568 i915_gem_setup_global_gtt(dev, 0, mappable_size, gtt_size);
e76e9aeb
BW
2569}
2570
90d0a0e8
DV
2571void i915_global_gtt_cleanup(struct drm_device *dev)
2572{
2573 struct drm_i915_private *dev_priv = dev->dev_private;
2574 struct i915_address_space *vm = &dev_priv->gtt.base;
2575
70e32544
DV
2576 if (dev_priv->mm.aliasing_ppgtt) {
2577 struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
2578
2579 ppgtt->base.cleanup(&ppgtt->base);
2580 }
2581
90d0a0e8 2582 if (drm_mm_initialized(&vm->mm)) {
5dda8fa3
YZ
2583 if (intel_vgpu_active(dev))
2584 intel_vgt_deballoon();
2585
90d0a0e8
DV
2586 drm_mm_takedown(&vm->mm);
2587 list_del(&vm->global_link);
2588 }
2589
2590 vm->cleanup(vm);
2591}
70e32544 2592
2c642b07 2593static unsigned int gen6_get_total_gtt_size(u16 snb_gmch_ctl)
e76e9aeb
BW
2594{
2595 snb_gmch_ctl >>= SNB_GMCH_GGMS_SHIFT;
2596 snb_gmch_ctl &= SNB_GMCH_GGMS_MASK;
2597 return snb_gmch_ctl << 20;
2598}
2599
2c642b07 2600static unsigned int gen8_get_total_gtt_size(u16 bdw_gmch_ctl)
9459d252
BW
2601{
2602 bdw_gmch_ctl >>= BDW_GMCH_GGMS_SHIFT;
2603 bdw_gmch_ctl &= BDW_GMCH_GGMS_MASK;
2604 if (bdw_gmch_ctl)
2605 bdw_gmch_ctl = 1 << bdw_gmch_ctl;
562d55d9
BW
2606
2607#ifdef CONFIG_X86_32
2608 /* Limit 32b platforms to a 2GB GGTT: 4 << 20 / pte size * PAGE_SIZE */
2609 if (bdw_gmch_ctl > 4)
2610 bdw_gmch_ctl = 4;
2611#endif
2612
9459d252
BW
2613 return bdw_gmch_ctl << 20;
2614}
2615
2c642b07 2616static unsigned int chv_get_total_gtt_size(u16 gmch_ctrl)
d7f25f23
DL
2617{
2618 gmch_ctrl >>= SNB_GMCH_GGMS_SHIFT;
2619 gmch_ctrl &= SNB_GMCH_GGMS_MASK;
2620
2621 if (gmch_ctrl)
2622 return 1 << (20 + gmch_ctrl);
2623
2624 return 0;
2625}
2626
2c642b07 2627static size_t gen6_get_stolen_size(u16 snb_gmch_ctl)
e76e9aeb
BW
2628{
2629 snb_gmch_ctl >>= SNB_GMCH_GMS_SHIFT;
2630 snb_gmch_ctl &= SNB_GMCH_GMS_MASK;
2631 return snb_gmch_ctl << 25; /* 32 MB units */
2632}
2633
2c642b07 2634static size_t gen8_get_stolen_size(u16 bdw_gmch_ctl)
9459d252
BW
2635{
2636 bdw_gmch_ctl >>= BDW_GMCH_GMS_SHIFT;
2637 bdw_gmch_ctl &= BDW_GMCH_GMS_MASK;
2638 return bdw_gmch_ctl << 25; /* 32 MB units */
2639}
2640
d7f25f23
DL
2641static size_t chv_get_stolen_size(u16 gmch_ctrl)
2642{
2643 gmch_ctrl >>= SNB_GMCH_GMS_SHIFT;
2644 gmch_ctrl &= SNB_GMCH_GMS_MASK;
2645
2646 /*
2647 * 0x0 to 0x10: 32MB increments starting at 0MB
2648 * 0x11 to 0x16: 4MB increments starting at 8MB
2649 * 0x17 to 0x1d: 4MB increments start at 36MB
2650 */
2651 if (gmch_ctrl < 0x11)
2652 return gmch_ctrl << 25;
2653 else if (gmch_ctrl < 0x17)
2654 return (gmch_ctrl - 0x11 + 2) << 22;
2655 else
2656 return (gmch_ctrl - 0x17 + 9) << 22;
2657}
2658
66375014
DL
2659static size_t gen9_get_stolen_size(u16 gen9_gmch_ctl)
2660{
2661 gen9_gmch_ctl >>= BDW_GMCH_GMS_SHIFT;
2662 gen9_gmch_ctl &= BDW_GMCH_GMS_MASK;
2663
2664 if (gen9_gmch_ctl < 0xf0)
2665 return gen9_gmch_ctl << 25; /* 32 MB units */
2666 else
2667 /* 4MB increments starting at 0xf0 for 4MB */
2668 return (gen9_gmch_ctl - 0xf0 + 1) << 22;
2669}
2670
63340133
BW
2671static int ggtt_probe_common(struct drm_device *dev,
2672 size_t gtt_size)
2673{
2674 struct drm_i915_private *dev_priv = dev->dev_private;
4ad2af1e 2675 struct i915_page_scratch *scratch_page;
21c34607 2676 phys_addr_t gtt_phys_addr;
63340133
BW
2677
2678 /* For Modern GENs the PTEs and register space are split in the BAR */
21c34607 2679 gtt_phys_addr = pci_resource_start(dev->pdev, 0) +
63340133
BW
2680 (pci_resource_len(dev->pdev, 0) / 2);
2681
2a073f89
ID
2682 /*
2683 * On BXT writes larger than 64 bit to the GTT pagetable range will be
2684 * dropped. For WC mappings in general we have 64 byte burst writes
2685 * when the WC buffer is flushed, so we can't use it, but have to
2686 * resort to an uncached mapping. The WC issue is easily caught by the
2687 * readback check when writing GTT PTE entries.
2688 */
2689 if (IS_BROXTON(dev))
2690 dev_priv->gtt.gsm = ioremap_nocache(gtt_phys_addr, gtt_size);
2691 else
2692 dev_priv->gtt.gsm = ioremap_wc(gtt_phys_addr, gtt_size);
63340133
BW
2693 if (!dev_priv->gtt.gsm) {
2694 DRM_ERROR("Failed to map the gtt page table\n");
2695 return -ENOMEM;
2696 }
2697
4ad2af1e
MK
2698 scratch_page = alloc_scratch_page(dev);
2699 if (IS_ERR(scratch_page)) {
63340133
BW
2700 DRM_ERROR("Scratch setup failed\n");
2701 /* iounmap will also get called at remove, but meh */
2702 iounmap(dev_priv->gtt.gsm);
4ad2af1e 2703 return PTR_ERR(scratch_page);
63340133
BW
2704 }
2705
4ad2af1e
MK
2706 dev_priv->gtt.base.scratch_page = scratch_page;
2707
2708 return 0;
63340133
BW
2709}
2710
fbe5d36e
BW
2711/* The GGTT and PPGTT need a private PPAT setup in order to handle cacheability
2712 * bits. When using advanced contexts each context stores its own PAT, but
2713 * writing this data shouldn't be harmful even in those cases. */
ee0ce478 2714static void bdw_setup_private_ppat(struct drm_i915_private *dev_priv)
fbe5d36e 2715{
fbe5d36e
BW
2716 uint64_t pat;
2717
2718 pat = GEN8_PPAT(0, GEN8_PPAT_WB | GEN8_PPAT_LLC) | /* for normal objects, no eLLC */
2719 GEN8_PPAT(1, GEN8_PPAT_WC | GEN8_PPAT_LLCELLC) | /* for something pointing to ptes? */
2720 GEN8_PPAT(2, GEN8_PPAT_WT | GEN8_PPAT_LLCELLC) | /* for scanout with eLLC */
2721 GEN8_PPAT(3, GEN8_PPAT_UC) | /* Uncached objects, mostly for scanout */
2722 GEN8_PPAT(4, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(0)) |
2723 GEN8_PPAT(5, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(1)) |
2724 GEN8_PPAT(6, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(2)) |
2725 GEN8_PPAT(7, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(3));
2726
d6a8b72e
RV
2727 if (!USES_PPGTT(dev_priv->dev))
2728 /* Spec: "For GGTT, there is NO pat_sel[2:0] from the entry,
2729 * so RTL will always use the value corresponding to
2730 * pat_sel = 000".
2731 * So let's disable cache for GGTT to avoid screen corruptions.
2732 * MOCS still can be used though.
2733 * - System agent ggtt writes (i.e. cpu gtt mmaps) already work
2734 * before this patch, i.e. the same uncached + snooping access
2735 * like on gen6/7 seems to be in effect.
2736 * - So this just fixes blitter/render access. Again it looks
2737 * like it's not just uncached access, but uncached + snooping.
2738 * So we can still hold onto all our assumptions wrt cpu
2739 * clflushing on LLC machines.
2740 */
2741 pat = GEN8_PPAT(0, GEN8_PPAT_UC);
2742
fbe5d36e
BW
2743 /* XXX: spec defines this as 2 distinct registers. It's unclear if a 64b
2744 * write would work. */
2745 I915_WRITE(GEN8_PRIVATE_PAT, pat);
2746 I915_WRITE(GEN8_PRIVATE_PAT + 4, pat >> 32);
2747}
2748
ee0ce478
VS
2749static void chv_setup_private_ppat(struct drm_i915_private *dev_priv)
2750{
2751 uint64_t pat;
2752
2753 /*
2754 * Map WB on BDW to snooped on CHV.
2755 *
2756 * Only the snoop bit has meaning for CHV, the rest is
2757 * ignored.
2758 *
cf3d262e
VS
2759 * The hardware will never snoop for certain types of accesses:
2760 * - CPU GTT (GMADR->GGTT->no snoop->memory)
2761 * - PPGTT page tables
2762 * - some other special cycles
2763 *
2764 * As with BDW, we also need to consider the following for GT accesses:
2765 * "For GGTT, there is NO pat_sel[2:0] from the entry,
2766 * so RTL will always use the value corresponding to
2767 * pat_sel = 000".
2768 * Which means we must set the snoop bit in PAT entry 0
2769 * in order to keep the global status page working.
ee0ce478
VS
2770 */
2771 pat = GEN8_PPAT(0, CHV_PPAT_SNOOP) |
2772 GEN8_PPAT(1, 0) |
2773 GEN8_PPAT(2, 0) |
2774 GEN8_PPAT(3, 0) |
2775 GEN8_PPAT(4, CHV_PPAT_SNOOP) |
2776 GEN8_PPAT(5, CHV_PPAT_SNOOP) |
2777 GEN8_PPAT(6, CHV_PPAT_SNOOP) |
2778 GEN8_PPAT(7, CHV_PPAT_SNOOP);
2779
2780 I915_WRITE(GEN8_PRIVATE_PAT, pat);
2781 I915_WRITE(GEN8_PRIVATE_PAT + 4, pat >> 32);
2782}
2783
63340133 2784static int gen8_gmch_probe(struct drm_device *dev,
c44ef60e 2785 u64 *gtt_total,
63340133
BW
2786 size_t *stolen,
2787 phys_addr_t *mappable_base,
c44ef60e 2788 u64 *mappable_end)
63340133
BW
2789{
2790 struct drm_i915_private *dev_priv = dev->dev_private;
c44ef60e 2791 u64 gtt_size;
63340133
BW
2792 u16 snb_gmch_ctl;
2793 int ret;
2794
2795 /* TODO: We're not aware of mappable constraints on gen8 yet */
2796 *mappable_base = pci_resource_start(dev->pdev, 2);
2797 *mappable_end = pci_resource_len(dev->pdev, 2);
2798
2799 if (!pci_set_dma_mask(dev->pdev, DMA_BIT_MASK(39)))
2800 pci_set_consistent_dma_mask(dev->pdev, DMA_BIT_MASK(39));
2801
2802 pci_read_config_word(dev->pdev, SNB_GMCH_CTRL, &snb_gmch_ctl);
2803
66375014
DL
2804 if (INTEL_INFO(dev)->gen >= 9) {
2805 *stolen = gen9_get_stolen_size(snb_gmch_ctl);
2806 gtt_size = gen8_get_total_gtt_size(snb_gmch_ctl);
2807 } else if (IS_CHERRYVIEW(dev)) {
d7f25f23
DL
2808 *stolen = chv_get_stolen_size(snb_gmch_ctl);
2809 gtt_size = chv_get_total_gtt_size(snb_gmch_ctl);
2810 } else {
2811 *stolen = gen8_get_stolen_size(snb_gmch_ctl);
2812 gtt_size = gen8_get_total_gtt_size(snb_gmch_ctl);
2813 }
63340133 2814
07749ef3 2815 *gtt_total = (gtt_size / sizeof(gen8_pte_t)) << PAGE_SHIFT;
63340133 2816
5a4e33a3 2817 if (IS_CHERRYVIEW(dev) || IS_BROXTON(dev))
ee0ce478
VS
2818 chv_setup_private_ppat(dev_priv);
2819 else
2820 bdw_setup_private_ppat(dev_priv);
fbe5d36e 2821
63340133
BW
2822 ret = ggtt_probe_common(dev, gtt_size);
2823
94ec8f61
BW
2824 dev_priv->gtt.base.clear_range = gen8_ggtt_clear_range;
2825 dev_priv->gtt.base.insert_entries = gen8_ggtt_insert_entries;
777dc5bb
DV
2826 dev_priv->gtt.base.bind_vma = ggtt_bind_vma;
2827 dev_priv->gtt.base.unbind_vma = ggtt_unbind_vma;
63340133
BW
2828
2829 return ret;
2830}
2831
baa09f5f 2832static int gen6_gmch_probe(struct drm_device *dev,
c44ef60e 2833 u64 *gtt_total,
41907ddc
BW
2834 size_t *stolen,
2835 phys_addr_t *mappable_base,
c44ef60e 2836 u64 *mappable_end)
e76e9aeb
BW
2837{
2838 struct drm_i915_private *dev_priv = dev->dev_private;
baa09f5f 2839 unsigned int gtt_size;
e76e9aeb 2840 u16 snb_gmch_ctl;
e76e9aeb
BW
2841 int ret;
2842
41907ddc
BW
2843 *mappable_base = pci_resource_start(dev->pdev, 2);
2844 *mappable_end = pci_resource_len(dev->pdev, 2);
2845
baa09f5f
BW
2846 /* 64/512MB is the current min/max we actually know of, but this is just
2847 * a coarse sanity check.
e76e9aeb 2848 */
41907ddc 2849 if ((*mappable_end < (64<<20) || (*mappable_end > (512<<20)))) {
c44ef60e 2850 DRM_ERROR("Unknown GMADR size (%llx)\n",
baa09f5f
BW
2851 dev_priv->gtt.mappable_end);
2852 return -ENXIO;
e76e9aeb
BW
2853 }
2854
e76e9aeb
BW
2855 if (!pci_set_dma_mask(dev->pdev, DMA_BIT_MASK(40)))
2856 pci_set_consistent_dma_mask(dev->pdev, DMA_BIT_MASK(40));
e76e9aeb 2857 pci_read_config_word(dev->pdev, SNB_GMCH_CTRL, &snb_gmch_ctl);
e76e9aeb 2858
c4ae25ec 2859 *stolen = gen6_get_stolen_size(snb_gmch_ctl);
a93e4161 2860
63340133 2861 gtt_size = gen6_get_total_gtt_size(snb_gmch_ctl);
07749ef3 2862 *gtt_total = (gtt_size / sizeof(gen6_pte_t)) << PAGE_SHIFT;
e76e9aeb 2863
63340133 2864 ret = ggtt_probe_common(dev, gtt_size);
e76e9aeb 2865
853ba5d2
BW
2866 dev_priv->gtt.base.clear_range = gen6_ggtt_clear_range;
2867 dev_priv->gtt.base.insert_entries = gen6_ggtt_insert_entries;
777dc5bb
DV
2868 dev_priv->gtt.base.bind_vma = ggtt_bind_vma;
2869 dev_priv->gtt.base.unbind_vma = ggtt_unbind_vma;
7faf1ab2 2870
e76e9aeb
BW
2871 return ret;
2872}
2873
853ba5d2 2874static void gen6_gmch_remove(struct i915_address_space *vm)
e76e9aeb 2875{
853ba5d2
BW
2876
2877 struct i915_gtt *gtt = container_of(vm, struct i915_gtt, base);
5ed16782 2878
853ba5d2 2879 iounmap(gtt->gsm);
4ad2af1e 2880 free_scratch_page(vm->dev, vm->scratch_page);
644ec02b 2881}
baa09f5f
BW
2882
2883static int i915_gmch_probe(struct drm_device *dev,
c44ef60e 2884 u64 *gtt_total,
41907ddc
BW
2885 size_t *stolen,
2886 phys_addr_t *mappable_base,
c44ef60e 2887 u64 *mappable_end)
baa09f5f
BW
2888{
2889 struct drm_i915_private *dev_priv = dev->dev_private;
2890 int ret;
2891
baa09f5f
BW
2892 ret = intel_gmch_probe(dev_priv->bridge_dev, dev_priv->dev->pdev, NULL);
2893 if (!ret) {
2894 DRM_ERROR("failed to set up gmch\n");
2895 return -EIO;
2896 }
2897
41907ddc 2898 intel_gtt_get(gtt_total, stolen, mappable_base, mappable_end);
baa09f5f
BW
2899
2900 dev_priv->gtt.do_idle_maps = needs_idle_maps(dev_priv->dev);
d369d2d9 2901 dev_priv->gtt.base.insert_entries = i915_ggtt_insert_entries;
853ba5d2 2902 dev_priv->gtt.base.clear_range = i915_ggtt_clear_range;
d369d2d9
DV
2903 dev_priv->gtt.base.bind_vma = ggtt_bind_vma;
2904 dev_priv->gtt.base.unbind_vma = ggtt_unbind_vma;
baa09f5f 2905
c0a7f818
CW
2906 if (unlikely(dev_priv->gtt.do_idle_maps))
2907 DRM_INFO("applying Ironlake quirks for intel_iommu\n");
2908
baa09f5f
BW
2909 return 0;
2910}
2911
853ba5d2 2912static void i915_gmch_remove(struct i915_address_space *vm)
baa09f5f
BW
2913{
2914 intel_gmch_remove();
2915}
2916
2917int i915_gem_gtt_init(struct drm_device *dev)
2918{
2919 struct drm_i915_private *dev_priv = dev->dev_private;
2920 struct i915_gtt *gtt = &dev_priv->gtt;
baa09f5f
BW
2921 int ret;
2922
baa09f5f 2923 if (INTEL_INFO(dev)->gen <= 5) {
b2f21b4d 2924 gtt->gtt_probe = i915_gmch_probe;
853ba5d2 2925 gtt->base.cleanup = i915_gmch_remove;
63340133 2926 } else if (INTEL_INFO(dev)->gen < 8) {
b2f21b4d 2927 gtt->gtt_probe = gen6_gmch_probe;
853ba5d2 2928 gtt->base.cleanup = gen6_gmch_remove;
4d15c145 2929 if (IS_HASWELL(dev) && dev_priv->ellc_size)
853ba5d2 2930 gtt->base.pte_encode = iris_pte_encode;
4d15c145 2931 else if (IS_HASWELL(dev))
853ba5d2 2932 gtt->base.pte_encode = hsw_pte_encode;
b2f21b4d 2933 else if (IS_VALLEYVIEW(dev))
853ba5d2 2934 gtt->base.pte_encode = byt_pte_encode;
350ec881
CW
2935 else if (INTEL_INFO(dev)->gen >= 7)
2936 gtt->base.pte_encode = ivb_pte_encode;
b2f21b4d 2937 else
350ec881 2938 gtt->base.pte_encode = snb_pte_encode;
63340133
BW
2939 } else {
2940 dev_priv->gtt.gtt_probe = gen8_gmch_probe;
2941 dev_priv->gtt.base.cleanup = gen6_gmch_remove;
baa09f5f
BW
2942 }
2943
c114f76a
MK
2944 gtt->base.dev = dev;
2945
853ba5d2 2946 ret = gtt->gtt_probe(dev, &gtt->base.total, &gtt->stolen_size,
b2f21b4d 2947 &gtt->mappable_base, &gtt->mappable_end);
a54c0c27 2948 if (ret)
baa09f5f 2949 return ret;
baa09f5f 2950
baa09f5f 2951 /* GMADR is the PCI mmio aperture into the global GTT. */
c44ef60e 2952 DRM_INFO("Memory usable by graphics device = %lluM\n",
853ba5d2 2953 gtt->base.total >> 20);
c44ef60e 2954 DRM_DEBUG_DRIVER("GMADR size = %lldM\n", gtt->mappable_end >> 20);
b2f21b4d 2955 DRM_DEBUG_DRIVER("GTT stolen size = %zdM\n", gtt->stolen_size >> 20);
5db6c735
DV
2956#ifdef CONFIG_INTEL_IOMMU
2957 if (intel_iommu_gfx_mapped)
2958 DRM_INFO("VT-d active for gfx access\n");
2959#endif
cfa7c862
DV
2960 /*
2961 * i915.enable_ppgtt is read-only, so do an early pass to validate the
2962 * user's requested state against the hardware/driver capabilities. We
2963 * do this now so that we can print out any log messages once rather
2964 * than every time we check intel_enable_ppgtt().
2965 */
2966 i915.enable_ppgtt = sanitize_enable_ppgtt(dev, i915.enable_ppgtt);
2967 DRM_DEBUG_DRIVER("ppgtt mode: %i\n", i915.enable_ppgtt);
baa09f5f
BW
2968
2969 return 0;
2970}
6f65e29a 2971
fa42331b
DV
2972void i915_gem_restore_gtt_mappings(struct drm_device *dev)
2973{
2974 struct drm_i915_private *dev_priv = dev->dev_private;
2975 struct drm_i915_gem_object *obj;
2976 struct i915_address_space *vm;
2c3d9984
TU
2977 struct i915_vma *vma;
2978 bool flush;
fa42331b
DV
2979
2980 i915_check_and_clear_faults(dev);
2981
2982 /* First fill our portion of the GTT with scratch pages */
2983 dev_priv->gtt.base.clear_range(&dev_priv->gtt.base,
2984 dev_priv->gtt.base.start,
2985 dev_priv->gtt.base.total,
2986 true);
2987
2c3d9984
TU
2988 /* Cache flush objects bound into GGTT and rebind them. */
2989 vm = &dev_priv->gtt.base;
fa42331b 2990 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
2c3d9984
TU
2991 flush = false;
2992 list_for_each_entry(vma, &obj->vma_list, vma_link) {
2993 if (vma->vm != vm)
2994 continue;
fa42331b 2995
2c3d9984
TU
2996 WARN_ON(i915_vma_bind(vma, obj->cache_level,
2997 PIN_UPDATE));
fa42331b 2998
2c3d9984
TU
2999 flush = true;
3000 }
3001
3002 if (flush)
3003 i915_gem_clflush_object(obj, obj->pin_display);
3004 }
fa42331b
DV
3005
3006 if (INTEL_INFO(dev)->gen >= 8) {
3007 if (IS_CHERRYVIEW(dev) || IS_BROXTON(dev))
3008 chv_setup_private_ppat(dev_priv);
3009 else
3010 bdw_setup_private_ppat(dev_priv);
3011
3012 return;
3013 }
3014
3015 if (USES_PPGTT(dev)) {
3016 list_for_each_entry(vm, &dev_priv->vm_list, global_link) {
3017 /* TODO: Perhaps it shouldn't be gen6 specific */
3018
3019 struct i915_hw_ppgtt *ppgtt =
3020 container_of(vm, struct i915_hw_ppgtt,
3021 base);
3022
3023 if (i915_is_ggtt(vm))
3024 ppgtt = dev_priv->mm.aliasing_ppgtt;
3025
3026 gen6_write_page_range(dev_priv, &ppgtt->pd,
3027 0, ppgtt->base.total);
3028 }
3029 }
3030
3031 i915_ggtt_flush(dev_priv);
3032}
3033
ec7adb6e
JL
3034static struct i915_vma *
3035__i915_gem_vma_create(struct drm_i915_gem_object *obj,
3036 struct i915_address_space *vm,
3037 const struct i915_ggtt_view *ggtt_view)
6f65e29a 3038{
dabde5c7 3039 struct i915_vma *vma;
6f65e29a 3040
ec7adb6e
JL
3041 if (WARN_ON(i915_is_ggtt(vm) != !!ggtt_view))
3042 return ERR_PTR(-EINVAL);
e20d2ab7
CW
3043
3044 vma = kmem_cache_zalloc(to_i915(obj->base.dev)->vmas, GFP_KERNEL);
dabde5c7
DC
3045 if (vma == NULL)
3046 return ERR_PTR(-ENOMEM);
ec7adb6e 3047
6f65e29a
BW
3048 INIT_LIST_HEAD(&vma->vma_link);
3049 INIT_LIST_HEAD(&vma->mm_list);
3050 INIT_LIST_HEAD(&vma->exec_list);
3051 vma->vm = vm;
3052 vma->obj = obj;
3053
777dc5bb 3054 if (i915_is_ggtt(vm))
ec7adb6e 3055 vma->ggtt_view = *ggtt_view;
6f65e29a 3056
f7635669
TU
3057 list_add_tail(&vma->vma_link, &obj->vma_list);
3058 if (!i915_is_ggtt(vm))
e07f0552 3059 i915_ppgtt_get(i915_vm_to_ppgtt(vm));
6f65e29a
BW
3060
3061 return vma;
3062}
3063
3064struct i915_vma *
ec7adb6e
JL
3065i915_gem_obj_lookup_or_create_vma(struct drm_i915_gem_object *obj,
3066 struct i915_address_space *vm)
3067{
3068 struct i915_vma *vma;
3069
3070 vma = i915_gem_obj_to_vma(obj, vm);
3071 if (!vma)
3072 vma = __i915_gem_vma_create(obj, vm,
3073 i915_is_ggtt(vm) ? &i915_ggtt_view_normal : NULL);
3074
3075 return vma;
3076}
3077
3078struct i915_vma *
3079i915_gem_obj_lookup_or_create_ggtt_vma(struct drm_i915_gem_object *obj,
fe14d5f4 3080 const struct i915_ggtt_view *view)
6f65e29a 3081{
ec7adb6e 3082 struct i915_address_space *ggtt = i915_obj_to_ggtt(obj);
6f65e29a
BW
3083 struct i915_vma *vma;
3084
ec7adb6e
JL
3085 if (WARN_ON(!view))
3086 return ERR_PTR(-EINVAL);
3087
3088 vma = i915_gem_obj_to_ggtt_view(obj, view);
3089
3090 if (IS_ERR(vma))
3091 return vma;
3092
6f65e29a 3093 if (!vma)
ec7adb6e 3094 vma = __i915_gem_vma_create(obj, ggtt, view);
6f65e29a
BW
3095
3096 return vma;
ec7adb6e 3097
6f65e29a 3098}
fe14d5f4 3099
50470bb0
TU
3100static void
3101rotate_pages(dma_addr_t *in, unsigned int width, unsigned int height,
3102 struct sg_table *st)
3103{
3104 unsigned int column, row;
3105 unsigned int src_idx;
3106 struct scatterlist *sg = st->sgl;
3107
3108 st->nents = 0;
3109
3110 for (column = 0; column < width; column++) {
3111 src_idx = width * (height - 1) + column;
3112 for (row = 0; row < height; row++) {
3113 st->nents++;
3114 /* We don't need the pages, but need to initialize
3115 * the entries so the sg list can be happily traversed.
3116 * The only thing we need are DMA addresses.
3117 */
3118 sg_set_page(sg, NULL, PAGE_SIZE, 0);
3119 sg_dma_address(sg) = in[src_idx];
3120 sg_dma_len(sg) = PAGE_SIZE;
3121 sg = sg_next(sg);
3122 src_idx -= width;
3123 }
3124 }
3125}
3126
3127static struct sg_table *
3128intel_rotate_fb_obj_pages(struct i915_ggtt_view *ggtt_view,
3129 struct drm_i915_gem_object *obj)
3130{
50470bb0 3131 struct intel_rotation_info *rot_info = &ggtt_view->rotation_info;
84fe03f7 3132 unsigned int size_pages = rot_info->size >> PAGE_SHIFT;
50470bb0
TU
3133 struct sg_page_iter sg_iter;
3134 unsigned long i;
3135 dma_addr_t *page_addr_list;
3136 struct sg_table *st;
1d00dad5 3137 int ret = -ENOMEM;
50470bb0 3138
50470bb0 3139 /* Allocate a temporary list of source pages for random access. */
84fe03f7
TU
3140 page_addr_list = drm_malloc_ab(obj->base.size / PAGE_SIZE,
3141 sizeof(dma_addr_t));
50470bb0
TU
3142 if (!page_addr_list)
3143 return ERR_PTR(ret);
3144
3145 /* Allocate target SG list. */
3146 st = kmalloc(sizeof(*st), GFP_KERNEL);
3147 if (!st)
3148 goto err_st_alloc;
3149
84fe03f7 3150 ret = sg_alloc_table(st, size_pages, GFP_KERNEL);
50470bb0
TU
3151 if (ret)
3152 goto err_sg_alloc;
3153
3154 /* Populate source page list from the object. */
3155 i = 0;
3156 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents, 0) {
3157 page_addr_list[i] = sg_page_iter_dma_address(&sg_iter);
3158 i++;
3159 }
3160
3161 /* Rotate the pages. */
84fe03f7
TU
3162 rotate_pages(page_addr_list,
3163 rot_info->width_pages, rot_info->height_pages,
3164 st);
50470bb0
TU
3165
3166 DRM_DEBUG_KMS(
84fe03f7 3167 "Created rotated page mapping for object size %zu (pitch=%u, height=%u, pixel_format=0x%x, %ux%u tiles, %u pages).\n",
c9f8fd2d 3168 obj->base.size, rot_info->pitch, rot_info->height,
84fe03f7
TU
3169 rot_info->pixel_format, rot_info->width_pages,
3170 rot_info->height_pages, size_pages);
50470bb0
TU
3171
3172 drm_free_large(page_addr_list);
3173
3174 return st;
3175
3176err_sg_alloc:
3177 kfree(st);
3178err_st_alloc:
3179 drm_free_large(page_addr_list);
3180
3181 DRM_DEBUG_KMS(
84fe03f7 3182 "Failed to create rotated mapping for object size %zu! (%d) (pitch=%u, height=%u, pixel_format=0x%x, %ux%u tiles, %u pages)\n",
c9f8fd2d 3183 obj->base.size, ret, rot_info->pitch, rot_info->height,
84fe03f7
TU
3184 rot_info->pixel_format, rot_info->width_pages,
3185 rot_info->height_pages, size_pages);
50470bb0
TU
3186 return ERR_PTR(ret);
3187}
ec7adb6e 3188
8bd7ef16
JL
3189static struct sg_table *
3190intel_partial_pages(const struct i915_ggtt_view *view,
3191 struct drm_i915_gem_object *obj)
3192{
3193 struct sg_table *st;
3194 struct scatterlist *sg;
3195 struct sg_page_iter obj_sg_iter;
3196 int ret = -ENOMEM;
3197
3198 st = kmalloc(sizeof(*st), GFP_KERNEL);
3199 if (!st)
3200 goto err_st_alloc;
3201
3202 ret = sg_alloc_table(st, view->params.partial.size, GFP_KERNEL);
3203 if (ret)
3204 goto err_sg_alloc;
3205
3206 sg = st->sgl;
3207 st->nents = 0;
3208 for_each_sg_page(obj->pages->sgl, &obj_sg_iter, obj->pages->nents,
3209 view->params.partial.offset)
3210 {
3211 if (st->nents >= view->params.partial.size)
3212 break;
3213
3214 sg_set_page(sg, NULL, PAGE_SIZE, 0);
3215 sg_dma_address(sg) = sg_page_iter_dma_address(&obj_sg_iter);
3216 sg_dma_len(sg) = PAGE_SIZE;
3217
3218 sg = sg_next(sg);
3219 st->nents++;
3220 }
3221
3222 return st;
3223
3224err_sg_alloc:
3225 kfree(st);
3226err_st_alloc:
3227 return ERR_PTR(ret);
3228}
3229
70b9f6f8 3230static int
50470bb0 3231i915_get_ggtt_vma_pages(struct i915_vma *vma)
fe14d5f4 3232{
50470bb0
TU
3233 int ret = 0;
3234
fe14d5f4
TU
3235 if (vma->ggtt_view.pages)
3236 return 0;
3237
3238 if (vma->ggtt_view.type == I915_GGTT_VIEW_NORMAL)
3239 vma->ggtt_view.pages = vma->obj->pages;
50470bb0
TU
3240 else if (vma->ggtt_view.type == I915_GGTT_VIEW_ROTATED)
3241 vma->ggtt_view.pages =
3242 intel_rotate_fb_obj_pages(&vma->ggtt_view, vma->obj);
8bd7ef16
JL
3243 else if (vma->ggtt_view.type == I915_GGTT_VIEW_PARTIAL)
3244 vma->ggtt_view.pages =
3245 intel_partial_pages(&vma->ggtt_view, vma->obj);
fe14d5f4
TU
3246 else
3247 WARN_ONCE(1, "GGTT view %u not implemented!\n",
3248 vma->ggtt_view.type);
3249
3250 if (!vma->ggtt_view.pages) {
ec7adb6e 3251 DRM_ERROR("Failed to get pages for GGTT view type %u!\n",
fe14d5f4 3252 vma->ggtt_view.type);
50470bb0
TU
3253 ret = -EINVAL;
3254 } else if (IS_ERR(vma->ggtt_view.pages)) {
3255 ret = PTR_ERR(vma->ggtt_view.pages);
3256 vma->ggtt_view.pages = NULL;
3257 DRM_ERROR("Failed to get pages for VMA view type %u (%d)!\n",
3258 vma->ggtt_view.type, ret);
fe14d5f4
TU
3259 }
3260
50470bb0 3261 return ret;
fe14d5f4
TU
3262}
3263
3264/**
3265 * i915_vma_bind - Sets up PTEs for an VMA in it's corresponding address space.
3266 * @vma: VMA to map
3267 * @cache_level: mapping cache level
3268 * @flags: flags like global or local mapping
3269 *
3270 * DMA addresses are taken from the scatter-gather table of this object (or of
3271 * this VMA in case of non-default GGTT views) and PTE entries set up.
3272 * Note that DMA addresses are also the only part of the SG table we care about.
3273 */
3274int i915_vma_bind(struct i915_vma *vma, enum i915_cache_level cache_level,
3275 u32 flags)
3276{
75d04a37
MK
3277 int ret;
3278 u32 bind_flags;
1d335d1b 3279
75d04a37
MK
3280 if (WARN_ON(flags == 0))
3281 return -EINVAL;
1d335d1b 3282
75d04a37 3283 bind_flags = 0;
0875546c
DV
3284 if (flags & PIN_GLOBAL)
3285 bind_flags |= GLOBAL_BIND;
3286 if (flags & PIN_USER)
3287 bind_flags |= LOCAL_BIND;
3288
3289 if (flags & PIN_UPDATE)
3290 bind_flags |= vma->bound;
3291 else
3292 bind_flags &= ~vma->bound;
3293
75d04a37
MK
3294 if (bind_flags == 0)
3295 return 0;
3296
3297 if (vma->bound == 0 && vma->vm->allocate_va_range) {
3298 trace_i915_va_alloc(vma->vm,
3299 vma->node.start,
3300 vma->node.size,
3301 VM_TO_TRACE_NAME(vma->vm));
3302
b2dd4511
MK
3303 /* XXX: i915_vma_pin() will fix this +- hack */
3304 vma->pin_count++;
75d04a37
MK
3305 ret = vma->vm->allocate_va_range(vma->vm,
3306 vma->node.start,
3307 vma->node.size);
b2dd4511 3308 vma->pin_count--;
75d04a37
MK
3309 if (ret)
3310 return ret;
3311 }
3312
3313 ret = vma->vm->bind_vma(vma, cache_level, bind_flags);
70b9f6f8
DV
3314 if (ret)
3315 return ret;
0875546c
DV
3316
3317 vma->bound |= bind_flags;
fe14d5f4
TU
3318
3319 return 0;
3320}
91e6711e
JL
3321
3322/**
3323 * i915_ggtt_view_size - Get the size of a GGTT view.
3324 * @obj: Object the view is of.
3325 * @view: The view in question.
3326 *
3327 * @return The size of the GGTT view in bytes.
3328 */
3329size_t
3330i915_ggtt_view_size(struct drm_i915_gem_object *obj,
3331 const struct i915_ggtt_view *view)
3332{
9e759ff1 3333 if (view->type == I915_GGTT_VIEW_NORMAL) {
91e6711e 3334 return obj->base.size;
9e759ff1
TU
3335 } else if (view->type == I915_GGTT_VIEW_ROTATED) {
3336 return view->rotation_info.size;
8bd7ef16
JL
3337 } else if (view->type == I915_GGTT_VIEW_PARTIAL) {
3338 return view->params.partial.size << PAGE_SHIFT;
91e6711e
JL
3339 } else {
3340 WARN_ONCE(1, "GGTT view %u not implemented!\n", view->type);
3341 return obj->base.size;
3342 }
3343}