]> git.proxmox.com Git - mirror_ubuntu-bionic-kernel.git/blame - drivers/gpu/drm/i915/i915_gem_gtt.c
drm/i915: Remove obsolete engine->gpu_caches_dirty
[mirror_ubuntu-bionic-kernel.git] / drivers / gpu / drm / i915 / i915_gem_gtt.c
CommitLineData
76aaf220
DV
1/*
2 * Copyright © 2010 Daniel Vetter
c4ac524c 3 * Copyright © 2011-2014 Intel Corporation
76aaf220
DV
4 *
5 * Permission is hereby granted, free of charge, to any person obtaining a
6 * copy of this software and associated documentation files (the "Software"),
7 * to deal in the Software without restriction, including without limitation
8 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
9 * and/or sell copies of the Software, and to permit persons to whom the
10 * Software is furnished to do so, subject to the following conditions:
11 *
12 * The above copyright notice and this permission notice (including the next
13 * paragraph) shall be included in all copies or substantial portions of the
14 * Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
21 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
22 * IN THE SOFTWARE.
23 *
24 */
25
0e46ce2e 26#include <linux/seq_file.h>
5bab6f60 27#include <linux/stop_machine.h>
760285e7
DH
28#include <drm/drmP.h>
29#include <drm/i915_drm.h>
76aaf220 30#include "i915_drv.h"
5dda8fa3 31#include "i915_vgpu.h"
76aaf220
DV
32#include "i915_trace.h"
33#include "intel_drv.h"
34
45f8f69a
TU
35/**
36 * DOC: Global GTT views
37 *
38 * Background and previous state
39 *
40 * Historically objects could exists (be bound) in global GTT space only as
41 * singular instances with a view representing all of the object's backing pages
42 * in a linear fashion. This view will be called a normal view.
43 *
44 * To support multiple views of the same object, where the number of mapped
45 * pages is not equal to the backing store, or where the layout of the pages
46 * is not linear, concept of a GGTT view was added.
47 *
48 * One example of an alternative view is a stereo display driven by a single
49 * image. In this case we would have a framebuffer looking like this
50 * (2x2 pages):
51 *
52 * 12
53 * 34
54 *
55 * Above would represent a normal GGTT view as normally mapped for GPU or CPU
56 * rendering. In contrast, fed to the display engine would be an alternative
57 * view which could look something like this:
58 *
59 * 1212
60 * 3434
61 *
62 * In this example both the size and layout of pages in the alternative view is
63 * different from the normal view.
64 *
65 * Implementation and usage
66 *
67 * GGTT views are implemented using VMAs and are distinguished via enum
68 * i915_ggtt_view_type and struct i915_ggtt_view.
69 *
70 * A new flavour of core GEM functions which work with GGTT bound objects were
ec7adb6e
JL
71 * added with the _ggtt_ infix, and sometimes with _view postfix to avoid
72 * renaming in large amounts of code. They take the struct i915_ggtt_view
73 * parameter encapsulating all metadata required to implement a view.
45f8f69a
TU
74 *
75 * As a helper for callers which are only interested in the normal view,
76 * globally const i915_ggtt_view_normal singleton instance exists. All old core
77 * GEM API functions, the ones not taking the view parameter, are operating on,
78 * or with the normal GGTT view.
79 *
80 * Code wanting to add or use a new GGTT view needs to:
81 *
82 * 1. Add a new enum with a suitable name.
83 * 2. Extend the metadata in the i915_ggtt_view structure if required.
84 * 3. Add support to i915_get_vma_pages().
85 *
86 * New views are required to build a scatter-gather table from within the
87 * i915_get_vma_pages function. This table is stored in the vma.ggtt_view and
88 * exists for the lifetime of an VMA.
89 *
90 * Core API is designed to have copy semantics which means that passed in
91 * struct i915_ggtt_view does not need to be persistent (left around after
92 * calling the core API functions).
93 *
94 */
95
ce7fda2e
CW
96static inline struct i915_ggtt *
97i915_vm_to_ggtt(struct i915_address_space *vm)
98{
99 GEM_BUG_ON(!i915_is_ggtt(vm));
100 return container_of(vm, struct i915_ggtt, base);
101}
102
70b9f6f8
DV
103static int
104i915_get_ggtt_vma_pages(struct i915_vma *vma);
105
b5e16987
VS
106const struct i915_ggtt_view i915_ggtt_view_normal = {
107 .type = I915_GGTT_VIEW_NORMAL,
108};
9abc4648 109const struct i915_ggtt_view i915_ggtt_view_rotated = {
b5e16987 110 .type = I915_GGTT_VIEW_ROTATED,
9abc4648 111};
fe14d5f4 112
c033666a
CW
113int intel_sanitize_enable_ppgtt(struct drm_i915_private *dev_priv,
114 int enable_ppgtt)
cfa7c862 115{
1893a71b
CW
116 bool has_aliasing_ppgtt;
117 bool has_full_ppgtt;
1f9a99e0 118 bool has_full_48bit_ppgtt;
1893a71b 119
c033666a
CW
120 has_aliasing_ppgtt = INTEL_GEN(dev_priv) >= 6;
121 has_full_ppgtt = INTEL_GEN(dev_priv) >= 7;
122 has_full_48bit_ppgtt =
123 IS_BROADWELL(dev_priv) || INTEL_GEN(dev_priv) >= 9;
1893a71b 124
c033666a 125 if (intel_vgpu_active(dev_priv))
71ba2d64
YZ
126 has_full_ppgtt = false; /* emulation is too hard */
127
0e4ca100
CW
128 if (!has_aliasing_ppgtt)
129 return 0;
130
70ee45e1
DL
131 /*
132 * We don't allow disabling PPGTT for gen9+ as it's a requirement for
133 * execlists, the sole mechanism available to submit work.
134 */
c033666a 135 if (enable_ppgtt == 0 && INTEL_GEN(dev_priv) < 9)
cfa7c862
DV
136 return 0;
137
138 if (enable_ppgtt == 1)
139 return 1;
140
1893a71b 141 if (enable_ppgtt == 2 && has_full_ppgtt)
cfa7c862
DV
142 return 2;
143
1f9a99e0
MT
144 if (enable_ppgtt == 3 && has_full_48bit_ppgtt)
145 return 3;
146
93a25a9e
DV
147#ifdef CONFIG_INTEL_IOMMU
148 /* Disable ppgtt on SNB if VT-d is on. */
c033666a 149 if (IS_GEN6(dev_priv) && intel_iommu_gfx_mapped) {
93a25a9e 150 DRM_INFO("Disabling PPGTT because VT-d is on\n");
cfa7c862 151 return 0;
93a25a9e
DV
152 }
153#endif
154
62942ed7 155 /* Early VLV doesn't have this */
91c8a326 156 if (IS_VALLEYVIEW(dev_priv) && dev_priv->drm.pdev->revision < 0xb) {
62942ed7
JB
157 DRM_DEBUG_DRIVER("disabling PPGTT on pre-B3 step VLV\n");
158 return 0;
159 }
160
c033666a 161 if (INTEL_GEN(dev_priv) >= 8 && i915.enable_execlists)
1f9a99e0 162 return has_full_48bit_ppgtt ? 3 : 2;
2f82bbdf
MT
163 else
164 return has_aliasing_ppgtt ? 1 : 0;
93a25a9e
DV
165}
166
70b9f6f8
DV
167static int ppgtt_bind_vma(struct i915_vma *vma,
168 enum i915_cache_level cache_level,
169 u32 unused)
47552659
DV
170{
171 u32 pte_flags = 0;
172
173 /* Currently applicable only to VLV */
174 if (vma->obj->gt_ro)
175 pte_flags |= PTE_READ_ONLY;
176
177 vma->vm->insert_entries(vma->vm, vma->obj->pages, vma->node.start,
178 cache_level, pte_flags);
70b9f6f8
DV
179
180 return 0;
47552659
DV
181}
182
183static void ppgtt_unbind_vma(struct i915_vma *vma)
184{
185 vma->vm->clear_range(vma->vm,
186 vma->node.start,
187 vma->obj->base.size,
188 true);
189}
6f65e29a 190
2c642b07
DV
191static gen8_pte_t gen8_pte_encode(dma_addr_t addr,
192 enum i915_cache_level level,
193 bool valid)
94ec8f61 194{
07749ef3 195 gen8_pte_t pte = valid ? _PAGE_PRESENT | _PAGE_RW : 0;
94ec8f61 196 pte |= addr;
63c42e56
BW
197
198 switch (level) {
199 case I915_CACHE_NONE:
fbe5d36e 200 pte |= PPAT_UNCACHED_INDEX;
63c42e56
BW
201 break;
202 case I915_CACHE_WT:
203 pte |= PPAT_DISPLAY_ELLC_INDEX;
204 break;
205 default:
206 pte |= PPAT_CACHED_INDEX;
207 break;
208 }
209
94ec8f61
BW
210 return pte;
211}
212
fe36f55d
MK
213static gen8_pde_t gen8_pde_encode(const dma_addr_t addr,
214 const enum i915_cache_level level)
b1fe6673 215{
07749ef3 216 gen8_pde_t pde = _PAGE_PRESENT | _PAGE_RW;
b1fe6673
BW
217 pde |= addr;
218 if (level != I915_CACHE_NONE)
219 pde |= PPAT_CACHED_PDE_INDEX;
220 else
221 pde |= PPAT_UNCACHED_INDEX;
222 return pde;
223}
224
762d9936
MT
225#define gen8_pdpe_encode gen8_pde_encode
226#define gen8_pml4e_encode gen8_pde_encode
227
07749ef3
MT
228static gen6_pte_t snb_pte_encode(dma_addr_t addr,
229 enum i915_cache_level level,
230 bool valid, u32 unused)
54d12527 231{
07749ef3 232 gen6_pte_t pte = valid ? GEN6_PTE_VALID : 0;
54d12527 233 pte |= GEN6_PTE_ADDR_ENCODE(addr);
e7210c3c
BW
234
235 switch (level) {
350ec881
CW
236 case I915_CACHE_L3_LLC:
237 case I915_CACHE_LLC:
238 pte |= GEN6_PTE_CACHE_LLC;
239 break;
240 case I915_CACHE_NONE:
241 pte |= GEN6_PTE_UNCACHED;
242 break;
243 default:
5f77eeb0 244 MISSING_CASE(level);
350ec881
CW
245 }
246
247 return pte;
248}
249
07749ef3
MT
250static gen6_pte_t ivb_pte_encode(dma_addr_t addr,
251 enum i915_cache_level level,
252 bool valid, u32 unused)
350ec881 253{
07749ef3 254 gen6_pte_t pte = valid ? GEN6_PTE_VALID : 0;
350ec881
CW
255 pte |= GEN6_PTE_ADDR_ENCODE(addr);
256
257 switch (level) {
258 case I915_CACHE_L3_LLC:
259 pte |= GEN7_PTE_CACHE_L3_LLC;
e7210c3c
BW
260 break;
261 case I915_CACHE_LLC:
262 pte |= GEN6_PTE_CACHE_LLC;
263 break;
264 case I915_CACHE_NONE:
9119708c 265 pte |= GEN6_PTE_UNCACHED;
e7210c3c
BW
266 break;
267 default:
5f77eeb0 268 MISSING_CASE(level);
e7210c3c
BW
269 }
270
54d12527
BW
271 return pte;
272}
273
07749ef3
MT
274static gen6_pte_t byt_pte_encode(dma_addr_t addr,
275 enum i915_cache_level level,
276 bool valid, u32 flags)
93c34e70 277{
07749ef3 278 gen6_pte_t pte = valid ? GEN6_PTE_VALID : 0;
93c34e70
KG
279 pte |= GEN6_PTE_ADDR_ENCODE(addr);
280
24f3a8cf
AG
281 if (!(flags & PTE_READ_ONLY))
282 pte |= BYT_PTE_WRITEABLE;
93c34e70
KG
283
284 if (level != I915_CACHE_NONE)
285 pte |= BYT_PTE_SNOOPED_BY_CPU_CACHES;
286
287 return pte;
288}
289
07749ef3
MT
290static gen6_pte_t hsw_pte_encode(dma_addr_t addr,
291 enum i915_cache_level level,
292 bool valid, u32 unused)
9119708c 293{
07749ef3 294 gen6_pte_t pte = valid ? GEN6_PTE_VALID : 0;
0d8ff15e 295 pte |= HSW_PTE_ADDR_ENCODE(addr);
9119708c
KG
296
297 if (level != I915_CACHE_NONE)
87a6b688 298 pte |= HSW_WB_LLC_AGE3;
9119708c
KG
299
300 return pte;
301}
302
07749ef3
MT
303static gen6_pte_t iris_pte_encode(dma_addr_t addr,
304 enum i915_cache_level level,
305 bool valid, u32 unused)
4d15c145 306{
07749ef3 307 gen6_pte_t pte = valid ? GEN6_PTE_VALID : 0;
4d15c145
BW
308 pte |= HSW_PTE_ADDR_ENCODE(addr);
309
651d794f
CW
310 switch (level) {
311 case I915_CACHE_NONE:
312 break;
313 case I915_CACHE_WT:
c51e9701 314 pte |= HSW_WT_ELLC_LLC_AGE3;
651d794f
CW
315 break;
316 default:
c51e9701 317 pte |= HSW_WB_ELLC_LLC_AGE3;
651d794f
CW
318 break;
319 }
4d15c145
BW
320
321 return pte;
322}
323
c114f76a
MK
324static int __setup_page_dma(struct drm_device *dev,
325 struct i915_page_dma *p, gfp_t flags)
678d96fb
BW
326{
327 struct device *device = &dev->pdev->dev;
328
c114f76a 329 p->page = alloc_page(flags);
44159ddb
MK
330 if (!p->page)
331 return -ENOMEM;
678d96fb 332
44159ddb
MK
333 p->daddr = dma_map_page(device,
334 p->page, 0, 4096, PCI_DMA_BIDIRECTIONAL);
678d96fb 335
44159ddb
MK
336 if (dma_mapping_error(device, p->daddr)) {
337 __free_page(p->page);
338 return -EINVAL;
339 }
1266cdb1
MT
340
341 return 0;
678d96fb
BW
342}
343
c114f76a
MK
344static int setup_page_dma(struct drm_device *dev, struct i915_page_dma *p)
345{
346 return __setup_page_dma(dev, p, GFP_KERNEL);
347}
348
44159ddb 349static void cleanup_page_dma(struct drm_device *dev, struct i915_page_dma *p)
06fda602 350{
44159ddb 351 if (WARN_ON(!p->page))
06fda602 352 return;
678d96fb 353
44159ddb
MK
354 dma_unmap_page(&dev->pdev->dev, p->daddr, 4096, PCI_DMA_BIDIRECTIONAL);
355 __free_page(p->page);
356 memset(p, 0, sizeof(*p));
357}
358
d1c54acd 359static void *kmap_page_dma(struct i915_page_dma *p)
73eeea53 360{
d1c54acd
MK
361 return kmap_atomic(p->page);
362}
73eeea53 363
d1c54acd
MK
364/* We use the flushing unmap only with ppgtt structures:
365 * page directories, page tables and scratch pages.
366 */
367static void kunmap_page_dma(struct drm_device *dev, void *vaddr)
368{
73eeea53
MK
369 /* There are only few exceptions for gen >=6. chv and bxt.
370 * And we are not sure about the latter so play safe for now.
371 */
372 if (IS_CHERRYVIEW(dev) || IS_BROXTON(dev))
373 drm_clflush_virt_range(vaddr, PAGE_SIZE);
374
375 kunmap_atomic(vaddr);
376}
377
567047be 378#define kmap_px(px) kmap_page_dma(px_base(px))
d1c54acd
MK
379#define kunmap_px(ppgtt, vaddr) kunmap_page_dma((ppgtt)->base.dev, (vaddr))
380
567047be
MK
381#define setup_px(dev, px) setup_page_dma((dev), px_base(px))
382#define cleanup_px(dev, px) cleanup_page_dma((dev), px_base(px))
383#define fill_px(dev, px, v) fill_page_dma((dev), px_base(px), (v))
384#define fill32_px(dev, px, v) fill_page_dma_32((dev), px_base(px), (v))
385
d1c54acd
MK
386static void fill_page_dma(struct drm_device *dev, struct i915_page_dma *p,
387 const uint64_t val)
388{
389 int i;
390 uint64_t * const vaddr = kmap_page_dma(p);
391
392 for (i = 0; i < 512; i++)
393 vaddr[i] = val;
394
395 kunmap_page_dma(dev, vaddr);
396}
397
73eeea53
MK
398static void fill_page_dma_32(struct drm_device *dev, struct i915_page_dma *p,
399 const uint32_t val32)
400{
401 uint64_t v = val32;
402
403 v = v << 32 | val32;
404
405 fill_page_dma(dev, p, v);
406}
407
4ad2af1e
MK
408static struct i915_page_scratch *alloc_scratch_page(struct drm_device *dev)
409{
410 struct i915_page_scratch *sp;
411 int ret;
412
413 sp = kzalloc(sizeof(*sp), GFP_KERNEL);
414 if (sp == NULL)
415 return ERR_PTR(-ENOMEM);
416
417 ret = __setup_page_dma(dev, px_base(sp), GFP_DMA32 | __GFP_ZERO);
418 if (ret) {
419 kfree(sp);
420 return ERR_PTR(ret);
421 }
422
423 set_pages_uc(px_page(sp), 1);
424
425 return sp;
426}
427
428static void free_scratch_page(struct drm_device *dev,
429 struct i915_page_scratch *sp)
430{
431 set_pages_wb(px_page(sp), 1);
432
433 cleanup_px(dev, sp);
434 kfree(sp);
435}
436
8a1ebd74 437static struct i915_page_table *alloc_pt(struct drm_device *dev)
06fda602 438{
ec565b3c 439 struct i915_page_table *pt;
678d96fb
BW
440 const size_t count = INTEL_INFO(dev)->gen >= 8 ?
441 GEN8_PTES : GEN6_PTES;
442 int ret = -ENOMEM;
06fda602
BW
443
444 pt = kzalloc(sizeof(*pt), GFP_KERNEL);
445 if (!pt)
446 return ERR_PTR(-ENOMEM);
447
678d96fb
BW
448 pt->used_ptes = kcalloc(BITS_TO_LONGS(count), sizeof(*pt->used_ptes),
449 GFP_KERNEL);
450
451 if (!pt->used_ptes)
452 goto fail_bitmap;
453
567047be 454 ret = setup_px(dev, pt);
678d96fb 455 if (ret)
44159ddb 456 goto fail_page_m;
06fda602
BW
457
458 return pt;
678d96fb 459
44159ddb 460fail_page_m:
678d96fb
BW
461 kfree(pt->used_ptes);
462fail_bitmap:
463 kfree(pt);
464
465 return ERR_PTR(ret);
06fda602
BW
466}
467
2e906bea 468static void free_pt(struct drm_device *dev, struct i915_page_table *pt)
06fda602 469{
2e906bea
MK
470 cleanup_px(dev, pt);
471 kfree(pt->used_ptes);
472 kfree(pt);
473}
474
475static void gen8_initialize_pt(struct i915_address_space *vm,
476 struct i915_page_table *pt)
477{
478 gen8_pte_t scratch_pte;
479
480 scratch_pte = gen8_pte_encode(px_dma(vm->scratch_page),
481 I915_CACHE_LLC, true);
482
483 fill_px(vm->dev, pt, scratch_pte);
484}
485
486static void gen6_initialize_pt(struct i915_address_space *vm,
487 struct i915_page_table *pt)
488{
489 gen6_pte_t scratch_pte;
490
491 WARN_ON(px_dma(vm->scratch_page) == 0);
492
493 scratch_pte = vm->pte_encode(px_dma(vm->scratch_page),
494 I915_CACHE_LLC, true, 0);
495
496 fill32_px(vm->dev, pt, scratch_pte);
06fda602
BW
497}
498
8a1ebd74 499static struct i915_page_directory *alloc_pd(struct drm_device *dev)
06fda602 500{
ec565b3c 501 struct i915_page_directory *pd;
33c8819f 502 int ret = -ENOMEM;
06fda602
BW
503
504 pd = kzalloc(sizeof(*pd), GFP_KERNEL);
505 if (!pd)
506 return ERR_PTR(-ENOMEM);
507
33c8819f
MT
508 pd->used_pdes = kcalloc(BITS_TO_LONGS(I915_PDES),
509 sizeof(*pd->used_pdes), GFP_KERNEL);
510 if (!pd->used_pdes)
a08e111a 511 goto fail_bitmap;
33c8819f 512
567047be 513 ret = setup_px(dev, pd);
33c8819f 514 if (ret)
a08e111a 515 goto fail_page_m;
e5815a2e 516
06fda602 517 return pd;
33c8819f 518
a08e111a 519fail_page_m:
33c8819f 520 kfree(pd->used_pdes);
a08e111a 521fail_bitmap:
33c8819f
MT
522 kfree(pd);
523
524 return ERR_PTR(ret);
06fda602
BW
525}
526
2e906bea
MK
527static void free_pd(struct drm_device *dev, struct i915_page_directory *pd)
528{
529 if (px_page(pd)) {
530 cleanup_px(dev, pd);
531 kfree(pd->used_pdes);
532 kfree(pd);
533 }
534}
535
536static void gen8_initialize_pd(struct i915_address_space *vm,
537 struct i915_page_directory *pd)
538{
539 gen8_pde_t scratch_pde;
540
541 scratch_pde = gen8_pde_encode(px_dma(vm->scratch_pt), I915_CACHE_LLC);
542
543 fill_px(vm->dev, pd, scratch_pde);
544}
545
6ac18502
MT
546static int __pdp_init(struct drm_device *dev,
547 struct i915_page_directory_pointer *pdp)
548{
549 size_t pdpes = I915_PDPES_PER_PDP(dev);
550
551 pdp->used_pdpes = kcalloc(BITS_TO_LONGS(pdpes),
552 sizeof(unsigned long),
553 GFP_KERNEL);
554 if (!pdp->used_pdpes)
555 return -ENOMEM;
556
557 pdp->page_directory = kcalloc(pdpes, sizeof(*pdp->page_directory),
558 GFP_KERNEL);
559 if (!pdp->page_directory) {
560 kfree(pdp->used_pdpes);
561 /* the PDP might be the statically allocated top level. Keep it
562 * as clean as possible */
563 pdp->used_pdpes = NULL;
564 return -ENOMEM;
565 }
566
567 return 0;
568}
569
570static void __pdp_fini(struct i915_page_directory_pointer *pdp)
571{
572 kfree(pdp->used_pdpes);
573 kfree(pdp->page_directory);
574 pdp->page_directory = NULL;
575}
576
762d9936
MT
577static struct
578i915_page_directory_pointer *alloc_pdp(struct drm_device *dev)
579{
580 struct i915_page_directory_pointer *pdp;
581 int ret = -ENOMEM;
582
583 WARN_ON(!USES_FULL_48BIT_PPGTT(dev));
584
585 pdp = kzalloc(sizeof(*pdp), GFP_KERNEL);
586 if (!pdp)
587 return ERR_PTR(-ENOMEM);
588
589 ret = __pdp_init(dev, pdp);
590 if (ret)
591 goto fail_bitmap;
592
593 ret = setup_px(dev, pdp);
594 if (ret)
595 goto fail_page_m;
596
597 return pdp;
598
599fail_page_m:
600 __pdp_fini(pdp);
601fail_bitmap:
602 kfree(pdp);
603
604 return ERR_PTR(ret);
605}
606
6ac18502
MT
607static void free_pdp(struct drm_device *dev,
608 struct i915_page_directory_pointer *pdp)
609{
610 __pdp_fini(pdp);
762d9936
MT
611 if (USES_FULL_48BIT_PPGTT(dev)) {
612 cleanup_px(dev, pdp);
613 kfree(pdp);
614 }
615}
616
69ab76fd
MT
617static void gen8_initialize_pdp(struct i915_address_space *vm,
618 struct i915_page_directory_pointer *pdp)
619{
620 gen8_ppgtt_pdpe_t scratch_pdpe;
621
622 scratch_pdpe = gen8_pdpe_encode(px_dma(vm->scratch_pd), I915_CACHE_LLC);
623
624 fill_px(vm->dev, pdp, scratch_pdpe);
625}
626
627static void gen8_initialize_pml4(struct i915_address_space *vm,
628 struct i915_pml4 *pml4)
629{
630 gen8_ppgtt_pml4e_t scratch_pml4e;
631
632 scratch_pml4e = gen8_pml4e_encode(px_dma(vm->scratch_pdp),
633 I915_CACHE_LLC);
634
635 fill_px(vm->dev, pml4, scratch_pml4e);
636}
637
762d9936
MT
638static void
639gen8_setup_page_directory(struct i915_hw_ppgtt *ppgtt,
640 struct i915_page_directory_pointer *pdp,
641 struct i915_page_directory *pd,
642 int index)
643{
644 gen8_ppgtt_pdpe_t *page_directorypo;
645
646 if (!USES_FULL_48BIT_PPGTT(ppgtt->base.dev))
647 return;
648
649 page_directorypo = kmap_px(pdp);
650 page_directorypo[index] = gen8_pdpe_encode(px_dma(pd), I915_CACHE_LLC);
651 kunmap_px(ppgtt, page_directorypo);
652}
653
654static void
655gen8_setup_page_directory_pointer(struct i915_hw_ppgtt *ppgtt,
656 struct i915_pml4 *pml4,
657 struct i915_page_directory_pointer *pdp,
658 int index)
659{
660 gen8_ppgtt_pml4e_t *pagemap = kmap_px(pml4);
661
662 WARN_ON(!USES_FULL_48BIT_PPGTT(ppgtt->base.dev));
663 pagemap[index] = gen8_pml4e_encode(px_dma(pdp), I915_CACHE_LLC);
664 kunmap_px(ppgtt, pagemap);
6ac18502
MT
665}
666
94e409c1 667/* Broadwell Page Directory Pointer Descriptors */
e85b26dc 668static int gen8_write_pdp(struct drm_i915_gem_request *req,
7cb6d7ac
MT
669 unsigned entry,
670 dma_addr_t addr)
94e409c1 671{
7e37f889 672 struct intel_ring *ring = req->ring;
4a570db5 673 struct intel_engine_cs *engine = req->engine;
94e409c1
BW
674 int ret;
675
676 BUG_ON(entry >= 4);
677
5fb9de1a 678 ret = intel_ring_begin(req, 6);
94e409c1
BW
679 if (ret)
680 return ret;
681
b5321f30
CW
682 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
683 intel_ring_emit_reg(ring, GEN8_RING_PDP_UDW(engine, entry));
684 intel_ring_emit(ring, upper_32_bits(addr));
685 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
686 intel_ring_emit_reg(ring, GEN8_RING_PDP_LDW(engine, entry));
687 intel_ring_emit(ring, lower_32_bits(addr));
688 intel_ring_advance(ring);
94e409c1
BW
689
690 return 0;
691}
692
2dba3239
MT
693static int gen8_legacy_mm_switch(struct i915_hw_ppgtt *ppgtt,
694 struct drm_i915_gem_request *req)
94e409c1 695{
eeb9488e 696 int i, ret;
94e409c1 697
7cb6d7ac 698 for (i = GEN8_LEGACY_PDPES - 1; i >= 0; i--) {
d852c7bf
MK
699 const dma_addr_t pd_daddr = i915_page_dir_dma_addr(ppgtt, i);
700
e85b26dc 701 ret = gen8_write_pdp(req, i, pd_daddr);
eeb9488e
BW
702 if (ret)
703 return ret;
94e409c1 704 }
d595bd4b 705
eeb9488e 706 return 0;
94e409c1
BW
707}
708
2dba3239
MT
709static int gen8_48b_mm_switch(struct i915_hw_ppgtt *ppgtt,
710 struct drm_i915_gem_request *req)
711{
712 return gen8_write_pdp(req, 0, px_dma(&ppgtt->pml4));
713}
714
f9b5b782
MT
715static void gen8_ppgtt_clear_pte_range(struct i915_address_space *vm,
716 struct i915_page_directory_pointer *pdp,
717 uint64_t start,
718 uint64_t length,
719 gen8_pte_t scratch_pte)
459108b8 720{
e5716f55 721 struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
f9b5b782 722 gen8_pte_t *pt_vaddr;
de5ba8eb
MT
723 unsigned pdpe = gen8_pdpe_index(start);
724 unsigned pde = gen8_pde_index(start);
725 unsigned pte = gen8_pte_index(start);
782f1495 726 unsigned num_entries = length >> PAGE_SHIFT;
459108b8
BW
727 unsigned last_pte, i;
728
f9b5b782
MT
729 if (WARN_ON(!pdp))
730 return;
459108b8
BW
731
732 while (num_entries) {
ec565b3c
MT
733 struct i915_page_directory *pd;
734 struct i915_page_table *pt;
06fda602 735
d4ec9da0 736 if (WARN_ON(!pdp->page_directory[pdpe]))
00245266 737 break;
06fda602 738
d4ec9da0 739 pd = pdp->page_directory[pdpe];
06fda602
BW
740
741 if (WARN_ON(!pd->page_table[pde]))
00245266 742 break;
06fda602
BW
743
744 pt = pd->page_table[pde];
745
567047be 746 if (WARN_ON(!px_page(pt)))
00245266 747 break;
06fda602 748
7ad47cf2 749 last_pte = pte + num_entries;
07749ef3
MT
750 if (last_pte > GEN8_PTES)
751 last_pte = GEN8_PTES;
459108b8 752
d1c54acd 753 pt_vaddr = kmap_px(pt);
459108b8 754
7ad47cf2 755 for (i = pte; i < last_pte; i++) {
459108b8 756 pt_vaddr[i] = scratch_pte;
7ad47cf2
BW
757 num_entries--;
758 }
459108b8 759
44a71024 760 kunmap_px(ppgtt, pt_vaddr);
459108b8 761
7ad47cf2 762 pte = 0;
07749ef3 763 if (++pde == I915_PDES) {
de5ba8eb
MT
764 if (++pdpe == I915_PDPES_PER_PDP(vm->dev))
765 break;
7ad47cf2
BW
766 pde = 0;
767 }
459108b8
BW
768 }
769}
770
f9b5b782
MT
771static void gen8_ppgtt_clear_range(struct i915_address_space *vm,
772 uint64_t start,
773 uint64_t length,
774 bool use_scratch)
9df15b49 775{
e5716f55 776 struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
f9b5b782
MT
777 gen8_pte_t scratch_pte = gen8_pte_encode(px_dma(vm->scratch_page),
778 I915_CACHE_LLC, use_scratch);
779
de5ba8eb
MT
780 if (!USES_FULL_48BIT_PPGTT(vm->dev)) {
781 gen8_ppgtt_clear_pte_range(vm, &ppgtt->pdp, start, length,
782 scratch_pte);
783 } else {
e8ebd8e2 784 uint64_t pml4e;
de5ba8eb
MT
785 struct i915_page_directory_pointer *pdp;
786
e8ebd8e2 787 gen8_for_each_pml4e(pdp, &ppgtt->pml4, start, length, pml4e) {
de5ba8eb
MT
788 gen8_ppgtt_clear_pte_range(vm, pdp, start, length,
789 scratch_pte);
790 }
791 }
f9b5b782
MT
792}
793
794static void
795gen8_ppgtt_insert_pte_entries(struct i915_address_space *vm,
796 struct i915_page_directory_pointer *pdp,
3387d433 797 struct sg_page_iter *sg_iter,
f9b5b782
MT
798 uint64_t start,
799 enum i915_cache_level cache_level)
800{
e5716f55 801 struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
07749ef3 802 gen8_pte_t *pt_vaddr;
de5ba8eb
MT
803 unsigned pdpe = gen8_pdpe_index(start);
804 unsigned pde = gen8_pde_index(start);
805 unsigned pte = gen8_pte_index(start);
9df15b49 806
6f1cc993 807 pt_vaddr = NULL;
7ad47cf2 808
3387d433 809 while (__sg_page_iter_next(sg_iter)) {
d7b3de91 810 if (pt_vaddr == NULL) {
d4ec9da0 811 struct i915_page_directory *pd = pdp->page_directory[pdpe];
ec565b3c 812 struct i915_page_table *pt = pd->page_table[pde];
d1c54acd 813 pt_vaddr = kmap_px(pt);
d7b3de91 814 }
9df15b49 815
7ad47cf2 816 pt_vaddr[pte] =
3387d433 817 gen8_pte_encode(sg_page_iter_dma_address(sg_iter),
6f1cc993 818 cache_level, true);
07749ef3 819 if (++pte == GEN8_PTES) {
d1c54acd 820 kunmap_px(ppgtt, pt_vaddr);
6f1cc993 821 pt_vaddr = NULL;
07749ef3 822 if (++pde == I915_PDES) {
de5ba8eb
MT
823 if (++pdpe == I915_PDPES_PER_PDP(vm->dev))
824 break;
7ad47cf2
BW
825 pde = 0;
826 }
827 pte = 0;
9df15b49
BW
828 }
829 }
d1c54acd
MK
830
831 if (pt_vaddr)
832 kunmap_px(ppgtt, pt_vaddr);
9df15b49
BW
833}
834
f9b5b782
MT
835static void gen8_ppgtt_insert_entries(struct i915_address_space *vm,
836 struct sg_table *pages,
837 uint64_t start,
838 enum i915_cache_level cache_level,
839 u32 unused)
840{
e5716f55 841 struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
3387d433 842 struct sg_page_iter sg_iter;
f9b5b782 843
3387d433 844 __sg_page_iter_start(&sg_iter, pages->sgl, sg_nents(pages->sgl), 0);
de5ba8eb
MT
845
846 if (!USES_FULL_48BIT_PPGTT(vm->dev)) {
847 gen8_ppgtt_insert_pte_entries(vm, &ppgtt->pdp, &sg_iter, start,
848 cache_level);
849 } else {
850 struct i915_page_directory_pointer *pdp;
e8ebd8e2 851 uint64_t pml4e;
de5ba8eb
MT
852 uint64_t length = (uint64_t)pages->orig_nents << PAGE_SHIFT;
853
e8ebd8e2 854 gen8_for_each_pml4e(pdp, &ppgtt->pml4, start, length, pml4e) {
de5ba8eb
MT
855 gen8_ppgtt_insert_pte_entries(vm, pdp, &sg_iter,
856 start, cache_level);
857 }
858 }
f9b5b782
MT
859}
860
f37c0505
MT
861static void gen8_free_page_tables(struct drm_device *dev,
862 struct i915_page_directory *pd)
7ad47cf2
BW
863{
864 int i;
865
567047be 866 if (!px_page(pd))
7ad47cf2
BW
867 return;
868
33c8819f 869 for_each_set_bit(i, pd->used_pdes, I915_PDES) {
06fda602
BW
870 if (WARN_ON(!pd->page_table[i]))
871 continue;
7ad47cf2 872
a08e111a 873 free_pt(dev, pd->page_table[i]);
06fda602
BW
874 pd->page_table[i] = NULL;
875 }
d7b3de91
BW
876}
877
8776f02b
MK
878static int gen8_init_scratch(struct i915_address_space *vm)
879{
880 struct drm_device *dev = vm->dev;
64c050db 881 int ret;
8776f02b
MK
882
883 vm->scratch_page = alloc_scratch_page(dev);
884 if (IS_ERR(vm->scratch_page))
885 return PTR_ERR(vm->scratch_page);
886
887 vm->scratch_pt = alloc_pt(dev);
888 if (IS_ERR(vm->scratch_pt)) {
64c050db
MA
889 ret = PTR_ERR(vm->scratch_pt);
890 goto free_scratch_page;
8776f02b
MK
891 }
892
893 vm->scratch_pd = alloc_pd(dev);
894 if (IS_ERR(vm->scratch_pd)) {
64c050db
MA
895 ret = PTR_ERR(vm->scratch_pd);
896 goto free_pt;
8776f02b
MK
897 }
898
69ab76fd
MT
899 if (USES_FULL_48BIT_PPGTT(dev)) {
900 vm->scratch_pdp = alloc_pdp(dev);
901 if (IS_ERR(vm->scratch_pdp)) {
64c050db
MA
902 ret = PTR_ERR(vm->scratch_pdp);
903 goto free_pd;
69ab76fd
MT
904 }
905 }
906
8776f02b
MK
907 gen8_initialize_pt(vm, vm->scratch_pt);
908 gen8_initialize_pd(vm, vm->scratch_pd);
69ab76fd
MT
909 if (USES_FULL_48BIT_PPGTT(dev))
910 gen8_initialize_pdp(vm, vm->scratch_pdp);
8776f02b
MK
911
912 return 0;
64c050db
MA
913
914free_pd:
915 free_pd(dev, vm->scratch_pd);
916free_pt:
917 free_pt(dev, vm->scratch_pt);
918free_scratch_page:
919 free_scratch_page(dev, vm->scratch_page);
920
921 return ret;
8776f02b
MK
922}
923
650da34c
ZL
924static int gen8_ppgtt_notify_vgt(struct i915_hw_ppgtt *ppgtt, bool create)
925{
926 enum vgt_g2v_type msg;
df28564d 927 struct drm_i915_private *dev_priv = to_i915(ppgtt->base.dev);
650da34c
ZL
928 int i;
929
df28564d 930 if (USES_FULL_48BIT_PPGTT(dev_priv)) {
650da34c
ZL
931 u64 daddr = px_dma(&ppgtt->pml4);
932
ab75bb5d
VS
933 I915_WRITE(vgtif_reg(pdp[0].lo), lower_32_bits(daddr));
934 I915_WRITE(vgtif_reg(pdp[0].hi), upper_32_bits(daddr));
650da34c
ZL
935
936 msg = (create ? VGT_G2V_PPGTT_L4_PAGE_TABLE_CREATE :
937 VGT_G2V_PPGTT_L4_PAGE_TABLE_DESTROY);
938 } else {
939 for (i = 0; i < GEN8_LEGACY_PDPES; i++) {
940 u64 daddr = i915_page_dir_dma_addr(ppgtt, i);
941
ab75bb5d
VS
942 I915_WRITE(vgtif_reg(pdp[i].lo), lower_32_bits(daddr));
943 I915_WRITE(vgtif_reg(pdp[i].hi), upper_32_bits(daddr));
650da34c
ZL
944 }
945
946 msg = (create ? VGT_G2V_PPGTT_L3_PAGE_TABLE_CREATE :
947 VGT_G2V_PPGTT_L3_PAGE_TABLE_DESTROY);
948 }
949
950 I915_WRITE(vgtif_reg(g2v_notify), msg);
951
952 return 0;
953}
954
8776f02b
MK
955static void gen8_free_scratch(struct i915_address_space *vm)
956{
957 struct drm_device *dev = vm->dev;
958
69ab76fd
MT
959 if (USES_FULL_48BIT_PPGTT(dev))
960 free_pdp(dev, vm->scratch_pdp);
8776f02b
MK
961 free_pd(dev, vm->scratch_pd);
962 free_pt(dev, vm->scratch_pt);
963 free_scratch_page(dev, vm->scratch_page);
964}
965
762d9936
MT
966static void gen8_ppgtt_cleanup_3lvl(struct drm_device *dev,
967 struct i915_page_directory_pointer *pdp)
b45a6715
BW
968{
969 int i;
970
d4ec9da0
MT
971 for_each_set_bit(i, pdp->used_pdpes, I915_PDPES_PER_PDP(dev)) {
972 if (WARN_ON(!pdp->page_directory[i]))
06fda602
BW
973 continue;
974
d4ec9da0
MT
975 gen8_free_page_tables(dev, pdp->page_directory[i]);
976 free_pd(dev, pdp->page_directory[i]);
7ad47cf2 977 }
69876bed 978
d4ec9da0 979 free_pdp(dev, pdp);
762d9936
MT
980}
981
982static void gen8_ppgtt_cleanup_4lvl(struct i915_hw_ppgtt *ppgtt)
983{
984 int i;
985
986 for_each_set_bit(i, ppgtt->pml4.used_pml4es, GEN8_PML4ES_PER_PML4) {
987 if (WARN_ON(!ppgtt->pml4.pdps[i]))
988 continue;
989
990 gen8_ppgtt_cleanup_3lvl(ppgtt->base.dev, ppgtt->pml4.pdps[i]);
991 }
992
993 cleanup_px(ppgtt->base.dev, &ppgtt->pml4);
994}
995
996static void gen8_ppgtt_cleanup(struct i915_address_space *vm)
997{
e5716f55 998 struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
762d9936 999
c033666a 1000 if (intel_vgpu_active(to_i915(vm->dev)))
650da34c
ZL
1001 gen8_ppgtt_notify_vgt(ppgtt, false);
1002
762d9936
MT
1003 if (!USES_FULL_48BIT_PPGTT(ppgtt->base.dev))
1004 gen8_ppgtt_cleanup_3lvl(ppgtt->base.dev, &ppgtt->pdp);
1005 else
1006 gen8_ppgtt_cleanup_4lvl(ppgtt);
d4ec9da0 1007
8776f02b 1008 gen8_free_scratch(vm);
b45a6715
BW
1009}
1010
d7b2633d
MT
1011/**
1012 * gen8_ppgtt_alloc_pagetabs() - Allocate page tables for VA range.
d4ec9da0
MT
1013 * @vm: Master vm structure.
1014 * @pd: Page directory for this address range.
d7b2633d 1015 * @start: Starting virtual address to begin allocations.
d4ec9da0 1016 * @length: Size of the allocations.
d7b2633d
MT
1017 * @new_pts: Bitmap set by function with new allocations. Likely used by the
1018 * caller to free on error.
1019 *
1020 * Allocate the required number of page tables. Extremely similar to
1021 * gen8_ppgtt_alloc_page_directories(). The main difference is here we are limited by
1022 * the page directory boundary (instead of the page directory pointer). That
1023 * boundary is 1GB virtual. Therefore, unlike gen8_ppgtt_alloc_page_directories(), it is
1024 * possible, and likely that the caller will need to use multiple calls of this
1025 * function to achieve the appropriate allocation.
1026 *
1027 * Return: 0 if success; negative error code otherwise.
1028 */
d4ec9da0 1029static int gen8_ppgtt_alloc_pagetabs(struct i915_address_space *vm,
e5815a2e 1030 struct i915_page_directory *pd,
5441f0cb 1031 uint64_t start,
d7b2633d
MT
1032 uint64_t length,
1033 unsigned long *new_pts)
bf2b4ed2 1034{
d4ec9da0 1035 struct drm_device *dev = vm->dev;
d7b2633d 1036 struct i915_page_table *pt;
5441f0cb 1037 uint32_t pde;
bf2b4ed2 1038
e8ebd8e2 1039 gen8_for_each_pde(pt, pd, start, length, pde) {
d7b2633d 1040 /* Don't reallocate page tables */
6ac18502 1041 if (test_bit(pde, pd->used_pdes)) {
d7b2633d 1042 /* Scratch is never allocated this way */
d4ec9da0 1043 WARN_ON(pt == vm->scratch_pt);
d7b2633d
MT
1044 continue;
1045 }
1046
8a1ebd74 1047 pt = alloc_pt(dev);
d7b2633d 1048 if (IS_ERR(pt))
5441f0cb
MT
1049 goto unwind_out;
1050
d4ec9da0 1051 gen8_initialize_pt(vm, pt);
d7b2633d 1052 pd->page_table[pde] = pt;
966082c9 1053 __set_bit(pde, new_pts);
4c06ec8d 1054 trace_i915_page_table_entry_alloc(vm, pde, start, GEN8_PDE_SHIFT);
7ad47cf2
BW
1055 }
1056
bf2b4ed2 1057 return 0;
7ad47cf2
BW
1058
1059unwind_out:
d7b2633d 1060 for_each_set_bit(pde, new_pts, I915_PDES)
a08e111a 1061 free_pt(dev, pd->page_table[pde]);
7ad47cf2 1062
d7b3de91 1063 return -ENOMEM;
bf2b4ed2
BW
1064}
1065
d7b2633d
MT
1066/**
1067 * gen8_ppgtt_alloc_page_directories() - Allocate page directories for VA range.
d4ec9da0 1068 * @vm: Master vm structure.
d7b2633d
MT
1069 * @pdp: Page directory pointer for this address range.
1070 * @start: Starting virtual address to begin allocations.
d4ec9da0
MT
1071 * @length: Size of the allocations.
1072 * @new_pds: Bitmap set by function with new allocations. Likely used by the
d7b2633d
MT
1073 * caller to free on error.
1074 *
1075 * Allocate the required number of page directories starting at the pde index of
1076 * @start, and ending at the pde index @start + @length. This function will skip
1077 * over already allocated page directories within the range, and only allocate
1078 * new ones, setting the appropriate pointer within the pdp as well as the
1079 * correct position in the bitmap @new_pds.
1080 *
1081 * The function will only allocate the pages within the range for a give page
1082 * directory pointer. In other words, if @start + @length straddles a virtually
1083 * addressed PDP boundary (512GB for 4k pages), there will be more allocations
1084 * required by the caller, This is not currently possible, and the BUG in the
1085 * code will prevent it.
1086 *
1087 * Return: 0 if success; negative error code otherwise.
1088 */
d4ec9da0
MT
1089static int
1090gen8_ppgtt_alloc_page_directories(struct i915_address_space *vm,
1091 struct i915_page_directory_pointer *pdp,
1092 uint64_t start,
1093 uint64_t length,
1094 unsigned long *new_pds)
bf2b4ed2 1095{
d4ec9da0 1096 struct drm_device *dev = vm->dev;
d7b2633d 1097 struct i915_page_directory *pd;
69876bed 1098 uint32_t pdpe;
6ac18502 1099 uint32_t pdpes = I915_PDPES_PER_PDP(dev);
69876bed 1100
6ac18502 1101 WARN_ON(!bitmap_empty(new_pds, pdpes));
d7b2633d 1102
e8ebd8e2 1103 gen8_for_each_pdpe(pd, pdp, start, length, pdpe) {
6ac18502 1104 if (test_bit(pdpe, pdp->used_pdpes))
d7b2633d 1105 continue;
33c8819f 1106
8a1ebd74 1107 pd = alloc_pd(dev);
d7b2633d 1108 if (IS_ERR(pd))
d7b3de91 1109 goto unwind_out;
69876bed 1110
d4ec9da0 1111 gen8_initialize_pd(vm, pd);
d7b2633d 1112 pdp->page_directory[pdpe] = pd;
966082c9 1113 __set_bit(pdpe, new_pds);
4c06ec8d 1114 trace_i915_page_directory_entry_alloc(vm, pdpe, start, GEN8_PDPE_SHIFT);
d7b3de91
BW
1115 }
1116
bf2b4ed2 1117 return 0;
d7b3de91
BW
1118
1119unwind_out:
6ac18502 1120 for_each_set_bit(pdpe, new_pds, pdpes)
a08e111a 1121 free_pd(dev, pdp->page_directory[pdpe]);
d7b3de91
BW
1122
1123 return -ENOMEM;
bf2b4ed2
BW
1124}
1125
762d9936
MT
1126/**
1127 * gen8_ppgtt_alloc_page_dirpointers() - Allocate pdps for VA range.
1128 * @vm: Master vm structure.
1129 * @pml4: Page map level 4 for this address range.
1130 * @start: Starting virtual address to begin allocations.
1131 * @length: Size of the allocations.
1132 * @new_pdps: Bitmap set by function with new allocations. Likely used by the
1133 * caller to free on error.
1134 *
1135 * Allocate the required number of page directory pointers. Extremely similar to
1136 * gen8_ppgtt_alloc_page_directories() and gen8_ppgtt_alloc_pagetabs().
1137 * The main difference is here we are limited by the pml4 boundary (instead of
1138 * the page directory pointer).
1139 *
1140 * Return: 0 if success; negative error code otherwise.
1141 */
1142static int
1143gen8_ppgtt_alloc_page_dirpointers(struct i915_address_space *vm,
1144 struct i915_pml4 *pml4,
1145 uint64_t start,
1146 uint64_t length,
1147 unsigned long *new_pdps)
1148{
1149 struct drm_device *dev = vm->dev;
1150 struct i915_page_directory_pointer *pdp;
762d9936
MT
1151 uint32_t pml4e;
1152
1153 WARN_ON(!bitmap_empty(new_pdps, GEN8_PML4ES_PER_PML4));
1154
e8ebd8e2 1155 gen8_for_each_pml4e(pdp, pml4, start, length, pml4e) {
762d9936
MT
1156 if (!test_bit(pml4e, pml4->used_pml4es)) {
1157 pdp = alloc_pdp(dev);
1158 if (IS_ERR(pdp))
1159 goto unwind_out;
1160
69ab76fd 1161 gen8_initialize_pdp(vm, pdp);
762d9936
MT
1162 pml4->pdps[pml4e] = pdp;
1163 __set_bit(pml4e, new_pdps);
1164 trace_i915_page_directory_pointer_entry_alloc(vm,
1165 pml4e,
1166 start,
1167 GEN8_PML4E_SHIFT);
1168 }
1169 }
1170
1171 return 0;
1172
1173unwind_out:
1174 for_each_set_bit(pml4e, new_pdps, GEN8_PML4ES_PER_PML4)
1175 free_pdp(dev, pml4->pdps[pml4e]);
1176
1177 return -ENOMEM;
1178}
1179
d7b2633d 1180static void
3a41a05d 1181free_gen8_temp_bitmaps(unsigned long *new_pds, unsigned long *new_pts)
d7b2633d 1182{
d7b2633d
MT
1183 kfree(new_pts);
1184 kfree(new_pds);
1185}
1186
1187/* Fills in the page directory bitmap, and the array of page tables bitmap. Both
1188 * of these are based on the number of PDPEs in the system.
1189 */
1190static
1191int __must_check alloc_gen8_temp_bitmaps(unsigned long **new_pds,
3a41a05d 1192 unsigned long **new_pts,
6ac18502 1193 uint32_t pdpes)
d7b2633d 1194{
d7b2633d 1195 unsigned long *pds;
3a41a05d 1196 unsigned long *pts;
d7b2633d 1197
3a41a05d 1198 pds = kcalloc(BITS_TO_LONGS(pdpes), sizeof(unsigned long), GFP_TEMPORARY);
d7b2633d
MT
1199 if (!pds)
1200 return -ENOMEM;
1201
3a41a05d
MW
1202 pts = kcalloc(pdpes, BITS_TO_LONGS(I915_PDES) * sizeof(unsigned long),
1203 GFP_TEMPORARY);
1204 if (!pts)
1205 goto err_out;
d7b2633d
MT
1206
1207 *new_pds = pds;
1208 *new_pts = pts;
1209
1210 return 0;
1211
1212err_out:
3a41a05d 1213 free_gen8_temp_bitmaps(pds, pts);
d7b2633d
MT
1214 return -ENOMEM;
1215}
1216
5b7e4c9c
MK
1217/* PDE TLBs are a pain to invalidate on GEN8+. When we modify
1218 * the page table structures, we mark them dirty so that
1219 * context switching/execlist queuing code takes extra steps
1220 * to ensure that tlbs are flushed.
1221 */
1222static void mark_tlbs_dirty(struct i915_hw_ppgtt *ppgtt)
1223{
1224 ppgtt->pd_dirty_rings = INTEL_INFO(ppgtt->base.dev)->ring_mask;
1225}
1226
762d9936
MT
1227static int gen8_alloc_va_range_3lvl(struct i915_address_space *vm,
1228 struct i915_page_directory_pointer *pdp,
1229 uint64_t start,
1230 uint64_t length)
bf2b4ed2 1231{
e5716f55 1232 struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
3a41a05d 1233 unsigned long *new_page_dirs, *new_page_tables;
d4ec9da0 1234 struct drm_device *dev = vm->dev;
5441f0cb 1235 struct i915_page_directory *pd;
33c8819f
MT
1236 const uint64_t orig_start = start;
1237 const uint64_t orig_length = length;
5441f0cb 1238 uint32_t pdpe;
d4ec9da0 1239 uint32_t pdpes = I915_PDPES_PER_PDP(dev);
bf2b4ed2
BW
1240 int ret;
1241
d7b2633d
MT
1242 /* Wrap is never okay since we can only represent 48b, and we don't
1243 * actually use the other side of the canonical address space.
1244 */
1245 if (WARN_ON(start + length < start))
a05d80ee
MK
1246 return -ENODEV;
1247
d4ec9da0 1248 if (WARN_ON(start + length > vm->total))
a05d80ee 1249 return -ENODEV;
d7b2633d 1250
6ac18502 1251 ret = alloc_gen8_temp_bitmaps(&new_page_dirs, &new_page_tables, pdpes);
bf2b4ed2
BW
1252 if (ret)
1253 return ret;
1254
d7b2633d 1255 /* Do the allocations first so we can easily bail out */
d4ec9da0
MT
1256 ret = gen8_ppgtt_alloc_page_directories(vm, pdp, start, length,
1257 new_page_dirs);
d7b2633d 1258 if (ret) {
3a41a05d 1259 free_gen8_temp_bitmaps(new_page_dirs, new_page_tables);
d7b2633d
MT
1260 return ret;
1261 }
1262
1263 /* For every page directory referenced, allocate page tables */
e8ebd8e2 1264 gen8_for_each_pdpe(pd, pdp, start, length, pdpe) {
d4ec9da0 1265 ret = gen8_ppgtt_alloc_pagetabs(vm, pd, start, length,
3a41a05d 1266 new_page_tables + pdpe * BITS_TO_LONGS(I915_PDES));
5441f0cb
MT
1267 if (ret)
1268 goto err_out;
5441f0cb
MT
1269 }
1270
33c8819f
MT
1271 start = orig_start;
1272 length = orig_length;
1273
d7b2633d
MT
1274 /* Allocations have completed successfully, so set the bitmaps, and do
1275 * the mappings. */
e8ebd8e2 1276 gen8_for_each_pdpe(pd, pdp, start, length, pdpe) {
d1c54acd 1277 gen8_pde_t *const page_directory = kmap_px(pd);
33c8819f 1278 struct i915_page_table *pt;
09120d4e 1279 uint64_t pd_len = length;
33c8819f
MT
1280 uint64_t pd_start = start;
1281 uint32_t pde;
1282
d7b2633d
MT
1283 /* Every pd should be allocated, we just did that above. */
1284 WARN_ON(!pd);
1285
e8ebd8e2 1286 gen8_for_each_pde(pt, pd, pd_start, pd_len, pde) {
d7b2633d
MT
1287 /* Same reasoning as pd */
1288 WARN_ON(!pt);
1289 WARN_ON(!pd_len);
1290 WARN_ON(!gen8_pte_count(pd_start, pd_len));
1291
1292 /* Set our used ptes within the page table */
1293 bitmap_set(pt->used_ptes,
1294 gen8_pte_index(pd_start),
1295 gen8_pte_count(pd_start, pd_len));
1296
1297 /* Our pde is now pointing to the pagetable, pt */
966082c9 1298 __set_bit(pde, pd->used_pdes);
d7b2633d
MT
1299
1300 /* Map the PDE to the page table */
fe36f55d
MK
1301 page_directory[pde] = gen8_pde_encode(px_dma(pt),
1302 I915_CACHE_LLC);
4c06ec8d
MT
1303 trace_i915_page_table_entry_map(&ppgtt->base, pde, pt,
1304 gen8_pte_index(start),
1305 gen8_pte_count(start, length),
1306 GEN8_PTES);
d7b2633d
MT
1307
1308 /* NB: We haven't yet mapped ptes to pages. At this
1309 * point we're still relying on insert_entries() */
33c8819f 1310 }
d7b2633d 1311
d1c54acd 1312 kunmap_px(ppgtt, page_directory);
d4ec9da0 1313 __set_bit(pdpe, pdp->used_pdpes);
762d9936 1314 gen8_setup_page_directory(ppgtt, pdp, pd, pdpe);
33c8819f
MT
1315 }
1316
3a41a05d 1317 free_gen8_temp_bitmaps(new_page_dirs, new_page_tables);
5b7e4c9c 1318 mark_tlbs_dirty(ppgtt);
d7b3de91 1319 return 0;
bf2b4ed2 1320
d7b3de91 1321err_out:
d7b2633d 1322 while (pdpe--) {
e8ebd8e2
DG
1323 unsigned long temp;
1324
3a41a05d
MW
1325 for_each_set_bit(temp, new_page_tables + pdpe *
1326 BITS_TO_LONGS(I915_PDES), I915_PDES)
d4ec9da0 1327 free_pt(dev, pdp->page_directory[pdpe]->page_table[temp]);
d7b2633d
MT
1328 }
1329
6ac18502 1330 for_each_set_bit(pdpe, new_page_dirs, pdpes)
d4ec9da0 1331 free_pd(dev, pdp->page_directory[pdpe]);
d7b2633d 1332
3a41a05d 1333 free_gen8_temp_bitmaps(new_page_dirs, new_page_tables);
5b7e4c9c 1334 mark_tlbs_dirty(ppgtt);
bf2b4ed2
BW
1335 return ret;
1336}
1337
762d9936
MT
1338static int gen8_alloc_va_range_4lvl(struct i915_address_space *vm,
1339 struct i915_pml4 *pml4,
1340 uint64_t start,
1341 uint64_t length)
1342{
1343 DECLARE_BITMAP(new_pdps, GEN8_PML4ES_PER_PML4);
e5716f55 1344 struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
762d9936 1345 struct i915_page_directory_pointer *pdp;
e8ebd8e2 1346 uint64_t pml4e;
762d9936
MT
1347 int ret = 0;
1348
1349 /* Do the pml4 allocations first, so we don't need to track the newly
1350 * allocated tables below the pdp */
1351 bitmap_zero(new_pdps, GEN8_PML4ES_PER_PML4);
1352
1353 /* The pagedirectory and pagetable allocations are done in the shared 3
1354 * and 4 level code. Just allocate the pdps.
1355 */
1356 ret = gen8_ppgtt_alloc_page_dirpointers(vm, pml4, start, length,
1357 new_pdps);
1358 if (ret)
1359 return ret;
1360
1361 WARN(bitmap_weight(new_pdps, GEN8_PML4ES_PER_PML4) > 2,
1362 "The allocation has spanned more than 512GB. "
1363 "It is highly likely this is incorrect.");
1364
e8ebd8e2 1365 gen8_for_each_pml4e(pdp, pml4, start, length, pml4e) {
762d9936
MT
1366 WARN_ON(!pdp);
1367
1368 ret = gen8_alloc_va_range_3lvl(vm, pdp, start, length);
1369 if (ret)
1370 goto err_out;
1371
1372 gen8_setup_page_directory_pointer(ppgtt, pml4, pdp, pml4e);
1373 }
1374
1375 bitmap_or(pml4->used_pml4es, new_pdps, pml4->used_pml4es,
1376 GEN8_PML4ES_PER_PML4);
1377
1378 return 0;
1379
1380err_out:
1381 for_each_set_bit(pml4e, new_pdps, GEN8_PML4ES_PER_PML4)
1382 gen8_ppgtt_cleanup_3lvl(vm->dev, pml4->pdps[pml4e]);
1383
1384 return ret;
1385}
1386
1387static int gen8_alloc_va_range(struct i915_address_space *vm,
1388 uint64_t start, uint64_t length)
1389{
e5716f55 1390 struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
762d9936
MT
1391
1392 if (USES_FULL_48BIT_PPGTT(vm->dev))
1393 return gen8_alloc_va_range_4lvl(vm, &ppgtt->pml4, start, length);
1394 else
1395 return gen8_alloc_va_range_3lvl(vm, &ppgtt->pdp, start, length);
1396}
1397
ea91e401
MT
1398static void gen8_dump_pdp(struct i915_page_directory_pointer *pdp,
1399 uint64_t start, uint64_t length,
1400 gen8_pte_t scratch_pte,
1401 struct seq_file *m)
1402{
1403 struct i915_page_directory *pd;
ea91e401
MT
1404 uint32_t pdpe;
1405
e8ebd8e2 1406 gen8_for_each_pdpe(pd, pdp, start, length, pdpe) {
ea91e401
MT
1407 struct i915_page_table *pt;
1408 uint64_t pd_len = length;
1409 uint64_t pd_start = start;
1410 uint32_t pde;
1411
1412 if (!test_bit(pdpe, pdp->used_pdpes))
1413 continue;
1414
1415 seq_printf(m, "\tPDPE #%d\n", pdpe);
e8ebd8e2 1416 gen8_for_each_pde(pt, pd, pd_start, pd_len, pde) {
ea91e401
MT
1417 uint32_t pte;
1418 gen8_pte_t *pt_vaddr;
1419
1420 if (!test_bit(pde, pd->used_pdes))
1421 continue;
1422
1423 pt_vaddr = kmap_px(pt);
1424 for (pte = 0; pte < GEN8_PTES; pte += 4) {
1425 uint64_t va =
1426 (pdpe << GEN8_PDPE_SHIFT) |
1427 (pde << GEN8_PDE_SHIFT) |
1428 (pte << GEN8_PTE_SHIFT);
1429 int i;
1430 bool found = false;
1431
1432 for (i = 0; i < 4; i++)
1433 if (pt_vaddr[pte + i] != scratch_pte)
1434 found = true;
1435 if (!found)
1436 continue;
1437
1438 seq_printf(m, "\t\t0x%llx [%03d,%03d,%04d]: =", va, pdpe, pde, pte);
1439 for (i = 0; i < 4; i++) {
1440 if (pt_vaddr[pte + i] != scratch_pte)
1441 seq_printf(m, " %llx", pt_vaddr[pte + i]);
1442 else
1443 seq_puts(m, " SCRATCH ");
1444 }
1445 seq_puts(m, "\n");
1446 }
1447 /* don't use kunmap_px, it could trigger
1448 * an unnecessary flush.
1449 */
1450 kunmap_atomic(pt_vaddr);
1451 }
1452 }
1453}
1454
1455static void gen8_dump_ppgtt(struct i915_hw_ppgtt *ppgtt, struct seq_file *m)
1456{
1457 struct i915_address_space *vm = &ppgtt->base;
1458 uint64_t start = ppgtt->base.start;
1459 uint64_t length = ppgtt->base.total;
1460 gen8_pte_t scratch_pte = gen8_pte_encode(px_dma(vm->scratch_page),
1461 I915_CACHE_LLC, true);
1462
1463 if (!USES_FULL_48BIT_PPGTT(vm->dev)) {
1464 gen8_dump_pdp(&ppgtt->pdp, start, length, scratch_pte, m);
1465 } else {
e8ebd8e2 1466 uint64_t pml4e;
ea91e401
MT
1467 struct i915_pml4 *pml4 = &ppgtt->pml4;
1468 struct i915_page_directory_pointer *pdp;
1469
e8ebd8e2 1470 gen8_for_each_pml4e(pdp, pml4, start, length, pml4e) {
ea91e401
MT
1471 if (!test_bit(pml4e, pml4->used_pml4es))
1472 continue;
1473
1474 seq_printf(m, " PML4E #%llu\n", pml4e);
1475 gen8_dump_pdp(pdp, start, length, scratch_pte, m);
1476 }
1477 }
1478}
1479
331f38e7
ZL
1480static int gen8_preallocate_top_level_pdps(struct i915_hw_ppgtt *ppgtt)
1481{
3a41a05d 1482 unsigned long *new_page_dirs, *new_page_tables;
331f38e7
ZL
1483 uint32_t pdpes = I915_PDPES_PER_PDP(dev);
1484 int ret;
1485
1486 /* We allocate temp bitmap for page tables for no gain
1487 * but as this is for init only, lets keep the things simple
1488 */
1489 ret = alloc_gen8_temp_bitmaps(&new_page_dirs, &new_page_tables, pdpes);
1490 if (ret)
1491 return ret;
1492
1493 /* Allocate for all pdps regardless of how the ppgtt
1494 * was defined.
1495 */
1496 ret = gen8_ppgtt_alloc_page_directories(&ppgtt->base, &ppgtt->pdp,
1497 0, 1ULL << 32,
1498 new_page_dirs);
1499 if (!ret)
1500 *ppgtt->pdp.used_pdpes = *new_page_dirs;
1501
3a41a05d 1502 free_gen8_temp_bitmaps(new_page_dirs, new_page_tables);
331f38e7
ZL
1503
1504 return ret;
1505}
1506
eb0b44ad 1507/*
f3a964b9
BW
1508 * GEN8 legacy ppgtt programming is accomplished through a max 4 PDP registers
1509 * with a net effect resembling a 2-level page table in normal x86 terms. Each
1510 * PDP represents 1GB of memory 4 * 512 * 512 * 4096 = 4GB legacy 32b address
1511 * space.
37aca44a 1512 *
f3a964b9 1513 */
5c5f6457 1514static int gen8_ppgtt_init(struct i915_hw_ppgtt *ppgtt)
37aca44a 1515{
8776f02b 1516 int ret;
7cb6d7ac 1517
8776f02b
MK
1518 ret = gen8_init_scratch(&ppgtt->base);
1519 if (ret)
1520 return ret;
69876bed 1521
d7b2633d 1522 ppgtt->base.start = 0;
d7b2633d 1523 ppgtt->base.cleanup = gen8_ppgtt_cleanup;
5c5f6457 1524 ppgtt->base.allocate_va_range = gen8_alloc_va_range;
d7b2633d 1525 ppgtt->base.insert_entries = gen8_ppgtt_insert_entries;
c7e16f22 1526 ppgtt->base.clear_range = gen8_ppgtt_clear_range;
777dc5bb
DV
1527 ppgtt->base.unbind_vma = ppgtt_unbind_vma;
1528 ppgtt->base.bind_vma = ppgtt_bind_vma;
ea91e401 1529 ppgtt->debug_dump = gen8_dump_ppgtt;
d7b2633d 1530
762d9936
MT
1531 if (USES_FULL_48BIT_PPGTT(ppgtt->base.dev)) {
1532 ret = setup_px(ppgtt->base.dev, &ppgtt->pml4);
1533 if (ret)
1534 goto free_scratch;
6ac18502 1535
69ab76fd
MT
1536 gen8_initialize_pml4(&ppgtt->base, &ppgtt->pml4);
1537
762d9936 1538 ppgtt->base.total = 1ULL << 48;
2dba3239 1539 ppgtt->switch_mm = gen8_48b_mm_switch;
762d9936 1540 } else {
25f50337 1541 ret = __pdp_init(ppgtt->base.dev, &ppgtt->pdp);
81ba8aef
MT
1542 if (ret)
1543 goto free_scratch;
1544
1545 ppgtt->base.total = 1ULL << 32;
2dba3239 1546 ppgtt->switch_mm = gen8_legacy_mm_switch;
762d9936
MT
1547 trace_i915_page_directory_pointer_entry_alloc(&ppgtt->base,
1548 0, 0,
1549 GEN8_PML4E_SHIFT);
331f38e7 1550
c033666a 1551 if (intel_vgpu_active(to_i915(ppgtt->base.dev))) {
331f38e7
ZL
1552 ret = gen8_preallocate_top_level_pdps(ppgtt);
1553 if (ret)
1554 goto free_scratch;
1555 }
81ba8aef 1556 }
6ac18502 1557
c033666a 1558 if (intel_vgpu_active(to_i915(ppgtt->base.dev)))
650da34c
ZL
1559 gen8_ppgtt_notify_vgt(ppgtt, true);
1560
d7b2633d 1561 return 0;
6ac18502
MT
1562
1563free_scratch:
1564 gen8_free_scratch(&ppgtt->base);
1565 return ret;
d7b2633d
MT
1566}
1567
87d60b63
BW
1568static void gen6_dump_ppgtt(struct i915_hw_ppgtt *ppgtt, struct seq_file *m)
1569{
87d60b63 1570 struct i915_address_space *vm = &ppgtt->base;
09942c65 1571 struct i915_page_table *unused;
07749ef3 1572 gen6_pte_t scratch_pte;
87d60b63 1573 uint32_t pd_entry;
731f74c5 1574 uint32_t pte, pde;
09942c65 1575 uint32_t start = ppgtt->base.start, length = ppgtt->base.total;
87d60b63 1576
79ab9370
MK
1577 scratch_pte = vm->pte_encode(px_dma(vm->scratch_page),
1578 I915_CACHE_LLC, true, 0);
87d60b63 1579
731f74c5 1580 gen6_for_each_pde(unused, &ppgtt->pd, start, length, pde) {
87d60b63 1581 u32 expected;
07749ef3 1582 gen6_pte_t *pt_vaddr;
567047be 1583 const dma_addr_t pt_addr = px_dma(ppgtt->pd.page_table[pde]);
09942c65 1584 pd_entry = readl(ppgtt->pd_addr + pde);
87d60b63
BW
1585 expected = (GEN6_PDE_ADDR_ENCODE(pt_addr) | GEN6_PDE_VALID);
1586
1587 if (pd_entry != expected)
1588 seq_printf(m, "\tPDE #%d mismatch: Actual PDE: %x Expected PDE: %x\n",
1589 pde,
1590 pd_entry,
1591 expected);
1592 seq_printf(m, "\tPDE: %x\n", pd_entry);
1593
d1c54acd
MK
1594 pt_vaddr = kmap_px(ppgtt->pd.page_table[pde]);
1595
07749ef3 1596 for (pte = 0; pte < GEN6_PTES; pte+=4) {
87d60b63 1597 unsigned long va =
07749ef3 1598 (pde * PAGE_SIZE * GEN6_PTES) +
87d60b63
BW
1599 (pte * PAGE_SIZE);
1600 int i;
1601 bool found = false;
1602 for (i = 0; i < 4; i++)
1603 if (pt_vaddr[pte + i] != scratch_pte)
1604 found = true;
1605 if (!found)
1606 continue;
1607
1608 seq_printf(m, "\t\t0x%lx [%03d,%04d]: =", va, pde, pte);
1609 for (i = 0; i < 4; i++) {
1610 if (pt_vaddr[pte + i] != scratch_pte)
1611 seq_printf(m, " %08x", pt_vaddr[pte + i]);
1612 else
1613 seq_puts(m, " SCRATCH ");
1614 }
1615 seq_puts(m, "\n");
1616 }
d1c54acd 1617 kunmap_px(ppgtt, pt_vaddr);
87d60b63
BW
1618 }
1619}
1620
678d96fb 1621/* Write pde (index) from the page directory @pd to the page table @pt */
ec565b3c
MT
1622static void gen6_write_pde(struct i915_page_directory *pd,
1623 const int pde, struct i915_page_table *pt)
6197349b 1624{
678d96fb
BW
1625 /* Caller needs to make sure the write completes if necessary */
1626 struct i915_hw_ppgtt *ppgtt =
1627 container_of(pd, struct i915_hw_ppgtt, pd);
1628 u32 pd_entry;
6197349b 1629
567047be 1630 pd_entry = GEN6_PDE_ADDR_ENCODE(px_dma(pt));
678d96fb 1631 pd_entry |= GEN6_PDE_VALID;
6197349b 1632
678d96fb
BW
1633 writel(pd_entry, ppgtt->pd_addr + pde);
1634}
6197349b 1635
678d96fb
BW
1636/* Write all the page tables found in the ppgtt structure to incrementing page
1637 * directories. */
1638static void gen6_write_page_range(struct drm_i915_private *dev_priv,
ec565b3c 1639 struct i915_page_directory *pd,
678d96fb
BW
1640 uint32_t start, uint32_t length)
1641{
72e96d64 1642 struct i915_ggtt *ggtt = &dev_priv->ggtt;
ec565b3c 1643 struct i915_page_table *pt;
731f74c5 1644 uint32_t pde;
678d96fb 1645
731f74c5 1646 gen6_for_each_pde(pt, pd, start, length, pde)
678d96fb
BW
1647 gen6_write_pde(pd, pde, pt);
1648
1649 /* Make sure write is complete before other code can use this page
1650 * table. Also require for WC mapped PTEs */
72e96d64 1651 readl(ggtt->gsm);
3e302542
BW
1652}
1653
b4a74e3a 1654static uint32_t get_pd_offset(struct i915_hw_ppgtt *ppgtt)
3e302542 1655{
44159ddb 1656 BUG_ON(ppgtt->pd.base.ggtt_offset & 0x3f);
b4a74e3a 1657
44159ddb 1658 return (ppgtt->pd.base.ggtt_offset / 64) << 16;
b4a74e3a
BW
1659}
1660
90252e5c 1661static int hsw_mm_switch(struct i915_hw_ppgtt *ppgtt,
e85b26dc 1662 struct drm_i915_gem_request *req)
90252e5c 1663{
7e37f889 1664 struct intel_ring *ring = req->ring;
4a570db5 1665 struct intel_engine_cs *engine = req->engine;
90252e5c
BW
1666 int ret;
1667
90252e5c 1668 /* NB: TLBs must be flushed and invalidated before a switch */
c7fe7d25
CW
1669 ret = engine->emit_flush(req,
1670 I915_GEM_GPU_DOMAINS, I915_GEM_GPU_DOMAINS);
90252e5c
BW
1671 if (ret)
1672 return ret;
1673
5fb9de1a 1674 ret = intel_ring_begin(req, 6);
90252e5c
BW
1675 if (ret)
1676 return ret;
1677
b5321f30
CW
1678 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(2));
1679 intel_ring_emit_reg(ring, RING_PP_DIR_DCLV(engine));
1680 intel_ring_emit(ring, PP_DIR_DCLV_2G);
1681 intel_ring_emit_reg(ring, RING_PP_DIR_BASE(engine));
1682 intel_ring_emit(ring, get_pd_offset(ppgtt));
1683 intel_ring_emit(ring, MI_NOOP);
1684 intel_ring_advance(ring);
90252e5c
BW
1685
1686 return 0;
1687}
1688
48a10389 1689static int gen7_mm_switch(struct i915_hw_ppgtt *ppgtt,
e85b26dc 1690 struct drm_i915_gem_request *req)
48a10389 1691{
7e37f889 1692 struct intel_ring *ring = req->ring;
4a570db5 1693 struct intel_engine_cs *engine = req->engine;
48a10389
BW
1694 int ret;
1695
48a10389 1696 /* NB: TLBs must be flushed and invalidated before a switch */
c7fe7d25
CW
1697 ret = engine->emit_flush(req,
1698 I915_GEM_GPU_DOMAINS, I915_GEM_GPU_DOMAINS);
48a10389
BW
1699 if (ret)
1700 return ret;
1701
5fb9de1a 1702 ret = intel_ring_begin(req, 6);
48a10389
BW
1703 if (ret)
1704 return ret;
1705
b5321f30
CW
1706 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(2));
1707 intel_ring_emit_reg(ring, RING_PP_DIR_DCLV(engine));
1708 intel_ring_emit(ring, PP_DIR_DCLV_2G);
1709 intel_ring_emit_reg(ring, RING_PP_DIR_BASE(engine));
1710 intel_ring_emit(ring, get_pd_offset(ppgtt));
1711 intel_ring_emit(ring, MI_NOOP);
1712 intel_ring_advance(ring);
48a10389 1713
90252e5c 1714 /* XXX: RCS is the only one to auto invalidate the TLBs? */
e2f80391 1715 if (engine->id != RCS) {
c7fe7d25
CW
1716 ret = engine->emit_flush(req,
1717 I915_GEM_GPU_DOMAINS,
1718 I915_GEM_GPU_DOMAINS);
90252e5c
BW
1719 if (ret)
1720 return ret;
1721 }
1722
48a10389
BW
1723 return 0;
1724}
1725
eeb9488e 1726static int gen6_mm_switch(struct i915_hw_ppgtt *ppgtt,
e85b26dc 1727 struct drm_i915_gem_request *req)
eeb9488e 1728{
4a570db5 1729 struct intel_engine_cs *engine = req->engine;
8eb95204 1730 struct drm_i915_private *dev_priv = req->i915;
48a10389 1731
e2f80391
TU
1732 I915_WRITE(RING_PP_DIR_DCLV(engine), PP_DIR_DCLV_2G);
1733 I915_WRITE(RING_PP_DIR_BASE(engine), get_pd_offset(ppgtt));
eeb9488e
BW
1734 return 0;
1735}
1736
82460d97 1737static void gen8_ppgtt_enable(struct drm_device *dev)
eeb9488e 1738{
fac5e23e 1739 struct drm_i915_private *dev_priv = to_i915(dev);
e2f80391 1740 struct intel_engine_cs *engine;
3e302542 1741
b4ac5afc 1742 for_each_engine(engine, dev_priv) {
2dba3239 1743 u32 four_level = USES_FULL_48BIT_PPGTT(dev) ? GEN8_GFX_PPGTT_48B : 0;
e2f80391 1744 I915_WRITE(RING_MODE_GEN7(engine),
2dba3239 1745 _MASKED_BIT_ENABLE(GFX_PPGTT_ENABLE | four_level));
eeb9488e 1746 }
eeb9488e 1747}
6197349b 1748
82460d97 1749static void gen7_ppgtt_enable(struct drm_device *dev)
3e302542 1750{
fac5e23e 1751 struct drm_i915_private *dev_priv = to_i915(dev);
e2f80391 1752 struct intel_engine_cs *engine;
b4a74e3a 1753 uint32_t ecochk, ecobits;
6197349b 1754
b4a74e3a
BW
1755 ecobits = I915_READ(GAC_ECO_BITS);
1756 I915_WRITE(GAC_ECO_BITS, ecobits | ECOBITS_PPGTT_CACHE64B);
a65c2fcd 1757
b4a74e3a
BW
1758 ecochk = I915_READ(GAM_ECOCHK);
1759 if (IS_HASWELL(dev)) {
1760 ecochk |= ECOCHK_PPGTT_WB_HSW;
1761 } else {
1762 ecochk |= ECOCHK_PPGTT_LLC_IVB;
1763 ecochk &= ~ECOCHK_PPGTT_GFDT_IVB;
1764 }
1765 I915_WRITE(GAM_ECOCHK, ecochk);
a65c2fcd 1766
b4ac5afc 1767 for_each_engine(engine, dev_priv) {
6197349b 1768 /* GFX_MODE is per-ring on gen7+ */
e2f80391 1769 I915_WRITE(RING_MODE_GEN7(engine),
b4a74e3a 1770 _MASKED_BIT_ENABLE(GFX_PPGTT_ENABLE));
6197349b 1771 }
b4a74e3a 1772}
6197349b 1773
82460d97 1774static void gen6_ppgtt_enable(struct drm_device *dev)
b4a74e3a 1775{
fac5e23e 1776 struct drm_i915_private *dev_priv = to_i915(dev);
b4a74e3a 1777 uint32_t ecochk, gab_ctl, ecobits;
a65c2fcd 1778
b4a74e3a
BW
1779 ecobits = I915_READ(GAC_ECO_BITS);
1780 I915_WRITE(GAC_ECO_BITS, ecobits | ECOBITS_SNB_BIT |
1781 ECOBITS_PPGTT_CACHE64B);
6197349b 1782
b4a74e3a
BW
1783 gab_ctl = I915_READ(GAB_CTL);
1784 I915_WRITE(GAB_CTL, gab_ctl | GAB_CTL_CONT_AFTER_PAGEFAULT);
1785
1786 ecochk = I915_READ(GAM_ECOCHK);
1787 I915_WRITE(GAM_ECOCHK, ecochk | ECOCHK_SNB_BIT | ECOCHK_PPGTT_CACHE64B);
1788
1789 I915_WRITE(GFX_MODE, _MASKED_BIT_ENABLE(GFX_PPGTT_ENABLE));
6197349b
BW
1790}
1791
1d2a314c 1792/* PPGTT support for Sandybdrige/Gen6 and later */
853ba5d2 1793static void gen6_ppgtt_clear_range(struct i915_address_space *vm,
782f1495
BW
1794 uint64_t start,
1795 uint64_t length,
828c7908 1796 bool use_scratch)
1d2a314c 1797{
e5716f55 1798 struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
07749ef3 1799 gen6_pte_t *pt_vaddr, scratch_pte;
782f1495
BW
1800 unsigned first_entry = start >> PAGE_SHIFT;
1801 unsigned num_entries = length >> PAGE_SHIFT;
07749ef3
MT
1802 unsigned act_pt = first_entry / GEN6_PTES;
1803 unsigned first_pte = first_entry % GEN6_PTES;
7bddb01f 1804 unsigned last_pte, i;
1d2a314c 1805
c114f76a
MK
1806 scratch_pte = vm->pte_encode(px_dma(vm->scratch_page),
1807 I915_CACHE_LLC, true, 0);
1d2a314c 1808
7bddb01f
DV
1809 while (num_entries) {
1810 last_pte = first_pte + num_entries;
07749ef3
MT
1811 if (last_pte > GEN6_PTES)
1812 last_pte = GEN6_PTES;
7bddb01f 1813
d1c54acd 1814 pt_vaddr = kmap_px(ppgtt->pd.page_table[act_pt]);
1d2a314c 1815
7bddb01f
DV
1816 for (i = first_pte; i < last_pte; i++)
1817 pt_vaddr[i] = scratch_pte;
1d2a314c 1818
d1c54acd 1819 kunmap_px(ppgtt, pt_vaddr);
1d2a314c 1820
7bddb01f
DV
1821 num_entries -= last_pte - first_pte;
1822 first_pte = 0;
a15326a5 1823 act_pt++;
7bddb01f 1824 }
1d2a314c
DV
1825}
1826
853ba5d2 1827static void gen6_ppgtt_insert_entries(struct i915_address_space *vm,
def886c3 1828 struct sg_table *pages,
782f1495 1829 uint64_t start,
24f3a8cf 1830 enum i915_cache_level cache_level, u32 flags)
def886c3 1831{
e5716f55 1832 struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
782f1495 1833 unsigned first_entry = start >> PAGE_SHIFT;
07749ef3
MT
1834 unsigned act_pt = first_entry / GEN6_PTES;
1835 unsigned act_pte = first_entry % GEN6_PTES;
85d1225e
DG
1836 gen6_pte_t *pt_vaddr = NULL;
1837 struct sgt_iter sgt_iter;
1838 dma_addr_t addr;
6e995e23 1839
85d1225e 1840 for_each_sgt_dma(addr, sgt_iter, pages) {
cc79714f 1841 if (pt_vaddr == NULL)
d1c54acd 1842 pt_vaddr = kmap_px(ppgtt->pd.page_table[act_pt]);
6e995e23 1843
cc79714f 1844 pt_vaddr[act_pte] =
85d1225e 1845 vm->pte_encode(addr, cache_level, true, flags);
24f3a8cf 1846
07749ef3 1847 if (++act_pte == GEN6_PTES) {
d1c54acd 1848 kunmap_px(ppgtt, pt_vaddr);
cc79714f 1849 pt_vaddr = NULL;
a15326a5 1850 act_pt++;
6e995e23 1851 act_pte = 0;
def886c3 1852 }
def886c3 1853 }
85d1225e 1854
cc79714f 1855 if (pt_vaddr)
d1c54acd 1856 kunmap_px(ppgtt, pt_vaddr);
def886c3
DV
1857}
1858
678d96fb 1859static int gen6_alloc_va_range(struct i915_address_space *vm,
a05d80ee 1860 uint64_t start_in, uint64_t length_in)
678d96fb 1861{
4933d519
MT
1862 DECLARE_BITMAP(new_page_tables, I915_PDES);
1863 struct drm_device *dev = vm->dev;
72e96d64
JL
1864 struct drm_i915_private *dev_priv = to_i915(dev);
1865 struct i915_ggtt *ggtt = &dev_priv->ggtt;
e5716f55 1866 struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
ec565b3c 1867 struct i915_page_table *pt;
a05d80ee 1868 uint32_t start, length, start_save, length_save;
731f74c5 1869 uint32_t pde;
4933d519
MT
1870 int ret;
1871
a05d80ee
MK
1872 if (WARN_ON(start_in + length_in > ppgtt->base.total))
1873 return -ENODEV;
1874
1875 start = start_save = start_in;
1876 length = length_save = length_in;
4933d519
MT
1877
1878 bitmap_zero(new_page_tables, I915_PDES);
1879
1880 /* The allocation is done in two stages so that we can bail out with
1881 * minimal amount of pain. The first stage finds new page tables that
1882 * need allocation. The second stage marks use ptes within the page
1883 * tables.
1884 */
731f74c5 1885 gen6_for_each_pde(pt, &ppgtt->pd, start, length, pde) {
79ab9370 1886 if (pt != vm->scratch_pt) {
4933d519
MT
1887 WARN_ON(bitmap_empty(pt->used_ptes, GEN6_PTES));
1888 continue;
1889 }
1890
1891 /* We've already allocated a page table */
1892 WARN_ON(!bitmap_empty(pt->used_ptes, GEN6_PTES));
1893
8a1ebd74 1894 pt = alloc_pt(dev);
4933d519
MT
1895 if (IS_ERR(pt)) {
1896 ret = PTR_ERR(pt);
1897 goto unwind_out;
1898 }
1899
1900 gen6_initialize_pt(vm, pt);
1901
1902 ppgtt->pd.page_table[pde] = pt;
966082c9 1903 __set_bit(pde, new_page_tables);
72744cb1 1904 trace_i915_page_table_entry_alloc(vm, pde, start, GEN6_PDE_SHIFT);
4933d519
MT
1905 }
1906
1907 start = start_save;
1908 length = length_save;
678d96fb 1909
731f74c5 1910 gen6_for_each_pde(pt, &ppgtt->pd, start, length, pde) {
678d96fb
BW
1911 DECLARE_BITMAP(tmp_bitmap, GEN6_PTES);
1912
1913 bitmap_zero(tmp_bitmap, GEN6_PTES);
1914 bitmap_set(tmp_bitmap, gen6_pte_index(start),
1915 gen6_pte_count(start, length));
1916
966082c9 1917 if (__test_and_clear_bit(pde, new_page_tables))
4933d519
MT
1918 gen6_write_pde(&ppgtt->pd, pde, pt);
1919
72744cb1
MT
1920 trace_i915_page_table_entry_map(vm, pde, pt,
1921 gen6_pte_index(start),
1922 gen6_pte_count(start, length),
1923 GEN6_PTES);
4933d519 1924 bitmap_or(pt->used_ptes, tmp_bitmap, pt->used_ptes,
678d96fb
BW
1925 GEN6_PTES);
1926 }
1927
4933d519
MT
1928 WARN_ON(!bitmap_empty(new_page_tables, I915_PDES));
1929
1930 /* Make sure write is complete before other code can use this page
1931 * table. Also require for WC mapped PTEs */
72e96d64 1932 readl(ggtt->gsm);
4933d519 1933
563222a7 1934 mark_tlbs_dirty(ppgtt);
678d96fb 1935 return 0;
4933d519
MT
1936
1937unwind_out:
1938 for_each_set_bit(pde, new_page_tables, I915_PDES) {
ec565b3c 1939 struct i915_page_table *pt = ppgtt->pd.page_table[pde];
4933d519 1940
79ab9370 1941 ppgtt->pd.page_table[pde] = vm->scratch_pt;
a08e111a 1942 free_pt(vm->dev, pt);
4933d519
MT
1943 }
1944
1945 mark_tlbs_dirty(ppgtt);
1946 return ret;
678d96fb
BW
1947}
1948
8776f02b
MK
1949static int gen6_init_scratch(struct i915_address_space *vm)
1950{
1951 struct drm_device *dev = vm->dev;
1952
1953 vm->scratch_page = alloc_scratch_page(dev);
1954 if (IS_ERR(vm->scratch_page))
1955 return PTR_ERR(vm->scratch_page);
1956
1957 vm->scratch_pt = alloc_pt(dev);
1958 if (IS_ERR(vm->scratch_pt)) {
1959 free_scratch_page(dev, vm->scratch_page);
1960 return PTR_ERR(vm->scratch_pt);
1961 }
1962
1963 gen6_initialize_pt(vm, vm->scratch_pt);
1964
1965 return 0;
1966}
1967
1968static void gen6_free_scratch(struct i915_address_space *vm)
1969{
1970 struct drm_device *dev = vm->dev;
1971
1972 free_pt(dev, vm->scratch_pt);
1973 free_scratch_page(dev, vm->scratch_page);
1974}
1975
061dd493 1976static void gen6_ppgtt_cleanup(struct i915_address_space *vm)
a00d825d 1977{
e5716f55 1978 struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
731f74c5
DG
1979 struct i915_page_directory *pd = &ppgtt->pd;
1980 struct drm_device *dev = vm->dev;
09942c65
MT
1981 struct i915_page_table *pt;
1982 uint32_t pde;
4933d519 1983
061dd493
DV
1984 drm_mm_remove_node(&ppgtt->node);
1985
731f74c5 1986 gen6_for_all_pdes(pt, pd, pde)
79ab9370 1987 if (pt != vm->scratch_pt)
731f74c5 1988 free_pt(dev, pt);
06fda602 1989
8776f02b 1990 gen6_free_scratch(vm);
3440d265
DV
1991}
1992
b146520f 1993static int gen6_ppgtt_allocate_page_directories(struct i915_hw_ppgtt *ppgtt)
3440d265 1994{
8776f02b 1995 struct i915_address_space *vm = &ppgtt->base;
853ba5d2 1996 struct drm_device *dev = ppgtt->base.dev;
72e96d64
JL
1997 struct drm_i915_private *dev_priv = to_i915(dev);
1998 struct i915_ggtt *ggtt = &dev_priv->ggtt;
e3cc1995 1999 bool retried = false;
b146520f 2000 int ret;
1d2a314c 2001
c8d4c0d6
BW
2002 /* PPGTT PDEs reside in the GGTT and consists of 512 entries. The
2003 * allocator works in address space sizes, so it's multiplied by page
2004 * size. We allocate at the top of the GTT to avoid fragmentation.
2005 */
72e96d64 2006 BUG_ON(!drm_mm_initialized(&ggtt->base.mm));
4933d519 2007
8776f02b
MK
2008 ret = gen6_init_scratch(vm);
2009 if (ret)
2010 return ret;
4933d519 2011
e3cc1995 2012alloc:
72e96d64 2013 ret = drm_mm_insert_node_in_range_generic(&ggtt->base.mm,
c8d4c0d6
BW
2014 &ppgtt->node, GEN6_PD_SIZE,
2015 GEN6_PD_ALIGN, 0,
72e96d64 2016 0, ggtt->base.total,
3e8b5ae9 2017 DRM_MM_TOPDOWN);
e3cc1995 2018 if (ret == -ENOSPC && !retried) {
72e96d64 2019 ret = i915_gem_evict_something(dev, &ggtt->base,
e3cc1995 2020 GEN6_PD_SIZE, GEN6_PD_ALIGN,
d23db88c 2021 I915_CACHE_NONE,
72e96d64 2022 0, ggtt->base.total,
d23db88c 2023 0);
e3cc1995 2024 if (ret)
678d96fb 2025 goto err_out;
e3cc1995
BW
2026
2027 retried = true;
2028 goto alloc;
2029 }
c8d4c0d6 2030
c8c26622 2031 if (ret)
678d96fb
BW
2032 goto err_out;
2033
c8c26622 2034
72e96d64 2035 if (ppgtt->node.start < ggtt->mappable_end)
c8d4c0d6 2036 DRM_DEBUG("Forced to use aperture for PDEs\n");
1d2a314c 2037
c8c26622 2038 return 0;
678d96fb
BW
2039
2040err_out:
8776f02b 2041 gen6_free_scratch(vm);
678d96fb 2042 return ret;
b146520f
BW
2043}
2044
b146520f
BW
2045static int gen6_ppgtt_alloc(struct i915_hw_ppgtt *ppgtt)
2046{
2f2cf682 2047 return gen6_ppgtt_allocate_page_directories(ppgtt);
4933d519 2048}
06dc68d6 2049
4933d519
MT
2050static void gen6_scratch_va_range(struct i915_hw_ppgtt *ppgtt,
2051 uint64_t start, uint64_t length)
2052{
ec565b3c 2053 struct i915_page_table *unused;
731f74c5 2054 uint32_t pde;
1d2a314c 2055
731f74c5 2056 gen6_for_each_pde(unused, &ppgtt->pd, start, length, pde)
79ab9370 2057 ppgtt->pd.page_table[pde] = ppgtt->base.scratch_pt;
b146520f
BW
2058}
2059
5c5f6457 2060static int gen6_ppgtt_init(struct i915_hw_ppgtt *ppgtt)
b146520f
BW
2061{
2062 struct drm_device *dev = ppgtt->base.dev;
72e96d64
JL
2063 struct drm_i915_private *dev_priv = to_i915(dev);
2064 struct i915_ggtt *ggtt = &dev_priv->ggtt;
b146520f
BW
2065 int ret;
2066
72e96d64 2067 ppgtt->base.pte_encode = ggtt->base.pte_encode;
8eb95204 2068 if (intel_vgpu_active(dev_priv) || IS_GEN6(dev))
b146520f 2069 ppgtt->switch_mm = gen6_mm_switch;
8eb95204 2070 else if (IS_HASWELL(dev))
b146520f 2071 ppgtt->switch_mm = hsw_mm_switch;
8eb95204 2072 else if (IS_GEN7(dev))
b146520f 2073 ppgtt->switch_mm = gen7_mm_switch;
8eb95204 2074 else
b146520f
BW
2075 BUG();
2076
2077 ret = gen6_ppgtt_alloc(ppgtt);
2078 if (ret)
2079 return ret;
2080
5c5f6457 2081 ppgtt->base.allocate_va_range = gen6_alloc_va_range;
b146520f
BW
2082 ppgtt->base.clear_range = gen6_ppgtt_clear_range;
2083 ppgtt->base.insert_entries = gen6_ppgtt_insert_entries;
777dc5bb
DV
2084 ppgtt->base.unbind_vma = ppgtt_unbind_vma;
2085 ppgtt->base.bind_vma = ppgtt_bind_vma;
b146520f 2086 ppgtt->base.cleanup = gen6_ppgtt_cleanup;
b146520f 2087 ppgtt->base.start = 0;
09942c65 2088 ppgtt->base.total = I915_PDES * GEN6_PTES * PAGE_SIZE;
87d60b63 2089 ppgtt->debug_dump = gen6_dump_ppgtt;
1d2a314c 2090
44159ddb 2091 ppgtt->pd.base.ggtt_offset =
07749ef3 2092 ppgtt->node.start / PAGE_SIZE * sizeof(gen6_pte_t);
1d2a314c 2093
72e96d64 2094 ppgtt->pd_addr = (gen6_pte_t __iomem *)ggtt->gsm +
44159ddb 2095 ppgtt->pd.base.ggtt_offset / sizeof(gen6_pte_t);
678d96fb 2096
5c5f6457 2097 gen6_scratch_va_range(ppgtt, 0, ppgtt->base.total);
1d2a314c 2098
678d96fb
BW
2099 gen6_write_page_range(dev_priv, &ppgtt->pd, 0, ppgtt->base.total);
2100
440fd528 2101 DRM_DEBUG_DRIVER("Allocated pde space (%lldM) at GTT entry: %llx\n",
b146520f
BW
2102 ppgtt->node.size >> 20,
2103 ppgtt->node.start / PAGE_SIZE);
3440d265 2104
fa76da34 2105 DRM_DEBUG("Adding PPGTT at offset %x\n",
44159ddb 2106 ppgtt->pd.base.ggtt_offset << 10);
fa76da34 2107
b146520f 2108 return 0;
3440d265
DV
2109}
2110
5c5f6457 2111static int __hw_ppgtt_init(struct drm_device *dev, struct i915_hw_ppgtt *ppgtt)
3440d265 2112{
853ba5d2 2113 ppgtt->base.dev = dev;
3440d265 2114
3ed124b2 2115 if (INTEL_INFO(dev)->gen < 8)
5c5f6457 2116 return gen6_ppgtt_init(ppgtt);
3ed124b2 2117 else
d7b2633d 2118 return gen8_ppgtt_init(ppgtt);
fa76da34 2119}
c114f76a 2120
a2cad9df
MW
2121static void i915_address_space_init(struct i915_address_space *vm,
2122 struct drm_i915_private *dev_priv)
2123{
2124 drm_mm_init(&vm->mm, vm->start, vm->total);
91c8a326 2125 vm->dev = &dev_priv->drm;
a2cad9df
MW
2126 INIT_LIST_HEAD(&vm->active_list);
2127 INIT_LIST_HEAD(&vm->inactive_list);
2128 list_add_tail(&vm->global_link, &dev_priv->vm_list);
2129}
2130
d5165ebd
TG
2131static void gtt_write_workarounds(struct drm_device *dev)
2132{
fac5e23e 2133 struct drm_i915_private *dev_priv = to_i915(dev);
d5165ebd
TG
2134
2135 /* This function is for gtt related workarounds. This function is
2136 * called on driver load and after a GPU reset, so you can place
2137 * workarounds here even if they get overwritten by GPU reset.
2138 */
2139 /* WaIncreaseDefaultTLBEntries:chv,bdw,skl,bxt */
2140 if (IS_BROADWELL(dev))
2141 I915_WRITE(GEN8_L3_LRA_1_GPGPU, GEN8_L3_LRA_1_GPGPU_DEFAULT_VALUE_BDW);
2142 else if (IS_CHERRYVIEW(dev))
2143 I915_WRITE(GEN8_L3_LRA_1_GPGPU, GEN8_L3_LRA_1_GPGPU_DEFAULT_VALUE_CHV);
2144 else if (IS_SKYLAKE(dev))
2145 I915_WRITE(GEN8_L3_LRA_1_GPGPU, GEN9_L3_LRA_1_GPGPU_DEFAULT_VALUE_SKL);
2146 else if (IS_BROXTON(dev))
2147 I915_WRITE(GEN8_L3_LRA_1_GPGPU, GEN9_L3_LRA_1_GPGPU_DEFAULT_VALUE_BXT);
2148}
2149
cba6dba4 2150static int i915_ppgtt_init(struct drm_device *dev, struct i915_hw_ppgtt *ppgtt)
fa76da34 2151{
fac5e23e 2152 struct drm_i915_private *dev_priv = to_i915(dev);
fa76da34 2153 int ret = 0;
3ed124b2 2154
5c5f6457 2155 ret = __hw_ppgtt_init(dev, ppgtt);
fa76da34 2156 if (ret == 0) {
c7c48dfd 2157 kref_init(&ppgtt->ref);
a2cad9df 2158 i915_address_space_init(&ppgtt->base, dev_priv);
93bd8649 2159 }
1d2a314c
DV
2160
2161 return ret;
2162}
2163
82460d97
DV
2164int i915_ppgtt_init_hw(struct drm_device *dev)
2165{
d5165ebd
TG
2166 gtt_write_workarounds(dev);
2167
671b5013
TD
2168 /* In the case of execlists, PPGTT is enabled by the context descriptor
2169 * and the PDPs are contained within the context itself. We don't
2170 * need to do anything here. */
2171 if (i915.enable_execlists)
2172 return 0;
2173
82460d97
DV
2174 if (!USES_PPGTT(dev))
2175 return 0;
2176
2177 if (IS_GEN6(dev))
2178 gen6_ppgtt_enable(dev);
2179 else if (IS_GEN7(dev))
2180 gen7_ppgtt_enable(dev);
2181 else if (INTEL_INFO(dev)->gen >= 8)
2182 gen8_ppgtt_enable(dev);
2183 else
5f77eeb0 2184 MISSING_CASE(INTEL_INFO(dev)->gen);
82460d97 2185
4ad2fd88
JH
2186 return 0;
2187}
1d2a314c 2188
4d884705
DV
2189struct i915_hw_ppgtt *
2190i915_ppgtt_create(struct drm_device *dev, struct drm_i915_file_private *fpriv)
2191{
2192 struct i915_hw_ppgtt *ppgtt;
2193 int ret;
2194
2195 ppgtt = kzalloc(sizeof(*ppgtt), GFP_KERNEL);
2196 if (!ppgtt)
2197 return ERR_PTR(-ENOMEM);
2198
2199 ret = i915_ppgtt_init(dev, ppgtt);
2200 if (ret) {
2201 kfree(ppgtt);
2202 return ERR_PTR(ret);
2203 }
2204
2205 ppgtt->file_priv = fpriv;
2206
198c974d
DCS
2207 trace_i915_ppgtt_create(&ppgtt->base);
2208
4d884705
DV
2209 return ppgtt;
2210}
2211
ee960be7
DV
2212void i915_ppgtt_release(struct kref *kref)
2213{
2214 struct i915_hw_ppgtt *ppgtt =
2215 container_of(kref, struct i915_hw_ppgtt, ref);
2216
198c974d
DCS
2217 trace_i915_ppgtt_release(&ppgtt->base);
2218
ee960be7
DV
2219 /* vmas should already be unbound */
2220 WARN_ON(!list_empty(&ppgtt->base.active_list));
2221 WARN_ON(!list_empty(&ppgtt->base.inactive_list));
2222
19dd120c
DV
2223 list_del(&ppgtt->base.global_link);
2224 drm_mm_takedown(&ppgtt->base.mm);
2225
ee960be7
DV
2226 ppgtt->base.cleanup(&ppgtt->base);
2227 kfree(ppgtt);
2228}
1d2a314c 2229
a81cc00c
BW
2230extern int intel_iommu_gfx_mapped;
2231/* Certain Gen5 chipsets require require idling the GPU before
2232 * unmapping anything from the GTT when VT-d is enabled.
2233 */
2c642b07 2234static bool needs_idle_maps(struct drm_device *dev)
a81cc00c
BW
2235{
2236#ifdef CONFIG_INTEL_IOMMU
2237 /* Query intel_iommu to see if we need the workaround. Presumably that
2238 * was loaded first.
2239 */
2240 if (IS_GEN5(dev) && IS_MOBILE(dev) && intel_iommu_gfx_mapped)
2241 return true;
2242#endif
2243 return false;
2244}
2245
5c042287
BW
2246static bool do_idling(struct drm_i915_private *dev_priv)
2247{
72e96d64 2248 struct i915_ggtt *ggtt = &dev_priv->ggtt;
5c042287
BW
2249 bool ret = dev_priv->mm.interruptible;
2250
72e96d64 2251 if (unlikely(ggtt->do_idle_maps)) {
5c042287 2252 dev_priv->mm.interruptible = false;
6e5a5beb
CW
2253 if (i915_gem_wait_for_idle(dev_priv)) {
2254 DRM_ERROR("Failed to wait for idle; VT'd may hang.\n");
5c042287
BW
2255 /* Wait a bit, in hopes it avoids the hang */
2256 udelay(10);
2257 }
2258 }
2259
2260 return ret;
2261}
2262
2263static void undo_idling(struct drm_i915_private *dev_priv, bool interruptible)
2264{
72e96d64
JL
2265 struct i915_ggtt *ggtt = &dev_priv->ggtt;
2266
2267 if (unlikely(ggtt->do_idle_maps))
5c042287
BW
2268 dev_priv->mm.interruptible = interruptible;
2269}
2270
dc97997a 2271void i915_check_and_clear_faults(struct drm_i915_private *dev_priv)
828c7908 2272{
e2f80391 2273 struct intel_engine_cs *engine;
828c7908 2274
dc97997a 2275 if (INTEL_INFO(dev_priv)->gen < 6)
828c7908
BW
2276 return;
2277
b4ac5afc 2278 for_each_engine(engine, dev_priv) {
828c7908 2279 u32 fault_reg;
e2f80391 2280 fault_reg = I915_READ(RING_FAULT_REG(engine));
828c7908
BW
2281 if (fault_reg & RING_FAULT_VALID) {
2282 DRM_DEBUG_DRIVER("Unexpected fault\n"
59a5d290 2283 "\tAddr: 0x%08lx\n"
828c7908
BW
2284 "\tAddress space: %s\n"
2285 "\tSource ID: %d\n"
2286 "\tType: %d\n",
2287 fault_reg & PAGE_MASK,
2288 fault_reg & RING_FAULT_GTTSEL_MASK ? "GGTT" : "PPGTT",
2289 RING_FAULT_SRCID(fault_reg),
2290 RING_FAULT_FAULT_TYPE(fault_reg));
e2f80391 2291 I915_WRITE(RING_FAULT_REG(engine),
828c7908
BW
2292 fault_reg & ~RING_FAULT_VALID);
2293 }
2294 }
4a570db5 2295 POSTING_READ(RING_FAULT_REG(&dev_priv->engine[RCS]));
828c7908
BW
2296}
2297
91e56499
CW
2298static void i915_ggtt_flush(struct drm_i915_private *dev_priv)
2299{
2d1fe073 2300 if (INTEL_INFO(dev_priv)->gen < 6) {
91e56499
CW
2301 intel_gtt_chipset_flush();
2302 } else {
2303 I915_WRITE(GFX_FLSH_CNTL_GEN6, GFX_FLSH_CNTL_EN);
2304 POSTING_READ(GFX_FLSH_CNTL_GEN6);
2305 }
2306}
2307
828c7908
BW
2308void i915_gem_suspend_gtt_mappings(struct drm_device *dev)
2309{
72e96d64
JL
2310 struct drm_i915_private *dev_priv = to_i915(dev);
2311 struct i915_ggtt *ggtt = &dev_priv->ggtt;
828c7908
BW
2312
2313 /* Don't bother messing with faults pre GEN6 as we have little
2314 * documentation supporting that it's a good idea.
2315 */
2316 if (INTEL_INFO(dev)->gen < 6)
2317 return;
2318
dc97997a 2319 i915_check_and_clear_faults(dev_priv);
828c7908 2320
72e96d64
JL
2321 ggtt->base.clear_range(&ggtt->base, ggtt->base.start, ggtt->base.total,
2322 true);
91e56499
CW
2323
2324 i915_ggtt_flush(dev_priv);
828c7908
BW
2325}
2326
74163907 2327int i915_gem_gtt_prepare_object(struct drm_i915_gem_object *obj)
7c2e6fdf 2328{
9da3da66
CW
2329 if (!dma_map_sg(&obj->base.dev->pdev->dev,
2330 obj->pages->sgl, obj->pages->nents,
2331 PCI_DMA_BIDIRECTIONAL))
2332 return -ENOSPC;
2333
2334 return 0;
7c2e6fdf
DV
2335}
2336
2c642b07 2337static void gen8_set_pte(void __iomem *addr, gen8_pte_t pte)
94ec8f61
BW
2338{
2339#ifdef writeq
2340 writeq(pte, addr);
2341#else
2342 iowrite32((u32)pte, addr);
2343 iowrite32(pte >> 32, addr + 4);
2344#endif
2345}
2346
d6473f56
CW
2347static void gen8_ggtt_insert_page(struct i915_address_space *vm,
2348 dma_addr_t addr,
2349 uint64_t offset,
2350 enum i915_cache_level level,
2351 u32 unused)
2352{
2353 struct drm_i915_private *dev_priv = to_i915(vm->dev);
2354 gen8_pte_t __iomem *pte =
2355 (gen8_pte_t __iomem *)dev_priv->ggtt.gsm +
2356 (offset >> PAGE_SHIFT);
2357 int rpm_atomic_seq;
2358
2359 rpm_atomic_seq = assert_rpm_atomic_begin(dev_priv);
2360
2361 gen8_set_pte(pte, gen8_pte_encode(addr, level, true));
2362
2363 I915_WRITE(GFX_FLSH_CNTL_GEN6, GFX_FLSH_CNTL_EN);
2364 POSTING_READ(GFX_FLSH_CNTL_GEN6);
2365
2366 assert_rpm_atomic_end(dev_priv, rpm_atomic_seq);
2367}
2368
94ec8f61
BW
2369static void gen8_ggtt_insert_entries(struct i915_address_space *vm,
2370 struct sg_table *st,
782f1495 2371 uint64_t start,
24f3a8cf 2372 enum i915_cache_level level, u32 unused)
94ec8f61 2373{
72e96d64 2374 struct drm_i915_private *dev_priv = to_i915(vm->dev);
ce7fda2e 2375 struct i915_ggtt *ggtt = i915_vm_to_ggtt(vm);
85d1225e
DG
2376 struct sgt_iter sgt_iter;
2377 gen8_pte_t __iomem *gtt_entries;
2378 gen8_pte_t gtt_entry;
2379 dma_addr_t addr;
be69459a 2380 int rpm_atomic_seq;
85d1225e 2381 int i = 0;
be69459a
ID
2382
2383 rpm_atomic_seq = assert_rpm_atomic_begin(dev_priv);
94ec8f61 2384
85d1225e
DG
2385 gtt_entries = (gen8_pte_t __iomem *)ggtt->gsm + (start >> PAGE_SHIFT);
2386
2387 for_each_sgt_dma(addr, sgt_iter, st) {
2388 gtt_entry = gen8_pte_encode(addr, level, true);
2389 gen8_set_pte(&gtt_entries[i++], gtt_entry);
94ec8f61
BW
2390 }
2391
2392 /*
2393 * XXX: This serves as a posting read to make sure that the PTE has
2394 * actually been updated. There is some concern that even though
2395 * registers and PTEs are within the same BAR that they are potentially
2396 * of NUMA access patterns. Therefore, even with the way we assume
2397 * hardware should work, we must keep this posting read for paranoia.
2398 */
2399 if (i != 0)
85d1225e 2400 WARN_ON(readq(&gtt_entries[i-1]) != gtt_entry);
94ec8f61 2401
94ec8f61
BW
2402 /* This next bit makes the above posting read even more important. We
2403 * want to flush the TLBs only after we're certain all the PTE updates
2404 * have finished.
2405 */
2406 I915_WRITE(GFX_FLSH_CNTL_GEN6, GFX_FLSH_CNTL_EN);
2407 POSTING_READ(GFX_FLSH_CNTL_GEN6);
be69459a
ID
2408
2409 assert_rpm_atomic_end(dev_priv, rpm_atomic_seq);
94ec8f61
BW
2410}
2411
c140330b
CW
2412struct insert_entries {
2413 struct i915_address_space *vm;
2414 struct sg_table *st;
2415 uint64_t start;
2416 enum i915_cache_level level;
2417 u32 flags;
2418};
2419
2420static int gen8_ggtt_insert_entries__cb(void *_arg)
2421{
2422 struct insert_entries *arg = _arg;
2423 gen8_ggtt_insert_entries(arg->vm, arg->st,
2424 arg->start, arg->level, arg->flags);
2425 return 0;
2426}
2427
2428static void gen8_ggtt_insert_entries__BKL(struct i915_address_space *vm,
2429 struct sg_table *st,
2430 uint64_t start,
2431 enum i915_cache_level level,
2432 u32 flags)
2433{
2434 struct insert_entries arg = { vm, st, start, level, flags };
2435 stop_machine(gen8_ggtt_insert_entries__cb, &arg, NULL);
2436}
2437
d6473f56
CW
2438static void gen6_ggtt_insert_page(struct i915_address_space *vm,
2439 dma_addr_t addr,
2440 uint64_t offset,
2441 enum i915_cache_level level,
2442 u32 flags)
2443{
2444 struct drm_i915_private *dev_priv = to_i915(vm->dev);
2445 gen6_pte_t __iomem *pte =
2446 (gen6_pte_t __iomem *)dev_priv->ggtt.gsm +
2447 (offset >> PAGE_SHIFT);
2448 int rpm_atomic_seq;
2449
2450 rpm_atomic_seq = assert_rpm_atomic_begin(dev_priv);
2451
2452 iowrite32(vm->pte_encode(addr, level, true, flags), pte);
2453
2454 I915_WRITE(GFX_FLSH_CNTL_GEN6, GFX_FLSH_CNTL_EN);
2455 POSTING_READ(GFX_FLSH_CNTL_GEN6);
2456
2457 assert_rpm_atomic_end(dev_priv, rpm_atomic_seq);
2458}
2459
e76e9aeb
BW
2460/*
2461 * Binds an object into the global gtt with the specified cache level. The object
2462 * will be accessible to the GPU via commands whose operands reference offsets
2463 * within the global GTT as well as accessible by the GPU through the GMADR
2464 * mapped BAR (dev_priv->mm.gtt->gtt).
2465 */
853ba5d2 2466static void gen6_ggtt_insert_entries(struct i915_address_space *vm,
7faf1ab2 2467 struct sg_table *st,
782f1495 2468 uint64_t start,
24f3a8cf 2469 enum i915_cache_level level, u32 flags)
e76e9aeb 2470{
72e96d64 2471 struct drm_i915_private *dev_priv = to_i915(vm->dev);
ce7fda2e 2472 struct i915_ggtt *ggtt = i915_vm_to_ggtt(vm);
85d1225e
DG
2473 struct sgt_iter sgt_iter;
2474 gen6_pte_t __iomem *gtt_entries;
2475 gen6_pte_t gtt_entry;
2476 dma_addr_t addr;
be69459a 2477 int rpm_atomic_seq;
85d1225e 2478 int i = 0;
be69459a
ID
2479
2480 rpm_atomic_seq = assert_rpm_atomic_begin(dev_priv);
e76e9aeb 2481
85d1225e
DG
2482 gtt_entries = (gen6_pte_t __iomem *)ggtt->gsm + (start >> PAGE_SHIFT);
2483
2484 for_each_sgt_dma(addr, sgt_iter, st) {
2485 gtt_entry = vm->pte_encode(addr, level, true, flags);
2486 iowrite32(gtt_entry, &gtt_entries[i++]);
e76e9aeb
BW
2487 }
2488
e76e9aeb
BW
2489 /* XXX: This serves as a posting read to make sure that the PTE has
2490 * actually been updated. There is some concern that even though
2491 * registers and PTEs are within the same BAR that they are potentially
2492 * of NUMA access patterns. Therefore, even with the way we assume
2493 * hardware should work, we must keep this posting read for paranoia.
2494 */
85d1225e
DG
2495 if (i != 0)
2496 WARN_ON(readl(&gtt_entries[i-1]) != gtt_entry);
0f9b91c7
BW
2497
2498 /* This next bit makes the above posting read even more important. We
2499 * want to flush the TLBs only after we're certain all the PTE updates
2500 * have finished.
2501 */
2502 I915_WRITE(GFX_FLSH_CNTL_GEN6, GFX_FLSH_CNTL_EN);
2503 POSTING_READ(GFX_FLSH_CNTL_GEN6);
be69459a
ID
2504
2505 assert_rpm_atomic_end(dev_priv, rpm_atomic_seq);
e76e9aeb
BW
2506}
2507
f7770bfd
CW
2508static void nop_clear_range(struct i915_address_space *vm,
2509 uint64_t start,
2510 uint64_t length,
2511 bool use_scratch)
2512{
2513}
2514
94ec8f61 2515static void gen8_ggtt_clear_range(struct i915_address_space *vm,
782f1495
BW
2516 uint64_t start,
2517 uint64_t length,
94ec8f61
BW
2518 bool use_scratch)
2519{
72e96d64 2520 struct drm_i915_private *dev_priv = to_i915(vm->dev);
ce7fda2e 2521 struct i915_ggtt *ggtt = i915_vm_to_ggtt(vm);
782f1495
BW
2522 unsigned first_entry = start >> PAGE_SHIFT;
2523 unsigned num_entries = length >> PAGE_SHIFT;
07749ef3 2524 gen8_pte_t scratch_pte, __iomem *gtt_base =
72e96d64
JL
2525 (gen8_pte_t __iomem *)ggtt->gsm + first_entry;
2526 const int max_entries = ggtt_total_entries(ggtt) - first_entry;
94ec8f61 2527 int i;
be69459a
ID
2528 int rpm_atomic_seq;
2529
2530 rpm_atomic_seq = assert_rpm_atomic_begin(dev_priv);
94ec8f61
BW
2531
2532 if (WARN(num_entries > max_entries,
2533 "First entry = %d; Num entries = %d (max=%d)\n",
2534 first_entry, num_entries, max_entries))
2535 num_entries = max_entries;
2536
c114f76a 2537 scratch_pte = gen8_pte_encode(px_dma(vm->scratch_page),
94ec8f61
BW
2538 I915_CACHE_LLC,
2539 use_scratch);
2540 for (i = 0; i < num_entries; i++)
2541 gen8_set_pte(&gtt_base[i], scratch_pte);
2542 readl(gtt_base);
be69459a
ID
2543
2544 assert_rpm_atomic_end(dev_priv, rpm_atomic_seq);
94ec8f61
BW
2545}
2546
853ba5d2 2547static void gen6_ggtt_clear_range(struct i915_address_space *vm,
782f1495
BW
2548 uint64_t start,
2549 uint64_t length,
828c7908 2550 bool use_scratch)
7faf1ab2 2551{
72e96d64 2552 struct drm_i915_private *dev_priv = to_i915(vm->dev);
ce7fda2e 2553 struct i915_ggtt *ggtt = i915_vm_to_ggtt(vm);
782f1495
BW
2554 unsigned first_entry = start >> PAGE_SHIFT;
2555 unsigned num_entries = length >> PAGE_SHIFT;
07749ef3 2556 gen6_pte_t scratch_pte, __iomem *gtt_base =
72e96d64
JL
2557 (gen6_pte_t __iomem *)ggtt->gsm + first_entry;
2558 const int max_entries = ggtt_total_entries(ggtt) - first_entry;
7faf1ab2 2559 int i;
be69459a
ID
2560 int rpm_atomic_seq;
2561
2562 rpm_atomic_seq = assert_rpm_atomic_begin(dev_priv);
7faf1ab2
DV
2563
2564 if (WARN(num_entries > max_entries,
2565 "First entry = %d; Num entries = %d (max=%d)\n",
2566 first_entry, num_entries, max_entries))
2567 num_entries = max_entries;
2568
c114f76a
MK
2569 scratch_pte = vm->pte_encode(px_dma(vm->scratch_page),
2570 I915_CACHE_LLC, use_scratch, 0);
828c7908 2571
7faf1ab2
DV
2572 for (i = 0; i < num_entries; i++)
2573 iowrite32(scratch_pte, &gtt_base[i]);
2574 readl(gtt_base);
be69459a
ID
2575
2576 assert_rpm_atomic_end(dev_priv, rpm_atomic_seq);
7faf1ab2
DV
2577}
2578
d6473f56
CW
2579static void i915_ggtt_insert_page(struct i915_address_space *vm,
2580 dma_addr_t addr,
2581 uint64_t offset,
2582 enum i915_cache_level cache_level,
2583 u32 unused)
2584{
2585 struct drm_i915_private *dev_priv = to_i915(vm->dev);
2586 unsigned int flags = (cache_level == I915_CACHE_NONE) ?
2587 AGP_USER_MEMORY : AGP_USER_CACHED_MEMORY;
2588 int rpm_atomic_seq;
2589
2590 rpm_atomic_seq = assert_rpm_atomic_begin(dev_priv);
2591
2592 intel_gtt_insert_page(addr, offset >> PAGE_SHIFT, flags);
2593
2594 assert_rpm_atomic_end(dev_priv, rpm_atomic_seq);
2595}
2596
d369d2d9
DV
2597static void i915_ggtt_insert_entries(struct i915_address_space *vm,
2598 struct sg_table *pages,
2599 uint64_t start,
2600 enum i915_cache_level cache_level, u32 unused)
7faf1ab2 2601{
fac5e23e 2602 struct drm_i915_private *dev_priv = to_i915(vm->dev);
7faf1ab2
DV
2603 unsigned int flags = (cache_level == I915_CACHE_NONE) ?
2604 AGP_USER_MEMORY : AGP_USER_CACHED_MEMORY;
be69459a
ID
2605 int rpm_atomic_seq;
2606
2607 rpm_atomic_seq = assert_rpm_atomic_begin(dev_priv);
7faf1ab2 2608
d369d2d9 2609 intel_gtt_insert_sg_entries(pages, start >> PAGE_SHIFT, flags);
0875546c 2610
be69459a
ID
2611 assert_rpm_atomic_end(dev_priv, rpm_atomic_seq);
2612
7faf1ab2
DV
2613}
2614
853ba5d2 2615static void i915_ggtt_clear_range(struct i915_address_space *vm,
782f1495
BW
2616 uint64_t start,
2617 uint64_t length,
828c7908 2618 bool unused)
7faf1ab2 2619{
fac5e23e 2620 struct drm_i915_private *dev_priv = to_i915(vm->dev);
782f1495
BW
2621 unsigned first_entry = start >> PAGE_SHIFT;
2622 unsigned num_entries = length >> PAGE_SHIFT;
be69459a
ID
2623 int rpm_atomic_seq;
2624
2625 rpm_atomic_seq = assert_rpm_atomic_begin(dev_priv);
2626
7faf1ab2 2627 intel_gtt_clear_range(first_entry, num_entries);
be69459a
ID
2628
2629 assert_rpm_atomic_end(dev_priv, rpm_atomic_seq);
7faf1ab2
DV
2630}
2631
70b9f6f8
DV
2632static int ggtt_bind_vma(struct i915_vma *vma,
2633 enum i915_cache_level cache_level,
2634 u32 flags)
0a878716
DV
2635{
2636 struct drm_i915_gem_object *obj = vma->obj;
2637 u32 pte_flags = 0;
2638 int ret;
2639
2640 ret = i915_get_ggtt_vma_pages(vma);
2641 if (ret)
2642 return ret;
2643
2644 /* Currently applicable only to VLV */
2645 if (obj->gt_ro)
2646 pte_flags |= PTE_READ_ONLY;
2647
2648 vma->vm->insert_entries(vma->vm, vma->ggtt_view.pages,
2649 vma->node.start,
2650 cache_level, pte_flags);
2651
2652 /*
2653 * Without aliasing PPGTT there's no difference between
2654 * GLOBAL/LOCAL_BIND, it's all the same ptes. Hence unconditionally
2655 * upgrade to both bound if we bind either to avoid double-binding.
2656 */
2657 vma->bound |= GLOBAL_BIND | LOCAL_BIND;
2658
2659 return 0;
2660}
2661
2662static int aliasing_gtt_bind_vma(struct i915_vma *vma,
2663 enum i915_cache_level cache_level,
2664 u32 flags)
d5bd1449 2665{
321d178e 2666 u32 pte_flags;
70b9f6f8
DV
2667 int ret;
2668
2669 ret = i915_get_ggtt_vma_pages(vma);
2670 if (ret)
2671 return ret;
7faf1ab2 2672
24f3a8cf 2673 /* Currently applicable only to VLV */
321d178e
CW
2674 pte_flags = 0;
2675 if (vma->obj->gt_ro)
f329f5f6 2676 pte_flags |= PTE_READ_ONLY;
24f3a8cf 2677
ec7adb6e 2678
0a878716 2679 if (flags & GLOBAL_BIND) {
321d178e
CW
2680 vma->vm->insert_entries(vma->vm,
2681 vma->ggtt_view.pages,
0875546c
DV
2682 vma->node.start,
2683 cache_level, pte_flags);
6f65e29a 2684 }
d5bd1449 2685
0a878716 2686 if (flags & LOCAL_BIND) {
321d178e
CW
2687 struct i915_hw_ppgtt *appgtt =
2688 to_i915(vma->vm->dev)->mm.aliasing_ppgtt;
2689 appgtt->base.insert_entries(&appgtt->base,
2690 vma->ggtt_view.pages,
782f1495 2691 vma->node.start,
f329f5f6 2692 cache_level, pte_flags);
6f65e29a 2693 }
70b9f6f8
DV
2694
2695 return 0;
d5bd1449
CW
2696}
2697
6f65e29a 2698static void ggtt_unbind_vma(struct i915_vma *vma)
74163907 2699{
6f65e29a 2700 struct drm_device *dev = vma->vm->dev;
fac5e23e 2701 struct drm_i915_private *dev_priv = to_i915(dev);
6f65e29a 2702 struct drm_i915_gem_object *obj = vma->obj;
06615ee5
JL
2703 const uint64_t size = min_t(uint64_t,
2704 obj->base.size,
2705 vma->node.size);
6f65e29a 2706
aff43766 2707 if (vma->bound & GLOBAL_BIND) {
782f1495
BW
2708 vma->vm->clear_range(vma->vm,
2709 vma->node.start,
06615ee5 2710 size,
6f65e29a 2711 true);
6f65e29a 2712 }
74898d7e 2713
0875546c 2714 if (dev_priv->mm.aliasing_ppgtt && vma->bound & LOCAL_BIND) {
6f65e29a 2715 struct i915_hw_ppgtt *appgtt = dev_priv->mm.aliasing_ppgtt;
06615ee5 2716
6f65e29a 2717 appgtt->base.clear_range(&appgtt->base,
782f1495 2718 vma->node.start,
06615ee5 2719 size,
6f65e29a 2720 true);
6f65e29a 2721 }
74163907
DV
2722}
2723
2724void i915_gem_gtt_finish_object(struct drm_i915_gem_object *obj)
7c2e6fdf 2725{
5c042287 2726 struct drm_device *dev = obj->base.dev;
fac5e23e 2727 struct drm_i915_private *dev_priv = to_i915(dev);
5c042287
BW
2728 bool interruptible;
2729
2730 interruptible = do_idling(dev_priv);
2731
5ec5b516
ID
2732 dma_unmap_sg(&dev->pdev->dev, obj->pages->sgl, obj->pages->nents,
2733 PCI_DMA_BIDIRECTIONAL);
5c042287
BW
2734
2735 undo_idling(dev_priv, interruptible);
7c2e6fdf 2736}
644ec02b 2737
42d6ab48
CW
2738static void i915_gtt_color_adjust(struct drm_mm_node *node,
2739 unsigned long color,
440fd528
TR
2740 u64 *start,
2741 u64 *end)
42d6ab48
CW
2742{
2743 if (node->color != color)
2744 *start += 4096;
2745
2a1d7752
CW
2746 node = list_first_entry_or_null(&node->node_list,
2747 struct drm_mm_node,
2748 node_list);
2749 if (node && node->allocated && node->color != color)
2750 *end -= 4096;
42d6ab48 2751}
fbe5d36e 2752
f548c0e9 2753static int i915_gem_setup_global_gtt(struct drm_device *dev,
088e0df4
MT
2754 u64 start,
2755 u64 mappable_end,
2756 u64 end)
644ec02b 2757{
e78891ca
BW
2758 /* Let GEM Manage all of the aperture.
2759 *
2760 * However, leave one page at the end still bound to the scratch page.
2761 * There are a number of places where the hardware apparently prefetches
2762 * past the end of the object, and we've seen multiple hangs with the
2763 * GPU head pointer stuck in a batchbuffer bound at the last page of the
2764 * aperture. One page should be enough to keep any prefetching inside
2765 * of the aperture.
2766 */
72e96d64
JL
2767 struct drm_i915_private *dev_priv = to_i915(dev);
2768 struct i915_ggtt *ggtt = &dev_priv->ggtt;
ed2f3452
CW
2769 struct drm_mm_node *entry;
2770 struct drm_i915_gem_object *obj;
2771 unsigned long hole_start, hole_end;
fa76da34 2772 int ret;
644ec02b 2773
35451cb6
BW
2774 BUG_ON(mappable_end > end);
2775
72e96d64 2776 ggtt->base.start = start;
5dda8fa3 2777
a2cad9df
MW
2778 /* Subtract the guard page before address space initialization to
2779 * shrink the range used by drm_mm */
72e96d64
JL
2780 ggtt->base.total = end - start - PAGE_SIZE;
2781 i915_address_space_init(&ggtt->base, dev_priv);
2782 ggtt->base.total += PAGE_SIZE;
5dda8fa3 2783
b02d22a3
ZW
2784 ret = intel_vgt_balloon(dev_priv);
2785 if (ret)
2786 return ret;
5dda8fa3 2787
42d6ab48 2788 if (!HAS_LLC(dev))
72e96d64 2789 ggtt->base.mm.color_adjust = i915_gtt_color_adjust;
644ec02b 2790
ed2f3452 2791 /* Mark any preallocated objects as occupied */
35c20a60 2792 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
72e96d64 2793 struct i915_vma *vma = i915_gem_obj_to_vma(obj, &ggtt->base);
fa76da34 2794
088e0df4 2795 DRM_DEBUG_KMS("reserving preallocated space: %llx + %zx\n",
c6cfb325
BW
2796 i915_gem_obj_ggtt_offset(obj), obj->base.size);
2797
2798 WARN_ON(i915_gem_obj_ggtt_bound(obj));
72e96d64 2799 ret = drm_mm_reserve_node(&ggtt->base.mm, &vma->node);
6c5566a8
DV
2800 if (ret) {
2801 DRM_DEBUG_KMS("Reservation failed: %i\n", ret);
2802 return ret;
2803 }
aff43766 2804 vma->bound |= GLOBAL_BIND;
d0710abb 2805 __i915_vma_set_map_and_fenceable(vma);
72e96d64 2806 list_add_tail(&vma->vm_link, &ggtt->base.inactive_list);
ed2f3452
CW
2807 }
2808
ed2f3452 2809 /* Clear any non-preallocated blocks */
72e96d64 2810 drm_mm_for_each_hole(entry, &ggtt->base.mm, hole_start, hole_end) {
ed2f3452
CW
2811 DRM_DEBUG_KMS("clearing unused GTT space: [%lx, %lx]\n",
2812 hole_start, hole_end);
72e96d64 2813 ggtt->base.clear_range(&ggtt->base, hole_start,
782f1495 2814 hole_end - hole_start, true);
ed2f3452
CW
2815 }
2816
2817 /* And finally clear the reserved guard page */
72e96d64 2818 ggtt->base.clear_range(&ggtt->base, end - PAGE_SIZE, PAGE_SIZE, true);
6c5566a8 2819
fa76da34
DV
2820 if (USES_PPGTT(dev) && !USES_FULL_PPGTT(dev)) {
2821 struct i915_hw_ppgtt *ppgtt;
2822
2823 ppgtt = kzalloc(sizeof(*ppgtt), GFP_KERNEL);
2824 if (!ppgtt)
2825 return -ENOMEM;
2826
5c5f6457
DV
2827 ret = __hw_ppgtt_init(dev, ppgtt);
2828 if (ret) {
2829 ppgtt->base.cleanup(&ppgtt->base);
2830 kfree(ppgtt);
2831 return ret;
2832 }
2833
2834 if (ppgtt->base.allocate_va_range)
2835 ret = ppgtt->base.allocate_va_range(&ppgtt->base, 0,
2836 ppgtt->base.total);
4933d519 2837 if (ret) {
061dd493 2838 ppgtt->base.cleanup(&ppgtt->base);
4933d519 2839 kfree(ppgtt);
fa76da34 2840 return ret;
4933d519 2841 }
fa76da34 2842
5c5f6457
DV
2843 ppgtt->base.clear_range(&ppgtt->base,
2844 ppgtt->base.start,
2845 ppgtt->base.total,
2846 true);
2847
fa76da34 2848 dev_priv->mm.aliasing_ppgtt = ppgtt;
72e96d64
JL
2849 WARN_ON(ggtt->base.bind_vma != ggtt_bind_vma);
2850 ggtt->base.bind_vma = aliasing_gtt_bind_vma;
fa76da34
DV
2851 }
2852
6c5566a8 2853 return 0;
e76e9aeb
BW
2854}
2855
d85489d3
JL
2856/**
2857 * i915_gem_init_ggtt - Initialize GEM for Global GTT
2858 * @dev: DRM device
2859 */
2860void i915_gem_init_ggtt(struct drm_device *dev)
d7e5008f 2861{
72e96d64
JL
2862 struct drm_i915_private *dev_priv = to_i915(dev);
2863 struct i915_ggtt *ggtt = &dev_priv->ggtt;
d7e5008f 2864
72e96d64 2865 i915_gem_setup_global_gtt(dev, 0, ggtt->mappable_end, ggtt->base.total);
e76e9aeb
BW
2866}
2867
d85489d3
JL
2868/**
2869 * i915_ggtt_cleanup_hw - Clean up GGTT hardware initialization
2870 * @dev: DRM device
2871 */
2872void i915_ggtt_cleanup_hw(struct drm_device *dev)
90d0a0e8 2873{
72e96d64
JL
2874 struct drm_i915_private *dev_priv = to_i915(dev);
2875 struct i915_ggtt *ggtt = &dev_priv->ggtt;
90d0a0e8 2876
70e32544
DV
2877 if (dev_priv->mm.aliasing_ppgtt) {
2878 struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
2879
2880 ppgtt->base.cleanup(&ppgtt->base);
2881 }
2882
a4eba47b
ID
2883 i915_gem_cleanup_stolen(dev);
2884
72e96d64 2885 if (drm_mm_initialized(&ggtt->base.mm)) {
b02d22a3 2886 intel_vgt_deballoon(dev_priv);
5dda8fa3 2887
72e96d64
JL
2888 drm_mm_takedown(&ggtt->base.mm);
2889 list_del(&ggtt->base.global_link);
90d0a0e8
DV
2890 }
2891
72e96d64 2892 ggtt->base.cleanup(&ggtt->base);
90d0a0e8 2893}
70e32544 2894
2c642b07 2895static unsigned int gen6_get_total_gtt_size(u16 snb_gmch_ctl)
e76e9aeb
BW
2896{
2897 snb_gmch_ctl >>= SNB_GMCH_GGMS_SHIFT;
2898 snb_gmch_ctl &= SNB_GMCH_GGMS_MASK;
2899 return snb_gmch_ctl << 20;
2900}
2901
2c642b07 2902static unsigned int gen8_get_total_gtt_size(u16 bdw_gmch_ctl)
9459d252
BW
2903{
2904 bdw_gmch_ctl >>= BDW_GMCH_GGMS_SHIFT;
2905 bdw_gmch_ctl &= BDW_GMCH_GGMS_MASK;
2906 if (bdw_gmch_ctl)
2907 bdw_gmch_ctl = 1 << bdw_gmch_ctl;
562d55d9
BW
2908
2909#ifdef CONFIG_X86_32
2910 /* Limit 32b platforms to a 2GB GGTT: 4 << 20 / pte size * PAGE_SIZE */
2911 if (bdw_gmch_ctl > 4)
2912 bdw_gmch_ctl = 4;
2913#endif
2914
9459d252
BW
2915 return bdw_gmch_ctl << 20;
2916}
2917
2c642b07 2918static unsigned int chv_get_total_gtt_size(u16 gmch_ctrl)
d7f25f23
DL
2919{
2920 gmch_ctrl >>= SNB_GMCH_GGMS_SHIFT;
2921 gmch_ctrl &= SNB_GMCH_GGMS_MASK;
2922
2923 if (gmch_ctrl)
2924 return 1 << (20 + gmch_ctrl);
2925
2926 return 0;
2927}
2928
2c642b07 2929static size_t gen6_get_stolen_size(u16 snb_gmch_ctl)
e76e9aeb
BW
2930{
2931 snb_gmch_ctl >>= SNB_GMCH_GMS_SHIFT;
2932 snb_gmch_ctl &= SNB_GMCH_GMS_MASK;
2933 return snb_gmch_ctl << 25; /* 32 MB units */
2934}
2935
2c642b07 2936static size_t gen8_get_stolen_size(u16 bdw_gmch_ctl)
9459d252
BW
2937{
2938 bdw_gmch_ctl >>= BDW_GMCH_GMS_SHIFT;
2939 bdw_gmch_ctl &= BDW_GMCH_GMS_MASK;
2940 return bdw_gmch_ctl << 25; /* 32 MB units */
2941}
2942
d7f25f23
DL
2943static size_t chv_get_stolen_size(u16 gmch_ctrl)
2944{
2945 gmch_ctrl >>= SNB_GMCH_GMS_SHIFT;
2946 gmch_ctrl &= SNB_GMCH_GMS_MASK;
2947
2948 /*
2949 * 0x0 to 0x10: 32MB increments starting at 0MB
2950 * 0x11 to 0x16: 4MB increments starting at 8MB
2951 * 0x17 to 0x1d: 4MB increments start at 36MB
2952 */
2953 if (gmch_ctrl < 0x11)
2954 return gmch_ctrl << 25;
2955 else if (gmch_ctrl < 0x17)
2956 return (gmch_ctrl - 0x11 + 2) << 22;
2957 else
2958 return (gmch_ctrl - 0x17 + 9) << 22;
2959}
2960
66375014
DL
2961static size_t gen9_get_stolen_size(u16 gen9_gmch_ctl)
2962{
2963 gen9_gmch_ctl >>= BDW_GMCH_GMS_SHIFT;
2964 gen9_gmch_ctl &= BDW_GMCH_GMS_MASK;
2965
2966 if (gen9_gmch_ctl < 0xf0)
2967 return gen9_gmch_ctl << 25; /* 32 MB units */
2968 else
2969 /* 4MB increments starting at 0xf0 for 4MB */
2970 return (gen9_gmch_ctl - 0xf0 + 1) << 22;
2971}
2972
63340133
BW
2973static int ggtt_probe_common(struct drm_device *dev,
2974 size_t gtt_size)
2975{
72e96d64
JL
2976 struct drm_i915_private *dev_priv = to_i915(dev);
2977 struct i915_ggtt *ggtt = &dev_priv->ggtt;
4ad2af1e 2978 struct i915_page_scratch *scratch_page;
72e96d64 2979 phys_addr_t ggtt_phys_addr;
63340133
BW
2980
2981 /* For Modern GENs the PTEs and register space are split in the BAR */
72e96d64
JL
2982 ggtt_phys_addr = pci_resource_start(dev->pdev, 0) +
2983 (pci_resource_len(dev->pdev, 0) / 2);
63340133 2984
2a073f89
ID
2985 /*
2986 * On BXT writes larger than 64 bit to the GTT pagetable range will be
2987 * dropped. For WC mappings in general we have 64 byte burst writes
2988 * when the WC buffer is flushed, so we can't use it, but have to
2989 * resort to an uncached mapping. The WC issue is easily caught by the
2990 * readback check when writing GTT PTE entries.
2991 */
2992 if (IS_BROXTON(dev))
72e96d64 2993 ggtt->gsm = ioremap_nocache(ggtt_phys_addr, gtt_size);
2a073f89 2994 else
72e96d64
JL
2995 ggtt->gsm = ioremap_wc(ggtt_phys_addr, gtt_size);
2996 if (!ggtt->gsm) {
63340133
BW
2997 DRM_ERROR("Failed to map the gtt page table\n");
2998 return -ENOMEM;
2999 }
3000
4ad2af1e
MK
3001 scratch_page = alloc_scratch_page(dev);
3002 if (IS_ERR(scratch_page)) {
63340133
BW
3003 DRM_ERROR("Scratch setup failed\n");
3004 /* iounmap will also get called at remove, but meh */
72e96d64 3005 iounmap(ggtt->gsm);
4ad2af1e 3006 return PTR_ERR(scratch_page);
63340133
BW
3007 }
3008
72e96d64 3009 ggtt->base.scratch_page = scratch_page;
4ad2af1e
MK
3010
3011 return 0;
63340133
BW
3012}
3013
fbe5d36e
BW
3014/* The GGTT and PPGTT need a private PPAT setup in order to handle cacheability
3015 * bits. When using advanced contexts each context stores its own PAT, but
3016 * writing this data shouldn't be harmful even in those cases. */
ee0ce478 3017static void bdw_setup_private_ppat(struct drm_i915_private *dev_priv)
fbe5d36e 3018{
fbe5d36e
BW
3019 uint64_t pat;
3020
3021 pat = GEN8_PPAT(0, GEN8_PPAT_WB | GEN8_PPAT_LLC) | /* for normal objects, no eLLC */
3022 GEN8_PPAT(1, GEN8_PPAT_WC | GEN8_PPAT_LLCELLC) | /* for something pointing to ptes? */
3023 GEN8_PPAT(2, GEN8_PPAT_WT | GEN8_PPAT_LLCELLC) | /* for scanout with eLLC */
3024 GEN8_PPAT(3, GEN8_PPAT_UC) | /* Uncached objects, mostly for scanout */
3025 GEN8_PPAT(4, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(0)) |
3026 GEN8_PPAT(5, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(1)) |
3027 GEN8_PPAT(6, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(2)) |
3028 GEN8_PPAT(7, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(3));
3029
2d1fe073 3030 if (!USES_PPGTT(dev_priv))
d6a8b72e
RV
3031 /* Spec: "For GGTT, there is NO pat_sel[2:0] from the entry,
3032 * so RTL will always use the value corresponding to
3033 * pat_sel = 000".
3034 * So let's disable cache for GGTT to avoid screen corruptions.
3035 * MOCS still can be used though.
3036 * - System agent ggtt writes (i.e. cpu gtt mmaps) already work
3037 * before this patch, i.e. the same uncached + snooping access
3038 * like on gen6/7 seems to be in effect.
3039 * - So this just fixes blitter/render access. Again it looks
3040 * like it's not just uncached access, but uncached + snooping.
3041 * So we can still hold onto all our assumptions wrt cpu
3042 * clflushing on LLC machines.
3043 */
3044 pat = GEN8_PPAT(0, GEN8_PPAT_UC);
3045
fbe5d36e
BW
3046 /* XXX: spec defines this as 2 distinct registers. It's unclear if a 64b
3047 * write would work. */
7e435ad2
VS
3048 I915_WRITE(GEN8_PRIVATE_PAT_LO, pat);
3049 I915_WRITE(GEN8_PRIVATE_PAT_HI, pat >> 32);
fbe5d36e
BW
3050}
3051
ee0ce478
VS
3052static void chv_setup_private_ppat(struct drm_i915_private *dev_priv)
3053{
3054 uint64_t pat;
3055
3056 /*
3057 * Map WB on BDW to snooped on CHV.
3058 *
3059 * Only the snoop bit has meaning for CHV, the rest is
3060 * ignored.
3061 *
cf3d262e
VS
3062 * The hardware will never snoop for certain types of accesses:
3063 * - CPU GTT (GMADR->GGTT->no snoop->memory)
3064 * - PPGTT page tables
3065 * - some other special cycles
3066 *
3067 * As with BDW, we also need to consider the following for GT accesses:
3068 * "For GGTT, there is NO pat_sel[2:0] from the entry,
3069 * so RTL will always use the value corresponding to
3070 * pat_sel = 000".
3071 * Which means we must set the snoop bit in PAT entry 0
3072 * in order to keep the global status page working.
ee0ce478
VS
3073 */
3074 pat = GEN8_PPAT(0, CHV_PPAT_SNOOP) |
3075 GEN8_PPAT(1, 0) |
3076 GEN8_PPAT(2, 0) |
3077 GEN8_PPAT(3, 0) |
3078 GEN8_PPAT(4, CHV_PPAT_SNOOP) |
3079 GEN8_PPAT(5, CHV_PPAT_SNOOP) |
3080 GEN8_PPAT(6, CHV_PPAT_SNOOP) |
3081 GEN8_PPAT(7, CHV_PPAT_SNOOP);
3082
7e435ad2
VS
3083 I915_WRITE(GEN8_PRIVATE_PAT_LO, pat);
3084 I915_WRITE(GEN8_PRIVATE_PAT_HI, pat >> 32);
ee0ce478
VS
3085}
3086
d507d735 3087static int gen8_gmch_probe(struct i915_ggtt *ggtt)
63340133 3088{
d507d735 3089 struct drm_device *dev = ggtt->base.dev;
72e96d64 3090 struct drm_i915_private *dev_priv = to_i915(dev);
63340133
BW
3091 u16 snb_gmch_ctl;
3092 int ret;
3093
3094 /* TODO: We're not aware of mappable constraints on gen8 yet */
d507d735
JL
3095 ggtt->mappable_base = pci_resource_start(dev->pdev, 2);
3096 ggtt->mappable_end = pci_resource_len(dev->pdev, 2);
63340133
BW
3097
3098 if (!pci_set_dma_mask(dev->pdev, DMA_BIT_MASK(39)))
3099 pci_set_consistent_dma_mask(dev->pdev, DMA_BIT_MASK(39));
3100
3101 pci_read_config_word(dev->pdev, SNB_GMCH_CTRL, &snb_gmch_ctl);
3102
66375014 3103 if (INTEL_INFO(dev)->gen >= 9) {
d507d735
JL
3104 ggtt->stolen_size = gen9_get_stolen_size(snb_gmch_ctl);
3105 ggtt->size = gen8_get_total_gtt_size(snb_gmch_ctl);
66375014 3106 } else if (IS_CHERRYVIEW(dev)) {
d507d735
JL
3107 ggtt->stolen_size = chv_get_stolen_size(snb_gmch_ctl);
3108 ggtt->size = chv_get_total_gtt_size(snb_gmch_ctl);
d7f25f23 3109 } else {
d507d735
JL
3110 ggtt->stolen_size = gen8_get_stolen_size(snb_gmch_ctl);
3111 ggtt->size = gen8_get_total_gtt_size(snb_gmch_ctl);
d7f25f23 3112 }
63340133 3113
d507d735 3114 ggtt->base.total = (ggtt->size / sizeof(gen8_pte_t)) << PAGE_SHIFT;
63340133 3115
5a4e33a3 3116 if (IS_CHERRYVIEW(dev) || IS_BROXTON(dev))
ee0ce478
VS
3117 chv_setup_private_ppat(dev_priv);
3118 else
3119 bdw_setup_private_ppat(dev_priv);
fbe5d36e 3120
d507d735 3121 ret = ggtt_probe_common(dev, ggtt->size);
63340133 3122
d507d735
JL
3123 ggtt->base.bind_vma = ggtt_bind_vma;
3124 ggtt->base.unbind_vma = ggtt_unbind_vma;
d6473f56 3125 ggtt->base.insert_page = gen8_ggtt_insert_page;
f7770bfd 3126 ggtt->base.clear_range = nop_clear_range;
48f112fe 3127 if (!USES_FULL_PPGTT(dev_priv) || intel_scanout_needs_vtd_wa(dev_priv))
f7770bfd
CW
3128 ggtt->base.clear_range = gen8_ggtt_clear_range;
3129
3130 ggtt->base.insert_entries = gen8_ggtt_insert_entries;
3131 if (IS_CHERRYVIEW(dev_priv))
3132 ggtt->base.insert_entries = gen8_ggtt_insert_entries__BKL;
3133
63340133
BW
3134 return ret;
3135}
3136
d507d735 3137static int gen6_gmch_probe(struct i915_ggtt *ggtt)
e76e9aeb 3138{
d507d735 3139 struct drm_device *dev = ggtt->base.dev;
e76e9aeb 3140 u16 snb_gmch_ctl;
e76e9aeb
BW
3141 int ret;
3142
d507d735
JL
3143 ggtt->mappable_base = pci_resource_start(dev->pdev, 2);
3144 ggtt->mappable_end = pci_resource_len(dev->pdev, 2);
41907ddc 3145
baa09f5f
BW
3146 /* 64/512MB is the current min/max we actually know of, but this is just
3147 * a coarse sanity check.
e76e9aeb 3148 */
d507d735
JL
3149 if ((ggtt->mappable_end < (64<<20) || (ggtt->mappable_end > (512<<20)))) {
3150 DRM_ERROR("Unknown GMADR size (%llx)\n", ggtt->mappable_end);
baa09f5f 3151 return -ENXIO;
e76e9aeb
BW
3152 }
3153
e76e9aeb
BW
3154 if (!pci_set_dma_mask(dev->pdev, DMA_BIT_MASK(40)))
3155 pci_set_consistent_dma_mask(dev->pdev, DMA_BIT_MASK(40));
e76e9aeb 3156 pci_read_config_word(dev->pdev, SNB_GMCH_CTRL, &snb_gmch_ctl);
e76e9aeb 3157
d507d735
JL
3158 ggtt->stolen_size = gen6_get_stolen_size(snb_gmch_ctl);
3159 ggtt->size = gen6_get_total_gtt_size(snb_gmch_ctl);
3160 ggtt->base.total = (ggtt->size / sizeof(gen6_pte_t)) << PAGE_SHIFT;
e76e9aeb 3161
d507d735 3162 ret = ggtt_probe_common(dev, ggtt->size);
e76e9aeb 3163
d507d735 3164 ggtt->base.clear_range = gen6_ggtt_clear_range;
d6473f56 3165 ggtt->base.insert_page = gen6_ggtt_insert_page;
d507d735
JL
3166 ggtt->base.insert_entries = gen6_ggtt_insert_entries;
3167 ggtt->base.bind_vma = ggtt_bind_vma;
3168 ggtt->base.unbind_vma = ggtt_unbind_vma;
7faf1ab2 3169
e76e9aeb
BW
3170 return ret;
3171}
3172
853ba5d2 3173static void gen6_gmch_remove(struct i915_address_space *vm)
e76e9aeb 3174{
62106b4f 3175 struct i915_ggtt *ggtt = container_of(vm, struct i915_ggtt, base);
853ba5d2 3176
62106b4f 3177 iounmap(ggtt->gsm);
4ad2af1e 3178 free_scratch_page(vm->dev, vm->scratch_page);
644ec02b 3179}
baa09f5f 3180
d507d735 3181static int i915_gmch_probe(struct i915_ggtt *ggtt)
baa09f5f 3182{
d507d735 3183 struct drm_device *dev = ggtt->base.dev;
72e96d64 3184 struct drm_i915_private *dev_priv = to_i915(dev);
baa09f5f
BW
3185 int ret;
3186
91c8a326 3187 ret = intel_gmch_probe(dev_priv->bridge_dev, dev_priv->drm.pdev, NULL);
baa09f5f
BW
3188 if (!ret) {
3189 DRM_ERROR("failed to set up gmch\n");
3190 return -EIO;
3191 }
3192
d507d735
JL
3193 intel_gtt_get(&ggtt->base.total, &ggtt->stolen_size,
3194 &ggtt->mappable_base, &ggtt->mappable_end);
baa09f5f 3195
91c8a326 3196 ggtt->do_idle_maps = needs_idle_maps(&dev_priv->drm);
d6473f56 3197 ggtt->base.insert_page = i915_ggtt_insert_page;
d507d735
JL
3198 ggtt->base.insert_entries = i915_ggtt_insert_entries;
3199 ggtt->base.clear_range = i915_ggtt_clear_range;
3200 ggtt->base.bind_vma = ggtt_bind_vma;
3201 ggtt->base.unbind_vma = ggtt_unbind_vma;
baa09f5f 3202
d507d735 3203 if (unlikely(ggtt->do_idle_maps))
c0a7f818
CW
3204 DRM_INFO("applying Ironlake quirks for intel_iommu\n");
3205
baa09f5f
BW
3206 return 0;
3207}
3208
853ba5d2 3209static void i915_gmch_remove(struct i915_address_space *vm)
baa09f5f
BW
3210{
3211 intel_gmch_remove();
3212}
3213
d85489d3
JL
3214/**
3215 * i915_ggtt_init_hw - Initialize GGTT hardware
3216 * @dev: DRM device
3217 */
3218int i915_ggtt_init_hw(struct drm_device *dev)
baa09f5f 3219{
72e96d64 3220 struct drm_i915_private *dev_priv = to_i915(dev);
62106b4f 3221 struct i915_ggtt *ggtt = &dev_priv->ggtt;
baa09f5f
BW
3222 int ret;
3223
baa09f5f 3224 if (INTEL_INFO(dev)->gen <= 5) {
62106b4f
JL
3225 ggtt->probe = i915_gmch_probe;
3226 ggtt->base.cleanup = i915_gmch_remove;
63340133 3227 } else if (INTEL_INFO(dev)->gen < 8) {
62106b4f
JL
3228 ggtt->probe = gen6_gmch_probe;
3229 ggtt->base.cleanup = gen6_gmch_remove;
3accaf7e
MK
3230
3231 if (HAS_EDRAM(dev))
62106b4f 3232 ggtt->base.pte_encode = iris_pte_encode;
4d15c145 3233 else if (IS_HASWELL(dev))
62106b4f 3234 ggtt->base.pte_encode = hsw_pte_encode;
b2f21b4d 3235 else if (IS_VALLEYVIEW(dev))
62106b4f 3236 ggtt->base.pte_encode = byt_pte_encode;
350ec881 3237 else if (INTEL_INFO(dev)->gen >= 7)
62106b4f 3238 ggtt->base.pte_encode = ivb_pte_encode;
b2f21b4d 3239 else
62106b4f 3240 ggtt->base.pte_encode = snb_pte_encode;
63340133 3241 } else {
62106b4f
JL
3242 ggtt->probe = gen8_gmch_probe;
3243 ggtt->base.cleanup = gen6_gmch_remove;
baa09f5f
BW
3244 }
3245
62106b4f
JL
3246 ggtt->base.dev = dev;
3247 ggtt->base.is_ggtt = true;
c114f76a 3248
d507d735 3249 ret = ggtt->probe(ggtt);
a54c0c27 3250 if (ret)
baa09f5f 3251 return ret;
baa09f5f 3252
c890e2d5
CW
3253 if ((ggtt->base.total - 1) >> 32) {
3254 DRM_ERROR("We never expected a Global GTT with more than 32bits"
3255 "of address space! Found %lldM!\n",
3256 ggtt->base.total >> 20);
3257 ggtt->base.total = 1ULL << 32;
3258 ggtt->mappable_end = min(ggtt->mappable_end, ggtt->base.total);
3259 }
3260
a4eba47b
ID
3261 /*
3262 * Initialise stolen early so that we may reserve preallocated
3263 * objects for the BIOS to KMS transition.
3264 */
3265 ret = i915_gem_init_stolen(dev);
3266 if (ret)
3267 goto out_gtt_cleanup;
3268
baa09f5f 3269 /* GMADR is the PCI mmio aperture into the global GTT. */
c44ef60e 3270 DRM_INFO("Memory usable by graphics device = %lluM\n",
62106b4f
JL
3271 ggtt->base.total >> 20);
3272 DRM_DEBUG_DRIVER("GMADR size = %lldM\n", ggtt->mappable_end >> 20);
3273 DRM_DEBUG_DRIVER("GTT stolen size = %zdM\n", ggtt->stolen_size >> 20);
5db6c735
DV
3274#ifdef CONFIG_INTEL_IOMMU
3275 if (intel_iommu_gfx_mapped)
3276 DRM_INFO("VT-d active for gfx access\n");
3277#endif
baa09f5f
BW
3278
3279 return 0;
a4eba47b
ID
3280
3281out_gtt_cleanup:
72e96d64 3282 ggtt->base.cleanup(&ggtt->base);
a4eba47b
ID
3283
3284 return ret;
baa09f5f 3285}
6f65e29a 3286
ac840ae5
VS
3287int i915_ggtt_enable_hw(struct drm_device *dev)
3288{
3289 if (INTEL_INFO(dev)->gen < 6 && !intel_enable_gtt())
3290 return -EIO;
3291
3292 return 0;
3293}
3294
fa42331b
DV
3295void i915_gem_restore_gtt_mappings(struct drm_device *dev)
3296{
72e96d64
JL
3297 struct drm_i915_private *dev_priv = to_i915(dev);
3298 struct i915_ggtt *ggtt = &dev_priv->ggtt;
fa42331b 3299 struct drm_i915_gem_object *obj;
2c3d9984 3300 struct i915_vma *vma;
fa42331b 3301
dc97997a 3302 i915_check_and_clear_faults(dev_priv);
fa42331b
DV
3303
3304 /* First fill our portion of the GTT with scratch pages */
72e96d64
JL
3305 ggtt->base.clear_range(&ggtt->base, ggtt->base.start, ggtt->base.total,
3306 true);
fa42331b 3307
2c3d9984 3308 /* Cache flush objects bound into GGTT and rebind them. */
fa42331b 3309 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
1c7f4bca 3310 list_for_each_entry(vma, &obj->vma_list, obj_link) {
72e96d64 3311 if (vma->vm != &ggtt->base)
2c3d9984 3312 continue;
fa42331b 3313
2c3d9984
TU
3314 WARN_ON(i915_vma_bind(vma, obj->cache_level,
3315 PIN_UPDATE));
2c3d9984
TU
3316 }
3317
975f7ff4
CW
3318 if (obj->pin_display)
3319 WARN_ON(i915_gem_object_set_to_gtt_domain(obj, false));
2c3d9984 3320 }
fa42331b
DV
3321
3322 if (INTEL_INFO(dev)->gen >= 8) {
3323 if (IS_CHERRYVIEW(dev) || IS_BROXTON(dev))
3324 chv_setup_private_ppat(dev_priv);
3325 else
3326 bdw_setup_private_ppat(dev_priv);
3327
3328 return;
3329 }
3330
3331 if (USES_PPGTT(dev)) {
72e96d64
JL
3332 struct i915_address_space *vm;
3333
fa42331b
DV
3334 list_for_each_entry(vm, &dev_priv->vm_list, global_link) {
3335 /* TODO: Perhaps it shouldn't be gen6 specific */
3336
e5716f55 3337 struct i915_hw_ppgtt *ppgtt;
fa42331b 3338
e5716f55 3339 if (vm->is_ggtt)
fa42331b 3340 ppgtt = dev_priv->mm.aliasing_ppgtt;
e5716f55
JL
3341 else
3342 ppgtt = i915_vm_to_ppgtt(vm);
fa42331b
DV
3343
3344 gen6_write_page_range(dev_priv, &ppgtt->pd,
3345 0, ppgtt->base.total);
3346 }
3347 }
3348
3349 i915_ggtt_flush(dev_priv);
3350}
3351
ec7adb6e
JL
3352static struct i915_vma *
3353__i915_gem_vma_create(struct drm_i915_gem_object *obj,
3354 struct i915_address_space *vm,
3355 const struct i915_ggtt_view *ggtt_view)
6f65e29a 3356{
dabde5c7 3357 struct i915_vma *vma;
6f65e29a 3358
ec7adb6e
JL
3359 if (WARN_ON(i915_is_ggtt(vm) != !!ggtt_view))
3360 return ERR_PTR(-EINVAL);
e20d2ab7
CW
3361
3362 vma = kmem_cache_zalloc(to_i915(obj->base.dev)->vmas, GFP_KERNEL);
dabde5c7
DC
3363 if (vma == NULL)
3364 return ERR_PTR(-ENOMEM);
ec7adb6e 3365
1c7f4bca
CW
3366 INIT_LIST_HEAD(&vma->vm_link);
3367 INIT_LIST_HEAD(&vma->obj_link);
6f65e29a
BW
3368 INIT_LIST_HEAD(&vma->exec_list);
3369 vma->vm = vm;
3370 vma->obj = obj;
596c5923 3371 vma->is_ggtt = i915_is_ggtt(vm);
6f65e29a 3372
777dc5bb 3373 if (i915_is_ggtt(vm))
ec7adb6e 3374 vma->ggtt_view = *ggtt_view;
596c5923
CW
3375 else
3376 i915_ppgtt_get(i915_vm_to_ppgtt(vm));
6f65e29a 3377
1c7f4bca 3378 list_add_tail(&vma->obj_link, &obj->vma_list);
6f65e29a
BW
3379
3380 return vma;
3381}
3382
3383struct i915_vma *
ec7adb6e
JL
3384i915_gem_obj_lookup_or_create_vma(struct drm_i915_gem_object *obj,
3385 struct i915_address_space *vm)
3386{
3387 struct i915_vma *vma;
3388
3389 vma = i915_gem_obj_to_vma(obj, vm);
3390 if (!vma)
3391 vma = __i915_gem_vma_create(obj, vm,
3392 i915_is_ggtt(vm) ? &i915_ggtt_view_normal : NULL);
3393
3394 return vma;
3395}
3396
3397struct i915_vma *
3398i915_gem_obj_lookup_or_create_ggtt_vma(struct drm_i915_gem_object *obj,
fe14d5f4 3399 const struct i915_ggtt_view *view)
6f65e29a 3400{
72e96d64
JL
3401 struct drm_device *dev = obj->base.dev;
3402 struct drm_i915_private *dev_priv = to_i915(dev);
3403 struct i915_ggtt *ggtt = &dev_priv->ggtt;
ade7daa1 3404 struct i915_vma *vma = i915_gem_obj_to_ggtt_view(obj, view);
ec7adb6e 3405
6f65e29a 3406 if (!vma)
72e96d64 3407 vma = __i915_gem_vma_create(obj, &ggtt->base, view);
6f65e29a
BW
3408
3409 return vma;
ec7adb6e 3410
6f65e29a 3411}
fe14d5f4 3412
804beb4b 3413static struct scatterlist *
2d7f3bdb 3414rotate_pages(const dma_addr_t *in, unsigned int offset,
804beb4b 3415 unsigned int width, unsigned int height,
87130255 3416 unsigned int stride,
804beb4b 3417 struct sg_table *st, struct scatterlist *sg)
50470bb0
TU
3418{
3419 unsigned int column, row;
3420 unsigned int src_idx;
50470bb0 3421
50470bb0 3422 for (column = 0; column < width; column++) {
87130255 3423 src_idx = stride * (height - 1) + column;
50470bb0
TU
3424 for (row = 0; row < height; row++) {
3425 st->nents++;
3426 /* We don't need the pages, but need to initialize
3427 * the entries so the sg list can be happily traversed.
3428 * The only thing we need are DMA addresses.
3429 */
3430 sg_set_page(sg, NULL, PAGE_SIZE, 0);
804beb4b 3431 sg_dma_address(sg) = in[offset + src_idx];
50470bb0
TU
3432 sg_dma_len(sg) = PAGE_SIZE;
3433 sg = sg_next(sg);
87130255 3434 src_idx -= stride;
50470bb0
TU
3435 }
3436 }
804beb4b
TU
3437
3438 return sg;
50470bb0
TU
3439}
3440
3441static struct sg_table *
11d23e6f 3442intel_rotate_fb_obj_pages(struct intel_rotation_info *rot_info,
50470bb0
TU
3443 struct drm_i915_gem_object *obj)
3444{
85d1225e 3445 const size_t n_pages = obj->base.size / PAGE_SIZE;
1663b9d6 3446 unsigned int size_pages = rot_info->plane[0].width * rot_info->plane[0].height;
89e3e142 3447 unsigned int size_pages_uv;
85d1225e
DG
3448 struct sgt_iter sgt_iter;
3449 dma_addr_t dma_addr;
50470bb0
TU
3450 unsigned long i;
3451 dma_addr_t *page_addr_list;
3452 struct sg_table *st;
89e3e142
TU
3453 unsigned int uv_start_page;
3454 struct scatterlist *sg;
1d00dad5 3455 int ret = -ENOMEM;
50470bb0 3456
50470bb0 3457 /* Allocate a temporary list of source pages for random access. */
85d1225e 3458 page_addr_list = drm_malloc_gfp(n_pages,
f2a85e19
CW
3459 sizeof(dma_addr_t),
3460 GFP_TEMPORARY);
50470bb0
TU
3461 if (!page_addr_list)
3462 return ERR_PTR(ret);
3463
89e3e142
TU
3464 /* Account for UV plane with NV12. */
3465 if (rot_info->pixel_format == DRM_FORMAT_NV12)
1663b9d6 3466 size_pages_uv = rot_info->plane[1].width * rot_info->plane[1].height;
89e3e142
TU
3467 else
3468 size_pages_uv = 0;
3469
50470bb0
TU
3470 /* Allocate target SG list. */
3471 st = kmalloc(sizeof(*st), GFP_KERNEL);
3472 if (!st)
3473 goto err_st_alloc;
3474
89e3e142 3475 ret = sg_alloc_table(st, size_pages + size_pages_uv, GFP_KERNEL);
50470bb0
TU
3476 if (ret)
3477 goto err_sg_alloc;
3478
3479 /* Populate source page list from the object. */
3480 i = 0;
85d1225e
DG
3481 for_each_sgt_dma(dma_addr, sgt_iter, obj->pages)
3482 page_addr_list[i++] = dma_addr;
50470bb0 3483
85d1225e 3484 GEM_BUG_ON(i != n_pages);
11f20322
VS
3485 st->nents = 0;
3486 sg = st->sgl;
3487
50470bb0 3488 /* Rotate the pages. */
89e3e142 3489 sg = rotate_pages(page_addr_list, 0,
1663b9d6
VS
3490 rot_info->plane[0].width, rot_info->plane[0].height,
3491 rot_info->plane[0].width,
11f20322 3492 st, sg);
50470bb0 3493
89e3e142
TU
3494 /* Append the UV plane if NV12. */
3495 if (rot_info->pixel_format == DRM_FORMAT_NV12) {
3496 uv_start_page = size_pages;
3497
3498 /* Check for tile-row un-alignment. */
3499 if (offset_in_page(rot_info->uv_offset))
3500 uv_start_page--;
3501
dedf278c
TU
3502 rot_info->uv_start_page = uv_start_page;
3503
11f20322
VS
3504 sg = rotate_pages(page_addr_list, rot_info->uv_start_page,
3505 rot_info->plane[1].width, rot_info->plane[1].height,
3506 rot_info->plane[1].width,
3507 st, sg);
89e3e142
TU
3508 }
3509
1663b9d6
VS
3510 DRM_DEBUG_KMS("Created rotated page mapping for object size %zu (%ux%u tiles, %u pages (%u plane 0)).\n",
3511 obj->base.size, rot_info->plane[0].width,
3512 rot_info->plane[0].height, size_pages + size_pages_uv,
89e3e142 3513 size_pages);
50470bb0
TU
3514
3515 drm_free_large(page_addr_list);
3516
3517 return st;
3518
3519err_sg_alloc:
3520 kfree(st);
3521err_st_alloc:
3522 drm_free_large(page_addr_list);
3523
1663b9d6
VS
3524 DRM_DEBUG_KMS("Failed to create rotated mapping for object size %zu! (%d) (%ux%u tiles, %u pages (%u plane 0))\n",
3525 obj->base.size, ret, rot_info->plane[0].width,
3526 rot_info->plane[0].height, size_pages + size_pages_uv,
89e3e142 3527 size_pages);
50470bb0
TU
3528 return ERR_PTR(ret);
3529}
ec7adb6e 3530
8bd7ef16
JL
3531static struct sg_table *
3532intel_partial_pages(const struct i915_ggtt_view *view,
3533 struct drm_i915_gem_object *obj)
3534{
3535 struct sg_table *st;
3536 struct scatterlist *sg;
3537 struct sg_page_iter obj_sg_iter;
3538 int ret = -ENOMEM;
3539
3540 st = kmalloc(sizeof(*st), GFP_KERNEL);
3541 if (!st)
3542 goto err_st_alloc;
3543
3544 ret = sg_alloc_table(st, view->params.partial.size, GFP_KERNEL);
3545 if (ret)
3546 goto err_sg_alloc;
3547
3548 sg = st->sgl;
3549 st->nents = 0;
3550 for_each_sg_page(obj->pages->sgl, &obj_sg_iter, obj->pages->nents,
3551 view->params.partial.offset)
3552 {
3553 if (st->nents >= view->params.partial.size)
3554 break;
3555
3556 sg_set_page(sg, NULL, PAGE_SIZE, 0);
3557 sg_dma_address(sg) = sg_page_iter_dma_address(&obj_sg_iter);
3558 sg_dma_len(sg) = PAGE_SIZE;
3559
3560 sg = sg_next(sg);
3561 st->nents++;
3562 }
3563
3564 return st;
3565
3566err_sg_alloc:
3567 kfree(st);
3568err_st_alloc:
3569 return ERR_PTR(ret);
3570}
3571
70b9f6f8 3572static int
50470bb0 3573i915_get_ggtt_vma_pages(struct i915_vma *vma)
fe14d5f4 3574{
50470bb0
TU
3575 int ret = 0;
3576
fe14d5f4
TU
3577 if (vma->ggtt_view.pages)
3578 return 0;
3579
3580 if (vma->ggtt_view.type == I915_GGTT_VIEW_NORMAL)
3581 vma->ggtt_view.pages = vma->obj->pages;
50470bb0
TU
3582 else if (vma->ggtt_view.type == I915_GGTT_VIEW_ROTATED)
3583 vma->ggtt_view.pages =
11d23e6f 3584 intel_rotate_fb_obj_pages(&vma->ggtt_view.params.rotated, vma->obj);
8bd7ef16
JL
3585 else if (vma->ggtt_view.type == I915_GGTT_VIEW_PARTIAL)
3586 vma->ggtt_view.pages =
3587 intel_partial_pages(&vma->ggtt_view, vma->obj);
fe14d5f4
TU
3588 else
3589 WARN_ONCE(1, "GGTT view %u not implemented!\n",
3590 vma->ggtt_view.type);
3591
3592 if (!vma->ggtt_view.pages) {
ec7adb6e 3593 DRM_ERROR("Failed to get pages for GGTT view type %u!\n",
fe14d5f4 3594 vma->ggtt_view.type);
50470bb0
TU
3595 ret = -EINVAL;
3596 } else if (IS_ERR(vma->ggtt_view.pages)) {
3597 ret = PTR_ERR(vma->ggtt_view.pages);
3598 vma->ggtt_view.pages = NULL;
3599 DRM_ERROR("Failed to get pages for VMA view type %u (%d)!\n",
3600 vma->ggtt_view.type, ret);
fe14d5f4
TU
3601 }
3602
50470bb0 3603 return ret;
fe14d5f4
TU
3604}
3605
3606/**
3607 * i915_vma_bind - Sets up PTEs for an VMA in it's corresponding address space.
3608 * @vma: VMA to map
3609 * @cache_level: mapping cache level
3610 * @flags: flags like global or local mapping
3611 *
3612 * DMA addresses are taken from the scatter-gather table of this object (or of
3613 * this VMA in case of non-default GGTT views) and PTE entries set up.
3614 * Note that DMA addresses are also the only part of the SG table we care about.
3615 */
3616int i915_vma_bind(struct i915_vma *vma, enum i915_cache_level cache_level,
3617 u32 flags)
3618{
75d04a37
MK
3619 int ret;
3620 u32 bind_flags;
1d335d1b 3621
75d04a37
MK
3622 if (WARN_ON(flags == 0))
3623 return -EINVAL;
1d335d1b 3624
75d04a37 3625 bind_flags = 0;
0875546c
DV
3626 if (flags & PIN_GLOBAL)
3627 bind_flags |= GLOBAL_BIND;
3628 if (flags & PIN_USER)
3629 bind_flags |= LOCAL_BIND;
3630
3631 if (flags & PIN_UPDATE)
3632 bind_flags |= vma->bound;
3633 else
3634 bind_flags &= ~vma->bound;
3635
75d04a37
MK
3636 if (bind_flags == 0)
3637 return 0;
3638
3639 if (vma->bound == 0 && vma->vm->allocate_va_range) {
b2dd4511
MK
3640 /* XXX: i915_vma_pin() will fix this +- hack */
3641 vma->pin_count++;
596c5923 3642 trace_i915_va_alloc(vma);
75d04a37
MK
3643 ret = vma->vm->allocate_va_range(vma->vm,
3644 vma->node.start,
3645 vma->node.size);
b2dd4511 3646 vma->pin_count--;
75d04a37
MK
3647 if (ret)
3648 return ret;
3649 }
3650
3651 ret = vma->vm->bind_vma(vma, cache_level, bind_flags);
70b9f6f8
DV
3652 if (ret)
3653 return ret;
0875546c
DV
3654
3655 vma->bound |= bind_flags;
fe14d5f4
TU
3656
3657 return 0;
3658}
91e6711e
JL
3659
3660/**
3661 * i915_ggtt_view_size - Get the size of a GGTT view.
3662 * @obj: Object the view is of.
3663 * @view: The view in question.
3664 *
3665 * @return The size of the GGTT view in bytes.
3666 */
3667size_t
3668i915_ggtt_view_size(struct drm_i915_gem_object *obj,
3669 const struct i915_ggtt_view *view)
3670{
9e759ff1 3671 if (view->type == I915_GGTT_VIEW_NORMAL) {
91e6711e 3672 return obj->base.size;
9e759ff1 3673 } else if (view->type == I915_GGTT_VIEW_ROTATED) {
1663b9d6 3674 return intel_rotation_info_size(&view->params.rotated) << PAGE_SHIFT;
8bd7ef16
JL
3675 } else if (view->type == I915_GGTT_VIEW_PARTIAL) {
3676 return view->params.partial.size << PAGE_SHIFT;
91e6711e
JL
3677 } else {
3678 WARN_ONCE(1, "GGTT view %u not implemented!\n", view->type);
3679 return obj->base.size;
3680 }
3681}
8ef8561f
CW
3682
3683void __iomem *i915_vma_pin_iomap(struct i915_vma *vma)
3684{
3685 void __iomem *ptr;
3686
3687 lockdep_assert_held(&vma->vm->dev->struct_mutex);
3688 if (WARN_ON(!vma->obj->map_and_fenceable))
406ea8d2 3689 return IO_ERR_PTR(-ENODEV);
8ef8561f
CW
3690
3691 GEM_BUG_ON(!vma->is_ggtt);
3692 GEM_BUG_ON((vma->bound & GLOBAL_BIND) == 0);
3693
3694 ptr = vma->iomap;
3695 if (ptr == NULL) {
3696 ptr = io_mapping_map_wc(i915_vm_to_ggtt(vma->vm)->mappable,
3697 vma->node.start,
3698 vma->node.size);
3699 if (ptr == NULL)
406ea8d2 3700 return IO_ERR_PTR(-ENOMEM);
8ef8561f
CW
3701
3702 vma->iomap = ptr;
3703 }
3704
3705 vma->pin_count++;
3706 return ptr;
3707}