]> git.proxmox.com Git - mirror_ubuntu-bionic-kernel.git/blame - drivers/gpu/drm/i915/intel_display.c
drm/i915: Consider SPLL as another shared pll, v2.
[mirror_ubuntu-bionic-kernel.git] / drivers / gpu / drm / i915 / intel_display.c
CommitLineData
79e53945
JB
1/*
2 * Copyright © 2006-2007 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 */
26
618563e3 27#include <linux/dmi.h>
c1c7af60
JB
28#include <linux/module.h>
29#include <linux/input.h>
79e53945 30#include <linux/i2c.h>
7662c8bd 31#include <linux/kernel.h>
5a0e3ad6 32#include <linux/slab.h>
9cce37f4 33#include <linux/vgaarb.h>
e0dac65e 34#include <drm/drm_edid.h>
760285e7 35#include <drm/drmP.h>
79e53945 36#include "intel_drv.h"
760285e7 37#include <drm/i915_drm.h>
79e53945 38#include "i915_drv.h"
e5510fac 39#include "i915_trace.h"
319c1d42 40#include <drm/drm_atomic.h>
c196e1d6 41#include <drm/drm_atomic_helper.h>
760285e7
DH
42#include <drm/drm_dp_helper.h>
43#include <drm/drm_crtc_helper.h>
465c120c
MR
44#include <drm/drm_plane_helper.h>
45#include <drm/drm_rect.h>
c0f372b3 46#include <linux/dma_remapping.h>
79e53945 47
465c120c 48/* Primary plane formats for gen <= 3 */
568db4f2 49static const uint32_t i8xx_primary_formats[] = {
67fe7dc5
DL
50 DRM_FORMAT_C8,
51 DRM_FORMAT_RGB565,
465c120c 52 DRM_FORMAT_XRGB1555,
67fe7dc5 53 DRM_FORMAT_XRGB8888,
465c120c
MR
54};
55
56/* Primary plane formats for gen >= 4 */
568db4f2 57static const uint32_t i965_primary_formats[] = {
6c0fd451
DL
58 DRM_FORMAT_C8,
59 DRM_FORMAT_RGB565,
60 DRM_FORMAT_XRGB8888,
61 DRM_FORMAT_XBGR8888,
62 DRM_FORMAT_XRGB2101010,
63 DRM_FORMAT_XBGR2101010,
64};
65
66static const uint32_t skl_primary_formats[] = {
67fe7dc5
DL
67 DRM_FORMAT_C8,
68 DRM_FORMAT_RGB565,
69 DRM_FORMAT_XRGB8888,
465c120c 70 DRM_FORMAT_XBGR8888,
67fe7dc5 71 DRM_FORMAT_ARGB8888,
465c120c
MR
72 DRM_FORMAT_ABGR8888,
73 DRM_FORMAT_XRGB2101010,
465c120c 74 DRM_FORMAT_XBGR2101010,
ea916ea0
KM
75 DRM_FORMAT_YUYV,
76 DRM_FORMAT_YVYU,
77 DRM_FORMAT_UYVY,
78 DRM_FORMAT_VYUY,
465c120c
MR
79};
80
3d7d6510
MR
81/* Cursor formats */
82static const uint32_t intel_cursor_formats[] = {
83 DRM_FORMAT_ARGB8888,
84};
85
6b383a7f 86static void intel_crtc_update_cursor(struct drm_crtc *crtc, bool on);
79e53945 87
f1f644dc 88static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
5cec258b 89 struct intel_crtc_state *pipe_config);
18442d08 90static void ironlake_pch_clock_get(struct intel_crtc *crtc,
5cec258b 91 struct intel_crtc_state *pipe_config);
f1f644dc 92
eb1bfe80
JB
93static int intel_framebuffer_init(struct drm_device *dev,
94 struct intel_framebuffer *ifb,
95 struct drm_mode_fb_cmd2 *mode_cmd,
96 struct drm_i915_gem_object *obj);
5b18e57c
DV
97static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc);
98static void intel_set_pipe_timings(struct intel_crtc *intel_crtc);
29407aab 99static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
f769cd24
VK
100 struct intel_link_m_n *m_n,
101 struct intel_link_m_n *m2_n2);
29407aab 102static void ironlake_set_pipeconf(struct drm_crtc *crtc);
229fca97
DV
103static void haswell_set_pipeconf(struct drm_crtc *crtc);
104static void intel_set_pipe_csc(struct drm_crtc *crtc);
d288f65f 105static void vlv_prepare_pll(struct intel_crtc *crtc,
5cec258b 106 const struct intel_crtc_state *pipe_config);
d288f65f 107static void chv_prepare_pll(struct intel_crtc *crtc,
5cec258b 108 const struct intel_crtc_state *pipe_config);
613d2b27
ML
109static void intel_begin_crtc_commit(struct drm_crtc *, struct drm_crtc_state *);
110static void intel_finish_crtc_commit(struct drm_crtc *, struct drm_crtc_state *);
549e2bfb
CK
111static void skl_init_scalers(struct drm_device *dev, struct intel_crtc *intel_crtc,
112 struct intel_crtc_state *crtc_state);
5ab7b0b7
ID
113static int i9xx_get_refclk(const struct intel_crtc_state *crtc_state,
114 int num_connectors);
bfd16b2a
ML
115static void skylake_pfit_enable(struct intel_crtc *crtc);
116static void ironlake_pfit_disable(struct intel_crtc *crtc, bool force);
117static void ironlake_pfit_enable(struct intel_crtc *crtc);
043e9bda 118static void intel_modeset_setup_hw_state(struct drm_device *dev);
e7457a9a 119
79e53945 120typedef struct {
0206e353 121 int min, max;
79e53945
JB
122} intel_range_t;
123
124typedef struct {
0206e353
AJ
125 int dot_limit;
126 int p2_slow, p2_fast;
79e53945
JB
127} intel_p2_t;
128
d4906093
ML
129typedef struct intel_limit intel_limit_t;
130struct intel_limit {
0206e353
AJ
131 intel_range_t dot, vco, n, m, m1, m2, p, p1;
132 intel_p2_t p2;
d4906093 133};
79e53945 134
bfa7df01
VS
135/* returns HPLL frequency in kHz */
136static int valleyview_get_vco(struct drm_i915_private *dev_priv)
137{
138 int hpll_freq, vco_freq[] = { 800, 1600, 2000, 2400 };
139
140 /* Obtain SKU information */
141 mutex_lock(&dev_priv->sb_lock);
142 hpll_freq = vlv_cck_read(dev_priv, CCK_FUSE_REG) &
143 CCK_FUSE_HPLL_FREQ_MASK;
144 mutex_unlock(&dev_priv->sb_lock);
145
146 return vco_freq[hpll_freq] * 1000;
147}
148
149static int vlv_get_cck_clock_hpll(struct drm_i915_private *dev_priv,
150 const char *name, u32 reg)
151{
152 u32 val;
153 int divider;
154
155 if (dev_priv->hpll_freq == 0)
156 dev_priv->hpll_freq = valleyview_get_vco(dev_priv);
157
158 mutex_lock(&dev_priv->sb_lock);
159 val = vlv_cck_read(dev_priv, reg);
160 mutex_unlock(&dev_priv->sb_lock);
161
162 divider = val & CCK_FREQUENCY_VALUES;
163
164 WARN((val & CCK_FREQUENCY_STATUS) !=
165 (divider << CCK_FREQUENCY_STATUS_SHIFT),
166 "%s change in progress\n", name);
167
168 return DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, divider + 1);
169}
170
d2acd215
DV
171int
172intel_pch_rawclk(struct drm_device *dev)
173{
174 struct drm_i915_private *dev_priv = dev->dev_private;
175
176 WARN_ON(!HAS_PCH_SPLIT(dev));
177
178 return I915_READ(PCH_RAWCLK_FREQ) & RAWCLK_FREQ_MASK;
179}
180
79e50a4f
JN
181/* hrawclock is 1/4 the FSB frequency */
182int intel_hrawclk(struct drm_device *dev)
183{
184 struct drm_i915_private *dev_priv = dev->dev_private;
185 uint32_t clkcfg;
186
187 /* There is no CLKCFG reg in Valleyview. VLV hrawclk is 200 MHz */
188 if (IS_VALLEYVIEW(dev))
189 return 200;
190
191 clkcfg = I915_READ(CLKCFG);
192 switch (clkcfg & CLKCFG_FSB_MASK) {
193 case CLKCFG_FSB_400:
194 return 100;
195 case CLKCFG_FSB_533:
196 return 133;
197 case CLKCFG_FSB_667:
198 return 166;
199 case CLKCFG_FSB_800:
200 return 200;
201 case CLKCFG_FSB_1067:
202 return 266;
203 case CLKCFG_FSB_1333:
204 return 333;
205 /* these two are just a guess; one of them might be right */
206 case CLKCFG_FSB_1600:
207 case CLKCFG_FSB_1600_ALT:
208 return 400;
209 default:
210 return 133;
211 }
212}
213
bfa7df01
VS
214static void intel_update_czclk(struct drm_i915_private *dev_priv)
215{
216 if (!IS_VALLEYVIEW(dev_priv))
217 return;
218
219 dev_priv->czclk_freq = vlv_get_cck_clock_hpll(dev_priv, "czclk",
220 CCK_CZ_CLOCK_CONTROL);
221
222 DRM_DEBUG_DRIVER("CZ clock rate: %d kHz\n", dev_priv->czclk_freq);
223}
224
021357ac
CW
225static inline u32 /* units of 100MHz */
226intel_fdi_link_freq(struct drm_device *dev)
227{
8b99e68c
CW
228 if (IS_GEN5(dev)) {
229 struct drm_i915_private *dev_priv = dev->dev_private;
230 return (I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK) + 2;
231 } else
232 return 27;
021357ac
CW
233}
234
5d536e28 235static const intel_limit_t intel_limits_i8xx_dac = {
0206e353 236 .dot = { .min = 25000, .max = 350000 },
9c333719 237 .vco = { .min = 908000, .max = 1512000 },
91dbe5fb 238 .n = { .min = 2, .max = 16 },
0206e353
AJ
239 .m = { .min = 96, .max = 140 },
240 .m1 = { .min = 18, .max = 26 },
241 .m2 = { .min = 6, .max = 16 },
242 .p = { .min = 4, .max = 128 },
243 .p1 = { .min = 2, .max = 33 },
273e27ca
EA
244 .p2 = { .dot_limit = 165000,
245 .p2_slow = 4, .p2_fast = 2 },
e4b36699
KP
246};
247
5d536e28
DV
248static const intel_limit_t intel_limits_i8xx_dvo = {
249 .dot = { .min = 25000, .max = 350000 },
9c333719 250 .vco = { .min = 908000, .max = 1512000 },
91dbe5fb 251 .n = { .min = 2, .max = 16 },
5d536e28
DV
252 .m = { .min = 96, .max = 140 },
253 .m1 = { .min = 18, .max = 26 },
254 .m2 = { .min = 6, .max = 16 },
255 .p = { .min = 4, .max = 128 },
256 .p1 = { .min = 2, .max = 33 },
257 .p2 = { .dot_limit = 165000,
258 .p2_slow = 4, .p2_fast = 4 },
259};
260
e4b36699 261static const intel_limit_t intel_limits_i8xx_lvds = {
0206e353 262 .dot = { .min = 25000, .max = 350000 },
9c333719 263 .vco = { .min = 908000, .max = 1512000 },
91dbe5fb 264 .n = { .min = 2, .max = 16 },
0206e353
AJ
265 .m = { .min = 96, .max = 140 },
266 .m1 = { .min = 18, .max = 26 },
267 .m2 = { .min = 6, .max = 16 },
268 .p = { .min = 4, .max = 128 },
269 .p1 = { .min = 1, .max = 6 },
273e27ca
EA
270 .p2 = { .dot_limit = 165000,
271 .p2_slow = 14, .p2_fast = 7 },
e4b36699 272};
273e27ca 273
e4b36699 274static const intel_limit_t intel_limits_i9xx_sdvo = {
0206e353
AJ
275 .dot = { .min = 20000, .max = 400000 },
276 .vco = { .min = 1400000, .max = 2800000 },
277 .n = { .min = 1, .max = 6 },
278 .m = { .min = 70, .max = 120 },
4f7dfb67
PJ
279 .m1 = { .min = 8, .max = 18 },
280 .m2 = { .min = 3, .max = 7 },
0206e353
AJ
281 .p = { .min = 5, .max = 80 },
282 .p1 = { .min = 1, .max = 8 },
273e27ca
EA
283 .p2 = { .dot_limit = 200000,
284 .p2_slow = 10, .p2_fast = 5 },
e4b36699
KP
285};
286
287static const intel_limit_t intel_limits_i9xx_lvds = {
0206e353
AJ
288 .dot = { .min = 20000, .max = 400000 },
289 .vco = { .min = 1400000, .max = 2800000 },
290 .n = { .min = 1, .max = 6 },
291 .m = { .min = 70, .max = 120 },
53a7d2d1
PJ
292 .m1 = { .min = 8, .max = 18 },
293 .m2 = { .min = 3, .max = 7 },
0206e353
AJ
294 .p = { .min = 7, .max = 98 },
295 .p1 = { .min = 1, .max = 8 },
273e27ca
EA
296 .p2 = { .dot_limit = 112000,
297 .p2_slow = 14, .p2_fast = 7 },
e4b36699
KP
298};
299
273e27ca 300
e4b36699 301static const intel_limit_t intel_limits_g4x_sdvo = {
273e27ca
EA
302 .dot = { .min = 25000, .max = 270000 },
303 .vco = { .min = 1750000, .max = 3500000},
304 .n = { .min = 1, .max = 4 },
305 .m = { .min = 104, .max = 138 },
306 .m1 = { .min = 17, .max = 23 },
307 .m2 = { .min = 5, .max = 11 },
308 .p = { .min = 10, .max = 30 },
309 .p1 = { .min = 1, .max = 3},
310 .p2 = { .dot_limit = 270000,
311 .p2_slow = 10,
312 .p2_fast = 10
044c7c41 313 },
e4b36699
KP
314};
315
316static const intel_limit_t intel_limits_g4x_hdmi = {
273e27ca
EA
317 .dot = { .min = 22000, .max = 400000 },
318 .vco = { .min = 1750000, .max = 3500000},
319 .n = { .min = 1, .max = 4 },
320 .m = { .min = 104, .max = 138 },
321 .m1 = { .min = 16, .max = 23 },
322 .m2 = { .min = 5, .max = 11 },
323 .p = { .min = 5, .max = 80 },
324 .p1 = { .min = 1, .max = 8},
325 .p2 = { .dot_limit = 165000,
326 .p2_slow = 10, .p2_fast = 5 },
e4b36699
KP
327};
328
329static const intel_limit_t intel_limits_g4x_single_channel_lvds = {
273e27ca
EA
330 .dot = { .min = 20000, .max = 115000 },
331 .vco = { .min = 1750000, .max = 3500000 },
332 .n = { .min = 1, .max = 3 },
333 .m = { .min = 104, .max = 138 },
334 .m1 = { .min = 17, .max = 23 },
335 .m2 = { .min = 5, .max = 11 },
336 .p = { .min = 28, .max = 112 },
337 .p1 = { .min = 2, .max = 8 },
338 .p2 = { .dot_limit = 0,
339 .p2_slow = 14, .p2_fast = 14
044c7c41 340 },
e4b36699
KP
341};
342
343static const intel_limit_t intel_limits_g4x_dual_channel_lvds = {
273e27ca
EA
344 .dot = { .min = 80000, .max = 224000 },
345 .vco = { .min = 1750000, .max = 3500000 },
346 .n = { .min = 1, .max = 3 },
347 .m = { .min = 104, .max = 138 },
348 .m1 = { .min = 17, .max = 23 },
349 .m2 = { .min = 5, .max = 11 },
350 .p = { .min = 14, .max = 42 },
351 .p1 = { .min = 2, .max = 6 },
352 .p2 = { .dot_limit = 0,
353 .p2_slow = 7, .p2_fast = 7
044c7c41 354 },
e4b36699
KP
355};
356
f2b115e6 357static const intel_limit_t intel_limits_pineview_sdvo = {
0206e353
AJ
358 .dot = { .min = 20000, .max = 400000},
359 .vco = { .min = 1700000, .max = 3500000 },
273e27ca 360 /* Pineview's Ncounter is a ring counter */
0206e353
AJ
361 .n = { .min = 3, .max = 6 },
362 .m = { .min = 2, .max = 256 },
273e27ca 363 /* Pineview only has one combined m divider, which we treat as m2. */
0206e353
AJ
364 .m1 = { .min = 0, .max = 0 },
365 .m2 = { .min = 0, .max = 254 },
366 .p = { .min = 5, .max = 80 },
367 .p1 = { .min = 1, .max = 8 },
273e27ca
EA
368 .p2 = { .dot_limit = 200000,
369 .p2_slow = 10, .p2_fast = 5 },
e4b36699
KP
370};
371
f2b115e6 372static const intel_limit_t intel_limits_pineview_lvds = {
0206e353
AJ
373 .dot = { .min = 20000, .max = 400000 },
374 .vco = { .min = 1700000, .max = 3500000 },
375 .n = { .min = 3, .max = 6 },
376 .m = { .min = 2, .max = 256 },
377 .m1 = { .min = 0, .max = 0 },
378 .m2 = { .min = 0, .max = 254 },
379 .p = { .min = 7, .max = 112 },
380 .p1 = { .min = 1, .max = 8 },
273e27ca
EA
381 .p2 = { .dot_limit = 112000,
382 .p2_slow = 14, .p2_fast = 14 },
e4b36699
KP
383};
384
273e27ca
EA
385/* Ironlake / Sandybridge
386 *
387 * We calculate clock using (register_value + 2) for N/M1/M2, so here
388 * the range value for them is (actual_value - 2).
389 */
b91ad0ec 390static const intel_limit_t intel_limits_ironlake_dac = {
273e27ca
EA
391 .dot = { .min = 25000, .max = 350000 },
392 .vco = { .min = 1760000, .max = 3510000 },
393 .n = { .min = 1, .max = 5 },
394 .m = { .min = 79, .max = 127 },
395 .m1 = { .min = 12, .max = 22 },
396 .m2 = { .min = 5, .max = 9 },
397 .p = { .min = 5, .max = 80 },
398 .p1 = { .min = 1, .max = 8 },
399 .p2 = { .dot_limit = 225000,
400 .p2_slow = 10, .p2_fast = 5 },
e4b36699
KP
401};
402
b91ad0ec 403static const intel_limit_t intel_limits_ironlake_single_lvds = {
273e27ca
EA
404 .dot = { .min = 25000, .max = 350000 },
405 .vco = { .min = 1760000, .max = 3510000 },
406 .n = { .min = 1, .max = 3 },
407 .m = { .min = 79, .max = 118 },
408 .m1 = { .min = 12, .max = 22 },
409 .m2 = { .min = 5, .max = 9 },
410 .p = { .min = 28, .max = 112 },
411 .p1 = { .min = 2, .max = 8 },
412 .p2 = { .dot_limit = 225000,
413 .p2_slow = 14, .p2_fast = 14 },
b91ad0ec
ZW
414};
415
416static const intel_limit_t intel_limits_ironlake_dual_lvds = {
273e27ca
EA
417 .dot = { .min = 25000, .max = 350000 },
418 .vco = { .min = 1760000, .max = 3510000 },
419 .n = { .min = 1, .max = 3 },
420 .m = { .min = 79, .max = 127 },
421 .m1 = { .min = 12, .max = 22 },
422 .m2 = { .min = 5, .max = 9 },
423 .p = { .min = 14, .max = 56 },
424 .p1 = { .min = 2, .max = 8 },
425 .p2 = { .dot_limit = 225000,
426 .p2_slow = 7, .p2_fast = 7 },
b91ad0ec
ZW
427};
428
273e27ca 429/* LVDS 100mhz refclk limits. */
b91ad0ec 430static const intel_limit_t intel_limits_ironlake_single_lvds_100m = {
273e27ca
EA
431 .dot = { .min = 25000, .max = 350000 },
432 .vco = { .min = 1760000, .max = 3510000 },
433 .n = { .min = 1, .max = 2 },
434 .m = { .min = 79, .max = 126 },
435 .m1 = { .min = 12, .max = 22 },
436 .m2 = { .min = 5, .max = 9 },
437 .p = { .min = 28, .max = 112 },
0206e353 438 .p1 = { .min = 2, .max = 8 },
273e27ca
EA
439 .p2 = { .dot_limit = 225000,
440 .p2_slow = 14, .p2_fast = 14 },
b91ad0ec
ZW
441};
442
443static const intel_limit_t intel_limits_ironlake_dual_lvds_100m = {
273e27ca
EA
444 .dot = { .min = 25000, .max = 350000 },
445 .vco = { .min = 1760000, .max = 3510000 },
446 .n = { .min = 1, .max = 3 },
447 .m = { .min = 79, .max = 126 },
448 .m1 = { .min = 12, .max = 22 },
449 .m2 = { .min = 5, .max = 9 },
450 .p = { .min = 14, .max = 42 },
0206e353 451 .p1 = { .min = 2, .max = 6 },
273e27ca
EA
452 .p2 = { .dot_limit = 225000,
453 .p2_slow = 7, .p2_fast = 7 },
4547668a
ZY
454};
455
dc730512 456static const intel_limit_t intel_limits_vlv = {
f01b7962
VS
457 /*
458 * These are the data rate limits (measured in fast clocks)
459 * since those are the strictest limits we have. The fast
460 * clock and actual rate limits are more relaxed, so checking
461 * them would make no difference.
462 */
463 .dot = { .min = 25000 * 5, .max = 270000 * 5 },
75e53986 464 .vco = { .min = 4000000, .max = 6000000 },
a0c4da24 465 .n = { .min = 1, .max = 7 },
a0c4da24
JB
466 .m1 = { .min = 2, .max = 3 },
467 .m2 = { .min = 11, .max = 156 },
b99ab663 468 .p1 = { .min = 2, .max = 3 },
5fdc9c49 469 .p2 = { .p2_slow = 2, .p2_fast = 20 }, /* slow=min, fast=max */
a0c4da24
JB
470};
471
ef9348c8
CML
472static const intel_limit_t intel_limits_chv = {
473 /*
474 * These are the data rate limits (measured in fast clocks)
475 * since those are the strictest limits we have. The fast
476 * clock and actual rate limits are more relaxed, so checking
477 * them would make no difference.
478 */
479 .dot = { .min = 25000 * 5, .max = 540000 * 5},
17fe1021 480 .vco = { .min = 4800000, .max = 6480000 },
ef9348c8
CML
481 .n = { .min = 1, .max = 1 },
482 .m1 = { .min = 2, .max = 2 },
483 .m2 = { .min = 24 << 22, .max = 175 << 22 },
484 .p1 = { .min = 2, .max = 4 },
485 .p2 = { .p2_slow = 1, .p2_fast = 14 },
486};
487
5ab7b0b7
ID
488static const intel_limit_t intel_limits_bxt = {
489 /* FIXME: find real dot limits */
490 .dot = { .min = 0, .max = INT_MAX },
e6292556 491 .vco = { .min = 4800000, .max = 6700000 },
5ab7b0b7
ID
492 .n = { .min = 1, .max = 1 },
493 .m1 = { .min = 2, .max = 2 },
494 /* FIXME: find real m2 limits */
495 .m2 = { .min = 2 << 22, .max = 255 << 22 },
496 .p1 = { .min = 2, .max = 4 },
497 .p2 = { .p2_slow = 1, .p2_fast = 20 },
498};
499
cdba954e
ACO
500static bool
501needs_modeset(struct drm_crtc_state *state)
502{
fc596660 503 return drm_atomic_crtc_needs_modeset(state);
cdba954e
ACO
504}
505
e0638cdf
PZ
506/**
507 * Returns whether any output on the specified pipe is of the specified type
508 */
4093561b 509bool intel_pipe_has_type(struct intel_crtc *crtc, enum intel_output_type type)
e0638cdf 510{
409ee761 511 struct drm_device *dev = crtc->base.dev;
e0638cdf
PZ
512 struct intel_encoder *encoder;
513
409ee761 514 for_each_encoder_on_crtc(dev, &crtc->base, encoder)
e0638cdf
PZ
515 if (encoder->type == type)
516 return true;
517
518 return false;
519}
520
d0737e1d
ACO
521/**
522 * Returns whether any output on the specified pipe will have the specified
523 * type after a staged modeset is complete, i.e., the same as
524 * intel_pipe_has_type() but looking at encoder->new_crtc instead of
525 * encoder->crtc.
526 */
a93e255f
ACO
527static bool intel_pipe_will_have_type(const struct intel_crtc_state *crtc_state,
528 int type)
d0737e1d 529{
a93e255f 530 struct drm_atomic_state *state = crtc_state->base.state;
da3ced29 531 struct drm_connector *connector;
a93e255f 532 struct drm_connector_state *connector_state;
d0737e1d 533 struct intel_encoder *encoder;
a93e255f
ACO
534 int i, num_connectors = 0;
535
da3ced29 536 for_each_connector_in_state(state, connector, connector_state, i) {
a93e255f
ACO
537 if (connector_state->crtc != crtc_state->base.crtc)
538 continue;
539
540 num_connectors++;
d0737e1d 541
a93e255f
ACO
542 encoder = to_intel_encoder(connector_state->best_encoder);
543 if (encoder->type == type)
d0737e1d 544 return true;
a93e255f
ACO
545 }
546
547 WARN_ON(num_connectors == 0);
d0737e1d
ACO
548
549 return false;
550}
551
a93e255f
ACO
552static const intel_limit_t *
553intel_ironlake_limit(struct intel_crtc_state *crtc_state, int refclk)
2c07245f 554{
a93e255f 555 struct drm_device *dev = crtc_state->base.crtc->dev;
2c07245f 556 const intel_limit_t *limit;
b91ad0ec 557
a93e255f 558 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
1974cad0 559 if (intel_is_dual_link_lvds(dev)) {
1b894b59 560 if (refclk == 100000)
b91ad0ec
ZW
561 limit = &intel_limits_ironlake_dual_lvds_100m;
562 else
563 limit = &intel_limits_ironlake_dual_lvds;
564 } else {
1b894b59 565 if (refclk == 100000)
b91ad0ec
ZW
566 limit = &intel_limits_ironlake_single_lvds_100m;
567 else
568 limit = &intel_limits_ironlake_single_lvds;
569 }
c6bb3538 570 } else
b91ad0ec 571 limit = &intel_limits_ironlake_dac;
2c07245f
ZW
572
573 return limit;
574}
575
a93e255f
ACO
576static const intel_limit_t *
577intel_g4x_limit(struct intel_crtc_state *crtc_state)
044c7c41 578{
a93e255f 579 struct drm_device *dev = crtc_state->base.crtc->dev;
044c7c41
ML
580 const intel_limit_t *limit;
581
a93e255f 582 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
1974cad0 583 if (intel_is_dual_link_lvds(dev))
e4b36699 584 limit = &intel_limits_g4x_dual_channel_lvds;
044c7c41 585 else
e4b36699 586 limit = &intel_limits_g4x_single_channel_lvds;
a93e255f
ACO
587 } else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_HDMI) ||
588 intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_ANALOG)) {
e4b36699 589 limit = &intel_limits_g4x_hdmi;
a93e255f 590 } else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_SDVO)) {
e4b36699 591 limit = &intel_limits_g4x_sdvo;
044c7c41 592 } else /* The option is for other outputs */
e4b36699 593 limit = &intel_limits_i9xx_sdvo;
044c7c41
ML
594
595 return limit;
596}
597
a93e255f
ACO
598static const intel_limit_t *
599intel_limit(struct intel_crtc_state *crtc_state, int refclk)
79e53945 600{
a93e255f 601 struct drm_device *dev = crtc_state->base.crtc->dev;
79e53945
JB
602 const intel_limit_t *limit;
603
5ab7b0b7
ID
604 if (IS_BROXTON(dev))
605 limit = &intel_limits_bxt;
606 else if (HAS_PCH_SPLIT(dev))
a93e255f 607 limit = intel_ironlake_limit(crtc_state, refclk);
2c07245f 608 else if (IS_G4X(dev)) {
a93e255f 609 limit = intel_g4x_limit(crtc_state);
f2b115e6 610 } else if (IS_PINEVIEW(dev)) {
a93e255f 611 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS))
f2b115e6 612 limit = &intel_limits_pineview_lvds;
2177832f 613 else
f2b115e6 614 limit = &intel_limits_pineview_sdvo;
ef9348c8
CML
615 } else if (IS_CHERRYVIEW(dev)) {
616 limit = &intel_limits_chv;
a0c4da24 617 } else if (IS_VALLEYVIEW(dev)) {
dc730512 618 limit = &intel_limits_vlv;
a6c45cf0 619 } else if (!IS_GEN2(dev)) {
a93e255f 620 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS))
a6c45cf0
CW
621 limit = &intel_limits_i9xx_lvds;
622 else
623 limit = &intel_limits_i9xx_sdvo;
79e53945 624 } else {
a93e255f 625 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS))
e4b36699 626 limit = &intel_limits_i8xx_lvds;
a93e255f 627 else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_DVO))
e4b36699 628 limit = &intel_limits_i8xx_dvo;
5d536e28
DV
629 else
630 limit = &intel_limits_i8xx_dac;
79e53945
JB
631 }
632 return limit;
633}
634
dccbea3b
ID
635/*
636 * Platform specific helpers to calculate the port PLL loopback- (clock.m),
637 * and post-divider (clock.p) values, pre- (clock.vco) and post-divided fast
638 * (clock.dot) clock rates. This fast dot clock is fed to the port's IO logic.
639 * The helpers' return value is the rate of the clock that is fed to the
640 * display engine's pipe which can be the above fast dot clock rate or a
641 * divided-down version of it.
642 */
f2b115e6 643/* m1 is reserved as 0 in Pineview, n is a ring counter */
dccbea3b 644static int pnv_calc_dpll_params(int refclk, intel_clock_t *clock)
79e53945 645{
2177832f
SL
646 clock->m = clock->m2 + 2;
647 clock->p = clock->p1 * clock->p2;
ed5ca77e 648 if (WARN_ON(clock->n == 0 || clock->p == 0))
dccbea3b 649 return 0;
fb03ac01
VS
650 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
651 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
dccbea3b
ID
652
653 return clock->dot;
2177832f
SL
654}
655
7429e9d4
DV
656static uint32_t i9xx_dpll_compute_m(struct dpll *dpll)
657{
658 return 5 * (dpll->m1 + 2) + (dpll->m2 + 2);
659}
660
dccbea3b 661static int i9xx_calc_dpll_params(int refclk, intel_clock_t *clock)
2177832f 662{
7429e9d4 663 clock->m = i9xx_dpll_compute_m(clock);
79e53945 664 clock->p = clock->p1 * clock->p2;
ed5ca77e 665 if (WARN_ON(clock->n + 2 == 0 || clock->p == 0))
dccbea3b 666 return 0;
fb03ac01
VS
667 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n + 2);
668 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
dccbea3b
ID
669
670 return clock->dot;
79e53945
JB
671}
672
dccbea3b 673static int vlv_calc_dpll_params(int refclk, intel_clock_t *clock)
589eca67
ID
674{
675 clock->m = clock->m1 * clock->m2;
676 clock->p = clock->p1 * clock->p2;
677 if (WARN_ON(clock->n == 0 || clock->p == 0))
dccbea3b 678 return 0;
589eca67
ID
679 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
680 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
dccbea3b
ID
681
682 return clock->dot / 5;
589eca67
ID
683}
684
dccbea3b 685int chv_calc_dpll_params(int refclk, intel_clock_t *clock)
ef9348c8
CML
686{
687 clock->m = clock->m1 * clock->m2;
688 clock->p = clock->p1 * clock->p2;
689 if (WARN_ON(clock->n == 0 || clock->p == 0))
dccbea3b 690 return 0;
ef9348c8
CML
691 clock->vco = DIV_ROUND_CLOSEST_ULL((uint64_t)refclk * clock->m,
692 clock->n << 22);
693 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
dccbea3b
ID
694
695 return clock->dot / 5;
ef9348c8
CML
696}
697
7c04d1d9 698#define INTELPllInvalid(s) do { /* DRM_DEBUG(s); */ return false; } while (0)
79e53945
JB
699/**
700 * Returns whether the given set of divisors are valid for a given refclk with
701 * the given connectors.
702 */
703
1b894b59
CW
704static bool intel_PLL_is_valid(struct drm_device *dev,
705 const intel_limit_t *limit,
706 const intel_clock_t *clock)
79e53945 707{
f01b7962
VS
708 if (clock->n < limit->n.min || limit->n.max < clock->n)
709 INTELPllInvalid("n out of range\n");
79e53945 710 if (clock->p1 < limit->p1.min || limit->p1.max < clock->p1)
0206e353 711 INTELPllInvalid("p1 out of range\n");
79e53945 712 if (clock->m2 < limit->m2.min || limit->m2.max < clock->m2)
0206e353 713 INTELPllInvalid("m2 out of range\n");
79e53945 714 if (clock->m1 < limit->m1.min || limit->m1.max < clock->m1)
0206e353 715 INTELPllInvalid("m1 out of range\n");
f01b7962 716
5ab7b0b7 717 if (!IS_PINEVIEW(dev) && !IS_VALLEYVIEW(dev) && !IS_BROXTON(dev))
f01b7962
VS
718 if (clock->m1 <= clock->m2)
719 INTELPllInvalid("m1 <= m2\n");
720
5ab7b0b7 721 if (!IS_VALLEYVIEW(dev) && !IS_BROXTON(dev)) {
f01b7962
VS
722 if (clock->p < limit->p.min || limit->p.max < clock->p)
723 INTELPllInvalid("p out of range\n");
724 if (clock->m < limit->m.min || limit->m.max < clock->m)
725 INTELPllInvalid("m out of range\n");
726 }
727
79e53945 728 if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
0206e353 729 INTELPllInvalid("vco out of range\n");
79e53945
JB
730 /* XXX: We may need to be checking "Dot clock" depending on the multiplier,
731 * connector, etc., rather than just a single range.
732 */
733 if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
0206e353 734 INTELPllInvalid("dot out of range\n");
79e53945
JB
735
736 return true;
737}
738
3b1429d9
VS
739static int
740i9xx_select_p2_div(const intel_limit_t *limit,
741 const struct intel_crtc_state *crtc_state,
742 int target)
79e53945 743{
3b1429d9 744 struct drm_device *dev = crtc_state->base.crtc->dev;
79e53945 745
a93e255f 746 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
79e53945 747 /*
a210b028
DV
748 * For LVDS just rely on its current settings for dual-channel.
749 * We haven't figured out how to reliably set up different
750 * single/dual channel state, if we even can.
79e53945 751 */
1974cad0 752 if (intel_is_dual_link_lvds(dev))
3b1429d9 753 return limit->p2.p2_fast;
79e53945 754 else
3b1429d9 755 return limit->p2.p2_slow;
79e53945
JB
756 } else {
757 if (target < limit->p2.dot_limit)
3b1429d9 758 return limit->p2.p2_slow;
79e53945 759 else
3b1429d9 760 return limit->p2.p2_fast;
79e53945 761 }
3b1429d9
VS
762}
763
764static bool
765i9xx_find_best_dpll(const intel_limit_t *limit,
766 struct intel_crtc_state *crtc_state,
767 int target, int refclk, intel_clock_t *match_clock,
768 intel_clock_t *best_clock)
769{
770 struct drm_device *dev = crtc_state->base.crtc->dev;
771 intel_clock_t clock;
772 int err = target;
79e53945 773
0206e353 774 memset(best_clock, 0, sizeof(*best_clock));
79e53945 775
3b1429d9
VS
776 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
777
42158660
ZY
778 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
779 clock.m1++) {
780 for (clock.m2 = limit->m2.min;
781 clock.m2 <= limit->m2.max; clock.m2++) {
c0efc387 782 if (clock.m2 >= clock.m1)
42158660
ZY
783 break;
784 for (clock.n = limit->n.min;
785 clock.n <= limit->n.max; clock.n++) {
786 for (clock.p1 = limit->p1.min;
787 clock.p1 <= limit->p1.max; clock.p1++) {
79e53945
JB
788 int this_err;
789
dccbea3b 790 i9xx_calc_dpll_params(refclk, &clock);
ac58c3f0
DV
791 if (!intel_PLL_is_valid(dev, limit,
792 &clock))
793 continue;
794 if (match_clock &&
795 clock.p != match_clock->p)
796 continue;
797
798 this_err = abs(clock.dot - target);
799 if (this_err < err) {
800 *best_clock = clock;
801 err = this_err;
802 }
803 }
804 }
805 }
806 }
807
808 return (err != target);
809}
810
811static bool
a93e255f
ACO
812pnv_find_best_dpll(const intel_limit_t *limit,
813 struct intel_crtc_state *crtc_state,
ee9300bb
DV
814 int target, int refclk, intel_clock_t *match_clock,
815 intel_clock_t *best_clock)
79e53945 816{
3b1429d9 817 struct drm_device *dev = crtc_state->base.crtc->dev;
79e53945 818 intel_clock_t clock;
79e53945
JB
819 int err = target;
820
0206e353 821 memset(best_clock, 0, sizeof(*best_clock));
79e53945 822
3b1429d9
VS
823 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
824
42158660
ZY
825 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
826 clock.m1++) {
827 for (clock.m2 = limit->m2.min;
828 clock.m2 <= limit->m2.max; clock.m2++) {
42158660
ZY
829 for (clock.n = limit->n.min;
830 clock.n <= limit->n.max; clock.n++) {
831 for (clock.p1 = limit->p1.min;
832 clock.p1 <= limit->p1.max; clock.p1++) {
79e53945
JB
833 int this_err;
834
dccbea3b 835 pnv_calc_dpll_params(refclk, &clock);
1b894b59
CW
836 if (!intel_PLL_is_valid(dev, limit,
837 &clock))
79e53945 838 continue;
cec2f356
SP
839 if (match_clock &&
840 clock.p != match_clock->p)
841 continue;
79e53945
JB
842
843 this_err = abs(clock.dot - target);
844 if (this_err < err) {
845 *best_clock = clock;
846 err = this_err;
847 }
848 }
849 }
850 }
851 }
852
853 return (err != target);
854}
855
d4906093 856static bool
a93e255f
ACO
857g4x_find_best_dpll(const intel_limit_t *limit,
858 struct intel_crtc_state *crtc_state,
ee9300bb
DV
859 int target, int refclk, intel_clock_t *match_clock,
860 intel_clock_t *best_clock)
d4906093 861{
3b1429d9 862 struct drm_device *dev = crtc_state->base.crtc->dev;
d4906093
ML
863 intel_clock_t clock;
864 int max_n;
3b1429d9 865 bool found = false;
6ba770dc
AJ
866 /* approximately equals target * 0.00585 */
867 int err_most = (target >> 8) + (target >> 9);
d4906093
ML
868
869 memset(best_clock, 0, sizeof(*best_clock));
3b1429d9
VS
870
871 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
872
d4906093 873 max_n = limit->n.max;
f77f13e2 874 /* based on hardware requirement, prefer smaller n to precision */
d4906093 875 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
f77f13e2 876 /* based on hardware requirement, prefere larger m1,m2 */
d4906093
ML
877 for (clock.m1 = limit->m1.max;
878 clock.m1 >= limit->m1.min; clock.m1--) {
879 for (clock.m2 = limit->m2.max;
880 clock.m2 >= limit->m2.min; clock.m2--) {
881 for (clock.p1 = limit->p1.max;
882 clock.p1 >= limit->p1.min; clock.p1--) {
883 int this_err;
884
dccbea3b 885 i9xx_calc_dpll_params(refclk, &clock);
1b894b59
CW
886 if (!intel_PLL_is_valid(dev, limit,
887 &clock))
d4906093 888 continue;
1b894b59
CW
889
890 this_err = abs(clock.dot - target);
d4906093
ML
891 if (this_err < err_most) {
892 *best_clock = clock;
893 err_most = this_err;
894 max_n = clock.n;
895 found = true;
896 }
897 }
898 }
899 }
900 }
2c07245f
ZW
901 return found;
902}
903
d5dd62bd
ID
904/*
905 * Check if the calculated PLL configuration is more optimal compared to the
906 * best configuration and error found so far. Return the calculated error.
907 */
908static bool vlv_PLL_is_optimal(struct drm_device *dev, int target_freq,
909 const intel_clock_t *calculated_clock,
910 const intel_clock_t *best_clock,
911 unsigned int best_error_ppm,
912 unsigned int *error_ppm)
913{
9ca3ba01
ID
914 /*
915 * For CHV ignore the error and consider only the P value.
916 * Prefer a bigger P value based on HW requirements.
917 */
918 if (IS_CHERRYVIEW(dev)) {
919 *error_ppm = 0;
920
921 return calculated_clock->p > best_clock->p;
922 }
923
24be4e46
ID
924 if (WARN_ON_ONCE(!target_freq))
925 return false;
926
d5dd62bd
ID
927 *error_ppm = div_u64(1000000ULL *
928 abs(target_freq - calculated_clock->dot),
929 target_freq);
930 /*
931 * Prefer a better P value over a better (smaller) error if the error
932 * is small. Ensure this preference for future configurations too by
933 * setting the error to 0.
934 */
935 if (*error_ppm < 100 && calculated_clock->p > best_clock->p) {
936 *error_ppm = 0;
937
938 return true;
939 }
940
941 return *error_ppm + 10 < best_error_ppm;
942}
943
a0c4da24 944static bool
a93e255f
ACO
945vlv_find_best_dpll(const intel_limit_t *limit,
946 struct intel_crtc_state *crtc_state,
ee9300bb
DV
947 int target, int refclk, intel_clock_t *match_clock,
948 intel_clock_t *best_clock)
a0c4da24 949{
a93e255f 950 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
a919ff14 951 struct drm_device *dev = crtc->base.dev;
6b4bf1c4 952 intel_clock_t clock;
69e4f900 953 unsigned int bestppm = 1000000;
27e639bf
VS
954 /* min update 19.2 MHz */
955 int max_n = min(limit->n.max, refclk / 19200);
49e497ef 956 bool found = false;
a0c4da24 957
6b4bf1c4
VS
958 target *= 5; /* fast clock */
959
960 memset(best_clock, 0, sizeof(*best_clock));
a0c4da24
JB
961
962 /* based on hardware requirement, prefer smaller n to precision */
27e639bf 963 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
811bbf05 964 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
889059d8 965 for (clock.p2 = limit->p2.p2_fast; clock.p2 >= limit->p2.p2_slow;
c1a9ae43 966 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
6b4bf1c4 967 clock.p = clock.p1 * clock.p2;
a0c4da24 968 /* based on hardware requirement, prefer bigger m1,m2 values */
6b4bf1c4 969 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max; clock.m1++) {
d5dd62bd 970 unsigned int ppm;
69e4f900 971
6b4bf1c4
VS
972 clock.m2 = DIV_ROUND_CLOSEST(target * clock.p * clock.n,
973 refclk * clock.m1);
974
dccbea3b 975 vlv_calc_dpll_params(refclk, &clock);
43b0ac53 976
f01b7962
VS
977 if (!intel_PLL_is_valid(dev, limit,
978 &clock))
43b0ac53
VS
979 continue;
980
d5dd62bd
ID
981 if (!vlv_PLL_is_optimal(dev, target,
982 &clock,
983 best_clock,
984 bestppm, &ppm))
985 continue;
6b4bf1c4 986
d5dd62bd
ID
987 *best_clock = clock;
988 bestppm = ppm;
989 found = true;
a0c4da24
JB
990 }
991 }
992 }
993 }
a0c4da24 994
49e497ef 995 return found;
a0c4da24 996}
a4fc5ed6 997
ef9348c8 998static bool
a93e255f
ACO
999chv_find_best_dpll(const intel_limit_t *limit,
1000 struct intel_crtc_state *crtc_state,
ef9348c8
CML
1001 int target, int refclk, intel_clock_t *match_clock,
1002 intel_clock_t *best_clock)
1003{
a93e255f 1004 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
a919ff14 1005 struct drm_device *dev = crtc->base.dev;
9ca3ba01 1006 unsigned int best_error_ppm;
ef9348c8
CML
1007 intel_clock_t clock;
1008 uint64_t m2;
1009 int found = false;
1010
1011 memset(best_clock, 0, sizeof(*best_clock));
9ca3ba01 1012 best_error_ppm = 1000000;
ef9348c8
CML
1013
1014 /*
1015 * Based on hardware doc, the n always set to 1, and m1 always
1016 * set to 2. If requires to support 200Mhz refclk, we need to
1017 * revisit this because n may not 1 anymore.
1018 */
1019 clock.n = 1, clock.m1 = 2;
1020 target *= 5; /* fast clock */
1021
1022 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
1023 for (clock.p2 = limit->p2.p2_fast;
1024 clock.p2 >= limit->p2.p2_slow;
1025 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
9ca3ba01 1026 unsigned int error_ppm;
ef9348c8
CML
1027
1028 clock.p = clock.p1 * clock.p2;
1029
1030 m2 = DIV_ROUND_CLOSEST_ULL(((uint64_t)target * clock.p *
1031 clock.n) << 22, refclk * clock.m1);
1032
1033 if (m2 > INT_MAX/clock.m1)
1034 continue;
1035
1036 clock.m2 = m2;
1037
dccbea3b 1038 chv_calc_dpll_params(refclk, &clock);
ef9348c8
CML
1039
1040 if (!intel_PLL_is_valid(dev, limit, &clock))
1041 continue;
1042
9ca3ba01
ID
1043 if (!vlv_PLL_is_optimal(dev, target, &clock, best_clock,
1044 best_error_ppm, &error_ppm))
1045 continue;
1046
1047 *best_clock = clock;
1048 best_error_ppm = error_ppm;
1049 found = true;
ef9348c8
CML
1050 }
1051 }
1052
1053 return found;
1054}
1055
5ab7b0b7
ID
1056bool bxt_find_best_dpll(struct intel_crtc_state *crtc_state, int target_clock,
1057 intel_clock_t *best_clock)
1058{
1059 int refclk = i9xx_get_refclk(crtc_state, 0);
1060
1061 return chv_find_best_dpll(intel_limit(crtc_state, refclk), crtc_state,
1062 target_clock, refclk, NULL, best_clock);
1063}
1064
20ddf665
VS
1065bool intel_crtc_active(struct drm_crtc *crtc)
1066{
1067 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1068
1069 /* Be paranoid as we can arrive here with only partial
1070 * state retrieved from the hardware during setup.
1071 *
241bfc38 1072 * We can ditch the adjusted_mode.crtc_clock check as soon
20ddf665
VS
1073 * as Haswell has gained clock readout/fastboot support.
1074 *
66e514c1 1075 * We can ditch the crtc->primary->fb check as soon as we can
20ddf665 1076 * properly reconstruct framebuffers.
c3d1f436
MR
1077 *
1078 * FIXME: The intel_crtc->active here should be switched to
1079 * crtc->state->active once we have proper CRTC states wired up
1080 * for atomic.
20ddf665 1081 */
c3d1f436 1082 return intel_crtc->active && crtc->primary->state->fb &&
6e3c9717 1083 intel_crtc->config->base.adjusted_mode.crtc_clock;
20ddf665
VS
1084}
1085
a5c961d1
PZ
1086enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
1087 enum pipe pipe)
1088{
1089 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
1090 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1091
6e3c9717 1092 return intel_crtc->config->cpu_transcoder;
a5c961d1
PZ
1093}
1094
fbf49ea2
VS
1095static bool pipe_dsl_stopped(struct drm_device *dev, enum pipe pipe)
1096{
1097 struct drm_i915_private *dev_priv = dev->dev_private;
1098 u32 reg = PIPEDSL(pipe);
1099 u32 line1, line2;
1100 u32 line_mask;
1101
1102 if (IS_GEN2(dev))
1103 line_mask = DSL_LINEMASK_GEN2;
1104 else
1105 line_mask = DSL_LINEMASK_GEN3;
1106
1107 line1 = I915_READ(reg) & line_mask;
6adfb1ef 1108 msleep(5);
fbf49ea2
VS
1109 line2 = I915_READ(reg) & line_mask;
1110
1111 return line1 == line2;
1112}
1113
ab7ad7f6
KP
1114/*
1115 * intel_wait_for_pipe_off - wait for pipe to turn off
575f7ab7 1116 * @crtc: crtc whose pipe to wait for
9d0498a2
JB
1117 *
1118 * After disabling a pipe, we can't wait for vblank in the usual way,
1119 * spinning on the vblank interrupt status bit, since we won't actually
1120 * see an interrupt when the pipe is disabled.
1121 *
ab7ad7f6
KP
1122 * On Gen4 and above:
1123 * wait for the pipe register state bit to turn off
1124 *
1125 * Otherwise:
1126 * wait for the display line value to settle (it usually
1127 * ends up stopping at the start of the next frame).
58e10eb9 1128 *
9d0498a2 1129 */
575f7ab7 1130static void intel_wait_for_pipe_off(struct intel_crtc *crtc)
9d0498a2 1131{
575f7ab7 1132 struct drm_device *dev = crtc->base.dev;
9d0498a2 1133 struct drm_i915_private *dev_priv = dev->dev_private;
6e3c9717 1134 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
575f7ab7 1135 enum pipe pipe = crtc->pipe;
ab7ad7f6
KP
1136
1137 if (INTEL_INFO(dev)->gen >= 4) {
702e7a56 1138 int reg = PIPECONF(cpu_transcoder);
ab7ad7f6
KP
1139
1140 /* Wait for the Pipe State to go off */
58e10eb9
CW
1141 if (wait_for((I915_READ(reg) & I965_PIPECONF_ACTIVE) == 0,
1142 100))
284637d9 1143 WARN(1, "pipe_off wait timed out\n");
ab7ad7f6 1144 } else {
ab7ad7f6 1145 /* Wait for the display line to settle */
fbf49ea2 1146 if (wait_for(pipe_dsl_stopped(dev, pipe), 100))
284637d9 1147 WARN(1, "pipe_off wait timed out\n");
ab7ad7f6 1148 }
79e53945
JB
1149}
1150
b24e7179
JB
1151static const char *state_string(bool enabled)
1152{
1153 return enabled ? "on" : "off";
1154}
1155
1156/* Only for pre-ILK configs */
55607e8a
DV
1157void assert_pll(struct drm_i915_private *dev_priv,
1158 enum pipe pipe, bool state)
b24e7179 1159{
b24e7179
JB
1160 u32 val;
1161 bool cur_state;
1162
649636ef 1163 val = I915_READ(DPLL(pipe));
b24e7179 1164 cur_state = !!(val & DPLL_VCO_ENABLE);
e2c719b7 1165 I915_STATE_WARN(cur_state != state,
b24e7179
JB
1166 "PLL state assertion failure (expected %s, current %s)\n",
1167 state_string(state), state_string(cur_state));
1168}
b24e7179 1169
23538ef1
JN
1170/* XXX: the dsi pll is shared between MIPI DSI ports */
1171static void assert_dsi_pll(struct drm_i915_private *dev_priv, bool state)
1172{
1173 u32 val;
1174 bool cur_state;
1175
a580516d 1176 mutex_lock(&dev_priv->sb_lock);
23538ef1 1177 val = vlv_cck_read(dev_priv, CCK_REG_DSI_PLL_CONTROL);
a580516d 1178 mutex_unlock(&dev_priv->sb_lock);
23538ef1
JN
1179
1180 cur_state = val & DSI_PLL_VCO_EN;
e2c719b7 1181 I915_STATE_WARN(cur_state != state,
23538ef1
JN
1182 "DSI PLL state assertion failure (expected %s, current %s)\n",
1183 state_string(state), state_string(cur_state));
1184}
1185#define assert_dsi_pll_enabled(d) assert_dsi_pll(d, true)
1186#define assert_dsi_pll_disabled(d) assert_dsi_pll(d, false)
1187
55607e8a 1188struct intel_shared_dpll *
e2b78267
DV
1189intel_crtc_to_shared_dpll(struct intel_crtc *crtc)
1190{
1191 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
1192
6e3c9717 1193 if (crtc->config->shared_dpll < 0)
e2b78267
DV
1194 return NULL;
1195
6e3c9717 1196 return &dev_priv->shared_dplls[crtc->config->shared_dpll];
e2b78267
DV
1197}
1198
040484af 1199/* For ILK+ */
55607e8a
DV
1200void assert_shared_dpll(struct drm_i915_private *dev_priv,
1201 struct intel_shared_dpll *pll,
1202 bool state)
040484af 1203{
040484af 1204 bool cur_state;
5358901f 1205 struct intel_dpll_hw_state hw_state;
040484af 1206
92b27b08 1207 if (WARN (!pll,
46edb027 1208 "asserting DPLL %s with no DPLL\n", state_string(state)))
ee7b9f93 1209 return;
ee7b9f93 1210
5358901f 1211 cur_state = pll->get_hw_state(dev_priv, pll, &hw_state);
e2c719b7 1212 I915_STATE_WARN(cur_state != state,
5358901f
DV
1213 "%s assertion failure (expected %s, current %s)\n",
1214 pll->name, state_string(state), state_string(cur_state));
040484af 1215}
040484af
JB
1216
1217static void assert_fdi_tx(struct drm_i915_private *dev_priv,
1218 enum pipe pipe, bool state)
1219{
040484af 1220 bool cur_state;
ad80a810
PZ
1221 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1222 pipe);
040484af 1223
affa9354
PZ
1224 if (HAS_DDI(dev_priv->dev)) {
1225 /* DDI does not have a specific FDI_TX register */
649636ef 1226 u32 val = I915_READ(TRANS_DDI_FUNC_CTL(cpu_transcoder));
ad80a810 1227 cur_state = !!(val & TRANS_DDI_FUNC_ENABLE);
bf507ef7 1228 } else {
649636ef 1229 u32 val = I915_READ(FDI_TX_CTL(pipe));
bf507ef7
ED
1230 cur_state = !!(val & FDI_TX_ENABLE);
1231 }
e2c719b7 1232 I915_STATE_WARN(cur_state != state,
040484af
JB
1233 "FDI TX state assertion failure (expected %s, current %s)\n",
1234 state_string(state), state_string(cur_state));
1235}
1236#define assert_fdi_tx_enabled(d, p) assert_fdi_tx(d, p, true)
1237#define assert_fdi_tx_disabled(d, p) assert_fdi_tx(d, p, false)
1238
1239static void assert_fdi_rx(struct drm_i915_private *dev_priv,
1240 enum pipe pipe, bool state)
1241{
040484af
JB
1242 u32 val;
1243 bool cur_state;
1244
649636ef 1245 val = I915_READ(FDI_RX_CTL(pipe));
d63fa0dc 1246 cur_state = !!(val & FDI_RX_ENABLE);
e2c719b7 1247 I915_STATE_WARN(cur_state != state,
040484af
JB
1248 "FDI RX state assertion failure (expected %s, current %s)\n",
1249 state_string(state), state_string(cur_state));
1250}
1251#define assert_fdi_rx_enabled(d, p) assert_fdi_rx(d, p, true)
1252#define assert_fdi_rx_disabled(d, p) assert_fdi_rx(d, p, false)
1253
1254static void assert_fdi_tx_pll_enabled(struct drm_i915_private *dev_priv,
1255 enum pipe pipe)
1256{
040484af
JB
1257 u32 val;
1258
1259 /* ILK FDI PLL is always enabled */
3d13ef2e 1260 if (INTEL_INFO(dev_priv->dev)->gen == 5)
040484af
JB
1261 return;
1262
bf507ef7 1263 /* On Haswell, DDI ports are responsible for the FDI PLL setup */
affa9354 1264 if (HAS_DDI(dev_priv->dev))
bf507ef7
ED
1265 return;
1266
649636ef 1267 val = I915_READ(FDI_TX_CTL(pipe));
e2c719b7 1268 I915_STATE_WARN(!(val & FDI_TX_PLL_ENABLE), "FDI TX PLL assertion failure, should be active but is disabled\n");
040484af
JB
1269}
1270
55607e8a
DV
1271void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
1272 enum pipe pipe, bool state)
040484af 1273{
040484af 1274 u32 val;
55607e8a 1275 bool cur_state;
040484af 1276
649636ef 1277 val = I915_READ(FDI_RX_CTL(pipe));
55607e8a 1278 cur_state = !!(val & FDI_RX_PLL_ENABLE);
e2c719b7 1279 I915_STATE_WARN(cur_state != state,
55607e8a
DV
1280 "FDI RX PLL assertion failure (expected %s, current %s)\n",
1281 state_string(state), state_string(cur_state));
040484af
JB
1282}
1283
b680c37a
DV
1284void assert_panel_unlocked(struct drm_i915_private *dev_priv,
1285 enum pipe pipe)
ea0760cf 1286{
bedd4dba
JN
1287 struct drm_device *dev = dev_priv->dev;
1288 int pp_reg;
ea0760cf
JB
1289 u32 val;
1290 enum pipe panel_pipe = PIPE_A;
0de3b485 1291 bool locked = true;
ea0760cf 1292
bedd4dba
JN
1293 if (WARN_ON(HAS_DDI(dev)))
1294 return;
1295
1296 if (HAS_PCH_SPLIT(dev)) {
1297 u32 port_sel;
1298
ea0760cf 1299 pp_reg = PCH_PP_CONTROL;
bedd4dba
JN
1300 port_sel = I915_READ(PCH_PP_ON_DELAYS) & PANEL_PORT_SELECT_MASK;
1301
1302 if (port_sel == PANEL_PORT_SELECT_LVDS &&
1303 I915_READ(PCH_LVDS) & LVDS_PIPEB_SELECT)
1304 panel_pipe = PIPE_B;
1305 /* XXX: else fix for eDP */
1306 } else if (IS_VALLEYVIEW(dev)) {
1307 /* presumably write lock depends on pipe, not port select */
1308 pp_reg = VLV_PIPE_PP_CONTROL(pipe);
1309 panel_pipe = pipe;
ea0760cf
JB
1310 } else {
1311 pp_reg = PP_CONTROL;
bedd4dba
JN
1312 if (I915_READ(LVDS) & LVDS_PIPEB_SELECT)
1313 panel_pipe = PIPE_B;
ea0760cf
JB
1314 }
1315
1316 val = I915_READ(pp_reg);
1317 if (!(val & PANEL_POWER_ON) ||
ec49ba2d 1318 ((val & PANEL_UNLOCK_MASK) == PANEL_UNLOCK_REGS))
ea0760cf
JB
1319 locked = false;
1320
e2c719b7 1321 I915_STATE_WARN(panel_pipe == pipe && locked,
ea0760cf 1322 "panel assertion failure, pipe %c regs locked\n",
9db4a9c7 1323 pipe_name(pipe));
ea0760cf
JB
1324}
1325
93ce0ba6
JN
1326static void assert_cursor(struct drm_i915_private *dev_priv,
1327 enum pipe pipe, bool state)
1328{
1329 struct drm_device *dev = dev_priv->dev;
1330 bool cur_state;
1331
d9d82081 1332 if (IS_845G(dev) || IS_I865G(dev))
0b87c24e 1333 cur_state = I915_READ(CURCNTR(PIPE_A)) & CURSOR_ENABLE;
d9d82081 1334 else
5efb3e28 1335 cur_state = I915_READ(CURCNTR(pipe)) & CURSOR_MODE;
93ce0ba6 1336
e2c719b7 1337 I915_STATE_WARN(cur_state != state,
93ce0ba6
JN
1338 "cursor on pipe %c assertion failure (expected %s, current %s)\n",
1339 pipe_name(pipe), state_string(state), state_string(cur_state));
1340}
1341#define assert_cursor_enabled(d, p) assert_cursor(d, p, true)
1342#define assert_cursor_disabled(d, p) assert_cursor(d, p, false)
1343
b840d907
JB
1344void assert_pipe(struct drm_i915_private *dev_priv,
1345 enum pipe pipe, bool state)
b24e7179 1346{
63d7bbe9 1347 bool cur_state;
702e7a56
PZ
1348 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1349 pipe);
b24e7179 1350
b6b5d049
VS
1351 /* if we need the pipe quirk it must be always on */
1352 if ((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
1353 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
8e636784
DV
1354 state = true;
1355
f458ebbc 1356 if (!intel_display_power_is_enabled(dev_priv,
b97186f0 1357 POWER_DOMAIN_TRANSCODER(cpu_transcoder))) {
69310161
PZ
1358 cur_state = false;
1359 } else {
649636ef 1360 u32 val = I915_READ(PIPECONF(cpu_transcoder));
69310161
PZ
1361 cur_state = !!(val & PIPECONF_ENABLE);
1362 }
1363
e2c719b7 1364 I915_STATE_WARN(cur_state != state,
63d7bbe9 1365 "pipe %c assertion failure (expected %s, current %s)\n",
9db4a9c7 1366 pipe_name(pipe), state_string(state), state_string(cur_state));
b24e7179
JB
1367}
1368
931872fc
CW
1369static void assert_plane(struct drm_i915_private *dev_priv,
1370 enum plane plane, bool state)
b24e7179 1371{
b24e7179 1372 u32 val;
931872fc 1373 bool cur_state;
b24e7179 1374
649636ef 1375 val = I915_READ(DSPCNTR(plane));
931872fc 1376 cur_state = !!(val & DISPLAY_PLANE_ENABLE);
e2c719b7 1377 I915_STATE_WARN(cur_state != state,
931872fc
CW
1378 "plane %c assertion failure (expected %s, current %s)\n",
1379 plane_name(plane), state_string(state), state_string(cur_state));
b24e7179
JB
1380}
1381
931872fc
CW
1382#define assert_plane_enabled(d, p) assert_plane(d, p, true)
1383#define assert_plane_disabled(d, p) assert_plane(d, p, false)
1384
b24e7179
JB
1385static void assert_planes_disabled(struct drm_i915_private *dev_priv,
1386 enum pipe pipe)
1387{
653e1026 1388 struct drm_device *dev = dev_priv->dev;
649636ef 1389 int i;
b24e7179 1390
653e1026
VS
1391 /* Primary planes are fixed to pipes on gen4+ */
1392 if (INTEL_INFO(dev)->gen >= 4) {
649636ef 1393 u32 val = I915_READ(DSPCNTR(pipe));
e2c719b7 1394 I915_STATE_WARN(val & DISPLAY_PLANE_ENABLE,
28c05794
AJ
1395 "plane %c assertion failure, should be disabled but not\n",
1396 plane_name(pipe));
19ec1358 1397 return;
28c05794 1398 }
19ec1358 1399
b24e7179 1400 /* Need to check both planes against the pipe */
055e393f 1401 for_each_pipe(dev_priv, i) {
649636ef
VS
1402 u32 val = I915_READ(DSPCNTR(i));
1403 enum pipe cur_pipe = (val & DISPPLANE_SEL_PIPE_MASK) >>
b24e7179 1404 DISPPLANE_SEL_PIPE_SHIFT;
e2c719b7 1405 I915_STATE_WARN((val & DISPLAY_PLANE_ENABLE) && pipe == cur_pipe,
9db4a9c7
JB
1406 "plane %c assertion failure, should be off on pipe %c but is still active\n",
1407 plane_name(i), pipe_name(pipe));
b24e7179
JB
1408 }
1409}
1410
19332d7a
JB
1411static void assert_sprites_disabled(struct drm_i915_private *dev_priv,
1412 enum pipe pipe)
1413{
20674eef 1414 struct drm_device *dev = dev_priv->dev;
649636ef 1415 int sprite;
19332d7a 1416
7feb8b88 1417 if (INTEL_INFO(dev)->gen >= 9) {
3bdcfc0c 1418 for_each_sprite(dev_priv, pipe, sprite) {
649636ef 1419 u32 val = I915_READ(PLANE_CTL(pipe, sprite));
e2c719b7 1420 I915_STATE_WARN(val & PLANE_CTL_ENABLE,
7feb8b88
DL
1421 "plane %d assertion failure, should be off on pipe %c but is still active\n",
1422 sprite, pipe_name(pipe));
1423 }
1424 } else if (IS_VALLEYVIEW(dev)) {
3bdcfc0c 1425 for_each_sprite(dev_priv, pipe, sprite) {
649636ef 1426 u32 val = I915_READ(SPCNTR(pipe, sprite));
e2c719b7 1427 I915_STATE_WARN(val & SP_ENABLE,
20674eef 1428 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
1fe47785 1429 sprite_name(pipe, sprite), pipe_name(pipe));
20674eef
VS
1430 }
1431 } else if (INTEL_INFO(dev)->gen >= 7) {
649636ef 1432 u32 val = I915_READ(SPRCTL(pipe));
e2c719b7 1433 I915_STATE_WARN(val & SPRITE_ENABLE,
06da8da2 1434 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
20674eef
VS
1435 plane_name(pipe), pipe_name(pipe));
1436 } else if (INTEL_INFO(dev)->gen >= 5) {
649636ef 1437 u32 val = I915_READ(DVSCNTR(pipe));
e2c719b7 1438 I915_STATE_WARN(val & DVS_ENABLE,
06da8da2 1439 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
20674eef 1440 plane_name(pipe), pipe_name(pipe));
19332d7a
JB
1441 }
1442}
1443
08c71e5e
VS
1444static void assert_vblank_disabled(struct drm_crtc *crtc)
1445{
e2c719b7 1446 if (I915_STATE_WARN_ON(drm_crtc_vblank_get(crtc) == 0))
08c71e5e
VS
1447 drm_crtc_vblank_put(crtc);
1448}
1449
89eff4be 1450static void ibx_assert_pch_refclk_enabled(struct drm_i915_private *dev_priv)
92f2584a
JB
1451{
1452 u32 val;
1453 bool enabled;
1454
e2c719b7 1455 I915_STATE_WARN_ON(!(HAS_PCH_IBX(dev_priv->dev) || HAS_PCH_CPT(dev_priv->dev)));
9d82aa17 1456
92f2584a
JB
1457 val = I915_READ(PCH_DREF_CONTROL);
1458 enabled = !!(val & (DREF_SSC_SOURCE_MASK | DREF_NONSPREAD_SOURCE_MASK |
1459 DREF_SUPERSPREAD_SOURCE_MASK));
e2c719b7 1460 I915_STATE_WARN(!enabled, "PCH refclk assertion failure, should be active but is disabled\n");
92f2584a
JB
1461}
1462
ab9412ba
DV
1463static void assert_pch_transcoder_disabled(struct drm_i915_private *dev_priv,
1464 enum pipe pipe)
92f2584a 1465{
92f2584a
JB
1466 u32 val;
1467 bool enabled;
1468
649636ef 1469 val = I915_READ(PCH_TRANSCONF(pipe));
92f2584a 1470 enabled = !!(val & TRANS_ENABLE);
e2c719b7 1471 I915_STATE_WARN(enabled,
9db4a9c7
JB
1472 "transcoder assertion failed, should be off on pipe %c but is still active\n",
1473 pipe_name(pipe));
92f2584a
JB
1474}
1475
4e634389
KP
1476static bool dp_pipe_enabled(struct drm_i915_private *dev_priv,
1477 enum pipe pipe, u32 port_sel, u32 val)
f0575e92
KP
1478{
1479 if ((val & DP_PORT_EN) == 0)
1480 return false;
1481
1482 if (HAS_PCH_CPT(dev_priv->dev)) {
1483 u32 trans_dp_ctl_reg = TRANS_DP_CTL(pipe);
1484 u32 trans_dp_ctl = I915_READ(trans_dp_ctl_reg);
1485 if ((trans_dp_ctl & TRANS_DP_PORT_SEL_MASK) != port_sel)
1486 return false;
44f37d1f
CML
1487 } else if (IS_CHERRYVIEW(dev_priv->dev)) {
1488 if ((val & DP_PIPE_MASK_CHV) != DP_PIPE_SELECT_CHV(pipe))
1489 return false;
f0575e92
KP
1490 } else {
1491 if ((val & DP_PIPE_MASK) != (pipe << 30))
1492 return false;
1493 }
1494 return true;
1495}
1496
1519b995
KP
1497static bool hdmi_pipe_enabled(struct drm_i915_private *dev_priv,
1498 enum pipe pipe, u32 val)
1499{
dc0fa718 1500 if ((val & SDVO_ENABLE) == 0)
1519b995
KP
1501 return false;
1502
1503 if (HAS_PCH_CPT(dev_priv->dev)) {
dc0fa718 1504 if ((val & SDVO_PIPE_SEL_MASK_CPT) != SDVO_PIPE_SEL_CPT(pipe))
1519b995 1505 return false;
44f37d1f
CML
1506 } else if (IS_CHERRYVIEW(dev_priv->dev)) {
1507 if ((val & SDVO_PIPE_SEL_MASK_CHV) != SDVO_PIPE_SEL_CHV(pipe))
1508 return false;
1519b995 1509 } else {
dc0fa718 1510 if ((val & SDVO_PIPE_SEL_MASK) != SDVO_PIPE_SEL(pipe))
1519b995
KP
1511 return false;
1512 }
1513 return true;
1514}
1515
1516static bool lvds_pipe_enabled(struct drm_i915_private *dev_priv,
1517 enum pipe pipe, u32 val)
1518{
1519 if ((val & LVDS_PORT_EN) == 0)
1520 return false;
1521
1522 if (HAS_PCH_CPT(dev_priv->dev)) {
1523 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1524 return false;
1525 } else {
1526 if ((val & LVDS_PIPE_MASK) != LVDS_PIPE(pipe))
1527 return false;
1528 }
1529 return true;
1530}
1531
1532static bool adpa_pipe_enabled(struct drm_i915_private *dev_priv,
1533 enum pipe pipe, u32 val)
1534{
1535 if ((val & ADPA_DAC_ENABLE) == 0)
1536 return false;
1537 if (HAS_PCH_CPT(dev_priv->dev)) {
1538 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1539 return false;
1540 } else {
1541 if ((val & ADPA_PIPE_SELECT_MASK) != ADPA_PIPE_SELECT(pipe))
1542 return false;
1543 }
1544 return true;
1545}
1546
291906f1 1547static void assert_pch_dp_disabled(struct drm_i915_private *dev_priv,
f0575e92 1548 enum pipe pipe, int reg, u32 port_sel)
291906f1 1549{
47a05eca 1550 u32 val = I915_READ(reg);
e2c719b7 1551 I915_STATE_WARN(dp_pipe_enabled(dev_priv, pipe, port_sel, val),
291906f1 1552 "PCH DP (0x%08x) enabled on transcoder %c, should be disabled\n",
9db4a9c7 1553 reg, pipe_name(pipe));
de9a35ab 1554
e2c719b7 1555 I915_STATE_WARN(HAS_PCH_IBX(dev_priv->dev) && (val & DP_PORT_EN) == 0
75c5da27 1556 && (val & DP_PIPEB_SELECT),
de9a35ab 1557 "IBX PCH dp port still using transcoder B\n");
291906f1
JB
1558}
1559
1560static void assert_pch_hdmi_disabled(struct drm_i915_private *dev_priv,
1561 enum pipe pipe, int reg)
1562{
47a05eca 1563 u32 val = I915_READ(reg);
e2c719b7 1564 I915_STATE_WARN(hdmi_pipe_enabled(dev_priv, pipe, val),
23c99e77 1565 "PCH HDMI (0x%08x) enabled on transcoder %c, should be disabled\n",
9db4a9c7 1566 reg, pipe_name(pipe));
de9a35ab 1567
e2c719b7 1568 I915_STATE_WARN(HAS_PCH_IBX(dev_priv->dev) && (val & SDVO_ENABLE) == 0
75c5da27 1569 && (val & SDVO_PIPE_B_SELECT),
de9a35ab 1570 "IBX PCH hdmi port still using transcoder B\n");
291906f1
JB
1571}
1572
1573static void assert_pch_ports_disabled(struct drm_i915_private *dev_priv,
1574 enum pipe pipe)
1575{
291906f1 1576 u32 val;
291906f1 1577
f0575e92
KP
1578 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_B, TRANS_DP_PORT_SEL_B);
1579 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_C, TRANS_DP_PORT_SEL_C);
1580 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_D, TRANS_DP_PORT_SEL_D);
291906f1 1581
649636ef 1582 val = I915_READ(PCH_ADPA);
e2c719b7 1583 I915_STATE_WARN(adpa_pipe_enabled(dev_priv, pipe, val),
291906f1 1584 "PCH VGA enabled on transcoder %c, should be disabled\n",
9db4a9c7 1585 pipe_name(pipe));
291906f1 1586
649636ef 1587 val = I915_READ(PCH_LVDS);
e2c719b7 1588 I915_STATE_WARN(lvds_pipe_enabled(dev_priv, pipe, val),
291906f1 1589 "PCH LVDS enabled on transcoder %c, should be disabled\n",
9db4a9c7 1590 pipe_name(pipe));
291906f1 1591
e2debe91
PZ
1592 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIB);
1593 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIC);
1594 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMID);
291906f1
JB
1595}
1596
d288f65f 1597static void vlv_enable_pll(struct intel_crtc *crtc,
5cec258b 1598 const struct intel_crtc_state *pipe_config)
87442f73 1599{
426115cf
DV
1600 struct drm_device *dev = crtc->base.dev;
1601 struct drm_i915_private *dev_priv = dev->dev_private;
1602 int reg = DPLL(crtc->pipe);
d288f65f 1603 u32 dpll = pipe_config->dpll_hw_state.dpll;
87442f73 1604
426115cf 1605 assert_pipe_disabled(dev_priv, crtc->pipe);
87442f73
DV
1606
1607 /* No really, not for ILK+ */
1608 BUG_ON(!IS_VALLEYVIEW(dev_priv->dev));
1609
1610 /* PLL is protected by panel, make sure we can write it */
6a9e7363 1611 if (IS_MOBILE(dev_priv->dev))
426115cf 1612 assert_panel_unlocked(dev_priv, crtc->pipe);
87442f73 1613
426115cf
DV
1614 I915_WRITE(reg, dpll);
1615 POSTING_READ(reg);
1616 udelay(150);
1617
1618 if (wait_for(((I915_READ(reg) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
1619 DRM_ERROR("DPLL %d failed to lock\n", crtc->pipe);
1620
d288f65f 1621 I915_WRITE(DPLL_MD(crtc->pipe), pipe_config->dpll_hw_state.dpll_md);
426115cf 1622 POSTING_READ(DPLL_MD(crtc->pipe));
87442f73
DV
1623
1624 /* We do this three times for luck */
426115cf 1625 I915_WRITE(reg, dpll);
87442f73
DV
1626 POSTING_READ(reg);
1627 udelay(150); /* wait for warmup */
426115cf 1628 I915_WRITE(reg, dpll);
87442f73
DV
1629 POSTING_READ(reg);
1630 udelay(150); /* wait for warmup */
426115cf 1631 I915_WRITE(reg, dpll);
87442f73
DV
1632 POSTING_READ(reg);
1633 udelay(150); /* wait for warmup */
1634}
1635
d288f65f 1636static void chv_enable_pll(struct intel_crtc *crtc,
5cec258b 1637 const struct intel_crtc_state *pipe_config)
9d556c99
CML
1638{
1639 struct drm_device *dev = crtc->base.dev;
1640 struct drm_i915_private *dev_priv = dev->dev_private;
1641 int pipe = crtc->pipe;
1642 enum dpio_channel port = vlv_pipe_to_channel(pipe);
9d556c99
CML
1643 u32 tmp;
1644
1645 assert_pipe_disabled(dev_priv, crtc->pipe);
1646
1647 BUG_ON(!IS_CHERRYVIEW(dev_priv->dev));
1648
a580516d 1649 mutex_lock(&dev_priv->sb_lock);
9d556c99
CML
1650
1651 /* Enable back the 10bit clock to display controller */
1652 tmp = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1653 tmp |= DPIO_DCLKP_EN;
1654 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), tmp);
1655
54433e91
VS
1656 mutex_unlock(&dev_priv->sb_lock);
1657
9d556c99
CML
1658 /*
1659 * Need to wait > 100ns between dclkp clock enable bit and PLL enable.
1660 */
1661 udelay(1);
1662
1663 /* Enable PLL */
d288f65f 1664 I915_WRITE(DPLL(pipe), pipe_config->dpll_hw_state.dpll);
9d556c99
CML
1665
1666 /* Check PLL is locked */
a11b0703 1667 if (wait_for(((I915_READ(DPLL(pipe)) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
9d556c99
CML
1668 DRM_ERROR("PLL %d failed to lock\n", pipe);
1669
a11b0703 1670 /* not sure when this should be written */
d288f65f 1671 I915_WRITE(DPLL_MD(pipe), pipe_config->dpll_hw_state.dpll_md);
a11b0703 1672 POSTING_READ(DPLL_MD(pipe));
9d556c99
CML
1673}
1674
1c4e0274
VS
1675static int intel_num_dvo_pipes(struct drm_device *dev)
1676{
1677 struct intel_crtc *crtc;
1678 int count = 0;
1679
1680 for_each_intel_crtc(dev, crtc)
3538b9df 1681 count += crtc->base.state->active &&
409ee761 1682 intel_pipe_has_type(crtc, INTEL_OUTPUT_DVO);
1c4e0274
VS
1683
1684 return count;
1685}
1686
66e3d5c0 1687static void i9xx_enable_pll(struct intel_crtc *crtc)
63d7bbe9 1688{
66e3d5c0
DV
1689 struct drm_device *dev = crtc->base.dev;
1690 struct drm_i915_private *dev_priv = dev->dev_private;
1691 int reg = DPLL(crtc->pipe);
6e3c9717 1692 u32 dpll = crtc->config->dpll_hw_state.dpll;
63d7bbe9 1693
66e3d5c0 1694 assert_pipe_disabled(dev_priv, crtc->pipe);
58c6eaa2 1695
63d7bbe9 1696 /* No really, not for ILK+ */
3d13ef2e 1697 BUG_ON(INTEL_INFO(dev)->gen >= 5);
63d7bbe9
JB
1698
1699 /* PLL is protected by panel, make sure we can write it */
66e3d5c0
DV
1700 if (IS_MOBILE(dev) && !IS_I830(dev))
1701 assert_panel_unlocked(dev_priv, crtc->pipe);
63d7bbe9 1702
1c4e0274
VS
1703 /* Enable DVO 2x clock on both PLLs if necessary */
1704 if (IS_I830(dev) && intel_num_dvo_pipes(dev) > 0) {
1705 /*
1706 * It appears to be important that we don't enable this
1707 * for the current pipe before otherwise configuring the
1708 * PLL. No idea how this should be handled if multiple
1709 * DVO outputs are enabled simultaneosly.
1710 */
1711 dpll |= DPLL_DVO_2X_MODE;
1712 I915_WRITE(DPLL(!crtc->pipe),
1713 I915_READ(DPLL(!crtc->pipe)) | DPLL_DVO_2X_MODE);
1714 }
66e3d5c0 1715
c2b63374
VS
1716 /*
1717 * Apparently we need to have VGA mode enabled prior to changing
1718 * the P1/P2 dividers. Otherwise the DPLL will keep using the old
1719 * dividers, even though the register value does change.
1720 */
1721 I915_WRITE(reg, 0);
1722
8e7a65aa
VS
1723 I915_WRITE(reg, dpll);
1724
66e3d5c0
DV
1725 /* Wait for the clocks to stabilize. */
1726 POSTING_READ(reg);
1727 udelay(150);
1728
1729 if (INTEL_INFO(dev)->gen >= 4) {
1730 I915_WRITE(DPLL_MD(crtc->pipe),
6e3c9717 1731 crtc->config->dpll_hw_state.dpll_md);
66e3d5c0
DV
1732 } else {
1733 /* The pixel multiplier can only be updated once the
1734 * DPLL is enabled and the clocks are stable.
1735 *
1736 * So write it again.
1737 */
1738 I915_WRITE(reg, dpll);
1739 }
63d7bbe9
JB
1740
1741 /* We do this three times for luck */
66e3d5c0 1742 I915_WRITE(reg, dpll);
63d7bbe9
JB
1743 POSTING_READ(reg);
1744 udelay(150); /* wait for warmup */
66e3d5c0 1745 I915_WRITE(reg, dpll);
63d7bbe9
JB
1746 POSTING_READ(reg);
1747 udelay(150); /* wait for warmup */
66e3d5c0 1748 I915_WRITE(reg, dpll);
63d7bbe9
JB
1749 POSTING_READ(reg);
1750 udelay(150); /* wait for warmup */
1751}
1752
1753/**
50b44a44 1754 * i9xx_disable_pll - disable a PLL
63d7bbe9
JB
1755 * @dev_priv: i915 private structure
1756 * @pipe: pipe PLL to disable
1757 *
1758 * Disable the PLL for @pipe, making sure the pipe is off first.
1759 *
1760 * Note! This is for pre-ILK only.
1761 */
1c4e0274 1762static void i9xx_disable_pll(struct intel_crtc *crtc)
63d7bbe9 1763{
1c4e0274
VS
1764 struct drm_device *dev = crtc->base.dev;
1765 struct drm_i915_private *dev_priv = dev->dev_private;
1766 enum pipe pipe = crtc->pipe;
1767
1768 /* Disable DVO 2x clock on both PLLs if necessary */
1769 if (IS_I830(dev) &&
409ee761 1770 intel_pipe_has_type(crtc, INTEL_OUTPUT_DVO) &&
3538b9df 1771 !intel_num_dvo_pipes(dev)) {
1c4e0274
VS
1772 I915_WRITE(DPLL(PIPE_B),
1773 I915_READ(DPLL(PIPE_B)) & ~DPLL_DVO_2X_MODE);
1774 I915_WRITE(DPLL(PIPE_A),
1775 I915_READ(DPLL(PIPE_A)) & ~DPLL_DVO_2X_MODE);
1776 }
1777
b6b5d049
VS
1778 /* Don't disable pipe or pipe PLLs if needed */
1779 if ((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
1780 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
63d7bbe9
JB
1781 return;
1782
1783 /* Make sure the pipe isn't still relying on us */
1784 assert_pipe_disabled(dev_priv, pipe);
1785
b8afb911 1786 I915_WRITE(DPLL(pipe), DPLL_VGA_MODE_DIS);
50b44a44 1787 POSTING_READ(DPLL(pipe));
63d7bbe9
JB
1788}
1789
f6071166
JB
1790static void vlv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1791{
b8afb911 1792 u32 val;
f6071166
JB
1793
1794 /* Make sure the pipe isn't still relying on us */
1795 assert_pipe_disabled(dev_priv, pipe);
1796
e5cbfbfb
ID
1797 /*
1798 * Leave integrated clock source and reference clock enabled for pipe B.
1799 * The latter is needed for VGA hotplug / manual detection.
1800 */
b8afb911 1801 val = DPLL_VGA_MODE_DIS;
f6071166 1802 if (pipe == PIPE_B)
60bfe44f 1803 val = DPLL_INTEGRATED_CRI_CLK_VLV | DPLL_REF_CLK_ENABLE_VLV;
f6071166
JB
1804 I915_WRITE(DPLL(pipe), val);
1805 POSTING_READ(DPLL(pipe));
076ed3b2
CML
1806
1807}
1808
1809static void chv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1810{
d752048d 1811 enum dpio_channel port = vlv_pipe_to_channel(pipe);
076ed3b2
CML
1812 u32 val;
1813
a11b0703
VS
1814 /* Make sure the pipe isn't still relying on us */
1815 assert_pipe_disabled(dev_priv, pipe);
076ed3b2 1816
a11b0703 1817 /* Set PLL en = 0 */
60bfe44f
VS
1818 val = DPLL_SSC_REF_CLK_CHV |
1819 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS;
a11b0703
VS
1820 if (pipe != PIPE_A)
1821 val |= DPLL_INTEGRATED_CRI_CLK_VLV;
1822 I915_WRITE(DPLL(pipe), val);
1823 POSTING_READ(DPLL(pipe));
d752048d 1824
a580516d 1825 mutex_lock(&dev_priv->sb_lock);
d752048d
VS
1826
1827 /* Disable 10bit clock to display controller */
1828 val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1829 val &= ~DPIO_DCLKP_EN;
1830 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), val);
1831
a580516d 1832 mutex_unlock(&dev_priv->sb_lock);
f6071166
JB
1833}
1834
e4607fcf 1835void vlv_wait_port_ready(struct drm_i915_private *dev_priv,
9b6de0a1
VS
1836 struct intel_digital_port *dport,
1837 unsigned int expected_mask)
89b667f8
JB
1838{
1839 u32 port_mask;
00fc31b7 1840 int dpll_reg;
89b667f8 1841
e4607fcf
CML
1842 switch (dport->port) {
1843 case PORT_B:
89b667f8 1844 port_mask = DPLL_PORTB_READY_MASK;
00fc31b7 1845 dpll_reg = DPLL(0);
e4607fcf
CML
1846 break;
1847 case PORT_C:
89b667f8 1848 port_mask = DPLL_PORTC_READY_MASK;
00fc31b7 1849 dpll_reg = DPLL(0);
9b6de0a1 1850 expected_mask <<= 4;
00fc31b7
CML
1851 break;
1852 case PORT_D:
1853 port_mask = DPLL_PORTD_READY_MASK;
1854 dpll_reg = DPIO_PHY_STATUS;
e4607fcf
CML
1855 break;
1856 default:
1857 BUG();
1858 }
89b667f8 1859
9b6de0a1
VS
1860 if (wait_for((I915_READ(dpll_reg) & port_mask) == expected_mask, 1000))
1861 WARN(1, "timed out waiting for port %c ready: got 0x%x, expected 0x%x\n",
1862 port_name(dport->port), I915_READ(dpll_reg) & port_mask, expected_mask);
89b667f8
JB
1863}
1864
b14b1055
DV
1865static void intel_prepare_shared_dpll(struct intel_crtc *crtc)
1866{
1867 struct drm_device *dev = crtc->base.dev;
1868 struct drm_i915_private *dev_priv = dev->dev_private;
1869 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
1870
be19f0ff
CW
1871 if (WARN_ON(pll == NULL))
1872 return;
1873
3e369b76 1874 WARN_ON(!pll->config.crtc_mask);
b14b1055
DV
1875 if (pll->active == 0) {
1876 DRM_DEBUG_DRIVER("setting up %s\n", pll->name);
1877 WARN_ON(pll->on);
1878 assert_shared_dpll_disabled(dev_priv, pll);
1879
1880 pll->mode_set(dev_priv, pll);
1881 }
1882}
1883
92f2584a 1884/**
85b3894f 1885 * intel_enable_shared_dpll - enable PCH PLL
92f2584a
JB
1886 * @dev_priv: i915 private structure
1887 * @pipe: pipe PLL to enable
1888 *
1889 * The PCH PLL needs to be enabled before the PCH transcoder, since it
1890 * drives the transcoder clock.
1891 */
85b3894f 1892static void intel_enable_shared_dpll(struct intel_crtc *crtc)
92f2584a 1893{
3d13ef2e
DL
1894 struct drm_device *dev = crtc->base.dev;
1895 struct drm_i915_private *dev_priv = dev->dev_private;
e2b78267 1896 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
92f2584a 1897
87a875bb 1898 if (WARN_ON(pll == NULL))
48da64a8
CW
1899 return;
1900
3e369b76 1901 if (WARN_ON(pll->config.crtc_mask == 0))
48da64a8 1902 return;
ee7b9f93 1903
74dd6928 1904 DRM_DEBUG_KMS("enable %s (active %d, on? %d) for crtc %d\n",
46edb027 1905 pll->name, pll->active, pll->on,
e2b78267 1906 crtc->base.base.id);
92f2584a 1907
cdbd2316
DV
1908 if (pll->active++) {
1909 WARN_ON(!pll->on);
e9d6944e 1910 assert_shared_dpll_enabled(dev_priv, pll);
ee7b9f93
JB
1911 return;
1912 }
f4a091c7 1913 WARN_ON(pll->on);
ee7b9f93 1914
bd2bb1b9
PZ
1915 intel_display_power_get(dev_priv, POWER_DOMAIN_PLLS);
1916
46edb027 1917 DRM_DEBUG_KMS("enabling %s\n", pll->name);
e7b903d2 1918 pll->enable(dev_priv, pll);
ee7b9f93 1919 pll->on = true;
92f2584a
JB
1920}
1921
f6daaec2 1922static void intel_disable_shared_dpll(struct intel_crtc *crtc)
92f2584a 1923{
3d13ef2e
DL
1924 struct drm_device *dev = crtc->base.dev;
1925 struct drm_i915_private *dev_priv = dev->dev_private;
e2b78267 1926 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
4c609cb8 1927
92f2584a 1928 /* PCH only available on ILK+ */
80aa9312
JB
1929 if (INTEL_INFO(dev)->gen < 5)
1930 return;
1931
eddfcbcd
ML
1932 if (pll == NULL)
1933 return;
92f2584a 1934
eddfcbcd 1935 if (WARN_ON(!(pll->config.crtc_mask & (1 << drm_crtc_index(&crtc->base)))))
48da64a8 1936 return;
7a419866 1937
46edb027
DV
1938 DRM_DEBUG_KMS("disable %s (active %d, on? %d) for crtc %d\n",
1939 pll->name, pll->active, pll->on,
e2b78267 1940 crtc->base.base.id);
7a419866 1941
48da64a8 1942 if (WARN_ON(pll->active == 0)) {
e9d6944e 1943 assert_shared_dpll_disabled(dev_priv, pll);
48da64a8
CW
1944 return;
1945 }
1946
e9d6944e 1947 assert_shared_dpll_enabled(dev_priv, pll);
f4a091c7 1948 WARN_ON(!pll->on);
cdbd2316 1949 if (--pll->active)
7a419866 1950 return;
ee7b9f93 1951
46edb027 1952 DRM_DEBUG_KMS("disabling %s\n", pll->name);
e7b903d2 1953 pll->disable(dev_priv, pll);
ee7b9f93 1954 pll->on = false;
bd2bb1b9
PZ
1955
1956 intel_display_power_put(dev_priv, POWER_DOMAIN_PLLS);
92f2584a
JB
1957}
1958
b8a4f404
PZ
1959static void ironlake_enable_pch_transcoder(struct drm_i915_private *dev_priv,
1960 enum pipe pipe)
040484af 1961{
23670b32 1962 struct drm_device *dev = dev_priv->dev;
7c26e5c6 1963 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
e2b78267 1964 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
23670b32 1965 uint32_t reg, val, pipeconf_val;
040484af
JB
1966
1967 /* PCH only available on ILK+ */
55522f37 1968 BUG_ON(!HAS_PCH_SPLIT(dev));
040484af
JB
1969
1970 /* Make sure PCH DPLL is enabled */
e72f9fbf 1971 assert_shared_dpll_enabled(dev_priv,
e9d6944e 1972 intel_crtc_to_shared_dpll(intel_crtc));
040484af
JB
1973
1974 /* FDI must be feeding us bits for PCH ports */
1975 assert_fdi_tx_enabled(dev_priv, pipe);
1976 assert_fdi_rx_enabled(dev_priv, pipe);
1977
23670b32
DV
1978 if (HAS_PCH_CPT(dev)) {
1979 /* Workaround: Set the timing override bit before enabling the
1980 * pch transcoder. */
1981 reg = TRANS_CHICKEN2(pipe);
1982 val = I915_READ(reg);
1983 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
1984 I915_WRITE(reg, val);
59c859d6 1985 }
23670b32 1986
ab9412ba 1987 reg = PCH_TRANSCONF(pipe);
040484af 1988 val = I915_READ(reg);
5f7f726d 1989 pipeconf_val = I915_READ(PIPECONF(pipe));
e9bcff5c
JB
1990
1991 if (HAS_PCH_IBX(dev_priv->dev)) {
1992 /*
c5de7c6f
VS
1993 * Make the BPC in transcoder be consistent with
1994 * that in pipeconf reg. For HDMI we must use 8bpc
1995 * here for both 8bpc and 12bpc.
e9bcff5c 1996 */
dfd07d72 1997 val &= ~PIPECONF_BPC_MASK;
c5de7c6f
VS
1998 if (intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_HDMI))
1999 val |= PIPECONF_8BPC;
2000 else
2001 val |= pipeconf_val & PIPECONF_BPC_MASK;
e9bcff5c 2002 }
5f7f726d
PZ
2003
2004 val &= ~TRANS_INTERLACE_MASK;
2005 if ((pipeconf_val & PIPECONF_INTERLACE_MASK) == PIPECONF_INTERLACED_ILK)
7c26e5c6 2006 if (HAS_PCH_IBX(dev_priv->dev) &&
409ee761 2007 intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
7c26e5c6
PZ
2008 val |= TRANS_LEGACY_INTERLACED_ILK;
2009 else
2010 val |= TRANS_INTERLACED;
5f7f726d
PZ
2011 else
2012 val |= TRANS_PROGRESSIVE;
2013
040484af
JB
2014 I915_WRITE(reg, val | TRANS_ENABLE);
2015 if (wait_for(I915_READ(reg) & TRANS_STATE_ENABLE, 100))
4bb6f1f3 2016 DRM_ERROR("failed to enable transcoder %c\n", pipe_name(pipe));
040484af
JB
2017}
2018
8fb033d7 2019static void lpt_enable_pch_transcoder(struct drm_i915_private *dev_priv,
937bb610 2020 enum transcoder cpu_transcoder)
040484af 2021{
8fb033d7 2022 u32 val, pipeconf_val;
8fb033d7
PZ
2023
2024 /* PCH only available on ILK+ */
55522f37 2025 BUG_ON(!HAS_PCH_SPLIT(dev_priv->dev));
8fb033d7 2026
8fb033d7 2027 /* FDI must be feeding us bits for PCH ports */
1a240d4d 2028 assert_fdi_tx_enabled(dev_priv, (enum pipe) cpu_transcoder);
937bb610 2029 assert_fdi_rx_enabled(dev_priv, TRANSCODER_A);
8fb033d7 2030
223a6fdf 2031 /* Workaround: set timing override bit. */
36c0d0cf 2032 val = I915_READ(TRANS_CHICKEN2(PIPE_A));
23670b32 2033 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
36c0d0cf 2034 I915_WRITE(TRANS_CHICKEN2(PIPE_A), val);
223a6fdf 2035
25f3ef11 2036 val = TRANS_ENABLE;
937bb610 2037 pipeconf_val = I915_READ(PIPECONF(cpu_transcoder));
8fb033d7 2038
9a76b1c6
PZ
2039 if ((pipeconf_val & PIPECONF_INTERLACE_MASK_HSW) ==
2040 PIPECONF_INTERLACED_ILK)
a35f2679 2041 val |= TRANS_INTERLACED;
8fb033d7
PZ
2042 else
2043 val |= TRANS_PROGRESSIVE;
2044
ab9412ba
DV
2045 I915_WRITE(LPT_TRANSCONF, val);
2046 if (wait_for(I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE, 100))
937bb610 2047 DRM_ERROR("Failed to enable PCH transcoder\n");
8fb033d7
PZ
2048}
2049
b8a4f404
PZ
2050static void ironlake_disable_pch_transcoder(struct drm_i915_private *dev_priv,
2051 enum pipe pipe)
040484af 2052{
23670b32
DV
2053 struct drm_device *dev = dev_priv->dev;
2054 uint32_t reg, val;
040484af
JB
2055
2056 /* FDI relies on the transcoder */
2057 assert_fdi_tx_disabled(dev_priv, pipe);
2058 assert_fdi_rx_disabled(dev_priv, pipe);
2059
291906f1
JB
2060 /* Ports must be off as well */
2061 assert_pch_ports_disabled(dev_priv, pipe);
2062
ab9412ba 2063 reg = PCH_TRANSCONF(pipe);
040484af
JB
2064 val = I915_READ(reg);
2065 val &= ~TRANS_ENABLE;
2066 I915_WRITE(reg, val);
2067 /* wait for PCH transcoder off, transcoder state */
2068 if (wait_for((I915_READ(reg) & TRANS_STATE_ENABLE) == 0, 50))
4bb6f1f3 2069 DRM_ERROR("failed to disable transcoder %c\n", pipe_name(pipe));
23670b32
DV
2070
2071 if (!HAS_PCH_IBX(dev)) {
2072 /* Workaround: Clear the timing override chicken bit again. */
2073 reg = TRANS_CHICKEN2(pipe);
2074 val = I915_READ(reg);
2075 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
2076 I915_WRITE(reg, val);
2077 }
040484af
JB
2078}
2079
ab4d966c 2080static void lpt_disable_pch_transcoder(struct drm_i915_private *dev_priv)
8fb033d7 2081{
8fb033d7
PZ
2082 u32 val;
2083
ab9412ba 2084 val = I915_READ(LPT_TRANSCONF);
8fb033d7 2085 val &= ~TRANS_ENABLE;
ab9412ba 2086 I915_WRITE(LPT_TRANSCONF, val);
8fb033d7 2087 /* wait for PCH transcoder off, transcoder state */
ab9412ba 2088 if (wait_for((I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE) == 0, 50))
8a52fd9f 2089 DRM_ERROR("Failed to disable PCH transcoder\n");
223a6fdf
PZ
2090
2091 /* Workaround: clear timing override bit. */
36c0d0cf 2092 val = I915_READ(TRANS_CHICKEN2(PIPE_A));
23670b32 2093 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
36c0d0cf 2094 I915_WRITE(TRANS_CHICKEN2(PIPE_A), val);
040484af
JB
2095}
2096
b24e7179 2097/**
309cfea8 2098 * intel_enable_pipe - enable a pipe, asserting requirements
0372264a 2099 * @crtc: crtc responsible for the pipe
b24e7179 2100 *
0372264a 2101 * Enable @crtc's pipe, making sure that various hardware specific requirements
b24e7179 2102 * are met, if applicable, e.g. PLL enabled, LVDS pairs enabled, etc.
b24e7179 2103 */
e1fdc473 2104static void intel_enable_pipe(struct intel_crtc *crtc)
b24e7179 2105{
0372264a
PZ
2106 struct drm_device *dev = crtc->base.dev;
2107 struct drm_i915_private *dev_priv = dev->dev_private;
2108 enum pipe pipe = crtc->pipe;
702e7a56
PZ
2109 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
2110 pipe);
1a240d4d 2111 enum pipe pch_transcoder;
b24e7179
JB
2112 int reg;
2113 u32 val;
2114
9e2ee2dd
VS
2115 DRM_DEBUG_KMS("enabling pipe %c\n", pipe_name(pipe));
2116
58c6eaa2 2117 assert_planes_disabled(dev_priv, pipe);
93ce0ba6 2118 assert_cursor_disabled(dev_priv, pipe);
58c6eaa2
DV
2119 assert_sprites_disabled(dev_priv, pipe);
2120
681e5811 2121 if (HAS_PCH_LPT(dev_priv->dev))
cc391bbb
PZ
2122 pch_transcoder = TRANSCODER_A;
2123 else
2124 pch_transcoder = pipe;
2125
b24e7179
JB
2126 /*
2127 * A pipe without a PLL won't actually be able to drive bits from
2128 * a plane. On ILK+ the pipe PLLs are integrated, so we don't
2129 * need the check.
2130 */
50360403 2131 if (HAS_GMCH_DISPLAY(dev_priv->dev))
409ee761 2132 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DSI))
23538ef1
JN
2133 assert_dsi_pll_enabled(dev_priv);
2134 else
2135 assert_pll_enabled(dev_priv, pipe);
040484af 2136 else {
6e3c9717 2137 if (crtc->config->has_pch_encoder) {
040484af 2138 /* if driving the PCH, we need FDI enabled */
cc391bbb 2139 assert_fdi_rx_pll_enabled(dev_priv, pch_transcoder);
1a240d4d
DV
2140 assert_fdi_tx_pll_enabled(dev_priv,
2141 (enum pipe) cpu_transcoder);
040484af
JB
2142 }
2143 /* FIXME: assert CPU port conditions for SNB+ */
2144 }
b24e7179 2145
702e7a56 2146 reg = PIPECONF(cpu_transcoder);
b24e7179 2147 val = I915_READ(reg);
7ad25d48 2148 if (val & PIPECONF_ENABLE) {
b6b5d049
VS
2149 WARN_ON(!((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
2150 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE)));
00d70b15 2151 return;
7ad25d48 2152 }
00d70b15
CW
2153
2154 I915_WRITE(reg, val | PIPECONF_ENABLE);
851855d8 2155 POSTING_READ(reg);
b24e7179
JB
2156}
2157
2158/**
309cfea8 2159 * intel_disable_pipe - disable a pipe, asserting requirements
575f7ab7 2160 * @crtc: crtc whose pipes is to be disabled
b24e7179 2161 *
575f7ab7
VS
2162 * Disable the pipe of @crtc, making sure that various hardware
2163 * specific requirements are met, if applicable, e.g. plane
2164 * disabled, panel fitter off, etc.
b24e7179
JB
2165 *
2166 * Will wait until the pipe has shut down before returning.
2167 */
575f7ab7 2168static void intel_disable_pipe(struct intel_crtc *crtc)
b24e7179 2169{
575f7ab7 2170 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
6e3c9717 2171 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
575f7ab7 2172 enum pipe pipe = crtc->pipe;
b24e7179
JB
2173 int reg;
2174 u32 val;
2175
9e2ee2dd
VS
2176 DRM_DEBUG_KMS("disabling pipe %c\n", pipe_name(pipe));
2177
b24e7179
JB
2178 /*
2179 * Make sure planes won't keep trying to pump pixels to us,
2180 * or we might hang the display.
2181 */
2182 assert_planes_disabled(dev_priv, pipe);
93ce0ba6 2183 assert_cursor_disabled(dev_priv, pipe);
19332d7a 2184 assert_sprites_disabled(dev_priv, pipe);
b24e7179 2185
702e7a56 2186 reg = PIPECONF(cpu_transcoder);
b24e7179 2187 val = I915_READ(reg);
00d70b15
CW
2188 if ((val & PIPECONF_ENABLE) == 0)
2189 return;
2190
67adc644
VS
2191 /*
2192 * Double wide has implications for planes
2193 * so best keep it disabled when not needed.
2194 */
6e3c9717 2195 if (crtc->config->double_wide)
67adc644
VS
2196 val &= ~PIPECONF_DOUBLE_WIDE;
2197
2198 /* Don't disable pipe or pipe PLLs if needed */
b6b5d049
VS
2199 if (!(pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) &&
2200 !(pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
67adc644
VS
2201 val &= ~PIPECONF_ENABLE;
2202
2203 I915_WRITE(reg, val);
2204 if ((val & PIPECONF_ENABLE) == 0)
2205 intel_wait_for_pipe_off(crtc);
b24e7179
JB
2206}
2207
693db184
CW
2208static bool need_vtd_wa(struct drm_device *dev)
2209{
2210#ifdef CONFIG_INTEL_IOMMU
2211 if (INTEL_INFO(dev)->gen >= 6 && intel_iommu_gfx_mapped)
2212 return true;
2213#endif
2214 return false;
2215}
2216
50470bb0 2217unsigned int
6761dd31 2218intel_tile_height(struct drm_device *dev, uint32_t pixel_format,
fe47ea0c 2219 uint64_t fb_format_modifier, unsigned int plane)
a57ce0b2 2220{
6761dd31
TU
2221 unsigned int tile_height;
2222 uint32_t pixel_bytes;
a57ce0b2 2223
b5d0e9bf
DL
2224 switch (fb_format_modifier) {
2225 case DRM_FORMAT_MOD_NONE:
2226 tile_height = 1;
2227 break;
2228 case I915_FORMAT_MOD_X_TILED:
2229 tile_height = IS_GEN2(dev) ? 16 : 8;
2230 break;
2231 case I915_FORMAT_MOD_Y_TILED:
2232 tile_height = 32;
2233 break;
2234 case I915_FORMAT_MOD_Yf_TILED:
fe47ea0c 2235 pixel_bytes = drm_format_plane_cpp(pixel_format, plane);
6761dd31 2236 switch (pixel_bytes) {
b5d0e9bf 2237 default:
6761dd31 2238 case 1:
b5d0e9bf
DL
2239 tile_height = 64;
2240 break;
6761dd31
TU
2241 case 2:
2242 case 4:
b5d0e9bf
DL
2243 tile_height = 32;
2244 break;
6761dd31 2245 case 8:
b5d0e9bf
DL
2246 tile_height = 16;
2247 break;
6761dd31 2248 case 16:
b5d0e9bf
DL
2249 WARN_ONCE(1,
2250 "128-bit pixels are not supported for display!");
2251 tile_height = 16;
2252 break;
2253 }
2254 break;
2255 default:
2256 MISSING_CASE(fb_format_modifier);
2257 tile_height = 1;
2258 break;
2259 }
091df6cb 2260
6761dd31
TU
2261 return tile_height;
2262}
2263
2264unsigned int
2265intel_fb_align_height(struct drm_device *dev, unsigned int height,
2266 uint32_t pixel_format, uint64_t fb_format_modifier)
2267{
2268 return ALIGN(height, intel_tile_height(dev, pixel_format,
fe47ea0c 2269 fb_format_modifier, 0));
a57ce0b2
JB
2270}
2271
f64b98cd
TU
2272static int
2273intel_fill_fb_ggtt_view(struct i915_ggtt_view *view, struct drm_framebuffer *fb,
2274 const struct drm_plane_state *plane_state)
2275{
50470bb0 2276 struct intel_rotation_info *info = &view->rotation_info;
84fe03f7 2277 unsigned int tile_height, tile_pitch;
50470bb0 2278
f64b98cd
TU
2279 *view = i915_ggtt_view_normal;
2280
50470bb0
TU
2281 if (!plane_state)
2282 return 0;
2283
121920fa 2284 if (!intel_rotation_90_or_270(plane_state->rotation))
50470bb0
TU
2285 return 0;
2286
9abc4648 2287 *view = i915_ggtt_view_rotated;
50470bb0
TU
2288
2289 info->height = fb->height;
2290 info->pixel_format = fb->pixel_format;
2291 info->pitch = fb->pitches[0];
89e3e142 2292 info->uv_offset = fb->offsets[1];
50470bb0
TU
2293 info->fb_modifier = fb->modifier[0];
2294
84fe03f7 2295 tile_height = intel_tile_height(fb->dev, fb->pixel_format,
fe47ea0c 2296 fb->modifier[0], 0);
84fe03f7
TU
2297 tile_pitch = PAGE_SIZE / tile_height;
2298 info->width_pages = DIV_ROUND_UP(fb->pitches[0], tile_pitch);
2299 info->height_pages = DIV_ROUND_UP(fb->height, tile_height);
2300 info->size = info->width_pages * info->height_pages * PAGE_SIZE;
2301
89e3e142
TU
2302 if (info->pixel_format == DRM_FORMAT_NV12) {
2303 tile_height = intel_tile_height(fb->dev, fb->pixel_format,
2304 fb->modifier[0], 1);
2305 tile_pitch = PAGE_SIZE / tile_height;
2306 info->width_pages_uv = DIV_ROUND_UP(fb->pitches[0], tile_pitch);
2307 info->height_pages_uv = DIV_ROUND_UP(fb->height / 2,
2308 tile_height);
2309 info->size_uv = info->width_pages_uv * info->height_pages_uv *
2310 PAGE_SIZE;
2311 }
2312
f64b98cd
TU
2313 return 0;
2314}
2315
4e9a86b6
VS
2316static unsigned int intel_linear_alignment(struct drm_i915_private *dev_priv)
2317{
2318 if (INTEL_INFO(dev_priv)->gen >= 9)
2319 return 256 * 1024;
985b8bb4
VS
2320 else if (IS_BROADWATER(dev_priv) || IS_CRESTLINE(dev_priv) ||
2321 IS_VALLEYVIEW(dev_priv))
4e9a86b6
VS
2322 return 128 * 1024;
2323 else if (INTEL_INFO(dev_priv)->gen >= 4)
2324 return 4 * 1024;
2325 else
44c5905e 2326 return 0;
4e9a86b6
VS
2327}
2328
127bd2ac 2329int
850c4cdc
TU
2330intel_pin_and_fence_fb_obj(struct drm_plane *plane,
2331 struct drm_framebuffer *fb,
82bc3b2d 2332 const struct drm_plane_state *plane_state,
91af127f
JH
2333 struct intel_engine_cs *pipelined,
2334 struct drm_i915_gem_request **pipelined_request)
6b95a207 2335{
850c4cdc 2336 struct drm_device *dev = fb->dev;
ce453d81 2337 struct drm_i915_private *dev_priv = dev->dev_private;
850c4cdc 2338 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
f64b98cd 2339 struct i915_ggtt_view view;
6b95a207
KH
2340 u32 alignment;
2341 int ret;
2342
ebcdd39e
MR
2343 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
2344
7b911adc
TU
2345 switch (fb->modifier[0]) {
2346 case DRM_FORMAT_MOD_NONE:
4e9a86b6 2347 alignment = intel_linear_alignment(dev_priv);
6b95a207 2348 break;
7b911adc 2349 case I915_FORMAT_MOD_X_TILED:
1fada4cc
DL
2350 if (INTEL_INFO(dev)->gen >= 9)
2351 alignment = 256 * 1024;
2352 else {
2353 /* pin() will align the object as required by fence */
2354 alignment = 0;
2355 }
6b95a207 2356 break;
7b911adc 2357 case I915_FORMAT_MOD_Y_TILED:
1327b9a1
DL
2358 case I915_FORMAT_MOD_Yf_TILED:
2359 if (WARN_ONCE(INTEL_INFO(dev)->gen < 9,
2360 "Y tiling bo slipped through, driver bug!\n"))
2361 return -EINVAL;
2362 alignment = 1 * 1024 * 1024;
2363 break;
6b95a207 2364 default:
7b911adc
TU
2365 MISSING_CASE(fb->modifier[0]);
2366 return -EINVAL;
6b95a207
KH
2367 }
2368
f64b98cd
TU
2369 ret = intel_fill_fb_ggtt_view(&view, fb, plane_state);
2370 if (ret)
2371 return ret;
2372
693db184
CW
2373 /* Note that the w/a also requires 64 PTE of padding following the
2374 * bo. We currently fill all unused PTE with the shadow page and so
2375 * we should always have valid PTE following the scanout preventing
2376 * the VT-d warning.
2377 */
2378 if (need_vtd_wa(dev) && alignment < 256 * 1024)
2379 alignment = 256 * 1024;
2380
d6dd6843
PZ
2381 /*
2382 * Global gtt pte registers are special registers which actually forward
2383 * writes to a chunk of system memory. Which means that there is no risk
2384 * that the register values disappear as soon as we call
2385 * intel_runtime_pm_put(), so it is correct to wrap only the
2386 * pin/unpin/fence and not more.
2387 */
2388 intel_runtime_pm_get(dev_priv);
2389
ce453d81 2390 dev_priv->mm.interruptible = false;
e6617330 2391 ret = i915_gem_object_pin_to_display_plane(obj, alignment, pipelined,
91af127f 2392 pipelined_request, &view);
48b956c5 2393 if (ret)
ce453d81 2394 goto err_interruptible;
6b95a207
KH
2395
2396 /* Install a fence for tiled scan-out. Pre-i965 always needs a
2397 * fence, whereas 965+ only requires a fence if using
2398 * framebuffer compression. For simplicity, we always install
2399 * a fence as the cost is not that onerous.
2400 */
9807216f
VK
2401 if (view.type == I915_GGTT_VIEW_NORMAL) {
2402 ret = i915_gem_object_get_fence(obj);
2403 if (ret == -EDEADLK) {
2404 /*
2405 * -EDEADLK means there are no free fences
2406 * no pending flips.
2407 *
2408 * This is propagated to atomic, but it uses
2409 * -EDEADLK to force a locking recovery, so
2410 * change the returned error to -EBUSY.
2411 */
2412 ret = -EBUSY;
2413 goto err_unpin;
2414 } else if (ret)
2415 goto err_unpin;
1690e1eb 2416
9807216f
VK
2417 i915_gem_object_pin_fence(obj);
2418 }
6b95a207 2419
ce453d81 2420 dev_priv->mm.interruptible = true;
d6dd6843 2421 intel_runtime_pm_put(dev_priv);
6b95a207 2422 return 0;
48b956c5
CW
2423
2424err_unpin:
f64b98cd 2425 i915_gem_object_unpin_from_display_plane(obj, &view);
ce453d81
CW
2426err_interruptible:
2427 dev_priv->mm.interruptible = true;
d6dd6843 2428 intel_runtime_pm_put(dev_priv);
48b956c5 2429 return ret;
6b95a207
KH
2430}
2431
82bc3b2d
TU
2432static void intel_unpin_fb_obj(struct drm_framebuffer *fb,
2433 const struct drm_plane_state *plane_state)
1690e1eb 2434{
82bc3b2d 2435 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
f64b98cd
TU
2436 struct i915_ggtt_view view;
2437 int ret;
82bc3b2d 2438
ebcdd39e
MR
2439 WARN_ON(!mutex_is_locked(&obj->base.dev->struct_mutex));
2440
f64b98cd
TU
2441 ret = intel_fill_fb_ggtt_view(&view, fb, plane_state);
2442 WARN_ONCE(ret, "Couldn't get view from plane state!");
2443
9807216f
VK
2444 if (view.type == I915_GGTT_VIEW_NORMAL)
2445 i915_gem_object_unpin_fence(obj);
2446
f64b98cd 2447 i915_gem_object_unpin_from_display_plane(obj, &view);
1690e1eb
CW
2448}
2449
c2c75131
DV
2450/* Computes the linear offset to the base tile and adjusts x, y. bytes per pixel
2451 * is assumed to be a power-of-two. */
4e9a86b6
VS
2452unsigned long intel_gen4_compute_page_offset(struct drm_i915_private *dev_priv,
2453 int *x, int *y,
bc752862
CW
2454 unsigned int tiling_mode,
2455 unsigned int cpp,
2456 unsigned int pitch)
c2c75131 2457{
bc752862
CW
2458 if (tiling_mode != I915_TILING_NONE) {
2459 unsigned int tile_rows, tiles;
c2c75131 2460
bc752862
CW
2461 tile_rows = *y / 8;
2462 *y %= 8;
c2c75131 2463
bc752862
CW
2464 tiles = *x / (512/cpp);
2465 *x %= 512/cpp;
2466
2467 return tile_rows * pitch * 8 + tiles * 4096;
2468 } else {
4e9a86b6 2469 unsigned int alignment = intel_linear_alignment(dev_priv) - 1;
bc752862
CW
2470 unsigned int offset;
2471
2472 offset = *y * pitch + *x * cpp;
4e9a86b6
VS
2473 *y = (offset & alignment) / pitch;
2474 *x = ((offset & alignment) - *y * pitch) / cpp;
2475 return offset & ~alignment;
bc752862 2476 }
c2c75131
DV
2477}
2478
b35d63fa 2479static int i9xx_format_to_fourcc(int format)
46f297fb
JB
2480{
2481 switch (format) {
2482 case DISPPLANE_8BPP:
2483 return DRM_FORMAT_C8;
2484 case DISPPLANE_BGRX555:
2485 return DRM_FORMAT_XRGB1555;
2486 case DISPPLANE_BGRX565:
2487 return DRM_FORMAT_RGB565;
2488 default:
2489 case DISPPLANE_BGRX888:
2490 return DRM_FORMAT_XRGB8888;
2491 case DISPPLANE_RGBX888:
2492 return DRM_FORMAT_XBGR8888;
2493 case DISPPLANE_BGRX101010:
2494 return DRM_FORMAT_XRGB2101010;
2495 case DISPPLANE_RGBX101010:
2496 return DRM_FORMAT_XBGR2101010;
2497 }
2498}
2499
bc8d7dff
DL
2500static int skl_format_to_fourcc(int format, bool rgb_order, bool alpha)
2501{
2502 switch (format) {
2503 case PLANE_CTL_FORMAT_RGB_565:
2504 return DRM_FORMAT_RGB565;
2505 default:
2506 case PLANE_CTL_FORMAT_XRGB_8888:
2507 if (rgb_order) {
2508 if (alpha)
2509 return DRM_FORMAT_ABGR8888;
2510 else
2511 return DRM_FORMAT_XBGR8888;
2512 } else {
2513 if (alpha)
2514 return DRM_FORMAT_ARGB8888;
2515 else
2516 return DRM_FORMAT_XRGB8888;
2517 }
2518 case PLANE_CTL_FORMAT_XRGB_2101010:
2519 if (rgb_order)
2520 return DRM_FORMAT_XBGR2101010;
2521 else
2522 return DRM_FORMAT_XRGB2101010;
2523 }
2524}
2525
5724dbd1 2526static bool
f6936e29
DV
2527intel_alloc_initial_plane_obj(struct intel_crtc *crtc,
2528 struct intel_initial_plane_config *plane_config)
46f297fb
JB
2529{
2530 struct drm_device *dev = crtc->base.dev;
3badb49f 2531 struct drm_i915_private *dev_priv = to_i915(dev);
46f297fb
JB
2532 struct drm_i915_gem_object *obj = NULL;
2533 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
2d14030b 2534 struct drm_framebuffer *fb = &plane_config->fb->base;
f37b5c2b
DV
2535 u32 base_aligned = round_down(plane_config->base, PAGE_SIZE);
2536 u32 size_aligned = round_up(plane_config->base + plane_config->size,
2537 PAGE_SIZE);
2538
2539 size_aligned -= base_aligned;
46f297fb 2540
ff2652ea
CW
2541 if (plane_config->size == 0)
2542 return false;
2543
3badb49f
PZ
2544 /* If the FB is too big, just don't use it since fbdev is not very
2545 * important and we should probably use that space with FBC or other
2546 * features. */
2547 if (size_aligned * 2 > dev_priv->gtt.stolen_usable_size)
2548 return false;
2549
f37b5c2b
DV
2550 obj = i915_gem_object_create_stolen_for_preallocated(dev,
2551 base_aligned,
2552 base_aligned,
2553 size_aligned);
46f297fb 2554 if (!obj)
484b41dd 2555 return false;
46f297fb 2556
49af449b
DL
2557 obj->tiling_mode = plane_config->tiling;
2558 if (obj->tiling_mode == I915_TILING_X)
6bf129df 2559 obj->stride = fb->pitches[0];
46f297fb 2560
6bf129df
DL
2561 mode_cmd.pixel_format = fb->pixel_format;
2562 mode_cmd.width = fb->width;
2563 mode_cmd.height = fb->height;
2564 mode_cmd.pitches[0] = fb->pitches[0];
18c5247e
DV
2565 mode_cmd.modifier[0] = fb->modifier[0];
2566 mode_cmd.flags = DRM_MODE_FB_MODIFIERS;
46f297fb
JB
2567
2568 mutex_lock(&dev->struct_mutex);
6bf129df 2569 if (intel_framebuffer_init(dev, to_intel_framebuffer(fb),
484b41dd 2570 &mode_cmd, obj)) {
46f297fb
JB
2571 DRM_DEBUG_KMS("intel fb init failed\n");
2572 goto out_unref_obj;
2573 }
46f297fb 2574 mutex_unlock(&dev->struct_mutex);
484b41dd 2575
f6936e29 2576 DRM_DEBUG_KMS("initial plane fb obj %p\n", obj);
484b41dd 2577 return true;
46f297fb
JB
2578
2579out_unref_obj:
2580 drm_gem_object_unreference(&obj->base);
2581 mutex_unlock(&dev->struct_mutex);
484b41dd
JB
2582 return false;
2583}
2584
afd65eb4
MR
2585/* Update plane->state->fb to match plane->fb after driver-internal updates */
2586static void
2587update_state_fb(struct drm_plane *plane)
2588{
2589 if (plane->fb == plane->state->fb)
2590 return;
2591
2592 if (plane->state->fb)
2593 drm_framebuffer_unreference(plane->state->fb);
2594 plane->state->fb = plane->fb;
2595 if (plane->state->fb)
2596 drm_framebuffer_reference(plane->state->fb);
2597}
2598
5724dbd1 2599static void
f6936e29
DV
2600intel_find_initial_plane_obj(struct intel_crtc *intel_crtc,
2601 struct intel_initial_plane_config *plane_config)
484b41dd
JB
2602{
2603 struct drm_device *dev = intel_crtc->base.dev;
d9ceb816 2604 struct drm_i915_private *dev_priv = dev->dev_private;
484b41dd
JB
2605 struct drm_crtc *c;
2606 struct intel_crtc *i;
2ff8fde1 2607 struct drm_i915_gem_object *obj;
88595ac9 2608 struct drm_plane *primary = intel_crtc->base.primary;
be5651f2 2609 struct drm_plane_state *plane_state = primary->state;
88595ac9 2610 struct drm_framebuffer *fb;
484b41dd 2611
2d14030b 2612 if (!plane_config->fb)
484b41dd
JB
2613 return;
2614
f6936e29 2615 if (intel_alloc_initial_plane_obj(intel_crtc, plane_config)) {
88595ac9
DV
2616 fb = &plane_config->fb->base;
2617 goto valid_fb;
f55548b5 2618 }
484b41dd 2619
2d14030b 2620 kfree(plane_config->fb);
484b41dd
JB
2621
2622 /*
2623 * Failed to alloc the obj, check to see if we should share
2624 * an fb with another CRTC instead
2625 */
70e1e0ec 2626 for_each_crtc(dev, c) {
484b41dd
JB
2627 i = to_intel_crtc(c);
2628
2629 if (c == &intel_crtc->base)
2630 continue;
2631
2ff8fde1
MR
2632 if (!i->active)
2633 continue;
2634
88595ac9
DV
2635 fb = c->primary->fb;
2636 if (!fb)
484b41dd
JB
2637 continue;
2638
88595ac9 2639 obj = intel_fb_obj(fb);
2ff8fde1 2640 if (i915_gem_obj_ggtt_offset(obj) == plane_config->base) {
88595ac9
DV
2641 drm_framebuffer_reference(fb);
2642 goto valid_fb;
484b41dd
JB
2643 }
2644 }
88595ac9
DV
2645
2646 return;
2647
2648valid_fb:
f44e2659
VS
2649 plane_state->src_x = 0;
2650 plane_state->src_y = 0;
be5651f2
ML
2651 plane_state->src_w = fb->width << 16;
2652 plane_state->src_h = fb->height << 16;
2653
f44e2659
VS
2654 plane_state->crtc_x = 0;
2655 plane_state->crtc_y = 0;
be5651f2
ML
2656 plane_state->crtc_w = fb->width;
2657 plane_state->crtc_h = fb->height;
2658
88595ac9
DV
2659 obj = intel_fb_obj(fb);
2660 if (obj->tiling_mode != I915_TILING_NONE)
2661 dev_priv->preserve_bios_swizzle = true;
2662
be5651f2
ML
2663 drm_framebuffer_reference(fb);
2664 primary->fb = primary->state->fb = fb;
36750f28 2665 primary->crtc = primary->state->crtc = &intel_crtc->base;
36750f28 2666 intel_crtc->base.state->plane_mask |= (1 << drm_plane_index(primary));
a9ff8714 2667 obj->frontbuffer_bits |= to_intel_plane(primary)->frontbuffer_bit;
46f297fb
JB
2668}
2669
29b9bde6
DV
2670static void i9xx_update_primary_plane(struct drm_crtc *crtc,
2671 struct drm_framebuffer *fb,
2672 int x, int y)
81255565
JB
2673{
2674 struct drm_device *dev = crtc->dev;
2675 struct drm_i915_private *dev_priv = dev->dev_private;
2676 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
b70709a6
ML
2677 struct drm_plane *primary = crtc->primary;
2678 bool visible = to_intel_plane_state(primary->state)->visible;
c9ba6fad 2679 struct drm_i915_gem_object *obj;
81255565 2680 int plane = intel_crtc->plane;
e506a0c6 2681 unsigned long linear_offset;
81255565 2682 u32 dspcntr;
f45651ba 2683 u32 reg = DSPCNTR(plane);
48404c1e 2684 int pixel_size;
f45651ba 2685
b70709a6 2686 if (!visible || !fb) {
fdd508a6
VS
2687 I915_WRITE(reg, 0);
2688 if (INTEL_INFO(dev)->gen >= 4)
2689 I915_WRITE(DSPSURF(plane), 0);
2690 else
2691 I915_WRITE(DSPADDR(plane), 0);
2692 POSTING_READ(reg);
2693 return;
2694 }
2695
c9ba6fad
VS
2696 obj = intel_fb_obj(fb);
2697 if (WARN_ON(obj == NULL))
2698 return;
2699
2700 pixel_size = drm_format_plane_cpp(fb->pixel_format, 0);
2701
f45651ba
VS
2702 dspcntr = DISPPLANE_GAMMA_ENABLE;
2703
fdd508a6 2704 dspcntr |= DISPLAY_PLANE_ENABLE;
f45651ba
VS
2705
2706 if (INTEL_INFO(dev)->gen < 4) {
2707 if (intel_crtc->pipe == PIPE_B)
2708 dspcntr |= DISPPLANE_SEL_PIPE_B;
2709
2710 /* pipesrc and dspsize control the size that is scaled from,
2711 * which should always be the user's requested size.
2712 */
2713 I915_WRITE(DSPSIZE(plane),
6e3c9717
ACO
2714 ((intel_crtc->config->pipe_src_h - 1) << 16) |
2715 (intel_crtc->config->pipe_src_w - 1));
f45651ba 2716 I915_WRITE(DSPPOS(plane), 0);
c14b0485
VS
2717 } else if (IS_CHERRYVIEW(dev) && plane == PLANE_B) {
2718 I915_WRITE(PRIMSIZE(plane),
6e3c9717
ACO
2719 ((intel_crtc->config->pipe_src_h - 1) << 16) |
2720 (intel_crtc->config->pipe_src_w - 1));
c14b0485
VS
2721 I915_WRITE(PRIMPOS(plane), 0);
2722 I915_WRITE(PRIMCNSTALPHA(plane), 0);
f45651ba 2723 }
81255565 2724
57779d06
VS
2725 switch (fb->pixel_format) {
2726 case DRM_FORMAT_C8:
81255565
JB
2727 dspcntr |= DISPPLANE_8BPP;
2728 break;
57779d06 2729 case DRM_FORMAT_XRGB1555:
57779d06 2730 dspcntr |= DISPPLANE_BGRX555;
81255565 2731 break;
57779d06
VS
2732 case DRM_FORMAT_RGB565:
2733 dspcntr |= DISPPLANE_BGRX565;
2734 break;
2735 case DRM_FORMAT_XRGB8888:
57779d06
VS
2736 dspcntr |= DISPPLANE_BGRX888;
2737 break;
2738 case DRM_FORMAT_XBGR8888:
57779d06
VS
2739 dspcntr |= DISPPLANE_RGBX888;
2740 break;
2741 case DRM_FORMAT_XRGB2101010:
57779d06
VS
2742 dspcntr |= DISPPLANE_BGRX101010;
2743 break;
2744 case DRM_FORMAT_XBGR2101010:
57779d06 2745 dspcntr |= DISPPLANE_RGBX101010;
81255565
JB
2746 break;
2747 default:
baba133a 2748 BUG();
81255565 2749 }
57779d06 2750
f45651ba
VS
2751 if (INTEL_INFO(dev)->gen >= 4 &&
2752 obj->tiling_mode != I915_TILING_NONE)
2753 dspcntr |= DISPPLANE_TILED;
81255565 2754
de1aa629
VS
2755 if (IS_G4X(dev))
2756 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
2757
b9897127 2758 linear_offset = y * fb->pitches[0] + x * pixel_size;
81255565 2759
c2c75131
DV
2760 if (INTEL_INFO(dev)->gen >= 4) {
2761 intel_crtc->dspaddr_offset =
4e9a86b6
VS
2762 intel_gen4_compute_page_offset(dev_priv,
2763 &x, &y, obj->tiling_mode,
b9897127 2764 pixel_size,
bc752862 2765 fb->pitches[0]);
c2c75131
DV
2766 linear_offset -= intel_crtc->dspaddr_offset;
2767 } else {
e506a0c6 2768 intel_crtc->dspaddr_offset = linear_offset;
c2c75131 2769 }
e506a0c6 2770
8e7d688b 2771 if (crtc->primary->state->rotation == BIT(DRM_ROTATE_180)) {
48404c1e
SJ
2772 dspcntr |= DISPPLANE_ROTATE_180;
2773
6e3c9717
ACO
2774 x += (intel_crtc->config->pipe_src_w - 1);
2775 y += (intel_crtc->config->pipe_src_h - 1);
48404c1e
SJ
2776
2777 /* Finding the last pixel of the last line of the display
2778 data and adding to linear_offset*/
2779 linear_offset +=
6e3c9717
ACO
2780 (intel_crtc->config->pipe_src_h - 1) * fb->pitches[0] +
2781 (intel_crtc->config->pipe_src_w - 1) * pixel_size;
48404c1e
SJ
2782 }
2783
2db3366b
PZ
2784 intel_crtc->adjusted_x = x;
2785 intel_crtc->adjusted_y = y;
2786
48404c1e
SJ
2787 I915_WRITE(reg, dspcntr);
2788
01f2c773 2789 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
a6c45cf0 2790 if (INTEL_INFO(dev)->gen >= 4) {
85ba7b7d
DV
2791 I915_WRITE(DSPSURF(plane),
2792 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
5eddb70b 2793 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
e506a0c6 2794 I915_WRITE(DSPLINOFF(plane), linear_offset);
5eddb70b 2795 } else
f343c5f6 2796 I915_WRITE(DSPADDR(plane), i915_gem_obj_ggtt_offset(obj) + linear_offset);
5eddb70b 2797 POSTING_READ(reg);
17638cd6
JB
2798}
2799
29b9bde6
DV
2800static void ironlake_update_primary_plane(struct drm_crtc *crtc,
2801 struct drm_framebuffer *fb,
2802 int x, int y)
17638cd6
JB
2803{
2804 struct drm_device *dev = crtc->dev;
2805 struct drm_i915_private *dev_priv = dev->dev_private;
2806 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
b70709a6
ML
2807 struct drm_plane *primary = crtc->primary;
2808 bool visible = to_intel_plane_state(primary->state)->visible;
c9ba6fad 2809 struct drm_i915_gem_object *obj;
17638cd6 2810 int plane = intel_crtc->plane;
e506a0c6 2811 unsigned long linear_offset;
17638cd6 2812 u32 dspcntr;
f45651ba 2813 u32 reg = DSPCNTR(plane);
48404c1e 2814 int pixel_size;
f45651ba 2815
b70709a6 2816 if (!visible || !fb) {
fdd508a6
VS
2817 I915_WRITE(reg, 0);
2818 I915_WRITE(DSPSURF(plane), 0);
2819 POSTING_READ(reg);
2820 return;
2821 }
2822
c9ba6fad
VS
2823 obj = intel_fb_obj(fb);
2824 if (WARN_ON(obj == NULL))
2825 return;
2826
2827 pixel_size = drm_format_plane_cpp(fb->pixel_format, 0);
2828
f45651ba
VS
2829 dspcntr = DISPPLANE_GAMMA_ENABLE;
2830
fdd508a6 2831 dspcntr |= DISPLAY_PLANE_ENABLE;
f45651ba
VS
2832
2833 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
2834 dspcntr |= DISPPLANE_PIPE_CSC_ENABLE;
17638cd6 2835
57779d06
VS
2836 switch (fb->pixel_format) {
2837 case DRM_FORMAT_C8:
17638cd6
JB
2838 dspcntr |= DISPPLANE_8BPP;
2839 break;
57779d06
VS
2840 case DRM_FORMAT_RGB565:
2841 dspcntr |= DISPPLANE_BGRX565;
17638cd6 2842 break;
57779d06 2843 case DRM_FORMAT_XRGB8888:
57779d06
VS
2844 dspcntr |= DISPPLANE_BGRX888;
2845 break;
2846 case DRM_FORMAT_XBGR8888:
57779d06
VS
2847 dspcntr |= DISPPLANE_RGBX888;
2848 break;
2849 case DRM_FORMAT_XRGB2101010:
57779d06
VS
2850 dspcntr |= DISPPLANE_BGRX101010;
2851 break;
2852 case DRM_FORMAT_XBGR2101010:
57779d06 2853 dspcntr |= DISPPLANE_RGBX101010;
17638cd6
JB
2854 break;
2855 default:
baba133a 2856 BUG();
17638cd6
JB
2857 }
2858
2859 if (obj->tiling_mode != I915_TILING_NONE)
2860 dspcntr |= DISPPLANE_TILED;
17638cd6 2861
f45651ba 2862 if (!IS_HASWELL(dev) && !IS_BROADWELL(dev))
1f5d76db 2863 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
17638cd6 2864
b9897127 2865 linear_offset = y * fb->pitches[0] + x * pixel_size;
c2c75131 2866 intel_crtc->dspaddr_offset =
4e9a86b6
VS
2867 intel_gen4_compute_page_offset(dev_priv,
2868 &x, &y, obj->tiling_mode,
b9897127 2869 pixel_size,
bc752862 2870 fb->pitches[0]);
c2c75131 2871 linear_offset -= intel_crtc->dspaddr_offset;
8e7d688b 2872 if (crtc->primary->state->rotation == BIT(DRM_ROTATE_180)) {
48404c1e
SJ
2873 dspcntr |= DISPPLANE_ROTATE_180;
2874
2875 if (!IS_HASWELL(dev) && !IS_BROADWELL(dev)) {
6e3c9717
ACO
2876 x += (intel_crtc->config->pipe_src_w - 1);
2877 y += (intel_crtc->config->pipe_src_h - 1);
48404c1e
SJ
2878
2879 /* Finding the last pixel of the last line of the display
2880 data and adding to linear_offset*/
2881 linear_offset +=
6e3c9717
ACO
2882 (intel_crtc->config->pipe_src_h - 1) * fb->pitches[0] +
2883 (intel_crtc->config->pipe_src_w - 1) * pixel_size;
48404c1e
SJ
2884 }
2885 }
2886
2db3366b
PZ
2887 intel_crtc->adjusted_x = x;
2888 intel_crtc->adjusted_y = y;
2889
48404c1e 2890 I915_WRITE(reg, dspcntr);
17638cd6 2891
01f2c773 2892 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
85ba7b7d
DV
2893 I915_WRITE(DSPSURF(plane),
2894 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
b3dc685e 2895 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
bc1c91eb
DL
2896 I915_WRITE(DSPOFFSET(plane), (y << 16) | x);
2897 } else {
2898 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
2899 I915_WRITE(DSPLINOFF(plane), linear_offset);
2900 }
17638cd6 2901 POSTING_READ(reg);
17638cd6
JB
2902}
2903
b321803d
DL
2904u32 intel_fb_stride_alignment(struct drm_device *dev, uint64_t fb_modifier,
2905 uint32_t pixel_format)
2906{
2907 u32 bits_per_pixel = drm_format_plane_cpp(pixel_format, 0) * 8;
2908
2909 /*
2910 * The stride is either expressed as a multiple of 64 bytes
2911 * chunks for linear buffers or in number of tiles for tiled
2912 * buffers.
2913 */
2914 switch (fb_modifier) {
2915 case DRM_FORMAT_MOD_NONE:
2916 return 64;
2917 case I915_FORMAT_MOD_X_TILED:
2918 if (INTEL_INFO(dev)->gen == 2)
2919 return 128;
2920 return 512;
2921 case I915_FORMAT_MOD_Y_TILED:
2922 /* No need to check for old gens and Y tiling since this is
2923 * about the display engine and those will be blocked before
2924 * we get here.
2925 */
2926 return 128;
2927 case I915_FORMAT_MOD_Yf_TILED:
2928 if (bits_per_pixel == 8)
2929 return 64;
2930 else
2931 return 128;
2932 default:
2933 MISSING_CASE(fb_modifier);
2934 return 64;
2935 }
2936}
2937
121920fa 2938unsigned long intel_plane_obj_offset(struct intel_plane *intel_plane,
dedf278c
TU
2939 struct drm_i915_gem_object *obj,
2940 unsigned int plane)
121920fa 2941{
9abc4648 2942 const struct i915_ggtt_view *view = &i915_ggtt_view_normal;
dedf278c
TU
2943 struct i915_vma *vma;
2944 unsigned char *offset;
121920fa
TU
2945
2946 if (intel_rotation_90_or_270(intel_plane->base.state->rotation))
9abc4648 2947 view = &i915_ggtt_view_rotated;
121920fa 2948
dedf278c
TU
2949 vma = i915_gem_obj_to_ggtt_view(obj, view);
2950 if (WARN(!vma, "ggtt vma for display object not found! (view=%u)\n",
2951 view->type))
2952 return -1;
2953
2954 offset = (unsigned char *)vma->node.start;
2955
2956 if (plane == 1) {
2957 offset += vma->ggtt_view.rotation_info.uv_start_page *
2958 PAGE_SIZE;
2959 }
2960
2961 return (unsigned long)offset;
121920fa
TU
2962}
2963
e435d6e5
ML
2964static void skl_detach_scaler(struct intel_crtc *intel_crtc, int id)
2965{
2966 struct drm_device *dev = intel_crtc->base.dev;
2967 struct drm_i915_private *dev_priv = dev->dev_private;
2968
2969 I915_WRITE(SKL_PS_CTRL(intel_crtc->pipe, id), 0);
2970 I915_WRITE(SKL_PS_WIN_POS(intel_crtc->pipe, id), 0);
2971 I915_WRITE(SKL_PS_WIN_SZ(intel_crtc->pipe, id), 0);
e435d6e5
ML
2972}
2973
a1b2278e
CK
2974/*
2975 * This function detaches (aka. unbinds) unused scalers in hardware
2976 */
0583236e 2977static void skl_detach_scalers(struct intel_crtc *intel_crtc)
a1b2278e 2978{
a1b2278e
CK
2979 struct intel_crtc_scaler_state *scaler_state;
2980 int i;
2981
a1b2278e
CK
2982 scaler_state = &intel_crtc->config->scaler_state;
2983
2984 /* loop through and disable scalers that aren't in use */
2985 for (i = 0; i < intel_crtc->num_scalers; i++) {
e435d6e5
ML
2986 if (!scaler_state->scalers[i].in_use)
2987 skl_detach_scaler(intel_crtc, i);
a1b2278e
CK
2988 }
2989}
2990
6156a456 2991u32 skl_plane_ctl_format(uint32_t pixel_format)
70d21f0e 2992{
6156a456 2993 switch (pixel_format) {
d161cf7a 2994 case DRM_FORMAT_C8:
c34ce3d1 2995 return PLANE_CTL_FORMAT_INDEXED;
70d21f0e 2996 case DRM_FORMAT_RGB565:
c34ce3d1 2997 return PLANE_CTL_FORMAT_RGB_565;
70d21f0e 2998 case DRM_FORMAT_XBGR8888:
c34ce3d1 2999 return PLANE_CTL_FORMAT_XRGB_8888 | PLANE_CTL_ORDER_RGBX;
6156a456 3000 case DRM_FORMAT_XRGB8888:
c34ce3d1 3001 return PLANE_CTL_FORMAT_XRGB_8888;
6156a456
CK
3002 /*
3003 * XXX: For ARBG/ABGR formats we default to expecting scanout buffers
3004 * to be already pre-multiplied. We need to add a knob (or a different
3005 * DRM_FORMAT) for user-space to configure that.
3006 */
f75fb42a 3007 case DRM_FORMAT_ABGR8888:
c34ce3d1 3008 return PLANE_CTL_FORMAT_XRGB_8888 | PLANE_CTL_ORDER_RGBX |
6156a456 3009 PLANE_CTL_ALPHA_SW_PREMULTIPLY;
6156a456 3010 case DRM_FORMAT_ARGB8888:
c34ce3d1 3011 return PLANE_CTL_FORMAT_XRGB_8888 |
6156a456 3012 PLANE_CTL_ALPHA_SW_PREMULTIPLY;
70d21f0e 3013 case DRM_FORMAT_XRGB2101010:
c34ce3d1 3014 return PLANE_CTL_FORMAT_XRGB_2101010;
70d21f0e 3015 case DRM_FORMAT_XBGR2101010:
c34ce3d1 3016 return PLANE_CTL_ORDER_RGBX | PLANE_CTL_FORMAT_XRGB_2101010;
6156a456 3017 case DRM_FORMAT_YUYV:
c34ce3d1 3018 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_YUYV;
6156a456 3019 case DRM_FORMAT_YVYU:
c34ce3d1 3020 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_YVYU;
6156a456 3021 case DRM_FORMAT_UYVY:
c34ce3d1 3022 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_UYVY;
6156a456 3023 case DRM_FORMAT_VYUY:
c34ce3d1 3024 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_VYUY;
70d21f0e 3025 default:
4249eeef 3026 MISSING_CASE(pixel_format);
70d21f0e 3027 }
8cfcba41 3028
c34ce3d1 3029 return 0;
6156a456 3030}
70d21f0e 3031
6156a456
CK
3032u32 skl_plane_ctl_tiling(uint64_t fb_modifier)
3033{
6156a456 3034 switch (fb_modifier) {
30af77c4 3035 case DRM_FORMAT_MOD_NONE:
70d21f0e 3036 break;
30af77c4 3037 case I915_FORMAT_MOD_X_TILED:
c34ce3d1 3038 return PLANE_CTL_TILED_X;
b321803d 3039 case I915_FORMAT_MOD_Y_TILED:
c34ce3d1 3040 return PLANE_CTL_TILED_Y;
b321803d 3041 case I915_FORMAT_MOD_Yf_TILED:
c34ce3d1 3042 return PLANE_CTL_TILED_YF;
70d21f0e 3043 default:
6156a456 3044 MISSING_CASE(fb_modifier);
70d21f0e 3045 }
8cfcba41 3046
c34ce3d1 3047 return 0;
6156a456 3048}
70d21f0e 3049
6156a456
CK
3050u32 skl_plane_ctl_rotation(unsigned int rotation)
3051{
3b7a5119 3052 switch (rotation) {
6156a456
CK
3053 case BIT(DRM_ROTATE_0):
3054 break;
1e8df167
SJ
3055 /*
3056 * DRM_ROTATE_ is counter clockwise to stay compatible with Xrandr
3057 * while i915 HW rotation is clockwise, thats why this swapping.
3058 */
3b7a5119 3059 case BIT(DRM_ROTATE_90):
1e8df167 3060 return PLANE_CTL_ROTATE_270;
3b7a5119 3061 case BIT(DRM_ROTATE_180):
c34ce3d1 3062 return PLANE_CTL_ROTATE_180;
3b7a5119 3063 case BIT(DRM_ROTATE_270):
1e8df167 3064 return PLANE_CTL_ROTATE_90;
6156a456
CK
3065 default:
3066 MISSING_CASE(rotation);
3067 }
3068
c34ce3d1 3069 return 0;
6156a456
CK
3070}
3071
3072static void skylake_update_primary_plane(struct drm_crtc *crtc,
3073 struct drm_framebuffer *fb,
3074 int x, int y)
3075{
3076 struct drm_device *dev = crtc->dev;
3077 struct drm_i915_private *dev_priv = dev->dev_private;
3078 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
b70709a6
ML
3079 struct drm_plane *plane = crtc->primary;
3080 bool visible = to_intel_plane_state(plane->state)->visible;
6156a456
CK
3081 struct drm_i915_gem_object *obj;
3082 int pipe = intel_crtc->pipe;
3083 u32 plane_ctl, stride_div, stride;
3084 u32 tile_height, plane_offset, plane_size;
3085 unsigned int rotation;
3086 int x_offset, y_offset;
3087 unsigned long surf_addr;
6156a456
CK
3088 struct intel_crtc_state *crtc_state = intel_crtc->config;
3089 struct intel_plane_state *plane_state;
3090 int src_x = 0, src_y = 0, src_w = 0, src_h = 0;
3091 int dst_x = 0, dst_y = 0, dst_w = 0, dst_h = 0;
3092 int scaler_id = -1;
3093
6156a456
CK
3094 plane_state = to_intel_plane_state(plane->state);
3095
b70709a6 3096 if (!visible || !fb) {
6156a456
CK
3097 I915_WRITE(PLANE_CTL(pipe, 0), 0);
3098 I915_WRITE(PLANE_SURF(pipe, 0), 0);
3099 POSTING_READ(PLANE_CTL(pipe, 0));
3100 return;
3b7a5119 3101 }
70d21f0e 3102
6156a456
CK
3103 plane_ctl = PLANE_CTL_ENABLE |
3104 PLANE_CTL_PIPE_GAMMA_ENABLE |
3105 PLANE_CTL_PIPE_CSC_ENABLE;
3106
3107 plane_ctl |= skl_plane_ctl_format(fb->pixel_format);
3108 plane_ctl |= skl_plane_ctl_tiling(fb->modifier[0]);
3109 plane_ctl |= PLANE_CTL_PLANE_GAMMA_DISABLE;
3110
3111 rotation = plane->state->rotation;
3112 plane_ctl |= skl_plane_ctl_rotation(rotation);
3113
b321803d
DL
3114 obj = intel_fb_obj(fb);
3115 stride_div = intel_fb_stride_alignment(dev, fb->modifier[0],
3116 fb->pixel_format);
dedf278c 3117 surf_addr = intel_plane_obj_offset(to_intel_plane(plane), obj, 0);
3b7a5119 3118
a42e5a23
PZ
3119 WARN_ON(drm_rect_width(&plane_state->src) == 0);
3120
3121 scaler_id = plane_state->scaler_id;
3122 src_x = plane_state->src.x1 >> 16;
3123 src_y = plane_state->src.y1 >> 16;
3124 src_w = drm_rect_width(&plane_state->src) >> 16;
3125 src_h = drm_rect_height(&plane_state->src) >> 16;
3126 dst_x = plane_state->dst.x1;
3127 dst_y = plane_state->dst.y1;
3128 dst_w = drm_rect_width(&plane_state->dst);
3129 dst_h = drm_rect_height(&plane_state->dst);
3130
3131 WARN_ON(x != src_x || y != src_y);
6156a456 3132
3b7a5119
SJ
3133 if (intel_rotation_90_or_270(rotation)) {
3134 /* stride = Surface height in tiles */
2614f17d 3135 tile_height = intel_tile_height(dev, fb->pixel_format,
fe47ea0c 3136 fb->modifier[0], 0);
3b7a5119 3137 stride = DIV_ROUND_UP(fb->height, tile_height);
6156a456 3138 x_offset = stride * tile_height - y - src_h;
3b7a5119 3139 y_offset = x;
6156a456 3140 plane_size = (src_w - 1) << 16 | (src_h - 1);
3b7a5119
SJ
3141 } else {
3142 stride = fb->pitches[0] / stride_div;
3143 x_offset = x;
3144 y_offset = y;
6156a456 3145 plane_size = (src_h - 1) << 16 | (src_w - 1);
3b7a5119
SJ
3146 }
3147 plane_offset = y_offset << 16 | x_offset;
b321803d 3148
2db3366b
PZ
3149 intel_crtc->adjusted_x = x_offset;
3150 intel_crtc->adjusted_y = y_offset;
3151
70d21f0e 3152 I915_WRITE(PLANE_CTL(pipe, 0), plane_ctl);
3b7a5119
SJ
3153 I915_WRITE(PLANE_OFFSET(pipe, 0), plane_offset);
3154 I915_WRITE(PLANE_SIZE(pipe, 0), plane_size);
3155 I915_WRITE(PLANE_STRIDE(pipe, 0), stride);
6156a456
CK
3156
3157 if (scaler_id >= 0) {
3158 uint32_t ps_ctrl = 0;
3159
3160 WARN_ON(!dst_w || !dst_h);
3161 ps_ctrl = PS_SCALER_EN | PS_PLANE_SEL(0) |
3162 crtc_state->scaler_state.scalers[scaler_id].mode;
3163 I915_WRITE(SKL_PS_CTRL(pipe, scaler_id), ps_ctrl);
3164 I915_WRITE(SKL_PS_PWR_GATE(pipe, scaler_id), 0);
3165 I915_WRITE(SKL_PS_WIN_POS(pipe, scaler_id), (dst_x << 16) | dst_y);
3166 I915_WRITE(SKL_PS_WIN_SZ(pipe, scaler_id), (dst_w << 16) | dst_h);
3167 I915_WRITE(PLANE_POS(pipe, 0), 0);
3168 } else {
3169 I915_WRITE(PLANE_POS(pipe, 0), (dst_y << 16) | dst_x);
3170 }
3171
121920fa 3172 I915_WRITE(PLANE_SURF(pipe, 0), surf_addr);
70d21f0e
DL
3173
3174 POSTING_READ(PLANE_SURF(pipe, 0));
3175}
3176
17638cd6
JB
3177/* Assume fb object is pinned & idle & fenced and just update base pointers */
3178static int
3179intel_pipe_set_base_atomic(struct drm_crtc *crtc, struct drm_framebuffer *fb,
3180 int x, int y, enum mode_set_atomic state)
3181{
3182 struct drm_device *dev = crtc->dev;
3183 struct drm_i915_private *dev_priv = dev->dev_private;
17638cd6 3184
ff2a3117 3185 if (dev_priv->fbc.disable_fbc)
7733b49b 3186 dev_priv->fbc.disable_fbc(dev_priv);
81255565 3187
29b9bde6
DV
3188 dev_priv->display.update_primary_plane(crtc, fb, x, y);
3189
3190 return 0;
81255565
JB
3191}
3192
7514747d 3193static void intel_complete_page_flips(struct drm_device *dev)
96a02917 3194{
96a02917
VS
3195 struct drm_crtc *crtc;
3196
70e1e0ec 3197 for_each_crtc(dev, crtc) {
96a02917
VS
3198 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3199 enum plane plane = intel_crtc->plane;
3200
3201 intel_prepare_page_flip(dev, plane);
3202 intel_finish_page_flip_plane(dev, plane);
3203 }
7514747d
VS
3204}
3205
3206static void intel_update_primary_planes(struct drm_device *dev)
3207{
7514747d 3208 struct drm_crtc *crtc;
96a02917 3209
70e1e0ec 3210 for_each_crtc(dev, crtc) {
11c22da6
ML
3211 struct intel_plane *plane = to_intel_plane(crtc->primary);
3212 struct intel_plane_state *plane_state;
96a02917 3213
11c22da6
ML
3214 drm_modeset_lock_crtc(crtc, &plane->base);
3215
3216 plane_state = to_intel_plane_state(plane->base.state);
3217
3218 if (plane_state->base.fb)
3219 plane->commit_plane(&plane->base, plane_state);
3220
3221 drm_modeset_unlock_crtc(crtc);
96a02917
VS
3222 }
3223}
3224
7514747d
VS
3225void intel_prepare_reset(struct drm_device *dev)
3226{
3227 /* no reset support for gen2 */
3228 if (IS_GEN2(dev))
3229 return;
3230
3231 /* reset doesn't touch the display */
3232 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev))
3233 return;
3234
3235 drm_modeset_lock_all(dev);
f98ce92f
VS
3236 /*
3237 * Disabling the crtcs gracefully seems nicer. Also the
3238 * g33 docs say we should at least disable all the planes.
3239 */
6b72d486 3240 intel_display_suspend(dev);
7514747d
VS
3241}
3242
3243void intel_finish_reset(struct drm_device *dev)
3244{
3245 struct drm_i915_private *dev_priv = to_i915(dev);
3246
3247 /*
3248 * Flips in the rings will be nuked by the reset,
3249 * so complete all pending flips so that user space
3250 * will get its events and not get stuck.
3251 */
3252 intel_complete_page_flips(dev);
3253
3254 /* no reset support for gen2 */
3255 if (IS_GEN2(dev))
3256 return;
3257
3258 /* reset doesn't touch the display */
3259 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev)) {
3260 /*
3261 * Flips in the rings have been nuked by the reset,
3262 * so update the base address of all primary
3263 * planes to the the last fb to make sure we're
3264 * showing the correct fb after a reset.
11c22da6
ML
3265 *
3266 * FIXME: Atomic will make this obsolete since we won't schedule
3267 * CS-based flips (which might get lost in gpu resets) any more.
7514747d
VS
3268 */
3269 intel_update_primary_planes(dev);
3270 return;
3271 }
3272
3273 /*
3274 * The display has been reset as well,
3275 * so need a full re-initialization.
3276 */
3277 intel_runtime_pm_disable_interrupts(dev_priv);
3278 intel_runtime_pm_enable_interrupts(dev_priv);
3279
3280 intel_modeset_init_hw(dev);
3281
3282 spin_lock_irq(&dev_priv->irq_lock);
3283 if (dev_priv->display.hpd_irq_setup)
3284 dev_priv->display.hpd_irq_setup(dev);
3285 spin_unlock_irq(&dev_priv->irq_lock);
3286
043e9bda 3287 intel_display_resume(dev);
7514747d
VS
3288
3289 intel_hpd_init(dev_priv);
3290
3291 drm_modeset_unlock_all(dev);
3292}
3293
2e2f351d 3294static void
14667a4b
CW
3295intel_finish_fb(struct drm_framebuffer *old_fb)
3296{
2ff8fde1 3297 struct drm_i915_gem_object *obj = intel_fb_obj(old_fb);
2e2f351d 3298 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
14667a4b
CW
3299 bool was_interruptible = dev_priv->mm.interruptible;
3300 int ret;
3301
14667a4b
CW
3302 /* Big Hammer, we also need to ensure that any pending
3303 * MI_WAIT_FOR_EVENT inside a user batch buffer on the
3304 * current scanout is retired before unpinning the old
2e2f351d
CW
3305 * framebuffer. Note that we rely on userspace rendering
3306 * into the buffer attached to the pipe they are waiting
3307 * on. If not, userspace generates a GPU hang with IPEHR
3308 * point to the MI_WAIT_FOR_EVENT.
14667a4b
CW
3309 *
3310 * This should only fail upon a hung GPU, in which case we
3311 * can safely continue.
3312 */
3313 dev_priv->mm.interruptible = false;
2e2f351d 3314 ret = i915_gem_object_wait_rendering(obj, true);
14667a4b
CW
3315 dev_priv->mm.interruptible = was_interruptible;
3316
2e2f351d 3317 WARN_ON(ret);
14667a4b
CW
3318}
3319
7d5e3799
CW
3320static bool intel_crtc_has_pending_flip(struct drm_crtc *crtc)
3321{
3322 struct drm_device *dev = crtc->dev;
3323 struct drm_i915_private *dev_priv = dev->dev_private;
3324 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7d5e3799
CW
3325 bool pending;
3326
3327 if (i915_reset_in_progress(&dev_priv->gpu_error) ||
3328 intel_crtc->reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
3329 return false;
3330
5e2d7afc 3331 spin_lock_irq(&dev->event_lock);
7d5e3799 3332 pending = to_intel_crtc(crtc)->unpin_work != NULL;
5e2d7afc 3333 spin_unlock_irq(&dev->event_lock);
7d5e3799
CW
3334
3335 return pending;
3336}
3337
bfd16b2a
ML
3338static void intel_update_pipe_config(struct intel_crtc *crtc,
3339 struct intel_crtc_state *old_crtc_state)
e30e8f75
GP
3340{
3341 struct drm_device *dev = crtc->base.dev;
3342 struct drm_i915_private *dev_priv = dev->dev_private;
bfd16b2a
ML
3343 struct intel_crtc_state *pipe_config =
3344 to_intel_crtc_state(crtc->base.state);
e30e8f75 3345
bfd16b2a
ML
3346 /* drm_atomic_helper_update_legacy_modeset_state might not be called. */
3347 crtc->base.mode = crtc->base.state->mode;
3348
3349 DRM_DEBUG_KMS("Updating pipe size %ix%i -> %ix%i\n",
3350 old_crtc_state->pipe_src_w, old_crtc_state->pipe_src_h,
3351 pipe_config->pipe_src_w, pipe_config->pipe_src_h);
e30e8f75 3352
44522d85
ML
3353 if (HAS_DDI(dev))
3354 intel_set_pipe_csc(&crtc->base);
e30e8f75
GP
3355
3356 /*
3357 * Update pipe size and adjust fitter if needed: the reason for this is
3358 * that in compute_mode_changes we check the native mode (not the pfit
3359 * mode) to see if we can flip rather than do a full mode set. In the
3360 * fastboot case, we'll flip, but if we don't update the pipesrc and
3361 * pfit state, we'll end up with a big fb scanned out into the wrong
3362 * sized surface.
e30e8f75
GP
3363 */
3364
e30e8f75 3365 I915_WRITE(PIPESRC(crtc->pipe),
bfd16b2a
ML
3366 ((pipe_config->pipe_src_w - 1) << 16) |
3367 (pipe_config->pipe_src_h - 1));
3368
3369 /* on skylake this is done by detaching scalers */
3370 if (INTEL_INFO(dev)->gen >= 9) {
3371 skl_detach_scalers(crtc);
3372
3373 if (pipe_config->pch_pfit.enabled)
3374 skylake_pfit_enable(crtc);
3375 } else if (HAS_PCH_SPLIT(dev)) {
3376 if (pipe_config->pch_pfit.enabled)
3377 ironlake_pfit_enable(crtc);
3378 else if (old_crtc_state->pch_pfit.enabled)
3379 ironlake_pfit_disable(crtc, true);
e30e8f75 3380 }
e30e8f75
GP
3381}
3382
5e84e1a4
ZW
3383static void intel_fdi_normal_train(struct drm_crtc *crtc)
3384{
3385 struct drm_device *dev = crtc->dev;
3386 struct drm_i915_private *dev_priv = dev->dev_private;
3387 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3388 int pipe = intel_crtc->pipe;
3389 u32 reg, temp;
3390
3391 /* enable normal train */
3392 reg = FDI_TX_CTL(pipe);
3393 temp = I915_READ(reg);
61e499bf 3394 if (IS_IVYBRIDGE(dev)) {
357555c0
JB
3395 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
3396 temp |= FDI_LINK_TRAIN_NONE_IVB | FDI_TX_ENHANCE_FRAME_ENABLE;
61e499bf
KP
3397 } else {
3398 temp &= ~FDI_LINK_TRAIN_NONE;
3399 temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE;
357555c0 3400 }
5e84e1a4
ZW
3401 I915_WRITE(reg, temp);
3402
3403 reg = FDI_RX_CTL(pipe);
3404 temp = I915_READ(reg);
3405 if (HAS_PCH_CPT(dev)) {
3406 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3407 temp |= FDI_LINK_TRAIN_NORMAL_CPT;
3408 } else {
3409 temp &= ~FDI_LINK_TRAIN_NONE;
3410 temp |= FDI_LINK_TRAIN_NONE;
3411 }
3412 I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);
3413
3414 /* wait one idle pattern time */
3415 POSTING_READ(reg);
3416 udelay(1000);
357555c0
JB
3417
3418 /* IVB wants error correction enabled */
3419 if (IS_IVYBRIDGE(dev))
3420 I915_WRITE(reg, I915_READ(reg) | FDI_FS_ERRC_ENABLE |
3421 FDI_FE_ERRC_ENABLE);
5e84e1a4
ZW
3422}
3423
8db9d77b
ZW
3424/* The FDI link training functions for ILK/Ibexpeak. */
3425static void ironlake_fdi_link_train(struct drm_crtc *crtc)
3426{
3427 struct drm_device *dev = crtc->dev;
3428 struct drm_i915_private *dev_priv = dev->dev_private;
3429 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3430 int pipe = intel_crtc->pipe;
5eddb70b 3431 u32 reg, temp, tries;
8db9d77b 3432
1c8562f6 3433 /* FDI needs bits from pipe first */
0fc932b8 3434 assert_pipe_enabled(dev_priv, pipe);
0fc932b8 3435
e1a44743
AJ
3436 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3437 for train result */
5eddb70b
CW
3438 reg = FDI_RX_IMR(pipe);
3439 temp = I915_READ(reg);
e1a44743
AJ
3440 temp &= ~FDI_RX_SYMBOL_LOCK;
3441 temp &= ~FDI_RX_BIT_LOCK;
5eddb70b
CW
3442 I915_WRITE(reg, temp);
3443 I915_READ(reg);
e1a44743
AJ
3444 udelay(150);
3445
8db9d77b 3446 /* enable CPU FDI TX and PCH FDI RX */
5eddb70b
CW
3447 reg = FDI_TX_CTL(pipe);
3448 temp = I915_READ(reg);
627eb5a3 3449 temp &= ~FDI_DP_PORT_WIDTH_MASK;
6e3c9717 3450 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
8db9d77b
ZW
3451 temp &= ~FDI_LINK_TRAIN_NONE;
3452 temp |= FDI_LINK_TRAIN_PATTERN_1;
5eddb70b 3453 I915_WRITE(reg, temp | FDI_TX_ENABLE);
8db9d77b 3454
5eddb70b
CW
3455 reg = FDI_RX_CTL(pipe);
3456 temp = I915_READ(reg);
8db9d77b
ZW
3457 temp &= ~FDI_LINK_TRAIN_NONE;
3458 temp |= FDI_LINK_TRAIN_PATTERN_1;
5eddb70b
CW
3459 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3460
3461 POSTING_READ(reg);
8db9d77b
ZW
3462 udelay(150);
3463
5b2adf89 3464 /* Ironlake workaround, enable clock pointer after FDI enable*/
8f5718a6
DV
3465 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
3466 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR |
3467 FDI_RX_PHASE_SYNC_POINTER_EN);
5b2adf89 3468
5eddb70b 3469 reg = FDI_RX_IIR(pipe);
e1a44743 3470 for (tries = 0; tries < 5; tries++) {
5eddb70b 3471 temp = I915_READ(reg);
8db9d77b
ZW
3472 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3473
3474 if ((temp & FDI_RX_BIT_LOCK)) {
3475 DRM_DEBUG_KMS("FDI train 1 done.\n");
5eddb70b 3476 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
8db9d77b
ZW
3477 break;
3478 }
8db9d77b 3479 }
e1a44743 3480 if (tries == 5)
5eddb70b 3481 DRM_ERROR("FDI train 1 fail!\n");
8db9d77b
ZW
3482
3483 /* Train 2 */
5eddb70b
CW
3484 reg = FDI_TX_CTL(pipe);
3485 temp = I915_READ(reg);
8db9d77b
ZW
3486 temp &= ~FDI_LINK_TRAIN_NONE;
3487 temp |= FDI_LINK_TRAIN_PATTERN_2;
5eddb70b 3488 I915_WRITE(reg, temp);
8db9d77b 3489
5eddb70b
CW
3490 reg = FDI_RX_CTL(pipe);
3491 temp = I915_READ(reg);
8db9d77b
ZW
3492 temp &= ~FDI_LINK_TRAIN_NONE;
3493 temp |= FDI_LINK_TRAIN_PATTERN_2;
5eddb70b 3494 I915_WRITE(reg, temp);
8db9d77b 3495
5eddb70b
CW
3496 POSTING_READ(reg);
3497 udelay(150);
8db9d77b 3498
5eddb70b 3499 reg = FDI_RX_IIR(pipe);
e1a44743 3500 for (tries = 0; tries < 5; tries++) {
5eddb70b 3501 temp = I915_READ(reg);
8db9d77b
ZW
3502 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3503
3504 if (temp & FDI_RX_SYMBOL_LOCK) {
5eddb70b 3505 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
8db9d77b
ZW
3506 DRM_DEBUG_KMS("FDI train 2 done.\n");
3507 break;
3508 }
8db9d77b 3509 }
e1a44743 3510 if (tries == 5)
5eddb70b 3511 DRM_ERROR("FDI train 2 fail!\n");
8db9d77b
ZW
3512
3513 DRM_DEBUG_KMS("FDI train done\n");
5c5313c8 3514
8db9d77b
ZW
3515}
3516
0206e353 3517static const int snb_b_fdi_train_param[] = {
8db9d77b
ZW
3518 FDI_LINK_TRAIN_400MV_0DB_SNB_B,
3519 FDI_LINK_TRAIN_400MV_6DB_SNB_B,
3520 FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
3521 FDI_LINK_TRAIN_800MV_0DB_SNB_B,
3522};
3523
3524/* The FDI link training functions for SNB/Cougarpoint. */
3525static void gen6_fdi_link_train(struct drm_crtc *crtc)
3526{
3527 struct drm_device *dev = crtc->dev;
3528 struct drm_i915_private *dev_priv = dev->dev_private;
3529 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3530 int pipe = intel_crtc->pipe;
fa37d39e 3531 u32 reg, temp, i, retry;
8db9d77b 3532
e1a44743
AJ
3533 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3534 for train result */
5eddb70b
CW
3535 reg = FDI_RX_IMR(pipe);
3536 temp = I915_READ(reg);
e1a44743
AJ
3537 temp &= ~FDI_RX_SYMBOL_LOCK;
3538 temp &= ~FDI_RX_BIT_LOCK;
5eddb70b
CW
3539 I915_WRITE(reg, temp);
3540
3541 POSTING_READ(reg);
e1a44743
AJ
3542 udelay(150);
3543
8db9d77b 3544 /* enable CPU FDI TX and PCH FDI RX */
5eddb70b
CW
3545 reg = FDI_TX_CTL(pipe);
3546 temp = I915_READ(reg);
627eb5a3 3547 temp &= ~FDI_DP_PORT_WIDTH_MASK;
6e3c9717 3548 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
8db9d77b
ZW
3549 temp &= ~FDI_LINK_TRAIN_NONE;
3550 temp |= FDI_LINK_TRAIN_PATTERN_1;
3551 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3552 /* SNB-B */
3553 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
5eddb70b 3554 I915_WRITE(reg, temp | FDI_TX_ENABLE);
8db9d77b 3555
d74cf324
DV
3556 I915_WRITE(FDI_RX_MISC(pipe),
3557 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
3558
5eddb70b
CW
3559 reg = FDI_RX_CTL(pipe);
3560 temp = I915_READ(reg);
8db9d77b
ZW
3561 if (HAS_PCH_CPT(dev)) {
3562 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3563 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3564 } else {
3565 temp &= ~FDI_LINK_TRAIN_NONE;
3566 temp |= FDI_LINK_TRAIN_PATTERN_1;
3567 }
5eddb70b
CW
3568 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3569
3570 POSTING_READ(reg);
8db9d77b
ZW
3571 udelay(150);
3572
0206e353 3573 for (i = 0; i < 4; i++) {
5eddb70b
CW
3574 reg = FDI_TX_CTL(pipe);
3575 temp = I915_READ(reg);
8db9d77b
ZW
3576 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3577 temp |= snb_b_fdi_train_param[i];
5eddb70b
CW
3578 I915_WRITE(reg, temp);
3579
3580 POSTING_READ(reg);
8db9d77b
ZW
3581 udelay(500);
3582
fa37d39e
SP
3583 for (retry = 0; retry < 5; retry++) {
3584 reg = FDI_RX_IIR(pipe);
3585 temp = I915_READ(reg);
3586 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3587 if (temp & FDI_RX_BIT_LOCK) {
3588 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
3589 DRM_DEBUG_KMS("FDI train 1 done.\n");
3590 break;
3591 }
3592 udelay(50);
8db9d77b 3593 }
fa37d39e
SP
3594 if (retry < 5)
3595 break;
8db9d77b
ZW
3596 }
3597 if (i == 4)
5eddb70b 3598 DRM_ERROR("FDI train 1 fail!\n");
8db9d77b
ZW
3599
3600 /* Train 2 */
5eddb70b
CW
3601 reg = FDI_TX_CTL(pipe);
3602 temp = I915_READ(reg);
8db9d77b
ZW
3603 temp &= ~FDI_LINK_TRAIN_NONE;
3604 temp |= FDI_LINK_TRAIN_PATTERN_2;
3605 if (IS_GEN6(dev)) {
3606 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3607 /* SNB-B */
3608 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
3609 }
5eddb70b 3610 I915_WRITE(reg, temp);
8db9d77b 3611
5eddb70b
CW
3612 reg = FDI_RX_CTL(pipe);
3613 temp = I915_READ(reg);
8db9d77b
ZW
3614 if (HAS_PCH_CPT(dev)) {
3615 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3616 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
3617 } else {
3618 temp &= ~FDI_LINK_TRAIN_NONE;
3619 temp |= FDI_LINK_TRAIN_PATTERN_2;
3620 }
5eddb70b
CW
3621 I915_WRITE(reg, temp);
3622
3623 POSTING_READ(reg);
8db9d77b
ZW
3624 udelay(150);
3625
0206e353 3626 for (i = 0; i < 4; i++) {
5eddb70b
CW
3627 reg = FDI_TX_CTL(pipe);
3628 temp = I915_READ(reg);
8db9d77b
ZW
3629 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3630 temp |= snb_b_fdi_train_param[i];
5eddb70b
CW
3631 I915_WRITE(reg, temp);
3632
3633 POSTING_READ(reg);
8db9d77b
ZW
3634 udelay(500);
3635
fa37d39e
SP
3636 for (retry = 0; retry < 5; retry++) {
3637 reg = FDI_RX_IIR(pipe);
3638 temp = I915_READ(reg);
3639 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3640 if (temp & FDI_RX_SYMBOL_LOCK) {
3641 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
3642 DRM_DEBUG_KMS("FDI train 2 done.\n");
3643 break;
3644 }
3645 udelay(50);
8db9d77b 3646 }
fa37d39e
SP
3647 if (retry < 5)
3648 break;
8db9d77b
ZW
3649 }
3650 if (i == 4)
5eddb70b 3651 DRM_ERROR("FDI train 2 fail!\n");
8db9d77b
ZW
3652
3653 DRM_DEBUG_KMS("FDI train done.\n");
3654}
3655
357555c0
JB
3656/* Manual link training for Ivy Bridge A0 parts */
3657static void ivb_manual_fdi_link_train(struct drm_crtc *crtc)
3658{
3659 struct drm_device *dev = crtc->dev;
3660 struct drm_i915_private *dev_priv = dev->dev_private;
3661 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3662 int pipe = intel_crtc->pipe;
139ccd3f 3663 u32 reg, temp, i, j;
357555c0
JB
3664
3665 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3666 for train result */
3667 reg = FDI_RX_IMR(pipe);
3668 temp = I915_READ(reg);
3669 temp &= ~FDI_RX_SYMBOL_LOCK;
3670 temp &= ~FDI_RX_BIT_LOCK;
3671 I915_WRITE(reg, temp);
3672
3673 POSTING_READ(reg);
3674 udelay(150);
3675
01a415fd
DV
3676 DRM_DEBUG_KMS("FDI_RX_IIR before link train 0x%x\n",
3677 I915_READ(FDI_RX_IIR(pipe)));
3678
139ccd3f
JB
3679 /* Try each vswing and preemphasis setting twice before moving on */
3680 for (j = 0; j < ARRAY_SIZE(snb_b_fdi_train_param) * 2; j++) {
3681 /* disable first in case we need to retry */
3682 reg = FDI_TX_CTL(pipe);
3683 temp = I915_READ(reg);
3684 temp &= ~(FDI_LINK_TRAIN_AUTO | FDI_LINK_TRAIN_NONE_IVB);
3685 temp &= ~FDI_TX_ENABLE;
3686 I915_WRITE(reg, temp);
357555c0 3687
139ccd3f
JB
3688 reg = FDI_RX_CTL(pipe);
3689 temp = I915_READ(reg);
3690 temp &= ~FDI_LINK_TRAIN_AUTO;
3691 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3692 temp &= ~FDI_RX_ENABLE;
3693 I915_WRITE(reg, temp);
357555c0 3694
139ccd3f 3695 /* enable CPU FDI TX and PCH FDI RX */
357555c0
JB
3696 reg = FDI_TX_CTL(pipe);
3697 temp = I915_READ(reg);
139ccd3f 3698 temp &= ~FDI_DP_PORT_WIDTH_MASK;
6e3c9717 3699 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
139ccd3f 3700 temp |= FDI_LINK_TRAIN_PATTERN_1_IVB;
357555c0 3701 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
139ccd3f
JB
3702 temp |= snb_b_fdi_train_param[j/2];
3703 temp |= FDI_COMPOSITE_SYNC;
3704 I915_WRITE(reg, temp | FDI_TX_ENABLE);
357555c0 3705
139ccd3f
JB
3706 I915_WRITE(FDI_RX_MISC(pipe),
3707 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
357555c0 3708
139ccd3f 3709 reg = FDI_RX_CTL(pipe);
357555c0 3710 temp = I915_READ(reg);
139ccd3f
JB
3711 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3712 temp |= FDI_COMPOSITE_SYNC;
3713 I915_WRITE(reg, temp | FDI_RX_ENABLE);
357555c0 3714
139ccd3f
JB
3715 POSTING_READ(reg);
3716 udelay(1); /* should be 0.5us */
357555c0 3717
139ccd3f
JB
3718 for (i = 0; i < 4; i++) {
3719 reg = FDI_RX_IIR(pipe);
3720 temp = I915_READ(reg);
3721 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
357555c0 3722
139ccd3f
JB
3723 if (temp & FDI_RX_BIT_LOCK ||
3724 (I915_READ(reg) & FDI_RX_BIT_LOCK)) {
3725 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
3726 DRM_DEBUG_KMS("FDI train 1 done, level %i.\n",
3727 i);
3728 break;
3729 }
3730 udelay(1); /* should be 0.5us */
3731 }
3732 if (i == 4) {
3733 DRM_DEBUG_KMS("FDI train 1 fail on vswing %d\n", j / 2);
3734 continue;
3735 }
357555c0 3736
139ccd3f 3737 /* Train 2 */
357555c0
JB
3738 reg = FDI_TX_CTL(pipe);
3739 temp = I915_READ(reg);
139ccd3f
JB
3740 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
3741 temp |= FDI_LINK_TRAIN_PATTERN_2_IVB;
3742 I915_WRITE(reg, temp);
3743
3744 reg = FDI_RX_CTL(pipe);
3745 temp = I915_READ(reg);
3746 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3747 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
357555c0
JB
3748 I915_WRITE(reg, temp);
3749
3750 POSTING_READ(reg);
139ccd3f 3751 udelay(2); /* should be 1.5us */
357555c0 3752
139ccd3f
JB
3753 for (i = 0; i < 4; i++) {
3754 reg = FDI_RX_IIR(pipe);
3755 temp = I915_READ(reg);
3756 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
357555c0 3757
139ccd3f
JB
3758 if (temp & FDI_RX_SYMBOL_LOCK ||
3759 (I915_READ(reg) & FDI_RX_SYMBOL_LOCK)) {
3760 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
3761 DRM_DEBUG_KMS("FDI train 2 done, level %i.\n",
3762 i);
3763 goto train_done;
3764 }
3765 udelay(2); /* should be 1.5us */
357555c0 3766 }
139ccd3f
JB
3767 if (i == 4)
3768 DRM_DEBUG_KMS("FDI train 2 fail on vswing %d\n", j / 2);
357555c0 3769 }
357555c0 3770
139ccd3f 3771train_done:
357555c0
JB
3772 DRM_DEBUG_KMS("FDI train done.\n");
3773}
3774
88cefb6c 3775static void ironlake_fdi_pll_enable(struct intel_crtc *intel_crtc)
2c07245f 3776{
88cefb6c 3777 struct drm_device *dev = intel_crtc->base.dev;
2c07245f 3778 struct drm_i915_private *dev_priv = dev->dev_private;
2c07245f 3779 int pipe = intel_crtc->pipe;
5eddb70b 3780 u32 reg, temp;
79e53945 3781
c64e311e 3782
c98e9dcf 3783 /* enable PCH FDI RX PLL, wait warmup plus DMI latency */
5eddb70b
CW
3784 reg = FDI_RX_CTL(pipe);
3785 temp = I915_READ(reg);
627eb5a3 3786 temp &= ~(FDI_DP_PORT_WIDTH_MASK | (0x7 << 16));
6e3c9717 3787 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
dfd07d72 3788 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
5eddb70b
CW
3789 I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);
3790
3791 POSTING_READ(reg);
c98e9dcf
JB
3792 udelay(200);
3793
3794 /* Switch from Rawclk to PCDclk */
5eddb70b
CW
3795 temp = I915_READ(reg);
3796 I915_WRITE(reg, temp | FDI_PCDCLK);
3797
3798 POSTING_READ(reg);
c98e9dcf
JB
3799 udelay(200);
3800
20749730
PZ
3801 /* Enable CPU FDI TX PLL, always on for Ironlake */
3802 reg = FDI_TX_CTL(pipe);
3803 temp = I915_READ(reg);
3804 if ((temp & FDI_TX_PLL_ENABLE) == 0) {
3805 I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);
5eddb70b 3806
20749730
PZ
3807 POSTING_READ(reg);
3808 udelay(100);
6be4a607 3809 }
0e23b99d
JB
3810}
3811
88cefb6c
DV
3812static void ironlake_fdi_pll_disable(struct intel_crtc *intel_crtc)
3813{
3814 struct drm_device *dev = intel_crtc->base.dev;
3815 struct drm_i915_private *dev_priv = dev->dev_private;
3816 int pipe = intel_crtc->pipe;
3817 u32 reg, temp;
3818
3819 /* Switch from PCDclk to Rawclk */
3820 reg = FDI_RX_CTL(pipe);
3821 temp = I915_READ(reg);
3822 I915_WRITE(reg, temp & ~FDI_PCDCLK);
3823
3824 /* Disable CPU FDI TX PLL */
3825 reg = FDI_TX_CTL(pipe);
3826 temp = I915_READ(reg);
3827 I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE);
3828
3829 POSTING_READ(reg);
3830 udelay(100);
3831
3832 reg = FDI_RX_CTL(pipe);
3833 temp = I915_READ(reg);
3834 I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE);
3835
3836 /* Wait for the clocks to turn off. */
3837 POSTING_READ(reg);
3838 udelay(100);
3839}
3840
0fc932b8
JB
3841static void ironlake_fdi_disable(struct drm_crtc *crtc)
3842{
3843 struct drm_device *dev = crtc->dev;
3844 struct drm_i915_private *dev_priv = dev->dev_private;
3845 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3846 int pipe = intel_crtc->pipe;
3847 u32 reg, temp;
3848
3849 /* disable CPU FDI tx and PCH FDI rx */
3850 reg = FDI_TX_CTL(pipe);
3851 temp = I915_READ(reg);
3852 I915_WRITE(reg, temp & ~FDI_TX_ENABLE);
3853 POSTING_READ(reg);
3854
3855 reg = FDI_RX_CTL(pipe);
3856 temp = I915_READ(reg);
3857 temp &= ~(0x7 << 16);
dfd07d72 3858 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
0fc932b8
JB
3859 I915_WRITE(reg, temp & ~FDI_RX_ENABLE);
3860
3861 POSTING_READ(reg);
3862 udelay(100);
3863
3864 /* Ironlake workaround, disable clock pointer after downing FDI */
eba905b2 3865 if (HAS_PCH_IBX(dev))
6f06ce18 3866 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
0fc932b8
JB
3867
3868 /* still set train pattern 1 */
3869 reg = FDI_TX_CTL(pipe);
3870 temp = I915_READ(reg);
3871 temp &= ~FDI_LINK_TRAIN_NONE;
3872 temp |= FDI_LINK_TRAIN_PATTERN_1;
3873 I915_WRITE(reg, temp);
3874
3875 reg = FDI_RX_CTL(pipe);
3876 temp = I915_READ(reg);
3877 if (HAS_PCH_CPT(dev)) {
3878 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3879 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3880 } else {
3881 temp &= ~FDI_LINK_TRAIN_NONE;
3882 temp |= FDI_LINK_TRAIN_PATTERN_1;
3883 }
3884 /* BPC in FDI rx is consistent with that in PIPECONF */
3885 temp &= ~(0x07 << 16);
dfd07d72 3886 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
0fc932b8
JB
3887 I915_WRITE(reg, temp);
3888
3889 POSTING_READ(reg);
3890 udelay(100);
3891}
3892
5dce5b93
CW
3893bool intel_has_pending_fb_unpin(struct drm_device *dev)
3894{
3895 struct intel_crtc *crtc;
3896
3897 /* Note that we don't need to be called with mode_config.lock here
3898 * as our list of CRTC objects is static for the lifetime of the
3899 * device and so cannot disappear as we iterate. Similarly, we can
3900 * happily treat the predicates as racy, atomic checks as userspace
3901 * cannot claim and pin a new fb without at least acquring the
3902 * struct_mutex and so serialising with us.
3903 */
d3fcc808 3904 for_each_intel_crtc(dev, crtc) {
5dce5b93
CW
3905 if (atomic_read(&crtc->unpin_work_count) == 0)
3906 continue;
3907
3908 if (crtc->unpin_work)
3909 intel_wait_for_vblank(dev, crtc->pipe);
3910
3911 return true;
3912 }
3913
3914 return false;
3915}
3916
d6bbafa1
CW
3917static void page_flip_completed(struct intel_crtc *intel_crtc)
3918{
3919 struct drm_i915_private *dev_priv = to_i915(intel_crtc->base.dev);
3920 struct intel_unpin_work *work = intel_crtc->unpin_work;
3921
3922 /* ensure that the unpin work is consistent wrt ->pending. */
3923 smp_rmb();
3924 intel_crtc->unpin_work = NULL;
3925
3926 if (work->event)
3927 drm_send_vblank_event(intel_crtc->base.dev,
3928 intel_crtc->pipe,
3929 work->event);
3930
3931 drm_crtc_vblank_put(&intel_crtc->base);
3932
3933 wake_up_all(&dev_priv->pending_flip_queue);
3934 queue_work(dev_priv->wq, &work->work);
3935
3936 trace_i915_flip_complete(intel_crtc->plane,
3937 work->pending_flip_obj);
3938}
3939
46a55d30 3940void intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc)
e6c3a2a6 3941{
0f91128d 3942 struct drm_device *dev = crtc->dev;
5bb61643 3943 struct drm_i915_private *dev_priv = dev->dev_private;
e6c3a2a6 3944
2c10d571 3945 WARN_ON(waitqueue_active(&dev_priv->pending_flip_queue));
9c787942
CW
3946 if (WARN_ON(wait_event_timeout(dev_priv->pending_flip_queue,
3947 !intel_crtc_has_pending_flip(crtc),
3948 60*HZ) == 0)) {
3949 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2c10d571 3950
5e2d7afc 3951 spin_lock_irq(&dev->event_lock);
9c787942
CW
3952 if (intel_crtc->unpin_work) {
3953 WARN_ONCE(1, "Removing stuck page flip\n");
3954 page_flip_completed(intel_crtc);
3955 }
5e2d7afc 3956 spin_unlock_irq(&dev->event_lock);
9c787942 3957 }
5bb61643 3958
975d568a
CW
3959 if (crtc->primary->fb) {
3960 mutex_lock(&dev->struct_mutex);
3961 intel_finish_fb(crtc->primary->fb);
3962 mutex_unlock(&dev->struct_mutex);
3963 }
e6c3a2a6
CW
3964}
3965
e615efe4
ED
3966/* Program iCLKIP clock to the desired frequency */
3967static void lpt_program_iclkip(struct drm_crtc *crtc)
3968{
3969 struct drm_device *dev = crtc->dev;
3970 struct drm_i915_private *dev_priv = dev->dev_private;
6e3c9717 3971 int clock = to_intel_crtc(crtc)->config->base.adjusted_mode.crtc_clock;
e615efe4
ED
3972 u32 divsel, phaseinc, auxdiv, phasedir = 0;
3973 u32 temp;
3974
a580516d 3975 mutex_lock(&dev_priv->sb_lock);
09153000 3976
e615efe4
ED
3977 /* It is necessary to ungate the pixclk gate prior to programming
3978 * the divisors, and gate it back when it is done.
3979 */
3980 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_GATE);
3981
3982 /* Disable SSCCTL */
3983 intel_sbi_write(dev_priv, SBI_SSCCTL6,
988d6ee8
PZ
3984 intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK) |
3985 SBI_SSCCTL_DISABLE,
3986 SBI_ICLK);
e615efe4
ED
3987
3988 /* 20MHz is a corner case which is out of range for the 7-bit divisor */
12d7ceed 3989 if (clock == 20000) {
e615efe4
ED
3990 auxdiv = 1;
3991 divsel = 0x41;
3992 phaseinc = 0x20;
3993 } else {
3994 /* The iCLK virtual clock root frequency is in MHz,
241bfc38
DL
3995 * but the adjusted_mode->crtc_clock in in KHz. To get the
3996 * divisors, it is necessary to divide one by another, so we
e615efe4
ED
3997 * convert the virtual clock precision to KHz here for higher
3998 * precision.
3999 */
4000 u32 iclk_virtual_root_freq = 172800 * 1000;
4001 u32 iclk_pi_range = 64;
4002 u32 desired_divisor, msb_divisor_value, pi_value;
4003
12d7ceed 4004 desired_divisor = (iclk_virtual_root_freq / clock);
e615efe4
ED
4005 msb_divisor_value = desired_divisor / iclk_pi_range;
4006 pi_value = desired_divisor % iclk_pi_range;
4007
4008 auxdiv = 0;
4009 divsel = msb_divisor_value - 2;
4010 phaseinc = pi_value;
4011 }
4012
4013 /* This should not happen with any sane values */
4014 WARN_ON(SBI_SSCDIVINTPHASE_DIVSEL(divsel) &
4015 ~SBI_SSCDIVINTPHASE_DIVSEL_MASK);
4016 WARN_ON(SBI_SSCDIVINTPHASE_DIR(phasedir) &
4017 ~SBI_SSCDIVINTPHASE_INCVAL_MASK);
4018
4019 DRM_DEBUG_KMS("iCLKIP clock: found settings for %dKHz refresh rate: auxdiv=%x, divsel=%x, phasedir=%x, phaseinc=%x\n",
12d7ceed 4020 clock,
e615efe4
ED
4021 auxdiv,
4022 divsel,
4023 phasedir,
4024 phaseinc);
4025
4026 /* Program SSCDIVINTPHASE6 */
988d6ee8 4027 temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
e615efe4
ED
4028 temp &= ~SBI_SSCDIVINTPHASE_DIVSEL_MASK;
4029 temp |= SBI_SSCDIVINTPHASE_DIVSEL(divsel);
4030 temp &= ~SBI_SSCDIVINTPHASE_INCVAL_MASK;
4031 temp |= SBI_SSCDIVINTPHASE_INCVAL(phaseinc);
4032 temp |= SBI_SSCDIVINTPHASE_DIR(phasedir);
4033 temp |= SBI_SSCDIVINTPHASE_PROPAGATE;
988d6ee8 4034 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE6, temp, SBI_ICLK);
e615efe4
ED
4035
4036 /* Program SSCAUXDIV */
988d6ee8 4037 temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
e615efe4
ED
4038 temp &= ~SBI_SSCAUXDIV_FINALDIV2SEL(1);
4039 temp |= SBI_SSCAUXDIV_FINALDIV2SEL(auxdiv);
988d6ee8 4040 intel_sbi_write(dev_priv, SBI_SSCAUXDIV6, temp, SBI_ICLK);
e615efe4
ED
4041
4042 /* Enable modulator and associated divider */
988d6ee8 4043 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
e615efe4 4044 temp &= ~SBI_SSCCTL_DISABLE;
988d6ee8 4045 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
e615efe4
ED
4046
4047 /* Wait for initialization time */
4048 udelay(24);
4049
4050 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_UNGATE);
09153000 4051
a580516d 4052 mutex_unlock(&dev_priv->sb_lock);
e615efe4
ED
4053}
4054
275f01b2
DV
4055static void ironlake_pch_transcoder_set_timings(struct intel_crtc *crtc,
4056 enum pipe pch_transcoder)
4057{
4058 struct drm_device *dev = crtc->base.dev;
4059 struct drm_i915_private *dev_priv = dev->dev_private;
6e3c9717 4060 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
275f01b2
DV
4061
4062 I915_WRITE(PCH_TRANS_HTOTAL(pch_transcoder),
4063 I915_READ(HTOTAL(cpu_transcoder)));
4064 I915_WRITE(PCH_TRANS_HBLANK(pch_transcoder),
4065 I915_READ(HBLANK(cpu_transcoder)));
4066 I915_WRITE(PCH_TRANS_HSYNC(pch_transcoder),
4067 I915_READ(HSYNC(cpu_transcoder)));
4068
4069 I915_WRITE(PCH_TRANS_VTOTAL(pch_transcoder),
4070 I915_READ(VTOTAL(cpu_transcoder)));
4071 I915_WRITE(PCH_TRANS_VBLANK(pch_transcoder),
4072 I915_READ(VBLANK(cpu_transcoder)));
4073 I915_WRITE(PCH_TRANS_VSYNC(pch_transcoder),
4074 I915_READ(VSYNC(cpu_transcoder)));
4075 I915_WRITE(PCH_TRANS_VSYNCSHIFT(pch_transcoder),
4076 I915_READ(VSYNCSHIFT(cpu_transcoder)));
4077}
4078
003632d9 4079static void cpt_set_fdi_bc_bifurcation(struct drm_device *dev, bool enable)
1fbc0d78
DV
4080{
4081 struct drm_i915_private *dev_priv = dev->dev_private;
4082 uint32_t temp;
4083
4084 temp = I915_READ(SOUTH_CHICKEN1);
003632d9 4085 if (!!(temp & FDI_BC_BIFURCATION_SELECT) == enable)
1fbc0d78
DV
4086 return;
4087
4088 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
4089 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
4090
003632d9
ACO
4091 temp &= ~FDI_BC_BIFURCATION_SELECT;
4092 if (enable)
4093 temp |= FDI_BC_BIFURCATION_SELECT;
4094
4095 DRM_DEBUG_KMS("%sabling fdi C rx\n", enable ? "en" : "dis");
1fbc0d78
DV
4096 I915_WRITE(SOUTH_CHICKEN1, temp);
4097 POSTING_READ(SOUTH_CHICKEN1);
4098}
4099
4100static void ivybridge_update_fdi_bc_bifurcation(struct intel_crtc *intel_crtc)
4101{
4102 struct drm_device *dev = intel_crtc->base.dev;
1fbc0d78
DV
4103
4104 switch (intel_crtc->pipe) {
4105 case PIPE_A:
4106 break;
4107 case PIPE_B:
6e3c9717 4108 if (intel_crtc->config->fdi_lanes > 2)
003632d9 4109 cpt_set_fdi_bc_bifurcation(dev, false);
1fbc0d78 4110 else
003632d9 4111 cpt_set_fdi_bc_bifurcation(dev, true);
1fbc0d78
DV
4112
4113 break;
4114 case PIPE_C:
003632d9 4115 cpt_set_fdi_bc_bifurcation(dev, true);
1fbc0d78
DV
4116
4117 break;
4118 default:
4119 BUG();
4120 }
4121}
4122
f67a559d
JB
4123/*
4124 * Enable PCH resources required for PCH ports:
4125 * - PCH PLLs
4126 * - FDI training & RX/TX
4127 * - update transcoder timings
4128 * - DP transcoding bits
4129 * - transcoder
4130 */
4131static void ironlake_pch_enable(struct drm_crtc *crtc)
0e23b99d
JB
4132{
4133 struct drm_device *dev = crtc->dev;
4134 struct drm_i915_private *dev_priv = dev->dev_private;
4135 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4136 int pipe = intel_crtc->pipe;
ee7b9f93 4137 u32 reg, temp;
2c07245f 4138
ab9412ba 4139 assert_pch_transcoder_disabled(dev_priv, pipe);
e7e164db 4140
1fbc0d78
DV
4141 if (IS_IVYBRIDGE(dev))
4142 ivybridge_update_fdi_bc_bifurcation(intel_crtc);
4143
cd986abb
DV
4144 /* Write the TU size bits before fdi link training, so that error
4145 * detection works. */
4146 I915_WRITE(FDI_RX_TUSIZE1(pipe),
4147 I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);
4148
c98e9dcf 4149 /* For PCH output, training FDI link */
674cf967 4150 dev_priv->display.fdi_link_train(crtc);
2c07245f 4151
3ad8a208
DV
4152 /* We need to program the right clock selection before writing the pixel
4153 * mutliplier into the DPLL. */
303b81e0 4154 if (HAS_PCH_CPT(dev)) {
ee7b9f93 4155 u32 sel;
4b645f14 4156
c98e9dcf 4157 temp = I915_READ(PCH_DPLL_SEL);
11887397
DV
4158 temp |= TRANS_DPLL_ENABLE(pipe);
4159 sel = TRANS_DPLLB_SEL(pipe);
6e3c9717 4160 if (intel_crtc->config->shared_dpll == DPLL_ID_PCH_PLL_B)
ee7b9f93
JB
4161 temp |= sel;
4162 else
4163 temp &= ~sel;
c98e9dcf 4164 I915_WRITE(PCH_DPLL_SEL, temp);
c98e9dcf 4165 }
5eddb70b 4166
3ad8a208
DV
4167 /* XXX: pch pll's can be enabled any time before we enable the PCH
4168 * transcoder, and we actually should do this to not upset any PCH
4169 * transcoder that already use the clock when we share it.
4170 *
4171 * Note that enable_shared_dpll tries to do the right thing, but
4172 * get_shared_dpll unconditionally resets the pll - we need that to have
4173 * the right LVDS enable sequence. */
85b3894f 4174 intel_enable_shared_dpll(intel_crtc);
3ad8a208 4175
d9b6cb56
JB
4176 /* set transcoder timing, panel must allow it */
4177 assert_panel_unlocked(dev_priv, pipe);
275f01b2 4178 ironlake_pch_transcoder_set_timings(intel_crtc, pipe);
8db9d77b 4179
303b81e0 4180 intel_fdi_normal_train(crtc);
5e84e1a4 4181
c98e9dcf 4182 /* For PCH DP, enable TRANS_DP_CTL */
6e3c9717 4183 if (HAS_PCH_CPT(dev) && intel_crtc->config->has_dp_encoder) {
dfd07d72 4184 u32 bpc = (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) >> 5;
5eddb70b
CW
4185 reg = TRANS_DP_CTL(pipe);
4186 temp = I915_READ(reg);
4187 temp &= ~(TRANS_DP_PORT_SEL_MASK |
220cad3c
EA
4188 TRANS_DP_SYNC_MASK |
4189 TRANS_DP_BPC_MASK);
e3ef4479 4190 temp |= TRANS_DP_OUTPUT_ENABLE;
9325c9f0 4191 temp |= bpc << 9; /* same format but at 11:9 */
c98e9dcf
JB
4192
4193 if (crtc->mode.flags & DRM_MODE_FLAG_PHSYNC)
5eddb70b 4194 temp |= TRANS_DP_HSYNC_ACTIVE_HIGH;
c98e9dcf 4195 if (crtc->mode.flags & DRM_MODE_FLAG_PVSYNC)
5eddb70b 4196 temp |= TRANS_DP_VSYNC_ACTIVE_HIGH;
c98e9dcf
JB
4197
4198 switch (intel_trans_dp_port_sel(crtc)) {
4199 case PCH_DP_B:
5eddb70b 4200 temp |= TRANS_DP_PORT_SEL_B;
c98e9dcf
JB
4201 break;
4202 case PCH_DP_C:
5eddb70b 4203 temp |= TRANS_DP_PORT_SEL_C;
c98e9dcf
JB
4204 break;
4205 case PCH_DP_D:
5eddb70b 4206 temp |= TRANS_DP_PORT_SEL_D;
c98e9dcf
JB
4207 break;
4208 default:
e95d41e1 4209 BUG();
32f9d658 4210 }
2c07245f 4211
5eddb70b 4212 I915_WRITE(reg, temp);
6be4a607 4213 }
b52eb4dc 4214
b8a4f404 4215 ironlake_enable_pch_transcoder(dev_priv, pipe);
f67a559d
JB
4216}
4217
1507e5bd
PZ
4218static void lpt_pch_enable(struct drm_crtc *crtc)
4219{
4220 struct drm_device *dev = crtc->dev;
4221 struct drm_i915_private *dev_priv = dev->dev_private;
4222 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6e3c9717 4223 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
1507e5bd 4224
ab9412ba 4225 assert_pch_transcoder_disabled(dev_priv, TRANSCODER_A);
1507e5bd 4226
8c52b5e8 4227 lpt_program_iclkip(crtc);
1507e5bd 4228
0540e488 4229 /* Set transcoder timing. */
275f01b2 4230 ironlake_pch_transcoder_set_timings(intel_crtc, PIPE_A);
1507e5bd 4231
937bb610 4232 lpt_enable_pch_transcoder(dev_priv, cpu_transcoder);
f67a559d
JB
4233}
4234
190f68c5
ACO
4235struct intel_shared_dpll *intel_get_shared_dpll(struct intel_crtc *crtc,
4236 struct intel_crtc_state *crtc_state)
ee7b9f93 4237{
e2b78267 4238 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
8bd31e67 4239 struct intel_shared_dpll *pll;
de419ab6 4240 struct intel_shared_dpll_config *shared_dpll;
e2b78267 4241 enum intel_dpll_id i;
00490c22 4242 int max = dev_priv->num_shared_dpll;
ee7b9f93 4243
de419ab6
ML
4244 shared_dpll = intel_atomic_get_shared_dpll_state(crtc_state->base.state);
4245
98b6bd99
DV
4246 if (HAS_PCH_IBX(dev_priv->dev)) {
4247 /* Ironlake PCH has a fixed PLL->PCH pipe mapping. */
d94ab068 4248 i = (enum intel_dpll_id) crtc->pipe;
e72f9fbf 4249 pll = &dev_priv->shared_dplls[i];
98b6bd99 4250
46edb027
DV
4251 DRM_DEBUG_KMS("CRTC:%d using pre-allocated %s\n",
4252 crtc->base.base.id, pll->name);
98b6bd99 4253
de419ab6 4254 WARN_ON(shared_dpll[i].crtc_mask);
f2a69f44 4255
98b6bd99
DV
4256 goto found;
4257 }
4258
bcddf610
S
4259 if (IS_BROXTON(dev_priv->dev)) {
4260 /* PLL is attached to port in bxt */
4261 struct intel_encoder *encoder;
4262 struct intel_digital_port *intel_dig_port;
4263
4264 encoder = intel_ddi_get_crtc_new_encoder(crtc_state);
4265 if (WARN_ON(!encoder))
4266 return NULL;
4267
4268 intel_dig_port = enc_to_dig_port(&encoder->base);
4269 /* 1:1 mapping between ports and PLLs */
4270 i = (enum intel_dpll_id)intel_dig_port->port;
4271 pll = &dev_priv->shared_dplls[i];
4272 DRM_DEBUG_KMS("CRTC:%d using pre-allocated %s\n",
4273 crtc->base.base.id, pll->name);
de419ab6 4274 WARN_ON(shared_dpll[i].crtc_mask);
bcddf610
S
4275
4276 goto found;
00490c22
ML
4277 } else if (INTEL_INFO(dev_priv)->gen < 9 && HAS_DDI(dev_priv))
4278 /* Do not consider SPLL */
4279 max = 2;
bcddf610 4280
00490c22 4281 for (i = 0; i < max; i++) {
e72f9fbf 4282 pll = &dev_priv->shared_dplls[i];
ee7b9f93
JB
4283
4284 /* Only want to check enabled timings first */
de419ab6 4285 if (shared_dpll[i].crtc_mask == 0)
ee7b9f93
JB
4286 continue;
4287
190f68c5 4288 if (memcmp(&crtc_state->dpll_hw_state,
de419ab6
ML
4289 &shared_dpll[i].hw_state,
4290 sizeof(crtc_state->dpll_hw_state)) == 0) {
8bd31e67 4291 DRM_DEBUG_KMS("CRTC:%d sharing existing %s (crtc mask 0x%08x, ative %d)\n",
1e6f2ddc 4292 crtc->base.base.id, pll->name,
de419ab6 4293 shared_dpll[i].crtc_mask,
8bd31e67 4294 pll->active);
ee7b9f93
JB
4295 goto found;
4296 }
4297 }
4298
4299 /* Ok no matching timings, maybe there's a free one? */
e72f9fbf
DV
4300 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
4301 pll = &dev_priv->shared_dplls[i];
de419ab6 4302 if (shared_dpll[i].crtc_mask == 0) {
46edb027
DV
4303 DRM_DEBUG_KMS("CRTC:%d allocated %s\n",
4304 crtc->base.base.id, pll->name);
ee7b9f93
JB
4305 goto found;
4306 }
4307 }
4308
4309 return NULL;
4310
4311found:
de419ab6
ML
4312 if (shared_dpll[i].crtc_mask == 0)
4313 shared_dpll[i].hw_state =
4314 crtc_state->dpll_hw_state;
f2a69f44 4315
190f68c5 4316 crtc_state->shared_dpll = i;
46edb027
DV
4317 DRM_DEBUG_DRIVER("using %s for pipe %c\n", pll->name,
4318 pipe_name(crtc->pipe));
ee7b9f93 4319
de419ab6 4320 shared_dpll[i].crtc_mask |= 1 << crtc->pipe;
e04c7350 4321
ee7b9f93
JB
4322 return pll;
4323}
4324
de419ab6 4325static void intel_shared_dpll_commit(struct drm_atomic_state *state)
8bd31e67 4326{
de419ab6
ML
4327 struct drm_i915_private *dev_priv = to_i915(state->dev);
4328 struct intel_shared_dpll_config *shared_dpll;
8bd31e67
ACO
4329 struct intel_shared_dpll *pll;
4330 enum intel_dpll_id i;
4331
de419ab6
ML
4332 if (!to_intel_atomic_state(state)->dpll_set)
4333 return;
8bd31e67 4334
de419ab6 4335 shared_dpll = to_intel_atomic_state(state)->shared_dpll;
8bd31e67
ACO
4336 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
4337 pll = &dev_priv->shared_dplls[i];
de419ab6 4338 pll->config = shared_dpll[i];
8bd31e67
ACO
4339 }
4340}
4341
a1520318 4342static void cpt_verify_modeset(struct drm_device *dev, int pipe)
d4270e57
JB
4343{
4344 struct drm_i915_private *dev_priv = dev->dev_private;
23670b32 4345 int dslreg = PIPEDSL(pipe);
d4270e57
JB
4346 u32 temp;
4347
4348 temp = I915_READ(dslreg);
4349 udelay(500);
4350 if (wait_for(I915_READ(dslreg) != temp, 5)) {
d4270e57 4351 if (wait_for(I915_READ(dslreg) != temp, 5))
84f44ce7 4352 DRM_ERROR("mode set failed: pipe %c stuck\n", pipe_name(pipe));
d4270e57
JB
4353 }
4354}
4355
86adf9d7
ML
4356static int
4357skl_update_scaler(struct intel_crtc_state *crtc_state, bool force_detach,
4358 unsigned scaler_user, int *scaler_id, unsigned int rotation,
4359 int src_w, int src_h, int dst_w, int dst_h)
a1b2278e 4360{
86adf9d7
ML
4361 struct intel_crtc_scaler_state *scaler_state =
4362 &crtc_state->scaler_state;
4363 struct intel_crtc *intel_crtc =
4364 to_intel_crtc(crtc_state->base.crtc);
a1b2278e 4365 int need_scaling;
6156a456
CK
4366
4367 need_scaling = intel_rotation_90_or_270(rotation) ?
4368 (src_h != dst_w || src_w != dst_h):
4369 (src_w != dst_w || src_h != dst_h);
a1b2278e
CK
4370
4371 /*
4372 * if plane is being disabled or scaler is no more required or force detach
4373 * - free scaler binded to this plane/crtc
4374 * - in order to do this, update crtc->scaler_usage
4375 *
4376 * Here scaler state in crtc_state is set free so that
4377 * scaler can be assigned to other user. Actual register
4378 * update to free the scaler is done in plane/panel-fit programming.
4379 * For this purpose crtc/plane_state->scaler_id isn't reset here.
4380 */
86adf9d7 4381 if (force_detach || !need_scaling) {
a1b2278e 4382 if (*scaler_id >= 0) {
86adf9d7 4383 scaler_state->scaler_users &= ~(1 << scaler_user);
a1b2278e
CK
4384 scaler_state->scalers[*scaler_id].in_use = 0;
4385
86adf9d7
ML
4386 DRM_DEBUG_KMS("scaler_user index %u.%u: "
4387 "Staged freeing scaler id %d scaler_users = 0x%x\n",
4388 intel_crtc->pipe, scaler_user, *scaler_id,
a1b2278e
CK
4389 scaler_state->scaler_users);
4390 *scaler_id = -1;
4391 }
4392 return 0;
4393 }
4394
4395 /* range checks */
4396 if (src_w < SKL_MIN_SRC_W || src_h < SKL_MIN_SRC_H ||
4397 dst_w < SKL_MIN_DST_W || dst_h < SKL_MIN_DST_H ||
4398
4399 src_w > SKL_MAX_SRC_W || src_h > SKL_MAX_SRC_H ||
4400 dst_w > SKL_MAX_DST_W || dst_h > SKL_MAX_DST_H) {
86adf9d7 4401 DRM_DEBUG_KMS("scaler_user index %u.%u: src %ux%u dst %ux%u "
a1b2278e 4402 "size is out of scaler range\n",
86adf9d7 4403 intel_crtc->pipe, scaler_user, src_w, src_h, dst_w, dst_h);
a1b2278e
CK
4404 return -EINVAL;
4405 }
4406
86adf9d7
ML
4407 /* mark this plane as a scaler user in crtc_state */
4408 scaler_state->scaler_users |= (1 << scaler_user);
4409 DRM_DEBUG_KMS("scaler_user index %u.%u: "
4410 "staged scaling request for %ux%u->%ux%u scaler_users = 0x%x\n",
4411 intel_crtc->pipe, scaler_user, src_w, src_h, dst_w, dst_h,
4412 scaler_state->scaler_users);
4413
4414 return 0;
4415}
4416
4417/**
4418 * skl_update_scaler_crtc - Stages update to scaler state for a given crtc.
4419 *
4420 * @state: crtc's scaler state
86adf9d7
ML
4421 *
4422 * Return
4423 * 0 - scaler_usage updated successfully
4424 * error - requested scaling cannot be supported or other error condition
4425 */
e435d6e5 4426int skl_update_scaler_crtc(struct intel_crtc_state *state)
86adf9d7
ML
4427{
4428 struct intel_crtc *intel_crtc = to_intel_crtc(state->base.crtc);
7c5f93b0 4429 const struct drm_display_mode *adjusted_mode = &state->base.adjusted_mode;
86adf9d7
ML
4430
4431 DRM_DEBUG_KMS("Updating scaler for [CRTC:%i] scaler_user index %u.%u\n",
4432 intel_crtc->base.base.id, intel_crtc->pipe, SKL_CRTC_INDEX);
4433
e435d6e5 4434 return skl_update_scaler(state, !state->base.active, SKL_CRTC_INDEX,
86adf9d7
ML
4435 &state->scaler_state.scaler_id, DRM_ROTATE_0,
4436 state->pipe_src_w, state->pipe_src_h,
aad941d5 4437 adjusted_mode->crtc_hdisplay, adjusted_mode->crtc_vdisplay);
86adf9d7
ML
4438}
4439
4440/**
4441 * skl_update_scaler_plane - Stages update to scaler state for a given plane.
4442 *
4443 * @state: crtc's scaler state
86adf9d7
ML
4444 * @plane_state: atomic plane state to update
4445 *
4446 * Return
4447 * 0 - scaler_usage updated successfully
4448 * error - requested scaling cannot be supported or other error condition
4449 */
da20eabd
ML
4450static int skl_update_scaler_plane(struct intel_crtc_state *crtc_state,
4451 struct intel_plane_state *plane_state)
86adf9d7
ML
4452{
4453
4454 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
da20eabd
ML
4455 struct intel_plane *intel_plane =
4456 to_intel_plane(plane_state->base.plane);
86adf9d7
ML
4457 struct drm_framebuffer *fb = plane_state->base.fb;
4458 int ret;
4459
4460 bool force_detach = !fb || !plane_state->visible;
4461
4462 DRM_DEBUG_KMS("Updating scaler for [PLANE:%d] scaler_user index %u.%u\n",
4463 intel_plane->base.base.id, intel_crtc->pipe,
4464 drm_plane_index(&intel_plane->base));
4465
4466 ret = skl_update_scaler(crtc_state, force_detach,
4467 drm_plane_index(&intel_plane->base),
4468 &plane_state->scaler_id,
4469 plane_state->base.rotation,
4470 drm_rect_width(&plane_state->src) >> 16,
4471 drm_rect_height(&plane_state->src) >> 16,
4472 drm_rect_width(&plane_state->dst),
4473 drm_rect_height(&plane_state->dst));
4474
4475 if (ret || plane_state->scaler_id < 0)
4476 return ret;
4477
a1b2278e 4478 /* check colorkey */
818ed961 4479 if (plane_state->ckey.flags != I915_SET_COLORKEY_NONE) {
86adf9d7 4480 DRM_DEBUG_KMS("[PLANE:%d] scaling with color key not allowed",
818ed961 4481 intel_plane->base.base.id);
a1b2278e
CK
4482 return -EINVAL;
4483 }
4484
4485 /* Check src format */
86adf9d7
ML
4486 switch (fb->pixel_format) {
4487 case DRM_FORMAT_RGB565:
4488 case DRM_FORMAT_XBGR8888:
4489 case DRM_FORMAT_XRGB8888:
4490 case DRM_FORMAT_ABGR8888:
4491 case DRM_FORMAT_ARGB8888:
4492 case DRM_FORMAT_XRGB2101010:
4493 case DRM_FORMAT_XBGR2101010:
4494 case DRM_FORMAT_YUYV:
4495 case DRM_FORMAT_YVYU:
4496 case DRM_FORMAT_UYVY:
4497 case DRM_FORMAT_VYUY:
4498 break;
4499 default:
4500 DRM_DEBUG_KMS("[PLANE:%d] FB:%d unsupported scaling format 0x%x\n",
4501 intel_plane->base.base.id, fb->base.id, fb->pixel_format);
4502 return -EINVAL;
a1b2278e
CK
4503 }
4504
a1b2278e
CK
4505 return 0;
4506}
4507
e435d6e5
ML
4508static void skylake_scaler_disable(struct intel_crtc *crtc)
4509{
4510 int i;
4511
4512 for (i = 0; i < crtc->num_scalers; i++)
4513 skl_detach_scaler(crtc, i);
4514}
4515
4516static void skylake_pfit_enable(struct intel_crtc *crtc)
bd2e244f
JB
4517{
4518 struct drm_device *dev = crtc->base.dev;
4519 struct drm_i915_private *dev_priv = dev->dev_private;
4520 int pipe = crtc->pipe;
a1b2278e
CK
4521 struct intel_crtc_scaler_state *scaler_state =
4522 &crtc->config->scaler_state;
4523
4524 DRM_DEBUG_KMS("for crtc_state = %p\n", crtc->config);
4525
6e3c9717 4526 if (crtc->config->pch_pfit.enabled) {
a1b2278e
CK
4527 int id;
4528
4529 if (WARN_ON(crtc->config->scaler_state.scaler_id < 0)) {
4530 DRM_ERROR("Requesting pfit without getting a scaler first\n");
4531 return;
4532 }
4533
4534 id = scaler_state->scaler_id;
4535 I915_WRITE(SKL_PS_CTRL(pipe, id), PS_SCALER_EN |
4536 PS_FILTER_MEDIUM | scaler_state->scalers[id].mode);
4537 I915_WRITE(SKL_PS_WIN_POS(pipe, id), crtc->config->pch_pfit.pos);
4538 I915_WRITE(SKL_PS_WIN_SZ(pipe, id), crtc->config->pch_pfit.size);
4539
4540 DRM_DEBUG_KMS("for crtc_state = %p scaler_id = %d\n", crtc->config, id);
bd2e244f
JB
4541 }
4542}
4543
b074cec8
JB
4544static void ironlake_pfit_enable(struct intel_crtc *crtc)
4545{
4546 struct drm_device *dev = crtc->base.dev;
4547 struct drm_i915_private *dev_priv = dev->dev_private;
4548 int pipe = crtc->pipe;
4549
6e3c9717 4550 if (crtc->config->pch_pfit.enabled) {
b074cec8
JB
4551 /* Force use of hard-coded filter coefficients
4552 * as some pre-programmed values are broken,
4553 * e.g. x201.
4554 */
4555 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
4556 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3 |
4557 PF_PIPE_SEL_IVB(pipe));
4558 else
4559 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3);
6e3c9717
ACO
4560 I915_WRITE(PF_WIN_POS(pipe), crtc->config->pch_pfit.pos);
4561 I915_WRITE(PF_WIN_SZ(pipe), crtc->config->pch_pfit.size);
d4270e57
JB
4562 }
4563}
4564
20bc8673 4565void hsw_enable_ips(struct intel_crtc *crtc)
d77e4531 4566{
cea165c3
VS
4567 struct drm_device *dev = crtc->base.dev;
4568 struct drm_i915_private *dev_priv = dev->dev_private;
d77e4531 4569
6e3c9717 4570 if (!crtc->config->ips_enabled)
d77e4531
PZ
4571 return;
4572
cea165c3
VS
4573 /* We can only enable IPS after we enable a plane and wait for a vblank */
4574 intel_wait_for_vblank(dev, crtc->pipe);
4575
d77e4531 4576 assert_plane_enabled(dev_priv, crtc->plane);
cea165c3 4577 if (IS_BROADWELL(dev)) {
2a114cc1
BW
4578 mutex_lock(&dev_priv->rps.hw_lock);
4579 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0xc0000000));
4580 mutex_unlock(&dev_priv->rps.hw_lock);
4581 /* Quoting Art Runyan: "its not safe to expect any particular
4582 * value in IPS_CTL bit 31 after enabling IPS through the
e59150dc
JB
4583 * mailbox." Moreover, the mailbox may return a bogus state,
4584 * so we need to just enable it and continue on.
2a114cc1
BW
4585 */
4586 } else {
4587 I915_WRITE(IPS_CTL, IPS_ENABLE);
4588 /* The bit only becomes 1 in the next vblank, so this wait here
4589 * is essentially intel_wait_for_vblank. If we don't have this
4590 * and don't wait for vblanks until the end of crtc_enable, then
4591 * the HW state readout code will complain that the expected
4592 * IPS_CTL value is not the one we read. */
4593 if (wait_for(I915_READ_NOTRACE(IPS_CTL) & IPS_ENABLE, 50))
4594 DRM_ERROR("Timed out waiting for IPS enable\n");
4595 }
d77e4531
PZ
4596}
4597
20bc8673 4598void hsw_disable_ips(struct intel_crtc *crtc)
d77e4531
PZ
4599{
4600 struct drm_device *dev = crtc->base.dev;
4601 struct drm_i915_private *dev_priv = dev->dev_private;
4602
6e3c9717 4603 if (!crtc->config->ips_enabled)
d77e4531
PZ
4604 return;
4605
4606 assert_plane_enabled(dev_priv, crtc->plane);
23d0b130 4607 if (IS_BROADWELL(dev)) {
2a114cc1
BW
4608 mutex_lock(&dev_priv->rps.hw_lock);
4609 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0));
4610 mutex_unlock(&dev_priv->rps.hw_lock);
23d0b130
BW
4611 /* wait for pcode to finish disabling IPS, which may take up to 42ms */
4612 if (wait_for((I915_READ(IPS_CTL) & IPS_ENABLE) == 0, 42))
4613 DRM_ERROR("Timed out waiting for IPS disable\n");
e59150dc 4614 } else {
2a114cc1 4615 I915_WRITE(IPS_CTL, 0);
e59150dc
JB
4616 POSTING_READ(IPS_CTL);
4617 }
d77e4531
PZ
4618
4619 /* We need to wait for a vblank before we can disable the plane. */
4620 intel_wait_for_vblank(dev, crtc->pipe);
4621}
4622
4623/** Loads the palette/gamma unit for the CRTC with the prepared values */
4624static void intel_crtc_load_lut(struct drm_crtc *crtc)
4625{
4626 struct drm_device *dev = crtc->dev;
4627 struct drm_i915_private *dev_priv = dev->dev_private;
4628 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4629 enum pipe pipe = intel_crtc->pipe;
d77e4531
PZ
4630 int i;
4631 bool reenable_ips = false;
4632
4633 /* The clocks have to be on to load the palette. */
53d9f4e9 4634 if (!crtc->state->active)
d77e4531
PZ
4635 return;
4636
50360403 4637 if (HAS_GMCH_DISPLAY(dev_priv->dev)) {
409ee761 4638 if (intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_DSI))
d77e4531
PZ
4639 assert_dsi_pll_enabled(dev_priv);
4640 else
4641 assert_pll_enabled(dev_priv, pipe);
4642 }
4643
d77e4531
PZ
4644 /* Workaround : Do not read or write the pipe palette/gamma data while
4645 * GAMMA_MODE is configured for split gamma and IPS_CTL has IPS enabled.
4646 */
6e3c9717 4647 if (IS_HASWELL(dev) && intel_crtc->config->ips_enabled &&
d77e4531
PZ
4648 ((I915_READ(GAMMA_MODE(pipe)) & GAMMA_MODE_MODE_MASK) ==
4649 GAMMA_MODE_MODE_SPLIT)) {
4650 hsw_disable_ips(intel_crtc);
4651 reenable_ips = true;
4652 }
4653
4654 for (i = 0; i < 256; i++) {
f65a9c5b
VS
4655 u32 palreg;
4656
4657 if (HAS_GMCH_DISPLAY(dev))
4658 palreg = PALETTE(pipe, i);
4659 else
4660 palreg = LGC_PALETTE(pipe, i);
4661
4662 I915_WRITE(palreg,
d77e4531
PZ
4663 (intel_crtc->lut_r[i] << 16) |
4664 (intel_crtc->lut_g[i] << 8) |
4665 intel_crtc->lut_b[i]);
4666 }
4667
4668 if (reenable_ips)
4669 hsw_enable_ips(intel_crtc);
4670}
4671
7cac945f 4672static void intel_crtc_dpms_overlay_disable(struct intel_crtc *intel_crtc)
d3eedb1a 4673{
7cac945f 4674 if (intel_crtc->overlay) {
d3eedb1a
VS
4675 struct drm_device *dev = intel_crtc->base.dev;
4676 struct drm_i915_private *dev_priv = dev->dev_private;
4677
4678 mutex_lock(&dev->struct_mutex);
4679 dev_priv->mm.interruptible = false;
4680 (void) intel_overlay_switch_off(intel_crtc->overlay);
4681 dev_priv->mm.interruptible = true;
4682 mutex_unlock(&dev->struct_mutex);
4683 }
4684
4685 /* Let userspace switch the overlay on again. In most cases userspace
4686 * has to recompute where to put it anyway.
4687 */
4688}
4689
87d4300a
ML
4690/**
4691 * intel_post_enable_primary - Perform operations after enabling primary plane
4692 * @crtc: the CRTC whose primary plane was just enabled
4693 *
4694 * Performs potentially sleeping operations that must be done after the primary
4695 * plane is enabled, such as updating FBC and IPS. Note that this may be
4696 * called due to an explicit primary plane update, or due to an implicit
4697 * re-enable that is caused when a sprite plane is updated to no longer
4698 * completely hide the primary plane.
4699 */
4700static void
4701intel_post_enable_primary(struct drm_crtc *crtc)
a5c4d7bc
VS
4702{
4703 struct drm_device *dev = crtc->dev;
87d4300a 4704 struct drm_i915_private *dev_priv = dev->dev_private;
a5c4d7bc
VS
4705 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4706 int pipe = intel_crtc->pipe;
a5c4d7bc 4707
87d4300a
ML
4708 /*
4709 * BDW signals flip done immediately if the plane
4710 * is disabled, even if the plane enable is already
4711 * armed to occur at the next vblank :(
4712 */
4713 if (IS_BROADWELL(dev))
4714 intel_wait_for_vblank(dev, pipe);
a5c4d7bc 4715
87d4300a
ML
4716 /*
4717 * FIXME IPS should be fine as long as one plane is
4718 * enabled, but in practice it seems to have problems
4719 * when going from primary only to sprite only and vice
4720 * versa.
4721 */
a5c4d7bc
VS
4722 hsw_enable_ips(intel_crtc);
4723
f99d7069 4724 /*
87d4300a
ML
4725 * Gen2 reports pipe underruns whenever all planes are disabled.
4726 * So don't enable underrun reporting before at least some planes
4727 * are enabled.
4728 * FIXME: Need to fix the logic to work when we turn off all planes
4729 * but leave the pipe running.
f99d7069 4730 */
87d4300a
ML
4731 if (IS_GEN2(dev))
4732 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4733
4734 /* Underruns don't raise interrupts, so check manually. */
4735 if (HAS_GMCH_DISPLAY(dev))
4736 i9xx_check_fifo_underruns(dev_priv);
a5c4d7bc
VS
4737}
4738
87d4300a
ML
4739/**
4740 * intel_pre_disable_primary - Perform operations before disabling primary plane
4741 * @crtc: the CRTC whose primary plane is to be disabled
4742 *
4743 * Performs potentially sleeping operations that must be done before the
4744 * primary plane is disabled, such as updating FBC and IPS. Note that this may
4745 * be called due to an explicit primary plane update, or due to an implicit
4746 * disable that is caused when a sprite plane completely hides the primary
4747 * plane.
4748 */
4749static void
4750intel_pre_disable_primary(struct drm_crtc *crtc)
a5c4d7bc
VS
4751{
4752 struct drm_device *dev = crtc->dev;
4753 struct drm_i915_private *dev_priv = dev->dev_private;
4754 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4755 int pipe = intel_crtc->pipe;
a5c4d7bc 4756
87d4300a
ML
4757 /*
4758 * Gen2 reports pipe underruns whenever all planes are disabled.
4759 * So diasble underrun reporting before all the planes get disabled.
4760 * FIXME: Need to fix the logic to work when we turn off all planes
4761 * but leave the pipe running.
4762 */
4763 if (IS_GEN2(dev))
4764 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
a5c4d7bc 4765
87d4300a
ML
4766 /*
4767 * Vblank time updates from the shadow to live plane control register
4768 * are blocked if the memory self-refresh mode is active at that
4769 * moment. So to make sure the plane gets truly disabled, disable
4770 * first the self-refresh mode. The self-refresh enable bit in turn
4771 * will be checked/applied by the HW only at the next frame start
4772 * event which is after the vblank start event, so we need to have a
4773 * wait-for-vblank between disabling the plane and the pipe.
4774 */
262cd2e1 4775 if (HAS_GMCH_DISPLAY(dev)) {
87d4300a 4776 intel_set_memory_cxsr(dev_priv, false);
262cd2e1
VS
4777 dev_priv->wm.vlv.cxsr = false;
4778 intel_wait_for_vblank(dev, pipe);
4779 }
87d4300a 4780
87d4300a
ML
4781 /*
4782 * FIXME IPS should be fine as long as one plane is
4783 * enabled, but in practice it seems to have problems
4784 * when going from primary only to sprite only and vice
4785 * versa.
4786 */
a5c4d7bc 4787 hsw_disable_ips(intel_crtc);
87d4300a
ML
4788}
4789
ac21b225
ML
4790static void intel_post_plane_update(struct intel_crtc *crtc)
4791{
4792 struct intel_crtc_atomic_commit *atomic = &crtc->atomic;
4793 struct drm_device *dev = crtc->base.dev;
7733b49b 4794 struct drm_i915_private *dev_priv = dev->dev_private;
ac21b225
ML
4795 struct drm_plane *plane;
4796
4797 if (atomic->wait_vblank)
4798 intel_wait_for_vblank(dev, crtc->pipe);
4799
4800 intel_frontbuffer_flip(dev, atomic->fb_bits);
4801
852eb00d
VS
4802 if (atomic->disable_cxsr)
4803 crtc->wm.cxsr_allowed = true;
4804
f015c551
VS
4805 if (crtc->atomic.update_wm_post)
4806 intel_update_watermarks(&crtc->base);
4807
c80ac854 4808 if (atomic->update_fbc)
7733b49b 4809 intel_fbc_update(dev_priv);
ac21b225
ML
4810
4811 if (atomic->post_enable_primary)
4812 intel_post_enable_primary(&crtc->base);
4813
4814 drm_for_each_plane_mask(plane, dev, atomic->update_sprite_watermarks)
4815 intel_update_sprite_watermarks(plane, &crtc->base,
4816 0, 0, 0, false, false);
4817
4818 memset(atomic, 0, sizeof(*atomic));
4819}
4820
4821static void intel_pre_plane_update(struct intel_crtc *crtc)
4822{
4823 struct drm_device *dev = crtc->base.dev;
eddfcbcd 4824 struct drm_i915_private *dev_priv = dev->dev_private;
ac21b225
ML
4825 struct intel_crtc_atomic_commit *atomic = &crtc->atomic;
4826 struct drm_plane *p;
4827
4828 /* Track fb's for any planes being disabled */
ac21b225
ML
4829 drm_for_each_plane_mask(p, dev, atomic->disabled_planes) {
4830 struct intel_plane *plane = to_intel_plane(p);
ac21b225
ML
4831
4832 mutex_lock(&dev->struct_mutex);
a9ff8714
VS
4833 i915_gem_track_fb(intel_fb_obj(plane->base.fb), NULL,
4834 plane->frontbuffer_bit);
ac21b225
ML
4835 mutex_unlock(&dev->struct_mutex);
4836 }
4837
4838 if (atomic->wait_for_flips)
4839 intel_crtc_wait_for_pending_flips(&crtc->base);
4840
c80ac854 4841 if (atomic->disable_fbc)
25ad93fd 4842 intel_fbc_disable_crtc(crtc);
ac21b225 4843
066cf55b
RV
4844 if (crtc->atomic.disable_ips)
4845 hsw_disable_ips(crtc);
4846
ac21b225
ML
4847 if (atomic->pre_disable_primary)
4848 intel_pre_disable_primary(&crtc->base);
852eb00d
VS
4849
4850 if (atomic->disable_cxsr) {
4851 crtc->wm.cxsr_allowed = false;
4852 intel_set_memory_cxsr(dev_priv, false);
4853 }
ac21b225
ML
4854}
4855
d032ffa0 4856static void intel_crtc_disable_planes(struct drm_crtc *crtc, unsigned plane_mask)
87d4300a
ML
4857{
4858 struct drm_device *dev = crtc->dev;
4859 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
d032ffa0 4860 struct drm_plane *p;
87d4300a
ML
4861 int pipe = intel_crtc->pipe;
4862
7cac945f 4863 intel_crtc_dpms_overlay_disable(intel_crtc);
27321ae8 4864
d032ffa0
ML
4865 drm_for_each_plane_mask(p, dev, plane_mask)
4866 to_intel_plane(p)->disable_plane(p, crtc);
f98551ae 4867
f99d7069
DV
4868 /*
4869 * FIXME: Once we grow proper nuclear flip support out of this we need
4870 * to compute the mask of flip planes precisely. For the time being
4871 * consider this a flip to a NULL plane.
4872 */
4873 intel_frontbuffer_flip(dev, INTEL_FRONTBUFFER_ALL_MASK(pipe));
a5c4d7bc
VS
4874}
4875
f67a559d
JB
4876static void ironlake_crtc_enable(struct drm_crtc *crtc)
4877{
4878 struct drm_device *dev = crtc->dev;
4879 struct drm_i915_private *dev_priv = dev->dev_private;
4880 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
ef9c3aee 4881 struct intel_encoder *encoder;
f67a559d 4882 int pipe = intel_crtc->pipe;
f67a559d 4883
53d9f4e9 4884 if (WARN_ON(intel_crtc->active))
f67a559d
JB
4885 return;
4886
6e3c9717 4887 if (intel_crtc->config->has_pch_encoder)
b14b1055
DV
4888 intel_prepare_shared_dpll(intel_crtc);
4889
6e3c9717 4890 if (intel_crtc->config->has_dp_encoder)
fe3cd48d 4891 intel_dp_set_m_n(intel_crtc, M1_N1);
29407aab
DV
4892
4893 intel_set_pipe_timings(intel_crtc);
4894
6e3c9717 4895 if (intel_crtc->config->has_pch_encoder) {
29407aab 4896 intel_cpu_transcoder_set_m_n(intel_crtc,
6e3c9717 4897 &intel_crtc->config->fdi_m_n, NULL);
29407aab
DV
4898 }
4899
4900 ironlake_set_pipeconf(crtc);
4901
f67a559d 4902 intel_crtc->active = true;
8664281b 4903
a72e4c9f
DV
4904 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4905 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, true);
8664281b 4906
f6736a1a 4907 for_each_encoder_on_crtc(dev, crtc, encoder)
952735ee
DV
4908 if (encoder->pre_enable)
4909 encoder->pre_enable(encoder);
f67a559d 4910
6e3c9717 4911 if (intel_crtc->config->has_pch_encoder) {
fff367c7
DV
4912 /* Note: FDI PLL enabling _must_ be done before we enable the
4913 * cpu pipes, hence this is separate from all the other fdi/pch
4914 * enabling. */
88cefb6c 4915 ironlake_fdi_pll_enable(intel_crtc);
46b6f814
DV
4916 } else {
4917 assert_fdi_tx_disabled(dev_priv, pipe);
4918 assert_fdi_rx_disabled(dev_priv, pipe);
4919 }
f67a559d 4920
b074cec8 4921 ironlake_pfit_enable(intel_crtc);
f67a559d 4922
9c54c0dd
JB
4923 /*
4924 * On ILK+ LUT must be loaded before the pipe is running but with
4925 * clocks enabled
4926 */
4927 intel_crtc_load_lut(crtc);
4928
f37fcc2a 4929 intel_update_watermarks(crtc);
e1fdc473 4930 intel_enable_pipe(intel_crtc);
f67a559d 4931
6e3c9717 4932 if (intel_crtc->config->has_pch_encoder)
f67a559d 4933 ironlake_pch_enable(crtc);
c98e9dcf 4934
f9b61ff6
DV
4935 assert_vblank_disabled(crtc);
4936 drm_crtc_vblank_on(crtc);
4937
fa5c73b1
DV
4938 for_each_encoder_on_crtc(dev, crtc, encoder)
4939 encoder->enable(encoder);
61b77ddd
DV
4940
4941 if (HAS_PCH_CPT(dev))
a1520318 4942 cpt_verify_modeset(dev, intel_crtc->pipe);
6be4a607
JB
4943}
4944
42db64ef
PZ
4945/* IPS only exists on ULT machines and is tied to pipe A. */
4946static bool hsw_crtc_supports_ips(struct intel_crtc *crtc)
4947{
f5adf94e 4948 return HAS_IPS(crtc->base.dev) && crtc->pipe == PIPE_A;
42db64ef
PZ
4949}
4950
4f771f10
PZ
4951static void haswell_crtc_enable(struct drm_crtc *crtc)
4952{
4953 struct drm_device *dev = crtc->dev;
4954 struct drm_i915_private *dev_priv = dev->dev_private;
4955 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4956 struct intel_encoder *encoder;
99d736a2
ML
4957 int pipe = intel_crtc->pipe, hsw_workaround_pipe;
4958 struct intel_crtc_state *pipe_config =
4959 to_intel_crtc_state(crtc->state);
7d4aefd0 4960 bool is_dsi = intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_DSI);
4f771f10 4961
53d9f4e9 4962 if (WARN_ON(intel_crtc->active))
4f771f10
PZ
4963 return;
4964
df8ad70c
DV
4965 if (intel_crtc_to_shared_dpll(intel_crtc))
4966 intel_enable_shared_dpll(intel_crtc);
4967
6e3c9717 4968 if (intel_crtc->config->has_dp_encoder)
fe3cd48d 4969 intel_dp_set_m_n(intel_crtc, M1_N1);
229fca97
DV
4970
4971 intel_set_pipe_timings(intel_crtc);
4972
6e3c9717
ACO
4973 if (intel_crtc->config->cpu_transcoder != TRANSCODER_EDP) {
4974 I915_WRITE(PIPE_MULT(intel_crtc->config->cpu_transcoder),
4975 intel_crtc->config->pixel_multiplier - 1);
ebb69c95
CT
4976 }
4977
6e3c9717 4978 if (intel_crtc->config->has_pch_encoder) {
229fca97 4979 intel_cpu_transcoder_set_m_n(intel_crtc,
6e3c9717 4980 &intel_crtc->config->fdi_m_n, NULL);
229fca97
DV
4981 }
4982
4983 haswell_set_pipeconf(crtc);
4984
4985 intel_set_pipe_csc(crtc);
4986
4f771f10 4987 intel_crtc->active = true;
8664281b 4988
a72e4c9f 4989 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
7d4aefd0
SS
4990 for_each_encoder_on_crtc(dev, crtc, encoder) {
4991 if (encoder->pre_pll_enable)
4992 encoder->pre_pll_enable(encoder);
4f771f10
PZ
4993 if (encoder->pre_enable)
4994 encoder->pre_enable(encoder);
7d4aefd0 4995 }
4f771f10 4996
6e3c9717 4997 if (intel_crtc->config->has_pch_encoder) {
a72e4c9f
DV
4998 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
4999 true);
4fe9467d
ID
5000 dev_priv->display.fdi_link_train(crtc);
5001 }
5002
7d4aefd0
SS
5003 if (!is_dsi)
5004 intel_ddi_enable_pipe_clock(intel_crtc);
4f771f10 5005
1c132b44 5006 if (INTEL_INFO(dev)->gen >= 9)
e435d6e5 5007 skylake_pfit_enable(intel_crtc);
ff6d9f55 5008 else
1c132b44 5009 ironlake_pfit_enable(intel_crtc);
4f771f10
PZ
5010
5011 /*
5012 * On ILK+ LUT must be loaded before the pipe is running but with
5013 * clocks enabled
5014 */
5015 intel_crtc_load_lut(crtc);
5016
1f544388 5017 intel_ddi_set_pipe_settings(crtc);
7d4aefd0
SS
5018 if (!is_dsi)
5019 intel_ddi_enable_transcoder_func(crtc);
4f771f10 5020
f37fcc2a 5021 intel_update_watermarks(crtc);
e1fdc473 5022 intel_enable_pipe(intel_crtc);
42db64ef 5023
6e3c9717 5024 if (intel_crtc->config->has_pch_encoder)
1507e5bd 5025 lpt_pch_enable(crtc);
4f771f10 5026
7d4aefd0 5027 if (intel_crtc->config->dp_encoder_is_mst && !is_dsi)
0e32b39c
DA
5028 intel_ddi_set_vc_payload_alloc(crtc, true);
5029
f9b61ff6
DV
5030 assert_vblank_disabled(crtc);
5031 drm_crtc_vblank_on(crtc);
5032
8807e55b 5033 for_each_encoder_on_crtc(dev, crtc, encoder) {
4f771f10 5034 encoder->enable(encoder);
8807e55b
JN
5035 intel_opregion_notify_encoder(encoder, true);
5036 }
4f771f10 5037
e4916946
PZ
5038 /* If we change the relative order between pipe/planes enabling, we need
5039 * to change the workaround. */
99d736a2
ML
5040 hsw_workaround_pipe = pipe_config->hsw_workaround_pipe;
5041 if (IS_HASWELL(dev) && hsw_workaround_pipe != INVALID_PIPE) {
5042 intel_wait_for_vblank(dev, hsw_workaround_pipe);
5043 intel_wait_for_vblank(dev, hsw_workaround_pipe);
5044 }
4f771f10
PZ
5045}
5046
bfd16b2a 5047static void ironlake_pfit_disable(struct intel_crtc *crtc, bool force)
3f8dce3a
DV
5048{
5049 struct drm_device *dev = crtc->base.dev;
5050 struct drm_i915_private *dev_priv = dev->dev_private;
5051 int pipe = crtc->pipe;
5052
5053 /* To avoid upsetting the power well on haswell only disable the pfit if
5054 * it's in use. The hw state code will make sure we get this right. */
bfd16b2a 5055 if (force || crtc->config->pch_pfit.enabled) {
3f8dce3a
DV
5056 I915_WRITE(PF_CTL(pipe), 0);
5057 I915_WRITE(PF_WIN_POS(pipe), 0);
5058 I915_WRITE(PF_WIN_SZ(pipe), 0);
5059 }
5060}
5061
6be4a607
JB
5062static void ironlake_crtc_disable(struct drm_crtc *crtc)
5063{
5064 struct drm_device *dev = crtc->dev;
5065 struct drm_i915_private *dev_priv = dev->dev_private;
5066 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
ef9c3aee 5067 struct intel_encoder *encoder;
6be4a607 5068 int pipe = intel_crtc->pipe;
5eddb70b 5069 u32 reg, temp;
b52eb4dc 5070
ea9d758d
DV
5071 for_each_encoder_on_crtc(dev, crtc, encoder)
5072 encoder->disable(encoder);
5073
f9b61ff6
DV
5074 drm_crtc_vblank_off(crtc);
5075 assert_vblank_disabled(crtc);
5076
6e3c9717 5077 if (intel_crtc->config->has_pch_encoder)
a72e4c9f 5078 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, false);
d925c59a 5079
575f7ab7 5080 intel_disable_pipe(intel_crtc);
32f9d658 5081
bfd16b2a 5082 ironlake_pfit_disable(intel_crtc, false);
2c07245f 5083
5a74f70a
VS
5084 if (intel_crtc->config->has_pch_encoder)
5085 ironlake_fdi_disable(crtc);
5086
bf49ec8c
DV
5087 for_each_encoder_on_crtc(dev, crtc, encoder)
5088 if (encoder->post_disable)
5089 encoder->post_disable(encoder);
2c07245f 5090
6e3c9717 5091 if (intel_crtc->config->has_pch_encoder) {
d925c59a 5092 ironlake_disable_pch_transcoder(dev_priv, pipe);
6be4a607 5093
d925c59a
DV
5094 if (HAS_PCH_CPT(dev)) {
5095 /* disable TRANS_DP_CTL */
5096 reg = TRANS_DP_CTL(pipe);
5097 temp = I915_READ(reg);
5098 temp &= ~(TRANS_DP_OUTPUT_ENABLE |
5099 TRANS_DP_PORT_SEL_MASK);
5100 temp |= TRANS_DP_PORT_SEL_NONE;
5101 I915_WRITE(reg, temp);
5102
5103 /* disable DPLL_SEL */
5104 temp = I915_READ(PCH_DPLL_SEL);
11887397 5105 temp &= ~(TRANS_DPLL_ENABLE(pipe) | TRANS_DPLLB_SEL(pipe));
d925c59a 5106 I915_WRITE(PCH_DPLL_SEL, temp);
9db4a9c7 5107 }
e3421a18 5108
d925c59a
DV
5109 ironlake_fdi_pll_disable(intel_crtc);
5110 }
6be4a607 5111}
1b3c7a47 5112
4f771f10 5113static void haswell_crtc_disable(struct drm_crtc *crtc)
ee7b9f93 5114{
4f771f10
PZ
5115 struct drm_device *dev = crtc->dev;
5116 struct drm_i915_private *dev_priv = dev->dev_private;
ee7b9f93 5117 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4f771f10 5118 struct intel_encoder *encoder;
6e3c9717 5119 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
7d4aefd0 5120 bool is_dsi = intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_DSI);
ee7b9f93 5121
8807e55b
JN
5122 for_each_encoder_on_crtc(dev, crtc, encoder) {
5123 intel_opregion_notify_encoder(encoder, false);
4f771f10 5124 encoder->disable(encoder);
8807e55b 5125 }
4f771f10 5126
f9b61ff6
DV
5127 drm_crtc_vblank_off(crtc);
5128 assert_vblank_disabled(crtc);
5129
6e3c9717 5130 if (intel_crtc->config->has_pch_encoder)
a72e4c9f
DV
5131 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
5132 false);
575f7ab7 5133 intel_disable_pipe(intel_crtc);
4f771f10 5134
6e3c9717 5135 if (intel_crtc->config->dp_encoder_is_mst)
a4bf214f
VS
5136 intel_ddi_set_vc_payload_alloc(crtc, false);
5137
7d4aefd0
SS
5138 if (!is_dsi)
5139 intel_ddi_disable_transcoder_func(dev_priv, cpu_transcoder);
4f771f10 5140
1c132b44 5141 if (INTEL_INFO(dev)->gen >= 9)
e435d6e5 5142 skylake_scaler_disable(intel_crtc);
ff6d9f55 5143 else
bfd16b2a 5144 ironlake_pfit_disable(intel_crtc, false);
4f771f10 5145
7d4aefd0
SS
5146 if (!is_dsi)
5147 intel_ddi_disable_pipe_clock(intel_crtc);
4f771f10 5148
6e3c9717 5149 if (intel_crtc->config->has_pch_encoder) {
ab4d966c 5150 lpt_disable_pch_transcoder(dev_priv);
1ad960f2 5151 intel_ddi_fdi_disable(crtc);
83616634 5152 }
4f771f10 5153
97b040aa
ID
5154 for_each_encoder_on_crtc(dev, crtc, encoder)
5155 if (encoder->post_disable)
5156 encoder->post_disable(encoder);
4f771f10
PZ
5157}
5158
2dd24552
JB
5159static void i9xx_pfit_enable(struct intel_crtc *crtc)
5160{
5161 struct drm_device *dev = crtc->base.dev;
5162 struct drm_i915_private *dev_priv = dev->dev_private;
6e3c9717 5163 struct intel_crtc_state *pipe_config = crtc->config;
2dd24552 5164
681a8504 5165 if (!pipe_config->gmch_pfit.control)
2dd24552
JB
5166 return;
5167
2dd24552 5168 /*
c0b03411
DV
5169 * The panel fitter should only be adjusted whilst the pipe is disabled,
5170 * according to register description and PRM.
2dd24552 5171 */
c0b03411
DV
5172 WARN_ON(I915_READ(PFIT_CONTROL) & PFIT_ENABLE);
5173 assert_pipe_disabled(dev_priv, crtc->pipe);
2dd24552 5174
b074cec8
JB
5175 I915_WRITE(PFIT_PGM_RATIOS, pipe_config->gmch_pfit.pgm_ratios);
5176 I915_WRITE(PFIT_CONTROL, pipe_config->gmch_pfit.control);
5a80c45c
DV
5177
5178 /* Border color in case we don't scale up to the full screen. Black by
5179 * default, change to something else for debugging. */
5180 I915_WRITE(BCLRPAT(crtc->pipe), 0);
2dd24552
JB
5181}
5182
d05410f9
DA
5183static enum intel_display_power_domain port_to_power_domain(enum port port)
5184{
5185 switch (port) {
5186 case PORT_A:
5187 return POWER_DOMAIN_PORT_DDI_A_4_LANES;
5188 case PORT_B:
5189 return POWER_DOMAIN_PORT_DDI_B_4_LANES;
5190 case PORT_C:
5191 return POWER_DOMAIN_PORT_DDI_C_4_LANES;
5192 case PORT_D:
5193 return POWER_DOMAIN_PORT_DDI_D_4_LANES;
d8e19f99
XZ
5194 case PORT_E:
5195 return POWER_DOMAIN_PORT_DDI_E_2_LANES;
d05410f9
DA
5196 default:
5197 WARN_ON_ONCE(1);
5198 return POWER_DOMAIN_PORT_OTHER;
5199 }
5200}
5201
77d22dca
ID
5202#define for_each_power_domain(domain, mask) \
5203 for ((domain) = 0; (domain) < POWER_DOMAIN_NUM; (domain)++) \
5204 if ((1 << (domain)) & (mask))
5205
319be8ae
ID
5206enum intel_display_power_domain
5207intel_display_port_power_domain(struct intel_encoder *intel_encoder)
5208{
5209 struct drm_device *dev = intel_encoder->base.dev;
5210 struct intel_digital_port *intel_dig_port;
5211
5212 switch (intel_encoder->type) {
5213 case INTEL_OUTPUT_UNKNOWN:
5214 /* Only DDI platforms should ever use this output type */
5215 WARN_ON_ONCE(!HAS_DDI(dev));
5216 case INTEL_OUTPUT_DISPLAYPORT:
5217 case INTEL_OUTPUT_HDMI:
5218 case INTEL_OUTPUT_EDP:
5219 intel_dig_port = enc_to_dig_port(&intel_encoder->base);
d05410f9 5220 return port_to_power_domain(intel_dig_port->port);
0e32b39c
DA
5221 case INTEL_OUTPUT_DP_MST:
5222 intel_dig_port = enc_to_mst(&intel_encoder->base)->primary;
5223 return port_to_power_domain(intel_dig_port->port);
319be8ae
ID
5224 case INTEL_OUTPUT_ANALOG:
5225 return POWER_DOMAIN_PORT_CRT;
5226 case INTEL_OUTPUT_DSI:
5227 return POWER_DOMAIN_PORT_DSI;
5228 default:
5229 return POWER_DOMAIN_PORT_OTHER;
5230 }
5231}
5232
5233static unsigned long get_crtc_power_domains(struct drm_crtc *crtc)
77d22dca 5234{
319be8ae
ID
5235 struct drm_device *dev = crtc->dev;
5236 struct intel_encoder *intel_encoder;
5237 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5238 enum pipe pipe = intel_crtc->pipe;
77d22dca
ID
5239 unsigned long mask;
5240 enum transcoder transcoder;
5241
292b990e
ML
5242 if (!crtc->state->active)
5243 return 0;
5244
77d22dca
ID
5245 transcoder = intel_pipe_to_cpu_transcoder(dev->dev_private, pipe);
5246
5247 mask = BIT(POWER_DOMAIN_PIPE(pipe));
5248 mask |= BIT(POWER_DOMAIN_TRANSCODER(transcoder));
6e3c9717
ACO
5249 if (intel_crtc->config->pch_pfit.enabled ||
5250 intel_crtc->config->pch_pfit.force_thru)
77d22dca
ID
5251 mask |= BIT(POWER_DOMAIN_PIPE_PANEL_FITTER(pipe));
5252
319be8ae
ID
5253 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
5254 mask |= BIT(intel_display_port_power_domain(intel_encoder));
5255
77d22dca
ID
5256 return mask;
5257}
5258
292b990e 5259static unsigned long modeset_get_crtc_power_domains(struct drm_crtc *crtc)
77d22dca 5260{
292b990e
ML
5261 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
5262 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5263 enum intel_display_power_domain domain;
5264 unsigned long domains, new_domains, old_domains;
77d22dca 5265
292b990e
ML
5266 old_domains = intel_crtc->enabled_power_domains;
5267 intel_crtc->enabled_power_domains = new_domains = get_crtc_power_domains(crtc);
77d22dca 5268
292b990e
ML
5269 domains = new_domains & ~old_domains;
5270
5271 for_each_power_domain(domain, domains)
5272 intel_display_power_get(dev_priv, domain);
5273
5274 return old_domains & ~new_domains;
5275}
5276
5277static void modeset_put_power_domains(struct drm_i915_private *dev_priv,
5278 unsigned long domains)
5279{
5280 enum intel_display_power_domain domain;
5281
5282 for_each_power_domain(domain, domains)
5283 intel_display_power_put(dev_priv, domain);
5284}
77d22dca 5285
292b990e
ML
5286static void modeset_update_crtc_power_domains(struct drm_atomic_state *state)
5287{
5288 struct drm_device *dev = state->dev;
5289 struct drm_i915_private *dev_priv = dev->dev_private;
5290 unsigned long put_domains[I915_MAX_PIPES] = {};
5291 struct drm_crtc_state *crtc_state;
5292 struct drm_crtc *crtc;
5293 int i;
77d22dca 5294
292b990e
ML
5295 for_each_crtc_in_state(state, crtc, crtc_state, i) {
5296 if (needs_modeset(crtc->state))
5297 put_domains[to_intel_crtc(crtc)->pipe] =
5298 modeset_get_crtc_power_domains(crtc);
77d22dca
ID
5299 }
5300
27c329ed
ML
5301 if (dev_priv->display.modeset_commit_cdclk) {
5302 unsigned int cdclk = to_intel_atomic_state(state)->cdclk;
5303
5304 if (cdclk != dev_priv->cdclk_freq &&
5305 !WARN_ON(!state->allow_modeset))
5306 dev_priv->display.modeset_commit_cdclk(state);
5307 }
50f6e502 5308
292b990e
ML
5309 for (i = 0; i < I915_MAX_PIPES; i++)
5310 if (put_domains[i])
5311 modeset_put_power_domains(dev_priv, put_domains[i]);
77d22dca
ID
5312}
5313
adafdc6f
MK
5314static int intel_compute_max_dotclk(struct drm_i915_private *dev_priv)
5315{
5316 int max_cdclk_freq = dev_priv->max_cdclk_freq;
5317
5318 if (INTEL_INFO(dev_priv)->gen >= 9 ||
5319 IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
5320 return max_cdclk_freq;
5321 else if (IS_CHERRYVIEW(dev_priv))
5322 return max_cdclk_freq*95/100;
5323 else if (INTEL_INFO(dev_priv)->gen < 4)
5324 return 2*max_cdclk_freq*90/100;
5325 else
5326 return max_cdclk_freq*90/100;
5327}
5328
560a7ae4
DL
5329static void intel_update_max_cdclk(struct drm_device *dev)
5330{
5331 struct drm_i915_private *dev_priv = dev->dev_private;
5332
5333 if (IS_SKYLAKE(dev)) {
5334 u32 limit = I915_READ(SKL_DFSM) & SKL_DFSM_CDCLK_LIMIT_MASK;
5335
5336 if (limit == SKL_DFSM_CDCLK_LIMIT_675)
5337 dev_priv->max_cdclk_freq = 675000;
5338 else if (limit == SKL_DFSM_CDCLK_LIMIT_540)
5339 dev_priv->max_cdclk_freq = 540000;
5340 else if (limit == SKL_DFSM_CDCLK_LIMIT_450)
5341 dev_priv->max_cdclk_freq = 450000;
5342 else
5343 dev_priv->max_cdclk_freq = 337500;
5344 } else if (IS_BROADWELL(dev)) {
5345 /*
5346 * FIXME with extra cooling we can allow
5347 * 540 MHz for ULX and 675 Mhz for ULT.
5348 * How can we know if extra cooling is
5349 * available? PCI ID, VTB, something else?
5350 */
5351 if (I915_READ(FUSE_STRAP) & HSW_CDCLK_LIMIT)
5352 dev_priv->max_cdclk_freq = 450000;
5353 else if (IS_BDW_ULX(dev))
5354 dev_priv->max_cdclk_freq = 450000;
5355 else if (IS_BDW_ULT(dev))
5356 dev_priv->max_cdclk_freq = 540000;
5357 else
5358 dev_priv->max_cdclk_freq = 675000;
0904deaf
MK
5359 } else if (IS_CHERRYVIEW(dev)) {
5360 dev_priv->max_cdclk_freq = 320000;
560a7ae4
DL
5361 } else if (IS_VALLEYVIEW(dev)) {
5362 dev_priv->max_cdclk_freq = 400000;
5363 } else {
5364 /* otherwise assume cdclk is fixed */
5365 dev_priv->max_cdclk_freq = dev_priv->cdclk_freq;
5366 }
5367
adafdc6f
MK
5368 dev_priv->max_dotclk_freq = intel_compute_max_dotclk(dev_priv);
5369
560a7ae4
DL
5370 DRM_DEBUG_DRIVER("Max CD clock rate: %d kHz\n",
5371 dev_priv->max_cdclk_freq);
adafdc6f
MK
5372
5373 DRM_DEBUG_DRIVER("Max dotclock rate: %d kHz\n",
5374 dev_priv->max_dotclk_freq);
560a7ae4
DL
5375}
5376
5377static void intel_update_cdclk(struct drm_device *dev)
5378{
5379 struct drm_i915_private *dev_priv = dev->dev_private;
5380
5381 dev_priv->cdclk_freq = dev_priv->display.get_display_clock_speed(dev);
5382 DRM_DEBUG_DRIVER("Current CD clock rate: %d kHz\n",
5383 dev_priv->cdclk_freq);
5384
5385 /*
5386 * Program the gmbus_freq based on the cdclk frequency.
5387 * BSpec erroneously claims we should aim for 4MHz, but
5388 * in fact 1MHz is the correct frequency.
5389 */
5390 if (IS_VALLEYVIEW(dev)) {
5391 /*
5392 * Program the gmbus_freq based on the cdclk frequency.
5393 * BSpec erroneously claims we should aim for 4MHz, but
5394 * in fact 1MHz is the correct frequency.
5395 */
5396 I915_WRITE(GMBUSFREQ_VLV, DIV_ROUND_UP(dev_priv->cdclk_freq, 1000));
5397 }
5398
5399 if (dev_priv->max_cdclk_freq == 0)
5400 intel_update_max_cdclk(dev);
5401}
5402
70d0c574 5403static void broxton_set_cdclk(struct drm_device *dev, int frequency)
f8437dd1
VK
5404{
5405 struct drm_i915_private *dev_priv = dev->dev_private;
5406 uint32_t divider;
5407 uint32_t ratio;
5408 uint32_t current_freq;
5409 int ret;
5410
5411 /* frequency = 19.2MHz * ratio / 2 / div{1,1.5,2,4} */
5412 switch (frequency) {
5413 case 144000:
5414 divider = BXT_CDCLK_CD2X_DIV_SEL_4;
5415 ratio = BXT_DE_PLL_RATIO(60);
5416 break;
5417 case 288000:
5418 divider = BXT_CDCLK_CD2X_DIV_SEL_2;
5419 ratio = BXT_DE_PLL_RATIO(60);
5420 break;
5421 case 384000:
5422 divider = BXT_CDCLK_CD2X_DIV_SEL_1_5;
5423 ratio = BXT_DE_PLL_RATIO(60);
5424 break;
5425 case 576000:
5426 divider = BXT_CDCLK_CD2X_DIV_SEL_1;
5427 ratio = BXT_DE_PLL_RATIO(60);
5428 break;
5429 case 624000:
5430 divider = BXT_CDCLK_CD2X_DIV_SEL_1;
5431 ratio = BXT_DE_PLL_RATIO(65);
5432 break;
5433 case 19200:
5434 /*
5435 * Bypass frequency with DE PLL disabled. Init ratio, divider
5436 * to suppress GCC warning.
5437 */
5438 ratio = 0;
5439 divider = 0;
5440 break;
5441 default:
5442 DRM_ERROR("unsupported CDCLK freq %d", frequency);
5443
5444 return;
5445 }
5446
5447 mutex_lock(&dev_priv->rps.hw_lock);
5448 /* Inform power controller of upcoming frequency change */
5449 ret = sandybridge_pcode_write(dev_priv, HSW_PCODE_DE_WRITE_FREQ_REQ,
5450 0x80000000);
5451 mutex_unlock(&dev_priv->rps.hw_lock);
5452
5453 if (ret) {
5454 DRM_ERROR("PCode CDCLK freq change notify failed (err %d, freq %d)\n",
5455 ret, frequency);
5456 return;
5457 }
5458
5459 current_freq = I915_READ(CDCLK_CTL) & CDCLK_FREQ_DECIMAL_MASK;
5460 /* convert from .1 fixpoint MHz with -1MHz offset to kHz */
5461 current_freq = current_freq * 500 + 1000;
5462
5463 /*
5464 * DE PLL has to be disabled when
5465 * - setting to 19.2MHz (bypass, PLL isn't used)
5466 * - before setting to 624MHz (PLL needs toggling)
5467 * - before setting to any frequency from 624MHz (PLL needs toggling)
5468 */
5469 if (frequency == 19200 || frequency == 624000 ||
5470 current_freq == 624000) {
5471 I915_WRITE(BXT_DE_PLL_ENABLE, ~BXT_DE_PLL_PLL_ENABLE);
5472 /* Timeout 200us */
5473 if (wait_for(!(I915_READ(BXT_DE_PLL_ENABLE) & BXT_DE_PLL_LOCK),
5474 1))
5475 DRM_ERROR("timout waiting for DE PLL unlock\n");
5476 }
5477
5478 if (frequency != 19200) {
5479 uint32_t val;
5480
5481 val = I915_READ(BXT_DE_PLL_CTL);
5482 val &= ~BXT_DE_PLL_RATIO_MASK;
5483 val |= ratio;
5484 I915_WRITE(BXT_DE_PLL_CTL, val);
5485
5486 I915_WRITE(BXT_DE_PLL_ENABLE, BXT_DE_PLL_PLL_ENABLE);
5487 /* Timeout 200us */
5488 if (wait_for(I915_READ(BXT_DE_PLL_ENABLE) & BXT_DE_PLL_LOCK, 1))
5489 DRM_ERROR("timeout waiting for DE PLL lock\n");
5490
5491 val = I915_READ(CDCLK_CTL);
5492 val &= ~BXT_CDCLK_CD2X_DIV_SEL_MASK;
5493 val |= divider;
5494 /*
5495 * Disable SSA Precharge when CD clock frequency < 500 MHz,
5496 * enable otherwise.
5497 */
5498 val &= ~BXT_CDCLK_SSA_PRECHARGE_ENABLE;
5499 if (frequency >= 500000)
5500 val |= BXT_CDCLK_SSA_PRECHARGE_ENABLE;
5501
5502 val &= ~CDCLK_FREQ_DECIMAL_MASK;
5503 /* convert from kHz to .1 fixpoint MHz with -1MHz offset */
5504 val |= (frequency - 1000) / 500;
5505 I915_WRITE(CDCLK_CTL, val);
5506 }
5507
5508 mutex_lock(&dev_priv->rps.hw_lock);
5509 ret = sandybridge_pcode_write(dev_priv, HSW_PCODE_DE_WRITE_FREQ_REQ,
5510 DIV_ROUND_UP(frequency, 25000));
5511 mutex_unlock(&dev_priv->rps.hw_lock);
5512
5513 if (ret) {
5514 DRM_ERROR("PCode CDCLK freq set failed, (err %d, freq %d)\n",
5515 ret, frequency);
5516 return;
5517 }
5518
a47871bd 5519 intel_update_cdclk(dev);
f8437dd1
VK
5520}
5521
5522void broxton_init_cdclk(struct drm_device *dev)
5523{
5524 struct drm_i915_private *dev_priv = dev->dev_private;
5525 uint32_t val;
5526
5527 /*
5528 * NDE_RSTWRN_OPT RST PCH Handshake En must always be 0b on BXT
5529 * or else the reset will hang because there is no PCH to respond.
5530 * Move the handshake programming to initialization sequence.
5531 * Previously was left up to BIOS.
5532 */
5533 val = I915_READ(HSW_NDE_RSTWRN_OPT);
5534 val &= ~RESET_PCH_HANDSHAKE_ENABLE;
5535 I915_WRITE(HSW_NDE_RSTWRN_OPT, val);
5536
5537 /* Enable PG1 for cdclk */
5538 intel_display_power_get(dev_priv, POWER_DOMAIN_PLLS);
5539
5540 /* check if cd clock is enabled */
5541 if (I915_READ(BXT_DE_PLL_ENABLE) & BXT_DE_PLL_PLL_ENABLE) {
5542 DRM_DEBUG_KMS("Display already initialized\n");
5543 return;
5544 }
5545
5546 /*
5547 * FIXME:
5548 * - The initial CDCLK needs to be read from VBT.
5549 * Need to make this change after VBT has changes for BXT.
5550 * - check if setting the max (or any) cdclk freq is really necessary
5551 * here, it belongs to modeset time
5552 */
5553 broxton_set_cdclk(dev, 624000);
5554
5555 I915_WRITE(DBUF_CTL, I915_READ(DBUF_CTL) | DBUF_POWER_REQUEST);
22e02c0b
VS
5556 POSTING_READ(DBUF_CTL);
5557
f8437dd1
VK
5558 udelay(10);
5559
5560 if (!(I915_READ(DBUF_CTL) & DBUF_POWER_STATE))
5561 DRM_ERROR("DBuf power enable timeout!\n");
5562}
5563
5564void broxton_uninit_cdclk(struct drm_device *dev)
5565{
5566 struct drm_i915_private *dev_priv = dev->dev_private;
5567
5568 I915_WRITE(DBUF_CTL, I915_READ(DBUF_CTL) & ~DBUF_POWER_REQUEST);
22e02c0b
VS
5569 POSTING_READ(DBUF_CTL);
5570
f8437dd1
VK
5571 udelay(10);
5572
5573 if (I915_READ(DBUF_CTL) & DBUF_POWER_STATE)
5574 DRM_ERROR("DBuf power disable timeout!\n");
5575
5576 /* Set minimum (bypass) frequency, in effect turning off the DE PLL */
5577 broxton_set_cdclk(dev, 19200);
5578
5579 intel_display_power_put(dev_priv, POWER_DOMAIN_PLLS);
5580}
5581
5d96d8af
DL
5582static const struct skl_cdclk_entry {
5583 unsigned int freq;
5584 unsigned int vco;
5585} skl_cdclk_frequencies[] = {
5586 { .freq = 308570, .vco = 8640 },
5587 { .freq = 337500, .vco = 8100 },
5588 { .freq = 432000, .vco = 8640 },
5589 { .freq = 450000, .vco = 8100 },
5590 { .freq = 540000, .vco = 8100 },
5591 { .freq = 617140, .vco = 8640 },
5592 { .freq = 675000, .vco = 8100 },
5593};
5594
5595static unsigned int skl_cdclk_decimal(unsigned int freq)
5596{
5597 return (freq - 1000) / 500;
5598}
5599
5600static unsigned int skl_cdclk_get_vco(unsigned int freq)
5601{
5602 unsigned int i;
5603
5604 for (i = 0; i < ARRAY_SIZE(skl_cdclk_frequencies); i++) {
5605 const struct skl_cdclk_entry *e = &skl_cdclk_frequencies[i];
5606
5607 if (e->freq == freq)
5608 return e->vco;
5609 }
5610
5611 return 8100;
5612}
5613
5614static void
5615skl_dpll0_enable(struct drm_i915_private *dev_priv, unsigned int required_vco)
5616{
5617 unsigned int min_freq;
5618 u32 val;
5619
5620 /* select the minimum CDCLK before enabling DPLL 0 */
5621 val = I915_READ(CDCLK_CTL);
5622 val &= ~CDCLK_FREQ_SEL_MASK | ~CDCLK_FREQ_DECIMAL_MASK;
5623 val |= CDCLK_FREQ_337_308;
5624
5625 if (required_vco == 8640)
5626 min_freq = 308570;
5627 else
5628 min_freq = 337500;
5629
5630 val = CDCLK_FREQ_337_308 | skl_cdclk_decimal(min_freq);
5631
5632 I915_WRITE(CDCLK_CTL, val);
5633 POSTING_READ(CDCLK_CTL);
5634
5635 /*
5636 * We always enable DPLL0 with the lowest link rate possible, but still
5637 * taking into account the VCO required to operate the eDP panel at the
5638 * desired frequency. The usual DP link rates operate with a VCO of
5639 * 8100 while the eDP 1.4 alternate link rates need a VCO of 8640.
5640 * The modeset code is responsible for the selection of the exact link
5641 * rate later on, with the constraint of choosing a frequency that
5642 * works with required_vco.
5643 */
5644 val = I915_READ(DPLL_CTRL1);
5645
5646 val &= ~(DPLL_CTRL1_HDMI_MODE(SKL_DPLL0) | DPLL_CTRL1_SSC(SKL_DPLL0) |
5647 DPLL_CTRL1_LINK_RATE_MASK(SKL_DPLL0));
5648 val |= DPLL_CTRL1_OVERRIDE(SKL_DPLL0);
5649 if (required_vco == 8640)
5650 val |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_1080,
5651 SKL_DPLL0);
5652 else
5653 val |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_810,
5654 SKL_DPLL0);
5655
5656 I915_WRITE(DPLL_CTRL1, val);
5657 POSTING_READ(DPLL_CTRL1);
5658
5659 I915_WRITE(LCPLL1_CTL, I915_READ(LCPLL1_CTL) | LCPLL_PLL_ENABLE);
5660
5661 if (wait_for(I915_READ(LCPLL1_CTL) & LCPLL_PLL_LOCK, 5))
5662 DRM_ERROR("DPLL0 not locked\n");
5663}
5664
5665static bool skl_cdclk_pcu_ready(struct drm_i915_private *dev_priv)
5666{
5667 int ret;
5668 u32 val;
5669
5670 /* inform PCU we want to change CDCLK */
5671 val = SKL_CDCLK_PREPARE_FOR_CHANGE;
5672 mutex_lock(&dev_priv->rps.hw_lock);
5673 ret = sandybridge_pcode_read(dev_priv, SKL_PCODE_CDCLK_CONTROL, &val);
5674 mutex_unlock(&dev_priv->rps.hw_lock);
5675
5676 return ret == 0 && (val & SKL_CDCLK_READY_FOR_CHANGE);
5677}
5678
5679static bool skl_cdclk_wait_for_pcu_ready(struct drm_i915_private *dev_priv)
5680{
5681 unsigned int i;
5682
5683 for (i = 0; i < 15; i++) {
5684 if (skl_cdclk_pcu_ready(dev_priv))
5685 return true;
5686 udelay(10);
5687 }
5688
5689 return false;
5690}
5691
5692static void skl_set_cdclk(struct drm_i915_private *dev_priv, unsigned int freq)
5693{
560a7ae4 5694 struct drm_device *dev = dev_priv->dev;
5d96d8af
DL
5695 u32 freq_select, pcu_ack;
5696
5697 DRM_DEBUG_DRIVER("Changing CDCLK to %dKHz\n", freq);
5698
5699 if (!skl_cdclk_wait_for_pcu_ready(dev_priv)) {
5700 DRM_ERROR("failed to inform PCU about cdclk change\n");
5701 return;
5702 }
5703
5704 /* set CDCLK_CTL */
5705 switch(freq) {
5706 case 450000:
5707 case 432000:
5708 freq_select = CDCLK_FREQ_450_432;
5709 pcu_ack = 1;
5710 break;
5711 case 540000:
5712 freq_select = CDCLK_FREQ_540;
5713 pcu_ack = 2;
5714 break;
5715 case 308570:
5716 case 337500:
5717 default:
5718 freq_select = CDCLK_FREQ_337_308;
5719 pcu_ack = 0;
5720 break;
5721 case 617140:
5722 case 675000:
5723 freq_select = CDCLK_FREQ_675_617;
5724 pcu_ack = 3;
5725 break;
5726 }
5727
5728 I915_WRITE(CDCLK_CTL, freq_select | skl_cdclk_decimal(freq));
5729 POSTING_READ(CDCLK_CTL);
5730
5731 /* inform PCU of the change */
5732 mutex_lock(&dev_priv->rps.hw_lock);
5733 sandybridge_pcode_write(dev_priv, SKL_PCODE_CDCLK_CONTROL, pcu_ack);
5734 mutex_unlock(&dev_priv->rps.hw_lock);
560a7ae4
DL
5735
5736 intel_update_cdclk(dev);
5d96d8af
DL
5737}
5738
5739void skl_uninit_cdclk(struct drm_i915_private *dev_priv)
5740{
5741 /* disable DBUF power */
5742 I915_WRITE(DBUF_CTL, I915_READ(DBUF_CTL) & ~DBUF_POWER_REQUEST);
5743 POSTING_READ(DBUF_CTL);
5744
5745 udelay(10);
5746
5747 if (I915_READ(DBUF_CTL) & DBUF_POWER_STATE)
5748 DRM_ERROR("DBuf power disable timeout\n");
5749
4e961e42
AM
5750 /*
5751 * DMC assumes ownership of LCPLL and will get confused if we touch it.
5752 */
5753 if (dev_priv->csr.dmc_payload) {
5754 /* disable DPLL0 */
5755 I915_WRITE(LCPLL1_CTL, I915_READ(LCPLL1_CTL) &
5756 ~LCPLL_PLL_ENABLE);
5757 if (wait_for(!(I915_READ(LCPLL1_CTL) & LCPLL_PLL_LOCK), 1))
5758 DRM_ERROR("Couldn't disable DPLL0\n");
5759 }
5d96d8af
DL
5760
5761 intel_display_power_put(dev_priv, POWER_DOMAIN_PLLS);
5762}
5763
5764void skl_init_cdclk(struct drm_i915_private *dev_priv)
5765{
5766 u32 val;
5767 unsigned int required_vco;
5768
5769 /* enable PCH reset handshake */
5770 val = I915_READ(HSW_NDE_RSTWRN_OPT);
5771 I915_WRITE(HSW_NDE_RSTWRN_OPT, val | RESET_PCH_HANDSHAKE_ENABLE);
5772
5773 /* enable PG1 and Misc I/O */
5774 intel_display_power_get(dev_priv, POWER_DOMAIN_PLLS);
5775
39d9b85a
GW
5776 /* DPLL0 not enabled (happens on early BIOS versions) */
5777 if (!(I915_READ(LCPLL1_CTL) & LCPLL_PLL_ENABLE)) {
5778 /* enable DPLL0 */
5779 required_vco = skl_cdclk_get_vco(dev_priv->skl_boot_cdclk);
5780 skl_dpll0_enable(dev_priv, required_vco);
5d96d8af
DL
5781 }
5782
5d96d8af
DL
5783 /* set CDCLK to the frequency the BIOS chose */
5784 skl_set_cdclk(dev_priv, dev_priv->skl_boot_cdclk);
5785
5786 /* enable DBUF power */
5787 I915_WRITE(DBUF_CTL, I915_READ(DBUF_CTL) | DBUF_POWER_REQUEST);
5788 POSTING_READ(DBUF_CTL);
5789
5790 udelay(10);
5791
5792 if (!(I915_READ(DBUF_CTL) & DBUF_POWER_STATE))
5793 DRM_ERROR("DBuf power enable timeout\n");
5794}
5795
30a970c6
JB
5796/* Adjust CDclk dividers to allow high res or save power if possible */
5797static void valleyview_set_cdclk(struct drm_device *dev, int cdclk)
5798{
5799 struct drm_i915_private *dev_priv = dev->dev_private;
5800 u32 val, cmd;
5801
164dfd28
VK
5802 WARN_ON(dev_priv->display.get_display_clock_speed(dev)
5803 != dev_priv->cdclk_freq);
d60c4473 5804
dfcab17e 5805 if (cdclk >= 320000) /* jump to highest voltage for 400MHz too */
30a970c6 5806 cmd = 2;
dfcab17e 5807 else if (cdclk == 266667)
30a970c6
JB
5808 cmd = 1;
5809 else
5810 cmd = 0;
5811
5812 mutex_lock(&dev_priv->rps.hw_lock);
5813 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
5814 val &= ~DSPFREQGUAR_MASK;
5815 val |= (cmd << DSPFREQGUAR_SHIFT);
5816 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
5817 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
5818 DSPFREQSTAT_MASK) == (cmd << DSPFREQSTAT_SHIFT),
5819 50)) {
5820 DRM_ERROR("timed out waiting for CDclk change\n");
5821 }
5822 mutex_unlock(&dev_priv->rps.hw_lock);
5823
54433e91
VS
5824 mutex_lock(&dev_priv->sb_lock);
5825
dfcab17e 5826 if (cdclk == 400000) {
6bcda4f0 5827 u32 divider;
30a970c6 5828
6bcda4f0 5829 divider = DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, cdclk) - 1;
30a970c6 5830
30a970c6
JB
5831 /* adjust cdclk divider */
5832 val = vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL);
87d5d259 5833 val &= ~CCK_FREQUENCY_VALUES;
30a970c6
JB
5834 val |= divider;
5835 vlv_cck_write(dev_priv, CCK_DISPLAY_CLOCK_CONTROL, val);
a877e801
VS
5836
5837 if (wait_for((vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL) &
87d5d259 5838 CCK_FREQUENCY_STATUS) == (divider << CCK_FREQUENCY_STATUS_SHIFT),
a877e801
VS
5839 50))
5840 DRM_ERROR("timed out waiting for CDclk change\n");
30a970c6
JB
5841 }
5842
30a970c6
JB
5843 /* adjust self-refresh exit latency value */
5844 val = vlv_bunit_read(dev_priv, BUNIT_REG_BISOC);
5845 val &= ~0x7f;
5846
5847 /*
5848 * For high bandwidth configs, we set a higher latency in the bunit
5849 * so that the core display fetch happens in time to avoid underruns.
5850 */
dfcab17e 5851 if (cdclk == 400000)
30a970c6
JB
5852 val |= 4500 / 250; /* 4.5 usec */
5853 else
5854 val |= 3000 / 250; /* 3.0 usec */
5855 vlv_bunit_write(dev_priv, BUNIT_REG_BISOC, val);
54433e91 5856
a580516d 5857 mutex_unlock(&dev_priv->sb_lock);
30a970c6 5858
b6283055 5859 intel_update_cdclk(dev);
30a970c6
JB
5860}
5861
383c5a6a
VS
5862static void cherryview_set_cdclk(struct drm_device *dev, int cdclk)
5863{
5864 struct drm_i915_private *dev_priv = dev->dev_private;
5865 u32 val, cmd;
5866
164dfd28
VK
5867 WARN_ON(dev_priv->display.get_display_clock_speed(dev)
5868 != dev_priv->cdclk_freq);
383c5a6a
VS
5869
5870 switch (cdclk) {
383c5a6a
VS
5871 case 333333:
5872 case 320000:
383c5a6a 5873 case 266667:
383c5a6a 5874 case 200000:
383c5a6a
VS
5875 break;
5876 default:
5f77eeb0 5877 MISSING_CASE(cdclk);
383c5a6a
VS
5878 return;
5879 }
5880
9d0d3fda
VS
5881 /*
5882 * Specs are full of misinformation, but testing on actual
5883 * hardware has shown that we just need to write the desired
5884 * CCK divider into the Punit register.
5885 */
5886 cmd = DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, cdclk) - 1;
5887
383c5a6a
VS
5888 mutex_lock(&dev_priv->rps.hw_lock);
5889 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
5890 val &= ~DSPFREQGUAR_MASK_CHV;
5891 val |= (cmd << DSPFREQGUAR_SHIFT_CHV);
5892 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
5893 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
5894 DSPFREQSTAT_MASK_CHV) == (cmd << DSPFREQSTAT_SHIFT_CHV),
5895 50)) {
5896 DRM_ERROR("timed out waiting for CDclk change\n");
5897 }
5898 mutex_unlock(&dev_priv->rps.hw_lock);
5899
b6283055 5900 intel_update_cdclk(dev);
383c5a6a
VS
5901}
5902
30a970c6
JB
5903static int valleyview_calc_cdclk(struct drm_i915_private *dev_priv,
5904 int max_pixclk)
5905{
6bcda4f0 5906 int freq_320 = (dev_priv->hpll_freq << 1) % 320000 != 0 ? 333333 : 320000;
6cca3195 5907 int limit = IS_CHERRYVIEW(dev_priv) ? 95 : 90;
29dc7ef3 5908
30a970c6
JB
5909 /*
5910 * Really only a few cases to deal with, as only 4 CDclks are supported:
5911 * 200MHz
5912 * 267MHz
29dc7ef3 5913 * 320/333MHz (depends on HPLL freq)
6cca3195
VS
5914 * 400MHz (VLV only)
5915 * So we check to see whether we're above 90% (VLV) or 95% (CHV)
5916 * of the lower bin and adjust if needed.
e37c67a1
VS
5917 *
5918 * We seem to get an unstable or solid color picture at 200MHz.
5919 * Not sure what's wrong. For now use 200MHz only when all pipes
5920 * are off.
30a970c6 5921 */
6cca3195
VS
5922 if (!IS_CHERRYVIEW(dev_priv) &&
5923 max_pixclk > freq_320*limit/100)
dfcab17e 5924 return 400000;
6cca3195 5925 else if (max_pixclk > 266667*limit/100)
29dc7ef3 5926 return freq_320;
e37c67a1 5927 else if (max_pixclk > 0)
dfcab17e 5928 return 266667;
e37c67a1
VS
5929 else
5930 return 200000;
30a970c6
JB
5931}
5932
f8437dd1
VK
5933static int broxton_calc_cdclk(struct drm_i915_private *dev_priv,
5934 int max_pixclk)
5935{
5936 /*
5937 * FIXME:
5938 * - remove the guardband, it's not needed on BXT
5939 * - set 19.2MHz bypass frequency if there are no active pipes
5940 */
5941 if (max_pixclk > 576000*9/10)
5942 return 624000;
5943 else if (max_pixclk > 384000*9/10)
5944 return 576000;
5945 else if (max_pixclk > 288000*9/10)
5946 return 384000;
5947 else if (max_pixclk > 144000*9/10)
5948 return 288000;
5949 else
5950 return 144000;
5951}
5952
a821fc46
ACO
5953/* Compute the max pixel clock for new configuration. Uses atomic state if
5954 * that's non-NULL, look at current state otherwise. */
5955static int intel_mode_max_pixclk(struct drm_device *dev,
5956 struct drm_atomic_state *state)
30a970c6 5957{
30a970c6 5958 struct intel_crtc *intel_crtc;
304603f4 5959 struct intel_crtc_state *crtc_state;
30a970c6
JB
5960 int max_pixclk = 0;
5961
d3fcc808 5962 for_each_intel_crtc(dev, intel_crtc) {
27c329ed 5963 crtc_state = intel_atomic_get_crtc_state(state, intel_crtc);
304603f4
ACO
5964 if (IS_ERR(crtc_state))
5965 return PTR_ERR(crtc_state);
5966
5967 if (!crtc_state->base.enable)
5968 continue;
5969
5970 max_pixclk = max(max_pixclk,
5971 crtc_state->base.adjusted_mode.crtc_clock);
30a970c6
JB
5972 }
5973
5974 return max_pixclk;
5975}
5976
27c329ed 5977static int valleyview_modeset_calc_cdclk(struct drm_atomic_state *state)
30a970c6 5978{
27c329ed
ML
5979 struct drm_device *dev = state->dev;
5980 struct drm_i915_private *dev_priv = dev->dev_private;
5981 int max_pixclk = intel_mode_max_pixclk(dev, state);
30a970c6 5982
304603f4
ACO
5983 if (max_pixclk < 0)
5984 return max_pixclk;
30a970c6 5985
27c329ed
ML
5986 to_intel_atomic_state(state)->cdclk =
5987 valleyview_calc_cdclk(dev_priv, max_pixclk);
0a9ab303 5988
27c329ed
ML
5989 return 0;
5990}
304603f4 5991
27c329ed
ML
5992static int broxton_modeset_calc_cdclk(struct drm_atomic_state *state)
5993{
5994 struct drm_device *dev = state->dev;
5995 struct drm_i915_private *dev_priv = dev->dev_private;
5996 int max_pixclk = intel_mode_max_pixclk(dev, state);
85a96e7a 5997
27c329ed
ML
5998 if (max_pixclk < 0)
5999 return max_pixclk;
85a96e7a 6000
27c329ed
ML
6001 to_intel_atomic_state(state)->cdclk =
6002 broxton_calc_cdclk(dev_priv, max_pixclk);
85a96e7a 6003
27c329ed 6004 return 0;
30a970c6
JB
6005}
6006
1e69cd74
VS
6007static void vlv_program_pfi_credits(struct drm_i915_private *dev_priv)
6008{
6009 unsigned int credits, default_credits;
6010
6011 if (IS_CHERRYVIEW(dev_priv))
6012 default_credits = PFI_CREDIT(12);
6013 else
6014 default_credits = PFI_CREDIT(8);
6015
bfa7df01 6016 if (dev_priv->cdclk_freq >= dev_priv->czclk_freq) {
1e69cd74
VS
6017 /* CHV suggested value is 31 or 63 */
6018 if (IS_CHERRYVIEW(dev_priv))
fcc0008f 6019 credits = PFI_CREDIT_63;
1e69cd74
VS
6020 else
6021 credits = PFI_CREDIT(15);
6022 } else {
6023 credits = default_credits;
6024 }
6025
6026 /*
6027 * WA - write default credits before re-programming
6028 * FIXME: should we also set the resend bit here?
6029 */
6030 I915_WRITE(GCI_CONTROL, VGA_FAST_MODE_DISABLE |
6031 default_credits);
6032
6033 I915_WRITE(GCI_CONTROL, VGA_FAST_MODE_DISABLE |
6034 credits | PFI_CREDIT_RESEND);
6035
6036 /*
6037 * FIXME is this guaranteed to clear
6038 * immediately or should we poll for it?
6039 */
6040 WARN_ON(I915_READ(GCI_CONTROL) & PFI_CREDIT_RESEND);
6041}
6042
27c329ed 6043static void valleyview_modeset_commit_cdclk(struct drm_atomic_state *old_state)
30a970c6 6044{
a821fc46 6045 struct drm_device *dev = old_state->dev;
27c329ed 6046 unsigned int req_cdclk = to_intel_atomic_state(old_state)->cdclk;
30a970c6 6047 struct drm_i915_private *dev_priv = dev->dev_private;
30a970c6 6048
27c329ed
ML
6049 /*
6050 * FIXME: We can end up here with all power domains off, yet
6051 * with a CDCLK frequency other than the minimum. To account
6052 * for this take the PIPE-A power domain, which covers the HW
6053 * blocks needed for the following programming. This can be
6054 * removed once it's guaranteed that we get here either with
6055 * the minimum CDCLK set, or the required power domains
6056 * enabled.
6057 */
6058 intel_display_power_get(dev_priv, POWER_DOMAIN_PIPE_A);
738c05c0 6059
27c329ed
ML
6060 if (IS_CHERRYVIEW(dev))
6061 cherryview_set_cdclk(dev, req_cdclk);
6062 else
6063 valleyview_set_cdclk(dev, req_cdclk);
738c05c0 6064
27c329ed 6065 vlv_program_pfi_credits(dev_priv);
1e69cd74 6066
27c329ed 6067 intel_display_power_put(dev_priv, POWER_DOMAIN_PIPE_A);
30a970c6
JB
6068}
6069
89b667f8
JB
6070static void valleyview_crtc_enable(struct drm_crtc *crtc)
6071{
6072 struct drm_device *dev = crtc->dev;
a72e4c9f 6073 struct drm_i915_private *dev_priv = to_i915(dev);
89b667f8
JB
6074 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6075 struct intel_encoder *encoder;
6076 int pipe = intel_crtc->pipe;
23538ef1 6077 bool is_dsi;
89b667f8 6078
53d9f4e9 6079 if (WARN_ON(intel_crtc->active))
89b667f8
JB
6080 return;
6081
409ee761 6082 is_dsi = intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_DSI);
8525a235 6083
6e3c9717 6084 if (intel_crtc->config->has_dp_encoder)
fe3cd48d 6085 intel_dp_set_m_n(intel_crtc, M1_N1);
5b18e57c
DV
6086
6087 intel_set_pipe_timings(intel_crtc);
6088
c14b0485
VS
6089 if (IS_CHERRYVIEW(dev) && pipe == PIPE_B) {
6090 struct drm_i915_private *dev_priv = dev->dev_private;
6091
6092 I915_WRITE(CHV_BLEND(pipe), CHV_BLEND_LEGACY);
6093 I915_WRITE(CHV_CANVAS(pipe), 0);
6094 }
6095
5b18e57c
DV
6096 i9xx_set_pipeconf(intel_crtc);
6097
89b667f8 6098 intel_crtc->active = true;
89b667f8 6099
a72e4c9f 6100 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4a3436e8 6101
89b667f8
JB
6102 for_each_encoder_on_crtc(dev, crtc, encoder)
6103 if (encoder->pre_pll_enable)
6104 encoder->pre_pll_enable(encoder);
6105
9d556c99 6106 if (!is_dsi) {
c0b4c660
VS
6107 if (IS_CHERRYVIEW(dev)) {
6108 chv_prepare_pll(intel_crtc, intel_crtc->config);
6e3c9717 6109 chv_enable_pll(intel_crtc, intel_crtc->config);
c0b4c660
VS
6110 } else {
6111 vlv_prepare_pll(intel_crtc, intel_crtc->config);
6e3c9717 6112 vlv_enable_pll(intel_crtc, intel_crtc->config);
c0b4c660 6113 }
9d556c99 6114 }
89b667f8
JB
6115
6116 for_each_encoder_on_crtc(dev, crtc, encoder)
6117 if (encoder->pre_enable)
6118 encoder->pre_enable(encoder);
6119
2dd24552
JB
6120 i9xx_pfit_enable(intel_crtc);
6121
63cbb074
VS
6122 intel_crtc_load_lut(crtc);
6123
e1fdc473 6124 intel_enable_pipe(intel_crtc);
be6a6f8e 6125
4b3a9526
VS
6126 assert_vblank_disabled(crtc);
6127 drm_crtc_vblank_on(crtc);
6128
f9b61ff6
DV
6129 for_each_encoder_on_crtc(dev, crtc, encoder)
6130 encoder->enable(encoder);
89b667f8
JB
6131}
6132
f13c2ef3
DV
6133static void i9xx_set_pll_dividers(struct intel_crtc *crtc)
6134{
6135 struct drm_device *dev = crtc->base.dev;
6136 struct drm_i915_private *dev_priv = dev->dev_private;
6137
6e3c9717
ACO
6138 I915_WRITE(FP0(crtc->pipe), crtc->config->dpll_hw_state.fp0);
6139 I915_WRITE(FP1(crtc->pipe), crtc->config->dpll_hw_state.fp1);
f13c2ef3
DV
6140}
6141
0b8765c6 6142static void i9xx_crtc_enable(struct drm_crtc *crtc)
79e53945
JB
6143{
6144 struct drm_device *dev = crtc->dev;
a72e4c9f 6145 struct drm_i915_private *dev_priv = to_i915(dev);
79e53945 6146 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
ef9c3aee 6147 struct intel_encoder *encoder;
79e53945 6148 int pipe = intel_crtc->pipe;
79e53945 6149
53d9f4e9 6150 if (WARN_ON(intel_crtc->active))
f7abfe8b
CW
6151 return;
6152
f13c2ef3
DV
6153 i9xx_set_pll_dividers(intel_crtc);
6154
6e3c9717 6155 if (intel_crtc->config->has_dp_encoder)
fe3cd48d 6156 intel_dp_set_m_n(intel_crtc, M1_N1);
5b18e57c
DV
6157
6158 intel_set_pipe_timings(intel_crtc);
6159
5b18e57c
DV
6160 i9xx_set_pipeconf(intel_crtc);
6161
f7abfe8b 6162 intel_crtc->active = true;
6b383a7f 6163
4a3436e8 6164 if (!IS_GEN2(dev))
a72e4c9f 6165 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4a3436e8 6166
9d6d9f19
MK
6167 for_each_encoder_on_crtc(dev, crtc, encoder)
6168 if (encoder->pre_enable)
6169 encoder->pre_enable(encoder);
6170
f6736a1a
DV
6171 i9xx_enable_pll(intel_crtc);
6172
2dd24552
JB
6173 i9xx_pfit_enable(intel_crtc);
6174
63cbb074
VS
6175 intel_crtc_load_lut(crtc);
6176
f37fcc2a 6177 intel_update_watermarks(crtc);
e1fdc473 6178 intel_enable_pipe(intel_crtc);
be6a6f8e 6179
4b3a9526
VS
6180 assert_vblank_disabled(crtc);
6181 drm_crtc_vblank_on(crtc);
6182
f9b61ff6
DV
6183 for_each_encoder_on_crtc(dev, crtc, encoder)
6184 encoder->enable(encoder);
0b8765c6 6185}
79e53945 6186
87476d63
DV
6187static void i9xx_pfit_disable(struct intel_crtc *crtc)
6188{
6189 struct drm_device *dev = crtc->base.dev;
6190 struct drm_i915_private *dev_priv = dev->dev_private;
87476d63 6191
6e3c9717 6192 if (!crtc->config->gmch_pfit.control)
328d8e82 6193 return;
87476d63 6194
328d8e82 6195 assert_pipe_disabled(dev_priv, crtc->pipe);
87476d63 6196
328d8e82
DV
6197 DRM_DEBUG_DRIVER("disabling pfit, current: 0x%08x\n",
6198 I915_READ(PFIT_CONTROL));
6199 I915_WRITE(PFIT_CONTROL, 0);
87476d63
DV
6200}
6201
0b8765c6
JB
6202static void i9xx_crtc_disable(struct drm_crtc *crtc)
6203{
6204 struct drm_device *dev = crtc->dev;
6205 struct drm_i915_private *dev_priv = dev->dev_private;
6206 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
ef9c3aee 6207 struct intel_encoder *encoder;
0b8765c6 6208 int pipe = intel_crtc->pipe;
ef9c3aee 6209
6304cd91
VS
6210 /*
6211 * On gen2 planes are double buffered but the pipe isn't, so we must
6212 * wait for planes to fully turn off before disabling the pipe.
564ed191
ID
6213 * We also need to wait on all gmch platforms because of the
6214 * self-refresh mode constraint explained above.
6304cd91 6215 */
564ed191 6216 intel_wait_for_vblank(dev, pipe);
6304cd91 6217
4b3a9526
VS
6218 for_each_encoder_on_crtc(dev, crtc, encoder)
6219 encoder->disable(encoder);
6220
f9b61ff6
DV
6221 drm_crtc_vblank_off(crtc);
6222 assert_vblank_disabled(crtc);
6223
575f7ab7 6224 intel_disable_pipe(intel_crtc);
24a1f16d 6225
87476d63 6226 i9xx_pfit_disable(intel_crtc);
24a1f16d 6227
89b667f8
JB
6228 for_each_encoder_on_crtc(dev, crtc, encoder)
6229 if (encoder->post_disable)
6230 encoder->post_disable(encoder);
6231
409ee761 6232 if (!intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_DSI)) {
076ed3b2
CML
6233 if (IS_CHERRYVIEW(dev))
6234 chv_disable_pll(dev_priv, pipe);
6235 else if (IS_VALLEYVIEW(dev))
6236 vlv_disable_pll(dev_priv, pipe);
6237 else
1c4e0274 6238 i9xx_disable_pll(intel_crtc);
076ed3b2 6239 }
0b8765c6 6240
d6db995f
VS
6241 for_each_encoder_on_crtc(dev, crtc, encoder)
6242 if (encoder->post_pll_disable)
6243 encoder->post_pll_disable(encoder);
6244
4a3436e8 6245 if (!IS_GEN2(dev))
a72e4c9f 6246 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
0b8765c6
JB
6247}
6248
b17d48e2
ML
6249static void intel_crtc_disable_noatomic(struct drm_crtc *crtc)
6250{
6251 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6252 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
6253 enum intel_display_power_domain domain;
6254 unsigned long domains;
6255
6256 if (!intel_crtc->active)
6257 return;
6258
a539205a
ML
6259 if (to_intel_plane_state(crtc->primary->state)->visible) {
6260 intel_crtc_wait_for_pending_flips(crtc);
6261 intel_pre_disable_primary(crtc);
6262 }
6263
d032ffa0 6264 intel_crtc_disable_planes(crtc, crtc->state->plane_mask);
b17d48e2 6265 dev_priv->display.crtc_disable(crtc);
37d9078b
MR
6266 intel_crtc->active = false;
6267 intel_update_watermarks(crtc);
1f7457b1 6268 intel_disable_shared_dpll(intel_crtc);
b17d48e2
ML
6269
6270 domains = intel_crtc->enabled_power_domains;
6271 for_each_power_domain(domain, domains)
6272 intel_display_power_put(dev_priv, domain);
6273 intel_crtc->enabled_power_domains = 0;
6274}
6275
6b72d486
ML
6276/*
6277 * turn all crtc's off, but do not adjust state
6278 * This has to be paired with a call to intel_modeset_setup_hw_state.
6279 */
70e0bd74 6280int intel_display_suspend(struct drm_device *dev)
ee7b9f93 6281{
70e0bd74
ML
6282 struct drm_mode_config *config = &dev->mode_config;
6283 struct drm_modeset_acquire_ctx *ctx = config->acquire_ctx;
6284 struct drm_atomic_state *state;
6b72d486 6285 struct drm_crtc *crtc;
70e0bd74
ML
6286 unsigned crtc_mask = 0;
6287 int ret = 0;
6288
6289 if (WARN_ON(!ctx))
6290 return 0;
6291
6292 lockdep_assert_held(&ctx->ww_ctx);
6293 state = drm_atomic_state_alloc(dev);
6294 if (WARN_ON(!state))
6295 return -ENOMEM;
6296
6297 state->acquire_ctx = ctx;
6298 state->allow_modeset = true;
6299
6300 for_each_crtc(dev, crtc) {
6301 struct drm_crtc_state *crtc_state =
6302 drm_atomic_get_crtc_state(state, crtc);
6b72d486 6303
70e0bd74
ML
6304 ret = PTR_ERR_OR_ZERO(crtc_state);
6305 if (ret)
6306 goto free;
6307
6308 if (!crtc_state->active)
6309 continue;
6310
6311 crtc_state->active = false;
6312 crtc_mask |= 1 << drm_crtc_index(crtc);
6313 }
6314
6315 if (crtc_mask) {
74c090b1 6316 ret = drm_atomic_commit(state);
70e0bd74
ML
6317
6318 if (!ret) {
6319 for_each_crtc(dev, crtc)
6320 if (crtc_mask & (1 << drm_crtc_index(crtc)))
6321 crtc->state->active = true;
6322
6323 return ret;
6324 }
6325 }
6326
6327free:
6328 if (ret)
6329 DRM_ERROR("Suspending crtc's failed with %i\n", ret);
6330 drm_atomic_state_free(state);
6331 return ret;
ee7b9f93
JB
6332}
6333
ea5b213a 6334void intel_encoder_destroy(struct drm_encoder *encoder)
7e7d76c3 6335{
4ef69c7a 6336 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
ea5b213a 6337
ea5b213a
CW
6338 drm_encoder_cleanup(encoder);
6339 kfree(intel_encoder);
7e7d76c3
JB
6340}
6341
0a91ca29
DV
6342/* Cross check the actual hw state with our own modeset state tracking (and it's
6343 * internal consistency). */
b980514c 6344static void intel_connector_check_state(struct intel_connector *connector)
79e53945 6345{
35dd3c64
ML
6346 struct drm_crtc *crtc = connector->base.state->crtc;
6347
6348 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
6349 connector->base.base.id,
6350 connector->base.name);
6351
0a91ca29 6352 if (connector->get_hw_state(connector)) {
e85376cb 6353 struct intel_encoder *encoder = connector->encoder;
35dd3c64 6354 struct drm_connector_state *conn_state = connector->base.state;
0a91ca29 6355
35dd3c64
ML
6356 I915_STATE_WARN(!crtc,
6357 "connector enabled without attached crtc\n");
0a91ca29 6358
35dd3c64 6359 if (!crtc)
0e32b39c
DA
6360 return;
6361
35dd3c64
ML
6362 I915_STATE_WARN(!crtc->state->active,
6363 "connector is active, but attached crtc isn't\n");
36cd7444 6364
e85376cb 6365 if (!encoder || encoder->type == INTEL_OUTPUT_DP_MST)
35dd3c64 6366 return;
0a91ca29 6367
e85376cb 6368 I915_STATE_WARN(conn_state->best_encoder != &encoder->base,
35dd3c64 6369 "atomic encoder doesn't match attached encoder\n");
0a91ca29 6370
e85376cb 6371 I915_STATE_WARN(conn_state->crtc != encoder->base.crtc,
35dd3c64
ML
6372 "attached encoder crtc differs from connector crtc\n");
6373 } else {
4d688a2a
ML
6374 I915_STATE_WARN(crtc && crtc->state->active,
6375 "attached crtc is active, but connector isn't\n");
35dd3c64
ML
6376 I915_STATE_WARN(!crtc && connector->base.state->best_encoder,
6377 "best encoder set without crtc!\n");
0a91ca29 6378 }
79e53945
JB
6379}
6380
08d9bc92
ACO
6381int intel_connector_init(struct intel_connector *connector)
6382{
6383 struct drm_connector_state *connector_state;
6384
6385 connector_state = kzalloc(sizeof *connector_state, GFP_KERNEL);
6386 if (!connector_state)
6387 return -ENOMEM;
6388
6389 connector->base.state = connector_state;
6390 return 0;
6391}
6392
6393struct intel_connector *intel_connector_alloc(void)
6394{
6395 struct intel_connector *connector;
6396
6397 connector = kzalloc(sizeof *connector, GFP_KERNEL);
6398 if (!connector)
6399 return NULL;
6400
6401 if (intel_connector_init(connector) < 0) {
6402 kfree(connector);
6403 return NULL;
6404 }
6405
6406 return connector;
6407}
6408
f0947c37
DV
6409/* Simple connector->get_hw_state implementation for encoders that support only
6410 * one connector and no cloning and hence the encoder state determines the state
6411 * of the connector. */
6412bool intel_connector_get_hw_state(struct intel_connector *connector)
ea5b213a 6413{
24929352 6414 enum pipe pipe = 0;
f0947c37 6415 struct intel_encoder *encoder = connector->encoder;
ea5b213a 6416
f0947c37 6417 return encoder->get_hw_state(encoder, &pipe);
ea5b213a
CW
6418}
6419
6d293983 6420static int pipe_required_fdi_lanes(struct intel_crtc_state *crtc_state)
d272ddfa 6421{
6d293983
ACO
6422 if (crtc_state->base.enable && crtc_state->has_pch_encoder)
6423 return crtc_state->fdi_lanes;
d272ddfa
VS
6424
6425 return 0;
6426}
6427
6d293983 6428static int ironlake_check_fdi_lanes(struct drm_device *dev, enum pipe pipe,
5cec258b 6429 struct intel_crtc_state *pipe_config)
1857e1da 6430{
6d293983
ACO
6431 struct drm_atomic_state *state = pipe_config->base.state;
6432 struct intel_crtc *other_crtc;
6433 struct intel_crtc_state *other_crtc_state;
6434
1857e1da
DV
6435 DRM_DEBUG_KMS("checking fdi config on pipe %c, lanes %i\n",
6436 pipe_name(pipe), pipe_config->fdi_lanes);
6437 if (pipe_config->fdi_lanes > 4) {
6438 DRM_DEBUG_KMS("invalid fdi lane config on pipe %c: %i lanes\n",
6439 pipe_name(pipe), pipe_config->fdi_lanes);
6d293983 6440 return -EINVAL;
1857e1da
DV
6441 }
6442
bafb6553 6443 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
1857e1da
DV
6444 if (pipe_config->fdi_lanes > 2) {
6445 DRM_DEBUG_KMS("only 2 lanes on haswell, required: %i lanes\n",
6446 pipe_config->fdi_lanes);
6d293983 6447 return -EINVAL;
1857e1da 6448 } else {
6d293983 6449 return 0;
1857e1da
DV
6450 }
6451 }
6452
6453 if (INTEL_INFO(dev)->num_pipes == 2)
6d293983 6454 return 0;
1857e1da
DV
6455
6456 /* Ivybridge 3 pipe is really complicated */
6457 switch (pipe) {
6458 case PIPE_A:
6d293983 6459 return 0;
1857e1da 6460 case PIPE_B:
6d293983
ACO
6461 if (pipe_config->fdi_lanes <= 2)
6462 return 0;
6463
6464 other_crtc = to_intel_crtc(intel_get_crtc_for_pipe(dev, PIPE_C));
6465 other_crtc_state =
6466 intel_atomic_get_crtc_state(state, other_crtc);
6467 if (IS_ERR(other_crtc_state))
6468 return PTR_ERR(other_crtc_state);
6469
6470 if (pipe_required_fdi_lanes(other_crtc_state) > 0) {
1857e1da
DV
6471 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
6472 pipe_name(pipe), pipe_config->fdi_lanes);
6d293983 6473 return -EINVAL;
1857e1da 6474 }
6d293983 6475 return 0;
1857e1da 6476 case PIPE_C:
251cc67c
VS
6477 if (pipe_config->fdi_lanes > 2) {
6478 DRM_DEBUG_KMS("only 2 lanes on pipe %c: required %i lanes\n",
6479 pipe_name(pipe), pipe_config->fdi_lanes);
6d293983 6480 return -EINVAL;
251cc67c 6481 }
6d293983
ACO
6482
6483 other_crtc = to_intel_crtc(intel_get_crtc_for_pipe(dev, PIPE_B));
6484 other_crtc_state =
6485 intel_atomic_get_crtc_state(state, other_crtc);
6486 if (IS_ERR(other_crtc_state))
6487 return PTR_ERR(other_crtc_state);
6488
6489 if (pipe_required_fdi_lanes(other_crtc_state) > 2) {
1857e1da 6490 DRM_DEBUG_KMS("fdi link B uses too many lanes to enable link C\n");
6d293983 6491 return -EINVAL;
1857e1da 6492 }
6d293983 6493 return 0;
1857e1da
DV
6494 default:
6495 BUG();
6496 }
6497}
6498
e29c22c0
DV
6499#define RETRY 1
6500static int ironlake_fdi_compute_config(struct intel_crtc *intel_crtc,
5cec258b 6501 struct intel_crtc_state *pipe_config)
877d48d5 6502{
1857e1da 6503 struct drm_device *dev = intel_crtc->base.dev;
7c5f93b0 6504 const struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
6d293983
ACO
6505 int lane, link_bw, fdi_dotclock, ret;
6506 bool needs_recompute = false;
877d48d5 6507
e29c22c0 6508retry:
877d48d5
DV
6509 /* FDI is a binary signal running at ~2.7GHz, encoding
6510 * each output octet as 10 bits. The actual frequency
6511 * is stored as a divider into a 100MHz clock, and the
6512 * mode pixel clock is stored in units of 1KHz.
6513 * Hence the bw of each lane in terms of the mode signal
6514 * is:
6515 */
6516 link_bw = intel_fdi_link_freq(dev) * MHz(100)/KHz(1)/10;
6517
241bfc38 6518 fdi_dotclock = adjusted_mode->crtc_clock;
877d48d5 6519
2bd89a07 6520 lane = ironlake_get_lanes_required(fdi_dotclock, link_bw,
877d48d5
DV
6521 pipe_config->pipe_bpp);
6522
6523 pipe_config->fdi_lanes = lane;
6524
2bd89a07 6525 intel_link_compute_m_n(pipe_config->pipe_bpp, lane, fdi_dotclock,
877d48d5 6526 link_bw, &pipe_config->fdi_m_n);
1857e1da 6527
6d293983
ACO
6528 ret = ironlake_check_fdi_lanes(intel_crtc->base.dev,
6529 intel_crtc->pipe, pipe_config);
6530 if (ret == -EINVAL && pipe_config->pipe_bpp > 6*3) {
e29c22c0
DV
6531 pipe_config->pipe_bpp -= 2*3;
6532 DRM_DEBUG_KMS("fdi link bw constraint, reducing pipe bpp to %i\n",
6533 pipe_config->pipe_bpp);
6534 needs_recompute = true;
6535 pipe_config->bw_constrained = true;
6536
6537 goto retry;
6538 }
6539
6540 if (needs_recompute)
6541 return RETRY;
6542
6d293983 6543 return ret;
877d48d5
DV
6544}
6545
8cfb3407
VS
6546static bool pipe_config_supports_ips(struct drm_i915_private *dev_priv,
6547 struct intel_crtc_state *pipe_config)
6548{
6549 if (pipe_config->pipe_bpp > 24)
6550 return false;
6551
6552 /* HSW can handle pixel rate up to cdclk? */
6553 if (IS_HASWELL(dev_priv->dev))
6554 return true;
6555
6556 /*
b432e5cf
VS
6557 * We compare against max which means we must take
6558 * the increased cdclk requirement into account when
6559 * calculating the new cdclk.
6560 *
6561 * Should measure whether using a lower cdclk w/o IPS
8cfb3407
VS
6562 */
6563 return ilk_pipe_pixel_rate(pipe_config) <=
6564 dev_priv->max_cdclk_freq * 95 / 100;
6565}
6566
42db64ef 6567static void hsw_compute_ips_config(struct intel_crtc *crtc,
5cec258b 6568 struct intel_crtc_state *pipe_config)
42db64ef 6569{
8cfb3407
VS
6570 struct drm_device *dev = crtc->base.dev;
6571 struct drm_i915_private *dev_priv = dev->dev_private;
6572
d330a953 6573 pipe_config->ips_enabled = i915.enable_ips &&
8cfb3407
VS
6574 hsw_crtc_supports_ips(crtc) &&
6575 pipe_config_supports_ips(dev_priv, pipe_config);
42db64ef
PZ
6576}
6577
a43f6e0f 6578static int intel_crtc_compute_config(struct intel_crtc *crtc,
5cec258b 6579 struct intel_crtc_state *pipe_config)
79e53945 6580{
a43f6e0f 6581 struct drm_device *dev = crtc->base.dev;
8bd31e67 6582 struct drm_i915_private *dev_priv = dev->dev_private;
7c5f93b0 6583 const struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
89749350 6584
ad3a4479 6585 /* FIXME should check pixel clock limits on all platforms */
cf532bb2 6586 if (INTEL_INFO(dev)->gen < 4) {
44913155 6587 int clock_limit = dev_priv->max_cdclk_freq;
cf532bb2
VS
6588
6589 /*
6590 * Enable pixel doubling when the dot clock
6591 * is > 90% of the (display) core speed.
6592 *
b397c96b
VS
6593 * GDG double wide on either pipe,
6594 * otherwise pipe A only.
cf532bb2 6595 */
b397c96b 6596 if ((crtc->pipe == PIPE_A || IS_I915G(dev)) &&
241bfc38 6597 adjusted_mode->crtc_clock > clock_limit * 9 / 10) {
ad3a4479 6598 clock_limit *= 2;
cf532bb2 6599 pipe_config->double_wide = true;
ad3a4479
VS
6600 }
6601
241bfc38 6602 if (adjusted_mode->crtc_clock > clock_limit * 9 / 10)
e29c22c0 6603 return -EINVAL;
2c07245f 6604 }
89749350 6605
1d1d0e27
VS
6606 /*
6607 * Pipe horizontal size must be even in:
6608 * - DVO ganged mode
6609 * - LVDS dual channel mode
6610 * - Double wide pipe
6611 */
a93e255f 6612 if ((intel_pipe_will_have_type(pipe_config, INTEL_OUTPUT_LVDS) &&
1d1d0e27
VS
6613 intel_is_dual_link_lvds(dev)) || pipe_config->double_wide)
6614 pipe_config->pipe_src_w &= ~1;
6615
8693a824
DL
6616 /* Cantiga+ cannot handle modes with a hsync front porch of 0.
6617 * WaPruneModeWithIncorrectHsyncOffset:ctg,elk,ilk,snb,ivb,vlv,hsw.
44f46b42
CW
6618 */
6619 if ((INTEL_INFO(dev)->gen > 4 || IS_G4X(dev)) &&
aad941d5 6620 adjusted_mode->crtc_hsync_start == adjusted_mode->crtc_hdisplay)
e29c22c0 6621 return -EINVAL;
44f46b42 6622
f5adf94e 6623 if (HAS_IPS(dev))
a43f6e0f
DV
6624 hsw_compute_ips_config(crtc, pipe_config);
6625
877d48d5 6626 if (pipe_config->has_pch_encoder)
a43f6e0f 6627 return ironlake_fdi_compute_config(crtc, pipe_config);
877d48d5 6628
cf5a15be 6629 return 0;
79e53945
JB
6630}
6631
1652d19e
VS
6632static int skylake_get_display_clock_speed(struct drm_device *dev)
6633{
6634 struct drm_i915_private *dev_priv = to_i915(dev);
6635 uint32_t lcpll1 = I915_READ(LCPLL1_CTL);
6636 uint32_t cdctl = I915_READ(CDCLK_CTL);
6637 uint32_t linkrate;
6638
414355a7 6639 if (!(lcpll1 & LCPLL_PLL_ENABLE))
1652d19e 6640 return 24000; /* 24MHz is the cd freq with NSSC ref */
1652d19e
VS
6641
6642 if ((cdctl & CDCLK_FREQ_SEL_MASK) == CDCLK_FREQ_540)
6643 return 540000;
6644
6645 linkrate = (I915_READ(DPLL_CTRL1) &
71cd8423 6646 DPLL_CTRL1_LINK_RATE_MASK(SKL_DPLL0)) >> 1;
1652d19e 6647
71cd8423
DL
6648 if (linkrate == DPLL_CTRL1_LINK_RATE_2160 ||
6649 linkrate == DPLL_CTRL1_LINK_RATE_1080) {
1652d19e
VS
6650 /* vco 8640 */
6651 switch (cdctl & CDCLK_FREQ_SEL_MASK) {
6652 case CDCLK_FREQ_450_432:
6653 return 432000;
6654 case CDCLK_FREQ_337_308:
6655 return 308570;
6656 case CDCLK_FREQ_675_617:
6657 return 617140;
6658 default:
6659 WARN(1, "Unknown cd freq selection\n");
6660 }
6661 } else {
6662 /* vco 8100 */
6663 switch (cdctl & CDCLK_FREQ_SEL_MASK) {
6664 case CDCLK_FREQ_450_432:
6665 return 450000;
6666 case CDCLK_FREQ_337_308:
6667 return 337500;
6668 case CDCLK_FREQ_675_617:
6669 return 675000;
6670 default:
6671 WARN(1, "Unknown cd freq selection\n");
6672 }
6673 }
6674
6675 /* error case, do as if DPLL0 isn't enabled */
6676 return 24000;
6677}
6678
acd3f3d3
BP
6679static int broxton_get_display_clock_speed(struct drm_device *dev)
6680{
6681 struct drm_i915_private *dev_priv = to_i915(dev);
6682 uint32_t cdctl = I915_READ(CDCLK_CTL);
6683 uint32_t pll_ratio = I915_READ(BXT_DE_PLL_CTL) & BXT_DE_PLL_RATIO_MASK;
6684 uint32_t pll_enab = I915_READ(BXT_DE_PLL_ENABLE);
6685 int cdclk;
6686
6687 if (!(pll_enab & BXT_DE_PLL_PLL_ENABLE))
6688 return 19200;
6689
6690 cdclk = 19200 * pll_ratio / 2;
6691
6692 switch (cdctl & BXT_CDCLK_CD2X_DIV_SEL_MASK) {
6693 case BXT_CDCLK_CD2X_DIV_SEL_1:
6694 return cdclk; /* 576MHz or 624MHz */
6695 case BXT_CDCLK_CD2X_DIV_SEL_1_5:
6696 return cdclk * 2 / 3; /* 384MHz */
6697 case BXT_CDCLK_CD2X_DIV_SEL_2:
6698 return cdclk / 2; /* 288MHz */
6699 case BXT_CDCLK_CD2X_DIV_SEL_4:
6700 return cdclk / 4; /* 144MHz */
6701 }
6702
6703 /* error case, do as if DE PLL isn't enabled */
6704 return 19200;
6705}
6706
1652d19e
VS
6707static int broadwell_get_display_clock_speed(struct drm_device *dev)
6708{
6709 struct drm_i915_private *dev_priv = dev->dev_private;
6710 uint32_t lcpll = I915_READ(LCPLL_CTL);
6711 uint32_t freq = lcpll & LCPLL_CLK_FREQ_MASK;
6712
6713 if (lcpll & LCPLL_CD_SOURCE_FCLK)
6714 return 800000;
6715 else if (I915_READ(FUSE_STRAP) & HSW_CDCLK_LIMIT)
6716 return 450000;
6717 else if (freq == LCPLL_CLK_FREQ_450)
6718 return 450000;
6719 else if (freq == LCPLL_CLK_FREQ_54O_BDW)
6720 return 540000;
6721 else if (freq == LCPLL_CLK_FREQ_337_5_BDW)
6722 return 337500;
6723 else
6724 return 675000;
6725}
6726
6727static int haswell_get_display_clock_speed(struct drm_device *dev)
6728{
6729 struct drm_i915_private *dev_priv = dev->dev_private;
6730 uint32_t lcpll = I915_READ(LCPLL_CTL);
6731 uint32_t freq = lcpll & LCPLL_CLK_FREQ_MASK;
6732
6733 if (lcpll & LCPLL_CD_SOURCE_FCLK)
6734 return 800000;
6735 else if (I915_READ(FUSE_STRAP) & HSW_CDCLK_LIMIT)
6736 return 450000;
6737 else if (freq == LCPLL_CLK_FREQ_450)
6738 return 450000;
6739 else if (IS_HSW_ULT(dev))
6740 return 337500;
6741 else
6742 return 540000;
79e53945
JB
6743}
6744
25eb05fc
JB
6745static int valleyview_get_display_clock_speed(struct drm_device *dev)
6746{
bfa7df01
VS
6747 return vlv_get_cck_clock_hpll(to_i915(dev), "cdclk",
6748 CCK_DISPLAY_CLOCK_CONTROL);
25eb05fc
JB
6749}
6750
b37a6434
VS
6751static int ilk_get_display_clock_speed(struct drm_device *dev)
6752{
6753 return 450000;
6754}
6755
e70236a8
JB
6756static int i945_get_display_clock_speed(struct drm_device *dev)
6757{
6758 return 400000;
6759}
79e53945 6760
e70236a8 6761static int i915_get_display_clock_speed(struct drm_device *dev)
79e53945 6762{
e907f170 6763 return 333333;
e70236a8 6764}
79e53945 6765
e70236a8
JB
6766static int i9xx_misc_get_display_clock_speed(struct drm_device *dev)
6767{
6768 return 200000;
6769}
79e53945 6770
257a7ffc
DV
6771static int pnv_get_display_clock_speed(struct drm_device *dev)
6772{
6773 u16 gcfgc = 0;
6774
6775 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
6776
6777 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
6778 case GC_DISPLAY_CLOCK_267_MHZ_PNV:
e907f170 6779 return 266667;
257a7ffc 6780 case GC_DISPLAY_CLOCK_333_MHZ_PNV:
e907f170 6781 return 333333;
257a7ffc 6782 case GC_DISPLAY_CLOCK_444_MHZ_PNV:
e907f170 6783 return 444444;
257a7ffc
DV
6784 case GC_DISPLAY_CLOCK_200_MHZ_PNV:
6785 return 200000;
6786 default:
6787 DRM_ERROR("Unknown pnv display core clock 0x%04x\n", gcfgc);
6788 case GC_DISPLAY_CLOCK_133_MHZ_PNV:
e907f170 6789 return 133333;
257a7ffc 6790 case GC_DISPLAY_CLOCK_167_MHZ_PNV:
e907f170 6791 return 166667;
257a7ffc
DV
6792 }
6793}
6794
e70236a8
JB
6795static int i915gm_get_display_clock_speed(struct drm_device *dev)
6796{
6797 u16 gcfgc = 0;
79e53945 6798
e70236a8
JB
6799 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
6800
6801 if (gcfgc & GC_LOW_FREQUENCY_ENABLE)
e907f170 6802 return 133333;
e70236a8
JB
6803 else {
6804 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
6805 case GC_DISPLAY_CLOCK_333_MHZ:
e907f170 6806 return 333333;
e70236a8
JB
6807 default:
6808 case GC_DISPLAY_CLOCK_190_200_MHZ:
6809 return 190000;
79e53945 6810 }
e70236a8
JB
6811 }
6812}
6813
6814static int i865_get_display_clock_speed(struct drm_device *dev)
6815{
e907f170 6816 return 266667;
e70236a8
JB
6817}
6818
1b1d2716 6819static int i85x_get_display_clock_speed(struct drm_device *dev)
e70236a8
JB
6820{
6821 u16 hpllcc = 0;
1b1d2716 6822
65cd2b3f
VS
6823 /*
6824 * 852GM/852GMV only supports 133 MHz and the HPLLCC
6825 * encoding is different :(
6826 * FIXME is this the right way to detect 852GM/852GMV?
6827 */
6828 if (dev->pdev->revision == 0x1)
6829 return 133333;
6830
1b1d2716
VS
6831 pci_bus_read_config_word(dev->pdev->bus,
6832 PCI_DEVFN(0, 3), HPLLCC, &hpllcc);
6833
e70236a8
JB
6834 /* Assume that the hardware is in the high speed state. This
6835 * should be the default.
6836 */
6837 switch (hpllcc & GC_CLOCK_CONTROL_MASK) {
6838 case GC_CLOCK_133_200:
1b1d2716 6839 case GC_CLOCK_133_200_2:
e70236a8
JB
6840 case GC_CLOCK_100_200:
6841 return 200000;
6842 case GC_CLOCK_166_250:
6843 return 250000;
6844 case GC_CLOCK_100_133:
e907f170 6845 return 133333;
1b1d2716
VS
6846 case GC_CLOCK_133_266:
6847 case GC_CLOCK_133_266_2:
6848 case GC_CLOCK_166_266:
6849 return 266667;
e70236a8 6850 }
79e53945 6851
e70236a8
JB
6852 /* Shouldn't happen */
6853 return 0;
6854}
79e53945 6855
e70236a8
JB
6856static int i830_get_display_clock_speed(struct drm_device *dev)
6857{
e907f170 6858 return 133333;
79e53945
JB
6859}
6860
34edce2f
VS
6861static unsigned int intel_hpll_vco(struct drm_device *dev)
6862{
6863 struct drm_i915_private *dev_priv = dev->dev_private;
6864 static const unsigned int blb_vco[8] = {
6865 [0] = 3200000,
6866 [1] = 4000000,
6867 [2] = 5333333,
6868 [3] = 4800000,
6869 [4] = 6400000,
6870 };
6871 static const unsigned int pnv_vco[8] = {
6872 [0] = 3200000,
6873 [1] = 4000000,
6874 [2] = 5333333,
6875 [3] = 4800000,
6876 [4] = 2666667,
6877 };
6878 static const unsigned int cl_vco[8] = {
6879 [0] = 3200000,
6880 [1] = 4000000,
6881 [2] = 5333333,
6882 [3] = 6400000,
6883 [4] = 3333333,
6884 [5] = 3566667,
6885 [6] = 4266667,
6886 };
6887 static const unsigned int elk_vco[8] = {
6888 [0] = 3200000,
6889 [1] = 4000000,
6890 [2] = 5333333,
6891 [3] = 4800000,
6892 };
6893 static const unsigned int ctg_vco[8] = {
6894 [0] = 3200000,
6895 [1] = 4000000,
6896 [2] = 5333333,
6897 [3] = 6400000,
6898 [4] = 2666667,
6899 [5] = 4266667,
6900 };
6901 const unsigned int *vco_table;
6902 unsigned int vco;
6903 uint8_t tmp = 0;
6904
6905 /* FIXME other chipsets? */
6906 if (IS_GM45(dev))
6907 vco_table = ctg_vco;
6908 else if (IS_G4X(dev))
6909 vco_table = elk_vco;
6910 else if (IS_CRESTLINE(dev))
6911 vco_table = cl_vco;
6912 else if (IS_PINEVIEW(dev))
6913 vco_table = pnv_vco;
6914 else if (IS_G33(dev))
6915 vco_table = blb_vco;
6916 else
6917 return 0;
6918
6919 tmp = I915_READ(IS_MOBILE(dev) ? HPLLVCO_MOBILE : HPLLVCO);
6920
6921 vco = vco_table[tmp & 0x7];
6922 if (vco == 0)
6923 DRM_ERROR("Bad HPLL VCO (HPLLVCO=0x%02x)\n", tmp);
6924 else
6925 DRM_DEBUG_KMS("HPLL VCO %u kHz\n", vco);
6926
6927 return vco;
6928}
6929
6930static int gm45_get_display_clock_speed(struct drm_device *dev)
6931{
6932 unsigned int cdclk_sel, vco = intel_hpll_vco(dev);
6933 uint16_t tmp = 0;
6934
6935 pci_read_config_word(dev->pdev, GCFGC, &tmp);
6936
6937 cdclk_sel = (tmp >> 12) & 0x1;
6938
6939 switch (vco) {
6940 case 2666667:
6941 case 4000000:
6942 case 5333333:
6943 return cdclk_sel ? 333333 : 222222;
6944 case 3200000:
6945 return cdclk_sel ? 320000 : 228571;
6946 default:
6947 DRM_ERROR("Unable to determine CDCLK. HPLL VCO=%u, CFGC=0x%04x\n", vco, tmp);
6948 return 222222;
6949 }
6950}
6951
6952static int i965gm_get_display_clock_speed(struct drm_device *dev)
6953{
6954 static const uint8_t div_3200[] = { 16, 10, 8 };
6955 static const uint8_t div_4000[] = { 20, 12, 10 };
6956 static const uint8_t div_5333[] = { 24, 16, 14 };
6957 const uint8_t *div_table;
6958 unsigned int cdclk_sel, vco = intel_hpll_vco(dev);
6959 uint16_t tmp = 0;
6960
6961 pci_read_config_word(dev->pdev, GCFGC, &tmp);
6962
6963 cdclk_sel = ((tmp >> 8) & 0x1f) - 1;
6964
6965 if (cdclk_sel >= ARRAY_SIZE(div_3200))
6966 goto fail;
6967
6968 switch (vco) {
6969 case 3200000:
6970 div_table = div_3200;
6971 break;
6972 case 4000000:
6973 div_table = div_4000;
6974 break;
6975 case 5333333:
6976 div_table = div_5333;
6977 break;
6978 default:
6979 goto fail;
6980 }
6981
6982 return DIV_ROUND_CLOSEST(vco, div_table[cdclk_sel]);
6983
caf4e252 6984fail:
34edce2f
VS
6985 DRM_ERROR("Unable to determine CDCLK. HPLL VCO=%u kHz, CFGC=0x%04x\n", vco, tmp);
6986 return 200000;
6987}
6988
6989static int g33_get_display_clock_speed(struct drm_device *dev)
6990{
6991 static const uint8_t div_3200[] = { 12, 10, 8, 7, 5, 16 };
6992 static const uint8_t div_4000[] = { 14, 12, 10, 8, 6, 20 };
6993 static const uint8_t div_4800[] = { 20, 14, 12, 10, 8, 24 };
6994 static const uint8_t div_5333[] = { 20, 16, 12, 12, 8, 28 };
6995 const uint8_t *div_table;
6996 unsigned int cdclk_sel, vco = intel_hpll_vco(dev);
6997 uint16_t tmp = 0;
6998
6999 pci_read_config_word(dev->pdev, GCFGC, &tmp);
7000
7001 cdclk_sel = (tmp >> 4) & 0x7;
7002
7003 if (cdclk_sel >= ARRAY_SIZE(div_3200))
7004 goto fail;
7005
7006 switch (vco) {
7007 case 3200000:
7008 div_table = div_3200;
7009 break;
7010 case 4000000:
7011 div_table = div_4000;
7012 break;
7013 case 4800000:
7014 div_table = div_4800;
7015 break;
7016 case 5333333:
7017 div_table = div_5333;
7018 break;
7019 default:
7020 goto fail;
7021 }
7022
7023 return DIV_ROUND_CLOSEST(vco, div_table[cdclk_sel]);
7024
caf4e252 7025fail:
34edce2f
VS
7026 DRM_ERROR("Unable to determine CDCLK. HPLL VCO=%u kHz, CFGC=0x%08x\n", vco, tmp);
7027 return 190476;
7028}
7029
2c07245f 7030static void
a65851af 7031intel_reduce_m_n_ratio(uint32_t *num, uint32_t *den)
2c07245f 7032{
a65851af
VS
7033 while (*num > DATA_LINK_M_N_MASK ||
7034 *den > DATA_LINK_M_N_MASK) {
2c07245f
ZW
7035 *num >>= 1;
7036 *den >>= 1;
7037 }
7038}
7039
a65851af
VS
7040static void compute_m_n(unsigned int m, unsigned int n,
7041 uint32_t *ret_m, uint32_t *ret_n)
7042{
7043 *ret_n = min_t(unsigned int, roundup_pow_of_two(n), DATA_LINK_N_MAX);
7044 *ret_m = div_u64((uint64_t) m * *ret_n, n);
7045 intel_reduce_m_n_ratio(ret_m, ret_n);
7046}
7047
e69d0bc1
DV
7048void
7049intel_link_compute_m_n(int bits_per_pixel, int nlanes,
7050 int pixel_clock, int link_clock,
7051 struct intel_link_m_n *m_n)
2c07245f 7052{
e69d0bc1 7053 m_n->tu = 64;
a65851af
VS
7054
7055 compute_m_n(bits_per_pixel * pixel_clock,
7056 link_clock * nlanes * 8,
7057 &m_n->gmch_m, &m_n->gmch_n);
7058
7059 compute_m_n(pixel_clock, link_clock,
7060 &m_n->link_m, &m_n->link_n);
2c07245f
ZW
7061}
7062
a7615030
CW
7063static inline bool intel_panel_use_ssc(struct drm_i915_private *dev_priv)
7064{
d330a953
JN
7065 if (i915.panel_use_ssc >= 0)
7066 return i915.panel_use_ssc != 0;
41aa3448 7067 return dev_priv->vbt.lvds_use_ssc
435793df 7068 && !(dev_priv->quirks & QUIRK_LVDS_SSC_DISABLE);
a7615030
CW
7069}
7070
a93e255f
ACO
7071static int i9xx_get_refclk(const struct intel_crtc_state *crtc_state,
7072 int num_connectors)
c65d77d8 7073{
a93e255f 7074 struct drm_device *dev = crtc_state->base.crtc->dev;
c65d77d8
JB
7075 struct drm_i915_private *dev_priv = dev->dev_private;
7076 int refclk;
7077
a93e255f
ACO
7078 WARN_ON(!crtc_state->base.state);
7079
5ab7b0b7 7080 if (IS_VALLEYVIEW(dev) || IS_BROXTON(dev)) {
9a0ea498 7081 refclk = 100000;
a93e255f 7082 } else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
c65d77d8 7083 intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
e91e941b
VS
7084 refclk = dev_priv->vbt.lvds_ssc_freq;
7085 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
c65d77d8
JB
7086 } else if (!IS_GEN2(dev)) {
7087 refclk = 96000;
7088 } else {
7089 refclk = 48000;
7090 }
7091
7092 return refclk;
7093}
7094
7429e9d4 7095static uint32_t pnv_dpll_compute_fp(struct dpll *dpll)
c65d77d8 7096{
7df00d7a 7097 return (1 << dpll->n) << 16 | dpll->m2;
7429e9d4 7098}
f47709a9 7099
7429e9d4
DV
7100static uint32_t i9xx_dpll_compute_fp(struct dpll *dpll)
7101{
7102 return dpll->n << 16 | dpll->m1 << 8 | dpll->m2;
c65d77d8
JB
7103}
7104
f47709a9 7105static void i9xx_update_pll_dividers(struct intel_crtc *crtc,
190f68c5 7106 struct intel_crtc_state *crtc_state,
a7516a05
JB
7107 intel_clock_t *reduced_clock)
7108{
f47709a9 7109 struct drm_device *dev = crtc->base.dev;
a7516a05
JB
7110 u32 fp, fp2 = 0;
7111
7112 if (IS_PINEVIEW(dev)) {
190f68c5 7113 fp = pnv_dpll_compute_fp(&crtc_state->dpll);
a7516a05 7114 if (reduced_clock)
7429e9d4 7115 fp2 = pnv_dpll_compute_fp(reduced_clock);
a7516a05 7116 } else {
190f68c5 7117 fp = i9xx_dpll_compute_fp(&crtc_state->dpll);
a7516a05 7118 if (reduced_clock)
7429e9d4 7119 fp2 = i9xx_dpll_compute_fp(reduced_clock);
a7516a05
JB
7120 }
7121
190f68c5 7122 crtc_state->dpll_hw_state.fp0 = fp;
a7516a05 7123
f47709a9 7124 crtc->lowfreq_avail = false;
a93e255f 7125 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
ab585dea 7126 reduced_clock) {
190f68c5 7127 crtc_state->dpll_hw_state.fp1 = fp2;
f47709a9 7128 crtc->lowfreq_avail = true;
a7516a05 7129 } else {
190f68c5 7130 crtc_state->dpll_hw_state.fp1 = fp;
a7516a05
JB
7131 }
7132}
7133
5e69f97f
CML
7134static void vlv_pllb_recal_opamp(struct drm_i915_private *dev_priv, enum pipe
7135 pipe)
89b667f8
JB
7136{
7137 u32 reg_val;
7138
7139 /*
7140 * PLLB opamp always calibrates to max value of 0x3f, force enable it
7141 * and set it to a reasonable value instead.
7142 */
ab3c759a 7143 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
89b667f8
JB
7144 reg_val &= 0xffffff00;
7145 reg_val |= 0x00000030;
ab3c759a 7146 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
89b667f8 7147
ab3c759a 7148 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
89b667f8
JB
7149 reg_val &= 0x8cffffff;
7150 reg_val = 0x8c000000;
ab3c759a 7151 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
89b667f8 7152
ab3c759a 7153 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
89b667f8 7154 reg_val &= 0xffffff00;
ab3c759a 7155 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
89b667f8 7156
ab3c759a 7157 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
89b667f8
JB
7158 reg_val &= 0x00ffffff;
7159 reg_val |= 0xb0000000;
ab3c759a 7160 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
89b667f8
JB
7161}
7162
b551842d
DV
7163static void intel_pch_transcoder_set_m_n(struct intel_crtc *crtc,
7164 struct intel_link_m_n *m_n)
7165{
7166 struct drm_device *dev = crtc->base.dev;
7167 struct drm_i915_private *dev_priv = dev->dev_private;
7168 int pipe = crtc->pipe;
7169
e3b95f1e
DV
7170 I915_WRITE(PCH_TRANS_DATA_M1(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
7171 I915_WRITE(PCH_TRANS_DATA_N1(pipe), m_n->gmch_n);
7172 I915_WRITE(PCH_TRANS_LINK_M1(pipe), m_n->link_m);
7173 I915_WRITE(PCH_TRANS_LINK_N1(pipe), m_n->link_n);
b551842d
DV
7174}
7175
7176static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
f769cd24
VK
7177 struct intel_link_m_n *m_n,
7178 struct intel_link_m_n *m2_n2)
b551842d
DV
7179{
7180 struct drm_device *dev = crtc->base.dev;
7181 struct drm_i915_private *dev_priv = dev->dev_private;
7182 int pipe = crtc->pipe;
6e3c9717 7183 enum transcoder transcoder = crtc->config->cpu_transcoder;
b551842d
DV
7184
7185 if (INTEL_INFO(dev)->gen >= 5) {
7186 I915_WRITE(PIPE_DATA_M1(transcoder), TU_SIZE(m_n->tu) | m_n->gmch_m);
7187 I915_WRITE(PIPE_DATA_N1(transcoder), m_n->gmch_n);
7188 I915_WRITE(PIPE_LINK_M1(transcoder), m_n->link_m);
7189 I915_WRITE(PIPE_LINK_N1(transcoder), m_n->link_n);
f769cd24
VK
7190 /* M2_N2 registers to be set only for gen < 8 (M2_N2 available
7191 * for gen < 8) and if DRRS is supported (to make sure the
7192 * registers are not unnecessarily accessed).
7193 */
44395bfe 7194 if (m2_n2 && (IS_CHERRYVIEW(dev) || INTEL_INFO(dev)->gen < 8) &&
6e3c9717 7195 crtc->config->has_drrs) {
f769cd24
VK
7196 I915_WRITE(PIPE_DATA_M2(transcoder),
7197 TU_SIZE(m2_n2->tu) | m2_n2->gmch_m);
7198 I915_WRITE(PIPE_DATA_N2(transcoder), m2_n2->gmch_n);
7199 I915_WRITE(PIPE_LINK_M2(transcoder), m2_n2->link_m);
7200 I915_WRITE(PIPE_LINK_N2(transcoder), m2_n2->link_n);
7201 }
b551842d 7202 } else {
e3b95f1e
DV
7203 I915_WRITE(PIPE_DATA_M_G4X(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
7204 I915_WRITE(PIPE_DATA_N_G4X(pipe), m_n->gmch_n);
7205 I915_WRITE(PIPE_LINK_M_G4X(pipe), m_n->link_m);
7206 I915_WRITE(PIPE_LINK_N_G4X(pipe), m_n->link_n);
b551842d
DV
7207 }
7208}
7209
fe3cd48d 7210void intel_dp_set_m_n(struct intel_crtc *crtc, enum link_m_n_set m_n)
03afc4a2 7211{
fe3cd48d
R
7212 struct intel_link_m_n *dp_m_n, *dp_m2_n2 = NULL;
7213
7214 if (m_n == M1_N1) {
7215 dp_m_n = &crtc->config->dp_m_n;
7216 dp_m2_n2 = &crtc->config->dp_m2_n2;
7217 } else if (m_n == M2_N2) {
7218
7219 /*
7220 * M2_N2 registers are not supported. Hence m2_n2 divider value
7221 * needs to be programmed into M1_N1.
7222 */
7223 dp_m_n = &crtc->config->dp_m2_n2;
7224 } else {
7225 DRM_ERROR("Unsupported divider value\n");
7226 return;
7227 }
7228
6e3c9717
ACO
7229 if (crtc->config->has_pch_encoder)
7230 intel_pch_transcoder_set_m_n(crtc, &crtc->config->dp_m_n);
03afc4a2 7231 else
fe3cd48d 7232 intel_cpu_transcoder_set_m_n(crtc, dp_m_n, dp_m2_n2);
03afc4a2
DV
7233}
7234
251ac862
DV
7235static void vlv_compute_dpll(struct intel_crtc *crtc,
7236 struct intel_crtc_state *pipe_config)
bdd4b6a6
DV
7237{
7238 u32 dpll, dpll_md;
7239
7240 /*
7241 * Enable DPIO clock input. We should never disable the reference
7242 * clock for pipe B, since VGA hotplug / manual detection depends
7243 * on it.
7244 */
60bfe44f
VS
7245 dpll = DPLL_EXT_BUFFER_ENABLE_VLV | DPLL_REF_CLK_ENABLE_VLV |
7246 DPLL_VGA_MODE_DIS | DPLL_INTEGRATED_REF_CLK_VLV;
bdd4b6a6
DV
7247 /* We should never disable this, set it here for state tracking */
7248 if (crtc->pipe == PIPE_B)
7249 dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
7250 dpll |= DPLL_VCO_ENABLE;
d288f65f 7251 pipe_config->dpll_hw_state.dpll = dpll;
bdd4b6a6 7252
d288f65f 7253 dpll_md = (pipe_config->pixel_multiplier - 1)
bdd4b6a6 7254 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
d288f65f 7255 pipe_config->dpll_hw_state.dpll_md = dpll_md;
bdd4b6a6
DV
7256}
7257
d288f65f 7258static void vlv_prepare_pll(struct intel_crtc *crtc,
5cec258b 7259 const struct intel_crtc_state *pipe_config)
a0c4da24 7260{
f47709a9 7261 struct drm_device *dev = crtc->base.dev;
a0c4da24 7262 struct drm_i915_private *dev_priv = dev->dev_private;
f47709a9 7263 int pipe = crtc->pipe;
bdd4b6a6 7264 u32 mdiv;
a0c4da24 7265 u32 bestn, bestm1, bestm2, bestp1, bestp2;
bdd4b6a6 7266 u32 coreclk, reg_val;
a0c4da24 7267
a580516d 7268 mutex_lock(&dev_priv->sb_lock);
09153000 7269
d288f65f
VS
7270 bestn = pipe_config->dpll.n;
7271 bestm1 = pipe_config->dpll.m1;
7272 bestm2 = pipe_config->dpll.m2;
7273 bestp1 = pipe_config->dpll.p1;
7274 bestp2 = pipe_config->dpll.p2;
a0c4da24 7275
89b667f8
JB
7276 /* See eDP HDMI DPIO driver vbios notes doc */
7277
7278 /* PLL B needs special handling */
bdd4b6a6 7279 if (pipe == PIPE_B)
5e69f97f 7280 vlv_pllb_recal_opamp(dev_priv, pipe);
89b667f8
JB
7281
7282 /* Set up Tx target for periodic Rcomp update */
ab3c759a 7283 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9_BCAST, 0x0100000f);
89b667f8
JB
7284
7285 /* Disable target IRef on PLL */
ab3c759a 7286 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW8(pipe));
89b667f8 7287 reg_val &= 0x00ffffff;
ab3c759a 7288 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW8(pipe), reg_val);
89b667f8
JB
7289
7290 /* Disable fast lock */
ab3c759a 7291 vlv_dpio_write(dev_priv, pipe, VLV_CMN_DW0, 0x610);
89b667f8
JB
7292
7293 /* Set idtafcrecal before PLL is enabled */
a0c4da24
JB
7294 mdiv = ((bestm1 << DPIO_M1DIV_SHIFT) | (bestm2 & DPIO_M2DIV_MASK));
7295 mdiv |= ((bestp1 << DPIO_P1_SHIFT) | (bestp2 << DPIO_P2_SHIFT));
7296 mdiv |= ((bestn << DPIO_N_SHIFT));
a0c4da24 7297 mdiv |= (1 << DPIO_K_SHIFT);
7df5080b
JB
7298
7299 /*
7300 * Post divider depends on pixel clock rate, DAC vs digital (and LVDS,
7301 * but we don't support that).
7302 * Note: don't use the DAC post divider as it seems unstable.
7303 */
7304 mdiv |= (DPIO_POST_DIV_HDMIDP << DPIO_POST_DIV_SHIFT);
ab3c759a 7305 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
a0c4da24 7306
a0c4da24 7307 mdiv |= DPIO_ENABLE_CALIBRATION;
ab3c759a 7308 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
a0c4da24 7309
89b667f8 7310 /* Set HBR and RBR LPF coefficients */
d288f65f 7311 if (pipe_config->port_clock == 162000 ||
409ee761
ACO
7312 intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG) ||
7313 intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI))
ab3c759a 7314 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
885b0120 7315 0x009f0003);
89b667f8 7316 else
ab3c759a 7317 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
89b667f8
JB
7318 0x00d0000f);
7319
681a8504 7320 if (pipe_config->has_dp_encoder) {
89b667f8 7321 /* Use SSC source */
bdd4b6a6 7322 if (pipe == PIPE_A)
ab3c759a 7323 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
89b667f8
JB
7324 0x0df40000);
7325 else
ab3c759a 7326 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
89b667f8
JB
7327 0x0df70000);
7328 } else { /* HDMI or VGA */
7329 /* Use bend source */
bdd4b6a6 7330 if (pipe == PIPE_A)
ab3c759a 7331 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
89b667f8
JB
7332 0x0df70000);
7333 else
ab3c759a 7334 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
89b667f8
JB
7335 0x0df40000);
7336 }
a0c4da24 7337
ab3c759a 7338 coreclk = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW7(pipe));
89b667f8 7339 coreclk = (coreclk & 0x0000ff00) | 0x01c00000;
409ee761
ACO
7340 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) ||
7341 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))
89b667f8 7342 coreclk |= 0x01000000;
ab3c759a 7343 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW7(pipe), coreclk);
a0c4da24 7344
ab3c759a 7345 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW11(pipe), 0x87871000);
a580516d 7346 mutex_unlock(&dev_priv->sb_lock);
a0c4da24
JB
7347}
7348
251ac862
DV
7349static void chv_compute_dpll(struct intel_crtc *crtc,
7350 struct intel_crtc_state *pipe_config)
1ae0d137 7351{
60bfe44f
VS
7352 pipe_config->dpll_hw_state.dpll = DPLL_SSC_REF_CLK_CHV |
7353 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS |
1ae0d137
VS
7354 DPLL_VCO_ENABLE;
7355 if (crtc->pipe != PIPE_A)
d288f65f 7356 pipe_config->dpll_hw_state.dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
1ae0d137 7357
d288f65f
VS
7358 pipe_config->dpll_hw_state.dpll_md =
7359 (pipe_config->pixel_multiplier - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT;
1ae0d137
VS
7360}
7361
d288f65f 7362static void chv_prepare_pll(struct intel_crtc *crtc,
5cec258b 7363 const struct intel_crtc_state *pipe_config)
9d556c99
CML
7364{
7365 struct drm_device *dev = crtc->base.dev;
7366 struct drm_i915_private *dev_priv = dev->dev_private;
7367 int pipe = crtc->pipe;
7368 int dpll_reg = DPLL(crtc->pipe);
7369 enum dpio_channel port = vlv_pipe_to_channel(pipe);
9cbe40c1 7370 u32 loopfilter, tribuf_calcntr;
9d556c99 7371 u32 bestn, bestm1, bestm2, bestp1, bestp2, bestm2_frac;
a945ce7e 7372 u32 dpio_val;
9cbe40c1 7373 int vco;
9d556c99 7374
d288f65f
VS
7375 bestn = pipe_config->dpll.n;
7376 bestm2_frac = pipe_config->dpll.m2 & 0x3fffff;
7377 bestm1 = pipe_config->dpll.m1;
7378 bestm2 = pipe_config->dpll.m2 >> 22;
7379 bestp1 = pipe_config->dpll.p1;
7380 bestp2 = pipe_config->dpll.p2;
9cbe40c1 7381 vco = pipe_config->dpll.vco;
a945ce7e 7382 dpio_val = 0;
9cbe40c1 7383 loopfilter = 0;
9d556c99
CML
7384
7385 /*
7386 * Enable Refclk and SSC
7387 */
a11b0703 7388 I915_WRITE(dpll_reg,
d288f65f 7389 pipe_config->dpll_hw_state.dpll & ~DPLL_VCO_ENABLE);
a11b0703 7390
a580516d 7391 mutex_lock(&dev_priv->sb_lock);
9d556c99 7392
9d556c99
CML
7393 /* p1 and p2 divider */
7394 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW13(port),
7395 5 << DPIO_CHV_S1_DIV_SHIFT |
7396 bestp1 << DPIO_CHV_P1_DIV_SHIFT |
7397 bestp2 << DPIO_CHV_P2_DIV_SHIFT |
7398 1 << DPIO_CHV_K_DIV_SHIFT);
7399
7400 /* Feedback post-divider - m2 */
7401 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW0(port), bestm2);
7402
7403 /* Feedback refclk divider - n and m1 */
7404 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW1(port),
7405 DPIO_CHV_M1_DIV_BY_2 |
7406 1 << DPIO_CHV_N_DIV_SHIFT);
7407
7408 /* M2 fraction division */
25a25dfc 7409 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW2(port), bestm2_frac);
9d556c99
CML
7410
7411 /* M2 fraction division enable */
a945ce7e
VP
7412 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW3(port));
7413 dpio_val &= ~(DPIO_CHV_FEEDFWD_GAIN_MASK | DPIO_CHV_FRAC_DIV_EN);
7414 dpio_val |= (2 << DPIO_CHV_FEEDFWD_GAIN_SHIFT);
7415 if (bestm2_frac)
7416 dpio_val |= DPIO_CHV_FRAC_DIV_EN;
7417 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW3(port), dpio_val);
9d556c99 7418
de3a0fde
VP
7419 /* Program digital lock detect threshold */
7420 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW9(port));
7421 dpio_val &= ~(DPIO_CHV_INT_LOCK_THRESHOLD_MASK |
7422 DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE);
7423 dpio_val |= (0x5 << DPIO_CHV_INT_LOCK_THRESHOLD_SHIFT);
7424 if (!bestm2_frac)
7425 dpio_val |= DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE;
7426 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW9(port), dpio_val);
7427
9d556c99 7428 /* Loop filter */
9cbe40c1
VP
7429 if (vco == 5400000) {
7430 loopfilter |= (0x3 << DPIO_CHV_PROP_COEFF_SHIFT);
7431 loopfilter |= (0x8 << DPIO_CHV_INT_COEFF_SHIFT);
7432 loopfilter |= (0x1 << DPIO_CHV_GAIN_CTRL_SHIFT);
7433 tribuf_calcntr = 0x9;
7434 } else if (vco <= 6200000) {
7435 loopfilter |= (0x5 << DPIO_CHV_PROP_COEFF_SHIFT);
7436 loopfilter |= (0xB << DPIO_CHV_INT_COEFF_SHIFT);
7437 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
7438 tribuf_calcntr = 0x9;
7439 } else if (vco <= 6480000) {
7440 loopfilter |= (0x4 << DPIO_CHV_PROP_COEFF_SHIFT);
7441 loopfilter |= (0x9 << DPIO_CHV_INT_COEFF_SHIFT);
7442 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
7443 tribuf_calcntr = 0x8;
7444 } else {
7445 /* Not supported. Apply the same limits as in the max case */
7446 loopfilter |= (0x4 << DPIO_CHV_PROP_COEFF_SHIFT);
7447 loopfilter |= (0x9 << DPIO_CHV_INT_COEFF_SHIFT);
7448 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
7449 tribuf_calcntr = 0;
7450 }
9d556c99
CML
7451 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW6(port), loopfilter);
7452
968040b2 7453 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW8(port));
9cbe40c1
VP
7454 dpio_val &= ~DPIO_CHV_TDC_TARGET_CNT_MASK;
7455 dpio_val |= (tribuf_calcntr << DPIO_CHV_TDC_TARGET_CNT_SHIFT);
7456 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW8(port), dpio_val);
7457
9d556c99
CML
7458 /* AFC Recal */
7459 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port),
7460 vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port)) |
7461 DPIO_AFC_RECAL);
7462
a580516d 7463 mutex_unlock(&dev_priv->sb_lock);
9d556c99
CML
7464}
7465
d288f65f
VS
7466/**
7467 * vlv_force_pll_on - forcibly enable just the PLL
7468 * @dev_priv: i915 private structure
7469 * @pipe: pipe PLL to enable
7470 * @dpll: PLL configuration
7471 *
7472 * Enable the PLL for @pipe using the supplied @dpll config. To be used
7473 * in cases where we need the PLL enabled even when @pipe is not going to
7474 * be enabled.
7475 */
7476void vlv_force_pll_on(struct drm_device *dev, enum pipe pipe,
7477 const struct dpll *dpll)
7478{
7479 struct intel_crtc *crtc =
7480 to_intel_crtc(intel_get_crtc_for_pipe(dev, pipe));
5cec258b 7481 struct intel_crtc_state pipe_config = {
a93e255f 7482 .base.crtc = &crtc->base,
d288f65f
VS
7483 .pixel_multiplier = 1,
7484 .dpll = *dpll,
7485 };
7486
7487 if (IS_CHERRYVIEW(dev)) {
251ac862 7488 chv_compute_dpll(crtc, &pipe_config);
d288f65f
VS
7489 chv_prepare_pll(crtc, &pipe_config);
7490 chv_enable_pll(crtc, &pipe_config);
7491 } else {
251ac862 7492 vlv_compute_dpll(crtc, &pipe_config);
d288f65f
VS
7493 vlv_prepare_pll(crtc, &pipe_config);
7494 vlv_enable_pll(crtc, &pipe_config);
7495 }
7496}
7497
7498/**
7499 * vlv_force_pll_off - forcibly disable just the PLL
7500 * @dev_priv: i915 private structure
7501 * @pipe: pipe PLL to disable
7502 *
7503 * Disable the PLL for @pipe. To be used in cases where we need
7504 * the PLL enabled even when @pipe is not going to be enabled.
7505 */
7506void vlv_force_pll_off(struct drm_device *dev, enum pipe pipe)
7507{
7508 if (IS_CHERRYVIEW(dev))
7509 chv_disable_pll(to_i915(dev), pipe);
7510 else
7511 vlv_disable_pll(to_i915(dev), pipe);
7512}
7513
251ac862
DV
7514static void i9xx_compute_dpll(struct intel_crtc *crtc,
7515 struct intel_crtc_state *crtc_state,
7516 intel_clock_t *reduced_clock,
7517 int num_connectors)
eb1cbe48 7518{
f47709a9 7519 struct drm_device *dev = crtc->base.dev;
eb1cbe48 7520 struct drm_i915_private *dev_priv = dev->dev_private;
eb1cbe48
DV
7521 u32 dpll;
7522 bool is_sdvo;
190f68c5 7523 struct dpll *clock = &crtc_state->dpll;
eb1cbe48 7524
190f68c5 7525 i9xx_update_pll_dividers(crtc, crtc_state, reduced_clock);
2a8f64ca 7526
a93e255f
ACO
7527 is_sdvo = intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_SDVO) ||
7528 intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_HDMI);
eb1cbe48
DV
7529
7530 dpll = DPLL_VGA_MODE_DIS;
7531
a93e255f 7532 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS))
eb1cbe48
DV
7533 dpll |= DPLLB_MODE_LVDS;
7534 else
7535 dpll |= DPLLB_MODE_DAC_SERIAL;
6cc5f341 7536
ef1b460d 7537 if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
190f68c5 7538 dpll |= (crtc_state->pixel_multiplier - 1)
198a037f 7539 << SDVO_MULTIPLIER_SHIFT_HIRES;
eb1cbe48 7540 }
198a037f
DV
7541
7542 if (is_sdvo)
4a33e48d 7543 dpll |= DPLL_SDVO_HIGH_SPEED;
198a037f 7544
190f68c5 7545 if (crtc_state->has_dp_encoder)
4a33e48d 7546 dpll |= DPLL_SDVO_HIGH_SPEED;
eb1cbe48
DV
7547
7548 /* compute bitmask from p1 value */
7549 if (IS_PINEVIEW(dev))
7550 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
7551 else {
7552 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
7553 if (IS_G4X(dev) && reduced_clock)
7554 dpll |= (1 << (reduced_clock->p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
7555 }
7556 switch (clock->p2) {
7557 case 5:
7558 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
7559 break;
7560 case 7:
7561 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
7562 break;
7563 case 10:
7564 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
7565 break;
7566 case 14:
7567 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
7568 break;
7569 }
7570 if (INTEL_INFO(dev)->gen >= 4)
7571 dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);
7572
190f68c5 7573 if (crtc_state->sdvo_tv_clock)
eb1cbe48 7574 dpll |= PLL_REF_INPUT_TVCLKINBC;
a93e255f 7575 else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
eb1cbe48
DV
7576 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
7577 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
7578 else
7579 dpll |= PLL_REF_INPUT_DREFCLK;
7580
7581 dpll |= DPLL_VCO_ENABLE;
190f68c5 7582 crtc_state->dpll_hw_state.dpll = dpll;
8bcc2795 7583
eb1cbe48 7584 if (INTEL_INFO(dev)->gen >= 4) {
190f68c5 7585 u32 dpll_md = (crtc_state->pixel_multiplier - 1)
ef1b460d 7586 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
190f68c5 7587 crtc_state->dpll_hw_state.dpll_md = dpll_md;
eb1cbe48
DV
7588 }
7589}
7590
251ac862
DV
7591static void i8xx_compute_dpll(struct intel_crtc *crtc,
7592 struct intel_crtc_state *crtc_state,
7593 intel_clock_t *reduced_clock,
7594 int num_connectors)
eb1cbe48 7595{
f47709a9 7596 struct drm_device *dev = crtc->base.dev;
eb1cbe48 7597 struct drm_i915_private *dev_priv = dev->dev_private;
eb1cbe48 7598 u32 dpll;
190f68c5 7599 struct dpll *clock = &crtc_state->dpll;
eb1cbe48 7600
190f68c5 7601 i9xx_update_pll_dividers(crtc, crtc_state, reduced_clock);
2a8f64ca 7602
eb1cbe48
DV
7603 dpll = DPLL_VGA_MODE_DIS;
7604
a93e255f 7605 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
eb1cbe48
DV
7606 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
7607 } else {
7608 if (clock->p1 == 2)
7609 dpll |= PLL_P1_DIVIDE_BY_TWO;
7610 else
7611 dpll |= (clock->p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
7612 if (clock->p2 == 4)
7613 dpll |= PLL_P2_DIVIDE_BY_4;
7614 }
7615
a93e255f 7616 if (!IS_I830(dev) && intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_DVO))
4a33e48d
DV
7617 dpll |= DPLL_DVO_2X_MODE;
7618
a93e255f 7619 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
eb1cbe48
DV
7620 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
7621 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
7622 else
7623 dpll |= PLL_REF_INPUT_DREFCLK;
7624
7625 dpll |= DPLL_VCO_ENABLE;
190f68c5 7626 crtc_state->dpll_hw_state.dpll = dpll;
eb1cbe48
DV
7627}
7628
8a654f3b 7629static void intel_set_pipe_timings(struct intel_crtc *intel_crtc)
b0e77b9c
PZ
7630{
7631 struct drm_device *dev = intel_crtc->base.dev;
7632 struct drm_i915_private *dev_priv = dev->dev_private;
7633 enum pipe pipe = intel_crtc->pipe;
6e3c9717 7634 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
7c5f93b0 7635 const struct drm_display_mode *adjusted_mode = &intel_crtc->config->base.adjusted_mode;
1caea6e9
VS
7636 uint32_t crtc_vtotal, crtc_vblank_end;
7637 int vsyncshift = 0;
4d8a62ea
DV
7638
7639 /* We need to be careful not to changed the adjusted mode, for otherwise
7640 * the hw state checker will get angry at the mismatch. */
7641 crtc_vtotal = adjusted_mode->crtc_vtotal;
7642 crtc_vblank_end = adjusted_mode->crtc_vblank_end;
b0e77b9c 7643
609aeaca 7644 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
b0e77b9c 7645 /* the chip adds 2 halflines automatically */
4d8a62ea
DV
7646 crtc_vtotal -= 1;
7647 crtc_vblank_end -= 1;
609aeaca 7648
409ee761 7649 if (intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
609aeaca
VS
7650 vsyncshift = (adjusted_mode->crtc_htotal - 1) / 2;
7651 else
7652 vsyncshift = adjusted_mode->crtc_hsync_start -
7653 adjusted_mode->crtc_htotal / 2;
1caea6e9
VS
7654 if (vsyncshift < 0)
7655 vsyncshift += adjusted_mode->crtc_htotal;
b0e77b9c
PZ
7656 }
7657
7658 if (INTEL_INFO(dev)->gen > 3)
fe2b8f9d 7659 I915_WRITE(VSYNCSHIFT(cpu_transcoder), vsyncshift);
b0e77b9c 7660
fe2b8f9d 7661 I915_WRITE(HTOTAL(cpu_transcoder),
b0e77b9c
PZ
7662 (adjusted_mode->crtc_hdisplay - 1) |
7663 ((adjusted_mode->crtc_htotal - 1) << 16));
fe2b8f9d 7664 I915_WRITE(HBLANK(cpu_transcoder),
b0e77b9c
PZ
7665 (adjusted_mode->crtc_hblank_start - 1) |
7666 ((adjusted_mode->crtc_hblank_end - 1) << 16));
fe2b8f9d 7667 I915_WRITE(HSYNC(cpu_transcoder),
b0e77b9c
PZ
7668 (adjusted_mode->crtc_hsync_start - 1) |
7669 ((adjusted_mode->crtc_hsync_end - 1) << 16));
7670
fe2b8f9d 7671 I915_WRITE(VTOTAL(cpu_transcoder),
b0e77b9c 7672 (adjusted_mode->crtc_vdisplay - 1) |
4d8a62ea 7673 ((crtc_vtotal - 1) << 16));
fe2b8f9d 7674 I915_WRITE(VBLANK(cpu_transcoder),
b0e77b9c 7675 (adjusted_mode->crtc_vblank_start - 1) |
4d8a62ea 7676 ((crtc_vblank_end - 1) << 16));
fe2b8f9d 7677 I915_WRITE(VSYNC(cpu_transcoder),
b0e77b9c
PZ
7678 (adjusted_mode->crtc_vsync_start - 1) |
7679 ((adjusted_mode->crtc_vsync_end - 1) << 16));
7680
b5e508d4
PZ
7681 /* Workaround: when the EDP input selection is B, the VTOTAL_B must be
7682 * programmed with the VTOTAL_EDP value. Same for VTOTAL_C. This is
7683 * documented on the DDI_FUNC_CTL register description, EDP Input Select
7684 * bits. */
7685 if (IS_HASWELL(dev) && cpu_transcoder == TRANSCODER_EDP &&
7686 (pipe == PIPE_B || pipe == PIPE_C))
7687 I915_WRITE(VTOTAL(pipe), I915_READ(VTOTAL(cpu_transcoder)));
7688
b0e77b9c
PZ
7689 /* pipesrc controls the size that is scaled from, which should
7690 * always be the user's requested size.
7691 */
7692 I915_WRITE(PIPESRC(pipe),
6e3c9717
ACO
7693 ((intel_crtc->config->pipe_src_w - 1) << 16) |
7694 (intel_crtc->config->pipe_src_h - 1));
b0e77b9c
PZ
7695}
7696
1bd1bd80 7697static void intel_get_pipe_timings(struct intel_crtc *crtc,
5cec258b 7698 struct intel_crtc_state *pipe_config)
1bd1bd80
DV
7699{
7700 struct drm_device *dev = crtc->base.dev;
7701 struct drm_i915_private *dev_priv = dev->dev_private;
7702 enum transcoder cpu_transcoder = pipe_config->cpu_transcoder;
7703 uint32_t tmp;
7704
7705 tmp = I915_READ(HTOTAL(cpu_transcoder));
2d112de7
ACO
7706 pipe_config->base.adjusted_mode.crtc_hdisplay = (tmp & 0xffff) + 1;
7707 pipe_config->base.adjusted_mode.crtc_htotal = ((tmp >> 16) & 0xffff) + 1;
1bd1bd80 7708 tmp = I915_READ(HBLANK(cpu_transcoder));
2d112de7
ACO
7709 pipe_config->base.adjusted_mode.crtc_hblank_start = (tmp & 0xffff) + 1;
7710 pipe_config->base.adjusted_mode.crtc_hblank_end = ((tmp >> 16) & 0xffff) + 1;
1bd1bd80 7711 tmp = I915_READ(HSYNC(cpu_transcoder));
2d112de7
ACO
7712 pipe_config->base.adjusted_mode.crtc_hsync_start = (tmp & 0xffff) + 1;
7713 pipe_config->base.adjusted_mode.crtc_hsync_end = ((tmp >> 16) & 0xffff) + 1;
1bd1bd80
DV
7714
7715 tmp = I915_READ(VTOTAL(cpu_transcoder));
2d112de7
ACO
7716 pipe_config->base.adjusted_mode.crtc_vdisplay = (tmp & 0xffff) + 1;
7717 pipe_config->base.adjusted_mode.crtc_vtotal = ((tmp >> 16) & 0xffff) + 1;
1bd1bd80 7718 tmp = I915_READ(VBLANK(cpu_transcoder));
2d112de7
ACO
7719 pipe_config->base.adjusted_mode.crtc_vblank_start = (tmp & 0xffff) + 1;
7720 pipe_config->base.adjusted_mode.crtc_vblank_end = ((tmp >> 16) & 0xffff) + 1;
1bd1bd80 7721 tmp = I915_READ(VSYNC(cpu_transcoder));
2d112de7
ACO
7722 pipe_config->base.adjusted_mode.crtc_vsync_start = (tmp & 0xffff) + 1;
7723 pipe_config->base.adjusted_mode.crtc_vsync_end = ((tmp >> 16) & 0xffff) + 1;
1bd1bd80
DV
7724
7725 if (I915_READ(PIPECONF(cpu_transcoder)) & PIPECONF_INTERLACE_MASK) {
2d112de7
ACO
7726 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_INTERLACE;
7727 pipe_config->base.adjusted_mode.crtc_vtotal += 1;
7728 pipe_config->base.adjusted_mode.crtc_vblank_end += 1;
1bd1bd80
DV
7729 }
7730
7731 tmp = I915_READ(PIPESRC(crtc->pipe));
37327abd
VS
7732 pipe_config->pipe_src_h = (tmp & 0xffff) + 1;
7733 pipe_config->pipe_src_w = ((tmp >> 16) & 0xffff) + 1;
7734
2d112de7
ACO
7735 pipe_config->base.mode.vdisplay = pipe_config->pipe_src_h;
7736 pipe_config->base.mode.hdisplay = pipe_config->pipe_src_w;
1bd1bd80
DV
7737}
7738
f6a83288 7739void intel_mode_from_pipe_config(struct drm_display_mode *mode,
5cec258b 7740 struct intel_crtc_state *pipe_config)
babea61d 7741{
2d112de7
ACO
7742 mode->hdisplay = pipe_config->base.adjusted_mode.crtc_hdisplay;
7743 mode->htotal = pipe_config->base.adjusted_mode.crtc_htotal;
7744 mode->hsync_start = pipe_config->base.adjusted_mode.crtc_hsync_start;
7745 mode->hsync_end = pipe_config->base.adjusted_mode.crtc_hsync_end;
babea61d 7746
2d112de7
ACO
7747 mode->vdisplay = pipe_config->base.adjusted_mode.crtc_vdisplay;
7748 mode->vtotal = pipe_config->base.adjusted_mode.crtc_vtotal;
7749 mode->vsync_start = pipe_config->base.adjusted_mode.crtc_vsync_start;
7750 mode->vsync_end = pipe_config->base.adjusted_mode.crtc_vsync_end;
babea61d 7751
2d112de7 7752 mode->flags = pipe_config->base.adjusted_mode.flags;
cd13f5ab 7753 mode->type = DRM_MODE_TYPE_DRIVER;
babea61d 7754
2d112de7
ACO
7755 mode->clock = pipe_config->base.adjusted_mode.crtc_clock;
7756 mode->flags |= pipe_config->base.adjusted_mode.flags;
cd13f5ab
ML
7757
7758 mode->hsync = drm_mode_hsync(mode);
7759 mode->vrefresh = drm_mode_vrefresh(mode);
7760 drm_mode_set_name(mode);
babea61d
JB
7761}
7762
84b046f3
DV
7763static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc)
7764{
7765 struct drm_device *dev = intel_crtc->base.dev;
7766 struct drm_i915_private *dev_priv = dev->dev_private;
7767 uint32_t pipeconf;
7768
9f11a9e4 7769 pipeconf = 0;
84b046f3 7770
b6b5d049
VS
7771 if ((intel_crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
7772 (intel_crtc->pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
7773 pipeconf |= I915_READ(PIPECONF(intel_crtc->pipe)) & PIPECONF_ENABLE;
67c72a12 7774
6e3c9717 7775 if (intel_crtc->config->double_wide)
cf532bb2 7776 pipeconf |= PIPECONF_DOUBLE_WIDE;
84b046f3 7777
ff9ce46e
DV
7778 /* only g4x and later have fancy bpc/dither controls */
7779 if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
ff9ce46e 7780 /* Bspec claims that we can't use dithering for 30bpp pipes. */
6e3c9717 7781 if (intel_crtc->config->dither && intel_crtc->config->pipe_bpp != 30)
ff9ce46e 7782 pipeconf |= PIPECONF_DITHER_EN |
84b046f3 7783 PIPECONF_DITHER_TYPE_SP;
84b046f3 7784
6e3c9717 7785 switch (intel_crtc->config->pipe_bpp) {
ff9ce46e
DV
7786 case 18:
7787 pipeconf |= PIPECONF_6BPC;
7788 break;
7789 case 24:
7790 pipeconf |= PIPECONF_8BPC;
7791 break;
7792 case 30:
7793 pipeconf |= PIPECONF_10BPC;
7794 break;
7795 default:
7796 /* Case prevented by intel_choose_pipe_bpp_dither. */
7797 BUG();
84b046f3
DV
7798 }
7799 }
7800
7801 if (HAS_PIPE_CXSR(dev)) {
7802 if (intel_crtc->lowfreq_avail) {
7803 DRM_DEBUG_KMS("enabling CxSR downclocking\n");
7804 pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
7805 } else {
7806 DRM_DEBUG_KMS("disabling CxSR downclocking\n");
84b046f3
DV
7807 }
7808 }
7809
6e3c9717 7810 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE) {
efc2cfff 7811 if (INTEL_INFO(dev)->gen < 4 ||
409ee761 7812 intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
efc2cfff
VS
7813 pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
7814 else
7815 pipeconf |= PIPECONF_INTERLACE_W_SYNC_SHIFT;
7816 } else
84b046f3
DV
7817 pipeconf |= PIPECONF_PROGRESSIVE;
7818
6e3c9717 7819 if (IS_VALLEYVIEW(dev) && intel_crtc->config->limited_color_range)
9f11a9e4 7820 pipeconf |= PIPECONF_COLOR_RANGE_SELECT;
9c8e09b7 7821
84b046f3
DV
7822 I915_WRITE(PIPECONF(intel_crtc->pipe), pipeconf);
7823 POSTING_READ(PIPECONF(intel_crtc->pipe));
7824}
7825
190f68c5
ACO
7826static int i9xx_crtc_compute_clock(struct intel_crtc *crtc,
7827 struct intel_crtc_state *crtc_state)
79e53945 7828{
c7653199 7829 struct drm_device *dev = crtc->base.dev;
79e53945 7830 struct drm_i915_private *dev_priv = dev->dev_private;
c751ce4f 7831 int refclk, num_connectors = 0;
c329a4ec
DV
7832 intel_clock_t clock;
7833 bool ok;
7834 bool is_dsi = false;
5eddb70b 7835 struct intel_encoder *encoder;
d4906093 7836 const intel_limit_t *limit;
55bb9992 7837 struct drm_atomic_state *state = crtc_state->base.state;
da3ced29 7838 struct drm_connector *connector;
55bb9992
ACO
7839 struct drm_connector_state *connector_state;
7840 int i;
79e53945 7841
dd3cd74a
ACO
7842 memset(&crtc_state->dpll_hw_state, 0,
7843 sizeof(crtc_state->dpll_hw_state));
7844
da3ced29 7845 for_each_connector_in_state(state, connector, connector_state, i) {
55bb9992
ACO
7846 if (connector_state->crtc != &crtc->base)
7847 continue;
7848
7849 encoder = to_intel_encoder(connector_state->best_encoder);
7850
5eddb70b 7851 switch (encoder->type) {
e9fd1c02
JN
7852 case INTEL_OUTPUT_DSI:
7853 is_dsi = true;
7854 break;
6847d71b
PZ
7855 default:
7856 break;
79e53945 7857 }
43565a06 7858
c751ce4f 7859 num_connectors++;
79e53945
JB
7860 }
7861
f2335330 7862 if (is_dsi)
5b18e57c 7863 return 0;
f2335330 7864
190f68c5 7865 if (!crtc_state->clock_set) {
a93e255f 7866 refclk = i9xx_get_refclk(crtc_state, num_connectors);
79e53945 7867
e9fd1c02
JN
7868 /*
7869 * Returns a set of divisors for the desired target clock with
7870 * the given refclk, or FALSE. The returned values represent
7871 * the clock equation: reflck * (5 * (m1 + 2) + (m2 + 2)) / (n +
7872 * 2) / p1 / p2.
7873 */
a93e255f
ACO
7874 limit = intel_limit(crtc_state, refclk);
7875 ok = dev_priv->display.find_dpll(limit, crtc_state,
190f68c5 7876 crtc_state->port_clock,
e9fd1c02 7877 refclk, NULL, &clock);
f2335330 7878 if (!ok) {
e9fd1c02
JN
7879 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7880 return -EINVAL;
7881 }
79e53945 7882
f2335330 7883 /* Compat-code for transition, will disappear. */
190f68c5
ACO
7884 crtc_state->dpll.n = clock.n;
7885 crtc_state->dpll.m1 = clock.m1;
7886 crtc_state->dpll.m2 = clock.m2;
7887 crtc_state->dpll.p1 = clock.p1;
7888 crtc_state->dpll.p2 = clock.p2;
f47709a9 7889 }
7026d4ac 7890
e9fd1c02 7891 if (IS_GEN2(dev)) {
c329a4ec 7892 i8xx_compute_dpll(crtc, crtc_state, NULL,
251ac862 7893 num_connectors);
9d556c99 7894 } else if (IS_CHERRYVIEW(dev)) {
251ac862 7895 chv_compute_dpll(crtc, crtc_state);
e9fd1c02 7896 } else if (IS_VALLEYVIEW(dev)) {
251ac862 7897 vlv_compute_dpll(crtc, crtc_state);
e9fd1c02 7898 } else {
c329a4ec 7899 i9xx_compute_dpll(crtc, crtc_state, NULL,
251ac862 7900 num_connectors);
e9fd1c02 7901 }
79e53945 7902
c8f7a0db 7903 return 0;
f564048e
EA
7904}
7905
2fa2fe9a 7906static void i9xx_get_pfit_config(struct intel_crtc *crtc,
5cec258b 7907 struct intel_crtc_state *pipe_config)
2fa2fe9a
DV
7908{
7909 struct drm_device *dev = crtc->base.dev;
7910 struct drm_i915_private *dev_priv = dev->dev_private;
7911 uint32_t tmp;
7912
dc9e7dec
VS
7913 if (INTEL_INFO(dev)->gen <= 3 && (IS_I830(dev) || !IS_MOBILE(dev)))
7914 return;
7915
2fa2fe9a 7916 tmp = I915_READ(PFIT_CONTROL);
06922821
DV
7917 if (!(tmp & PFIT_ENABLE))
7918 return;
2fa2fe9a 7919
06922821 7920 /* Check whether the pfit is attached to our pipe. */
2fa2fe9a
DV
7921 if (INTEL_INFO(dev)->gen < 4) {
7922 if (crtc->pipe != PIPE_B)
7923 return;
2fa2fe9a
DV
7924 } else {
7925 if ((tmp & PFIT_PIPE_MASK) != (crtc->pipe << PFIT_PIPE_SHIFT))
7926 return;
7927 }
7928
06922821 7929 pipe_config->gmch_pfit.control = tmp;
2fa2fe9a
DV
7930 pipe_config->gmch_pfit.pgm_ratios = I915_READ(PFIT_PGM_RATIOS);
7931 if (INTEL_INFO(dev)->gen < 5)
7932 pipe_config->gmch_pfit.lvds_border_bits =
7933 I915_READ(LVDS) & LVDS_BORDER_ENABLE;
7934}
7935
acbec814 7936static void vlv_crtc_clock_get(struct intel_crtc *crtc,
5cec258b 7937 struct intel_crtc_state *pipe_config)
acbec814
JB
7938{
7939 struct drm_device *dev = crtc->base.dev;
7940 struct drm_i915_private *dev_priv = dev->dev_private;
7941 int pipe = pipe_config->cpu_transcoder;
7942 intel_clock_t clock;
7943 u32 mdiv;
662c6ecb 7944 int refclk = 100000;
acbec814 7945
f573de5a
SK
7946 /* In case of MIPI DPLL will not even be used */
7947 if (!(pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE))
7948 return;
7949
a580516d 7950 mutex_lock(&dev_priv->sb_lock);
ab3c759a 7951 mdiv = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW3(pipe));
a580516d 7952 mutex_unlock(&dev_priv->sb_lock);
acbec814
JB
7953
7954 clock.m1 = (mdiv >> DPIO_M1DIV_SHIFT) & 7;
7955 clock.m2 = mdiv & DPIO_M2DIV_MASK;
7956 clock.n = (mdiv >> DPIO_N_SHIFT) & 0xf;
7957 clock.p1 = (mdiv >> DPIO_P1_SHIFT) & 7;
7958 clock.p2 = (mdiv >> DPIO_P2_SHIFT) & 0x1f;
7959
dccbea3b 7960 pipe_config->port_clock = vlv_calc_dpll_params(refclk, &clock);
acbec814
JB
7961}
7962
5724dbd1
DL
7963static void
7964i9xx_get_initial_plane_config(struct intel_crtc *crtc,
7965 struct intel_initial_plane_config *plane_config)
1ad292b5
JB
7966{
7967 struct drm_device *dev = crtc->base.dev;
7968 struct drm_i915_private *dev_priv = dev->dev_private;
7969 u32 val, base, offset;
7970 int pipe = crtc->pipe, plane = crtc->plane;
7971 int fourcc, pixel_format;
6761dd31 7972 unsigned int aligned_height;
b113d5ee 7973 struct drm_framebuffer *fb;
1b842c89 7974 struct intel_framebuffer *intel_fb;
1ad292b5 7975
42a7b088
DL
7976 val = I915_READ(DSPCNTR(plane));
7977 if (!(val & DISPLAY_PLANE_ENABLE))
7978 return;
7979
d9806c9f 7980 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
1b842c89 7981 if (!intel_fb) {
1ad292b5
JB
7982 DRM_DEBUG_KMS("failed to alloc fb\n");
7983 return;
7984 }
7985
1b842c89
DL
7986 fb = &intel_fb->base;
7987
18c5247e
DV
7988 if (INTEL_INFO(dev)->gen >= 4) {
7989 if (val & DISPPLANE_TILED) {
49af449b 7990 plane_config->tiling = I915_TILING_X;
18c5247e
DV
7991 fb->modifier[0] = I915_FORMAT_MOD_X_TILED;
7992 }
7993 }
1ad292b5
JB
7994
7995 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
b35d63fa 7996 fourcc = i9xx_format_to_fourcc(pixel_format);
b113d5ee
DL
7997 fb->pixel_format = fourcc;
7998 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
1ad292b5
JB
7999
8000 if (INTEL_INFO(dev)->gen >= 4) {
49af449b 8001 if (plane_config->tiling)
1ad292b5
JB
8002 offset = I915_READ(DSPTILEOFF(plane));
8003 else
8004 offset = I915_READ(DSPLINOFF(plane));
8005 base = I915_READ(DSPSURF(plane)) & 0xfffff000;
8006 } else {
8007 base = I915_READ(DSPADDR(plane));
8008 }
8009 plane_config->base = base;
8010
8011 val = I915_READ(PIPESRC(pipe));
b113d5ee
DL
8012 fb->width = ((val >> 16) & 0xfff) + 1;
8013 fb->height = ((val >> 0) & 0xfff) + 1;
1ad292b5
JB
8014
8015 val = I915_READ(DSPSTRIDE(pipe));
b113d5ee 8016 fb->pitches[0] = val & 0xffffffc0;
1ad292b5 8017
b113d5ee 8018 aligned_height = intel_fb_align_height(dev, fb->height,
091df6cb
DV
8019 fb->pixel_format,
8020 fb->modifier[0]);
1ad292b5 8021
f37b5c2b 8022 plane_config->size = fb->pitches[0] * aligned_height;
1ad292b5 8023
2844a921
DL
8024 DRM_DEBUG_KMS("pipe/plane %c/%d with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
8025 pipe_name(pipe), plane, fb->width, fb->height,
8026 fb->bits_per_pixel, base, fb->pitches[0],
8027 plane_config->size);
1ad292b5 8028
2d14030b 8029 plane_config->fb = intel_fb;
1ad292b5
JB
8030}
8031
70b23a98 8032static void chv_crtc_clock_get(struct intel_crtc *crtc,
5cec258b 8033 struct intel_crtc_state *pipe_config)
70b23a98
VS
8034{
8035 struct drm_device *dev = crtc->base.dev;
8036 struct drm_i915_private *dev_priv = dev->dev_private;
8037 int pipe = pipe_config->cpu_transcoder;
8038 enum dpio_channel port = vlv_pipe_to_channel(pipe);
8039 intel_clock_t clock;
0d7b6b11 8040 u32 cmn_dw13, pll_dw0, pll_dw1, pll_dw2, pll_dw3;
70b23a98
VS
8041 int refclk = 100000;
8042
a580516d 8043 mutex_lock(&dev_priv->sb_lock);
70b23a98
VS
8044 cmn_dw13 = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW13(port));
8045 pll_dw0 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW0(port));
8046 pll_dw1 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW1(port));
8047 pll_dw2 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW2(port));
0d7b6b11 8048 pll_dw3 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW3(port));
a580516d 8049 mutex_unlock(&dev_priv->sb_lock);
70b23a98
VS
8050
8051 clock.m1 = (pll_dw1 & 0x7) == DPIO_CHV_M1_DIV_BY_2 ? 2 : 0;
0d7b6b11
ID
8052 clock.m2 = (pll_dw0 & 0xff) << 22;
8053 if (pll_dw3 & DPIO_CHV_FRAC_DIV_EN)
8054 clock.m2 |= pll_dw2 & 0x3fffff;
70b23a98
VS
8055 clock.n = (pll_dw1 >> DPIO_CHV_N_DIV_SHIFT) & 0xf;
8056 clock.p1 = (cmn_dw13 >> DPIO_CHV_P1_DIV_SHIFT) & 0x7;
8057 clock.p2 = (cmn_dw13 >> DPIO_CHV_P2_DIV_SHIFT) & 0x1f;
8058
dccbea3b 8059 pipe_config->port_clock = chv_calc_dpll_params(refclk, &clock);
70b23a98
VS
8060}
8061
0e8ffe1b 8062static bool i9xx_get_pipe_config(struct intel_crtc *crtc,
5cec258b 8063 struct intel_crtc_state *pipe_config)
0e8ffe1b
DV
8064{
8065 struct drm_device *dev = crtc->base.dev;
8066 struct drm_i915_private *dev_priv = dev->dev_private;
8067 uint32_t tmp;
8068
f458ebbc
DV
8069 if (!intel_display_power_is_enabled(dev_priv,
8070 POWER_DOMAIN_PIPE(crtc->pipe)))
b5482bd0
ID
8071 return false;
8072
e143a21c 8073 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
c0d43d62 8074 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
eccb140b 8075
0e8ffe1b
DV
8076 tmp = I915_READ(PIPECONF(crtc->pipe));
8077 if (!(tmp & PIPECONF_ENABLE))
8078 return false;
8079
42571aef
VS
8080 if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
8081 switch (tmp & PIPECONF_BPC_MASK) {
8082 case PIPECONF_6BPC:
8083 pipe_config->pipe_bpp = 18;
8084 break;
8085 case PIPECONF_8BPC:
8086 pipe_config->pipe_bpp = 24;
8087 break;
8088 case PIPECONF_10BPC:
8089 pipe_config->pipe_bpp = 30;
8090 break;
8091 default:
8092 break;
8093 }
8094 }
8095
b5a9fa09
DV
8096 if (IS_VALLEYVIEW(dev) && (tmp & PIPECONF_COLOR_RANGE_SELECT))
8097 pipe_config->limited_color_range = true;
8098
282740f7
VS
8099 if (INTEL_INFO(dev)->gen < 4)
8100 pipe_config->double_wide = tmp & PIPECONF_DOUBLE_WIDE;
8101
1bd1bd80
DV
8102 intel_get_pipe_timings(crtc, pipe_config);
8103
2fa2fe9a
DV
8104 i9xx_get_pfit_config(crtc, pipe_config);
8105
6c49f241
DV
8106 if (INTEL_INFO(dev)->gen >= 4) {
8107 tmp = I915_READ(DPLL_MD(crtc->pipe));
8108 pipe_config->pixel_multiplier =
8109 ((tmp & DPLL_MD_UDI_MULTIPLIER_MASK)
8110 >> DPLL_MD_UDI_MULTIPLIER_SHIFT) + 1;
8bcc2795 8111 pipe_config->dpll_hw_state.dpll_md = tmp;
6c49f241
DV
8112 } else if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
8113 tmp = I915_READ(DPLL(crtc->pipe));
8114 pipe_config->pixel_multiplier =
8115 ((tmp & SDVO_MULTIPLIER_MASK)
8116 >> SDVO_MULTIPLIER_SHIFT_HIRES) + 1;
8117 } else {
8118 /* Note that on i915G/GM the pixel multiplier is in the sdvo
8119 * port and will be fixed up in the encoder->get_config
8120 * function. */
8121 pipe_config->pixel_multiplier = 1;
8122 }
8bcc2795
DV
8123 pipe_config->dpll_hw_state.dpll = I915_READ(DPLL(crtc->pipe));
8124 if (!IS_VALLEYVIEW(dev)) {
1c4e0274
VS
8125 /*
8126 * DPLL_DVO_2X_MODE must be enabled for both DPLLs
8127 * on 830. Filter it out here so that we don't
8128 * report errors due to that.
8129 */
8130 if (IS_I830(dev))
8131 pipe_config->dpll_hw_state.dpll &= ~DPLL_DVO_2X_MODE;
8132
8bcc2795
DV
8133 pipe_config->dpll_hw_state.fp0 = I915_READ(FP0(crtc->pipe));
8134 pipe_config->dpll_hw_state.fp1 = I915_READ(FP1(crtc->pipe));
165e901c
VS
8135 } else {
8136 /* Mask out read-only status bits. */
8137 pipe_config->dpll_hw_state.dpll &= ~(DPLL_LOCK_VLV |
8138 DPLL_PORTC_READY_MASK |
8139 DPLL_PORTB_READY_MASK);
8bcc2795 8140 }
6c49f241 8141
70b23a98
VS
8142 if (IS_CHERRYVIEW(dev))
8143 chv_crtc_clock_get(crtc, pipe_config);
8144 else if (IS_VALLEYVIEW(dev))
acbec814
JB
8145 vlv_crtc_clock_get(crtc, pipe_config);
8146 else
8147 i9xx_crtc_clock_get(crtc, pipe_config);
18442d08 8148
0f64614d
VS
8149 /*
8150 * Normally the dotclock is filled in by the encoder .get_config()
8151 * but in case the pipe is enabled w/o any ports we need a sane
8152 * default.
8153 */
8154 pipe_config->base.adjusted_mode.crtc_clock =
8155 pipe_config->port_clock / pipe_config->pixel_multiplier;
8156
0e8ffe1b
DV
8157 return true;
8158}
8159
dde86e2d 8160static void ironlake_init_pch_refclk(struct drm_device *dev)
13d83a67
JB
8161{
8162 struct drm_i915_private *dev_priv = dev->dev_private;
13d83a67 8163 struct intel_encoder *encoder;
74cfd7ac 8164 u32 val, final;
13d83a67 8165 bool has_lvds = false;
199e5d79 8166 bool has_cpu_edp = false;
199e5d79 8167 bool has_panel = false;
99eb6a01
KP
8168 bool has_ck505 = false;
8169 bool can_ssc = false;
13d83a67
JB
8170
8171 /* We need to take the global config into account */
b2784e15 8172 for_each_intel_encoder(dev, encoder) {
199e5d79
KP
8173 switch (encoder->type) {
8174 case INTEL_OUTPUT_LVDS:
8175 has_panel = true;
8176 has_lvds = true;
8177 break;
8178 case INTEL_OUTPUT_EDP:
8179 has_panel = true;
2de6905f 8180 if (enc_to_dig_port(&encoder->base)->port == PORT_A)
199e5d79
KP
8181 has_cpu_edp = true;
8182 break;
6847d71b
PZ
8183 default:
8184 break;
13d83a67
JB
8185 }
8186 }
8187
99eb6a01 8188 if (HAS_PCH_IBX(dev)) {
41aa3448 8189 has_ck505 = dev_priv->vbt.display_clock_mode;
99eb6a01
KP
8190 can_ssc = has_ck505;
8191 } else {
8192 has_ck505 = false;
8193 can_ssc = true;
8194 }
8195
2de6905f
ID
8196 DRM_DEBUG_KMS("has_panel %d has_lvds %d has_ck505 %d\n",
8197 has_panel, has_lvds, has_ck505);
13d83a67
JB
8198
8199 /* Ironlake: try to setup display ref clock before DPLL
8200 * enabling. This is only under driver's control after
8201 * PCH B stepping, previous chipset stepping should be
8202 * ignoring this setting.
8203 */
74cfd7ac
CW
8204 val = I915_READ(PCH_DREF_CONTROL);
8205
8206 /* As we must carefully and slowly disable/enable each source in turn,
8207 * compute the final state we want first and check if we need to
8208 * make any changes at all.
8209 */
8210 final = val;
8211 final &= ~DREF_NONSPREAD_SOURCE_MASK;
8212 if (has_ck505)
8213 final |= DREF_NONSPREAD_CK505_ENABLE;
8214 else
8215 final |= DREF_NONSPREAD_SOURCE_ENABLE;
8216
8217 final &= ~DREF_SSC_SOURCE_MASK;
8218 final &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
8219 final &= ~DREF_SSC1_ENABLE;
8220
8221 if (has_panel) {
8222 final |= DREF_SSC_SOURCE_ENABLE;
8223
8224 if (intel_panel_use_ssc(dev_priv) && can_ssc)
8225 final |= DREF_SSC1_ENABLE;
8226
8227 if (has_cpu_edp) {
8228 if (intel_panel_use_ssc(dev_priv) && can_ssc)
8229 final |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
8230 else
8231 final |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
8232 } else
8233 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
8234 } else {
8235 final |= DREF_SSC_SOURCE_DISABLE;
8236 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
8237 }
8238
8239 if (final == val)
8240 return;
8241
13d83a67 8242 /* Always enable nonspread source */
74cfd7ac 8243 val &= ~DREF_NONSPREAD_SOURCE_MASK;
13d83a67 8244
99eb6a01 8245 if (has_ck505)
74cfd7ac 8246 val |= DREF_NONSPREAD_CK505_ENABLE;
99eb6a01 8247 else
74cfd7ac 8248 val |= DREF_NONSPREAD_SOURCE_ENABLE;
13d83a67 8249
199e5d79 8250 if (has_panel) {
74cfd7ac
CW
8251 val &= ~DREF_SSC_SOURCE_MASK;
8252 val |= DREF_SSC_SOURCE_ENABLE;
13d83a67 8253
199e5d79 8254 /* SSC must be turned on before enabling the CPU output */
99eb6a01 8255 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
199e5d79 8256 DRM_DEBUG_KMS("Using SSC on panel\n");
74cfd7ac 8257 val |= DREF_SSC1_ENABLE;
e77166b5 8258 } else
74cfd7ac 8259 val &= ~DREF_SSC1_ENABLE;
199e5d79
KP
8260
8261 /* Get SSC going before enabling the outputs */
74cfd7ac 8262 I915_WRITE(PCH_DREF_CONTROL, val);
199e5d79
KP
8263 POSTING_READ(PCH_DREF_CONTROL);
8264 udelay(200);
8265
74cfd7ac 8266 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
13d83a67
JB
8267
8268 /* Enable CPU source on CPU attached eDP */
199e5d79 8269 if (has_cpu_edp) {
99eb6a01 8270 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
199e5d79 8271 DRM_DEBUG_KMS("Using SSC on eDP\n");
74cfd7ac 8272 val |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
eba905b2 8273 } else
74cfd7ac 8274 val |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
199e5d79 8275 } else
74cfd7ac 8276 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
199e5d79 8277
74cfd7ac 8278 I915_WRITE(PCH_DREF_CONTROL, val);
199e5d79
KP
8279 POSTING_READ(PCH_DREF_CONTROL);
8280 udelay(200);
8281 } else {
8282 DRM_DEBUG_KMS("Disabling SSC entirely\n");
8283
74cfd7ac 8284 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
199e5d79
KP
8285
8286 /* Turn off CPU output */
74cfd7ac 8287 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
199e5d79 8288
74cfd7ac 8289 I915_WRITE(PCH_DREF_CONTROL, val);
199e5d79
KP
8290 POSTING_READ(PCH_DREF_CONTROL);
8291 udelay(200);
8292
8293 /* Turn off the SSC source */
74cfd7ac
CW
8294 val &= ~DREF_SSC_SOURCE_MASK;
8295 val |= DREF_SSC_SOURCE_DISABLE;
199e5d79
KP
8296
8297 /* Turn off SSC1 */
74cfd7ac 8298 val &= ~DREF_SSC1_ENABLE;
199e5d79 8299
74cfd7ac 8300 I915_WRITE(PCH_DREF_CONTROL, val);
13d83a67
JB
8301 POSTING_READ(PCH_DREF_CONTROL);
8302 udelay(200);
8303 }
74cfd7ac
CW
8304
8305 BUG_ON(val != final);
13d83a67
JB
8306}
8307
f31f2d55 8308static void lpt_reset_fdi_mphy(struct drm_i915_private *dev_priv)
dde86e2d 8309{
f31f2d55 8310 uint32_t tmp;
dde86e2d 8311
0ff066a9
PZ
8312 tmp = I915_READ(SOUTH_CHICKEN2);
8313 tmp |= FDI_MPHY_IOSFSB_RESET_CTL;
8314 I915_WRITE(SOUTH_CHICKEN2, tmp);
dde86e2d 8315
0ff066a9
PZ
8316 if (wait_for_atomic_us(I915_READ(SOUTH_CHICKEN2) &
8317 FDI_MPHY_IOSFSB_RESET_STATUS, 100))
8318 DRM_ERROR("FDI mPHY reset assert timeout\n");
dde86e2d 8319
0ff066a9
PZ
8320 tmp = I915_READ(SOUTH_CHICKEN2);
8321 tmp &= ~FDI_MPHY_IOSFSB_RESET_CTL;
8322 I915_WRITE(SOUTH_CHICKEN2, tmp);
dde86e2d 8323
0ff066a9
PZ
8324 if (wait_for_atomic_us((I915_READ(SOUTH_CHICKEN2) &
8325 FDI_MPHY_IOSFSB_RESET_STATUS) == 0, 100))
8326 DRM_ERROR("FDI mPHY reset de-assert timeout\n");
f31f2d55
PZ
8327}
8328
8329/* WaMPhyProgramming:hsw */
8330static void lpt_program_fdi_mphy(struct drm_i915_private *dev_priv)
8331{
8332 uint32_t tmp;
dde86e2d
PZ
8333
8334 tmp = intel_sbi_read(dev_priv, 0x8008, SBI_MPHY);
8335 tmp &= ~(0xFF << 24);
8336 tmp |= (0x12 << 24);
8337 intel_sbi_write(dev_priv, 0x8008, tmp, SBI_MPHY);
8338
dde86e2d
PZ
8339 tmp = intel_sbi_read(dev_priv, 0x2008, SBI_MPHY);
8340 tmp |= (1 << 11);
8341 intel_sbi_write(dev_priv, 0x2008, tmp, SBI_MPHY);
8342
8343 tmp = intel_sbi_read(dev_priv, 0x2108, SBI_MPHY);
8344 tmp |= (1 << 11);
8345 intel_sbi_write(dev_priv, 0x2108, tmp, SBI_MPHY);
8346
dde86e2d
PZ
8347 tmp = intel_sbi_read(dev_priv, 0x206C, SBI_MPHY);
8348 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
8349 intel_sbi_write(dev_priv, 0x206C, tmp, SBI_MPHY);
8350
8351 tmp = intel_sbi_read(dev_priv, 0x216C, SBI_MPHY);
8352 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
8353 intel_sbi_write(dev_priv, 0x216C, tmp, SBI_MPHY);
8354
0ff066a9
PZ
8355 tmp = intel_sbi_read(dev_priv, 0x2080, SBI_MPHY);
8356 tmp &= ~(7 << 13);
8357 tmp |= (5 << 13);
8358 intel_sbi_write(dev_priv, 0x2080, tmp, SBI_MPHY);
dde86e2d 8359
0ff066a9
PZ
8360 tmp = intel_sbi_read(dev_priv, 0x2180, SBI_MPHY);
8361 tmp &= ~(7 << 13);
8362 tmp |= (5 << 13);
8363 intel_sbi_write(dev_priv, 0x2180, tmp, SBI_MPHY);
dde86e2d
PZ
8364
8365 tmp = intel_sbi_read(dev_priv, 0x208C, SBI_MPHY);
8366 tmp &= ~0xFF;
8367 tmp |= 0x1C;
8368 intel_sbi_write(dev_priv, 0x208C, tmp, SBI_MPHY);
8369
8370 tmp = intel_sbi_read(dev_priv, 0x218C, SBI_MPHY);
8371 tmp &= ~0xFF;
8372 tmp |= 0x1C;
8373 intel_sbi_write(dev_priv, 0x218C, tmp, SBI_MPHY);
8374
8375 tmp = intel_sbi_read(dev_priv, 0x2098, SBI_MPHY);
8376 tmp &= ~(0xFF << 16);
8377 tmp |= (0x1C << 16);
8378 intel_sbi_write(dev_priv, 0x2098, tmp, SBI_MPHY);
8379
8380 tmp = intel_sbi_read(dev_priv, 0x2198, SBI_MPHY);
8381 tmp &= ~(0xFF << 16);
8382 tmp |= (0x1C << 16);
8383 intel_sbi_write(dev_priv, 0x2198, tmp, SBI_MPHY);
8384
0ff066a9
PZ
8385 tmp = intel_sbi_read(dev_priv, 0x20C4, SBI_MPHY);
8386 tmp |= (1 << 27);
8387 intel_sbi_write(dev_priv, 0x20C4, tmp, SBI_MPHY);
dde86e2d 8388
0ff066a9
PZ
8389 tmp = intel_sbi_read(dev_priv, 0x21C4, SBI_MPHY);
8390 tmp |= (1 << 27);
8391 intel_sbi_write(dev_priv, 0x21C4, tmp, SBI_MPHY);
dde86e2d 8392
0ff066a9
PZ
8393 tmp = intel_sbi_read(dev_priv, 0x20EC, SBI_MPHY);
8394 tmp &= ~(0xF << 28);
8395 tmp |= (4 << 28);
8396 intel_sbi_write(dev_priv, 0x20EC, tmp, SBI_MPHY);
dde86e2d 8397
0ff066a9
PZ
8398 tmp = intel_sbi_read(dev_priv, 0x21EC, SBI_MPHY);
8399 tmp &= ~(0xF << 28);
8400 tmp |= (4 << 28);
8401 intel_sbi_write(dev_priv, 0x21EC, tmp, SBI_MPHY);
f31f2d55
PZ
8402}
8403
2fa86a1f
PZ
8404/* Implements 3 different sequences from BSpec chapter "Display iCLK
8405 * Programming" based on the parameters passed:
8406 * - Sequence to enable CLKOUT_DP
8407 * - Sequence to enable CLKOUT_DP without spread
8408 * - Sequence to enable CLKOUT_DP for FDI usage and configure PCH FDI I/O
8409 */
8410static void lpt_enable_clkout_dp(struct drm_device *dev, bool with_spread,
8411 bool with_fdi)
f31f2d55
PZ
8412{
8413 struct drm_i915_private *dev_priv = dev->dev_private;
2fa86a1f
PZ
8414 uint32_t reg, tmp;
8415
8416 if (WARN(with_fdi && !with_spread, "FDI requires downspread\n"))
8417 with_spread = true;
c2699524 8418 if (WARN(HAS_PCH_LPT_LP(dev) && with_fdi, "LP PCH doesn't have FDI\n"))
2fa86a1f 8419 with_fdi = false;
f31f2d55 8420
a580516d 8421 mutex_lock(&dev_priv->sb_lock);
f31f2d55
PZ
8422
8423 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
8424 tmp &= ~SBI_SSCCTL_DISABLE;
8425 tmp |= SBI_SSCCTL_PATHALT;
8426 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
8427
8428 udelay(24);
8429
2fa86a1f
PZ
8430 if (with_spread) {
8431 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
8432 tmp &= ~SBI_SSCCTL_PATHALT;
8433 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
f31f2d55 8434
2fa86a1f
PZ
8435 if (with_fdi) {
8436 lpt_reset_fdi_mphy(dev_priv);
8437 lpt_program_fdi_mphy(dev_priv);
8438 }
8439 }
dde86e2d 8440
c2699524 8441 reg = HAS_PCH_LPT_LP(dev) ? SBI_GEN0 : SBI_DBUFF0;
2fa86a1f
PZ
8442 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
8443 tmp |= SBI_GEN0_CFG_BUFFENABLE_DISABLE;
8444 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
c00db246 8445
a580516d 8446 mutex_unlock(&dev_priv->sb_lock);
dde86e2d
PZ
8447}
8448
47701c3b
PZ
8449/* Sequence to disable CLKOUT_DP */
8450static void lpt_disable_clkout_dp(struct drm_device *dev)
8451{
8452 struct drm_i915_private *dev_priv = dev->dev_private;
8453 uint32_t reg, tmp;
8454
a580516d 8455 mutex_lock(&dev_priv->sb_lock);
47701c3b 8456
c2699524 8457 reg = HAS_PCH_LPT_LP(dev) ? SBI_GEN0 : SBI_DBUFF0;
47701c3b
PZ
8458 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
8459 tmp &= ~SBI_GEN0_CFG_BUFFENABLE_DISABLE;
8460 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
8461
8462 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
8463 if (!(tmp & SBI_SSCCTL_DISABLE)) {
8464 if (!(tmp & SBI_SSCCTL_PATHALT)) {
8465 tmp |= SBI_SSCCTL_PATHALT;
8466 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
8467 udelay(32);
8468 }
8469 tmp |= SBI_SSCCTL_DISABLE;
8470 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
8471 }
8472
a580516d 8473 mutex_unlock(&dev_priv->sb_lock);
47701c3b
PZ
8474}
8475
bf8fa3d3
PZ
8476static void lpt_init_pch_refclk(struct drm_device *dev)
8477{
bf8fa3d3
PZ
8478 struct intel_encoder *encoder;
8479 bool has_vga = false;
8480
b2784e15 8481 for_each_intel_encoder(dev, encoder) {
bf8fa3d3
PZ
8482 switch (encoder->type) {
8483 case INTEL_OUTPUT_ANALOG:
8484 has_vga = true;
8485 break;
6847d71b
PZ
8486 default:
8487 break;
bf8fa3d3
PZ
8488 }
8489 }
8490
47701c3b
PZ
8491 if (has_vga)
8492 lpt_enable_clkout_dp(dev, true, true);
8493 else
8494 lpt_disable_clkout_dp(dev);
bf8fa3d3
PZ
8495}
8496
dde86e2d
PZ
8497/*
8498 * Initialize reference clocks when the driver loads
8499 */
8500void intel_init_pch_refclk(struct drm_device *dev)
8501{
8502 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
8503 ironlake_init_pch_refclk(dev);
8504 else if (HAS_PCH_LPT(dev))
8505 lpt_init_pch_refclk(dev);
8506}
8507
55bb9992 8508static int ironlake_get_refclk(struct intel_crtc_state *crtc_state)
d9d444cb 8509{
55bb9992 8510 struct drm_device *dev = crtc_state->base.crtc->dev;
d9d444cb 8511 struct drm_i915_private *dev_priv = dev->dev_private;
55bb9992 8512 struct drm_atomic_state *state = crtc_state->base.state;
da3ced29 8513 struct drm_connector *connector;
55bb9992 8514 struct drm_connector_state *connector_state;
d9d444cb 8515 struct intel_encoder *encoder;
55bb9992 8516 int num_connectors = 0, i;
d9d444cb
JB
8517 bool is_lvds = false;
8518
da3ced29 8519 for_each_connector_in_state(state, connector, connector_state, i) {
55bb9992
ACO
8520 if (connector_state->crtc != crtc_state->base.crtc)
8521 continue;
8522
8523 encoder = to_intel_encoder(connector_state->best_encoder);
8524
d9d444cb
JB
8525 switch (encoder->type) {
8526 case INTEL_OUTPUT_LVDS:
8527 is_lvds = true;
8528 break;
6847d71b
PZ
8529 default:
8530 break;
d9d444cb
JB
8531 }
8532 num_connectors++;
8533 }
8534
8535 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
e91e941b 8536 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n",
41aa3448 8537 dev_priv->vbt.lvds_ssc_freq);
e91e941b 8538 return dev_priv->vbt.lvds_ssc_freq;
d9d444cb
JB
8539 }
8540
8541 return 120000;
8542}
8543
6ff93609 8544static void ironlake_set_pipeconf(struct drm_crtc *crtc)
79e53945 8545{
c8203565 8546 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
79e53945
JB
8547 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8548 int pipe = intel_crtc->pipe;
c8203565
PZ
8549 uint32_t val;
8550
78114071 8551 val = 0;
c8203565 8552
6e3c9717 8553 switch (intel_crtc->config->pipe_bpp) {
c8203565 8554 case 18:
dfd07d72 8555 val |= PIPECONF_6BPC;
c8203565
PZ
8556 break;
8557 case 24:
dfd07d72 8558 val |= PIPECONF_8BPC;
c8203565
PZ
8559 break;
8560 case 30:
dfd07d72 8561 val |= PIPECONF_10BPC;
c8203565
PZ
8562 break;
8563 case 36:
dfd07d72 8564 val |= PIPECONF_12BPC;
c8203565
PZ
8565 break;
8566 default:
cc769b62
PZ
8567 /* Case prevented by intel_choose_pipe_bpp_dither. */
8568 BUG();
c8203565
PZ
8569 }
8570
6e3c9717 8571 if (intel_crtc->config->dither)
c8203565
PZ
8572 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
8573
6e3c9717 8574 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
c8203565
PZ
8575 val |= PIPECONF_INTERLACED_ILK;
8576 else
8577 val |= PIPECONF_PROGRESSIVE;
8578
6e3c9717 8579 if (intel_crtc->config->limited_color_range)
3685a8f3 8580 val |= PIPECONF_COLOR_RANGE_SELECT;
3685a8f3 8581
c8203565
PZ
8582 I915_WRITE(PIPECONF(pipe), val);
8583 POSTING_READ(PIPECONF(pipe));
8584}
8585
86d3efce
VS
8586/*
8587 * Set up the pipe CSC unit.
8588 *
8589 * Currently only full range RGB to limited range RGB conversion
8590 * is supported, but eventually this should handle various
8591 * RGB<->YCbCr scenarios as well.
8592 */
50f3b016 8593static void intel_set_pipe_csc(struct drm_crtc *crtc)
86d3efce
VS
8594{
8595 struct drm_device *dev = crtc->dev;
8596 struct drm_i915_private *dev_priv = dev->dev_private;
8597 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8598 int pipe = intel_crtc->pipe;
8599 uint16_t coeff = 0x7800; /* 1.0 */
8600
8601 /*
8602 * TODO: Check what kind of values actually come out of the pipe
8603 * with these coeff/postoff values and adjust to get the best
8604 * accuracy. Perhaps we even need to take the bpc value into
8605 * consideration.
8606 */
8607
6e3c9717 8608 if (intel_crtc->config->limited_color_range)
86d3efce
VS
8609 coeff = ((235 - 16) * (1 << 12) / 255) & 0xff8; /* 0.xxx... */
8610
8611 /*
8612 * GY/GU and RY/RU should be the other way around according
8613 * to BSpec, but reality doesn't agree. Just set them up in
8614 * a way that results in the correct picture.
8615 */
8616 I915_WRITE(PIPE_CSC_COEFF_RY_GY(pipe), coeff << 16);
8617 I915_WRITE(PIPE_CSC_COEFF_BY(pipe), 0);
8618
8619 I915_WRITE(PIPE_CSC_COEFF_RU_GU(pipe), coeff);
8620 I915_WRITE(PIPE_CSC_COEFF_BU(pipe), 0);
8621
8622 I915_WRITE(PIPE_CSC_COEFF_RV_GV(pipe), 0);
8623 I915_WRITE(PIPE_CSC_COEFF_BV(pipe), coeff << 16);
8624
8625 I915_WRITE(PIPE_CSC_PREOFF_HI(pipe), 0);
8626 I915_WRITE(PIPE_CSC_PREOFF_ME(pipe), 0);
8627 I915_WRITE(PIPE_CSC_PREOFF_LO(pipe), 0);
8628
8629 if (INTEL_INFO(dev)->gen > 6) {
8630 uint16_t postoff = 0;
8631
6e3c9717 8632 if (intel_crtc->config->limited_color_range)
32cf0cb0 8633 postoff = (16 * (1 << 12) / 255) & 0x1fff;
86d3efce
VS
8634
8635 I915_WRITE(PIPE_CSC_POSTOFF_HI(pipe), postoff);
8636 I915_WRITE(PIPE_CSC_POSTOFF_ME(pipe), postoff);
8637 I915_WRITE(PIPE_CSC_POSTOFF_LO(pipe), postoff);
8638
8639 I915_WRITE(PIPE_CSC_MODE(pipe), 0);
8640 } else {
8641 uint32_t mode = CSC_MODE_YUV_TO_RGB;
8642
6e3c9717 8643 if (intel_crtc->config->limited_color_range)
86d3efce
VS
8644 mode |= CSC_BLACK_SCREEN_OFFSET;
8645
8646 I915_WRITE(PIPE_CSC_MODE(pipe), mode);
8647 }
8648}
8649
6ff93609 8650static void haswell_set_pipeconf(struct drm_crtc *crtc)
ee2b0b38 8651{
756f85cf
PZ
8652 struct drm_device *dev = crtc->dev;
8653 struct drm_i915_private *dev_priv = dev->dev_private;
ee2b0b38 8654 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
756f85cf 8655 enum pipe pipe = intel_crtc->pipe;
6e3c9717 8656 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
ee2b0b38
PZ
8657 uint32_t val;
8658
3eff4faa 8659 val = 0;
ee2b0b38 8660
6e3c9717 8661 if (IS_HASWELL(dev) && intel_crtc->config->dither)
ee2b0b38
PZ
8662 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
8663
6e3c9717 8664 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
ee2b0b38
PZ
8665 val |= PIPECONF_INTERLACED_ILK;
8666 else
8667 val |= PIPECONF_PROGRESSIVE;
8668
702e7a56
PZ
8669 I915_WRITE(PIPECONF(cpu_transcoder), val);
8670 POSTING_READ(PIPECONF(cpu_transcoder));
3eff4faa
DV
8671
8672 I915_WRITE(GAMMA_MODE(intel_crtc->pipe), GAMMA_MODE_MODE_8BIT);
8673 POSTING_READ(GAMMA_MODE(intel_crtc->pipe));
756f85cf 8674
3cdf122c 8675 if (IS_BROADWELL(dev) || INTEL_INFO(dev)->gen >= 9) {
756f85cf
PZ
8676 val = 0;
8677
6e3c9717 8678 switch (intel_crtc->config->pipe_bpp) {
756f85cf
PZ
8679 case 18:
8680 val |= PIPEMISC_DITHER_6_BPC;
8681 break;
8682 case 24:
8683 val |= PIPEMISC_DITHER_8_BPC;
8684 break;
8685 case 30:
8686 val |= PIPEMISC_DITHER_10_BPC;
8687 break;
8688 case 36:
8689 val |= PIPEMISC_DITHER_12_BPC;
8690 break;
8691 default:
8692 /* Case prevented by pipe_config_set_bpp. */
8693 BUG();
8694 }
8695
6e3c9717 8696 if (intel_crtc->config->dither)
756f85cf
PZ
8697 val |= PIPEMISC_DITHER_ENABLE | PIPEMISC_DITHER_TYPE_SP;
8698
8699 I915_WRITE(PIPEMISC(pipe), val);
8700 }
ee2b0b38
PZ
8701}
8702
6591c6e4 8703static bool ironlake_compute_clocks(struct drm_crtc *crtc,
190f68c5 8704 struct intel_crtc_state *crtc_state,
6591c6e4
PZ
8705 intel_clock_t *clock,
8706 bool *has_reduced_clock,
8707 intel_clock_t *reduced_clock)
8708{
8709 struct drm_device *dev = crtc->dev;
8710 struct drm_i915_private *dev_priv = dev->dev_private;
6591c6e4 8711 int refclk;
d4906093 8712 const intel_limit_t *limit;
c329a4ec 8713 bool ret;
79e53945 8714
55bb9992 8715 refclk = ironlake_get_refclk(crtc_state);
79e53945 8716
d4906093
ML
8717 /*
8718 * Returns a set of divisors for the desired target clock with the given
8719 * refclk, or FALSE. The returned values represent the clock equation:
8720 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
8721 */
a93e255f
ACO
8722 limit = intel_limit(crtc_state, refclk);
8723 ret = dev_priv->display.find_dpll(limit, crtc_state,
190f68c5 8724 crtc_state->port_clock,
ee9300bb 8725 refclk, NULL, clock);
6591c6e4
PZ
8726 if (!ret)
8727 return false;
cda4b7d3 8728
6591c6e4
PZ
8729 return true;
8730}
8731
d4b1931c
PZ
8732int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp)
8733{
8734 /*
8735 * Account for spread spectrum to avoid
8736 * oversubscribing the link. Max center spread
8737 * is 2.5%; use 5% for safety's sake.
8738 */
8739 u32 bps = target_clock * bpp * 21 / 20;
619d4d04 8740 return DIV_ROUND_UP(bps, link_bw * 8);
d4b1931c
PZ
8741}
8742
7429e9d4 8743static bool ironlake_needs_fb_cb_tune(struct dpll *dpll, int factor)
6cf86a5e 8744{
7429e9d4 8745 return i9xx_dpll_compute_m(dpll) < factor * dpll->n;
f48d8f23
PZ
8746}
8747
de13a2e3 8748static uint32_t ironlake_compute_dpll(struct intel_crtc *intel_crtc,
190f68c5 8749 struct intel_crtc_state *crtc_state,
7429e9d4 8750 u32 *fp,
9a7c7890 8751 intel_clock_t *reduced_clock, u32 *fp2)
79e53945 8752{
de13a2e3 8753 struct drm_crtc *crtc = &intel_crtc->base;
79e53945
JB
8754 struct drm_device *dev = crtc->dev;
8755 struct drm_i915_private *dev_priv = dev->dev_private;
55bb9992 8756 struct drm_atomic_state *state = crtc_state->base.state;
da3ced29 8757 struct drm_connector *connector;
55bb9992
ACO
8758 struct drm_connector_state *connector_state;
8759 struct intel_encoder *encoder;
de13a2e3 8760 uint32_t dpll;
55bb9992 8761 int factor, num_connectors = 0, i;
09ede541 8762 bool is_lvds = false, is_sdvo = false;
79e53945 8763
da3ced29 8764 for_each_connector_in_state(state, connector, connector_state, i) {
55bb9992
ACO
8765 if (connector_state->crtc != crtc_state->base.crtc)
8766 continue;
8767
8768 encoder = to_intel_encoder(connector_state->best_encoder);
8769
8770 switch (encoder->type) {
79e53945
JB
8771 case INTEL_OUTPUT_LVDS:
8772 is_lvds = true;
8773 break;
8774 case INTEL_OUTPUT_SDVO:
7d57382e 8775 case INTEL_OUTPUT_HDMI:
79e53945 8776 is_sdvo = true;
79e53945 8777 break;
6847d71b
PZ
8778 default:
8779 break;
79e53945 8780 }
43565a06 8781
c751ce4f 8782 num_connectors++;
79e53945 8783 }
79e53945 8784
c1858123 8785 /* Enable autotuning of the PLL clock (if permissible) */
8febb297
EA
8786 factor = 21;
8787 if (is_lvds) {
8788 if ((intel_panel_use_ssc(dev_priv) &&
e91e941b 8789 dev_priv->vbt.lvds_ssc_freq == 100000) ||
f0b44056 8790 (HAS_PCH_IBX(dev) && intel_is_dual_link_lvds(dev)))
8febb297 8791 factor = 25;
190f68c5 8792 } else if (crtc_state->sdvo_tv_clock)
8febb297 8793 factor = 20;
c1858123 8794
190f68c5 8795 if (ironlake_needs_fb_cb_tune(&crtc_state->dpll, factor))
7d0ac5b7 8796 *fp |= FP_CB_TUNE;
2c07245f 8797
9a7c7890
DV
8798 if (fp2 && (reduced_clock->m < factor * reduced_clock->n))
8799 *fp2 |= FP_CB_TUNE;
8800
5eddb70b 8801 dpll = 0;
2c07245f 8802
a07d6787
EA
8803 if (is_lvds)
8804 dpll |= DPLLB_MODE_LVDS;
8805 else
8806 dpll |= DPLLB_MODE_DAC_SERIAL;
198a037f 8807
190f68c5 8808 dpll |= (crtc_state->pixel_multiplier - 1)
ef1b460d 8809 << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
198a037f
DV
8810
8811 if (is_sdvo)
4a33e48d 8812 dpll |= DPLL_SDVO_HIGH_SPEED;
190f68c5 8813 if (crtc_state->has_dp_encoder)
4a33e48d 8814 dpll |= DPLL_SDVO_HIGH_SPEED;
79e53945 8815
a07d6787 8816 /* compute bitmask from p1 value */
190f68c5 8817 dpll |= (1 << (crtc_state->dpll.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
a07d6787 8818 /* also FPA1 */
190f68c5 8819 dpll |= (1 << (crtc_state->dpll.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
a07d6787 8820
190f68c5 8821 switch (crtc_state->dpll.p2) {
a07d6787
EA
8822 case 5:
8823 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
8824 break;
8825 case 7:
8826 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
8827 break;
8828 case 10:
8829 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
8830 break;
8831 case 14:
8832 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
8833 break;
79e53945
JB
8834 }
8835
b4c09f3b 8836 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2)
43565a06 8837 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
79e53945
JB
8838 else
8839 dpll |= PLL_REF_INPUT_DREFCLK;
8840
959e16d6 8841 return dpll | DPLL_VCO_ENABLE;
de13a2e3
PZ
8842}
8843
190f68c5
ACO
8844static int ironlake_crtc_compute_clock(struct intel_crtc *crtc,
8845 struct intel_crtc_state *crtc_state)
de13a2e3 8846{
c7653199 8847 struct drm_device *dev = crtc->base.dev;
de13a2e3 8848 intel_clock_t clock, reduced_clock;
cbbab5bd 8849 u32 dpll = 0, fp = 0, fp2 = 0;
e2f12b07 8850 bool ok, has_reduced_clock = false;
8b47047b 8851 bool is_lvds = false;
e2b78267 8852 struct intel_shared_dpll *pll;
de13a2e3 8853
dd3cd74a
ACO
8854 memset(&crtc_state->dpll_hw_state, 0,
8855 sizeof(crtc_state->dpll_hw_state));
8856
409ee761 8857 is_lvds = intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS);
79e53945 8858
5dc5298b
PZ
8859 WARN(!(HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)),
8860 "Unexpected PCH type %d\n", INTEL_PCH_TYPE(dev));
a07d6787 8861
190f68c5 8862 ok = ironlake_compute_clocks(&crtc->base, crtc_state, &clock,
de13a2e3 8863 &has_reduced_clock, &reduced_clock);
190f68c5 8864 if (!ok && !crtc_state->clock_set) {
de13a2e3
PZ
8865 DRM_ERROR("Couldn't find PLL settings for mode!\n");
8866 return -EINVAL;
79e53945 8867 }
f47709a9 8868 /* Compat-code for transition, will disappear. */
190f68c5
ACO
8869 if (!crtc_state->clock_set) {
8870 crtc_state->dpll.n = clock.n;
8871 crtc_state->dpll.m1 = clock.m1;
8872 crtc_state->dpll.m2 = clock.m2;
8873 crtc_state->dpll.p1 = clock.p1;
8874 crtc_state->dpll.p2 = clock.p2;
f47709a9 8875 }
79e53945 8876
5dc5298b 8877 /* CPU eDP is the only output that doesn't need a PCH PLL of its own. */
190f68c5
ACO
8878 if (crtc_state->has_pch_encoder) {
8879 fp = i9xx_dpll_compute_fp(&crtc_state->dpll);
cbbab5bd 8880 if (has_reduced_clock)
7429e9d4 8881 fp2 = i9xx_dpll_compute_fp(&reduced_clock);
cbbab5bd 8882
190f68c5 8883 dpll = ironlake_compute_dpll(crtc, crtc_state,
cbbab5bd
DV
8884 &fp, &reduced_clock,
8885 has_reduced_clock ? &fp2 : NULL);
8886
190f68c5
ACO
8887 crtc_state->dpll_hw_state.dpll = dpll;
8888 crtc_state->dpll_hw_state.fp0 = fp;
66e985c0 8889 if (has_reduced_clock)
190f68c5 8890 crtc_state->dpll_hw_state.fp1 = fp2;
66e985c0 8891 else
190f68c5 8892 crtc_state->dpll_hw_state.fp1 = fp;
66e985c0 8893
190f68c5 8894 pll = intel_get_shared_dpll(crtc, crtc_state);
ee7b9f93 8895 if (pll == NULL) {
84f44ce7 8896 DRM_DEBUG_DRIVER("failed to find PLL for pipe %c\n",
c7653199 8897 pipe_name(crtc->pipe));
4b645f14
JB
8898 return -EINVAL;
8899 }
3fb37703 8900 }
79e53945 8901
ab585dea 8902 if (is_lvds && has_reduced_clock)
c7653199 8903 crtc->lowfreq_avail = true;
bcd644e0 8904 else
c7653199 8905 crtc->lowfreq_avail = false;
e2b78267 8906
c8f7a0db 8907 return 0;
79e53945
JB
8908}
8909
eb14cb74
VS
8910static void intel_pch_transcoder_get_m_n(struct intel_crtc *crtc,
8911 struct intel_link_m_n *m_n)
8912{
8913 struct drm_device *dev = crtc->base.dev;
8914 struct drm_i915_private *dev_priv = dev->dev_private;
8915 enum pipe pipe = crtc->pipe;
8916
8917 m_n->link_m = I915_READ(PCH_TRANS_LINK_M1(pipe));
8918 m_n->link_n = I915_READ(PCH_TRANS_LINK_N1(pipe));
8919 m_n->gmch_m = I915_READ(PCH_TRANS_DATA_M1(pipe))
8920 & ~TU_SIZE_MASK;
8921 m_n->gmch_n = I915_READ(PCH_TRANS_DATA_N1(pipe));
8922 m_n->tu = ((I915_READ(PCH_TRANS_DATA_M1(pipe))
8923 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
8924}
8925
8926static void intel_cpu_transcoder_get_m_n(struct intel_crtc *crtc,
8927 enum transcoder transcoder,
b95af8be
VK
8928 struct intel_link_m_n *m_n,
8929 struct intel_link_m_n *m2_n2)
72419203
DV
8930{
8931 struct drm_device *dev = crtc->base.dev;
8932 struct drm_i915_private *dev_priv = dev->dev_private;
eb14cb74 8933 enum pipe pipe = crtc->pipe;
72419203 8934
eb14cb74
VS
8935 if (INTEL_INFO(dev)->gen >= 5) {
8936 m_n->link_m = I915_READ(PIPE_LINK_M1(transcoder));
8937 m_n->link_n = I915_READ(PIPE_LINK_N1(transcoder));
8938 m_n->gmch_m = I915_READ(PIPE_DATA_M1(transcoder))
8939 & ~TU_SIZE_MASK;
8940 m_n->gmch_n = I915_READ(PIPE_DATA_N1(transcoder));
8941 m_n->tu = ((I915_READ(PIPE_DATA_M1(transcoder))
8942 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
b95af8be
VK
8943 /* Read M2_N2 registers only for gen < 8 (M2_N2 available for
8944 * gen < 8) and if DRRS is supported (to make sure the
8945 * registers are not unnecessarily read).
8946 */
8947 if (m2_n2 && INTEL_INFO(dev)->gen < 8 &&
6e3c9717 8948 crtc->config->has_drrs) {
b95af8be
VK
8949 m2_n2->link_m = I915_READ(PIPE_LINK_M2(transcoder));
8950 m2_n2->link_n = I915_READ(PIPE_LINK_N2(transcoder));
8951 m2_n2->gmch_m = I915_READ(PIPE_DATA_M2(transcoder))
8952 & ~TU_SIZE_MASK;
8953 m2_n2->gmch_n = I915_READ(PIPE_DATA_N2(transcoder));
8954 m2_n2->tu = ((I915_READ(PIPE_DATA_M2(transcoder))
8955 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
8956 }
eb14cb74
VS
8957 } else {
8958 m_n->link_m = I915_READ(PIPE_LINK_M_G4X(pipe));
8959 m_n->link_n = I915_READ(PIPE_LINK_N_G4X(pipe));
8960 m_n->gmch_m = I915_READ(PIPE_DATA_M_G4X(pipe))
8961 & ~TU_SIZE_MASK;
8962 m_n->gmch_n = I915_READ(PIPE_DATA_N_G4X(pipe));
8963 m_n->tu = ((I915_READ(PIPE_DATA_M_G4X(pipe))
8964 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
8965 }
8966}
8967
8968void intel_dp_get_m_n(struct intel_crtc *crtc,
5cec258b 8969 struct intel_crtc_state *pipe_config)
eb14cb74 8970{
681a8504 8971 if (pipe_config->has_pch_encoder)
eb14cb74
VS
8972 intel_pch_transcoder_get_m_n(crtc, &pipe_config->dp_m_n);
8973 else
8974 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
b95af8be
VK
8975 &pipe_config->dp_m_n,
8976 &pipe_config->dp_m2_n2);
eb14cb74 8977}
72419203 8978
eb14cb74 8979static void ironlake_get_fdi_m_n_config(struct intel_crtc *crtc,
5cec258b 8980 struct intel_crtc_state *pipe_config)
eb14cb74
VS
8981{
8982 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
b95af8be 8983 &pipe_config->fdi_m_n, NULL);
72419203
DV
8984}
8985
bd2e244f 8986static void skylake_get_pfit_config(struct intel_crtc *crtc,
5cec258b 8987 struct intel_crtc_state *pipe_config)
bd2e244f
JB
8988{
8989 struct drm_device *dev = crtc->base.dev;
8990 struct drm_i915_private *dev_priv = dev->dev_private;
a1b2278e
CK
8991 struct intel_crtc_scaler_state *scaler_state = &pipe_config->scaler_state;
8992 uint32_t ps_ctrl = 0;
8993 int id = -1;
8994 int i;
bd2e244f 8995
a1b2278e
CK
8996 /* find scaler attached to this pipe */
8997 for (i = 0; i < crtc->num_scalers; i++) {
8998 ps_ctrl = I915_READ(SKL_PS_CTRL(crtc->pipe, i));
8999 if (ps_ctrl & PS_SCALER_EN && !(ps_ctrl & PS_PLANE_SEL_MASK)) {
9000 id = i;
9001 pipe_config->pch_pfit.enabled = true;
9002 pipe_config->pch_pfit.pos = I915_READ(SKL_PS_WIN_POS(crtc->pipe, i));
9003 pipe_config->pch_pfit.size = I915_READ(SKL_PS_WIN_SZ(crtc->pipe, i));
9004 break;
9005 }
9006 }
bd2e244f 9007
a1b2278e
CK
9008 scaler_state->scaler_id = id;
9009 if (id >= 0) {
9010 scaler_state->scaler_users |= (1 << SKL_CRTC_INDEX);
9011 } else {
9012 scaler_state->scaler_users &= ~(1 << SKL_CRTC_INDEX);
bd2e244f
JB
9013 }
9014}
9015
5724dbd1
DL
9016static void
9017skylake_get_initial_plane_config(struct intel_crtc *crtc,
9018 struct intel_initial_plane_config *plane_config)
bc8d7dff
DL
9019{
9020 struct drm_device *dev = crtc->base.dev;
9021 struct drm_i915_private *dev_priv = dev->dev_private;
40f46283 9022 u32 val, base, offset, stride_mult, tiling;
bc8d7dff
DL
9023 int pipe = crtc->pipe;
9024 int fourcc, pixel_format;
6761dd31 9025 unsigned int aligned_height;
bc8d7dff 9026 struct drm_framebuffer *fb;
1b842c89 9027 struct intel_framebuffer *intel_fb;
bc8d7dff 9028
d9806c9f 9029 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
1b842c89 9030 if (!intel_fb) {
bc8d7dff
DL
9031 DRM_DEBUG_KMS("failed to alloc fb\n");
9032 return;
9033 }
9034
1b842c89
DL
9035 fb = &intel_fb->base;
9036
bc8d7dff 9037 val = I915_READ(PLANE_CTL(pipe, 0));
42a7b088
DL
9038 if (!(val & PLANE_CTL_ENABLE))
9039 goto error;
9040
bc8d7dff
DL
9041 pixel_format = val & PLANE_CTL_FORMAT_MASK;
9042 fourcc = skl_format_to_fourcc(pixel_format,
9043 val & PLANE_CTL_ORDER_RGBX,
9044 val & PLANE_CTL_ALPHA_MASK);
9045 fb->pixel_format = fourcc;
9046 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
9047
40f46283
DL
9048 tiling = val & PLANE_CTL_TILED_MASK;
9049 switch (tiling) {
9050 case PLANE_CTL_TILED_LINEAR:
9051 fb->modifier[0] = DRM_FORMAT_MOD_NONE;
9052 break;
9053 case PLANE_CTL_TILED_X:
9054 plane_config->tiling = I915_TILING_X;
9055 fb->modifier[0] = I915_FORMAT_MOD_X_TILED;
9056 break;
9057 case PLANE_CTL_TILED_Y:
9058 fb->modifier[0] = I915_FORMAT_MOD_Y_TILED;
9059 break;
9060 case PLANE_CTL_TILED_YF:
9061 fb->modifier[0] = I915_FORMAT_MOD_Yf_TILED;
9062 break;
9063 default:
9064 MISSING_CASE(tiling);
9065 goto error;
9066 }
9067
bc8d7dff
DL
9068 base = I915_READ(PLANE_SURF(pipe, 0)) & 0xfffff000;
9069 plane_config->base = base;
9070
9071 offset = I915_READ(PLANE_OFFSET(pipe, 0));
9072
9073 val = I915_READ(PLANE_SIZE(pipe, 0));
9074 fb->height = ((val >> 16) & 0xfff) + 1;
9075 fb->width = ((val >> 0) & 0x1fff) + 1;
9076
9077 val = I915_READ(PLANE_STRIDE(pipe, 0));
40f46283
DL
9078 stride_mult = intel_fb_stride_alignment(dev, fb->modifier[0],
9079 fb->pixel_format);
bc8d7dff
DL
9080 fb->pitches[0] = (val & 0x3ff) * stride_mult;
9081
9082 aligned_height = intel_fb_align_height(dev, fb->height,
091df6cb
DV
9083 fb->pixel_format,
9084 fb->modifier[0]);
bc8d7dff 9085
f37b5c2b 9086 plane_config->size = fb->pitches[0] * aligned_height;
bc8d7dff
DL
9087
9088 DRM_DEBUG_KMS("pipe %c with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
9089 pipe_name(pipe), fb->width, fb->height,
9090 fb->bits_per_pixel, base, fb->pitches[0],
9091 plane_config->size);
9092
2d14030b 9093 plane_config->fb = intel_fb;
bc8d7dff
DL
9094 return;
9095
9096error:
9097 kfree(fb);
9098}
9099
2fa2fe9a 9100static void ironlake_get_pfit_config(struct intel_crtc *crtc,
5cec258b 9101 struct intel_crtc_state *pipe_config)
2fa2fe9a
DV
9102{
9103 struct drm_device *dev = crtc->base.dev;
9104 struct drm_i915_private *dev_priv = dev->dev_private;
9105 uint32_t tmp;
9106
9107 tmp = I915_READ(PF_CTL(crtc->pipe));
9108
9109 if (tmp & PF_ENABLE) {
fd4daa9c 9110 pipe_config->pch_pfit.enabled = true;
2fa2fe9a
DV
9111 pipe_config->pch_pfit.pos = I915_READ(PF_WIN_POS(crtc->pipe));
9112 pipe_config->pch_pfit.size = I915_READ(PF_WIN_SZ(crtc->pipe));
cb8b2a30
DV
9113
9114 /* We currently do not free assignements of panel fitters on
9115 * ivb/hsw (since we don't use the higher upscaling modes which
9116 * differentiates them) so just WARN about this case for now. */
9117 if (IS_GEN7(dev)) {
9118 WARN_ON((tmp & PF_PIPE_SEL_MASK_IVB) !=
9119 PF_PIPE_SEL_IVB(crtc->pipe));
9120 }
2fa2fe9a 9121 }
79e53945
JB
9122}
9123
5724dbd1
DL
9124static void
9125ironlake_get_initial_plane_config(struct intel_crtc *crtc,
9126 struct intel_initial_plane_config *plane_config)
4c6baa59
JB
9127{
9128 struct drm_device *dev = crtc->base.dev;
9129 struct drm_i915_private *dev_priv = dev->dev_private;
9130 u32 val, base, offset;
aeee5a49 9131 int pipe = crtc->pipe;
4c6baa59 9132 int fourcc, pixel_format;
6761dd31 9133 unsigned int aligned_height;
b113d5ee 9134 struct drm_framebuffer *fb;
1b842c89 9135 struct intel_framebuffer *intel_fb;
4c6baa59 9136
42a7b088
DL
9137 val = I915_READ(DSPCNTR(pipe));
9138 if (!(val & DISPLAY_PLANE_ENABLE))
9139 return;
9140
d9806c9f 9141 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
1b842c89 9142 if (!intel_fb) {
4c6baa59
JB
9143 DRM_DEBUG_KMS("failed to alloc fb\n");
9144 return;
9145 }
9146
1b842c89
DL
9147 fb = &intel_fb->base;
9148
18c5247e
DV
9149 if (INTEL_INFO(dev)->gen >= 4) {
9150 if (val & DISPPLANE_TILED) {
49af449b 9151 plane_config->tiling = I915_TILING_X;
18c5247e
DV
9152 fb->modifier[0] = I915_FORMAT_MOD_X_TILED;
9153 }
9154 }
4c6baa59
JB
9155
9156 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
b35d63fa 9157 fourcc = i9xx_format_to_fourcc(pixel_format);
b113d5ee
DL
9158 fb->pixel_format = fourcc;
9159 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
4c6baa59 9160
aeee5a49 9161 base = I915_READ(DSPSURF(pipe)) & 0xfffff000;
4c6baa59 9162 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
aeee5a49 9163 offset = I915_READ(DSPOFFSET(pipe));
4c6baa59 9164 } else {
49af449b 9165 if (plane_config->tiling)
aeee5a49 9166 offset = I915_READ(DSPTILEOFF(pipe));
4c6baa59 9167 else
aeee5a49 9168 offset = I915_READ(DSPLINOFF(pipe));
4c6baa59
JB
9169 }
9170 plane_config->base = base;
9171
9172 val = I915_READ(PIPESRC(pipe));
b113d5ee
DL
9173 fb->width = ((val >> 16) & 0xfff) + 1;
9174 fb->height = ((val >> 0) & 0xfff) + 1;
4c6baa59
JB
9175
9176 val = I915_READ(DSPSTRIDE(pipe));
b113d5ee 9177 fb->pitches[0] = val & 0xffffffc0;
4c6baa59 9178
b113d5ee 9179 aligned_height = intel_fb_align_height(dev, fb->height,
091df6cb
DV
9180 fb->pixel_format,
9181 fb->modifier[0]);
4c6baa59 9182
f37b5c2b 9183 plane_config->size = fb->pitches[0] * aligned_height;
4c6baa59 9184
2844a921
DL
9185 DRM_DEBUG_KMS("pipe %c with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
9186 pipe_name(pipe), fb->width, fb->height,
9187 fb->bits_per_pixel, base, fb->pitches[0],
9188 plane_config->size);
b113d5ee 9189
2d14030b 9190 plane_config->fb = intel_fb;
4c6baa59
JB
9191}
9192
0e8ffe1b 9193static bool ironlake_get_pipe_config(struct intel_crtc *crtc,
5cec258b 9194 struct intel_crtc_state *pipe_config)
0e8ffe1b
DV
9195{
9196 struct drm_device *dev = crtc->base.dev;
9197 struct drm_i915_private *dev_priv = dev->dev_private;
9198 uint32_t tmp;
9199
f458ebbc
DV
9200 if (!intel_display_power_is_enabled(dev_priv,
9201 POWER_DOMAIN_PIPE(crtc->pipe)))
930e8c9e
PZ
9202 return false;
9203
e143a21c 9204 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
c0d43d62 9205 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
eccb140b 9206
0e8ffe1b
DV
9207 tmp = I915_READ(PIPECONF(crtc->pipe));
9208 if (!(tmp & PIPECONF_ENABLE))
9209 return false;
9210
42571aef
VS
9211 switch (tmp & PIPECONF_BPC_MASK) {
9212 case PIPECONF_6BPC:
9213 pipe_config->pipe_bpp = 18;
9214 break;
9215 case PIPECONF_8BPC:
9216 pipe_config->pipe_bpp = 24;
9217 break;
9218 case PIPECONF_10BPC:
9219 pipe_config->pipe_bpp = 30;
9220 break;
9221 case PIPECONF_12BPC:
9222 pipe_config->pipe_bpp = 36;
9223 break;
9224 default:
9225 break;
9226 }
9227
b5a9fa09
DV
9228 if (tmp & PIPECONF_COLOR_RANGE_SELECT)
9229 pipe_config->limited_color_range = true;
9230
ab9412ba 9231 if (I915_READ(PCH_TRANSCONF(crtc->pipe)) & TRANS_ENABLE) {
66e985c0
DV
9232 struct intel_shared_dpll *pll;
9233
88adfff1
DV
9234 pipe_config->has_pch_encoder = true;
9235
627eb5a3
DV
9236 tmp = I915_READ(FDI_RX_CTL(crtc->pipe));
9237 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
9238 FDI_DP_PORT_WIDTH_SHIFT) + 1;
72419203
DV
9239
9240 ironlake_get_fdi_m_n_config(crtc, pipe_config);
6c49f241 9241
c0d43d62 9242 if (HAS_PCH_IBX(dev_priv->dev)) {
d94ab068
DV
9243 pipe_config->shared_dpll =
9244 (enum intel_dpll_id) crtc->pipe;
c0d43d62
DV
9245 } else {
9246 tmp = I915_READ(PCH_DPLL_SEL);
9247 if (tmp & TRANS_DPLLB_SEL(crtc->pipe))
9248 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_B;
9249 else
9250 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_A;
9251 }
66e985c0
DV
9252
9253 pll = &dev_priv->shared_dplls[pipe_config->shared_dpll];
9254
9255 WARN_ON(!pll->get_hw_state(dev_priv, pll,
9256 &pipe_config->dpll_hw_state));
c93f54cf
DV
9257
9258 tmp = pipe_config->dpll_hw_state.dpll;
9259 pipe_config->pixel_multiplier =
9260 ((tmp & PLL_REF_SDVO_HDMI_MULTIPLIER_MASK)
9261 >> PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT) + 1;
18442d08
VS
9262
9263 ironlake_pch_clock_get(crtc, pipe_config);
6c49f241
DV
9264 } else {
9265 pipe_config->pixel_multiplier = 1;
627eb5a3
DV
9266 }
9267
1bd1bd80
DV
9268 intel_get_pipe_timings(crtc, pipe_config);
9269
2fa2fe9a
DV
9270 ironlake_get_pfit_config(crtc, pipe_config);
9271
0e8ffe1b
DV
9272 return true;
9273}
9274
be256dc7
PZ
9275static void assert_can_disable_lcpll(struct drm_i915_private *dev_priv)
9276{
9277 struct drm_device *dev = dev_priv->dev;
be256dc7 9278 struct intel_crtc *crtc;
be256dc7 9279
d3fcc808 9280 for_each_intel_crtc(dev, crtc)
e2c719b7 9281 I915_STATE_WARN(crtc->active, "CRTC for pipe %c enabled\n",
be256dc7
PZ
9282 pipe_name(crtc->pipe));
9283
e2c719b7
RC
9284 I915_STATE_WARN(I915_READ(HSW_PWR_WELL_DRIVER), "Power well on\n");
9285 I915_STATE_WARN(I915_READ(SPLL_CTL) & SPLL_PLL_ENABLE, "SPLL enabled\n");
9286 I915_STATE_WARN(I915_READ(WRPLL_CTL1) & WRPLL_PLL_ENABLE, "WRPLL1 enabled\n");
9287 I915_STATE_WARN(I915_READ(WRPLL_CTL2) & WRPLL_PLL_ENABLE, "WRPLL2 enabled\n");
9288 I915_STATE_WARN(I915_READ(PCH_PP_STATUS) & PP_ON, "Panel power on\n");
9289 I915_STATE_WARN(I915_READ(BLC_PWM_CPU_CTL2) & BLM_PWM_ENABLE,
be256dc7 9290 "CPU PWM1 enabled\n");
c5107b87 9291 if (IS_HASWELL(dev))
e2c719b7 9292 I915_STATE_WARN(I915_READ(HSW_BLC_PWM2_CTL) & BLM_PWM_ENABLE,
c5107b87 9293 "CPU PWM2 enabled\n");
e2c719b7 9294 I915_STATE_WARN(I915_READ(BLC_PWM_PCH_CTL1) & BLM_PCH_PWM_ENABLE,
be256dc7 9295 "PCH PWM1 enabled\n");
e2c719b7 9296 I915_STATE_WARN(I915_READ(UTIL_PIN_CTL) & UTIL_PIN_ENABLE,
be256dc7 9297 "Utility pin enabled\n");
e2c719b7 9298 I915_STATE_WARN(I915_READ(PCH_GTC_CTL) & PCH_GTC_ENABLE, "PCH GTC enabled\n");
be256dc7 9299
9926ada1
PZ
9300 /*
9301 * In theory we can still leave IRQs enabled, as long as only the HPD
9302 * interrupts remain enabled. We used to check for that, but since it's
9303 * gen-specific and since we only disable LCPLL after we fully disable
9304 * the interrupts, the check below should be enough.
9305 */
e2c719b7 9306 I915_STATE_WARN(intel_irqs_enabled(dev_priv), "IRQs enabled\n");
be256dc7
PZ
9307}
9308
9ccd5aeb
PZ
9309static uint32_t hsw_read_dcomp(struct drm_i915_private *dev_priv)
9310{
9311 struct drm_device *dev = dev_priv->dev;
9312
9313 if (IS_HASWELL(dev))
9314 return I915_READ(D_COMP_HSW);
9315 else
9316 return I915_READ(D_COMP_BDW);
9317}
9318
3c4c9b81
PZ
9319static void hsw_write_dcomp(struct drm_i915_private *dev_priv, uint32_t val)
9320{
9321 struct drm_device *dev = dev_priv->dev;
9322
9323 if (IS_HASWELL(dev)) {
9324 mutex_lock(&dev_priv->rps.hw_lock);
9325 if (sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_D_COMP,
9326 val))
f475dadf 9327 DRM_ERROR("Failed to write to D_COMP\n");
3c4c9b81
PZ
9328 mutex_unlock(&dev_priv->rps.hw_lock);
9329 } else {
9ccd5aeb
PZ
9330 I915_WRITE(D_COMP_BDW, val);
9331 POSTING_READ(D_COMP_BDW);
3c4c9b81 9332 }
be256dc7
PZ
9333}
9334
9335/*
9336 * This function implements pieces of two sequences from BSpec:
9337 * - Sequence for display software to disable LCPLL
9338 * - Sequence for display software to allow package C8+
9339 * The steps implemented here are just the steps that actually touch the LCPLL
9340 * register. Callers should take care of disabling all the display engine
9341 * functions, doing the mode unset, fixing interrupts, etc.
9342 */
6ff58d53
PZ
9343static void hsw_disable_lcpll(struct drm_i915_private *dev_priv,
9344 bool switch_to_fclk, bool allow_power_down)
be256dc7
PZ
9345{
9346 uint32_t val;
9347
9348 assert_can_disable_lcpll(dev_priv);
9349
9350 val = I915_READ(LCPLL_CTL);
9351
9352 if (switch_to_fclk) {
9353 val |= LCPLL_CD_SOURCE_FCLK;
9354 I915_WRITE(LCPLL_CTL, val);
9355
9356 if (wait_for_atomic_us(I915_READ(LCPLL_CTL) &
9357 LCPLL_CD_SOURCE_FCLK_DONE, 1))
9358 DRM_ERROR("Switching to FCLK failed\n");
9359
9360 val = I915_READ(LCPLL_CTL);
9361 }
9362
9363 val |= LCPLL_PLL_DISABLE;
9364 I915_WRITE(LCPLL_CTL, val);
9365 POSTING_READ(LCPLL_CTL);
9366
9367 if (wait_for((I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK) == 0, 1))
9368 DRM_ERROR("LCPLL still locked\n");
9369
9ccd5aeb 9370 val = hsw_read_dcomp(dev_priv);
be256dc7 9371 val |= D_COMP_COMP_DISABLE;
3c4c9b81 9372 hsw_write_dcomp(dev_priv, val);
be256dc7
PZ
9373 ndelay(100);
9374
9ccd5aeb
PZ
9375 if (wait_for((hsw_read_dcomp(dev_priv) & D_COMP_RCOMP_IN_PROGRESS) == 0,
9376 1))
be256dc7
PZ
9377 DRM_ERROR("D_COMP RCOMP still in progress\n");
9378
9379 if (allow_power_down) {
9380 val = I915_READ(LCPLL_CTL);
9381 val |= LCPLL_POWER_DOWN_ALLOW;
9382 I915_WRITE(LCPLL_CTL, val);
9383 POSTING_READ(LCPLL_CTL);
9384 }
9385}
9386
9387/*
9388 * Fully restores LCPLL, disallowing power down and switching back to LCPLL
9389 * source.
9390 */
6ff58d53 9391static void hsw_restore_lcpll(struct drm_i915_private *dev_priv)
be256dc7
PZ
9392{
9393 uint32_t val;
9394
9395 val = I915_READ(LCPLL_CTL);
9396
9397 if ((val & (LCPLL_PLL_LOCK | LCPLL_PLL_DISABLE | LCPLL_CD_SOURCE_FCLK |
9398 LCPLL_POWER_DOWN_ALLOW)) == LCPLL_PLL_LOCK)
9399 return;
9400
a8a8bd54
PZ
9401 /*
9402 * Make sure we're not on PC8 state before disabling PC8, otherwise
9403 * we'll hang the machine. To prevent PC8 state, just enable force_wake.
a8a8bd54 9404 */
59bad947 9405 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
215733fa 9406
be256dc7
PZ
9407 if (val & LCPLL_POWER_DOWN_ALLOW) {
9408 val &= ~LCPLL_POWER_DOWN_ALLOW;
9409 I915_WRITE(LCPLL_CTL, val);
35d8f2eb 9410 POSTING_READ(LCPLL_CTL);
be256dc7
PZ
9411 }
9412
9ccd5aeb 9413 val = hsw_read_dcomp(dev_priv);
be256dc7
PZ
9414 val |= D_COMP_COMP_FORCE;
9415 val &= ~D_COMP_COMP_DISABLE;
3c4c9b81 9416 hsw_write_dcomp(dev_priv, val);
be256dc7
PZ
9417
9418 val = I915_READ(LCPLL_CTL);
9419 val &= ~LCPLL_PLL_DISABLE;
9420 I915_WRITE(LCPLL_CTL, val);
9421
9422 if (wait_for(I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK, 5))
9423 DRM_ERROR("LCPLL not locked yet\n");
9424
9425 if (val & LCPLL_CD_SOURCE_FCLK) {
9426 val = I915_READ(LCPLL_CTL);
9427 val &= ~LCPLL_CD_SOURCE_FCLK;
9428 I915_WRITE(LCPLL_CTL, val);
9429
9430 if (wait_for_atomic_us((I915_READ(LCPLL_CTL) &
9431 LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
9432 DRM_ERROR("Switching back to LCPLL failed\n");
9433 }
215733fa 9434
59bad947 9435 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
b6283055 9436 intel_update_cdclk(dev_priv->dev);
be256dc7
PZ
9437}
9438
765dab67
PZ
9439/*
9440 * Package states C8 and deeper are really deep PC states that can only be
9441 * reached when all the devices on the system allow it, so even if the graphics
9442 * device allows PC8+, it doesn't mean the system will actually get to these
9443 * states. Our driver only allows PC8+ when going into runtime PM.
9444 *
9445 * The requirements for PC8+ are that all the outputs are disabled, the power
9446 * well is disabled and most interrupts are disabled, and these are also
9447 * requirements for runtime PM. When these conditions are met, we manually do
9448 * the other conditions: disable the interrupts, clocks and switch LCPLL refclk
9449 * to Fclk. If we're in PC8+ and we get an non-hotplug interrupt, we can hard
9450 * hang the machine.
9451 *
9452 * When we really reach PC8 or deeper states (not just when we allow it) we lose
9453 * the state of some registers, so when we come back from PC8+ we need to
9454 * restore this state. We don't get into PC8+ if we're not in RC6, so we don't
9455 * need to take care of the registers kept by RC6. Notice that this happens even
9456 * if we don't put the device in PCI D3 state (which is what currently happens
9457 * because of the runtime PM support).
9458 *
9459 * For more, read "Display Sequences for Package C8" on the hardware
9460 * documentation.
9461 */
a14cb6fc 9462void hsw_enable_pc8(struct drm_i915_private *dev_priv)
c67a470b 9463{
c67a470b
PZ
9464 struct drm_device *dev = dev_priv->dev;
9465 uint32_t val;
9466
c67a470b
PZ
9467 DRM_DEBUG_KMS("Enabling package C8+\n");
9468
c2699524 9469 if (HAS_PCH_LPT_LP(dev)) {
c67a470b
PZ
9470 val = I915_READ(SOUTH_DSPCLK_GATE_D);
9471 val &= ~PCH_LP_PARTITION_LEVEL_DISABLE;
9472 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
9473 }
9474
9475 lpt_disable_clkout_dp(dev);
c67a470b
PZ
9476 hsw_disable_lcpll(dev_priv, true, true);
9477}
9478
a14cb6fc 9479void hsw_disable_pc8(struct drm_i915_private *dev_priv)
c67a470b
PZ
9480{
9481 struct drm_device *dev = dev_priv->dev;
9482 uint32_t val;
9483
c67a470b
PZ
9484 DRM_DEBUG_KMS("Disabling package C8+\n");
9485
9486 hsw_restore_lcpll(dev_priv);
c67a470b
PZ
9487 lpt_init_pch_refclk(dev);
9488
c2699524 9489 if (HAS_PCH_LPT_LP(dev)) {
c67a470b
PZ
9490 val = I915_READ(SOUTH_DSPCLK_GATE_D);
9491 val |= PCH_LP_PARTITION_LEVEL_DISABLE;
9492 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
9493 }
9494
9495 intel_prepare_ddi(dev);
c67a470b
PZ
9496}
9497
27c329ed 9498static void broxton_modeset_commit_cdclk(struct drm_atomic_state *old_state)
f8437dd1 9499{
a821fc46 9500 struct drm_device *dev = old_state->dev;
27c329ed 9501 unsigned int req_cdclk = to_intel_atomic_state(old_state)->cdclk;
f8437dd1 9502
27c329ed 9503 broxton_set_cdclk(dev, req_cdclk);
f8437dd1
VK
9504}
9505
b432e5cf 9506/* compute the max rate for new configuration */
27c329ed 9507static int ilk_max_pixel_rate(struct drm_atomic_state *state)
b432e5cf 9508{
b432e5cf 9509 struct intel_crtc *intel_crtc;
27c329ed 9510 struct intel_crtc_state *crtc_state;
b432e5cf 9511 int max_pixel_rate = 0;
b432e5cf 9512
27c329ed
ML
9513 for_each_intel_crtc(state->dev, intel_crtc) {
9514 int pixel_rate;
9515
9516 crtc_state = intel_atomic_get_crtc_state(state, intel_crtc);
9517 if (IS_ERR(crtc_state))
9518 return PTR_ERR(crtc_state);
9519
9520 if (!crtc_state->base.enable)
b432e5cf
VS
9521 continue;
9522
27c329ed 9523 pixel_rate = ilk_pipe_pixel_rate(crtc_state);
b432e5cf
VS
9524
9525 /* pixel rate mustn't exceed 95% of cdclk with IPS on BDW */
27c329ed 9526 if (IS_BROADWELL(state->dev) && crtc_state->ips_enabled)
b432e5cf
VS
9527 pixel_rate = DIV_ROUND_UP(pixel_rate * 100, 95);
9528
9529 max_pixel_rate = max(max_pixel_rate, pixel_rate);
9530 }
9531
9532 return max_pixel_rate;
9533}
9534
9535static void broadwell_set_cdclk(struct drm_device *dev, int cdclk)
9536{
9537 struct drm_i915_private *dev_priv = dev->dev_private;
9538 uint32_t val, data;
9539 int ret;
9540
9541 if (WARN((I915_READ(LCPLL_CTL) &
9542 (LCPLL_PLL_DISABLE | LCPLL_PLL_LOCK |
9543 LCPLL_CD_CLOCK_DISABLE | LCPLL_ROOT_CD_CLOCK_DISABLE |
9544 LCPLL_CD2X_CLOCK_DISABLE | LCPLL_POWER_DOWN_ALLOW |
9545 LCPLL_CD_SOURCE_FCLK)) != LCPLL_PLL_LOCK,
9546 "trying to change cdclk frequency with cdclk not enabled\n"))
9547 return;
9548
9549 mutex_lock(&dev_priv->rps.hw_lock);
9550 ret = sandybridge_pcode_write(dev_priv,
9551 BDW_PCODE_DISPLAY_FREQ_CHANGE_REQ, 0x0);
9552 mutex_unlock(&dev_priv->rps.hw_lock);
9553 if (ret) {
9554 DRM_ERROR("failed to inform pcode about cdclk change\n");
9555 return;
9556 }
9557
9558 val = I915_READ(LCPLL_CTL);
9559 val |= LCPLL_CD_SOURCE_FCLK;
9560 I915_WRITE(LCPLL_CTL, val);
9561
9562 if (wait_for_atomic_us(I915_READ(LCPLL_CTL) &
9563 LCPLL_CD_SOURCE_FCLK_DONE, 1))
9564 DRM_ERROR("Switching to FCLK failed\n");
9565
9566 val = I915_READ(LCPLL_CTL);
9567 val &= ~LCPLL_CLK_FREQ_MASK;
9568
9569 switch (cdclk) {
9570 case 450000:
9571 val |= LCPLL_CLK_FREQ_450;
9572 data = 0;
9573 break;
9574 case 540000:
9575 val |= LCPLL_CLK_FREQ_54O_BDW;
9576 data = 1;
9577 break;
9578 case 337500:
9579 val |= LCPLL_CLK_FREQ_337_5_BDW;
9580 data = 2;
9581 break;
9582 case 675000:
9583 val |= LCPLL_CLK_FREQ_675_BDW;
9584 data = 3;
9585 break;
9586 default:
9587 WARN(1, "invalid cdclk frequency\n");
9588 return;
9589 }
9590
9591 I915_WRITE(LCPLL_CTL, val);
9592
9593 val = I915_READ(LCPLL_CTL);
9594 val &= ~LCPLL_CD_SOURCE_FCLK;
9595 I915_WRITE(LCPLL_CTL, val);
9596
9597 if (wait_for_atomic_us((I915_READ(LCPLL_CTL) &
9598 LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
9599 DRM_ERROR("Switching back to LCPLL failed\n");
9600
9601 mutex_lock(&dev_priv->rps.hw_lock);
9602 sandybridge_pcode_write(dev_priv, HSW_PCODE_DE_WRITE_FREQ_REQ, data);
9603 mutex_unlock(&dev_priv->rps.hw_lock);
9604
9605 intel_update_cdclk(dev);
9606
9607 WARN(cdclk != dev_priv->cdclk_freq,
9608 "cdclk requested %d kHz but got %d kHz\n",
9609 cdclk, dev_priv->cdclk_freq);
9610}
9611
27c329ed 9612static int broadwell_modeset_calc_cdclk(struct drm_atomic_state *state)
b432e5cf 9613{
27c329ed
ML
9614 struct drm_i915_private *dev_priv = to_i915(state->dev);
9615 int max_pixclk = ilk_max_pixel_rate(state);
b432e5cf
VS
9616 int cdclk;
9617
9618 /*
9619 * FIXME should also account for plane ratio
9620 * once 64bpp pixel formats are supported.
9621 */
27c329ed 9622 if (max_pixclk > 540000)
b432e5cf 9623 cdclk = 675000;
27c329ed 9624 else if (max_pixclk > 450000)
b432e5cf 9625 cdclk = 540000;
27c329ed 9626 else if (max_pixclk > 337500)
b432e5cf
VS
9627 cdclk = 450000;
9628 else
9629 cdclk = 337500;
9630
9631 /*
9632 * FIXME move the cdclk caclulation to
9633 * compute_config() so we can fail gracegully.
9634 */
9635 if (cdclk > dev_priv->max_cdclk_freq) {
9636 DRM_ERROR("requested cdclk (%d kHz) exceeds max (%d kHz)\n",
9637 cdclk, dev_priv->max_cdclk_freq);
9638 cdclk = dev_priv->max_cdclk_freq;
9639 }
9640
27c329ed 9641 to_intel_atomic_state(state)->cdclk = cdclk;
b432e5cf
VS
9642
9643 return 0;
9644}
9645
27c329ed 9646static void broadwell_modeset_commit_cdclk(struct drm_atomic_state *old_state)
b432e5cf 9647{
27c329ed
ML
9648 struct drm_device *dev = old_state->dev;
9649 unsigned int req_cdclk = to_intel_atomic_state(old_state)->cdclk;
b432e5cf 9650
27c329ed 9651 broadwell_set_cdclk(dev, req_cdclk);
b432e5cf
VS
9652}
9653
190f68c5
ACO
9654static int haswell_crtc_compute_clock(struct intel_crtc *crtc,
9655 struct intel_crtc_state *crtc_state)
09b4ddf9 9656{
190f68c5 9657 if (!intel_ddi_pll_select(crtc, crtc_state))
6441ab5f 9658 return -EINVAL;
716c2e55 9659
c7653199 9660 crtc->lowfreq_avail = false;
644cef34 9661
c8f7a0db 9662 return 0;
79e53945
JB
9663}
9664
3760b59c
S
9665static void bxt_get_ddi_pll(struct drm_i915_private *dev_priv,
9666 enum port port,
9667 struct intel_crtc_state *pipe_config)
9668{
9669 switch (port) {
9670 case PORT_A:
9671 pipe_config->ddi_pll_sel = SKL_DPLL0;
9672 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL1;
9673 break;
9674 case PORT_B:
9675 pipe_config->ddi_pll_sel = SKL_DPLL1;
9676 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL2;
9677 break;
9678 case PORT_C:
9679 pipe_config->ddi_pll_sel = SKL_DPLL2;
9680 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL3;
9681 break;
9682 default:
9683 DRM_ERROR("Incorrect port type\n");
9684 }
9685}
9686
96b7dfb7
S
9687static void skylake_get_ddi_pll(struct drm_i915_private *dev_priv,
9688 enum port port,
5cec258b 9689 struct intel_crtc_state *pipe_config)
96b7dfb7 9690{
3148ade7 9691 u32 temp, dpll_ctl1;
96b7dfb7
S
9692
9693 temp = I915_READ(DPLL_CTRL2) & DPLL_CTRL2_DDI_CLK_SEL_MASK(port);
9694 pipe_config->ddi_pll_sel = temp >> (port * 3 + 1);
9695
9696 switch (pipe_config->ddi_pll_sel) {
3148ade7
DL
9697 case SKL_DPLL0:
9698 /*
9699 * On SKL the eDP DPLL (DPLL0 as we don't use SSC) is not part
9700 * of the shared DPLL framework and thus needs to be read out
9701 * separately
9702 */
9703 dpll_ctl1 = I915_READ(DPLL_CTRL1);
9704 pipe_config->dpll_hw_state.ctrl1 = dpll_ctl1 & 0x3f;
9705 break;
96b7dfb7
S
9706 case SKL_DPLL1:
9707 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL1;
9708 break;
9709 case SKL_DPLL2:
9710 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL2;
9711 break;
9712 case SKL_DPLL3:
9713 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL3;
9714 break;
96b7dfb7
S
9715 }
9716}
9717
7d2c8175
DL
9718static void haswell_get_ddi_pll(struct drm_i915_private *dev_priv,
9719 enum port port,
5cec258b 9720 struct intel_crtc_state *pipe_config)
7d2c8175
DL
9721{
9722 pipe_config->ddi_pll_sel = I915_READ(PORT_CLK_SEL(port));
9723
9724 switch (pipe_config->ddi_pll_sel) {
9725 case PORT_CLK_SEL_WRPLL1:
9726 pipe_config->shared_dpll = DPLL_ID_WRPLL1;
9727 break;
9728 case PORT_CLK_SEL_WRPLL2:
9729 pipe_config->shared_dpll = DPLL_ID_WRPLL2;
9730 break;
00490c22
ML
9731 case PORT_CLK_SEL_SPLL:
9732 pipe_config->shared_dpll = DPLL_ID_SPLL;
7d2c8175
DL
9733 }
9734}
9735
26804afd 9736static void haswell_get_ddi_port_state(struct intel_crtc *crtc,
5cec258b 9737 struct intel_crtc_state *pipe_config)
26804afd
DV
9738{
9739 struct drm_device *dev = crtc->base.dev;
9740 struct drm_i915_private *dev_priv = dev->dev_private;
d452c5b6 9741 struct intel_shared_dpll *pll;
26804afd
DV
9742 enum port port;
9743 uint32_t tmp;
9744
9745 tmp = I915_READ(TRANS_DDI_FUNC_CTL(pipe_config->cpu_transcoder));
9746
9747 port = (tmp & TRANS_DDI_PORT_MASK) >> TRANS_DDI_PORT_SHIFT;
9748
96b7dfb7
S
9749 if (IS_SKYLAKE(dev))
9750 skylake_get_ddi_pll(dev_priv, port, pipe_config);
3760b59c
S
9751 else if (IS_BROXTON(dev))
9752 bxt_get_ddi_pll(dev_priv, port, pipe_config);
96b7dfb7
S
9753 else
9754 haswell_get_ddi_pll(dev_priv, port, pipe_config);
9cd86933 9755
d452c5b6
DV
9756 if (pipe_config->shared_dpll >= 0) {
9757 pll = &dev_priv->shared_dplls[pipe_config->shared_dpll];
9758
9759 WARN_ON(!pll->get_hw_state(dev_priv, pll,
9760 &pipe_config->dpll_hw_state));
9761 }
9762
26804afd
DV
9763 /*
9764 * Haswell has only FDI/PCH transcoder A. It is which is connected to
9765 * DDI E. So just check whether this pipe is wired to DDI E and whether
9766 * the PCH transcoder is on.
9767 */
ca370455
DL
9768 if (INTEL_INFO(dev)->gen < 9 &&
9769 (port == PORT_E) && I915_READ(LPT_TRANSCONF) & TRANS_ENABLE) {
26804afd
DV
9770 pipe_config->has_pch_encoder = true;
9771
9772 tmp = I915_READ(FDI_RX_CTL(PIPE_A));
9773 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
9774 FDI_DP_PORT_WIDTH_SHIFT) + 1;
9775
9776 ironlake_get_fdi_m_n_config(crtc, pipe_config);
9777 }
9778}
9779
0e8ffe1b 9780static bool haswell_get_pipe_config(struct intel_crtc *crtc,
5cec258b 9781 struct intel_crtc_state *pipe_config)
0e8ffe1b
DV
9782{
9783 struct drm_device *dev = crtc->base.dev;
9784 struct drm_i915_private *dev_priv = dev->dev_private;
2fa2fe9a 9785 enum intel_display_power_domain pfit_domain;
0e8ffe1b
DV
9786 uint32_t tmp;
9787
f458ebbc 9788 if (!intel_display_power_is_enabled(dev_priv,
b5482bd0
ID
9789 POWER_DOMAIN_PIPE(crtc->pipe)))
9790 return false;
9791
e143a21c 9792 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
c0d43d62
DV
9793 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
9794
eccb140b
DV
9795 tmp = I915_READ(TRANS_DDI_FUNC_CTL(TRANSCODER_EDP));
9796 if (tmp & TRANS_DDI_FUNC_ENABLE) {
9797 enum pipe trans_edp_pipe;
9798 switch (tmp & TRANS_DDI_EDP_INPUT_MASK) {
9799 default:
9800 WARN(1, "unknown pipe linked to edp transcoder\n");
9801 case TRANS_DDI_EDP_INPUT_A_ONOFF:
9802 case TRANS_DDI_EDP_INPUT_A_ON:
9803 trans_edp_pipe = PIPE_A;
9804 break;
9805 case TRANS_DDI_EDP_INPUT_B_ONOFF:
9806 trans_edp_pipe = PIPE_B;
9807 break;
9808 case TRANS_DDI_EDP_INPUT_C_ONOFF:
9809 trans_edp_pipe = PIPE_C;
9810 break;
9811 }
9812
9813 if (trans_edp_pipe == crtc->pipe)
9814 pipe_config->cpu_transcoder = TRANSCODER_EDP;
9815 }
9816
f458ebbc 9817 if (!intel_display_power_is_enabled(dev_priv,
eccb140b 9818 POWER_DOMAIN_TRANSCODER(pipe_config->cpu_transcoder)))
2bfce950
PZ
9819 return false;
9820
eccb140b 9821 tmp = I915_READ(PIPECONF(pipe_config->cpu_transcoder));
0e8ffe1b
DV
9822 if (!(tmp & PIPECONF_ENABLE))
9823 return false;
9824
26804afd 9825 haswell_get_ddi_port_state(crtc, pipe_config);
627eb5a3 9826
1bd1bd80
DV
9827 intel_get_pipe_timings(crtc, pipe_config);
9828
a1b2278e
CK
9829 if (INTEL_INFO(dev)->gen >= 9) {
9830 skl_init_scalers(dev, crtc, pipe_config);
9831 }
9832
2fa2fe9a 9833 pfit_domain = POWER_DOMAIN_PIPE_PANEL_FITTER(crtc->pipe);
af99ceda
CK
9834
9835 if (INTEL_INFO(dev)->gen >= 9) {
9836 pipe_config->scaler_state.scaler_id = -1;
9837 pipe_config->scaler_state.scaler_users &= ~(1 << SKL_CRTC_INDEX);
9838 }
9839
bd2e244f 9840 if (intel_display_power_is_enabled(dev_priv, pfit_domain)) {
1c132b44 9841 if (INTEL_INFO(dev)->gen >= 9)
bd2e244f 9842 skylake_get_pfit_config(crtc, pipe_config);
ff6d9f55 9843 else
1c132b44 9844 ironlake_get_pfit_config(crtc, pipe_config);
bd2e244f 9845 }
88adfff1 9846
e59150dc
JB
9847 if (IS_HASWELL(dev))
9848 pipe_config->ips_enabled = hsw_crtc_supports_ips(crtc) &&
9849 (I915_READ(IPS_CTL) & IPS_ENABLE);
42db64ef 9850
ebb69c95
CT
9851 if (pipe_config->cpu_transcoder != TRANSCODER_EDP) {
9852 pipe_config->pixel_multiplier =
9853 I915_READ(PIPE_MULT(pipe_config->cpu_transcoder)) + 1;
9854 } else {
9855 pipe_config->pixel_multiplier = 1;
9856 }
6c49f241 9857
0e8ffe1b
DV
9858 return true;
9859}
9860
560b85bb
CW
9861static void i845_update_cursor(struct drm_crtc *crtc, u32 base)
9862{
9863 struct drm_device *dev = crtc->dev;
9864 struct drm_i915_private *dev_priv = dev->dev_private;
9865 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
dc41c154 9866 uint32_t cntl = 0, size = 0;
560b85bb 9867
dc41c154 9868 if (base) {
3dd512fb
MR
9869 unsigned int width = intel_crtc->base.cursor->state->crtc_w;
9870 unsigned int height = intel_crtc->base.cursor->state->crtc_h;
dc41c154
VS
9871 unsigned int stride = roundup_pow_of_two(width) * 4;
9872
9873 switch (stride) {
9874 default:
9875 WARN_ONCE(1, "Invalid cursor width/stride, width=%u, stride=%u\n",
9876 width, stride);
9877 stride = 256;
9878 /* fallthrough */
9879 case 256:
9880 case 512:
9881 case 1024:
9882 case 2048:
9883 break;
4b0e333e
CW
9884 }
9885
dc41c154
VS
9886 cntl |= CURSOR_ENABLE |
9887 CURSOR_GAMMA_ENABLE |
9888 CURSOR_FORMAT_ARGB |
9889 CURSOR_STRIDE(stride);
9890
9891 size = (height << 12) | width;
4b0e333e 9892 }
560b85bb 9893
dc41c154
VS
9894 if (intel_crtc->cursor_cntl != 0 &&
9895 (intel_crtc->cursor_base != base ||
9896 intel_crtc->cursor_size != size ||
9897 intel_crtc->cursor_cntl != cntl)) {
9898 /* On these chipsets we can only modify the base/size/stride
9899 * whilst the cursor is disabled.
9900 */
0b87c24e
VS
9901 I915_WRITE(CURCNTR(PIPE_A), 0);
9902 POSTING_READ(CURCNTR(PIPE_A));
dc41c154 9903 intel_crtc->cursor_cntl = 0;
4b0e333e 9904 }
560b85bb 9905
99d1f387 9906 if (intel_crtc->cursor_base != base) {
0b87c24e 9907 I915_WRITE(CURBASE(PIPE_A), base);
99d1f387
VS
9908 intel_crtc->cursor_base = base;
9909 }
4726e0b0 9910
dc41c154
VS
9911 if (intel_crtc->cursor_size != size) {
9912 I915_WRITE(CURSIZE, size);
9913 intel_crtc->cursor_size = size;
4b0e333e 9914 }
560b85bb 9915
4b0e333e 9916 if (intel_crtc->cursor_cntl != cntl) {
0b87c24e
VS
9917 I915_WRITE(CURCNTR(PIPE_A), cntl);
9918 POSTING_READ(CURCNTR(PIPE_A));
4b0e333e 9919 intel_crtc->cursor_cntl = cntl;
560b85bb 9920 }
560b85bb
CW
9921}
9922
560b85bb 9923static void i9xx_update_cursor(struct drm_crtc *crtc, u32 base)
65a21cd6
JB
9924{
9925 struct drm_device *dev = crtc->dev;
9926 struct drm_i915_private *dev_priv = dev->dev_private;
9927 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
9928 int pipe = intel_crtc->pipe;
4b0e333e
CW
9929 uint32_t cntl;
9930
9931 cntl = 0;
9932 if (base) {
9933 cntl = MCURSOR_GAMMA_ENABLE;
3dd512fb 9934 switch (intel_crtc->base.cursor->state->crtc_w) {
4726e0b0
SK
9935 case 64:
9936 cntl |= CURSOR_MODE_64_ARGB_AX;
9937 break;
9938 case 128:
9939 cntl |= CURSOR_MODE_128_ARGB_AX;
9940 break;
9941 case 256:
9942 cntl |= CURSOR_MODE_256_ARGB_AX;
9943 break;
9944 default:
3dd512fb 9945 MISSING_CASE(intel_crtc->base.cursor->state->crtc_w);
4726e0b0 9946 return;
65a21cd6 9947 }
4b0e333e 9948 cntl |= pipe << 28; /* Connect to correct pipe */
47bf17a7 9949
fc6f93bc 9950 if (HAS_DDI(dev))
47bf17a7 9951 cntl |= CURSOR_PIPE_CSC_ENABLE;
4b0e333e 9952 }
65a21cd6 9953
8e7d688b 9954 if (crtc->cursor->state->rotation == BIT(DRM_ROTATE_180))
4398ad45
VS
9955 cntl |= CURSOR_ROTATE_180;
9956
4b0e333e
CW
9957 if (intel_crtc->cursor_cntl != cntl) {
9958 I915_WRITE(CURCNTR(pipe), cntl);
9959 POSTING_READ(CURCNTR(pipe));
9960 intel_crtc->cursor_cntl = cntl;
65a21cd6 9961 }
4b0e333e 9962
65a21cd6 9963 /* and commit changes on next vblank */
5efb3e28
VS
9964 I915_WRITE(CURBASE(pipe), base);
9965 POSTING_READ(CURBASE(pipe));
99d1f387
VS
9966
9967 intel_crtc->cursor_base = base;
65a21cd6
JB
9968}
9969
cda4b7d3 9970/* If no-part of the cursor is visible on the framebuffer, then the GPU may hang... */
6b383a7f
CW
9971static void intel_crtc_update_cursor(struct drm_crtc *crtc,
9972 bool on)
cda4b7d3
CW
9973{
9974 struct drm_device *dev = crtc->dev;
9975 struct drm_i915_private *dev_priv = dev->dev_private;
9976 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
9977 int pipe = intel_crtc->pipe;
9b4101be
ML
9978 struct drm_plane_state *cursor_state = crtc->cursor->state;
9979 int x = cursor_state->crtc_x;
9980 int y = cursor_state->crtc_y;
d6e4db15 9981 u32 base = 0, pos = 0;
cda4b7d3 9982
d6e4db15 9983 if (on)
cda4b7d3 9984 base = intel_crtc->cursor_addr;
cda4b7d3 9985
6e3c9717 9986 if (x >= intel_crtc->config->pipe_src_w)
d6e4db15
VS
9987 base = 0;
9988
6e3c9717 9989 if (y >= intel_crtc->config->pipe_src_h)
cda4b7d3
CW
9990 base = 0;
9991
9992 if (x < 0) {
9b4101be 9993 if (x + cursor_state->crtc_w <= 0)
cda4b7d3
CW
9994 base = 0;
9995
9996 pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
9997 x = -x;
9998 }
9999 pos |= x << CURSOR_X_SHIFT;
10000
10001 if (y < 0) {
9b4101be 10002 if (y + cursor_state->crtc_h <= 0)
cda4b7d3
CW
10003 base = 0;
10004
10005 pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
10006 y = -y;
10007 }
10008 pos |= y << CURSOR_Y_SHIFT;
10009
4b0e333e 10010 if (base == 0 && intel_crtc->cursor_base == 0)
cda4b7d3
CW
10011 return;
10012
5efb3e28
VS
10013 I915_WRITE(CURPOS(pipe), pos);
10014
4398ad45
VS
10015 /* ILK+ do this automagically */
10016 if (HAS_GMCH_DISPLAY(dev) &&
8e7d688b 10017 crtc->cursor->state->rotation == BIT(DRM_ROTATE_180)) {
9b4101be
ML
10018 base += (cursor_state->crtc_h *
10019 cursor_state->crtc_w - 1) * 4;
4398ad45
VS
10020 }
10021
8ac54669 10022 if (IS_845G(dev) || IS_I865G(dev))
5efb3e28
VS
10023 i845_update_cursor(crtc, base);
10024 else
10025 i9xx_update_cursor(crtc, base);
cda4b7d3
CW
10026}
10027
dc41c154
VS
10028static bool cursor_size_ok(struct drm_device *dev,
10029 uint32_t width, uint32_t height)
10030{
10031 if (width == 0 || height == 0)
10032 return false;
10033
10034 /*
10035 * 845g/865g are special in that they are only limited by
10036 * the width of their cursors, the height is arbitrary up to
10037 * the precision of the register. Everything else requires
10038 * square cursors, limited to a few power-of-two sizes.
10039 */
10040 if (IS_845G(dev) || IS_I865G(dev)) {
10041 if ((width & 63) != 0)
10042 return false;
10043
10044 if (width > (IS_845G(dev) ? 64 : 512))
10045 return false;
10046
10047 if (height > 1023)
10048 return false;
10049 } else {
10050 switch (width | height) {
10051 case 256:
10052 case 128:
10053 if (IS_GEN2(dev))
10054 return false;
10055 case 64:
10056 break;
10057 default:
10058 return false;
10059 }
10060 }
10061
10062 return true;
10063}
10064
79e53945 10065static void intel_crtc_gamma_set(struct drm_crtc *crtc, u16 *red, u16 *green,
7203425a 10066 u16 *blue, uint32_t start, uint32_t size)
79e53945 10067{
7203425a 10068 int end = (start + size > 256) ? 256 : start + size, i;
79e53945 10069 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
79e53945 10070
7203425a 10071 for (i = start; i < end; i++) {
79e53945
JB
10072 intel_crtc->lut_r[i] = red[i] >> 8;
10073 intel_crtc->lut_g[i] = green[i] >> 8;
10074 intel_crtc->lut_b[i] = blue[i] >> 8;
10075 }
10076
10077 intel_crtc_load_lut(crtc);
10078}
10079
79e53945
JB
10080/* VESA 640x480x72Hz mode to set on the pipe */
10081static struct drm_display_mode load_detect_mode = {
10082 DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
10083 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
10084};
10085
a8bb6818
DV
10086struct drm_framebuffer *
10087__intel_framebuffer_create(struct drm_device *dev,
10088 struct drm_mode_fb_cmd2 *mode_cmd,
10089 struct drm_i915_gem_object *obj)
d2dff872
CW
10090{
10091 struct intel_framebuffer *intel_fb;
10092 int ret;
10093
10094 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
10095 if (!intel_fb) {
6ccb81f2 10096 drm_gem_object_unreference(&obj->base);
d2dff872
CW
10097 return ERR_PTR(-ENOMEM);
10098 }
10099
10100 ret = intel_framebuffer_init(dev, intel_fb, mode_cmd, obj);
dd4916c5
DV
10101 if (ret)
10102 goto err;
d2dff872
CW
10103
10104 return &intel_fb->base;
dd4916c5 10105err:
6ccb81f2 10106 drm_gem_object_unreference(&obj->base);
dd4916c5
DV
10107 kfree(intel_fb);
10108
10109 return ERR_PTR(ret);
d2dff872
CW
10110}
10111
b5ea642a 10112static struct drm_framebuffer *
a8bb6818
DV
10113intel_framebuffer_create(struct drm_device *dev,
10114 struct drm_mode_fb_cmd2 *mode_cmd,
10115 struct drm_i915_gem_object *obj)
10116{
10117 struct drm_framebuffer *fb;
10118 int ret;
10119
10120 ret = i915_mutex_lock_interruptible(dev);
10121 if (ret)
10122 return ERR_PTR(ret);
10123 fb = __intel_framebuffer_create(dev, mode_cmd, obj);
10124 mutex_unlock(&dev->struct_mutex);
10125
10126 return fb;
10127}
10128
d2dff872
CW
10129static u32
10130intel_framebuffer_pitch_for_width(int width, int bpp)
10131{
10132 u32 pitch = DIV_ROUND_UP(width * bpp, 8);
10133 return ALIGN(pitch, 64);
10134}
10135
10136static u32
10137intel_framebuffer_size_for_mode(struct drm_display_mode *mode, int bpp)
10138{
10139 u32 pitch = intel_framebuffer_pitch_for_width(mode->hdisplay, bpp);
1267a26b 10140 return PAGE_ALIGN(pitch * mode->vdisplay);
d2dff872
CW
10141}
10142
10143static struct drm_framebuffer *
10144intel_framebuffer_create_for_mode(struct drm_device *dev,
10145 struct drm_display_mode *mode,
10146 int depth, int bpp)
10147{
10148 struct drm_i915_gem_object *obj;
0fed39bd 10149 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
d2dff872
CW
10150
10151 obj = i915_gem_alloc_object(dev,
10152 intel_framebuffer_size_for_mode(mode, bpp));
10153 if (obj == NULL)
10154 return ERR_PTR(-ENOMEM);
10155
10156 mode_cmd.width = mode->hdisplay;
10157 mode_cmd.height = mode->vdisplay;
308e5bcb
JB
10158 mode_cmd.pitches[0] = intel_framebuffer_pitch_for_width(mode_cmd.width,
10159 bpp);
5ca0c34a 10160 mode_cmd.pixel_format = drm_mode_legacy_fb_format(bpp, depth);
d2dff872
CW
10161
10162 return intel_framebuffer_create(dev, &mode_cmd, obj);
10163}
10164
10165static struct drm_framebuffer *
10166mode_fits_in_fbdev(struct drm_device *dev,
10167 struct drm_display_mode *mode)
10168{
0695726e 10169#ifdef CONFIG_DRM_FBDEV_EMULATION
d2dff872
CW
10170 struct drm_i915_private *dev_priv = dev->dev_private;
10171 struct drm_i915_gem_object *obj;
10172 struct drm_framebuffer *fb;
10173
4c0e5528 10174 if (!dev_priv->fbdev)
d2dff872
CW
10175 return NULL;
10176
4c0e5528 10177 if (!dev_priv->fbdev->fb)
d2dff872
CW
10178 return NULL;
10179
4c0e5528
DV
10180 obj = dev_priv->fbdev->fb->obj;
10181 BUG_ON(!obj);
10182
8bcd4553 10183 fb = &dev_priv->fbdev->fb->base;
01f2c773
VS
10184 if (fb->pitches[0] < intel_framebuffer_pitch_for_width(mode->hdisplay,
10185 fb->bits_per_pixel))
d2dff872
CW
10186 return NULL;
10187
01f2c773 10188 if (obj->base.size < mode->vdisplay * fb->pitches[0])
d2dff872
CW
10189 return NULL;
10190
10191 return fb;
4520f53a
DV
10192#else
10193 return NULL;
10194#endif
d2dff872
CW
10195}
10196
d3a40d1b
ACO
10197static int intel_modeset_setup_plane_state(struct drm_atomic_state *state,
10198 struct drm_crtc *crtc,
10199 struct drm_display_mode *mode,
10200 struct drm_framebuffer *fb,
10201 int x, int y)
10202{
10203 struct drm_plane_state *plane_state;
10204 int hdisplay, vdisplay;
10205 int ret;
10206
10207 plane_state = drm_atomic_get_plane_state(state, crtc->primary);
10208 if (IS_ERR(plane_state))
10209 return PTR_ERR(plane_state);
10210
10211 if (mode)
10212 drm_crtc_get_hv_timing(mode, &hdisplay, &vdisplay);
10213 else
10214 hdisplay = vdisplay = 0;
10215
10216 ret = drm_atomic_set_crtc_for_plane(plane_state, fb ? crtc : NULL);
10217 if (ret)
10218 return ret;
10219 drm_atomic_set_fb_for_plane(plane_state, fb);
10220 plane_state->crtc_x = 0;
10221 plane_state->crtc_y = 0;
10222 plane_state->crtc_w = hdisplay;
10223 plane_state->crtc_h = vdisplay;
10224 plane_state->src_x = x << 16;
10225 plane_state->src_y = y << 16;
10226 plane_state->src_w = hdisplay << 16;
10227 plane_state->src_h = vdisplay << 16;
10228
10229 return 0;
10230}
10231
d2434ab7 10232bool intel_get_load_detect_pipe(struct drm_connector *connector,
7173188d 10233 struct drm_display_mode *mode,
51fd371b
RC
10234 struct intel_load_detect_pipe *old,
10235 struct drm_modeset_acquire_ctx *ctx)
79e53945
JB
10236{
10237 struct intel_crtc *intel_crtc;
d2434ab7
DV
10238 struct intel_encoder *intel_encoder =
10239 intel_attached_encoder(connector);
79e53945 10240 struct drm_crtc *possible_crtc;
4ef69c7a 10241 struct drm_encoder *encoder = &intel_encoder->base;
79e53945
JB
10242 struct drm_crtc *crtc = NULL;
10243 struct drm_device *dev = encoder->dev;
94352cf9 10244 struct drm_framebuffer *fb;
51fd371b 10245 struct drm_mode_config *config = &dev->mode_config;
83a57153 10246 struct drm_atomic_state *state = NULL;
944b0c76 10247 struct drm_connector_state *connector_state;
4be07317 10248 struct intel_crtc_state *crtc_state;
51fd371b 10249 int ret, i = -1;
79e53945 10250
d2dff872 10251 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
c23cc417 10252 connector->base.id, connector->name,
8e329a03 10253 encoder->base.id, encoder->name);
d2dff872 10254
51fd371b
RC
10255retry:
10256 ret = drm_modeset_lock(&config->connection_mutex, ctx);
10257 if (ret)
ad3c558f 10258 goto fail;
6e9f798d 10259
79e53945
JB
10260 /*
10261 * Algorithm gets a little messy:
7a5e4805 10262 *
79e53945
JB
10263 * - if the connector already has an assigned crtc, use it (but make
10264 * sure it's on first)
7a5e4805 10265 *
79e53945
JB
10266 * - try to find the first unused crtc that can drive this connector,
10267 * and use that if we find one
79e53945
JB
10268 */
10269
10270 /* See if we already have a CRTC for this connector */
10271 if (encoder->crtc) {
10272 crtc = encoder->crtc;
8261b191 10273
51fd371b 10274 ret = drm_modeset_lock(&crtc->mutex, ctx);
4d02e2de 10275 if (ret)
ad3c558f 10276 goto fail;
4d02e2de 10277 ret = drm_modeset_lock(&crtc->primary->mutex, ctx);
51fd371b 10278 if (ret)
ad3c558f 10279 goto fail;
7b24056b 10280
24218aac 10281 old->dpms_mode = connector->dpms;
8261b191
CW
10282 old->load_detect_temp = false;
10283
10284 /* Make sure the crtc and connector are running */
24218aac
DV
10285 if (connector->dpms != DRM_MODE_DPMS_ON)
10286 connector->funcs->dpms(connector, DRM_MODE_DPMS_ON);
8261b191 10287
7173188d 10288 return true;
79e53945
JB
10289 }
10290
10291 /* Find an unused one (if possible) */
70e1e0ec 10292 for_each_crtc(dev, possible_crtc) {
79e53945
JB
10293 i++;
10294 if (!(encoder->possible_crtcs & (1 << i)))
10295 continue;
83d65738 10296 if (possible_crtc->state->enable)
a459249c 10297 continue;
a459249c
VS
10298
10299 crtc = possible_crtc;
10300 break;
79e53945
JB
10301 }
10302
10303 /*
10304 * If we didn't find an unused CRTC, don't use any.
10305 */
10306 if (!crtc) {
7173188d 10307 DRM_DEBUG_KMS("no pipe available for load-detect\n");
ad3c558f 10308 goto fail;
79e53945
JB
10309 }
10310
51fd371b
RC
10311 ret = drm_modeset_lock(&crtc->mutex, ctx);
10312 if (ret)
ad3c558f 10313 goto fail;
4d02e2de
DV
10314 ret = drm_modeset_lock(&crtc->primary->mutex, ctx);
10315 if (ret)
ad3c558f 10316 goto fail;
79e53945
JB
10317
10318 intel_crtc = to_intel_crtc(crtc);
24218aac 10319 old->dpms_mode = connector->dpms;
8261b191 10320 old->load_detect_temp = true;
d2dff872 10321 old->release_fb = NULL;
79e53945 10322
83a57153
ACO
10323 state = drm_atomic_state_alloc(dev);
10324 if (!state)
10325 return false;
10326
10327 state->acquire_ctx = ctx;
10328
944b0c76
ACO
10329 connector_state = drm_atomic_get_connector_state(state, connector);
10330 if (IS_ERR(connector_state)) {
10331 ret = PTR_ERR(connector_state);
10332 goto fail;
10333 }
10334
10335 connector_state->crtc = crtc;
10336 connector_state->best_encoder = &intel_encoder->base;
10337
4be07317
ACO
10338 crtc_state = intel_atomic_get_crtc_state(state, intel_crtc);
10339 if (IS_ERR(crtc_state)) {
10340 ret = PTR_ERR(crtc_state);
10341 goto fail;
10342 }
10343
49d6fa21 10344 crtc_state->base.active = crtc_state->base.enable = true;
4be07317 10345
6492711d
CW
10346 if (!mode)
10347 mode = &load_detect_mode;
79e53945 10348
d2dff872
CW
10349 /* We need a framebuffer large enough to accommodate all accesses
10350 * that the plane may generate whilst we perform load detection.
10351 * We can not rely on the fbcon either being present (we get called
10352 * during its initialisation to detect all boot displays, or it may
10353 * not even exist) or that it is large enough to satisfy the
10354 * requested mode.
10355 */
94352cf9
DV
10356 fb = mode_fits_in_fbdev(dev, mode);
10357 if (fb == NULL) {
d2dff872 10358 DRM_DEBUG_KMS("creating tmp fb for load-detection\n");
94352cf9
DV
10359 fb = intel_framebuffer_create_for_mode(dev, mode, 24, 32);
10360 old->release_fb = fb;
d2dff872
CW
10361 } else
10362 DRM_DEBUG_KMS("reusing fbdev for load-detection framebuffer\n");
94352cf9 10363 if (IS_ERR(fb)) {
d2dff872 10364 DRM_DEBUG_KMS("failed to allocate framebuffer for load-detection\n");
412b61d8 10365 goto fail;
79e53945 10366 }
79e53945 10367
d3a40d1b
ACO
10368 ret = intel_modeset_setup_plane_state(state, crtc, mode, fb, 0, 0);
10369 if (ret)
10370 goto fail;
10371
8c7b5ccb
ACO
10372 drm_mode_copy(&crtc_state->base.mode, mode);
10373
74c090b1 10374 if (drm_atomic_commit(state)) {
6492711d 10375 DRM_DEBUG_KMS("failed to set mode on load-detect pipe\n");
d2dff872
CW
10376 if (old->release_fb)
10377 old->release_fb->funcs->destroy(old->release_fb);
412b61d8 10378 goto fail;
79e53945 10379 }
9128b040 10380 crtc->primary->crtc = crtc;
7173188d 10381
79e53945 10382 /* let the connector get through one full cycle before testing */
9d0498a2 10383 intel_wait_for_vblank(dev, intel_crtc->pipe);
7173188d 10384 return true;
412b61d8 10385
ad3c558f 10386fail:
e5d958ef
ACO
10387 drm_atomic_state_free(state);
10388 state = NULL;
83a57153 10389
51fd371b
RC
10390 if (ret == -EDEADLK) {
10391 drm_modeset_backoff(ctx);
10392 goto retry;
10393 }
10394
412b61d8 10395 return false;
79e53945
JB
10396}
10397
d2434ab7 10398void intel_release_load_detect_pipe(struct drm_connector *connector,
49172fee
ACO
10399 struct intel_load_detect_pipe *old,
10400 struct drm_modeset_acquire_ctx *ctx)
79e53945 10401{
83a57153 10402 struct drm_device *dev = connector->dev;
d2434ab7
DV
10403 struct intel_encoder *intel_encoder =
10404 intel_attached_encoder(connector);
4ef69c7a 10405 struct drm_encoder *encoder = &intel_encoder->base;
7b24056b 10406 struct drm_crtc *crtc = encoder->crtc;
412b61d8 10407 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
83a57153 10408 struct drm_atomic_state *state;
944b0c76 10409 struct drm_connector_state *connector_state;
4be07317 10410 struct intel_crtc_state *crtc_state;
d3a40d1b 10411 int ret;
79e53945 10412
d2dff872 10413 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
c23cc417 10414 connector->base.id, connector->name,
8e329a03 10415 encoder->base.id, encoder->name);
d2dff872 10416
8261b191 10417 if (old->load_detect_temp) {
83a57153 10418 state = drm_atomic_state_alloc(dev);
944b0c76
ACO
10419 if (!state)
10420 goto fail;
83a57153
ACO
10421
10422 state->acquire_ctx = ctx;
10423
944b0c76
ACO
10424 connector_state = drm_atomic_get_connector_state(state, connector);
10425 if (IS_ERR(connector_state))
10426 goto fail;
10427
4be07317
ACO
10428 crtc_state = intel_atomic_get_crtc_state(state, intel_crtc);
10429 if (IS_ERR(crtc_state))
10430 goto fail;
10431
944b0c76
ACO
10432 connector_state->best_encoder = NULL;
10433 connector_state->crtc = NULL;
10434
49d6fa21 10435 crtc_state->base.enable = crtc_state->base.active = false;
4be07317 10436
d3a40d1b
ACO
10437 ret = intel_modeset_setup_plane_state(state, crtc, NULL, NULL,
10438 0, 0);
10439 if (ret)
10440 goto fail;
10441
74c090b1 10442 ret = drm_atomic_commit(state);
2bfb4627
ACO
10443 if (ret)
10444 goto fail;
d2dff872 10445
36206361
DV
10446 if (old->release_fb) {
10447 drm_framebuffer_unregister_private(old->release_fb);
10448 drm_framebuffer_unreference(old->release_fb);
10449 }
d2dff872 10450
0622a53c 10451 return;
79e53945
JB
10452 }
10453
c751ce4f 10454 /* Switch crtc and encoder back off if necessary */
24218aac
DV
10455 if (old->dpms_mode != DRM_MODE_DPMS_ON)
10456 connector->funcs->dpms(connector, old->dpms_mode);
944b0c76
ACO
10457
10458 return;
10459fail:
10460 DRM_DEBUG_KMS("Couldn't release load detect pipe.\n");
10461 drm_atomic_state_free(state);
79e53945
JB
10462}
10463
da4a1efa 10464static int i9xx_pll_refclk(struct drm_device *dev,
5cec258b 10465 const struct intel_crtc_state *pipe_config)
da4a1efa
VS
10466{
10467 struct drm_i915_private *dev_priv = dev->dev_private;
10468 u32 dpll = pipe_config->dpll_hw_state.dpll;
10469
10470 if ((dpll & PLL_REF_INPUT_MASK) == PLLB_REF_INPUT_SPREADSPECTRUMIN)
e91e941b 10471 return dev_priv->vbt.lvds_ssc_freq;
da4a1efa
VS
10472 else if (HAS_PCH_SPLIT(dev))
10473 return 120000;
10474 else if (!IS_GEN2(dev))
10475 return 96000;
10476 else
10477 return 48000;
10478}
10479
79e53945 10480/* Returns the clock of the currently programmed mode of the given pipe. */
f1f644dc 10481static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
5cec258b 10482 struct intel_crtc_state *pipe_config)
79e53945 10483{
f1f644dc 10484 struct drm_device *dev = crtc->base.dev;
79e53945 10485 struct drm_i915_private *dev_priv = dev->dev_private;
f1f644dc 10486 int pipe = pipe_config->cpu_transcoder;
293623f7 10487 u32 dpll = pipe_config->dpll_hw_state.dpll;
79e53945
JB
10488 u32 fp;
10489 intel_clock_t clock;
dccbea3b 10490 int port_clock;
da4a1efa 10491 int refclk = i9xx_pll_refclk(dev, pipe_config);
79e53945
JB
10492
10493 if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
293623f7 10494 fp = pipe_config->dpll_hw_state.fp0;
79e53945 10495 else
293623f7 10496 fp = pipe_config->dpll_hw_state.fp1;
79e53945
JB
10497
10498 clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
f2b115e6
AJ
10499 if (IS_PINEVIEW(dev)) {
10500 clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
10501 clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
2177832f
SL
10502 } else {
10503 clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
10504 clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
10505 }
10506
a6c45cf0 10507 if (!IS_GEN2(dev)) {
f2b115e6
AJ
10508 if (IS_PINEVIEW(dev))
10509 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
10510 DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
2177832f
SL
10511 else
10512 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
79e53945
JB
10513 DPLL_FPA01_P1_POST_DIV_SHIFT);
10514
10515 switch (dpll & DPLL_MODE_MASK) {
10516 case DPLLB_MODE_DAC_SERIAL:
10517 clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
10518 5 : 10;
10519 break;
10520 case DPLLB_MODE_LVDS:
10521 clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
10522 7 : 14;
10523 break;
10524 default:
28c97730 10525 DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
79e53945 10526 "mode\n", (int)(dpll & DPLL_MODE_MASK));
f1f644dc 10527 return;
79e53945
JB
10528 }
10529
ac58c3f0 10530 if (IS_PINEVIEW(dev))
dccbea3b 10531 port_clock = pnv_calc_dpll_params(refclk, &clock);
ac58c3f0 10532 else
dccbea3b 10533 port_clock = i9xx_calc_dpll_params(refclk, &clock);
79e53945 10534 } else {
0fb58223 10535 u32 lvds = IS_I830(dev) ? 0 : I915_READ(LVDS);
b1c560d1 10536 bool is_lvds = (pipe == 1) && (lvds & LVDS_PORT_EN);
79e53945
JB
10537
10538 if (is_lvds) {
10539 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
10540 DPLL_FPA01_P1_POST_DIV_SHIFT);
b1c560d1
VS
10541
10542 if (lvds & LVDS_CLKB_POWER_UP)
10543 clock.p2 = 7;
10544 else
10545 clock.p2 = 14;
79e53945
JB
10546 } else {
10547 if (dpll & PLL_P1_DIVIDE_BY_TWO)
10548 clock.p1 = 2;
10549 else {
10550 clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
10551 DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
10552 }
10553 if (dpll & PLL_P2_DIVIDE_BY_4)
10554 clock.p2 = 4;
10555 else
10556 clock.p2 = 2;
79e53945 10557 }
da4a1efa 10558
dccbea3b 10559 port_clock = i9xx_calc_dpll_params(refclk, &clock);
79e53945
JB
10560 }
10561
18442d08
VS
10562 /*
10563 * This value includes pixel_multiplier. We will use
241bfc38 10564 * port_clock to compute adjusted_mode.crtc_clock in the
18442d08
VS
10565 * encoder's get_config() function.
10566 */
dccbea3b 10567 pipe_config->port_clock = port_clock;
f1f644dc
JB
10568}
10569
6878da05
VS
10570int intel_dotclock_calculate(int link_freq,
10571 const struct intel_link_m_n *m_n)
f1f644dc 10572{
f1f644dc
JB
10573 /*
10574 * The calculation for the data clock is:
1041a02f 10575 * pixel_clock = ((m/n)*(link_clock * nr_lanes))/bpp
f1f644dc 10576 * But we want to avoid losing precison if possible, so:
1041a02f 10577 * pixel_clock = ((m * link_clock * nr_lanes)/(n*bpp))
f1f644dc
JB
10578 *
10579 * and the link clock is simpler:
1041a02f 10580 * link_clock = (m * link_clock) / n
f1f644dc
JB
10581 */
10582
6878da05
VS
10583 if (!m_n->link_n)
10584 return 0;
f1f644dc 10585
6878da05
VS
10586 return div_u64((u64)m_n->link_m * link_freq, m_n->link_n);
10587}
f1f644dc 10588
18442d08 10589static void ironlake_pch_clock_get(struct intel_crtc *crtc,
5cec258b 10590 struct intel_crtc_state *pipe_config)
6878da05
VS
10591{
10592 struct drm_device *dev = crtc->base.dev;
79e53945 10593
18442d08
VS
10594 /* read out port_clock from the DPLL */
10595 i9xx_crtc_clock_get(crtc, pipe_config);
f1f644dc 10596
f1f644dc 10597 /*
18442d08 10598 * This value does not include pixel_multiplier.
241bfc38 10599 * We will check that port_clock and adjusted_mode.crtc_clock
18442d08
VS
10600 * agree once we know their relationship in the encoder's
10601 * get_config() function.
79e53945 10602 */
2d112de7 10603 pipe_config->base.adjusted_mode.crtc_clock =
18442d08
VS
10604 intel_dotclock_calculate(intel_fdi_link_freq(dev) * 10000,
10605 &pipe_config->fdi_m_n);
79e53945
JB
10606}
10607
10608/** Returns the currently programmed mode of the given pipe. */
10609struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
10610 struct drm_crtc *crtc)
10611{
548f245b 10612 struct drm_i915_private *dev_priv = dev->dev_private;
79e53945 10613 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6e3c9717 10614 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
79e53945 10615 struct drm_display_mode *mode;
5cec258b 10616 struct intel_crtc_state pipe_config;
fe2b8f9d
PZ
10617 int htot = I915_READ(HTOTAL(cpu_transcoder));
10618 int hsync = I915_READ(HSYNC(cpu_transcoder));
10619 int vtot = I915_READ(VTOTAL(cpu_transcoder));
10620 int vsync = I915_READ(VSYNC(cpu_transcoder));
293623f7 10621 enum pipe pipe = intel_crtc->pipe;
79e53945
JB
10622
10623 mode = kzalloc(sizeof(*mode), GFP_KERNEL);
10624 if (!mode)
10625 return NULL;
10626
f1f644dc
JB
10627 /*
10628 * Construct a pipe_config sufficient for getting the clock info
10629 * back out of crtc_clock_get.
10630 *
10631 * Note, if LVDS ever uses a non-1 pixel multiplier, we'll need
10632 * to use a real value here instead.
10633 */
293623f7 10634 pipe_config.cpu_transcoder = (enum transcoder) pipe;
f1f644dc 10635 pipe_config.pixel_multiplier = 1;
293623f7
VS
10636 pipe_config.dpll_hw_state.dpll = I915_READ(DPLL(pipe));
10637 pipe_config.dpll_hw_state.fp0 = I915_READ(FP0(pipe));
10638 pipe_config.dpll_hw_state.fp1 = I915_READ(FP1(pipe));
f1f644dc
JB
10639 i9xx_crtc_clock_get(intel_crtc, &pipe_config);
10640
773ae034 10641 mode->clock = pipe_config.port_clock / pipe_config.pixel_multiplier;
79e53945
JB
10642 mode->hdisplay = (htot & 0xffff) + 1;
10643 mode->htotal = ((htot & 0xffff0000) >> 16) + 1;
10644 mode->hsync_start = (hsync & 0xffff) + 1;
10645 mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1;
10646 mode->vdisplay = (vtot & 0xffff) + 1;
10647 mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1;
10648 mode->vsync_start = (vsync & 0xffff) + 1;
10649 mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1;
10650
10651 drm_mode_set_name(mode);
79e53945
JB
10652
10653 return mode;
10654}
10655
f047e395
CW
10656void intel_mark_busy(struct drm_device *dev)
10657{
c67a470b
PZ
10658 struct drm_i915_private *dev_priv = dev->dev_private;
10659
f62a0076
CW
10660 if (dev_priv->mm.busy)
10661 return;
10662
43694d69 10663 intel_runtime_pm_get(dev_priv);
c67a470b 10664 i915_update_gfx_val(dev_priv);
43cf3bf0
CW
10665 if (INTEL_INFO(dev)->gen >= 6)
10666 gen6_rps_busy(dev_priv);
f62a0076 10667 dev_priv->mm.busy = true;
f047e395
CW
10668}
10669
10670void intel_mark_idle(struct drm_device *dev)
652c393a 10671{
c67a470b 10672 struct drm_i915_private *dev_priv = dev->dev_private;
652c393a 10673
f62a0076
CW
10674 if (!dev_priv->mm.busy)
10675 return;
10676
10677 dev_priv->mm.busy = false;
10678
3d13ef2e 10679 if (INTEL_INFO(dev)->gen >= 6)
b29c19b6 10680 gen6_rps_idle(dev->dev_private);
bb4cdd53 10681
43694d69 10682 intel_runtime_pm_put(dev_priv);
652c393a
JB
10683}
10684
79e53945
JB
10685static void intel_crtc_destroy(struct drm_crtc *crtc)
10686{
10687 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
67e77c5a
DV
10688 struct drm_device *dev = crtc->dev;
10689 struct intel_unpin_work *work;
67e77c5a 10690
5e2d7afc 10691 spin_lock_irq(&dev->event_lock);
67e77c5a
DV
10692 work = intel_crtc->unpin_work;
10693 intel_crtc->unpin_work = NULL;
5e2d7afc 10694 spin_unlock_irq(&dev->event_lock);
67e77c5a
DV
10695
10696 if (work) {
10697 cancel_work_sync(&work->work);
10698 kfree(work);
10699 }
79e53945
JB
10700
10701 drm_crtc_cleanup(crtc);
67e77c5a 10702
79e53945
JB
10703 kfree(intel_crtc);
10704}
10705
6b95a207
KH
10706static void intel_unpin_work_fn(struct work_struct *__work)
10707{
10708 struct intel_unpin_work *work =
10709 container_of(__work, struct intel_unpin_work, work);
a9ff8714
VS
10710 struct intel_crtc *crtc = to_intel_crtc(work->crtc);
10711 struct drm_device *dev = crtc->base.dev;
10712 struct drm_plane *primary = crtc->base.primary;
6b95a207 10713
b4a98e57 10714 mutex_lock(&dev->struct_mutex);
a9ff8714 10715 intel_unpin_fb_obj(work->old_fb, primary->state);
05394f39 10716 drm_gem_object_unreference(&work->pending_flip_obj->base);
d9e86c0e 10717
f06cc1b9 10718 if (work->flip_queued_req)
146d84f0 10719 i915_gem_request_assign(&work->flip_queued_req, NULL);
b4a98e57
CW
10720 mutex_unlock(&dev->struct_mutex);
10721
a9ff8714 10722 intel_frontbuffer_flip_complete(dev, to_intel_plane(primary)->frontbuffer_bit);
89ed88ba 10723 drm_framebuffer_unreference(work->old_fb);
f99d7069 10724
a9ff8714
VS
10725 BUG_ON(atomic_read(&crtc->unpin_work_count) == 0);
10726 atomic_dec(&crtc->unpin_work_count);
b4a98e57 10727
6b95a207
KH
10728 kfree(work);
10729}
10730
1afe3e9d 10731static void do_intel_finish_page_flip(struct drm_device *dev,
49b14a5c 10732 struct drm_crtc *crtc)
6b95a207 10733{
6b95a207
KH
10734 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
10735 struct intel_unpin_work *work;
6b95a207
KH
10736 unsigned long flags;
10737
10738 /* Ignore early vblank irqs */
10739 if (intel_crtc == NULL)
10740 return;
10741
f326038a
DV
10742 /*
10743 * This is called both by irq handlers and the reset code (to complete
10744 * lost pageflips) so needs the full irqsave spinlocks.
10745 */
6b95a207
KH
10746 spin_lock_irqsave(&dev->event_lock, flags);
10747 work = intel_crtc->unpin_work;
e7d841ca
CW
10748
10749 /* Ensure we don't miss a work->pending update ... */
10750 smp_rmb();
10751
10752 if (work == NULL || atomic_read(&work->pending) < INTEL_FLIP_COMPLETE) {
6b95a207
KH
10753 spin_unlock_irqrestore(&dev->event_lock, flags);
10754 return;
10755 }
10756
d6bbafa1 10757 page_flip_completed(intel_crtc);
0af7e4df 10758
6b95a207 10759 spin_unlock_irqrestore(&dev->event_lock, flags);
6b95a207
KH
10760}
10761
1afe3e9d
JB
10762void intel_finish_page_flip(struct drm_device *dev, int pipe)
10763{
fbee40df 10764 struct drm_i915_private *dev_priv = dev->dev_private;
1afe3e9d
JB
10765 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
10766
49b14a5c 10767 do_intel_finish_page_flip(dev, crtc);
1afe3e9d
JB
10768}
10769
10770void intel_finish_page_flip_plane(struct drm_device *dev, int plane)
10771{
fbee40df 10772 struct drm_i915_private *dev_priv = dev->dev_private;
1afe3e9d
JB
10773 struct drm_crtc *crtc = dev_priv->plane_to_crtc_mapping[plane];
10774
49b14a5c 10775 do_intel_finish_page_flip(dev, crtc);
1afe3e9d
JB
10776}
10777
75f7f3ec
VS
10778/* Is 'a' after or equal to 'b'? */
10779static bool g4x_flip_count_after_eq(u32 a, u32 b)
10780{
10781 return !((a - b) & 0x80000000);
10782}
10783
10784static bool page_flip_finished(struct intel_crtc *crtc)
10785{
10786 struct drm_device *dev = crtc->base.dev;
10787 struct drm_i915_private *dev_priv = dev->dev_private;
10788
bdfa7542
VS
10789 if (i915_reset_in_progress(&dev_priv->gpu_error) ||
10790 crtc->reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
10791 return true;
10792
75f7f3ec
VS
10793 /*
10794 * The relevant registers doen't exist on pre-ctg.
10795 * As the flip done interrupt doesn't trigger for mmio
10796 * flips on gmch platforms, a flip count check isn't
10797 * really needed there. But since ctg has the registers,
10798 * include it in the check anyway.
10799 */
10800 if (INTEL_INFO(dev)->gen < 5 && !IS_G4X(dev))
10801 return true;
10802
10803 /*
10804 * A DSPSURFLIVE check isn't enough in case the mmio and CS flips
10805 * used the same base address. In that case the mmio flip might
10806 * have completed, but the CS hasn't even executed the flip yet.
10807 *
10808 * A flip count check isn't enough as the CS might have updated
10809 * the base address just after start of vblank, but before we
10810 * managed to process the interrupt. This means we'd complete the
10811 * CS flip too soon.
10812 *
10813 * Combining both checks should get us a good enough result. It may
10814 * still happen that the CS flip has been executed, but has not
10815 * yet actually completed. But in case the base address is the same
10816 * anyway, we don't really care.
10817 */
10818 return (I915_READ(DSPSURFLIVE(crtc->plane)) & ~0xfff) ==
10819 crtc->unpin_work->gtt_offset &&
fd8f507c 10820 g4x_flip_count_after_eq(I915_READ(PIPE_FLIPCOUNT_G4X(crtc->pipe)),
75f7f3ec
VS
10821 crtc->unpin_work->flip_count);
10822}
10823
6b95a207
KH
10824void intel_prepare_page_flip(struct drm_device *dev, int plane)
10825{
fbee40df 10826 struct drm_i915_private *dev_priv = dev->dev_private;
6b95a207
KH
10827 struct intel_crtc *intel_crtc =
10828 to_intel_crtc(dev_priv->plane_to_crtc_mapping[plane]);
10829 unsigned long flags;
10830
f326038a
DV
10831
10832 /*
10833 * This is called both by irq handlers and the reset code (to complete
10834 * lost pageflips) so needs the full irqsave spinlocks.
10835 *
10836 * NB: An MMIO update of the plane base pointer will also
e7d841ca
CW
10837 * generate a page-flip completion irq, i.e. every modeset
10838 * is also accompanied by a spurious intel_prepare_page_flip().
10839 */
6b95a207 10840 spin_lock_irqsave(&dev->event_lock, flags);
75f7f3ec 10841 if (intel_crtc->unpin_work && page_flip_finished(intel_crtc))
e7d841ca 10842 atomic_inc_not_zero(&intel_crtc->unpin_work->pending);
6b95a207
KH
10843 spin_unlock_irqrestore(&dev->event_lock, flags);
10844}
10845
6042639c 10846static inline void intel_mark_page_flip_active(struct intel_unpin_work *work)
e7d841ca
CW
10847{
10848 /* Ensure that the work item is consistent when activating it ... */
10849 smp_wmb();
6042639c 10850 atomic_set(&work->pending, INTEL_FLIP_PENDING);
e7d841ca
CW
10851 /* and that it is marked active as soon as the irq could fire. */
10852 smp_wmb();
10853}
10854
8c9f3aaf
JB
10855static int intel_gen2_queue_flip(struct drm_device *dev,
10856 struct drm_crtc *crtc,
10857 struct drm_framebuffer *fb,
ed8d1975 10858 struct drm_i915_gem_object *obj,
6258fbe2 10859 struct drm_i915_gem_request *req,
ed8d1975 10860 uint32_t flags)
8c9f3aaf 10861{
6258fbe2 10862 struct intel_engine_cs *ring = req->ring;
8c9f3aaf 10863 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8c9f3aaf
JB
10864 u32 flip_mask;
10865 int ret;
10866
5fb9de1a 10867 ret = intel_ring_begin(req, 6);
8c9f3aaf 10868 if (ret)
4fa62c89 10869 return ret;
8c9f3aaf
JB
10870
10871 /* Can't queue multiple flips, so wait for the previous
10872 * one to finish before executing the next.
10873 */
10874 if (intel_crtc->plane)
10875 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
10876 else
10877 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
6d90c952
DV
10878 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
10879 intel_ring_emit(ring, MI_NOOP);
10880 intel_ring_emit(ring, MI_DISPLAY_FLIP |
10881 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
10882 intel_ring_emit(ring, fb->pitches[0]);
75f7f3ec 10883 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
6d90c952 10884 intel_ring_emit(ring, 0); /* aux display base address, unused */
e7d841ca 10885
6042639c 10886 intel_mark_page_flip_active(intel_crtc->unpin_work);
83d4092b 10887 return 0;
8c9f3aaf
JB
10888}
10889
10890static int intel_gen3_queue_flip(struct drm_device *dev,
10891 struct drm_crtc *crtc,
10892 struct drm_framebuffer *fb,
ed8d1975 10893 struct drm_i915_gem_object *obj,
6258fbe2 10894 struct drm_i915_gem_request *req,
ed8d1975 10895 uint32_t flags)
8c9f3aaf 10896{
6258fbe2 10897 struct intel_engine_cs *ring = req->ring;
8c9f3aaf 10898 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8c9f3aaf
JB
10899 u32 flip_mask;
10900 int ret;
10901
5fb9de1a 10902 ret = intel_ring_begin(req, 6);
8c9f3aaf 10903 if (ret)
4fa62c89 10904 return ret;
8c9f3aaf
JB
10905
10906 if (intel_crtc->plane)
10907 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
10908 else
10909 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
6d90c952
DV
10910 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
10911 intel_ring_emit(ring, MI_NOOP);
10912 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 |
10913 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
10914 intel_ring_emit(ring, fb->pitches[0]);
75f7f3ec 10915 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
6d90c952
DV
10916 intel_ring_emit(ring, MI_NOOP);
10917
6042639c 10918 intel_mark_page_flip_active(intel_crtc->unpin_work);
83d4092b 10919 return 0;
8c9f3aaf
JB
10920}
10921
10922static int intel_gen4_queue_flip(struct drm_device *dev,
10923 struct drm_crtc *crtc,
10924 struct drm_framebuffer *fb,
ed8d1975 10925 struct drm_i915_gem_object *obj,
6258fbe2 10926 struct drm_i915_gem_request *req,
ed8d1975 10927 uint32_t flags)
8c9f3aaf 10928{
6258fbe2 10929 struct intel_engine_cs *ring = req->ring;
8c9f3aaf
JB
10930 struct drm_i915_private *dev_priv = dev->dev_private;
10931 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
10932 uint32_t pf, pipesrc;
10933 int ret;
10934
5fb9de1a 10935 ret = intel_ring_begin(req, 4);
8c9f3aaf 10936 if (ret)
4fa62c89 10937 return ret;
8c9f3aaf
JB
10938
10939 /* i965+ uses the linear or tiled offsets from the
10940 * Display Registers (which do not change across a page-flip)
10941 * so we need only reprogram the base address.
10942 */
6d90c952
DV
10943 intel_ring_emit(ring, MI_DISPLAY_FLIP |
10944 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
10945 intel_ring_emit(ring, fb->pitches[0]);
75f7f3ec 10946 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset |
c2c75131 10947 obj->tiling_mode);
8c9f3aaf
JB
10948
10949 /* XXX Enabling the panel-fitter across page-flip is so far
10950 * untested on non-native modes, so ignore it for now.
10951 * pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
10952 */
10953 pf = 0;
10954 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
6d90c952 10955 intel_ring_emit(ring, pf | pipesrc);
e7d841ca 10956
6042639c 10957 intel_mark_page_flip_active(intel_crtc->unpin_work);
83d4092b 10958 return 0;
8c9f3aaf
JB
10959}
10960
10961static int intel_gen6_queue_flip(struct drm_device *dev,
10962 struct drm_crtc *crtc,
10963 struct drm_framebuffer *fb,
ed8d1975 10964 struct drm_i915_gem_object *obj,
6258fbe2 10965 struct drm_i915_gem_request *req,
ed8d1975 10966 uint32_t flags)
8c9f3aaf 10967{
6258fbe2 10968 struct intel_engine_cs *ring = req->ring;
8c9f3aaf
JB
10969 struct drm_i915_private *dev_priv = dev->dev_private;
10970 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
10971 uint32_t pf, pipesrc;
10972 int ret;
10973
5fb9de1a 10974 ret = intel_ring_begin(req, 4);
8c9f3aaf 10975 if (ret)
4fa62c89 10976 return ret;
8c9f3aaf 10977
6d90c952
DV
10978 intel_ring_emit(ring, MI_DISPLAY_FLIP |
10979 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
10980 intel_ring_emit(ring, fb->pitches[0] | obj->tiling_mode);
75f7f3ec 10981 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
8c9f3aaf 10982
dc257cf1
DV
10983 /* Contrary to the suggestions in the documentation,
10984 * "Enable Panel Fitter" does not seem to be required when page
10985 * flipping with a non-native mode, and worse causes a normal
10986 * modeset to fail.
10987 * pf = I915_READ(PF_CTL(intel_crtc->pipe)) & PF_ENABLE;
10988 */
10989 pf = 0;
8c9f3aaf 10990 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
6d90c952 10991 intel_ring_emit(ring, pf | pipesrc);
e7d841ca 10992
6042639c 10993 intel_mark_page_flip_active(intel_crtc->unpin_work);
83d4092b 10994 return 0;
8c9f3aaf
JB
10995}
10996
7c9017e5
JB
10997static int intel_gen7_queue_flip(struct drm_device *dev,
10998 struct drm_crtc *crtc,
10999 struct drm_framebuffer *fb,
ed8d1975 11000 struct drm_i915_gem_object *obj,
6258fbe2 11001 struct drm_i915_gem_request *req,
ed8d1975 11002 uint32_t flags)
7c9017e5 11003{
6258fbe2 11004 struct intel_engine_cs *ring = req->ring;
7c9017e5 11005 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
cb05d8de 11006 uint32_t plane_bit = 0;
ffe74d75
CW
11007 int len, ret;
11008
eba905b2 11009 switch (intel_crtc->plane) {
cb05d8de
DV
11010 case PLANE_A:
11011 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_A;
11012 break;
11013 case PLANE_B:
11014 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_B;
11015 break;
11016 case PLANE_C:
11017 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_C;
11018 break;
11019 default:
11020 WARN_ONCE(1, "unknown plane in flip command\n");
4fa62c89 11021 return -ENODEV;
cb05d8de
DV
11022 }
11023
ffe74d75 11024 len = 4;
f476828a 11025 if (ring->id == RCS) {
ffe74d75 11026 len += 6;
f476828a
DL
11027 /*
11028 * On Gen 8, SRM is now taking an extra dword to accommodate
11029 * 48bits addresses, and we need a NOOP for the batch size to
11030 * stay even.
11031 */
11032 if (IS_GEN8(dev))
11033 len += 2;
11034 }
ffe74d75 11035
f66fab8e
VS
11036 /*
11037 * BSpec MI_DISPLAY_FLIP for IVB:
11038 * "The full packet must be contained within the same cache line."
11039 *
11040 * Currently the LRI+SRM+MI_DISPLAY_FLIP all fit within the same
11041 * cacheline, if we ever start emitting more commands before
11042 * the MI_DISPLAY_FLIP we may need to first emit everything else,
11043 * then do the cacheline alignment, and finally emit the
11044 * MI_DISPLAY_FLIP.
11045 */
bba09b12 11046 ret = intel_ring_cacheline_align(req);
f66fab8e 11047 if (ret)
4fa62c89 11048 return ret;
f66fab8e 11049
5fb9de1a 11050 ret = intel_ring_begin(req, len);
7c9017e5 11051 if (ret)
4fa62c89 11052 return ret;
7c9017e5 11053
ffe74d75
CW
11054 /* Unmask the flip-done completion message. Note that the bspec says that
11055 * we should do this for both the BCS and RCS, and that we must not unmask
11056 * more than one flip event at any time (or ensure that one flip message
11057 * can be sent by waiting for flip-done prior to queueing new flips).
11058 * Experimentation says that BCS works despite DERRMR masking all
11059 * flip-done completion events and that unmasking all planes at once
11060 * for the RCS also doesn't appear to drop events. Setting the DERRMR
11061 * to zero does lead to lockups within MI_DISPLAY_FLIP.
11062 */
11063 if (ring->id == RCS) {
11064 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
11065 intel_ring_emit(ring, DERRMR);
11066 intel_ring_emit(ring, ~(DERRMR_PIPEA_PRI_FLIP_DONE |
11067 DERRMR_PIPEB_PRI_FLIP_DONE |
11068 DERRMR_PIPEC_PRI_FLIP_DONE));
f476828a 11069 if (IS_GEN8(dev))
f1afe24f 11070 intel_ring_emit(ring, MI_STORE_REGISTER_MEM_GEN8 |
f476828a
DL
11071 MI_SRM_LRM_GLOBAL_GTT);
11072 else
f1afe24f 11073 intel_ring_emit(ring, MI_STORE_REGISTER_MEM |
f476828a 11074 MI_SRM_LRM_GLOBAL_GTT);
ffe74d75
CW
11075 intel_ring_emit(ring, DERRMR);
11076 intel_ring_emit(ring, ring->scratch.gtt_offset + 256);
f476828a
DL
11077 if (IS_GEN8(dev)) {
11078 intel_ring_emit(ring, 0);
11079 intel_ring_emit(ring, MI_NOOP);
11080 }
ffe74d75
CW
11081 }
11082
cb05d8de 11083 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 | plane_bit);
01f2c773 11084 intel_ring_emit(ring, (fb->pitches[0] | obj->tiling_mode));
75f7f3ec 11085 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
7c9017e5 11086 intel_ring_emit(ring, (MI_NOOP));
e7d841ca 11087
6042639c 11088 intel_mark_page_flip_active(intel_crtc->unpin_work);
83d4092b 11089 return 0;
7c9017e5
JB
11090}
11091
84c33a64
SG
11092static bool use_mmio_flip(struct intel_engine_cs *ring,
11093 struct drm_i915_gem_object *obj)
11094{
11095 /*
11096 * This is not being used for older platforms, because
11097 * non-availability of flip done interrupt forces us to use
11098 * CS flips. Older platforms derive flip done using some clever
11099 * tricks involving the flip_pending status bits and vblank irqs.
11100 * So using MMIO flips there would disrupt this mechanism.
11101 */
11102
8e09bf83
CW
11103 if (ring == NULL)
11104 return true;
11105
84c33a64
SG
11106 if (INTEL_INFO(ring->dev)->gen < 5)
11107 return false;
11108
11109 if (i915.use_mmio_flip < 0)
11110 return false;
11111 else if (i915.use_mmio_flip > 0)
11112 return true;
14bf993e
OM
11113 else if (i915.enable_execlists)
11114 return true;
84c33a64 11115 else
b4716185 11116 return ring != i915_gem_request_get_ring(obj->last_write_req);
84c33a64
SG
11117}
11118
6042639c
CW
11119static void skl_do_mmio_flip(struct intel_crtc *intel_crtc,
11120 struct intel_unpin_work *work)
ff944564
DL
11121{
11122 struct drm_device *dev = intel_crtc->base.dev;
11123 struct drm_i915_private *dev_priv = dev->dev_private;
11124 struct drm_framebuffer *fb = intel_crtc->base.primary->fb;
ff944564
DL
11125 const enum pipe pipe = intel_crtc->pipe;
11126 u32 ctl, stride;
11127
11128 ctl = I915_READ(PLANE_CTL(pipe, 0));
11129 ctl &= ~PLANE_CTL_TILED_MASK;
2ebef630
TU
11130 switch (fb->modifier[0]) {
11131 case DRM_FORMAT_MOD_NONE:
11132 break;
11133 case I915_FORMAT_MOD_X_TILED:
ff944564 11134 ctl |= PLANE_CTL_TILED_X;
2ebef630
TU
11135 break;
11136 case I915_FORMAT_MOD_Y_TILED:
11137 ctl |= PLANE_CTL_TILED_Y;
11138 break;
11139 case I915_FORMAT_MOD_Yf_TILED:
11140 ctl |= PLANE_CTL_TILED_YF;
11141 break;
11142 default:
11143 MISSING_CASE(fb->modifier[0]);
11144 }
ff944564
DL
11145
11146 /*
11147 * The stride is either expressed as a multiple of 64 bytes chunks for
11148 * linear buffers or in number of tiles for tiled buffers.
11149 */
2ebef630
TU
11150 stride = fb->pitches[0] /
11151 intel_fb_stride_alignment(dev, fb->modifier[0],
11152 fb->pixel_format);
ff944564
DL
11153
11154 /*
11155 * Both PLANE_CTL and PLANE_STRIDE are not updated on vblank but on
11156 * PLANE_SURF updates, the update is then guaranteed to be atomic.
11157 */
11158 I915_WRITE(PLANE_CTL(pipe, 0), ctl);
11159 I915_WRITE(PLANE_STRIDE(pipe, 0), stride);
11160
6042639c 11161 I915_WRITE(PLANE_SURF(pipe, 0), work->gtt_offset);
ff944564
DL
11162 POSTING_READ(PLANE_SURF(pipe, 0));
11163}
11164
6042639c
CW
11165static void ilk_do_mmio_flip(struct intel_crtc *intel_crtc,
11166 struct intel_unpin_work *work)
84c33a64
SG
11167{
11168 struct drm_device *dev = intel_crtc->base.dev;
11169 struct drm_i915_private *dev_priv = dev->dev_private;
11170 struct intel_framebuffer *intel_fb =
11171 to_intel_framebuffer(intel_crtc->base.primary->fb);
11172 struct drm_i915_gem_object *obj = intel_fb->obj;
11173 u32 dspcntr;
11174 u32 reg;
11175
84c33a64
SG
11176 reg = DSPCNTR(intel_crtc->plane);
11177 dspcntr = I915_READ(reg);
11178
c5d97472
DL
11179 if (obj->tiling_mode != I915_TILING_NONE)
11180 dspcntr |= DISPPLANE_TILED;
11181 else
11182 dspcntr &= ~DISPPLANE_TILED;
11183
84c33a64
SG
11184 I915_WRITE(reg, dspcntr);
11185
6042639c 11186 I915_WRITE(DSPSURF(intel_crtc->plane), work->gtt_offset);
84c33a64 11187 POSTING_READ(DSPSURF(intel_crtc->plane));
ff944564
DL
11188}
11189
11190/*
11191 * XXX: This is the temporary way to update the plane registers until we get
11192 * around to using the usual plane update functions for MMIO flips
11193 */
6042639c 11194static void intel_do_mmio_flip(struct intel_mmio_flip *mmio_flip)
ff944564 11195{
6042639c
CW
11196 struct intel_crtc *crtc = mmio_flip->crtc;
11197 struct intel_unpin_work *work;
ff944564 11198
6042639c
CW
11199 spin_lock_irq(&crtc->base.dev->event_lock);
11200 work = crtc->unpin_work;
11201 spin_unlock_irq(&crtc->base.dev->event_lock);
11202 if (work == NULL)
11203 return;
ff944564 11204
6042639c 11205 intel_mark_page_flip_active(work);
ff944564 11206
6042639c 11207 intel_pipe_update_start(crtc);
ff944564 11208
6042639c
CW
11209 if (INTEL_INFO(mmio_flip->i915)->gen >= 9)
11210 skl_do_mmio_flip(crtc, work);
ff944564
DL
11211 else
11212 /* use_mmio_flip() retricts MMIO flips to ilk+ */
6042639c 11213 ilk_do_mmio_flip(crtc, work);
ff944564 11214
6042639c 11215 intel_pipe_update_end(crtc);
84c33a64
SG
11216}
11217
9362c7c5 11218static void intel_mmio_flip_work_func(struct work_struct *work)
84c33a64 11219{
b2cfe0ab
CW
11220 struct intel_mmio_flip *mmio_flip =
11221 container_of(work, struct intel_mmio_flip, work);
84c33a64 11222
6042639c 11223 if (mmio_flip->req) {
eed29a5b 11224 WARN_ON(__i915_wait_request(mmio_flip->req,
b2cfe0ab 11225 mmio_flip->crtc->reset_counter,
bcafc4e3
CW
11226 false, NULL,
11227 &mmio_flip->i915->rps.mmioflips));
6042639c
CW
11228 i915_gem_request_unreference__unlocked(mmio_flip->req);
11229 }
84c33a64 11230
6042639c 11231 intel_do_mmio_flip(mmio_flip);
b2cfe0ab 11232 kfree(mmio_flip);
84c33a64
SG
11233}
11234
11235static int intel_queue_mmio_flip(struct drm_device *dev,
11236 struct drm_crtc *crtc,
11237 struct drm_framebuffer *fb,
11238 struct drm_i915_gem_object *obj,
11239 struct intel_engine_cs *ring,
11240 uint32_t flags)
11241{
b2cfe0ab
CW
11242 struct intel_mmio_flip *mmio_flip;
11243
11244 mmio_flip = kmalloc(sizeof(*mmio_flip), GFP_KERNEL);
11245 if (mmio_flip == NULL)
11246 return -ENOMEM;
84c33a64 11247
bcafc4e3 11248 mmio_flip->i915 = to_i915(dev);
eed29a5b 11249 mmio_flip->req = i915_gem_request_reference(obj->last_write_req);
b2cfe0ab 11250 mmio_flip->crtc = to_intel_crtc(crtc);
536f5b5e 11251
b2cfe0ab
CW
11252 INIT_WORK(&mmio_flip->work, intel_mmio_flip_work_func);
11253 schedule_work(&mmio_flip->work);
84c33a64 11254
84c33a64
SG
11255 return 0;
11256}
11257
8c9f3aaf
JB
11258static int intel_default_queue_flip(struct drm_device *dev,
11259 struct drm_crtc *crtc,
11260 struct drm_framebuffer *fb,
ed8d1975 11261 struct drm_i915_gem_object *obj,
6258fbe2 11262 struct drm_i915_gem_request *req,
ed8d1975 11263 uint32_t flags)
8c9f3aaf
JB
11264{
11265 return -ENODEV;
11266}
11267
d6bbafa1
CW
11268static bool __intel_pageflip_stall_check(struct drm_device *dev,
11269 struct drm_crtc *crtc)
11270{
11271 struct drm_i915_private *dev_priv = dev->dev_private;
11272 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11273 struct intel_unpin_work *work = intel_crtc->unpin_work;
11274 u32 addr;
11275
11276 if (atomic_read(&work->pending) >= INTEL_FLIP_COMPLETE)
11277 return true;
11278
908565c2
CW
11279 if (atomic_read(&work->pending) < INTEL_FLIP_PENDING)
11280 return false;
11281
d6bbafa1
CW
11282 if (!work->enable_stall_check)
11283 return false;
11284
11285 if (work->flip_ready_vblank == 0) {
3a8a946e
DV
11286 if (work->flip_queued_req &&
11287 !i915_gem_request_completed(work->flip_queued_req, true))
d6bbafa1
CW
11288 return false;
11289
1e3feefd 11290 work->flip_ready_vblank = drm_crtc_vblank_count(crtc);
d6bbafa1
CW
11291 }
11292
1e3feefd 11293 if (drm_crtc_vblank_count(crtc) - work->flip_ready_vblank < 3)
d6bbafa1
CW
11294 return false;
11295
11296 /* Potential stall - if we see that the flip has happened,
11297 * assume a missed interrupt. */
11298 if (INTEL_INFO(dev)->gen >= 4)
11299 addr = I915_HI_DISPBASE(I915_READ(DSPSURF(intel_crtc->plane)));
11300 else
11301 addr = I915_READ(DSPADDR(intel_crtc->plane));
11302
11303 /* There is a potential issue here with a false positive after a flip
11304 * to the same address. We could address this by checking for a
11305 * non-incrementing frame counter.
11306 */
11307 return addr == work->gtt_offset;
11308}
11309
11310void intel_check_page_flip(struct drm_device *dev, int pipe)
11311{
11312 struct drm_i915_private *dev_priv = dev->dev_private;
11313 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
11314 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6ad790c0 11315 struct intel_unpin_work *work;
f326038a 11316
6c51d46f 11317 WARN_ON(!in_interrupt());
d6bbafa1
CW
11318
11319 if (crtc == NULL)
11320 return;
11321
f326038a 11322 spin_lock(&dev->event_lock);
6ad790c0
CW
11323 work = intel_crtc->unpin_work;
11324 if (work != NULL && __intel_pageflip_stall_check(dev, crtc)) {
d6bbafa1 11325 WARN_ONCE(1, "Kicking stuck page flip: queued at %d, now %d\n",
6ad790c0 11326 work->flip_queued_vblank, drm_vblank_count(dev, pipe));
d6bbafa1 11327 page_flip_completed(intel_crtc);
6ad790c0 11328 work = NULL;
d6bbafa1 11329 }
6ad790c0
CW
11330 if (work != NULL &&
11331 drm_vblank_count(dev, pipe) - work->flip_queued_vblank > 1)
11332 intel_queue_rps_boost_for_request(dev, work->flip_queued_req);
f326038a 11333 spin_unlock(&dev->event_lock);
d6bbafa1
CW
11334}
11335
6b95a207
KH
11336static int intel_crtc_page_flip(struct drm_crtc *crtc,
11337 struct drm_framebuffer *fb,
ed8d1975
KP
11338 struct drm_pending_vblank_event *event,
11339 uint32_t page_flip_flags)
6b95a207
KH
11340{
11341 struct drm_device *dev = crtc->dev;
11342 struct drm_i915_private *dev_priv = dev->dev_private;
f4510a27 11343 struct drm_framebuffer *old_fb = crtc->primary->fb;
2ff8fde1 11344 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
6b95a207 11345 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
455a6808 11346 struct drm_plane *primary = crtc->primary;
a071fa00 11347 enum pipe pipe = intel_crtc->pipe;
6b95a207 11348 struct intel_unpin_work *work;
a4872ba6 11349 struct intel_engine_cs *ring;
cf5d8a46 11350 bool mmio_flip;
91af127f 11351 struct drm_i915_gem_request *request = NULL;
52e68630 11352 int ret;
6b95a207 11353
2ff8fde1
MR
11354 /*
11355 * drm_mode_page_flip_ioctl() should already catch this, but double
11356 * check to be safe. In the future we may enable pageflipping from
11357 * a disabled primary plane.
11358 */
11359 if (WARN_ON(intel_fb_obj(old_fb) == NULL))
11360 return -EBUSY;
11361
e6a595d2 11362 /* Can't change pixel format via MI display flips. */
f4510a27 11363 if (fb->pixel_format != crtc->primary->fb->pixel_format)
e6a595d2
VS
11364 return -EINVAL;
11365
11366 /*
11367 * TILEOFF/LINOFF registers can't be changed via MI display flips.
11368 * Note that pitch changes could also affect these register.
11369 */
11370 if (INTEL_INFO(dev)->gen > 3 &&
f4510a27
MR
11371 (fb->offsets[0] != crtc->primary->fb->offsets[0] ||
11372 fb->pitches[0] != crtc->primary->fb->pitches[0]))
e6a595d2
VS
11373 return -EINVAL;
11374
f900db47
CW
11375 if (i915_terminally_wedged(&dev_priv->gpu_error))
11376 goto out_hang;
11377
b14c5679 11378 work = kzalloc(sizeof(*work), GFP_KERNEL);
6b95a207
KH
11379 if (work == NULL)
11380 return -ENOMEM;
11381
6b95a207 11382 work->event = event;
b4a98e57 11383 work->crtc = crtc;
ab8d6675 11384 work->old_fb = old_fb;
6b95a207
KH
11385 INIT_WORK(&work->work, intel_unpin_work_fn);
11386
87b6b101 11387 ret = drm_crtc_vblank_get(crtc);
7317c75e
JB
11388 if (ret)
11389 goto free_work;
11390
6b95a207 11391 /* We borrow the event spin lock for protecting unpin_work */
5e2d7afc 11392 spin_lock_irq(&dev->event_lock);
6b95a207 11393 if (intel_crtc->unpin_work) {
d6bbafa1
CW
11394 /* Before declaring the flip queue wedged, check if
11395 * the hardware completed the operation behind our backs.
11396 */
11397 if (__intel_pageflip_stall_check(dev, crtc)) {
11398 DRM_DEBUG_DRIVER("flip queue: previous flip completed, continuing\n");
11399 page_flip_completed(intel_crtc);
11400 } else {
11401 DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
5e2d7afc 11402 spin_unlock_irq(&dev->event_lock);
468f0b44 11403
d6bbafa1
CW
11404 drm_crtc_vblank_put(crtc);
11405 kfree(work);
11406 return -EBUSY;
11407 }
6b95a207
KH
11408 }
11409 intel_crtc->unpin_work = work;
5e2d7afc 11410 spin_unlock_irq(&dev->event_lock);
6b95a207 11411
b4a98e57
CW
11412 if (atomic_read(&intel_crtc->unpin_work_count) >= 2)
11413 flush_workqueue(dev_priv->wq);
11414
75dfca80 11415 /* Reference the objects for the scheduled work. */
ab8d6675 11416 drm_framebuffer_reference(work->old_fb);
05394f39 11417 drm_gem_object_reference(&obj->base);
6b95a207 11418
f4510a27 11419 crtc->primary->fb = fb;
afd65eb4 11420 update_state_fb(crtc->primary);
1ed1f968 11421
e1f99ce6 11422 work->pending_flip_obj = obj;
e1f99ce6 11423
89ed88ba
CW
11424 ret = i915_mutex_lock_interruptible(dev);
11425 if (ret)
11426 goto cleanup;
11427
b4a98e57 11428 atomic_inc(&intel_crtc->unpin_work_count);
10d83730 11429 intel_crtc->reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
e1f99ce6 11430
75f7f3ec 11431 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev))
fd8f507c 11432 work->flip_count = I915_READ(PIPE_FLIPCOUNT_G4X(pipe)) + 1;
75f7f3ec 11433
4fa62c89
VS
11434 if (IS_VALLEYVIEW(dev)) {
11435 ring = &dev_priv->ring[BCS];
ab8d6675 11436 if (obj->tiling_mode != intel_fb_obj(work->old_fb)->tiling_mode)
8e09bf83
CW
11437 /* vlv: DISPLAY_FLIP fails to change tiling */
11438 ring = NULL;
48bf5b2d 11439 } else if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev)) {
2a92d5bc 11440 ring = &dev_priv->ring[BCS];
4fa62c89 11441 } else if (INTEL_INFO(dev)->gen >= 7) {
b4716185 11442 ring = i915_gem_request_get_ring(obj->last_write_req);
4fa62c89
VS
11443 if (ring == NULL || ring->id != RCS)
11444 ring = &dev_priv->ring[BCS];
11445 } else {
11446 ring = &dev_priv->ring[RCS];
11447 }
11448
cf5d8a46
CW
11449 mmio_flip = use_mmio_flip(ring, obj);
11450
11451 /* When using CS flips, we want to emit semaphores between rings.
11452 * However, when using mmio flips we will create a task to do the
11453 * synchronisation, so all we want here is to pin the framebuffer
11454 * into the display plane and skip any waits.
11455 */
82bc3b2d 11456 ret = intel_pin_and_fence_fb_obj(crtc->primary, fb,
cf5d8a46 11457 crtc->primary->state,
91af127f 11458 mmio_flip ? i915_gem_request_get_ring(obj->last_write_req) : ring, &request);
8c9f3aaf
JB
11459 if (ret)
11460 goto cleanup_pending;
6b95a207 11461
dedf278c
TU
11462 work->gtt_offset = intel_plane_obj_offset(to_intel_plane(primary),
11463 obj, 0);
11464 work->gtt_offset += intel_crtc->dspaddr_offset;
4fa62c89 11465
cf5d8a46 11466 if (mmio_flip) {
84c33a64
SG
11467 ret = intel_queue_mmio_flip(dev, crtc, fb, obj, ring,
11468 page_flip_flags);
d6bbafa1
CW
11469 if (ret)
11470 goto cleanup_unpin;
11471
f06cc1b9
JH
11472 i915_gem_request_assign(&work->flip_queued_req,
11473 obj->last_write_req);
d6bbafa1 11474 } else {
6258fbe2
JH
11475 if (!request) {
11476 ret = i915_gem_request_alloc(ring, ring->default_context, &request);
11477 if (ret)
11478 goto cleanup_unpin;
11479 }
11480
11481 ret = dev_priv->display.queue_flip(dev, crtc, fb, obj, request,
d6bbafa1
CW
11482 page_flip_flags);
11483 if (ret)
11484 goto cleanup_unpin;
11485
6258fbe2 11486 i915_gem_request_assign(&work->flip_queued_req, request);
d6bbafa1
CW
11487 }
11488
91af127f 11489 if (request)
75289874 11490 i915_add_request_no_flush(request);
91af127f 11491
1e3feefd 11492 work->flip_queued_vblank = drm_crtc_vblank_count(crtc);
d6bbafa1 11493 work->enable_stall_check = true;
4fa62c89 11494
ab8d6675 11495 i915_gem_track_fb(intel_fb_obj(work->old_fb), obj,
a9ff8714 11496 to_intel_plane(primary)->frontbuffer_bit);
c80ac854 11497 mutex_unlock(&dev->struct_mutex);
a071fa00 11498
4e1e26f1 11499 intel_fbc_disable_crtc(intel_crtc);
a9ff8714
VS
11500 intel_frontbuffer_flip_prepare(dev,
11501 to_intel_plane(primary)->frontbuffer_bit);
6b95a207 11502
e5510fac
JB
11503 trace_i915_flip_request(intel_crtc->plane, obj);
11504
6b95a207 11505 return 0;
96b099fd 11506
4fa62c89 11507cleanup_unpin:
82bc3b2d 11508 intel_unpin_fb_obj(fb, crtc->primary->state);
8c9f3aaf 11509cleanup_pending:
91af127f
JH
11510 if (request)
11511 i915_gem_request_cancel(request);
b4a98e57 11512 atomic_dec(&intel_crtc->unpin_work_count);
89ed88ba
CW
11513 mutex_unlock(&dev->struct_mutex);
11514cleanup:
f4510a27 11515 crtc->primary->fb = old_fb;
afd65eb4 11516 update_state_fb(crtc->primary);
89ed88ba
CW
11517
11518 drm_gem_object_unreference_unlocked(&obj->base);
ab8d6675 11519 drm_framebuffer_unreference(work->old_fb);
96b099fd 11520
5e2d7afc 11521 spin_lock_irq(&dev->event_lock);
96b099fd 11522 intel_crtc->unpin_work = NULL;
5e2d7afc 11523 spin_unlock_irq(&dev->event_lock);
96b099fd 11524
87b6b101 11525 drm_crtc_vblank_put(crtc);
7317c75e 11526free_work:
96b099fd
CW
11527 kfree(work);
11528
f900db47 11529 if (ret == -EIO) {
02e0efb5
ML
11530 struct drm_atomic_state *state;
11531 struct drm_plane_state *plane_state;
11532
f900db47 11533out_hang:
02e0efb5
ML
11534 state = drm_atomic_state_alloc(dev);
11535 if (!state)
11536 return -ENOMEM;
11537 state->acquire_ctx = drm_modeset_legacy_acquire_ctx(crtc);
11538
11539retry:
11540 plane_state = drm_atomic_get_plane_state(state, primary);
11541 ret = PTR_ERR_OR_ZERO(plane_state);
11542 if (!ret) {
11543 drm_atomic_set_fb_for_plane(plane_state, fb);
11544
11545 ret = drm_atomic_set_crtc_for_plane(plane_state, crtc);
11546 if (!ret)
11547 ret = drm_atomic_commit(state);
11548 }
11549
11550 if (ret == -EDEADLK) {
11551 drm_modeset_backoff(state->acquire_ctx);
11552 drm_atomic_state_clear(state);
11553 goto retry;
11554 }
11555
11556 if (ret)
11557 drm_atomic_state_free(state);
11558
f0d3dad3 11559 if (ret == 0 && event) {
5e2d7afc 11560 spin_lock_irq(&dev->event_lock);
a071fa00 11561 drm_send_vblank_event(dev, pipe, event);
5e2d7afc 11562 spin_unlock_irq(&dev->event_lock);
f0d3dad3 11563 }
f900db47 11564 }
96b099fd 11565 return ret;
6b95a207
KH
11566}
11567
da20eabd
ML
11568
11569/**
11570 * intel_wm_need_update - Check whether watermarks need updating
11571 * @plane: drm plane
11572 * @state: new plane state
11573 *
11574 * Check current plane state versus the new one to determine whether
11575 * watermarks need to be recalculated.
11576 *
11577 * Returns true or false.
11578 */
11579static bool intel_wm_need_update(struct drm_plane *plane,
11580 struct drm_plane_state *state)
11581{
11582 /* Update watermarks on tiling changes. */
11583 if (!plane->state->fb || !state->fb ||
11584 plane->state->fb->modifier[0] != state->fb->modifier[0] ||
11585 plane->state->rotation != state->rotation)
11586 return true;
11587
11588 if (plane->state->crtc_w != state->crtc_w)
11589 return true;
11590
11591 return false;
11592}
11593
11594int intel_plane_atomic_calc_changes(struct drm_crtc_state *crtc_state,
11595 struct drm_plane_state *plane_state)
11596{
11597 struct drm_crtc *crtc = crtc_state->crtc;
11598 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11599 struct drm_plane *plane = plane_state->plane;
11600 struct drm_device *dev = crtc->dev;
11601 struct drm_i915_private *dev_priv = dev->dev_private;
11602 struct intel_plane_state *old_plane_state =
11603 to_intel_plane_state(plane->state);
11604 int idx = intel_crtc->base.base.id, ret;
11605 int i = drm_plane_index(plane);
11606 bool mode_changed = needs_modeset(crtc_state);
11607 bool was_crtc_enabled = crtc->state->active;
11608 bool is_crtc_enabled = crtc_state->active;
11609
11610 bool turn_off, turn_on, visible, was_visible;
11611 struct drm_framebuffer *fb = plane_state->fb;
11612
11613 if (crtc_state && INTEL_INFO(dev)->gen >= 9 &&
11614 plane->type != DRM_PLANE_TYPE_CURSOR) {
11615 ret = skl_update_scaler_plane(
11616 to_intel_crtc_state(crtc_state),
11617 to_intel_plane_state(plane_state));
11618 if (ret)
11619 return ret;
11620 }
11621
11622 /*
11623 * Disabling a plane is always okay; we just need to update
11624 * fb tracking in a special way since cleanup_fb() won't
11625 * get called by the plane helpers.
11626 */
11627 if (old_plane_state->base.fb && !fb)
11628 intel_crtc->atomic.disabled_planes |= 1 << i;
11629
da20eabd
ML
11630 was_visible = old_plane_state->visible;
11631 visible = to_intel_plane_state(plane_state)->visible;
11632
11633 if (!was_crtc_enabled && WARN_ON(was_visible))
11634 was_visible = false;
11635
11636 if (!is_crtc_enabled && WARN_ON(visible))
11637 visible = false;
11638
11639 if (!was_visible && !visible)
11640 return 0;
11641
11642 turn_off = was_visible && (!visible || mode_changed);
11643 turn_on = visible && (!was_visible || mode_changed);
11644
11645 DRM_DEBUG_ATOMIC("[CRTC:%i] has [PLANE:%i] with fb %i\n", idx,
11646 plane->base.id, fb ? fb->base.id : -1);
11647
11648 DRM_DEBUG_ATOMIC("[PLANE:%i] visible %i -> %i, off %i, on %i, ms %i\n",
11649 plane->base.id, was_visible, visible,
11650 turn_off, turn_on, mode_changed);
11651
852eb00d 11652 if (turn_on) {
f015c551 11653 intel_crtc->atomic.update_wm_pre = true;
852eb00d
VS
11654 /* must disable cxsr around plane enable/disable */
11655 if (plane->type != DRM_PLANE_TYPE_CURSOR) {
11656 intel_crtc->atomic.disable_cxsr = true;
11657 /* to potentially re-enable cxsr */
11658 intel_crtc->atomic.wait_vblank = true;
11659 intel_crtc->atomic.update_wm_post = true;
11660 }
11661 } else if (turn_off) {
f015c551 11662 intel_crtc->atomic.update_wm_post = true;
852eb00d
VS
11663 /* must disable cxsr around plane enable/disable */
11664 if (plane->type != DRM_PLANE_TYPE_CURSOR) {
11665 if (is_crtc_enabled)
11666 intel_crtc->atomic.wait_vblank = true;
11667 intel_crtc->atomic.disable_cxsr = true;
11668 }
11669 } else if (intel_wm_need_update(plane, plane_state)) {
f015c551 11670 intel_crtc->atomic.update_wm_pre = true;
852eb00d 11671 }
da20eabd 11672
8be6ca85 11673 if (visible || was_visible)
a9ff8714
VS
11674 intel_crtc->atomic.fb_bits |=
11675 to_intel_plane(plane)->frontbuffer_bit;
11676
da20eabd
ML
11677 switch (plane->type) {
11678 case DRM_PLANE_TYPE_PRIMARY:
da20eabd
ML
11679 intel_crtc->atomic.wait_for_flips = true;
11680 intel_crtc->atomic.pre_disable_primary = turn_off;
11681 intel_crtc->atomic.post_enable_primary = turn_on;
11682
066cf55b
RV
11683 if (turn_off) {
11684 /*
11685 * FIXME: Actually if we will still have any other
11686 * plane enabled on the pipe we could let IPS enabled
11687 * still, but for now lets consider that when we make
11688 * primary invisible by setting DSPCNTR to 0 on
11689 * update_primary_plane function IPS needs to be
11690 * disable.
11691 */
11692 intel_crtc->atomic.disable_ips = true;
11693
da20eabd 11694 intel_crtc->atomic.disable_fbc = true;
066cf55b 11695 }
da20eabd
ML
11696
11697 /*
11698 * FBC does not work on some platforms for rotated
11699 * planes, so disable it when rotation is not 0 and
11700 * update it when rotation is set back to 0.
11701 *
11702 * FIXME: This is redundant with the fbc update done in
11703 * the primary plane enable function except that that
11704 * one is done too late. We eventually need to unify
11705 * this.
11706 */
11707
11708 if (visible &&
11709 INTEL_INFO(dev)->gen <= 4 && !IS_G4X(dev) &&
11710 dev_priv->fbc.crtc == intel_crtc &&
11711 plane_state->rotation != BIT(DRM_ROTATE_0))
11712 intel_crtc->atomic.disable_fbc = true;
11713
11714 /*
11715 * BDW signals flip done immediately if the plane
11716 * is disabled, even if the plane enable is already
11717 * armed to occur at the next vblank :(
11718 */
11719 if (turn_on && IS_BROADWELL(dev))
11720 intel_crtc->atomic.wait_vblank = true;
11721
11722 intel_crtc->atomic.update_fbc |= visible || mode_changed;
11723 break;
11724 case DRM_PLANE_TYPE_CURSOR:
da20eabd
ML
11725 break;
11726 case DRM_PLANE_TYPE_OVERLAY:
d032ffa0 11727 if (turn_off && !mode_changed) {
da20eabd
ML
11728 intel_crtc->atomic.wait_vblank = true;
11729 intel_crtc->atomic.update_sprite_watermarks |=
11730 1 << i;
11731 }
da20eabd
ML
11732 }
11733 return 0;
11734}
11735
6d3a1ce7
ML
11736static bool encoders_cloneable(const struct intel_encoder *a,
11737 const struct intel_encoder *b)
11738{
11739 /* masks could be asymmetric, so check both ways */
11740 return a == b || (a->cloneable & (1 << b->type) &&
11741 b->cloneable & (1 << a->type));
11742}
11743
11744static bool check_single_encoder_cloning(struct drm_atomic_state *state,
11745 struct intel_crtc *crtc,
11746 struct intel_encoder *encoder)
11747{
11748 struct intel_encoder *source_encoder;
11749 struct drm_connector *connector;
11750 struct drm_connector_state *connector_state;
11751 int i;
11752
11753 for_each_connector_in_state(state, connector, connector_state, i) {
11754 if (connector_state->crtc != &crtc->base)
11755 continue;
11756
11757 source_encoder =
11758 to_intel_encoder(connector_state->best_encoder);
11759 if (!encoders_cloneable(encoder, source_encoder))
11760 return false;
11761 }
11762
11763 return true;
11764}
11765
11766static bool check_encoder_cloning(struct drm_atomic_state *state,
11767 struct intel_crtc *crtc)
11768{
11769 struct intel_encoder *encoder;
11770 struct drm_connector *connector;
11771 struct drm_connector_state *connector_state;
11772 int i;
11773
11774 for_each_connector_in_state(state, connector, connector_state, i) {
11775 if (connector_state->crtc != &crtc->base)
11776 continue;
11777
11778 encoder = to_intel_encoder(connector_state->best_encoder);
11779 if (!check_single_encoder_cloning(state, crtc, encoder))
11780 return false;
11781 }
11782
11783 return true;
11784}
11785
11786static int intel_crtc_atomic_check(struct drm_crtc *crtc,
11787 struct drm_crtc_state *crtc_state)
11788{
cf5a15be 11789 struct drm_device *dev = crtc->dev;
ad421372 11790 struct drm_i915_private *dev_priv = dev->dev_private;
6d3a1ce7 11791 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
cf5a15be
ML
11792 struct intel_crtc_state *pipe_config =
11793 to_intel_crtc_state(crtc_state);
6d3a1ce7 11794 struct drm_atomic_state *state = crtc_state->state;
4d20cd86 11795 int ret;
6d3a1ce7
ML
11796 bool mode_changed = needs_modeset(crtc_state);
11797
11798 if (mode_changed && !check_encoder_cloning(state, intel_crtc)) {
11799 DRM_DEBUG_KMS("rejecting invalid cloning configuration\n");
11800 return -EINVAL;
11801 }
11802
852eb00d
VS
11803 if (mode_changed && !crtc_state->active)
11804 intel_crtc->atomic.update_wm_post = true;
eddfcbcd 11805
ad421372
ML
11806 if (mode_changed && crtc_state->enable &&
11807 dev_priv->display.crtc_compute_clock &&
11808 !WARN_ON(pipe_config->shared_dpll != DPLL_ID_PRIVATE)) {
11809 ret = dev_priv->display.crtc_compute_clock(intel_crtc,
11810 pipe_config);
11811 if (ret)
11812 return ret;
11813 }
11814
e435d6e5
ML
11815 ret = 0;
11816 if (INTEL_INFO(dev)->gen >= 9) {
11817 if (mode_changed)
11818 ret = skl_update_scaler_crtc(pipe_config);
11819
11820 if (!ret)
11821 ret = intel_atomic_setup_scalers(dev, intel_crtc,
11822 pipe_config);
11823 }
11824
11825 return ret;
6d3a1ce7
ML
11826}
11827
65b38e0d 11828static const struct drm_crtc_helper_funcs intel_helper_funcs = {
f6e5b160
CW
11829 .mode_set_base_atomic = intel_pipe_set_base_atomic,
11830 .load_lut = intel_crtc_load_lut,
ea2c67bb
MR
11831 .atomic_begin = intel_begin_crtc_commit,
11832 .atomic_flush = intel_finish_crtc_commit,
6d3a1ce7 11833 .atomic_check = intel_crtc_atomic_check,
f6e5b160
CW
11834};
11835
d29b2f9d
ACO
11836static void intel_modeset_update_connector_atomic_state(struct drm_device *dev)
11837{
11838 struct intel_connector *connector;
11839
11840 for_each_intel_connector(dev, connector) {
11841 if (connector->base.encoder) {
11842 connector->base.state->best_encoder =
11843 connector->base.encoder;
11844 connector->base.state->crtc =
11845 connector->base.encoder->crtc;
11846 } else {
11847 connector->base.state->best_encoder = NULL;
11848 connector->base.state->crtc = NULL;
11849 }
11850 }
11851}
11852
050f7aeb 11853static void
eba905b2 11854connected_sink_compute_bpp(struct intel_connector *connector,
5cec258b 11855 struct intel_crtc_state *pipe_config)
050f7aeb
DV
11856{
11857 int bpp = pipe_config->pipe_bpp;
11858
11859 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] checking for sink bpp constrains\n",
11860 connector->base.base.id,
c23cc417 11861 connector->base.name);
050f7aeb
DV
11862
11863 /* Don't use an invalid EDID bpc value */
11864 if (connector->base.display_info.bpc &&
11865 connector->base.display_info.bpc * 3 < bpp) {
11866 DRM_DEBUG_KMS("clamping display bpp (was %d) to EDID reported max of %d\n",
11867 bpp, connector->base.display_info.bpc*3);
11868 pipe_config->pipe_bpp = connector->base.display_info.bpc*3;
11869 }
11870
11871 /* Clamp bpp to 8 on screens without EDID 1.4 */
11872 if (connector->base.display_info.bpc == 0 && bpp > 24) {
11873 DRM_DEBUG_KMS("clamping display bpp (was %d) to default limit of 24\n",
11874 bpp);
11875 pipe_config->pipe_bpp = 24;
11876 }
11877}
11878
4e53c2e0 11879static int
050f7aeb 11880compute_baseline_pipe_bpp(struct intel_crtc *crtc,
5cec258b 11881 struct intel_crtc_state *pipe_config)
4e53c2e0 11882{
050f7aeb 11883 struct drm_device *dev = crtc->base.dev;
1486017f 11884 struct drm_atomic_state *state;
da3ced29
ACO
11885 struct drm_connector *connector;
11886 struct drm_connector_state *connector_state;
1486017f 11887 int bpp, i;
4e53c2e0 11888
d328c9d7 11889 if ((IS_G4X(dev) || IS_VALLEYVIEW(dev)))
4e53c2e0 11890 bpp = 10*3;
d328c9d7
DV
11891 else if (INTEL_INFO(dev)->gen >= 5)
11892 bpp = 12*3;
11893 else
11894 bpp = 8*3;
11895
4e53c2e0 11896
4e53c2e0
DV
11897 pipe_config->pipe_bpp = bpp;
11898
1486017f
ACO
11899 state = pipe_config->base.state;
11900
4e53c2e0 11901 /* Clamp display bpp to EDID value */
da3ced29
ACO
11902 for_each_connector_in_state(state, connector, connector_state, i) {
11903 if (connector_state->crtc != &crtc->base)
4e53c2e0
DV
11904 continue;
11905
da3ced29
ACO
11906 connected_sink_compute_bpp(to_intel_connector(connector),
11907 pipe_config);
4e53c2e0
DV
11908 }
11909
11910 return bpp;
11911}
11912
644db711
DV
11913static void intel_dump_crtc_timings(const struct drm_display_mode *mode)
11914{
11915 DRM_DEBUG_KMS("crtc timings: %d %d %d %d %d %d %d %d %d, "
11916 "type: 0x%x flags: 0x%x\n",
1342830c 11917 mode->crtc_clock,
644db711
DV
11918 mode->crtc_hdisplay, mode->crtc_hsync_start,
11919 mode->crtc_hsync_end, mode->crtc_htotal,
11920 mode->crtc_vdisplay, mode->crtc_vsync_start,
11921 mode->crtc_vsync_end, mode->crtc_vtotal, mode->type, mode->flags);
11922}
11923
c0b03411 11924static void intel_dump_pipe_config(struct intel_crtc *crtc,
5cec258b 11925 struct intel_crtc_state *pipe_config,
c0b03411
DV
11926 const char *context)
11927{
6a60cd87
CK
11928 struct drm_device *dev = crtc->base.dev;
11929 struct drm_plane *plane;
11930 struct intel_plane *intel_plane;
11931 struct intel_plane_state *state;
11932 struct drm_framebuffer *fb;
11933
11934 DRM_DEBUG_KMS("[CRTC:%d]%s config %p for pipe %c\n", crtc->base.base.id,
11935 context, pipe_config, pipe_name(crtc->pipe));
c0b03411
DV
11936
11937 DRM_DEBUG_KMS("cpu_transcoder: %c\n", transcoder_name(pipe_config->cpu_transcoder));
11938 DRM_DEBUG_KMS("pipe bpp: %i, dithering: %i\n",
11939 pipe_config->pipe_bpp, pipe_config->dither);
11940 DRM_DEBUG_KMS("fdi/pch: %i, lanes: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
11941 pipe_config->has_pch_encoder,
11942 pipe_config->fdi_lanes,
11943 pipe_config->fdi_m_n.gmch_m, pipe_config->fdi_m_n.gmch_n,
11944 pipe_config->fdi_m_n.link_m, pipe_config->fdi_m_n.link_n,
11945 pipe_config->fdi_m_n.tu);
90a6b7b0 11946 DRM_DEBUG_KMS("dp: %i, lanes: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
eb14cb74 11947 pipe_config->has_dp_encoder,
90a6b7b0 11948 pipe_config->lane_count,
eb14cb74
VS
11949 pipe_config->dp_m_n.gmch_m, pipe_config->dp_m_n.gmch_n,
11950 pipe_config->dp_m_n.link_m, pipe_config->dp_m_n.link_n,
11951 pipe_config->dp_m_n.tu);
b95af8be 11952
90a6b7b0 11953 DRM_DEBUG_KMS("dp: %i, lanes: %i, gmch_m2: %u, gmch_n2: %u, link_m2: %u, link_n2: %u, tu2: %u\n",
b95af8be 11954 pipe_config->has_dp_encoder,
90a6b7b0 11955 pipe_config->lane_count,
b95af8be
VK
11956 pipe_config->dp_m2_n2.gmch_m,
11957 pipe_config->dp_m2_n2.gmch_n,
11958 pipe_config->dp_m2_n2.link_m,
11959 pipe_config->dp_m2_n2.link_n,
11960 pipe_config->dp_m2_n2.tu);
11961
55072d19
DV
11962 DRM_DEBUG_KMS("audio: %i, infoframes: %i\n",
11963 pipe_config->has_audio,
11964 pipe_config->has_infoframe);
11965
c0b03411 11966 DRM_DEBUG_KMS("requested mode:\n");
2d112de7 11967 drm_mode_debug_printmodeline(&pipe_config->base.mode);
c0b03411 11968 DRM_DEBUG_KMS("adjusted mode:\n");
2d112de7
ACO
11969 drm_mode_debug_printmodeline(&pipe_config->base.adjusted_mode);
11970 intel_dump_crtc_timings(&pipe_config->base.adjusted_mode);
d71b8d4a 11971 DRM_DEBUG_KMS("port clock: %d\n", pipe_config->port_clock);
37327abd
VS
11972 DRM_DEBUG_KMS("pipe src size: %dx%d\n",
11973 pipe_config->pipe_src_w, pipe_config->pipe_src_h);
0ec463d3
TU
11974 DRM_DEBUG_KMS("num_scalers: %d, scaler_users: 0x%x, scaler_id: %d\n",
11975 crtc->num_scalers,
11976 pipe_config->scaler_state.scaler_users,
11977 pipe_config->scaler_state.scaler_id);
c0b03411
DV
11978 DRM_DEBUG_KMS("gmch pfit: control: 0x%08x, ratios: 0x%08x, lvds border: 0x%08x\n",
11979 pipe_config->gmch_pfit.control,
11980 pipe_config->gmch_pfit.pgm_ratios,
11981 pipe_config->gmch_pfit.lvds_border_bits);
fd4daa9c 11982 DRM_DEBUG_KMS("pch pfit: pos: 0x%08x, size: 0x%08x, %s\n",
c0b03411 11983 pipe_config->pch_pfit.pos,
fd4daa9c
CW
11984 pipe_config->pch_pfit.size,
11985 pipe_config->pch_pfit.enabled ? "enabled" : "disabled");
42db64ef 11986 DRM_DEBUG_KMS("ips: %i\n", pipe_config->ips_enabled);
cf532bb2 11987 DRM_DEBUG_KMS("double wide: %i\n", pipe_config->double_wide);
6a60cd87 11988
415ff0f6 11989 if (IS_BROXTON(dev)) {
05712c15 11990 DRM_DEBUG_KMS("ddi_pll_sel: %u; dpll_hw_state: ebb0: 0x%x, ebb4: 0x%x,"
415ff0f6 11991 "pll0: 0x%x, pll1: 0x%x, pll2: 0x%x, pll3: 0x%x, "
c8453338 11992 "pll6: 0x%x, pll8: 0x%x, pll9: 0x%x, pll10: 0x%x, pcsdw12: 0x%x\n",
415ff0f6
TU
11993 pipe_config->ddi_pll_sel,
11994 pipe_config->dpll_hw_state.ebb0,
05712c15 11995 pipe_config->dpll_hw_state.ebb4,
415ff0f6
TU
11996 pipe_config->dpll_hw_state.pll0,
11997 pipe_config->dpll_hw_state.pll1,
11998 pipe_config->dpll_hw_state.pll2,
11999 pipe_config->dpll_hw_state.pll3,
12000 pipe_config->dpll_hw_state.pll6,
12001 pipe_config->dpll_hw_state.pll8,
05712c15 12002 pipe_config->dpll_hw_state.pll9,
c8453338 12003 pipe_config->dpll_hw_state.pll10,
415ff0f6
TU
12004 pipe_config->dpll_hw_state.pcsdw12);
12005 } else if (IS_SKYLAKE(dev)) {
12006 DRM_DEBUG_KMS("ddi_pll_sel: %u; dpll_hw_state: "
12007 "ctrl1: 0x%x, cfgcr1: 0x%x, cfgcr2: 0x%x\n",
12008 pipe_config->ddi_pll_sel,
12009 pipe_config->dpll_hw_state.ctrl1,
12010 pipe_config->dpll_hw_state.cfgcr1,
12011 pipe_config->dpll_hw_state.cfgcr2);
12012 } else if (HAS_DDI(dev)) {
00490c22 12013 DRM_DEBUG_KMS("ddi_pll_sel: %u; dpll_hw_state: wrpll: 0x%x spll: 0x%x\n",
415ff0f6 12014 pipe_config->ddi_pll_sel,
00490c22
ML
12015 pipe_config->dpll_hw_state.wrpll,
12016 pipe_config->dpll_hw_state.spll);
415ff0f6
TU
12017 } else {
12018 DRM_DEBUG_KMS("dpll_hw_state: dpll: 0x%x, dpll_md: 0x%x, "
12019 "fp0: 0x%x, fp1: 0x%x\n",
12020 pipe_config->dpll_hw_state.dpll,
12021 pipe_config->dpll_hw_state.dpll_md,
12022 pipe_config->dpll_hw_state.fp0,
12023 pipe_config->dpll_hw_state.fp1);
12024 }
12025
6a60cd87
CK
12026 DRM_DEBUG_KMS("planes on this crtc\n");
12027 list_for_each_entry(plane, &dev->mode_config.plane_list, head) {
12028 intel_plane = to_intel_plane(plane);
12029 if (intel_plane->pipe != crtc->pipe)
12030 continue;
12031
12032 state = to_intel_plane_state(plane->state);
12033 fb = state->base.fb;
12034 if (!fb) {
12035 DRM_DEBUG_KMS("%s PLANE:%d plane: %u.%u idx: %d "
12036 "disabled, scaler_id = %d\n",
12037 plane->type == DRM_PLANE_TYPE_CURSOR ? "CURSOR" : "STANDARD",
12038 plane->base.id, intel_plane->pipe,
12039 (crtc->base.primary == plane) ? 0 : intel_plane->plane + 1,
12040 drm_plane_index(plane), state->scaler_id);
12041 continue;
12042 }
12043
12044 DRM_DEBUG_KMS("%s PLANE:%d plane: %u.%u idx: %d enabled",
12045 plane->type == DRM_PLANE_TYPE_CURSOR ? "CURSOR" : "STANDARD",
12046 plane->base.id, intel_plane->pipe,
12047 crtc->base.primary == plane ? 0 : intel_plane->plane + 1,
12048 drm_plane_index(plane));
12049 DRM_DEBUG_KMS("\tFB:%d, fb = %ux%u format = 0x%x",
12050 fb->base.id, fb->width, fb->height, fb->pixel_format);
12051 DRM_DEBUG_KMS("\tscaler:%d src (%u, %u) %ux%u dst (%u, %u) %ux%u\n",
12052 state->scaler_id,
12053 state->src.x1 >> 16, state->src.y1 >> 16,
12054 drm_rect_width(&state->src) >> 16,
12055 drm_rect_height(&state->src) >> 16,
12056 state->dst.x1, state->dst.y1,
12057 drm_rect_width(&state->dst), drm_rect_height(&state->dst));
12058 }
c0b03411
DV
12059}
12060
5448a00d 12061static bool check_digital_port_conflicts(struct drm_atomic_state *state)
00f0b378 12062{
5448a00d
ACO
12063 struct drm_device *dev = state->dev;
12064 struct intel_encoder *encoder;
da3ced29 12065 struct drm_connector *connector;
5448a00d 12066 struct drm_connector_state *connector_state;
00f0b378 12067 unsigned int used_ports = 0;
5448a00d 12068 int i;
00f0b378
VS
12069
12070 /*
12071 * Walk the connector list instead of the encoder
12072 * list to detect the problem on ddi platforms
12073 * where there's just one encoder per digital port.
12074 */
da3ced29 12075 for_each_connector_in_state(state, connector, connector_state, i) {
5448a00d 12076 if (!connector_state->best_encoder)
00f0b378
VS
12077 continue;
12078
5448a00d
ACO
12079 encoder = to_intel_encoder(connector_state->best_encoder);
12080
12081 WARN_ON(!connector_state->crtc);
00f0b378
VS
12082
12083 switch (encoder->type) {
12084 unsigned int port_mask;
12085 case INTEL_OUTPUT_UNKNOWN:
12086 if (WARN_ON(!HAS_DDI(dev)))
12087 break;
12088 case INTEL_OUTPUT_DISPLAYPORT:
12089 case INTEL_OUTPUT_HDMI:
12090 case INTEL_OUTPUT_EDP:
12091 port_mask = 1 << enc_to_dig_port(&encoder->base)->port;
12092
12093 /* the same port mustn't appear more than once */
12094 if (used_ports & port_mask)
12095 return false;
12096
12097 used_ports |= port_mask;
12098 default:
12099 break;
12100 }
12101 }
12102
12103 return true;
12104}
12105
83a57153
ACO
12106static void
12107clear_intel_crtc_state(struct intel_crtc_state *crtc_state)
12108{
12109 struct drm_crtc_state tmp_state;
663a3640 12110 struct intel_crtc_scaler_state scaler_state;
4978cc93
ACO
12111 struct intel_dpll_hw_state dpll_hw_state;
12112 enum intel_dpll_id shared_dpll;
8504c74c 12113 uint32_t ddi_pll_sel;
c4e2d043 12114 bool force_thru;
83a57153 12115
7546a384
ACO
12116 /* FIXME: before the switch to atomic started, a new pipe_config was
12117 * kzalloc'd. Code that depends on any field being zero should be
12118 * fixed, so that the crtc_state can be safely duplicated. For now,
12119 * only fields that are know to not cause problems are preserved. */
12120
83a57153 12121 tmp_state = crtc_state->base;
663a3640 12122 scaler_state = crtc_state->scaler_state;
4978cc93
ACO
12123 shared_dpll = crtc_state->shared_dpll;
12124 dpll_hw_state = crtc_state->dpll_hw_state;
8504c74c 12125 ddi_pll_sel = crtc_state->ddi_pll_sel;
c4e2d043 12126 force_thru = crtc_state->pch_pfit.force_thru;
4978cc93 12127
83a57153 12128 memset(crtc_state, 0, sizeof *crtc_state);
4978cc93 12129
83a57153 12130 crtc_state->base = tmp_state;
663a3640 12131 crtc_state->scaler_state = scaler_state;
4978cc93
ACO
12132 crtc_state->shared_dpll = shared_dpll;
12133 crtc_state->dpll_hw_state = dpll_hw_state;
8504c74c 12134 crtc_state->ddi_pll_sel = ddi_pll_sel;
c4e2d043 12135 crtc_state->pch_pfit.force_thru = force_thru;
83a57153
ACO
12136}
12137
548ee15b 12138static int
b8cecdf5 12139intel_modeset_pipe_config(struct drm_crtc *crtc,
b359283a 12140 struct intel_crtc_state *pipe_config)
ee7b9f93 12141{
b359283a 12142 struct drm_atomic_state *state = pipe_config->base.state;
7758a113 12143 struct intel_encoder *encoder;
da3ced29 12144 struct drm_connector *connector;
0b901879 12145 struct drm_connector_state *connector_state;
d328c9d7 12146 int base_bpp, ret = -EINVAL;
0b901879 12147 int i;
e29c22c0 12148 bool retry = true;
ee7b9f93 12149
83a57153 12150 clear_intel_crtc_state(pipe_config);
7758a113 12151
e143a21c
DV
12152 pipe_config->cpu_transcoder =
12153 (enum transcoder) to_intel_crtc(crtc)->pipe;
b8cecdf5 12154
2960bc9c
ID
12155 /*
12156 * Sanitize sync polarity flags based on requested ones. If neither
12157 * positive or negative polarity is requested, treat this as meaning
12158 * negative polarity.
12159 */
2d112de7 12160 if (!(pipe_config->base.adjusted_mode.flags &
2960bc9c 12161 (DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NHSYNC)))
2d112de7 12162 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_NHSYNC;
2960bc9c 12163
2d112de7 12164 if (!(pipe_config->base.adjusted_mode.flags &
2960bc9c 12165 (DRM_MODE_FLAG_PVSYNC | DRM_MODE_FLAG_NVSYNC)))
2d112de7 12166 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_NVSYNC;
2960bc9c 12167
d328c9d7
DV
12168 base_bpp = compute_baseline_pipe_bpp(to_intel_crtc(crtc),
12169 pipe_config);
12170 if (base_bpp < 0)
4e53c2e0
DV
12171 goto fail;
12172
e41a56be
VS
12173 /*
12174 * Determine the real pipe dimensions. Note that stereo modes can
12175 * increase the actual pipe size due to the frame doubling and
12176 * insertion of additional space for blanks between the frame. This
12177 * is stored in the crtc timings. We use the requested mode to do this
12178 * computation to clearly distinguish it from the adjusted mode, which
12179 * can be changed by the connectors in the below retry loop.
12180 */
2d112de7 12181 drm_crtc_get_hv_timing(&pipe_config->base.mode,
ecb7e16b
GP
12182 &pipe_config->pipe_src_w,
12183 &pipe_config->pipe_src_h);
e41a56be 12184
e29c22c0 12185encoder_retry:
ef1b460d 12186 /* Ensure the port clock defaults are reset when retrying. */
ff9a6750 12187 pipe_config->port_clock = 0;
ef1b460d 12188 pipe_config->pixel_multiplier = 1;
ff9a6750 12189
135c81b8 12190 /* Fill in default crtc timings, allow encoders to overwrite them. */
2d112de7
ACO
12191 drm_mode_set_crtcinfo(&pipe_config->base.adjusted_mode,
12192 CRTC_STEREO_DOUBLE);
135c81b8 12193
7758a113
DV
12194 /* Pass our mode to the connectors and the CRTC to give them a chance to
12195 * adjust it according to limitations or connector properties, and also
12196 * a chance to reject the mode entirely.
47f1c6c9 12197 */
da3ced29 12198 for_each_connector_in_state(state, connector, connector_state, i) {
0b901879 12199 if (connector_state->crtc != crtc)
7758a113 12200 continue;
7ae89233 12201
0b901879
ACO
12202 encoder = to_intel_encoder(connector_state->best_encoder);
12203
efea6e8e
DV
12204 if (!(encoder->compute_config(encoder, pipe_config))) {
12205 DRM_DEBUG_KMS("Encoder config failure\n");
7758a113
DV
12206 goto fail;
12207 }
ee7b9f93 12208 }
47f1c6c9 12209
ff9a6750
DV
12210 /* Set default port clock if not overwritten by the encoder. Needs to be
12211 * done afterwards in case the encoder adjusts the mode. */
12212 if (!pipe_config->port_clock)
2d112de7 12213 pipe_config->port_clock = pipe_config->base.adjusted_mode.crtc_clock
241bfc38 12214 * pipe_config->pixel_multiplier;
ff9a6750 12215
a43f6e0f 12216 ret = intel_crtc_compute_config(to_intel_crtc(crtc), pipe_config);
e29c22c0 12217 if (ret < 0) {
7758a113
DV
12218 DRM_DEBUG_KMS("CRTC fixup failed\n");
12219 goto fail;
ee7b9f93 12220 }
e29c22c0
DV
12221
12222 if (ret == RETRY) {
12223 if (WARN(!retry, "loop in pipe configuration computation\n")) {
12224 ret = -EINVAL;
12225 goto fail;
12226 }
12227
12228 DRM_DEBUG_KMS("CRTC bw constrained, retrying\n");
12229 retry = false;
12230 goto encoder_retry;
12231 }
12232
e8fa4270
DV
12233 /* Dithering seems to not pass-through bits correctly when it should, so
12234 * only enable it on 6bpc panels. */
12235 pipe_config->dither = pipe_config->pipe_bpp == 6*3;
62f0ace5 12236 DRM_DEBUG_KMS("hw max bpp: %i, pipe bpp: %i, dithering: %i\n",
d328c9d7 12237 base_bpp, pipe_config->pipe_bpp, pipe_config->dither);
4e53c2e0 12238
7758a113 12239fail:
548ee15b 12240 return ret;
ee7b9f93 12241}
47f1c6c9 12242
ea9d758d 12243static void
4740b0f2 12244intel_modeset_update_crtc_state(struct drm_atomic_state *state)
ea9d758d 12245{
0a9ab303
ACO
12246 struct drm_crtc *crtc;
12247 struct drm_crtc_state *crtc_state;
8a75d157 12248 int i;
ea9d758d 12249
7668851f 12250 /* Double check state. */
8a75d157 12251 for_each_crtc_in_state(state, crtc, crtc_state, i) {
3cb480bc 12252 to_intel_crtc(crtc)->config = to_intel_crtc_state(crtc->state);
fc467a22
ML
12253
12254 /* Update hwmode for vblank functions */
12255 if (crtc->state->active)
12256 crtc->hwmode = crtc->state->adjusted_mode;
12257 else
12258 crtc->hwmode.crtc_clock = 0;
ea9d758d 12259 }
ea9d758d
DV
12260}
12261
3bd26263 12262static bool intel_fuzzy_clock_check(int clock1, int clock2)
f1f644dc 12263{
3bd26263 12264 int diff;
f1f644dc
JB
12265
12266 if (clock1 == clock2)
12267 return true;
12268
12269 if (!clock1 || !clock2)
12270 return false;
12271
12272 diff = abs(clock1 - clock2);
12273
12274 if (((((diff + clock1 + clock2) * 100)) / (clock1 + clock2)) < 105)
12275 return true;
12276
12277 return false;
12278}
12279
25c5b266
DV
12280#define for_each_intel_crtc_masked(dev, mask, intel_crtc) \
12281 list_for_each_entry((intel_crtc), \
12282 &(dev)->mode_config.crtc_list, \
12283 base.head) \
0973f18f 12284 if (mask & (1 <<(intel_crtc)->pipe))
25c5b266 12285
cfb23ed6
ML
12286static bool
12287intel_compare_m_n(unsigned int m, unsigned int n,
12288 unsigned int m2, unsigned int n2,
12289 bool exact)
12290{
12291 if (m == m2 && n == n2)
12292 return true;
12293
12294 if (exact || !m || !n || !m2 || !n2)
12295 return false;
12296
12297 BUILD_BUG_ON(DATA_LINK_M_N_MASK > INT_MAX);
12298
12299 if (m > m2) {
12300 while (m > m2) {
12301 m2 <<= 1;
12302 n2 <<= 1;
12303 }
12304 } else if (m < m2) {
12305 while (m < m2) {
12306 m <<= 1;
12307 n <<= 1;
12308 }
12309 }
12310
12311 return m == m2 && n == n2;
12312}
12313
12314static bool
12315intel_compare_link_m_n(const struct intel_link_m_n *m_n,
12316 struct intel_link_m_n *m2_n2,
12317 bool adjust)
12318{
12319 if (m_n->tu == m2_n2->tu &&
12320 intel_compare_m_n(m_n->gmch_m, m_n->gmch_n,
12321 m2_n2->gmch_m, m2_n2->gmch_n, !adjust) &&
12322 intel_compare_m_n(m_n->link_m, m_n->link_n,
12323 m2_n2->link_m, m2_n2->link_n, !adjust)) {
12324 if (adjust)
12325 *m2_n2 = *m_n;
12326
12327 return true;
12328 }
12329
12330 return false;
12331}
12332
0e8ffe1b 12333static bool
2fa2fe9a 12334intel_pipe_config_compare(struct drm_device *dev,
5cec258b 12335 struct intel_crtc_state *current_config,
cfb23ed6
ML
12336 struct intel_crtc_state *pipe_config,
12337 bool adjust)
0e8ffe1b 12338{
cfb23ed6
ML
12339 bool ret = true;
12340
12341#define INTEL_ERR_OR_DBG_KMS(fmt, ...) \
12342 do { \
12343 if (!adjust) \
12344 DRM_ERROR(fmt, ##__VA_ARGS__); \
12345 else \
12346 DRM_DEBUG_KMS(fmt, ##__VA_ARGS__); \
12347 } while (0)
12348
66e985c0
DV
12349#define PIPE_CONF_CHECK_X(name) \
12350 if (current_config->name != pipe_config->name) { \
cfb23ed6 12351 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
66e985c0
DV
12352 "(expected 0x%08x, found 0x%08x)\n", \
12353 current_config->name, \
12354 pipe_config->name); \
cfb23ed6 12355 ret = false; \
66e985c0
DV
12356 }
12357
08a24034
DV
12358#define PIPE_CONF_CHECK_I(name) \
12359 if (current_config->name != pipe_config->name) { \
cfb23ed6 12360 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
08a24034
DV
12361 "(expected %i, found %i)\n", \
12362 current_config->name, \
12363 pipe_config->name); \
cfb23ed6
ML
12364 ret = false; \
12365 }
12366
12367#define PIPE_CONF_CHECK_M_N(name) \
12368 if (!intel_compare_link_m_n(&current_config->name, \
12369 &pipe_config->name,\
12370 adjust)) { \
12371 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
12372 "(expected tu %i gmch %i/%i link %i/%i, " \
12373 "found tu %i, gmch %i/%i link %i/%i)\n", \
12374 current_config->name.tu, \
12375 current_config->name.gmch_m, \
12376 current_config->name.gmch_n, \
12377 current_config->name.link_m, \
12378 current_config->name.link_n, \
12379 pipe_config->name.tu, \
12380 pipe_config->name.gmch_m, \
12381 pipe_config->name.gmch_n, \
12382 pipe_config->name.link_m, \
12383 pipe_config->name.link_n); \
12384 ret = false; \
12385 }
12386
12387#define PIPE_CONF_CHECK_M_N_ALT(name, alt_name) \
12388 if (!intel_compare_link_m_n(&current_config->name, \
12389 &pipe_config->name, adjust) && \
12390 !intel_compare_link_m_n(&current_config->alt_name, \
12391 &pipe_config->name, adjust)) { \
12392 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
12393 "(expected tu %i gmch %i/%i link %i/%i, " \
12394 "or tu %i gmch %i/%i link %i/%i, " \
12395 "found tu %i, gmch %i/%i link %i/%i)\n", \
12396 current_config->name.tu, \
12397 current_config->name.gmch_m, \
12398 current_config->name.gmch_n, \
12399 current_config->name.link_m, \
12400 current_config->name.link_n, \
12401 current_config->alt_name.tu, \
12402 current_config->alt_name.gmch_m, \
12403 current_config->alt_name.gmch_n, \
12404 current_config->alt_name.link_m, \
12405 current_config->alt_name.link_n, \
12406 pipe_config->name.tu, \
12407 pipe_config->name.gmch_m, \
12408 pipe_config->name.gmch_n, \
12409 pipe_config->name.link_m, \
12410 pipe_config->name.link_n); \
12411 ret = false; \
88adfff1
DV
12412 }
12413
b95af8be
VK
12414/* This is required for BDW+ where there is only one set of registers for
12415 * switching between high and low RR.
12416 * This macro can be used whenever a comparison has to be made between one
12417 * hw state and multiple sw state variables.
12418 */
12419#define PIPE_CONF_CHECK_I_ALT(name, alt_name) \
12420 if ((current_config->name != pipe_config->name) && \
12421 (current_config->alt_name != pipe_config->name)) { \
cfb23ed6 12422 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
b95af8be
VK
12423 "(expected %i or %i, found %i)\n", \
12424 current_config->name, \
12425 current_config->alt_name, \
12426 pipe_config->name); \
cfb23ed6 12427 ret = false; \
b95af8be
VK
12428 }
12429
1bd1bd80
DV
12430#define PIPE_CONF_CHECK_FLAGS(name, mask) \
12431 if ((current_config->name ^ pipe_config->name) & (mask)) { \
cfb23ed6 12432 INTEL_ERR_OR_DBG_KMS("mismatch in " #name "(" #mask ") " \
1bd1bd80
DV
12433 "(expected %i, found %i)\n", \
12434 current_config->name & (mask), \
12435 pipe_config->name & (mask)); \
cfb23ed6 12436 ret = false; \
1bd1bd80
DV
12437 }
12438
5e550656
VS
12439#define PIPE_CONF_CHECK_CLOCK_FUZZY(name) \
12440 if (!intel_fuzzy_clock_check(current_config->name, pipe_config->name)) { \
cfb23ed6 12441 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
5e550656
VS
12442 "(expected %i, found %i)\n", \
12443 current_config->name, \
12444 pipe_config->name); \
cfb23ed6 12445 ret = false; \
5e550656
VS
12446 }
12447
bb760063
DV
12448#define PIPE_CONF_QUIRK(quirk) \
12449 ((current_config->quirks | pipe_config->quirks) & (quirk))
12450
eccb140b
DV
12451 PIPE_CONF_CHECK_I(cpu_transcoder);
12452
08a24034
DV
12453 PIPE_CONF_CHECK_I(has_pch_encoder);
12454 PIPE_CONF_CHECK_I(fdi_lanes);
cfb23ed6 12455 PIPE_CONF_CHECK_M_N(fdi_m_n);
08a24034 12456
eb14cb74 12457 PIPE_CONF_CHECK_I(has_dp_encoder);
90a6b7b0 12458 PIPE_CONF_CHECK_I(lane_count);
b95af8be
VK
12459
12460 if (INTEL_INFO(dev)->gen < 8) {
cfb23ed6
ML
12461 PIPE_CONF_CHECK_M_N(dp_m_n);
12462
12463 PIPE_CONF_CHECK_I(has_drrs);
12464 if (current_config->has_drrs)
12465 PIPE_CONF_CHECK_M_N(dp_m2_n2);
12466 } else
12467 PIPE_CONF_CHECK_M_N_ALT(dp_m_n, dp_m2_n2);
eb14cb74 12468
2d112de7
ACO
12469 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hdisplay);
12470 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_htotal);
12471 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hblank_start);
12472 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hblank_end);
12473 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hsync_start);
12474 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hsync_end);
1bd1bd80 12475
2d112de7
ACO
12476 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vdisplay);
12477 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vtotal);
12478 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vblank_start);
12479 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vblank_end);
12480 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vsync_start);
12481 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vsync_end);
1bd1bd80 12482
c93f54cf 12483 PIPE_CONF_CHECK_I(pixel_multiplier);
6897b4b5 12484 PIPE_CONF_CHECK_I(has_hdmi_sink);
b5a9fa09
DV
12485 if ((INTEL_INFO(dev)->gen < 8 && !IS_HASWELL(dev)) ||
12486 IS_VALLEYVIEW(dev))
12487 PIPE_CONF_CHECK_I(limited_color_range);
e43823ec 12488 PIPE_CONF_CHECK_I(has_infoframe);
6c49f241 12489
9ed109a7
DV
12490 PIPE_CONF_CHECK_I(has_audio);
12491
2d112de7 12492 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
1bd1bd80
DV
12493 DRM_MODE_FLAG_INTERLACE);
12494
bb760063 12495 if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS)) {
2d112de7 12496 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
bb760063 12497 DRM_MODE_FLAG_PHSYNC);
2d112de7 12498 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
bb760063 12499 DRM_MODE_FLAG_NHSYNC);
2d112de7 12500 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
bb760063 12501 DRM_MODE_FLAG_PVSYNC);
2d112de7 12502 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
bb760063
DV
12503 DRM_MODE_FLAG_NVSYNC);
12504 }
045ac3b5 12505
333b8ca8 12506 PIPE_CONF_CHECK_X(gmch_pfit.control);
e2ff2d4a
DV
12507 /* pfit ratios are autocomputed by the hw on gen4+ */
12508 if (INTEL_INFO(dev)->gen < 4)
12509 PIPE_CONF_CHECK_I(gmch_pfit.pgm_ratios);
333b8ca8 12510 PIPE_CONF_CHECK_X(gmch_pfit.lvds_border_bits);
9953599b 12511
bfd16b2a
ML
12512 if (!adjust) {
12513 PIPE_CONF_CHECK_I(pipe_src_w);
12514 PIPE_CONF_CHECK_I(pipe_src_h);
12515
12516 PIPE_CONF_CHECK_I(pch_pfit.enabled);
12517 if (current_config->pch_pfit.enabled) {
12518 PIPE_CONF_CHECK_X(pch_pfit.pos);
12519 PIPE_CONF_CHECK_X(pch_pfit.size);
12520 }
2fa2fe9a 12521
7aefe2b5
ML
12522 PIPE_CONF_CHECK_I(scaler_state.scaler_id);
12523 }
a1b2278e 12524
e59150dc
JB
12525 /* BDW+ don't expose a synchronous way to read the state */
12526 if (IS_HASWELL(dev))
12527 PIPE_CONF_CHECK_I(ips_enabled);
42db64ef 12528
282740f7
VS
12529 PIPE_CONF_CHECK_I(double_wide);
12530
26804afd
DV
12531 PIPE_CONF_CHECK_X(ddi_pll_sel);
12532
c0d43d62 12533 PIPE_CONF_CHECK_I(shared_dpll);
66e985c0 12534 PIPE_CONF_CHECK_X(dpll_hw_state.dpll);
8bcc2795 12535 PIPE_CONF_CHECK_X(dpll_hw_state.dpll_md);
66e985c0
DV
12536 PIPE_CONF_CHECK_X(dpll_hw_state.fp0);
12537 PIPE_CONF_CHECK_X(dpll_hw_state.fp1);
d452c5b6 12538 PIPE_CONF_CHECK_X(dpll_hw_state.wrpll);
00490c22 12539 PIPE_CONF_CHECK_X(dpll_hw_state.spll);
3f4cd19f
DL
12540 PIPE_CONF_CHECK_X(dpll_hw_state.ctrl1);
12541 PIPE_CONF_CHECK_X(dpll_hw_state.cfgcr1);
12542 PIPE_CONF_CHECK_X(dpll_hw_state.cfgcr2);
c0d43d62 12543
42571aef
VS
12544 if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5)
12545 PIPE_CONF_CHECK_I(pipe_bpp);
12546
2d112de7 12547 PIPE_CONF_CHECK_CLOCK_FUZZY(base.adjusted_mode.crtc_clock);
a9a7e98a 12548 PIPE_CONF_CHECK_CLOCK_FUZZY(port_clock);
5e550656 12549
66e985c0 12550#undef PIPE_CONF_CHECK_X
08a24034 12551#undef PIPE_CONF_CHECK_I
b95af8be 12552#undef PIPE_CONF_CHECK_I_ALT
1bd1bd80 12553#undef PIPE_CONF_CHECK_FLAGS
5e550656 12554#undef PIPE_CONF_CHECK_CLOCK_FUZZY
bb760063 12555#undef PIPE_CONF_QUIRK
cfb23ed6 12556#undef INTEL_ERR_OR_DBG_KMS
88adfff1 12557
cfb23ed6 12558 return ret;
0e8ffe1b
DV
12559}
12560
08db6652
DL
12561static void check_wm_state(struct drm_device *dev)
12562{
12563 struct drm_i915_private *dev_priv = dev->dev_private;
12564 struct skl_ddb_allocation hw_ddb, *sw_ddb;
12565 struct intel_crtc *intel_crtc;
12566 int plane;
12567
12568 if (INTEL_INFO(dev)->gen < 9)
12569 return;
12570
12571 skl_ddb_get_hw_state(dev_priv, &hw_ddb);
12572 sw_ddb = &dev_priv->wm.skl_hw.ddb;
12573
12574 for_each_intel_crtc(dev, intel_crtc) {
12575 struct skl_ddb_entry *hw_entry, *sw_entry;
12576 const enum pipe pipe = intel_crtc->pipe;
12577
12578 if (!intel_crtc->active)
12579 continue;
12580
12581 /* planes */
dd740780 12582 for_each_plane(dev_priv, pipe, plane) {
08db6652
DL
12583 hw_entry = &hw_ddb.plane[pipe][plane];
12584 sw_entry = &sw_ddb->plane[pipe][plane];
12585
12586 if (skl_ddb_entry_equal(hw_entry, sw_entry))
12587 continue;
12588
12589 DRM_ERROR("mismatch in DDB state pipe %c plane %d "
12590 "(expected (%u,%u), found (%u,%u))\n",
12591 pipe_name(pipe), plane + 1,
12592 sw_entry->start, sw_entry->end,
12593 hw_entry->start, hw_entry->end);
12594 }
12595
12596 /* cursor */
4969d33e
MR
12597 hw_entry = &hw_ddb.plane[pipe][PLANE_CURSOR];
12598 sw_entry = &sw_ddb->plane[pipe][PLANE_CURSOR];
08db6652
DL
12599
12600 if (skl_ddb_entry_equal(hw_entry, sw_entry))
12601 continue;
12602
12603 DRM_ERROR("mismatch in DDB state pipe %c cursor "
12604 "(expected (%u,%u), found (%u,%u))\n",
12605 pipe_name(pipe),
12606 sw_entry->start, sw_entry->end,
12607 hw_entry->start, hw_entry->end);
12608 }
12609}
12610
91d1b4bd 12611static void
35dd3c64
ML
12612check_connector_state(struct drm_device *dev,
12613 struct drm_atomic_state *old_state)
8af6cf88 12614{
35dd3c64
ML
12615 struct drm_connector_state *old_conn_state;
12616 struct drm_connector *connector;
12617 int i;
8af6cf88 12618
35dd3c64
ML
12619 for_each_connector_in_state(old_state, connector, old_conn_state, i) {
12620 struct drm_encoder *encoder = connector->encoder;
12621 struct drm_connector_state *state = connector->state;
ad3c558f 12622
8af6cf88
DV
12623 /* This also checks the encoder/connector hw state with the
12624 * ->get_hw_state callbacks. */
35dd3c64 12625 intel_connector_check_state(to_intel_connector(connector));
8af6cf88 12626
ad3c558f 12627 I915_STATE_WARN(state->best_encoder != encoder,
35dd3c64 12628 "connector's atomic encoder doesn't match legacy encoder\n");
8af6cf88 12629 }
91d1b4bd
DV
12630}
12631
12632static void
12633check_encoder_state(struct drm_device *dev)
12634{
12635 struct intel_encoder *encoder;
12636 struct intel_connector *connector;
8af6cf88 12637
b2784e15 12638 for_each_intel_encoder(dev, encoder) {
8af6cf88 12639 bool enabled = false;
4d20cd86 12640 enum pipe pipe;
8af6cf88
DV
12641
12642 DRM_DEBUG_KMS("[ENCODER:%d:%s]\n",
12643 encoder->base.base.id,
8e329a03 12644 encoder->base.name);
8af6cf88 12645
3a3371ff 12646 for_each_intel_connector(dev, connector) {
4d20cd86 12647 if (connector->base.state->best_encoder != &encoder->base)
8af6cf88
DV
12648 continue;
12649 enabled = true;
ad3c558f
ML
12650
12651 I915_STATE_WARN(connector->base.state->crtc !=
12652 encoder->base.crtc,
12653 "connector's crtc doesn't match encoder crtc\n");
8af6cf88 12654 }
0e32b39c 12655
e2c719b7 12656 I915_STATE_WARN(!!encoder->base.crtc != enabled,
8af6cf88
DV
12657 "encoder's enabled state mismatch "
12658 "(expected %i, found %i)\n",
12659 !!encoder->base.crtc, enabled);
8af6cf88 12660
7c60d198 12661 if (!encoder->base.crtc) {
4d20cd86 12662 bool active;
8af6cf88 12663
4d20cd86
ML
12664 active = encoder->get_hw_state(encoder, &pipe);
12665 I915_STATE_WARN(active,
12666 "encoder detached but still enabled on pipe %c.\n",
12667 pipe_name(pipe));
7c60d198 12668 }
8af6cf88 12669 }
91d1b4bd
DV
12670}
12671
12672static void
4d20cd86 12673check_crtc_state(struct drm_device *dev, struct drm_atomic_state *old_state)
91d1b4bd 12674{
fbee40df 12675 struct drm_i915_private *dev_priv = dev->dev_private;
91d1b4bd 12676 struct intel_encoder *encoder;
4d20cd86
ML
12677 struct drm_crtc_state *old_crtc_state;
12678 struct drm_crtc *crtc;
12679 int i;
8af6cf88 12680
4d20cd86
ML
12681 for_each_crtc_in_state(old_state, crtc, old_crtc_state, i) {
12682 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
12683 struct intel_crtc_state *pipe_config, *sw_config;
7b89b8de 12684 bool active;
8af6cf88 12685
bfd16b2a
ML
12686 if (!needs_modeset(crtc->state) &&
12687 !to_intel_crtc_state(crtc->state)->update_pipe)
4d20cd86 12688 continue;
045ac3b5 12689
4d20cd86
ML
12690 __drm_atomic_helper_crtc_destroy_state(crtc, old_crtc_state);
12691 pipe_config = to_intel_crtc_state(old_crtc_state);
12692 memset(pipe_config, 0, sizeof(*pipe_config));
12693 pipe_config->base.crtc = crtc;
12694 pipe_config->base.state = old_state;
8af6cf88 12695
4d20cd86
ML
12696 DRM_DEBUG_KMS("[CRTC:%d]\n",
12697 crtc->base.id);
8af6cf88 12698
4d20cd86
ML
12699 active = dev_priv->display.get_pipe_config(intel_crtc,
12700 pipe_config);
6c49f241 12701
b6b5d049 12702 /* hw state is inconsistent with the pipe quirk */
4d20cd86
ML
12703 if ((intel_crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
12704 (intel_crtc->pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
12705 active = crtc->state->active;
8af6cf88 12706
4d20cd86 12707 I915_STATE_WARN(crtc->state->active != active,
0e8ffe1b 12708 "crtc active state doesn't match with hw state "
4d20cd86 12709 "(expected %i, found %i)\n", crtc->state->active, active);
d62cf62a 12710
4d20cd86 12711 I915_STATE_WARN(intel_crtc->active != crtc->state->active,
53d9f4e9 12712 "transitional active state does not match atomic hw state "
4d20cd86 12713 "(expected %i, found %i)\n", crtc->state->active, intel_crtc->active);
d62cf62a 12714
4d20cd86 12715 for_each_encoder_on_crtc(dev, crtc, encoder) {
3eaba51c 12716 enum pipe pipe;
6c49f241 12717
4d20cd86
ML
12718 active = encoder->get_hw_state(encoder, &pipe);
12719 I915_STATE_WARN(active != crtc->state->active,
12720 "[ENCODER:%i] active %i with crtc active %i\n",
12721 encoder->base.base.id, active, crtc->state->active);
0e8ffe1b 12722
4d20cd86
ML
12723 I915_STATE_WARN(active && intel_crtc->pipe != pipe,
12724 "Encoder connected to wrong pipe %c\n",
12725 pipe_name(pipe));
53d9f4e9 12726
4d20cd86
ML
12727 if (active)
12728 encoder->get_config(encoder, pipe_config);
12729 }
53d9f4e9 12730
4d20cd86 12731 if (!crtc->state->active)
cfb23ed6
ML
12732 continue;
12733
4d20cd86
ML
12734 sw_config = to_intel_crtc_state(crtc->state);
12735 if (!intel_pipe_config_compare(dev, sw_config,
12736 pipe_config, false)) {
e2c719b7 12737 I915_STATE_WARN(1, "pipe state doesn't match!\n");
4d20cd86 12738 intel_dump_pipe_config(intel_crtc, pipe_config,
c0b03411 12739 "[hw state]");
4d20cd86 12740 intel_dump_pipe_config(intel_crtc, sw_config,
c0b03411
DV
12741 "[sw state]");
12742 }
8af6cf88
DV
12743 }
12744}
12745
91d1b4bd
DV
12746static void
12747check_shared_dpll_state(struct drm_device *dev)
12748{
fbee40df 12749 struct drm_i915_private *dev_priv = dev->dev_private;
91d1b4bd
DV
12750 struct intel_crtc *crtc;
12751 struct intel_dpll_hw_state dpll_hw_state;
12752 int i;
5358901f
DV
12753
12754 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
12755 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
12756 int enabled_crtcs = 0, active_crtcs = 0;
12757 bool active;
12758
12759 memset(&dpll_hw_state, 0, sizeof(dpll_hw_state));
12760
12761 DRM_DEBUG_KMS("%s\n", pll->name);
12762
12763 active = pll->get_hw_state(dev_priv, pll, &dpll_hw_state);
12764
e2c719b7 12765 I915_STATE_WARN(pll->active > hweight32(pll->config.crtc_mask),
5358901f 12766 "more active pll users than references: %i vs %i\n",
3e369b76 12767 pll->active, hweight32(pll->config.crtc_mask));
e2c719b7 12768 I915_STATE_WARN(pll->active && !pll->on,
5358901f 12769 "pll in active use but not on in sw tracking\n");
e2c719b7 12770 I915_STATE_WARN(pll->on && !pll->active,
35c95375 12771 "pll in on but not on in use in sw tracking\n");
e2c719b7 12772 I915_STATE_WARN(pll->on != active,
5358901f
DV
12773 "pll on state mismatch (expected %i, found %i)\n",
12774 pll->on, active);
12775
d3fcc808 12776 for_each_intel_crtc(dev, crtc) {
83d65738 12777 if (crtc->base.state->enable && intel_crtc_to_shared_dpll(crtc) == pll)
5358901f
DV
12778 enabled_crtcs++;
12779 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll)
12780 active_crtcs++;
12781 }
e2c719b7 12782 I915_STATE_WARN(pll->active != active_crtcs,
5358901f
DV
12783 "pll active crtcs mismatch (expected %i, found %i)\n",
12784 pll->active, active_crtcs);
e2c719b7 12785 I915_STATE_WARN(hweight32(pll->config.crtc_mask) != enabled_crtcs,
5358901f 12786 "pll enabled crtcs mismatch (expected %i, found %i)\n",
3e369b76 12787 hweight32(pll->config.crtc_mask), enabled_crtcs);
66e985c0 12788
e2c719b7 12789 I915_STATE_WARN(pll->on && memcmp(&pll->config.hw_state, &dpll_hw_state,
66e985c0
DV
12790 sizeof(dpll_hw_state)),
12791 "pll hw state mismatch\n");
5358901f 12792 }
8af6cf88
DV
12793}
12794
ee165b1a
ML
12795static void
12796intel_modeset_check_state(struct drm_device *dev,
12797 struct drm_atomic_state *old_state)
91d1b4bd 12798{
08db6652 12799 check_wm_state(dev);
35dd3c64 12800 check_connector_state(dev, old_state);
91d1b4bd 12801 check_encoder_state(dev);
4d20cd86 12802 check_crtc_state(dev, old_state);
91d1b4bd
DV
12803 check_shared_dpll_state(dev);
12804}
12805
5cec258b 12806void ironlake_check_encoder_dotclock(const struct intel_crtc_state *pipe_config,
18442d08
VS
12807 int dotclock)
12808{
12809 /*
12810 * FDI already provided one idea for the dotclock.
12811 * Yell if the encoder disagrees.
12812 */
2d112de7 12813 WARN(!intel_fuzzy_clock_check(pipe_config->base.adjusted_mode.crtc_clock, dotclock),
18442d08 12814 "FDI dotclock and encoder dotclock mismatch, fdi: %i, encoder: %i\n",
2d112de7 12815 pipe_config->base.adjusted_mode.crtc_clock, dotclock);
18442d08
VS
12816}
12817
80715b2f
VS
12818static void update_scanline_offset(struct intel_crtc *crtc)
12819{
12820 struct drm_device *dev = crtc->base.dev;
12821
12822 /*
12823 * The scanline counter increments at the leading edge of hsync.
12824 *
12825 * On most platforms it starts counting from vtotal-1 on the
12826 * first active line. That means the scanline counter value is
12827 * always one less than what we would expect. Ie. just after
12828 * start of vblank, which also occurs at start of hsync (on the
12829 * last active line), the scanline counter will read vblank_start-1.
12830 *
12831 * On gen2 the scanline counter starts counting from 1 instead
12832 * of vtotal-1, so we have to subtract one (or rather add vtotal-1
12833 * to keep the value positive), instead of adding one.
12834 *
12835 * On HSW+ the behaviour of the scanline counter depends on the output
12836 * type. For DP ports it behaves like most other platforms, but on HDMI
12837 * there's an extra 1 line difference. So we need to add two instead of
12838 * one to the value.
12839 */
12840 if (IS_GEN2(dev)) {
124abe07 12841 const struct drm_display_mode *adjusted_mode = &crtc->config->base.adjusted_mode;
80715b2f
VS
12842 int vtotal;
12843
124abe07
VS
12844 vtotal = adjusted_mode->crtc_vtotal;
12845 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE)
80715b2f
VS
12846 vtotal /= 2;
12847
12848 crtc->scanline_offset = vtotal - 1;
12849 } else if (HAS_DDI(dev) &&
409ee761 12850 intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI)) {
80715b2f
VS
12851 crtc->scanline_offset = 2;
12852 } else
12853 crtc->scanline_offset = 1;
12854}
12855
ad421372 12856static void intel_modeset_clear_plls(struct drm_atomic_state *state)
ed6739ef 12857{
225da59b 12858 struct drm_device *dev = state->dev;
ed6739ef 12859 struct drm_i915_private *dev_priv = to_i915(dev);
ad421372 12860 struct intel_shared_dpll_config *shared_dpll = NULL;
ed6739ef 12861 struct intel_crtc *intel_crtc;
0a9ab303
ACO
12862 struct intel_crtc_state *intel_crtc_state;
12863 struct drm_crtc *crtc;
12864 struct drm_crtc_state *crtc_state;
0a9ab303 12865 int i;
ed6739ef
ACO
12866
12867 if (!dev_priv->display.crtc_compute_clock)
ad421372 12868 return;
ed6739ef 12869
0a9ab303 12870 for_each_crtc_in_state(state, crtc, crtc_state, i) {
ad421372
ML
12871 int dpll;
12872
0a9ab303 12873 intel_crtc = to_intel_crtc(crtc);
4978cc93 12874 intel_crtc_state = to_intel_crtc_state(crtc_state);
ad421372 12875 dpll = intel_crtc_state->shared_dpll;
0a9ab303 12876
ad421372 12877 if (!needs_modeset(crtc_state) || dpll == DPLL_ID_PRIVATE)
225da59b
ACO
12878 continue;
12879
ad421372 12880 intel_crtc_state->shared_dpll = DPLL_ID_PRIVATE;
0a9ab303 12881
ad421372
ML
12882 if (!shared_dpll)
12883 shared_dpll = intel_atomic_get_shared_dpll_state(state);
ed6739ef 12884
ad421372
ML
12885 shared_dpll[dpll].crtc_mask &= ~(1 << intel_crtc->pipe);
12886 }
ed6739ef
ACO
12887}
12888
99d736a2
ML
12889/*
12890 * This implements the workaround described in the "notes" section of the mode
12891 * set sequence documentation. When going from no pipes or single pipe to
12892 * multiple pipes, and planes are enabled after the pipe, we need to wait at
12893 * least 2 vblanks on the first pipe before enabling planes on the second pipe.
12894 */
12895static int haswell_mode_set_planes_workaround(struct drm_atomic_state *state)
12896{
12897 struct drm_crtc_state *crtc_state;
12898 struct intel_crtc *intel_crtc;
12899 struct drm_crtc *crtc;
12900 struct intel_crtc_state *first_crtc_state = NULL;
12901 struct intel_crtc_state *other_crtc_state = NULL;
12902 enum pipe first_pipe = INVALID_PIPE, enabled_pipe = INVALID_PIPE;
12903 int i;
12904
12905 /* look at all crtc's that are going to be enabled in during modeset */
12906 for_each_crtc_in_state(state, crtc, crtc_state, i) {
12907 intel_crtc = to_intel_crtc(crtc);
12908
12909 if (!crtc_state->active || !needs_modeset(crtc_state))
12910 continue;
12911
12912 if (first_crtc_state) {
12913 other_crtc_state = to_intel_crtc_state(crtc_state);
12914 break;
12915 } else {
12916 first_crtc_state = to_intel_crtc_state(crtc_state);
12917 first_pipe = intel_crtc->pipe;
12918 }
12919 }
12920
12921 /* No workaround needed? */
12922 if (!first_crtc_state)
12923 return 0;
12924
12925 /* w/a possibly needed, check how many crtc's are already enabled. */
12926 for_each_intel_crtc(state->dev, intel_crtc) {
12927 struct intel_crtc_state *pipe_config;
12928
12929 pipe_config = intel_atomic_get_crtc_state(state, intel_crtc);
12930 if (IS_ERR(pipe_config))
12931 return PTR_ERR(pipe_config);
12932
12933 pipe_config->hsw_workaround_pipe = INVALID_PIPE;
12934
12935 if (!pipe_config->base.active ||
12936 needs_modeset(&pipe_config->base))
12937 continue;
12938
12939 /* 2 or more enabled crtcs means no need for w/a */
12940 if (enabled_pipe != INVALID_PIPE)
12941 return 0;
12942
12943 enabled_pipe = intel_crtc->pipe;
12944 }
12945
12946 if (enabled_pipe != INVALID_PIPE)
12947 first_crtc_state->hsw_workaround_pipe = enabled_pipe;
12948 else if (other_crtc_state)
12949 other_crtc_state->hsw_workaround_pipe = first_pipe;
12950
12951 return 0;
12952}
12953
27c329ed
ML
12954static int intel_modeset_all_pipes(struct drm_atomic_state *state)
12955{
12956 struct drm_crtc *crtc;
12957 struct drm_crtc_state *crtc_state;
12958 int ret = 0;
12959
12960 /* add all active pipes to the state */
12961 for_each_crtc(state->dev, crtc) {
12962 crtc_state = drm_atomic_get_crtc_state(state, crtc);
12963 if (IS_ERR(crtc_state))
12964 return PTR_ERR(crtc_state);
12965
12966 if (!crtc_state->active || needs_modeset(crtc_state))
12967 continue;
12968
12969 crtc_state->mode_changed = true;
12970
12971 ret = drm_atomic_add_affected_connectors(state, crtc);
12972 if (ret)
12973 break;
12974
12975 ret = drm_atomic_add_affected_planes(state, crtc);
12976 if (ret)
12977 break;
12978 }
12979
12980 return ret;
12981}
12982
c347a676 12983static int intel_modeset_checks(struct drm_atomic_state *state)
054518dd
ACO
12984{
12985 struct drm_device *dev = state->dev;
27c329ed 12986 struct drm_i915_private *dev_priv = dev->dev_private;
054518dd
ACO
12987 int ret;
12988
b359283a
ML
12989 if (!check_digital_port_conflicts(state)) {
12990 DRM_DEBUG_KMS("rejecting conflicting digital port configuration\n");
12991 return -EINVAL;
12992 }
12993
054518dd
ACO
12994 /*
12995 * See if the config requires any additional preparation, e.g.
12996 * to adjust global state with pipes off. We need to do this
12997 * here so we can get the modeset_pipe updated config for the new
12998 * mode set on this crtc. For other crtcs we need to use the
12999 * adjusted_mode bits in the crtc directly.
13000 */
27c329ed
ML
13001 if (dev_priv->display.modeset_calc_cdclk) {
13002 unsigned int cdclk;
b432e5cf 13003
27c329ed
ML
13004 ret = dev_priv->display.modeset_calc_cdclk(state);
13005
13006 cdclk = to_intel_atomic_state(state)->cdclk;
13007 if (!ret && cdclk != dev_priv->cdclk_freq)
13008 ret = intel_modeset_all_pipes(state);
13009
13010 if (ret < 0)
054518dd 13011 return ret;
27c329ed
ML
13012 } else
13013 to_intel_atomic_state(state)->cdclk = dev_priv->cdclk_freq;
054518dd 13014
ad421372 13015 intel_modeset_clear_plls(state);
054518dd 13016
99d736a2 13017 if (IS_HASWELL(dev))
ad421372 13018 return haswell_mode_set_planes_workaround(state);
99d736a2 13019
ad421372 13020 return 0;
c347a676
ACO
13021}
13022
74c090b1
ML
13023/**
13024 * intel_atomic_check - validate state object
13025 * @dev: drm device
13026 * @state: state to validate
13027 */
13028static int intel_atomic_check(struct drm_device *dev,
13029 struct drm_atomic_state *state)
c347a676
ACO
13030{
13031 struct drm_crtc *crtc;
13032 struct drm_crtc_state *crtc_state;
13033 int ret, i;
61333b60 13034 bool any_ms = false;
c347a676 13035
74c090b1 13036 ret = drm_atomic_helper_check_modeset(dev, state);
054518dd
ACO
13037 if (ret)
13038 return ret;
13039
c347a676 13040 for_each_crtc_in_state(state, crtc, crtc_state, i) {
cfb23ed6
ML
13041 struct intel_crtc_state *pipe_config =
13042 to_intel_crtc_state(crtc_state);
1ed51de9 13043
ba8af3e5
ML
13044 memset(&to_intel_crtc(crtc)->atomic, 0,
13045 sizeof(struct intel_crtc_atomic_commit));
13046
1ed51de9
DV
13047 /* Catch I915_MODE_FLAG_INHERITED */
13048 if (crtc_state->mode.private_flags != crtc->state->mode.private_flags)
13049 crtc_state->mode_changed = true;
cfb23ed6 13050
61333b60
ML
13051 if (!crtc_state->enable) {
13052 if (needs_modeset(crtc_state))
13053 any_ms = true;
c347a676 13054 continue;
61333b60 13055 }
c347a676 13056
26495481 13057 if (!needs_modeset(crtc_state))
cfb23ed6
ML
13058 continue;
13059
26495481
DV
13060 /* FIXME: For only active_changed we shouldn't need to do any
13061 * state recomputation at all. */
13062
1ed51de9
DV
13063 ret = drm_atomic_add_affected_connectors(state, crtc);
13064 if (ret)
13065 return ret;
b359283a 13066
cfb23ed6 13067 ret = intel_modeset_pipe_config(crtc, pipe_config);
c347a676
ACO
13068 if (ret)
13069 return ret;
13070
6764e9f8 13071 if (intel_pipe_config_compare(state->dev,
cfb23ed6 13072 to_intel_crtc_state(crtc->state),
1ed51de9 13073 pipe_config, true)) {
26495481 13074 crtc_state->mode_changed = false;
bfd16b2a 13075 to_intel_crtc_state(crtc_state)->update_pipe = true;
26495481
DV
13076 }
13077
13078 if (needs_modeset(crtc_state)) {
13079 any_ms = true;
cfb23ed6
ML
13080
13081 ret = drm_atomic_add_affected_planes(state, crtc);
13082 if (ret)
13083 return ret;
13084 }
61333b60 13085
26495481
DV
13086 intel_dump_pipe_config(to_intel_crtc(crtc), pipe_config,
13087 needs_modeset(crtc_state) ?
13088 "[modeset]" : "[fastset]");
c347a676
ACO
13089 }
13090
61333b60
ML
13091 if (any_ms) {
13092 ret = intel_modeset_checks(state);
13093
13094 if (ret)
13095 return ret;
27c329ed
ML
13096 } else
13097 to_intel_atomic_state(state)->cdclk =
13098 to_i915(state->dev)->cdclk_freq;
c347a676
ACO
13099
13100 return drm_atomic_helper_check_planes(state->dev, state);
054518dd
ACO
13101}
13102
74c090b1
ML
13103/**
13104 * intel_atomic_commit - commit validated state object
13105 * @dev: DRM device
13106 * @state: the top-level driver state object
13107 * @async: asynchronous commit
13108 *
13109 * This function commits a top-level state object that has been validated
13110 * with drm_atomic_helper_check().
13111 *
13112 * FIXME: Atomic modeset support for i915 is not yet complete. At the moment
13113 * we can only handle plane-related operations and do not yet support
13114 * asynchronous commit.
13115 *
13116 * RETURNS
13117 * Zero for success or -errno.
13118 */
13119static int intel_atomic_commit(struct drm_device *dev,
13120 struct drm_atomic_state *state,
13121 bool async)
a6778b3c 13122{
fbee40df 13123 struct drm_i915_private *dev_priv = dev->dev_private;
0a9ab303
ACO
13124 struct drm_crtc *crtc;
13125 struct drm_crtc_state *crtc_state;
c0c36b94 13126 int ret = 0;
0a9ab303 13127 int i;
61333b60 13128 bool any_ms = false;
a6778b3c 13129
74c090b1
ML
13130 if (async) {
13131 DRM_DEBUG_KMS("i915 does not yet support async commit\n");
13132 return -EINVAL;
13133 }
13134
d4afb8cc
ACO
13135 ret = drm_atomic_helper_prepare_planes(dev, state);
13136 if (ret)
13137 return ret;
13138
1c5e19f8
ML
13139 drm_atomic_helper_swap_state(dev, state);
13140
0a9ab303 13141 for_each_crtc_in_state(state, crtc, crtc_state, i) {
a539205a
ML
13142 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
13143
61333b60
ML
13144 if (!needs_modeset(crtc->state))
13145 continue;
13146
13147 any_ms = true;
a539205a 13148 intel_pre_plane_update(intel_crtc);
460da916 13149
a539205a
ML
13150 if (crtc_state->active) {
13151 intel_crtc_disable_planes(crtc, crtc_state->plane_mask);
13152 dev_priv->display.crtc_disable(crtc);
eddfcbcd
ML
13153 intel_crtc->active = false;
13154 intel_disable_shared_dpll(intel_crtc);
a539205a 13155 }
b8cecdf5 13156 }
7758a113 13157
ea9d758d
DV
13158 /* Only after disabling all output pipelines that will be changed can we
13159 * update the the output configuration. */
4740b0f2 13160 intel_modeset_update_crtc_state(state);
f6e5b160 13161
4740b0f2
ML
13162 if (any_ms) {
13163 intel_shared_dpll_commit(state);
13164
13165 drm_atomic_helper_update_legacy_modeset_state(state->dev, state);
61333b60 13166 modeset_update_crtc_power_domains(state);
4740b0f2 13167 }
47fab737 13168
a6778b3c 13169 /* Now enable the clocks, plane, pipe, and connectors that we set up. */
0a9ab303 13170 for_each_crtc_in_state(state, crtc, crtc_state, i) {
f6ac4b2a
ML
13171 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
13172 bool modeset = needs_modeset(crtc->state);
bfd16b2a
ML
13173 bool update_pipe = !modeset &&
13174 to_intel_crtc_state(crtc->state)->update_pipe;
13175 unsigned long put_domains = 0;
f6ac4b2a
ML
13176
13177 if (modeset && crtc->state->active) {
a539205a
ML
13178 update_scanline_offset(to_intel_crtc(crtc));
13179 dev_priv->display.crtc_enable(crtc);
13180 }
80715b2f 13181
bfd16b2a
ML
13182 if (update_pipe) {
13183 put_domains = modeset_get_crtc_power_domains(crtc);
13184
13185 /* make sure intel_modeset_check_state runs */
13186 any_ms = true;
13187 }
13188
f6ac4b2a
ML
13189 if (!modeset)
13190 intel_pre_plane_update(intel_crtc);
13191
a539205a 13192 drm_atomic_helper_commit_planes_on_crtc(crtc_state);
bfd16b2a
ML
13193
13194 if (put_domains)
13195 modeset_put_power_domains(dev_priv, put_domains);
13196
f6ac4b2a 13197 intel_post_plane_update(intel_crtc);
80715b2f 13198 }
a6778b3c 13199
a6778b3c 13200 /* FIXME: add subpixel order */
83a57153 13201
74c090b1 13202 drm_atomic_helper_wait_for_vblanks(dev, state);
d4afb8cc 13203 drm_atomic_helper_cleanup_planes(dev, state);
2bfb4627 13204
74c090b1 13205 if (any_ms)
ee165b1a
ML
13206 intel_modeset_check_state(dev, state);
13207
13208 drm_atomic_state_free(state);
f30da187 13209
74c090b1 13210 return 0;
7f27126e
JB
13211}
13212
c0c36b94
CW
13213void intel_crtc_restore_mode(struct drm_crtc *crtc)
13214{
83a57153
ACO
13215 struct drm_device *dev = crtc->dev;
13216 struct drm_atomic_state *state;
e694eb02 13217 struct drm_crtc_state *crtc_state;
2bfb4627 13218 int ret;
83a57153
ACO
13219
13220 state = drm_atomic_state_alloc(dev);
13221 if (!state) {
e694eb02 13222 DRM_DEBUG_KMS("[CRTC:%d] crtc restore failed, out of memory",
83a57153
ACO
13223 crtc->base.id);
13224 return;
13225 }
13226
e694eb02 13227 state->acquire_ctx = drm_modeset_legacy_acquire_ctx(crtc);
83a57153 13228
e694eb02
ML
13229retry:
13230 crtc_state = drm_atomic_get_crtc_state(state, crtc);
13231 ret = PTR_ERR_OR_ZERO(crtc_state);
13232 if (!ret) {
13233 if (!crtc_state->active)
13234 goto out;
83a57153 13235
e694eb02 13236 crtc_state->mode_changed = true;
74c090b1 13237 ret = drm_atomic_commit(state);
83a57153
ACO
13238 }
13239
e694eb02
ML
13240 if (ret == -EDEADLK) {
13241 drm_atomic_state_clear(state);
13242 drm_modeset_backoff(state->acquire_ctx);
13243 goto retry;
4ed9fb37 13244 }
4be07317 13245
2bfb4627 13246 if (ret)
e694eb02 13247out:
2bfb4627 13248 drm_atomic_state_free(state);
c0c36b94
CW
13249}
13250
25c5b266
DV
13251#undef for_each_intel_crtc_masked
13252
f6e5b160 13253static const struct drm_crtc_funcs intel_crtc_funcs = {
f6e5b160 13254 .gamma_set = intel_crtc_gamma_set,
74c090b1 13255 .set_config = drm_atomic_helper_set_config,
f6e5b160
CW
13256 .destroy = intel_crtc_destroy,
13257 .page_flip = intel_crtc_page_flip,
1356837e
MR
13258 .atomic_duplicate_state = intel_crtc_duplicate_state,
13259 .atomic_destroy_state = intel_crtc_destroy_state,
f6e5b160
CW
13260};
13261
5358901f
DV
13262static bool ibx_pch_dpll_get_hw_state(struct drm_i915_private *dev_priv,
13263 struct intel_shared_dpll *pll,
13264 struct intel_dpll_hw_state *hw_state)
ee7b9f93 13265{
5358901f 13266 uint32_t val;
ee7b9f93 13267
f458ebbc 13268 if (!intel_display_power_is_enabled(dev_priv, POWER_DOMAIN_PLLS))
bd2bb1b9
PZ
13269 return false;
13270
5358901f 13271 val = I915_READ(PCH_DPLL(pll->id));
66e985c0
DV
13272 hw_state->dpll = val;
13273 hw_state->fp0 = I915_READ(PCH_FP0(pll->id));
13274 hw_state->fp1 = I915_READ(PCH_FP1(pll->id));
5358901f
DV
13275
13276 return val & DPLL_VCO_ENABLE;
13277}
13278
15bdd4cf
DV
13279static void ibx_pch_dpll_mode_set(struct drm_i915_private *dev_priv,
13280 struct intel_shared_dpll *pll)
13281{
3e369b76
ACO
13282 I915_WRITE(PCH_FP0(pll->id), pll->config.hw_state.fp0);
13283 I915_WRITE(PCH_FP1(pll->id), pll->config.hw_state.fp1);
15bdd4cf
DV
13284}
13285
e7b903d2
DV
13286static void ibx_pch_dpll_enable(struct drm_i915_private *dev_priv,
13287 struct intel_shared_dpll *pll)
13288{
e7b903d2 13289 /* PCH refclock must be enabled first */
89eff4be 13290 ibx_assert_pch_refclk_enabled(dev_priv);
e7b903d2 13291
3e369b76 13292 I915_WRITE(PCH_DPLL(pll->id), pll->config.hw_state.dpll);
15bdd4cf
DV
13293
13294 /* Wait for the clocks to stabilize. */
13295 POSTING_READ(PCH_DPLL(pll->id));
13296 udelay(150);
13297
13298 /* The pixel multiplier can only be updated once the
13299 * DPLL is enabled and the clocks are stable.
13300 *
13301 * So write it again.
13302 */
3e369b76 13303 I915_WRITE(PCH_DPLL(pll->id), pll->config.hw_state.dpll);
15bdd4cf 13304 POSTING_READ(PCH_DPLL(pll->id));
e7b903d2
DV
13305 udelay(200);
13306}
13307
13308static void ibx_pch_dpll_disable(struct drm_i915_private *dev_priv,
13309 struct intel_shared_dpll *pll)
13310{
13311 struct drm_device *dev = dev_priv->dev;
13312 struct intel_crtc *crtc;
e7b903d2
DV
13313
13314 /* Make sure no transcoder isn't still depending on us. */
d3fcc808 13315 for_each_intel_crtc(dev, crtc) {
e7b903d2
DV
13316 if (intel_crtc_to_shared_dpll(crtc) == pll)
13317 assert_pch_transcoder_disabled(dev_priv, crtc->pipe);
ee7b9f93
JB
13318 }
13319
15bdd4cf
DV
13320 I915_WRITE(PCH_DPLL(pll->id), 0);
13321 POSTING_READ(PCH_DPLL(pll->id));
e7b903d2
DV
13322 udelay(200);
13323}
13324
46edb027
DV
13325static char *ibx_pch_dpll_names[] = {
13326 "PCH DPLL A",
13327 "PCH DPLL B",
13328};
13329
7c74ade1 13330static void ibx_pch_dpll_init(struct drm_device *dev)
ee7b9f93 13331{
e7b903d2 13332 struct drm_i915_private *dev_priv = dev->dev_private;
ee7b9f93
JB
13333 int i;
13334
7c74ade1 13335 dev_priv->num_shared_dpll = 2;
ee7b9f93 13336
e72f9fbf 13337 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
46edb027
DV
13338 dev_priv->shared_dplls[i].id = i;
13339 dev_priv->shared_dplls[i].name = ibx_pch_dpll_names[i];
15bdd4cf 13340 dev_priv->shared_dplls[i].mode_set = ibx_pch_dpll_mode_set;
e7b903d2
DV
13341 dev_priv->shared_dplls[i].enable = ibx_pch_dpll_enable;
13342 dev_priv->shared_dplls[i].disable = ibx_pch_dpll_disable;
5358901f
DV
13343 dev_priv->shared_dplls[i].get_hw_state =
13344 ibx_pch_dpll_get_hw_state;
ee7b9f93
JB
13345 }
13346}
13347
7c74ade1
DV
13348static void intel_shared_dpll_init(struct drm_device *dev)
13349{
e7b903d2 13350 struct drm_i915_private *dev_priv = dev->dev_private;
7c74ade1 13351
9cd86933
DV
13352 if (HAS_DDI(dev))
13353 intel_ddi_pll_init(dev);
13354 else if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
7c74ade1
DV
13355 ibx_pch_dpll_init(dev);
13356 else
13357 dev_priv->num_shared_dpll = 0;
13358
13359 BUG_ON(dev_priv->num_shared_dpll > I915_NUM_PLLS);
7c74ade1
DV
13360}
13361
6beb8c23
MR
13362/**
13363 * intel_prepare_plane_fb - Prepare fb for usage on plane
13364 * @plane: drm plane to prepare for
13365 * @fb: framebuffer to prepare for presentation
13366 *
13367 * Prepares a framebuffer for usage on a display plane. Generally this
13368 * involves pinning the underlying object and updating the frontbuffer tracking
13369 * bits. Some older platforms need special physical address handling for
13370 * cursor planes.
13371 *
13372 * Returns 0 on success, negative error code on failure.
13373 */
13374int
13375intel_prepare_plane_fb(struct drm_plane *plane,
d136dfee 13376 const struct drm_plane_state *new_state)
465c120c
MR
13377{
13378 struct drm_device *dev = plane->dev;
844f9111 13379 struct drm_framebuffer *fb = new_state->fb;
6beb8c23 13380 struct intel_plane *intel_plane = to_intel_plane(plane);
6beb8c23
MR
13381 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
13382 struct drm_i915_gem_object *old_obj = intel_fb_obj(plane->fb);
6beb8c23 13383 int ret = 0;
465c120c 13384
ea2c67bb 13385 if (!obj)
465c120c
MR
13386 return 0;
13387
6beb8c23 13388 mutex_lock(&dev->struct_mutex);
465c120c 13389
6beb8c23
MR
13390 if (plane->type == DRM_PLANE_TYPE_CURSOR &&
13391 INTEL_INFO(dev)->cursor_needs_physical) {
13392 int align = IS_I830(dev) ? 16 * 1024 : 256;
13393 ret = i915_gem_object_attach_phys(obj, align);
13394 if (ret)
13395 DRM_DEBUG_KMS("failed to attach phys object\n");
13396 } else {
91af127f 13397 ret = intel_pin_and_fence_fb_obj(plane, fb, new_state, NULL, NULL);
6beb8c23 13398 }
465c120c 13399
6beb8c23 13400 if (ret == 0)
a9ff8714 13401 i915_gem_track_fb(old_obj, obj, intel_plane->frontbuffer_bit);
fdd508a6 13402
4c34574f 13403 mutex_unlock(&dev->struct_mutex);
465c120c 13404
6beb8c23
MR
13405 return ret;
13406}
13407
38f3ce3a
MR
13408/**
13409 * intel_cleanup_plane_fb - Cleans up an fb after plane use
13410 * @plane: drm plane to clean up for
13411 * @fb: old framebuffer that was on plane
13412 *
13413 * Cleans up a framebuffer that has just been removed from a plane.
13414 */
13415void
13416intel_cleanup_plane_fb(struct drm_plane *plane,
d136dfee 13417 const struct drm_plane_state *old_state)
38f3ce3a
MR
13418{
13419 struct drm_device *dev = plane->dev;
844f9111 13420 struct drm_i915_gem_object *obj = intel_fb_obj(old_state->fb);
38f3ce3a 13421
844f9111 13422 if (!obj)
38f3ce3a
MR
13423 return;
13424
13425 if (plane->type != DRM_PLANE_TYPE_CURSOR ||
13426 !INTEL_INFO(dev)->cursor_needs_physical) {
13427 mutex_lock(&dev->struct_mutex);
844f9111 13428 intel_unpin_fb_obj(old_state->fb, old_state);
38f3ce3a
MR
13429 mutex_unlock(&dev->struct_mutex);
13430 }
465c120c
MR
13431}
13432
6156a456
CK
13433int
13434skl_max_scale(struct intel_crtc *intel_crtc, struct intel_crtc_state *crtc_state)
13435{
13436 int max_scale;
13437 struct drm_device *dev;
13438 struct drm_i915_private *dev_priv;
13439 int crtc_clock, cdclk;
13440
13441 if (!intel_crtc || !crtc_state)
13442 return DRM_PLANE_HELPER_NO_SCALING;
13443
13444 dev = intel_crtc->base.dev;
13445 dev_priv = dev->dev_private;
13446 crtc_clock = crtc_state->base.adjusted_mode.crtc_clock;
27c329ed 13447 cdclk = to_intel_atomic_state(crtc_state->base.state)->cdclk;
6156a456
CK
13448
13449 if (!crtc_clock || !cdclk)
13450 return DRM_PLANE_HELPER_NO_SCALING;
13451
13452 /*
13453 * skl max scale is lower of:
13454 * close to 3 but not 3, -1 is for that purpose
13455 * or
13456 * cdclk/crtc_clock
13457 */
13458 max_scale = min((1 << 16) * 3 - 1, (1 << 8) * ((cdclk << 8) / crtc_clock));
13459
13460 return max_scale;
13461}
13462
465c120c 13463static int
3c692a41 13464intel_check_primary_plane(struct drm_plane *plane,
061e4b8d 13465 struct intel_crtc_state *crtc_state,
3c692a41
GP
13466 struct intel_plane_state *state)
13467{
2b875c22
MR
13468 struct drm_crtc *crtc = state->base.crtc;
13469 struct drm_framebuffer *fb = state->base.fb;
6156a456 13470 int min_scale = DRM_PLANE_HELPER_NO_SCALING;
061e4b8d
ML
13471 int max_scale = DRM_PLANE_HELPER_NO_SCALING;
13472 bool can_position = false;
465c120c 13473
061e4b8d
ML
13474 /* use scaler when colorkey is not required */
13475 if (INTEL_INFO(plane->dev)->gen >= 9 &&
818ed961 13476 state->ckey.flags == I915_SET_COLORKEY_NONE) {
061e4b8d
ML
13477 min_scale = 1;
13478 max_scale = skl_max_scale(to_intel_crtc(crtc), crtc_state);
d8106366 13479 can_position = true;
6156a456 13480 }
d8106366 13481
061e4b8d
ML
13482 return drm_plane_helper_check_update(plane, crtc, fb, &state->src,
13483 &state->dst, &state->clip,
da20eabd
ML
13484 min_scale, max_scale,
13485 can_position, true,
13486 &state->visible);
14af293f
GP
13487}
13488
13489static void
13490intel_commit_primary_plane(struct drm_plane *plane,
13491 struct intel_plane_state *state)
13492{
2b875c22
MR
13493 struct drm_crtc *crtc = state->base.crtc;
13494 struct drm_framebuffer *fb = state->base.fb;
13495 struct drm_device *dev = plane->dev;
14af293f 13496 struct drm_i915_private *dev_priv = dev->dev_private;
ea2c67bb 13497 struct intel_crtc *intel_crtc;
14af293f
GP
13498 struct drm_rect *src = &state->src;
13499
ea2c67bb
MR
13500 crtc = crtc ? crtc : plane->crtc;
13501 intel_crtc = to_intel_crtc(crtc);
cf4c7c12
MR
13502
13503 plane->fb = fb;
9dc806fc
MR
13504 crtc->x = src->x1 >> 16;
13505 crtc->y = src->y1 >> 16;
ccc759dc 13506
a539205a 13507 if (!crtc->state->active)
302d19ac 13508 return;
465c120c 13509
d4b08630
ML
13510 dev_priv->display.update_primary_plane(crtc, fb,
13511 state->src.x1 >> 16,
13512 state->src.y1 >> 16);
465c120c
MR
13513}
13514
a8ad0d8e
ML
13515static void
13516intel_disable_primary_plane(struct drm_plane *plane,
7fabf5ef 13517 struct drm_crtc *crtc)
a8ad0d8e
ML
13518{
13519 struct drm_device *dev = plane->dev;
13520 struct drm_i915_private *dev_priv = dev->dev_private;
13521
a8ad0d8e
ML
13522 dev_priv->display.update_primary_plane(crtc, NULL, 0, 0);
13523}
13524
613d2b27
ML
13525static void intel_begin_crtc_commit(struct drm_crtc *crtc,
13526 struct drm_crtc_state *old_crtc_state)
3c692a41 13527{
32b7eeec 13528 struct drm_device *dev = crtc->dev;
3c692a41 13529 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
bfd16b2a
ML
13530 struct intel_crtc_state *old_intel_state =
13531 to_intel_crtc_state(old_crtc_state);
13532 bool modeset = needs_modeset(crtc->state);
3c692a41 13533
f015c551 13534 if (intel_crtc->atomic.update_wm_pre)
32b7eeec 13535 intel_update_watermarks(crtc);
3c692a41 13536
c34c9ee4 13537 /* Perform vblank evasion around commit operation */
a539205a 13538 if (crtc->state->active)
34e0adbb 13539 intel_pipe_update_start(intel_crtc);
0583236e 13540
bfd16b2a
ML
13541 if (modeset)
13542 return;
0583236e 13543
bfd16b2a
ML
13544 if (to_intel_crtc_state(crtc->state)->update_pipe)
13545 intel_update_pipe_config(intel_crtc, old_intel_state);
13546 else if (INTEL_INFO(dev)->gen >= 9)
0583236e 13547 skl_detach_scalers(intel_crtc);
32b7eeec
MR
13548}
13549
613d2b27
ML
13550static void intel_finish_crtc_commit(struct drm_crtc *crtc,
13551 struct drm_crtc_state *old_crtc_state)
32b7eeec 13552{
32b7eeec 13553 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
32b7eeec 13554
8f539a83 13555 if (crtc->state->active)
34e0adbb 13556 intel_pipe_update_end(intel_crtc);
3c692a41
GP
13557}
13558
cf4c7c12 13559/**
4a3b8769
MR
13560 * intel_plane_destroy - destroy a plane
13561 * @plane: plane to destroy
cf4c7c12 13562 *
4a3b8769
MR
13563 * Common destruction function for all types of planes (primary, cursor,
13564 * sprite).
cf4c7c12 13565 */
4a3b8769 13566void intel_plane_destroy(struct drm_plane *plane)
465c120c
MR
13567{
13568 struct intel_plane *intel_plane = to_intel_plane(plane);
13569 drm_plane_cleanup(plane);
13570 kfree(intel_plane);
13571}
13572
65a3fea0 13573const struct drm_plane_funcs intel_plane_funcs = {
70a101f8
MR
13574 .update_plane = drm_atomic_helper_update_plane,
13575 .disable_plane = drm_atomic_helper_disable_plane,
3d7d6510 13576 .destroy = intel_plane_destroy,
c196e1d6 13577 .set_property = drm_atomic_helper_plane_set_property,
a98b3431
MR
13578 .atomic_get_property = intel_plane_atomic_get_property,
13579 .atomic_set_property = intel_plane_atomic_set_property,
ea2c67bb
MR
13580 .atomic_duplicate_state = intel_plane_duplicate_state,
13581 .atomic_destroy_state = intel_plane_destroy_state,
13582
465c120c
MR
13583};
13584
13585static struct drm_plane *intel_primary_plane_create(struct drm_device *dev,
13586 int pipe)
13587{
13588 struct intel_plane *primary;
8e7d688b 13589 struct intel_plane_state *state;
465c120c 13590 const uint32_t *intel_primary_formats;
45e3743a 13591 unsigned int num_formats;
465c120c
MR
13592
13593 primary = kzalloc(sizeof(*primary), GFP_KERNEL);
13594 if (primary == NULL)
13595 return NULL;
13596
8e7d688b
MR
13597 state = intel_create_plane_state(&primary->base);
13598 if (!state) {
ea2c67bb
MR
13599 kfree(primary);
13600 return NULL;
13601 }
8e7d688b 13602 primary->base.state = &state->base;
ea2c67bb 13603
465c120c
MR
13604 primary->can_scale = false;
13605 primary->max_downscale = 1;
6156a456
CK
13606 if (INTEL_INFO(dev)->gen >= 9) {
13607 primary->can_scale = true;
af99ceda 13608 state->scaler_id = -1;
6156a456 13609 }
465c120c
MR
13610 primary->pipe = pipe;
13611 primary->plane = pipe;
a9ff8714 13612 primary->frontbuffer_bit = INTEL_FRONTBUFFER_PRIMARY(pipe);
c59cb179
MR
13613 primary->check_plane = intel_check_primary_plane;
13614 primary->commit_plane = intel_commit_primary_plane;
a8ad0d8e 13615 primary->disable_plane = intel_disable_primary_plane;
465c120c
MR
13616 if (HAS_FBC(dev) && INTEL_INFO(dev)->gen < 4)
13617 primary->plane = !pipe;
13618
6c0fd451
DL
13619 if (INTEL_INFO(dev)->gen >= 9) {
13620 intel_primary_formats = skl_primary_formats;
13621 num_formats = ARRAY_SIZE(skl_primary_formats);
13622 } else if (INTEL_INFO(dev)->gen >= 4) {
568db4f2
DL
13623 intel_primary_formats = i965_primary_formats;
13624 num_formats = ARRAY_SIZE(i965_primary_formats);
6c0fd451
DL
13625 } else {
13626 intel_primary_formats = i8xx_primary_formats;
13627 num_formats = ARRAY_SIZE(i8xx_primary_formats);
465c120c
MR
13628 }
13629
13630 drm_universal_plane_init(dev, &primary->base, 0,
65a3fea0 13631 &intel_plane_funcs,
465c120c
MR
13632 intel_primary_formats, num_formats,
13633 DRM_PLANE_TYPE_PRIMARY);
48404c1e 13634
3b7a5119
SJ
13635 if (INTEL_INFO(dev)->gen >= 4)
13636 intel_create_rotation_property(dev, primary);
48404c1e 13637
ea2c67bb
MR
13638 drm_plane_helper_add(&primary->base, &intel_plane_helper_funcs);
13639
465c120c
MR
13640 return &primary->base;
13641}
13642
3b7a5119
SJ
13643void intel_create_rotation_property(struct drm_device *dev, struct intel_plane *plane)
13644{
13645 if (!dev->mode_config.rotation_property) {
13646 unsigned long flags = BIT(DRM_ROTATE_0) |
13647 BIT(DRM_ROTATE_180);
13648
13649 if (INTEL_INFO(dev)->gen >= 9)
13650 flags |= BIT(DRM_ROTATE_90) | BIT(DRM_ROTATE_270);
13651
13652 dev->mode_config.rotation_property =
13653 drm_mode_create_rotation_property(dev, flags);
13654 }
13655 if (dev->mode_config.rotation_property)
13656 drm_object_attach_property(&plane->base.base,
13657 dev->mode_config.rotation_property,
13658 plane->base.state->rotation);
13659}
13660
3d7d6510 13661static int
852e787c 13662intel_check_cursor_plane(struct drm_plane *plane,
061e4b8d 13663 struct intel_crtc_state *crtc_state,
852e787c 13664 struct intel_plane_state *state)
3d7d6510 13665{
061e4b8d 13666 struct drm_crtc *crtc = crtc_state->base.crtc;
2b875c22 13667 struct drm_framebuffer *fb = state->base.fb;
757f9a3e 13668 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
757f9a3e
GP
13669 unsigned stride;
13670 int ret;
3d7d6510 13671
061e4b8d
ML
13672 ret = drm_plane_helper_check_update(plane, crtc, fb, &state->src,
13673 &state->dst, &state->clip,
3d7d6510
MR
13674 DRM_PLANE_HELPER_NO_SCALING,
13675 DRM_PLANE_HELPER_NO_SCALING,
852e787c 13676 true, true, &state->visible);
757f9a3e
GP
13677 if (ret)
13678 return ret;
13679
757f9a3e
GP
13680 /* if we want to turn off the cursor ignore width and height */
13681 if (!obj)
da20eabd 13682 return 0;
757f9a3e 13683
757f9a3e 13684 /* Check for which cursor types we support */
061e4b8d 13685 if (!cursor_size_ok(plane->dev, state->base.crtc_w, state->base.crtc_h)) {
ea2c67bb
MR
13686 DRM_DEBUG("Cursor dimension %dx%d not supported\n",
13687 state->base.crtc_w, state->base.crtc_h);
757f9a3e
GP
13688 return -EINVAL;
13689 }
13690
ea2c67bb
MR
13691 stride = roundup_pow_of_two(state->base.crtc_w) * 4;
13692 if (obj->base.size < stride * state->base.crtc_h) {
757f9a3e
GP
13693 DRM_DEBUG_KMS("buffer is too small\n");
13694 return -ENOMEM;
13695 }
13696
3a656b54 13697 if (fb->modifier[0] != DRM_FORMAT_MOD_NONE) {
757f9a3e 13698 DRM_DEBUG_KMS("cursor cannot be tiled\n");
da20eabd 13699 return -EINVAL;
32b7eeec
MR
13700 }
13701
da20eabd 13702 return 0;
852e787c 13703}
3d7d6510 13704
a8ad0d8e
ML
13705static void
13706intel_disable_cursor_plane(struct drm_plane *plane,
7fabf5ef 13707 struct drm_crtc *crtc)
a8ad0d8e 13708{
a8ad0d8e
ML
13709 intel_crtc_update_cursor(crtc, false);
13710}
13711
f4a2cf29 13712static void
852e787c
GP
13713intel_commit_cursor_plane(struct drm_plane *plane,
13714 struct intel_plane_state *state)
13715{
2b875c22 13716 struct drm_crtc *crtc = state->base.crtc;
ea2c67bb
MR
13717 struct drm_device *dev = plane->dev;
13718 struct intel_crtc *intel_crtc;
2b875c22 13719 struct drm_i915_gem_object *obj = intel_fb_obj(state->base.fb);
a912f12f 13720 uint32_t addr;
852e787c 13721
ea2c67bb
MR
13722 crtc = crtc ? crtc : plane->crtc;
13723 intel_crtc = to_intel_crtc(crtc);
13724
a912f12f
GP
13725 if (intel_crtc->cursor_bo == obj)
13726 goto update;
4ed91096 13727
f4a2cf29 13728 if (!obj)
a912f12f 13729 addr = 0;
f4a2cf29 13730 else if (!INTEL_INFO(dev)->cursor_needs_physical)
a912f12f 13731 addr = i915_gem_obj_ggtt_offset(obj);
f4a2cf29 13732 else
a912f12f 13733 addr = obj->phys_handle->busaddr;
852e787c 13734
a912f12f
GP
13735 intel_crtc->cursor_addr = addr;
13736 intel_crtc->cursor_bo = obj;
852e787c 13737
302d19ac 13738update:
a539205a 13739 if (crtc->state->active)
a912f12f 13740 intel_crtc_update_cursor(crtc, state->visible);
852e787c
GP
13741}
13742
3d7d6510
MR
13743static struct drm_plane *intel_cursor_plane_create(struct drm_device *dev,
13744 int pipe)
13745{
13746 struct intel_plane *cursor;
8e7d688b 13747 struct intel_plane_state *state;
3d7d6510
MR
13748
13749 cursor = kzalloc(sizeof(*cursor), GFP_KERNEL);
13750 if (cursor == NULL)
13751 return NULL;
13752
8e7d688b
MR
13753 state = intel_create_plane_state(&cursor->base);
13754 if (!state) {
ea2c67bb
MR
13755 kfree(cursor);
13756 return NULL;
13757 }
8e7d688b 13758 cursor->base.state = &state->base;
ea2c67bb 13759
3d7d6510
MR
13760 cursor->can_scale = false;
13761 cursor->max_downscale = 1;
13762 cursor->pipe = pipe;
13763 cursor->plane = pipe;
a9ff8714 13764 cursor->frontbuffer_bit = INTEL_FRONTBUFFER_CURSOR(pipe);
c59cb179
MR
13765 cursor->check_plane = intel_check_cursor_plane;
13766 cursor->commit_plane = intel_commit_cursor_plane;
a8ad0d8e 13767 cursor->disable_plane = intel_disable_cursor_plane;
3d7d6510
MR
13768
13769 drm_universal_plane_init(dev, &cursor->base, 0,
65a3fea0 13770 &intel_plane_funcs,
3d7d6510
MR
13771 intel_cursor_formats,
13772 ARRAY_SIZE(intel_cursor_formats),
13773 DRM_PLANE_TYPE_CURSOR);
4398ad45
VS
13774
13775 if (INTEL_INFO(dev)->gen >= 4) {
13776 if (!dev->mode_config.rotation_property)
13777 dev->mode_config.rotation_property =
13778 drm_mode_create_rotation_property(dev,
13779 BIT(DRM_ROTATE_0) |
13780 BIT(DRM_ROTATE_180));
13781 if (dev->mode_config.rotation_property)
13782 drm_object_attach_property(&cursor->base.base,
13783 dev->mode_config.rotation_property,
8e7d688b 13784 state->base.rotation);
4398ad45
VS
13785 }
13786
af99ceda
CK
13787 if (INTEL_INFO(dev)->gen >=9)
13788 state->scaler_id = -1;
13789
ea2c67bb
MR
13790 drm_plane_helper_add(&cursor->base, &intel_plane_helper_funcs);
13791
3d7d6510
MR
13792 return &cursor->base;
13793}
13794
549e2bfb
CK
13795static void skl_init_scalers(struct drm_device *dev, struct intel_crtc *intel_crtc,
13796 struct intel_crtc_state *crtc_state)
13797{
13798 int i;
13799 struct intel_scaler *intel_scaler;
13800 struct intel_crtc_scaler_state *scaler_state = &crtc_state->scaler_state;
13801
13802 for (i = 0; i < intel_crtc->num_scalers; i++) {
13803 intel_scaler = &scaler_state->scalers[i];
13804 intel_scaler->in_use = 0;
549e2bfb
CK
13805 intel_scaler->mode = PS_SCALER_MODE_DYN;
13806 }
13807
13808 scaler_state->scaler_id = -1;
13809}
13810
b358d0a6 13811static void intel_crtc_init(struct drm_device *dev, int pipe)
79e53945 13812{
fbee40df 13813 struct drm_i915_private *dev_priv = dev->dev_private;
79e53945 13814 struct intel_crtc *intel_crtc;
f5de6e07 13815 struct intel_crtc_state *crtc_state = NULL;
3d7d6510
MR
13816 struct drm_plane *primary = NULL;
13817 struct drm_plane *cursor = NULL;
465c120c 13818 int i, ret;
79e53945 13819
955382f3 13820 intel_crtc = kzalloc(sizeof(*intel_crtc), GFP_KERNEL);
79e53945
JB
13821 if (intel_crtc == NULL)
13822 return;
13823
f5de6e07
ACO
13824 crtc_state = kzalloc(sizeof(*crtc_state), GFP_KERNEL);
13825 if (!crtc_state)
13826 goto fail;
550acefd
ACO
13827 intel_crtc->config = crtc_state;
13828 intel_crtc->base.state = &crtc_state->base;
07878248 13829 crtc_state->base.crtc = &intel_crtc->base;
f5de6e07 13830
549e2bfb
CK
13831 /* initialize shared scalers */
13832 if (INTEL_INFO(dev)->gen >= 9) {
13833 if (pipe == PIPE_C)
13834 intel_crtc->num_scalers = 1;
13835 else
13836 intel_crtc->num_scalers = SKL_NUM_SCALERS;
13837
13838 skl_init_scalers(dev, intel_crtc, crtc_state);
13839 }
13840
465c120c 13841 primary = intel_primary_plane_create(dev, pipe);
3d7d6510
MR
13842 if (!primary)
13843 goto fail;
13844
13845 cursor = intel_cursor_plane_create(dev, pipe);
13846 if (!cursor)
13847 goto fail;
13848
465c120c 13849 ret = drm_crtc_init_with_planes(dev, &intel_crtc->base, primary,
3d7d6510
MR
13850 cursor, &intel_crtc_funcs);
13851 if (ret)
13852 goto fail;
79e53945
JB
13853
13854 drm_mode_crtc_set_gamma_size(&intel_crtc->base, 256);
79e53945
JB
13855 for (i = 0; i < 256; i++) {
13856 intel_crtc->lut_r[i] = i;
13857 intel_crtc->lut_g[i] = i;
13858 intel_crtc->lut_b[i] = i;
13859 }
13860
1f1c2e24
VS
13861 /*
13862 * On gen2/3 only plane A can do fbc, but the panel fitter and lvds port
8c0f92e1 13863 * is hooked to pipe B. Hence we want plane A feeding pipe B.
1f1c2e24 13864 */
80824003
JB
13865 intel_crtc->pipe = pipe;
13866 intel_crtc->plane = pipe;
3a77c4c4 13867 if (HAS_FBC(dev) && INTEL_INFO(dev)->gen < 4) {
28c97730 13868 DRM_DEBUG_KMS("swapping pipes & planes for FBC\n");
e2e767ab 13869 intel_crtc->plane = !pipe;
80824003
JB
13870 }
13871
4b0e333e
CW
13872 intel_crtc->cursor_base = ~0;
13873 intel_crtc->cursor_cntl = ~0;
dc41c154 13874 intel_crtc->cursor_size = ~0;
8d7849db 13875
852eb00d
VS
13876 intel_crtc->wm.cxsr_allowed = true;
13877
22fd0fab
JB
13878 BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
13879 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL);
13880 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = &intel_crtc->base;
13881 dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = &intel_crtc->base;
13882
79e53945 13883 drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
87b6b101
DV
13884
13885 WARN_ON(drm_crtc_index(&intel_crtc->base) != intel_crtc->pipe);
3d7d6510
MR
13886 return;
13887
13888fail:
13889 if (primary)
13890 drm_plane_cleanup(primary);
13891 if (cursor)
13892 drm_plane_cleanup(cursor);
f5de6e07 13893 kfree(crtc_state);
3d7d6510 13894 kfree(intel_crtc);
79e53945
JB
13895}
13896
752aa88a
JB
13897enum pipe intel_get_pipe_from_connector(struct intel_connector *connector)
13898{
13899 struct drm_encoder *encoder = connector->base.encoder;
6e9f798d 13900 struct drm_device *dev = connector->base.dev;
752aa88a 13901
51fd371b 13902 WARN_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex));
752aa88a 13903
d3babd3f 13904 if (!encoder || WARN_ON(!encoder->crtc))
752aa88a
JB
13905 return INVALID_PIPE;
13906
13907 return to_intel_crtc(encoder->crtc)->pipe;
13908}
13909
08d7b3d1 13910int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
05394f39 13911 struct drm_file *file)
08d7b3d1 13912{
08d7b3d1 13913 struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
7707e653 13914 struct drm_crtc *drmmode_crtc;
c05422d5 13915 struct intel_crtc *crtc;
08d7b3d1 13916
7707e653 13917 drmmode_crtc = drm_crtc_find(dev, pipe_from_crtc_id->crtc_id);
08d7b3d1 13918
7707e653 13919 if (!drmmode_crtc) {
08d7b3d1 13920 DRM_ERROR("no such CRTC id\n");
3f2c2057 13921 return -ENOENT;
08d7b3d1
CW
13922 }
13923
7707e653 13924 crtc = to_intel_crtc(drmmode_crtc);
c05422d5 13925 pipe_from_crtc_id->pipe = crtc->pipe;
08d7b3d1 13926
c05422d5 13927 return 0;
08d7b3d1
CW
13928}
13929
66a9278e 13930static int intel_encoder_clones(struct intel_encoder *encoder)
79e53945 13931{
66a9278e
DV
13932 struct drm_device *dev = encoder->base.dev;
13933 struct intel_encoder *source_encoder;
79e53945 13934 int index_mask = 0;
79e53945
JB
13935 int entry = 0;
13936
b2784e15 13937 for_each_intel_encoder(dev, source_encoder) {
bc079e8b 13938 if (encoders_cloneable(encoder, source_encoder))
66a9278e
DV
13939 index_mask |= (1 << entry);
13940
79e53945
JB
13941 entry++;
13942 }
4ef69c7a 13943
79e53945
JB
13944 return index_mask;
13945}
13946
4d302442
CW
13947static bool has_edp_a(struct drm_device *dev)
13948{
13949 struct drm_i915_private *dev_priv = dev->dev_private;
13950
13951 if (!IS_MOBILE(dev))
13952 return false;
13953
13954 if ((I915_READ(DP_A) & DP_DETECTED) == 0)
13955 return false;
13956
e3589908 13957 if (IS_GEN5(dev) && (I915_READ(FUSE_STRAP) & ILK_eDP_A_DISABLE))
4d302442
CW
13958 return false;
13959
13960 return true;
13961}
13962
84b4e042
JB
13963static bool intel_crt_present(struct drm_device *dev)
13964{
13965 struct drm_i915_private *dev_priv = dev->dev_private;
13966
884497ed
DL
13967 if (INTEL_INFO(dev)->gen >= 9)
13968 return false;
13969
cf404ce4 13970 if (IS_HSW_ULT(dev) || IS_BDW_ULT(dev))
84b4e042
JB
13971 return false;
13972
13973 if (IS_CHERRYVIEW(dev))
13974 return false;
13975
13976 if (IS_VALLEYVIEW(dev) && !dev_priv->vbt.int_crt_support)
13977 return false;
13978
13979 return true;
13980}
13981
79e53945
JB
13982static void intel_setup_outputs(struct drm_device *dev)
13983{
725e30ad 13984 struct drm_i915_private *dev_priv = dev->dev_private;
4ef69c7a 13985 struct intel_encoder *encoder;
cb0953d7 13986 bool dpd_is_edp = false;
79e53945 13987
c9093354 13988 intel_lvds_init(dev);
79e53945 13989
84b4e042 13990 if (intel_crt_present(dev))
79935fca 13991 intel_crt_init(dev);
cb0953d7 13992
c776eb2e
VK
13993 if (IS_BROXTON(dev)) {
13994 /*
13995 * FIXME: Broxton doesn't support port detection via the
13996 * DDI_BUF_CTL_A or SFUSE_STRAP registers, find another way to
13997 * detect the ports.
13998 */
13999 intel_ddi_init(dev, PORT_A);
14000 intel_ddi_init(dev, PORT_B);
14001 intel_ddi_init(dev, PORT_C);
14002 } else if (HAS_DDI(dev)) {
0e72a5b5
ED
14003 int found;
14004
de31facd
JB
14005 /*
14006 * Haswell uses DDI functions to detect digital outputs.
14007 * On SKL pre-D0 the strap isn't connected, so we assume
14008 * it's there.
14009 */
77179400 14010 found = I915_READ(DDI_BUF_CTL(PORT_A)) & DDI_INIT_DISPLAY_DETECTED;
de31facd 14011 /* WaIgnoreDDIAStrap: skl */
5a2376d1 14012 if (found || IS_SKYLAKE(dev))
0e72a5b5
ED
14013 intel_ddi_init(dev, PORT_A);
14014
14015 /* DDI B, C and D detection is indicated by the SFUSE_STRAP
14016 * register */
14017 found = I915_READ(SFUSE_STRAP);
14018
14019 if (found & SFUSE_STRAP_DDIB_DETECTED)
14020 intel_ddi_init(dev, PORT_B);
14021 if (found & SFUSE_STRAP_DDIC_DETECTED)
14022 intel_ddi_init(dev, PORT_C);
14023 if (found & SFUSE_STRAP_DDID_DETECTED)
14024 intel_ddi_init(dev, PORT_D);
2800e4c2
RV
14025 /*
14026 * On SKL we don't have a way to detect DDI-E so we rely on VBT.
14027 */
14028 if (IS_SKYLAKE(dev) &&
14029 (dev_priv->vbt.ddi_port_info[PORT_E].supports_dp ||
14030 dev_priv->vbt.ddi_port_info[PORT_E].supports_dvi ||
14031 dev_priv->vbt.ddi_port_info[PORT_E].supports_hdmi))
14032 intel_ddi_init(dev, PORT_E);
14033
0e72a5b5 14034 } else if (HAS_PCH_SPLIT(dev)) {
cb0953d7 14035 int found;
5d8a7752 14036 dpd_is_edp = intel_dp_is_edp(dev, PORT_D);
270b3042
DV
14037
14038 if (has_edp_a(dev))
14039 intel_dp_init(dev, DP_A, PORT_A);
cb0953d7 14040
dc0fa718 14041 if (I915_READ(PCH_HDMIB) & SDVO_DETECTED) {
461ed3ca 14042 /* PCH SDVOB multiplex with HDMIB */
eef4eacb 14043 found = intel_sdvo_init(dev, PCH_SDVOB, true);
30ad48b7 14044 if (!found)
e2debe91 14045 intel_hdmi_init(dev, PCH_HDMIB, PORT_B);
5eb08b69 14046 if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
ab9d7c30 14047 intel_dp_init(dev, PCH_DP_B, PORT_B);
30ad48b7
ZW
14048 }
14049
dc0fa718 14050 if (I915_READ(PCH_HDMIC) & SDVO_DETECTED)
e2debe91 14051 intel_hdmi_init(dev, PCH_HDMIC, PORT_C);
30ad48b7 14052
dc0fa718 14053 if (!dpd_is_edp && I915_READ(PCH_HDMID) & SDVO_DETECTED)
e2debe91 14054 intel_hdmi_init(dev, PCH_HDMID, PORT_D);
30ad48b7 14055
5eb08b69 14056 if (I915_READ(PCH_DP_C) & DP_DETECTED)
ab9d7c30 14057 intel_dp_init(dev, PCH_DP_C, PORT_C);
5eb08b69 14058
270b3042 14059 if (I915_READ(PCH_DP_D) & DP_DETECTED)
ab9d7c30 14060 intel_dp_init(dev, PCH_DP_D, PORT_D);
4a87d65d 14061 } else if (IS_VALLEYVIEW(dev)) {
e17ac6db
VS
14062 /*
14063 * The DP_DETECTED bit is the latched state of the DDC
14064 * SDA pin at boot. However since eDP doesn't require DDC
14065 * (no way to plug in a DP->HDMI dongle) the DDC pins for
14066 * eDP ports may have been muxed to an alternate function.
14067 * Thus we can't rely on the DP_DETECTED bit alone to detect
14068 * eDP ports. Consult the VBT as well as DP_DETECTED to
14069 * detect eDP ports.
14070 */
e66eb81d 14071 if (I915_READ(VLV_HDMIB) & SDVO_DETECTED &&
d2182a66 14072 !intel_dp_is_edp(dev, PORT_B))
e66eb81d
VS
14073 intel_hdmi_init(dev, VLV_HDMIB, PORT_B);
14074 if (I915_READ(VLV_DP_B) & DP_DETECTED ||
e17ac6db 14075 intel_dp_is_edp(dev, PORT_B))
e66eb81d 14076 intel_dp_init(dev, VLV_DP_B, PORT_B);
585a94b8 14077
e66eb81d 14078 if (I915_READ(VLV_HDMIC) & SDVO_DETECTED &&
d2182a66 14079 !intel_dp_is_edp(dev, PORT_C))
e66eb81d
VS
14080 intel_hdmi_init(dev, VLV_HDMIC, PORT_C);
14081 if (I915_READ(VLV_DP_C) & DP_DETECTED ||
e17ac6db 14082 intel_dp_is_edp(dev, PORT_C))
e66eb81d 14083 intel_dp_init(dev, VLV_DP_C, PORT_C);
19c03924 14084
9418c1f1 14085 if (IS_CHERRYVIEW(dev)) {
e17ac6db 14086 /* eDP not supported on port D, so don't check VBT */
e66eb81d
VS
14087 if (I915_READ(CHV_HDMID) & SDVO_DETECTED)
14088 intel_hdmi_init(dev, CHV_HDMID, PORT_D);
14089 if (I915_READ(CHV_DP_D) & DP_DETECTED)
14090 intel_dp_init(dev, CHV_DP_D, PORT_D);
9418c1f1
VS
14091 }
14092
3cfca973 14093 intel_dsi_init(dev);
09da55dc 14094 } else if (!IS_GEN2(dev) && !IS_PINEVIEW(dev)) {
27185ae1 14095 bool found = false;
7d57382e 14096
e2debe91 14097 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
b01f2c3a 14098 DRM_DEBUG_KMS("probing SDVOB\n");
e2debe91 14099 found = intel_sdvo_init(dev, GEN3_SDVOB, true);
3fec3d2f 14100 if (!found && IS_G4X(dev)) {
b01f2c3a 14101 DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
e2debe91 14102 intel_hdmi_init(dev, GEN4_HDMIB, PORT_B);
b01f2c3a 14103 }
27185ae1 14104
3fec3d2f 14105 if (!found && IS_G4X(dev))
ab9d7c30 14106 intel_dp_init(dev, DP_B, PORT_B);
725e30ad 14107 }
13520b05
KH
14108
14109 /* Before G4X SDVOC doesn't have its own detect register */
13520b05 14110
e2debe91 14111 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
b01f2c3a 14112 DRM_DEBUG_KMS("probing SDVOC\n");
e2debe91 14113 found = intel_sdvo_init(dev, GEN3_SDVOC, false);
b01f2c3a 14114 }
27185ae1 14115
e2debe91 14116 if (!found && (I915_READ(GEN3_SDVOC) & SDVO_DETECTED)) {
27185ae1 14117
3fec3d2f 14118 if (IS_G4X(dev)) {
b01f2c3a 14119 DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
e2debe91 14120 intel_hdmi_init(dev, GEN4_HDMIC, PORT_C);
b01f2c3a 14121 }
3fec3d2f 14122 if (IS_G4X(dev))
ab9d7c30 14123 intel_dp_init(dev, DP_C, PORT_C);
725e30ad 14124 }
27185ae1 14125
3fec3d2f 14126 if (IS_G4X(dev) &&
e7281eab 14127 (I915_READ(DP_D) & DP_DETECTED))
ab9d7c30 14128 intel_dp_init(dev, DP_D, PORT_D);
bad720ff 14129 } else if (IS_GEN2(dev))
79e53945
JB
14130 intel_dvo_init(dev);
14131
103a196f 14132 if (SUPPORTS_TV(dev))
79e53945
JB
14133 intel_tv_init(dev);
14134
0bc12bcb 14135 intel_psr_init(dev);
7c8f8a70 14136
b2784e15 14137 for_each_intel_encoder(dev, encoder) {
4ef69c7a
CW
14138 encoder->base.possible_crtcs = encoder->crtc_mask;
14139 encoder->base.possible_clones =
66a9278e 14140 intel_encoder_clones(encoder);
79e53945 14141 }
47356eb6 14142
dde86e2d 14143 intel_init_pch_refclk(dev);
270b3042
DV
14144
14145 drm_helper_move_panel_connectors_to_head(dev);
79e53945
JB
14146}
14147
14148static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
14149{
60a5ca01 14150 struct drm_device *dev = fb->dev;
79e53945 14151 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
79e53945 14152
ef2d633e 14153 drm_framebuffer_cleanup(fb);
60a5ca01 14154 mutex_lock(&dev->struct_mutex);
ef2d633e 14155 WARN_ON(!intel_fb->obj->framebuffer_references--);
60a5ca01
VS
14156 drm_gem_object_unreference(&intel_fb->obj->base);
14157 mutex_unlock(&dev->struct_mutex);
79e53945
JB
14158 kfree(intel_fb);
14159}
14160
14161static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
05394f39 14162 struct drm_file *file,
79e53945
JB
14163 unsigned int *handle)
14164{
14165 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
05394f39 14166 struct drm_i915_gem_object *obj = intel_fb->obj;
79e53945 14167
cc917ab4
CW
14168 if (obj->userptr.mm) {
14169 DRM_DEBUG("attempting to use a userptr for a framebuffer, denied\n");
14170 return -EINVAL;
14171 }
14172
05394f39 14173 return drm_gem_handle_create(file, &obj->base, handle);
79e53945
JB
14174}
14175
86c98588
RV
14176static int intel_user_framebuffer_dirty(struct drm_framebuffer *fb,
14177 struct drm_file *file,
14178 unsigned flags, unsigned color,
14179 struct drm_clip_rect *clips,
14180 unsigned num_clips)
14181{
14182 struct drm_device *dev = fb->dev;
14183 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
14184 struct drm_i915_gem_object *obj = intel_fb->obj;
14185
14186 mutex_lock(&dev->struct_mutex);
74b4ea1e 14187 intel_fb_obj_flush(obj, false, ORIGIN_DIRTYFB);
86c98588
RV
14188 mutex_unlock(&dev->struct_mutex);
14189
14190 return 0;
14191}
14192
79e53945
JB
14193static const struct drm_framebuffer_funcs intel_fb_funcs = {
14194 .destroy = intel_user_framebuffer_destroy,
14195 .create_handle = intel_user_framebuffer_create_handle,
86c98588 14196 .dirty = intel_user_framebuffer_dirty,
79e53945
JB
14197};
14198
b321803d
DL
14199static
14200u32 intel_fb_pitch_limit(struct drm_device *dev, uint64_t fb_modifier,
14201 uint32_t pixel_format)
14202{
14203 u32 gen = INTEL_INFO(dev)->gen;
14204
14205 if (gen >= 9) {
14206 /* "The stride in bytes must not exceed the of the size of 8K
14207 * pixels and 32K bytes."
14208 */
14209 return min(8192*drm_format_plane_cpp(pixel_format, 0), 32768);
14210 } else if (gen >= 5 && !IS_VALLEYVIEW(dev)) {
14211 return 32*1024;
14212 } else if (gen >= 4) {
14213 if (fb_modifier == I915_FORMAT_MOD_X_TILED)
14214 return 16*1024;
14215 else
14216 return 32*1024;
14217 } else if (gen >= 3) {
14218 if (fb_modifier == I915_FORMAT_MOD_X_TILED)
14219 return 8*1024;
14220 else
14221 return 16*1024;
14222 } else {
14223 /* XXX DSPC is limited to 4k tiled */
14224 return 8*1024;
14225 }
14226}
14227
b5ea642a
DV
14228static int intel_framebuffer_init(struct drm_device *dev,
14229 struct intel_framebuffer *intel_fb,
14230 struct drm_mode_fb_cmd2 *mode_cmd,
14231 struct drm_i915_gem_object *obj)
79e53945 14232{
6761dd31 14233 unsigned int aligned_height;
79e53945 14234 int ret;
b321803d 14235 u32 pitch_limit, stride_alignment;
79e53945 14236
dd4916c5
DV
14237 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
14238
2a80eada
DV
14239 if (mode_cmd->flags & DRM_MODE_FB_MODIFIERS) {
14240 /* Enforce that fb modifier and tiling mode match, but only for
14241 * X-tiled. This is needed for FBC. */
14242 if (!!(obj->tiling_mode == I915_TILING_X) !=
14243 !!(mode_cmd->modifier[0] == I915_FORMAT_MOD_X_TILED)) {
14244 DRM_DEBUG("tiling_mode doesn't match fb modifier\n");
14245 return -EINVAL;
14246 }
14247 } else {
14248 if (obj->tiling_mode == I915_TILING_X)
14249 mode_cmd->modifier[0] = I915_FORMAT_MOD_X_TILED;
14250 else if (obj->tiling_mode == I915_TILING_Y) {
14251 DRM_DEBUG("No Y tiling for legacy addfb\n");
14252 return -EINVAL;
14253 }
14254 }
14255
9a8f0a12
TU
14256 /* Passed in modifier sanity checking. */
14257 switch (mode_cmd->modifier[0]) {
14258 case I915_FORMAT_MOD_Y_TILED:
14259 case I915_FORMAT_MOD_Yf_TILED:
14260 if (INTEL_INFO(dev)->gen < 9) {
14261 DRM_DEBUG("Unsupported tiling 0x%llx!\n",
14262 mode_cmd->modifier[0]);
14263 return -EINVAL;
14264 }
14265 case DRM_FORMAT_MOD_NONE:
14266 case I915_FORMAT_MOD_X_TILED:
14267 break;
14268 default:
c0f40428
JB
14269 DRM_DEBUG("Unsupported fb modifier 0x%llx!\n",
14270 mode_cmd->modifier[0]);
57cd6508 14271 return -EINVAL;
c16ed4be 14272 }
57cd6508 14273
b321803d
DL
14274 stride_alignment = intel_fb_stride_alignment(dev, mode_cmd->modifier[0],
14275 mode_cmd->pixel_format);
14276 if (mode_cmd->pitches[0] & (stride_alignment - 1)) {
14277 DRM_DEBUG("pitch (%d) must be at least %u byte aligned\n",
14278 mode_cmd->pitches[0], stride_alignment);
57cd6508 14279 return -EINVAL;
c16ed4be 14280 }
57cd6508 14281
b321803d
DL
14282 pitch_limit = intel_fb_pitch_limit(dev, mode_cmd->modifier[0],
14283 mode_cmd->pixel_format);
a35cdaa0 14284 if (mode_cmd->pitches[0] > pitch_limit) {
b321803d
DL
14285 DRM_DEBUG("%s pitch (%u) must be at less than %d\n",
14286 mode_cmd->modifier[0] != DRM_FORMAT_MOD_NONE ?
2a80eada 14287 "tiled" : "linear",
a35cdaa0 14288 mode_cmd->pitches[0], pitch_limit);
5d7bd705 14289 return -EINVAL;
c16ed4be 14290 }
5d7bd705 14291
2a80eada 14292 if (mode_cmd->modifier[0] == I915_FORMAT_MOD_X_TILED &&
c16ed4be
CW
14293 mode_cmd->pitches[0] != obj->stride) {
14294 DRM_DEBUG("pitch (%d) must match tiling stride (%d)\n",
14295 mode_cmd->pitches[0], obj->stride);
5d7bd705 14296 return -EINVAL;
c16ed4be 14297 }
5d7bd705 14298
57779d06 14299 /* Reject formats not supported by any plane early. */
308e5bcb 14300 switch (mode_cmd->pixel_format) {
57779d06 14301 case DRM_FORMAT_C8:
04b3924d
VS
14302 case DRM_FORMAT_RGB565:
14303 case DRM_FORMAT_XRGB8888:
14304 case DRM_FORMAT_ARGB8888:
57779d06
VS
14305 break;
14306 case DRM_FORMAT_XRGB1555:
c16ed4be 14307 if (INTEL_INFO(dev)->gen > 3) {
4ee62c76
VS
14308 DRM_DEBUG("unsupported pixel format: %s\n",
14309 drm_get_format_name(mode_cmd->pixel_format));
57779d06 14310 return -EINVAL;
c16ed4be 14311 }
57779d06 14312 break;
57779d06 14313 case DRM_FORMAT_ABGR8888:
6c0fd451
DL
14314 if (!IS_VALLEYVIEW(dev) && INTEL_INFO(dev)->gen < 9) {
14315 DRM_DEBUG("unsupported pixel format: %s\n",
14316 drm_get_format_name(mode_cmd->pixel_format));
14317 return -EINVAL;
14318 }
14319 break;
14320 case DRM_FORMAT_XBGR8888:
04b3924d 14321 case DRM_FORMAT_XRGB2101010:
57779d06 14322 case DRM_FORMAT_XBGR2101010:
c16ed4be 14323 if (INTEL_INFO(dev)->gen < 4) {
4ee62c76
VS
14324 DRM_DEBUG("unsupported pixel format: %s\n",
14325 drm_get_format_name(mode_cmd->pixel_format));
57779d06 14326 return -EINVAL;
c16ed4be 14327 }
b5626747 14328 break;
7531208b
DL
14329 case DRM_FORMAT_ABGR2101010:
14330 if (!IS_VALLEYVIEW(dev)) {
14331 DRM_DEBUG("unsupported pixel format: %s\n",
14332 drm_get_format_name(mode_cmd->pixel_format));
14333 return -EINVAL;
14334 }
14335 break;
04b3924d
VS
14336 case DRM_FORMAT_YUYV:
14337 case DRM_FORMAT_UYVY:
14338 case DRM_FORMAT_YVYU:
14339 case DRM_FORMAT_VYUY:
c16ed4be 14340 if (INTEL_INFO(dev)->gen < 5) {
4ee62c76
VS
14341 DRM_DEBUG("unsupported pixel format: %s\n",
14342 drm_get_format_name(mode_cmd->pixel_format));
57779d06 14343 return -EINVAL;
c16ed4be 14344 }
57cd6508
CW
14345 break;
14346 default:
4ee62c76
VS
14347 DRM_DEBUG("unsupported pixel format: %s\n",
14348 drm_get_format_name(mode_cmd->pixel_format));
57cd6508
CW
14349 return -EINVAL;
14350 }
14351
90f9a336
VS
14352 /* FIXME need to adjust LINOFF/TILEOFF accordingly. */
14353 if (mode_cmd->offsets[0] != 0)
14354 return -EINVAL;
14355
ec2c981e 14356 aligned_height = intel_fb_align_height(dev, mode_cmd->height,
091df6cb
DV
14357 mode_cmd->pixel_format,
14358 mode_cmd->modifier[0]);
53155c0a
DV
14359 /* FIXME drm helper for size checks (especially planar formats)? */
14360 if (obj->base.size < aligned_height * mode_cmd->pitches[0])
14361 return -EINVAL;
14362
c7d73f6a
DV
14363 drm_helper_mode_fill_fb_struct(&intel_fb->base, mode_cmd);
14364 intel_fb->obj = obj;
80075d49 14365 intel_fb->obj->framebuffer_references++;
c7d73f6a 14366
79e53945
JB
14367 ret = drm_framebuffer_init(dev, &intel_fb->base, &intel_fb_funcs);
14368 if (ret) {
14369 DRM_ERROR("framebuffer init failed %d\n", ret);
14370 return ret;
14371 }
14372
79e53945
JB
14373 return 0;
14374}
14375
79e53945
JB
14376static struct drm_framebuffer *
14377intel_user_framebuffer_create(struct drm_device *dev,
14378 struct drm_file *filp,
76dc3769 14379 struct drm_mode_fb_cmd2 *user_mode_cmd)
79e53945 14380{
05394f39 14381 struct drm_i915_gem_object *obj;
76dc3769 14382 struct drm_mode_fb_cmd2 mode_cmd = *user_mode_cmd;
79e53945 14383
308e5bcb 14384 obj = to_intel_bo(drm_gem_object_lookup(dev, filp,
76dc3769 14385 mode_cmd.handles[0]));
c8725226 14386 if (&obj->base == NULL)
cce13ff7 14387 return ERR_PTR(-ENOENT);
79e53945 14388
76dc3769 14389 return intel_framebuffer_create(dev, &mode_cmd, obj);
79e53945
JB
14390}
14391
0695726e 14392#ifndef CONFIG_DRM_FBDEV_EMULATION
0632fef6 14393static inline void intel_fbdev_output_poll_changed(struct drm_device *dev)
4520f53a
DV
14394{
14395}
14396#endif
14397
79e53945 14398static const struct drm_mode_config_funcs intel_mode_funcs = {
79e53945 14399 .fb_create = intel_user_framebuffer_create,
0632fef6 14400 .output_poll_changed = intel_fbdev_output_poll_changed,
5ee67f1c
MR
14401 .atomic_check = intel_atomic_check,
14402 .atomic_commit = intel_atomic_commit,
de419ab6
ML
14403 .atomic_state_alloc = intel_atomic_state_alloc,
14404 .atomic_state_clear = intel_atomic_state_clear,
79e53945
JB
14405};
14406
e70236a8
JB
14407/* Set up chip specific display functions */
14408static void intel_init_display(struct drm_device *dev)
14409{
14410 struct drm_i915_private *dev_priv = dev->dev_private;
14411
ee9300bb
DV
14412 if (HAS_PCH_SPLIT(dev) || IS_G4X(dev))
14413 dev_priv->display.find_dpll = g4x_find_best_dpll;
ef9348c8
CML
14414 else if (IS_CHERRYVIEW(dev))
14415 dev_priv->display.find_dpll = chv_find_best_dpll;
ee9300bb
DV
14416 else if (IS_VALLEYVIEW(dev))
14417 dev_priv->display.find_dpll = vlv_find_best_dpll;
14418 else if (IS_PINEVIEW(dev))
14419 dev_priv->display.find_dpll = pnv_find_best_dpll;
14420 else
14421 dev_priv->display.find_dpll = i9xx_find_best_dpll;
14422
bc8d7dff
DL
14423 if (INTEL_INFO(dev)->gen >= 9) {
14424 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
5724dbd1
DL
14425 dev_priv->display.get_initial_plane_config =
14426 skylake_get_initial_plane_config;
bc8d7dff
DL
14427 dev_priv->display.crtc_compute_clock =
14428 haswell_crtc_compute_clock;
14429 dev_priv->display.crtc_enable = haswell_crtc_enable;
14430 dev_priv->display.crtc_disable = haswell_crtc_disable;
bc8d7dff
DL
14431 dev_priv->display.update_primary_plane =
14432 skylake_update_primary_plane;
14433 } else if (HAS_DDI(dev)) {
0e8ffe1b 14434 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
5724dbd1
DL
14435 dev_priv->display.get_initial_plane_config =
14436 ironlake_get_initial_plane_config;
797d0259
ACO
14437 dev_priv->display.crtc_compute_clock =
14438 haswell_crtc_compute_clock;
4f771f10
PZ
14439 dev_priv->display.crtc_enable = haswell_crtc_enable;
14440 dev_priv->display.crtc_disable = haswell_crtc_disable;
bc8d7dff
DL
14441 dev_priv->display.update_primary_plane =
14442 ironlake_update_primary_plane;
09b4ddf9 14443 } else if (HAS_PCH_SPLIT(dev)) {
0e8ffe1b 14444 dev_priv->display.get_pipe_config = ironlake_get_pipe_config;
5724dbd1
DL
14445 dev_priv->display.get_initial_plane_config =
14446 ironlake_get_initial_plane_config;
3fb37703
ACO
14447 dev_priv->display.crtc_compute_clock =
14448 ironlake_crtc_compute_clock;
76e5a89c
DV
14449 dev_priv->display.crtc_enable = ironlake_crtc_enable;
14450 dev_priv->display.crtc_disable = ironlake_crtc_disable;
262ca2b0
MR
14451 dev_priv->display.update_primary_plane =
14452 ironlake_update_primary_plane;
89b667f8
JB
14453 } else if (IS_VALLEYVIEW(dev)) {
14454 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
5724dbd1
DL
14455 dev_priv->display.get_initial_plane_config =
14456 i9xx_get_initial_plane_config;
d6dfee7a 14457 dev_priv->display.crtc_compute_clock = i9xx_crtc_compute_clock;
89b667f8
JB
14458 dev_priv->display.crtc_enable = valleyview_crtc_enable;
14459 dev_priv->display.crtc_disable = i9xx_crtc_disable;
262ca2b0
MR
14460 dev_priv->display.update_primary_plane =
14461 i9xx_update_primary_plane;
f564048e 14462 } else {
0e8ffe1b 14463 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
5724dbd1
DL
14464 dev_priv->display.get_initial_plane_config =
14465 i9xx_get_initial_plane_config;
d6dfee7a 14466 dev_priv->display.crtc_compute_clock = i9xx_crtc_compute_clock;
76e5a89c
DV
14467 dev_priv->display.crtc_enable = i9xx_crtc_enable;
14468 dev_priv->display.crtc_disable = i9xx_crtc_disable;
262ca2b0
MR
14469 dev_priv->display.update_primary_plane =
14470 i9xx_update_primary_plane;
f564048e 14471 }
e70236a8 14472
e70236a8 14473 /* Returns the core display clock speed */
1652d19e
VS
14474 if (IS_SKYLAKE(dev))
14475 dev_priv->display.get_display_clock_speed =
14476 skylake_get_display_clock_speed;
acd3f3d3
BP
14477 else if (IS_BROXTON(dev))
14478 dev_priv->display.get_display_clock_speed =
14479 broxton_get_display_clock_speed;
1652d19e
VS
14480 else if (IS_BROADWELL(dev))
14481 dev_priv->display.get_display_clock_speed =
14482 broadwell_get_display_clock_speed;
14483 else if (IS_HASWELL(dev))
14484 dev_priv->display.get_display_clock_speed =
14485 haswell_get_display_clock_speed;
14486 else if (IS_VALLEYVIEW(dev))
25eb05fc
JB
14487 dev_priv->display.get_display_clock_speed =
14488 valleyview_get_display_clock_speed;
b37a6434
VS
14489 else if (IS_GEN5(dev))
14490 dev_priv->display.get_display_clock_speed =
14491 ilk_get_display_clock_speed;
a7c66cd8 14492 else if (IS_I945G(dev) || IS_BROADWATER(dev) ||
34edce2f 14493 IS_GEN6(dev) || IS_IVYBRIDGE(dev))
e70236a8
JB
14494 dev_priv->display.get_display_clock_speed =
14495 i945_get_display_clock_speed;
34edce2f
VS
14496 else if (IS_GM45(dev))
14497 dev_priv->display.get_display_clock_speed =
14498 gm45_get_display_clock_speed;
14499 else if (IS_CRESTLINE(dev))
14500 dev_priv->display.get_display_clock_speed =
14501 i965gm_get_display_clock_speed;
14502 else if (IS_PINEVIEW(dev))
14503 dev_priv->display.get_display_clock_speed =
14504 pnv_get_display_clock_speed;
14505 else if (IS_G33(dev) || IS_G4X(dev))
14506 dev_priv->display.get_display_clock_speed =
14507 g33_get_display_clock_speed;
e70236a8
JB
14508 else if (IS_I915G(dev))
14509 dev_priv->display.get_display_clock_speed =
14510 i915_get_display_clock_speed;
257a7ffc 14511 else if (IS_I945GM(dev) || IS_845G(dev))
e70236a8
JB
14512 dev_priv->display.get_display_clock_speed =
14513 i9xx_misc_get_display_clock_speed;
257a7ffc
DV
14514 else if (IS_PINEVIEW(dev))
14515 dev_priv->display.get_display_clock_speed =
14516 pnv_get_display_clock_speed;
e70236a8
JB
14517 else if (IS_I915GM(dev))
14518 dev_priv->display.get_display_clock_speed =
14519 i915gm_get_display_clock_speed;
14520 else if (IS_I865G(dev))
14521 dev_priv->display.get_display_clock_speed =
14522 i865_get_display_clock_speed;
f0f8a9ce 14523 else if (IS_I85X(dev))
e70236a8 14524 dev_priv->display.get_display_clock_speed =
1b1d2716 14525 i85x_get_display_clock_speed;
623e01e5
VS
14526 else { /* 830 */
14527 WARN(!IS_I830(dev), "Unknown platform. Assuming 133 MHz CDCLK\n");
e70236a8
JB
14528 dev_priv->display.get_display_clock_speed =
14529 i830_get_display_clock_speed;
623e01e5 14530 }
e70236a8 14531
7c10a2b5 14532 if (IS_GEN5(dev)) {
3bb11b53 14533 dev_priv->display.fdi_link_train = ironlake_fdi_link_train;
3bb11b53
SJ
14534 } else if (IS_GEN6(dev)) {
14535 dev_priv->display.fdi_link_train = gen6_fdi_link_train;
3bb11b53
SJ
14536 } else if (IS_IVYBRIDGE(dev)) {
14537 /* FIXME: detect B0+ stepping and use auto training */
14538 dev_priv->display.fdi_link_train = ivb_manual_fdi_link_train;
059b2fe9 14539 } else if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
3bb11b53 14540 dev_priv->display.fdi_link_train = hsw_fdi_link_train;
27c329ed
ML
14541 if (IS_BROADWELL(dev)) {
14542 dev_priv->display.modeset_commit_cdclk =
14543 broadwell_modeset_commit_cdclk;
14544 dev_priv->display.modeset_calc_cdclk =
14545 broadwell_modeset_calc_cdclk;
14546 }
30a970c6 14547 } else if (IS_VALLEYVIEW(dev)) {
27c329ed
ML
14548 dev_priv->display.modeset_commit_cdclk =
14549 valleyview_modeset_commit_cdclk;
14550 dev_priv->display.modeset_calc_cdclk =
14551 valleyview_modeset_calc_cdclk;
f8437dd1 14552 } else if (IS_BROXTON(dev)) {
27c329ed
ML
14553 dev_priv->display.modeset_commit_cdclk =
14554 broxton_modeset_commit_cdclk;
14555 dev_priv->display.modeset_calc_cdclk =
14556 broxton_modeset_calc_cdclk;
e70236a8 14557 }
8c9f3aaf 14558
8c9f3aaf
JB
14559 switch (INTEL_INFO(dev)->gen) {
14560 case 2:
14561 dev_priv->display.queue_flip = intel_gen2_queue_flip;
14562 break;
14563
14564 case 3:
14565 dev_priv->display.queue_flip = intel_gen3_queue_flip;
14566 break;
14567
14568 case 4:
14569 case 5:
14570 dev_priv->display.queue_flip = intel_gen4_queue_flip;
14571 break;
14572
14573 case 6:
14574 dev_priv->display.queue_flip = intel_gen6_queue_flip;
14575 break;
7c9017e5 14576 case 7:
4e0bbc31 14577 case 8: /* FIXME(BDW): Check that the gen8 RCS flip works. */
7c9017e5
JB
14578 dev_priv->display.queue_flip = intel_gen7_queue_flip;
14579 break;
830c81db 14580 case 9:
ba343e02
TU
14581 /* Drop through - unsupported since execlist only. */
14582 default:
14583 /* Default just returns -ENODEV to indicate unsupported */
14584 dev_priv->display.queue_flip = intel_default_queue_flip;
8c9f3aaf 14585 }
7bd688cd 14586
e39b999a 14587 mutex_init(&dev_priv->pps_mutex);
e70236a8
JB
14588}
14589
b690e96c
JB
14590/*
14591 * Some BIOSes insist on assuming the GPU's pipe A is enabled at suspend,
14592 * resume, or other times. This quirk makes sure that's the case for
14593 * affected systems.
14594 */
0206e353 14595static void quirk_pipea_force(struct drm_device *dev)
b690e96c
JB
14596{
14597 struct drm_i915_private *dev_priv = dev->dev_private;
14598
14599 dev_priv->quirks |= QUIRK_PIPEA_FORCE;
bc0daf48 14600 DRM_INFO("applying pipe a force quirk\n");
b690e96c
JB
14601}
14602
b6b5d049
VS
14603static void quirk_pipeb_force(struct drm_device *dev)
14604{
14605 struct drm_i915_private *dev_priv = dev->dev_private;
14606
14607 dev_priv->quirks |= QUIRK_PIPEB_FORCE;
14608 DRM_INFO("applying pipe b force quirk\n");
14609}
14610
435793df
KP
14611/*
14612 * Some machines (Lenovo U160) do not work with SSC on LVDS for some reason
14613 */
14614static void quirk_ssc_force_disable(struct drm_device *dev)
14615{
14616 struct drm_i915_private *dev_priv = dev->dev_private;
14617 dev_priv->quirks |= QUIRK_LVDS_SSC_DISABLE;
bc0daf48 14618 DRM_INFO("applying lvds SSC disable quirk\n");
435793df
KP
14619}
14620
4dca20ef 14621/*
5a15ab5b
CE
14622 * A machine (e.g. Acer Aspire 5734Z) may need to invert the panel backlight
14623 * brightness value
4dca20ef
CE
14624 */
14625static void quirk_invert_brightness(struct drm_device *dev)
14626{
14627 struct drm_i915_private *dev_priv = dev->dev_private;
14628 dev_priv->quirks |= QUIRK_INVERT_BRIGHTNESS;
bc0daf48 14629 DRM_INFO("applying inverted panel brightness quirk\n");
435793df
KP
14630}
14631
9c72cc6f
SD
14632/* Some VBT's incorrectly indicate no backlight is present */
14633static void quirk_backlight_present(struct drm_device *dev)
14634{
14635 struct drm_i915_private *dev_priv = dev->dev_private;
14636 dev_priv->quirks |= QUIRK_BACKLIGHT_PRESENT;
14637 DRM_INFO("applying backlight present quirk\n");
14638}
14639
b690e96c
JB
14640struct intel_quirk {
14641 int device;
14642 int subsystem_vendor;
14643 int subsystem_device;
14644 void (*hook)(struct drm_device *dev);
14645};
14646
5f85f176
EE
14647/* For systems that don't have a meaningful PCI subdevice/subvendor ID */
14648struct intel_dmi_quirk {
14649 void (*hook)(struct drm_device *dev);
14650 const struct dmi_system_id (*dmi_id_list)[];
14651};
14652
14653static int intel_dmi_reverse_brightness(const struct dmi_system_id *id)
14654{
14655 DRM_INFO("Backlight polarity reversed on %s\n", id->ident);
14656 return 1;
14657}
14658
14659static const struct intel_dmi_quirk intel_dmi_quirks[] = {
14660 {
14661 .dmi_id_list = &(const struct dmi_system_id[]) {
14662 {
14663 .callback = intel_dmi_reverse_brightness,
14664 .ident = "NCR Corporation",
14665 .matches = {DMI_MATCH(DMI_SYS_VENDOR, "NCR Corporation"),
14666 DMI_MATCH(DMI_PRODUCT_NAME, ""),
14667 },
14668 },
14669 { } /* terminating entry */
14670 },
14671 .hook = quirk_invert_brightness,
14672 },
14673};
14674
c43b5634 14675static struct intel_quirk intel_quirks[] = {
b690e96c
JB
14676 /* Toshiba Protege R-205, S-209 needs pipe A force quirk */
14677 { 0x2592, 0x1179, 0x0001, quirk_pipea_force },
14678
b690e96c
JB
14679 /* ThinkPad T60 needs pipe A force quirk (bug #16494) */
14680 { 0x2782, 0x17aa, 0x201a, quirk_pipea_force },
14681
5f080c0f
VS
14682 /* 830 needs to leave pipe A & dpll A up */
14683 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
14684
b6b5d049
VS
14685 /* 830 needs to leave pipe B & dpll B up */
14686 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipeb_force },
14687
435793df
KP
14688 /* Lenovo U160 cannot use SSC on LVDS */
14689 { 0x0046, 0x17aa, 0x3920, quirk_ssc_force_disable },
070d329a
MAS
14690
14691 /* Sony Vaio Y cannot use SSC on LVDS */
14692 { 0x0046, 0x104d, 0x9076, quirk_ssc_force_disable },
5a15ab5b 14693
be505f64
AH
14694 /* Acer Aspire 5734Z must invert backlight brightness */
14695 { 0x2a42, 0x1025, 0x0459, quirk_invert_brightness },
14696
14697 /* Acer/eMachines G725 */
14698 { 0x2a42, 0x1025, 0x0210, quirk_invert_brightness },
14699
14700 /* Acer/eMachines e725 */
14701 { 0x2a42, 0x1025, 0x0212, quirk_invert_brightness },
14702
14703 /* Acer/Packard Bell NCL20 */
14704 { 0x2a42, 0x1025, 0x034b, quirk_invert_brightness },
14705
14706 /* Acer Aspire 4736Z */
14707 { 0x2a42, 0x1025, 0x0260, quirk_invert_brightness },
0f540c3a
JN
14708
14709 /* Acer Aspire 5336 */
14710 { 0x2a42, 0x1025, 0x048a, quirk_invert_brightness },
2e93a1aa
SD
14711
14712 /* Acer C720 and C720P Chromebooks (Celeron 2955U) have backlights */
14713 { 0x0a06, 0x1025, 0x0a11, quirk_backlight_present },
d4967d8c 14714
dfb3d47b
SD
14715 /* Acer C720 Chromebook (Core i3 4005U) */
14716 { 0x0a16, 0x1025, 0x0a11, quirk_backlight_present },
14717
b2a9601c 14718 /* Apple Macbook 2,1 (Core 2 T7400) */
14719 { 0x27a2, 0x8086, 0x7270, quirk_backlight_present },
14720
1b9448b0
JN
14721 /* Apple Macbook 4,1 */
14722 { 0x2a02, 0x106b, 0x00a1, quirk_backlight_present },
14723
d4967d8c
SD
14724 /* Toshiba CB35 Chromebook (Celeron 2955U) */
14725 { 0x0a06, 0x1179, 0x0a88, quirk_backlight_present },
724cb06f
SD
14726
14727 /* HP Chromebook 14 (Celeron 2955U) */
14728 { 0x0a06, 0x103c, 0x21ed, quirk_backlight_present },
cf6f0af9
JN
14729
14730 /* Dell Chromebook 11 */
14731 { 0x0a06, 0x1028, 0x0a35, quirk_backlight_present },
9be64eee
JN
14732
14733 /* Dell Chromebook 11 (2015 version) */
14734 { 0x0a16, 0x1028, 0x0a35, quirk_backlight_present },
b690e96c
JB
14735};
14736
14737static void intel_init_quirks(struct drm_device *dev)
14738{
14739 struct pci_dev *d = dev->pdev;
14740 int i;
14741
14742 for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
14743 struct intel_quirk *q = &intel_quirks[i];
14744
14745 if (d->device == q->device &&
14746 (d->subsystem_vendor == q->subsystem_vendor ||
14747 q->subsystem_vendor == PCI_ANY_ID) &&
14748 (d->subsystem_device == q->subsystem_device ||
14749 q->subsystem_device == PCI_ANY_ID))
14750 q->hook(dev);
14751 }
5f85f176
EE
14752 for (i = 0; i < ARRAY_SIZE(intel_dmi_quirks); i++) {
14753 if (dmi_check_system(*intel_dmi_quirks[i].dmi_id_list) != 0)
14754 intel_dmi_quirks[i].hook(dev);
14755 }
b690e96c
JB
14756}
14757
9cce37f4
JB
14758/* Disable the VGA plane that we never use */
14759static void i915_disable_vga(struct drm_device *dev)
14760{
14761 struct drm_i915_private *dev_priv = dev->dev_private;
14762 u8 sr1;
766aa1c4 14763 u32 vga_reg = i915_vgacntrl_reg(dev);
9cce37f4 14764
2b37c616 14765 /* WaEnableVGAAccessThroughIOPort:ctg,elk,ilk,snb,ivb,vlv,hsw */
9cce37f4 14766 vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
3fdcf431 14767 outb(SR01, VGA_SR_INDEX);
9cce37f4
JB
14768 sr1 = inb(VGA_SR_DATA);
14769 outb(sr1 | 1<<5, VGA_SR_DATA);
14770 vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
14771 udelay(300);
14772
01f5a626 14773 I915_WRITE(vga_reg, VGA_DISP_DISABLE);
9cce37f4
JB
14774 POSTING_READ(vga_reg);
14775}
14776
f817586c
DV
14777void intel_modeset_init_hw(struct drm_device *dev)
14778{
b6283055 14779 intel_update_cdclk(dev);
a8f78b58 14780 intel_prepare_ddi(dev);
f817586c 14781 intel_init_clock_gating(dev);
8090c6b9 14782 intel_enable_gt_powersave(dev);
f817586c
DV
14783}
14784
79e53945
JB
14785void intel_modeset_init(struct drm_device *dev)
14786{
652c393a 14787 struct drm_i915_private *dev_priv = dev->dev_private;
1fe47785 14788 int sprite, ret;
8cc87b75 14789 enum pipe pipe;
46f297fb 14790 struct intel_crtc *crtc;
79e53945
JB
14791
14792 drm_mode_config_init(dev);
14793
14794 dev->mode_config.min_width = 0;
14795 dev->mode_config.min_height = 0;
14796
019d96cb
DA
14797 dev->mode_config.preferred_depth = 24;
14798 dev->mode_config.prefer_shadow = 1;
14799
25bab385
TU
14800 dev->mode_config.allow_fb_modifiers = true;
14801
e6ecefaa 14802 dev->mode_config.funcs = &intel_mode_funcs;
79e53945 14803
b690e96c
JB
14804 intel_init_quirks(dev);
14805
1fa61106
ED
14806 intel_init_pm(dev);
14807
e3c74757
BW
14808 if (INTEL_INFO(dev)->num_pipes == 0)
14809 return;
14810
69f92f67
LW
14811 /*
14812 * There may be no VBT; and if the BIOS enabled SSC we can
14813 * just keep using it to avoid unnecessary flicker. Whereas if the
14814 * BIOS isn't using it, don't assume it will work even if the VBT
14815 * indicates as much.
14816 */
14817 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)) {
14818 bool bios_lvds_use_ssc = !!(I915_READ(PCH_DREF_CONTROL) &
14819 DREF_SSC1_ENABLE);
14820
14821 if (dev_priv->vbt.lvds_use_ssc != bios_lvds_use_ssc) {
14822 DRM_DEBUG_KMS("SSC %sabled by BIOS, overriding VBT which says %sabled\n",
14823 bios_lvds_use_ssc ? "en" : "dis",
14824 dev_priv->vbt.lvds_use_ssc ? "en" : "dis");
14825 dev_priv->vbt.lvds_use_ssc = bios_lvds_use_ssc;
14826 }
14827 }
14828
e70236a8 14829 intel_init_display(dev);
7c10a2b5 14830 intel_init_audio(dev);
e70236a8 14831
a6c45cf0
CW
14832 if (IS_GEN2(dev)) {
14833 dev->mode_config.max_width = 2048;
14834 dev->mode_config.max_height = 2048;
14835 } else if (IS_GEN3(dev)) {
5e4d6fa7
KP
14836 dev->mode_config.max_width = 4096;
14837 dev->mode_config.max_height = 4096;
79e53945 14838 } else {
a6c45cf0
CW
14839 dev->mode_config.max_width = 8192;
14840 dev->mode_config.max_height = 8192;
79e53945 14841 }
068be561 14842
dc41c154
VS
14843 if (IS_845G(dev) || IS_I865G(dev)) {
14844 dev->mode_config.cursor_width = IS_845G(dev) ? 64 : 512;
14845 dev->mode_config.cursor_height = 1023;
14846 } else if (IS_GEN2(dev)) {
068be561
DL
14847 dev->mode_config.cursor_width = GEN2_CURSOR_WIDTH;
14848 dev->mode_config.cursor_height = GEN2_CURSOR_HEIGHT;
14849 } else {
14850 dev->mode_config.cursor_width = MAX_CURSOR_WIDTH;
14851 dev->mode_config.cursor_height = MAX_CURSOR_HEIGHT;
14852 }
14853
5d4545ae 14854 dev->mode_config.fb_base = dev_priv->gtt.mappable_base;
79e53945 14855
28c97730 14856 DRM_DEBUG_KMS("%d display pipe%s available.\n",
7eb552ae
BW
14857 INTEL_INFO(dev)->num_pipes,
14858 INTEL_INFO(dev)->num_pipes > 1 ? "s" : "");
79e53945 14859
055e393f 14860 for_each_pipe(dev_priv, pipe) {
8cc87b75 14861 intel_crtc_init(dev, pipe);
3bdcfc0c 14862 for_each_sprite(dev_priv, pipe, sprite) {
1fe47785 14863 ret = intel_plane_init(dev, pipe, sprite);
7f1f3851 14864 if (ret)
06da8da2 14865 DRM_DEBUG_KMS("pipe %c sprite %c init failed: %d\n",
1fe47785 14866 pipe_name(pipe), sprite_name(pipe, sprite), ret);
7f1f3851 14867 }
79e53945
JB
14868 }
14869
bfa7df01
VS
14870 intel_update_czclk(dev_priv);
14871 intel_update_cdclk(dev);
f42bb70d 14872
e72f9fbf 14873 intel_shared_dpll_init(dev);
ee7b9f93 14874
9cce37f4
JB
14875 /* Just disable it once at startup */
14876 i915_disable_vga(dev);
79e53945 14877 intel_setup_outputs(dev);
11be49eb
CW
14878
14879 /* Just in case the BIOS is doing something questionable. */
7733b49b 14880 intel_fbc_disable(dev_priv);
fa9fa083 14881
6e9f798d 14882 drm_modeset_lock_all(dev);
043e9bda 14883 intel_modeset_setup_hw_state(dev);
6e9f798d 14884 drm_modeset_unlock_all(dev);
46f297fb 14885
d3fcc808 14886 for_each_intel_crtc(dev, crtc) {
eeebeac5
ML
14887 struct intel_initial_plane_config plane_config = {};
14888
46f297fb
JB
14889 if (!crtc->active)
14890 continue;
14891
46f297fb 14892 /*
46f297fb
JB
14893 * Note that reserving the BIOS fb up front prevents us
14894 * from stuffing other stolen allocations like the ring
14895 * on top. This prevents some ugliness at boot time, and
14896 * can even allow for smooth boot transitions if the BIOS
14897 * fb is large enough for the active pipe configuration.
14898 */
eeebeac5
ML
14899 dev_priv->display.get_initial_plane_config(crtc,
14900 &plane_config);
14901
14902 /*
14903 * If the fb is shared between multiple heads, we'll
14904 * just get the first one.
14905 */
14906 intel_find_initial_plane_obj(crtc, &plane_config);
46f297fb 14907 }
2c7111db
CW
14908}
14909
7fad798e
DV
14910static void intel_enable_pipe_a(struct drm_device *dev)
14911{
14912 struct intel_connector *connector;
14913 struct drm_connector *crt = NULL;
14914 struct intel_load_detect_pipe load_detect_temp;
208bf9fd 14915 struct drm_modeset_acquire_ctx *ctx = dev->mode_config.acquire_ctx;
7fad798e
DV
14916
14917 /* We can't just switch on the pipe A, we need to set things up with a
14918 * proper mode and output configuration. As a gross hack, enable pipe A
14919 * by enabling the load detect pipe once. */
3a3371ff 14920 for_each_intel_connector(dev, connector) {
7fad798e
DV
14921 if (connector->encoder->type == INTEL_OUTPUT_ANALOG) {
14922 crt = &connector->base;
14923 break;
14924 }
14925 }
14926
14927 if (!crt)
14928 return;
14929
208bf9fd 14930 if (intel_get_load_detect_pipe(crt, NULL, &load_detect_temp, ctx))
49172fee 14931 intel_release_load_detect_pipe(crt, &load_detect_temp, ctx);
7fad798e
DV
14932}
14933
fa555837
DV
14934static bool
14935intel_check_plane_mapping(struct intel_crtc *crtc)
14936{
7eb552ae
BW
14937 struct drm_device *dev = crtc->base.dev;
14938 struct drm_i915_private *dev_priv = dev->dev_private;
649636ef 14939 u32 val;
fa555837 14940
7eb552ae 14941 if (INTEL_INFO(dev)->num_pipes == 1)
fa555837
DV
14942 return true;
14943
649636ef 14944 val = I915_READ(DSPCNTR(!crtc->plane));
fa555837
DV
14945
14946 if ((val & DISPLAY_PLANE_ENABLE) &&
14947 (!!(val & DISPPLANE_SEL_PIPE_MASK) == crtc->pipe))
14948 return false;
14949
14950 return true;
14951}
14952
02e93c35
VS
14953static bool intel_crtc_has_encoders(struct intel_crtc *crtc)
14954{
14955 struct drm_device *dev = crtc->base.dev;
14956 struct intel_encoder *encoder;
14957
14958 for_each_encoder_on_crtc(dev, &crtc->base, encoder)
14959 return true;
14960
14961 return false;
14962}
14963
24929352
DV
14964static void intel_sanitize_crtc(struct intel_crtc *crtc)
14965{
14966 struct drm_device *dev = crtc->base.dev;
14967 struct drm_i915_private *dev_priv = dev->dev_private;
fa555837 14968 u32 reg;
24929352 14969
24929352 14970 /* Clear any frame start delays used for debugging left by the BIOS */
6e3c9717 14971 reg = PIPECONF(crtc->config->cpu_transcoder);
24929352
DV
14972 I915_WRITE(reg, I915_READ(reg) & ~PIPECONF_FRAME_START_DELAY_MASK);
14973
d3eaf884 14974 /* restore vblank interrupts to correct state */
9625604c 14975 drm_crtc_vblank_reset(&crtc->base);
d297e103 14976 if (crtc->active) {
0836e6d8
VS
14977 struct intel_plane *plane;
14978
9625604c 14979 drm_crtc_vblank_on(&crtc->base);
0836e6d8
VS
14980
14981 /* Disable everything but the primary plane */
14982 for_each_intel_plane_on_crtc(dev, crtc, plane) {
14983 if (plane->base.type == DRM_PLANE_TYPE_PRIMARY)
14984 continue;
14985
14986 plane->disable_plane(&plane->base, &crtc->base);
14987 }
9625604c 14988 }
d3eaf884 14989
24929352 14990 /* We need to sanitize the plane -> pipe mapping first because this will
fa555837
DV
14991 * disable the crtc (and hence change the state) if it is wrong. Note
14992 * that gen4+ has a fixed plane -> pipe mapping. */
14993 if (INTEL_INFO(dev)->gen < 4 && !intel_check_plane_mapping(crtc)) {
24929352
DV
14994 bool plane;
14995
24929352
DV
14996 DRM_DEBUG_KMS("[CRTC:%d] wrong plane connection detected!\n",
14997 crtc->base.base.id);
14998
14999 /* Pipe has the wrong plane attached and the plane is active.
15000 * Temporarily change the plane mapping and disable everything
15001 * ... */
15002 plane = crtc->plane;
b70709a6 15003 to_intel_plane_state(crtc->base.primary->state)->visible = true;
24929352 15004 crtc->plane = !plane;
b17d48e2 15005 intel_crtc_disable_noatomic(&crtc->base);
24929352 15006 crtc->plane = plane;
24929352 15007 }
24929352 15008
7fad798e
DV
15009 if (dev_priv->quirks & QUIRK_PIPEA_FORCE &&
15010 crtc->pipe == PIPE_A && !crtc->active) {
15011 /* BIOS forgot to enable pipe A, this mostly happens after
15012 * resume. Force-enable the pipe to fix this, the update_dpms
15013 * call below we restore the pipe to the right state, but leave
15014 * the required bits on. */
15015 intel_enable_pipe_a(dev);
15016 }
15017
24929352
DV
15018 /* Adjust the state of the output pipe according to whether we
15019 * have active connectors/encoders. */
02e93c35 15020 if (!intel_crtc_has_encoders(crtc))
b17d48e2 15021 intel_crtc_disable_noatomic(&crtc->base);
24929352 15022
53d9f4e9 15023 if (crtc->active != crtc->base.state->active) {
02e93c35 15024 struct intel_encoder *encoder;
24929352
DV
15025
15026 /* This can happen either due to bugs in the get_hw_state
b17d48e2
ML
15027 * functions or because of calls to intel_crtc_disable_noatomic,
15028 * or because the pipe is force-enabled due to the
24929352
DV
15029 * pipe A quirk. */
15030 DRM_DEBUG_KMS("[CRTC:%d] hw state adjusted, was %s, now %s\n",
15031 crtc->base.base.id,
83d65738 15032 crtc->base.state->enable ? "enabled" : "disabled",
24929352
DV
15033 crtc->active ? "enabled" : "disabled");
15034
4be40c98 15035 WARN_ON(drm_atomic_set_mode_for_crtc(crtc->base.state, NULL) < 0);
49d6fa21 15036 crtc->base.state->active = crtc->active;
24929352
DV
15037 crtc->base.enabled = crtc->active;
15038
15039 /* Because we only establish the connector -> encoder ->
15040 * crtc links if something is active, this means the
15041 * crtc is now deactivated. Break the links. connector
15042 * -> encoder links are only establish when things are
15043 * actually up, hence no need to break them. */
15044 WARN_ON(crtc->active);
15045
2d406bb0 15046 for_each_encoder_on_crtc(dev, &crtc->base, encoder)
24929352 15047 encoder->base.crtc = NULL;
24929352 15048 }
c5ab3bc0 15049
a3ed6aad 15050 if (crtc->active || HAS_GMCH_DISPLAY(dev)) {
4cc31489
DV
15051 /*
15052 * We start out with underrun reporting disabled to avoid races.
15053 * For correct bookkeeping mark this on active crtcs.
15054 *
c5ab3bc0
DV
15055 * Also on gmch platforms we dont have any hardware bits to
15056 * disable the underrun reporting. Which means we need to start
15057 * out with underrun reporting disabled also on inactive pipes,
15058 * since otherwise we'll complain about the garbage we read when
15059 * e.g. coming up after runtime pm.
15060 *
4cc31489
DV
15061 * No protection against concurrent access is required - at
15062 * worst a fifo underrun happens which also sets this to false.
15063 */
15064 crtc->cpu_fifo_underrun_disabled = true;
15065 crtc->pch_fifo_underrun_disabled = true;
15066 }
24929352
DV
15067}
15068
15069static void intel_sanitize_encoder(struct intel_encoder *encoder)
15070{
15071 struct intel_connector *connector;
15072 struct drm_device *dev = encoder->base.dev;
873ffe69 15073 bool active = false;
24929352
DV
15074
15075 /* We need to check both for a crtc link (meaning that the
15076 * encoder is active and trying to read from a pipe) and the
15077 * pipe itself being active. */
15078 bool has_active_crtc = encoder->base.crtc &&
15079 to_intel_crtc(encoder->base.crtc)->active;
15080
873ffe69
ML
15081 for_each_intel_connector(dev, connector) {
15082 if (connector->base.encoder != &encoder->base)
15083 continue;
15084
15085 active = true;
15086 break;
15087 }
15088
15089 if (active && !has_active_crtc) {
24929352
DV
15090 DRM_DEBUG_KMS("[ENCODER:%d:%s] has active connectors but no active pipe!\n",
15091 encoder->base.base.id,
8e329a03 15092 encoder->base.name);
24929352
DV
15093
15094 /* Connector is active, but has no active pipe. This is
15095 * fallout from our resume register restoring. Disable
15096 * the encoder manually again. */
15097 if (encoder->base.crtc) {
15098 DRM_DEBUG_KMS("[ENCODER:%d:%s] manually disabled\n",
15099 encoder->base.base.id,
8e329a03 15100 encoder->base.name);
24929352 15101 encoder->disable(encoder);
a62d1497
VS
15102 if (encoder->post_disable)
15103 encoder->post_disable(encoder);
24929352 15104 }
7f1950fb 15105 encoder->base.crtc = NULL;
24929352
DV
15106
15107 /* Inconsistent output/port/pipe state happens presumably due to
15108 * a bug in one of the get_hw_state functions. Or someplace else
15109 * in our code, like the register restore mess on resume. Clamp
15110 * things to off as a safer default. */
3a3371ff 15111 for_each_intel_connector(dev, connector) {
24929352
DV
15112 if (connector->encoder != encoder)
15113 continue;
7f1950fb
EE
15114 connector->base.dpms = DRM_MODE_DPMS_OFF;
15115 connector->base.encoder = NULL;
24929352
DV
15116 }
15117 }
15118 /* Enabled encoders without active connectors will be fixed in
15119 * the crtc fixup. */
15120}
15121
04098753 15122void i915_redisable_vga_power_on(struct drm_device *dev)
0fde901f
KM
15123{
15124 struct drm_i915_private *dev_priv = dev->dev_private;
766aa1c4 15125 u32 vga_reg = i915_vgacntrl_reg(dev);
0fde901f 15126
04098753
ID
15127 if (!(I915_READ(vga_reg) & VGA_DISP_DISABLE)) {
15128 DRM_DEBUG_KMS("Something enabled VGA plane, disabling it\n");
15129 i915_disable_vga(dev);
15130 }
15131}
15132
15133void i915_redisable_vga(struct drm_device *dev)
15134{
15135 struct drm_i915_private *dev_priv = dev->dev_private;
15136
8dc8a27c
PZ
15137 /* This function can be called both from intel_modeset_setup_hw_state or
15138 * at a very early point in our resume sequence, where the power well
15139 * structures are not yet restored. Since this function is at a very
15140 * paranoid "someone might have enabled VGA while we were not looking"
15141 * level, just check if the power well is enabled instead of trying to
15142 * follow the "don't touch the power well if we don't need it" policy
15143 * the rest of the driver uses. */
f458ebbc 15144 if (!intel_display_power_is_enabled(dev_priv, POWER_DOMAIN_VGA))
8dc8a27c
PZ
15145 return;
15146
04098753 15147 i915_redisable_vga_power_on(dev);
0fde901f
KM
15148}
15149
0836e6d8 15150static bool primary_get_hw_state(struct intel_plane *plane)
98ec7739 15151{
0836e6d8 15152 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
98ec7739 15153
0836e6d8 15154 return I915_READ(DSPCNTR(plane->plane)) & DISPLAY_PLANE_ENABLE;
d032ffa0
ML
15155}
15156
0836e6d8
VS
15157/* FIXME read out full plane state for all planes */
15158static void readout_plane_state(struct intel_crtc *crtc)
d032ffa0 15159{
18e9345b 15160 struct drm_plane *primary = crtc->base.primary;
0836e6d8 15161 struct intel_plane_state *plane_state =
18e9345b 15162 to_intel_plane_state(primary->state);
d032ffa0 15163
0836e6d8 15164 plane_state->visible =
18e9345b
ML
15165 primary_get_hw_state(to_intel_plane(primary));
15166
15167 if (plane_state->visible)
15168 crtc->base.state->plane_mask |= 1 << drm_plane_index(primary);
98ec7739
VS
15169}
15170
30e984df 15171static void intel_modeset_readout_hw_state(struct drm_device *dev)
24929352
DV
15172{
15173 struct drm_i915_private *dev_priv = dev->dev_private;
15174 enum pipe pipe;
24929352
DV
15175 struct intel_crtc *crtc;
15176 struct intel_encoder *encoder;
15177 struct intel_connector *connector;
5358901f 15178 int i;
24929352 15179
d3fcc808 15180 for_each_intel_crtc(dev, crtc) {
b06f8b0d 15181 __drm_atomic_helper_crtc_destroy_state(&crtc->base, crtc->base.state);
6e3c9717 15182 memset(crtc->config, 0, sizeof(*crtc->config));
f7217905 15183 crtc->config->base.crtc = &crtc->base;
3b117c8f 15184
0e8ffe1b 15185 crtc->active = dev_priv->display.get_pipe_config(crtc,
6e3c9717 15186 crtc->config);
24929352 15187
49d6fa21 15188 crtc->base.state->active = crtc->active;
24929352 15189 crtc->base.enabled = crtc->active;
b70709a6 15190
0836e6d8 15191 readout_plane_state(crtc);
24929352
DV
15192
15193 DRM_DEBUG_KMS("[CRTC:%d] hw state readout: %s\n",
15194 crtc->base.base.id,
15195 crtc->active ? "enabled" : "disabled");
15196 }
15197
5358901f
DV
15198 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
15199 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
15200
3e369b76
ACO
15201 pll->on = pll->get_hw_state(dev_priv, pll,
15202 &pll->config.hw_state);
5358901f 15203 pll->active = 0;
3e369b76 15204 pll->config.crtc_mask = 0;
d3fcc808 15205 for_each_intel_crtc(dev, crtc) {
1e6f2ddc 15206 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll) {
5358901f 15207 pll->active++;
3e369b76 15208 pll->config.crtc_mask |= 1 << crtc->pipe;
1e6f2ddc 15209 }
5358901f 15210 }
5358901f 15211
1e6f2ddc 15212 DRM_DEBUG_KMS("%s hw state readout: crtc_mask 0x%08x, on %i\n",
3e369b76 15213 pll->name, pll->config.crtc_mask, pll->on);
bd2bb1b9 15214
3e369b76 15215 if (pll->config.crtc_mask)
bd2bb1b9 15216 intel_display_power_get(dev_priv, POWER_DOMAIN_PLLS);
5358901f
DV
15217 }
15218
b2784e15 15219 for_each_intel_encoder(dev, encoder) {
24929352
DV
15220 pipe = 0;
15221
15222 if (encoder->get_hw_state(encoder, &pipe)) {
045ac3b5
JB
15223 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
15224 encoder->base.crtc = &crtc->base;
6e3c9717 15225 encoder->get_config(encoder, crtc->config);
24929352
DV
15226 } else {
15227 encoder->base.crtc = NULL;
15228 }
15229
6f2bcceb 15230 DRM_DEBUG_KMS("[ENCODER:%d:%s] hw state readout: %s, pipe %c\n",
24929352 15231 encoder->base.base.id,
8e329a03 15232 encoder->base.name,
24929352 15233 encoder->base.crtc ? "enabled" : "disabled",
6f2bcceb 15234 pipe_name(pipe));
24929352
DV
15235 }
15236
3a3371ff 15237 for_each_intel_connector(dev, connector) {
24929352
DV
15238 if (connector->get_hw_state(connector)) {
15239 connector->base.dpms = DRM_MODE_DPMS_ON;
24929352
DV
15240 connector->base.encoder = &connector->encoder->base;
15241 } else {
15242 connector->base.dpms = DRM_MODE_DPMS_OFF;
15243 connector->base.encoder = NULL;
15244 }
15245 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] hw state readout: %s\n",
15246 connector->base.base.id,
c23cc417 15247 connector->base.name,
24929352
DV
15248 connector->base.encoder ? "enabled" : "disabled");
15249 }
c4816c73
VS
15250
15251 for_each_intel_crtc(dev, crtc) {
15252 crtc->base.hwmode = crtc->config->base.adjusted_mode;
15253
15254 memset(&crtc->base.mode, 0, sizeof(crtc->base.mode));
15255 if (crtc->base.state->active) {
15256 intel_mode_from_pipe_config(&crtc->base.mode, crtc->config);
15257 intel_mode_from_pipe_config(&crtc->base.state->adjusted_mode, crtc->config);
15258 WARN_ON(drm_atomic_set_mode_for_crtc(crtc->base.state, &crtc->base.mode));
15259
15260 /*
15261 * The initial mode needs to be set in order to keep
15262 * the atomic core happy. It wants a valid mode if the
15263 * crtc's enabled, so we do the above call.
15264 *
15265 * At this point some state updated by the connectors
15266 * in their ->detect() callback has not run yet, so
15267 * no recalculation can be done yet.
15268 *
15269 * Even if we could do a recalculation and modeset
15270 * right now it would cause a double modeset if
15271 * fbdev or userspace chooses a different initial mode.
15272 *
15273 * If that happens, someone indicated they wanted a
15274 * mode change, which means it's safe to do a full
15275 * recalculation.
15276 */
15277 crtc->base.state->mode.private_flags = I915_MODE_FLAG_INHERITED;
9eca6832
VS
15278
15279 drm_calc_timestamping_constants(&crtc->base, &crtc->base.hwmode);
15280 update_scanline_offset(crtc);
c4816c73
VS
15281 }
15282 }
30e984df
DV
15283}
15284
043e9bda
ML
15285/* Scan out the current hw modeset state,
15286 * and sanitizes it to the current state
15287 */
15288static void
15289intel_modeset_setup_hw_state(struct drm_device *dev)
30e984df
DV
15290{
15291 struct drm_i915_private *dev_priv = dev->dev_private;
15292 enum pipe pipe;
30e984df
DV
15293 struct intel_crtc *crtc;
15294 struct intel_encoder *encoder;
35c95375 15295 int i;
30e984df
DV
15296
15297 intel_modeset_readout_hw_state(dev);
24929352
DV
15298
15299 /* HW state is read out, now we need to sanitize this mess. */
b2784e15 15300 for_each_intel_encoder(dev, encoder) {
24929352
DV
15301 intel_sanitize_encoder(encoder);
15302 }
15303
055e393f 15304 for_each_pipe(dev_priv, pipe) {
24929352
DV
15305 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
15306 intel_sanitize_crtc(crtc);
6e3c9717
ACO
15307 intel_dump_pipe_config(crtc, crtc->config,
15308 "[setup_hw_state]");
24929352 15309 }
9a935856 15310
d29b2f9d
ACO
15311 intel_modeset_update_connector_atomic_state(dev);
15312
35c95375
DV
15313 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
15314 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
15315
15316 if (!pll->on || pll->active)
15317 continue;
15318
15319 DRM_DEBUG_KMS("%s enabled but not in use, disabling\n", pll->name);
15320
15321 pll->disable(dev_priv, pll);
15322 pll->on = false;
15323 }
15324
26e1fe4f 15325 if (IS_VALLEYVIEW(dev))
6eb1a681
VS
15326 vlv_wm_get_hw_state(dev);
15327 else if (IS_GEN9(dev))
3078999f
PB
15328 skl_wm_get_hw_state(dev);
15329 else if (HAS_PCH_SPLIT(dev))
243e6a44 15330 ilk_wm_get_hw_state(dev);
292b990e
ML
15331
15332 for_each_intel_crtc(dev, crtc) {
15333 unsigned long put_domains;
15334
15335 put_domains = modeset_get_crtc_power_domains(&crtc->base);
15336 if (WARN_ON(put_domains))
15337 modeset_put_power_domains(dev_priv, put_domains);
15338 }
15339 intel_display_set_init_power(dev_priv, false);
043e9bda 15340}
7d0bc1ea 15341
043e9bda
ML
15342void intel_display_resume(struct drm_device *dev)
15343{
15344 struct drm_atomic_state *state = drm_atomic_state_alloc(dev);
15345 struct intel_connector *conn;
15346 struct intel_plane *plane;
15347 struct drm_crtc *crtc;
15348 int ret;
f30da187 15349
043e9bda
ML
15350 if (!state)
15351 return;
15352
15353 state->acquire_ctx = dev->mode_config.acquire_ctx;
15354
15355 /* preserve complete old state, including dpll */
15356 intel_atomic_get_shared_dpll_state(state);
15357
15358 for_each_crtc(dev, crtc) {
15359 struct drm_crtc_state *crtc_state =
15360 drm_atomic_get_crtc_state(state, crtc);
15361
15362 ret = PTR_ERR_OR_ZERO(crtc_state);
15363 if (ret)
15364 goto err;
15365
15366 /* force a restore */
15367 crtc_state->mode_changed = true;
45e2b5f6 15368 }
8af6cf88 15369
043e9bda
ML
15370 for_each_intel_plane(dev, plane) {
15371 ret = PTR_ERR_OR_ZERO(drm_atomic_get_plane_state(state, &plane->base));
15372 if (ret)
15373 goto err;
15374 }
15375
15376 for_each_intel_connector(dev, conn) {
15377 ret = PTR_ERR_OR_ZERO(drm_atomic_get_connector_state(state, &conn->base));
15378 if (ret)
15379 goto err;
15380 }
15381
15382 intel_modeset_setup_hw_state(dev);
15383
15384 i915_redisable_vga(dev);
74c090b1 15385 ret = drm_atomic_commit(state);
043e9bda
ML
15386 if (!ret)
15387 return;
15388
15389err:
15390 DRM_ERROR("Restoring old state failed with %i\n", ret);
15391 drm_atomic_state_free(state);
2c7111db
CW
15392}
15393
15394void intel_modeset_gem_init(struct drm_device *dev)
15395{
484b41dd 15396 struct drm_crtc *c;
2ff8fde1 15397 struct drm_i915_gem_object *obj;
e0d6149b 15398 int ret;
484b41dd 15399
ae48434c
ID
15400 mutex_lock(&dev->struct_mutex);
15401 intel_init_gt_powersave(dev);
15402 mutex_unlock(&dev->struct_mutex);
15403
1833b134 15404 intel_modeset_init_hw(dev);
02e792fb
DV
15405
15406 intel_setup_overlay(dev);
484b41dd
JB
15407
15408 /*
15409 * Make sure any fbs we allocated at startup are properly
15410 * pinned & fenced. When we do the allocation it's too early
15411 * for this.
15412 */
70e1e0ec 15413 for_each_crtc(dev, c) {
2ff8fde1
MR
15414 obj = intel_fb_obj(c->primary->fb);
15415 if (obj == NULL)
484b41dd
JB
15416 continue;
15417
e0d6149b
TU
15418 mutex_lock(&dev->struct_mutex);
15419 ret = intel_pin_and_fence_fb_obj(c->primary,
15420 c->primary->fb,
15421 c->primary->state,
91af127f 15422 NULL, NULL);
e0d6149b
TU
15423 mutex_unlock(&dev->struct_mutex);
15424 if (ret) {
484b41dd
JB
15425 DRM_ERROR("failed to pin boot fb on pipe %d\n",
15426 to_intel_crtc(c)->pipe);
66e514c1
DA
15427 drm_framebuffer_unreference(c->primary->fb);
15428 c->primary->fb = NULL;
36750f28 15429 c->primary->crtc = c->primary->state->crtc = NULL;
afd65eb4 15430 update_state_fb(c->primary);
36750f28 15431 c->state->plane_mask &= ~(1 << drm_plane_index(c->primary));
484b41dd
JB
15432 }
15433 }
0962c3c9
VS
15434
15435 intel_backlight_register(dev);
79e53945
JB
15436}
15437
4932e2c3
ID
15438void intel_connector_unregister(struct intel_connector *intel_connector)
15439{
15440 struct drm_connector *connector = &intel_connector->base;
15441
15442 intel_panel_destroy_backlight(connector);
34ea3d38 15443 drm_connector_unregister(connector);
4932e2c3
ID
15444}
15445
79e53945
JB
15446void intel_modeset_cleanup(struct drm_device *dev)
15447{
652c393a 15448 struct drm_i915_private *dev_priv = dev->dev_private;
d9255d57 15449 struct drm_connector *connector;
652c393a 15450
2eb5252e
ID
15451 intel_disable_gt_powersave(dev);
15452
0962c3c9
VS
15453 intel_backlight_unregister(dev);
15454
fd0c0642
DV
15455 /*
15456 * Interrupts and polling as the first thing to avoid creating havoc.
2eb5252e 15457 * Too much stuff here (turning of connectors, ...) would
fd0c0642
DV
15458 * experience fancy races otherwise.
15459 */
2aeb7d3a 15460 intel_irq_uninstall(dev_priv);
eb21b92b 15461
fd0c0642
DV
15462 /*
15463 * Due to the hpd irq storm handling the hotplug work can re-arm the
15464 * poll handlers. Hence disable polling after hpd handling is shut down.
15465 */
f87ea761 15466 drm_kms_helper_poll_fini(dev);
fd0c0642 15467
723bfd70
JB
15468 intel_unregister_dsm_handler();
15469
7733b49b 15470 intel_fbc_disable(dev_priv);
69341a5e 15471
1630fe75
CW
15472 /* flush any delayed tasks or pending work */
15473 flush_scheduled_work();
15474
db31af1d
JN
15475 /* destroy the backlight and sysfs files before encoders/connectors */
15476 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
4932e2c3
ID
15477 struct intel_connector *intel_connector;
15478
15479 intel_connector = to_intel_connector(connector);
15480 intel_connector->unregister(intel_connector);
db31af1d 15481 }
d9255d57 15482
79e53945 15483 drm_mode_config_cleanup(dev);
4d7bb011
DV
15484
15485 intel_cleanup_overlay(dev);
ae48434c
ID
15486
15487 mutex_lock(&dev->struct_mutex);
15488 intel_cleanup_gt_powersave(dev);
15489 mutex_unlock(&dev->struct_mutex);
79e53945
JB
15490}
15491
f1c79df3
ZW
15492/*
15493 * Return which encoder is currently attached for connector.
15494 */
df0e9248 15495struct drm_encoder *intel_best_encoder(struct drm_connector *connector)
79e53945 15496{
df0e9248
CW
15497 return &intel_attached_encoder(connector)->base;
15498}
f1c79df3 15499
df0e9248
CW
15500void intel_connector_attach_encoder(struct intel_connector *connector,
15501 struct intel_encoder *encoder)
15502{
15503 connector->encoder = encoder;
15504 drm_mode_connector_attach_encoder(&connector->base,
15505 &encoder->base);
79e53945 15506}
28d52043
DA
15507
15508/*
15509 * set vga decode state - true == enable VGA decode
15510 */
15511int intel_modeset_vga_set_state(struct drm_device *dev, bool state)
15512{
15513 struct drm_i915_private *dev_priv = dev->dev_private;
a885b3cc 15514 unsigned reg = INTEL_INFO(dev)->gen >= 6 ? SNB_GMCH_CTRL : INTEL_GMCH_CTRL;
28d52043
DA
15515 u16 gmch_ctrl;
15516
75fa041d
CW
15517 if (pci_read_config_word(dev_priv->bridge_dev, reg, &gmch_ctrl)) {
15518 DRM_ERROR("failed to read control word\n");
15519 return -EIO;
15520 }
15521
c0cc8a55
CW
15522 if (!!(gmch_ctrl & INTEL_GMCH_VGA_DISABLE) == !state)
15523 return 0;
15524
28d52043
DA
15525 if (state)
15526 gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
15527 else
15528 gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
75fa041d
CW
15529
15530 if (pci_write_config_word(dev_priv->bridge_dev, reg, gmch_ctrl)) {
15531 DRM_ERROR("failed to write control word\n");
15532 return -EIO;
15533 }
15534
28d52043
DA
15535 return 0;
15536}
c4a1d9e4 15537
c4a1d9e4 15538struct intel_display_error_state {
ff57f1b0
PZ
15539
15540 u32 power_well_driver;
15541
63b66e5b
CW
15542 int num_transcoders;
15543
c4a1d9e4
CW
15544 struct intel_cursor_error_state {
15545 u32 control;
15546 u32 position;
15547 u32 base;
15548 u32 size;
52331309 15549 } cursor[I915_MAX_PIPES];
c4a1d9e4
CW
15550
15551 struct intel_pipe_error_state {
ddf9c536 15552 bool power_domain_on;
c4a1d9e4 15553 u32 source;
f301b1e1 15554 u32 stat;
52331309 15555 } pipe[I915_MAX_PIPES];
c4a1d9e4
CW
15556
15557 struct intel_plane_error_state {
15558 u32 control;
15559 u32 stride;
15560 u32 size;
15561 u32 pos;
15562 u32 addr;
15563 u32 surface;
15564 u32 tile_offset;
52331309 15565 } plane[I915_MAX_PIPES];
63b66e5b
CW
15566
15567 struct intel_transcoder_error_state {
ddf9c536 15568 bool power_domain_on;
63b66e5b
CW
15569 enum transcoder cpu_transcoder;
15570
15571 u32 conf;
15572
15573 u32 htotal;
15574 u32 hblank;
15575 u32 hsync;
15576 u32 vtotal;
15577 u32 vblank;
15578 u32 vsync;
15579 } transcoder[4];
c4a1d9e4
CW
15580};
15581
15582struct intel_display_error_state *
15583intel_display_capture_error_state(struct drm_device *dev)
15584{
fbee40df 15585 struct drm_i915_private *dev_priv = dev->dev_private;
c4a1d9e4 15586 struct intel_display_error_state *error;
63b66e5b
CW
15587 int transcoders[] = {
15588 TRANSCODER_A,
15589 TRANSCODER_B,
15590 TRANSCODER_C,
15591 TRANSCODER_EDP,
15592 };
c4a1d9e4
CW
15593 int i;
15594
63b66e5b
CW
15595 if (INTEL_INFO(dev)->num_pipes == 0)
15596 return NULL;
15597
9d1cb914 15598 error = kzalloc(sizeof(*error), GFP_ATOMIC);
c4a1d9e4
CW
15599 if (error == NULL)
15600 return NULL;
15601
190be112 15602 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
ff57f1b0
PZ
15603 error->power_well_driver = I915_READ(HSW_PWR_WELL_DRIVER);
15604
055e393f 15605 for_each_pipe(dev_priv, i) {
ddf9c536 15606 error->pipe[i].power_domain_on =
f458ebbc
DV
15607 __intel_display_power_is_enabled(dev_priv,
15608 POWER_DOMAIN_PIPE(i));
ddf9c536 15609 if (!error->pipe[i].power_domain_on)
9d1cb914
PZ
15610 continue;
15611
5efb3e28
VS
15612 error->cursor[i].control = I915_READ(CURCNTR(i));
15613 error->cursor[i].position = I915_READ(CURPOS(i));
15614 error->cursor[i].base = I915_READ(CURBASE(i));
c4a1d9e4
CW
15615
15616 error->plane[i].control = I915_READ(DSPCNTR(i));
15617 error->plane[i].stride = I915_READ(DSPSTRIDE(i));
80ca378b 15618 if (INTEL_INFO(dev)->gen <= 3) {
51889b35 15619 error->plane[i].size = I915_READ(DSPSIZE(i));
80ca378b
PZ
15620 error->plane[i].pos = I915_READ(DSPPOS(i));
15621 }
ca291363
PZ
15622 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
15623 error->plane[i].addr = I915_READ(DSPADDR(i));
c4a1d9e4
CW
15624 if (INTEL_INFO(dev)->gen >= 4) {
15625 error->plane[i].surface = I915_READ(DSPSURF(i));
15626 error->plane[i].tile_offset = I915_READ(DSPTILEOFF(i));
15627 }
15628
c4a1d9e4 15629 error->pipe[i].source = I915_READ(PIPESRC(i));
f301b1e1 15630
3abfce77 15631 if (HAS_GMCH_DISPLAY(dev))
f301b1e1 15632 error->pipe[i].stat = I915_READ(PIPESTAT(i));
63b66e5b
CW
15633 }
15634
15635 error->num_transcoders = INTEL_INFO(dev)->num_pipes;
15636 if (HAS_DDI(dev_priv->dev))
15637 error->num_transcoders++; /* Account for eDP. */
15638
15639 for (i = 0; i < error->num_transcoders; i++) {
15640 enum transcoder cpu_transcoder = transcoders[i];
15641
ddf9c536 15642 error->transcoder[i].power_domain_on =
f458ebbc 15643 __intel_display_power_is_enabled(dev_priv,
38cc1daf 15644 POWER_DOMAIN_TRANSCODER(cpu_transcoder));
ddf9c536 15645 if (!error->transcoder[i].power_domain_on)
9d1cb914
PZ
15646 continue;
15647
63b66e5b
CW
15648 error->transcoder[i].cpu_transcoder = cpu_transcoder;
15649
15650 error->transcoder[i].conf = I915_READ(PIPECONF(cpu_transcoder));
15651 error->transcoder[i].htotal = I915_READ(HTOTAL(cpu_transcoder));
15652 error->transcoder[i].hblank = I915_READ(HBLANK(cpu_transcoder));
15653 error->transcoder[i].hsync = I915_READ(HSYNC(cpu_transcoder));
15654 error->transcoder[i].vtotal = I915_READ(VTOTAL(cpu_transcoder));
15655 error->transcoder[i].vblank = I915_READ(VBLANK(cpu_transcoder));
15656 error->transcoder[i].vsync = I915_READ(VSYNC(cpu_transcoder));
c4a1d9e4
CW
15657 }
15658
15659 return error;
15660}
15661
edc3d884
MK
15662#define err_printf(e, ...) i915_error_printf(e, __VA_ARGS__)
15663
c4a1d9e4 15664void
edc3d884 15665intel_display_print_error_state(struct drm_i915_error_state_buf *m,
c4a1d9e4
CW
15666 struct drm_device *dev,
15667 struct intel_display_error_state *error)
15668{
055e393f 15669 struct drm_i915_private *dev_priv = dev->dev_private;
c4a1d9e4
CW
15670 int i;
15671
63b66e5b
CW
15672 if (!error)
15673 return;
15674
edc3d884 15675 err_printf(m, "Num Pipes: %d\n", INTEL_INFO(dev)->num_pipes);
190be112 15676 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
edc3d884 15677 err_printf(m, "PWR_WELL_CTL2: %08x\n",
ff57f1b0 15678 error->power_well_driver);
055e393f 15679 for_each_pipe(dev_priv, i) {
edc3d884 15680 err_printf(m, "Pipe [%d]:\n", i);
ddf9c536
ID
15681 err_printf(m, " Power: %s\n",
15682 error->pipe[i].power_domain_on ? "on" : "off");
edc3d884 15683 err_printf(m, " SRC: %08x\n", error->pipe[i].source);
f301b1e1 15684 err_printf(m, " STAT: %08x\n", error->pipe[i].stat);
edc3d884
MK
15685
15686 err_printf(m, "Plane [%d]:\n", i);
15687 err_printf(m, " CNTR: %08x\n", error->plane[i].control);
15688 err_printf(m, " STRIDE: %08x\n", error->plane[i].stride);
80ca378b 15689 if (INTEL_INFO(dev)->gen <= 3) {
edc3d884
MK
15690 err_printf(m, " SIZE: %08x\n", error->plane[i].size);
15691 err_printf(m, " POS: %08x\n", error->plane[i].pos);
80ca378b 15692 }
4b71a570 15693 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
edc3d884 15694 err_printf(m, " ADDR: %08x\n", error->plane[i].addr);
c4a1d9e4 15695 if (INTEL_INFO(dev)->gen >= 4) {
edc3d884
MK
15696 err_printf(m, " SURF: %08x\n", error->plane[i].surface);
15697 err_printf(m, " TILEOFF: %08x\n", error->plane[i].tile_offset);
c4a1d9e4
CW
15698 }
15699
edc3d884
MK
15700 err_printf(m, "Cursor [%d]:\n", i);
15701 err_printf(m, " CNTR: %08x\n", error->cursor[i].control);
15702 err_printf(m, " POS: %08x\n", error->cursor[i].position);
15703 err_printf(m, " BASE: %08x\n", error->cursor[i].base);
c4a1d9e4 15704 }
63b66e5b
CW
15705
15706 for (i = 0; i < error->num_transcoders; i++) {
1cf84bb6 15707 err_printf(m, "CPU transcoder: %c\n",
63b66e5b 15708 transcoder_name(error->transcoder[i].cpu_transcoder));
ddf9c536
ID
15709 err_printf(m, " Power: %s\n",
15710 error->transcoder[i].power_domain_on ? "on" : "off");
63b66e5b
CW
15711 err_printf(m, " CONF: %08x\n", error->transcoder[i].conf);
15712 err_printf(m, " HTOTAL: %08x\n", error->transcoder[i].htotal);
15713 err_printf(m, " HBLANK: %08x\n", error->transcoder[i].hblank);
15714 err_printf(m, " HSYNC: %08x\n", error->transcoder[i].hsync);
15715 err_printf(m, " VTOTAL: %08x\n", error->transcoder[i].vtotal);
15716 err_printf(m, " VBLANK: %08x\n", error->transcoder[i].vblank);
15717 err_printf(m, " VSYNC: %08x\n", error->transcoder[i].vsync);
15718 }
c4a1d9e4 15719}
e2fcdaa9
VS
15720
15721void intel_modeset_preclose(struct drm_device *dev, struct drm_file *file)
15722{
15723 struct intel_crtc *crtc;
15724
15725 for_each_intel_crtc(dev, crtc) {
15726 struct intel_unpin_work *work;
e2fcdaa9 15727
5e2d7afc 15728 spin_lock_irq(&dev->event_lock);
e2fcdaa9
VS
15729
15730 work = crtc->unpin_work;
15731
15732 if (work && work->event &&
15733 work->event->base.file_priv == file) {
15734 kfree(work->event);
15735 work->event = NULL;
15736 }
15737
5e2d7afc 15738 spin_unlock_irq(&dev->event_lock);
e2fcdaa9
VS
15739 }
15740}