]> git.proxmox.com Git - mirror_ubuntu-bionic-kernel.git/blame - drivers/gpu/drm/i915/intel_display.c
drm/i915: Use cached cdclk value
[mirror_ubuntu-bionic-kernel.git] / drivers / gpu / drm / i915 / intel_display.c
CommitLineData
79e53945
JB
1/*
2 * Copyright © 2006-2007 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 */
26
618563e3 27#include <linux/dmi.h>
c1c7af60
JB
28#include <linux/module.h>
29#include <linux/input.h>
79e53945 30#include <linux/i2c.h>
7662c8bd 31#include <linux/kernel.h>
5a0e3ad6 32#include <linux/slab.h>
9cce37f4 33#include <linux/vgaarb.h>
e0dac65e 34#include <drm/drm_edid.h>
760285e7 35#include <drm/drmP.h>
79e53945 36#include "intel_drv.h"
760285e7 37#include <drm/i915_drm.h>
79e53945 38#include "i915_drv.h"
e5510fac 39#include "i915_trace.h"
319c1d42 40#include <drm/drm_atomic.h>
c196e1d6 41#include <drm/drm_atomic_helper.h>
760285e7
DH
42#include <drm/drm_dp_helper.h>
43#include <drm/drm_crtc_helper.h>
465c120c
MR
44#include <drm/drm_plane_helper.h>
45#include <drm/drm_rect.h>
c0f372b3 46#include <linux/dma_remapping.h>
79e53945 47
465c120c 48/* Primary plane formats for gen <= 3 */
568db4f2 49static const uint32_t i8xx_primary_formats[] = {
67fe7dc5
DL
50 DRM_FORMAT_C8,
51 DRM_FORMAT_RGB565,
465c120c 52 DRM_FORMAT_XRGB1555,
67fe7dc5 53 DRM_FORMAT_XRGB8888,
465c120c
MR
54};
55
56/* Primary plane formats for gen >= 4 */
568db4f2 57static const uint32_t i965_primary_formats[] = {
6c0fd451
DL
58 DRM_FORMAT_C8,
59 DRM_FORMAT_RGB565,
60 DRM_FORMAT_XRGB8888,
61 DRM_FORMAT_XBGR8888,
62 DRM_FORMAT_XRGB2101010,
63 DRM_FORMAT_XBGR2101010,
64};
65
66static const uint32_t skl_primary_formats[] = {
67fe7dc5
DL
67 DRM_FORMAT_C8,
68 DRM_FORMAT_RGB565,
69 DRM_FORMAT_XRGB8888,
465c120c 70 DRM_FORMAT_XBGR8888,
67fe7dc5 71 DRM_FORMAT_ARGB8888,
465c120c
MR
72 DRM_FORMAT_ABGR8888,
73 DRM_FORMAT_XRGB2101010,
465c120c 74 DRM_FORMAT_XBGR2101010,
465c120c
MR
75};
76
3d7d6510
MR
77/* Cursor formats */
78static const uint32_t intel_cursor_formats[] = {
79 DRM_FORMAT_ARGB8888,
80};
81
6b383a7f 82static void intel_crtc_update_cursor(struct drm_crtc *crtc, bool on);
79e53945 83
f1f644dc 84static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
5cec258b 85 struct intel_crtc_state *pipe_config);
18442d08 86static void ironlake_pch_clock_get(struct intel_crtc *crtc,
5cec258b 87 struct intel_crtc_state *pipe_config);
f1f644dc 88
8c7b5ccb 89static int intel_set_mode(struct drm_crtc *crtc,
83a57153 90 struct drm_atomic_state *state);
eb1bfe80
JB
91static int intel_framebuffer_init(struct drm_device *dev,
92 struct intel_framebuffer *ifb,
93 struct drm_mode_fb_cmd2 *mode_cmd,
94 struct drm_i915_gem_object *obj);
5b18e57c
DV
95static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc);
96static void intel_set_pipe_timings(struct intel_crtc *intel_crtc);
29407aab 97static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
f769cd24
VK
98 struct intel_link_m_n *m_n,
99 struct intel_link_m_n *m2_n2);
29407aab 100static void ironlake_set_pipeconf(struct drm_crtc *crtc);
229fca97
DV
101static void haswell_set_pipeconf(struct drm_crtc *crtc);
102static void intel_set_pipe_csc(struct drm_crtc *crtc);
d288f65f 103static void vlv_prepare_pll(struct intel_crtc *crtc,
5cec258b 104 const struct intel_crtc_state *pipe_config);
d288f65f 105static void chv_prepare_pll(struct intel_crtc *crtc,
5cec258b 106 const struct intel_crtc_state *pipe_config);
ea2c67bb
MR
107static void intel_begin_crtc_commit(struct drm_crtc *crtc);
108static void intel_finish_crtc_commit(struct drm_crtc *crtc);
549e2bfb
CK
109static void skl_init_scalers(struct drm_device *dev, struct intel_crtc *intel_crtc,
110 struct intel_crtc_state *crtc_state);
5ab7b0b7
ID
111static int i9xx_get_refclk(const struct intel_crtc_state *crtc_state,
112 int num_connectors);
ce22dba9
ML
113static void intel_crtc_enable_planes(struct drm_crtc *crtc);
114static void intel_crtc_disable_planes(struct drm_crtc *crtc);
e7457a9a 115
0e32b39c
DA
116static struct intel_encoder *intel_find_encoder(struct intel_connector *connector, int pipe)
117{
118 if (!connector->mst_port)
119 return connector->encoder;
120 else
121 return &connector->mst_port->mst_encoders[pipe]->base;
122}
123
79e53945 124typedef struct {
0206e353 125 int min, max;
79e53945
JB
126} intel_range_t;
127
128typedef struct {
0206e353
AJ
129 int dot_limit;
130 int p2_slow, p2_fast;
79e53945
JB
131} intel_p2_t;
132
d4906093
ML
133typedef struct intel_limit intel_limit_t;
134struct intel_limit {
0206e353
AJ
135 intel_range_t dot, vco, n, m, m1, m2, p, p1;
136 intel_p2_t p2;
d4906093 137};
79e53945 138
d2acd215
DV
139int
140intel_pch_rawclk(struct drm_device *dev)
141{
142 struct drm_i915_private *dev_priv = dev->dev_private;
143
144 WARN_ON(!HAS_PCH_SPLIT(dev));
145
146 return I915_READ(PCH_RAWCLK_FREQ) & RAWCLK_FREQ_MASK;
147}
148
021357ac
CW
149static inline u32 /* units of 100MHz */
150intel_fdi_link_freq(struct drm_device *dev)
151{
8b99e68c
CW
152 if (IS_GEN5(dev)) {
153 struct drm_i915_private *dev_priv = dev->dev_private;
154 return (I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK) + 2;
155 } else
156 return 27;
021357ac
CW
157}
158
5d536e28 159static const intel_limit_t intel_limits_i8xx_dac = {
0206e353 160 .dot = { .min = 25000, .max = 350000 },
9c333719 161 .vco = { .min = 908000, .max = 1512000 },
91dbe5fb 162 .n = { .min = 2, .max = 16 },
0206e353
AJ
163 .m = { .min = 96, .max = 140 },
164 .m1 = { .min = 18, .max = 26 },
165 .m2 = { .min = 6, .max = 16 },
166 .p = { .min = 4, .max = 128 },
167 .p1 = { .min = 2, .max = 33 },
273e27ca
EA
168 .p2 = { .dot_limit = 165000,
169 .p2_slow = 4, .p2_fast = 2 },
e4b36699
KP
170};
171
5d536e28
DV
172static const intel_limit_t intel_limits_i8xx_dvo = {
173 .dot = { .min = 25000, .max = 350000 },
9c333719 174 .vco = { .min = 908000, .max = 1512000 },
91dbe5fb 175 .n = { .min = 2, .max = 16 },
5d536e28
DV
176 .m = { .min = 96, .max = 140 },
177 .m1 = { .min = 18, .max = 26 },
178 .m2 = { .min = 6, .max = 16 },
179 .p = { .min = 4, .max = 128 },
180 .p1 = { .min = 2, .max = 33 },
181 .p2 = { .dot_limit = 165000,
182 .p2_slow = 4, .p2_fast = 4 },
183};
184
e4b36699 185static const intel_limit_t intel_limits_i8xx_lvds = {
0206e353 186 .dot = { .min = 25000, .max = 350000 },
9c333719 187 .vco = { .min = 908000, .max = 1512000 },
91dbe5fb 188 .n = { .min = 2, .max = 16 },
0206e353
AJ
189 .m = { .min = 96, .max = 140 },
190 .m1 = { .min = 18, .max = 26 },
191 .m2 = { .min = 6, .max = 16 },
192 .p = { .min = 4, .max = 128 },
193 .p1 = { .min = 1, .max = 6 },
273e27ca
EA
194 .p2 = { .dot_limit = 165000,
195 .p2_slow = 14, .p2_fast = 7 },
e4b36699 196};
273e27ca 197
e4b36699 198static const intel_limit_t intel_limits_i9xx_sdvo = {
0206e353
AJ
199 .dot = { .min = 20000, .max = 400000 },
200 .vco = { .min = 1400000, .max = 2800000 },
201 .n = { .min = 1, .max = 6 },
202 .m = { .min = 70, .max = 120 },
4f7dfb67
PJ
203 .m1 = { .min = 8, .max = 18 },
204 .m2 = { .min = 3, .max = 7 },
0206e353
AJ
205 .p = { .min = 5, .max = 80 },
206 .p1 = { .min = 1, .max = 8 },
273e27ca
EA
207 .p2 = { .dot_limit = 200000,
208 .p2_slow = 10, .p2_fast = 5 },
e4b36699
KP
209};
210
211static const intel_limit_t intel_limits_i9xx_lvds = {
0206e353
AJ
212 .dot = { .min = 20000, .max = 400000 },
213 .vco = { .min = 1400000, .max = 2800000 },
214 .n = { .min = 1, .max = 6 },
215 .m = { .min = 70, .max = 120 },
53a7d2d1
PJ
216 .m1 = { .min = 8, .max = 18 },
217 .m2 = { .min = 3, .max = 7 },
0206e353
AJ
218 .p = { .min = 7, .max = 98 },
219 .p1 = { .min = 1, .max = 8 },
273e27ca
EA
220 .p2 = { .dot_limit = 112000,
221 .p2_slow = 14, .p2_fast = 7 },
e4b36699
KP
222};
223
273e27ca 224
e4b36699 225static const intel_limit_t intel_limits_g4x_sdvo = {
273e27ca
EA
226 .dot = { .min = 25000, .max = 270000 },
227 .vco = { .min = 1750000, .max = 3500000},
228 .n = { .min = 1, .max = 4 },
229 .m = { .min = 104, .max = 138 },
230 .m1 = { .min = 17, .max = 23 },
231 .m2 = { .min = 5, .max = 11 },
232 .p = { .min = 10, .max = 30 },
233 .p1 = { .min = 1, .max = 3},
234 .p2 = { .dot_limit = 270000,
235 .p2_slow = 10,
236 .p2_fast = 10
044c7c41 237 },
e4b36699
KP
238};
239
240static const intel_limit_t intel_limits_g4x_hdmi = {
273e27ca
EA
241 .dot = { .min = 22000, .max = 400000 },
242 .vco = { .min = 1750000, .max = 3500000},
243 .n = { .min = 1, .max = 4 },
244 .m = { .min = 104, .max = 138 },
245 .m1 = { .min = 16, .max = 23 },
246 .m2 = { .min = 5, .max = 11 },
247 .p = { .min = 5, .max = 80 },
248 .p1 = { .min = 1, .max = 8},
249 .p2 = { .dot_limit = 165000,
250 .p2_slow = 10, .p2_fast = 5 },
e4b36699
KP
251};
252
253static const intel_limit_t intel_limits_g4x_single_channel_lvds = {
273e27ca
EA
254 .dot = { .min = 20000, .max = 115000 },
255 .vco = { .min = 1750000, .max = 3500000 },
256 .n = { .min = 1, .max = 3 },
257 .m = { .min = 104, .max = 138 },
258 .m1 = { .min = 17, .max = 23 },
259 .m2 = { .min = 5, .max = 11 },
260 .p = { .min = 28, .max = 112 },
261 .p1 = { .min = 2, .max = 8 },
262 .p2 = { .dot_limit = 0,
263 .p2_slow = 14, .p2_fast = 14
044c7c41 264 },
e4b36699
KP
265};
266
267static const intel_limit_t intel_limits_g4x_dual_channel_lvds = {
273e27ca
EA
268 .dot = { .min = 80000, .max = 224000 },
269 .vco = { .min = 1750000, .max = 3500000 },
270 .n = { .min = 1, .max = 3 },
271 .m = { .min = 104, .max = 138 },
272 .m1 = { .min = 17, .max = 23 },
273 .m2 = { .min = 5, .max = 11 },
274 .p = { .min = 14, .max = 42 },
275 .p1 = { .min = 2, .max = 6 },
276 .p2 = { .dot_limit = 0,
277 .p2_slow = 7, .p2_fast = 7
044c7c41 278 },
e4b36699
KP
279};
280
f2b115e6 281static const intel_limit_t intel_limits_pineview_sdvo = {
0206e353
AJ
282 .dot = { .min = 20000, .max = 400000},
283 .vco = { .min = 1700000, .max = 3500000 },
273e27ca 284 /* Pineview's Ncounter is a ring counter */
0206e353
AJ
285 .n = { .min = 3, .max = 6 },
286 .m = { .min = 2, .max = 256 },
273e27ca 287 /* Pineview only has one combined m divider, which we treat as m2. */
0206e353
AJ
288 .m1 = { .min = 0, .max = 0 },
289 .m2 = { .min = 0, .max = 254 },
290 .p = { .min = 5, .max = 80 },
291 .p1 = { .min = 1, .max = 8 },
273e27ca
EA
292 .p2 = { .dot_limit = 200000,
293 .p2_slow = 10, .p2_fast = 5 },
e4b36699
KP
294};
295
f2b115e6 296static const intel_limit_t intel_limits_pineview_lvds = {
0206e353
AJ
297 .dot = { .min = 20000, .max = 400000 },
298 .vco = { .min = 1700000, .max = 3500000 },
299 .n = { .min = 3, .max = 6 },
300 .m = { .min = 2, .max = 256 },
301 .m1 = { .min = 0, .max = 0 },
302 .m2 = { .min = 0, .max = 254 },
303 .p = { .min = 7, .max = 112 },
304 .p1 = { .min = 1, .max = 8 },
273e27ca
EA
305 .p2 = { .dot_limit = 112000,
306 .p2_slow = 14, .p2_fast = 14 },
e4b36699
KP
307};
308
273e27ca
EA
309/* Ironlake / Sandybridge
310 *
311 * We calculate clock using (register_value + 2) for N/M1/M2, so here
312 * the range value for them is (actual_value - 2).
313 */
b91ad0ec 314static const intel_limit_t intel_limits_ironlake_dac = {
273e27ca
EA
315 .dot = { .min = 25000, .max = 350000 },
316 .vco = { .min = 1760000, .max = 3510000 },
317 .n = { .min = 1, .max = 5 },
318 .m = { .min = 79, .max = 127 },
319 .m1 = { .min = 12, .max = 22 },
320 .m2 = { .min = 5, .max = 9 },
321 .p = { .min = 5, .max = 80 },
322 .p1 = { .min = 1, .max = 8 },
323 .p2 = { .dot_limit = 225000,
324 .p2_slow = 10, .p2_fast = 5 },
e4b36699
KP
325};
326
b91ad0ec 327static const intel_limit_t intel_limits_ironlake_single_lvds = {
273e27ca
EA
328 .dot = { .min = 25000, .max = 350000 },
329 .vco = { .min = 1760000, .max = 3510000 },
330 .n = { .min = 1, .max = 3 },
331 .m = { .min = 79, .max = 118 },
332 .m1 = { .min = 12, .max = 22 },
333 .m2 = { .min = 5, .max = 9 },
334 .p = { .min = 28, .max = 112 },
335 .p1 = { .min = 2, .max = 8 },
336 .p2 = { .dot_limit = 225000,
337 .p2_slow = 14, .p2_fast = 14 },
b91ad0ec
ZW
338};
339
340static const intel_limit_t intel_limits_ironlake_dual_lvds = {
273e27ca
EA
341 .dot = { .min = 25000, .max = 350000 },
342 .vco = { .min = 1760000, .max = 3510000 },
343 .n = { .min = 1, .max = 3 },
344 .m = { .min = 79, .max = 127 },
345 .m1 = { .min = 12, .max = 22 },
346 .m2 = { .min = 5, .max = 9 },
347 .p = { .min = 14, .max = 56 },
348 .p1 = { .min = 2, .max = 8 },
349 .p2 = { .dot_limit = 225000,
350 .p2_slow = 7, .p2_fast = 7 },
b91ad0ec
ZW
351};
352
273e27ca 353/* LVDS 100mhz refclk limits. */
b91ad0ec 354static const intel_limit_t intel_limits_ironlake_single_lvds_100m = {
273e27ca
EA
355 .dot = { .min = 25000, .max = 350000 },
356 .vco = { .min = 1760000, .max = 3510000 },
357 .n = { .min = 1, .max = 2 },
358 .m = { .min = 79, .max = 126 },
359 .m1 = { .min = 12, .max = 22 },
360 .m2 = { .min = 5, .max = 9 },
361 .p = { .min = 28, .max = 112 },
0206e353 362 .p1 = { .min = 2, .max = 8 },
273e27ca
EA
363 .p2 = { .dot_limit = 225000,
364 .p2_slow = 14, .p2_fast = 14 },
b91ad0ec
ZW
365};
366
367static const intel_limit_t intel_limits_ironlake_dual_lvds_100m = {
273e27ca
EA
368 .dot = { .min = 25000, .max = 350000 },
369 .vco = { .min = 1760000, .max = 3510000 },
370 .n = { .min = 1, .max = 3 },
371 .m = { .min = 79, .max = 126 },
372 .m1 = { .min = 12, .max = 22 },
373 .m2 = { .min = 5, .max = 9 },
374 .p = { .min = 14, .max = 42 },
0206e353 375 .p1 = { .min = 2, .max = 6 },
273e27ca
EA
376 .p2 = { .dot_limit = 225000,
377 .p2_slow = 7, .p2_fast = 7 },
4547668a
ZY
378};
379
dc730512 380static const intel_limit_t intel_limits_vlv = {
f01b7962
VS
381 /*
382 * These are the data rate limits (measured in fast clocks)
383 * since those are the strictest limits we have. The fast
384 * clock and actual rate limits are more relaxed, so checking
385 * them would make no difference.
386 */
387 .dot = { .min = 25000 * 5, .max = 270000 * 5 },
75e53986 388 .vco = { .min = 4000000, .max = 6000000 },
a0c4da24 389 .n = { .min = 1, .max = 7 },
a0c4da24
JB
390 .m1 = { .min = 2, .max = 3 },
391 .m2 = { .min = 11, .max = 156 },
b99ab663 392 .p1 = { .min = 2, .max = 3 },
5fdc9c49 393 .p2 = { .p2_slow = 2, .p2_fast = 20 }, /* slow=min, fast=max */
a0c4da24
JB
394};
395
ef9348c8
CML
396static const intel_limit_t intel_limits_chv = {
397 /*
398 * These are the data rate limits (measured in fast clocks)
399 * since those are the strictest limits we have. The fast
400 * clock and actual rate limits are more relaxed, so checking
401 * them would make no difference.
402 */
403 .dot = { .min = 25000 * 5, .max = 540000 * 5},
17fe1021 404 .vco = { .min = 4800000, .max = 6480000 },
ef9348c8
CML
405 .n = { .min = 1, .max = 1 },
406 .m1 = { .min = 2, .max = 2 },
407 .m2 = { .min = 24 << 22, .max = 175 << 22 },
408 .p1 = { .min = 2, .max = 4 },
409 .p2 = { .p2_slow = 1, .p2_fast = 14 },
410};
411
5ab7b0b7
ID
412static const intel_limit_t intel_limits_bxt = {
413 /* FIXME: find real dot limits */
414 .dot = { .min = 0, .max = INT_MAX },
415 .vco = { .min = 4800000, .max = 6480000 },
416 .n = { .min = 1, .max = 1 },
417 .m1 = { .min = 2, .max = 2 },
418 /* FIXME: find real m2 limits */
419 .m2 = { .min = 2 << 22, .max = 255 << 22 },
420 .p1 = { .min = 2, .max = 4 },
421 .p2 = { .p2_slow = 1, .p2_fast = 20 },
422};
423
6b4bf1c4
VS
424static void vlv_clock(int refclk, intel_clock_t *clock)
425{
426 clock->m = clock->m1 * clock->m2;
427 clock->p = clock->p1 * clock->p2;
ed5ca77e
VS
428 if (WARN_ON(clock->n == 0 || clock->p == 0))
429 return;
fb03ac01
VS
430 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
431 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
6b4bf1c4
VS
432}
433
e0638cdf
PZ
434/**
435 * Returns whether any output on the specified pipe is of the specified type
436 */
4093561b 437bool intel_pipe_has_type(struct intel_crtc *crtc, enum intel_output_type type)
e0638cdf 438{
409ee761 439 struct drm_device *dev = crtc->base.dev;
e0638cdf
PZ
440 struct intel_encoder *encoder;
441
409ee761 442 for_each_encoder_on_crtc(dev, &crtc->base, encoder)
e0638cdf
PZ
443 if (encoder->type == type)
444 return true;
445
446 return false;
447}
448
d0737e1d
ACO
449/**
450 * Returns whether any output on the specified pipe will have the specified
451 * type after a staged modeset is complete, i.e., the same as
452 * intel_pipe_has_type() but looking at encoder->new_crtc instead of
453 * encoder->crtc.
454 */
a93e255f
ACO
455static bool intel_pipe_will_have_type(const struct intel_crtc_state *crtc_state,
456 int type)
d0737e1d 457{
a93e255f 458 struct drm_atomic_state *state = crtc_state->base.state;
da3ced29 459 struct drm_connector *connector;
a93e255f 460 struct drm_connector_state *connector_state;
d0737e1d 461 struct intel_encoder *encoder;
a93e255f
ACO
462 int i, num_connectors = 0;
463
da3ced29 464 for_each_connector_in_state(state, connector, connector_state, i) {
a93e255f
ACO
465 if (connector_state->crtc != crtc_state->base.crtc)
466 continue;
467
468 num_connectors++;
d0737e1d 469
a93e255f
ACO
470 encoder = to_intel_encoder(connector_state->best_encoder);
471 if (encoder->type == type)
d0737e1d 472 return true;
a93e255f
ACO
473 }
474
475 WARN_ON(num_connectors == 0);
d0737e1d
ACO
476
477 return false;
478}
479
a93e255f
ACO
480static const intel_limit_t *
481intel_ironlake_limit(struct intel_crtc_state *crtc_state, int refclk)
2c07245f 482{
a93e255f 483 struct drm_device *dev = crtc_state->base.crtc->dev;
2c07245f 484 const intel_limit_t *limit;
b91ad0ec 485
a93e255f 486 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
1974cad0 487 if (intel_is_dual_link_lvds(dev)) {
1b894b59 488 if (refclk == 100000)
b91ad0ec
ZW
489 limit = &intel_limits_ironlake_dual_lvds_100m;
490 else
491 limit = &intel_limits_ironlake_dual_lvds;
492 } else {
1b894b59 493 if (refclk == 100000)
b91ad0ec
ZW
494 limit = &intel_limits_ironlake_single_lvds_100m;
495 else
496 limit = &intel_limits_ironlake_single_lvds;
497 }
c6bb3538 498 } else
b91ad0ec 499 limit = &intel_limits_ironlake_dac;
2c07245f
ZW
500
501 return limit;
502}
503
a93e255f
ACO
504static const intel_limit_t *
505intel_g4x_limit(struct intel_crtc_state *crtc_state)
044c7c41 506{
a93e255f 507 struct drm_device *dev = crtc_state->base.crtc->dev;
044c7c41
ML
508 const intel_limit_t *limit;
509
a93e255f 510 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
1974cad0 511 if (intel_is_dual_link_lvds(dev))
e4b36699 512 limit = &intel_limits_g4x_dual_channel_lvds;
044c7c41 513 else
e4b36699 514 limit = &intel_limits_g4x_single_channel_lvds;
a93e255f
ACO
515 } else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_HDMI) ||
516 intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_ANALOG)) {
e4b36699 517 limit = &intel_limits_g4x_hdmi;
a93e255f 518 } else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_SDVO)) {
e4b36699 519 limit = &intel_limits_g4x_sdvo;
044c7c41 520 } else /* The option is for other outputs */
e4b36699 521 limit = &intel_limits_i9xx_sdvo;
044c7c41
ML
522
523 return limit;
524}
525
a93e255f
ACO
526static const intel_limit_t *
527intel_limit(struct intel_crtc_state *crtc_state, int refclk)
79e53945 528{
a93e255f 529 struct drm_device *dev = crtc_state->base.crtc->dev;
79e53945
JB
530 const intel_limit_t *limit;
531
5ab7b0b7
ID
532 if (IS_BROXTON(dev))
533 limit = &intel_limits_bxt;
534 else if (HAS_PCH_SPLIT(dev))
a93e255f 535 limit = intel_ironlake_limit(crtc_state, refclk);
2c07245f 536 else if (IS_G4X(dev)) {
a93e255f 537 limit = intel_g4x_limit(crtc_state);
f2b115e6 538 } else if (IS_PINEVIEW(dev)) {
a93e255f 539 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS))
f2b115e6 540 limit = &intel_limits_pineview_lvds;
2177832f 541 else
f2b115e6 542 limit = &intel_limits_pineview_sdvo;
ef9348c8
CML
543 } else if (IS_CHERRYVIEW(dev)) {
544 limit = &intel_limits_chv;
a0c4da24 545 } else if (IS_VALLEYVIEW(dev)) {
dc730512 546 limit = &intel_limits_vlv;
a6c45cf0 547 } else if (!IS_GEN2(dev)) {
a93e255f 548 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS))
a6c45cf0
CW
549 limit = &intel_limits_i9xx_lvds;
550 else
551 limit = &intel_limits_i9xx_sdvo;
79e53945 552 } else {
a93e255f 553 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS))
e4b36699 554 limit = &intel_limits_i8xx_lvds;
a93e255f 555 else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_DVO))
e4b36699 556 limit = &intel_limits_i8xx_dvo;
5d536e28
DV
557 else
558 limit = &intel_limits_i8xx_dac;
79e53945
JB
559 }
560 return limit;
561}
562
f2b115e6
AJ
563/* m1 is reserved as 0 in Pineview, n is a ring counter */
564static void pineview_clock(int refclk, intel_clock_t *clock)
79e53945 565{
2177832f
SL
566 clock->m = clock->m2 + 2;
567 clock->p = clock->p1 * clock->p2;
ed5ca77e
VS
568 if (WARN_ON(clock->n == 0 || clock->p == 0))
569 return;
fb03ac01
VS
570 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
571 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
2177832f
SL
572}
573
7429e9d4
DV
574static uint32_t i9xx_dpll_compute_m(struct dpll *dpll)
575{
576 return 5 * (dpll->m1 + 2) + (dpll->m2 + 2);
577}
578
ac58c3f0 579static void i9xx_clock(int refclk, intel_clock_t *clock)
2177832f 580{
7429e9d4 581 clock->m = i9xx_dpll_compute_m(clock);
79e53945 582 clock->p = clock->p1 * clock->p2;
ed5ca77e
VS
583 if (WARN_ON(clock->n + 2 == 0 || clock->p == 0))
584 return;
fb03ac01
VS
585 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n + 2);
586 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
79e53945
JB
587}
588
ef9348c8
CML
589static void chv_clock(int refclk, intel_clock_t *clock)
590{
591 clock->m = clock->m1 * clock->m2;
592 clock->p = clock->p1 * clock->p2;
593 if (WARN_ON(clock->n == 0 || clock->p == 0))
594 return;
595 clock->vco = DIV_ROUND_CLOSEST_ULL((uint64_t)refclk * clock->m,
596 clock->n << 22);
597 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
598}
599
7c04d1d9 600#define INTELPllInvalid(s) do { /* DRM_DEBUG(s); */ return false; } while (0)
79e53945
JB
601/**
602 * Returns whether the given set of divisors are valid for a given refclk with
603 * the given connectors.
604 */
605
1b894b59
CW
606static bool intel_PLL_is_valid(struct drm_device *dev,
607 const intel_limit_t *limit,
608 const intel_clock_t *clock)
79e53945 609{
f01b7962
VS
610 if (clock->n < limit->n.min || limit->n.max < clock->n)
611 INTELPllInvalid("n out of range\n");
79e53945 612 if (clock->p1 < limit->p1.min || limit->p1.max < clock->p1)
0206e353 613 INTELPllInvalid("p1 out of range\n");
79e53945 614 if (clock->m2 < limit->m2.min || limit->m2.max < clock->m2)
0206e353 615 INTELPllInvalid("m2 out of range\n");
79e53945 616 if (clock->m1 < limit->m1.min || limit->m1.max < clock->m1)
0206e353 617 INTELPllInvalid("m1 out of range\n");
f01b7962 618
5ab7b0b7 619 if (!IS_PINEVIEW(dev) && !IS_VALLEYVIEW(dev) && !IS_BROXTON(dev))
f01b7962
VS
620 if (clock->m1 <= clock->m2)
621 INTELPllInvalid("m1 <= m2\n");
622
5ab7b0b7 623 if (!IS_VALLEYVIEW(dev) && !IS_BROXTON(dev)) {
f01b7962
VS
624 if (clock->p < limit->p.min || limit->p.max < clock->p)
625 INTELPllInvalid("p out of range\n");
626 if (clock->m < limit->m.min || limit->m.max < clock->m)
627 INTELPllInvalid("m out of range\n");
628 }
629
79e53945 630 if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
0206e353 631 INTELPllInvalid("vco out of range\n");
79e53945
JB
632 /* XXX: We may need to be checking "Dot clock" depending on the multiplier,
633 * connector, etc., rather than just a single range.
634 */
635 if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
0206e353 636 INTELPllInvalid("dot out of range\n");
79e53945
JB
637
638 return true;
639}
640
d4906093 641static bool
a93e255f
ACO
642i9xx_find_best_dpll(const intel_limit_t *limit,
643 struct intel_crtc_state *crtc_state,
cec2f356
SP
644 int target, int refclk, intel_clock_t *match_clock,
645 intel_clock_t *best_clock)
79e53945 646{
a93e255f 647 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
a919ff14 648 struct drm_device *dev = crtc->base.dev;
79e53945 649 intel_clock_t clock;
79e53945
JB
650 int err = target;
651
a93e255f 652 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
79e53945 653 /*
a210b028
DV
654 * For LVDS just rely on its current settings for dual-channel.
655 * We haven't figured out how to reliably set up different
656 * single/dual channel state, if we even can.
79e53945 657 */
1974cad0 658 if (intel_is_dual_link_lvds(dev))
79e53945
JB
659 clock.p2 = limit->p2.p2_fast;
660 else
661 clock.p2 = limit->p2.p2_slow;
662 } else {
663 if (target < limit->p2.dot_limit)
664 clock.p2 = limit->p2.p2_slow;
665 else
666 clock.p2 = limit->p2.p2_fast;
667 }
668
0206e353 669 memset(best_clock, 0, sizeof(*best_clock));
79e53945 670
42158660
ZY
671 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
672 clock.m1++) {
673 for (clock.m2 = limit->m2.min;
674 clock.m2 <= limit->m2.max; clock.m2++) {
c0efc387 675 if (clock.m2 >= clock.m1)
42158660
ZY
676 break;
677 for (clock.n = limit->n.min;
678 clock.n <= limit->n.max; clock.n++) {
679 for (clock.p1 = limit->p1.min;
680 clock.p1 <= limit->p1.max; clock.p1++) {
79e53945
JB
681 int this_err;
682
ac58c3f0
DV
683 i9xx_clock(refclk, &clock);
684 if (!intel_PLL_is_valid(dev, limit,
685 &clock))
686 continue;
687 if (match_clock &&
688 clock.p != match_clock->p)
689 continue;
690
691 this_err = abs(clock.dot - target);
692 if (this_err < err) {
693 *best_clock = clock;
694 err = this_err;
695 }
696 }
697 }
698 }
699 }
700
701 return (err != target);
702}
703
704static bool
a93e255f
ACO
705pnv_find_best_dpll(const intel_limit_t *limit,
706 struct intel_crtc_state *crtc_state,
ee9300bb
DV
707 int target, int refclk, intel_clock_t *match_clock,
708 intel_clock_t *best_clock)
79e53945 709{
a93e255f 710 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
a919ff14 711 struct drm_device *dev = crtc->base.dev;
79e53945 712 intel_clock_t clock;
79e53945
JB
713 int err = target;
714
a93e255f 715 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
79e53945 716 /*
a210b028
DV
717 * For LVDS just rely on its current settings for dual-channel.
718 * We haven't figured out how to reliably set up different
719 * single/dual channel state, if we even can.
79e53945 720 */
1974cad0 721 if (intel_is_dual_link_lvds(dev))
79e53945
JB
722 clock.p2 = limit->p2.p2_fast;
723 else
724 clock.p2 = limit->p2.p2_slow;
725 } else {
726 if (target < limit->p2.dot_limit)
727 clock.p2 = limit->p2.p2_slow;
728 else
729 clock.p2 = limit->p2.p2_fast;
730 }
731
0206e353 732 memset(best_clock, 0, sizeof(*best_clock));
79e53945 733
42158660
ZY
734 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
735 clock.m1++) {
736 for (clock.m2 = limit->m2.min;
737 clock.m2 <= limit->m2.max; clock.m2++) {
42158660
ZY
738 for (clock.n = limit->n.min;
739 clock.n <= limit->n.max; clock.n++) {
740 for (clock.p1 = limit->p1.min;
741 clock.p1 <= limit->p1.max; clock.p1++) {
79e53945
JB
742 int this_err;
743
ac58c3f0 744 pineview_clock(refclk, &clock);
1b894b59
CW
745 if (!intel_PLL_is_valid(dev, limit,
746 &clock))
79e53945 747 continue;
cec2f356
SP
748 if (match_clock &&
749 clock.p != match_clock->p)
750 continue;
79e53945
JB
751
752 this_err = abs(clock.dot - target);
753 if (this_err < err) {
754 *best_clock = clock;
755 err = this_err;
756 }
757 }
758 }
759 }
760 }
761
762 return (err != target);
763}
764
d4906093 765static bool
a93e255f
ACO
766g4x_find_best_dpll(const intel_limit_t *limit,
767 struct intel_crtc_state *crtc_state,
ee9300bb
DV
768 int target, int refclk, intel_clock_t *match_clock,
769 intel_clock_t *best_clock)
d4906093 770{
a93e255f 771 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
a919ff14 772 struct drm_device *dev = crtc->base.dev;
d4906093
ML
773 intel_clock_t clock;
774 int max_n;
775 bool found;
6ba770dc
AJ
776 /* approximately equals target * 0.00585 */
777 int err_most = (target >> 8) + (target >> 9);
d4906093
ML
778 found = false;
779
a93e255f 780 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
1974cad0 781 if (intel_is_dual_link_lvds(dev))
d4906093
ML
782 clock.p2 = limit->p2.p2_fast;
783 else
784 clock.p2 = limit->p2.p2_slow;
785 } else {
786 if (target < limit->p2.dot_limit)
787 clock.p2 = limit->p2.p2_slow;
788 else
789 clock.p2 = limit->p2.p2_fast;
790 }
791
792 memset(best_clock, 0, sizeof(*best_clock));
793 max_n = limit->n.max;
f77f13e2 794 /* based on hardware requirement, prefer smaller n to precision */
d4906093 795 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
f77f13e2 796 /* based on hardware requirement, prefere larger m1,m2 */
d4906093
ML
797 for (clock.m1 = limit->m1.max;
798 clock.m1 >= limit->m1.min; clock.m1--) {
799 for (clock.m2 = limit->m2.max;
800 clock.m2 >= limit->m2.min; clock.m2--) {
801 for (clock.p1 = limit->p1.max;
802 clock.p1 >= limit->p1.min; clock.p1--) {
803 int this_err;
804
ac58c3f0 805 i9xx_clock(refclk, &clock);
1b894b59
CW
806 if (!intel_PLL_is_valid(dev, limit,
807 &clock))
d4906093 808 continue;
1b894b59
CW
809
810 this_err = abs(clock.dot - target);
d4906093
ML
811 if (this_err < err_most) {
812 *best_clock = clock;
813 err_most = this_err;
814 max_n = clock.n;
815 found = true;
816 }
817 }
818 }
819 }
820 }
2c07245f
ZW
821 return found;
822}
823
d5dd62bd
ID
824/*
825 * Check if the calculated PLL configuration is more optimal compared to the
826 * best configuration and error found so far. Return the calculated error.
827 */
828static bool vlv_PLL_is_optimal(struct drm_device *dev, int target_freq,
829 const intel_clock_t *calculated_clock,
830 const intel_clock_t *best_clock,
831 unsigned int best_error_ppm,
832 unsigned int *error_ppm)
833{
9ca3ba01
ID
834 /*
835 * For CHV ignore the error and consider only the P value.
836 * Prefer a bigger P value based on HW requirements.
837 */
838 if (IS_CHERRYVIEW(dev)) {
839 *error_ppm = 0;
840
841 return calculated_clock->p > best_clock->p;
842 }
843
24be4e46
ID
844 if (WARN_ON_ONCE(!target_freq))
845 return false;
846
d5dd62bd
ID
847 *error_ppm = div_u64(1000000ULL *
848 abs(target_freq - calculated_clock->dot),
849 target_freq);
850 /*
851 * Prefer a better P value over a better (smaller) error if the error
852 * is small. Ensure this preference for future configurations too by
853 * setting the error to 0.
854 */
855 if (*error_ppm < 100 && calculated_clock->p > best_clock->p) {
856 *error_ppm = 0;
857
858 return true;
859 }
860
861 return *error_ppm + 10 < best_error_ppm;
862}
863
a0c4da24 864static bool
a93e255f
ACO
865vlv_find_best_dpll(const intel_limit_t *limit,
866 struct intel_crtc_state *crtc_state,
ee9300bb
DV
867 int target, int refclk, intel_clock_t *match_clock,
868 intel_clock_t *best_clock)
a0c4da24 869{
a93e255f 870 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
a919ff14 871 struct drm_device *dev = crtc->base.dev;
6b4bf1c4 872 intel_clock_t clock;
69e4f900 873 unsigned int bestppm = 1000000;
27e639bf
VS
874 /* min update 19.2 MHz */
875 int max_n = min(limit->n.max, refclk / 19200);
49e497ef 876 bool found = false;
a0c4da24 877
6b4bf1c4
VS
878 target *= 5; /* fast clock */
879
880 memset(best_clock, 0, sizeof(*best_clock));
a0c4da24
JB
881
882 /* based on hardware requirement, prefer smaller n to precision */
27e639bf 883 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
811bbf05 884 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
889059d8 885 for (clock.p2 = limit->p2.p2_fast; clock.p2 >= limit->p2.p2_slow;
c1a9ae43 886 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
6b4bf1c4 887 clock.p = clock.p1 * clock.p2;
a0c4da24 888 /* based on hardware requirement, prefer bigger m1,m2 values */
6b4bf1c4 889 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max; clock.m1++) {
d5dd62bd 890 unsigned int ppm;
69e4f900 891
6b4bf1c4
VS
892 clock.m2 = DIV_ROUND_CLOSEST(target * clock.p * clock.n,
893 refclk * clock.m1);
894
895 vlv_clock(refclk, &clock);
43b0ac53 896
f01b7962
VS
897 if (!intel_PLL_is_valid(dev, limit,
898 &clock))
43b0ac53
VS
899 continue;
900
d5dd62bd
ID
901 if (!vlv_PLL_is_optimal(dev, target,
902 &clock,
903 best_clock,
904 bestppm, &ppm))
905 continue;
6b4bf1c4 906
d5dd62bd
ID
907 *best_clock = clock;
908 bestppm = ppm;
909 found = true;
a0c4da24
JB
910 }
911 }
912 }
913 }
a0c4da24 914
49e497ef 915 return found;
a0c4da24 916}
a4fc5ed6 917
ef9348c8 918static bool
a93e255f
ACO
919chv_find_best_dpll(const intel_limit_t *limit,
920 struct intel_crtc_state *crtc_state,
ef9348c8
CML
921 int target, int refclk, intel_clock_t *match_clock,
922 intel_clock_t *best_clock)
923{
a93e255f 924 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
a919ff14 925 struct drm_device *dev = crtc->base.dev;
9ca3ba01 926 unsigned int best_error_ppm;
ef9348c8
CML
927 intel_clock_t clock;
928 uint64_t m2;
929 int found = false;
930
931 memset(best_clock, 0, sizeof(*best_clock));
9ca3ba01 932 best_error_ppm = 1000000;
ef9348c8
CML
933
934 /*
935 * Based on hardware doc, the n always set to 1, and m1 always
936 * set to 2. If requires to support 200Mhz refclk, we need to
937 * revisit this because n may not 1 anymore.
938 */
939 clock.n = 1, clock.m1 = 2;
940 target *= 5; /* fast clock */
941
942 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
943 for (clock.p2 = limit->p2.p2_fast;
944 clock.p2 >= limit->p2.p2_slow;
945 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
9ca3ba01 946 unsigned int error_ppm;
ef9348c8
CML
947
948 clock.p = clock.p1 * clock.p2;
949
950 m2 = DIV_ROUND_CLOSEST_ULL(((uint64_t)target * clock.p *
951 clock.n) << 22, refclk * clock.m1);
952
953 if (m2 > INT_MAX/clock.m1)
954 continue;
955
956 clock.m2 = m2;
957
958 chv_clock(refclk, &clock);
959
960 if (!intel_PLL_is_valid(dev, limit, &clock))
961 continue;
962
9ca3ba01
ID
963 if (!vlv_PLL_is_optimal(dev, target, &clock, best_clock,
964 best_error_ppm, &error_ppm))
965 continue;
966
967 *best_clock = clock;
968 best_error_ppm = error_ppm;
969 found = true;
ef9348c8
CML
970 }
971 }
972
973 return found;
974}
975
5ab7b0b7
ID
976bool bxt_find_best_dpll(struct intel_crtc_state *crtc_state, int target_clock,
977 intel_clock_t *best_clock)
978{
979 int refclk = i9xx_get_refclk(crtc_state, 0);
980
981 return chv_find_best_dpll(intel_limit(crtc_state, refclk), crtc_state,
982 target_clock, refclk, NULL, best_clock);
983}
984
20ddf665
VS
985bool intel_crtc_active(struct drm_crtc *crtc)
986{
987 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
988
989 /* Be paranoid as we can arrive here with only partial
990 * state retrieved from the hardware during setup.
991 *
241bfc38 992 * We can ditch the adjusted_mode.crtc_clock check as soon
20ddf665
VS
993 * as Haswell has gained clock readout/fastboot support.
994 *
66e514c1 995 * We can ditch the crtc->primary->fb check as soon as we can
20ddf665 996 * properly reconstruct framebuffers.
c3d1f436
MR
997 *
998 * FIXME: The intel_crtc->active here should be switched to
999 * crtc->state->active once we have proper CRTC states wired up
1000 * for atomic.
20ddf665 1001 */
c3d1f436 1002 return intel_crtc->active && crtc->primary->state->fb &&
6e3c9717 1003 intel_crtc->config->base.adjusted_mode.crtc_clock;
20ddf665
VS
1004}
1005
a5c961d1
PZ
1006enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
1007 enum pipe pipe)
1008{
1009 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
1010 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1011
6e3c9717 1012 return intel_crtc->config->cpu_transcoder;
a5c961d1
PZ
1013}
1014
fbf49ea2
VS
1015static bool pipe_dsl_stopped(struct drm_device *dev, enum pipe pipe)
1016{
1017 struct drm_i915_private *dev_priv = dev->dev_private;
1018 u32 reg = PIPEDSL(pipe);
1019 u32 line1, line2;
1020 u32 line_mask;
1021
1022 if (IS_GEN2(dev))
1023 line_mask = DSL_LINEMASK_GEN2;
1024 else
1025 line_mask = DSL_LINEMASK_GEN3;
1026
1027 line1 = I915_READ(reg) & line_mask;
1028 mdelay(5);
1029 line2 = I915_READ(reg) & line_mask;
1030
1031 return line1 == line2;
1032}
1033
ab7ad7f6
KP
1034/*
1035 * intel_wait_for_pipe_off - wait for pipe to turn off
575f7ab7 1036 * @crtc: crtc whose pipe to wait for
9d0498a2
JB
1037 *
1038 * After disabling a pipe, we can't wait for vblank in the usual way,
1039 * spinning on the vblank interrupt status bit, since we won't actually
1040 * see an interrupt when the pipe is disabled.
1041 *
ab7ad7f6
KP
1042 * On Gen4 and above:
1043 * wait for the pipe register state bit to turn off
1044 *
1045 * Otherwise:
1046 * wait for the display line value to settle (it usually
1047 * ends up stopping at the start of the next frame).
58e10eb9 1048 *
9d0498a2 1049 */
575f7ab7 1050static void intel_wait_for_pipe_off(struct intel_crtc *crtc)
9d0498a2 1051{
575f7ab7 1052 struct drm_device *dev = crtc->base.dev;
9d0498a2 1053 struct drm_i915_private *dev_priv = dev->dev_private;
6e3c9717 1054 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
575f7ab7 1055 enum pipe pipe = crtc->pipe;
ab7ad7f6
KP
1056
1057 if (INTEL_INFO(dev)->gen >= 4) {
702e7a56 1058 int reg = PIPECONF(cpu_transcoder);
ab7ad7f6
KP
1059
1060 /* Wait for the Pipe State to go off */
58e10eb9
CW
1061 if (wait_for((I915_READ(reg) & I965_PIPECONF_ACTIVE) == 0,
1062 100))
284637d9 1063 WARN(1, "pipe_off wait timed out\n");
ab7ad7f6 1064 } else {
ab7ad7f6 1065 /* Wait for the display line to settle */
fbf49ea2 1066 if (wait_for(pipe_dsl_stopped(dev, pipe), 100))
284637d9 1067 WARN(1, "pipe_off wait timed out\n");
ab7ad7f6 1068 }
79e53945
JB
1069}
1070
b0ea7d37
DL
1071/*
1072 * ibx_digital_port_connected - is the specified port connected?
1073 * @dev_priv: i915 private structure
1074 * @port: the port to test
1075 *
1076 * Returns true if @port is connected, false otherwise.
1077 */
1078bool ibx_digital_port_connected(struct drm_i915_private *dev_priv,
1079 struct intel_digital_port *port)
1080{
1081 u32 bit;
1082
c36346e3 1083 if (HAS_PCH_IBX(dev_priv->dev)) {
eba905b2 1084 switch (port->port) {
c36346e3
DL
1085 case PORT_B:
1086 bit = SDE_PORTB_HOTPLUG;
1087 break;
1088 case PORT_C:
1089 bit = SDE_PORTC_HOTPLUG;
1090 break;
1091 case PORT_D:
1092 bit = SDE_PORTD_HOTPLUG;
1093 break;
1094 default:
1095 return true;
1096 }
1097 } else {
eba905b2 1098 switch (port->port) {
c36346e3
DL
1099 case PORT_B:
1100 bit = SDE_PORTB_HOTPLUG_CPT;
1101 break;
1102 case PORT_C:
1103 bit = SDE_PORTC_HOTPLUG_CPT;
1104 break;
1105 case PORT_D:
1106 bit = SDE_PORTD_HOTPLUG_CPT;
1107 break;
1108 default:
1109 return true;
1110 }
b0ea7d37
DL
1111 }
1112
1113 return I915_READ(SDEISR) & bit;
1114}
1115
b24e7179
JB
1116static const char *state_string(bool enabled)
1117{
1118 return enabled ? "on" : "off";
1119}
1120
1121/* Only for pre-ILK configs */
55607e8a
DV
1122void assert_pll(struct drm_i915_private *dev_priv,
1123 enum pipe pipe, bool state)
b24e7179
JB
1124{
1125 int reg;
1126 u32 val;
1127 bool cur_state;
1128
1129 reg = DPLL(pipe);
1130 val = I915_READ(reg);
1131 cur_state = !!(val & DPLL_VCO_ENABLE);
e2c719b7 1132 I915_STATE_WARN(cur_state != state,
b24e7179
JB
1133 "PLL state assertion failure (expected %s, current %s)\n",
1134 state_string(state), state_string(cur_state));
1135}
b24e7179 1136
23538ef1
JN
1137/* XXX: the dsi pll is shared between MIPI DSI ports */
1138static void assert_dsi_pll(struct drm_i915_private *dev_priv, bool state)
1139{
1140 u32 val;
1141 bool cur_state;
1142
a580516d 1143 mutex_lock(&dev_priv->sb_lock);
23538ef1 1144 val = vlv_cck_read(dev_priv, CCK_REG_DSI_PLL_CONTROL);
a580516d 1145 mutex_unlock(&dev_priv->sb_lock);
23538ef1
JN
1146
1147 cur_state = val & DSI_PLL_VCO_EN;
e2c719b7 1148 I915_STATE_WARN(cur_state != state,
23538ef1
JN
1149 "DSI PLL state assertion failure (expected %s, current %s)\n",
1150 state_string(state), state_string(cur_state));
1151}
1152#define assert_dsi_pll_enabled(d) assert_dsi_pll(d, true)
1153#define assert_dsi_pll_disabled(d) assert_dsi_pll(d, false)
1154
55607e8a 1155struct intel_shared_dpll *
e2b78267
DV
1156intel_crtc_to_shared_dpll(struct intel_crtc *crtc)
1157{
1158 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
1159
6e3c9717 1160 if (crtc->config->shared_dpll < 0)
e2b78267
DV
1161 return NULL;
1162
6e3c9717 1163 return &dev_priv->shared_dplls[crtc->config->shared_dpll];
e2b78267
DV
1164}
1165
040484af 1166/* For ILK+ */
55607e8a
DV
1167void assert_shared_dpll(struct drm_i915_private *dev_priv,
1168 struct intel_shared_dpll *pll,
1169 bool state)
040484af 1170{
040484af 1171 bool cur_state;
5358901f 1172 struct intel_dpll_hw_state hw_state;
040484af 1173
92b27b08 1174 if (WARN (!pll,
46edb027 1175 "asserting DPLL %s with no DPLL\n", state_string(state)))
ee7b9f93 1176 return;
ee7b9f93 1177
5358901f 1178 cur_state = pll->get_hw_state(dev_priv, pll, &hw_state);
e2c719b7 1179 I915_STATE_WARN(cur_state != state,
5358901f
DV
1180 "%s assertion failure (expected %s, current %s)\n",
1181 pll->name, state_string(state), state_string(cur_state));
040484af 1182}
040484af
JB
1183
1184static void assert_fdi_tx(struct drm_i915_private *dev_priv,
1185 enum pipe pipe, bool state)
1186{
1187 int reg;
1188 u32 val;
1189 bool cur_state;
ad80a810
PZ
1190 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1191 pipe);
040484af 1192
affa9354
PZ
1193 if (HAS_DDI(dev_priv->dev)) {
1194 /* DDI does not have a specific FDI_TX register */
ad80a810 1195 reg = TRANS_DDI_FUNC_CTL(cpu_transcoder);
bf507ef7 1196 val = I915_READ(reg);
ad80a810 1197 cur_state = !!(val & TRANS_DDI_FUNC_ENABLE);
bf507ef7
ED
1198 } else {
1199 reg = FDI_TX_CTL(pipe);
1200 val = I915_READ(reg);
1201 cur_state = !!(val & FDI_TX_ENABLE);
1202 }
e2c719b7 1203 I915_STATE_WARN(cur_state != state,
040484af
JB
1204 "FDI TX state assertion failure (expected %s, current %s)\n",
1205 state_string(state), state_string(cur_state));
1206}
1207#define assert_fdi_tx_enabled(d, p) assert_fdi_tx(d, p, true)
1208#define assert_fdi_tx_disabled(d, p) assert_fdi_tx(d, p, false)
1209
1210static void assert_fdi_rx(struct drm_i915_private *dev_priv,
1211 enum pipe pipe, bool state)
1212{
1213 int reg;
1214 u32 val;
1215 bool cur_state;
1216
d63fa0dc
PZ
1217 reg = FDI_RX_CTL(pipe);
1218 val = I915_READ(reg);
1219 cur_state = !!(val & FDI_RX_ENABLE);
e2c719b7 1220 I915_STATE_WARN(cur_state != state,
040484af
JB
1221 "FDI RX state assertion failure (expected %s, current %s)\n",
1222 state_string(state), state_string(cur_state));
1223}
1224#define assert_fdi_rx_enabled(d, p) assert_fdi_rx(d, p, true)
1225#define assert_fdi_rx_disabled(d, p) assert_fdi_rx(d, p, false)
1226
1227static void assert_fdi_tx_pll_enabled(struct drm_i915_private *dev_priv,
1228 enum pipe pipe)
1229{
1230 int reg;
1231 u32 val;
1232
1233 /* ILK FDI PLL is always enabled */
3d13ef2e 1234 if (INTEL_INFO(dev_priv->dev)->gen == 5)
040484af
JB
1235 return;
1236
bf507ef7 1237 /* On Haswell, DDI ports are responsible for the FDI PLL setup */
affa9354 1238 if (HAS_DDI(dev_priv->dev))
bf507ef7
ED
1239 return;
1240
040484af
JB
1241 reg = FDI_TX_CTL(pipe);
1242 val = I915_READ(reg);
e2c719b7 1243 I915_STATE_WARN(!(val & FDI_TX_PLL_ENABLE), "FDI TX PLL assertion failure, should be active but is disabled\n");
040484af
JB
1244}
1245
55607e8a
DV
1246void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
1247 enum pipe pipe, bool state)
040484af
JB
1248{
1249 int reg;
1250 u32 val;
55607e8a 1251 bool cur_state;
040484af
JB
1252
1253 reg = FDI_RX_CTL(pipe);
1254 val = I915_READ(reg);
55607e8a 1255 cur_state = !!(val & FDI_RX_PLL_ENABLE);
e2c719b7 1256 I915_STATE_WARN(cur_state != state,
55607e8a
DV
1257 "FDI RX PLL assertion failure (expected %s, current %s)\n",
1258 state_string(state), state_string(cur_state));
040484af
JB
1259}
1260
b680c37a
DV
1261void assert_panel_unlocked(struct drm_i915_private *dev_priv,
1262 enum pipe pipe)
ea0760cf 1263{
bedd4dba
JN
1264 struct drm_device *dev = dev_priv->dev;
1265 int pp_reg;
ea0760cf
JB
1266 u32 val;
1267 enum pipe panel_pipe = PIPE_A;
0de3b485 1268 bool locked = true;
ea0760cf 1269
bedd4dba
JN
1270 if (WARN_ON(HAS_DDI(dev)))
1271 return;
1272
1273 if (HAS_PCH_SPLIT(dev)) {
1274 u32 port_sel;
1275
ea0760cf 1276 pp_reg = PCH_PP_CONTROL;
bedd4dba
JN
1277 port_sel = I915_READ(PCH_PP_ON_DELAYS) & PANEL_PORT_SELECT_MASK;
1278
1279 if (port_sel == PANEL_PORT_SELECT_LVDS &&
1280 I915_READ(PCH_LVDS) & LVDS_PIPEB_SELECT)
1281 panel_pipe = PIPE_B;
1282 /* XXX: else fix for eDP */
1283 } else if (IS_VALLEYVIEW(dev)) {
1284 /* presumably write lock depends on pipe, not port select */
1285 pp_reg = VLV_PIPE_PP_CONTROL(pipe);
1286 panel_pipe = pipe;
ea0760cf
JB
1287 } else {
1288 pp_reg = PP_CONTROL;
bedd4dba
JN
1289 if (I915_READ(LVDS) & LVDS_PIPEB_SELECT)
1290 panel_pipe = PIPE_B;
ea0760cf
JB
1291 }
1292
1293 val = I915_READ(pp_reg);
1294 if (!(val & PANEL_POWER_ON) ||
ec49ba2d 1295 ((val & PANEL_UNLOCK_MASK) == PANEL_UNLOCK_REGS))
ea0760cf
JB
1296 locked = false;
1297
e2c719b7 1298 I915_STATE_WARN(panel_pipe == pipe && locked,
ea0760cf 1299 "panel assertion failure, pipe %c regs locked\n",
9db4a9c7 1300 pipe_name(pipe));
ea0760cf
JB
1301}
1302
93ce0ba6
JN
1303static void assert_cursor(struct drm_i915_private *dev_priv,
1304 enum pipe pipe, bool state)
1305{
1306 struct drm_device *dev = dev_priv->dev;
1307 bool cur_state;
1308
d9d82081 1309 if (IS_845G(dev) || IS_I865G(dev))
93ce0ba6 1310 cur_state = I915_READ(_CURACNTR) & CURSOR_ENABLE;
d9d82081 1311 else
5efb3e28 1312 cur_state = I915_READ(CURCNTR(pipe)) & CURSOR_MODE;
93ce0ba6 1313
e2c719b7 1314 I915_STATE_WARN(cur_state != state,
93ce0ba6
JN
1315 "cursor on pipe %c assertion failure (expected %s, current %s)\n",
1316 pipe_name(pipe), state_string(state), state_string(cur_state));
1317}
1318#define assert_cursor_enabled(d, p) assert_cursor(d, p, true)
1319#define assert_cursor_disabled(d, p) assert_cursor(d, p, false)
1320
b840d907
JB
1321void assert_pipe(struct drm_i915_private *dev_priv,
1322 enum pipe pipe, bool state)
b24e7179
JB
1323{
1324 int reg;
1325 u32 val;
63d7bbe9 1326 bool cur_state;
702e7a56
PZ
1327 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1328 pipe);
b24e7179 1329
b6b5d049
VS
1330 /* if we need the pipe quirk it must be always on */
1331 if ((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
1332 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
8e636784
DV
1333 state = true;
1334
f458ebbc 1335 if (!intel_display_power_is_enabled(dev_priv,
b97186f0 1336 POWER_DOMAIN_TRANSCODER(cpu_transcoder))) {
69310161
PZ
1337 cur_state = false;
1338 } else {
1339 reg = PIPECONF(cpu_transcoder);
1340 val = I915_READ(reg);
1341 cur_state = !!(val & PIPECONF_ENABLE);
1342 }
1343
e2c719b7 1344 I915_STATE_WARN(cur_state != state,
63d7bbe9 1345 "pipe %c assertion failure (expected %s, current %s)\n",
9db4a9c7 1346 pipe_name(pipe), state_string(state), state_string(cur_state));
b24e7179
JB
1347}
1348
931872fc
CW
1349static void assert_plane(struct drm_i915_private *dev_priv,
1350 enum plane plane, bool state)
b24e7179
JB
1351{
1352 int reg;
1353 u32 val;
931872fc 1354 bool cur_state;
b24e7179
JB
1355
1356 reg = DSPCNTR(plane);
1357 val = I915_READ(reg);
931872fc 1358 cur_state = !!(val & DISPLAY_PLANE_ENABLE);
e2c719b7 1359 I915_STATE_WARN(cur_state != state,
931872fc
CW
1360 "plane %c assertion failure (expected %s, current %s)\n",
1361 plane_name(plane), state_string(state), state_string(cur_state));
b24e7179
JB
1362}
1363
931872fc
CW
1364#define assert_plane_enabled(d, p) assert_plane(d, p, true)
1365#define assert_plane_disabled(d, p) assert_plane(d, p, false)
1366
b24e7179
JB
1367static void assert_planes_disabled(struct drm_i915_private *dev_priv,
1368 enum pipe pipe)
1369{
653e1026 1370 struct drm_device *dev = dev_priv->dev;
b24e7179
JB
1371 int reg, i;
1372 u32 val;
1373 int cur_pipe;
1374
653e1026
VS
1375 /* Primary planes are fixed to pipes on gen4+ */
1376 if (INTEL_INFO(dev)->gen >= 4) {
28c05794
AJ
1377 reg = DSPCNTR(pipe);
1378 val = I915_READ(reg);
e2c719b7 1379 I915_STATE_WARN(val & DISPLAY_PLANE_ENABLE,
28c05794
AJ
1380 "plane %c assertion failure, should be disabled but not\n",
1381 plane_name(pipe));
19ec1358 1382 return;
28c05794 1383 }
19ec1358 1384
b24e7179 1385 /* Need to check both planes against the pipe */
055e393f 1386 for_each_pipe(dev_priv, i) {
b24e7179
JB
1387 reg = DSPCNTR(i);
1388 val = I915_READ(reg);
1389 cur_pipe = (val & DISPPLANE_SEL_PIPE_MASK) >>
1390 DISPPLANE_SEL_PIPE_SHIFT;
e2c719b7 1391 I915_STATE_WARN((val & DISPLAY_PLANE_ENABLE) && pipe == cur_pipe,
9db4a9c7
JB
1392 "plane %c assertion failure, should be off on pipe %c but is still active\n",
1393 plane_name(i), pipe_name(pipe));
b24e7179
JB
1394 }
1395}
1396
19332d7a
JB
1397static void assert_sprites_disabled(struct drm_i915_private *dev_priv,
1398 enum pipe pipe)
1399{
20674eef 1400 struct drm_device *dev = dev_priv->dev;
1fe47785 1401 int reg, sprite;
19332d7a
JB
1402 u32 val;
1403
7feb8b88 1404 if (INTEL_INFO(dev)->gen >= 9) {
3bdcfc0c 1405 for_each_sprite(dev_priv, pipe, sprite) {
7feb8b88 1406 val = I915_READ(PLANE_CTL(pipe, sprite));
e2c719b7 1407 I915_STATE_WARN(val & PLANE_CTL_ENABLE,
7feb8b88
DL
1408 "plane %d assertion failure, should be off on pipe %c but is still active\n",
1409 sprite, pipe_name(pipe));
1410 }
1411 } else if (IS_VALLEYVIEW(dev)) {
3bdcfc0c 1412 for_each_sprite(dev_priv, pipe, sprite) {
1fe47785 1413 reg = SPCNTR(pipe, sprite);
20674eef 1414 val = I915_READ(reg);
e2c719b7 1415 I915_STATE_WARN(val & SP_ENABLE,
20674eef 1416 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
1fe47785 1417 sprite_name(pipe, sprite), pipe_name(pipe));
20674eef
VS
1418 }
1419 } else if (INTEL_INFO(dev)->gen >= 7) {
1420 reg = SPRCTL(pipe);
19332d7a 1421 val = I915_READ(reg);
e2c719b7 1422 I915_STATE_WARN(val & SPRITE_ENABLE,
06da8da2 1423 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
20674eef
VS
1424 plane_name(pipe), pipe_name(pipe));
1425 } else if (INTEL_INFO(dev)->gen >= 5) {
1426 reg = DVSCNTR(pipe);
19332d7a 1427 val = I915_READ(reg);
e2c719b7 1428 I915_STATE_WARN(val & DVS_ENABLE,
06da8da2 1429 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
20674eef 1430 plane_name(pipe), pipe_name(pipe));
19332d7a
JB
1431 }
1432}
1433
08c71e5e
VS
1434static void assert_vblank_disabled(struct drm_crtc *crtc)
1435{
e2c719b7 1436 if (I915_STATE_WARN_ON(drm_crtc_vblank_get(crtc) == 0))
08c71e5e
VS
1437 drm_crtc_vblank_put(crtc);
1438}
1439
89eff4be 1440static void ibx_assert_pch_refclk_enabled(struct drm_i915_private *dev_priv)
92f2584a
JB
1441{
1442 u32 val;
1443 bool enabled;
1444
e2c719b7 1445 I915_STATE_WARN_ON(!(HAS_PCH_IBX(dev_priv->dev) || HAS_PCH_CPT(dev_priv->dev)));
9d82aa17 1446
92f2584a
JB
1447 val = I915_READ(PCH_DREF_CONTROL);
1448 enabled = !!(val & (DREF_SSC_SOURCE_MASK | DREF_NONSPREAD_SOURCE_MASK |
1449 DREF_SUPERSPREAD_SOURCE_MASK));
e2c719b7 1450 I915_STATE_WARN(!enabled, "PCH refclk assertion failure, should be active but is disabled\n");
92f2584a
JB
1451}
1452
ab9412ba
DV
1453static void assert_pch_transcoder_disabled(struct drm_i915_private *dev_priv,
1454 enum pipe pipe)
92f2584a
JB
1455{
1456 int reg;
1457 u32 val;
1458 bool enabled;
1459
ab9412ba 1460 reg = PCH_TRANSCONF(pipe);
92f2584a
JB
1461 val = I915_READ(reg);
1462 enabled = !!(val & TRANS_ENABLE);
e2c719b7 1463 I915_STATE_WARN(enabled,
9db4a9c7
JB
1464 "transcoder assertion failed, should be off on pipe %c but is still active\n",
1465 pipe_name(pipe));
92f2584a
JB
1466}
1467
4e634389
KP
1468static bool dp_pipe_enabled(struct drm_i915_private *dev_priv,
1469 enum pipe pipe, u32 port_sel, u32 val)
f0575e92
KP
1470{
1471 if ((val & DP_PORT_EN) == 0)
1472 return false;
1473
1474 if (HAS_PCH_CPT(dev_priv->dev)) {
1475 u32 trans_dp_ctl_reg = TRANS_DP_CTL(pipe);
1476 u32 trans_dp_ctl = I915_READ(trans_dp_ctl_reg);
1477 if ((trans_dp_ctl & TRANS_DP_PORT_SEL_MASK) != port_sel)
1478 return false;
44f37d1f
CML
1479 } else if (IS_CHERRYVIEW(dev_priv->dev)) {
1480 if ((val & DP_PIPE_MASK_CHV) != DP_PIPE_SELECT_CHV(pipe))
1481 return false;
f0575e92
KP
1482 } else {
1483 if ((val & DP_PIPE_MASK) != (pipe << 30))
1484 return false;
1485 }
1486 return true;
1487}
1488
1519b995
KP
1489static bool hdmi_pipe_enabled(struct drm_i915_private *dev_priv,
1490 enum pipe pipe, u32 val)
1491{
dc0fa718 1492 if ((val & SDVO_ENABLE) == 0)
1519b995
KP
1493 return false;
1494
1495 if (HAS_PCH_CPT(dev_priv->dev)) {
dc0fa718 1496 if ((val & SDVO_PIPE_SEL_MASK_CPT) != SDVO_PIPE_SEL_CPT(pipe))
1519b995 1497 return false;
44f37d1f
CML
1498 } else if (IS_CHERRYVIEW(dev_priv->dev)) {
1499 if ((val & SDVO_PIPE_SEL_MASK_CHV) != SDVO_PIPE_SEL_CHV(pipe))
1500 return false;
1519b995 1501 } else {
dc0fa718 1502 if ((val & SDVO_PIPE_SEL_MASK) != SDVO_PIPE_SEL(pipe))
1519b995
KP
1503 return false;
1504 }
1505 return true;
1506}
1507
1508static bool lvds_pipe_enabled(struct drm_i915_private *dev_priv,
1509 enum pipe pipe, u32 val)
1510{
1511 if ((val & LVDS_PORT_EN) == 0)
1512 return false;
1513
1514 if (HAS_PCH_CPT(dev_priv->dev)) {
1515 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1516 return false;
1517 } else {
1518 if ((val & LVDS_PIPE_MASK) != LVDS_PIPE(pipe))
1519 return false;
1520 }
1521 return true;
1522}
1523
1524static bool adpa_pipe_enabled(struct drm_i915_private *dev_priv,
1525 enum pipe pipe, u32 val)
1526{
1527 if ((val & ADPA_DAC_ENABLE) == 0)
1528 return false;
1529 if (HAS_PCH_CPT(dev_priv->dev)) {
1530 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1531 return false;
1532 } else {
1533 if ((val & ADPA_PIPE_SELECT_MASK) != ADPA_PIPE_SELECT(pipe))
1534 return false;
1535 }
1536 return true;
1537}
1538
291906f1 1539static void assert_pch_dp_disabled(struct drm_i915_private *dev_priv,
f0575e92 1540 enum pipe pipe, int reg, u32 port_sel)
291906f1 1541{
47a05eca 1542 u32 val = I915_READ(reg);
e2c719b7 1543 I915_STATE_WARN(dp_pipe_enabled(dev_priv, pipe, port_sel, val),
291906f1 1544 "PCH DP (0x%08x) enabled on transcoder %c, should be disabled\n",
9db4a9c7 1545 reg, pipe_name(pipe));
de9a35ab 1546
e2c719b7 1547 I915_STATE_WARN(HAS_PCH_IBX(dev_priv->dev) && (val & DP_PORT_EN) == 0
75c5da27 1548 && (val & DP_PIPEB_SELECT),
de9a35ab 1549 "IBX PCH dp port still using transcoder B\n");
291906f1
JB
1550}
1551
1552static void assert_pch_hdmi_disabled(struct drm_i915_private *dev_priv,
1553 enum pipe pipe, int reg)
1554{
47a05eca 1555 u32 val = I915_READ(reg);
e2c719b7 1556 I915_STATE_WARN(hdmi_pipe_enabled(dev_priv, pipe, val),
23c99e77 1557 "PCH HDMI (0x%08x) enabled on transcoder %c, should be disabled\n",
9db4a9c7 1558 reg, pipe_name(pipe));
de9a35ab 1559
e2c719b7 1560 I915_STATE_WARN(HAS_PCH_IBX(dev_priv->dev) && (val & SDVO_ENABLE) == 0
75c5da27 1561 && (val & SDVO_PIPE_B_SELECT),
de9a35ab 1562 "IBX PCH hdmi port still using transcoder B\n");
291906f1
JB
1563}
1564
1565static void assert_pch_ports_disabled(struct drm_i915_private *dev_priv,
1566 enum pipe pipe)
1567{
1568 int reg;
1569 u32 val;
291906f1 1570
f0575e92
KP
1571 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_B, TRANS_DP_PORT_SEL_B);
1572 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_C, TRANS_DP_PORT_SEL_C);
1573 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_D, TRANS_DP_PORT_SEL_D);
291906f1
JB
1574
1575 reg = PCH_ADPA;
1576 val = I915_READ(reg);
e2c719b7 1577 I915_STATE_WARN(adpa_pipe_enabled(dev_priv, pipe, val),
291906f1 1578 "PCH VGA enabled on transcoder %c, should be disabled\n",
9db4a9c7 1579 pipe_name(pipe));
291906f1
JB
1580
1581 reg = PCH_LVDS;
1582 val = I915_READ(reg);
e2c719b7 1583 I915_STATE_WARN(lvds_pipe_enabled(dev_priv, pipe, val),
291906f1 1584 "PCH LVDS enabled on transcoder %c, should be disabled\n",
9db4a9c7 1585 pipe_name(pipe));
291906f1 1586
e2debe91
PZ
1587 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIB);
1588 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIC);
1589 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMID);
291906f1
JB
1590}
1591
40e9cf64
JB
1592static void intel_init_dpio(struct drm_device *dev)
1593{
1594 struct drm_i915_private *dev_priv = dev->dev_private;
1595
1596 if (!IS_VALLEYVIEW(dev))
1597 return;
1598
a09caddd
CML
1599 /*
1600 * IOSF_PORT_DPIO is used for VLV x2 PHY (DP/HDMI B and C),
1601 * CHV x1 PHY (DP/HDMI D)
1602 * IOSF_PORT_DPIO_2 is used for CHV x2 PHY (DP/HDMI B and C)
1603 */
1604 if (IS_CHERRYVIEW(dev)) {
1605 DPIO_PHY_IOSF_PORT(DPIO_PHY0) = IOSF_PORT_DPIO_2;
1606 DPIO_PHY_IOSF_PORT(DPIO_PHY1) = IOSF_PORT_DPIO;
1607 } else {
1608 DPIO_PHY_IOSF_PORT(DPIO_PHY0) = IOSF_PORT_DPIO;
1609 }
5382f5f3
JB
1610}
1611
d288f65f 1612static void vlv_enable_pll(struct intel_crtc *crtc,
5cec258b 1613 const struct intel_crtc_state *pipe_config)
87442f73 1614{
426115cf
DV
1615 struct drm_device *dev = crtc->base.dev;
1616 struct drm_i915_private *dev_priv = dev->dev_private;
1617 int reg = DPLL(crtc->pipe);
d288f65f 1618 u32 dpll = pipe_config->dpll_hw_state.dpll;
87442f73 1619
426115cf 1620 assert_pipe_disabled(dev_priv, crtc->pipe);
87442f73
DV
1621
1622 /* No really, not for ILK+ */
1623 BUG_ON(!IS_VALLEYVIEW(dev_priv->dev));
1624
1625 /* PLL is protected by panel, make sure we can write it */
6a9e7363 1626 if (IS_MOBILE(dev_priv->dev))
426115cf 1627 assert_panel_unlocked(dev_priv, crtc->pipe);
87442f73 1628
426115cf
DV
1629 I915_WRITE(reg, dpll);
1630 POSTING_READ(reg);
1631 udelay(150);
1632
1633 if (wait_for(((I915_READ(reg) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
1634 DRM_ERROR("DPLL %d failed to lock\n", crtc->pipe);
1635
d288f65f 1636 I915_WRITE(DPLL_MD(crtc->pipe), pipe_config->dpll_hw_state.dpll_md);
426115cf 1637 POSTING_READ(DPLL_MD(crtc->pipe));
87442f73
DV
1638
1639 /* We do this three times for luck */
426115cf 1640 I915_WRITE(reg, dpll);
87442f73
DV
1641 POSTING_READ(reg);
1642 udelay(150); /* wait for warmup */
426115cf 1643 I915_WRITE(reg, dpll);
87442f73
DV
1644 POSTING_READ(reg);
1645 udelay(150); /* wait for warmup */
426115cf 1646 I915_WRITE(reg, dpll);
87442f73
DV
1647 POSTING_READ(reg);
1648 udelay(150); /* wait for warmup */
1649}
1650
d288f65f 1651static void chv_enable_pll(struct intel_crtc *crtc,
5cec258b 1652 const struct intel_crtc_state *pipe_config)
9d556c99
CML
1653{
1654 struct drm_device *dev = crtc->base.dev;
1655 struct drm_i915_private *dev_priv = dev->dev_private;
1656 int pipe = crtc->pipe;
1657 enum dpio_channel port = vlv_pipe_to_channel(pipe);
9d556c99
CML
1658 u32 tmp;
1659
1660 assert_pipe_disabled(dev_priv, crtc->pipe);
1661
1662 BUG_ON(!IS_CHERRYVIEW(dev_priv->dev));
1663
a580516d 1664 mutex_lock(&dev_priv->sb_lock);
9d556c99
CML
1665
1666 /* Enable back the 10bit clock to display controller */
1667 tmp = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1668 tmp |= DPIO_DCLKP_EN;
1669 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), tmp);
1670
54433e91
VS
1671 mutex_unlock(&dev_priv->sb_lock);
1672
9d556c99
CML
1673 /*
1674 * Need to wait > 100ns between dclkp clock enable bit and PLL enable.
1675 */
1676 udelay(1);
1677
1678 /* Enable PLL */
d288f65f 1679 I915_WRITE(DPLL(pipe), pipe_config->dpll_hw_state.dpll);
9d556c99
CML
1680
1681 /* Check PLL is locked */
a11b0703 1682 if (wait_for(((I915_READ(DPLL(pipe)) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
9d556c99
CML
1683 DRM_ERROR("PLL %d failed to lock\n", pipe);
1684
a11b0703 1685 /* not sure when this should be written */
d288f65f 1686 I915_WRITE(DPLL_MD(pipe), pipe_config->dpll_hw_state.dpll_md);
a11b0703 1687 POSTING_READ(DPLL_MD(pipe));
9d556c99
CML
1688}
1689
1c4e0274
VS
1690static int intel_num_dvo_pipes(struct drm_device *dev)
1691{
1692 struct intel_crtc *crtc;
1693 int count = 0;
1694
1695 for_each_intel_crtc(dev, crtc)
1696 count += crtc->active &&
409ee761 1697 intel_pipe_has_type(crtc, INTEL_OUTPUT_DVO);
1c4e0274
VS
1698
1699 return count;
1700}
1701
66e3d5c0 1702static void i9xx_enable_pll(struct intel_crtc *crtc)
63d7bbe9 1703{
66e3d5c0
DV
1704 struct drm_device *dev = crtc->base.dev;
1705 struct drm_i915_private *dev_priv = dev->dev_private;
1706 int reg = DPLL(crtc->pipe);
6e3c9717 1707 u32 dpll = crtc->config->dpll_hw_state.dpll;
63d7bbe9 1708
66e3d5c0 1709 assert_pipe_disabled(dev_priv, crtc->pipe);
58c6eaa2 1710
63d7bbe9 1711 /* No really, not for ILK+ */
3d13ef2e 1712 BUG_ON(INTEL_INFO(dev)->gen >= 5);
63d7bbe9
JB
1713
1714 /* PLL is protected by panel, make sure we can write it */
66e3d5c0
DV
1715 if (IS_MOBILE(dev) && !IS_I830(dev))
1716 assert_panel_unlocked(dev_priv, crtc->pipe);
63d7bbe9 1717
1c4e0274
VS
1718 /* Enable DVO 2x clock on both PLLs if necessary */
1719 if (IS_I830(dev) && intel_num_dvo_pipes(dev) > 0) {
1720 /*
1721 * It appears to be important that we don't enable this
1722 * for the current pipe before otherwise configuring the
1723 * PLL. No idea how this should be handled if multiple
1724 * DVO outputs are enabled simultaneosly.
1725 */
1726 dpll |= DPLL_DVO_2X_MODE;
1727 I915_WRITE(DPLL(!crtc->pipe),
1728 I915_READ(DPLL(!crtc->pipe)) | DPLL_DVO_2X_MODE);
1729 }
66e3d5c0
DV
1730
1731 /* Wait for the clocks to stabilize. */
1732 POSTING_READ(reg);
1733 udelay(150);
1734
1735 if (INTEL_INFO(dev)->gen >= 4) {
1736 I915_WRITE(DPLL_MD(crtc->pipe),
6e3c9717 1737 crtc->config->dpll_hw_state.dpll_md);
66e3d5c0
DV
1738 } else {
1739 /* The pixel multiplier can only be updated once the
1740 * DPLL is enabled and the clocks are stable.
1741 *
1742 * So write it again.
1743 */
1744 I915_WRITE(reg, dpll);
1745 }
63d7bbe9
JB
1746
1747 /* We do this three times for luck */
66e3d5c0 1748 I915_WRITE(reg, dpll);
63d7bbe9
JB
1749 POSTING_READ(reg);
1750 udelay(150); /* wait for warmup */
66e3d5c0 1751 I915_WRITE(reg, dpll);
63d7bbe9
JB
1752 POSTING_READ(reg);
1753 udelay(150); /* wait for warmup */
66e3d5c0 1754 I915_WRITE(reg, dpll);
63d7bbe9
JB
1755 POSTING_READ(reg);
1756 udelay(150); /* wait for warmup */
1757}
1758
1759/**
50b44a44 1760 * i9xx_disable_pll - disable a PLL
63d7bbe9
JB
1761 * @dev_priv: i915 private structure
1762 * @pipe: pipe PLL to disable
1763 *
1764 * Disable the PLL for @pipe, making sure the pipe is off first.
1765 *
1766 * Note! This is for pre-ILK only.
1767 */
1c4e0274 1768static void i9xx_disable_pll(struct intel_crtc *crtc)
63d7bbe9 1769{
1c4e0274
VS
1770 struct drm_device *dev = crtc->base.dev;
1771 struct drm_i915_private *dev_priv = dev->dev_private;
1772 enum pipe pipe = crtc->pipe;
1773
1774 /* Disable DVO 2x clock on both PLLs if necessary */
1775 if (IS_I830(dev) &&
409ee761 1776 intel_pipe_has_type(crtc, INTEL_OUTPUT_DVO) &&
1c4e0274
VS
1777 intel_num_dvo_pipes(dev) == 1) {
1778 I915_WRITE(DPLL(PIPE_B),
1779 I915_READ(DPLL(PIPE_B)) & ~DPLL_DVO_2X_MODE);
1780 I915_WRITE(DPLL(PIPE_A),
1781 I915_READ(DPLL(PIPE_A)) & ~DPLL_DVO_2X_MODE);
1782 }
1783
b6b5d049
VS
1784 /* Don't disable pipe or pipe PLLs if needed */
1785 if ((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
1786 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
63d7bbe9
JB
1787 return;
1788
1789 /* Make sure the pipe isn't still relying on us */
1790 assert_pipe_disabled(dev_priv, pipe);
1791
50b44a44
DV
1792 I915_WRITE(DPLL(pipe), 0);
1793 POSTING_READ(DPLL(pipe));
63d7bbe9
JB
1794}
1795
f6071166
JB
1796static void vlv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1797{
1798 u32 val = 0;
1799
1800 /* Make sure the pipe isn't still relying on us */
1801 assert_pipe_disabled(dev_priv, pipe);
1802
e5cbfbfb
ID
1803 /*
1804 * Leave integrated clock source and reference clock enabled for pipe B.
1805 * The latter is needed for VGA hotplug / manual detection.
1806 */
f6071166 1807 if (pipe == PIPE_B)
e5cbfbfb 1808 val = DPLL_INTEGRATED_CRI_CLK_VLV | DPLL_REFA_CLK_ENABLE_VLV;
f6071166
JB
1809 I915_WRITE(DPLL(pipe), val);
1810 POSTING_READ(DPLL(pipe));
076ed3b2
CML
1811
1812}
1813
1814static void chv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1815{
d752048d 1816 enum dpio_channel port = vlv_pipe_to_channel(pipe);
076ed3b2
CML
1817 u32 val;
1818
a11b0703
VS
1819 /* Make sure the pipe isn't still relying on us */
1820 assert_pipe_disabled(dev_priv, pipe);
076ed3b2 1821
a11b0703 1822 /* Set PLL en = 0 */
d17ec4ce 1823 val = DPLL_SSC_REF_CLOCK_CHV | DPLL_REFA_CLK_ENABLE_VLV;
a11b0703
VS
1824 if (pipe != PIPE_A)
1825 val |= DPLL_INTEGRATED_CRI_CLK_VLV;
1826 I915_WRITE(DPLL(pipe), val);
1827 POSTING_READ(DPLL(pipe));
d752048d 1828
a580516d 1829 mutex_lock(&dev_priv->sb_lock);
d752048d
VS
1830
1831 /* Disable 10bit clock to display controller */
1832 val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1833 val &= ~DPIO_DCLKP_EN;
1834 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), val);
1835
61407f6d
VS
1836 /* disable left/right clock distribution */
1837 if (pipe != PIPE_B) {
1838 val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW5_CH0);
1839 val &= ~(CHV_BUFLEFTENA1_MASK | CHV_BUFRIGHTENA1_MASK);
1840 vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW5_CH0, val);
1841 } else {
1842 val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW1_CH1);
1843 val &= ~(CHV_BUFLEFTENA2_MASK | CHV_BUFRIGHTENA2_MASK);
1844 vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW1_CH1, val);
1845 }
1846
a580516d 1847 mutex_unlock(&dev_priv->sb_lock);
f6071166
JB
1848}
1849
e4607fcf 1850void vlv_wait_port_ready(struct drm_i915_private *dev_priv,
9b6de0a1
VS
1851 struct intel_digital_port *dport,
1852 unsigned int expected_mask)
89b667f8
JB
1853{
1854 u32 port_mask;
00fc31b7 1855 int dpll_reg;
89b667f8 1856
e4607fcf
CML
1857 switch (dport->port) {
1858 case PORT_B:
89b667f8 1859 port_mask = DPLL_PORTB_READY_MASK;
00fc31b7 1860 dpll_reg = DPLL(0);
e4607fcf
CML
1861 break;
1862 case PORT_C:
89b667f8 1863 port_mask = DPLL_PORTC_READY_MASK;
00fc31b7 1864 dpll_reg = DPLL(0);
9b6de0a1 1865 expected_mask <<= 4;
00fc31b7
CML
1866 break;
1867 case PORT_D:
1868 port_mask = DPLL_PORTD_READY_MASK;
1869 dpll_reg = DPIO_PHY_STATUS;
e4607fcf
CML
1870 break;
1871 default:
1872 BUG();
1873 }
89b667f8 1874
9b6de0a1
VS
1875 if (wait_for((I915_READ(dpll_reg) & port_mask) == expected_mask, 1000))
1876 WARN(1, "timed out waiting for port %c ready: got 0x%x, expected 0x%x\n",
1877 port_name(dport->port), I915_READ(dpll_reg) & port_mask, expected_mask);
89b667f8
JB
1878}
1879
b14b1055
DV
1880static void intel_prepare_shared_dpll(struct intel_crtc *crtc)
1881{
1882 struct drm_device *dev = crtc->base.dev;
1883 struct drm_i915_private *dev_priv = dev->dev_private;
1884 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
1885
be19f0ff
CW
1886 if (WARN_ON(pll == NULL))
1887 return;
1888
3e369b76 1889 WARN_ON(!pll->config.crtc_mask);
b14b1055
DV
1890 if (pll->active == 0) {
1891 DRM_DEBUG_DRIVER("setting up %s\n", pll->name);
1892 WARN_ON(pll->on);
1893 assert_shared_dpll_disabled(dev_priv, pll);
1894
1895 pll->mode_set(dev_priv, pll);
1896 }
1897}
1898
92f2584a 1899/**
85b3894f 1900 * intel_enable_shared_dpll - enable PCH PLL
92f2584a
JB
1901 * @dev_priv: i915 private structure
1902 * @pipe: pipe PLL to enable
1903 *
1904 * The PCH PLL needs to be enabled before the PCH transcoder, since it
1905 * drives the transcoder clock.
1906 */
85b3894f 1907static void intel_enable_shared_dpll(struct intel_crtc *crtc)
92f2584a 1908{
3d13ef2e
DL
1909 struct drm_device *dev = crtc->base.dev;
1910 struct drm_i915_private *dev_priv = dev->dev_private;
e2b78267 1911 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
92f2584a 1912
87a875bb 1913 if (WARN_ON(pll == NULL))
48da64a8
CW
1914 return;
1915
3e369b76 1916 if (WARN_ON(pll->config.crtc_mask == 0))
48da64a8 1917 return;
ee7b9f93 1918
74dd6928 1919 DRM_DEBUG_KMS("enable %s (active %d, on? %d) for crtc %d\n",
46edb027 1920 pll->name, pll->active, pll->on,
e2b78267 1921 crtc->base.base.id);
92f2584a 1922
cdbd2316
DV
1923 if (pll->active++) {
1924 WARN_ON(!pll->on);
e9d6944e 1925 assert_shared_dpll_enabled(dev_priv, pll);
ee7b9f93
JB
1926 return;
1927 }
f4a091c7 1928 WARN_ON(pll->on);
ee7b9f93 1929
bd2bb1b9
PZ
1930 intel_display_power_get(dev_priv, POWER_DOMAIN_PLLS);
1931
46edb027 1932 DRM_DEBUG_KMS("enabling %s\n", pll->name);
e7b903d2 1933 pll->enable(dev_priv, pll);
ee7b9f93 1934 pll->on = true;
92f2584a
JB
1935}
1936
f6daaec2 1937static void intel_disable_shared_dpll(struct intel_crtc *crtc)
92f2584a 1938{
3d13ef2e
DL
1939 struct drm_device *dev = crtc->base.dev;
1940 struct drm_i915_private *dev_priv = dev->dev_private;
e2b78267 1941 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
4c609cb8 1942
92f2584a 1943 /* PCH only available on ILK+ */
3d13ef2e 1944 BUG_ON(INTEL_INFO(dev)->gen < 5);
87a875bb 1945 if (WARN_ON(pll == NULL))
ee7b9f93 1946 return;
92f2584a 1947
3e369b76 1948 if (WARN_ON(pll->config.crtc_mask == 0))
48da64a8 1949 return;
7a419866 1950
46edb027
DV
1951 DRM_DEBUG_KMS("disable %s (active %d, on? %d) for crtc %d\n",
1952 pll->name, pll->active, pll->on,
e2b78267 1953 crtc->base.base.id);
7a419866 1954
48da64a8 1955 if (WARN_ON(pll->active == 0)) {
e9d6944e 1956 assert_shared_dpll_disabled(dev_priv, pll);
48da64a8
CW
1957 return;
1958 }
1959
e9d6944e 1960 assert_shared_dpll_enabled(dev_priv, pll);
f4a091c7 1961 WARN_ON(!pll->on);
cdbd2316 1962 if (--pll->active)
7a419866 1963 return;
ee7b9f93 1964
46edb027 1965 DRM_DEBUG_KMS("disabling %s\n", pll->name);
e7b903d2 1966 pll->disable(dev_priv, pll);
ee7b9f93 1967 pll->on = false;
bd2bb1b9
PZ
1968
1969 intel_display_power_put(dev_priv, POWER_DOMAIN_PLLS);
92f2584a
JB
1970}
1971
b8a4f404
PZ
1972static void ironlake_enable_pch_transcoder(struct drm_i915_private *dev_priv,
1973 enum pipe pipe)
040484af 1974{
23670b32 1975 struct drm_device *dev = dev_priv->dev;
7c26e5c6 1976 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
e2b78267 1977 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
23670b32 1978 uint32_t reg, val, pipeconf_val;
040484af
JB
1979
1980 /* PCH only available on ILK+ */
55522f37 1981 BUG_ON(!HAS_PCH_SPLIT(dev));
040484af
JB
1982
1983 /* Make sure PCH DPLL is enabled */
e72f9fbf 1984 assert_shared_dpll_enabled(dev_priv,
e9d6944e 1985 intel_crtc_to_shared_dpll(intel_crtc));
040484af
JB
1986
1987 /* FDI must be feeding us bits for PCH ports */
1988 assert_fdi_tx_enabled(dev_priv, pipe);
1989 assert_fdi_rx_enabled(dev_priv, pipe);
1990
23670b32
DV
1991 if (HAS_PCH_CPT(dev)) {
1992 /* Workaround: Set the timing override bit before enabling the
1993 * pch transcoder. */
1994 reg = TRANS_CHICKEN2(pipe);
1995 val = I915_READ(reg);
1996 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
1997 I915_WRITE(reg, val);
59c859d6 1998 }
23670b32 1999
ab9412ba 2000 reg = PCH_TRANSCONF(pipe);
040484af 2001 val = I915_READ(reg);
5f7f726d 2002 pipeconf_val = I915_READ(PIPECONF(pipe));
e9bcff5c
JB
2003
2004 if (HAS_PCH_IBX(dev_priv->dev)) {
2005 /*
2006 * make the BPC in transcoder be consistent with
2007 * that in pipeconf reg.
2008 */
dfd07d72
DV
2009 val &= ~PIPECONF_BPC_MASK;
2010 val |= pipeconf_val & PIPECONF_BPC_MASK;
e9bcff5c 2011 }
5f7f726d
PZ
2012
2013 val &= ~TRANS_INTERLACE_MASK;
2014 if ((pipeconf_val & PIPECONF_INTERLACE_MASK) == PIPECONF_INTERLACED_ILK)
7c26e5c6 2015 if (HAS_PCH_IBX(dev_priv->dev) &&
409ee761 2016 intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
7c26e5c6
PZ
2017 val |= TRANS_LEGACY_INTERLACED_ILK;
2018 else
2019 val |= TRANS_INTERLACED;
5f7f726d
PZ
2020 else
2021 val |= TRANS_PROGRESSIVE;
2022
040484af
JB
2023 I915_WRITE(reg, val | TRANS_ENABLE);
2024 if (wait_for(I915_READ(reg) & TRANS_STATE_ENABLE, 100))
4bb6f1f3 2025 DRM_ERROR("failed to enable transcoder %c\n", pipe_name(pipe));
040484af
JB
2026}
2027
8fb033d7 2028static void lpt_enable_pch_transcoder(struct drm_i915_private *dev_priv,
937bb610 2029 enum transcoder cpu_transcoder)
040484af 2030{
8fb033d7 2031 u32 val, pipeconf_val;
8fb033d7
PZ
2032
2033 /* PCH only available on ILK+ */
55522f37 2034 BUG_ON(!HAS_PCH_SPLIT(dev_priv->dev));
8fb033d7 2035
8fb033d7 2036 /* FDI must be feeding us bits for PCH ports */
1a240d4d 2037 assert_fdi_tx_enabled(dev_priv, (enum pipe) cpu_transcoder);
937bb610 2038 assert_fdi_rx_enabled(dev_priv, TRANSCODER_A);
8fb033d7 2039
223a6fdf
PZ
2040 /* Workaround: set timing override bit. */
2041 val = I915_READ(_TRANSA_CHICKEN2);
23670b32 2042 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
223a6fdf
PZ
2043 I915_WRITE(_TRANSA_CHICKEN2, val);
2044
25f3ef11 2045 val = TRANS_ENABLE;
937bb610 2046 pipeconf_val = I915_READ(PIPECONF(cpu_transcoder));
8fb033d7 2047
9a76b1c6
PZ
2048 if ((pipeconf_val & PIPECONF_INTERLACE_MASK_HSW) ==
2049 PIPECONF_INTERLACED_ILK)
a35f2679 2050 val |= TRANS_INTERLACED;
8fb033d7
PZ
2051 else
2052 val |= TRANS_PROGRESSIVE;
2053
ab9412ba
DV
2054 I915_WRITE(LPT_TRANSCONF, val);
2055 if (wait_for(I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE, 100))
937bb610 2056 DRM_ERROR("Failed to enable PCH transcoder\n");
8fb033d7
PZ
2057}
2058
b8a4f404
PZ
2059static void ironlake_disable_pch_transcoder(struct drm_i915_private *dev_priv,
2060 enum pipe pipe)
040484af 2061{
23670b32
DV
2062 struct drm_device *dev = dev_priv->dev;
2063 uint32_t reg, val;
040484af
JB
2064
2065 /* FDI relies on the transcoder */
2066 assert_fdi_tx_disabled(dev_priv, pipe);
2067 assert_fdi_rx_disabled(dev_priv, pipe);
2068
291906f1
JB
2069 /* Ports must be off as well */
2070 assert_pch_ports_disabled(dev_priv, pipe);
2071
ab9412ba 2072 reg = PCH_TRANSCONF(pipe);
040484af
JB
2073 val = I915_READ(reg);
2074 val &= ~TRANS_ENABLE;
2075 I915_WRITE(reg, val);
2076 /* wait for PCH transcoder off, transcoder state */
2077 if (wait_for((I915_READ(reg) & TRANS_STATE_ENABLE) == 0, 50))
4bb6f1f3 2078 DRM_ERROR("failed to disable transcoder %c\n", pipe_name(pipe));
23670b32
DV
2079
2080 if (!HAS_PCH_IBX(dev)) {
2081 /* Workaround: Clear the timing override chicken bit again. */
2082 reg = TRANS_CHICKEN2(pipe);
2083 val = I915_READ(reg);
2084 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
2085 I915_WRITE(reg, val);
2086 }
040484af
JB
2087}
2088
ab4d966c 2089static void lpt_disable_pch_transcoder(struct drm_i915_private *dev_priv)
8fb033d7 2090{
8fb033d7
PZ
2091 u32 val;
2092
ab9412ba 2093 val = I915_READ(LPT_TRANSCONF);
8fb033d7 2094 val &= ~TRANS_ENABLE;
ab9412ba 2095 I915_WRITE(LPT_TRANSCONF, val);
8fb033d7 2096 /* wait for PCH transcoder off, transcoder state */
ab9412ba 2097 if (wait_for((I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE) == 0, 50))
8a52fd9f 2098 DRM_ERROR("Failed to disable PCH transcoder\n");
223a6fdf
PZ
2099
2100 /* Workaround: clear timing override bit. */
2101 val = I915_READ(_TRANSA_CHICKEN2);
23670b32 2102 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
223a6fdf 2103 I915_WRITE(_TRANSA_CHICKEN2, val);
040484af
JB
2104}
2105
b24e7179 2106/**
309cfea8 2107 * intel_enable_pipe - enable a pipe, asserting requirements
0372264a 2108 * @crtc: crtc responsible for the pipe
b24e7179 2109 *
0372264a 2110 * Enable @crtc's pipe, making sure that various hardware specific requirements
b24e7179 2111 * are met, if applicable, e.g. PLL enabled, LVDS pairs enabled, etc.
b24e7179 2112 */
e1fdc473 2113static void intel_enable_pipe(struct intel_crtc *crtc)
b24e7179 2114{
0372264a
PZ
2115 struct drm_device *dev = crtc->base.dev;
2116 struct drm_i915_private *dev_priv = dev->dev_private;
2117 enum pipe pipe = crtc->pipe;
702e7a56
PZ
2118 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
2119 pipe);
1a240d4d 2120 enum pipe pch_transcoder;
b24e7179
JB
2121 int reg;
2122 u32 val;
2123
58c6eaa2 2124 assert_planes_disabled(dev_priv, pipe);
93ce0ba6 2125 assert_cursor_disabled(dev_priv, pipe);
58c6eaa2
DV
2126 assert_sprites_disabled(dev_priv, pipe);
2127
681e5811 2128 if (HAS_PCH_LPT(dev_priv->dev))
cc391bbb
PZ
2129 pch_transcoder = TRANSCODER_A;
2130 else
2131 pch_transcoder = pipe;
2132
b24e7179
JB
2133 /*
2134 * A pipe without a PLL won't actually be able to drive bits from
2135 * a plane. On ILK+ the pipe PLLs are integrated, so we don't
2136 * need the check.
2137 */
50360403 2138 if (HAS_GMCH_DISPLAY(dev_priv->dev))
409ee761 2139 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DSI))
23538ef1
JN
2140 assert_dsi_pll_enabled(dev_priv);
2141 else
2142 assert_pll_enabled(dev_priv, pipe);
040484af 2143 else {
6e3c9717 2144 if (crtc->config->has_pch_encoder) {
040484af 2145 /* if driving the PCH, we need FDI enabled */
cc391bbb 2146 assert_fdi_rx_pll_enabled(dev_priv, pch_transcoder);
1a240d4d
DV
2147 assert_fdi_tx_pll_enabled(dev_priv,
2148 (enum pipe) cpu_transcoder);
040484af
JB
2149 }
2150 /* FIXME: assert CPU port conditions for SNB+ */
2151 }
b24e7179 2152
702e7a56 2153 reg = PIPECONF(cpu_transcoder);
b24e7179 2154 val = I915_READ(reg);
7ad25d48 2155 if (val & PIPECONF_ENABLE) {
b6b5d049
VS
2156 WARN_ON(!((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
2157 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE)));
00d70b15 2158 return;
7ad25d48 2159 }
00d70b15
CW
2160
2161 I915_WRITE(reg, val | PIPECONF_ENABLE);
851855d8 2162 POSTING_READ(reg);
b24e7179
JB
2163}
2164
2165/**
309cfea8 2166 * intel_disable_pipe - disable a pipe, asserting requirements
575f7ab7 2167 * @crtc: crtc whose pipes is to be disabled
b24e7179 2168 *
575f7ab7
VS
2169 * Disable the pipe of @crtc, making sure that various hardware
2170 * specific requirements are met, if applicable, e.g. plane
2171 * disabled, panel fitter off, etc.
b24e7179
JB
2172 *
2173 * Will wait until the pipe has shut down before returning.
2174 */
575f7ab7 2175static void intel_disable_pipe(struct intel_crtc *crtc)
b24e7179 2176{
575f7ab7 2177 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
6e3c9717 2178 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
575f7ab7 2179 enum pipe pipe = crtc->pipe;
b24e7179
JB
2180 int reg;
2181 u32 val;
2182
2183 /*
2184 * Make sure planes won't keep trying to pump pixels to us,
2185 * or we might hang the display.
2186 */
2187 assert_planes_disabled(dev_priv, pipe);
93ce0ba6 2188 assert_cursor_disabled(dev_priv, pipe);
19332d7a 2189 assert_sprites_disabled(dev_priv, pipe);
b24e7179 2190
702e7a56 2191 reg = PIPECONF(cpu_transcoder);
b24e7179 2192 val = I915_READ(reg);
00d70b15
CW
2193 if ((val & PIPECONF_ENABLE) == 0)
2194 return;
2195
67adc644
VS
2196 /*
2197 * Double wide has implications for planes
2198 * so best keep it disabled when not needed.
2199 */
6e3c9717 2200 if (crtc->config->double_wide)
67adc644
VS
2201 val &= ~PIPECONF_DOUBLE_WIDE;
2202
2203 /* Don't disable pipe or pipe PLLs if needed */
b6b5d049
VS
2204 if (!(pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) &&
2205 !(pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
67adc644
VS
2206 val &= ~PIPECONF_ENABLE;
2207
2208 I915_WRITE(reg, val);
2209 if ((val & PIPECONF_ENABLE) == 0)
2210 intel_wait_for_pipe_off(crtc);
b24e7179
JB
2211}
2212
2213/**
262ca2b0 2214 * intel_enable_primary_hw_plane - enable the primary plane on a given pipe
fdd508a6
VS
2215 * @plane: plane to be enabled
2216 * @crtc: crtc for the plane
b24e7179 2217 *
fdd508a6 2218 * Enable @plane on @crtc, making sure that the pipe is running first.
b24e7179 2219 */
fdd508a6
VS
2220static void intel_enable_primary_hw_plane(struct drm_plane *plane,
2221 struct drm_crtc *crtc)
b24e7179 2222{
fdd508a6
VS
2223 struct drm_device *dev = plane->dev;
2224 struct drm_i915_private *dev_priv = dev->dev_private;
2225 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
b24e7179
JB
2226
2227 /* If the pipe isn't enabled, we can't pump pixels and may hang */
fdd508a6 2228 assert_pipe_enabled(dev_priv, intel_crtc->pipe);
b70709a6 2229 to_intel_plane_state(plane->state)->visible = true;
939c2fe8 2230
fdd508a6
VS
2231 dev_priv->display.update_primary_plane(crtc, plane->fb,
2232 crtc->x, crtc->y);
b24e7179
JB
2233}
2234
693db184
CW
2235static bool need_vtd_wa(struct drm_device *dev)
2236{
2237#ifdef CONFIG_INTEL_IOMMU
2238 if (INTEL_INFO(dev)->gen >= 6 && intel_iommu_gfx_mapped)
2239 return true;
2240#endif
2241 return false;
2242}
2243
50470bb0 2244unsigned int
6761dd31
TU
2245intel_tile_height(struct drm_device *dev, uint32_t pixel_format,
2246 uint64_t fb_format_modifier)
a57ce0b2 2247{
6761dd31
TU
2248 unsigned int tile_height;
2249 uint32_t pixel_bytes;
a57ce0b2 2250
b5d0e9bf
DL
2251 switch (fb_format_modifier) {
2252 case DRM_FORMAT_MOD_NONE:
2253 tile_height = 1;
2254 break;
2255 case I915_FORMAT_MOD_X_TILED:
2256 tile_height = IS_GEN2(dev) ? 16 : 8;
2257 break;
2258 case I915_FORMAT_MOD_Y_TILED:
2259 tile_height = 32;
2260 break;
2261 case I915_FORMAT_MOD_Yf_TILED:
6761dd31
TU
2262 pixel_bytes = drm_format_plane_cpp(pixel_format, 0);
2263 switch (pixel_bytes) {
b5d0e9bf 2264 default:
6761dd31 2265 case 1:
b5d0e9bf
DL
2266 tile_height = 64;
2267 break;
6761dd31
TU
2268 case 2:
2269 case 4:
b5d0e9bf
DL
2270 tile_height = 32;
2271 break;
6761dd31 2272 case 8:
b5d0e9bf
DL
2273 tile_height = 16;
2274 break;
6761dd31 2275 case 16:
b5d0e9bf
DL
2276 WARN_ONCE(1,
2277 "128-bit pixels are not supported for display!");
2278 tile_height = 16;
2279 break;
2280 }
2281 break;
2282 default:
2283 MISSING_CASE(fb_format_modifier);
2284 tile_height = 1;
2285 break;
2286 }
091df6cb 2287
6761dd31
TU
2288 return tile_height;
2289}
2290
2291unsigned int
2292intel_fb_align_height(struct drm_device *dev, unsigned int height,
2293 uint32_t pixel_format, uint64_t fb_format_modifier)
2294{
2295 return ALIGN(height, intel_tile_height(dev, pixel_format,
2296 fb_format_modifier));
a57ce0b2
JB
2297}
2298
f64b98cd
TU
2299static int
2300intel_fill_fb_ggtt_view(struct i915_ggtt_view *view, struct drm_framebuffer *fb,
2301 const struct drm_plane_state *plane_state)
2302{
50470bb0 2303 struct intel_rotation_info *info = &view->rotation_info;
50470bb0 2304
f64b98cd
TU
2305 *view = i915_ggtt_view_normal;
2306
50470bb0
TU
2307 if (!plane_state)
2308 return 0;
2309
121920fa 2310 if (!intel_rotation_90_or_270(plane_state->rotation))
50470bb0
TU
2311 return 0;
2312
9abc4648 2313 *view = i915_ggtt_view_rotated;
50470bb0
TU
2314
2315 info->height = fb->height;
2316 info->pixel_format = fb->pixel_format;
2317 info->pitch = fb->pitches[0];
2318 info->fb_modifier = fb->modifier[0];
2319
f64b98cd
TU
2320 return 0;
2321}
2322
127bd2ac 2323int
850c4cdc
TU
2324intel_pin_and_fence_fb_obj(struct drm_plane *plane,
2325 struct drm_framebuffer *fb,
82bc3b2d 2326 const struct drm_plane_state *plane_state,
a4872ba6 2327 struct intel_engine_cs *pipelined)
6b95a207 2328{
850c4cdc 2329 struct drm_device *dev = fb->dev;
ce453d81 2330 struct drm_i915_private *dev_priv = dev->dev_private;
850c4cdc 2331 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
f64b98cd 2332 struct i915_ggtt_view view;
6b95a207
KH
2333 u32 alignment;
2334 int ret;
2335
ebcdd39e
MR
2336 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
2337
7b911adc
TU
2338 switch (fb->modifier[0]) {
2339 case DRM_FORMAT_MOD_NONE:
1fada4cc
DL
2340 if (INTEL_INFO(dev)->gen >= 9)
2341 alignment = 256 * 1024;
2342 else if (IS_BROADWATER(dev) || IS_CRESTLINE(dev))
534843da 2343 alignment = 128 * 1024;
a6c45cf0 2344 else if (INTEL_INFO(dev)->gen >= 4)
534843da
CW
2345 alignment = 4 * 1024;
2346 else
2347 alignment = 64 * 1024;
6b95a207 2348 break;
7b911adc 2349 case I915_FORMAT_MOD_X_TILED:
1fada4cc
DL
2350 if (INTEL_INFO(dev)->gen >= 9)
2351 alignment = 256 * 1024;
2352 else {
2353 /* pin() will align the object as required by fence */
2354 alignment = 0;
2355 }
6b95a207 2356 break;
7b911adc 2357 case I915_FORMAT_MOD_Y_TILED:
1327b9a1
DL
2358 case I915_FORMAT_MOD_Yf_TILED:
2359 if (WARN_ONCE(INTEL_INFO(dev)->gen < 9,
2360 "Y tiling bo slipped through, driver bug!\n"))
2361 return -EINVAL;
2362 alignment = 1 * 1024 * 1024;
2363 break;
6b95a207 2364 default:
7b911adc
TU
2365 MISSING_CASE(fb->modifier[0]);
2366 return -EINVAL;
6b95a207
KH
2367 }
2368
f64b98cd
TU
2369 ret = intel_fill_fb_ggtt_view(&view, fb, plane_state);
2370 if (ret)
2371 return ret;
2372
693db184
CW
2373 /* Note that the w/a also requires 64 PTE of padding following the
2374 * bo. We currently fill all unused PTE with the shadow page and so
2375 * we should always have valid PTE following the scanout preventing
2376 * the VT-d warning.
2377 */
2378 if (need_vtd_wa(dev) && alignment < 256 * 1024)
2379 alignment = 256 * 1024;
2380
d6dd6843
PZ
2381 /*
2382 * Global gtt pte registers are special registers which actually forward
2383 * writes to a chunk of system memory. Which means that there is no risk
2384 * that the register values disappear as soon as we call
2385 * intel_runtime_pm_put(), so it is correct to wrap only the
2386 * pin/unpin/fence and not more.
2387 */
2388 intel_runtime_pm_get(dev_priv);
2389
ce453d81 2390 dev_priv->mm.interruptible = false;
e6617330 2391 ret = i915_gem_object_pin_to_display_plane(obj, alignment, pipelined,
f64b98cd 2392 &view);
48b956c5 2393 if (ret)
ce453d81 2394 goto err_interruptible;
6b95a207
KH
2395
2396 /* Install a fence for tiled scan-out. Pre-i965 always needs a
2397 * fence, whereas 965+ only requires a fence if using
2398 * framebuffer compression. For simplicity, we always install
2399 * a fence as the cost is not that onerous.
2400 */
06d98131 2401 ret = i915_gem_object_get_fence(obj);
9a5a53b3
CW
2402 if (ret)
2403 goto err_unpin;
1690e1eb 2404
9a5a53b3 2405 i915_gem_object_pin_fence(obj);
6b95a207 2406
ce453d81 2407 dev_priv->mm.interruptible = true;
d6dd6843 2408 intel_runtime_pm_put(dev_priv);
6b95a207 2409 return 0;
48b956c5
CW
2410
2411err_unpin:
f64b98cd 2412 i915_gem_object_unpin_from_display_plane(obj, &view);
ce453d81
CW
2413err_interruptible:
2414 dev_priv->mm.interruptible = true;
d6dd6843 2415 intel_runtime_pm_put(dev_priv);
48b956c5 2416 return ret;
6b95a207
KH
2417}
2418
82bc3b2d
TU
2419static void intel_unpin_fb_obj(struct drm_framebuffer *fb,
2420 const struct drm_plane_state *plane_state)
1690e1eb 2421{
82bc3b2d 2422 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
f64b98cd
TU
2423 struct i915_ggtt_view view;
2424 int ret;
82bc3b2d 2425
ebcdd39e
MR
2426 WARN_ON(!mutex_is_locked(&obj->base.dev->struct_mutex));
2427
f64b98cd
TU
2428 ret = intel_fill_fb_ggtt_view(&view, fb, plane_state);
2429 WARN_ONCE(ret, "Couldn't get view from plane state!");
2430
1690e1eb 2431 i915_gem_object_unpin_fence(obj);
f64b98cd 2432 i915_gem_object_unpin_from_display_plane(obj, &view);
1690e1eb
CW
2433}
2434
c2c75131
DV
2435/* Computes the linear offset to the base tile and adjusts x, y. bytes per pixel
2436 * is assumed to be a power-of-two. */
bc752862
CW
2437unsigned long intel_gen4_compute_page_offset(int *x, int *y,
2438 unsigned int tiling_mode,
2439 unsigned int cpp,
2440 unsigned int pitch)
c2c75131 2441{
bc752862
CW
2442 if (tiling_mode != I915_TILING_NONE) {
2443 unsigned int tile_rows, tiles;
c2c75131 2444
bc752862
CW
2445 tile_rows = *y / 8;
2446 *y %= 8;
c2c75131 2447
bc752862
CW
2448 tiles = *x / (512/cpp);
2449 *x %= 512/cpp;
2450
2451 return tile_rows * pitch * 8 + tiles * 4096;
2452 } else {
2453 unsigned int offset;
2454
2455 offset = *y * pitch + *x * cpp;
2456 *y = 0;
2457 *x = (offset & 4095) / cpp;
2458 return offset & -4096;
2459 }
c2c75131
DV
2460}
2461
b35d63fa 2462static int i9xx_format_to_fourcc(int format)
46f297fb
JB
2463{
2464 switch (format) {
2465 case DISPPLANE_8BPP:
2466 return DRM_FORMAT_C8;
2467 case DISPPLANE_BGRX555:
2468 return DRM_FORMAT_XRGB1555;
2469 case DISPPLANE_BGRX565:
2470 return DRM_FORMAT_RGB565;
2471 default:
2472 case DISPPLANE_BGRX888:
2473 return DRM_FORMAT_XRGB8888;
2474 case DISPPLANE_RGBX888:
2475 return DRM_FORMAT_XBGR8888;
2476 case DISPPLANE_BGRX101010:
2477 return DRM_FORMAT_XRGB2101010;
2478 case DISPPLANE_RGBX101010:
2479 return DRM_FORMAT_XBGR2101010;
2480 }
2481}
2482
bc8d7dff
DL
2483static int skl_format_to_fourcc(int format, bool rgb_order, bool alpha)
2484{
2485 switch (format) {
2486 case PLANE_CTL_FORMAT_RGB_565:
2487 return DRM_FORMAT_RGB565;
2488 default:
2489 case PLANE_CTL_FORMAT_XRGB_8888:
2490 if (rgb_order) {
2491 if (alpha)
2492 return DRM_FORMAT_ABGR8888;
2493 else
2494 return DRM_FORMAT_XBGR8888;
2495 } else {
2496 if (alpha)
2497 return DRM_FORMAT_ARGB8888;
2498 else
2499 return DRM_FORMAT_XRGB8888;
2500 }
2501 case PLANE_CTL_FORMAT_XRGB_2101010:
2502 if (rgb_order)
2503 return DRM_FORMAT_XBGR2101010;
2504 else
2505 return DRM_FORMAT_XRGB2101010;
2506 }
2507}
2508
5724dbd1 2509static bool
f6936e29
DV
2510intel_alloc_initial_plane_obj(struct intel_crtc *crtc,
2511 struct intel_initial_plane_config *plane_config)
46f297fb
JB
2512{
2513 struct drm_device *dev = crtc->base.dev;
2514 struct drm_i915_gem_object *obj = NULL;
2515 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
2d14030b 2516 struct drm_framebuffer *fb = &plane_config->fb->base;
f37b5c2b
DV
2517 u32 base_aligned = round_down(plane_config->base, PAGE_SIZE);
2518 u32 size_aligned = round_up(plane_config->base + plane_config->size,
2519 PAGE_SIZE);
2520
2521 size_aligned -= base_aligned;
46f297fb 2522
ff2652ea
CW
2523 if (plane_config->size == 0)
2524 return false;
2525
f37b5c2b
DV
2526 obj = i915_gem_object_create_stolen_for_preallocated(dev,
2527 base_aligned,
2528 base_aligned,
2529 size_aligned);
46f297fb 2530 if (!obj)
484b41dd 2531 return false;
46f297fb 2532
49af449b
DL
2533 obj->tiling_mode = plane_config->tiling;
2534 if (obj->tiling_mode == I915_TILING_X)
6bf129df 2535 obj->stride = fb->pitches[0];
46f297fb 2536
6bf129df
DL
2537 mode_cmd.pixel_format = fb->pixel_format;
2538 mode_cmd.width = fb->width;
2539 mode_cmd.height = fb->height;
2540 mode_cmd.pitches[0] = fb->pitches[0];
18c5247e
DV
2541 mode_cmd.modifier[0] = fb->modifier[0];
2542 mode_cmd.flags = DRM_MODE_FB_MODIFIERS;
46f297fb
JB
2543
2544 mutex_lock(&dev->struct_mutex);
6bf129df 2545 if (intel_framebuffer_init(dev, to_intel_framebuffer(fb),
484b41dd 2546 &mode_cmd, obj)) {
46f297fb
JB
2547 DRM_DEBUG_KMS("intel fb init failed\n");
2548 goto out_unref_obj;
2549 }
46f297fb 2550 mutex_unlock(&dev->struct_mutex);
484b41dd 2551
f6936e29 2552 DRM_DEBUG_KMS("initial plane fb obj %p\n", obj);
484b41dd 2553 return true;
46f297fb
JB
2554
2555out_unref_obj:
2556 drm_gem_object_unreference(&obj->base);
2557 mutex_unlock(&dev->struct_mutex);
484b41dd
JB
2558 return false;
2559}
2560
afd65eb4
MR
2561/* Update plane->state->fb to match plane->fb after driver-internal updates */
2562static void
2563update_state_fb(struct drm_plane *plane)
2564{
2565 if (plane->fb == plane->state->fb)
2566 return;
2567
2568 if (plane->state->fb)
2569 drm_framebuffer_unreference(plane->state->fb);
2570 plane->state->fb = plane->fb;
2571 if (plane->state->fb)
2572 drm_framebuffer_reference(plane->state->fb);
2573}
2574
5724dbd1 2575static void
f6936e29
DV
2576intel_find_initial_plane_obj(struct intel_crtc *intel_crtc,
2577 struct intel_initial_plane_config *plane_config)
484b41dd
JB
2578{
2579 struct drm_device *dev = intel_crtc->base.dev;
d9ceb816 2580 struct drm_i915_private *dev_priv = dev->dev_private;
484b41dd
JB
2581 struct drm_crtc *c;
2582 struct intel_crtc *i;
2ff8fde1 2583 struct drm_i915_gem_object *obj;
88595ac9
DV
2584 struct drm_plane *primary = intel_crtc->base.primary;
2585 struct drm_framebuffer *fb;
484b41dd 2586
2d14030b 2587 if (!plane_config->fb)
484b41dd
JB
2588 return;
2589
f6936e29 2590 if (intel_alloc_initial_plane_obj(intel_crtc, plane_config)) {
88595ac9
DV
2591 fb = &plane_config->fb->base;
2592 goto valid_fb;
f55548b5 2593 }
484b41dd 2594
2d14030b 2595 kfree(plane_config->fb);
484b41dd
JB
2596
2597 /*
2598 * Failed to alloc the obj, check to see if we should share
2599 * an fb with another CRTC instead
2600 */
70e1e0ec 2601 for_each_crtc(dev, c) {
484b41dd
JB
2602 i = to_intel_crtc(c);
2603
2604 if (c == &intel_crtc->base)
2605 continue;
2606
2ff8fde1
MR
2607 if (!i->active)
2608 continue;
2609
88595ac9
DV
2610 fb = c->primary->fb;
2611 if (!fb)
484b41dd
JB
2612 continue;
2613
88595ac9 2614 obj = intel_fb_obj(fb);
2ff8fde1 2615 if (i915_gem_obj_ggtt_offset(obj) == plane_config->base) {
88595ac9
DV
2616 drm_framebuffer_reference(fb);
2617 goto valid_fb;
484b41dd
JB
2618 }
2619 }
88595ac9
DV
2620
2621 return;
2622
2623valid_fb:
2624 obj = intel_fb_obj(fb);
2625 if (obj->tiling_mode != I915_TILING_NONE)
2626 dev_priv->preserve_bios_swizzle = true;
2627
2628 primary->fb = fb;
2629 primary->state->crtc = &intel_crtc->base;
2630 primary->crtc = &intel_crtc->base;
2631 update_state_fb(primary);
2632 obj->frontbuffer_bits |= INTEL_FRONTBUFFER_PRIMARY(intel_crtc->pipe);
46f297fb
JB
2633}
2634
29b9bde6
DV
2635static void i9xx_update_primary_plane(struct drm_crtc *crtc,
2636 struct drm_framebuffer *fb,
2637 int x, int y)
81255565
JB
2638{
2639 struct drm_device *dev = crtc->dev;
2640 struct drm_i915_private *dev_priv = dev->dev_private;
2641 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
b70709a6
ML
2642 struct drm_plane *primary = crtc->primary;
2643 bool visible = to_intel_plane_state(primary->state)->visible;
c9ba6fad 2644 struct drm_i915_gem_object *obj;
81255565 2645 int plane = intel_crtc->plane;
e506a0c6 2646 unsigned long linear_offset;
81255565 2647 u32 dspcntr;
f45651ba 2648 u32 reg = DSPCNTR(plane);
48404c1e 2649 int pixel_size;
f45651ba 2650
b70709a6 2651 if (!visible || !fb) {
fdd508a6
VS
2652 I915_WRITE(reg, 0);
2653 if (INTEL_INFO(dev)->gen >= 4)
2654 I915_WRITE(DSPSURF(plane), 0);
2655 else
2656 I915_WRITE(DSPADDR(plane), 0);
2657 POSTING_READ(reg);
2658 return;
2659 }
2660
c9ba6fad
VS
2661 obj = intel_fb_obj(fb);
2662 if (WARN_ON(obj == NULL))
2663 return;
2664
2665 pixel_size = drm_format_plane_cpp(fb->pixel_format, 0);
2666
f45651ba
VS
2667 dspcntr = DISPPLANE_GAMMA_ENABLE;
2668
fdd508a6 2669 dspcntr |= DISPLAY_PLANE_ENABLE;
f45651ba
VS
2670
2671 if (INTEL_INFO(dev)->gen < 4) {
2672 if (intel_crtc->pipe == PIPE_B)
2673 dspcntr |= DISPPLANE_SEL_PIPE_B;
2674
2675 /* pipesrc and dspsize control the size that is scaled from,
2676 * which should always be the user's requested size.
2677 */
2678 I915_WRITE(DSPSIZE(plane),
6e3c9717
ACO
2679 ((intel_crtc->config->pipe_src_h - 1) << 16) |
2680 (intel_crtc->config->pipe_src_w - 1));
f45651ba 2681 I915_WRITE(DSPPOS(plane), 0);
c14b0485
VS
2682 } else if (IS_CHERRYVIEW(dev) && plane == PLANE_B) {
2683 I915_WRITE(PRIMSIZE(plane),
6e3c9717
ACO
2684 ((intel_crtc->config->pipe_src_h - 1) << 16) |
2685 (intel_crtc->config->pipe_src_w - 1));
c14b0485
VS
2686 I915_WRITE(PRIMPOS(plane), 0);
2687 I915_WRITE(PRIMCNSTALPHA(plane), 0);
f45651ba 2688 }
81255565 2689
57779d06
VS
2690 switch (fb->pixel_format) {
2691 case DRM_FORMAT_C8:
81255565
JB
2692 dspcntr |= DISPPLANE_8BPP;
2693 break;
57779d06 2694 case DRM_FORMAT_XRGB1555:
57779d06 2695 dspcntr |= DISPPLANE_BGRX555;
81255565 2696 break;
57779d06
VS
2697 case DRM_FORMAT_RGB565:
2698 dspcntr |= DISPPLANE_BGRX565;
2699 break;
2700 case DRM_FORMAT_XRGB8888:
57779d06
VS
2701 dspcntr |= DISPPLANE_BGRX888;
2702 break;
2703 case DRM_FORMAT_XBGR8888:
57779d06
VS
2704 dspcntr |= DISPPLANE_RGBX888;
2705 break;
2706 case DRM_FORMAT_XRGB2101010:
57779d06
VS
2707 dspcntr |= DISPPLANE_BGRX101010;
2708 break;
2709 case DRM_FORMAT_XBGR2101010:
57779d06 2710 dspcntr |= DISPPLANE_RGBX101010;
81255565
JB
2711 break;
2712 default:
baba133a 2713 BUG();
81255565 2714 }
57779d06 2715
f45651ba
VS
2716 if (INTEL_INFO(dev)->gen >= 4 &&
2717 obj->tiling_mode != I915_TILING_NONE)
2718 dspcntr |= DISPPLANE_TILED;
81255565 2719
de1aa629
VS
2720 if (IS_G4X(dev))
2721 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
2722
b9897127 2723 linear_offset = y * fb->pitches[0] + x * pixel_size;
81255565 2724
c2c75131
DV
2725 if (INTEL_INFO(dev)->gen >= 4) {
2726 intel_crtc->dspaddr_offset =
bc752862 2727 intel_gen4_compute_page_offset(&x, &y, obj->tiling_mode,
b9897127 2728 pixel_size,
bc752862 2729 fb->pitches[0]);
c2c75131
DV
2730 linear_offset -= intel_crtc->dspaddr_offset;
2731 } else {
e506a0c6 2732 intel_crtc->dspaddr_offset = linear_offset;
c2c75131 2733 }
e506a0c6 2734
8e7d688b 2735 if (crtc->primary->state->rotation == BIT(DRM_ROTATE_180)) {
48404c1e
SJ
2736 dspcntr |= DISPPLANE_ROTATE_180;
2737
6e3c9717
ACO
2738 x += (intel_crtc->config->pipe_src_w - 1);
2739 y += (intel_crtc->config->pipe_src_h - 1);
48404c1e
SJ
2740
2741 /* Finding the last pixel of the last line of the display
2742 data and adding to linear_offset*/
2743 linear_offset +=
6e3c9717
ACO
2744 (intel_crtc->config->pipe_src_h - 1) * fb->pitches[0] +
2745 (intel_crtc->config->pipe_src_w - 1) * pixel_size;
48404c1e
SJ
2746 }
2747
2748 I915_WRITE(reg, dspcntr);
2749
01f2c773 2750 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
a6c45cf0 2751 if (INTEL_INFO(dev)->gen >= 4) {
85ba7b7d
DV
2752 I915_WRITE(DSPSURF(plane),
2753 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
5eddb70b 2754 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
e506a0c6 2755 I915_WRITE(DSPLINOFF(plane), linear_offset);
5eddb70b 2756 } else
f343c5f6 2757 I915_WRITE(DSPADDR(plane), i915_gem_obj_ggtt_offset(obj) + linear_offset);
5eddb70b 2758 POSTING_READ(reg);
17638cd6
JB
2759}
2760
29b9bde6
DV
2761static void ironlake_update_primary_plane(struct drm_crtc *crtc,
2762 struct drm_framebuffer *fb,
2763 int x, int y)
17638cd6
JB
2764{
2765 struct drm_device *dev = crtc->dev;
2766 struct drm_i915_private *dev_priv = dev->dev_private;
2767 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
b70709a6
ML
2768 struct drm_plane *primary = crtc->primary;
2769 bool visible = to_intel_plane_state(primary->state)->visible;
c9ba6fad 2770 struct drm_i915_gem_object *obj;
17638cd6 2771 int plane = intel_crtc->plane;
e506a0c6 2772 unsigned long linear_offset;
17638cd6 2773 u32 dspcntr;
f45651ba 2774 u32 reg = DSPCNTR(plane);
48404c1e 2775 int pixel_size;
f45651ba 2776
b70709a6 2777 if (!visible || !fb) {
fdd508a6
VS
2778 I915_WRITE(reg, 0);
2779 I915_WRITE(DSPSURF(plane), 0);
2780 POSTING_READ(reg);
2781 return;
2782 }
2783
c9ba6fad
VS
2784 obj = intel_fb_obj(fb);
2785 if (WARN_ON(obj == NULL))
2786 return;
2787
2788 pixel_size = drm_format_plane_cpp(fb->pixel_format, 0);
2789
f45651ba
VS
2790 dspcntr = DISPPLANE_GAMMA_ENABLE;
2791
fdd508a6 2792 dspcntr |= DISPLAY_PLANE_ENABLE;
f45651ba
VS
2793
2794 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
2795 dspcntr |= DISPPLANE_PIPE_CSC_ENABLE;
17638cd6 2796
57779d06
VS
2797 switch (fb->pixel_format) {
2798 case DRM_FORMAT_C8:
17638cd6
JB
2799 dspcntr |= DISPPLANE_8BPP;
2800 break;
57779d06
VS
2801 case DRM_FORMAT_RGB565:
2802 dspcntr |= DISPPLANE_BGRX565;
17638cd6 2803 break;
57779d06 2804 case DRM_FORMAT_XRGB8888:
57779d06
VS
2805 dspcntr |= DISPPLANE_BGRX888;
2806 break;
2807 case DRM_FORMAT_XBGR8888:
57779d06
VS
2808 dspcntr |= DISPPLANE_RGBX888;
2809 break;
2810 case DRM_FORMAT_XRGB2101010:
57779d06
VS
2811 dspcntr |= DISPPLANE_BGRX101010;
2812 break;
2813 case DRM_FORMAT_XBGR2101010:
57779d06 2814 dspcntr |= DISPPLANE_RGBX101010;
17638cd6
JB
2815 break;
2816 default:
baba133a 2817 BUG();
17638cd6
JB
2818 }
2819
2820 if (obj->tiling_mode != I915_TILING_NONE)
2821 dspcntr |= DISPPLANE_TILED;
17638cd6 2822
f45651ba 2823 if (!IS_HASWELL(dev) && !IS_BROADWELL(dev))
1f5d76db 2824 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
17638cd6 2825
b9897127 2826 linear_offset = y * fb->pitches[0] + x * pixel_size;
c2c75131 2827 intel_crtc->dspaddr_offset =
bc752862 2828 intel_gen4_compute_page_offset(&x, &y, obj->tiling_mode,
b9897127 2829 pixel_size,
bc752862 2830 fb->pitches[0]);
c2c75131 2831 linear_offset -= intel_crtc->dspaddr_offset;
8e7d688b 2832 if (crtc->primary->state->rotation == BIT(DRM_ROTATE_180)) {
48404c1e
SJ
2833 dspcntr |= DISPPLANE_ROTATE_180;
2834
2835 if (!IS_HASWELL(dev) && !IS_BROADWELL(dev)) {
6e3c9717
ACO
2836 x += (intel_crtc->config->pipe_src_w - 1);
2837 y += (intel_crtc->config->pipe_src_h - 1);
48404c1e
SJ
2838
2839 /* Finding the last pixel of the last line of the display
2840 data and adding to linear_offset*/
2841 linear_offset +=
6e3c9717
ACO
2842 (intel_crtc->config->pipe_src_h - 1) * fb->pitches[0] +
2843 (intel_crtc->config->pipe_src_w - 1) * pixel_size;
48404c1e
SJ
2844 }
2845 }
2846
2847 I915_WRITE(reg, dspcntr);
17638cd6 2848
01f2c773 2849 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
85ba7b7d
DV
2850 I915_WRITE(DSPSURF(plane),
2851 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
b3dc685e 2852 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
bc1c91eb
DL
2853 I915_WRITE(DSPOFFSET(plane), (y << 16) | x);
2854 } else {
2855 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
2856 I915_WRITE(DSPLINOFF(plane), linear_offset);
2857 }
17638cd6 2858 POSTING_READ(reg);
17638cd6
JB
2859}
2860
b321803d
DL
2861u32 intel_fb_stride_alignment(struct drm_device *dev, uint64_t fb_modifier,
2862 uint32_t pixel_format)
2863{
2864 u32 bits_per_pixel = drm_format_plane_cpp(pixel_format, 0) * 8;
2865
2866 /*
2867 * The stride is either expressed as a multiple of 64 bytes
2868 * chunks for linear buffers or in number of tiles for tiled
2869 * buffers.
2870 */
2871 switch (fb_modifier) {
2872 case DRM_FORMAT_MOD_NONE:
2873 return 64;
2874 case I915_FORMAT_MOD_X_TILED:
2875 if (INTEL_INFO(dev)->gen == 2)
2876 return 128;
2877 return 512;
2878 case I915_FORMAT_MOD_Y_TILED:
2879 /* No need to check for old gens and Y tiling since this is
2880 * about the display engine and those will be blocked before
2881 * we get here.
2882 */
2883 return 128;
2884 case I915_FORMAT_MOD_Yf_TILED:
2885 if (bits_per_pixel == 8)
2886 return 64;
2887 else
2888 return 128;
2889 default:
2890 MISSING_CASE(fb_modifier);
2891 return 64;
2892 }
2893}
2894
121920fa
TU
2895unsigned long intel_plane_obj_offset(struct intel_plane *intel_plane,
2896 struct drm_i915_gem_object *obj)
2897{
9abc4648 2898 const struct i915_ggtt_view *view = &i915_ggtt_view_normal;
121920fa
TU
2899
2900 if (intel_rotation_90_or_270(intel_plane->base.state->rotation))
9abc4648 2901 view = &i915_ggtt_view_rotated;
121920fa
TU
2902
2903 return i915_gem_obj_ggtt_offset_view(obj, view);
2904}
2905
a1b2278e
CK
2906/*
2907 * This function detaches (aka. unbinds) unused scalers in hardware
2908 */
2909void skl_detach_scalers(struct intel_crtc *intel_crtc)
2910{
2911 struct drm_device *dev;
2912 struct drm_i915_private *dev_priv;
2913 struct intel_crtc_scaler_state *scaler_state;
2914 int i;
2915
2916 if (!intel_crtc || !intel_crtc->config)
2917 return;
2918
2919 dev = intel_crtc->base.dev;
2920 dev_priv = dev->dev_private;
2921 scaler_state = &intel_crtc->config->scaler_state;
2922
2923 /* loop through and disable scalers that aren't in use */
2924 for (i = 0; i < intel_crtc->num_scalers; i++) {
2925 if (!scaler_state->scalers[i].in_use) {
2926 I915_WRITE(SKL_PS_CTRL(intel_crtc->pipe, i), 0);
2927 I915_WRITE(SKL_PS_WIN_POS(intel_crtc->pipe, i), 0);
2928 I915_WRITE(SKL_PS_WIN_SZ(intel_crtc->pipe, i), 0);
2929 DRM_DEBUG_KMS("CRTC:%d Disabled scaler id %u.%u\n",
2930 intel_crtc->base.base.id, intel_crtc->pipe, i);
2931 }
2932 }
2933}
2934
6156a456 2935u32 skl_plane_ctl_format(uint32_t pixel_format)
70d21f0e 2936{
6156a456 2937 switch (pixel_format) {
d161cf7a 2938 case DRM_FORMAT_C8:
c34ce3d1 2939 return PLANE_CTL_FORMAT_INDEXED;
70d21f0e 2940 case DRM_FORMAT_RGB565:
c34ce3d1 2941 return PLANE_CTL_FORMAT_RGB_565;
70d21f0e 2942 case DRM_FORMAT_XBGR8888:
c34ce3d1 2943 return PLANE_CTL_FORMAT_XRGB_8888 | PLANE_CTL_ORDER_RGBX;
6156a456 2944 case DRM_FORMAT_XRGB8888:
c34ce3d1 2945 return PLANE_CTL_FORMAT_XRGB_8888;
6156a456
CK
2946 /*
2947 * XXX: For ARBG/ABGR formats we default to expecting scanout buffers
2948 * to be already pre-multiplied. We need to add a knob (or a different
2949 * DRM_FORMAT) for user-space to configure that.
2950 */
f75fb42a 2951 case DRM_FORMAT_ABGR8888:
c34ce3d1 2952 return PLANE_CTL_FORMAT_XRGB_8888 | PLANE_CTL_ORDER_RGBX |
6156a456 2953 PLANE_CTL_ALPHA_SW_PREMULTIPLY;
6156a456 2954 case DRM_FORMAT_ARGB8888:
c34ce3d1 2955 return PLANE_CTL_FORMAT_XRGB_8888 |
6156a456 2956 PLANE_CTL_ALPHA_SW_PREMULTIPLY;
70d21f0e 2957 case DRM_FORMAT_XRGB2101010:
c34ce3d1 2958 return PLANE_CTL_FORMAT_XRGB_2101010;
70d21f0e 2959 case DRM_FORMAT_XBGR2101010:
c34ce3d1 2960 return PLANE_CTL_ORDER_RGBX | PLANE_CTL_FORMAT_XRGB_2101010;
6156a456 2961 case DRM_FORMAT_YUYV:
c34ce3d1 2962 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_YUYV;
6156a456 2963 case DRM_FORMAT_YVYU:
c34ce3d1 2964 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_YVYU;
6156a456 2965 case DRM_FORMAT_UYVY:
c34ce3d1 2966 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_UYVY;
6156a456 2967 case DRM_FORMAT_VYUY:
c34ce3d1 2968 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_VYUY;
70d21f0e 2969 default:
4249eeef 2970 MISSING_CASE(pixel_format);
70d21f0e 2971 }
8cfcba41 2972
c34ce3d1 2973 return 0;
6156a456 2974}
70d21f0e 2975
6156a456
CK
2976u32 skl_plane_ctl_tiling(uint64_t fb_modifier)
2977{
6156a456 2978 switch (fb_modifier) {
30af77c4 2979 case DRM_FORMAT_MOD_NONE:
70d21f0e 2980 break;
30af77c4 2981 case I915_FORMAT_MOD_X_TILED:
c34ce3d1 2982 return PLANE_CTL_TILED_X;
b321803d 2983 case I915_FORMAT_MOD_Y_TILED:
c34ce3d1 2984 return PLANE_CTL_TILED_Y;
b321803d 2985 case I915_FORMAT_MOD_Yf_TILED:
c34ce3d1 2986 return PLANE_CTL_TILED_YF;
70d21f0e 2987 default:
6156a456 2988 MISSING_CASE(fb_modifier);
70d21f0e 2989 }
8cfcba41 2990
c34ce3d1 2991 return 0;
6156a456 2992}
70d21f0e 2993
6156a456
CK
2994u32 skl_plane_ctl_rotation(unsigned int rotation)
2995{
3b7a5119 2996 switch (rotation) {
6156a456
CK
2997 case BIT(DRM_ROTATE_0):
2998 break;
1e8df167
SJ
2999 /*
3000 * DRM_ROTATE_ is counter clockwise to stay compatible with Xrandr
3001 * while i915 HW rotation is clockwise, thats why this swapping.
3002 */
3b7a5119 3003 case BIT(DRM_ROTATE_90):
1e8df167 3004 return PLANE_CTL_ROTATE_270;
3b7a5119 3005 case BIT(DRM_ROTATE_180):
c34ce3d1 3006 return PLANE_CTL_ROTATE_180;
3b7a5119 3007 case BIT(DRM_ROTATE_270):
1e8df167 3008 return PLANE_CTL_ROTATE_90;
6156a456
CK
3009 default:
3010 MISSING_CASE(rotation);
3011 }
3012
c34ce3d1 3013 return 0;
6156a456
CK
3014}
3015
3016static void skylake_update_primary_plane(struct drm_crtc *crtc,
3017 struct drm_framebuffer *fb,
3018 int x, int y)
3019{
3020 struct drm_device *dev = crtc->dev;
3021 struct drm_i915_private *dev_priv = dev->dev_private;
3022 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
b70709a6
ML
3023 struct drm_plane *plane = crtc->primary;
3024 bool visible = to_intel_plane_state(plane->state)->visible;
6156a456
CK
3025 struct drm_i915_gem_object *obj;
3026 int pipe = intel_crtc->pipe;
3027 u32 plane_ctl, stride_div, stride;
3028 u32 tile_height, plane_offset, plane_size;
3029 unsigned int rotation;
3030 int x_offset, y_offset;
3031 unsigned long surf_addr;
6156a456
CK
3032 struct intel_crtc_state *crtc_state = intel_crtc->config;
3033 struct intel_plane_state *plane_state;
3034 int src_x = 0, src_y = 0, src_w = 0, src_h = 0;
3035 int dst_x = 0, dst_y = 0, dst_w = 0, dst_h = 0;
3036 int scaler_id = -1;
3037
6156a456
CK
3038 plane_state = to_intel_plane_state(plane->state);
3039
b70709a6 3040 if (!visible || !fb) {
6156a456
CK
3041 I915_WRITE(PLANE_CTL(pipe, 0), 0);
3042 I915_WRITE(PLANE_SURF(pipe, 0), 0);
3043 POSTING_READ(PLANE_CTL(pipe, 0));
3044 return;
3b7a5119 3045 }
70d21f0e 3046
6156a456
CK
3047 plane_ctl = PLANE_CTL_ENABLE |
3048 PLANE_CTL_PIPE_GAMMA_ENABLE |
3049 PLANE_CTL_PIPE_CSC_ENABLE;
3050
3051 plane_ctl |= skl_plane_ctl_format(fb->pixel_format);
3052 plane_ctl |= skl_plane_ctl_tiling(fb->modifier[0]);
3053 plane_ctl |= PLANE_CTL_PLANE_GAMMA_DISABLE;
3054
3055 rotation = plane->state->rotation;
3056 plane_ctl |= skl_plane_ctl_rotation(rotation);
3057
b321803d
DL
3058 obj = intel_fb_obj(fb);
3059 stride_div = intel_fb_stride_alignment(dev, fb->modifier[0],
3060 fb->pixel_format);
3b7a5119
SJ
3061 surf_addr = intel_plane_obj_offset(to_intel_plane(plane), obj);
3062
6156a456
CK
3063 /*
3064 * FIXME: intel_plane_state->src, dst aren't set when transitional
3065 * update_plane helpers are called from legacy paths.
3066 * Once full atomic crtc is available, below check can be avoided.
3067 */
3068 if (drm_rect_width(&plane_state->src)) {
3069 scaler_id = plane_state->scaler_id;
3070 src_x = plane_state->src.x1 >> 16;
3071 src_y = plane_state->src.y1 >> 16;
3072 src_w = drm_rect_width(&plane_state->src) >> 16;
3073 src_h = drm_rect_height(&plane_state->src) >> 16;
3074 dst_x = plane_state->dst.x1;
3075 dst_y = plane_state->dst.y1;
3076 dst_w = drm_rect_width(&plane_state->dst);
3077 dst_h = drm_rect_height(&plane_state->dst);
3078
3079 WARN_ON(x != src_x || y != src_y);
3080 } else {
3081 src_w = intel_crtc->config->pipe_src_w;
3082 src_h = intel_crtc->config->pipe_src_h;
3083 }
3084
3b7a5119
SJ
3085 if (intel_rotation_90_or_270(rotation)) {
3086 /* stride = Surface height in tiles */
2614f17d 3087 tile_height = intel_tile_height(dev, fb->pixel_format,
3b7a5119
SJ
3088 fb->modifier[0]);
3089 stride = DIV_ROUND_UP(fb->height, tile_height);
6156a456 3090 x_offset = stride * tile_height - y - src_h;
3b7a5119 3091 y_offset = x;
6156a456 3092 plane_size = (src_w - 1) << 16 | (src_h - 1);
3b7a5119
SJ
3093 } else {
3094 stride = fb->pitches[0] / stride_div;
3095 x_offset = x;
3096 y_offset = y;
6156a456 3097 plane_size = (src_h - 1) << 16 | (src_w - 1);
3b7a5119
SJ
3098 }
3099 plane_offset = y_offset << 16 | x_offset;
b321803d 3100
70d21f0e 3101 I915_WRITE(PLANE_CTL(pipe, 0), plane_ctl);
3b7a5119
SJ
3102 I915_WRITE(PLANE_OFFSET(pipe, 0), plane_offset);
3103 I915_WRITE(PLANE_SIZE(pipe, 0), plane_size);
3104 I915_WRITE(PLANE_STRIDE(pipe, 0), stride);
6156a456
CK
3105
3106 if (scaler_id >= 0) {
3107 uint32_t ps_ctrl = 0;
3108
3109 WARN_ON(!dst_w || !dst_h);
3110 ps_ctrl = PS_SCALER_EN | PS_PLANE_SEL(0) |
3111 crtc_state->scaler_state.scalers[scaler_id].mode;
3112 I915_WRITE(SKL_PS_CTRL(pipe, scaler_id), ps_ctrl);
3113 I915_WRITE(SKL_PS_PWR_GATE(pipe, scaler_id), 0);
3114 I915_WRITE(SKL_PS_WIN_POS(pipe, scaler_id), (dst_x << 16) | dst_y);
3115 I915_WRITE(SKL_PS_WIN_SZ(pipe, scaler_id), (dst_w << 16) | dst_h);
3116 I915_WRITE(PLANE_POS(pipe, 0), 0);
3117 } else {
3118 I915_WRITE(PLANE_POS(pipe, 0), (dst_y << 16) | dst_x);
3119 }
3120
121920fa 3121 I915_WRITE(PLANE_SURF(pipe, 0), surf_addr);
70d21f0e
DL
3122
3123 POSTING_READ(PLANE_SURF(pipe, 0));
3124}
3125
17638cd6
JB
3126/* Assume fb object is pinned & idle & fenced and just update base pointers */
3127static int
3128intel_pipe_set_base_atomic(struct drm_crtc *crtc, struct drm_framebuffer *fb,
3129 int x, int y, enum mode_set_atomic state)
3130{
3131 struct drm_device *dev = crtc->dev;
3132 struct drm_i915_private *dev_priv = dev->dev_private;
17638cd6 3133
6b8e6ed0
CW
3134 if (dev_priv->display.disable_fbc)
3135 dev_priv->display.disable_fbc(dev);
81255565 3136
29b9bde6
DV
3137 dev_priv->display.update_primary_plane(crtc, fb, x, y);
3138
3139 return 0;
81255565
JB
3140}
3141
7514747d 3142static void intel_complete_page_flips(struct drm_device *dev)
96a02917 3143{
96a02917
VS
3144 struct drm_crtc *crtc;
3145
70e1e0ec 3146 for_each_crtc(dev, crtc) {
96a02917
VS
3147 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3148 enum plane plane = intel_crtc->plane;
3149
3150 intel_prepare_page_flip(dev, plane);
3151 intel_finish_page_flip_plane(dev, plane);
3152 }
7514747d
VS
3153}
3154
3155static void intel_update_primary_planes(struct drm_device *dev)
3156{
3157 struct drm_i915_private *dev_priv = dev->dev_private;
3158 struct drm_crtc *crtc;
96a02917 3159
70e1e0ec 3160 for_each_crtc(dev, crtc) {
96a02917
VS
3161 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3162
51fd371b 3163 drm_modeset_lock(&crtc->mutex, NULL);
947fdaad
CW
3164 /*
3165 * FIXME: Once we have proper support for primary planes (and
3166 * disabling them without disabling the entire crtc) allow again
66e514c1 3167 * a NULL crtc->primary->fb.
947fdaad 3168 */
f4510a27 3169 if (intel_crtc->active && crtc->primary->fb)
262ca2b0 3170 dev_priv->display.update_primary_plane(crtc,
66e514c1 3171 crtc->primary->fb,
262ca2b0
MR
3172 crtc->x,
3173 crtc->y);
51fd371b 3174 drm_modeset_unlock(&crtc->mutex);
96a02917
VS
3175 }
3176}
3177
ce22dba9
ML
3178void intel_crtc_reset(struct intel_crtc *crtc)
3179{
3180 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
3181
3182 if (!crtc->active)
3183 return;
3184
3185 intel_crtc_disable_planes(&crtc->base);
3186 dev_priv->display.crtc_disable(&crtc->base);
3187 dev_priv->display.crtc_enable(&crtc->base);
3188 intel_crtc_enable_planes(&crtc->base);
3189}
3190
7514747d
VS
3191void intel_prepare_reset(struct drm_device *dev)
3192{
f98ce92f
VS
3193 struct drm_i915_private *dev_priv = to_i915(dev);
3194 struct intel_crtc *crtc;
3195
7514747d
VS
3196 /* no reset support for gen2 */
3197 if (IS_GEN2(dev))
3198 return;
3199
3200 /* reset doesn't touch the display */
3201 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev))
3202 return;
3203
3204 drm_modeset_lock_all(dev);
f98ce92f
VS
3205
3206 /*
3207 * Disabling the crtcs gracefully seems nicer. Also the
3208 * g33 docs say we should at least disable all the planes.
3209 */
3210 for_each_intel_crtc(dev, crtc) {
ce22dba9
ML
3211 if (!crtc->active)
3212 continue;
3213
3214 intel_crtc_disable_planes(&crtc->base);
3215 dev_priv->display.crtc_disable(&crtc->base);
f98ce92f 3216 }
7514747d
VS
3217}
3218
3219void intel_finish_reset(struct drm_device *dev)
3220{
3221 struct drm_i915_private *dev_priv = to_i915(dev);
3222
3223 /*
3224 * Flips in the rings will be nuked by the reset,
3225 * so complete all pending flips so that user space
3226 * will get its events and not get stuck.
3227 */
3228 intel_complete_page_flips(dev);
3229
3230 /* no reset support for gen2 */
3231 if (IS_GEN2(dev))
3232 return;
3233
3234 /* reset doesn't touch the display */
3235 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev)) {
3236 /*
3237 * Flips in the rings have been nuked by the reset,
3238 * so update the base address of all primary
3239 * planes to the the last fb to make sure we're
3240 * showing the correct fb after a reset.
3241 */
3242 intel_update_primary_planes(dev);
3243 return;
3244 }
3245
3246 /*
3247 * The display has been reset as well,
3248 * so need a full re-initialization.
3249 */
3250 intel_runtime_pm_disable_interrupts(dev_priv);
3251 intel_runtime_pm_enable_interrupts(dev_priv);
3252
3253 intel_modeset_init_hw(dev);
3254
3255 spin_lock_irq(&dev_priv->irq_lock);
3256 if (dev_priv->display.hpd_irq_setup)
3257 dev_priv->display.hpd_irq_setup(dev);
3258 spin_unlock_irq(&dev_priv->irq_lock);
3259
3260 intel_modeset_setup_hw_state(dev, true);
3261
3262 intel_hpd_init(dev_priv);
3263
3264 drm_modeset_unlock_all(dev);
3265}
3266
2e2f351d 3267static void
14667a4b
CW
3268intel_finish_fb(struct drm_framebuffer *old_fb)
3269{
2ff8fde1 3270 struct drm_i915_gem_object *obj = intel_fb_obj(old_fb);
2e2f351d 3271 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
14667a4b
CW
3272 bool was_interruptible = dev_priv->mm.interruptible;
3273 int ret;
3274
14667a4b
CW
3275 /* Big Hammer, we also need to ensure that any pending
3276 * MI_WAIT_FOR_EVENT inside a user batch buffer on the
3277 * current scanout is retired before unpinning the old
2e2f351d
CW
3278 * framebuffer. Note that we rely on userspace rendering
3279 * into the buffer attached to the pipe they are waiting
3280 * on. If not, userspace generates a GPU hang with IPEHR
3281 * point to the MI_WAIT_FOR_EVENT.
14667a4b
CW
3282 *
3283 * This should only fail upon a hung GPU, in which case we
3284 * can safely continue.
3285 */
3286 dev_priv->mm.interruptible = false;
2e2f351d 3287 ret = i915_gem_object_wait_rendering(obj, true);
14667a4b
CW
3288 dev_priv->mm.interruptible = was_interruptible;
3289
2e2f351d 3290 WARN_ON(ret);
14667a4b
CW
3291}
3292
7d5e3799
CW
3293static bool intel_crtc_has_pending_flip(struct drm_crtc *crtc)
3294{
3295 struct drm_device *dev = crtc->dev;
3296 struct drm_i915_private *dev_priv = dev->dev_private;
3297 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7d5e3799
CW
3298 bool pending;
3299
3300 if (i915_reset_in_progress(&dev_priv->gpu_error) ||
3301 intel_crtc->reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
3302 return false;
3303
5e2d7afc 3304 spin_lock_irq(&dev->event_lock);
7d5e3799 3305 pending = to_intel_crtc(crtc)->unpin_work != NULL;
5e2d7afc 3306 spin_unlock_irq(&dev->event_lock);
7d5e3799
CW
3307
3308 return pending;
3309}
3310
e30e8f75
GP
3311static void intel_update_pipe_size(struct intel_crtc *crtc)
3312{
3313 struct drm_device *dev = crtc->base.dev;
3314 struct drm_i915_private *dev_priv = dev->dev_private;
3315 const struct drm_display_mode *adjusted_mode;
3316
3317 if (!i915.fastboot)
3318 return;
3319
3320 /*
3321 * Update pipe size and adjust fitter if needed: the reason for this is
3322 * that in compute_mode_changes we check the native mode (not the pfit
3323 * mode) to see if we can flip rather than do a full mode set. In the
3324 * fastboot case, we'll flip, but if we don't update the pipesrc and
3325 * pfit state, we'll end up with a big fb scanned out into the wrong
3326 * sized surface.
3327 *
3328 * To fix this properly, we need to hoist the checks up into
3329 * compute_mode_changes (or above), check the actual pfit state and
3330 * whether the platform allows pfit disable with pipe active, and only
3331 * then update the pipesrc and pfit state, even on the flip path.
3332 */
3333
6e3c9717 3334 adjusted_mode = &crtc->config->base.adjusted_mode;
e30e8f75
GP
3335
3336 I915_WRITE(PIPESRC(crtc->pipe),
3337 ((adjusted_mode->crtc_hdisplay - 1) << 16) |
3338 (adjusted_mode->crtc_vdisplay - 1));
6e3c9717 3339 if (!crtc->config->pch_pfit.enabled &&
409ee761
ACO
3340 (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) ||
3341 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))) {
e30e8f75
GP
3342 I915_WRITE(PF_CTL(crtc->pipe), 0);
3343 I915_WRITE(PF_WIN_POS(crtc->pipe), 0);
3344 I915_WRITE(PF_WIN_SZ(crtc->pipe), 0);
3345 }
6e3c9717
ACO
3346 crtc->config->pipe_src_w = adjusted_mode->crtc_hdisplay;
3347 crtc->config->pipe_src_h = adjusted_mode->crtc_vdisplay;
e30e8f75
GP
3348}
3349
5e84e1a4
ZW
3350static void intel_fdi_normal_train(struct drm_crtc *crtc)
3351{
3352 struct drm_device *dev = crtc->dev;
3353 struct drm_i915_private *dev_priv = dev->dev_private;
3354 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3355 int pipe = intel_crtc->pipe;
3356 u32 reg, temp;
3357
3358 /* enable normal train */
3359 reg = FDI_TX_CTL(pipe);
3360 temp = I915_READ(reg);
61e499bf 3361 if (IS_IVYBRIDGE(dev)) {
357555c0
JB
3362 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
3363 temp |= FDI_LINK_TRAIN_NONE_IVB | FDI_TX_ENHANCE_FRAME_ENABLE;
61e499bf
KP
3364 } else {
3365 temp &= ~FDI_LINK_TRAIN_NONE;
3366 temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE;
357555c0 3367 }
5e84e1a4
ZW
3368 I915_WRITE(reg, temp);
3369
3370 reg = FDI_RX_CTL(pipe);
3371 temp = I915_READ(reg);
3372 if (HAS_PCH_CPT(dev)) {
3373 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3374 temp |= FDI_LINK_TRAIN_NORMAL_CPT;
3375 } else {
3376 temp &= ~FDI_LINK_TRAIN_NONE;
3377 temp |= FDI_LINK_TRAIN_NONE;
3378 }
3379 I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);
3380
3381 /* wait one idle pattern time */
3382 POSTING_READ(reg);
3383 udelay(1000);
357555c0
JB
3384
3385 /* IVB wants error correction enabled */
3386 if (IS_IVYBRIDGE(dev))
3387 I915_WRITE(reg, I915_READ(reg) | FDI_FS_ERRC_ENABLE |
3388 FDI_FE_ERRC_ENABLE);
5e84e1a4
ZW
3389}
3390
8db9d77b
ZW
3391/* The FDI link training functions for ILK/Ibexpeak. */
3392static void ironlake_fdi_link_train(struct drm_crtc *crtc)
3393{
3394 struct drm_device *dev = crtc->dev;
3395 struct drm_i915_private *dev_priv = dev->dev_private;
3396 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3397 int pipe = intel_crtc->pipe;
5eddb70b 3398 u32 reg, temp, tries;
8db9d77b 3399
1c8562f6 3400 /* FDI needs bits from pipe first */
0fc932b8 3401 assert_pipe_enabled(dev_priv, pipe);
0fc932b8 3402
e1a44743
AJ
3403 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3404 for train result */
5eddb70b
CW
3405 reg = FDI_RX_IMR(pipe);
3406 temp = I915_READ(reg);
e1a44743
AJ
3407 temp &= ~FDI_RX_SYMBOL_LOCK;
3408 temp &= ~FDI_RX_BIT_LOCK;
5eddb70b
CW
3409 I915_WRITE(reg, temp);
3410 I915_READ(reg);
e1a44743
AJ
3411 udelay(150);
3412
8db9d77b 3413 /* enable CPU FDI TX and PCH FDI RX */
5eddb70b
CW
3414 reg = FDI_TX_CTL(pipe);
3415 temp = I915_READ(reg);
627eb5a3 3416 temp &= ~FDI_DP_PORT_WIDTH_MASK;
6e3c9717 3417 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
8db9d77b
ZW
3418 temp &= ~FDI_LINK_TRAIN_NONE;
3419 temp |= FDI_LINK_TRAIN_PATTERN_1;
5eddb70b 3420 I915_WRITE(reg, temp | FDI_TX_ENABLE);
8db9d77b 3421
5eddb70b
CW
3422 reg = FDI_RX_CTL(pipe);
3423 temp = I915_READ(reg);
8db9d77b
ZW
3424 temp &= ~FDI_LINK_TRAIN_NONE;
3425 temp |= FDI_LINK_TRAIN_PATTERN_1;
5eddb70b
CW
3426 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3427
3428 POSTING_READ(reg);
8db9d77b
ZW
3429 udelay(150);
3430
5b2adf89 3431 /* Ironlake workaround, enable clock pointer after FDI enable*/
8f5718a6
DV
3432 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
3433 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR |
3434 FDI_RX_PHASE_SYNC_POINTER_EN);
5b2adf89 3435
5eddb70b 3436 reg = FDI_RX_IIR(pipe);
e1a44743 3437 for (tries = 0; tries < 5; tries++) {
5eddb70b 3438 temp = I915_READ(reg);
8db9d77b
ZW
3439 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3440
3441 if ((temp & FDI_RX_BIT_LOCK)) {
3442 DRM_DEBUG_KMS("FDI train 1 done.\n");
5eddb70b 3443 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
8db9d77b
ZW
3444 break;
3445 }
8db9d77b 3446 }
e1a44743 3447 if (tries == 5)
5eddb70b 3448 DRM_ERROR("FDI train 1 fail!\n");
8db9d77b
ZW
3449
3450 /* Train 2 */
5eddb70b
CW
3451 reg = FDI_TX_CTL(pipe);
3452 temp = I915_READ(reg);
8db9d77b
ZW
3453 temp &= ~FDI_LINK_TRAIN_NONE;
3454 temp |= FDI_LINK_TRAIN_PATTERN_2;
5eddb70b 3455 I915_WRITE(reg, temp);
8db9d77b 3456
5eddb70b
CW
3457 reg = FDI_RX_CTL(pipe);
3458 temp = I915_READ(reg);
8db9d77b
ZW
3459 temp &= ~FDI_LINK_TRAIN_NONE;
3460 temp |= FDI_LINK_TRAIN_PATTERN_2;
5eddb70b 3461 I915_WRITE(reg, temp);
8db9d77b 3462
5eddb70b
CW
3463 POSTING_READ(reg);
3464 udelay(150);
8db9d77b 3465
5eddb70b 3466 reg = FDI_RX_IIR(pipe);
e1a44743 3467 for (tries = 0; tries < 5; tries++) {
5eddb70b 3468 temp = I915_READ(reg);
8db9d77b
ZW
3469 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3470
3471 if (temp & FDI_RX_SYMBOL_LOCK) {
5eddb70b 3472 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
8db9d77b
ZW
3473 DRM_DEBUG_KMS("FDI train 2 done.\n");
3474 break;
3475 }
8db9d77b 3476 }
e1a44743 3477 if (tries == 5)
5eddb70b 3478 DRM_ERROR("FDI train 2 fail!\n");
8db9d77b
ZW
3479
3480 DRM_DEBUG_KMS("FDI train done\n");
5c5313c8 3481
8db9d77b
ZW
3482}
3483
0206e353 3484static const int snb_b_fdi_train_param[] = {
8db9d77b
ZW
3485 FDI_LINK_TRAIN_400MV_0DB_SNB_B,
3486 FDI_LINK_TRAIN_400MV_6DB_SNB_B,
3487 FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
3488 FDI_LINK_TRAIN_800MV_0DB_SNB_B,
3489};
3490
3491/* The FDI link training functions for SNB/Cougarpoint. */
3492static void gen6_fdi_link_train(struct drm_crtc *crtc)
3493{
3494 struct drm_device *dev = crtc->dev;
3495 struct drm_i915_private *dev_priv = dev->dev_private;
3496 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3497 int pipe = intel_crtc->pipe;
fa37d39e 3498 u32 reg, temp, i, retry;
8db9d77b 3499
e1a44743
AJ
3500 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3501 for train result */
5eddb70b
CW
3502 reg = FDI_RX_IMR(pipe);
3503 temp = I915_READ(reg);
e1a44743
AJ
3504 temp &= ~FDI_RX_SYMBOL_LOCK;
3505 temp &= ~FDI_RX_BIT_LOCK;
5eddb70b
CW
3506 I915_WRITE(reg, temp);
3507
3508 POSTING_READ(reg);
e1a44743
AJ
3509 udelay(150);
3510
8db9d77b 3511 /* enable CPU FDI TX and PCH FDI RX */
5eddb70b
CW
3512 reg = FDI_TX_CTL(pipe);
3513 temp = I915_READ(reg);
627eb5a3 3514 temp &= ~FDI_DP_PORT_WIDTH_MASK;
6e3c9717 3515 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
8db9d77b
ZW
3516 temp &= ~FDI_LINK_TRAIN_NONE;
3517 temp |= FDI_LINK_TRAIN_PATTERN_1;
3518 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3519 /* SNB-B */
3520 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
5eddb70b 3521 I915_WRITE(reg, temp | FDI_TX_ENABLE);
8db9d77b 3522
d74cf324
DV
3523 I915_WRITE(FDI_RX_MISC(pipe),
3524 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
3525
5eddb70b
CW
3526 reg = FDI_RX_CTL(pipe);
3527 temp = I915_READ(reg);
8db9d77b
ZW
3528 if (HAS_PCH_CPT(dev)) {
3529 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3530 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3531 } else {
3532 temp &= ~FDI_LINK_TRAIN_NONE;
3533 temp |= FDI_LINK_TRAIN_PATTERN_1;
3534 }
5eddb70b
CW
3535 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3536
3537 POSTING_READ(reg);
8db9d77b
ZW
3538 udelay(150);
3539
0206e353 3540 for (i = 0; i < 4; i++) {
5eddb70b
CW
3541 reg = FDI_TX_CTL(pipe);
3542 temp = I915_READ(reg);
8db9d77b
ZW
3543 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3544 temp |= snb_b_fdi_train_param[i];
5eddb70b
CW
3545 I915_WRITE(reg, temp);
3546
3547 POSTING_READ(reg);
8db9d77b
ZW
3548 udelay(500);
3549
fa37d39e
SP
3550 for (retry = 0; retry < 5; retry++) {
3551 reg = FDI_RX_IIR(pipe);
3552 temp = I915_READ(reg);
3553 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3554 if (temp & FDI_RX_BIT_LOCK) {
3555 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
3556 DRM_DEBUG_KMS("FDI train 1 done.\n");
3557 break;
3558 }
3559 udelay(50);
8db9d77b 3560 }
fa37d39e
SP
3561 if (retry < 5)
3562 break;
8db9d77b
ZW
3563 }
3564 if (i == 4)
5eddb70b 3565 DRM_ERROR("FDI train 1 fail!\n");
8db9d77b
ZW
3566
3567 /* Train 2 */
5eddb70b
CW
3568 reg = FDI_TX_CTL(pipe);
3569 temp = I915_READ(reg);
8db9d77b
ZW
3570 temp &= ~FDI_LINK_TRAIN_NONE;
3571 temp |= FDI_LINK_TRAIN_PATTERN_2;
3572 if (IS_GEN6(dev)) {
3573 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3574 /* SNB-B */
3575 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
3576 }
5eddb70b 3577 I915_WRITE(reg, temp);
8db9d77b 3578
5eddb70b
CW
3579 reg = FDI_RX_CTL(pipe);
3580 temp = I915_READ(reg);
8db9d77b
ZW
3581 if (HAS_PCH_CPT(dev)) {
3582 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3583 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
3584 } else {
3585 temp &= ~FDI_LINK_TRAIN_NONE;
3586 temp |= FDI_LINK_TRAIN_PATTERN_2;
3587 }
5eddb70b
CW
3588 I915_WRITE(reg, temp);
3589
3590 POSTING_READ(reg);
8db9d77b
ZW
3591 udelay(150);
3592
0206e353 3593 for (i = 0; i < 4; i++) {
5eddb70b
CW
3594 reg = FDI_TX_CTL(pipe);
3595 temp = I915_READ(reg);
8db9d77b
ZW
3596 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3597 temp |= snb_b_fdi_train_param[i];
5eddb70b
CW
3598 I915_WRITE(reg, temp);
3599
3600 POSTING_READ(reg);
8db9d77b
ZW
3601 udelay(500);
3602
fa37d39e
SP
3603 for (retry = 0; retry < 5; retry++) {
3604 reg = FDI_RX_IIR(pipe);
3605 temp = I915_READ(reg);
3606 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3607 if (temp & FDI_RX_SYMBOL_LOCK) {
3608 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
3609 DRM_DEBUG_KMS("FDI train 2 done.\n");
3610 break;
3611 }
3612 udelay(50);
8db9d77b 3613 }
fa37d39e
SP
3614 if (retry < 5)
3615 break;
8db9d77b
ZW
3616 }
3617 if (i == 4)
5eddb70b 3618 DRM_ERROR("FDI train 2 fail!\n");
8db9d77b
ZW
3619
3620 DRM_DEBUG_KMS("FDI train done.\n");
3621}
3622
357555c0
JB
3623/* Manual link training for Ivy Bridge A0 parts */
3624static void ivb_manual_fdi_link_train(struct drm_crtc *crtc)
3625{
3626 struct drm_device *dev = crtc->dev;
3627 struct drm_i915_private *dev_priv = dev->dev_private;
3628 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3629 int pipe = intel_crtc->pipe;
139ccd3f 3630 u32 reg, temp, i, j;
357555c0
JB
3631
3632 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3633 for train result */
3634 reg = FDI_RX_IMR(pipe);
3635 temp = I915_READ(reg);
3636 temp &= ~FDI_RX_SYMBOL_LOCK;
3637 temp &= ~FDI_RX_BIT_LOCK;
3638 I915_WRITE(reg, temp);
3639
3640 POSTING_READ(reg);
3641 udelay(150);
3642
01a415fd
DV
3643 DRM_DEBUG_KMS("FDI_RX_IIR before link train 0x%x\n",
3644 I915_READ(FDI_RX_IIR(pipe)));
3645
139ccd3f
JB
3646 /* Try each vswing and preemphasis setting twice before moving on */
3647 for (j = 0; j < ARRAY_SIZE(snb_b_fdi_train_param) * 2; j++) {
3648 /* disable first in case we need to retry */
3649 reg = FDI_TX_CTL(pipe);
3650 temp = I915_READ(reg);
3651 temp &= ~(FDI_LINK_TRAIN_AUTO | FDI_LINK_TRAIN_NONE_IVB);
3652 temp &= ~FDI_TX_ENABLE;
3653 I915_WRITE(reg, temp);
357555c0 3654
139ccd3f
JB
3655 reg = FDI_RX_CTL(pipe);
3656 temp = I915_READ(reg);
3657 temp &= ~FDI_LINK_TRAIN_AUTO;
3658 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3659 temp &= ~FDI_RX_ENABLE;
3660 I915_WRITE(reg, temp);
357555c0 3661
139ccd3f 3662 /* enable CPU FDI TX and PCH FDI RX */
357555c0
JB
3663 reg = FDI_TX_CTL(pipe);
3664 temp = I915_READ(reg);
139ccd3f 3665 temp &= ~FDI_DP_PORT_WIDTH_MASK;
6e3c9717 3666 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
139ccd3f 3667 temp |= FDI_LINK_TRAIN_PATTERN_1_IVB;
357555c0 3668 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
139ccd3f
JB
3669 temp |= snb_b_fdi_train_param[j/2];
3670 temp |= FDI_COMPOSITE_SYNC;
3671 I915_WRITE(reg, temp | FDI_TX_ENABLE);
357555c0 3672
139ccd3f
JB
3673 I915_WRITE(FDI_RX_MISC(pipe),
3674 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
357555c0 3675
139ccd3f 3676 reg = FDI_RX_CTL(pipe);
357555c0 3677 temp = I915_READ(reg);
139ccd3f
JB
3678 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3679 temp |= FDI_COMPOSITE_SYNC;
3680 I915_WRITE(reg, temp | FDI_RX_ENABLE);
357555c0 3681
139ccd3f
JB
3682 POSTING_READ(reg);
3683 udelay(1); /* should be 0.5us */
357555c0 3684
139ccd3f
JB
3685 for (i = 0; i < 4; i++) {
3686 reg = FDI_RX_IIR(pipe);
3687 temp = I915_READ(reg);
3688 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
357555c0 3689
139ccd3f
JB
3690 if (temp & FDI_RX_BIT_LOCK ||
3691 (I915_READ(reg) & FDI_RX_BIT_LOCK)) {
3692 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
3693 DRM_DEBUG_KMS("FDI train 1 done, level %i.\n",
3694 i);
3695 break;
3696 }
3697 udelay(1); /* should be 0.5us */
3698 }
3699 if (i == 4) {
3700 DRM_DEBUG_KMS("FDI train 1 fail on vswing %d\n", j / 2);
3701 continue;
3702 }
357555c0 3703
139ccd3f 3704 /* Train 2 */
357555c0
JB
3705 reg = FDI_TX_CTL(pipe);
3706 temp = I915_READ(reg);
139ccd3f
JB
3707 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
3708 temp |= FDI_LINK_TRAIN_PATTERN_2_IVB;
3709 I915_WRITE(reg, temp);
3710
3711 reg = FDI_RX_CTL(pipe);
3712 temp = I915_READ(reg);
3713 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3714 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
357555c0
JB
3715 I915_WRITE(reg, temp);
3716
3717 POSTING_READ(reg);
139ccd3f 3718 udelay(2); /* should be 1.5us */
357555c0 3719
139ccd3f
JB
3720 for (i = 0; i < 4; i++) {
3721 reg = FDI_RX_IIR(pipe);
3722 temp = I915_READ(reg);
3723 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
357555c0 3724
139ccd3f
JB
3725 if (temp & FDI_RX_SYMBOL_LOCK ||
3726 (I915_READ(reg) & FDI_RX_SYMBOL_LOCK)) {
3727 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
3728 DRM_DEBUG_KMS("FDI train 2 done, level %i.\n",
3729 i);
3730 goto train_done;
3731 }
3732 udelay(2); /* should be 1.5us */
357555c0 3733 }
139ccd3f
JB
3734 if (i == 4)
3735 DRM_DEBUG_KMS("FDI train 2 fail on vswing %d\n", j / 2);
357555c0 3736 }
357555c0 3737
139ccd3f 3738train_done:
357555c0
JB
3739 DRM_DEBUG_KMS("FDI train done.\n");
3740}
3741
88cefb6c 3742static void ironlake_fdi_pll_enable(struct intel_crtc *intel_crtc)
2c07245f 3743{
88cefb6c 3744 struct drm_device *dev = intel_crtc->base.dev;
2c07245f 3745 struct drm_i915_private *dev_priv = dev->dev_private;
2c07245f 3746 int pipe = intel_crtc->pipe;
5eddb70b 3747 u32 reg, temp;
79e53945 3748
c64e311e 3749
c98e9dcf 3750 /* enable PCH FDI RX PLL, wait warmup plus DMI latency */
5eddb70b
CW
3751 reg = FDI_RX_CTL(pipe);
3752 temp = I915_READ(reg);
627eb5a3 3753 temp &= ~(FDI_DP_PORT_WIDTH_MASK | (0x7 << 16));
6e3c9717 3754 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
dfd07d72 3755 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
5eddb70b
CW
3756 I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);
3757
3758 POSTING_READ(reg);
c98e9dcf
JB
3759 udelay(200);
3760
3761 /* Switch from Rawclk to PCDclk */
5eddb70b
CW
3762 temp = I915_READ(reg);
3763 I915_WRITE(reg, temp | FDI_PCDCLK);
3764
3765 POSTING_READ(reg);
c98e9dcf
JB
3766 udelay(200);
3767
20749730
PZ
3768 /* Enable CPU FDI TX PLL, always on for Ironlake */
3769 reg = FDI_TX_CTL(pipe);
3770 temp = I915_READ(reg);
3771 if ((temp & FDI_TX_PLL_ENABLE) == 0) {
3772 I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);
5eddb70b 3773
20749730
PZ
3774 POSTING_READ(reg);
3775 udelay(100);
6be4a607 3776 }
0e23b99d
JB
3777}
3778
88cefb6c
DV
3779static void ironlake_fdi_pll_disable(struct intel_crtc *intel_crtc)
3780{
3781 struct drm_device *dev = intel_crtc->base.dev;
3782 struct drm_i915_private *dev_priv = dev->dev_private;
3783 int pipe = intel_crtc->pipe;
3784 u32 reg, temp;
3785
3786 /* Switch from PCDclk to Rawclk */
3787 reg = FDI_RX_CTL(pipe);
3788 temp = I915_READ(reg);
3789 I915_WRITE(reg, temp & ~FDI_PCDCLK);
3790
3791 /* Disable CPU FDI TX PLL */
3792 reg = FDI_TX_CTL(pipe);
3793 temp = I915_READ(reg);
3794 I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE);
3795
3796 POSTING_READ(reg);
3797 udelay(100);
3798
3799 reg = FDI_RX_CTL(pipe);
3800 temp = I915_READ(reg);
3801 I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE);
3802
3803 /* Wait for the clocks to turn off. */
3804 POSTING_READ(reg);
3805 udelay(100);
3806}
3807
0fc932b8
JB
3808static void ironlake_fdi_disable(struct drm_crtc *crtc)
3809{
3810 struct drm_device *dev = crtc->dev;
3811 struct drm_i915_private *dev_priv = dev->dev_private;
3812 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3813 int pipe = intel_crtc->pipe;
3814 u32 reg, temp;
3815
3816 /* disable CPU FDI tx and PCH FDI rx */
3817 reg = FDI_TX_CTL(pipe);
3818 temp = I915_READ(reg);
3819 I915_WRITE(reg, temp & ~FDI_TX_ENABLE);
3820 POSTING_READ(reg);
3821
3822 reg = FDI_RX_CTL(pipe);
3823 temp = I915_READ(reg);
3824 temp &= ~(0x7 << 16);
dfd07d72 3825 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
0fc932b8
JB
3826 I915_WRITE(reg, temp & ~FDI_RX_ENABLE);
3827
3828 POSTING_READ(reg);
3829 udelay(100);
3830
3831 /* Ironlake workaround, disable clock pointer after downing FDI */
eba905b2 3832 if (HAS_PCH_IBX(dev))
6f06ce18 3833 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
0fc932b8
JB
3834
3835 /* still set train pattern 1 */
3836 reg = FDI_TX_CTL(pipe);
3837 temp = I915_READ(reg);
3838 temp &= ~FDI_LINK_TRAIN_NONE;
3839 temp |= FDI_LINK_TRAIN_PATTERN_1;
3840 I915_WRITE(reg, temp);
3841
3842 reg = FDI_RX_CTL(pipe);
3843 temp = I915_READ(reg);
3844 if (HAS_PCH_CPT(dev)) {
3845 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3846 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3847 } else {
3848 temp &= ~FDI_LINK_TRAIN_NONE;
3849 temp |= FDI_LINK_TRAIN_PATTERN_1;
3850 }
3851 /* BPC in FDI rx is consistent with that in PIPECONF */
3852 temp &= ~(0x07 << 16);
dfd07d72 3853 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
0fc932b8
JB
3854 I915_WRITE(reg, temp);
3855
3856 POSTING_READ(reg);
3857 udelay(100);
3858}
3859
5dce5b93
CW
3860bool intel_has_pending_fb_unpin(struct drm_device *dev)
3861{
3862 struct intel_crtc *crtc;
3863
3864 /* Note that we don't need to be called with mode_config.lock here
3865 * as our list of CRTC objects is static for the lifetime of the
3866 * device and so cannot disappear as we iterate. Similarly, we can
3867 * happily treat the predicates as racy, atomic checks as userspace
3868 * cannot claim and pin a new fb without at least acquring the
3869 * struct_mutex and so serialising with us.
3870 */
d3fcc808 3871 for_each_intel_crtc(dev, crtc) {
5dce5b93
CW
3872 if (atomic_read(&crtc->unpin_work_count) == 0)
3873 continue;
3874
3875 if (crtc->unpin_work)
3876 intel_wait_for_vblank(dev, crtc->pipe);
3877
3878 return true;
3879 }
3880
3881 return false;
3882}
3883
d6bbafa1
CW
3884static void page_flip_completed(struct intel_crtc *intel_crtc)
3885{
3886 struct drm_i915_private *dev_priv = to_i915(intel_crtc->base.dev);
3887 struct intel_unpin_work *work = intel_crtc->unpin_work;
3888
3889 /* ensure that the unpin work is consistent wrt ->pending. */
3890 smp_rmb();
3891 intel_crtc->unpin_work = NULL;
3892
3893 if (work->event)
3894 drm_send_vblank_event(intel_crtc->base.dev,
3895 intel_crtc->pipe,
3896 work->event);
3897
3898 drm_crtc_vblank_put(&intel_crtc->base);
3899
3900 wake_up_all(&dev_priv->pending_flip_queue);
3901 queue_work(dev_priv->wq, &work->work);
3902
3903 trace_i915_flip_complete(intel_crtc->plane,
3904 work->pending_flip_obj);
3905}
3906
46a55d30 3907void intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc)
e6c3a2a6 3908{
0f91128d 3909 struct drm_device *dev = crtc->dev;
5bb61643 3910 struct drm_i915_private *dev_priv = dev->dev_private;
e6c3a2a6 3911
2c10d571 3912 WARN_ON(waitqueue_active(&dev_priv->pending_flip_queue));
9c787942
CW
3913 if (WARN_ON(wait_event_timeout(dev_priv->pending_flip_queue,
3914 !intel_crtc_has_pending_flip(crtc),
3915 60*HZ) == 0)) {
3916 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2c10d571 3917
5e2d7afc 3918 spin_lock_irq(&dev->event_lock);
9c787942
CW
3919 if (intel_crtc->unpin_work) {
3920 WARN_ONCE(1, "Removing stuck page flip\n");
3921 page_flip_completed(intel_crtc);
3922 }
5e2d7afc 3923 spin_unlock_irq(&dev->event_lock);
9c787942 3924 }
5bb61643 3925
975d568a
CW
3926 if (crtc->primary->fb) {
3927 mutex_lock(&dev->struct_mutex);
3928 intel_finish_fb(crtc->primary->fb);
3929 mutex_unlock(&dev->struct_mutex);
3930 }
e6c3a2a6
CW
3931}
3932
e615efe4
ED
3933/* Program iCLKIP clock to the desired frequency */
3934static void lpt_program_iclkip(struct drm_crtc *crtc)
3935{
3936 struct drm_device *dev = crtc->dev;
3937 struct drm_i915_private *dev_priv = dev->dev_private;
6e3c9717 3938 int clock = to_intel_crtc(crtc)->config->base.adjusted_mode.crtc_clock;
e615efe4
ED
3939 u32 divsel, phaseinc, auxdiv, phasedir = 0;
3940 u32 temp;
3941
a580516d 3942 mutex_lock(&dev_priv->sb_lock);
09153000 3943
e615efe4
ED
3944 /* It is necessary to ungate the pixclk gate prior to programming
3945 * the divisors, and gate it back when it is done.
3946 */
3947 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_GATE);
3948
3949 /* Disable SSCCTL */
3950 intel_sbi_write(dev_priv, SBI_SSCCTL6,
988d6ee8
PZ
3951 intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK) |
3952 SBI_SSCCTL_DISABLE,
3953 SBI_ICLK);
e615efe4
ED
3954
3955 /* 20MHz is a corner case which is out of range for the 7-bit divisor */
12d7ceed 3956 if (clock == 20000) {
e615efe4
ED
3957 auxdiv = 1;
3958 divsel = 0x41;
3959 phaseinc = 0x20;
3960 } else {
3961 /* The iCLK virtual clock root frequency is in MHz,
241bfc38
DL
3962 * but the adjusted_mode->crtc_clock in in KHz. To get the
3963 * divisors, it is necessary to divide one by another, so we
e615efe4
ED
3964 * convert the virtual clock precision to KHz here for higher
3965 * precision.
3966 */
3967 u32 iclk_virtual_root_freq = 172800 * 1000;
3968 u32 iclk_pi_range = 64;
3969 u32 desired_divisor, msb_divisor_value, pi_value;
3970
12d7ceed 3971 desired_divisor = (iclk_virtual_root_freq / clock);
e615efe4
ED
3972 msb_divisor_value = desired_divisor / iclk_pi_range;
3973 pi_value = desired_divisor % iclk_pi_range;
3974
3975 auxdiv = 0;
3976 divsel = msb_divisor_value - 2;
3977 phaseinc = pi_value;
3978 }
3979
3980 /* This should not happen with any sane values */
3981 WARN_ON(SBI_SSCDIVINTPHASE_DIVSEL(divsel) &
3982 ~SBI_SSCDIVINTPHASE_DIVSEL_MASK);
3983 WARN_ON(SBI_SSCDIVINTPHASE_DIR(phasedir) &
3984 ~SBI_SSCDIVINTPHASE_INCVAL_MASK);
3985
3986 DRM_DEBUG_KMS("iCLKIP clock: found settings for %dKHz refresh rate: auxdiv=%x, divsel=%x, phasedir=%x, phaseinc=%x\n",
12d7ceed 3987 clock,
e615efe4
ED
3988 auxdiv,
3989 divsel,
3990 phasedir,
3991 phaseinc);
3992
3993 /* Program SSCDIVINTPHASE6 */
988d6ee8 3994 temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
e615efe4
ED
3995 temp &= ~SBI_SSCDIVINTPHASE_DIVSEL_MASK;
3996 temp |= SBI_SSCDIVINTPHASE_DIVSEL(divsel);
3997 temp &= ~SBI_SSCDIVINTPHASE_INCVAL_MASK;
3998 temp |= SBI_SSCDIVINTPHASE_INCVAL(phaseinc);
3999 temp |= SBI_SSCDIVINTPHASE_DIR(phasedir);
4000 temp |= SBI_SSCDIVINTPHASE_PROPAGATE;
988d6ee8 4001 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE6, temp, SBI_ICLK);
e615efe4
ED
4002
4003 /* Program SSCAUXDIV */
988d6ee8 4004 temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
e615efe4
ED
4005 temp &= ~SBI_SSCAUXDIV_FINALDIV2SEL(1);
4006 temp |= SBI_SSCAUXDIV_FINALDIV2SEL(auxdiv);
988d6ee8 4007 intel_sbi_write(dev_priv, SBI_SSCAUXDIV6, temp, SBI_ICLK);
e615efe4
ED
4008
4009 /* Enable modulator and associated divider */
988d6ee8 4010 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
e615efe4 4011 temp &= ~SBI_SSCCTL_DISABLE;
988d6ee8 4012 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
e615efe4
ED
4013
4014 /* Wait for initialization time */
4015 udelay(24);
4016
4017 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_UNGATE);
09153000 4018
a580516d 4019 mutex_unlock(&dev_priv->sb_lock);
e615efe4
ED
4020}
4021
275f01b2
DV
4022static void ironlake_pch_transcoder_set_timings(struct intel_crtc *crtc,
4023 enum pipe pch_transcoder)
4024{
4025 struct drm_device *dev = crtc->base.dev;
4026 struct drm_i915_private *dev_priv = dev->dev_private;
6e3c9717 4027 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
275f01b2
DV
4028
4029 I915_WRITE(PCH_TRANS_HTOTAL(pch_transcoder),
4030 I915_READ(HTOTAL(cpu_transcoder)));
4031 I915_WRITE(PCH_TRANS_HBLANK(pch_transcoder),
4032 I915_READ(HBLANK(cpu_transcoder)));
4033 I915_WRITE(PCH_TRANS_HSYNC(pch_transcoder),
4034 I915_READ(HSYNC(cpu_transcoder)));
4035
4036 I915_WRITE(PCH_TRANS_VTOTAL(pch_transcoder),
4037 I915_READ(VTOTAL(cpu_transcoder)));
4038 I915_WRITE(PCH_TRANS_VBLANK(pch_transcoder),
4039 I915_READ(VBLANK(cpu_transcoder)));
4040 I915_WRITE(PCH_TRANS_VSYNC(pch_transcoder),
4041 I915_READ(VSYNC(cpu_transcoder)));
4042 I915_WRITE(PCH_TRANS_VSYNCSHIFT(pch_transcoder),
4043 I915_READ(VSYNCSHIFT(cpu_transcoder)));
4044}
4045
003632d9 4046static void cpt_set_fdi_bc_bifurcation(struct drm_device *dev, bool enable)
1fbc0d78
DV
4047{
4048 struct drm_i915_private *dev_priv = dev->dev_private;
4049 uint32_t temp;
4050
4051 temp = I915_READ(SOUTH_CHICKEN1);
003632d9 4052 if (!!(temp & FDI_BC_BIFURCATION_SELECT) == enable)
1fbc0d78
DV
4053 return;
4054
4055 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
4056 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
4057
003632d9
ACO
4058 temp &= ~FDI_BC_BIFURCATION_SELECT;
4059 if (enable)
4060 temp |= FDI_BC_BIFURCATION_SELECT;
4061
4062 DRM_DEBUG_KMS("%sabling fdi C rx\n", enable ? "en" : "dis");
1fbc0d78
DV
4063 I915_WRITE(SOUTH_CHICKEN1, temp);
4064 POSTING_READ(SOUTH_CHICKEN1);
4065}
4066
4067static void ivybridge_update_fdi_bc_bifurcation(struct intel_crtc *intel_crtc)
4068{
4069 struct drm_device *dev = intel_crtc->base.dev;
1fbc0d78
DV
4070
4071 switch (intel_crtc->pipe) {
4072 case PIPE_A:
4073 break;
4074 case PIPE_B:
6e3c9717 4075 if (intel_crtc->config->fdi_lanes > 2)
003632d9 4076 cpt_set_fdi_bc_bifurcation(dev, false);
1fbc0d78 4077 else
003632d9 4078 cpt_set_fdi_bc_bifurcation(dev, true);
1fbc0d78
DV
4079
4080 break;
4081 case PIPE_C:
003632d9 4082 cpt_set_fdi_bc_bifurcation(dev, true);
1fbc0d78
DV
4083
4084 break;
4085 default:
4086 BUG();
4087 }
4088}
4089
f67a559d
JB
4090/*
4091 * Enable PCH resources required for PCH ports:
4092 * - PCH PLLs
4093 * - FDI training & RX/TX
4094 * - update transcoder timings
4095 * - DP transcoding bits
4096 * - transcoder
4097 */
4098static void ironlake_pch_enable(struct drm_crtc *crtc)
0e23b99d
JB
4099{
4100 struct drm_device *dev = crtc->dev;
4101 struct drm_i915_private *dev_priv = dev->dev_private;
4102 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4103 int pipe = intel_crtc->pipe;
ee7b9f93 4104 u32 reg, temp;
2c07245f 4105
ab9412ba 4106 assert_pch_transcoder_disabled(dev_priv, pipe);
e7e164db 4107
1fbc0d78
DV
4108 if (IS_IVYBRIDGE(dev))
4109 ivybridge_update_fdi_bc_bifurcation(intel_crtc);
4110
cd986abb
DV
4111 /* Write the TU size bits before fdi link training, so that error
4112 * detection works. */
4113 I915_WRITE(FDI_RX_TUSIZE1(pipe),
4114 I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);
4115
c98e9dcf 4116 /* For PCH output, training FDI link */
674cf967 4117 dev_priv->display.fdi_link_train(crtc);
2c07245f 4118
3ad8a208
DV
4119 /* We need to program the right clock selection before writing the pixel
4120 * mutliplier into the DPLL. */
303b81e0 4121 if (HAS_PCH_CPT(dev)) {
ee7b9f93 4122 u32 sel;
4b645f14 4123
c98e9dcf 4124 temp = I915_READ(PCH_DPLL_SEL);
11887397
DV
4125 temp |= TRANS_DPLL_ENABLE(pipe);
4126 sel = TRANS_DPLLB_SEL(pipe);
6e3c9717 4127 if (intel_crtc->config->shared_dpll == DPLL_ID_PCH_PLL_B)
ee7b9f93
JB
4128 temp |= sel;
4129 else
4130 temp &= ~sel;
c98e9dcf 4131 I915_WRITE(PCH_DPLL_SEL, temp);
c98e9dcf 4132 }
5eddb70b 4133
3ad8a208
DV
4134 /* XXX: pch pll's can be enabled any time before we enable the PCH
4135 * transcoder, and we actually should do this to not upset any PCH
4136 * transcoder that already use the clock when we share it.
4137 *
4138 * Note that enable_shared_dpll tries to do the right thing, but
4139 * get_shared_dpll unconditionally resets the pll - we need that to have
4140 * the right LVDS enable sequence. */
85b3894f 4141 intel_enable_shared_dpll(intel_crtc);
3ad8a208 4142
d9b6cb56
JB
4143 /* set transcoder timing, panel must allow it */
4144 assert_panel_unlocked(dev_priv, pipe);
275f01b2 4145 ironlake_pch_transcoder_set_timings(intel_crtc, pipe);
8db9d77b 4146
303b81e0 4147 intel_fdi_normal_train(crtc);
5e84e1a4 4148
c98e9dcf 4149 /* For PCH DP, enable TRANS_DP_CTL */
6e3c9717 4150 if (HAS_PCH_CPT(dev) && intel_crtc->config->has_dp_encoder) {
dfd07d72 4151 u32 bpc = (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) >> 5;
5eddb70b
CW
4152 reg = TRANS_DP_CTL(pipe);
4153 temp = I915_READ(reg);
4154 temp &= ~(TRANS_DP_PORT_SEL_MASK |
220cad3c
EA
4155 TRANS_DP_SYNC_MASK |
4156 TRANS_DP_BPC_MASK);
e3ef4479 4157 temp |= TRANS_DP_OUTPUT_ENABLE;
9325c9f0 4158 temp |= bpc << 9; /* same format but at 11:9 */
c98e9dcf
JB
4159
4160 if (crtc->mode.flags & DRM_MODE_FLAG_PHSYNC)
5eddb70b 4161 temp |= TRANS_DP_HSYNC_ACTIVE_HIGH;
c98e9dcf 4162 if (crtc->mode.flags & DRM_MODE_FLAG_PVSYNC)
5eddb70b 4163 temp |= TRANS_DP_VSYNC_ACTIVE_HIGH;
c98e9dcf
JB
4164
4165 switch (intel_trans_dp_port_sel(crtc)) {
4166 case PCH_DP_B:
5eddb70b 4167 temp |= TRANS_DP_PORT_SEL_B;
c98e9dcf
JB
4168 break;
4169 case PCH_DP_C:
5eddb70b 4170 temp |= TRANS_DP_PORT_SEL_C;
c98e9dcf
JB
4171 break;
4172 case PCH_DP_D:
5eddb70b 4173 temp |= TRANS_DP_PORT_SEL_D;
c98e9dcf
JB
4174 break;
4175 default:
e95d41e1 4176 BUG();
32f9d658 4177 }
2c07245f 4178
5eddb70b 4179 I915_WRITE(reg, temp);
6be4a607 4180 }
b52eb4dc 4181
b8a4f404 4182 ironlake_enable_pch_transcoder(dev_priv, pipe);
f67a559d
JB
4183}
4184
1507e5bd
PZ
4185static void lpt_pch_enable(struct drm_crtc *crtc)
4186{
4187 struct drm_device *dev = crtc->dev;
4188 struct drm_i915_private *dev_priv = dev->dev_private;
4189 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6e3c9717 4190 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
1507e5bd 4191
ab9412ba 4192 assert_pch_transcoder_disabled(dev_priv, TRANSCODER_A);
1507e5bd 4193
8c52b5e8 4194 lpt_program_iclkip(crtc);
1507e5bd 4195
0540e488 4196 /* Set transcoder timing. */
275f01b2 4197 ironlake_pch_transcoder_set_timings(intel_crtc, PIPE_A);
1507e5bd 4198
937bb610 4199 lpt_enable_pch_transcoder(dev_priv, cpu_transcoder);
f67a559d
JB
4200}
4201
716c2e55 4202void intel_put_shared_dpll(struct intel_crtc *crtc)
ee7b9f93 4203{
e2b78267 4204 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
ee7b9f93
JB
4205
4206 if (pll == NULL)
4207 return;
4208
3e369b76 4209 if (!(pll->config.crtc_mask & (1 << crtc->pipe))) {
1e6f2ddc 4210 WARN(1, "bad %s crtc mask\n", pll->name);
ee7b9f93
JB
4211 return;
4212 }
4213
3e369b76
ACO
4214 pll->config.crtc_mask &= ~(1 << crtc->pipe);
4215 if (pll->config.crtc_mask == 0) {
f4a091c7
DV
4216 WARN_ON(pll->on);
4217 WARN_ON(pll->active);
4218 }
4219
6e3c9717 4220 crtc->config->shared_dpll = DPLL_ID_PRIVATE;
ee7b9f93
JB
4221}
4222
190f68c5
ACO
4223struct intel_shared_dpll *intel_get_shared_dpll(struct intel_crtc *crtc,
4224 struct intel_crtc_state *crtc_state)
ee7b9f93 4225{
e2b78267 4226 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
8bd31e67 4227 struct intel_shared_dpll *pll;
e2b78267 4228 enum intel_dpll_id i;
ee7b9f93 4229
98b6bd99
DV
4230 if (HAS_PCH_IBX(dev_priv->dev)) {
4231 /* Ironlake PCH has a fixed PLL->PCH pipe mapping. */
d94ab068 4232 i = (enum intel_dpll_id) crtc->pipe;
e72f9fbf 4233 pll = &dev_priv->shared_dplls[i];
98b6bd99 4234
46edb027
DV
4235 DRM_DEBUG_KMS("CRTC:%d using pre-allocated %s\n",
4236 crtc->base.base.id, pll->name);
98b6bd99 4237
8bd31e67 4238 WARN_ON(pll->new_config->crtc_mask);
f2a69f44 4239
98b6bd99
DV
4240 goto found;
4241 }
4242
bcddf610
S
4243 if (IS_BROXTON(dev_priv->dev)) {
4244 /* PLL is attached to port in bxt */
4245 struct intel_encoder *encoder;
4246 struct intel_digital_port *intel_dig_port;
4247
4248 encoder = intel_ddi_get_crtc_new_encoder(crtc_state);
4249 if (WARN_ON(!encoder))
4250 return NULL;
4251
4252 intel_dig_port = enc_to_dig_port(&encoder->base);
4253 /* 1:1 mapping between ports and PLLs */
4254 i = (enum intel_dpll_id)intel_dig_port->port;
4255 pll = &dev_priv->shared_dplls[i];
4256 DRM_DEBUG_KMS("CRTC:%d using pre-allocated %s\n",
4257 crtc->base.base.id, pll->name);
4258 WARN_ON(pll->new_config->crtc_mask);
4259
4260 goto found;
4261 }
4262
e72f9fbf
DV
4263 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
4264 pll = &dev_priv->shared_dplls[i];
ee7b9f93
JB
4265
4266 /* Only want to check enabled timings first */
8bd31e67 4267 if (pll->new_config->crtc_mask == 0)
ee7b9f93
JB
4268 continue;
4269
190f68c5 4270 if (memcmp(&crtc_state->dpll_hw_state,
8bd31e67
ACO
4271 &pll->new_config->hw_state,
4272 sizeof(pll->new_config->hw_state)) == 0) {
4273 DRM_DEBUG_KMS("CRTC:%d sharing existing %s (crtc mask 0x%08x, ative %d)\n",
1e6f2ddc 4274 crtc->base.base.id, pll->name,
8bd31e67
ACO
4275 pll->new_config->crtc_mask,
4276 pll->active);
ee7b9f93
JB
4277 goto found;
4278 }
4279 }
4280
4281 /* Ok no matching timings, maybe there's a free one? */
e72f9fbf
DV
4282 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
4283 pll = &dev_priv->shared_dplls[i];
8bd31e67 4284 if (pll->new_config->crtc_mask == 0) {
46edb027
DV
4285 DRM_DEBUG_KMS("CRTC:%d allocated %s\n",
4286 crtc->base.base.id, pll->name);
ee7b9f93
JB
4287 goto found;
4288 }
4289 }
4290
4291 return NULL;
4292
4293found:
8bd31e67 4294 if (pll->new_config->crtc_mask == 0)
190f68c5 4295 pll->new_config->hw_state = crtc_state->dpll_hw_state;
f2a69f44 4296
190f68c5 4297 crtc_state->shared_dpll = i;
46edb027
DV
4298 DRM_DEBUG_DRIVER("using %s for pipe %c\n", pll->name,
4299 pipe_name(crtc->pipe));
ee7b9f93 4300
8bd31e67 4301 pll->new_config->crtc_mask |= 1 << crtc->pipe;
e04c7350 4302
ee7b9f93
JB
4303 return pll;
4304}
4305
8bd31e67
ACO
4306/**
4307 * intel_shared_dpll_start_config - start a new PLL staged config
4308 * @dev_priv: DRM device
4309 * @clear_pipes: mask of pipes that will have their PLLs freed
4310 *
4311 * Starts a new PLL staged config, copying the current config but
4312 * releasing the references of pipes specified in clear_pipes.
4313 */
4314static int intel_shared_dpll_start_config(struct drm_i915_private *dev_priv,
4315 unsigned clear_pipes)
4316{
4317 struct intel_shared_dpll *pll;
4318 enum intel_dpll_id i;
4319
4320 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
4321 pll = &dev_priv->shared_dplls[i];
4322
4323 pll->new_config = kmemdup(&pll->config, sizeof pll->config,
4324 GFP_KERNEL);
4325 if (!pll->new_config)
4326 goto cleanup;
4327
4328 pll->new_config->crtc_mask &= ~clear_pipes;
4329 }
4330
4331 return 0;
4332
4333cleanup:
4334 while (--i >= 0) {
4335 pll = &dev_priv->shared_dplls[i];
f354d733 4336 kfree(pll->new_config);
8bd31e67
ACO
4337 pll->new_config = NULL;
4338 }
4339
4340 return -ENOMEM;
4341}
4342
4343static void intel_shared_dpll_commit(struct drm_i915_private *dev_priv)
4344{
4345 struct intel_shared_dpll *pll;
4346 enum intel_dpll_id i;
4347
4348 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
4349 pll = &dev_priv->shared_dplls[i];
4350
4351 WARN_ON(pll->new_config == &pll->config);
4352
4353 pll->config = *pll->new_config;
4354 kfree(pll->new_config);
4355 pll->new_config = NULL;
4356 }
4357}
4358
4359static void intel_shared_dpll_abort_config(struct drm_i915_private *dev_priv)
4360{
4361 struct intel_shared_dpll *pll;
4362 enum intel_dpll_id i;
4363
4364 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
4365 pll = &dev_priv->shared_dplls[i];
4366
4367 WARN_ON(pll->new_config == &pll->config);
4368
4369 kfree(pll->new_config);
4370 pll->new_config = NULL;
4371 }
4372}
4373
a1520318 4374static void cpt_verify_modeset(struct drm_device *dev, int pipe)
d4270e57
JB
4375{
4376 struct drm_i915_private *dev_priv = dev->dev_private;
23670b32 4377 int dslreg = PIPEDSL(pipe);
d4270e57
JB
4378 u32 temp;
4379
4380 temp = I915_READ(dslreg);
4381 udelay(500);
4382 if (wait_for(I915_READ(dslreg) != temp, 5)) {
d4270e57 4383 if (wait_for(I915_READ(dslreg) != temp, 5))
84f44ce7 4384 DRM_ERROR("mode set failed: pipe %c stuck\n", pipe_name(pipe));
d4270e57
JB
4385 }
4386}
4387
a1b2278e
CK
4388/**
4389 * skl_update_scaler_users - Stages update to crtc's scaler state
4390 * @intel_crtc: crtc
4391 * @crtc_state: crtc_state
4392 * @plane: plane (NULL indicates crtc is requesting update)
4393 * @plane_state: plane's state
4394 * @force_detach: request unconditional detachment of scaler
4395 *
4396 * This function updates scaler state for requested plane or crtc.
4397 * To request scaler usage update for a plane, caller shall pass plane pointer.
4398 * To request scaler usage update for crtc, caller shall pass plane pointer
4399 * as NULL.
4400 *
4401 * Return
4402 * 0 - scaler_usage updated successfully
4403 * error - requested scaling cannot be supported or other error condition
4404 */
4405int
4406skl_update_scaler_users(
4407 struct intel_crtc *intel_crtc, struct intel_crtc_state *crtc_state,
4408 struct intel_plane *intel_plane, struct intel_plane_state *plane_state,
4409 int force_detach)
4410{
4411 int need_scaling;
4412 int idx;
4413 int src_w, src_h, dst_w, dst_h;
4414 int *scaler_id;
4415 struct drm_framebuffer *fb;
4416 struct intel_crtc_scaler_state *scaler_state;
6156a456 4417 unsigned int rotation;
a1b2278e
CK
4418
4419 if (!intel_crtc || !crtc_state)
4420 return 0;
4421
4422 scaler_state = &crtc_state->scaler_state;
4423
4424 idx = intel_plane ? drm_plane_index(&intel_plane->base) : SKL_CRTC_INDEX;
4425 fb = intel_plane ? plane_state->base.fb : NULL;
4426
4427 if (intel_plane) {
4428 src_w = drm_rect_width(&plane_state->src) >> 16;
4429 src_h = drm_rect_height(&plane_state->src) >> 16;
4430 dst_w = drm_rect_width(&plane_state->dst);
4431 dst_h = drm_rect_height(&plane_state->dst);
4432 scaler_id = &plane_state->scaler_id;
6156a456 4433 rotation = plane_state->base.rotation;
a1b2278e
CK
4434 } else {
4435 struct drm_display_mode *adjusted_mode =
4436 &crtc_state->base.adjusted_mode;
4437 src_w = crtc_state->pipe_src_w;
4438 src_h = crtc_state->pipe_src_h;
4439 dst_w = adjusted_mode->hdisplay;
4440 dst_h = adjusted_mode->vdisplay;
4441 scaler_id = &scaler_state->scaler_id;
6156a456 4442 rotation = DRM_ROTATE_0;
a1b2278e 4443 }
6156a456
CK
4444
4445 need_scaling = intel_rotation_90_or_270(rotation) ?
4446 (src_h != dst_w || src_w != dst_h):
4447 (src_w != dst_w || src_h != dst_h);
a1b2278e
CK
4448
4449 /*
4450 * if plane is being disabled or scaler is no more required or force detach
4451 * - free scaler binded to this plane/crtc
4452 * - in order to do this, update crtc->scaler_usage
4453 *
4454 * Here scaler state in crtc_state is set free so that
4455 * scaler can be assigned to other user. Actual register
4456 * update to free the scaler is done in plane/panel-fit programming.
4457 * For this purpose crtc/plane_state->scaler_id isn't reset here.
4458 */
4459 if (force_detach || !need_scaling || (intel_plane &&
4460 (!fb || !plane_state->visible))) {
4461 if (*scaler_id >= 0) {
4462 scaler_state->scaler_users &= ~(1 << idx);
4463 scaler_state->scalers[*scaler_id].in_use = 0;
4464
4465 DRM_DEBUG_KMS("Staged freeing scaler id %d.%d from %s:%d "
4466 "crtc_state = %p scaler_users = 0x%x\n",
4467 intel_crtc->pipe, *scaler_id, intel_plane ? "PLANE" : "CRTC",
4468 intel_plane ? intel_plane->base.base.id :
4469 intel_crtc->base.base.id, crtc_state,
4470 scaler_state->scaler_users);
4471 *scaler_id = -1;
4472 }
4473 return 0;
4474 }
4475
4476 /* range checks */
4477 if (src_w < SKL_MIN_SRC_W || src_h < SKL_MIN_SRC_H ||
4478 dst_w < SKL_MIN_DST_W || dst_h < SKL_MIN_DST_H ||
4479
4480 src_w > SKL_MAX_SRC_W || src_h > SKL_MAX_SRC_H ||
4481 dst_w > SKL_MAX_DST_W || dst_h > SKL_MAX_DST_H) {
4482 DRM_DEBUG_KMS("%s:%d scaler_user index %u.%u: src %ux%u dst %ux%u "
4483 "size is out of scaler range\n",
4484 intel_plane ? "PLANE" : "CRTC",
4485 intel_plane ? intel_plane->base.base.id : intel_crtc->base.base.id,
4486 intel_crtc->pipe, idx, src_w, src_h, dst_w, dst_h);
4487 return -EINVAL;
4488 }
4489
4490 /* check colorkey */
225c228a
CK
4491 if (WARN_ON(intel_plane &&
4492 intel_plane->ckey.flags != I915_SET_COLORKEY_NONE)) {
4493 DRM_DEBUG_KMS("PLANE:%d scaling %ux%u->%ux%u not allowed with colorkey",
4494 intel_plane->base.base.id, src_w, src_h, dst_w, dst_h);
a1b2278e
CK
4495 return -EINVAL;
4496 }
4497
4498 /* Check src format */
4499 if (intel_plane) {
4500 switch (fb->pixel_format) {
4501 case DRM_FORMAT_RGB565:
4502 case DRM_FORMAT_XBGR8888:
4503 case DRM_FORMAT_XRGB8888:
4504 case DRM_FORMAT_ABGR8888:
4505 case DRM_FORMAT_ARGB8888:
4506 case DRM_FORMAT_XRGB2101010:
a1b2278e 4507 case DRM_FORMAT_XBGR2101010:
a1b2278e
CK
4508 case DRM_FORMAT_YUYV:
4509 case DRM_FORMAT_YVYU:
4510 case DRM_FORMAT_UYVY:
4511 case DRM_FORMAT_VYUY:
4512 break;
4513 default:
4514 DRM_DEBUG_KMS("PLANE:%d FB:%d unsupported scaling format 0x%x\n",
4515 intel_plane->base.base.id, fb->base.id, fb->pixel_format);
4516 return -EINVAL;
4517 }
4518 }
4519
4520 /* mark this plane as a scaler user in crtc_state */
4521 scaler_state->scaler_users |= (1 << idx);
4522 DRM_DEBUG_KMS("%s:%d staged scaling request for %ux%u->%ux%u "
4523 "crtc_state = %p scaler_users = 0x%x\n",
4524 intel_plane ? "PLANE" : "CRTC",
4525 intel_plane ? intel_plane->base.base.id : intel_crtc->base.base.id,
4526 src_w, src_h, dst_w, dst_h, crtc_state, scaler_state->scaler_users);
4527 return 0;
4528}
4529
4530static void skylake_pfit_update(struct intel_crtc *crtc, int enable)
bd2e244f
JB
4531{
4532 struct drm_device *dev = crtc->base.dev;
4533 struct drm_i915_private *dev_priv = dev->dev_private;
4534 int pipe = crtc->pipe;
a1b2278e
CK
4535 struct intel_crtc_scaler_state *scaler_state =
4536 &crtc->config->scaler_state;
4537
4538 DRM_DEBUG_KMS("for crtc_state = %p\n", crtc->config);
4539
4540 /* To update pfit, first update scaler state */
4541 skl_update_scaler_users(crtc, crtc->config, NULL, NULL, !enable);
4542 intel_atomic_setup_scalers(crtc->base.dev, crtc, crtc->config);
4543 skl_detach_scalers(crtc);
4544 if (!enable)
4545 return;
bd2e244f 4546
6e3c9717 4547 if (crtc->config->pch_pfit.enabled) {
a1b2278e
CK
4548 int id;
4549
4550 if (WARN_ON(crtc->config->scaler_state.scaler_id < 0)) {
4551 DRM_ERROR("Requesting pfit without getting a scaler first\n");
4552 return;
4553 }
4554
4555 id = scaler_state->scaler_id;
4556 I915_WRITE(SKL_PS_CTRL(pipe, id), PS_SCALER_EN |
4557 PS_FILTER_MEDIUM | scaler_state->scalers[id].mode);
4558 I915_WRITE(SKL_PS_WIN_POS(pipe, id), crtc->config->pch_pfit.pos);
4559 I915_WRITE(SKL_PS_WIN_SZ(pipe, id), crtc->config->pch_pfit.size);
4560
4561 DRM_DEBUG_KMS("for crtc_state = %p scaler_id = %d\n", crtc->config, id);
bd2e244f
JB
4562 }
4563}
4564
b074cec8
JB
4565static void ironlake_pfit_enable(struct intel_crtc *crtc)
4566{
4567 struct drm_device *dev = crtc->base.dev;
4568 struct drm_i915_private *dev_priv = dev->dev_private;
4569 int pipe = crtc->pipe;
4570
6e3c9717 4571 if (crtc->config->pch_pfit.enabled) {
b074cec8
JB
4572 /* Force use of hard-coded filter coefficients
4573 * as some pre-programmed values are broken,
4574 * e.g. x201.
4575 */
4576 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
4577 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3 |
4578 PF_PIPE_SEL_IVB(pipe));
4579 else
4580 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3);
6e3c9717
ACO
4581 I915_WRITE(PF_WIN_POS(pipe), crtc->config->pch_pfit.pos);
4582 I915_WRITE(PF_WIN_SZ(pipe), crtc->config->pch_pfit.size);
d4270e57
JB
4583 }
4584}
4585
4a3b8769 4586static void intel_enable_sprite_planes(struct drm_crtc *crtc)
bb53d4ae
VS
4587{
4588 struct drm_device *dev = crtc->dev;
4589 enum pipe pipe = to_intel_crtc(crtc)->pipe;
af2b653b 4590 struct drm_plane *plane;
bb53d4ae
VS
4591 struct intel_plane *intel_plane;
4592
af2b653b
MR
4593 drm_for_each_legacy_plane(plane, &dev->mode_config.plane_list) {
4594 intel_plane = to_intel_plane(plane);
bb53d4ae
VS
4595 if (intel_plane->pipe == pipe)
4596 intel_plane_restore(&intel_plane->base);
af2b653b 4597 }
bb53d4ae
VS
4598}
4599
20bc8673 4600void hsw_enable_ips(struct intel_crtc *crtc)
d77e4531 4601{
cea165c3
VS
4602 struct drm_device *dev = crtc->base.dev;
4603 struct drm_i915_private *dev_priv = dev->dev_private;
d77e4531 4604
6e3c9717 4605 if (!crtc->config->ips_enabled)
d77e4531
PZ
4606 return;
4607
cea165c3
VS
4608 /* We can only enable IPS after we enable a plane and wait for a vblank */
4609 intel_wait_for_vblank(dev, crtc->pipe);
4610
d77e4531 4611 assert_plane_enabled(dev_priv, crtc->plane);
cea165c3 4612 if (IS_BROADWELL(dev)) {
2a114cc1
BW
4613 mutex_lock(&dev_priv->rps.hw_lock);
4614 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0xc0000000));
4615 mutex_unlock(&dev_priv->rps.hw_lock);
4616 /* Quoting Art Runyan: "its not safe to expect any particular
4617 * value in IPS_CTL bit 31 after enabling IPS through the
e59150dc
JB
4618 * mailbox." Moreover, the mailbox may return a bogus state,
4619 * so we need to just enable it and continue on.
2a114cc1
BW
4620 */
4621 } else {
4622 I915_WRITE(IPS_CTL, IPS_ENABLE);
4623 /* The bit only becomes 1 in the next vblank, so this wait here
4624 * is essentially intel_wait_for_vblank. If we don't have this
4625 * and don't wait for vblanks until the end of crtc_enable, then
4626 * the HW state readout code will complain that the expected
4627 * IPS_CTL value is not the one we read. */
4628 if (wait_for(I915_READ_NOTRACE(IPS_CTL) & IPS_ENABLE, 50))
4629 DRM_ERROR("Timed out waiting for IPS enable\n");
4630 }
d77e4531
PZ
4631}
4632
20bc8673 4633void hsw_disable_ips(struct intel_crtc *crtc)
d77e4531
PZ
4634{
4635 struct drm_device *dev = crtc->base.dev;
4636 struct drm_i915_private *dev_priv = dev->dev_private;
4637
6e3c9717 4638 if (!crtc->config->ips_enabled)
d77e4531
PZ
4639 return;
4640
4641 assert_plane_enabled(dev_priv, crtc->plane);
23d0b130 4642 if (IS_BROADWELL(dev)) {
2a114cc1
BW
4643 mutex_lock(&dev_priv->rps.hw_lock);
4644 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0));
4645 mutex_unlock(&dev_priv->rps.hw_lock);
23d0b130
BW
4646 /* wait for pcode to finish disabling IPS, which may take up to 42ms */
4647 if (wait_for((I915_READ(IPS_CTL) & IPS_ENABLE) == 0, 42))
4648 DRM_ERROR("Timed out waiting for IPS disable\n");
e59150dc 4649 } else {
2a114cc1 4650 I915_WRITE(IPS_CTL, 0);
e59150dc
JB
4651 POSTING_READ(IPS_CTL);
4652 }
d77e4531
PZ
4653
4654 /* We need to wait for a vblank before we can disable the plane. */
4655 intel_wait_for_vblank(dev, crtc->pipe);
4656}
4657
4658/** Loads the palette/gamma unit for the CRTC with the prepared values */
4659static void intel_crtc_load_lut(struct drm_crtc *crtc)
4660{
4661 struct drm_device *dev = crtc->dev;
4662 struct drm_i915_private *dev_priv = dev->dev_private;
4663 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4664 enum pipe pipe = intel_crtc->pipe;
4665 int palreg = PALETTE(pipe);
4666 int i;
4667 bool reenable_ips = false;
4668
4669 /* The clocks have to be on to load the palette. */
83d65738 4670 if (!crtc->state->enable || !intel_crtc->active)
d77e4531
PZ
4671 return;
4672
50360403 4673 if (HAS_GMCH_DISPLAY(dev_priv->dev)) {
409ee761 4674 if (intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_DSI))
d77e4531
PZ
4675 assert_dsi_pll_enabled(dev_priv);
4676 else
4677 assert_pll_enabled(dev_priv, pipe);
4678 }
4679
4680 /* use legacy palette for Ironlake */
7a1db49a 4681 if (!HAS_GMCH_DISPLAY(dev))
d77e4531
PZ
4682 palreg = LGC_PALETTE(pipe);
4683
4684 /* Workaround : Do not read or write the pipe palette/gamma data while
4685 * GAMMA_MODE is configured for split gamma and IPS_CTL has IPS enabled.
4686 */
6e3c9717 4687 if (IS_HASWELL(dev) && intel_crtc->config->ips_enabled &&
d77e4531
PZ
4688 ((I915_READ(GAMMA_MODE(pipe)) & GAMMA_MODE_MODE_MASK) ==
4689 GAMMA_MODE_MODE_SPLIT)) {
4690 hsw_disable_ips(intel_crtc);
4691 reenable_ips = true;
4692 }
4693
4694 for (i = 0; i < 256; i++) {
4695 I915_WRITE(palreg + 4 * i,
4696 (intel_crtc->lut_r[i] << 16) |
4697 (intel_crtc->lut_g[i] << 8) |
4698 intel_crtc->lut_b[i]);
4699 }
4700
4701 if (reenable_ips)
4702 hsw_enable_ips(intel_crtc);
4703}
4704
7cac945f 4705static void intel_crtc_dpms_overlay_disable(struct intel_crtc *intel_crtc)
d3eedb1a 4706{
7cac945f 4707 if (intel_crtc->overlay) {
d3eedb1a
VS
4708 struct drm_device *dev = intel_crtc->base.dev;
4709 struct drm_i915_private *dev_priv = dev->dev_private;
4710
4711 mutex_lock(&dev->struct_mutex);
4712 dev_priv->mm.interruptible = false;
4713 (void) intel_overlay_switch_off(intel_crtc->overlay);
4714 dev_priv->mm.interruptible = true;
4715 mutex_unlock(&dev->struct_mutex);
4716 }
4717
4718 /* Let userspace switch the overlay on again. In most cases userspace
4719 * has to recompute where to put it anyway.
4720 */
4721}
4722
87d4300a
ML
4723/**
4724 * intel_post_enable_primary - Perform operations after enabling primary plane
4725 * @crtc: the CRTC whose primary plane was just enabled
4726 *
4727 * Performs potentially sleeping operations that must be done after the primary
4728 * plane is enabled, such as updating FBC and IPS. Note that this may be
4729 * called due to an explicit primary plane update, or due to an implicit
4730 * re-enable that is caused when a sprite plane is updated to no longer
4731 * completely hide the primary plane.
4732 */
4733static void
4734intel_post_enable_primary(struct drm_crtc *crtc)
a5c4d7bc
VS
4735{
4736 struct drm_device *dev = crtc->dev;
87d4300a 4737 struct drm_i915_private *dev_priv = dev->dev_private;
a5c4d7bc
VS
4738 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4739 int pipe = intel_crtc->pipe;
a5c4d7bc 4740
87d4300a
ML
4741 /*
4742 * BDW signals flip done immediately if the plane
4743 * is disabled, even if the plane enable is already
4744 * armed to occur at the next vblank :(
4745 */
4746 if (IS_BROADWELL(dev))
4747 intel_wait_for_vblank(dev, pipe);
a5c4d7bc 4748
87d4300a
ML
4749 /*
4750 * FIXME IPS should be fine as long as one plane is
4751 * enabled, but in practice it seems to have problems
4752 * when going from primary only to sprite only and vice
4753 * versa.
4754 */
a5c4d7bc
VS
4755 hsw_enable_ips(intel_crtc);
4756
4757 mutex_lock(&dev->struct_mutex);
7ff0ebcc 4758 intel_fbc_update(dev);
a5c4d7bc 4759 mutex_unlock(&dev->struct_mutex);
f99d7069
DV
4760
4761 /*
87d4300a
ML
4762 * Gen2 reports pipe underruns whenever all planes are disabled.
4763 * So don't enable underrun reporting before at least some planes
4764 * are enabled.
4765 * FIXME: Need to fix the logic to work when we turn off all planes
4766 * but leave the pipe running.
f99d7069 4767 */
87d4300a
ML
4768 if (IS_GEN2(dev))
4769 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4770
4771 /* Underruns don't raise interrupts, so check manually. */
4772 if (HAS_GMCH_DISPLAY(dev))
4773 i9xx_check_fifo_underruns(dev_priv);
a5c4d7bc
VS
4774}
4775
87d4300a
ML
4776/**
4777 * intel_pre_disable_primary - Perform operations before disabling primary plane
4778 * @crtc: the CRTC whose primary plane is to be disabled
4779 *
4780 * Performs potentially sleeping operations that must be done before the
4781 * primary plane is disabled, such as updating FBC and IPS. Note that this may
4782 * be called due to an explicit primary plane update, or due to an implicit
4783 * disable that is caused when a sprite plane completely hides the primary
4784 * plane.
4785 */
4786static void
4787intel_pre_disable_primary(struct drm_crtc *crtc)
a5c4d7bc
VS
4788{
4789 struct drm_device *dev = crtc->dev;
4790 struct drm_i915_private *dev_priv = dev->dev_private;
4791 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4792 int pipe = intel_crtc->pipe;
a5c4d7bc 4793
87d4300a
ML
4794 /*
4795 * Gen2 reports pipe underruns whenever all planes are disabled.
4796 * So diasble underrun reporting before all the planes get disabled.
4797 * FIXME: Need to fix the logic to work when we turn off all planes
4798 * but leave the pipe running.
4799 */
4800 if (IS_GEN2(dev))
4801 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
a5c4d7bc 4802
87d4300a
ML
4803 /*
4804 * Vblank time updates from the shadow to live plane control register
4805 * are blocked if the memory self-refresh mode is active at that
4806 * moment. So to make sure the plane gets truly disabled, disable
4807 * first the self-refresh mode. The self-refresh enable bit in turn
4808 * will be checked/applied by the HW only at the next frame start
4809 * event which is after the vblank start event, so we need to have a
4810 * wait-for-vblank between disabling the plane and the pipe.
4811 */
4812 if (HAS_GMCH_DISPLAY(dev))
4813 intel_set_memory_cxsr(dev_priv, false);
4814
4815 mutex_lock(&dev->struct_mutex);
e35fef21 4816 if (dev_priv->fbc.crtc == intel_crtc)
7ff0ebcc 4817 intel_fbc_disable(dev);
87d4300a 4818 mutex_unlock(&dev->struct_mutex);
a5c4d7bc 4819
87d4300a
ML
4820 /*
4821 * FIXME IPS should be fine as long as one plane is
4822 * enabled, but in practice it seems to have problems
4823 * when going from primary only to sprite only and vice
4824 * versa.
4825 */
a5c4d7bc 4826 hsw_disable_ips(intel_crtc);
87d4300a
ML
4827}
4828
4829static void intel_crtc_enable_planes(struct drm_crtc *crtc)
4830{
2d847d45
RV
4831 struct drm_device *dev = crtc->dev;
4832 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4833 int pipe = intel_crtc->pipe;
4834
87d4300a
ML
4835 intel_enable_primary_hw_plane(crtc->primary, crtc);
4836 intel_enable_sprite_planes(crtc);
4837 intel_crtc_update_cursor(crtc, true);
87d4300a
ML
4838
4839 intel_post_enable_primary(crtc);
2d847d45
RV
4840
4841 /*
4842 * FIXME: Once we grow proper nuclear flip support out of this we need
4843 * to compute the mask of flip planes precisely. For the time being
4844 * consider this a flip to a NULL plane.
4845 */
4846 intel_frontbuffer_flip(dev, INTEL_FRONTBUFFER_ALL_MASK(pipe));
87d4300a
ML
4847}
4848
4849static void intel_crtc_disable_planes(struct drm_crtc *crtc)
4850{
4851 struct drm_device *dev = crtc->dev;
4852 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4853 struct intel_plane *intel_plane;
4854 int pipe = intel_crtc->pipe;
4855
4856 intel_crtc_wait_for_pending_flips(crtc);
4857
4858 intel_pre_disable_primary(crtc);
a5c4d7bc 4859
7cac945f 4860 intel_crtc_dpms_overlay_disable(intel_crtc);
27321ae8
ML
4861 for_each_intel_plane(dev, intel_plane) {
4862 if (intel_plane->pipe == pipe) {
4863 struct drm_crtc *from = intel_plane->base.crtc;
4864
4865 intel_plane->disable_plane(&intel_plane->base,
4866 from ?: crtc, true);
4867 }
4868 }
f98551ae 4869
f99d7069
DV
4870 /*
4871 * FIXME: Once we grow proper nuclear flip support out of this we need
4872 * to compute the mask of flip planes precisely. For the time being
4873 * consider this a flip to a NULL plane.
4874 */
4875 intel_frontbuffer_flip(dev, INTEL_FRONTBUFFER_ALL_MASK(pipe));
a5c4d7bc
VS
4876}
4877
f67a559d
JB
4878static void ironlake_crtc_enable(struct drm_crtc *crtc)
4879{
4880 struct drm_device *dev = crtc->dev;
4881 struct drm_i915_private *dev_priv = dev->dev_private;
4882 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
ef9c3aee 4883 struct intel_encoder *encoder;
f67a559d 4884 int pipe = intel_crtc->pipe;
f67a559d 4885
83d65738 4886 WARN_ON(!crtc->state->enable);
08a48469 4887
f67a559d
JB
4888 if (intel_crtc->active)
4889 return;
4890
6e3c9717 4891 if (intel_crtc->config->has_pch_encoder)
b14b1055
DV
4892 intel_prepare_shared_dpll(intel_crtc);
4893
6e3c9717 4894 if (intel_crtc->config->has_dp_encoder)
fe3cd48d 4895 intel_dp_set_m_n(intel_crtc, M1_N1);
29407aab
DV
4896
4897 intel_set_pipe_timings(intel_crtc);
4898
6e3c9717 4899 if (intel_crtc->config->has_pch_encoder) {
29407aab 4900 intel_cpu_transcoder_set_m_n(intel_crtc,
6e3c9717 4901 &intel_crtc->config->fdi_m_n, NULL);
29407aab
DV
4902 }
4903
4904 ironlake_set_pipeconf(crtc);
4905
f67a559d 4906 intel_crtc->active = true;
8664281b 4907
a72e4c9f
DV
4908 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4909 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, true);
8664281b 4910
f6736a1a 4911 for_each_encoder_on_crtc(dev, crtc, encoder)
952735ee
DV
4912 if (encoder->pre_enable)
4913 encoder->pre_enable(encoder);
f67a559d 4914
6e3c9717 4915 if (intel_crtc->config->has_pch_encoder) {
fff367c7
DV
4916 /* Note: FDI PLL enabling _must_ be done before we enable the
4917 * cpu pipes, hence this is separate from all the other fdi/pch
4918 * enabling. */
88cefb6c 4919 ironlake_fdi_pll_enable(intel_crtc);
46b6f814
DV
4920 } else {
4921 assert_fdi_tx_disabled(dev_priv, pipe);
4922 assert_fdi_rx_disabled(dev_priv, pipe);
4923 }
f67a559d 4924
b074cec8 4925 ironlake_pfit_enable(intel_crtc);
f67a559d 4926
9c54c0dd
JB
4927 /*
4928 * On ILK+ LUT must be loaded before the pipe is running but with
4929 * clocks enabled
4930 */
4931 intel_crtc_load_lut(crtc);
4932
f37fcc2a 4933 intel_update_watermarks(crtc);
e1fdc473 4934 intel_enable_pipe(intel_crtc);
f67a559d 4935
6e3c9717 4936 if (intel_crtc->config->has_pch_encoder)
f67a559d 4937 ironlake_pch_enable(crtc);
c98e9dcf 4938
f9b61ff6
DV
4939 assert_vblank_disabled(crtc);
4940 drm_crtc_vblank_on(crtc);
4941
fa5c73b1
DV
4942 for_each_encoder_on_crtc(dev, crtc, encoder)
4943 encoder->enable(encoder);
61b77ddd
DV
4944
4945 if (HAS_PCH_CPT(dev))
a1520318 4946 cpt_verify_modeset(dev, intel_crtc->pipe);
6be4a607
JB
4947}
4948
42db64ef
PZ
4949/* IPS only exists on ULT machines and is tied to pipe A. */
4950static bool hsw_crtc_supports_ips(struct intel_crtc *crtc)
4951{
f5adf94e 4952 return HAS_IPS(crtc->base.dev) && crtc->pipe == PIPE_A;
42db64ef
PZ
4953}
4954
e4916946
PZ
4955/*
4956 * This implements the workaround described in the "notes" section of the mode
4957 * set sequence documentation. When going from no pipes or single pipe to
4958 * multiple pipes, and planes are enabled after the pipe, we need to wait at
4959 * least 2 vblanks on the first pipe before enabling planes on the second pipe.
4960 */
4961static void haswell_mode_set_planes_workaround(struct intel_crtc *crtc)
4962{
4963 struct drm_device *dev = crtc->base.dev;
4964 struct intel_crtc *crtc_it, *other_active_crtc = NULL;
4965
4966 /* We want to get the other_active_crtc only if there's only 1 other
4967 * active crtc. */
d3fcc808 4968 for_each_intel_crtc(dev, crtc_it) {
e4916946
PZ
4969 if (!crtc_it->active || crtc_it == crtc)
4970 continue;
4971
4972 if (other_active_crtc)
4973 return;
4974
4975 other_active_crtc = crtc_it;
4976 }
4977 if (!other_active_crtc)
4978 return;
4979
4980 intel_wait_for_vblank(dev, other_active_crtc->pipe);
4981 intel_wait_for_vblank(dev, other_active_crtc->pipe);
4982}
4983
4f771f10
PZ
4984static void haswell_crtc_enable(struct drm_crtc *crtc)
4985{
4986 struct drm_device *dev = crtc->dev;
4987 struct drm_i915_private *dev_priv = dev->dev_private;
4988 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4989 struct intel_encoder *encoder;
4990 int pipe = intel_crtc->pipe;
4f771f10 4991
83d65738 4992 WARN_ON(!crtc->state->enable);
4f771f10
PZ
4993
4994 if (intel_crtc->active)
4995 return;
4996
df8ad70c
DV
4997 if (intel_crtc_to_shared_dpll(intel_crtc))
4998 intel_enable_shared_dpll(intel_crtc);
4999
6e3c9717 5000 if (intel_crtc->config->has_dp_encoder)
fe3cd48d 5001 intel_dp_set_m_n(intel_crtc, M1_N1);
229fca97
DV
5002
5003 intel_set_pipe_timings(intel_crtc);
5004
6e3c9717
ACO
5005 if (intel_crtc->config->cpu_transcoder != TRANSCODER_EDP) {
5006 I915_WRITE(PIPE_MULT(intel_crtc->config->cpu_transcoder),
5007 intel_crtc->config->pixel_multiplier - 1);
ebb69c95
CT
5008 }
5009
6e3c9717 5010 if (intel_crtc->config->has_pch_encoder) {
229fca97 5011 intel_cpu_transcoder_set_m_n(intel_crtc,
6e3c9717 5012 &intel_crtc->config->fdi_m_n, NULL);
229fca97
DV
5013 }
5014
5015 haswell_set_pipeconf(crtc);
5016
5017 intel_set_pipe_csc(crtc);
5018
4f771f10 5019 intel_crtc->active = true;
8664281b 5020
a72e4c9f 5021 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4f771f10
PZ
5022 for_each_encoder_on_crtc(dev, crtc, encoder)
5023 if (encoder->pre_enable)
5024 encoder->pre_enable(encoder);
5025
6e3c9717 5026 if (intel_crtc->config->has_pch_encoder) {
a72e4c9f
DV
5027 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
5028 true);
4fe9467d
ID
5029 dev_priv->display.fdi_link_train(crtc);
5030 }
5031
1f544388 5032 intel_ddi_enable_pipe_clock(intel_crtc);
4f771f10 5033
ff6d9f55 5034 if (INTEL_INFO(dev)->gen == 9)
a1b2278e 5035 skylake_pfit_update(intel_crtc, 1);
ff6d9f55 5036 else if (INTEL_INFO(dev)->gen < 9)
bd2e244f 5037 ironlake_pfit_enable(intel_crtc);
ff6d9f55
JB
5038 else
5039 MISSING_CASE(INTEL_INFO(dev)->gen);
4f771f10
PZ
5040
5041 /*
5042 * On ILK+ LUT must be loaded before the pipe is running but with
5043 * clocks enabled
5044 */
5045 intel_crtc_load_lut(crtc);
5046
1f544388 5047 intel_ddi_set_pipe_settings(crtc);
8228c251 5048 intel_ddi_enable_transcoder_func(crtc);
4f771f10 5049
f37fcc2a 5050 intel_update_watermarks(crtc);
e1fdc473 5051 intel_enable_pipe(intel_crtc);
42db64ef 5052
6e3c9717 5053 if (intel_crtc->config->has_pch_encoder)
1507e5bd 5054 lpt_pch_enable(crtc);
4f771f10 5055
6e3c9717 5056 if (intel_crtc->config->dp_encoder_is_mst)
0e32b39c
DA
5057 intel_ddi_set_vc_payload_alloc(crtc, true);
5058
f9b61ff6
DV
5059 assert_vblank_disabled(crtc);
5060 drm_crtc_vblank_on(crtc);
5061
8807e55b 5062 for_each_encoder_on_crtc(dev, crtc, encoder) {
4f771f10 5063 encoder->enable(encoder);
8807e55b
JN
5064 intel_opregion_notify_encoder(encoder, true);
5065 }
4f771f10 5066
e4916946
PZ
5067 /* If we change the relative order between pipe/planes enabling, we need
5068 * to change the workaround. */
5069 haswell_mode_set_planes_workaround(intel_crtc);
4f771f10
PZ
5070}
5071
3f8dce3a
DV
5072static void ironlake_pfit_disable(struct intel_crtc *crtc)
5073{
5074 struct drm_device *dev = crtc->base.dev;
5075 struct drm_i915_private *dev_priv = dev->dev_private;
5076 int pipe = crtc->pipe;
5077
5078 /* To avoid upsetting the power well on haswell only disable the pfit if
5079 * it's in use. The hw state code will make sure we get this right. */
6e3c9717 5080 if (crtc->config->pch_pfit.enabled) {
3f8dce3a
DV
5081 I915_WRITE(PF_CTL(pipe), 0);
5082 I915_WRITE(PF_WIN_POS(pipe), 0);
5083 I915_WRITE(PF_WIN_SZ(pipe), 0);
5084 }
5085}
5086
6be4a607
JB
5087static void ironlake_crtc_disable(struct drm_crtc *crtc)
5088{
5089 struct drm_device *dev = crtc->dev;
5090 struct drm_i915_private *dev_priv = dev->dev_private;
5091 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
ef9c3aee 5092 struct intel_encoder *encoder;
6be4a607 5093 int pipe = intel_crtc->pipe;
5eddb70b 5094 u32 reg, temp;
b52eb4dc 5095
f7abfe8b
CW
5096 if (!intel_crtc->active)
5097 return;
5098
ea9d758d
DV
5099 for_each_encoder_on_crtc(dev, crtc, encoder)
5100 encoder->disable(encoder);
5101
f9b61ff6
DV
5102 drm_crtc_vblank_off(crtc);
5103 assert_vblank_disabled(crtc);
5104
6e3c9717 5105 if (intel_crtc->config->has_pch_encoder)
a72e4c9f 5106 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, false);
d925c59a 5107
575f7ab7 5108 intel_disable_pipe(intel_crtc);
32f9d658 5109
3f8dce3a 5110 ironlake_pfit_disable(intel_crtc);
2c07245f 5111
5a74f70a
VS
5112 if (intel_crtc->config->has_pch_encoder)
5113 ironlake_fdi_disable(crtc);
5114
bf49ec8c
DV
5115 for_each_encoder_on_crtc(dev, crtc, encoder)
5116 if (encoder->post_disable)
5117 encoder->post_disable(encoder);
2c07245f 5118
6e3c9717 5119 if (intel_crtc->config->has_pch_encoder) {
d925c59a 5120 ironlake_disable_pch_transcoder(dev_priv, pipe);
6be4a607 5121
d925c59a
DV
5122 if (HAS_PCH_CPT(dev)) {
5123 /* disable TRANS_DP_CTL */
5124 reg = TRANS_DP_CTL(pipe);
5125 temp = I915_READ(reg);
5126 temp &= ~(TRANS_DP_OUTPUT_ENABLE |
5127 TRANS_DP_PORT_SEL_MASK);
5128 temp |= TRANS_DP_PORT_SEL_NONE;
5129 I915_WRITE(reg, temp);
5130
5131 /* disable DPLL_SEL */
5132 temp = I915_READ(PCH_DPLL_SEL);
11887397 5133 temp &= ~(TRANS_DPLL_ENABLE(pipe) | TRANS_DPLLB_SEL(pipe));
d925c59a 5134 I915_WRITE(PCH_DPLL_SEL, temp);
9db4a9c7 5135 }
e3421a18 5136
d925c59a 5137 /* disable PCH DPLL */
e72f9fbf 5138 intel_disable_shared_dpll(intel_crtc);
8db9d77b 5139
d925c59a
DV
5140 ironlake_fdi_pll_disable(intel_crtc);
5141 }
6b383a7f 5142
f7abfe8b 5143 intel_crtc->active = false;
46ba614c 5144 intel_update_watermarks(crtc);
d1ebd816
BW
5145
5146 mutex_lock(&dev->struct_mutex);
7ff0ebcc 5147 intel_fbc_update(dev);
d1ebd816 5148 mutex_unlock(&dev->struct_mutex);
6be4a607 5149}
1b3c7a47 5150
4f771f10 5151static void haswell_crtc_disable(struct drm_crtc *crtc)
ee7b9f93 5152{
4f771f10
PZ
5153 struct drm_device *dev = crtc->dev;
5154 struct drm_i915_private *dev_priv = dev->dev_private;
ee7b9f93 5155 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4f771f10 5156 struct intel_encoder *encoder;
6e3c9717 5157 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
ee7b9f93 5158
4f771f10
PZ
5159 if (!intel_crtc->active)
5160 return;
5161
8807e55b
JN
5162 for_each_encoder_on_crtc(dev, crtc, encoder) {
5163 intel_opregion_notify_encoder(encoder, false);
4f771f10 5164 encoder->disable(encoder);
8807e55b 5165 }
4f771f10 5166
f9b61ff6
DV
5167 drm_crtc_vblank_off(crtc);
5168 assert_vblank_disabled(crtc);
5169
6e3c9717 5170 if (intel_crtc->config->has_pch_encoder)
a72e4c9f
DV
5171 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
5172 false);
575f7ab7 5173 intel_disable_pipe(intel_crtc);
4f771f10 5174
6e3c9717 5175 if (intel_crtc->config->dp_encoder_is_mst)
a4bf214f
VS
5176 intel_ddi_set_vc_payload_alloc(crtc, false);
5177
ad80a810 5178 intel_ddi_disable_transcoder_func(dev_priv, cpu_transcoder);
4f771f10 5179
ff6d9f55 5180 if (INTEL_INFO(dev)->gen == 9)
a1b2278e 5181 skylake_pfit_update(intel_crtc, 0);
ff6d9f55 5182 else if (INTEL_INFO(dev)->gen < 9)
bd2e244f 5183 ironlake_pfit_disable(intel_crtc);
ff6d9f55
JB
5184 else
5185 MISSING_CASE(INTEL_INFO(dev)->gen);
4f771f10 5186
1f544388 5187 intel_ddi_disable_pipe_clock(intel_crtc);
4f771f10 5188
6e3c9717 5189 if (intel_crtc->config->has_pch_encoder) {
ab4d966c 5190 lpt_disable_pch_transcoder(dev_priv);
1ad960f2 5191 intel_ddi_fdi_disable(crtc);
83616634 5192 }
4f771f10 5193
97b040aa
ID
5194 for_each_encoder_on_crtc(dev, crtc, encoder)
5195 if (encoder->post_disable)
5196 encoder->post_disable(encoder);
5197
4f771f10 5198 intel_crtc->active = false;
46ba614c 5199 intel_update_watermarks(crtc);
4f771f10
PZ
5200
5201 mutex_lock(&dev->struct_mutex);
7ff0ebcc 5202 intel_fbc_update(dev);
4f771f10 5203 mutex_unlock(&dev->struct_mutex);
df8ad70c
DV
5204
5205 if (intel_crtc_to_shared_dpll(intel_crtc))
5206 intel_disable_shared_dpll(intel_crtc);
4f771f10
PZ
5207}
5208
ee7b9f93
JB
5209static void ironlake_crtc_off(struct drm_crtc *crtc)
5210{
5211 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
e72f9fbf 5212 intel_put_shared_dpll(intel_crtc);
ee7b9f93
JB
5213}
5214
6441ab5f 5215
2dd24552
JB
5216static void i9xx_pfit_enable(struct intel_crtc *crtc)
5217{
5218 struct drm_device *dev = crtc->base.dev;
5219 struct drm_i915_private *dev_priv = dev->dev_private;
6e3c9717 5220 struct intel_crtc_state *pipe_config = crtc->config;
2dd24552 5221
681a8504 5222 if (!pipe_config->gmch_pfit.control)
2dd24552
JB
5223 return;
5224
2dd24552 5225 /*
c0b03411
DV
5226 * The panel fitter should only be adjusted whilst the pipe is disabled,
5227 * according to register description and PRM.
2dd24552 5228 */
c0b03411
DV
5229 WARN_ON(I915_READ(PFIT_CONTROL) & PFIT_ENABLE);
5230 assert_pipe_disabled(dev_priv, crtc->pipe);
2dd24552 5231
b074cec8
JB
5232 I915_WRITE(PFIT_PGM_RATIOS, pipe_config->gmch_pfit.pgm_ratios);
5233 I915_WRITE(PFIT_CONTROL, pipe_config->gmch_pfit.control);
5a80c45c
DV
5234
5235 /* Border color in case we don't scale up to the full screen. Black by
5236 * default, change to something else for debugging. */
5237 I915_WRITE(BCLRPAT(crtc->pipe), 0);
2dd24552
JB
5238}
5239
d05410f9
DA
5240static enum intel_display_power_domain port_to_power_domain(enum port port)
5241{
5242 switch (port) {
5243 case PORT_A:
5244 return POWER_DOMAIN_PORT_DDI_A_4_LANES;
5245 case PORT_B:
5246 return POWER_DOMAIN_PORT_DDI_B_4_LANES;
5247 case PORT_C:
5248 return POWER_DOMAIN_PORT_DDI_C_4_LANES;
5249 case PORT_D:
5250 return POWER_DOMAIN_PORT_DDI_D_4_LANES;
5251 default:
5252 WARN_ON_ONCE(1);
5253 return POWER_DOMAIN_PORT_OTHER;
5254 }
5255}
5256
77d22dca
ID
5257#define for_each_power_domain(domain, mask) \
5258 for ((domain) = 0; (domain) < POWER_DOMAIN_NUM; (domain)++) \
5259 if ((1 << (domain)) & (mask))
5260
319be8ae
ID
5261enum intel_display_power_domain
5262intel_display_port_power_domain(struct intel_encoder *intel_encoder)
5263{
5264 struct drm_device *dev = intel_encoder->base.dev;
5265 struct intel_digital_port *intel_dig_port;
5266
5267 switch (intel_encoder->type) {
5268 case INTEL_OUTPUT_UNKNOWN:
5269 /* Only DDI platforms should ever use this output type */
5270 WARN_ON_ONCE(!HAS_DDI(dev));
5271 case INTEL_OUTPUT_DISPLAYPORT:
5272 case INTEL_OUTPUT_HDMI:
5273 case INTEL_OUTPUT_EDP:
5274 intel_dig_port = enc_to_dig_port(&intel_encoder->base);
d05410f9 5275 return port_to_power_domain(intel_dig_port->port);
0e32b39c
DA
5276 case INTEL_OUTPUT_DP_MST:
5277 intel_dig_port = enc_to_mst(&intel_encoder->base)->primary;
5278 return port_to_power_domain(intel_dig_port->port);
319be8ae
ID
5279 case INTEL_OUTPUT_ANALOG:
5280 return POWER_DOMAIN_PORT_CRT;
5281 case INTEL_OUTPUT_DSI:
5282 return POWER_DOMAIN_PORT_DSI;
5283 default:
5284 return POWER_DOMAIN_PORT_OTHER;
5285 }
5286}
5287
5288static unsigned long get_crtc_power_domains(struct drm_crtc *crtc)
77d22dca 5289{
319be8ae
ID
5290 struct drm_device *dev = crtc->dev;
5291 struct intel_encoder *intel_encoder;
5292 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5293 enum pipe pipe = intel_crtc->pipe;
77d22dca
ID
5294 unsigned long mask;
5295 enum transcoder transcoder;
5296
5297 transcoder = intel_pipe_to_cpu_transcoder(dev->dev_private, pipe);
5298
5299 mask = BIT(POWER_DOMAIN_PIPE(pipe));
5300 mask |= BIT(POWER_DOMAIN_TRANSCODER(transcoder));
6e3c9717
ACO
5301 if (intel_crtc->config->pch_pfit.enabled ||
5302 intel_crtc->config->pch_pfit.force_thru)
77d22dca
ID
5303 mask |= BIT(POWER_DOMAIN_PIPE_PANEL_FITTER(pipe));
5304
319be8ae
ID
5305 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
5306 mask |= BIT(intel_display_port_power_domain(intel_encoder));
5307
77d22dca
ID
5308 return mask;
5309}
5310
679dacd4 5311static void modeset_update_crtc_power_domains(struct drm_atomic_state *state)
77d22dca 5312{
679dacd4 5313 struct drm_device *dev = state->dev;
77d22dca
ID
5314 struct drm_i915_private *dev_priv = dev->dev_private;
5315 unsigned long pipe_domains[I915_MAX_PIPES] = { 0, };
5316 struct intel_crtc *crtc;
5317
5318 /*
5319 * First get all needed power domains, then put all unneeded, to avoid
5320 * any unnecessary toggling of the power wells.
5321 */
d3fcc808 5322 for_each_intel_crtc(dev, crtc) {
77d22dca
ID
5323 enum intel_display_power_domain domain;
5324
83d65738 5325 if (!crtc->base.state->enable)
77d22dca
ID
5326 continue;
5327
319be8ae 5328 pipe_domains[crtc->pipe] = get_crtc_power_domains(&crtc->base);
77d22dca
ID
5329
5330 for_each_power_domain(domain, pipe_domains[crtc->pipe])
5331 intel_display_power_get(dev_priv, domain);
5332 }
5333
50f6e502 5334 if (dev_priv->display.modeset_global_resources)
679dacd4 5335 dev_priv->display.modeset_global_resources(state);
50f6e502 5336
d3fcc808 5337 for_each_intel_crtc(dev, crtc) {
77d22dca
ID
5338 enum intel_display_power_domain domain;
5339
5340 for_each_power_domain(domain, crtc->enabled_power_domains)
5341 intel_display_power_put(dev_priv, domain);
5342
5343 crtc->enabled_power_domains = pipe_domains[crtc->pipe];
5344 }
5345
5346 intel_display_set_init_power(dev_priv, false);
5347}
5348
f8437dd1
VK
5349void broxton_set_cdclk(struct drm_device *dev, int frequency)
5350{
5351 struct drm_i915_private *dev_priv = dev->dev_private;
5352 uint32_t divider;
5353 uint32_t ratio;
5354 uint32_t current_freq;
5355 int ret;
5356
5357 /* frequency = 19.2MHz * ratio / 2 / div{1,1.5,2,4} */
5358 switch (frequency) {
5359 case 144000:
5360 divider = BXT_CDCLK_CD2X_DIV_SEL_4;
5361 ratio = BXT_DE_PLL_RATIO(60);
5362 break;
5363 case 288000:
5364 divider = BXT_CDCLK_CD2X_DIV_SEL_2;
5365 ratio = BXT_DE_PLL_RATIO(60);
5366 break;
5367 case 384000:
5368 divider = BXT_CDCLK_CD2X_DIV_SEL_1_5;
5369 ratio = BXT_DE_PLL_RATIO(60);
5370 break;
5371 case 576000:
5372 divider = BXT_CDCLK_CD2X_DIV_SEL_1;
5373 ratio = BXT_DE_PLL_RATIO(60);
5374 break;
5375 case 624000:
5376 divider = BXT_CDCLK_CD2X_DIV_SEL_1;
5377 ratio = BXT_DE_PLL_RATIO(65);
5378 break;
5379 case 19200:
5380 /*
5381 * Bypass frequency with DE PLL disabled. Init ratio, divider
5382 * to suppress GCC warning.
5383 */
5384 ratio = 0;
5385 divider = 0;
5386 break;
5387 default:
5388 DRM_ERROR("unsupported CDCLK freq %d", frequency);
5389
5390 return;
5391 }
5392
5393 mutex_lock(&dev_priv->rps.hw_lock);
5394 /* Inform power controller of upcoming frequency change */
5395 ret = sandybridge_pcode_write(dev_priv, HSW_PCODE_DE_WRITE_FREQ_REQ,
5396 0x80000000);
5397 mutex_unlock(&dev_priv->rps.hw_lock);
5398
5399 if (ret) {
5400 DRM_ERROR("PCode CDCLK freq change notify failed (err %d, freq %d)\n",
5401 ret, frequency);
5402 return;
5403 }
5404
5405 current_freq = I915_READ(CDCLK_CTL) & CDCLK_FREQ_DECIMAL_MASK;
5406 /* convert from .1 fixpoint MHz with -1MHz offset to kHz */
5407 current_freq = current_freq * 500 + 1000;
5408
5409 /*
5410 * DE PLL has to be disabled when
5411 * - setting to 19.2MHz (bypass, PLL isn't used)
5412 * - before setting to 624MHz (PLL needs toggling)
5413 * - before setting to any frequency from 624MHz (PLL needs toggling)
5414 */
5415 if (frequency == 19200 || frequency == 624000 ||
5416 current_freq == 624000) {
5417 I915_WRITE(BXT_DE_PLL_ENABLE, ~BXT_DE_PLL_PLL_ENABLE);
5418 /* Timeout 200us */
5419 if (wait_for(!(I915_READ(BXT_DE_PLL_ENABLE) & BXT_DE_PLL_LOCK),
5420 1))
5421 DRM_ERROR("timout waiting for DE PLL unlock\n");
5422 }
5423
5424 if (frequency != 19200) {
5425 uint32_t val;
5426
5427 val = I915_READ(BXT_DE_PLL_CTL);
5428 val &= ~BXT_DE_PLL_RATIO_MASK;
5429 val |= ratio;
5430 I915_WRITE(BXT_DE_PLL_CTL, val);
5431
5432 I915_WRITE(BXT_DE_PLL_ENABLE, BXT_DE_PLL_PLL_ENABLE);
5433 /* Timeout 200us */
5434 if (wait_for(I915_READ(BXT_DE_PLL_ENABLE) & BXT_DE_PLL_LOCK, 1))
5435 DRM_ERROR("timeout waiting for DE PLL lock\n");
5436
5437 val = I915_READ(CDCLK_CTL);
5438 val &= ~BXT_CDCLK_CD2X_DIV_SEL_MASK;
5439 val |= divider;
5440 /*
5441 * Disable SSA Precharge when CD clock frequency < 500 MHz,
5442 * enable otherwise.
5443 */
5444 val &= ~BXT_CDCLK_SSA_PRECHARGE_ENABLE;
5445 if (frequency >= 500000)
5446 val |= BXT_CDCLK_SSA_PRECHARGE_ENABLE;
5447
5448 val &= ~CDCLK_FREQ_DECIMAL_MASK;
5449 /* convert from kHz to .1 fixpoint MHz with -1MHz offset */
5450 val |= (frequency - 1000) / 500;
5451 I915_WRITE(CDCLK_CTL, val);
5452 }
5453
5454 mutex_lock(&dev_priv->rps.hw_lock);
5455 ret = sandybridge_pcode_write(dev_priv, HSW_PCODE_DE_WRITE_FREQ_REQ,
5456 DIV_ROUND_UP(frequency, 25000));
5457 mutex_unlock(&dev_priv->rps.hw_lock);
5458
5459 if (ret) {
5460 DRM_ERROR("PCode CDCLK freq set failed, (err %d, freq %d)\n",
5461 ret, frequency);
5462 return;
5463 }
5464
5465 dev_priv->cdclk_freq = frequency;
5466}
5467
5468void broxton_init_cdclk(struct drm_device *dev)
5469{
5470 struct drm_i915_private *dev_priv = dev->dev_private;
5471 uint32_t val;
5472
5473 /*
5474 * NDE_RSTWRN_OPT RST PCH Handshake En must always be 0b on BXT
5475 * or else the reset will hang because there is no PCH to respond.
5476 * Move the handshake programming to initialization sequence.
5477 * Previously was left up to BIOS.
5478 */
5479 val = I915_READ(HSW_NDE_RSTWRN_OPT);
5480 val &= ~RESET_PCH_HANDSHAKE_ENABLE;
5481 I915_WRITE(HSW_NDE_RSTWRN_OPT, val);
5482
5483 /* Enable PG1 for cdclk */
5484 intel_display_power_get(dev_priv, POWER_DOMAIN_PLLS);
5485
5486 /* check if cd clock is enabled */
5487 if (I915_READ(BXT_DE_PLL_ENABLE) & BXT_DE_PLL_PLL_ENABLE) {
5488 DRM_DEBUG_KMS("Display already initialized\n");
5489 return;
5490 }
5491
5492 /*
5493 * FIXME:
5494 * - The initial CDCLK needs to be read from VBT.
5495 * Need to make this change after VBT has changes for BXT.
5496 * - check if setting the max (or any) cdclk freq is really necessary
5497 * here, it belongs to modeset time
5498 */
5499 broxton_set_cdclk(dev, 624000);
5500
5501 I915_WRITE(DBUF_CTL, I915_READ(DBUF_CTL) | DBUF_POWER_REQUEST);
22e02c0b
VS
5502 POSTING_READ(DBUF_CTL);
5503
f8437dd1
VK
5504 udelay(10);
5505
5506 if (!(I915_READ(DBUF_CTL) & DBUF_POWER_STATE))
5507 DRM_ERROR("DBuf power enable timeout!\n");
5508}
5509
5510void broxton_uninit_cdclk(struct drm_device *dev)
5511{
5512 struct drm_i915_private *dev_priv = dev->dev_private;
5513
5514 I915_WRITE(DBUF_CTL, I915_READ(DBUF_CTL) & ~DBUF_POWER_REQUEST);
22e02c0b
VS
5515 POSTING_READ(DBUF_CTL);
5516
f8437dd1
VK
5517 udelay(10);
5518
5519 if (I915_READ(DBUF_CTL) & DBUF_POWER_STATE)
5520 DRM_ERROR("DBuf power disable timeout!\n");
5521
5522 /* Set minimum (bypass) frequency, in effect turning off the DE PLL */
5523 broxton_set_cdclk(dev, 19200);
5524
5525 intel_display_power_put(dev_priv, POWER_DOMAIN_PLLS);
5526}
5527
5d96d8af
DL
5528static const struct skl_cdclk_entry {
5529 unsigned int freq;
5530 unsigned int vco;
5531} skl_cdclk_frequencies[] = {
5532 { .freq = 308570, .vco = 8640 },
5533 { .freq = 337500, .vco = 8100 },
5534 { .freq = 432000, .vco = 8640 },
5535 { .freq = 450000, .vco = 8100 },
5536 { .freq = 540000, .vco = 8100 },
5537 { .freq = 617140, .vco = 8640 },
5538 { .freq = 675000, .vco = 8100 },
5539};
5540
5541static unsigned int skl_cdclk_decimal(unsigned int freq)
5542{
5543 return (freq - 1000) / 500;
5544}
5545
5546static unsigned int skl_cdclk_get_vco(unsigned int freq)
5547{
5548 unsigned int i;
5549
5550 for (i = 0; i < ARRAY_SIZE(skl_cdclk_frequencies); i++) {
5551 const struct skl_cdclk_entry *e = &skl_cdclk_frequencies[i];
5552
5553 if (e->freq == freq)
5554 return e->vco;
5555 }
5556
5557 return 8100;
5558}
5559
5560static void
5561skl_dpll0_enable(struct drm_i915_private *dev_priv, unsigned int required_vco)
5562{
5563 unsigned int min_freq;
5564 u32 val;
5565
5566 /* select the minimum CDCLK before enabling DPLL 0 */
5567 val = I915_READ(CDCLK_CTL);
5568 val &= ~CDCLK_FREQ_SEL_MASK | ~CDCLK_FREQ_DECIMAL_MASK;
5569 val |= CDCLK_FREQ_337_308;
5570
5571 if (required_vco == 8640)
5572 min_freq = 308570;
5573 else
5574 min_freq = 337500;
5575
5576 val = CDCLK_FREQ_337_308 | skl_cdclk_decimal(min_freq);
5577
5578 I915_WRITE(CDCLK_CTL, val);
5579 POSTING_READ(CDCLK_CTL);
5580
5581 /*
5582 * We always enable DPLL0 with the lowest link rate possible, but still
5583 * taking into account the VCO required to operate the eDP panel at the
5584 * desired frequency. The usual DP link rates operate with a VCO of
5585 * 8100 while the eDP 1.4 alternate link rates need a VCO of 8640.
5586 * The modeset code is responsible for the selection of the exact link
5587 * rate later on, with the constraint of choosing a frequency that
5588 * works with required_vco.
5589 */
5590 val = I915_READ(DPLL_CTRL1);
5591
5592 val &= ~(DPLL_CTRL1_HDMI_MODE(SKL_DPLL0) | DPLL_CTRL1_SSC(SKL_DPLL0) |
5593 DPLL_CTRL1_LINK_RATE_MASK(SKL_DPLL0));
5594 val |= DPLL_CTRL1_OVERRIDE(SKL_DPLL0);
5595 if (required_vco == 8640)
5596 val |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_1080,
5597 SKL_DPLL0);
5598 else
5599 val |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_810,
5600 SKL_DPLL0);
5601
5602 I915_WRITE(DPLL_CTRL1, val);
5603 POSTING_READ(DPLL_CTRL1);
5604
5605 I915_WRITE(LCPLL1_CTL, I915_READ(LCPLL1_CTL) | LCPLL_PLL_ENABLE);
5606
5607 if (wait_for(I915_READ(LCPLL1_CTL) & LCPLL_PLL_LOCK, 5))
5608 DRM_ERROR("DPLL0 not locked\n");
5609}
5610
5611static bool skl_cdclk_pcu_ready(struct drm_i915_private *dev_priv)
5612{
5613 int ret;
5614 u32 val;
5615
5616 /* inform PCU we want to change CDCLK */
5617 val = SKL_CDCLK_PREPARE_FOR_CHANGE;
5618 mutex_lock(&dev_priv->rps.hw_lock);
5619 ret = sandybridge_pcode_read(dev_priv, SKL_PCODE_CDCLK_CONTROL, &val);
5620 mutex_unlock(&dev_priv->rps.hw_lock);
5621
5622 return ret == 0 && (val & SKL_CDCLK_READY_FOR_CHANGE);
5623}
5624
5625static bool skl_cdclk_wait_for_pcu_ready(struct drm_i915_private *dev_priv)
5626{
5627 unsigned int i;
5628
5629 for (i = 0; i < 15; i++) {
5630 if (skl_cdclk_pcu_ready(dev_priv))
5631 return true;
5632 udelay(10);
5633 }
5634
5635 return false;
5636}
5637
5638static void skl_set_cdclk(struct drm_i915_private *dev_priv, unsigned int freq)
5639{
5640 u32 freq_select, pcu_ack;
5641
5642 DRM_DEBUG_DRIVER("Changing CDCLK to %dKHz\n", freq);
5643
5644 if (!skl_cdclk_wait_for_pcu_ready(dev_priv)) {
5645 DRM_ERROR("failed to inform PCU about cdclk change\n");
5646 return;
5647 }
5648
5649 /* set CDCLK_CTL */
5650 switch(freq) {
5651 case 450000:
5652 case 432000:
5653 freq_select = CDCLK_FREQ_450_432;
5654 pcu_ack = 1;
5655 break;
5656 case 540000:
5657 freq_select = CDCLK_FREQ_540;
5658 pcu_ack = 2;
5659 break;
5660 case 308570:
5661 case 337500:
5662 default:
5663 freq_select = CDCLK_FREQ_337_308;
5664 pcu_ack = 0;
5665 break;
5666 case 617140:
5667 case 675000:
5668 freq_select = CDCLK_FREQ_675_617;
5669 pcu_ack = 3;
5670 break;
5671 }
5672
5673 I915_WRITE(CDCLK_CTL, freq_select | skl_cdclk_decimal(freq));
5674 POSTING_READ(CDCLK_CTL);
5675
5676 /* inform PCU of the change */
5677 mutex_lock(&dev_priv->rps.hw_lock);
5678 sandybridge_pcode_write(dev_priv, SKL_PCODE_CDCLK_CONTROL, pcu_ack);
5679 mutex_unlock(&dev_priv->rps.hw_lock);
5680}
5681
5682void skl_uninit_cdclk(struct drm_i915_private *dev_priv)
5683{
5684 /* disable DBUF power */
5685 I915_WRITE(DBUF_CTL, I915_READ(DBUF_CTL) & ~DBUF_POWER_REQUEST);
5686 POSTING_READ(DBUF_CTL);
5687
5688 udelay(10);
5689
5690 if (I915_READ(DBUF_CTL) & DBUF_POWER_STATE)
5691 DRM_ERROR("DBuf power disable timeout\n");
5692
5693 /* disable DPLL0 */
5694 I915_WRITE(LCPLL1_CTL, I915_READ(LCPLL1_CTL) & ~LCPLL_PLL_ENABLE);
5695 if (wait_for(!(I915_READ(LCPLL1_CTL) & LCPLL_PLL_LOCK), 1))
5696 DRM_ERROR("Couldn't disable DPLL0\n");
5697
5698 intel_display_power_put(dev_priv, POWER_DOMAIN_PLLS);
5699}
5700
5701void skl_init_cdclk(struct drm_i915_private *dev_priv)
5702{
5703 u32 val;
5704 unsigned int required_vco;
5705
5706 /* enable PCH reset handshake */
5707 val = I915_READ(HSW_NDE_RSTWRN_OPT);
5708 I915_WRITE(HSW_NDE_RSTWRN_OPT, val | RESET_PCH_HANDSHAKE_ENABLE);
5709
5710 /* enable PG1 and Misc I/O */
5711 intel_display_power_get(dev_priv, POWER_DOMAIN_PLLS);
5712
5713 /* DPLL0 already enabed !? */
5714 if (I915_READ(LCPLL1_CTL) & LCPLL_PLL_ENABLE) {
5715 DRM_DEBUG_DRIVER("DPLL0 already running\n");
5716 return;
5717 }
5718
5719 /* enable DPLL0 */
5720 required_vco = skl_cdclk_get_vco(dev_priv->skl_boot_cdclk);
5721 skl_dpll0_enable(dev_priv, required_vco);
5722
5723 /* set CDCLK to the frequency the BIOS chose */
5724 skl_set_cdclk(dev_priv, dev_priv->skl_boot_cdclk);
5725
5726 /* enable DBUF power */
5727 I915_WRITE(DBUF_CTL, I915_READ(DBUF_CTL) | DBUF_POWER_REQUEST);
5728 POSTING_READ(DBUF_CTL);
5729
5730 udelay(10);
5731
5732 if (!(I915_READ(DBUF_CTL) & DBUF_POWER_STATE))
5733 DRM_ERROR("DBuf power enable timeout\n");
5734}
5735
dfcab17e 5736/* returns HPLL frequency in kHz */
f8bf63fd 5737static int valleyview_get_vco(struct drm_i915_private *dev_priv)
30a970c6 5738{
586f49dc 5739 int hpll_freq, vco_freq[] = { 800, 1600, 2000, 2400 };
30a970c6 5740
586f49dc 5741 /* Obtain SKU information */
a580516d 5742 mutex_lock(&dev_priv->sb_lock);
586f49dc
JB
5743 hpll_freq = vlv_cck_read(dev_priv, CCK_FUSE_REG) &
5744 CCK_FUSE_HPLL_FREQ_MASK;
a580516d 5745 mutex_unlock(&dev_priv->sb_lock);
30a970c6 5746
dfcab17e 5747 return vco_freq[hpll_freq] * 1000;
30a970c6
JB
5748}
5749
b6283055 5750static void intel_update_cdclk(struct drm_device *dev)
f8bf63fd
VS
5751{
5752 struct drm_i915_private *dev_priv = dev->dev_private;
5753
164dfd28 5754 dev_priv->cdclk_freq = dev_priv->display.get_display_clock_speed(dev);
43dc52c3 5755 DRM_DEBUG_DRIVER("Current CD clock rate: %d kHz\n",
164dfd28 5756 dev_priv->cdclk_freq);
f8bf63fd
VS
5757
5758 /*
5759 * Program the gmbus_freq based on the cdclk frequency.
5760 * BSpec erroneously claims we should aim for 4MHz, but
5761 * in fact 1MHz is the correct frequency.
5762 */
b6283055
VS
5763 if (IS_VALLEYVIEW(dev)) {
5764 /*
5765 * Program the gmbus_freq based on the cdclk frequency.
5766 * BSpec erroneously claims we should aim for 4MHz, but
5767 * in fact 1MHz is the correct frequency.
5768 */
5769 I915_WRITE(GMBUSFREQ_VLV, DIV_ROUND_UP(dev_priv->cdclk_freq, 1000));
5770 }
f8bf63fd
VS
5771}
5772
30a970c6
JB
5773/* Adjust CDclk dividers to allow high res or save power if possible */
5774static void valleyview_set_cdclk(struct drm_device *dev, int cdclk)
5775{
5776 struct drm_i915_private *dev_priv = dev->dev_private;
5777 u32 val, cmd;
5778
164dfd28
VK
5779 WARN_ON(dev_priv->display.get_display_clock_speed(dev)
5780 != dev_priv->cdclk_freq);
d60c4473 5781
dfcab17e 5782 if (cdclk >= 320000) /* jump to highest voltage for 400MHz too */
30a970c6 5783 cmd = 2;
dfcab17e 5784 else if (cdclk == 266667)
30a970c6
JB
5785 cmd = 1;
5786 else
5787 cmd = 0;
5788
5789 mutex_lock(&dev_priv->rps.hw_lock);
5790 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
5791 val &= ~DSPFREQGUAR_MASK;
5792 val |= (cmd << DSPFREQGUAR_SHIFT);
5793 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
5794 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
5795 DSPFREQSTAT_MASK) == (cmd << DSPFREQSTAT_SHIFT),
5796 50)) {
5797 DRM_ERROR("timed out waiting for CDclk change\n");
5798 }
5799 mutex_unlock(&dev_priv->rps.hw_lock);
5800
54433e91
VS
5801 mutex_lock(&dev_priv->sb_lock);
5802
dfcab17e 5803 if (cdclk == 400000) {
6bcda4f0 5804 u32 divider;
30a970c6 5805
6bcda4f0 5806 divider = DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, cdclk) - 1;
30a970c6 5807
30a970c6
JB
5808 /* adjust cdclk divider */
5809 val = vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL);
9cf33db5 5810 val &= ~DISPLAY_FREQUENCY_VALUES;
30a970c6
JB
5811 val |= divider;
5812 vlv_cck_write(dev_priv, CCK_DISPLAY_CLOCK_CONTROL, val);
a877e801
VS
5813
5814 if (wait_for((vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL) &
5815 DISPLAY_FREQUENCY_STATUS) == (divider << DISPLAY_FREQUENCY_STATUS_SHIFT),
5816 50))
5817 DRM_ERROR("timed out waiting for CDclk change\n");
30a970c6
JB
5818 }
5819
30a970c6
JB
5820 /* adjust self-refresh exit latency value */
5821 val = vlv_bunit_read(dev_priv, BUNIT_REG_BISOC);
5822 val &= ~0x7f;
5823
5824 /*
5825 * For high bandwidth configs, we set a higher latency in the bunit
5826 * so that the core display fetch happens in time to avoid underruns.
5827 */
dfcab17e 5828 if (cdclk == 400000)
30a970c6
JB
5829 val |= 4500 / 250; /* 4.5 usec */
5830 else
5831 val |= 3000 / 250; /* 3.0 usec */
5832 vlv_bunit_write(dev_priv, BUNIT_REG_BISOC, val);
54433e91 5833
a580516d 5834 mutex_unlock(&dev_priv->sb_lock);
30a970c6 5835
b6283055 5836 intel_update_cdclk(dev);
30a970c6
JB
5837}
5838
383c5a6a
VS
5839static void cherryview_set_cdclk(struct drm_device *dev, int cdclk)
5840{
5841 struct drm_i915_private *dev_priv = dev->dev_private;
5842 u32 val, cmd;
5843
164dfd28
VK
5844 WARN_ON(dev_priv->display.get_display_clock_speed(dev)
5845 != dev_priv->cdclk_freq);
383c5a6a
VS
5846
5847 switch (cdclk) {
383c5a6a
VS
5848 case 333333:
5849 case 320000:
383c5a6a 5850 case 266667:
383c5a6a 5851 case 200000:
383c5a6a
VS
5852 break;
5853 default:
5f77eeb0 5854 MISSING_CASE(cdclk);
383c5a6a
VS
5855 return;
5856 }
5857
9d0d3fda
VS
5858 /*
5859 * Specs are full of misinformation, but testing on actual
5860 * hardware has shown that we just need to write the desired
5861 * CCK divider into the Punit register.
5862 */
5863 cmd = DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, cdclk) - 1;
5864
383c5a6a
VS
5865 mutex_lock(&dev_priv->rps.hw_lock);
5866 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
5867 val &= ~DSPFREQGUAR_MASK_CHV;
5868 val |= (cmd << DSPFREQGUAR_SHIFT_CHV);
5869 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
5870 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
5871 DSPFREQSTAT_MASK_CHV) == (cmd << DSPFREQSTAT_SHIFT_CHV),
5872 50)) {
5873 DRM_ERROR("timed out waiting for CDclk change\n");
5874 }
5875 mutex_unlock(&dev_priv->rps.hw_lock);
5876
b6283055 5877 intel_update_cdclk(dev);
383c5a6a
VS
5878}
5879
30a970c6
JB
5880static int valleyview_calc_cdclk(struct drm_i915_private *dev_priv,
5881 int max_pixclk)
5882{
6bcda4f0 5883 int freq_320 = (dev_priv->hpll_freq << 1) % 320000 != 0 ? 333333 : 320000;
6cca3195 5884 int limit = IS_CHERRYVIEW(dev_priv) ? 95 : 90;
29dc7ef3 5885
30a970c6
JB
5886 /*
5887 * Really only a few cases to deal with, as only 4 CDclks are supported:
5888 * 200MHz
5889 * 267MHz
29dc7ef3 5890 * 320/333MHz (depends on HPLL freq)
6cca3195
VS
5891 * 400MHz (VLV only)
5892 * So we check to see whether we're above 90% (VLV) or 95% (CHV)
5893 * of the lower bin and adjust if needed.
e37c67a1
VS
5894 *
5895 * We seem to get an unstable or solid color picture at 200MHz.
5896 * Not sure what's wrong. For now use 200MHz only when all pipes
5897 * are off.
30a970c6 5898 */
6cca3195
VS
5899 if (!IS_CHERRYVIEW(dev_priv) &&
5900 max_pixclk > freq_320*limit/100)
dfcab17e 5901 return 400000;
6cca3195 5902 else if (max_pixclk > 266667*limit/100)
29dc7ef3 5903 return freq_320;
e37c67a1 5904 else if (max_pixclk > 0)
dfcab17e 5905 return 266667;
e37c67a1
VS
5906 else
5907 return 200000;
30a970c6
JB
5908}
5909
f8437dd1
VK
5910static int broxton_calc_cdclk(struct drm_i915_private *dev_priv,
5911 int max_pixclk)
5912{
5913 /*
5914 * FIXME:
5915 * - remove the guardband, it's not needed on BXT
5916 * - set 19.2MHz bypass frequency if there are no active pipes
5917 */
5918 if (max_pixclk > 576000*9/10)
5919 return 624000;
5920 else if (max_pixclk > 384000*9/10)
5921 return 576000;
5922 else if (max_pixclk > 288000*9/10)
5923 return 384000;
5924 else if (max_pixclk > 144000*9/10)
5925 return 288000;
5926 else
5927 return 144000;
5928}
5929
a821fc46
ACO
5930/* Compute the max pixel clock for new configuration. Uses atomic state if
5931 * that's non-NULL, look at current state otherwise. */
5932static int intel_mode_max_pixclk(struct drm_device *dev,
5933 struct drm_atomic_state *state)
30a970c6 5934{
30a970c6 5935 struct intel_crtc *intel_crtc;
304603f4 5936 struct intel_crtc_state *crtc_state;
30a970c6
JB
5937 int max_pixclk = 0;
5938
d3fcc808 5939 for_each_intel_crtc(dev, intel_crtc) {
a821fc46
ACO
5940 if (state)
5941 crtc_state =
5942 intel_atomic_get_crtc_state(state, intel_crtc);
5943 else
5944 crtc_state = intel_crtc->config;
304603f4
ACO
5945 if (IS_ERR(crtc_state))
5946 return PTR_ERR(crtc_state);
5947
5948 if (!crtc_state->base.enable)
5949 continue;
5950
5951 max_pixclk = max(max_pixclk,
5952 crtc_state->base.adjusted_mode.crtc_clock);
30a970c6
JB
5953 }
5954
5955 return max_pixclk;
5956}
5957
0a9ab303 5958static int valleyview_modeset_global_pipes(struct drm_atomic_state *state)
30a970c6 5959{
304603f4 5960 struct drm_i915_private *dev_priv = to_i915(state->dev);
0a9ab303
ACO
5961 struct drm_crtc *crtc;
5962 struct drm_crtc_state *crtc_state;
a821fc46 5963 int max_pixclk = intel_mode_max_pixclk(state->dev, state);
0a9ab303 5964 int cdclk, i;
30a970c6 5965
304603f4
ACO
5966 if (max_pixclk < 0)
5967 return max_pixclk;
30a970c6 5968
f8437dd1
VK
5969 if (IS_VALLEYVIEW(dev_priv))
5970 cdclk = valleyview_calc_cdclk(dev_priv, max_pixclk);
5971 else
5972 cdclk = broxton_calc_cdclk(dev_priv, max_pixclk);
5973
5974 if (cdclk == dev_priv->cdclk_freq)
304603f4 5975 return 0;
30a970c6 5976
0a9ab303
ACO
5977 /* add all active pipes to the state */
5978 for_each_crtc(state->dev, crtc) {
5979 if (!crtc->state->enable)
5980 continue;
5981
5982 crtc_state = drm_atomic_get_crtc_state(state, crtc);
5983 if (IS_ERR(crtc_state))
5984 return PTR_ERR(crtc_state);
5985 }
5986
2f2d7aa1 5987 /* disable/enable all currently active pipes while we change cdclk */
0a9ab303
ACO
5988 for_each_crtc_in_state(state, crtc, crtc_state, i)
5989 if (crtc_state->enable)
5990 crtc_state->mode_changed = true;
304603f4
ACO
5991
5992 return 0;
30a970c6
JB
5993}
5994
1e69cd74
VS
5995static void vlv_program_pfi_credits(struct drm_i915_private *dev_priv)
5996{
5997 unsigned int credits, default_credits;
5998
5999 if (IS_CHERRYVIEW(dev_priv))
6000 default_credits = PFI_CREDIT(12);
6001 else
6002 default_credits = PFI_CREDIT(8);
6003
164dfd28 6004 if (DIV_ROUND_CLOSEST(dev_priv->cdclk_freq, 1000) >= dev_priv->rps.cz_freq) {
1e69cd74
VS
6005 /* CHV suggested value is 31 or 63 */
6006 if (IS_CHERRYVIEW(dev_priv))
6007 credits = PFI_CREDIT_31;
6008 else
6009 credits = PFI_CREDIT(15);
6010 } else {
6011 credits = default_credits;
6012 }
6013
6014 /*
6015 * WA - write default credits before re-programming
6016 * FIXME: should we also set the resend bit here?
6017 */
6018 I915_WRITE(GCI_CONTROL, VGA_FAST_MODE_DISABLE |
6019 default_credits);
6020
6021 I915_WRITE(GCI_CONTROL, VGA_FAST_MODE_DISABLE |
6022 credits | PFI_CREDIT_RESEND);
6023
6024 /*
6025 * FIXME is this guaranteed to clear
6026 * immediately or should we poll for it?
6027 */
6028 WARN_ON(I915_READ(GCI_CONTROL) & PFI_CREDIT_RESEND);
6029}
6030
a821fc46 6031static void valleyview_modeset_global_resources(struct drm_atomic_state *old_state)
30a970c6 6032{
a821fc46 6033 struct drm_device *dev = old_state->dev;
30a970c6 6034 struct drm_i915_private *dev_priv = dev->dev_private;
a821fc46 6035 int max_pixclk = intel_mode_max_pixclk(dev, NULL);
304603f4
ACO
6036 int req_cdclk;
6037
a821fc46
ACO
6038 /* The path in intel_mode_max_pixclk() with a NULL atomic state should
6039 * never fail. */
304603f4
ACO
6040 if (WARN_ON(max_pixclk < 0))
6041 return;
30a970c6 6042
304603f4 6043 req_cdclk = valleyview_calc_cdclk(dev_priv, max_pixclk);
30a970c6 6044
164dfd28 6045 if (req_cdclk != dev_priv->cdclk_freq) {
738c05c0
ID
6046 /*
6047 * FIXME: We can end up here with all power domains off, yet
6048 * with a CDCLK frequency other than the minimum. To account
6049 * for this take the PIPE-A power domain, which covers the HW
6050 * blocks needed for the following programming. This can be
6051 * removed once it's guaranteed that we get here either with
6052 * the minimum CDCLK set, or the required power domains
6053 * enabled.
6054 */
6055 intel_display_power_get(dev_priv, POWER_DOMAIN_PIPE_A);
6056
383c5a6a
VS
6057 if (IS_CHERRYVIEW(dev))
6058 cherryview_set_cdclk(dev, req_cdclk);
6059 else
6060 valleyview_set_cdclk(dev, req_cdclk);
738c05c0 6061
1e69cd74
VS
6062 vlv_program_pfi_credits(dev_priv);
6063
738c05c0 6064 intel_display_power_put(dev_priv, POWER_DOMAIN_PIPE_A);
383c5a6a 6065 }
30a970c6
JB
6066}
6067
89b667f8
JB
6068static void valleyview_crtc_enable(struct drm_crtc *crtc)
6069{
6070 struct drm_device *dev = crtc->dev;
a72e4c9f 6071 struct drm_i915_private *dev_priv = to_i915(dev);
89b667f8
JB
6072 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6073 struct intel_encoder *encoder;
6074 int pipe = intel_crtc->pipe;
23538ef1 6075 bool is_dsi;
89b667f8 6076
83d65738 6077 WARN_ON(!crtc->state->enable);
89b667f8
JB
6078
6079 if (intel_crtc->active)
6080 return;
6081
409ee761 6082 is_dsi = intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_DSI);
8525a235 6083
1ae0d137
VS
6084 if (!is_dsi) {
6085 if (IS_CHERRYVIEW(dev))
6e3c9717 6086 chv_prepare_pll(intel_crtc, intel_crtc->config);
1ae0d137 6087 else
6e3c9717 6088 vlv_prepare_pll(intel_crtc, intel_crtc->config);
1ae0d137 6089 }
5b18e57c 6090
6e3c9717 6091 if (intel_crtc->config->has_dp_encoder)
fe3cd48d 6092 intel_dp_set_m_n(intel_crtc, M1_N1);
5b18e57c
DV
6093
6094 intel_set_pipe_timings(intel_crtc);
6095
c14b0485
VS
6096 if (IS_CHERRYVIEW(dev) && pipe == PIPE_B) {
6097 struct drm_i915_private *dev_priv = dev->dev_private;
6098
6099 I915_WRITE(CHV_BLEND(pipe), CHV_BLEND_LEGACY);
6100 I915_WRITE(CHV_CANVAS(pipe), 0);
6101 }
6102
5b18e57c
DV
6103 i9xx_set_pipeconf(intel_crtc);
6104
89b667f8 6105 intel_crtc->active = true;
89b667f8 6106
a72e4c9f 6107 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4a3436e8 6108
89b667f8
JB
6109 for_each_encoder_on_crtc(dev, crtc, encoder)
6110 if (encoder->pre_pll_enable)
6111 encoder->pre_pll_enable(encoder);
6112
9d556c99
CML
6113 if (!is_dsi) {
6114 if (IS_CHERRYVIEW(dev))
6e3c9717 6115 chv_enable_pll(intel_crtc, intel_crtc->config);
9d556c99 6116 else
6e3c9717 6117 vlv_enable_pll(intel_crtc, intel_crtc->config);
9d556c99 6118 }
89b667f8
JB
6119
6120 for_each_encoder_on_crtc(dev, crtc, encoder)
6121 if (encoder->pre_enable)
6122 encoder->pre_enable(encoder);
6123
2dd24552
JB
6124 i9xx_pfit_enable(intel_crtc);
6125
63cbb074
VS
6126 intel_crtc_load_lut(crtc);
6127
f37fcc2a 6128 intel_update_watermarks(crtc);
e1fdc473 6129 intel_enable_pipe(intel_crtc);
be6a6f8e 6130
4b3a9526
VS
6131 assert_vblank_disabled(crtc);
6132 drm_crtc_vblank_on(crtc);
6133
f9b61ff6
DV
6134 for_each_encoder_on_crtc(dev, crtc, encoder)
6135 encoder->enable(encoder);
89b667f8
JB
6136}
6137
f13c2ef3
DV
6138static void i9xx_set_pll_dividers(struct intel_crtc *crtc)
6139{
6140 struct drm_device *dev = crtc->base.dev;
6141 struct drm_i915_private *dev_priv = dev->dev_private;
6142
6e3c9717
ACO
6143 I915_WRITE(FP0(crtc->pipe), crtc->config->dpll_hw_state.fp0);
6144 I915_WRITE(FP1(crtc->pipe), crtc->config->dpll_hw_state.fp1);
f13c2ef3
DV
6145}
6146
0b8765c6 6147static void i9xx_crtc_enable(struct drm_crtc *crtc)
79e53945
JB
6148{
6149 struct drm_device *dev = crtc->dev;
a72e4c9f 6150 struct drm_i915_private *dev_priv = to_i915(dev);
79e53945 6151 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
ef9c3aee 6152 struct intel_encoder *encoder;
79e53945 6153 int pipe = intel_crtc->pipe;
79e53945 6154
83d65738 6155 WARN_ON(!crtc->state->enable);
08a48469 6156
f7abfe8b
CW
6157 if (intel_crtc->active)
6158 return;
6159
f13c2ef3
DV
6160 i9xx_set_pll_dividers(intel_crtc);
6161
6e3c9717 6162 if (intel_crtc->config->has_dp_encoder)
fe3cd48d 6163 intel_dp_set_m_n(intel_crtc, M1_N1);
5b18e57c
DV
6164
6165 intel_set_pipe_timings(intel_crtc);
6166
5b18e57c
DV
6167 i9xx_set_pipeconf(intel_crtc);
6168
f7abfe8b 6169 intel_crtc->active = true;
6b383a7f 6170
4a3436e8 6171 if (!IS_GEN2(dev))
a72e4c9f 6172 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4a3436e8 6173
9d6d9f19
MK
6174 for_each_encoder_on_crtc(dev, crtc, encoder)
6175 if (encoder->pre_enable)
6176 encoder->pre_enable(encoder);
6177
f6736a1a
DV
6178 i9xx_enable_pll(intel_crtc);
6179
2dd24552
JB
6180 i9xx_pfit_enable(intel_crtc);
6181
63cbb074
VS
6182 intel_crtc_load_lut(crtc);
6183
f37fcc2a 6184 intel_update_watermarks(crtc);
e1fdc473 6185 intel_enable_pipe(intel_crtc);
be6a6f8e 6186
4b3a9526
VS
6187 assert_vblank_disabled(crtc);
6188 drm_crtc_vblank_on(crtc);
6189
f9b61ff6
DV
6190 for_each_encoder_on_crtc(dev, crtc, encoder)
6191 encoder->enable(encoder);
0b8765c6 6192}
79e53945 6193
87476d63
DV
6194static void i9xx_pfit_disable(struct intel_crtc *crtc)
6195{
6196 struct drm_device *dev = crtc->base.dev;
6197 struct drm_i915_private *dev_priv = dev->dev_private;
87476d63 6198
6e3c9717 6199 if (!crtc->config->gmch_pfit.control)
328d8e82 6200 return;
87476d63 6201
328d8e82 6202 assert_pipe_disabled(dev_priv, crtc->pipe);
87476d63 6203
328d8e82
DV
6204 DRM_DEBUG_DRIVER("disabling pfit, current: 0x%08x\n",
6205 I915_READ(PFIT_CONTROL));
6206 I915_WRITE(PFIT_CONTROL, 0);
87476d63
DV
6207}
6208
0b8765c6
JB
6209static void i9xx_crtc_disable(struct drm_crtc *crtc)
6210{
6211 struct drm_device *dev = crtc->dev;
6212 struct drm_i915_private *dev_priv = dev->dev_private;
6213 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
ef9c3aee 6214 struct intel_encoder *encoder;
0b8765c6 6215 int pipe = intel_crtc->pipe;
ef9c3aee 6216
f7abfe8b
CW
6217 if (!intel_crtc->active)
6218 return;
6219
6304cd91
VS
6220 /*
6221 * On gen2 planes are double buffered but the pipe isn't, so we must
6222 * wait for planes to fully turn off before disabling the pipe.
564ed191
ID
6223 * We also need to wait on all gmch platforms because of the
6224 * self-refresh mode constraint explained above.
6304cd91 6225 */
564ed191 6226 intel_wait_for_vblank(dev, pipe);
6304cd91 6227
4b3a9526
VS
6228 for_each_encoder_on_crtc(dev, crtc, encoder)
6229 encoder->disable(encoder);
6230
f9b61ff6
DV
6231 drm_crtc_vblank_off(crtc);
6232 assert_vblank_disabled(crtc);
6233
575f7ab7 6234 intel_disable_pipe(intel_crtc);
24a1f16d 6235
87476d63 6236 i9xx_pfit_disable(intel_crtc);
24a1f16d 6237
89b667f8
JB
6238 for_each_encoder_on_crtc(dev, crtc, encoder)
6239 if (encoder->post_disable)
6240 encoder->post_disable(encoder);
6241
409ee761 6242 if (!intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_DSI)) {
076ed3b2
CML
6243 if (IS_CHERRYVIEW(dev))
6244 chv_disable_pll(dev_priv, pipe);
6245 else if (IS_VALLEYVIEW(dev))
6246 vlv_disable_pll(dev_priv, pipe);
6247 else
1c4e0274 6248 i9xx_disable_pll(intel_crtc);
076ed3b2 6249 }
0b8765c6 6250
4a3436e8 6251 if (!IS_GEN2(dev))
a72e4c9f 6252 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
4a3436e8 6253
f7abfe8b 6254 intel_crtc->active = false;
46ba614c 6255 intel_update_watermarks(crtc);
f37fcc2a 6256
efa9624e 6257 mutex_lock(&dev->struct_mutex);
7ff0ebcc 6258 intel_fbc_update(dev);
efa9624e 6259 mutex_unlock(&dev->struct_mutex);
0b8765c6
JB
6260}
6261
ee7b9f93
JB
6262static void i9xx_crtc_off(struct drm_crtc *crtc)
6263{
6264}
6265
b04c5bd6
BF
6266/* Master function to enable/disable CRTC and corresponding power wells */
6267void intel_crtc_control(struct drm_crtc *crtc, bool enable)
976f8a20
DV
6268{
6269 struct drm_device *dev = crtc->dev;
6270 struct drm_i915_private *dev_priv = dev->dev_private;
0e572fe7 6271 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
0e572fe7
DV
6272 enum intel_display_power_domain domain;
6273 unsigned long domains;
976f8a20 6274
0e572fe7
DV
6275 if (enable) {
6276 if (!intel_crtc->active) {
e1e9fb84
DV
6277 domains = get_crtc_power_domains(crtc);
6278 for_each_power_domain(domain, domains)
6279 intel_display_power_get(dev_priv, domain);
6280 intel_crtc->enabled_power_domains = domains;
0e572fe7
DV
6281
6282 dev_priv->display.crtc_enable(crtc);
ce22dba9 6283 intel_crtc_enable_planes(crtc);
0e572fe7
DV
6284 }
6285 } else {
6286 if (intel_crtc->active) {
ce22dba9 6287 intel_crtc_disable_planes(crtc);
0e572fe7
DV
6288 dev_priv->display.crtc_disable(crtc);
6289
e1e9fb84
DV
6290 domains = intel_crtc->enabled_power_domains;
6291 for_each_power_domain(domain, domains)
6292 intel_display_power_put(dev_priv, domain);
6293 intel_crtc->enabled_power_domains = 0;
0e572fe7
DV
6294 }
6295 }
b04c5bd6
BF
6296}
6297
6298/**
6299 * Sets the power management mode of the pipe and plane.
6300 */
6301void intel_crtc_update_dpms(struct drm_crtc *crtc)
6302{
6303 struct drm_device *dev = crtc->dev;
6304 struct intel_encoder *intel_encoder;
6305 bool enable = false;
6306
6307 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
6308 enable |= intel_encoder->connectors_active;
6309
6310 intel_crtc_control(crtc, enable);
0f63cca2
ACO
6311
6312 crtc->state->active = enable;
976f8a20
DV
6313}
6314
cdd59983
CW
6315static void intel_crtc_disable(struct drm_crtc *crtc)
6316{
cdd59983 6317 struct drm_device *dev = crtc->dev;
976f8a20 6318 struct drm_connector *connector;
ee7b9f93 6319 struct drm_i915_private *dev_priv = dev->dev_private;
cdd59983 6320
976f8a20 6321 /* crtc should still be enabled when we disable it. */
83d65738 6322 WARN_ON(!crtc->state->enable);
976f8a20 6323
ce22dba9 6324 intel_crtc_disable_planes(crtc);
976f8a20 6325 dev_priv->display.crtc_disable(crtc);
ee7b9f93
JB
6326 dev_priv->display.off(crtc);
6327
70a101f8 6328 drm_plane_helper_disable(crtc->primary);
976f8a20
DV
6329
6330 /* Update computed state. */
6331 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
6332 if (!connector->encoder || !connector->encoder->crtc)
6333 continue;
6334
6335 if (connector->encoder->crtc != crtc)
6336 continue;
6337
6338 connector->dpms = DRM_MODE_DPMS_OFF;
6339 to_intel_encoder(connector->encoder)->connectors_active = false;
cdd59983
CW
6340 }
6341}
6342
ea5b213a 6343void intel_encoder_destroy(struct drm_encoder *encoder)
7e7d76c3 6344{
4ef69c7a 6345 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
ea5b213a 6346
ea5b213a
CW
6347 drm_encoder_cleanup(encoder);
6348 kfree(intel_encoder);
7e7d76c3
JB
6349}
6350
9237329d 6351/* Simple dpms helper for encoders with just one connector, no cloning and only
5ab432ef
DV
6352 * one kind of off state. It clamps all !ON modes to fully OFF and changes the
6353 * state of the entire output pipe. */
9237329d 6354static void intel_encoder_dpms(struct intel_encoder *encoder, int mode)
7e7d76c3 6355{
5ab432ef
DV
6356 if (mode == DRM_MODE_DPMS_ON) {
6357 encoder->connectors_active = true;
6358
b2cabb0e 6359 intel_crtc_update_dpms(encoder->base.crtc);
5ab432ef
DV
6360 } else {
6361 encoder->connectors_active = false;
6362
b2cabb0e 6363 intel_crtc_update_dpms(encoder->base.crtc);
5ab432ef 6364 }
79e53945
JB
6365}
6366
0a91ca29
DV
6367/* Cross check the actual hw state with our own modeset state tracking (and it's
6368 * internal consistency). */
b980514c 6369static void intel_connector_check_state(struct intel_connector *connector)
79e53945 6370{
0a91ca29
DV
6371 if (connector->get_hw_state(connector)) {
6372 struct intel_encoder *encoder = connector->encoder;
6373 struct drm_crtc *crtc;
6374 bool encoder_enabled;
6375 enum pipe pipe;
6376
6377 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
6378 connector->base.base.id,
c23cc417 6379 connector->base.name);
0a91ca29 6380
0e32b39c
DA
6381 /* there is no real hw state for MST connectors */
6382 if (connector->mst_port)
6383 return;
6384
e2c719b7 6385 I915_STATE_WARN(connector->base.dpms == DRM_MODE_DPMS_OFF,
0a91ca29 6386 "wrong connector dpms state\n");
e2c719b7 6387 I915_STATE_WARN(connector->base.encoder != &encoder->base,
0a91ca29 6388 "active connector not linked to encoder\n");
0a91ca29 6389
36cd7444 6390 if (encoder) {
e2c719b7 6391 I915_STATE_WARN(!encoder->connectors_active,
36cd7444
DA
6392 "encoder->connectors_active not set\n");
6393
6394 encoder_enabled = encoder->get_hw_state(encoder, &pipe);
e2c719b7
RC
6395 I915_STATE_WARN(!encoder_enabled, "encoder not enabled\n");
6396 if (I915_STATE_WARN_ON(!encoder->base.crtc))
36cd7444 6397 return;
0a91ca29 6398
36cd7444 6399 crtc = encoder->base.crtc;
0a91ca29 6400
83d65738
MR
6401 I915_STATE_WARN(!crtc->state->enable,
6402 "crtc not enabled\n");
e2c719b7
RC
6403 I915_STATE_WARN(!to_intel_crtc(crtc)->active, "crtc not active\n");
6404 I915_STATE_WARN(pipe != to_intel_crtc(crtc)->pipe,
36cd7444
DA
6405 "encoder active on the wrong pipe\n");
6406 }
0a91ca29 6407 }
79e53945
JB
6408}
6409
08d9bc92
ACO
6410int intel_connector_init(struct intel_connector *connector)
6411{
6412 struct drm_connector_state *connector_state;
6413
6414 connector_state = kzalloc(sizeof *connector_state, GFP_KERNEL);
6415 if (!connector_state)
6416 return -ENOMEM;
6417
6418 connector->base.state = connector_state;
6419 return 0;
6420}
6421
6422struct intel_connector *intel_connector_alloc(void)
6423{
6424 struct intel_connector *connector;
6425
6426 connector = kzalloc(sizeof *connector, GFP_KERNEL);
6427 if (!connector)
6428 return NULL;
6429
6430 if (intel_connector_init(connector) < 0) {
6431 kfree(connector);
6432 return NULL;
6433 }
6434
6435 return connector;
6436}
6437
5ab432ef
DV
6438/* Even simpler default implementation, if there's really no special case to
6439 * consider. */
6440void intel_connector_dpms(struct drm_connector *connector, int mode)
79e53945 6441{
5ab432ef
DV
6442 /* All the simple cases only support two dpms states. */
6443 if (mode != DRM_MODE_DPMS_ON)
6444 mode = DRM_MODE_DPMS_OFF;
d4270e57 6445
5ab432ef
DV
6446 if (mode == connector->dpms)
6447 return;
6448
6449 connector->dpms = mode;
6450
6451 /* Only need to change hw state when actually enabled */
c9976dcf
CW
6452 if (connector->encoder)
6453 intel_encoder_dpms(to_intel_encoder(connector->encoder), mode);
0a91ca29 6454
b980514c 6455 intel_modeset_check_state(connector->dev);
79e53945
JB
6456}
6457
f0947c37
DV
6458/* Simple connector->get_hw_state implementation for encoders that support only
6459 * one connector and no cloning and hence the encoder state determines the state
6460 * of the connector. */
6461bool intel_connector_get_hw_state(struct intel_connector *connector)
ea5b213a 6462{
24929352 6463 enum pipe pipe = 0;
f0947c37 6464 struct intel_encoder *encoder = connector->encoder;
ea5b213a 6465
f0947c37 6466 return encoder->get_hw_state(encoder, &pipe);
ea5b213a
CW
6467}
6468
6d293983 6469static int pipe_required_fdi_lanes(struct intel_crtc_state *crtc_state)
d272ddfa 6470{
6d293983
ACO
6471 if (crtc_state->base.enable && crtc_state->has_pch_encoder)
6472 return crtc_state->fdi_lanes;
d272ddfa
VS
6473
6474 return 0;
6475}
6476
6d293983 6477static int ironlake_check_fdi_lanes(struct drm_device *dev, enum pipe pipe,
5cec258b 6478 struct intel_crtc_state *pipe_config)
1857e1da 6479{
6d293983
ACO
6480 struct drm_atomic_state *state = pipe_config->base.state;
6481 struct intel_crtc *other_crtc;
6482 struct intel_crtc_state *other_crtc_state;
6483
1857e1da
DV
6484 DRM_DEBUG_KMS("checking fdi config on pipe %c, lanes %i\n",
6485 pipe_name(pipe), pipe_config->fdi_lanes);
6486 if (pipe_config->fdi_lanes > 4) {
6487 DRM_DEBUG_KMS("invalid fdi lane config on pipe %c: %i lanes\n",
6488 pipe_name(pipe), pipe_config->fdi_lanes);
6d293983 6489 return -EINVAL;
1857e1da
DV
6490 }
6491
bafb6553 6492 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
1857e1da
DV
6493 if (pipe_config->fdi_lanes > 2) {
6494 DRM_DEBUG_KMS("only 2 lanes on haswell, required: %i lanes\n",
6495 pipe_config->fdi_lanes);
6d293983 6496 return -EINVAL;
1857e1da 6497 } else {
6d293983 6498 return 0;
1857e1da
DV
6499 }
6500 }
6501
6502 if (INTEL_INFO(dev)->num_pipes == 2)
6d293983 6503 return 0;
1857e1da
DV
6504
6505 /* Ivybridge 3 pipe is really complicated */
6506 switch (pipe) {
6507 case PIPE_A:
6d293983 6508 return 0;
1857e1da 6509 case PIPE_B:
6d293983
ACO
6510 if (pipe_config->fdi_lanes <= 2)
6511 return 0;
6512
6513 other_crtc = to_intel_crtc(intel_get_crtc_for_pipe(dev, PIPE_C));
6514 other_crtc_state =
6515 intel_atomic_get_crtc_state(state, other_crtc);
6516 if (IS_ERR(other_crtc_state))
6517 return PTR_ERR(other_crtc_state);
6518
6519 if (pipe_required_fdi_lanes(other_crtc_state) > 0) {
1857e1da
DV
6520 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
6521 pipe_name(pipe), pipe_config->fdi_lanes);
6d293983 6522 return -EINVAL;
1857e1da 6523 }
6d293983 6524 return 0;
1857e1da 6525 case PIPE_C:
251cc67c
VS
6526 if (pipe_config->fdi_lanes > 2) {
6527 DRM_DEBUG_KMS("only 2 lanes on pipe %c: required %i lanes\n",
6528 pipe_name(pipe), pipe_config->fdi_lanes);
6d293983 6529 return -EINVAL;
251cc67c 6530 }
6d293983
ACO
6531
6532 other_crtc = to_intel_crtc(intel_get_crtc_for_pipe(dev, PIPE_B));
6533 other_crtc_state =
6534 intel_atomic_get_crtc_state(state, other_crtc);
6535 if (IS_ERR(other_crtc_state))
6536 return PTR_ERR(other_crtc_state);
6537
6538 if (pipe_required_fdi_lanes(other_crtc_state) > 2) {
1857e1da 6539 DRM_DEBUG_KMS("fdi link B uses too many lanes to enable link C\n");
6d293983 6540 return -EINVAL;
1857e1da 6541 }
6d293983 6542 return 0;
1857e1da
DV
6543 default:
6544 BUG();
6545 }
6546}
6547
e29c22c0
DV
6548#define RETRY 1
6549static int ironlake_fdi_compute_config(struct intel_crtc *intel_crtc,
5cec258b 6550 struct intel_crtc_state *pipe_config)
877d48d5 6551{
1857e1da 6552 struct drm_device *dev = intel_crtc->base.dev;
2d112de7 6553 struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
6d293983
ACO
6554 int lane, link_bw, fdi_dotclock, ret;
6555 bool needs_recompute = false;
877d48d5 6556
e29c22c0 6557retry:
877d48d5
DV
6558 /* FDI is a binary signal running at ~2.7GHz, encoding
6559 * each output octet as 10 bits. The actual frequency
6560 * is stored as a divider into a 100MHz clock, and the
6561 * mode pixel clock is stored in units of 1KHz.
6562 * Hence the bw of each lane in terms of the mode signal
6563 * is:
6564 */
6565 link_bw = intel_fdi_link_freq(dev) * MHz(100)/KHz(1)/10;
6566
241bfc38 6567 fdi_dotclock = adjusted_mode->crtc_clock;
877d48d5 6568
2bd89a07 6569 lane = ironlake_get_lanes_required(fdi_dotclock, link_bw,
877d48d5
DV
6570 pipe_config->pipe_bpp);
6571
6572 pipe_config->fdi_lanes = lane;
6573
2bd89a07 6574 intel_link_compute_m_n(pipe_config->pipe_bpp, lane, fdi_dotclock,
877d48d5 6575 link_bw, &pipe_config->fdi_m_n);
1857e1da 6576
6d293983
ACO
6577 ret = ironlake_check_fdi_lanes(intel_crtc->base.dev,
6578 intel_crtc->pipe, pipe_config);
6579 if (ret == -EINVAL && pipe_config->pipe_bpp > 6*3) {
e29c22c0
DV
6580 pipe_config->pipe_bpp -= 2*3;
6581 DRM_DEBUG_KMS("fdi link bw constraint, reducing pipe bpp to %i\n",
6582 pipe_config->pipe_bpp);
6583 needs_recompute = true;
6584 pipe_config->bw_constrained = true;
6585
6586 goto retry;
6587 }
6588
6589 if (needs_recompute)
6590 return RETRY;
6591
6d293983 6592 return ret;
877d48d5
DV
6593}
6594
42db64ef 6595static void hsw_compute_ips_config(struct intel_crtc *crtc,
5cec258b 6596 struct intel_crtc_state *pipe_config)
42db64ef 6597{
d330a953 6598 pipe_config->ips_enabled = i915.enable_ips &&
3c4ca58c 6599 hsw_crtc_supports_ips(crtc) &&
b6dfdc9b 6600 pipe_config->pipe_bpp <= 24;
42db64ef
PZ
6601}
6602
a43f6e0f 6603static int intel_crtc_compute_config(struct intel_crtc *crtc,
5cec258b 6604 struct intel_crtc_state *pipe_config)
79e53945 6605{
a43f6e0f 6606 struct drm_device *dev = crtc->base.dev;
8bd31e67 6607 struct drm_i915_private *dev_priv = dev->dev_private;
2d112de7 6608 struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
d03c93d4 6609 int ret;
89749350 6610
ad3a4479 6611 /* FIXME should check pixel clock limits on all platforms */
cf532bb2 6612 if (INTEL_INFO(dev)->gen < 4) {
05024da3 6613 int clock_limit = dev_priv->cdclk_freq;
cf532bb2
VS
6614
6615 /*
6616 * Enable pixel doubling when the dot clock
6617 * is > 90% of the (display) core speed.
6618 *
b397c96b
VS
6619 * GDG double wide on either pipe,
6620 * otherwise pipe A only.
cf532bb2 6621 */
b397c96b 6622 if ((crtc->pipe == PIPE_A || IS_I915G(dev)) &&
241bfc38 6623 adjusted_mode->crtc_clock > clock_limit * 9 / 10) {
ad3a4479 6624 clock_limit *= 2;
cf532bb2 6625 pipe_config->double_wide = true;
ad3a4479
VS
6626 }
6627
241bfc38 6628 if (adjusted_mode->crtc_clock > clock_limit * 9 / 10)
e29c22c0 6629 return -EINVAL;
2c07245f 6630 }
89749350 6631
1d1d0e27
VS
6632 /*
6633 * Pipe horizontal size must be even in:
6634 * - DVO ganged mode
6635 * - LVDS dual channel mode
6636 * - Double wide pipe
6637 */
a93e255f 6638 if ((intel_pipe_will_have_type(pipe_config, INTEL_OUTPUT_LVDS) &&
1d1d0e27
VS
6639 intel_is_dual_link_lvds(dev)) || pipe_config->double_wide)
6640 pipe_config->pipe_src_w &= ~1;
6641
8693a824
DL
6642 /* Cantiga+ cannot handle modes with a hsync front porch of 0.
6643 * WaPruneModeWithIncorrectHsyncOffset:ctg,elk,ilk,snb,ivb,vlv,hsw.
44f46b42
CW
6644 */
6645 if ((INTEL_INFO(dev)->gen > 4 || IS_G4X(dev)) &&
6646 adjusted_mode->hsync_start == adjusted_mode->hdisplay)
e29c22c0 6647 return -EINVAL;
44f46b42 6648
f5adf94e 6649 if (HAS_IPS(dev))
a43f6e0f
DV
6650 hsw_compute_ips_config(crtc, pipe_config);
6651
877d48d5 6652 if (pipe_config->has_pch_encoder)
a43f6e0f 6653 return ironlake_fdi_compute_config(crtc, pipe_config);
877d48d5 6654
d03c93d4
CK
6655 /* FIXME: remove below call once atomic mode set is place and all crtc
6656 * related checks called from atomic_crtc_check function */
6657 ret = 0;
6658 DRM_DEBUG_KMS("intel_crtc = %p drm_state (pipe_config->base.state) = %p\n",
6659 crtc, pipe_config->base.state);
6660 ret = intel_atomic_setup_scalers(dev, crtc, pipe_config);
6661
6662 return ret;
79e53945
JB
6663}
6664
1652d19e
VS
6665static int skylake_get_display_clock_speed(struct drm_device *dev)
6666{
6667 struct drm_i915_private *dev_priv = to_i915(dev);
6668 uint32_t lcpll1 = I915_READ(LCPLL1_CTL);
6669 uint32_t cdctl = I915_READ(CDCLK_CTL);
6670 uint32_t linkrate;
6671
6672 if (!(lcpll1 & LCPLL_PLL_ENABLE)) {
6673 WARN(1, "LCPLL1 not enabled\n");
6674 return 24000; /* 24MHz is the cd freq with NSSC ref */
6675 }
6676
6677 if ((cdctl & CDCLK_FREQ_SEL_MASK) == CDCLK_FREQ_540)
6678 return 540000;
6679
6680 linkrate = (I915_READ(DPLL_CTRL1) &
71cd8423 6681 DPLL_CTRL1_LINK_RATE_MASK(SKL_DPLL0)) >> 1;
1652d19e 6682
71cd8423
DL
6683 if (linkrate == DPLL_CTRL1_LINK_RATE_2160 ||
6684 linkrate == DPLL_CTRL1_LINK_RATE_1080) {
1652d19e
VS
6685 /* vco 8640 */
6686 switch (cdctl & CDCLK_FREQ_SEL_MASK) {
6687 case CDCLK_FREQ_450_432:
6688 return 432000;
6689 case CDCLK_FREQ_337_308:
6690 return 308570;
6691 case CDCLK_FREQ_675_617:
6692 return 617140;
6693 default:
6694 WARN(1, "Unknown cd freq selection\n");
6695 }
6696 } else {
6697 /* vco 8100 */
6698 switch (cdctl & CDCLK_FREQ_SEL_MASK) {
6699 case CDCLK_FREQ_450_432:
6700 return 450000;
6701 case CDCLK_FREQ_337_308:
6702 return 337500;
6703 case CDCLK_FREQ_675_617:
6704 return 675000;
6705 default:
6706 WARN(1, "Unknown cd freq selection\n");
6707 }
6708 }
6709
6710 /* error case, do as if DPLL0 isn't enabled */
6711 return 24000;
6712}
6713
6714static int broadwell_get_display_clock_speed(struct drm_device *dev)
6715{
6716 struct drm_i915_private *dev_priv = dev->dev_private;
6717 uint32_t lcpll = I915_READ(LCPLL_CTL);
6718 uint32_t freq = lcpll & LCPLL_CLK_FREQ_MASK;
6719
6720 if (lcpll & LCPLL_CD_SOURCE_FCLK)
6721 return 800000;
6722 else if (I915_READ(FUSE_STRAP) & HSW_CDCLK_LIMIT)
6723 return 450000;
6724 else if (freq == LCPLL_CLK_FREQ_450)
6725 return 450000;
6726 else if (freq == LCPLL_CLK_FREQ_54O_BDW)
6727 return 540000;
6728 else if (freq == LCPLL_CLK_FREQ_337_5_BDW)
6729 return 337500;
6730 else
6731 return 675000;
6732}
6733
6734static int haswell_get_display_clock_speed(struct drm_device *dev)
6735{
6736 struct drm_i915_private *dev_priv = dev->dev_private;
6737 uint32_t lcpll = I915_READ(LCPLL_CTL);
6738 uint32_t freq = lcpll & LCPLL_CLK_FREQ_MASK;
6739
6740 if (lcpll & LCPLL_CD_SOURCE_FCLK)
6741 return 800000;
6742 else if (I915_READ(FUSE_STRAP) & HSW_CDCLK_LIMIT)
6743 return 450000;
6744 else if (freq == LCPLL_CLK_FREQ_450)
6745 return 450000;
6746 else if (IS_HSW_ULT(dev))
6747 return 337500;
6748 else
6749 return 540000;
79e53945
JB
6750}
6751
25eb05fc
JB
6752static int valleyview_get_display_clock_speed(struct drm_device *dev)
6753{
d197b7d3 6754 struct drm_i915_private *dev_priv = dev->dev_private;
d197b7d3
VS
6755 u32 val;
6756 int divider;
6757
6bcda4f0
VS
6758 if (dev_priv->hpll_freq == 0)
6759 dev_priv->hpll_freq = valleyview_get_vco(dev_priv);
6760
a580516d 6761 mutex_lock(&dev_priv->sb_lock);
d197b7d3 6762 val = vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL);
a580516d 6763 mutex_unlock(&dev_priv->sb_lock);
d197b7d3
VS
6764
6765 divider = val & DISPLAY_FREQUENCY_VALUES;
6766
7d007f40
VS
6767 WARN((val & DISPLAY_FREQUENCY_STATUS) !=
6768 (divider << DISPLAY_FREQUENCY_STATUS_SHIFT),
6769 "cdclk change in progress\n");
6770
6bcda4f0 6771 return DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, divider + 1);
25eb05fc
JB
6772}
6773
b37a6434
VS
6774static int ilk_get_display_clock_speed(struct drm_device *dev)
6775{
6776 return 450000;
6777}
6778
e70236a8
JB
6779static int i945_get_display_clock_speed(struct drm_device *dev)
6780{
6781 return 400000;
6782}
79e53945 6783
e70236a8 6784static int i915_get_display_clock_speed(struct drm_device *dev)
79e53945 6785{
e907f170 6786 return 333333;
e70236a8 6787}
79e53945 6788
e70236a8
JB
6789static int i9xx_misc_get_display_clock_speed(struct drm_device *dev)
6790{
6791 return 200000;
6792}
79e53945 6793
257a7ffc
DV
6794static int pnv_get_display_clock_speed(struct drm_device *dev)
6795{
6796 u16 gcfgc = 0;
6797
6798 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
6799
6800 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
6801 case GC_DISPLAY_CLOCK_267_MHZ_PNV:
e907f170 6802 return 266667;
257a7ffc 6803 case GC_DISPLAY_CLOCK_333_MHZ_PNV:
e907f170 6804 return 333333;
257a7ffc 6805 case GC_DISPLAY_CLOCK_444_MHZ_PNV:
e907f170 6806 return 444444;
257a7ffc
DV
6807 case GC_DISPLAY_CLOCK_200_MHZ_PNV:
6808 return 200000;
6809 default:
6810 DRM_ERROR("Unknown pnv display core clock 0x%04x\n", gcfgc);
6811 case GC_DISPLAY_CLOCK_133_MHZ_PNV:
e907f170 6812 return 133333;
257a7ffc 6813 case GC_DISPLAY_CLOCK_167_MHZ_PNV:
e907f170 6814 return 166667;
257a7ffc
DV
6815 }
6816}
6817
e70236a8
JB
6818static int i915gm_get_display_clock_speed(struct drm_device *dev)
6819{
6820 u16 gcfgc = 0;
79e53945 6821
e70236a8
JB
6822 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
6823
6824 if (gcfgc & GC_LOW_FREQUENCY_ENABLE)
e907f170 6825 return 133333;
e70236a8
JB
6826 else {
6827 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
6828 case GC_DISPLAY_CLOCK_333_MHZ:
e907f170 6829 return 333333;
e70236a8
JB
6830 default:
6831 case GC_DISPLAY_CLOCK_190_200_MHZ:
6832 return 190000;
79e53945 6833 }
e70236a8
JB
6834 }
6835}
6836
6837static int i865_get_display_clock_speed(struct drm_device *dev)
6838{
e907f170 6839 return 266667;
e70236a8
JB
6840}
6841
1b1d2716 6842static int i85x_get_display_clock_speed(struct drm_device *dev)
e70236a8
JB
6843{
6844 u16 hpllcc = 0;
1b1d2716 6845
65cd2b3f
VS
6846 /*
6847 * 852GM/852GMV only supports 133 MHz and the HPLLCC
6848 * encoding is different :(
6849 * FIXME is this the right way to detect 852GM/852GMV?
6850 */
6851 if (dev->pdev->revision == 0x1)
6852 return 133333;
6853
1b1d2716
VS
6854 pci_bus_read_config_word(dev->pdev->bus,
6855 PCI_DEVFN(0, 3), HPLLCC, &hpllcc);
6856
e70236a8
JB
6857 /* Assume that the hardware is in the high speed state. This
6858 * should be the default.
6859 */
6860 switch (hpllcc & GC_CLOCK_CONTROL_MASK) {
6861 case GC_CLOCK_133_200:
1b1d2716 6862 case GC_CLOCK_133_200_2:
e70236a8
JB
6863 case GC_CLOCK_100_200:
6864 return 200000;
6865 case GC_CLOCK_166_250:
6866 return 250000;
6867 case GC_CLOCK_100_133:
e907f170 6868 return 133333;
1b1d2716
VS
6869 case GC_CLOCK_133_266:
6870 case GC_CLOCK_133_266_2:
6871 case GC_CLOCK_166_266:
6872 return 266667;
e70236a8 6873 }
79e53945 6874
e70236a8
JB
6875 /* Shouldn't happen */
6876 return 0;
6877}
79e53945 6878
e70236a8
JB
6879static int i830_get_display_clock_speed(struct drm_device *dev)
6880{
e907f170 6881 return 133333;
79e53945
JB
6882}
6883
34edce2f
VS
6884static unsigned int intel_hpll_vco(struct drm_device *dev)
6885{
6886 struct drm_i915_private *dev_priv = dev->dev_private;
6887 static const unsigned int blb_vco[8] = {
6888 [0] = 3200000,
6889 [1] = 4000000,
6890 [2] = 5333333,
6891 [3] = 4800000,
6892 [4] = 6400000,
6893 };
6894 static const unsigned int pnv_vco[8] = {
6895 [0] = 3200000,
6896 [1] = 4000000,
6897 [2] = 5333333,
6898 [3] = 4800000,
6899 [4] = 2666667,
6900 };
6901 static const unsigned int cl_vco[8] = {
6902 [0] = 3200000,
6903 [1] = 4000000,
6904 [2] = 5333333,
6905 [3] = 6400000,
6906 [4] = 3333333,
6907 [5] = 3566667,
6908 [6] = 4266667,
6909 };
6910 static const unsigned int elk_vco[8] = {
6911 [0] = 3200000,
6912 [1] = 4000000,
6913 [2] = 5333333,
6914 [3] = 4800000,
6915 };
6916 static const unsigned int ctg_vco[8] = {
6917 [0] = 3200000,
6918 [1] = 4000000,
6919 [2] = 5333333,
6920 [3] = 6400000,
6921 [4] = 2666667,
6922 [5] = 4266667,
6923 };
6924 const unsigned int *vco_table;
6925 unsigned int vco;
6926 uint8_t tmp = 0;
6927
6928 /* FIXME other chipsets? */
6929 if (IS_GM45(dev))
6930 vco_table = ctg_vco;
6931 else if (IS_G4X(dev))
6932 vco_table = elk_vco;
6933 else if (IS_CRESTLINE(dev))
6934 vco_table = cl_vco;
6935 else if (IS_PINEVIEW(dev))
6936 vco_table = pnv_vco;
6937 else if (IS_G33(dev))
6938 vco_table = blb_vco;
6939 else
6940 return 0;
6941
6942 tmp = I915_READ(IS_MOBILE(dev) ? HPLLVCO_MOBILE : HPLLVCO);
6943
6944 vco = vco_table[tmp & 0x7];
6945 if (vco == 0)
6946 DRM_ERROR("Bad HPLL VCO (HPLLVCO=0x%02x)\n", tmp);
6947 else
6948 DRM_DEBUG_KMS("HPLL VCO %u kHz\n", vco);
6949
6950 return vco;
6951}
6952
6953static int gm45_get_display_clock_speed(struct drm_device *dev)
6954{
6955 unsigned int cdclk_sel, vco = intel_hpll_vco(dev);
6956 uint16_t tmp = 0;
6957
6958 pci_read_config_word(dev->pdev, GCFGC, &tmp);
6959
6960 cdclk_sel = (tmp >> 12) & 0x1;
6961
6962 switch (vco) {
6963 case 2666667:
6964 case 4000000:
6965 case 5333333:
6966 return cdclk_sel ? 333333 : 222222;
6967 case 3200000:
6968 return cdclk_sel ? 320000 : 228571;
6969 default:
6970 DRM_ERROR("Unable to determine CDCLK. HPLL VCO=%u, CFGC=0x%04x\n", vco, tmp);
6971 return 222222;
6972 }
6973}
6974
6975static int i965gm_get_display_clock_speed(struct drm_device *dev)
6976{
6977 static const uint8_t div_3200[] = { 16, 10, 8 };
6978 static const uint8_t div_4000[] = { 20, 12, 10 };
6979 static const uint8_t div_5333[] = { 24, 16, 14 };
6980 const uint8_t *div_table;
6981 unsigned int cdclk_sel, vco = intel_hpll_vco(dev);
6982 uint16_t tmp = 0;
6983
6984 pci_read_config_word(dev->pdev, GCFGC, &tmp);
6985
6986 cdclk_sel = ((tmp >> 8) & 0x1f) - 1;
6987
6988 if (cdclk_sel >= ARRAY_SIZE(div_3200))
6989 goto fail;
6990
6991 switch (vco) {
6992 case 3200000:
6993 div_table = div_3200;
6994 break;
6995 case 4000000:
6996 div_table = div_4000;
6997 break;
6998 case 5333333:
6999 div_table = div_5333;
7000 break;
7001 default:
7002 goto fail;
7003 }
7004
7005 return DIV_ROUND_CLOSEST(vco, div_table[cdclk_sel]);
7006
7007 fail:
7008 DRM_ERROR("Unable to determine CDCLK. HPLL VCO=%u kHz, CFGC=0x%04x\n", vco, tmp);
7009 return 200000;
7010}
7011
7012static int g33_get_display_clock_speed(struct drm_device *dev)
7013{
7014 static const uint8_t div_3200[] = { 12, 10, 8, 7, 5, 16 };
7015 static const uint8_t div_4000[] = { 14, 12, 10, 8, 6, 20 };
7016 static const uint8_t div_4800[] = { 20, 14, 12, 10, 8, 24 };
7017 static const uint8_t div_5333[] = { 20, 16, 12, 12, 8, 28 };
7018 const uint8_t *div_table;
7019 unsigned int cdclk_sel, vco = intel_hpll_vco(dev);
7020 uint16_t tmp = 0;
7021
7022 pci_read_config_word(dev->pdev, GCFGC, &tmp);
7023
7024 cdclk_sel = (tmp >> 4) & 0x7;
7025
7026 if (cdclk_sel >= ARRAY_SIZE(div_3200))
7027 goto fail;
7028
7029 switch (vco) {
7030 case 3200000:
7031 div_table = div_3200;
7032 break;
7033 case 4000000:
7034 div_table = div_4000;
7035 break;
7036 case 4800000:
7037 div_table = div_4800;
7038 break;
7039 case 5333333:
7040 div_table = div_5333;
7041 break;
7042 default:
7043 goto fail;
7044 }
7045
7046 return DIV_ROUND_CLOSEST(vco, div_table[cdclk_sel]);
7047
7048 fail:
7049 DRM_ERROR("Unable to determine CDCLK. HPLL VCO=%u kHz, CFGC=0x%08x\n", vco, tmp);
7050 return 190476;
7051}
7052
2c07245f 7053static void
a65851af 7054intel_reduce_m_n_ratio(uint32_t *num, uint32_t *den)
2c07245f 7055{
a65851af
VS
7056 while (*num > DATA_LINK_M_N_MASK ||
7057 *den > DATA_LINK_M_N_MASK) {
2c07245f
ZW
7058 *num >>= 1;
7059 *den >>= 1;
7060 }
7061}
7062
a65851af
VS
7063static void compute_m_n(unsigned int m, unsigned int n,
7064 uint32_t *ret_m, uint32_t *ret_n)
7065{
7066 *ret_n = min_t(unsigned int, roundup_pow_of_two(n), DATA_LINK_N_MAX);
7067 *ret_m = div_u64((uint64_t) m * *ret_n, n);
7068 intel_reduce_m_n_ratio(ret_m, ret_n);
7069}
7070
e69d0bc1
DV
7071void
7072intel_link_compute_m_n(int bits_per_pixel, int nlanes,
7073 int pixel_clock, int link_clock,
7074 struct intel_link_m_n *m_n)
2c07245f 7075{
e69d0bc1 7076 m_n->tu = 64;
a65851af
VS
7077
7078 compute_m_n(bits_per_pixel * pixel_clock,
7079 link_clock * nlanes * 8,
7080 &m_n->gmch_m, &m_n->gmch_n);
7081
7082 compute_m_n(pixel_clock, link_clock,
7083 &m_n->link_m, &m_n->link_n);
2c07245f
ZW
7084}
7085
a7615030
CW
7086static inline bool intel_panel_use_ssc(struct drm_i915_private *dev_priv)
7087{
d330a953
JN
7088 if (i915.panel_use_ssc >= 0)
7089 return i915.panel_use_ssc != 0;
41aa3448 7090 return dev_priv->vbt.lvds_use_ssc
435793df 7091 && !(dev_priv->quirks & QUIRK_LVDS_SSC_DISABLE);
a7615030
CW
7092}
7093
a93e255f
ACO
7094static int i9xx_get_refclk(const struct intel_crtc_state *crtc_state,
7095 int num_connectors)
c65d77d8 7096{
a93e255f 7097 struct drm_device *dev = crtc_state->base.crtc->dev;
c65d77d8
JB
7098 struct drm_i915_private *dev_priv = dev->dev_private;
7099 int refclk;
7100
a93e255f
ACO
7101 WARN_ON(!crtc_state->base.state);
7102
5ab7b0b7 7103 if (IS_VALLEYVIEW(dev) || IS_BROXTON(dev)) {
9a0ea498 7104 refclk = 100000;
a93e255f 7105 } else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
c65d77d8 7106 intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
e91e941b
VS
7107 refclk = dev_priv->vbt.lvds_ssc_freq;
7108 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
c65d77d8
JB
7109 } else if (!IS_GEN2(dev)) {
7110 refclk = 96000;
7111 } else {
7112 refclk = 48000;
7113 }
7114
7115 return refclk;
7116}
7117
7429e9d4 7118static uint32_t pnv_dpll_compute_fp(struct dpll *dpll)
c65d77d8 7119{
7df00d7a 7120 return (1 << dpll->n) << 16 | dpll->m2;
7429e9d4 7121}
f47709a9 7122
7429e9d4
DV
7123static uint32_t i9xx_dpll_compute_fp(struct dpll *dpll)
7124{
7125 return dpll->n << 16 | dpll->m1 << 8 | dpll->m2;
c65d77d8
JB
7126}
7127
f47709a9 7128static void i9xx_update_pll_dividers(struct intel_crtc *crtc,
190f68c5 7129 struct intel_crtc_state *crtc_state,
a7516a05
JB
7130 intel_clock_t *reduced_clock)
7131{
f47709a9 7132 struct drm_device *dev = crtc->base.dev;
a7516a05
JB
7133 u32 fp, fp2 = 0;
7134
7135 if (IS_PINEVIEW(dev)) {
190f68c5 7136 fp = pnv_dpll_compute_fp(&crtc_state->dpll);
a7516a05 7137 if (reduced_clock)
7429e9d4 7138 fp2 = pnv_dpll_compute_fp(reduced_clock);
a7516a05 7139 } else {
190f68c5 7140 fp = i9xx_dpll_compute_fp(&crtc_state->dpll);
a7516a05 7141 if (reduced_clock)
7429e9d4 7142 fp2 = i9xx_dpll_compute_fp(reduced_clock);
a7516a05
JB
7143 }
7144
190f68c5 7145 crtc_state->dpll_hw_state.fp0 = fp;
a7516a05 7146
f47709a9 7147 crtc->lowfreq_avail = false;
a93e255f 7148 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
ab585dea 7149 reduced_clock) {
190f68c5 7150 crtc_state->dpll_hw_state.fp1 = fp2;
f47709a9 7151 crtc->lowfreq_avail = true;
a7516a05 7152 } else {
190f68c5 7153 crtc_state->dpll_hw_state.fp1 = fp;
a7516a05
JB
7154 }
7155}
7156
5e69f97f
CML
7157static void vlv_pllb_recal_opamp(struct drm_i915_private *dev_priv, enum pipe
7158 pipe)
89b667f8
JB
7159{
7160 u32 reg_val;
7161
7162 /*
7163 * PLLB opamp always calibrates to max value of 0x3f, force enable it
7164 * and set it to a reasonable value instead.
7165 */
ab3c759a 7166 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
89b667f8
JB
7167 reg_val &= 0xffffff00;
7168 reg_val |= 0x00000030;
ab3c759a 7169 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
89b667f8 7170
ab3c759a 7171 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
89b667f8
JB
7172 reg_val &= 0x8cffffff;
7173 reg_val = 0x8c000000;
ab3c759a 7174 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
89b667f8 7175
ab3c759a 7176 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
89b667f8 7177 reg_val &= 0xffffff00;
ab3c759a 7178 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
89b667f8 7179
ab3c759a 7180 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
89b667f8
JB
7181 reg_val &= 0x00ffffff;
7182 reg_val |= 0xb0000000;
ab3c759a 7183 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
89b667f8
JB
7184}
7185
b551842d
DV
7186static void intel_pch_transcoder_set_m_n(struct intel_crtc *crtc,
7187 struct intel_link_m_n *m_n)
7188{
7189 struct drm_device *dev = crtc->base.dev;
7190 struct drm_i915_private *dev_priv = dev->dev_private;
7191 int pipe = crtc->pipe;
7192
e3b95f1e
DV
7193 I915_WRITE(PCH_TRANS_DATA_M1(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
7194 I915_WRITE(PCH_TRANS_DATA_N1(pipe), m_n->gmch_n);
7195 I915_WRITE(PCH_TRANS_LINK_M1(pipe), m_n->link_m);
7196 I915_WRITE(PCH_TRANS_LINK_N1(pipe), m_n->link_n);
b551842d
DV
7197}
7198
7199static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
f769cd24
VK
7200 struct intel_link_m_n *m_n,
7201 struct intel_link_m_n *m2_n2)
b551842d
DV
7202{
7203 struct drm_device *dev = crtc->base.dev;
7204 struct drm_i915_private *dev_priv = dev->dev_private;
7205 int pipe = crtc->pipe;
6e3c9717 7206 enum transcoder transcoder = crtc->config->cpu_transcoder;
b551842d
DV
7207
7208 if (INTEL_INFO(dev)->gen >= 5) {
7209 I915_WRITE(PIPE_DATA_M1(transcoder), TU_SIZE(m_n->tu) | m_n->gmch_m);
7210 I915_WRITE(PIPE_DATA_N1(transcoder), m_n->gmch_n);
7211 I915_WRITE(PIPE_LINK_M1(transcoder), m_n->link_m);
7212 I915_WRITE(PIPE_LINK_N1(transcoder), m_n->link_n);
f769cd24
VK
7213 /* M2_N2 registers to be set only for gen < 8 (M2_N2 available
7214 * for gen < 8) and if DRRS is supported (to make sure the
7215 * registers are not unnecessarily accessed).
7216 */
44395bfe 7217 if (m2_n2 && (IS_CHERRYVIEW(dev) || INTEL_INFO(dev)->gen < 8) &&
6e3c9717 7218 crtc->config->has_drrs) {
f769cd24
VK
7219 I915_WRITE(PIPE_DATA_M2(transcoder),
7220 TU_SIZE(m2_n2->tu) | m2_n2->gmch_m);
7221 I915_WRITE(PIPE_DATA_N2(transcoder), m2_n2->gmch_n);
7222 I915_WRITE(PIPE_LINK_M2(transcoder), m2_n2->link_m);
7223 I915_WRITE(PIPE_LINK_N2(transcoder), m2_n2->link_n);
7224 }
b551842d 7225 } else {
e3b95f1e
DV
7226 I915_WRITE(PIPE_DATA_M_G4X(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
7227 I915_WRITE(PIPE_DATA_N_G4X(pipe), m_n->gmch_n);
7228 I915_WRITE(PIPE_LINK_M_G4X(pipe), m_n->link_m);
7229 I915_WRITE(PIPE_LINK_N_G4X(pipe), m_n->link_n);
b551842d
DV
7230 }
7231}
7232
fe3cd48d 7233void intel_dp_set_m_n(struct intel_crtc *crtc, enum link_m_n_set m_n)
03afc4a2 7234{
fe3cd48d
R
7235 struct intel_link_m_n *dp_m_n, *dp_m2_n2 = NULL;
7236
7237 if (m_n == M1_N1) {
7238 dp_m_n = &crtc->config->dp_m_n;
7239 dp_m2_n2 = &crtc->config->dp_m2_n2;
7240 } else if (m_n == M2_N2) {
7241
7242 /*
7243 * M2_N2 registers are not supported. Hence m2_n2 divider value
7244 * needs to be programmed into M1_N1.
7245 */
7246 dp_m_n = &crtc->config->dp_m2_n2;
7247 } else {
7248 DRM_ERROR("Unsupported divider value\n");
7249 return;
7250 }
7251
6e3c9717
ACO
7252 if (crtc->config->has_pch_encoder)
7253 intel_pch_transcoder_set_m_n(crtc, &crtc->config->dp_m_n);
03afc4a2 7254 else
fe3cd48d 7255 intel_cpu_transcoder_set_m_n(crtc, dp_m_n, dp_m2_n2);
03afc4a2
DV
7256}
7257
d288f65f 7258static void vlv_update_pll(struct intel_crtc *crtc,
5cec258b 7259 struct intel_crtc_state *pipe_config)
bdd4b6a6
DV
7260{
7261 u32 dpll, dpll_md;
7262
7263 /*
7264 * Enable DPIO clock input. We should never disable the reference
7265 * clock for pipe B, since VGA hotplug / manual detection depends
7266 * on it.
7267 */
7268 dpll = DPLL_EXT_BUFFER_ENABLE_VLV | DPLL_REFA_CLK_ENABLE_VLV |
7269 DPLL_VGA_MODE_DIS | DPLL_INTEGRATED_CLOCK_VLV;
7270 /* We should never disable this, set it here for state tracking */
7271 if (crtc->pipe == PIPE_B)
7272 dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
7273 dpll |= DPLL_VCO_ENABLE;
d288f65f 7274 pipe_config->dpll_hw_state.dpll = dpll;
bdd4b6a6 7275
d288f65f 7276 dpll_md = (pipe_config->pixel_multiplier - 1)
bdd4b6a6 7277 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
d288f65f 7278 pipe_config->dpll_hw_state.dpll_md = dpll_md;
bdd4b6a6
DV
7279}
7280
d288f65f 7281static void vlv_prepare_pll(struct intel_crtc *crtc,
5cec258b 7282 const struct intel_crtc_state *pipe_config)
a0c4da24 7283{
f47709a9 7284 struct drm_device *dev = crtc->base.dev;
a0c4da24 7285 struct drm_i915_private *dev_priv = dev->dev_private;
f47709a9 7286 int pipe = crtc->pipe;
bdd4b6a6 7287 u32 mdiv;
a0c4da24 7288 u32 bestn, bestm1, bestm2, bestp1, bestp2;
bdd4b6a6 7289 u32 coreclk, reg_val;
a0c4da24 7290
a580516d 7291 mutex_lock(&dev_priv->sb_lock);
09153000 7292
d288f65f
VS
7293 bestn = pipe_config->dpll.n;
7294 bestm1 = pipe_config->dpll.m1;
7295 bestm2 = pipe_config->dpll.m2;
7296 bestp1 = pipe_config->dpll.p1;
7297 bestp2 = pipe_config->dpll.p2;
a0c4da24 7298
89b667f8
JB
7299 /* See eDP HDMI DPIO driver vbios notes doc */
7300
7301 /* PLL B needs special handling */
bdd4b6a6 7302 if (pipe == PIPE_B)
5e69f97f 7303 vlv_pllb_recal_opamp(dev_priv, pipe);
89b667f8
JB
7304
7305 /* Set up Tx target for periodic Rcomp update */
ab3c759a 7306 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9_BCAST, 0x0100000f);
89b667f8
JB
7307
7308 /* Disable target IRef on PLL */
ab3c759a 7309 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW8(pipe));
89b667f8 7310 reg_val &= 0x00ffffff;
ab3c759a 7311 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW8(pipe), reg_val);
89b667f8
JB
7312
7313 /* Disable fast lock */
ab3c759a 7314 vlv_dpio_write(dev_priv, pipe, VLV_CMN_DW0, 0x610);
89b667f8
JB
7315
7316 /* Set idtafcrecal before PLL is enabled */
a0c4da24
JB
7317 mdiv = ((bestm1 << DPIO_M1DIV_SHIFT) | (bestm2 & DPIO_M2DIV_MASK));
7318 mdiv |= ((bestp1 << DPIO_P1_SHIFT) | (bestp2 << DPIO_P2_SHIFT));
7319 mdiv |= ((bestn << DPIO_N_SHIFT));
a0c4da24 7320 mdiv |= (1 << DPIO_K_SHIFT);
7df5080b
JB
7321
7322 /*
7323 * Post divider depends on pixel clock rate, DAC vs digital (and LVDS,
7324 * but we don't support that).
7325 * Note: don't use the DAC post divider as it seems unstable.
7326 */
7327 mdiv |= (DPIO_POST_DIV_HDMIDP << DPIO_POST_DIV_SHIFT);
ab3c759a 7328 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
a0c4da24 7329
a0c4da24 7330 mdiv |= DPIO_ENABLE_CALIBRATION;
ab3c759a 7331 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
a0c4da24 7332
89b667f8 7333 /* Set HBR and RBR LPF coefficients */
d288f65f 7334 if (pipe_config->port_clock == 162000 ||
409ee761
ACO
7335 intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG) ||
7336 intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI))
ab3c759a 7337 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
885b0120 7338 0x009f0003);
89b667f8 7339 else
ab3c759a 7340 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
89b667f8
JB
7341 0x00d0000f);
7342
681a8504 7343 if (pipe_config->has_dp_encoder) {
89b667f8 7344 /* Use SSC source */
bdd4b6a6 7345 if (pipe == PIPE_A)
ab3c759a 7346 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
89b667f8
JB
7347 0x0df40000);
7348 else
ab3c759a 7349 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
89b667f8
JB
7350 0x0df70000);
7351 } else { /* HDMI or VGA */
7352 /* Use bend source */
bdd4b6a6 7353 if (pipe == PIPE_A)
ab3c759a 7354 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
89b667f8
JB
7355 0x0df70000);
7356 else
ab3c759a 7357 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
89b667f8
JB
7358 0x0df40000);
7359 }
a0c4da24 7360
ab3c759a 7361 coreclk = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW7(pipe));
89b667f8 7362 coreclk = (coreclk & 0x0000ff00) | 0x01c00000;
409ee761
ACO
7363 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) ||
7364 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))
89b667f8 7365 coreclk |= 0x01000000;
ab3c759a 7366 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW7(pipe), coreclk);
a0c4da24 7367
ab3c759a 7368 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW11(pipe), 0x87871000);
a580516d 7369 mutex_unlock(&dev_priv->sb_lock);
a0c4da24
JB
7370}
7371
d288f65f 7372static void chv_update_pll(struct intel_crtc *crtc,
5cec258b 7373 struct intel_crtc_state *pipe_config)
1ae0d137 7374{
d288f65f 7375 pipe_config->dpll_hw_state.dpll = DPLL_SSC_REF_CLOCK_CHV |
1ae0d137
VS
7376 DPLL_REFA_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS |
7377 DPLL_VCO_ENABLE;
7378 if (crtc->pipe != PIPE_A)
d288f65f 7379 pipe_config->dpll_hw_state.dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
1ae0d137 7380
d288f65f
VS
7381 pipe_config->dpll_hw_state.dpll_md =
7382 (pipe_config->pixel_multiplier - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT;
1ae0d137
VS
7383}
7384
d288f65f 7385static void chv_prepare_pll(struct intel_crtc *crtc,
5cec258b 7386 const struct intel_crtc_state *pipe_config)
9d556c99
CML
7387{
7388 struct drm_device *dev = crtc->base.dev;
7389 struct drm_i915_private *dev_priv = dev->dev_private;
7390 int pipe = crtc->pipe;
7391 int dpll_reg = DPLL(crtc->pipe);
7392 enum dpio_channel port = vlv_pipe_to_channel(pipe);
9cbe40c1 7393 u32 loopfilter, tribuf_calcntr;
9d556c99 7394 u32 bestn, bestm1, bestm2, bestp1, bestp2, bestm2_frac;
a945ce7e 7395 u32 dpio_val;
9cbe40c1 7396 int vco;
9d556c99 7397
d288f65f
VS
7398 bestn = pipe_config->dpll.n;
7399 bestm2_frac = pipe_config->dpll.m2 & 0x3fffff;
7400 bestm1 = pipe_config->dpll.m1;
7401 bestm2 = pipe_config->dpll.m2 >> 22;
7402 bestp1 = pipe_config->dpll.p1;
7403 bestp2 = pipe_config->dpll.p2;
9cbe40c1 7404 vco = pipe_config->dpll.vco;
a945ce7e 7405 dpio_val = 0;
9cbe40c1 7406 loopfilter = 0;
9d556c99
CML
7407
7408 /*
7409 * Enable Refclk and SSC
7410 */
a11b0703 7411 I915_WRITE(dpll_reg,
d288f65f 7412 pipe_config->dpll_hw_state.dpll & ~DPLL_VCO_ENABLE);
a11b0703 7413
a580516d 7414 mutex_lock(&dev_priv->sb_lock);
9d556c99 7415
9d556c99
CML
7416 /* p1 and p2 divider */
7417 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW13(port),
7418 5 << DPIO_CHV_S1_DIV_SHIFT |
7419 bestp1 << DPIO_CHV_P1_DIV_SHIFT |
7420 bestp2 << DPIO_CHV_P2_DIV_SHIFT |
7421 1 << DPIO_CHV_K_DIV_SHIFT);
7422
7423 /* Feedback post-divider - m2 */
7424 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW0(port), bestm2);
7425
7426 /* Feedback refclk divider - n and m1 */
7427 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW1(port),
7428 DPIO_CHV_M1_DIV_BY_2 |
7429 1 << DPIO_CHV_N_DIV_SHIFT);
7430
7431 /* M2 fraction division */
a945ce7e
VP
7432 if (bestm2_frac)
7433 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW2(port), bestm2_frac);
9d556c99
CML
7434
7435 /* M2 fraction division enable */
a945ce7e
VP
7436 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW3(port));
7437 dpio_val &= ~(DPIO_CHV_FEEDFWD_GAIN_MASK | DPIO_CHV_FRAC_DIV_EN);
7438 dpio_val |= (2 << DPIO_CHV_FEEDFWD_GAIN_SHIFT);
7439 if (bestm2_frac)
7440 dpio_val |= DPIO_CHV_FRAC_DIV_EN;
7441 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW3(port), dpio_val);
9d556c99 7442
de3a0fde
VP
7443 /* Program digital lock detect threshold */
7444 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW9(port));
7445 dpio_val &= ~(DPIO_CHV_INT_LOCK_THRESHOLD_MASK |
7446 DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE);
7447 dpio_val |= (0x5 << DPIO_CHV_INT_LOCK_THRESHOLD_SHIFT);
7448 if (!bestm2_frac)
7449 dpio_val |= DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE;
7450 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW9(port), dpio_val);
7451
9d556c99 7452 /* Loop filter */
9cbe40c1
VP
7453 if (vco == 5400000) {
7454 loopfilter |= (0x3 << DPIO_CHV_PROP_COEFF_SHIFT);
7455 loopfilter |= (0x8 << DPIO_CHV_INT_COEFF_SHIFT);
7456 loopfilter |= (0x1 << DPIO_CHV_GAIN_CTRL_SHIFT);
7457 tribuf_calcntr = 0x9;
7458 } else if (vco <= 6200000) {
7459 loopfilter |= (0x5 << DPIO_CHV_PROP_COEFF_SHIFT);
7460 loopfilter |= (0xB << DPIO_CHV_INT_COEFF_SHIFT);
7461 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
7462 tribuf_calcntr = 0x9;
7463 } else if (vco <= 6480000) {
7464 loopfilter |= (0x4 << DPIO_CHV_PROP_COEFF_SHIFT);
7465 loopfilter |= (0x9 << DPIO_CHV_INT_COEFF_SHIFT);
7466 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
7467 tribuf_calcntr = 0x8;
7468 } else {
7469 /* Not supported. Apply the same limits as in the max case */
7470 loopfilter |= (0x4 << DPIO_CHV_PROP_COEFF_SHIFT);
7471 loopfilter |= (0x9 << DPIO_CHV_INT_COEFF_SHIFT);
7472 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
7473 tribuf_calcntr = 0;
7474 }
9d556c99
CML
7475 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW6(port), loopfilter);
7476
968040b2 7477 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW8(port));
9cbe40c1
VP
7478 dpio_val &= ~DPIO_CHV_TDC_TARGET_CNT_MASK;
7479 dpio_val |= (tribuf_calcntr << DPIO_CHV_TDC_TARGET_CNT_SHIFT);
7480 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW8(port), dpio_val);
7481
9d556c99
CML
7482 /* AFC Recal */
7483 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port),
7484 vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port)) |
7485 DPIO_AFC_RECAL);
7486
a580516d 7487 mutex_unlock(&dev_priv->sb_lock);
9d556c99
CML
7488}
7489
d288f65f
VS
7490/**
7491 * vlv_force_pll_on - forcibly enable just the PLL
7492 * @dev_priv: i915 private structure
7493 * @pipe: pipe PLL to enable
7494 * @dpll: PLL configuration
7495 *
7496 * Enable the PLL for @pipe using the supplied @dpll config. To be used
7497 * in cases where we need the PLL enabled even when @pipe is not going to
7498 * be enabled.
7499 */
7500void vlv_force_pll_on(struct drm_device *dev, enum pipe pipe,
7501 const struct dpll *dpll)
7502{
7503 struct intel_crtc *crtc =
7504 to_intel_crtc(intel_get_crtc_for_pipe(dev, pipe));
5cec258b 7505 struct intel_crtc_state pipe_config = {
a93e255f 7506 .base.crtc = &crtc->base,
d288f65f
VS
7507 .pixel_multiplier = 1,
7508 .dpll = *dpll,
7509 };
7510
7511 if (IS_CHERRYVIEW(dev)) {
7512 chv_update_pll(crtc, &pipe_config);
7513 chv_prepare_pll(crtc, &pipe_config);
7514 chv_enable_pll(crtc, &pipe_config);
7515 } else {
7516 vlv_update_pll(crtc, &pipe_config);
7517 vlv_prepare_pll(crtc, &pipe_config);
7518 vlv_enable_pll(crtc, &pipe_config);
7519 }
7520}
7521
7522/**
7523 * vlv_force_pll_off - forcibly disable just the PLL
7524 * @dev_priv: i915 private structure
7525 * @pipe: pipe PLL to disable
7526 *
7527 * Disable the PLL for @pipe. To be used in cases where we need
7528 * the PLL enabled even when @pipe is not going to be enabled.
7529 */
7530void vlv_force_pll_off(struct drm_device *dev, enum pipe pipe)
7531{
7532 if (IS_CHERRYVIEW(dev))
7533 chv_disable_pll(to_i915(dev), pipe);
7534 else
7535 vlv_disable_pll(to_i915(dev), pipe);
7536}
7537
f47709a9 7538static void i9xx_update_pll(struct intel_crtc *crtc,
190f68c5 7539 struct intel_crtc_state *crtc_state,
f47709a9 7540 intel_clock_t *reduced_clock,
eb1cbe48
DV
7541 int num_connectors)
7542{
f47709a9 7543 struct drm_device *dev = crtc->base.dev;
eb1cbe48 7544 struct drm_i915_private *dev_priv = dev->dev_private;
eb1cbe48
DV
7545 u32 dpll;
7546 bool is_sdvo;
190f68c5 7547 struct dpll *clock = &crtc_state->dpll;
eb1cbe48 7548
190f68c5 7549 i9xx_update_pll_dividers(crtc, crtc_state, reduced_clock);
2a8f64ca 7550
a93e255f
ACO
7551 is_sdvo = intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_SDVO) ||
7552 intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_HDMI);
eb1cbe48
DV
7553
7554 dpll = DPLL_VGA_MODE_DIS;
7555
a93e255f 7556 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS))
eb1cbe48
DV
7557 dpll |= DPLLB_MODE_LVDS;
7558 else
7559 dpll |= DPLLB_MODE_DAC_SERIAL;
6cc5f341 7560
ef1b460d 7561 if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
190f68c5 7562 dpll |= (crtc_state->pixel_multiplier - 1)
198a037f 7563 << SDVO_MULTIPLIER_SHIFT_HIRES;
eb1cbe48 7564 }
198a037f
DV
7565
7566 if (is_sdvo)
4a33e48d 7567 dpll |= DPLL_SDVO_HIGH_SPEED;
198a037f 7568
190f68c5 7569 if (crtc_state->has_dp_encoder)
4a33e48d 7570 dpll |= DPLL_SDVO_HIGH_SPEED;
eb1cbe48
DV
7571
7572 /* compute bitmask from p1 value */
7573 if (IS_PINEVIEW(dev))
7574 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
7575 else {
7576 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
7577 if (IS_G4X(dev) && reduced_clock)
7578 dpll |= (1 << (reduced_clock->p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
7579 }
7580 switch (clock->p2) {
7581 case 5:
7582 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
7583 break;
7584 case 7:
7585 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
7586 break;
7587 case 10:
7588 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
7589 break;
7590 case 14:
7591 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
7592 break;
7593 }
7594 if (INTEL_INFO(dev)->gen >= 4)
7595 dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);
7596
190f68c5 7597 if (crtc_state->sdvo_tv_clock)
eb1cbe48 7598 dpll |= PLL_REF_INPUT_TVCLKINBC;
a93e255f 7599 else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
eb1cbe48
DV
7600 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
7601 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
7602 else
7603 dpll |= PLL_REF_INPUT_DREFCLK;
7604
7605 dpll |= DPLL_VCO_ENABLE;
190f68c5 7606 crtc_state->dpll_hw_state.dpll = dpll;
8bcc2795 7607
eb1cbe48 7608 if (INTEL_INFO(dev)->gen >= 4) {
190f68c5 7609 u32 dpll_md = (crtc_state->pixel_multiplier - 1)
ef1b460d 7610 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
190f68c5 7611 crtc_state->dpll_hw_state.dpll_md = dpll_md;
eb1cbe48
DV
7612 }
7613}
7614
f47709a9 7615static void i8xx_update_pll(struct intel_crtc *crtc,
190f68c5 7616 struct intel_crtc_state *crtc_state,
f47709a9 7617 intel_clock_t *reduced_clock,
eb1cbe48
DV
7618 int num_connectors)
7619{
f47709a9 7620 struct drm_device *dev = crtc->base.dev;
eb1cbe48 7621 struct drm_i915_private *dev_priv = dev->dev_private;
eb1cbe48 7622 u32 dpll;
190f68c5 7623 struct dpll *clock = &crtc_state->dpll;
eb1cbe48 7624
190f68c5 7625 i9xx_update_pll_dividers(crtc, crtc_state, reduced_clock);
2a8f64ca 7626
eb1cbe48
DV
7627 dpll = DPLL_VGA_MODE_DIS;
7628
a93e255f 7629 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
eb1cbe48
DV
7630 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
7631 } else {
7632 if (clock->p1 == 2)
7633 dpll |= PLL_P1_DIVIDE_BY_TWO;
7634 else
7635 dpll |= (clock->p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
7636 if (clock->p2 == 4)
7637 dpll |= PLL_P2_DIVIDE_BY_4;
7638 }
7639
a93e255f 7640 if (!IS_I830(dev) && intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_DVO))
4a33e48d
DV
7641 dpll |= DPLL_DVO_2X_MODE;
7642
a93e255f 7643 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
eb1cbe48
DV
7644 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
7645 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
7646 else
7647 dpll |= PLL_REF_INPUT_DREFCLK;
7648
7649 dpll |= DPLL_VCO_ENABLE;
190f68c5 7650 crtc_state->dpll_hw_state.dpll = dpll;
eb1cbe48
DV
7651}
7652
8a654f3b 7653static void intel_set_pipe_timings(struct intel_crtc *intel_crtc)
b0e77b9c
PZ
7654{
7655 struct drm_device *dev = intel_crtc->base.dev;
7656 struct drm_i915_private *dev_priv = dev->dev_private;
7657 enum pipe pipe = intel_crtc->pipe;
6e3c9717 7658 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
8a654f3b 7659 struct drm_display_mode *adjusted_mode =
6e3c9717 7660 &intel_crtc->config->base.adjusted_mode;
1caea6e9
VS
7661 uint32_t crtc_vtotal, crtc_vblank_end;
7662 int vsyncshift = 0;
4d8a62ea
DV
7663
7664 /* We need to be careful not to changed the adjusted mode, for otherwise
7665 * the hw state checker will get angry at the mismatch. */
7666 crtc_vtotal = adjusted_mode->crtc_vtotal;
7667 crtc_vblank_end = adjusted_mode->crtc_vblank_end;
b0e77b9c 7668
609aeaca 7669 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
b0e77b9c 7670 /* the chip adds 2 halflines automatically */
4d8a62ea
DV
7671 crtc_vtotal -= 1;
7672 crtc_vblank_end -= 1;
609aeaca 7673
409ee761 7674 if (intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
609aeaca
VS
7675 vsyncshift = (adjusted_mode->crtc_htotal - 1) / 2;
7676 else
7677 vsyncshift = adjusted_mode->crtc_hsync_start -
7678 adjusted_mode->crtc_htotal / 2;
1caea6e9
VS
7679 if (vsyncshift < 0)
7680 vsyncshift += adjusted_mode->crtc_htotal;
b0e77b9c
PZ
7681 }
7682
7683 if (INTEL_INFO(dev)->gen > 3)
fe2b8f9d 7684 I915_WRITE(VSYNCSHIFT(cpu_transcoder), vsyncshift);
b0e77b9c 7685
fe2b8f9d 7686 I915_WRITE(HTOTAL(cpu_transcoder),
b0e77b9c
PZ
7687 (adjusted_mode->crtc_hdisplay - 1) |
7688 ((adjusted_mode->crtc_htotal - 1) << 16));
fe2b8f9d 7689 I915_WRITE(HBLANK(cpu_transcoder),
b0e77b9c
PZ
7690 (adjusted_mode->crtc_hblank_start - 1) |
7691 ((adjusted_mode->crtc_hblank_end - 1) << 16));
fe2b8f9d 7692 I915_WRITE(HSYNC(cpu_transcoder),
b0e77b9c
PZ
7693 (adjusted_mode->crtc_hsync_start - 1) |
7694 ((adjusted_mode->crtc_hsync_end - 1) << 16));
7695
fe2b8f9d 7696 I915_WRITE(VTOTAL(cpu_transcoder),
b0e77b9c 7697 (adjusted_mode->crtc_vdisplay - 1) |
4d8a62ea 7698 ((crtc_vtotal - 1) << 16));
fe2b8f9d 7699 I915_WRITE(VBLANK(cpu_transcoder),
b0e77b9c 7700 (adjusted_mode->crtc_vblank_start - 1) |
4d8a62ea 7701 ((crtc_vblank_end - 1) << 16));
fe2b8f9d 7702 I915_WRITE(VSYNC(cpu_transcoder),
b0e77b9c
PZ
7703 (adjusted_mode->crtc_vsync_start - 1) |
7704 ((adjusted_mode->crtc_vsync_end - 1) << 16));
7705
b5e508d4
PZ
7706 /* Workaround: when the EDP input selection is B, the VTOTAL_B must be
7707 * programmed with the VTOTAL_EDP value. Same for VTOTAL_C. This is
7708 * documented on the DDI_FUNC_CTL register description, EDP Input Select
7709 * bits. */
7710 if (IS_HASWELL(dev) && cpu_transcoder == TRANSCODER_EDP &&
7711 (pipe == PIPE_B || pipe == PIPE_C))
7712 I915_WRITE(VTOTAL(pipe), I915_READ(VTOTAL(cpu_transcoder)));
7713
b0e77b9c
PZ
7714 /* pipesrc controls the size that is scaled from, which should
7715 * always be the user's requested size.
7716 */
7717 I915_WRITE(PIPESRC(pipe),
6e3c9717
ACO
7718 ((intel_crtc->config->pipe_src_w - 1) << 16) |
7719 (intel_crtc->config->pipe_src_h - 1));
b0e77b9c
PZ
7720}
7721
1bd1bd80 7722static void intel_get_pipe_timings(struct intel_crtc *crtc,
5cec258b 7723 struct intel_crtc_state *pipe_config)
1bd1bd80
DV
7724{
7725 struct drm_device *dev = crtc->base.dev;
7726 struct drm_i915_private *dev_priv = dev->dev_private;
7727 enum transcoder cpu_transcoder = pipe_config->cpu_transcoder;
7728 uint32_t tmp;
7729
7730 tmp = I915_READ(HTOTAL(cpu_transcoder));
2d112de7
ACO
7731 pipe_config->base.adjusted_mode.crtc_hdisplay = (tmp & 0xffff) + 1;
7732 pipe_config->base.adjusted_mode.crtc_htotal = ((tmp >> 16) & 0xffff) + 1;
1bd1bd80 7733 tmp = I915_READ(HBLANK(cpu_transcoder));
2d112de7
ACO
7734 pipe_config->base.adjusted_mode.crtc_hblank_start = (tmp & 0xffff) + 1;
7735 pipe_config->base.adjusted_mode.crtc_hblank_end = ((tmp >> 16) & 0xffff) + 1;
1bd1bd80 7736 tmp = I915_READ(HSYNC(cpu_transcoder));
2d112de7
ACO
7737 pipe_config->base.adjusted_mode.crtc_hsync_start = (tmp & 0xffff) + 1;
7738 pipe_config->base.adjusted_mode.crtc_hsync_end = ((tmp >> 16) & 0xffff) + 1;
1bd1bd80
DV
7739
7740 tmp = I915_READ(VTOTAL(cpu_transcoder));
2d112de7
ACO
7741 pipe_config->base.adjusted_mode.crtc_vdisplay = (tmp & 0xffff) + 1;
7742 pipe_config->base.adjusted_mode.crtc_vtotal = ((tmp >> 16) & 0xffff) + 1;
1bd1bd80 7743 tmp = I915_READ(VBLANK(cpu_transcoder));
2d112de7
ACO
7744 pipe_config->base.adjusted_mode.crtc_vblank_start = (tmp & 0xffff) + 1;
7745 pipe_config->base.adjusted_mode.crtc_vblank_end = ((tmp >> 16) & 0xffff) + 1;
1bd1bd80 7746 tmp = I915_READ(VSYNC(cpu_transcoder));
2d112de7
ACO
7747 pipe_config->base.adjusted_mode.crtc_vsync_start = (tmp & 0xffff) + 1;
7748 pipe_config->base.adjusted_mode.crtc_vsync_end = ((tmp >> 16) & 0xffff) + 1;
1bd1bd80
DV
7749
7750 if (I915_READ(PIPECONF(cpu_transcoder)) & PIPECONF_INTERLACE_MASK) {
2d112de7
ACO
7751 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_INTERLACE;
7752 pipe_config->base.adjusted_mode.crtc_vtotal += 1;
7753 pipe_config->base.adjusted_mode.crtc_vblank_end += 1;
1bd1bd80
DV
7754 }
7755
7756 tmp = I915_READ(PIPESRC(crtc->pipe));
37327abd
VS
7757 pipe_config->pipe_src_h = (tmp & 0xffff) + 1;
7758 pipe_config->pipe_src_w = ((tmp >> 16) & 0xffff) + 1;
7759
2d112de7
ACO
7760 pipe_config->base.mode.vdisplay = pipe_config->pipe_src_h;
7761 pipe_config->base.mode.hdisplay = pipe_config->pipe_src_w;
1bd1bd80
DV
7762}
7763
f6a83288 7764void intel_mode_from_pipe_config(struct drm_display_mode *mode,
5cec258b 7765 struct intel_crtc_state *pipe_config)
babea61d 7766{
2d112de7
ACO
7767 mode->hdisplay = pipe_config->base.adjusted_mode.crtc_hdisplay;
7768 mode->htotal = pipe_config->base.adjusted_mode.crtc_htotal;
7769 mode->hsync_start = pipe_config->base.adjusted_mode.crtc_hsync_start;
7770 mode->hsync_end = pipe_config->base.adjusted_mode.crtc_hsync_end;
babea61d 7771
2d112de7
ACO
7772 mode->vdisplay = pipe_config->base.adjusted_mode.crtc_vdisplay;
7773 mode->vtotal = pipe_config->base.adjusted_mode.crtc_vtotal;
7774 mode->vsync_start = pipe_config->base.adjusted_mode.crtc_vsync_start;
7775 mode->vsync_end = pipe_config->base.adjusted_mode.crtc_vsync_end;
babea61d 7776
2d112de7 7777 mode->flags = pipe_config->base.adjusted_mode.flags;
babea61d 7778
2d112de7
ACO
7779 mode->clock = pipe_config->base.adjusted_mode.crtc_clock;
7780 mode->flags |= pipe_config->base.adjusted_mode.flags;
babea61d
JB
7781}
7782
84b046f3
DV
7783static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc)
7784{
7785 struct drm_device *dev = intel_crtc->base.dev;
7786 struct drm_i915_private *dev_priv = dev->dev_private;
7787 uint32_t pipeconf;
7788
9f11a9e4 7789 pipeconf = 0;
84b046f3 7790
b6b5d049
VS
7791 if ((intel_crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
7792 (intel_crtc->pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
7793 pipeconf |= I915_READ(PIPECONF(intel_crtc->pipe)) & PIPECONF_ENABLE;
67c72a12 7794
6e3c9717 7795 if (intel_crtc->config->double_wide)
cf532bb2 7796 pipeconf |= PIPECONF_DOUBLE_WIDE;
84b046f3 7797
ff9ce46e
DV
7798 /* only g4x and later have fancy bpc/dither controls */
7799 if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
ff9ce46e 7800 /* Bspec claims that we can't use dithering for 30bpp pipes. */
6e3c9717 7801 if (intel_crtc->config->dither && intel_crtc->config->pipe_bpp != 30)
ff9ce46e 7802 pipeconf |= PIPECONF_DITHER_EN |
84b046f3 7803 PIPECONF_DITHER_TYPE_SP;
84b046f3 7804
6e3c9717 7805 switch (intel_crtc->config->pipe_bpp) {
ff9ce46e
DV
7806 case 18:
7807 pipeconf |= PIPECONF_6BPC;
7808 break;
7809 case 24:
7810 pipeconf |= PIPECONF_8BPC;
7811 break;
7812 case 30:
7813 pipeconf |= PIPECONF_10BPC;
7814 break;
7815 default:
7816 /* Case prevented by intel_choose_pipe_bpp_dither. */
7817 BUG();
84b046f3
DV
7818 }
7819 }
7820
7821 if (HAS_PIPE_CXSR(dev)) {
7822 if (intel_crtc->lowfreq_avail) {
7823 DRM_DEBUG_KMS("enabling CxSR downclocking\n");
7824 pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
7825 } else {
7826 DRM_DEBUG_KMS("disabling CxSR downclocking\n");
84b046f3
DV
7827 }
7828 }
7829
6e3c9717 7830 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE) {
efc2cfff 7831 if (INTEL_INFO(dev)->gen < 4 ||
409ee761 7832 intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
efc2cfff
VS
7833 pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
7834 else
7835 pipeconf |= PIPECONF_INTERLACE_W_SYNC_SHIFT;
7836 } else
84b046f3
DV
7837 pipeconf |= PIPECONF_PROGRESSIVE;
7838
6e3c9717 7839 if (IS_VALLEYVIEW(dev) && intel_crtc->config->limited_color_range)
9f11a9e4 7840 pipeconf |= PIPECONF_COLOR_RANGE_SELECT;
9c8e09b7 7841
84b046f3
DV
7842 I915_WRITE(PIPECONF(intel_crtc->pipe), pipeconf);
7843 POSTING_READ(PIPECONF(intel_crtc->pipe));
7844}
7845
190f68c5
ACO
7846static int i9xx_crtc_compute_clock(struct intel_crtc *crtc,
7847 struct intel_crtc_state *crtc_state)
79e53945 7848{
c7653199 7849 struct drm_device *dev = crtc->base.dev;
79e53945 7850 struct drm_i915_private *dev_priv = dev->dev_private;
c751ce4f 7851 int refclk, num_connectors = 0;
652c393a 7852 intel_clock_t clock, reduced_clock;
a16af721 7853 bool ok, has_reduced_clock = false;
e9fd1c02 7854 bool is_lvds = false, is_dsi = false;
5eddb70b 7855 struct intel_encoder *encoder;
d4906093 7856 const intel_limit_t *limit;
55bb9992 7857 struct drm_atomic_state *state = crtc_state->base.state;
da3ced29 7858 struct drm_connector *connector;
55bb9992
ACO
7859 struct drm_connector_state *connector_state;
7860 int i;
79e53945 7861
dd3cd74a
ACO
7862 memset(&crtc_state->dpll_hw_state, 0,
7863 sizeof(crtc_state->dpll_hw_state));
7864
da3ced29 7865 for_each_connector_in_state(state, connector, connector_state, i) {
55bb9992
ACO
7866 if (connector_state->crtc != &crtc->base)
7867 continue;
7868
7869 encoder = to_intel_encoder(connector_state->best_encoder);
7870
5eddb70b 7871 switch (encoder->type) {
79e53945
JB
7872 case INTEL_OUTPUT_LVDS:
7873 is_lvds = true;
7874 break;
e9fd1c02
JN
7875 case INTEL_OUTPUT_DSI:
7876 is_dsi = true;
7877 break;
6847d71b
PZ
7878 default:
7879 break;
79e53945 7880 }
43565a06 7881
c751ce4f 7882 num_connectors++;
79e53945
JB
7883 }
7884
f2335330 7885 if (is_dsi)
5b18e57c 7886 return 0;
f2335330 7887
190f68c5 7888 if (!crtc_state->clock_set) {
a93e255f 7889 refclk = i9xx_get_refclk(crtc_state, num_connectors);
79e53945 7890
e9fd1c02
JN
7891 /*
7892 * Returns a set of divisors for the desired target clock with
7893 * the given refclk, or FALSE. The returned values represent
7894 * the clock equation: reflck * (5 * (m1 + 2) + (m2 + 2)) / (n +
7895 * 2) / p1 / p2.
7896 */
a93e255f
ACO
7897 limit = intel_limit(crtc_state, refclk);
7898 ok = dev_priv->display.find_dpll(limit, crtc_state,
190f68c5 7899 crtc_state->port_clock,
e9fd1c02 7900 refclk, NULL, &clock);
f2335330 7901 if (!ok) {
e9fd1c02
JN
7902 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7903 return -EINVAL;
7904 }
79e53945 7905
f2335330
JN
7906 if (is_lvds && dev_priv->lvds_downclock_avail) {
7907 /*
7908 * Ensure we match the reduced clock's P to the target
7909 * clock. If the clocks don't match, we can't switch
7910 * the display clock by using the FP0/FP1. In such case
7911 * we will disable the LVDS downclock feature.
7912 */
7913 has_reduced_clock =
a93e255f 7914 dev_priv->display.find_dpll(limit, crtc_state,
f2335330
JN
7915 dev_priv->lvds_downclock,
7916 refclk, &clock,
7917 &reduced_clock);
7918 }
7919 /* Compat-code for transition, will disappear. */
190f68c5
ACO
7920 crtc_state->dpll.n = clock.n;
7921 crtc_state->dpll.m1 = clock.m1;
7922 crtc_state->dpll.m2 = clock.m2;
7923 crtc_state->dpll.p1 = clock.p1;
7924 crtc_state->dpll.p2 = clock.p2;
f47709a9 7925 }
7026d4ac 7926
e9fd1c02 7927 if (IS_GEN2(dev)) {
190f68c5 7928 i8xx_update_pll(crtc, crtc_state,
2a8f64ca
VP
7929 has_reduced_clock ? &reduced_clock : NULL,
7930 num_connectors);
9d556c99 7931 } else if (IS_CHERRYVIEW(dev)) {
190f68c5 7932 chv_update_pll(crtc, crtc_state);
e9fd1c02 7933 } else if (IS_VALLEYVIEW(dev)) {
190f68c5 7934 vlv_update_pll(crtc, crtc_state);
e9fd1c02 7935 } else {
190f68c5 7936 i9xx_update_pll(crtc, crtc_state,
eb1cbe48 7937 has_reduced_clock ? &reduced_clock : NULL,
eba905b2 7938 num_connectors);
e9fd1c02 7939 }
79e53945 7940
c8f7a0db 7941 return 0;
f564048e
EA
7942}
7943
2fa2fe9a 7944static void i9xx_get_pfit_config(struct intel_crtc *crtc,
5cec258b 7945 struct intel_crtc_state *pipe_config)
2fa2fe9a
DV
7946{
7947 struct drm_device *dev = crtc->base.dev;
7948 struct drm_i915_private *dev_priv = dev->dev_private;
7949 uint32_t tmp;
7950
dc9e7dec
VS
7951 if (INTEL_INFO(dev)->gen <= 3 && (IS_I830(dev) || !IS_MOBILE(dev)))
7952 return;
7953
2fa2fe9a 7954 tmp = I915_READ(PFIT_CONTROL);
06922821
DV
7955 if (!(tmp & PFIT_ENABLE))
7956 return;
2fa2fe9a 7957
06922821 7958 /* Check whether the pfit is attached to our pipe. */
2fa2fe9a
DV
7959 if (INTEL_INFO(dev)->gen < 4) {
7960 if (crtc->pipe != PIPE_B)
7961 return;
2fa2fe9a
DV
7962 } else {
7963 if ((tmp & PFIT_PIPE_MASK) != (crtc->pipe << PFIT_PIPE_SHIFT))
7964 return;
7965 }
7966
06922821 7967 pipe_config->gmch_pfit.control = tmp;
2fa2fe9a
DV
7968 pipe_config->gmch_pfit.pgm_ratios = I915_READ(PFIT_PGM_RATIOS);
7969 if (INTEL_INFO(dev)->gen < 5)
7970 pipe_config->gmch_pfit.lvds_border_bits =
7971 I915_READ(LVDS) & LVDS_BORDER_ENABLE;
7972}
7973
acbec814 7974static void vlv_crtc_clock_get(struct intel_crtc *crtc,
5cec258b 7975 struct intel_crtc_state *pipe_config)
acbec814
JB
7976{
7977 struct drm_device *dev = crtc->base.dev;
7978 struct drm_i915_private *dev_priv = dev->dev_private;
7979 int pipe = pipe_config->cpu_transcoder;
7980 intel_clock_t clock;
7981 u32 mdiv;
662c6ecb 7982 int refclk = 100000;
acbec814 7983
f573de5a
SK
7984 /* In case of MIPI DPLL will not even be used */
7985 if (!(pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE))
7986 return;
7987
a580516d 7988 mutex_lock(&dev_priv->sb_lock);
ab3c759a 7989 mdiv = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW3(pipe));
a580516d 7990 mutex_unlock(&dev_priv->sb_lock);
acbec814
JB
7991
7992 clock.m1 = (mdiv >> DPIO_M1DIV_SHIFT) & 7;
7993 clock.m2 = mdiv & DPIO_M2DIV_MASK;
7994 clock.n = (mdiv >> DPIO_N_SHIFT) & 0xf;
7995 clock.p1 = (mdiv >> DPIO_P1_SHIFT) & 7;
7996 clock.p2 = (mdiv >> DPIO_P2_SHIFT) & 0x1f;
7997
f646628b 7998 vlv_clock(refclk, &clock);
acbec814 7999
f646628b
VS
8000 /* clock.dot is the fast clock */
8001 pipe_config->port_clock = clock.dot / 5;
acbec814
JB
8002}
8003
5724dbd1
DL
8004static void
8005i9xx_get_initial_plane_config(struct intel_crtc *crtc,
8006 struct intel_initial_plane_config *plane_config)
1ad292b5
JB
8007{
8008 struct drm_device *dev = crtc->base.dev;
8009 struct drm_i915_private *dev_priv = dev->dev_private;
8010 u32 val, base, offset;
8011 int pipe = crtc->pipe, plane = crtc->plane;
8012 int fourcc, pixel_format;
6761dd31 8013 unsigned int aligned_height;
b113d5ee 8014 struct drm_framebuffer *fb;
1b842c89 8015 struct intel_framebuffer *intel_fb;
1ad292b5 8016
42a7b088
DL
8017 val = I915_READ(DSPCNTR(plane));
8018 if (!(val & DISPLAY_PLANE_ENABLE))
8019 return;
8020
d9806c9f 8021 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
1b842c89 8022 if (!intel_fb) {
1ad292b5
JB
8023 DRM_DEBUG_KMS("failed to alloc fb\n");
8024 return;
8025 }
8026
1b842c89
DL
8027 fb = &intel_fb->base;
8028
18c5247e
DV
8029 if (INTEL_INFO(dev)->gen >= 4) {
8030 if (val & DISPPLANE_TILED) {
49af449b 8031 plane_config->tiling = I915_TILING_X;
18c5247e
DV
8032 fb->modifier[0] = I915_FORMAT_MOD_X_TILED;
8033 }
8034 }
1ad292b5
JB
8035
8036 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
b35d63fa 8037 fourcc = i9xx_format_to_fourcc(pixel_format);
b113d5ee
DL
8038 fb->pixel_format = fourcc;
8039 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
1ad292b5
JB
8040
8041 if (INTEL_INFO(dev)->gen >= 4) {
49af449b 8042 if (plane_config->tiling)
1ad292b5
JB
8043 offset = I915_READ(DSPTILEOFF(plane));
8044 else
8045 offset = I915_READ(DSPLINOFF(plane));
8046 base = I915_READ(DSPSURF(plane)) & 0xfffff000;
8047 } else {
8048 base = I915_READ(DSPADDR(plane));
8049 }
8050 plane_config->base = base;
8051
8052 val = I915_READ(PIPESRC(pipe));
b113d5ee
DL
8053 fb->width = ((val >> 16) & 0xfff) + 1;
8054 fb->height = ((val >> 0) & 0xfff) + 1;
1ad292b5
JB
8055
8056 val = I915_READ(DSPSTRIDE(pipe));
b113d5ee 8057 fb->pitches[0] = val & 0xffffffc0;
1ad292b5 8058
b113d5ee 8059 aligned_height = intel_fb_align_height(dev, fb->height,
091df6cb
DV
8060 fb->pixel_format,
8061 fb->modifier[0]);
1ad292b5 8062
f37b5c2b 8063 plane_config->size = fb->pitches[0] * aligned_height;
1ad292b5 8064
2844a921
DL
8065 DRM_DEBUG_KMS("pipe/plane %c/%d with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
8066 pipe_name(pipe), plane, fb->width, fb->height,
8067 fb->bits_per_pixel, base, fb->pitches[0],
8068 plane_config->size);
1ad292b5 8069
2d14030b 8070 plane_config->fb = intel_fb;
1ad292b5
JB
8071}
8072
70b23a98 8073static void chv_crtc_clock_get(struct intel_crtc *crtc,
5cec258b 8074 struct intel_crtc_state *pipe_config)
70b23a98
VS
8075{
8076 struct drm_device *dev = crtc->base.dev;
8077 struct drm_i915_private *dev_priv = dev->dev_private;
8078 int pipe = pipe_config->cpu_transcoder;
8079 enum dpio_channel port = vlv_pipe_to_channel(pipe);
8080 intel_clock_t clock;
8081 u32 cmn_dw13, pll_dw0, pll_dw1, pll_dw2;
8082 int refclk = 100000;
8083
a580516d 8084 mutex_lock(&dev_priv->sb_lock);
70b23a98
VS
8085 cmn_dw13 = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW13(port));
8086 pll_dw0 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW0(port));
8087 pll_dw1 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW1(port));
8088 pll_dw2 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW2(port));
a580516d 8089 mutex_unlock(&dev_priv->sb_lock);
70b23a98
VS
8090
8091 clock.m1 = (pll_dw1 & 0x7) == DPIO_CHV_M1_DIV_BY_2 ? 2 : 0;
8092 clock.m2 = ((pll_dw0 & 0xff) << 22) | (pll_dw2 & 0x3fffff);
8093 clock.n = (pll_dw1 >> DPIO_CHV_N_DIV_SHIFT) & 0xf;
8094 clock.p1 = (cmn_dw13 >> DPIO_CHV_P1_DIV_SHIFT) & 0x7;
8095 clock.p2 = (cmn_dw13 >> DPIO_CHV_P2_DIV_SHIFT) & 0x1f;
8096
8097 chv_clock(refclk, &clock);
8098
8099 /* clock.dot is the fast clock */
8100 pipe_config->port_clock = clock.dot / 5;
8101}
8102
0e8ffe1b 8103static bool i9xx_get_pipe_config(struct intel_crtc *crtc,
5cec258b 8104 struct intel_crtc_state *pipe_config)
0e8ffe1b
DV
8105{
8106 struct drm_device *dev = crtc->base.dev;
8107 struct drm_i915_private *dev_priv = dev->dev_private;
8108 uint32_t tmp;
8109
f458ebbc
DV
8110 if (!intel_display_power_is_enabled(dev_priv,
8111 POWER_DOMAIN_PIPE(crtc->pipe)))
b5482bd0
ID
8112 return false;
8113
e143a21c 8114 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
c0d43d62 8115 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
eccb140b 8116
0e8ffe1b
DV
8117 tmp = I915_READ(PIPECONF(crtc->pipe));
8118 if (!(tmp & PIPECONF_ENABLE))
8119 return false;
8120
42571aef
VS
8121 if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
8122 switch (tmp & PIPECONF_BPC_MASK) {
8123 case PIPECONF_6BPC:
8124 pipe_config->pipe_bpp = 18;
8125 break;
8126 case PIPECONF_8BPC:
8127 pipe_config->pipe_bpp = 24;
8128 break;
8129 case PIPECONF_10BPC:
8130 pipe_config->pipe_bpp = 30;
8131 break;
8132 default:
8133 break;
8134 }
8135 }
8136
b5a9fa09
DV
8137 if (IS_VALLEYVIEW(dev) && (tmp & PIPECONF_COLOR_RANGE_SELECT))
8138 pipe_config->limited_color_range = true;
8139
282740f7
VS
8140 if (INTEL_INFO(dev)->gen < 4)
8141 pipe_config->double_wide = tmp & PIPECONF_DOUBLE_WIDE;
8142
1bd1bd80
DV
8143 intel_get_pipe_timings(crtc, pipe_config);
8144
2fa2fe9a
DV
8145 i9xx_get_pfit_config(crtc, pipe_config);
8146
6c49f241
DV
8147 if (INTEL_INFO(dev)->gen >= 4) {
8148 tmp = I915_READ(DPLL_MD(crtc->pipe));
8149 pipe_config->pixel_multiplier =
8150 ((tmp & DPLL_MD_UDI_MULTIPLIER_MASK)
8151 >> DPLL_MD_UDI_MULTIPLIER_SHIFT) + 1;
8bcc2795 8152 pipe_config->dpll_hw_state.dpll_md = tmp;
6c49f241
DV
8153 } else if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
8154 tmp = I915_READ(DPLL(crtc->pipe));
8155 pipe_config->pixel_multiplier =
8156 ((tmp & SDVO_MULTIPLIER_MASK)
8157 >> SDVO_MULTIPLIER_SHIFT_HIRES) + 1;
8158 } else {
8159 /* Note that on i915G/GM the pixel multiplier is in the sdvo
8160 * port and will be fixed up in the encoder->get_config
8161 * function. */
8162 pipe_config->pixel_multiplier = 1;
8163 }
8bcc2795
DV
8164 pipe_config->dpll_hw_state.dpll = I915_READ(DPLL(crtc->pipe));
8165 if (!IS_VALLEYVIEW(dev)) {
1c4e0274
VS
8166 /*
8167 * DPLL_DVO_2X_MODE must be enabled for both DPLLs
8168 * on 830. Filter it out here so that we don't
8169 * report errors due to that.
8170 */
8171 if (IS_I830(dev))
8172 pipe_config->dpll_hw_state.dpll &= ~DPLL_DVO_2X_MODE;
8173
8bcc2795
DV
8174 pipe_config->dpll_hw_state.fp0 = I915_READ(FP0(crtc->pipe));
8175 pipe_config->dpll_hw_state.fp1 = I915_READ(FP1(crtc->pipe));
165e901c
VS
8176 } else {
8177 /* Mask out read-only status bits. */
8178 pipe_config->dpll_hw_state.dpll &= ~(DPLL_LOCK_VLV |
8179 DPLL_PORTC_READY_MASK |
8180 DPLL_PORTB_READY_MASK);
8bcc2795 8181 }
6c49f241 8182
70b23a98
VS
8183 if (IS_CHERRYVIEW(dev))
8184 chv_crtc_clock_get(crtc, pipe_config);
8185 else if (IS_VALLEYVIEW(dev))
acbec814
JB
8186 vlv_crtc_clock_get(crtc, pipe_config);
8187 else
8188 i9xx_crtc_clock_get(crtc, pipe_config);
18442d08 8189
0e8ffe1b
DV
8190 return true;
8191}
8192
dde86e2d 8193static void ironlake_init_pch_refclk(struct drm_device *dev)
13d83a67
JB
8194{
8195 struct drm_i915_private *dev_priv = dev->dev_private;
13d83a67 8196 struct intel_encoder *encoder;
74cfd7ac 8197 u32 val, final;
13d83a67 8198 bool has_lvds = false;
199e5d79 8199 bool has_cpu_edp = false;
199e5d79 8200 bool has_panel = false;
99eb6a01
KP
8201 bool has_ck505 = false;
8202 bool can_ssc = false;
13d83a67
JB
8203
8204 /* We need to take the global config into account */
b2784e15 8205 for_each_intel_encoder(dev, encoder) {
199e5d79
KP
8206 switch (encoder->type) {
8207 case INTEL_OUTPUT_LVDS:
8208 has_panel = true;
8209 has_lvds = true;
8210 break;
8211 case INTEL_OUTPUT_EDP:
8212 has_panel = true;
2de6905f 8213 if (enc_to_dig_port(&encoder->base)->port == PORT_A)
199e5d79
KP
8214 has_cpu_edp = true;
8215 break;
6847d71b
PZ
8216 default:
8217 break;
13d83a67
JB
8218 }
8219 }
8220
99eb6a01 8221 if (HAS_PCH_IBX(dev)) {
41aa3448 8222 has_ck505 = dev_priv->vbt.display_clock_mode;
99eb6a01
KP
8223 can_ssc = has_ck505;
8224 } else {
8225 has_ck505 = false;
8226 can_ssc = true;
8227 }
8228
2de6905f
ID
8229 DRM_DEBUG_KMS("has_panel %d has_lvds %d has_ck505 %d\n",
8230 has_panel, has_lvds, has_ck505);
13d83a67
JB
8231
8232 /* Ironlake: try to setup display ref clock before DPLL
8233 * enabling. This is only under driver's control after
8234 * PCH B stepping, previous chipset stepping should be
8235 * ignoring this setting.
8236 */
74cfd7ac
CW
8237 val = I915_READ(PCH_DREF_CONTROL);
8238
8239 /* As we must carefully and slowly disable/enable each source in turn,
8240 * compute the final state we want first and check if we need to
8241 * make any changes at all.
8242 */
8243 final = val;
8244 final &= ~DREF_NONSPREAD_SOURCE_MASK;
8245 if (has_ck505)
8246 final |= DREF_NONSPREAD_CK505_ENABLE;
8247 else
8248 final |= DREF_NONSPREAD_SOURCE_ENABLE;
8249
8250 final &= ~DREF_SSC_SOURCE_MASK;
8251 final &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
8252 final &= ~DREF_SSC1_ENABLE;
8253
8254 if (has_panel) {
8255 final |= DREF_SSC_SOURCE_ENABLE;
8256
8257 if (intel_panel_use_ssc(dev_priv) && can_ssc)
8258 final |= DREF_SSC1_ENABLE;
8259
8260 if (has_cpu_edp) {
8261 if (intel_panel_use_ssc(dev_priv) && can_ssc)
8262 final |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
8263 else
8264 final |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
8265 } else
8266 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
8267 } else {
8268 final |= DREF_SSC_SOURCE_DISABLE;
8269 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
8270 }
8271
8272 if (final == val)
8273 return;
8274
13d83a67 8275 /* Always enable nonspread source */
74cfd7ac 8276 val &= ~DREF_NONSPREAD_SOURCE_MASK;
13d83a67 8277
99eb6a01 8278 if (has_ck505)
74cfd7ac 8279 val |= DREF_NONSPREAD_CK505_ENABLE;
99eb6a01 8280 else
74cfd7ac 8281 val |= DREF_NONSPREAD_SOURCE_ENABLE;
13d83a67 8282
199e5d79 8283 if (has_panel) {
74cfd7ac
CW
8284 val &= ~DREF_SSC_SOURCE_MASK;
8285 val |= DREF_SSC_SOURCE_ENABLE;
13d83a67 8286
199e5d79 8287 /* SSC must be turned on before enabling the CPU output */
99eb6a01 8288 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
199e5d79 8289 DRM_DEBUG_KMS("Using SSC on panel\n");
74cfd7ac 8290 val |= DREF_SSC1_ENABLE;
e77166b5 8291 } else
74cfd7ac 8292 val &= ~DREF_SSC1_ENABLE;
199e5d79
KP
8293
8294 /* Get SSC going before enabling the outputs */
74cfd7ac 8295 I915_WRITE(PCH_DREF_CONTROL, val);
199e5d79
KP
8296 POSTING_READ(PCH_DREF_CONTROL);
8297 udelay(200);
8298
74cfd7ac 8299 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
13d83a67
JB
8300
8301 /* Enable CPU source on CPU attached eDP */
199e5d79 8302 if (has_cpu_edp) {
99eb6a01 8303 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
199e5d79 8304 DRM_DEBUG_KMS("Using SSC on eDP\n");
74cfd7ac 8305 val |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
eba905b2 8306 } else
74cfd7ac 8307 val |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
199e5d79 8308 } else
74cfd7ac 8309 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
199e5d79 8310
74cfd7ac 8311 I915_WRITE(PCH_DREF_CONTROL, val);
199e5d79
KP
8312 POSTING_READ(PCH_DREF_CONTROL);
8313 udelay(200);
8314 } else {
8315 DRM_DEBUG_KMS("Disabling SSC entirely\n");
8316
74cfd7ac 8317 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
199e5d79
KP
8318
8319 /* Turn off CPU output */
74cfd7ac 8320 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
199e5d79 8321
74cfd7ac 8322 I915_WRITE(PCH_DREF_CONTROL, val);
199e5d79
KP
8323 POSTING_READ(PCH_DREF_CONTROL);
8324 udelay(200);
8325
8326 /* Turn off the SSC source */
74cfd7ac
CW
8327 val &= ~DREF_SSC_SOURCE_MASK;
8328 val |= DREF_SSC_SOURCE_DISABLE;
199e5d79
KP
8329
8330 /* Turn off SSC1 */
74cfd7ac 8331 val &= ~DREF_SSC1_ENABLE;
199e5d79 8332
74cfd7ac 8333 I915_WRITE(PCH_DREF_CONTROL, val);
13d83a67
JB
8334 POSTING_READ(PCH_DREF_CONTROL);
8335 udelay(200);
8336 }
74cfd7ac
CW
8337
8338 BUG_ON(val != final);
13d83a67
JB
8339}
8340
f31f2d55 8341static void lpt_reset_fdi_mphy(struct drm_i915_private *dev_priv)
dde86e2d 8342{
f31f2d55 8343 uint32_t tmp;
dde86e2d 8344
0ff066a9
PZ
8345 tmp = I915_READ(SOUTH_CHICKEN2);
8346 tmp |= FDI_MPHY_IOSFSB_RESET_CTL;
8347 I915_WRITE(SOUTH_CHICKEN2, tmp);
dde86e2d 8348
0ff066a9
PZ
8349 if (wait_for_atomic_us(I915_READ(SOUTH_CHICKEN2) &
8350 FDI_MPHY_IOSFSB_RESET_STATUS, 100))
8351 DRM_ERROR("FDI mPHY reset assert timeout\n");
dde86e2d 8352
0ff066a9
PZ
8353 tmp = I915_READ(SOUTH_CHICKEN2);
8354 tmp &= ~FDI_MPHY_IOSFSB_RESET_CTL;
8355 I915_WRITE(SOUTH_CHICKEN2, tmp);
dde86e2d 8356
0ff066a9
PZ
8357 if (wait_for_atomic_us((I915_READ(SOUTH_CHICKEN2) &
8358 FDI_MPHY_IOSFSB_RESET_STATUS) == 0, 100))
8359 DRM_ERROR("FDI mPHY reset de-assert timeout\n");
f31f2d55
PZ
8360}
8361
8362/* WaMPhyProgramming:hsw */
8363static void lpt_program_fdi_mphy(struct drm_i915_private *dev_priv)
8364{
8365 uint32_t tmp;
dde86e2d
PZ
8366
8367 tmp = intel_sbi_read(dev_priv, 0x8008, SBI_MPHY);
8368 tmp &= ~(0xFF << 24);
8369 tmp |= (0x12 << 24);
8370 intel_sbi_write(dev_priv, 0x8008, tmp, SBI_MPHY);
8371
dde86e2d
PZ
8372 tmp = intel_sbi_read(dev_priv, 0x2008, SBI_MPHY);
8373 tmp |= (1 << 11);
8374 intel_sbi_write(dev_priv, 0x2008, tmp, SBI_MPHY);
8375
8376 tmp = intel_sbi_read(dev_priv, 0x2108, SBI_MPHY);
8377 tmp |= (1 << 11);
8378 intel_sbi_write(dev_priv, 0x2108, tmp, SBI_MPHY);
8379
dde86e2d
PZ
8380 tmp = intel_sbi_read(dev_priv, 0x206C, SBI_MPHY);
8381 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
8382 intel_sbi_write(dev_priv, 0x206C, tmp, SBI_MPHY);
8383
8384 tmp = intel_sbi_read(dev_priv, 0x216C, SBI_MPHY);
8385 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
8386 intel_sbi_write(dev_priv, 0x216C, tmp, SBI_MPHY);
8387
0ff066a9
PZ
8388 tmp = intel_sbi_read(dev_priv, 0x2080, SBI_MPHY);
8389 tmp &= ~(7 << 13);
8390 tmp |= (5 << 13);
8391 intel_sbi_write(dev_priv, 0x2080, tmp, SBI_MPHY);
dde86e2d 8392
0ff066a9
PZ
8393 tmp = intel_sbi_read(dev_priv, 0x2180, SBI_MPHY);
8394 tmp &= ~(7 << 13);
8395 tmp |= (5 << 13);
8396 intel_sbi_write(dev_priv, 0x2180, tmp, SBI_MPHY);
dde86e2d
PZ
8397
8398 tmp = intel_sbi_read(dev_priv, 0x208C, SBI_MPHY);
8399 tmp &= ~0xFF;
8400 tmp |= 0x1C;
8401 intel_sbi_write(dev_priv, 0x208C, tmp, SBI_MPHY);
8402
8403 tmp = intel_sbi_read(dev_priv, 0x218C, SBI_MPHY);
8404 tmp &= ~0xFF;
8405 tmp |= 0x1C;
8406 intel_sbi_write(dev_priv, 0x218C, tmp, SBI_MPHY);
8407
8408 tmp = intel_sbi_read(dev_priv, 0x2098, SBI_MPHY);
8409 tmp &= ~(0xFF << 16);
8410 tmp |= (0x1C << 16);
8411 intel_sbi_write(dev_priv, 0x2098, tmp, SBI_MPHY);
8412
8413 tmp = intel_sbi_read(dev_priv, 0x2198, SBI_MPHY);
8414 tmp &= ~(0xFF << 16);
8415 tmp |= (0x1C << 16);
8416 intel_sbi_write(dev_priv, 0x2198, tmp, SBI_MPHY);
8417
0ff066a9
PZ
8418 tmp = intel_sbi_read(dev_priv, 0x20C4, SBI_MPHY);
8419 tmp |= (1 << 27);
8420 intel_sbi_write(dev_priv, 0x20C4, tmp, SBI_MPHY);
dde86e2d 8421
0ff066a9
PZ
8422 tmp = intel_sbi_read(dev_priv, 0x21C4, SBI_MPHY);
8423 tmp |= (1 << 27);
8424 intel_sbi_write(dev_priv, 0x21C4, tmp, SBI_MPHY);
dde86e2d 8425
0ff066a9
PZ
8426 tmp = intel_sbi_read(dev_priv, 0x20EC, SBI_MPHY);
8427 tmp &= ~(0xF << 28);
8428 tmp |= (4 << 28);
8429 intel_sbi_write(dev_priv, 0x20EC, tmp, SBI_MPHY);
dde86e2d 8430
0ff066a9
PZ
8431 tmp = intel_sbi_read(dev_priv, 0x21EC, SBI_MPHY);
8432 tmp &= ~(0xF << 28);
8433 tmp |= (4 << 28);
8434 intel_sbi_write(dev_priv, 0x21EC, tmp, SBI_MPHY);
f31f2d55
PZ
8435}
8436
2fa86a1f
PZ
8437/* Implements 3 different sequences from BSpec chapter "Display iCLK
8438 * Programming" based on the parameters passed:
8439 * - Sequence to enable CLKOUT_DP
8440 * - Sequence to enable CLKOUT_DP without spread
8441 * - Sequence to enable CLKOUT_DP for FDI usage and configure PCH FDI I/O
8442 */
8443static void lpt_enable_clkout_dp(struct drm_device *dev, bool with_spread,
8444 bool with_fdi)
f31f2d55
PZ
8445{
8446 struct drm_i915_private *dev_priv = dev->dev_private;
2fa86a1f
PZ
8447 uint32_t reg, tmp;
8448
8449 if (WARN(with_fdi && !with_spread, "FDI requires downspread\n"))
8450 with_spread = true;
8451 if (WARN(dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE &&
8452 with_fdi, "LP PCH doesn't have FDI\n"))
8453 with_fdi = false;
f31f2d55 8454
a580516d 8455 mutex_lock(&dev_priv->sb_lock);
f31f2d55
PZ
8456
8457 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
8458 tmp &= ~SBI_SSCCTL_DISABLE;
8459 tmp |= SBI_SSCCTL_PATHALT;
8460 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
8461
8462 udelay(24);
8463
2fa86a1f
PZ
8464 if (with_spread) {
8465 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
8466 tmp &= ~SBI_SSCCTL_PATHALT;
8467 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
f31f2d55 8468
2fa86a1f
PZ
8469 if (with_fdi) {
8470 lpt_reset_fdi_mphy(dev_priv);
8471 lpt_program_fdi_mphy(dev_priv);
8472 }
8473 }
dde86e2d 8474
2fa86a1f
PZ
8475 reg = (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) ?
8476 SBI_GEN0 : SBI_DBUFF0;
8477 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
8478 tmp |= SBI_GEN0_CFG_BUFFENABLE_DISABLE;
8479 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
c00db246 8480
a580516d 8481 mutex_unlock(&dev_priv->sb_lock);
dde86e2d
PZ
8482}
8483
47701c3b
PZ
8484/* Sequence to disable CLKOUT_DP */
8485static void lpt_disable_clkout_dp(struct drm_device *dev)
8486{
8487 struct drm_i915_private *dev_priv = dev->dev_private;
8488 uint32_t reg, tmp;
8489
a580516d 8490 mutex_lock(&dev_priv->sb_lock);
47701c3b
PZ
8491
8492 reg = (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) ?
8493 SBI_GEN0 : SBI_DBUFF0;
8494 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
8495 tmp &= ~SBI_GEN0_CFG_BUFFENABLE_DISABLE;
8496 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
8497
8498 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
8499 if (!(tmp & SBI_SSCCTL_DISABLE)) {
8500 if (!(tmp & SBI_SSCCTL_PATHALT)) {
8501 tmp |= SBI_SSCCTL_PATHALT;
8502 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
8503 udelay(32);
8504 }
8505 tmp |= SBI_SSCCTL_DISABLE;
8506 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
8507 }
8508
a580516d 8509 mutex_unlock(&dev_priv->sb_lock);
47701c3b
PZ
8510}
8511
bf8fa3d3
PZ
8512static void lpt_init_pch_refclk(struct drm_device *dev)
8513{
bf8fa3d3
PZ
8514 struct intel_encoder *encoder;
8515 bool has_vga = false;
8516
b2784e15 8517 for_each_intel_encoder(dev, encoder) {
bf8fa3d3
PZ
8518 switch (encoder->type) {
8519 case INTEL_OUTPUT_ANALOG:
8520 has_vga = true;
8521 break;
6847d71b
PZ
8522 default:
8523 break;
bf8fa3d3
PZ
8524 }
8525 }
8526
47701c3b
PZ
8527 if (has_vga)
8528 lpt_enable_clkout_dp(dev, true, true);
8529 else
8530 lpt_disable_clkout_dp(dev);
bf8fa3d3
PZ
8531}
8532
dde86e2d
PZ
8533/*
8534 * Initialize reference clocks when the driver loads
8535 */
8536void intel_init_pch_refclk(struct drm_device *dev)
8537{
8538 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
8539 ironlake_init_pch_refclk(dev);
8540 else if (HAS_PCH_LPT(dev))
8541 lpt_init_pch_refclk(dev);
8542}
8543
55bb9992 8544static int ironlake_get_refclk(struct intel_crtc_state *crtc_state)
d9d444cb 8545{
55bb9992 8546 struct drm_device *dev = crtc_state->base.crtc->dev;
d9d444cb 8547 struct drm_i915_private *dev_priv = dev->dev_private;
55bb9992 8548 struct drm_atomic_state *state = crtc_state->base.state;
da3ced29 8549 struct drm_connector *connector;
55bb9992 8550 struct drm_connector_state *connector_state;
d9d444cb 8551 struct intel_encoder *encoder;
55bb9992 8552 int num_connectors = 0, i;
d9d444cb
JB
8553 bool is_lvds = false;
8554
da3ced29 8555 for_each_connector_in_state(state, connector, connector_state, i) {
55bb9992
ACO
8556 if (connector_state->crtc != crtc_state->base.crtc)
8557 continue;
8558
8559 encoder = to_intel_encoder(connector_state->best_encoder);
8560
d9d444cb
JB
8561 switch (encoder->type) {
8562 case INTEL_OUTPUT_LVDS:
8563 is_lvds = true;
8564 break;
6847d71b
PZ
8565 default:
8566 break;
d9d444cb
JB
8567 }
8568 num_connectors++;
8569 }
8570
8571 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
e91e941b 8572 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n",
41aa3448 8573 dev_priv->vbt.lvds_ssc_freq);
e91e941b 8574 return dev_priv->vbt.lvds_ssc_freq;
d9d444cb
JB
8575 }
8576
8577 return 120000;
8578}
8579
6ff93609 8580static void ironlake_set_pipeconf(struct drm_crtc *crtc)
79e53945 8581{
c8203565 8582 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
79e53945
JB
8583 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8584 int pipe = intel_crtc->pipe;
c8203565
PZ
8585 uint32_t val;
8586
78114071 8587 val = 0;
c8203565 8588
6e3c9717 8589 switch (intel_crtc->config->pipe_bpp) {
c8203565 8590 case 18:
dfd07d72 8591 val |= PIPECONF_6BPC;
c8203565
PZ
8592 break;
8593 case 24:
dfd07d72 8594 val |= PIPECONF_8BPC;
c8203565
PZ
8595 break;
8596 case 30:
dfd07d72 8597 val |= PIPECONF_10BPC;
c8203565
PZ
8598 break;
8599 case 36:
dfd07d72 8600 val |= PIPECONF_12BPC;
c8203565
PZ
8601 break;
8602 default:
cc769b62
PZ
8603 /* Case prevented by intel_choose_pipe_bpp_dither. */
8604 BUG();
c8203565
PZ
8605 }
8606
6e3c9717 8607 if (intel_crtc->config->dither)
c8203565
PZ
8608 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
8609
6e3c9717 8610 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
c8203565
PZ
8611 val |= PIPECONF_INTERLACED_ILK;
8612 else
8613 val |= PIPECONF_PROGRESSIVE;
8614
6e3c9717 8615 if (intel_crtc->config->limited_color_range)
3685a8f3 8616 val |= PIPECONF_COLOR_RANGE_SELECT;
3685a8f3 8617
c8203565
PZ
8618 I915_WRITE(PIPECONF(pipe), val);
8619 POSTING_READ(PIPECONF(pipe));
8620}
8621
86d3efce
VS
8622/*
8623 * Set up the pipe CSC unit.
8624 *
8625 * Currently only full range RGB to limited range RGB conversion
8626 * is supported, but eventually this should handle various
8627 * RGB<->YCbCr scenarios as well.
8628 */
50f3b016 8629static void intel_set_pipe_csc(struct drm_crtc *crtc)
86d3efce
VS
8630{
8631 struct drm_device *dev = crtc->dev;
8632 struct drm_i915_private *dev_priv = dev->dev_private;
8633 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8634 int pipe = intel_crtc->pipe;
8635 uint16_t coeff = 0x7800; /* 1.0 */
8636
8637 /*
8638 * TODO: Check what kind of values actually come out of the pipe
8639 * with these coeff/postoff values and adjust to get the best
8640 * accuracy. Perhaps we even need to take the bpc value into
8641 * consideration.
8642 */
8643
6e3c9717 8644 if (intel_crtc->config->limited_color_range)
86d3efce
VS
8645 coeff = ((235 - 16) * (1 << 12) / 255) & 0xff8; /* 0.xxx... */
8646
8647 /*
8648 * GY/GU and RY/RU should be the other way around according
8649 * to BSpec, but reality doesn't agree. Just set them up in
8650 * a way that results in the correct picture.
8651 */
8652 I915_WRITE(PIPE_CSC_COEFF_RY_GY(pipe), coeff << 16);
8653 I915_WRITE(PIPE_CSC_COEFF_BY(pipe), 0);
8654
8655 I915_WRITE(PIPE_CSC_COEFF_RU_GU(pipe), coeff);
8656 I915_WRITE(PIPE_CSC_COEFF_BU(pipe), 0);
8657
8658 I915_WRITE(PIPE_CSC_COEFF_RV_GV(pipe), 0);
8659 I915_WRITE(PIPE_CSC_COEFF_BV(pipe), coeff << 16);
8660
8661 I915_WRITE(PIPE_CSC_PREOFF_HI(pipe), 0);
8662 I915_WRITE(PIPE_CSC_PREOFF_ME(pipe), 0);
8663 I915_WRITE(PIPE_CSC_PREOFF_LO(pipe), 0);
8664
8665 if (INTEL_INFO(dev)->gen > 6) {
8666 uint16_t postoff = 0;
8667
6e3c9717 8668 if (intel_crtc->config->limited_color_range)
32cf0cb0 8669 postoff = (16 * (1 << 12) / 255) & 0x1fff;
86d3efce
VS
8670
8671 I915_WRITE(PIPE_CSC_POSTOFF_HI(pipe), postoff);
8672 I915_WRITE(PIPE_CSC_POSTOFF_ME(pipe), postoff);
8673 I915_WRITE(PIPE_CSC_POSTOFF_LO(pipe), postoff);
8674
8675 I915_WRITE(PIPE_CSC_MODE(pipe), 0);
8676 } else {
8677 uint32_t mode = CSC_MODE_YUV_TO_RGB;
8678
6e3c9717 8679 if (intel_crtc->config->limited_color_range)
86d3efce
VS
8680 mode |= CSC_BLACK_SCREEN_OFFSET;
8681
8682 I915_WRITE(PIPE_CSC_MODE(pipe), mode);
8683 }
8684}
8685
6ff93609 8686static void haswell_set_pipeconf(struct drm_crtc *crtc)
ee2b0b38 8687{
756f85cf
PZ
8688 struct drm_device *dev = crtc->dev;
8689 struct drm_i915_private *dev_priv = dev->dev_private;
ee2b0b38 8690 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
756f85cf 8691 enum pipe pipe = intel_crtc->pipe;
6e3c9717 8692 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
ee2b0b38
PZ
8693 uint32_t val;
8694
3eff4faa 8695 val = 0;
ee2b0b38 8696
6e3c9717 8697 if (IS_HASWELL(dev) && intel_crtc->config->dither)
ee2b0b38
PZ
8698 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
8699
6e3c9717 8700 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
ee2b0b38
PZ
8701 val |= PIPECONF_INTERLACED_ILK;
8702 else
8703 val |= PIPECONF_PROGRESSIVE;
8704
702e7a56
PZ
8705 I915_WRITE(PIPECONF(cpu_transcoder), val);
8706 POSTING_READ(PIPECONF(cpu_transcoder));
3eff4faa
DV
8707
8708 I915_WRITE(GAMMA_MODE(intel_crtc->pipe), GAMMA_MODE_MODE_8BIT);
8709 POSTING_READ(GAMMA_MODE(intel_crtc->pipe));
756f85cf 8710
3cdf122c 8711 if (IS_BROADWELL(dev) || INTEL_INFO(dev)->gen >= 9) {
756f85cf
PZ
8712 val = 0;
8713
6e3c9717 8714 switch (intel_crtc->config->pipe_bpp) {
756f85cf
PZ
8715 case 18:
8716 val |= PIPEMISC_DITHER_6_BPC;
8717 break;
8718 case 24:
8719 val |= PIPEMISC_DITHER_8_BPC;
8720 break;
8721 case 30:
8722 val |= PIPEMISC_DITHER_10_BPC;
8723 break;
8724 case 36:
8725 val |= PIPEMISC_DITHER_12_BPC;
8726 break;
8727 default:
8728 /* Case prevented by pipe_config_set_bpp. */
8729 BUG();
8730 }
8731
6e3c9717 8732 if (intel_crtc->config->dither)
756f85cf
PZ
8733 val |= PIPEMISC_DITHER_ENABLE | PIPEMISC_DITHER_TYPE_SP;
8734
8735 I915_WRITE(PIPEMISC(pipe), val);
8736 }
ee2b0b38
PZ
8737}
8738
6591c6e4 8739static bool ironlake_compute_clocks(struct drm_crtc *crtc,
190f68c5 8740 struct intel_crtc_state *crtc_state,
6591c6e4
PZ
8741 intel_clock_t *clock,
8742 bool *has_reduced_clock,
8743 intel_clock_t *reduced_clock)
8744{
8745 struct drm_device *dev = crtc->dev;
8746 struct drm_i915_private *dev_priv = dev->dev_private;
6591c6e4 8747 int refclk;
d4906093 8748 const intel_limit_t *limit;
a16af721 8749 bool ret, is_lvds = false;
79e53945 8750
a93e255f 8751 is_lvds = intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS);
79e53945 8752
55bb9992 8753 refclk = ironlake_get_refclk(crtc_state);
79e53945 8754
d4906093
ML
8755 /*
8756 * Returns a set of divisors for the desired target clock with the given
8757 * refclk, or FALSE. The returned values represent the clock equation:
8758 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
8759 */
a93e255f
ACO
8760 limit = intel_limit(crtc_state, refclk);
8761 ret = dev_priv->display.find_dpll(limit, crtc_state,
190f68c5 8762 crtc_state->port_clock,
ee9300bb 8763 refclk, NULL, clock);
6591c6e4
PZ
8764 if (!ret)
8765 return false;
cda4b7d3 8766
ddc9003c 8767 if (is_lvds && dev_priv->lvds_downclock_avail) {
cec2f356
SP
8768 /*
8769 * Ensure we match the reduced clock's P to the target clock.
8770 * If the clocks don't match, we can't switch the display clock
8771 * by using the FP0/FP1. In such case we will disable the LVDS
8772 * downclock feature.
8773 */
ee9300bb 8774 *has_reduced_clock =
a93e255f 8775 dev_priv->display.find_dpll(limit, crtc_state,
ee9300bb
DV
8776 dev_priv->lvds_downclock,
8777 refclk, clock,
8778 reduced_clock);
652c393a 8779 }
61e9653f 8780
6591c6e4
PZ
8781 return true;
8782}
8783
d4b1931c
PZ
8784int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp)
8785{
8786 /*
8787 * Account for spread spectrum to avoid
8788 * oversubscribing the link. Max center spread
8789 * is 2.5%; use 5% for safety's sake.
8790 */
8791 u32 bps = target_clock * bpp * 21 / 20;
619d4d04 8792 return DIV_ROUND_UP(bps, link_bw * 8);
d4b1931c
PZ
8793}
8794
7429e9d4 8795static bool ironlake_needs_fb_cb_tune(struct dpll *dpll, int factor)
6cf86a5e 8796{
7429e9d4 8797 return i9xx_dpll_compute_m(dpll) < factor * dpll->n;
f48d8f23
PZ
8798}
8799
de13a2e3 8800static uint32_t ironlake_compute_dpll(struct intel_crtc *intel_crtc,
190f68c5 8801 struct intel_crtc_state *crtc_state,
7429e9d4 8802 u32 *fp,
9a7c7890 8803 intel_clock_t *reduced_clock, u32 *fp2)
79e53945 8804{
de13a2e3 8805 struct drm_crtc *crtc = &intel_crtc->base;
79e53945
JB
8806 struct drm_device *dev = crtc->dev;
8807 struct drm_i915_private *dev_priv = dev->dev_private;
55bb9992 8808 struct drm_atomic_state *state = crtc_state->base.state;
da3ced29 8809 struct drm_connector *connector;
55bb9992
ACO
8810 struct drm_connector_state *connector_state;
8811 struct intel_encoder *encoder;
de13a2e3 8812 uint32_t dpll;
55bb9992 8813 int factor, num_connectors = 0, i;
09ede541 8814 bool is_lvds = false, is_sdvo = false;
79e53945 8815
da3ced29 8816 for_each_connector_in_state(state, connector, connector_state, i) {
55bb9992
ACO
8817 if (connector_state->crtc != crtc_state->base.crtc)
8818 continue;
8819
8820 encoder = to_intel_encoder(connector_state->best_encoder);
8821
8822 switch (encoder->type) {
79e53945
JB
8823 case INTEL_OUTPUT_LVDS:
8824 is_lvds = true;
8825 break;
8826 case INTEL_OUTPUT_SDVO:
7d57382e 8827 case INTEL_OUTPUT_HDMI:
79e53945 8828 is_sdvo = true;
79e53945 8829 break;
6847d71b
PZ
8830 default:
8831 break;
79e53945 8832 }
43565a06 8833
c751ce4f 8834 num_connectors++;
79e53945 8835 }
79e53945 8836
c1858123 8837 /* Enable autotuning of the PLL clock (if permissible) */
8febb297
EA
8838 factor = 21;
8839 if (is_lvds) {
8840 if ((intel_panel_use_ssc(dev_priv) &&
e91e941b 8841 dev_priv->vbt.lvds_ssc_freq == 100000) ||
f0b44056 8842 (HAS_PCH_IBX(dev) && intel_is_dual_link_lvds(dev)))
8febb297 8843 factor = 25;
190f68c5 8844 } else if (crtc_state->sdvo_tv_clock)
8febb297 8845 factor = 20;
c1858123 8846
190f68c5 8847 if (ironlake_needs_fb_cb_tune(&crtc_state->dpll, factor))
7d0ac5b7 8848 *fp |= FP_CB_TUNE;
2c07245f 8849
9a7c7890
DV
8850 if (fp2 && (reduced_clock->m < factor * reduced_clock->n))
8851 *fp2 |= FP_CB_TUNE;
8852
5eddb70b 8853 dpll = 0;
2c07245f 8854
a07d6787
EA
8855 if (is_lvds)
8856 dpll |= DPLLB_MODE_LVDS;
8857 else
8858 dpll |= DPLLB_MODE_DAC_SERIAL;
198a037f 8859
190f68c5 8860 dpll |= (crtc_state->pixel_multiplier - 1)
ef1b460d 8861 << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
198a037f
DV
8862
8863 if (is_sdvo)
4a33e48d 8864 dpll |= DPLL_SDVO_HIGH_SPEED;
190f68c5 8865 if (crtc_state->has_dp_encoder)
4a33e48d 8866 dpll |= DPLL_SDVO_HIGH_SPEED;
79e53945 8867
a07d6787 8868 /* compute bitmask from p1 value */
190f68c5 8869 dpll |= (1 << (crtc_state->dpll.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
a07d6787 8870 /* also FPA1 */
190f68c5 8871 dpll |= (1 << (crtc_state->dpll.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
a07d6787 8872
190f68c5 8873 switch (crtc_state->dpll.p2) {
a07d6787
EA
8874 case 5:
8875 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
8876 break;
8877 case 7:
8878 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
8879 break;
8880 case 10:
8881 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
8882 break;
8883 case 14:
8884 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
8885 break;
79e53945
JB
8886 }
8887
b4c09f3b 8888 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2)
43565a06 8889 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
79e53945
JB
8890 else
8891 dpll |= PLL_REF_INPUT_DREFCLK;
8892
959e16d6 8893 return dpll | DPLL_VCO_ENABLE;
de13a2e3
PZ
8894}
8895
190f68c5
ACO
8896static int ironlake_crtc_compute_clock(struct intel_crtc *crtc,
8897 struct intel_crtc_state *crtc_state)
de13a2e3 8898{
c7653199 8899 struct drm_device *dev = crtc->base.dev;
de13a2e3 8900 intel_clock_t clock, reduced_clock;
cbbab5bd 8901 u32 dpll = 0, fp = 0, fp2 = 0;
e2f12b07 8902 bool ok, has_reduced_clock = false;
8b47047b 8903 bool is_lvds = false;
e2b78267 8904 struct intel_shared_dpll *pll;
de13a2e3 8905
dd3cd74a
ACO
8906 memset(&crtc_state->dpll_hw_state, 0,
8907 sizeof(crtc_state->dpll_hw_state));
8908
409ee761 8909 is_lvds = intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS);
79e53945 8910
5dc5298b
PZ
8911 WARN(!(HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)),
8912 "Unexpected PCH type %d\n", INTEL_PCH_TYPE(dev));
a07d6787 8913
190f68c5 8914 ok = ironlake_compute_clocks(&crtc->base, crtc_state, &clock,
de13a2e3 8915 &has_reduced_clock, &reduced_clock);
190f68c5 8916 if (!ok && !crtc_state->clock_set) {
de13a2e3
PZ
8917 DRM_ERROR("Couldn't find PLL settings for mode!\n");
8918 return -EINVAL;
79e53945 8919 }
f47709a9 8920 /* Compat-code for transition, will disappear. */
190f68c5
ACO
8921 if (!crtc_state->clock_set) {
8922 crtc_state->dpll.n = clock.n;
8923 crtc_state->dpll.m1 = clock.m1;
8924 crtc_state->dpll.m2 = clock.m2;
8925 crtc_state->dpll.p1 = clock.p1;
8926 crtc_state->dpll.p2 = clock.p2;
f47709a9 8927 }
79e53945 8928
5dc5298b 8929 /* CPU eDP is the only output that doesn't need a PCH PLL of its own. */
190f68c5
ACO
8930 if (crtc_state->has_pch_encoder) {
8931 fp = i9xx_dpll_compute_fp(&crtc_state->dpll);
cbbab5bd 8932 if (has_reduced_clock)
7429e9d4 8933 fp2 = i9xx_dpll_compute_fp(&reduced_clock);
cbbab5bd 8934
190f68c5 8935 dpll = ironlake_compute_dpll(crtc, crtc_state,
cbbab5bd
DV
8936 &fp, &reduced_clock,
8937 has_reduced_clock ? &fp2 : NULL);
8938
190f68c5
ACO
8939 crtc_state->dpll_hw_state.dpll = dpll;
8940 crtc_state->dpll_hw_state.fp0 = fp;
66e985c0 8941 if (has_reduced_clock)
190f68c5 8942 crtc_state->dpll_hw_state.fp1 = fp2;
66e985c0 8943 else
190f68c5 8944 crtc_state->dpll_hw_state.fp1 = fp;
66e985c0 8945
190f68c5 8946 pll = intel_get_shared_dpll(crtc, crtc_state);
ee7b9f93 8947 if (pll == NULL) {
84f44ce7 8948 DRM_DEBUG_DRIVER("failed to find PLL for pipe %c\n",
c7653199 8949 pipe_name(crtc->pipe));
4b645f14
JB
8950 return -EINVAL;
8951 }
3fb37703 8952 }
79e53945 8953
ab585dea 8954 if (is_lvds && has_reduced_clock)
c7653199 8955 crtc->lowfreq_avail = true;
bcd644e0 8956 else
c7653199 8957 crtc->lowfreq_avail = false;
e2b78267 8958
c8f7a0db 8959 return 0;
79e53945
JB
8960}
8961
eb14cb74
VS
8962static void intel_pch_transcoder_get_m_n(struct intel_crtc *crtc,
8963 struct intel_link_m_n *m_n)
8964{
8965 struct drm_device *dev = crtc->base.dev;
8966 struct drm_i915_private *dev_priv = dev->dev_private;
8967 enum pipe pipe = crtc->pipe;
8968
8969 m_n->link_m = I915_READ(PCH_TRANS_LINK_M1(pipe));
8970 m_n->link_n = I915_READ(PCH_TRANS_LINK_N1(pipe));
8971 m_n->gmch_m = I915_READ(PCH_TRANS_DATA_M1(pipe))
8972 & ~TU_SIZE_MASK;
8973 m_n->gmch_n = I915_READ(PCH_TRANS_DATA_N1(pipe));
8974 m_n->tu = ((I915_READ(PCH_TRANS_DATA_M1(pipe))
8975 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
8976}
8977
8978static void intel_cpu_transcoder_get_m_n(struct intel_crtc *crtc,
8979 enum transcoder transcoder,
b95af8be
VK
8980 struct intel_link_m_n *m_n,
8981 struct intel_link_m_n *m2_n2)
72419203
DV
8982{
8983 struct drm_device *dev = crtc->base.dev;
8984 struct drm_i915_private *dev_priv = dev->dev_private;
eb14cb74 8985 enum pipe pipe = crtc->pipe;
72419203 8986
eb14cb74
VS
8987 if (INTEL_INFO(dev)->gen >= 5) {
8988 m_n->link_m = I915_READ(PIPE_LINK_M1(transcoder));
8989 m_n->link_n = I915_READ(PIPE_LINK_N1(transcoder));
8990 m_n->gmch_m = I915_READ(PIPE_DATA_M1(transcoder))
8991 & ~TU_SIZE_MASK;
8992 m_n->gmch_n = I915_READ(PIPE_DATA_N1(transcoder));
8993 m_n->tu = ((I915_READ(PIPE_DATA_M1(transcoder))
8994 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
b95af8be
VK
8995 /* Read M2_N2 registers only for gen < 8 (M2_N2 available for
8996 * gen < 8) and if DRRS is supported (to make sure the
8997 * registers are not unnecessarily read).
8998 */
8999 if (m2_n2 && INTEL_INFO(dev)->gen < 8 &&
6e3c9717 9000 crtc->config->has_drrs) {
b95af8be
VK
9001 m2_n2->link_m = I915_READ(PIPE_LINK_M2(transcoder));
9002 m2_n2->link_n = I915_READ(PIPE_LINK_N2(transcoder));
9003 m2_n2->gmch_m = I915_READ(PIPE_DATA_M2(transcoder))
9004 & ~TU_SIZE_MASK;
9005 m2_n2->gmch_n = I915_READ(PIPE_DATA_N2(transcoder));
9006 m2_n2->tu = ((I915_READ(PIPE_DATA_M2(transcoder))
9007 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
9008 }
eb14cb74
VS
9009 } else {
9010 m_n->link_m = I915_READ(PIPE_LINK_M_G4X(pipe));
9011 m_n->link_n = I915_READ(PIPE_LINK_N_G4X(pipe));
9012 m_n->gmch_m = I915_READ(PIPE_DATA_M_G4X(pipe))
9013 & ~TU_SIZE_MASK;
9014 m_n->gmch_n = I915_READ(PIPE_DATA_N_G4X(pipe));
9015 m_n->tu = ((I915_READ(PIPE_DATA_M_G4X(pipe))
9016 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
9017 }
9018}
9019
9020void intel_dp_get_m_n(struct intel_crtc *crtc,
5cec258b 9021 struct intel_crtc_state *pipe_config)
eb14cb74 9022{
681a8504 9023 if (pipe_config->has_pch_encoder)
eb14cb74
VS
9024 intel_pch_transcoder_get_m_n(crtc, &pipe_config->dp_m_n);
9025 else
9026 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
b95af8be
VK
9027 &pipe_config->dp_m_n,
9028 &pipe_config->dp_m2_n2);
eb14cb74 9029}
72419203 9030
eb14cb74 9031static void ironlake_get_fdi_m_n_config(struct intel_crtc *crtc,
5cec258b 9032 struct intel_crtc_state *pipe_config)
eb14cb74
VS
9033{
9034 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
b95af8be 9035 &pipe_config->fdi_m_n, NULL);
72419203
DV
9036}
9037
bd2e244f 9038static void skylake_get_pfit_config(struct intel_crtc *crtc,
5cec258b 9039 struct intel_crtc_state *pipe_config)
bd2e244f
JB
9040{
9041 struct drm_device *dev = crtc->base.dev;
9042 struct drm_i915_private *dev_priv = dev->dev_private;
a1b2278e
CK
9043 struct intel_crtc_scaler_state *scaler_state = &pipe_config->scaler_state;
9044 uint32_t ps_ctrl = 0;
9045 int id = -1;
9046 int i;
bd2e244f 9047
a1b2278e
CK
9048 /* find scaler attached to this pipe */
9049 for (i = 0; i < crtc->num_scalers; i++) {
9050 ps_ctrl = I915_READ(SKL_PS_CTRL(crtc->pipe, i));
9051 if (ps_ctrl & PS_SCALER_EN && !(ps_ctrl & PS_PLANE_SEL_MASK)) {
9052 id = i;
9053 pipe_config->pch_pfit.enabled = true;
9054 pipe_config->pch_pfit.pos = I915_READ(SKL_PS_WIN_POS(crtc->pipe, i));
9055 pipe_config->pch_pfit.size = I915_READ(SKL_PS_WIN_SZ(crtc->pipe, i));
9056 break;
9057 }
9058 }
bd2e244f 9059
a1b2278e
CK
9060 scaler_state->scaler_id = id;
9061 if (id >= 0) {
9062 scaler_state->scaler_users |= (1 << SKL_CRTC_INDEX);
9063 } else {
9064 scaler_state->scaler_users &= ~(1 << SKL_CRTC_INDEX);
bd2e244f
JB
9065 }
9066}
9067
5724dbd1
DL
9068static void
9069skylake_get_initial_plane_config(struct intel_crtc *crtc,
9070 struct intel_initial_plane_config *plane_config)
bc8d7dff
DL
9071{
9072 struct drm_device *dev = crtc->base.dev;
9073 struct drm_i915_private *dev_priv = dev->dev_private;
40f46283 9074 u32 val, base, offset, stride_mult, tiling;
bc8d7dff
DL
9075 int pipe = crtc->pipe;
9076 int fourcc, pixel_format;
6761dd31 9077 unsigned int aligned_height;
bc8d7dff 9078 struct drm_framebuffer *fb;
1b842c89 9079 struct intel_framebuffer *intel_fb;
bc8d7dff 9080
d9806c9f 9081 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
1b842c89 9082 if (!intel_fb) {
bc8d7dff
DL
9083 DRM_DEBUG_KMS("failed to alloc fb\n");
9084 return;
9085 }
9086
1b842c89
DL
9087 fb = &intel_fb->base;
9088
bc8d7dff 9089 val = I915_READ(PLANE_CTL(pipe, 0));
42a7b088
DL
9090 if (!(val & PLANE_CTL_ENABLE))
9091 goto error;
9092
bc8d7dff
DL
9093 pixel_format = val & PLANE_CTL_FORMAT_MASK;
9094 fourcc = skl_format_to_fourcc(pixel_format,
9095 val & PLANE_CTL_ORDER_RGBX,
9096 val & PLANE_CTL_ALPHA_MASK);
9097 fb->pixel_format = fourcc;
9098 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
9099
40f46283
DL
9100 tiling = val & PLANE_CTL_TILED_MASK;
9101 switch (tiling) {
9102 case PLANE_CTL_TILED_LINEAR:
9103 fb->modifier[0] = DRM_FORMAT_MOD_NONE;
9104 break;
9105 case PLANE_CTL_TILED_X:
9106 plane_config->tiling = I915_TILING_X;
9107 fb->modifier[0] = I915_FORMAT_MOD_X_TILED;
9108 break;
9109 case PLANE_CTL_TILED_Y:
9110 fb->modifier[0] = I915_FORMAT_MOD_Y_TILED;
9111 break;
9112 case PLANE_CTL_TILED_YF:
9113 fb->modifier[0] = I915_FORMAT_MOD_Yf_TILED;
9114 break;
9115 default:
9116 MISSING_CASE(tiling);
9117 goto error;
9118 }
9119
bc8d7dff
DL
9120 base = I915_READ(PLANE_SURF(pipe, 0)) & 0xfffff000;
9121 plane_config->base = base;
9122
9123 offset = I915_READ(PLANE_OFFSET(pipe, 0));
9124
9125 val = I915_READ(PLANE_SIZE(pipe, 0));
9126 fb->height = ((val >> 16) & 0xfff) + 1;
9127 fb->width = ((val >> 0) & 0x1fff) + 1;
9128
9129 val = I915_READ(PLANE_STRIDE(pipe, 0));
40f46283
DL
9130 stride_mult = intel_fb_stride_alignment(dev, fb->modifier[0],
9131 fb->pixel_format);
bc8d7dff
DL
9132 fb->pitches[0] = (val & 0x3ff) * stride_mult;
9133
9134 aligned_height = intel_fb_align_height(dev, fb->height,
091df6cb
DV
9135 fb->pixel_format,
9136 fb->modifier[0]);
bc8d7dff 9137
f37b5c2b 9138 plane_config->size = fb->pitches[0] * aligned_height;
bc8d7dff
DL
9139
9140 DRM_DEBUG_KMS("pipe %c with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
9141 pipe_name(pipe), fb->width, fb->height,
9142 fb->bits_per_pixel, base, fb->pitches[0],
9143 plane_config->size);
9144
2d14030b 9145 plane_config->fb = intel_fb;
bc8d7dff
DL
9146 return;
9147
9148error:
9149 kfree(fb);
9150}
9151
2fa2fe9a 9152static void ironlake_get_pfit_config(struct intel_crtc *crtc,
5cec258b 9153 struct intel_crtc_state *pipe_config)
2fa2fe9a
DV
9154{
9155 struct drm_device *dev = crtc->base.dev;
9156 struct drm_i915_private *dev_priv = dev->dev_private;
9157 uint32_t tmp;
9158
9159 tmp = I915_READ(PF_CTL(crtc->pipe));
9160
9161 if (tmp & PF_ENABLE) {
fd4daa9c 9162 pipe_config->pch_pfit.enabled = true;
2fa2fe9a
DV
9163 pipe_config->pch_pfit.pos = I915_READ(PF_WIN_POS(crtc->pipe));
9164 pipe_config->pch_pfit.size = I915_READ(PF_WIN_SZ(crtc->pipe));
cb8b2a30
DV
9165
9166 /* We currently do not free assignements of panel fitters on
9167 * ivb/hsw (since we don't use the higher upscaling modes which
9168 * differentiates them) so just WARN about this case for now. */
9169 if (IS_GEN7(dev)) {
9170 WARN_ON((tmp & PF_PIPE_SEL_MASK_IVB) !=
9171 PF_PIPE_SEL_IVB(crtc->pipe));
9172 }
2fa2fe9a 9173 }
79e53945
JB
9174}
9175
5724dbd1
DL
9176static void
9177ironlake_get_initial_plane_config(struct intel_crtc *crtc,
9178 struct intel_initial_plane_config *plane_config)
4c6baa59
JB
9179{
9180 struct drm_device *dev = crtc->base.dev;
9181 struct drm_i915_private *dev_priv = dev->dev_private;
9182 u32 val, base, offset;
aeee5a49 9183 int pipe = crtc->pipe;
4c6baa59 9184 int fourcc, pixel_format;
6761dd31 9185 unsigned int aligned_height;
b113d5ee 9186 struct drm_framebuffer *fb;
1b842c89 9187 struct intel_framebuffer *intel_fb;
4c6baa59 9188
42a7b088
DL
9189 val = I915_READ(DSPCNTR(pipe));
9190 if (!(val & DISPLAY_PLANE_ENABLE))
9191 return;
9192
d9806c9f 9193 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
1b842c89 9194 if (!intel_fb) {
4c6baa59
JB
9195 DRM_DEBUG_KMS("failed to alloc fb\n");
9196 return;
9197 }
9198
1b842c89
DL
9199 fb = &intel_fb->base;
9200
18c5247e
DV
9201 if (INTEL_INFO(dev)->gen >= 4) {
9202 if (val & DISPPLANE_TILED) {
49af449b 9203 plane_config->tiling = I915_TILING_X;
18c5247e
DV
9204 fb->modifier[0] = I915_FORMAT_MOD_X_TILED;
9205 }
9206 }
4c6baa59
JB
9207
9208 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
b35d63fa 9209 fourcc = i9xx_format_to_fourcc(pixel_format);
b113d5ee
DL
9210 fb->pixel_format = fourcc;
9211 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
4c6baa59 9212
aeee5a49 9213 base = I915_READ(DSPSURF(pipe)) & 0xfffff000;
4c6baa59 9214 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
aeee5a49 9215 offset = I915_READ(DSPOFFSET(pipe));
4c6baa59 9216 } else {
49af449b 9217 if (plane_config->tiling)
aeee5a49 9218 offset = I915_READ(DSPTILEOFF(pipe));
4c6baa59 9219 else
aeee5a49 9220 offset = I915_READ(DSPLINOFF(pipe));
4c6baa59
JB
9221 }
9222 plane_config->base = base;
9223
9224 val = I915_READ(PIPESRC(pipe));
b113d5ee
DL
9225 fb->width = ((val >> 16) & 0xfff) + 1;
9226 fb->height = ((val >> 0) & 0xfff) + 1;
4c6baa59
JB
9227
9228 val = I915_READ(DSPSTRIDE(pipe));
b113d5ee 9229 fb->pitches[0] = val & 0xffffffc0;
4c6baa59 9230
b113d5ee 9231 aligned_height = intel_fb_align_height(dev, fb->height,
091df6cb
DV
9232 fb->pixel_format,
9233 fb->modifier[0]);
4c6baa59 9234
f37b5c2b 9235 plane_config->size = fb->pitches[0] * aligned_height;
4c6baa59 9236
2844a921
DL
9237 DRM_DEBUG_KMS("pipe %c with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
9238 pipe_name(pipe), fb->width, fb->height,
9239 fb->bits_per_pixel, base, fb->pitches[0],
9240 plane_config->size);
b113d5ee 9241
2d14030b 9242 plane_config->fb = intel_fb;
4c6baa59
JB
9243}
9244
0e8ffe1b 9245static bool ironlake_get_pipe_config(struct intel_crtc *crtc,
5cec258b 9246 struct intel_crtc_state *pipe_config)
0e8ffe1b
DV
9247{
9248 struct drm_device *dev = crtc->base.dev;
9249 struct drm_i915_private *dev_priv = dev->dev_private;
9250 uint32_t tmp;
9251
f458ebbc
DV
9252 if (!intel_display_power_is_enabled(dev_priv,
9253 POWER_DOMAIN_PIPE(crtc->pipe)))
930e8c9e
PZ
9254 return false;
9255
e143a21c 9256 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
c0d43d62 9257 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
eccb140b 9258
0e8ffe1b
DV
9259 tmp = I915_READ(PIPECONF(crtc->pipe));
9260 if (!(tmp & PIPECONF_ENABLE))
9261 return false;
9262
42571aef
VS
9263 switch (tmp & PIPECONF_BPC_MASK) {
9264 case PIPECONF_6BPC:
9265 pipe_config->pipe_bpp = 18;
9266 break;
9267 case PIPECONF_8BPC:
9268 pipe_config->pipe_bpp = 24;
9269 break;
9270 case PIPECONF_10BPC:
9271 pipe_config->pipe_bpp = 30;
9272 break;
9273 case PIPECONF_12BPC:
9274 pipe_config->pipe_bpp = 36;
9275 break;
9276 default:
9277 break;
9278 }
9279
b5a9fa09
DV
9280 if (tmp & PIPECONF_COLOR_RANGE_SELECT)
9281 pipe_config->limited_color_range = true;
9282
ab9412ba 9283 if (I915_READ(PCH_TRANSCONF(crtc->pipe)) & TRANS_ENABLE) {
66e985c0
DV
9284 struct intel_shared_dpll *pll;
9285
88adfff1
DV
9286 pipe_config->has_pch_encoder = true;
9287
627eb5a3
DV
9288 tmp = I915_READ(FDI_RX_CTL(crtc->pipe));
9289 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
9290 FDI_DP_PORT_WIDTH_SHIFT) + 1;
72419203
DV
9291
9292 ironlake_get_fdi_m_n_config(crtc, pipe_config);
6c49f241 9293
c0d43d62 9294 if (HAS_PCH_IBX(dev_priv->dev)) {
d94ab068
DV
9295 pipe_config->shared_dpll =
9296 (enum intel_dpll_id) crtc->pipe;
c0d43d62
DV
9297 } else {
9298 tmp = I915_READ(PCH_DPLL_SEL);
9299 if (tmp & TRANS_DPLLB_SEL(crtc->pipe))
9300 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_B;
9301 else
9302 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_A;
9303 }
66e985c0
DV
9304
9305 pll = &dev_priv->shared_dplls[pipe_config->shared_dpll];
9306
9307 WARN_ON(!pll->get_hw_state(dev_priv, pll,
9308 &pipe_config->dpll_hw_state));
c93f54cf
DV
9309
9310 tmp = pipe_config->dpll_hw_state.dpll;
9311 pipe_config->pixel_multiplier =
9312 ((tmp & PLL_REF_SDVO_HDMI_MULTIPLIER_MASK)
9313 >> PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT) + 1;
18442d08
VS
9314
9315 ironlake_pch_clock_get(crtc, pipe_config);
6c49f241
DV
9316 } else {
9317 pipe_config->pixel_multiplier = 1;
627eb5a3
DV
9318 }
9319
1bd1bd80
DV
9320 intel_get_pipe_timings(crtc, pipe_config);
9321
2fa2fe9a
DV
9322 ironlake_get_pfit_config(crtc, pipe_config);
9323
0e8ffe1b
DV
9324 return true;
9325}
9326
be256dc7
PZ
9327static void assert_can_disable_lcpll(struct drm_i915_private *dev_priv)
9328{
9329 struct drm_device *dev = dev_priv->dev;
be256dc7 9330 struct intel_crtc *crtc;
be256dc7 9331
d3fcc808 9332 for_each_intel_crtc(dev, crtc)
e2c719b7 9333 I915_STATE_WARN(crtc->active, "CRTC for pipe %c enabled\n",
be256dc7
PZ
9334 pipe_name(crtc->pipe));
9335
e2c719b7
RC
9336 I915_STATE_WARN(I915_READ(HSW_PWR_WELL_DRIVER), "Power well on\n");
9337 I915_STATE_WARN(I915_READ(SPLL_CTL) & SPLL_PLL_ENABLE, "SPLL enabled\n");
9338 I915_STATE_WARN(I915_READ(WRPLL_CTL1) & WRPLL_PLL_ENABLE, "WRPLL1 enabled\n");
9339 I915_STATE_WARN(I915_READ(WRPLL_CTL2) & WRPLL_PLL_ENABLE, "WRPLL2 enabled\n");
9340 I915_STATE_WARN(I915_READ(PCH_PP_STATUS) & PP_ON, "Panel power on\n");
9341 I915_STATE_WARN(I915_READ(BLC_PWM_CPU_CTL2) & BLM_PWM_ENABLE,
be256dc7 9342 "CPU PWM1 enabled\n");
c5107b87 9343 if (IS_HASWELL(dev))
e2c719b7 9344 I915_STATE_WARN(I915_READ(HSW_BLC_PWM2_CTL) & BLM_PWM_ENABLE,
c5107b87 9345 "CPU PWM2 enabled\n");
e2c719b7 9346 I915_STATE_WARN(I915_READ(BLC_PWM_PCH_CTL1) & BLM_PCH_PWM_ENABLE,
be256dc7 9347 "PCH PWM1 enabled\n");
e2c719b7 9348 I915_STATE_WARN(I915_READ(UTIL_PIN_CTL) & UTIL_PIN_ENABLE,
be256dc7 9349 "Utility pin enabled\n");
e2c719b7 9350 I915_STATE_WARN(I915_READ(PCH_GTC_CTL) & PCH_GTC_ENABLE, "PCH GTC enabled\n");
be256dc7 9351
9926ada1
PZ
9352 /*
9353 * In theory we can still leave IRQs enabled, as long as only the HPD
9354 * interrupts remain enabled. We used to check for that, but since it's
9355 * gen-specific and since we only disable LCPLL after we fully disable
9356 * the interrupts, the check below should be enough.
9357 */
e2c719b7 9358 I915_STATE_WARN(intel_irqs_enabled(dev_priv), "IRQs enabled\n");
be256dc7
PZ
9359}
9360
9ccd5aeb
PZ
9361static uint32_t hsw_read_dcomp(struct drm_i915_private *dev_priv)
9362{
9363 struct drm_device *dev = dev_priv->dev;
9364
9365 if (IS_HASWELL(dev))
9366 return I915_READ(D_COMP_HSW);
9367 else
9368 return I915_READ(D_COMP_BDW);
9369}
9370
3c4c9b81
PZ
9371static void hsw_write_dcomp(struct drm_i915_private *dev_priv, uint32_t val)
9372{
9373 struct drm_device *dev = dev_priv->dev;
9374
9375 if (IS_HASWELL(dev)) {
9376 mutex_lock(&dev_priv->rps.hw_lock);
9377 if (sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_D_COMP,
9378 val))
f475dadf 9379 DRM_ERROR("Failed to write to D_COMP\n");
3c4c9b81
PZ
9380 mutex_unlock(&dev_priv->rps.hw_lock);
9381 } else {
9ccd5aeb
PZ
9382 I915_WRITE(D_COMP_BDW, val);
9383 POSTING_READ(D_COMP_BDW);
3c4c9b81 9384 }
be256dc7
PZ
9385}
9386
9387/*
9388 * This function implements pieces of two sequences from BSpec:
9389 * - Sequence for display software to disable LCPLL
9390 * - Sequence for display software to allow package C8+
9391 * The steps implemented here are just the steps that actually touch the LCPLL
9392 * register. Callers should take care of disabling all the display engine
9393 * functions, doing the mode unset, fixing interrupts, etc.
9394 */
6ff58d53
PZ
9395static void hsw_disable_lcpll(struct drm_i915_private *dev_priv,
9396 bool switch_to_fclk, bool allow_power_down)
be256dc7
PZ
9397{
9398 uint32_t val;
9399
9400 assert_can_disable_lcpll(dev_priv);
9401
9402 val = I915_READ(LCPLL_CTL);
9403
9404 if (switch_to_fclk) {
9405 val |= LCPLL_CD_SOURCE_FCLK;
9406 I915_WRITE(LCPLL_CTL, val);
9407
9408 if (wait_for_atomic_us(I915_READ(LCPLL_CTL) &
9409 LCPLL_CD_SOURCE_FCLK_DONE, 1))
9410 DRM_ERROR("Switching to FCLK failed\n");
9411
9412 val = I915_READ(LCPLL_CTL);
9413 }
9414
9415 val |= LCPLL_PLL_DISABLE;
9416 I915_WRITE(LCPLL_CTL, val);
9417 POSTING_READ(LCPLL_CTL);
9418
9419 if (wait_for((I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK) == 0, 1))
9420 DRM_ERROR("LCPLL still locked\n");
9421
9ccd5aeb 9422 val = hsw_read_dcomp(dev_priv);
be256dc7 9423 val |= D_COMP_COMP_DISABLE;
3c4c9b81 9424 hsw_write_dcomp(dev_priv, val);
be256dc7
PZ
9425 ndelay(100);
9426
9ccd5aeb
PZ
9427 if (wait_for((hsw_read_dcomp(dev_priv) & D_COMP_RCOMP_IN_PROGRESS) == 0,
9428 1))
be256dc7
PZ
9429 DRM_ERROR("D_COMP RCOMP still in progress\n");
9430
9431 if (allow_power_down) {
9432 val = I915_READ(LCPLL_CTL);
9433 val |= LCPLL_POWER_DOWN_ALLOW;
9434 I915_WRITE(LCPLL_CTL, val);
9435 POSTING_READ(LCPLL_CTL);
9436 }
9437}
9438
9439/*
9440 * Fully restores LCPLL, disallowing power down and switching back to LCPLL
9441 * source.
9442 */
6ff58d53 9443static void hsw_restore_lcpll(struct drm_i915_private *dev_priv)
be256dc7
PZ
9444{
9445 uint32_t val;
9446
9447 val = I915_READ(LCPLL_CTL);
9448
9449 if ((val & (LCPLL_PLL_LOCK | LCPLL_PLL_DISABLE | LCPLL_CD_SOURCE_FCLK |
9450 LCPLL_POWER_DOWN_ALLOW)) == LCPLL_PLL_LOCK)
9451 return;
9452
a8a8bd54
PZ
9453 /*
9454 * Make sure we're not on PC8 state before disabling PC8, otherwise
9455 * we'll hang the machine. To prevent PC8 state, just enable force_wake.
a8a8bd54 9456 */
59bad947 9457 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
215733fa 9458
be256dc7
PZ
9459 if (val & LCPLL_POWER_DOWN_ALLOW) {
9460 val &= ~LCPLL_POWER_DOWN_ALLOW;
9461 I915_WRITE(LCPLL_CTL, val);
35d8f2eb 9462 POSTING_READ(LCPLL_CTL);
be256dc7
PZ
9463 }
9464
9ccd5aeb 9465 val = hsw_read_dcomp(dev_priv);
be256dc7
PZ
9466 val |= D_COMP_COMP_FORCE;
9467 val &= ~D_COMP_COMP_DISABLE;
3c4c9b81 9468 hsw_write_dcomp(dev_priv, val);
be256dc7
PZ
9469
9470 val = I915_READ(LCPLL_CTL);
9471 val &= ~LCPLL_PLL_DISABLE;
9472 I915_WRITE(LCPLL_CTL, val);
9473
9474 if (wait_for(I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK, 5))
9475 DRM_ERROR("LCPLL not locked yet\n");
9476
9477 if (val & LCPLL_CD_SOURCE_FCLK) {
9478 val = I915_READ(LCPLL_CTL);
9479 val &= ~LCPLL_CD_SOURCE_FCLK;
9480 I915_WRITE(LCPLL_CTL, val);
9481
9482 if (wait_for_atomic_us((I915_READ(LCPLL_CTL) &
9483 LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
9484 DRM_ERROR("Switching back to LCPLL failed\n");
9485 }
215733fa 9486
59bad947 9487 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
b6283055 9488 intel_update_cdclk(dev_priv->dev);
be256dc7
PZ
9489}
9490
765dab67
PZ
9491/*
9492 * Package states C8 and deeper are really deep PC states that can only be
9493 * reached when all the devices on the system allow it, so even if the graphics
9494 * device allows PC8+, it doesn't mean the system will actually get to these
9495 * states. Our driver only allows PC8+ when going into runtime PM.
9496 *
9497 * The requirements for PC8+ are that all the outputs are disabled, the power
9498 * well is disabled and most interrupts are disabled, and these are also
9499 * requirements for runtime PM. When these conditions are met, we manually do
9500 * the other conditions: disable the interrupts, clocks and switch LCPLL refclk
9501 * to Fclk. If we're in PC8+ and we get an non-hotplug interrupt, we can hard
9502 * hang the machine.
9503 *
9504 * When we really reach PC8 or deeper states (not just when we allow it) we lose
9505 * the state of some registers, so when we come back from PC8+ we need to
9506 * restore this state. We don't get into PC8+ if we're not in RC6, so we don't
9507 * need to take care of the registers kept by RC6. Notice that this happens even
9508 * if we don't put the device in PCI D3 state (which is what currently happens
9509 * because of the runtime PM support).
9510 *
9511 * For more, read "Display Sequences for Package C8" on the hardware
9512 * documentation.
9513 */
a14cb6fc 9514void hsw_enable_pc8(struct drm_i915_private *dev_priv)
c67a470b 9515{
c67a470b
PZ
9516 struct drm_device *dev = dev_priv->dev;
9517 uint32_t val;
9518
c67a470b
PZ
9519 DRM_DEBUG_KMS("Enabling package C8+\n");
9520
c67a470b
PZ
9521 if (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
9522 val = I915_READ(SOUTH_DSPCLK_GATE_D);
9523 val &= ~PCH_LP_PARTITION_LEVEL_DISABLE;
9524 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
9525 }
9526
9527 lpt_disable_clkout_dp(dev);
c67a470b
PZ
9528 hsw_disable_lcpll(dev_priv, true, true);
9529}
9530
a14cb6fc 9531void hsw_disable_pc8(struct drm_i915_private *dev_priv)
c67a470b
PZ
9532{
9533 struct drm_device *dev = dev_priv->dev;
9534 uint32_t val;
9535
c67a470b
PZ
9536 DRM_DEBUG_KMS("Disabling package C8+\n");
9537
9538 hsw_restore_lcpll(dev_priv);
c67a470b
PZ
9539 lpt_init_pch_refclk(dev);
9540
9541 if (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
9542 val = I915_READ(SOUTH_DSPCLK_GATE_D);
9543 val |= PCH_LP_PARTITION_LEVEL_DISABLE;
9544 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
9545 }
9546
9547 intel_prepare_ddi(dev);
c67a470b
PZ
9548}
9549
a821fc46 9550static void broxton_modeset_global_resources(struct drm_atomic_state *old_state)
f8437dd1 9551{
a821fc46 9552 struct drm_device *dev = old_state->dev;
f8437dd1 9553 struct drm_i915_private *dev_priv = dev->dev_private;
a821fc46 9554 int max_pixclk = intel_mode_max_pixclk(dev, NULL);
f8437dd1
VK
9555 int req_cdclk;
9556
9557 /* see the comment in valleyview_modeset_global_resources */
9558 if (WARN_ON(max_pixclk < 0))
9559 return;
9560
9561 req_cdclk = broxton_calc_cdclk(dev_priv, max_pixclk);
9562
9563 if (req_cdclk != dev_priv->cdclk_freq)
9564 broxton_set_cdclk(dev, req_cdclk);
9565}
9566
190f68c5
ACO
9567static int haswell_crtc_compute_clock(struct intel_crtc *crtc,
9568 struct intel_crtc_state *crtc_state)
09b4ddf9 9569{
190f68c5 9570 if (!intel_ddi_pll_select(crtc, crtc_state))
6441ab5f 9571 return -EINVAL;
716c2e55 9572
c7653199 9573 crtc->lowfreq_avail = false;
644cef34 9574
c8f7a0db 9575 return 0;
79e53945
JB
9576}
9577
3760b59c
S
9578static void bxt_get_ddi_pll(struct drm_i915_private *dev_priv,
9579 enum port port,
9580 struct intel_crtc_state *pipe_config)
9581{
9582 switch (port) {
9583 case PORT_A:
9584 pipe_config->ddi_pll_sel = SKL_DPLL0;
9585 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL1;
9586 break;
9587 case PORT_B:
9588 pipe_config->ddi_pll_sel = SKL_DPLL1;
9589 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL2;
9590 break;
9591 case PORT_C:
9592 pipe_config->ddi_pll_sel = SKL_DPLL2;
9593 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL3;
9594 break;
9595 default:
9596 DRM_ERROR("Incorrect port type\n");
9597 }
9598}
9599
96b7dfb7
S
9600static void skylake_get_ddi_pll(struct drm_i915_private *dev_priv,
9601 enum port port,
5cec258b 9602 struct intel_crtc_state *pipe_config)
96b7dfb7 9603{
3148ade7 9604 u32 temp, dpll_ctl1;
96b7dfb7
S
9605
9606 temp = I915_READ(DPLL_CTRL2) & DPLL_CTRL2_DDI_CLK_SEL_MASK(port);
9607 pipe_config->ddi_pll_sel = temp >> (port * 3 + 1);
9608
9609 switch (pipe_config->ddi_pll_sel) {
3148ade7
DL
9610 case SKL_DPLL0:
9611 /*
9612 * On SKL the eDP DPLL (DPLL0 as we don't use SSC) is not part
9613 * of the shared DPLL framework and thus needs to be read out
9614 * separately
9615 */
9616 dpll_ctl1 = I915_READ(DPLL_CTRL1);
9617 pipe_config->dpll_hw_state.ctrl1 = dpll_ctl1 & 0x3f;
9618 break;
96b7dfb7
S
9619 case SKL_DPLL1:
9620 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL1;
9621 break;
9622 case SKL_DPLL2:
9623 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL2;
9624 break;
9625 case SKL_DPLL3:
9626 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL3;
9627 break;
96b7dfb7
S
9628 }
9629}
9630
7d2c8175
DL
9631static void haswell_get_ddi_pll(struct drm_i915_private *dev_priv,
9632 enum port port,
5cec258b 9633 struct intel_crtc_state *pipe_config)
7d2c8175
DL
9634{
9635 pipe_config->ddi_pll_sel = I915_READ(PORT_CLK_SEL(port));
9636
9637 switch (pipe_config->ddi_pll_sel) {
9638 case PORT_CLK_SEL_WRPLL1:
9639 pipe_config->shared_dpll = DPLL_ID_WRPLL1;
9640 break;
9641 case PORT_CLK_SEL_WRPLL2:
9642 pipe_config->shared_dpll = DPLL_ID_WRPLL2;
9643 break;
9644 }
9645}
9646
26804afd 9647static void haswell_get_ddi_port_state(struct intel_crtc *crtc,
5cec258b 9648 struct intel_crtc_state *pipe_config)
26804afd
DV
9649{
9650 struct drm_device *dev = crtc->base.dev;
9651 struct drm_i915_private *dev_priv = dev->dev_private;
d452c5b6 9652 struct intel_shared_dpll *pll;
26804afd
DV
9653 enum port port;
9654 uint32_t tmp;
9655
9656 tmp = I915_READ(TRANS_DDI_FUNC_CTL(pipe_config->cpu_transcoder));
9657
9658 port = (tmp & TRANS_DDI_PORT_MASK) >> TRANS_DDI_PORT_SHIFT;
9659
96b7dfb7
S
9660 if (IS_SKYLAKE(dev))
9661 skylake_get_ddi_pll(dev_priv, port, pipe_config);
3760b59c
S
9662 else if (IS_BROXTON(dev))
9663 bxt_get_ddi_pll(dev_priv, port, pipe_config);
96b7dfb7
S
9664 else
9665 haswell_get_ddi_pll(dev_priv, port, pipe_config);
9cd86933 9666
d452c5b6
DV
9667 if (pipe_config->shared_dpll >= 0) {
9668 pll = &dev_priv->shared_dplls[pipe_config->shared_dpll];
9669
9670 WARN_ON(!pll->get_hw_state(dev_priv, pll,
9671 &pipe_config->dpll_hw_state));
9672 }
9673
26804afd
DV
9674 /*
9675 * Haswell has only FDI/PCH transcoder A. It is which is connected to
9676 * DDI E. So just check whether this pipe is wired to DDI E and whether
9677 * the PCH transcoder is on.
9678 */
ca370455
DL
9679 if (INTEL_INFO(dev)->gen < 9 &&
9680 (port == PORT_E) && I915_READ(LPT_TRANSCONF) & TRANS_ENABLE) {
26804afd
DV
9681 pipe_config->has_pch_encoder = true;
9682
9683 tmp = I915_READ(FDI_RX_CTL(PIPE_A));
9684 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
9685 FDI_DP_PORT_WIDTH_SHIFT) + 1;
9686
9687 ironlake_get_fdi_m_n_config(crtc, pipe_config);
9688 }
9689}
9690
0e8ffe1b 9691static bool haswell_get_pipe_config(struct intel_crtc *crtc,
5cec258b 9692 struct intel_crtc_state *pipe_config)
0e8ffe1b
DV
9693{
9694 struct drm_device *dev = crtc->base.dev;
9695 struct drm_i915_private *dev_priv = dev->dev_private;
2fa2fe9a 9696 enum intel_display_power_domain pfit_domain;
0e8ffe1b
DV
9697 uint32_t tmp;
9698
f458ebbc 9699 if (!intel_display_power_is_enabled(dev_priv,
b5482bd0
ID
9700 POWER_DOMAIN_PIPE(crtc->pipe)))
9701 return false;
9702
e143a21c 9703 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
c0d43d62
DV
9704 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
9705
eccb140b
DV
9706 tmp = I915_READ(TRANS_DDI_FUNC_CTL(TRANSCODER_EDP));
9707 if (tmp & TRANS_DDI_FUNC_ENABLE) {
9708 enum pipe trans_edp_pipe;
9709 switch (tmp & TRANS_DDI_EDP_INPUT_MASK) {
9710 default:
9711 WARN(1, "unknown pipe linked to edp transcoder\n");
9712 case TRANS_DDI_EDP_INPUT_A_ONOFF:
9713 case TRANS_DDI_EDP_INPUT_A_ON:
9714 trans_edp_pipe = PIPE_A;
9715 break;
9716 case TRANS_DDI_EDP_INPUT_B_ONOFF:
9717 trans_edp_pipe = PIPE_B;
9718 break;
9719 case TRANS_DDI_EDP_INPUT_C_ONOFF:
9720 trans_edp_pipe = PIPE_C;
9721 break;
9722 }
9723
9724 if (trans_edp_pipe == crtc->pipe)
9725 pipe_config->cpu_transcoder = TRANSCODER_EDP;
9726 }
9727
f458ebbc 9728 if (!intel_display_power_is_enabled(dev_priv,
eccb140b 9729 POWER_DOMAIN_TRANSCODER(pipe_config->cpu_transcoder)))
2bfce950
PZ
9730 return false;
9731
eccb140b 9732 tmp = I915_READ(PIPECONF(pipe_config->cpu_transcoder));
0e8ffe1b
DV
9733 if (!(tmp & PIPECONF_ENABLE))
9734 return false;
9735
26804afd 9736 haswell_get_ddi_port_state(crtc, pipe_config);
627eb5a3 9737
1bd1bd80
DV
9738 intel_get_pipe_timings(crtc, pipe_config);
9739
a1b2278e
CK
9740 if (INTEL_INFO(dev)->gen >= 9) {
9741 skl_init_scalers(dev, crtc, pipe_config);
9742 }
9743
2fa2fe9a 9744 pfit_domain = POWER_DOMAIN_PIPE_PANEL_FITTER(crtc->pipe);
af99ceda
CK
9745
9746 if (INTEL_INFO(dev)->gen >= 9) {
9747 pipe_config->scaler_state.scaler_id = -1;
9748 pipe_config->scaler_state.scaler_users &= ~(1 << SKL_CRTC_INDEX);
9749 }
9750
bd2e244f 9751 if (intel_display_power_is_enabled(dev_priv, pfit_domain)) {
ff6d9f55 9752 if (INTEL_INFO(dev)->gen == 9)
bd2e244f 9753 skylake_get_pfit_config(crtc, pipe_config);
ff6d9f55 9754 else if (INTEL_INFO(dev)->gen < 9)
bd2e244f 9755 ironlake_get_pfit_config(crtc, pipe_config);
ff6d9f55
JB
9756 else
9757 MISSING_CASE(INTEL_INFO(dev)->gen);
bd2e244f 9758 }
88adfff1 9759
e59150dc
JB
9760 if (IS_HASWELL(dev))
9761 pipe_config->ips_enabled = hsw_crtc_supports_ips(crtc) &&
9762 (I915_READ(IPS_CTL) & IPS_ENABLE);
42db64ef 9763
ebb69c95
CT
9764 if (pipe_config->cpu_transcoder != TRANSCODER_EDP) {
9765 pipe_config->pixel_multiplier =
9766 I915_READ(PIPE_MULT(pipe_config->cpu_transcoder)) + 1;
9767 } else {
9768 pipe_config->pixel_multiplier = 1;
9769 }
6c49f241 9770
0e8ffe1b
DV
9771 return true;
9772}
9773
560b85bb
CW
9774static void i845_update_cursor(struct drm_crtc *crtc, u32 base)
9775{
9776 struct drm_device *dev = crtc->dev;
9777 struct drm_i915_private *dev_priv = dev->dev_private;
9778 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
dc41c154 9779 uint32_t cntl = 0, size = 0;
560b85bb 9780
dc41c154 9781 if (base) {
3dd512fb
MR
9782 unsigned int width = intel_crtc->base.cursor->state->crtc_w;
9783 unsigned int height = intel_crtc->base.cursor->state->crtc_h;
dc41c154
VS
9784 unsigned int stride = roundup_pow_of_two(width) * 4;
9785
9786 switch (stride) {
9787 default:
9788 WARN_ONCE(1, "Invalid cursor width/stride, width=%u, stride=%u\n",
9789 width, stride);
9790 stride = 256;
9791 /* fallthrough */
9792 case 256:
9793 case 512:
9794 case 1024:
9795 case 2048:
9796 break;
4b0e333e
CW
9797 }
9798
dc41c154
VS
9799 cntl |= CURSOR_ENABLE |
9800 CURSOR_GAMMA_ENABLE |
9801 CURSOR_FORMAT_ARGB |
9802 CURSOR_STRIDE(stride);
9803
9804 size = (height << 12) | width;
4b0e333e 9805 }
560b85bb 9806
dc41c154
VS
9807 if (intel_crtc->cursor_cntl != 0 &&
9808 (intel_crtc->cursor_base != base ||
9809 intel_crtc->cursor_size != size ||
9810 intel_crtc->cursor_cntl != cntl)) {
9811 /* On these chipsets we can only modify the base/size/stride
9812 * whilst the cursor is disabled.
9813 */
9814 I915_WRITE(_CURACNTR, 0);
4b0e333e 9815 POSTING_READ(_CURACNTR);
dc41c154 9816 intel_crtc->cursor_cntl = 0;
4b0e333e 9817 }
560b85bb 9818
99d1f387 9819 if (intel_crtc->cursor_base != base) {
9db4a9c7 9820 I915_WRITE(_CURABASE, base);
99d1f387
VS
9821 intel_crtc->cursor_base = base;
9822 }
4726e0b0 9823
dc41c154
VS
9824 if (intel_crtc->cursor_size != size) {
9825 I915_WRITE(CURSIZE, size);
9826 intel_crtc->cursor_size = size;
4b0e333e 9827 }
560b85bb 9828
4b0e333e 9829 if (intel_crtc->cursor_cntl != cntl) {
4b0e333e
CW
9830 I915_WRITE(_CURACNTR, cntl);
9831 POSTING_READ(_CURACNTR);
4b0e333e 9832 intel_crtc->cursor_cntl = cntl;
560b85bb 9833 }
560b85bb
CW
9834}
9835
560b85bb 9836static void i9xx_update_cursor(struct drm_crtc *crtc, u32 base)
65a21cd6
JB
9837{
9838 struct drm_device *dev = crtc->dev;
9839 struct drm_i915_private *dev_priv = dev->dev_private;
9840 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
9841 int pipe = intel_crtc->pipe;
4b0e333e
CW
9842 uint32_t cntl;
9843
9844 cntl = 0;
9845 if (base) {
9846 cntl = MCURSOR_GAMMA_ENABLE;
3dd512fb 9847 switch (intel_crtc->base.cursor->state->crtc_w) {
4726e0b0
SK
9848 case 64:
9849 cntl |= CURSOR_MODE_64_ARGB_AX;
9850 break;
9851 case 128:
9852 cntl |= CURSOR_MODE_128_ARGB_AX;
9853 break;
9854 case 256:
9855 cntl |= CURSOR_MODE_256_ARGB_AX;
9856 break;
9857 default:
3dd512fb 9858 MISSING_CASE(intel_crtc->base.cursor->state->crtc_w);
4726e0b0 9859 return;
65a21cd6 9860 }
4b0e333e 9861 cntl |= pipe << 28; /* Connect to correct pipe */
47bf17a7
VS
9862
9863 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
9864 cntl |= CURSOR_PIPE_CSC_ENABLE;
4b0e333e 9865 }
65a21cd6 9866
8e7d688b 9867 if (crtc->cursor->state->rotation == BIT(DRM_ROTATE_180))
4398ad45
VS
9868 cntl |= CURSOR_ROTATE_180;
9869
4b0e333e
CW
9870 if (intel_crtc->cursor_cntl != cntl) {
9871 I915_WRITE(CURCNTR(pipe), cntl);
9872 POSTING_READ(CURCNTR(pipe));
9873 intel_crtc->cursor_cntl = cntl;
65a21cd6 9874 }
4b0e333e 9875
65a21cd6 9876 /* and commit changes on next vblank */
5efb3e28
VS
9877 I915_WRITE(CURBASE(pipe), base);
9878 POSTING_READ(CURBASE(pipe));
99d1f387
VS
9879
9880 intel_crtc->cursor_base = base;
65a21cd6
JB
9881}
9882
cda4b7d3 9883/* If no-part of the cursor is visible on the framebuffer, then the GPU may hang... */
6b383a7f
CW
9884static void intel_crtc_update_cursor(struct drm_crtc *crtc,
9885 bool on)
cda4b7d3
CW
9886{
9887 struct drm_device *dev = crtc->dev;
9888 struct drm_i915_private *dev_priv = dev->dev_private;
9889 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
9890 int pipe = intel_crtc->pipe;
3d7d6510
MR
9891 int x = crtc->cursor_x;
9892 int y = crtc->cursor_y;
d6e4db15 9893 u32 base = 0, pos = 0;
cda4b7d3 9894
d6e4db15 9895 if (on)
cda4b7d3 9896 base = intel_crtc->cursor_addr;
cda4b7d3 9897
6e3c9717 9898 if (x >= intel_crtc->config->pipe_src_w)
d6e4db15
VS
9899 base = 0;
9900
6e3c9717 9901 if (y >= intel_crtc->config->pipe_src_h)
cda4b7d3
CW
9902 base = 0;
9903
9904 if (x < 0) {
3dd512fb 9905 if (x + intel_crtc->base.cursor->state->crtc_w <= 0)
cda4b7d3
CW
9906 base = 0;
9907
9908 pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
9909 x = -x;
9910 }
9911 pos |= x << CURSOR_X_SHIFT;
9912
9913 if (y < 0) {
3dd512fb 9914 if (y + intel_crtc->base.cursor->state->crtc_h <= 0)
cda4b7d3
CW
9915 base = 0;
9916
9917 pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
9918 y = -y;
9919 }
9920 pos |= y << CURSOR_Y_SHIFT;
9921
4b0e333e 9922 if (base == 0 && intel_crtc->cursor_base == 0)
cda4b7d3
CW
9923 return;
9924
5efb3e28
VS
9925 I915_WRITE(CURPOS(pipe), pos);
9926
4398ad45
VS
9927 /* ILK+ do this automagically */
9928 if (HAS_GMCH_DISPLAY(dev) &&
8e7d688b 9929 crtc->cursor->state->rotation == BIT(DRM_ROTATE_180)) {
3dd512fb
MR
9930 base += (intel_crtc->base.cursor->state->crtc_h *
9931 intel_crtc->base.cursor->state->crtc_w - 1) * 4;
4398ad45
VS
9932 }
9933
8ac54669 9934 if (IS_845G(dev) || IS_I865G(dev))
5efb3e28
VS
9935 i845_update_cursor(crtc, base);
9936 else
9937 i9xx_update_cursor(crtc, base);
cda4b7d3
CW
9938}
9939
dc41c154
VS
9940static bool cursor_size_ok(struct drm_device *dev,
9941 uint32_t width, uint32_t height)
9942{
9943 if (width == 0 || height == 0)
9944 return false;
9945
9946 /*
9947 * 845g/865g are special in that they are only limited by
9948 * the width of their cursors, the height is arbitrary up to
9949 * the precision of the register. Everything else requires
9950 * square cursors, limited to a few power-of-two sizes.
9951 */
9952 if (IS_845G(dev) || IS_I865G(dev)) {
9953 if ((width & 63) != 0)
9954 return false;
9955
9956 if (width > (IS_845G(dev) ? 64 : 512))
9957 return false;
9958
9959 if (height > 1023)
9960 return false;
9961 } else {
9962 switch (width | height) {
9963 case 256:
9964 case 128:
9965 if (IS_GEN2(dev))
9966 return false;
9967 case 64:
9968 break;
9969 default:
9970 return false;
9971 }
9972 }
9973
9974 return true;
9975}
9976
79e53945 9977static void intel_crtc_gamma_set(struct drm_crtc *crtc, u16 *red, u16 *green,
7203425a 9978 u16 *blue, uint32_t start, uint32_t size)
79e53945 9979{
7203425a 9980 int end = (start + size > 256) ? 256 : start + size, i;
79e53945 9981 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
79e53945 9982
7203425a 9983 for (i = start; i < end; i++) {
79e53945
JB
9984 intel_crtc->lut_r[i] = red[i] >> 8;
9985 intel_crtc->lut_g[i] = green[i] >> 8;
9986 intel_crtc->lut_b[i] = blue[i] >> 8;
9987 }
9988
9989 intel_crtc_load_lut(crtc);
9990}
9991
79e53945
JB
9992/* VESA 640x480x72Hz mode to set on the pipe */
9993static struct drm_display_mode load_detect_mode = {
9994 DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
9995 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
9996};
9997
a8bb6818
DV
9998struct drm_framebuffer *
9999__intel_framebuffer_create(struct drm_device *dev,
10000 struct drm_mode_fb_cmd2 *mode_cmd,
10001 struct drm_i915_gem_object *obj)
d2dff872
CW
10002{
10003 struct intel_framebuffer *intel_fb;
10004 int ret;
10005
10006 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
10007 if (!intel_fb) {
6ccb81f2 10008 drm_gem_object_unreference(&obj->base);
d2dff872
CW
10009 return ERR_PTR(-ENOMEM);
10010 }
10011
10012 ret = intel_framebuffer_init(dev, intel_fb, mode_cmd, obj);
dd4916c5
DV
10013 if (ret)
10014 goto err;
d2dff872
CW
10015
10016 return &intel_fb->base;
dd4916c5 10017err:
6ccb81f2 10018 drm_gem_object_unreference(&obj->base);
dd4916c5
DV
10019 kfree(intel_fb);
10020
10021 return ERR_PTR(ret);
d2dff872
CW
10022}
10023
b5ea642a 10024static struct drm_framebuffer *
a8bb6818
DV
10025intel_framebuffer_create(struct drm_device *dev,
10026 struct drm_mode_fb_cmd2 *mode_cmd,
10027 struct drm_i915_gem_object *obj)
10028{
10029 struct drm_framebuffer *fb;
10030 int ret;
10031
10032 ret = i915_mutex_lock_interruptible(dev);
10033 if (ret)
10034 return ERR_PTR(ret);
10035 fb = __intel_framebuffer_create(dev, mode_cmd, obj);
10036 mutex_unlock(&dev->struct_mutex);
10037
10038 return fb;
10039}
10040
d2dff872
CW
10041static u32
10042intel_framebuffer_pitch_for_width(int width, int bpp)
10043{
10044 u32 pitch = DIV_ROUND_UP(width * bpp, 8);
10045 return ALIGN(pitch, 64);
10046}
10047
10048static u32
10049intel_framebuffer_size_for_mode(struct drm_display_mode *mode, int bpp)
10050{
10051 u32 pitch = intel_framebuffer_pitch_for_width(mode->hdisplay, bpp);
1267a26b 10052 return PAGE_ALIGN(pitch * mode->vdisplay);
d2dff872
CW
10053}
10054
10055static struct drm_framebuffer *
10056intel_framebuffer_create_for_mode(struct drm_device *dev,
10057 struct drm_display_mode *mode,
10058 int depth, int bpp)
10059{
10060 struct drm_i915_gem_object *obj;
0fed39bd 10061 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
d2dff872
CW
10062
10063 obj = i915_gem_alloc_object(dev,
10064 intel_framebuffer_size_for_mode(mode, bpp));
10065 if (obj == NULL)
10066 return ERR_PTR(-ENOMEM);
10067
10068 mode_cmd.width = mode->hdisplay;
10069 mode_cmd.height = mode->vdisplay;
308e5bcb
JB
10070 mode_cmd.pitches[0] = intel_framebuffer_pitch_for_width(mode_cmd.width,
10071 bpp);
5ca0c34a 10072 mode_cmd.pixel_format = drm_mode_legacy_fb_format(bpp, depth);
d2dff872
CW
10073
10074 return intel_framebuffer_create(dev, &mode_cmd, obj);
10075}
10076
10077static struct drm_framebuffer *
10078mode_fits_in_fbdev(struct drm_device *dev,
10079 struct drm_display_mode *mode)
10080{
4520f53a 10081#ifdef CONFIG_DRM_I915_FBDEV
d2dff872
CW
10082 struct drm_i915_private *dev_priv = dev->dev_private;
10083 struct drm_i915_gem_object *obj;
10084 struct drm_framebuffer *fb;
10085
4c0e5528 10086 if (!dev_priv->fbdev)
d2dff872
CW
10087 return NULL;
10088
4c0e5528 10089 if (!dev_priv->fbdev->fb)
d2dff872
CW
10090 return NULL;
10091
4c0e5528
DV
10092 obj = dev_priv->fbdev->fb->obj;
10093 BUG_ON(!obj);
10094
8bcd4553 10095 fb = &dev_priv->fbdev->fb->base;
01f2c773
VS
10096 if (fb->pitches[0] < intel_framebuffer_pitch_for_width(mode->hdisplay,
10097 fb->bits_per_pixel))
d2dff872
CW
10098 return NULL;
10099
01f2c773 10100 if (obj->base.size < mode->vdisplay * fb->pitches[0])
d2dff872
CW
10101 return NULL;
10102
10103 return fb;
4520f53a
DV
10104#else
10105 return NULL;
10106#endif
d2dff872
CW
10107}
10108
d3a40d1b
ACO
10109static int intel_modeset_setup_plane_state(struct drm_atomic_state *state,
10110 struct drm_crtc *crtc,
10111 struct drm_display_mode *mode,
10112 struct drm_framebuffer *fb,
10113 int x, int y)
10114{
10115 struct drm_plane_state *plane_state;
10116 int hdisplay, vdisplay;
10117 int ret;
10118
10119 plane_state = drm_atomic_get_plane_state(state, crtc->primary);
10120 if (IS_ERR(plane_state))
10121 return PTR_ERR(plane_state);
10122
10123 if (mode)
10124 drm_crtc_get_hv_timing(mode, &hdisplay, &vdisplay);
10125 else
10126 hdisplay = vdisplay = 0;
10127
10128 ret = drm_atomic_set_crtc_for_plane(plane_state, fb ? crtc : NULL);
10129 if (ret)
10130 return ret;
10131 drm_atomic_set_fb_for_plane(plane_state, fb);
10132 plane_state->crtc_x = 0;
10133 plane_state->crtc_y = 0;
10134 plane_state->crtc_w = hdisplay;
10135 plane_state->crtc_h = vdisplay;
10136 plane_state->src_x = x << 16;
10137 plane_state->src_y = y << 16;
10138 plane_state->src_w = hdisplay << 16;
10139 plane_state->src_h = vdisplay << 16;
10140
10141 return 0;
10142}
10143
d2434ab7 10144bool intel_get_load_detect_pipe(struct drm_connector *connector,
7173188d 10145 struct drm_display_mode *mode,
51fd371b
RC
10146 struct intel_load_detect_pipe *old,
10147 struct drm_modeset_acquire_ctx *ctx)
79e53945
JB
10148{
10149 struct intel_crtc *intel_crtc;
d2434ab7
DV
10150 struct intel_encoder *intel_encoder =
10151 intel_attached_encoder(connector);
79e53945 10152 struct drm_crtc *possible_crtc;
4ef69c7a 10153 struct drm_encoder *encoder = &intel_encoder->base;
79e53945
JB
10154 struct drm_crtc *crtc = NULL;
10155 struct drm_device *dev = encoder->dev;
94352cf9 10156 struct drm_framebuffer *fb;
51fd371b 10157 struct drm_mode_config *config = &dev->mode_config;
83a57153 10158 struct drm_atomic_state *state = NULL;
944b0c76 10159 struct drm_connector_state *connector_state;
4be07317 10160 struct intel_crtc_state *crtc_state;
51fd371b 10161 int ret, i = -1;
79e53945 10162
d2dff872 10163 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
c23cc417 10164 connector->base.id, connector->name,
8e329a03 10165 encoder->base.id, encoder->name);
d2dff872 10166
51fd371b
RC
10167retry:
10168 ret = drm_modeset_lock(&config->connection_mutex, ctx);
10169 if (ret)
10170 goto fail_unlock;
6e9f798d 10171
79e53945
JB
10172 /*
10173 * Algorithm gets a little messy:
7a5e4805 10174 *
79e53945
JB
10175 * - if the connector already has an assigned crtc, use it (but make
10176 * sure it's on first)
7a5e4805 10177 *
79e53945
JB
10178 * - try to find the first unused crtc that can drive this connector,
10179 * and use that if we find one
79e53945
JB
10180 */
10181
10182 /* See if we already have a CRTC for this connector */
10183 if (encoder->crtc) {
10184 crtc = encoder->crtc;
8261b191 10185
51fd371b 10186 ret = drm_modeset_lock(&crtc->mutex, ctx);
4d02e2de
DV
10187 if (ret)
10188 goto fail_unlock;
10189 ret = drm_modeset_lock(&crtc->primary->mutex, ctx);
51fd371b
RC
10190 if (ret)
10191 goto fail_unlock;
7b24056b 10192
24218aac 10193 old->dpms_mode = connector->dpms;
8261b191
CW
10194 old->load_detect_temp = false;
10195
10196 /* Make sure the crtc and connector are running */
24218aac
DV
10197 if (connector->dpms != DRM_MODE_DPMS_ON)
10198 connector->funcs->dpms(connector, DRM_MODE_DPMS_ON);
8261b191 10199
7173188d 10200 return true;
79e53945
JB
10201 }
10202
10203 /* Find an unused one (if possible) */
70e1e0ec 10204 for_each_crtc(dev, possible_crtc) {
79e53945
JB
10205 i++;
10206 if (!(encoder->possible_crtcs & (1 << i)))
10207 continue;
83d65738 10208 if (possible_crtc->state->enable)
a459249c
VS
10209 continue;
10210 /* This can occur when applying the pipe A quirk on resume. */
10211 if (to_intel_crtc(possible_crtc)->new_enabled)
10212 continue;
10213
10214 crtc = possible_crtc;
10215 break;
79e53945
JB
10216 }
10217
10218 /*
10219 * If we didn't find an unused CRTC, don't use any.
10220 */
10221 if (!crtc) {
7173188d 10222 DRM_DEBUG_KMS("no pipe available for load-detect\n");
51fd371b 10223 goto fail_unlock;
79e53945
JB
10224 }
10225
51fd371b
RC
10226 ret = drm_modeset_lock(&crtc->mutex, ctx);
10227 if (ret)
4d02e2de
DV
10228 goto fail_unlock;
10229 ret = drm_modeset_lock(&crtc->primary->mutex, ctx);
10230 if (ret)
51fd371b 10231 goto fail_unlock;
fc303101
DV
10232 intel_encoder->new_crtc = to_intel_crtc(crtc);
10233 to_intel_connector(connector)->new_encoder = intel_encoder;
79e53945
JB
10234
10235 intel_crtc = to_intel_crtc(crtc);
412b61d8 10236 intel_crtc->new_enabled = true;
24218aac 10237 old->dpms_mode = connector->dpms;
8261b191 10238 old->load_detect_temp = true;
d2dff872 10239 old->release_fb = NULL;
79e53945 10240
83a57153
ACO
10241 state = drm_atomic_state_alloc(dev);
10242 if (!state)
10243 return false;
10244
10245 state->acquire_ctx = ctx;
10246
944b0c76
ACO
10247 connector_state = drm_atomic_get_connector_state(state, connector);
10248 if (IS_ERR(connector_state)) {
10249 ret = PTR_ERR(connector_state);
10250 goto fail;
10251 }
10252
10253 connector_state->crtc = crtc;
10254 connector_state->best_encoder = &intel_encoder->base;
10255
4be07317
ACO
10256 crtc_state = intel_atomic_get_crtc_state(state, intel_crtc);
10257 if (IS_ERR(crtc_state)) {
10258 ret = PTR_ERR(crtc_state);
10259 goto fail;
10260 }
10261
49d6fa21 10262 crtc_state->base.active = crtc_state->base.enable = true;
4be07317 10263
6492711d
CW
10264 if (!mode)
10265 mode = &load_detect_mode;
79e53945 10266
d2dff872
CW
10267 /* We need a framebuffer large enough to accommodate all accesses
10268 * that the plane may generate whilst we perform load detection.
10269 * We can not rely on the fbcon either being present (we get called
10270 * during its initialisation to detect all boot displays, or it may
10271 * not even exist) or that it is large enough to satisfy the
10272 * requested mode.
10273 */
94352cf9
DV
10274 fb = mode_fits_in_fbdev(dev, mode);
10275 if (fb == NULL) {
d2dff872 10276 DRM_DEBUG_KMS("creating tmp fb for load-detection\n");
94352cf9
DV
10277 fb = intel_framebuffer_create_for_mode(dev, mode, 24, 32);
10278 old->release_fb = fb;
d2dff872
CW
10279 } else
10280 DRM_DEBUG_KMS("reusing fbdev for load-detection framebuffer\n");
94352cf9 10281 if (IS_ERR(fb)) {
d2dff872 10282 DRM_DEBUG_KMS("failed to allocate framebuffer for load-detection\n");
412b61d8 10283 goto fail;
79e53945 10284 }
79e53945 10285
d3a40d1b
ACO
10286 ret = intel_modeset_setup_plane_state(state, crtc, mode, fb, 0, 0);
10287 if (ret)
10288 goto fail;
10289
8c7b5ccb
ACO
10290 drm_mode_copy(&crtc_state->base.mode, mode);
10291
10292 if (intel_set_mode(crtc, state)) {
6492711d 10293 DRM_DEBUG_KMS("failed to set mode on load-detect pipe\n");
d2dff872
CW
10294 if (old->release_fb)
10295 old->release_fb->funcs->destroy(old->release_fb);
412b61d8 10296 goto fail;
79e53945 10297 }
9128b040 10298 crtc->primary->crtc = crtc;
7173188d 10299
79e53945 10300 /* let the connector get through one full cycle before testing */
9d0498a2 10301 intel_wait_for_vblank(dev, intel_crtc->pipe);
7173188d 10302 return true;
412b61d8
VS
10303
10304 fail:
83d65738 10305 intel_crtc->new_enabled = crtc->state->enable;
51fd371b 10306fail_unlock:
e5d958ef
ACO
10307 drm_atomic_state_free(state);
10308 state = NULL;
83a57153 10309
51fd371b
RC
10310 if (ret == -EDEADLK) {
10311 drm_modeset_backoff(ctx);
10312 goto retry;
10313 }
10314
412b61d8 10315 return false;
79e53945
JB
10316}
10317
d2434ab7 10318void intel_release_load_detect_pipe(struct drm_connector *connector,
49172fee
ACO
10319 struct intel_load_detect_pipe *old,
10320 struct drm_modeset_acquire_ctx *ctx)
79e53945 10321{
83a57153 10322 struct drm_device *dev = connector->dev;
d2434ab7
DV
10323 struct intel_encoder *intel_encoder =
10324 intel_attached_encoder(connector);
4ef69c7a 10325 struct drm_encoder *encoder = &intel_encoder->base;
7b24056b 10326 struct drm_crtc *crtc = encoder->crtc;
412b61d8 10327 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
83a57153 10328 struct drm_atomic_state *state;
944b0c76 10329 struct drm_connector_state *connector_state;
4be07317 10330 struct intel_crtc_state *crtc_state;
d3a40d1b 10331 int ret;
79e53945 10332
d2dff872 10333 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
c23cc417 10334 connector->base.id, connector->name,
8e329a03 10335 encoder->base.id, encoder->name);
d2dff872 10336
8261b191 10337 if (old->load_detect_temp) {
83a57153 10338 state = drm_atomic_state_alloc(dev);
944b0c76
ACO
10339 if (!state)
10340 goto fail;
83a57153
ACO
10341
10342 state->acquire_ctx = ctx;
10343
944b0c76
ACO
10344 connector_state = drm_atomic_get_connector_state(state, connector);
10345 if (IS_ERR(connector_state))
10346 goto fail;
10347
4be07317
ACO
10348 crtc_state = intel_atomic_get_crtc_state(state, intel_crtc);
10349 if (IS_ERR(crtc_state))
10350 goto fail;
10351
fc303101
DV
10352 to_intel_connector(connector)->new_encoder = NULL;
10353 intel_encoder->new_crtc = NULL;
412b61d8 10354 intel_crtc->new_enabled = false;
944b0c76
ACO
10355
10356 connector_state->best_encoder = NULL;
10357 connector_state->crtc = NULL;
10358
49d6fa21 10359 crtc_state->base.enable = crtc_state->base.active = false;
4be07317 10360
d3a40d1b
ACO
10361 ret = intel_modeset_setup_plane_state(state, crtc, NULL, NULL,
10362 0, 0);
10363 if (ret)
10364 goto fail;
10365
2bfb4627
ACO
10366 ret = intel_set_mode(crtc, state);
10367 if (ret)
10368 goto fail;
d2dff872 10369
36206361
DV
10370 if (old->release_fb) {
10371 drm_framebuffer_unregister_private(old->release_fb);
10372 drm_framebuffer_unreference(old->release_fb);
10373 }
d2dff872 10374
0622a53c 10375 return;
79e53945
JB
10376 }
10377
c751ce4f 10378 /* Switch crtc and encoder back off if necessary */
24218aac
DV
10379 if (old->dpms_mode != DRM_MODE_DPMS_ON)
10380 connector->funcs->dpms(connector, old->dpms_mode);
944b0c76
ACO
10381
10382 return;
10383fail:
10384 DRM_DEBUG_KMS("Couldn't release load detect pipe.\n");
10385 drm_atomic_state_free(state);
79e53945
JB
10386}
10387
da4a1efa 10388static int i9xx_pll_refclk(struct drm_device *dev,
5cec258b 10389 const struct intel_crtc_state *pipe_config)
da4a1efa
VS
10390{
10391 struct drm_i915_private *dev_priv = dev->dev_private;
10392 u32 dpll = pipe_config->dpll_hw_state.dpll;
10393
10394 if ((dpll & PLL_REF_INPUT_MASK) == PLLB_REF_INPUT_SPREADSPECTRUMIN)
e91e941b 10395 return dev_priv->vbt.lvds_ssc_freq;
da4a1efa
VS
10396 else if (HAS_PCH_SPLIT(dev))
10397 return 120000;
10398 else if (!IS_GEN2(dev))
10399 return 96000;
10400 else
10401 return 48000;
10402}
10403
79e53945 10404/* Returns the clock of the currently programmed mode of the given pipe. */
f1f644dc 10405static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
5cec258b 10406 struct intel_crtc_state *pipe_config)
79e53945 10407{
f1f644dc 10408 struct drm_device *dev = crtc->base.dev;
79e53945 10409 struct drm_i915_private *dev_priv = dev->dev_private;
f1f644dc 10410 int pipe = pipe_config->cpu_transcoder;
293623f7 10411 u32 dpll = pipe_config->dpll_hw_state.dpll;
79e53945
JB
10412 u32 fp;
10413 intel_clock_t clock;
da4a1efa 10414 int refclk = i9xx_pll_refclk(dev, pipe_config);
79e53945
JB
10415
10416 if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
293623f7 10417 fp = pipe_config->dpll_hw_state.fp0;
79e53945 10418 else
293623f7 10419 fp = pipe_config->dpll_hw_state.fp1;
79e53945
JB
10420
10421 clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
f2b115e6
AJ
10422 if (IS_PINEVIEW(dev)) {
10423 clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
10424 clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
2177832f
SL
10425 } else {
10426 clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
10427 clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
10428 }
10429
a6c45cf0 10430 if (!IS_GEN2(dev)) {
f2b115e6
AJ
10431 if (IS_PINEVIEW(dev))
10432 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
10433 DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
2177832f
SL
10434 else
10435 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
79e53945
JB
10436 DPLL_FPA01_P1_POST_DIV_SHIFT);
10437
10438 switch (dpll & DPLL_MODE_MASK) {
10439 case DPLLB_MODE_DAC_SERIAL:
10440 clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
10441 5 : 10;
10442 break;
10443 case DPLLB_MODE_LVDS:
10444 clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
10445 7 : 14;
10446 break;
10447 default:
28c97730 10448 DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
79e53945 10449 "mode\n", (int)(dpll & DPLL_MODE_MASK));
f1f644dc 10450 return;
79e53945
JB
10451 }
10452
ac58c3f0 10453 if (IS_PINEVIEW(dev))
da4a1efa 10454 pineview_clock(refclk, &clock);
ac58c3f0 10455 else
da4a1efa 10456 i9xx_clock(refclk, &clock);
79e53945 10457 } else {
0fb58223 10458 u32 lvds = IS_I830(dev) ? 0 : I915_READ(LVDS);
b1c560d1 10459 bool is_lvds = (pipe == 1) && (lvds & LVDS_PORT_EN);
79e53945
JB
10460
10461 if (is_lvds) {
10462 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
10463 DPLL_FPA01_P1_POST_DIV_SHIFT);
b1c560d1
VS
10464
10465 if (lvds & LVDS_CLKB_POWER_UP)
10466 clock.p2 = 7;
10467 else
10468 clock.p2 = 14;
79e53945
JB
10469 } else {
10470 if (dpll & PLL_P1_DIVIDE_BY_TWO)
10471 clock.p1 = 2;
10472 else {
10473 clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
10474 DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
10475 }
10476 if (dpll & PLL_P2_DIVIDE_BY_4)
10477 clock.p2 = 4;
10478 else
10479 clock.p2 = 2;
79e53945 10480 }
da4a1efa
VS
10481
10482 i9xx_clock(refclk, &clock);
79e53945
JB
10483 }
10484
18442d08
VS
10485 /*
10486 * This value includes pixel_multiplier. We will use
241bfc38 10487 * port_clock to compute adjusted_mode.crtc_clock in the
18442d08
VS
10488 * encoder's get_config() function.
10489 */
10490 pipe_config->port_clock = clock.dot;
f1f644dc
JB
10491}
10492
6878da05
VS
10493int intel_dotclock_calculate(int link_freq,
10494 const struct intel_link_m_n *m_n)
f1f644dc 10495{
f1f644dc
JB
10496 /*
10497 * The calculation for the data clock is:
1041a02f 10498 * pixel_clock = ((m/n)*(link_clock * nr_lanes))/bpp
f1f644dc 10499 * But we want to avoid losing precison if possible, so:
1041a02f 10500 * pixel_clock = ((m * link_clock * nr_lanes)/(n*bpp))
f1f644dc
JB
10501 *
10502 * and the link clock is simpler:
1041a02f 10503 * link_clock = (m * link_clock) / n
f1f644dc
JB
10504 */
10505
6878da05
VS
10506 if (!m_n->link_n)
10507 return 0;
f1f644dc 10508
6878da05
VS
10509 return div_u64((u64)m_n->link_m * link_freq, m_n->link_n);
10510}
f1f644dc 10511
18442d08 10512static void ironlake_pch_clock_get(struct intel_crtc *crtc,
5cec258b 10513 struct intel_crtc_state *pipe_config)
6878da05
VS
10514{
10515 struct drm_device *dev = crtc->base.dev;
79e53945 10516
18442d08
VS
10517 /* read out port_clock from the DPLL */
10518 i9xx_crtc_clock_get(crtc, pipe_config);
f1f644dc 10519
f1f644dc 10520 /*
18442d08 10521 * This value does not include pixel_multiplier.
241bfc38 10522 * We will check that port_clock and adjusted_mode.crtc_clock
18442d08
VS
10523 * agree once we know their relationship in the encoder's
10524 * get_config() function.
79e53945 10525 */
2d112de7 10526 pipe_config->base.adjusted_mode.crtc_clock =
18442d08
VS
10527 intel_dotclock_calculate(intel_fdi_link_freq(dev) * 10000,
10528 &pipe_config->fdi_m_n);
79e53945
JB
10529}
10530
10531/** Returns the currently programmed mode of the given pipe. */
10532struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
10533 struct drm_crtc *crtc)
10534{
548f245b 10535 struct drm_i915_private *dev_priv = dev->dev_private;
79e53945 10536 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6e3c9717 10537 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
79e53945 10538 struct drm_display_mode *mode;
5cec258b 10539 struct intel_crtc_state pipe_config;
fe2b8f9d
PZ
10540 int htot = I915_READ(HTOTAL(cpu_transcoder));
10541 int hsync = I915_READ(HSYNC(cpu_transcoder));
10542 int vtot = I915_READ(VTOTAL(cpu_transcoder));
10543 int vsync = I915_READ(VSYNC(cpu_transcoder));
293623f7 10544 enum pipe pipe = intel_crtc->pipe;
79e53945
JB
10545
10546 mode = kzalloc(sizeof(*mode), GFP_KERNEL);
10547 if (!mode)
10548 return NULL;
10549
f1f644dc
JB
10550 /*
10551 * Construct a pipe_config sufficient for getting the clock info
10552 * back out of crtc_clock_get.
10553 *
10554 * Note, if LVDS ever uses a non-1 pixel multiplier, we'll need
10555 * to use a real value here instead.
10556 */
293623f7 10557 pipe_config.cpu_transcoder = (enum transcoder) pipe;
f1f644dc 10558 pipe_config.pixel_multiplier = 1;
293623f7
VS
10559 pipe_config.dpll_hw_state.dpll = I915_READ(DPLL(pipe));
10560 pipe_config.dpll_hw_state.fp0 = I915_READ(FP0(pipe));
10561 pipe_config.dpll_hw_state.fp1 = I915_READ(FP1(pipe));
f1f644dc
JB
10562 i9xx_crtc_clock_get(intel_crtc, &pipe_config);
10563
773ae034 10564 mode->clock = pipe_config.port_clock / pipe_config.pixel_multiplier;
79e53945
JB
10565 mode->hdisplay = (htot & 0xffff) + 1;
10566 mode->htotal = ((htot & 0xffff0000) >> 16) + 1;
10567 mode->hsync_start = (hsync & 0xffff) + 1;
10568 mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1;
10569 mode->vdisplay = (vtot & 0xffff) + 1;
10570 mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1;
10571 mode->vsync_start = (vsync & 0xffff) + 1;
10572 mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1;
10573
10574 drm_mode_set_name(mode);
79e53945
JB
10575
10576 return mode;
10577}
10578
652c393a
JB
10579static void intel_decrease_pllclock(struct drm_crtc *crtc)
10580{
10581 struct drm_device *dev = crtc->dev;
fbee40df 10582 struct drm_i915_private *dev_priv = dev->dev_private;
652c393a 10583 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
652c393a 10584
baff296c 10585 if (!HAS_GMCH_DISPLAY(dev))
652c393a
JB
10586 return;
10587
10588 if (!dev_priv->lvds_downclock_avail)
10589 return;
10590
10591 /*
10592 * Since this is called by a timer, we should never get here in
10593 * the manual case.
10594 */
10595 if (!HAS_PIPE_CXSR(dev) && intel_crtc->lowfreq_avail) {
dc257cf1
DV
10596 int pipe = intel_crtc->pipe;
10597 int dpll_reg = DPLL(pipe);
10598 int dpll;
f6e5b160 10599
44d98a61 10600 DRM_DEBUG_DRIVER("downclocking LVDS\n");
652c393a 10601
8ac5a6d5 10602 assert_panel_unlocked(dev_priv, pipe);
652c393a 10603
dc257cf1 10604 dpll = I915_READ(dpll_reg);
652c393a
JB
10605 dpll |= DISPLAY_RATE_SELECT_FPA1;
10606 I915_WRITE(dpll_reg, dpll);
9d0498a2 10607 intel_wait_for_vblank(dev, pipe);
652c393a
JB
10608 dpll = I915_READ(dpll_reg);
10609 if (!(dpll & DISPLAY_RATE_SELECT_FPA1))
44d98a61 10610 DRM_DEBUG_DRIVER("failed to downclock LVDS!\n");
652c393a
JB
10611 }
10612
10613}
10614
f047e395
CW
10615void intel_mark_busy(struct drm_device *dev)
10616{
c67a470b
PZ
10617 struct drm_i915_private *dev_priv = dev->dev_private;
10618
f62a0076
CW
10619 if (dev_priv->mm.busy)
10620 return;
10621
43694d69 10622 intel_runtime_pm_get(dev_priv);
c67a470b 10623 i915_update_gfx_val(dev_priv);
43cf3bf0
CW
10624 if (INTEL_INFO(dev)->gen >= 6)
10625 gen6_rps_busy(dev_priv);
f62a0076 10626 dev_priv->mm.busy = true;
f047e395
CW
10627}
10628
10629void intel_mark_idle(struct drm_device *dev)
652c393a 10630{
c67a470b 10631 struct drm_i915_private *dev_priv = dev->dev_private;
652c393a 10632 struct drm_crtc *crtc;
652c393a 10633
f62a0076
CW
10634 if (!dev_priv->mm.busy)
10635 return;
10636
10637 dev_priv->mm.busy = false;
10638
70e1e0ec 10639 for_each_crtc(dev, crtc) {
f4510a27 10640 if (!crtc->primary->fb)
652c393a
JB
10641 continue;
10642
725a5b54 10643 intel_decrease_pllclock(crtc);
652c393a 10644 }
b29c19b6 10645
3d13ef2e 10646 if (INTEL_INFO(dev)->gen >= 6)
b29c19b6 10647 gen6_rps_idle(dev->dev_private);
bb4cdd53 10648
43694d69 10649 intel_runtime_pm_put(dev_priv);
652c393a
JB
10650}
10651
79e53945
JB
10652static void intel_crtc_destroy(struct drm_crtc *crtc)
10653{
10654 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
67e77c5a
DV
10655 struct drm_device *dev = crtc->dev;
10656 struct intel_unpin_work *work;
67e77c5a 10657
5e2d7afc 10658 spin_lock_irq(&dev->event_lock);
67e77c5a
DV
10659 work = intel_crtc->unpin_work;
10660 intel_crtc->unpin_work = NULL;
5e2d7afc 10661 spin_unlock_irq(&dev->event_lock);
67e77c5a
DV
10662
10663 if (work) {
10664 cancel_work_sync(&work->work);
10665 kfree(work);
10666 }
79e53945
JB
10667
10668 drm_crtc_cleanup(crtc);
67e77c5a 10669
79e53945
JB
10670 kfree(intel_crtc);
10671}
10672
6b95a207
KH
10673static void intel_unpin_work_fn(struct work_struct *__work)
10674{
10675 struct intel_unpin_work *work =
10676 container_of(__work, struct intel_unpin_work, work);
b4a98e57 10677 struct drm_device *dev = work->crtc->dev;
f99d7069 10678 enum pipe pipe = to_intel_crtc(work->crtc)->pipe;
6b95a207 10679
b4a98e57 10680 mutex_lock(&dev->struct_mutex);
82bc3b2d 10681 intel_unpin_fb_obj(work->old_fb, work->crtc->primary->state);
05394f39 10682 drm_gem_object_unreference(&work->pending_flip_obj->base);
d9e86c0e 10683
7ff0ebcc 10684 intel_fbc_update(dev);
f06cc1b9
JH
10685
10686 if (work->flip_queued_req)
146d84f0 10687 i915_gem_request_assign(&work->flip_queued_req, NULL);
b4a98e57
CW
10688 mutex_unlock(&dev->struct_mutex);
10689
f99d7069 10690 intel_frontbuffer_flip_complete(dev, INTEL_FRONTBUFFER_PRIMARY(pipe));
89ed88ba 10691 drm_framebuffer_unreference(work->old_fb);
f99d7069 10692
b4a98e57
CW
10693 BUG_ON(atomic_read(&to_intel_crtc(work->crtc)->unpin_work_count) == 0);
10694 atomic_dec(&to_intel_crtc(work->crtc)->unpin_work_count);
10695
6b95a207
KH
10696 kfree(work);
10697}
10698
1afe3e9d 10699static void do_intel_finish_page_flip(struct drm_device *dev,
49b14a5c 10700 struct drm_crtc *crtc)
6b95a207 10701{
6b95a207
KH
10702 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
10703 struct intel_unpin_work *work;
6b95a207
KH
10704 unsigned long flags;
10705
10706 /* Ignore early vblank irqs */
10707 if (intel_crtc == NULL)
10708 return;
10709
f326038a
DV
10710 /*
10711 * This is called both by irq handlers and the reset code (to complete
10712 * lost pageflips) so needs the full irqsave spinlocks.
10713 */
6b95a207
KH
10714 spin_lock_irqsave(&dev->event_lock, flags);
10715 work = intel_crtc->unpin_work;
e7d841ca
CW
10716
10717 /* Ensure we don't miss a work->pending update ... */
10718 smp_rmb();
10719
10720 if (work == NULL || atomic_read(&work->pending) < INTEL_FLIP_COMPLETE) {
6b95a207
KH
10721 spin_unlock_irqrestore(&dev->event_lock, flags);
10722 return;
10723 }
10724
d6bbafa1 10725 page_flip_completed(intel_crtc);
0af7e4df 10726
6b95a207 10727 spin_unlock_irqrestore(&dev->event_lock, flags);
6b95a207
KH
10728}
10729
1afe3e9d
JB
10730void intel_finish_page_flip(struct drm_device *dev, int pipe)
10731{
fbee40df 10732 struct drm_i915_private *dev_priv = dev->dev_private;
1afe3e9d
JB
10733 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
10734
49b14a5c 10735 do_intel_finish_page_flip(dev, crtc);
1afe3e9d
JB
10736}
10737
10738void intel_finish_page_flip_plane(struct drm_device *dev, int plane)
10739{
fbee40df 10740 struct drm_i915_private *dev_priv = dev->dev_private;
1afe3e9d
JB
10741 struct drm_crtc *crtc = dev_priv->plane_to_crtc_mapping[plane];
10742
49b14a5c 10743 do_intel_finish_page_flip(dev, crtc);
1afe3e9d
JB
10744}
10745
75f7f3ec
VS
10746/* Is 'a' after or equal to 'b'? */
10747static bool g4x_flip_count_after_eq(u32 a, u32 b)
10748{
10749 return !((a - b) & 0x80000000);
10750}
10751
10752static bool page_flip_finished(struct intel_crtc *crtc)
10753{
10754 struct drm_device *dev = crtc->base.dev;
10755 struct drm_i915_private *dev_priv = dev->dev_private;
10756
bdfa7542
VS
10757 if (i915_reset_in_progress(&dev_priv->gpu_error) ||
10758 crtc->reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
10759 return true;
10760
75f7f3ec
VS
10761 /*
10762 * The relevant registers doen't exist on pre-ctg.
10763 * As the flip done interrupt doesn't trigger for mmio
10764 * flips on gmch platforms, a flip count check isn't
10765 * really needed there. But since ctg has the registers,
10766 * include it in the check anyway.
10767 */
10768 if (INTEL_INFO(dev)->gen < 5 && !IS_G4X(dev))
10769 return true;
10770
10771 /*
10772 * A DSPSURFLIVE check isn't enough in case the mmio and CS flips
10773 * used the same base address. In that case the mmio flip might
10774 * have completed, but the CS hasn't even executed the flip yet.
10775 *
10776 * A flip count check isn't enough as the CS might have updated
10777 * the base address just after start of vblank, but before we
10778 * managed to process the interrupt. This means we'd complete the
10779 * CS flip too soon.
10780 *
10781 * Combining both checks should get us a good enough result. It may
10782 * still happen that the CS flip has been executed, but has not
10783 * yet actually completed. But in case the base address is the same
10784 * anyway, we don't really care.
10785 */
10786 return (I915_READ(DSPSURFLIVE(crtc->plane)) & ~0xfff) ==
10787 crtc->unpin_work->gtt_offset &&
10788 g4x_flip_count_after_eq(I915_READ(PIPE_FLIPCOUNT_GM45(crtc->pipe)),
10789 crtc->unpin_work->flip_count);
10790}
10791
6b95a207
KH
10792void intel_prepare_page_flip(struct drm_device *dev, int plane)
10793{
fbee40df 10794 struct drm_i915_private *dev_priv = dev->dev_private;
6b95a207
KH
10795 struct intel_crtc *intel_crtc =
10796 to_intel_crtc(dev_priv->plane_to_crtc_mapping[plane]);
10797 unsigned long flags;
10798
f326038a
DV
10799
10800 /*
10801 * This is called both by irq handlers and the reset code (to complete
10802 * lost pageflips) so needs the full irqsave spinlocks.
10803 *
10804 * NB: An MMIO update of the plane base pointer will also
e7d841ca
CW
10805 * generate a page-flip completion irq, i.e. every modeset
10806 * is also accompanied by a spurious intel_prepare_page_flip().
10807 */
6b95a207 10808 spin_lock_irqsave(&dev->event_lock, flags);
75f7f3ec 10809 if (intel_crtc->unpin_work && page_flip_finished(intel_crtc))
e7d841ca 10810 atomic_inc_not_zero(&intel_crtc->unpin_work->pending);
6b95a207
KH
10811 spin_unlock_irqrestore(&dev->event_lock, flags);
10812}
10813
eba905b2 10814static inline void intel_mark_page_flip_active(struct intel_crtc *intel_crtc)
e7d841ca
CW
10815{
10816 /* Ensure that the work item is consistent when activating it ... */
10817 smp_wmb();
10818 atomic_set(&intel_crtc->unpin_work->pending, INTEL_FLIP_PENDING);
10819 /* and that it is marked active as soon as the irq could fire. */
10820 smp_wmb();
10821}
10822
8c9f3aaf
JB
10823static int intel_gen2_queue_flip(struct drm_device *dev,
10824 struct drm_crtc *crtc,
10825 struct drm_framebuffer *fb,
ed8d1975 10826 struct drm_i915_gem_object *obj,
a4872ba6 10827 struct intel_engine_cs *ring,
ed8d1975 10828 uint32_t flags)
8c9f3aaf 10829{
8c9f3aaf 10830 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8c9f3aaf
JB
10831 u32 flip_mask;
10832 int ret;
10833
6d90c952 10834 ret = intel_ring_begin(ring, 6);
8c9f3aaf 10835 if (ret)
4fa62c89 10836 return ret;
8c9f3aaf
JB
10837
10838 /* Can't queue multiple flips, so wait for the previous
10839 * one to finish before executing the next.
10840 */
10841 if (intel_crtc->plane)
10842 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
10843 else
10844 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
6d90c952
DV
10845 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
10846 intel_ring_emit(ring, MI_NOOP);
10847 intel_ring_emit(ring, MI_DISPLAY_FLIP |
10848 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
10849 intel_ring_emit(ring, fb->pitches[0]);
75f7f3ec 10850 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
6d90c952 10851 intel_ring_emit(ring, 0); /* aux display base address, unused */
e7d841ca
CW
10852
10853 intel_mark_page_flip_active(intel_crtc);
09246732 10854 __intel_ring_advance(ring);
83d4092b 10855 return 0;
8c9f3aaf
JB
10856}
10857
10858static int intel_gen3_queue_flip(struct drm_device *dev,
10859 struct drm_crtc *crtc,
10860 struct drm_framebuffer *fb,
ed8d1975 10861 struct drm_i915_gem_object *obj,
a4872ba6 10862 struct intel_engine_cs *ring,
ed8d1975 10863 uint32_t flags)
8c9f3aaf 10864{
8c9f3aaf 10865 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8c9f3aaf
JB
10866 u32 flip_mask;
10867 int ret;
10868
6d90c952 10869 ret = intel_ring_begin(ring, 6);
8c9f3aaf 10870 if (ret)
4fa62c89 10871 return ret;
8c9f3aaf
JB
10872
10873 if (intel_crtc->plane)
10874 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
10875 else
10876 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
6d90c952
DV
10877 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
10878 intel_ring_emit(ring, MI_NOOP);
10879 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 |
10880 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
10881 intel_ring_emit(ring, fb->pitches[0]);
75f7f3ec 10882 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
6d90c952
DV
10883 intel_ring_emit(ring, MI_NOOP);
10884
e7d841ca 10885 intel_mark_page_flip_active(intel_crtc);
09246732 10886 __intel_ring_advance(ring);
83d4092b 10887 return 0;
8c9f3aaf
JB
10888}
10889
10890static int intel_gen4_queue_flip(struct drm_device *dev,
10891 struct drm_crtc *crtc,
10892 struct drm_framebuffer *fb,
ed8d1975 10893 struct drm_i915_gem_object *obj,
a4872ba6 10894 struct intel_engine_cs *ring,
ed8d1975 10895 uint32_t flags)
8c9f3aaf
JB
10896{
10897 struct drm_i915_private *dev_priv = dev->dev_private;
10898 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
10899 uint32_t pf, pipesrc;
10900 int ret;
10901
6d90c952 10902 ret = intel_ring_begin(ring, 4);
8c9f3aaf 10903 if (ret)
4fa62c89 10904 return ret;
8c9f3aaf
JB
10905
10906 /* i965+ uses the linear or tiled offsets from the
10907 * Display Registers (which do not change across a page-flip)
10908 * so we need only reprogram the base address.
10909 */
6d90c952
DV
10910 intel_ring_emit(ring, MI_DISPLAY_FLIP |
10911 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
10912 intel_ring_emit(ring, fb->pitches[0]);
75f7f3ec 10913 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset |
c2c75131 10914 obj->tiling_mode);
8c9f3aaf
JB
10915
10916 /* XXX Enabling the panel-fitter across page-flip is so far
10917 * untested on non-native modes, so ignore it for now.
10918 * pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
10919 */
10920 pf = 0;
10921 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
6d90c952 10922 intel_ring_emit(ring, pf | pipesrc);
e7d841ca
CW
10923
10924 intel_mark_page_flip_active(intel_crtc);
09246732 10925 __intel_ring_advance(ring);
83d4092b 10926 return 0;
8c9f3aaf
JB
10927}
10928
10929static int intel_gen6_queue_flip(struct drm_device *dev,
10930 struct drm_crtc *crtc,
10931 struct drm_framebuffer *fb,
ed8d1975 10932 struct drm_i915_gem_object *obj,
a4872ba6 10933 struct intel_engine_cs *ring,
ed8d1975 10934 uint32_t flags)
8c9f3aaf
JB
10935{
10936 struct drm_i915_private *dev_priv = dev->dev_private;
10937 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
10938 uint32_t pf, pipesrc;
10939 int ret;
10940
6d90c952 10941 ret = intel_ring_begin(ring, 4);
8c9f3aaf 10942 if (ret)
4fa62c89 10943 return ret;
8c9f3aaf 10944
6d90c952
DV
10945 intel_ring_emit(ring, MI_DISPLAY_FLIP |
10946 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
10947 intel_ring_emit(ring, fb->pitches[0] | obj->tiling_mode);
75f7f3ec 10948 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
8c9f3aaf 10949
dc257cf1
DV
10950 /* Contrary to the suggestions in the documentation,
10951 * "Enable Panel Fitter" does not seem to be required when page
10952 * flipping with a non-native mode, and worse causes a normal
10953 * modeset to fail.
10954 * pf = I915_READ(PF_CTL(intel_crtc->pipe)) & PF_ENABLE;
10955 */
10956 pf = 0;
8c9f3aaf 10957 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
6d90c952 10958 intel_ring_emit(ring, pf | pipesrc);
e7d841ca
CW
10959
10960 intel_mark_page_flip_active(intel_crtc);
09246732 10961 __intel_ring_advance(ring);
83d4092b 10962 return 0;
8c9f3aaf
JB
10963}
10964
7c9017e5
JB
10965static int intel_gen7_queue_flip(struct drm_device *dev,
10966 struct drm_crtc *crtc,
10967 struct drm_framebuffer *fb,
ed8d1975 10968 struct drm_i915_gem_object *obj,
a4872ba6 10969 struct intel_engine_cs *ring,
ed8d1975 10970 uint32_t flags)
7c9017e5 10971{
7c9017e5 10972 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
cb05d8de 10973 uint32_t plane_bit = 0;
ffe74d75
CW
10974 int len, ret;
10975
eba905b2 10976 switch (intel_crtc->plane) {
cb05d8de
DV
10977 case PLANE_A:
10978 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_A;
10979 break;
10980 case PLANE_B:
10981 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_B;
10982 break;
10983 case PLANE_C:
10984 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_C;
10985 break;
10986 default:
10987 WARN_ONCE(1, "unknown plane in flip command\n");
4fa62c89 10988 return -ENODEV;
cb05d8de
DV
10989 }
10990
ffe74d75 10991 len = 4;
f476828a 10992 if (ring->id == RCS) {
ffe74d75 10993 len += 6;
f476828a
DL
10994 /*
10995 * On Gen 8, SRM is now taking an extra dword to accommodate
10996 * 48bits addresses, and we need a NOOP for the batch size to
10997 * stay even.
10998 */
10999 if (IS_GEN8(dev))
11000 len += 2;
11001 }
ffe74d75 11002
f66fab8e
VS
11003 /*
11004 * BSpec MI_DISPLAY_FLIP for IVB:
11005 * "The full packet must be contained within the same cache line."
11006 *
11007 * Currently the LRI+SRM+MI_DISPLAY_FLIP all fit within the same
11008 * cacheline, if we ever start emitting more commands before
11009 * the MI_DISPLAY_FLIP we may need to first emit everything else,
11010 * then do the cacheline alignment, and finally emit the
11011 * MI_DISPLAY_FLIP.
11012 */
11013 ret = intel_ring_cacheline_align(ring);
11014 if (ret)
4fa62c89 11015 return ret;
f66fab8e 11016
ffe74d75 11017 ret = intel_ring_begin(ring, len);
7c9017e5 11018 if (ret)
4fa62c89 11019 return ret;
7c9017e5 11020
ffe74d75
CW
11021 /* Unmask the flip-done completion message. Note that the bspec says that
11022 * we should do this for both the BCS and RCS, and that we must not unmask
11023 * more than one flip event at any time (or ensure that one flip message
11024 * can be sent by waiting for flip-done prior to queueing new flips).
11025 * Experimentation says that BCS works despite DERRMR masking all
11026 * flip-done completion events and that unmasking all planes at once
11027 * for the RCS also doesn't appear to drop events. Setting the DERRMR
11028 * to zero does lead to lockups within MI_DISPLAY_FLIP.
11029 */
11030 if (ring->id == RCS) {
11031 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
11032 intel_ring_emit(ring, DERRMR);
11033 intel_ring_emit(ring, ~(DERRMR_PIPEA_PRI_FLIP_DONE |
11034 DERRMR_PIPEB_PRI_FLIP_DONE |
11035 DERRMR_PIPEC_PRI_FLIP_DONE));
f476828a
DL
11036 if (IS_GEN8(dev))
11037 intel_ring_emit(ring, MI_STORE_REGISTER_MEM_GEN8(1) |
11038 MI_SRM_LRM_GLOBAL_GTT);
11039 else
11040 intel_ring_emit(ring, MI_STORE_REGISTER_MEM(1) |
11041 MI_SRM_LRM_GLOBAL_GTT);
ffe74d75
CW
11042 intel_ring_emit(ring, DERRMR);
11043 intel_ring_emit(ring, ring->scratch.gtt_offset + 256);
f476828a
DL
11044 if (IS_GEN8(dev)) {
11045 intel_ring_emit(ring, 0);
11046 intel_ring_emit(ring, MI_NOOP);
11047 }
ffe74d75
CW
11048 }
11049
cb05d8de 11050 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 | plane_bit);
01f2c773 11051 intel_ring_emit(ring, (fb->pitches[0] | obj->tiling_mode));
75f7f3ec 11052 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
7c9017e5 11053 intel_ring_emit(ring, (MI_NOOP));
e7d841ca
CW
11054
11055 intel_mark_page_flip_active(intel_crtc);
09246732 11056 __intel_ring_advance(ring);
83d4092b 11057 return 0;
7c9017e5
JB
11058}
11059
84c33a64
SG
11060static bool use_mmio_flip(struct intel_engine_cs *ring,
11061 struct drm_i915_gem_object *obj)
11062{
11063 /*
11064 * This is not being used for older platforms, because
11065 * non-availability of flip done interrupt forces us to use
11066 * CS flips. Older platforms derive flip done using some clever
11067 * tricks involving the flip_pending status bits and vblank irqs.
11068 * So using MMIO flips there would disrupt this mechanism.
11069 */
11070
8e09bf83
CW
11071 if (ring == NULL)
11072 return true;
11073
84c33a64
SG
11074 if (INTEL_INFO(ring->dev)->gen < 5)
11075 return false;
11076
11077 if (i915.use_mmio_flip < 0)
11078 return false;
11079 else if (i915.use_mmio_flip > 0)
11080 return true;
14bf993e
OM
11081 else if (i915.enable_execlists)
11082 return true;
84c33a64 11083 else
b4716185 11084 return ring != i915_gem_request_get_ring(obj->last_write_req);
84c33a64
SG
11085}
11086
ff944564
DL
11087static void skl_do_mmio_flip(struct intel_crtc *intel_crtc)
11088{
11089 struct drm_device *dev = intel_crtc->base.dev;
11090 struct drm_i915_private *dev_priv = dev->dev_private;
11091 struct drm_framebuffer *fb = intel_crtc->base.primary->fb;
ff944564
DL
11092 const enum pipe pipe = intel_crtc->pipe;
11093 u32 ctl, stride;
11094
11095 ctl = I915_READ(PLANE_CTL(pipe, 0));
11096 ctl &= ~PLANE_CTL_TILED_MASK;
2ebef630
TU
11097 switch (fb->modifier[0]) {
11098 case DRM_FORMAT_MOD_NONE:
11099 break;
11100 case I915_FORMAT_MOD_X_TILED:
ff944564 11101 ctl |= PLANE_CTL_TILED_X;
2ebef630
TU
11102 break;
11103 case I915_FORMAT_MOD_Y_TILED:
11104 ctl |= PLANE_CTL_TILED_Y;
11105 break;
11106 case I915_FORMAT_MOD_Yf_TILED:
11107 ctl |= PLANE_CTL_TILED_YF;
11108 break;
11109 default:
11110 MISSING_CASE(fb->modifier[0]);
11111 }
ff944564
DL
11112
11113 /*
11114 * The stride is either expressed as a multiple of 64 bytes chunks for
11115 * linear buffers or in number of tiles for tiled buffers.
11116 */
2ebef630
TU
11117 stride = fb->pitches[0] /
11118 intel_fb_stride_alignment(dev, fb->modifier[0],
11119 fb->pixel_format);
ff944564
DL
11120
11121 /*
11122 * Both PLANE_CTL and PLANE_STRIDE are not updated on vblank but on
11123 * PLANE_SURF updates, the update is then guaranteed to be atomic.
11124 */
11125 I915_WRITE(PLANE_CTL(pipe, 0), ctl);
11126 I915_WRITE(PLANE_STRIDE(pipe, 0), stride);
11127
11128 I915_WRITE(PLANE_SURF(pipe, 0), intel_crtc->unpin_work->gtt_offset);
11129 POSTING_READ(PLANE_SURF(pipe, 0));
11130}
11131
11132static void ilk_do_mmio_flip(struct intel_crtc *intel_crtc)
84c33a64
SG
11133{
11134 struct drm_device *dev = intel_crtc->base.dev;
11135 struct drm_i915_private *dev_priv = dev->dev_private;
11136 struct intel_framebuffer *intel_fb =
11137 to_intel_framebuffer(intel_crtc->base.primary->fb);
11138 struct drm_i915_gem_object *obj = intel_fb->obj;
11139 u32 dspcntr;
11140 u32 reg;
11141
84c33a64
SG
11142 reg = DSPCNTR(intel_crtc->plane);
11143 dspcntr = I915_READ(reg);
11144
c5d97472
DL
11145 if (obj->tiling_mode != I915_TILING_NONE)
11146 dspcntr |= DISPPLANE_TILED;
11147 else
11148 dspcntr &= ~DISPPLANE_TILED;
11149
84c33a64
SG
11150 I915_WRITE(reg, dspcntr);
11151
11152 I915_WRITE(DSPSURF(intel_crtc->plane),
11153 intel_crtc->unpin_work->gtt_offset);
11154 POSTING_READ(DSPSURF(intel_crtc->plane));
84c33a64 11155
ff944564
DL
11156}
11157
11158/*
11159 * XXX: This is the temporary way to update the plane registers until we get
11160 * around to using the usual plane update functions for MMIO flips
11161 */
11162static void intel_do_mmio_flip(struct intel_crtc *intel_crtc)
11163{
11164 struct drm_device *dev = intel_crtc->base.dev;
11165 bool atomic_update;
11166 u32 start_vbl_count;
11167
11168 intel_mark_page_flip_active(intel_crtc);
11169
11170 atomic_update = intel_pipe_update_start(intel_crtc, &start_vbl_count);
11171
11172 if (INTEL_INFO(dev)->gen >= 9)
11173 skl_do_mmio_flip(intel_crtc);
11174 else
11175 /* use_mmio_flip() retricts MMIO flips to ilk+ */
11176 ilk_do_mmio_flip(intel_crtc);
11177
9362c7c5
ACO
11178 if (atomic_update)
11179 intel_pipe_update_end(intel_crtc, start_vbl_count);
84c33a64
SG
11180}
11181
9362c7c5 11182static void intel_mmio_flip_work_func(struct work_struct *work)
84c33a64 11183{
b2cfe0ab
CW
11184 struct intel_mmio_flip *mmio_flip =
11185 container_of(work, struct intel_mmio_flip, work);
84c33a64 11186
eed29a5b
DV
11187 if (mmio_flip->req)
11188 WARN_ON(__i915_wait_request(mmio_flip->req,
b2cfe0ab 11189 mmio_flip->crtc->reset_counter,
bcafc4e3
CW
11190 false, NULL,
11191 &mmio_flip->i915->rps.mmioflips));
84c33a64 11192
b2cfe0ab
CW
11193 intel_do_mmio_flip(mmio_flip->crtc);
11194
eed29a5b 11195 i915_gem_request_unreference__unlocked(mmio_flip->req);
b2cfe0ab 11196 kfree(mmio_flip);
84c33a64
SG
11197}
11198
11199static int intel_queue_mmio_flip(struct drm_device *dev,
11200 struct drm_crtc *crtc,
11201 struct drm_framebuffer *fb,
11202 struct drm_i915_gem_object *obj,
11203 struct intel_engine_cs *ring,
11204 uint32_t flags)
11205{
b2cfe0ab
CW
11206 struct intel_mmio_flip *mmio_flip;
11207
11208 mmio_flip = kmalloc(sizeof(*mmio_flip), GFP_KERNEL);
11209 if (mmio_flip == NULL)
11210 return -ENOMEM;
84c33a64 11211
bcafc4e3 11212 mmio_flip->i915 = to_i915(dev);
eed29a5b 11213 mmio_flip->req = i915_gem_request_reference(obj->last_write_req);
b2cfe0ab 11214 mmio_flip->crtc = to_intel_crtc(crtc);
536f5b5e 11215
b2cfe0ab
CW
11216 INIT_WORK(&mmio_flip->work, intel_mmio_flip_work_func);
11217 schedule_work(&mmio_flip->work);
84c33a64 11218
84c33a64
SG
11219 return 0;
11220}
11221
8c9f3aaf
JB
11222static int intel_default_queue_flip(struct drm_device *dev,
11223 struct drm_crtc *crtc,
11224 struct drm_framebuffer *fb,
ed8d1975 11225 struct drm_i915_gem_object *obj,
a4872ba6 11226 struct intel_engine_cs *ring,
ed8d1975 11227 uint32_t flags)
8c9f3aaf
JB
11228{
11229 return -ENODEV;
11230}
11231
d6bbafa1
CW
11232static bool __intel_pageflip_stall_check(struct drm_device *dev,
11233 struct drm_crtc *crtc)
11234{
11235 struct drm_i915_private *dev_priv = dev->dev_private;
11236 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11237 struct intel_unpin_work *work = intel_crtc->unpin_work;
11238 u32 addr;
11239
11240 if (atomic_read(&work->pending) >= INTEL_FLIP_COMPLETE)
11241 return true;
11242
11243 if (!work->enable_stall_check)
11244 return false;
11245
11246 if (work->flip_ready_vblank == 0) {
3a8a946e
DV
11247 if (work->flip_queued_req &&
11248 !i915_gem_request_completed(work->flip_queued_req, true))
d6bbafa1
CW
11249 return false;
11250
1e3feefd 11251 work->flip_ready_vblank = drm_crtc_vblank_count(crtc);
d6bbafa1
CW
11252 }
11253
1e3feefd 11254 if (drm_crtc_vblank_count(crtc) - work->flip_ready_vblank < 3)
d6bbafa1
CW
11255 return false;
11256
11257 /* Potential stall - if we see that the flip has happened,
11258 * assume a missed interrupt. */
11259 if (INTEL_INFO(dev)->gen >= 4)
11260 addr = I915_HI_DISPBASE(I915_READ(DSPSURF(intel_crtc->plane)));
11261 else
11262 addr = I915_READ(DSPADDR(intel_crtc->plane));
11263
11264 /* There is a potential issue here with a false positive after a flip
11265 * to the same address. We could address this by checking for a
11266 * non-incrementing frame counter.
11267 */
11268 return addr == work->gtt_offset;
11269}
11270
11271void intel_check_page_flip(struct drm_device *dev, int pipe)
11272{
11273 struct drm_i915_private *dev_priv = dev->dev_private;
11274 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
11275 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6ad790c0 11276 struct intel_unpin_work *work;
f326038a 11277
6c51d46f 11278 WARN_ON(!in_interrupt());
d6bbafa1
CW
11279
11280 if (crtc == NULL)
11281 return;
11282
f326038a 11283 spin_lock(&dev->event_lock);
6ad790c0
CW
11284 work = intel_crtc->unpin_work;
11285 if (work != NULL && __intel_pageflip_stall_check(dev, crtc)) {
d6bbafa1 11286 WARN_ONCE(1, "Kicking stuck page flip: queued at %d, now %d\n",
6ad790c0 11287 work->flip_queued_vblank, drm_vblank_count(dev, pipe));
d6bbafa1 11288 page_flip_completed(intel_crtc);
6ad790c0 11289 work = NULL;
d6bbafa1 11290 }
6ad790c0
CW
11291 if (work != NULL &&
11292 drm_vblank_count(dev, pipe) - work->flip_queued_vblank > 1)
11293 intel_queue_rps_boost_for_request(dev, work->flip_queued_req);
f326038a 11294 spin_unlock(&dev->event_lock);
d6bbafa1
CW
11295}
11296
6b95a207
KH
11297static int intel_crtc_page_flip(struct drm_crtc *crtc,
11298 struct drm_framebuffer *fb,
ed8d1975
KP
11299 struct drm_pending_vblank_event *event,
11300 uint32_t page_flip_flags)
6b95a207
KH
11301{
11302 struct drm_device *dev = crtc->dev;
11303 struct drm_i915_private *dev_priv = dev->dev_private;
f4510a27 11304 struct drm_framebuffer *old_fb = crtc->primary->fb;
2ff8fde1 11305 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
6b95a207 11306 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
455a6808 11307 struct drm_plane *primary = crtc->primary;
a071fa00 11308 enum pipe pipe = intel_crtc->pipe;
6b95a207 11309 struct intel_unpin_work *work;
a4872ba6 11310 struct intel_engine_cs *ring;
cf5d8a46 11311 bool mmio_flip;
52e68630 11312 int ret;
6b95a207 11313
2ff8fde1
MR
11314 /*
11315 * drm_mode_page_flip_ioctl() should already catch this, but double
11316 * check to be safe. In the future we may enable pageflipping from
11317 * a disabled primary plane.
11318 */
11319 if (WARN_ON(intel_fb_obj(old_fb) == NULL))
11320 return -EBUSY;
11321
e6a595d2 11322 /* Can't change pixel format via MI display flips. */
f4510a27 11323 if (fb->pixel_format != crtc->primary->fb->pixel_format)
e6a595d2
VS
11324 return -EINVAL;
11325
11326 /*
11327 * TILEOFF/LINOFF registers can't be changed via MI display flips.
11328 * Note that pitch changes could also affect these register.
11329 */
11330 if (INTEL_INFO(dev)->gen > 3 &&
f4510a27
MR
11331 (fb->offsets[0] != crtc->primary->fb->offsets[0] ||
11332 fb->pitches[0] != crtc->primary->fb->pitches[0]))
e6a595d2
VS
11333 return -EINVAL;
11334
f900db47
CW
11335 if (i915_terminally_wedged(&dev_priv->gpu_error))
11336 goto out_hang;
11337
b14c5679 11338 work = kzalloc(sizeof(*work), GFP_KERNEL);
6b95a207
KH
11339 if (work == NULL)
11340 return -ENOMEM;
11341
6b95a207 11342 work->event = event;
b4a98e57 11343 work->crtc = crtc;
ab8d6675 11344 work->old_fb = old_fb;
6b95a207
KH
11345 INIT_WORK(&work->work, intel_unpin_work_fn);
11346
87b6b101 11347 ret = drm_crtc_vblank_get(crtc);
7317c75e
JB
11348 if (ret)
11349 goto free_work;
11350
6b95a207 11351 /* We borrow the event spin lock for protecting unpin_work */
5e2d7afc 11352 spin_lock_irq(&dev->event_lock);
6b95a207 11353 if (intel_crtc->unpin_work) {
d6bbafa1
CW
11354 /* Before declaring the flip queue wedged, check if
11355 * the hardware completed the operation behind our backs.
11356 */
11357 if (__intel_pageflip_stall_check(dev, crtc)) {
11358 DRM_DEBUG_DRIVER("flip queue: previous flip completed, continuing\n");
11359 page_flip_completed(intel_crtc);
11360 } else {
11361 DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
5e2d7afc 11362 spin_unlock_irq(&dev->event_lock);
468f0b44 11363
d6bbafa1
CW
11364 drm_crtc_vblank_put(crtc);
11365 kfree(work);
11366 return -EBUSY;
11367 }
6b95a207
KH
11368 }
11369 intel_crtc->unpin_work = work;
5e2d7afc 11370 spin_unlock_irq(&dev->event_lock);
6b95a207 11371
b4a98e57
CW
11372 if (atomic_read(&intel_crtc->unpin_work_count) >= 2)
11373 flush_workqueue(dev_priv->wq);
11374
75dfca80 11375 /* Reference the objects for the scheduled work. */
ab8d6675 11376 drm_framebuffer_reference(work->old_fb);
05394f39 11377 drm_gem_object_reference(&obj->base);
6b95a207 11378
f4510a27 11379 crtc->primary->fb = fb;
afd65eb4 11380 update_state_fb(crtc->primary);
1ed1f968 11381
e1f99ce6 11382 work->pending_flip_obj = obj;
e1f99ce6 11383
89ed88ba
CW
11384 ret = i915_mutex_lock_interruptible(dev);
11385 if (ret)
11386 goto cleanup;
11387
b4a98e57 11388 atomic_inc(&intel_crtc->unpin_work_count);
10d83730 11389 intel_crtc->reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
e1f99ce6 11390
75f7f3ec 11391 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev))
a071fa00 11392 work->flip_count = I915_READ(PIPE_FLIPCOUNT_GM45(pipe)) + 1;
75f7f3ec 11393
4fa62c89
VS
11394 if (IS_VALLEYVIEW(dev)) {
11395 ring = &dev_priv->ring[BCS];
ab8d6675 11396 if (obj->tiling_mode != intel_fb_obj(work->old_fb)->tiling_mode)
8e09bf83
CW
11397 /* vlv: DISPLAY_FLIP fails to change tiling */
11398 ring = NULL;
48bf5b2d 11399 } else if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev)) {
2a92d5bc 11400 ring = &dev_priv->ring[BCS];
4fa62c89 11401 } else if (INTEL_INFO(dev)->gen >= 7) {
b4716185 11402 ring = i915_gem_request_get_ring(obj->last_write_req);
4fa62c89
VS
11403 if (ring == NULL || ring->id != RCS)
11404 ring = &dev_priv->ring[BCS];
11405 } else {
11406 ring = &dev_priv->ring[RCS];
11407 }
11408
cf5d8a46
CW
11409 mmio_flip = use_mmio_flip(ring, obj);
11410
11411 /* When using CS flips, we want to emit semaphores between rings.
11412 * However, when using mmio flips we will create a task to do the
11413 * synchronisation, so all we want here is to pin the framebuffer
11414 * into the display plane and skip any waits.
11415 */
82bc3b2d 11416 ret = intel_pin_and_fence_fb_obj(crtc->primary, fb,
cf5d8a46 11417 crtc->primary->state,
b4716185 11418 mmio_flip ? i915_gem_request_get_ring(obj->last_write_req) : ring);
8c9f3aaf
JB
11419 if (ret)
11420 goto cleanup_pending;
6b95a207 11421
121920fa
TU
11422 work->gtt_offset = intel_plane_obj_offset(to_intel_plane(primary), obj)
11423 + intel_crtc->dspaddr_offset;
4fa62c89 11424
cf5d8a46 11425 if (mmio_flip) {
84c33a64
SG
11426 ret = intel_queue_mmio_flip(dev, crtc, fb, obj, ring,
11427 page_flip_flags);
d6bbafa1
CW
11428 if (ret)
11429 goto cleanup_unpin;
11430
f06cc1b9
JH
11431 i915_gem_request_assign(&work->flip_queued_req,
11432 obj->last_write_req);
d6bbafa1 11433 } else {
d94b5030
CW
11434 if (obj->last_write_req) {
11435 ret = i915_gem_check_olr(obj->last_write_req);
11436 if (ret)
11437 goto cleanup_unpin;
11438 }
11439
84c33a64 11440 ret = dev_priv->display.queue_flip(dev, crtc, fb, obj, ring,
d6bbafa1
CW
11441 page_flip_flags);
11442 if (ret)
11443 goto cleanup_unpin;
11444
f06cc1b9
JH
11445 i915_gem_request_assign(&work->flip_queued_req,
11446 intel_ring_get_request(ring));
d6bbafa1
CW
11447 }
11448
1e3feefd 11449 work->flip_queued_vblank = drm_crtc_vblank_count(crtc);
d6bbafa1 11450 work->enable_stall_check = true;
4fa62c89 11451
ab8d6675 11452 i915_gem_track_fb(intel_fb_obj(work->old_fb), obj,
a071fa00
DV
11453 INTEL_FRONTBUFFER_PRIMARY(pipe));
11454
7ff0ebcc 11455 intel_fbc_disable(dev);
f99d7069 11456 intel_frontbuffer_flip_prepare(dev, INTEL_FRONTBUFFER_PRIMARY(pipe));
6b95a207
KH
11457 mutex_unlock(&dev->struct_mutex);
11458
e5510fac
JB
11459 trace_i915_flip_request(intel_crtc->plane, obj);
11460
6b95a207 11461 return 0;
96b099fd 11462
4fa62c89 11463cleanup_unpin:
82bc3b2d 11464 intel_unpin_fb_obj(fb, crtc->primary->state);
8c9f3aaf 11465cleanup_pending:
b4a98e57 11466 atomic_dec(&intel_crtc->unpin_work_count);
89ed88ba
CW
11467 mutex_unlock(&dev->struct_mutex);
11468cleanup:
f4510a27 11469 crtc->primary->fb = old_fb;
afd65eb4 11470 update_state_fb(crtc->primary);
89ed88ba
CW
11471
11472 drm_gem_object_unreference_unlocked(&obj->base);
ab8d6675 11473 drm_framebuffer_unreference(work->old_fb);
96b099fd 11474
5e2d7afc 11475 spin_lock_irq(&dev->event_lock);
96b099fd 11476 intel_crtc->unpin_work = NULL;
5e2d7afc 11477 spin_unlock_irq(&dev->event_lock);
96b099fd 11478
87b6b101 11479 drm_crtc_vblank_put(crtc);
7317c75e 11480free_work:
96b099fd
CW
11481 kfree(work);
11482
f900db47
CW
11483 if (ret == -EIO) {
11484out_hang:
53a366b9 11485 ret = intel_plane_restore(primary);
f0d3dad3 11486 if (ret == 0 && event) {
5e2d7afc 11487 spin_lock_irq(&dev->event_lock);
a071fa00 11488 drm_send_vblank_event(dev, pipe, event);
5e2d7afc 11489 spin_unlock_irq(&dev->event_lock);
f0d3dad3 11490 }
f900db47 11491 }
96b099fd 11492 return ret;
6b95a207
KH
11493}
11494
65b38e0d 11495static const struct drm_crtc_helper_funcs intel_helper_funcs = {
f6e5b160
CW
11496 .mode_set_base_atomic = intel_pipe_set_base_atomic,
11497 .load_lut = intel_crtc_load_lut,
ea2c67bb
MR
11498 .atomic_begin = intel_begin_crtc_commit,
11499 .atomic_flush = intel_finish_crtc_commit,
f6e5b160
CW
11500};
11501
9a935856
DV
11502/**
11503 * intel_modeset_update_staged_output_state
11504 *
11505 * Updates the staged output configuration state, e.g. after we've read out the
11506 * current hw state.
11507 */
11508static void intel_modeset_update_staged_output_state(struct drm_device *dev)
f6e5b160 11509{
7668851f 11510 struct intel_crtc *crtc;
9a935856
DV
11511 struct intel_encoder *encoder;
11512 struct intel_connector *connector;
f6e5b160 11513
3a3371ff 11514 for_each_intel_connector(dev, connector) {
9a935856
DV
11515 connector->new_encoder =
11516 to_intel_encoder(connector->base.encoder);
11517 }
f6e5b160 11518
b2784e15 11519 for_each_intel_encoder(dev, encoder) {
9a935856
DV
11520 encoder->new_crtc =
11521 to_intel_crtc(encoder->base.crtc);
11522 }
7668851f 11523
d3fcc808 11524 for_each_intel_crtc(dev, crtc) {
83d65738 11525 crtc->new_enabled = crtc->base.state->enable;
7668851f 11526 }
f6e5b160
CW
11527}
11528
d29b2f9d
ACO
11529/* Transitional helper to copy current connector/encoder state to
11530 * connector->state. This is needed so that code that is partially
11531 * converted to atomic does the right thing.
11532 */
11533static void intel_modeset_update_connector_atomic_state(struct drm_device *dev)
11534{
11535 struct intel_connector *connector;
11536
11537 for_each_intel_connector(dev, connector) {
11538 if (connector->base.encoder) {
11539 connector->base.state->best_encoder =
11540 connector->base.encoder;
11541 connector->base.state->crtc =
11542 connector->base.encoder->crtc;
11543 } else {
11544 connector->base.state->best_encoder = NULL;
11545 connector->base.state->crtc = NULL;
11546 }
11547 }
11548}
11549
a821fc46 11550/* Fixup legacy state after an atomic state swap.
9a935856 11551 */
a821fc46 11552static void intel_modeset_fixup_state(struct drm_atomic_state *state)
9a935856 11553{
a821fc46 11554 struct intel_crtc *crtc;
9a935856 11555 struct intel_encoder *encoder;
a821fc46 11556 struct intel_connector *connector;
d5432a9d 11557
a821fc46
ACO
11558 for_each_intel_connector(state->dev, connector) {
11559 connector->base.encoder = connector->base.state->best_encoder;
11560 if (connector->base.encoder)
11561 connector->base.encoder->crtc =
11562 connector->base.state->crtc;
9a935856 11563 }
f6e5b160 11564
d5432a9d
ACO
11565 /* Update crtc of disabled encoders */
11566 for_each_intel_encoder(state->dev, encoder) {
11567 int num_connectors = 0;
11568
a821fc46
ACO
11569 for_each_intel_connector(state->dev, connector)
11570 if (connector->base.encoder == &encoder->base)
d5432a9d
ACO
11571 num_connectors++;
11572
11573 if (num_connectors == 0)
11574 encoder->base.crtc = NULL;
9a935856 11575 }
7668851f 11576
a821fc46
ACO
11577 for_each_intel_crtc(state->dev, crtc) {
11578 crtc->base.enabled = crtc->base.state->enable;
11579 crtc->config = to_intel_crtc_state(crtc->base.state);
7668851f 11580 }
d29b2f9d 11581
d5432a9d
ACO
11582 /* Copy the new configuration to the staged state, to keep the few
11583 * pieces of code that haven't been converted yet happy */
11584 intel_modeset_update_staged_output_state(state->dev);
9a935856
DV
11585}
11586
050f7aeb 11587static void
eba905b2 11588connected_sink_compute_bpp(struct intel_connector *connector,
5cec258b 11589 struct intel_crtc_state *pipe_config)
050f7aeb
DV
11590{
11591 int bpp = pipe_config->pipe_bpp;
11592
11593 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] checking for sink bpp constrains\n",
11594 connector->base.base.id,
c23cc417 11595 connector->base.name);
050f7aeb
DV
11596
11597 /* Don't use an invalid EDID bpc value */
11598 if (connector->base.display_info.bpc &&
11599 connector->base.display_info.bpc * 3 < bpp) {
11600 DRM_DEBUG_KMS("clamping display bpp (was %d) to EDID reported max of %d\n",
11601 bpp, connector->base.display_info.bpc*3);
11602 pipe_config->pipe_bpp = connector->base.display_info.bpc*3;
11603 }
11604
11605 /* Clamp bpp to 8 on screens without EDID 1.4 */
11606 if (connector->base.display_info.bpc == 0 && bpp > 24) {
11607 DRM_DEBUG_KMS("clamping display bpp (was %d) to default limit of 24\n",
11608 bpp);
11609 pipe_config->pipe_bpp = 24;
11610 }
11611}
11612
4e53c2e0 11613static int
050f7aeb 11614compute_baseline_pipe_bpp(struct intel_crtc *crtc,
5cec258b 11615 struct intel_crtc_state *pipe_config)
4e53c2e0 11616{
050f7aeb 11617 struct drm_device *dev = crtc->base.dev;
1486017f 11618 struct drm_atomic_state *state;
da3ced29
ACO
11619 struct drm_connector *connector;
11620 struct drm_connector_state *connector_state;
1486017f 11621 int bpp, i;
4e53c2e0 11622
d328c9d7 11623 if ((IS_G4X(dev) || IS_VALLEYVIEW(dev)))
4e53c2e0 11624 bpp = 10*3;
d328c9d7
DV
11625 else if (INTEL_INFO(dev)->gen >= 5)
11626 bpp = 12*3;
11627 else
11628 bpp = 8*3;
11629
4e53c2e0 11630
4e53c2e0
DV
11631 pipe_config->pipe_bpp = bpp;
11632
1486017f
ACO
11633 state = pipe_config->base.state;
11634
4e53c2e0 11635 /* Clamp display bpp to EDID value */
da3ced29
ACO
11636 for_each_connector_in_state(state, connector, connector_state, i) {
11637 if (connector_state->crtc != &crtc->base)
4e53c2e0
DV
11638 continue;
11639
da3ced29
ACO
11640 connected_sink_compute_bpp(to_intel_connector(connector),
11641 pipe_config);
4e53c2e0
DV
11642 }
11643
11644 return bpp;
11645}
11646
644db711
DV
11647static void intel_dump_crtc_timings(const struct drm_display_mode *mode)
11648{
11649 DRM_DEBUG_KMS("crtc timings: %d %d %d %d %d %d %d %d %d, "
11650 "type: 0x%x flags: 0x%x\n",
1342830c 11651 mode->crtc_clock,
644db711
DV
11652 mode->crtc_hdisplay, mode->crtc_hsync_start,
11653 mode->crtc_hsync_end, mode->crtc_htotal,
11654 mode->crtc_vdisplay, mode->crtc_vsync_start,
11655 mode->crtc_vsync_end, mode->crtc_vtotal, mode->type, mode->flags);
11656}
11657
c0b03411 11658static void intel_dump_pipe_config(struct intel_crtc *crtc,
5cec258b 11659 struct intel_crtc_state *pipe_config,
c0b03411
DV
11660 const char *context)
11661{
6a60cd87
CK
11662 struct drm_device *dev = crtc->base.dev;
11663 struct drm_plane *plane;
11664 struct intel_plane *intel_plane;
11665 struct intel_plane_state *state;
11666 struct drm_framebuffer *fb;
11667
11668 DRM_DEBUG_KMS("[CRTC:%d]%s config %p for pipe %c\n", crtc->base.base.id,
11669 context, pipe_config, pipe_name(crtc->pipe));
c0b03411
DV
11670
11671 DRM_DEBUG_KMS("cpu_transcoder: %c\n", transcoder_name(pipe_config->cpu_transcoder));
11672 DRM_DEBUG_KMS("pipe bpp: %i, dithering: %i\n",
11673 pipe_config->pipe_bpp, pipe_config->dither);
11674 DRM_DEBUG_KMS("fdi/pch: %i, lanes: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
11675 pipe_config->has_pch_encoder,
11676 pipe_config->fdi_lanes,
11677 pipe_config->fdi_m_n.gmch_m, pipe_config->fdi_m_n.gmch_n,
11678 pipe_config->fdi_m_n.link_m, pipe_config->fdi_m_n.link_n,
11679 pipe_config->fdi_m_n.tu);
eb14cb74
VS
11680 DRM_DEBUG_KMS("dp: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
11681 pipe_config->has_dp_encoder,
11682 pipe_config->dp_m_n.gmch_m, pipe_config->dp_m_n.gmch_n,
11683 pipe_config->dp_m_n.link_m, pipe_config->dp_m_n.link_n,
11684 pipe_config->dp_m_n.tu);
b95af8be
VK
11685
11686 DRM_DEBUG_KMS("dp: %i, gmch_m2: %u, gmch_n2: %u, link_m2: %u, link_n2: %u, tu2: %u\n",
11687 pipe_config->has_dp_encoder,
11688 pipe_config->dp_m2_n2.gmch_m,
11689 pipe_config->dp_m2_n2.gmch_n,
11690 pipe_config->dp_m2_n2.link_m,
11691 pipe_config->dp_m2_n2.link_n,
11692 pipe_config->dp_m2_n2.tu);
11693
55072d19
DV
11694 DRM_DEBUG_KMS("audio: %i, infoframes: %i\n",
11695 pipe_config->has_audio,
11696 pipe_config->has_infoframe);
11697
c0b03411 11698 DRM_DEBUG_KMS("requested mode:\n");
2d112de7 11699 drm_mode_debug_printmodeline(&pipe_config->base.mode);
c0b03411 11700 DRM_DEBUG_KMS("adjusted mode:\n");
2d112de7
ACO
11701 drm_mode_debug_printmodeline(&pipe_config->base.adjusted_mode);
11702 intel_dump_crtc_timings(&pipe_config->base.adjusted_mode);
d71b8d4a 11703 DRM_DEBUG_KMS("port clock: %d\n", pipe_config->port_clock);
37327abd
VS
11704 DRM_DEBUG_KMS("pipe src size: %dx%d\n",
11705 pipe_config->pipe_src_w, pipe_config->pipe_src_h);
0ec463d3
TU
11706 DRM_DEBUG_KMS("num_scalers: %d, scaler_users: 0x%x, scaler_id: %d\n",
11707 crtc->num_scalers,
11708 pipe_config->scaler_state.scaler_users,
11709 pipe_config->scaler_state.scaler_id);
c0b03411
DV
11710 DRM_DEBUG_KMS("gmch pfit: control: 0x%08x, ratios: 0x%08x, lvds border: 0x%08x\n",
11711 pipe_config->gmch_pfit.control,
11712 pipe_config->gmch_pfit.pgm_ratios,
11713 pipe_config->gmch_pfit.lvds_border_bits);
fd4daa9c 11714 DRM_DEBUG_KMS("pch pfit: pos: 0x%08x, size: 0x%08x, %s\n",
c0b03411 11715 pipe_config->pch_pfit.pos,
fd4daa9c
CW
11716 pipe_config->pch_pfit.size,
11717 pipe_config->pch_pfit.enabled ? "enabled" : "disabled");
42db64ef 11718 DRM_DEBUG_KMS("ips: %i\n", pipe_config->ips_enabled);
cf532bb2 11719 DRM_DEBUG_KMS("double wide: %i\n", pipe_config->double_wide);
6a60cd87 11720
415ff0f6
TU
11721 if (IS_BROXTON(dev)) {
11722 DRM_DEBUG_KMS("ddi_pll_sel: %u; dpll_hw_state: ebb0: 0x%x, "
11723 "pll0: 0x%x, pll1: 0x%x, pll2: 0x%x, pll3: 0x%x, "
11724 "pll6: 0x%x, pll8: 0x%x, pcsdw12: 0x%x\n",
11725 pipe_config->ddi_pll_sel,
11726 pipe_config->dpll_hw_state.ebb0,
11727 pipe_config->dpll_hw_state.pll0,
11728 pipe_config->dpll_hw_state.pll1,
11729 pipe_config->dpll_hw_state.pll2,
11730 pipe_config->dpll_hw_state.pll3,
11731 pipe_config->dpll_hw_state.pll6,
11732 pipe_config->dpll_hw_state.pll8,
11733 pipe_config->dpll_hw_state.pcsdw12);
11734 } else if (IS_SKYLAKE(dev)) {
11735 DRM_DEBUG_KMS("ddi_pll_sel: %u; dpll_hw_state: "
11736 "ctrl1: 0x%x, cfgcr1: 0x%x, cfgcr2: 0x%x\n",
11737 pipe_config->ddi_pll_sel,
11738 pipe_config->dpll_hw_state.ctrl1,
11739 pipe_config->dpll_hw_state.cfgcr1,
11740 pipe_config->dpll_hw_state.cfgcr2);
11741 } else if (HAS_DDI(dev)) {
11742 DRM_DEBUG_KMS("ddi_pll_sel: %u; dpll_hw_state: wrpll: 0x%x\n",
11743 pipe_config->ddi_pll_sel,
11744 pipe_config->dpll_hw_state.wrpll);
11745 } else {
11746 DRM_DEBUG_KMS("dpll_hw_state: dpll: 0x%x, dpll_md: 0x%x, "
11747 "fp0: 0x%x, fp1: 0x%x\n",
11748 pipe_config->dpll_hw_state.dpll,
11749 pipe_config->dpll_hw_state.dpll_md,
11750 pipe_config->dpll_hw_state.fp0,
11751 pipe_config->dpll_hw_state.fp1);
11752 }
11753
6a60cd87
CK
11754 DRM_DEBUG_KMS("planes on this crtc\n");
11755 list_for_each_entry(plane, &dev->mode_config.plane_list, head) {
11756 intel_plane = to_intel_plane(plane);
11757 if (intel_plane->pipe != crtc->pipe)
11758 continue;
11759
11760 state = to_intel_plane_state(plane->state);
11761 fb = state->base.fb;
11762 if (!fb) {
11763 DRM_DEBUG_KMS("%s PLANE:%d plane: %u.%u idx: %d "
11764 "disabled, scaler_id = %d\n",
11765 plane->type == DRM_PLANE_TYPE_CURSOR ? "CURSOR" : "STANDARD",
11766 plane->base.id, intel_plane->pipe,
11767 (crtc->base.primary == plane) ? 0 : intel_plane->plane + 1,
11768 drm_plane_index(plane), state->scaler_id);
11769 continue;
11770 }
11771
11772 DRM_DEBUG_KMS("%s PLANE:%d plane: %u.%u idx: %d enabled",
11773 plane->type == DRM_PLANE_TYPE_CURSOR ? "CURSOR" : "STANDARD",
11774 plane->base.id, intel_plane->pipe,
11775 crtc->base.primary == plane ? 0 : intel_plane->plane + 1,
11776 drm_plane_index(plane));
11777 DRM_DEBUG_KMS("\tFB:%d, fb = %ux%u format = 0x%x",
11778 fb->base.id, fb->width, fb->height, fb->pixel_format);
11779 DRM_DEBUG_KMS("\tscaler:%d src (%u, %u) %ux%u dst (%u, %u) %ux%u\n",
11780 state->scaler_id,
11781 state->src.x1 >> 16, state->src.y1 >> 16,
11782 drm_rect_width(&state->src) >> 16,
11783 drm_rect_height(&state->src) >> 16,
11784 state->dst.x1, state->dst.y1,
11785 drm_rect_width(&state->dst), drm_rect_height(&state->dst));
11786 }
c0b03411
DV
11787}
11788
bc079e8b
VS
11789static bool encoders_cloneable(const struct intel_encoder *a,
11790 const struct intel_encoder *b)
accfc0c5 11791{
bc079e8b
VS
11792 /* masks could be asymmetric, so check both ways */
11793 return a == b || (a->cloneable & (1 << b->type) &&
11794 b->cloneable & (1 << a->type));
11795}
11796
98a221da
ACO
11797static bool check_single_encoder_cloning(struct drm_atomic_state *state,
11798 struct intel_crtc *crtc,
bc079e8b
VS
11799 struct intel_encoder *encoder)
11800{
bc079e8b 11801 struct intel_encoder *source_encoder;
da3ced29 11802 struct drm_connector *connector;
98a221da
ACO
11803 struct drm_connector_state *connector_state;
11804 int i;
bc079e8b 11805
da3ced29 11806 for_each_connector_in_state(state, connector, connector_state, i) {
98a221da 11807 if (connector_state->crtc != &crtc->base)
bc079e8b
VS
11808 continue;
11809
98a221da
ACO
11810 source_encoder =
11811 to_intel_encoder(connector_state->best_encoder);
bc079e8b
VS
11812 if (!encoders_cloneable(encoder, source_encoder))
11813 return false;
11814 }
11815
11816 return true;
11817}
11818
98a221da
ACO
11819static bool check_encoder_cloning(struct drm_atomic_state *state,
11820 struct intel_crtc *crtc)
bc079e8b 11821{
accfc0c5 11822 struct intel_encoder *encoder;
da3ced29 11823 struct drm_connector *connector;
98a221da
ACO
11824 struct drm_connector_state *connector_state;
11825 int i;
accfc0c5 11826
da3ced29 11827 for_each_connector_in_state(state, connector, connector_state, i) {
98a221da
ACO
11828 if (connector_state->crtc != &crtc->base)
11829 continue;
11830
11831 encoder = to_intel_encoder(connector_state->best_encoder);
11832 if (!check_single_encoder_cloning(state, crtc, encoder))
bc079e8b 11833 return false;
accfc0c5
DV
11834 }
11835
bc079e8b 11836 return true;
accfc0c5
DV
11837}
11838
5448a00d 11839static bool check_digital_port_conflicts(struct drm_atomic_state *state)
00f0b378 11840{
5448a00d
ACO
11841 struct drm_device *dev = state->dev;
11842 struct intel_encoder *encoder;
da3ced29 11843 struct drm_connector *connector;
5448a00d 11844 struct drm_connector_state *connector_state;
00f0b378 11845 unsigned int used_ports = 0;
5448a00d 11846 int i;
00f0b378
VS
11847
11848 /*
11849 * Walk the connector list instead of the encoder
11850 * list to detect the problem on ddi platforms
11851 * where there's just one encoder per digital port.
11852 */
da3ced29 11853 for_each_connector_in_state(state, connector, connector_state, i) {
5448a00d 11854 if (!connector_state->best_encoder)
00f0b378
VS
11855 continue;
11856
5448a00d
ACO
11857 encoder = to_intel_encoder(connector_state->best_encoder);
11858
11859 WARN_ON(!connector_state->crtc);
00f0b378
VS
11860
11861 switch (encoder->type) {
11862 unsigned int port_mask;
11863 case INTEL_OUTPUT_UNKNOWN:
11864 if (WARN_ON(!HAS_DDI(dev)))
11865 break;
11866 case INTEL_OUTPUT_DISPLAYPORT:
11867 case INTEL_OUTPUT_HDMI:
11868 case INTEL_OUTPUT_EDP:
11869 port_mask = 1 << enc_to_dig_port(&encoder->base)->port;
11870
11871 /* the same port mustn't appear more than once */
11872 if (used_ports & port_mask)
11873 return false;
11874
11875 used_ports |= port_mask;
11876 default:
11877 break;
11878 }
11879 }
11880
11881 return true;
11882}
11883
83a57153
ACO
11884static void
11885clear_intel_crtc_state(struct intel_crtc_state *crtc_state)
11886{
11887 struct drm_crtc_state tmp_state;
663a3640 11888 struct intel_crtc_scaler_state scaler_state;
4978cc93
ACO
11889 struct intel_dpll_hw_state dpll_hw_state;
11890 enum intel_dpll_id shared_dpll;
8504c74c 11891 uint32_t ddi_pll_sel;
83a57153 11892
7546a384
ACO
11893 /* FIXME: before the switch to atomic started, a new pipe_config was
11894 * kzalloc'd. Code that depends on any field being zero should be
11895 * fixed, so that the crtc_state can be safely duplicated. For now,
11896 * only fields that are know to not cause problems are preserved. */
11897
83a57153 11898 tmp_state = crtc_state->base;
663a3640 11899 scaler_state = crtc_state->scaler_state;
4978cc93
ACO
11900 shared_dpll = crtc_state->shared_dpll;
11901 dpll_hw_state = crtc_state->dpll_hw_state;
8504c74c 11902 ddi_pll_sel = crtc_state->ddi_pll_sel;
4978cc93 11903
83a57153 11904 memset(crtc_state, 0, sizeof *crtc_state);
4978cc93 11905
83a57153 11906 crtc_state->base = tmp_state;
663a3640 11907 crtc_state->scaler_state = scaler_state;
4978cc93
ACO
11908 crtc_state->shared_dpll = shared_dpll;
11909 crtc_state->dpll_hw_state = dpll_hw_state;
8504c74c 11910 crtc_state->ddi_pll_sel = ddi_pll_sel;
83a57153
ACO
11911}
11912
548ee15b 11913static int
b8cecdf5 11914intel_modeset_pipe_config(struct drm_crtc *crtc,
548ee15b
ACO
11915 struct drm_atomic_state *state,
11916 struct intel_crtc_state *pipe_config)
ee7b9f93 11917{
7758a113 11918 struct intel_encoder *encoder;
da3ced29 11919 struct drm_connector *connector;
0b901879 11920 struct drm_connector_state *connector_state;
d328c9d7 11921 int base_bpp, ret = -EINVAL;
0b901879 11922 int i;
e29c22c0 11923 bool retry = true;
ee7b9f93 11924
98a221da 11925 if (!check_encoder_cloning(state, to_intel_crtc(crtc))) {
accfc0c5 11926 DRM_DEBUG_KMS("rejecting invalid cloning configuration\n");
548ee15b 11927 return -EINVAL;
accfc0c5
DV
11928 }
11929
5448a00d 11930 if (!check_digital_port_conflicts(state)) {
00f0b378 11931 DRM_DEBUG_KMS("rejecting conflicting digital port configuration\n");
548ee15b 11932 return -EINVAL;
00f0b378
VS
11933 }
11934
83a57153 11935 clear_intel_crtc_state(pipe_config);
7758a113 11936
e143a21c
DV
11937 pipe_config->cpu_transcoder =
11938 (enum transcoder) to_intel_crtc(crtc)->pipe;
b8cecdf5 11939
2960bc9c
ID
11940 /*
11941 * Sanitize sync polarity flags based on requested ones. If neither
11942 * positive or negative polarity is requested, treat this as meaning
11943 * negative polarity.
11944 */
2d112de7 11945 if (!(pipe_config->base.adjusted_mode.flags &
2960bc9c 11946 (DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NHSYNC)))
2d112de7 11947 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_NHSYNC;
2960bc9c 11948
2d112de7 11949 if (!(pipe_config->base.adjusted_mode.flags &
2960bc9c 11950 (DRM_MODE_FLAG_PVSYNC | DRM_MODE_FLAG_NVSYNC)))
2d112de7 11951 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_NVSYNC;
2960bc9c 11952
050f7aeb
DV
11953 /* Compute a starting value for pipe_config->pipe_bpp taking the source
11954 * plane pixel format and any sink constraints into account. Returns the
11955 * source plane bpp so that dithering can be selected on mismatches
11956 * after encoders and crtc also have had their say. */
d328c9d7
DV
11957 base_bpp = compute_baseline_pipe_bpp(to_intel_crtc(crtc),
11958 pipe_config);
11959 if (base_bpp < 0)
4e53c2e0
DV
11960 goto fail;
11961
e41a56be
VS
11962 /*
11963 * Determine the real pipe dimensions. Note that stereo modes can
11964 * increase the actual pipe size due to the frame doubling and
11965 * insertion of additional space for blanks between the frame. This
11966 * is stored in the crtc timings. We use the requested mode to do this
11967 * computation to clearly distinguish it from the adjusted mode, which
11968 * can be changed by the connectors in the below retry loop.
11969 */
2d112de7 11970 drm_crtc_get_hv_timing(&pipe_config->base.mode,
ecb7e16b
GP
11971 &pipe_config->pipe_src_w,
11972 &pipe_config->pipe_src_h);
e41a56be 11973
e29c22c0 11974encoder_retry:
ef1b460d 11975 /* Ensure the port clock defaults are reset when retrying. */
ff9a6750 11976 pipe_config->port_clock = 0;
ef1b460d 11977 pipe_config->pixel_multiplier = 1;
ff9a6750 11978
135c81b8 11979 /* Fill in default crtc timings, allow encoders to overwrite them. */
2d112de7
ACO
11980 drm_mode_set_crtcinfo(&pipe_config->base.adjusted_mode,
11981 CRTC_STEREO_DOUBLE);
135c81b8 11982
7758a113
DV
11983 /* Pass our mode to the connectors and the CRTC to give them a chance to
11984 * adjust it according to limitations or connector properties, and also
11985 * a chance to reject the mode entirely.
47f1c6c9 11986 */
da3ced29 11987 for_each_connector_in_state(state, connector, connector_state, i) {
0b901879 11988 if (connector_state->crtc != crtc)
7758a113 11989 continue;
7ae89233 11990
0b901879
ACO
11991 encoder = to_intel_encoder(connector_state->best_encoder);
11992
efea6e8e
DV
11993 if (!(encoder->compute_config(encoder, pipe_config))) {
11994 DRM_DEBUG_KMS("Encoder config failure\n");
7758a113
DV
11995 goto fail;
11996 }
ee7b9f93 11997 }
47f1c6c9 11998
ff9a6750
DV
11999 /* Set default port clock if not overwritten by the encoder. Needs to be
12000 * done afterwards in case the encoder adjusts the mode. */
12001 if (!pipe_config->port_clock)
2d112de7 12002 pipe_config->port_clock = pipe_config->base.adjusted_mode.crtc_clock
241bfc38 12003 * pipe_config->pixel_multiplier;
ff9a6750 12004
a43f6e0f 12005 ret = intel_crtc_compute_config(to_intel_crtc(crtc), pipe_config);
e29c22c0 12006 if (ret < 0) {
7758a113
DV
12007 DRM_DEBUG_KMS("CRTC fixup failed\n");
12008 goto fail;
ee7b9f93 12009 }
e29c22c0
DV
12010
12011 if (ret == RETRY) {
12012 if (WARN(!retry, "loop in pipe configuration computation\n")) {
12013 ret = -EINVAL;
12014 goto fail;
12015 }
12016
12017 DRM_DEBUG_KMS("CRTC bw constrained, retrying\n");
12018 retry = false;
12019 goto encoder_retry;
12020 }
12021
d328c9d7 12022 pipe_config->dither = pipe_config->pipe_bpp != base_bpp;
4e53c2e0 12023 DRM_DEBUG_KMS("plane bpp: %i, pipe bpp: %i, dithering: %i\n",
d328c9d7 12024 base_bpp, pipe_config->pipe_bpp, pipe_config->dither);
4e53c2e0 12025
548ee15b 12026 return 0;
7758a113 12027fail:
548ee15b 12028 return ret;
ee7b9f93 12029}
47f1c6c9 12030
ea9d758d 12031static bool intel_crtc_in_use(struct drm_crtc *crtc)
f6e5b160 12032{
ea9d758d 12033 struct drm_encoder *encoder;
f6e5b160 12034 struct drm_device *dev = crtc->dev;
f6e5b160 12035
ea9d758d
DV
12036 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head)
12037 if (encoder->crtc == crtc)
12038 return true;
12039
12040 return false;
12041}
12042
0a9ab303
ACO
12043static bool
12044needs_modeset(struct drm_crtc_state *state)
12045{
12046 return state->mode_changed || state->active_changed;
12047}
12048
ea9d758d 12049static void
0a9ab303 12050intel_modeset_update_state(struct drm_atomic_state *state)
ea9d758d 12051{
0a9ab303 12052 struct drm_device *dev = state->dev;
ba41c0de 12053 struct drm_i915_private *dev_priv = dev->dev_private;
ea9d758d 12054 struct intel_encoder *intel_encoder;
0a9ab303
ACO
12055 struct drm_crtc *crtc;
12056 struct drm_crtc_state *crtc_state;
ea9d758d 12057 struct drm_connector *connector;
0a9ab303 12058 int i;
ea9d758d 12059
ba41c0de
DV
12060 intel_shared_dpll_commit(dev_priv);
12061
b2784e15 12062 for_each_intel_encoder(dev, intel_encoder) {
ea9d758d
DV
12063 if (!intel_encoder->base.crtc)
12064 continue;
12065
bd4b4827
ACO
12066 for_each_crtc_in_state(state, crtc, crtc_state, i) {
12067 if (crtc != intel_encoder->base.crtc)
12068 continue;
0a9ab303 12069
bd4b4827
ACO
12070 if (crtc_state->enable && needs_modeset(crtc_state))
12071 intel_encoder->connectors_active = false;
ea9d758d 12072
bd4b4827
ACO
12073 break;
12074 }
ea9d758d
DV
12075 }
12076
a821fc46
ACO
12077 drm_atomic_helper_swap_state(state->dev, state);
12078 intel_modeset_fixup_state(state);
ea9d758d 12079
7668851f 12080 /* Double check state. */
0a9ab303
ACO
12081 for_each_crtc(dev, crtc) {
12082 WARN_ON(crtc->state->enable != intel_crtc_in_use(crtc));
ea9d758d
DV
12083 }
12084
12085 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
12086 if (!connector->encoder || !connector->encoder->crtc)
12087 continue;
12088
bd4b4827
ACO
12089 for_each_crtc_in_state(state, crtc, crtc_state, i) {
12090 if (crtc != connector->encoder->crtc)
12091 continue;
0a9ab303 12092
bd4b4827
ACO
12093 if (crtc->state->enable && needs_modeset(crtc->state)) {
12094 struct drm_property *dpms_property =
12095 dev->mode_config.dpms_property;
ea9d758d 12096
bd4b4827
ACO
12097 connector->dpms = DRM_MODE_DPMS_ON;
12098 drm_object_property_set_value(&connector->base,
12099 dpms_property,
12100 DRM_MODE_DPMS_ON);
68d34720 12101
bd4b4827
ACO
12102 intel_encoder = to_intel_encoder(connector->encoder);
12103 intel_encoder->connectors_active = true;
12104 }
ea9d758d 12105
bd4b4827 12106 break;
ea9d758d
DV
12107 }
12108 }
12109
12110}
12111
3bd26263 12112static bool intel_fuzzy_clock_check(int clock1, int clock2)
f1f644dc 12113{
3bd26263 12114 int diff;
f1f644dc
JB
12115
12116 if (clock1 == clock2)
12117 return true;
12118
12119 if (!clock1 || !clock2)
12120 return false;
12121
12122 diff = abs(clock1 - clock2);
12123
12124 if (((((diff + clock1 + clock2) * 100)) / (clock1 + clock2)) < 105)
12125 return true;
12126
12127 return false;
12128}
12129
25c5b266
DV
12130#define for_each_intel_crtc_masked(dev, mask, intel_crtc) \
12131 list_for_each_entry((intel_crtc), \
12132 &(dev)->mode_config.crtc_list, \
12133 base.head) \
0973f18f 12134 if (mask & (1 <<(intel_crtc)->pipe))
25c5b266 12135
0e8ffe1b 12136static bool
2fa2fe9a 12137intel_pipe_config_compare(struct drm_device *dev,
5cec258b
ACO
12138 struct intel_crtc_state *current_config,
12139 struct intel_crtc_state *pipe_config)
0e8ffe1b 12140{
66e985c0
DV
12141#define PIPE_CONF_CHECK_X(name) \
12142 if (current_config->name != pipe_config->name) { \
12143 DRM_ERROR("mismatch in " #name " " \
12144 "(expected 0x%08x, found 0x%08x)\n", \
12145 current_config->name, \
12146 pipe_config->name); \
12147 return false; \
12148 }
12149
08a24034
DV
12150#define PIPE_CONF_CHECK_I(name) \
12151 if (current_config->name != pipe_config->name) { \
12152 DRM_ERROR("mismatch in " #name " " \
12153 "(expected %i, found %i)\n", \
12154 current_config->name, \
12155 pipe_config->name); \
12156 return false; \
88adfff1
DV
12157 }
12158
b95af8be
VK
12159/* This is required for BDW+ where there is only one set of registers for
12160 * switching between high and low RR.
12161 * This macro can be used whenever a comparison has to be made between one
12162 * hw state and multiple sw state variables.
12163 */
12164#define PIPE_CONF_CHECK_I_ALT(name, alt_name) \
12165 if ((current_config->name != pipe_config->name) && \
12166 (current_config->alt_name != pipe_config->name)) { \
12167 DRM_ERROR("mismatch in " #name " " \
12168 "(expected %i or %i, found %i)\n", \
12169 current_config->name, \
12170 current_config->alt_name, \
12171 pipe_config->name); \
12172 return false; \
12173 }
12174
1bd1bd80
DV
12175#define PIPE_CONF_CHECK_FLAGS(name, mask) \
12176 if ((current_config->name ^ pipe_config->name) & (mask)) { \
6f02488e 12177 DRM_ERROR("mismatch in " #name "(" #mask ") " \
1bd1bd80
DV
12178 "(expected %i, found %i)\n", \
12179 current_config->name & (mask), \
12180 pipe_config->name & (mask)); \
12181 return false; \
12182 }
12183
5e550656
VS
12184#define PIPE_CONF_CHECK_CLOCK_FUZZY(name) \
12185 if (!intel_fuzzy_clock_check(current_config->name, pipe_config->name)) { \
12186 DRM_ERROR("mismatch in " #name " " \
12187 "(expected %i, found %i)\n", \
12188 current_config->name, \
12189 pipe_config->name); \
12190 return false; \
12191 }
12192
bb760063
DV
12193#define PIPE_CONF_QUIRK(quirk) \
12194 ((current_config->quirks | pipe_config->quirks) & (quirk))
12195
eccb140b
DV
12196 PIPE_CONF_CHECK_I(cpu_transcoder);
12197
08a24034
DV
12198 PIPE_CONF_CHECK_I(has_pch_encoder);
12199 PIPE_CONF_CHECK_I(fdi_lanes);
72419203
DV
12200 PIPE_CONF_CHECK_I(fdi_m_n.gmch_m);
12201 PIPE_CONF_CHECK_I(fdi_m_n.gmch_n);
12202 PIPE_CONF_CHECK_I(fdi_m_n.link_m);
12203 PIPE_CONF_CHECK_I(fdi_m_n.link_n);
12204 PIPE_CONF_CHECK_I(fdi_m_n.tu);
08a24034 12205
eb14cb74 12206 PIPE_CONF_CHECK_I(has_dp_encoder);
b95af8be
VK
12207
12208 if (INTEL_INFO(dev)->gen < 8) {
12209 PIPE_CONF_CHECK_I(dp_m_n.gmch_m);
12210 PIPE_CONF_CHECK_I(dp_m_n.gmch_n);
12211 PIPE_CONF_CHECK_I(dp_m_n.link_m);
12212 PIPE_CONF_CHECK_I(dp_m_n.link_n);
12213 PIPE_CONF_CHECK_I(dp_m_n.tu);
12214
12215 if (current_config->has_drrs) {
12216 PIPE_CONF_CHECK_I(dp_m2_n2.gmch_m);
12217 PIPE_CONF_CHECK_I(dp_m2_n2.gmch_n);
12218 PIPE_CONF_CHECK_I(dp_m2_n2.link_m);
12219 PIPE_CONF_CHECK_I(dp_m2_n2.link_n);
12220 PIPE_CONF_CHECK_I(dp_m2_n2.tu);
12221 }
12222 } else {
12223 PIPE_CONF_CHECK_I_ALT(dp_m_n.gmch_m, dp_m2_n2.gmch_m);
12224 PIPE_CONF_CHECK_I_ALT(dp_m_n.gmch_n, dp_m2_n2.gmch_n);
12225 PIPE_CONF_CHECK_I_ALT(dp_m_n.link_m, dp_m2_n2.link_m);
12226 PIPE_CONF_CHECK_I_ALT(dp_m_n.link_n, dp_m2_n2.link_n);
12227 PIPE_CONF_CHECK_I_ALT(dp_m_n.tu, dp_m2_n2.tu);
12228 }
eb14cb74 12229
2d112de7
ACO
12230 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hdisplay);
12231 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_htotal);
12232 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hblank_start);
12233 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hblank_end);
12234 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hsync_start);
12235 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hsync_end);
1bd1bd80 12236
2d112de7
ACO
12237 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vdisplay);
12238 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vtotal);
12239 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vblank_start);
12240 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vblank_end);
12241 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vsync_start);
12242 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vsync_end);
1bd1bd80 12243
c93f54cf 12244 PIPE_CONF_CHECK_I(pixel_multiplier);
6897b4b5 12245 PIPE_CONF_CHECK_I(has_hdmi_sink);
b5a9fa09
DV
12246 if ((INTEL_INFO(dev)->gen < 8 && !IS_HASWELL(dev)) ||
12247 IS_VALLEYVIEW(dev))
12248 PIPE_CONF_CHECK_I(limited_color_range);
e43823ec 12249 PIPE_CONF_CHECK_I(has_infoframe);
6c49f241 12250
9ed109a7
DV
12251 PIPE_CONF_CHECK_I(has_audio);
12252
2d112de7 12253 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
1bd1bd80
DV
12254 DRM_MODE_FLAG_INTERLACE);
12255
bb760063 12256 if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS)) {
2d112de7 12257 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
bb760063 12258 DRM_MODE_FLAG_PHSYNC);
2d112de7 12259 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
bb760063 12260 DRM_MODE_FLAG_NHSYNC);
2d112de7 12261 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
bb760063 12262 DRM_MODE_FLAG_PVSYNC);
2d112de7 12263 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
bb760063
DV
12264 DRM_MODE_FLAG_NVSYNC);
12265 }
045ac3b5 12266
37327abd
VS
12267 PIPE_CONF_CHECK_I(pipe_src_w);
12268 PIPE_CONF_CHECK_I(pipe_src_h);
1bd1bd80 12269
9953599b
DV
12270 /*
12271 * FIXME: BIOS likes to set up a cloned config with lvds+external
12272 * screen. Since we don't yet re-compute the pipe config when moving
12273 * just the lvds port away to another pipe the sw tracking won't match.
12274 *
12275 * Proper atomic modesets with recomputed global state will fix this.
12276 * Until then just don't check gmch state for inherited modes.
12277 */
12278 if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_INHERITED_MODE)) {
12279 PIPE_CONF_CHECK_I(gmch_pfit.control);
12280 /* pfit ratios are autocomputed by the hw on gen4+ */
12281 if (INTEL_INFO(dev)->gen < 4)
12282 PIPE_CONF_CHECK_I(gmch_pfit.pgm_ratios);
12283 PIPE_CONF_CHECK_I(gmch_pfit.lvds_border_bits);
12284 }
12285
fd4daa9c
CW
12286 PIPE_CONF_CHECK_I(pch_pfit.enabled);
12287 if (current_config->pch_pfit.enabled) {
12288 PIPE_CONF_CHECK_I(pch_pfit.pos);
12289 PIPE_CONF_CHECK_I(pch_pfit.size);
12290 }
2fa2fe9a 12291
a1b2278e
CK
12292 PIPE_CONF_CHECK_I(scaler_state.scaler_id);
12293
e59150dc
JB
12294 /* BDW+ don't expose a synchronous way to read the state */
12295 if (IS_HASWELL(dev))
12296 PIPE_CONF_CHECK_I(ips_enabled);
42db64ef 12297
282740f7
VS
12298 PIPE_CONF_CHECK_I(double_wide);
12299
26804afd
DV
12300 PIPE_CONF_CHECK_X(ddi_pll_sel);
12301
c0d43d62 12302 PIPE_CONF_CHECK_I(shared_dpll);
66e985c0 12303 PIPE_CONF_CHECK_X(dpll_hw_state.dpll);
8bcc2795 12304 PIPE_CONF_CHECK_X(dpll_hw_state.dpll_md);
66e985c0
DV
12305 PIPE_CONF_CHECK_X(dpll_hw_state.fp0);
12306 PIPE_CONF_CHECK_X(dpll_hw_state.fp1);
d452c5b6 12307 PIPE_CONF_CHECK_X(dpll_hw_state.wrpll);
3f4cd19f
DL
12308 PIPE_CONF_CHECK_X(dpll_hw_state.ctrl1);
12309 PIPE_CONF_CHECK_X(dpll_hw_state.cfgcr1);
12310 PIPE_CONF_CHECK_X(dpll_hw_state.cfgcr2);
c0d43d62 12311
42571aef
VS
12312 if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5)
12313 PIPE_CONF_CHECK_I(pipe_bpp);
12314
2d112de7 12315 PIPE_CONF_CHECK_CLOCK_FUZZY(base.adjusted_mode.crtc_clock);
a9a7e98a 12316 PIPE_CONF_CHECK_CLOCK_FUZZY(port_clock);
5e550656 12317
66e985c0 12318#undef PIPE_CONF_CHECK_X
08a24034 12319#undef PIPE_CONF_CHECK_I
b95af8be 12320#undef PIPE_CONF_CHECK_I_ALT
1bd1bd80 12321#undef PIPE_CONF_CHECK_FLAGS
5e550656 12322#undef PIPE_CONF_CHECK_CLOCK_FUZZY
bb760063 12323#undef PIPE_CONF_QUIRK
88adfff1 12324
0e8ffe1b
DV
12325 return true;
12326}
12327
08db6652
DL
12328static void check_wm_state(struct drm_device *dev)
12329{
12330 struct drm_i915_private *dev_priv = dev->dev_private;
12331 struct skl_ddb_allocation hw_ddb, *sw_ddb;
12332 struct intel_crtc *intel_crtc;
12333 int plane;
12334
12335 if (INTEL_INFO(dev)->gen < 9)
12336 return;
12337
12338 skl_ddb_get_hw_state(dev_priv, &hw_ddb);
12339 sw_ddb = &dev_priv->wm.skl_hw.ddb;
12340
12341 for_each_intel_crtc(dev, intel_crtc) {
12342 struct skl_ddb_entry *hw_entry, *sw_entry;
12343 const enum pipe pipe = intel_crtc->pipe;
12344
12345 if (!intel_crtc->active)
12346 continue;
12347
12348 /* planes */
dd740780 12349 for_each_plane(dev_priv, pipe, plane) {
08db6652
DL
12350 hw_entry = &hw_ddb.plane[pipe][plane];
12351 sw_entry = &sw_ddb->plane[pipe][plane];
12352
12353 if (skl_ddb_entry_equal(hw_entry, sw_entry))
12354 continue;
12355
12356 DRM_ERROR("mismatch in DDB state pipe %c plane %d "
12357 "(expected (%u,%u), found (%u,%u))\n",
12358 pipe_name(pipe), plane + 1,
12359 sw_entry->start, sw_entry->end,
12360 hw_entry->start, hw_entry->end);
12361 }
12362
12363 /* cursor */
12364 hw_entry = &hw_ddb.cursor[pipe];
12365 sw_entry = &sw_ddb->cursor[pipe];
12366
12367 if (skl_ddb_entry_equal(hw_entry, sw_entry))
12368 continue;
12369
12370 DRM_ERROR("mismatch in DDB state pipe %c cursor "
12371 "(expected (%u,%u), found (%u,%u))\n",
12372 pipe_name(pipe),
12373 sw_entry->start, sw_entry->end,
12374 hw_entry->start, hw_entry->end);
12375 }
12376}
12377
91d1b4bd
DV
12378static void
12379check_connector_state(struct drm_device *dev)
8af6cf88 12380{
8af6cf88
DV
12381 struct intel_connector *connector;
12382
3a3371ff 12383 for_each_intel_connector(dev, connector) {
8af6cf88
DV
12384 /* This also checks the encoder/connector hw state with the
12385 * ->get_hw_state callbacks. */
12386 intel_connector_check_state(connector);
12387
e2c719b7 12388 I915_STATE_WARN(&connector->new_encoder->base != connector->base.encoder,
8af6cf88
DV
12389 "connector's staged encoder doesn't match current encoder\n");
12390 }
91d1b4bd
DV
12391}
12392
12393static void
12394check_encoder_state(struct drm_device *dev)
12395{
12396 struct intel_encoder *encoder;
12397 struct intel_connector *connector;
8af6cf88 12398
b2784e15 12399 for_each_intel_encoder(dev, encoder) {
8af6cf88
DV
12400 bool enabled = false;
12401 bool active = false;
12402 enum pipe pipe, tracked_pipe;
12403
12404 DRM_DEBUG_KMS("[ENCODER:%d:%s]\n",
12405 encoder->base.base.id,
8e329a03 12406 encoder->base.name);
8af6cf88 12407
e2c719b7 12408 I915_STATE_WARN(&encoder->new_crtc->base != encoder->base.crtc,
8af6cf88 12409 "encoder's stage crtc doesn't match current crtc\n");
e2c719b7 12410 I915_STATE_WARN(encoder->connectors_active && !encoder->base.crtc,
8af6cf88
DV
12411 "encoder's active_connectors set, but no crtc\n");
12412
3a3371ff 12413 for_each_intel_connector(dev, connector) {
8af6cf88
DV
12414 if (connector->base.encoder != &encoder->base)
12415 continue;
12416 enabled = true;
12417 if (connector->base.dpms != DRM_MODE_DPMS_OFF)
12418 active = true;
12419 }
0e32b39c
DA
12420 /*
12421 * for MST connectors if we unplug the connector is gone
12422 * away but the encoder is still connected to a crtc
12423 * until a modeset happens in response to the hotplug.
12424 */
12425 if (!enabled && encoder->base.encoder_type == DRM_MODE_ENCODER_DPMST)
12426 continue;
12427
e2c719b7 12428 I915_STATE_WARN(!!encoder->base.crtc != enabled,
8af6cf88
DV
12429 "encoder's enabled state mismatch "
12430 "(expected %i, found %i)\n",
12431 !!encoder->base.crtc, enabled);
e2c719b7 12432 I915_STATE_WARN(active && !encoder->base.crtc,
8af6cf88
DV
12433 "active encoder with no crtc\n");
12434
e2c719b7 12435 I915_STATE_WARN(encoder->connectors_active != active,
8af6cf88
DV
12436 "encoder's computed active state doesn't match tracked active state "
12437 "(expected %i, found %i)\n", active, encoder->connectors_active);
12438
12439 active = encoder->get_hw_state(encoder, &pipe);
e2c719b7 12440 I915_STATE_WARN(active != encoder->connectors_active,
8af6cf88
DV
12441 "encoder's hw state doesn't match sw tracking "
12442 "(expected %i, found %i)\n",
12443 encoder->connectors_active, active);
12444
12445 if (!encoder->base.crtc)
12446 continue;
12447
12448 tracked_pipe = to_intel_crtc(encoder->base.crtc)->pipe;
e2c719b7 12449 I915_STATE_WARN(active && pipe != tracked_pipe,
8af6cf88
DV
12450 "active encoder's pipe doesn't match"
12451 "(expected %i, found %i)\n",
12452 tracked_pipe, pipe);
12453
12454 }
91d1b4bd
DV
12455}
12456
12457static void
12458check_crtc_state(struct drm_device *dev)
12459{
fbee40df 12460 struct drm_i915_private *dev_priv = dev->dev_private;
91d1b4bd
DV
12461 struct intel_crtc *crtc;
12462 struct intel_encoder *encoder;
5cec258b 12463 struct intel_crtc_state pipe_config;
8af6cf88 12464
d3fcc808 12465 for_each_intel_crtc(dev, crtc) {
8af6cf88
DV
12466 bool enabled = false;
12467 bool active = false;
12468
045ac3b5
JB
12469 memset(&pipe_config, 0, sizeof(pipe_config));
12470
8af6cf88
DV
12471 DRM_DEBUG_KMS("[CRTC:%d]\n",
12472 crtc->base.base.id);
12473
83d65738 12474 I915_STATE_WARN(crtc->active && !crtc->base.state->enable,
8af6cf88
DV
12475 "active crtc, but not enabled in sw tracking\n");
12476
b2784e15 12477 for_each_intel_encoder(dev, encoder) {
8af6cf88
DV
12478 if (encoder->base.crtc != &crtc->base)
12479 continue;
12480 enabled = true;
12481 if (encoder->connectors_active)
12482 active = true;
12483 }
6c49f241 12484
e2c719b7 12485 I915_STATE_WARN(active != crtc->active,
8af6cf88
DV
12486 "crtc's computed active state doesn't match tracked active state "
12487 "(expected %i, found %i)\n", active, crtc->active);
83d65738 12488 I915_STATE_WARN(enabled != crtc->base.state->enable,
8af6cf88 12489 "crtc's computed enabled state doesn't match tracked enabled state "
83d65738
MR
12490 "(expected %i, found %i)\n", enabled,
12491 crtc->base.state->enable);
8af6cf88 12492
0e8ffe1b
DV
12493 active = dev_priv->display.get_pipe_config(crtc,
12494 &pipe_config);
d62cf62a 12495
b6b5d049
VS
12496 /* hw state is inconsistent with the pipe quirk */
12497 if ((crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
12498 (crtc->pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
d62cf62a
DV
12499 active = crtc->active;
12500
b2784e15 12501 for_each_intel_encoder(dev, encoder) {
3eaba51c 12502 enum pipe pipe;
6c49f241
DV
12503 if (encoder->base.crtc != &crtc->base)
12504 continue;
1d37b689 12505 if (encoder->get_hw_state(encoder, &pipe))
6c49f241
DV
12506 encoder->get_config(encoder, &pipe_config);
12507 }
12508
e2c719b7 12509 I915_STATE_WARN(crtc->active != active,
0e8ffe1b
DV
12510 "crtc active state doesn't match with hw state "
12511 "(expected %i, found %i)\n", crtc->active, active);
12512
c0b03411 12513 if (active &&
6e3c9717 12514 !intel_pipe_config_compare(dev, crtc->config, &pipe_config)) {
e2c719b7 12515 I915_STATE_WARN(1, "pipe state doesn't match!\n");
c0b03411
DV
12516 intel_dump_pipe_config(crtc, &pipe_config,
12517 "[hw state]");
6e3c9717 12518 intel_dump_pipe_config(crtc, crtc->config,
c0b03411
DV
12519 "[sw state]");
12520 }
8af6cf88
DV
12521 }
12522}
12523
91d1b4bd
DV
12524static void
12525check_shared_dpll_state(struct drm_device *dev)
12526{
fbee40df 12527 struct drm_i915_private *dev_priv = dev->dev_private;
91d1b4bd
DV
12528 struct intel_crtc *crtc;
12529 struct intel_dpll_hw_state dpll_hw_state;
12530 int i;
5358901f
DV
12531
12532 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
12533 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
12534 int enabled_crtcs = 0, active_crtcs = 0;
12535 bool active;
12536
12537 memset(&dpll_hw_state, 0, sizeof(dpll_hw_state));
12538
12539 DRM_DEBUG_KMS("%s\n", pll->name);
12540
12541 active = pll->get_hw_state(dev_priv, pll, &dpll_hw_state);
12542
e2c719b7 12543 I915_STATE_WARN(pll->active > hweight32(pll->config.crtc_mask),
5358901f 12544 "more active pll users than references: %i vs %i\n",
3e369b76 12545 pll->active, hweight32(pll->config.crtc_mask));
e2c719b7 12546 I915_STATE_WARN(pll->active && !pll->on,
5358901f 12547 "pll in active use but not on in sw tracking\n");
e2c719b7 12548 I915_STATE_WARN(pll->on && !pll->active,
35c95375 12549 "pll in on but not on in use in sw tracking\n");
e2c719b7 12550 I915_STATE_WARN(pll->on != active,
5358901f
DV
12551 "pll on state mismatch (expected %i, found %i)\n",
12552 pll->on, active);
12553
d3fcc808 12554 for_each_intel_crtc(dev, crtc) {
83d65738 12555 if (crtc->base.state->enable && intel_crtc_to_shared_dpll(crtc) == pll)
5358901f
DV
12556 enabled_crtcs++;
12557 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll)
12558 active_crtcs++;
12559 }
e2c719b7 12560 I915_STATE_WARN(pll->active != active_crtcs,
5358901f
DV
12561 "pll active crtcs mismatch (expected %i, found %i)\n",
12562 pll->active, active_crtcs);
e2c719b7 12563 I915_STATE_WARN(hweight32(pll->config.crtc_mask) != enabled_crtcs,
5358901f 12564 "pll enabled crtcs mismatch (expected %i, found %i)\n",
3e369b76 12565 hweight32(pll->config.crtc_mask), enabled_crtcs);
66e985c0 12566
e2c719b7 12567 I915_STATE_WARN(pll->on && memcmp(&pll->config.hw_state, &dpll_hw_state,
66e985c0
DV
12568 sizeof(dpll_hw_state)),
12569 "pll hw state mismatch\n");
5358901f 12570 }
8af6cf88
DV
12571}
12572
91d1b4bd
DV
12573void
12574intel_modeset_check_state(struct drm_device *dev)
12575{
08db6652 12576 check_wm_state(dev);
91d1b4bd
DV
12577 check_connector_state(dev);
12578 check_encoder_state(dev);
12579 check_crtc_state(dev);
12580 check_shared_dpll_state(dev);
12581}
12582
5cec258b 12583void ironlake_check_encoder_dotclock(const struct intel_crtc_state *pipe_config,
18442d08
VS
12584 int dotclock)
12585{
12586 /*
12587 * FDI already provided one idea for the dotclock.
12588 * Yell if the encoder disagrees.
12589 */
2d112de7 12590 WARN(!intel_fuzzy_clock_check(pipe_config->base.adjusted_mode.crtc_clock, dotclock),
18442d08 12591 "FDI dotclock and encoder dotclock mismatch, fdi: %i, encoder: %i\n",
2d112de7 12592 pipe_config->base.adjusted_mode.crtc_clock, dotclock);
18442d08
VS
12593}
12594
80715b2f
VS
12595static void update_scanline_offset(struct intel_crtc *crtc)
12596{
12597 struct drm_device *dev = crtc->base.dev;
12598
12599 /*
12600 * The scanline counter increments at the leading edge of hsync.
12601 *
12602 * On most platforms it starts counting from vtotal-1 on the
12603 * first active line. That means the scanline counter value is
12604 * always one less than what we would expect. Ie. just after
12605 * start of vblank, which also occurs at start of hsync (on the
12606 * last active line), the scanline counter will read vblank_start-1.
12607 *
12608 * On gen2 the scanline counter starts counting from 1 instead
12609 * of vtotal-1, so we have to subtract one (or rather add vtotal-1
12610 * to keep the value positive), instead of adding one.
12611 *
12612 * On HSW+ the behaviour of the scanline counter depends on the output
12613 * type. For DP ports it behaves like most other platforms, but on HDMI
12614 * there's an extra 1 line difference. So we need to add two instead of
12615 * one to the value.
12616 */
12617 if (IS_GEN2(dev)) {
6e3c9717 12618 const struct drm_display_mode *mode = &crtc->config->base.adjusted_mode;
80715b2f
VS
12619 int vtotal;
12620
12621 vtotal = mode->crtc_vtotal;
12622 if (mode->flags & DRM_MODE_FLAG_INTERLACE)
12623 vtotal /= 2;
12624
12625 crtc->scanline_offset = vtotal - 1;
12626 } else if (HAS_DDI(dev) &&
409ee761 12627 intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI)) {
80715b2f
VS
12628 crtc->scanline_offset = 2;
12629 } else
12630 crtc->scanline_offset = 1;
12631}
12632
5cec258b 12633static struct intel_crtc_state *
7f27126e 12634intel_modeset_compute_config(struct drm_crtc *crtc,
0a9ab303 12635 struct drm_atomic_state *state)
7f27126e 12636{
548ee15b 12637 struct intel_crtc_state *pipe_config;
0b901879
ACO
12638 int ret = 0;
12639
12640 ret = drm_atomic_add_affected_connectors(state, crtc);
12641 if (ret)
12642 return ERR_PTR(ret);
7f27126e 12643
8c7b5ccb
ACO
12644 ret = drm_atomic_helper_check_modeset(state->dev, state);
12645 if (ret)
12646 return ERR_PTR(ret);
7f27126e 12647
7f27126e
JB
12648 /*
12649 * Note this needs changes when we start tracking multiple modes
12650 * and crtcs. At that point we'll need to compute the whole config
12651 * (i.e. one pipe_config for each crtc) rather than just the one
12652 * for this crtc.
12653 */
548ee15b
ACO
12654 pipe_config = intel_atomic_get_crtc_state(state, to_intel_crtc(crtc));
12655 if (IS_ERR(pipe_config))
12656 return pipe_config;
83a57153 12657
4fed33f6 12658 if (!pipe_config->base.enable)
548ee15b 12659 return pipe_config;
7f27126e 12660
8c7b5ccb 12661 ret = intel_modeset_pipe_config(crtc, state, pipe_config);
548ee15b
ACO
12662 if (ret)
12663 return ERR_PTR(ret);
12664
8d8c9b51
ACO
12665 /* Check things that can only be changed through modeset */
12666 if (pipe_config->has_audio !=
12667 to_intel_crtc(crtc)->config->has_audio)
12668 pipe_config->base.mode_changed = true;
12669
12670 /*
12671 * Note we have an issue here with infoframes: current code
12672 * only updates them on the full mode set path per hw
12673 * requirements. So here we should be checking for any
12674 * required changes and forcing a mode set.
12675 */
12676
548ee15b 12677 intel_dump_pipe_config(to_intel_crtc(crtc), pipe_config,"[modeset]");
db7542dd 12678
8c7b5ccb
ACO
12679 ret = drm_atomic_helper_check_planes(state->dev, state);
12680 if (ret)
12681 return ERR_PTR(ret);
12682
548ee15b 12683 return pipe_config;
7f27126e
JB
12684}
12685
0a9ab303 12686static int __intel_set_mode_setup_plls(struct drm_atomic_state *state)
ed6739ef 12687{
225da59b 12688 struct drm_device *dev = state->dev;
ed6739ef 12689 struct drm_i915_private *dev_priv = to_i915(dev);
0a9ab303 12690 unsigned clear_pipes = 0;
ed6739ef 12691 struct intel_crtc *intel_crtc;
0a9ab303
ACO
12692 struct intel_crtc_state *intel_crtc_state;
12693 struct drm_crtc *crtc;
12694 struct drm_crtc_state *crtc_state;
ed6739ef 12695 int ret = 0;
0a9ab303 12696 int i;
ed6739ef
ACO
12697
12698 if (!dev_priv->display.crtc_compute_clock)
12699 return 0;
12700
0a9ab303
ACO
12701 for_each_crtc_in_state(state, crtc, crtc_state, i) {
12702 intel_crtc = to_intel_crtc(crtc);
4978cc93 12703 intel_crtc_state = to_intel_crtc_state(crtc_state);
0a9ab303 12704
4978cc93 12705 if (needs_modeset(crtc_state)) {
0a9ab303 12706 clear_pipes |= 1 << intel_crtc->pipe;
4978cc93 12707 intel_crtc_state->shared_dpll = DPLL_ID_PRIVATE;
4978cc93 12708 }
0a9ab303
ACO
12709 }
12710
ed6739ef
ACO
12711 ret = intel_shared_dpll_start_config(dev_priv, clear_pipes);
12712 if (ret)
12713 goto done;
12714
0a9ab303
ACO
12715 for_each_crtc_in_state(state, crtc, crtc_state, i) {
12716 if (!needs_modeset(crtc_state) || !crtc_state->enable)
225da59b
ACO
12717 continue;
12718
0a9ab303
ACO
12719 intel_crtc = to_intel_crtc(crtc);
12720 intel_crtc_state = to_intel_crtc_state(crtc_state);
12721
ed6739ef 12722 ret = dev_priv->display.crtc_compute_clock(intel_crtc,
0a9ab303 12723 intel_crtc_state);
ed6739ef
ACO
12724 if (ret) {
12725 intel_shared_dpll_abort_config(dev_priv);
12726 goto done;
12727 }
12728 }
12729
12730done:
12731 return ret;
12732}
12733
054518dd
ACO
12734/* Code that should eventually be part of atomic_check() */
12735static int __intel_set_mode_checks(struct drm_atomic_state *state)
12736{
12737 struct drm_device *dev = state->dev;
12738 int ret;
12739
12740 /*
12741 * See if the config requires any additional preparation, e.g.
12742 * to adjust global state with pipes off. We need to do this
12743 * here so we can get the modeset_pipe updated config for the new
12744 * mode set on this crtc. For other crtcs we need to use the
12745 * adjusted_mode bits in the crtc directly.
12746 */
12747 if (IS_VALLEYVIEW(dev) || IS_BROXTON(dev)) {
12748 ret = valleyview_modeset_global_pipes(state);
12749 if (ret)
12750 return ret;
12751 }
12752
12753 ret = __intel_set_mode_setup_plls(state);
12754 if (ret)
12755 return ret;
12756
12757 return 0;
12758}
12759
0a9ab303 12760static int __intel_set_mode(struct drm_crtc *modeset_crtc,
0a9ab303 12761 struct intel_crtc_state *pipe_config)
a6778b3c 12762{
0a9ab303 12763 struct drm_device *dev = modeset_crtc->dev;
fbee40df 12764 struct drm_i915_private *dev_priv = dev->dev_private;
304603f4 12765 struct drm_atomic_state *state = pipe_config->base.state;
0a9ab303
ACO
12766 struct drm_crtc *crtc;
12767 struct drm_crtc_state *crtc_state;
c0c36b94 12768 int ret = 0;
0a9ab303 12769 int i;
a6778b3c 12770
054518dd
ACO
12771 ret = __intel_set_mode_checks(state);
12772 if (ret < 0)
12773 return ret;
12774
d4afb8cc
ACO
12775 ret = drm_atomic_helper_prepare_planes(dev, state);
12776 if (ret)
12777 return ret;
12778
0a9ab303
ACO
12779 for_each_crtc_in_state(state, crtc, crtc_state, i) {
12780 if (!needs_modeset(crtc_state))
12781 continue;
460da916 12782
0a9ab303
ACO
12783 if (!crtc_state->enable) {
12784 intel_crtc_disable(crtc);
12785 } else if (crtc->state->enable) {
12786 intel_crtc_disable_planes(crtc);
12787 dev_priv->display.crtc_disable(crtc);
ce22dba9 12788 }
ea9d758d 12789 }
a6778b3c 12790
6c4c86f5
DV
12791 /* crtc->mode is already used by the ->mode_set callbacks, hence we need
12792 * to set it here already despite that we pass it down the callchain.
7f27126e
JB
12793 *
12794 * Note we'll need to fix this up when we start tracking multiple
12795 * pipes; here we assume a single modeset_pipe and only track the
12796 * single crtc and mode.
f6e5b160 12797 */
0a9ab303 12798 if (pipe_config->base.enable && needs_modeset(&pipe_config->base)) {
8c7b5ccb 12799 modeset_crtc->mode = pipe_config->base.mode;
c326c0a9
VS
12800
12801 /*
12802 * Calculate and store various constants which
12803 * are later needed by vblank and swap-completion
12804 * timestamping. They are derived from true hwmode.
12805 */
0a9ab303 12806 drm_calc_timestamping_constants(modeset_crtc,
2d112de7 12807 &pipe_config->base.adjusted_mode);
b8cecdf5 12808 }
7758a113 12809
ea9d758d
DV
12810 /* Only after disabling all output pipelines that will be changed can we
12811 * update the the output configuration. */
0a9ab303 12812 intel_modeset_update_state(state);
f6e5b160 12813
a821fc46
ACO
12814 /* The state has been swaped above, so state actually contains the
12815 * old state now. */
12816
304603f4 12817 modeset_update_crtc_power_domains(state);
47fab737 12818
d4afb8cc 12819 drm_atomic_helper_commit_planes(dev, state);
a6778b3c
DV
12820
12821 /* Now enable the clocks, plane, pipe, and connectors that we set up. */
0a9ab303 12822 for_each_crtc_in_state(state, crtc, crtc_state, i) {
a821fc46 12823 if (!needs_modeset(crtc->state) || !crtc->state->enable)
0a9ab303
ACO
12824 continue;
12825
12826 update_scanline_offset(to_intel_crtc(crtc));
80715b2f 12827
0a9ab303
ACO
12828 dev_priv->display.crtc_enable(crtc);
12829 intel_crtc_enable_planes(crtc);
80715b2f 12830 }
a6778b3c 12831
a6778b3c 12832 /* FIXME: add subpixel order */
83a57153 12833
d4afb8cc
ACO
12834 drm_atomic_helper_cleanup_planes(dev, state);
12835
2bfb4627
ACO
12836 drm_atomic_state_free(state);
12837
9eb45f22 12838 return 0;
f6e5b160
CW
12839}
12840
0a9ab303 12841static int intel_set_mode_with_config(struct drm_crtc *crtc,
0a9ab303 12842 struct intel_crtc_state *pipe_config)
f30da187
DV
12843{
12844 int ret;
12845
8c7b5ccb 12846 ret = __intel_set_mode(crtc, pipe_config);
f30da187
DV
12847
12848 if (ret == 0)
12849 intel_modeset_check_state(crtc->dev);
12850
12851 return ret;
12852}
12853
7f27126e 12854static int intel_set_mode(struct drm_crtc *crtc,
83a57153 12855 struct drm_atomic_state *state)
7f27126e 12856{
5cec258b 12857 struct intel_crtc_state *pipe_config;
83a57153 12858 int ret = 0;
7f27126e 12859
8c7b5ccb 12860 pipe_config = intel_modeset_compute_config(crtc, state);
83a57153
ACO
12861 if (IS_ERR(pipe_config)) {
12862 ret = PTR_ERR(pipe_config);
12863 goto out;
12864 }
12865
8c7b5ccb 12866 ret = intel_set_mode_with_config(crtc, pipe_config);
83a57153
ACO
12867 if (ret)
12868 goto out;
7f27126e 12869
83a57153
ACO
12870out:
12871 return ret;
7f27126e
JB
12872}
12873
c0c36b94
CW
12874void intel_crtc_restore_mode(struct drm_crtc *crtc)
12875{
83a57153
ACO
12876 struct drm_device *dev = crtc->dev;
12877 struct drm_atomic_state *state;
4be07317 12878 struct intel_crtc *intel_crtc;
83a57153
ACO
12879 struct intel_encoder *encoder;
12880 struct intel_connector *connector;
12881 struct drm_connector_state *connector_state;
4be07317 12882 struct intel_crtc_state *crtc_state;
2bfb4627 12883 int ret;
83a57153
ACO
12884
12885 state = drm_atomic_state_alloc(dev);
12886 if (!state) {
12887 DRM_DEBUG_KMS("[CRTC:%d] mode restore failed, out of memory",
12888 crtc->base.id);
12889 return;
12890 }
12891
12892 state->acquire_ctx = dev->mode_config.acquire_ctx;
12893
12894 /* The force restore path in the HW readout code relies on the staged
12895 * config still keeping the user requested config while the actual
12896 * state has been overwritten by the configuration read from HW. We
12897 * need to copy the staged config to the atomic state, otherwise the
12898 * mode set will just reapply the state the HW is already in. */
12899 for_each_intel_encoder(dev, encoder) {
12900 if (&encoder->new_crtc->base != crtc)
12901 continue;
12902
12903 for_each_intel_connector(dev, connector) {
12904 if (connector->new_encoder != encoder)
12905 continue;
12906
12907 connector_state = drm_atomic_get_connector_state(state, &connector->base);
12908 if (IS_ERR(connector_state)) {
12909 DRM_DEBUG_KMS("Failed to add [CONNECTOR:%d:%s] to state: %ld\n",
12910 connector->base.base.id,
12911 connector->base.name,
12912 PTR_ERR(connector_state));
12913 continue;
12914 }
12915
12916 connector_state->crtc = crtc;
12917 connector_state->best_encoder = &encoder->base;
12918 }
12919 }
12920
4be07317
ACO
12921 for_each_intel_crtc(dev, intel_crtc) {
12922 if (intel_crtc->new_enabled == intel_crtc->base.enabled)
12923 continue;
12924
12925 crtc_state = intel_atomic_get_crtc_state(state, intel_crtc);
12926 if (IS_ERR(crtc_state)) {
12927 DRM_DEBUG_KMS("Failed to add [CRTC:%d] to state: %ld\n",
12928 intel_crtc->base.base.id,
12929 PTR_ERR(crtc_state));
12930 continue;
12931 }
12932
49d6fa21
ML
12933 crtc_state->base.active = crtc_state->base.enable =
12934 intel_crtc->new_enabled;
8c7b5ccb
ACO
12935
12936 if (&intel_crtc->base == crtc)
12937 drm_mode_copy(&crtc_state->base.mode, &crtc->mode);
4be07317
ACO
12938 }
12939
d3a40d1b
ACO
12940 intel_modeset_setup_plane_state(state, crtc, &crtc->mode,
12941 crtc->primary->fb, crtc->x, crtc->y);
12942
2bfb4627
ACO
12943 ret = intel_set_mode(crtc, state);
12944 if (ret)
12945 drm_atomic_state_free(state);
c0c36b94
CW
12946}
12947
25c5b266
DV
12948#undef for_each_intel_crtc_masked
12949
b7885264
ACO
12950static bool intel_connector_in_mode_set(struct intel_connector *connector,
12951 struct drm_mode_set *set)
12952{
12953 int ro;
12954
12955 for (ro = 0; ro < set->num_connectors; ro++)
12956 if (set->connectors[ro] == &connector->base)
12957 return true;
12958
12959 return false;
12960}
12961
2e431051 12962static int
9a935856
DV
12963intel_modeset_stage_output_state(struct drm_device *dev,
12964 struct drm_mode_set *set,
944b0c76 12965 struct drm_atomic_state *state)
50f56119 12966{
9a935856 12967 struct intel_connector *connector;
d5432a9d 12968 struct drm_connector *drm_connector;
944b0c76 12969 struct drm_connector_state *connector_state;
d5432a9d
ACO
12970 struct drm_crtc *crtc;
12971 struct drm_crtc_state *crtc_state;
12972 int i, ret;
50f56119 12973
9abdda74 12974 /* The upper layers ensure that we either disable a crtc or have a list
9a935856
DV
12975 * of connectors. For paranoia, double-check this. */
12976 WARN_ON(!set->fb && (set->num_connectors != 0));
12977 WARN_ON(set->fb && (set->num_connectors == 0));
12978
3a3371ff 12979 for_each_intel_connector(dev, connector) {
b7885264
ACO
12980 bool in_mode_set = intel_connector_in_mode_set(connector, set);
12981
d5432a9d
ACO
12982 if (!in_mode_set && connector->base.state->crtc != set->crtc)
12983 continue;
12984
12985 connector_state =
12986 drm_atomic_get_connector_state(state, &connector->base);
12987 if (IS_ERR(connector_state))
12988 return PTR_ERR(connector_state);
12989
b7885264
ACO
12990 if (in_mode_set) {
12991 int pipe = to_intel_crtc(set->crtc)->pipe;
d5432a9d
ACO
12992 connector_state->best_encoder =
12993 &intel_find_encoder(connector, pipe)->base;
50f56119
DV
12994 }
12995
d5432a9d 12996 if (connector->base.state->crtc != set->crtc)
b7885264
ACO
12997 continue;
12998
9a935856
DV
12999 /* If we disable the crtc, disable all its connectors. Also, if
13000 * the connector is on the changing crtc but not on the new
13001 * connector list, disable it. */
b7885264 13002 if (!set->fb || !in_mode_set) {
d5432a9d 13003 connector_state->best_encoder = NULL;
9a935856
DV
13004
13005 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [NOCRTC]\n",
13006 connector->base.base.id,
c23cc417 13007 connector->base.name);
9a935856 13008 }
50f56119 13009 }
9a935856 13010 /* connector->new_encoder is now updated for all connectors. */
50f56119 13011
d5432a9d
ACO
13012 for_each_connector_in_state(state, drm_connector, connector_state, i) {
13013 connector = to_intel_connector(drm_connector);
13014
13015 if (!connector_state->best_encoder) {
13016 ret = drm_atomic_set_crtc_for_connector(connector_state,
13017 NULL);
13018 if (ret)
13019 return ret;
7668851f 13020
50f56119 13021 continue;
d5432a9d 13022 }
50f56119 13023
d5432a9d
ACO
13024 if (intel_connector_in_mode_set(connector, set)) {
13025 struct drm_crtc *crtc = connector->base.state->crtc;
13026
13027 /* If this connector was in a previous crtc, add it
13028 * to the state. We might need to disable it. */
13029 if (crtc) {
13030 crtc_state =
13031 drm_atomic_get_crtc_state(state, crtc);
13032 if (IS_ERR(crtc_state))
13033 return PTR_ERR(crtc_state);
13034 }
13035
13036 ret = drm_atomic_set_crtc_for_connector(connector_state,
13037 set->crtc);
13038 if (ret)
13039 return ret;
13040 }
50f56119
DV
13041
13042 /* Make sure the new CRTC will work with the encoder */
d5432a9d
ACO
13043 if (!drm_encoder_crtc_ok(connector_state->best_encoder,
13044 connector_state->crtc)) {
5e2b584e 13045 return -EINVAL;
50f56119 13046 }
944b0c76 13047
9a935856
DV
13048 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [CRTC:%d]\n",
13049 connector->base.base.id,
c23cc417 13050 connector->base.name,
d5432a9d 13051 connector_state->crtc->base.id);
944b0c76 13052
d5432a9d
ACO
13053 if (connector_state->best_encoder != &connector->encoder->base)
13054 connector->encoder =
13055 to_intel_encoder(connector_state->best_encoder);
0e32b39c 13056 }
7668851f 13057
d5432a9d 13058 for_each_crtc_in_state(state, crtc, crtc_state, i) {
49d6fa21
ML
13059 bool has_connectors;
13060
d5432a9d
ACO
13061 ret = drm_atomic_add_affected_connectors(state, crtc);
13062 if (ret)
13063 return ret;
4be07317 13064
49d6fa21
ML
13065 has_connectors = !!drm_atomic_connectors_for_crtc(state, crtc);
13066 if (has_connectors != crtc_state->enable)
13067 crtc_state->enable =
13068 crtc_state->active = has_connectors;
7668851f
VS
13069 }
13070
8c7b5ccb
ACO
13071 ret = intel_modeset_setup_plane_state(state, set->crtc, set->mode,
13072 set->fb, set->x, set->y);
13073 if (ret)
13074 return ret;
13075
13076 crtc_state = drm_atomic_get_crtc_state(state, set->crtc);
13077 if (IS_ERR(crtc_state))
13078 return PTR_ERR(crtc_state);
13079
13080 if (set->mode)
13081 drm_mode_copy(&crtc_state->mode, set->mode);
13082
13083 if (set->num_connectors)
13084 crtc_state->active = true;
13085
2e431051
DV
13086 return 0;
13087}
13088
bb546623
ACO
13089static bool primary_plane_visible(struct drm_crtc *crtc)
13090{
13091 struct intel_plane_state *plane_state =
13092 to_intel_plane_state(crtc->primary->state);
13093
13094 return plane_state->visible;
13095}
13096
2e431051
DV
13097static int intel_crtc_set_config(struct drm_mode_set *set)
13098{
13099 struct drm_device *dev;
83a57153 13100 struct drm_atomic_state *state = NULL;
5cec258b 13101 struct intel_crtc_state *pipe_config;
bb546623 13102 bool primary_plane_was_visible;
2e431051 13103 int ret;
2e431051 13104
8d3e375e
DV
13105 BUG_ON(!set);
13106 BUG_ON(!set->crtc);
13107 BUG_ON(!set->crtc->helper_private);
2e431051 13108
7e53f3a4
DV
13109 /* Enforce sane interface api - has been abused by the fb helper. */
13110 BUG_ON(!set->mode && set->fb);
13111 BUG_ON(set->fb && set->num_connectors == 0);
431e50f7 13112
2e431051
DV
13113 if (set->fb) {
13114 DRM_DEBUG_KMS("[CRTC:%d] [FB:%d] #connectors=%d (x y) (%i %i)\n",
13115 set->crtc->base.id, set->fb->base.id,
13116 (int)set->num_connectors, set->x, set->y);
13117 } else {
13118 DRM_DEBUG_KMS("[CRTC:%d] [NOFB]\n", set->crtc->base.id);
2e431051
DV
13119 }
13120
13121 dev = set->crtc->dev;
13122
83a57153 13123 state = drm_atomic_state_alloc(dev);
7cbf41d6
ACO
13124 if (!state)
13125 return -ENOMEM;
83a57153
ACO
13126
13127 state->acquire_ctx = dev->mode_config.acquire_ctx;
13128
462a425a 13129 ret = intel_modeset_stage_output_state(dev, set, state);
2e431051 13130 if (ret)
7cbf41d6 13131 goto out;
2e431051 13132
8c7b5ccb 13133 pipe_config = intel_modeset_compute_config(set->crtc, state);
20664591 13134 if (IS_ERR(pipe_config)) {
6ac0483b 13135 ret = PTR_ERR(pipe_config);
7cbf41d6 13136 goto out;
20664591 13137 }
50f52756 13138
1f9954d0
JB
13139 intel_update_pipe_size(to_intel_crtc(set->crtc));
13140
bb546623
ACO
13141 primary_plane_was_visible = primary_plane_visible(set->crtc);
13142
8c7b5ccb 13143 ret = intel_set_mode_with_config(set->crtc, pipe_config);
bb546623
ACO
13144
13145 if (ret == 0 &&
13146 pipe_config->base.enable &&
13147 pipe_config->base.planes_changed &&
13148 !needs_modeset(&pipe_config->base)) {
3b150f08 13149 struct intel_crtc *intel_crtc = to_intel_crtc(set->crtc);
3b150f08
MR
13150
13151 /*
13152 * We need to make sure the primary plane is re-enabled if it
13153 * has previously been turned off.
13154 */
bb546623
ACO
13155 if (ret == 0 && !primary_plane_was_visible &&
13156 primary_plane_visible(set->crtc)) {
3b150f08 13157 WARN_ON(!intel_crtc->active);
87d4300a 13158 intel_post_enable_primary(set->crtc);
3b150f08
MR
13159 }
13160
7ca51a3a
JB
13161 /*
13162 * In the fastboot case this may be our only check of the
13163 * state after boot. It would be better to only do it on
13164 * the first update, but we don't have a nice way of doing that
13165 * (and really, set_config isn't used much for high freq page
13166 * flipping, so increasing its cost here shouldn't be a big
13167 * deal).
13168 */
d330a953 13169 if (i915.fastboot && ret == 0)
7ca51a3a 13170 intel_modeset_check_state(set->crtc->dev);
50f56119
DV
13171 }
13172
2d05eae1 13173 if (ret) {
bf67dfeb
DV
13174 DRM_DEBUG_KMS("failed to set mode on [CRTC:%d], err = %d\n",
13175 set->crtc->base.id, ret);
2d05eae1 13176 }
50f56119 13177
7cbf41d6 13178out:
2bfb4627
ACO
13179 if (ret)
13180 drm_atomic_state_free(state);
50f56119
DV
13181 return ret;
13182}
f6e5b160
CW
13183
13184static const struct drm_crtc_funcs intel_crtc_funcs = {
f6e5b160 13185 .gamma_set = intel_crtc_gamma_set,
50f56119 13186 .set_config = intel_crtc_set_config,
f6e5b160
CW
13187 .destroy = intel_crtc_destroy,
13188 .page_flip = intel_crtc_page_flip,
1356837e
MR
13189 .atomic_duplicate_state = intel_crtc_duplicate_state,
13190 .atomic_destroy_state = intel_crtc_destroy_state,
f6e5b160
CW
13191};
13192
5358901f
DV
13193static bool ibx_pch_dpll_get_hw_state(struct drm_i915_private *dev_priv,
13194 struct intel_shared_dpll *pll,
13195 struct intel_dpll_hw_state *hw_state)
ee7b9f93 13196{
5358901f 13197 uint32_t val;
ee7b9f93 13198
f458ebbc 13199 if (!intel_display_power_is_enabled(dev_priv, POWER_DOMAIN_PLLS))
bd2bb1b9
PZ
13200 return false;
13201
5358901f 13202 val = I915_READ(PCH_DPLL(pll->id));
66e985c0
DV
13203 hw_state->dpll = val;
13204 hw_state->fp0 = I915_READ(PCH_FP0(pll->id));
13205 hw_state->fp1 = I915_READ(PCH_FP1(pll->id));
5358901f
DV
13206
13207 return val & DPLL_VCO_ENABLE;
13208}
13209
15bdd4cf
DV
13210static void ibx_pch_dpll_mode_set(struct drm_i915_private *dev_priv,
13211 struct intel_shared_dpll *pll)
13212{
3e369b76
ACO
13213 I915_WRITE(PCH_FP0(pll->id), pll->config.hw_state.fp0);
13214 I915_WRITE(PCH_FP1(pll->id), pll->config.hw_state.fp1);
15bdd4cf
DV
13215}
13216
e7b903d2
DV
13217static void ibx_pch_dpll_enable(struct drm_i915_private *dev_priv,
13218 struct intel_shared_dpll *pll)
13219{
e7b903d2 13220 /* PCH refclock must be enabled first */
89eff4be 13221 ibx_assert_pch_refclk_enabled(dev_priv);
e7b903d2 13222
3e369b76 13223 I915_WRITE(PCH_DPLL(pll->id), pll->config.hw_state.dpll);
15bdd4cf
DV
13224
13225 /* Wait for the clocks to stabilize. */
13226 POSTING_READ(PCH_DPLL(pll->id));
13227 udelay(150);
13228
13229 /* The pixel multiplier can only be updated once the
13230 * DPLL is enabled and the clocks are stable.
13231 *
13232 * So write it again.
13233 */
3e369b76 13234 I915_WRITE(PCH_DPLL(pll->id), pll->config.hw_state.dpll);
15bdd4cf 13235 POSTING_READ(PCH_DPLL(pll->id));
e7b903d2
DV
13236 udelay(200);
13237}
13238
13239static void ibx_pch_dpll_disable(struct drm_i915_private *dev_priv,
13240 struct intel_shared_dpll *pll)
13241{
13242 struct drm_device *dev = dev_priv->dev;
13243 struct intel_crtc *crtc;
e7b903d2
DV
13244
13245 /* Make sure no transcoder isn't still depending on us. */
d3fcc808 13246 for_each_intel_crtc(dev, crtc) {
e7b903d2
DV
13247 if (intel_crtc_to_shared_dpll(crtc) == pll)
13248 assert_pch_transcoder_disabled(dev_priv, crtc->pipe);
ee7b9f93
JB
13249 }
13250
15bdd4cf
DV
13251 I915_WRITE(PCH_DPLL(pll->id), 0);
13252 POSTING_READ(PCH_DPLL(pll->id));
e7b903d2
DV
13253 udelay(200);
13254}
13255
46edb027
DV
13256static char *ibx_pch_dpll_names[] = {
13257 "PCH DPLL A",
13258 "PCH DPLL B",
13259};
13260
7c74ade1 13261static void ibx_pch_dpll_init(struct drm_device *dev)
ee7b9f93 13262{
e7b903d2 13263 struct drm_i915_private *dev_priv = dev->dev_private;
ee7b9f93
JB
13264 int i;
13265
7c74ade1 13266 dev_priv->num_shared_dpll = 2;
ee7b9f93 13267
e72f9fbf 13268 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
46edb027
DV
13269 dev_priv->shared_dplls[i].id = i;
13270 dev_priv->shared_dplls[i].name = ibx_pch_dpll_names[i];
15bdd4cf 13271 dev_priv->shared_dplls[i].mode_set = ibx_pch_dpll_mode_set;
e7b903d2
DV
13272 dev_priv->shared_dplls[i].enable = ibx_pch_dpll_enable;
13273 dev_priv->shared_dplls[i].disable = ibx_pch_dpll_disable;
5358901f
DV
13274 dev_priv->shared_dplls[i].get_hw_state =
13275 ibx_pch_dpll_get_hw_state;
ee7b9f93
JB
13276 }
13277}
13278
7c74ade1
DV
13279static void intel_shared_dpll_init(struct drm_device *dev)
13280{
e7b903d2 13281 struct drm_i915_private *dev_priv = dev->dev_private;
7c74ade1 13282
b6283055
VS
13283 intel_update_cdclk(dev);
13284
9cd86933
DV
13285 if (HAS_DDI(dev))
13286 intel_ddi_pll_init(dev);
13287 else if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
7c74ade1
DV
13288 ibx_pch_dpll_init(dev);
13289 else
13290 dev_priv->num_shared_dpll = 0;
13291
13292 BUG_ON(dev_priv->num_shared_dpll > I915_NUM_PLLS);
7c74ade1
DV
13293}
13294
1fc0a8f7
TU
13295/**
13296 * intel_wm_need_update - Check whether watermarks need updating
13297 * @plane: drm plane
13298 * @state: new plane state
13299 *
13300 * Check current plane state versus the new one to determine whether
13301 * watermarks need to be recalculated.
13302 *
13303 * Returns true or false.
13304 */
13305bool intel_wm_need_update(struct drm_plane *plane,
13306 struct drm_plane_state *state)
13307{
13308 /* Update watermarks on tiling changes. */
13309 if (!plane->state->fb || !state->fb ||
13310 plane->state->fb->modifier[0] != state->fb->modifier[0] ||
13311 plane->state->rotation != state->rotation)
13312 return true;
13313
13314 return false;
13315}
13316
6beb8c23
MR
13317/**
13318 * intel_prepare_plane_fb - Prepare fb for usage on plane
13319 * @plane: drm plane to prepare for
13320 * @fb: framebuffer to prepare for presentation
13321 *
13322 * Prepares a framebuffer for usage on a display plane. Generally this
13323 * involves pinning the underlying object and updating the frontbuffer tracking
13324 * bits. Some older platforms need special physical address handling for
13325 * cursor planes.
13326 *
13327 * Returns 0 on success, negative error code on failure.
13328 */
13329int
13330intel_prepare_plane_fb(struct drm_plane *plane,
d136dfee
TU
13331 struct drm_framebuffer *fb,
13332 const struct drm_plane_state *new_state)
465c120c
MR
13333{
13334 struct drm_device *dev = plane->dev;
6beb8c23
MR
13335 struct intel_plane *intel_plane = to_intel_plane(plane);
13336 enum pipe pipe = intel_plane->pipe;
13337 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
13338 struct drm_i915_gem_object *old_obj = intel_fb_obj(plane->fb);
13339 unsigned frontbuffer_bits = 0;
13340 int ret = 0;
465c120c 13341
ea2c67bb 13342 if (!obj)
465c120c
MR
13343 return 0;
13344
6beb8c23
MR
13345 switch (plane->type) {
13346 case DRM_PLANE_TYPE_PRIMARY:
13347 frontbuffer_bits = INTEL_FRONTBUFFER_PRIMARY(pipe);
13348 break;
13349 case DRM_PLANE_TYPE_CURSOR:
13350 frontbuffer_bits = INTEL_FRONTBUFFER_CURSOR(pipe);
13351 break;
13352 case DRM_PLANE_TYPE_OVERLAY:
13353 frontbuffer_bits = INTEL_FRONTBUFFER_SPRITE(pipe);
13354 break;
13355 }
465c120c 13356
6beb8c23 13357 mutex_lock(&dev->struct_mutex);
465c120c 13358
6beb8c23
MR
13359 if (plane->type == DRM_PLANE_TYPE_CURSOR &&
13360 INTEL_INFO(dev)->cursor_needs_physical) {
13361 int align = IS_I830(dev) ? 16 * 1024 : 256;
13362 ret = i915_gem_object_attach_phys(obj, align);
13363 if (ret)
13364 DRM_DEBUG_KMS("failed to attach phys object\n");
13365 } else {
82bc3b2d 13366 ret = intel_pin_and_fence_fb_obj(plane, fb, new_state, NULL);
6beb8c23 13367 }
465c120c 13368
6beb8c23
MR
13369 if (ret == 0)
13370 i915_gem_track_fb(old_obj, obj, frontbuffer_bits);
fdd508a6 13371
4c34574f 13372 mutex_unlock(&dev->struct_mutex);
465c120c 13373
6beb8c23
MR
13374 return ret;
13375}
13376
38f3ce3a
MR
13377/**
13378 * intel_cleanup_plane_fb - Cleans up an fb after plane use
13379 * @plane: drm plane to clean up for
13380 * @fb: old framebuffer that was on plane
13381 *
13382 * Cleans up a framebuffer that has just been removed from a plane.
13383 */
13384void
13385intel_cleanup_plane_fb(struct drm_plane *plane,
d136dfee
TU
13386 struct drm_framebuffer *fb,
13387 const struct drm_plane_state *old_state)
38f3ce3a
MR
13388{
13389 struct drm_device *dev = plane->dev;
13390 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
13391
13392 if (WARN_ON(!obj))
13393 return;
13394
13395 if (plane->type != DRM_PLANE_TYPE_CURSOR ||
13396 !INTEL_INFO(dev)->cursor_needs_physical) {
13397 mutex_lock(&dev->struct_mutex);
82bc3b2d 13398 intel_unpin_fb_obj(fb, old_state);
38f3ce3a
MR
13399 mutex_unlock(&dev->struct_mutex);
13400 }
465c120c
MR
13401}
13402
6156a456
CK
13403int
13404skl_max_scale(struct intel_crtc *intel_crtc, struct intel_crtc_state *crtc_state)
13405{
13406 int max_scale;
13407 struct drm_device *dev;
13408 struct drm_i915_private *dev_priv;
13409 int crtc_clock, cdclk;
13410
13411 if (!intel_crtc || !crtc_state)
13412 return DRM_PLANE_HELPER_NO_SCALING;
13413
13414 dev = intel_crtc->base.dev;
13415 dev_priv = dev->dev_private;
13416 crtc_clock = crtc_state->base.adjusted_mode.crtc_clock;
13417 cdclk = dev_priv->display.get_display_clock_speed(dev);
13418
13419 if (!crtc_clock || !cdclk)
13420 return DRM_PLANE_HELPER_NO_SCALING;
13421
13422 /*
13423 * skl max scale is lower of:
13424 * close to 3 but not 3, -1 is for that purpose
13425 * or
13426 * cdclk/crtc_clock
13427 */
13428 max_scale = min((1 << 16) * 3 - 1, (1 << 8) * ((cdclk << 8) / crtc_clock));
13429
13430 return max_scale;
13431}
13432
465c120c 13433static int
3c692a41
GP
13434intel_check_primary_plane(struct drm_plane *plane,
13435 struct intel_plane_state *state)
13436{
32b7eeec
MR
13437 struct drm_device *dev = plane->dev;
13438 struct drm_i915_private *dev_priv = dev->dev_private;
2b875c22 13439 struct drm_crtc *crtc = state->base.crtc;
ea2c67bb 13440 struct intel_crtc *intel_crtc;
6156a456 13441 struct intel_crtc_state *crtc_state;
2b875c22 13442 struct drm_framebuffer *fb = state->base.fb;
3c692a41
GP
13443 struct drm_rect *dest = &state->dst;
13444 struct drm_rect *src = &state->src;
13445 const struct drm_rect *clip = &state->clip;
d8106366 13446 bool can_position = false;
6156a456
CK
13447 int max_scale = DRM_PLANE_HELPER_NO_SCALING;
13448 int min_scale = DRM_PLANE_HELPER_NO_SCALING;
465c120c
MR
13449 int ret;
13450
ea2c67bb
MR
13451 crtc = crtc ? crtc : plane->crtc;
13452 intel_crtc = to_intel_crtc(crtc);
6156a456
CK
13453 crtc_state = state->base.state ?
13454 intel_atomic_get_crtc_state(state->base.state, intel_crtc) : NULL;
ea2c67bb 13455
6156a456 13456 if (INTEL_INFO(dev)->gen >= 9) {
225c228a
CK
13457 /* use scaler when colorkey is not required */
13458 if (to_intel_plane(plane)->ckey.flags == I915_SET_COLORKEY_NONE) {
13459 min_scale = 1;
13460 max_scale = skl_max_scale(intel_crtc, crtc_state);
13461 }
d8106366 13462 can_position = true;
6156a456 13463 }
d8106366 13464
c59cb179
MR
13465 ret = drm_plane_helper_check_update(plane, crtc, fb,
13466 src, dest, clip,
6156a456
CK
13467 min_scale,
13468 max_scale,
d8106366
SJ
13469 can_position, true,
13470 &state->visible);
c59cb179
MR
13471 if (ret)
13472 return ret;
465c120c 13473
32b7eeec 13474 if (intel_crtc->active) {
b70709a6
ML
13475 struct intel_plane_state *old_state =
13476 to_intel_plane_state(plane->state);
13477
32b7eeec
MR
13478 intel_crtc->atomic.wait_for_flips = true;
13479
13480 /*
13481 * FBC does not work on some platforms for rotated
13482 * planes, so disable it when rotation is not 0 and
13483 * update it when rotation is set back to 0.
13484 *
13485 * FIXME: This is redundant with the fbc update done in
13486 * the primary plane enable function except that that
13487 * one is done too late. We eventually need to unify
13488 * this.
13489 */
b70709a6 13490 if (state->visible &&
32b7eeec 13491 INTEL_INFO(dev)->gen <= 4 && !IS_G4X(dev) &&
e35fef21 13492 dev_priv->fbc.crtc == intel_crtc &&
8e7d688b 13493 state->base.rotation != BIT(DRM_ROTATE_0)) {
32b7eeec
MR
13494 intel_crtc->atomic.disable_fbc = true;
13495 }
13496
b70709a6 13497 if (state->visible && !old_state->visible) {
32b7eeec
MR
13498 /*
13499 * BDW signals flip done immediately if the plane
13500 * is disabled, even if the plane enable is already
13501 * armed to occur at the next vblank :(
13502 */
b70709a6 13503 if (IS_BROADWELL(dev))
32b7eeec
MR
13504 intel_crtc->atomic.wait_vblank = true;
13505 }
13506
13507 intel_crtc->atomic.fb_bits |=
13508 INTEL_FRONTBUFFER_PRIMARY(intel_crtc->pipe);
13509
13510 intel_crtc->atomic.update_fbc = true;
0fda6568 13511
1fc0a8f7 13512 if (intel_wm_need_update(plane, &state->base))
0fda6568 13513 intel_crtc->atomic.update_wm = true;
ccc759dc
GP
13514 }
13515
6156a456
CK
13516 if (INTEL_INFO(dev)->gen >= 9) {
13517 ret = skl_update_scaler_users(intel_crtc, crtc_state,
13518 to_intel_plane(plane), state, 0);
13519 if (ret)
13520 return ret;
13521 }
13522
14af293f
GP
13523 return 0;
13524}
13525
13526static void
13527intel_commit_primary_plane(struct drm_plane *plane,
13528 struct intel_plane_state *state)
13529{
2b875c22
MR
13530 struct drm_crtc *crtc = state->base.crtc;
13531 struct drm_framebuffer *fb = state->base.fb;
13532 struct drm_device *dev = plane->dev;
14af293f 13533 struct drm_i915_private *dev_priv = dev->dev_private;
ea2c67bb 13534 struct intel_crtc *intel_crtc;
14af293f
GP
13535 struct drm_rect *src = &state->src;
13536
ea2c67bb
MR
13537 crtc = crtc ? crtc : plane->crtc;
13538 intel_crtc = to_intel_crtc(crtc);
cf4c7c12
MR
13539
13540 plane->fb = fb;
9dc806fc
MR
13541 crtc->x = src->x1 >> 16;
13542 crtc->y = src->y1 >> 16;
ccc759dc 13543
ccc759dc 13544 if (intel_crtc->active) {
27321ae8 13545 if (state->visible)
ccc759dc
GP
13546 /* FIXME: kill this fastboot hack */
13547 intel_update_pipe_size(intel_crtc);
465c120c 13548
27321ae8
ML
13549 dev_priv->display.update_primary_plane(crtc, plane->fb,
13550 crtc->x, crtc->y);
ccc759dc 13551 }
465c120c
MR
13552}
13553
a8ad0d8e
ML
13554static void
13555intel_disable_primary_plane(struct drm_plane *plane,
13556 struct drm_crtc *crtc,
13557 bool force)
13558{
13559 struct drm_device *dev = plane->dev;
13560 struct drm_i915_private *dev_priv = dev->dev_private;
13561
a8ad0d8e
ML
13562 dev_priv->display.update_primary_plane(crtc, NULL, 0, 0);
13563}
13564
32b7eeec 13565static void intel_begin_crtc_commit(struct drm_crtc *crtc)
3c692a41 13566{
32b7eeec 13567 struct drm_device *dev = crtc->dev;
140fd38d 13568 struct drm_i915_private *dev_priv = dev->dev_private;
3c692a41 13569 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
ea2c67bb
MR
13570 struct intel_plane *intel_plane;
13571 struct drm_plane *p;
13572 unsigned fb_bits = 0;
13573
13574 /* Track fb's for any planes being disabled */
13575 list_for_each_entry(p, &dev->mode_config.plane_list, head) {
13576 intel_plane = to_intel_plane(p);
13577
13578 if (intel_crtc->atomic.disabled_planes &
13579 (1 << drm_plane_index(p))) {
13580 switch (p->type) {
13581 case DRM_PLANE_TYPE_PRIMARY:
13582 fb_bits = INTEL_FRONTBUFFER_PRIMARY(intel_plane->pipe);
13583 break;
13584 case DRM_PLANE_TYPE_CURSOR:
13585 fb_bits = INTEL_FRONTBUFFER_CURSOR(intel_plane->pipe);
13586 break;
13587 case DRM_PLANE_TYPE_OVERLAY:
13588 fb_bits = INTEL_FRONTBUFFER_SPRITE(intel_plane->pipe);
13589 break;
13590 }
3c692a41 13591
ea2c67bb
MR
13592 mutex_lock(&dev->struct_mutex);
13593 i915_gem_track_fb(intel_fb_obj(p->fb), NULL, fb_bits);
13594 mutex_unlock(&dev->struct_mutex);
13595 }
13596 }
3c692a41 13597
32b7eeec
MR
13598 if (intel_crtc->atomic.wait_for_flips)
13599 intel_crtc_wait_for_pending_flips(crtc);
3c692a41 13600
32b7eeec
MR
13601 if (intel_crtc->atomic.disable_fbc)
13602 intel_fbc_disable(dev);
3c692a41 13603
32b7eeec
MR
13604 if (intel_crtc->atomic.pre_disable_primary)
13605 intel_pre_disable_primary(crtc);
3c692a41 13606
32b7eeec
MR
13607 if (intel_crtc->atomic.update_wm)
13608 intel_update_watermarks(crtc);
3c692a41 13609
32b7eeec 13610 intel_runtime_pm_get(dev_priv);
3c692a41 13611
c34c9ee4
MR
13612 /* Perform vblank evasion around commit operation */
13613 if (intel_crtc->active)
13614 intel_crtc->atomic.evade =
13615 intel_pipe_update_start(intel_crtc,
13616 &intel_crtc->atomic.start_vbl_count);
32b7eeec
MR
13617}
13618
13619static void intel_finish_crtc_commit(struct drm_crtc *crtc)
13620{
13621 struct drm_device *dev = crtc->dev;
13622 struct drm_i915_private *dev_priv = dev->dev_private;
13623 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
13624 struct drm_plane *p;
13625
c34c9ee4
MR
13626 if (intel_crtc->atomic.evade)
13627 intel_pipe_update_end(intel_crtc,
13628 intel_crtc->atomic.start_vbl_count);
3c692a41 13629
140fd38d 13630 intel_runtime_pm_put(dev_priv);
3c692a41 13631
32b7eeec
MR
13632 if (intel_crtc->atomic.wait_vblank)
13633 intel_wait_for_vblank(dev, intel_crtc->pipe);
13634
13635 intel_frontbuffer_flip(dev, intel_crtc->atomic.fb_bits);
13636
13637 if (intel_crtc->atomic.update_fbc) {
ccc759dc 13638 mutex_lock(&dev->struct_mutex);
7ff0ebcc 13639 intel_fbc_update(dev);
ccc759dc 13640 mutex_unlock(&dev->struct_mutex);
38f3ce3a 13641 }
3c692a41 13642
32b7eeec
MR
13643 if (intel_crtc->atomic.post_enable_primary)
13644 intel_post_enable_primary(crtc);
3c692a41 13645
32b7eeec
MR
13646 drm_for_each_legacy_plane(p, &dev->mode_config.plane_list)
13647 if (intel_crtc->atomic.update_sprite_watermarks & drm_plane_index(p))
13648 intel_update_sprite_watermarks(p, crtc, 0, 0, 0,
13649 false, false);
13650
13651 memset(&intel_crtc->atomic, 0, sizeof(intel_crtc->atomic));
3c692a41
GP
13652}
13653
cf4c7c12 13654/**
4a3b8769
MR
13655 * intel_plane_destroy - destroy a plane
13656 * @plane: plane to destroy
cf4c7c12 13657 *
4a3b8769
MR
13658 * Common destruction function for all types of planes (primary, cursor,
13659 * sprite).
cf4c7c12 13660 */
4a3b8769 13661void intel_plane_destroy(struct drm_plane *plane)
465c120c
MR
13662{
13663 struct intel_plane *intel_plane = to_intel_plane(plane);
13664 drm_plane_cleanup(plane);
13665 kfree(intel_plane);
13666}
13667
65a3fea0 13668const struct drm_plane_funcs intel_plane_funcs = {
70a101f8
MR
13669 .update_plane = drm_atomic_helper_update_plane,
13670 .disable_plane = drm_atomic_helper_disable_plane,
3d7d6510 13671 .destroy = intel_plane_destroy,
c196e1d6 13672 .set_property = drm_atomic_helper_plane_set_property,
a98b3431
MR
13673 .atomic_get_property = intel_plane_atomic_get_property,
13674 .atomic_set_property = intel_plane_atomic_set_property,
ea2c67bb
MR
13675 .atomic_duplicate_state = intel_plane_duplicate_state,
13676 .atomic_destroy_state = intel_plane_destroy_state,
13677
465c120c
MR
13678};
13679
13680static struct drm_plane *intel_primary_plane_create(struct drm_device *dev,
13681 int pipe)
13682{
13683 struct intel_plane *primary;
8e7d688b 13684 struct intel_plane_state *state;
465c120c
MR
13685 const uint32_t *intel_primary_formats;
13686 int num_formats;
13687
13688 primary = kzalloc(sizeof(*primary), GFP_KERNEL);
13689 if (primary == NULL)
13690 return NULL;
13691
8e7d688b
MR
13692 state = intel_create_plane_state(&primary->base);
13693 if (!state) {
ea2c67bb
MR
13694 kfree(primary);
13695 return NULL;
13696 }
8e7d688b 13697 primary->base.state = &state->base;
ea2c67bb 13698
465c120c
MR
13699 primary->can_scale = false;
13700 primary->max_downscale = 1;
6156a456
CK
13701 if (INTEL_INFO(dev)->gen >= 9) {
13702 primary->can_scale = true;
af99ceda 13703 state->scaler_id = -1;
6156a456 13704 }
465c120c
MR
13705 primary->pipe = pipe;
13706 primary->plane = pipe;
c59cb179
MR
13707 primary->check_plane = intel_check_primary_plane;
13708 primary->commit_plane = intel_commit_primary_plane;
a8ad0d8e 13709 primary->disable_plane = intel_disable_primary_plane;
08e221fb 13710 primary->ckey.flags = I915_SET_COLORKEY_NONE;
465c120c
MR
13711 if (HAS_FBC(dev) && INTEL_INFO(dev)->gen < 4)
13712 primary->plane = !pipe;
13713
6c0fd451
DL
13714 if (INTEL_INFO(dev)->gen >= 9) {
13715 intel_primary_formats = skl_primary_formats;
13716 num_formats = ARRAY_SIZE(skl_primary_formats);
13717 } else if (INTEL_INFO(dev)->gen >= 4) {
568db4f2
DL
13718 intel_primary_formats = i965_primary_formats;
13719 num_formats = ARRAY_SIZE(i965_primary_formats);
6c0fd451
DL
13720 } else {
13721 intel_primary_formats = i8xx_primary_formats;
13722 num_formats = ARRAY_SIZE(i8xx_primary_formats);
465c120c
MR
13723 }
13724
13725 drm_universal_plane_init(dev, &primary->base, 0,
65a3fea0 13726 &intel_plane_funcs,
465c120c
MR
13727 intel_primary_formats, num_formats,
13728 DRM_PLANE_TYPE_PRIMARY);
48404c1e 13729
3b7a5119
SJ
13730 if (INTEL_INFO(dev)->gen >= 4)
13731 intel_create_rotation_property(dev, primary);
48404c1e 13732
ea2c67bb
MR
13733 drm_plane_helper_add(&primary->base, &intel_plane_helper_funcs);
13734
465c120c
MR
13735 return &primary->base;
13736}
13737
3b7a5119
SJ
13738void intel_create_rotation_property(struct drm_device *dev, struct intel_plane *plane)
13739{
13740 if (!dev->mode_config.rotation_property) {
13741 unsigned long flags = BIT(DRM_ROTATE_0) |
13742 BIT(DRM_ROTATE_180);
13743
13744 if (INTEL_INFO(dev)->gen >= 9)
13745 flags |= BIT(DRM_ROTATE_90) | BIT(DRM_ROTATE_270);
13746
13747 dev->mode_config.rotation_property =
13748 drm_mode_create_rotation_property(dev, flags);
13749 }
13750 if (dev->mode_config.rotation_property)
13751 drm_object_attach_property(&plane->base.base,
13752 dev->mode_config.rotation_property,
13753 plane->base.state->rotation);
13754}
13755
3d7d6510 13756static int
852e787c
GP
13757intel_check_cursor_plane(struct drm_plane *plane,
13758 struct intel_plane_state *state)
3d7d6510 13759{
2b875c22 13760 struct drm_crtc *crtc = state->base.crtc;
ea2c67bb 13761 struct drm_device *dev = plane->dev;
2b875c22 13762 struct drm_framebuffer *fb = state->base.fb;
852e787c
GP
13763 struct drm_rect *dest = &state->dst;
13764 struct drm_rect *src = &state->src;
13765 const struct drm_rect *clip = &state->clip;
757f9a3e 13766 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
ea2c67bb 13767 struct intel_crtc *intel_crtc;
757f9a3e
GP
13768 unsigned stride;
13769 int ret;
3d7d6510 13770
ea2c67bb
MR
13771 crtc = crtc ? crtc : plane->crtc;
13772 intel_crtc = to_intel_crtc(crtc);
13773
757f9a3e 13774 ret = drm_plane_helper_check_update(plane, crtc, fb,
852e787c 13775 src, dest, clip,
3d7d6510
MR
13776 DRM_PLANE_HELPER_NO_SCALING,
13777 DRM_PLANE_HELPER_NO_SCALING,
852e787c 13778 true, true, &state->visible);
757f9a3e
GP
13779 if (ret)
13780 return ret;
13781
13782
13783 /* if we want to turn off the cursor ignore width and height */
13784 if (!obj)
32b7eeec 13785 goto finish;
757f9a3e 13786
757f9a3e 13787 /* Check for which cursor types we support */
ea2c67bb
MR
13788 if (!cursor_size_ok(dev, state->base.crtc_w, state->base.crtc_h)) {
13789 DRM_DEBUG("Cursor dimension %dx%d not supported\n",
13790 state->base.crtc_w, state->base.crtc_h);
757f9a3e
GP
13791 return -EINVAL;
13792 }
13793
ea2c67bb
MR
13794 stride = roundup_pow_of_two(state->base.crtc_w) * 4;
13795 if (obj->base.size < stride * state->base.crtc_h) {
757f9a3e
GP
13796 DRM_DEBUG_KMS("buffer is too small\n");
13797 return -ENOMEM;
13798 }
13799
3a656b54 13800 if (fb->modifier[0] != DRM_FORMAT_MOD_NONE) {
757f9a3e
GP
13801 DRM_DEBUG_KMS("cursor cannot be tiled\n");
13802 ret = -EINVAL;
13803 }
757f9a3e 13804
32b7eeec
MR
13805finish:
13806 if (intel_crtc->active) {
3749f463 13807 if (plane->state->crtc_w != state->base.crtc_w)
32b7eeec
MR
13808 intel_crtc->atomic.update_wm = true;
13809
13810 intel_crtc->atomic.fb_bits |=
13811 INTEL_FRONTBUFFER_CURSOR(intel_crtc->pipe);
13812 }
13813
757f9a3e 13814 return ret;
852e787c 13815}
3d7d6510 13816
a8ad0d8e
ML
13817static void
13818intel_disable_cursor_plane(struct drm_plane *plane,
13819 struct drm_crtc *crtc,
13820 bool force)
13821{
13822 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
13823
13824 if (!force) {
13825 plane->fb = NULL;
13826 intel_crtc->cursor_bo = NULL;
13827 intel_crtc->cursor_addr = 0;
13828 }
13829
13830 intel_crtc_update_cursor(crtc, false);
13831}
13832
f4a2cf29 13833static void
852e787c
GP
13834intel_commit_cursor_plane(struct drm_plane *plane,
13835 struct intel_plane_state *state)
13836{
2b875c22 13837 struct drm_crtc *crtc = state->base.crtc;
ea2c67bb
MR
13838 struct drm_device *dev = plane->dev;
13839 struct intel_crtc *intel_crtc;
2b875c22 13840 struct drm_i915_gem_object *obj = intel_fb_obj(state->base.fb);
a912f12f 13841 uint32_t addr;
852e787c 13842
ea2c67bb
MR
13843 crtc = crtc ? crtc : plane->crtc;
13844 intel_crtc = to_intel_crtc(crtc);
13845
2b875c22 13846 plane->fb = state->base.fb;
ea2c67bb
MR
13847 crtc->cursor_x = state->base.crtc_x;
13848 crtc->cursor_y = state->base.crtc_y;
13849
a912f12f
GP
13850 if (intel_crtc->cursor_bo == obj)
13851 goto update;
4ed91096 13852
f4a2cf29 13853 if (!obj)
a912f12f 13854 addr = 0;
f4a2cf29 13855 else if (!INTEL_INFO(dev)->cursor_needs_physical)
a912f12f 13856 addr = i915_gem_obj_ggtt_offset(obj);
f4a2cf29 13857 else
a912f12f 13858 addr = obj->phys_handle->busaddr;
852e787c 13859
a912f12f
GP
13860 intel_crtc->cursor_addr = addr;
13861 intel_crtc->cursor_bo = obj;
13862update:
852e787c 13863
32b7eeec 13864 if (intel_crtc->active)
a912f12f 13865 intel_crtc_update_cursor(crtc, state->visible);
852e787c
GP
13866}
13867
3d7d6510
MR
13868static struct drm_plane *intel_cursor_plane_create(struct drm_device *dev,
13869 int pipe)
13870{
13871 struct intel_plane *cursor;
8e7d688b 13872 struct intel_plane_state *state;
3d7d6510
MR
13873
13874 cursor = kzalloc(sizeof(*cursor), GFP_KERNEL);
13875 if (cursor == NULL)
13876 return NULL;
13877
8e7d688b
MR
13878 state = intel_create_plane_state(&cursor->base);
13879 if (!state) {
ea2c67bb
MR
13880 kfree(cursor);
13881 return NULL;
13882 }
8e7d688b 13883 cursor->base.state = &state->base;
ea2c67bb 13884
3d7d6510
MR
13885 cursor->can_scale = false;
13886 cursor->max_downscale = 1;
13887 cursor->pipe = pipe;
13888 cursor->plane = pipe;
c59cb179
MR
13889 cursor->check_plane = intel_check_cursor_plane;
13890 cursor->commit_plane = intel_commit_cursor_plane;
a8ad0d8e 13891 cursor->disable_plane = intel_disable_cursor_plane;
3d7d6510
MR
13892
13893 drm_universal_plane_init(dev, &cursor->base, 0,
65a3fea0 13894 &intel_plane_funcs,
3d7d6510
MR
13895 intel_cursor_formats,
13896 ARRAY_SIZE(intel_cursor_formats),
13897 DRM_PLANE_TYPE_CURSOR);
4398ad45
VS
13898
13899 if (INTEL_INFO(dev)->gen >= 4) {
13900 if (!dev->mode_config.rotation_property)
13901 dev->mode_config.rotation_property =
13902 drm_mode_create_rotation_property(dev,
13903 BIT(DRM_ROTATE_0) |
13904 BIT(DRM_ROTATE_180));
13905 if (dev->mode_config.rotation_property)
13906 drm_object_attach_property(&cursor->base.base,
13907 dev->mode_config.rotation_property,
8e7d688b 13908 state->base.rotation);
4398ad45
VS
13909 }
13910
af99ceda
CK
13911 if (INTEL_INFO(dev)->gen >=9)
13912 state->scaler_id = -1;
13913
ea2c67bb
MR
13914 drm_plane_helper_add(&cursor->base, &intel_plane_helper_funcs);
13915
3d7d6510
MR
13916 return &cursor->base;
13917}
13918
549e2bfb
CK
13919static void skl_init_scalers(struct drm_device *dev, struct intel_crtc *intel_crtc,
13920 struct intel_crtc_state *crtc_state)
13921{
13922 int i;
13923 struct intel_scaler *intel_scaler;
13924 struct intel_crtc_scaler_state *scaler_state = &crtc_state->scaler_state;
13925
13926 for (i = 0; i < intel_crtc->num_scalers; i++) {
13927 intel_scaler = &scaler_state->scalers[i];
13928 intel_scaler->in_use = 0;
13929 intel_scaler->id = i;
13930
13931 intel_scaler->mode = PS_SCALER_MODE_DYN;
13932 }
13933
13934 scaler_state->scaler_id = -1;
13935}
13936
b358d0a6 13937static void intel_crtc_init(struct drm_device *dev, int pipe)
79e53945 13938{
fbee40df 13939 struct drm_i915_private *dev_priv = dev->dev_private;
79e53945 13940 struct intel_crtc *intel_crtc;
f5de6e07 13941 struct intel_crtc_state *crtc_state = NULL;
3d7d6510
MR
13942 struct drm_plane *primary = NULL;
13943 struct drm_plane *cursor = NULL;
465c120c 13944 int i, ret;
79e53945 13945
955382f3 13946 intel_crtc = kzalloc(sizeof(*intel_crtc), GFP_KERNEL);
79e53945
JB
13947 if (intel_crtc == NULL)
13948 return;
13949
f5de6e07
ACO
13950 crtc_state = kzalloc(sizeof(*crtc_state), GFP_KERNEL);
13951 if (!crtc_state)
13952 goto fail;
550acefd
ACO
13953 intel_crtc->config = crtc_state;
13954 intel_crtc->base.state = &crtc_state->base;
07878248 13955 crtc_state->base.crtc = &intel_crtc->base;
f5de6e07 13956
549e2bfb
CK
13957 /* initialize shared scalers */
13958 if (INTEL_INFO(dev)->gen >= 9) {
13959 if (pipe == PIPE_C)
13960 intel_crtc->num_scalers = 1;
13961 else
13962 intel_crtc->num_scalers = SKL_NUM_SCALERS;
13963
13964 skl_init_scalers(dev, intel_crtc, crtc_state);
13965 }
13966
465c120c 13967 primary = intel_primary_plane_create(dev, pipe);
3d7d6510
MR
13968 if (!primary)
13969 goto fail;
13970
13971 cursor = intel_cursor_plane_create(dev, pipe);
13972 if (!cursor)
13973 goto fail;
13974
465c120c 13975 ret = drm_crtc_init_with_planes(dev, &intel_crtc->base, primary,
3d7d6510
MR
13976 cursor, &intel_crtc_funcs);
13977 if (ret)
13978 goto fail;
79e53945
JB
13979
13980 drm_mode_crtc_set_gamma_size(&intel_crtc->base, 256);
79e53945
JB
13981 for (i = 0; i < 256; i++) {
13982 intel_crtc->lut_r[i] = i;
13983 intel_crtc->lut_g[i] = i;
13984 intel_crtc->lut_b[i] = i;
13985 }
13986
1f1c2e24
VS
13987 /*
13988 * On gen2/3 only plane A can do fbc, but the panel fitter and lvds port
8c0f92e1 13989 * is hooked to pipe B. Hence we want plane A feeding pipe B.
1f1c2e24 13990 */
80824003
JB
13991 intel_crtc->pipe = pipe;
13992 intel_crtc->plane = pipe;
3a77c4c4 13993 if (HAS_FBC(dev) && INTEL_INFO(dev)->gen < 4) {
28c97730 13994 DRM_DEBUG_KMS("swapping pipes & planes for FBC\n");
e2e767ab 13995 intel_crtc->plane = !pipe;
80824003
JB
13996 }
13997
4b0e333e
CW
13998 intel_crtc->cursor_base = ~0;
13999 intel_crtc->cursor_cntl = ~0;
dc41c154 14000 intel_crtc->cursor_size = ~0;
8d7849db 14001
22fd0fab
JB
14002 BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
14003 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL);
14004 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = &intel_crtc->base;
14005 dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = &intel_crtc->base;
14006
79e53945 14007 drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
87b6b101
DV
14008
14009 WARN_ON(drm_crtc_index(&intel_crtc->base) != intel_crtc->pipe);
3d7d6510
MR
14010 return;
14011
14012fail:
14013 if (primary)
14014 drm_plane_cleanup(primary);
14015 if (cursor)
14016 drm_plane_cleanup(cursor);
f5de6e07 14017 kfree(crtc_state);
3d7d6510 14018 kfree(intel_crtc);
79e53945
JB
14019}
14020
752aa88a
JB
14021enum pipe intel_get_pipe_from_connector(struct intel_connector *connector)
14022{
14023 struct drm_encoder *encoder = connector->base.encoder;
6e9f798d 14024 struct drm_device *dev = connector->base.dev;
752aa88a 14025
51fd371b 14026 WARN_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex));
752aa88a 14027
d3babd3f 14028 if (!encoder || WARN_ON(!encoder->crtc))
752aa88a
JB
14029 return INVALID_PIPE;
14030
14031 return to_intel_crtc(encoder->crtc)->pipe;
14032}
14033
08d7b3d1 14034int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
05394f39 14035 struct drm_file *file)
08d7b3d1 14036{
08d7b3d1 14037 struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
7707e653 14038 struct drm_crtc *drmmode_crtc;
c05422d5 14039 struct intel_crtc *crtc;
08d7b3d1 14040
7707e653 14041 drmmode_crtc = drm_crtc_find(dev, pipe_from_crtc_id->crtc_id);
08d7b3d1 14042
7707e653 14043 if (!drmmode_crtc) {
08d7b3d1 14044 DRM_ERROR("no such CRTC id\n");
3f2c2057 14045 return -ENOENT;
08d7b3d1
CW
14046 }
14047
7707e653 14048 crtc = to_intel_crtc(drmmode_crtc);
c05422d5 14049 pipe_from_crtc_id->pipe = crtc->pipe;
08d7b3d1 14050
c05422d5 14051 return 0;
08d7b3d1
CW
14052}
14053
66a9278e 14054static int intel_encoder_clones(struct intel_encoder *encoder)
79e53945 14055{
66a9278e
DV
14056 struct drm_device *dev = encoder->base.dev;
14057 struct intel_encoder *source_encoder;
79e53945 14058 int index_mask = 0;
79e53945
JB
14059 int entry = 0;
14060
b2784e15 14061 for_each_intel_encoder(dev, source_encoder) {
bc079e8b 14062 if (encoders_cloneable(encoder, source_encoder))
66a9278e
DV
14063 index_mask |= (1 << entry);
14064
79e53945
JB
14065 entry++;
14066 }
4ef69c7a 14067
79e53945
JB
14068 return index_mask;
14069}
14070
4d302442
CW
14071static bool has_edp_a(struct drm_device *dev)
14072{
14073 struct drm_i915_private *dev_priv = dev->dev_private;
14074
14075 if (!IS_MOBILE(dev))
14076 return false;
14077
14078 if ((I915_READ(DP_A) & DP_DETECTED) == 0)
14079 return false;
14080
e3589908 14081 if (IS_GEN5(dev) && (I915_READ(FUSE_STRAP) & ILK_eDP_A_DISABLE))
4d302442
CW
14082 return false;
14083
14084 return true;
14085}
14086
84b4e042
JB
14087static bool intel_crt_present(struct drm_device *dev)
14088{
14089 struct drm_i915_private *dev_priv = dev->dev_private;
14090
884497ed
DL
14091 if (INTEL_INFO(dev)->gen >= 9)
14092 return false;
14093
cf404ce4 14094 if (IS_HSW_ULT(dev) || IS_BDW_ULT(dev))
84b4e042
JB
14095 return false;
14096
14097 if (IS_CHERRYVIEW(dev))
14098 return false;
14099
14100 if (IS_VALLEYVIEW(dev) && !dev_priv->vbt.int_crt_support)
14101 return false;
14102
14103 return true;
14104}
14105
79e53945
JB
14106static void intel_setup_outputs(struct drm_device *dev)
14107{
725e30ad 14108 struct drm_i915_private *dev_priv = dev->dev_private;
4ef69c7a 14109 struct intel_encoder *encoder;
cb0953d7 14110 bool dpd_is_edp = false;
79e53945 14111
c9093354 14112 intel_lvds_init(dev);
79e53945 14113
84b4e042 14114 if (intel_crt_present(dev))
79935fca 14115 intel_crt_init(dev);
cb0953d7 14116
c776eb2e
VK
14117 if (IS_BROXTON(dev)) {
14118 /*
14119 * FIXME: Broxton doesn't support port detection via the
14120 * DDI_BUF_CTL_A or SFUSE_STRAP registers, find another way to
14121 * detect the ports.
14122 */
14123 intel_ddi_init(dev, PORT_A);
14124 intel_ddi_init(dev, PORT_B);
14125 intel_ddi_init(dev, PORT_C);
14126 } else if (HAS_DDI(dev)) {
0e72a5b5
ED
14127 int found;
14128
de31facd
JB
14129 /*
14130 * Haswell uses DDI functions to detect digital outputs.
14131 * On SKL pre-D0 the strap isn't connected, so we assume
14132 * it's there.
14133 */
0e72a5b5 14134 found = I915_READ(DDI_BUF_CTL_A) & DDI_INIT_DISPLAY_DETECTED;
de31facd
JB
14135 /* WaIgnoreDDIAStrap: skl */
14136 if (found ||
14137 (IS_SKYLAKE(dev) && INTEL_REVID(dev) < SKL_REVID_D0))
0e72a5b5
ED
14138 intel_ddi_init(dev, PORT_A);
14139
14140 /* DDI B, C and D detection is indicated by the SFUSE_STRAP
14141 * register */
14142 found = I915_READ(SFUSE_STRAP);
14143
14144 if (found & SFUSE_STRAP_DDIB_DETECTED)
14145 intel_ddi_init(dev, PORT_B);
14146 if (found & SFUSE_STRAP_DDIC_DETECTED)
14147 intel_ddi_init(dev, PORT_C);
14148 if (found & SFUSE_STRAP_DDID_DETECTED)
14149 intel_ddi_init(dev, PORT_D);
14150 } else if (HAS_PCH_SPLIT(dev)) {
cb0953d7 14151 int found;
5d8a7752 14152 dpd_is_edp = intel_dp_is_edp(dev, PORT_D);
270b3042
DV
14153
14154 if (has_edp_a(dev))
14155 intel_dp_init(dev, DP_A, PORT_A);
cb0953d7 14156
dc0fa718 14157 if (I915_READ(PCH_HDMIB) & SDVO_DETECTED) {
461ed3ca 14158 /* PCH SDVOB multiplex with HDMIB */
eef4eacb 14159 found = intel_sdvo_init(dev, PCH_SDVOB, true);
30ad48b7 14160 if (!found)
e2debe91 14161 intel_hdmi_init(dev, PCH_HDMIB, PORT_B);
5eb08b69 14162 if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
ab9d7c30 14163 intel_dp_init(dev, PCH_DP_B, PORT_B);
30ad48b7
ZW
14164 }
14165
dc0fa718 14166 if (I915_READ(PCH_HDMIC) & SDVO_DETECTED)
e2debe91 14167 intel_hdmi_init(dev, PCH_HDMIC, PORT_C);
30ad48b7 14168
dc0fa718 14169 if (!dpd_is_edp && I915_READ(PCH_HDMID) & SDVO_DETECTED)
e2debe91 14170 intel_hdmi_init(dev, PCH_HDMID, PORT_D);
30ad48b7 14171
5eb08b69 14172 if (I915_READ(PCH_DP_C) & DP_DETECTED)
ab9d7c30 14173 intel_dp_init(dev, PCH_DP_C, PORT_C);
5eb08b69 14174
270b3042 14175 if (I915_READ(PCH_DP_D) & DP_DETECTED)
ab9d7c30 14176 intel_dp_init(dev, PCH_DP_D, PORT_D);
4a87d65d 14177 } else if (IS_VALLEYVIEW(dev)) {
e17ac6db
VS
14178 /*
14179 * The DP_DETECTED bit is the latched state of the DDC
14180 * SDA pin at boot. However since eDP doesn't require DDC
14181 * (no way to plug in a DP->HDMI dongle) the DDC pins for
14182 * eDP ports may have been muxed to an alternate function.
14183 * Thus we can't rely on the DP_DETECTED bit alone to detect
14184 * eDP ports. Consult the VBT as well as DP_DETECTED to
14185 * detect eDP ports.
14186 */
d2182a66
VS
14187 if (I915_READ(VLV_DISPLAY_BASE + GEN4_HDMIB) & SDVO_DETECTED &&
14188 !intel_dp_is_edp(dev, PORT_B))
585a94b8
AB
14189 intel_hdmi_init(dev, VLV_DISPLAY_BASE + GEN4_HDMIB,
14190 PORT_B);
e17ac6db
VS
14191 if (I915_READ(VLV_DISPLAY_BASE + DP_B) & DP_DETECTED ||
14192 intel_dp_is_edp(dev, PORT_B))
14193 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_B, PORT_B);
585a94b8 14194
d2182a66
VS
14195 if (I915_READ(VLV_DISPLAY_BASE + GEN4_HDMIC) & SDVO_DETECTED &&
14196 !intel_dp_is_edp(dev, PORT_C))
6f6005a5
JB
14197 intel_hdmi_init(dev, VLV_DISPLAY_BASE + GEN4_HDMIC,
14198 PORT_C);
e17ac6db
VS
14199 if (I915_READ(VLV_DISPLAY_BASE + DP_C) & DP_DETECTED ||
14200 intel_dp_is_edp(dev, PORT_C))
14201 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_C, PORT_C);
19c03924 14202
9418c1f1 14203 if (IS_CHERRYVIEW(dev)) {
e17ac6db 14204 if (I915_READ(VLV_DISPLAY_BASE + CHV_HDMID) & SDVO_DETECTED)
9418c1f1
VS
14205 intel_hdmi_init(dev, VLV_DISPLAY_BASE + CHV_HDMID,
14206 PORT_D);
e17ac6db
VS
14207 /* eDP not supported on port D, so don't check VBT */
14208 if (I915_READ(VLV_DISPLAY_BASE + DP_D) & DP_DETECTED)
14209 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_D, PORT_D);
9418c1f1
VS
14210 }
14211
3cfca973 14212 intel_dsi_init(dev);
103a196f 14213 } else if (SUPPORTS_DIGITAL_OUTPUTS(dev)) {
27185ae1 14214 bool found = false;
7d57382e 14215
e2debe91 14216 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
b01f2c3a 14217 DRM_DEBUG_KMS("probing SDVOB\n");
e2debe91 14218 found = intel_sdvo_init(dev, GEN3_SDVOB, true);
b01f2c3a
JB
14219 if (!found && SUPPORTS_INTEGRATED_HDMI(dev)) {
14220 DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
e2debe91 14221 intel_hdmi_init(dev, GEN4_HDMIB, PORT_B);
b01f2c3a 14222 }
27185ae1 14223
e7281eab 14224 if (!found && SUPPORTS_INTEGRATED_DP(dev))
ab9d7c30 14225 intel_dp_init(dev, DP_B, PORT_B);
725e30ad 14226 }
13520b05
KH
14227
14228 /* Before G4X SDVOC doesn't have its own detect register */
13520b05 14229
e2debe91 14230 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
b01f2c3a 14231 DRM_DEBUG_KMS("probing SDVOC\n");
e2debe91 14232 found = intel_sdvo_init(dev, GEN3_SDVOC, false);
b01f2c3a 14233 }
27185ae1 14234
e2debe91 14235 if (!found && (I915_READ(GEN3_SDVOC) & SDVO_DETECTED)) {
27185ae1 14236
b01f2c3a
JB
14237 if (SUPPORTS_INTEGRATED_HDMI(dev)) {
14238 DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
e2debe91 14239 intel_hdmi_init(dev, GEN4_HDMIC, PORT_C);
b01f2c3a 14240 }
e7281eab 14241 if (SUPPORTS_INTEGRATED_DP(dev))
ab9d7c30 14242 intel_dp_init(dev, DP_C, PORT_C);
725e30ad 14243 }
27185ae1 14244
b01f2c3a 14245 if (SUPPORTS_INTEGRATED_DP(dev) &&
e7281eab 14246 (I915_READ(DP_D) & DP_DETECTED))
ab9d7c30 14247 intel_dp_init(dev, DP_D, PORT_D);
bad720ff 14248 } else if (IS_GEN2(dev))
79e53945
JB
14249 intel_dvo_init(dev);
14250
103a196f 14251 if (SUPPORTS_TV(dev))
79e53945
JB
14252 intel_tv_init(dev);
14253
0bc12bcb 14254 intel_psr_init(dev);
7c8f8a70 14255
b2784e15 14256 for_each_intel_encoder(dev, encoder) {
4ef69c7a
CW
14257 encoder->base.possible_crtcs = encoder->crtc_mask;
14258 encoder->base.possible_clones =
66a9278e 14259 intel_encoder_clones(encoder);
79e53945 14260 }
47356eb6 14261
dde86e2d 14262 intel_init_pch_refclk(dev);
270b3042
DV
14263
14264 drm_helper_move_panel_connectors_to_head(dev);
79e53945
JB
14265}
14266
14267static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
14268{
60a5ca01 14269 struct drm_device *dev = fb->dev;
79e53945 14270 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
79e53945 14271
ef2d633e 14272 drm_framebuffer_cleanup(fb);
60a5ca01 14273 mutex_lock(&dev->struct_mutex);
ef2d633e 14274 WARN_ON(!intel_fb->obj->framebuffer_references--);
60a5ca01
VS
14275 drm_gem_object_unreference(&intel_fb->obj->base);
14276 mutex_unlock(&dev->struct_mutex);
79e53945
JB
14277 kfree(intel_fb);
14278}
14279
14280static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
05394f39 14281 struct drm_file *file,
79e53945
JB
14282 unsigned int *handle)
14283{
14284 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
05394f39 14285 struct drm_i915_gem_object *obj = intel_fb->obj;
79e53945 14286
05394f39 14287 return drm_gem_handle_create(file, &obj->base, handle);
79e53945
JB
14288}
14289
14290static const struct drm_framebuffer_funcs intel_fb_funcs = {
14291 .destroy = intel_user_framebuffer_destroy,
14292 .create_handle = intel_user_framebuffer_create_handle,
14293};
14294
b321803d
DL
14295static
14296u32 intel_fb_pitch_limit(struct drm_device *dev, uint64_t fb_modifier,
14297 uint32_t pixel_format)
14298{
14299 u32 gen = INTEL_INFO(dev)->gen;
14300
14301 if (gen >= 9) {
14302 /* "The stride in bytes must not exceed the of the size of 8K
14303 * pixels and 32K bytes."
14304 */
14305 return min(8192*drm_format_plane_cpp(pixel_format, 0), 32768);
14306 } else if (gen >= 5 && !IS_VALLEYVIEW(dev)) {
14307 return 32*1024;
14308 } else if (gen >= 4) {
14309 if (fb_modifier == I915_FORMAT_MOD_X_TILED)
14310 return 16*1024;
14311 else
14312 return 32*1024;
14313 } else if (gen >= 3) {
14314 if (fb_modifier == I915_FORMAT_MOD_X_TILED)
14315 return 8*1024;
14316 else
14317 return 16*1024;
14318 } else {
14319 /* XXX DSPC is limited to 4k tiled */
14320 return 8*1024;
14321 }
14322}
14323
b5ea642a
DV
14324static int intel_framebuffer_init(struct drm_device *dev,
14325 struct intel_framebuffer *intel_fb,
14326 struct drm_mode_fb_cmd2 *mode_cmd,
14327 struct drm_i915_gem_object *obj)
79e53945 14328{
6761dd31 14329 unsigned int aligned_height;
79e53945 14330 int ret;
b321803d 14331 u32 pitch_limit, stride_alignment;
79e53945 14332
dd4916c5
DV
14333 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
14334
2a80eada
DV
14335 if (mode_cmd->flags & DRM_MODE_FB_MODIFIERS) {
14336 /* Enforce that fb modifier and tiling mode match, but only for
14337 * X-tiled. This is needed for FBC. */
14338 if (!!(obj->tiling_mode == I915_TILING_X) !=
14339 !!(mode_cmd->modifier[0] == I915_FORMAT_MOD_X_TILED)) {
14340 DRM_DEBUG("tiling_mode doesn't match fb modifier\n");
14341 return -EINVAL;
14342 }
14343 } else {
14344 if (obj->tiling_mode == I915_TILING_X)
14345 mode_cmd->modifier[0] = I915_FORMAT_MOD_X_TILED;
14346 else if (obj->tiling_mode == I915_TILING_Y) {
14347 DRM_DEBUG("No Y tiling for legacy addfb\n");
14348 return -EINVAL;
14349 }
14350 }
14351
9a8f0a12
TU
14352 /* Passed in modifier sanity checking. */
14353 switch (mode_cmd->modifier[0]) {
14354 case I915_FORMAT_MOD_Y_TILED:
14355 case I915_FORMAT_MOD_Yf_TILED:
14356 if (INTEL_INFO(dev)->gen < 9) {
14357 DRM_DEBUG("Unsupported tiling 0x%llx!\n",
14358 mode_cmd->modifier[0]);
14359 return -EINVAL;
14360 }
14361 case DRM_FORMAT_MOD_NONE:
14362 case I915_FORMAT_MOD_X_TILED:
14363 break;
14364 default:
c0f40428
JB
14365 DRM_DEBUG("Unsupported fb modifier 0x%llx!\n",
14366 mode_cmd->modifier[0]);
57cd6508 14367 return -EINVAL;
c16ed4be 14368 }
57cd6508 14369
b321803d
DL
14370 stride_alignment = intel_fb_stride_alignment(dev, mode_cmd->modifier[0],
14371 mode_cmd->pixel_format);
14372 if (mode_cmd->pitches[0] & (stride_alignment - 1)) {
14373 DRM_DEBUG("pitch (%d) must be at least %u byte aligned\n",
14374 mode_cmd->pitches[0], stride_alignment);
57cd6508 14375 return -EINVAL;
c16ed4be 14376 }
57cd6508 14377
b321803d
DL
14378 pitch_limit = intel_fb_pitch_limit(dev, mode_cmd->modifier[0],
14379 mode_cmd->pixel_format);
a35cdaa0 14380 if (mode_cmd->pitches[0] > pitch_limit) {
b321803d
DL
14381 DRM_DEBUG("%s pitch (%u) must be at less than %d\n",
14382 mode_cmd->modifier[0] != DRM_FORMAT_MOD_NONE ?
2a80eada 14383 "tiled" : "linear",
a35cdaa0 14384 mode_cmd->pitches[0], pitch_limit);
5d7bd705 14385 return -EINVAL;
c16ed4be 14386 }
5d7bd705 14387
2a80eada 14388 if (mode_cmd->modifier[0] == I915_FORMAT_MOD_X_TILED &&
c16ed4be
CW
14389 mode_cmd->pitches[0] != obj->stride) {
14390 DRM_DEBUG("pitch (%d) must match tiling stride (%d)\n",
14391 mode_cmd->pitches[0], obj->stride);
5d7bd705 14392 return -EINVAL;
c16ed4be 14393 }
5d7bd705 14394
57779d06 14395 /* Reject formats not supported by any plane early. */
308e5bcb 14396 switch (mode_cmd->pixel_format) {
57779d06 14397 case DRM_FORMAT_C8:
04b3924d
VS
14398 case DRM_FORMAT_RGB565:
14399 case DRM_FORMAT_XRGB8888:
14400 case DRM_FORMAT_ARGB8888:
57779d06
VS
14401 break;
14402 case DRM_FORMAT_XRGB1555:
c16ed4be 14403 if (INTEL_INFO(dev)->gen > 3) {
4ee62c76
VS
14404 DRM_DEBUG("unsupported pixel format: %s\n",
14405 drm_get_format_name(mode_cmd->pixel_format));
57779d06 14406 return -EINVAL;
c16ed4be 14407 }
57779d06 14408 break;
57779d06 14409 case DRM_FORMAT_ABGR8888:
6c0fd451
DL
14410 if (!IS_VALLEYVIEW(dev) && INTEL_INFO(dev)->gen < 9) {
14411 DRM_DEBUG("unsupported pixel format: %s\n",
14412 drm_get_format_name(mode_cmd->pixel_format));
14413 return -EINVAL;
14414 }
14415 break;
14416 case DRM_FORMAT_XBGR8888:
04b3924d 14417 case DRM_FORMAT_XRGB2101010:
57779d06 14418 case DRM_FORMAT_XBGR2101010:
c16ed4be 14419 if (INTEL_INFO(dev)->gen < 4) {
4ee62c76
VS
14420 DRM_DEBUG("unsupported pixel format: %s\n",
14421 drm_get_format_name(mode_cmd->pixel_format));
57779d06 14422 return -EINVAL;
c16ed4be 14423 }
b5626747 14424 break;
7531208b
DL
14425 case DRM_FORMAT_ABGR2101010:
14426 if (!IS_VALLEYVIEW(dev)) {
14427 DRM_DEBUG("unsupported pixel format: %s\n",
14428 drm_get_format_name(mode_cmd->pixel_format));
14429 return -EINVAL;
14430 }
14431 break;
04b3924d
VS
14432 case DRM_FORMAT_YUYV:
14433 case DRM_FORMAT_UYVY:
14434 case DRM_FORMAT_YVYU:
14435 case DRM_FORMAT_VYUY:
c16ed4be 14436 if (INTEL_INFO(dev)->gen < 5) {
4ee62c76
VS
14437 DRM_DEBUG("unsupported pixel format: %s\n",
14438 drm_get_format_name(mode_cmd->pixel_format));
57779d06 14439 return -EINVAL;
c16ed4be 14440 }
57cd6508
CW
14441 break;
14442 default:
4ee62c76
VS
14443 DRM_DEBUG("unsupported pixel format: %s\n",
14444 drm_get_format_name(mode_cmd->pixel_format));
57cd6508
CW
14445 return -EINVAL;
14446 }
14447
90f9a336
VS
14448 /* FIXME need to adjust LINOFF/TILEOFF accordingly. */
14449 if (mode_cmd->offsets[0] != 0)
14450 return -EINVAL;
14451
ec2c981e 14452 aligned_height = intel_fb_align_height(dev, mode_cmd->height,
091df6cb
DV
14453 mode_cmd->pixel_format,
14454 mode_cmd->modifier[0]);
53155c0a
DV
14455 /* FIXME drm helper for size checks (especially planar formats)? */
14456 if (obj->base.size < aligned_height * mode_cmd->pitches[0])
14457 return -EINVAL;
14458
c7d73f6a
DV
14459 drm_helper_mode_fill_fb_struct(&intel_fb->base, mode_cmd);
14460 intel_fb->obj = obj;
80075d49 14461 intel_fb->obj->framebuffer_references++;
c7d73f6a 14462
79e53945
JB
14463 ret = drm_framebuffer_init(dev, &intel_fb->base, &intel_fb_funcs);
14464 if (ret) {
14465 DRM_ERROR("framebuffer init failed %d\n", ret);
14466 return ret;
14467 }
14468
79e53945
JB
14469 return 0;
14470}
14471
79e53945
JB
14472static struct drm_framebuffer *
14473intel_user_framebuffer_create(struct drm_device *dev,
14474 struct drm_file *filp,
308e5bcb 14475 struct drm_mode_fb_cmd2 *mode_cmd)
79e53945 14476{
05394f39 14477 struct drm_i915_gem_object *obj;
79e53945 14478
308e5bcb
JB
14479 obj = to_intel_bo(drm_gem_object_lookup(dev, filp,
14480 mode_cmd->handles[0]));
c8725226 14481 if (&obj->base == NULL)
cce13ff7 14482 return ERR_PTR(-ENOENT);
79e53945 14483
d2dff872 14484 return intel_framebuffer_create(dev, mode_cmd, obj);
79e53945
JB
14485}
14486
4520f53a 14487#ifndef CONFIG_DRM_I915_FBDEV
0632fef6 14488static inline void intel_fbdev_output_poll_changed(struct drm_device *dev)
4520f53a
DV
14489{
14490}
14491#endif
14492
79e53945 14493static const struct drm_mode_config_funcs intel_mode_funcs = {
79e53945 14494 .fb_create = intel_user_framebuffer_create,
0632fef6 14495 .output_poll_changed = intel_fbdev_output_poll_changed,
5ee67f1c
MR
14496 .atomic_check = intel_atomic_check,
14497 .atomic_commit = intel_atomic_commit,
79e53945
JB
14498};
14499
e70236a8
JB
14500/* Set up chip specific display functions */
14501static void intel_init_display(struct drm_device *dev)
14502{
14503 struct drm_i915_private *dev_priv = dev->dev_private;
14504
ee9300bb
DV
14505 if (HAS_PCH_SPLIT(dev) || IS_G4X(dev))
14506 dev_priv->display.find_dpll = g4x_find_best_dpll;
ef9348c8
CML
14507 else if (IS_CHERRYVIEW(dev))
14508 dev_priv->display.find_dpll = chv_find_best_dpll;
ee9300bb
DV
14509 else if (IS_VALLEYVIEW(dev))
14510 dev_priv->display.find_dpll = vlv_find_best_dpll;
14511 else if (IS_PINEVIEW(dev))
14512 dev_priv->display.find_dpll = pnv_find_best_dpll;
14513 else
14514 dev_priv->display.find_dpll = i9xx_find_best_dpll;
14515
bc8d7dff
DL
14516 if (INTEL_INFO(dev)->gen >= 9) {
14517 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
5724dbd1
DL
14518 dev_priv->display.get_initial_plane_config =
14519 skylake_get_initial_plane_config;
bc8d7dff
DL
14520 dev_priv->display.crtc_compute_clock =
14521 haswell_crtc_compute_clock;
14522 dev_priv->display.crtc_enable = haswell_crtc_enable;
14523 dev_priv->display.crtc_disable = haswell_crtc_disable;
14524 dev_priv->display.off = ironlake_crtc_off;
14525 dev_priv->display.update_primary_plane =
14526 skylake_update_primary_plane;
14527 } else if (HAS_DDI(dev)) {
0e8ffe1b 14528 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
5724dbd1
DL
14529 dev_priv->display.get_initial_plane_config =
14530 ironlake_get_initial_plane_config;
797d0259
ACO
14531 dev_priv->display.crtc_compute_clock =
14532 haswell_crtc_compute_clock;
4f771f10
PZ
14533 dev_priv->display.crtc_enable = haswell_crtc_enable;
14534 dev_priv->display.crtc_disable = haswell_crtc_disable;
df8ad70c 14535 dev_priv->display.off = ironlake_crtc_off;
bc8d7dff
DL
14536 dev_priv->display.update_primary_plane =
14537 ironlake_update_primary_plane;
09b4ddf9 14538 } else if (HAS_PCH_SPLIT(dev)) {
0e8ffe1b 14539 dev_priv->display.get_pipe_config = ironlake_get_pipe_config;
5724dbd1
DL
14540 dev_priv->display.get_initial_plane_config =
14541 ironlake_get_initial_plane_config;
3fb37703
ACO
14542 dev_priv->display.crtc_compute_clock =
14543 ironlake_crtc_compute_clock;
76e5a89c
DV
14544 dev_priv->display.crtc_enable = ironlake_crtc_enable;
14545 dev_priv->display.crtc_disable = ironlake_crtc_disable;
ee7b9f93 14546 dev_priv->display.off = ironlake_crtc_off;
262ca2b0
MR
14547 dev_priv->display.update_primary_plane =
14548 ironlake_update_primary_plane;
89b667f8
JB
14549 } else if (IS_VALLEYVIEW(dev)) {
14550 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
5724dbd1
DL
14551 dev_priv->display.get_initial_plane_config =
14552 i9xx_get_initial_plane_config;
d6dfee7a 14553 dev_priv->display.crtc_compute_clock = i9xx_crtc_compute_clock;
89b667f8
JB
14554 dev_priv->display.crtc_enable = valleyview_crtc_enable;
14555 dev_priv->display.crtc_disable = i9xx_crtc_disable;
14556 dev_priv->display.off = i9xx_crtc_off;
262ca2b0
MR
14557 dev_priv->display.update_primary_plane =
14558 i9xx_update_primary_plane;
f564048e 14559 } else {
0e8ffe1b 14560 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
5724dbd1
DL
14561 dev_priv->display.get_initial_plane_config =
14562 i9xx_get_initial_plane_config;
d6dfee7a 14563 dev_priv->display.crtc_compute_clock = i9xx_crtc_compute_clock;
76e5a89c
DV
14564 dev_priv->display.crtc_enable = i9xx_crtc_enable;
14565 dev_priv->display.crtc_disable = i9xx_crtc_disable;
ee7b9f93 14566 dev_priv->display.off = i9xx_crtc_off;
262ca2b0
MR
14567 dev_priv->display.update_primary_plane =
14568 i9xx_update_primary_plane;
f564048e 14569 }
e70236a8 14570
e70236a8 14571 /* Returns the core display clock speed */
1652d19e
VS
14572 if (IS_SKYLAKE(dev))
14573 dev_priv->display.get_display_clock_speed =
14574 skylake_get_display_clock_speed;
14575 else if (IS_BROADWELL(dev))
14576 dev_priv->display.get_display_clock_speed =
14577 broadwell_get_display_clock_speed;
14578 else if (IS_HASWELL(dev))
14579 dev_priv->display.get_display_clock_speed =
14580 haswell_get_display_clock_speed;
14581 else if (IS_VALLEYVIEW(dev))
25eb05fc
JB
14582 dev_priv->display.get_display_clock_speed =
14583 valleyview_get_display_clock_speed;
b37a6434
VS
14584 else if (IS_GEN5(dev))
14585 dev_priv->display.get_display_clock_speed =
14586 ilk_get_display_clock_speed;
a7c66cd8 14587 else if (IS_I945G(dev) || IS_BROADWATER(dev) ||
34edce2f 14588 IS_GEN6(dev) || IS_IVYBRIDGE(dev))
e70236a8
JB
14589 dev_priv->display.get_display_clock_speed =
14590 i945_get_display_clock_speed;
34edce2f
VS
14591 else if (IS_GM45(dev))
14592 dev_priv->display.get_display_clock_speed =
14593 gm45_get_display_clock_speed;
14594 else if (IS_CRESTLINE(dev))
14595 dev_priv->display.get_display_clock_speed =
14596 i965gm_get_display_clock_speed;
14597 else if (IS_PINEVIEW(dev))
14598 dev_priv->display.get_display_clock_speed =
14599 pnv_get_display_clock_speed;
14600 else if (IS_G33(dev) || IS_G4X(dev))
14601 dev_priv->display.get_display_clock_speed =
14602 g33_get_display_clock_speed;
e70236a8
JB
14603 else if (IS_I915G(dev))
14604 dev_priv->display.get_display_clock_speed =
14605 i915_get_display_clock_speed;
257a7ffc 14606 else if (IS_I945GM(dev) || IS_845G(dev))
e70236a8
JB
14607 dev_priv->display.get_display_clock_speed =
14608 i9xx_misc_get_display_clock_speed;
257a7ffc
DV
14609 else if (IS_PINEVIEW(dev))
14610 dev_priv->display.get_display_clock_speed =
14611 pnv_get_display_clock_speed;
e70236a8
JB
14612 else if (IS_I915GM(dev))
14613 dev_priv->display.get_display_clock_speed =
14614 i915gm_get_display_clock_speed;
14615 else if (IS_I865G(dev))
14616 dev_priv->display.get_display_clock_speed =
14617 i865_get_display_clock_speed;
f0f8a9ce 14618 else if (IS_I85X(dev))
e70236a8 14619 dev_priv->display.get_display_clock_speed =
1b1d2716 14620 i85x_get_display_clock_speed;
623e01e5
VS
14621 else { /* 830 */
14622 WARN(!IS_I830(dev), "Unknown platform. Assuming 133 MHz CDCLK\n");
e70236a8
JB
14623 dev_priv->display.get_display_clock_speed =
14624 i830_get_display_clock_speed;
623e01e5 14625 }
e70236a8 14626
7c10a2b5 14627 if (IS_GEN5(dev)) {
3bb11b53 14628 dev_priv->display.fdi_link_train = ironlake_fdi_link_train;
3bb11b53
SJ
14629 } else if (IS_GEN6(dev)) {
14630 dev_priv->display.fdi_link_train = gen6_fdi_link_train;
3bb11b53
SJ
14631 } else if (IS_IVYBRIDGE(dev)) {
14632 /* FIXME: detect B0+ stepping and use auto training */
14633 dev_priv->display.fdi_link_train = ivb_manual_fdi_link_train;
059b2fe9 14634 } else if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
3bb11b53 14635 dev_priv->display.fdi_link_train = hsw_fdi_link_train;
30a970c6
JB
14636 } else if (IS_VALLEYVIEW(dev)) {
14637 dev_priv->display.modeset_global_resources =
14638 valleyview_modeset_global_resources;
f8437dd1
VK
14639 } else if (IS_BROXTON(dev)) {
14640 dev_priv->display.modeset_global_resources =
14641 broxton_modeset_global_resources;
e70236a8 14642 }
8c9f3aaf 14643
8c9f3aaf
JB
14644 switch (INTEL_INFO(dev)->gen) {
14645 case 2:
14646 dev_priv->display.queue_flip = intel_gen2_queue_flip;
14647 break;
14648
14649 case 3:
14650 dev_priv->display.queue_flip = intel_gen3_queue_flip;
14651 break;
14652
14653 case 4:
14654 case 5:
14655 dev_priv->display.queue_flip = intel_gen4_queue_flip;
14656 break;
14657
14658 case 6:
14659 dev_priv->display.queue_flip = intel_gen6_queue_flip;
14660 break;
7c9017e5 14661 case 7:
4e0bbc31 14662 case 8: /* FIXME(BDW): Check that the gen8 RCS flip works. */
7c9017e5
JB
14663 dev_priv->display.queue_flip = intel_gen7_queue_flip;
14664 break;
830c81db 14665 case 9:
ba343e02
TU
14666 /* Drop through - unsupported since execlist only. */
14667 default:
14668 /* Default just returns -ENODEV to indicate unsupported */
14669 dev_priv->display.queue_flip = intel_default_queue_flip;
8c9f3aaf 14670 }
7bd688cd
JN
14671
14672 intel_panel_init_backlight_funcs(dev);
e39b999a
VS
14673
14674 mutex_init(&dev_priv->pps_mutex);
e70236a8
JB
14675}
14676
b690e96c
JB
14677/*
14678 * Some BIOSes insist on assuming the GPU's pipe A is enabled at suspend,
14679 * resume, or other times. This quirk makes sure that's the case for
14680 * affected systems.
14681 */
0206e353 14682static void quirk_pipea_force(struct drm_device *dev)
b690e96c
JB
14683{
14684 struct drm_i915_private *dev_priv = dev->dev_private;
14685
14686 dev_priv->quirks |= QUIRK_PIPEA_FORCE;
bc0daf48 14687 DRM_INFO("applying pipe a force quirk\n");
b690e96c
JB
14688}
14689
b6b5d049
VS
14690static void quirk_pipeb_force(struct drm_device *dev)
14691{
14692 struct drm_i915_private *dev_priv = dev->dev_private;
14693
14694 dev_priv->quirks |= QUIRK_PIPEB_FORCE;
14695 DRM_INFO("applying pipe b force quirk\n");
14696}
14697
435793df
KP
14698/*
14699 * Some machines (Lenovo U160) do not work with SSC on LVDS for some reason
14700 */
14701static void quirk_ssc_force_disable(struct drm_device *dev)
14702{
14703 struct drm_i915_private *dev_priv = dev->dev_private;
14704 dev_priv->quirks |= QUIRK_LVDS_SSC_DISABLE;
bc0daf48 14705 DRM_INFO("applying lvds SSC disable quirk\n");
435793df
KP
14706}
14707
4dca20ef 14708/*
5a15ab5b
CE
14709 * A machine (e.g. Acer Aspire 5734Z) may need to invert the panel backlight
14710 * brightness value
4dca20ef
CE
14711 */
14712static void quirk_invert_brightness(struct drm_device *dev)
14713{
14714 struct drm_i915_private *dev_priv = dev->dev_private;
14715 dev_priv->quirks |= QUIRK_INVERT_BRIGHTNESS;
bc0daf48 14716 DRM_INFO("applying inverted panel brightness quirk\n");
435793df
KP
14717}
14718
9c72cc6f
SD
14719/* Some VBT's incorrectly indicate no backlight is present */
14720static void quirk_backlight_present(struct drm_device *dev)
14721{
14722 struct drm_i915_private *dev_priv = dev->dev_private;
14723 dev_priv->quirks |= QUIRK_BACKLIGHT_PRESENT;
14724 DRM_INFO("applying backlight present quirk\n");
14725}
14726
b690e96c
JB
14727struct intel_quirk {
14728 int device;
14729 int subsystem_vendor;
14730 int subsystem_device;
14731 void (*hook)(struct drm_device *dev);
14732};
14733
5f85f176
EE
14734/* For systems that don't have a meaningful PCI subdevice/subvendor ID */
14735struct intel_dmi_quirk {
14736 void (*hook)(struct drm_device *dev);
14737 const struct dmi_system_id (*dmi_id_list)[];
14738};
14739
14740static int intel_dmi_reverse_brightness(const struct dmi_system_id *id)
14741{
14742 DRM_INFO("Backlight polarity reversed on %s\n", id->ident);
14743 return 1;
14744}
14745
14746static const struct intel_dmi_quirk intel_dmi_quirks[] = {
14747 {
14748 .dmi_id_list = &(const struct dmi_system_id[]) {
14749 {
14750 .callback = intel_dmi_reverse_brightness,
14751 .ident = "NCR Corporation",
14752 .matches = {DMI_MATCH(DMI_SYS_VENDOR, "NCR Corporation"),
14753 DMI_MATCH(DMI_PRODUCT_NAME, ""),
14754 },
14755 },
14756 { } /* terminating entry */
14757 },
14758 .hook = quirk_invert_brightness,
14759 },
14760};
14761
c43b5634 14762static struct intel_quirk intel_quirks[] = {
b690e96c
JB
14763 /* Toshiba Protege R-205, S-209 needs pipe A force quirk */
14764 { 0x2592, 0x1179, 0x0001, quirk_pipea_force },
14765
b690e96c
JB
14766 /* ThinkPad T60 needs pipe A force quirk (bug #16494) */
14767 { 0x2782, 0x17aa, 0x201a, quirk_pipea_force },
14768
5f080c0f
VS
14769 /* 830 needs to leave pipe A & dpll A up */
14770 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
14771
b6b5d049
VS
14772 /* 830 needs to leave pipe B & dpll B up */
14773 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipeb_force },
14774
435793df
KP
14775 /* Lenovo U160 cannot use SSC on LVDS */
14776 { 0x0046, 0x17aa, 0x3920, quirk_ssc_force_disable },
070d329a
MAS
14777
14778 /* Sony Vaio Y cannot use SSC on LVDS */
14779 { 0x0046, 0x104d, 0x9076, quirk_ssc_force_disable },
5a15ab5b 14780
be505f64
AH
14781 /* Acer Aspire 5734Z must invert backlight brightness */
14782 { 0x2a42, 0x1025, 0x0459, quirk_invert_brightness },
14783
14784 /* Acer/eMachines G725 */
14785 { 0x2a42, 0x1025, 0x0210, quirk_invert_brightness },
14786
14787 /* Acer/eMachines e725 */
14788 { 0x2a42, 0x1025, 0x0212, quirk_invert_brightness },
14789
14790 /* Acer/Packard Bell NCL20 */
14791 { 0x2a42, 0x1025, 0x034b, quirk_invert_brightness },
14792
14793 /* Acer Aspire 4736Z */
14794 { 0x2a42, 0x1025, 0x0260, quirk_invert_brightness },
0f540c3a
JN
14795
14796 /* Acer Aspire 5336 */
14797 { 0x2a42, 0x1025, 0x048a, quirk_invert_brightness },
2e93a1aa
SD
14798
14799 /* Acer C720 and C720P Chromebooks (Celeron 2955U) have backlights */
14800 { 0x0a06, 0x1025, 0x0a11, quirk_backlight_present },
d4967d8c 14801
dfb3d47b
SD
14802 /* Acer C720 Chromebook (Core i3 4005U) */
14803 { 0x0a16, 0x1025, 0x0a11, quirk_backlight_present },
14804
b2a9601c 14805 /* Apple Macbook 2,1 (Core 2 T7400) */
14806 { 0x27a2, 0x8086, 0x7270, quirk_backlight_present },
14807
d4967d8c
SD
14808 /* Toshiba CB35 Chromebook (Celeron 2955U) */
14809 { 0x0a06, 0x1179, 0x0a88, quirk_backlight_present },
724cb06f
SD
14810
14811 /* HP Chromebook 14 (Celeron 2955U) */
14812 { 0x0a06, 0x103c, 0x21ed, quirk_backlight_present },
cf6f0af9
JN
14813
14814 /* Dell Chromebook 11 */
14815 { 0x0a06, 0x1028, 0x0a35, quirk_backlight_present },
b690e96c
JB
14816};
14817
14818static void intel_init_quirks(struct drm_device *dev)
14819{
14820 struct pci_dev *d = dev->pdev;
14821 int i;
14822
14823 for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
14824 struct intel_quirk *q = &intel_quirks[i];
14825
14826 if (d->device == q->device &&
14827 (d->subsystem_vendor == q->subsystem_vendor ||
14828 q->subsystem_vendor == PCI_ANY_ID) &&
14829 (d->subsystem_device == q->subsystem_device ||
14830 q->subsystem_device == PCI_ANY_ID))
14831 q->hook(dev);
14832 }
5f85f176
EE
14833 for (i = 0; i < ARRAY_SIZE(intel_dmi_quirks); i++) {
14834 if (dmi_check_system(*intel_dmi_quirks[i].dmi_id_list) != 0)
14835 intel_dmi_quirks[i].hook(dev);
14836 }
b690e96c
JB
14837}
14838
9cce37f4
JB
14839/* Disable the VGA plane that we never use */
14840static void i915_disable_vga(struct drm_device *dev)
14841{
14842 struct drm_i915_private *dev_priv = dev->dev_private;
14843 u8 sr1;
766aa1c4 14844 u32 vga_reg = i915_vgacntrl_reg(dev);
9cce37f4 14845
2b37c616 14846 /* WaEnableVGAAccessThroughIOPort:ctg,elk,ilk,snb,ivb,vlv,hsw */
9cce37f4 14847 vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
3fdcf431 14848 outb(SR01, VGA_SR_INDEX);
9cce37f4
JB
14849 sr1 = inb(VGA_SR_DATA);
14850 outb(sr1 | 1<<5, VGA_SR_DATA);
14851 vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
14852 udelay(300);
14853
01f5a626 14854 I915_WRITE(vga_reg, VGA_DISP_DISABLE);
9cce37f4
JB
14855 POSTING_READ(vga_reg);
14856}
14857
f817586c
DV
14858void intel_modeset_init_hw(struct drm_device *dev)
14859{
b6283055 14860 intel_update_cdclk(dev);
a8f78b58 14861 intel_prepare_ddi(dev);
f817586c 14862 intel_init_clock_gating(dev);
8090c6b9 14863 intel_enable_gt_powersave(dev);
f817586c
DV
14864}
14865
79e53945
JB
14866void intel_modeset_init(struct drm_device *dev)
14867{
652c393a 14868 struct drm_i915_private *dev_priv = dev->dev_private;
1fe47785 14869 int sprite, ret;
8cc87b75 14870 enum pipe pipe;
46f297fb 14871 struct intel_crtc *crtc;
79e53945
JB
14872
14873 drm_mode_config_init(dev);
14874
14875 dev->mode_config.min_width = 0;
14876 dev->mode_config.min_height = 0;
14877
019d96cb
DA
14878 dev->mode_config.preferred_depth = 24;
14879 dev->mode_config.prefer_shadow = 1;
14880
25bab385
TU
14881 dev->mode_config.allow_fb_modifiers = true;
14882
e6ecefaa 14883 dev->mode_config.funcs = &intel_mode_funcs;
79e53945 14884
b690e96c
JB
14885 intel_init_quirks(dev);
14886
1fa61106
ED
14887 intel_init_pm(dev);
14888
e3c74757
BW
14889 if (INTEL_INFO(dev)->num_pipes == 0)
14890 return;
14891
e70236a8 14892 intel_init_display(dev);
7c10a2b5 14893 intel_init_audio(dev);
e70236a8 14894
a6c45cf0
CW
14895 if (IS_GEN2(dev)) {
14896 dev->mode_config.max_width = 2048;
14897 dev->mode_config.max_height = 2048;
14898 } else if (IS_GEN3(dev)) {
5e4d6fa7
KP
14899 dev->mode_config.max_width = 4096;
14900 dev->mode_config.max_height = 4096;
79e53945 14901 } else {
a6c45cf0
CW
14902 dev->mode_config.max_width = 8192;
14903 dev->mode_config.max_height = 8192;
79e53945 14904 }
068be561 14905
dc41c154
VS
14906 if (IS_845G(dev) || IS_I865G(dev)) {
14907 dev->mode_config.cursor_width = IS_845G(dev) ? 64 : 512;
14908 dev->mode_config.cursor_height = 1023;
14909 } else if (IS_GEN2(dev)) {
068be561
DL
14910 dev->mode_config.cursor_width = GEN2_CURSOR_WIDTH;
14911 dev->mode_config.cursor_height = GEN2_CURSOR_HEIGHT;
14912 } else {
14913 dev->mode_config.cursor_width = MAX_CURSOR_WIDTH;
14914 dev->mode_config.cursor_height = MAX_CURSOR_HEIGHT;
14915 }
14916
5d4545ae 14917 dev->mode_config.fb_base = dev_priv->gtt.mappable_base;
79e53945 14918
28c97730 14919 DRM_DEBUG_KMS("%d display pipe%s available.\n",
7eb552ae
BW
14920 INTEL_INFO(dev)->num_pipes,
14921 INTEL_INFO(dev)->num_pipes > 1 ? "s" : "");
79e53945 14922
055e393f 14923 for_each_pipe(dev_priv, pipe) {
8cc87b75 14924 intel_crtc_init(dev, pipe);
3bdcfc0c 14925 for_each_sprite(dev_priv, pipe, sprite) {
1fe47785 14926 ret = intel_plane_init(dev, pipe, sprite);
7f1f3851 14927 if (ret)
06da8da2 14928 DRM_DEBUG_KMS("pipe %c sprite %c init failed: %d\n",
1fe47785 14929 pipe_name(pipe), sprite_name(pipe, sprite), ret);
7f1f3851 14930 }
79e53945
JB
14931 }
14932
f42bb70d
JB
14933 intel_init_dpio(dev);
14934
e72f9fbf 14935 intel_shared_dpll_init(dev);
ee7b9f93 14936
9cce37f4
JB
14937 /* Just disable it once at startup */
14938 i915_disable_vga(dev);
79e53945 14939 intel_setup_outputs(dev);
11be49eb
CW
14940
14941 /* Just in case the BIOS is doing something questionable. */
7ff0ebcc 14942 intel_fbc_disable(dev);
fa9fa083 14943
6e9f798d 14944 drm_modeset_lock_all(dev);
fa9fa083 14945 intel_modeset_setup_hw_state(dev, false);
6e9f798d 14946 drm_modeset_unlock_all(dev);
46f297fb 14947
d3fcc808 14948 for_each_intel_crtc(dev, crtc) {
46f297fb
JB
14949 if (!crtc->active)
14950 continue;
14951
46f297fb 14952 /*
46f297fb
JB
14953 * Note that reserving the BIOS fb up front prevents us
14954 * from stuffing other stolen allocations like the ring
14955 * on top. This prevents some ugliness at boot time, and
14956 * can even allow for smooth boot transitions if the BIOS
14957 * fb is large enough for the active pipe configuration.
14958 */
5724dbd1
DL
14959 if (dev_priv->display.get_initial_plane_config) {
14960 dev_priv->display.get_initial_plane_config(crtc,
46f297fb
JB
14961 &crtc->plane_config);
14962 /*
14963 * If the fb is shared between multiple heads, we'll
14964 * just get the first one.
14965 */
f6936e29 14966 intel_find_initial_plane_obj(crtc, &crtc->plane_config);
46f297fb 14967 }
46f297fb 14968 }
2c7111db
CW
14969}
14970
7fad798e
DV
14971static void intel_enable_pipe_a(struct drm_device *dev)
14972{
14973 struct intel_connector *connector;
14974 struct drm_connector *crt = NULL;
14975 struct intel_load_detect_pipe load_detect_temp;
208bf9fd 14976 struct drm_modeset_acquire_ctx *ctx = dev->mode_config.acquire_ctx;
7fad798e
DV
14977
14978 /* We can't just switch on the pipe A, we need to set things up with a
14979 * proper mode and output configuration. As a gross hack, enable pipe A
14980 * by enabling the load detect pipe once. */
3a3371ff 14981 for_each_intel_connector(dev, connector) {
7fad798e
DV
14982 if (connector->encoder->type == INTEL_OUTPUT_ANALOG) {
14983 crt = &connector->base;
14984 break;
14985 }
14986 }
14987
14988 if (!crt)
14989 return;
14990
208bf9fd 14991 if (intel_get_load_detect_pipe(crt, NULL, &load_detect_temp, ctx))
49172fee 14992 intel_release_load_detect_pipe(crt, &load_detect_temp, ctx);
7fad798e
DV
14993}
14994
fa555837
DV
14995static bool
14996intel_check_plane_mapping(struct intel_crtc *crtc)
14997{
7eb552ae
BW
14998 struct drm_device *dev = crtc->base.dev;
14999 struct drm_i915_private *dev_priv = dev->dev_private;
fa555837
DV
15000 u32 reg, val;
15001
7eb552ae 15002 if (INTEL_INFO(dev)->num_pipes == 1)
fa555837
DV
15003 return true;
15004
15005 reg = DSPCNTR(!crtc->plane);
15006 val = I915_READ(reg);
15007
15008 if ((val & DISPLAY_PLANE_ENABLE) &&
15009 (!!(val & DISPPLANE_SEL_PIPE_MASK) == crtc->pipe))
15010 return false;
15011
15012 return true;
15013}
15014
24929352
DV
15015static void intel_sanitize_crtc(struct intel_crtc *crtc)
15016{
15017 struct drm_device *dev = crtc->base.dev;
15018 struct drm_i915_private *dev_priv = dev->dev_private;
fa555837 15019 u32 reg;
24929352 15020
24929352 15021 /* Clear any frame start delays used for debugging left by the BIOS */
6e3c9717 15022 reg = PIPECONF(crtc->config->cpu_transcoder);
24929352
DV
15023 I915_WRITE(reg, I915_READ(reg) & ~PIPECONF_FRAME_START_DELAY_MASK);
15024
d3eaf884 15025 /* restore vblank interrupts to correct state */
9625604c 15026 drm_crtc_vblank_reset(&crtc->base);
d297e103
VS
15027 if (crtc->active) {
15028 update_scanline_offset(crtc);
9625604c
DV
15029 drm_crtc_vblank_on(&crtc->base);
15030 }
d3eaf884 15031
24929352 15032 /* We need to sanitize the plane -> pipe mapping first because this will
fa555837
DV
15033 * disable the crtc (and hence change the state) if it is wrong. Note
15034 * that gen4+ has a fixed plane -> pipe mapping. */
15035 if (INTEL_INFO(dev)->gen < 4 && !intel_check_plane_mapping(crtc)) {
24929352
DV
15036 struct intel_connector *connector;
15037 bool plane;
15038
24929352
DV
15039 DRM_DEBUG_KMS("[CRTC:%d] wrong plane connection detected!\n",
15040 crtc->base.base.id);
15041
15042 /* Pipe has the wrong plane attached and the plane is active.
15043 * Temporarily change the plane mapping and disable everything
15044 * ... */
15045 plane = crtc->plane;
b70709a6 15046 to_intel_plane_state(crtc->base.primary->state)->visible = true;
24929352 15047 crtc->plane = !plane;
ce22dba9 15048 intel_crtc_disable_planes(&crtc->base);
24929352
DV
15049 dev_priv->display.crtc_disable(&crtc->base);
15050 crtc->plane = plane;
15051
15052 /* ... and break all links. */
3a3371ff 15053 for_each_intel_connector(dev, connector) {
24929352
DV
15054 if (connector->encoder->base.crtc != &crtc->base)
15055 continue;
15056
7f1950fb
EE
15057 connector->base.dpms = DRM_MODE_DPMS_OFF;
15058 connector->base.encoder = NULL;
24929352 15059 }
7f1950fb
EE
15060 /* multiple connectors may have the same encoder:
15061 * handle them and break crtc link separately */
3a3371ff 15062 for_each_intel_connector(dev, connector)
7f1950fb
EE
15063 if (connector->encoder->base.crtc == &crtc->base) {
15064 connector->encoder->base.crtc = NULL;
15065 connector->encoder->connectors_active = false;
15066 }
24929352
DV
15067
15068 WARN_ON(crtc->active);
83d65738 15069 crtc->base.state->enable = false;
49d6fa21 15070 crtc->base.state->active = false;
24929352
DV
15071 crtc->base.enabled = false;
15072 }
24929352 15073
7fad798e
DV
15074 if (dev_priv->quirks & QUIRK_PIPEA_FORCE &&
15075 crtc->pipe == PIPE_A && !crtc->active) {
15076 /* BIOS forgot to enable pipe A, this mostly happens after
15077 * resume. Force-enable the pipe to fix this, the update_dpms
15078 * call below we restore the pipe to the right state, but leave
15079 * the required bits on. */
15080 intel_enable_pipe_a(dev);
15081 }
15082
24929352
DV
15083 /* Adjust the state of the output pipe according to whether we
15084 * have active connectors/encoders. */
15085 intel_crtc_update_dpms(&crtc->base);
15086
83d65738 15087 if (crtc->active != crtc->base.state->enable) {
24929352
DV
15088 struct intel_encoder *encoder;
15089
15090 /* This can happen either due to bugs in the get_hw_state
15091 * functions or because the pipe is force-enabled due to the
15092 * pipe A quirk. */
15093 DRM_DEBUG_KMS("[CRTC:%d] hw state adjusted, was %s, now %s\n",
15094 crtc->base.base.id,
83d65738 15095 crtc->base.state->enable ? "enabled" : "disabled",
24929352
DV
15096 crtc->active ? "enabled" : "disabled");
15097
83d65738 15098 crtc->base.state->enable = crtc->active;
49d6fa21 15099 crtc->base.state->active = crtc->active;
24929352
DV
15100 crtc->base.enabled = crtc->active;
15101
15102 /* Because we only establish the connector -> encoder ->
15103 * crtc links if something is active, this means the
15104 * crtc is now deactivated. Break the links. connector
15105 * -> encoder links are only establish when things are
15106 * actually up, hence no need to break them. */
15107 WARN_ON(crtc->active);
15108
15109 for_each_encoder_on_crtc(dev, &crtc->base, encoder) {
15110 WARN_ON(encoder->connectors_active);
15111 encoder->base.crtc = NULL;
15112 }
15113 }
c5ab3bc0 15114
a3ed6aad 15115 if (crtc->active || HAS_GMCH_DISPLAY(dev)) {
4cc31489
DV
15116 /*
15117 * We start out with underrun reporting disabled to avoid races.
15118 * For correct bookkeeping mark this on active crtcs.
15119 *
c5ab3bc0
DV
15120 * Also on gmch platforms we dont have any hardware bits to
15121 * disable the underrun reporting. Which means we need to start
15122 * out with underrun reporting disabled also on inactive pipes,
15123 * since otherwise we'll complain about the garbage we read when
15124 * e.g. coming up after runtime pm.
15125 *
4cc31489
DV
15126 * No protection against concurrent access is required - at
15127 * worst a fifo underrun happens which also sets this to false.
15128 */
15129 crtc->cpu_fifo_underrun_disabled = true;
15130 crtc->pch_fifo_underrun_disabled = true;
15131 }
24929352
DV
15132}
15133
15134static void intel_sanitize_encoder(struct intel_encoder *encoder)
15135{
15136 struct intel_connector *connector;
15137 struct drm_device *dev = encoder->base.dev;
15138
15139 /* We need to check both for a crtc link (meaning that the
15140 * encoder is active and trying to read from a pipe) and the
15141 * pipe itself being active. */
15142 bool has_active_crtc = encoder->base.crtc &&
15143 to_intel_crtc(encoder->base.crtc)->active;
15144
15145 if (encoder->connectors_active && !has_active_crtc) {
15146 DRM_DEBUG_KMS("[ENCODER:%d:%s] has active connectors but no active pipe!\n",
15147 encoder->base.base.id,
8e329a03 15148 encoder->base.name);
24929352
DV
15149
15150 /* Connector is active, but has no active pipe. This is
15151 * fallout from our resume register restoring. Disable
15152 * the encoder manually again. */
15153 if (encoder->base.crtc) {
15154 DRM_DEBUG_KMS("[ENCODER:%d:%s] manually disabled\n",
15155 encoder->base.base.id,
8e329a03 15156 encoder->base.name);
24929352 15157 encoder->disable(encoder);
a62d1497
VS
15158 if (encoder->post_disable)
15159 encoder->post_disable(encoder);
24929352 15160 }
7f1950fb
EE
15161 encoder->base.crtc = NULL;
15162 encoder->connectors_active = false;
24929352
DV
15163
15164 /* Inconsistent output/port/pipe state happens presumably due to
15165 * a bug in one of the get_hw_state functions. Or someplace else
15166 * in our code, like the register restore mess on resume. Clamp
15167 * things to off as a safer default. */
3a3371ff 15168 for_each_intel_connector(dev, connector) {
24929352
DV
15169 if (connector->encoder != encoder)
15170 continue;
7f1950fb
EE
15171 connector->base.dpms = DRM_MODE_DPMS_OFF;
15172 connector->base.encoder = NULL;
24929352
DV
15173 }
15174 }
15175 /* Enabled encoders without active connectors will be fixed in
15176 * the crtc fixup. */
15177}
15178
04098753 15179void i915_redisable_vga_power_on(struct drm_device *dev)
0fde901f
KM
15180{
15181 struct drm_i915_private *dev_priv = dev->dev_private;
766aa1c4 15182 u32 vga_reg = i915_vgacntrl_reg(dev);
0fde901f 15183
04098753
ID
15184 if (!(I915_READ(vga_reg) & VGA_DISP_DISABLE)) {
15185 DRM_DEBUG_KMS("Something enabled VGA plane, disabling it\n");
15186 i915_disable_vga(dev);
15187 }
15188}
15189
15190void i915_redisable_vga(struct drm_device *dev)
15191{
15192 struct drm_i915_private *dev_priv = dev->dev_private;
15193
8dc8a27c
PZ
15194 /* This function can be called both from intel_modeset_setup_hw_state or
15195 * at a very early point in our resume sequence, where the power well
15196 * structures are not yet restored. Since this function is at a very
15197 * paranoid "someone might have enabled VGA while we were not looking"
15198 * level, just check if the power well is enabled instead of trying to
15199 * follow the "don't touch the power well if we don't need it" policy
15200 * the rest of the driver uses. */
f458ebbc 15201 if (!intel_display_power_is_enabled(dev_priv, POWER_DOMAIN_VGA))
8dc8a27c
PZ
15202 return;
15203
04098753 15204 i915_redisable_vga_power_on(dev);
0fde901f
KM
15205}
15206
98ec7739
VS
15207static bool primary_get_hw_state(struct intel_crtc *crtc)
15208{
15209 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
15210
15211 if (!crtc->active)
15212 return false;
15213
15214 return I915_READ(DSPCNTR(crtc->plane)) & DISPLAY_PLANE_ENABLE;
15215}
15216
30e984df 15217static void intel_modeset_readout_hw_state(struct drm_device *dev)
24929352
DV
15218{
15219 struct drm_i915_private *dev_priv = dev->dev_private;
15220 enum pipe pipe;
24929352
DV
15221 struct intel_crtc *crtc;
15222 struct intel_encoder *encoder;
15223 struct intel_connector *connector;
5358901f 15224 int i;
24929352 15225
d3fcc808 15226 for_each_intel_crtc(dev, crtc) {
b70709a6
ML
15227 struct drm_plane *primary = crtc->base.primary;
15228 struct intel_plane_state *plane_state;
15229
6e3c9717 15230 memset(crtc->config, 0, sizeof(*crtc->config));
3b117c8f 15231
6e3c9717 15232 crtc->config->quirks |= PIPE_CONFIG_QUIRK_INHERITED_MODE;
9953599b 15233
0e8ffe1b 15234 crtc->active = dev_priv->display.get_pipe_config(crtc,
6e3c9717 15235 crtc->config);
24929352 15236
83d65738 15237 crtc->base.state->enable = crtc->active;
49d6fa21 15238 crtc->base.state->active = crtc->active;
24929352 15239 crtc->base.enabled = crtc->active;
b70709a6
ML
15240
15241 plane_state = to_intel_plane_state(primary->state);
15242 plane_state->visible = primary_get_hw_state(crtc);
24929352
DV
15243
15244 DRM_DEBUG_KMS("[CRTC:%d] hw state readout: %s\n",
15245 crtc->base.base.id,
15246 crtc->active ? "enabled" : "disabled");
15247 }
15248
5358901f
DV
15249 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
15250 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
15251
3e369b76
ACO
15252 pll->on = pll->get_hw_state(dev_priv, pll,
15253 &pll->config.hw_state);
5358901f 15254 pll->active = 0;
3e369b76 15255 pll->config.crtc_mask = 0;
d3fcc808 15256 for_each_intel_crtc(dev, crtc) {
1e6f2ddc 15257 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll) {
5358901f 15258 pll->active++;
3e369b76 15259 pll->config.crtc_mask |= 1 << crtc->pipe;
1e6f2ddc 15260 }
5358901f 15261 }
5358901f 15262
1e6f2ddc 15263 DRM_DEBUG_KMS("%s hw state readout: crtc_mask 0x%08x, on %i\n",
3e369b76 15264 pll->name, pll->config.crtc_mask, pll->on);
bd2bb1b9 15265
3e369b76 15266 if (pll->config.crtc_mask)
bd2bb1b9 15267 intel_display_power_get(dev_priv, POWER_DOMAIN_PLLS);
5358901f
DV
15268 }
15269
b2784e15 15270 for_each_intel_encoder(dev, encoder) {
24929352
DV
15271 pipe = 0;
15272
15273 if (encoder->get_hw_state(encoder, &pipe)) {
045ac3b5
JB
15274 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
15275 encoder->base.crtc = &crtc->base;
6e3c9717 15276 encoder->get_config(encoder, crtc->config);
24929352
DV
15277 } else {
15278 encoder->base.crtc = NULL;
15279 }
15280
15281 encoder->connectors_active = false;
6f2bcceb 15282 DRM_DEBUG_KMS("[ENCODER:%d:%s] hw state readout: %s, pipe %c\n",
24929352 15283 encoder->base.base.id,
8e329a03 15284 encoder->base.name,
24929352 15285 encoder->base.crtc ? "enabled" : "disabled",
6f2bcceb 15286 pipe_name(pipe));
24929352
DV
15287 }
15288
3a3371ff 15289 for_each_intel_connector(dev, connector) {
24929352
DV
15290 if (connector->get_hw_state(connector)) {
15291 connector->base.dpms = DRM_MODE_DPMS_ON;
15292 connector->encoder->connectors_active = true;
15293 connector->base.encoder = &connector->encoder->base;
15294 } else {
15295 connector->base.dpms = DRM_MODE_DPMS_OFF;
15296 connector->base.encoder = NULL;
15297 }
15298 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] hw state readout: %s\n",
15299 connector->base.base.id,
c23cc417 15300 connector->base.name,
24929352
DV
15301 connector->base.encoder ? "enabled" : "disabled");
15302 }
30e984df
DV
15303}
15304
15305/* Scan out the current hw modeset state, sanitizes it and maps it into the drm
15306 * and i915 state tracking structures. */
15307void intel_modeset_setup_hw_state(struct drm_device *dev,
15308 bool force_restore)
15309{
15310 struct drm_i915_private *dev_priv = dev->dev_private;
15311 enum pipe pipe;
30e984df
DV
15312 struct intel_crtc *crtc;
15313 struct intel_encoder *encoder;
35c95375 15314 int i;
30e984df
DV
15315
15316 intel_modeset_readout_hw_state(dev);
24929352 15317
babea61d
JB
15318 /*
15319 * Now that we have the config, copy it to each CRTC struct
15320 * Note that this could go away if we move to using crtc_config
15321 * checking everywhere.
15322 */
d3fcc808 15323 for_each_intel_crtc(dev, crtc) {
d330a953 15324 if (crtc->active && i915.fastboot) {
6e3c9717
ACO
15325 intel_mode_from_pipe_config(&crtc->base.mode,
15326 crtc->config);
babea61d
JB
15327 DRM_DEBUG_KMS("[CRTC:%d] found active mode: ",
15328 crtc->base.base.id);
15329 drm_mode_debug_printmodeline(&crtc->base.mode);
15330 }
15331 }
15332
24929352 15333 /* HW state is read out, now we need to sanitize this mess. */
b2784e15 15334 for_each_intel_encoder(dev, encoder) {
24929352
DV
15335 intel_sanitize_encoder(encoder);
15336 }
15337
055e393f 15338 for_each_pipe(dev_priv, pipe) {
24929352
DV
15339 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
15340 intel_sanitize_crtc(crtc);
6e3c9717
ACO
15341 intel_dump_pipe_config(crtc, crtc->config,
15342 "[setup_hw_state]");
24929352 15343 }
9a935856 15344
d29b2f9d
ACO
15345 intel_modeset_update_connector_atomic_state(dev);
15346
35c95375
DV
15347 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
15348 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
15349
15350 if (!pll->on || pll->active)
15351 continue;
15352
15353 DRM_DEBUG_KMS("%s enabled but not in use, disabling\n", pll->name);
15354
15355 pll->disable(dev_priv, pll);
15356 pll->on = false;
15357 }
15358
3078999f
PB
15359 if (IS_GEN9(dev))
15360 skl_wm_get_hw_state(dev);
15361 else if (HAS_PCH_SPLIT(dev))
243e6a44
VS
15362 ilk_wm_get_hw_state(dev);
15363
45e2b5f6 15364 if (force_restore) {
7d0bc1ea
VS
15365 i915_redisable_vga(dev);
15366
f30da187
DV
15367 /*
15368 * We need to use raw interfaces for restoring state to avoid
15369 * checking (bogus) intermediate states.
15370 */
055e393f 15371 for_each_pipe(dev_priv, pipe) {
b5644d05
JB
15372 struct drm_crtc *crtc =
15373 dev_priv->pipe_to_crtc_mapping[pipe];
f30da187 15374
83a57153 15375 intel_crtc_restore_mode(crtc);
45e2b5f6
DV
15376 }
15377 } else {
15378 intel_modeset_update_staged_output_state(dev);
15379 }
8af6cf88
DV
15380
15381 intel_modeset_check_state(dev);
2c7111db
CW
15382}
15383
15384void intel_modeset_gem_init(struct drm_device *dev)
15385{
92122789 15386 struct drm_i915_private *dev_priv = dev->dev_private;
484b41dd 15387 struct drm_crtc *c;
2ff8fde1 15388 struct drm_i915_gem_object *obj;
e0d6149b 15389 int ret;
484b41dd 15390
ae48434c
ID
15391 mutex_lock(&dev->struct_mutex);
15392 intel_init_gt_powersave(dev);
15393 mutex_unlock(&dev->struct_mutex);
15394
92122789
JB
15395 /*
15396 * There may be no VBT; and if the BIOS enabled SSC we can
15397 * just keep using it to avoid unnecessary flicker. Whereas if the
15398 * BIOS isn't using it, don't assume it will work even if the VBT
15399 * indicates as much.
15400 */
15401 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
15402 dev_priv->vbt.lvds_use_ssc = !!(I915_READ(PCH_DREF_CONTROL) &
15403 DREF_SSC1_ENABLE);
15404
1833b134 15405 intel_modeset_init_hw(dev);
02e792fb
DV
15406
15407 intel_setup_overlay(dev);
484b41dd
JB
15408
15409 /*
15410 * Make sure any fbs we allocated at startup are properly
15411 * pinned & fenced. When we do the allocation it's too early
15412 * for this.
15413 */
70e1e0ec 15414 for_each_crtc(dev, c) {
2ff8fde1
MR
15415 obj = intel_fb_obj(c->primary->fb);
15416 if (obj == NULL)
484b41dd
JB
15417 continue;
15418
e0d6149b
TU
15419 mutex_lock(&dev->struct_mutex);
15420 ret = intel_pin_and_fence_fb_obj(c->primary,
15421 c->primary->fb,
15422 c->primary->state,
15423 NULL);
15424 mutex_unlock(&dev->struct_mutex);
15425 if (ret) {
484b41dd
JB
15426 DRM_ERROR("failed to pin boot fb on pipe %d\n",
15427 to_intel_crtc(c)->pipe);
66e514c1
DA
15428 drm_framebuffer_unreference(c->primary->fb);
15429 c->primary->fb = NULL;
afd65eb4 15430 update_state_fb(c->primary);
484b41dd
JB
15431 }
15432 }
0962c3c9
VS
15433
15434 intel_backlight_register(dev);
79e53945
JB
15435}
15436
4932e2c3
ID
15437void intel_connector_unregister(struct intel_connector *intel_connector)
15438{
15439 struct drm_connector *connector = &intel_connector->base;
15440
15441 intel_panel_destroy_backlight(connector);
34ea3d38 15442 drm_connector_unregister(connector);
4932e2c3
ID
15443}
15444
79e53945
JB
15445void intel_modeset_cleanup(struct drm_device *dev)
15446{
652c393a 15447 struct drm_i915_private *dev_priv = dev->dev_private;
d9255d57 15448 struct drm_connector *connector;
652c393a 15449
2eb5252e
ID
15450 intel_disable_gt_powersave(dev);
15451
0962c3c9
VS
15452 intel_backlight_unregister(dev);
15453
fd0c0642
DV
15454 /*
15455 * Interrupts and polling as the first thing to avoid creating havoc.
2eb5252e 15456 * Too much stuff here (turning of connectors, ...) would
fd0c0642
DV
15457 * experience fancy races otherwise.
15458 */
2aeb7d3a 15459 intel_irq_uninstall(dev_priv);
eb21b92b 15460
fd0c0642
DV
15461 /*
15462 * Due to the hpd irq storm handling the hotplug work can re-arm the
15463 * poll handlers. Hence disable polling after hpd handling is shut down.
15464 */
f87ea761 15465 drm_kms_helper_poll_fini(dev);
fd0c0642 15466
652c393a
JB
15467 mutex_lock(&dev->struct_mutex);
15468
723bfd70
JB
15469 intel_unregister_dsm_handler();
15470
7ff0ebcc 15471 intel_fbc_disable(dev);
e70236a8 15472
69341a5e
KH
15473 mutex_unlock(&dev->struct_mutex);
15474
1630fe75
CW
15475 /* flush any delayed tasks or pending work */
15476 flush_scheduled_work();
15477
db31af1d
JN
15478 /* destroy the backlight and sysfs files before encoders/connectors */
15479 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
4932e2c3
ID
15480 struct intel_connector *intel_connector;
15481
15482 intel_connector = to_intel_connector(connector);
15483 intel_connector->unregister(intel_connector);
db31af1d 15484 }
d9255d57 15485
79e53945 15486 drm_mode_config_cleanup(dev);
4d7bb011
DV
15487
15488 intel_cleanup_overlay(dev);
ae48434c
ID
15489
15490 mutex_lock(&dev->struct_mutex);
15491 intel_cleanup_gt_powersave(dev);
15492 mutex_unlock(&dev->struct_mutex);
79e53945
JB
15493}
15494
f1c79df3
ZW
15495/*
15496 * Return which encoder is currently attached for connector.
15497 */
df0e9248 15498struct drm_encoder *intel_best_encoder(struct drm_connector *connector)
79e53945 15499{
df0e9248
CW
15500 return &intel_attached_encoder(connector)->base;
15501}
f1c79df3 15502
df0e9248
CW
15503void intel_connector_attach_encoder(struct intel_connector *connector,
15504 struct intel_encoder *encoder)
15505{
15506 connector->encoder = encoder;
15507 drm_mode_connector_attach_encoder(&connector->base,
15508 &encoder->base);
79e53945 15509}
28d52043
DA
15510
15511/*
15512 * set vga decode state - true == enable VGA decode
15513 */
15514int intel_modeset_vga_set_state(struct drm_device *dev, bool state)
15515{
15516 struct drm_i915_private *dev_priv = dev->dev_private;
a885b3cc 15517 unsigned reg = INTEL_INFO(dev)->gen >= 6 ? SNB_GMCH_CTRL : INTEL_GMCH_CTRL;
28d52043
DA
15518 u16 gmch_ctrl;
15519
75fa041d
CW
15520 if (pci_read_config_word(dev_priv->bridge_dev, reg, &gmch_ctrl)) {
15521 DRM_ERROR("failed to read control word\n");
15522 return -EIO;
15523 }
15524
c0cc8a55
CW
15525 if (!!(gmch_ctrl & INTEL_GMCH_VGA_DISABLE) == !state)
15526 return 0;
15527
28d52043
DA
15528 if (state)
15529 gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
15530 else
15531 gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
75fa041d
CW
15532
15533 if (pci_write_config_word(dev_priv->bridge_dev, reg, gmch_ctrl)) {
15534 DRM_ERROR("failed to write control word\n");
15535 return -EIO;
15536 }
15537
28d52043
DA
15538 return 0;
15539}
c4a1d9e4 15540
c4a1d9e4 15541struct intel_display_error_state {
ff57f1b0
PZ
15542
15543 u32 power_well_driver;
15544
63b66e5b
CW
15545 int num_transcoders;
15546
c4a1d9e4
CW
15547 struct intel_cursor_error_state {
15548 u32 control;
15549 u32 position;
15550 u32 base;
15551 u32 size;
52331309 15552 } cursor[I915_MAX_PIPES];
c4a1d9e4
CW
15553
15554 struct intel_pipe_error_state {
ddf9c536 15555 bool power_domain_on;
c4a1d9e4 15556 u32 source;
f301b1e1 15557 u32 stat;
52331309 15558 } pipe[I915_MAX_PIPES];
c4a1d9e4
CW
15559
15560 struct intel_plane_error_state {
15561 u32 control;
15562 u32 stride;
15563 u32 size;
15564 u32 pos;
15565 u32 addr;
15566 u32 surface;
15567 u32 tile_offset;
52331309 15568 } plane[I915_MAX_PIPES];
63b66e5b
CW
15569
15570 struct intel_transcoder_error_state {
ddf9c536 15571 bool power_domain_on;
63b66e5b
CW
15572 enum transcoder cpu_transcoder;
15573
15574 u32 conf;
15575
15576 u32 htotal;
15577 u32 hblank;
15578 u32 hsync;
15579 u32 vtotal;
15580 u32 vblank;
15581 u32 vsync;
15582 } transcoder[4];
c4a1d9e4
CW
15583};
15584
15585struct intel_display_error_state *
15586intel_display_capture_error_state(struct drm_device *dev)
15587{
fbee40df 15588 struct drm_i915_private *dev_priv = dev->dev_private;
c4a1d9e4 15589 struct intel_display_error_state *error;
63b66e5b
CW
15590 int transcoders[] = {
15591 TRANSCODER_A,
15592 TRANSCODER_B,
15593 TRANSCODER_C,
15594 TRANSCODER_EDP,
15595 };
c4a1d9e4
CW
15596 int i;
15597
63b66e5b
CW
15598 if (INTEL_INFO(dev)->num_pipes == 0)
15599 return NULL;
15600
9d1cb914 15601 error = kzalloc(sizeof(*error), GFP_ATOMIC);
c4a1d9e4
CW
15602 if (error == NULL)
15603 return NULL;
15604
190be112 15605 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
ff57f1b0
PZ
15606 error->power_well_driver = I915_READ(HSW_PWR_WELL_DRIVER);
15607
055e393f 15608 for_each_pipe(dev_priv, i) {
ddf9c536 15609 error->pipe[i].power_domain_on =
f458ebbc
DV
15610 __intel_display_power_is_enabled(dev_priv,
15611 POWER_DOMAIN_PIPE(i));
ddf9c536 15612 if (!error->pipe[i].power_domain_on)
9d1cb914
PZ
15613 continue;
15614
5efb3e28
VS
15615 error->cursor[i].control = I915_READ(CURCNTR(i));
15616 error->cursor[i].position = I915_READ(CURPOS(i));
15617 error->cursor[i].base = I915_READ(CURBASE(i));
c4a1d9e4
CW
15618
15619 error->plane[i].control = I915_READ(DSPCNTR(i));
15620 error->plane[i].stride = I915_READ(DSPSTRIDE(i));
80ca378b 15621 if (INTEL_INFO(dev)->gen <= 3) {
51889b35 15622 error->plane[i].size = I915_READ(DSPSIZE(i));
80ca378b
PZ
15623 error->plane[i].pos = I915_READ(DSPPOS(i));
15624 }
ca291363
PZ
15625 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
15626 error->plane[i].addr = I915_READ(DSPADDR(i));
c4a1d9e4
CW
15627 if (INTEL_INFO(dev)->gen >= 4) {
15628 error->plane[i].surface = I915_READ(DSPSURF(i));
15629 error->plane[i].tile_offset = I915_READ(DSPTILEOFF(i));
15630 }
15631
c4a1d9e4 15632 error->pipe[i].source = I915_READ(PIPESRC(i));
f301b1e1 15633
3abfce77 15634 if (HAS_GMCH_DISPLAY(dev))
f301b1e1 15635 error->pipe[i].stat = I915_READ(PIPESTAT(i));
63b66e5b
CW
15636 }
15637
15638 error->num_transcoders = INTEL_INFO(dev)->num_pipes;
15639 if (HAS_DDI(dev_priv->dev))
15640 error->num_transcoders++; /* Account for eDP. */
15641
15642 for (i = 0; i < error->num_transcoders; i++) {
15643 enum transcoder cpu_transcoder = transcoders[i];
15644
ddf9c536 15645 error->transcoder[i].power_domain_on =
f458ebbc 15646 __intel_display_power_is_enabled(dev_priv,
38cc1daf 15647 POWER_DOMAIN_TRANSCODER(cpu_transcoder));
ddf9c536 15648 if (!error->transcoder[i].power_domain_on)
9d1cb914
PZ
15649 continue;
15650
63b66e5b
CW
15651 error->transcoder[i].cpu_transcoder = cpu_transcoder;
15652
15653 error->transcoder[i].conf = I915_READ(PIPECONF(cpu_transcoder));
15654 error->transcoder[i].htotal = I915_READ(HTOTAL(cpu_transcoder));
15655 error->transcoder[i].hblank = I915_READ(HBLANK(cpu_transcoder));
15656 error->transcoder[i].hsync = I915_READ(HSYNC(cpu_transcoder));
15657 error->transcoder[i].vtotal = I915_READ(VTOTAL(cpu_transcoder));
15658 error->transcoder[i].vblank = I915_READ(VBLANK(cpu_transcoder));
15659 error->transcoder[i].vsync = I915_READ(VSYNC(cpu_transcoder));
c4a1d9e4
CW
15660 }
15661
15662 return error;
15663}
15664
edc3d884
MK
15665#define err_printf(e, ...) i915_error_printf(e, __VA_ARGS__)
15666
c4a1d9e4 15667void
edc3d884 15668intel_display_print_error_state(struct drm_i915_error_state_buf *m,
c4a1d9e4
CW
15669 struct drm_device *dev,
15670 struct intel_display_error_state *error)
15671{
055e393f 15672 struct drm_i915_private *dev_priv = dev->dev_private;
c4a1d9e4
CW
15673 int i;
15674
63b66e5b
CW
15675 if (!error)
15676 return;
15677
edc3d884 15678 err_printf(m, "Num Pipes: %d\n", INTEL_INFO(dev)->num_pipes);
190be112 15679 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
edc3d884 15680 err_printf(m, "PWR_WELL_CTL2: %08x\n",
ff57f1b0 15681 error->power_well_driver);
055e393f 15682 for_each_pipe(dev_priv, i) {
edc3d884 15683 err_printf(m, "Pipe [%d]:\n", i);
ddf9c536
ID
15684 err_printf(m, " Power: %s\n",
15685 error->pipe[i].power_domain_on ? "on" : "off");
edc3d884 15686 err_printf(m, " SRC: %08x\n", error->pipe[i].source);
f301b1e1 15687 err_printf(m, " STAT: %08x\n", error->pipe[i].stat);
edc3d884
MK
15688
15689 err_printf(m, "Plane [%d]:\n", i);
15690 err_printf(m, " CNTR: %08x\n", error->plane[i].control);
15691 err_printf(m, " STRIDE: %08x\n", error->plane[i].stride);
80ca378b 15692 if (INTEL_INFO(dev)->gen <= 3) {
edc3d884
MK
15693 err_printf(m, " SIZE: %08x\n", error->plane[i].size);
15694 err_printf(m, " POS: %08x\n", error->plane[i].pos);
80ca378b 15695 }
4b71a570 15696 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
edc3d884 15697 err_printf(m, " ADDR: %08x\n", error->plane[i].addr);
c4a1d9e4 15698 if (INTEL_INFO(dev)->gen >= 4) {
edc3d884
MK
15699 err_printf(m, " SURF: %08x\n", error->plane[i].surface);
15700 err_printf(m, " TILEOFF: %08x\n", error->plane[i].tile_offset);
c4a1d9e4
CW
15701 }
15702
edc3d884
MK
15703 err_printf(m, "Cursor [%d]:\n", i);
15704 err_printf(m, " CNTR: %08x\n", error->cursor[i].control);
15705 err_printf(m, " POS: %08x\n", error->cursor[i].position);
15706 err_printf(m, " BASE: %08x\n", error->cursor[i].base);
c4a1d9e4 15707 }
63b66e5b
CW
15708
15709 for (i = 0; i < error->num_transcoders; i++) {
1cf84bb6 15710 err_printf(m, "CPU transcoder: %c\n",
63b66e5b 15711 transcoder_name(error->transcoder[i].cpu_transcoder));
ddf9c536
ID
15712 err_printf(m, " Power: %s\n",
15713 error->transcoder[i].power_domain_on ? "on" : "off");
63b66e5b
CW
15714 err_printf(m, " CONF: %08x\n", error->transcoder[i].conf);
15715 err_printf(m, " HTOTAL: %08x\n", error->transcoder[i].htotal);
15716 err_printf(m, " HBLANK: %08x\n", error->transcoder[i].hblank);
15717 err_printf(m, " HSYNC: %08x\n", error->transcoder[i].hsync);
15718 err_printf(m, " VTOTAL: %08x\n", error->transcoder[i].vtotal);
15719 err_printf(m, " VBLANK: %08x\n", error->transcoder[i].vblank);
15720 err_printf(m, " VSYNC: %08x\n", error->transcoder[i].vsync);
15721 }
c4a1d9e4 15722}
e2fcdaa9
VS
15723
15724void intel_modeset_preclose(struct drm_device *dev, struct drm_file *file)
15725{
15726 struct intel_crtc *crtc;
15727
15728 for_each_intel_crtc(dev, crtc) {
15729 struct intel_unpin_work *work;
e2fcdaa9 15730
5e2d7afc 15731 spin_lock_irq(&dev->event_lock);
e2fcdaa9
VS
15732
15733 work = crtc->unpin_work;
15734
15735 if (work && work->event &&
15736 work->event->base.file_priv == file) {
15737 kfree(work->event);
15738 work->event = NULL;
15739 }
15740
5e2d7afc 15741 spin_unlock_irq(&dev->event_lock);
e2fcdaa9
VS
15742 }
15743}