]> git.proxmox.com Git - mirror_ubuntu-bionic-kernel.git/blame - drivers/gpu/drm/i915/intel_display.c
drm/i915: Use intel_panel for DVO fixed mode handling
[mirror_ubuntu-bionic-kernel.git] / drivers / gpu / drm / i915 / intel_display.c
CommitLineData
79e53945
JB
1/*
2 * Copyright © 2006-2007 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 */
26
618563e3 27#include <linux/dmi.h>
c1c7af60
JB
28#include <linux/module.h>
29#include <linux/input.h>
79e53945 30#include <linux/i2c.h>
7662c8bd 31#include <linux/kernel.h>
5a0e3ad6 32#include <linux/slab.h>
9cce37f4 33#include <linux/vgaarb.h>
e0dac65e 34#include <drm/drm_edid.h>
760285e7 35#include <drm/drmP.h>
79e53945 36#include "intel_drv.h"
760285e7 37#include <drm/i915_drm.h>
79e53945 38#include "i915_drv.h"
e5510fac 39#include "i915_trace.h"
319c1d42 40#include <drm/drm_atomic.h>
c196e1d6 41#include <drm/drm_atomic_helper.h>
760285e7
DH
42#include <drm/drm_dp_helper.h>
43#include <drm/drm_crtc_helper.h>
465c120c
MR
44#include <drm/drm_plane_helper.h>
45#include <drm/drm_rect.h>
c0f372b3 46#include <linux/dma_remapping.h>
79e53945 47
465c120c 48/* Primary plane formats for gen <= 3 */
568db4f2 49static const uint32_t i8xx_primary_formats[] = {
67fe7dc5
DL
50 DRM_FORMAT_C8,
51 DRM_FORMAT_RGB565,
465c120c 52 DRM_FORMAT_XRGB1555,
67fe7dc5 53 DRM_FORMAT_XRGB8888,
465c120c
MR
54};
55
56/* Primary plane formats for gen >= 4 */
568db4f2 57static const uint32_t i965_primary_formats[] = {
6c0fd451
DL
58 DRM_FORMAT_C8,
59 DRM_FORMAT_RGB565,
60 DRM_FORMAT_XRGB8888,
61 DRM_FORMAT_XBGR8888,
62 DRM_FORMAT_XRGB2101010,
63 DRM_FORMAT_XBGR2101010,
64};
65
66static const uint32_t skl_primary_formats[] = {
67fe7dc5
DL
67 DRM_FORMAT_C8,
68 DRM_FORMAT_RGB565,
69 DRM_FORMAT_XRGB8888,
465c120c 70 DRM_FORMAT_XBGR8888,
67fe7dc5 71 DRM_FORMAT_ARGB8888,
465c120c
MR
72 DRM_FORMAT_ABGR8888,
73 DRM_FORMAT_XRGB2101010,
465c120c 74 DRM_FORMAT_XBGR2101010,
ea916ea0
KM
75 DRM_FORMAT_YUYV,
76 DRM_FORMAT_YVYU,
77 DRM_FORMAT_UYVY,
78 DRM_FORMAT_VYUY,
465c120c
MR
79};
80
3d7d6510
MR
81/* Cursor formats */
82static const uint32_t intel_cursor_formats[] = {
83 DRM_FORMAT_ARGB8888,
84};
85
6b383a7f 86static void intel_crtc_update_cursor(struct drm_crtc *crtc, bool on);
79e53945 87
f1f644dc 88static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
5cec258b 89 struct intel_crtc_state *pipe_config);
18442d08 90static void ironlake_pch_clock_get(struct intel_crtc *crtc,
5cec258b 91 struct intel_crtc_state *pipe_config);
f1f644dc 92
eb1bfe80
JB
93static int intel_framebuffer_init(struct drm_device *dev,
94 struct intel_framebuffer *ifb,
95 struct drm_mode_fb_cmd2 *mode_cmd,
96 struct drm_i915_gem_object *obj);
5b18e57c
DV
97static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc);
98static void intel_set_pipe_timings(struct intel_crtc *intel_crtc);
29407aab 99static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
f769cd24
VK
100 struct intel_link_m_n *m_n,
101 struct intel_link_m_n *m2_n2);
29407aab 102static void ironlake_set_pipeconf(struct drm_crtc *crtc);
229fca97
DV
103static void haswell_set_pipeconf(struct drm_crtc *crtc);
104static void intel_set_pipe_csc(struct drm_crtc *crtc);
d288f65f 105static void vlv_prepare_pll(struct intel_crtc *crtc,
5cec258b 106 const struct intel_crtc_state *pipe_config);
d288f65f 107static void chv_prepare_pll(struct intel_crtc *crtc,
5cec258b 108 const struct intel_crtc_state *pipe_config);
613d2b27
ML
109static void intel_begin_crtc_commit(struct drm_crtc *, struct drm_crtc_state *);
110static void intel_finish_crtc_commit(struct drm_crtc *, struct drm_crtc_state *);
549e2bfb
CK
111static void skl_init_scalers(struct drm_device *dev, struct intel_crtc *intel_crtc,
112 struct intel_crtc_state *crtc_state);
5ab7b0b7
ID
113static int i9xx_get_refclk(const struct intel_crtc_state *crtc_state,
114 int num_connectors);
bfd16b2a
ML
115static void skylake_pfit_enable(struct intel_crtc *crtc);
116static void ironlake_pfit_disable(struct intel_crtc *crtc, bool force);
117static void ironlake_pfit_enable(struct intel_crtc *crtc);
043e9bda 118static void intel_modeset_setup_hw_state(struct drm_device *dev);
e7457a9a 119
79e53945 120typedef struct {
0206e353 121 int min, max;
79e53945
JB
122} intel_range_t;
123
124typedef struct {
0206e353
AJ
125 int dot_limit;
126 int p2_slow, p2_fast;
79e53945
JB
127} intel_p2_t;
128
d4906093
ML
129typedef struct intel_limit intel_limit_t;
130struct intel_limit {
0206e353
AJ
131 intel_range_t dot, vco, n, m, m1, m2, p, p1;
132 intel_p2_t p2;
d4906093 133};
79e53945 134
d2acd215
DV
135int
136intel_pch_rawclk(struct drm_device *dev)
137{
138 struct drm_i915_private *dev_priv = dev->dev_private;
139
140 WARN_ON(!HAS_PCH_SPLIT(dev));
141
142 return I915_READ(PCH_RAWCLK_FREQ) & RAWCLK_FREQ_MASK;
143}
144
79e50a4f
JN
145/* hrawclock is 1/4 the FSB frequency */
146int intel_hrawclk(struct drm_device *dev)
147{
148 struct drm_i915_private *dev_priv = dev->dev_private;
149 uint32_t clkcfg;
150
151 /* There is no CLKCFG reg in Valleyview. VLV hrawclk is 200 MHz */
152 if (IS_VALLEYVIEW(dev))
153 return 200;
154
155 clkcfg = I915_READ(CLKCFG);
156 switch (clkcfg & CLKCFG_FSB_MASK) {
157 case CLKCFG_FSB_400:
158 return 100;
159 case CLKCFG_FSB_533:
160 return 133;
161 case CLKCFG_FSB_667:
162 return 166;
163 case CLKCFG_FSB_800:
164 return 200;
165 case CLKCFG_FSB_1067:
166 return 266;
167 case CLKCFG_FSB_1333:
168 return 333;
169 /* these two are just a guess; one of them might be right */
170 case CLKCFG_FSB_1600:
171 case CLKCFG_FSB_1600_ALT:
172 return 400;
173 default:
174 return 133;
175 }
176}
177
021357ac
CW
178static inline u32 /* units of 100MHz */
179intel_fdi_link_freq(struct drm_device *dev)
180{
8b99e68c
CW
181 if (IS_GEN5(dev)) {
182 struct drm_i915_private *dev_priv = dev->dev_private;
183 return (I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK) + 2;
184 } else
185 return 27;
021357ac
CW
186}
187
5d536e28 188static const intel_limit_t intel_limits_i8xx_dac = {
0206e353 189 .dot = { .min = 25000, .max = 350000 },
9c333719 190 .vco = { .min = 908000, .max = 1512000 },
91dbe5fb 191 .n = { .min = 2, .max = 16 },
0206e353
AJ
192 .m = { .min = 96, .max = 140 },
193 .m1 = { .min = 18, .max = 26 },
194 .m2 = { .min = 6, .max = 16 },
195 .p = { .min = 4, .max = 128 },
196 .p1 = { .min = 2, .max = 33 },
273e27ca
EA
197 .p2 = { .dot_limit = 165000,
198 .p2_slow = 4, .p2_fast = 2 },
e4b36699
KP
199};
200
5d536e28
DV
201static const intel_limit_t intel_limits_i8xx_dvo = {
202 .dot = { .min = 25000, .max = 350000 },
9c333719 203 .vco = { .min = 908000, .max = 1512000 },
91dbe5fb 204 .n = { .min = 2, .max = 16 },
5d536e28
DV
205 .m = { .min = 96, .max = 140 },
206 .m1 = { .min = 18, .max = 26 },
207 .m2 = { .min = 6, .max = 16 },
208 .p = { .min = 4, .max = 128 },
209 .p1 = { .min = 2, .max = 33 },
210 .p2 = { .dot_limit = 165000,
211 .p2_slow = 4, .p2_fast = 4 },
212};
213
e4b36699 214static const intel_limit_t intel_limits_i8xx_lvds = {
0206e353 215 .dot = { .min = 25000, .max = 350000 },
9c333719 216 .vco = { .min = 908000, .max = 1512000 },
91dbe5fb 217 .n = { .min = 2, .max = 16 },
0206e353
AJ
218 .m = { .min = 96, .max = 140 },
219 .m1 = { .min = 18, .max = 26 },
220 .m2 = { .min = 6, .max = 16 },
221 .p = { .min = 4, .max = 128 },
222 .p1 = { .min = 1, .max = 6 },
273e27ca
EA
223 .p2 = { .dot_limit = 165000,
224 .p2_slow = 14, .p2_fast = 7 },
e4b36699 225};
273e27ca 226
e4b36699 227static const intel_limit_t intel_limits_i9xx_sdvo = {
0206e353
AJ
228 .dot = { .min = 20000, .max = 400000 },
229 .vco = { .min = 1400000, .max = 2800000 },
230 .n = { .min = 1, .max = 6 },
231 .m = { .min = 70, .max = 120 },
4f7dfb67
PJ
232 .m1 = { .min = 8, .max = 18 },
233 .m2 = { .min = 3, .max = 7 },
0206e353
AJ
234 .p = { .min = 5, .max = 80 },
235 .p1 = { .min = 1, .max = 8 },
273e27ca
EA
236 .p2 = { .dot_limit = 200000,
237 .p2_slow = 10, .p2_fast = 5 },
e4b36699
KP
238};
239
240static const intel_limit_t intel_limits_i9xx_lvds = {
0206e353
AJ
241 .dot = { .min = 20000, .max = 400000 },
242 .vco = { .min = 1400000, .max = 2800000 },
243 .n = { .min = 1, .max = 6 },
244 .m = { .min = 70, .max = 120 },
53a7d2d1
PJ
245 .m1 = { .min = 8, .max = 18 },
246 .m2 = { .min = 3, .max = 7 },
0206e353
AJ
247 .p = { .min = 7, .max = 98 },
248 .p1 = { .min = 1, .max = 8 },
273e27ca
EA
249 .p2 = { .dot_limit = 112000,
250 .p2_slow = 14, .p2_fast = 7 },
e4b36699
KP
251};
252
273e27ca 253
e4b36699 254static const intel_limit_t intel_limits_g4x_sdvo = {
273e27ca
EA
255 .dot = { .min = 25000, .max = 270000 },
256 .vco = { .min = 1750000, .max = 3500000},
257 .n = { .min = 1, .max = 4 },
258 .m = { .min = 104, .max = 138 },
259 .m1 = { .min = 17, .max = 23 },
260 .m2 = { .min = 5, .max = 11 },
261 .p = { .min = 10, .max = 30 },
262 .p1 = { .min = 1, .max = 3},
263 .p2 = { .dot_limit = 270000,
264 .p2_slow = 10,
265 .p2_fast = 10
044c7c41 266 },
e4b36699
KP
267};
268
269static const intel_limit_t intel_limits_g4x_hdmi = {
273e27ca
EA
270 .dot = { .min = 22000, .max = 400000 },
271 .vco = { .min = 1750000, .max = 3500000},
272 .n = { .min = 1, .max = 4 },
273 .m = { .min = 104, .max = 138 },
274 .m1 = { .min = 16, .max = 23 },
275 .m2 = { .min = 5, .max = 11 },
276 .p = { .min = 5, .max = 80 },
277 .p1 = { .min = 1, .max = 8},
278 .p2 = { .dot_limit = 165000,
279 .p2_slow = 10, .p2_fast = 5 },
e4b36699
KP
280};
281
282static const intel_limit_t intel_limits_g4x_single_channel_lvds = {
273e27ca
EA
283 .dot = { .min = 20000, .max = 115000 },
284 .vco = { .min = 1750000, .max = 3500000 },
285 .n = { .min = 1, .max = 3 },
286 .m = { .min = 104, .max = 138 },
287 .m1 = { .min = 17, .max = 23 },
288 .m2 = { .min = 5, .max = 11 },
289 .p = { .min = 28, .max = 112 },
290 .p1 = { .min = 2, .max = 8 },
291 .p2 = { .dot_limit = 0,
292 .p2_slow = 14, .p2_fast = 14
044c7c41 293 },
e4b36699
KP
294};
295
296static const intel_limit_t intel_limits_g4x_dual_channel_lvds = {
273e27ca
EA
297 .dot = { .min = 80000, .max = 224000 },
298 .vco = { .min = 1750000, .max = 3500000 },
299 .n = { .min = 1, .max = 3 },
300 .m = { .min = 104, .max = 138 },
301 .m1 = { .min = 17, .max = 23 },
302 .m2 = { .min = 5, .max = 11 },
303 .p = { .min = 14, .max = 42 },
304 .p1 = { .min = 2, .max = 6 },
305 .p2 = { .dot_limit = 0,
306 .p2_slow = 7, .p2_fast = 7
044c7c41 307 },
e4b36699
KP
308};
309
f2b115e6 310static const intel_limit_t intel_limits_pineview_sdvo = {
0206e353
AJ
311 .dot = { .min = 20000, .max = 400000},
312 .vco = { .min = 1700000, .max = 3500000 },
273e27ca 313 /* Pineview's Ncounter is a ring counter */
0206e353
AJ
314 .n = { .min = 3, .max = 6 },
315 .m = { .min = 2, .max = 256 },
273e27ca 316 /* Pineview only has one combined m divider, which we treat as m2. */
0206e353
AJ
317 .m1 = { .min = 0, .max = 0 },
318 .m2 = { .min = 0, .max = 254 },
319 .p = { .min = 5, .max = 80 },
320 .p1 = { .min = 1, .max = 8 },
273e27ca
EA
321 .p2 = { .dot_limit = 200000,
322 .p2_slow = 10, .p2_fast = 5 },
e4b36699
KP
323};
324
f2b115e6 325static const intel_limit_t intel_limits_pineview_lvds = {
0206e353
AJ
326 .dot = { .min = 20000, .max = 400000 },
327 .vco = { .min = 1700000, .max = 3500000 },
328 .n = { .min = 3, .max = 6 },
329 .m = { .min = 2, .max = 256 },
330 .m1 = { .min = 0, .max = 0 },
331 .m2 = { .min = 0, .max = 254 },
332 .p = { .min = 7, .max = 112 },
333 .p1 = { .min = 1, .max = 8 },
273e27ca
EA
334 .p2 = { .dot_limit = 112000,
335 .p2_slow = 14, .p2_fast = 14 },
e4b36699
KP
336};
337
273e27ca
EA
338/* Ironlake / Sandybridge
339 *
340 * We calculate clock using (register_value + 2) for N/M1/M2, so here
341 * the range value for them is (actual_value - 2).
342 */
b91ad0ec 343static const intel_limit_t intel_limits_ironlake_dac = {
273e27ca
EA
344 .dot = { .min = 25000, .max = 350000 },
345 .vco = { .min = 1760000, .max = 3510000 },
346 .n = { .min = 1, .max = 5 },
347 .m = { .min = 79, .max = 127 },
348 .m1 = { .min = 12, .max = 22 },
349 .m2 = { .min = 5, .max = 9 },
350 .p = { .min = 5, .max = 80 },
351 .p1 = { .min = 1, .max = 8 },
352 .p2 = { .dot_limit = 225000,
353 .p2_slow = 10, .p2_fast = 5 },
e4b36699
KP
354};
355
b91ad0ec 356static const intel_limit_t intel_limits_ironlake_single_lvds = {
273e27ca
EA
357 .dot = { .min = 25000, .max = 350000 },
358 .vco = { .min = 1760000, .max = 3510000 },
359 .n = { .min = 1, .max = 3 },
360 .m = { .min = 79, .max = 118 },
361 .m1 = { .min = 12, .max = 22 },
362 .m2 = { .min = 5, .max = 9 },
363 .p = { .min = 28, .max = 112 },
364 .p1 = { .min = 2, .max = 8 },
365 .p2 = { .dot_limit = 225000,
366 .p2_slow = 14, .p2_fast = 14 },
b91ad0ec
ZW
367};
368
369static const intel_limit_t intel_limits_ironlake_dual_lvds = {
273e27ca
EA
370 .dot = { .min = 25000, .max = 350000 },
371 .vco = { .min = 1760000, .max = 3510000 },
372 .n = { .min = 1, .max = 3 },
373 .m = { .min = 79, .max = 127 },
374 .m1 = { .min = 12, .max = 22 },
375 .m2 = { .min = 5, .max = 9 },
376 .p = { .min = 14, .max = 56 },
377 .p1 = { .min = 2, .max = 8 },
378 .p2 = { .dot_limit = 225000,
379 .p2_slow = 7, .p2_fast = 7 },
b91ad0ec
ZW
380};
381
273e27ca 382/* LVDS 100mhz refclk limits. */
b91ad0ec 383static const intel_limit_t intel_limits_ironlake_single_lvds_100m = {
273e27ca
EA
384 .dot = { .min = 25000, .max = 350000 },
385 .vco = { .min = 1760000, .max = 3510000 },
386 .n = { .min = 1, .max = 2 },
387 .m = { .min = 79, .max = 126 },
388 .m1 = { .min = 12, .max = 22 },
389 .m2 = { .min = 5, .max = 9 },
390 .p = { .min = 28, .max = 112 },
0206e353 391 .p1 = { .min = 2, .max = 8 },
273e27ca
EA
392 .p2 = { .dot_limit = 225000,
393 .p2_slow = 14, .p2_fast = 14 },
b91ad0ec
ZW
394};
395
396static const intel_limit_t intel_limits_ironlake_dual_lvds_100m = {
273e27ca
EA
397 .dot = { .min = 25000, .max = 350000 },
398 .vco = { .min = 1760000, .max = 3510000 },
399 .n = { .min = 1, .max = 3 },
400 .m = { .min = 79, .max = 126 },
401 .m1 = { .min = 12, .max = 22 },
402 .m2 = { .min = 5, .max = 9 },
403 .p = { .min = 14, .max = 42 },
0206e353 404 .p1 = { .min = 2, .max = 6 },
273e27ca
EA
405 .p2 = { .dot_limit = 225000,
406 .p2_slow = 7, .p2_fast = 7 },
4547668a
ZY
407};
408
dc730512 409static const intel_limit_t intel_limits_vlv = {
f01b7962
VS
410 /*
411 * These are the data rate limits (measured in fast clocks)
412 * since those are the strictest limits we have. The fast
413 * clock and actual rate limits are more relaxed, so checking
414 * them would make no difference.
415 */
416 .dot = { .min = 25000 * 5, .max = 270000 * 5 },
75e53986 417 .vco = { .min = 4000000, .max = 6000000 },
a0c4da24 418 .n = { .min = 1, .max = 7 },
a0c4da24
JB
419 .m1 = { .min = 2, .max = 3 },
420 .m2 = { .min = 11, .max = 156 },
b99ab663 421 .p1 = { .min = 2, .max = 3 },
5fdc9c49 422 .p2 = { .p2_slow = 2, .p2_fast = 20 }, /* slow=min, fast=max */
a0c4da24
JB
423};
424
ef9348c8
CML
425static const intel_limit_t intel_limits_chv = {
426 /*
427 * These are the data rate limits (measured in fast clocks)
428 * since those are the strictest limits we have. The fast
429 * clock and actual rate limits are more relaxed, so checking
430 * them would make no difference.
431 */
432 .dot = { .min = 25000 * 5, .max = 540000 * 5},
17fe1021 433 .vco = { .min = 4800000, .max = 6480000 },
ef9348c8
CML
434 .n = { .min = 1, .max = 1 },
435 .m1 = { .min = 2, .max = 2 },
436 .m2 = { .min = 24 << 22, .max = 175 << 22 },
437 .p1 = { .min = 2, .max = 4 },
438 .p2 = { .p2_slow = 1, .p2_fast = 14 },
439};
440
5ab7b0b7
ID
441static const intel_limit_t intel_limits_bxt = {
442 /* FIXME: find real dot limits */
443 .dot = { .min = 0, .max = INT_MAX },
e6292556 444 .vco = { .min = 4800000, .max = 6700000 },
5ab7b0b7
ID
445 .n = { .min = 1, .max = 1 },
446 .m1 = { .min = 2, .max = 2 },
447 /* FIXME: find real m2 limits */
448 .m2 = { .min = 2 << 22, .max = 255 << 22 },
449 .p1 = { .min = 2, .max = 4 },
450 .p2 = { .p2_slow = 1, .p2_fast = 20 },
451};
452
cdba954e
ACO
453static bool
454needs_modeset(struct drm_crtc_state *state)
455{
fc596660 456 return drm_atomic_crtc_needs_modeset(state);
cdba954e
ACO
457}
458
e0638cdf
PZ
459/**
460 * Returns whether any output on the specified pipe is of the specified type
461 */
4093561b 462bool intel_pipe_has_type(struct intel_crtc *crtc, enum intel_output_type type)
e0638cdf 463{
409ee761 464 struct drm_device *dev = crtc->base.dev;
e0638cdf
PZ
465 struct intel_encoder *encoder;
466
409ee761 467 for_each_encoder_on_crtc(dev, &crtc->base, encoder)
e0638cdf
PZ
468 if (encoder->type == type)
469 return true;
470
471 return false;
472}
473
d0737e1d
ACO
474/**
475 * Returns whether any output on the specified pipe will have the specified
476 * type after a staged modeset is complete, i.e., the same as
477 * intel_pipe_has_type() but looking at encoder->new_crtc instead of
478 * encoder->crtc.
479 */
a93e255f
ACO
480static bool intel_pipe_will_have_type(const struct intel_crtc_state *crtc_state,
481 int type)
d0737e1d 482{
a93e255f 483 struct drm_atomic_state *state = crtc_state->base.state;
da3ced29 484 struct drm_connector *connector;
a93e255f 485 struct drm_connector_state *connector_state;
d0737e1d 486 struct intel_encoder *encoder;
a93e255f
ACO
487 int i, num_connectors = 0;
488
da3ced29 489 for_each_connector_in_state(state, connector, connector_state, i) {
a93e255f
ACO
490 if (connector_state->crtc != crtc_state->base.crtc)
491 continue;
492
493 num_connectors++;
d0737e1d 494
a93e255f
ACO
495 encoder = to_intel_encoder(connector_state->best_encoder);
496 if (encoder->type == type)
d0737e1d 497 return true;
a93e255f
ACO
498 }
499
500 WARN_ON(num_connectors == 0);
d0737e1d
ACO
501
502 return false;
503}
504
a93e255f
ACO
505static const intel_limit_t *
506intel_ironlake_limit(struct intel_crtc_state *crtc_state, int refclk)
2c07245f 507{
a93e255f 508 struct drm_device *dev = crtc_state->base.crtc->dev;
2c07245f 509 const intel_limit_t *limit;
b91ad0ec 510
a93e255f 511 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
1974cad0 512 if (intel_is_dual_link_lvds(dev)) {
1b894b59 513 if (refclk == 100000)
b91ad0ec
ZW
514 limit = &intel_limits_ironlake_dual_lvds_100m;
515 else
516 limit = &intel_limits_ironlake_dual_lvds;
517 } else {
1b894b59 518 if (refclk == 100000)
b91ad0ec
ZW
519 limit = &intel_limits_ironlake_single_lvds_100m;
520 else
521 limit = &intel_limits_ironlake_single_lvds;
522 }
c6bb3538 523 } else
b91ad0ec 524 limit = &intel_limits_ironlake_dac;
2c07245f
ZW
525
526 return limit;
527}
528
a93e255f
ACO
529static const intel_limit_t *
530intel_g4x_limit(struct intel_crtc_state *crtc_state)
044c7c41 531{
a93e255f 532 struct drm_device *dev = crtc_state->base.crtc->dev;
044c7c41
ML
533 const intel_limit_t *limit;
534
a93e255f 535 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
1974cad0 536 if (intel_is_dual_link_lvds(dev))
e4b36699 537 limit = &intel_limits_g4x_dual_channel_lvds;
044c7c41 538 else
e4b36699 539 limit = &intel_limits_g4x_single_channel_lvds;
a93e255f
ACO
540 } else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_HDMI) ||
541 intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_ANALOG)) {
e4b36699 542 limit = &intel_limits_g4x_hdmi;
a93e255f 543 } else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_SDVO)) {
e4b36699 544 limit = &intel_limits_g4x_sdvo;
044c7c41 545 } else /* The option is for other outputs */
e4b36699 546 limit = &intel_limits_i9xx_sdvo;
044c7c41
ML
547
548 return limit;
549}
550
a93e255f
ACO
551static const intel_limit_t *
552intel_limit(struct intel_crtc_state *crtc_state, int refclk)
79e53945 553{
a93e255f 554 struct drm_device *dev = crtc_state->base.crtc->dev;
79e53945
JB
555 const intel_limit_t *limit;
556
5ab7b0b7
ID
557 if (IS_BROXTON(dev))
558 limit = &intel_limits_bxt;
559 else if (HAS_PCH_SPLIT(dev))
a93e255f 560 limit = intel_ironlake_limit(crtc_state, refclk);
2c07245f 561 else if (IS_G4X(dev)) {
a93e255f 562 limit = intel_g4x_limit(crtc_state);
f2b115e6 563 } else if (IS_PINEVIEW(dev)) {
a93e255f 564 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS))
f2b115e6 565 limit = &intel_limits_pineview_lvds;
2177832f 566 else
f2b115e6 567 limit = &intel_limits_pineview_sdvo;
ef9348c8
CML
568 } else if (IS_CHERRYVIEW(dev)) {
569 limit = &intel_limits_chv;
a0c4da24 570 } else if (IS_VALLEYVIEW(dev)) {
dc730512 571 limit = &intel_limits_vlv;
a6c45cf0 572 } else if (!IS_GEN2(dev)) {
a93e255f 573 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS))
a6c45cf0
CW
574 limit = &intel_limits_i9xx_lvds;
575 else
576 limit = &intel_limits_i9xx_sdvo;
79e53945 577 } else {
a93e255f 578 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS))
e4b36699 579 limit = &intel_limits_i8xx_lvds;
a93e255f 580 else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_DVO))
e4b36699 581 limit = &intel_limits_i8xx_dvo;
5d536e28
DV
582 else
583 limit = &intel_limits_i8xx_dac;
79e53945
JB
584 }
585 return limit;
586}
587
dccbea3b
ID
588/*
589 * Platform specific helpers to calculate the port PLL loopback- (clock.m),
590 * and post-divider (clock.p) values, pre- (clock.vco) and post-divided fast
591 * (clock.dot) clock rates. This fast dot clock is fed to the port's IO logic.
592 * The helpers' return value is the rate of the clock that is fed to the
593 * display engine's pipe which can be the above fast dot clock rate or a
594 * divided-down version of it.
595 */
f2b115e6 596/* m1 is reserved as 0 in Pineview, n is a ring counter */
dccbea3b 597static int pnv_calc_dpll_params(int refclk, intel_clock_t *clock)
79e53945 598{
2177832f
SL
599 clock->m = clock->m2 + 2;
600 clock->p = clock->p1 * clock->p2;
ed5ca77e 601 if (WARN_ON(clock->n == 0 || clock->p == 0))
dccbea3b 602 return 0;
fb03ac01
VS
603 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
604 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
dccbea3b
ID
605
606 return clock->dot;
2177832f
SL
607}
608
7429e9d4
DV
609static uint32_t i9xx_dpll_compute_m(struct dpll *dpll)
610{
611 return 5 * (dpll->m1 + 2) + (dpll->m2 + 2);
612}
613
dccbea3b 614static int i9xx_calc_dpll_params(int refclk, intel_clock_t *clock)
2177832f 615{
7429e9d4 616 clock->m = i9xx_dpll_compute_m(clock);
79e53945 617 clock->p = clock->p1 * clock->p2;
ed5ca77e 618 if (WARN_ON(clock->n + 2 == 0 || clock->p == 0))
dccbea3b 619 return 0;
fb03ac01
VS
620 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n + 2);
621 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
dccbea3b
ID
622
623 return clock->dot;
79e53945
JB
624}
625
dccbea3b 626static int vlv_calc_dpll_params(int refclk, intel_clock_t *clock)
589eca67
ID
627{
628 clock->m = clock->m1 * clock->m2;
629 clock->p = clock->p1 * clock->p2;
630 if (WARN_ON(clock->n == 0 || clock->p == 0))
dccbea3b 631 return 0;
589eca67
ID
632 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
633 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
dccbea3b
ID
634
635 return clock->dot / 5;
589eca67
ID
636}
637
dccbea3b 638int chv_calc_dpll_params(int refclk, intel_clock_t *clock)
ef9348c8
CML
639{
640 clock->m = clock->m1 * clock->m2;
641 clock->p = clock->p1 * clock->p2;
642 if (WARN_ON(clock->n == 0 || clock->p == 0))
dccbea3b 643 return 0;
ef9348c8
CML
644 clock->vco = DIV_ROUND_CLOSEST_ULL((uint64_t)refclk * clock->m,
645 clock->n << 22);
646 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
dccbea3b
ID
647
648 return clock->dot / 5;
ef9348c8
CML
649}
650
7c04d1d9 651#define INTELPllInvalid(s) do { /* DRM_DEBUG(s); */ return false; } while (0)
79e53945
JB
652/**
653 * Returns whether the given set of divisors are valid for a given refclk with
654 * the given connectors.
655 */
656
1b894b59
CW
657static bool intel_PLL_is_valid(struct drm_device *dev,
658 const intel_limit_t *limit,
659 const intel_clock_t *clock)
79e53945 660{
f01b7962
VS
661 if (clock->n < limit->n.min || limit->n.max < clock->n)
662 INTELPllInvalid("n out of range\n");
79e53945 663 if (clock->p1 < limit->p1.min || limit->p1.max < clock->p1)
0206e353 664 INTELPllInvalid("p1 out of range\n");
79e53945 665 if (clock->m2 < limit->m2.min || limit->m2.max < clock->m2)
0206e353 666 INTELPllInvalid("m2 out of range\n");
79e53945 667 if (clock->m1 < limit->m1.min || limit->m1.max < clock->m1)
0206e353 668 INTELPllInvalid("m1 out of range\n");
f01b7962 669
5ab7b0b7 670 if (!IS_PINEVIEW(dev) && !IS_VALLEYVIEW(dev) && !IS_BROXTON(dev))
f01b7962
VS
671 if (clock->m1 <= clock->m2)
672 INTELPllInvalid("m1 <= m2\n");
673
5ab7b0b7 674 if (!IS_VALLEYVIEW(dev) && !IS_BROXTON(dev)) {
f01b7962
VS
675 if (clock->p < limit->p.min || limit->p.max < clock->p)
676 INTELPllInvalid("p out of range\n");
677 if (clock->m < limit->m.min || limit->m.max < clock->m)
678 INTELPllInvalid("m out of range\n");
679 }
680
79e53945 681 if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
0206e353 682 INTELPllInvalid("vco out of range\n");
79e53945
JB
683 /* XXX: We may need to be checking "Dot clock" depending on the multiplier,
684 * connector, etc., rather than just a single range.
685 */
686 if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
0206e353 687 INTELPllInvalid("dot out of range\n");
79e53945
JB
688
689 return true;
690}
691
3b1429d9
VS
692static int
693i9xx_select_p2_div(const intel_limit_t *limit,
694 const struct intel_crtc_state *crtc_state,
695 int target)
79e53945 696{
3b1429d9 697 struct drm_device *dev = crtc_state->base.crtc->dev;
79e53945 698
a93e255f 699 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
79e53945 700 /*
a210b028
DV
701 * For LVDS just rely on its current settings for dual-channel.
702 * We haven't figured out how to reliably set up different
703 * single/dual channel state, if we even can.
79e53945 704 */
1974cad0 705 if (intel_is_dual_link_lvds(dev))
3b1429d9 706 return limit->p2.p2_fast;
79e53945 707 else
3b1429d9 708 return limit->p2.p2_slow;
79e53945
JB
709 } else {
710 if (target < limit->p2.dot_limit)
3b1429d9 711 return limit->p2.p2_slow;
79e53945 712 else
3b1429d9 713 return limit->p2.p2_fast;
79e53945 714 }
3b1429d9
VS
715}
716
717static bool
718i9xx_find_best_dpll(const intel_limit_t *limit,
719 struct intel_crtc_state *crtc_state,
720 int target, int refclk, intel_clock_t *match_clock,
721 intel_clock_t *best_clock)
722{
723 struct drm_device *dev = crtc_state->base.crtc->dev;
724 intel_clock_t clock;
725 int err = target;
79e53945 726
0206e353 727 memset(best_clock, 0, sizeof(*best_clock));
79e53945 728
3b1429d9
VS
729 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
730
42158660
ZY
731 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
732 clock.m1++) {
733 for (clock.m2 = limit->m2.min;
734 clock.m2 <= limit->m2.max; clock.m2++) {
c0efc387 735 if (clock.m2 >= clock.m1)
42158660
ZY
736 break;
737 for (clock.n = limit->n.min;
738 clock.n <= limit->n.max; clock.n++) {
739 for (clock.p1 = limit->p1.min;
740 clock.p1 <= limit->p1.max; clock.p1++) {
79e53945
JB
741 int this_err;
742
dccbea3b 743 i9xx_calc_dpll_params(refclk, &clock);
ac58c3f0
DV
744 if (!intel_PLL_is_valid(dev, limit,
745 &clock))
746 continue;
747 if (match_clock &&
748 clock.p != match_clock->p)
749 continue;
750
751 this_err = abs(clock.dot - target);
752 if (this_err < err) {
753 *best_clock = clock;
754 err = this_err;
755 }
756 }
757 }
758 }
759 }
760
761 return (err != target);
762}
763
764static bool
a93e255f
ACO
765pnv_find_best_dpll(const intel_limit_t *limit,
766 struct intel_crtc_state *crtc_state,
ee9300bb
DV
767 int target, int refclk, intel_clock_t *match_clock,
768 intel_clock_t *best_clock)
79e53945 769{
3b1429d9 770 struct drm_device *dev = crtc_state->base.crtc->dev;
79e53945 771 intel_clock_t clock;
79e53945
JB
772 int err = target;
773
0206e353 774 memset(best_clock, 0, sizeof(*best_clock));
79e53945 775
3b1429d9
VS
776 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
777
42158660
ZY
778 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
779 clock.m1++) {
780 for (clock.m2 = limit->m2.min;
781 clock.m2 <= limit->m2.max; clock.m2++) {
42158660
ZY
782 for (clock.n = limit->n.min;
783 clock.n <= limit->n.max; clock.n++) {
784 for (clock.p1 = limit->p1.min;
785 clock.p1 <= limit->p1.max; clock.p1++) {
79e53945
JB
786 int this_err;
787
dccbea3b 788 pnv_calc_dpll_params(refclk, &clock);
1b894b59
CW
789 if (!intel_PLL_is_valid(dev, limit,
790 &clock))
79e53945 791 continue;
cec2f356
SP
792 if (match_clock &&
793 clock.p != match_clock->p)
794 continue;
79e53945
JB
795
796 this_err = abs(clock.dot - target);
797 if (this_err < err) {
798 *best_clock = clock;
799 err = this_err;
800 }
801 }
802 }
803 }
804 }
805
806 return (err != target);
807}
808
d4906093 809static bool
a93e255f
ACO
810g4x_find_best_dpll(const intel_limit_t *limit,
811 struct intel_crtc_state *crtc_state,
ee9300bb
DV
812 int target, int refclk, intel_clock_t *match_clock,
813 intel_clock_t *best_clock)
d4906093 814{
3b1429d9 815 struct drm_device *dev = crtc_state->base.crtc->dev;
d4906093
ML
816 intel_clock_t clock;
817 int max_n;
3b1429d9 818 bool found = false;
6ba770dc
AJ
819 /* approximately equals target * 0.00585 */
820 int err_most = (target >> 8) + (target >> 9);
d4906093
ML
821
822 memset(best_clock, 0, sizeof(*best_clock));
3b1429d9
VS
823
824 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
825
d4906093 826 max_n = limit->n.max;
f77f13e2 827 /* based on hardware requirement, prefer smaller n to precision */
d4906093 828 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
f77f13e2 829 /* based on hardware requirement, prefere larger m1,m2 */
d4906093
ML
830 for (clock.m1 = limit->m1.max;
831 clock.m1 >= limit->m1.min; clock.m1--) {
832 for (clock.m2 = limit->m2.max;
833 clock.m2 >= limit->m2.min; clock.m2--) {
834 for (clock.p1 = limit->p1.max;
835 clock.p1 >= limit->p1.min; clock.p1--) {
836 int this_err;
837
dccbea3b 838 i9xx_calc_dpll_params(refclk, &clock);
1b894b59
CW
839 if (!intel_PLL_is_valid(dev, limit,
840 &clock))
d4906093 841 continue;
1b894b59
CW
842
843 this_err = abs(clock.dot - target);
d4906093
ML
844 if (this_err < err_most) {
845 *best_clock = clock;
846 err_most = this_err;
847 max_n = clock.n;
848 found = true;
849 }
850 }
851 }
852 }
853 }
2c07245f
ZW
854 return found;
855}
856
d5dd62bd
ID
857/*
858 * Check if the calculated PLL configuration is more optimal compared to the
859 * best configuration and error found so far. Return the calculated error.
860 */
861static bool vlv_PLL_is_optimal(struct drm_device *dev, int target_freq,
862 const intel_clock_t *calculated_clock,
863 const intel_clock_t *best_clock,
864 unsigned int best_error_ppm,
865 unsigned int *error_ppm)
866{
9ca3ba01
ID
867 /*
868 * For CHV ignore the error and consider only the P value.
869 * Prefer a bigger P value based on HW requirements.
870 */
871 if (IS_CHERRYVIEW(dev)) {
872 *error_ppm = 0;
873
874 return calculated_clock->p > best_clock->p;
875 }
876
24be4e46
ID
877 if (WARN_ON_ONCE(!target_freq))
878 return false;
879
d5dd62bd
ID
880 *error_ppm = div_u64(1000000ULL *
881 abs(target_freq - calculated_clock->dot),
882 target_freq);
883 /*
884 * Prefer a better P value over a better (smaller) error if the error
885 * is small. Ensure this preference for future configurations too by
886 * setting the error to 0.
887 */
888 if (*error_ppm < 100 && calculated_clock->p > best_clock->p) {
889 *error_ppm = 0;
890
891 return true;
892 }
893
894 return *error_ppm + 10 < best_error_ppm;
895}
896
a0c4da24 897static bool
a93e255f
ACO
898vlv_find_best_dpll(const intel_limit_t *limit,
899 struct intel_crtc_state *crtc_state,
ee9300bb
DV
900 int target, int refclk, intel_clock_t *match_clock,
901 intel_clock_t *best_clock)
a0c4da24 902{
a93e255f 903 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
a919ff14 904 struct drm_device *dev = crtc->base.dev;
6b4bf1c4 905 intel_clock_t clock;
69e4f900 906 unsigned int bestppm = 1000000;
27e639bf
VS
907 /* min update 19.2 MHz */
908 int max_n = min(limit->n.max, refclk / 19200);
49e497ef 909 bool found = false;
a0c4da24 910
6b4bf1c4
VS
911 target *= 5; /* fast clock */
912
913 memset(best_clock, 0, sizeof(*best_clock));
a0c4da24
JB
914
915 /* based on hardware requirement, prefer smaller n to precision */
27e639bf 916 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
811bbf05 917 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
889059d8 918 for (clock.p2 = limit->p2.p2_fast; clock.p2 >= limit->p2.p2_slow;
c1a9ae43 919 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
6b4bf1c4 920 clock.p = clock.p1 * clock.p2;
a0c4da24 921 /* based on hardware requirement, prefer bigger m1,m2 values */
6b4bf1c4 922 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max; clock.m1++) {
d5dd62bd 923 unsigned int ppm;
69e4f900 924
6b4bf1c4
VS
925 clock.m2 = DIV_ROUND_CLOSEST(target * clock.p * clock.n,
926 refclk * clock.m1);
927
dccbea3b 928 vlv_calc_dpll_params(refclk, &clock);
43b0ac53 929
f01b7962
VS
930 if (!intel_PLL_is_valid(dev, limit,
931 &clock))
43b0ac53
VS
932 continue;
933
d5dd62bd
ID
934 if (!vlv_PLL_is_optimal(dev, target,
935 &clock,
936 best_clock,
937 bestppm, &ppm))
938 continue;
6b4bf1c4 939
d5dd62bd
ID
940 *best_clock = clock;
941 bestppm = ppm;
942 found = true;
a0c4da24
JB
943 }
944 }
945 }
946 }
a0c4da24 947
49e497ef 948 return found;
a0c4da24 949}
a4fc5ed6 950
ef9348c8 951static bool
a93e255f
ACO
952chv_find_best_dpll(const intel_limit_t *limit,
953 struct intel_crtc_state *crtc_state,
ef9348c8
CML
954 int target, int refclk, intel_clock_t *match_clock,
955 intel_clock_t *best_clock)
956{
a93e255f 957 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
a919ff14 958 struct drm_device *dev = crtc->base.dev;
9ca3ba01 959 unsigned int best_error_ppm;
ef9348c8
CML
960 intel_clock_t clock;
961 uint64_t m2;
962 int found = false;
963
964 memset(best_clock, 0, sizeof(*best_clock));
9ca3ba01 965 best_error_ppm = 1000000;
ef9348c8
CML
966
967 /*
968 * Based on hardware doc, the n always set to 1, and m1 always
969 * set to 2. If requires to support 200Mhz refclk, we need to
970 * revisit this because n may not 1 anymore.
971 */
972 clock.n = 1, clock.m1 = 2;
973 target *= 5; /* fast clock */
974
975 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
976 for (clock.p2 = limit->p2.p2_fast;
977 clock.p2 >= limit->p2.p2_slow;
978 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
9ca3ba01 979 unsigned int error_ppm;
ef9348c8
CML
980
981 clock.p = clock.p1 * clock.p2;
982
983 m2 = DIV_ROUND_CLOSEST_ULL(((uint64_t)target * clock.p *
984 clock.n) << 22, refclk * clock.m1);
985
986 if (m2 > INT_MAX/clock.m1)
987 continue;
988
989 clock.m2 = m2;
990
dccbea3b 991 chv_calc_dpll_params(refclk, &clock);
ef9348c8
CML
992
993 if (!intel_PLL_is_valid(dev, limit, &clock))
994 continue;
995
9ca3ba01
ID
996 if (!vlv_PLL_is_optimal(dev, target, &clock, best_clock,
997 best_error_ppm, &error_ppm))
998 continue;
999
1000 *best_clock = clock;
1001 best_error_ppm = error_ppm;
1002 found = true;
ef9348c8
CML
1003 }
1004 }
1005
1006 return found;
1007}
1008
5ab7b0b7
ID
1009bool bxt_find_best_dpll(struct intel_crtc_state *crtc_state, int target_clock,
1010 intel_clock_t *best_clock)
1011{
1012 int refclk = i9xx_get_refclk(crtc_state, 0);
1013
1014 return chv_find_best_dpll(intel_limit(crtc_state, refclk), crtc_state,
1015 target_clock, refclk, NULL, best_clock);
1016}
1017
20ddf665
VS
1018bool intel_crtc_active(struct drm_crtc *crtc)
1019{
1020 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1021
1022 /* Be paranoid as we can arrive here with only partial
1023 * state retrieved from the hardware during setup.
1024 *
241bfc38 1025 * We can ditch the adjusted_mode.crtc_clock check as soon
20ddf665
VS
1026 * as Haswell has gained clock readout/fastboot support.
1027 *
66e514c1 1028 * We can ditch the crtc->primary->fb check as soon as we can
20ddf665 1029 * properly reconstruct framebuffers.
c3d1f436
MR
1030 *
1031 * FIXME: The intel_crtc->active here should be switched to
1032 * crtc->state->active once we have proper CRTC states wired up
1033 * for atomic.
20ddf665 1034 */
c3d1f436 1035 return intel_crtc->active && crtc->primary->state->fb &&
6e3c9717 1036 intel_crtc->config->base.adjusted_mode.crtc_clock;
20ddf665
VS
1037}
1038
a5c961d1
PZ
1039enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
1040 enum pipe pipe)
1041{
1042 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
1043 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1044
6e3c9717 1045 return intel_crtc->config->cpu_transcoder;
a5c961d1
PZ
1046}
1047
fbf49ea2
VS
1048static bool pipe_dsl_stopped(struct drm_device *dev, enum pipe pipe)
1049{
1050 struct drm_i915_private *dev_priv = dev->dev_private;
1051 u32 reg = PIPEDSL(pipe);
1052 u32 line1, line2;
1053 u32 line_mask;
1054
1055 if (IS_GEN2(dev))
1056 line_mask = DSL_LINEMASK_GEN2;
1057 else
1058 line_mask = DSL_LINEMASK_GEN3;
1059
1060 line1 = I915_READ(reg) & line_mask;
6adfb1ef 1061 msleep(5);
fbf49ea2
VS
1062 line2 = I915_READ(reg) & line_mask;
1063
1064 return line1 == line2;
1065}
1066
ab7ad7f6
KP
1067/*
1068 * intel_wait_for_pipe_off - wait for pipe to turn off
575f7ab7 1069 * @crtc: crtc whose pipe to wait for
9d0498a2
JB
1070 *
1071 * After disabling a pipe, we can't wait for vblank in the usual way,
1072 * spinning on the vblank interrupt status bit, since we won't actually
1073 * see an interrupt when the pipe is disabled.
1074 *
ab7ad7f6
KP
1075 * On Gen4 and above:
1076 * wait for the pipe register state bit to turn off
1077 *
1078 * Otherwise:
1079 * wait for the display line value to settle (it usually
1080 * ends up stopping at the start of the next frame).
58e10eb9 1081 *
9d0498a2 1082 */
575f7ab7 1083static void intel_wait_for_pipe_off(struct intel_crtc *crtc)
9d0498a2 1084{
575f7ab7 1085 struct drm_device *dev = crtc->base.dev;
9d0498a2 1086 struct drm_i915_private *dev_priv = dev->dev_private;
6e3c9717 1087 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
575f7ab7 1088 enum pipe pipe = crtc->pipe;
ab7ad7f6
KP
1089
1090 if (INTEL_INFO(dev)->gen >= 4) {
702e7a56 1091 int reg = PIPECONF(cpu_transcoder);
ab7ad7f6
KP
1092
1093 /* Wait for the Pipe State to go off */
58e10eb9
CW
1094 if (wait_for((I915_READ(reg) & I965_PIPECONF_ACTIVE) == 0,
1095 100))
284637d9 1096 WARN(1, "pipe_off wait timed out\n");
ab7ad7f6 1097 } else {
ab7ad7f6 1098 /* Wait for the display line to settle */
fbf49ea2 1099 if (wait_for(pipe_dsl_stopped(dev, pipe), 100))
284637d9 1100 WARN(1, "pipe_off wait timed out\n");
ab7ad7f6 1101 }
79e53945
JB
1102}
1103
b24e7179
JB
1104static const char *state_string(bool enabled)
1105{
1106 return enabled ? "on" : "off";
1107}
1108
1109/* Only for pre-ILK configs */
55607e8a
DV
1110void assert_pll(struct drm_i915_private *dev_priv,
1111 enum pipe pipe, bool state)
b24e7179
JB
1112{
1113 int reg;
1114 u32 val;
1115 bool cur_state;
1116
1117 reg = DPLL(pipe);
1118 val = I915_READ(reg);
1119 cur_state = !!(val & DPLL_VCO_ENABLE);
e2c719b7 1120 I915_STATE_WARN(cur_state != state,
b24e7179
JB
1121 "PLL state assertion failure (expected %s, current %s)\n",
1122 state_string(state), state_string(cur_state));
1123}
b24e7179 1124
23538ef1
JN
1125/* XXX: the dsi pll is shared between MIPI DSI ports */
1126static void assert_dsi_pll(struct drm_i915_private *dev_priv, bool state)
1127{
1128 u32 val;
1129 bool cur_state;
1130
a580516d 1131 mutex_lock(&dev_priv->sb_lock);
23538ef1 1132 val = vlv_cck_read(dev_priv, CCK_REG_DSI_PLL_CONTROL);
a580516d 1133 mutex_unlock(&dev_priv->sb_lock);
23538ef1
JN
1134
1135 cur_state = val & DSI_PLL_VCO_EN;
e2c719b7 1136 I915_STATE_WARN(cur_state != state,
23538ef1
JN
1137 "DSI PLL state assertion failure (expected %s, current %s)\n",
1138 state_string(state), state_string(cur_state));
1139}
1140#define assert_dsi_pll_enabled(d) assert_dsi_pll(d, true)
1141#define assert_dsi_pll_disabled(d) assert_dsi_pll(d, false)
1142
55607e8a 1143struct intel_shared_dpll *
e2b78267
DV
1144intel_crtc_to_shared_dpll(struct intel_crtc *crtc)
1145{
1146 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
1147
6e3c9717 1148 if (crtc->config->shared_dpll < 0)
e2b78267
DV
1149 return NULL;
1150
6e3c9717 1151 return &dev_priv->shared_dplls[crtc->config->shared_dpll];
e2b78267
DV
1152}
1153
040484af 1154/* For ILK+ */
55607e8a
DV
1155void assert_shared_dpll(struct drm_i915_private *dev_priv,
1156 struct intel_shared_dpll *pll,
1157 bool state)
040484af 1158{
040484af 1159 bool cur_state;
5358901f 1160 struct intel_dpll_hw_state hw_state;
040484af 1161
92b27b08 1162 if (WARN (!pll,
46edb027 1163 "asserting DPLL %s with no DPLL\n", state_string(state)))
ee7b9f93 1164 return;
ee7b9f93 1165
5358901f 1166 cur_state = pll->get_hw_state(dev_priv, pll, &hw_state);
e2c719b7 1167 I915_STATE_WARN(cur_state != state,
5358901f
DV
1168 "%s assertion failure (expected %s, current %s)\n",
1169 pll->name, state_string(state), state_string(cur_state));
040484af 1170}
040484af
JB
1171
1172static void assert_fdi_tx(struct drm_i915_private *dev_priv,
1173 enum pipe pipe, bool state)
1174{
1175 int reg;
1176 u32 val;
1177 bool cur_state;
ad80a810
PZ
1178 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1179 pipe);
040484af 1180
affa9354
PZ
1181 if (HAS_DDI(dev_priv->dev)) {
1182 /* DDI does not have a specific FDI_TX register */
ad80a810 1183 reg = TRANS_DDI_FUNC_CTL(cpu_transcoder);
bf507ef7 1184 val = I915_READ(reg);
ad80a810 1185 cur_state = !!(val & TRANS_DDI_FUNC_ENABLE);
bf507ef7
ED
1186 } else {
1187 reg = FDI_TX_CTL(pipe);
1188 val = I915_READ(reg);
1189 cur_state = !!(val & FDI_TX_ENABLE);
1190 }
e2c719b7 1191 I915_STATE_WARN(cur_state != state,
040484af
JB
1192 "FDI TX state assertion failure (expected %s, current %s)\n",
1193 state_string(state), state_string(cur_state));
1194}
1195#define assert_fdi_tx_enabled(d, p) assert_fdi_tx(d, p, true)
1196#define assert_fdi_tx_disabled(d, p) assert_fdi_tx(d, p, false)
1197
1198static void assert_fdi_rx(struct drm_i915_private *dev_priv,
1199 enum pipe pipe, bool state)
1200{
1201 int reg;
1202 u32 val;
1203 bool cur_state;
1204
d63fa0dc
PZ
1205 reg = FDI_RX_CTL(pipe);
1206 val = I915_READ(reg);
1207 cur_state = !!(val & FDI_RX_ENABLE);
e2c719b7 1208 I915_STATE_WARN(cur_state != state,
040484af
JB
1209 "FDI RX state assertion failure (expected %s, current %s)\n",
1210 state_string(state), state_string(cur_state));
1211}
1212#define assert_fdi_rx_enabled(d, p) assert_fdi_rx(d, p, true)
1213#define assert_fdi_rx_disabled(d, p) assert_fdi_rx(d, p, false)
1214
1215static void assert_fdi_tx_pll_enabled(struct drm_i915_private *dev_priv,
1216 enum pipe pipe)
1217{
1218 int reg;
1219 u32 val;
1220
1221 /* ILK FDI PLL is always enabled */
3d13ef2e 1222 if (INTEL_INFO(dev_priv->dev)->gen == 5)
040484af
JB
1223 return;
1224
bf507ef7 1225 /* On Haswell, DDI ports are responsible for the FDI PLL setup */
affa9354 1226 if (HAS_DDI(dev_priv->dev))
bf507ef7
ED
1227 return;
1228
040484af
JB
1229 reg = FDI_TX_CTL(pipe);
1230 val = I915_READ(reg);
e2c719b7 1231 I915_STATE_WARN(!(val & FDI_TX_PLL_ENABLE), "FDI TX PLL assertion failure, should be active but is disabled\n");
040484af
JB
1232}
1233
55607e8a
DV
1234void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
1235 enum pipe pipe, bool state)
040484af
JB
1236{
1237 int reg;
1238 u32 val;
55607e8a 1239 bool cur_state;
040484af
JB
1240
1241 reg = FDI_RX_CTL(pipe);
1242 val = I915_READ(reg);
55607e8a 1243 cur_state = !!(val & FDI_RX_PLL_ENABLE);
e2c719b7 1244 I915_STATE_WARN(cur_state != state,
55607e8a
DV
1245 "FDI RX PLL assertion failure (expected %s, current %s)\n",
1246 state_string(state), state_string(cur_state));
040484af
JB
1247}
1248
b680c37a
DV
1249void assert_panel_unlocked(struct drm_i915_private *dev_priv,
1250 enum pipe pipe)
ea0760cf 1251{
bedd4dba
JN
1252 struct drm_device *dev = dev_priv->dev;
1253 int pp_reg;
ea0760cf
JB
1254 u32 val;
1255 enum pipe panel_pipe = PIPE_A;
0de3b485 1256 bool locked = true;
ea0760cf 1257
bedd4dba
JN
1258 if (WARN_ON(HAS_DDI(dev)))
1259 return;
1260
1261 if (HAS_PCH_SPLIT(dev)) {
1262 u32 port_sel;
1263
ea0760cf 1264 pp_reg = PCH_PP_CONTROL;
bedd4dba
JN
1265 port_sel = I915_READ(PCH_PP_ON_DELAYS) & PANEL_PORT_SELECT_MASK;
1266
1267 if (port_sel == PANEL_PORT_SELECT_LVDS &&
1268 I915_READ(PCH_LVDS) & LVDS_PIPEB_SELECT)
1269 panel_pipe = PIPE_B;
1270 /* XXX: else fix for eDP */
1271 } else if (IS_VALLEYVIEW(dev)) {
1272 /* presumably write lock depends on pipe, not port select */
1273 pp_reg = VLV_PIPE_PP_CONTROL(pipe);
1274 panel_pipe = pipe;
ea0760cf
JB
1275 } else {
1276 pp_reg = PP_CONTROL;
bedd4dba
JN
1277 if (I915_READ(LVDS) & LVDS_PIPEB_SELECT)
1278 panel_pipe = PIPE_B;
ea0760cf
JB
1279 }
1280
1281 val = I915_READ(pp_reg);
1282 if (!(val & PANEL_POWER_ON) ||
ec49ba2d 1283 ((val & PANEL_UNLOCK_MASK) == PANEL_UNLOCK_REGS))
ea0760cf
JB
1284 locked = false;
1285
e2c719b7 1286 I915_STATE_WARN(panel_pipe == pipe && locked,
ea0760cf 1287 "panel assertion failure, pipe %c regs locked\n",
9db4a9c7 1288 pipe_name(pipe));
ea0760cf
JB
1289}
1290
93ce0ba6
JN
1291static void assert_cursor(struct drm_i915_private *dev_priv,
1292 enum pipe pipe, bool state)
1293{
1294 struct drm_device *dev = dev_priv->dev;
1295 bool cur_state;
1296
d9d82081 1297 if (IS_845G(dev) || IS_I865G(dev))
93ce0ba6 1298 cur_state = I915_READ(_CURACNTR) & CURSOR_ENABLE;
d9d82081 1299 else
5efb3e28 1300 cur_state = I915_READ(CURCNTR(pipe)) & CURSOR_MODE;
93ce0ba6 1301
e2c719b7 1302 I915_STATE_WARN(cur_state != state,
93ce0ba6
JN
1303 "cursor on pipe %c assertion failure (expected %s, current %s)\n",
1304 pipe_name(pipe), state_string(state), state_string(cur_state));
1305}
1306#define assert_cursor_enabled(d, p) assert_cursor(d, p, true)
1307#define assert_cursor_disabled(d, p) assert_cursor(d, p, false)
1308
b840d907
JB
1309void assert_pipe(struct drm_i915_private *dev_priv,
1310 enum pipe pipe, bool state)
b24e7179
JB
1311{
1312 int reg;
1313 u32 val;
63d7bbe9 1314 bool cur_state;
702e7a56
PZ
1315 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1316 pipe);
b24e7179 1317
b6b5d049
VS
1318 /* if we need the pipe quirk it must be always on */
1319 if ((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
1320 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
8e636784
DV
1321 state = true;
1322
f458ebbc 1323 if (!intel_display_power_is_enabled(dev_priv,
b97186f0 1324 POWER_DOMAIN_TRANSCODER(cpu_transcoder))) {
69310161
PZ
1325 cur_state = false;
1326 } else {
1327 reg = PIPECONF(cpu_transcoder);
1328 val = I915_READ(reg);
1329 cur_state = !!(val & PIPECONF_ENABLE);
1330 }
1331
e2c719b7 1332 I915_STATE_WARN(cur_state != state,
63d7bbe9 1333 "pipe %c assertion failure (expected %s, current %s)\n",
9db4a9c7 1334 pipe_name(pipe), state_string(state), state_string(cur_state));
b24e7179
JB
1335}
1336
931872fc
CW
1337static void assert_plane(struct drm_i915_private *dev_priv,
1338 enum plane plane, bool state)
b24e7179
JB
1339{
1340 int reg;
1341 u32 val;
931872fc 1342 bool cur_state;
b24e7179
JB
1343
1344 reg = DSPCNTR(plane);
1345 val = I915_READ(reg);
931872fc 1346 cur_state = !!(val & DISPLAY_PLANE_ENABLE);
e2c719b7 1347 I915_STATE_WARN(cur_state != state,
931872fc
CW
1348 "plane %c assertion failure (expected %s, current %s)\n",
1349 plane_name(plane), state_string(state), state_string(cur_state));
b24e7179
JB
1350}
1351
931872fc
CW
1352#define assert_plane_enabled(d, p) assert_plane(d, p, true)
1353#define assert_plane_disabled(d, p) assert_plane(d, p, false)
1354
b24e7179
JB
1355static void assert_planes_disabled(struct drm_i915_private *dev_priv,
1356 enum pipe pipe)
1357{
653e1026 1358 struct drm_device *dev = dev_priv->dev;
b24e7179
JB
1359 int reg, i;
1360 u32 val;
1361 int cur_pipe;
1362
653e1026
VS
1363 /* Primary planes are fixed to pipes on gen4+ */
1364 if (INTEL_INFO(dev)->gen >= 4) {
28c05794
AJ
1365 reg = DSPCNTR(pipe);
1366 val = I915_READ(reg);
e2c719b7 1367 I915_STATE_WARN(val & DISPLAY_PLANE_ENABLE,
28c05794
AJ
1368 "plane %c assertion failure, should be disabled but not\n",
1369 plane_name(pipe));
19ec1358 1370 return;
28c05794 1371 }
19ec1358 1372
b24e7179 1373 /* Need to check both planes against the pipe */
055e393f 1374 for_each_pipe(dev_priv, i) {
b24e7179
JB
1375 reg = DSPCNTR(i);
1376 val = I915_READ(reg);
1377 cur_pipe = (val & DISPPLANE_SEL_PIPE_MASK) >>
1378 DISPPLANE_SEL_PIPE_SHIFT;
e2c719b7 1379 I915_STATE_WARN((val & DISPLAY_PLANE_ENABLE) && pipe == cur_pipe,
9db4a9c7
JB
1380 "plane %c assertion failure, should be off on pipe %c but is still active\n",
1381 plane_name(i), pipe_name(pipe));
b24e7179
JB
1382 }
1383}
1384
19332d7a
JB
1385static void assert_sprites_disabled(struct drm_i915_private *dev_priv,
1386 enum pipe pipe)
1387{
20674eef 1388 struct drm_device *dev = dev_priv->dev;
1fe47785 1389 int reg, sprite;
19332d7a
JB
1390 u32 val;
1391
7feb8b88 1392 if (INTEL_INFO(dev)->gen >= 9) {
3bdcfc0c 1393 for_each_sprite(dev_priv, pipe, sprite) {
7feb8b88 1394 val = I915_READ(PLANE_CTL(pipe, sprite));
e2c719b7 1395 I915_STATE_WARN(val & PLANE_CTL_ENABLE,
7feb8b88
DL
1396 "plane %d assertion failure, should be off on pipe %c but is still active\n",
1397 sprite, pipe_name(pipe));
1398 }
1399 } else if (IS_VALLEYVIEW(dev)) {
3bdcfc0c 1400 for_each_sprite(dev_priv, pipe, sprite) {
1fe47785 1401 reg = SPCNTR(pipe, sprite);
20674eef 1402 val = I915_READ(reg);
e2c719b7 1403 I915_STATE_WARN(val & SP_ENABLE,
20674eef 1404 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
1fe47785 1405 sprite_name(pipe, sprite), pipe_name(pipe));
20674eef
VS
1406 }
1407 } else if (INTEL_INFO(dev)->gen >= 7) {
1408 reg = SPRCTL(pipe);
19332d7a 1409 val = I915_READ(reg);
e2c719b7 1410 I915_STATE_WARN(val & SPRITE_ENABLE,
06da8da2 1411 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
20674eef
VS
1412 plane_name(pipe), pipe_name(pipe));
1413 } else if (INTEL_INFO(dev)->gen >= 5) {
1414 reg = DVSCNTR(pipe);
19332d7a 1415 val = I915_READ(reg);
e2c719b7 1416 I915_STATE_WARN(val & DVS_ENABLE,
06da8da2 1417 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
20674eef 1418 plane_name(pipe), pipe_name(pipe));
19332d7a
JB
1419 }
1420}
1421
08c71e5e
VS
1422static void assert_vblank_disabled(struct drm_crtc *crtc)
1423{
e2c719b7 1424 if (I915_STATE_WARN_ON(drm_crtc_vblank_get(crtc) == 0))
08c71e5e
VS
1425 drm_crtc_vblank_put(crtc);
1426}
1427
89eff4be 1428static void ibx_assert_pch_refclk_enabled(struct drm_i915_private *dev_priv)
92f2584a
JB
1429{
1430 u32 val;
1431 bool enabled;
1432
e2c719b7 1433 I915_STATE_WARN_ON(!(HAS_PCH_IBX(dev_priv->dev) || HAS_PCH_CPT(dev_priv->dev)));
9d82aa17 1434
92f2584a
JB
1435 val = I915_READ(PCH_DREF_CONTROL);
1436 enabled = !!(val & (DREF_SSC_SOURCE_MASK | DREF_NONSPREAD_SOURCE_MASK |
1437 DREF_SUPERSPREAD_SOURCE_MASK));
e2c719b7 1438 I915_STATE_WARN(!enabled, "PCH refclk assertion failure, should be active but is disabled\n");
92f2584a
JB
1439}
1440
ab9412ba
DV
1441static void assert_pch_transcoder_disabled(struct drm_i915_private *dev_priv,
1442 enum pipe pipe)
92f2584a
JB
1443{
1444 int reg;
1445 u32 val;
1446 bool enabled;
1447
ab9412ba 1448 reg = PCH_TRANSCONF(pipe);
92f2584a
JB
1449 val = I915_READ(reg);
1450 enabled = !!(val & TRANS_ENABLE);
e2c719b7 1451 I915_STATE_WARN(enabled,
9db4a9c7
JB
1452 "transcoder assertion failed, should be off on pipe %c but is still active\n",
1453 pipe_name(pipe));
92f2584a
JB
1454}
1455
4e634389
KP
1456static bool dp_pipe_enabled(struct drm_i915_private *dev_priv,
1457 enum pipe pipe, u32 port_sel, u32 val)
f0575e92
KP
1458{
1459 if ((val & DP_PORT_EN) == 0)
1460 return false;
1461
1462 if (HAS_PCH_CPT(dev_priv->dev)) {
1463 u32 trans_dp_ctl_reg = TRANS_DP_CTL(pipe);
1464 u32 trans_dp_ctl = I915_READ(trans_dp_ctl_reg);
1465 if ((trans_dp_ctl & TRANS_DP_PORT_SEL_MASK) != port_sel)
1466 return false;
44f37d1f
CML
1467 } else if (IS_CHERRYVIEW(dev_priv->dev)) {
1468 if ((val & DP_PIPE_MASK_CHV) != DP_PIPE_SELECT_CHV(pipe))
1469 return false;
f0575e92
KP
1470 } else {
1471 if ((val & DP_PIPE_MASK) != (pipe << 30))
1472 return false;
1473 }
1474 return true;
1475}
1476
1519b995
KP
1477static bool hdmi_pipe_enabled(struct drm_i915_private *dev_priv,
1478 enum pipe pipe, u32 val)
1479{
dc0fa718 1480 if ((val & SDVO_ENABLE) == 0)
1519b995
KP
1481 return false;
1482
1483 if (HAS_PCH_CPT(dev_priv->dev)) {
dc0fa718 1484 if ((val & SDVO_PIPE_SEL_MASK_CPT) != SDVO_PIPE_SEL_CPT(pipe))
1519b995 1485 return false;
44f37d1f
CML
1486 } else if (IS_CHERRYVIEW(dev_priv->dev)) {
1487 if ((val & SDVO_PIPE_SEL_MASK_CHV) != SDVO_PIPE_SEL_CHV(pipe))
1488 return false;
1519b995 1489 } else {
dc0fa718 1490 if ((val & SDVO_PIPE_SEL_MASK) != SDVO_PIPE_SEL(pipe))
1519b995
KP
1491 return false;
1492 }
1493 return true;
1494}
1495
1496static bool lvds_pipe_enabled(struct drm_i915_private *dev_priv,
1497 enum pipe pipe, u32 val)
1498{
1499 if ((val & LVDS_PORT_EN) == 0)
1500 return false;
1501
1502 if (HAS_PCH_CPT(dev_priv->dev)) {
1503 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1504 return false;
1505 } else {
1506 if ((val & LVDS_PIPE_MASK) != LVDS_PIPE(pipe))
1507 return false;
1508 }
1509 return true;
1510}
1511
1512static bool adpa_pipe_enabled(struct drm_i915_private *dev_priv,
1513 enum pipe pipe, u32 val)
1514{
1515 if ((val & ADPA_DAC_ENABLE) == 0)
1516 return false;
1517 if (HAS_PCH_CPT(dev_priv->dev)) {
1518 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1519 return false;
1520 } else {
1521 if ((val & ADPA_PIPE_SELECT_MASK) != ADPA_PIPE_SELECT(pipe))
1522 return false;
1523 }
1524 return true;
1525}
1526
291906f1 1527static void assert_pch_dp_disabled(struct drm_i915_private *dev_priv,
f0575e92 1528 enum pipe pipe, int reg, u32 port_sel)
291906f1 1529{
47a05eca 1530 u32 val = I915_READ(reg);
e2c719b7 1531 I915_STATE_WARN(dp_pipe_enabled(dev_priv, pipe, port_sel, val),
291906f1 1532 "PCH DP (0x%08x) enabled on transcoder %c, should be disabled\n",
9db4a9c7 1533 reg, pipe_name(pipe));
de9a35ab 1534
e2c719b7 1535 I915_STATE_WARN(HAS_PCH_IBX(dev_priv->dev) && (val & DP_PORT_EN) == 0
75c5da27 1536 && (val & DP_PIPEB_SELECT),
de9a35ab 1537 "IBX PCH dp port still using transcoder B\n");
291906f1
JB
1538}
1539
1540static void assert_pch_hdmi_disabled(struct drm_i915_private *dev_priv,
1541 enum pipe pipe, int reg)
1542{
47a05eca 1543 u32 val = I915_READ(reg);
e2c719b7 1544 I915_STATE_WARN(hdmi_pipe_enabled(dev_priv, pipe, val),
23c99e77 1545 "PCH HDMI (0x%08x) enabled on transcoder %c, should be disabled\n",
9db4a9c7 1546 reg, pipe_name(pipe));
de9a35ab 1547
e2c719b7 1548 I915_STATE_WARN(HAS_PCH_IBX(dev_priv->dev) && (val & SDVO_ENABLE) == 0
75c5da27 1549 && (val & SDVO_PIPE_B_SELECT),
de9a35ab 1550 "IBX PCH hdmi port still using transcoder B\n");
291906f1
JB
1551}
1552
1553static void assert_pch_ports_disabled(struct drm_i915_private *dev_priv,
1554 enum pipe pipe)
1555{
1556 int reg;
1557 u32 val;
291906f1 1558
f0575e92
KP
1559 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_B, TRANS_DP_PORT_SEL_B);
1560 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_C, TRANS_DP_PORT_SEL_C);
1561 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_D, TRANS_DP_PORT_SEL_D);
291906f1
JB
1562
1563 reg = PCH_ADPA;
1564 val = I915_READ(reg);
e2c719b7 1565 I915_STATE_WARN(adpa_pipe_enabled(dev_priv, pipe, val),
291906f1 1566 "PCH VGA enabled on transcoder %c, should be disabled\n",
9db4a9c7 1567 pipe_name(pipe));
291906f1
JB
1568
1569 reg = PCH_LVDS;
1570 val = I915_READ(reg);
e2c719b7 1571 I915_STATE_WARN(lvds_pipe_enabled(dev_priv, pipe, val),
291906f1 1572 "PCH LVDS enabled on transcoder %c, should be disabled\n",
9db4a9c7 1573 pipe_name(pipe));
291906f1 1574
e2debe91
PZ
1575 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIB);
1576 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIC);
1577 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMID);
291906f1
JB
1578}
1579
d288f65f 1580static void vlv_enable_pll(struct intel_crtc *crtc,
5cec258b 1581 const struct intel_crtc_state *pipe_config)
87442f73 1582{
426115cf
DV
1583 struct drm_device *dev = crtc->base.dev;
1584 struct drm_i915_private *dev_priv = dev->dev_private;
1585 int reg = DPLL(crtc->pipe);
d288f65f 1586 u32 dpll = pipe_config->dpll_hw_state.dpll;
87442f73 1587
426115cf 1588 assert_pipe_disabled(dev_priv, crtc->pipe);
87442f73
DV
1589
1590 /* No really, not for ILK+ */
1591 BUG_ON(!IS_VALLEYVIEW(dev_priv->dev));
1592
1593 /* PLL is protected by panel, make sure we can write it */
6a9e7363 1594 if (IS_MOBILE(dev_priv->dev))
426115cf 1595 assert_panel_unlocked(dev_priv, crtc->pipe);
87442f73 1596
426115cf
DV
1597 I915_WRITE(reg, dpll);
1598 POSTING_READ(reg);
1599 udelay(150);
1600
1601 if (wait_for(((I915_READ(reg) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
1602 DRM_ERROR("DPLL %d failed to lock\n", crtc->pipe);
1603
d288f65f 1604 I915_WRITE(DPLL_MD(crtc->pipe), pipe_config->dpll_hw_state.dpll_md);
426115cf 1605 POSTING_READ(DPLL_MD(crtc->pipe));
87442f73
DV
1606
1607 /* We do this three times for luck */
426115cf 1608 I915_WRITE(reg, dpll);
87442f73
DV
1609 POSTING_READ(reg);
1610 udelay(150); /* wait for warmup */
426115cf 1611 I915_WRITE(reg, dpll);
87442f73
DV
1612 POSTING_READ(reg);
1613 udelay(150); /* wait for warmup */
426115cf 1614 I915_WRITE(reg, dpll);
87442f73
DV
1615 POSTING_READ(reg);
1616 udelay(150); /* wait for warmup */
1617}
1618
d288f65f 1619static void chv_enable_pll(struct intel_crtc *crtc,
5cec258b 1620 const struct intel_crtc_state *pipe_config)
9d556c99
CML
1621{
1622 struct drm_device *dev = crtc->base.dev;
1623 struct drm_i915_private *dev_priv = dev->dev_private;
1624 int pipe = crtc->pipe;
1625 enum dpio_channel port = vlv_pipe_to_channel(pipe);
9d556c99
CML
1626 u32 tmp;
1627
1628 assert_pipe_disabled(dev_priv, crtc->pipe);
1629
1630 BUG_ON(!IS_CHERRYVIEW(dev_priv->dev));
1631
a580516d 1632 mutex_lock(&dev_priv->sb_lock);
9d556c99
CML
1633
1634 /* Enable back the 10bit clock to display controller */
1635 tmp = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1636 tmp |= DPIO_DCLKP_EN;
1637 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), tmp);
1638
54433e91
VS
1639 mutex_unlock(&dev_priv->sb_lock);
1640
9d556c99
CML
1641 /*
1642 * Need to wait > 100ns between dclkp clock enable bit and PLL enable.
1643 */
1644 udelay(1);
1645
1646 /* Enable PLL */
d288f65f 1647 I915_WRITE(DPLL(pipe), pipe_config->dpll_hw_state.dpll);
9d556c99
CML
1648
1649 /* Check PLL is locked */
a11b0703 1650 if (wait_for(((I915_READ(DPLL(pipe)) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
9d556c99
CML
1651 DRM_ERROR("PLL %d failed to lock\n", pipe);
1652
a11b0703 1653 /* not sure when this should be written */
d288f65f 1654 I915_WRITE(DPLL_MD(pipe), pipe_config->dpll_hw_state.dpll_md);
a11b0703 1655 POSTING_READ(DPLL_MD(pipe));
9d556c99
CML
1656}
1657
1c4e0274
VS
1658static int intel_num_dvo_pipes(struct drm_device *dev)
1659{
1660 struct intel_crtc *crtc;
1661 int count = 0;
1662
1663 for_each_intel_crtc(dev, crtc)
3538b9df 1664 count += crtc->base.state->active &&
409ee761 1665 intel_pipe_has_type(crtc, INTEL_OUTPUT_DVO);
1c4e0274
VS
1666
1667 return count;
1668}
1669
66e3d5c0 1670static void i9xx_enable_pll(struct intel_crtc *crtc)
63d7bbe9 1671{
66e3d5c0
DV
1672 struct drm_device *dev = crtc->base.dev;
1673 struct drm_i915_private *dev_priv = dev->dev_private;
1674 int reg = DPLL(crtc->pipe);
6e3c9717 1675 u32 dpll = crtc->config->dpll_hw_state.dpll;
63d7bbe9 1676
66e3d5c0 1677 assert_pipe_disabled(dev_priv, crtc->pipe);
58c6eaa2 1678
63d7bbe9 1679 /* No really, not for ILK+ */
3d13ef2e 1680 BUG_ON(INTEL_INFO(dev)->gen >= 5);
63d7bbe9
JB
1681
1682 /* PLL is protected by panel, make sure we can write it */
66e3d5c0
DV
1683 if (IS_MOBILE(dev) && !IS_I830(dev))
1684 assert_panel_unlocked(dev_priv, crtc->pipe);
63d7bbe9 1685
1c4e0274
VS
1686 /* Enable DVO 2x clock on both PLLs if necessary */
1687 if (IS_I830(dev) && intel_num_dvo_pipes(dev) > 0) {
1688 /*
1689 * It appears to be important that we don't enable this
1690 * for the current pipe before otherwise configuring the
1691 * PLL. No idea how this should be handled if multiple
1692 * DVO outputs are enabled simultaneosly.
1693 */
1694 dpll |= DPLL_DVO_2X_MODE;
1695 I915_WRITE(DPLL(!crtc->pipe),
1696 I915_READ(DPLL(!crtc->pipe)) | DPLL_DVO_2X_MODE);
1697 }
66e3d5c0
DV
1698
1699 /* Wait for the clocks to stabilize. */
1700 POSTING_READ(reg);
1701 udelay(150);
1702
1703 if (INTEL_INFO(dev)->gen >= 4) {
1704 I915_WRITE(DPLL_MD(crtc->pipe),
6e3c9717 1705 crtc->config->dpll_hw_state.dpll_md);
66e3d5c0
DV
1706 } else {
1707 /* The pixel multiplier can only be updated once the
1708 * DPLL is enabled and the clocks are stable.
1709 *
1710 * So write it again.
1711 */
1712 I915_WRITE(reg, dpll);
1713 }
63d7bbe9
JB
1714
1715 /* We do this three times for luck */
66e3d5c0 1716 I915_WRITE(reg, dpll);
63d7bbe9
JB
1717 POSTING_READ(reg);
1718 udelay(150); /* wait for warmup */
66e3d5c0 1719 I915_WRITE(reg, dpll);
63d7bbe9
JB
1720 POSTING_READ(reg);
1721 udelay(150); /* wait for warmup */
66e3d5c0 1722 I915_WRITE(reg, dpll);
63d7bbe9
JB
1723 POSTING_READ(reg);
1724 udelay(150); /* wait for warmup */
1725}
1726
1727/**
50b44a44 1728 * i9xx_disable_pll - disable a PLL
63d7bbe9
JB
1729 * @dev_priv: i915 private structure
1730 * @pipe: pipe PLL to disable
1731 *
1732 * Disable the PLL for @pipe, making sure the pipe is off first.
1733 *
1734 * Note! This is for pre-ILK only.
1735 */
1c4e0274 1736static void i9xx_disable_pll(struct intel_crtc *crtc)
63d7bbe9 1737{
1c4e0274
VS
1738 struct drm_device *dev = crtc->base.dev;
1739 struct drm_i915_private *dev_priv = dev->dev_private;
1740 enum pipe pipe = crtc->pipe;
1741
1742 /* Disable DVO 2x clock on both PLLs if necessary */
1743 if (IS_I830(dev) &&
409ee761 1744 intel_pipe_has_type(crtc, INTEL_OUTPUT_DVO) &&
3538b9df 1745 !intel_num_dvo_pipes(dev)) {
1c4e0274
VS
1746 I915_WRITE(DPLL(PIPE_B),
1747 I915_READ(DPLL(PIPE_B)) & ~DPLL_DVO_2X_MODE);
1748 I915_WRITE(DPLL(PIPE_A),
1749 I915_READ(DPLL(PIPE_A)) & ~DPLL_DVO_2X_MODE);
1750 }
1751
b6b5d049
VS
1752 /* Don't disable pipe or pipe PLLs if needed */
1753 if ((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
1754 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
63d7bbe9
JB
1755 return;
1756
1757 /* Make sure the pipe isn't still relying on us */
1758 assert_pipe_disabled(dev_priv, pipe);
1759
b8afb911 1760 I915_WRITE(DPLL(pipe), DPLL_VGA_MODE_DIS);
50b44a44 1761 POSTING_READ(DPLL(pipe));
63d7bbe9
JB
1762}
1763
f6071166
JB
1764static void vlv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1765{
b8afb911 1766 u32 val;
f6071166
JB
1767
1768 /* Make sure the pipe isn't still relying on us */
1769 assert_pipe_disabled(dev_priv, pipe);
1770
e5cbfbfb
ID
1771 /*
1772 * Leave integrated clock source and reference clock enabled for pipe B.
1773 * The latter is needed for VGA hotplug / manual detection.
1774 */
b8afb911 1775 val = DPLL_VGA_MODE_DIS;
f6071166 1776 if (pipe == PIPE_B)
60bfe44f 1777 val = DPLL_INTEGRATED_CRI_CLK_VLV | DPLL_REF_CLK_ENABLE_VLV;
f6071166
JB
1778 I915_WRITE(DPLL(pipe), val);
1779 POSTING_READ(DPLL(pipe));
076ed3b2
CML
1780
1781}
1782
1783static void chv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1784{
d752048d 1785 enum dpio_channel port = vlv_pipe_to_channel(pipe);
076ed3b2
CML
1786 u32 val;
1787
a11b0703
VS
1788 /* Make sure the pipe isn't still relying on us */
1789 assert_pipe_disabled(dev_priv, pipe);
076ed3b2 1790
a11b0703 1791 /* Set PLL en = 0 */
60bfe44f
VS
1792 val = DPLL_SSC_REF_CLK_CHV |
1793 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS;
a11b0703
VS
1794 if (pipe != PIPE_A)
1795 val |= DPLL_INTEGRATED_CRI_CLK_VLV;
1796 I915_WRITE(DPLL(pipe), val);
1797 POSTING_READ(DPLL(pipe));
d752048d 1798
a580516d 1799 mutex_lock(&dev_priv->sb_lock);
d752048d
VS
1800
1801 /* Disable 10bit clock to display controller */
1802 val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1803 val &= ~DPIO_DCLKP_EN;
1804 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), val);
1805
a580516d 1806 mutex_unlock(&dev_priv->sb_lock);
f6071166
JB
1807}
1808
e4607fcf 1809void vlv_wait_port_ready(struct drm_i915_private *dev_priv,
9b6de0a1
VS
1810 struct intel_digital_port *dport,
1811 unsigned int expected_mask)
89b667f8
JB
1812{
1813 u32 port_mask;
00fc31b7 1814 int dpll_reg;
89b667f8 1815
e4607fcf
CML
1816 switch (dport->port) {
1817 case PORT_B:
89b667f8 1818 port_mask = DPLL_PORTB_READY_MASK;
00fc31b7 1819 dpll_reg = DPLL(0);
e4607fcf
CML
1820 break;
1821 case PORT_C:
89b667f8 1822 port_mask = DPLL_PORTC_READY_MASK;
00fc31b7 1823 dpll_reg = DPLL(0);
9b6de0a1 1824 expected_mask <<= 4;
00fc31b7
CML
1825 break;
1826 case PORT_D:
1827 port_mask = DPLL_PORTD_READY_MASK;
1828 dpll_reg = DPIO_PHY_STATUS;
e4607fcf
CML
1829 break;
1830 default:
1831 BUG();
1832 }
89b667f8 1833
9b6de0a1
VS
1834 if (wait_for((I915_READ(dpll_reg) & port_mask) == expected_mask, 1000))
1835 WARN(1, "timed out waiting for port %c ready: got 0x%x, expected 0x%x\n",
1836 port_name(dport->port), I915_READ(dpll_reg) & port_mask, expected_mask);
89b667f8
JB
1837}
1838
b14b1055
DV
1839static void intel_prepare_shared_dpll(struct intel_crtc *crtc)
1840{
1841 struct drm_device *dev = crtc->base.dev;
1842 struct drm_i915_private *dev_priv = dev->dev_private;
1843 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
1844
be19f0ff
CW
1845 if (WARN_ON(pll == NULL))
1846 return;
1847
3e369b76 1848 WARN_ON(!pll->config.crtc_mask);
b14b1055
DV
1849 if (pll->active == 0) {
1850 DRM_DEBUG_DRIVER("setting up %s\n", pll->name);
1851 WARN_ON(pll->on);
1852 assert_shared_dpll_disabled(dev_priv, pll);
1853
1854 pll->mode_set(dev_priv, pll);
1855 }
1856}
1857
92f2584a 1858/**
85b3894f 1859 * intel_enable_shared_dpll - enable PCH PLL
92f2584a
JB
1860 * @dev_priv: i915 private structure
1861 * @pipe: pipe PLL to enable
1862 *
1863 * The PCH PLL needs to be enabled before the PCH transcoder, since it
1864 * drives the transcoder clock.
1865 */
85b3894f 1866static void intel_enable_shared_dpll(struct intel_crtc *crtc)
92f2584a 1867{
3d13ef2e
DL
1868 struct drm_device *dev = crtc->base.dev;
1869 struct drm_i915_private *dev_priv = dev->dev_private;
e2b78267 1870 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
92f2584a 1871
87a875bb 1872 if (WARN_ON(pll == NULL))
48da64a8
CW
1873 return;
1874
3e369b76 1875 if (WARN_ON(pll->config.crtc_mask == 0))
48da64a8 1876 return;
ee7b9f93 1877
74dd6928 1878 DRM_DEBUG_KMS("enable %s (active %d, on? %d) for crtc %d\n",
46edb027 1879 pll->name, pll->active, pll->on,
e2b78267 1880 crtc->base.base.id);
92f2584a 1881
cdbd2316
DV
1882 if (pll->active++) {
1883 WARN_ON(!pll->on);
e9d6944e 1884 assert_shared_dpll_enabled(dev_priv, pll);
ee7b9f93
JB
1885 return;
1886 }
f4a091c7 1887 WARN_ON(pll->on);
ee7b9f93 1888
bd2bb1b9
PZ
1889 intel_display_power_get(dev_priv, POWER_DOMAIN_PLLS);
1890
46edb027 1891 DRM_DEBUG_KMS("enabling %s\n", pll->name);
e7b903d2 1892 pll->enable(dev_priv, pll);
ee7b9f93 1893 pll->on = true;
92f2584a
JB
1894}
1895
f6daaec2 1896static void intel_disable_shared_dpll(struct intel_crtc *crtc)
92f2584a 1897{
3d13ef2e
DL
1898 struct drm_device *dev = crtc->base.dev;
1899 struct drm_i915_private *dev_priv = dev->dev_private;
e2b78267 1900 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
4c609cb8 1901
92f2584a 1902 /* PCH only available on ILK+ */
80aa9312
JB
1903 if (INTEL_INFO(dev)->gen < 5)
1904 return;
1905
eddfcbcd
ML
1906 if (pll == NULL)
1907 return;
92f2584a 1908
eddfcbcd 1909 if (WARN_ON(!(pll->config.crtc_mask & (1 << drm_crtc_index(&crtc->base)))))
48da64a8 1910 return;
7a419866 1911
46edb027
DV
1912 DRM_DEBUG_KMS("disable %s (active %d, on? %d) for crtc %d\n",
1913 pll->name, pll->active, pll->on,
e2b78267 1914 crtc->base.base.id);
7a419866 1915
48da64a8 1916 if (WARN_ON(pll->active == 0)) {
e9d6944e 1917 assert_shared_dpll_disabled(dev_priv, pll);
48da64a8
CW
1918 return;
1919 }
1920
e9d6944e 1921 assert_shared_dpll_enabled(dev_priv, pll);
f4a091c7 1922 WARN_ON(!pll->on);
cdbd2316 1923 if (--pll->active)
7a419866 1924 return;
ee7b9f93 1925
46edb027 1926 DRM_DEBUG_KMS("disabling %s\n", pll->name);
e7b903d2 1927 pll->disable(dev_priv, pll);
ee7b9f93 1928 pll->on = false;
bd2bb1b9
PZ
1929
1930 intel_display_power_put(dev_priv, POWER_DOMAIN_PLLS);
92f2584a
JB
1931}
1932
b8a4f404
PZ
1933static void ironlake_enable_pch_transcoder(struct drm_i915_private *dev_priv,
1934 enum pipe pipe)
040484af 1935{
23670b32 1936 struct drm_device *dev = dev_priv->dev;
7c26e5c6 1937 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
e2b78267 1938 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
23670b32 1939 uint32_t reg, val, pipeconf_val;
040484af
JB
1940
1941 /* PCH only available on ILK+ */
55522f37 1942 BUG_ON(!HAS_PCH_SPLIT(dev));
040484af
JB
1943
1944 /* Make sure PCH DPLL is enabled */
e72f9fbf 1945 assert_shared_dpll_enabled(dev_priv,
e9d6944e 1946 intel_crtc_to_shared_dpll(intel_crtc));
040484af
JB
1947
1948 /* FDI must be feeding us bits for PCH ports */
1949 assert_fdi_tx_enabled(dev_priv, pipe);
1950 assert_fdi_rx_enabled(dev_priv, pipe);
1951
23670b32
DV
1952 if (HAS_PCH_CPT(dev)) {
1953 /* Workaround: Set the timing override bit before enabling the
1954 * pch transcoder. */
1955 reg = TRANS_CHICKEN2(pipe);
1956 val = I915_READ(reg);
1957 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
1958 I915_WRITE(reg, val);
59c859d6 1959 }
23670b32 1960
ab9412ba 1961 reg = PCH_TRANSCONF(pipe);
040484af 1962 val = I915_READ(reg);
5f7f726d 1963 pipeconf_val = I915_READ(PIPECONF(pipe));
e9bcff5c
JB
1964
1965 if (HAS_PCH_IBX(dev_priv->dev)) {
1966 /*
c5de7c6f
VS
1967 * Make the BPC in transcoder be consistent with
1968 * that in pipeconf reg. For HDMI we must use 8bpc
1969 * here for both 8bpc and 12bpc.
e9bcff5c 1970 */
dfd07d72 1971 val &= ~PIPECONF_BPC_MASK;
c5de7c6f
VS
1972 if (intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_HDMI))
1973 val |= PIPECONF_8BPC;
1974 else
1975 val |= pipeconf_val & PIPECONF_BPC_MASK;
e9bcff5c 1976 }
5f7f726d
PZ
1977
1978 val &= ~TRANS_INTERLACE_MASK;
1979 if ((pipeconf_val & PIPECONF_INTERLACE_MASK) == PIPECONF_INTERLACED_ILK)
7c26e5c6 1980 if (HAS_PCH_IBX(dev_priv->dev) &&
409ee761 1981 intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
7c26e5c6
PZ
1982 val |= TRANS_LEGACY_INTERLACED_ILK;
1983 else
1984 val |= TRANS_INTERLACED;
5f7f726d
PZ
1985 else
1986 val |= TRANS_PROGRESSIVE;
1987
040484af
JB
1988 I915_WRITE(reg, val | TRANS_ENABLE);
1989 if (wait_for(I915_READ(reg) & TRANS_STATE_ENABLE, 100))
4bb6f1f3 1990 DRM_ERROR("failed to enable transcoder %c\n", pipe_name(pipe));
040484af
JB
1991}
1992
8fb033d7 1993static void lpt_enable_pch_transcoder(struct drm_i915_private *dev_priv,
937bb610 1994 enum transcoder cpu_transcoder)
040484af 1995{
8fb033d7 1996 u32 val, pipeconf_val;
8fb033d7
PZ
1997
1998 /* PCH only available on ILK+ */
55522f37 1999 BUG_ON(!HAS_PCH_SPLIT(dev_priv->dev));
8fb033d7 2000
8fb033d7 2001 /* FDI must be feeding us bits for PCH ports */
1a240d4d 2002 assert_fdi_tx_enabled(dev_priv, (enum pipe) cpu_transcoder);
937bb610 2003 assert_fdi_rx_enabled(dev_priv, TRANSCODER_A);
8fb033d7 2004
223a6fdf
PZ
2005 /* Workaround: set timing override bit. */
2006 val = I915_READ(_TRANSA_CHICKEN2);
23670b32 2007 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
223a6fdf
PZ
2008 I915_WRITE(_TRANSA_CHICKEN2, val);
2009
25f3ef11 2010 val = TRANS_ENABLE;
937bb610 2011 pipeconf_val = I915_READ(PIPECONF(cpu_transcoder));
8fb033d7 2012
9a76b1c6
PZ
2013 if ((pipeconf_val & PIPECONF_INTERLACE_MASK_HSW) ==
2014 PIPECONF_INTERLACED_ILK)
a35f2679 2015 val |= TRANS_INTERLACED;
8fb033d7
PZ
2016 else
2017 val |= TRANS_PROGRESSIVE;
2018
ab9412ba
DV
2019 I915_WRITE(LPT_TRANSCONF, val);
2020 if (wait_for(I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE, 100))
937bb610 2021 DRM_ERROR("Failed to enable PCH transcoder\n");
8fb033d7
PZ
2022}
2023
b8a4f404
PZ
2024static void ironlake_disable_pch_transcoder(struct drm_i915_private *dev_priv,
2025 enum pipe pipe)
040484af 2026{
23670b32
DV
2027 struct drm_device *dev = dev_priv->dev;
2028 uint32_t reg, val;
040484af
JB
2029
2030 /* FDI relies on the transcoder */
2031 assert_fdi_tx_disabled(dev_priv, pipe);
2032 assert_fdi_rx_disabled(dev_priv, pipe);
2033
291906f1
JB
2034 /* Ports must be off as well */
2035 assert_pch_ports_disabled(dev_priv, pipe);
2036
ab9412ba 2037 reg = PCH_TRANSCONF(pipe);
040484af
JB
2038 val = I915_READ(reg);
2039 val &= ~TRANS_ENABLE;
2040 I915_WRITE(reg, val);
2041 /* wait for PCH transcoder off, transcoder state */
2042 if (wait_for((I915_READ(reg) & TRANS_STATE_ENABLE) == 0, 50))
4bb6f1f3 2043 DRM_ERROR("failed to disable transcoder %c\n", pipe_name(pipe));
23670b32
DV
2044
2045 if (!HAS_PCH_IBX(dev)) {
2046 /* Workaround: Clear the timing override chicken bit again. */
2047 reg = TRANS_CHICKEN2(pipe);
2048 val = I915_READ(reg);
2049 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
2050 I915_WRITE(reg, val);
2051 }
040484af
JB
2052}
2053
ab4d966c 2054static void lpt_disable_pch_transcoder(struct drm_i915_private *dev_priv)
8fb033d7 2055{
8fb033d7
PZ
2056 u32 val;
2057
ab9412ba 2058 val = I915_READ(LPT_TRANSCONF);
8fb033d7 2059 val &= ~TRANS_ENABLE;
ab9412ba 2060 I915_WRITE(LPT_TRANSCONF, val);
8fb033d7 2061 /* wait for PCH transcoder off, transcoder state */
ab9412ba 2062 if (wait_for((I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE) == 0, 50))
8a52fd9f 2063 DRM_ERROR("Failed to disable PCH transcoder\n");
223a6fdf
PZ
2064
2065 /* Workaround: clear timing override bit. */
2066 val = I915_READ(_TRANSA_CHICKEN2);
23670b32 2067 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
223a6fdf 2068 I915_WRITE(_TRANSA_CHICKEN2, val);
040484af
JB
2069}
2070
b24e7179 2071/**
309cfea8 2072 * intel_enable_pipe - enable a pipe, asserting requirements
0372264a 2073 * @crtc: crtc responsible for the pipe
b24e7179 2074 *
0372264a 2075 * Enable @crtc's pipe, making sure that various hardware specific requirements
b24e7179 2076 * are met, if applicable, e.g. PLL enabled, LVDS pairs enabled, etc.
b24e7179 2077 */
e1fdc473 2078static void intel_enable_pipe(struct intel_crtc *crtc)
b24e7179 2079{
0372264a
PZ
2080 struct drm_device *dev = crtc->base.dev;
2081 struct drm_i915_private *dev_priv = dev->dev_private;
2082 enum pipe pipe = crtc->pipe;
702e7a56
PZ
2083 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
2084 pipe);
1a240d4d 2085 enum pipe pch_transcoder;
b24e7179
JB
2086 int reg;
2087 u32 val;
2088
9e2ee2dd
VS
2089 DRM_DEBUG_KMS("enabling pipe %c\n", pipe_name(pipe));
2090
58c6eaa2 2091 assert_planes_disabled(dev_priv, pipe);
93ce0ba6 2092 assert_cursor_disabled(dev_priv, pipe);
58c6eaa2
DV
2093 assert_sprites_disabled(dev_priv, pipe);
2094
681e5811 2095 if (HAS_PCH_LPT(dev_priv->dev))
cc391bbb
PZ
2096 pch_transcoder = TRANSCODER_A;
2097 else
2098 pch_transcoder = pipe;
2099
b24e7179
JB
2100 /*
2101 * A pipe without a PLL won't actually be able to drive bits from
2102 * a plane. On ILK+ the pipe PLLs are integrated, so we don't
2103 * need the check.
2104 */
50360403 2105 if (HAS_GMCH_DISPLAY(dev_priv->dev))
409ee761 2106 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DSI))
23538ef1
JN
2107 assert_dsi_pll_enabled(dev_priv);
2108 else
2109 assert_pll_enabled(dev_priv, pipe);
040484af 2110 else {
6e3c9717 2111 if (crtc->config->has_pch_encoder) {
040484af 2112 /* if driving the PCH, we need FDI enabled */
cc391bbb 2113 assert_fdi_rx_pll_enabled(dev_priv, pch_transcoder);
1a240d4d
DV
2114 assert_fdi_tx_pll_enabled(dev_priv,
2115 (enum pipe) cpu_transcoder);
040484af
JB
2116 }
2117 /* FIXME: assert CPU port conditions for SNB+ */
2118 }
b24e7179 2119
702e7a56 2120 reg = PIPECONF(cpu_transcoder);
b24e7179 2121 val = I915_READ(reg);
7ad25d48 2122 if (val & PIPECONF_ENABLE) {
b6b5d049
VS
2123 WARN_ON(!((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
2124 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE)));
00d70b15 2125 return;
7ad25d48 2126 }
00d70b15
CW
2127
2128 I915_WRITE(reg, val | PIPECONF_ENABLE);
851855d8 2129 POSTING_READ(reg);
b24e7179
JB
2130}
2131
2132/**
309cfea8 2133 * intel_disable_pipe - disable a pipe, asserting requirements
575f7ab7 2134 * @crtc: crtc whose pipes is to be disabled
b24e7179 2135 *
575f7ab7
VS
2136 * Disable the pipe of @crtc, making sure that various hardware
2137 * specific requirements are met, if applicable, e.g. plane
2138 * disabled, panel fitter off, etc.
b24e7179
JB
2139 *
2140 * Will wait until the pipe has shut down before returning.
2141 */
575f7ab7 2142static void intel_disable_pipe(struct intel_crtc *crtc)
b24e7179 2143{
575f7ab7 2144 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
6e3c9717 2145 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
575f7ab7 2146 enum pipe pipe = crtc->pipe;
b24e7179
JB
2147 int reg;
2148 u32 val;
2149
9e2ee2dd
VS
2150 DRM_DEBUG_KMS("disabling pipe %c\n", pipe_name(pipe));
2151
b24e7179
JB
2152 /*
2153 * Make sure planes won't keep trying to pump pixels to us,
2154 * or we might hang the display.
2155 */
2156 assert_planes_disabled(dev_priv, pipe);
93ce0ba6 2157 assert_cursor_disabled(dev_priv, pipe);
19332d7a 2158 assert_sprites_disabled(dev_priv, pipe);
b24e7179 2159
702e7a56 2160 reg = PIPECONF(cpu_transcoder);
b24e7179 2161 val = I915_READ(reg);
00d70b15
CW
2162 if ((val & PIPECONF_ENABLE) == 0)
2163 return;
2164
67adc644
VS
2165 /*
2166 * Double wide has implications for planes
2167 * so best keep it disabled when not needed.
2168 */
6e3c9717 2169 if (crtc->config->double_wide)
67adc644
VS
2170 val &= ~PIPECONF_DOUBLE_WIDE;
2171
2172 /* Don't disable pipe or pipe PLLs if needed */
b6b5d049
VS
2173 if (!(pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) &&
2174 !(pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
67adc644
VS
2175 val &= ~PIPECONF_ENABLE;
2176
2177 I915_WRITE(reg, val);
2178 if ((val & PIPECONF_ENABLE) == 0)
2179 intel_wait_for_pipe_off(crtc);
b24e7179
JB
2180}
2181
693db184
CW
2182static bool need_vtd_wa(struct drm_device *dev)
2183{
2184#ifdef CONFIG_INTEL_IOMMU
2185 if (INTEL_INFO(dev)->gen >= 6 && intel_iommu_gfx_mapped)
2186 return true;
2187#endif
2188 return false;
2189}
2190
50470bb0 2191unsigned int
6761dd31 2192intel_tile_height(struct drm_device *dev, uint32_t pixel_format,
fe47ea0c 2193 uint64_t fb_format_modifier, unsigned int plane)
a57ce0b2 2194{
6761dd31
TU
2195 unsigned int tile_height;
2196 uint32_t pixel_bytes;
a57ce0b2 2197
b5d0e9bf
DL
2198 switch (fb_format_modifier) {
2199 case DRM_FORMAT_MOD_NONE:
2200 tile_height = 1;
2201 break;
2202 case I915_FORMAT_MOD_X_TILED:
2203 tile_height = IS_GEN2(dev) ? 16 : 8;
2204 break;
2205 case I915_FORMAT_MOD_Y_TILED:
2206 tile_height = 32;
2207 break;
2208 case I915_FORMAT_MOD_Yf_TILED:
fe47ea0c 2209 pixel_bytes = drm_format_plane_cpp(pixel_format, plane);
6761dd31 2210 switch (pixel_bytes) {
b5d0e9bf 2211 default:
6761dd31 2212 case 1:
b5d0e9bf
DL
2213 tile_height = 64;
2214 break;
6761dd31
TU
2215 case 2:
2216 case 4:
b5d0e9bf
DL
2217 tile_height = 32;
2218 break;
6761dd31 2219 case 8:
b5d0e9bf
DL
2220 tile_height = 16;
2221 break;
6761dd31 2222 case 16:
b5d0e9bf
DL
2223 WARN_ONCE(1,
2224 "128-bit pixels are not supported for display!");
2225 tile_height = 16;
2226 break;
2227 }
2228 break;
2229 default:
2230 MISSING_CASE(fb_format_modifier);
2231 tile_height = 1;
2232 break;
2233 }
091df6cb 2234
6761dd31
TU
2235 return tile_height;
2236}
2237
2238unsigned int
2239intel_fb_align_height(struct drm_device *dev, unsigned int height,
2240 uint32_t pixel_format, uint64_t fb_format_modifier)
2241{
2242 return ALIGN(height, intel_tile_height(dev, pixel_format,
fe47ea0c 2243 fb_format_modifier, 0));
a57ce0b2
JB
2244}
2245
f64b98cd
TU
2246static int
2247intel_fill_fb_ggtt_view(struct i915_ggtt_view *view, struct drm_framebuffer *fb,
2248 const struct drm_plane_state *plane_state)
2249{
50470bb0 2250 struct intel_rotation_info *info = &view->rotation_info;
84fe03f7 2251 unsigned int tile_height, tile_pitch;
50470bb0 2252
f64b98cd
TU
2253 *view = i915_ggtt_view_normal;
2254
50470bb0
TU
2255 if (!plane_state)
2256 return 0;
2257
121920fa 2258 if (!intel_rotation_90_or_270(plane_state->rotation))
50470bb0
TU
2259 return 0;
2260
9abc4648 2261 *view = i915_ggtt_view_rotated;
50470bb0
TU
2262
2263 info->height = fb->height;
2264 info->pixel_format = fb->pixel_format;
2265 info->pitch = fb->pitches[0];
89e3e142 2266 info->uv_offset = fb->offsets[1];
50470bb0
TU
2267 info->fb_modifier = fb->modifier[0];
2268
84fe03f7 2269 tile_height = intel_tile_height(fb->dev, fb->pixel_format,
fe47ea0c 2270 fb->modifier[0], 0);
84fe03f7
TU
2271 tile_pitch = PAGE_SIZE / tile_height;
2272 info->width_pages = DIV_ROUND_UP(fb->pitches[0], tile_pitch);
2273 info->height_pages = DIV_ROUND_UP(fb->height, tile_height);
2274 info->size = info->width_pages * info->height_pages * PAGE_SIZE;
2275
89e3e142
TU
2276 if (info->pixel_format == DRM_FORMAT_NV12) {
2277 tile_height = intel_tile_height(fb->dev, fb->pixel_format,
2278 fb->modifier[0], 1);
2279 tile_pitch = PAGE_SIZE / tile_height;
2280 info->width_pages_uv = DIV_ROUND_UP(fb->pitches[0], tile_pitch);
2281 info->height_pages_uv = DIV_ROUND_UP(fb->height / 2,
2282 tile_height);
2283 info->size_uv = info->width_pages_uv * info->height_pages_uv *
2284 PAGE_SIZE;
2285 }
2286
f64b98cd
TU
2287 return 0;
2288}
2289
4e9a86b6
VS
2290static unsigned int intel_linear_alignment(struct drm_i915_private *dev_priv)
2291{
2292 if (INTEL_INFO(dev_priv)->gen >= 9)
2293 return 256 * 1024;
985b8bb4
VS
2294 else if (IS_BROADWATER(dev_priv) || IS_CRESTLINE(dev_priv) ||
2295 IS_VALLEYVIEW(dev_priv))
4e9a86b6
VS
2296 return 128 * 1024;
2297 else if (INTEL_INFO(dev_priv)->gen >= 4)
2298 return 4 * 1024;
2299 else
44c5905e 2300 return 0;
4e9a86b6
VS
2301}
2302
127bd2ac 2303int
850c4cdc
TU
2304intel_pin_and_fence_fb_obj(struct drm_plane *plane,
2305 struct drm_framebuffer *fb,
82bc3b2d 2306 const struct drm_plane_state *plane_state,
91af127f
JH
2307 struct intel_engine_cs *pipelined,
2308 struct drm_i915_gem_request **pipelined_request)
6b95a207 2309{
850c4cdc 2310 struct drm_device *dev = fb->dev;
ce453d81 2311 struct drm_i915_private *dev_priv = dev->dev_private;
850c4cdc 2312 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
f64b98cd 2313 struct i915_ggtt_view view;
6b95a207
KH
2314 u32 alignment;
2315 int ret;
2316
ebcdd39e
MR
2317 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
2318
7b911adc
TU
2319 switch (fb->modifier[0]) {
2320 case DRM_FORMAT_MOD_NONE:
4e9a86b6 2321 alignment = intel_linear_alignment(dev_priv);
6b95a207 2322 break;
7b911adc 2323 case I915_FORMAT_MOD_X_TILED:
1fada4cc
DL
2324 if (INTEL_INFO(dev)->gen >= 9)
2325 alignment = 256 * 1024;
2326 else {
2327 /* pin() will align the object as required by fence */
2328 alignment = 0;
2329 }
6b95a207 2330 break;
7b911adc 2331 case I915_FORMAT_MOD_Y_TILED:
1327b9a1
DL
2332 case I915_FORMAT_MOD_Yf_TILED:
2333 if (WARN_ONCE(INTEL_INFO(dev)->gen < 9,
2334 "Y tiling bo slipped through, driver bug!\n"))
2335 return -EINVAL;
2336 alignment = 1 * 1024 * 1024;
2337 break;
6b95a207 2338 default:
7b911adc
TU
2339 MISSING_CASE(fb->modifier[0]);
2340 return -EINVAL;
6b95a207
KH
2341 }
2342
f64b98cd
TU
2343 ret = intel_fill_fb_ggtt_view(&view, fb, plane_state);
2344 if (ret)
2345 return ret;
2346
693db184
CW
2347 /* Note that the w/a also requires 64 PTE of padding following the
2348 * bo. We currently fill all unused PTE with the shadow page and so
2349 * we should always have valid PTE following the scanout preventing
2350 * the VT-d warning.
2351 */
2352 if (need_vtd_wa(dev) && alignment < 256 * 1024)
2353 alignment = 256 * 1024;
2354
d6dd6843
PZ
2355 /*
2356 * Global gtt pte registers are special registers which actually forward
2357 * writes to a chunk of system memory. Which means that there is no risk
2358 * that the register values disappear as soon as we call
2359 * intel_runtime_pm_put(), so it is correct to wrap only the
2360 * pin/unpin/fence and not more.
2361 */
2362 intel_runtime_pm_get(dev_priv);
2363
ce453d81 2364 dev_priv->mm.interruptible = false;
e6617330 2365 ret = i915_gem_object_pin_to_display_plane(obj, alignment, pipelined,
91af127f 2366 pipelined_request, &view);
48b956c5 2367 if (ret)
ce453d81 2368 goto err_interruptible;
6b95a207
KH
2369
2370 /* Install a fence for tiled scan-out. Pre-i965 always needs a
2371 * fence, whereas 965+ only requires a fence if using
2372 * framebuffer compression. For simplicity, we always install
2373 * a fence as the cost is not that onerous.
2374 */
06d98131 2375 ret = i915_gem_object_get_fence(obj);
842315ee
ML
2376 if (ret == -EDEADLK) {
2377 /*
2378 * -EDEADLK means there are no free fences
2379 * no pending flips.
2380 *
2381 * This is propagated to atomic, but it uses
2382 * -EDEADLK to force a locking recovery, so
2383 * change the returned error to -EBUSY.
2384 */
2385 ret = -EBUSY;
2386 goto err_unpin;
2387 } else if (ret)
9a5a53b3 2388 goto err_unpin;
1690e1eb 2389
9a5a53b3 2390 i915_gem_object_pin_fence(obj);
6b95a207 2391
ce453d81 2392 dev_priv->mm.interruptible = true;
d6dd6843 2393 intel_runtime_pm_put(dev_priv);
6b95a207 2394 return 0;
48b956c5
CW
2395
2396err_unpin:
f64b98cd 2397 i915_gem_object_unpin_from_display_plane(obj, &view);
ce453d81
CW
2398err_interruptible:
2399 dev_priv->mm.interruptible = true;
d6dd6843 2400 intel_runtime_pm_put(dev_priv);
48b956c5 2401 return ret;
6b95a207
KH
2402}
2403
82bc3b2d
TU
2404static void intel_unpin_fb_obj(struct drm_framebuffer *fb,
2405 const struct drm_plane_state *plane_state)
1690e1eb 2406{
82bc3b2d 2407 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
f64b98cd
TU
2408 struct i915_ggtt_view view;
2409 int ret;
82bc3b2d 2410
ebcdd39e
MR
2411 WARN_ON(!mutex_is_locked(&obj->base.dev->struct_mutex));
2412
f64b98cd
TU
2413 ret = intel_fill_fb_ggtt_view(&view, fb, plane_state);
2414 WARN_ONCE(ret, "Couldn't get view from plane state!");
2415
1690e1eb 2416 i915_gem_object_unpin_fence(obj);
f64b98cd 2417 i915_gem_object_unpin_from_display_plane(obj, &view);
1690e1eb
CW
2418}
2419
c2c75131
DV
2420/* Computes the linear offset to the base tile and adjusts x, y. bytes per pixel
2421 * is assumed to be a power-of-two. */
4e9a86b6
VS
2422unsigned long intel_gen4_compute_page_offset(struct drm_i915_private *dev_priv,
2423 int *x, int *y,
bc752862
CW
2424 unsigned int tiling_mode,
2425 unsigned int cpp,
2426 unsigned int pitch)
c2c75131 2427{
bc752862
CW
2428 if (tiling_mode != I915_TILING_NONE) {
2429 unsigned int tile_rows, tiles;
c2c75131 2430
bc752862
CW
2431 tile_rows = *y / 8;
2432 *y %= 8;
c2c75131 2433
bc752862
CW
2434 tiles = *x / (512/cpp);
2435 *x %= 512/cpp;
2436
2437 return tile_rows * pitch * 8 + tiles * 4096;
2438 } else {
4e9a86b6 2439 unsigned int alignment = intel_linear_alignment(dev_priv) - 1;
bc752862
CW
2440 unsigned int offset;
2441
2442 offset = *y * pitch + *x * cpp;
4e9a86b6
VS
2443 *y = (offset & alignment) / pitch;
2444 *x = ((offset & alignment) - *y * pitch) / cpp;
2445 return offset & ~alignment;
bc752862 2446 }
c2c75131
DV
2447}
2448
b35d63fa 2449static int i9xx_format_to_fourcc(int format)
46f297fb
JB
2450{
2451 switch (format) {
2452 case DISPPLANE_8BPP:
2453 return DRM_FORMAT_C8;
2454 case DISPPLANE_BGRX555:
2455 return DRM_FORMAT_XRGB1555;
2456 case DISPPLANE_BGRX565:
2457 return DRM_FORMAT_RGB565;
2458 default:
2459 case DISPPLANE_BGRX888:
2460 return DRM_FORMAT_XRGB8888;
2461 case DISPPLANE_RGBX888:
2462 return DRM_FORMAT_XBGR8888;
2463 case DISPPLANE_BGRX101010:
2464 return DRM_FORMAT_XRGB2101010;
2465 case DISPPLANE_RGBX101010:
2466 return DRM_FORMAT_XBGR2101010;
2467 }
2468}
2469
bc8d7dff
DL
2470static int skl_format_to_fourcc(int format, bool rgb_order, bool alpha)
2471{
2472 switch (format) {
2473 case PLANE_CTL_FORMAT_RGB_565:
2474 return DRM_FORMAT_RGB565;
2475 default:
2476 case PLANE_CTL_FORMAT_XRGB_8888:
2477 if (rgb_order) {
2478 if (alpha)
2479 return DRM_FORMAT_ABGR8888;
2480 else
2481 return DRM_FORMAT_XBGR8888;
2482 } else {
2483 if (alpha)
2484 return DRM_FORMAT_ARGB8888;
2485 else
2486 return DRM_FORMAT_XRGB8888;
2487 }
2488 case PLANE_CTL_FORMAT_XRGB_2101010:
2489 if (rgb_order)
2490 return DRM_FORMAT_XBGR2101010;
2491 else
2492 return DRM_FORMAT_XRGB2101010;
2493 }
2494}
2495
5724dbd1 2496static bool
f6936e29
DV
2497intel_alloc_initial_plane_obj(struct intel_crtc *crtc,
2498 struct intel_initial_plane_config *plane_config)
46f297fb
JB
2499{
2500 struct drm_device *dev = crtc->base.dev;
2501 struct drm_i915_gem_object *obj = NULL;
2502 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
2d14030b 2503 struct drm_framebuffer *fb = &plane_config->fb->base;
f37b5c2b
DV
2504 u32 base_aligned = round_down(plane_config->base, PAGE_SIZE);
2505 u32 size_aligned = round_up(plane_config->base + plane_config->size,
2506 PAGE_SIZE);
2507
2508 size_aligned -= base_aligned;
46f297fb 2509
ff2652ea
CW
2510 if (plane_config->size == 0)
2511 return false;
2512
f37b5c2b
DV
2513 obj = i915_gem_object_create_stolen_for_preallocated(dev,
2514 base_aligned,
2515 base_aligned,
2516 size_aligned);
46f297fb 2517 if (!obj)
484b41dd 2518 return false;
46f297fb 2519
49af449b
DL
2520 obj->tiling_mode = plane_config->tiling;
2521 if (obj->tiling_mode == I915_TILING_X)
6bf129df 2522 obj->stride = fb->pitches[0];
46f297fb 2523
6bf129df
DL
2524 mode_cmd.pixel_format = fb->pixel_format;
2525 mode_cmd.width = fb->width;
2526 mode_cmd.height = fb->height;
2527 mode_cmd.pitches[0] = fb->pitches[0];
18c5247e
DV
2528 mode_cmd.modifier[0] = fb->modifier[0];
2529 mode_cmd.flags = DRM_MODE_FB_MODIFIERS;
46f297fb
JB
2530
2531 mutex_lock(&dev->struct_mutex);
6bf129df 2532 if (intel_framebuffer_init(dev, to_intel_framebuffer(fb),
484b41dd 2533 &mode_cmd, obj)) {
46f297fb
JB
2534 DRM_DEBUG_KMS("intel fb init failed\n");
2535 goto out_unref_obj;
2536 }
46f297fb 2537 mutex_unlock(&dev->struct_mutex);
484b41dd 2538
f6936e29 2539 DRM_DEBUG_KMS("initial plane fb obj %p\n", obj);
484b41dd 2540 return true;
46f297fb
JB
2541
2542out_unref_obj:
2543 drm_gem_object_unreference(&obj->base);
2544 mutex_unlock(&dev->struct_mutex);
484b41dd
JB
2545 return false;
2546}
2547
afd65eb4
MR
2548/* Update plane->state->fb to match plane->fb after driver-internal updates */
2549static void
2550update_state_fb(struct drm_plane *plane)
2551{
2552 if (plane->fb == plane->state->fb)
2553 return;
2554
2555 if (plane->state->fb)
2556 drm_framebuffer_unreference(plane->state->fb);
2557 plane->state->fb = plane->fb;
2558 if (plane->state->fb)
2559 drm_framebuffer_reference(plane->state->fb);
2560}
2561
5724dbd1 2562static void
f6936e29
DV
2563intel_find_initial_plane_obj(struct intel_crtc *intel_crtc,
2564 struct intel_initial_plane_config *plane_config)
484b41dd
JB
2565{
2566 struct drm_device *dev = intel_crtc->base.dev;
d9ceb816 2567 struct drm_i915_private *dev_priv = dev->dev_private;
484b41dd
JB
2568 struct drm_crtc *c;
2569 struct intel_crtc *i;
2ff8fde1 2570 struct drm_i915_gem_object *obj;
88595ac9 2571 struct drm_plane *primary = intel_crtc->base.primary;
be5651f2 2572 struct drm_plane_state *plane_state = primary->state;
88595ac9 2573 struct drm_framebuffer *fb;
484b41dd 2574
2d14030b 2575 if (!plane_config->fb)
484b41dd
JB
2576 return;
2577
f6936e29 2578 if (intel_alloc_initial_plane_obj(intel_crtc, plane_config)) {
88595ac9
DV
2579 fb = &plane_config->fb->base;
2580 goto valid_fb;
f55548b5 2581 }
484b41dd 2582
2d14030b 2583 kfree(plane_config->fb);
484b41dd
JB
2584
2585 /*
2586 * Failed to alloc the obj, check to see if we should share
2587 * an fb with another CRTC instead
2588 */
70e1e0ec 2589 for_each_crtc(dev, c) {
484b41dd
JB
2590 i = to_intel_crtc(c);
2591
2592 if (c == &intel_crtc->base)
2593 continue;
2594
2ff8fde1
MR
2595 if (!i->active)
2596 continue;
2597
88595ac9
DV
2598 fb = c->primary->fb;
2599 if (!fb)
484b41dd
JB
2600 continue;
2601
88595ac9 2602 obj = intel_fb_obj(fb);
2ff8fde1 2603 if (i915_gem_obj_ggtt_offset(obj) == plane_config->base) {
88595ac9
DV
2604 drm_framebuffer_reference(fb);
2605 goto valid_fb;
484b41dd
JB
2606 }
2607 }
88595ac9
DV
2608
2609 return;
2610
2611valid_fb:
be5651f2
ML
2612 plane_state->src_x = plane_state->src_y = 0;
2613 plane_state->src_w = fb->width << 16;
2614 plane_state->src_h = fb->height << 16;
2615
2616 plane_state->crtc_x = plane_state->src_y = 0;
2617 plane_state->crtc_w = fb->width;
2618 plane_state->crtc_h = fb->height;
2619
88595ac9
DV
2620 obj = intel_fb_obj(fb);
2621 if (obj->tiling_mode != I915_TILING_NONE)
2622 dev_priv->preserve_bios_swizzle = true;
2623
be5651f2
ML
2624 drm_framebuffer_reference(fb);
2625 primary->fb = primary->state->fb = fb;
36750f28 2626 primary->crtc = primary->state->crtc = &intel_crtc->base;
36750f28 2627 intel_crtc->base.state->plane_mask |= (1 << drm_plane_index(primary));
a9ff8714 2628 obj->frontbuffer_bits |= to_intel_plane(primary)->frontbuffer_bit;
46f297fb
JB
2629}
2630
29b9bde6
DV
2631static void i9xx_update_primary_plane(struct drm_crtc *crtc,
2632 struct drm_framebuffer *fb,
2633 int x, int y)
81255565
JB
2634{
2635 struct drm_device *dev = crtc->dev;
2636 struct drm_i915_private *dev_priv = dev->dev_private;
2637 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
b70709a6
ML
2638 struct drm_plane *primary = crtc->primary;
2639 bool visible = to_intel_plane_state(primary->state)->visible;
c9ba6fad 2640 struct drm_i915_gem_object *obj;
81255565 2641 int plane = intel_crtc->plane;
e506a0c6 2642 unsigned long linear_offset;
81255565 2643 u32 dspcntr;
f45651ba 2644 u32 reg = DSPCNTR(plane);
48404c1e 2645 int pixel_size;
f45651ba 2646
b70709a6 2647 if (!visible || !fb) {
fdd508a6
VS
2648 I915_WRITE(reg, 0);
2649 if (INTEL_INFO(dev)->gen >= 4)
2650 I915_WRITE(DSPSURF(plane), 0);
2651 else
2652 I915_WRITE(DSPADDR(plane), 0);
2653 POSTING_READ(reg);
2654 return;
2655 }
2656
c9ba6fad
VS
2657 obj = intel_fb_obj(fb);
2658 if (WARN_ON(obj == NULL))
2659 return;
2660
2661 pixel_size = drm_format_plane_cpp(fb->pixel_format, 0);
2662
f45651ba
VS
2663 dspcntr = DISPPLANE_GAMMA_ENABLE;
2664
fdd508a6 2665 dspcntr |= DISPLAY_PLANE_ENABLE;
f45651ba
VS
2666
2667 if (INTEL_INFO(dev)->gen < 4) {
2668 if (intel_crtc->pipe == PIPE_B)
2669 dspcntr |= DISPPLANE_SEL_PIPE_B;
2670
2671 /* pipesrc and dspsize control the size that is scaled from,
2672 * which should always be the user's requested size.
2673 */
2674 I915_WRITE(DSPSIZE(plane),
6e3c9717
ACO
2675 ((intel_crtc->config->pipe_src_h - 1) << 16) |
2676 (intel_crtc->config->pipe_src_w - 1));
f45651ba 2677 I915_WRITE(DSPPOS(plane), 0);
c14b0485
VS
2678 } else if (IS_CHERRYVIEW(dev) && plane == PLANE_B) {
2679 I915_WRITE(PRIMSIZE(plane),
6e3c9717
ACO
2680 ((intel_crtc->config->pipe_src_h - 1) << 16) |
2681 (intel_crtc->config->pipe_src_w - 1));
c14b0485
VS
2682 I915_WRITE(PRIMPOS(plane), 0);
2683 I915_WRITE(PRIMCNSTALPHA(plane), 0);
f45651ba 2684 }
81255565 2685
57779d06
VS
2686 switch (fb->pixel_format) {
2687 case DRM_FORMAT_C8:
81255565
JB
2688 dspcntr |= DISPPLANE_8BPP;
2689 break;
57779d06 2690 case DRM_FORMAT_XRGB1555:
57779d06 2691 dspcntr |= DISPPLANE_BGRX555;
81255565 2692 break;
57779d06
VS
2693 case DRM_FORMAT_RGB565:
2694 dspcntr |= DISPPLANE_BGRX565;
2695 break;
2696 case DRM_FORMAT_XRGB8888:
57779d06
VS
2697 dspcntr |= DISPPLANE_BGRX888;
2698 break;
2699 case DRM_FORMAT_XBGR8888:
57779d06
VS
2700 dspcntr |= DISPPLANE_RGBX888;
2701 break;
2702 case DRM_FORMAT_XRGB2101010:
57779d06
VS
2703 dspcntr |= DISPPLANE_BGRX101010;
2704 break;
2705 case DRM_FORMAT_XBGR2101010:
57779d06 2706 dspcntr |= DISPPLANE_RGBX101010;
81255565
JB
2707 break;
2708 default:
baba133a 2709 BUG();
81255565 2710 }
57779d06 2711
f45651ba
VS
2712 if (INTEL_INFO(dev)->gen >= 4 &&
2713 obj->tiling_mode != I915_TILING_NONE)
2714 dspcntr |= DISPPLANE_TILED;
81255565 2715
de1aa629
VS
2716 if (IS_G4X(dev))
2717 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
2718
b9897127 2719 linear_offset = y * fb->pitches[0] + x * pixel_size;
81255565 2720
c2c75131
DV
2721 if (INTEL_INFO(dev)->gen >= 4) {
2722 intel_crtc->dspaddr_offset =
4e9a86b6
VS
2723 intel_gen4_compute_page_offset(dev_priv,
2724 &x, &y, obj->tiling_mode,
b9897127 2725 pixel_size,
bc752862 2726 fb->pitches[0]);
c2c75131
DV
2727 linear_offset -= intel_crtc->dspaddr_offset;
2728 } else {
e506a0c6 2729 intel_crtc->dspaddr_offset = linear_offset;
c2c75131 2730 }
e506a0c6 2731
8e7d688b 2732 if (crtc->primary->state->rotation == BIT(DRM_ROTATE_180)) {
48404c1e
SJ
2733 dspcntr |= DISPPLANE_ROTATE_180;
2734
6e3c9717
ACO
2735 x += (intel_crtc->config->pipe_src_w - 1);
2736 y += (intel_crtc->config->pipe_src_h - 1);
48404c1e
SJ
2737
2738 /* Finding the last pixel of the last line of the display
2739 data and adding to linear_offset*/
2740 linear_offset +=
6e3c9717
ACO
2741 (intel_crtc->config->pipe_src_h - 1) * fb->pitches[0] +
2742 (intel_crtc->config->pipe_src_w - 1) * pixel_size;
48404c1e
SJ
2743 }
2744
2db3366b
PZ
2745 intel_crtc->adjusted_x = x;
2746 intel_crtc->adjusted_y = y;
2747
48404c1e
SJ
2748 I915_WRITE(reg, dspcntr);
2749
01f2c773 2750 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
a6c45cf0 2751 if (INTEL_INFO(dev)->gen >= 4) {
85ba7b7d
DV
2752 I915_WRITE(DSPSURF(plane),
2753 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
5eddb70b 2754 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
e506a0c6 2755 I915_WRITE(DSPLINOFF(plane), linear_offset);
5eddb70b 2756 } else
f343c5f6 2757 I915_WRITE(DSPADDR(plane), i915_gem_obj_ggtt_offset(obj) + linear_offset);
5eddb70b 2758 POSTING_READ(reg);
17638cd6
JB
2759}
2760
29b9bde6
DV
2761static void ironlake_update_primary_plane(struct drm_crtc *crtc,
2762 struct drm_framebuffer *fb,
2763 int x, int y)
17638cd6
JB
2764{
2765 struct drm_device *dev = crtc->dev;
2766 struct drm_i915_private *dev_priv = dev->dev_private;
2767 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
b70709a6
ML
2768 struct drm_plane *primary = crtc->primary;
2769 bool visible = to_intel_plane_state(primary->state)->visible;
c9ba6fad 2770 struct drm_i915_gem_object *obj;
17638cd6 2771 int plane = intel_crtc->plane;
e506a0c6 2772 unsigned long linear_offset;
17638cd6 2773 u32 dspcntr;
f45651ba 2774 u32 reg = DSPCNTR(plane);
48404c1e 2775 int pixel_size;
f45651ba 2776
b70709a6 2777 if (!visible || !fb) {
fdd508a6
VS
2778 I915_WRITE(reg, 0);
2779 I915_WRITE(DSPSURF(plane), 0);
2780 POSTING_READ(reg);
2781 return;
2782 }
2783
c9ba6fad
VS
2784 obj = intel_fb_obj(fb);
2785 if (WARN_ON(obj == NULL))
2786 return;
2787
2788 pixel_size = drm_format_plane_cpp(fb->pixel_format, 0);
2789
f45651ba
VS
2790 dspcntr = DISPPLANE_GAMMA_ENABLE;
2791
fdd508a6 2792 dspcntr |= DISPLAY_PLANE_ENABLE;
f45651ba
VS
2793
2794 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
2795 dspcntr |= DISPPLANE_PIPE_CSC_ENABLE;
17638cd6 2796
57779d06
VS
2797 switch (fb->pixel_format) {
2798 case DRM_FORMAT_C8:
17638cd6
JB
2799 dspcntr |= DISPPLANE_8BPP;
2800 break;
57779d06
VS
2801 case DRM_FORMAT_RGB565:
2802 dspcntr |= DISPPLANE_BGRX565;
17638cd6 2803 break;
57779d06 2804 case DRM_FORMAT_XRGB8888:
57779d06
VS
2805 dspcntr |= DISPPLANE_BGRX888;
2806 break;
2807 case DRM_FORMAT_XBGR8888:
57779d06
VS
2808 dspcntr |= DISPPLANE_RGBX888;
2809 break;
2810 case DRM_FORMAT_XRGB2101010:
57779d06
VS
2811 dspcntr |= DISPPLANE_BGRX101010;
2812 break;
2813 case DRM_FORMAT_XBGR2101010:
57779d06 2814 dspcntr |= DISPPLANE_RGBX101010;
17638cd6
JB
2815 break;
2816 default:
baba133a 2817 BUG();
17638cd6
JB
2818 }
2819
2820 if (obj->tiling_mode != I915_TILING_NONE)
2821 dspcntr |= DISPPLANE_TILED;
17638cd6 2822
f45651ba 2823 if (!IS_HASWELL(dev) && !IS_BROADWELL(dev))
1f5d76db 2824 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
17638cd6 2825
b9897127 2826 linear_offset = y * fb->pitches[0] + x * pixel_size;
c2c75131 2827 intel_crtc->dspaddr_offset =
4e9a86b6
VS
2828 intel_gen4_compute_page_offset(dev_priv,
2829 &x, &y, obj->tiling_mode,
b9897127 2830 pixel_size,
bc752862 2831 fb->pitches[0]);
c2c75131 2832 linear_offset -= intel_crtc->dspaddr_offset;
8e7d688b 2833 if (crtc->primary->state->rotation == BIT(DRM_ROTATE_180)) {
48404c1e
SJ
2834 dspcntr |= DISPPLANE_ROTATE_180;
2835
2836 if (!IS_HASWELL(dev) && !IS_BROADWELL(dev)) {
6e3c9717
ACO
2837 x += (intel_crtc->config->pipe_src_w - 1);
2838 y += (intel_crtc->config->pipe_src_h - 1);
48404c1e
SJ
2839
2840 /* Finding the last pixel of the last line of the display
2841 data and adding to linear_offset*/
2842 linear_offset +=
6e3c9717
ACO
2843 (intel_crtc->config->pipe_src_h - 1) * fb->pitches[0] +
2844 (intel_crtc->config->pipe_src_w - 1) * pixel_size;
48404c1e
SJ
2845 }
2846 }
2847
2db3366b
PZ
2848 intel_crtc->adjusted_x = x;
2849 intel_crtc->adjusted_y = y;
2850
48404c1e 2851 I915_WRITE(reg, dspcntr);
17638cd6 2852
01f2c773 2853 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
85ba7b7d
DV
2854 I915_WRITE(DSPSURF(plane),
2855 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
b3dc685e 2856 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
bc1c91eb
DL
2857 I915_WRITE(DSPOFFSET(plane), (y << 16) | x);
2858 } else {
2859 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
2860 I915_WRITE(DSPLINOFF(plane), linear_offset);
2861 }
17638cd6 2862 POSTING_READ(reg);
17638cd6
JB
2863}
2864
b321803d
DL
2865u32 intel_fb_stride_alignment(struct drm_device *dev, uint64_t fb_modifier,
2866 uint32_t pixel_format)
2867{
2868 u32 bits_per_pixel = drm_format_plane_cpp(pixel_format, 0) * 8;
2869
2870 /*
2871 * The stride is either expressed as a multiple of 64 bytes
2872 * chunks for linear buffers or in number of tiles for tiled
2873 * buffers.
2874 */
2875 switch (fb_modifier) {
2876 case DRM_FORMAT_MOD_NONE:
2877 return 64;
2878 case I915_FORMAT_MOD_X_TILED:
2879 if (INTEL_INFO(dev)->gen == 2)
2880 return 128;
2881 return 512;
2882 case I915_FORMAT_MOD_Y_TILED:
2883 /* No need to check for old gens and Y tiling since this is
2884 * about the display engine and those will be blocked before
2885 * we get here.
2886 */
2887 return 128;
2888 case I915_FORMAT_MOD_Yf_TILED:
2889 if (bits_per_pixel == 8)
2890 return 64;
2891 else
2892 return 128;
2893 default:
2894 MISSING_CASE(fb_modifier);
2895 return 64;
2896 }
2897}
2898
121920fa 2899unsigned long intel_plane_obj_offset(struct intel_plane *intel_plane,
dedf278c
TU
2900 struct drm_i915_gem_object *obj,
2901 unsigned int plane)
121920fa 2902{
9abc4648 2903 const struct i915_ggtt_view *view = &i915_ggtt_view_normal;
dedf278c
TU
2904 struct i915_vma *vma;
2905 unsigned char *offset;
121920fa
TU
2906
2907 if (intel_rotation_90_or_270(intel_plane->base.state->rotation))
9abc4648 2908 view = &i915_ggtt_view_rotated;
121920fa 2909
dedf278c
TU
2910 vma = i915_gem_obj_to_ggtt_view(obj, view);
2911 if (WARN(!vma, "ggtt vma for display object not found! (view=%u)\n",
2912 view->type))
2913 return -1;
2914
2915 offset = (unsigned char *)vma->node.start;
2916
2917 if (plane == 1) {
2918 offset += vma->ggtt_view.rotation_info.uv_start_page *
2919 PAGE_SIZE;
2920 }
2921
2922 return (unsigned long)offset;
121920fa
TU
2923}
2924
e435d6e5
ML
2925static void skl_detach_scaler(struct intel_crtc *intel_crtc, int id)
2926{
2927 struct drm_device *dev = intel_crtc->base.dev;
2928 struct drm_i915_private *dev_priv = dev->dev_private;
2929
2930 I915_WRITE(SKL_PS_CTRL(intel_crtc->pipe, id), 0);
2931 I915_WRITE(SKL_PS_WIN_POS(intel_crtc->pipe, id), 0);
2932 I915_WRITE(SKL_PS_WIN_SZ(intel_crtc->pipe, id), 0);
e435d6e5
ML
2933}
2934
a1b2278e
CK
2935/*
2936 * This function detaches (aka. unbinds) unused scalers in hardware
2937 */
0583236e 2938static void skl_detach_scalers(struct intel_crtc *intel_crtc)
a1b2278e 2939{
a1b2278e
CK
2940 struct intel_crtc_scaler_state *scaler_state;
2941 int i;
2942
a1b2278e
CK
2943 scaler_state = &intel_crtc->config->scaler_state;
2944
2945 /* loop through and disable scalers that aren't in use */
2946 for (i = 0; i < intel_crtc->num_scalers; i++) {
e435d6e5
ML
2947 if (!scaler_state->scalers[i].in_use)
2948 skl_detach_scaler(intel_crtc, i);
a1b2278e
CK
2949 }
2950}
2951
6156a456 2952u32 skl_plane_ctl_format(uint32_t pixel_format)
70d21f0e 2953{
6156a456 2954 switch (pixel_format) {
d161cf7a 2955 case DRM_FORMAT_C8:
c34ce3d1 2956 return PLANE_CTL_FORMAT_INDEXED;
70d21f0e 2957 case DRM_FORMAT_RGB565:
c34ce3d1 2958 return PLANE_CTL_FORMAT_RGB_565;
70d21f0e 2959 case DRM_FORMAT_XBGR8888:
c34ce3d1 2960 return PLANE_CTL_FORMAT_XRGB_8888 | PLANE_CTL_ORDER_RGBX;
6156a456 2961 case DRM_FORMAT_XRGB8888:
c34ce3d1 2962 return PLANE_CTL_FORMAT_XRGB_8888;
6156a456
CK
2963 /*
2964 * XXX: For ARBG/ABGR formats we default to expecting scanout buffers
2965 * to be already pre-multiplied. We need to add a knob (or a different
2966 * DRM_FORMAT) for user-space to configure that.
2967 */
f75fb42a 2968 case DRM_FORMAT_ABGR8888:
c34ce3d1 2969 return PLANE_CTL_FORMAT_XRGB_8888 | PLANE_CTL_ORDER_RGBX |
6156a456 2970 PLANE_CTL_ALPHA_SW_PREMULTIPLY;
6156a456 2971 case DRM_FORMAT_ARGB8888:
c34ce3d1 2972 return PLANE_CTL_FORMAT_XRGB_8888 |
6156a456 2973 PLANE_CTL_ALPHA_SW_PREMULTIPLY;
70d21f0e 2974 case DRM_FORMAT_XRGB2101010:
c34ce3d1 2975 return PLANE_CTL_FORMAT_XRGB_2101010;
70d21f0e 2976 case DRM_FORMAT_XBGR2101010:
c34ce3d1 2977 return PLANE_CTL_ORDER_RGBX | PLANE_CTL_FORMAT_XRGB_2101010;
6156a456 2978 case DRM_FORMAT_YUYV:
c34ce3d1 2979 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_YUYV;
6156a456 2980 case DRM_FORMAT_YVYU:
c34ce3d1 2981 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_YVYU;
6156a456 2982 case DRM_FORMAT_UYVY:
c34ce3d1 2983 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_UYVY;
6156a456 2984 case DRM_FORMAT_VYUY:
c34ce3d1 2985 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_VYUY;
70d21f0e 2986 default:
4249eeef 2987 MISSING_CASE(pixel_format);
70d21f0e 2988 }
8cfcba41 2989
c34ce3d1 2990 return 0;
6156a456 2991}
70d21f0e 2992
6156a456
CK
2993u32 skl_plane_ctl_tiling(uint64_t fb_modifier)
2994{
6156a456 2995 switch (fb_modifier) {
30af77c4 2996 case DRM_FORMAT_MOD_NONE:
70d21f0e 2997 break;
30af77c4 2998 case I915_FORMAT_MOD_X_TILED:
c34ce3d1 2999 return PLANE_CTL_TILED_X;
b321803d 3000 case I915_FORMAT_MOD_Y_TILED:
c34ce3d1 3001 return PLANE_CTL_TILED_Y;
b321803d 3002 case I915_FORMAT_MOD_Yf_TILED:
c34ce3d1 3003 return PLANE_CTL_TILED_YF;
70d21f0e 3004 default:
6156a456 3005 MISSING_CASE(fb_modifier);
70d21f0e 3006 }
8cfcba41 3007
c34ce3d1 3008 return 0;
6156a456 3009}
70d21f0e 3010
6156a456
CK
3011u32 skl_plane_ctl_rotation(unsigned int rotation)
3012{
3b7a5119 3013 switch (rotation) {
6156a456
CK
3014 case BIT(DRM_ROTATE_0):
3015 break;
1e8df167
SJ
3016 /*
3017 * DRM_ROTATE_ is counter clockwise to stay compatible with Xrandr
3018 * while i915 HW rotation is clockwise, thats why this swapping.
3019 */
3b7a5119 3020 case BIT(DRM_ROTATE_90):
1e8df167 3021 return PLANE_CTL_ROTATE_270;
3b7a5119 3022 case BIT(DRM_ROTATE_180):
c34ce3d1 3023 return PLANE_CTL_ROTATE_180;
3b7a5119 3024 case BIT(DRM_ROTATE_270):
1e8df167 3025 return PLANE_CTL_ROTATE_90;
6156a456
CK
3026 default:
3027 MISSING_CASE(rotation);
3028 }
3029
c34ce3d1 3030 return 0;
6156a456
CK
3031}
3032
3033static void skylake_update_primary_plane(struct drm_crtc *crtc,
3034 struct drm_framebuffer *fb,
3035 int x, int y)
3036{
3037 struct drm_device *dev = crtc->dev;
3038 struct drm_i915_private *dev_priv = dev->dev_private;
3039 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
b70709a6
ML
3040 struct drm_plane *plane = crtc->primary;
3041 bool visible = to_intel_plane_state(plane->state)->visible;
6156a456
CK
3042 struct drm_i915_gem_object *obj;
3043 int pipe = intel_crtc->pipe;
3044 u32 plane_ctl, stride_div, stride;
3045 u32 tile_height, plane_offset, plane_size;
3046 unsigned int rotation;
3047 int x_offset, y_offset;
3048 unsigned long surf_addr;
6156a456
CK
3049 struct intel_crtc_state *crtc_state = intel_crtc->config;
3050 struct intel_plane_state *plane_state;
3051 int src_x = 0, src_y = 0, src_w = 0, src_h = 0;
3052 int dst_x = 0, dst_y = 0, dst_w = 0, dst_h = 0;
3053 int scaler_id = -1;
3054
6156a456
CK
3055 plane_state = to_intel_plane_state(plane->state);
3056
b70709a6 3057 if (!visible || !fb) {
6156a456
CK
3058 I915_WRITE(PLANE_CTL(pipe, 0), 0);
3059 I915_WRITE(PLANE_SURF(pipe, 0), 0);
3060 POSTING_READ(PLANE_CTL(pipe, 0));
3061 return;
3b7a5119 3062 }
70d21f0e 3063
6156a456
CK
3064 plane_ctl = PLANE_CTL_ENABLE |
3065 PLANE_CTL_PIPE_GAMMA_ENABLE |
3066 PLANE_CTL_PIPE_CSC_ENABLE;
3067
3068 plane_ctl |= skl_plane_ctl_format(fb->pixel_format);
3069 plane_ctl |= skl_plane_ctl_tiling(fb->modifier[0]);
3070 plane_ctl |= PLANE_CTL_PLANE_GAMMA_DISABLE;
3071
3072 rotation = plane->state->rotation;
3073 plane_ctl |= skl_plane_ctl_rotation(rotation);
3074
b321803d
DL
3075 obj = intel_fb_obj(fb);
3076 stride_div = intel_fb_stride_alignment(dev, fb->modifier[0],
3077 fb->pixel_format);
dedf278c 3078 surf_addr = intel_plane_obj_offset(to_intel_plane(plane), obj, 0);
3b7a5119 3079
6156a456
CK
3080 /*
3081 * FIXME: intel_plane_state->src, dst aren't set when transitional
3082 * update_plane helpers are called from legacy paths.
3083 * Once full atomic crtc is available, below check can be avoided.
3084 */
3085 if (drm_rect_width(&plane_state->src)) {
3086 scaler_id = plane_state->scaler_id;
3087 src_x = plane_state->src.x1 >> 16;
3088 src_y = plane_state->src.y1 >> 16;
3089 src_w = drm_rect_width(&plane_state->src) >> 16;
3090 src_h = drm_rect_height(&plane_state->src) >> 16;
3091 dst_x = plane_state->dst.x1;
3092 dst_y = plane_state->dst.y1;
3093 dst_w = drm_rect_width(&plane_state->dst);
3094 dst_h = drm_rect_height(&plane_state->dst);
3095
3096 WARN_ON(x != src_x || y != src_y);
3097 } else {
3098 src_w = intel_crtc->config->pipe_src_w;
3099 src_h = intel_crtc->config->pipe_src_h;
3100 }
3101
3b7a5119
SJ
3102 if (intel_rotation_90_or_270(rotation)) {
3103 /* stride = Surface height in tiles */
2614f17d 3104 tile_height = intel_tile_height(dev, fb->pixel_format,
fe47ea0c 3105 fb->modifier[0], 0);
3b7a5119 3106 stride = DIV_ROUND_UP(fb->height, tile_height);
6156a456 3107 x_offset = stride * tile_height - y - src_h;
3b7a5119 3108 y_offset = x;
6156a456 3109 plane_size = (src_w - 1) << 16 | (src_h - 1);
3b7a5119
SJ
3110 } else {
3111 stride = fb->pitches[0] / stride_div;
3112 x_offset = x;
3113 y_offset = y;
6156a456 3114 plane_size = (src_h - 1) << 16 | (src_w - 1);
3b7a5119
SJ
3115 }
3116 plane_offset = y_offset << 16 | x_offset;
b321803d 3117
2db3366b
PZ
3118 intel_crtc->adjusted_x = x_offset;
3119 intel_crtc->adjusted_y = y_offset;
3120
70d21f0e 3121 I915_WRITE(PLANE_CTL(pipe, 0), plane_ctl);
3b7a5119
SJ
3122 I915_WRITE(PLANE_OFFSET(pipe, 0), plane_offset);
3123 I915_WRITE(PLANE_SIZE(pipe, 0), plane_size);
3124 I915_WRITE(PLANE_STRIDE(pipe, 0), stride);
6156a456
CK
3125
3126 if (scaler_id >= 0) {
3127 uint32_t ps_ctrl = 0;
3128
3129 WARN_ON(!dst_w || !dst_h);
3130 ps_ctrl = PS_SCALER_EN | PS_PLANE_SEL(0) |
3131 crtc_state->scaler_state.scalers[scaler_id].mode;
3132 I915_WRITE(SKL_PS_CTRL(pipe, scaler_id), ps_ctrl);
3133 I915_WRITE(SKL_PS_PWR_GATE(pipe, scaler_id), 0);
3134 I915_WRITE(SKL_PS_WIN_POS(pipe, scaler_id), (dst_x << 16) | dst_y);
3135 I915_WRITE(SKL_PS_WIN_SZ(pipe, scaler_id), (dst_w << 16) | dst_h);
3136 I915_WRITE(PLANE_POS(pipe, 0), 0);
3137 } else {
3138 I915_WRITE(PLANE_POS(pipe, 0), (dst_y << 16) | dst_x);
3139 }
3140
121920fa 3141 I915_WRITE(PLANE_SURF(pipe, 0), surf_addr);
70d21f0e
DL
3142
3143 POSTING_READ(PLANE_SURF(pipe, 0));
3144}
3145
17638cd6
JB
3146/* Assume fb object is pinned & idle & fenced and just update base pointers */
3147static int
3148intel_pipe_set_base_atomic(struct drm_crtc *crtc, struct drm_framebuffer *fb,
3149 int x, int y, enum mode_set_atomic state)
3150{
3151 struct drm_device *dev = crtc->dev;
3152 struct drm_i915_private *dev_priv = dev->dev_private;
17638cd6 3153
ff2a3117 3154 if (dev_priv->fbc.disable_fbc)
7733b49b 3155 dev_priv->fbc.disable_fbc(dev_priv);
81255565 3156
29b9bde6
DV
3157 dev_priv->display.update_primary_plane(crtc, fb, x, y);
3158
3159 return 0;
81255565
JB
3160}
3161
7514747d 3162static void intel_complete_page_flips(struct drm_device *dev)
96a02917 3163{
96a02917
VS
3164 struct drm_crtc *crtc;
3165
70e1e0ec 3166 for_each_crtc(dev, crtc) {
96a02917
VS
3167 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3168 enum plane plane = intel_crtc->plane;
3169
3170 intel_prepare_page_flip(dev, plane);
3171 intel_finish_page_flip_plane(dev, plane);
3172 }
7514747d
VS
3173}
3174
3175static void intel_update_primary_planes(struct drm_device *dev)
3176{
7514747d 3177 struct drm_crtc *crtc;
96a02917 3178
70e1e0ec 3179 for_each_crtc(dev, crtc) {
11c22da6
ML
3180 struct intel_plane *plane = to_intel_plane(crtc->primary);
3181 struct intel_plane_state *plane_state;
96a02917 3182
11c22da6
ML
3183 drm_modeset_lock_crtc(crtc, &plane->base);
3184
3185 plane_state = to_intel_plane_state(plane->base.state);
3186
3187 if (plane_state->base.fb)
3188 plane->commit_plane(&plane->base, plane_state);
3189
3190 drm_modeset_unlock_crtc(crtc);
96a02917
VS
3191 }
3192}
3193
7514747d
VS
3194void intel_prepare_reset(struct drm_device *dev)
3195{
3196 /* no reset support for gen2 */
3197 if (IS_GEN2(dev))
3198 return;
3199
3200 /* reset doesn't touch the display */
3201 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev))
3202 return;
3203
3204 drm_modeset_lock_all(dev);
f98ce92f
VS
3205 /*
3206 * Disabling the crtcs gracefully seems nicer. Also the
3207 * g33 docs say we should at least disable all the planes.
3208 */
6b72d486 3209 intel_display_suspend(dev);
7514747d
VS
3210}
3211
3212void intel_finish_reset(struct drm_device *dev)
3213{
3214 struct drm_i915_private *dev_priv = to_i915(dev);
3215
3216 /*
3217 * Flips in the rings will be nuked by the reset,
3218 * so complete all pending flips so that user space
3219 * will get its events and not get stuck.
3220 */
3221 intel_complete_page_flips(dev);
3222
3223 /* no reset support for gen2 */
3224 if (IS_GEN2(dev))
3225 return;
3226
3227 /* reset doesn't touch the display */
3228 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev)) {
3229 /*
3230 * Flips in the rings have been nuked by the reset,
3231 * so update the base address of all primary
3232 * planes to the the last fb to make sure we're
3233 * showing the correct fb after a reset.
11c22da6
ML
3234 *
3235 * FIXME: Atomic will make this obsolete since we won't schedule
3236 * CS-based flips (which might get lost in gpu resets) any more.
7514747d
VS
3237 */
3238 intel_update_primary_planes(dev);
3239 return;
3240 }
3241
3242 /*
3243 * The display has been reset as well,
3244 * so need a full re-initialization.
3245 */
3246 intel_runtime_pm_disable_interrupts(dev_priv);
3247 intel_runtime_pm_enable_interrupts(dev_priv);
3248
3249 intel_modeset_init_hw(dev);
3250
3251 spin_lock_irq(&dev_priv->irq_lock);
3252 if (dev_priv->display.hpd_irq_setup)
3253 dev_priv->display.hpd_irq_setup(dev);
3254 spin_unlock_irq(&dev_priv->irq_lock);
3255
043e9bda 3256 intel_display_resume(dev);
7514747d
VS
3257
3258 intel_hpd_init(dev_priv);
3259
3260 drm_modeset_unlock_all(dev);
3261}
3262
2e2f351d 3263static void
14667a4b
CW
3264intel_finish_fb(struct drm_framebuffer *old_fb)
3265{
2ff8fde1 3266 struct drm_i915_gem_object *obj = intel_fb_obj(old_fb);
2e2f351d 3267 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
14667a4b
CW
3268 bool was_interruptible = dev_priv->mm.interruptible;
3269 int ret;
3270
14667a4b
CW
3271 /* Big Hammer, we also need to ensure that any pending
3272 * MI_WAIT_FOR_EVENT inside a user batch buffer on the
3273 * current scanout is retired before unpinning the old
2e2f351d
CW
3274 * framebuffer. Note that we rely on userspace rendering
3275 * into the buffer attached to the pipe they are waiting
3276 * on. If not, userspace generates a GPU hang with IPEHR
3277 * point to the MI_WAIT_FOR_EVENT.
14667a4b
CW
3278 *
3279 * This should only fail upon a hung GPU, in which case we
3280 * can safely continue.
3281 */
3282 dev_priv->mm.interruptible = false;
2e2f351d 3283 ret = i915_gem_object_wait_rendering(obj, true);
14667a4b
CW
3284 dev_priv->mm.interruptible = was_interruptible;
3285
2e2f351d 3286 WARN_ON(ret);
14667a4b
CW
3287}
3288
7d5e3799
CW
3289static bool intel_crtc_has_pending_flip(struct drm_crtc *crtc)
3290{
3291 struct drm_device *dev = crtc->dev;
3292 struct drm_i915_private *dev_priv = dev->dev_private;
3293 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7d5e3799
CW
3294 bool pending;
3295
3296 if (i915_reset_in_progress(&dev_priv->gpu_error) ||
3297 intel_crtc->reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
3298 return false;
3299
5e2d7afc 3300 spin_lock_irq(&dev->event_lock);
7d5e3799 3301 pending = to_intel_crtc(crtc)->unpin_work != NULL;
5e2d7afc 3302 spin_unlock_irq(&dev->event_lock);
7d5e3799
CW
3303
3304 return pending;
3305}
3306
bfd16b2a
ML
3307static void intel_update_pipe_config(struct intel_crtc *crtc,
3308 struct intel_crtc_state *old_crtc_state)
e30e8f75
GP
3309{
3310 struct drm_device *dev = crtc->base.dev;
3311 struct drm_i915_private *dev_priv = dev->dev_private;
bfd16b2a
ML
3312 struct intel_crtc_state *pipe_config =
3313 to_intel_crtc_state(crtc->base.state);
e30e8f75 3314
bfd16b2a
ML
3315 /* drm_atomic_helper_update_legacy_modeset_state might not be called. */
3316 crtc->base.mode = crtc->base.state->mode;
3317
3318 DRM_DEBUG_KMS("Updating pipe size %ix%i -> %ix%i\n",
3319 old_crtc_state->pipe_src_w, old_crtc_state->pipe_src_h,
3320 pipe_config->pipe_src_w, pipe_config->pipe_src_h);
e30e8f75 3321
44522d85
ML
3322 if (HAS_DDI(dev))
3323 intel_set_pipe_csc(&crtc->base);
3324
e30e8f75
GP
3325 /*
3326 * Update pipe size and adjust fitter if needed: the reason for this is
3327 * that in compute_mode_changes we check the native mode (not the pfit
3328 * mode) to see if we can flip rather than do a full mode set. In the
3329 * fastboot case, we'll flip, but if we don't update the pipesrc and
3330 * pfit state, we'll end up with a big fb scanned out into the wrong
3331 * sized surface.
e30e8f75
GP
3332 */
3333
e30e8f75 3334 I915_WRITE(PIPESRC(crtc->pipe),
bfd16b2a
ML
3335 ((pipe_config->pipe_src_w - 1) << 16) |
3336 (pipe_config->pipe_src_h - 1));
3337
3338 /* on skylake this is done by detaching scalers */
3339 if (INTEL_INFO(dev)->gen >= 9) {
3340 skl_detach_scalers(crtc);
3341
3342 if (pipe_config->pch_pfit.enabled)
3343 skylake_pfit_enable(crtc);
3344 } else if (HAS_PCH_SPLIT(dev)) {
3345 if (pipe_config->pch_pfit.enabled)
3346 ironlake_pfit_enable(crtc);
3347 else if (old_crtc_state->pch_pfit.enabled)
3348 ironlake_pfit_disable(crtc, true);
e30e8f75 3349 }
e30e8f75
GP
3350}
3351
5e84e1a4
ZW
3352static void intel_fdi_normal_train(struct drm_crtc *crtc)
3353{
3354 struct drm_device *dev = crtc->dev;
3355 struct drm_i915_private *dev_priv = dev->dev_private;
3356 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3357 int pipe = intel_crtc->pipe;
3358 u32 reg, temp;
3359
3360 /* enable normal train */
3361 reg = FDI_TX_CTL(pipe);
3362 temp = I915_READ(reg);
61e499bf 3363 if (IS_IVYBRIDGE(dev)) {
357555c0
JB
3364 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
3365 temp |= FDI_LINK_TRAIN_NONE_IVB | FDI_TX_ENHANCE_FRAME_ENABLE;
61e499bf
KP
3366 } else {
3367 temp &= ~FDI_LINK_TRAIN_NONE;
3368 temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE;
357555c0 3369 }
5e84e1a4
ZW
3370 I915_WRITE(reg, temp);
3371
3372 reg = FDI_RX_CTL(pipe);
3373 temp = I915_READ(reg);
3374 if (HAS_PCH_CPT(dev)) {
3375 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3376 temp |= FDI_LINK_TRAIN_NORMAL_CPT;
3377 } else {
3378 temp &= ~FDI_LINK_TRAIN_NONE;
3379 temp |= FDI_LINK_TRAIN_NONE;
3380 }
3381 I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);
3382
3383 /* wait one idle pattern time */
3384 POSTING_READ(reg);
3385 udelay(1000);
357555c0
JB
3386
3387 /* IVB wants error correction enabled */
3388 if (IS_IVYBRIDGE(dev))
3389 I915_WRITE(reg, I915_READ(reg) | FDI_FS_ERRC_ENABLE |
3390 FDI_FE_ERRC_ENABLE);
5e84e1a4
ZW
3391}
3392
8db9d77b
ZW
3393/* The FDI link training functions for ILK/Ibexpeak. */
3394static void ironlake_fdi_link_train(struct drm_crtc *crtc)
3395{
3396 struct drm_device *dev = crtc->dev;
3397 struct drm_i915_private *dev_priv = dev->dev_private;
3398 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3399 int pipe = intel_crtc->pipe;
5eddb70b 3400 u32 reg, temp, tries;
8db9d77b 3401
1c8562f6 3402 /* FDI needs bits from pipe first */
0fc932b8 3403 assert_pipe_enabled(dev_priv, pipe);
0fc932b8 3404
e1a44743
AJ
3405 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3406 for train result */
5eddb70b
CW
3407 reg = FDI_RX_IMR(pipe);
3408 temp = I915_READ(reg);
e1a44743
AJ
3409 temp &= ~FDI_RX_SYMBOL_LOCK;
3410 temp &= ~FDI_RX_BIT_LOCK;
5eddb70b
CW
3411 I915_WRITE(reg, temp);
3412 I915_READ(reg);
e1a44743
AJ
3413 udelay(150);
3414
8db9d77b 3415 /* enable CPU FDI TX and PCH FDI RX */
5eddb70b
CW
3416 reg = FDI_TX_CTL(pipe);
3417 temp = I915_READ(reg);
627eb5a3 3418 temp &= ~FDI_DP_PORT_WIDTH_MASK;
6e3c9717 3419 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
8db9d77b
ZW
3420 temp &= ~FDI_LINK_TRAIN_NONE;
3421 temp |= FDI_LINK_TRAIN_PATTERN_1;
5eddb70b 3422 I915_WRITE(reg, temp | FDI_TX_ENABLE);
8db9d77b 3423
5eddb70b
CW
3424 reg = FDI_RX_CTL(pipe);
3425 temp = I915_READ(reg);
8db9d77b
ZW
3426 temp &= ~FDI_LINK_TRAIN_NONE;
3427 temp |= FDI_LINK_TRAIN_PATTERN_1;
5eddb70b
CW
3428 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3429
3430 POSTING_READ(reg);
8db9d77b
ZW
3431 udelay(150);
3432
5b2adf89 3433 /* Ironlake workaround, enable clock pointer after FDI enable*/
8f5718a6
DV
3434 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
3435 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR |
3436 FDI_RX_PHASE_SYNC_POINTER_EN);
5b2adf89 3437
5eddb70b 3438 reg = FDI_RX_IIR(pipe);
e1a44743 3439 for (tries = 0; tries < 5; tries++) {
5eddb70b 3440 temp = I915_READ(reg);
8db9d77b
ZW
3441 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3442
3443 if ((temp & FDI_RX_BIT_LOCK)) {
3444 DRM_DEBUG_KMS("FDI train 1 done.\n");
5eddb70b 3445 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
8db9d77b
ZW
3446 break;
3447 }
8db9d77b 3448 }
e1a44743 3449 if (tries == 5)
5eddb70b 3450 DRM_ERROR("FDI train 1 fail!\n");
8db9d77b
ZW
3451
3452 /* Train 2 */
5eddb70b
CW
3453 reg = FDI_TX_CTL(pipe);
3454 temp = I915_READ(reg);
8db9d77b
ZW
3455 temp &= ~FDI_LINK_TRAIN_NONE;
3456 temp |= FDI_LINK_TRAIN_PATTERN_2;
5eddb70b 3457 I915_WRITE(reg, temp);
8db9d77b 3458
5eddb70b
CW
3459 reg = FDI_RX_CTL(pipe);
3460 temp = I915_READ(reg);
8db9d77b
ZW
3461 temp &= ~FDI_LINK_TRAIN_NONE;
3462 temp |= FDI_LINK_TRAIN_PATTERN_2;
5eddb70b 3463 I915_WRITE(reg, temp);
8db9d77b 3464
5eddb70b
CW
3465 POSTING_READ(reg);
3466 udelay(150);
8db9d77b 3467
5eddb70b 3468 reg = FDI_RX_IIR(pipe);
e1a44743 3469 for (tries = 0; tries < 5; tries++) {
5eddb70b 3470 temp = I915_READ(reg);
8db9d77b
ZW
3471 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3472
3473 if (temp & FDI_RX_SYMBOL_LOCK) {
5eddb70b 3474 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
8db9d77b
ZW
3475 DRM_DEBUG_KMS("FDI train 2 done.\n");
3476 break;
3477 }
8db9d77b 3478 }
e1a44743 3479 if (tries == 5)
5eddb70b 3480 DRM_ERROR("FDI train 2 fail!\n");
8db9d77b
ZW
3481
3482 DRM_DEBUG_KMS("FDI train done\n");
5c5313c8 3483
8db9d77b
ZW
3484}
3485
0206e353 3486static const int snb_b_fdi_train_param[] = {
8db9d77b
ZW
3487 FDI_LINK_TRAIN_400MV_0DB_SNB_B,
3488 FDI_LINK_TRAIN_400MV_6DB_SNB_B,
3489 FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
3490 FDI_LINK_TRAIN_800MV_0DB_SNB_B,
3491};
3492
3493/* The FDI link training functions for SNB/Cougarpoint. */
3494static void gen6_fdi_link_train(struct drm_crtc *crtc)
3495{
3496 struct drm_device *dev = crtc->dev;
3497 struct drm_i915_private *dev_priv = dev->dev_private;
3498 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3499 int pipe = intel_crtc->pipe;
fa37d39e 3500 u32 reg, temp, i, retry;
8db9d77b 3501
e1a44743
AJ
3502 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3503 for train result */
5eddb70b
CW
3504 reg = FDI_RX_IMR(pipe);
3505 temp = I915_READ(reg);
e1a44743
AJ
3506 temp &= ~FDI_RX_SYMBOL_LOCK;
3507 temp &= ~FDI_RX_BIT_LOCK;
5eddb70b
CW
3508 I915_WRITE(reg, temp);
3509
3510 POSTING_READ(reg);
e1a44743
AJ
3511 udelay(150);
3512
8db9d77b 3513 /* enable CPU FDI TX and PCH FDI RX */
5eddb70b
CW
3514 reg = FDI_TX_CTL(pipe);
3515 temp = I915_READ(reg);
627eb5a3 3516 temp &= ~FDI_DP_PORT_WIDTH_MASK;
6e3c9717 3517 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
8db9d77b
ZW
3518 temp &= ~FDI_LINK_TRAIN_NONE;
3519 temp |= FDI_LINK_TRAIN_PATTERN_1;
3520 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3521 /* SNB-B */
3522 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
5eddb70b 3523 I915_WRITE(reg, temp | FDI_TX_ENABLE);
8db9d77b 3524
d74cf324
DV
3525 I915_WRITE(FDI_RX_MISC(pipe),
3526 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
3527
5eddb70b
CW
3528 reg = FDI_RX_CTL(pipe);
3529 temp = I915_READ(reg);
8db9d77b
ZW
3530 if (HAS_PCH_CPT(dev)) {
3531 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3532 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3533 } else {
3534 temp &= ~FDI_LINK_TRAIN_NONE;
3535 temp |= FDI_LINK_TRAIN_PATTERN_1;
3536 }
5eddb70b
CW
3537 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3538
3539 POSTING_READ(reg);
8db9d77b
ZW
3540 udelay(150);
3541
0206e353 3542 for (i = 0; i < 4; i++) {
5eddb70b
CW
3543 reg = FDI_TX_CTL(pipe);
3544 temp = I915_READ(reg);
8db9d77b
ZW
3545 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3546 temp |= snb_b_fdi_train_param[i];
5eddb70b
CW
3547 I915_WRITE(reg, temp);
3548
3549 POSTING_READ(reg);
8db9d77b
ZW
3550 udelay(500);
3551
fa37d39e
SP
3552 for (retry = 0; retry < 5; retry++) {
3553 reg = FDI_RX_IIR(pipe);
3554 temp = I915_READ(reg);
3555 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3556 if (temp & FDI_RX_BIT_LOCK) {
3557 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
3558 DRM_DEBUG_KMS("FDI train 1 done.\n");
3559 break;
3560 }
3561 udelay(50);
8db9d77b 3562 }
fa37d39e
SP
3563 if (retry < 5)
3564 break;
8db9d77b
ZW
3565 }
3566 if (i == 4)
5eddb70b 3567 DRM_ERROR("FDI train 1 fail!\n");
8db9d77b
ZW
3568
3569 /* Train 2 */
5eddb70b
CW
3570 reg = FDI_TX_CTL(pipe);
3571 temp = I915_READ(reg);
8db9d77b
ZW
3572 temp &= ~FDI_LINK_TRAIN_NONE;
3573 temp |= FDI_LINK_TRAIN_PATTERN_2;
3574 if (IS_GEN6(dev)) {
3575 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3576 /* SNB-B */
3577 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
3578 }
5eddb70b 3579 I915_WRITE(reg, temp);
8db9d77b 3580
5eddb70b
CW
3581 reg = FDI_RX_CTL(pipe);
3582 temp = I915_READ(reg);
8db9d77b
ZW
3583 if (HAS_PCH_CPT(dev)) {
3584 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3585 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
3586 } else {
3587 temp &= ~FDI_LINK_TRAIN_NONE;
3588 temp |= FDI_LINK_TRAIN_PATTERN_2;
3589 }
5eddb70b
CW
3590 I915_WRITE(reg, temp);
3591
3592 POSTING_READ(reg);
8db9d77b
ZW
3593 udelay(150);
3594
0206e353 3595 for (i = 0; i < 4; i++) {
5eddb70b
CW
3596 reg = FDI_TX_CTL(pipe);
3597 temp = I915_READ(reg);
8db9d77b
ZW
3598 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3599 temp |= snb_b_fdi_train_param[i];
5eddb70b
CW
3600 I915_WRITE(reg, temp);
3601
3602 POSTING_READ(reg);
8db9d77b
ZW
3603 udelay(500);
3604
fa37d39e
SP
3605 for (retry = 0; retry < 5; retry++) {
3606 reg = FDI_RX_IIR(pipe);
3607 temp = I915_READ(reg);
3608 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3609 if (temp & FDI_RX_SYMBOL_LOCK) {
3610 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
3611 DRM_DEBUG_KMS("FDI train 2 done.\n");
3612 break;
3613 }
3614 udelay(50);
8db9d77b 3615 }
fa37d39e
SP
3616 if (retry < 5)
3617 break;
8db9d77b
ZW
3618 }
3619 if (i == 4)
5eddb70b 3620 DRM_ERROR("FDI train 2 fail!\n");
8db9d77b
ZW
3621
3622 DRM_DEBUG_KMS("FDI train done.\n");
3623}
3624
357555c0
JB
3625/* Manual link training for Ivy Bridge A0 parts */
3626static void ivb_manual_fdi_link_train(struct drm_crtc *crtc)
3627{
3628 struct drm_device *dev = crtc->dev;
3629 struct drm_i915_private *dev_priv = dev->dev_private;
3630 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3631 int pipe = intel_crtc->pipe;
139ccd3f 3632 u32 reg, temp, i, j;
357555c0
JB
3633
3634 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3635 for train result */
3636 reg = FDI_RX_IMR(pipe);
3637 temp = I915_READ(reg);
3638 temp &= ~FDI_RX_SYMBOL_LOCK;
3639 temp &= ~FDI_RX_BIT_LOCK;
3640 I915_WRITE(reg, temp);
3641
3642 POSTING_READ(reg);
3643 udelay(150);
3644
01a415fd
DV
3645 DRM_DEBUG_KMS("FDI_RX_IIR before link train 0x%x\n",
3646 I915_READ(FDI_RX_IIR(pipe)));
3647
139ccd3f
JB
3648 /* Try each vswing and preemphasis setting twice before moving on */
3649 for (j = 0; j < ARRAY_SIZE(snb_b_fdi_train_param) * 2; j++) {
3650 /* disable first in case we need to retry */
3651 reg = FDI_TX_CTL(pipe);
3652 temp = I915_READ(reg);
3653 temp &= ~(FDI_LINK_TRAIN_AUTO | FDI_LINK_TRAIN_NONE_IVB);
3654 temp &= ~FDI_TX_ENABLE;
3655 I915_WRITE(reg, temp);
357555c0 3656
139ccd3f
JB
3657 reg = FDI_RX_CTL(pipe);
3658 temp = I915_READ(reg);
3659 temp &= ~FDI_LINK_TRAIN_AUTO;
3660 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3661 temp &= ~FDI_RX_ENABLE;
3662 I915_WRITE(reg, temp);
357555c0 3663
139ccd3f 3664 /* enable CPU FDI TX and PCH FDI RX */
357555c0
JB
3665 reg = FDI_TX_CTL(pipe);
3666 temp = I915_READ(reg);
139ccd3f 3667 temp &= ~FDI_DP_PORT_WIDTH_MASK;
6e3c9717 3668 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
139ccd3f 3669 temp |= FDI_LINK_TRAIN_PATTERN_1_IVB;
357555c0 3670 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
139ccd3f
JB
3671 temp |= snb_b_fdi_train_param[j/2];
3672 temp |= FDI_COMPOSITE_SYNC;
3673 I915_WRITE(reg, temp | FDI_TX_ENABLE);
357555c0 3674
139ccd3f
JB
3675 I915_WRITE(FDI_RX_MISC(pipe),
3676 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
357555c0 3677
139ccd3f 3678 reg = FDI_RX_CTL(pipe);
357555c0 3679 temp = I915_READ(reg);
139ccd3f
JB
3680 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3681 temp |= FDI_COMPOSITE_SYNC;
3682 I915_WRITE(reg, temp | FDI_RX_ENABLE);
357555c0 3683
139ccd3f
JB
3684 POSTING_READ(reg);
3685 udelay(1); /* should be 0.5us */
357555c0 3686
139ccd3f
JB
3687 for (i = 0; i < 4; i++) {
3688 reg = FDI_RX_IIR(pipe);
3689 temp = I915_READ(reg);
3690 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
357555c0 3691
139ccd3f
JB
3692 if (temp & FDI_RX_BIT_LOCK ||
3693 (I915_READ(reg) & FDI_RX_BIT_LOCK)) {
3694 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
3695 DRM_DEBUG_KMS("FDI train 1 done, level %i.\n",
3696 i);
3697 break;
3698 }
3699 udelay(1); /* should be 0.5us */
3700 }
3701 if (i == 4) {
3702 DRM_DEBUG_KMS("FDI train 1 fail on vswing %d\n", j / 2);
3703 continue;
3704 }
357555c0 3705
139ccd3f 3706 /* Train 2 */
357555c0
JB
3707 reg = FDI_TX_CTL(pipe);
3708 temp = I915_READ(reg);
139ccd3f
JB
3709 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
3710 temp |= FDI_LINK_TRAIN_PATTERN_2_IVB;
3711 I915_WRITE(reg, temp);
3712
3713 reg = FDI_RX_CTL(pipe);
3714 temp = I915_READ(reg);
3715 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3716 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
357555c0
JB
3717 I915_WRITE(reg, temp);
3718
3719 POSTING_READ(reg);
139ccd3f 3720 udelay(2); /* should be 1.5us */
357555c0 3721
139ccd3f
JB
3722 for (i = 0; i < 4; i++) {
3723 reg = FDI_RX_IIR(pipe);
3724 temp = I915_READ(reg);
3725 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
357555c0 3726
139ccd3f
JB
3727 if (temp & FDI_RX_SYMBOL_LOCK ||
3728 (I915_READ(reg) & FDI_RX_SYMBOL_LOCK)) {
3729 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
3730 DRM_DEBUG_KMS("FDI train 2 done, level %i.\n",
3731 i);
3732 goto train_done;
3733 }
3734 udelay(2); /* should be 1.5us */
357555c0 3735 }
139ccd3f
JB
3736 if (i == 4)
3737 DRM_DEBUG_KMS("FDI train 2 fail on vswing %d\n", j / 2);
357555c0 3738 }
357555c0 3739
139ccd3f 3740train_done:
357555c0
JB
3741 DRM_DEBUG_KMS("FDI train done.\n");
3742}
3743
88cefb6c 3744static void ironlake_fdi_pll_enable(struct intel_crtc *intel_crtc)
2c07245f 3745{
88cefb6c 3746 struct drm_device *dev = intel_crtc->base.dev;
2c07245f 3747 struct drm_i915_private *dev_priv = dev->dev_private;
2c07245f 3748 int pipe = intel_crtc->pipe;
5eddb70b 3749 u32 reg, temp;
79e53945 3750
c64e311e 3751
c98e9dcf 3752 /* enable PCH FDI RX PLL, wait warmup plus DMI latency */
5eddb70b
CW
3753 reg = FDI_RX_CTL(pipe);
3754 temp = I915_READ(reg);
627eb5a3 3755 temp &= ~(FDI_DP_PORT_WIDTH_MASK | (0x7 << 16));
6e3c9717 3756 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
dfd07d72 3757 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
5eddb70b
CW
3758 I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);
3759
3760 POSTING_READ(reg);
c98e9dcf
JB
3761 udelay(200);
3762
3763 /* Switch from Rawclk to PCDclk */
5eddb70b
CW
3764 temp = I915_READ(reg);
3765 I915_WRITE(reg, temp | FDI_PCDCLK);
3766
3767 POSTING_READ(reg);
c98e9dcf
JB
3768 udelay(200);
3769
20749730
PZ
3770 /* Enable CPU FDI TX PLL, always on for Ironlake */
3771 reg = FDI_TX_CTL(pipe);
3772 temp = I915_READ(reg);
3773 if ((temp & FDI_TX_PLL_ENABLE) == 0) {
3774 I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);
5eddb70b 3775
20749730
PZ
3776 POSTING_READ(reg);
3777 udelay(100);
6be4a607 3778 }
0e23b99d
JB
3779}
3780
88cefb6c
DV
3781static void ironlake_fdi_pll_disable(struct intel_crtc *intel_crtc)
3782{
3783 struct drm_device *dev = intel_crtc->base.dev;
3784 struct drm_i915_private *dev_priv = dev->dev_private;
3785 int pipe = intel_crtc->pipe;
3786 u32 reg, temp;
3787
3788 /* Switch from PCDclk to Rawclk */
3789 reg = FDI_RX_CTL(pipe);
3790 temp = I915_READ(reg);
3791 I915_WRITE(reg, temp & ~FDI_PCDCLK);
3792
3793 /* Disable CPU FDI TX PLL */
3794 reg = FDI_TX_CTL(pipe);
3795 temp = I915_READ(reg);
3796 I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE);
3797
3798 POSTING_READ(reg);
3799 udelay(100);
3800
3801 reg = FDI_RX_CTL(pipe);
3802 temp = I915_READ(reg);
3803 I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE);
3804
3805 /* Wait for the clocks to turn off. */
3806 POSTING_READ(reg);
3807 udelay(100);
3808}
3809
0fc932b8
JB
3810static void ironlake_fdi_disable(struct drm_crtc *crtc)
3811{
3812 struct drm_device *dev = crtc->dev;
3813 struct drm_i915_private *dev_priv = dev->dev_private;
3814 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3815 int pipe = intel_crtc->pipe;
3816 u32 reg, temp;
3817
3818 /* disable CPU FDI tx and PCH FDI rx */
3819 reg = FDI_TX_CTL(pipe);
3820 temp = I915_READ(reg);
3821 I915_WRITE(reg, temp & ~FDI_TX_ENABLE);
3822 POSTING_READ(reg);
3823
3824 reg = FDI_RX_CTL(pipe);
3825 temp = I915_READ(reg);
3826 temp &= ~(0x7 << 16);
dfd07d72 3827 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
0fc932b8
JB
3828 I915_WRITE(reg, temp & ~FDI_RX_ENABLE);
3829
3830 POSTING_READ(reg);
3831 udelay(100);
3832
3833 /* Ironlake workaround, disable clock pointer after downing FDI */
eba905b2 3834 if (HAS_PCH_IBX(dev))
6f06ce18 3835 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
0fc932b8
JB
3836
3837 /* still set train pattern 1 */
3838 reg = FDI_TX_CTL(pipe);
3839 temp = I915_READ(reg);
3840 temp &= ~FDI_LINK_TRAIN_NONE;
3841 temp |= FDI_LINK_TRAIN_PATTERN_1;
3842 I915_WRITE(reg, temp);
3843
3844 reg = FDI_RX_CTL(pipe);
3845 temp = I915_READ(reg);
3846 if (HAS_PCH_CPT(dev)) {
3847 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3848 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3849 } else {
3850 temp &= ~FDI_LINK_TRAIN_NONE;
3851 temp |= FDI_LINK_TRAIN_PATTERN_1;
3852 }
3853 /* BPC in FDI rx is consistent with that in PIPECONF */
3854 temp &= ~(0x07 << 16);
dfd07d72 3855 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
0fc932b8
JB
3856 I915_WRITE(reg, temp);
3857
3858 POSTING_READ(reg);
3859 udelay(100);
3860}
3861
5dce5b93
CW
3862bool intel_has_pending_fb_unpin(struct drm_device *dev)
3863{
3864 struct intel_crtc *crtc;
3865
3866 /* Note that we don't need to be called with mode_config.lock here
3867 * as our list of CRTC objects is static for the lifetime of the
3868 * device and so cannot disappear as we iterate. Similarly, we can
3869 * happily treat the predicates as racy, atomic checks as userspace
3870 * cannot claim and pin a new fb without at least acquring the
3871 * struct_mutex and so serialising with us.
3872 */
d3fcc808 3873 for_each_intel_crtc(dev, crtc) {
5dce5b93
CW
3874 if (atomic_read(&crtc->unpin_work_count) == 0)
3875 continue;
3876
3877 if (crtc->unpin_work)
3878 intel_wait_for_vblank(dev, crtc->pipe);
3879
3880 return true;
3881 }
3882
3883 return false;
3884}
3885
d6bbafa1
CW
3886static void page_flip_completed(struct intel_crtc *intel_crtc)
3887{
3888 struct drm_i915_private *dev_priv = to_i915(intel_crtc->base.dev);
3889 struct intel_unpin_work *work = intel_crtc->unpin_work;
3890
3891 /* ensure that the unpin work is consistent wrt ->pending. */
3892 smp_rmb();
3893 intel_crtc->unpin_work = NULL;
3894
3895 if (work->event)
3896 drm_send_vblank_event(intel_crtc->base.dev,
3897 intel_crtc->pipe,
3898 work->event);
3899
3900 drm_crtc_vblank_put(&intel_crtc->base);
3901
3902 wake_up_all(&dev_priv->pending_flip_queue);
3903 queue_work(dev_priv->wq, &work->work);
3904
3905 trace_i915_flip_complete(intel_crtc->plane,
3906 work->pending_flip_obj);
3907}
3908
46a55d30 3909void intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc)
e6c3a2a6 3910{
0f91128d 3911 struct drm_device *dev = crtc->dev;
5bb61643 3912 struct drm_i915_private *dev_priv = dev->dev_private;
e6c3a2a6 3913
2c10d571 3914 WARN_ON(waitqueue_active(&dev_priv->pending_flip_queue));
9c787942
CW
3915 if (WARN_ON(wait_event_timeout(dev_priv->pending_flip_queue,
3916 !intel_crtc_has_pending_flip(crtc),
3917 60*HZ) == 0)) {
3918 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2c10d571 3919
5e2d7afc 3920 spin_lock_irq(&dev->event_lock);
9c787942
CW
3921 if (intel_crtc->unpin_work) {
3922 WARN_ONCE(1, "Removing stuck page flip\n");
3923 page_flip_completed(intel_crtc);
3924 }
5e2d7afc 3925 spin_unlock_irq(&dev->event_lock);
9c787942 3926 }
5bb61643 3927
975d568a
CW
3928 if (crtc->primary->fb) {
3929 mutex_lock(&dev->struct_mutex);
3930 intel_finish_fb(crtc->primary->fb);
3931 mutex_unlock(&dev->struct_mutex);
3932 }
e6c3a2a6
CW
3933}
3934
e615efe4
ED
3935/* Program iCLKIP clock to the desired frequency */
3936static void lpt_program_iclkip(struct drm_crtc *crtc)
3937{
3938 struct drm_device *dev = crtc->dev;
3939 struct drm_i915_private *dev_priv = dev->dev_private;
6e3c9717 3940 int clock = to_intel_crtc(crtc)->config->base.adjusted_mode.crtc_clock;
e615efe4
ED
3941 u32 divsel, phaseinc, auxdiv, phasedir = 0;
3942 u32 temp;
3943
a580516d 3944 mutex_lock(&dev_priv->sb_lock);
09153000 3945
e615efe4
ED
3946 /* It is necessary to ungate the pixclk gate prior to programming
3947 * the divisors, and gate it back when it is done.
3948 */
3949 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_GATE);
3950
3951 /* Disable SSCCTL */
3952 intel_sbi_write(dev_priv, SBI_SSCCTL6,
988d6ee8
PZ
3953 intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK) |
3954 SBI_SSCCTL_DISABLE,
3955 SBI_ICLK);
e615efe4
ED
3956
3957 /* 20MHz is a corner case which is out of range for the 7-bit divisor */
12d7ceed 3958 if (clock == 20000) {
e615efe4
ED
3959 auxdiv = 1;
3960 divsel = 0x41;
3961 phaseinc = 0x20;
3962 } else {
3963 /* The iCLK virtual clock root frequency is in MHz,
241bfc38
DL
3964 * but the adjusted_mode->crtc_clock in in KHz. To get the
3965 * divisors, it is necessary to divide one by another, so we
e615efe4
ED
3966 * convert the virtual clock precision to KHz here for higher
3967 * precision.
3968 */
3969 u32 iclk_virtual_root_freq = 172800 * 1000;
3970 u32 iclk_pi_range = 64;
3971 u32 desired_divisor, msb_divisor_value, pi_value;
3972
12d7ceed 3973 desired_divisor = (iclk_virtual_root_freq / clock);
e615efe4
ED
3974 msb_divisor_value = desired_divisor / iclk_pi_range;
3975 pi_value = desired_divisor % iclk_pi_range;
3976
3977 auxdiv = 0;
3978 divsel = msb_divisor_value - 2;
3979 phaseinc = pi_value;
3980 }
3981
3982 /* This should not happen with any sane values */
3983 WARN_ON(SBI_SSCDIVINTPHASE_DIVSEL(divsel) &
3984 ~SBI_SSCDIVINTPHASE_DIVSEL_MASK);
3985 WARN_ON(SBI_SSCDIVINTPHASE_DIR(phasedir) &
3986 ~SBI_SSCDIVINTPHASE_INCVAL_MASK);
3987
3988 DRM_DEBUG_KMS("iCLKIP clock: found settings for %dKHz refresh rate: auxdiv=%x, divsel=%x, phasedir=%x, phaseinc=%x\n",
12d7ceed 3989 clock,
e615efe4
ED
3990 auxdiv,
3991 divsel,
3992 phasedir,
3993 phaseinc);
3994
3995 /* Program SSCDIVINTPHASE6 */
988d6ee8 3996 temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
e615efe4
ED
3997 temp &= ~SBI_SSCDIVINTPHASE_DIVSEL_MASK;
3998 temp |= SBI_SSCDIVINTPHASE_DIVSEL(divsel);
3999 temp &= ~SBI_SSCDIVINTPHASE_INCVAL_MASK;
4000 temp |= SBI_SSCDIVINTPHASE_INCVAL(phaseinc);
4001 temp |= SBI_SSCDIVINTPHASE_DIR(phasedir);
4002 temp |= SBI_SSCDIVINTPHASE_PROPAGATE;
988d6ee8 4003 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE6, temp, SBI_ICLK);
e615efe4
ED
4004
4005 /* Program SSCAUXDIV */
988d6ee8 4006 temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
e615efe4
ED
4007 temp &= ~SBI_SSCAUXDIV_FINALDIV2SEL(1);
4008 temp |= SBI_SSCAUXDIV_FINALDIV2SEL(auxdiv);
988d6ee8 4009 intel_sbi_write(dev_priv, SBI_SSCAUXDIV6, temp, SBI_ICLK);
e615efe4
ED
4010
4011 /* Enable modulator and associated divider */
988d6ee8 4012 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
e615efe4 4013 temp &= ~SBI_SSCCTL_DISABLE;
988d6ee8 4014 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
e615efe4
ED
4015
4016 /* Wait for initialization time */
4017 udelay(24);
4018
4019 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_UNGATE);
09153000 4020
a580516d 4021 mutex_unlock(&dev_priv->sb_lock);
e615efe4
ED
4022}
4023
275f01b2
DV
4024static void ironlake_pch_transcoder_set_timings(struct intel_crtc *crtc,
4025 enum pipe pch_transcoder)
4026{
4027 struct drm_device *dev = crtc->base.dev;
4028 struct drm_i915_private *dev_priv = dev->dev_private;
6e3c9717 4029 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
275f01b2
DV
4030
4031 I915_WRITE(PCH_TRANS_HTOTAL(pch_transcoder),
4032 I915_READ(HTOTAL(cpu_transcoder)));
4033 I915_WRITE(PCH_TRANS_HBLANK(pch_transcoder),
4034 I915_READ(HBLANK(cpu_transcoder)));
4035 I915_WRITE(PCH_TRANS_HSYNC(pch_transcoder),
4036 I915_READ(HSYNC(cpu_transcoder)));
4037
4038 I915_WRITE(PCH_TRANS_VTOTAL(pch_transcoder),
4039 I915_READ(VTOTAL(cpu_transcoder)));
4040 I915_WRITE(PCH_TRANS_VBLANK(pch_transcoder),
4041 I915_READ(VBLANK(cpu_transcoder)));
4042 I915_WRITE(PCH_TRANS_VSYNC(pch_transcoder),
4043 I915_READ(VSYNC(cpu_transcoder)));
4044 I915_WRITE(PCH_TRANS_VSYNCSHIFT(pch_transcoder),
4045 I915_READ(VSYNCSHIFT(cpu_transcoder)));
4046}
4047
003632d9 4048static void cpt_set_fdi_bc_bifurcation(struct drm_device *dev, bool enable)
1fbc0d78
DV
4049{
4050 struct drm_i915_private *dev_priv = dev->dev_private;
4051 uint32_t temp;
4052
4053 temp = I915_READ(SOUTH_CHICKEN1);
003632d9 4054 if (!!(temp & FDI_BC_BIFURCATION_SELECT) == enable)
1fbc0d78
DV
4055 return;
4056
4057 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
4058 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
4059
003632d9
ACO
4060 temp &= ~FDI_BC_BIFURCATION_SELECT;
4061 if (enable)
4062 temp |= FDI_BC_BIFURCATION_SELECT;
4063
4064 DRM_DEBUG_KMS("%sabling fdi C rx\n", enable ? "en" : "dis");
1fbc0d78
DV
4065 I915_WRITE(SOUTH_CHICKEN1, temp);
4066 POSTING_READ(SOUTH_CHICKEN1);
4067}
4068
4069static void ivybridge_update_fdi_bc_bifurcation(struct intel_crtc *intel_crtc)
4070{
4071 struct drm_device *dev = intel_crtc->base.dev;
1fbc0d78
DV
4072
4073 switch (intel_crtc->pipe) {
4074 case PIPE_A:
4075 break;
4076 case PIPE_B:
6e3c9717 4077 if (intel_crtc->config->fdi_lanes > 2)
003632d9 4078 cpt_set_fdi_bc_bifurcation(dev, false);
1fbc0d78 4079 else
003632d9 4080 cpt_set_fdi_bc_bifurcation(dev, true);
1fbc0d78
DV
4081
4082 break;
4083 case PIPE_C:
003632d9 4084 cpt_set_fdi_bc_bifurcation(dev, true);
1fbc0d78
DV
4085
4086 break;
4087 default:
4088 BUG();
4089 }
4090}
4091
f67a559d
JB
4092/*
4093 * Enable PCH resources required for PCH ports:
4094 * - PCH PLLs
4095 * - FDI training & RX/TX
4096 * - update transcoder timings
4097 * - DP transcoding bits
4098 * - transcoder
4099 */
4100static void ironlake_pch_enable(struct drm_crtc *crtc)
0e23b99d
JB
4101{
4102 struct drm_device *dev = crtc->dev;
4103 struct drm_i915_private *dev_priv = dev->dev_private;
4104 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4105 int pipe = intel_crtc->pipe;
ee7b9f93 4106 u32 reg, temp;
2c07245f 4107
ab9412ba 4108 assert_pch_transcoder_disabled(dev_priv, pipe);
e7e164db 4109
1fbc0d78
DV
4110 if (IS_IVYBRIDGE(dev))
4111 ivybridge_update_fdi_bc_bifurcation(intel_crtc);
4112
cd986abb
DV
4113 /* Write the TU size bits before fdi link training, so that error
4114 * detection works. */
4115 I915_WRITE(FDI_RX_TUSIZE1(pipe),
4116 I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);
4117
c98e9dcf 4118 /* For PCH output, training FDI link */
674cf967 4119 dev_priv->display.fdi_link_train(crtc);
2c07245f 4120
3ad8a208
DV
4121 /* We need to program the right clock selection before writing the pixel
4122 * mutliplier into the DPLL. */
303b81e0 4123 if (HAS_PCH_CPT(dev)) {
ee7b9f93 4124 u32 sel;
4b645f14 4125
c98e9dcf 4126 temp = I915_READ(PCH_DPLL_SEL);
11887397
DV
4127 temp |= TRANS_DPLL_ENABLE(pipe);
4128 sel = TRANS_DPLLB_SEL(pipe);
6e3c9717 4129 if (intel_crtc->config->shared_dpll == DPLL_ID_PCH_PLL_B)
ee7b9f93
JB
4130 temp |= sel;
4131 else
4132 temp &= ~sel;
c98e9dcf 4133 I915_WRITE(PCH_DPLL_SEL, temp);
c98e9dcf 4134 }
5eddb70b 4135
3ad8a208
DV
4136 /* XXX: pch pll's can be enabled any time before we enable the PCH
4137 * transcoder, and we actually should do this to not upset any PCH
4138 * transcoder that already use the clock when we share it.
4139 *
4140 * Note that enable_shared_dpll tries to do the right thing, but
4141 * get_shared_dpll unconditionally resets the pll - we need that to have
4142 * the right LVDS enable sequence. */
85b3894f 4143 intel_enable_shared_dpll(intel_crtc);
3ad8a208 4144
d9b6cb56
JB
4145 /* set transcoder timing, panel must allow it */
4146 assert_panel_unlocked(dev_priv, pipe);
275f01b2 4147 ironlake_pch_transcoder_set_timings(intel_crtc, pipe);
8db9d77b 4148
303b81e0 4149 intel_fdi_normal_train(crtc);
5e84e1a4 4150
c98e9dcf 4151 /* For PCH DP, enable TRANS_DP_CTL */
6e3c9717 4152 if (HAS_PCH_CPT(dev) && intel_crtc->config->has_dp_encoder) {
dfd07d72 4153 u32 bpc = (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) >> 5;
5eddb70b
CW
4154 reg = TRANS_DP_CTL(pipe);
4155 temp = I915_READ(reg);
4156 temp &= ~(TRANS_DP_PORT_SEL_MASK |
220cad3c
EA
4157 TRANS_DP_SYNC_MASK |
4158 TRANS_DP_BPC_MASK);
e3ef4479 4159 temp |= TRANS_DP_OUTPUT_ENABLE;
9325c9f0 4160 temp |= bpc << 9; /* same format but at 11:9 */
c98e9dcf
JB
4161
4162 if (crtc->mode.flags & DRM_MODE_FLAG_PHSYNC)
5eddb70b 4163 temp |= TRANS_DP_HSYNC_ACTIVE_HIGH;
c98e9dcf 4164 if (crtc->mode.flags & DRM_MODE_FLAG_PVSYNC)
5eddb70b 4165 temp |= TRANS_DP_VSYNC_ACTIVE_HIGH;
c98e9dcf
JB
4166
4167 switch (intel_trans_dp_port_sel(crtc)) {
4168 case PCH_DP_B:
5eddb70b 4169 temp |= TRANS_DP_PORT_SEL_B;
c98e9dcf
JB
4170 break;
4171 case PCH_DP_C:
5eddb70b 4172 temp |= TRANS_DP_PORT_SEL_C;
c98e9dcf
JB
4173 break;
4174 case PCH_DP_D:
5eddb70b 4175 temp |= TRANS_DP_PORT_SEL_D;
c98e9dcf
JB
4176 break;
4177 default:
e95d41e1 4178 BUG();
32f9d658 4179 }
2c07245f 4180
5eddb70b 4181 I915_WRITE(reg, temp);
6be4a607 4182 }
b52eb4dc 4183
b8a4f404 4184 ironlake_enable_pch_transcoder(dev_priv, pipe);
f67a559d
JB
4185}
4186
1507e5bd
PZ
4187static void lpt_pch_enable(struct drm_crtc *crtc)
4188{
4189 struct drm_device *dev = crtc->dev;
4190 struct drm_i915_private *dev_priv = dev->dev_private;
4191 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6e3c9717 4192 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
1507e5bd 4193
ab9412ba 4194 assert_pch_transcoder_disabled(dev_priv, TRANSCODER_A);
1507e5bd 4195
8c52b5e8 4196 lpt_program_iclkip(crtc);
1507e5bd 4197
0540e488 4198 /* Set transcoder timing. */
275f01b2 4199 ironlake_pch_transcoder_set_timings(intel_crtc, PIPE_A);
1507e5bd 4200
937bb610 4201 lpt_enable_pch_transcoder(dev_priv, cpu_transcoder);
f67a559d
JB
4202}
4203
190f68c5
ACO
4204struct intel_shared_dpll *intel_get_shared_dpll(struct intel_crtc *crtc,
4205 struct intel_crtc_state *crtc_state)
ee7b9f93 4206{
e2b78267 4207 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
8bd31e67 4208 struct intel_shared_dpll *pll;
de419ab6 4209 struct intel_shared_dpll_config *shared_dpll;
e2b78267 4210 enum intel_dpll_id i;
ee7b9f93 4211
de419ab6
ML
4212 shared_dpll = intel_atomic_get_shared_dpll_state(crtc_state->base.state);
4213
98b6bd99
DV
4214 if (HAS_PCH_IBX(dev_priv->dev)) {
4215 /* Ironlake PCH has a fixed PLL->PCH pipe mapping. */
d94ab068 4216 i = (enum intel_dpll_id) crtc->pipe;
e72f9fbf 4217 pll = &dev_priv->shared_dplls[i];
98b6bd99 4218
46edb027
DV
4219 DRM_DEBUG_KMS("CRTC:%d using pre-allocated %s\n",
4220 crtc->base.base.id, pll->name);
98b6bd99 4221
de419ab6 4222 WARN_ON(shared_dpll[i].crtc_mask);
f2a69f44 4223
98b6bd99
DV
4224 goto found;
4225 }
4226
bcddf610
S
4227 if (IS_BROXTON(dev_priv->dev)) {
4228 /* PLL is attached to port in bxt */
4229 struct intel_encoder *encoder;
4230 struct intel_digital_port *intel_dig_port;
4231
4232 encoder = intel_ddi_get_crtc_new_encoder(crtc_state);
4233 if (WARN_ON(!encoder))
4234 return NULL;
4235
4236 intel_dig_port = enc_to_dig_port(&encoder->base);
4237 /* 1:1 mapping between ports and PLLs */
4238 i = (enum intel_dpll_id)intel_dig_port->port;
4239 pll = &dev_priv->shared_dplls[i];
4240 DRM_DEBUG_KMS("CRTC:%d using pre-allocated %s\n",
4241 crtc->base.base.id, pll->name);
de419ab6 4242 WARN_ON(shared_dpll[i].crtc_mask);
bcddf610
S
4243
4244 goto found;
4245 }
4246
e72f9fbf
DV
4247 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
4248 pll = &dev_priv->shared_dplls[i];
ee7b9f93
JB
4249
4250 /* Only want to check enabled timings first */
de419ab6 4251 if (shared_dpll[i].crtc_mask == 0)
ee7b9f93
JB
4252 continue;
4253
190f68c5 4254 if (memcmp(&crtc_state->dpll_hw_state,
de419ab6
ML
4255 &shared_dpll[i].hw_state,
4256 sizeof(crtc_state->dpll_hw_state)) == 0) {
8bd31e67 4257 DRM_DEBUG_KMS("CRTC:%d sharing existing %s (crtc mask 0x%08x, ative %d)\n",
1e6f2ddc 4258 crtc->base.base.id, pll->name,
de419ab6 4259 shared_dpll[i].crtc_mask,
8bd31e67 4260 pll->active);
ee7b9f93
JB
4261 goto found;
4262 }
4263 }
4264
4265 /* Ok no matching timings, maybe there's a free one? */
e72f9fbf
DV
4266 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
4267 pll = &dev_priv->shared_dplls[i];
de419ab6 4268 if (shared_dpll[i].crtc_mask == 0) {
46edb027
DV
4269 DRM_DEBUG_KMS("CRTC:%d allocated %s\n",
4270 crtc->base.base.id, pll->name);
ee7b9f93
JB
4271 goto found;
4272 }
4273 }
4274
4275 return NULL;
4276
4277found:
de419ab6
ML
4278 if (shared_dpll[i].crtc_mask == 0)
4279 shared_dpll[i].hw_state =
4280 crtc_state->dpll_hw_state;
f2a69f44 4281
190f68c5 4282 crtc_state->shared_dpll = i;
46edb027
DV
4283 DRM_DEBUG_DRIVER("using %s for pipe %c\n", pll->name,
4284 pipe_name(crtc->pipe));
ee7b9f93 4285
de419ab6 4286 shared_dpll[i].crtc_mask |= 1 << crtc->pipe;
e04c7350 4287
ee7b9f93
JB
4288 return pll;
4289}
4290
de419ab6 4291static void intel_shared_dpll_commit(struct drm_atomic_state *state)
8bd31e67 4292{
de419ab6
ML
4293 struct drm_i915_private *dev_priv = to_i915(state->dev);
4294 struct intel_shared_dpll_config *shared_dpll;
8bd31e67
ACO
4295 struct intel_shared_dpll *pll;
4296 enum intel_dpll_id i;
4297
de419ab6
ML
4298 if (!to_intel_atomic_state(state)->dpll_set)
4299 return;
8bd31e67 4300
de419ab6 4301 shared_dpll = to_intel_atomic_state(state)->shared_dpll;
8bd31e67
ACO
4302 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
4303 pll = &dev_priv->shared_dplls[i];
de419ab6 4304 pll->config = shared_dpll[i];
8bd31e67
ACO
4305 }
4306}
4307
a1520318 4308static void cpt_verify_modeset(struct drm_device *dev, int pipe)
d4270e57
JB
4309{
4310 struct drm_i915_private *dev_priv = dev->dev_private;
23670b32 4311 int dslreg = PIPEDSL(pipe);
d4270e57
JB
4312 u32 temp;
4313
4314 temp = I915_READ(dslreg);
4315 udelay(500);
4316 if (wait_for(I915_READ(dslreg) != temp, 5)) {
d4270e57 4317 if (wait_for(I915_READ(dslreg) != temp, 5))
84f44ce7 4318 DRM_ERROR("mode set failed: pipe %c stuck\n", pipe_name(pipe));
d4270e57
JB
4319 }
4320}
4321
86adf9d7
ML
4322static int
4323skl_update_scaler(struct intel_crtc_state *crtc_state, bool force_detach,
4324 unsigned scaler_user, int *scaler_id, unsigned int rotation,
4325 int src_w, int src_h, int dst_w, int dst_h)
a1b2278e 4326{
86adf9d7
ML
4327 struct intel_crtc_scaler_state *scaler_state =
4328 &crtc_state->scaler_state;
4329 struct intel_crtc *intel_crtc =
4330 to_intel_crtc(crtc_state->base.crtc);
a1b2278e 4331 int need_scaling;
6156a456
CK
4332
4333 need_scaling = intel_rotation_90_or_270(rotation) ?
4334 (src_h != dst_w || src_w != dst_h):
4335 (src_w != dst_w || src_h != dst_h);
a1b2278e
CK
4336
4337 /*
4338 * if plane is being disabled or scaler is no more required or force detach
4339 * - free scaler binded to this plane/crtc
4340 * - in order to do this, update crtc->scaler_usage
4341 *
4342 * Here scaler state in crtc_state is set free so that
4343 * scaler can be assigned to other user. Actual register
4344 * update to free the scaler is done in plane/panel-fit programming.
4345 * For this purpose crtc/plane_state->scaler_id isn't reset here.
4346 */
86adf9d7 4347 if (force_detach || !need_scaling) {
a1b2278e 4348 if (*scaler_id >= 0) {
86adf9d7 4349 scaler_state->scaler_users &= ~(1 << scaler_user);
a1b2278e
CK
4350 scaler_state->scalers[*scaler_id].in_use = 0;
4351
86adf9d7
ML
4352 DRM_DEBUG_KMS("scaler_user index %u.%u: "
4353 "Staged freeing scaler id %d scaler_users = 0x%x\n",
4354 intel_crtc->pipe, scaler_user, *scaler_id,
a1b2278e
CK
4355 scaler_state->scaler_users);
4356 *scaler_id = -1;
4357 }
4358 return 0;
4359 }
4360
4361 /* range checks */
4362 if (src_w < SKL_MIN_SRC_W || src_h < SKL_MIN_SRC_H ||
4363 dst_w < SKL_MIN_DST_W || dst_h < SKL_MIN_DST_H ||
4364
4365 src_w > SKL_MAX_SRC_W || src_h > SKL_MAX_SRC_H ||
4366 dst_w > SKL_MAX_DST_W || dst_h > SKL_MAX_DST_H) {
86adf9d7 4367 DRM_DEBUG_KMS("scaler_user index %u.%u: src %ux%u dst %ux%u "
a1b2278e 4368 "size is out of scaler range\n",
86adf9d7 4369 intel_crtc->pipe, scaler_user, src_w, src_h, dst_w, dst_h);
a1b2278e
CK
4370 return -EINVAL;
4371 }
4372
86adf9d7
ML
4373 /* mark this plane as a scaler user in crtc_state */
4374 scaler_state->scaler_users |= (1 << scaler_user);
4375 DRM_DEBUG_KMS("scaler_user index %u.%u: "
4376 "staged scaling request for %ux%u->%ux%u scaler_users = 0x%x\n",
4377 intel_crtc->pipe, scaler_user, src_w, src_h, dst_w, dst_h,
4378 scaler_state->scaler_users);
4379
4380 return 0;
4381}
4382
4383/**
4384 * skl_update_scaler_crtc - Stages update to scaler state for a given crtc.
4385 *
4386 * @state: crtc's scaler state
86adf9d7
ML
4387 *
4388 * Return
4389 * 0 - scaler_usage updated successfully
4390 * error - requested scaling cannot be supported or other error condition
4391 */
e435d6e5 4392int skl_update_scaler_crtc(struct intel_crtc_state *state)
86adf9d7
ML
4393{
4394 struct intel_crtc *intel_crtc = to_intel_crtc(state->base.crtc);
4395 struct drm_display_mode *adjusted_mode =
4396 &state->base.adjusted_mode;
4397
4398 DRM_DEBUG_KMS("Updating scaler for [CRTC:%i] scaler_user index %u.%u\n",
4399 intel_crtc->base.base.id, intel_crtc->pipe, SKL_CRTC_INDEX);
4400
e435d6e5 4401 return skl_update_scaler(state, !state->base.active, SKL_CRTC_INDEX,
86adf9d7
ML
4402 &state->scaler_state.scaler_id, DRM_ROTATE_0,
4403 state->pipe_src_w, state->pipe_src_h,
8c6cda29 4404 adjusted_mode->hdisplay, adjusted_mode->vdisplay);
86adf9d7
ML
4405}
4406
4407/**
4408 * skl_update_scaler_plane - Stages update to scaler state for a given plane.
4409 *
4410 * @state: crtc's scaler state
86adf9d7
ML
4411 * @plane_state: atomic plane state to update
4412 *
4413 * Return
4414 * 0 - scaler_usage updated successfully
4415 * error - requested scaling cannot be supported or other error condition
4416 */
da20eabd
ML
4417static int skl_update_scaler_plane(struct intel_crtc_state *crtc_state,
4418 struct intel_plane_state *plane_state)
86adf9d7
ML
4419{
4420
4421 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
da20eabd
ML
4422 struct intel_plane *intel_plane =
4423 to_intel_plane(plane_state->base.plane);
86adf9d7
ML
4424 struct drm_framebuffer *fb = plane_state->base.fb;
4425 int ret;
4426
4427 bool force_detach = !fb || !plane_state->visible;
4428
4429 DRM_DEBUG_KMS("Updating scaler for [PLANE:%d] scaler_user index %u.%u\n",
4430 intel_plane->base.base.id, intel_crtc->pipe,
4431 drm_plane_index(&intel_plane->base));
4432
4433 ret = skl_update_scaler(crtc_state, force_detach,
4434 drm_plane_index(&intel_plane->base),
4435 &plane_state->scaler_id,
4436 plane_state->base.rotation,
4437 drm_rect_width(&plane_state->src) >> 16,
4438 drm_rect_height(&plane_state->src) >> 16,
4439 drm_rect_width(&plane_state->dst),
4440 drm_rect_height(&plane_state->dst));
4441
4442 if (ret || plane_state->scaler_id < 0)
4443 return ret;
4444
a1b2278e 4445 /* check colorkey */
818ed961 4446 if (plane_state->ckey.flags != I915_SET_COLORKEY_NONE) {
86adf9d7 4447 DRM_DEBUG_KMS("[PLANE:%d] scaling with color key not allowed",
818ed961 4448 intel_plane->base.base.id);
a1b2278e
CK
4449 return -EINVAL;
4450 }
4451
4452 /* Check src format */
86adf9d7
ML
4453 switch (fb->pixel_format) {
4454 case DRM_FORMAT_RGB565:
4455 case DRM_FORMAT_XBGR8888:
4456 case DRM_FORMAT_XRGB8888:
4457 case DRM_FORMAT_ABGR8888:
4458 case DRM_FORMAT_ARGB8888:
4459 case DRM_FORMAT_XRGB2101010:
4460 case DRM_FORMAT_XBGR2101010:
4461 case DRM_FORMAT_YUYV:
4462 case DRM_FORMAT_YVYU:
4463 case DRM_FORMAT_UYVY:
4464 case DRM_FORMAT_VYUY:
4465 break;
4466 default:
4467 DRM_DEBUG_KMS("[PLANE:%d] FB:%d unsupported scaling format 0x%x\n",
4468 intel_plane->base.base.id, fb->base.id, fb->pixel_format);
4469 return -EINVAL;
a1b2278e
CK
4470 }
4471
a1b2278e
CK
4472 return 0;
4473}
4474
e435d6e5
ML
4475static void skylake_scaler_disable(struct intel_crtc *crtc)
4476{
4477 int i;
4478
4479 for (i = 0; i < crtc->num_scalers; i++)
4480 skl_detach_scaler(crtc, i);
4481}
4482
4483static void skylake_pfit_enable(struct intel_crtc *crtc)
bd2e244f
JB
4484{
4485 struct drm_device *dev = crtc->base.dev;
4486 struct drm_i915_private *dev_priv = dev->dev_private;
4487 int pipe = crtc->pipe;
a1b2278e
CK
4488 struct intel_crtc_scaler_state *scaler_state =
4489 &crtc->config->scaler_state;
4490
4491 DRM_DEBUG_KMS("for crtc_state = %p\n", crtc->config);
4492
6e3c9717 4493 if (crtc->config->pch_pfit.enabled) {
a1b2278e
CK
4494 int id;
4495
4496 if (WARN_ON(crtc->config->scaler_state.scaler_id < 0)) {
4497 DRM_ERROR("Requesting pfit without getting a scaler first\n");
4498 return;
4499 }
4500
4501 id = scaler_state->scaler_id;
4502 I915_WRITE(SKL_PS_CTRL(pipe, id), PS_SCALER_EN |
4503 PS_FILTER_MEDIUM | scaler_state->scalers[id].mode);
4504 I915_WRITE(SKL_PS_WIN_POS(pipe, id), crtc->config->pch_pfit.pos);
4505 I915_WRITE(SKL_PS_WIN_SZ(pipe, id), crtc->config->pch_pfit.size);
4506
4507 DRM_DEBUG_KMS("for crtc_state = %p scaler_id = %d\n", crtc->config, id);
bd2e244f
JB
4508 }
4509}
4510
b074cec8
JB
4511static void ironlake_pfit_enable(struct intel_crtc *crtc)
4512{
4513 struct drm_device *dev = crtc->base.dev;
4514 struct drm_i915_private *dev_priv = dev->dev_private;
4515 int pipe = crtc->pipe;
4516
6e3c9717 4517 if (crtc->config->pch_pfit.enabled) {
b074cec8
JB
4518 /* Force use of hard-coded filter coefficients
4519 * as some pre-programmed values are broken,
4520 * e.g. x201.
4521 */
4522 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
4523 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3 |
4524 PF_PIPE_SEL_IVB(pipe));
4525 else
4526 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3);
6e3c9717
ACO
4527 I915_WRITE(PF_WIN_POS(pipe), crtc->config->pch_pfit.pos);
4528 I915_WRITE(PF_WIN_SZ(pipe), crtc->config->pch_pfit.size);
d4270e57
JB
4529 }
4530}
4531
20bc8673 4532void hsw_enable_ips(struct intel_crtc *crtc)
d77e4531 4533{
cea165c3
VS
4534 struct drm_device *dev = crtc->base.dev;
4535 struct drm_i915_private *dev_priv = dev->dev_private;
d77e4531 4536
6e3c9717 4537 if (!crtc->config->ips_enabled)
d77e4531
PZ
4538 return;
4539
cea165c3
VS
4540 /* We can only enable IPS after we enable a plane and wait for a vblank */
4541 intel_wait_for_vblank(dev, crtc->pipe);
4542
d77e4531 4543 assert_plane_enabled(dev_priv, crtc->plane);
cea165c3 4544 if (IS_BROADWELL(dev)) {
2a114cc1
BW
4545 mutex_lock(&dev_priv->rps.hw_lock);
4546 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0xc0000000));
4547 mutex_unlock(&dev_priv->rps.hw_lock);
4548 /* Quoting Art Runyan: "its not safe to expect any particular
4549 * value in IPS_CTL bit 31 after enabling IPS through the
e59150dc
JB
4550 * mailbox." Moreover, the mailbox may return a bogus state,
4551 * so we need to just enable it and continue on.
2a114cc1
BW
4552 */
4553 } else {
4554 I915_WRITE(IPS_CTL, IPS_ENABLE);
4555 /* The bit only becomes 1 in the next vblank, so this wait here
4556 * is essentially intel_wait_for_vblank. If we don't have this
4557 * and don't wait for vblanks until the end of crtc_enable, then
4558 * the HW state readout code will complain that the expected
4559 * IPS_CTL value is not the one we read. */
4560 if (wait_for(I915_READ_NOTRACE(IPS_CTL) & IPS_ENABLE, 50))
4561 DRM_ERROR("Timed out waiting for IPS enable\n");
4562 }
d77e4531
PZ
4563}
4564
20bc8673 4565void hsw_disable_ips(struct intel_crtc *crtc)
d77e4531
PZ
4566{
4567 struct drm_device *dev = crtc->base.dev;
4568 struct drm_i915_private *dev_priv = dev->dev_private;
4569
6e3c9717 4570 if (!crtc->config->ips_enabled)
d77e4531
PZ
4571 return;
4572
4573 assert_plane_enabled(dev_priv, crtc->plane);
23d0b130 4574 if (IS_BROADWELL(dev)) {
2a114cc1
BW
4575 mutex_lock(&dev_priv->rps.hw_lock);
4576 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0));
4577 mutex_unlock(&dev_priv->rps.hw_lock);
23d0b130
BW
4578 /* wait for pcode to finish disabling IPS, which may take up to 42ms */
4579 if (wait_for((I915_READ(IPS_CTL) & IPS_ENABLE) == 0, 42))
4580 DRM_ERROR("Timed out waiting for IPS disable\n");
e59150dc 4581 } else {
2a114cc1 4582 I915_WRITE(IPS_CTL, 0);
e59150dc
JB
4583 POSTING_READ(IPS_CTL);
4584 }
d77e4531
PZ
4585
4586 /* We need to wait for a vblank before we can disable the plane. */
4587 intel_wait_for_vblank(dev, crtc->pipe);
4588}
4589
4590/** Loads the palette/gamma unit for the CRTC with the prepared values */
4591static void intel_crtc_load_lut(struct drm_crtc *crtc)
4592{
4593 struct drm_device *dev = crtc->dev;
4594 struct drm_i915_private *dev_priv = dev->dev_private;
4595 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4596 enum pipe pipe = intel_crtc->pipe;
4597 int palreg = PALETTE(pipe);
4598 int i;
4599 bool reenable_ips = false;
4600
4601 /* The clocks have to be on to load the palette. */
53d9f4e9 4602 if (!crtc->state->active)
d77e4531
PZ
4603 return;
4604
50360403 4605 if (HAS_GMCH_DISPLAY(dev_priv->dev)) {
409ee761 4606 if (intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_DSI))
d77e4531
PZ
4607 assert_dsi_pll_enabled(dev_priv);
4608 else
4609 assert_pll_enabled(dev_priv, pipe);
4610 }
4611
4612 /* use legacy palette for Ironlake */
7a1db49a 4613 if (!HAS_GMCH_DISPLAY(dev))
d77e4531
PZ
4614 palreg = LGC_PALETTE(pipe);
4615
4616 /* Workaround : Do not read or write the pipe palette/gamma data while
4617 * GAMMA_MODE is configured for split gamma and IPS_CTL has IPS enabled.
4618 */
6e3c9717 4619 if (IS_HASWELL(dev) && intel_crtc->config->ips_enabled &&
d77e4531
PZ
4620 ((I915_READ(GAMMA_MODE(pipe)) & GAMMA_MODE_MODE_MASK) ==
4621 GAMMA_MODE_MODE_SPLIT)) {
4622 hsw_disable_ips(intel_crtc);
4623 reenable_ips = true;
4624 }
4625
4626 for (i = 0; i < 256; i++) {
4627 I915_WRITE(palreg + 4 * i,
4628 (intel_crtc->lut_r[i] << 16) |
4629 (intel_crtc->lut_g[i] << 8) |
4630 intel_crtc->lut_b[i]);
4631 }
4632
4633 if (reenable_ips)
4634 hsw_enable_ips(intel_crtc);
4635}
4636
7cac945f 4637static void intel_crtc_dpms_overlay_disable(struct intel_crtc *intel_crtc)
d3eedb1a 4638{
7cac945f 4639 if (intel_crtc->overlay) {
d3eedb1a
VS
4640 struct drm_device *dev = intel_crtc->base.dev;
4641 struct drm_i915_private *dev_priv = dev->dev_private;
4642
4643 mutex_lock(&dev->struct_mutex);
4644 dev_priv->mm.interruptible = false;
4645 (void) intel_overlay_switch_off(intel_crtc->overlay);
4646 dev_priv->mm.interruptible = true;
4647 mutex_unlock(&dev->struct_mutex);
4648 }
4649
4650 /* Let userspace switch the overlay on again. In most cases userspace
4651 * has to recompute where to put it anyway.
4652 */
4653}
4654
87d4300a
ML
4655/**
4656 * intel_post_enable_primary - Perform operations after enabling primary plane
4657 * @crtc: the CRTC whose primary plane was just enabled
4658 *
4659 * Performs potentially sleeping operations that must be done after the primary
4660 * plane is enabled, such as updating FBC and IPS. Note that this may be
4661 * called due to an explicit primary plane update, or due to an implicit
4662 * re-enable that is caused when a sprite plane is updated to no longer
4663 * completely hide the primary plane.
4664 */
4665static void
4666intel_post_enable_primary(struct drm_crtc *crtc)
a5c4d7bc
VS
4667{
4668 struct drm_device *dev = crtc->dev;
87d4300a 4669 struct drm_i915_private *dev_priv = dev->dev_private;
a5c4d7bc
VS
4670 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4671 int pipe = intel_crtc->pipe;
a5c4d7bc 4672
87d4300a
ML
4673 /*
4674 * BDW signals flip done immediately if the plane
4675 * is disabled, even if the plane enable is already
4676 * armed to occur at the next vblank :(
4677 */
4678 if (IS_BROADWELL(dev))
4679 intel_wait_for_vblank(dev, pipe);
a5c4d7bc 4680
87d4300a
ML
4681 /*
4682 * FIXME IPS should be fine as long as one plane is
4683 * enabled, but in practice it seems to have problems
4684 * when going from primary only to sprite only and vice
4685 * versa.
4686 */
a5c4d7bc
VS
4687 hsw_enable_ips(intel_crtc);
4688
f99d7069 4689 /*
87d4300a
ML
4690 * Gen2 reports pipe underruns whenever all planes are disabled.
4691 * So don't enable underrun reporting before at least some planes
4692 * are enabled.
4693 * FIXME: Need to fix the logic to work when we turn off all planes
4694 * but leave the pipe running.
f99d7069 4695 */
87d4300a
ML
4696 if (IS_GEN2(dev))
4697 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4698
4699 /* Underruns don't raise interrupts, so check manually. */
4700 if (HAS_GMCH_DISPLAY(dev))
4701 i9xx_check_fifo_underruns(dev_priv);
a5c4d7bc
VS
4702}
4703
87d4300a
ML
4704/**
4705 * intel_pre_disable_primary - Perform operations before disabling primary plane
4706 * @crtc: the CRTC whose primary plane is to be disabled
4707 *
4708 * Performs potentially sleeping operations that must be done before the
4709 * primary plane is disabled, such as updating FBC and IPS. Note that this may
4710 * be called due to an explicit primary plane update, or due to an implicit
4711 * disable that is caused when a sprite plane completely hides the primary
4712 * plane.
4713 */
4714static void
4715intel_pre_disable_primary(struct drm_crtc *crtc)
a5c4d7bc
VS
4716{
4717 struct drm_device *dev = crtc->dev;
4718 struct drm_i915_private *dev_priv = dev->dev_private;
4719 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4720 int pipe = intel_crtc->pipe;
a5c4d7bc 4721
87d4300a
ML
4722 /*
4723 * Gen2 reports pipe underruns whenever all planes are disabled.
4724 * So diasble underrun reporting before all the planes get disabled.
4725 * FIXME: Need to fix the logic to work when we turn off all planes
4726 * but leave the pipe running.
4727 */
4728 if (IS_GEN2(dev))
4729 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
a5c4d7bc 4730
87d4300a
ML
4731 /*
4732 * Vblank time updates from the shadow to live plane control register
4733 * are blocked if the memory self-refresh mode is active at that
4734 * moment. So to make sure the plane gets truly disabled, disable
4735 * first the self-refresh mode. The self-refresh enable bit in turn
4736 * will be checked/applied by the HW only at the next frame start
4737 * event which is after the vblank start event, so we need to have a
4738 * wait-for-vblank between disabling the plane and the pipe.
4739 */
262cd2e1 4740 if (HAS_GMCH_DISPLAY(dev)) {
87d4300a 4741 intel_set_memory_cxsr(dev_priv, false);
262cd2e1
VS
4742 dev_priv->wm.vlv.cxsr = false;
4743 intel_wait_for_vblank(dev, pipe);
4744 }
87d4300a 4745
87d4300a
ML
4746 /*
4747 * FIXME IPS should be fine as long as one plane is
4748 * enabled, but in practice it seems to have problems
4749 * when going from primary only to sprite only and vice
4750 * versa.
4751 */
a5c4d7bc 4752 hsw_disable_ips(intel_crtc);
87d4300a
ML
4753}
4754
ac21b225
ML
4755static void intel_post_plane_update(struct intel_crtc *crtc)
4756{
4757 struct intel_crtc_atomic_commit *atomic = &crtc->atomic;
4758 struct drm_device *dev = crtc->base.dev;
7733b49b 4759 struct drm_i915_private *dev_priv = dev->dev_private;
ac21b225
ML
4760 struct drm_plane *plane;
4761
4762 if (atomic->wait_vblank)
4763 intel_wait_for_vblank(dev, crtc->pipe);
4764
4765 intel_frontbuffer_flip(dev, atomic->fb_bits);
4766
852eb00d
VS
4767 if (atomic->disable_cxsr)
4768 crtc->wm.cxsr_allowed = true;
4769
f015c551
VS
4770 if (crtc->atomic.update_wm_post)
4771 intel_update_watermarks(&crtc->base);
4772
c80ac854 4773 if (atomic->update_fbc)
7733b49b 4774 intel_fbc_update(dev_priv);
ac21b225
ML
4775
4776 if (atomic->post_enable_primary)
4777 intel_post_enable_primary(&crtc->base);
4778
4779 drm_for_each_plane_mask(plane, dev, atomic->update_sprite_watermarks)
4780 intel_update_sprite_watermarks(plane, &crtc->base,
4781 0, 0, 0, false, false);
4782
4783 memset(atomic, 0, sizeof(*atomic));
4784}
4785
4786static void intel_pre_plane_update(struct intel_crtc *crtc)
4787{
4788 struct drm_device *dev = crtc->base.dev;
eddfcbcd 4789 struct drm_i915_private *dev_priv = dev->dev_private;
ac21b225
ML
4790 struct intel_crtc_atomic_commit *atomic = &crtc->atomic;
4791 struct drm_plane *p;
4792
4793 /* Track fb's for any planes being disabled */
ac21b225
ML
4794 drm_for_each_plane_mask(p, dev, atomic->disabled_planes) {
4795 struct intel_plane *plane = to_intel_plane(p);
ac21b225
ML
4796
4797 mutex_lock(&dev->struct_mutex);
a9ff8714
VS
4798 i915_gem_track_fb(intel_fb_obj(plane->base.fb), NULL,
4799 plane->frontbuffer_bit);
ac21b225
ML
4800 mutex_unlock(&dev->struct_mutex);
4801 }
4802
4803 if (atomic->wait_for_flips)
4804 intel_crtc_wait_for_pending_flips(&crtc->base);
4805
c80ac854 4806 if (atomic->disable_fbc)
25ad93fd 4807 intel_fbc_disable_crtc(crtc);
ac21b225 4808
066cf55b
RV
4809 if (crtc->atomic.disable_ips)
4810 hsw_disable_ips(crtc);
4811
ac21b225
ML
4812 if (atomic->pre_disable_primary)
4813 intel_pre_disable_primary(&crtc->base);
852eb00d
VS
4814
4815 if (atomic->disable_cxsr) {
4816 crtc->wm.cxsr_allowed = false;
4817 intel_set_memory_cxsr(dev_priv, false);
4818 }
ac21b225
ML
4819}
4820
d032ffa0 4821static void intel_crtc_disable_planes(struct drm_crtc *crtc, unsigned plane_mask)
87d4300a
ML
4822{
4823 struct drm_device *dev = crtc->dev;
4824 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
d032ffa0 4825 struct drm_plane *p;
87d4300a
ML
4826 int pipe = intel_crtc->pipe;
4827
7cac945f 4828 intel_crtc_dpms_overlay_disable(intel_crtc);
27321ae8 4829
d032ffa0
ML
4830 drm_for_each_plane_mask(p, dev, plane_mask)
4831 to_intel_plane(p)->disable_plane(p, crtc);
f98551ae 4832
f99d7069
DV
4833 /*
4834 * FIXME: Once we grow proper nuclear flip support out of this we need
4835 * to compute the mask of flip planes precisely. For the time being
4836 * consider this a flip to a NULL plane.
4837 */
4838 intel_frontbuffer_flip(dev, INTEL_FRONTBUFFER_ALL_MASK(pipe));
a5c4d7bc
VS
4839}
4840
f67a559d
JB
4841static void ironlake_crtc_enable(struct drm_crtc *crtc)
4842{
4843 struct drm_device *dev = crtc->dev;
4844 struct drm_i915_private *dev_priv = dev->dev_private;
4845 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
ef9c3aee 4846 struct intel_encoder *encoder;
f67a559d 4847 int pipe = intel_crtc->pipe;
f67a559d 4848
53d9f4e9 4849 if (WARN_ON(intel_crtc->active))
f67a559d
JB
4850 return;
4851
6e3c9717 4852 if (intel_crtc->config->has_pch_encoder)
b14b1055
DV
4853 intel_prepare_shared_dpll(intel_crtc);
4854
6e3c9717 4855 if (intel_crtc->config->has_dp_encoder)
fe3cd48d 4856 intel_dp_set_m_n(intel_crtc, M1_N1);
29407aab
DV
4857
4858 intel_set_pipe_timings(intel_crtc);
4859
6e3c9717 4860 if (intel_crtc->config->has_pch_encoder) {
29407aab 4861 intel_cpu_transcoder_set_m_n(intel_crtc,
6e3c9717 4862 &intel_crtc->config->fdi_m_n, NULL);
29407aab
DV
4863 }
4864
4865 ironlake_set_pipeconf(crtc);
4866
f67a559d 4867 intel_crtc->active = true;
8664281b 4868
a72e4c9f
DV
4869 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4870 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, true);
8664281b 4871
f6736a1a 4872 for_each_encoder_on_crtc(dev, crtc, encoder)
952735ee
DV
4873 if (encoder->pre_enable)
4874 encoder->pre_enable(encoder);
f67a559d 4875
6e3c9717 4876 if (intel_crtc->config->has_pch_encoder) {
fff367c7
DV
4877 /* Note: FDI PLL enabling _must_ be done before we enable the
4878 * cpu pipes, hence this is separate from all the other fdi/pch
4879 * enabling. */
88cefb6c 4880 ironlake_fdi_pll_enable(intel_crtc);
46b6f814
DV
4881 } else {
4882 assert_fdi_tx_disabled(dev_priv, pipe);
4883 assert_fdi_rx_disabled(dev_priv, pipe);
4884 }
f67a559d 4885
b074cec8 4886 ironlake_pfit_enable(intel_crtc);
f67a559d 4887
9c54c0dd
JB
4888 /*
4889 * On ILK+ LUT must be loaded before the pipe is running but with
4890 * clocks enabled
4891 */
4892 intel_crtc_load_lut(crtc);
4893
f37fcc2a 4894 intel_update_watermarks(crtc);
e1fdc473 4895 intel_enable_pipe(intel_crtc);
f67a559d 4896
6e3c9717 4897 if (intel_crtc->config->has_pch_encoder)
f67a559d 4898 ironlake_pch_enable(crtc);
c98e9dcf 4899
f9b61ff6
DV
4900 assert_vblank_disabled(crtc);
4901 drm_crtc_vblank_on(crtc);
4902
fa5c73b1
DV
4903 for_each_encoder_on_crtc(dev, crtc, encoder)
4904 encoder->enable(encoder);
61b77ddd
DV
4905
4906 if (HAS_PCH_CPT(dev))
a1520318 4907 cpt_verify_modeset(dev, intel_crtc->pipe);
6be4a607
JB
4908}
4909
42db64ef
PZ
4910/* IPS only exists on ULT machines and is tied to pipe A. */
4911static bool hsw_crtc_supports_ips(struct intel_crtc *crtc)
4912{
f5adf94e 4913 return HAS_IPS(crtc->base.dev) && crtc->pipe == PIPE_A;
42db64ef
PZ
4914}
4915
4f771f10
PZ
4916static void haswell_crtc_enable(struct drm_crtc *crtc)
4917{
4918 struct drm_device *dev = crtc->dev;
4919 struct drm_i915_private *dev_priv = dev->dev_private;
4920 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4921 struct intel_encoder *encoder;
99d736a2
ML
4922 int pipe = intel_crtc->pipe, hsw_workaround_pipe;
4923 struct intel_crtc_state *pipe_config =
4924 to_intel_crtc_state(crtc->state);
4f771f10 4925
53d9f4e9 4926 if (WARN_ON(intel_crtc->active))
4f771f10
PZ
4927 return;
4928
df8ad70c
DV
4929 if (intel_crtc_to_shared_dpll(intel_crtc))
4930 intel_enable_shared_dpll(intel_crtc);
4931
6e3c9717 4932 if (intel_crtc->config->has_dp_encoder)
fe3cd48d 4933 intel_dp_set_m_n(intel_crtc, M1_N1);
229fca97
DV
4934
4935 intel_set_pipe_timings(intel_crtc);
4936
6e3c9717
ACO
4937 if (intel_crtc->config->cpu_transcoder != TRANSCODER_EDP) {
4938 I915_WRITE(PIPE_MULT(intel_crtc->config->cpu_transcoder),
4939 intel_crtc->config->pixel_multiplier - 1);
ebb69c95
CT
4940 }
4941
6e3c9717 4942 if (intel_crtc->config->has_pch_encoder) {
229fca97 4943 intel_cpu_transcoder_set_m_n(intel_crtc,
6e3c9717 4944 &intel_crtc->config->fdi_m_n, NULL);
229fca97
DV
4945 }
4946
4947 haswell_set_pipeconf(crtc);
4948
4949 intel_set_pipe_csc(crtc);
4950
4f771f10 4951 intel_crtc->active = true;
8664281b 4952
a72e4c9f 4953 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4f771f10
PZ
4954 for_each_encoder_on_crtc(dev, crtc, encoder)
4955 if (encoder->pre_enable)
4956 encoder->pre_enable(encoder);
4957
6e3c9717 4958 if (intel_crtc->config->has_pch_encoder) {
a72e4c9f
DV
4959 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
4960 true);
4fe9467d
ID
4961 dev_priv->display.fdi_link_train(crtc);
4962 }
4963
1f544388 4964 intel_ddi_enable_pipe_clock(intel_crtc);
4f771f10 4965
1c132b44 4966 if (INTEL_INFO(dev)->gen >= 9)
e435d6e5 4967 skylake_pfit_enable(intel_crtc);
ff6d9f55 4968 else
1c132b44 4969 ironlake_pfit_enable(intel_crtc);
4f771f10
PZ
4970
4971 /*
4972 * On ILK+ LUT must be loaded before the pipe is running but with
4973 * clocks enabled
4974 */
4975 intel_crtc_load_lut(crtc);
4976
1f544388 4977 intel_ddi_set_pipe_settings(crtc);
8228c251 4978 intel_ddi_enable_transcoder_func(crtc);
4f771f10 4979
f37fcc2a 4980 intel_update_watermarks(crtc);
e1fdc473 4981 intel_enable_pipe(intel_crtc);
42db64ef 4982
6e3c9717 4983 if (intel_crtc->config->has_pch_encoder)
1507e5bd 4984 lpt_pch_enable(crtc);
4f771f10 4985
6e3c9717 4986 if (intel_crtc->config->dp_encoder_is_mst)
0e32b39c
DA
4987 intel_ddi_set_vc_payload_alloc(crtc, true);
4988
f9b61ff6
DV
4989 assert_vblank_disabled(crtc);
4990 drm_crtc_vblank_on(crtc);
4991
8807e55b 4992 for_each_encoder_on_crtc(dev, crtc, encoder) {
4f771f10 4993 encoder->enable(encoder);
8807e55b
JN
4994 intel_opregion_notify_encoder(encoder, true);
4995 }
4f771f10 4996
e4916946
PZ
4997 /* If we change the relative order between pipe/planes enabling, we need
4998 * to change the workaround. */
99d736a2
ML
4999 hsw_workaround_pipe = pipe_config->hsw_workaround_pipe;
5000 if (IS_HASWELL(dev) && hsw_workaround_pipe != INVALID_PIPE) {
5001 intel_wait_for_vblank(dev, hsw_workaround_pipe);
5002 intel_wait_for_vblank(dev, hsw_workaround_pipe);
5003 }
4f771f10
PZ
5004}
5005
bfd16b2a 5006static void ironlake_pfit_disable(struct intel_crtc *crtc, bool force)
3f8dce3a
DV
5007{
5008 struct drm_device *dev = crtc->base.dev;
5009 struct drm_i915_private *dev_priv = dev->dev_private;
5010 int pipe = crtc->pipe;
5011
5012 /* To avoid upsetting the power well on haswell only disable the pfit if
5013 * it's in use. The hw state code will make sure we get this right. */
bfd16b2a 5014 if (force || crtc->config->pch_pfit.enabled) {
3f8dce3a
DV
5015 I915_WRITE(PF_CTL(pipe), 0);
5016 I915_WRITE(PF_WIN_POS(pipe), 0);
5017 I915_WRITE(PF_WIN_SZ(pipe), 0);
5018 }
5019}
5020
6be4a607
JB
5021static void ironlake_crtc_disable(struct drm_crtc *crtc)
5022{
5023 struct drm_device *dev = crtc->dev;
5024 struct drm_i915_private *dev_priv = dev->dev_private;
5025 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
ef9c3aee 5026 struct intel_encoder *encoder;
6be4a607 5027 int pipe = intel_crtc->pipe;
5eddb70b 5028 u32 reg, temp;
b52eb4dc 5029
ea9d758d
DV
5030 for_each_encoder_on_crtc(dev, crtc, encoder)
5031 encoder->disable(encoder);
5032
f9b61ff6
DV
5033 drm_crtc_vblank_off(crtc);
5034 assert_vblank_disabled(crtc);
5035
6e3c9717 5036 if (intel_crtc->config->has_pch_encoder)
a72e4c9f 5037 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, false);
d925c59a 5038
575f7ab7 5039 intel_disable_pipe(intel_crtc);
32f9d658 5040
bfd16b2a 5041 ironlake_pfit_disable(intel_crtc, false);
2c07245f 5042
5a74f70a
VS
5043 if (intel_crtc->config->has_pch_encoder)
5044 ironlake_fdi_disable(crtc);
5045
bf49ec8c
DV
5046 for_each_encoder_on_crtc(dev, crtc, encoder)
5047 if (encoder->post_disable)
5048 encoder->post_disable(encoder);
2c07245f 5049
6e3c9717 5050 if (intel_crtc->config->has_pch_encoder) {
d925c59a 5051 ironlake_disable_pch_transcoder(dev_priv, pipe);
6be4a607 5052
d925c59a
DV
5053 if (HAS_PCH_CPT(dev)) {
5054 /* disable TRANS_DP_CTL */
5055 reg = TRANS_DP_CTL(pipe);
5056 temp = I915_READ(reg);
5057 temp &= ~(TRANS_DP_OUTPUT_ENABLE |
5058 TRANS_DP_PORT_SEL_MASK);
5059 temp |= TRANS_DP_PORT_SEL_NONE;
5060 I915_WRITE(reg, temp);
5061
5062 /* disable DPLL_SEL */
5063 temp = I915_READ(PCH_DPLL_SEL);
11887397 5064 temp &= ~(TRANS_DPLL_ENABLE(pipe) | TRANS_DPLLB_SEL(pipe));
d925c59a 5065 I915_WRITE(PCH_DPLL_SEL, temp);
9db4a9c7 5066 }
e3421a18 5067
d925c59a
DV
5068 ironlake_fdi_pll_disable(intel_crtc);
5069 }
e4ca0612
PJ
5070
5071 intel_crtc->active = false;
5072 intel_update_watermarks(crtc);
6be4a607 5073}
1b3c7a47 5074
4f771f10 5075static void haswell_crtc_disable(struct drm_crtc *crtc)
ee7b9f93 5076{
4f771f10
PZ
5077 struct drm_device *dev = crtc->dev;
5078 struct drm_i915_private *dev_priv = dev->dev_private;
ee7b9f93 5079 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4f771f10 5080 struct intel_encoder *encoder;
6e3c9717 5081 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
ee7b9f93 5082
8807e55b
JN
5083 for_each_encoder_on_crtc(dev, crtc, encoder) {
5084 intel_opregion_notify_encoder(encoder, false);
4f771f10 5085 encoder->disable(encoder);
8807e55b 5086 }
4f771f10 5087
f9b61ff6
DV
5088 drm_crtc_vblank_off(crtc);
5089 assert_vblank_disabled(crtc);
5090
6e3c9717 5091 if (intel_crtc->config->has_pch_encoder)
a72e4c9f
DV
5092 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
5093 false);
575f7ab7 5094 intel_disable_pipe(intel_crtc);
4f771f10 5095
6e3c9717 5096 if (intel_crtc->config->dp_encoder_is_mst)
a4bf214f
VS
5097 intel_ddi_set_vc_payload_alloc(crtc, false);
5098
ad80a810 5099 intel_ddi_disable_transcoder_func(dev_priv, cpu_transcoder);
4f771f10 5100
1c132b44 5101 if (INTEL_INFO(dev)->gen >= 9)
e435d6e5 5102 skylake_scaler_disable(intel_crtc);
ff6d9f55 5103 else
bfd16b2a 5104 ironlake_pfit_disable(intel_crtc, false);
4f771f10 5105
1f544388 5106 intel_ddi_disable_pipe_clock(intel_crtc);
4f771f10 5107
6e3c9717 5108 if (intel_crtc->config->has_pch_encoder) {
ab4d966c 5109 lpt_disable_pch_transcoder(dev_priv);
1ad960f2 5110 intel_ddi_fdi_disable(crtc);
83616634 5111 }
4f771f10 5112
97b040aa
ID
5113 for_each_encoder_on_crtc(dev, crtc, encoder)
5114 if (encoder->post_disable)
5115 encoder->post_disable(encoder);
e4ca0612
PJ
5116
5117 intel_crtc->active = false;
5118 intel_update_watermarks(crtc);
4f771f10
PZ
5119}
5120
2dd24552
JB
5121static void i9xx_pfit_enable(struct intel_crtc *crtc)
5122{
5123 struct drm_device *dev = crtc->base.dev;
5124 struct drm_i915_private *dev_priv = dev->dev_private;
6e3c9717 5125 struct intel_crtc_state *pipe_config = crtc->config;
2dd24552 5126
681a8504 5127 if (!pipe_config->gmch_pfit.control)
2dd24552
JB
5128 return;
5129
2dd24552 5130 /*
c0b03411
DV
5131 * The panel fitter should only be adjusted whilst the pipe is disabled,
5132 * according to register description and PRM.
2dd24552 5133 */
c0b03411
DV
5134 WARN_ON(I915_READ(PFIT_CONTROL) & PFIT_ENABLE);
5135 assert_pipe_disabled(dev_priv, crtc->pipe);
2dd24552 5136
b074cec8
JB
5137 I915_WRITE(PFIT_PGM_RATIOS, pipe_config->gmch_pfit.pgm_ratios);
5138 I915_WRITE(PFIT_CONTROL, pipe_config->gmch_pfit.control);
5a80c45c
DV
5139
5140 /* Border color in case we don't scale up to the full screen. Black by
5141 * default, change to something else for debugging. */
5142 I915_WRITE(BCLRPAT(crtc->pipe), 0);
2dd24552
JB
5143}
5144
d05410f9
DA
5145static enum intel_display_power_domain port_to_power_domain(enum port port)
5146{
5147 switch (port) {
5148 case PORT_A:
5149 return POWER_DOMAIN_PORT_DDI_A_4_LANES;
5150 case PORT_B:
5151 return POWER_DOMAIN_PORT_DDI_B_4_LANES;
5152 case PORT_C:
5153 return POWER_DOMAIN_PORT_DDI_C_4_LANES;
5154 case PORT_D:
5155 return POWER_DOMAIN_PORT_DDI_D_4_LANES;
d8e19f99
XZ
5156 case PORT_E:
5157 return POWER_DOMAIN_PORT_DDI_E_2_LANES;
d05410f9
DA
5158 default:
5159 WARN_ON_ONCE(1);
5160 return POWER_DOMAIN_PORT_OTHER;
5161 }
5162}
5163
77d22dca
ID
5164#define for_each_power_domain(domain, mask) \
5165 for ((domain) = 0; (domain) < POWER_DOMAIN_NUM; (domain)++) \
5166 if ((1 << (domain)) & (mask))
5167
319be8ae
ID
5168enum intel_display_power_domain
5169intel_display_port_power_domain(struct intel_encoder *intel_encoder)
5170{
5171 struct drm_device *dev = intel_encoder->base.dev;
5172 struct intel_digital_port *intel_dig_port;
5173
5174 switch (intel_encoder->type) {
5175 case INTEL_OUTPUT_UNKNOWN:
5176 /* Only DDI platforms should ever use this output type */
5177 WARN_ON_ONCE(!HAS_DDI(dev));
5178 case INTEL_OUTPUT_DISPLAYPORT:
5179 case INTEL_OUTPUT_HDMI:
5180 case INTEL_OUTPUT_EDP:
5181 intel_dig_port = enc_to_dig_port(&intel_encoder->base);
d05410f9 5182 return port_to_power_domain(intel_dig_port->port);
0e32b39c
DA
5183 case INTEL_OUTPUT_DP_MST:
5184 intel_dig_port = enc_to_mst(&intel_encoder->base)->primary;
5185 return port_to_power_domain(intel_dig_port->port);
319be8ae
ID
5186 case INTEL_OUTPUT_ANALOG:
5187 return POWER_DOMAIN_PORT_CRT;
5188 case INTEL_OUTPUT_DSI:
5189 return POWER_DOMAIN_PORT_DSI;
5190 default:
5191 return POWER_DOMAIN_PORT_OTHER;
5192 }
5193}
5194
5195static unsigned long get_crtc_power_domains(struct drm_crtc *crtc)
77d22dca 5196{
319be8ae
ID
5197 struct drm_device *dev = crtc->dev;
5198 struct intel_encoder *intel_encoder;
5199 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5200 enum pipe pipe = intel_crtc->pipe;
77d22dca
ID
5201 unsigned long mask;
5202 enum transcoder transcoder;
5203
292b990e
ML
5204 if (!crtc->state->active)
5205 return 0;
5206
77d22dca
ID
5207 transcoder = intel_pipe_to_cpu_transcoder(dev->dev_private, pipe);
5208
5209 mask = BIT(POWER_DOMAIN_PIPE(pipe));
5210 mask |= BIT(POWER_DOMAIN_TRANSCODER(transcoder));
6e3c9717
ACO
5211 if (intel_crtc->config->pch_pfit.enabled ||
5212 intel_crtc->config->pch_pfit.force_thru)
77d22dca
ID
5213 mask |= BIT(POWER_DOMAIN_PIPE_PANEL_FITTER(pipe));
5214
319be8ae
ID
5215 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
5216 mask |= BIT(intel_display_port_power_domain(intel_encoder));
5217
77d22dca
ID
5218 return mask;
5219}
5220
292b990e 5221static unsigned long modeset_get_crtc_power_domains(struct drm_crtc *crtc)
77d22dca 5222{
292b990e
ML
5223 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
5224 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5225 enum intel_display_power_domain domain;
5226 unsigned long domains, new_domains, old_domains;
77d22dca 5227
292b990e
ML
5228 old_domains = intel_crtc->enabled_power_domains;
5229 intel_crtc->enabled_power_domains = new_domains = get_crtc_power_domains(crtc);
77d22dca 5230
292b990e
ML
5231 domains = new_domains & ~old_domains;
5232
5233 for_each_power_domain(domain, domains)
5234 intel_display_power_get(dev_priv, domain);
5235
5236 return old_domains & ~new_domains;
5237}
5238
5239static void modeset_put_power_domains(struct drm_i915_private *dev_priv,
5240 unsigned long domains)
5241{
5242 enum intel_display_power_domain domain;
5243
5244 for_each_power_domain(domain, domains)
5245 intel_display_power_put(dev_priv, domain);
5246}
77d22dca 5247
292b990e
ML
5248static void modeset_update_crtc_power_domains(struct drm_atomic_state *state)
5249{
5250 struct drm_device *dev = state->dev;
5251 struct drm_i915_private *dev_priv = dev->dev_private;
5252 unsigned long put_domains[I915_MAX_PIPES] = {};
5253 struct drm_crtc_state *crtc_state;
5254 struct drm_crtc *crtc;
5255 int i;
77d22dca 5256
292b990e
ML
5257 for_each_crtc_in_state(state, crtc, crtc_state, i) {
5258 if (needs_modeset(crtc->state))
5259 put_domains[to_intel_crtc(crtc)->pipe] =
5260 modeset_get_crtc_power_domains(crtc);
77d22dca
ID
5261 }
5262
27c329ed
ML
5263 if (dev_priv->display.modeset_commit_cdclk) {
5264 unsigned int cdclk = to_intel_atomic_state(state)->cdclk;
5265
5266 if (cdclk != dev_priv->cdclk_freq &&
5267 !WARN_ON(!state->allow_modeset))
5268 dev_priv->display.modeset_commit_cdclk(state);
5269 }
50f6e502 5270
292b990e
ML
5271 for (i = 0; i < I915_MAX_PIPES; i++)
5272 if (put_domains[i])
5273 modeset_put_power_domains(dev_priv, put_domains[i]);
77d22dca
ID
5274}
5275
adafdc6f
MK
5276static int intel_compute_max_dotclk(struct drm_i915_private *dev_priv)
5277{
5278 int max_cdclk_freq = dev_priv->max_cdclk_freq;
5279
5280 if (INTEL_INFO(dev_priv)->gen >= 9 ||
5281 IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
5282 return max_cdclk_freq;
5283 else if (IS_CHERRYVIEW(dev_priv))
5284 return max_cdclk_freq*95/100;
5285 else if (INTEL_INFO(dev_priv)->gen < 4)
5286 return 2*max_cdclk_freq*90/100;
5287 else
5288 return max_cdclk_freq*90/100;
5289}
5290
560a7ae4
DL
5291static void intel_update_max_cdclk(struct drm_device *dev)
5292{
5293 struct drm_i915_private *dev_priv = dev->dev_private;
5294
5295 if (IS_SKYLAKE(dev)) {
5296 u32 limit = I915_READ(SKL_DFSM) & SKL_DFSM_CDCLK_LIMIT_MASK;
5297
5298 if (limit == SKL_DFSM_CDCLK_LIMIT_675)
5299 dev_priv->max_cdclk_freq = 675000;
5300 else if (limit == SKL_DFSM_CDCLK_LIMIT_540)
5301 dev_priv->max_cdclk_freq = 540000;
5302 else if (limit == SKL_DFSM_CDCLK_LIMIT_450)
5303 dev_priv->max_cdclk_freq = 450000;
5304 else
5305 dev_priv->max_cdclk_freq = 337500;
5306 } else if (IS_BROADWELL(dev)) {
5307 /*
5308 * FIXME with extra cooling we can allow
5309 * 540 MHz for ULX and 675 Mhz for ULT.
5310 * How can we know if extra cooling is
5311 * available? PCI ID, VTB, something else?
5312 */
5313 if (I915_READ(FUSE_STRAP) & HSW_CDCLK_LIMIT)
5314 dev_priv->max_cdclk_freq = 450000;
5315 else if (IS_BDW_ULX(dev))
5316 dev_priv->max_cdclk_freq = 450000;
5317 else if (IS_BDW_ULT(dev))
5318 dev_priv->max_cdclk_freq = 540000;
5319 else
5320 dev_priv->max_cdclk_freq = 675000;
0904deaf
MK
5321 } else if (IS_CHERRYVIEW(dev)) {
5322 dev_priv->max_cdclk_freq = 320000;
560a7ae4
DL
5323 } else if (IS_VALLEYVIEW(dev)) {
5324 dev_priv->max_cdclk_freq = 400000;
5325 } else {
5326 /* otherwise assume cdclk is fixed */
5327 dev_priv->max_cdclk_freq = dev_priv->cdclk_freq;
5328 }
5329
adafdc6f
MK
5330 dev_priv->max_dotclk_freq = intel_compute_max_dotclk(dev_priv);
5331
560a7ae4
DL
5332 DRM_DEBUG_DRIVER("Max CD clock rate: %d kHz\n",
5333 dev_priv->max_cdclk_freq);
adafdc6f
MK
5334
5335 DRM_DEBUG_DRIVER("Max dotclock rate: %d kHz\n",
5336 dev_priv->max_dotclk_freq);
560a7ae4
DL
5337}
5338
5339static void intel_update_cdclk(struct drm_device *dev)
5340{
5341 struct drm_i915_private *dev_priv = dev->dev_private;
5342
5343 dev_priv->cdclk_freq = dev_priv->display.get_display_clock_speed(dev);
5344 DRM_DEBUG_DRIVER("Current CD clock rate: %d kHz\n",
5345 dev_priv->cdclk_freq);
5346
5347 /*
5348 * Program the gmbus_freq based on the cdclk frequency.
5349 * BSpec erroneously claims we should aim for 4MHz, but
5350 * in fact 1MHz is the correct frequency.
5351 */
5352 if (IS_VALLEYVIEW(dev)) {
5353 /*
5354 * Program the gmbus_freq based on the cdclk frequency.
5355 * BSpec erroneously claims we should aim for 4MHz, but
5356 * in fact 1MHz is the correct frequency.
5357 */
5358 I915_WRITE(GMBUSFREQ_VLV, DIV_ROUND_UP(dev_priv->cdclk_freq, 1000));
5359 }
5360
5361 if (dev_priv->max_cdclk_freq == 0)
5362 intel_update_max_cdclk(dev);
5363}
5364
70d0c574 5365static void broxton_set_cdclk(struct drm_device *dev, int frequency)
f8437dd1
VK
5366{
5367 struct drm_i915_private *dev_priv = dev->dev_private;
5368 uint32_t divider;
5369 uint32_t ratio;
5370 uint32_t current_freq;
5371 int ret;
5372
5373 /* frequency = 19.2MHz * ratio / 2 / div{1,1.5,2,4} */
5374 switch (frequency) {
5375 case 144000:
5376 divider = BXT_CDCLK_CD2X_DIV_SEL_4;
5377 ratio = BXT_DE_PLL_RATIO(60);
5378 break;
5379 case 288000:
5380 divider = BXT_CDCLK_CD2X_DIV_SEL_2;
5381 ratio = BXT_DE_PLL_RATIO(60);
5382 break;
5383 case 384000:
5384 divider = BXT_CDCLK_CD2X_DIV_SEL_1_5;
5385 ratio = BXT_DE_PLL_RATIO(60);
5386 break;
5387 case 576000:
5388 divider = BXT_CDCLK_CD2X_DIV_SEL_1;
5389 ratio = BXT_DE_PLL_RATIO(60);
5390 break;
5391 case 624000:
5392 divider = BXT_CDCLK_CD2X_DIV_SEL_1;
5393 ratio = BXT_DE_PLL_RATIO(65);
5394 break;
5395 case 19200:
5396 /*
5397 * Bypass frequency with DE PLL disabled. Init ratio, divider
5398 * to suppress GCC warning.
5399 */
5400 ratio = 0;
5401 divider = 0;
5402 break;
5403 default:
5404 DRM_ERROR("unsupported CDCLK freq %d", frequency);
5405
5406 return;
5407 }
5408
5409 mutex_lock(&dev_priv->rps.hw_lock);
5410 /* Inform power controller of upcoming frequency change */
5411 ret = sandybridge_pcode_write(dev_priv, HSW_PCODE_DE_WRITE_FREQ_REQ,
5412 0x80000000);
5413 mutex_unlock(&dev_priv->rps.hw_lock);
5414
5415 if (ret) {
5416 DRM_ERROR("PCode CDCLK freq change notify failed (err %d, freq %d)\n",
5417 ret, frequency);
5418 return;
5419 }
5420
5421 current_freq = I915_READ(CDCLK_CTL) & CDCLK_FREQ_DECIMAL_MASK;
5422 /* convert from .1 fixpoint MHz with -1MHz offset to kHz */
5423 current_freq = current_freq * 500 + 1000;
5424
5425 /*
5426 * DE PLL has to be disabled when
5427 * - setting to 19.2MHz (bypass, PLL isn't used)
5428 * - before setting to 624MHz (PLL needs toggling)
5429 * - before setting to any frequency from 624MHz (PLL needs toggling)
5430 */
5431 if (frequency == 19200 || frequency == 624000 ||
5432 current_freq == 624000) {
5433 I915_WRITE(BXT_DE_PLL_ENABLE, ~BXT_DE_PLL_PLL_ENABLE);
5434 /* Timeout 200us */
5435 if (wait_for(!(I915_READ(BXT_DE_PLL_ENABLE) & BXT_DE_PLL_LOCK),
5436 1))
5437 DRM_ERROR("timout waiting for DE PLL unlock\n");
5438 }
5439
5440 if (frequency != 19200) {
5441 uint32_t val;
5442
5443 val = I915_READ(BXT_DE_PLL_CTL);
5444 val &= ~BXT_DE_PLL_RATIO_MASK;
5445 val |= ratio;
5446 I915_WRITE(BXT_DE_PLL_CTL, val);
5447
5448 I915_WRITE(BXT_DE_PLL_ENABLE, BXT_DE_PLL_PLL_ENABLE);
5449 /* Timeout 200us */
5450 if (wait_for(I915_READ(BXT_DE_PLL_ENABLE) & BXT_DE_PLL_LOCK, 1))
5451 DRM_ERROR("timeout waiting for DE PLL lock\n");
5452
5453 val = I915_READ(CDCLK_CTL);
5454 val &= ~BXT_CDCLK_CD2X_DIV_SEL_MASK;
5455 val |= divider;
5456 /*
5457 * Disable SSA Precharge when CD clock frequency < 500 MHz,
5458 * enable otherwise.
5459 */
5460 val &= ~BXT_CDCLK_SSA_PRECHARGE_ENABLE;
5461 if (frequency >= 500000)
5462 val |= BXT_CDCLK_SSA_PRECHARGE_ENABLE;
5463
5464 val &= ~CDCLK_FREQ_DECIMAL_MASK;
5465 /* convert from kHz to .1 fixpoint MHz with -1MHz offset */
5466 val |= (frequency - 1000) / 500;
5467 I915_WRITE(CDCLK_CTL, val);
5468 }
5469
5470 mutex_lock(&dev_priv->rps.hw_lock);
5471 ret = sandybridge_pcode_write(dev_priv, HSW_PCODE_DE_WRITE_FREQ_REQ,
5472 DIV_ROUND_UP(frequency, 25000));
5473 mutex_unlock(&dev_priv->rps.hw_lock);
5474
5475 if (ret) {
5476 DRM_ERROR("PCode CDCLK freq set failed, (err %d, freq %d)\n",
5477 ret, frequency);
5478 return;
5479 }
5480
a47871bd 5481 intel_update_cdclk(dev);
f8437dd1
VK
5482}
5483
5484void broxton_init_cdclk(struct drm_device *dev)
5485{
5486 struct drm_i915_private *dev_priv = dev->dev_private;
5487 uint32_t val;
5488
5489 /*
5490 * NDE_RSTWRN_OPT RST PCH Handshake En must always be 0b on BXT
5491 * or else the reset will hang because there is no PCH to respond.
5492 * Move the handshake programming to initialization sequence.
5493 * Previously was left up to BIOS.
5494 */
5495 val = I915_READ(HSW_NDE_RSTWRN_OPT);
5496 val &= ~RESET_PCH_HANDSHAKE_ENABLE;
5497 I915_WRITE(HSW_NDE_RSTWRN_OPT, val);
5498
5499 /* Enable PG1 for cdclk */
5500 intel_display_power_get(dev_priv, POWER_DOMAIN_PLLS);
5501
5502 /* check if cd clock is enabled */
5503 if (I915_READ(BXT_DE_PLL_ENABLE) & BXT_DE_PLL_PLL_ENABLE) {
5504 DRM_DEBUG_KMS("Display already initialized\n");
5505 return;
5506 }
5507
5508 /*
5509 * FIXME:
5510 * - The initial CDCLK needs to be read from VBT.
5511 * Need to make this change after VBT has changes for BXT.
5512 * - check if setting the max (or any) cdclk freq is really necessary
5513 * here, it belongs to modeset time
5514 */
5515 broxton_set_cdclk(dev, 624000);
5516
5517 I915_WRITE(DBUF_CTL, I915_READ(DBUF_CTL) | DBUF_POWER_REQUEST);
22e02c0b
VS
5518 POSTING_READ(DBUF_CTL);
5519
f8437dd1
VK
5520 udelay(10);
5521
5522 if (!(I915_READ(DBUF_CTL) & DBUF_POWER_STATE))
5523 DRM_ERROR("DBuf power enable timeout!\n");
5524}
5525
5526void broxton_uninit_cdclk(struct drm_device *dev)
5527{
5528 struct drm_i915_private *dev_priv = dev->dev_private;
5529
5530 I915_WRITE(DBUF_CTL, I915_READ(DBUF_CTL) & ~DBUF_POWER_REQUEST);
22e02c0b
VS
5531 POSTING_READ(DBUF_CTL);
5532
f8437dd1
VK
5533 udelay(10);
5534
5535 if (I915_READ(DBUF_CTL) & DBUF_POWER_STATE)
5536 DRM_ERROR("DBuf power disable timeout!\n");
5537
5538 /* Set minimum (bypass) frequency, in effect turning off the DE PLL */
5539 broxton_set_cdclk(dev, 19200);
5540
5541 intel_display_power_put(dev_priv, POWER_DOMAIN_PLLS);
5542}
5543
5d96d8af
DL
5544static const struct skl_cdclk_entry {
5545 unsigned int freq;
5546 unsigned int vco;
5547} skl_cdclk_frequencies[] = {
5548 { .freq = 308570, .vco = 8640 },
5549 { .freq = 337500, .vco = 8100 },
5550 { .freq = 432000, .vco = 8640 },
5551 { .freq = 450000, .vco = 8100 },
5552 { .freq = 540000, .vco = 8100 },
5553 { .freq = 617140, .vco = 8640 },
5554 { .freq = 675000, .vco = 8100 },
5555};
5556
5557static unsigned int skl_cdclk_decimal(unsigned int freq)
5558{
5559 return (freq - 1000) / 500;
5560}
5561
5562static unsigned int skl_cdclk_get_vco(unsigned int freq)
5563{
5564 unsigned int i;
5565
5566 for (i = 0; i < ARRAY_SIZE(skl_cdclk_frequencies); i++) {
5567 const struct skl_cdclk_entry *e = &skl_cdclk_frequencies[i];
5568
5569 if (e->freq == freq)
5570 return e->vco;
5571 }
5572
5573 return 8100;
5574}
5575
5576static void
5577skl_dpll0_enable(struct drm_i915_private *dev_priv, unsigned int required_vco)
5578{
5579 unsigned int min_freq;
5580 u32 val;
5581
5582 /* select the minimum CDCLK before enabling DPLL 0 */
5583 val = I915_READ(CDCLK_CTL);
5584 val &= ~CDCLK_FREQ_SEL_MASK | ~CDCLK_FREQ_DECIMAL_MASK;
5585 val |= CDCLK_FREQ_337_308;
5586
5587 if (required_vco == 8640)
5588 min_freq = 308570;
5589 else
5590 min_freq = 337500;
5591
5592 val = CDCLK_FREQ_337_308 | skl_cdclk_decimal(min_freq);
5593
5594 I915_WRITE(CDCLK_CTL, val);
5595 POSTING_READ(CDCLK_CTL);
5596
5597 /*
5598 * We always enable DPLL0 with the lowest link rate possible, but still
5599 * taking into account the VCO required to operate the eDP panel at the
5600 * desired frequency. The usual DP link rates operate with a VCO of
5601 * 8100 while the eDP 1.4 alternate link rates need a VCO of 8640.
5602 * The modeset code is responsible for the selection of the exact link
5603 * rate later on, with the constraint of choosing a frequency that
5604 * works with required_vco.
5605 */
5606 val = I915_READ(DPLL_CTRL1);
5607
5608 val &= ~(DPLL_CTRL1_HDMI_MODE(SKL_DPLL0) | DPLL_CTRL1_SSC(SKL_DPLL0) |
5609 DPLL_CTRL1_LINK_RATE_MASK(SKL_DPLL0));
5610 val |= DPLL_CTRL1_OVERRIDE(SKL_DPLL0);
5611 if (required_vco == 8640)
5612 val |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_1080,
5613 SKL_DPLL0);
5614 else
5615 val |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_810,
5616 SKL_DPLL0);
5617
5618 I915_WRITE(DPLL_CTRL1, val);
5619 POSTING_READ(DPLL_CTRL1);
5620
5621 I915_WRITE(LCPLL1_CTL, I915_READ(LCPLL1_CTL) | LCPLL_PLL_ENABLE);
5622
5623 if (wait_for(I915_READ(LCPLL1_CTL) & LCPLL_PLL_LOCK, 5))
5624 DRM_ERROR("DPLL0 not locked\n");
5625}
5626
5627static bool skl_cdclk_pcu_ready(struct drm_i915_private *dev_priv)
5628{
5629 int ret;
5630 u32 val;
5631
5632 /* inform PCU we want to change CDCLK */
5633 val = SKL_CDCLK_PREPARE_FOR_CHANGE;
5634 mutex_lock(&dev_priv->rps.hw_lock);
5635 ret = sandybridge_pcode_read(dev_priv, SKL_PCODE_CDCLK_CONTROL, &val);
5636 mutex_unlock(&dev_priv->rps.hw_lock);
5637
5638 return ret == 0 && (val & SKL_CDCLK_READY_FOR_CHANGE);
5639}
5640
5641static bool skl_cdclk_wait_for_pcu_ready(struct drm_i915_private *dev_priv)
5642{
5643 unsigned int i;
5644
5645 for (i = 0; i < 15; i++) {
5646 if (skl_cdclk_pcu_ready(dev_priv))
5647 return true;
5648 udelay(10);
5649 }
5650
5651 return false;
5652}
5653
5654static void skl_set_cdclk(struct drm_i915_private *dev_priv, unsigned int freq)
5655{
560a7ae4 5656 struct drm_device *dev = dev_priv->dev;
5d96d8af
DL
5657 u32 freq_select, pcu_ack;
5658
5659 DRM_DEBUG_DRIVER("Changing CDCLK to %dKHz\n", freq);
5660
5661 if (!skl_cdclk_wait_for_pcu_ready(dev_priv)) {
5662 DRM_ERROR("failed to inform PCU about cdclk change\n");
5663 return;
5664 }
5665
5666 /* set CDCLK_CTL */
5667 switch(freq) {
5668 case 450000:
5669 case 432000:
5670 freq_select = CDCLK_FREQ_450_432;
5671 pcu_ack = 1;
5672 break;
5673 case 540000:
5674 freq_select = CDCLK_FREQ_540;
5675 pcu_ack = 2;
5676 break;
5677 case 308570:
5678 case 337500:
5679 default:
5680 freq_select = CDCLK_FREQ_337_308;
5681 pcu_ack = 0;
5682 break;
5683 case 617140:
5684 case 675000:
5685 freq_select = CDCLK_FREQ_675_617;
5686 pcu_ack = 3;
5687 break;
5688 }
5689
5690 I915_WRITE(CDCLK_CTL, freq_select | skl_cdclk_decimal(freq));
5691 POSTING_READ(CDCLK_CTL);
5692
5693 /* inform PCU of the change */
5694 mutex_lock(&dev_priv->rps.hw_lock);
5695 sandybridge_pcode_write(dev_priv, SKL_PCODE_CDCLK_CONTROL, pcu_ack);
5696 mutex_unlock(&dev_priv->rps.hw_lock);
560a7ae4
DL
5697
5698 intel_update_cdclk(dev);
5d96d8af
DL
5699}
5700
5701void skl_uninit_cdclk(struct drm_i915_private *dev_priv)
5702{
5703 /* disable DBUF power */
5704 I915_WRITE(DBUF_CTL, I915_READ(DBUF_CTL) & ~DBUF_POWER_REQUEST);
5705 POSTING_READ(DBUF_CTL);
5706
5707 udelay(10);
5708
5709 if (I915_READ(DBUF_CTL) & DBUF_POWER_STATE)
5710 DRM_ERROR("DBuf power disable timeout\n");
5711
4e961e42
AM
5712 /*
5713 * DMC assumes ownership of LCPLL and will get confused if we touch it.
5714 */
5715 if (dev_priv->csr.dmc_payload) {
5716 /* disable DPLL0 */
5717 I915_WRITE(LCPLL1_CTL, I915_READ(LCPLL1_CTL) &
5718 ~LCPLL_PLL_ENABLE);
5719 if (wait_for(!(I915_READ(LCPLL1_CTL) & LCPLL_PLL_LOCK), 1))
5720 DRM_ERROR("Couldn't disable DPLL0\n");
5721 }
5d96d8af
DL
5722
5723 intel_display_power_put(dev_priv, POWER_DOMAIN_PLLS);
5724}
5725
5726void skl_init_cdclk(struct drm_i915_private *dev_priv)
5727{
5728 u32 val;
5729 unsigned int required_vco;
5730
5731 /* enable PCH reset handshake */
5732 val = I915_READ(HSW_NDE_RSTWRN_OPT);
5733 I915_WRITE(HSW_NDE_RSTWRN_OPT, val | RESET_PCH_HANDSHAKE_ENABLE);
5734
5735 /* enable PG1 and Misc I/O */
5736 intel_display_power_get(dev_priv, POWER_DOMAIN_PLLS);
5737
39d9b85a
GW
5738 /* DPLL0 not enabled (happens on early BIOS versions) */
5739 if (!(I915_READ(LCPLL1_CTL) & LCPLL_PLL_ENABLE)) {
5740 /* enable DPLL0 */
5741 required_vco = skl_cdclk_get_vco(dev_priv->skl_boot_cdclk);
5742 skl_dpll0_enable(dev_priv, required_vco);
5d96d8af
DL
5743 }
5744
5d96d8af
DL
5745 /* set CDCLK to the frequency the BIOS chose */
5746 skl_set_cdclk(dev_priv, dev_priv->skl_boot_cdclk);
5747
5748 /* enable DBUF power */
5749 I915_WRITE(DBUF_CTL, I915_READ(DBUF_CTL) | DBUF_POWER_REQUEST);
5750 POSTING_READ(DBUF_CTL);
5751
5752 udelay(10);
5753
5754 if (!(I915_READ(DBUF_CTL) & DBUF_POWER_STATE))
5755 DRM_ERROR("DBuf power enable timeout\n");
5756}
5757
dfcab17e 5758/* returns HPLL frequency in kHz */
f8bf63fd 5759static int valleyview_get_vco(struct drm_i915_private *dev_priv)
30a970c6 5760{
586f49dc 5761 int hpll_freq, vco_freq[] = { 800, 1600, 2000, 2400 };
30a970c6 5762
586f49dc 5763 /* Obtain SKU information */
a580516d 5764 mutex_lock(&dev_priv->sb_lock);
586f49dc
JB
5765 hpll_freq = vlv_cck_read(dev_priv, CCK_FUSE_REG) &
5766 CCK_FUSE_HPLL_FREQ_MASK;
a580516d 5767 mutex_unlock(&dev_priv->sb_lock);
30a970c6 5768
dfcab17e 5769 return vco_freq[hpll_freq] * 1000;
30a970c6
JB
5770}
5771
5772/* Adjust CDclk dividers to allow high res or save power if possible */
5773static void valleyview_set_cdclk(struct drm_device *dev, int cdclk)
5774{
5775 struct drm_i915_private *dev_priv = dev->dev_private;
5776 u32 val, cmd;
5777
164dfd28
VK
5778 WARN_ON(dev_priv->display.get_display_clock_speed(dev)
5779 != dev_priv->cdclk_freq);
d60c4473 5780
dfcab17e 5781 if (cdclk >= 320000) /* jump to highest voltage for 400MHz too */
30a970c6 5782 cmd = 2;
dfcab17e 5783 else if (cdclk == 266667)
30a970c6
JB
5784 cmd = 1;
5785 else
5786 cmd = 0;
5787
5788 mutex_lock(&dev_priv->rps.hw_lock);
5789 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
5790 val &= ~DSPFREQGUAR_MASK;
5791 val |= (cmd << DSPFREQGUAR_SHIFT);
5792 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
5793 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
5794 DSPFREQSTAT_MASK) == (cmd << DSPFREQSTAT_SHIFT),
5795 50)) {
5796 DRM_ERROR("timed out waiting for CDclk change\n");
5797 }
5798 mutex_unlock(&dev_priv->rps.hw_lock);
5799
54433e91
VS
5800 mutex_lock(&dev_priv->sb_lock);
5801
dfcab17e 5802 if (cdclk == 400000) {
6bcda4f0 5803 u32 divider;
30a970c6 5804
6bcda4f0 5805 divider = DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, cdclk) - 1;
30a970c6 5806
30a970c6
JB
5807 /* adjust cdclk divider */
5808 val = vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL);
9cf33db5 5809 val &= ~DISPLAY_FREQUENCY_VALUES;
30a970c6
JB
5810 val |= divider;
5811 vlv_cck_write(dev_priv, CCK_DISPLAY_CLOCK_CONTROL, val);
a877e801
VS
5812
5813 if (wait_for((vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL) &
5814 DISPLAY_FREQUENCY_STATUS) == (divider << DISPLAY_FREQUENCY_STATUS_SHIFT),
5815 50))
5816 DRM_ERROR("timed out waiting for CDclk change\n");
30a970c6
JB
5817 }
5818
30a970c6
JB
5819 /* adjust self-refresh exit latency value */
5820 val = vlv_bunit_read(dev_priv, BUNIT_REG_BISOC);
5821 val &= ~0x7f;
5822
5823 /*
5824 * For high bandwidth configs, we set a higher latency in the bunit
5825 * so that the core display fetch happens in time to avoid underruns.
5826 */
dfcab17e 5827 if (cdclk == 400000)
30a970c6
JB
5828 val |= 4500 / 250; /* 4.5 usec */
5829 else
5830 val |= 3000 / 250; /* 3.0 usec */
5831 vlv_bunit_write(dev_priv, BUNIT_REG_BISOC, val);
54433e91 5832
a580516d 5833 mutex_unlock(&dev_priv->sb_lock);
30a970c6 5834
b6283055 5835 intel_update_cdclk(dev);
30a970c6
JB
5836}
5837
383c5a6a
VS
5838static void cherryview_set_cdclk(struct drm_device *dev, int cdclk)
5839{
5840 struct drm_i915_private *dev_priv = dev->dev_private;
5841 u32 val, cmd;
5842
164dfd28
VK
5843 WARN_ON(dev_priv->display.get_display_clock_speed(dev)
5844 != dev_priv->cdclk_freq);
383c5a6a
VS
5845
5846 switch (cdclk) {
383c5a6a
VS
5847 case 333333:
5848 case 320000:
383c5a6a 5849 case 266667:
383c5a6a 5850 case 200000:
383c5a6a
VS
5851 break;
5852 default:
5f77eeb0 5853 MISSING_CASE(cdclk);
383c5a6a
VS
5854 return;
5855 }
5856
9d0d3fda
VS
5857 /*
5858 * Specs are full of misinformation, but testing on actual
5859 * hardware has shown that we just need to write the desired
5860 * CCK divider into the Punit register.
5861 */
5862 cmd = DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, cdclk) - 1;
5863
383c5a6a
VS
5864 mutex_lock(&dev_priv->rps.hw_lock);
5865 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
5866 val &= ~DSPFREQGUAR_MASK_CHV;
5867 val |= (cmd << DSPFREQGUAR_SHIFT_CHV);
5868 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
5869 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
5870 DSPFREQSTAT_MASK_CHV) == (cmd << DSPFREQSTAT_SHIFT_CHV),
5871 50)) {
5872 DRM_ERROR("timed out waiting for CDclk change\n");
5873 }
5874 mutex_unlock(&dev_priv->rps.hw_lock);
5875
b6283055 5876 intel_update_cdclk(dev);
383c5a6a
VS
5877}
5878
30a970c6
JB
5879static int valleyview_calc_cdclk(struct drm_i915_private *dev_priv,
5880 int max_pixclk)
5881{
6bcda4f0 5882 int freq_320 = (dev_priv->hpll_freq << 1) % 320000 != 0 ? 333333 : 320000;
6cca3195 5883 int limit = IS_CHERRYVIEW(dev_priv) ? 95 : 90;
29dc7ef3 5884
30a970c6
JB
5885 /*
5886 * Really only a few cases to deal with, as only 4 CDclks are supported:
5887 * 200MHz
5888 * 267MHz
29dc7ef3 5889 * 320/333MHz (depends on HPLL freq)
6cca3195
VS
5890 * 400MHz (VLV only)
5891 * So we check to see whether we're above 90% (VLV) or 95% (CHV)
5892 * of the lower bin and adjust if needed.
e37c67a1
VS
5893 *
5894 * We seem to get an unstable or solid color picture at 200MHz.
5895 * Not sure what's wrong. For now use 200MHz only when all pipes
5896 * are off.
30a970c6 5897 */
6cca3195
VS
5898 if (!IS_CHERRYVIEW(dev_priv) &&
5899 max_pixclk > freq_320*limit/100)
dfcab17e 5900 return 400000;
6cca3195 5901 else if (max_pixclk > 266667*limit/100)
29dc7ef3 5902 return freq_320;
e37c67a1 5903 else if (max_pixclk > 0)
dfcab17e 5904 return 266667;
e37c67a1
VS
5905 else
5906 return 200000;
30a970c6
JB
5907}
5908
f8437dd1
VK
5909static int broxton_calc_cdclk(struct drm_i915_private *dev_priv,
5910 int max_pixclk)
5911{
5912 /*
5913 * FIXME:
5914 * - remove the guardband, it's not needed on BXT
5915 * - set 19.2MHz bypass frequency if there are no active pipes
5916 */
5917 if (max_pixclk > 576000*9/10)
5918 return 624000;
5919 else if (max_pixclk > 384000*9/10)
5920 return 576000;
5921 else if (max_pixclk > 288000*9/10)
5922 return 384000;
5923 else if (max_pixclk > 144000*9/10)
5924 return 288000;
5925 else
5926 return 144000;
5927}
5928
a821fc46
ACO
5929/* Compute the max pixel clock for new configuration. Uses atomic state if
5930 * that's non-NULL, look at current state otherwise. */
5931static int intel_mode_max_pixclk(struct drm_device *dev,
5932 struct drm_atomic_state *state)
30a970c6 5933{
30a970c6 5934 struct intel_crtc *intel_crtc;
304603f4 5935 struct intel_crtc_state *crtc_state;
30a970c6
JB
5936 int max_pixclk = 0;
5937
d3fcc808 5938 for_each_intel_crtc(dev, intel_crtc) {
27c329ed 5939 crtc_state = intel_atomic_get_crtc_state(state, intel_crtc);
304603f4
ACO
5940 if (IS_ERR(crtc_state))
5941 return PTR_ERR(crtc_state);
5942
5943 if (!crtc_state->base.enable)
5944 continue;
5945
5946 max_pixclk = max(max_pixclk,
5947 crtc_state->base.adjusted_mode.crtc_clock);
30a970c6
JB
5948 }
5949
5950 return max_pixclk;
5951}
5952
27c329ed 5953static int valleyview_modeset_calc_cdclk(struct drm_atomic_state *state)
30a970c6 5954{
27c329ed
ML
5955 struct drm_device *dev = state->dev;
5956 struct drm_i915_private *dev_priv = dev->dev_private;
5957 int max_pixclk = intel_mode_max_pixclk(dev, state);
30a970c6 5958
304603f4
ACO
5959 if (max_pixclk < 0)
5960 return max_pixclk;
30a970c6 5961
27c329ed
ML
5962 to_intel_atomic_state(state)->cdclk =
5963 valleyview_calc_cdclk(dev_priv, max_pixclk);
0a9ab303 5964
27c329ed
ML
5965 return 0;
5966}
304603f4 5967
27c329ed
ML
5968static int broxton_modeset_calc_cdclk(struct drm_atomic_state *state)
5969{
5970 struct drm_device *dev = state->dev;
5971 struct drm_i915_private *dev_priv = dev->dev_private;
5972 int max_pixclk = intel_mode_max_pixclk(dev, state);
85a96e7a 5973
27c329ed
ML
5974 if (max_pixclk < 0)
5975 return max_pixclk;
85a96e7a 5976
27c329ed
ML
5977 to_intel_atomic_state(state)->cdclk =
5978 broxton_calc_cdclk(dev_priv, max_pixclk);
85a96e7a 5979
27c329ed 5980 return 0;
30a970c6
JB
5981}
5982
1e69cd74
VS
5983static void vlv_program_pfi_credits(struct drm_i915_private *dev_priv)
5984{
5985 unsigned int credits, default_credits;
5986
5987 if (IS_CHERRYVIEW(dev_priv))
5988 default_credits = PFI_CREDIT(12);
5989 else
5990 default_credits = PFI_CREDIT(8);
5991
164dfd28 5992 if (DIV_ROUND_CLOSEST(dev_priv->cdclk_freq, 1000) >= dev_priv->rps.cz_freq) {
1e69cd74
VS
5993 /* CHV suggested value is 31 or 63 */
5994 if (IS_CHERRYVIEW(dev_priv))
fcc0008f 5995 credits = PFI_CREDIT_63;
1e69cd74
VS
5996 else
5997 credits = PFI_CREDIT(15);
5998 } else {
5999 credits = default_credits;
6000 }
6001
6002 /*
6003 * WA - write default credits before re-programming
6004 * FIXME: should we also set the resend bit here?
6005 */
6006 I915_WRITE(GCI_CONTROL, VGA_FAST_MODE_DISABLE |
6007 default_credits);
6008
6009 I915_WRITE(GCI_CONTROL, VGA_FAST_MODE_DISABLE |
6010 credits | PFI_CREDIT_RESEND);
6011
6012 /*
6013 * FIXME is this guaranteed to clear
6014 * immediately or should we poll for it?
6015 */
6016 WARN_ON(I915_READ(GCI_CONTROL) & PFI_CREDIT_RESEND);
6017}
6018
27c329ed 6019static void valleyview_modeset_commit_cdclk(struct drm_atomic_state *old_state)
30a970c6 6020{
a821fc46 6021 struct drm_device *dev = old_state->dev;
27c329ed 6022 unsigned int req_cdclk = to_intel_atomic_state(old_state)->cdclk;
30a970c6 6023 struct drm_i915_private *dev_priv = dev->dev_private;
30a970c6 6024
27c329ed
ML
6025 /*
6026 * FIXME: We can end up here with all power domains off, yet
6027 * with a CDCLK frequency other than the minimum. To account
6028 * for this take the PIPE-A power domain, which covers the HW
6029 * blocks needed for the following programming. This can be
6030 * removed once it's guaranteed that we get here either with
6031 * the minimum CDCLK set, or the required power domains
6032 * enabled.
6033 */
6034 intel_display_power_get(dev_priv, POWER_DOMAIN_PIPE_A);
738c05c0 6035
27c329ed
ML
6036 if (IS_CHERRYVIEW(dev))
6037 cherryview_set_cdclk(dev, req_cdclk);
6038 else
6039 valleyview_set_cdclk(dev, req_cdclk);
738c05c0 6040
27c329ed 6041 vlv_program_pfi_credits(dev_priv);
1e69cd74 6042
27c329ed 6043 intel_display_power_put(dev_priv, POWER_DOMAIN_PIPE_A);
30a970c6
JB
6044}
6045
89b667f8
JB
6046static void valleyview_crtc_enable(struct drm_crtc *crtc)
6047{
6048 struct drm_device *dev = crtc->dev;
a72e4c9f 6049 struct drm_i915_private *dev_priv = to_i915(dev);
89b667f8
JB
6050 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6051 struct intel_encoder *encoder;
6052 int pipe = intel_crtc->pipe;
23538ef1 6053 bool is_dsi;
89b667f8 6054
53d9f4e9 6055 if (WARN_ON(intel_crtc->active))
89b667f8
JB
6056 return;
6057
409ee761 6058 is_dsi = intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_DSI);
8525a235 6059
6e3c9717 6060 if (intel_crtc->config->has_dp_encoder)
fe3cd48d 6061 intel_dp_set_m_n(intel_crtc, M1_N1);
5b18e57c
DV
6062
6063 intel_set_pipe_timings(intel_crtc);
6064
c14b0485
VS
6065 if (IS_CHERRYVIEW(dev) && pipe == PIPE_B) {
6066 struct drm_i915_private *dev_priv = dev->dev_private;
6067
6068 I915_WRITE(CHV_BLEND(pipe), CHV_BLEND_LEGACY);
6069 I915_WRITE(CHV_CANVAS(pipe), 0);
6070 }
6071
5b18e57c
DV
6072 i9xx_set_pipeconf(intel_crtc);
6073
89b667f8 6074 intel_crtc->active = true;
89b667f8 6075
a72e4c9f 6076 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4a3436e8 6077
89b667f8
JB
6078 for_each_encoder_on_crtc(dev, crtc, encoder)
6079 if (encoder->pre_pll_enable)
6080 encoder->pre_pll_enable(encoder);
6081
9d556c99 6082 if (!is_dsi) {
c0b4c660
VS
6083 if (IS_CHERRYVIEW(dev)) {
6084 chv_prepare_pll(intel_crtc, intel_crtc->config);
6e3c9717 6085 chv_enable_pll(intel_crtc, intel_crtc->config);
c0b4c660
VS
6086 } else {
6087 vlv_prepare_pll(intel_crtc, intel_crtc->config);
6e3c9717 6088 vlv_enable_pll(intel_crtc, intel_crtc->config);
c0b4c660 6089 }
9d556c99 6090 }
89b667f8
JB
6091
6092 for_each_encoder_on_crtc(dev, crtc, encoder)
6093 if (encoder->pre_enable)
6094 encoder->pre_enable(encoder);
6095
2dd24552
JB
6096 i9xx_pfit_enable(intel_crtc);
6097
63cbb074
VS
6098 intel_crtc_load_lut(crtc);
6099
e1fdc473 6100 intel_enable_pipe(intel_crtc);
be6a6f8e 6101
4b3a9526
VS
6102 assert_vblank_disabled(crtc);
6103 drm_crtc_vblank_on(crtc);
6104
f9b61ff6
DV
6105 for_each_encoder_on_crtc(dev, crtc, encoder)
6106 encoder->enable(encoder);
89b667f8
JB
6107}
6108
f13c2ef3
DV
6109static void i9xx_set_pll_dividers(struct intel_crtc *crtc)
6110{
6111 struct drm_device *dev = crtc->base.dev;
6112 struct drm_i915_private *dev_priv = dev->dev_private;
6113
6e3c9717
ACO
6114 I915_WRITE(FP0(crtc->pipe), crtc->config->dpll_hw_state.fp0);
6115 I915_WRITE(FP1(crtc->pipe), crtc->config->dpll_hw_state.fp1);
f13c2ef3
DV
6116}
6117
0b8765c6 6118static void i9xx_crtc_enable(struct drm_crtc *crtc)
79e53945
JB
6119{
6120 struct drm_device *dev = crtc->dev;
a72e4c9f 6121 struct drm_i915_private *dev_priv = to_i915(dev);
79e53945 6122 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
ef9c3aee 6123 struct intel_encoder *encoder;
79e53945 6124 int pipe = intel_crtc->pipe;
79e53945 6125
53d9f4e9 6126 if (WARN_ON(intel_crtc->active))
f7abfe8b
CW
6127 return;
6128
f13c2ef3
DV
6129 i9xx_set_pll_dividers(intel_crtc);
6130
6e3c9717 6131 if (intel_crtc->config->has_dp_encoder)
fe3cd48d 6132 intel_dp_set_m_n(intel_crtc, M1_N1);
5b18e57c
DV
6133
6134 intel_set_pipe_timings(intel_crtc);
6135
5b18e57c
DV
6136 i9xx_set_pipeconf(intel_crtc);
6137
f7abfe8b 6138 intel_crtc->active = true;
6b383a7f 6139
4a3436e8 6140 if (!IS_GEN2(dev))
a72e4c9f 6141 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4a3436e8 6142
9d6d9f19
MK
6143 for_each_encoder_on_crtc(dev, crtc, encoder)
6144 if (encoder->pre_enable)
6145 encoder->pre_enable(encoder);
6146
f6736a1a
DV
6147 i9xx_enable_pll(intel_crtc);
6148
2dd24552
JB
6149 i9xx_pfit_enable(intel_crtc);
6150
63cbb074
VS
6151 intel_crtc_load_lut(crtc);
6152
f37fcc2a 6153 intel_update_watermarks(crtc);
e1fdc473 6154 intel_enable_pipe(intel_crtc);
be6a6f8e 6155
4b3a9526
VS
6156 assert_vblank_disabled(crtc);
6157 drm_crtc_vblank_on(crtc);
6158
f9b61ff6
DV
6159 for_each_encoder_on_crtc(dev, crtc, encoder)
6160 encoder->enable(encoder);
0b8765c6 6161}
79e53945 6162
87476d63
DV
6163static void i9xx_pfit_disable(struct intel_crtc *crtc)
6164{
6165 struct drm_device *dev = crtc->base.dev;
6166 struct drm_i915_private *dev_priv = dev->dev_private;
87476d63 6167
6e3c9717 6168 if (!crtc->config->gmch_pfit.control)
328d8e82 6169 return;
87476d63 6170
328d8e82 6171 assert_pipe_disabled(dev_priv, crtc->pipe);
87476d63 6172
328d8e82
DV
6173 DRM_DEBUG_DRIVER("disabling pfit, current: 0x%08x\n",
6174 I915_READ(PFIT_CONTROL));
6175 I915_WRITE(PFIT_CONTROL, 0);
87476d63
DV
6176}
6177
0b8765c6
JB
6178static void i9xx_crtc_disable(struct drm_crtc *crtc)
6179{
6180 struct drm_device *dev = crtc->dev;
6181 struct drm_i915_private *dev_priv = dev->dev_private;
6182 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
ef9c3aee 6183 struct intel_encoder *encoder;
0b8765c6 6184 int pipe = intel_crtc->pipe;
ef9c3aee 6185
6304cd91
VS
6186 /*
6187 * On gen2 planes are double buffered but the pipe isn't, so we must
6188 * wait for planes to fully turn off before disabling the pipe.
564ed191
ID
6189 * We also need to wait on all gmch platforms because of the
6190 * self-refresh mode constraint explained above.
6304cd91 6191 */
564ed191 6192 intel_wait_for_vblank(dev, pipe);
6304cd91 6193
4b3a9526
VS
6194 for_each_encoder_on_crtc(dev, crtc, encoder)
6195 encoder->disable(encoder);
6196
f9b61ff6
DV
6197 drm_crtc_vblank_off(crtc);
6198 assert_vblank_disabled(crtc);
6199
575f7ab7 6200 intel_disable_pipe(intel_crtc);
24a1f16d 6201
87476d63 6202 i9xx_pfit_disable(intel_crtc);
24a1f16d 6203
89b667f8
JB
6204 for_each_encoder_on_crtc(dev, crtc, encoder)
6205 if (encoder->post_disable)
6206 encoder->post_disable(encoder);
6207
409ee761 6208 if (!intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_DSI)) {
076ed3b2
CML
6209 if (IS_CHERRYVIEW(dev))
6210 chv_disable_pll(dev_priv, pipe);
6211 else if (IS_VALLEYVIEW(dev))
6212 vlv_disable_pll(dev_priv, pipe);
6213 else
1c4e0274 6214 i9xx_disable_pll(intel_crtc);
076ed3b2 6215 }
0b8765c6 6216
d6db995f
VS
6217 for_each_encoder_on_crtc(dev, crtc, encoder)
6218 if (encoder->post_pll_disable)
6219 encoder->post_pll_disable(encoder);
6220
4a3436e8 6221 if (!IS_GEN2(dev))
a72e4c9f 6222 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
e4ca0612
PJ
6223
6224 intel_crtc->active = false;
6225 intel_update_watermarks(crtc);
0b8765c6
JB
6226}
6227
b17d48e2
ML
6228static void intel_crtc_disable_noatomic(struct drm_crtc *crtc)
6229{
6230 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6231 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
6232 enum intel_display_power_domain domain;
6233 unsigned long domains;
6234
6235 if (!intel_crtc->active)
6236 return;
6237
a539205a
ML
6238 if (to_intel_plane_state(crtc->primary->state)->visible) {
6239 intel_crtc_wait_for_pending_flips(crtc);
6240 intel_pre_disable_primary(crtc);
6241 }
6242
d032ffa0 6243 intel_crtc_disable_planes(crtc, crtc->state->plane_mask);
b17d48e2 6244 dev_priv->display.crtc_disable(crtc);
1f7457b1 6245 intel_disable_shared_dpll(intel_crtc);
b17d48e2
ML
6246
6247 domains = intel_crtc->enabled_power_domains;
6248 for_each_power_domain(domain, domains)
6249 intel_display_power_put(dev_priv, domain);
6250 intel_crtc->enabled_power_domains = 0;
6251}
6252
6b72d486
ML
6253/*
6254 * turn all crtc's off, but do not adjust state
6255 * This has to be paired with a call to intel_modeset_setup_hw_state.
6256 */
70e0bd74 6257int intel_display_suspend(struct drm_device *dev)
ee7b9f93 6258{
70e0bd74
ML
6259 struct drm_mode_config *config = &dev->mode_config;
6260 struct drm_modeset_acquire_ctx *ctx = config->acquire_ctx;
6261 struct drm_atomic_state *state;
6b72d486 6262 struct drm_crtc *crtc;
70e0bd74
ML
6263 unsigned crtc_mask = 0;
6264 int ret = 0;
6265
6266 if (WARN_ON(!ctx))
6267 return 0;
6268
6269 lockdep_assert_held(&ctx->ww_ctx);
6270 state = drm_atomic_state_alloc(dev);
6271 if (WARN_ON(!state))
6272 return -ENOMEM;
6273
6274 state->acquire_ctx = ctx;
6275 state->allow_modeset = true;
6276
6277 for_each_crtc(dev, crtc) {
6278 struct drm_crtc_state *crtc_state =
6279 drm_atomic_get_crtc_state(state, crtc);
6b72d486 6280
70e0bd74
ML
6281 ret = PTR_ERR_OR_ZERO(crtc_state);
6282 if (ret)
6283 goto free;
6284
6285 if (!crtc_state->active)
6286 continue;
6287
6288 crtc_state->active = false;
6289 crtc_mask |= 1 << drm_crtc_index(crtc);
6290 }
6291
6292 if (crtc_mask) {
74c090b1 6293 ret = drm_atomic_commit(state);
70e0bd74
ML
6294
6295 if (!ret) {
6296 for_each_crtc(dev, crtc)
6297 if (crtc_mask & (1 << drm_crtc_index(crtc)))
6298 crtc->state->active = true;
6299
6300 return ret;
6301 }
6302 }
6303
6304free:
6305 if (ret)
6306 DRM_ERROR("Suspending crtc's failed with %i\n", ret);
6307 drm_atomic_state_free(state);
6308 return ret;
ee7b9f93
JB
6309}
6310
ea5b213a 6311void intel_encoder_destroy(struct drm_encoder *encoder)
7e7d76c3 6312{
4ef69c7a 6313 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
ea5b213a 6314
ea5b213a
CW
6315 drm_encoder_cleanup(encoder);
6316 kfree(intel_encoder);
7e7d76c3
JB
6317}
6318
0a91ca29
DV
6319/* Cross check the actual hw state with our own modeset state tracking (and it's
6320 * internal consistency). */
b980514c 6321static void intel_connector_check_state(struct intel_connector *connector)
79e53945 6322{
35dd3c64
ML
6323 struct drm_crtc *crtc = connector->base.state->crtc;
6324
6325 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
6326 connector->base.base.id,
6327 connector->base.name);
6328
0a91ca29 6329 if (connector->get_hw_state(connector)) {
e85376cb 6330 struct intel_encoder *encoder = connector->encoder;
35dd3c64 6331 struct drm_connector_state *conn_state = connector->base.state;
0a91ca29 6332
35dd3c64
ML
6333 I915_STATE_WARN(!crtc,
6334 "connector enabled without attached crtc\n");
0a91ca29 6335
35dd3c64
ML
6336 if (!crtc)
6337 return;
6338
6339 I915_STATE_WARN(!crtc->state->active,
6340 "connector is active, but attached crtc isn't\n");
6341
e85376cb 6342 if (!encoder || encoder->type == INTEL_OUTPUT_DP_MST)
35dd3c64
ML
6343 return;
6344
e85376cb 6345 I915_STATE_WARN(conn_state->best_encoder != &encoder->base,
35dd3c64
ML
6346 "atomic encoder doesn't match attached encoder\n");
6347
e85376cb 6348 I915_STATE_WARN(conn_state->crtc != encoder->base.crtc,
35dd3c64
ML
6349 "attached encoder crtc differs from connector crtc\n");
6350 } else {
4d688a2a
ML
6351 I915_STATE_WARN(crtc && crtc->state->active,
6352 "attached crtc is active, but connector isn't\n");
35dd3c64
ML
6353 I915_STATE_WARN(!crtc && connector->base.state->best_encoder,
6354 "best encoder set without crtc!\n");
0a91ca29 6355 }
79e53945
JB
6356}
6357
08d9bc92
ACO
6358int intel_connector_init(struct intel_connector *connector)
6359{
6360 struct drm_connector_state *connector_state;
6361
6362 connector_state = kzalloc(sizeof *connector_state, GFP_KERNEL);
6363 if (!connector_state)
6364 return -ENOMEM;
6365
6366 connector->base.state = connector_state;
6367 return 0;
6368}
6369
6370struct intel_connector *intel_connector_alloc(void)
6371{
6372 struct intel_connector *connector;
6373
6374 connector = kzalloc(sizeof *connector, GFP_KERNEL);
6375 if (!connector)
6376 return NULL;
6377
6378 if (intel_connector_init(connector) < 0) {
6379 kfree(connector);
6380 return NULL;
6381 }
6382
6383 return connector;
6384}
6385
f0947c37
DV
6386/* Simple connector->get_hw_state implementation for encoders that support only
6387 * one connector and no cloning and hence the encoder state determines the state
6388 * of the connector. */
6389bool intel_connector_get_hw_state(struct intel_connector *connector)
ea5b213a 6390{
24929352 6391 enum pipe pipe = 0;
f0947c37 6392 struct intel_encoder *encoder = connector->encoder;
ea5b213a 6393
f0947c37 6394 return encoder->get_hw_state(encoder, &pipe);
ea5b213a
CW
6395}
6396
6d293983 6397static int pipe_required_fdi_lanes(struct intel_crtc_state *crtc_state)
d272ddfa 6398{
6d293983
ACO
6399 if (crtc_state->base.enable && crtc_state->has_pch_encoder)
6400 return crtc_state->fdi_lanes;
d272ddfa
VS
6401
6402 return 0;
6403}
6404
6d293983 6405static int ironlake_check_fdi_lanes(struct drm_device *dev, enum pipe pipe,
5cec258b 6406 struct intel_crtc_state *pipe_config)
1857e1da 6407{
6d293983
ACO
6408 struct drm_atomic_state *state = pipe_config->base.state;
6409 struct intel_crtc *other_crtc;
6410 struct intel_crtc_state *other_crtc_state;
6411
1857e1da
DV
6412 DRM_DEBUG_KMS("checking fdi config on pipe %c, lanes %i\n",
6413 pipe_name(pipe), pipe_config->fdi_lanes);
6414 if (pipe_config->fdi_lanes > 4) {
6415 DRM_DEBUG_KMS("invalid fdi lane config on pipe %c: %i lanes\n",
6416 pipe_name(pipe), pipe_config->fdi_lanes);
6d293983 6417 return -EINVAL;
1857e1da
DV
6418 }
6419
bafb6553 6420 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
1857e1da
DV
6421 if (pipe_config->fdi_lanes > 2) {
6422 DRM_DEBUG_KMS("only 2 lanes on haswell, required: %i lanes\n",
6423 pipe_config->fdi_lanes);
6d293983 6424 return -EINVAL;
1857e1da 6425 } else {
6d293983 6426 return 0;
1857e1da
DV
6427 }
6428 }
6429
6430 if (INTEL_INFO(dev)->num_pipes == 2)
6d293983 6431 return 0;
1857e1da
DV
6432
6433 /* Ivybridge 3 pipe is really complicated */
6434 switch (pipe) {
6435 case PIPE_A:
6d293983 6436 return 0;
1857e1da 6437 case PIPE_B:
6d293983
ACO
6438 if (pipe_config->fdi_lanes <= 2)
6439 return 0;
6440
6441 other_crtc = to_intel_crtc(intel_get_crtc_for_pipe(dev, PIPE_C));
6442 other_crtc_state =
6443 intel_atomic_get_crtc_state(state, other_crtc);
6444 if (IS_ERR(other_crtc_state))
6445 return PTR_ERR(other_crtc_state);
6446
6447 if (pipe_required_fdi_lanes(other_crtc_state) > 0) {
1857e1da
DV
6448 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
6449 pipe_name(pipe), pipe_config->fdi_lanes);
6d293983 6450 return -EINVAL;
1857e1da 6451 }
6d293983 6452 return 0;
1857e1da 6453 case PIPE_C:
251cc67c
VS
6454 if (pipe_config->fdi_lanes > 2) {
6455 DRM_DEBUG_KMS("only 2 lanes on pipe %c: required %i lanes\n",
6456 pipe_name(pipe), pipe_config->fdi_lanes);
6d293983 6457 return -EINVAL;
251cc67c 6458 }
6d293983
ACO
6459
6460 other_crtc = to_intel_crtc(intel_get_crtc_for_pipe(dev, PIPE_B));
6461 other_crtc_state =
6462 intel_atomic_get_crtc_state(state, other_crtc);
6463 if (IS_ERR(other_crtc_state))
6464 return PTR_ERR(other_crtc_state);
6465
6466 if (pipe_required_fdi_lanes(other_crtc_state) > 2) {
1857e1da 6467 DRM_DEBUG_KMS("fdi link B uses too many lanes to enable link C\n");
6d293983 6468 return -EINVAL;
1857e1da 6469 }
6d293983 6470 return 0;
1857e1da
DV
6471 default:
6472 BUG();
6473 }
6474}
6475
e29c22c0
DV
6476#define RETRY 1
6477static int ironlake_fdi_compute_config(struct intel_crtc *intel_crtc,
5cec258b 6478 struct intel_crtc_state *pipe_config)
877d48d5 6479{
1857e1da 6480 struct drm_device *dev = intel_crtc->base.dev;
2d112de7 6481 struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
6d293983
ACO
6482 int lane, link_bw, fdi_dotclock, ret;
6483 bool needs_recompute = false;
877d48d5 6484
e29c22c0 6485retry:
877d48d5
DV
6486 /* FDI is a binary signal running at ~2.7GHz, encoding
6487 * each output octet as 10 bits. The actual frequency
6488 * is stored as a divider into a 100MHz clock, and the
6489 * mode pixel clock is stored in units of 1KHz.
6490 * Hence the bw of each lane in terms of the mode signal
6491 * is:
6492 */
6493 link_bw = intel_fdi_link_freq(dev) * MHz(100)/KHz(1)/10;
6494
241bfc38 6495 fdi_dotclock = adjusted_mode->crtc_clock;
877d48d5 6496
2bd89a07 6497 lane = ironlake_get_lanes_required(fdi_dotclock, link_bw,
877d48d5
DV
6498 pipe_config->pipe_bpp);
6499
6500 pipe_config->fdi_lanes = lane;
6501
2bd89a07 6502 intel_link_compute_m_n(pipe_config->pipe_bpp, lane, fdi_dotclock,
877d48d5 6503 link_bw, &pipe_config->fdi_m_n);
1857e1da 6504
6d293983
ACO
6505 ret = ironlake_check_fdi_lanes(intel_crtc->base.dev,
6506 intel_crtc->pipe, pipe_config);
6507 if (ret == -EINVAL && pipe_config->pipe_bpp > 6*3) {
e29c22c0
DV
6508 pipe_config->pipe_bpp -= 2*3;
6509 DRM_DEBUG_KMS("fdi link bw constraint, reducing pipe bpp to %i\n",
6510 pipe_config->pipe_bpp);
6511 needs_recompute = true;
6512 pipe_config->bw_constrained = true;
6513
6514 goto retry;
6515 }
6516
6517 if (needs_recompute)
6518 return RETRY;
6519
6d293983 6520 return ret;
877d48d5
DV
6521}
6522
8cfb3407
VS
6523static bool pipe_config_supports_ips(struct drm_i915_private *dev_priv,
6524 struct intel_crtc_state *pipe_config)
6525{
6526 if (pipe_config->pipe_bpp > 24)
6527 return false;
6528
6529 /* HSW can handle pixel rate up to cdclk? */
6530 if (IS_HASWELL(dev_priv->dev))
6531 return true;
6532
6533 /*
b432e5cf
VS
6534 * We compare against max which means we must take
6535 * the increased cdclk requirement into account when
6536 * calculating the new cdclk.
6537 *
6538 * Should measure whether using a lower cdclk w/o IPS
8cfb3407
VS
6539 */
6540 return ilk_pipe_pixel_rate(pipe_config) <=
6541 dev_priv->max_cdclk_freq * 95 / 100;
6542}
6543
42db64ef 6544static void hsw_compute_ips_config(struct intel_crtc *crtc,
5cec258b 6545 struct intel_crtc_state *pipe_config)
42db64ef 6546{
8cfb3407
VS
6547 struct drm_device *dev = crtc->base.dev;
6548 struct drm_i915_private *dev_priv = dev->dev_private;
6549
d330a953 6550 pipe_config->ips_enabled = i915.enable_ips &&
8cfb3407
VS
6551 hsw_crtc_supports_ips(crtc) &&
6552 pipe_config_supports_ips(dev_priv, pipe_config);
42db64ef
PZ
6553}
6554
a43f6e0f 6555static int intel_crtc_compute_config(struct intel_crtc *crtc,
5cec258b 6556 struct intel_crtc_state *pipe_config)
79e53945 6557{
a43f6e0f 6558 struct drm_device *dev = crtc->base.dev;
8bd31e67 6559 struct drm_i915_private *dev_priv = dev->dev_private;
2d112de7 6560 struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
89749350 6561
ad3a4479 6562 /* FIXME should check pixel clock limits on all platforms */
cf532bb2 6563 if (INTEL_INFO(dev)->gen < 4) {
44913155 6564 int clock_limit = dev_priv->max_cdclk_freq;
cf532bb2
VS
6565
6566 /*
6567 * Enable pixel doubling when the dot clock
6568 * is > 90% of the (display) core speed.
6569 *
b397c96b
VS
6570 * GDG double wide on either pipe,
6571 * otherwise pipe A only.
cf532bb2 6572 */
b397c96b 6573 if ((crtc->pipe == PIPE_A || IS_I915G(dev)) &&
241bfc38 6574 adjusted_mode->crtc_clock > clock_limit * 9 / 10) {
ad3a4479 6575 clock_limit *= 2;
cf532bb2 6576 pipe_config->double_wide = true;
ad3a4479
VS
6577 }
6578
241bfc38 6579 if (adjusted_mode->crtc_clock > clock_limit * 9 / 10)
e29c22c0 6580 return -EINVAL;
2c07245f 6581 }
89749350 6582
1d1d0e27
VS
6583 /*
6584 * Pipe horizontal size must be even in:
6585 * - DVO ganged mode
6586 * - LVDS dual channel mode
6587 * - Double wide pipe
6588 */
a93e255f 6589 if ((intel_pipe_will_have_type(pipe_config, INTEL_OUTPUT_LVDS) &&
1d1d0e27
VS
6590 intel_is_dual_link_lvds(dev)) || pipe_config->double_wide)
6591 pipe_config->pipe_src_w &= ~1;
6592
8693a824
DL
6593 /* Cantiga+ cannot handle modes with a hsync front porch of 0.
6594 * WaPruneModeWithIncorrectHsyncOffset:ctg,elk,ilk,snb,ivb,vlv,hsw.
44f46b42
CW
6595 */
6596 if ((INTEL_INFO(dev)->gen > 4 || IS_G4X(dev)) &&
6597 adjusted_mode->hsync_start == adjusted_mode->hdisplay)
e29c22c0 6598 return -EINVAL;
44f46b42 6599
f5adf94e 6600 if (HAS_IPS(dev))
a43f6e0f
DV
6601 hsw_compute_ips_config(crtc, pipe_config);
6602
877d48d5 6603 if (pipe_config->has_pch_encoder)
a43f6e0f 6604 return ironlake_fdi_compute_config(crtc, pipe_config);
877d48d5 6605
cf5a15be 6606 return 0;
79e53945
JB
6607}
6608
1652d19e
VS
6609static int skylake_get_display_clock_speed(struct drm_device *dev)
6610{
6611 struct drm_i915_private *dev_priv = to_i915(dev);
6612 uint32_t lcpll1 = I915_READ(LCPLL1_CTL);
6613 uint32_t cdctl = I915_READ(CDCLK_CTL);
6614 uint32_t linkrate;
6615
414355a7 6616 if (!(lcpll1 & LCPLL_PLL_ENABLE))
1652d19e 6617 return 24000; /* 24MHz is the cd freq with NSSC ref */
1652d19e
VS
6618
6619 if ((cdctl & CDCLK_FREQ_SEL_MASK) == CDCLK_FREQ_540)
6620 return 540000;
6621
6622 linkrate = (I915_READ(DPLL_CTRL1) &
71cd8423 6623 DPLL_CTRL1_LINK_RATE_MASK(SKL_DPLL0)) >> 1;
1652d19e 6624
71cd8423
DL
6625 if (linkrate == DPLL_CTRL1_LINK_RATE_2160 ||
6626 linkrate == DPLL_CTRL1_LINK_RATE_1080) {
1652d19e
VS
6627 /* vco 8640 */
6628 switch (cdctl & CDCLK_FREQ_SEL_MASK) {
6629 case CDCLK_FREQ_450_432:
6630 return 432000;
6631 case CDCLK_FREQ_337_308:
6632 return 308570;
6633 case CDCLK_FREQ_675_617:
6634 return 617140;
6635 default:
6636 WARN(1, "Unknown cd freq selection\n");
6637 }
6638 } else {
6639 /* vco 8100 */
6640 switch (cdctl & CDCLK_FREQ_SEL_MASK) {
6641 case CDCLK_FREQ_450_432:
6642 return 450000;
6643 case CDCLK_FREQ_337_308:
6644 return 337500;
6645 case CDCLK_FREQ_675_617:
6646 return 675000;
6647 default:
6648 WARN(1, "Unknown cd freq selection\n");
6649 }
6650 }
6651
6652 /* error case, do as if DPLL0 isn't enabled */
6653 return 24000;
6654}
6655
acd3f3d3
BP
6656static int broxton_get_display_clock_speed(struct drm_device *dev)
6657{
6658 struct drm_i915_private *dev_priv = to_i915(dev);
6659 uint32_t cdctl = I915_READ(CDCLK_CTL);
6660 uint32_t pll_ratio = I915_READ(BXT_DE_PLL_CTL) & BXT_DE_PLL_RATIO_MASK;
6661 uint32_t pll_enab = I915_READ(BXT_DE_PLL_ENABLE);
6662 int cdclk;
6663
6664 if (!(pll_enab & BXT_DE_PLL_PLL_ENABLE))
6665 return 19200;
6666
6667 cdclk = 19200 * pll_ratio / 2;
6668
6669 switch (cdctl & BXT_CDCLK_CD2X_DIV_SEL_MASK) {
6670 case BXT_CDCLK_CD2X_DIV_SEL_1:
6671 return cdclk; /* 576MHz or 624MHz */
6672 case BXT_CDCLK_CD2X_DIV_SEL_1_5:
6673 return cdclk * 2 / 3; /* 384MHz */
6674 case BXT_CDCLK_CD2X_DIV_SEL_2:
6675 return cdclk / 2; /* 288MHz */
6676 case BXT_CDCLK_CD2X_DIV_SEL_4:
6677 return cdclk / 4; /* 144MHz */
6678 }
6679
6680 /* error case, do as if DE PLL isn't enabled */
6681 return 19200;
6682}
6683
1652d19e
VS
6684static int broadwell_get_display_clock_speed(struct drm_device *dev)
6685{
6686 struct drm_i915_private *dev_priv = dev->dev_private;
6687 uint32_t lcpll = I915_READ(LCPLL_CTL);
6688 uint32_t freq = lcpll & LCPLL_CLK_FREQ_MASK;
6689
6690 if (lcpll & LCPLL_CD_SOURCE_FCLK)
6691 return 800000;
6692 else if (I915_READ(FUSE_STRAP) & HSW_CDCLK_LIMIT)
6693 return 450000;
6694 else if (freq == LCPLL_CLK_FREQ_450)
6695 return 450000;
6696 else if (freq == LCPLL_CLK_FREQ_54O_BDW)
6697 return 540000;
6698 else if (freq == LCPLL_CLK_FREQ_337_5_BDW)
6699 return 337500;
6700 else
6701 return 675000;
6702}
6703
6704static int haswell_get_display_clock_speed(struct drm_device *dev)
6705{
6706 struct drm_i915_private *dev_priv = dev->dev_private;
6707 uint32_t lcpll = I915_READ(LCPLL_CTL);
6708 uint32_t freq = lcpll & LCPLL_CLK_FREQ_MASK;
6709
6710 if (lcpll & LCPLL_CD_SOURCE_FCLK)
6711 return 800000;
6712 else if (I915_READ(FUSE_STRAP) & HSW_CDCLK_LIMIT)
6713 return 450000;
6714 else if (freq == LCPLL_CLK_FREQ_450)
6715 return 450000;
6716 else if (IS_HSW_ULT(dev))
6717 return 337500;
6718 else
6719 return 540000;
79e53945
JB
6720}
6721
25eb05fc
JB
6722static int valleyview_get_display_clock_speed(struct drm_device *dev)
6723{
d197b7d3 6724 struct drm_i915_private *dev_priv = dev->dev_private;
d197b7d3
VS
6725 u32 val;
6726 int divider;
6727
6bcda4f0
VS
6728 if (dev_priv->hpll_freq == 0)
6729 dev_priv->hpll_freq = valleyview_get_vco(dev_priv);
6730
a580516d 6731 mutex_lock(&dev_priv->sb_lock);
d197b7d3 6732 val = vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL);
a580516d 6733 mutex_unlock(&dev_priv->sb_lock);
d197b7d3
VS
6734
6735 divider = val & DISPLAY_FREQUENCY_VALUES;
6736
7d007f40
VS
6737 WARN((val & DISPLAY_FREQUENCY_STATUS) !=
6738 (divider << DISPLAY_FREQUENCY_STATUS_SHIFT),
6739 "cdclk change in progress\n");
6740
6bcda4f0 6741 return DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, divider + 1);
25eb05fc
JB
6742}
6743
b37a6434
VS
6744static int ilk_get_display_clock_speed(struct drm_device *dev)
6745{
6746 return 450000;
6747}
6748
e70236a8
JB
6749static int i945_get_display_clock_speed(struct drm_device *dev)
6750{
6751 return 400000;
6752}
79e53945 6753
e70236a8 6754static int i915_get_display_clock_speed(struct drm_device *dev)
79e53945 6755{
e907f170 6756 return 333333;
e70236a8 6757}
79e53945 6758
e70236a8
JB
6759static int i9xx_misc_get_display_clock_speed(struct drm_device *dev)
6760{
6761 return 200000;
6762}
79e53945 6763
257a7ffc
DV
6764static int pnv_get_display_clock_speed(struct drm_device *dev)
6765{
6766 u16 gcfgc = 0;
6767
6768 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
6769
6770 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
6771 case GC_DISPLAY_CLOCK_267_MHZ_PNV:
e907f170 6772 return 266667;
257a7ffc 6773 case GC_DISPLAY_CLOCK_333_MHZ_PNV:
e907f170 6774 return 333333;
257a7ffc 6775 case GC_DISPLAY_CLOCK_444_MHZ_PNV:
e907f170 6776 return 444444;
257a7ffc
DV
6777 case GC_DISPLAY_CLOCK_200_MHZ_PNV:
6778 return 200000;
6779 default:
6780 DRM_ERROR("Unknown pnv display core clock 0x%04x\n", gcfgc);
6781 case GC_DISPLAY_CLOCK_133_MHZ_PNV:
e907f170 6782 return 133333;
257a7ffc 6783 case GC_DISPLAY_CLOCK_167_MHZ_PNV:
e907f170 6784 return 166667;
257a7ffc
DV
6785 }
6786}
6787
e70236a8
JB
6788static int i915gm_get_display_clock_speed(struct drm_device *dev)
6789{
6790 u16 gcfgc = 0;
79e53945 6791
e70236a8
JB
6792 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
6793
6794 if (gcfgc & GC_LOW_FREQUENCY_ENABLE)
e907f170 6795 return 133333;
e70236a8
JB
6796 else {
6797 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
6798 case GC_DISPLAY_CLOCK_333_MHZ:
e907f170 6799 return 333333;
e70236a8
JB
6800 default:
6801 case GC_DISPLAY_CLOCK_190_200_MHZ:
6802 return 190000;
79e53945 6803 }
e70236a8
JB
6804 }
6805}
6806
6807static int i865_get_display_clock_speed(struct drm_device *dev)
6808{
e907f170 6809 return 266667;
e70236a8
JB
6810}
6811
1b1d2716 6812static int i85x_get_display_clock_speed(struct drm_device *dev)
e70236a8
JB
6813{
6814 u16 hpllcc = 0;
1b1d2716 6815
65cd2b3f
VS
6816 /*
6817 * 852GM/852GMV only supports 133 MHz and the HPLLCC
6818 * encoding is different :(
6819 * FIXME is this the right way to detect 852GM/852GMV?
6820 */
6821 if (dev->pdev->revision == 0x1)
6822 return 133333;
6823
1b1d2716
VS
6824 pci_bus_read_config_word(dev->pdev->bus,
6825 PCI_DEVFN(0, 3), HPLLCC, &hpllcc);
6826
e70236a8
JB
6827 /* Assume that the hardware is in the high speed state. This
6828 * should be the default.
6829 */
6830 switch (hpllcc & GC_CLOCK_CONTROL_MASK) {
6831 case GC_CLOCK_133_200:
1b1d2716 6832 case GC_CLOCK_133_200_2:
e70236a8
JB
6833 case GC_CLOCK_100_200:
6834 return 200000;
6835 case GC_CLOCK_166_250:
6836 return 250000;
6837 case GC_CLOCK_100_133:
e907f170 6838 return 133333;
1b1d2716
VS
6839 case GC_CLOCK_133_266:
6840 case GC_CLOCK_133_266_2:
6841 case GC_CLOCK_166_266:
6842 return 266667;
e70236a8 6843 }
79e53945 6844
e70236a8
JB
6845 /* Shouldn't happen */
6846 return 0;
6847}
79e53945 6848
e70236a8
JB
6849static int i830_get_display_clock_speed(struct drm_device *dev)
6850{
e907f170 6851 return 133333;
79e53945
JB
6852}
6853
34edce2f
VS
6854static unsigned int intel_hpll_vco(struct drm_device *dev)
6855{
6856 struct drm_i915_private *dev_priv = dev->dev_private;
6857 static const unsigned int blb_vco[8] = {
6858 [0] = 3200000,
6859 [1] = 4000000,
6860 [2] = 5333333,
6861 [3] = 4800000,
6862 [4] = 6400000,
6863 };
6864 static const unsigned int pnv_vco[8] = {
6865 [0] = 3200000,
6866 [1] = 4000000,
6867 [2] = 5333333,
6868 [3] = 4800000,
6869 [4] = 2666667,
6870 };
6871 static const unsigned int cl_vco[8] = {
6872 [0] = 3200000,
6873 [1] = 4000000,
6874 [2] = 5333333,
6875 [3] = 6400000,
6876 [4] = 3333333,
6877 [5] = 3566667,
6878 [6] = 4266667,
6879 };
6880 static const unsigned int elk_vco[8] = {
6881 [0] = 3200000,
6882 [1] = 4000000,
6883 [2] = 5333333,
6884 [3] = 4800000,
6885 };
6886 static const unsigned int ctg_vco[8] = {
6887 [0] = 3200000,
6888 [1] = 4000000,
6889 [2] = 5333333,
6890 [3] = 6400000,
6891 [4] = 2666667,
6892 [5] = 4266667,
6893 };
6894 const unsigned int *vco_table;
6895 unsigned int vco;
6896 uint8_t tmp = 0;
6897
6898 /* FIXME other chipsets? */
6899 if (IS_GM45(dev))
6900 vco_table = ctg_vco;
6901 else if (IS_G4X(dev))
6902 vco_table = elk_vco;
6903 else if (IS_CRESTLINE(dev))
6904 vco_table = cl_vco;
6905 else if (IS_PINEVIEW(dev))
6906 vco_table = pnv_vco;
6907 else if (IS_G33(dev))
6908 vco_table = blb_vco;
6909 else
6910 return 0;
6911
6912 tmp = I915_READ(IS_MOBILE(dev) ? HPLLVCO_MOBILE : HPLLVCO);
6913
6914 vco = vco_table[tmp & 0x7];
6915 if (vco == 0)
6916 DRM_ERROR("Bad HPLL VCO (HPLLVCO=0x%02x)\n", tmp);
6917 else
6918 DRM_DEBUG_KMS("HPLL VCO %u kHz\n", vco);
6919
6920 return vco;
6921}
6922
6923static int gm45_get_display_clock_speed(struct drm_device *dev)
6924{
6925 unsigned int cdclk_sel, vco = intel_hpll_vco(dev);
6926 uint16_t tmp = 0;
6927
6928 pci_read_config_word(dev->pdev, GCFGC, &tmp);
6929
6930 cdclk_sel = (tmp >> 12) & 0x1;
6931
6932 switch (vco) {
6933 case 2666667:
6934 case 4000000:
6935 case 5333333:
6936 return cdclk_sel ? 333333 : 222222;
6937 case 3200000:
6938 return cdclk_sel ? 320000 : 228571;
6939 default:
6940 DRM_ERROR("Unable to determine CDCLK. HPLL VCO=%u, CFGC=0x%04x\n", vco, tmp);
6941 return 222222;
6942 }
6943}
6944
6945static int i965gm_get_display_clock_speed(struct drm_device *dev)
6946{
6947 static const uint8_t div_3200[] = { 16, 10, 8 };
6948 static const uint8_t div_4000[] = { 20, 12, 10 };
6949 static const uint8_t div_5333[] = { 24, 16, 14 };
6950 const uint8_t *div_table;
6951 unsigned int cdclk_sel, vco = intel_hpll_vco(dev);
6952 uint16_t tmp = 0;
6953
6954 pci_read_config_word(dev->pdev, GCFGC, &tmp);
6955
6956 cdclk_sel = ((tmp >> 8) & 0x1f) - 1;
6957
6958 if (cdclk_sel >= ARRAY_SIZE(div_3200))
6959 goto fail;
6960
6961 switch (vco) {
6962 case 3200000:
6963 div_table = div_3200;
6964 break;
6965 case 4000000:
6966 div_table = div_4000;
6967 break;
6968 case 5333333:
6969 div_table = div_5333;
6970 break;
6971 default:
6972 goto fail;
6973 }
6974
6975 return DIV_ROUND_CLOSEST(vco, div_table[cdclk_sel]);
6976
caf4e252 6977fail:
34edce2f
VS
6978 DRM_ERROR("Unable to determine CDCLK. HPLL VCO=%u kHz, CFGC=0x%04x\n", vco, tmp);
6979 return 200000;
6980}
6981
6982static int g33_get_display_clock_speed(struct drm_device *dev)
6983{
6984 static const uint8_t div_3200[] = { 12, 10, 8, 7, 5, 16 };
6985 static const uint8_t div_4000[] = { 14, 12, 10, 8, 6, 20 };
6986 static const uint8_t div_4800[] = { 20, 14, 12, 10, 8, 24 };
6987 static const uint8_t div_5333[] = { 20, 16, 12, 12, 8, 28 };
6988 const uint8_t *div_table;
6989 unsigned int cdclk_sel, vco = intel_hpll_vco(dev);
6990 uint16_t tmp = 0;
6991
6992 pci_read_config_word(dev->pdev, GCFGC, &tmp);
6993
6994 cdclk_sel = (tmp >> 4) & 0x7;
6995
6996 if (cdclk_sel >= ARRAY_SIZE(div_3200))
6997 goto fail;
6998
6999 switch (vco) {
7000 case 3200000:
7001 div_table = div_3200;
7002 break;
7003 case 4000000:
7004 div_table = div_4000;
7005 break;
7006 case 4800000:
7007 div_table = div_4800;
7008 break;
7009 case 5333333:
7010 div_table = div_5333;
7011 break;
7012 default:
7013 goto fail;
7014 }
7015
7016 return DIV_ROUND_CLOSEST(vco, div_table[cdclk_sel]);
7017
caf4e252 7018fail:
34edce2f
VS
7019 DRM_ERROR("Unable to determine CDCLK. HPLL VCO=%u kHz, CFGC=0x%08x\n", vco, tmp);
7020 return 190476;
7021}
7022
2c07245f 7023static void
a65851af 7024intel_reduce_m_n_ratio(uint32_t *num, uint32_t *den)
2c07245f 7025{
a65851af
VS
7026 while (*num > DATA_LINK_M_N_MASK ||
7027 *den > DATA_LINK_M_N_MASK) {
2c07245f
ZW
7028 *num >>= 1;
7029 *den >>= 1;
7030 }
7031}
7032
a65851af
VS
7033static void compute_m_n(unsigned int m, unsigned int n,
7034 uint32_t *ret_m, uint32_t *ret_n)
7035{
7036 *ret_n = min_t(unsigned int, roundup_pow_of_two(n), DATA_LINK_N_MAX);
7037 *ret_m = div_u64((uint64_t) m * *ret_n, n);
7038 intel_reduce_m_n_ratio(ret_m, ret_n);
7039}
7040
e69d0bc1
DV
7041void
7042intel_link_compute_m_n(int bits_per_pixel, int nlanes,
7043 int pixel_clock, int link_clock,
7044 struct intel_link_m_n *m_n)
2c07245f 7045{
e69d0bc1 7046 m_n->tu = 64;
a65851af
VS
7047
7048 compute_m_n(bits_per_pixel * pixel_clock,
7049 link_clock * nlanes * 8,
7050 &m_n->gmch_m, &m_n->gmch_n);
7051
7052 compute_m_n(pixel_clock, link_clock,
7053 &m_n->link_m, &m_n->link_n);
2c07245f
ZW
7054}
7055
a7615030
CW
7056static inline bool intel_panel_use_ssc(struct drm_i915_private *dev_priv)
7057{
d330a953
JN
7058 if (i915.panel_use_ssc >= 0)
7059 return i915.panel_use_ssc != 0;
41aa3448 7060 return dev_priv->vbt.lvds_use_ssc
435793df 7061 && !(dev_priv->quirks & QUIRK_LVDS_SSC_DISABLE);
a7615030
CW
7062}
7063
a93e255f
ACO
7064static int i9xx_get_refclk(const struct intel_crtc_state *crtc_state,
7065 int num_connectors)
c65d77d8 7066{
a93e255f 7067 struct drm_device *dev = crtc_state->base.crtc->dev;
c65d77d8
JB
7068 struct drm_i915_private *dev_priv = dev->dev_private;
7069 int refclk;
7070
a93e255f
ACO
7071 WARN_ON(!crtc_state->base.state);
7072
5ab7b0b7 7073 if (IS_VALLEYVIEW(dev) || IS_BROXTON(dev)) {
9a0ea498 7074 refclk = 100000;
a93e255f 7075 } else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
c65d77d8 7076 intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
e91e941b
VS
7077 refclk = dev_priv->vbt.lvds_ssc_freq;
7078 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
c65d77d8
JB
7079 } else if (!IS_GEN2(dev)) {
7080 refclk = 96000;
7081 } else {
7082 refclk = 48000;
7083 }
7084
7085 return refclk;
7086}
7087
7429e9d4 7088static uint32_t pnv_dpll_compute_fp(struct dpll *dpll)
c65d77d8 7089{
7df00d7a 7090 return (1 << dpll->n) << 16 | dpll->m2;
7429e9d4 7091}
f47709a9 7092
7429e9d4
DV
7093static uint32_t i9xx_dpll_compute_fp(struct dpll *dpll)
7094{
7095 return dpll->n << 16 | dpll->m1 << 8 | dpll->m2;
c65d77d8
JB
7096}
7097
f47709a9 7098static void i9xx_update_pll_dividers(struct intel_crtc *crtc,
190f68c5 7099 struct intel_crtc_state *crtc_state,
a7516a05
JB
7100 intel_clock_t *reduced_clock)
7101{
f47709a9 7102 struct drm_device *dev = crtc->base.dev;
a7516a05
JB
7103 u32 fp, fp2 = 0;
7104
7105 if (IS_PINEVIEW(dev)) {
190f68c5 7106 fp = pnv_dpll_compute_fp(&crtc_state->dpll);
a7516a05 7107 if (reduced_clock)
7429e9d4 7108 fp2 = pnv_dpll_compute_fp(reduced_clock);
a7516a05 7109 } else {
190f68c5 7110 fp = i9xx_dpll_compute_fp(&crtc_state->dpll);
a7516a05 7111 if (reduced_clock)
7429e9d4 7112 fp2 = i9xx_dpll_compute_fp(reduced_clock);
a7516a05
JB
7113 }
7114
190f68c5 7115 crtc_state->dpll_hw_state.fp0 = fp;
a7516a05 7116
f47709a9 7117 crtc->lowfreq_avail = false;
a93e255f 7118 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
ab585dea 7119 reduced_clock) {
190f68c5 7120 crtc_state->dpll_hw_state.fp1 = fp2;
f47709a9 7121 crtc->lowfreq_avail = true;
a7516a05 7122 } else {
190f68c5 7123 crtc_state->dpll_hw_state.fp1 = fp;
a7516a05
JB
7124 }
7125}
7126
5e69f97f
CML
7127static void vlv_pllb_recal_opamp(struct drm_i915_private *dev_priv, enum pipe
7128 pipe)
89b667f8
JB
7129{
7130 u32 reg_val;
7131
7132 /*
7133 * PLLB opamp always calibrates to max value of 0x3f, force enable it
7134 * and set it to a reasonable value instead.
7135 */
ab3c759a 7136 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
89b667f8
JB
7137 reg_val &= 0xffffff00;
7138 reg_val |= 0x00000030;
ab3c759a 7139 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
89b667f8 7140
ab3c759a 7141 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
89b667f8
JB
7142 reg_val &= 0x8cffffff;
7143 reg_val = 0x8c000000;
ab3c759a 7144 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
89b667f8 7145
ab3c759a 7146 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
89b667f8 7147 reg_val &= 0xffffff00;
ab3c759a 7148 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
89b667f8 7149
ab3c759a 7150 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
89b667f8
JB
7151 reg_val &= 0x00ffffff;
7152 reg_val |= 0xb0000000;
ab3c759a 7153 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
89b667f8
JB
7154}
7155
b551842d
DV
7156static void intel_pch_transcoder_set_m_n(struct intel_crtc *crtc,
7157 struct intel_link_m_n *m_n)
7158{
7159 struct drm_device *dev = crtc->base.dev;
7160 struct drm_i915_private *dev_priv = dev->dev_private;
7161 int pipe = crtc->pipe;
7162
e3b95f1e
DV
7163 I915_WRITE(PCH_TRANS_DATA_M1(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
7164 I915_WRITE(PCH_TRANS_DATA_N1(pipe), m_n->gmch_n);
7165 I915_WRITE(PCH_TRANS_LINK_M1(pipe), m_n->link_m);
7166 I915_WRITE(PCH_TRANS_LINK_N1(pipe), m_n->link_n);
b551842d
DV
7167}
7168
7169static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
f769cd24
VK
7170 struct intel_link_m_n *m_n,
7171 struct intel_link_m_n *m2_n2)
b551842d
DV
7172{
7173 struct drm_device *dev = crtc->base.dev;
7174 struct drm_i915_private *dev_priv = dev->dev_private;
7175 int pipe = crtc->pipe;
6e3c9717 7176 enum transcoder transcoder = crtc->config->cpu_transcoder;
b551842d
DV
7177
7178 if (INTEL_INFO(dev)->gen >= 5) {
7179 I915_WRITE(PIPE_DATA_M1(transcoder), TU_SIZE(m_n->tu) | m_n->gmch_m);
7180 I915_WRITE(PIPE_DATA_N1(transcoder), m_n->gmch_n);
7181 I915_WRITE(PIPE_LINK_M1(transcoder), m_n->link_m);
7182 I915_WRITE(PIPE_LINK_N1(transcoder), m_n->link_n);
f769cd24
VK
7183 /* M2_N2 registers to be set only for gen < 8 (M2_N2 available
7184 * for gen < 8) and if DRRS is supported (to make sure the
7185 * registers are not unnecessarily accessed).
7186 */
44395bfe 7187 if (m2_n2 && (IS_CHERRYVIEW(dev) || INTEL_INFO(dev)->gen < 8) &&
6e3c9717 7188 crtc->config->has_drrs) {
f769cd24
VK
7189 I915_WRITE(PIPE_DATA_M2(transcoder),
7190 TU_SIZE(m2_n2->tu) | m2_n2->gmch_m);
7191 I915_WRITE(PIPE_DATA_N2(transcoder), m2_n2->gmch_n);
7192 I915_WRITE(PIPE_LINK_M2(transcoder), m2_n2->link_m);
7193 I915_WRITE(PIPE_LINK_N2(transcoder), m2_n2->link_n);
7194 }
b551842d 7195 } else {
e3b95f1e
DV
7196 I915_WRITE(PIPE_DATA_M_G4X(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
7197 I915_WRITE(PIPE_DATA_N_G4X(pipe), m_n->gmch_n);
7198 I915_WRITE(PIPE_LINK_M_G4X(pipe), m_n->link_m);
7199 I915_WRITE(PIPE_LINK_N_G4X(pipe), m_n->link_n);
b551842d
DV
7200 }
7201}
7202
fe3cd48d 7203void intel_dp_set_m_n(struct intel_crtc *crtc, enum link_m_n_set m_n)
03afc4a2 7204{
fe3cd48d
R
7205 struct intel_link_m_n *dp_m_n, *dp_m2_n2 = NULL;
7206
7207 if (m_n == M1_N1) {
7208 dp_m_n = &crtc->config->dp_m_n;
7209 dp_m2_n2 = &crtc->config->dp_m2_n2;
7210 } else if (m_n == M2_N2) {
7211
7212 /*
7213 * M2_N2 registers are not supported. Hence m2_n2 divider value
7214 * needs to be programmed into M1_N1.
7215 */
7216 dp_m_n = &crtc->config->dp_m2_n2;
7217 } else {
7218 DRM_ERROR("Unsupported divider value\n");
7219 return;
7220 }
7221
6e3c9717
ACO
7222 if (crtc->config->has_pch_encoder)
7223 intel_pch_transcoder_set_m_n(crtc, &crtc->config->dp_m_n);
03afc4a2 7224 else
fe3cd48d 7225 intel_cpu_transcoder_set_m_n(crtc, dp_m_n, dp_m2_n2);
03afc4a2
DV
7226}
7227
251ac862
DV
7228static void vlv_compute_dpll(struct intel_crtc *crtc,
7229 struct intel_crtc_state *pipe_config)
bdd4b6a6
DV
7230{
7231 u32 dpll, dpll_md;
7232
7233 /*
7234 * Enable DPIO clock input. We should never disable the reference
7235 * clock for pipe B, since VGA hotplug / manual detection depends
7236 * on it.
7237 */
60bfe44f
VS
7238 dpll = DPLL_EXT_BUFFER_ENABLE_VLV | DPLL_REF_CLK_ENABLE_VLV |
7239 DPLL_VGA_MODE_DIS | DPLL_INTEGRATED_REF_CLK_VLV;
bdd4b6a6
DV
7240 /* We should never disable this, set it here for state tracking */
7241 if (crtc->pipe == PIPE_B)
7242 dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
7243 dpll |= DPLL_VCO_ENABLE;
d288f65f 7244 pipe_config->dpll_hw_state.dpll = dpll;
bdd4b6a6 7245
d288f65f 7246 dpll_md = (pipe_config->pixel_multiplier - 1)
bdd4b6a6 7247 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
d288f65f 7248 pipe_config->dpll_hw_state.dpll_md = dpll_md;
bdd4b6a6
DV
7249}
7250
d288f65f 7251static void vlv_prepare_pll(struct intel_crtc *crtc,
5cec258b 7252 const struct intel_crtc_state *pipe_config)
a0c4da24 7253{
f47709a9 7254 struct drm_device *dev = crtc->base.dev;
a0c4da24 7255 struct drm_i915_private *dev_priv = dev->dev_private;
f47709a9 7256 int pipe = crtc->pipe;
bdd4b6a6 7257 u32 mdiv;
a0c4da24 7258 u32 bestn, bestm1, bestm2, bestp1, bestp2;
bdd4b6a6 7259 u32 coreclk, reg_val;
a0c4da24 7260
a580516d 7261 mutex_lock(&dev_priv->sb_lock);
09153000 7262
d288f65f
VS
7263 bestn = pipe_config->dpll.n;
7264 bestm1 = pipe_config->dpll.m1;
7265 bestm2 = pipe_config->dpll.m2;
7266 bestp1 = pipe_config->dpll.p1;
7267 bestp2 = pipe_config->dpll.p2;
a0c4da24 7268
89b667f8
JB
7269 /* See eDP HDMI DPIO driver vbios notes doc */
7270
7271 /* PLL B needs special handling */
bdd4b6a6 7272 if (pipe == PIPE_B)
5e69f97f 7273 vlv_pllb_recal_opamp(dev_priv, pipe);
89b667f8
JB
7274
7275 /* Set up Tx target for periodic Rcomp update */
ab3c759a 7276 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9_BCAST, 0x0100000f);
89b667f8
JB
7277
7278 /* Disable target IRef on PLL */
ab3c759a 7279 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW8(pipe));
89b667f8 7280 reg_val &= 0x00ffffff;
ab3c759a 7281 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW8(pipe), reg_val);
89b667f8
JB
7282
7283 /* Disable fast lock */
ab3c759a 7284 vlv_dpio_write(dev_priv, pipe, VLV_CMN_DW0, 0x610);
89b667f8
JB
7285
7286 /* Set idtafcrecal before PLL is enabled */
a0c4da24
JB
7287 mdiv = ((bestm1 << DPIO_M1DIV_SHIFT) | (bestm2 & DPIO_M2DIV_MASK));
7288 mdiv |= ((bestp1 << DPIO_P1_SHIFT) | (bestp2 << DPIO_P2_SHIFT));
7289 mdiv |= ((bestn << DPIO_N_SHIFT));
a0c4da24 7290 mdiv |= (1 << DPIO_K_SHIFT);
7df5080b
JB
7291
7292 /*
7293 * Post divider depends on pixel clock rate, DAC vs digital (and LVDS,
7294 * but we don't support that).
7295 * Note: don't use the DAC post divider as it seems unstable.
7296 */
7297 mdiv |= (DPIO_POST_DIV_HDMIDP << DPIO_POST_DIV_SHIFT);
ab3c759a 7298 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
a0c4da24 7299
a0c4da24 7300 mdiv |= DPIO_ENABLE_CALIBRATION;
ab3c759a 7301 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
a0c4da24 7302
89b667f8 7303 /* Set HBR and RBR LPF coefficients */
d288f65f 7304 if (pipe_config->port_clock == 162000 ||
409ee761
ACO
7305 intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG) ||
7306 intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI))
ab3c759a 7307 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
885b0120 7308 0x009f0003);
89b667f8 7309 else
ab3c759a 7310 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
89b667f8
JB
7311 0x00d0000f);
7312
681a8504 7313 if (pipe_config->has_dp_encoder) {
89b667f8 7314 /* Use SSC source */
bdd4b6a6 7315 if (pipe == PIPE_A)
ab3c759a 7316 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
89b667f8
JB
7317 0x0df40000);
7318 else
ab3c759a 7319 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
89b667f8
JB
7320 0x0df70000);
7321 } else { /* HDMI or VGA */
7322 /* Use bend source */
bdd4b6a6 7323 if (pipe == PIPE_A)
ab3c759a 7324 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
89b667f8
JB
7325 0x0df70000);
7326 else
ab3c759a 7327 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
89b667f8
JB
7328 0x0df40000);
7329 }
a0c4da24 7330
ab3c759a 7331 coreclk = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW7(pipe));
89b667f8 7332 coreclk = (coreclk & 0x0000ff00) | 0x01c00000;
409ee761
ACO
7333 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) ||
7334 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))
89b667f8 7335 coreclk |= 0x01000000;
ab3c759a 7336 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW7(pipe), coreclk);
a0c4da24 7337
ab3c759a 7338 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW11(pipe), 0x87871000);
a580516d 7339 mutex_unlock(&dev_priv->sb_lock);
a0c4da24
JB
7340}
7341
251ac862
DV
7342static void chv_compute_dpll(struct intel_crtc *crtc,
7343 struct intel_crtc_state *pipe_config)
1ae0d137 7344{
60bfe44f
VS
7345 pipe_config->dpll_hw_state.dpll = DPLL_SSC_REF_CLK_CHV |
7346 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS |
1ae0d137
VS
7347 DPLL_VCO_ENABLE;
7348 if (crtc->pipe != PIPE_A)
d288f65f 7349 pipe_config->dpll_hw_state.dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
1ae0d137 7350
d288f65f
VS
7351 pipe_config->dpll_hw_state.dpll_md =
7352 (pipe_config->pixel_multiplier - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT;
1ae0d137
VS
7353}
7354
d288f65f 7355static void chv_prepare_pll(struct intel_crtc *crtc,
5cec258b 7356 const struct intel_crtc_state *pipe_config)
9d556c99
CML
7357{
7358 struct drm_device *dev = crtc->base.dev;
7359 struct drm_i915_private *dev_priv = dev->dev_private;
7360 int pipe = crtc->pipe;
7361 int dpll_reg = DPLL(crtc->pipe);
7362 enum dpio_channel port = vlv_pipe_to_channel(pipe);
9cbe40c1 7363 u32 loopfilter, tribuf_calcntr;
9d556c99 7364 u32 bestn, bestm1, bestm2, bestp1, bestp2, bestm2_frac;
a945ce7e 7365 u32 dpio_val;
9cbe40c1 7366 int vco;
9d556c99 7367
d288f65f
VS
7368 bestn = pipe_config->dpll.n;
7369 bestm2_frac = pipe_config->dpll.m2 & 0x3fffff;
7370 bestm1 = pipe_config->dpll.m1;
7371 bestm2 = pipe_config->dpll.m2 >> 22;
7372 bestp1 = pipe_config->dpll.p1;
7373 bestp2 = pipe_config->dpll.p2;
9cbe40c1 7374 vco = pipe_config->dpll.vco;
a945ce7e 7375 dpio_val = 0;
9cbe40c1 7376 loopfilter = 0;
9d556c99
CML
7377
7378 /*
7379 * Enable Refclk and SSC
7380 */
a11b0703 7381 I915_WRITE(dpll_reg,
d288f65f 7382 pipe_config->dpll_hw_state.dpll & ~DPLL_VCO_ENABLE);
a11b0703 7383
a580516d 7384 mutex_lock(&dev_priv->sb_lock);
9d556c99 7385
9d556c99
CML
7386 /* p1 and p2 divider */
7387 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW13(port),
7388 5 << DPIO_CHV_S1_DIV_SHIFT |
7389 bestp1 << DPIO_CHV_P1_DIV_SHIFT |
7390 bestp2 << DPIO_CHV_P2_DIV_SHIFT |
7391 1 << DPIO_CHV_K_DIV_SHIFT);
7392
7393 /* Feedback post-divider - m2 */
7394 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW0(port), bestm2);
7395
7396 /* Feedback refclk divider - n and m1 */
7397 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW1(port),
7398 DPIO_CHV_M1_DIV_BY_2 |
7399 1 << DPIO_CHV_N_DIV_SHIFT);
7400
7401 /* M2 fraction division */
25a25dfc 7402 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW2(port), bestm2_frac);
9d556c99
CML
7403
7404 /* M2 fraction division enable */
a945ce7e
VP
7405 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW3(port));
7406 dpio_val &= ~(DPIO_CHV_FEEDFWD_GAIN_MASK | DPIO_CHV_FRAC_DIV_EN);
7407 dpio_val |= (2 << DPIO_CHV_FEEDFWD_GAIN_SHIFT);
7408 if (bestm2_frac)
7409 dpio_val |= DPIO_CHV_FRAC_DIV_EN;
7410 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW3(port), dpio_val);
9d556c99 7411
de3a0fde
VP
7412 /* Program digital lock detect threshold */
7413 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW9(port));
7414 dpio_val &= ~(DPIO_CHV_INT_LOCK_THRESHOLD_MASK |
7415 DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE);
7416 dpio_val |= (0x5 << DPIO_CHV_INT_LOCK_THRESHOLD_SHIFT);
7417 if (!bestm2_frac)
7418 dpio_val |= DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE;
7419 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW9(port), dpio_val);
7420
9d556c99 7421 /* Loop filter */
9cbe40c1
VP
7422 if (vco == 5400000) {
7423 loopfilter |= (0x3 << DPIO_CHV_PROP_COEFF_SHIFT);
7424 loopfilter |= (0x8 << DPIO_CHV_INT_COEFF_SHIFT);
7425 loopfilter |= (0x1 << DPIO_CHV_GAIN_CTRL_SHIFT);
7426 tribuf_calcntr = 0x9;
7427 } else if (vco <= 6200000) {
7428 loopfilter |= (0x5 << DPIO_CHV_PROP_COEFF_SHIFT);
7429 loopfilter |= (0xB << DPIO_CHV_INT_COEFF_SHIFT);
7430 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
7431 tribuf_calcntr = 0x9;
7432 } else if (vco <= 6480000) {
7433 loopfilter |= (0x4 << DPIO_CHV_PROP_COEFF_SHIFT);
7434 loopfilter |= (0x9 << DPIO_CHV_INT_COEFF_SHIFT);
7435 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
7436 tribuf_calcntr = 0x8;
7437 } else {
7438 /* Not supported. Apply the same limits as in the max case */
7439 loopfilter |= (0x4 << DPIO_CHV_PROP_COEFF_SHIFT);
7440 loopfilter |= (0x9 << DPIO_CHV_INT_COEFF_SHIFT);
7441 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
7442 tribuf_calcntr = 0;
7443 }
9d556c99
CML
7444 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW6(port), loopfilter);
7445
968040b2 7446 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW8(port));
9cbe40c1
VP
7447 dpio_val &= ~DPIO_CHV_TDC_TARGET_CNT_MASK;
7448 dpio_val |= (tribuf_calcntr << DPIO_CHV_TDC_TARGET_CNT_SHIFT);
7449 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW8(port), dpio_val);
7450
9d556c99
CML
7451 /* AFC Recal */
7452 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port),
7453 vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port)) |
7454 DPIO_AFC_RECAL);
7455
a580516d 7456 mutex_unlock(&dev_priv->sb_lock);
9d556c99
CML
7457}
7458
d288f65f
VS
7459/**
7460 * vlv_force_pll_on - forcibly enable just the PLL
7461 * @dev_priv: i915 private structure
7462 * @pipe: pipe PLL to enable
7463 * @dpll: PLL configuration
7464 *
7465 * Enable the PLL for @pipe using the supplied @dpll config. To be used
7466 * in cases where we need the PLL enabled even when @pipe is not going to
7467 * be enabled.
7468 */
7469void vlv_force_pll_on(struct drm_device *dev, enum pipe pipe,
7470 const struct dpll *dpll)
7471{
7472 struct intel_crtc *crtc =
7473 to_intel_crtc(intel_get_crtc_for_pipe(dev, pipe));
5cec258b 7474 struct intel_crtc_state pipe_config = {
a93e255f 7475 .base.crtc = &crtc->base,
d288f65f
VS
7476 .pixel_multiplier = 1,
7477 .dpll = *dpll,
7478 };
7479
7480 if (IS_CHERRYVIEW(dev)) {
251ac862 7481 chv_compute_dpll(crtc, &pipe_config);
d288f65f
VS
7482 chv_prepare_pll(crtc, &pipe_config);
7483 chv_enable_pll(crtc, &pipe_config);
7484 } else {
251ac862 7485 vlv_compute_dpll(crtc, &pipe_config);
d288f65f
VS
7486 vlv_prepare_pll(crtc, &pipe_config);
7487 vlv_enable_pll(crtc, &pipe_config);
7488 }
7489}
7490
7491/**
7492 * vlv_force_pll_off - forcibly disable just the PLL
7493 * @dev_priv: i915 private structure
7494 * @pipe: pipe PLL to disable
7495 *
7496 * Disable the PLL for @pipe. To be used in cases where we need
7497 * the PLL enabled even when @pipe is not going to be enabled.
7498 */
7499void vlv_force_pll_off(struct drm_device *dev, enum pipe pipe)
7500{
7501 if (IS_CHERRYVIEW(dev))
7502 chv_disable_pll(to_i915(dev), pipe);
7503 else
7504 vlv_disable_pll(to_i915(dev), pipe);
7505}
7506
251ac862
DV
7507static void i9xx_compute_dpll(struct intel_crtc *crtc,
7508 struct intel_crtc_state *crtc_state,
7509 intel_clock_t *reduced_clock,
7510 int num_connectors)
eb1cbe48 7511{
f47709a9 7512 struct drm_device *dev = crtc->base.dev;
eb1cbe48 7513 struct drm_i915_private *dev_priv = dev->dev_private;
eb1cbe48
DV
7514 u32 dpll;
7515 bool is_sdvo;
190f68c5 7516 struct dpll *clock = &crtc_state->dpll;
eb1cbe48 7517
190f68c5 7518 i9xx_update_pll_dividers(crtc, crtc_state, reduced_clock);
2a8f64ca 7519
a93e255f
ACO
7520 is_sdvo = intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_SDVO) ||
7521 intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_HDMI);
eb1cbe48
DV
7522
7523 dpll = DPLL_VGA_MODE_DIS;
7524
a93e255f 7525 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS))
eb1cbe48
DV
7526 dpll |= DPLLB_MODE_LVDS;
7527 else
7528 dpll |= DPLLB_MODE_DAC_SERIAL;
6cc5f341 7529
ef1b460d 7530 if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
190f68c5 7531 dpll |= (crtc_state->pixel_multiplier - 1)
198a037f 7532 << SDVO_MULTIPLIER_SHIFT_HIRES;
eb1cbe48 7533 }
198a037f
DV
7534
7535 if (is_sdvo)
4a33e48d 7536 dpll |= DPLL_SDVO_HIGH_SPEED;
198a037f 7537
190f68c5 7538 if (crtc_state->has_dp_encoder)
4a33e48d 7539 dpll |= DPLL_SDVO_HIGH_SPEED;
eb1cbe48
DV
7540
7541 /* compute bitmask from p1 value */
7542 if (IS_PINEVIEW(dev))
7543 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
7544 else {
7545 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
7546 if (IS_G4X(dev) && reduced_clock)
7547 dpll |= (1 << (reduced_clock->p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
7548 }
7549 switch (clock->p2) {
7550 case 5:
7551 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
7552 break;
7553 case 7:
7554 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
7555 break;
7556 case 10:
7557 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
7558 break;
7559 case 14:
7560 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
7561 break;
7562 }
7563 if (INTEL_INFO(dev)->gen >= 4)
7564 dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);
7565
190f68c5 7566 if (crtc_state->sdvo_tv_clock)
eb1cbe48 7567 dpll |= PLL_REF_INPUT_TVCLKINBC;
a93e255f 7568 else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
eb1cbe48
DV
7569 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
7570 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
7571 else
7572 dpll |= PLL_REF_INPUT_DREFCLK;
7573
7574 dpll |= DPLL_VCO_ENABLE;
190f68c5 7575 crtc_state->dpll_hw_state.dpll = dpll;
8bcc2795 7576
eb1cbe48 7577 if (INTEL_INFO(dev)->gen >= 4) {
190f68c5 7578 u32 dpll_md = (crtc_state->pixel_multiplier - 1)
ef1b460d 7579 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
190f68c5 7580 crtc_state->dpll_hw_state.dpll_md = dpll_md;
eb1cbe48
DV
7581 }
7582}
7583
251ac862
DV
7584static void i8xx_compute_dpll(struct intel_crtc *crtc,
7585 struct intel_crtc_state *crtc_state,
7586 intel_clock_t *reduced_clock,
7587 int num_connectors)
eb1cbe48 7588{
f47709a9 7589 struct drm_device *dev = crtc->base.dev;
eb1cbe48 7590 struct drm_i915_private *dev_priv = dev->dev_private;
eb1cbe48 7591 u32 dpll;
190f68c5 7592 struct dpll *clock = &crtc_state->dpll;
eb1cbe48 7593
190f68c5 7594 i9xx_update_pll_dividers(crtc, crtc_state, reduced_clock);
2a8f64ca 7595
eb1cbe48
DV
7596 dpll = DPLL_VGA_MODE_DIS;
7597
a93e255f 7598 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
eb1cbe48
DV
7599 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
7600 } else {
7601 if (clock->p1 == 2)
7602 dpll |= PLL_P1_DIVIDE_BY_TWO;
7603 else
7604 dpll |= (clock->p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
7605 if (clock->p2 == 4)
7606 dpll |= PLL_P2_DIVIDE_BY_4;
7607 }
7608
a93e255f 7609 if (!IS_I830(dev) && intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_DVO))
4a33e48d
DV
7610 dpll |= DPLL_DVO_2X_MODE;
7611
a93e255f 7612 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
eb1cbe48
DV
7613 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
7614 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
7615 else
7616 dpll |= PLL_REF_INPUT_DREFCLK;
7617
7618 dpll |= DPLL_VCO_ENABLE;
190f68c5 7619 crtc_state->dpll_hw_state.dpll = dpll;
eb1cbe48
DV
7620}
7621
8a654f3b 7622static void intel_set_pipe_timings(struct intel_crtc *intel_crtc)
b0e77b9c
PZ
7623{
7624 struct drm_device *dev = intel_crtc->base.dev;
7625 struct drm_i915_private *dev_priv = dev->dev_private;
7626 enum pipe pipe = intel_crtc->pipe;
6e3c9717 7627 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
8a654f3b 7628 struct drm_display_mode *adjusted_mode =
6e3c9717 7629 &intel_crtc->config->base.adjusted_mode;
1caea6e9
VS
7630 uint32_t crtc_vtotal, crtc_vblank_end;
7631 int vsyncshift = 0;
4d8a62ea
DV
7632
7633 /* We need to be careful not to changed the adjusted mode, for otherwise
7634 * the hw state checker will get angry at the mismatch. */
7635 crtc_vtotal = adjusted_mode->crtc_vtotal;
7636 crtc_vblank_end = adjusted_mode->crtc_vblank_end;
b0e77b9c 7637
609aeaca 7638 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
b0e77b9c 7639 /* the chip adds 2 halflines automatically */
4d8a62ea
DV
7640 crtc_vtotal -= 1;
7641 crtc_vblank_end -= 1;
609aeaca 7642
409ee761 7643 if (intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
609aeaca
VS
7644 vsyncshift = (adjusted_mode->crtc_htotal - 1) / 2;
7645 else
7646 vsyncshift = adjusted_mode->crtc_hsync_start -
7647 adjusted_mode->crtc_htotal / 2;
1caea6e9
VS
7648 if (vsyncshift < 0)
7649 vsyncshift += adjusted_mode->crtc_htotal;
b0e77b9c
PZ
7650 }
7651
7652 if (INTEL_INFO(dev)->gen > 3)
fe2b8f9d 7653 I915_WRITE(VSYNCSHIFT(cpu_transcoder), vsyncshift);
b0e77b9c 7654
fe2b8f9d 7655 I915_WRITE(HTOTAL(cpu_transcoder),
b0e77b9c
PZ
7656 (adjusted_mode->crtc_hdisplay - 1) |
7657 ((adjusted_mode->crtc_htotal - 1) << 16));
fe2b8f9d 7658 I915_WRITE(HBLANK(cpu_transcoder),
b0e77b9c
PZ
7659 (adjusted_mode->crtc_hblank_start - 1) |
7660 ((adjusted_mode->crtc_hblank_end - 1) << 16));
fe2b8f9d 7661 I915_WRITE(HSYNC(cpu_transcoder),
b0e77b9c
PZ
7662 (adjusted_mode->crtc_hsync_start - 1) |
7663 ((adjusted_mode->crtc_hsync_end - 1) << 16));
7664
fe2b8f9d 7665 I915_WRITE(VTOTAL(cpu_transcoder),
b0e77b9c 7666 (adjusted_mode->crtc_vdisplay - 1) |
4d8a62ea 7667 ((crtc_vtotal - 1) << 16));
fe2b8f9d 7668 I915_WRITE(VBLANK(cpu_transcoder),
b0e77b9c 7669 (adjusted_mode->crtc_vblank_start - 1) |
4d8a62ea 7670 ((crtc_vblank_end - 1) << 16));
fe2b8f9d 7671 I915_WRITE(VSYNC(cpu_transcoder),
b0e77b9c
PZ
7672 (adjusted_mode->crtc_vsync_start - 1) |
7673 ((adjusted_mode->crtc_vsync_end - 1) << 16));
7674
b5e508d4
PZ
7675 /* Workaround: when the EDP input selection is B, the VTOTAL_B must be
7676 * programmed with the VTOTAL_EDP value. Same for VTOTAL_C. This is
7677 * documented on the DDI_FUNC_CTL register description, EDP Input Select
7678 * bits. */
7679 if (IS_HASWELL(dev) && cpu_transcoder == TRANSCODER_EDP &&
7680 (pipe == PIPE_B || pipe == PIPE_C))
7681 I915_WRITE(VTOTAL(pipe), I915_READ(VTOTAL(cpu_transcoder)));
7682
b0e77b9c
PZ
7683 /* pipesrc controls the size that is scaled from, which should
7684 * always be the user's requested size.
7685 */
7686 I915_WRITE(PIPESRC(pipe),
6e3c9717
ACO
7687 ((intel_crtc->config->pipe_src_w - 1) << 16) |
7688 (intel_crtc->config->pipe_src_h - 1));
b0e77b9c
PZ
7689}
7690
1bd1bd80 7691static void intel_get_pipe_timings(struct intel_crtc *crtc,
5cec258b 7692 struct intel_crtc_state *pipe_config)
1bd1bd80
DV
7693{
7694 struct drm_device *dev = crtc->base.dev;
7695 struct drm_i915_private *dev_priv = dev->dev_private;
7696 enum transcoder cpu_transcoder = pipe_config->cpu_transcoder;
7697 uint32_t tmp;
7698
7699 tmp = I915_READ(HTOTAL(cpu_transcoder));
2d112de7
ACO
7700 pipe_config->base.adjusted_mode.crtc_hdisplay = (tmp & 0xffff) + 1;
7701 pipe_config->base.adjusted_mode.crtc_htotal = ((tmp >> 16) & 0xffff) + 1;
1bd1bd80 7702 tmp = I915_READ(HBLANK(cpu_transcoder));
2d112de7
ACO
7703 pipe_config->base.adjusted_mode.crtc_hblank_start = (tmp & 0xffff) + 1;
7704 pipe_config->base.adjusted_mode.crtc_hblank_end = ((tmp >> 16) & 0xffff) + 1;
1bd1bd80 7705 tmp = I915_READ(HSYNC(cpu_transcoder));
2d112de7
ACO
7706 pipe_config->base.adjusted_mode.crtc_hsync_start = (tmp & 0xffff) + 1;
7707 pipe_config->base.adjusted_mode.crtc_hsync_end = ((tmp >> 16) & 0xffff) + 1;
1bd1bd80
DV
7708
7709 tmp = I915_READ(VTOTAL(cpu_transcoder));
2d112de7
ACO
7710 pipe_config->base.adjusted_mode.crtc_vdisplay = (tmp & 0xffff) + 1;
7711 pipe_config->base.adjusted_mode.crtc_vtotal = ((tmp >> 16) & 0xffff) + 1;
1bd1bd80 7712 tmp = I915_READ(VBLANK(cpu_transcoder));
2d112de7
ACO
7713 pipe_config->base.adjusted_mode.crtc_vblank_start = (tmp & 0xffff) + 1;
7714 pipe_config->base.adjusted_mode.crtc_vblank_end = ((tmp >> 16) & 0xffff) + 1;
1bd1bd80 7715 tmp = I915_READ(VSYNC(cpu_transcoder));
2d112de7
ACO
7716 pipe_config->base.adjusted_mode.crtc_vsync_start = (tmp & 0xffff) + 1;
7717 pipe_config->base.adjusted_mode.crtc_vsync_end = ((tmp >> 16) & 0xffff) + 1;
1bd1bd80
DV
7718
7719 if (I915_READ(PIPECONF(cpu_transcoder)) & PIPECONF_INTERLACE_MASK) {
2d112de7
ACO
7720 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_INTERLACE;
7721 pipe_config->base.adjusted_mode.crtc_vtotal += 1;
7722 pipe_config->base.adjusted_mode.crtc_vblank_end += 1;
1bd1bd80
DV
7723 }
7724
7725 tmp = I915_READ(PIPESRC(crtc->pipe));
37327abd
VS
7726 pipe_config->pipe_src_h = (tmp & 0xffff) + 1;
7727 pipe_config->pipe_src_w = ((tmp >> 16) & 0xffff) + 1;
7728
2d112de7
ACO
7729 pipe_config->base.mode.vdisplay = pipe_config->pipe_src_h;
7730 pipe_config->base.mode.hdisplay = pipe_config->pipe_src_w;
1bd1bd80
DV
7731}
7732
f6a83288 7733void intel_mode_from_pipe_config(struct drm_display_mode *mode,
5cec258b 7734 struct intel_crtc_state *pipe_config)
babea61d 7735{
2d112de7
ACO
7736 mode->hdisplay = pipe_config->base.adjusted_mode.crtc_hdisplay;
7737 mode->htotal = pipe_config->base.adjusted_mode.crtc_htotal;
7738 mode->hsync_start = pipe_config->base.adjusted_mode.crtc_hsync_start;
7739 mode->hsync_end = pipe_config->base.adjusted_mode.crtc_hsync_end;
babea61d 7740
2d112de7
ACO
7741 mode->vdisplay = pipe_config->base.adjusted_mode.crtc_vdisplay;
7742 mode->vtotal = pipe_config->base.adjusted_mode.crtc_vtotal;
7743 mode->vsync_start = pipe_config->base.adjusted_mode.crtc_vsync_start;
7744 mode->vsync_end = pipe_config->base.adjusted_mode.crtc_vsync_end;
babea61d 7745
2d112de7 7746 mode->flags = pipe_config->base.adjusted_mode.flags;
cd13f5ab 7747 mode->type = DRM_MODE_TYPE_DRIVER;
babea61d 7748
2d112de7
ACO
7749 mode->clock = pipe_config->base.adjusted_mode.crtc_clock;
7750 mode->flags |= pipe_config->base.adjusted_mode.flags;
cd13f5ab
ML
7751
7752 mode->hsync = drm_mode_hsync(mode);
7753 mode->vrefresh = drm_mode_vrefresh(mode);
7754 drm_mode_set_name(mode);
babea61d
JB
7755}
7756
84b046f3
DV
7757static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc)
7758{
7759 struct drm_device *dev = intel_crtc->base.dev;
7760 struct drm_i915_private *dev_priv = dev->dev_private;
7761 uint32_t pipeconf;
7762
9f11a9e4 7763 pipeconf = 0;
84b046f3 7764
b6b5d049
VS
7765 if ((intel_crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
7766 (intel_crtc->pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
7767 pipeconf |= I915_READ(PIPECONF(intel_crtc->pipe)) & PIPECONF_ENABLE;
67c72a12 7768
6e3c9717 7769 if (intel_crtc->config->double_wide)
cf532bb2 7770 pipeconf |= PIPECONF_DOUBLE_WIDE;
84b046f3 7771
ff9ce46e
DV
7772 /* only g4x and later have fancy bpc/dither controls */
7773 if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
ff9ce46e 7774 /* Bspec claims that we can't use dithering for 30bpp pipes. */
6e3c9717 7775 if (intel_crtc->config->dither && intel_crtc->config->pipe_bpp != 30)
ff9ce46e 7776 pipeconf |= PIPECONF_DITHER_EN |
84b046f3 7777 PIPECONF_DITHER_TYPE_SP;
84b046f3 7778
6e3c9717 7779 switch (intel_crtc->config->pipe_bpp) {
ff9ce46e
DV
7780 case 18:
7781 pipeconf |= PIPECONF_6BPC;
7782 break;
7783 case 24:
7784 pipeconf |= PIPECONF_8BPC;
7785 break;
7786 case 30:
7787 pipeconf |= PIPECONF_10BPC;
7788 break;
7789 default:
7790 /* Case prevented by intel_choose_pipe_bpp_dither. */
7791 BUG();
84b046f3
DV
7792 }
7793 }
7794
7795 if (HAS_PIPE_CXSR(dev)) {
7796 if (intel_crtc->lowfreq_avail) {
7797 DRM_DEBUG_KMS("enabling CxSR downclocking\n");
7798 pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
7799 } else {
7800 DRM_DEBUG_KMS("disabling CxSR downclocking\n");
84b046f3
DV
7801 }
7802 }
7803
6e3c9717 7804 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE) {
efc2cfff 7805 if (INTEL_INFO(dev)->gen < 4 ||
409ee761 7806 intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
efc2cfff
VS
7807 pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
7808 else
7809 pipeconf |= PIPECONF_INTERLACE_W_SYNC_SHIFT;
7810 } else
84b046f3
DV
7811 pipeconf |= PIPECONF_PROGRESSIVE;
7812
6e3c9717 7813 if (IS_VALLEYVIEW(dev) && intel_crtc->config->limited_color_range)
9f11a9e4 7814 pipeconf |= PIPECONF_COLOR_RANGE_SELECT;
9c8e09b7 7815
84b046f3
DV
7816 I915_WRITE(PIPECONF(intel_crtc->pipe), pipeconf);
7817 POSTING_READ(PIPECONF(intel_crtc->pipe));
7818}
7819
190f68c5
ACO
7820static int i9xx_crtc_compute_clock(struct intel_crtc *crtc,
7821 struct intel_crtc_state *crtc_state)
79e53945 7822{
c7653199 7823 struct drm_device *dev = crtc->base.dev;
79e53945 7824 struct drm_i915_private *dev_priv = dev->dev_private;
c751ce4f 7825 int refclk, num_connectors = 0;
c329a4ec
DV
7826 intel_clock_t clock;
7827 bool ok;
7828 bool is_dsi = false;
5eddb70b 7829 struct intel_encoder *encoder;
d4906093 7830 const intel_limit_t *limit;
55bb9992 7831 struct drm_atomic_state *state = crtc_state->base.state;
da3ced29 7832 struct drm_connector *connector;
55bb9992
ACO
7833 struct drm_connector_state *connector_state;
7834 int i;
79e53945 7835
dd3cd74a
ACO
7836 memset(&crtc_state->dpll_hw_state, 0,
7837 sizeof(crtc_state->dpll_hw_state));
7838
da3ced29 7839 for_each_connector_in_state(state, connector, connector_state, i) {
55bb9992
ACO
7840 if (connector_state->crtc != &crtc->base)
7841 continue;
7842
7843 encoder = to_intel_encoder(connector_state->best_encoder);
7844
5eddb70b 7845 switch (encoder->type) {
e9fd1c02
JN
7846 case INTEL_OUTPUT_DSI:
7847 is_dsi = true;
7848 break;
6847d71b
PZ
7849 default:
7850 break;
79e53945 7851 }
43565a06 7852
c751ce4f 7853 num_connectors++;
79e53945
JB
7854 }
7855
f2335330 7856 if (is_dsi)
5b18e57c 7857 return 0;
f2335330 7858
190f68c5 7859 if (!crtc_state->clock_set) {
a93e255f 7860 refclk = i9xx_get_refclk(crtc_state, num_connectors);
79e53945 7861
e9fd1c02
JN
7862 /*
7863 * Returns a set of divisors for the desired target clock with
7864 * the given refclk, or FALSE. The returned values represent
7865 * the clock equation: reflck * (5 * (m1 + 2) + (m2 + 2)) / (n +
7866 * 2) / p1 / p2.
7867 */
a93e255f
ACO
7868 limit = intel_limit(crtc_state, refclk);
7869 ok = dev_priv->display.find_dpll(limit, crtc_state,
190f68c5 7870 crtc_state->port_clock,
e9fd1c02 7871 refclk, NULL, &clock);
f2335330 7872 if (!ok) {
e9fd1c02
JN
7873 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7874 return -EINVAL;
7875 }
79e53945 7876
f2335330 7877 /* Compat-code for transition, will disappear. */
190f68c5
ACO
7878 crtc_state->dpll.n = clock.n;
7879 crtc_state->dpll.m1 = clock.m1;
7880 crtc_state->dpll.m2 = clock.m2;
7881 crtc_state->dpll.p1 = clock.p1;
7882 crtc_state->dpll.p2 = clock.p2;
f47709a9 7883 }
7026d4ac 7884
e9fd1c02 7885 if (IS_GEN2(dev)) {
c329a4ec 7886 i8xx_compute_dpll(crtc, crtc_state, NULL,
251ac862 7887 num_connectors);
9d556c99 7888 } else if (IS_CHERRYVIEW(dev)) {
251ac862 7889 chv_compute_dpll(crtc, crtc_state);
e9fd1c02 7890 } else if (IS_VALLEYVIEW(dev)) {
251ac862 7891 vlv_compute_dpll(crtc, crtc_state);
e9fd1c02 7892 } else {
c329a4ec 7893 i9xx_compute_dpll(crtc, crtc_state, NULL,
251ac862 7894 num_connectors);
e9fd1c02 7895 }
79e53945 7896
c8f7a0db 7897 return 0;
f564048e
EA
7898}
7899
2fa2fe9a 7900static void i9xx_get_pfit_config(struct intel_crtc *crtc,
5cec258b 7901 struct intel_crtc_state *pipe_config)
2fa2fe9a
DV
7902{
7903 struct drm_device *dev = crtc->base.dev;
7904 struct drm_i915_private *dev_priv = dev->dev_private;
7905 uint32_t tmp;
7906
dc9e7dec
VS
7907 if (INTEL_INFO(dev)->gen <= 3 && (IS_I830(dev) || !IS_MOBILE(dev)))
7908 return;
7909
2fa2fe9a 7910 tmp = I915_READ(PFIT_CONTROL);
06922821
DV
7911 if (!(tmp & PFIT_ENABLE))
7912 return;
2fa2fe9a 7913
06922821 7914 /* Check whether the pfit is attached to our pipe. */
2fa2fe9a
DV
7915 if (INTEL_INFO(dev)->gen < 4) {
7916 if (crtc->pipe != PIPE_B)
7917 return;
2fa2fe9a
DV
7918 } else {
7919 if ((tmp & PFIT_PIPE_MASK) != (crtc->pipe << PFIT_PIPE_SHIFT))
7920 return;
7921 }
7922
06922821 7923 pipe_config->gmch_pfit.control = tmp;
2fa2fe9a
DV
7924 pipe_config->gmch_pfit.pgm_ratios = I915_READ(PFIT_PGM_RATIOS);
7925 if (INTEL_INFO(dev)->gen < 5)
7926 pipe_config->gmch_pfit.lvds_border_bits =
7927 I915_READ(LVDS) & LVDS_BORDER_ENABLE;
7928}
7929
acbec814 7930static void vlv_crtc_clock_get(struct intel_crtc *crtc,
5cec258b 7931 struct intel_crtc_state *pipe_config)
acbec814
JB
7932{
7933 struct drm_device *dev = crtc->base.dev;
7934 struct drm_i915_private *dev_priv = dev->dev_private;
7935 int pipe = pipe_config->cpu_transcoder;
7936 intel_clock_t clock;
7937 u32 mdiv;
662c6ecb 7938 int refclk = 100000;
acbec814 7939
f573de5a
SK
7940 /* In case of MIPI DPLL will not even be used */
7941 if (!(pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE))
7942 return;
7943
a580516d 7944 mutex_lock(&dev_priv->sb_lock);
ab3c759a 7945 mdiv = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW3(pipe));
a580516d 7946 mutex_unlock(&dev_priv->sb_lock);
acbec814
JB
7947
7948 clock.m1 = (mdiv >> DPIO_M1DIV_SHIFT) & 7;
7949 clock.m2 = mdiv & DPIO_M2DIV_MASK;
7950 clock.n = (mdiv >> DPIO_N_SHIFT) & 0xf;
7951 clock.p1 = (mdiv >> DPIO_P1_SHIFT) & 7;
7952 clock.p2 = (mdiv >> DPIO_P2_SHIFT) & 0x1f;
7953
dccbea3b 7954 pipe_config->port_clock = vlv_calc_dpll_params(refclk, &clock);
acbec814
JB
7955}
7956
5724dbd1
DL
7957static void
7958i9xx_get_initial_plane_config(struct intel_crtc *crtc,
7959 struct intel_initial_plane_config *plane_config)
1ad292b5
JB
7960{
7961 struct drm_device *dev = crtc->base.dev;
7962 struct drm_i915_private *dev_priv = dev->dev_private;
7963 u32 val, base, offset;
7964 int pipe = crtc->pipe, plane = crtc->plane;
7965 int fourcc, pixel_format;
6761dd31 7966 unsigned int aligned_height;
b113d5ee 7967 struct drm_framebuffer *fb;
1b842c89 7968 struct intel_framebuffer *intel_fb;
1ad292b5 7969
42a7b088
DL
7970 val = I915_READ(DSPCNTR(plane));
7971 if (!(val & DISPLAY_PLANE_ENABLE))
7972 return;
7973
d9806c9f 7974 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
1b842c89 7975 if (!intel_fb) {
1ad292b5
JB
7976 DRM_DEBUG_KMS("failed to alloc fb\n");
7977 return;
7978 }
7979
1b842c89
DL
7980 fb = &intel_fb->base;
7981
18c5247e
DV
7982 if (INTEL_INFO(dev)->gen >= 4) {
7983 if (val & DISPPLANE_TILED) {
49af449b 7984 plane_config->tiling = I915_TILING_X;
18c5247e
DV
7985 fb->modifier[0] = I915_FORMAT_MOD_X_TILED;
7986 }
7987 }
1ad292b5
JB
7988
7989 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
b35d63fa 7990 fourcc = i9xx_format_to_fourcc(pixel_format);
b113d5ee
DL
7991 fb->pixel_format = fourcc;
7992 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
1ad292b5
JB
7993
7994 if (INTEL_INFO(dev)->gen >= 4) {
49af449b 7995 if (plane_config->tiling)
1ad292b5
JB
7996 offset = I915_READ(DSPTILEOFF(plane));
7997 else
7998 offset = I915_READ(DSPLINOFF(plane));
7999 base = I915_READ(DSPSURF(plane)) & 0xfffff000;
8000 } else {
8001 base = I915_READ(DSPADDR(plane));
8002 }
8003 plane_config->base = base;
8004
8005 val = I915_READ(PIPESRC(pipe));
b113d5ee
DL
8006 fb->width = ((val >> 16) & 0xfff) + 1;
8007 fb->height = ((val >> 0) & 0xfff) + 1;
1ad292b5
JB
8008
8009 val = I915_READ(DSPSTRIDE(pipe));
b113d5ee 8010 fb->pitches[0] = val & 0xffffffc0;
1ad292b5 8011
b113d5ee 8012 aligned_height = intel_fb_align_height(dev, fb->height,
091df6cb
DV
8013 fb->pixel_format,
8014 fb->modifier[0]);
1ad292b5 8015
f37b5c2b 8016 plane_config->size = fb->pitches[0] * aligned_height;
1ad292b5 8017
2844a921
DL
8018 DRM_DEBUG_KMS("pipe/plane %c/%d with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
8019 pipe_name(pipe), plane, fb->width, fb->height,
8020 fb->bits_per_pixel, base, fb->pitches[0],
8021 plane_config->size);
1ad292b5 8022
2d14030b 8023 plane_config->fb = intel_fb;
1ad292b5
JB
8024}
8025
70b23a98 8026static void chv_crtc_clock_get(struct intel_crtc *crtc,
5cec258b 8027 struct intel_crtc_state *pipe_config)
70b23a98
VS
8028{
8029 struct drm_device *dev = crtc->base.dev;
8030 struct drm_i915_private *dev_priv = dev->dev_private;
8031 int pipe = pipe_config->cpu_transcoder;
8032 enum dpio_channel port = vlv_pipe_to_channel(pipe);
8033 intel_clock_t clock;
0d7b6b11 8034 u32 cmn_dw13, pll_dw0, pll_dw1, pll_dw2, pll_dw3;
70b23a98
VS
8035 int refclk = 100000;
8036
a580516d 8037 mutex_lock(&dev_priv->sb_lock);
70b23a98
VS
8038 cmn_dw13 = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW13(port));
8039 pll_dw0 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW0(port));
8040 pll_dw1 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW1(port));
8041 pll_dw2 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW2(port));
0d7b6b11 8042 pll_dw3 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW3(port));
a580516d 8043 mutex_unlock(&dev_priv->sb_lock);
70b23a98
VS
8044
8045 clock.m1 = (pll_dw1 & 0x7) == DPIO_CHV_M1_DIV_BY_2 ? 2 : 0;
0d7b6b11
ID
8046 clock.m2 = (pll_dw0 & 0xff) << 22;
8047 if (pll_dw3 & DPIO_CHV_FRAC_DIV_EN)
8048 clock.m2 |= pll_dw2 & 0x3fffff;
70b23a98
VS
8049 clock.n = (pll_dw1 >> DPIO_CHV_N_DIV_SHIFT) & 0xf;
8050 clock.p1 = (cmn_dw13 >> DPIO_CHV_P1_DIV_SHIFT) & 0x7;
8051 clock.p2 = (cmn_dw13 >> DPIO_CHV_P2_DIV_SHIFT) & 0x1f;
8052
dccbea3b 8053 pipe_config->port_clock = chv_calc_dpll_params(refclk, &clock);
70b23a98
VS
8054}
8055
0e8ffe1b 8056static bool i9xx_get_pipe_config(struct intel_crtc *crtc,
5cec258b 8057 struct intel_crtc_state *pipe_config)
0e8ffe1b
DV
8058{
8059 struct drm_device *dev = crtc->base.dev;
8060 struct drm_i915_private *dev_priv = dev->dev_private;
8061 uint32_t tmp;
8062
f458ebbc
DV
8063 if (!intel_display_power_is_enabled(dev_priv,
8064 POWER_DOMAIN_PIPE(crtc->pipe)))
b5482bd0
ID
8065 return false;
8066
e143a21c 8067 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
c0d43d62 8068 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
eccb140b 8069
0e8ffe1b
DV
8070 tmp = I915_READ(PIPECONF(crtc->pipe));
8071 if (!(tmp & PIPECONF_ENABLE))
8072 return false;
8073
42571aef
VS
8074 if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
8075 switch (tmp & PIPECONF_BPC_MASK) {
8076 case PIPECONF_6BPC:
8077 pipe_config->pipe_bpp = 18;
8078 break;
8079 case PIPECONF_8BPC:
8080 pipe_config->pipe_bpp = 24;
8081 break;
8082 case PIPECONF_10BPC:
8083 pipe_config->pipe_bpp = 30;
8084 break;
8085 default:
8086 break;
8087 }
8088 }
8089
b5a9fa09
DV
8090 if (IS_VALLEYVIEW(dev) && (tmp & PIPECONF_COLOR_RANGE_SELECT))
8091 pipe_config->limited_color_range = true;
8092
282740f7
VS
8093 if (INTEL_INFO(dev)->gen < 4)
8094 pipe_config->double_wide = tmp & PIPECONF_DOUBLE_WIDE;
8095
1bd1bd80
DV
8096 intel_get_pipe_timings(crtc, pipe_config);
8097
2fa2fe9a
DV
8098 i9xx_get_pfit_config(crtc, pipe_config);
8099
6c49f241
DV
8100 if (INTEL_INFO(dev)->gen >= 4) {
8101 tmp = I915_READ(DPLL_MD(crtc->pipe));
8102 pipe_config->pixel_multiplier =
8103 ((tmp & DPLL_MD_UDI_MULTIPLIER_MASK)
8104 >> DPLL_MD_UDI_MULTIPLIER_SHIFT) + 1;
8bcc2795 8105 pipe_config->dpll_hw_state.dpll_md = tmp;
6c49f241
DV
8106 } else if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
8107 tmp = I915_READ(DPLL(crtc->pipe));
8108 pipe_config->pixel_multiplier =
8109 ((tmp & SDVO_MULTIPLIER_MASK)
8110 >> SDVO_MULTIPLIER_SHIFT_HIRES) + 1;
8111 } else {
8112 /* Note that on i915G/GM the pixel multiplier is in the sdvo
8113 * port and will be fixed up in the encoder->get_config
8114 * function. */
8115 pipe_config->pixel_multiplier = 1;
8116 }
8bcc2795
DV
8117 pipe_config->dpll_hw_state.dpll = I915_READ(DPLL(crtc->pipe));
8118 if (!IS_VALLEYVIEW(dev)) {
1c4e0274
VS
8119 /*
8120 * DPLL_DVO_2X_MODE must be enabled for both DPLLs
8121 * on 830. Filter it out here so that we don't
8122 * report errors due to that.
8123 */
8124 if (IS_I830(dev))
8125 pipe_config->dpll_hw_state.dpll &= ~DPLL_DVO_2X_MODE;
8126
8bcc2795
DV
8127 pipe_config->dpll_hw_state.fp0 = I915_READ(FP0(crtc->pipe));
8128 pipe_config->dpll_hw_state.fp1 = I915_READ(FP1(crtc->pipe));
165e901c
VS
8129 } else {
8130 /* Mask out read-only status bits. */
8131 pipe_config->dpll_hw_state.dpll &= ~(DPLL_LOCK_VLV |
8132 DPLL_PORTC_READY_MASK |
8133 DPLL_PORTB_READY_MASK);
8bcc2795 8134 }
6c49f241 8135
70b23a98
VS
8136 if (IS_CHERRYVIEW(dev))
8137 chv_crtc_clock_get(crtc, pipe_config);
8138 else if (IS_VALLEYVIEW(dev))
acbec814
JB
8139 vlv_crtc_clock_get(crtc, pipe_config);
8140 else
8141 i9xx_crtc_clock_get(crtc, pipe_config);
18442d08 8142
0f64614d
VS
8143 /*
8144 * Normally the dotclock is filled in by the encoder .get_config()
8145 * but in case the pipe is enabled w/o any ports we need a sane
8146 * default.
8147 */
8148 pipe_config->base.adjusted_mode.crtc_clock =
8149 pipe_config->port_clock / pipe_config->pixel_multiplier;
8150
0e8ffe1b
DV
8151 return true;
8152}
8153
dde86e2d 8154static void ironlake_init_pch_refclk(struct drm_device *dev)
13d83a67
JB
8155{
8156 struct drm_i915_private *dev_priv = dev->dev_private;
13d83a67 8157 struct intel_encoder *encoder;
74cfd7ac 8158 u32 val, final;
13d83a67 8159 bool has_lvds = false;
199e5d79 8160 bool has_cpu_edp = false;
199e5d79 8161 bool has_panel = false;
99eb6a01
KP
8162 bool has_ck505 = false;
8163 bool can_ssc = false;
13d83a67
JB
8164
8165 /* We need to take the global config into account */
b2784e15 8166 for_each_intel_encoder(dev, encoder) {
199e5d79
KP
8167 switch (encoder->type) {
8168 case INTEL_OUTPUT_LVDS:
8169 has_panel = true;
8170 has_lvds = true;
8171 break;
8172 case INTEL_OUTPUT_EDP:
8173 has_panel = true;
2de6905f 8174 if (enc_to_dig_port(&encoder->base)->port == PORT_A)
199e5d79
KP
8175 has_cpu_edp = true;
8176 break;
6847d71b
PZ
8177 default:
8178 break;
13d83a67
JB
8179 }
8180 }
8181
99eb6a01 8182 if (HAS_PCH_IBX(dev)) {
41aa3448 8183 has_ck505 = dev_priv->vbt.display_clock_mode;
99eb6a01
KP
8184 can_ssc = has_ck505;
8185 } else {
8186 has_ck505 = false;
8187 can_ssc = true;
8188 }
8189
2de6905f
ID
8190 DRM_DEBUG_KMS("has_panel %d has_lvds %d has_ck505 %d\n",
8191 has_panel, has_lvds, has_ck505);
13d83a67
JB
8192
8193 /* Ironlake: try to setup display ref clock before DPLL
8194 * enabling. This is only under driver's control after
8195 * PCH B stepping, previous chipset stepping should be
8196 * ignoring this setting.
8197 */
74cfd7ac
CW
8198 val = I915_READ(PCH_DREF_CONTROL);
8199
8200 /* As we must carefully and slowly disable/enable each source in turn,
8201 * compute the final state we want first and check if we need to
8202 * make any changes at all.
8203 */
8204 final = val;
8205 final &= ~DREF_NONSPREAD_SOURCE_MASK;
8206 if (has_ck505)
8207 final |= DREF_NONSPREAD_CK505_ENABLE;
8208 else
8209 final |= DREF_NONSPREAD_SOURCE_ENABLE;
8210
8211 final &= ~DREF_SSC_SOURCE_MASK;
8212 final &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
8213 final &= ~DREF_SSC1_ENABLE;
8214
8215 if (has_panel) {
8216 final |= DREF_SSC_SOURCE_ENABLE;
8217
8218 if (intel_panel_use_ssc(dev_priv) && can_ssc)
8219 final |= DREF_SSC1_ENABLE;
8220
8221 if (has_cpu_edp) {
8222 if (intel_panel_use_ssc(dev_priv) && can_ssc)
8223 final |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
8224 else
8225 final |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
8226 } else
8227 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
8228 } else {
8229 final |= DREF_SSC_SOURCE_DISABLE;
8230 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
8231 }
8232
8233 if (final == val)
8234 return;
8235
13d83a67 8236 /* Always enable nonspread source */
74cfd7ac 8237 val &= ~DREF_NONSPREAD_SOURCE_MASK;
13d83a67 8238
99eb6a01 8239 if (has_ck505)
74cfd7ac 8240 val |= DREF_NONSPREAD_CK505_ENABLE;
99eb6a01 8241 else
74cfd7ac 8242 val |= DREF_NONSPREAD_SOURCE_ENABLE;
13d83a67 8243
199e5d79 8244 if (has_panel) {
74cfd7ac
CW
8245 val &= ~DREF_SSC_SOURCE_MASK;
8246 val |= DREF_SSC_SOURCE_ENABLE;
13d83a67 8247
199e5d79 8248 /* SSC must be turned on before enabling the CPU output */
99eb6a01 8249 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
199e5d79 8250 DRM_DEBUG_KMS("Using SSC on panel\n");
74cfd7ac 8251 val |= DREF_SSC1_ENABLE;
e77166b5 8252 } else
74cfd7ac 8253 val &= ~DREF_SSC1_ENABLE;
199e5d79
KP
8254
8255 /* Get SSC going before enabling the outputs */
74cfd7ac 8256 I915_WRITE(PCH_DREF_CONTROL, val);
199e5d79
KP
8257 POSTING_READ(PCH_DREF_CONTROL);
8258 udelay(200);
8259
74cfd7ac 8260 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
13d83a67
JB
8261
8262 /* Enable CPU source on CPU attached eDP */
199e5d79 8263 if (has_cpu_edp) {
99eb6a01 8264 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
199e5d79 8265 DRM_DEBUG_KMS("Using SSC on eDP\n");
74cfd7ac 8266 val |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
eba905b2 8267 } else
74cfd7ac 8268 val |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
199e5d79 8269 } else
74cfd7ac 8270 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
199e5d79 8271
74cfd7ac 8272 I915_WRITE(PCH_DREF_CONTROL, val);
199e5d79
KP
8273 POSTING_READ(PCH_DREF_CONTROL);
8274 udelay(200);
8275 } else {
8276 DRM_DEBUG_KMS("Disabling SSC entirely\n");
8277
74cfd7ac 8278 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
199e5d79
KP
8279
8280 /* Turn off CPU output */
74cfd7ac 8281 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
199e5d79 8282
74cfd7ac 8283 I915_WRITE(PCH_DREF_CONTROL, val);
199e5d79
KP
8284 POSTING_READ(PCH_DREF_CONTROL);
8285 udelay(200);
8286
8287 /* Turn off the SSC source */
74cfd7ac
CW
8288 val &= ~DREF_SSC_SOURCE_MASK;
8289 val |= DREF_SSC_SOURCE_DISABLE;
199e5d79
KP
8290
8291 /* Turn off SSC1 */
74cfd7ac 8292 val &= ~DREF_SSC1_ENABLE;
199e5d79 8293
74cfd7ac 8294 I915_WRITE(PCH_DREF_CONTROL, val);
13d83a67
JB
8295 POSTING_READ(PCH_DREF_CONTROL);
8296 udelay(200);
8297 }
74cfd7ac
CW
8298
8299 BUG_ON(val != final);
13d83a67
JB
8300}
8301
f31f2d55 8302static void lpt_reset_fdi_mphy(struct drm_i915_private *dev_priv)
dde86e2d 8303{
f31f2d55 8304 uint32_t tmp;
dde86e2d 8305
0ff066a9
PZ
8306 tmp = I915_READ(SOUTH_CHICKEN2);
8307 tmp |= FDI_MPHY_IOSFSB_RESET_CTL;
8308 I915_WRITE(SOUTH_CHICKEN2, tmp);
dde86e2d 8309
0ff066a9
PZ
8310 if (wait_for_atomic_us(I915_READ(SOUTH_CHICKEN2) &
8311 FDI_MPHY_IOSFSB_RESET_STATUS, 100))
8312 DRM_ERROR("FDI mPHY reset assert timeout\n");
dde86e2d 8313
0ff066a9
PZ
8314 tmp = I915_READ(SOUTH_CHICKEN2);
8315 tmp &= ~FDI_MPHY_IOSFSB_RESET_CTL;
8316 I915_WRITE(SOUTH_CHICKEN2, tmp);
dde86e2d 8317
0ff066a9
PZ
8318 if (wait_for_atomic_us((I915_READ(SOUTH_CHICKEN2) &
8319 FDI_MPHY_IOSFSB_RESET_STATUS) == 0, 100))
8320 DRM_ERROR("FDI mPHY reset de-assert timeout\n");
f31f2d55
PZ
8321}
8322
8323/* WaMPhyProgramming:hsw */
8324static void lpt_program_fdi_mphy(struct drm_i915_private *dev_priv)
8325{
8326 uint32_t tmp;
dde86e2d
PZ
8327
8328 tmp = intel_sbi_read(dev_priv, 0x8008, SBI_MPHY);
8329 tmp &= ~(0xFF << 24);
8330 tmp |= (0x12 << 24);
8331 intel_sbi_write(dev_priv, 0x8008, tmp, SBI_MPHY);
8332
dde86e2d
PZ
8333 tmp = intel_sbi_read(dev_priv, 0x2008, SBI_MPHY);
8334 tmp |= (1 << 11);
8335 intel_sbi_write(dev_priv, 0x2008, tmp, SBI_MPHY);
8336
8337 tmp = intel_sbi_read(dev_priv, 0x2108, SBI_MPHY);
8338 tmp |= (1 << 11);
8339 intel_sbi_write(dev_priv, 0x2108, tmp, SBI_MPHY);
8340
dde86e2d
PZ
8341 tmp = intel_sbi_read(dev_priv, 0x206C, SBI_MPHY);
8342 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
8343 intel_sbi_write(dev_priv, 0x206C, tmp, SBI_MPHY);
8344
8345 tmp = intel_sbi_read(dev_priv, 0x216C, SBI_MPHY);
8346 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
8347 intel_sbi_write(dev_priv, 0x216C, tmp, SBI_MPHY);
8348
0ff066a9
PZ
8349 tmp = intel_sbi_read(dev_priv, 0x2080, SBI_MPHY);
8350 tmp &= ~(7 << 13);
8351 tmp |= (5 << 13);
8352 intel_sbi_write(dev_priv, 0x2080, tmp, SBI_MPHY);
dde86e2d 8353
0ff066a9
PZ
8354 tmp = intel_sbi_read(dev_priv, 0x2180, SBI_MPHY);
8355 tmp &= ~(7 << 13);
8356 tmp |= (5 << 13);
8357 intel_sbi_write(dev_priv, 0x2180, tmp, SBI_MPHY);
dde86e2d
PZ
8358
8359 tmp = intel_sbi_read(dev_priv, 0x208C, SBI_MPHY);
8360 tmp &= ~0xFF;
8361 tmp |= 0x1C;
8362 intel_sbi_write(dev_priv, 0x208C, tmp, SBI_MPHY);
8363
8364 tmp = intel_sbi_read(dev_priv, 0x218C, SBI_MPHY);
8365 tmp &= ~0xFF;
8366 tmp |= 0x1C;
8367 intel_sbi_write(dev_priv, 0x218C, tmp, SBI_MPHY);
8368
8369 tmp = intel_sbi_read(dev_priv, 0x2098, SBI_MPHY);
8370 tmp &= ~(0xFF << 16);
8371 tmp |= (0x1C << 16);
8372 intel_sbi_write(dev_priv, 0x2098, tmp, SBI_MPHY);
8373
8374 tmp = intel_sbi_read(dev_priv, 0x2198, SBI_MPHY);
8375 tmp &= ~(0xFF << 16);
8376 tmp |= (0x1C << 16);
8377 intel_sbi_write(dev_priv, 0x2198, tmp, SBI_MPHY);
8378
0ff066a9
PZ
8379 tmp = intel_sbi_read(dev_priv, 0x20C4, SBI_MPHY);
8380 tmp |= (1 << 27);
8381 intel_sbi_write(dev_priv, 0x20C4, tmp, SBI_MPHY);
dde86e2d 8382
0ff066a9
PZ
8383 tmp = intel_sbi_read(dev_priv, 0x21C4, SBI_MPHY);
8384 tmp |= (1 << 27);
8385 intel_sbi_write(dev_priv, 0x21C4, tmp, SBI_MPHY);
dde86e2d 8386
0ff066a9
PZ
8387 tmp = intel_sbi_read(dev_priv, 0x20EC, SBI_MPHY);
8388 tmp &= ~(0xF << 28);
8389 tmp |= (4 << 28);
8390 intel_sbi_write(dev_priv, 0x20EC, tmp, SBI_MPHY);
dde86e2d 8391
0ff066a9
PZ
8392 tmp = intel_sbi_read(dev_priv, 0x21EC, SBI_MPHY);
8393 tmp &= ~(0xF << 28);
8394 tmp |= (4 << 28);
8395 intel_sbi_write(dev_priv, 0x21EC, tmp, SBI_MPHY);
f31f2d55
PZ
8396}
8397
2fa86a1f
PZ
8398/* Implements 3 different sequences from BSpec chapter "Display iCLK
8399 * Programming" based on the parameters passed:
8400 * - Sequence to enable CLKOUT_DP
8401 * - Sequence to enable CLKOUT_DP without spread
8402 * - Sequence to enable CLKOUT_DP for FDI usage and configure PCH FDI I/O
8403 */
8404static void lpt_enable_clkout_dp(struct drm_device *dev, bool with_spread,
8405 bool with_fdi)
f31f2d55
PZ
8406{
8407 struct drm_i915_private *dev_priv = dev->dev_private;
2fa86a1f
PZ
8408 uint32_t reg, tmp;
8409
8410 if (WARN(with_fdi && !with_spread, "FDI requires downspread\n"))
8411 with_spread = true;
c2699524 8412 if (WARN(HAS_PCH_LPT_LP(dev) && with_fdi, "LP PCH doesn't have FDI\n"))
2fa86a1f 8413 with_fdi = false;
f31f2d55 8414
a580516d 8415 mutex_lock(&dev_priv->sb_lock);
f31f2d55
PZ
8416
8417 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
8418 tmp &= ~SBI_SSCCTL_DISABLE;
8419 tmp |= SBI_SSCCTL_PATHALT;
8420 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
8421
8422 udelay(24);
8423
2fa86a1f
PZ
8424 if (with_spread) {
8425 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
8426 tmp &= ~SBI_SSCCTL_PATHALT;
8427 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
f31f2d55 8428
2fa86a1f
PZ
8429 if (with_fdi) {
8430 lpt_reset_fdi_mphy(dev_priv);
8431 lpt_program_fdi_mphy(dev_priv);
8432 }
8433 }
dde86e2d 8434
c2699524 8435 reg = HAS_PCH_LPT_LP(dev) ? SBI_GEN0 : SBI_DBUFF0;
2fa86a1f
PZ
8436 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
8437 tmp |= SBI_GEN0_CFG_BUFFENABLE_DISABLE;
8438 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
c00db246 8439
a580516d 8440 mutex_unlock(&dev_priv->sb_lock);
dde86e2d
PZ
8441}
8442
47701c3b
PZ
8443/* Sequence to disable CLKOUT_DP */
8444static void lpt_disable_clkout_dp(struct drm_device *dev)
8445{
8446 struct drm_i915_private *dev_priv = dev->dev_private;
8447 uint32_t reg, tmp;
8448
a580516d 8449 mutex_lock(&dev_priv->sb_lock);
47701c3b 8450
c2699524 8451 reg = HAS_PCH_LPT_LP(dev) ? SBI_GEN0 : SBI_DBUFF0;
47701c3b
PZ
8452 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
8453 tmp &= ~SBI_GEN0_CFG_BUFFENABLE_DISABLE;
8454 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
8455
8456 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
8457 if (!(tmp & SBI_SSCCTL_DISABLE)) {
8458 if (!(tmp & SBI_SSCCTL_PATHALT)) {
8459 tmp |= SBI_SSCCTL_PATHALT;
8460 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
8461 udelay(32);
8462 }
8463 tmp |= SBI_SSCCTL_DISABLE;
8464 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
8465 }
8466
a580516d 8467 mutex_unlock(&dev_priv->sb_lock);
47701c3b
PZ
8468}
8469
bf8fa3d3
PZ
8470static void lpt_init_pch_refclk(struct drm_device *dev)
8471{
bf8fa3d3
PZ
8472 struct intel_encoder *encoder;
8473 bool has_vga = false;
8474
b2784e15 8475 for_each_intel_encoder(dev, encoder) {
bf8fa3d3
PZ
8476 switch (encoder->type) {
8477 case INTEL_OUTPUT_ANALOG:
8478 has_vga = true;
8479 break;
6847d71b
PZ
8480 default:
8481 break;
bf8fa3d3
PZ
8482 }
8483 }
8484
47701c3b
PZ
8485 if (has_vga)
8486 lpt_enable_clkout_dp(dev, true, true);
8487 else
8488 lpt_disable_clkout_dp(dev);
bf8fa3d3
PZ
8489}
8490
dde86e2d
PZ
8491/*
8492 * Initialize reference clocks when the driver loads
8493 */
8494void intel_init_pch_refclk(struct drm_device *dev)
8495{
8496 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
8497 ironlake_init_pch_refclk(dev);
8498 else if (HAS_PCH_LPT(dev))
8499 lpt_init_pch_refclk(dev);
8500}
8501
55bb9992 8502static int ironlake_get_refclk(struct intel_crtc_state *crtc_state)
d9d444cb 8503{
55bb9992 8504 struct drm_device *dev = crtc_state->base.crtc->dev;
d9d444cb 8505 struct drm_i915_private *dev_priv = dev->dev_private;
55bb9992 8506 struct drm_atomic_state *state = crtc_state->base.state;
da3ced29 8507 struct drm_connector *connector;
55bb9992 8508 struct drm_connector_state *connector_state;
d9d444cb 8509 struct intel_encoder *encoder;
55bb9992 8510 int num_connectors = 0, i;
d9d444cb
JB
8511 bool is_lvds = false;
8512
da3ced29 8513 for_each_connector_in_state(state, connector, connector_state, i) {
55bb9992
ACO
8514 if (connector_state->crtc != crtc_state->base.crtc)
8515 continue;
8516
8517 encoder = to_intel_encoder(connector_state->best_encoder);
8518
d9d444cb
JB
8519 switch (encoder->type) {
8520 case INTEL_OUTPUT_LVDS:
8521 is_lvds = true;
8522 break;
6847d71b
PZ
8523 default:
8524 break;
d9d444cb
JB
8525 }
8526 num_connectors++;
8527 }
8528
8529 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
e91e941b 8530 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n",
41aa3448 8531 dev_priv->vbt.lvds_ssc_freq);
e91e941b 8532 return dev_priv->vbt.lvds_ssc_freq;
d9d444cb
JB
8533 }
8534
8535 return 120000;
8536}
8537
6ff93609 8538static void ironlake_set_pipeconf(struct drm_crtc *crtc)
79e53945 8539{
c8203565 8540 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
79e53945
JB
8541 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8542 int pipe = intel_crtc->pipe;
c8203565
PZ
8543 uint32_t val;
8544
78114071 8545 val = 0;
c8203565 8546
6e3c9717 8547 switch (intel_crtc->config->pipe_bpp) {
c8203565 8548 case 18:
dfd07d72 8549 val |= PIPECONF_6BPC;
c8203565
PZ
8550 break;
8551 case 24:
dfd07d72 8552 val |= PIPECONF_8BPC;
c8203565
PZ
8553 break;
8554 case 30:
dfd07d72 8555 val |= PIPECONF_10BPC;
c8203565
PZ
8556 break;
8557 case 36:
dfd07d72 8558 val |= PIPECONF_12BPC;
c8203565
PZ
8559 break;
8560 default:
cc769b62
PZ
8561 /* Case prevented by intel_choose_pipe_bpp_dither. */
8562 BUG();
c8203565
PZ
8563 }
8564
6e3c9717 8565 if (intel_crtc->config->dither)
c8203565
PZ
8566 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
8567
6e3c9717 8568 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
c8203565
PZ
8569 val |= PIPECONF_INTERLACED_ILK;
8570 else
8571 val |= PIPECONF_PROGRESSIVE;
8572
6e3c9717 8573 if (intel_crtc->config->limited_color_range)
3685a8f3 8574 val |= PIPECONF_COLOR_RANGE_SELECT;
3685a8f3 8575
c8203565
PZ
8576 I915_WRITE(PIPECONF(pipe), val);
8577 POSTING_READ(PIPECONF(pipe));
8578}
8579
86d3efce
VS
8580/*
8581 * Set up the pipe CSC unit.
8582 *
8583 * Currently only full range RGB to limited range RGB conversion
8584 * is supported, but eventually this should handle various
8585 * RGB<->YCbCr scenarios as well.
8586 */
50f3b016 8587static void intel_set_pipe_csc(struct drm_crtc *crtc)
86d3efce
VS
8588{
8589 struct drm_device *dev = crtc->dev;
8590 struct drm_i915_private *dev_priv = dev->dev_private;
8591 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8592 int pipe = intel_crtc->pipe;
8593 uint16_t coeff = 0x7800; /* 1.0 */
8594
8595 /*
8596 * TODO: Check what kind of values actually come out of the pipe
8597 * with these coeff/postoff values and adjust to get the best
8598 * accuracy. Perhaps we even need to take the bpc value into
8599 * consideration.
8600 */
8601
6e3c9717 8602 if (intel_crtc->config->limited_color_range)
86d3efce
VS
8603 coeff = ((235 - 16) * (1 << 12) / 255) & 0xff8; /* 0.xxx... */
8604
8605 /*
8606 * GY/GU and RY/RU should be the other way around according
8607 * to BSpec, but reality doesn't agree. Just set them up in
8608 * a way that results in the correct picture.
8609 */
8610 I915_WRITE(PIPE_CSC_COEFF_RY_GY(pipe), coeff << 16);
8611 I915_WRITE(PIPE_CSC_COEFF_BY(pipe), 0);
8612
8613 I915_WRITE(PIPE_CSC_COEFF_RU_GU(pipe), coeff);
8614 I915_WRITE(PIPE_CSC_COEFF_BU(pipe), 0);
8615
8616 I915_WRITE(PIPE_CSC_COEFF_RV_GV(pipe), 0);
8617 I915_WRITE(PIPE_CSC_COEFF_BV(pipe), coeff << 16);
8618
8619 I915_WRITE(PIPE_CSC_PREOFF_HI(pipe), 0);
8620 I915_WRITE(PIPE_CSC_PREOFF_ME(pipe), 0);
8621 I915_WRITE(PIPE_CSC_PREOFF_LO(pipe), 0);
8622
8623 if (INTEL_INFO(dev)->gen > 6) {
8624 uint16_t postoff = 0;
8625
6e3c9717 8626 if (intel_crtc->config->limited_color_range)
32cf0cb0 8627 postoff = (16 * (1 << 12) / 255) & 0x1fff;
86d3efce
VS
8628
8629 I915_WRITE(PIPE_CSC_POSTOFF_HI(pipe), postoff);
8630 I915_WRITE(PIPE_CSC_POSTOFF_ME(pipe), postoff);
8631 I915_WRITE(PIPE_CSC_POSTOFF_LO(pipe), postoff);
8632
8633 I915_WRITE(PIPE_CSC_MODE(pipe), 0);
8634 } else {
8635 uint32_t mode = CSC_MODE_YUV_TO_RGB;
8636
6e3c9717 8637 if (intel_crtc->config->limited_color_range)
86d3efce
VS
8638 mode |= CSC_BLACK_SCREEN_OFFSET;
8639
8640 I915_WRITE(PIPE_CSC_MODE(pipe), mode);
8641 }
8642}
8643
6ff93609 8644static void haswell_set_pipeconf(struct drm_crtc *crtc)
ee2b0b38 8645{
756f85cf
PZ
8646 struct drm_device *dev = crtc->dev;
8647 struct drm_i915_private *dev_priv = dev->dev_private;
ee2b0b38 8648 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
756f85cf 8649 enum pipe pipe = intel_crtc->pipe;
6e3c9717 8650 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
ee2b0b38
PZ
8651 uint32_t val;
8652
3eff4faa 8653 val = 0;
ee2b0b38 8654
6e3c9717 8655 if (IS_HASWELL(dev) && intel_crtc->config->dither)
ee2b0b38
PZ
8656 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
8657
6e3c9717 8658 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
ee2b0b38
PZ
8659 val |= PIPECONF_INTERLACED_ILK;
8660 else
8661 val |= PIPECONF_PROGRESSIVE;
8662
702e7a56
PZ
8663 I915_WRITE(PIPECONF(cpu_transcoder), val);
8664 POSTING_READ(PIPECONF(cpu_transcoder));
3eff4faa
DV
8665
8666 I915_WRITE(GAMMA_MODE(intel_crtc->pipe), GAMMA_MODE_MODE_8BIT);
8667 POSTING_READ(GAMMA_MODE(intel_crtc->pipe));
756f85cf 8668
3cdf122c 8669 if (IS_BROADWELL(dev) || INTEL_INFO(dev)->gen >= 9) {
756f85cf
PZ
8670 val = 0;
8671
6e3c9717 8672 switch (intel_crtc->config->pipe_bpp) {
756f85cf
PZ
8673 case 18:
8674 val |= PIPEMISC_DITHER_6_BPC;
8675 break;
8676 case 24:
8677 val |= PIPEMISC_DITHER_8_BPC;
8678 break;
8679 case 30:
8680 val |= PIPEMISC_DITHER_10_BPC;
8681 break;
8682 case 36:
8683 val |= PIPEMISC_DITHER_12_BPC;
8684 break;
8685 default:
8686 /* Case prevented by pipe_config_set_bpp. */
8687 BUG();
8688 }
8689
6e3c9717 8690 if (intel_crtc->config->dither)
756f85cf
PZ
8691 val |= PIPEMISC_DITHER_ENABLE | PIPEMISC_DITHER_TYPE_SP;
8692
8693 I915_WRITE(PIPEMISC(pipe), val);
8694 }
ee2b0b38
PZ
8695}
8696
6591c6e4 8697static bool ironlake_compute_clocks(struct drm_crtc *crtc,
190f68c5 8698 struct intel_crtc_state *crtc_state,
6591c6e4
PZ
8699 intel_clock_t *clock,
8700 bool *has_reduced_clock,
8701 intel_clock_t *reduced_clock)
8702{
8703 struct drm_device *dev = crtc->dev;
8704 struct drm_i915_private *dev_priv = dev->dev_private;
6591c6e4 8705 int refclk;
d4906093 8706 const intel_limit_t *limit;
c329a4ec 8707 bool ret;
79e53945 8708
55bb9992 8709 refclk = ironlake_get_refclk(crtc_state);
79e53945 8710
d4906093
ML
8711 /*
8712 * Returns a set of divisors for the desired target clock with the given
8713 * refclk, or FALSE. The returned values represent the clock equation:
8714 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
8715 */
a93e255f
ACO
8716 limit = intel_limit(crtc_state, refclk);
8717 ret = dev_priv->display.find_dpll(limit, crtc_state,
190f68c5 8718 crtc_state->port_clock,
ee9300bb 8719 refclk, NULL, clock);
6591c6e4
PZ
8720 if (!ret)
8721 return false;
cda4b7d3 8722
6591c6e4
PZ
8723 return true;
8724}
8725
d4b1931c
PZ
8726int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp)
8727{
8728 /*
8729 * Account for spread spectrum to avoid
8730 * oversubscribing the link. Max center spread
8731 * is 2.5%; use 5% for safety's sake.
8732 */
8733 u32 bps = target_clock * bpp * 21 / 20;
619d4d04 8734 return DIV_ROUND_UP(bps, link_bw * 8);
d4b1931c
PZ
8735}
8736
7429e9d4 8737static bool ironlake_needs_fb_cb_tune(struct dpll *dpll, int factor)
6cf86a5e 8738{
7429e9d4 8739 return i9xx_dpll_compute_m(dpll) < factor * dpll->n;
f48d8f23
PZ
8740}
8741
de13a2e3 8742static uint32_t ironlake_compute_dpll(struct intel_crtc *intel_crtc,
190f68c5 8743 struct intel_crtc_state *crtc_state,
7429e9d4 8744 u32 *fp,
9a7c7890 8745 intel_clock_t *reduced_clock, u32 *fp2)
79e53945 8746{
de13a2e3 8747 struct drm_crtc *crtc = &intel_crtc->base;
79e53945
JB
8748 struct drm_device *dev = crtc->dev;
8749 struct drm_i915_private *dev_priv = dev->dev_private;
55bb9992 8750 struct drm_atomic_state *state = crtc_state->base.state;
da3ced29 8751 struct drm_connector *connector;
55bb9992
ACO
8752 struct drm_connector_state *connector_state;
8753 struct intel_encoder *encoder;
de13a2e3 8754 uint32_t dpll;
55bb9992 8755 int factor, num_connectors = 0, i;
09ede541 8756 bool is_lvds = false, is_sdvo = false;
79e53945 8757
da3ced29 8758 for_each_connector_in_state(state, connector, connector_state, i) {
55bb9992
ACO
8759 if (connector_state->crtc != crtc_state->base.crtc)
8760 continue;
8761
8762 encoder = to_intel_encoder(connector_state->best_encoder);
8763
8764 switch (encoder->type) {
79e53945
JB
8765 case INTEL_OUTPUT_LVDS:
8766 is_lvds = true;
8767 break;
8768 case INTEL_OUTPUT_SDVO:
7d57382e 8769 case INTEL_OUTPUT_HDMI:
79e53945 8770 is_sdvo = true;
79e53945 8771 break;
6847d71b
PZ
8772 default:
8773 break;
79e53945 8774 }
43565a06 8775
c751ce4f 8776 num_connectors++;
79e53945 8777 }
79e53945 8778
c1858123 8779 /* Enable autotuning of the PLL clock (if permissible) */
8febb297
EA
8780 factor = 21;
8781 if (is_lvds) {
8782 if ((intel_panel_use_ssc(dev_priv) &&
e91e941b 8783 dev_priv->vbt.lvds_ssc_freq == 100000) ||
f0b44056 8784 (HAS_PCH_IBX(dev) && intel_is_dual_link_lvds(dev)))
8febb297 8785 factor = 25;
190f68c5 8786 } else if (crtc_state->sdvo_tv_clock)
8febb297 8787 factor = 20;
c1858123 8788
190f68c5 8789 if (ironlake_needs_fb_cb_tune(&crtc_state->dpll, factor))
7d0ac5b7 8790 *fp |= FP_CB_TUNE;
2c07245f 8791
9a7c7890
DV
8792 if (fp2 && (reduced_clock->m < factor * reduced_clock->n))
8793 *fp2 |= FP_CB_TUNE;
8794
5eddb70b 8795 dpll = 0;
2c07245f 8796
a07d6787
EA
8797 if (is_lvds)
8798 dpll |= DPLLB_MODE_LVDS;
8799 else
8800 dpll |= DPLLB_MODE_DAC_SERIAL;
198a037f 8801
190f68c5 8802 dpll |= (crtc_state->pixel_multiplier - 1)
ef1b460d 8803 << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
198a037f
DV
8804
8805 if (is_sdvo)
4a33e48d 8806 dpll |= DPLL_SDVO_HIGH_SPEED;
190f68c5 8807 if (crtc_state->has_dp_encoder)
4a33e48d 8808 dpll |= DPLL_SDVO_HIGH_SPEED;
79e53945 8809
a07d6787 8810 /* compute bitmask from p1 value */
190f68c5 8811 dpll |= (1 << (crtc_state->dpll.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
a07d6787 8812 /* also FPA1 */
190f68c5 8813 dpll |= (1 << (crtc_state->dpll.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
a07d6787 8814
190f68c5 8815 switch (crtc_state->dpll.p2) {
a07d6787
EA
8816 case 5:
8817 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
8818 break;
8819 case 7:
8820 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
8821 break;
8822 case 10:
8823 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
8824 break;
8825 case 14:
8826 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
8827 break;
79e53945
JB
8828 }
8829
b4c09f3b 8830 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2)
43565a06 8831 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
79e53945
JB
8832 else
8833 dpll |= PLL_REF_INPUT_DREFCLK;
8834
959e16d6 8835 return dpll | DPLL_VCO_ENABLE;
de13a2e3
PZ
8836}
8837
190f68c5
ACO
8838static int ironlake_crtc_compute_clock(struct intel_crtc *crtc,
8839 struct intel_crtc_state *crtc_state)
de13a2e3 8840{
c7653199 8841 struct drm_device *dev = crtc->base.dev;
de13a2e3 8842 intel_clock_t clock, reduced_clock;
cbbab5bd 8843 u32 dpll = 0, fp = 0, fp2 = 0;
e2f12b07 8844 bool ok, has_reduced_clock = false;
8b47047b 8845 bool is_lvds = false;
e2b78267 8846 struct intel_shared_dpll *pll;
de13a2e3 8847
dd3cd74a
ACO
8848 memset(&crtc_state->dpll_hw_state, 0,
8849 sizeof(crtc_state->dpll_hw_state));
8850
409ee761 8851 is_lvds = intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS);
79e53945 8852
5dc5298b
PZ
8853 WARN(!(HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)),
8854 "Unexpected PCH type %d\n", INTEL_PCH_TYPE(dev));
a07d6787 8855
190f68c5 8856 ok = ironlake_compute_clocks(&crtc->base, crtc_state, &clock,
de13a2e3 8857 &has_reduced_clock, &reduced_clock);
190f68c5 8858 if (!ok && !crtc_state->clock_set) {
de13a2e3
PZ
8859 DRM_ERROR("Couldn't find PLL settings for mode!\n");
8860 return -EINVAL;
79e53945 8861 }
f47709a9 8862 /* Compat-code for transition, will disappear. */
190f68c5
ACO
8863 if (!crtc_state->clock_set) {
8864 crtc_state->dpll.n = clock.n;
8865 crtc_state->dpll.m1 = clock.m1;
8866 crtc_state->dpll.m2 = clock.m2;
8867 crtc_state->dpll.p1 = clock.p1;
8868 crtc_state->dpll.p2 = clock.p2;
f47709a9 8869 }
79e53945 8870
5dc5298b 8871 /* CPU eDP is the only output that doesn't need a PCH PLL of its own. */
190f68c5
ACO
8872 if (crtc_state->has_pch_encoder) {
8873 fp = i9xx_dpll_compute_fp(&crtc_state->dpll);
cbbab5bd 8874 if (has_reduced_clock)
7429e9d4 8875 fp2 = i9xx_dpll_compute_fp(&reduced_clock);
cbbab5bd 8876
190f68c5 8877 dpll = ironlake_compute_dpll(crtc, crtc_state,
cbbab5bd
DV
8878 &fp, &reduced_clock,
8879 has_reduced_clock ? &fp2 : NULL);
8880
190f68c5
ACO
8881 crtc_state->dpll_hw_state.dpll = dpll;
8882 crtc_state->dpll_hw_state.fp0 = fp;
66e985c0 8883 if (has_reduced_clock)
190f68c5 8884 crtc_state->dpll_hw_state.fp1 = fp2;
66e985c0 8885 else
190f68c5 8886 crtc_state->dpll_hw_state.fp1 = fp;
66e985c0 8887
190f68c5 8888 pll = intel_get_shared_dpll(crtc, crtc_state);
ee7b9f93 8889 if (pll == NULL) {
84f44ce7 8890 DRM_DEBUG_DRIVER("failed to find PLL for pipe %c\n",
c7653199 8891 pipe_name(crtc->pipe));
4b645f14
JB
8892 return -EINVAL;
8893 }
3fb37703 8894 }
79e53945 8895
ab585dea 8896 if (is_lvds && has_reduced_clock)
c7653199 8897 crtc->lowfreq_avail = true;
bcd644e0 8898 else
c7653199 8899 crtc->lowfreq_avail = false;
e2b78267 8900
c8f7a0db 8901 return 0;
79e53945
JB
8902}
8903
eb14cb74
VS
8904static void intel_pch_transcoder_get_m_n(struct intel_crtc *crtc,
8905 struct intel_link_m_n *m_n)
8906{
8907 struct drm_device *dev = crtc->base.dev;
8908 struct drm_i915_private *dev_priv = dev->dev_private;
8909 enum pipe pipe = crtc->pipe;
8910
8911 m_n->link_m = I915_READ(PCH_TRANS_LINK_M1(pipe));
8912 m_n->link_n = I915_READ(PCH_TRANS_LINK_N1(pipe));
8913 m_n->gmch_m = I915_READ(PCH_TRANS_DATA_M1(pipe))
8914 & ~TU_SIZE_MASK;
8915 m_n->gmch_n = I915_READ(PCH_TRANS_DATA_N1(pipe));
8916 m_n->tu = ((I915_READ(PCH_TRANS_DATA_M1(pipe))
8917 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
8918}
8919
8920static void intel_cpu_transcoder_get_m_n(struct intel_crtc *crtc,
8921 enum transcoder transcoder,
b95af8be
VK
8922 struct intel_link_m_n *m_n,
8923 struct intel_link_m_n *m2_n2)
72419203
DV
8924{
8925 struct drm_device *dev = crtc->base.dev;
8926 struct drm_i915_private *dev_priv = dev->dev_private;
eb14cb74 8927 enum pipe pipe = crtc->pipe;
72419203 8928
eb14cb74
VS
8929 if (INTEL_INFO(dev)->gen >= 5) {
8930 m_n->link_m = I915_READ(PIPE_LINK_M1(transcoder));
8931 m_n->link_n = I915_READ(PIPE_LINK_N1(transcoder));
8932 m_n->gmch_m = I915_READ(PIPE_DATA_M1(transcoder))
8933 & ~TU_SIZE_MASK;
8934 m_n->gmch_n = I915_READ(PIPE_DATA_N1(transcoder));
8935 m_n->tu = ((I915_READ(PIPE_DATA_M1(transcoder))
8936 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
b95af8be
VK
8937 /* Read M2_N2 registers only for gen < 8 (M2_N2 available for
8938 * gen < 8) and if DRRS is supported (to make sure the
8939 * registers are not unnecessarily read).
8940 */
8941 if (m2_n2 && INTEL_INFO(dev)->gen < 8 &&
6e3c9717 8942 crtc->config->has_drrs) {
b95af8be
VK
8943 m2_n2->link_m = I915_READ(PIPE_LINK_M2(transcoder));
8944 m2_n2->link_n = I915_READ(PIPE_LINK_N2(transcoder));
8945 m2_n2->gmch_m = I915_READ(PIPE_DATA_M2(transcoder))
8946 & ~TU_SIZE_MASK;
8947 m2_n2->gmch_n = I915_READ(PIPE_DATA_N2(transcoder));
8948 m2_n2->tu = ((I915_READ(PIPE_DATA_M2(transcoder))
8949 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
8950 }
eb14cb74
VS
8951 } else {
8952 m_n->link_m = I915_READ(PIPE_LINK_M_G4X(pipe));
8953 m_n->link_n = I915_READ(PIPE_LINK_N_G4X(pipe));
8954 m_n->gmch_m = I915_READ(PIPE_DATA_M_G4X(pipe))
8955 & ~TU_SIZE_MASK;
8956 m_n->gmch_n = I915_READ(PIPE_DATA_N_G4X(pipe));
8957 m_n->tu = ((I915_READ(PIPE_DATA_M_G4X(pipe))
8958 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
8959 }
8960}
8961
8962void intel_dp_get_m_n(struct intel_crtc *crtc,
5cec258b 8963 struct intel_crtc_state *pipe_config)
eb14cb74 8964{
681a8504 8965 if (pipe_config->has_pch_encoder)
eb14cb74
VS
8966 intel_pch_transcoder_get_m_n(crtc, &pipe_config->dp_m_n);
8967 else
8968 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
b95af8be
VK
8969 &pipe_config->dp_m_n,
8970 &pipe_config->dp_m2_n2);
eb14cb74 8971}
72419203 8972
eb14cb74 8973static void ironlake_get_fdi_m_n_config(struct intel_crtc *crtc,
5cec258b 8974 struct intel_crtc_state *pipe_config)
eb14cb74
VS
8975{
8976 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
b95af8be 8977 &pipe_config->fdi_m_n, NULL);
72419203
DV
8978}
8979
bd2e244f 8980static void skylake_get_pfit_config(struct intel_crtc *crtc,
5cec258b 8981 struct intel_crtc_state *pipe_config)
bd2e244f
JB
8982{
8983 struct drm_device *dev = crtc->base.dev;
8984 struct drm_i915_private *dev_priv = dev->dev_private;
a1b2278e
CK
8985 struct intel_crtc_scaler_state *scaler_state = &pipe_config->scaler_state;
8986 uint32_t ps_ctrl = 0;
8987 int id = -1;
8988 int i;
bd2e244f 8989
a1b2278e
CK
8990 /* find scaler attached to this pipe */
8991 for (i = 0; i < crtc->num_scalers; i++) {
8992 ps_ctrl = I915_READ(SKL_PS_CTRL(crtc->pipe, i));
8993 if (ps_ctrl & PS_SCALER_EN && !(ps_ctrl & PS_PLANE_SEL_MASK)) {
8994 id = i;
8995 pipe_config->pch_pfit.enabled = true;
8996 pipe_config->pch_pfit.pos = I915_READ(SKL_PS_WIN_POS(crtc->pipe, i));
8997 pipe_config->pch_pfit.size = I915_READ(SKL_PS_WIN_SZ(crtc->pipe, i));
8998 break;
8999 }
9000 }
bd2e244f 9001
a1b2278e
CK
9002 scaler_state->scaler_id = id;
9003 if (id >= 0) {
9004 scaler_state->scaler_users |= (1 << SKL_CRTC_INDEX);
9005 } else {
9006 scaler_state->scaler_users &= ~(1 << SKL_CRTC_INDEX);
bd2e244f
JB
9007 }
9008}
9009
5724dbd1
DL
9010static void
9011skylake_get_initial_plane_config(struct intel_crtc *crtc,
9012 struct intel_initial_plane_config *plane_config)
bc8d7dff
DL
9013{
9014 struct drm_device *dev = crtc->base.dev;
9015 struct drm_i915_private *dev_priv = dev->dev_private;
40f46283 9016 u32 val, base, offset, stride_mult, tiling;
bc8d7dff
DL
9017 int pipe = crtc->pipe;
9018 int fourcc, pixel_format;
6761dd31 9019 unsigned int aligned_height;
bc8d7dff 9020 struct drm_framebuffer *fb;
1b842c89 9021 struct intel_framebuffer *intel_fb;
bc8d7dff 9022
d9806c9f 9023 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
1b842c89 9024 if (!intel_fb) {
bc8d7dff
DL
9025 DRM_DEBUG_KMS("failed to alloc fb\n");
9026 return;
9027 }
9028
1b842c89
DL
9029 fb = &intel_fb->base;
9030
bc8d7dff 9031 val = I915_READ(PLANE_CTL(pipe, 0));
42a7b088
DL
9032 if (!(val & PLANE_CTL_ENABLE))
9033 goto error;
9034
bc8d7dff
DL
9035 pixel_format = val & PLANE_CTL_FORMAT_MASK;
9036 fourcc = skl_format_to_fourcc(pixel_format,
9037 val & PLANE_CTL_ORDER_RGBX,
9038 val & PLANE_CTL_ALPHA_MASK);
9039 fb->pixel_format = fourcc;
9040 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
9041
40f46283
DL
9042 tiling = val & PLANE_CTL_TILED_MASK;
9043 switch (tiling) {
9044 case PLANE_CTL_TILED_LINEAR:
9045 fb->modifier[0] = DRM_FORMAT_MOD_NONE;
9046 break;
9047 case PLANE_CTL_TILED_X:
9048 plane_config->tiling = I915_TILING_X;
9049 fb->modifier[0] = I915_FORMAT_MOD_X_TILED;
9050 break;
9051 case PLANE_CTL_TILED_Y:
9052 fb->modifier[0] = I915_FORMAT_MOD_Y_TILED;
9053 break;
9054 case PLANE_CTL_TILED_YF:
9055 fb->modifier[0] = I915_FORMAT_MOD_Yf_TILED;
9056 break;
9057 default:
9058 MISSING_CASE(tiling);
9059 goto error;
9060 }
9061
bc8d7dff
DL
9062 base = I915_READ(PLANE_SURF(pipe, 0)) & 0xfffff000;
9063 plane_config->base = base;
9064
9065 offset = I915_READ(PLANE_OFFSET(pipe, 0));
9066
9067 val = I915_READ(PLANE_SIZE(pipe, 0));
9068 fb->height = ((val >> 16) & 0xfff) + 1;
9069 fb->width = ((val >> 0) & 0x1fff) + 1;
9070
9071 val = I915_READ(PLANE_STRIDE(pipe, 0));
40f46283
DL
9072 stride_mult = intel_fb_stride_alignment(dev, fb->modifier[0],
9073 fb->pixel_format);
bc8d7dff
DL
9074 fb->pitches[0] = (val & 0x3ff) * stride_mult;
9075
9076 aligned_height = intel_fb_align_height(dev, fb->height,
091df6cb
DV
9077 fb->pixel_format,
9078 fb->modifier[0]);
bc8d7dff 9079
f37b5c2b 9080 plane_config->size = fb->pitches[0] * aligned_height;
bc8d7dff
DL
9081
9082 DRM_DEBUG_KMS("pipe %c with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
9083 pipe_name(pipe), fb->width, fb->height,
9084 fb->bits_per_pixel, base, fb->pitches[0],
9085 plane_config->size);
9086
2d14030b 9087 plane_config->fb = intel_fb;
bc8d7dff
DL
9088 return;
9089
9090error:
9091 kfree(fb);
9092}
9093
2fa2fe9a 9094static void ironlake_get_pfit_config(struct intel_crtc *crtc,
5cec258b 9095 struct intel_crtc_state *pipe_config)
2fa2fe9a
DV
9096{
9097 struct drm_device *dev = crtc->base.dev;
9098 struct drm_i915_private *dev_priv = dev->dev_private;
9099 uint32_t tmp;
9100
9101 tmp = I915_READ(PF_CTL(crtc->pipe));
9102
9103 if (tmp & PF_ENABLE) {
fd4daa9c 9104 pipe_config->pch_pfit.enabled = true;
2fa2fe9a
DV
9105 pipe_config->pch_pfit.pos = I915_READ(PF_WIN_POS(crtc->pipe));
9106 pipe_config->pch_pfit.size = I915_READ(PF_WIN_SZ(crtc->pipe));
cb8b2a30
DV
9107
9108 /* We currently do not free assignements of panel fitters on
9109 * ivb/hsw (since we don't use the higher upscaling modes which
9110 * differentiates them) so just WARN about this case for now. */
9111 if (IS_GEN7(dev)) {
9112 WARN_ON((tmp & PF_PIPE_SEL_MASK_IVB) !=
9113 PF_PIPE_SEL_IVB(crtc->pipe));
9114 }
2fa2fe9a 9115 }
79e53945
JB
9116}
9117
5724dbd1
DL
9118static void
9119ironlake_get_initial_plane_config(struct intel_crtc *crtc,
9120 struct intel_initial_plane_config *plane_config)
4c6baa59
JB
9121{
9122 struct drm_device *dev = crtc->base.dev;
9123 struct drm_i915_private *dev_priv = dev->dev_private;
9124 u32 val, base, offset;
aeee5a49 9125 int pipe = crtc->pipe;
4c6baa59 9126 int fourcc, pixel_format;
6761dd31 9127 unsigned int aligned_height;
b113d5ee 9128 struct drm_framebuffer *fb;
1b842c89 9129 struct intel_framebuffer *intel_fb;
4c6baa59 9130
42a7b088
DL
9131 val = I915_READ(DSPCNTR(pipe));
9132 if (!(val & DISPLAY_PLANE_ENABLE))
9133 return;
9134
d9806c9f 9135 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
1b842c89 9136 if (!intel_fb) {
4c6baa59
JB
9137 DRM_DEBUG_KMS("failed to alloc fb\n");
9138 return;
9139 }
9140
1b842c89
DL
9141 fb = &intel_fb->base;
9142
18c5247e
DV
9143 if (INTEL_INFO(dev)->gen >= 4) {
9144 if (val & DISPPLANE_TILED) {
49af449b 9145 plane_config->tiling = I915_TILING_X;
18c5247e
DV
9146 fb->modifier[0] = I915_FORMAT_MOD_X_TILED;
9147 }
9148 }
4c6baa59
JB
9149
9150 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
b35d63fa 9151 fourcc = i9xx_format_to_fourcc(pixel_format);
b113d5ee
DL
9152 fb->pixel_format = fourcc;
9153 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
4c6baa59 9154
aeee5a49 9155 base = I915_READ(DSPSURF(pipe)) & 0xfffff000;
4c6baa59 9156 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
aeee5a49 9157 offset = I915_READ(DSPOFFSET(pipe));
4c6baa59 9158 } else {
49af449b 9159 if (plane_config->tiling)
aeee5a49 9160 offset = I915_READ(DSPTILEOFF(pipe));
4c6baa59 9161 else
aeee5a49 9162 offset = I915_READ(DSPLINOFF(pipe));
4c6baa59
JB
9163 }
9164 plane_config->base = base;
9165
9166 val = I915_READ(PIPESRC(pipe));
b113d5ee
DL
9167 fb->width = ((val >> 16) & 0xfff) + 1;
9168 fb->height = ((val >> 0) & 0xfff) + 1;
4c6baa59
JB
9169
9170 val = I915_READ(DSPSTRIDE(pipe));
b113d5ee 9171 fb->pitches[0] = val & 0xffffffc0;
4c6baa59 9172
b113d5ee 9173 aligned_height = intel_fb_align_height(dev, fb->height,
091df6cb
DV
9174 fb->pixel_format,
9175 fb->modifier[0]);
4c6baa59 9176
f37b5c2b 9177 plane_config->size = fb->pitches[0] * aligned_height;
4c6baa59 9178
2844a921
DL
9179 DRM_DEBUG_KMS("pipe %c with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
9180 pipe_name(pipe), fb->width, fb->height,
9181 fb->bits_per_pixel, base, fb->pitches[0],
9182 plane_config->size);
b113d5ee 9183
2d14030b 9184 plane_config->fb = intel_fb;
4c6baa59
JB
9185}
9186
0e8ffe1b 9187static bool ironlake_get_pipe_config(struct intel_crtc *crtc,
5cec258b 9188 struct intel_crtc_state *pipe_config)
0e8ffe1b
DV
9189{
9190 struct drm_device *dev = crtc->base.dev;
9191 struct drm_i915_private *dev_priv = dev->dev_private;
9192 uint32_t tmp;
9193
f458ebbc
DV
9194 if (!intel_display_power_is_enabled(dev_priv,
9195 POWER_DOMAIN_PIPE(crtc->pipe)))
930e8c9e
PZ
9196 return false;
9197
e143a21c 9198 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
c0d43d62 9199 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
eccb140b 9200
0e8ffe1b
DV
9201 tmp = I915_READ(PIPECONF(crtc->pipe));
9202 if (!(tmp & PIPECONF_ENABLE))
9203 return false;
9204
42571aef
VS
9205 switch (tmp & PIPECONF_BPC_MASK) {
9206 case PIPECONF_6BPC:
9207 pipe_config->pipe_bpp = 18;
9208 break;
9209 case PIPECONF_8BPC:
9210 pipe_config->pipe_bpp = 24;
9211 break;
9212 case PIPECONF_10BPC:
9213 pipe_config->pipe_bpp = 30;
9214 break;
9215 case PIPECONF_12BPC:
9216 pipe_config->pipe_bpp = 36;
9217 break;
9218 default:
9219 break;
9220 }
9221
b5a9fa09
DV
9222 if (tmp & PIPECONF_COLOR_RANGE_SELECT)
9223 pipe_config->limited_color_range = true;
9224
ab9412ba 9225 if (I915_READ(PCH_TRANSCONF(crtc->pipe)) & TRANS_ENABLE) {
66e985c0
DV
9226 struct intel_shared_dpll *pll;
9227
88adfff1
DV
9228 pipe_config->has_pch_encoder = true;
9229
627eb5a3
DV
9230 tmp = I915_READ(FDI_RX_CTL(crtc->pipe));
9231 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
9232 FDI_DP_PORT_WIDTH_SHIFT) + 1;
72419203
DV
9233
9234 ironlake_get_fdi_m_n_config(crtc, pipe_config);
6c49f241 9235
c0d43d62 9236 if (HAS_PCH_IBX(dev_priv->dev)) {
d94ab068
DV
9237 pipe_config->shared_dpll =
9238 (enum intel_dpll_id) crtc->pipe;
c0d43d62
DV
9239 } else {
9240 tmp = I915_READ(PCH_DPLL_SEL);
9241 if (tmp & TRANS_DPLLB_SEL(crtc->pipe))
9242 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_B;
9243 else
9244 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_A;
9245 }
66e985c0
DV
9246
9247 pll = &dev_priv->shared_dplls[pipe_config->shared_dpll];
9248
9249 WARN_ON(!pll->get_hw_state(dev_priv, pll,
9250 &pipe_config->dpll_hw_state));
c93f54cf
DV
9251
9252 tmp = pipe_config->dpll_hw_state.dpll;
9253 pipe_config->pixel_multiplier =
9254 ((tmp & PLL_REF_SDVO_HDMI_MULTIPLIER_MASK)
9255 >> PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT) + 1;
18442d08
VS
9256
9257 ironlake_pch_clock_get(crtc, pipe_config);
6c49f241
DV
9258 } else {
9259 pipe_config->pixel_multiplier = 1;
627eb5a3
DV
9260 }
9261
1bd1bd80
DV
9262 intel_get_pipe_timings(crtc, pipe_config);
9263
2fa2fe9a
DV
9264 ironlake_get_pfit_config(crtc, pipe_config);
9265
0e8ffe1b
DV
9266 return true;
9267}
9268
be256dc7
PZ
9269static void assert_can_disable_lcpll(struct drm_i915_private *dev_priv)
9270{
9271 struct drm_device *dev = dev_priv->dev;
be256dc7 9272 struct intel_crtc *crtc;
be256dc7 9273
d3fcc808 9274 for_each_intel_crtc(dev, crtc)
e2c719b7 9275 I915_STATE_WARN(crtc->active, "CRTC for pipe %c enabled\n",
be256dc7
PZ
9276 pipe_name(crtc->pipe));
9277
e2c719b7
RC
9278 I915_STATE_WARN(I915_READ(HSW_PWR_WELL_DRIVER), "Power well on\n");
9279 I915_STATE_WARN(I915_READ(SPLL_CTL) & SPLL_PLL_ENABLE, "SPLL enabled\n");
9280 I915_STATE_WARN(I915_READ(WRPLL_CTL1) & WRPLL_PLL_ENABLE, "WRPLL1 enabled\n");
9281 I915_STATE_WARN(I915_READ(WRPLL_CTL2) & WRPLL_PLL_ENABLE, "WRPLL2 enabled\n");
9282 I915_STATE_WARN(I915_READ(PCH_PP_STATUS) & PP_ON, "Panel power on\n");
9283 I915_STATE_WARN(I915_READ(BLC_PWM_CPU_CTL2) & BLM_PWM_ENABLE,
be256dc7 9284 "CPU PWM1 enabled\n");
c5107b87 9285 if (IS_HASWELL(dev))
e2c719b7 9286 I915_STATE_WARN(I915_READ(HSW_BLC_PWM2_CTL) & BLM_PWM_ENABLE,
c5107b87 9287 "CPU PWM2 enabled\n");
e2c719b7 9288 I915_STATE_WARN(I915_READ(BLC_PWM_PCH_CTL1) & BLM_PCH_PWM_ENABLE,
be256dc7 9289 "PCH PWM1 enabled\n");
e2c719b7 9290 I915_STATE_WARN(I915_READ(UTIL_PIN_CTL) & UTIL_PIN_ENABLE,
be256dc7 9291 "Utility pin enabled\n");
e2c719b7 9292 I915_STATE_WARN(I915_READ(PCH_GTC_CTL) & PCH_GTC_ENABLE, "PCH GTC enabled\n");
be256dc7 9293
9926ada1
PZ
9294 /*
9295 * In theory we can still leave IRQs enabled, as long as only the HPD
9296 * interrupts remain enabled. We used to check for that, but since it's
9297 * gen-specific and since we only disable LCPLL after we fully disable
9298 * the interrupts, the check below should be enough.
9299 */
e2c719b7 9300 I915_STATE_WARN(intel_irqs_enabled(dev_priv), "IRQs enabled\n");
be256dc7
PZ
9301}
9302
9ccd5aeb
PZ
9303static uint32_t hsw_read_dcomp(struct drm_i915_private *dev_priv)
9304{
9305 struct drm_device *dev = dev_priv->dev;
9306
9307 if (IS_HASWELL(dev))
9308 return I915_READ(D_COMP_HSW);
9309 else
9310 return I915_READ(D_COMP_BDW);
9311}
9312
3c4c9b81
PZ
9313static void hsw_write_dcomp(struct drm_i915_private *dev_priv, uint32_t val)
9314{
9315 struct drm_device *dev = dev_priv->dev;
9316
9317 if (IS_HASWELL(dev)) {
9318 mutex_lock(&dev_priv->rps.hw_lock);
9319 if (sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_D_COMP,
9320 val))
f475dadf 9321 DRM_ERROR("Failed to write to D_COMP\n");
3c4c9b81
PZ
9322 mutex_unlock(&dev_priv->rps.hw_lock);
9323 } else {
9ccd5aeb
PZ
9324 I915_WRITE(D_COMP_BDW, val);
9325 POSTING_READ(D_COMP_BDW);
3c4c9b81 9326 }
be256dc7
PZ
9327}
9328
9329/*
9330 * This function implements pieces of two sequences from BSpec:
9331 * - Sequence for display software to disable LCPLL
9332 * - Sequence for display software to allow package C8+
9333 * The steps implemented here are just the steps that actually touch the LCPLL
9334 * register. Callers should take care of disabling all the display engine
9335 * functions, doing the mode unset, fixing interrupts, etc.
9336 */
6ff58d53
PZ
9337static void hsw_disable_lcpll(struct drm_i915_private *dev_priv,
9338 bool switch_to_fclk, bool allow_power_down)
be256dc7
PZ
9339{
9340 uint32_t val;
9341
9342 assert_can_disable_lcpll(dev_priv);
9343
9344 val = I915_READ(LCPLL_CTL);
9345
9346 if (switch_to_fclk) {
9347 val |= LCPLL_CD_SOURCE_FCLK;
9348 I915_WRITE(LCPLL_CTL, val);
9349
9350 if (wait_for_atomic_us(I915_READ(LCPLL_CTL) &
9351 LCPLL_CD_SOURCE_FCLK_DONE, 1))
9352 DRM_ERROR("Switching to FCLK failed\n");
9353
9354 val = I915_READ(LCPLL_CTL);
9355 }
9356
9357 val |= LCPLL_PLL_DISABLE;
9358 I915_WRITE(LCPLL_CTL, val);
9359 POSTING_READ(LCPLL_CTL);
9360
9361 if (wait_for((I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK) == 0, 1))
9362 DRM_ERROR("LCPLL still locked\n");
9363
9ccd5aeb 9364 val = hsw_read_dcomp(dev_priv);
be256dc7 9365 val |= D_COMP_COMP_DISABLE;
3c4c9b81 9366 hsw_write_dcomp(dev_priv, val);
be256dc7
PZ
9367 ndelay(100);
9368
9ccd5aeb
PZ
9369 if (wait_for((hsw_read_dcomp(dev_priv) & D_COMP_RCOMP_IN_PROGRESS) == 0,
9370 1))
be256dc7
PZ
9371 DRM_ERROR("D_COMP RCOMP still in progress\n");
9372
9373 if (allow_power_down) {
9374 val = I915_READ(LCPLL_CTL);
9375 val |= LCPLL_POWER_DOWN_ALLOW;
9376 I915_WRITE(LCPLL_CTL, val);
9377 POSTING_READ(LCPLL_CTL);
9378 }
9379}
9380
9381/*
9382 * Fully restores LCPLL, disallowing power down and switching back to LCPLL
9383 * source.
9384 */
6ff58d53 9385static void hsw_restore_lcpll(struct drm_i915_private *dev_priv)
be256dc7
PZ
9386{
9387 uint32_t val;
9388
9389 val = I915_READ(LCPLL_CTL);
9390
9391 if ((val & (LCPLL_PLL_LOCK | LCPLL_PLL_DISABLE | LCPLL_CD_SOURCE_FCLK |
9392 LCPLL_POWER_DOWN_ALLOW)) == LCPLL_PLL_LOCK)
9393 return;
9394
a8a8bd54
PZ
9395 /*
9396 * Make sure we're not on PC8 state before disabling PC8, otherwise
9397 * we'll hang the machine. To prevent PC8 state, just enable force_wake.
a8a8bd54 9398 */
59bad947 9399 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
215733fa 9400
be256dc7
PZ
9401 if (val & LCPLL_POWER_DOWN_ALLOW) {
9402 val &= ~LCPLL_POWER_DOWN_ALLOW;
9403 I915_WRITE(LCPLL_CTL, val);
35d8f2eb 9404 POSTING_READ(LCPLL_CTL);
be256dc7
PZ
9405 }
9406
9ccd5aeb 9407 val = hsw_read_dcomp(dev_priv);
be256dc7
PZ
9408 val |= D_COMP_COMP_FORCE;
9409 val &= ~D_COMP_COMP_DISABLE;
3c4c9b81 9410 hsw_write_dcomp(dev_priv, val);
be256dc7
PZ
9411
9412 val = I915_READ(LCPLL_CTL);
9413 val &= ~LCPLL_PLL_DISABLE;
9414 I915_WRITE(LCPLL_CTL, val);
9415
9416 if (wait_for(I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK, 5))
9417 DRM_ERROR("LCPLL not locked yet\n");
9418
9419 if (val & LCPLL_CD_SOURCE_FCLK) {
9420 val = I915_READ(LCPLL_CTL);
9421 val &= ~LCPLL_CD_SOURCE_FCLK;
9422 I915_WRITE(LCPLL_CTL, val);
9423
9424 if (wait_for_atomic_us((I915_READ(LCPLL_CTL) &
9425 LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
9426 DRM_ERROR("Switching back to LCPLL failed\n");
9427 }
215733fa 9428
59bad947 9429 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
b6283055 9430 intel_update_cdclk(dev_priv->dev);
be256dc7
PZ
9431}
9432
765dab67
PZ
9433/*
9434 * Package states C8 and deeper are really deep PC states that can only be
9435 * reached when all the devices on the system allow it, so even if the graphics
9436 * device allows PC8+, it doesn't mean the system will actually get to these
9437 * states. Our driver only allows PC8+ when going into runtime PM.
9438 *
9439 * The requirements for PC8+ are that all the outputs are disabled, the power
9440 * well is disabled and most interrupts are disabled, and these are also
9441 * requirements for runtime PM. When these conditions are met, we manually do
9442 * the other conditions: disable the interrupts, clocks and switch LCPLL refclk
9443 * to Fclk. If we're in PC8+ and we get an non-hotplug interrupt, we can hard
9444 * hang the machine.
9445 *
9446 * When we really reach PC8 or deeper states (not just when we allow it) we lose
9447 * the state of some registers, so when we come back from PC8+ we need to
9448 * restore this state. We don't get into PC8+ if we're not in RC6, so we don't
9449 * need to take care of the registers kept by RC6. Notice that this happens even
9450 * if we don't put the device in PCI D3 state (which is what currently happens
9451 * because of the runtime PM support).
9452 *
9453 * For more, read "Display Sequences for Package C8" on the hardware
9454 * documentation.
9455 */
a14cb6fc 9456void hsw_enable_pc8(struct drm_i915_private *dev_priv)
c67a470b 9457{
c67a470b
PZ
9458 struct drm_device *dev = dev_priv->dev;
9459 uint32_t val;
9460
c67a470b
PZ
9461 DRM_DEBUG_KMS("Enabling package C8+\n");
9462
c2699524 9463 if (HAS_PCH_LPT_LP(dev)) {
c67a470b
PZ
9464 val = I915_READ(SOUTH_DSPCLK_GATE_D);
9465 val &= ~PCH_LP_PARTITION_LEVEL_DISABLE;
9466 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
9467 }
9468
9469 lpt_disable_clkout_dp(dev);
c67a470b
PZ
9470 hsw_disable_lcpll(dev_priv, true, true);
9471}
9472
a14cb6fc 9473void hsw_disable_pc8(struct drm_i915_private *dev_priv)
c67a470b
PZ
9474{
9475 struct drm_device *dev = dev_priv->dev;
9476 uint32_t val;
9477
c67a470b
PZ
9478 DRM_DEBUG_KMS("Disabling package C8+\n");
9479
9480 hsw_restore_lcpll(dev_priv);
c67a470b
PZ
9481 lpt_init_pch_refclk(dev);
9482
c2699524 9483 if (HAS_PCH_LPT_LP(dev)) {
c67a470b
PZ
9484 val = I915_READ(SOUTH_DSPCLK_GATE_D);
9485 val |= PCH_LP_PARTITION_LEVEL_DISABLE;
9486 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
9487 }
9488
9489 intel_prepare_ddi(dev);
c67a470b
PZ
9490}
9491
27c329ed 9492static void broxton_modeset_commit_cdclk(struct drm_atomic_state *old_state)
f8437dd1 9493{
a821fc46 9494 struct drm_device *dev = old_state->dev;
27c329ed 9495 unsigned int req_cdclk = to_intel_atomic_state(old_state)->cdclk;
f8437dd1 9496
27c329ed 9497 broxton_set_cdclk(dev, req_cdclk);
f8437dd1
VK
9498}
9499
b432e5cf 9500/* compute the max rate for new configuration */
27c329ed 9501static int ilk_max_pixel_rate(struct drm_atomic_state *state)
b432e5cf 9502{
b432e5cf 9503 struct intel_crtc *intel_crtc;
27c329ed 9504 struct intel_crtc_state *crtc_state;
b432e5cf 9505 int max_pixel_rate = 0;
b432e5cf 9506
27c329ed
ML
9507 for_each_intel_crtc(state->dev, intel_crtc) {
9508 int pixel_rate;
9509
9510 crtc_state = intel_atomic_get_crtc_state(state, intel_crtc);
9511 if (IS_ERR(crtc_state))
9512 return PTR_ERR(crtc_state);
9513
9514 if (!crtc_state->base.enable)
b432e5cf
VS
9515 continue;
9516
27c329ed 9517 pixel_rate = ilk_pipe_pixel_rate(crtc_state);
b432e5cf
VS
9518
9519 /* pixel rate mustn't exceed 95% of cdclk with IPS on BDW */
27c329ed 9520 if (IS_BROADWELL(state->dev) && crtc_state->ips_enabled)
b432e5cf
VS
9521 pixel_rate = DIV_ROUND_UP(pixel_rate * 100, 95);
9522
9523 max_pixel_rate = max(max_pixel_rate, pixel_rate);
9524 }
9525
9526 return max_pixel_rate;
9527}
9528
9529static void broadwell_set_cdclk(struct drm_device *dev, int cdclk)
9530{
9531 struct drm_i915_private *dev_priv = dev->dev_private;
9532 uint32_t val, data;
9533 int ret;
9534
9535 if (WARN((I915_READ(LCPLL_CTL) &
9536 (LCPLL_PLL_DISABLE | LCPLL_PLL_LOCK |
9537 LCPLL_CD_CLOCK_DISABLE | LCPLL_ROOT_CD_CLOCK_DISABLE |
9538 LCPLL_CD2X_CLOCK_DISABLE | LCPLL_POWER_DOWN_ALLOW |
9539 LCPLL_CD_SOURCE_FCLK)) != LCPLL_PLL_LOCK,
9540 "trying to change cdclk frequency with cdclk not enabled\n"))
9541 return;
9542
9543 mutex_lock(&dev_priv->rps.hw_lock);
9544 ret = sandybridge_pcode_write(dev_priv,
9545 BDW_PCODE_DISPLAY_FREQ_CHANGE_REQ, 0x0);
9546 mutex_unlock(&dev_priv->rps.hw_lock);
9547 if (ret) {
9548 DRM_ERROR("failed to inform pcode about cdclk change\n");
9549 return;
9550 }
9551
9552 val = I915_READ(LCPLL_CTL);
9553 val |= LCPLL_CD_SOURCE_FCLK;
9554 I915_WRITE(LCPLL_CTL, val);
9555
9556 if (wait_for_atomic_us(I915_READ(LCPLL_CTL) &
9557 LCPLL_CD_SOURCE_FCLK_DONE, 1))
9558 DRM_ERROR("Switching to FCLK failed\n");
9559
9560 val = I915_READ(LCPLL_CTL);
9561 val &= ~LCPLL_CLK_FREQ_MASK;
9562
9563 switch (cdclk) {
9564 case 450000:
9565 val |= LCPLL_CLK_FREQ_450;
9566 data = 0;
9567 break;
9568 case 540000:
9569 val |= LCPLL_CLK_FREQ_54O_BDW;
9570 data = 1;
9571 break;
9572 case 337500:
9573 val |= LCPLL_CLK_FREQ_337_5_BDW;
9574 data = 2;
9575 break;
9576 case 675000:
9577 val |= LCPLL_CLK_FREQ_675_BDW;
9578 data = 3;
9579 break;
9580 default:
9581 WARN(1, "invalid cdclk frequency\n");
9582 return;
9583 }
9584
9585 I915_WRITE(LCPLL_CTL, val);
9586
9587 val = I915_READ(LCPLL_CTL);
9588 val &= ~LCPLL_CD_SOURCE_FCLK;
9589 I915_WRITE(LCPLL_CTL, val);
9590
9591 if (wait_for_atomic_us((I915_READ(LCPLL_CTL) &
9592 LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
9593 DRM_ERROR("Switching back to LCPLL failed\n");
9594
9595 mutex_lock(&dev_priv->rps.hw_lock);
9596 sandybridge_pcode_write(dev_priv, HSW_PCODE_DE_WRITE_FREQ_REQ, data);
9597 mutex_unlock(&dev_priv->rps.hw_lock);
9598
9599 intel_update_cdclk(dev);
9600
9601 WARN(cdclk != dev_priv->cdclk_freq,
9602 "cdclk requested %d kHz but got %d kHz\n",
9603 cdclk, dev_priv->cdclk_freq);
9604}
9605
27c329ed 9606static int broadwell_modeset_calc_cdclk(struct drm_atomic_state *state)
b432e5cf 9607{
27c329ed
ML
9608 struct drm_i915_private *dev_priv = to_i915(state->dev);
9609 int max_pixclk = ilk_max_pixel_rate(state);
b432e5cf
VS
9610 int cdclk;
9611
9612 /*
9613 * FIXME should also account for plane ratio
9614 * once 64bpp pixel formats are supported.
9615 */
27c329ed 9616 if (max_pixclk > 540000)
b432e5cf 9617 cdclk = 675000;
27c329ed 9618 else if (max_pixclk > 450000)
b432e5cf 9619 cdclk = 540000;
27c329ed 9620 else if (max_pixclk > 337500)
b432e5cf
VS
9621 cdclk = 450000;
9622 else
9623 cdclk = 337500;
9624
9625 /*
9626 * FIXME move the cdclk caclulation to
9627 * compute_config() so we can fail gracegully.
9628 */
9629 if (cdclk > dev_priv->max_cdclk_freq) {
9630 DRM_ERROR("requested cdclk (%d kHz) exceeds max (%d kHz)\n",
9631 cdclk, dev_priv->max_cdclk_freq);
9632 cdclk = dev_priv->max_cdclk_freq;
9633 }
9634
27c329ed 9635 to_intel_atomic_state(state)->cdclk = cdclk;
b432e5cf
VS
9636
9637 return 0;
9638}
9639
27c329ed 9640static void broadwell_modeset_commit_cdclk(struct drm_atomic_state *old_state)
b432e5cf 9641{
27c329ed
ML
9642 struct drm_device *dev = old_state->dev;
9643 unsigned int req_cdclk = to_intel_atomic_state(old_state)->cdclk;
b432e5cf 9644
27c329ed 9645 broadwell_set_cdclk(dev, req_cdclk);
b432e5cf
VS
9646}
9647
190f68c5
ACO
9648static int haswell_crtc_compute_clock(struct intel_crtc *crtc,
9649 struct intel_crtc_state *crtc_state)
09b4ddf9 9650{
190f68c5 9651 if (!intel_ddi_pll_select(crtc, crtc_state))
6441ab5f 9652 return -EINVAL;
716c2e55 9653
c7653199 9654 crtc->lowfreq_avail = false;
644cef34 9655
c8f7a0db 9656 return 0;
79e53945
JB
9657}
9658
3760b59c
S
9659static void bxt_get_ddi_pll(struct drm_i915_private *dev_priv,
9660 enum port port,
9661 struct intel_crtc_state *pipe_config)
9662{
9663 switch (port) {
9664 case PORT_A:
9665 pipe_config->ddi_pll_sel = SKL_DPLL0;
9666 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL1;
9667 break;
9668 case PORT_B:
9669 pipe_config->ddi_pll_sel = SKL_DPLL1;
9670 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL2;
9671 break;
9672 case PORT_C:
9673 pipe_config->ddi_pll_sel = SKL_DPLL2;
9674 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL3;
9675 break;
9676 default:
9677 DRM_ERROR("Incorrect port type\n");
9678 }
9679}
9680
96b7dfb7
S
9681static void skylake_get_ddi_pll(struct drm_i915_private *dev_priv,
9682 enum port port,
5cec258b 9683 struct intel_crtc_state *pipe_config)
96b7dfb7 9684{
3148ade7 9685 u32 temp, dpll_ctl1;
96b7dfb7
S
9686
9687 temp = I915_READ(DPLL_CTRL2) & DPLL_CTRL2_DDI_CLK_SEL_MASK(port);
9688 pipe_config->ddi_pll_sel = temp >> (port * 3 + 1);
9689
9690 switch (pipe_config->ddi_pll_sel) {
3148ade7
DL
9691 case SKL_DPLL0:
9692 /*
9693 * On SKL the eDP DPLL (DPLL0 as we don't use SSC) is not part
9694 * of the shared DPLL framework and thus needs to be read out
9695 * separately
9696 */
9697 dpll_ctl1 = I915_READ(DPLL_CTRL1);
9698 pipe_config->dpll_hw_state.ctrl1 = dpll_ctl1 & 0x3f;
9699 break;
96b7dfb7
S
9700 case SKL_DPLL1:
9701 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL1;
9702 break;
9703 case SKL_DPLL2:
9704 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL2;
9705 break;
9706 case SKL_DPLL3:
9707 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL3;
9708 break;
96b7dfb7
S
9709 }
9710}
9711
7d2c8175
DL
9712static void haswell_get_ddi_pll(struct drm_i915_private *dev_priv,
9713 enum port port,
5cec258b 9714 struct intel_crtc_state *pipe_config)
7d2c8175
DL
9715{
9716 pipe_config->ddi_pll_sel = I915_READ(PORT_CLK_SEL(port));
9717
9718 switch (pipe_config->ddi_pll_sel) {
9719 case PORT_CLK_SEL_WRPLL1:
9720 pipe_config->shared_dpll = DPLL_ID_WRPLL1;
9721 break;
9722 case PORT_CLK_SEL_WRPLL2:
9723 pipe_config->shared_dpll = DPLL_ID_WRPLL2;
9724 break;
9725 }
9726}
9727
26804afd 9728static void haswell_get_ddi_port_state(struct intel_crtc *crtc,
5cec258b 9729 struct intel_crtc_state *pipe_config)
26804afd
DV
9730{
9731 struct drm_device *dev = crtc->base.dev;
9732 struct drm_i915_private *dev_priv = dev->dev_private;
d452c5b6 9733 struct intel_shared_dpll *pll;
26804afd
DV
9734 enum port port;
9735 uint32_t tmp;
9736
9737 tmp = I915_READ(TRANS_DDI_FUNC_CTL(pipe_config->cpu_transcoder));
9738
9739 port = (tmp & TRANS_DDI_PORT_MASK) >> TRANS_DDI_PORT_SHIFT;
9740
96b7dfb7
S
9741 if (IS_SKYLAKE(dev))
9742 skylake_get_ddi_pll(dev_priv, port, pipe_config);
3760b59c
S
9743 else if (IS_BROXTON(dev))
9744 bxt_get_ddi_pll(dev_priv, port, pipe_config);
96b7dfb7
S
9745 else
9746 haswell_get_ddi_pll(dev_priv, port, pipe_config);
9cd86933 9747
d452c5b6
DV
9748 if (pipe_config->shared_dpll >= 0) {
9749 pll = &dev_priv->shared_dplls[pipe_config->shared_dpll];
9750
9751 WARN_ON(!pll->get_hw_state(dev_priv, pll,
9752 &pipe_config->dpll_hw_state));
9753 }
9754
26804afd
DV
9755 /*
9756 * Haswell has only FDI/PCH transcoder A. It is which is connected to
9757 * DDI E. So just check whether this pipe is wired to DDI E and whether
9758 * the PCH transcoder is on.
9759 */
ca370455
DL
9760 if (INTEL_INFO(dev)->gen < 9 &&
9761 (port == PORT_E) && I915_READ(LPT_TRANSCONF) & TRANS_ENABLE) {
26804afd
DV
9762 pipe_config->has_pch_encoder = true;
9763
9764 tmp = I915_READ(FDI_RX_CTL(PIPE_A));
9765 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
9766 FDI_DP_PORT_WIDTH_SHIFT) + 1;
9767
9768 ironlake_get_fdi_m_n_config(crtc, pipe_config);
9769 }
9770}
9771
0e8ffe1b 9772static bool haswell_get_pipe_config(struct intel_crtc *crtc,
5cec258b 9773 struct intel_crtc_state *pipe_config)
0e8ffe1b
DV
9774{
9775 struct drm_device *dev = crtc->base.dev;
9776 struct drm_i915_private *dev_priv = dev->dev_private;
2fa2fe9a 9777 enum intel_display_power_domain pfit_domain;
0e8ffe1b
DV
9778 uint32_t tmp;
9779
f458ebbc 9780 if (!intel_display_power_is_enabled(dev_priv,
b5482bd0
ID
9781 POWER_DOMAIN_PIPE(crtc->pipe)))
9782 return false;
9783
e143a21c 9784 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
c0d43d62
DV
9785 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
9786
eccb140b
DV
9787 tmp = I915_READ(TRANS_DDI_FUNC_CTL(TRANSCODER_EDP));
9788 if (tmp & TRANS_DDI_FUNC_ENABLE) {
9789 enum pipe trans_edp_pipe;
9790 switch (tmp & TRANS_DDI_EDP_INPUT_MASK) {
9791 default:
9792 WARN(1, "unknown pipe linked to edp transcoder\n");
9793 case TRANS_DDI_EDP_INPUT_A_ONOFF:
9794 case TRANS_DDI_EDP_INPUT_A_ON:
9795 trans_edp_pipe = PIPE_A;
9796 break;
9797 case TRANS_DDI_EDP_INPUT_B_ONOFF:
9798 trans_edp_pipe = PIPE_B;
9799 break;
9800 case TRANS_DDI_EDP_INPUT_C_ONOFF:
9801 trans_edp_pipe = PIPE_C;
9802 break;
9803 }
9804
9805 if (trans_edp_pipe == crtc->pipe)
9806 pipe_config->cpu_transcoder = TRANSCODER_EDP;
9807 }
9808
f458ebbc 9809 if (!intel_display_power_is_enabled(dev_priv,
eccb140b 9810 POWER_DOMAIN_TRANSCODER(pipe_config->cpu_transcoder)))
2bfce950
PZ
9811 return false;
9812
eccb140b 9813 tmp = I915_READ(PIPECONF(pipe_config->cpu_transcoder));
0e8ffe1b
DV
9814 if (!(tmp & PIPECONF_ENABLE))
9815 return false;
9816
26804afd 9817 haswell_get_ddi_port_state(crtc, pipe_config);
627eb5a3 9818
1bd1bd80
DV
9819 intel_get_pipe_timings(crtc, pipe_config);
9820
a1b2278e
CK
9821 if (INTEL_INFO(dev)->gen >= 9) {
9822 skl_init_scalers(dev, crtc, pipe_config);
9823 }
9824
2fa2fe9a 9825 pfit_domain = POWER_DOMAIN_PIPE_PANEL_FITTER(crtc->pipe);
af99ceda
CK
9826
9827 if (INTEL_INFO(dev)->gen >= 9) {
9828 pipe_config->scaler_state.scaler_id = -1;
9829 pipe_config->scaler_state.scaler_users &= ~(1 << SKL_CRTC_INDEX);
9830 }
9831
bd2e244f 9832 if (intel_display_power_is_enabled(dev_priv, pfit_domain)) {
1c132b44 9833 if (INTEL_INFO(dev)->gen >= 9)
bd2e244f 9834 skylake_get_pfit_config(crtc, pipe_config);
ff6d9f55 9835 else
1c132b44 9836 ironlake_get_pfit_config(crtc, pipe_config);
bd2e244f 9837 }
88adfff1 9838
e59150dc
JB
9839 if (IS_HASWELL(dev))
9840 pipe_config->ips_enabled = hsw_crtc_supports_ips(crtc) &&
9841 (I915_READ(IPS_CTL) & IPS_ENABLE);
42db64ef 9842
ebb69c95
CT
9843 if (pipe_config->cpu_transcoder != TRANSCODER_EDP) {
9844 pipe_config->pixel_multiplier =
9845 I915_READ(PIPE_MULT(pipe_config->cpu_transcoder)) + 1;
9846 } else {
9847 pipe_config->pixel_multiplier = 1;
9848 }
6c49f241 9849
0e8ffe1b
DV
9850 return true;
9851}
9852
560b85bb
CW
9853static void i845_update_cursor(struct drm_crtc *crtc, u32 base)
9854{
9855 struct drm_device *dev = crtc->dev;
9856 struct drm_i915_private *dev_priv = dev->dev_private;
9857 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
dc41c154 9858 uint32_t cntl = 0, size = 0;
560b85bb 9859
dc41c154 9860 if (base) {
3dd512fb
MR
9861 unsigned int width = intel_crtc->base.cursor->state->crtc_w;
9862 unsigned int height = intel_crtc->base.cursor->state->crtc_h;
dc41c154
VS
9863 unsigned int stride = roundup_pow_of_two(width) * 4;
9864
9865 switch (stride) {
9866 default:
9867 WARN_ONCE(1, "Invalid cursor width/stride, width=%u, stride=%u\n",
9868 width, stride);
9869 stride = 256;
9870 /* fallthrough */
9871 case 256:
9872 case 512:
9873 case 1024:
9874 case 2048:
9875 break;
4b0e333e
CW
9876 }
9877
dc41c154
VS
9878 cntl |= CURSOR_ENABLE |
9879 CURSOR_GAMMA_ENABLE |
9880 CURSOR_FORMAT_ARGB |
9881 CURSOR_STRIDE(stride);
9882
9883 size = (height << 12) | width;
4b0e333e 9884 }
560b85bb 9885
dc41c154
VS
9886 if (intel_crtc->cursor_cntl != 0 &&
9887 (intel_crtc->cursor_base != base ||
9888 intel_crtc->cursor_size != size ||
9889 intel_crtc->cursor_cntl != cntl)) {
9890 /* On these chipsets we can only modify the base/size/stride
9891 * whilst the cursor is disabled.
9892 */
9893 I915_WRITE(_CURACNTR, 0);
4b0e333e 9894 POSTING_READ(_CURACNTR);
dc41c154 9895 intel_crtc->cursor_cntl = 0;
4b0e333e 9896 }
560b85bb 9897
99d1f387 9898 if (intel_crtc->cursor_base != base) {
9db4a9c7 9899 I915_WRITE(_CURABASE, base);
99d1f387
VS
9900 intel_crtc->cursor_base = base;
9901 }
4726e0b0 9902
dc41c154
VS
9903 if (intel_crtc->cursor_size != size) {
9904 I915_WRITE(CURSIZE, size);
9905 intel_crtc->cursor_size = size;
4b0e333e 9906 }
560b85bb 9907
4b0e333e 9908 if (intel_crtc->cursor_cntl != cntl) {
4b0e333e
CW
9909 I915_WRITE(_CURACNTR, cntl);
9910 POSTING_READ(_CURACNTR);
4b0e333e 9911 intel_crtc->cursor_cntl = cntl;
560b85bb 9912 }
560b85bb
CW
9913}
9914
560b85bb 9915static void i9xx_update_cursor(struct drm_crtc *crtc, u32 base)
65a21cd6
JB
9916{
9917 struct drm_device *dev = crtc->dev;
9918 struct drm_i915_private *dev_priv = dev->dev_private;
9919 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
9920 int pipe = intel_crtc->pipe;
4b0e333e
CW
9921 uint32_t cntl;
9922
9923 cntl = 0;
9924 if (base) {
9925 cntl = MCURSOR_GAMMA_ENABLE;
3dd512fb 9926 switch (intel_crtc->base.cursor->state->crtc_w) {
4726e0b0
SK
9927 case 64:
9928 cntl |= CURSOR_MODE_64_ARGB_AX;
9929 break;
9930 case 128:
9931 cntl |= CURSOR_MODE_128_ARGB_AX;
9932 break;
9933 case 256:
9934 cntl |= CURSOR_MODE_256_ARGB_AX;
9935 break;
9936 default:
3dd512fb 9937 MISSING_CASE(intel_crtc->base.cursor->state->crtc_w);
4726e0b0 9938 return;
65a21cd6 9939 }
4b0e333e 9940 cntl |= pipe << 28; /* Connect to correct pipe */
47bf17a7
VS
9941
9942 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
9943 cntl |= CURSOR_PIPE_CSC_ENABLE;
4b0e333e 9944 }
65a21cd6 9945
8e7d688b 9946 if (crtc->cursor->state->rotation == BIT(DRM_ROTATE_180))
4398ad45
VS
9947 cntl |= CURSOR_ROTATE_180;
9948
4b0e333e
CW
9949 if (intel_crtc->cursor_cntl != cntl) {
9950 I915_WRITE(CURCNTR(pipe), cntl);
9951 POSTING_READ(CURCNTR(pipe));
9952 intel_crtc->cursor_cntl = cntl;
65a21cd6 9953 }
4b0e333e 9954
65a21cd6 9955 /* and commit changes on next vblank */
5efb3e28
VS
9956 I915_WRITE(CURBASE(pipe), base);
9957 POSTING_READ(CURBASE(pipe));
99d1f387
VS
9958
9959 intel_crtc->cursor_base = base;
65a21cd6
JB
9960}
9961
cda4b7d3 9962/* If no-part of the cursor is visible on the framebuffer, then the GPU may hang... */
6b383a7f
CW
9963static void intel_crtc_update_cursor(struct drm_crtc *crtc,
9964 bool on)
cda4b7d3
CW
9965{
9966 struct drm_device *dev = crtc->dev;
9967 struct drm_i915_private *dev_priv = dev->dev_private;
9968 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
9969 int pipe = intel_crtc->pipe;
9b4101be
ML
9970 struct drm_plane_state *cursor_state = crtc->cursor->state;
9971 int x = cursor_state->crtc_x;
9972 int y = cursor_state->crtc_y;
d6e4db15 9973 u32 base = 0, pos = 0;
cda4b7d3 9974
d6e4db15 9975 if (on)
cda4b7d3 9976 base = intel_crtc->cursor_addr;
cda4b7d3 9977
6e3c9717 9978 if (x >= intel_crtc->config->pipe_src_w)
d6e4db15
VS
9979 base = 0;
9980
6e3c9717 9981 if (y >= intel_crtc->config->pipe_src_h)
cda4b7d3
CW
9982 base = 0;
9983
9984 if (x < 0) {
9b4101be 9985 if (x + cursor_state->crtc_w <= 0)
cda4b7d3
CW
9986 base = 0;
9987
9988 pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
9989 x = -x;
9990 }
9991 pos |= x << CURSOR_X_SHIFT;
9992
9993 if (y < 0) {
9b4101be 9994 if (y + cursor_state->crtc_h <= 0)
cda4b7d3
CW
9995 base = 0;
9996
9997 pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
9998 y = -y;
9999 }
10000 pos |= y << CURSOR_Y_SHIFT;
10001
4b0e333e 10002 if (base == 0 && intel_crtc->cursor_base == 0)
cda4b7d3
CW
10003 return;
10004
5efb3e28
VS
10005 I915_WRITE(CURPOS(pipe), pos);
10006
4398ad45
VS
10007 /* ILK+ do this automagically */
10008 if (HAS_GMCH_DISPLAY(dev) &&
8e7d688b 10009 crtc->cursor->state->rotation == BIT(DRM_ROTATE_180)) {
9b4101be
ML
10010 base += (cursor_state->crtc_h *
10011 cursor_state->crtc_w - 1) * 4;
4398ad45
VS
10012 }
10013
8ac54669 10014 if (IS_845G(dev) || IS_I865G(dev))
5efb3e28
VS
10015 i845_update_cursor(crtc, base);
10016 else
10017 i9xx_update_cursor(crtc, base);
cda4b7d3
CW
10018}
10019
dc41c154
VS
10020static bool cursor_size_ok(struct drm_device *dev,
10021 uint32_t width, uint32_t height)
10022{
10023 if (width == 0 || height == 0)
10024 return false;
10025
10026 /*
10027 * 845g/865g are special in that they are only limited by
10028 * the width of their cursors, the height is arbitrary up to
10029 * the precision of the register. Everything else requires
10030 * square cursors, limited to a few power-of-two sizes.
10031 */
10032 if (IS_845G(dev) || IS_I865G(dev)) {
10033 if ((width & 63) != 0)
10034 return false;
10035
10036 if (width > (IS_845G(dev) ? 64 : 512))
10037 return false;
10038
10039 if (height > 1023)
10040 return false;
10041 } else {
10042 switch (width | height) {
10043 case 256:
10044 case 128:
10045 if (IS_GEN2(dev))
10046 return false;
10047 case 64:
10048 break;
10049 default:
10050 return false;
10051 }
10052 }
10053
10054 return true;
10055}
10056
79e53945 10057static void intel_crtc_gamma_set(struct drm_crtc *crtc, u16 *red, u16 *green,
7203425a 10058 u16 *blue, uint32_t start, uint32_t size)
79e53945 10059{
7203425a 10060 int end = (start + size > 256) ? 256 : start + size, i;
79e53945 10061 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
79e53945 10062
7203425a 10063 for (i = start; i < end; i++) {
79e53945
JB
10064 intel_crtc->lut_r[i] = red[i] >> 8;
10065 intel_crtc->lut_g[i] = green[i] >> 8;
10066 intel_crtc->lut_b[i] = blue[i] >> 8;
10067 }
10068
10069 intel_crtc_load_lut(crtc);
10070}
10071
79e53945
JB
10072/* VESA 640x480x72Hz mode to set on the pipe */
10073static struct drm_display_mode load_detect_mode = {
10074 DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
10075 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
10076};
10077
a8bb6818
DV
10078struct drm_framebuffer *
10079__intel_framebuffer_create(struct drm_device *dev,
10080 struct drm_mode_fb_cmd2 *mode_cmd,
10081 struct drm_i915_gem_object *obj)
d2dff872
CW
10082{
10083 struct intel_framebuffer *intel_fb;
10084 int ret;
10085
10086 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
10087 if (!intel_fb) {
6ccb81f2 10088 drm_gem_object_unreference(&obj->base);
d2dff872
CW
10089 return ERR_PTR(-ENOMEM);
10090 }
10091
10092 ret = intel_framebuffer_init(dev, intel_fb, mode_cmd, obj);
dd4916c5
DV
10093 if (ret)
10094 goto err;
d2dff872
CW
10095
10096 return &intel_fb->base;
dd4916c5 10097err:
6ccb81f2 10098 drm_gem_object_unreference(&obj->base);
dd4916c5
DV
10099 kfree(intel_fb);
10100
10101 return ERR_PTR(ret);
d2dff872
CW
10102}
10103
b5ea642a 10104static struct drm_framebuffer *
a8bb6818
DV
10105intel_framebuffer_create(struct drm_device *dev,
10106 struct drm_mode_fb_cmd2 *mode_cmd,
10107 struct drm_i915_gem_object *obj)
10108{
10109 struct drm_framebuffer *fb;
10110 int ret;
10111
10112 ret = i915_mutex_lock_interruptible(dev);
10113 if (ret)
10114 return ERR_PTR(ret);
10115 fb = __intel_framebuffer_create(dev, mode_cmd, obj);
10116 mutex_unlock(&dev->struct_mutex);
10117
10118 return fb;
10119}
10120
d2dff872
CW
10121static u32
10122intel_framebuffer_pitch_for_width(int width, int bpp)
10123{
10124 u32 pitch = DIV_ROUND_UP(width * bpp, 8);
10125 return ALIGN(pitch, 64);
10126}
10127
10128static u32
10129intel_framebuffer_size_for_mode(struct drm_display_mode *mode, int bpp)
10130{
10131 u32 pitch = intel_framebuffer_pitch_for_width(mode->hdisplay, bpp);
1267a26b 10132 return PAGE_ALIGN(pitch * mode->vdisplay);
d2dff872
CW
10133}
10134
10135static struct drm_framebuffer *
10136intel_framebuffer_create_for_mode(struct drm_device *dev,
10137 struct drm_display_mode *mode,
10138 int depth, int bpp)
10139{
10140 struct drm_i915_gem_object *obj;
0fed39bd 10141 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
d2dff872
CW
10142
10143 obj = i915_gem_alloc_object(dev,
10144 intel_framebuffer_size_for_mode(mode, bpp));
10145 if (obj == NULL)
10146 return ERR_PTR(-ENOMEM);
10147
10148 mode_cmd.width = mode->hdisplay;
10149 mode_cmd.height = mode->vdisplay;
308e5bcb
JB
10150 mode_cmd.pitches[0] = intel_framebuffer_pitch_for_width(mode_cmd.width,
10151 bpp);
5ca0c34a 10152 mode_cmd.pixel_format = drm_mode_legacy_fb_format(bpp, depth);
d2dff872
CW
10153
10154 return intel_framebuffer_create(dev, &mode_cmd, obj);
10155}
10156
10157static struct drm_framebuffer *
10158mode_fits_in_fbdev(struct drm_device *dev,
10159 struct drm_display_mode *mode)
10160{
0695726e 10161#ifdef CONFIG_DRM_FBDEV_EMULATION
d2dff872
CW
10162 struct drm_i915_private *dev_priv = dev->dev_private;
10163 struct drm_i915_gem_object *obj;
10164 struct drm_framebuffer *fb;
10165
4c0e5528 10166 if (!dev_priv->fbdev)
d2dff872
CW
10167 return NULL;
10168
4c0e5528 10169 if (!dev_priv->fbdev->fb)
d2dff872
CW
10170 return NULL;
10171
4c0e5528
DV
10172 obj = dev_priv->fbdev->fb->obj;
10173 BUG_ON(!obj);
10174
8bcd4553 10175 fb = &dev_priv->fbdev->fb->base;
01f2c773
VS
10176 if (fb->pitches[0] < intel_framebuffer_pitch_for_width(mode->hdisplay,
10177 fb->bits_per_pixel))
d2dff872
CW
10178 return NULL;
10179
01f2c773 10180 if (obj->base.size < mode->vdisplay * fb->pitches[0])
d2dff872
CW
10181 return NULL;
10182
10183 return fb;
4520f53a
DV
10184#else
10185 return NULL;
10186#endif
d2dff872
CW
10187}
10188
d3a40d1b
ACO
10189static int intel_modeset_setup_plane_state(struct drm_atomic_state *state,
10190 struct drm_crtc *crtc,
10191 struct drm_display_mode *mode,
10192 struct drm_framebuffer *fb,
10193 int x, int y)
10194{
10195 struct drm_plane_state *plane_state;
10196 int hdisplay, vdisplay;
10197 int ret;
10198
10199 plane_state = drm_atomic_get_plane_state(state, crtc->primary);
10200 if (IS_ERR(plane_state))
10201 return PTR_ERR(plane_state);
10202
10203 if (mode)
10204 drm_crtc_get_hv_timing(mode, &hdisplay, &vdisplay);
10205 else
10206 hdisplay = vdisplay = 0;
10207
10208 ret = drm_atomic_set_crtc_for_plane(plane_state, fb ? crtc : NULL);
10209 if (ret)
10210 return ret;
10211 drm_atomic_set_fb_for_plane(plane_state, fb);
10212 plane_state->crtc_x = 0;
10213 plane_state->crtc_y = 0;
10214 plane_state->crtc_w = hdisplay;
10215 plane_state->crtc_h = vdisplay;
10216 plane_state->src_x = x << 16;
10217 plane_state->src_y = y << 16;
10218 plane_state->src_w = hdisplay << 16;
10219 plane_state->src_h = vdisplay << 16;
10220
10221 return 0;
10222}
10223
d2434ab7 10224bool intel_get_load_detect_pipe(struct drm_connector *connector,
7173188d 10225 struct drm_display_mode *mode,
51fd371b
RC
10226 struct intel_load_detect_pipe *old,
10227 struct drm_modeset_acquire_ctx *ctx)
79e53945
JB
10228{
10229 struct intel_crtc *intel_crtc;
d2434ab7
DV
10230 struct intel_encoder *intel_encoder =
10231 intel_attached_encoder(connector);
79e53945 10232 struct drm_crtc *possible_crtc;
4ef69c7a 10233 struct drm_encoder *encoder = &intel_encoder->base;
79e53945
JB
10234 struct drm_crtc *crtc = NULL;
10235 struct drm_device *dev = encoder->dev;
94352cf9 10236 struct drm_framebuffer *fb;
51fd371b 10237 struct drm_mode_config *config = &dev->mode_config;
83a57153 10238 struct drm_atomic_state *state = NULL;
944b0c76 10239 struct drm_connector_state *connector_state;
4be07317 10240 struct intel_crtc_state *crtc_state;
51fd371b 10241 int ret, i = -1;
79e53945 10242
d2dff872 10243 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
c23cc417 10244 connector->base.id, connector->name,
8e329a03 10245 encoder->base.id, encoder->name);
d2dff872 10246
51fd371b
RC
10247retry:
10248 ret = drm_modeset_lock(&config->connection_mutex, ctx);
10249 if (ret)
ad3c558f 10250 goto fail;
6e9f798d 10251
79e53945
JB
10252 /*
10253 * Algorithm gets a little messy:
7a5e4805 10254 *
79e53945
JB
10255 * - if the connector already has an assigned crtc, use it (but make
10256 * sure it's on first)
7a5e4805 10257 *
79e53945
JB
10258 * - try to find the first unused crtc that can drive this connector,
10259 * and use that if we find one
79e53945
JB
10260 */
10261
10262 /* See if we already have a CRTC for this connector */
10263 if (encoder->crtc) {
10264 crtc = encoder->crtc;
8261b191 10265
51fd371b 10266 ret = drm_modeset_lock(&crtc->mutex, ctx);
4d02e2de 10267 if (ret)
ad3c558f 10268 goto fail;
4d02e2de 10269 ret = drm_modeset_lock(&crtc->primary->mutex, ctx);
51fd371b 10270 if (ret)
ad3c558f 10271 goto fail;
7b24056b 10272
24218aac 10273 old->dpms_mode = connector->dpms;
8261b191
CW
10274 old->load_detect_temp = false;
10275
10276 /* Make sure the crtc and connector are running */
24218aac
DV
10277 if (connector->dpms != DRM_MODE_DPMS_ON)
10278 connector->funcs->dpms(connector, DRM_MODE_DPMS_ON);
8261b191 10279
7173188d 10280 return true;
79e53945
JB
10281 }
10282
10283 /* Find an unused one (if possible) */
70e1e0ec 10284 for_each_crtc(dev, possible_crtc) {
79e53945
JB
10285 i++;
10286 if (!(encoder->possible_crtcs & (1 << i)))
10287 continue;
83d65738 10288 if (possible_crtc->state->enable)
a459249c 10289 continue;
a459249c
VS
10290
10291 crtc = possible_crtc;
10292 break;
79e53945
JB
10293 }
10294
10295 /*
10296 * If we didn't find an unused CRTC, don't use any.
10297 */
10298 if (!crtc) {
7173188d 10299 DRM_DEBUG_KMS("no pipe available for load-detect\n");
ad3c558f 10300 goto fail;
79e53945
JB
10301 }
10302
51fd371b
RC
10303 ret = drm_modeset_lock(&crtc->mutex, ctx);
10304 if (ret)
ad3c558f 10305 goto fail;
4d02e2de
DV
10306 ret = drm_modeset_lock(&crtc->primary->mutex, ctx);
10307 if (ret)
ad3c558f 10308 goto fail;
79e53945
JB
10309
10310 intel_crtc = to_intel_crtc(crtc);
24218aac 10311 old->dpms_mode = connector->dpms;
8261b191 10312 old->load_detect_temp = true;
d2dff872 10313 old->release_fb = NULL;
79e53945 10314
83a57153
ACO
10315 state = drm_atomic_state_alloc(dev);
10316 if (!state)
10317 return false;
10318
10319 state->acquire_ctx = ctx;
10320
944b0c76
ACO
10321 connector_state = drm_atomic_get_connector_state(state, connector);
10322 if (IS_ERR(connector_state)) {
10323 ret = PTR_ERR(connector_state);
10324 goto fail;
10325 }
10326
10327 connector_state->crtc = crtc;
10328 connector_state->best_encoder = &intel_encoder->base;
10329
4be07317
ACO
10330 crtc_state = intel_atomic_get_crtc_state(state, intel_crtc);
10331 if (IS_ERR(crtc_state)) {
10332 ret = PTR_ERR(crtc_state);
10333 goto fail;
10334 }
10335
49d6fa21 10336 crtc_state->base.active = crtc_state->base.enable = true;
4be07317 10337
6492711d
CW
10338 if (!mode)
10339 mode = &load_detect_mode;
79e53945 10340
d2dff872
CW
10341 /* We need a framebuffer large enough to accommodate all accesses
10342 * that the plane may generate whilst we perform load detection.
10343 * We can not rely on the fbcon either being present (we get called
10344 * during its initialisation to detect all boot displays, or it may
10345 * not even exist) or that it is large enough to satisfy the
10346 * requested mode.
10347 */
94352cf9
DV
10348 fb = mode_fits_in_fbdev(dev, mode);
10349 if (fb == NULL) {
d2dff872 10350 DRM_DEBUG_KMS("creating tmp fb for load-detection\n");
94352cf9
DV
10351 fb = intel_framebuffer_create_for_mode(dev, mode, 24, 32);
10352 old->release_fb = fb;
d2dff872
CW
10353 } else
10354 DRM_DEBUG_KMS("reusing fbdev for load-detection framebuffer\n");
94352cf9 10355 if (IS_ERR(fb)) {
d2dff872 10356 DRM_DEBUG_KMS("failed to allocate framebuffer for load-detection\n");
412b61d8 10357 goto fail;
79e53945 10358 }
79e53945 10359
d3a40d1b
ACO
10360 ret = intel_modeset_setup_plane_state(state, crtc, mode, fb, 0, 0);
10361 if (ret)
10362 goto fail;
10363
8c7b5ccb
ACO
10364 drm_mode_copy(&crtc_state->base.mode, mode);
10365
74c090b1 10366 if (drm_atomic_commit(state)) {
6492711d 10367 DRM_DEBUG_KMS("failed to set mode on load-detect pipe\n");
d2dff872
CW
10368 if (old->release_fb)
10369 old->release_fb->funcs->destroy(old->release_fb);
412b61d8 10370 goto fail;
79e53945 10371 }
9128b040 10372 crtc->primary->crtc = crtc;
7173188d 10373
79e53945 10374 /* let the connector get through one full cycle before testing */
9d0498a2 10375 intel_wait_for_vblank(dev, intel_crtc->pipe);
7173188d 10376 return true;
412b61d8 10377
ad3c558f 10378fail:
e5d958ef
ACO
10379 drm_atomic_state_free(state);
10380 state = NULL;
83a57153 10381
51fd371b
RC
10382 if (ret == -EDEADLK) {
10383 drm_modeset_backoff(ctx);
10384 goto retry;
10385 }
10386
412b61d8 10387 return false;
79e53945
JB
10388}
10389
d2434ab7 10390void intel_release_load_detect_pipe(struct drm_connector *connector,
49172fee
ACO
10391 struct intel_load_detect_pipe *old,
10392 struct drm_modeset_acquire_ctx *ctx)
79e53945 10393{
83a57153 10394 struct drm_device *dev = connector->dev;
d2434ab7
DV
10395 struct intel_encoder *intel_encoder =
10396 intel_attached_encoder(connector);
4ef69c7a 10397 struct drm_encoder *encoder = &intel_encoder->base;
7b24056b 10398 struct drm_crtc *crtc = encoder->crtc;
412b61d8 10399 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
83a57153 10400 struct drm_atomic_state *state;
944b0c76 10401 struct drm_connector_state *connector_state;
4be07317 10402 struct intel_crtc_state *crtc_state;
d3a40d1b 10403 int ret;
79e53945 10404
d2dff872 10405 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
c23cc417 10406 connector->base.id, connector->name,
8e329a03 10407 encoder->base.id, encoder->name);
d2dff872 10408
8261b191 10409 if (old->load_detect_temp) {
83a57153 10410 state = drm_atomic_state_alloc(dev);
944b0c76
ACO
10411 if (!state)
10412 goto fail;
83a57153
ACO
10413
10414 state->acquire_ctx = ctx;
10415
944b0c76
ACO
10416 connector_state = drm_atomic_get_connector_state(state, connector);
10417 if (IS_ERR(connector_state))
10418 goto fail;
10419
4be07317
ACO
10420 crtc_state = intel_atomic_get_crtc_state(state, intel_crtc);
10421 if (IS_ERR(crtc_state))
10422 goto fail;
10423
944b0c76
ACO
10424 connector_state->best_encoder = NULL;
10425 connector_state->crtc = NULL;
10426
49d6fa21 10427 crtc_state->base.enable = crtc_state->base.active = false;
4be07317 10428
d3a40d1b
ACO
10429 ret = intel_modeset_setup_plane_state(state, crtc, NULL, NULL,
10430 0, 0);
10431 if (ret)
10432 goto fail;
10433
74c090b1 10434 ret = drm_atomic_commit(state);
2bfb4627
ACO
10435 if (ret)
10436 goto fail;
d2dff872 10437
36206361
DV
10438 if (old->release_fb) {
10439 drm_framebuffer_unregister_private(old->release_fb);
10440 drm_framebuffer_unreference(old->release_fb);
10441 }
d2dff872 10442
0622a53c 10443 return;
79e53945
JB
10444 }
10445
c751ce4f 10446 /* Switch crtc and encoder back off if necessary */
24218aac
DV
10447 if (old->dpms_mode != DRM_MODE_DPMS_ON)
10448 connector->funcs->dpms(connector, old->dpms_mode);
944b0c76
ACO
10449
10450 return;
10451fail:
10452 DRM_DEBUG_KMS("Couldn't release load detect pipe.\n");
10453 drm_atomic_state_free(state);
79e53945
JB
10454}
10455
da4a1efa 10456static int i9xx_pll_refclk(struct drm_device *dev,
5cec258b 10457 const struct intel_crtc_state *pipe_config)
da4a1efa
VS
10458{
10459 struct drm_i915_private *dev_priv = dev->dev_private;
10460 u32 dpll = pipe_config->dpll_hw_state.dpll;
10461
10462 if ((dpll & PLL_REF_INPUT_MASK) == PLLB_REF_INPUT_SPREADSPECTRUMIN)
e91e941b 10463 return dev_priv->vbt.lvds_ssc_freq;
da4a1efa
VS
10464 else if (HAS_PCH_SPLIT(dev))
10465 return 120000;
10466 else if (!IS_GEN2(dev))
10467 return 96000;
10468 else
10469 return 48000;
10470}
10471
79e53945 10472/* Returns the clock of the currently programmed mode of the given pipe. */
f1f644dc 10473static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
5cec258b 10474 struct intel_crtc_state *pipe_config)
79e53945 10475{
f1f644dc 10476 struct drm_device *dev = crtc->base.dev;
79e53945 10477 struct drm_i915_private *dev_priv = dev->dev_private;
f1f644dc 10478 int pipe = pipe_config->cpu_transcoder;
293623f7 10479 u32 dpll = pipe_config->dpll_hw_state.dpll;
79e53945
JB
10480 u32 fp;
10481 intel_clock_t clock;
dccbea3b 10482 int port_clock;
da4a1efa 10483 int refclk = i9xx_pll_refclk(dev, pipe_config);
79e53945
JB
10484
10485 if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
293623f7 10486 fp = pipe_config->dpll_hw_state.fp0;
79e53945 10487 else
293623f7 10488 fp = pipe_config->dpll_hw_state.fp1;
79e53945
JB
10489
10490 clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
f2b115e6
AJ
10491 if (IS_PINEVIEW(dev)) {
10492 clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
10493 clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
2177832f
SL
10494 } else {
10495 clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
10496 clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
10497 }
10498
a6c45cf0 10499 if (!IS_GEN2(dev)) {
f2b115e6
AJ
10500 if (IS_PINEVIEW(dev))
10501 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
10502 DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
2177832f
SL
10503 else
10504 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
79e53945
JB
10505 DPLL_FPA01_P1_POST_DIV_SHIFT);
10506
10507 switch (dpll & DPLL_MODE_MASK) {
10508 case DPLLB_MODE_DAC_SERIAL:
10509 clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
10510 5 : 10;
10511 break;
10512 case DPLLB_MODE_LVDS:
10513 clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
10514 7 : 14;
10515 break;
10516 default:
28c97730 10517 DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
79e53945 10518 "mode\n", (int)(dpll & DPLL_MODE_MASK));
f1f644dc 10519 return;
79e53945
JB
10520 }
10521
ac58c3f0 10522 if (IS_PINEVIEW(dev))
dccbea3b 10523 port_clock = pnv_calc_dpll_params(refclk, &clock);
ac58c3f0 10524 else
dccbea3b 10525 port_clock = i9xx_calc_dpll_params(refclk, &clock);
79e53945 10526 } else {
0fb58223 10527 u32 lvds = IS_I830(dev) ? 0 : I915_READ(LVDS);
b1c560d1 10528 bool is_lvds = (pipe == 1) && (lvds & LVDS_PORT_EN);
79e53945
JB
10529
10530 if (is_lvds) {
10531 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
10532 DPLL_FPA01_P1_POST_DIV_SHIFT);
b1c560d1
VS
10533
10534 if (lvds & LVDS_CLKB_POWER_UP)
10535 clock.p2 = 7;
10536 else
10537 clock.p2 = 14;
79e53945
JB
10538 } else {
10539 if (dpll & PLL_P1_DIVIDE_BY_TWO)
10540 clock.p1 = 2;
10541 else {
10542 clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
10543 DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
10544 }
10545 if (dpll & PLL_P2_DIVIDE_BY_4)
10546 clock.p2 = 4;
10547 else
10548 clock.p2 = 2;
79e53945 10549 }
da4a1efa 10550
dccbea3b 10551 port_clock = i9xx_calc_dpll_params(refclk, &clock);
79e53945
JB
10552 }
10553
18442d08
VS
10554 /*
10555 * This value includes pixel_multiplier. We will use
241bfc38 10556 * port_clock to compute adjusted_mode.crtc_clock in the
18442d08
VS
10557 * encoder's get_config() function.
10558 */
dccbea3b 10559 pipe_config->port_clock = port_clock;
f1f644dc
JB
10560}
10561
6878da05
VS
10562int intel_dotclock_calculate(int link_freq,
10563 const struct intel_link_m_n *m_n)
f1f644dc 10564{
f1f644dc
JB
10565 /*
10566 * The calculation for the data clock is:
1041a02f 10567 * pixel_clock = ((m/n)*(link_clock * nr_lanes))/bpp
f1f644dc 10568 * But we want to avoid losing precison if possible, so:
1041a02f 10569 * pixel_clock = ((m * link_clock * nr_lanes)/(n*bpp))
f1f644dc
JB
10570 *
10571 * and the link clock is simpler:
1041a02f 10572 * link_clock = (m * link_clock) / n
f1f644dc
JB
10573 */
10574
6878da05
VS
10575 if (!m_n->link_n)
10576 return 0;
f1f644dc 10577
6878da05
VS
10578 return div_u64((u64)m_n->link_m * link_freq, m_n->link_n);
10579}
f1f644dc 10580
18442d08 10581static void ironlake_pch_clock_get(struct intel_crtc *crtc,
5cec258b 10582 struct intel_crtc_state *pipe_config)
6878da05
VS
10583{
10584 struct drm_device *dev = crtc->base.dev;
79e53945 10585
18442d08
VS
10586 /* read out port_clock from the DPLL */
10587 i9xx_crtc_clock_get(crtc, pipe_config);
f1f644dc 10588
f1f644dc 10589 /*
18442d08 10590 * This value does not include pixel_multiplier.
241bfc38 10591 * We will check that port_clock and adjusted_mode.crtc_clock
18442d08
VS
10592 * agree once we know their relationship in the encoder's
10593 * get_config() function.
79e53945 10594 */
2d112de7 10595 pipe_config->base.adjusted_mode.crtc_clock =
18442d08
VS
10596 intel_dotclock_calculate(intel_fdi_link_freq(dev) * 10000,
10597 &pipe_config->fdi_m_n);
79e53945
JB
10598}
10599
10600/** Returns the currently programmed mode of the given pipe. */
10601struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
10602 struct drm_crtc *crtc)
10603{
548f245b 10604 struct drm_i915_private *dev_priv = dev->dev_private;
79e53945 10605 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6e3c9717 10606 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
79e53945 10607 struct drm_display_mode *mode;
5cec258b 10608 struct intel_crtc_state pipe_config;
fe2b8f9d
PZ
10609 int htot = I915_READ(HTOTAL(cpu_transcoder));
10610 int hsync = I915_READ(HSYNC(cpu_transcoder));
10611 int vtot = I915_READ(VTOTAL(cpu_transcoder));
10612 int vsync = I915_READ(VSYNC(cpu_transcoder));
293623f7 10613 enum pipe pipe = intel_crtc->pipe;
79e53945
JB
10614
10615 mode = kzalloc(sizeof(*mode), GFP_KERNEL);
10616 if (!mode)
10617 return NULL;
10618
f1f644dc
JB
10619 /*
10620 * Construct a pipe_config sufficient for getting the clock info
10621 * back out of crtc_clock_get.
10622 *
10623 * Note, if LVDS ever uses a non-1 pixel multiplier, we'll need
10624 * to use a real value here instead.
10625 */
293623f7 10626 pipe_config.cpu_transcoder = (enum transcoder) pipe;
f1f644dc 10627 pipe_config.pixel_multiplier = 1;
293623f7
VS
10628 pipe_config.dpll_hw_state.dpll = I915_READ(DPLL(pipe));
10629 pipe_config.dpll_hw_state.fp0 = I915_READ(FP0(pipe));
10630 pipe_config.dpll_hw_state.fp1 = I915_READ(FP1(pipe));
f1f644dc
JB
10631 i9xx_crtc_clock_get(intel_crtc, &pipe_config);
10632
773ae034 10633 mode->clock = pipe_config.port_clock / pipe_config.pixel_multiplier;
79e53945
JB
10634 mode->hdisplay = (htot & 0xffff) + 1;
10635 mode->htotal = ((htot & 0xffff0000) >> 16) + 1;
10636 mode->hsync_start = (hsync & 0xffff) + 1;
10637 mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1;
10638 mode->vdisplay = (vtot & 0xffff) + 1;
10639 mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1;
10640 mode->vsync_start = (vsync & 0xffff) + 1;
10641 mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1;
10642
10643 drm_mode_set_name(mode);
79e53945
JB
10644
10645 return mode;
10646}
10647
f047e395
CW
10648void intel_mark_busy(struct drm_device *dev)
10649{
c67a470b
PZ
10650 struct drm_i915_private *dev_priv = dev->dev_private;
10651
f62a0076
CW
10652 if (dev_priv->mm.busy)
10653 return;
10654
43694d69 10655 intel_runtime_pm_get(dev_priv);
c67a470b 10656 i915_update_gfx_val(dev_priv);
43cf3bf0
CW
10657 if (INTEL_INFO(dev)->gen >= 6)
10658 gen6_rps_busy(dev_priv);
f62a0076 10659 dev_priv->mm.busy = true;
f047e395
CW
10660}
10661
10662void intel_mark_idle(struct drm_device *dev)
652c393a 10663{
c67a470b 10664 struct drm_i915_private *dev_priv = dev->dev_private;
652c393a 10665
f62a0076
CW
10666 if (!dev_priv->mm.busy)
10667 return;
10668
10669 dev_priv->mm.busy = false;
10670
3d13ef2e 10671 if (INTEL_INFO(dev)->gen >= 6)
b29c19b6 10672 gen6_rps_idle(dev->dev_private);
bb4cdd53 10673
43694d69 10674 intel_runtime_pm_put(dev_priv);
652c393a
JB
10675}
10676
79e53945
JB
10677static void intel_crtc_destroy(struct drm_crtc *crtc)
10678{
10679 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
67e77c5a
DV
10680 struct drm_device *dev = crtc->dev;
10681 struct intel_unpin_work *work;
67e77c5a 10682
5e2d7afc 10683 spin_lock_irq(&dev->event_lock);
67e77c5a
DV
10684 work = intel_crtc->unpin_work;
10685 intel_crtc->unpin_work = NULL;
5e2d7afc 10686 spin_unlock_irq(&dev->event_lock);
67e77c5a
DV
10687
10688 if (work) {
10689 cancel_work_sync(&work->work);
10690 kfree(work);
10691 }
79e53945
JB
10692
10693 drm_crtc_cleanup(crtc);
67e77c5a 10694
79e53945
JB
10695 kfree(intel_crtc);
10696}
10697
6b95a207
KH
10698static void intel_unpin_work_fn(struct work_struct *__work)
10699{
10700 struct intel_unpin_work *work =
10701 container_of(__work, struct intel_unpin_work, work);
a9ff8714
VS
10702 struct intel_crtc *crtc = to_intel_crtc(work->crtc);
10703 struct drm_device *dev = crtc->base.dev;
10704 struct drm_plane *primary = crtc->base.primary;
6b95a207 10705
b4a98e57 10706 mutex_lock(&dev->struct_mutex);
a9ff8714 10707 intel_unpin_fb_obj(work->old_fb, primary->state);
05394f39 10708 drm_gem_object_unreference(&work->pending_flip_obj->base);
d9e86c0e 10709
f06cc1b9 10710 if (work->flip_queued_req)
146d84f0 10711 i915_gem_request_assign(&work->flip_queued_req, NULL);
b4a98e57
CW
10712 mutex_unlock(&dev->struct_mutex);
10713
a9ff8714 10714 intel_frontbuffer_flip_complete(dev, to_intel_plane(primary)->frontbuffer_bit);
89ed88ba 10715 drm_framebuffer_unreference(work->old_fb);
f99d7069 10716
a9ff8714
VS
10717 BUG_ON(atomic_read(&crtc->unpin_work_count) == 0);
10718 atomic_dec(&crtc->unpin_work_count);
b4a98e57 10719
6b95a207
KH
10720 kfree(work);
10721}
10722
1afe3e9d 10723static void do_intel_finish_page_flip(struct drm_device *dev,
49b14a5c 10724 struct drm_crtc *crtc)
6b95a207 10725{
6b95a207
KH
10726 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
10727 struct intel_unpin_work *work;
6b95a207
KH
10728 unsigned long flags;
10729
10730 /* Ignore early vblank irqs */
10731 if (intel_crtc == NULL)
10732 return;
10733
f326038a
DV
10734 /*
10735 * This is called both by irq handlers and the reset code (to complete
10736 * lost pageflips) so needs the full irqsave spinlocks.
10737 */
6b95a207
KH
10738 spin_lock_irqsave(&dev->event_lock, flags);
10739 work = intel_crtc->unpin_work;
e7d841ca
CW
10740
10741 /* Ensure we don't miss a work->pending update ... */
10742 smp_rmb();
10743
10744 if (work == NULL || atomic_read(&work->pending) < INTEL_FLIP_COMPLETE) {
6b95a207
KH
10745 spin_unlock_irqrestore(&dev->event_lock, flags);
10746 return;
10747 }
10748
d6bbafa1 10749 page_flip_completed(intel_crtc);
0af7e4df 10750
6b95a207 10751 spin_unlock_irqrestore(&dev->event_lock, flags);
6b95a207
KH
10752}
10753
1afe3e9d
JB
10754void intel_finish_page_flip(struct drm_device *dev, int pipe)
10755{
fbee40df 10756 struct drm_i915_private *dev_priv = dev->dev_private;
1afe3e9d
JB
10757 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
10758
49b14a5c 10759 do_intel_finish_page_flip(dev, crtc);
1afe3e9d
JB
10760}
10761
10762void intel_finish_page_flip_plane(struct drm_device *dev, int plane)
10763{
fbee40df 10764 struct drm_i915_private *dev_priv = dev->dev_private;
1afe3e9d
JB
10765 struct drm_crtc *crtc = dev_priv->plane_to_crtc_mapping[plane];
10766
49b14a5c 10767 do_intel_finish_page_flip(dev, crtc);
1afe3e9d
JB
10768}
10769
75f7f3ec
VS
10770/* Is 'a' after or equal to 'b'? */
10771static bool g4x_flip_count_after_eq(u32 a, u32 b)
10772{
10773 return !((a - b) & 0x80000000);
10774}
10775
10776static bool page_flip_finished(struct intel_crtc *crtc)
10777{
10778 struct drm_device *dev = crtc->base.dev;
10779 struct drm_i915_private *dev_priv = dev->dev_private;
10780
bdfa7542
VS
10781 if (i915_reset_in_progress(&dev_priv->gpu_error) ||
10782 crtc->reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
10783 return true;
10784
75f7f3ec
VS
10785 /*
10786 * The relevant registers doen't exist on pre-ctg.
10787 * As the flip done interrupt doesn't trigger for mmio
10788 * flips on gmch platforms, a flip count check isn't
10789 * really needed there. But since ctg has the registers,
10790 * include it in the check anyway.
10791 */
10792 if (INTEL_INFO(dev)->gen < 5 && !IS_G4X(dev))
10793 return true;
10794
10795 /*
10796 * A DSPSURFLIVE check isn't enough in case the mmio and CS flips
10797 * used the same base address. In that case the mmio flip might
10798 * have completed, but the CS hasn't even executed the flip yet.
10799 *
10800 * A flip count check isn't enough as the CS might have updated
10801 * the base address just after start of vblank, but before we
10802 * managed to process the interrupt. This means we'd complete the
10803 * CS flip too soon.
10804 *
10805 * Combining both checks should get us a good enough result. It may
10806 * still happen that the CS flip has been executed, but has not
10807 * yet actually completed. But in case the base address is the same
10808 * anyway, we don't really care.
10809 */
10810 return (I915_READ(DSPSURFLIVE(crtc->plane)) & ~0xfff) ==
10811 crtc->unpin_work->gtt_offset &&
10812 g4x_flip_count_after_eq(I915_READ(PIPE_FLIPCOUNT_GM45(crtc->pipe)),
10813 crtc->unpin_work->flip_count);
10814}
10815
6b95a207
KH
10816void intel_prepare_page_flip(struct drm_device *dev, int plane)
10817{
fbee40df 10818 struct drm_i915_private *dev_priv = dev->dev_private;
6b95a207
KH
10819 struct intel_crtc *intel_crtc =
10820 to_intel_crtc(dev_priv->plane_to_crtc_mapping[plane]);
10821 unsigned long flags;
10822
f326038a
DV
10823
10824 /*
10825 * This is called both by irq handlers and the reset code (to complete
10826 * lost pageflips) so needs the full irqsave spinlocks.
10827 *
10828 * NB: An MMIO update of the plane base pointer will also
e7d841ca
CW
10829 * generate a page-flip completion irq, i.e. every modeset
10830 * is also accompanied by a spurious intel_prepare_page_flip().
10831 */
6b95a207 10832 spin_lock_irqsave(&dev->event_lock, flags);
75f7f3ec 10833 if (intel_crtc->unpin_work && page_flip_finished(intel_crtc))
e7d841ca 10834 atomic_inc_not_zero(&intel_crtc->unpin_work->pending);
6b95a207
KH
10835 spin_unlock_irqrestore(&dev->event_lock, flags);
10836}
10837
eba905b2 10838static inline void intel_mark_page_flip_active(struct intel_crtc *intel_crtc)
e7d841ca
CW
10839{
10840 /* Ensure that the work item is consistent when activating it ... */
10841 smp_wmb();
10842 atomic_set(&intel_crtc->unpin_work->pending, INTEL_FLIP_PENDING);
10843 /* and that it is marked active as soon as the irq could fire. */
10844 smp_wmb();
10845}
10846
8c9f3aaf
JB
10847static int intel_gen2_queue_flip(struct drm_device *dev,
10848 struct drm_crtc *crtc,
10849 struct drm_framebuffer *fb,
ed8d1975 10850 struct drm_i915_gem_object *obj,
6258fbe2 10851 struct drm_i915_gem_request *req,
ed8d1975 10852 uint32_t flags)
8c9f3aaf 10853{
6258fbe2 10854 struct intel_engine_cs *ring = req->ring;
8c9f3aaf 10855 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8c9f3aaf
JB
10856 u32 flip_mask;
10857 int ret;
10858
5fb9de1a 10859 ret = intel_ring_begin(req, 6);
8c9f3aaf 10860 if (ret)
4fa62c89 10861 return ret;
8c9f3aaf
JB
10862
10863 /* Can't queue multiple flips, so wait for the previous
10864 * one to finish before executing the next.
10865 */
10866 if (intel_crtc->plane)
10867 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
10868 else
10869 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
6d90c952
DV
10870 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
10871 intel_ring_emit(ring, MI_NOOP);
10872 intel_ring_emit(ring, MI_DISPLAY_FLIP |
10873 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
10874 intel_ring_emit(ring, fb->pitches[0]);
75f7f3ec 10875 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
6d90c952 10876 intel_ring_emit(ring, 0); /* aux display base address, unused */
e7d841ca
CW
10877
10878 intel_mark_page_flip_active(intel_crtc);
83d4092b 10879 return 0;
8c9f3aaf
JB
10880}
10881
10882static int intel_gen3_queue_flip(struct drm_device *dev,
10883 struct drm_crtc *crtc,
10884 struct drm_framebuffer *fb,
ed8d1975 10885 struct drm_i915_gem_object *obj,
6258fbe2 10886 struct drm_i915_gem_request *req,
ed8d1975 10887 uint32_t flags)
8c9f3aaf 10888{
6258fbe2 10889 struct intel_engine_cs *ring = req->ring;
8c9f3aaf 10890 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8c9f3aaf
JB
10891 u32 flip_mask;
10892 int ret;
10893
5fb9de1a 10894 ret = intel_ring_begin(req, 6);
8c9f3aaf 10895 if (ret)
4fa62c89 10896 return ret;
8c9f3aaf
JB
10897
10898 if (intel_crtc->plane)
10899 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
10900 else
10901 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
6d90c952
DV
10902 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
10903 intel_ring_emit(ring, MI_NOOP);
10904 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 |
10905 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
10906 intel_ring_emit(ring, fb->pitches[0]);
75f7f3ec 10907 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
6d90c952
DV
10908 intel_ring_emit(ring, MI_NOOP);
10909
e7d841ca 10910 intel_mark_page_flip_active(intel_crtc);
83d4092b 10911 return 0;
8c9f3aaf
JB
10912}
10913
10914static int intel_gen4_queue_flip(struct drm_device *dev,
10915 struct drm_crtc *crtc,
10916 struct drm_framebuffer *fb,
ed8d1975 10917 struct drm_i915_gem_object *obj,
6258fbe2 10918 struct drm_i915_gem_request *req,
ed8d1975 10919 uint32_t flags)
8c9f3aaf 10920{
6258fbe2 10921 struct intel_engine_cs *ring = req->ring;
8c9f3aaf
JB
10922 struct drm_i915_private *dev_priv = dev->dev_private;
10923 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
10924 uint32_t pf, pipesrc;
10925 int ret;
10926
5fb9de1a 10927 ret = intel_ring_begin(req, 4);
8c9f3aaf 10928 if (ret)
4fa62c89 10929 return ret;
8c9f3aaf
JB
10930
10931 /* i965+ uses the linear or tiled offsets from the
10932 * Display Registers (which do not change across a page-flip)
10933 * so we need only reprogram the base address.
10934 */
6d90c952
DV
10935 intel_ring_emit(ring, MI_DISPLAY_FLIP |
10936 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
10937 intel_ring_emit(ring, fb->pitches[0]);
75f7f3ec 10938 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset |
c2c75131 10939 obj->tiling_mode);
8c9f3aaf
JB
10940
10941 /* XXX Enabling the panel-fitter across page-flip is so far
10942 * untested on non-native modes, so ignore it for now.
10943 * pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
10944 */
10945 pf = 0;
10946 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
6d90c952 10947 intel_ring_emit(ring, pf | pipesrc);
e7d841ca
CW
10948
10949 intel_mark_page_flip_active(intel_crtc);
83d4092b 10950 return 0;
8c9f3aaf
JB
10951}
10952
10953static int intel_gen6_queue_flip(struct drm_device *dev,
10954 struct drm_crtc *crtc,
10955 struct drm_framebuffer *fb,
ed8d1975 10956 struct drm_i915_gem_object *obj,
6258fbe2 10957 struct drm_i915_gem_request *req,
ed8d1975 10958 uint32_t flags)
8c9f3aaf 10959{
6258fbe2 10960 struct intel_engine_cs *ring = req->ring;
8c9f3aaf
JB
10961 struct drm_i915_private *dev_priv = dev->dev_private;
10962 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
10963 uint32_t pf, pipesrc;
10964 int ret;
10965
5fb9de1a 10966 ret = intel_ring_begin(req, 4);
8c9f3aaf 10967 if (ret)
4fa62c89 10968 return ret;
8c9f3aaf 10969
6d90c952
DV
10970 intel_ring_emit(ring, MI_DISPLAY_FLIP |
10971 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
10972 intel_ring_emit(ring, fb->pitches[0] | obj->tiling_mode);
75f7f3ec 10973 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
8c9f3aaf 10974
dc257cf1
DV
10975 /* Contrary to the suggestions in the documentation,
10976 * "Enable Panel Fitter" does not seem to be required when page
10977 * flipping with a non-native mode, and worse causes a normal
10978 * modeset to fail.
10979 * pf = I915_READ(PF_CTL(intel_crtc->pipe)) & PF_ENABLE;
10980 */
10981 pf = 0;
8c9f3aaf 10982 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
6d90c952 10983 intel_ring_emit(ring, pf | pipesrc);
e7d841ca
CW
10984
10985 intel_mark_page_flip_active(intel_crtc);
83d4092b 10986 return 0;
8c9f3aaf
JB
10987}
10988
7c9017e5
JB
10989static int intel_gen7_queue_flip(struct drm_device *dev,
10990 struct drm_crtc *crtc,
10991 struct drm_framebuffer *fb,
ed8d1975 10992 struct drm_i915_gem_object *obj,
6258fbe2 10993 struct drm_i915_gem_request *req,
ed8d1975 10994 uint32_t flags)
7c9017e5 10995{
6258fbe2 10996 struct intel_engine_cs *ring = req->ring;
7c9017e5 10997 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
cb05d8de 10998 uint32_t plane_bit = 0;
ffe74d75
CW
10999 int len, ret;
11000
eba905b2 11001 switch (intel_crtc->plane) {
cb05d8de
DV
11002 case PLANE_A:
11003 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_A;
11004 break;
11005 case PLANE_B:
11006 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_B;
11007 break;
11008 case PLANE_C:
11009 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_C;
11010 break;
11011 default:
11012 WARN_ONCE(1, "unknown plane in flip command\n");
4fa62c89 11013 return -ENODEV;
cb05d8de
DV
11014 }
11015
ffe74d75 11016 len = 4;
f476828a 11017 if (ring->id == RCS) {
ffe74d75 11018 len += 6;
f476828a
DL
11019 /*
11020 * On Gen 8, SRM is now taking an extra dword to accommodate
11021 * 48bits addresses, and we need a NOOP for the batch size to
11022 * stay even.
11023 */
11024 if (IS_GEN8(dev))
11025 len += 2;
11026 }
ffe74d75 11027
f66fab8e
VS
11028 /*
11029 * BSpec MI_DISPLAY_FLIP for IVB:
11030 * "The full packet must be contained within the same cache line."
11031 *
11032 * Currently the LRI+SRM+MI_DISPLAY_FLIP all fit within the same
11033 * cacheline, if we ever start emitting more commands before
11034 * the MI_DISPLAY_FLIP we may need to first emit everything else,
11035 * then do the cacheline alignment, and finally emit the
11036 * MI_DISPLAY_FLIP.
11037 */
bba09b12 11038 ret = intel_ring_cacheline_align(req);
f66fab8e 11039 if (ret)
4fa62c89 11040 return ret;
f66fab8e 11041
5fb9de1a 11042 ret = intel_ring_begin(req, len);
7c9017e5 11043 if (ret)
4fa62c89 11044 return ret;
7c9017e5 11045
ffe74d75
CW
11046 /* Unmask the flip-done completion message. Note that the bspec says that
11047 * we should do this for both the BCS and RCS, and that we must not unmask
11048 * more than one flip event at any time (or ensure that one flip message
11049 * can be sent by waiting for flip-done prior to queueing new flips).
11050 * Experimentation says that BCS works despite DERRMR masking all
11051 * flip-done completion events and that unmasking all planes at once
11052 * for the RCS also doesn't appear to drop events. Setting the DERRMR
11053 * to zero does lead to lockups within MI_DISPLAY_FLIP.
11054 */
11055 if (ring->id == RCS) {
11056 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
11057 intel_ring_emit(ring, DERRMR);
11058 intel_ring_emit(ring, ~(DERRMR_PIPEA_PRI_FLIP_DONE |
11059 DERRMR_PIPEB_PRI_FLIP_DONE |
11060 DERRMR_PIPEC_PRI_FLIP_DONE));
f476828a 11061 if (IS_GEN8(dev))
f1afe24f 11062 intel_ring_emit(ring, MI_STORE_REGISTER_MEM_GEN8 |
f476828a
DL
11063 MI_SRM_LRM_GLOBAL_GTT);
11064 else
f1afe24f 11065 intel_ring_emit(ring, MI_STORE_REGISTER_MEM |
f476828a 11066 MI_SRM_LRM_GLOBAL_GTT);
ffe74d75
CW
11067 intel_ring_emit(ring, DERRMR);
11068 intel_ring_emit(ring, ring->scratch.gtt_offset + 256);
f476828a
DL
11069 if (IS_GEN8(dev)) {
11070 intel_ring_emit(ring, 0);
11071 intel_ring_emit(ring, MI_NOOP);
11072 }
ffe74d75
CW
11073 }
11074
cb05d8de 11075 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 | plane_bit);
01f2c773 11076 intel_ring_emit(ring, (fb->pitches[0] | obj->tiling_mode));
75f7f3ec 11077 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
7c9017e5 11078 intel_ring_emit(ring, (MI_NOOP));
e7d841ca
CW
11079
11080 intel_mark_page_flip_active(intel_crtc);
83d4092b 11081 return 0;
7c9017e5
JB
11082}
11083
84c33a64
SG
11084static bool use_mmio_flip(struct intel_engine_cs *ring,
11085 struct drm_i915_gem_object *obj)
11086{
11087 /*
11088 * This is not being used for older platforms, because
11089 * non-availability of flip done interrupt forces us to use
11090 * CS flips. Older platforms derive flip done using some clever
11091 * tricks involving the flip_pending status bits and vblank irqs.
11092 * So using MMIO flips there would disrupt this mechanism.
11093 */
11094
8e09bf83
CW
11095 if (ring == NULL)
11096 return true;
11097
84c33a64
SG
11098 if (INTEL_INFO(ring->dev)->gen < 5)
11099 return false;
11100
11101 if (i915.use_mmio_flip < 0)
11102 return false;
11103 else if (i915.use_mmio_flip > 0)
11104 return true;
14bf993e
OM
11105 else if (i915.enable_execlists)
11106 return true;
84c33a64 11107 else
b4716185 11108 return ring != i915_gem_request_get_ring(obj->last_write_req);
84c33a64
SG
11109}
11110
ff944564
DL
11111static void skl_do_mmio_flip(struct intel_crtc *intel_crtc)
11112{
11113 struct drm_device *dev = intel_crtc->base.dev;
11114 struct drm_i915_private *dev_priv = dev->dev_private;
11115 struct drm_framebuffer *fb = intel_crtc->base.primary->fb;
ff944564
DL
11116 const enum pipe pipe = intel_crtc->pipe;
11117 u32 ctl, stride;
11118
11119 ctl = I915_READ(PLANE_CTL(pipe, 0));
11120 ctl &= ~PLANE_CTL_TILED_MASK;
2ebef630
TU
11121 switch (fb->modifier[0]) {
11122 case DRM_FORMAT_MOD_NONE:
11123 break;
11124 case I915_FORMAT_MOD_X_TILED:
ff944564 11125 ctl |= PLANE_CTL_TILED_X;
2ebef630
TU
11126 break;
11127 case I915_FORMAT_MOD_Y_TILED:
11128 ctl |= PLANE_CTL_TILED_Y;
11129 break;
11130 case I915_FORMAT_MOD_Yf_TILED:
11131 ctl |= PLANE_CTL_TILED_YF;
11132 break;
11133 default:
11134 MISSING_CASE(fb->modifier[0]);
11135 }
ff944564
DL
11136
11137 /*
11138 * The stride is either expressed as a multiple of 64 bytes chunks for
11139 * linear buffers or in number of tiles for tiled buffers.
11140 */
2ebef630
TU
11141 stride = fb->pitches[0] /
11142 intel_fb_stride_alignment(dev, fb->modifier[0],
11143 fb->pixel_format);
ff944564
DL
11144
11145 /*
11146 * Both PLANE_CTL and PLANE_STRIDE are not updated on vblank but on
11147 * PLANE_SURF updates, the update is then guaranteed to be atomic.
11148 */
11149 I915_WRITE(PLANE_CTL(pipe, 0), ctl);
11150 I915_WRITE(PLANE_STRIDE(pipe, 0), stride);
11151
11152 I915_WRITE(PLANE_SURF(pipe, 0), intel_crtc->unpin_work->gtt_offset);
11153 POSTING_READ(PLANE_SURF(pipe, 0));
11154}
11155
11156static void ilk_do_mmio_flip(struct intel_crtc *intel_crtc)
84c33a64
SG
11157{
11158 struct drm_device *dev = intel_crtc->base.dev;
11159 struct drm_i915_private *dev_priv = dev->dev_private;
11160 struct intel_framebuffer *intel_fb =
11161 to_intel_framebuffer(intel_crtc->base.primary->fb);
11162 struct drm_i915_gem_object *obj = intel_fb->obj;
11163 u32 dspcntr;
11164 u32 reg;
11165
84c33a64
SG
11166 reg = DSPCNTR(intel_crtc->plane);
11167 dspcntr = I915_READ(reg);
11168
c5d97472
DL
11169 if (obj->tiling_mode != I915_TILING_NONE)
11170 dspcntr |= DISPPLANE_TILED;
11171 else
11172 dspcntr &= ~DISPPLANE_TILED;
11173
84c33a64
SG
11174 I915_WRITE(reg, dspcntr);
11175
11176 I915_WRITE(DSPSURF(intel_crtc->plane),
11177 intel_crtc->unpin_work->gtt_offset);
11178 POSTING_READ(DSPSURF(intel_crtc->plane));
84c33a64 11179
ff944564
DL
11180}
11181
11182/*
11183 * XXX: This is the temporary way to update the plane registers until we get
11184 * around to using the usual plane update functions for MMIO flips
11185 */
11186static void intel_do_mmio_flip(struct intel_crtc *intel_crtc)
11187{
11188 struct drm_device *dev = intel_crtc->base.dev;
ff944564
DL
11189
11190 intel_mark_page_flip_active(intel_crtc);
11191
34e0adbb 11192 intel_pipe_update_start(intel_crtc);
ff944564
DL
11193
11194 if (INTEL_INFO(dev)->gen >= 9)
11195 skl_do_mmio_flip(intel_crtc);
11196 else
11197 /* use_mmio_flip() retricts MMIO flips to ilk+ */
11198 ilk_do_mmio_flip(intel_crtc);
11199
34e0adbb 11200 intel_pipe_update_end(intel_crtc);
84c33a64
SG
11201}
11202
9362c7c5 11203static void intel_mmio_flip_work_func(struct work_struct *work)
84c33a64 11204{
b2cfe0ab
CW
11205 struct intel_mmio_flip *mmio_flip =
11206 container_of(work, struct intel_mmio_flip, work);
84c33a64 11207
eed29a5b
DV
11208 if (mmio_flip->req)
11209 WARN_ON(__i915_wait_request(mmio_flip->req,
b2cfe0ab 11210 mmio_flip->crtc->reset_counter,
bcafc4e3
CW
11211 false, NULL,
11212 &mmio_flip->i915->rps.mmioflips));
84c33a64 11213
b2cfe0ab
CW
11214 intel_do_mmio_flip(mmio_flip->crtc);
11215
eed29a5b 11216 i915_gem_request_unreference__unlocked(mmio_flip->req);
b2cfe0ab 11217 kfree(mmio_flip);
84c33a64
SG
11218}
11219
11220static int intel_queue_mmio_flip(struct drm_device *dev,
11221 struct drm_crtc *crtc,
11222 struct drm_framebuffer *fb,
11223 struct drm_i915_gem_object *obj,
11224 struct intel_engine_cs *ring,
11225 uint32_t flags)
11226{
b2cfe0ab
CW
11227 struct intel_mmio_flip *mmio_flip;
11228
11229 mmio_flip = kmalloc(sizeof(*mmio_flip), GFP_KERNEL);
11230 if (mmio_flip == NULL)
11231 return -ENOMEM;
84c33a64 11232
bcafc4e3 11233 mmio_flip->i915 = to_i915(dev);
eed29a5b 11234 mmio_flip->req = i915_gem_request_reference(obj->last_write_req);
b2cfe0ab 11235 mmio_flip->crtc = to_intel_crtc(crtc);
536f5b5e 11236
b2cfe0ab
CW
11237 INIT_WORK(&mmio_flip->work, intel_mmio_flip_work_func);
11238 schedule_work(&mmio_flip->work);
84c33a64 11239
84c33a64
SG
11240 return 0;
11241}
11242
8c9f3aaf
JB
11243static int intel_default_queue_flip(struct drm_device *dev,
11244 struct drm_crtc *crtc,
11245 struct drm_framebuffer *fb,
ed8d1975 11246 struct drm_i915_gem_object *obj,
6258fbe2 11247 struct drm_i915_gem_request *req,
ed8d1975 11248 uint32_t flags)
8c9f3aaf
JB
11249{
11250 return -ENODEV;
11251}
11252
d6bbafa1
CW
11253static bool __intel_pageflip_stall_check(struct drm_device *dev,
11254 struct drm_crtc *crtc)
11255{
11256 struct drm_i915_private *dev_priv = dev->dev_private;
11257 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11258 struct intel_unpin_work *work = intel_crtc->unpin_work;
11259 u32 addr;
11260
11261 if (atomic_read(&work->pending) >= INTEL_FLIP_COMPLETE)
11262 return true;
11263
908565c2
CW
11264 if (atomic_read(&work->pending) < INTEL_FLIP_PENDING)
11265 return false;
11266
d6bbafa1
CW
11267 if (!work->enable_stall_check)
11268 return false;
11269
11270 if (work->flip_ready_vblank == 0) {
3a8a946e
DV
11271 if (work->flip_queued_req &&
11272 !i915_gem_request_completed(work->flip_queued_req, true))
d6bbafa1
CW
11273 return false;
11274
1e3feefd 11275 work->flip_ready_vblank = drm_crtc_vblank_count(crtc);
d6bbafa1
CW
11276 }
11277
1e3feefd 11278 if (drm_crtc_vblank_count(crtc) - work->flip_ready_vblank < 3)
d6bbafa1
CW
11279 return false;
11280
11281 /* Potential stall - if we see that the flip has happened,
11282 * assume a missed interrupt. */
11283 if (INTEL_INFO(dev)->gen >= 4)
11284 addr = I915_HI_DISPBASE(I915_READ(DSPSURF(intel_crtc->plane)));
11285 else
11286 addr = I915_READ(DSPADDR(intel_crtc->plane));
11287
11288 /* There is a potential issue here with a false positive after a flip
11289 * to the same address. We could address this by checking for a
11290 * non-incrementing frame counter.
11291 */
11292 return addr == work->gtt_offset;
11293}
11294
11295void intel_check_page_flip(struct drm_device *dev, int pipe)
11296{
11297 struct drm_i915_private *dev_priv = dev->dev_private;
11298 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
11299 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6ad790c0 11300 struct intel_unpin_work *work;
f326038a 11301
6c51d46f 11302 WARN_ON(!in_interrupt());
d6bbafa1
CW
11303
11304 if (crtc == NULL)
11305 return;
11306
f326038a 11307 spin_lock(&dev->event_lock);
6ad790c0
CW
11308 work = intel_crtc->unpin_work;
11309 if (work != NULL && __intel_pageflip_stall_check(dev, crtc)) {
d6bbafa1 11310 WARN_ONCE(1, "Kicking stuck page flip: queued at %d, now %d\n",
6ad790c0 11311 work->flip_queued_vblank, drm_vblank_count(dev, pipe));
d6bbafa1 11312 page_flip_completed(intel_crtc);
6ad790c0 11313 work = NULL;
d6bbafa1 11314 }
6ad790c0
CW
11315 if (work != NULL &&
11316 drm_vblank_count(dev, pipe) - work->flip_queued_vblank > 1)
11317 intel_queue_rps_boost_for_request(dev, work->flip_queued_req);
f326038a 11318 spin_unlock(&dev->event_lock);
d6bbafa1
CW
11319}
11320
6b95a207
KH
11321static int intel_crtc_page_flip(struct drm_crtc *crtc,
11322 struct drm_framebuffer *fb,
ed8d1975
KP
11323 struct drm_pending_vblank_event *event,
11324 uint32_t page_flip_flags)
6b95a207
KH
11325{
11326 struct drm_device *dev = crtc->dev;
11327 struct drm_i915_private *dev_priv = dev->dev_private;
f4510a27 11328 struct drm_framebuffer *old_fb = crtc->primary->fb;
2ff8fde1 11329 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
6b95a207 11330 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
455a6808 11331 struct drm_plane *primary = crtc->primary;
a071fa00 11332 enum pipe pipe = intel_crtc->pipe;
6b95a207 11333 struct intel_unpin_work *work;
a4872ba6 11334 struct intel_engine_cs *ring;
cf5d8a46 11335 bool mmio_flip;
91af127f 11336 struct drm_i915_gem_request *request = NULL;
52e68630 11337 int ret;
6b95a207 11338
2ff8fde1
MR
11339 /*
11340 * drm_mode_page_flip_ioctl() should already catch this, but double
11341 * check to be safe. In the future we may enable pageflipping from
11342 * a disabled primary plane.
11343 */
11344 if (WARN_ON(intel_fb_obj(old_fb) == NULL))
11345 return -EBUSY;
11346
e6a595d2 11347 /* Can't change pixel format via MI display flips. */
f4510a27 11348 if (fb->pixel_format != crtc->primary->fb->pixel_format)
e6a595d2
VS
11349 return -EINVAL;
11350
11351 /*
11352 * TILEOFF/LINOFF registers can't be changed via MI display flips.
11353 * Note that pitch changes could also affect these register.
11354 */
11355 if (INTEL_INFO(dev)->gen > 3 &&
f4510a27
MR
11356 (fb->offsets[0] != crtc->primary->fb->offsets[0] ||
11357 fb->pitches[0] != crtc->primary->fb->pitches[0]))
e6a595d2
VS
11358 return -EINVAL;
11359
f900db47
CW
11360 if (i915_terminally_wedged(&dev_priv->gpu_error))
11361 goto out_hang;
11362
b14c5679 11363 work = kzalloc(sizeof(*work), GFP_KERNEL);
6b95a207
KH
11364 if (work == NULL)
11365 return -ENOMEM;
11366
6b95a207 11367 work->event = event;
b4a98e57 11368 work->crtc = crtc;
ab8d6675 11369 work->old_fb = old_fb;
6b95a207
KH
11370 INIT_WORK(&work->work, intel_unpin_work_fn);
11371
87b6b101 11372 ret = drm_crtc_vblank_get(crtc);
7317c75e
JB
11373 if (ret)
11374 goto free_work;
11375
6b95a207 11376 /* We borrow the event spin lock for protecting unpin_work */
5e2d7afc 11377 spin_lock_irq(&dev->event_lock);
6b95a207 11378 if (intel_crtc->unpin_work) {
d6bbafa1
CW
11379 /* Before declaring the flip queue wedged, check if
11380 * the hardware completed the operation behind our backs.
11381 */
11382 if (__intel_pageflip_stall_check(dev, crtc)) {
11383 DRM_DEBUG_DRIVER("flip queue: previous flip completed, continuing\n");
11384 page_flip_completed(intel_crtc);
11385 } else {
11386 DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
5e2d7afc 11387 spin_unlock_irq(&dev->event_lock);
468f0b44 11388
d6bbafa1
CW
11389 drm_crtc_vblank_put(crtc);
11390 kfree(work);
11391 return -EBUSY;
11392 }
6b95a207
KH
11393 }
11394 intel_crtc->unpin_work = work;
5e2d7afc 11395 spin_unlock_irq(&dev->event_lock);
6b95a207 11396
b4a98e57
CW
11397 if (atomic_read(&intel_crtc->unpin_work_count) >= 2)
11398 flush_workqueue(dev_priv->wq);
11399
75dfca80 11400 /* Reference the objects for the scheduled work. */
ab8d6675 11401 drm_framebuffer_reference(work->old_fb);
05394f39 11402 drm_gem_object_reference(&obj->base);
6b95a207 11403
f4510a27 11404 crtc->primary->fb = fb;
afd65eb4 11405 update_state_fb(crtc->primary);
1ed1f968 11406
e1f99ce6 11407 work->pending_flip_obj = obj;
e1f99ce6 11408
89ed88ba
CW
11409 ret = i915_mutex_lock_interruptible(dev);
11410 if (ret)
11411 goto cleanup;
11412
b4a98e57 11413 atomic_inc(&intel_crtc->unpin_work_count);
10d83730 11414 intel_crtc->reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
e1f99ce6 11415
75f7f3ec 11416 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev))
a071fa00 11417 work->flip_count = I915_READ(PIPE_FLIPCOUNT_GM45(pipe)) + 1;
75f7f3ec 11418
4fa62c89
VS
11419 if (IS_VALLEYVIEW(dev)) {
11420 ring = &dev_priv->ring[BCS];
ab8d6675 11421 if (obj->tiling_mode != intel_fb_obj(work->old_fb)->tiling_mode)
8e09bf83
CW
11422 /* vlv: DISPLAY_FLIP fails to change tiling */
11423 ring = NULL;
48bf5b2d 11424 } else if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev)) {
2a92d5bc 11425 ring = &dev_priv->ring[BCS];
4fa62c89 11426 } else if (INTEL_INFO(dev)->gen >= 7) {
b4716185 11427 ring = i915_gem_request_get_ring(obj->last_write_req);
4fa62c89
VS
11428 if (ring == NULL || ring->id != RCS)
11429 ring = &dev_priv->ring[BCS];
11430 } else {
11431 ring = &dev_priv->ring[RCS];
11432 }
11433
cf5d8a46
CW
11434 mmio_flip = use_mmio_flip(ring, obj);
11435
11436 /* When using CS flips, we want to emit semaphores between rings.
11437 * However, when using mmio flips we will create a task to do the
11438 * synchronisation, so all we want here is to pin the framebuffer
11439 * into the display plane and skip any waits.
11440 */
82bc3b2d 11441 ret = intel_pin_and_fence_fb_obj(crtc->primary, fb,
cf5d8a46 11442 crtc->primary->state,
91af127f 11443 mmio_flip ? i915_gem_request_get_ring(obj->last_write_req) : ring, &request);
8c9f3aaf
JB
11444 if (ret)
11445 goto cleanup_pending;
6b95a207 11446
dedf278c
TU
11447 work->gtt_offset = intel_plane_obj_offset(to_intel_plane(primary),
11448 obj, 0);
11449 work->gtt_offset += intel_crtc->dspaddr_offset;
4fa62c89 11450
cf5d8a46 11451 if (mmio_flip) {
84c33a64
SG
11452 ret = intel_queue_mmio_flip(dev, crtc, fb, obj, ring,
11453 page_flip_flags);
d6bbafa1
CW
11454 if (ret)
11455 goto cleanup_unpin;
11456
f06cc1b9
JH
11457 i915_gem_request_assign(&work->flip_queued_req,
11458 obj->last_write_req);
d6bbafa1 11459 } else {
6258fbe2
JH
11460 if (!request) {
11461 ret = i915_gem_request_alloc(ring, ring->default_context, &request);
11462 if (ret)
11463 goto cleanup_unpin;
11464 }
11465
11466 ret = dev_priv->display.queue_flip(dev, crtc, fb, obj, request,
d6bbafa1
CW
11467 page_flip_flags);
11468 if (ret)
11469 goto cleanup_unpin;
11470
6258fbe2 11471 i915_gem_request_assign(&work->flip_queued_req, request);
d6bbafa1
CW
11472 }
11473
91af127f 11474 if (request)
75289874 11475 i915_add_request_no_flush(request);
91af127f 11476
1e3feefd 11477 work->flip_queued_vblank = drm_crtc_vblank_count(crtc);
d6bbafa1 11478 work->enable_stall_check = true;
4fa62c89 11479
ab8d6675 11480 i915_gem_track_fb(intel_fb_obj(work->old_fb), obj,
a9ff8714 11481 to_intel_plane(primary)->frontbuffer_bit);
c80ac854 11482 mutex_unlock(&dev->struct_mutex);
a071fa00 11483
4e1e26f1 11484 intel_fbc_disable_crtc(intel_crtc);
a9ff8714
VS
11485 intel_frontbuffer_flip_prepare(dev,
11486 to_intel_plane(primary)->frontbuffer_bit);
6b95a207 11487
e5510fac
JB
11488 trace_i915_flip_request(intel_crtc->plane, obj);
11489
6b95a207 11490 return 0;
96b099fd 11491
4fa62c89 11492cleanup_unpin:
82bc3b2d 11493 intel_unpin_fb_obj(fb, crtc->primary->state);
8c9f3aaf 11494cleanup_pending:
91af127f
JH
11495 if (request)
11496 i915_gem_request_cancel(request);
b4a98e57 11497 atomic_dec(&intel_crtc->unpin_work_count);
89ed88ba
CW
11498 mutex_unlock(&dev->struct_mutex);
11499cleanup:
f4510a27 11500 crtc->primary->fb = old_fb;
afd65eb4 11501 update_state_fb(crtc->primary);
89ed88ba
CW
11502
11503 drm_gem_object_unreference_unlocked(&obj->base);
ab8d6675 11504 drm_framebuffer_unreference(work->old_fb);
96b099fd 11505
5e2d7afc 11506 spin_lock_irq(&dev->event_lock);
96b099fd 11507 intel_crtc->unpin_work = NULL;
5e2d7afc 11508 spin_unlock_irq(&dev->event_lock);
96b099fd 11509
87b6b101 11510 drm_crtc_vblank_put(crtc);
7317c75e 11511free_work:
96b099fd
CW
11512 kfree(work);
11513
f900db47 11514 if (ret == -EIO) {
02e0efb5
ML
11515 struct drm_atomic_state *state;
11516 struct drm_plane_state *plane_state;
11517
f900db47 11518out_hang:
02e0efb5
ML
11519 state = drm_atomic_state_alloc(dev);
11520 if (!state)
11521 return -ENOMEM;
11522 state->acquire_ctx = drm_modeset_legacy_acquire_ctx(crtc);
11523
11524retry:
11525 plane_state = drm_atomic_get_plane_state(state, primary);
11526 ret = PTR_ERR_OR_ZERO(plane_state);
11527 if (!ret) {
11528 drm_atomic_set_fb_for_plane(plane_state, fb);
11529
11530 ret = drm_atomic_set_crtc_for_plane(plane_state, crtc);
11531 if (!ret)
11532 ret = drm_atomic_commit(state);
11533 }
11534
11535 if (ret == -EDEADLK) {
11536 drm_modeset_backoff(state->acquire_ctx);
11537 drm_atomic_state_clear(state);
11538 goto retry;
11539 }
11540
11541 if (ret)
11542 drm_atomic_state_free(state);
11543
f0d3dad3 11544 if (ret == 0 && event) {
5e2d7afc 11545 spin_lock_irq(&dev->event_lock);
a071fa00 11546 drm_send_vblank_event(dev, pipe, event);
5e2d7afc 11547 spin_unlock_irq(&dev->event_lock);
f0d3dad3 11548 }
f900db47 11549 }
96b099fd 11550 return ret;
6b95a207
KH
11551}
11552
da20eabd
ML
11553
11554/**
11555 * intel_wm_need_update - Check whether watermarks need updating
11556 * @plane: drm plane
11557 * @state: new plane state
11558 *
11559 * Check current plane state versus the new one to determine whether
11560 * watermarks need to be recalculated.
11561 *
11562 * Returns true or false.
11563 */
11564static bool intel_wm_need_update(struct drm_plane *plane,
11565 struct drm_plane_state *state)
11566{
11567 /* Update watermarks on tiling changes. */
11568 if (!plane->state->fb || !state->fb ||
11569 plane->state->fb->modifier[0] != state->fb->modifier[0] ||
11570 plane->state->rotation != state->rotation)
11571 return true;
11572
11573 if (plane->state->crtc_w != state->crtc_w)
11574 return true;
11575
11576 return false;
11577}
11578
11579int intel_plane_atomic_calc_changes(struct drm_crtc_state *crtc_state,
11580 struct drm_plane_state *plane_state)
11581{
11582 struct drm_crtc *crtc = crtc_state->crtc;
11583 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11584 struct drm_plane *plane = plane_state->plane;
11585 struct drm_device *dev = crtc->dev;
11586 struct drm_i915_private *dev_priv = dev->dev_private;
11587 struct intel_plane_state *old_plane_state =
11588 to_intel_plane_state(plane->state);
11589 int idx = intel_crtc->base.base.id, ret;
11590 int i = drm_plane_index(plane);
11591 bool mode_changed = needs_modeset(crtc_state);
11592 bool was_crtc_enabled = crtc->state->active;
11593 bool is_crtc_enabled = crtc_state->active;
11594
11595 bool turn_off, turn_on, visible, was_visible;
11596 struct drm_framebuffer *fb = plane_state->fb;
11597
11598 if (crtc_state && INTEL_INFO(dev)->gen >= 9 &&
11599 plane->type != DRM_PLANE_TYPE_CURSOR) {
11600 ret = skl_update_scaler_plane(
11601 to_intel_crtc_state(crtc_state),
11602 to_intel_plane_state(plane_state));
11603 if (ret)
11604 return ret;
11605 }
11606
11607 /*
11608 * Disabling a plane is always okay; we just need to update
11609 * fb tracking in a special way since cleanup_fb() won't
11610 * get called by the plane helpers.
11611 */
11612 if (old_plane_state->base.fb && !fb)
11613 intel_crtc->atomic.disabled_planes |= 1 << i;
11614
da20eabd
ML
11615 was_visible = old_plane_state->visible;
11616 visible = to_intel_plane_state(plane_state)->visible;
11617
11618 if (!was_crtc_enabled && WARN_ON(was_visible))
11619 was_visible = false;
11620
11621 if (!is_crtc_enabled && WARN_ON(visible))
11622 visible = false;
11623
11624 if (!was_visible && !visible)
11625 return 0;
11626
11627 turn_off = was_visible && (!visible || mode_changed);
11628 turn_on = visible && (!was_visible || mode_changed);
11629
11630 DRM_DEBUG_ATOMIC("[CRTC:%i] has [PLANE:%i] with fb %i\n", idx,
11631 plane->base.id, fb ? fb->base.id : -1);
11632
11633 DRM_DEBUG_ATOMIC("[PLANE:%i] visible %i -> %i, off %i, on %i, ms %i\n",
11634 plane->base.id, was_visible, visible,
11635 turn_off, turn_on, mode_changed);
11636
852eb00d 11637 if (turn_on) {
f015c551 11638 intel_crtc->atomic.update_wm_pre = true;
852eb00d
VS
11639 /* must disable cxsr around plane enable/disable */
11640 if (plane->type != DRM_PLANE_TYPE_CURSOR) {
11641 intel_crtc->atomic.disable_cxsr = true;
11642 /* to potentially re-enable cxsr */
11643 intel_crtc->atomic.wait_vblank = true;
11644 intel_crtc->atomic.update_wm_post = true;
11645 }
11646 } else if (turn_off) {
f015c551 11647 intel_crtc->atomic.update_wm_post = true;
852eb00d
VS
11648 /* must disable cxsr around plane enable/disable */
11649 if (plane->type != DRM_PLANE_TYPE_CURSOR) {
11650 if (is_crtc_enabled)
11651 intel_crtc->atomic.wait_vblank = true;
11652 intel_crtc->atomic.disable_cxsr = true;
11653 }
11654 } else if (intel_wm_need_update(plane, plane_state)) {
f015c551 11655 intel_crtc->atomic.update_wm_pre = true;
852eb00d 11656 }
da20eabd 11657
8be6ca85 11658 if (visible || was_visible)
a9ff8714
VS
11659 intel_crtc->atomic.fb_bits |=
11660 to_intel_plane(plane)->frontbuffer_bit;
11661
da20eabd
ML
11662 switch (plane->type) {
11663 case DRM_PLANE_TYPE_PRIMARY:
da20eabd
ML
11664 intel_crtc->atomic.wait_for_flips = true;
11665 intel_crtc->atomic.pre_disable_primary = turn_off;
11666 intel_crtc->atomic.post_enable_primary = turn_on;
11667
066cf55b
RV
11668 if (turn_off) {
11669 /*
11670 * FIXME: Actually if we will still have any other
11671 * plane enabled on the pipe we could let IPS enabled
11672 * still, but for now lets consider that when we make
11673 * primary invisible by setting DSPCNTR to 0 on
11674 * update_primary_plane function IPS needs to be
11675 * disable.
11676 */
11677 intel_crtc->atomic.disable_ips = true;
11678
da20eabd 11679 intel_crtc->atomic.disable_fbc = true;
066cf55b 11680 }
da20eabd
ML
11681
11682 /*
11683 * FBC does not work on some platforms for rotated
11684 * planes, so disable it when rotation is not 0 and
11685 * update it when rotation is set back to 0.
11686 *
11687 * FIXME: This is redundant with the fbc update done in
11688 * the primary plane enable function except that that
11689 * one is done too late. We eventually need to unify
11690 * this.
11691 */
11692
11693 if (visible &&
11694 INTEL_INFO(dev)->gen <= 4 && !IS_G4X(dev) &&
11695 dev_priv->fbc.crtc == intel_crtc &&
11696 plane_state->rotation != BIT(DRM_ROTATE_0))
11697 intel_crtc->atomic.disable_fbc = true;
11698
11699 /*
11700 * BDW signals flip done immediately if the plane
11701 * is disabled, even if the plane enable is already
11702 * armed to occur at the next vblank :(
11703 */
11704 if (turn_on && IS_BROADWELL(dev))
11705 intel_crtc->atomic.wait_vblank = true;
11706
11707 intel_crtc->atomic.update_fbc |= visible || mode_changed;
11708 break;
11709 case DRM_PLANE_TYPE_CURSOR:
da20eabd
ML
11710 break;
11711 case DRM_PLANE_TYPE_OVERLAY:
d032ffa0 11712 if (turn_off && !mode_changed) {
da20eabd
ML
11713 intel_crtc->atomic.wait_vblank = true;
11714 intel_crtc->atomic.update_sprite_watermarks |=
11715 1 << i;
11716 }
da20eabd
ML
11717 }
11718 return 0;
11719}
11720
6d3a1ce7
ML
11721static bool encoders_cloneable(const struct intel_encoder *a,
11722 const struct intel_encoder *b)
11723{
11724 /* masks could be asymmetric, so check both ways */
11725 return a == b || (a->cloneable & (1 << b->type) &&
11726 b->cloneable & (1 << a->type));
11727}
11728
11729static bool check_single_encoder_cloning(struct drm_atomic_state *state,
11730 struct intel_crtc *crtc,
11731 struct intel_encoder *encoder)
11732{
11733 struct intel_encoder *source_encoder;
11734 struct drm_connector *connector;
11735 struct drm_connector_state *connector_state;
11736 int i;
11737
11738 for_each_connector_in_state(state, connector, connector_state, i) {
11739 if (connector_state->crtc != &crtc->base)
11740 continue;
11741
11742 source_encoder =
11743 to_intel_encoder(connector_state->best_encoder);
11744 if (!encoders_cloneable(encoder, source_encoder))
11745 return false;
11746 }
11747
11748 return true;
11749}
11750
11751static bool check_encoder_cloning(struct drm_atomic_state *state,
11752 struct intel_crtc *crtc)
11753{
11754 struct intel_encoder *encoder;
11755 struct drm_connector *connector;
11756 struct drm_connector_state *connector_state;
11757 int i;
11758
11759 for_each_connector_in_state(state, connector, connector_state, i) {
11760 if (connector_state->crtc != &crtc->base)
11761 continue;
11762
11763 encoder = to_intel_encoder(connector_state->best_encoder);
11764 if (!check_single_encoder_cloning(state, crtc, encoder))
11765 return false;
11766 }
11767
11768 return true;
11769}
11770
11771static int intel_crtc_atomic_check(struct drm_crtc *crtc,
11772 struct drm_crtc_state *crtc_state)
11773{
cf5a15be 11774 struct drm_device *dev = crtc->dev;
ad421372 11775 struct drm_i915_private *dev_priv = dev->dev_private;
6d3a1ce7 11776 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
cf5a15be
ML
11777 struct intel_crtc_state *pipe_config =
11778 to_intel_crtc_state(crtc_state);
6d3a1ce7 11779 struct drm_atomic_state *state = crtc_state->state;
4d20cd86 11780 int ret;
6d3a1ce7
ML
11781 bool mode_changed = needs_modeset(crtc_state);
11782
11783 if (mode_changed && !check_encoder_cloning(state, intel_crtc)) {
11784 DRM_DEBUG_KMS("rejecting invalid cloning configuration\n");
11785 return -EINVAL;
11786 }
11787
852eb00d
VS
11788 if (mode_changed && !crtc_state->active)
11789 intel_crtc->atomic.update_wm_post = true;
eddfcbcd 11790
ad421372
ML
11791 if (mode_changed && crtc_state->enable &&
11792 dev_priv->display.crtc_compute_clock &&
11793 !WARN_ON(pipe_config->shared_dpll != DPLL_ID_PRIVATE)) {
11794 ret = dev_priv->display.crtc_compute_clock(intel_crtc,
11795 pipe_config);
11796 if (ret)
11797 return ret;
11798 }
11799
e435d6e5
ML
11800 ret = 0;
11801 if (INTEL_INFO(dev)->gen >= 9) {
11802 if (mode_changed)
11803 ret = skl_update_scaler_crtc(pipe_config);
11804
11805 if (!ret)
11806 ret = intel_atomic_setup_scalers(dev, intel_crtc,
11807 pipe_config);
11808 }
11809
11810 return ret;
6d3a1ce7
ML
11811}
11812
65b38e0d 11813static const struct drm_crtc_helper_funcs intel_helper_funcs = {
f6e5b160
CW
11814 .mode_set_base_atomic = intel_pipe_set_base_atomic,
11815 .load_lut = intel_crtc_load_lut,
ea2c67bb
MR
11816 .atomic_begin = intel_begin_crtc_commit,
11817 .atomic_flush = intel_finish_crtc_commit,
6d3a1ce7 11818 .atomic_check = intel_crtc_atomic_check,
f6e5b160
CW
11819};
11820
d29b2f9d
ACO
11821static void intel_modeset_update_connector_atomic_state(struct drm_device *dev)
11822{
11823 struct intel_connector *connector;
11824
11825 for_each_intel_connector(dev, connector) {
11826 if (connector->base.encoder) {
11827 connector->base.state->best_encoder =
11828 connector->base.encoder;
11829 connector->base.state->crtc =
11830 connector->base.encoder->crtc;
11831 } else {
11832 connector->base.state->best_encoder = NULL;
11833 connector->base.state->crtc = NULL;
11834 }
11835 }
11836}
11837
050f7aeb 11838static void
eba905b2 11839connected_sink_compute_bpp(struct intel_connector *connector,
5cec258b 11840 struct intel_crtc_state *pipe_config)
050f7aeb
DV
11841{
11842 int bpp = pipe_config->pipe_bpp;
11843
11844 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] checking for sink bpp constrains\n",
11845 connector->base.base.id,
c23cc417 11846 connector->base.name);
050f7aeb
DV
11847
11848 /* Don't use an invalid EDID bpc value */
11849 if (connector->base.display_info.bpc &&
11850 connector->base.display_info.bpc * 3 < bpp) {
11851 DRM_DEBUG_KMS("clamping display bpp (was %d) to EDID reported max of %d\n",
11852 bpp, connector->base.display_info.bpc*3);
11853 pipe_config->pipe_bpp = connector->base.display_info.bpc*3;
11854 }
11855
11856 /* Clamp bpp to 8 on screens without EDID 1.4 */
11857 if (connector->base.display_info.bpc == 0 && bpp > 24) {
11858 DRM_DEBUG_KMS("clamping display bpp (was %d) to default limit of 24\n",
11859 bpp);
11860 pipe_config->pipe_bpp = 24;
11861 }
11862}
11863
4e53c2e0 11864static int
050f7aeb 11865compute_baseline_pipe_bpp(struct intel_crtc *crtc,
5cec258b 11866 struct intel_crtc_state *pipe_config)
4e53c2e0 11867{
050f7aeb 11868 struct drm_device *dev = crtc->base.dev;
1486017f 11869 struct drm_atomic_state *state;
da3ced29
ACO
11870 struct drm_connector *connector;
11871 struct drm_connector_state *connector_state;
1486017f 11872 int bpp, i;
4e53c2e0 11873
d328c9d7 11874 if ((IS_G4X(dev) || IS_VALLEYVIEW(dev)))
4e53c2e0 11875 bpp = 10*3;
d328c9d7
DV
11876 else if (INTEL_INFO(dev)->gen >= 5)
11877 bpp = 12*3;
11878 else
11879 bpp = 8*3;
11880
4e53c2e0 11881
4e53c2e0
DV
11882 pipe_config->pipe_bpp = bpp;
11883
1486017f
ACO
11884 state = pipe_config->base.state;
11885
4e53c2e0 11886 /* Clamp display bpp to EDID value */
da3ced29
ACO
11887 for_each_connector_in_state(state, connector, connector_state, i) {
11888 if (connector_state->crtc != &crtc->base)
4e53c2e0
DV
11889 continue;
11890
da3ced29
ACO
11891 connected_sink_compute_bpp(to_intel_connector(connector),
11892 pipe_config);
4e53c2e0
DV
11893 }
11894
11895 return bpp;
11896}
11897
644db711
DV
11898static void intel_dump_crtc_timings(const struct drm_display_mode *mode)
11899{
11900 DRM_DEBUG_KMS("crtc timings: %d %d %d %d %d %d %d %d %d, "
11901 "type: 0x%x flags: 0x%x\n",
1342830c 11902 mode->crtc_clock,
644db711
DV
11903 mode->crtc_hdisplay, mode->crtc_hsync_start,
11904 mode->crtc_hsync_end, mode->crtc_htotal,
11905 mode->crtc_vdisplay, mode->crtc_vsync_start,
11906 mode->crtc_vsync_end, mode->crtc_vtotal, mode->type, mode->flags);
11907}
11908
c0b03411 11909static void intel_dump_pipe_config(struct intel_crtc *crtc,
5cec258b 11910 struct intel_crtc_state *pipe_config,
c0b03411
DV
11911 const char *context)
11912{
6a60cd87
CK
11913 struct drm_device *dev = crtc->base.dev;
11914 struct drm_plane *plane;
11915 struct intel_plane *intel_plane;
11916 struct intel_plane_state *state;
11917 struct drm_framebuffer *fb;
11918
11919 DRM_DEBUG_KMS("[CRTC:%d]%s config %p for pipe %c\n", crtc->base.base.id,
11920 context, pipe_config, pipe_name(crtc->pipe));
c0b03411
DV
11921
11922 DRM_DEBUG_KMS("cpu_transcoder: %c\n", transcoder_name(pipe_config->cpu_transcoder));
11923 DRM_DEBUG_KMS("pipe bpp: %i, dithering: %i\n",
11924 pipe_config->pipe_bpp, pipe_config->dither);
11925 DRM_DEBUG_KMS("fdi/pch: %i, lanes: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
11926 pipe_config->has_pch_encoder,
11927 pipe_config->fdi_lanes,
11928 pipe_config->fdi_m_n.gmch_m, pipe_config->fdi_m_n.gmch_n,
11929 pipe_config->fdi_m_n.link_m, pipe_config->fdi_m_n.link_n,
11930 pipe_config->fdi_m_n.tu);
90a6b7b0 11931 DRM_DEBUG_KMS("dp: %i, lanes: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
eb14cb74 11932 pipe_config->has_dp_encoder,
90a6b7b0 11933 pipe_config->lane_count,
eb14cb74
VS
11934 pipe_config->dp_m_n.gmch_m, pipe_config->dp_m_n.gmch_n,
11935 pipe_config->dp_m_n.link_m, pipe_config->dp_m_n.link_n,
11936 pipe_config->dp_m_n.tu);
b95af8be 11937
90a6b7b0 11938 DRM_DEBUG_KMS("dp: %i, lanes: %i, gmch_m2: %u, gmch_n2: %u, link_m2: %u, link_n2: %u, tu2: %u\n",
b95af8be 11939 pipe_config->has_dp_encoder,
90a6b7b0 11940 pipe_config->lane_count,
b95af8be
VK
11941 pipe_config->dp_m2_n2.gmch_m,
11942 pipe_config->dp_m2_n2.gmch_n,
11943 pipe_config->dp_m2_n2.link_m,
11944 pipe_config->dp_m2_n2.link_n,
11945 pipe_config->dp_m2_n2.tu);
11946
55072d19
DV
11947 DRM_DEBUG_KMS("audio: %i, infoframes: %i\n",
11948 pipe_config->has_audio,
11949 pipe_config->has_infoframe);
11950
c0b03411 11951 DRM_DEBUG_KMS("requested mode:\n");
2d112de7 11952 drm_mode_debug_printmodeline(&pipe_config->base.mode);
c0b03411 11953 DRM_DEBUG_KMS("adjusted mode:\n");
2d112de7
ACO
11954 drm_mode_debug_printmodeline(&pipe_config->base.adjusted_mode);
11955 intel_dump_crtc_timings(&pipe_config->base.adjusted_mode);
d71b8d4a 11956 DRM_DEBUG_KMS("port clock: %d\n", pipe_config->port_clock);
37327abd
VS
11957 DRM_DEBUG_KMS("pipe src size: %dx%d\n",
11958 pipe_config->pipe_src_w, pipe_config->pipe_src_h);
0ec463d3
TU
11959 DRM_DEBUG_KMS("num_scalers: %d, scaler_users: 0x%x, scaler_id: %d\n",
11960 crtc->num_scalers,
11961 pipe_config->scaler_state.scaler_users,
11962 pipe_config->scaler_state.scaler_id);
c0b03411
DV
11963 DRM_DEBUG_KMS("gmch pfit: control: 0x%08x, ratios: 0x%08x, lvds border: 0x%08x\n",
11964 pipe_config->gmch_pfit.control,
11965 pipe_config->gmch_pfit.pgm_ratios,
11966 pipe_config->gmch_pfit.lvds_border_bits);
fd4daa9c 11967 DRM_DEBUG_KMS("pch pfit: pos: 0x%08x, size: 0x%08x, %s\n",
c0b03411 11968 pipe_config->pch_pfit.pos,
fd4daa9c
CW
11969 pipe_config->pch_pfit.size,
11970 pipe_config->pch_pfit.enabled ? "enabled" : "disabled");
42db64ef 11971 DRM_DEBUG_KMS("ips: %i\n", pipe_config->ips_enabled);
cf532bb2 11972 DRM_DEBUG_KMS("double wide: %i\n", pipe_config->double_wide);
6a60cd87 11973
415ff0f6 11974 if (IS_BROXTON(dev)) {
05712c15 11975 DRM_DEBUG_KMS("ddi_pll_sel: %u; dpll_hw_state: ebb0: 0x%x, ebb4: 0x%x,"
415ff0f6 11976 "pll0: 0x%x, pll1: 0x%x, pll2: 0x%x, pll3: 0x%x, "
c8453338 11977 "pll6: 0x%x, pll8: 0x%x, pll9: 0x%x, pll10: 0x%x, pcsdw12: 0x%x\n",
415ff0f6
TU
11978 pipe_config->ddi_pll_sel,
11979 pipe_config->dpll_hw_state.ebb0,
05712c15 11980 pipe_config->dpll_hw_state.ebb4,
415ff0f6
TU
11981 pipe_config->dpll_hw_state.pll0,
11982 pipe_config->dpll_hw_state.pll1,
11983 pipe_config->dpll_hw_state.pll2,
11984 pipe_config->dpll_hw_state.pll3,
11985 pipe_config->dpll_hw_state.pll6,
11986 pipe_config->dpll_hw_state.pll8,
05712c15 11987 pipe_config->dpll_hw_state.pll9,
c8453338 11988 pipe_config->dpll_hw_state.pll10,
415ff0f6
TU
11989 pipe_config->dpll_hw_state.pcsdw12);
11990 } else if (IS_SKYLAKE(dev)) {
11991 DRM_DEBUG_KMS("ddi_pll_sel: %u; dpll_hw_state: "
11992 "ctrl1: 0x%x, cfgcr1: 0x%x, cfgcr2: 0x%x\n",
11993 pipe_config->ddi_pll_sel,
11994 pipe_config->dpll_hw_state.ctrl1,
11995 pipe_config->dpll_hw_state.cfgcr1,
11996 pipe_config->dpll_hw_state.cfgcr2);
11997 } else if (HAS_DDI(dev)) {
11998 DRM_DEBUG_KMS("ddi_pll_sel: %u; dpll_hw_state: wrpll: 0x%x\n",
11999 pipe_config->ddi_pll_sel,
12000 pipe_config->dpll_hw_state.wrpll);
12001 } else {
12002 DRM_DEBUG_KMS("dpll_hw_state: dpll: 0x%x, dpll_md: 0x%x, "
12003 "fp0: 0x%x, fp1: 0x%x\n",
12004 pipe_config->dpll_hw_state.dpll,
12005 pipe_config->dpll_hw_state.dpll_md,
12006 pipe_config->dpll_hw_state.fp0,
12007 pipe_config->dpll_hw_state.fp1);
12008 }
12009
6a60cd87
CK
12010 DRM_DEBUG_KMS("planes on this crtc\n");
12011 list_for_each_entry(plane, &dev->mode_config.plane_list, head) {
12012 intel_plane = to_intel_plane(plane);
12013 if (intel_plane->pipe != crtc->pipe)
12014 continue;
12015
12016 state = to_intel_plane_state(plane->state);
12017 fb = state->base.fb;
12018 if (!fb) {
12019 DRM_DEBUG_KMS("%s PLANE:%d plane: %u.%u idx: %d "
12020 "disabled, scaler_id = %d\n",
12021 plane->type == DRM_PLANE_TYPE_CURSOR ? "CURSOR" : "STANDARD",
12022 plane->base.id, intel_plane->pipe,
12023 (crtc->base.primary == plane) ? 0 : intel_plane->plane + 1,
12024 drm_plane_index(plane), state->scaler_id);
12025 continue;
12026 }
12027
12028 DRM_DEBUG_KMS("%s PLANE:%d plane: %u.%u idx: %d enabled",
12029 plane->type == DRM_PLANE_TYPE_CURSOR ? "CURSOR" : "STANDARD",
12030 plane->base.id, intel_plane->pipe,
12031 crtc->base.primary == plane ? 0 : intel_plane->plane + 1,
12032 drm_plane_index(plane));
12033 DRM_DEBUG_KMS("\tFB:%d, fb = %ux%u format = 0x%x",
12034 fb->base.id, fb->width, fb->height, fb->pixel_format);
12035 DRM_DEBUG_KMS("\tscaler:%d src (%u, %u) %ux%u dst (%u, %u) %ux%u\n",
12036 state->scaler_id,
12037 state->src.x1 >> 16, state->src.y1 >> 16,
12038 drm_rect_width(&state->src) >> 16,
12039 drm_rect_height(&state->src) >> 16,
12040 state->dst.x1, state->dst.y1,
12041 drm_rect_width(&state->dst), drm_rect_height(&state->dst));
12042 }
c0b03411
DV
12043}
12044
5448a00d 12045static bool check_digital_port_conflicts(struct drm_atomic_state *state)
00f0b378 12046{
5448a00d
ACO
12047 struct drm_device *dev = state->dev;
12048 struct intel_encoder *encoder;
da3ced29 12049 struct drm_connector *connector;
5448a00d 12050 struct drm_connector_state *connector_state;
00f0b378 12051 unsigned int used_ports = 0;
5448a00d 12052 int i;
00f0b378
VS
12053
12054 /*
12055 * Walk the connector list instead of the encoder
12056 * list to detect the problem on ddi platforms
12057 * where there's just one encoder per digital port.
12058 */
da3ced29 12059 for_each_connector_in_state(state, connector, connector_state, i) {
5448a00d 12060 if (!connector_state->best_encoder)
00f0b378
VS
12061 continue;
12062
5448a00d
ACO
12063 encoder = to_intel_encoder(connector_state->best_encoder);
12064
12065 WARN_ON(!connector_state->crtc);
00f0b378
VS
12066
12067 switch (encoder->type) {
12068 unsigned int port_mask;
12069 case INTEL_OUTPUT_UNKNOWN:
12070 if (WARN_ON(!HAS_DDI(dev)))
12071 break;
12072 case INTEL_OUTPUT_DISPLAYPORT:
12073 case INTEL_OUTPUT_HDMI:
12074 case INTEL_OUTPUT_EDP:
12075 port_mask = 1 << enc_to_dig_port(&encoder->base)->port;
12076
12077 /* the same port mustn't appear more than once */
12078 if (used_ports & port_mask)
12079 return false;
12080
12081 used_ports |= port_mask;
12082 default:
12083 break;
12084 }
12085 }
12086
12087 return true;
12088}
12089
83a57153
ACO
12090static void
12091clear_intel_crtc_state(struct intel_crtc_state *crtc_state)
12092{
12093 struct drm_crtc_state tmp_state;
663a3640 12094 struct intel_crtc_scaler_state scaler_state;
4978cc93
ACO
12095 struct intel_dpll_hw_state dpll_hw_state;
12096 enum intel_dpll_id shared_dpll;
8504c74c 12097 uint32_t ddi_pll_sel;
c4e2d043 12098 bool force_thru;
83a57153 12099
7546a384
ACO
12100 /* FIXME: before the switch to atomic started, a new pipe_config was
12101 * kzalloc'd. Code that depends on any field being zero should be
12102 * fixed, so that the crtc_state can be safely duplicated. For now,
12103 * only fields that are know to not cause problems are preserved. */
12104
83a57153 12105 tmp_state = crtc_state->base;
663a3640 12106 scaler_state = crtc_state->scaler_state;
4978cc93
ACO
12107 shared_dpll = crtc_state->shared_dpll;
12108 dpll_hw_state = crtc_state->dpll_hw_state;
8504c74c 12109 ddi_pll_sel = crtc_state->ddi_pll_sel;
c4e2d043 12110 force_thru = crtc_state->pch_pfit.force_thru;
4978cc93 12111
83a57153 12112 memset(crtc_state, 0, sizeof *crtc_state);
4978cc93 12113
83a57153 12114 crtc_state->base = tmp_state;
663a3640 12115 crtc_state->scaler_state = scaler_state;
4978cc93
ACO
12116 crtc_state->shared_dpll = shared_dpll;
12117 crtc_state->dpll_hw_state = dpll_hw_state;
8504c74c 12118 crtc_state->ddi_pll_sel = ddi_pll_sel;
c4e2d043 12119 crtc_state->pch_pfit.force_thru = force_thru;
83a57153
ACO
12120}
12121
548ee15b 12122static int
b8cecdf5 12123intel_modeset_pipe_config(struct drm_crtc *crtc,
b359283a 12124 struct intel_crtc_state *pipe_config)
ee7b9f93 12125{
b359283a 12126 struct drm_atomic_state *state = pipe_config->base.state;
7758a113 12127 struct intel_encoder *encoder;
da3ced29 12128 struct drm_connector *connector;
0b901879 12129 struct drm_connector_state *connector_state;
d328c9d7 12130 int base_bpp, ret = -EINVAL;
0b901879 12131 int i;
e29c22c0 12132 bool retry = true;
ee7b9f93 12133
83a57153 12134 clear_intel_crtc_state(pipe_config);
7758a113 12135
e143a21c
DV
12136 pipe_config->cpu_transcoder =
12137 (enum transcoder) to_intel_crtc(crtc)->pipe;
b8cecdf5 12138
2960bc9c
ID
12139 /*
12140 * Sanitize sync polarity flags based on requested ones. If neither
12141 * positive or negative polarity is requested, treat this as meaning
12142 * negative polarity.
12143 */
2d112de7 12144 if (!(pipe_config->base.adjusted_mode.flags &
2960bc9c 12145 (DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NHSYNC)))
2d112de7 12146 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_NHSYNC;
2960bc9c 12147
2d112de7 12148 if (!(pipe_config->base.adjusted_mode.flags &
2960bc9c 12149 (DRM_MODE_FLAG_PVSYNC | DRM_MODE_FLAG_NVSYNC)))
2d112de7 12150 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_NVSYNC;
2960bc9c 12151
d328c9d7
DV
12152 base_bpp = compute_baseline_pipe_bpp(to_intel_crtc(crtc),
12153 pipe_config);
12154 if (base_bpp < 0)
4e53c2e0
DV
12155 goto fail;
12156
e41a56be
VS
12157 /*
12158 * Determine the real pipe dimensions. Note that stereo modes can
12159 * increase the actual pipe size due to the frame doubling and
12160 * insertion of additional space for blanks between the frame. This
12161 * is stored in the crtc timings. We use the requested mode to do this
12162 * computation to clearly distinguish it from the adjusted mode, which
12163 * can be changed by the connectors in the below retry loop.
12164 */
2d112de7 12165 drm_crtc_get_hv_timing(&pipe_config->base.mode,
ecb7e16b
GP
12166 &pipe_config->pipe_src_w,
12167 &pipe_config->pipe_src_h);
e41a56be 12168
e29c22c0 12169encoder_retry:
ef1b460d 12170 /* Ensure the port clock defaults are reset when retrying. */
ff9a6750 12171 pipe_config->port_clock = 0;
ef1b460d 12172 pipe_config->pixel_multiplier = 1;
ff9a6750 12173
135c81b8 12174 /* Fill in default crtc timings, allow encoders to overwrite them. */
2d112de7
ACO
12175 drm_mode_set_crtcinfo(&pipe_config->base.adjusted_mode,
12176 CRTC_STEREO_DOUBLE);
135c81b8 12177
7758a113
DV
12178 /* Pass our mode to the connectors and the CRTC to give them a chance to
12179 * adjust it according to limitations or connector properties, and also
12180 * a chance to reject the mode entirely.
47f1c6c9 12181 */
da3ced29 12182 for_each_connector_in_state(state, connector, connector_state, i) {
0b901879 12183 if (connector_state->crtc != crtc)
7758a113 12184 continue;
7ae89233 12185
0b901879
ACO
12186 encoder = to_intel_encoder(connector_state->best_encoder);
12187
efea6e8e
DV
12188 if (!(encoder->compute_config(encoder, pipe_config))) {
12189 DRM_DEBUG_KMS("Encoder config failure\n");
7758a113
DV
12190 goto fail;
12191 }
ee7b9f93 12192 }
47f1c6c9 12193
ff9a6750
DV
12194 /* Set default port clock if not overwritten by the encoder. Needs to be
12195 * done afterwards in case the encoder adjusts the mode. */
12196 if (!pipe_config->port_clock)
2d112de7 12197 pipe_config->port_clock = pipe_config->base.adjusted_mode.crtc_clock
241bfc38 12198 * pipe_config->pixel_multiplier;
ff9a6750 12199
a43f6e0f 12200 ret = intel_crtc_compute_config(to_intel_crtc(crtc), pipe_config);
e29c22c0 12201 if (ret < 0) {
7758a113
DV
12202 DRM_DEBUG_KMS("CRTC fixup failed\n");
12203 goto fail;
ee7b9f93 12204 }
e29c22c0
DV
12205
12206 if (ret == RETRY) {
12207 if (WARN(!retry, "loop in pipe configuration computation\n")) {
12208 ret = -EINVAL;
12209 goto fail;
12210 }
12211
12212 DRM_DEBUG_KMS("CRTC bw constrained, retrying\n");
12213 retry = false;
12214 goto encoder_retry;
12215 }
12216
e8fa4270
DV
12217 /* Dithering seems to not pass-through bits correctly when it should, so
12218 * only enable it on 6bpc panels. */
12219 pipe_config->dither = pipe_config->pipe_bpp == 6*3;
62f0ace5 12220 DRM_DEBUG_KMS("hw max bpp: %i, pipe bpp: %i, dithering: %i\n",
d328c9d7 12221 base_bpp, pipe_config->pipe_bpp, pipe_config->dither);
4e53c2e0 12222
7758a113 12223fail:
548ee15b 12224 return ret;
ee7b9f93 12225}
47f1c6c9 12226
ea9d758d 12227static void
4740b0f2 12228intel_modeset_update_crtc_state(struct drm_atomic_state *state)
ea9d758d 12229{
0a9ab303
ACO
12230 struct drm_crtc *crtc;
12231 struct drm_crtc_state *crtc_state;
8a75d157 12232 int i;
ea9d758d 12233
7668851f 12234 /* Double check state. */
8a75d157 12235 for_each_crtc_in_state(state, crtc, crtc_state, i) {
3cb480bc 12236 to_intel_crtc(crtc)->config = to_intel_crtc_state(crtc->state);
fc467a22
ML
12237
12238 /* Update hwmode for vblank functions */
12239 if (crtc->state->active)
12240 crtc->hwmode = crtc->state->adjusted_mode;
12241 else
12242 crtc->hwmode.crtc_clock = 0;
ea9d758d 12243 }
ea9d758d
DV
12244}
12245
3bd26263 12246static bool intel_fuzzy_clock_check(int clock1, int clock2)
f1f644dc 12247{
3bd26263 12248 int diff;
f1f644dc
JB
12249
12250 if (clock1 == clock2)
12251 return true;
12252
12253 if (!clock1 || !clock2)
12254 return false;
12255
12256 diff = abs(clock1 - clock2);
12257
12258 if (((((diff + clock1 + clock2) * 100)) / (clock1 + clock2)) < 105)
12259 return true;
12260
12261 return false;
12262}
12263
25c5b266
DV
12264#define for_each_intel_crtc_masked(dev, mask, intel_crtc) \
12265 list_for_each_entry((intel_crtc), \
12266 &(dev)->mode_config.crtc_list, \
12267 base.head) \
0973f18f 12268 if (mask & (1 <<(intel_crtc)->pipe))
25c5b266 12269
cfb23ed6
ML
12270static bool
12271intel_compare_m_n(unsigned int m, unsigned int n,
12272 unsigned int m2, unsigned int n2,
12273 bool exact)
12274{
12275 if (m == m2 && n == n2)
12276 return true;
12277
12278 if (exact || !m || !n || !m2 || !n2)
12279 return false;
12280
12281 BUILD_BUG_ON(DATA_LINK_M_N_MASK > INT_MAX);
12282
12283 if (m > m2) {
12284 while (m > m2) {
12285 m2 <<= 1;
12286 n2 <<= 1;
12287 }
12288 } else if (m < m2) {
12289 while (m < m2) {
12290 m <<= 1;
12291 n <<= 1;
12292 }
12293 }
12294
12295 return m == m2 && n == n2;
12296}
12297
12298static bool
12299intel_compare_link_m_n(const struct intel_link_m_n *m_n,
12300 struct intel_link_m_n *m2_n2,
12301 bool adjust)
12302{
12303 if (m_n->tu == m2_n2->tu &&
12304 intel_compare_m_n(m_n->gmch_m, m_n->gmch_n,
12305 m2_n2->gmch_m, m2_n2->gmch_n, !adjust) &&
12306 intel_compare_m_n(m_n->link_m, m_n->link_n,
12307 m2_n2->link_m, m2_n2->link_n, !adjust)) {
12308 if (adjust)
12309 *m2_n2 = *m_n;
12310
12311 return true;
12312 }
12313
12314 return false;
12315}
12316
0e8ffe1b 12317static bool
2fa2fe9a 12318intel_pipe_config_compare(struct drm_device *dev,
5cec258b 12319 struct intel_crtc_state *current_config,
cfb23ed6
ML
12320 struct intel_crtc_state *pipe_config,
12321 bool adjust)
0e8ffe1b 12322{
cfb23ed6
ML
12323 bool ret = true;
12324
12325#define INTEL_ERR_OR_DBG_KMS(fmt, ...) \
12326 do { \
12327 if (!adjust) \
12328 DRM_ERROR(fmt, ##__VA_ARGS__); \
12329 else \
12330 DRM_DEBUG_KMS(fmt, ##__VA_ARGS__); \
12331 } while (0)
12332
66e985c0
DV
12333#define PIPE_CONF_CHECK_X(name) \
12334 if (current_config->name != pipe_config->name) { \
cfb23ed6 12335 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
66e985c0
DV
12336 "(expected 0x%08x, found 0x%08x)\n", \
12337 current_config->name, \
12338 pipe_config->name); \
cfb23ed6 12339 ret = false; \
66e985c0
DV
12340 }
12341
08a24034
DV
12342#define PIPE_CONF_CHECK_I(name) \
12343 if (current_config->name != pipe_config->name) { \
cfb23ed6 12344 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
08a24034
DV
12345 "(expected %i, found %i)\n", \
12346 current_config->name, \
12347 pipe_config->name); \
cfb23ed6
ML
12348 ret = false; \
12349 }
12350
12351#define PIPE_CONF_CHECK_M_N(name) \
12352 if (!intel_compare_link_m_n(&current_config->name, \
12353 &pipe_config->name,\
12354 adjust)) { \
12355 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
12356 "(expected tu %i gmch %i/%i link %i/%i, " \
12357 "found tu %i, gmch %i/%i link %i/%i)\n", \
12358 current_config->name.tu, \
12359 current_config->name.gmch_m, \
12360 current_config->name.gmch_n, \
12361 current_config->name.link_m, \
12362 current_config->name.link_n, \
12363 pipe_config->name.tu, \
12364 pipe_config->name.gmch_m, \
12365 pipe_config->name.gmch_n, \
12366 pipe_config->name.link_m, \
12367 pipe_config->name.link_n); \
12368 ret = false; \
12369 }
12370
12371#define PIPE_CONF_CHECK_M_N_ALT(name, alt_name) \
12372 if (!intel_compare_link_m_n(&current_config->name, \
12373 &pipe_config->name, adjust) && \
12374 !intel_compare_link_m_n(&current_config->alt_name, \
12375 &pipe_config->name, adjust)) { \
12376 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
12377 "(expected tu %i gmch %i/%i link %i/%i, " \
12378 "or tu %i gmch %i/%i link %i/%i, " \
12379 "found tu %i, gmch %i/%i link %i/%i)\n", \
12380 current_config->name.tu, \
12381 current_config->name.gmch_m, \
12382 current_config->name.gmch_n, \
12383 current_config->name.link_m, \
12384 current_config->name.link_n, \
12385 current_config->alt_name.tu, \
12386 current_config->alt_name.gmch_m, \
12387 current_config->alt_name.gmch_n, \
12388 current_config->alt_name.link_m, \
12389 current_config->alt_name.link_n, \
12390 pipe_config->name.tu, \
12391 pipe_config->name.gmch_m, \
12392 pipe_config->name.gmch_n, \
12393 pipe_config->name.link_m, \
12394 pipe_config->name.link_n); \
12395 ret = false; \
88adfff1
DV
12396 }
12397
b95af8be
VK
12398/* This is required for BDW+ where there is only one set of registers for
12399 * switching between high and low RR.
12400 * This macro can be used whenever a comparison has to be made between one
12401 * hw state and multiple sw state variables.
12402 */
12403#define PIPE_CONF_CHECK_I_ALT(name, alt_name) \
12404 if ((current_config->name != pipe_config->name) && \
12405 (current_config->alt_name != pipe_config->name)) { \
cfb23ed6 12406 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
b95af8be
VK
12407 "(expected %i or %i, found %i)\n", \
12408 current_config->name, \
12409 current_config->alt_name, \
12410 pipe_config->name); \
cfb23ed6 12411 ret = false; \
b95af8be
VK
12412 }
12413
1bd1bd80
DV
12414#define PIPE_CONF_CHECK_FLAGS(name, mask) \
12415 if ((current_config->name ^ pipe_config->name) & (mask)) { \
cfb23ed6 12416 INTEL_ERR_OR_DBG_KMS("mismatch in " #name "(" #mask ") " \
1bd1bd80
DV
12417 "(expected %i, found %i)\n", \
12418 current_config->name & (mask), \
12419 pipe_config->name & (mask)); \
cfb23ed6 12420 ret = false; \
1bd1bd80
DV
12421 }
12422
5e550656
VS
12423#define PIPE_CONF_CHECK_CLOCK_FUZZY(name) \
12424 if (!intel_fuzzy_clock_check(current_config->name, pipe_config->name)) { \
cfb23ed6 12425 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
5e550656
VS
12426 "(expected %i, found %i)\n", \
12427 current_config->name, \
12428 pipe_config->name); \
cfb23ed6 12429 ret = false; \
5e550656
VS
12430 }
12431
bb760063
DV
12432#define PIPE_CONF_QUIRK(quirk) \
12433 ((current_config->quirks | pipe_config->quirks) & (quirk))
12434
eccb140b
DV
12435 PIPE_CONF_CHECK_I(cpu_transcoder);
12436
08a24034
DV
12437 PIPE_CONF_CHECK_I(has_pch_encoder);
12438 PIPE_CONF_CHECK_I(fdi_lanes);
cfb23ed6 12439 PIPE_CONF_CHECK_M_N(fdi_m_n);
08a24034 12440
eb14cb74 12441 PIPE_CONF_CHECK_I(has_dp_encoder);
90a6b7b0 12442 PIPE_CONF_CHECK_I(lane_count);
b95af8be
VK
12443
12444 if (INTEL_INFO(dev)->gen < 8) {
cfb23ed6
ML
12445 PIPE_CONF_CHECK_M_N(dp_m_n);
12446
12447 PIPE_CONF_CHECK_I(has_drrs);
12448 if (current_config->has_drrs)
12449 PIPE_CONF_CHECK_M_N(dp_m2_n2);
12450 } else
12451 PIPE_CONF_CHECK_M_N_ALT(dp_m_n, dp_m2_n2);
eb14cb74 12452
2d112de7
ACO
12453 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hdisplay);
12454 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_htotal);
12455 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hblank_start);
12456 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hblank_end);
12457 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hsync_start);
12458 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hsync_end);
1bd1bd80 12459
2d112de7
ACO
12460 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vdisplay);
12461 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vtotal);
12462 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vblank_start);
12463 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vblank_end);
12464 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vsync_start);
12465 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vsync_end);
1bd1bd80 12466
c93f54cf 12467 PIPE_CONF_CHECK_I(pixel_multiplier);
6897b4b5 12468 PIPE_CONF_CHECK_I(has_hdmi_sink);
b5a9fa09
DV
12469 if ((INTEL_INFO(dev)->gen < 8 && !IS_HASWELL(dev)) ||
12470 IS_VALLEYVIEW(dev))
12471 PIPE_CONF_CHECK_I(limited_color_range);
e43823ec 12472 PIPE_CONF_CHECK_I(has_infoframe);
6c49f241 12473
9ed109a7
DV
12474 PIPE_CONF_CHECK_I(has_audio);
12475
2d112de7 12476 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
1bd1bd80
DV
12477 DRM_MODE_FLAG_INTERLACE);
12478
bb760063 12479 if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS)) {
2d112de7 12480 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
bb760063 12481 DRM_MODE_FLAG_PHSYNC);
2d112de7 12482 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
bb760063 12483 DRM_MODE_FLAG_NHSYNC);
2d112de7 12484 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
bb760063 12485 DRM_MODE_FLAG_PVSYNC);
2d112de7 12486 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
bb760063
DV
12487 DRM_MODE_FLAG_NVSYNC);
12488 }
045ac3b5 12489
333b8ca8 12490 PIPE_CONF_CHECK_X(gmch_pfit.control);
e2ff2d4a
DV
12491 /* pfit ratios are autocomputed by the hw on gen4+ */
12492 if (INTEL_INFO(dev)->gen < 4)
12493 PIPE_CONF_CHECK_I(gmch_pfit.pgm_ratios);
333b8ca8 12494 PIPE_CONF_CHECK_X(gmch_pfit.lvds_border_bits);
9953599b 12495
bfd16b2a
ML
12496 if (!adjust) {
12497 PIPE_CONF_CHECK_I(pipe_src_w);
12498 PIPE_CONF_CHECK_I(pipe_src_h);
12499
12500 PIPE_CONF_CHECK_I(pch_pfit.enabled);
12501 if (current_config->pch_pfit.enabled) {
12502 PIPE_CONF_CHECK_X(pch_pfit.pos);
12503 PIPE_CONF_CHECK_X(pch_pfit.size);
12504 }
2fa2fe9a 12505
7aefe2b5
ML
12506 PIPE_CONF_CHECK_I(scaler_state.scaler_id);
12507 }
a1b2278e 12508
e59150dc
JB
12509 /* BDW+ don't expose a synchronous way to read the state */
12510 if (IS_HASWELL(dev))
12511 PIPE_CONF_CHECK_I(ips_enabled);
42db64ef 12512
282740f7
VS
12513 PIPE_CONF_CHECK_I(double_wide);
12514
26804afd
DV
12515 PIPE_CONF_CHECK_X(ddi_pll_sel);
12516
c0d43d62 12517 PIPE_CONF_CHECK_I(shared_dpll);
66e985c0 12518 PIPE_CONF_CHECK_X(dpll_hw_state.dpll);
8bcc2795 12519 PIPE_CONF_CHECK_X(dpll_hw_state.dpll_md);
66e985c0
DV
12520 PIPE_CONF_CHECK_X(dpll_hw_state.fp0);
12521 PIPE_CONF_CHECK_X(dpll_hw_state.fp1);
d452c5b6 12522 PIPE_CONF_CHECK_X(dpll_hw_state.wrpll);
3f4cd19f
DL
12523 PIPE_CONF_CHECK_X(dpll_hw_state.ctrl1);
12524 PIPE_CONF_CHECK_X(dpll_hw_state.cfgcr1);
12525 PIPE_CONF_CHECK_X(dpll_hw_state.cfgcr2);
c0d43d62 12526
42571aef
VS
12527 if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5)
12528 PIPE_CONF_CHECK_I(pipe_bpp);
12529
2d112de7 12530 PIPE_CONF_CHECK_CLOCK_FUZZY(base.adjusted_mode.crtc_clock);
a9a7e98a 12531 PIPE_CONF_CHECK_CLOCK_FUZZY(port_clock);
5e550656 12532
66e985c0 12533#undef PIPE_CONF_CHECK_X
08a24034 12534#undef PIPE_CONF_CHECK_I
b95af8be 12535#undef PIPE_CONF_CHECK_I_ALT
1bd1bd80 12536#undef PIPE_CONF_CHECK_FLAGS
5e550656 12537#undef PIPE_CONF_CHECK_CLOCK_FUZZY
bb760063 12538#undef PIPE_CONF_QUIRK
cfb23ed6 12539#undef INTEL_ERR_OR_DBG_KMS
88adfff1 12540
cfb23ed6 12541 return ret;
0e8ffe1b
DV
12542}
12543
08db6652
DL
12544static void check_wm_state(struct drm_device *dev)
12545{
12546 struct drm_i915_private *dev_priv = dev->dev_private;
12547 struct skl_ddb_allocation hw_ddb, *sw_ddb;
12548 struct intel_crtc *intel_crtc;
12549 int plane;
12550
12551 if (INTEL_INFO(dev)->gen < 9)
12552 return;
12553
12554 skl_ddb_get_hw_state(dev_priv, &hw_ddb);
12555 sw_ddb = &dev_priv->wm.skl_hw.ddb;
12556
12557 for_each_intel_crtc(dev, intel_crtc) {
12558 struct skl_ddb_entry *hw_entry, *sw_entry;
12559 const enum pipe pipe = intel_crtc->pipe;
12560
12561 if (!intel_crtc->active)
12562 continue;
12563
12564 /* planes */
dd740780 12565 for_each_plane(dev_priv, pipe, plane) {
08db6652
DL
12566 hw_entry = &hw_ddb.plane[pipe][plane];
12567 sw_entry = &sw_ddb->plane[pipe][plane];
12568
12569 if (skl_ddb_entry_equal(hw_entry, sw_entry))
12570 continue;
12571
12572 DRM_ERROR("mismatch in DDB state pipe %c plane %d "
12573 "(expected (%u,%u), found (%u,%u))\n",
12574 pipe_name(pipe), plane + 1,
12575 sw_entry->start, sw_entry->end,
12576 hw_entry->start, hw_entry->end);
12577 }
12578
12579 /* cursor */
12580 hw_entry = &hw_ddb.cursor[pipe];
12581 sw_entry = &sw_ddb->cursor[pipe];
12582
12583 if (skl_ddb_entry_equal(hw_entry, sw_entry))
12584 continue;
12585
12586 DRM_ERROR("mismatch in DDB state pipe %c cursor "
12587 "(expected (%u,%u), found (%u,%u))\n",
12588 pipe_name(pipe),
12589 sw_entry->start, sw_entry->end,
12590 hw_entry->start, hw_entry->end);
12591 }
12592}
12593
91d1b4bd 12594static void
35dd3c64
ML
12595check_connector_state(struct drm_device *dev,
12596 struct drm_atomic_state *old_state)
8af6cf88 12597{
35dd3c64
ML
12598 struct drm_connector_state *old_conn_state;
12599 struct drm_connector *connector;
12600 int i;
8af6cf88 12601
35dd3c64
ML
12602 for_each_connector_in_state(old_state, connector, old_conn_state, i) {
12603 struct drm_encoder *encoder = connector->encoder;
12604 struct drm_connector_state *state = connector->state;
ad3c558f 12605
8af6cf88
DV
12606 /* This also checks the encoder/connector hw state with the
12607 * ->get_hw_state callbacks. */
35dd3c64 12608 intel_connector_check_state(to_intel_connector(connector));
8af6cf88 12609
ad3c558f 12610 I915_STATE_WARN(state->best_encoder != encoder,
35dd3c64 12611 "connector's atomic encoder doesn't match legacy encoder\n");
8af6cf88 12612 }
91d1b4bd
DV
12613}
12614
12615static void
12616check_encoder_state(struct drm_device *dev)
12617{
12618 struct intel_encoder *encoder;
12619 struct intel_connector *connector;
8af6cf88 12620
b2784e15 12621 for_each_intel_encoder(dev, encoder) {
8af6cf88 12622 bool enabled = false;
4d20cd86 12623 enum pipe pipe;
8af6cf88
DV
12624
12625 DRM_DEBUG_KMS("[ENCODER:%d:%s]\n",
12626 encoder->base.base.id,
8e329a03 12627 encoder->base.name);
8af6cf88 12628
3a3371ff 12629 for_each_intel_connector(dev, connector) {
4d20cd86 12630 if (connector->base.state->best_encoder != &encoder->base)
8af6cf88
DV
12631 continue;
12632 enabled = true;
ad3c558f
ML
12633
12634 I915_STATE_WARN(connector->base.state->crtc !=
12635 encoder->base.crtc,
12636 "connector's crtc doesn't match encoder crtc\n");
8af6cf88 12637 }
0e32b39c 12638
e2c719b7 12639 I915_STATE_WARN(!!encoder->base.crtc != enabled,
8af6cf88
DV
12640 "encoder's enabled state mismatch "
12641 "(expected %i, found %i)\n",
12642 !!encoder->base.crtc, enabled);
7c60d198
ML
12643
12644 if (!encoder->base.crtc) {
4d20cd86 12645 bool active;
7c60d198 12646
4d20cd86
ML
12647 active = encoder->get_hw_state(encoder, &pipe);
12648 I915_STATE_WARN(active,
12649 "encoder detached but still enabled on pipe %c.\n",
12650 pipe_name(pipe));
7c60d198 12651 }
8af6cf88 12652 }
91d1b4bd
DV
12653}
12654
12655static void
4d20cd86 12656check_crtc_state(struct drm_device *dev, struct drm_atomic_state *old_state)
91d1b4bd 12657{
fbee40df 12658 struct drm_i915_private *dev_priv = dev->dev_private;
91d1b4bd 12659 struct intel_encoder *encoder;
4d20cd86
ML
12660 struct drm_crtc_state *old_crtc_state;
12661 struct drm_crtc *crtc;
12662 int i;
8af6cf88 12663
4d20cd86
ML
12664 for_each_crtc_in_state(old_state, crtc, old_crtc_state, i) {
12665 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
12666 struct intel_crtc_state *pipe_config, *sw_config;
7b89b8de 12667 bool active;
8af6cf88 12668
bfd16b2a
ML
12669 if (!needs_modeset(crtc->state) &&
12670 !to_intel_crtc_state(crtc->state)->update_pipe)
4d20cd86 12671 continue;
045ac3b5 12672
4d20cd86
ML
12673 __drm_atomic_helper_crtc_destroy_state(crtc, old_crtc_state);
12674 pipe_config = to_intel_crtc_state(old_crtc_state);
12675 memset(pipe_config, 0, sizeof(*pipe_config));
12676 pipe_config->base.crtc = crtc;
12677 pipe_config->base.state = old_state;
8af6cf88 12678
4d20cd86
ML
12679 DRM_DEBUG_KMS("[CRTC:%d]\n",
12680 crtc->base.id);
8af6cf88 12681
4d20cd86
ML
12682 active = dev_priv->display.get_pipe_config(intel_crtc,
12683 pipe_config);
d62cf62a 12684
b6b5d049 12685 /* hw state is inconsistent with the pipe quirk */
4d20cd86
ML
12686 if ((intel_crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
12687 (intel_crtc->pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
12688 active = crtc->state->active;
6c49f241 12689
4d20cd86 12690 I915_STATE_WARN(crtc->state->active != active,
0e8ffe1b 12691 "crtc active state doesn't match with hw state "
4d20cd86 12692 "(expected %i, found %i)\n", crtc->state->active, active);
0e8ffe1b 12693
4d20cd86 12694 I915_STATE_WARN(intel_crtc->active != crtc->state->active,
53d9f4e9 12695 "transitional active state does not match atomic hw state "
4d20cd86
ML
12696 "(expected %i, found %i)\n", crtc->state->active, intel_crtc->active);
12697
12698 for_each_encoder_on_crtc(dev, crtc, encoder) {
12699 enum pipe pipe;
12700
12701 active = encoder->get_hw_state(encoder, &pipe);
12702 I915_STATE_WARN(active != crtc->state->active,
12703 "[ENCODER:%i] active %i with crtc active %i\n",
12704 encoder->base.base.id, active, crtc->state->active);
12705
12706 I915_STATE_WARN(active && intel_crtc->pipe != pipe,
12707 "Encoder connected to wrong pipe %c\n",
12708 pipe_name(pipe));
12709
12710 if (active)
12711 encoder->get_config(encoder, pipe_config);
12712 }
53d9f4e9 12713
4d20cd86 12714 if (!crtc->state->active)
cfb23ed6
ML
12715 continue;
12716
4d20cd86
ML
12717 sw_config = to_intel_crtc_state(crtc->state);
12718 if (!intel_pipe_config_compare(dev, sw_config,
12719 pipe_config, false)) {
e2c719b7 12720 I915_STATE_WARN(1, "pipe state doesn't match!\n");
4d20cd86 12721 intel_dump_pipe_config(intel_crtc, pipe_config,
c0b03411 12722 "[hw state]");
4d20cd86 12723 intel_dump_pipe_config(intel_crtc, sw_config,
c0b03411
DV
12724 "[sw state]");
12725 }
8af6cf88
DV
12726 }
12727}
12728
91d1b4bd
DV
12729static void
12730check_shared_dpll_state(struct drm_device *dev)
12731{
fbee40df 12732 struct drm_i915_private *dev_priv = dev->dev_private;
91d1b4bd
DV
12733 struct intel_crtc *crtc;
12734 struct intel_dpll_hw_state dpll_hw_state;
12735 int i;
5358901f
DV
12736
12737 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
12738 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
12739 int enabled_crtcs = 0, active_crtcs = 0;
12740 bool active;
12741
12742 memset(&dpll_hw_state, 0, sizeof(dpll_hw_state));
12743
12744 DRM_DEBUG_KMS("%s\n", pll->name);
12745
12746 active = pll->get_hw_state(dev_priv, pll, &dpll_hw_state);
12747
e2c719b7 12748 I915_STATE_WARN(pll->active > hweight32(pll->config.crtc_mask),
5358901f 12749 "more active pll users than references: %i vs %i\n",
3e369b76 12750 pll->active, hweight32(pll->config.crtc_mask));
e2c719b7 12751 I915_STATE_WARN(pll->active && !pll->on,
5358901f 12752 "pll in active use but not on in sw tracking\n");
e2c719b7 12753 I915_STATE_WARN(pll->on && !pll->active,
35c95375 12754 "pll in on but not on in use in sw tracking\n");
e2c719b7 12755 I915_STATE_WARN(pll->on != active,
5358901f
DV
12756 "pll on state mismatch (expected %i, found %i)\n",
12757 pll->on, active);
12758
d3fcc808 12759 for_each_intel_crtc(dev, crtc) {
83d65738 12760 if (crtc->base.state->enable && intel_crtc_to_shared_dpll(crtc) == pll)
5358901f
DV
12761 enabled_crtcs++;
12762 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll)
12763 active_crtcs++;
12764 }
e2c719b7 12765 I915_STATE_WARN(pll->active != active_crtcs,
5358901f
DV
12766 "pll active crtcs mismatch (expected %i, found %i)\n",
12767 pll->active, active_crtcs);
e2c719b7 12768 I915_STATE_WARN(hweight32(pll->config.crtc_mask) != enabled_crtcs,
5358901f 12769 "pll enabled crtcs mismatch (expected %i, found %i)\n",
3e369b76 12770 hweight32(pll->config.crtc_mask), enabled_crtcs);
66e985c0 12771
e2c719b7 12772 I915_STATE_WARN(pll->on && memcmp(&pll->config.hw_state, &dpll_hw_state,
66e985c0
DV
12773 sizeof(dpll_hw_state)),
12774 "pll hw state mismatch\n");
5358901f 12775 }
8af6cf88
DV
12776}
12777
ee165b1a
ML
12778static void
12779intel_modeset_check_state(struct drm_device *dev,
12780 struct drm_atomic_state *old_state)
91d1b4bd 12781{
08db6652 12782 check_wm_state(dev);
35dd3c64 12783 check_connector_state(dev, old_state);
91d1b4bd 12784 check_encoder_state(dev);
4d20cd86 12785 check_crtc_state(dev, old_state);
91d1b4bd
DV
12786 check_shared_dpll_state(dev);
12787}
12788
5cec258b 12789void ironlake_check_encoder_dotclock(const struct intel_crtc_state *pipe_config,
18442d08
VS
12790 int dotclock)
12791{
12792 /*
12793 * FDI already provided one idea for the dotclock.
12794 * Yell if the encoder disagrees.
12795 */
2d112de7 12796 WARN(!intel_fuzzy_clock_check(pipe_config->base.adjusted_mode.crtc_clock, dotclock),
18442d08 12797 "FDI dotclock and encoder dotclock mismatch, fdi: %i, encoder: %i\n",
2d112de7 12798 pipe_config->base.adjusted_mode.crtc_clock, dotclock);
18442d08
VS
12799}
12800
80715b2f
VS
12801static void update_scanline_offset(struct intel_crtc *crtc)
12802{
12803 struct drm_device *dev = crtc->base.dev;
12804
12805 /*
12806 * The scanline counter increments at the leading edge of hsync.
12807 *
12808 * On most platforms it starts counting from vtotal-1 on the
12809 * first active line. That means the scanline counter value is
12810 * always one less than what we would expect. Ie. just after
12811 * start of vblank, which also occurs at start of hsync (on the
12812 * last active line), the scanline counter will read vblank_start-1.
12813 *
12814 * On gen2 the scanline counter starts counting from 1 instead
12815 * of vtotal-1, so we have to subtract one (or rather add vtotal-1
12816 * to keep the value positive), instead of adding one.
12817 *
12818 * On HSW+ the behaviour of the scanline counter depends on the output
12819 * type. For DP ports it behaves like most other platforms, but on HDMI
12820 * there's an extra 1 line difference. So we need to add two instead of
12821 * one to the value.
12822 */
12823 if (IS_GEN2(dev)) {
6e3c9717 12824 const struct drm_display_mode *mode = &crtc->config->base.adjusted_mode;
80715b2f
VS
12825 int vtotal;
12826
12827 vtotal = mode->crtc_vtotal;
12828 if (mode->flags & DRM_MODE_FLAG_INTERLACE)
12829 vtotal /= 2;
12830
12831 crtc->scanline_offset = vtotal - 1;
12832 } else if (HAS_DDI(dev) &&
409ee761 12833 intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI)) {
80715b2f
VS
12834 crtc->scanline_offset = 2;
12835 } else
12836 crtc->scanline_offset = 1;
12837}
12838
ad421372 12839static void intel_modeset_clear_plls(struct drm_atomic_state *state)
ed6739ef 12840{
225da59b 12841 struct drm_device *dev = state->dev;
ed6739ef 12842 struct drm_i915_private *dev_priv = to_i915(dev);
ad421372 12843 struct intel_shared_dpll_config *shared_dpll = NULL;
ed6739ef 12844 struct intel_crtc *intel_crtc;
0a9ab303
ACO
12845 struct intel_crtc_state *intel_crtc_state;
12846 struct drm_crtc *crtc;
12847 struct drm_crtc_state *crtc_state;
0a9ab303 12848 int i;
ed6739ef
ACO
12849
12850 if (!dev_priv->display.crtc_compute_clock)
ad421372 12851 return;
ed6739ef 12852
0a9ab303 12853 for_each_crtc_in_state(state, crtc, crtc_state, i) {
ad421372
ML
12854 int dpll;
12855
0a9ab303 12856 intel_crtc = to_intel_crtc(crtc);
4978cc93 12857 intel_crtc_state = to_intel_crtc_state(crtc_state);
ad421372 12858 dpll = intel_crtc_state->shared_dpll;
0a9ab303 12859
ad421372 12860 if (!needs_modeset(crtc_state) || dpll == DPLL_ID_PRIVATE)
225da59b
ACO
12861 continue;
12862
ad421372 12863 intel_crtc_state->shared_dpll = DPLL_ID_PRIVATE;
0a9ab303 12864
ad421372
ML
12865 if (!shared_dpll)
12866 shared_dpll = intel_atomic_get_shared_dpll_state(state);
ed6739ef 12867
ad421372
ML
12868 shared_dpll[dpll].crtc_mask &= ~(1 << intel_crtc->pipe);
12869 }
ed6739ef
ACO
12870}
12871
99d736a2
ML
12872/*
12873 * This implements the workaround described in the "notes" section of the mode
12874 * set sequence documentation. When going from no pipes or single pipe to
12875 * multiple pipes, and planes are enabled after the pipe, we need to wait at
12876 * least 2 vblanks on the first pipe before enabling planes on the second pipe.
12877 */
12878static int haswell_mode_set_planes_workaround(struct drm_atomic_state *state)
12879{
12880 struct drm_crtc_state *crtc_state;
12881 struct intel_crtc *intel_crtc;
12882 struct drm_crtc *crtc;
12883 struct intel_crtc_state *first_crtc_state = NULL;
12884 struct intel_crtc_state *other_crtc_state = NULL;
12885 enum pipe first_pipe = INVALID_PIPE, enabled_pipe = INVALID_PIPE;
12886 int i;
12887
12888 /* look at all crtc's that are going to be enabled in during modeset */
12889 for_each_crtc_in_state(state, crtc, crtc_state, i) {
12890 intel_crtc = to_intel_crtc(crtc);
12891
12892 if (!crtc_state->active || !needs_modeset(crtc_state))
12893 continue;
12894
12895 if (first_crtc_state) {
12896 other_crtc_state = to_intel_crtc_state(crtc_state);
12897 break;
12898 } else {
12899 first_crtc_state = to_intel_crtc_state(crtc_state);
12900 first_pipe = intel_crtc->pipe;
12901 }
12902 }
12903
12904 /* No workaround needed? */
12905 if (!first_crtc_state)
12906 return 0;
12907
12908 /* w/a possibly needed, check how many crtc's are already enabled. */
12909 for_each_intel_crtc(state->dev, intel_crtc) {
12910 struct intel_crtc_state *pipe_config;
12911
12912 pipe_config = intel_atomic_get_crtc_state(state, intel_crtc);
12913 if (IS_ERR(pipe_config))
12914 return PTR_ERR(pipe_config);
12915
12916 pipe_config->hsw_workaround_pipe = INVALID_PIPE;
12917
12918 if (!pipe_config->base.active ||
12919 needs_modeset(&pipe_config->base))
12920 continue;
12921
12922 /* 2 or more enabled crtcs means no need for w/a */
12923 if (enabled_pipe != INVALID_PIPE)
12924 return 0;
12925
12926 enabled_pipe = intel_crtc->pipe;
12927 }
12928
12929 if (enabled_pipe != INVALID_PIPE)
12930 first_crtc_state->hsw_workaround_pipe = enabled_pipe;
12931 else if (other_crtc_state)
12932 other_crtc_state->hsw_workaround_pipe = first_pipe;
12933
12934 return 0;
12935}
12936
27c329ed
ML
12937static int intel_modeset_all_pipes(struct drm_atomic_state *state)
12938{
12939 struct drm_crtc *crtc;
12940 struct drm_crtc_state *crtc_state;
12941 int ret = 0;
12942
12943 /* add all active pipes to the state */
12944 for_each_crtc(state->dev, crtc) {
12945 crtc_state = drm_atomic_get_crtc_state(state, crtc);
12946 if (IS_ERR(crtc_state))
12947 return PTR_ERR(crtc_state);
12948
12949 if (!crtc_state->active || needs_modeset(crtc_state))
12950 continue;
12951
12952 crtc_state->mode_changed = true;
12953
12954 ret = drm_atomic_add_affected_connectors(state, crtc);
12955 if (ret)
12956 break;
12957
12958 ret = drm_atomic_add_affected_planes(state, crtc);
12959 if (ret)
12960 break;
12961 }
12962
12963 return ret;
12964}
12965
c347a676 12966static int intel_modeset_checks(struct drm_atomic_state *state)
054518dd
ACO
12967{
12968 struct drm_device *dev = state->dev;
27c329ed 12969 struct drm_i915_private *dev_priv = dev->dev_private;
054518dd
ACO
12970 int ret;
12971
b359283a
ML
12972 if (!check_digital_port_conflicts(state)) {
12973 DRM_DEBUG_KMS("rejecting conflicting digital port configuration\n");
12974 return -EINVAL;
12975 }
12976
054518dd
ACO
12977 /*
12978 * See if the config requires any additional preparation, e.g.
12979 * to adjust global state with pipes off. We need to do this
12980 * here so we can get the modeset_pipe updated config for the new
12981 * mode set on this crtc. For other crtcs we need to use the
12982 * adjusted_mode bits in the crtc directly.
12983 */
27c329ed
ML
12984 if (dev_priv->display.modeset_calc_cdclk) {
12985 unsigned int cdclk;
b432e5cf 12986
27c329ed
ML
12987 ret = dev_priv->display.modeset_calc_cdclk(state);
12988
12989 cdclk = to_intel_atomic_state(state)->cdclk;
12990 if (!ret && cdclk != dev_priv->cdclk_freq)
12991 ret = intel_modeset_all_pipes(state);
12992
12993 if (ret < 0)
054518dd 12994 return ret;
27c329ed
ML
12995 } else
12996 to_intel_atomic_state(state)->cdclk = dev_priv->cdclk_freq;
054518dd 12997
ad421372 12998 intel_modeset_clear_plls(state);
054518dd 12999
99d736a2 13000 if (IS_HASWELL(dev))
ad421372 13001 return haswell_mode_set_planes_workaround(state);
99d736a2 13002
ad421372 13003 return 0;
c347a676
ACO
13004}
13005
74c090b1
ML
13006/**
13007 * intel_atomic_check - validate state object
13008 * @dev: drm device
13009 * @state: state to validate
13010 */
13011static int intel_atomic_check(struct drm_device *dev,
13012 struct drm_atomic_state *state)
c347a676
ACO
13013{
13014 struct drm_crtc *crtc;
13015 struct drm_crtc_state *crtc_state;
13016 int ret, i;
61333b60 13017 bool any_ms = false;
c347a676 13018
74c090b1 13019 ret = drm_atomic_helper_check_modeset(dev, state);
054518dd
ACO
13020 if (ret)
13021 return ret;
13022
c347a676 13023 for_each_crtc_in_state(state, crtc, crtc_state, i) {
cfb23ed6
ML
13024 struct intel_crtc_state *pipe_config =
13025 to_intel_crtc_state(crtc_state);
1ed51de9
DV
13026
13027 /* Catch I915_MODE_FLAG_INHERITED */
13028 if (crtc_state->mode.private_flags != crtc->state->mode.private_flags)
13029 crtc_state->mode_changed = true;
cfb23ed6 13030
61333b60
ML
13031 if (!crtc_state->enable) {
13032 if (needs_modeset(crtc_state))
13033 any_ms = true;
c347a676 13034 continue;
61333b60 13035 }
c347a676 13036
26495481 13037 if (!needs_modeset(crtc_state))
cfb23ed6
ML
13038 continue;
13039
26495481
DV
13040 /* FIXME: For only active_changed we shouldn't need to do any
13041 * state recomputation at all. */
13042
1ed51de9
DV
13043 ret = drm_atomic_add_affected_connectors(state, crtc);
13044 if (ret)
13045 return ret;
b359283a 13046
cfb23ed6 13047 ret = intel_modeset_pipe_config(crtc, pipe_config);
c347a676
ACO
13048 if (ret)
13049 return ret;
13050
6764e9f8 13051 if (intel_pipe_config_compare(state->dev,
cfb23ed6 13052 to_intel_crtc_state(crtc->state),
1ed51de9 13053 pipe_config, true)) {
26495481 13054 crtc_state->mode_changed = false;
bfd16b2a 13055 to_intel_crtc_state(crtc_state)->update_pipe = true;
26495481
DV
13056 }
13057
13058 if (needs_modeset(crtc_state)) {
13059 any_ms = true;
cfb23ed6
ML
13060
13061 ret = drm_atomic_add_affected_planes(state, crtc);
13062 if (ret)
13063 return ret;
13064 }
61333b60 13065
26495481
DV
13066 intel_dump_pipe_config(to_intel_crtc(crtc), pipe_config,
13067 needs_modeset(crtc_state) ?
13068 "[modeset]" : "[fastset]");
c347a676
ACO
13069 }
13070
61333b60
ML
13071 if (any_ms) {
13072 ret = intel_modeset_checks(state);
13073
13074 if (ret)
13075 return ret;
27c329ed
ML
13076 } else
13077 to_intel_atomic_state(state)->cdclk =
13078 to_i915(state->dev)->cdclk_freq;
c347a676
ACO
13079
13080 return drm_atomic_helper_check_planes(state->dev, state);
054518dd
ACO
13081}
13082
74c090b1
ML
13083/**
13084 * intel_atomic_commit - commit validated state object
13085 * @dev: DRM device
13086 * @state: the top-level driver state object
13087 * @async: asynchronous commit
13088 *
13089 * This function commits a top-level state object that has been validated
13090 * with drm_atomic_helper_check().
13091 *
13092 * FIXME: Atomic modeset support for i915 is not yet complete. At the moment
13093 * we can only handle plane-related operations and do not yet support
13094 * asynchronous commit.
13095 *
13096 * RETURNS
13097 * Zero for success or -errno.
13098 */
13099static int intel_atomic_commit(struct drm_device *dev,
13100 struct drm_atomic_state *state,
13101 bool async)
a6778b3c 13102{
fbee40df 13103 struct drm_i915_private *dev_priv = dev->dev_private;
0a9ab303
ACO
13104 struct drm_crtc *crtc;
13105 struct drm_crtc_state *crtc_state;
c0c36b94 13106 int ret = 0;
0a9ab303 13107 int i;
61333b60 13108 bool any_ms = false;
a6778b3c 13109
74c090b1
ML
13110 if (async) {
13111 DRM_DEBUG_KMS("i915 does not yet support async commit\n");
13112 return -EINVAL;
13113 }
13114
d4afb8cc
ACO
13115 ret = drm_atomic_helper_prepare_planes(dev, state);
13116 if (ret)
13117 return ret;
13118
1c5e19f8
ML
13119 drm_atomic_helper_swap_state(dev, state);
13120
0a9ab303 13121 for_each_crtc_in_state(state, crtc, crtc_state, i) {
a539205a
ML
13122 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
13123
61333b60
ML
13124 if (!needs_modeset(crtc->state))
13125 continue;
13126
13127 any_ms = true;
a539205a 13128 intel_pre_plane_update(intel_crtc);
460da916 13129
a539205a
ML
13130 if (crtc_state->active) {
13131 intel_crtc_disable_planes(crtc, crtc_state->plane_mask);
13132 dev_priv->display.crtc_disable(crtc);
eddfcbcd
ML
13133 intel_crtc->active = false;
13134 intel_disable_shared_dpll(intel_crtc);
a539205a 13135 }
b8cecdf5 13136 }
7758a113 13137
ea9d758d
DV
13138 /* Only after disabling all output pipelines that will be changed can we
13139 * update the the output configuration. */
4740b0f2 13140 intel_modeset_update_crtc_state(state);
f6e5b160 13141
4740b0f2
ML
13142 if (any_ms) {
13143 intel_shared_dpll_commit(state);
13144
13145 drm_atomic_helper_update_legacy_modeset_state(state->dev, state);
61333b60 13146 modeset_update_crtc_power_domains(state);
4740b0f2 13147 }
47fab737 13148
a6778b3c 13149 /* Now enable the clocks, plane, pipe, and connectors that we set up. */
0a9ab303 13150 for_each_crtc_in_state(state, crtc, crtc_state, i) {
f6ac4b2a
ML
13151 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
13152 bool modeset = needs_modeset(crtc->state);
bfd16b2a
ML
13153 bool update_pipe = !modeset &&
13154 to_intel_crtc_state(crtc->state)->update_pipe;
13155 unsigned long put_domains = 0;
f6ac4b2a
ML
13156
13157 if (modeset && crtc->state->active) {
a539205a
ML
13158 update_scanline_offset(to_intel_crtc(crtc));
13159 dev_priv->display.crtc_enable(crtc);
13160 }
80715b2f 13161
bfd16b2a
ML
13162 if (update_pipe) {
13163 put_domains = modeset_get_crtc_power_domains(crtc);
13164
13165 /* make sure intel_modeset_check_state runs */
13166 any_ms = true;
13167 }
13168
f6ac4b2a
ML
13169 if (!modeset)
13170 intel_pre_plane_update(intel_crtc);
13171
a539205a 13172 drm_atomic_helper_commit_planes_on_crtc(crtc_state);
bfd16b2a
ML
13173
13174 if (put_domains)
13175 modeset_put_power_domains(dev_priv, put_domains);
13176
f6ac4b2a 13177 intel_post_plane_update(intel_crtc);
80715b2f 13178 }
a6778b3c 13179
a6778b3c 13180 /* FIXME: add subpixel order */
83a57153 13181
74c090b1 13182 drm_atomic_helper_wait_for_vblanks(dev, state);
d4afb8cc 13183 drm_atomic_helper_cleanup_planes(dev, state);
2bfb4627 13184
74c090b1 13185 if (any_ms)
ee165b1a
ML
13186 intel_modeset_check_state(dev, state);
13187
13188 drm_atomic_state_free(state);
f30da187 13189
74c090b1 13190 return 0;
7f27126e
JB
13191}
13192
c0c36b94
CW
13193void intel_crtc_restore_mode(struct drm_crtc *crtc)
13194{
83a57153
ACO
13195 struct drm_device *dev = crtc->dev;
13196 struct drm_atomic_state *state;
e694eb02 13197 struct drm_crtc_state *crtc_state;
2bfb4627 13198 int ret;
83a57153
ACO
13199
13200 state = drm_atomic_state_alloc(dev);
13201 if (!state) {
e694eb02 13202 DRM_DEBUG_KMS("[CRTC:%d] crtc restore failed, out of memory",
83a57153
ACO
13203 crtc->base.id);
13204 return;
13205 }
13206
e694eb02 13207 state->acquire_ctx = drm_modeset_legacy_acquire_ctx(crtc);
83a57153 13208
e694eb02
ML
13209retry:
13210 crtc_state = drm_atomic_get_crtc_state(state, crtc);
13211 ret = PTR_ERR_OR_ZERO(crtc_state);
13212 if (!ret) {
13213 if (!crtc_state->active)
13214 goto out;
83a57153 13215
e694eb02 13216 crtc_state->mode_changed = true;
74c090b1 13217 ret = drm_atomic_commit(state);
83a57153
ACO
13218 }
13219
e694eb02
ML
13220 if (ret == -EDEADLK) {
13221 drm_atomic_state_clear(state);
13222 drm_modeset_backoff(state->acquire_ctx);
13223 goto retry;
4ed9fb37 13224 }
4be07317 13225
2bfb4627 13226 if (ret)
e694eb02 13227out:
2bfb4627 13228 drm_atomic_state_free(state);
c0c36b94
CW
13229}
13230
25c5b266
DV
13231#undef for_each_intel_crtc_masked
13232
f6e5b160 13233static const struct drm_crtc_funcs intel_crtc_funcs = {
f6e5b160 13234 .gamma_set = intel_crtc_gamma_set,
74c090b1 13235 .set_config = drm_atomic_helper_set_config,
f6e5b160
CW
13236 .destroy = intel_crtc_destroy,
13237 .page_flip = intel_crtc_page_flip,
1356837e
MR
13238 .atomic_duplicate_state = intel_crtc_duplicate_state,
13239 .atomic_destroy_state = intel_crtc_destroy_state,
f6e5b160
CW
13240};
13241
5358901f
DV
13242static bool ibx_pch_dpll_get_hw_state(struct drm_i915_private *dev_priv,
13243 struct intel_shared_dpll *pll,
13244 struct intel_dpll_hw_state *hw_state)
ee7b9f93 13245{
5358901f 13246 uint32_t val;
ee7b9f93 13247
f458ebbc 13248 if (!intel_display_power_is_enabled(dev_priv, POWER_DOMAIN_PLLS))
bd2bb1b9
PZ
13249 return false;
13250
5358901f 13251 val = I915_READ(PCH_DPLL(pll->id));
66e985c0
DV
13252 hw_state->dpll = val;
13253 hw_state->fp0 = I915_READ(PCH_FP0(pll->id));
13254 hw_state->fp1 = I915_READ(PCH_FP1(pll->id));
5358901f
DV
13255
13256 return val & DPLL_VCO_ENABLE;
13257}
13258
15bdd4cf
DV
13259static void ibx_pch_dpll_mode_set(struct drm_i915_private *dev_priv,
13260 struct intel_shared_dpll *pll)
13261{
3e369b76
ACO
13262 I915_WRITE(PCH_FP0(pll->id), pll->config.hw_state.fp0);
13263 I915_WRITE(PCH_FP1(pll->id), pll->config.hw_state.fp1);
15bdd4cf
DV
13264}
13265
e7b903d2
DV
13266static void ibx_pch_dpll_enable(struct drm_i915_private *dev_priv,
13267 struct intel_shared_dpll *pll)
13268{
e7b903d2 13269 /* PCH refclock must be enabled first */
89eff4be 13270 ibx_assert_pch_refclk_enabled(dev_priv);
e7b903d2 13271
3e369b76 13272 I915_WRITE(PCH_DPLL(pll->id), pll->config.hw_state.dpll);
15bdd4cf
DV
13273
13274 /* Wait for the clocks to stabilize. */
13275 POSTING_READ(PCH_DPLL(pll->id));
13276 udelay(150);
13277
13278 /* The pixel multiplier can only be updated once the
13279 * DPLL is enabled and the clocks are stable.
13280 *
13281 * So write it again.
13282 */
3e369b76 13283 I915_WRITE(PCH_DPLL(pll->id), pll->config.hw_state.dpll);
15bdd4cf 13284 POSTING_READ(PCH_DPLL(pll->id));
e7b903d2
DV
13285 udelay(200);
13286}
13287
13288static void ibx_pch_dpll_disable(struct drm_i915_private *dev_priv,
13289 struct intel_shared_dpll *pll)
13290{
13291 struct drm_device *dev = dev_priv->dev;
13292 struct intel_crtc *crtc;
e7b903d2
DV
13293
13294 /* Make sure no transcoder isn't still depending on us. */
d3fcc808 13295 for_each_intel_crtc(dev, crtc) {
e7b903d2
DV
13296 if (intel_crtc_to_shared_dpll(crtc) == pll)
13297 assert_pch_transcoder_disabled(dev_priv, crtc->pipe);
ee7b9f93
JB
13298 }
13299
15bdd4cf
DV
13300 I915_WRITE(PCH_DPLL(pll->id), 0);
13301 POSTING_READ(PCH_DPLL(pll->id));
e7b903d2
DV
13302 udelay(200);
13303}
13304
46edb027
DV
13305static char *ibx_pch_dpll_names[] = {
13306 "PCH DPLL A",
13307 "PCH DPLL B",
13308};
13309
7c74ade1 13310static void ibx_pch_dpll_init(struct drm_device *dev)
ee7b9f93 13311{
e7b903d2 13312 struct drm_i915_private *dev_priv = dev->dev_private;
ee7b9f93
JB
13313 int i;
13314
7c74ade1 13315 dev_priv->num_shared_dpll = 2;
ee7b9f93 13316
e72f9fbf 13317 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
46edb027
DV
13318 dev_priv->shared_dplls[i].id = i;
13319 dev_priv->shared_dplls[i].name = ibx_pch_dpll_names[i];
15bdd4cf 13320 dev_priv->shared_dplls[i].mode_set = ibx_pch_dpll_mode_set;
e7b903d2
DV
13321 dev_priv->shared_dplls[i].enable = ibx_pch_dpll_enable;
13322 dev_priv->shared_dplls[i].disable = ibx_pch_dpll_disable;
5358901f
DV
13323 dev_priv->shared_dplls[i].get_hw_state =
13324 ibx_pch_dpll_get_hw_state;
ee7b9f93
JB
13325 }
13326}
13327
7c74ade1
DV
13328static void intel_shared_dpll_init(struct drm_device *dev)
13329{
e7b903d2 13330 struct drm_i915_private *dev_priv = dev->dev_private;
7c74ade1 13331
b6283055
VS
13332 intel_update_cdclk(dev);
13333
9cd86933
DV
13334 if (HAS_DDI(dev))
13335 intel_ddi_pll_init(dev);
13336 else if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
7c74ade1
DV
13337 ibx_pch_dpll_init(dev);
13338 else
13339 dev_priv->num_shared_dpll = 0;
13340
13341 BUG_ON(dev_priv->num_shared_dpll > I915_NUM_PLLS);
7c74ade1
DV
13342}
13343
6beb8c23
MR
13344/**
13345 * intel_prepare_plane_fb - Prepare fb for usage on plane
13346 * @plane: drm plane to prepare for
13347 * @fb: framebuffer to prepare for presentation
13348 *
13349 * Prepares a framebuffer for usage on a display plane. Generally this
13350 * involves pinning the underlying object and updating the frontbuffer tracking
13351 * bits. Some older platforms need special physical address handling for
13352 * cursor planes.
13353 *
13354 * Returns 0 on success, negative error code on failure.
13355 */
13356int
13357intel_prepare_plane_fb(struct drm_plane *plane,
d136dfee 13358 const struct drm_plane_state *new_state)
465c120c
MR
13359{
13360 struct drm_device *dev = plane->dev;
844f9111 13361 struct drm_framebuffer *fb = new_state->fb;
6beb8c23 13362 struct intel_plane *intel_plane = to_intel_plane(plane);
6beb8c23
MR
13363 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
13364 struct drm_i915_gem_object *old_obj = intel_fb_obj(plane->fb);
6beb8c23 13365 int ret = 0;
465c120c 13366
ea2c67bb 13367 if (!obj)
465c120c
MR
13368 return 0;
13369
6beb8c23 13370 mutex_lock(&dev->struct_mutex);
465c120c 13371
6beb8c23
MR
13372 if (plane->type == DRM_PLANE_TYPE_CURSOR &&
13373 INTEL_INFO(dev)->cursor_needs_physical) {
13374 int align = IS_I830(dev) ? 16 * 1024 : 256;
13375 ret = i915_gem_object_attach_phys(obj, align);
13376 if (ret)
13377 DRM_DEBUG_KMS("failed to attach phys object\n");
13378 } else {
91af127f 13379 ret = intel_pin_and_fence_fb_obj(plane, fb, new_state, NULL, NULL);
6beb8c23 13380 }
465c120c 13381
6beb8c23 13382 if (ret == 0)
a9ff8714 13383 i915_gem_track_fb(old_obj, obj, intel_plane->frontbuffer_bit);
fdd508a6 13384
4c34574f 13385 mutex_unlock(&dev->struct_mutex);
465c120c 13386
6beb8c23
MR
13387 return ret;
13388}
13389
38f3ce3a
MR
13390/**
13391 * intel_cleanup_plane_fb - Cleans up an fb after plane use
13392 * @plane: drm plane to clean up for
13393 * @fb: old framebuffer that was on plane
13394 *
13395 * Cleans up a framebuffer that has just been removed from a plane.
13396 */
13397void
13398intel_cleanup_plane_fb(struct drm_plane *plane,
d136dfee 13399 const struct drm_plane_state *old_state)
38f3ce3a
MR
13400{
13401 struct drm_device *dev = plane->dev;
844f9111 13402 struct drm_i915_gem_object *obj = intel_fb_obj(old_state->fb);
38f3ce3a 13403
844f9111 13404 if (!obj)
38f3ce3a
MR
13405 return;
13406
13407 if (plane->type != DRM_PLANE_TYPE_CURSOR ||
13408 !INTEL_INFO(dev)->cursor_needs_physical) {
13409 mutex_lock(&dev->struct_mutex);
844f9111 13410 intel_unpin_fb_obj(old_state->fb, old_state);
38f3ce3a
MR
13411 mutex_unlock(&dev->struct_mutex);
13412 }
465c120c
MR
13413}
13414
6156a456
CK
13415int
13416skl_max_scale(struct intel_crtc *intel_crtc, struct intel_crtc_state *crtc_state)
13417{
13418 int max_scale;
13419 struct drm_device *dev;
13420 struct drm_i915_private *dev_priv;
13421 int crtc_clock, cdclk;
13422
13423 if (!intel_crtc || !crtc_state)
13424 return DRM_PLANE_HELPER_NO_SCALING;
13425
13426 dev = intel_crtc->base.dev;
13427 dev_priv = dev->dev_private;
13428 crtc_clock = crtc_state->base.adjusted_mode.crtc_clock;
27c329ed 13429 cdclk = to_intel_atomic_state(crtc_state->base.state)->cdclk;
6156a456
CK
13430
13431 if (!crtc_clock || !cdclk)
13432 return DRM_PLANE_HELPER_NO_SCALING;
13433
13434 /*
13435 * skl max scale is lower of:
13436 * close to 3 but not 3, -1 is for that purpose
13437 * or
13438 * cdclk/crtc_clock
13439 */
13440 max_scale = min((1 << 16) * 3 - 1, (1 << 8) * ((cdclk << 8) / crtc_clock));
13441
13442 return max_scale;
13443}
13444
465c120c 13445static int
3c692a41 13446intel_check_primary_plane(struct drm_plane *plane,
061e4b8d 13447 struct intel_crtc_state *crtc_state,
3c692a41
GP
13448 struct intel_plane_state *state)
13449{
2b875c22
MR
13450 struct drm_crtc *crtc = state->base.crtc;
13451 struct drm_framebuffer *fb = state->base.fb;
6156a456 13452 int min_scale = DRM_PLANE_HELPER_NO_SCALING;
061e4b8d
ML
13453 int max_scale = DRM_PLANE_HELPER_NO_SCALING;
13454 bool can_position = false;
465c120c 13455
061e4b8d
ML
13456 /* use scaler when colorkey is not required */
13457 if (INTEL_INFO(plane->dev)->gen >= 9 &&
818ed961 13458 state->ckey.flags == I915_SET_COLORKEY_NONE) {
061e4b8d
ML
13459 min_scale = 1;
13460 max_scale = skl_max_scale(to_intel_crtc(crtc), crtc_state);
d8106366 13461 can_position = true;
6156a456 13462 }
d8106366 13463
061e4b8d
ML
13464 return drm_plane_helper_check_update(plane, crtc, fb, &state->src,
13465 &state->dst, &state->clip,
da20eabd
ML
13466 min_scale, max_scale,
13467 can_position, true,
13468 &state->visible);
14af293f
GP
13469}
13470
13471static void
13472intel_commit_primary_plane(struct drm_plane *plane,
13473 struct intel_plane_state *state)
13474{
2b875c22
MR
13475 struct drm_crtc *crtc = state->base.crtc;
13476 struct drm_framebuffer *fb = state->base.fb;
13477 struct drm_device *dev = plane->dev;
14af293f 13478 struct drm_i915_private *dev_priv = dev->dev_private;
ea2c67bb 13479 struct intel_crtc *intel_crtc;
14af293f
GP
13480 struct drm_rect *src = &state->src;
13481
ea2c67bb
MR
13482 crtc = crtc ? crtc : plane->crtc;
13483 intel_crtc = to_intel_crtc(crtc);
cf4c7c12
MR
13484
13485 plane->fb = fb;
9dc806fc
MR
13486 crtc->x = src->x1 >> 16;
13487 crtc->y = src->y1 >> 16;
ccc759dc 13488
a539205a 13489 if (!crtc->state->active)
302d19ac 13490 return;
465c120c 13491
d4b08630
ML
13492 dev_priv->display.update_primary_plane(crtc, fb,
13493 state->src.x1 >> 16,
13494 state->src.y1 >> 16);
465c120c
MR
13495}
13496
a8ad0d8e
ML
13497static void
13498intel_disable_primary_plane(struct drm_plane *plane,
7fabf5ef 13499 struct drm_crtc *crtc)
a8ad0d8e
ML
13500{
13501 struct drm_device *dev = plane->dev;
13502 struct drm_i915_private *dev_priv = dev->dev_private;
13503
a8ad0d8e
ML
13504 dev_priv->display.update_primary_plane(crtc, NULL, 0, 0);
13505}
13506
613d2b27
ML
13507static void intel_begin_crtc_commit(struct drm_crtc *crtc,
13508 struct drm_crtc_state *old_crtc_state)
3c692a41 13509{
32b7eeec 13510 struct drm_device *dev = crtc->dev;
3c692a41 13511 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
bfd16b2a
ML
13512 struct intel_crtc_state *old_intel_state =
13513 to_intel_crtc_state(old_crtc_state);
13514 bool modeset = needs_modeset(crtc->state);
3c692a41 13515
f015c551 13516 if (intel_crtc->atomic.update_wm_pre)
32b7eeec 13517 intel_update_watermarks(crtc);
3c692a41 13518
c34c9ee4 13519 /* Perform vblank evasion around commit operation */
a539205a 13520 if (crtc->state->active)
34e0adbb 13521 intel_pipe_update_start(intel_crtc);
0583236e 13522
bfd16b2a
ML
13523 if (modeset)
13524 return;
13525
13526 if (to_intel_crtc_state(crtc->state)->update_pipe)
13527 intel_update_pipe_config(intel_crtc, old_intel_state);
13528 else if (INTEL_INFO(dev)->gen >= 9)
0583236e 13529 skl_detach_scalers(intel_crtc);
32b7eeec
MR
13530}
13531
613d2b27
ML
13532static void intel_finish_crtc_commit(struct drm_crtc *crtc,
13533 struct drm_crtc_state *old_crtc_state)
32b7eeec 13534{
32b7eeec 13535 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
32b7eeec 13536
8f539a83 13537 if (crtc->state->active)
34e0adbb 13538 intel_pipe_update_end(intel_crtc);
3c692a41
GP
13539}
13540
cf4c7c12 13541/**
4a3b8769
MR
13542 * intel_plane_destroy - destroy a plane
13543 * @plane: plane to destroy
cf4c7c12 13544 *
4a3b8769
MR
13545 * Common destruction function for all types of planes (primary, cursor,
13546 * sprite).
cf4c7c12 13547 */
4a3b8769 13548void intel_plane_destroy(struct drm_plane *plane)
465c120c
MR
13549{
13550 struct intel_plane *intel_plane = to_intel_plane(plane);
13551 drm_plane_cleanup(plane);
13552 kfree(intel_plane);
13553}
13554
65a3fea0 13555const struct drm_plane_funcs intel_plane_funcs = {
70a101f8
MR
13556 .update_plane = drm_atomic_helper_update_plane,
13557 .disable_plane = drm_atomic_helper_disable_plane,
3d7d6510 13558 .destroy = intel_plane_destroy,
c196e1d6 13559 .set_property = drm_atomic_helper_plane_set_property,
a98b3431
MR
13560 .atomic_get_property = intel_plane_atomic_get_property,
13561 .atomic_set_property = intel_plane_atomic_set_property,
ea2c67bb
MR
13562 .atomic_duplicate_state = intel_plane_duplicate_state,
13563 .atomic_destroy_state = intel_plane_destroy_state,
13564
465c120c
MR
13565};
13566
13567static struct drm_plane *intel_primary_plane_create(struct drm_device *dev,
13568 int pipe)
13569{
13570 struct intel_plane *primary;
8e7d688b 13571 struct intel_plane_state *state;
465c120c 13572 const uint32_t *intel_primary_formats;
45e3743a 13573 unsigned int num_formats;
465c120c
MR
13574
13575 primary = kzalloc(sizeof(*primary), GFP_KERNEL);
13576 if (primary == NULL)
13577 return NULL;
13578
8e7d688b
MR
13579 state = intel_create_plane_state(&primary->base);
13580 if (!state) {
ea2c67bb
MR
13581 kfree(primary);
13582 return NULL;
13583 }
8e7d688b 13584 primary->base.state = &state->base;
ea2c67bb 13585
465c120c
MR
13586 primary->can_scale = false;
13587 primary->max_downscale = 1;
6156a456
CK
13588 if (INTEL_INFO(dev)->gen >= 9) {
13589 primary->can_scale = true;
af99ceda 13590 state->scaler_id = -1;
6156a456 13591 }
465c120c
MR
13592 primary->pipe = pipe;
13593 primary->plane = pipe;
a9ff8714 13594 primary->frontbuffer_bit = INTEL_FRONTBUFFER_PRIMARY(pipe);
c59cb179
MR
13595 primary->check_plane = intel_check_primary_plane;
13596 primary->commit_plane = intel_commit_primary_plane;
a8ad0d8e 13597 primary->disable_plane = intel_disable_primary_plane;
465c120c
MR
13598 if (HAS_FBC(dev) && INTEL_INFO(dev)->gen < 4)
13599 primary->plane = !pipe;
13600
6c0fd451
DL
13601 if (INTEL_INFO(dev)->gen >= 9) {
13602 intel_primary_formats = skl_primary_formats;
13603 num_formats = ARRAY_SIZE(skl_primary_formats);
13604 } else if (INTEL_INFO(dev)->gen >= 4) {
568db4f2
DL
13605 intel_primary_formats = i965_primary_formats;
13606 num_formats = ARRAY_SIZE(i965_primary_formats);
6c0fd451
DL
13607 } else {
13608 intel_primary_formats = i8xx_primary_formats;
13609 num_formats = ARRAY_SIZE(i8xx_primary_formats);
465c120c
MR
13610 }
13611
13612 drm_universal_plane_init(dev, &primary->base, 0,
65a3fea0 13613 &intel_plane_funcs,
465c120c
MR
13614 intel_primary_formats, num_formats,
13615 DRM_PLANE_TYPE_PRIMARY);
48404c1e 13616
3b7a5119
SJ
13617 if (INTEL_INFO(dev)->gen >= 4)
13618 intel_create_rotation_property(dev, primary);
48404c1e 13619
ea2c67bb
MR
13620 drm_plane_helper_add(&primary->base, &intel_plane_helper_funcs);
13621
465c120c
MR
13622 return &primary->base;
13623}
13624
3b7a5119
SJ
13625void intel_create_rotation_property(struct drm_device *dev, struct intel_plane *plane)
13626{
13627 if (!dev->mode_config.rotation_property) {
13628 unsigned long flags = BIT(DRM_ROTATE_0) |
13629 BIT(DRM_ROTATE_180);
13630
13631 if (INTEL_INFO(dev)->gen >= 9)
13632 flags |= BIT(DRM_ROTATE_90) | BIT(DRM_ROTATE_270);
13633
13634 dev->mode_config.rotation_property =
13635 drm_mode_create_rotation_property(dev, flags);
13636 }
13637 if (dev->mode_config.rotation_property)
13638 drm_object_attach_property(&plane->base.base,
13639 dev->mode_config.rotation_property,
13640 plane->base.state->rotation);
13641}
13642
3d7d6510 13643static int
852e787c 13644intel_check_cursor_plane(struct drm_plane *plane,
061e4b8d 13645 struct intel_crtc_state *crtc_state,
852e787c 13646 struct intel_plane_state *state)
3d7d6510 13647{
061e4b8d 13648 struct drm_crtc *crtc = crtc_state->base.crtc;
2b875c22 13649 struct drm_framebuffer *fb = state->base.fb;
757f9a3e 13650 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
757f9a3e
GP
13651 unsigned stride;
13652 int ret;
3d7d6510 13653
061e4b8d
ML
13654 ret = drm_plane_helper_check_update(plane, crtc, fb, &state->src,
13655 &state->dst, &state->clip,
3d7d6510
MR
13656 DRM_PLANE_HELPER_NO_SCALING,
13657 DRM_PLANE_HELPER_NO_SCALING,
852e787c 13658 true, true, &state->visible);
757f9a3e
GP
13659 if (ret)
13660 return ret;
13661
757f9a3e
GP
13662 /* if we want to turn off the cursor ignore width and height */
13663 if (!obj)
da20eabd 13664 return 0;
757f9a3e 13665
757f9a3e 13666 /* Check for which cursor types we support */
061e4b8d 13667 if (!cursor_size_ok(plane->dev, state->base.crtc_w, state->base.crtc_h)) {
ea2c67bb
MR
13668 DRM_DEBUG("Cursor dimension %dx%d not supported\n",
13669 state->base.crtc_w, state->base.crtc_h);
757f9a3e
GP
13670 return -EINVAL;
13671 }
13672
ea2c67bb
MR
13673 stride = roundup_pow_of_two(state->base.crtc_w) * 4;
13674 if (obj->base.size < stride * state->base.crtc_h) {
757f9a3e
GP
13675 DRM_DEBUG_KMS("buffer is too small\n");
13676 return -ENOMEM;
13677 }
13678
3a656b54 13679 if (fb->modifier[0] != DRM_FORMAT_MOD_NONE) {
757f9a3e 13680 DRM_DEBUG_KMS("cursor cannot be tiled\n");
da20eabd 13681 return -EINVAL;
32b7eeec
MR
13682 }
13683
da20eabd 13684 return 0;
852e787c 13685}
3d7d6510 13686
a8ad0d8e
ML
13687static void
13688intel_disable_cursor_plane(struct drm_plane *plane,
7fabf5ef 13689 struct drm_crtc *crtc)
a8ad0d8e 13690{
a8ad0d8e
ML
13691 intel_crtc_update_cursor(crtc, false);
13692}
13693
f4a2cf29 13694static void
852e787c
GP
13695intel_commit_cursor_plane(struct drm_plane *plane,
13696 struct intel_plane_state *state)
13697{
2b875c22 13698 struct drm_crtc *crtc = state->base.crtc;
ea2c67bb
MR
13699 struct drm_device *dev = plane->dev;
13700 struct intel_crtc *intel_crtc;
2b875c22 13701 struct drm_i915_gem_object *obj = intel_fb_obj(state->base.fb);
a912f12f 13702 uint32_t addr;
852e787c 13703
ea2c67bb
MR
13704 crtc = crtc ? crtc : plane->crtc;
13705 intel_crtc = to_intel_crtc(crtc);
13706
a912f12f
GP
13707 if (intel_crtc->cursor_bo == obj)
13708 goto update;
4ed91096 13709
f4a2cf29 13710 if (!obj)
a912f12f 13711 addr = 0;
f4a2cf29 13712 else if (!INTEL_INFO(dev)->cursor_needs_physical)
a912f12f 13713 addr = i915_gem_obj_ggtt_offset(obj);
f4a2cf29 13714 else
a912f12f 13715 addr = obj->phys_handle->busaddr;
852e787c 13716
a912f12f
GP
13717 intel_crtc->cursor_addr = addr;
13718 intel_crtc->cursor_bo = obj;
852e787c 13719
302d19ac 13720update:
a539205a 13721 if (crtc->state->active)
a912f12f 13722 intel_crtc_update_cursor(crtc, state->visible);
852e787c
GP
13723}
13724
3d7d6510
MR
13725static struct drm_plane *intel_cursor_plane_create(struct drm_device *dev,
13726 int pipe)
13727{
13728 struct intel_plane *cursor;
8e7d688b 13729 struct intel_plane_state *state;
3d7d6510
MR
13730
13731 cursor = kzalloc(sizeof(*cursor), GFP_KERNEL);
13732 if (cursor == NULL)
13733 return NULL;
13734
8e7d688b
MR
13735 state = intel_create_plane_state(&cursor->base);
13736 if (!state) {
ea2c67bb
MR
13737 kfree(cursor);
13738 return NULL;
13739 }
8e7d688b 13740 cursor->base.state = &state->base;
ea2c67bb 13741
3d7d6510
MR
13742 cursor->can_scale = false;
13743 cursor->max_downscale = 1;
13744 cursor->pipe = pipe;
13745 cursor->plane = pipe;
a9ff8714 13746 cursor->frontbuffer_bit = INTEL_FRONTBUFFER_CURSOR(pipe);
c59cb179
MR
13747 cursor->check_plane = intel_check_cursor_plane;
13748 cursor->commit_plane = intel_commit_cursor_plane;
a8ad0d8e 13749 cursor->disable_plane = intel_disable_cursor_plane;
3d7d6510
MR
13750
13751 drm_universal_plane_init(dev, &cursor->base, 0,
65a3fea0 13752 &intel_plane_funcs,
3d7d6510
MR
13753 intel_cursor_formats,
13754 ARRAY_SIZE(intel_cursor_formats),
13755 DRM_PLANE_TYPE_CURSOR);
4398ad45
VS
13756
13757 if (INTEL_INFO(dev)->gen >= 4) {
13758 if (!dev->mode_config.rotation_property)
13759 dev->mode_config.rotation_property =
13760 drm_mode_create_rotation_property(dev,
13761 BIT(DRM_ROTATE_0) |
13762 BIT(DRM_ROTATE_180));
13763 if (dev->mode_config.rotation_property)
13764 drm_object_attach_property(&cursor->base.base,
13765 dev->mode_config.rotation_property,
8e7d688b 13766 state->base.rotation);
4398ad45
VS
13767 }
13768
af99ceda
CK
13769 if (INTEL_INFO(dev)->gen >=9)
13770 state->scaler_id = -1;
13771
ea2c67bb
MR
13772 drm_plane_helper_add(&cursor->base, &intel_plane_helper_funcs);
13773
3d7d6510
MR
13774 return &cursor->base;
13775}
13776
549e2bfb
CK
13777static void skl_init_scalers(struct drm_device *dev, struct intel_crtc *intel_crtc,
13778 struct intel_crtc_state *crtc_state)
13779{
13780 int i;
13781 struct intel_scaler *intel_scaler;
13782 struct intel_crtc_scaler_state *scaler_state = &crtc_state->scaler_state;
13783
13784 for (i = 0; i < intel_crtc->num_scalers; i++) {
13785 intel_scaler = &scaler_state->scalers[i];
13786 intel_scaler->in_use = 0;
549e2bfb
CK
13787 intel_scaler->mode = PS_SCALER_MODE_DYN;
13788 }
13789
13790 scaler_state->scaler_id = -1;
13791}
13792
b358d0a6 13793static void intel_crtc_init(struct drm_device *dev, int pipe)
79e53945 13794{
fbee40df 13795 struct drm_i915_private *dev_priv = dev->dev_private;
79e53945 13796 struct intel_crtc *intel_crtc;
f5de6e07 13797 struct intel_crtc_state *crtc_state = NULL;
3d7d6510
MR
13798 struct drm_plane *primary = NULL;
13799 struct drm_plane *cursor = NULL;
465c120c 13800 int i, ret;
79e53945 13801
955382f3 13802 intel_crtc = kzalloc(sizeof(*intel_crtc), GFP_KERNEL);
79e53945
JB
13803 if (intel_crtc == NULL)
13804 return;
13805
f5de6e07
ACO
13806 crtc_state = kzalloc(sizeof(*crtc_state), GFP_KERNEL);
13807 if (!crtc_state)
13808 goto fail;
550acefd
ACO
13809 intel_crtc->config = crtc_state;
13810 intel_crtc->base.state = &crtc_state->base;
07878248 13811 crtc_state->base.crtc = &intel_crtc->base;
f5de6e07 13812
549e2bfb
CK
13813 /* initialize shared scalers */
13814 if (INTEL_INFO(dev)->gen >= 9) {
13815 if (pipe == PIPE_C)
13816 intel_crtc->num_scalers = 1;
13817 else
13818 intel_crtc->num_scalers = SKL_NUM_SCALERS;
13819
13820 skl_init_scalers(dev, intel_crtc, crtc_state);
13821 }
13822
465c120c 13823 primary = intel_primary_plane_create(dev, pipe);
3d7d6510
MR
13824 if (!primary)
13825 goto fail;
13826
13827 cursor = intel_cursor_plane_create(dev, pipe);
13828 if (!cursor)
13829 goto fail;
13830
465c120c 13831 ret = drm_crtc_init_with_planes(dev, &intel_crtc->base, primary,
3d7d6510
MR
13832 cursor, &intel_crtc_funcs);
13833 if (ret)
13834 goto fail;
79e53945
JB
13835
13836 drm_mode_crtc_set_gamma_size(&intel_crtc->base, 256);
79e53945
JB
13837 for (i = 0; i < 256; i++) {
13838 intel_crtc->lut_r[i] = i;
13839 intel_crtc->lut_g[i] = i;
13840 intel_crtc->lut_b[i] = i;
13841 }
13842
1f1c2e24
VS
13843 /*
13844 * On gen2/3 only plane A can do fbc, but the panel fitter and lvds port
8c0f92e1 13845 * is hooked to pipe B. Hence we want plane A feeding pipe B.
1f1c2e24 13846 */
80824003
JB
13847 intel_crtc->pipe = pipe;
13848 intel_crtc->plane = pipe;
3a77c4c4 13849 if (HAS_FBC(dev) && INTEL_INFO(dev)->gen < 4) {
28c97730 13850 DRM_DEBUG_KMS("swapping pipes & planes for FBC\n");
e2e767ab 13851 intel_crtc->plane = !pipe;
80824003
JB
13852 }
13853
4b0e333e
CW
13854 intel_crtc->cursor_base = ~0;
13855 intel_crtc->cursor_cntl = ~0;
dc41c154 13856 intel_crtc->cursor_size = ~0;
8d7849db 13857
852eb00d
VS
13858 intel_crtc->wm.cxsr_allowed = true;
13859
22fd0fab
JB
13860 BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
13861 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL);
13862 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = &intel_crtc->base;
13863 dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = &intel_crtc->base;
13864
79e53945 13865 drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
87b6b101
DV
13866
13867 WARN_ON(drm_crtc_index(&intel_crtc->base) != intel_crtc->pipe);
3d7d6510
MR
13868 return;
13869
13870fail:
13871 if (primary)
13872 drm_plane_cleanup(primary);
13873 if (cursor)
13874 drm_plane_cleanup(cursor);
f5de6e07 13875 kfree(crtc_state);
3d7d6510 13876 kfree(intel_crtc);
79e53945
JB
13877}
13878
752aa88a
JB
13879enum pipe intel_get_pipe_from_connector(struct intel_connector *connector)
13880{
13881 struct drm_encoder *encoder = connector->base.encoder;
6e9f798d 13882 struct drm_device *dev = connector->base.dev;
752aa88a 13883
51fd371b 13884 WARN_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex));
752aa88a 13885
d3babd3f 13886 if (!encoder || WARN_ON(!encoder->crtc))
752aa88a
JB
13887 return INVALID_PIPE;
13888
13889 return to_intel_crtc(encoder->crtc)->pipe;
13890}
13891
08d7b3d1 13892int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
05394f39 13893 struct drm_file *file)
08d7b3d1 13894{
08d7b3d1 13895 struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
7707e653 13896 struct drm_crtc *drmmode_crtc;
c05422d5 13897 struct intel_crtc *crtc;
08d7b3d1 13898
7707e653 13899 drmmode_crtc = drm_crtc_find(dev, pipe_from_crtc_id->crtc_id);
08d7b3d1 13900
7707e653 13901 if (!drmmode_crtc) {
08d7b3d1 13902 DRM_ERROR("no such CRTC id\n");
3f2c2057 13903 return -ENOENT;
08d7b3d1
CW
13904 }
13905
7707e653 13906 crtc = to_intel_crtc(drmmode_crtc);
c05422d5 13907 pipe_from_crtc_id->pipe = crtc->pipe;
08d7b3d1 13908
c05422d5 13909 return 0;
08d7b3d1
CW
13910}
13911
66a9278e 13912static int intel_encoder_clones(struct intel_encoder *encoder)
79e53945 13913{
66a9278e
DV
13914 struct drm_device *dev = encoder->base.dev;
13915 struct intel_encoder *source_encoder;
79e53945 13916 int index_mask = 0;
79e53945
JB
13917 int entry = 0;
13918
b2784e15 13919 for_each_intel_encoder(dev, source_encoder) {
bc079e8b 13920 if (encoders_cloneable(encoder, source_encoder))
66a9278e
DV
13921 index_mask |= (1 << entry);
13922
79e53945
JB
13923 entry++;
13924 }
4ef69c7a 13925
79e53945
JB
13926 return index_mask;
13927}
13928
4d302442
CW
13929static bool has_edp_a(struct drm_device *dev)
13930{
13931 struct drm_i915_private *dev_priv = dev->dev_private;
13932
13933 if (!IS_MOBILE(dev))
13934 return false;
13935
13936 if ((I915_READ(DP_A) & DP_DETECTED) == 0)
13937 return false;
13938
e3589908 13939 if (IS_GEN5(dev) && (I915_READ(FUSE_STRAP) & ILK_eDP_A_DISABLE))
4d302442
CW
13940 return false;
13941
13942 return true;
13943}
13944
84b4e042
JB
13945static bool intel_crt_present(struct drm_device *dev)
13946{
13947 struct drm_i915_private *dev_priv = dev->dev_private;
13948
884497ed
DL
13949 if (INTEL_INFO(dev)->gen >= 9)
13950 return false;
13951
cf404ce4 13952 if (IS_HSW_ULT(dev) || IS_BDW_ULT(dev))
84b4e042
JB
13953 return false;
13954
13955 if (IS_CHERRYVIEW(dev))
13956 return false;
13957
13958 if (IS_VALLEYVIEW(dev) && !dev_priv->vbt.int_crt_support)
13959 return false;
13960
13961 return true;
13962}
13963
79e53945
JB
13964static void intel_setup_outputs(struct drm_device *dev)
13965{
725e30ad 13966 struct drm_i915_private *dev_priv = dev->dev_private;
4ef69c7a 13967 struct intel_encoder *encoder;
cb0953d7 13968 bool dpd_is_edp = false;
79e53945 13969
c9093354 13970 intel_lvds_init(dev);
79e53945 13971
84b4e042 13972 if (intel_crt_present(dev))
79935fca 13973 intel_crt_init(dev);
cb0953d7 13974
c776eb2e
VK
13975 if (IS_BROXTON(dev)) {
13976 /*
13977 * FIXME: Broxton doesn't support port detection via the
13978 * DDI_BUF_CTL_A or SFUSE_STRAP registers, find another way to
13979 * detect the ports.
13980 */
13981 intel_ddi_init(dev, PORT_A);
13982 intel_ddi_init(dev, PORT_B);
13983 intel_ddi_init(dev, PORT_C);
13984 } else if (HAS_DDI(dev)) {
0e72a5b5
ED
13985 int found;
13986
de31facd
JB
13987 /*
13988 * Haswell uses DDI functions to detect digital outputs.
13989 * On SKL pre-D0 the strap isn't connected, so we assume
13990 * it's there.
13991 */
0e72a5b5 13992 found = I915_READ(DDI_BUF_CTL_A) & DDI_INIT_DISPLAY_DETECTED;
de31facd 13993 /* WaIgnoreDDIAStrap: skl */
5a2376d1 13994 if (found || IS_SKYLAKE(dev))
0e72a5b5
ED
13995 intel_ddi_init(dev, PORT_A);
13996
13997 /* DDI B, C and D detection is indicated by the SFUSE_STRAP
13998 * register */
13999 found = I915_READ(SFUSE_STRAP);
14000
14001 if (found & SFUSE_STRAP_DDIB_DETECTED)
14002 intel_ddi_init(dev, PORT_B);
14003 if (found & SFUSE_STRAP_DDIC_DETECTED)
14004 intel_ddi_init(dev, PORT_C);
14005 if (found & SFUSE_STRAP_DDID_DETECTED)
14006 intel_ddi_init(dev, PORT_D);
2800e4c2
RV
14007 /*
14008 * On SKL we don't have a way to detect DDI-E so we rely on VBT.
14009 */
14010 if (IS_SKYLAKE(dev) &&
14011 (dev_priv->vbt.ddi_port_info[PORT_E].supports_dp ||
14012 dev_priv->vbt.ddi_port_info[PORT_E].supports_dvi ||
14013 dev_priv->vbt.ddi_port_info[PORT_E].supports_hdmi))
14014 intel_ddi_init(dev, PORT_E);
14015
0e72a5b5 14016 } else if (HAS_PCH_SPLIT(dev)) {
cb0953d7 14017 int found;
5d8a7752 14018 dpd_is_edp = intel_dp_is_edp(dev, PORT_D);
270b3042
DV
14019
14020 if (has_edp_a(dev))
14021 intel_dp_init(dev, DP_A, PORT_A);
cb0953d7 14022
dc0fa718 14023 if (I915_READ(PCH_HDMIB) & SDVO_DETECTED) {
461ed3ca 14024 /* PCH SDVOB multiplex with HDMIB */
eef4eacb 14025 found = intel_sdvo_init(dev, PCH_SDVOB, true);
30ad48b7 14026 if (!found)
e2debe91 14027 intel_hdmi_init(dev, PCH_HDMIB, PORT_B);
5eb08b69 14028 if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
ab9d7c30 14029 intel_dp_init(dev, PCH_DP_B, PORT_B);
30ad48b7
ZW
14030 }
14031
dc0fa718 14032 if (I915_READ(PCH_HDMIC) & SDVO_DETECTED)
e2debe91 14033 intel_hdmi_init(dev, PCH_HDMIC, PORT_C);
30ad48b7 14034
dc0fa718 14035 if (!dpd_is_edp && I915_READ(PCH_HDMID) & SDVO_DETECTED)
e2debe91 14036 intel_hdmi_init(dev, PCH_HDMID, PORT_D);
30ad48b7 14037
5eb08b69 14038 if (I915_READ(PCH_DP_C) & DP_DETECTED)
ab9d7c30 14039 intel_dp_init(dev, PCH_DP_C, PORT_C);
5eb08b69 14040
270b3042 14041 if (I915_READ(PCH_DP_D) & DP_DETECTED)
ab9d7c30 14042 intel_dp_init(dev, PCH_DP_D, PORT_D);
4a87d65d 14043 } else if (IS_VALLEYVIEW(dev)) {
e17ac6db
VS
14044 /*
14045 * The DP_DETECTED bit is the latched state of the DDC
14046 * SDA pin at boot. However since eDP doesn't require DDC
14047 * (no way to plug in a DP->HDMI dongle) the DDC pins for
14048 * eDP ports may have been muxed to an alternate function.
14049 * Thus we can't rely on the DP_DETECTED bit alone to detect
14050 * eDP ports. Consult the VBT as well as DP_DETECTED to
14051 * detect eDP ports.
14052 */
d2182a66
VS
14053 if (I915_READ(VLV_DISPLAY_BASE + GEN4_HDMIB) & SDVO_DETECTED &&
14054 !intel_dp_is_edp(dev, PORT_B))
585a94b8
AB
14055 intel_hdmi_init(dev, VLV_DISPLAY_BASE + GEN4_HDMIB,
14056 PORT_B);
e17ac6db
VS
14057 if (I915_READ(VLV_DISPLAY_BASE + DP_B) & DP_DETECTED ||
14058 intel_dp_is_edp(dev, PORT_B))
14059 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_B, PORT_B);
585a94b8 14060
d2182a66
VS
14061 if (I915_READ(VLV_DISPLAY_BASE + GEN4_HDMIC) & SDVO_DETECTED &&
14062 !intel_dp_is_edp(dev, PORT_C))
6f6005a5
JB
14063 intel_hdmi_init(dev, VLV_DISPLAY_BASE + GEN4_HDMIC,
14064 PORT_C);
e17ac6db
VS
14065 if (I915_READ(VLV_DISPLAY_BASE + DP_C) & DP_DETECTED ||
14066 intel_dp_is_edp(dev, PORT_C))
14067 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_C, PORT_C);
19c03924 14068
9418c1f1 14069 if (IS_CHERRYVIEW(dev)) {
e17ac6db 14070 if (I915_READ(VLV_DISPLAY_BASE + CHV_HDMID) & SDVO_DETECTED)
9418c1f1
VS
14071 intel_hdmi_init(dev, VLV_DISPLAY_BASE + CHV_HDMID,
14072 PORT_D);
e17ac6db
VS
14073 /* eDP not supported on port D, so don't check VBT */
14074 if (I915_READ(VLV_DISPLAY_BASE + DP_D) & DP_DETECTED)
14075 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_D, PORT_D);
9418c1f1
VS
14076 }
14077
3cfca973 14078 intel_dsi_init(dev);
09da55dc 14079 } else if (!IS_GEN2(dev) && !IS_PINEVIEW(dev)) {
27185ae1 14080 bool found = false;
7d57382e 14081
e2debe91 14082 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
b01f2c3a 14083 DRM_DEBUG_KMS("probing SDVOB\n");
e2debe91 14084 found = intel_sdvo_init(dev, GEN3_SDVOB, true);
3fec3d2f 14085 if (!found && IS_G4X(dev)) {
b01f2c3a 14086 DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
e2debe91 14087 intel_hdmi_init(dev, GEN4_HDMIB, PORT_B);
b01f2c3a 14088 }
27185ae1 14089
3fec3d2f 14090 if (!found && IS_G4X(dev))
ab9d7c30 14091 intel_dp_init(dev, DP_B, PORT_B);
725e30ad 14092 }
13520b05
KH
14093
14094 /* Before G4X SDVOC doesn't have its own detect register */
13520b05 14095
e2debe91 14096 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
b01f2c3a 14097 DRM_DEBUG_KMS("probing SDVOC\n");
e2debe91 14098 found = intel_sdvo_init(dev, GEN3_SDVOC, false);
b01f2c3a 14099 }
27185ae1 14100
e2debe91 14101 if (!found && (I915_READ(GEN3_SDVOC) & SDVO_DETECTED)) {
27185ae1 14102
3fec3d2f 14103 if (IS_G4X(dev)) {
b01f2c3a 14104 DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
e2debe91 14105 intel_hdmi_init(dev, GEN4_HDMIC, PORT_C);
b01f2c3a 14106 }
3fec3d2f 14107 if (IS_G4X(dev))
ab9d7c30 14108 intel_dp_init(dev, DP_C, PORT_C);
725e30ad 14109 }
27185ae1 14110
3fec3d2f 14111 if (IS_G4X(dev) &&
e7281eab 14112 (I915_READ(DP_D) & DP_DETECTED))
ab9d7c30 14113 intel_dp_init(dev, DP_D, PORT_D);
bad720ff 14114 } else if (IS_GEN2(dev))
79e53945
JB
14115 intel_dvo_init(dev);
14116
103a196f 14117 if (SUPPORTS_TV(dev))
79e53945
JB
14118 intel_tv_init(dev);
14119
0bc12bcb 14120 intel_psr_init(dev);
7c8f8a70 14121
b2784e15 14122 for_each_intel_encoder(dev, encoder) {
4ef69c7a
CW
14123 encoder->base.possible_crtcs = encoder->crtc_mask;
14124 encoder->base.possible_clones =
66a9278e 14125 intel_encoder_clones(encoder);
79e53945 14126 }
47356eb6 14127
dde86e2d 14128 intel_init_pch_refclk(dev);
270b3042
DV
14129
14130 drm_helper_move_panel_connectors_to_head(dev);
79e53945
JB
14131}
14132
14133static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
14134{
60a5ca01 14135 struct drm_device *dev = fb->dev;
79e53945 14136 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
79e53945 14137
ef2d633e 14138 drm_framebuffer_cleanup(fb);
60a5ca01 14139 mutex_lock(&dev->struct_mutex);
ef2d633e 14140 WARN_ON(!intel_fb->obj->framebuffer_references--);
60a5ca01
VS
14141 drm_gem_object_unreference(&intel_fb->obj->base);
14142 mutex_unlock(&dev->struct_mutex);
79e53945
JB
14143 kfree(intel_fb);
14144}
14145
14146static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
05394f39 14147 struct drm_file *file,
79e53945
JB
14148 unsigned int *handle)
14149{
14150 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
05394f39 14151 struct drm_i915_gem_object *obj = intel_fb->obj;
79e53945 14152
05394f39 14153 return drm_gem_handle_create(file, &obj->base, handle);
79e53945
JB
14154}
14155
86c98588
RV
14156static int intel_user_framebuffer_dirty(struct drm_framebuffer *fb,
14157 struct drm_file *file,
14158 unsigned flags, unsigned color,
14159 struct drm_clip_rect *clips,
14160 unsigned num_clips)
14161{
14162 struct drm_device *dev = fb->dev;
14163 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
14164 struct drm_i915_gem_object *obj = intel_fb->obj;
14165
14166 mutex_lock(&dev->struct_mutex);
74b4ea1e 14167 intel_fb_obj_flush(obj, false, ORIGIN_DIRTYFB);
86c98588
RV
14168 mutex_unlock(&dev->struct_mutex);
14169
14170 return 0;
14171}
14172
79e53945
JB
14173static const struct drm_framebuffer_funcs intel_fb_funcs = {
14174 .destroy = intel_user_framebuffer_destroy,
14175 .create_handle = intel_user_framebuffer_create_handle,
86c98588 14176 .dirty = intel_user_framebuffer_dirty,
79e53945
JB
14177};
14178
b321803d
DL
14179static
14180u32 intel_fb_pitch_limit(struct drm_device *dev, uint64_t fb_modifier,
14181 uint32_t pixel_format)
14182{
14183 u32 gen = INTEL_INFO(dev)->gen;
14184
14185 if (gen >= 9) {
14186 /* "The stride in bytes must not exceed the of the size of 8K
14187 * pixels and 32K bytes."
14188 */
14189 return min(8192*drm_format_plane_cpp(pixel_format, 0), 32768);
14190 } else if (gen >= 5 && !IS_VALLEYVIEW(dev)) {
14191 return 32*1024;
14192 } else if (gen >= 4) {
14193 if (fb_modifier == I915_FORMAT_MOD_X_TILED)
14194 return 16*1024;
14195 else
14196 return 32*1024;
14197 } else if (gen >= 3) {
14198 if (fb_modifier == I915_FORMAT_MOD_X_TILED)
14199 return 8*1024;
14200 else
14201 return 16*1024;
14202 } else {
14203 /* XXX DSPC is limited to 4k tiled */
14204 return 8*1024;
14205 }
14206}
14207
b5ea642a
DV
14208static int intel_framebuffer_init(struct drm_device *dev,
14209 struct intel_framebuffer *intel_fb,
14210 struct drm_mode_fb_cmd2 *mode_cmd,
14211 struct drm_i915_gem_object *obj)
79e53945 14212{
6761dd31 14213 unsigned int aligned_height;
79e53945 14214 int ret;
b321803d 14215 u32 pitch_limit, stride_alignment;
79e53945 14216
dd4916c5
DV
14217 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
14218
2a80eada
DV
14219 if (mode_cmd->flags & DRM_MODE_FB_MODIFIERS) {
14220 /* Enforce that fb modifier and tiling mode match, but only for
14221 * X-tiled. This is needed for FBC. */
14222 if (!!(obj->tiling_mode == I915_TILING_X) !=
14223 !!(mode_cmd->modifier[0] == I915_FORMAT_MOD_X_TILED)) {
14224 DRM_DEBUG("tiling_mode doesn't match fb modifier\n");
14225 return -EINVAL;
14226 }
14227 } else {
14228 if (obj->tiling_mode == I915_TILING_X)
14229 mode_cmd->modifier[0] = I915_FORMAT_MOD_X_TILED;
14230 else if (obj->tiling_mode == I915_TILING_Y) {
14231 DRM_DEBUG("No Y tiling for legacy addfb\n");
14232 return -EINVAL;
14233 }
14234 }
14235
9a8f0a12
TU
14236 /* Passed in modifier sanity checking. */
14237 switch (mode_cmd->modifier[0]) {
14238 case I915_FORMAT_MOD_Y_TILED:
14239 case I915_FORMAT_MOD_Yf_TILED:
14240 if (INTEL_INFO(dev)->gen < 9) {
14241 DRM_DEBUG("Unsupported tiling 0x%llx!\n",
14242 mode_cmd->modifier[0]);
14243 return -EINVAL;
14244 }
14245 case DRM_FORMAT_MOD_NONE:
14246 case I915_FORMAT_MOD_X_TILED:
14247 break;
14248 default:
c0f40428
JB
14249 DRM_DEBUG("Unsupported fb modifier 0x%llx!\n",
14250 mode_cmd->modifier[0]);
57cd6508 14251 return -EINVAL;
c16ed4be 14252 }
57cd6508 14253
b321803d
DL
14254 stride_alignment = intel_fb_stride_alignment(dev, mode_cmd->modifier[0],
14255 mode_cmd->pixel_format);
14256 if (mode_cmd->pitches[0] & (stride_alignment - 1)) {
14257 DRM_DEBUG("pitch (%d) must be at least %u byte aligned\n",
14258 mode_cmd->pitches[0], stride_alignment);
57cd6508 14259 return -EINVAL;
c16ed4be 14260 }
57cd6508 14261
b321803d
DL
14262 pitch_limit = intel_fb_pitch_limit(dev, mode_cmd->modifier[0],
14263 mode_cmd->pixel_format);
a35cdaa0 14264 if (mode_cmd->pitches[0] > pitch_limit) {
b321803d
DL
14265 DRM_DEBUG("%s pitch (%u) must be at less than %d\n",
14266 mode_cmd->modifier[0] != DRM_FORMAT_MOD_NONE ?
2a80eada 14267 "tiled" : "linear",
a35cdaa0 14268 mode_cmd->pitches[0], pitch_limit);
5d7bd705 14269 return -EINVAL;
c16ed4be 14270 }
5d7bd705 14271
2a80eada 14272 if (mode_cmd->modifier[0] == I915_FORMAT_MOD_X_TILED &&
c16ed4be
CW
14273 mode_cmd->pitches[0] != obj->stride) {
14274 DRM_DEBUG("pitch (%d) must match tiling stride (%d)\n",
14275 mode_cmd->pitches[0], obj->stride);
5d7bd705 14276 return -EINVAL;
c16ed4be 14277 }
5d7bd705 14278
57779d06 14279 /* Reject formats not supported by any plane early. */
308e5bcb 14280 switch (mode_cmd->pixel_format) {
57779d06 14281 case DRM_FORMAT_C8:
04b3924d
VS
14282 case DRM_FORMAT_RGB565:
14283 case DRM_FORMAT_XRGB8888:
14284 case DRM_FORMAT_ARGB8888:
57779d06
VS
14285 break;
14286 case DRM_FORMAT_XRGB1555:
c16ed4be 14287 if (INTEL_INFO(dev)->gen > 3) {
4ee62c76
VS
14288 DRM_DEBUG("unsupported pixel format: %s\n",
14289 drm_get_format_name(mode_cmd->pixel_format));
57779d06 14290 return -EINVAL;
c16ed4be 14291 }
57779d06 14292 break;
57779d06 14293 case DRM_FORMAT_ABGR8888:
6c0fd451
DL
14294 if (!IS_VALLEYVIEW(dev) && INTEL_INFO(dev)->gen < 9) {
14295 DRM_DEBUG("unsupported pixel format: %s\n",
14296 drm_get_format_name(mode_cmd->pixel_format));
14297 return -EINVAL;
14298 }
14299 break;
14300 case DRM_FORMAT_XBGR8888:
04b3924d 14301 case DRM_FORMAT_XRGB2101010:
57779d06 14302 case DRM_FORMAT_XBGR2101010:
c16ed4be 14303 if (INTEL_INFO(dev)->gen < 4) {
4ee62c76
VS
14304 DRM_DEBUG("unsupported pixel format: %s\n",
14305 drm_get_format_name(mode_cmd->pixel_format));
57779d06 14306 return -EINVAL;
c16ed4be 14307 }
b5626747 14308 break;
7531208b
DL
14309 case DRM_FORMAT_ABGR2101010:
14310 if (!IS_VALLEYVIEW(dev)) {
14311 DRM_DEBUG("unsupported pixel format: %s\n",
14312 drm_get_format_name(mode_cmd->pixel_format));
14313 return -EINVAL;
14314 }
14315 break;
04b3924d
VS
14316 case DRM_FORMAT_YUYV:
14317 case DRM_FORMAT_UYVY:
14318 case DRM_FORMAT_YVYU:
14319 case DRM_FORMAT_VYUY:
c16ed4be 14320 if (INTEL_INFO(dev)->gen < 5) {
4ee62c76
VS
14321 DRM_DEBUG("unsupported pixel format: %s\n",
14322 drm_get_format_name(mode_cmd->pixel_format));
57779d06 14323 return -EINVAL;
c16ed4be 14324 }
57cd6508
CW
14325 break;
14326 default:
4ee62c76
VS
14327 DRM_DEBUG("unsupported pixel format: %s\n",
14328 drm_get_format_name(mode_cmd->pixel_format));
57cd6508
CW
14329 return -EINVAL;
14330 }
14331
90f9a336
VS
14332 /* FIXME need to adjust LINOFF/TILEOFF accordingly. */
14333 if (mode_cmd->offsets[0] != 0)
14334 return -EINVAL;
14335
ec2c981e 14336 aligned_height = intel_fb_align_height(dev, mode_cmd->height,
091df6cb
DV
14337 mode_cmd->pixel_format,
14338 mode_cmd->modifier[0]);
53155c0a
DV
14339 /* FIXME drm helper for size checks (especially planar formats)? */
14340 if (obj->base.size < aligned_height * mode_cmd->pitches[0])
14341 return -EINVAL;
14342
c7d73f6a
DV
14343 drm_helper_mode_fill_fb_struct(&intel_fb->base, mode_cmd);
14344 intel_fb->obj = obj;
80075d49 14345 intel_fb->obj->framebuffer_references++;
c7d73f6a 14346
79e53945
JB
14347 ret = drm_framebuffer_init(dev, &intel_fb->base, &intel_fb_funcs);
14348 if (ret) {
14349 DRM_ERROR("framebuffer init failed %d\n", ret);
14350 return ret;
14351 }
14352
79e53945
JB
14353 return 0;
14354}
14355
79e53945
JB
14356static struct drm_framebuffer *
14357intel_user_framebuffer_create(struct drm_device *dev,
14358 struct drm_file *filp,
308e5bcb 14359 struct drm_mode_fb_cmd2 *mode_cmd)
79e53945 14360{
05394f39 14361 struct drm_i915_gem_object *obj;
79e53945 14362
308e5bcb
JB
14363 obj = to_intel_bo(drm_gem_object_lookup(dev, filp,
14364 mode_cmd->handles[0]));
c8725226 14365 if (&obj->base == NULL)
cce13ff7 14366 return ERR_PTR(-ENOENT);
79e53945 14367
d2dff872 14368 return intel_framebuffer_create(dev, mode_cmd, obj);
79e53945
JB
14369}
14370
0695726e 14371#ifndef CONFIG_DRM_FBDEV_EMULATION
0632fef6 14372static inline void intel_fbdev_output_poll_changed(struct drm_device *dev)
4520f53a
DV
14373{
14374}
14375#endif
14376
79e53945 14377static const struct drm_mode_config_funcs intel_mode_funcs = {
79e53945 14378 .fb_create = intel_user_framebuffer_create,
0632fef6 14379 .output_poll_changed = intel_fbdev_output_poll_changed,
5ee67f1c
MR
14380 .atomic_check = intel_atomic_check,
14381 .atomic_commit = intel_atomic_commit,
de419ab6
ML
14382 .atomic_state_alloc = intel_atomic_state_alloc,
14383 .atomic_state_clear = intel_atomic_state_clear,
79e53945
JB
14384};
14385
e70236a8
JB
14386/* Set up chip specific display functions */
14387static void intel_init_display(struct drm_device *dev)
14388{
14389 struct drm_i915_private *dev_priv = dev->dev_private;
14390
ee9300bb
DV
14391 if (HAS_PCH_SPLIT(dev) || IS_G4X(dev))
14392 dev_priv->display.find_dpll = g4x_find_best_dpll;
ef9348c8
CML
14393 else if (IS_CHERRYVIEW(dev))
14394 dev_priv->display.find_dpll = chv_find_best_dpll;
ee9300bb
DV
14395 else if (IS_VALLEYVIEW(dev))
14396 dev_priv->display.find_dpll = vlv_find_best_dpll;
14397 else if (IS_PINEVIEW(dev))
14398 dev_priv->display.find_dpll = pnv_find_best_dpll;
14399 else
14400 dev_priv->display.find_dpll = i9xx_find_best_dpll;
14401
bc8d7dff
DL
14402 if (INTEL_INFO(dev)->gen >= 9) {
14403 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
5724dbd1
DL
14404 dev_priv->display.get_initial_plane_config =
14405 skylake_get_initial_plane_config;
bc8d7dff
DL
14406 dev_priv->display.crtc_compute_clock =
14407 haswell_crtc_compute_clock;
14408 dev_priv->display.crtc_enable = haswell_crtc_enable;
14409 dev_priv->display.crtc_disable = haswell_crtc_disable;
bc8d7dff
DL
14410 dev_priv->display.update_primary_plane =
14411 skylake_update_primary_plane;
14412 } else if (HAS_DDI(dev)) {
0e8ffe1b 14413 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
5724dbd1
DL
14414 dev_priv->display.get_initial_plane_config =
14415 ironlake_get_initial_plane_config;
797d0259
ACO
14416 dev_priv->display.crtc_compute_clock =
14417 haswell_crtc_compute_clock;
4f771f10
PZ
14418 dev_priv->display.crtc_enable = haswell_crtc_enable;
14419 dev_priv->display.crtc_disable = haswell_crtc_disable;
bc8d7dff
DL
14420 dev_priv->display.update_primary_plane =
14421 ironlake_update_primary_plane;
09b4ddf9 14422 } else if (HAS_PCH_SPLIT(dev)) {
0e8ffe1b 14423 dev_priv->display.get_pipe_config = ironlake_get_pipe_config;
5724dbd1
DL
14424 dev_priv->display.get_initial_plane_config =
14425 ironlake_get_initial_plane_config;
3fb37703
ACO
14426 dev_priv->display.crtc_compute_clock =
14427 ironlake_crtc_compute_clock;
76e5a89c
DV
14428 dev_priv->display.crtc_enable = ironlake_crtc_enable;
14429 dev_priv->display.crtc_disable = ironlake_crtc_disable;
262ca2b0
MR
14430 dev_priv->display.update_primary_plane =
14431 ironlake_update_primary_plane;
89b667f8
JB
14432 } else if (IS_VALLEYVIEW(dev)) {
14433 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
5724dbd1
DL
14434 dev_priv->display.get_initial_plane_config =
14435 i9xx_get_initial_plane_config;
d6dfee7a 14436 dev_priv->display.crtc_compute_clock = i9xx_crtc_compute_clock;
89b667f8
JB
14437 dev_priv->display.crtc_enable = valleyview_crtc_enable;
14438 dev_priv->display.crtc_disable = i9xx_crtc_disable;
262ca2b0
MR
14439 dev_priv->display.update_primary_plane =
14440 i9xx_update_primary_plane;
f564048e 14441 } else {
0e8ffe1b 14442 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
5724dbd1
DL
14443 dev_priv->display.get_initial_plane_config =
14444 i9xx_get_initial_plane_config;
d6dfee7a 14445 dev_priv->display.crtc_compute_clock = i9xx_crtc_compute_clock;
76e5a89c
DV
14446 dev_priv->display.crtc_enable = i9xx_crtc_enable;
14447 dev_priv->display.crtc_disable = i9xx_crtc_disable;
262ca2b0
MR
14448 dev_priv->display.update_primary_plane =
14449 i9xx_update_primary_plane;
f564048e 14450 }
e70236a8 14451
e70236a8 14452 /* Returns the core display clock speed */
1652d19e
VS
14453 if (IS_SKYLAKE(dev))
14454 dev_priv->display.get_display_clock_speed =
14455 skylake_get_display_clock_speed;
acd3f3d3
BP
14456 else if (IS_BROXTON(dev))
14457 dev_priv->display.get_display_clock_speed =
14458 broxton_get_display_clock_speed;
1652d19e
VS
14459 else if (IS_BROADWELL(dev))
14460 dev_priv->display.get_display_clock_speed =
14461 broadwell_get_display_clock_speed;
14462 else if (IS_HASWELL(dev))
14463 dev_priv->display.get_display_clock_speed =
14464 haswell_get_display_clock_speed;
14465 else if (IS_VALLEYVIEW(dev))
25eb05fc
JB
14466 dev_priv->display.get_display_clock_speed =
14467 valleyview_get_display_clock_speed;
b37a6434
VS
14468 else if (IS_GEN5(dev))
14469 dev_priv->display.get_display_clock_speed =
14470 ilk_get_display_clock_speed;
a7c66cd8 14471 else if (IS_I945G(dev) || IS_BROADWATER(dev) ||
34edce2f 14472 IS_GEN6(dev) || IS_IVYBRIDGE(dev))
e70236a8
JB
14473 dev_priv->display.get_display_clock_speed =
14474 i945_get_display_clock_speed;
34edce2f
VS
14475 else if (IS_GM45(dev))
14476 dev_priv->display.get_display_clock_speed =
14477 gm45_get_display_clock_speed;
14478 else if (IS_CRESTLINE(dev))
14479 dev_priv->display.get_display_clock_speed =
14480 i965gm_get_display_clock_speed;
14481 else if (IS_PINEVIEW(dev))
14482 dev_priv->display.get_display_clock_speed =
14483 pnv_get_display_clock_speed;
14484 else if (IS_G33(dev) || IS_G4X(dev))
14485 dev_priv->display.get_display_clock_speed =
14486 g33_get_display_clock_speed;
e70236a8
JB
14487 else if (IS_I915G(dev))
14488 dev_priv->display.get_display_clock_speed =
14489 i915_get_display_clock_speed;
257a7ffc 14490 else if (IS_I945GM(dev) || IS_845G(dev))
e70236a8
JB
14491 dev_priv->display.get_display_clock_speed =
14492 i9xx_misc_get_display_clock_speed;
257a7ffc
DV
14493 else if (IS_PINEVIEW(dev))
14494 dev_priv->display.get_display_clock_speed =
14495 pnv_get_display_clock_speed;
e70236a8
JB
14496 else if (IS_I915GM(dev))
14497 dev_priv->display.get_display_clock_speed =
14498 i915gm_get_display_clock_speed;
14499 else if (IS_I865G(dev))
14500 dev_priv->display.get_display_clock_speed =
14501 i865_get_display_clock_speed;
f0f8a9ce 14502 else if (IS_I85X(dev))
e70236a8 14503 dev_priv->display.get_display_clock_speed =
1b1d2716 14504 i85x_get_display_clock_speed;
623e01e5
VS
14505 else { /* 830 */
14506 WARN(!IS_I830(dev), "Unknown platform. Assuming 133 MHz CDCLK\n");
e70236a8
JB
14507 dev_priv->display.get_display_clock_speed =
14508 i830_get_display_clock_speed;
623e01e5 14509 }
e70236a8 14510
7c10a2b5 14511 if (IS_GEN5(dev)) {
3bb11b53 14512 dev_priv->display.fdi_link_train = ironlake_fdi_link_train;
3bb11b53
SJ
14513 } else if (IS_GEN6(dev)) {
14514 dev_priv->display.fdi_link_train = gen6_fdi_link_train;
3bb11b53
SJ
14515 } else if (IS_IVYBRIDGE(dev)) {
14516 /* FIXME: detect B0+ stepping and use auto training */
14517 dev_priv->display.fdi_link_train = ivb_manual_fdi_link_train;
059b2fe9 14518 } else if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
3bb11b53 14519 dev_priv->display.fdi_link_train = hsw_fdi_link_train;
27c329ed
ML
14520 if (IS_BROADWELL(dev)) {
14521 dev_priv->display.modeset_commit_cdclk =
14522 broadwell_modeset_commit_cdclk;
14523 dev_priv->display.modeset_calc_cdclk =
14524 broadwell_modeset_calc_cdclk;
14525 }
30a970c6 14526 } else if (IS_VALLEYVIEW(dev)) {
27c329ed
ML
14527 dev_priv->display.modeset_commit_cdclk =
14528 valleyview_modeset_commit_cdclk;
14529 dev_priv->display.modeset_calc_cdclk =
14530 valleyview_modeset_calc_cdclk;
f8437dd1 14531 } else if (IS_BROXTON(dev)) {
27c329ed
ML
14532 dev_priv->display.modeset_commit_cdclk =
14533 broxton_modeset_commit_cdclk;
14534 dev_priv->display.modeset_calc_cdclk =
14535 broxton_modeset_calc_cdclk;
e70236a8 14536 }
8c9f3aaf 14537
8c9f3aaf
JB
14538 switch (INTEL_INFO(dev)->gen) {
14539 case 2:
14540 dev_priv->display.queue_flip = intel_gen2_queue_flip;
14541 break;
14542
14543 case 3:
14544 dev_priv->display.queue_flip = intel_gen3_queue_flip;
14545 break;
14546
14547 case 4:
14548 case 5:
14549 dev_priv->display.queue_flip = intel_gen4_queue_flip;
14550 break;
14551
14552 case 6:
14553 dev_priv->display.queue_flip = intel_gen6_queue_flip;
14554 break;
7c9017e5 14555 case 7:
4e0bbc31 14556 case 8: /* FIXME(BDW): Check that the gen8 RCS flip works. */
7c9017e5
JB
14557 dev_priv->display.queue_flip = intel_gen7_queue_flip;
14558 break;
830c81db 14559 case 9:
ba343e02
TU
14560 /* Drop through - unsupported since execlist only. */
14561 default:
14562 /* Default just returns -ENODEV to indicate unsupported */
14563 dev_priv->display.queue_flip = intel_default_queue_flip;
8c9f3aaf 14564 }
7bd688cd
JN
14565
14566 intel_panel_init_backlight_funcs(dev);
e39b999a
VS
14567
14568 mutex_init(&dev_priv->pps_mutex);
e70236a8
JB
14569}
14570
b690e96c
JB
14571/*
14572 * Some BIOSes insist on assuming the GPU's pipe A is enabled at suspend,
14573 * resume, or other times. This quirk makes sure that's the case for
14574 * affected systems.
14575 */
0206e353 14576static void quirk_pipea_force(struct drm_device *dev)
b690e96c
JB
14577{
14578 struct drm_i915_private *dev_priv = dev->dev_private;
14579
14580 dev_priv->quirks |= QUIRK_PIPEA_FORCE;
bc0daf48 14581 DRM_INFO("applying pipe a force quirk\n");
b690e96c
JB
14582}
14583
b6b5d049
VS
14584static void quirk_pipeb_force(struct drm_device *dev)
14585{
14586 struct drm_i915_private *dev_priv = dev->dev_private;
14587
14588 dev_priv->quirks |= QUIRK_PIPEB_FORCE;
14589 DRM_INFO("applying pipe b force quirk\n");
14590}
14591
435793df
KP
14592/*
14593 * Some machines (Lenovo U160) do not work with SSC on LVDS for some reason
14594 */
14595static void quirk_ssc_force_disable(struct drm_device *dev)
14596{
14597 struct drm_i915_private *dev_priv = dev->dev_private;
14598 dev_priv->quirks |= QUIRK_LVDS_SSC_DISABLE;
bc0daf48 14599 DRM_INFO("applying lvds SSC disable quirk\n");
435793df
KP
14600}
14601
4dca20ef 14602/*
5a15ab5b
CE
14603 * A machine (e.g. Acer Aspire 5734Z) may need to invert the panel backlight
14604 * brightness value
4dca20ef
CE
14605 */
14606static void quirk_invert_brightness(struct drm_device *dev)
14607{
14608 struct drm_i915_private *dev_priv = dev->dev_private;
14609 dev_priv->quirks |= QUIRK_INVERT_BRIGHTNESS;
bc0daf48 14610 DRM_INFO("applying inverted panel brightness quirk\n");
435793df
KP
14611}
14612
9c72cc6f
SD
14613/* Some VBT's incorrectly indicate no backlight is present */
14614static void quirk_backlight_present(struct drm_device *dev)
14615{
14616 struct drm_i915_private *dev_priv = dev->dev_private;
14617 dev_priv->quirks |= QUIRK_BACKLIGHT_PRESENT;
14618 DRM_INFO("applying backlight present quirk\n");
14619}
14620
b690e96c
JB
14621struct intel_quirk {
14622 int device;
14623 int subsystem_vendor;
14624 int subsystem_device;
14625 void (*hook)(struct drm_device *dev);
14626};
14627
5f85f176
EE
14628/* For systems that don't have a meaningful PCI subdevice/subvendor ID */
14629struct intel_dmi_quirk {
14630 void (*hook)(struct drm_device *dev);
14631 const struct dmi_system_id (*dmi_id_list)[];
14632};
14633
14634static int intel_dmi_reverse_brightness(const struct dmi_system_id *id)
14635{
14636 DRM_INFO("Backlight polarity reversed on %s\n", id->ident);
14637 return 1;
14638}
14639
14640static const struct intel_dmi_quirk intel_dmi_quirks[] = {
14641 {
14642 .dmi_id_list = &(const struct dmi_system_id[]) {
14643 {
14644 .callback = intel_dmi_reverse_brightness,
14645 .ident = "NCR Corporation",
14646 .matches = {DMI_MATCH(DMI_SYS_VENDOR, "NCR Corporation"),
14647 DMI_MATCH(DMI_PRODUCT_NAME, ""),
14648 },
14649 },
14650 { } /* terminating entry */
14651 },
14652 .hook = quirk_invert_brightness,
14653 },
14654};
14655
c43b5634 14656static struct intel_quirk intel_quirks[] = {
b690e96c
JB
14657 /* Toshiba Protege R-205, S-209 needs pipe A force quirk */
14658 { 0x2592, 0x1179, 0x0001, quirk_pipea_force },
14659
b690e96c
JB
14660 /* ThinkPad T60 needs pipe A force quirk (bug #16494) */
14661 { 0x2782, 0x17aa, 0x201a, quirk_pipea_force },
14662
5f080c0f
VS
14663 /* 830 needs to leave pipe A & dpll A up */
14664 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
14665
b6b5d049
VS
14666 /* 830 needs to leave pipe B & dpll B up */
14667 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipeb_force },
14668
435793df
KP
14669 /* Lenovo U160 cannot use SSC on LVDS */
14670 { 0x0046, 0x17aa, 0x3920, quirk_ssc_force_disable },
070d329a
MAS
14671
14672 /* Sony Vaio Y cannot use SSC on LVDS */
14673 { 0x0046, 0x104d, 0x9076, quirk_ssc_force_disable },
5a15ab5b 14674
be505f64
AH
14675 /* Acer Aspire 5734Z must invert backlight brightness */
14676 { 0x2a42, 0x1025, 0x0459, quirk_invert_brightness },
14677
14678 /* Acer/eMachines G725 */
14679 { 0x2a42, 0x1025, 0x0210, quirk_invert_brightness },
14680
14681 /* Acer/eMachines e725 */
14682 { 0x2a42, 0x1025, 0x0212, quirk_invert_brightness },
14683
14684 /* Acer/Packard Bell NCL20 */
14685 { 0x2a42, 0x1025, 0x034b, quirk_invert_brightness },
14686
14687 /* Acer Aspire 4736Z */
14688 { 0x2a42, 0x1025, 0x0260, quirk_invert_brightness },
0f540c3a
JN
14689
14690 /* Acer Aspire 5336 */
14691 { 0x2a42, 0x1025, 0x048a, quirk_invert_brightness },
2e93a1aa
SD
14692
14693 /* Acer C720 and C720P Chromebooks (Celeron 2955U) have backlights */
14694 { 0x0a06, 0x1025, 0x0a11, quirk_backlight_present },
d4967d8c 14695
dfb3d47b
SD
14696 /* Acer C720 Chromebook (Core i3 4005U) */
14697 { 0x0a16, 0x1025, 0x0a11, quirk_backlight_present },
14698
b2a9601c 14699 /* Apple Macbook 2,1 (Core 2 T7400) */
14700 { 0x27a2, 0x8086, 0x7270, quirk_backlight_present },
14701
d4967d8c
SD
14702 /* Toshiba CB35 Chromebook (Celeron 2955U) */
14703 { 0x0a06, 0x1179, 0x0a88, quirk_backlight_present },
724cb06f
SD
14704
14705 /* HP Chromebook 14 (Celeron 2955U) */
14706 { 0x0a06, 0x103c, 0x21ed, quirk_backlight_present },
cf6f0af9
JN
14707
14708 /* Dell Chromebook 11 */
14709 { 0x0a06, 0x1028, 0x0a35, quirk_backlight_present },
b690e96c
JB
14710};
14711
14712static void intel_init_quirks(struct drm_device *dev)
14713{
14714 struct pci_dev *d = dev->pdev;
14715 int i;
14716
14717 for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
14718 struct intel_quirk *q = &intel_quirks[i];
14719
14720 if (d->device == q->device &&
14721 (d->subsystem_vendor == q->subsystem_vendor ||
14722 q->subsystem_vendor == PCI_ANY_ID) &&
14723 (d->subsystem_device == q->subsystem_device ||
14724 q->subsystem_device == PCI_ANY_ID))
14725 q->hook(dev);
14726 }
5f85f176
EE
14727 for (i = 0; i < ARRAY_SIZE(intel_dmi_quirks); i++) {
14728 if (dmi_check_system(*intel_dmi_quirks[i].dmi_id_list) != 0)
14729 intel_dmi_quirks[i].hook(dev);
14730 }
b690e96c
JB
14731}
14732
9cce37f4
JB
14733/* Disable the VGA plane that we never use */
14734static void i915_disable_vga(struct drm_device *dev)
14735{
14736 struct drm_i915_private *dev_priv = dev->dev_private;
14737 u8 sr1;
766aa1c4 14738 u32 vga_reg = i915_vgacntrl_reg(dev);
9cce37f4 14739
2b37c616 14740 /* WaEnableVGAAccessThroughIOPort:ctg,elk,ilk,snb,ivb,vlv,hsw */
9cce37f4 14741 vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
3fdcf431 14742 outb(SR01, VGA_SR_INDEX);
9cce37f4
JB
14743 sr1 = inb(VGA_SR_DATA);
14744 outb(sr1 | 1<<5, VGA_SR_DATA);
14745 vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
14746 udelay(300);
14747
01f5a626 14748 I915_WRITE(vga_reg, VGA_DISP_DISABLE);
9cce37f4
JB
14749 POSTING_READ(vga_reg);
14750}
14751
f817586c
DV
14752void intel_modeset_init_hw(struct drm_device *dev)
14753{
b6283055 14754 intel_update_cdclk(dev);
a8f78b58 14755 intel_prepare_ddi(dev);
f817586c 14756 intel_init_clock_gating(dev);
8090c6b9 14757 intel_enable_gt_powersave(dev);
f817586c
DV
14758}
14759
79e53945
JB
14760void intel_modeset_init(struct drm_device *dev)
14761{
652c393a 14762 struct drm_i915_private *dev_priv = dev->dev_private;
1fe47785 14763 int sprite, ret;
8cc87b75 14764 enum pipe pipe;
46f297fb 14765 struct intel_crtc *crtc;
79e53945
JB
14766
14767 drm_mode_config_init(dev);
14768
14769 dev->mode_config.min_width = 0;
14770 dev->mode_config.min_height = 0;
14771
019d96cb
DA
14772 dev->mode_config.preferred_depth = 24;
14773 dev->mode_config.prefer_shadow = 1;
14774
25bab385
TU
14775 dev->mode_config.allow_fb_modifiers = true;
14776
e6ecefaa 14777 dev->mode_config.funcs = &intel_mode_funcs;
79e53945 14778
b690e96c
JB
14779 intel_init_quirks(dev);
14780
1fa61106
ED
14781 intel_init_pm(dev);
14782
e3c74757
BW
14783 if (INTEL_INFO(dev)->num_pipes == 0)
14784 return;
14785
69f92f67
LW
14786 /*
14787 * There may be no VBT; and if the BIOS enabled SSC we can
14788 * just keep using it to avoid unnecessary flicker. Whereas if the
14789 * BIOS isn't using it, don't assume it will work even if the VBT
14790 * indicates as much.
14791 */
14792 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)) {
14793 bool bios_lvds_use_ssc = !!(I915_READ(PCH_DREF_CONTROL) &
14794 DREF_SSC1_ENABLE);
14795
14796 if (dev_priv->vbt.lvds_use_ssc != bios_lvds_use_ssc) {
14797 DRM_DEBUG_KMS("SSC %sabled by BIOS, overriding VBT which says %sabled\n",
14798 bios_lvds_use_ssc ? "en" : "dis",
14799 dev_priv->vbt.lvds_use_ssc ? "en" : "dis");
14800 dev_priv->vbt.lvds_use_ssc = bios_lvds_use_ssc;
14801 }
14802 }
14803
e70236a8 14804 intel_init_display(dev);
7c10a2b5 14805 intel_init_audio(dev);
e70236a8 14806
a6c45cf0
CW
14807 if (IS_GEN2(dev)) {
14808 dev->mode_config.max_width = 2048;
14809 dev->mode_config.max_height = 2048;
14810 } else if (IS_GEN3(dev)) {
5e4d6fa7
KP
14811 dev->mode_config.max_width = 4096;
14812 dev->mode_config.max_height = 4096;
79e53945 14813 } else {
a6c45cf0
CW
14814 dev->mode_config.max_width = 8192;
14815 dev->mode_config.max_height = 8192;
79e53945 14816 }
068be561 14817
dc41c154
VS
14818 if (IS_845G(dev) || IS_I865G(dev)) {
14819 dev->mode_config.cursor_width = IS_845G(dev) ? 64 : 512;
14820 dev->mode_config.cursor_height = 1023;
14821 } else if (IS_GEN2(dev)) {
068be561
DL
14822 dev->mode_config.cursor_width = GEN2_CURSOR_WIDTH;
14823 dev->mode_config.cursor_height = GEN2_CURSOR_HEIGHT;
14824 } else {
14825 dev->mode_config.cursor_width = MAX_CURSOR_WIDTH;
14826 dev->mode_config.cursor_height = MAX_CURSOR_HEIGHT;
14827 }
14828
5d4545ae 14829 dev->mode_config.fb_base = dev_priv->gtt.mappable_base;
79e53945 14830
28c97730 14831 DRM_DEBUG_KMS("%d display pipe%s available.\n",
7eb552ae
BW
14832 INTEL_INFO(dev)->num_pipes,
14833 INTEL_INFO(dev)->num_pipes > 1 ? "s" : "");
79e53945 14834
055e393f 14835 for_each_pipe(dev_priv, pipe) {
8cc87b75 14836 intel_crtc_init(dev, pipe);
3bdcfc0c 14837 for_each_sprite(dev_priv, pipe, sprite) {
1fe47785 14838 ret = intel_plane_init(dev, pipe, sprite);
7f1f3851 14839 if (ret)
06da8da2 14840 DRM_DEBUG_KMS("pipe %c sprite %c init failed: %d\n",
1fe47785 14841 pipe_name(pipe), sprite_name(pipe, sprite), ret);
7f1f3851 14842 }
79e53945
JB
14843 }
14844
e72f9fbf 14845 intel_shared_dpll_init(dev);
ee7b9f93 14846
9cce37f4
JB
14847 /* Just disable it once at startup */
14848 i915_disable_vga(dev);
79e53945 14849 intel_setup_outputs(dev);
11be49eb
CW
14850
14851 /* Just in case the BIOS is doing something questionable. */
7733b49b 14852 intel_fbc_disable(dev_priv);
fa9fa083 14853
6e9f798d 14854 drm_modeset_lock_all(dev);
043e9bda 14855 intel_modeset_setup_hw_state(dev);
6e9f798d 14856 drm_modeset_unlock_all(dev);
46f297fb 14857
d3fcc808 14858 for_each_intel_crtc(dev, crtc) {
eeebeac5
ML
14859 struct intel_initial_plane_config plane_config = {};
14860
46f297fb
JB
14861 if (!crtc->active)
14862 continue;
14863
46f297fb 14864 /*
46f297fb
JB
14865 * Note that reserving the BIOS fb up front prevents us
14866 * from stuffing other stolen allocations like the ring
14867 * on top. This prevents some ugliness at boot time, and
14868 * can even allow for smooth boot transitions if the BIOS
14869 * fb is large enough for the active pipe configuration.
14870 */
eeebeac5
ML
14871 dev_priv->display.get_initial_plane_config(crtc,
14872 &plane_config);
14873
14874 /*
14875 * If the fb is shared between multiple heads, we'll
14876 * just get the first one.
14877 */
14878 intel_find_initial_plane_obj(crtc, &plane_config);
46f297fb 14879 }
2c7111db
CW
14880}
14881
7fad798e
DV
14882static void intel_enable_pipe_a(struct drm_device *dev)
14883{
14884 struct intel_connector *connector;
14885 struct drm_connector *crt = NULL;
14886 struct intel_load_detect_pipe load_detect_temp;
208bf9fd 14887 struct drm_modeset_acquire_ctx *ctx = dev->mode_config.acquire_ctx;
7fad798e
DV
14888
14889 /* We can't just switch on the pipe A, we need to set things up with a
14890 * proper mode and output configuration. As a gross hack, enable pipe A
14891 * by enabling the load detect pipe once. */
3a3371ff 14892 for_each_intel_connector(dev, connector) {
7fad798e
DV
14893 if (connector->encoder->type == INTEL_OUTPUT_ANALOG) {
14894 crt = &connector->base;
14895 break;
14896 }
14897 }
14898
14899 if (!crt)
14900 return;
14901
208bf9fd 14902 if (intel_get_load_detect_pipe(crt, NULL, &load_detect_temp, ctx))
49172fee 14903 intel_release_load_detect_pipe(crt, &load_detect_temp, ctx);
7fad798e
DV
14904}
14905
fa555837
DV
14906static bool
14907intel_check_plane_mapping(struct intel_crtc *crtc)
14908{
7eb552ae
BW
14909 struct drm_device *dev = crtc->base.dev;
14910 struct drm_i915_private *dev_priv = dev->dev_private;
fa555837
DV
14911 u32 reg, val;
14912
7eb552ae 14913 if (INTEL_INFO(dev)->num_pipes == 1)
fa555837
DV
14914 return true;
14915
14916 reg = DSPCNTR(!crtc->plane);
14917 val = I915_READ(reg);
14918
14919 if ((val & DISPLAY_PLANE_ENABLE) &&
14920 (!!(val & DISPPLANE_SEL_PIPE_MASK) == crtc->pipe))
14921 return false;
14922
14923 return true;
14924}
14925
02e93c35
VS
14926static bool intel_crtc_has_encoders(struct intel_crtc *crtc)
14927{
14928 struct drm_device *dev = crtc->base.dev;
14929 struct intel_encoder *encoder;
14930
14931 for_each_encoder_on_crtc(dev, &crtc->base, encoder)
14932 return true;
14933
14934 return false;
14935}
14936
24929352
DV
14937static void intel_sanitize_crtc(struct intel_crtc *crtc)
14938{
14939 struct drm_device *dev = crtc->base.dev;
14940 struct drm_i915_private *dev_priv = dev->dev_private;
fa555837 14941 u32 reg;
24929352 14942
24929352 14943 /* Clear any frame start delays used for debugging left by the BIOS */
6e3c9717 14944 reg = PIPECONF(crtc->config->cpu_transcoder);
24929352
DV
14945 I915_WRITE(reg, I915_READ(reg) & ~PIPECONF_FRAME_START_DELAY_MASK);
14946
d3eaf884 14947 /* restore vblank interrupts to correct state */
9625604c 14948 drm_crtc_vblank_reset(&crtc->base);
d297e103 14949 if (crtc->active) {
f9cd7b88
VS
14950 struct intel_plane *plane;
14951
9625604c 14952 drm_crtc_vblank_on(&crtc->base);
f9cd7b88
VS
14953
14954 /* Disable everything but the primary plane */
14955 for_each_intel_plane_on_crtc(dev, crtc, plane) {
14956 if (plane->base.type == DRM_PLANE_TYPE_PRIMARY)
14957 continue;
14958
14959 plane->disable_plane(&plane->base, &crtc->base);
14960 }
9625604c 14961 }
d3eaf884 14962
24929352 14963 /* We need to sanitize the plane -> pipe mapping first because this will
fa555837
DV
14964 * disable the crtc (and hence change the state) if it is wrong. Note
14965 * that gen4+ has a fixed plane -> pipe mapping. */
14966 if (INTEL_INFO(dev)->gen < 4 && !intel_check_plane_mapping(crtc)) {
24929352
DV
14967 bool plane;
14968
24929352
DV
14969 DRM_DEBUG_KMS("[CRTC:%d] wrong plane connection detected!\n",
14970 crtc->base.base.id);
14971
14972 /* Pipe has the wrong plane attached and the plane is active.
14973 * Temporarily change the plane mapping and disable everything
14974 * ... */
14975 plane = crtc->plane;
b70709a6 14976 to_intel_plane_state(crtc->base.primary->state)->visible = true;
24929352 14977 crtc->plane = !plane;
b17d48e2 14978 intel_crtc_disable_noatomic(&crtc->base);
24929352 14979 crtc->plane = plane;
24929352 14980 }
24929352 14981
7fad798e
DV
14982 if (dev_priv->quirks & QUIRK_PIPEA_FORCE &&
14983 crtc->pipe == PIPE_A && !crtc->active) {
14984 /* BIOS forgot to enable pipe A, this mostly happens after
14985 * resume. Force-enable the pipe to fix this, the update_dpms
14986 * call below we restore the pipe to the right state, but leave
14987 * the required bits on. */
14988 intel_enable_pipe_a(dev);
14989 }
14990
24929352
DV
14991 /* Adjust the state of the output pipe according to whether we
14992 * have active connectors/encoders. */
02e93c35 14993 if (!intel_crtc_has_encoders(crtc))
b17d48e2 14994 intel_crtc_disable_noatomic(&crtc->base);
24929352 14995
53d9f4e9 14996 if (crtc->active != crtc->base.state->active) {
02e93c35 14997 struct intel_encoder *encoder;
24929352
DV
14998
14999 /* This can happen either due to bugs in the get_hw_state
b17d48e2
ML
15000 * functions or because of calls to intel_crtc_disable_noatomic,
15001 * or because the pipe is force-enabled due to the
24929352
DV
15002 * pipe A quirk. */
15003 DRM_DEBUG_KMS("[CRTC:%d] hw state adjusted, was %s, now %s\n",
15004 crtc->base.base.id,
83d65738 15005 crtc->base.state->enable ? "enabled" : "disabled",
24929352
DV
15006 crtc->active ? "enabled" : "disabled");
15007
4be40c98 15008 WARN_ON(drm_atomic_set_mode_for_crtc(crtc->base.state, NULL) < 0);
49d6fa21 15009 crtc->base.state->active = crtc->active;
24929352
DV
15010 crtc->base.enabled = crtc->active;
15011
15012 /* Because we only establish the connector -> encoder ->
15013 * crtc links if something is active, this means the
15014 * crtc is now deactivated. Break the links. connector
15015 * -> encoder links are only establish when things are
15016 * actually up, hence no need to break them. */
15017 WARN_ON(crtc->active);
15018
2d406bb0 15019 for_each_encoder_on_crtc(dev, &crtc->base, encoder)
24929352 15020 encoder->base.crtc = NULL;
24929352 15021 }
c5ab3bc0 15022
a3ed6aad 15023 if (crtc->active || HAS_GMCH_DISPLAY(dev)) {
4cc31489
DV
15024 /*
15025 * We start out with underrun reporting disabled to avoid races.
15026 * For correct bookkeeping mark this on active crtcs.
15027 *
c5ab3bc0
DV
15028 * Also on gmch platforms we dont have any hardware bits to
15029 * disable the underrun reporting. Which means we need to start
15030 * out with underrun reporting disabled also on inactive pipes,
15031 * since otherwise we'll complain about the garbage we read when
15032 * e.g. coming up after runtime pm.
15033 *
4cc31489
DV
15034 * No protection against concurrent access is required - at
15035 * worst a fifo underrun happens which also sets this to false.
15036 */
15037 crtc->cpu_fifo_underrun_disabled = true;
15038 crtc->pch_fifo_underrun_disabled = true;
15039 }
24929352
DV
15040}
15041
15042static void intel_sanitize_encoder(struct intel_encoder *encoder)
15043{
15044 struct intel_connector *connector;
15045 struct drm_device *dev = encoder->base.dev;
873ffe69 15046 bool active = false;
24929352
DV
15047
15048 /* We need to check both for a crtc link (meaning that the
15049 * encoder is active and trying to read from a pipe) and the
15050 * pipe itself being active. */
15051 bool has_active_crtc = encoder->base.crtc &&
15052 to_intel_crtc(encoder->base.crtc)->active;
15053
873ffe69
ML
15054 for_each_intel_connector(dev, connector) {
15055 if (connector->base.encoder != &encoder->base)
15056 continue;
15057
15058 active = true;
15059 break;
15060 }
15061
15062 if (active && !has_active_crtc) {
24929352
DV
15063 DRM_DEBUG_KMS("[ENCODER:%d:%s] has active connectors but no active pipe!\n",
15064 encoder->base.base.id,
8e329a03 15065 encoder->base.name);
24929352
DV
15066
15067 /* Connector is active, but has no active pipe. This is
15068 * fallout from our resume register restoring. Disable
15069 * the encoder manually again. */
15070 if (encoder->base.crtc) {
15071 DRM_DEBUG_KMS("[ENCODER:%d:%s] manually disabled\n",
15072 encoder->base.base.id,
8e329a03 15073 encoder->base.name);
24929352 15074 encoder->disable(encoder);
a62d1497
VS
15075 if (encoder->post_disable)
15076 encoder->post_disable(encoder);
24929352 15077 }
7f1950fb 15078 encoder->base.crtc = NULL;
24929352
DV
15079
15080 /* Inconsistent output/port/pipe state happens presumably due to
15081 * a bug in one of the get_hw_state functions. Or someplace else
15082 * in our code, like the register restore mess on resume. Clamp
15083 * things to off as a safer default. */
3a3371ff 15084 for_each_intel_connector(dev, connector) {
24929352
DV
15085 if (connector->encoder != encoder)
15086 continue;
7f1950fb
EE
15087 connector->base.dpms = DRM_MODE_DPMS_OFF;
15088 connector->base.encoder = NULL;
24929352
DV
15089 }
15090 }
15091 /* Enabled encoders without active connectors will be fixed in
15092 * the crtc fixup. */
15093}
15094
04098753 15095void i915_redisable_vga_power_on(struct drm_device *dev)
0fde901f
KM
15096{
15097 struct drm_i915_private *dev_priv = dev->dev_private;
766aa1c4 15098 u32 vga_reg = i915_vgacntrl_reg(dev);
0fde901f 15099
04098753
ID
15100 if (!(I915_READ(vga_reg) & VGA_DISP_DISABLE)) {
15101 DRM_DEBUG_KMS("Something enabled VGA plane, disabling it\n");
15102 i915_disable_vga(dev);
15103 }
15104}
15105
15106void i915_redisable_vga(struct drm_device *dev)
15107{
15108 struct drm_i915_private *dev_priv = dev->dev_private;
15109
8dc8a27c
PZ
15110 /* This function can be called both from intel_modeset_setup_hw_state or
15111 * at a very early point in our resume sequence, where the power well
15112 * structures are not yet restored. Since this function is at a very
15113 * paranoid "someone might have enabled VGA while we were not looking"
15114 * level, just check if the power well is enabled instead of trying to
15115 * follow the "don't touch the power well if we don't need it" policy
15116 * the rest of the driver uses. */
f458ebbc 15117 if (!intel_display_power_is_enabled(dev_priv, POWER_DOMAIN_VGA))
8dc8a27c
PZ
15118 return;
15119
04098753 15120 i915_redisable_vga_power_on(dev);
0fde901f
KM
15121}
15122
f9cd7b88 15123static bool primary_get_hw_state(struct intel_plane *plane)
98ec7739 15124{
f9cd7b88 15125 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
98ec7739 15126
f9cd7b88 15127 return I915_READ(DSPCNTR(plane->plane)) & DISPLAY_PLANE_ENABLE;
d032ffa0
ML
15128}
15129
f9cd7b88
VS
15130/* FIXME read out full plane state for all planes */
15131static void readout_plane_state(struct intel_crtc *crtc)
d032ffa0 15132{
f9cd7b88
VS
15133 struct intel_plane_state *plane_state =
15134 to_intel_plane_state(crtc->base.primary->state);
d032ffa0 15135
f9cd7b88
VS
15136 plane_state->visible =
15137 primary_get_hw_state(to_intel_plane(crtc->base.primary));
98ec7739
VS
15138}
15139
30e984df 15140static void intel_modeset_readout_hw_state(struct drm_device *dev)
24929352
DV
15141{
15142 struct drm_i915_private *dev_priv = dev->dev_private;
15143 enum pipe pipe;
24929352
DV
15144 struct intel_crtc *crtc;
15145 struct intel_encoder *encoder;
15146 struct intel_connector *connector;
5358901f 15147 int i;
24929352 15148
d3fcc808 15149 for_each_intel_crtc(dev, crtc) {
b06f8b0d 15150 __drm_atomic_helper_crtc_destroy_state(&crtc->base, crtc->base.state);
6e3c9717 15151 memset(crtc->config, 0, sizeof(*crtc->config));
f7217905 15152 crtc->config->base.crtc = &crtc->base;
3b117c8f 15153
0e8ffe1b 15154 crtc->active = dev_priv->display.get_pipe_config(crtc,
6e3c9717 15155 crtc->config);
24929352 15156
49d6fa21 15157 crtc->base.state->active = crtc->active;
24929352 15158 crtc->base.enabled = crtc->active;
b70709a6 15159
f9cd7b88 15160 readout_plane_state(crtc);
24929352
DV
15161
15162 DRM_DEBUG_KMS("[CRTC:%d] hw state readout: %s\n",
15163 crtc->base.base.id,
15164 crtc->active ? "enabled" : "disabled");
15165 }
15166
5358901f
DV
15167 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
15168 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
15169
3e369b76
ACO
15170 pll->on = pll->get_hw_state(dev_priv, pll,
15171 &pll->config.hw_state);
5358901f 15172 pll->active = 0;
3e369b76 15173 pll->config.crtc_mask = 0;
d3fcc808 15174 for_each_intel_crtc(dev, crtc) {
1e6f2ddc 15175 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll) {
5358901f 15176 pll->active++;
3e369b76 15177 pll->config.crtc_mask |= 1 << crtc->pipe;
1e6f2ddc 15178 }
5358901f 15179 }
5358901f 15180
1e6f2ddc 15181 DRM_DEBUG_KMS("%s hw state readout: crtc_mask 0x%08x, on %i\n",
3e369b76 15182 pll->name, pll->config.crtc_mask, pll->on);
bd2bb1b9 15183
3e369b76 15184 if (pll->config.crtc_mask)
bd2bb1b9 15185 intel_display_power_get(dev_priv, POWER_DOMAIN_PLLS);
5358901f
DV
15186 }
15187
b2784e15 15188 for_each_intel_encoder(dev, encoder) {
24929352
DV
15189 pipe = 0;
15190
15191 if (encoder->get_hw_state(encoder, &pipe)) {
045ac3b5
JB
15192 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
15193 encoder->base.crtc = &crtc->base;
6e3c9717 15194 encoder->get_config(encoder, crtc->config);
24929352
DV
15195 } else {
15196 encoder->base.crtc = NULL;
15197 }
15198
6f2bcceb 15199 DRM_DEBUG_KMS("[ENCODER:%d:%s] hw state readout: %s, pipe %c\n",
24929352 15200 encoder->base.base.id,
8e329a03 15201 encoder->base.name,
24929352 15202 encoder->base.crtc ? "enabled" : "disabled",
6f2bcceb 15203 pipe_name(pipe));
24929352
DV
15204 }
15205
3a3371ff 15206 for_each_intel_connector(dev, connector) {
24929352
DV
15207 if (connector->get_hw_state(connector)) {
15208 connector->base.dpms = DRM_MODE_DPMS_ON;
24929352
DV
15209 connector->base.encoder = &connector->encoder->base;
15210 } else {
15211 connector->base.dpms = DRM_MODE_DPMS_OFF;
15212 connector->base.encoder = NULL;
15213 }
15214 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] hw state readout: %s\n",
15215 connector->base.base.id,
c23cc417 15216 connector->base.name,
24929352
DV
15217 connector->base.encoder ? "enabled" : "disabled");
15218 }
7f4c6284
VS
15219
15220 for_each_intel_crtc(dev, crtc) {
15221 crtc->base.hwmode = crtc->config->base.adjusted_mode;
15222
15223 memset(&crtc->base.mode, 0, sizeof(crtc->base.mode));
15224 if (crtc->base.state->active) {
15225 intel_mode_from_pipe_config(&crtc->base.mode, crtc->config);
15226 intel_mode_from_pipe_config(&crtc->base.state->adjusted_mode, crtc->config);
15227 WARN_ON(drm_atomic_set_mode_for_crtc(crtc->base.state, &crtc->base.mode));
15228
15229 /*
15230 * The initial mode needs to be set in order to keep
15231 * the atomic core happy. It wants a valid mode if the
15232 * crtc's enabled, so we do the above call.
15233 *
15234 * At this point some state updated by the connectors
15235 * in their ->detect() callback has not run yet, so
15236 * no recalculation can be done yet.
15237 *
15238 * Even if we could do a recalculation and modeset
15239 * right now it would cause a double modeset if
15240 * fbdev or userspace chooses a different initial mode.
15241 *
15242 * If that happens, someone indicated they wanted a
15243 * mode change, which means it's safe to do a full
15244 * recalculation.
15245 */
15246 crtc->base.state->mode.private_flags = I915_MODE_FLAG_INHERITED;
9eca6832
VS
15247
15248 drm_calc_timestamping_constants(&crtc->base, &crtc->base.hwmode);
15249 update_scanline_offset(crtc);
7f4c6284
VS
15250 }
15251 }
30e984df
DV
15252}
15253
043e9bda
ML
15254/* Scan out the current hw modeset state,
15255 * and sanitizes it to the current state
15256 */
15257static void
15258intel_modeset_setup_hw_state(struct drm_device *dev)
30e984df
DV
15259{
15260 struct drm_i915_private *dev_priv = dev->dev_private;
15261 enum pipe pipe;
30e984df
DV
15262 struct intel_crtc *crtc;
15263 struct intel_encoder *encoder;
35c95375 15264 int i;
30e984df
DV
15265
15266 intel_modeset_readout_hw_state(dev);
24929352
DV
15267
15268 /* HW state is read out, now we need to sanitize this mess. */
b2784e15 15269 for_each_intel_encoder(dev, encoder) {
24929352
DV
15270 intel_sanitize_encoder(encoder);
15271 }
15272
055e393f 15273 for_each_pipe(dev_priv, pipe) {
24929352
DV
15274 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
15275 intel_sanitize_crtc(crtc);
6e3c9717
ACO
15276 intel_dump_pipe_config(crtc, crtc->config,
15277 "[setup_hw_state]");
24929352 15278 }
9a935856 15279
d29b2f9d
ACO
15280 intel_modeset_update_connector_atomic_state(dev);
15281
35c95375
DV
15282 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
15283 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
15284
15285 if (!pll->on || pll->active)
15286 continue;
15287
15288 DRM_DEBUG_KMS("%s enabled but not in use, disabling\n", pll->name);
15289
15290 pll->disable(dev_priv, pll);
15291 pll->on = false;
15292 }
15293
26e1fe4f 15294 if (IS_VALLEYVIEW(dev))
6eb1a681
VS
15295 vlv_wm_get_hw_state(dev);
15296 else if (IS_GEN9(dev))
3078999f
PB
15297 skl_wm_get_hw_state(dev);
15298 else if (HAS_PCH_SPLIT(dev))
243e6a44 15299 ilk_wm_get_hw_state(dev);
292b990e
ML
15300
15301 for_each_intel_crtc(dev, crtc) {
15302 unsigned long put_domains;
15303
15304 put_domains = modeset_get_crtc_power_domains(&crtc->base);
15305 if (WARN_ON(put_domains))
15306 modeset_put_power_domains(dev_priv, put_domains);
15307 }
15308 intel_display_set_init_power(dev_priv, false);
043e9bda 15309}
7d0bc1ea 15310
043e9bda
ML
15311void intel_display_resume(struct drm_device *dev)
15312{
15313 struct drm_atomic_state *state = drm_atomic_state_alloc(dev);
15314 struct intel_connector *conn;
15315 struct intel_plane *plane;
15316 struct drm_crtc *crtc;
15317 int ret;
f30da187 15318
043e9bda
ML
15319 if (!state)
15320 return;
15321
15322 state->acquire_ctx = dev->mode_config.acquire_ctx;
15323
15324 /* preserve complete old state, including dpll */
15325 intel_atomic_get_shared_dpll_state(state);
15326
15327 for_each_crtc(dev, crtc) {
15328 struct drm_crtc_state *crtc_state =
15329 drm_atomic_get_crtc_state(state, crtc);
15330
15331 ret = PTR_ERR_OR_ZERO(crtc_state);
15332 if (ret)
15333 goto err;
15334
15335 /* force a restore */
15336 crtc_state->mode_changed = true;
45e2b5f6 15337 }
8af6cf88 15338
043e9bda
ML
15339 for_each_intel_plane(dev, plane) {
15340 ret = PTR_ERR_OR_ZERO(drm_atomic_get_plane_state(state, &plane->base));
15341 if (ret)
15342 goto err;
15343 }
15344
15345 for_each_intel_connector(dev, conn) {
15346 ret = PTR_ERR_OR_ZERO(drm_atomic_get_connector_state(state, &conn->base));
15347 if (ret)
15348 goto err;
15349 }
15350
15351 intel_modeset_setup_hw_state(dev);
15352
15353 i915_redisable_vga(dev);
74c090b1 15354 ret = drm_atomic_commit(state);
043e9bda
ML
15355 if (!ret)
15356 return;
15357
15358err:
15359 DRM_ERROR("Restoring old state failed with %i\n", ret);
15360 drm_atomic_state_free(state);
2c7111db
CW
15361}
15362
15363void intel_modeset_gem_init(struct drm_device *dev)
15364{
484b41dd 15365 struct drm_crtc *c;
2ff8fde1 15366 struct drm_i915_gem_object *obj;
e0d6149b 15367 int ret;
484b41dd 15368
ae48434c
ID
15369 mutex_lock(&dev->struct_mutex);
15370 intel_init_gt_powersave(dev);
15371 mutex_unlock(&dev->struct_mutex);
15372
1833b134 15373 intel_modeset_init_hw(dev);
02e792fb
DV
15374
15375 intel_setup_overlay(dev);
484b41dd
JB
15376
15377 /*
15378 * Make sure any fbs we allocated at startup are properly
15379 * pinned & fenced. When we do the allocation it's too early
15380 * for this.
15381 */
70e1e0ec 15382 for_each_crtc(dev, c) {
2ff8fde1
MR
15383 obj = intel_fb_obj(c->primary->fb);
15384 if (obj == NULL)
484b41dd
JB
15385 continue;
15386
e0d6149b
TU
15387 mutex_lock(&dev->struct_mutex);
15388 ret = intel_pin_and_fence_fb_obj(c->primary,
15389 c->primary->fb,
15390 c->primary->state,
91af127f 15391 NULL, NULL);
e0d6149b
TU
15392 mutex_unlock(&dev->struct_mutex);
15393 if (ret) {
484b41dd
JB
15394 DRM_ERROR("failed to pin boot fb on pipe %d\n",
15395 to_intel_crtc(c)->pipe);
66e514c1
DA
15396 drm_framebuffer_unreference(c->primary->fb);
15397 c->primary->fb = NULL;
36750f28 15398 c->primary->crtc = c->primary->state->crtc = NULL;
afd65eb4 15399 update_state_fb(c->primary);
36750f28 15400 c->state->plane_mask &= ~(1 << drm_plane_index(c->primary));
484b41dd
JB
15401 }
15402 }
0962c3c9
VS
15403
15404 intel_backlight_register(dev);
79e53945
JB
15405}
15406
4932e2c3
ID
15407void intel_connector_unregister(struct intel_connector *intel_connector)
15408{
15409 struct drm_connector *connector = &intel_connector->base;
15410
15411 intel_panel_destroy_backlight(connector);
34ea3d38 15412 drm_connector_unregister(connector);
4932e2c3
ID
15413}
15414
79e53945
JB
15415void intel_modeset_cleanup(struct drm_device *dev)
15416{
652c393a 15417 struct drm_i915_private *dev_priv = dev->dev_private;
d9255d57 15418 struct drm_connector *connector;
652c393a 15419
2eb5252e
ID
15420 intel_disable_gt_powersave(dev);
15421
0962c3c9
VS
15422 intel_backlight_unregister(dev);
15423
fd0c0642
DV
15424 /*
15425 * Interrupts and polling as the first thing to avoid creating havoc.
2eb5252e 15426 * Too much stuff here (turning of connectors, ...) would
fd0c0642
DV
15427 * experience fancy races otherwise.
15428 */
2aeb7d3a 15429 intel_irq_uninstall(dev_priv);
eb21b92b 15430
fd0c0642
DV
15431 /*
15432 * Due to the hpd irq storm handling the hotplug work can re-arm the
15433 * poll handlers. Hence disable polling after hpd handling is shut down.
15434 */
f87ea761 15435 drm_kms_helper_poll_fini(dev);
fd0c0642 15436
723bfd70
JB
15437 intel_unregister_dsm_handler();
15438
7733b49b 15439 intel_fbc_disable(dev_priv);
69341a5e 15440
1630fe75
CW
15441 /* flush any delayed tasks or pending work */
15442 flush_scheduled_work();
15443
db31af1d
JN
15444 /* destroy the backlight and sysfs files before encoders/connectors */
15445 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
4932e2c3
ID
15446 struct intel_connector *intel_connector;
15447
15448 intel_connector = to_intel_connector(connector);
15449 intel_connector->unregister(intel_connector);
db31af1d 15450 }
d9255d57 15451
79e53945 15452 drm_mode_config_cleanup(dev);
4d7bb011
DV
15453
15454 intel_cleanup_overlay(dev);
ae48434c
ID
15455
15456 mutex_lock(&dev->struct_mutex);
15457 intel_cleanup_gt_powersave(dev);
15458 mutex_unlock(&dev->struct_mutex);
79e53945
JB
15459}
15460
f1c79df3
ZW
15461/*
15462 * Return which encoder is currently attached for connector.
15463 */
df0e9248 15464struct drm_encoder *intel_best_encoder(struct drm_connector *connector)
79e53945 15465{
df0e9248
CW
15466 return &intel_attached_encoder(connector)->base;
15467}
f1c79df3 15468
df0e9248
CW
15469void intel_connector_attach_encoder(struct intel_connector *connector,
15470 struct intel_encoder *encoder)
15471{
15472 connector->encoder = encoder;
15473 drm_mode_connector_attach_encoder(&connector->base,
15474 &encoder->base);
79e53945 15475}
28d52043
DA
15476
15477/*
15478 * set vga decode state - true == enable VGA decode
15479 */
15480int intel_modeset_vga_set_state(struct drm_device *dev, bool state)
15481{
15482 struct drm_i915_private *dev_priv = dev->dev_private;
a885b3cc 15483 unsigned reg = INTEL_INFO(dev)->gen >= 6 ? SNB_GMCH_CTRL : INTEL_GMCH_CTRL;
28d52043
DA
15484 u16 gmch_ctrl;
15485
75fa041d
CW
15486 if (pci_read_config_word(dev_priv->bridge_dev, reg, &gmch_ctrl)) {
15487 DRM_ERROR("failed to read control word\n");
15488 return -EIO;
15489 }
15490
c0cc8a55
CW
15491 if (!!(gmch_ctrl & INTEL_GMCH_VGA_DISABLE) == !state)
15492 return 0;
15493
28d52043
DA
15494 if (state)
15495 gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
15496 else
15497 gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
75fa041d
CW
15498
15499 if (pci_write_config_word(dev_priv->bridge_dev, reg, gmch_ctrl)) {
15500 DRM_ERROR("failed to write control word\n");
15501 return -EIO;
15502 }
15503
28d52043
DA
15504 return 0;
15505}
c4a1d9e4 15506
c4a1d9e4 15507struct intel_display_error_state {
ff57f1b0
PZ
15508
15509 u32 power_well_driver;
15510
63b66e5b
CW
15511 int num_transcoders;
15512
c4a1d9e4
CW
15513 struct intel_cursor_error_state {
15514 u32 control;
15515 u32 position;
15516 u32 base;
15517 u32 size;
52331309 15518 } cursor[I915_MAX_PIPES];
c4a1d9e4
CW
15519
15520 struct intel_pipe_error_state {
ddf9c536 15521 bool power_domain_on;
c4a1d9e4 15522 u32 source;
f301b1e1 15523 u32 stat;
52331309 15524 } pipe[I915_MAX_PIPES];
c4a1d9e4
CW
15525
15526 struct intel_plane_error_state {
15527 u32 control;
15528 u32 stride;
15529 u32 size;
15530 u32 pos;
15531 u32 addr;
15532 u32 surface;
15533 u32 tile_offset;
52331309 15534 } plane[I915_MAX_PIPES];
63b66e5b
CW
15535
15536 struct intel_transcoder_error_state {
ddf9c536 15537 bool power_domain_on;
63b66e5b
CW
15538 enum transcoder cpu_transcoder;
15539
15540 u32 conf;
15541
15542 u32 htotal;
15543 u32 hblank;
15544 u32 hsync;
15545 u32 vtotal;
15546 u32 vblank;
15547 u32 vsync;
15548 } transcoder[4];
c4a1d9e4
CW
15549};
15550
15551struct intel_display_error_state *
15552intel_display_capture_error_state(struct drm_device *dev)
15553{
fbee40df 15554 struct drm_i915_private *dev_priv = dev->dev_private;
c4a1d9e4 15555 struct intel_display_error_state *error;
63b66e5b
CW
15556 int transcoders[] = {
15557 TRANSCODER_A,
15558 TRANSCODER_B,
15559 TRANSCODER_C,
15560 TRANSCODER_EDP,
15561 };
c4a1d9e4
CW
15562 int i;
15563
63b66e5b
CW
15564 if (INTEL_INFO(dev)->num_pipes == 0)
15565 return NULL;
15566
9d1cb914 15567 error = kzalloc(sizeof(*error), GFP_ATOMIC);
c4a1d9e4
CW
15568 if (error == NULL)
15569 return NULL;
15570
190be112 15571 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
ff57f1b0
PZ
15572 error->power_well_driver = I915_READ(HSW_PWR_WELL_DRIVER);
15573
055e393f 15574 for_each_pipe(dev_priv, i) {
ddf9c536 15575 error->pipe[i].power_domain_on =
f458ebbc
DV
15576 __intel_display_power_is_enabled(dev_priv,
15577 POWER_DOMAIN_PIPE(i));
ddf9c536 15578 if (!error->pipe[i].power_domain_on)
9d1cb914
PZ
15579 continue;
15580
5efb3e28
VS
15581 error->cursor[i].control = I915_READ(CURCNTR(i));
15582 error->cursor[i].position = I915_READ(CURPOS(i));
15583 error->cursor[i].base = I915_READ(CURBASE(i));
c4a1d9e4
CW
15584
15585 error->plane[i].control = I915_READ(DSPCNTR(i));
15586 error->plane[i].stride = I915_READ(DSPSTRIDE(i));
80ca378b 15587 if (INTEL_INFO(dev)->gen <= 3) {
51889b35 15588 error->plane[i].size = I915_READ(DSPSIZE(i));
80ca378b
PZ
15589 error->plane[i].pos = I915_READ(DSPPOS(i));
15590 }
ca291363
PZ
15591 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
15592 error->plane[i].addr = I915_READ(DSPADDR(i));
c4a1d9e4
CW
15593 if (INTEL_INFO(dev)->gen >= 4) {
15594 error->plane[i].surface = I915_READ(DSPSURF(i));
15595 error->plane[i].tile_offset = I915_READ(DSPTILEOFF(i));
15596 }
15597
c4a1d9e4 15598 error->pipe[i].source = I915_READ(PIPESRC(i));
f301b1e1 15599
3abfce77 15600 if (HAS_GMCH_DISPLAY(dev))
f301b1e1 15601 error->pipe[i].stat = I915_READ(PIPESTAT(i));
63b66e5b
CW
15602 }
15603
15604 error->num_transcoders = INTEL_INFO(dev)->num_pipes;
15605 if (HAS_DDI(dev_priv->dev))
15606 error->num_transcoders++; /* Account for eDP. */
15607
15608 for (i = 0; i < error->num_transcoders; i++) {
15609 enum transcoder cpu_transcoder = transcoders[i];
15610
ddf9c536 15611 error->transcoder[i].power_domain_on =
f458ebbc 15612 __intel_display_power_is_enabled(dev_priv,
38cc1daf 15613 POWER_DOMAIN_TRANSCODER(cpu_transcoder));
ddf9c536 15614 if (!error->transcoder[i].power_domain_on)
9d1cb914
PZ
15615 continue;
15616
63b66e5b
CW
15617 error->transcoder[i].cpu_transcoder = cpu_transcoder;
15618
15619 error->transcoder[i].conf = I915_READ(PIPECONF(cpu_transcoder));
15620 error->transcoder[i].htotal = I915_READ(HTOTAL(cpu_transcoder));
15621 error->transcoder[i].hblank = I915_READ(HBLANK(cpu_transcoder));
15622 error->transcoder[i].hsync = I915_READ(HSYNC(cpu_transcoder));
15623 error->transcoder[i].vtotal = I915_READ(VTOTAL(cpu_transcoder));
15624 error->transcoder[i].vblank = I915_READ(VBLANK(cpu_transcoder));
15625 error->transcoder[i].vsync = I915_READ(VSYNC(cpu_transcoder));
c4a1d9e4
CW
15626 }
15627
15628 return error;
15629}
15630
edc3d884
MK
15631#define err_printf(e, ...) i915_error_printf(e, __VA_ARGS__)
15632
c4a1d9e4 15633void
edc3d884 15634intel_display_print_error_state(struct drm_i915_error_state_buf *m,
c4a1d9e4
CW
15635 struct drm_device *dev,
15636 struct intel_display_error_state *error)
15637{
055e393f 15638 struct drm_i915_private *dev_priv = dev->dev_private;
c4a1d9e4
CW
15639 int i;
15640
63b66e5b
CW
15641 if (!error)
15642 return;
15643
edc3d884 15644 err_printf(m, "Num Pipes: %d\n", INTEL_INFO(dev)->num_pipes);
190be112 15645 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
edc3d884 15646 err_printf(m, "PWR_WELL_CTL2: %08x\n",
ff57f1b0 15647 error->power_well_driver);
055e393f 15648 for_each_pipe(dev_priv, i) {
edc3d884 15649 err_printf(m, "Pipe [%d]:\n", i);
ddf9c536
ID
15650 err_printf(m, " Power: %s\n",
15651 error->pipe[i].power_domain_on ? "on" : "off");
edc3d884 15652 err_printf(m, " SRC: %08x\n", error->pipe[i].source);
f301b1e1 15653 err_printf(m, " STAT: %08x\n", error->pipe[i].stat);
edc3d884
MK
15654
15655 err_printf(m, "Plane [%d]:\n", i);
15656 err_printf(m, " CNTR: %08x\n", error->plane[i].control);
15657 err_printf(m, " STRIDE: %08x\n", error->plane[i].stride);
80ca378b 15658 if (INTEL_INFO(dev)->gen <= 3) {
edc3d884
MK
15659 err_printf(m, " SIZE: %08x\n", error->plane[i].size);
15660 err_printf(m, " POS: %08x\n", error->plane[i].pos);
80ca378b 15661 }
4b71a570 15662 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
edc3d884 15663 err_printf(m, " ADDR: %08x\n", error->plane[i].addr);
c4a1d9e4 15664 if (INTEL_INFO(dev)->gen >= 4) {
edc3d884
MK
15665 err_printf(m, " SURF: %08x\n", error->plane[i].surface);
15666 err_printf(m, " TILEOFF: %08x\n", error->plane[i].tile_offset);
c4a1d9e4
CW
15667 }
15668
edc3d884
MK
15669 err_printf(m, "Cursor [%d]:\n", i);
15670 err_printf(m, " CNTR: %08x\n", error->cursor[i].control);
15671 err_printf(m, " POS: %08x\n", error->cursor[i].position);
15672 err_printf(m, " BASE: %08x\n", error->cursor[i].base);
c4a1d9e4 15673 }
63b66e5b
CW
15674
15675 for (i = 0; i < error->num_transcoders; i++) {
1cf84bb6 15676 err_printf(m, "CPU transcoder: %c\n",
63b66e5b 15677 transcoder_name(error->transcoder[i].cpu_transcoder));
ddf9c536
ID
15678 err_printf(m, " Power: %s\n",
15679 error->transcoder[i].power_domain_on ? "on" : "off");
63b66e5b
CW
15680 err_printf(m, " CONF: %08x\n", error->transcoder[i].conf);
15681 err_printf(m, " HTOTAL: %08x\n", error->transcoder[i].htotal);
15682 err_printf(m, " HBLANK: %08x\n", error->transcoder[i].hblank);
15683 err_printf(m, " HSYNC: %08x\n", error->transcoder[i].hsync);
15684 err_printf(m, " VTOTAL: %08x\n", error->transcoder[i].vtotal);
15685 err_printf(m, " VBLANK: %08x\n", error->transcoder[i].vblank);
15686 err_printf(m, " VSYNC: %08x\n", error->transcoder[i].vsync);
15687 }
c4a1d9e4 15688}
e2fcdaa9
VS
15689
15690void intel_modeset_preclose(struct drm_device *dev, struct drm_file *file)
15691{
15692 struct intel_crtc *crtc;
15693
15694 for_each_intel_crtc(dev, crtc) {
15695 struct intel_unpin_work *work;
e2fcdaa9 15696
5e2d7afc 15697 spin_lock_irq(&dev->event_lock);
e2fcdaa9
VS
15698
15699 work = crtc->unpin_work;
15700
15701 if (work && work->event &&
15702 work->event->base.file_priv == file) {
15703 kfree(work->event);
15704 work->event = NULL;
15705 }
15706
5e2d7afc 15707 spin_unlock_irq(&dev->event_lock);
e2fcdaa9
VS
15708 }
15709}