]> git.proxmox.com Git - mirror_ubuntu-bionic-kernel.git/blame - drivers/gpu/drm/i915/intel_display.c
drm/i915: Read hw state into an atomic state struct, v2.
[mirror_ubuntu-bionic-kernel.git] / drivers / gpu / drm / i915 / intel_display.c
CommitLineData
79e53945
JB
1/*
2 * Copyright © 2006-2007 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 */
26
618563e3 27#include <linux/dmi.h>
c1c7af60
JB
28#include <linux/module.h>
29#include <linux/input.h>
79e53945 30#include <linux/i2c.h>
7662c8bd 31#include <linux/kernel.h>
5a0e3ad6 32#include <linux/slab.h>
9cce37f4 33#include <linux/vgaarb.h>
e0dac65e 34#include <drm/drm_edid.h>
760285e7 35#include <drm/drmP.h>
79e53945 36#include "intel_drv.h"
760285e7 37#include <drm/i915_drm.h>
79e53945 38#include "i915_drv.h"
e5510fac 39#include "i915_trace.h"
319c1d42 40#include <drm/drm_atomic.h>
c196e1d6 41#include <drm/drm_atomic_helper.h>
760285e7
DH
42#include <drm/drm_dp_helper.h>
43#include <drm/drm_crtc_helper.h>
465c120c
MR
44#include <drm/drm_plane_helper.h>
45#include <drm/drm_rect.h>
c0f372b3 46#include <linux/dma_remapping.h>
79e53945 47
465c120c 48/* Primary plane formats for gen <= 3 */
568db4f2 49static const uint32_t i8xx_primary_formats[] = {
67fe7dc5
DL
50 DRM_FORMAT_C8,
51 DRM_FORMAT_RGB565,
465c120c 52 DRM_FORMAT_XRGB1555,
67fe7dc5 53 DRM_FORMAT_XRGB8888,
465c120c
MR
54};
55
56/* Primary plane formats for gen >= 4 */
568db4f2 57static const uint32_t i965_primary_formats[] = {
6c0fd451
DL
58 DRM_FORMAT_C8,
59 DRM_FORMAT_RGB565,
60 DRM_FORMAT_XRGB8888,
61 DRM_FORMAT_XBGR8888,
62 DRM_FORMAT_XRGB2101010,
63 DRM_FORMAT_XBGR2101010,
64};
65
66static const uint32_t skl_primary_formats[] = {
67fe7dc5
DL
67 DRM_FORMAT_C8,
68 DRM_FORMAT_RGB565,
69 DRM_FORMAT_XRGB8888,
465c120c 70 DRM_FORMAT_XBGR8888,
67fe7dc5 71 DRM_FORMAT_ARGB8888,
465c120c
MR
72 DRM_FORMAT_ABGR8888,
73 DRM_FORMAT_XRGB2101010,
465c120c 74 DRM_FORMAT_XBGR2101010,
465c120c
MR
75};
76
3d7d6510
MR
77/* Cursor formats */
78static const uint32_t intel_cursor_formats[] = {
79 DRM_FORMAT_ARGB8888,
80};
81
6b383a7f 82static void intel_crtc_update_cursor(struct drm_crtc *crtc, bool on);
79e53945 83
f1f644dc 84static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
5cec258b 85 struct intel_crtc_state *pipe_config);
18442d08 86static void ironlake_pch_clock_get(struct intel_crtc *crtc,
5cec258b 87 struct intel_crtc_state *pipe_config);
f1f644dc 88
568c634a 89static int intel_set_mode(struct drm_atomic_state *state);
eb1bfe80
JB
90static int intel_framebuffer_init(struct drm_device *dev,
91 struct intel_framebuffer *ifb,
92 struct drm_mode_fb_cmd2 *mode_cmd,
93 struct drm_i915_gem_object *obj);
5b18e57c
DV
94static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc);
95static void intel_set_pipe_timings(struct intel_crtc *intel_crtc);
29407aab 96static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
f769cd24
VK
97 struct intel_link_m_n *m_n,
98 struct intel_link_m_n *m2_n2);
29407aab 99static void ironlake_set_pipeconf(struct drm_crtc *crtc);
229fca97
DV
100static void haswell_set_pipeconf(struct drm_crtc *crtc);
101static void intel_set_pipe_csc(struct drm_crtc *crtc);
d288f65f 102static void vlv_prepare_pll(struct intel_crtc *crtc,
5cec258b 103 const struct intel_crtc_state *pipe_config);
d288f65f 104static void chv_prepare_pll(struct intel_crtc *crtc,
5cec258b 105 const struct intel_crtc_state *pipe_config);
ea2c67bb
MR
106static void intel_begin_crtc_commit(struct drm_crtc *crtc);
107static void intel_finish_crtc_commit(struct drm_crtc *crtc);
549e2bfb
CK
108static void skl_init_scalers(struct drm_device *dev, struct intel_crtc *intel_crtc,
109 struct intel_crtc_state *crtc_state);
5ab7b0b7
ID
110static int i9xx_get_refclk(const struct intel_crtc_state *crtc_state,
111 int num_connectors);
ce22dba9
ML
112static void intel_crtc_enable_planes(struct drm_crtc *crtc);
113static void intel_crtc_disable_planes(struct drm_crtc *crtc);
e7457a9a 114
0e32b39c
DA
115static struct intel_encoder *intel_find_encoder(struct intel_connector *connector, int pipe)
116{
117 if (!connector->mst_port)
118 return connector->encoder;
119 else
120 return &connector->mst_port->mst_encoders[pipe]->base;
121}
122
79e53945 123typedef struct {
0206e353 124 int min, max;
79e53945
JB
125} intel_range_t;
126
127typedef struct {
0206e353
AJ
128 int dot_limit;
129 int p2_slow, p2_fast;
79e53945
JB
130} intel_p2_t;
131
d4906093
ML
132typedef struct intel_limit intel_limit_t;
133struct intel_limit {
0206e353
AJ
134 intel_range_t dot, vco, n, m, m1, m2, p, p1;
135 intel_p2_t p2;
d4906093 136};
79e53945 137
d2acd215
DV
138int
139intel_pch_rawclk(struct drm_device *dev)
140{
141 struct drm_i915_private *dev_priv = dev->dev_private;
142
143 WARN_ON(!HAS_PCH_SPLIT(dev));
144
145 return I915_READ(PCH_RAWCLK_FREQ) & RAWCLK_FREQ_MASK;
146}
147
021357ac
CW
148static inline u32 /* units of 100MHz */
149intel_fdi_link_freq(struct drm_device *dev)
150{
8b99e68c
CW
151 if (IS_GEN5(dev)) {
152 struct drm_i915_private *dev_priv = dev->dev_private;
153 return (I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK) + 2;
154 } else
155 return 27;
021357ac
CW
156}
157
5d536e28 158static const intel_limit_t intel_limits_i8xx_dac = {
0206e353 159 .dot = { .min = 25000, .max = 350000 },
9c333719 160 .vco = { .min = 908000, .max = 1512000 },
91dbe5fb 161 .n = { .min = 2, .max = 16 },
0206e353
AJ
162 .m = { .min = 96, .max = 140 },
163 .m1 = { .min = 18, .max = 26 },
164 .m2 = { .min = 6, .max = 16 },
165 .p = { .min = 4, .max = 128 },
166 .p1 = { .min = 2, .max = 33 },
273e27ca
EA
167 .p2 = { .dot_limit = 165000,
168 .p2_slow = 4, .p2_fast = 2 },
e4b36699
KP
169};
170
5d536e28
DV
171static const intel_limit_t intel_limits_i8xx_dvo = {
172 .dot = { .min = 25000, .max = 350000 },
9c333719 173 .vco = { .min = 908000, .max = 1512000 },
91dbe5fb 174 .n = { .min = 2, .max = 16 },
5d536e28
DV
175 .m = { .min = 96, .max = 140 },
176 .m1 = { .min = 18, .max = 26 },
177 .m2 = { .min = 6, .max = 16 },
178 .p = { .min = 4, .max = 128 },
179 .p1 = { .min = 2, .max = 33 },
180 .p2 = { .dot_limit = 165000,
181 .p2_slow = 4, .p2_fast = 4 },
182};
183
e4b36699 184static const intel_limit_t intel_limits_i8xx_lvds = {
0206e353 185 .dot = { .min = 25000, .max = 350000 },
9c333719 186 .vco = { .min = 908000, .max = 1512000 },
91dbe5fb 187 .n = { .min = 2, .max = 16 },
0206e353
AJ
188 .m = { .min = 96, .max = 140 },
189 .m1 = { .min = 18, .max = 26 },
190 .m2 = { .min = 6, .max = 16 },
191 .p = { .min = 4, .max = 128 },
192 .p1 = { .min = 1, .max = 6 },
273e27ca
EA
193 .p2 = { .dot_limit = 165000,
194 .p2_slow = 14, .p2_fast = 7 },
e4b36699 195};
273e27ca 196
e4b36699 197static const intel_limit_t intel_limits_i9xx_sdvo = {
0206e353
AJ
198 .dot = { .min = 20000, .max = 400000 },
199 .vco = { .min = 1400000, .max = 2800000 },
200 .n = { .min = 1, .max = 6 },
201 .m = { .min = 70, .max = 120 },
4f7dfb67
PJ
202 .m1 = { .min = 8, .max = 18 },
203 .m2 = { .min = 3, .max = 7 },
0206e353
AJ
204 .p = { .min = 5, .max = 80 },
205 .p1 = { .min = 1, .max = 8 },
273e27ca
EA
206 .p2 = { .dot_limit = 200000,
207 .p2_slow = 10, .p2_fast = 5 },
e4b36699
KP
208};
209
210static const intel_limit_t intel_limits_i9xx_lvds = {
0206e353
AJ
211 .dot = { .min = 20000, .max = 400000 },
212 .vco = { .min = 1400000, .max = 2800000 },
213 .n = { .min = 1, .max = 6 },
214 .m = { .min = 70, .max = 120 },
53a7d2d1
PJ
215 .m1 = { .min = 8, .max = 18 },
216 .m2 = { .min = 3, .max = 7 },
0206e353
AJ
217 .p = { .min = 7, .max = 98 },
218 .p1 = { .min = 1, .max = 8 },
273e27ca
EA
219 .p2 = { .dot_limit = 112000,
220 .p2_slow = 14, .p2_fast = 7 },
e4b36699
KP
221};
222
273e27ca 223
e4b36699 224static const intel_limit_t intel_limits_g4x_sdvo = {
273e27ca
EA
225 .dot = { .min = 25000, .max = 270000 },
226 .vco = { .min = 1750000, .max = 3500000},
227 .n = { .min = 1, .max = 4 },
228 .m = { .min = 104, .max = 138 },
229 .m1 = { .min = 17, .max = 23 },
230 .m2 = { .min = 5, .max = 11 },
231 .p = { .min = 10, .max = 30 },
232 .p1 = { .min = 1, .max = 3},
233 .p2 = { .dot_limit = 270000,
234 .p2_slow = 10,
235 .p2_fast = 10
044c7c41 236 },
e4b36699
KP
237};
238
239static const intel_limit_t intel_limits_g4x_hdmi = {
273e27ca
EA
240 .dot = { .min = 22000, .max = 400000 },
241 .vco = { .min = 1750000, .max = 3500000},
242 .n = { .min = 1, .max = 4 },
243 .m = { .min = 104, .max = 138 },
244 .m1 = { .min = 16, .max = 23 },
245 .m2 = { .min = 5, .max = 11 },
246 .p = { .min = 5, .max = 80 },
247 .p1 = { .min = 1, .max = 8},
248 .p2 = { .dot_limit = 165000,
249 .p2_slow = 10, .p2_fast = 5 },
e4b36699
KP
250};
251
252static const intel_limit_t intel_limits_g4x_single_channel_lvds = {
273e27ca
EA
253 .dot = { .min = 20000, .max = 115000 },
254 .vco = { .min = 1750000, .max = 3500000 },
255 .n = { .min = 1, .max = 3 },
256 .m = { .min = 104, .max = 138 },
257 .m1 = { .min = 17, .max = 23 },
258 .m2 = { .min = 5, .max = 11 },
259 .p = { .min = 28, .max = 112 },
260 .p1 = { .min = 2, .max = 8 },
261 .p2 = { .dot_limit = 0,
262 .p2_slow = 14, .p2_fast = 14
044c7c41 263 },
e4b36699
KP
264};
265
266static const intel_limit_t intel_limits_g4x_dual_channel_lvds = {
273e27ca
EA
267 .dot = { .min = 80000, .max = 224000 },
268 .vco = { .min = 1750000, .max = 3500000 },
269 .n = { .min = 1, .max = 3 },
270 .m = { .min = 104, .max = 138 },
271 .m1 = { .min = 17, .max = 23 },
272 .m2 = { .min = 5, .max = 11 },
273 .p = { .min = 14, .max = 42 },
274 .p1 = { .min = 2, .max = 6 },
275 .p2 = { .dot_limit = 0,
276 .p2_slow = 7, .p2_fast = 7
044c7c41 277 },
e4b36699
KP
278};
279
f2b115e6 280static const intel_limit_t intel_limits_pineview_sdvo = {
0206e353
AJ
281 .dot = { .min = 20000, .max = 400000},
282 .vco = { .min = 1700000, .max = 3500000 },
273e27ca 283 /* Pineview's Ncounter is a ring counter */
0206e353
AJ
284 .n = { .min = 3, .max = 6 },
285 .m = { .min = 2, .max = 256 },
273e27ca 286 /* Pineview only has one combined m divider, which we treat as m2. */
0206e353
AJ
287 .m1 = { .min = 0, .max = 0 },
288 .m2 = { .min = 0, .max = 254 },
289 .p = { .min = 5, .max = 80 },
290 .p1 = { .min = 1, .max = 8 },
273e27ca
EA
291 .p2 = { .dot_limit = 200000,
292 .p2_slow = 10, .p2_fast = 5 },
e4b36699
KP
293};
294
f2b115e6 295static const intel_limit_t intel_limits_pineview_lvds = {
0206e353
AJ
296 .dot = { .min = 20000, .max = 400000 },
297 .vco = { .min = 1700000, .max = 3500000 },
298 .n = { .min = 3, .max = 6 },
299 .m = { .min = 2, .max = 256 },
300 .m1 = { .min = 0, .max = 0 },
301 .m2 = { .min = 0, .max = 254 },
302 .p = { .min = 7, .max = 112 },
303 .p1 = { .min = 1, .max = 8 },
273e27ca
EA
304 .p2 = { .dot_limit = 112000,
305 .p2_slow = 14, .p2_fast = 14 },
e4b36699
KP
306};
307
273e27ca
EA
308/* Ironlake / Sandybridge
309 *
310 * We calculate clock using (register_value + 2) for N/M1/M2, so here
311 * the range value for them is (actual_value - 2).
312 */
b91ad0ec 313static const intel_limit_t intel_limits_ironlake_dac = {
273e27ca
EA
314 .dot = { .min = 25000, .max = 350000 },
315 .vco = { .min = 1760000, .max = 3510000 },
316 .n = { .min = 1, .max = 5 },
317 .m = { .min = 79, .max = 127 },
318 .m1 = { .min = 12, .max = 22 },
319 .m2 = { .min = 5, .max = 9 },
320 .p = { .min = 5, .max = 80 },
321 .p1 = { .min = 1, .max = 8 },
322 .p2 = { .dot_limit = 225000,
323 .p2_slow = 10, .p2_fast = 5 },
e4b36699
KP
324};
325
b91ad0ec 326static const intel_limit_t intel_limits_ironlake_single_lvds = {
273e27ca
EA
327 .dot = { .min = 25000, .max = 350000 },
328 .vco = { .min = 1760000, .max = 3510000 },
329 .n = { .min = 1, .max = 3 },
330 .m = { .min = 79, .max = 118 },
331 .m1 = { .min = 12, .max = 22 },
332 .m2 = { .min = 5, .max = 9 },
333 .p = { .min = 28, .max = 112 },
334 .p1 = { .min = 2, .max = 8 },
335 .p2 = { .dot_limit = 225000,
336 .p2_slow = 14, .p2_fast = 14 },
b91ad0ec
ZW
337};
338
339static const intel_limit_t intel_limits_ironlake_dual_lvds = {
273e27ca
EA
340 .dot = { .min = 25000, .max = 350000 },
341 .vco = { .min = 1760000, .max = 3510000 },
342 .n = { .min = 1, .max = 3 },
343 .m = { .min = 79, .max = 127 },
344 .m1 = { .min = 12, .max = 22 },
345 .m2 = { .min = 5, .max = 9 },
346 .p = { .min = 14, .max = 56 },
347 .p1 = { .min = 2, .max = 8 },
348 .p2 = { .dot_limit = 225000,
349 .p2_slow = 7, .p2_fast = 7 },
b91ad0ec
ZW
350};
351
273e27ca 352/* LVDS 100mhz refclk limits. */
b91ad0ec 353static const intel_limit_t intel_limits_ironlake_single_lvds_100m = {
273e27ca
EA
354 .dot = { .min = 25000, .max = 350000 },
355 .vco = { .min = 1760000, .max = 3510000 },
356 .n = { .min = 1, .max = 2 },
357 .m = { .min = 79, .max = 126 },
358 .m1 = { .min = 12, .max = 22 },
359 .m2 = { .min = 5, .max = 9 },
360 .p = { .min = 28, .max = 112 },
0206e353 361 .p1 = { .min = 2, .max = 8 },
273e27ca
EA
362 .p2 = { .dot_limit = 225000,
363 .p2_slow = 14, .p2_fast = 14 },
b91ad0ec
ZW
364};
365
366static const intel_limit_t intel_limits_ironlake_dual_lvds_100m = {
273e27ca
EA
367 .dot = { .min = 25000, .max = 350000 },
368 .vco = { .min = 1760000, .max = 3510000 },
369 .n = { .min = 1, .max = 3 },
370 .m = { .min = 79, .max = 126 },
371 .m1 = { .min = 12, .max = 22 },
372 .m2 = { .min = 5, .max = 9 },
373 .p = { .min = 14, .max = 42 },
0206e353 374 .p1 = { .min = 2, .max = 6 },
273e27ca
EA
375 .p2 = { .dot_limit = 225000,
376 .p2_slow = 7, .p2_fast = 7 },
4547668a
ZY
377};
378
dc730512 379static const intel_limit_t intel_limits_vlv = {
f01b7962
VS
380 /*
381 * These are the data rate limits (measured in fast clocks)
382 * since those are the strictest limits we have. The fast
383 * clock and actual rate limits are more relaxed, so checking
384 * them would make no difference.
385 */
386 .dot = { .min = 25000 * 5, .max = 270000 * 5 },
75e53986 387 .vco = { .min = 4000000, .max = 6000000 },
a0c4da24 388 .n = { .min = 1, .max = 7 },
a0c4da24
JB
389 .m1 = { .min = 2, .max = 3 },
390 .m2 = { .min = 11, .max = 156 },
b99ab663 391 .p1 = { .min = 2, .max = 3 },
5fdc9c49 392 .p2 = { .p2_slow = 2, .p2_fast = 20 }, /* slow=min, fast=max */
a0c4da24
JB
393};
394
ef9348c8
CML
395static const intel_limit_t intel_limits_chv = {
396 /*
397 * These are the data rate limits (measured in fast clocks)
398 * since those are the strictest limits we have. The fast
399 * clock and actual rate limits are more relaxed, so checking
400 * them would make no difference.
401 */
402 .dot = { .min = 25000 * 5, .max = 540000 * 5},
17fe1021 403 .vco = { .min = 4800000, .max = 6480000 },
ef9348c8
CML
404 .n = { .min = 1, .max = 1 },
405 .m1 = { .min = 2, .max = 2 },
406 .m2 = { .min = 24 << 22, .max = 175 << 22 },
407 .p1 = { .min = 2, .max = 4 },
408 .p2 = { .p2_slow = 1, .p2_fast = 14 },
409};
410
5ab7b0b7
ID
411static const intel_limit_t intel_limits_bxt = {
412 /* FIXME: find real dot limits */
413 .dot = { .min = 0, .max = INT_MAX },
414 .vco = { .min = 4800000, .max = 6480000 },
415 .n = { .min = 1, .max = 1 },
416 .m1 = { .min = 2, .max = 2 },
417 /* FIXME: find real m2 limits */
418 .m2 = { .min = 2 << 22, .max = 255 << 22 },
419 .p1 = { .min = 2, .max = 4 },
420 .p2 = { .p2_slow = 1, .p2_fast = 20 },
421};
422
6b4bf1c4
VS
423static void vlv_clock(int refclk, intel_clock_t *clock)
424{
425 clock->m = clock->m1 * clock->m2;
426 clock->p = clock->p1 * clock->p2;
ed5ca77e
VS
427 if (WARN_ON(clock->n == 0 || clock->p == 0))
428 return;
fb03ac01
VS
429 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
430 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
6b4bf1c4
VS
431}
432
cdba954e
ACO
433static bool
434needs_modeset(struct drm_crtc_state *state)
435{
436 return state->mode_changed || state->active_changed;
437}
438
e0638cdf
PZ
439/**
440 * Returns whether any output on the specified pipe is of the specified type
441 */
4093561b 442bool intel_pipe_has_type(struct intel_crtc *crtc, enum intel_output_type type)
e0638cdf 443{
409ee761 444 struct drm_device *dev = crtc->base.dev;
e0638cdf
PZ
445 struct intel_encoder *encoder;
446
409ee761 447 for_each_encoder_on_crtc(dev, &crtc->base, encoder)
e0638cdf
PZ
448 if (encoder->type == type)
449 return true;
450
451 return false;
452}
453
d0737e1d
ACO
454/**
455 * Returns whether any output on the specified pipe will have the specified
456 * type after a staged modeset is complete, i.e., the same as
457 * intel_pipe_has_type() but looking at encoder->new_crtc instead of
458 * encoder->crtc.
459 */
a93e255f
ACO
460static bool intel_pipe_will_have_type(const struct intel_crtc_state *crtc_state,
461 int type)
d0737e1d 462{
a93e255f 463 struct drm_atomic_state *state = crtc_state->base.state;
da3ced29 464 struct drm_connector *connector;
a93e255f 465 struct drm_connector_state *connector_state;
d0737e1d 466 struct intel_encoder *encoder;
a93e255f
ACO
467 int i, num_connectors = 0;
468
da3ced29 469 for_each_connector_in_state(state, connector, connector_state, i) {
a93e255f
ACO
470 if (connector_state->crtc != crtc_state->base.crtc)
471 continue;
472
473 num_connectors++;
d0737e1d 474
a93e255f
ACO
475 encoder = to_intel_encoder(connector_state->best_encoder);
476 if (encoder->type == type)
d0737e1d 477 return true;
a93e255f
ACO
478 }
479
480 WARN_ON(num_connectors == 0);
d0737e1d
ACO
481
482 return false;
483}
484
a93e255f
ACO
485static const intel_limit_t *
486intel_ironlake_limit(struct intel_crtc_state *crtc_state, int refclk)
2c07245f 487{
a93e255f 488 struct drm_device *dev = crtc_state->base.crtc->dev;
2c07245f 489 const intel_limit_t *limit;
b91ad0ec 490
a93e255f 491 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
1974cad0 492 if (intel_is_dual_link_lvds(dev)) {
1b894b59 493 if (refclk == 100000)
b91ad0ec
ZW
494 limit = &intel_limits_ironlake_dual_lvds_100m;
495 else
496 limit = &intel_limits_ironlake_dual_lvds;
497 } else {
1b894b59 498 if (refclk == 100000)
b91ad0ec
ZW
499 limit = &intel_limits_ironlake_single_lvds_100m;
500 else
501 limit = &intel_limits_ironlake_single_lvds;
502 }
c6bb3538 503 } else
b91ad0ec 504 limit = &intel_limits_ironlake_dac;
2c07245f
ZW
505
506 return limit;
507}
508
a93e255f
ACO
509static const intel_limit_t *
510intel_g4x_limit(struct intel_crtc_state *crtc_state)
044c7c41 511{
a93e255f 512 struct drm_device *dev = crtc_state->base.crtc->dev;
044c7c41
ML
513 const intel_limit_t *limit;
514
a93e255f 515 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
1974cad0 516 if (intel_is_dual_link_lvds(dev))
e4b36699 517 limit = &intel_limits_g4x_dual_channel_lvds;
044c7c41 518 else
e4b36699 519 limit = &intel_limits_g4x_single_channel_lvds;
a93e255f
ACO
520 } else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_HDMI) ||
521 intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_ANALOG)) {
e4b36699 522 limit = &intel_limits_g4x_hdmi;
a93e255f 523 } else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_SDVO)) {
e4b36699 524 limit = &intel_limits_g4x_sdvo;
044c7c41 525 } else /* The option is for other outputs */
e4b36699 526 limit = &intel_limits_i9xx_sdvo;
044c7c41
ML
527
528 return limit;
529}
530
a93e255f
ACO
531static const intel_limit_t *
532intel_limit(struct intel_crtc_state *crtc_state, int refclk)
79e53945 533{
a93e255f 534 struct drm_device *dev = crtc_state->base.crtc->dev;
79e53945
JB
535 const intel_limit_t *limit;
536
5ab7b0b7
ID
537 if (IS_BROXTON(dev))
538 limit = &intel_limits_bxt;
539 else if (HAS_PCH_SPLIT(dev))
a93e255f 540 limit = intel_ironlake_limit(crtc_state, refclk);
2c07245f 541 else if (IS_G4X(dev)) {
a93e255f 542 limit = intel_g4x_limit(crtc_state);
f2b115e6 543 } else if (IS_PINEVIEW(dev)) {
a93e255f 544 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS))
f2b115e6 545 limit = &intel_limits_pineview_lvds;
2177832f 546 else
f2b115e6 547 limit = &intel_limits_pineview_sdvo;
ef9348c8
CML
548 } else if (IS_CHERRYVIEW(dev)) {
549 limit = &intel_limits_chv;
a0c4da24 550 } else if (IS_VALLEYVIEW(dev)) {
dc730512 551 limit = &intel_limits_vlv;
a6c45cf0 552 } else if (!IS_GEN2(dev)) {
a93e255f 553 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS))
a6c45cf0
CW
554 limit = &intel_limits_i9xx_lvds;
555 else
556 limit = &intel_limits_i9xx_sdvo;
79e53945 557 } else {
a93e255f 558 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS))
e4b36699 559 limit = &intel_limits_i8xx_lvds;
a93e255f 560 else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_DVO))
e4b36699 561 limit = &intel_limits_i8xx_dvo;
5d536e28
DV
562 else
563 limit = &intel_limits_i8xx_dac;
79e53945
JB
564 }
565 return limit;
566}
567
f2b115e6
AJ
568/* m1 is reserved as 0 in Pineview, n is a ring counter */
569static void pineview_clock(int refclk, intel_clock_t *clock)
79e53945 570{
2177832f
SL
571 clock->m = clock->m2 + 2;
572 clock->p = clock->p1 * clock->p2;
ed5ca77e
VS
573 if (WARN_ON(clock->n == 0 || clock->p == 0))
574 return;
fb03ac01
VS
575 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
576 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
2177832f
SL
577}
578
7429e9d4
DV
579static uint32_t i9xx_dpll_compute_m(struct dpll *dpll)
580{
581 return 5 * (dpll->m1 + 2) + (dpll->m2 + 2);
582}
583
ac58c3f0 584static void i9xx_clock(int refclk, intel_clock_t *clock)
2177832f 585{
7429e9d4 586 clock->m = i9xx_dpll_compute_m(clock);
79e53945 587 clock->p = clock->p1 * clock->p2;
ed5ca77e
VS
588 if (WARN_ON(clock->n + 2 == 0 || clock->p == 0))
589 return;
fb03ac01
VS
590 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n + 2);
591 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
79e53945
JB
592}
593
ef9348c8
CML
594static void chv_clock(int refclk, intel_clock_t *clock)
595{
596 clock->m = clock->m1 * clock->m2;
597 clock->p = clock->p1 * clock->p2;
598 if (WARN_ON(clock->n == 0 || clock->p == 0))
599 return;
600 clock->vco = DIV_ROUND_CLOSEST_ULL((uint64_t)refclk * clock->m,
601 clock->n << 22);
602 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
603}
604
7c04d1d9 605#define INTELPllInvalid(s) do { /* DRM_DEBUG(s); */ return false; } while (0)
79e53945
JB
606/**
607 * Returns whether the given set of divisors are valid for a given refclk with
608 * the given connectors.
609 */
610
1b894b59
CW
611static bool intel_PLL_is_valid(struct drm_device *dev,
612 const intel_limit_t *limit,
613 const intel_clock_t *clock)
79e53945 614{
f01b7962
VS
615 if (clock->n < limit->n.min || limit->n.max < clock->n)
616 INTELPllInvalid("n out of range\n");
79e53945 617 if (clock->p1 < limit->p1.min || limit->p1.max < clock->p1)
0206e353 618 INTELPllInvalid("p1 out of range\n");
79e53945 619 if (clock->m2 < limit->m2.min || limit->m2.max < clock->m2)
0206e353 620 INTELPllInvalid("m2 out of range\n");
79e53945 621 if (clock->m1 < limit->m1.min || limit->m1.max < clock->m1)
0206e353 622 INTELPllInvalid("m1 out of range\n");
f01b7962 623
5ab7b0b7 624 if (!IS_PINEVIEW(dev) && !IS_VALLEYVIEW(dev) && !IS_BROXTON(dev))
f01b7962
VS
625 if (clock->m1 <= clock->m2)
626 INTELPllInvalid("m1 <= m2\n");
627
5ab7b0b7 628 if (!IS_VALLEYVIEW(dev) && !IS_BROXTON(dev)) {
f01b7962
VS
629 if (clock->p < limit->p.min || limit->p.max < clock->p)
630 INTELPllInvalid("p out of range\n");
631 if (clock->m < limit->m.min || limit->m.max < clock->m)
632 INTELPllInvalid("m out of range\n");
633 }
634
79e53945 635 if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
0206e353 636 INTELPllInvalid("vco out of range\n");
79e53945
JB
637 /* XXX: We may need to be checking "Dot clock" depending on the multiplier,
638 * connector, etc., rather than just a single range.
639 */
640 if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
0206e353 641 INTELPllInvalid("dot out of range\n");
79e53945
JB
642
643 return true;
644}
645
d4906093 646static bool
a93e255f
ACO
647i9xx_find_best_dpll(const intel_limit_t *limit,
648 struct intel_crtc_state *crtc_state,
cec2f356
SP
649 int target, int refclk, intel_clock_t *match_clock,
650 intel_clock_t *best_clock)
79e53945 651{
a93e255f 652 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
a919ff14 653 struct drm_device *dev = crtc->base.dev;
79e53945 654 intel_clock_t clock;
79e53945
JB
655 int err = target;
656
a93e255f 657 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
79e53945 658 /*
a210b028
DV
659 * For LVDS just rely on its current settings for dual-channel.
660 * We haven't figured out how to reliably set up different
661 * single/dual channel state, if we even can.
79e53945 662 */
1974cad0 663 if (intel_is_dual_link_lvds(dev))
79e53945
JB
664 clock.p2 = limit->p2.p2_fast;
665 else
666 clock.p2 = limit->p2.p2_slow;
667 } else {
668 if (target < limit->p2.dot_limit)
669 clock.p2 = limit->p2.p2_slow;
670 else
671 clock.p2 = limit->p2.p2_fast;
672 }
673
0206e353 674 memset(best_clock, 0, sizeof(*best_clock));
79e53945 675
42158660
ZY
676 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
677 clock.m1++) {
678 for (clock.m2 = limit->m2.min;
679 clock.m2 <= limit->m2.max; clock.m2++) {
c0efc387 680 if (clock.m2 >= clock.m1)
42158660
ZY
681 break;
682 for (clock.n = limit->n.min;
683 clock.n <= limit->n.max; clock.n++) {
684 for (clock.p1 = limit->p1.min;
685 clock.p1 <= limit->p1.max; clock.p1++) {
79e53945
JB
686 int this_err;
687
ac58c3f0
DV
688 i9xx_clock(refclk, &clock);
689 if (!intel_PLL_is_valid(dev, limit,
690 &clock))
691 continue;
692 if (match_clock &&
693 clock.p != match_clock->p)
694 continue;
695
696 this_err = abs(clock.dot - target);
697 if (this_err < err) {
698 *best_clock = clock;
699 err = this_err;
700 }
701 }
702 }
703 }
704 }
705
706 return (err != target);
707}
708
709static bool
a93e255f
ACO
710pnv_find_best_dpll(const intel_limit_t *limit,
711 struct intel_crtc_state *crtc_state,
ee9300bb
DV
712 int target, int refclk, intel_clock_t *match_clock,
713 intel_clock_t *best_clock)
79e53945 714{
a93e255f 715 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
a919ff14 716 struct drm_device *dev = crtc->base.dev;
79e53945 717 intel_clock_t clock;
79e53945
JB
718 int err = target;
719
a93e255f 720 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
79e53945 721 /*
a210b028
DV
722 * For LVDS just rely on its current settings for dual-channel.
723 * We haven't figured out how to reliably set up different
724 * single/dual channel state, if we even can.
79e53945 725 */
1974cad0 726 if (intel_is_dual_link_lvds(dev))
79e53945
JB
727 clock.p2 = limit->p2.p2_fast;
728 else
729 clock.p2 = limit->p2.p2_slow;
730 } else {
731 if (target < limit->p2.dot_limit)
732 clock.p2 = limit->p2.p2_slow;
733 else
734 clock.p2 = limit->p2.p2_fast;
735 }
736
0206e353 737 memset(best_clock, 0, sizeof(*best_clock));
79e53945 738
42158660
ZY
739 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
740 clock.m1++) {
741 for (clock.m2 = limit->m2.min;
742 clock.m2 <= limit->m2.max; clock.m2++) {
42158660
ZY
743 for (clock.n = limit->n.min;
744 clock.n <= limit->n.max; clock.n++) {
745 for (clock.p1 = limit->p1.min;
746 clock.p1 <= limit->p1.max; clock.p1++) {
79e53945
JB
747 int this_err;
748
ac58c3f0 749 pineview_clock(refclk, &clock);
1b894b59
CW
750 if (!intel_PLL_is_valid(dev, limit,
751 &clock))
79e53945 752 continue;
cec2f356
SP
753 if (match_clock &&
754 clock.p != match_clock->p)
755 continue;
79e53945
JB
756
757 this_err = abs(clock.dot - target);
758 if (this_err < err) {
759 *best_clock = clock;
760 err = this_err;
761 }
762 }
763 }
764 }
765 }
766
767 return (err != target);
768}
769
d4906093 770static bool
a93e255f
ACO
771g4x_find_best_dpll(const intel_limit_t *limit,
772 struct intel_crtc_state *crtc_state,
ee9300bb
DV
773 int target, int refclk, intel_clock_t *match_clock,
774 intel_clock_t *best_clock)
d4906093 775{
a93e255f 776 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
a919ff14 777 struct drm_device *dev = crtc->base.dev;
d4906093
ML
778 intel_clock_t clock;
779 int max_n;
780 bool found;
6ba770dc
AJ
781 /* approximately equals target * 0.00585 */
782 int err_most = (target >> 8) + (target >> 9);
d4906093
ML
783 found = false;
784
a93e255f 785 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
1974cad0 786 if (intel_is_dual_link_lvds(dev))
d4906093
ML
787 clock.p2 = limit->p2.p2_fast;
788 else
789 clock.p2 = limit->p2.p2_slow;
790 } else {
791 if (target < limit->p2.dot_limit)
792 clock.p2 = limit->p2.p2_slow;
793 else
794 clock.p2 = limit->p2.p2_fast;
795 }
796
797 memset(best_clock, 0, sizeof(*best_clock));
798 max_n = limit->n.max;
f77f13e2 799 /* based on hardware requirement, prefer smaller n to precision */
d4906093 800 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
f77f13e2 801 /* based on hardware requirement, prefere larger m1,m2 */
d4906093
ML
802 for (clock.m1 = limit->m1.max;
803 clock.m1 >= limit->m1.min; clock.m1--) {
804 for (clock.m2 = limit->m2.max;
805 clock.m2 >= limit->m2.min; clock.m2--) {
806 for (clock.p1 = limit->p1.max;
807 clock.p1 >= limit->p1.min; clock.p1--) {
808 int this_err;
809
ac58c3f0 810 i9xx_clock(refclk, &clock);
1b894b59
CW
811 if (!intel_PLL_is_valid(dev, limit,
812 &clock))
d4906093 813 continue;
1b894b59
CW
814
815 this_err = abs(clock.dot - target);
d4906093
ML
816 if (this_err < err_most) {
817 *best_clock = clock;
818 err_most = this_err;
819 max_n = clock.n;
820 found = true;
821 }
822 }
823 }
824 }
825 }
2c07245f
ZW
826 return found;
827}
828
d5dd62bd
ID
829/*
830 * Check if the calculated PLL configuration is more optimal compared to the
831 * best configuration and error found so far. Return the calculated error.
832 */
833static bool vlv_PLL_is_optimal(struct drm_device *dev, int target_freq,
834 const intel_clock_t *calculated_clock,
835 const intel_clock_t *best_clock,
836 unsigned int best_error_ppm,
837 unsigned int *error_ppm)
838{
9ca3ba01
ID
839 /*
840 * For CHV ignore the error and consider only the P value.
841 * Prefer a bigger P value based on HW requirements.
842 */
843 if (IS_CHERRYVIEW(dev)) {
844 *error_ppm = 0;
845
846 return calculated_clock->p > best_clock->p;
847 }
848
24be4e46
ID
849 if (WARN_ON_ONCE(!target_freq))
850 return false;
851
d5dd62bd
ID
852 *error_ppm = div_u64(1000000ULL *
853 abs(target_freq - calculated_clock->dot),
854 target_freq);
855 /*
856 * Prefer a better P value over a better (smaller) error if the error
857 * is small. Ensure this preference for future configurations too by
858 * setting the error to 0.
859 */
860 if (*error_ppm < 100 && calculated_clock->p > best_clock->p) {
861 *error_ppm = 0;
862
863 return true;
864 }
865
866 return *error_ppm + 10 < best_error_ppm;
867}
868
a0c4da24 869static bool
a93e255f
ACO
870vlv_find_best_dpll(const intel_limit_t *limit,
871 struct intel_crtc_state *crtc_state,
ee9300bb
DV
872 int target, int refclk, intel_clock_t *match_clock,
873 intel_clock_t *best_clock)
a0c4da24 874{
a93e255f 875 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
a919ff14 876 struct drm_device *dev = crtc->base.dev;
6b4bf1c4 877 intel_clock_t clock;
69e4f900 878 unsigned int bestppm = 1000000;
27e639bf
VS
879 /* min update 19.2 MHz */
880 int max_n = min(limit->n.max, refclk / 19200);
49e497ef 881 bool found = false;
a0c4da24 882
6b4bf1c4
VS
883 target *= 5; /* fast clock */
884
885 memset(best_clock, 0, sizeof(*best_clock));
a0c4da24
JB
886
887 /* based on hardware requirement, prefer smaller n to precision */
27e639bf 888 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
811bbf05 889 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
889059d8 890 for (clock.p2 = limit->p2.p2_fast; clock.p2 >= limit->p2.p2_slow;
c1a9ae43 891 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
6b4bf1c4 892 clock.p = clock.p1 * clock.p2;
a0c4da24 893 /* based on hardware requirement, prefer bigger m1,m2 values */
6b4bf1c4 894 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max; clock.m1++) {
d5dd62bd 895 unsigned int ppm;
69e4f900 896
6b4bf1c4
VS
897 clock.m2 = DIV_ROUND_CLOSEST(target * clock.p * clock.n,
898 refclk * clock.m1);
899
900 vlv_clock(refclk, &clock);
43b0ac53 901
f01b7962
VS
902 if (!intel_PLL_is_valid(dev, limit,
903 &clock))
43b0ac53
VS
904 continue;
905
d5dd62bd
ID
906 if (!vlv_PLL_is_optimal(dev, target,
907 &clock,
908 best_clock,
909 bestppm, &ppm))
910 continue;
6b4bf1c4 911
d5dd62bd
ID
912 *best_clock = clock;
913 bestppm = ppm;
914 found = true;
a0c4da24
JB
915 }
916 }
917 }
918 }
a0c4da24 919
49e497ef 920 return found;
a0c4da24 921}
a4fc5ed6 922
ef9348c8 923static bool
a93e255f
ACO
924chv_find_best_dpll(const intel_limit_t *limit,
925 struct intel_crtc_state *crtc_state,
ef9348c8
CML
926 int target, int refclk, intel_clock_t *match_clock,
927 intel_clock_t *best_clock)
928{
a93e255f 929 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
a919ff14 930 struct drm_device *dev = crtc->base.dev;
9ca3ba01 931 unsigned int best_error_ppm;
ef9348c8
CML
932 intel_clock_t clock;
933 uint64_t m2;
934 int found = false;
935
936 memset(best_clock, 0, sizeof(*best_clock));
9ca3ba01 937 best_error_ppm = 1000000;
ef9348c8
CML
938
939 /*
940 * Based on hardware doc, the n always set to 1, and m1 always
941 * set to 2. If requires to support 200Mhz refclk, we need to
942 * revisit this because n may not 1 anymore.
943 */
944 clock.n = 1, clock.m1 = 2;
945 target *= 5; /* fast clock */
946
947 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
948 for (clock.p2 = limit->p2.p2_fast;
949 clock.p2 >= limit->p2.p2_slow;
950 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
9ca3ba01 951 unsigned int error_ppm;
ef9348c8
CML
952
953 clock.p = clock.p1 * clock.p2;
954
955 m2 = DIV_ROUND_CLOSEST_ULL(((uint64_t)target * clock.p *
956 clock.n) << 22, refclk * clock.m1);
957
958 if (m2 > INT_MAX/clock.m1)
959 continue;
960
961 clock.m2 = m2;
962
963 chv_clock(refclk, &clock);
964
965 if (!intel_PLL_is_valid(dev, limit, &clock))
966 continue;
967
9ca3ba01
ID
968 if (!vlv_PLL_is_optimal(dev, target, &clock, best_clock,
969 best_error_ppm, &error_ppm))
970 continue;
971
972 *best_clock = clock;
973 best_error_ppm = error_ppm;
974 found = true;
ef9348c8
CML
975 }
976 }
977
978 return found;
979}
980
5ab7b0b7
ID
981bool bxt_find_best_dpll(struct intel_crtc_state *crtc_state, int target_clock,
982 intel_clock_t *best_clock)
983{
984 int refclk = i9xx_get_refclk(crtc_state, 0);
985
986 return chv_find_best_dpll(intel_limit(crtc_state, refclk), crtc_state,
987 target_clock, refclk, NULL, best_clock);
988}
989
20ddf665
VS
990bool intel_crtc_active(struct drm_crtc *crtc)
991{
992 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
993
994 /* Be paranoid as we can arrive here with only partial
995 * state retrieved from the hardware during setup.
996 *
241bfc38 997 * We can ditch the adjusted_mode.crtc_clock check as soon
20ddf665
VS
998 * as Haswell has gained clock readout/fastboot support.
999 *
66e514c1 1000 * We can ditch the crtc->primary->fb check as soon as we can
20ddf665 1001 * properly reconstruct framebuffers.
c3d1f436
MR
1002 *
1003 * FIXME: The intel_crtc->active here should be switched to
1004 * crtc->state->active once we have proper CRTC states wired up
1005 * for atomic.
20ddf665 1006 */
c3d1f436 1007 return intel_crtc->active && crtc->primary->state->fb &&
6e3c9717 1008 intel_crtc->config->base.adjusted_mode.crtc_clock;
20ddf665
VS
1009}
1010
a5c961d1
PZ
1011enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
1012 enum pipe pipe)
1013{
1014 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
1015 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1016
6e3c9717 1017 return intel_crtc->config->cpu_transcoder;
a5c961d1
PZ
1018}
1019
fbf49ea2
VS
1020static bool pipe_dsl_stopped(struct drm_device *dev, enum pipe pipe)
1021{
1022 struct drm_i915_private *dev_priv = dev->dev_private;
1023 u32 reg = PIPEDSL(pipe);
1024 u32 line1, line2;
1025 u32 line_mask;
1026
1027 if (IS_GEN2(dev))
1028 line_mask = DSL_LINEMASK_GEN2;
1029 else
1030 line_mask = DSL_LINEMASK_GEN3;
1031
1032 line1 = I915_READ(reg) & line_mask;
1033 mdelay(5);
1034 line2 = I915_READ(reg) & line_mask;
1035
1036 return line1 == line2;
1037}
1038
ab7ad7f6
KP
1039/*
1040 * intel_wait_for_pipe_off - wait for pipe to turn off
575f7ab7 1041 * @crtc: crtc whose pipe to wait for
9d0498a2
JB
1042 *
1043 * After disabling a pipe, we can't wait for vblank in the usual way,
1044 * spinning on the vblank interrupt status bit, since we won't actually
1045 * see an interrupt when the pipe is disabled.
1046 *
ab7ad7f6
KP
1047 * On Gen4 and above:
1048 * wait for the pipe register state bit to turn off
1049 *
1050 * Otherwise:
1051 * wait for the display line value to settle (it usually
1052 * ends up stopping at the start of the next frame).
58e10eb9 1053 *
9d0498a2 1054 */
575f7ab7 1055static void intel_wait_for_pipe_off(struct intel_crtc *crtc)
9d0498a2 1056{
575f7ab7 1057 struct drm_device *dev = crtc->base.dev;
9d0498a2 1058 struct drm_i915_private *dev_priv = dev->dev_private;
6e3c9717 1059 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
575f7ab7 1060 enum pipe pipe = crtc->pipe;
ab7ad7f6
KP
1061
1062 if (INTEL_INFO(dev)->gen >= 4) {
702e7a56 1063 int reg = PIPECONF(cpu_transcoder);
ab7ad7f6
KP
1064
1065 /* Wait for the Pipe State to go off */
58e10eb9
CW
1066 if (wait_for((I915_READ(reg) & I965_PIPECONF_ACTIVE) == 0,
1067 100))
284637d9 1068 WARN(1, "pipe_off wait timed out\n");
ab7ad7f6 1069 } else {
ab7ad7f6 1070 /* Wait for the display line to settle */
fbf49ea2 1071 if (wait_for(pipe_dsl_stopped(dev, pipe), 100))
284637d9 1072 WARN(1, "pipe_off wait timed out\n");
ab7ad7f6 1073 }
79e53945
JB
1074}
1075
b0ea7d37
DL
1076/*
1077 * ibx_digital_port_connected - is the specified port connected?
1078 * @dev_priv: i915 private structure
1079 * @port: the port to test
1080 *
1081 * Returns true if @port is connected, false otherwise.
1082 */
1083bool ibx_digital_port_connected(struct drm_i915_private *dev_priv,
1084 struct intel_digital_port *port)
1085{
1086 u32 bit;
1087
c36346e3 1088 if (HAS_PCH_IBX(dev_priv->dev)) {
eba905b2 1089 switch (port->port) {
c36346e3
DL
1090 case PORT_B:
1091 bit = SDE_PORTB_HOTPLUG;
1092 break;
1093 case PORT_C:
1094 bit = SDE_PORTC_HOTPLUG;
1095 break;
1096 case PORT_D:
1097 bit = SDE_PORTD_HOTPLUG;
1098 break;
1099 default:
1100 return true;
1101 }
1102 } else {
eba905b2 1103 switch (port->port) {
c36346e3
DL
1104 case PORT_B:
1105 bit = SDE_PORTB_HOTPLUG_CPT;
1106 break;
1107 case PORT_C:
1108 bit = SDE_PORTC_HOTPLUG_CPT;
1109 break;
1110 case PORT_D:
1111 bit = SDE_PORTD_HOTPLUG_CPT;
1112 break;
1113 default:
1114 return true;
1115 }
b0ea7d37
DL
1116 }
1117
1118 return I915_READ(SDEISR) & bit;
1119}
1120
b24e7179
JB
1121static const char *state_string(bool enabled)
1122{
1123 return enabled ? "on" : "off";
1124}
1125
1126/* Only for pre-ILK configs */
55607e8a
DV
1127void assert_pll(struct drm_i915_private *dev_priv,
1128 enum pipe pipe, bool state)
b24e7179
JB
1129{
1130 int reg;
1131 u32 val;
1132 bool cur_state;
1133
1134 reg = DPLL(pipe);
1135 val = I915_READ(reg);
1136 cur_state = !!(val & DPLL_VCO_ENABLE);
e2c719b7 1137 I915_STATE_WARN(cur_state != state,
b24e7179
JB
1138 "PLL state assertion failure (expected %s, current %s)\n",
1139 state_string(state), state_string(cur_state));
1140}
b24e7179 1141
23538ef1
JN
1142/* XXX: the dsi pll is shared between MIPI DSI ports */
1143static void assert_dsi_pll(struct drm_i915_private *dev_priv, bool state)
1144{
1145 u32 val;
1146 bool cur_state;
1147
a580516d 1148 mutex_lock(&dev_priv->sb_lock);
23538ef1 1149 val = vlv_cck_read(dev_priv, CCK_REG_DSI_PLL_CONTROL);
a580516d 1150 mutex_unlock(&dev_priv->sb_lock);
23538ef1
JN
1151
1152 cur_state = val & DSI_PLL_VCO_EN;
e2c719b7 1153 I915_STATE_WARN(cur_state != state,
23538ef1
JN
1154 "DSI PLL state assertion failure (expected %s, current %s)\n",
1155 state_string(state), state_string(cur_state));
1156}
1157#define assert_dsi_pll_enabled(d) assert_dsi_pll(d, true)
1158#define assert_dsi_pll_disabled(d) assert_dsi_pll(d, false)
1159
55607e8a 1160struct intel_shared_dpll *
e2b78267
DV
1161intel_crtc_to_shared_dpll(struct intel_crtc *crtc)
1162{
1163 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
1164
6e3c9717 1165 if (crtc->config->shared_dpll < 0)
e2b78267
DV
1166 return NULL;
1167
6e3c9717 1168 return &dev_priv->shared_dplls[crtc->config->shared_dpll];
e2b78267
DV
1169}
1170
040484af 1171/* For ILK+ */
55607e8a
DV
1172void assert_shared_dpll(struct drm_i915_private *dev_priv,
1173 struct intel_shared_dpll *pll,
1174 bool state)
040484af 1175{
040484af 1176 bool cur_state;
5358901f 1177 struct intel_dpll_hw_state hw_state;
040484af 1178
92b27b08 1179 if (WARN (!pll,
46edb027 1180 "asserting DPLL %s with no DPLL\n", state_string(state)))
ee7b9f93 1181 return;
ee7b9f93 1182
5358901f 1183 cur_state = pll->get_hw_state(dev_priv, pll, &hw_state);
e2c719b7 1184 I915_STATE_WARN(cur_state != state,
5358901f
DV
1185 "%s assertion failure (expected %s, current %s)\n",
1186 pll->name, state_string(state), state_string(cur_state));
040484af 1187}
040484af
JB
1188
1189static void assert_fdi_tx(struct drm_i915_private *dev_priv,
1190 enum pipe pipe, bool state)
1191{
1192 int reg;
1193 u32 val;
1194 bool cur_state;
ad80a810
PZ
1195 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1196 pipe);
040484af 1197
affa9354
PZ
1198 if (HAS_DDI(dev_priv->dev)) {
1199 /* DDI does not have a specific FDI_TX register */
ad80a810 1200 reg = TRANS_DDI_FUNC_CTL(cpu_transcoder);
bf507ef7 1201 val = I915_READ(reg);
ad80a810 1202 cur_state = !!(val & TRANS_DDI_FUNC_ENABLE);
bf507ef7
ED
1203 } else {
1204 reg = FDI_TX_CTL(pipe);
1205 val = I915_READ(reg);
1206 cur_state = !!(val & FDI_TX_ENABLE);
1207 }
e2c719b7 1208 I915_STATE_WARN(cur_state != state,
040484af
JB
1209 "FDI TX state assertion failure (expected %s, current %s)\n",
1210 state_string(state), state_string(cur_state));
1211}
1212#define assert_fdi_tx_enabled(d, p) assert_fdi_tx(d, p, true)
1213#define assert_fdi_tx_disabled(d, p) assert_fdi_tx(d, p, false)
1214
1215static void assert_fdi_rx(struct drm_i915_private *dev_priv,
1216 enum pipe pipe, bool state)
1217{
1218 int reg;
1219 u32 val;
1220 bool cur_state;
1221
d63fa0dc
PZ
1222 reg = FDI_RX_CTL(pipe);
1223 val = I915_READ(reg);
1224 cur_state = !!(val & FDI_RX_ENABLE);
e2c719b7 1225 I915_STATE_WARN(cur_state != state,
040484af
JB
1226 "FDI RX state assertion failure (expected %s, current %s)\n",
1227 state_string(state), state_string(cur_state));
1228}
1229#define assert_fdi_rx_enabled(d, p) assert_fdi_rx(d, p, true)
1230#define assert_fdi_rx_disabled(d, p) assert_fdi_rx(d, p, false)
1231
1232static void assert_fdi_tx_pll_enabled(struct drm_i915_private *dev_priv,
1233 enum pipe pipe)
1234{
1235 int reg;
1236 u32 val;
1237
1238 /* ILK FDI PLL is always enabled */
3d13ef2e 1239 if (INTEL_INFO(dev_priv->dev)->gen == 5)
040484af
JB
1240 return;
1241
bf507ef7 1242 /* On Haswell, DDI ports are responsible for the FDI PLL setup */
affa9354 1243 if (HAS_DDI(dev_priv->dev))
bf507ef7
ED
1244 return;
1245
040484af
JB
1246 reg = FDI_TX_CTL(pipe);
1247 val = I915_READ(reg);
e2c719b7 1248 I915_STATE_WARN(!(val & FDI_TX_PLL_ENABLE), "FDI TX PLL assertion failure, should be active but is disabled\n");
040484af
JB
1249}
1250
55607e8a
DV
1251void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
1252 enum pipe pipe, bool state)
040484af
JB
1253{
1254 int reg;
1255 u32 val;
55607e8a 1256 bool cur_state;
040484af
JB
1257
1258 reg = FDI_RX_CTL(pipe);
1259 val = I915_READ(reg);
55607e8a 1260 cur_state = !!(val & FDI_RX_PLL_ENABLE);
e2c719b7 1261 I915_STATE_WARN(cur_state != state,
55607e8a
DV
1262 "FDI RX PLL assertion failure (expected %s, current %s)\n",
1263 state_string(state), state_string(cur_state));
040484af
JB
1264}
1265
b680c37a
DV
1266void assert_panel_unlocked(struct drm_i915_private *dev_priv,
1267 enum pipe pipe)
ea0760cf 1268{
bedd4dba
JN
1269 struct drm_device *dev = dev_priv->dev;
1270 int pp_reg;
ea0760cf
JB
1271 u32 val;
1272 enum pipe panel_pipe = PIPE_A;
0de3b485 1273 bool locked = true;
ea0760cf 1274
bedd4dba
JN
1275 if (WARN_ON(HAS_DDI(dev)))
1276 return;
1277
1278 if (HAS_PCH_SPLIT(dev)) {
1279 u32 port_sel;
1280
ea0760cf 1281 pp_reg = PCH_PP_CONTROL;
bedd4dba
JN
1282 port_sel = I915_READ(PCH_PP_ON_DELAYS) & PANEL_PORT_SELECT_MASK;
1283
1284 if (port_sel == PANEL_PORT_SELECT_LVDS &&
1285 I915_READ(PCH_LVDS) & LVDS_PIPEB_SELECT)
1286 panel_pipe = PIPE_B;
1287 /* XXX: else fix for eDP */
1288 } else if (IS_VALLEYVIEW(dev)) {
1289 /* presumably write lock depends on pipe, not port select */
1290 pp_reg = VLV_PIPE_PP_CONTROL(pipe);
1291 panel_pipe = pipe;
ea0760cf
JB
1292 } else {
1293 pp_reg = PP_CONTROL;
bedd4dba
JN
1294 if (I915_READ(LVDS) & LVDS_PIPEB_SELECT)
1295 panel_pipe = PIPE_B;
ea0760cf
JB
1296 }
1297
1298 val = I915_READ(pp_reg);
1299 if (!(val & PANEL_POWER_ON) ||
ec49ba2d 1300 ((val & PANEL_UNLOCK_MASK) == PANEL_UNLOCK_REGS))
ea0760cf
JB
1301 locked = false;
1302
e2c719b7 1303 I915_STATE_WARN(panel_pipe == pipe && locked,
ea0760cf 1304 "panel assertion failure, pipe %c regs locked\n",
9db4a9c7 1305 pipe_name(pipe));
ea0760cf
JB
1306}
1307
93ce0ba6
JN
1308static void assert_cursor(struct drm_i915_private *dev_priv,
1309 enum pipe pipe, bool state)
1310{
1311 struct drm_device *dev = dev_priv->dev;
1312 bool cur_state;
1313
d9d82081 1314 if (IS_845G(dev) || IS_I865G(dev))
93ce0ba6 1315 cur_state = I915_READ(_CURACNTR) & CURSOR_ENABLE;
d9d82081 1316 else
5efb3e28 1317 cur_state = I915_READ(CURCNTR(pipe)) & CURSOR_MODE;
93ce0ba6 1318
e2c719b7 1319 I915_STATE_WARN(cur_state != state,
93ce0ba6
JN
1320 "cursor on pipe %c assertion failure (expected %s, current %s)\n",
1321 pipe_name(pipe), state_string(state), state_string(cur_state));
1322}
1323#define assert_cursor_enabled(d, p) assert_cursor(d, p, true)
1324#define assert_cursor_disabled(d, p) assert_cursor(d, p, false)
1325
b840d907
JB
1326void assert_pipe(struct drm_i915_private *dev_priv,
1327 enum pipe pipe, bool state)
b24e7179
JB
1328{
1329 int reg;
1330 u32 val;
63d7bbe9 1331 bool cur_state;
702e7a56
PZ
1332 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1333 pipe);
b24e7179 1334
b6b5d049
VS
1335 /* if we need the pipe quirk it must be always on */
1336 if ((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
1337 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
8e636784
DV
1338 state = true;
1339
f458ebbc 1340 if (!intel_display_power_is_enabled(dev_priv,
b97186f0 1341 POWER_DOMAIN_TRANSCODER(cpu_transcoder))) {
69310161
PZ
1342 cur_state = false;
1343 } else {
1344 reg = PIPECONF(cpu_transcoder);
1345 val = I915_READ(reg);
1346 cur_state = !!(val & PIPECONF_ENABLE);
1347 }
1348
e2c719b7 1349 I915_STATE_WARN(cur_state != state,
63d7bbe9 1350 "pipe %c assertion failure (expected %s, current %s)\n",
9db4a9c7 1351 pipe_name(pipe), state_string(state), state_string(cur_state));
b24e7179
JB
1352}
1353
931872fc
CW
1354static void assert_plane(struct drm_i915_private *dev_priv,
1355 enum plane plane, bool state)
b24e7179
JB
1356{
1357 int reg;
1358 u32 val;
931872fc 1359 bool cur_state;
b24e7179
JB
1360
1361 reg = DSPCNTR(plane);
1362 val = I915_READ(reg);
931872fc 1363 cur_state = !!(val & DISPLAY_PLANE_ENABLE);
e2c719b7 1364 I915_STATE_WARN(cur_state != state,
931872fc
CW
1365 "plane %c assertion failure (expected %s, current %s)\n",
1366 plane_name(plane), state_string(state), state_string(cur_state));
b24e7179
JB
1367}
1368
931872fc
CW
1369#define assert_plane_enabled(d, p) assert_plane(d, p, true)
1370#define assert_plane_disabled(d, p) assert_plane(d, p, false)
1371
b24e7179
JB
1372static void assert_planes_disabled(struct drm_i915_private *dev_priv,
1373 enum pipe pipe)
1374{
653e1026 1375 struct drm_device *dev = dev_priv->dev;
b24e7179
JB
1376 int reg, i;
1377 u32 val;
1378 int cur_pipe;
1379
653e1026
VS
1380 /* Primary planes are fixed to pipes on gen4+ */
1381 if (INTEL_INFO(dev)->gen >= 4) {
28c05794
AJ
1382 reg = DSPCNTR(pipe);
1383 val = I915_READ(reg);
e2c719b7 1384 I915_STATE_WARN(val & DISPLAY_PLANE_ENABLE,
28c05794
AJ
1385 "plane %c assertion failure, should be disabled but not\n",
1386 plane_name(pipe));
19ec1358 1387 return;
28c05794 1388 }
19ec1358 1389
b24e7179 1390 /* Need to check both planes against the pipe */
055e393f 1391 for_each_pipe(dev_priv, i) {
b24e7179
JB
1392 reg = DSPCNTR(i);
1393 val = I915_READ(reg);
1394 cur_pipe = (val & DISPPLANE_SEL_PIPE_MASK) >>
1395 DISPPLANE_SEL_PIPE_SHIFT;
e2c719b7 1396 I915_STATE_WARN((val & DISPLAY_PLANE_ENABLE) && pipe == cur_pipe,
9db4a9c7
JB
1397 "plane %c assertion failure, should be off on pipe %c but is still active\n",
1398 plane_name(i), pipe_name(pipe));
b24e7179
JB
1399 }
1400}
1401
19332d7a
JB
1402static void assert_sprites_disabled(struct drm_i915_private *dev_priv,
1403 enum pipe pipe)
1404{
20674eef 1405 struct drm_device *dev = dev_priv->dev;
1fe47785 1406 int reg, sprite;
19332d7a
JB
1407 u32 val;
1408
7feb8b88 1409 if (INTEL_INFO(dev)->gen >= 9) {
3bdcfc0c 1410 for_each_sprite(dev_priv, pipe, sprite) {
7feb8b88 1411 val = I915_READ(PLANE_CTL(pipe, sprite));
e2c719b7 1412 I915_STATE_WARN(val & PLANE_CTL_ENABLE,
7feb8b88
DL
1413 "plane %d assertion failure, should be off on pipe %c but is still active\n",
1414 sprite, pipe_name(pipe));
1415 }
1416 } else if (IS_VALLEYVIEW(dev)) {
3bdcfc0c 1417 for_each_sprite(dev_priv, pipe, sprite) {
1fe47785 1418 reg = SPCNTR(pipe, sprite);
20674eef 1419 val = I915_READ(reg);
e2c719b7 1420 I915_STATE_WARN(val & SP_ENABLE,
20674eef 1421 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
1fe47785 1422 sprite_name(pipe, sprite), pipe_name(pipe));
20674eef
VS
1423 }
1424 } else if (INTEL_INFO(dev)->gen >= 7) {
1425 reg = SPRCTL(pipe);
19332d7a 1426 val = I915_READ(reg);
e2c719b7 1427 I915_STATE_WARN(val & SPRITE_ENABLE,
06da8da2 1428 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
20674eef
VS
1429 plane_name(pipe), pipe_name(pipe));
1430 } else if (INTEL_INFO(dev)->gen >= 5) {
1431 reg = DVSCNTR(pipe);
19332d7a 1432 val = I915_READ(reg);
e2c719b7 1433 I915_STATE_WARN(val & DVS_ENABLE,
06da8da2 1434 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
20674eef 1435 plane_name(pipe), pipe_name(pipe));
19332d7a
JB
1436 }
1437}
1438
08c71e5e
VS
1439static void assert_vblank_disabled(struct drm_crtc *crtc)
1440{
e2c719b7 1441 if (I915_STATE_WARN_ON(drm_crtc_vblank_get(crtc) == 0))
08c71e5e
VS
1442 drm_crtc_vblank_put(crtc);
1443}
1444
89eff4be 1445static void ibx_assert_pch_refclk_enabled(struct drm_i915_private *dev_priv)
92f2584a
JB
1446{
1447 u32 val;
1448 bool enabled;
1449
e2c719b7 1450 I915_STATE_WARN_ON(!(HAS_PCH_IBX(dev_priv->dev) || HAS_PCH_CPT(dev_priv->dev)));
9d82aa17 1451
92f2584a
JB
1452 val = I915_READ(PCH_DREF_CONTROL);
1453 enabled = !!(val & (DREF_SSC_SOURCE_MASK | DREF_NONSPREAD_SOURCE_MASK |
1454 DREF_SUPERSPREAD_SOURCE_MASK));
e2c719b7 1455 I915_STATE_WARN(!enabled, "PCH refclk assertion failure, should be active but is disabled\n");
92f2584a
JB
1456}
1457
ab9412ba
DV
1458static void assert_pch_transcoder_disabled(struct drm_i915_private *dev_priv,
1459 enum pipe pipe)
92f2584a
JB
1460{
1461 int reg;
1462 u32 val;
1463 bool enabled;
1464
ab9412ba 1465 reg = PCH_TRANSCONF(pipe);
92f2584a
JB
1466 val = I915_READ(reg);
1467 enabled = !!(val & TRANS_ENABLE);
e2c719b7 1468 I915_STATE_WARN(enabled,
9db4a9c7
JB
1469 "transcoder assertion failed, should be off on pipe %c but is still active\n",
1470 pipe_name(pipe));
92f2584a
JB
1471}
1472
4e634389
KP
1473static bool dp_pipe_enabled(struct drm_i915_private *dev_priv,
1474 enum pipe pipe, u32 port_sel, u32 val)
f0575e92
KP
1475{
1476 if ((val & DP_PORT_EN) == 0)
1477 return false;
1478
1479 if (HAS_PCH_CPT(dev_priv->dev)) {
1480 u32 trans_dp_ctl_reg = TRANS_DP_CTL(pipe);
1481 u32 trans_dp_ctl = I915_READ(trans_dp_ctl_reg);
1482 if ((trans_dp_ctl & TRANS_DP_PORT_SEL_MASK) != port_sel)
1483 return false;
44f37d1f
CML
1484 } else if (IS_CHERRYVIEW(dev_priv->dev)) {
1485 if ((val & DP_PIPE_MASK_CHV) != DP_PIPE_SELECT_CHV(pipe))
1486 return false;
f0575e92
KP
1487 } else {
1488 if ((val & DP_PIPE_MASK) != (pipe << 30))
1489 return false;
1490 }
1491 return true;
1492}
1493
1519b995
KP
1494static bool hdmi_pipe_enabled(struct drm_i915_private *dev_priv,
1495 enum pipe pipe, u32 val)
1496{
dc0fa718 1497 if ((val & SDVO_ENABLE) == 0)
1519b995
KP
1498 return false;
1499
1500 if (HAS_PCH_CPT(dev_priv->dev)) {
dc0fa718 1501 if ((val & SDVO_PIPE_SEL_MASK_CPT) != SDVO_PIPE_SEL_CPT(pipe))
1519b995 1502 return false;
44f37d1f
CML
1503 } else if (IS_CHERRYVIEW(dev_priv->dev)) {
1504 if ((val & SDVO_PIPE_SEL_MASK_CHV) != SDVO_PIPE_SEL_CHV(pipe))
1505 return false;
1519b995 1506 } else {
dc0fa718 1507 if ((val & SDVO_PIPE_SEL_MASK) != SDVO_PIPE_SEL(pipe))
1519b995
KP
1508 return false;
1509 }
1510 return true;
1511}
1512
1513static bool lvds_pipe_enabled(struct drm_i915_private *dev_priv,
1514 enum pipe pipe, u32 val)
1515{
1516 if ((val & LVDS_PORT_EN) == 0)
1517 return false;
1518
1519 if (HAS_PCH_CPT(dev_priv->dev)) {
1520 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1521 return false;
1522 } else {
1523 if ((val & LVDS_PIPE_MASK) != LVDS_PIPE(pipe))
1524 return false;
1525 }
1526 return true;
1527}
1528
1529static bool adpa_pipe_enabled(struct drm_i915_private *dev_priv,
1530 enum pipe pipe, u32 val)
1531{
1532 if ((val & ADPA_DAC_ENABLE) == 0)
1533 return false;
1534 if (HAS_PCH_CPT(dev_priv->dev)) {
1535 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1536 return false;
1537 } else {
1538 if ((val & ADPA_PIPE_SELECT_MASK) != ADPA_PIPE_SELECT(pipe))
1539 return false;
1540 }
1541 return true;
1542}
1543
291906f1 1544static void assert_pch_dp_disabled(struct drm_i915_private *dev_priv,
f0575e92 1545 enum pipe pipe, int reg, u32 port_sel)
291906f1 1546{
47a05eca 1547 u32 val = I915_READ(reg);
e2c719b7 1548 I915_STATE_WARN(dp_pipe_enabled(dev_priv, pipe, port_sel, val),
291906f1 1549 "PCH DP (0x%08x) enabled on transcoder %c, should be disabled\n",
9db4a9c7 1550 reg, pipe_name(pipe));
de9a35ab 1551
e2c719b7 1552 I915_STATE_WARN(HAS_PCH_IBX(dev_priv->dev) && (val & DP_PORT_EN) == 0
75c5da27 1553 && (val & DP_PIPEB_SELECT),
de9a35ab 1554 "IBX PCH dp port still using transcoder B\n");
291906f1
JB
1555}
1556
1557static void assert_pch_hdmi_disabled(struct drm_i915_private *dev_priv,
1558 enum pipe pipe, int reg)
1559{
47a05eca 1560 u32 val = I915_READ(reg);
e2c719b7 1561 I915_STATE_WARN(hdmi_pipe_enabled(dev_priv, pipe, val),
23c99e77 1562 "PCH HDMI (0x%08x) enabled on transcoder %c, should be disabled\n",
9db4a9c7 1563 reg, pipe_name(pipe));
de9a35ab 1564
e2c719b7 1565 I915_STATE_WARN(HAS_PCH_IBX(dev_priv->dev) && (val & SDVO_ENABLE) == 0
75c5da27 1566 && (val & SDVO_PIPE_B_SELECT),
de9a35ab 1567 "IBX PCH hdmi port still using transcoder B\n");
291906f1
JB
1568}
1569
1570static void assert_pch_ports_disabled(struct drm_i915_private *dev_priv,
1571 enum pipe pipe)
1572{
1573 int reg;
1574 u32 val;
291906f1 1575
f0575e92
KP
1576 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_B, TRANS_DP_PORT_SEL_B);
1577 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_C, TRANS_DP_PORT_SEL_C);
1578 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_D, TRANS_DP_PORT_SEL_D);
291906f1
JB
1579
1580 reg = PCH_ADPA;
1581 val = I915_READ(reg);
e2c719b7 1582 I915_STATE_WARN(adpa_pipe_enabled(dev_priv, pipe, val),
291906f1 1583 "PCH VGA enabled on transcoder %c, should be disabled\n",
9db4a9c7 1584 pipe_name(pipe));
291906f1
JB
1585
1586 reg = PCH_LVDS;
1587 val = I915_READ(reg);
e2c719b7 1588 I915_STATE_WARN(lvds_pipe_enabled(dev_priv, pipe, val),
291906f1 1589 "PCH LVDS enabled on transcoder %c, should be disabled\n",
9db4a9c7 1590 pipe_name(pipe));
291906f1 1591
e2debe91
PZ
1592 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIB);
1593 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIC);
1594 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMID);
291906f1
JB
1595}
1596
40e9cf64
JB
1597static void intel_init_dpio(struct drm_device *dev)
1598{
1599 struct drm_i915_private *dev_priv = dev->dev_private;
1600
1601 if (!IS_VALLEYVIEW(dev))
1602 return;
1603
a09caddd
CML
1604 /*
1605 * IOSF_PORT_DPIO is used for VLV x2 PHY (DP/HDMI B and C),
1606 * CHV x1 PHY (DP/HDMI D)
1607 * IOSF_PORT_DPIO_2 is used for CHV x2 PHY (DP/HDMI B and C)
1608 */
1609 if (IS_CHERRYVIEW(dev)) {
1610 DPIO_PHY_IOSF_PORT(DPIO_PHY0) = IOSF_PORT_DPIO_2;
1611 DPIO_PHY_IOSF_PORT(DPIO_PHY1) = IOSF_PORT_DPIO;
1612 } else {
1613 DPIO_PHY_IOSF_PORT(DPIO_PHY0) = IOSF_PORT_DPIO;
1614 }
5382f5f3
JB
1615}
1616
d288f65f 1617static void vlv_enable_pll(struct intel_crtc *crtc,
5cec258b 1618 const struct intel_crtc_state *pipe_config)
87442f73 1619{
426115cf
DV
1620 struct drm_device *dev = crtc->base.dev;
1621 struct drm_i915_private *dev_priv = dev->dev_private;
1622 int reg = DPLL(crtc->pipe);
d288f65f 1623 u32 dpll = pipe_config->dpll_hw_state.dpll;
87442f73 1624
426115cf 1625 assert_pipe_disabled(dev_priv, crtc->pipe);
87442f73
DV
1626
1627 /* No really, not for ILK+ */
1628 BUG_ON(!IS_VALLEYVIEW(dev_priv->dev));
1629
1630 /* PLL is protected by panel, make sure we can write it */
6a9e7363 1631 if (IS_MOBILE(dev_priv->dev))
426115cf 1632 assert_panel_unlocked(dev_priv, crtc->pipe);
87442f73 1633
426115cf
DV
1634 I915_WRITE(reg, dpll);
1635 POSTING_READ(reg);
1636 udelay(150);
1637
1638 if (wait_for(((I915_READ(reg) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
1639 DRM_ERROR("DPLL %d failed to lock\n", crtc->pipe);
1640
d288f65f 1641 I915_WRITE(DPLL_MD(crtc->pipe), pipe_config->dpll_hw_state.dpll_md);
426115cf 1642 POSTING_READ(DPLL_MD(crtc->pipe));
87442f73
DV
1643
1644 /* We do this three times for luck */
426115cf 1645 I915_WRITE(reg, dpll);
87442f73
DV
1646 POSTING_READ(reg);
1647 udelay(150); /* wait for warmup */
426115cf 1648 I915_WRITE(reg, dpll);
87442f73
DV
1649 POSTING_READ(reg);
1650 udelay(150); /* wait for warmup */
426115cf 1651 I915_WRITE(reg, dpll);
87442f73
DV
1652 POSTING_READ(reg);
1653 udelay(150); /* wait for warmup */
1654}
1655
d288f65f 1656static void chv_enable_pll(struct intel_crtc *crtc,
5cec258b 1657 const struct intel_crtc_state *pipe_config)
9d556c99
CML
1658{
1659 struct drm_device *dev = crtc->base.dev;
1660 struct drm_i915_private *dev_priv = dev->dev_private;
1661 int pipe = crtc->pipe;
1662 enum dpio_channel port = vlv_pipe_to_channel(pipe);
9d556c99
CML
1663 u32 tmp;
1664
1665 assert_pipe_disabled(dev_priv, crtc->pipe);
1666
1667 BUG_ON(!IS_CHERRYVIEW(dev_priv->dev));
1668
a580516d 1669 mutex_lock(&dev_priv->sb_lock);
9d556c99
CML
1670
1671 /* Enable back the 10bit clock to display controller */
1672 tmp = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1673 tmp |= DPIO_DCLKP_EN;
1674 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), tmp);
1675
54433e91
VS
1676 mutex_unlock(&dev_priv->sb_lock);
1677
9d556c99
CML
1678 /*
1679 * Need to wait > 100ns between dclkp clock enable bit and PLL enable.
1680 */
1681 udelay(1);
1682
1683 /* Enable PLL */
d288f65f 1684 I915_WRITE(DPLL(pipe), pipe_config->dpll_hw_state.dpll);
9d556c99
CML
1685
1686 /* Check PLL is locked */
a11b0703 1687 if (wait_for(((I915_READ(DPLL(pipe)) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
9d556c99
CML
1688 DRM_ERROR("PLL %d failed to lock\n", pipe);
1689
a11b0703 1690 /* not sure when this should be written */
d288f65f 1691 I915_WRITE(DPLL_MD(pipe), pipe_config->dpll_hw_state.dpll_md);
a11b0703 1692 POSTING_READ(DPLL_MD(pipe));
9d556c99
CML
1693}
1694
1c4e0274
VS
1695static int intel_num_dvo_pipes(struct drm_device *dev)
1696{
1697 struct intel_crtc *crtc;
1698 int count = 0;
1699
1700 for_each_intel_crtc(dev, crtc)
1701 count += crtc->active &&
409ee761 1702 intel_pipe_has_type(crtc, INTEL_OUTPUT_DVO);
1c4e0274
VS
1703
1704 return count;
1705}
1706
66e3d5c0 1707static void i9xx_enable_pll(struct intel_crtc *crtc)
63d7bbe9 1708{
66e3d5c0
DV
1709 struct drm_device *dev = crtc->base.dev;
1710 struct drm_i915_private *dev_priv = dev->dev_private;
1711 int reg = DPLL(crtc->pipe);
6e3c9717 1712 u32 dpll = crtc->config->dpll_hw_state.dpll;
63d7bbe9 1713
66e3d5c0 1714 assert_pipe_disabled(dev_priv, crtc->pipe);
58c6eaa2 1715
63d7bbe9 1716 /* No really, not for ILK+ */
3d13ef2e 1717 BUG_ON(INTEL_INFO(dev)->gen >= 5);
63d7bbe9
JB
1718
1719 /* PLL is protected by panel, make sure we can write it */
66e3d5c0
DV
1720 if (IS_MOBILE(dev) && !IS_I830(dev))
1721 assert_panel_unlocked(dev_priv, crtc->pipe);
63d7bbe9 1722
1c4e0274
VS
1723 /* Enable DVO 2x clock on both PLLs if necessary */
1724 if (IS_I830(dev) && intel_num_dvo_pipes(dev) > 0) {
1725 /*
1726 * It appears to be important that we don't enable this
1727 * for the current pipe before otherwise configuring the
1728 * PLL. No idea how this should be handled if multiple
1729 * DVO outputs are enabled simultaneosly.
1730 */
1731 dpll |= DPLL_DVO_2X_MODE;
1732 I915_WRITE(DPLL(!crtc->pipe),
1733 I915_READ(DPLL(!crtc->pipe)) | DPLL_DVO_2X_MODE);
1734 }
66e3d5c0
DV
1735
1736 /* Wait for the clocks to stabilize. */
1737 POSTING_READ(reg);
1738 udelay(150);
1739
1740 if (INTEL_INFO(dev)->gen >= 4) {
1741 I915_WRITE(DPLL_MD(crtc->pipe),
6e3c9717 1742 crtc->config->dpll_hw_state.dpll_md);
66e3d5c0
DV
1743 } else {
1744 /* The pixel multiplier can only be updated once the
1745 * DPLL is enabled and the clocks are stable.
1746 *
1747 * So write it again.
1748 */
1749 I915_WRITE(reg, dpll);
1750 }
63d7bbe9
JB
1751
1752 /* We do this three times for luck */
66e3d5c0 1753 I915_WRITE(reg, dpll);
63d7bbe9
JB
1754 POSTING_READ(reg);
1755 udelay(150); /* wait for warmup */
66e3d5c0 1756 I915_WRITE(reg, dpll);
63d7bbe9
JB
1757 POSTING_READ(reg);
1758 udelay(150); /* wait for warmup */
66e3d5c0 1759 I915_WRITE(reg, dpll);
63d7bbe9
JB
1760 POSTING_READ(reg);
1761 udelay(150); /* wait for warmup */
1762}
1763
1764/**
50b44a44 1765 * i9xx_disable_pll - disable a PLL
63d7bbe9
JB
1766 * @dev_priv: i915 private structure
1767 * @pipe: pipe PLL to disable
1768 *
1769 * Disable the PLL for @pipe, making sure the pipe is off first.
1770 *
1771 * Note! This is for pre-ILK only.
1772 */
1c4e0274 1773static void i9xx_disable_pll(struct intel_crtc *crtc)
63d7bbe9 1774{
1c4e0274
VS
1775 struct drm_device *dev = crtc->base.dev;
1776 struct drm_i915_private *dev_priv = dev->dev_private;
1777 enum pipe pipe = crtc->pipe;
1778
1779 /* Disable DVO 2x clock on both PLLs if necessary */
1780 if (IS_I830(dev) &&
409ee761 1781 intel_pipe_has_type(crtc, INTEL_OUTPUT_DVO) &&
1c4e0274
VS
1782 intel_num_dvo_pipes(dev) == 1) {
1783 I915_WRITE(DPLL(PIPE_B),
1784 I915_READ(DPLL(PIPE_B)) & ~DPLL_DVO_2X_MODE);
1785 I915_WRITE(DPLL(PIPE_A),
1786 I915_READ(DPLL(PIPE_A)) & ~DPLL_DVO_2X_MODE);
1787 }
1788
b6b5d049
VS
1789 /* Don't disable pipe or pipe PLLs if needed */
1790 if ((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
1791 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
63d7bbe9
JB
1792 return;
1793
1794 /* Make sure the pipe isn't still relying on us */
1795 assert_pipe_disabled(dev_priv, pipe);
1796
50b44a44
DV
1797 I915_WRITE(DPLL(pipe), 0);
1798 POSTING_READ(DPLL(pipe));
63d7bbe9
JB
1799}
1800
f6071166
JB
1801static void vlv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1802{
1803 u32 val = 0;
1804
1805 /* Make sure the pipe isn't still relying on us */
1806 assert_pipe_disabled(dev_priv, pipe);
1807
e5cbfbfb
ID
1808 /*
1809 * Leave integrated clock source and reference clock enabled for pipe B.
1810 * The latter is needed for VGA hotplug / manual detection.
1811 */
f6071166 1812 if (pipe == PIPE_B)
e5cbfbfb 1813 val = DPLL_INTEGRATED_CRI_CLK_VLV | DPLL_REFA_CLK_ENABLE_VLV;
f6071166
JB
1814 I915_WRITE(DPLL(pipe), val);
1815 POSTING_READ(DPLL(pipe));
076ed3b2
CML
1816
1817}
1818
1819static void chv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1820{
d752048d 1821 enum dpio_channel port = vlv_pipe_to_channel(pipe);
076ed3b2
CML
1822 u32 val;
1823
a11b0703
VS
1824 /* Make sure the pipe isn't still relying on us */
1825 assert_pipe_disabled(dev_priv, pipe);
076ed3b2 1826
a11b0703 1827 /* Set PLL en = 0 */
d17ec4ce 1828 val = DPLL_SSC_REF_CLOCK_CHV | DPLL_REFA_CLK_ENABLE_VLV;
a11b0703
VS
1829 if (pipe != PIPE_A)
1830 val |= DPLL_INTEGRATED_CRI_CLK_VLV;
1831 I915_WRITE(DPLL(pipe), val);
1832 POSTING_READ(DPLL(pipe));
d752048d 1833
a580516d 1834 mutex_lock(&dev_priv->sb_lock);
d752048d
VS
1835
1836 /* Disable 10bit clock to display controller */
1837 val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1838 val &= ~DPIO_DCLKP_EN;
1839 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), val);
1840
61407f6d
VS
1841 /* disable left/right clock distribution */
1842 if (pipe != PIPE_B) {
1843 val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW5_CH0);
1844 val &= ~(CHV_BUFLEFTENA1_MASK | CHV_BUFRIGHTENA1_MASK);
1845 vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW5_CH0, val);
1846 } else {
1847 val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW1_CH1);
1848 val &= ~(CHV_BUFLEFTENA2_MASK | CHV_BUFRIGHTENA2_MASK);
1849 vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW1_CH1, val);
1850 }
1851
a580516d 1852 mutex_unlock(&dev_priv->sb_lock);
f6071166
JB
1853}
1854
e4607fcf 1855void vlv_wait_port_ready(struct drm_i915_private *dev_priv,
9b6de0a1
VS
1856 struct intel_digital_port *dport,
1857 unsigned int expected_mask)
89b667f8
JB
1858{
1859 u32 port_mask;
00fc31b7 1860 int dpll_reg;
89b667f8 1861
e4607fcf
CML
1862 switch (dport->port) {
1863 case PORT_B:
89b667f8 1864 port_mask = DPLL_PORTB_READY_MASK;
00fc31b7 1865 dpll_reg = DPLL(0);
e4607fcf
CML
1866 break;
1867 case PORT_C:
89b667f8 1868 port_mask = DPLL_PORTC_READY_MASK;
00fc31b7 1869 dpll_reg = DPLL(0);
9b6de0a1 1870 expected_mask <<= 4;
00fc31b7
CML
1871 break;
1872 case PORT_D:
1873 port_mask = DPLL_PORTD_READY_MASK;
1874 dpll_reg = DPIO_PHY_STATUS;
e4607fcf
CML
1875 break;
1876 default:
1877 BUG();
1878 }
89b667f8 1879
9b6de0a1
VS
1880 if (wait_for((I915_READ(dpll_reg) & port_mask) == expected_mask, 1000))
1881 WARN(1, "timed out waiting for port %c ready: got 0x%x, expected 0x%x\n",
1882 port_name(dport->port), I915_READ(dpll_reg) & port_mask, expected_mask);
89b667f8
JB
1883}
1884
b14b1055
DV
1885static void intel_prepare_shared_dpll(struct intel_crtc *crtc)
1886{
1887 struct drm_device *dev = crtc->base.dev;
1888 struct drm_i915_private *dev_priv = dev->dev_private;
1889 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
1890
be19f0ff
CW
1891 if (WARN_ON(pll == NULL))
1892 return;
1893
3e369b76 1894 WARN_ON(!pll->config.crtc_mask);
b14b1055
DV
1895 if (pll->active == 0) {
1896 DRM_DEBUG_DRIVER("setting up %s\n", pll->name);
1897 WARN_ON(pll->on);
1898 assert_shared_dpll_disabled(dev_priv, pll);
1899
1900 pll->mode_set(dev_priv, pll);
1901 }
1902}
1903
92f2584a 1904/**
85b3894f 1905 * intel_enable_shared_dpll - enable PCH PLL
92f2584a
JB
1906 * @dev_priv: i915 private structure
1907 * @pipe: pipe PLL to enable
1908 *
1909 * The PCH PLL needs to be enabled before the PCH transcoder, since it
1910 * drives the transcoder clock.
1911 */
85b3894f 1912static void intel_enable_shared_dpll(struct intel_crtc *crtc)
92f2584a 1913{
3d13ef2e
DL
1914 struct drm_device *dev = crtc->base.dev;
1915 struct drm_i915_private *dev_priv = dev->dev_private;
e2b78267 1916 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
92f2584a 1917
87a875bb 1918 if (WARN_ON(pll == NULL))
48da64a8
CW
1919 return;
1920
3e369b76 1921 if (WARN_ON(pll->config.crtc_mask == 0))
48da64a8 1922 return;
ee7b9f93 1923
74dd6928 1924 DRM_DEBUG_KMS("enable %s (active %d, on? %d) for crtc %d\n",
46edb027 1925 pll->name, pll->active, pll->on,
e2b78267 1926 crtc->base.base.id);
92f2584a 1927
cdbd2316
DV
1928 if (pll->active++) {
1929 WARN_ON(!pll->on);
e9d6944e 1930 assert_shared_dpll_enabled(dev_priv, pll);
ee7b9f93
JB
1931 return;
1932 }
f4a091c7 1933 WARN_ON(pll->on);
ee7b9f93 1934
bd2bb1b9
PZ
1935 intel_display_power_get(dev_priv, POWER_DOMAIN_PLLS);
1936
46edb027 1937 DRM_DEBUG_KMS("enabling %s\n", pll->name);
e7b903d2 1938 pll->enable(dev_priv, pll);
ee7b9f93 1939 pll->on = true;
92f2584a
JB
1940}
1941
f6daaec2 1942static void intel_disable_shared_dpll(struct intel_crtc *crtc)
92f2584a 1943{
3d13ef2e
DL
1944 struct drm_device *dev = crtc->base.dev;
1945 struct drm_i915_private *dev_priv = dev->dev_private;
e2b78267 1946 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
4c609cb8 1947
92f2584a 1948 /* PCH only available on ILK+ */
3d13ef2e 1949 BUG_ON(INTEL_INFO(dev)->gen < 5);
87a875bb 1950 if (WARN_ON(pll == NULL))
ee7b9f93 1951 return;
92f2584a 1952
3e369b76 1953 if (WARN_ON(pll->config.crtc_mask == 0))
48da64a8 1954 return;
7a419866 1955
46edb027
DV
1956 DRM_DEBUG_KMS("disable %s (active %d, on? %d) for crtc %d\n",
1957 pll->name, pll->active, pll->on,
e2b78267 1958 crtc->base.base.id);
7a419866 1959
48da64a8 1960 if (WARN_ON(pll->active == 0)) {
e9d6944e 1961 assert_shared_dpll_disabled(dev_priv, pll);
48da64a8
CW
1962 return;
1963 }
1964
e9d6944e 1965 assert_shared_dpll_enabled(dev_priv, pll);
f4a091c7 1966 WARN_ON(!pll->on);
cdbd2316 1967 if (--pll->active)
7a419866 1968 return;
ee7b9f93 1969
46edb027 1970 DRM_DEBUG_KMS("disabling %s\n", pll->name);
e7b903d2 1971 pll->disable(dev_priv, pll);
ee7b9f93 1972 pll->on = false;
bd2bb1b9
PZ
1973
1974 intel_display_power_put(dev_priv, POWER_DOMAIN_PLLS);
92f2584a
JB
1975}
1976
b8a4f404
PZ
1977static void ironlake_enable_pch_transcoder(struct drm_i915_private *dev_priv,
1978 enum pipe pipe)
040484af 1979{
23670b32 1980 struct drm_device *dev = dev_priv->dev;
7c26e5c6 1981 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
e2b78267 1982 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
23670b32 1983 uint32_t reg, val, pipeconf_val;
040484af
JB
1984
1985 /* PCH only available on ILK+ */
55522f37 1986 BUG_ON(!HAS_PCH_SPLIT(dev));
040484af
JB
1987
1988 /* Make sure PCH DPLL is enabled */
e72f9fbf 1989 assert_shared_dpll_enabled(dev_priv,
e9d6944e 1990 intel_crtc_to_shared_dpll(intel_crtc));
040484af
JB
1991
1992 /* FDI must be feeding us bits for PCH ports */
1993 assert_fdi_tx_enabled(dev_priv, pipe);
1994 assert_fdi_rx_enabled(dev_priv, pipe);
1995
23670b32
DV
1996 if (HAS_PCH_CPT(dev)) {
1997 /* Workaround: Set the timing override bit before enabling the
1998 * pch transcoder. */
1999 reg = TRANS_CHICKEN2(pipe);
2000 val = I915_READ(reg);
2001 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
2002 I915_WRITE(reg, val);
59c859d6 2003 }
23670b32 2004
ab9412ba 2005 reg = PCH_TRANSCONF(pipe);
040484af 2006 val = I915_READ(reg);
5f7f726d 2007 pipeconf_val = I915_READ(PIPECONF(pipe));
e9bcff5c
JB
2008
2009 if (HAS_PCH_IBX(dev_priv->dev)) {
2010 /*
2011 * make the BPC in transcoder be consistent with
2012 * that in pipeconf reg.
2013 */
dfd07d72
DV
2014 val &= ~PIPECONF_BPC_MASK;
2015 val |= pipeconf_val & PIPECONF_BPC_MASK;
e9bcff5c 2016 }
5f7f726d
PZ
2017
2018 val &= ~TRANS_INTERLACE_MASK;
2019 if ((pipeconf_val & PIPECONF_INTERLACE_MASK) == PIPECONF_INTERLACED_ILK)
7c26e5c6 2020 if (HAS_PCH_IBX(dev_priv->dev) &&
409ee761 2021 intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
7c26e5c6
PZ
2022 val |= TRANS_LEGACY_INTERLACED_ILK;
2023 else
2024 val |= TRANS_INTERLACED;
5f7f726d
PZ
2025 else
2026 val |= TRANS_PROGRESSIVE;
2027
040484af
JB
2028 I915_WRITE(reg, val | TRANS_ENABLE);
2029 if (wait_for(I915_READ(reg) & TRANS_STATE_ENABLE, 100))
4bb6f1f3 2030 DRM_ERROR("failed to enable transcoder %c\n", pipe_name(pipe));
040484af
JB
2031}
2032
8fb033d7 2033static void lpt_enable_pch_transcoder(struct drm_i915_private *dev_priv,
937bb610 2034 enum transcoder cpu_transcoder)
040484af 2035{
8fb033d7 2036 u32 val, pipeconf_val;
8fb033d7
PZ
2037
2038 /* PCH only available on ILK+ */
55522f37 2039 BUG_ON(!HAS_PCH_SPLIT(dev_priv->dev));
8fb033d7 2040
8fb033d7 2041 /* FDI must be feeding us bits for PCH ports */
1a240d4d 2042 assert_fdi_tx_enabled(dev_priv, (enum pipe) cpu_transcoder);
937bb610 2043 assert_fdi_rx_enabled(dev_priv, TRANSCODER_A);
8fb033d7 2044
223a6fdf
PZ
2045 /* Workaround: set timing override bit. */
2046 val = I915_READ(_TRANSA_CHICKEN2);
23670b32 2047 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
223a6fdf
PZ
2048 I915_WRITE(_TRANSA_CHICKEN2, val);
2049
25f3ef11 2050 val = TRANS_ENABLE;
937bb610 2051 pipeconf_val = I915_READ(PIPECONF(cpu_transcoder));
8fb033d7 2052
9a76b1c6
PZ
2053 if ((pipeconf_val & PIPECONF_INTERLACE_MASK_HSW) ==
2054 PIPECONF_INTERLACED_ILK)
a35f2679 2055 val |= TRANS_INTERLACED;
8fb033d7
PZ
2056 else
2057 val |= TRANS_PROGRESSIVE;
2058
ab9412ba
DV
2059 I915_WRITE(LPT_TRANSCONF, val);
2060 if (wait_for(I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE, 100))
937bb610 2061 DRM_ERROR("Failed to enable PCH transcoder\n");
8fb033d7
PZ
2062}
2063
b8a4f404
PZ
2064static void ironlake_disable_pch_transcoder(struct drm_i915_private *dev_priv,
2065 enum pipe pipe)
040484af 2066{
23670b32
DV
2067 struct drm_device *dev = dev_priv->dev;
2068 uint32_t reg, val;
040484af
JB
2069
2070 /* FDI relies on the transcoder */
2071 assert_fdi_tx_disabled(dev_priv, pipe);
2072 assert_fdi_rx_disabled(dev_priv, pipe);
2073
291906f1
JB
2074 /* Ports must be off as well */
2075 assert_pch_ports_disabled(dev_priv, pipe);
2076
ab9412ba 2077 reg = PCH_TRANSCONF(pipe);
040484af
JB
2078 val = I915_READ(reg);
2079 val &= ~TRANS_ENABLE;
2080 I915_WRITE(reg, val);
2081 /* wait for PCH transcoder off, transcoder state */
2082 if (wait_for((I915_READ(reg) & TRANS_STATE_ENABLE) == 0, 50))
4bb6f1f3 2083 DRM_ERROR("failed to disable transcoder %c\n", pipe_name(pipe));
23670b32
DV
2084
2085 if (!HAS_PCH_IBX(dev)) {
2086 /* Workaround: Clear the timing override chicken bit again. */
2087 reg = TRANS_CHICKEN2(pipe);
2088 val = I915_READ(reg);
2089 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
2090 I915_WRITE(reg, val);
2091 }
040484af
JB
2092}
2093
ab4d966c 2094static void lpt_disable_pch_transcoder(struct drm_i915_private *dev_priv)
8fb033d7 2095{
8fb033d7
PZ
2096 u32 val;
2097
ab9412ba 2098 val = I915_READ(LPT_TRANSCONF);
8fb033d7 2099 val &= ~TRANS_ENABLE;
ab9412ba 2100 I915_WRITE(LPT_TRANSCONF, val);
8fb033d7 2101 /* wait for PCH transcoder off, transcoder state */
ab9412ba 2102 if (wait_for((I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE) == 0, 50))
8a52fd9f 2103 DRM_ERROR("Failed to disable PCH transcoder\n");
223a6fdf
PZ
2104
2105 /* Workaround: clear timing override bit. */
2106 val = I915_READ(_TRANSA_CHICKEN2);
23670b32 2107 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
223a6fdf 2108 I915_WRITE(_TRANSA_CHICKEN2, val);
040484af
JB
2109}
2110
b24e7179 2111/**
309cfea8 2112 * intel_enable_pipe - enable a pipe, asserting requirements
0372264a 2113 * @crtc: crtc responsible for the pipe
b24e7179 2114 *
0372264a 2115 * Enable @crtc's pipe, making sure that various hardware specific requirements
b24e7179 2116 * are met, if applicable, e.g. PLL enabled, LVDS pairs enabled, etc.
b24e7179 2117 */
e1fdc473 2118static void intel_enable_pipe(struct intel_crtc *crtc)
b24e7179 2119{
0372264a
PZ
2120 struct drm_device *dev = crtc->base.dev;
2121 struct drm_i915_private *dev_priv = dev->dev_private;
2122 enum pipe pipe = crtc->pipe;
702e7a56
PZ
2123 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
2124 pipe);
1a240d4d 2125 enum pipe pch_transcoder;
b24e7179
JB
2126 int reg;
2127 u32 val;
2128
58c6eaa2 2129 assert_planes_disabled(dev_priv, pipe);
93ce0ba6 2130 assert_cursor_disabled(dev_priv, pipe);
58c6eaa2
DV
2131 assert_sprites_disabled(dev_priv, pipe);
2132
681e5811 2133 if (HAS_PCH_LPT(dev_priv->dev))
cc391bbb
PZ
2134 pch_transcoder = TRANSCODER_A;
2135 else
2136 pch_transcoder = pipe;
2137
b24e7179
JB
2138 /*
2139 * A pipe without a PLL won't actually be able to drive bits from
2140 * a plane. On ILK+ the pipe PLLs are integrated, so we don't
2141 * need the check.
2142 */
50360403 2143 if (HAS_GMCH_DISPLAY(dev_priv->dev))
409ee761 2144 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DSI))
23538ef1
JN
2145 assert_dsi_pll_enabled(dev_priv);
2146 else
2147 assert_pll_enabled(dev_priv, pipe);
040484af 2148 else {
6e3c9717 2149 if (crtc->config->has_pch_encoder) {
040484af 2150 /* if driving the PCH, we need FDI enabled */
cc391bbb 2151 assert_fdi_rx_pll_enabled(dev_priv, pch_transcoder);
1a240d4d
DV
2152 assert_fdi_tx_pll_enabled(dev_priv,
2153 (enum pipe) cpu_transcoder);
040484af
JB
2154 }
2155 /* FIXME: assert CPU port conditions for SNB+ */
2156 }
b24e7179 2157
702e7a56 2158 reg = PIPECONF(cpu_transcoder);
b24e7179 2159 val = I915_READ(reg);
7ad25d48 2160 if (val & PIPECONF_ENABLE) {
b6b5d049
VS
2161 WARN_ON(!((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
2162 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE)));
00d70b15 2163 return;
7ad25d48 2164 }
00d70b15
CW
2165
2166 I915_WRITE(reg, val | PIPECONF_ENABLE);
851855d8 2167 POSTING_READ(reg);
b24e7179
JB
2168}
2169
2170/**
309cfea8 2171 * intel_disable_pipe - disable a pipe, asserting requirements
575f7ab7 2172 * @crtc: crtc whose pipes is to be disabled
b24e7179 2173 *
575f7ab7
VS
2174 * Disable the pipe of @crtc, making sure that various hardware
2175 * specific requirements are met, if applicable, e.g. plane
2176 * disabled, panel fitter off, etc.
b24e7179
JB
2177 *
2178 * Will wait until the pipe has shut down before returning.
2179 */
575f7ab7 2180static void intel_disable_pipe(struct intel_crtc *crtc)
b24e7179 2181{
575f7ab7 2182 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
6e3c9717 2183 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
575f7ab7 2184 enum pipe pipe = crtc->pipe;
b24e7179
JB
2185 int reg;
2186 u32 val;
2187
2188 /*
2189 * Make sure planes won't keep trying to pump pixels to us,
2190 * or we might hang the display.
2191 */
2192 assert_planes_disabled(dev_priv, pipe);
93ce0ba6 2193 assert_cursor_disabled(dev_priv, pipe);
19332d7a 2194 assert_sprites_disabled(dev_priv, pipe);
b24e7179 2195
702e7a56 2196 reg = PIPECONF(cpu_transcoder);
b24e7179 2197 val = I915_READ(reg);
00d70b15
CW
2198 if ((val & PIPECONF_ENABLE) == 0)
2199 return;
2200
67adc644
VS
2201 /*
2202 * Double wide has implications for planes
2203 * so best keep it disabled when not needed.
2204 */
6e3c9717 2205 if (crtc->config->double_wide)
67adc644
VS
2206 val &= ~PIPECONF_DOUBLE_WIDE;
2207
2208 /* Don't disable pipe or pipe PLLs if needed */
b6b5d049
VS
2209 if (!(pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) &&
2210 !(pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
67adc644
VS
2211 val &= ~PIPECONF_ENABLE;
2212
2213 I915_WRITE(reg, val);
2214 if ((val & PIPECONF_ENABLE) == 0)
2215 intel_wait_for_pipe_off(crtc);
b24e7179
JB
2216}
2217
2218/**
262ca2b0 2219 * intel_enable_primary_hw_plane - enable the primary plane on a given pipe
fdd508a6
VS
2220 * @plane: plane to be enabled
2221 * @crtc: crtc for the plane
b24e7179 2222 *
fdd508a6 2223 * Enable @plane on @crtc, making sure that the pipe is running first.
b24e7179 2224 */
fdd508a6
VS
2225static void intel_enable_primary_hw_plane(struct drm_plane *plane,
2226 struct drm_crtc *crtc)
b24e7179 2227{
fdd508a6
VS
2228 struct drm_device *dev = plane->dev;
2229 struct drm_i915_private *dev_priv = dev->dev_private;
2230 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
b24e7179
JB
2231
2232 /* If the pipe isn't enabled, we can't pump pixels and may hang */
fdd508a6 2233 assert_pipe_enabled(dev_priv, intel_crtc->pipe);
b70709a6 2234 to_intel_plane_state(plane->state)->visible = true;
939c2fe8 2235
fdd508a6
VS
2236 dev_priv->display.update_primary_plane(crtc, plane->fb,
2237 crtc->x, crtc->y);
b24e7179
JB
2238}
2239
693db184
CW
2240static bool need_vtd_wa(struct drm_device *dev)
2241{
2242#ifdef CONFIG_INTEL_IOMMU
2243 if (INTEL_INFO(dev)->gen >= 6 && intel_iommu_gfx_mapped)
2244 return true;
2245#endif
2246 return false;
2247}
2248
50470bb0 2249unsigned int
6761dd31
TU
2250intel_tile_height(struct drm_device *dev, uint32_t pixel_format,
2251 uint64_t fb_format_modifier)
a57ce0b2 2252{
6761dd31
TU
2253 unsigned int tile_height;
2254 uint32_t pixel_bytes;
a57ce0b2 2255
b5d0e9bf
DL
2256 switch (fb_format_modifier) {
2257 case DRM_FORMAT_MOD_NONE:
2258 tile_height = 1;
2259 break;
2260 case I915_FORMAT_MOD_X_TILED:
2261 tile_height = IS_GEN2(dev) ? 16 : 8;
2262 break;
2263 case I915_FORMAT_MOD_Y_TILED:
2264 tile_height = 32;
2265 break;
2266 case I915_FORMAT_MOD_Yf_TILED:
6761dd31
TU
2267 pixel_bytes = drm_format_plane_cpp(pixel_format, 0);
2268 switch (pixel_bytes) {
b5d0e9bf 2269 default:
6761dd31 2270 case 1:
b5d0e9bf
DL
2271 tile_height = 64;
2272 break;
6761dd31
TU
2273 case 2:
2274 case 4:
b5d0e9bf
DL
2275 tile_height = 32;
2276 break;
6761dd31 2277 case 8:
b5d0e9bf
DL
2278 tile_height = 16;
2279 break;
6761dd31 2280 case 16:
b5d0e9bf
DL
2281 WARN_ONCE(1,
2282 "128-bit pixels are not supported for display!");
2283 tile_height = 16;
2284 break;
2285 }
2286 break;
2287 default:
2288 MISSING_CASE(fb_format_modifier);
2289 tile_height = 1;
2290 break;
2291 }
091df6cb 2292
6761dd31
TU
2293 return tile_height;
2294}
2295
2296unsigned int
2297intel_fb_align_height(struct drm_device *dev, unsigned int height,
2298 uint32_t pixel_format, uint64_t fb_format_modifier)
2299{
2300 return ALIGN(height, intel_tile_height(dev, pixel_format,
2301 fb_format_modifier));
a57ce0b2
JB
2302}
2303
f64b98cd
TU
2304static int
2305intel_fill_fb_ggtt_view(struct i915_ggtt_view *view, struct drm_framebuffer *fb,
2306 const struct drm_plane_state *plane_state)
2307{
50470bb0 2308 struct intel_rotation_info *info = &view->rotation_info;
50470bb0 2309
f64b98cd
TU
2310 *view = i915_ggtt_view_normal;
2311
50470bb0
TU
2312 if (!plane_state)
2313 return 0;
2314
121920fa 2315 if (!intel_rotation_90_or_270(plane_state->rotation))
50470bb0
TU
2316 return 0;
2317
9abc4648 2318 *view = i915_ggtt_view_rotated;
50470bb0
TU
2319
2320 info->height = fb->height;
2321 info->pixel_format = fb->pixel_format;
2322 info->pitch = fb->pitches[0];
2323 info->fb_modifier = fb->modifier[0];
2324
f64b98cd
TU
2325 return 0;
2326}
2327
127bd2ac 2328int
850c4cdc
TU
2329intel_pin_and_fence_fb_obj(struct drm_plane *plane,
2330 struct drm_framebuffer *fb,
82bc3b2d 2331 const struct drm_plane_state *plane_state,
a4872ba6 2332 struct intel_engine_cs *pipelined)
6b95a207 2333{
850c4cdc 2334 struct drm_device *dev = fb->dev;
ce453d81 2335 struct drm_i915_private *dev_priv = dev->dev_private;
850c4cdc 2336 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
f64b98cd 2337 struct i915_ggtt_view view;
6b95a207
KH
2338 u32 alignment;
2339 int ret;
2340
ebcdd39e
MR
2341 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
2342
7b911adc
TU
2343 switch (fb->modifier[0]) {
2344 case DRM_FORMAT_MOD_NONE:
1fada4cc
DL
2345 if (INTEL_INFO(dev)->gen >= 9)
2346 alignment = 256 * 1024;
2347 else if (IS_BROADWATER(dev) || IS_CRESTLINE(dev))
534843da 2348 alignment = 128 * 1024;
a6c45cf0 2349 else if (INTEL_INFO(dev)->gen >= 4)
534843da
CW
2350 alignment = 4 * 1024;
2351 else
2352 alignment = 64 * 1024;
6b95a207 2353 break;
7b911adc 2354 case I915_FORMAT_MOD_X_TILED:
1fada4cc
DL
2355 if (INTEL_INFO(dev)->gen >= 9)
2356 alignment = 256 * 1024;
2357 else {
2358 /* pin() will align the object as required by fence */
2359 alignment = 0;
2360 }
6b95a207 2361 break;
7b911adc 2362 case I915_FORMAT_MOD_Y_TILED:
1327b9a1
DL
2363 case I915_FORMAT_MOD_Yf_TILED:
2364 if (WARN_ONCE(INTEL_INFO(dev)->gen < 9,
2365 "Y tiling bo slipped through, driver bug!\n"))
2366 return -EINVAL;
2367 alignment = 1 * 1024 * 1024;
2368 break;
6b95a207 2369 default:
7b911adc
TU
2370 MISSING_CASE(fb->modifier[0]);
2371 return -EINVAL;
6b95a207
KH
2372 }
2373
f64b98cd
TU
2374 ret = intel_fill_fb_ggtt_view(&view, fb, plane_state);
2375 if (ret)
2376 return ret;
2377
693db184
CW
2378 /* Note that the w/a also requires 64 PTE of padding following the
2379 * bo. We currently fill all unused PTE with the shadow page and so
2380 * we should always have valid PTE following the scanout preventing
2381 * the VT-d warning.
2382 */
2383 if (need_vtd_wa(dev) && alignment < 256 * 1024)
2384 alignment = 256 * 1024;
2385
d6dd6843
PZ
2386 /*
2387 * Global gtt pte registers are special registers which actually forward
2388 * writes to a chunk of system memory. Which means that there is no risk
2389 * that the register values disappear as soon as we call
2390 * intel_runtime_pm_put(), so it is correct to wrap only the
2391 * pin/unpin/fence and not more.
2392 */
2393 intel_runtime_pm_get(dev_priv);
2394
ce453d81 2395 dev_priv->mm.interruptible = false;
e6617330 2396 ret = i915_gem_object_pin_to_display_plane(obj, alignment, pipelined,
f64b98cd 2397 &view);
48b956c5 2398 if (ret)
ce453d81 2399 goto err_interruptible;
6b95a207
KH
2400
2401 /* Install a fence for tiled scan-out. Pre-i965 always needs a
2402 * fence, whereas 965+ only requires a fence if using
2403 * framebuffer compression. For simplicity, we always install
2404 * a fence as the cost is not that onerous.
2405 */
06d98131 2406 ret = i915_gem_object_get_fence(obj);
9a5a53b3
CW
2407 if (ret)
2408 goto err_unpin;
1690e1eb 2409
9a5a53b3 2410 i915_gem_object_pin_fence(obj);
6b95a207 2411
ce453d81 2412 dev_priv->mm.interruptible = true;
d6dd6843 2413 intel_runtime_pm_put(dev_priv);
6b95a207 2414 return 0;
48b956c5
CW
2415
2416err_unpin:
f64b98cd 2417 i915_gem_object_unpin_from_display_plane(obj, &view);
ce453d81
CW
2418err_interruptible:
2419 dev_priv->mm.interruptible = true;
d6dd6843 2420 intel_runtime_pm_put(dev_priv);
48b956c5 2421 return ret;
6b95a207
KH
2422}
2423
82bc3b2d
TU
2424static void intel_unpin_fb_obj(struct drm_framebuffer *fb,
2425 const struct drm_plane_state *plane_state)
1690e1eb 2426{
82bc3b2d 2427 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
f64b98cd
TU
2428 struct i915_ggtt_view view;
2429 int ret;
82bc3b2d 2430
ebcdd39e
MR
2431 WARN_ON(!mutex_is_locked(&obj->base.dev->struct_mutex));
2432
f64b98cd
TU
2433 ret = intel_fill_fb_ggtt_view(&view, fb, plane_state);
2434 WARN_ONCE(ret, "Couldn't get view from plane state!");
2435
1690e1eb 2436 i915_gem_object_unpin_fence(obj);
f64b98cd 2437 i915_gem_object_unpin_from_display_plane(obj, &view);
1690e1eb
CW
2438}
2439
c2c75131
DV
2440/* Computes the linear offset to the base tile and adjusts x, y. bytes per pixel
2441 * is assumed to be a power-of-two. */
bc752862
CW
2442unsigned long intel_gen4_compute_page_offset(int *x, int *y,
2443 unsigned int tiling_mode,
2444 unsigned int cpp,
2445 unsigned int pitch)
c2c75131 2446{
bc752862
CW
2447 if (tiling_mode != I915_TILING_NONE) {
2448 unsigned int tile_rows, tiles;
c2c75131 2449
bc752862
CW
2450 tile_rows = *y / 8;
2451 *y %= 8;
c2c75131 2452
bc752862
CW
2453 tiles = *x / (512/cpp);
2454 *x %= 512/cpp;
2455
2456 return tile_rows * pitch * 8 + tiles * 4096;
2457 } else {
2458 unsigned int offset;
2459
2460 offset = *y * pitch + *x * cpp;
2461 *y = 0;
2462 *x = (offset & 4095) / cpp;
2463 return offset & -4096;
2464 }
c2c75131
DV
2465}
2466
b35d63fa 2467static int i9xx_format_to_fourcc(int format)
46f297fb
JB
2468{
2469 switch (format) {
2470 case DISPPLANE_8BPP:
2471 return DRM_FORMAT_C8;
2472 case DISPPLANE_BGRX555:
2473 return DRM_FORMAT_XRGB1555;
2474 case DISPPLANE_BGRX565:
2475 return DRM_FORMAT_RGB565;
2476 default:
2477 case DISPPLANE_BGRX888:
2478 return DRM_FORMAT_XRGB8888;
2479 case DISPPLANE_RGBX888:
2480 return DRM_FORMAT_XBGR8888;
2481 case DISPPLANE_BGRX101010:
2482 return DRM_FORMAT_XRGB2101010;
2483 case DISPPLANE_RGBX101010:
2484 return DRM_FORMAT_XBGR2101010;
2485 }
2486}
2487
bc8d7dff
DL
2488static int skl_format_to_fourcc(int format, bool rgb_order, bool alpha)
2489{
2490 switch (format) {
2491 case PLANE_CTL_FORMAT_RGB_565:
2492 return DRM_FORMAT_RGB565;
2493 default:
2494 case PLANE_CTL_FORMAT_XRGB_8888:
2495 if (rgb_order) {
2496 if (alpha)
2497 return DRM_FORMAT_ABGR8888;
2498 else
2499 return DRM_FORMAT_XBGR8888;
2500 } else {
2501 if (alpha)
2502 return DRM_FORMAT_ARGB8888;
2503 else
2504 return DRM_FORMAT_XRGB8888;
2505 }
2506 case PLANE_CTL_FORMAT_XRGB_2101010:
2507 if (rgb_order)
2508 return DRM_FORMAT_XBGR2101010;
2509 else
2510 return DRM_FORMAT_XRGB2101010;
2511 }
2512}
2513
5724dbd1 2514static bool
f6936e29
DV
2515intel_alloc_initial_plane_obj(struct intel_crtc *crtc,
2516 struct intel_initial_plane_config *plane_config)
46f297fb
JB
2517{
2518 struct drm_device *dev = crtc->base.dev;
2519 struct drm_i915_gem_object *obj = NULL;
2520 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
2d14030b 2521 struct drm_framebuffer *fb = &plane_config->fb->base;
f37b5c2b
DV
2522 u32 base_aligned = round_down(plane_config->base, PAGE_SIZE);
2523 u32 size_aligned = round_up(plane_config->base + plane_config->size,
2524 PAGE_SIZE);
2525
2526 size_aligned -= base_aligned;
46f297fb 2527
ff2652ea
CW
2528 if (plane_config->size == 0)
2529 return false;
2530
f37b5c2b
DV
2531 obj = i915_gem_object_create_stolen_for_preallocated(dev,
2532 base_aligned,
2533 base_aligned,
2534 size_aligned);
46f297fb 2535 if (!obj)
484b41dd 2536 return false;
46f297fb 2537
49af449b
DL
2538 obj->tiling_mode = plane_config->tiling;
2539 if (obj->tiling_mode == I915_TILING_X)
6bf129df 2540 obj->stride = fb->pitches[0];
46f297fb 2541
6bf129df
DL
2542 mode_cmd.pixel_format = fb->pixel_format;
2543 mode_cmd.width = fb->width;
2544 mode_cmd.height = fb->height;
2545 mode_cmd.pitches[0] = fb->pitches[0];
18c5247e
DV
2546 mode_cmd.modifier[0] = fb->modifier[0];
2547 mode_cmd.flags = DRM_MODE_FB_MODIFIERS;
46f297fb
JB
2548
2549 mutex_lock(&dev->struct_mutex);
6bf129df 2550 if (intel_framebuffer_init(dev, to_intel_framebuffer(fb),
484b41dd 2551 &mode_cmd, obj)) {
46f297fb
JB
2552 DRM_DEBUG_KMS("intel fb init failed\n");
2553 goto out_unref_obj;
2554 }
46f297fb 2555 mutex_unlock(&dev->struct_mutex);
484b41dd 2556
f6936e29 2557 DRM_DEBUG_KMS("initial plane fb obj %p\n", obj);
484b41dd 2558 return true;
46f297fb
JB
2559
2560out_unref_obj:
2561 drm_gem_object_unreference(&obj->base);
2562 mutex_unlock(&dev->struct_mutex);
484b41dd
JB
2563 return false;
2564}
2565
afd65eb4
MR
2566/* Update plane->state->fb to match plane->fb after driver-internal updates */
2567static void
2568update_state_fb(struct drm_plane *plane)
2569{
2570 if (plane->fb == plane->state->fb)
2571 return;
2572
2573 if (plane->state->fb)
2574 drm_framebuffer_unreference(plane->state->fb);
2575 plane->state->fb = plane->fb;
2576 if (plane->state->fb)
2577 drm_framebuffer_reference(plane->state->fb);
2578}
2579
5724dbd1 2580static void
f6936e29
DV
2581intel_find_initial_plane_obj(struct intel_crtc *intel_crtc,
2582 struct intel_initial_plane_config *plane_config)
484b41dd
JB
2583{
2584 struct drm_device *dev = intel_crtc->base.dev;
d9ceb816 2585 struct drm_i915_private *dev_priv = dev->dev_private;
484b41dd
JB
2586 struct drm_crtc *c;
2587 struct intel_crtc *i;
2ff8fde1 2588 struct drm_i915_gem_object *obj;
88595ac9
DV
2589 struct drm_plane *primary = intel_crtc->base.primary;
2590 struct drm_framebuffer *fb;
484b41dd 2591
2d14030b 2592 if (!plane_config->fb)
484b41dd
JB
2593 return;
2594
f6936e29 2595 if (intel_alloc_initial_plane_obj(intel_crtc, plane_config)) {
88595ac9
DV
2596 fb = &plane_config->fb->base;
2597 goto valid_fb;
f55548b5 2598 }
484b41dd 2599
2d14030b 2600 kfree(plane_config->fb);
484b41dd
JB
2601
2602 /*
2603 * Failed to alloc the obj, check to see if we should share
2604 * an fb with another CRTC instead
2605 */
70e1e0ec 2606 for_each_crtc(dev, c) {
484b41dd
JB
2607 i = to_intel_crtc(c);
2608
2609 if (c == &intel_crtc->base)
2610 continue;
2611
2ff8fde1
MR
2612 if (!i->active)
2613 continue;
2614
88595ac9
DV
2615 fb = c->primary->fb;
2616 if (!fb)
484b41dd
JB
2617 continue;
2618
88595ac9 2619 obj = intel_fb_obj(fb);
2ff8fde1 2620 if (i915_gem_obj_ggtt_offset(obj) == plane_config->base) {
88595ac9
DV
2621 drm_framebuffer_reference(fb);
2622 goto valid_fb;
484b41dd
JB
2623 }
2624 }
88595ac9
DV
2625
2626 return;
2627
2628valid_fb:
2629 obj = intel_fb_obj(fb);
2630 if (obj->tiling_mode != I915_TILING_NONE)
2631 dev_priv->preserve_bios_swizzle = true;
2632
2633 primary->fb = fb;
36750f28 2634 primary->crtc = primary->state->crtc = &intel_crtc->base;
88595ac9 2635 update_state_fb(primary);
36750f28 2636 intel_crtc->base.state->plane_mask |= (1 << drm_plane_index(primary));
88595ac9 2637 obj->frontbuffer_bits |= INTEL_FRONTBUFFER_PRIMARY(intel_crtc->pipe);
46f297fb
JB
2638}
2639
29b9bde6
DV
2640static void i9xx_update_primary_plane(struct drm_crtc *crtc,
2641 struct drm_framebuffer *fb,
2642 int x, int y)
81255565
JB
2643{
2644 struct drm_device *dev = crtc->dev;
2645 struct drm_i915_private *dev_priv = dev->dev_private;
2646 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
b70709a6
ML
2647 struct drm_plane *primary = crtc->primary;
2648 bool visible = to_intel_plane_state(primary->state)->visible;
c9ba6fad 2649 struct drm_i915_gem_object *obj;
81255565 2650 int plane = intel_crtc->plane;
e506a0c6 2651 unsigned long linear_offset;
81255565 2652 u32 dspcntr;
f45651ba 2653 u32 reg = DSPCNTR(plane);
48404c1e 2654 int pixel_size;
f45651ba 2655
b70709a6 2656 if (!visible || !fb) {
fdd508a6
VS
2657 I915_WRITE(reg, 0);
2658 if (INTEL_INFO(dev)->gen >= 4)
2659 I915_WRITE(DSPSURF(plane), 0);
2660 else
2661 I915_WRITE(DSPADDR(plane), 0);
2662 POSTING_READ(reg);
2663 return;
2664 }
2665
c9ba6fad
VS
2666 obj = intel_fb_obj(fb);
2667 if (WARN_ON(obj == NULL))
2668 return;
2669
2670 pixel_size = drm_format_plane_cpp(fb->pixel_format, 0);
2671
f45651ba
VS
2672 dspcntr = DISPPLANE_GAMMA_ENABLE;
2673
fdd508a6 2674 dspcntr |= DISPLAY_PLANE_ENABLE;
f45651ba
VS
2675
2676 if (INTEL_INFO(dev)->gen < 4) {
2677 if (intel_crtc->pipe == PIPE_B)
2678 dspcntr |= DISPPLANE_SEL_PIPE_B;
2679
2680 /* pipesrc and dspsize control the size that is scaled from,
2681 * which should always be the user's requested size.
2682 */
2683 I915_WRITE(DSPSIZE(plane),
6e3c9717
ACO
2684 ((intel_crtc->config->pipe_src_h - 1) << 16) |
2685 (intel_crtc->config->pipe_src_w - 1));
f45651ba 2686 I915_WRITE(DSPPOS(plane), 0);
c14b0485
VS
2687 } else if (IS_CHERRYVIEW(dev) && plane == PLANE_B) {
2688 I915_WRITE(PRIMSIZE(plane),
6e3c9717
ACO
2689 ((intel_crtc->config->pipe_src_h - 1) << 16) |
2690 (intel_crtc->config->pipe_src_w - 1));
c14b0485
VS
2691 I915_WRITE(PRIMPOS(plane), 0);
2692 I915_WRITE(PRIMCNSTALPHA(plane), 0);
f45651ba 2693 }
81255565 2694
57779d06
VS
2695 switch (fb->pixel_format) {
2696 case DRM_FORMAT_C8:
81255565
JB
2697 dspcntr |= DISPPLANE_8BPP;
2698 break;
57779d06 2699 case DRM_FORMAT_XRGB1555:
57779d06 2700 dspcntr |= DISPPLANE_BGRX555;
81255565 2701 break;
57779d06
VS
2702 case DRM_FORMAT_RGB565:
2703 dspcntr |= DISPPLANE_BGRX565;
2704 break;
2705 case DRM_FORMAT_XRGB8888:
57779d06
VS
2706 dspcntr |= DISPPLANE_BGRX888;
2707 break;
2708 case DRM_FORMAT_XBGR8888:
57779d06
VS
2709 dspcntr |= DISPPLANE_RGBX888;
2710 break;
2711 case DRM_FORMAT_XRGB2101010:
57779d06
VS
2712 dspcntr |= DISPPLANE_BGRX101010;
2713 break;
2714 case DRM_FORMAT_XBGR2101010:
57779d06 2715 dspcntr |= DISPPLANE_RGBX101010;
81255565
JB
2716 break;
2717 default:
baba133a 2718 BUG();
81255565 2719 }
57779d06 2720
f45651ba
VS
2721 if (INTEL_INFO(dev)->gen >= 4 &&
2722 obj->tiling_mode != I915_TILING_NONE)
2723 dspcntr |= DISPPLANE_TILED;
81255565 2724
de1aa629
VS
2725 if (IS_G4X(dev))
2726 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
2727
b9897127 2728 linear_offset = y * fb->pitches[0] + x * pixel_size;
81255565 2729
c2c75131
DV
2730 if (INTEL_INFO(dev)->gen >= 4) {
2731 intel_crtc->dspaddr_offset =
bc752862 2732 intel_gen4_compute_page_offset(&x, &y, obj->tiling_mode,
b9897127 2733 pixel_size,
bc752862 2734 fb->pitches[0]);
c2c75131
DV
2735 linear_offset -= intel_crtc->dspaddr_offset;
2736 } else {
e506a0c6 2737 intel_crtc->dspaddr_offset = linear_offset;
c2c75131 2738 }
e506a0c6 2739
8e7d688b 2740 if (crtc->primary->state->rotation == BIT(DRM_ROTATE_180)) {
48404c1e
SJ
2741 dspcntr |= DISPPLANE_ROTATE_180;
2742
6e3c9717
ACO
2743 x += (intel_crtc->config->pipe_src_w - 1);
2744 y += (intel_crtc->config->pipe_src_h - 1);
48404c1e
SJ
2745
2746 /* Finding the last pixel of the last line of the display
2747 data and adding to linear_offset*/
2748 linear_offset +=
6e3c9717
ACO
2749 (intel_crtc->config->pipe_src_h - 1) * fb->pitches[0] +
2750 (intel_crtc->config->pipe_src_w - 1) * pixel_size;
48404c1e
SJ
2751 }
2752
2753 I915_WRITE(reg, dspcntr);
2754
01f2c773 2755 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
a6c45cf0 2756 if (INTEL_INFO(dev)->gen >= 4) {
85ba7b7d
DV
2757 I915_WRITE(DSPSURF(plane),
2758 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
5eddb70b 2759 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
e506a0c6 2760 I915_WRITE(DSPLINOFF(plane), linear_offset);
5eddb70b 2761 } else
f343c5f6 2762 I915_WRITE(DSPADDR(plane), i915_gem_obj_ggtt_offset(obj) + linear_offset);
5eddb70b 2763 POSTING_READ(reg);
17638cd6
JB
2764}
2765
29b9bde6
DV
2766static void ironlake_update_primary_plane(struct drm_crtc *crtc,
2767 struct drm_framebuffer *fb,
2768 int x, int y)
17638cd6
JB
2769{
2770 struct drm_device *dev = crtc->dev;
2771 struct drm_i915_private *dev_priv = dev->dev_private;
2772 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
b70709a6
ML
2773 struct drm_plane *primary = crtc->primary;
2774 bool visible = to_intel_plane_state(primary->state)->visible;
c9ba6fad 2775 struct drm_i915_gem_object *obj;
17638cd6 2776 int plane = intel_crtc->plane;
e506a0c6 2777 unsigned long linear_offset;
17638cd6 2778 u32 dspcntr;
f45651ba 2779 u32 reg = DSPCNTR(plane);
48404c1e 2780 int pixel_size;
f45651ba 2781
b70709a6 2782 if (!visible || !fb) {
fdd508a6
VS
2783 I915_WRITE(reg, 0);
2784 I915_WRITE(DSPSURF(plane), 0);
2785 POSTING_READ(reg);
2786 return;
2787 }
2788
c9ba6fad
VS
2789 obj = intel_fb_obj(fb);
2790 if (WARN_ON(obj == NULL))
2791 return;
2792
2793 pixel_size = drm_format_plane_cpp(fb->pixel_format, 0);
2794
f45651ba
VS
2795 dspcntr = DISPPLANE_GAMMA_ENABLE;
2796
fdd508a6 2797 dspcntr |= DISPLAY_PLANE_ENABLE;
f45651ba
VS
2798
2799 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
2800 dspcntr |= DISPPLANE_PIPE_CSC_ENABLE;
17638cd6 2801
57779d06
VS
2802 switch (fb->pixel_format) {
2803 case DRM_FORMAT_C8:
17638cd6
JB
2804 dspcntr |= DISPPLANE_8BPP;
2805 break;
57779d06
VS
2806 case DRM_FORMAT_RGB565:
2807 dspcntr |= DISPPLANE_BGRX565;
17638cd6 2808 break;
57779d06 2809 case DRM_FORMAT_XRGB8888:
57779d06
VS
2810 dspcntr |= DISPPLANE_BGRX888;
2811 break;
2812 case DRM_FORMAT_XBGR8888:
57779d06
VS
2813 dspcntr |= DISPPLANE_RGBX888;
2814 break;
2815 case DRM_FORMAT_XRGB2101010:
57779d06
VS
2816 dspcntr |= DISPPLANE_BGRX101010;
2817 break;
2818 case DRM_FORMAT_XBGR2101010:
57779d06 2819 dspcntr |= DISPPLANE_RGBX101010;
17638cd6
JB
2820 break;
2821 default:
baba133a 2822 BUG();
17638cd6
JB
2823 }
2824
2825 if (obj->tiling_mode != I915_TILING_NONE)
2826 dspcntr |= DISPPLANE_TILED;
17638cd6 2827
f45651ba 2828 if (!IS_HASWELL(dev) && !IS_BROADWELL(dev))
1f5d76db 2829 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
17638cd6 2830
b9897127 2831 linear_offset = y * fb->pitches[0] + x * pixel_size;
c2c75131 2832 intel_crtc->dspaddr_offset =
bc752862 2833 intel_gen4_compute_page_offset(&x, &y, obj->tiling_mode,
b9897127 2834 pixel_size,
bc752862 2835 fb->pitches[0]);
c2c75131 2836 linear_offset -= intel_crtc->dspaddr_offset;
8e7d688b 2837 if (crtc->primary->state->rotation == BIT(DRM_ROTATE_180)) {
48404c1e
SJ
2838 dspcntr |= DISPPLANE_ROTATE_180;
2839
2840 if (!IS_HASWELL(dev) && !IS_BROADWELL(dev)) {
6e3c9717
ACO
2841 x += (intel_crtc->config->pipe_src_w - 1);
2842 y += (intel_crtc->config->pipe_src_h - 1);
48404c1e
SJ
2843
2844 /* Finding the last pixel of the last line of the display
2845 data and adding to linear_offset*/
2846 linear_offset +=
6e3c9717
ACO
2847 (intel_crtc->config->pipe_src_h - 1) * fb->pitches[0] +
2848 (intel_crtc->config->pipe_src_w - 1) * pixel_size;
48404c1e
SJ
2849 }
2850 }
2851
2852 I915_WRITE(reg, dspcntr);
17638cd6 2853
01f2c773 2854 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
85ba7b7d
DV
2855 I915_WRITE(DSPSURF(plane),
2856 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
b3dc685e 2857 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
bc1c91eb
DL
2858 I915_WRITE(DSPOFFSET(plane), (y << 16) | x);
2859 } else {
2860 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
2861 I915_WRITE(DSPLINOFF(plane), linear_offset);
2862 }
17638cd6 2863 POSTING_READ(reg);
17638cd6
JB
2864}
2865
b321803d
DL
2866u32 intel_fb_stride_alignment(struct drm_device *dev, uint64_t fb_modifier,
2867 uint32_t pixel_format)
2868{
2869 u32 bits_per_pixel = drm_format_plane_cpp(pixel_format, 0) * 8;
2870
2871 /*
2872 * The stride is either expressed as a multiple of 64 bytes
2873 * chunks for linear buffers or in number of tiles for tiled
2874 * buffers.
2875 */
2876 switch (fb_modifier) {
2877 case DRM_FORMAT_MOD_NONE:
2878 return 64;
2879 case I915_FORMAT_MOD_X_TILED:
2880 if (INTEL_INFO(dev)->gen == 2)
2881 return 128;
2882 return 512;
2883 case I915_FORMAT_MOD_Y_TILED:
2884 /* No need to check for old gens and Y tiling since this is
2885 * about the display engine and those will be blocked before
2886 * we get here.
2887 */
2888 return 128;
2889 case I915_FORMAT_MOD_Yf_TILED:
2890 if (bits_per_pixel == 8)
2891 return 64;
2892 else
2893 return 128;
2894 default:
2895 MISSING_CASE(fb_modifier);
2896 return 64;
2897 }
2898}
2899
121920fa
TU
2900unsigned long intel_plane_obj_offset(struct intel_plane *intel_plane,
2901 struct drm_i915_gem_object *obj)
2902{
9abc4648 2903 const struct i915_ggtt_view *view = &i915_ggtt_view_normal;
121920fa
TU
2904
2905 if (intel_rotation_90_or_270(intel_plane->base.state->rotation))
9abc4648 2906 view = &i915_ggtt_view_rotated;
121920fa
TU
2907
2908 return i915_gem_obj_ggtt_offset_view(obj, view);
2909}
2910
a1b2278e
CK
2911/*
2912 * This function detaches (aka. unbinds) unused scalers in hardware
2913 */
2914void skl_detach_scalers(struct intel_crtc *intel_crtc)
2915{
2916 struct drm_device *dev;
2917 struct drm_i915_private *dev_priv;
2918 struct intel_crtc_scaler_state *scaler_state;
2919 int i;
2920
2921 if (!intel_crtc || !intel_crtc->config)
2922 return;
2923
2924 dev = intel_crtc->base.dev;
2925 dev_priv = dev->dev_private;
2926 scaler_state = &intel_crtc->config->scaler_state;
2927
2928 /* loop through and disable scalers that aren't in use */
2929 for (i = 0; i < intel_crtc->num_scalers; i++) {
2930 if (!scaler_state->scalers[i].in_use) {
2931 I915_WRITE(SKL_PS_CTRL(intel_crtc->pipe, i), 0);
2932 I915_WRITE(SKL_PS_WIN_POS(intel_crtc->pipe, i), 0);
2933 I915_WRITE(SKL_PS_WIN_SZ(intel_crtc->pipe, i), 0);
2934 DRM_DEBUG_KMS("CRTC:%d Disabled scaler id %u.%u\n",
2935 intel_crtc->base.base.id, intel_crtc->pipe, i);
2936 }
2937 }
2938}
2939
6156a456 2940u32 skl_plane_ctl_format(uint32_t pixel_format)
70d21f0e 2941{
6156a456 2942 switch (pixel_format) {
d161cf7a 2943 case DRM_FORMAT_C8:
c34ce3d1 2944 return PLANE_CTL_FORMAT_INDEXED;
70d21f0e 2945 case DRM_FORMAT_RGB565:
c34ce3d1 2946 return PLANE_CTL_FORMAT_RGB_565;
70d21f0e 2947 case DRM_FORMAT_XBGR8888:
c34ce3d1 2948 return PLANE_CTL_FORMAT_XRGB_8888 | PLANE_CTL_ORDER_RGBX;
6156a456 2949 case DRM_FORMAT_XRGB8888:
c34ce3d1 2950 return PLANE_CTL_FORMAT_XRGB_8888;
6156a456
CK
2951 /*
2952 * XXX: For ARBG/ABGR formats we default to expecting scanout buffers
2953 * to be already pre-multiplied. We need to add a knob (or a different
2954 * DRM_FORMAT) for user-space to configure that.
2955 */
f75fb42a 2956 case DRM_FORMAT_ABGR8888:
c34ce3d1 2957 return PLANE_CTL_FORMAT_XRGB_8888 | PLANE_CTL_ORDER_RGBX |
6156a456 2958 PLANE_CTL_ALPHA_SW_PREMULTIPLY;
6156a456 2959 case DRM_FORMAT_ARGB8888:
c34ce3d1 2960 return PLANE_CTL_FORMAT_XRGB_8888 |
6156a456 2961 PLANE_CTL_ALPHA_SW_PREMULTIPLY;
70d21f0e 2962 case DRM_FORMAT_XRGB2101010:
c34ce3d1 2963 return PLANE_CTL_FORMAT_XRGB_2101010;
70d21f0e 2964 case DRM_FORMAT_XBGR2101010:
c34ce3d1 2965 return PLANE_CTL_ORDER_RGBX | PLANE_CTL_FORMAT_XRGB_2101010;
6156a456 2966 case DRM_FORMAT_YUYV:
c34ce3d1 2967 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_YUYV;
6156a456 2968 case DRM_FORMAT_YVYU:
c34ce3d1 2969 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_YVYU;
6156a456 2970 case DRM_FORMAT_UYVY:
c34ce3d1 2971 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_UYVY;
6156a456 2972 case DRM_FORMAT_VYUY:
c34ce3d1 2973 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_VYUY;
70d21f0e 2974 default:
4249eeef 2975 MISSING_CASE(pixel_format);
70d21f0e 2976 }
8cfcba41 2977
c34ce3d1 2978 return 0;
6156a456 2979}
70d21f0e 2980
6156a456
CK
2981u32 skl_plane_ctl_tiling(uint64_t fb_modifier)
2982{
6156a456 2983 switch (fb_modifier) {
30af77c4 2984 case DRM_FORMAT_MOD_NONE:
70d21f0e 2985 break;
30af77c4 2986 case I915_FORMAT_MOD_X_TILED:
c34ce3d1 2987 return PLANE_CTL_TILED_X;
b321803d 2988 case I915_FORMAT_MOD_Y_TILED:
c34ce3d1 2989 return PLANE_CTL_TILED_Y;
b321803d 2990 case I915_FORMAT_MOD_Yf_TILED:
c34ce3d1 2991 return PLANE_CTL_TILED_YF;
70d21f0e 2992 default:
6156a456 2993 MISSING_CASE(fb_modifier);
70d21f0e 2994 }
8cfcba41 2995
c34ce3d1 2996 return 0;
6156a456 2997}
70d21f0e 2998
6156a456
CK
2999u32 skl_plane_ctl_rotation(unsigned int rotation)
3000{
3b7a5119 3001 switch (rotation) {
6156a456
CK
3002 case BIT(DRM_ROTATE_0):
3003 break;
1e8df167
SJ
3004 /*
3005 * DRM_ROTATE_ is counter clockwise to stay compatible with Xrandr
3006 * while i915 HW rotation is clockwise, thats why this swapping.
3007 */
3b7a5119 3008 case BIT(DRM_ROTATE_90):
1e8df167 3009 return PLANE_CTL_ROTATE_270;
3b7a5119 3010 case BIT(DRM_ROTATE_180):
c34ce3d1 3011 return PLANE_CTL_ROTATE_180;
3b7a5119 3012 case BIT(DRM_ROTATE_270):
1e8df167 3013 return PLANE_CTL_ROTATE_90;
6156a456
CK
3014 default:
3015 MISSING_CASE(rotation);
3016 }
3017
c34ce3d1 3018 return 0;
6156a456
CK
3019}
3020
3021static void skylake_update_primary_plane(struct drm_crtc *crtc,
3022 struct drm_framebuffer *fb,
3023 int x, int y)
3024{
3025 struct drm_device *dev = crtc->dev;
3026 struct drm_i915_private *dev_priv = dev->dev_private;
3027 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
b70709a6
ML
3028 struct drm_plane *plane = crtc->primary;
3029 bool visible = to_intel_plane_state(plane->state)->visible;
6156a456
CK
3030 struct drm_i915_gem_object *obj;
3031 int pipe = intel_crtc->pipe;
3032 u32 plane_ctl, stride_div, stride;
3033 u32 tile_height, plane_offset, plane_size;
3034 unsigned int rotation;
3035 int x_offset, y_offset;
3036 unsigned long surf_addr;
6156a456
CK
3037 struct intel_crtc_state *crtc_state = intel_crtc->config;
3038 struct intel_plane_state *plane_state;
3039 int src_x = 0, src_y = 0, src_w = 0, src_h = 0;
3040 int dst_x = 0, dst_y = 0, dst_w = 0, dst_h = 0;
3041 int scaler_id = -1;
3042
6156a456
CK
3043 plane_state = to_intel_plane_state(plane->state);
3044
b70709a6 3045 if (!visible || !fb) {
6156a456
CK
3046 I915_WRITE(PLANE_CTL(pipe, 0), 0);
3047 I915_WRITE(PLANE_SURF(pipe, 0), 0);
3048 POSTING_READ(PLANE_CTL(pipe, 0));
3049 return;
3b7a5119 3050 }
70d21f0e 3051
6156a456
CK
3052 plane_ctl = PLANE_CTL_ENABLE |
3053 PLANE_CTL_PIPE_GAMMA_ENABLE |
3054 PLANE_CTL_PIPE_CSC_ENABLE;
3055
3056 plane_ctl |= skl_plane_ctl_format(fb->pixel_format);
3057 plane_ctl |= skl_plane_ctl_tiling(fb->modifier[0]);
3058 plane_ctl |= PLANE_CTL_PLANE_GAMMA_DISABLE;
3059
3060 rotation = plane->state->rotation;
3061 plane_ctl |= skl_plane_ctl_rotation(rotation);
3062
b321803d
DL
3063 obj = intel_fb_obj(fb);
3064 stride_div = intel_fb_stride_alignment(dev, fb->modifier[0],
3065 fb->pixel_format);
3b7a5119
SJ
3066 surf_addr = intel_plane_obj_offset(to_intel_plane(plane), obj);
3067
6156a456
CK
3068 /*
3069 * FIXME: intel_plane_state->src, dst aren't set when transitional
3070 * update_plane helpers are called from legacy paths.
3071 * Once full atomic crtc is available, below check can be avoided.
3072 */
3073 if (drm_rect_width(&plane_state->src)) {
3074 scaler_id = plane_state->scaler_id;
3075 src_x = plane_state->src.x1 >> 16;
3076 src_y = plane_state->src.y1 >> 16;
3077 src_w = drm_rect_width(&plane_state->src) >> 16;
3078 src_h = drm_rect_height(&plane_state->src) >> 16;
3079 dst_x = plane_state->dst.x1;
3080 dst_y = plane_state->dst.y1;
3081 dst_w = drm_rect_width(&plane_state->dst);
3082 dst_h = drm_rect_height(&plane_state->dst);
3083
3084 WARN_ON(x != src_x || y != src_y);
3085 } else {
3086 src_w = intel_crtc->config->pipe_src_w;
3087 src_h = intel_crtc->config->pipe_src_h;
3088 }
3089
3b7a5119
SJ
3090 if (intel_rotation_90_or_270(rotation)) {
3091 /* stride = Surface height in tiles */
2614f17d 3092 tile_height = intel_tile_height(dev, fb->pixel_format,
3b7a5119
SJ
3093 fb->modifier[0]);
3094 stride = DIV_ROUND_UP(fb->height, tile_height);
6156a456 3095 x_offset = stride * tile_height - y - src_h;
3b7a5119 3096 y_offset = x;
6156a456 3097 plane_size = (src_w - 1) << 16 | (src_h - 1);
3b7a5119
SJ
3098 } else {
3099 stride = fb->pitches[0] / stride_div;
3100 x_offset = x;
3101 y_offset = y;
6156a456 3102 plane_size = (src_h - 1) << 16 | (src_w - 1);
3b7a5119
SJ
3103 }
3104 plane_offset = y_offset << 16 | x_offset;
b321803d 3105
70d21f0e 3106 I915_WRITE(PLANE_CTL(pipe, 0), plane_ctl);
3b7a5119
SJ
3107 I915_WRITE(PLANE_OFFSET(pipe, 0), plane_offset);
3108 I915_WRITE(PLANE_SIZE(pipe, 0), plane_size);
3109 I915_WRITE(PLANE_STRIDE(pipe, 0), stride);
6156a456
CK
3110
3111 if (scaler_id >= 0) {
3112 uint32_t ps_ctrl = 0;
3113
3114 WARN_ON(!dst_w || !dst_h);
3115 ps_ctrl = PS_SCALER_EN | PS_PLANE_SEL(0) |
3116 crtc_state->scaler_state.scalers[scaler_id].mode;
3117 I915_WRITE(SKL_PS_CTRL(pipe, scaler_id), ps_ctrl);
3118 I915_WRITE(SKL_PS_PWR_GATE(pipe, scaler_id), 0);
3119 I915_WRITE(SKL_PS_WIN_POS(pipe, scaler_id), (dst_x << 16) | dst_y);
3120 I915_WRITE(SKL_PS_WIN_SZ(pipe, scaler_id), (dst_w << 16) | dst_h);
3121 I915_WRITE(PLANE_POS(pipe, 0), 0);
3122 } else {
3123 I915_WRITE(PLANE_POS(pipe, 0), (dst_y << 16) | dst_x);
3124 }
3125
121920fa 3126 I915_WRITE(PLANE_SURF(pipe, 0), surf_addr);
70d21f0e
DL
3127
3128 POSTING_READ(PLANE_SURF(pipe, 0));
3129}
3130
17638cd6
JB
3131/* Assume fb object is pinned & idle & fenced and just update base pointers */
3132static int
3133intel_pipe_set_base_atomic(struct drm_crtc *crtc, struct drm_framebuffer *fb,
3134 int x, int y, enum mode_set_atomic state)
3135{
3136 struct drm_device *dev = crtc->dev;
3137 struct drm_i915_private *dev_priv = dev->dev_private;
17638cd6 3138
6b8e6ed0
CW
3139 if (dev_priv->display.disable_fbc)
3140 dev_priv->display.disable_fbc(dev);
81255565 3141
29b9bde6
DV
3142 dev_priv->display.update_primary_plane(crtc, fb, x, y);
3143
3144 return 0;
81255565
JB
3145}
3146
7514747d 3147static void intel_complete_page_flips(struct drm_device *dev)
96a02917 3148{
96a02917
VS
3149 struct drm_crtc *crtc;
3150
70e1e0ec 3151 for_each_crtc(dev, crtc) {
96a02917
VS
3152 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3153 enum plane plane = intel_crtc->plane;
3154
3155 intel_prepare_page_flip(dev, plane);
3156 intel_finish_page_flip_plane(dev, plane);
3157 }
7514747d
VS
3158}
3159
3160static void intel_update_primary_planes(struct drm_device *dev)
3161{
3162 struct drm_i915_private *dev_priv = dev->dev_private;
3163 struct drm_crtc *crtc;
96a02917 3164
70e1e0ec 3165 for_each_crtc(dev, crtc) {
96a02917
VS
3166 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3167
51fd371b 3168 drm_modeset_lock(&crtc->mutex, NULL);
947fdaad
CW
3169 /*
3170 * FIXME: Once we have proper support for primary planes (and
3171 * disabling them without disabling the entire crtc) allow again
66e514c1 3172 * a NULL crtc->primary->fb.
947fdaad 3173 */
f4510a27 3174 if (intel_crtc->active && crtc->primary->fb)
262ca2b0 3175 dev_priv->display.update_primary_plane(crtc,
66e514c1 3176 crtc->primary->fb,
262ca2b0
MR
3177 crtc->x,
3178 crtc->y);
51fd371b 3179 drm_modeset_unlock(&crtc->mutex);
96a02917
VS
3180 }
3181}
3182
7514747d
VS
3183void intel_prepare_reset(struct drm_device *dev)
3184{
3185 /* no reset support for gen2 */
3186 if (IS_GEN2(dev))
3187 return;
3188
3189 /* reset doesn't touch the display */
3190 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev))
3191 return;
3192
3193 drm_modeset_lock_all(dev);
f98ce92f
VS
3194 /*
3195 * Disabling the crtcs gracefully seems nicer. Also the
3196 * g33 docs say we should at least disable all the planes.
3197 */
6b72d486 3198 intel_display_suspend(dev);
7514747d
VS
3199}
3200
3201void intel_finish_reset(struct drm_device *dev)
3202{
3203 struct drm_i915_private *dev_priv = to_i915(dev);
3204
3205 /*
3206 * Flips in the rings will be nuked by the reset,
3207 * so complete all pending flips so that user space
3208 * will get its events and not get stuck.
3209 */
3210 intel_complete_page_flips(dev);
3211
3212 /* no reset support for gen2 */
3213 if (IS_GEN2(dev))
3214 return;
3215
3216 /* reset doesn't touch the display */
3217 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev)) {
3218 /*
3219 * Flips in the rings have been nuked by the reset,
3220 * so update the base address of all primary
3221 * planes to the the last fb to make sure we're
3222 * showing the correct fb after a reset.
3223 */
3224 intel_update_primary_planes(dev);
3225 return;
3226 }
3227
3228 /*
3229 * The display has been reset as well,
3230 * so need a full re-initialization.
3231 */
3232 intel_runtime_pm_disable_interrupts(dev_priv);
3233 intel_runtime_pm_enable_interrupts(dev_priv);
3234
3235 intel_modeset_init_hw(dev);
3236
3237 spin_lock_irq(&dev_priv->irq_lock);
3238 if (dev_priv->display.hpd_irq_setup)
3239 dev_priv->display.hpd_irq_setup(dev);
3240 spin_unlock_irq(&dev_priv->irq_lock);
3241
3242 intel_modeset_setup_hw_state(dev, true);
3243
3244 intel_hpd_init(dev_priv);
3245
3246 drm_modeset_unlock_all(dev);
3247}
3248
2e2f351d 3249static void
14667a4b
CW
3250intel_finish_fb(struct drm_framebuffer *old_fb)
3251{
2ff8fde1 3252 struct drm_i915_gem_object *obj = intel_fb_obj(old_fb);
2e2f351d 3253 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
14667a4b
CW
3254 bool was_interruptible = dev_priv->mm.interruptible;
3255 int ret;
3256
14667a4b
CW
3257 /* Big Hammer, we also need to ensure that any pending
3258 * MI_WAIT_FOR_EVENT inside a user batch buffer on the
3259 * current scanout is retired before unpinning the old
2e2f351d
CW
3260 * framebuffer. Note that we rely on userspace rendering
3261 * into the buffer attached to the pipe they are waiting
3262 * on. If not, userspace generates a GPU hang with IPEHR
3263 * point to the MI_WAIT_FOR_EVENT.
14667a4b
CW
3264 *
3265 * This should only fail upon a hung GPU, in which case we
3266 * can safely continue.
3267 */
3268 dev_priv->mm.interruptible = false;
2e2f351d 3269 ret = i915_gem_object_wait_rendering(obj, true);
14667a4b
CW
3270 dev_priv->mm.interruptible = was_interruptible;
3271
2e2f351d 3272 WARN_ON(ret);
14667a4b
CW
3273}
3274
7d5e3799
CW
3275static bool intel_crtc_has_pending_flip(struct drm_crtc *crtc)
3276{
3277 struct drm_device *dev = crtc->dev;
3278 struct drm_i915_private *dev_priv = dev->dev_private;
3279 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7d5e3799
CW
3280 bool pending;
3281
3282 if (i915_reset_in_progress(&dev_priv->gpu_error) ||
3283 intel_crtc->reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
3284 return false;
3285
5e2d7afc 3286 spin_lock_irq(&dev->event_lock);
7d5e3799 3287 pending = to_intel_crtc(crtc)->unpin_work != NULL;
5e2d7afc 3288 spin_unlock_irq(&dev->event_lock);
7d5e3799
CW
3289
3290 return pending;
3291}
3292
e30e8f75
GP
3293static void intel_update_pipe_size(struct intel_crtc *crtc)
3294{
3295 struct drm_device *dev = crtc->base.dev;
3296 struct drm_i915_private *dev_priv = dev->dev_private;
3297 const struct drm_display_mode *adjusted_mode;
3298
3299 if (!i915.fastboot)
3300 return;
3301
3302 /*
3303 * Update pipe size and adjust fitter if needed: the reason for this is
3304 * that in compute_mode_changes we check the native mode (not the pfit
3305 * mode) to see if we can flip rather than do a full mode set. In the
3306 * fastboot case, we'll flip, but if we don't update the pipesrc and
3307 * pfit state, we'll end up with a big fb scanned out into the wrong
3308 * sized surface.
3309 *
3310 * To fix this properly, we need to hoist the checks up into
3311 * compute_mode_changes (or above), check the actual pfit state and
3312 * whether the platform allows pfit disable with pipe active, and only
3313 * then update the pipesrc and pfit state, even on the flip path.
3314 */
3315
6e3c9717 3316 adjusted_mode = &crtc->config->base.adjusted_mode;
e30e8f75
GP
3317
3318 I915_WRITE(PIPESRC(crtc->pipe),
3319 ((adjusted_mode->crtc_hdisplay - 1) << 16) |
3320 (adjusted_mode->crtc_vdisplay - 1));
6e3c9717 3321 if (!crtc->config->pch_pfit.enabled &&
409ee761
ACO
3322 (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) ||
3323 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))) {
e30e8f75
GP
3324 I915_WRITE(PF_CTL(crtc->pipe), 0);
3325 I915_WRITE(PF_WIN_POS(crtc->pipe), 0);
3326 I915_WRITE(PF_WIN_SZ(crtc->pipe), 0);
3327 }
6e3c9717
ACO
3328 crtc->config->pipe_src_w = adjusted_mode->crtc_hdisplay;
3329 crtc->config->pipe_src_h = adjusted_mode->crtc_vdisplay;
e30e8f75
GP
3330}
3331
5e84e1a4
ZW
3332static void intel_fdi_normal_train(struct drm_crtc *crtc)
3333{
3334 struct drm_device *dev = crtc->dev;
3335 struct drm_i915_private *dev_priv = dev->dev_private;
3336 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3337 int pipe = intel_crtc->pipe;
3338 u32 reg, temp;
3339
3340 /* enable normal train */
3341 reg = FDI_TX_CTL(pipe);
3342 temp = I915_READ(reg);
61e499bf 3343 if (IS_IVYBRIDGE(dev)) {
357555c0
JB
3344 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
3345 temp |= FDI_LINK_TRAIN_NONE_IVB | FDI_TX_ENHANCE_FRAME_ENABLE;
61e499bf
KP
3346 } else {
3347 temp &= ~FDI_LINK_TRAIN_NONE;
3348 temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE;
357555c0 3349 }
5e84e1a4
ZW
3350 I915_WRITE(reg, temp);
3351
3352 reg = FDI_RX_CTL(pipe);
3353 temp = I915_READ(reg);
3354 if (HAS_PCH_CPT(dev)) {
3355 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3356 temp |= FDI_LINK_TRAIN_NORMAL_CPT;
3357 } else {
3358 temp &= ~FDI_LINK_TRAIN_NONE;
3359 temp |= FDI_LINK_TRAIN_NONE;
3360 }
3361 I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);
3362
3363 /* wait one idle pattern time */
3364 POSTING_READ(reg);
3365 udelay(1000);
357555c0
JB
3366
3367 /* IVB wants error correction enabled */
3368 if (IS_IVYBRIDGE(dev))
3369 I915_WRITE(reg, I915_READ(reg) | FDI_FS_ERRC_ENABLE |
3370 FDI_FE_ERRC_ENABLE);
5e84e1a4
ZW
3371}
3372
8db9d77b
ZW
3373/* The FDI link training functions for ILK/Ibexpeak. */
3374static void ironlake_fdi_link_train(struct drm_crtc *crtc)
3375{
3376 struct drm_device *dev = crtc->dev;
3377 struct drm_i915_private *dev_priv = dev->dev_private;
3378 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3379 int pipe = intel_crtc->pipe;
5eddb70b 3380 u32 reg, temp, tries;
8db9d77b 3381
1c8562f6 3382 /* FDI needs bits from pipe first */
0fc932b8 3383 assert_pipe_enabled(dev_priv, pipe);
0fc932b8 3384
e1a44743
AJ
3385 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3386 for train result */
5eddb70b
CW
3387 reg = FDI_RX_IMR(pipe);
3388 temp = I915_READ(reg);
e1a44743
AJ
3389 temp &= ~FDI_RX_SYMBOL_LOCK;
3390 temp &= ~FDI_RX_BIT_LOCK;
5eddb70b
CW
3391 I915_WRITE(reg, temp);
3392 I915_READ(reg);
e1a44743
AJ
3393 udelay(150);
3394
8db9d77b 3395 /* enable CPU FDI TX and PCH FDI RX */
5eddb70b
CW
3396 reg = FDI_TX_CTL(pipe);
3397 temp = I915_READ(reg);
627eb5a3 3398 temp &= ~FDI_DP_PORT_WIDTH_MASK;
6e3c9717 3399 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
8db9d77b
ZW
3400 temp &= ~FDI_LINK_TRAIN_NONE;
3401 temp |= FDI_LINK_TRAIN_PATTERN_1;
5eddb70b 3402 I915_WRITE(reg, temp | FDI_TX_ENABLE);
8db9d77b 3403
5eddb70b
CW
3404 reg = FDI_RX_CTL(pipe);
3405 temp = I915_READ(reg);
8db9d77b
ZW
3406 temp &= ~FDI_LINK_TRAIN_NONE;
3407 temp |= FDI_LINK_TRAIN_PATTERN_1;
5eddb70b
CW
3408 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3409
3410 POSTING_READ(reg);
8db9d77b
ZW
3411 udelay(150);
3412
5b2adf89 3413 /* Ironlake workaround, enable clock pointer after FDI enable*/
8f5718a6
DV
3414 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
3415 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR |
3416 FDI_RX_PHASE_SYNC_POINTER_EN);
5b2adf89 3417
5eddb70b 3418 reg = FDI_RX_IIR(pipe);
e1a44743 3419 for (tries = 0; tries < 5; tries++) {
5eddb70b 3420 temp = I915_READ(reg);
8db9d77b
ZW
3421 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3422
3423 if ((temp & FDI_RX_BIT_LOCK)) {
3424 DRM_DEBUG_KMS("FDI train 1 done.\n");
5eddb70b 3425 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
8db9d77b
ZW
3426 break;
3427 }
8db9d77b 3428 }
e1a44743 3429 if (tries == 5)
5eddb70b 3430 DRM_ERROR("FDI train 1 fail!\n");
8db9d77b
ZW
3431
3432 /* Train 2 */
5eddb70b
CW
3433 reg = FDI_TX_CTL(pipe);
3434 temp = I915_READ(reg);
8db9d77b
ZW
3435 temp &= ~FDI_LINK_TRAIN_NONE;
3436 temp |= FDI_LINK_TRAIN_PATTERN_2;
5eddb70b 3437 I915_WRITE(reg, temp);
8db9d77b 3438
5eddb70b
CW
3439 reg = FDI_RX_CTL(pipe);
3440 temp = I915_READ(reg);
8db9d77b
ZW
3441 temp &= ~FDI_LINK_TRAIN_NONE;
3442 temp |= FDI_LINK_TRAIN_PATTERN_2;
5eddb70b 3443 I915_WRITE(reg, temp);
8db9d77b 3444
5eddb70b
CW
3445 POSTING_READ(reg);
3446 udelay(150);
8db9d77b 3447
5eddb70b 3448 reg = FDI_RX_IIR(pipe);
e1a44743 3449 for (tries = 0; tries < 5; tries++) {
5eddb70b 3450 temp = I915_READ(reg);
8db9d77b
ZW
3451 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3452
3453 if (temp & FDI_RX_SYMBOL_LOCK) {
5eddb70b 3454 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
8db9d77b
ZW
3455 DRM_DEBUG_KMS("FDI train 2 done.\n");
3456 break;
3457 }
8db9d77b 3458 }
e1a44743 3459 if (tries == 5)
5eddb70b 3460 DRM_ERROR("FDI train 2 fail!\n");
8db9d77b
ZW
3461
3462 DRM_DEBUG_KMS("FDI train done\n");
5c5313c8 3463
8db9d77b
ZW
3464}
3465
0206e353 3466static const int snb_b_fdi_train_param[] = {
8db9d77b
ZW
3467 FDI_LINK_TRAIN_400MV_0DB_SNB_B,
3468 FDI_LINK_TRAIN_400MV_6DB_SNB_B,
3469 FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
3470 FDI_LINK_TRAIN_800MV_0DB_SNB_B,
3471};
3472
3473/* The FDI link training functions for SNB/Cougarpoint. */
3474static void gen6_fdi_link_train(struct drm_crtc *crtc)
3475{
3476 struct drm_device *dev = crtc->dev;
3477 struct drm_i915_private *dev_priv = dev->dev_private;
3478 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3479 int pipe = intel_crtc->pipe;
fa37d39e 3480 u32 reg, temp, i, retry;
8db9d77b 3481
e1a44743
AJ
3482 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3483 for train result */
5eddb70b
CW
3484 reg = FDI_RX_IMR(pipe);
3485 temp = I915_READ(reg);
e1a44743
AJ
3486 temp &= ~FDI_RX_SYMBOL_LOCK;
3487 temp &= ~FDI_RX_BIT_LOCK;
5eddb70b
CW
3488 I915_WRITE(reg, temp);
3489
3490 POSTING_READ(reg);
e1a44743
AJ
3491 udelay(150);
3492
8db9d77b 3493 /* enable CPU FDI TX and PCH FDI RX */
5eddb70b
CW
3494 reg = FDI_TX_CTL(pipe);
3495 temp = I915_READ(reg);
627eb5a3 3496 temp &= ~FDI_DP_PORT_WIDTH_MASK;
6e3c9717 3497 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
8db9d77b
ZW
3498 temp &= ~FDI_LINK_TRAIN_NONE;
3499 temp |= FDI_LINK_TRAIN_PATTERN_1;
3500 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3501 /* SNB-B */
3502 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
5eddb70b 3503 I915_WRITE(reg, temp | FDI_TX_ENABLE);
8db9d77b 3504
d74cf324
DV
3505 I915_WRITE(FDI_RX_MISC(pipe),
3506 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
3507
5eddb70b
CW
3508 reg = FDI_RX_CTL(pipe);
3509 temp = I915_READ(reg);
8db9d77b
ZW
3510 if (HAS_PCH_CPT(dev)) {
3511 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3512 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3513 } else {
3514 temp &= ~FDI_LINK_TRAIN_NONE;
3515 temp |= FDI_LINK_TRAIN_PATTERN_1;
3516 }
5eddb70b
CW
3517 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3518
3519 POSTING_READ(reg);
8db9d77b
ZW
3520 udelay(150);
3521
0206e353 3522 for (i = 0; i < 4; i++) {
5eddb70b
CW
3523 reg = FDI_TX_CTL(pipe);
3524 temp = I915_READ(reg);
8db9d77b
ZW
3525 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3526 temp |= snb_b_fdi_train_param[i];
5eddb70b
CW
3527 I915_WRITE(reg, temp);
3528
3529 POSTING_READ(reg);
8db9d77b
ZW
3530 udelay(500);
3531
fa37d39e
SP
3532 for (retry = 0; retry < 5; retry++) {
3533 reg = FDI_RX_IIR(pipe);
3534 temp = I915_READ(reg);
3535 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3536 if (temp & FDI_RX_BIT_LOCK) {
3537 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
3538 DRM_DEBUG_KMS("FDI train 1 done.\n");
3539 break;
3540 }
3541 udelay(50);
8db9d77b 3542 }
fa37d39e
SP
3543 if (retry < 5)
3544 break;
8db9d77b
ZW
3545 }
3546 if (i == 4)
5eddb70b 3547 DRM_ERROR("FDI train 1 fail!\n");
8db9d77b
ZW
3548
3549 /* Train 2 */
5eddb70b
CW
3550 reg = FDI_TX_CTL(pipe);
3551 temp = I915_READ(reg);
8db9d77b
ZW
3552 temp &= ~FDI_LINK_TRAIN_NONE;
3553 temp |= FDI_LINK_TRAIN_PATTERN_2;
3554 if (IS_GEN6(dev)) {
3555 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3556 /* SNB-B */
3557 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
3558 }
5eddb70b 3559 I915_WRITE(reg, temp);
8db9d77b 3560
5eddb70b
CW
3561 reg = FDI_RX_CTL(pipe);
3562 temp = I915_READ(reg);
8db9d77b
ZW
3563 if (HAS_PCH_CPT(dev)) {
3564 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3565 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
3566 } else {
3567 temp &= ~FDI_LINK_TRAIN_NONE;
3568 temp |= FDI_LINK_TRAIN_PATTERN_2;
3569 }
5eddb70b
CW
3570 I915_WRITE(reg, temp);
3571
3572 POSTING_READ(reg);
8db9d77b
ZW
3573 udelay(150);
3574
0206e353 3575 for (i = 0; i < 4; i++) {
5eddb70b
CW
3576 reg = FDI_TX_CTL(pipe);
3577 temp = I915_READ(reg);
8db9d77b
ZW
3578 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3579 temp |= snb_b_fdi_train_param[i];
5eddb70b
CW
3580 I915_WRITE(reg, temp);
3581
3582 POSTING_READ(reg);
8db9d77b
ZW
3583 udelay(500);
3584
fa37d39e
SP
3585 for (retry = 0; retry < 5; retry++) {
3586 reg = FDI_RX_IIR(pipe);
3587 temp = I915_READ(reg);
3588 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3589 if (temp & FDI_RX_SYMBOL_LOCK) {
3590 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
3591 DRM_DEBUG_KMS("FDI train 2 done.\n");
3592 break;
3593 }
3594 udelay(50);
8db9d77b 3595 }
fa37d39e
SP
3596 if (retry < 5)
3597 break;
8db9d77b
ZW
3598 }
3599 if (i == 4)
5eddb70b 3600 DRM_ERROR("FDI train 2 fail!\n");
8db9d77b
ZW
3601
3602 DRM_DEBUG_KMS("FDI train done.\n");
3603}
3604
357555c0
JB
3605/* Manual link training for Ivy Bridge A0 parts */
3606static void ivb_manual_fdi_link_train(struct drm_crtc *crtc)
3607{
3608 struct drm_device *dev = crtc->dev;
3609 struct drm_i915_private *dev_priv = dev->dev_private;
3610 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3611 int pipe = intel_crtc->pipe;
139ccd3f 3612 u32 reg, temp, i, j;
357555c0
JB
3613
3614 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3615 for train result */
3616 reg = FDI_RX_IMR(pipe);
3617 temp = I915_READ(reg);
3618 temp &= ~FDI_RX_SYMBOL_LOCK;
3619 temp &= ~FDI_RX_BIT_LOCK;
3620 I915_WRITE(reg, temp);
3621
3622 POSTING_READ(reg);
3623 udelay(150);
3624
01a415fd
DV
3625 DRM_DEBUG_KMS("FDI_RX_IIR before link train 0x%x\n",
3626 I915_READ(FDI_RX_IIR(pipe)));
3627
139ccd3f
JB
3628 /* Try each vswing and preemphasis setting twice before moving on */
3629 for (j = 0; j < ARRAY_SIZE(snb_b_fdi_train_param) * 2; j++) {
3630 /* disable first in case we need to retry */
3631 reg = FDI_TX_CTL(pipe);
3632 temp = I915_READ(reg);
3633 temp &= ~(FDI_LINK_TRAIN_AUTO | FDI_LINK_TRAIN_NONE_IVB);
3634 temp &= ~FDI_TX_ENABLE;
3635 I915_WRITE(reg, temp);
357555c0 3636
139ccd3f
JB
3637 reg = FDI_RX_CTL(pipe);
3638 temp = I915_READ(reg);
3639 temp &= ~FDI_LINK_TRAIN_AUTO;
3640 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3641 temp &= ~FDI_RX_ENABLE;
3642 I915_WRITE(reg, temp);
357555c0 3643
139ccd3f 3644 /* enable CPU FDI TX and PCH FDI RX */
357555c0
JB
3645 reg = FDI_TX_CTL(pipe);
3646 temp = I915_READ(reg);
139ccd3f 3647 temp &= ~FDI_DP_PORT_WIDTH_MASK;
6e3c9717 3648 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
139ccd3f 3649 temp |= FDI_LINK_TRAIN_PATTERN_1_IVB;
357555c0 3650 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
139ccd3f
JB
3651 temp |= snb_b_fdi_train_param[j/2];
3652 temp |= FDI_COMPOSITE_SYNC;
3653 I915_WRITE(reg, temp | FDI_TX_ENABLE);
357555c0 3654
139ccd3f
JB
3655 I915_WRITE(FDI_RX_MISC(pipe),
3656 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
357555c0 3657
139ccd3f 3658 reg = FDI_RX_CTL(pipe);
357555c0 3659 temp = I915_READ(reg);
139ccd3f
JB
3660 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3661 temp |= FDI_COMPOSITE_SYNC;
3662 I915_WRITE(reg, temp | FDI_RX_ENABLE);
357555c0 3663
139ccd3f
JB
3664 POSTING_READ(reg);
3665 udelay(1); /* should be 0.5us */
357555c0 3666
139ccd3f
JB
3667 for (i = 0; i < 4; i++) {
3668 reg = FDI_RX_IIR(pipe);
3669 temp = I915_READ(reg);
3670 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
357555c0 3671
139ccd3f
JB
3672 if (temp & FDI_RX_BIT_LOCK ||
3673 (I915_READ(reg) & FDI_RX_BIT_LOCK)) {
3674 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
3675 DRM_DEBUG_KMS("FDI train 1 done, level %i.\n",
3676 i);
3677 break;
3678 }
3679 udelay(1); /* should be 0.5us */
3680 }
3681 if (i == 4) {
3682 DRM_DEBUG_KMS("FDI train 1 fail on vswing %d\n", j / 2);
3683 continue;
3684 }
357555c0 3685
139ccd3f 3686 /* Train 2 */
357555c0
JB
3687 reg = FDI_TX_CTL(pipe);
3688 temp = I915_READ(reg);
139ccd3f
JB
3689 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
3690 temp |= FDI_LINK_TRAIN_PATTERN_2_IVB;
3691 I915_WRITE(reg, temp);
3692
3693 reg = FDI_RX_CTL(pipe);
3694 temp = I915_READ(reg);
3695 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3696 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
357555c0
JB
3697 I915_WRITE(reg, temp);
3698
3699 POSTING_READ(reg);
139ccd3f 3700 udelay(2); /* should be 1.5us */
357555c0 3701
139ccd3f
JB
3702 for (i = 0; i < 4; i++) {
3703 reg = FDI_RX_IIR(pipe);
3704 temp = I915_READ(reg);
3705 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
357555c0 3706
139ccd3f
JB
3707 if (temp & FDI_RX_SYMBOL_LOCK ||
3708 (I915_READ(reg) & FDI_RX_SYMBOL_LOCK)) {
3709 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
3710 DRM_DEBUG_KMS("FDI train 2 done, level %i.\n",
3711 i);
3712 goto train_done;
3713 }
3714 udelay(2); /* should be 1.5us */
357555c0 3715 }
139ccd3f
JB
3716 if (i == 4)
3717 DRM_DEBUG_KMS("FDI train 2 fail on vswing %d\n", j / 2);
357555c0 3718 }
357555c0 3719
139ccd3f 3720train_done:
357555c0
JB
3721 DRM_DEBUG_KMS("FDI train done.\n");
3722}
3723
88cefb6c 3724static void ironlake_fdi_pll_enable(struct intel_crtc *intel_crtc)
2c07245f 3725{
88cefb6c 3726 struct drm_device *dev = intel_crtc->base.dev;
2c07245f 3727 struct drm_i915_private *dev_priv = dev->dev_private;
2c07245f 3728 int pipe = intel_crtc->pipe;
5eddb70b 3729 u32 reg, temp;
79e53945 3730
c64e311e 3731
c98e9dcf 3732 /* enable PCH FDI RX PLL, wait warmup plus DMI latency */
5eddb70b
CW
3733 reg = FDI_RX_CTL(pipe);
3734 temp = I915_READ(reg);
627eb5a3 3735 temp &= ~(FDI_DP_PORT_WIDTH_MASK | (0x7 << 16));
6e3c9717 3736 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
dfd07d72 3737 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
5eddb70b
CW
3738 I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);
3739
3740 POSTING_READ(reg);
c98e9dcf
JB
3741 udelay(200);
3742
3743 /* Switch from Rawclk to PCDclk */
5eddb70b
CW
3744 temp = I915_READ(reg);
3745 I915_WRITE(reg, temp | FDI_PCDCLK);
3746
3747 POSTING_READ(reg);
c98e9dcf
JB
3748 udelay(200);
3749
20749730
PZ
3750 /* Enable CPU FDI TX PLL, always on for Ironlake */
3751 reg = FDI_TX_CTL(pipe);
3752 temp = I915_READ(reg);
3753 if ((temp & FDI_TX_PLL_ENABLE) == 0) {
3754 I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);
5eddb70b 3755
20749730
PZ
3756 POSTING_READ(reg);
3757 udelay(100);
6be4a607 3758 }
0e23b99d
JB
3759}
3760
88cefb6c
DV
3761static void ironlake_fdi_pll_disable(struct intel_crtc *intel_crtc)
3762{
3763 struct drm_device *dev = intel_crtc->base.dev;
3764 struct drm_i915_private *dev_priv = dev->dev_private;
3765 int pipe = intel_crtc->pipe;
3766 u32 reg, temp;
3767
3768 /* Switch from PCDclk to Rawclk */
3769 reg = FDI_RX_CTL(pipe);
3770 temp = I915_READ(reg);
3771 I915_WRITE(reg, temp & ~FDI_PCDCLK);
3772
3773 /* Disable CPU FDI TX PLL */
3774 reg = FDI_TX_CTL(pipe);
3775 temp = I915_READ(reg);
3776 I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE);
3777
3778 POSTING_READ(reg);
3779 udelay(100);
3780
3781 reg = FDI_RX_CTL(pipe);
3782 temp = I915_READ(reg);
3783 I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE);
3784
3785 /* Wait for the clocks to turn off. */
3786 POSTING_READ(reg);
3787 udelay(100);
3788}
3789
0fc932b8
JB
3790static void ironlake_fdi_disable(struct drm_crtc *crtc)
3791{
3792 struct drm_device *dev = crtc->dev;
3793 struct drm_i915_private *dev_priv = dev->dev_private;
3794 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3795 int pipe = intel_crtc->pipe;
3796 u32 reg, temp;
3797
3798 /* disable CPU FDI tx and PCH FDI rx */
3799 reg = FDI_TX_CTL(pipe);
3800 temp = I915_READ(reg);
3801 I915_WRITE(reg, temp & ~FDI_TX_ENABLE);
3802 POSTING_READ(reg);
3803
3804 reg = FDI_RX_CTL(pipe);
3805 temp = I915_READ(reg);
3806 temp &= ~(0x7 << 16);
dfd07d72 3807 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
0fc932b8
JB
3808 I915_WRITE(reg, temp & ~FDI_RX_ENABLE);
3809
3810 POSTING_READ(reg);
3811 udelay(100);
3812
3813 /* Ironlake workaround, disable clock pointer after downing FDI */
eba905b2 3814 if (HAS_PCH_IBX(dev))
6f06ce18 3815 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
0fc932b8
JB
3816
3817 /* still set train pattern 1 */
3818 reg = FDI_TX_CTL(pipe);
3819 temp = I915_READ(reg);
3820 temp &= ~FDI_LINK_TRAIN_NONE;
3821 temp |= FDI_LINK_TRAIN_PATTERN_1;
3822 I915_WRITE(reg, temp);
3823
3824 reg = FDI_RX_CTL(pipe);
3825 temp = I915_READ(reg);
3826 if (HAS_PCH_CPT(dev)) {
3827 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3828 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3829 } else {
3830 temp &= ~FDI_LINK_TRAIN_NONE;
3831 temp |= FDI_LINK_TRAIN_PATTERN_1;
3832 }
3833 /* BPC in FDI rx is consistent with that in PIPECONF */
3834 temp &= ~(0x07 << 16);
dfd07d72 3835 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
0fc932b8
JB
3836 I915_WRITE(reg, temp);
3837
3838 POSTING_READ(reg);
3839 udelay(100);
3840}
3841
5dce5b93
CW
3842bool intel_has_pending_fb_unpin(struct drm_device *dev)
3843{
3844 struct intel_crtc *crtc;
3845
3846 /* Note that we don't need to be called with mode_config.lock here
3847 * as our list of CRTC objects is static for the lifetime of the
3848 * device and so cannot disappear as we iterate. Similarly, we can
3849 * happily treat the predicates as racy, atomic checks as userspace
3850 * cannot claim and pin a new fb without at least acquring the
3851 * struct_mutex and so serialising with us.
3852 */
d3fcc808 3853 for_each_intel_crtc(dev, crtc) {
5dce5b93
CW
3854 if (atomic_read(&crtc->unpin_work_count) == 0)
3855 continue;
3856
3857 if (crtc->unpin_work)
3858 intel_wait_for_vblank(dev, crtc->pipe);
3859
3860 return true;
3861 }
3862
3863 return false;
3864}
3865
d6bbafa1
CW
3866static void page_flip_completed(struct intel_crtc *intel_crtc)
3867{
3868 struct drm_i915_private *dev_priv = to_i915(intel_crtc->base.dev);
3869 struct intel_unpin_work *work = intel_crtc->unpin_work;
3870
3871 /* ensure that the unpin work is consistent wrt ->pending. */
3872 smp_rmb();
3873 intel_crtc->unpin_work = NULL;
3874
3875 if (work->event)
3876 drm_send_vblank_event(intel_crtc->base.dev,
3877 intel_crtc->pipe,
3878 work->event);
3879
3880 drm_crtc_vblank_put(&intel_crtc->base);
3881
3882 wake_up_all(&dev_priv->pending_flip_queue);
3883 queue_work(dev_priv->wq, &work->work);
3884
3885 trace_i915_flip_complete(intel_crtc->plane,
3886 work->pending_flip_obj);
3887}
3888
46a55d30 3889void intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc)
e6c3a2a6 3890{
0f91128d 3891 struct drm_device *dev = crtc->dev;
5bb61643 3892 struct drm_i915_private *dev_priv = dev->dev_private;
e6c3a2a6 3893
2c10d571 3894 WARN_ON(waitqueue_active(&dev_priv->pending_flip_queue));
9c787942
CW
3895 if (WARN_ON(wait_event_timeout(dev_priv->pending_flip_queue,
3896 !intel_crtc_has_pending_flip(crtc),
3897 60*HZ) == 0)) {
3898 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2c10d571 3899
5e2d7afc 3900 spin_lock_irq(&dev->event_lock);
9c787942
CW
3901 if (intel_crtc->unpin_work) {
3902 WARN_ONCE(1, "Removing stuck page flip\n");
3903 page_flip_completed(intel_crtc);
3904 }
5e2d7afc 3905 spin_unlock_irq(&dev->event_lock);
9c787942 3906 }
5bb61643 3907
975d568a
CW
3908 if (crtc->primary->fb) {
3909 mutex_lock(&dev->struct_mutex);
3910 intel_finish_fb(crtc->primary->fb);
3911 mutex_unlock(&dev->struct_mutex);
3912 }
e6c3a2a6
CW
3913}
3914
e615efe4
ED
3915/* Program iCLKIP clock to the desired frequency */
3916static void lpt_program_iclkip(struct drm_crtc *crtc)
3917{
3918 struct drm_device *dev = crtc->dev;
3919 struct drm_i915_private *dev_priv = dev->dev_private;
6e3c9717 3920 int clock = to_intel_crtc(crtc)->config->base.adjusted_mode.crtc_clock;
e615efe4
ED
3921 u32 divsel, phaseinc, auxdiv, phasedir = 0;
3922 u32 temp;
3923
a580516d 3924 mutex_lock(&dev_priv->sb_lock);
09153000 3925
e615efe4
ED
3926 /* It is necessary to ungate the pixclk gate prior to programming
3927 * the divisors, and gate it back when it is done.
3928 */
3929 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_GATE);
3930
3931 /* Disable SSCCTL */
3932 intel_sbi_write(dev_priv, SBI_SSCCTL6,
988d6ee8
PZ
3933 intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK) |
3934 SBI_SSCCTL_DISABLE,
3935 SBI_ICLK);
e615efe4
ED
3936
3937 /* 20MHz is a corner case which is out of range for the 7-bit divisor */
12d7ceed 3938 if (clock == 20000) {
e615efe4
ED
3939 auxdiv = 1;
3940 divsel = 0x41;
3941 phaseinc = 0x20;
3942 } else {
3943 /* The iCLK virtual clock root frequency is in MHz,
241bfc38
DL
3944 * but the adjusted_mode->crtc_clock in in KHz. To get the
3945 * divisors, it is necessary to divide one by another, so we
e615efe4
ED
3946 * convert the virtual clock precision to KHz here for higher
3947 * precision.
3948 */
3949 u32 iclk_virtual_root_freq = 172800 * 1000;
3950 u32 iclk_pi_range = 64;
3951 u32 desired_divisor, msb_divisor_value, pi_value;
3952
12d7ceed 3953 desired_divisor = (iclk_virtual_root_freq / clock);
e615efe4
ED
3954 msb_divisor_value = desired_divisor / iclk_pi_range;
3955 pi_value = desired_divisor % iclk_pi_range;
3956
3957 auxdiv = 0;
3958 divsel = msb_divisor_value - 2;
3959 phaseinc = pi_value;
3960 }
3961
3962 /* This should not happen with any sane values */
3963 WARN_ON(SBI_SSCDIVINTPHASE_DIVSEL(divsel) &
3964 ~SBI_SSCDIVINTPHASE_DIVSEL_MASK);
3965 WARN_ON(SBI_SSCDIVINTPHASE_DIR(phasedir) &
3966 ~SBI_SSCDIVINTPHASE_INCVAL_MASK);
3967
3968 DRM_DEBUG_KMS("iCLKIP clock: found settings for %dKHz refresh rate: auxdiv=%x, divsel=%x, phasedir=%x, phaseinc=%x\n",
12d7ceed 3969 clock,
e615efe4
ED
3970 auxdiv,
3971 divsel,
3972 phasedir,
3973 phaseinc);
3974
3975 /* Program SSCDIVINTPHASE6 */
988d6ee8 3976 temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
e615efe4
ED
3977 temp &= ~SBI_SSCDIVINTPHASE_DIVSEL_MASK;
3978 temp |= SBI_SSCDIVINTPHASE_DIVSEL(divsel);
3979 temp &= ~SBI_SSCDIVINTPHASE_INCVAL_MASK;
3980 temp |= SBI_SSCDIVINTPHASE_INCVAL(phaseinc);
3981 temp |= SBI_SSCDIVINTPHASE_DIR(phasedir);
3982 temp |= SBI_SSCDIVINTPHASE_PROPAGATE;
988d6ee8 3983 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE6, temp, SBI_ICLK);
e615efe4
ED
3984
3985 /* Program SSCAUXDIV */
988d6ee8 3986 temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
e615efe4
ED
3987 temp &= ~SBI_SSCAUXDIV_FINALDIV2SEL(1);
3988 temp |= SBI_SSCAUXDIV_FINALDIV2SEL(auxdiv);
988d6ee8 3989 intel_sbi_write(dev_priv, SBI_SSCAUXDIV6, temp, SBI_ICLK);
e615efe4
ED
3990
3991 /* Enable modulator and associated divider */
988d6ee8 3992 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
e615efe4 3993 temp &= ~SBI_SSCCTL_DISABLE;
988d6ee8 3994 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
e615efe4
ED
3995
3996 /* Wait for initialization time */
3997 udelay(24);
3998
3999 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_UNGATE);
09153000 4000
a580516d 4001 mutex_unlock(&dev_priv->sb_lock);
e615efe4
ED
4002}
4003
275f01b2
DV
4004static void ironlake_pch_transcoder_set_timings(struct intel_crtc *crtc,
4005 enum pipe pch_transcoder)
4006{
4007 struct drm_device *dev = crtc->base.dev;
4008 struct drm_i915_private *dev_priv = dev->dev_private;
6e3c9717 4009 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
275f01b2
DV
4010
4011 I915_WRITE(PCH_TRANS_HTOTAL(pch_transcoder),
4012 I915_READ(HTOTAL(cpu_transcoder)));
4013 I915_WRITE(PCH_TRANS_HBLANK(pch_transcoder),
4014 I915_READ(HBLANK(cpu_transcoder)));
4015 I915_WRITE(PCH_TRANS_HSYNC(pch_transcoder),
4016 I915_READ(HSYNC(cpu_transcoder)));
4017
4018 I915_WRITE(PCH_TRANS_VTOTAL(pch_transcoder),
4019 I915_READ(VTOTAL(cpu_transcoder)));
4020 I915_WRITE(PCH_TRANS_VBLANK(pch_transcoder),
4021 I915_READ(VBLANK(cpu_transcoder)));
4022 I915_WRITE(PCH_TRANS_VSYNC(pch_transcoder),
4023 I915_READ(VSYNC(cpu_transcoder)));
4024 I915_WRITE(PCH_TRANS_VSYNCSHIFT(pch_transcoder),
4025 I915_READ(VSYNCSHIFT(cpu_transcoder)));
4026}
4027
003632d9 4028static void cpt_set_fdi_bc_bifurcation(struct drm_device *dev, bool enable)
1fbc0d78
DV
4029{
4030 struct drm_i915_private *dev_priv = dev->dev_private;
4031 uint32_t temp;
4032
4033 temp = I915_READ(SOUTH_CHICKEN1);
003632d9 4034 if (!!(temp & FDI_BC_BIFURCATION_SELECT) == enable)
1fbc0d78
DV
4035 return;
4036
4037 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
4038 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
4039
003632d9
ACO
4040 temp &= ~FDI_BC_BIFURCATION_SELECT;
4041 if (enable)
4042 temp |= FDI_BC_BIFURCATION_SELECT;
4043
4044 DRM_DEBUG_KMS("%sabling fdi C rx\n", enable ? "en" : "dis");
1fbc0d78
DV
4045 I915_WRITE(SOUTH_CHICKEN1, temp);
4046 POSTING_READ(SOUTH_CHICKEN1);
4047}
4048
4049static void ivybridge_update_fdi_bc_bifurcation(struct intel_crtc *intel_crtc)
4050{
4051 struct drm_device *dev = intel_crtc->base.dev;
1fbc0d78
DV
4052
4053 switch (intel_crtc->pipe) {
4054 case PIPE_A:
4055 break;
4056 case PIPE_B:
6e3c9717 4057 if (intel_crtc->config->fdi_lanes > 2)
003632d9 4058 cpt_set_fdi_bc_bifurcation(dev, false);
1fbc0d78 4059 else
003632d9 4060 cpt_set_fdi_bc_bifurcation(dev, true);
1fbc0d78
DV
4061
4062 break;
4063 case PIPE_C:
003632d9 4064 cpt_set_fdi_bc_bifurcation(dev, true);
1fbc0d78
DV
4065
4066 break;
4067 default:
4068 BUG();
4069 }
4070}
4071
f67a559d
JB
4072/*
4073 * Enable PCH resources required for PCH ports:
4074 * - PCH PLLs
4075 * - FDI training & RX/TX
4076 * - update transcoder timings
4077 * - DP transcoding bits
4078 * - transcoder
4079 */
4080static void ironlake_pch_enable(struct drm_crtc *crtc)
0e23b99d
JB
4081{
4082 struct drm_device *dev = crtc->dev;
4083 struct drm_i915_private *dev_priv = dev->dev_private;
4084 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4085 int pipe = intel_crtc->pipe;
ee7b9f93 4086 u32 reg, temp;
2c07245f 4087
ab9412ba 4088 assert_pch_transcoder_disabled(dev_priv, pipe);
e7e164db 4089
1fbc0d78
DV
4090 if (IS_IVYBRIDGE(dev))
4091 ivybridge_update_fdi_bc_bifurcation(intel_crtc);
4092
cd986abb
DV
4093 /* Write the TU size bits before fdi link training, so that error
4094 * detection works. */
4095 I915_WRITE(FDI_RX_TUSIZE1(pipe),
4096 I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);
4097
c98e9dcf 4098 /* For PCH output, training FDI link */
674cf967 4099 dev_priv->display.fdi_link_train(crtc);
2c07245f 4100
3ad8a208
DV
4101 /* We need to program the right clock selection before writing the pixel
4102 * mutliplier into the DPLL. */
303b81e0 4103 if (HAS_PCH_CPT(dev)) {
ee7b9f93 4104 u32 sel;
4b645f14 4105
c98e9dcf 4106 temp = I915_READ(PCH_DPLL_SEL);
11887397
DV
4107 temp |= TRANS_DPLL_ENABLE(pipe);
4108 sel = TRANS_DPLLB_SEL(pipe);
6e3c9717 4109 if (intel_crtc->config->shared_dpll == DPLL_ID_PCH_PLL_B)
ee7b9f93
JB
4110 temp |= sel;
4111 else
4112 temp &= ~sel;
c98e9dcf 4113 I915_WRITE(PCH_DPLL_SEL, temp);
c98e9dcf 4114 }
5eddb70b 4115
3ad8a208
DV
4116 /* XXX: pch pll's can be enabled any time before we enable the PCH
4117 * transcoder, and we actually should do this to not upset any PCH
4118 * transcoder that already use the clock when we share it.
4119 *
4120 * Note that enable_shared_dpll tries to do the right thing, but
4121 * get_shared_dpll unconditionally resets the pll - we need that to have
4122 * the right LVDS enable sequence. */
85b3894f 4123 intel_enable_shared_dpll(intel_crtc);
3ad8a208 4124
d9b6cb56
JB
4125 /* set transcoder timing, panel must allow it */
4126 assert_panel_unlocked(dev_priv, pipe);
275f01b2 4127 ironlake_pch_transcoder_set_timings(intel_crtc, pipe);
8db9d77b 4128
303b81e0 4129 intel_fdi_normal_train(crtc);
5e84e1a4 4130
c98e9dcf 4131 /* For PCH DP, enable TRANS_DP_CTL */
6e3c9717 4132 if (HAS_PCH_CPT(dev) && intel_crtc->config->has_dp_encoder) {
dfd07d72 4133 u32 bpc = (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) >> 5;
5eddb70b
CW
4134 reg = TRANS_DP_CTL(pipe);
4135 temp = I915_READ(reg);
4136 temp &= ~(TRANS_DP_PORT_SEL_MASK |
220cad3c
EA
4137 TRANS_DP_SYNC_MASK |
4138 TRANS_DP_BPC_MASK);
e3ef4479 4139 temp |= TRANS_DP_OUTPUT_ENABLE;
9325c9f0 4140 temp |= bpc << 9; /* same format but at 11:9 */
c98e9dcf
JB
4141
4142 if (crtc->mode.flags & DRM_MODE_FLAG_PHSYNC)
5eddb70b 4143 temp |= TRANS_DP_HSYNC_ACTIVE_HIGH;
c98e9dcf 4144 if (crtc->mode.flags & DRM_MODE_FLAG_PVSYNC)
5eddb70b 4145 temp |= TRANS_DP_VSYNC_ACTIVE_HIGH;
c98e9dcf
JB
4146
4147 switch (intel_trans_dp_port_sel(crtc)) {
4148 case PCH_DP_B:
5eddb70b 4149 temp |= TRANS_DP_PORT_SEL_B;
c98e9dcf
JB
4150 break;
4151 case PCH_DP_C:
5eddb70b 4152 temp |= TRANS_DP_PORT_SEL_C;
c98e9dcf
JB
4153 break;
4154 case PCH_DP_D:
5eddb70b 4155 temp |= TRANS_DP_PORT_SEL_D;
c98e9dcf
JB
4156 break;
4157 default:
e95d41e1 4158 BUG();
32f9d658 4159 }
2c07245f 4160
5eddb70b 4161 I915_WRITE(reg, temp);
6be4a607 4162 }
b52eb4dc 4163
b8a4f404 4164 ironlake_enable_pch_transcoder(dev_priv, pipe);
f67a559d
JB
4165}
4166
1507e5bd
PZ
4167static void lpt_pch_enable(struct drm_crtc *crtc)
4168{
4169 struct drm_device *dev = crtc->dev;
4170 struct drm_i915_private *dev_priv = dev->dev_private;
4171 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6e3c9717 4172 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
1507e5bd 4173
ab9412ba 4174 assert_pch_transcoder_disabled(dev_priv, TRANSCODER_A);
1507e5bd 4175
8c52b5e8 4176 lpt_program_iclkip(crtc);
1507e5bd 4177
0540e488 4178 /* Set transcoder timing. */
275f01b2 4179 ironlake_pch_transcoder_set_timings(intel_crtc, PIPE_A);
1507e5bd 4180
937bb610 4181 lpt_enable_pch_transcoder(dev_priv, cpu_transcoder);
f67a559d
JB
4182}
4183
190f68c5
ACO
4184struct intel_shared_dpll *intel_get_shared_dpll(struct intel_crtc *crtc,
4185 struct intel_crtc_state *crtc_state)
ee7b9f93 4186{
e2b78267 4187 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
8bd31e67 4188 struct intel_shared_dpll *pll;
de419ab6 4189 struct intel_shared_dpll_config *shared_dpll;
e2b78267 4190 enum intel_dpll_id i;
ee7b9f93 4191
de419ab6
ML
4192 shared_dpll = intel_atomic_get_shared_dpll_state(crtc_state->base.state);
4193
98b6bd99
DV
4194 if (HAS_PCH_IBX(dev_priv->dev)) {
4195 /* Ironlake PCH has a fixed PLL->PCH pipe mapping. */
d94ab068 4196 i = (enum intel_dpll_id) crtc->pipe;
e72f9fbf 4197 pll = &dev_priv->shared_dplls[i];
98b6bd99 4198
46edb027
DV
4199 DRM_DEBUG_KMS("CRTC:%d using pre-allocated %s\n",
4200 crtc->base.base.id, pll->name);
98b6bd99 4201
de419ab6 4202 WARN_ON(shared_dpll[i].crtc_mask);
f2a69f44 4203
98b6bd99
DV
4204 goto found;
4205 }
4206
bcddf610
S
4207 if (IS_BROXTON(dev_priv->dev)) {
4208 /* PLL is attached to port in bxt */
4209 struct intel_encoder *encoder;
4210 struct intel_digital_port *intel_dig_port;
4211
4212 encoder = intel_ddi_get_crtc_new_encoder(crtc_state);
4213 if (WARN_ON(!encoder))
4214 return NULL;
4215
4216 intel_dig_port = enc_to_dig_port(&encoder->base);
4217 /* 1:1 mapping between ports and PLLs */
4218 i = (enum intel_dpll_id)intel_dig_port->port;
4219 pll = &dev_priv->shared_dplls[i];
4220 DRM_DEBUG_KMS("CRTC:%d using pre-allocated %s\n",
4221 crtc->base.base.id, pll->name);
de419ab6 4222 WARN_ON(shared_dpll[i].crtc_mask);
bcddf610
S
4223
4224 goto found;
4225 }
4226
e72f9fbf
DV
4227 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
4228 pll = &dev_priv->shared_dplls[i];
ee7b9f93
JB
4229
4230 /* Only want to check enabled timings first */
de419ab6 4231 if (shared_dpll[i].crtc_mask == 0)
ee7b9f93
JB
4232 continue;
4233
190f68c5 4234 if (memcmp(&crtc_state->dpll_hw_state,
de419ab6
ML
4235 &shared_dpll[i].hw_state,
4236 sizeof(crtc_state->dpll_hw_state)) == 0) {
8bd31e67 4237 DRM_DEBUG_KMS("CRTC:%d sharing existing %s (crtc mask 0x%08x, ative %d)\n",
1e6f2ddc 4238 crtc->base.base.id, pll->name,
de419ab6 4239 shared_dpll[i].crtc_mask,
8bd31e67 4240 pll->active);
ee7b9f93
JB
4241 goto found;
4242 }
4243 }
4244
4245 /* Ok no matching timings, maybe there's a free one? */
e72f9fbf
DV
4246 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
4247 pll = &dev_priv->shared_dplls[i];
de419ab6 4248 if (shared_dpll[i].crtc_mask == 0) {
46edb027
DV
4249 DRM_DEBUG_KMS("CRTC:%d allocated %s\n",
4250 crtc->base.base.id, pll->name);
ee7b9f93
JB
4251 goto found;
4252 }
4253 }
4254
4255 return NULL;
4256
4257found:
de419ab6
ML
4258 if (shared_dpll[i].crtc_mask == 0)
4259 shared_dpll[i].hw_state =
4260 crtc_state->dpll_hw_state;
f2a69f44 4261
190f68c5 4262 crtc_state->shared_dpll = i;
46edb027
DV
4263 DRM_DEBUG_DRIVER("using %s for pipe %c\n", pll->name,
4264 pipe_name(crtc->pipe));
ee7b9f93 4265
de419ab6 4266 shared_dpll[i].crtc_mask |= 1 << crtc->pipe;
e04c7350 4267
ee7b9f93
JB
4268 return pll;
4269}
4270
de419ab6 4271static void intel_shared_dpll_commit(struct drm_atomic_state *state)
8bd31e67 4272{
de419ab6
ML
4273 struct drm_i915_private *dev_priv = to_i915(state->dev);
4274 struct intel_shared_dpll_config *shared_dpll;
8bd31e67
ACO
4275 struct intel_shared_dpll *pll;
4276 enum intel_dpll_id i;
4277
de419ab6
ML
4278 if (!to_intel_atomic_state(state)->dpll_set)
4279 return;
8bd31e67 4280
de419ab6 4281 shared_dpll = to_intel_atomic_state(state)->shared_dpll;
8bd31e67
ACO
4282 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
4283 pll = &dev_priv->shared_dplls[i];
de419ab6 4284 pll->config = shared_dpll[i];
8bd31e67
ACO
4285 }
4286}
4287
a1520318 4288static void cpt_verify_modeset(struct drm_device *dev, int pipe)
d4270e57
JB
4289{
4290 struct drm_i915_private *dev_priv = dev->dev_private;
23670b32 4291 int dslreg = PIPEDSL(pipe);
d4270e57
JB
4292 u32 temp;
4293
4294 temp = I915_READ(dslreg);
4295 udelay(500);
4296 if (wait_for(I915_READ(dslreg) != temp, 5)) {
d4270e57 4297 if (wait_for(I915_READ(dslreg) != temp, 5))
84f44ce7 4298 DRM_ERROR("mode set failed: pipe %c stuck\n", pipe_name(pipe));
d4270e57
JB
4299 }
4300}
4301
a1b2278e
CK
4302/**
4303 * skl_update_scaler_users - Stages update to crtc's scaler state
4304 * @intel_crtc: crtc
4305 * @crtc_state: crtc_state
4306 * @plane: plane (NULL indicates crtc is requesting update)
4307 * @plane_state: plane's state
4308 * @force_detach: request unconditional detachment of scaler
4309 *
4310 * This function updates scaler state for requested plane or crtc.
4311 * To request scaler usage update for a plane, caller shall pass plane pointer.
4312 * To request scaler usage update for crtc, caller shall pass plane pointer
4313 * as NULL.
4314 *
4315 * Return
4316 * 0 - scaler_usage updated successfully
4317 * error - requested scaling cannot be supported or other error condition
4318 */
4319int
4320skl_update_scaler_users(
4321 struct intel_crtc *intel_crtc, struct intel_crtc_state *crtc_state,
4322 struct intel_plane *intel_plane, struct intel_plane_state *plane_state,
4323 int force_detach)
4324{
4325 int need_scaling;
4326 int idx;
4327 int src_w, src_h, dst_w, dst_h;
4328 int *scaler_id;
4329 struct drm_framebuffer *fb;
4330 struct intel_crtc_scaler_state *scaler_state;
6156a456 4331 unsigned int rotation;
a1b2278e
CK
4332
4333 if (!intel_crtc || !crtc_state)
4334 return 0;
4335
4336 scaler_state = &crtc_state->scaler_state;
4337
4338 idx = intel_plane ? drm_plane_index(&intel_plane->base) : SKL_CRTC_INDEX;
4339 fb = intel_plane ? plane_state->base.fb : NULL;
4340
4341 if (intel_plane) {
4342 src_w = drm_rect_width(&plane_state->src) >> 16;
4343 src_h = drm_rect_height(&plane_state->src) >> 16;
4344 dst_w = drm_rect_width(&plane_state->dst);
4345 dst_h = drm_rect_height(&plane_state->dst);
4346 scaler_id = &plane_state->scaler_id;
6156a456 4347 rotation = plane_state->base.rotation;
a1b2278e
CK
4348 } else {
4349 struct drm_display_mode *adjusted_mode =
4350 &crtc_state->base.adjusted_mode;
4351 src_w = crtc_state->pipe_src_w;
4352 src_h = crtc_state->pipe_src_h;
4353 dst_w = adjusted_mode->hdisplay;
4354 dst_h = adjusted_mode->vdisplay;
4355 scaler_id = &scaler_state->scaler_id;
6156a456 4356 rotation = DRM_ROTATE_0;
a1b2278e 4357 }
6156a456
CK
4358
4359 need_scaling = intel_rotation_90_or_270(rotation) ?
4360 (src_h != dst_w || src_w != dst_h):
4361 (src_w != dst_w || src_h != dst_h);
a1b2278e
CK
4362
4363 /*
4364 * if plane is being disabled or scaler is no more required or force detach
4365 * - free scaler binded to this plane/crtc
4366 * - in order to do this, update crtc->scaler_usage
4367 *
4368 * Here scaler state in crtc_state is set free so that
4369 * scaler can be assigned to other user. Actual register
4370 * update to free the scaler is done in plane/panel-fit programming.
4371 * For this purpose crtc/plane_state->scaler_id isn't reset here.
4372 */
4373 if (force_detach || !need_scaling || (intel_plane &&
4374 (!fb || !plane_state->visible))) {
4375 if (*scaler_id >= 0) {
4376 scaler_state->scaler_users &= ~(1 << idx);
4377 scaler_state->scalers[*scaler_id].in_use = 0;
4378
4379 DRM_DEBUG_KMS("Staged freeing scaler id %d.%d from %s:%d "
4380 "crtc_state = %p scaler_users = 0x%x\n",
4381 intel_crtc->pipe, *scaler_id, intel_plane ? "PLANE" : "CRTC",
4382 intel_plane ? intel_plane->base.base.id :
4383 intel_crtc->base.base.id, crtc_state,
4384 scaler_state->scaler_users);
4385 *scaler_id = -1;
4386 }
4387 return 0;
4388 }
4389
4390 /* range checks */
4391 if (src_w < SKL_MIN_SRC_W || src_h < SKL_MIN_SRC_H ||
4392 dst_w < SKL_MIN_DST_W || dst_h < SKL_MIN_DST_H ||
4393
4394 src_w > SKL_MAX_SRC_W || src_h > SKL_MAX_SRC_H ||
4395 dst_w > SKL_MAX_DST_W || dst_h > SKL_MAX_DST_H) {
4396 DRM_DEBUG_KMS("%s:%d scaler_user index %u.%u: src %ux%u dst %ux%u "
4397 "size is out of scaler range\n",
4398 intel_plane ? "PLANE" : "CRTC",
4399 intel_plane ? intel_plane->base.base.id : intel_crtc->base.base.id,
4400 intel_crtc->pipe, idx, src_w, src_h, dst_w, dst_h);
4401 return -EINVAL;
4402 }
4403
4404 /* check colorkey */
225c228a
CK
4405 if (WARN_ON(intel_plane &&
4406 intel_plane->ckey.flags != I915_SET_COLORKEY_NONE)) {
4407 DRM_DEBUG_KMS("PLANE:%d scaling %ux%u->%ux%u not allowed with colorkey",
4408 intel_plane->base.base.id, src_w, src_h, dst_w, dst_h);
a1b2278e
CK
4409 return -EINVAL;
4410 }
4411
4412 /* Check src format */
4413 if (intel_plane) {
4414 switch (fb->pixel_format) {
4415 case DRM_FORMAT_RGB565:
4416 case DRM_FORMAT_XBGR8888:
4417 case DRM_FORMAT_XRGB8888:
4418 case DRM_FORMAT_ABGR8888:
4419 case DRM_FORMAT_ARGB8888:
4420 case DRM_FORMAT_XRGB2101010:
a1b2278e 4421 case DRM_FORMAT_XBGR2101010:
a1b2278e
CK
4422 case DRM_FORMAT_YUYV:
4423 case DRM_FORMAT_YVYU:
4424 case DRM_FORMAT_UYVY:
4425 case DRM_FORMAT_VYUY:
4426 break;
4427 default:
4428 DRM_DEBUG_KMS("PLANE:%d FB:%d unsupported scaling format 0x%x\n",
4429 intel_plane->base.base.id, fb->base.id, fb->pixel_format);
4430 return -EINVAL;
4431 }
4432 }
4433
4434 /* mark this plane as a scaler user in crtc_state */
4435 scaler_state->scaler_users |= (1 << idx);
4436 DRM_DEBUG_KMS("%s:%d staged scaling request for %ux%u->%ux%u "
4437 "crtc_state = %p scaler_users = 0x%x\n",
4438 intel_plane ? "PLANE" : "CRTC",
4439 intel_plane ? intel_plane->base.base.id : intel_crtc->base.base.id,
4440 src_w, src_h, dst_w, dst_h, crtc_state, scaler_state->scaler_users);
4441 return 0;
4442}
4443
4444static void skylake_pfit_update(struct intel_crtc *crtc, int enable)
bd2e244f
JB
4445{
4446 struct drm_device *dev = crtc->base.dev;
4447 struct drm_i915_private *dev_priv = dev->dev_private;
4448 int pipe = crtc->pipe;
a1b2278e
CK
4449 struct intel_crtc_scaler_state *scaler_state =
4450 &crtc->config->scaler_state;
4451
4452 DRM_DEBUG_KMS("for crtc_state = %p\n", crtc->config);
4453
4454 /* To update pfit, first update scaler state */
4455 skl_update_scaler_users(crtc, crtc->config, NULL, NULL, !enable);
4456 intel_atomic_setup_scalers(crtc->base.dev, crtc, crtc->config);
4457 skl_detach_scalers(crtc);
4458 if (!enable)
4459 return;
bd2e244f 4460
6e3c9717 4461 if (crtc->config->pch_pfit.enabled) {
a1b2278e
CK
4462 int id;
4463
4464 if (WARN_ON(crtc->config->scaler_state.scaler_id < 0)) {
4465 DRM_ERROR("Requesting pfit without getting a scaler first\n");
4466 return;
4467 }
4468
4469 id = scaler_state->scaler_id;
4470 I915_WRITE(SKL_PS_CTRL(pipe, id), PS_SCALER_EN |
4471 PS_FILTER_MEDIUM | scaler_state->scalers[id].mode);
4472 I915_WRITE(SKL_PS_WIN_POS(pipe, id), crtc->config->pch_pfit.pos);
4473 I915_WRITE(SKL_PS_WIN_SZ(pipe, id), crtc->config->pch_pfit.size);
4474
4475 DRM_DEBUG_KMS("for crtc_state = %p scaler_id = %d\n", crtc->config, id);
bd2e244f
JB
4476 }
4477}
4478
b074cec8
JB
4479static void ironlake_pfit_enable(struct intel_crtc *crtc)
4480{
4481 struct drm_device *dev = crtc->base.dev;
4482 struct drm_i915_private *dev_priv = dev->dev_private;
4483 int pipe = crtc->pipe;
4484
6e3c9717 4485 if (crtc->config->pch_pfit.enabled) {
b074cec8
JB
4486 /* Force use of hard-coded filter coefficients
4487 * as some pre-programmed values are broken,
4488 * e.g. x201.
4489 */
4490 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
4491 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3 |
4492 PF_PIPE_SEL_IVB(pipe));
4493 else
4494 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3);
6e3c9717
ACO
4495 I915_WRITE(PF_WIN_POS(pipe), crtc->config->pch_pfit.pos);
4496 I915_WRITE(PF_WIN_SZ(pipe), crtc->config->pch_pfit.size);
d4270e57
JB
4497 }
4498}
4499
4a3b8769 4500static void intel_enable_sprite_planes(struct drm_crtc *crtc)
bb53d4ae
VS
4501{
4502 struct drm_device *dev = crtc->dev;
4503 enum pipe pipe = to_intel_crtc(crtc)->pipe;
af2b653b 4504 struct drm_plane *plane;
bb53d4ae
VS
4505 struct intel_plane *intel_plane;
4506
af2b653b
MR
4507 drm_for_each_legacy_plane(plane, &dev->mode_config.plane_list) {
4508 intel_plane = to_intel_plane(plane);
bb53d4ae
VS
4509 if (intel_plane->pipe == pipe)
4510 intel_plane_restore(&intel_plane->base);
af2b653b 4511 }
bb53d4ae
VS
4512}
4513
20bc8673 4514void hsw_enable_ips(struct intel_crtc *crtc)
d77e4531 4515{
cea165c3
VS
4516 struct drm_device *dev = crtc->base.dev;
4517 struct drm_i915_private *dev_priv = dev->dev_private;
d77e4531 4518
6e3c9717 4519 if (!crtc->config->ips_enabled)
d77e4531
PZ
4520 return;
4521
cea165c3
VS
4522 /* We can only enable IPS after we enable a plane and wait for a vblank */
4523 intel_wait_for_vblank(dev, crtc->pipe);
4524
d77e4531 4525 assert_plane_enabled(dev_priv, crtc->plane);
cea165c3 4526 if (IS_BROADWELL(dev)) {
2a114cc1
BW
4527 mutex_lock(&dev_priv->rps.hw_lock);
4528 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0xc0000000));
4529 mutex_unlock(&dev_priv->rps.hw_lock);
4530 /* Quoting Art Runyan: "its not safe to expect any particular
4531 * value in IPS_CTL bit 31 after enabling IPS through the
e59150dc
JB
4532 * mailbox." Moreover, the mailbox may return a bogus state,
4533 * so we need to just enable it and continue on.
2a114cc1
BW
4534 */
4535 } else {
4536 I915_WRITE(IPS_CTL, IPS_ENABLE);
4537 /* The bit only becomes 1 in the next vblank, so this wait here
4538 * is essentially intel_wait_for_vblank. If we don't have this
4539 * and don't wait for vblanks until the end of crtc_enable, then
4540 * the HW state readout code will complain that the expected
4541 * IPS_CTL value is not the one we read. */
4542 if (wait_for(I915_READ_NOTRACE(IPS_CTL) & IPS_ENABLE, 50))
4543 DRM_ERROR("Timed out waiting for IPS enable\n");
4544 }
d77e4531
PZ
4545}
4546
20bc8673 4547void hsw_disable_ips(struct intel_crtc *crtc)
d77e4531
PZ
4548{
4549 struct drm_device *dev = crtc->base.dev;
4550 struct drm_i915_private *dev_priv = dev->dev_private;
4551
6e3c9717 4552 if (!crtc->config->ips_enabled)
d77e4531
PZ
4553 return;
4554
4555 assert_plane_enabled(dev_priv, crtc->plane);
23d0b130 4556 if (IS_BROADWELL(dev)) {
2a114cc1
BW
4557 mutex_lock(&dev_priv->rps.hw_lock);
4558 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0));
4559 mutex_unlock(&dev_priv->rps.hw_lock);
23d0b130
BW
4560 /* wait for pcode to finish disabling IPS, which may take up to 42ms */
4561 if (wait_for((I915_READ(IPS_CTL) & IPS_ENABLE) == 0, 42))
4562 DRM_ERROR("Timed out waiting for IPS disable\n");
e59150dc 4563 } else {
2a114cc1 4564 I915_WRITE(IPS_CTL, 0);
e59150dc
JB
4565 POSTING_READ(IPS_CTL);
4566 }
d77e4531
PZ
4567
4568 /* We need to wait for a vblank before we can disable the plane. */
4569 intel_wait_for_vblank(dev, crtc->pipe);
4570}
4571
4572/** Loads the palette/gamma unit for the CRTC with the prepared values */
4573static void intel_crtc_load_lut(struct drm_crtc *crtc)
4574{
4575 struct drm_device *dev = crtc->dev;
4576 struct drm_i915_private *dev_priv = dev->dev_private;
4577 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4578 enum pipe pipe = intel_crtc->pipe;
4579 int palreg = PALETTE(pipe);
4580 int i;
4581 bool reenable_ips = false;
4582
4583 /* The clocks have to be on to load the palette. */
53d9f4e9 4584 if (!crtc->state->active)
d77e4531
PZ
4585 return;
4586
50360403 4587 if (HAS_GMCH_DISPLAY(dev_priv->dev)) {
409ee761 4588 if (intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_DSI))
d77e4531
PZ
4589 assert_dsi_pll_enabled(dev_priv);
4590 else
4591 assert_pll_enabled(dev_priv, pipe);
4592 }
4593
4594 /* use legacy palette for Ironlake */
7a1db49a 4595 if (!HAS_GMCH_DISPLAY(dev))
d77e4531
PZ
4596 palreg = LGC_PALETTE(pipe);
4597
4598 /* Workaround : Do not read or write the pipe palette/gamma data while
4599 * GAMMA_MODE is configured for split gamma and IPS_CTL has IPS enabled.
4600 */
6e3c9717 4601 if (IS_HASWELL(dev) && intel_crtc->config->ips_enabled &&
d77e4531
PZ
4602 ((I915_READ(GAMMA_MODE(pipe)) & GAMMA_MODE_MODE_MASK) ==
4603 GAMMA_MODE_MODE_SPLIT)) {
4604 hsw_disable_ips(intel_crtc);
4605 reenable_ips = true;
4606 }
4607
4608 for (i = 0; i < 256; i++) {
4609 I915_WRITE(palreg + 4 * i,
4610 (intel_crtc->lut_r[i] << 16) |
4611 (intel_crtc->lut_g[i] << 8) |
4612 intel_crtc->lut_b[i]);
4613 }
4614
4615 if (reenable_ips)
4616 hsw_enable_ips(intel_crtc);
4617}
4618
7cac945f 4619static void intel_crtc_dpms_overlay_disable(struct intel_crtc *intel_crtc)
d3eedb1a 4620{
7cac945f 4621 if (intel_crtc->overlay) {
d3eedb1a
VS
4622 struct drm_device *dev = intel_crtc->base.dev;
4623 struct drm_i915_private *dev_priv = dev->dev_private;
4624
4625 mutex_lock(&dev->struct_mutex);
4626 dev_priv->mm.interruptible = false;
4627 (void) intel_overlay_switch_off(intel_crtc->overlay);
4628 dev_priv->mm.interruptible = true;
4629 mutex_unlock(&dev->struct_mutex);
4630 }
4631
4632 /* Let userspace switch the overlay on again. In most cases userspace
4633 * has to recompute where to put it anyway.
4634 */
4635}
4636
87d4300a
ML
4637/**
4638 * intel_post_enable_primary - Perform operations after enabling primary plane
4639 * @crtc: the CRTC whose primary plane was just enabled
4640 *
4641 * Performs potentially sleeping operations that must be done after the primary
4642 * plane is enabled, such as updating FBC and IPS. Note that this may be
4643 * called due to an explicit primary plane update, or due to an implicit
4644 * re-enable that is caused when a sprite plane is updated to no longer
4645 * completely hide the primary plane.
4646 */
4647static void
4648intel_post_enable_primary(struct drm_crtc *crtc)
a5c4d7bc
VS
4649{
4650 struct drm_device *dev = crtc->dev;
87d4300a 4651 struct drm_i915_private *dev_priv = dev->dev_private;
a5c4d7bc
VS
4652 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4653 int pipe = intel_crtc->pipe;
a5c4d7bc 4654
87d4300a
ML
4655 /*
4656 * BDW signals flip done immediately if the plane
4657 * is disabled, even if the plane enable is already
4658 * armed to occur at the next vblank :(
4659 */
4660 if (IS_BROADWELL(dev))
4661 intel_wait_for_vblank(dev, pipe);
a5c4d7bc 4662
87d4300a
ML
4663 /*
4664 * FIXME IPS should be fine as long as one plane is
4665 * enabled, but in practice it seems to have problems
4666 * when going from primary only to sprite only and vice
4667 * versa.
4668 */
a5c4d7bc
VS
4669 hsw_enable_ips(intel_crtc);
4670
4671 mutex_lock(&dev->struct_mutex);
7ff0ebcc 4672 intel_fbc_update(dev);
a5c4d7bc 4673 mutex_unlock(&dev->struct_mutex);
f99d7069
DV
4674
4675 /*
87d4300a
ML
4676 * Gen2 reports pipe underruns whenever all planes are disabled.
4677 * So don't enable underrun reporting before at least some planes
4678 * are enabled.
4679 * FIXME: Need to fix the logic to work when we turn off all planes
4680 * but leave the pipe running.
f99d7069 4681 */
87d4300a
ML
4682 if (IS_GEN2(dev))
4683 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4684
4685 /* Underruns don't raise interrupts, so check manually. */
4686 if (HAS_GMCH_DISPLAY(dev))
4687 i9xx_check_fifo_underruns(dev_priv);
a5c4d7bc
VS
4688}
4689
87d4300a
ML
4690/**
4691 * intel_pre_disable_primary - Perform operations before disabling primary plane
4692 * @crtc: the CRTC whose primary plane is to be disabled
4693 *
4694 * Performs potentially sleeping operations that must be done before the
4695 * primary plane is disabled, such as updating FBC and IPS. Note that this may
4696 * be called due to an explicit primary plane update, or due to an implicit
4697 * disable that is caused when a sprite plane completely hides the primary
4698 * plane.
4699 */
4700static void
4701intel_pre_disable_primary(struct drm_crtc *crtc)
a5c4d7bc
VS
4702{
4703 struct drm_device *dev = crtc->dev;
4704 struct drm_i915_private *dev_priv = dev->dev_private;
4705 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4706 int pipe = intel_crtc->pipe;
a5c4d7bc 4707
87d4300a
ML
4708 /*
4709 * Gen2 reports pipe underruns whenever all planes are disabled.
4710 * So diasble underrun reporting before all the planes get disabled.
4711 * FIXME: Need to fix the logic to work when we turn off all planes
4712 * but leave the pipe running.
4713 */
4714 if (IS_GEN2(dev))
4715 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
a5c4d7bc 4716
87d4300a
ML
4717 /*
4718 * Vblank time updates from the shadow to live plane control register
4719 * are blocked if the memory self-refresh mode is active at that
4720 * moment. So to make sure the plane gets truly disabled, disable
4721 * first the self-refresh mode. The self-refresh enable bit in turn
4722 * will be checked/applied by the HW only at the next frame start
4723 * event which is after the vblank start event, so we need to have a
4724 * wait-for-vblank between disabling the plane and the pipe.
4725 */
4726 if (HAS_GMCH_DISPLAY(dev))
4727 intel_set_memory_cxsr(dev_priv, false);
4728
4729 mutex_lock(&dev->struct_mutex);
e35fef21 4730 if (dev_priv->fbc.crtc == intel_crtc)
7ff0ebcc 4731 intel_fbc_disable(dev);
87d4300a 4732 mutex_unlock(&dev->struct_mutex);
a5c4d7bc 4733
87d4300a
ML
4734 /*
4735 * FIXME IPS should be fine as long as one plane is
4736 * enabled, but in practice it seems to have problems
4737 * when going from primary only to sprite only and vice
4738 * versa.
4739 */
a5c4d7bc 4740 hsw_disable_ips(intel_crtc);
87d4300a
ML
4741}
4742
4743static void intel_crtc_enable_planes(struct drm_crtc *crtc)
4744{
2d847d45
RV
4745 struct drm_device *dev = crtc->dev;
4746 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4747 int pipe = intel_crtc->pipe;
4748
87d4300a
ML
4749 intel_enable_primary_hw_plane(crtc->primary, crtc);
4750 intel_enable_sprite_planes(crtc);
4751 intel_crtc_update_cursor(crtc, true);
87d4300a
ML
4752
4753 intel_post_enable_primary(crtc);
2d847d45
RV
4754
4755 /*
4756 * FIXME: Once we grow proper nuclear flip support out of this we need
4757 * to compute the mask of flip planes precisely. For the time being
4758 * consider this a flip to a NULL plane.
4759 */
4760 intel_frontbuffer_flip(dev, INTEL_FRONTBUFFER_ALL_MASK(pipe));
87d4300a
ML
4761}
4762
4763static void intel_crtc_disable_planes(struct drm_crtc *crtc)
4764{
4765 struct drm_device *dev = crtc->dev;
4766 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4767 struct intel_plane *intel_plane;
4768 int pipe = intel_crtc->pipe;
4769
4770 intel_crtc_wait_for_pending_flips(crtc);
4771
4772 intel_pre_disable_primary(crtc);
a5c4d7bc 4773
7cac945f 4774 intel_crtc_dpms_overlay_disable(intel_crtc);
27321ae8
ML
4775 for_each_intel_plane(dev, intel_plane) {
4776 if (intel_plane->pipe == pipe) {
4777 struct drm_crtc *from = intel_plane->base.crtc;
4778
4779 intel_plane->disable_plane(&intel_plane->base,
4780 from ?: crtc, true);
4781 }
4782 }
f98551ae 4783
f99d7069
DV
4784 /*
4785 * FIXME: Once we grow proper nuclear flip support out of this we need
4786 * to compute the mask of flip planes precisely. For the time being
4787 * consider this a flip to a NULL plane.
4788 */
4789 intel_frontbuffer_flip(dev, INTEL_FRONTBUFFER_ALL_MASK(pipe));
a5c4d7bc
VS
4790}
4791
f67a559d
JB
4792static void ironlake_crtc_enable(struct drm_crtc *crtc)
4793{
4794 struct drm_device *dev = crtc->dev;
4795 struct drm_i915_private *dev_priv = dev->dev_private;
4796 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
ef9c3aee 4797 struct intel_encoder *encoder;
f67a559d 4798 int pipe = intel_crtc->pipe;
f67a559d 4799
53d9f4e9 4800 if (WARN_ON(intel_crtc->active))
f67a559d
JB
4801 return;
4802
6e3c9717 4803 if (intel_crtc->config->has_pch_encoder)
b14b1055
DV
4804 intel_prepare_shared_dpll(intel_crtc);
4805
6e3c9717 4806 if (intel_crtc->config->has_dp_encoder)
fe3cd48d 4807 intel_dp_set_m_n(intel_crtc, M1_N1);
29407aab
DV
4808
4809 intel_set_pipe_timings(intel_crtc);
4810
6e3c9717 4811 if (intel_crtc->config->has_pch_encoder) {
29407aab 4812 intel_cpu_transcoder_set_m_n(intel_crtc,
6e3c9717 4813 &intel_crtc->config->fdi_m_n, NULL);
29407aab
DV
4814 }
4815
4816 ironlake_set_pipeconf(crtc);
4817
f67a559d 4818 intel_crtc->active = true;
8664281b 4819
a72e4c9f
DV
4820 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4821 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, true);
8664281b 4822
f6736a1a 4823 for_each_encoder_on_crtc(dev, crtc, encoder)
952735ee
DV
4824 if (encoder->pre_enable)
4825 encoder->pre_enable(encoder);
f67a559d 4826
6e3c9717 4827 if (intel_crtc->config->has_pch_encoder) {
fff367c7
DV
4828 /* Note: FDI PLL enabling _must_ be done before we enable the
4829 * cpu pipes, hence this is separate from all the other fdi/pch
4830 * enabling. */
88cefb6c 4831 ironlake_fdi_pll_enable(intel_crtc);
46b6f814
DV
4832 } else {
4833 assert_fdi_tx_disabled(dev_priv, pipe);
4834 assert_fdi_rx_disabled(dev_priv, pipe);
4835 }
f67a559d 4836
b074cec8 4837 ironlake_pfit_enable(intel_crtc);
f67a559d 4838
9c54c0dd
JB
4839 /*
4840 * On ILK+ LUT must be loaded before the pipe is running but with
4841 * clocks enabled
4842 */
4843 intel_crtc_load_lut(crtc);
4844
f37fcc2a 4845 intel_update_watermarks(crtc);
e1fdc473 4846 intel_enable_pipe(intel_crtc);
f67a559d 4847
6e3c9717 4848 if (intel_crtc->config->has_pch_encoder)
f67a559d 4849 ironlake_pch_enable(crtc);
c98e9dcf 4850
f9b61ff6
DV
4851 assert_vblank_disabled(crtc);
4852 drm_crtc_vblank_on(crtc);
4853
fa5c73b1
DV
4854 for_each_encoder_on_crtc(dev, crtc, encoder)
4855 encoder->enable(encoder);
61b77ddd
DV
4856
4857 if (HAS_PCH_CPT(dev))
a1520318 4858 cpt_verify_modeset(dev, intel_crtc->pipe);
6be4a607
JB
4859}
4860
42db64ef
PZ
4861/* IPS only exists on ULT machines and is tied to pipe A. */
4862static bool hsw_crtc_supports_ips(struct intel_crtc *crtc)
4863{
f5adf94e 4864 return HAS_IPS(crtc->base.dev) && crtc->pipe == PIPE_A;
42db64ef
PZ
4865}
4866
e4916946
PZ
4867/*
4868 * This implements the workaround described in the "notes" section of the mode
4869 * set sequence documentation. When going from no pipes or single pipe to
4870 * multiple pipes, and planes are enabled after the pipe, we need to wait at
4871 * least 2 vblanks on the first pipe before enabling planes on the second pipe.
4872 */
4873static void haswell_mode_set_planes_workaround(struct intel_crtc *crtc)
4874{
4875 struct drm_device *dev = crtc->base.dev;
4876 struct intel_crtc *crtc_it, *other_active_crtc = NULL;
4877
4878 /* We want to get the other_active_crtc only if there's only 1 other
4879 * active crtc. */
d3fcc808 4880 for_each_intel_crtc(dev, crtc_it) {
e4916946
PZ
4881 if (!crtc_it->active || crtc_it == crtc)
4882 continue;
4883
4884 if (other_active_crtc)
4885 return;
4886
4887 other_active_crtc = crtc_it;
4888 }
4889 if (!other_active_crtc)
4890 return;
4891
4892 intel_wait_for_vblank(dev, other_active_crtc->pipe);
4893 intel_wait_for_vblank(dev, other_active_crtc->pipe);
4894}
4895
4f771f10
PZ
4896static void haswell_crtc_enable(struct drm_crtc *crtc)
4897{
4898 struct drm_device *dev = crtc->dev;
4899 struct drm_i915_private *dev_priv = dev->dev_private;
4900 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4901 struct intel_encoder *encoder;
4902 int pipe = intel_crtc->pipe;
4f771f10 4903
53d9f4e9 4904 if (WARN_ON(intel_crtc->active))
4f771f10
PZ
4905 return;
4906
df8ad70c
DV
4907 if (intel_crtc_to_shared_dpll(intel_crtc))
4908 intel_enable_shared_dpll(intel_crtc);
4909
6e3c9717 4910 if (intel_crtc->config->has_dp_encoder)
fe3cd48d 4911 intel_dp_set_m_n(intel_crtc, M1_N1);
229fca97
DV
4912
4913 intel_set_pipe_timings(intel_crtc);
4914
6e3c9717
ACO
4915 if (intel_crtc->config->cpu_transcoder != TRANSCODER_EDP) {
4916 I915_WRITE(PIPE_MULT(intel_crtc->config->cpu_transcoder),
4917 intel_crtc->config->pixel_multiplier - 1);
ebb69c95
CT
4918 }
4919
6e3c9717 4920 if (intel_crtc->config->has_pch_encoder) {
229fca97 4921 intel_cpu_transcoder_set_m_n(intel_crtc,
6e3c9717 4922 &intel_crtc->config->fdi_m_n, NULL);
229fca97
DV
4923 }
4924
4925 haswell_set_pipeconf(crtc);
4926
4927 intel_set_pipe_csc(crtc);
4928
4f771f10 4929 intel_crtc->active = true;
8664281b 4930
a72e4c9f 4931 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4f771f10
PZ
4932 for_each_encoder_on_crtc(dev, crtc, encoder)
4933 if (encoder->pre_enable)
4934 encoder->pre_enable(encoder);
4935
6e3c9717 4936 if (intel_crtc->config->has_pch_encoder) {
a72e4c9f
DV
4937 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
4938 true);
4fe9467d
ID
4939 dev_priv->display.fdi_link_train(crtc);
4940 }
4941
1f544388 4942 intel_ddi_enable_pipe_clock(intel_crtc);
4f771f10 4943
ff6d9f55 4944 if (INTEL_INFO(dev)->gen == 9)
a1b2278e 4945 skylake_pfit_update(intel_crtc, 1);
ff6d9f55 4946 else if (INTEL_INFO(dev)->gen < 9)
bd2e244f 4947 ironlake_pfit_enable(intel_crtc);
ff6d9f55
JB
4948 else
4949 MISSING_CASE(INTEL_INFO(dev)->gen);
4f771f10
PZ
4950
4951 /*
4952 * On ILK+ LUT must be loaded before the pipe is running but with
4953 * clocks enabled
4954 */
4955 intel_crtc_load_lut(crtc);
4956
1f544388 4957 intel_ddi_set_pipe_settings(crtc);
8228c251 4958 intel_ddi_enable_transcoder_func(crtc);
4f771f10 4959
f37fcc2a 4960 intel_update_watermarks(crtc);
e1fdc473 4961 intel_enable_pipe(intel_crtc);
42db64ef 4962
6e3c9717 4963 if (intel_crtc->config->has_pch_encoder)
1507e5bd 4964 lpt_pch_enable(crtc);
4f771f10 4965
6e3c9717 4966 if (intel_crtc->config->dp_encoder_is_mst)
0e32b39c
DA
4967 intel_ddi_set_vc_payload_alloc(crtc, true);
4968
f9b61ff6
DV
4969 assert_vblank_disabled(crtc);
4970 drm_crtc_vblank_on(crtc);
4971
8807e55b 4972 for_each_encoder_on_crtc(dev, crtc, encoder) {
4f771f10 4973 encoder->enable(encoder);
8807e55b
JN
4974 intel_opregion_notify_encoder(encoder, true);
4975 }
4f771f10 4976
e4916946
PZ
4977 /* If we change the relative order between pipe/planes enabling, we need
4978 * to change the workaround. */
4979 haswell_mode_set_planes_workaround(intel_crtc);
4f771f10
PZ
4980}
4981
3f8dce3a
DV
4982static void ironlake_pfit_disable(struct intel_crtc *crtc)
4983{
4984 struct drm_device *dev = crtc->base.dev;
4985 struct drm_i915_private *dev_priv = dev->dev_private;
4986 int pipe = crtc->pipe;
4987
4988 /* To avoid upsetting the power well on haswell only disable the pfit if
4989 * it's in use. The hw state code will make sure we get this right. */
6e3c9717 4990 if (crtc->config->pch_pfit.enabled) {
3f8dce3a
DV
4991 I915_WRITE(PF_CTL(pipe), 0);
4992 I915_WRITE(PF_WIN_POS(pipe), 0);
4993 I915_WRITE(PF_WIN_SZ(pipe), 0);
4994 }
4995}
4996
6be4a607
JB
4997static void ironlake_crtc_disable(struct drm_crtc *crtc)
4998{
4999 struct drm_device *dev = crtc->dev;
5000 struct drm_i915_private *dev_priv = dev->dev_private;
5001 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
ef9c3aee 5002 struct intel_encoder *encoder;
6be4a607 5003 int pipe = intel_crtc->pipe;
5eddb70b 5004 u32 reg, temp;
b52eb4dc 5005
53d9f4e9 5006 if (WARN_ON(!intel_crtc->active))
f7abfe8b
CW
5007 return;
5008
ea9d758d
DV
5009 for_each_encoder_on_crtc(dev, crtc, encoder)
5010 encoder->disable(encoder);
5011
f9b61ff6
DV
5012 drm_crtc_vblank_off(crtc);
5013 assert_vblank_disabled(crtc);
5014
6e3c9717 5015 if (intel_crtc->config->has_pch_encoder)
a72e4c9f 5016 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, false);
d925c59a 5017
575f7ab7 5018 intel_disable_pipe(intel_crtc);
32f9d658 5019
3f8dce3a 5020 ironlake_pfit_disable(intel_crtc);
2c07245f 5021
5a74f70a
VS
5022 if (intel_crtc->config->has_pch_encoder)
5023 ironlake_fdi_disable(crtc);
5024
bf49ec8c
DV
5025 for_each_encoder_on_crtc(dev, crtc, encoder)
5026 if (encoder->post_disable)
5027 encoder->post_disable(encoder);
2c07245f 5028
6e3c9717 5029 if (intel_crtc->config->has_pch_encoder) {
d925c59a 5030 ironlake_disable_pch_transcoder(dev_priv, pipe);
6be4a607 5031
d925c59a
DV
5032 if (HAS_PCH_CPT(dev)) {
5033 /* disable TRANS_DP_CTL */
5034 reg = TRANS_DP_CTL(pipe);
5035 temp = I915_READ(reg);
5036 temp &= ~(TRANS_DP_OUTPUT_ENABLE |
5037 TRANS_DP_PORT_SEL_MASK);
5038 temp |= TRANS_DP_PORT_SEL_NONE;
5039 I915_WRITE(reg, temp);
5040
5041 /* disable DPLL_SEL */
5042 temp = I915_READ(PCH_DPLL_SEL);
11887397 5043 temp &= ~(TRANS_DPLL_ENABLE(pipe) | TRANS_DPLLB_SEL(pipe));
d925c59a 5044 I915_WRITE(PCH_DPLL_SEL, temp);
9db4a9c7 5045 }
e3421a18 5046
d925c59a 5047 /* disable PCH DPLL */
e72f9fbf 5048 intel_disable_shared_dpll(intel_crtc);
8db9d77b 5049
d925c59a
DV
5050 ironlake_fdi_pll_disable(intel_crtc);
5051 }
6b383a7f 5052
f7abfe8b 5053 intel_crtc->active = false;
46ba614c 5054 intel_update_watermarks(crtc);
d1ebd816
BW
5055
5056 mutex_lock(&dev->struct_mutex);
7ff0ebcc 5057 intel_fbc_update(dev);
d1ebd816 5058 mutex_unlock(&dev->struct_mutex);
6be4a607 5059}
1b3c7a47 5060
4f771f10 5061static void haswell_crtc_disable(struct drm_crtc *crtc)
ee7b9f93 5062{
4f771f10
PZ
5063 struct drm_device *dev = crtc->dev;
5064 struct drm_i915_private *dev_priv = dev->dev_private;
ee7b9f93 5065 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4f771f10 5066 struct intel_encoder *encoder;
6e3c9717 5067 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
ee7b9f93 5068
53d9f4e9 5069 if (WARN_ON(!intel_crtc->active))
4f771f10
PZ
5070 return;
5071
8807e55b
JN
5072 for_each_encoder_on_crtc(dev, crtc, encoder) {
5073 intel_opregion_notify_encoder(encoder, false);
4f771f10 5074 encoder->disable(encoder);
8807e55b 5075 }
4f771f10 5076
f9b61ff6
DV
5077 drm_crtc_vblank_off(crtc);
5078 assert_vblank_disabled(crtc);
5079
6e3c9717 5080 if (intel_crtc->config->has_pch_encoder)
a72e4c9f
DV
5081 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
5082 false);
575f7ab7 5083 intel_disable_pipe(intel_crtc);
4f771f10 5084
6e3c9717 5085 if (intel_crtc->config->dp_encoder_is_mst)
a4bf214f
VS
5086 intel_ddi_set_vc_payload_alloc(crtc, false);
5087
ad80a810 5088 intel_ddi_disable_transcoder_func(dev_priv, cpu_transcoder);
4f771f10 5089
ff6d9f55 5090 if (INTEL_INFO(dev)->gen == 9)
a1b2278e 5091 skylake_pfit_update(intel_crtc, 0);
ff6d9f55 5092 else if (INTEL_INFO(dev)->gen < 9)
bd2e244f 5093 ironlake_pfit_disable(intel_crtc);
ff6d9f55
JB
5094 else
5095 MISSING_CASE(INTEL_INFO(dev)->gen);
4f771f10 5096
1f544388 5097 intel_ddi_disable_pipe_clock(intel_crtc);
4f771f10 5098
6e3c9717 5099 if (intel_crtc->config->has_pch_encoder) {
ab4d966c 5100 lpt_disable_pch_transcoder(dev_priv);
1ad960f2 5101 intel_ddi_fdi_disable(crtc);
83616634 5102 }
4f771f10 5103
97b040aa
ID
5104 for_each_encoder_on_crtc(dev, crtc, encoder)
5105 if (encoder->post_disable)
5106 encoder->post_disable(encoder);
5107
4f771f10 5108 intel_crtc->active = false;
46ba614c 5109 intel_update_watermarks(crtc);
4f771f10
PZ
5110
5111 mutex_lock(&dev->struct_mutex);
7ff0ebcc 5112 intel_fbc_update(dev);
4f771f10 5113 mutex_unlock(&dev->struct_mutex);
df8ad70c
DV
5114
5115 if (intel_crtc_to_shared_dpll(intel_crtc))
5116 intel_disable_shared_dpll(intel_crtc);
4f771f10
PZ
5117}
5118
2dd24552
JB
5119static void i9xx_pfit_enable(struct intel_crtc *crtc)
5120{
5121 struct drm_device *dev = crtc->base.dev;
5122 struct drm_i915_private *dev_priv = dev->dev_private;
6e3c9717 5123 struct intel_crtc_state *pipe_config = crtc->config;
2dd24552 5124
681a8504 5125 if (!pipe_config->gmch_pfit.control)
2dd24552
JB
5126 return;
5127
2dd24552 5128 /*
c0b03411
DV
5129 * The panel fitter should only be adjusted whilst the pipe is disabled,
5130 * according to register description and PRM.
2dd24552 5131 */
c0b03411
DV
5132 WARN_ON(I915_READ(PFIT_CONTROL) & PFIT_ENABLE);
5133 assert_pipe_disabled(dev_priv, crtc->pipe);
2dd24552 5134
b074cec8
JB
5135 I915_WRITE(PFIT_PGM_RATIOS, pipe_config->gmch_pfit.pgm_ratios);
5136 I915_WRITE(PFIT_CONTROL, pipe_config->gmch_pfit.control);
5a80c45c
DV
5137
5138 /* Border color in case we don't scale up to the full screen. Black by
5139 * default, change to something else for debugging. */
5140 I915_WRITE(BCLRPAT(crtc->pipe), 0);
2dd24552
JB
5141}
5142
d05410f9
DA
5143static enum intel_display_power_domain port_to_power_domain(enum port port)
5144{
5145 switch (port) {
5146 case PORT_A:
5147 return POWER_DOMAIN_PORT_DDI_A_4_LANES;
5148 case PORT_B:
5149 return POWER_DOMAIN_PORT_DDI_B_4_LANES;
5150 case PORT_C:
5151 return POWER_DOMAIN_PORT_DDI_C_4_LANES;
5152 case PORT_D:
5153 return POWER_DOMAIN_PORT_DDI_D_4_LANES;
5154 default:
5155 WARN_ON_ONCE(1);
5156 return POWER_DOMAIN_PORT_OTHER;
5157 }
5158}
5159
77d22dca
ID
5160#define for_each_power_domain(domain, mask) \
5161 for ((domain) = 0; (domain) < POWER_DOMAIN_NUM; (domain)++) \
5162 if ((1 << (domain)) & (mask))
5163
319be8ae
ID
5164enum intel_display_power_domain
5165intel_display_port_power_domain(struct intel_encoder *intel_encoder)
5166{
5167 struct drm_device *dev = intel_encoder->base.dev;
5168 struct intel_digital_port *intel_dig_port;
5169
5170 switch (intel_encoder->type) {
5171 case INTEL_OUTPUT_UNKNOWN:
5172 /* Only DDI platforms should ever use this output type */
5173 WARN_ON_ONCE(!HAS_DDI(dev));
5174 case INTEL_OUTPUT_DISPLAYPORT:
5175 case INTEL_OUTPUT_HDMI:
5176 case INTEL_OUTPUT_EDP:
5177 intel_dig_port = enc_to_dig_port(&intel_encoder->base);
d05410f9 5178 return port_to_power_domain(intel_dig_port->port);
0e32b39c
DA
5179 case INTEL_OUTPUT_DP_MST:
5180 intel_dig_port = enc_to_mst(&intel_encoder->base)->primary;
5181 return port_to_power_domain(intel_dig_port->port);
319be8ae
ID
5182 case INTEL_OUTPUT_ANALOG:
5183 return POWER_DOMAIN_PORT_CRT;
5184 case INTEL_OUTPUT_DSI:
5185 return POWER_DOMAIN_PORT_DSI;
5186 default:
5187 return POWER_DOMAIN_PORT_OTHER;
5188 }
5189}
5190
5191static unsigned long get_crtc_power_domains(struct drm_crtc *crtc)
77d22dca 5192{
319be8ae
ID
5193 struct drm_device *dev = crtc->dev;
5194 struct intel_encoder *intel_encoder;
5195 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5196 enum pipe pipe = intel_crtc->pipe;
77d22dca
ID
5197 unsigned long mask;
5198 enum transcoder transcoder;
5199
5200 transcoder = intel_pipe_to_cpu_transcoder(dev->dev_private, pipe);
5201
5202 mask = BIT(POWER_DOMAIN_PIPE(pipe));
5203 mask |= BIT(POWER_DOMAIN_TRANSCODER(transcoder));
6e3c9717
ACO
5204 if (intel_crtc->config->pch_pfit.enabled ||
5205 intel_crtc->config->pch_pfit.force_thru)
77d22dca
ID
5206 mask |= BIT(POWER_DOMAIN_PIPE_PANEL_FITTER(pipe));
5207
319be8ae
ID
5208 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
5209 mask |= BIT(intel_display_port_power_domain(intel_encoder));
5210
77d22dca
ID
5211 return mask;
5212}
5213
679dacd4 5214static void modeset_update_crtc_power_domains(struct drm_atomic_state *state)
77d22dca 5215{
679dacd4 5216 struct drm_device *dev = state->dev;
77d22dca
ID
5217 struct drm_i915_private *dev_priv = dev->dev_private;
5218 unsigned long pipe_domains[I915_MAX_PIPES] = { 0, };
5219 struct intel_crtc *crtc;
5220
5221 /*
5222 * First get all needed power domains, then put all unneeded, to avoid
5223 * any unnecessary toggling of the power wells.
5224 */
d3fcc808 5225 for_each_intel_crtc(dev, crtc) {
77d22dca
ID
5226 enum intel_display_power_domain domain;
5227
83d65738 5228 if (!crtc->base.state->enable)
77d22dca
ID
5229 continue;
5230
319be8ae 5231 pipe_domains[crtc->pipe] = get_crtc_power_domains(&crtc->base);
77d22dca
ID
5232
5233 for_each_power_domain(domain, pipe_domains[crtc->pipe])
5234 intel_display_power_get(dev_priv, domain);
5235 }
5236
50f6e502 5237 if (dev_priv->display.modeset_global_resources)
679dacd4 5238 dev_priv->display.modeset_global_resources(state);
50f6e502 5239
d3fcc808 5240 for_each_intel_crtc(dev, crtc) {
77d22dca
ID
5241 enum intel_display_power_domain domain;
5242
5243 for_each_power_domain(domain, crtc->enabled_power_domains)
5244 intel_display_power_put(dev_priv, domain);
5245
5246 crtc->enabled_power_domains = pipe_domains[crtc->pipe];
5247 }
5248
5249 intel_display_set_init_power(dev_priv, false);
5250}
5251
560a7ae4
DL
5252static void intel_update_max_cdclk(struct drm_device *dev)
5253{
5254 struct drm_i915_private *dev_priv = dev->dev_private;
5255
5256 if (IS_SKYLAKE(dev)) {
5257 u32 limit = I915_READ(SKL_DFSM) & SKL_DFSM_CDCLK_LIMIT_MASK;
5258
5259 if (limit == SKL_DFSM_CDCLK_LIMIT_675)
5260 dev_priv->max_cdclk_freq = 675000;
5261 else if (limit == SKL_DFSM_CDCLK_LIMIT_540)
5262 dev_priv->max_cdclk_freq = 540000;
5263 else if (limit == SKL_DFSM_CDCLK_LIMIT_450)
5264 dev_priv->max_cdclk_freq = 450000;
5265 else
5266 dev_priv->max_cdclk_freq = 337500;
5267 } else if (IS_BROADWELL(dev)) {
5268 /*
5269 * FIXME with extra cooling we can allow
5270 * 540 MHz for ULX and 675 Mhz for ULT.
5271 * How can we know if extra cooling is
5272 * available? PCI ID, VTB, something else?
5273 */
5274 if (I915_READ(FUSE_STRAP) & HSW_CDCLK_LIMIT)
5275 dev_priv->max_cdclk_freq = 450000;
5276 else if (IS_BDW_ULX(dev))
5277 dev_priv->max_cdclk_freq = 450000;
5278 else if (IS_BDW_ULT(dev))
5279 dev_priv->max_cdclk_freq = 540000;
5280 else
5281 dev_priv->max_cdclk_freq = 675000;
5282 } else if (IS_VALLEYVIEW(dev)) {
5283 dev_priv->max_cdclk_freq = 400000;
5284 } else {
5285 /* otherwise assume cdclk is fixed */
5286 dev_priv->max_cdclk_freq = dev_priv->cdclk_freq;
5287 }
5288
5289 DRM_DEBUG_DRIVER("Max CD clock rate: %d kHz\n",
5290 dev_priv->max_cdclk_freq);
5291}
5292
5293static void intel_update_cdclk(struct drm_device *dev)
5294{
5295 struct drm_i915_private *dev_priv = dev->dev_private;
5296
5297 dev_priv->cdclk_freq = dev_priv->display.get_display_clock_speed(dev);
5298 DRM_DEBUG_DRIVER("Current CD clock rate: %d kHz\n",
5299 dev_priv->cdclk_freq);
5300
5301 /*
5302 * Program the gmbus_freq based on the cdclk frequency.
5303 * BSpec erroneously claims we should aim for 4MHz, but
5304 * in fact 1MHz is the correct frequency.
5305 */
5306 if (IS_VALLEYVIEW(dev)) {
5307 /*
5308 * Program the gmbus_freq based on the cdclk frequency.
5309 * BSpec erroneously claims we should aim for 4MHz, but
5310 * in fact 1MHz is the correct frequency.
5311 */
5312 I915_WRITE(GMBUSFREQ_VLV, DIV_ROUND_UP(dev_priv->cdclk_freq, 1000));
5313 }
5314
5315 if (dev_priv->max_cdclk_freq == 0)
5316 intel_update_max_cdclk(dev);
5317}
5318
70d0c574 5319static void broxton_set_cdclk(struct drm_device *dev, int frequency)
f8437dd1
VK
5320{
5321 struct drm_i915_private *dev_priv = dev->dev_private;
5322 uint32_t divider;
5323 uint32_t ratio;
5324 uint32_t current_freq;
5325 int ret;
5326
5327 /* frequency = 19.2MHz * ratio / 2 / div{1,1.5,2,4} */
5328 switch (frequency) {
5329 case 144000:
5330 divider = BXT_CDCLK_CD2X_DIV_SEL_4;
5331 ratio = BXT_DE_PLL_RATIO(60);
5332 break;
5333 case 288000:
5334 divider = BXT_CDCLK_CD2X_DIV_SEL_2;
5335 ratio = BXT_DE_PLL_RATIO(60);
5336 break;
5337 case 384000:
5338 divider = BXT_CDCLK_CD2X_DIV_SEL_1_5;
5339 ratio = BXT_DE_PLL_RATIO(60);
5340 break;
5341 case 576000:
5342 divider = BXT_CDCLK_CD2X_DIV_SEL_1;
5343 ratio = BXT_DE_PLL_RATIO(60);
5344 break;
5345 case 624000:
5346 divider = BXT_CDCLK_CD2X_DIV_SEL_1;
5347 ratio = BXT_DE_PLL_RATIO(65);
5348 break;
5349 case 19200:
5350 /*
5351 * Bypass frequency with DE PLL disabled. Init ratio, divider
5352 * to suppress GCC warning.
5353 */
5354 ratio = 0;
5355 divider = 0;
5356 break;
5357 default:
5358 DRM_ERROR("unsupported CDCLK freq %d", frequency);
5359
5360 return;
5361 }
5362
5363 mutex_lock(&dev_priv->rps.hw_lock);
5364 /* Inform power controller of upcoming frequency change */
5365 ret = sandybridge_pcode_write(dev_priv, HSW_PCODE_DE_WRITE_FREQ_REQ,
5366 0x80000000);
5367 mutex_unlock(&dev_priv->rps.hw_lock);
5368
5369 if (ret) {
5370 DRM_ERROR("PCode CDCLK freq change notify failed (err %d, freq %d)\n",
5371 ret, frequency);
5372 return;
5373 }
5374
5375 current_freq = I915_READ(CDCLK_CTL) & CDCLK_FREQ_DECIMAL_MASK;
5376 /* convert from .1 fixpoint MHz with -1MHz offset to kHz */
5377 current_freq = current_freq * 500 + 1000;
5378
5379 /*
5380 * DE PLL has to be disabled when
5381 * - setting to 19.2MHz (bypass, PLL isn't used)
5382 * - before setting to 624MHz (PLL needs toggling)
5383 * - before setting to any frequency from 624MHz (PLL needs toggling)
5384 */
5385 if (frequency == 19200 || frequency == 624000 ||
5386 current_freq == 624000) {
5387 I915_WRITE(BXT_DE_PLL_ENABLE, ~BXT_DE_PLL_PLL_ENABLE);
5388 /* Timeout 200us */
5389 if (wait_for(!(I915_READ(BXT_DE_PLL_ENABLE) & BXT_DE_PLL_LOCK),
5390 1))
5391 DRM_ERROR("timout waiting for DE PLL unlock\n");
5392 }
5393
5394 if (frequency != 19200) {
5395 uint32_t val;
5396
5397 val = I915_READ(BXT_DE_PLL_CTL);
5398 val &= ~BXT_DE_PLL_RATIO_MASK;
5399 val |= ratio;
5400 I915_WRITE(BXT_DE_PLL_CTL, val);
5401
5402 I915_WRITE(BXT_DE_PLL_ENABLE, BXT_DE_PLL_PLL_ENABLE);
5403 /* Timeout 200us */
5404 if (wait_for(I915_READ(BXT_DE_PLL_ENABLE) & BXT_DE_PLL_LOCK, 1))
5405 DRM_ERROR("timeout waiting for DE PLL lock\n");
5406
5407 val = I915_READ(CDCLK_CTL);
5408 val &= ~BXT_CDCLK_CD2X_DIV_SEL_MASK;
5409 val |= divider;
5410 /*
5411 * Disable SSA Precharge when CD clock frequency < 500 MHz,
5412 * enable otherwise.
5413 */
5414 val &= ~BXT_CDCLK_SSA_PRECHARGE_ENABLE;
5415 if (frequency >= 500000)
5416 val |= BXT_CDCLK_SSA_PRECHARGE_ENABLE;
5417
5418 val &= ~CDCLK_FREQ_DECIMAL_MASK;
5419 /* convert from kHz to .1 fixpoint MHz with -1MHz offset */
5420 val |= (frequency - 1000) / 500;
5421 I915_WRITE(CDCLK_CTL, val);
5422 }
5423
5424 mutex_lock(&dev_priv->rps.hw_lock);
5425 ret = sandybridge_pcode_write(dev_priv, HSW_PCODE_DE_WRITE_FREQ_REQ,
5426 DIV_ROUND_UP(frequency, 25000));
5427 mutex_unlock(&dev_priv->rps.hw_lock);
5428
5429 if (ret) {
5430 DRM_ERROR("PCode CDCLK freq set failed, (err %d, freq %d)\n",
5431 ret, frequency);
5432 return;
5433 }
5434
a47871bd 5435 intel_update_cdclk(dev);
f8437dd1
VK
5436}
5437
5438void broxton_init_cdclk(struct drm_device *dev)
5439{
5440 struct drm_i915_private *dev_priv = dev->dev_private;
5441 uint32_t val;
5442
5443 /*
5444 * NDE_RSTWRN_OPT RST PCH Handshake En must always be 0b on BXT
5445 * or else the reset will hang because there is no PCH to respond.
5446 * Move the handshake programming to initialization sequence.
5447 * Previously was left up to BIOS.
5448 */
5449 val = I915_READ(HSW_NDE_RSTWRN_OPT);
5450 val &= ~RESET_PCH_HANDSHAKE_ENABLE;
5451 I915_WRITE(HSW_NDE_RSTWRN_OPT, val);
5452
5453 /* Enable PG1 for cdclk */
5454 intel_display_power_get(dev_priv, POWER_DOMAIN_PLLS);
5455
5456 /* check if cd clock is enabled */
5457 if (I915_READ(BXT_DE_PLL_ENABLE) & BXT_DE_PLL_PLL_ENABLE) {
5458 DRM_DEBUG_KMS("Display already initialized\n");
5459 return;
5460 }
5461
5462 /*
5463 * FIXME:
5464 * - The initial CDCLK needs to be read from VBT.
5465 * Need to make this change after VBT has changes for BXT.
5466 * - check if setting the max (or any) cdclk freq is really necessary
5467 * here, it belongs to modeset time
5468 */
5469 broxton_set_cdclk(dev, 624000);
5470
5471 I915_WRITE(DBUF_CTL, I915_READ(DBUF_CTL) | DBUF_POWER_REQUEST);
22e02c0b
VS
5472 POSTING_READ(DBUF_CTL);
5473
f8437dd1
VK
5474 udelay(10);
5475
5476 if (!(I915_READ(DBUF_CTL) & DBUF_POWER_STATE))
5477 DRM_ERROR("DBuf power enable timeout!\n");
5478}
5479
5480void broxton_uninit_cdclk(struct drm_device *dev)
5481{
5482 struct drm_i915_private *dev_priv = dev->dev_private;
5483
5484 I915_WRITE(DBUF_CTL, I915_READ(DBUF_CTL) & ~DBUF_POWER_REQUEST);
22e02c0b
VS
5485 POSTING_READ(DBUF_CTL);
5486
f8437dd1
VK
5487 udelay(10);
5488
5489 if (I915_READ(DBUF_CTL) & DBUF_POWER_STATE)
5490 DRM_ERROR("DBuf power disable timeout!\n");
5491
5492 /* Set minimum (bypass) frequency, in effect turning off the DE PLL */
5493 broxton_set_cdclk(dev, 19200);
5494
5495 intel_display_power_put(dev_priv, POWER_DOMAIN_PLLS);
5496}
5497
5d96d8af
DL
5498static const struct skl_cdclk_entry {
5499 unsigned int freq;
5500 unsigned int vco;
5501} skl_cdclk_frequencies[] = {
5502 { .freq = 308570, .vco = 8640 },
5503 { .freq = 337500, .vco = 8100 },
5504 { .freq = 432000, .vco = 8640 },
5505 { .freq = 450000, .vco = 8100 },
5506 { .freq = 540000, .vco = 8100 },
5507 { .freq = 617140, .vco = 8640 },
5508 { .freq = 675000, .vco = 8100 },
5509};
5510
5511static unsigned int skl_cdclk_decimal(unsigned int freq)
5512{
5513 return (freq - 1000) / 500;
5514}
5515
5516static unsigned int skl_cdclk_get_vco(unsigned int freq)
5517{
5518 unsigned int i;
5519
5520 for (i = 0; i < ARRAY_SIZE(skl_cdclk_frequencies); i++) {
5521 const struct skl_cdclk_entry *e = &skl_cdclk_frequencies[i];
5522
5523 if (e->freq == freq)
5524 return e->vco;
5525 }
5526
5527 return 8100;
5528}
5529
5530static void
5531skl_dpll0_enable(struct drm_i915_private *dev_priv, unsigned int required_vco)
5532{
5533 unsigned int min_freq;
5534 u32 val;
5535
5536 /* select the minimum CDCLK before enabling DPLL 0 */
5537 val = I915_READ(CDCLK_CTL);
5538 val &= ~CDCLK_FREQ_SEL_MASK | ~CDCLK_FREQ_DECIMAL_MASK;
5539 val |= CDCLK_FREQ_337_308;
5540
5541 if (required_vco == 8640)
5542 min_freq = 308570;
5543 else
5544 min_freq = 337500;
5545
5546 val = CDCLK_FREQ_337_308 | skl_cdclk_decimal(min_freq);
5547
5548 I915_WRITE(CDCLK_CTL, val);
5549 POSTING_READ(CDCLK_CTL);
5550
5551 /*
5552 * We always enable DPLL0 with the lowest link rate possible, but still
5553 * taking into account the VCO required to operate the eDP panel at the
5554 * desired frequency. The usual DP link rates operate with a VCO of
5555 * 8100 while the eDP 1.4 alternate link rates need a VCO of 8640.
5556 * The modeset code is responsible for the selection of the exact link
5557 * rate later on, with the constraint of choosing a frequency that
5558 * works with required_vco.
5559 */
5560 val = I915_READ(DPLL_CTRL1);
5561
5562 val &= ~(DPLL_CTRL1_HDMI_MODE(SKL_DPLL0) | DPLL_CTRL1_SSC(SKL_DPLL0) |
5563 DPLL_CTRL1_LINK_RATE_MASK(SKL_DPLL0));
5564 val |= DPLL_CTRL1_OVERRIDE(SKL_DPLL0);
5565 if (required_vco == 8640)
5566 val |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_1080,
5567 SKL_DPLL0);
5568 else
5569 val |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_810,
5570 SKL_DPLL0);
5571
5572 I915_WRITE(DPLL_CTRL1, val);
5573 POSTING_READ(DPLL_CTRL1);
5574
5575 I915_WRITE(LCPLL1_CTL, I915_READ(LCPLL1_CTL) | LCPLL_PLL_ENABLE);
5576
5577 if (wait_for(I915_READ(LCPLL1_CTL) & LCPLL_PLL_LOCK, 5))
5578 DRM_ERROR("DPLL0 not locked\n");
5579}
5580
5581static bool skl_cdclk_pcu_ready(struct drm_i915_private *dev_priv)
5582{
5583 int ret;
5584 u32 val;
5585
5586 /* inform PCU we want to change CDCLK */
5587 val = SKL_CDCLK_PREPARE_FOR_CHANGE;
5588 mutex_lock(&dev_priv->rps.hw_lock);
5589 ret = sandybridge_pcode_read(dev_priv, SKL_PCODE_CDCLK_CONTROL, &val);
5590 mutex_unlock(&dev_priv->rps.hw_lock);
5591
5592 return ret == 0 && (val & SKL_CDCLK_READY_FOR_CHANGE);
5593}
5594
5595static bool skl_cdclk_wait_for_pcu_ready(struct drm_i915_private *dev_priv)
5596{
5597 unsigned int i;
5598
5599 for (i = 0; i < 15; i++) {
5600 if (skl_cdclk_pcu_ready(dev_priv))
5601 return true;
5602 udelay(10);
5603 }
5604
5605 return false;
5606}
5607
5608static void skl_set_cdclk(struct drm_i915_private *dev_priv, unsigned int freq)
5609{
560a7ae4 5610 struct drm_device *dev = dev_priv->dev;
5d96d8af
DL
5611 u32 freq_select, pcu_ack;
5612
5613 DRM_DEBUG_DRIVER("Changing CDCLK to %dKHz\n", freq);
5614
5615 if (!skl_cdclk_wait_for_pcu_ready(dev_priv)) {
5616 DRM_ERROR("failed to inform PCU about cdclk change\n");
5617 return;
5618 }
5619
5620 /* set CDCLK_CTL */
5621 switch(freq) {
5622 case 450000:
5623 case 432000:
5624 freq_select = CDCLK_FREQ_450_432;
5625 pcu_ack = 1;
5626 break;
5627 case 540000:
5628 freq_select = CDCLK_FREQ_540;
5629 pcu_ack = 2;
5630 break;
5631 case 308570:
5632 case 337500:
5633 default:
5634 freq_select = CDCLK_FREQ_337_308;
5635 pcu_ack = 0;
5636 break;
5637 case 617140:
5638 case 675000:
5639 freq_select = CDCLK_FREQ_675_617;
5640 pcu_ack = 3;
5641 break;
5642 }
5643
5644 I915_WRITE(CDCLK_CTL, freq_select | skl_cdclk_decimal(freq));
5645 POSTING_READ(CDCLK_CTL);
5646
5647 /* inform PCU of the change */
5648 mutex_lock(&dev_priv->rps.hw_lock);
5649 sandybridge_pcode_write(dev_priv, SKL_PCODE_CDCLK_CONTROL, pcu_ack);
5650 mutex_unlock(&dev_priv->rps.hw_lock);
560a7ae4
DL
5651
5652 intel_update_cdclk(dev);
5d96d8af
DL
5653}
5654
5655void skl_uninit_cdclk(struct drm_i915_private *dev_priv)
5656{
5657 /* disable DBUF power */
5658 I915_WRITE(DBUF_CTL, I915_READ(DBUF_CTL) & ~DBUF_POWER_REQUEST);
5659 POSTING_READ(DBUF_CTL);
5660
5661 udelay(10);
5662
5663 if (I915_READ(DBUF_CTL) & DBUF_POWER_STATE)
5664 DRM_ERROR("DBuf power disable timeout\n");
5665
5666 /* disable DPLL0 */
5667 I915_WRITE(LCPLL1_CTL, I915_READ(LCPLL1_CTL) & ~LCPLL_PLL_ENABLE);
5668 if (wait_for(!(I915_READ(LCPLL1_CTL) & LCPLL_PLL_LOCK), 1))
5669 DRM_ERROR("Couldn't disable DPLL0\n");
5670
5671 intel_display_power_put(dev_priv, POWER_DOMAIN_PLLS);
5672}
5673
5674void skl_init_cdclk(struct drm_i915_private *dev_priv)
5675{
5676 u32 val;
5677 unsigned int required_vco;
5678
5679 /* enable PCH reset handshake */
5680 val = I915_READ(HSW_NDE_RSTWRN_OPT);
5681 I915_WRITE(HSW_NDE_RSTWRN_OPT, val | RESET_PCH_HANDSHAKE_ENABLE);
5682
5683 /* enable PG1 and Misc I/O */
5684 intel_display_power_get(dev_priv, POWER_DOMAIN_PLLS);
5685
5686 /* DPLL0 already enabed !? */
5687 if (I915_READ(LCPLL1_CTL) & LCPLL_PLL_ENABLE) {
5688 DRM_DEBUG_DRIVER("DPLL0 already running\n");
5689 return;
5690 }
5691
5692 /* enable DPLL0 */
5693 required_vco = skl_cdclk_get_vco(dev_priv->skl_boot_cdclk);
5694 skl_dpll0_enable(dev_priv, required_vco);
5695
5696 /* set CDCLK to the frequency the BIOS chose */
5697 skl_set_cdclk(dev_priv, dev_priv->skl_boot_cdclk);
5698
5699 /* enable DBUF power */
5700 I915_WRITE(DBUF_CTL, I915_READ(DBUF_CTL) | DBUF_POWER_REQUEST);
5701 POSTING_READ(DBUF_CTL);
5702
5703 udelay(10);
5704
5705 if (!(I915_READ(DBUF_CTL) & DBUF_POWER_STATE))
5706 DRM_ERROR("DBuf power enable timeout\n");
5707}
5708
dfcab17e 5709/* returns HPLL frequency in kHz */
f8bf63fd 5710static int valleyview_get_vco(struct drm_i915_private *dev_priv)
30a970c6 5711{
586f49dc 5712 int hpll_freq, vco_freq[] = { 800, 1600, 2000, 2400 };
30a970c6 5713
586f49dc 5714 /* Obtain SKU information */
a580516d 5715 mutex_lock(&dev_priv->sb_lock);
586f49dc
JB
5716 hpll_freq = vlv_cck_read(dev_priv, CCK_FUSE_REG) &
5717 CCK_FUSE_HPLL_FREQ_MASK;
a580516d 5718 mutex_unlock(&dev_priv->sb_lock);
30a970c6 5719
dfcab17e 5720 return vco_freq[hpll_freq] * 1000;
30a970c6
JB
5721}
5722
5723/* Adjust CDclk dividers to allow high res or save power if possible */
5724static void valleyview_set_cdclk(struct drm_device *dev, int cdclk)
5725{
5726 struct drm_i915_private *dev_priv = dev->dev_private;
5727 u32 val, cmd;
5728
164dfd28
VK
5729 WARN_ON(dev_priv->display.get_display_clock_speed(dev)
5730 != dev_priv->cdclk_freq);
d60c4473 5731
dfcab17e 5732 if (cdclk >= 320000) /* jump to highest voltage for 400MHz too */
30a970c6 5733 cmd = 2;
dfcab17e 5734 else if (cdclk == 266667)
30a970c6
JB
5735 cmd = 1;
5736 else
5737 cmd = 0;
5738
5739 mutex_lock(&dev_priv->rps.hw_lock);
5740 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
5741 val &= ~DSPFREQGUAR_MASK;
5742 val |= (cmd << DSPFREQGUAR_SHIFT);
5743 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
5744 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
5745 DSPFREQSTAT_MASK) == (cmd << DSPFREQSTAT_SHIFT),
5746 50)) {
5747 DRM_ERROR("timed out waiting for CDclk change\n");
5748 }
5749 mutex_unlock(&dev_priv->rps.hw_lock);
5750
54433e91
VS
5751 mutex_lock(&dev_priv->sb_lock);
5752
dfcab17e 5753 if (cdclk == 400000) {
6bcda4f0 5754 u32 divider;
30a970c6 5755
6bcda4f0 5756 divider = DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, cdclk) - 1;
30a970c6 5757
30a970c6
JB
5758 /* adjust cdclk divider */
5759 val = vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL);
9cf33db5 5760 val &= ~DISPLAY_FREQUENCY_VALUES;
30a970c6
JB
5761 val |= divider;
5762 vlv_cck_write(dev_priv, CCK_DISPLAY_CLOCK_CONTROL, val);
a877e801
VS
5763
5764 if (wait_for((vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL) &
5765 DISPLAY_FREQUENCY_STATUS) == (divider << DISPLAY_FREQUENCY_STATUS_SHIFT),
5766 50))
5767 DRM_ERROR("timed out waiting for CDclk change\n");
30a970c6
JB
5768 }
5769
30a970c6
JB
5770 /* adjust self-refresh exit latency value */
5771 val = vlv_bunit_read(dev_priv, BUNIT_REG_BISOC);
5772 val &= ~0x7f;
5773
5774 /*
5775 * For high bandwidth configs, we set a higher latency in the bunit
5776 * so that the core display fetch happens in time to avoid underruns.
5777 */
dfcab17e 5778 if (cdclk == 400000)
30a970c6
JB
5779 val |= 4500 / 250; /* 4.5 usec */
5780 else
5781 val |= 3000 / 250; /* 3.0 usec */
5782 vlv_bunit_write(dev_priv, BUNIT_REG_BISOC, val);
54433e91 5783
a580516d 5784 mutex_unlock(&dev_priv->sb_lock);
30a970c6 5785
b6283055 5786 intel_update_cdclk(dev);
30a970c6
JB
5787}
5788
383c5a6a
VS
5789static void cherryview_set_cdclk(struct drm_device *dev, int cdclk)
5790{
5791 struct drm_i915_private *dev_priv = dev->dev_private;
5792 u32 val, cmd;
5793
164dfd28
VK
5794 WARN_ON(dev_priv->display.get_display_clock_speed(dev)
5795 != dev_priv->cdclk_freq);
383c5a6a
VS
5796
5797 switch (cdclk) {
383c5a6a
VS
5798 case 333333:
5799 case 320000:
383c5a6a 5800 case 266667:
383c5a6a 5801 case 200000:
383c5a6a
VS
5802 break;
5803 default:
5f77eeb0 5804 MISSING_CASE(cdclk);
383c5a6a
VS
5805 return;
5806 }
5807
9d0d3fda
VS
5808 /*
5809 * Specs are full of misinformation, but testing on actual
5810 * hardware has shown that we just need to write the desired
5811 * CCK divider into the Punit register.
5812 */
5813 cmd = DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, cdclk) - 1;
5814
383c5a6a
VS
5815 mutex_lock(&dev_priv->rps.hw_lock);
5816 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
5817 val &= ~DSPFREQGUAR_MASK_CHV;
5818 val |= (cmd << DSPFREQGUAR_SHIFT_CHV);
5819 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
5820 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
5821 DSPFREQSTAT_MASK_CHV) == (cmd << DSPFREQSTAT_SHIFT_CHV),
5822 50)) {
5823 DRM_ERROR("timed out waiting for CDclk change\n");
5824 }
5825 mutex_unlock(&dev_priv->rps.hw_lock);
5826
b6283055 5827 intel_update_cdclk(dev);
383c5a6a
VS
5828}
5829
30a970c6
JB
5830static int valleyview_calc_cdclk(struct drm_i915_private *dev_priv,
5831 int max_pixclk)
5832{
6bcda4f0 5833 int freq_320 = (dev_priv->hpll_freq << 1) % 320000 != 0 ? 333333 : 320000;
6cca3195 5834 int limit = IS_CHERRYVIEW(dev_priv) ? 95 : 90;
29dc7ef3 5835
30a970c6
JB
5836 /*
5837 * Really only a few cases to deal with, as only 4 CDclks are supported:
5838 * 200MHz
5839 * 267MHz
29dc7ef3 5840 * 320/333MHz (depends on HPLL freq)
6cca3195
VS
5841 * 400MHz (VLV only)
5842 * So we check to see whether we're above 90% (VLV) or 95% (CHV)
5843 * of the lower bin and adjust if needed.
e37c67a1
VS
5844 *
5845 * We seem to get an unstable or solid color picture at 200MHz.
5846 * Not sure what's wrong. For now use 200MHz only when all pipes
5847 * are off.
30a970c6 5848 */
6cca3195
VS
5849 if (!IS_CHERRYVIEW(dev_priv) &&
5850 max_pixclk > freq_320*limit/100)
dfcab17e 5851 return 400000;
6cca3195 5852 else if (max_pixclk > 266667*limit/100)
29dc7ef3 5853 return freq_320;
e37c67a1 5854 else if (max_pixclk > 0)
dfcab17e 5855 return 266667;
e37c67a1
VS
5856 else
5857 return 200000;
30a970c6
JB
5858}
5859
f8437dd1
VK
5860static int broxton_calc_cdclk(struct drm_i915_private *dev_priv,
5861 int max_pixclk)
5862{
5863 /*
5864 * FIXME:
5865 * - remove the guardband, it's not needed on BXT
5866 * - set 19.2MHz bypass frequency if there are no active pipes
5867 */
5868 if (max_pixclk > 576000*9/10)
5869 return 624000;
5870 else if (max_pixclk > 384000*9/10)
5871 return 576000;
5872 else if (max_pixclk > 288000*9/10)
5873 return 384000;
5874 else if (max_pixclk > 144000*9/10)
5875 return 288000;
5876 else
5877 return 144000;
5878}
5879
a821fc46
ACO
5880/* Compute the max pixel clock for new configuration. Uses atomic state if
5881 * that's non-NULL, look at current state otherwise. */
5882static int intel_mode_max_pixclk(struct drm_device *dev,
5883 struct drm_atomic_state *state)
30a970c6 5884{
30a970c6 5885 struct intel_crtc *intel_crtc;
304603f4 5886 struct intel_crtc_state *crtc_state;
30a970c6
JB
5887 int max_pixclk = 0;
5888
d3fcc808 5889 for_each_intel_crtc(dev, intel_crtc) {
a821fc46
ACO
5890 if (state)
5891 crtc_state =
5892 intel_atomic_get_crtc_state(state, intel_crtc);
5893 else
5894 crtc_state = intel_crtc->config;
304603f4
ACO
5895 if (IS_ERR(crtc_state))
5896 return PTR_ERR(crtc_state);
5897
5898 if (!crtc_state->base.enable)
5899 continue;
5900
5901 max_pixclk = max(max_pixclk,
5902 crtc_state->base.adjusted_mode.crtc_clock);
30a970c6
JB
5903 }
5904
5905 return max_pixclk;
5906}
5907
0a9ab303 5908static int valleyview_modeset_global_pipes(struct drm_atomic_state *state)
30a970c6 5909{
304603f4 5910 struct drm_i915_private *dev_priv = to_i915(state->dev);
0a9ab303
ACO
5911 struct drm_crtc *crtc;
5912 struct drm_crtc_state *crtc_state;
a821fc46 5913 int max_pixclk = intel_mode_max_pixclk(state->dev, state);
85a96e7a 5914 int cdclk, ret = 0;
30a970c6 5915
304603f4
ACO
5916 if (max_pixclk < 0)
5917 return max_pixclk;
30a970c6 5918
f8437dd1
VK
5919 if (IS_VALLEYVIEW(dev_priv))
5920 cdclk = valleyview_calc_cdclk(dev_priv, max_pixclk);
5921 else
5922 cdclk = broxton_calc_cdclk(dev_priv, max_pixclk);
5923
5924 if (cdclk == dev_priv->cdclk_freq)
304603f4 5925 return 0;
30a970c6 5926
0a9ab303
ACO
5927 /* add all active pipes to the state */
5928 for_each_crtc(state->dev, crtc) {
0a9ab303
ACO
5929 crtc_state = drm_atomic_get_crtc_state(state, crtc);
5930 if (IS_ERR(crtc_state))
5931 return PTR_ERR(crtc_state);
0a9ab303 5932
85a96e7a
ML
5933 if (!crtc_state->active || needs_modeset(crtc_state))
5934 continue;
304603f4 5935
85a96e7a
ML
5936 crtc_state->mode_changed = true;
5937
5938 ret = drm_atomic_add_affected_connectors(state, crtc);
5939 if (ret)
5940 break;
5941
5942 ret = drm_atomic_add_affected_planes(state, crtc);
5943 if (ret)
5944 break;
5945 }
5946
5947 return ret;
30a970c6
JB
5948}
5949
1e69cd74
VS
5950static void vlv_program_pfi_credits(struct drm_i915_private *dev_priv)
5951{
5952 unsigned int credits, default_credits;
5953
5954 if (IS_CHERRYVIEW(dev_priv))
5955 default_credits = PFI_CREDIT(12);
5956 else
5957 default_credits = PFI_CREDIT(8);
5958
164dfd28 5959 if (DIV_ROUND_CLOSEST(dev_priv->cdclk_freq, 1000) >= dev_priv->rps.cz_freq) {
1e69cd74
VS
5960 /* CHV suggested value is 31 or 63 */
5961 if (IS_CHERRYVIEW(dev_priv))
5962 credits = PFI_CREDIT_31;
5963 else
5964 credits = PFI_CREDIT(15);
5965 } else {
5966 credits = default_credits;
5967 }
5968
5969 /*
5970 * WA - write default credits before re-programming
5971 * FIXME: should we also set the resend bit here?
5972 */
5973 I915_WRITE(GCI_CONTROL, VGA_FAST_MODE_DISABLE |
5974 default_credits);
5975
5976 I915_WRITE(GCI_CONTROL, VGA_FAST_MODE_DISABLE |
5977 credits | PFI_CREDIT_RESEND);
5978
5979 /*
5980 * FIXME is this guaranteed to clear
5981 * immediately or should we poll for it?
5982 */
5983 WARN_ON(I915_READ(GCI_CONTROL) & PFI_CREDIT_RESEND);
5984}
5985
a821fc46 5986static void valleyview_modeset_global_resources(struct drm_atomic_state *old_state)
30a970c6 5987{
a821fc46 5988 struct drm_device *dev = old_state->dev;
30a970c6 5989 struct drm_i915_private *dev_priv = dev->dev_private;
a821fc46 5990 int max_pixclk = intel_mode_max_pixclk(dev, NULL);
304603f4
ACO
5991 int req_cdclk;
5992
a821fc46
ACO
5993 /* The path in intel_mode_max_pixclk() with a NULL atomic state should
5994 * never fail. */
304603f4
ACO
5995 if (WARN_ON(max_pixclk < 0))
5996 return;
30a970c6 5997
304603f4 5998 req_cdclk = valleyview_calc_cdclk(dev_priv, max_pixclk);
30a970c6 5999
164dfd28 6000 if (req_cdclk != dev_priv->cdclk_freq) {
738c05c0
ID
6001 /*
6002 * FIXME: We can end up here with all power domains off, yet
6003 * with a CDCLK frequency other than the minimum. To account
6004 * for this take the PIPE-A power domain, which covers the HW
6005 * blocks needed for the following programming. This can be
6006 * removed once it's guaranteed that we get here either with
6007 * the minimum CDCLK set, or the required power domains
6008 * enabled.
6009 */
6010 intel_display_power_get(dev_priv, POWER_DOMAIN_PIPE_A);
6011
383c5a6a
VS
6012 if (IS_CHERRYVIEW(dev))
6013 cherryview_set_cdclk(dev, req_cdclk);
6014 else
6015 valleyview_set_cdclk(dev, req_cdclk);
738c05c0 6016
1e69cd74
VS
6017 vlv_program_pfi_credits(dev_priv);
6018
738c05c0 6019 intel_display_power_put(dev_priv, POWER_DOMAIN_PIPE_A);
383c5a6a 6020 }
30a970c6
JB
6021}
6022
89b667f8
JB
6023static void valleyview_crtc_enable(struct drm_crtc *crtc)
6024{
6025 struct drm_device *dev = crtc->dev;
a72e4c9f 6026 struct drm_i915_private *dev_priv = to_i915(dev);
89b667f8
JB
6027 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6028 struct intel_encoder *encoder;
6029 int pipe = intel_crtc->pipe;
23538ef1 6030 bool is_dsi;
89b667f8 6031
53d9f4e9 6032 if (WARN_ON(intel_crtc->active))
89b667f8
JB
6033 return;
6034
409ee761 6035 is_dsi = intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_DSI);
8525a235 6036
1ae0d137
VS
6037 if (!is_dsi) {
6038 if (IS_CHERRYVIEW(dev))
6e3c9717 6039 chv_prepare_pll(intel_crtc, intel_crtc->config);
1ae0d137 6040 else
6e3c9717 6041 vlv_prepare_pll(intel_crtc, intel_crtc->config);
1ae0d137 6042 }
5b18e57c 6043
6e3c9717 6044 if (intel_crtc->config->has_dp_encoder)
fe3cd48d 6045 intel_dp_set_m_n(intel_crtc, M1_N1);
5b18e57c
DV
6046
6047 intel_set_pipe_timings(intel_crtc);
6048
c14b0485
VS
6049 if (IS_CHERRYVIEW(dev) && pipe == PIPE_B) {
6050 struct drm_i915_private *dev_priv = dev->dev_private;
6051
6052 I915_WRITE(CHV_BLEND(pipe), CHV_BLEND_LEGACY);
6053 I915_WRITE(CHV_CANVAS(pipe), 0);
6054 }
6055
5b18e57c
DV
6056 i9xx_set_pipeconf(intel_crtc);
6057
89b667f8 6058 intel_crtc->active = true;
89b667f8 6059
a72e4c9f 6060 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4a3436e8 6061
89b667f8
JB
6062 for_each_encoder_on_crtc(dev, crtc, encoder)
6063 if (encoder->pre_pll_enable)
6064 encoder->pre_pll_enable(encoder);
6065
9d556c99
CML
6066 if (!is_dsi) {
6067 if (IS_CHERRYVIEW(dev))
6e3c9717 6068 chv_enable_pll(intel_crtc, intel_crtc->config);
9d556c99 6069 else
6e3c9717 6070 vlv_enable_pll(intel_crtc, intel_crtc->config);
9d556c99 6071 }
89b667f8
JB
6072
6073 for_each_encoder_on_crtc(dev, crtc, encoder)
6074 if (encoder->pre_enable)
6075 encoder->pre_enable(encoder);
6076
2dd24552
JB
6077 i9xx_pfit_enable(intel_crtc);
6078
63cbb074
VS
6079 intel_crtc_load_lut(crtc);
6080
f37fcc2a 6081 intel_update_watermarks(crtc);
e1fdc473 6082 intel_enable_pipe(intel_crtc);
be6a6f8e 6083
4b3a9526
VS
6084 assert_vblank_disabled(crtc);
6085 drm_crtc_vblank_on(crtc);
6086
f9b61ff6
DV
6087 for_each_encoder_on_crtc(dev, crtc, encoder)
6088 encoder->enable(encoder);
89b667f8
JB
6089}
6090
f13c2ef3
DV
6091static void i9xx_set_pll_dividers(struct intel_crtc *crtc)
6092{
6093 struct drm_device *dev = crtc->base.dev;
6094 struct drm_i915_private *dev_priv = dev->dev_private;
6095
6e3c9717
ACO
6096 I915_WRITE(FP0(crtc->pipe), crtc->config->dpll_hw_state.fp0);
6097 I915_WRITE(FP1(crtc->pipe), crtc->config->dpll_hw_state.fp1);
f13c2ef3
DV
6098}
6099
0b8765c6 6100static void i9xx_crtc_enable(struct drm_crtc *crtc)
79e53945
JB
6101{
6102 struct drm_device *dev = crtc->dev;
a72e4c9f 6103 struct drm_i915_private *dev_priv = to_i915(dev);
79e53945 6104 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
ef9c3aee 6105 struct intel_encoder *encoder;
79e53945 6106 int pipe = intel_crtc->pipe;
79e53945 6107
53d9f4e9 6108 if (WARN_ON(intel_crtc->active))
f7abfe8b
CW
6109 return;
6110
f13c2ef3
DV
6111 i9xx_set_pll_dividers(intel_crtc);
6112
6e3c9717 6113 if (intel_crtc->config->has_dp_encoder)
fe3cd48d 6114 intel_dp_set_m_n(intel_crtc, M1_N1);
5b18e57c
DV
6115
6116 intel_set_pipe_timings(intel_crtc);
6117
5b18e57c
DV
6118 i9xx_set_pipeconf(intel_crtc);
6119
f7abfe8b 6120 intel_crtc->active = true;
6b383a7f 6121
4a3436e8 6122 if (!IS_GEN2(dev))
a72e4c9f 6123 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4a3436e8 6124
9d6d9f19
MK
6125 for_each_encoder_on_crtc(dev, crtc, encoder)
6126 if (encoder->pre_enable)
6127 encoder->pre_enable(encoder);
6128
f6736a1a
DV
6129 i9xx_enable_pll(intel_crtc);
6130
2dd24552
JB
6131 i9xx_pfit_enable(intel_crtc);
6132
63cbb074
VS
6133 intel_crtc_load_lut(crtc);
6134
f37fcc2a 6135 intel_update_watermarks(crtc);
e1fdc473 6136 intel_enable_pipe(intel_crtc);
be6a6f8e 6137
4b3a9526
VS
6138 assert_vblank_disabled(crtc);
6139 drm_crtc_vblank_on(crtc);
6140
f9b61ff6
DV
6141 for_each_encoder_on_crtc(dev, crtc, encoder)
6142 encoder->enable(encoder);
0b8765c6 6143}
79e53945 6144
87476d63
DV
6145static void i9xx_pfit_disable(struct intel_crtc *crtc)
6146{
6147 struct drm_device *dev = crtc->base.dev;
6148 struct drm_i915_private *dev_priv = dev->dev_private;
87476d63 6149
6e3c9717 6150 if (!crtc->config->gmch_pfit.control)
328d8e82 6151 return;
87476d63 6152
328d8e82 6153 assert_pipe_disabled(dev_priv, crtc->pipe);
87476d63 6154
328d8e82
DV
6155 DRM_DEBUG_DRIVER("disabling pfit, current: 0x%08x\n",
6156 I915_READ(PFIT_CONTROL));
6157 I915_WRITE(PFIT_CONTROL, 0);
87476d63
DV
6158}
6159
0b8765c6
JB
6160static void i9xx_crtc_disable(struct drm_crtc *crtc)
6161{
6162 struct drm_device *dev = crtc->dev;
6163 struct drm_i915_private *dev_priv = dev->dev_private;
6164 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
ef9c3aee 6165 struct intel_encoder *encoder;
0b8765c6 6166 int pipe = intel_crtc->pipe;
ef9c3aee 6167
53d9f4e9 6168 if (WARN_ON(!intel_crtc->active))
f7abfe8b
CW
6169 return;
6170
6304cd91
VS
6171 /*
6172 * On gen2 planes are double buffered but the pipe isn't, so we must
6173 * wait for planes to fully turn off before disabling the pipe.
564ed191
ID
6174 * We also need to wait on all gmch platforms because of the
6175 * self-refresh mode constraint explained above.
6304cd91 6176 */
564ed191 6177 intel_wait_for_vblank(dev, pipe);
6304cd91 6178
4b3a9526
VS
6179 for_each_encoder_on_crtc(dev, crtc, encoder)
6180 encoder->disable(encoder);
6181
f9b61ff6
DV
6182 drm_crtc_vblank_off(crtc);
6183 assert_vblank_disabled(crtc);
6184
575f7ab7 6185 intel_disable_pipe(intel_crtc);
24a1f16d 6186
87476d63 6187 i9xx_pfit_disable(intel_crtc);
24a1f16d 6188
89b667f8
JB
6189 for_each_encoder_on_crtc(dev, crtc, encoder)
6190 if (encoder->post_disable)
6191 encoder->post_disable(encoder);
6192
409ee761 6193 if (!intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_DSI)) {
076ed3b2
CML
6194 if (IS_CHERRYVIEW(dev))
6195 chv_disable_pll(dev_priv, pipe);
6196 else if (IS_VALLEYVIEW(dev))
6197 vlv_disable_pll(dev_priv, pipe);
6198 else
1c4e0274 6199 i9xx_disable_pll(intel_crtc);
076ed3b2 6200 }
0b8765c6 6201
4a3436e8 6202 if (!IS_GEN2(dev))
a72e4c9f 6203 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
4a3436e8 6204
f7abfe8b 6205 intel_crtc->active = false;
46ba614c 6206 intel_update_watermarks(crtc);
f37fcc2a 6207
efa9624e 6208 mutex_lock(&dev->struct_mutex);
7ff0ebcc 6209 intel_fbc_update(dev);
efa9624e 6210 mutex_unlock(&dev->struct_mutex);
0b8765c6
JB
6211}
6212
6b72d486
ML
6213/*
6214 * turn all crtc's off, but do not adjust state
6215 * This has to be paired with a call to intel_modeset_setup_hw_state.
6216 */
6217void intel_display_suspend(struct drm_device *dev)
6218{
6219 struct drm_i915_private *dev_priv = to_i915(dev);
6220 struct drm_crtc *crtc;
6221
6222 for_each_crtc(dev, crtc) {
6223 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6224 enum intel_display_power_domain domain;
6225 unsigned long domains;
6226
6227 if (!intel_crtc->active)
6228 continue;
6229
6230 intel_crtc_disable_planes(crtc);
6231 dev_priv->display.crtc_disable(crtc);
6232
6233 domains = intel_crtc->enabled_power_domains;
6234 for_each_power_domain(domain, domains)
6235 intel_display_power_put(dev_priv, domain);
6236 intel_crtc->enabled_power_domains = 0;
6237 }
6238}
6239
b04c5bd6
BF
6240/* Master function to enable/disable CRTC and corresponding power wells */
6241void intel_crtc_control(struct drm_crtc *crtc, bool enable)
976f8a20
DV
6242{
6243 struct drm_device *dev = crtc->dev;
6244 struct drm_i915_private *dev_priv = dev->dev_private;
0e572fe7 6245 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
0e572fe7
DV
6246 enum intel_display_power_domain domain;
6247 unsigned long domains;
976f8a20 6248
1b509259
ML
6249 if (enable == intel_crtc->active)
6250 return;
6251
6252 if (enable && !crtc->state->enable)
6253 return;
6254
6255 crtc->state->active = enable;
0e572fe7 6256 if (enable) {
1b509259
ML
6257 domains = get_crtc_power_domains(crtc);
6258 for_each_power_domain(domain, domains)
6259 intel_display_power_get(dev_priv, domain);
6260 intel_crtc->enabled_power_domains = domains;
6261
6262 dev_priv->display.crtc_enable(crtc);
6263 intel_crtc_enable_planes(crtc);
0e572fe7 6264 } else {
1b509259
ML
6265 intel_crtc_disable_planes(crtc);
6266 dev_priv->display.crtc_disable(crtc);
6267
6268 domains = intel_crtc->enabled_power_domains;
6269 for_each_power_domain(domain, domains)
6270 intel_display_power_put(dev_priv, domain);
6271 intel_crtc->enabled_power_domains = 0;
0e572fe7 6272 }
b04c5bd6
BF
6273}
6274
6275/**
6276 * Sets the power management mode of the pipe and plane.
6277 */
6278void intel_crtc_update_dpms(struct drm_crtc *crtc)
6279{
6280 struct drm_device *dev = crtc->dev;
6281 struct intel_encoder *intel_encoder;
6282 bool enable = false;
6283
6284 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
6285 enable |= intel_encoder->connectors_active;
6286
6287 intel_crtc_control(crtc, enable);
976f8a20
DV
6288}
6289
ea5b213a 6290void intel_encoder_destroy(struct drm_encoder *encoder)
7e7d76c3 6291{
4ef69c7a 6292 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
ea5b213a 6293
ea5b213a
CW
6294 drm_encoder_cleanup(encoder);
6295 kfree(intel_encoder);
7e7d76c3
JB
6296}
6297
9237329d 6298/* Simple dpms helper for encoders with just one connector, no cloning and only
5ab432ef
DV
6299 * one kind of off state. It clamps all !ON modes to fully OFF and changes the
6300 * state of the entire output pipe. */
9237329d 6301static void intel_encoder_dpms(struct intel_encoder *encoder, int mode)
7e7d76c3 6302{
5ab432ef
DV
6303 if (mode == DRM_MODE_DPMS_ON) {
6304 encoder->connectors_active = true;
6305
b2cabb0e 6306 intel_crtc_update_dpms(encoder->base.crtc);
5ab432ef
DV
6307 } else {
6308 encoder->connectors_active = false;
6309
b2cabb0e 6310 intel_crtc_update_dpms(encoder->base.crtc);
5ab432ef 6311 }
79e53945
JB
6312}
6313
0a91ca29
DV
6314/* Cross check the actual hw state with our own modeset state tracking (and it's
6315 * internal consistency). */
b980514c 6316static void intel_connector_check_state(struct intel_connector *connector)
79e53945 6317{
0a91ca29
DV
6318 if (connector->get_hw_state(connector)) {
6319 struct intel_encoder *encoder = connector->encoder;
6320 struct drm_crtc *crtc;
6321 bool encoder_enabled;
6322 enum pipe pipe;
6323
6324 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
6325 connector->base.base.id,
c23cc417 6326 connector->base.name);
0a91ca29 6327
0e32b39c
DA
6328 /* there is no real hw state for MST connectors */
6329 if (connector->mst_port)
6330 return;
6331
e2c719b7 6332 I915_STATE_WARN(connector->base.dpms == DRM_MODE_DPMS_OFF,
0a91ca29 6333 "wrong connector dpms state\n");
e2c719b7 6334 I915_STATE_WARN(connector->base.encoder != &encoder->base,
0a91ca29 6335 "active connector not linked to encoder\n");
0a91ca29 6336
36cd7444 6337 if (encoder) {
e2c719b7 6338 I915_STATE_WARN(!encoder->connectors_active,
36cd7444
DA
6339 "encoder->connectors_active not set\n");
6340
6341 encoder_enabled = encoder->get_hw_state(encoder, &pipe);
e2c719b7
RC
6342 I915_STATE_WARN(!encoder_enabled, "encoder not enabled\n");
6343 if (I915_STATE_WARN_ON(!encoder->base.crtc))
36cd7444 6344 return;
0a91ca29 6345
36cd7444 6346 crtc = encoder->base.crtc;
0a91ca29 6347
83d65738
MR
6348 I915_STATE_WARN(!crtc->state->enable,
6349 "crtc not enabled\n");
e2c719b7
RC
6350 I915_STATE_WARN(!to_intel_crtc(crtc)->active, "crtc not active\n");
6351 I915_STATE_WARN(pipe != to_intel_crtc(crtc)->pipe,
36cd7444
DA
6352 "encoder active on the wrong pipe\n");
6353 }
0a91ca29 6354 }
79e53945
JB
6355}
6356
08d9bc92
ACO
6357int intel_connector_init(struct intel_connector *connector)
6358{
6359 struct drm_connector_state *connector_state;
6360
6361 connector_state = kzalloc(sizeof *connector_state, GFP_KERNEL);
6362 if (!connector_state)
6363 return -ENOMEM;
6364
6365 connector->base.state = connector_state;
6366 return 0;
6367}
6368
6369struct intel_connector *intel_connector_alloc(void)
6370{
6371 struct intel_connector *connector;
6372
6373 connector = kzalloc(sizeof *connector, GFP_KERNEL);
6374 if (!connector)
6375 return NULL;
6376
6377 if (intel_connector_init(connector) < 0) {
6378 kfree(connector);
6379 return NULL;
6380 }
6381
6382 return connector;
6383}
6384
5ab432ef
DV
6385/* Even simpler default implementation, if there's really no special case to
6386 * consider. */
6387void intel_connector_dpms(struct drm_connector *connector, int mode)
79e53945 6388{
5ab432ef
DV
6389 /* All the simple cases only support two dpms states. */
6390 if (mode != DRM_MODE_DPMS_ON)
6391 mode = DRM_MODE_DPMS_OFF;
d4270e57 6392
5ab432ef
DV
6393 if (mode == connector->dpms)
6394 return;
6395
6396 connector->dpms = mode;
6397
6398 /* Only need to change hw state when actually enabled */
c9976dcf
CW
6399 if (connector->encoder)
6400 intel_encoder_dpms(to_intel_encoder(connector->encoder), mode);
0a91ca29 6401
b980514c 6402 intel_modeset_check_state(connector->dev);
79e53945
JB
6403}
6404
f0947c37
DV
6405/* Simple connector->get_hw_state implementation for encoders that support only
6406 * one connector and no cloning and hence the encoder state determines the state
6407 * of the connector. */
6408bool intel_connector_get_hw_state(struct intel_connector *connector)
ea5b213a 6409{
24929352 6410 enum pipe pipe = 0;
f0947c37 6411 struct intel_encoder *encoder = connector->encoder;
ea5b213a 6412
f0947c37 6413 return encoder->get_hw_state(encoder, &pipe);
ea5b213a
CW
6414}
6415
6d293983 6416static int pipe_required_fdi_lanes(struct intel_crtc_state *crtc_state)
d272ddfa 6417{
6d293983
ACO
6418 if (crtc_state->base.enable && crtc_state->has_pch_encoder)
6419 return crtc_state->fdi_lanes;
d272ddfa
VS
6420
6421 return 0;
6422}
6423
6d293983 6424static int ironlake_check_fdi_lanes(struct drm_device *dev, enum pipe pipe,
5cec258b 6425 struct intel_crtc_state *pipe_config)
1857e1da 6426{
6d293983
ACO
6427 struct drm_atomic_state *state = pipe_config->base.state;
6428 struct intel_crtc *other_crtc;
6429 struct intel_crtc_state *other_crtc_state;
6430
1857e1da
DV
6431 DRM_DEBUG_KMS("checking fdi config on pipe %c, lanes %i\n",
6432 pipe_name(pipe), pipe_config->fdi_lanes);
6433 if (pipe_config->fdi_lanes > 4) {
6434 DRM_DEBUG_KMS("invalid fdi lane config on pipe %c: %i lanes\n",
6435 pipe_name(pipe), pipe_config->fdi_lanes);
6d293983 6436 return -EINVAL;
1857e1da
DV
6437 }
6438
bafb6553 6439 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
1857e1da
DV
6440 if (pipe_config->fdi_lanes > 2) {
6441 DRM_DEBUG_KMS("only 2 lanes on haswell, required: %i lanes\n",
6442 pipe_config->fdi_lanes);
6d293983 6443 return -EINVAL;
1857e1da 6444 } else {
6d293983 6445 return 0;
1857e1da
DV
6446 }
6447 }
6448
6449 if (INTEL_INFO(dev)->num_pipes == 2)
6d293983 6450 return 0;
1857e1da
DV
6451
6452 /* Ivybridge 3 pipe is really complicated */
6453 switch (pipe) {
6454 case PIPE_A:
6d293983 6455 return 0;
1857e1da 6456 case PIPE_B:
6d293983
ACO
6457 if (pipe_config->fdi_lanes <= 2)
6458 return 0;
6459
6460 other_crtc = to_intel_crtc(intel_get_crtc_for_pipe(dev, PIPE_C));
6461 other_crtc_state =
6462 intel_atomic_get_crtc_state(state, other_crtc);
6463 if (IS_ERR(other_crtc_state))
6464 return PTR_ERR(other_crtc_state);
6465
6466 if (pipe_required_fdi_lanes(other_crtc_state) > 0) {
1857e1da
DV
6467 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
6468 pipe_name(pipe), pipe_config->fdi_lanes);
6d293983 6469 return -EINVAL;
1857e1da 6470 }
6d293983 6471 return 0;
1857e1da 6472 case PIPE_C:
251cc67c
VS
6473 if (pipe_config->fdi_lanes > 2) {
6474 DRM_DEBUG_KMS("only 2 lanes on pipe %c: required %i lanes\n",
6475 pipe_name(pipe), pipe_config->fdi_lanes);
6d293983 6476 return -EINVAL;
251cc67c 6477 }
6d293983
ACO
6478
6479 other_crtc = to_intel_crtc(intel_get_crtc_for_pipe(dev, PIPE_B));
6480 other_crtc_state =
6481 intel_atomic_get_crtc_state(state, other_crtc);
6482 if (IS_ERR(other_crtc_state))
6483 return PTR_ERR(other_crtc_state);
6484
6485 if (pipe_required_fdi_lanes(other_crtc_state) > 2) {
1857e1da 6486 DRM_DEBUG_KMS("fdi link B uses too many lanes to enable link C\n");
6d293983 6487 return -EINVAL;
1857e1da 6488 }
6d293983 6489 return 0;
1857e1da
DV
6490 default:
6491 BUG();
6492 }
6493}
6494
e29c22c0
DV
6495#define RETRY 1
6496static int ironlake_fdi_compute_config(struct intel_crtc *intel_crtc,
5cec258b 6497 struct intel_crtc_state *pipe_config)
877d48d5 6498{
1857e1da 6499 struct drm_device *dev = intel_crtc->base.dev;
2d112de7 6500 struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
6d293983
ACO
6501 int lane, link_bw, fdi_dotclock, ret;
6502 bool needs_recompute = false;
877d48d5 6503
e29c22c0 6504retry:
877d48d5
DV
6505 /* FDI is a binary signal running at ~2.7GHz, encoding
6506 * each output octet as 10 bits. The actual frequency
6507 * is stored as a divider into a 100MHz clock, and the
6508 * mode pixel clock is stored in units of 1KHz.
6509 * Hence the bw of each lane in terms of the mode signal
6510 * is:
6511 */
6512 link_bw = intel_fdi_link_freq(dev) * MHz(100)/KHz(1)/10;
6513
241bfc38 6514 fdi_dotclock = adjusted_mode->crtc_clock;
877d48d5 6515
2bd89a07 6516 lane = ironlake_get_lanes_required(fdi_dotclock, link_bw,
877d48d5
DV
6517 pipe_config->pipe_bpp);
6518
6519 pipe_config->fdi_lanes = lane;
6520
2bd89a07 6521 intel_link_compute_m_n(pipe_config->pipe_bpp, lane, fdi_dotclock,
877d48d5 6522 link_bw, &pipe_config->fdi_m_n);
1857e1da 6523
6d293983
ACO
6524 ret = ironlake_check_fdi_lanes(intel_crtc->base.dev,
6525 intel_crtc->pipe, pipe_config);
6526 if (ret == -EINVAL && pipe_config->pipe_bpp > 6*3) {
e29c22c0
DV
6527 pipe_config->pipe_bpp -= 2*3;
6528 DRM_DEBUG_KMS("fdi link bw constraint, reducing pipe bpp to %i\n",
6529 pipe_config->pipe_bpp);
6530 needs_recompute = true;
6531 pipe_config->bw_constrained = true;
6532
6533 goto retry;
6534 }
6535
6536 if (needs_recompute)
6537 return RETRY;
6538
6d293983 6539 return ret;
877d48d5
DV
6540}
6541
8cfb3407
VS
6542static bool pipe_config_supports_ips(struct drm_i915_private *dev_priv,
6543 struct intel_crtc_state *pipe_config)
6544{
6545 if (pipe_config->pipe_bpp > 24)
6546 return false;
6547
6548 /* HSW can handle pixel rate up to cdclk? */
6549 if (IS_HASWELL(dev_priv->dev))
6550 return true;
6551
6552 /*
b432e5cf
VS
6553 * We compare against max which means we must take
6554 * the increased cdclk requirement into account when
6555 * calculating the new cdclk.
6556 *
6557 * Should measure whether using a lower cdclk w/o IPS
8cfb3407
VS
6558 */
6559 return ilk_pipe_pixel_rate(pipe_config) <=
6560 dev_priv->max_cdclk_freq * 95 / 100;
6561}
6562
42db64ef 6563static void hsw_compute_ips_config(struct intel_crtc *crtc,
5cec258b 6564 struct intel_crtc_state *pipe_config)
42db64ef 6565{
8cfb3407
VS
6566 struct drm_device *dev = crtc->base.dev;
6567 struct drm_i915_private *dev_priv = dev->dev_private;
6568
d330a953 6569 pipe_config->ips_enabled = i915.enable_ips &&
8cfb3407
VS
6570 hsw_crtc_supports_ips(crtc) &&
6571 pipe_config_supports_ips(dev_priv, pipe_config);
42db64ef
PZ
6572}
6573
a43f6e0f 6574static int intel_crtc_compute_config(struct intel_crtc *crtc,
5cec258b 6575 struct intel_crtc_state *pipe_config)
79e53945 6576{
a43f6e0f 6577 struct drm_device *dev = crtc->base.dev;
8bd31e67 6578 struct drm_i915_private *dev_priv = dev->dev_private;
2d112de7 6579 struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
d03c93d4 6580 int ret;
89749350 6581
ad3a4479 6582 /* FIXME should check pixel clock limits on all platforms */
cf532bb2 6583 if (INTEL_INFO(dev)->gen < 4) {
44913155 6584 int clock_limit = dev_priv->max_cdclk_freq;
cf532bb2
VS
6585
6586 /*
6587 * Enable pixel doubling when the dot clock
6588 * is > 90% of the (display) core speed.
6589 *
b397c96b
VS
6590 * GDG double wide on either pipe,
6591 * otherwise pipe A only.
cf532bb2 6592 */
b397c96b 6593 if ((crtc->pipe == PIPE_A || IS_I915G(dev)) &&
241bfc38 6594 adjusted_mode->crtc_clock > clock_limit * 9 / 10) {
ad3a4479 6595 clock_limit *= 2;
cf532bb2 6596 pipe_config->double_wide = true;
ad3a4479
VS
6597 }
6598
241bfc38 6599 if (adjusted_mode->crtc_clock > clock_limit * 9 / 10)
e29c22c0 6600 return -EINVAL;
2c07245f 6601 }
89749350 6602
1d1d0e27
VS
6603 /*
6604 * Pipe horizontal size must be even in:
6605 * - DVO ganged mode
6606 * - LVDS dual channel mode
6607 * - Double wide pipe
6608 */
a93e255f 6609 if ((intel_pipe_will_have_type(pipe_config, INTEL_OUTPUT_LVDS) &&
1d1d0e27
VS
6610 intel_is_dual_link_lvds(dev)) || pipe_config->double_wide)
6611 pipe_config->pipe_src_w &= ~1;
6612
8693a824
DL
6613 /* Cantiga+ cannot handle modes with a hsync front porch of 0.
6614 * WaPruneModeWithIncorrectHsyncOffset:ctg,elk,ilk,snb,ivb,vlv,hsw.
44f46b42
CW
6615 */
6616 if ((INTEL_INFO(dev)->gen > 4 || IS_G4X(dev)) &&
6617 adjusted_mode->hsync_start == adjusted_mode->hdisplay)
e29c22c0 6618 return -EINVAL;
44f46b42 6619
f5adf94e 6620 if (HAS_IPS(dev))
a43f6e0f
DV
6621 hsw_compute_ips_config(crtc, pipe_config);
6622
877d48d5 6623 if (pipe_config->has_pch_encoder)
a43f6e0f 6624 return ironlake_fdi_compute_config(crtc, pipe_config);
877d48d5 6625
d03c93d4
CK
6626 /* FIXME: remove below call once atomic mode set is place and all crtc
6627 * related checks called from atomic_crtc_check function */
6628 ret = 0;
6629 DRM_DEBUG_KMS("intel_crtc = %p drm_state (pipe_config->base.state) = %p\n",
6630 crtc, pipe_config->base.state);
6631 ret = intel_atomic_setup_scalers(dev, crtc, pipe_config);
6632
6633 return ret;
79e53945
JB
6634}
6635
1652d19e
VS
6636static int skylake_get_display_clock_speed(struct drm_device *dev)
6637{
6638 struct drm_i915_private *dev_priv = to_i915(dev);
6639 uint32_t lcpll1 = I915_READ(LCPLL1_CTL);
6640 uint32_t cdctl = I915_READ(CDCLK_CTL);
6641 uint32_t linkrate;
6642
414355a7 6643 if (!(lcpll1 & LCPLL_PLL_ENABLE))
1652d19e 6644 return 24000; /* 24MHz is the cd freq with NSSC ref */
1652d19e
VS
6645
6646 if ((cdctl & CDCLK_FREQ_SEL_MASK) == CDCLK_FREQ_540)
6647 return 540000;
6648
6649 linkrate = (I915_READ(DPLL_CTRL1) &
71cd8423 6650 DPLL_CTRL1_LINK_RATE_MASK(SKL_DPLL0)) >> 1;
1652d19e 6651
71cd8423
DL
6652 if (linkrate == DPLL_CTRL1_LINK_RATE_2160 ||
6653 linkrate == DPLL_CTRL1_LINK_RATE_1080) {
1652d19e
VS
6654 /* vco 8640 */
6655 switch (cdctl & CDCLK_FREQ_SEL_MASK) {
6656 case CDCLK_FREQ_450_432:
6657 return 432000;
6658 case CDCLK_FREQ_337_308:
6659 return 308570;
6660 case CDCLK_FREQ_675_617:
6661 return 617140;
6662 default:
6663 WARN(1, "Unknown cd freq selection\n");
6664 }
6665 } else {
6666 /* vco 8100 */
6667 switch (cdctl & CDCLK_FREQ_SEL_MASK) {
6668 case CDCLK_FREQ_450_432:
6669 return 450000;
6670 case CDCLK_FREQ_337_308:
6671 return 337500;
6672 case CDCLK_FREQ_675_617:
6673 return 675000;
6674 default:
6675 WARN(1, "Unknown cd freq selection\n");
6676 }
6677 }
6678
6679 /* error case, do as if DPLL0 isn't enabled */
6680 return 24000;
6681}
6682
6683static int broadwell_get_display_clock_speed(struct drm_device *dev)
6684{
6685 struct drm_i915_private *dev_priv = dev->dev_private;
6686 uint32_t lcpll = I915_READ(LCPLL_CTL);
6687 uint32_t freq = lcpll & LCPLL_CLK_FREQ_MASK;
6688
6689 if (lcpll & LCPLL_CD_SOURCE_FCLK)
6690 return 800000;
6691 else if (I915_READ(FUSE_STRAP) & HSW_CDCLK_LIMIT)
6692 return 450000;
6693 else if (freq == LCPLL_CLK_FREQ_450)
6694 return 450000;
6695 else if (freq == LCPLL_CLK_FREQ_54O_BDW)
6696 return 540000;
6697 else if (freq == LCPLL_CLK_FREQ_337_5_BDW)
6698 return 337500;
6699 else
6700 return 675000;
6701}
6702
6703static int haswell_get_display_clock_speed(struct drm_device *dev)
6704{
6705 struct drm_i915_private *dev_priv = dev->dev_private;
6706 uint32_t lcpll = I915_READ(LCPLL_CTL);
6707 uint32_t freq = lcpll & LCPLL_CLK_FREQ_MASK;
6708
6709 if (lcpll & LCPLL_CD_SOURCE_FCLK)
6710 return 800000;
6711 else if (I915_READ(FUSE_STRAP) & HSW_CDCLK_LIMIT)
6712 return 450000;
6713 else if (freq == LCPLL_CLK_FREQ_450)
6714 return 450000;
6715 else if (IS_HSW_ULT(dev))
6716 return 337500;
6717 else
6718 return 540000;
79e53945
JB
6719}
6720
25eb05fc
JB
6721static int valleyview_get_display_clock_speed(struct drm_device *dev)
6722{
d197b7d3 6723 struct drm_i915_private *dev_priv = dev->dev_private;
d197b7d3
VS
6724 u32 val;
6725 int divider;
6726
6bcda4f0
VS
6727 if (dev_priv->hpll_freq == 0)
6728 dev_priv->hpll_freq = valleyview_get_vco(dev_priv);
6729
a580516d 6730 mutex_lock(&dev_priv->sb_lock);
d197b7d3 6731 val = vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL);
a580516d 6732 mutex_unlock(&dev_priv->sb_lock);
d197b7d3
VS
6733
6734 divider = val & DISPLAY_FREQUENCY_VALUES;
6735
7d007f40
VS
6736 WARN((val & DISPLAY_FREQUENCY_STATUS) !=
6737 (divider << DISPLAY_FREQUENCY_STATUS_SHIFT),
6738 "cdclk change in progress\n");
6739
6bcda4f0 6740 return DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, divider + 1);
25eb05fc
JB
6741}
6742
b37a6434
VS
6743static int ilk_get_display_clock_speed(struct drm_device *dev)
6744{
6745 return 450000;
6746}
6747
e70236a8
JB
6748static int i945_get_display_clock_speed(struct drm_device *dev)
6749{
6750 return 400000;
6751}
79e53945 6752
e70236a8 6753static int i915_get_display_clock_speed(struct drm_device *dev)
79e53945 6754{
e907f170 6755 return 333333;
e70236a8 6756}
79e53945 6757
e70236a8
JB
6758static int i9xx_misc_get_display_clock_speed(struct drm_device *dev)
6759{
6760 return 200000;
6761}
79e53945 6762
257a7ffc
DV
6763static int pnv_get_display_clock_speed(struct drm_device *dev)
6764{
6765 u16 gcfgc = 0;
6766
6767 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
6768
6769 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
6770 case GC_DISPLAY_CLOCK_267_MHZ_PNV:
e907f170 6771 return 266667;
257a7ffc 6772 case GC_DISPLAY_CLOCK_333_MHZ_PNV:
e907f170 6773 return 333333;
257a7ffc 6774 case GC_DISPLAY_CLOCK_444_MHZ_PNV:
e907f170 6775 return 444444;
257a7ffc
DV
6776 case GC_DISPLAY_CLOCK_200_MHZ_PNV:
6777 return 200000;
6778 default:
6779 DRM_ERROR("Unknown pnv display core clock 0x%04x\n", gcfgc);
6780 case GC_DISPLAY_CLOCK_133_MHZ_PNV:
e907f170 6781 return 133333;
257a7ffc 6782 case GC_DISPLAY_CLOCK_167_MHZ_PNV:
e907f170 6783 return 166667;
257a7ffc
DV
6784 }
6785}
6786
e70236a8
JB
6787static int i915gm_get_display_clock_speed(struct drm_device *dev)
6788{
6789 u16 gcfgc = 0;
79e53945 6790
e70236a8
JB
6791 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
6792
6793 if (gcfgc & GC_LOW_FREQUENCY_ENABLE)
e907f170 6794 return 133333;
e70236a8
JB
6795 else {
6796 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
6797 case GC_DISPLAY_CLOCK_333_MHZ:
e907f170 6798 return 333333;
e70236a8
JB
6799 default:
6800 case GC_DISPLAY_CLOCK_190_200_MHZ:
6801 return 190000;
79e53945 6802 }
e70236a8
JB
6803 }
6804}
6805
6806static int i865_get_display_clock_speed(struct drm_device *dev)
6807{
e907f170 6808 return 266667;
e70236a8
JB
6809}
6810
1b1d2716 6811static int i85x_get_display_clock_speed(struct drm_device *dev)
e70236a8
JB
6812{
6813 u16 hpllcc = 0;
1b1d2716 6814
65cd2b3f
VS
6815 /*
6816 * 852GM/852GMV only supports 133 MHz and the HPLLCC
6817 * encoding is different :(
6818 * FIXME is this the right way to detect 852GM/852GMV?
6819 */
6820 if (dev->pdev->revision == 0x1)
6821 return 133333;
6822
1b1d2716
VS
6823 pci_bus_read_config_word(dev->pdev->bus,
6824 PCI_DEVFN(0, 3), HPLLCC, &hpllcc);
6825
e70236a8
JB
6826 /* Assume that the hardware is in the high speed state. This
6827 * should be the default.
6828 */
6829 switch (hpllcc & GC_CLOCK_CONTROL_MASK) {
6830 case GC_CLOCK_133_200:
1b1d2716 6831 case GC_CLOCK_133_200_2:
e70236a8
JB
6832 case GC_CLOCK_100_200:
6833 return 200000;
6834 case GC_CLOCK_166_250:
6835 return 250000;
6836 case GC_CLOCK_100_133:
e907f170 6837 return 133333;
1b1d2716
VS
6838 case GC_CLOCK_133_266:
6839 case GC_CLOCK_133_266_2:
6840 case GC_CLOCK_166_266:
6841 return 266667;
e70236a8 6842 }
79e53945 6843
e70236a8
JB
6844 /* Shouldn't happen */
6845 return 0;
6846}
79e53945 6847
e70236a8
JB
6848static int i830_get_display_clock_speed(struct drm_device *dev)
6849{
e907f170 6850 return 133333;
79e53945
JB
6851}
6852
34edce2f
VS
6853static unsigned int intel_hpll_vco(struct drm_device *dev)
6854{
6855 struct drm_i915_private *dev_priv = dev->dev_private;
6856 static const unsigned int blb_vco[8] = {
6857 [0] = 3200000,
6858 [1] = 4000000,
6859 [2] = 5333333,
6860 [3] = 4800000,
6861 [4] = 6400000,
6862 };
6863 static const unsigned int pnv_vco[8] = {
6864 [0] = 3200000,
6865 [1] = 4000000,
6866 [2] = 5333333,
6867 [3] = 4800000,
6868 [4] = 2666667,
6869 };
6870 static const unsigned int cl_vco[8] = {
6871 [0] = 3200000,
6872 [1] = 4000000,
6873 [2] = 5333333,
6874 [3] = 6400000,
6875 [4] = 3333333,
6876 [5] = 3566667,
6877 [6] = 4266667,
6878 };
6879 static const unsigned int elk_vco[8] = {
6880 [0] = 3200000,
6881 [1] = 4000000,
6882 [2] = 5333333,
6883 [3] = 4800000,
6884 };
6885 static const unsigned int ctg_vco[8] = {
6886 [0] = 3200000,
6887 [1] = 4000000,
6888 [2] = 5333333,
6889 [3] = 6400000,
6890 [4] = 2666667,
6891 [5] = 4266667,
6892 };
6893 const unsigned int *vco_table;
6894 unsigned int vco;
6895 uint8_t tmp = 0;
6896
6897 /* FIXME other chipsets? */
6898 if (IS_GM45(dev))
6899 vco_table = ctg_vco;
6900 else if (IS_G4X(dev))
6901 vco_table = elk_vco;
6902 else if (IS_CRESTLINE(dev))
6903 vco_table = cl_vco;
6904 else if (IS_PINEVIEW(dev))
6905 vco_table = pnv_vco;
6906 else if (IS_G33(dev))
6907 vco_table = blb_vco;
6908 else
6909 return 0;
6910
6911 tmp = I915_READ(IS_MOBILE(dev) ? HPLLVCO_MOBILE : HPLLVCO);
6912
6913 vco = vco_table[tmp & 0x7];
6914 if (vco == 0)
6915 DRM_ERROR("Bad HPLL VCO (HPLLVCO=0x%02x)\n", tmp);
6916 else
6917 DRM_DEBUG_KMS("HPLL VCO %u kHz\n", vco);
6918
6919 return vco;
6920}
6921
6922static int gm45_get_display_clock_speed(struct drm_device *dev)
6923{
6924 unsigned int cdclk_sel, vco = intel_hpll_vco(dev);
6925 uint16_t tmp = 0;
6926
6927 pci_read_config_word(dev->pdev, GCFGC, &tmp);
6928
6929 cdclk_sel = (tmp >> 12) & 0x1;
6930
6931 switch (vco) {
6932 case 2666667:
6933 case 4000000:
6934 case 5333333:
6935 return cdclk_sel ? 333333 : 222222;
6936 case 3200000:
6937 return cdclk_sel ? 320000 : 228571;
6938 default:
6939 DRM_ERROR("Unable to determine CDCLK. HPLL VCO=%u, CFGC=0x%04x\n", vco, tmp);
6940 return 222222;
6941 }
6942}
6943
6944static int i965gm_get_display_clock_speed(struct drm_device *dev)
6945{
6946 static const uint8_t div_3200[] = { 16, 10, 8 };
6947 static const uint8_t div_4000[] = { 20, 12, 10 };
6948 static const uint8_t div_5333[] = { 24, 16, 14 };
6949 const uint8_t *div_table;
6950 unsigned int cdclk_sel, vco = intel_hpll_vco(dev);
6951 uint16_t tmp = 0;
6952
6953 pci_read_config_word(dev->pdev, GCFGC, &tmp);
6954
6955 cdclk_sel = ((tmp >> 8) & 0x1f) - 1;
6956
6957 if (cdclk_sel >= ARRAY_SIZE(div_3200))
6958 goto fail;
6959
6960 switch (vco) {
6961 case 3200000:
6962 div_table = div_3200;
6963 break;
6964 case 4000000:
6965 div_table = div_4000;
6966 break;
6967 case 5333333:
6968 div_table = div_5333;
6969 break;
6970 default:
6971 goto fail;
6972 }
6973
6974 return DIV_ROUND_CLOSEST(vco, div_table[cdclk_sel]);
6975
6976 fail:
6977 DRM_ERROR("Unable to determine CDCLK. HPLL VCO=%u kHz, CFGC=0x%04x\n", vco, tmp);
6978 return 200000;
6979}
6980
6981static int g33_get_display_clock_speed(struct drm_device *dev)
6982{
6983 static const uint8_t div_3200[] = { 12, 10, 8, 7, 5, 16 };
6984 static const uint8_t div_4000[] = { 14, 12, 10, 8, 6, 20 };
6985 static const uint8_t div_4800[] = { 20, 14, 12, 10, 8, 24 };
6986 static const uint8_t div_5333[] = { 20, 16, 12, 12, 8, 28 };
6987 const uint8_t *div_table;
6988 unsigned int cdclk_sel, vco = intel_hpll_vco(dev);
6989 uint16_t tmp = 0;
6990
6991 pci_read_config_word(dev->pdev, GCFGC, &tmp);
6992
6993 cdclk_sel = (tmp >> 4) & 0x7;
6994
6995 if (cdclk_sel >= ARRAY_SIZE(div_3200))
6996 goto fail;
6997
6998 switch (vco) {
6999 case 3200000:
7000 div_table = div_3200;
7001 break;
7002 case 4000000:
7003 div_table = div_4000;
7004 break;
7005 case 4800000:
7006 div_table = div_4800;
7007 break;
7008 case 5333333:
7009 div_table = div_5333;
7010 break;
7011 default:
7012 goto fail;
7013 }
7014
7015 return DIV_ROUND_CLOSEST(vco, div_table[cdclk_sel]);
7016
7017 fail:
7018 DRM_ERROR("Unable to determine CDCLK. HPLL VCO=%u kHz, CFGC=0x%08x\n", vco, tmp);
7019 return 190476;
7020}
7021
2c07245f 7022static void
a65851af 7023intel_reduce_m_n_ratio(uint32_t *num, uint32_t *den)
2c07245f 7024{
a65851af
VS
7025 while (*num > DATA_LINK_M_N_MASK ||
7026 *den > DATA_LINK_M_N_MASK) {
2c07245f
ZW
7027 *num >>= 1;
7028 *den >>= 1;
7029 }
7030}
7031
a65851af
VS
7032static void compute_m_n(unsigned int m, unsigned int n,
7033 uint32_t *ret_m, uint32_t *ret_n)
7034{
7035 *ret_n = min_t(unsigned int, roundup_pow_of_two(n), DATA_LINK_N_MAX);
7036 *ret_m = div_u64((uint64_t) m * *ret_n, n);
7037 intel_reduce_m_n_ratio(ret_m, ret_n);
7038}
7039
e69d0bc1
DV
7040void
7041intel_link_compute_m_n(int bits_per_pixel, int nlanes,
7042 int pixel_clock, int link_clock,
7043 struct intel_link_m_n *m_n)
2c07245f 7044{
e69d0bc1 7045 m_n->tu = 64;
a65851af
VS
7046
7047 compute_m_n(bits_per_pixel * pixel_clock,
7048 link_clock * nlanes * 8,
7049 &m_n->gmch_m, &m_n->gmch_n);
7050
7051 compute_m_n(pixel_clock, link_clock,
7052 &m_n->link_m, &m_n->link_n);
2c07245f
ZW
7053}
7054
a7615030
CW
7055static inline bool intel_panel_use_ssc(struct drm_i915_private *dev_priv)
7056{
d330a953
JN
7057 if (i915.panel_use_ssc >= 0)
7058 return i915.panel_use_ssc != 0;
41aa3448 7059 return dev_priv->vbt.lvds_use_ssc
435793df 7060 && !(dev_priv->quirks & QUIRK_LVDS_SSC_DISABLE);
a7615030
CW
7061}
7062
a93e255f
ACO
7063static int i9xx_get_refclk(const struct intel_crtc_state *crtc_state,
7064 int num_connectors)
c65d77d8 7065{
a93e255f 7066 struct drm_device *dev = crtc_state->base.crtc->dev;
c65d77d8
JB
7067 struct drm_i915_private *dev_priv = dev->dev_private;
7068 int refclk;
7069
a93e255f
ACO
7070 WARN_ON(!crtc_state->base.state);
7071
5ab7b0b7 7072 if (IS_VALLEYVIEW(dev) || IS_BROXTON(dev)) {
9a0ea498 7073 refclk = 100000;
a93e255f 7074 } else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
c65d77d8 7075 intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
e91e941b
VS
7076 refclk = dev_priv->vbt.lvds_ssc_freq;
7077 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
c65d77d8
JB
7078 } else if (!IS_GEN2(dev)) {
7079 refclk = 96000;
7080 } else {
7081 refclk = 48000;
7082 }
7083
7084 return refclk;
7085}
7086
7429e9d4 7087static uint32_t pnv_dpll_compute_fp(struct dpll *dpll)
c65d77d8 7088{
7df00d7a 7089 return (1 << dpll->n) << 16 | dpll->m2;
7429e9d4 7090}
f47709a9 7091
7429e9d4
DV
7092static uint32_t i9xx_dpll_compute_fp(struct dpll *dpll)
7093{
7094 return dpll->n << 16 | dpll->m1 << 8 | dpll->m2;
c65d77d8
JB
7095}
7096
f47709a9 7097static void i9xx_update_pll_dividers(struct intel_crtc *crtc,
190f68c5 7098 struct intel_crtc_state *crtc_state,
a7516a05
JB
7099 intel_clock_t *reduced_clock)
7100{
f47709a9 7101 struct drm_device *dev = crtc->base.dev;
a7516a05
JB
7102 u32 fp, fp2 = 0;
7103
7104 if (IS_PINEVIEW(dev)) {
190f68c5 7105 fp = pnv_dpll_compute_fp(&crtc_state->dpll);
a7516a05 7106 if (reduced_clock)
7429e9d4 7107 fp2 = pnv_dpll_compute_fp(reduced_clock);
a7516a05 7108 } else {
190f68c5 7109 fp = i9xx_dpll_compute_fp(&crtc_state->dpll);
a7516a05 7110 if (reduced_clock)
7429e9d4 7111 fp2 = i9xx_dpll_compute_fp(reduced_clock);
a7516a05
JB
7112 }
7113
190f68c5 7114 crtc_state->dpll_hw_state.fp0 = fp;
a7516a05 7115
f47709a9 7116 crtc->lowfreq_avail = false;
a93e255f 7117 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
ab585dea 7118 reduced_clock) {
190f68c5 7119 crtc_state->dpll_hw_state.fp1 = fp2;
f47709a9 7120 crtc->lowfreq_avail = true;
a7516a05 7121 } else {
190f68c5 7122 crtc_state->dpll_hw_state.fp1 = fp;
a7516a05
JB
7123 }
7124}
7125
5e69f97f
CML
7126static void vlv_pllb_recal_opamp(struct drm_i915_private *dev_priv, enum pipe
7127 pipe)
89b667f8
JB
7128{
7129 u32 reg_val;
7130
7131 /*
7132 * PLLB opamp always calibrates to max value of 0x3f, force enable it
7133 * and set it to a reasonable value instead.
7134 */
ab3c759a 7135 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
89b667f8
JB
7136 reg_val &= 0xffffff00;
7137 reg_val |= 0x00000030;
ab3c759a 7138 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
89b667f8 7139
ab3c759a 7140 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
89b667f8
JB
7141 reg_val &= 0x8cffffff;
7142 reg_val = 0x8c000000;
ab3c759a 7143 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
89b667f8 7144
ab3c759a 7145 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
89b667f8 7146 reg_val &= 0xffffff00;
ab3c759a 7147 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
89b667f8 7148
ab3c759a 7149 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
89b667f8
JB
7150 reg_val &= 0x00ffffff;
7151 reg_val |= 0xb0000000;
ab3c759a 7152 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
89b667f8
JB
7153}
7154
b551842d
DV
7155static void intel_pch_transcoder_set_m_n(struct intel_crtc *crtc,
7156 struct intel_link_m_n *m_n)
7157{
7158 struct drm_device *dev = crtc->base.dev;
7159 struct drm_i915_private *dev_priv = dev->dev_private;
7160 int pipe = crtc->pipe;
7161
e3b95f1e
DV
7162 I915_WRITE(PCH_TRANS_DATA_M1(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
7163 I915_WRITE(PCH_TRANS_DATA_N1(pipe), m_n->gmch_n);
7164 I915_WRITE(PCH_TRANS_LINK_M1(pipe), m_n->link_m);
7165 I915_WRITE(PCH_TRANS_LINK_N1(pipe), m_n->link_n);
b551842d
DV
7166}
7167
7168static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
f769cd24
VK
7169 struct intel_link_m_n *m_n,
7170 struct intel_link_m_n *m2_n2)
b551842d
DV
7171{
7172 struct drm_device *dev = crtc->base.dev;
7173 struct drm_i915_private *dev_priv = dev->dev_private;
7174 int pipe = crtc->pipe;
6e3c9717 7175 enum transcoder transcoder = crtc->config->cpu_transcoder;
b551842d
DV
7176
7177 if (INTEL_INFO(dev)->gen >= 5) {
7178 I915_WRITE(PIPE_DATA_M1(transcoder), TU_SIZE(m_n->tu) | m_n->gmch_m);
7179 I915_WRITE(PIPE_DATA_N1(transcoder), m_n->gmch_n);
7180 I915_WRITE(PIPE_LINK_M1(transcoder), m_n->link_m);
7181 I915_WRITE(PIPE_LINK_N1(transcoder), m_n->link_n);
f769cd24
VK
7182 /* M2_N2 registers to be set only for gen < 8 (M2_N2 available
7183 * for gen < 8) and if DRRS is supported (to make sure the
7184 * registers are not unnecessarily accessed).
7185 */
44395bfe 7186 if (m2_n2 && (IS_CHERRYVIEW(dev) || INTEL_INFO(dev)->gen < 8) &&
6e3c9717 7187 crtc->config->has_drrs) {
f769cd24
VK
7188 I915_WRITE(PIPE_DATA_M2(transcoder),
7189 TU_SIZE(m2_n2->tu) | m2_n2->gmch_m);
7190 I915_WRITE(PIPE_DATA_N2(transcoder), m2_n2->gmch_n);
7191 I915_WRITE(PIPE_LINK_M2(transcoder), m2_n2->link_m);
7192 I915_WRITE(PIPE_LINK_N2(transcoder), m2_n2->link_n);
7193 }
b551842d 7194 } else {
e3b95f1e
DV
7195 I915_WRITE(PIPE_DATA_M_G4X(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
7196 I915_WRITE(PIPE_DATA_N_G4X(pipe), m_n->gmch_n);
7197 I915_WRITE(PIPE_LINK_M_G4X(pipe), m_n->link_m);
7198 I915_WRITE(PIPE_LINK_N_G4X(pipe), m_n->link_n);
b551842d
DV
7199 }
7200}
7201
fe3cd48d 7202void intel_dp_set_m_n(struct intel_crtc *crtc, enum link_m_n_set m_n)
03afc4a2 7203{
fe3cd48d
R
7204 struct intel_link_m_n *dp_m_n, *dp_m2_n2 = NULL;
7205
7206 if (m_n == M1_N1) {
7207 dp_m_n = &crtc->config->dp_m_n;
7208 dp_m2_n2 = &crtc->config->dp_m2_n2;
7209 } else if (m_n == M2_N2) {
7210
7211 /*
7212 * M2_N2 registers are not supported. Hence m2_n2 divider value
7213 * needs to be programmed into M1_N1.
7214 */
7215 dp_m_n = &crtc->config->dp_m2_n2;
7216 } else {
7217 DRM_ERROR("Unsupported divider value\n");
7218 return;
7219 }
7220
6e3c9717
ACO
7221 if (crtc->config->has_pch_encoder)
7222 intel_pch_transcoder_set_m_n(crtc, &crtc->config->dp_m_n);
03afc4a2 7223 else
fe3cd48d 7224 intel_cpu_transcoder_set_m_n(crtc, dp_m_n, dp_m2_n2);
03afc4a2
DV
7225}
7226
d288f65f 7227static void vlv_update_pll(struct intel_crtc *crtc,
5cec258b 7228 struct intel_crtc_state *pipe_config)
bdd4b6a6
DV
7229{
7230 u32 dpll, dpll_md;
7231
7232 /*
7233 * Enable DPIO clock input. We should never disable the reference
7234 * clock for pipe B, since VGA hotplug / manual detection depends
7235 * on it.
7236 */
7237 dpll = DPLL_EXT_BUFFER_ENABLE_VLV | DPLL_REFA_CLK_ENABLE_VLV |
7238 DPLL_VGA_MODE_DIS | DPLL_INTEGRATED_CLOCK_VLV;
7239 /* We should never disable this, set it here for state tracking */
7240 if (crtc->pipe == PIPE_B)
7241 dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
7242 dpll |= DPLL_VCO_ENABLE;
d288f65f 7243 pipe_config->dpll_hw_state.dpll = dpll;
bdd4b6a6 7244
d288f65f 7245 dpll_md = (pipe_config->pixel_multiplier - 1)
bdd4b6a6 7246 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
d288f65f 7247 pipe_config->dpll_hw_state.dpll_md = dpll_md;
bdd4b6a6
DV
7248}
7249
d288f65f 7250static void vlv_prepare_pll(struct intel_crtc *crtc,
5cec258b 7251 const struct intel_crtc_state *pipe_config)
a0c4da24 7252{
f47709a9 7253 struct drm_device *dev = crtc->base.dev;
a0c4da24 7254 struct drm_i915_private *dev_priv = dev->dev_private;
f47709a9 7255 int pipe = crtc->pipe;
bdd4b6a6 7256 u32 mdiv;
a0c4da24 7257 u32 bestn, bestm1, bestm2, bestp1, bestp2;
bdd4b6a6 7258 u32 coreclk, reg_val;
a0c4da24 7259
a580516d 7260 mutex_lock(&dev_priv->sb_lock);
09153000 7261
d288f65f
VS
7262 bestn = pipe_config->dpll.n;
7263 bestm1 = pipe_config->dpll.m1;
7264 bestm2 = pipe_config->dpll.m2;
7265 bestp1 = pipe_config->dpll.p1;
7266 bestp2 = pipe_config->dpll.p2;
a0c4da24 7267
89b667f8
JB
7268 /* See eDP HDMI DPIO driver vbios notes doc */
7269
7270 /* PLL B needs special handling */
bdd4b6a6 7271 if (pipe == PIPE_B)
5e69f97f 7272 vlv_pllb_recal_opamp(dev_priv, pipe);
89b667f8
JB
7273
7274 /* Set up Tx target for periodic Rcomp update */
ab3c759a 7275 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9_BCAST, 0x0100000f);
89b667f8
JB
7276
7277 /* Disable target IRef on PLL */
ab3c759a 7278 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW8(pipe));
89b667f8 7279 reg_val &= 0x00ffffff;
ab3c759a 7280 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW8(pipe), reg_val);
89b667f8
JB
7281
7282 /* Disable fast lock */
ab3c759a 7283 vlv_dpio_write(dev_priv, pipe, VLV_CMN_DW0, 0x610);
89b667f8
JB
7284
7285 /* Set idtafcrecal before PLL is enabled */
a0c4da24
JB
7286 mdiv = ((bestm1 << DPIO_M1DIV_SHIFT) | (bestm2 & DPIO_M2DIV_MASK));
7287 mdiv |= ((bestp1 << DPIO_P1_SHIFT) | (bestp2 << DPIO_P2_SHIFT));
7288 mdiv |= ((bestn << DPIO_N_SHIFT));
a0c4da24 7289 mdiv |= (1 << DPIO_K_SHIFT);
7df5080b
JB
7290
7291 /*
7292 * Post divider depends on pixel clock rate, DAC vs digital (and LVDS,
7293 * but we don't support that).
7294 * Note: don't use the DAC post divider as it seems unstable.
7295 */
7296 mdiv |= (DPIO_POST_DIV_HDMIDP << DPIO_POST_DIV_SHIFT);
ab3c759a 7297 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
a0c4da24 7298
a0c4da24 7299 mdiv |= DPIO_ENABLE_CALIBRATION;
ab3c759a 7300 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
a0c4da24 7301
89b667f8 7302 /* Set HBR and RBR LPF coefficients */
d288f65f 7303 if (pipe_config->port_clock == 162000 ||
409ee761
ACO
7304 intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG) ||
7305 intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI))
ab3c759a 7306 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
885b0120 7307 0x009f0003);
89b667f8 7308 else
ab3c759a 7309 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
89b667f8
JB
7310 0x00d0000f);
7311
681a8504 7312 if (pipe_config->has_dp_encoder) {
89b667f8 7313 /* Use SSC source */
bdd4b6a6 7314 if (pipe == PIPE_A)
ab3c759a 7315 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
89b667f8
JB
7316 0x0df40000);
7317 else
ab3c759a 7318 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
89b667f8
JB
7319 0x0df70000);
7320 } else { /* HDMI or VGA */
7321 /* Use bend source */
bdd4b6a6 7322 if (pipe == PIPE_A)
ab3c759a 7323 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
89b667f8
JB
7324 0x0df70000);
7325 else
ab3c759a 7326 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
89b667f8
JB
7327 0x0df40000);
7328 }
a0c4da24 7329
ab3c759a 7330 coreclk = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW7(pipe));
89b667f8 7331 coreclk = (coreclk & 0x0000ff00) | 0x01c00000;
409ee761
ACO
7332 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) ||
7333 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))
89b667f8 7334 coreclk |= 0x01000000;
ab3c759a 7335 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW7(pipe), coreclk);
a0c4da24 7336
ab3c759a 7337 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW11(pipe), 0x87871000);
a580516d 7338 mutex_unlock(&dev_priv->sb_lock);
a0c4da24
JB
7339}
7340
d288f65f 7341static void chv_update_pll(struct intel_crtc *crtc,
5cec258b 7342 struct intel_crtc_state *pipe_config)
1ae0d137 7343{
d288f65f 7344 pipe_config->dpll_hw_state.dpll = DPLL_SSC_REF_CLOCK_CHV |
1ae0d137
VS
7345 DPLL_REFA_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS |
7346 DPLL_VCO_ENABLE;
7347 if (crtc->pipe != PIPE_A)
d288f65f 7348 pipe_config->dpll_hw_state.dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
1ae0d137 7349
d288f65f
VS
7350 pipe_config->dpll_hw_state.dpll_md =
7351 (pipe_config->pixel_multiplier - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT;
1ae0d137
VS
7352}
7353
d288f65f 7354static void chv_prepare_pll(struct intel_crtc *crtc,
5cec258b 7355 const struct intel_crtc_state *pipe_config)
9d556c99
CML
7356{
7357 struct drm_device *dev = crtc->base.dev;
7358 struct drm_i915_private *dev_priv = dev->dev_private;
7359 int pipe = crtc->pipe;
7360 int dpll_reg = DPLL(crtc->pipe);
7361 enum dpio_channel port = vlv_pipe_to_channel(pipe);
9cbe40c1 7362 u32 loopfilter, tribuf_calcntr;
9d556c99 7363 u32 bestn, bestm1, bestm2, bestp1, bestp2, bestm2_frac;
a945ce7e 7364 u32 dpio_val;
9cbe40c1 7365 int vco;
9d556c99 7366
d288f65f
VS
7367 bestn = pipe_config->dpll.n;
7368 bestm2_frac = pipe_config->dpll.m2 & 0x3fffff;
7369 bestm1 = pipe_config->dpll.m1;
7370 bestm2 = pipe_config->dpll.m2 >> 22;
7371 bestp1 = pipe_config->dpll.p1;
7372 bestp2 = pipe_config->dpll.p2;
9cbe40c1 7373 vco = pipe_config->dpll.vco;
a945ce7e 7374 dpio_val = 0;
9cbe40c1 7375 loopfilter = 0;
9d556c99
CML
7376
7377 /*
7378 * Enable Refclk and SSC
7379 */
a11b0703 7380 I915_WRITE(dpll_reg,
d288f65f 7381 pipe_config->dpll_hw_state.dpll & ~DPLL_VCO_ENABLE);
a11b0703 7382
a580516d 7383 mutex_lock(&dev_priv->sb_lock);
9d556c99 7384
9d556c99
CML
7385 /* p1 and p2 divider */
7386 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW13(port),
7387 5 << DPIO_CHV_S1_DIV_SHIFT |
7388 bestp1 << DPIO_CHV_P1_DIV_SHIFT |
7389 bestp2 << DPIO_CHV_P2_DIV_SHIFT |
7390 1 << DPIO_CHV_K_DIV_SHIFT);
7391
7392 /* Feedback post-divider - m2 */
7393 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW0(port), bestm2);
7394
7395 /* Feedback refclk divider - n and m1 */
7396 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW1(port),
7397 DPIO_CHV_M1_DIV_BY_2 |
7398 1 << DPIO_CHV_N_DIV_SHIFT);
7399
7400 /* M2 fraction division */
a945ce7e
VP
7401 if (bestm2_frac)
7402 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW2(port), bestm2_frac);
9d556c99
CML
7403
7404 /* M2 fraction division enable */
a945ce7e
VP
7405 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW3(port));
7406 dpio_val &= ~(DPIO_CHV_FEEDFWD_GAIN_MASK | DPIO_CHV_FRAC_DIV_EN);
7407 dpio_val |= (2 << DPIO_CHV_FEEDFWD_GAIN_SHIFT);
7408 if (bestm2_frac)
7409 dpio_val |= DPIO_CHV_FRAC_DIV_EN;
7410 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW3(port), dpio_val);
9d556c99 7411
de3a0fde
VP
7412 /* Program digital lock detect threshold */
7413 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW9(port));
7414 dpio_val &= ~(DPIO_CHV_INT_LOCK_THRESHOLD_MASK |
7415 DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE);
7416 dpio_val |= (0x5 << DPIO_CHV_INT_LOCK_THRESHOLD_SHIFT);
7417 if (!bestm2_frac)
7418 dpio_val |= DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE;
7419 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW9(port), dpio_val);
7420
9d556c99 7421 /* Loop filter */
9cbe40c1
VP
7422 if (vco == 5400000) {
7423 loopfilter |= (0x3 << DPIO_CHV_PROP_COEFF_SHIFT);
7424 loopfilter |= (0x8 << DPIO_CHV_INT_COEFF_SHIFT);
7425 loopfilter |= (0x1 << DPIO_CHV_GAIN_CTRL_SHIFT);
7426 tribuf_calcntr = 0x9;
7427 } else if (vco <= 6200000) {
7428 loopfilter |= (0x5 << DPIO_CHV_PROP_COEFF_SHIFT);
7429 loopfilter |= (0xB << DPIO_CHV_INT_COEFF_SHIFT);
7430 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
7431 tribuf_calcntr = 0x9;
7432 } else if (vco <= 6480000) {
7433 loopfilter |= (0x4 << DPIO_CHV_PROP_COEFF_SHIFT);
7434 loopfilter |= (0x9 << DPIO_CHV_INT_COEFF_SHIFT);
7435 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
7436 tribuf_calcntr = 0x8;
7437 } else {
7438 /* Not supported. Apply the same limits as in the max case */
7439 loopfilter |= (0x4 << DPIO_CHV_PROP_COEFF_SHIFT);
7440 loopfilter |= (0x9 << DPIO_CHV_INT_COEFF_SHIFT);
7441 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
7442 tribuf_calcntr = 0;
7443 }
9d556c99
CML
7444 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW6(port), loopfilter);
7445
968040b2 7446 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW8(port));
9cbe40c1
VP
7447 dpio_val &= ~DPIO_CHV_TDC_TARGET_CNT_MASK;
7448 dpio_val |= (tribuf_calcntr << DPIO_CHV_TDC_TARGET_CNT_SHIFT);
7449 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW8(port), dpio_val);
7450
9d556c99
CML
7451 /* AFC Recal */
7452 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port),
7453 vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port)) |
7454 DPIO_AFC_RECAL);
7455
a580516d 7456 mutex_unlock(&dev_priv->sb_lock);
9d556c99
CML
7457}
7458
d288f65f
VS
7459/**
7460 * vlv_force_pll_on - forcibly enable just the PLL
7461 * @dev_priv: i915 private structure
7462 * @pipe: pipe PLL to enable
7463 * @dpll: PLL configuration
7464 *
7465 * Enable the PLL for @pipe using the supplied @dpll config. To be used
7466 * in cases where we need the PLL enabled even when @pipe is not going to
7467 * be enabled.
7468 */
7469void vlv_force_pll_on(struct drm_device *dev, enum pipe pipe,
7470 const struct dpll *dpll)
7471{
7472 struct intel_crtc *crtc =
7473 to_intel_crtc(intel_get_crtc_for_pipe(dev, pipe));
5cec258b 7474 struct intel_crtc_state pipe_config = {
a93e255f 7475 .base.crtc = &crtc->base,
d288f65f
VS
7476 .pixel_multiplier = 1,
7477 .dpll = *dpll,
7478 };
7479
7480 if (IS_CHERRYVIEW(dev)) {
7481 chv_update_pll(crtc, &pipe_config);
7482 chv_prepare_pll(crtc, &pipe_config);
7483 chv_enable_pll(crtc, &pipe_config);
7484 } else {
7485 vlv_update_pll(crtc, &pipe_config);
7486 vlv_prepare_pll(crtc, &pipe_config);
7487 vlv_enable_pll(crtc, &pipe_config);
7488 }
7489}
7490
7491/**
7492 * vlv_force_pll_off - forcibly disable just the PLL
7493 * @dev_priv: i915 private structure
7494 * @pipe: pipe PLL to disable
7495 *
7496 * Disable the PLL for @pipe. To be used in cases where we need
7497 * the PLL enabled even when @pipe is not going to be enabled.
7498 */
7499void vlv_force_pll_off(struct drm_device *dev, enum pipe pipe)
7500{
7501 if (IS_CHERRYVIEW(dev))
7502 chv_disable_pll(to_i915(dev), pipe);
7503 else
7504 vlv_disable_pll(to_i915(dev), pipe);
7505}
7506
f47709a9 7507static void i9xx_update_pll(struct intel_crtc *crtc,
190f68c5 7508 struct intel_crtc_state *crtc_state,
f47709a9 7509 intel_clock_t *reduced_clock,
eb1cbe48
DV
7510 int num_connectors)
7511{
f47709a9 7512 struct drm_device *dev = crtc->base.dev;
eb1cbe48 7513 struct drm_i915_private *dev_priv = dev->dev_private;
eb1cbe48
DV
7514 u32 dpll;
7515 bool is_sdvo;
190f68c5 7516 struct dpll *clock = &crtc_state->dpll;
eb1cbe48 7517
190f68c5 7518 i9xx_update_pll_dividers(crtc, crtc_state, reduced_clock);
2a8f64ca 7519
a93e255f
ACO
7520 is_sdvo = intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_SDVO) ||
7521 intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_HDMI);
eb1cbe48
DV
7522
7523 dpll = DPLL_VGA_MODE_DIS;
7524
a93e255f 7525 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS))
eb1cbe48
DV
7526 dpll |= DPLLB_MODE_LVDS;
7527 else
7528 dpll |= DPLLB_MODE_DAC_SERIAL;
6cc5f341 7529
ef1b460d 7530 if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
190f68c5 7531 dpll |= (crtc_state->pixel_multiplier - 1)
198a037f 7532 << SDVO_MULTIPLIER_SHIFT_HIRES;
eb1cbe48 7533 }
198a037f
DV
7534
7535 if (is_sdvo)
4a33e48d 7536 dpll |= DPLL_SDVO_HIGH_SPEED;
198a037f 7537
190f68c5 7538 if (crtc_state->has_dp_encoder)
4a33e48d 7539 dpll |= DPLL_SDVO_HIGH_SPEED;
eb1cbe48
DV
7540
7541 /* compute bitmask from p1 value */
7542 if (IS_PINEVIEW(dev))
7543 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
7544 else {
7545 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
7546 if (IS_G4X(dev) && reduced_clock)
7547 dpll |= (1 << (reduced_clock->p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
7548 }
7549 switch (clock->p2) {
7550 case 5:
7551 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
7552 break;
7553 case 7:
7554 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
7555 break;
7556 case 10:
7557 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
7558 break;
7559 case 14:
7560 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
7561 break;
7562 }
7563 if (INTEL_INFO(dev)->gen >= 4)
7564 dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);
7565
190f68c5 7566 if (crtc_state->sdvo_tv_clock)
eb1cbe48 7567 dpll |= PLL_REF_INPUT_TVCLKINBC;
a93e255f 7568 else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
eb1cbe48
DV
7569 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
7570 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
7571 else
7572 dpll |= PLL_REF_INPUT_DREFCLK;
7573
7574 dpll |= DPLL_VCO_ENABLE;
190f68c5 7575 crtc_state->dpll_hw_state.dpll = dpll;
8bcc2795 7576
eb1cbe48 7577 if (INTEL_INFO(dev)->gen >= 4) {
190f68c5 7578 u32 dpll_md = (crtc_state->pixel_multiplier - 1)
ef1b460d 7579 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
190f68c5 7580 crtc_state->dpll_hw_state.dpll_md = dpll_md;
eb1cbe48
DV
7581 }
7582}
7583
f47709a9 7584static void i8xx_update_pll(struct intel_crtc *crtc,
190f68c5 7585 struct intel_crtc_state *crtc_state,
f47709a9 7586 intel_clock_t *reduced_clock,
eb1cbe48
DV
7587 int num_connectors)
7588{
f47709a9 7589 struct drm_device *dev = crtc->base.dev;
eb1cbe48 7590 struct drm_i915_private *dev_priv = dev->dev_private;
eb1cbe48 7591 u32 dpll;
190f68c5 7592 struct dpll *clock = &crtc_state->dpll;
eb1cbe48 7593
190f68c5 7594 i9xx_update_pll_dividers(crtc, crtc_state, reduced_clock);
2a8f64ca 7595
eb1cbe48
DV
7596 dpll = DPLL_VGA_MODE_DIS;
7597
a93e255f 7598 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
eb1cbe48
DV
7599 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
7600 } else {
7601 if (clock->p1 == 2)
7602 dpll |= PLL_P1_DIVIDE_BY_TWO;
7603 else
7604 dpll |= (clock->p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
7605 if (clock->p2 == 4)
7606 dpll |= PLL_P2_DIVIDE_BY_4;
7607 }
7608
a93e255f 7609 if (!IS_I830(dev) && intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_DVO))
4a33e48d
DV
7610 dpll |= DPLL_DVO_2X_MODE;
7611
a93e255f 7612 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
eb1cbe48
DV
7613 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
7614 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
7615 else
7616 dpll |= PLL_REF_INPUT_DREFCLK;
7617
7618 dpll |= DPLL_VCO_ENABLE;
190f68c5 7619 crtc_state->dpll_hw_state.dpll = dpll;
eb1cbe48
DV
7620}
7621
8a654f3b 7622static void intel_set_pipe_timings(struct intel_crtc *intel_crtc)
b0e77b9c
PZ
7623{
7624 struct drm_device *dev = intel_crtc->base.dev;
7625 struct drm_i915_private *dev_priv = dev->dev_private;
7626 enum pipe pipe = intel_crtc->pipe;
6e3c9717 7627 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
8a654f3b 7628 struct drm_display_mode *adjusted_mode =
6e3c9717 7629 &intel_crtc->config->base.adjusted_mode;
1caea6e9
VS
7630 uint32_t crtc_vtotal, crtc_vblank_end;
7631 int vsyncshift = 0;
4d8a62ea
DV
7632
7633 /* We need to be careful not to changed the adjusted mode, for otherwise
7634 * the hw state checker will get angry at the mismatch. */
7635 crtc_vtotal = adjusted_mode->crtc_vtotal;
7636 crtc_vblank_end = adjusted_mode->crtc_vblank_end;
b0e77b9c 7637
609aeaca 7638 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
b0e77b9c 7639 /* the chip adds 2 halflines automatically */
4d8a62ea
DV
7640 crtc_vtotal -= 1;
7641 crtc_vblank_end -= 1;
609aeaca 7642
409ee761 7643 if (intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
609aeaca
VS
7644 vsyncshift = (adjusted_mode->crtc_htotal - 1) / 2;
7645 else
7646 vsyncshift = adjusted_mode->crtc_hsync_start -
7647 adjusted_mode->crtc_htotal / 2;
1caea6e9
VS
7648 if (vsyncshift < 0)
7649 vsyncshift += adjusted_mode->crtc_htotal;
b0e77b9c
PZ
7650 }
7651
7652 if (INTEL_INFO(dev)->gen > 3)
fe2b8f9d 7653 I915_WRITE(VSYNCSHIFT(cpu_transcoder), vsyncshift);
b0e77b9c 7654
fe2b8f9d 7655 I915_WRITE(HTOTAL(cpu_transcoder),
b0e77b9c
PZ
7656 (adjusted_mode->crtc_hdisplay - 1) |
7657 ((adjusted_mode->crtc_htotal - 1) << 16));
fe2b8f9d 7658 I915_WRITE(HBLANK(cpu_transcoder),
b0e77b9c
PZ
7659 (adjusted_mode->crtc_hblank_start - 1) |
7660 ((adjusted_mode->crtc_hblank_end - 1) << 16));
fe2b8f9d 7661 I915_WRITE(HSYNC(cpu_transcoder),
b0e77b9c
PZ
7662 (adjusted_mode->crtc_hsync_start - 1) |
7663 ((adjusted_mode->crtc_hsync_end - 1) << 16));
7664
fe2b8f9d 7665 I915_WRITE(VTOTAL(cpu_transcoder),
b0e77b9c 7666 (adjusted_mode->crtc_vdisplay - 1) |
4d8a62ea 7667 ((crtc_vtotal - 1) << 16));
fe2b8f9d 7668 I915_WRITE(VBLANK(cpu_transcoder),
b0e77b9c 7669 (adjusted_mode->crtc_vblank_start - 1) |
4d8a62ea 7670 ((crtc_vblank_end - 1) << 16));
fe2b8f9d 7671 I915_WRITE(VSYNC(cpu_transcoder),
b0e77b9c
PZ
7672 (adjusted_mode->crtc_vsync_start - 1) |
7673 ((adjusted_mode->crtc_vsync_end - 1) << 16));
7674
b5e508d4
PZ
7675 /* Workaround: when the EDP input selection is B, the VTOTAL_B must be
7676 * programmed with the VTOTAL_EDP value. Same for VTOTAL_C. This is
7677 * documented on the DDI_FUNC_CTL register description, EDP Input Select
7678 * bits. */
7679 if (IS_HASWELL(dev) && cpu_transcoder == TRANSCODER_EDP &&
7680 (pipe == PIPE_B || pipe == PIPE_C))
7681 I915_WRITE(VTOTAL(pipe), I915_READ(VTOTAL(cpu_transcoder)));
7682
b0e77b9c
PZ
7683 /* pipesrc controls the size that is scaled from, which should
7684 * always be the user's requested size.
7685 */
7686 I915_WRITE(PIPESRC(pipe),
6e3c9717
ACO
7687 ((intel_crtc->config->pipe_src_w - 1) << 16) |
7688 (intel_crtc->config->pipe_src_h - 1));
b0e77b9c
PZ
7689}
7690
1bd1bd80 7691static void intel_get_pipe_timings(struct intel_crtc *crtc,
5cec258b 7692 struct intel_crtc_state *pipe_config)
1bd1bd80
DV
7693{
7694 struct drm_device *dev = crtc->base.dev;
7695 struct drm_i915_private *dev_priv = dev->dev_private;
7696 enum transcoder cpu_transcoder = pipe_config->cpu_transcoder;
7697 uint32_t tmp;
7698
7699 tmp = I915_READ(HTOTAL(cpu_transcoder));
2d112de7
ACO
7700 pipe_config->base.adjusted_mode.crtc_hdisplay = (tmp & 0xffff) + 1;
7701 pipe_config->base.adjusted_mode.crtc_htotal = ((tmp >> 16) & 0xffff) + 1;
1bd1bd80 7702 tmp = I915_READ(HBLANK(cpu_transcoder));
2d112de7
ACO
7703 pipe_config->base.adjusted_mode.crtc_hblank_start = (tmp & 0xffff) + 1;
7704 pipe_config->base.adjusted_mode.crtc_hblank_end = ((tmp >> 16) & 0xffff) + 1;
1bd1bd80 7705 tmp = I915_READ(HSYNC(cpu_transcoder));
2d112de7
ACO
7706 pipe_config->base.adjusted_mode.crtc_hsync_start = (tmp & 0xffff) + 1;
7707 pipe_config->base.adjusted_mode.crtc_hsync_end = ((tmp >> 16) & 0xffff) + 1;
1bd1bd80
DV
7708
7709 tmp = I915_READ(VTOTAL(cpu_transcoder));
2d112de7
ACO
7710 pipe_config->base.adjusted_mode.crtc_vdisplay = (tmp & 0xffff) + 1;
7711 pipe_config->base.adjusted_mode.crtc_vtotal = ((tmp >> 16) & 0xffff) + 1;
1bd1bd80 7712 tmp = I915_READ(VBLANK(cpu_transcoder));
2d112de7
ACO
7713 pipe_config->base.adjusted_mode.crtc_vblank_start = (tmp & 0xffff) + 1;
7714 pipe_config->base.adjusted_mode.crtc_vblank_end = ((tmp >> 16) & 0xffff) + 1;
1bd1bd80 7715 tmp = I915_READ(VSYNC(cpu_transcoder));
2d112de7
ACO
7716 pipe_config->base.adjusted_mode.crtc_vsync_start = (tmp & 0xffff) + 1;
7717 pipe_config->base.adjusted_mode.crtc_vsync_end = ((tmp >> 16) & 0xffff) + 1;
1bd1bd80
DV
7718
7719 if (I915_READ(PIPECONF(cpu_transcoder)) & PIPECONF_INTERLACE_MASK) {
2d112de7
ACO
7720 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_INTERLACE;
7721 pipe_config->base.adjusted_mode.crtc_vtotal += 1;
7722 pipe_config->base.adjusted_mode.crtc_vblank_end += 1;
1bd1bd80
DV
7723 }
7724
7725 tmp = I915_READ(PIPESRC(crtc->pipe));
37327abd
VS
7726 pipe_config->pipe_src_h = (tmp & 0xffff) + 1;
7727 pipe_config->pipe_src_w = ((tmp >> 16) & 0xffff) + 1;
7728
2d112de7
ACO
7729 pipe_config->base.mode.vdisplay = pipe_config->pipe_src_h;
7730 pipe_config->base.mode.hdisplay = pipe_config->pipe_src_w;
1bd1bd80
DV
7731}
7732
f6a83288 7733void intel_mode_from_pipe_config(struct drm_display_mode *mode,
5cec258b 7734 struct intel_crtc_state *pipe_config)
babea61d 7735{
2d112de7
ACO
7736 mode->hdisplay = pipe_config->base.adjusted_mode.crtc_hdisplay;
7737 mode->htotal = pipe_config->base.adjusted_mode.crtc_htotal;
7738 mode->hsync_start = pipe_config->base.adjusted_mode.crtc_hsync_start;
7739 mode->hsync_end = pipe_config->base.adjusted_mode.crtc_hsync_end;
babea61d 7740
2d112de7
ACO
7741 mode->vdisplay = pipe_config->base.adjusted_mode.crtc_vdisplay;
7742 mode->vtotal = pipe_config->base.adjusted_mode.crtc_vtotal;
7743 mode->vsync_start = pipe_config->base.adjusted_mode.crtc_vsync_start;
7744 mode->vsync_end = pipe_config->base.adjusted_mode.crtc_vsync_end;
babea61d 7745
2d112de7 7746 mode->flags = pipe_config->base.adjusted_mode.flags;
babea61d 7747
2d112de7
ACO
7748 mode->clock = pipe_config->base.adjusted_mode.crtc_clock;
7749 mode->flags |= pipe_config->base.adjusted_mode.flags;
babea61d
JB
7750}
7751
84b046f3
DV
7752static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc)
7753{
7754 struct drm_device *dev = intel_crtc->base.dev;
7755 struct drm_i915_private *dev_priv = dev->dev_private;
7756 uint32_t pipeconf;
7757
9f11a9e4 7758 pipeconf = 0;
84b046f3 7759
b6b5d049
VS
7760 if ((intel_crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
7761 (intel_crtc->pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
7762 pipeconf |= I915_READ(PIPECONF(intel_crtc->pipe)) & PIPECONF_ENABLE;
67c72a12 7763
6e3c9717 7764 if (intel_crtc->config->double_wide)
cf532bb2 7765 pipeconf |= PIPECONF_DOUBLE_WIDE;
84b046f3 7766
ff9ce46e
DV
7767 /* only g4x and later have fancy bpc/dither controls */
7768 if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
ff9ce46e 7769 /* Bspec claims that we can't use dithering for 30bpp pipes. */
6e3c9717 7770 if (intel_crtc->config->dither && intel_crtc->config->pipe_bpp != 30)
ff9ce46e 7771 pipeconf |= PIPECONF_DITHER_EN |
84b046f3 7772 PIPECONF_DITHER_TYPE_SP;
84b046f3 7773
6e3c9717 7774 switch (intel_crtc->config->pipe_bpp) {
ff9ce46e
DV
7775 case 18:
7776 pipeconf |= PIPECONF_6BPC;
7777 break;
7778 case 24:
7779 pipeconf |= PIPECONF_8BPC;
7780 break;
7781 case 30:
7782 pipeconf |= PIPECONF_10BPC;
7783 break;
7784 default:
7785 /* Case prevented by intel_choose_pipe_bpp_dither. */
7786 BUG();
84b046f3
DV
7787 }
7788 }
7789
7790 if (HAS_PIPE_CXSR(dev)) {
7791 if (intel_crtc->lowfreq_avail) {
7792 DRM_DEBUG_KMS("enabling CxSR downclocking\n");
7793 pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
7794 } else {
7795 DRM_DEBUG_KMS("disabling CxSR downclocking\n");
84b046f3
DV
7796 }
7797 }
7798
6e3c9717 7799 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE) {
efc2cfff 7800 if (INTEL_INFO(dev)->gen < 4 ||
409ee761 7801 intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
efc2cfff
VS
7802 pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
7803 else
7804 pipeconf |= PIPECONF_INTERLACE_W_SYNC_SHIFT;
7805 } else
84b046f3
DV
7806 pipeconf |= PIPECONF_PROGRESSIVE;
7807
6e3c9717 7808 if (IS_VALLEYVIEW(dev) && intel_crtc->config->limited_color_range)
9f11a9e4 7809 pipeconf |= PIPECONF_COLOR_RANGE_SELECT;
9c8e09b7 7810
84b046f3
DV
7811 I915_WRITE(PIPECONF(intel_crtc->pipe), pipeconf);
7812 POSTING_READ(PIPECONF(intel_crtc->pipe));
7813}
7814
190f68c5
ACO
7815static int i9xx_crtc_compute_clock(struct intel_crtc *crtc,
7816 struct intel_crtc_state *crtc_state)
79e53945 7817{
c7653199 7818 struct drm_device *dev = crtc->base.dev;
79e53945 7819 struct drm_i915_private *dev_priv = dev->dev_private;
c751ce4f 7820 int refclk, num_connectors = 0;
652c393a 7821 intel_clock_t clock, reduced_clock;
a16af721 7822 bool ok, has_reduced_clock = false;
e9fd1c02 7823 bool is_lvds = false, is_dsi = false;
5eddb70b 7824 struct intel_encoder *encoder;
d4906093 7825 const intel_limit_t *limit;
55bb9992 7826 struct drm_atomic_state *state = crtc_state->base.state;
da3ced29 7827 struct drm_connector *connector;
55bb9992
ACO
7828 struct drm_connector_state *connector_state;
7829 int i;
79e53945 7830
dd3cd74a
ACO
7831 memset(&crtc_state->dpll_hw_state, 0,
7832 sizeof(crtc_state->dpll_hw_state));
7833
da3ced29 7834 for_each_connector_in_state(state, connector, connector_state, i) {
55bb9992
ACO
7835 if (connector_state->crtc != &crtc->base)
7836 continue;
7837
7838 encoder = to_intel_encoder(connector_state->best_encoder);
7839
5eddb70b 7840 switch (encoder->type) {
79e53945
JB
7841 case INTEL_OUTPUT_LVDS:
7842 is_lvds = true;
7843 break;
e9fd1c02
JN
7844 case INTEL_OUTPUT_DSI:
7845 is_dsi = true;
7846 break;
6847d71b
PZ
7847 default:
7848 break;
79e53945 7849 }
43565a06 7850
c751ce4f 7851 num_connectors++;
79e53945
JB
7852 }
7853
f2335330 7854 if (is_dsi)
5b18e57c 7855 return 0;
f2335330 7856
190f68c5 7857 if (!crtc_state->clock_set) {
a93e255f 7858 refclk = i9xx_get_refclk(crtc_state, num_connectors);
79e53945 7859
e9fd1c02
JN
7860 /*
7861 * Returns a set of divisors for the desired target clock with
7862 * the given refclk, or FALSE. The returned values represent
7863 * the clock equation: reflck * (5 * (m1 + 2) + (m2 + 2)) / (n +
7864 * 2) / p1 / p2.
7865 */
a93e255f
ACO
7866 limit = intel_limit(crtc_state, refclk);
7867 ok = dev_priv->display.find_dpll(limit, crtc_state,
190f68c5 7868 crtc_state->port_clock,
e9fd1c02 7869 refclk, NULL, &clock);
f2335330 7870 if (!ok) {
e9fd1c02
JN
7871 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7872 return -EINVAL;
7873 }
79e53945 7874
f2335330
JN
7875 if (is_lvds && dev_priv->lvds_downclock_avail) {
7876 /*
7877 * Ensure we match the reduced clock's P to the target
7878 * clock. If the clocks don't match, we can't switch
7879 * the display clock by using the FP0/FP1. In such case
7880 * we will disable the LVDS downclock feature.
7881 */
7882 has_reduced_clock =
a93e255f 7883 dev_priv->display.find_dpll(limit, crtc_state,
f2335330
JN
7884 dev_priv->lvds_downclock,
7885 refclk, &clock,
7886 &reduced_clock);
7887 }
7888 /* Compat-code for transition, will disappear. */
190f68c5
ACO
7889 crtc_state->dpll.n = clock.n;
7890 crtc_state->dpll.m1 = clock.m1;
7891 crtc_state->dpll.m2 = clock.m2;
7892 crtc_state->dpll.p1 = clock.p1;
7893 crtc_state->dpll.p2 = clock.p2;
f47709a9 7894 }
7026d4ac 7895
e9fd1c02 7896 if (IS_GEN2(dev)) {
190f68c5 7897 i8xx_update_pll(crtc, crtc_state,
2a8f64ca
VP
7898 has_reduced_clock ? &reduced_clock : NULL,
7899 num_connectors);
9d556c99 7900 } else if (IS_CHERRYVIEW(dev)) {
190f68c5 7901 chv_update_pll(crtc, crtc_state);
e9fd1c02 7902 } else if (IS_VALLEYVIEW(dev)) {
190f68c5 7903 vlv_update_pll(crtc, crtc_state);
e9fd1c02 7904 } else {
190f68c5 7905 i9xx_update_pll(crtc, crtc_state,
eb1cbe48 7906 has_reduced_clock ? &reduced_clock : NULL,
eba905b2 7907 num_connectors);
e9fd1c02 7908 }
79e53945 7909
c8f7a0db 7910 return 0;
f564048e
EA
7911}
7912
2fa2fe9a 7913static void i9xx_get_pfit_config(struct intel_crtc *crtc,
5cec258b 7914 struct intel_crtc_state *pipe_config)
2fa2fe9a
DV
7915{
7916 struct drm_device *dev = crtc->base.dev;
7917 struct drm_i915_private *dev_priv = dev->dev_private;
7918 uint32_t tmp;
7919
dc9e7dec
VS
7920 if (INTEL_INFO(dev)->gen <= 3 && (IS_I830(dev) || !IS_MOBILE(dev)))
7921 return;
7922
2fa2fe9a 7923 tmp = I915_READ(PFIT_CONTROL);
06922821
DV
7924 if (!(tmp & PFIT_ENABLE))
7925 return;
2fa2fe9a 7926
06922821 7927 /* Check whether the pfit is attached to our pipe. */
2fa2fe9a
DV
7928 if (INTEL_INFO(dev)->gen < 4) {
7929 if (crtc->pipe != PIPE_B)
7930 return;
2fa2fe9a
DV
7931 } else {
7932 if ((tmp & PFIT_PIPE_MASK) != (crtc->pipe << PFIT_PIPE_SHIFT))
7933 return;
7934 }
7935
06922821 7936 pipe_config->gmch_pfit.control = tmp;
2fa2fe9a
DV
7937 pipe_config->gmch_pfit.pgm_ratios = I915_READ(PFIT_PGM_RATIOS);
7938 if (INTEL_INFO(dev)->gen < 5)
7939 pipe_config->gmch_pfit.lvds_border_bits =
7940 I915_READ(LVDS) & LVDS_BORDER_ENABLE;
7941}
7942
acbec814 7943static void vlv_crtc_clock_get(struct intel_crtc *crtc,
5cec258b 7944 struct intel_crtc_state *pipe_config)
acbec814
JB
7945{
7946 struct drm_device *dev = crtc->base.dev;
7947 struct drm_i915_private *dev_priv = dev->dev_private;
7948 int pipe = pipe_config->cpu_transcoder;
7949 intel_clock_t clock;
7950 u32 mdiv;
662c6ecb 7951 int refclk = 100000;
acbec814 7952
f573de5a
SK
7953 /* In case of MIPI DPLL will not even be used */
7954 if (!(pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE))
7955 return;
7956
a580516d 7957 mutex_lock(&dev_priv->sb_lock);
ab3c759a 7958 mdiv = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW3(pipe));
a580516d 7959 mutex_unlock(&dev_priv->sb_lock);
acbec814
JB
7960
7961 clock.m1 = (mdiv >> DPIO_M1DIV_SHIFT) & 7;
7962 clock.m2 = mdiv & DPIO_M2DIV_MASK;
7963 clock.n = (mdiv >> DPIO_N_SHIFT) & 0xf;
7964 clock.p1 = (mdiv >> DPIO_P1_SHIFT) & 7;
7965 clock.p2 = (mdiv >> DPIO_P2_SHIFT) & 0x1f;
7966
f646628b 7967 vlv_clock(refclk, &clock);
acbec814 7968
f646628b
VS
7969 /* clock.dot is the fast clock */
7970 pipe_config->port_clock = clock.dot / 5;
acbec814
JB
7971}
7972
5724dbd1
DL
7973static void
7974i9xx_get_initial_plane_config(struct intel_crtc *crtc,
7975 struct intel_initial_plane_config *plane_config)
1ad292b5
JB
7976{
7977 struct drm_device *dev = crtc->base.dev;
7978 struct drm_i915_private *dev_priv = dev->dev_private;
7979 u32 val, base, offset;
7980 int pipe = crtc->pipe, plane = crtc->plane;
7981 int fourcc, pixel_format;
6761dd31 7982 unsigned int aligned_height;
b113d5ee 7983 struct drm_framebuffer *fb;
1b842c89 7984 struct intel_framebuffer *intel_fb;
1ad292b5 7985
42a7b088
DL
7986 val = I915_READ(DSPCNTR(plane));
7987 if (!(val & DISPLAY_PLANE_ENABLE))
7988 return;
7989
d9806c9f 7990 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
1b842c89 7991 if (!intel_fb) {
1ad292b5
JB
7992 DRM_DEBUG_KMS("failed to alloc fb\n");
7993 return;
7994 }
7995
1b842c89
DL
7996 fb = &intel_fb->base;
7997
18c5247e
DV
7998 if (INTEL_INFO(dev)->gen >= 4) {
7999 if (val & DISPPLANE_TILED) {
49af449b 8000 plane_config->tiling = I915_TILING_X;
18c5247e
DV
8001 fb->modifier[0] = I915_FORMAT_MOD_X_TILED;
8002 }
8003 }
1ad292b5
JB
8004
8005 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
b35d63fa 8006 fourcc = i9xx_format_to_fourcc(pixel_format);
b113d5ee
DL
8007 fb->pixel_format = fourcc;
8008 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
1ad292b5
JB
8009
8010 if (INTEL_INFO(dev)->gen >= 4) {
49af449b 8011 if (plane_config->tiling)
1ad292b5
JB
8012 offset = I915_READ(DSPTILEOFF(plane));
8013 else
8014 offset = I915_READ(DSPLINOFF(plane));
8015 base = I915_READ(DSPSURF(plane)) & 0xfffff000;
8016 } else {
8017 base = I915_READ(DSPADDR(plane));
8018 }
8019 plane_config->base = base;
8020
8021 val = I915_READ(PIPESRC(pipe));
b113d5ee
DL
8022 fb->width = ((val >> 16) & 0xfff) + 1;
8023 fb->height = ((val >> 0) & 0xfff) + 1;
1ad292b5
JB
8024
8025 val = I915_READ(DSPSTRIDE(pipe));
b113d5ee 8026 fb->pitches[0] = val & 0xffffffc0;
1ad292b5 8027
b113d5ee 8028 aligned_height = intel_fb_align_height(dev, fb->height,
091df6cb
DV
8029 fb->pixel_format,
8030 fb->modifier[0]);
1ad292b5 8031
f37b5c2b 8032 plane_config->size = fb->pitches[0] * aligned_height;
1ad292b5 8033
2844a921
DL
8034 DRM_DEBUG_KMS("pipe/plane %c/%d with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
8035 pipe_name(pipe), plane, fb->width, fb->height,
8036 fb->bits_per_pixel, base, fb->pitches[0],
8037 plane_config->size);
1ad292b5 8038
2d14030b 8039 plane_config->fb = intel_fb;
1ad292b5
JB
8040}
8041
70b23a98 8042static void chv_crtc_clock_get(struct intel_crtc *crtc,
5cec258b 8043 struct intel_crtc_state *pipe_config)
70b23a98
VS
8044{
8045 struct drm_device *dev = crtc->base.dev;
8046 struct drm_i915_private *dev_priv = dev->dev_private;
8047 int pipe = pipe_config->cpu_transcoder;
8048 enum dpio_channel port = vlv_pipe_to_channel(pipe);
8049 intel_clock_t clock;
8050 u32 cmn_dw13, pll_dw0, pll_dw1, pll_dw2;
8051 int refclk = 100000;
8052
a580516d 8053 mutex_lock(&dev_priv->sb_lock);
70b23a98
VS
8054 cmn_dw13 = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW13(port));
8055 pll_dw0 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW0(port));
8056 pll_dw1 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW1(port));
8057 pll_dw2 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW2(port));
a580516d 8058 mutex_unlock(&dev_priv->sb_lock);
70b23a98
VS
8059
8060 clock.m1 = (pll_dw1 & 0x7) == DPIO_CHV_M1_DIV_BY_2 ? 2 : 0;
8061 clock.m2 = ((pll_dw0 & 0xff) << 22) | (pll_dw2 & 0x3fffff);
8062 clock.n = (pll_dw1 >> DPIO_CHV_N_DIV_SHIFT) & 0xf;
8063 clock.p1 = (cmn_dw13 >> DPIO_CHV_P1_DIV_SHIFT) & 0x7;
8064 clock.p2 = (cmn_dw13 >> DPIO_CHV_P2_DIV_SHIFT) & 0x1f;
8065
8066 chv_clock(refclk, &clock);
8067
8068 /* clock.dot is the fast clock */
8069 pipe_config->port_clock = clock.dot / 5;
8070}
8071
0e8ffe1b 8072static bool i9xx_get_pipe_config(struct intel_crtc *crtc,
5cec258b 8073 struct intel_crtc_state *pipe_config)
0e8ffe1b
DV
8074{
8075 struct drm_device *dev = crtc->base.dev;
8076 struct drm_i915_private *dev_priv = dev->dev_private;
8077 uint32_t tmp;
8078
f458ebbc
DV
8079 if (!intel_display_power_is_enabled(dev_priv,
8080 POWER_DOMAIN_PIPE(crtc->pipe)))
b5482bd0
ID
8081 return false;
8082
e143a21c 8083 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
c0d43d62 8084 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
eccb140b 8085
0e8ffe1b
DV
8086 tmp = I915_READ(PIPECONF(crtc->pipe));
8087 if (!(tmp & PIPECONF_ENABLE))
8088 return false;
8089
42571aef
VS
8090 if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
8091 switch (tmp & PIPECONF_BPC_MASK) {
8092 case PIPECONF_6BPC:
8093 pipe_config->pipe_bpp = 18;
8094 break;
8095 case PIPECONF_8BPC:
8096 pipe_config->pipe_bpp = 24;
8097 break;
8098 case PIPECONF_10BPC:
8099 pipe_config->pipe_bpp = 30;
8100 break;
8101 default:
8102 break;
8103 }
8104 }
8105
b5a9fa09
DV
8106 if (IS_VALLEYVIEW(dev) && (tmp & PIPECONF_COLOR_RANGE_SELECT))
8107 pipe_config->limited_color_range = true;
8108
282740f7
VS
8109 if (INTEL_INFO(dev)->gen < 4)
8110 pipe_config->double_wide = tmp & PIPECONF_DOUBLE_WIDE;
8111
1bd1bd80
DV
8112 intel_get_pipe_timings(crtc, pipe_config);
8113
2fa2fe9a
DV
8114 i9xx_get_pfit_config(crtc, pipe_config);
8115
6c49f241
DV
8116 if (INTEL_INFO(dev)->gen >= 4) {
8117 tmp = I915_READ(DPLL_MD(crtc->pipe));
8118 pipe_config->pixel_multiplier =
8119 ((tmp & DPLL_MD_UDI_MULTIPLIER_MASK)
8120 >> DPLL_MD_UDI_MULTIPLIER_SHIFT) + 1;
8bcc2795 8121 pipe_config->dpll_hw_state.dpll_md = tmp;
6c49f241
DV
8122 } else if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
8123 tmp = I915_READ(DPLL(crtc->pipe));
8124 pipe_config->pixel_multiplier =
8125 ((tmp & SDVO_MULTIPLIER_MASK)
8126 >> SDVO_MULTIPLIER_SHIFT_HIRES) + 1;
8127 } else {
8128 /* Note that on i915G/GM the pixel multiplier is in the sdvo
8129 * port and will be fixed up in the encoder->get_config
8130 * function. */
8131 pipe_config->pixel_multiplier = 1;
8132 }
8bcc2795
DV
8133 pipe_config->dpll_hw_state.dpll = I915_READ(DPLL(crtc->pipe));
8134 if (!IS_VALLEYVIEW(dev)) {
1c4e0274
VS
8135 /*
8136 * DPLL_DVO_2X_MODE must be enabled for both DPLLs
8137 * on 830. Filter it out here so that we don't
8138 * report errors due to that.
8139 */
8140 if (IS_I830(dev))
8141 pipe_config->dpll_hw_state.dpll &= ~DPLL_DVO_2X_MODE;
8142
8bcc2795
DV
8143 pipe_config->dpll_hw_state.fp0 = I915_READ(FP0(crtc->pipe));
8144 pipe_config->dpll_hw_state.fp1 = I915_READ(FP1(crtc->pipe));
165e901c
VS
8145 } else {
8146 /* Mask out read-only status bits. */
8147 pipe_config->dpll_hw_state.dpll &= ~(DPLL_LOCK_VLV |
8148 DPLL_PORTC_READY_MASK |
8149 DPLL_PORTB_READY_MASK);
8bcc2795 8150 }
6c49f241 8151
70b23a98
VS
8152 if (IS_CHERRYVIEW(dev))
8153 chv_crtc_clock_get(crtc, pipe_config);
8154 else if (IS_VALLEYVIEW(dev))
acbec814
JB
8155 vlv_crtc_clock_get(crtc, pipe_config);
8156 else
8157 i9xx_crtc_clock_get(crtc, pipe_config);
18442d08 8158
0e8ffe1b
DV
8159 return true;
8160}
8161
dde86e2d 8162static void ironlake_init_pch_refclk(struct drm_device *dev)
13d83a67
JB
8163{
8164 struct drm_i915_private *dev_priv = dev->dev_private;
13d83a67 8165 struct intel_encoder *encoder;
74cfd7ac 8166 u32 val, final;
13d83a67 8167 bool has_lvds = false;
199e5d79 8168 bool has_cpu_edp = false;
199e5d79 8169 bool has_panel = false;
99eb6a01
KP
8170 bool has_ck505 = false;
8171 bool can_ssc = false;
13d83a67
JB
8172
8173 /* We need to take the global config into account */
b2784e15 8174 for_each_intel_encoder(dev, encoder) {
199e5d79
KP
8175 switch (encoder->type) {
8176 case INTEL_OUTPUT_LVDS:
8177 has_panel = true;
8178 has_lvds = true;
8179 break;
8180 case INTEL_OUTPUT_EDP:
8181 has_panel = true;
2de6905f 8182 if (enc_to_dig_port(&encoder->base)->port == PORT_A)
199e5d79
KP
8183 has_cpu_edp = true;
8184 break;
6847d71b
PZ
8185 default:
8186 break;
13d83a67
JB
8187 }
8188 }
8189
99eb6a01 8190 if (HAS_PCH_IBX(dev)) {
41aa3448 8191 has_ck505 = dev_priv->vbt.display_clock_mode;
99eb6a01
KP
8192 can_ssc = has_ck505;
8193 } else {
8194 has_ck505 = false;
8195 can_ssc = true;
8196 }
8197
2de6905f
ID
8198 DRM_DEBUG_KMS("has_panel %d has_lvds %d has_ck505 %d\n",
8199 has_panel, has_lvds, has_ck505);
13d83a67
JB
8200
8201 /* Ironlake: try to setup display ref clock before DPLL
8202 * enabling. This is only under driver's control after
8203 * PCH B stepping, previous chipset stepping should be
8204 * ignoring this setting.
8205 */
74cfd7ac
CW
8206 val = I915_READ(PCH_DREF_CONTROL);
8207
8208 /* As we must carefully and slowly disable/enable each source in turn,
8209 * compute the final state we want first and check if we need to
8210 * make any changes at all.
8211 */
8212 final = val;
8213 final &= ~DREF_NONSPREAD_SOURCE_MASK;
8214 if (has_ck505)
8215 final |= DREF_NONSPREAD_CK505_ENABLE;
8216 else
8217 final |= DREF_NONSPREAD_SOURCE_ENABLE;
8218
8219 final &= ~DREF_SSC_SOURCE_MASK;
8220 final &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
8221 final &= ~DREF_SSC1_ENABLE;
8222
8223 if (has_panel) {
8224 final |= DREF_SSC_SOURCE_ENABLE;
8225
8226 if (intel_panel_use_ssc(dev_priv) && can_ssc)
8227 final |= DREF_SSC1_ENABLE;
8228
8229 if (has_cpu_edp) {
8230 if (intel_panel_use_ssc(dev_priv) && can_ssc)
8231 final |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
8232 else
8233 final |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
8234 } else
8235 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
8236 } else {
8237 final |= DREF_SSC_SOURCE_DISABLE;
8238 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
8239 }
8240
8241 if (final == val)
8242 return;
8243
13d83a67 8244 /* Always enable nonspread source */
74cfd7ac 8245 val &= ~DREF_NONSPREAD_SOURCE_MASK;
13d83a67 8246
99eb6a01 8247 if (has_ck505)
74cfd7ac 8248 val |= DREF_NONSPREAD_CK505_ENABLE;
99eb6a01 8249 else
74cfd7ac 8250 val |= DREF_NONSPREAD_SOURCE_ENABLE;
13d83a67 8251
199e5d79 8252 if (has_panel) {
74cfd7ac
CW
8253 val &= ~DREF_SSC_SOURCE_MASK;
8254 val |= DREF_SSC_SOURCE_ENABLE;
13d83a67 8255
199e5d79 8256 /* SSC must be turned on before enabling the CPU output */
99eb6a01 8257 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
199e5d79 8258 DRM_DEBUG_KMS("Using SSC on panel\n");
74cfd7ac 8259 val |= DREF_SSC1_ENABLE;
e77166b5 8260 } else
74cfd7ac 8261 val &= ~DREF_SSC1_ENABLE;
199e5d79
KP
8262
8263 /* Get SSC going before enabling the outputs */
74cfd7ac 8264 I915_WRITE(PCH_DREF_CONTROL, val);
199e5d79
KP
8265 POSTING_READ(PCH_DREF_CONTROL);
8266 udelay(200);
8267
74cfd7ac 8268 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
13d83a67
JB
8269
8270 /* Enable CPU source on CPU attached eDP */
199e5d79 8271 if (has_cpu_edp) {
99eb6a01 8272 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
199e5d79 8273 DRM_DEBUG_KMS("Using SSC on eDP\n");
74cfd7ac 8274 val |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
eba905b2 8275 } else
74cfd7ac 8276 val |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
199e5d79 8277 } else
74cfd7ac 8278 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
199e5d79 8279
74cfd7ac 8280 I915_WRITE(PCH_DREF_CONTROL, val);
199e5d79
KP
8281 POSTING_READ(PCH_DREF_CONTROL);
8282 udelay(200);
8283 } else {
8284 DRM_DEBUG_KMS("Disabling SSC entirely\n");
8285
74cfd7ac 8286 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
199e5d79
KP
8287
8288 /* Turn off CPU output */
74cfd7ac 8289 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
199e5d79 8290
74cfd7ac 8291 I915_WRITE(PCH_DREF_CONTROL, val);
199e5d79
KP
8292 POSTING_READ(PCH_DREF_CONTROL);
8293 udelay(200);
8294
8295 /* Turn off the SSC source */
74cfd7ac
CW
8296 val &= ~DREF_SSC_SOURCE_MASK;
8297 val |= DREF_SSC_SOURCE_DISABLE;
199e5d79
KP
8298
8299 /* Turn off SSC1 */
74cfd7ac 8300 val &= ~DREF_SSC1_ENABLE;
199e5d79 8301
74cfd7ac 8302 I915_WRITE(PCH_DREF_CONTROL, val);
13d83a67
JB
8303 POSTING_READ(PCH_DREF_CONTROL);
8304 udelay(200);
8305 }
74cfd7ac
CW
8306
8307 BUG_ON(val != final);
13d83a67
JB
8308}
8309
f31f2d55 8310static void lpt_reset_fdi_mphy(struct drm_i915_private *dev_priv)
dde86e2d 8311{
f31f2d55 8312 uint32_t tmp;
dde86e2d 8313
0ff066a9
PZ
8314 tmp = I915_READ(SOUTH_CHICKEN2);
8315 tmp |= FDI_MPHY_IOSFSB_RESET_CTL;
8316 I915_WRITE(SOUTH_CHICKEN2, tmp);
dde86e2d 8317
0ff066a9
PZ
8318 if (wait_for_atomic_us(I915_READ(SOUTH_CHICKEN2) &
8319 FDI_MPHY_IOSFSB_RESET_STATUS, 100))
8320 DRM_ERROR("FDI mPHY reset assert timeout\n");
dde86e2d 8321
0ff066a9
PZ
8322 tmp = I915_READ(SOUTH_CHICKEN2);
8323 tmp &= ~FDI_MPHY_IOSFSB_RESET_CTL;
8324 I915_WRITE(SOUTH_CHICKEN2, tmp);
dde86e2d 8325
0ff066a9
PZ
8326 if (wait_for_atomic_us((I915_READ(SOUTH_CHICKEN2) &
8327 FDI_MPHY_IOSFSB_RESET_STATUS) == 0, 100))
8328 DRM_ERROR("FDI mPHY reset de-assert timeout\n");
f31f2d55
PZ
8329}
8330
8331/* WaMPhyProgramming:hsw */
8332static void lpt_program_fdi_mphy(struct drm_i915_private *dev_priv)
8333{
8334 uint32_t tmp;
dde86e2d
PZ
8335
8336 tmp = intel_sbi_read(dev_priv, 0x8008, SBI_MPHY);
8337 tmp &= ~(0xFF << 24);
8338 tmp |= (0x12 << 24);
8339 intel_sbi_write(dev_priv, 0x8008, tmp, SBI_MPHY);
8340
dde86e2d
PZ
8341 tmp = intel_sbi_read(dev_priv, 0x2008, SBI_MPHY);
8342 tmp |= (1 << 11);
8343 intel_sbi_write(dev_priv, 0x2008, tmp, SBI_MPHY);
8344
8345 tmp = intel_sbi_read(dev_priv, 0x2108, SBI_MPHY);
8346 tmp |= (1 << 11);
8347 intel_sbi_write(dev_priv, 0x2108, tmp, SBI_MPHY);
8348
dde86e2d
PZ
8349 tmp = intel_sbi_read(dev_priv, 0x206C, SBI_MPHY);
8350 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
8351 intel_sbi_write(dev_priv, 0x206C, tmp, SBI_MPHY);
8352
8353 tmp = intel_sbi_read(dev_priv, 0x216C, SBI_MPHY);
8354 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
8355 intel_sbi_write(dev_priv, 0x216C, tmp, SBI_MPHY);
8356
0ff066a9
PZ
8357 tmp = intel_sbi_read(dev_priv, 0x2080, SBI_MPHY);
8358 tmp &= ~(7 << 13);
8359 tmp |= (5 << 13);
8360 intel_sbi_write(dev_priv, 0x2080, tmp, SBI_MPHY);
dde86e2d 8361
0ff066a9
PZ
8362 tmp = intel_sbi_read(dev_priv, 0x2180, SBI_MPHY);
8363 tmp &= ~(7 << 13);
8364 tmp |= (5 << 13);
8365 intel_sbi_write(dev_priv, 0x2180, tmp, SBI_MPHY);
dde86e2d
PZ
8366
8367 tmp = intel_sbi_read(dev_priv, 0x208C, SBI_MPHY);
8368 tmp &= ~0xFF;
8369 tmp |= 0x1C;
8370 intel_sbi_write(dev_priv, 0x208C, tmp, SBI_MPHY);
8371
8372 tmp = intel_sbi_read(dev_priv, 0x218C, SBI_MPHY);
8373 tmp &= ~0xFF;
8374 tmp |= 0x1C;
8375 intel_sbi_write(dev_priv, 0x218C, tmp, SBI_MPHY);
8376
8377 tmp = intel_sbi_read(dev_priv, 0x2098, SBI_MPHY);
8378 tmp &= ~(0xFF << 16);
8379 tmp |= (0x1C << 16);
8380 intel_sbi_write(dev_priv, 0x2098, tmp, SBI_MPHY);
8381
8382 tmp = intel_sbi_read(dev_priv, 0x2198, SBI_MPHY);
8383 tmp &= ~(0xFF << 16);
8384 tmp |= (0x1C << 16);
8385 intel_sbi_write(dev_priv, 0x2198, tmp, SBI_MPHY);
8386
0ff066a9
PZ
8387 tmp = intel_sbi_read(dev_priv, 0x20C4, SBI_MPHY);
8388 tmp |= (1 << 27);
8389 intel_sbi_write(dev_priv, 0x20C4, tmp, SBI_MPHY);
dde86e2d 8390
0ff066a9
PZ
8391 tmp = intel_sbi_read(dev_priv, 0x21C4, SBI_MPHY);
8392 tmp |= (1 << 27);
8393 intel_sbi_write(dev_priv, 0x21C4, tmp, SBI_MPHY);
dde86e2d 8394
0ff066a9
PZ
8395 tmp = intel_sbi_read(dev_priv, 0x20EC, SBI_MPHY);
8396 tmp &= ~(0xF << 28);
8397 tmp |= (4 << 28);
8398 intel_sbi_write(dev_priv, 0x20EC, tmp, SBI_MPHY);
dde86e2d 8399
0ff066a9
PZ
8400 tmp = intel_sbi_read(dev_priv, 0x21EC, SBI_MPHY);
8401 tmp &= ~(0xF << 28);
8402 tmp |= (4 << 28);
8403 intel_sbi_write(dev_priv, 0x21EC, tmp, SBI_MPHY);
f31f2d55
PZ
8404}
8405
2fa86a1f
PZ
8406/* Implements 3 different sequences from BSpec chapter "Display iCLK
8407 * Programming" based on the parameters passed:
8408 * - Sequence to enable CLKOUT_DP
8409 * - Sequence to enable CLKOUT_DP without spread
8410 * - Sequence to enable CLKOUT_DP for FDI usage and configure PCH FDI I/O
8411 */
8412static void lpt_enable_clkout_dp(struct drm_device *dev, bool with_spread,
8413 bool with_fdi)
f31f2d55
PZ
8414{
8415 struct drm_i915_private *dev_priv = dev->dev_private;
2fa86a1f
PZ
8416 uint32_t reg, tmp;
8417
8418 if (WARN(with_fdi && !with_spread, "FDI requires downspread\n"))
8419 with_spread = true;
8420 if (WARN(dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE &&
8421 with_fdi, "LP PCH doesn't have FDI\n"))
8422 with_fdi = false;
f31f2d55 8423
a580516d 8424 mutex_lock(&dev_priv->sb_lock);
f31f2d55
PZ
8425
8426 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
8427 tmp &= ~SBI_SSCCTL_DISABLE;
8428 tmp |= SBI_SSCCTL_PATHALT;
8429 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
8430
8431 udelay(24);
8432
2fa86a1f
PZ
8433 if (with_spread) {
8434 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
8435 tmp &= ~SBI_SSCCTL_PATHALT;
8436 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
f31f2d55 8437
2fa86a1f
PZ
8438 if (with_fdi) {
8439 lpt_reset_fdi_mphy(dev_priv);
8440 lpt_program_fdi_mphy(dev_priv);
8441 }
8442 }
dde86e2d 8443
2fa86a1f
PZ
8444 reg = (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) ?
8445 SBI_GEN0 : SBI_DBUFF0;
8446 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
8447 tmp |= SBI_GEN0_CFG_BUFFENABLE_DISABLE;
8448 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
c00db246 8449
a580516d 8450 mutex_unlock(&dev_priv->sb_lock);
dde86e2d
PZ
8451}
8452
47701c3b
PZ
8453/* Sequence to disable CLKOUT_DP */
8454static void lpt_disable_clkout_dp(struct drm_device *dev)
8455{
8456 struct drm_i915_private *dev_priv = dev->dev_private;
8457 uint32_t reg, tmp;
8458
a580516d 8459 mutex_lock(&dev_priv->sb_lock);
47701c3b
PZ
8460
8461 reg = (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) ?
8462 SBI_GEN0 : SBI_DBUFF0;
8463 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
8464 tmp &= ~SBI_GEN0_CFG_BUFFENABLE_DISABLE;
8465 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
8466
8467 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
8468 if (!(tmp & SBI_SSCCTL_DISABLE)) {
8469 if (!(tmp & SBI_SSCCTL_PATHALT)) {
8470 tmp |= SBI_SSCCTL_PATHALT;
8471 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
8472 udelay(32);
8473 }
8474 tmp |= SBI_SSCCTL_DISABLE;
8475 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
8476 }
8477
a580516d 8478 mutex_unlock(&dev_priv->sb_lock);
47701c3b
PZ
8479}
8480
bf8fa3d3
PZ
8481static void lpt_init_pch_refclk(struct drm_device *dev)
8482{
bf8fa3d3
PZ
8483 struct intel_encoder *encoder;
8484 bool has_vga = false;
8485
b2784e15 8486 for_each_intel_encoder(dev, encoder) {
bf8fa3d3
PZ
8487 switch (encoder->type) {
8488 case INTEL_OUTPUT_ANALOG:
8489 has_vga = true;
8490 break;
6847d71b
PZ
8491 default:
8492 break;
bf8fa3d3
PZ
8493 }
8494 }
8495
47701c3b
PZ
8496 if (has_vga)
8497 lpt_enable_clkout_dp(dev, true, true);
8498 else
8499 lpt_disable_clkout_dp(dev);
bf8fa3d3
PZ
8500}
8501
dde86e2d
PZ
8502/*
8503 * Initialize reference clocks when the driver loads
8504 */
8505void intel_init_pch_refclk(struct drm_device *dev)
8506{
8507 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
8508 ironlake_init_pch_refclk(dev);
8509 else if (HAS_PCH_LPT(dev))
8510 lpt_init_pch_refclk(dev);
8511}
8512
55bb9992 8513static int ironlake_get_refclk(struct intel_crtc_state *crtc_state)
d9d444cb 8514{
55bb9992 8515 struct drm_device *dev = crtc_state->base.crtc->dev;
d9d444cb 8516 struct drm_i915_private *dev_priv = dev->dev_private;
55bb9992 8517 struct drm_atomic_state *state = crtc_state->base.state;
da3ced29 8518 struct drm_connector *connector;
55bb9992 8519 struct drm_connector_state *connector_state;
d9d444cb 8520 struct intel_encoder *encoder;
55bb9992 8521 int num_connectors = 0, i;
d9d444cb
JB
8522 bool is_lvds = false;
8523
da3ced29 8524 for_each_connector_in_state(state, connector, connector_state, i) {
55bb9992
ACO
8525 if (connector_state->crtc != crtc_state->base.crtc)
8526 continue;
8527
8528 encoder = to_intel_encoder(connector_state->best_encoder);
8529
d9d444cb
JB
8530 switch (encoder->type) {
8531 case INTEL_OUTPUT_LVDS:
8532 is_lvds = true;
8533 break;
6847d71b
PZ
8534 default:
8535 break;
d9d444cb
JB
8536 }
8537 num_connectors++;
8538 }
8539
8540 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
e91e941b 8541 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n",
41aa3448 8542 dev_priv->vbt.lvds_ssc_freq);
e91e941b 8543 return dev_priv->vbt.lvds_ssc_freq;
d9d444cb
JB
8544 }
8545
8546 return 120000;
8547}
8548
6ff93609 8549static void ironlake_set_pipeconf(struct drm_crtc *crtc)
79e53945 8550{
c8203565 8551 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
79e53945
JB
8552 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8553 int pipe = intel_crtc->pipe;
c8203565
PZ
8554 uint32_t val;
8555
78114071 8556 val = 0;
c8203565 8557
6e3c9717 8558 switch (intel_crtc->config->pipe_bpp) {
c8203565 8559 case 18:
dfd07d72 8560 val |= PIPECONF_6BPC;
c8203565
PZ
8561 break;
8562 case 24:
dfd07d72 8563 val |= PIPECONF_8BPC;
c8203565
PZ
8564 break;
8565 case 30:
dfd07d72 8566 val |= PIPECONF_10BPC;
c8203565
PZ
8567 break;
8568 case 36:
dfd07d72 8569 val |= PIPECONF_12BPC;
c8203565
PZ
8570 break;
8571 default:
cc769b62
PZ
8572 /* Case prevented by intel_choose_pipe_bpp_dither. */
8573 BUG();
c8203565
PZ
8574 }
8575
6e3c9717 8576 if (intel_crtc->config->dither)
c8203565
PZ
8577 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
8578
6e3c9717 8579 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
c8203565
PZ
8580 val |= PIPECONF_INTERLACED_ILK;
8581 else
8582 val |= PIPECONF_PROGRESSIVE;
8583
6e3c9717 8584 if (intel_crtc->config->limited_color_range)
3685a8f3 8585 val |= PIPECONF_COLOR_RANGE_SELECT;
3685a8f3 8586
c8203565
PZ
8587 I915_WRITE(PIPECONF(pipe), val);
8588 POSTING_READ(PIPECONF(pipe));
8589}
8590
86d3efce
VS
8591/*
8592 * Set up the pipe CSC unit.
8593 *
8594 * Currently only full range RGB to limited range RGB conversion
8595 * is supported, but eventually this should handle various
8596 * RGB<->YCbCr scenarios as well.
8597 */
50f3b016 8598static void intel_set_pipe_csc(struct drm_crtc *crtc)
86d3efce
VS
8599{
8600 struct drm_device *dev = crtc->dev;
8601 struct drm_i915_private *dev_priv = dev->dev_private;
8602 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8603 int pipe = intel_crtc->pipe;
8604 uint16_t coeff = 0x7800; /* 1.0 */
8605
8606 /*
8607 * TODO: Check what kind of values actually come out of the pipe
8608 * with these coeff/postoff values and adjust to get the best
8609 * accuracy. Perhaps we even need to take the bpc value into
8610 * consideration.
8611 */
8612
6e3c9717 8613 if (intel_crtc->config->limited_color_range)
86d3efce
VS
8614 coeff = ((235 - 16) * (1 << 12) / 255) & 0xff8; /* 0.xxx... */
8615
8616 /*
8617 * GY/GU and RY/RU should be the other way around according
8618 * to BSpec, but reality doesn't agree. Just set them up in
8619 * a way that results in the correct picture.
8620 */
8621 I915_WRITE(PIPE_CSC_COEFF_RY_GY(pipe), coeff << 16);
8622 I915_WRITE(PIPE_CSC_COEFF_BY(pipe), 0);
8623
8624 I915_WRITE(PIPE_CSC_COEFF_RU_GU(pipe), coeff);
8625 I915_WRITE(PIPE_CSC_COEFF_BU(pipe), 0);
8626
8627 I915_WRITE(PIPE_CSC_COEFF_RV_GV(pipe), 0);
8628 I915_WRITE(PIPE_CSC_COEFF_BV(pipe), coeff << 16);
8629
8630 I915_WRITE(PIPE_CSC_PREOFF_HI(pipe), 0);
8631 I915_WRITE(PIPE_CSC_PREOFF_ME(pipe), 0);
8632 I915_WRITE(PIPE_CSC_PREOFF_LO(pipe), 0);
8633
8634 if (INTEL_INFO(dev)->gen > 6) {
8635 uint16_t postoff = 0;
8636
6e3c9717 8637 if (intel_crtc->config->limited_color_range)
32cf0cb0 8638 postoff = (16 * (1 << 12) / 255) & 0x1fff;
86d3efce
VS
8639
8640 I915_WRITE(PIPE_CSC_POSTOFF_HI(pipe), postoff);
8641 I915_WRITE(PIPE_CSC_POSTOFF_ME(pipe), postoff);
8642 I915_WRITE(PIPE_CSC_POSTOFF_LO(pipe), postoff);
8643
8644 I915_WRITE(PIPE_CSC_MODE(pipe), 0);
8645 } else {
8646 uint32_t mode = CSC_MODE_YUV_TO_RGB;
8647
6e3c9717 8648 if (intel_crtc->config->limited_color_range)
86d3efce
VS
8649 mode |= CSC_BLACK_SCREEN_OFFSET;
8650
8651 I915_WRITE(PIPE_CSC_MODE(pipe), mode);
8652 }
8653}
8654
6ff93609 8655static void haswell_set_pipeconf(struct drm_crtc *crtc)
ee2b0b38 8656{
756f85cf
PZ
8657 struct drm_device *dev = crtc->dev;
8658 struct drm_i915_private *dev_priv = dev->dev_private;
ee2b0b38 8659 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
756f85cf 8660 enum pipe pipe = intel_crtc->pipe;
6e3c9717 8661 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
ee2b0b38
PZ
8662 uint32_t val;
8663
3eff4faa 8664 val = 0;
ee2b0b38 8665
6e3c9717 8666 if (IS_HASWELL(dev) && intel_crtc->config->dither)
ee2b0b38
PZ
8667 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
8668
6e3c9717 8669 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
ee2b0b38
PZ
8670 val |= PIPECONF_INTERLACED_ILK;
8671 else
8672 val |= PIPECONF_PROGRESSIVE;
8673
702e7a56
PZ
8674 I915_WRITE(PIPECONF(cpu_transcoder), val);
8675 POSTING_READ(PIPECONF(cpu_transcoder));
3eff4faa
DV
8676
8677 I915_WRITE(GAMMA_MODE(intel_crtc->pipe), GAMMA_MODE_MODE_8BIT);
8678 POSTING_READ(GAMMA_MODE(intel_crtc->pipe));
756f85cf 8679
3cdf122c 8680 if (IS_BROADWELL(dev) || INTEL_INFO(dev)->gen >= 9) {
756f85cf
PZ
8681 val = 0;
8682
6e3c9717 8683 switch (intel_crtc->config->pipe_bpp) {
756f85cf
PZ
8684 case 18:
8685 val |= PIPEMISC_DITHER_6_BPC;
8686 break;
8687 case 24:
8688 val |= PIPEMISC_DITHER_8_BPC;
8689 break;
8690 case 30:
8691 val |= PIPEMISC_DITHER_10_BPC;
8692 break;
8693 case 36:
8694 val |= PIPEMISC_DITHER_12_BPC;
8695 break;
8696 default:
8697 /* Case prevented by pipe_config_set_bpp. */
8698 BUG();
8699 }
8700
6e3c9717 8701 if (intel_crtc->config->dither)
756f85cf
PZ
8702 val |= PIPEMISC_DITHER_ENABLE | PIPEMISC_DITHER_TYPE_SP;
8703
8704 I915_WRITE(PIPEMISC(pipe), val);
8705 }
ee2b0b38
PZ
8706}
8707
6591c6e4 8708static bool ironlake_compute_clocks(struct drm_crtc *crtc,
190f68c5 8709 struct intel_crtc_state *crtc_state,
6591c6e4
PZ
8710 intel_clock_t *clock,
8711 bool *has_reduced_clock,
8712 intel_clock_t *reduced_clock)
8713{
8714 struct drm_device *dev = crtc->dev;
8715 struct drm_i915_private *dev_priv = dev->dev_private;
6591c6e4 8716 int refclk;
d4906093 8717 const intel_limit_t *limit;
a16af721 8718 bool ret, is_lvds = false;
79e53945 8719
a93e255f 8720 is_lvds = intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS);
79e53945 8721
55bb9992 8722 refclk = ironlake_get_refclk(crtc_state);
79e53945 8723
d4906093
ML
8724 /*
8725 * Returns a set of divisors for the desired target clock with the given
8726 * refclk, or FALSE. The returned values represent the clock equation:
8727 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
8728 */
a93e255f
ACO
8729 limit = intel_limit(crtc_state, refclk);
8730 ret = dev_priv->display.find_dpll(limit, crtc_state,
190f68c5 8731 crtc_state->port_clock,
ee9300bb 8732 refclk, NULL, clock);
6591c6e4
PZ
8733 if (!ret)
8734 return false;
cda4b7d3 8735
ddc9003c 8736 if (is_lvds && dev_priv->lvds_downclock_avail) {
cec2f356
SP
8737 /*
8738 * Ensure we match the reduced clock's P to the target clock.
8739 * If the clocks don't match, we can't switch the display clock
8740 * by using the FP0/FP1. In such case we will disable the LVDS
8741 * downclock feature.
8742 */
ee9300bb 8743 *has_reduced_clock =
a93e255f 8744 dev_priv->display.find_dpll(limit, crtc_state,
ee9300bb
DV
8745 dev_priv->lvds_downclock,
8746 refclk, clock,
8747 reduced_clock);
652c393a 8748 }
61e9653f 8749
6591c6e4
PZ
8750 return true;
8751}
8752
d4b1931c
PZ
8753int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp)
8754{
8755 /*
8756 * Account for spread spectrum to avoid
8757 * oversubscribing the link. Max center spread
8758 * is 2.5%; use 5% for safety's sake.
8759 */
8760 u32 bps = target_clock * bpp * 21 / 20;
619d4d04 8761 return DIV_ROUND_UP(bps, link_bw * 8);
d4b1931c
PZ
8762}
8763
7429e9d4 8764static bool ironlake_needs_fb_cb_tune(struct dpll *dpll, int factor)
6cf86a5e 8765{
7429e9d4 8766 return i9xx_dpll_compute_m(dpll) < factor * dpll->n;
f48d8f23
PZ
8767}
8768
de13a2e3 8769static uint32_t ironlake_compute_dpll(struct intel_crtc *intel_crtc,
190f68c5 8770 struct intel_crtc_state *crtc_state,
7429e9d4 8771 u32 *fp,
9a7c7890 8772 intel_clock_t *reduced_clock, u32 *fp2)
79e53945 8773{
de13a2e3 8774 struct drm_crtc *crtc = &intel_crtc->base;
79e53945
JB
8775 struct drm_device *dev = crtc->dev;
8776 struct drm_i915_private *dev_priv = dev->dev_private;
55bb9992 8777 struct drm_atomic_state *state = crtc_state->base.state;
da3ced29 8778 struct drm_connector *connector;
55bb9992
ACO
8779 struct drm_connector_state *connector_state;
8780 struct intel_encoder *encoder;
de13a2e3 8781 uint32_t dpll;
55bb9992 8782 int factor, num_connectors = 0, i;
09ede541 8783 bool is_lvds = false, is_sdvo = false;
79e53945 8784
da3ced29 8785 for_each_connector_in_state(state, connector, connector_state, i) {
55bb9992
ACO
8786 if (connector_state->crtc != crtc_state->base.crtc)
8787 continue;
8788
8789 encoder = to_intel_encoder(connector_state->best_encoder);
8790
8791 switch (encoder->type) {
79e53945
JB
8792 case INTEL_OUTPUT_LVDS:
8793 is_lvds = true;
8794 break;
8795 case INTEL_OUTPUT_SDVO:
7d57382e 8796 case INTEL_OUTPUT_HDMI:
79e53945 8797 is_sdvo = true;
79e53945 8798 break;
6847d71b
PZ
8799 default:
8800 break;
79e53945 8801 }
43565a06 8802
c751ce4f 8803 num_connectors++;
79e53945 8804 }
79e53945 8805
c1858123 8806 /* Enable autotuning of the PLL clock (if permissible) */
8febb297
EA
8807 factor = 21;
8808 if (is_lvds) {
8809 if ((intel_panel_use_ssc(dev_priv) &&
e91e941b 8810 dev_priv->vbt.lvds_ssc_freq == 100000) ||
f0b44056 8811 (HAS_PCH_IBX(dev) && intel_is_dual_link_lvds(dev)))
8febb297 8812 factor = 25;
190f68c5 8813 } else if (crtc_state->sdvo_tv_clock)
8febb297 8814 factor = 20;
c1858123 8815
190f68c5 8816 if (ironlake_needs_fb_cb_tune(&crtc_state->dpll, factor))
7d0ac5b7 8817 *fp |= FP_CB_TUNE;
2c07245f 8818
9a7c7890
DV
8819 if (fp2 && (reduced_clock->m < factor * reduced_clock->n))
8820 *fp2 |= FP_CB_TUNE;
8821
5eddb70b 8822 dpll = 0;
2c07245f 8823
a07d6787
EA
8824 if (is_lvds)
8825 dpll |= DPLLB_MODE_LVDS;
8826 else
8827 dpll |= DPLLB_MODE_DAC_SERIAL;
198a037f 8828
190f68c5 8829 dpll |= (crtc_state->pixel_multiplier - 1)
ef1b460d 8830 << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
198a037f
DV
8831
8832 if (is_sdvo)
4a33e48d 8833 dpll |= DPLL_SDVO_HIGH_SPEED;
190f68c5 8834 if (crtc_state->has_dp_encoder)
4a33e48d 8835 dpll |= DPLL_SDVO_HIGH_SPEED;
79e53945 8836
a07d6787 8837 /* compute bitmask from p1 value */
190f68c5 8838 dpll |= (1 << (crtc_state->dpll.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
a07d6787 8839 /* also FPA1 */
190f68c5 8840 dpll |= (1 << (crtc_state->dpll.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
a07d6787 8841
190f68c5 8842 switch (crtc_state->dpll.p2) {
a07d6787
EA
8843 case 5:
8844 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
8845 break;
8846 case 7:
8847 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
8848 break;
8849 case 10:
8850 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
8851 break;
8852 case 14:
8853 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
8854 break;
79e53945
JB
8855 }
8856
b4c09f3b 8857 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2)
43565a06 8858 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
79e53945
JB
8859 else
8860 dpll |= PLL_REF_INPUT_DREFCLK;
8861
959e16d6 8862 return dpll | DPLL_VCO_ENABLE;
de13a2e3
PZ
8863}
8864
190f68c5
ACO
8865static int ironlake_crtc_compute_clock(struct intel_crtc *crtc,
8866 struct intel_crtc_state *crtc_state)
de13a2e3 8867{
c7653199 8868 struct drm_device *dev = crtc->base.dev;
de13a2e3 8869 intel_clock_t clock, reduced_clock;
cbbab5bd 8870 u32 dpll = 0, fp = 0, fp2 = 0;
e2f12b07 8871 bool ok, has_reduced_clock = false;
8b47047b 8872 bool is_lvds = false;
e2b78267 8873 struct intel_shared_dpll *pll;
de13a2e3 8874
dd3cd74a
ACO
8875 memset(&crtc_state->dpll_hw_state, 0,
8876 sizeof(crtc_state->dpll_hw_state));
8877
409ee761 8878 is_lvds = intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS);
79e53945 8879
5dc5298b
PZ
8880 WARN(!(HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)),
8881 "Unexpected PCH type %d\n", INTEL_PCH_TYPE(dev));
a07d6787 8882
190f68c5 8883 ok = ironlake_compute_clocks(&crtc->base, crtc_state, &clock,
de13a2e3 8884 &has_reduced_clock, &reduced_clock);
190f68c5 8885 if (!ok && !crtc_state->clock_set) {
de13a2e3
PZ
8886 DRM_ERROR("Couldn't find PLL settings for mode!\n");
8887 return -EINVAL;
79e53945 8888 }
f47709a9 8889 /* Compat-code for transition, will disappear. */
190f68c5
ACO
8890 if (!crtc_state->clock_set) {
8891 crtc_state->dpll.n = clock.n;
8892 crtc_state->dpll.m1 = clock.m1;
8893 crtc_state->dpll.m2 = clock.m2;
8894 crtc_state->dpll.p1 = clock.p1;
8895 crtc_state->dpll.p2 = clock.p2;
f47709a9 8896 }
79e53945 8897
5dc5298b 8898 /* CPU eDP is the only output that doesn't need a PCH PLL of its own. */
190f68c5
ACO
8899 if (crtc_state->has_pch_encoder) {
8900 fp = i9xx_dpll_compute_fp(&crtc_state->dpll);
cbbab5bd 8901 if (has_reduced_clock)
7429e9d4 8902 fp2 = i9xx_dpll_compute_fp(&reduced_clock);
cbbab5bd 8903
190f68c5 8904 dpll = ironlake_compute_dpll(crtc, crtc_state,
cbbab5bd
DV
8905 &fp, &reduced_clock,
8906 has_reduced_clock ? &fp2 : NULL);
8907
190f68c5
ACO
8908 crtc_state->dpll_hw_state.dpll = dpll;
8909 crtc_state->dpll_hw_state.fp0 = fp;
66e985c0 8910 if (has_reduced_clock)
190f68c5 8911 crtc_state->dpll_hw_state.fp1 = fp2;
66e985c0 8912 else
190f68c5 8913 crtc_state->dpll_hw_state.fp1 = fp;
66e985c0 8914
190f68c5 8915 pll = intel_get_shared_dpll(crtc, crtc_state);
ee7b9f93 8916 if (pll == NULL) {
84f44ce7 8917 DRM_DEBUG_DRIVER("failed to find PLL for pipe %c\n",
c7653199 8918 pipe_name(crtc->pipe));
4b645f14
JB
8919 return -EINVAL;
8920 }
3fb37703 8921 }
79e53945 8922
ab585dea 8923 if (is_lvds && has_reduced_clock)
c7653199 8924 crtc->lowfreq_avail = true;
bcd644e0 8925 else
c7653199 8926 crtc->lowfreq_avail = false;
e2b78267 8927
c8f7a0db 8928 return 0;
79e53945
JB
8929}
8930
eb14cb74
VS
8931static void intel_pch_transcoder_get_m_n(struct intel_crtc *crtc,
8932 struct intel_link_m_n *m_n)
8933{
8934 struct drm_device *dev = crtc->base.dev;
8935 struct drm_i915_private *dev_priv = dev->dev_private;
8936 enum pipe pipe = crtc->pipe;
8937
8938 m_n->link_m = I915_READ(PCH_TRANS_LINK_M1(pipe));
8939 m_n->link_n = I915_READ(PCH_TRANS_LINK_N1(pipe));
8940 m_n->gmch_m = I915_READ(PCH_TRANS_DATA_M1(pipe))
8941 & ~TU_SIZE_MASK;
8942 m_n->gmch_n = I915_READ(PCH_TRANS_DATA_N1(pipe));
8943 m_n->tu = ((I915_READ(PCH_TRANS_DATA_M1(pipe))
8944 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
8945}
8946
8947static void intel_cpu_transcoder_get_m_n(struct intel_crtc *crtc,
8948 enum transcoder transcoder,
b95af8be
VK
8949 struct intel_link_m_n *m_n,
8950 struct intel_link_m_n *m2_n2)
72419203
DV
8951{
8952 struct drm_device *dev = crtc->base.dev;
8953 struct drm_i915_private *dev_priv = dev->dev_private;
eb14cb74 8954 enum pipe pipe = crtc->pipe;
72419203 8955
eb14cb74
VS
8956 if (INTEL_INFO(dev)->gen >= 5) {
8957 m_n->link_m = I915_READ(PIPE_LINK_M1(transcoder));
8958 m_n->link_n = I915_READ(PIPE_LINK_N1(transcoder));
8959 m_n->gmch_m = I915_READ(PIPE_DATA_M1(transcoder))
8960 & ~TU_SIZE_MASK;
8961 m_n->gmch_n = I915_READ(PIPE_DATA_N1(transcoder));
8962 m_n->tu = ((I915_READ(PIPE_DATA_M1(transcoder))
8963 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
b95af8be
VK
8964 /* Read M2_N2 registers only for gen < 8 (M2_N2 available for
8965 * gen < 8) and if DRRS is supported (to make sure the
8966 * registers are not unnecessarily read).
8967 */
8968 if (m2_n2 && INTEL_INFO(dev)->gen < 8 &&
6e3c9717 8969 crtc->config->has_drrs) {
b95af8be
VK
8970 m2_n2->link_m = I915_READ(PIPE_LINK_M2(transcoder));
8971 m2_n2->link_n = I915_READ(PIPE_LINK_N2(transcoder));
8972 m2_n2->gmch_m = I915_READ(PIPE_DATA_M2(transcoder))
8973 & ~TU_SIZE_MASK;
8974 m2_n2->gmch_n = I915_READ(PIPE_DATA_N2(transcoder));
8975 m2_n2->tu = ((I915_READ(PIPE_DATA_M2(transcoder))
8976 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
8977 }
eb14cb74
VS
8978 } else {
8979 m_n->link_m = I915_READ(PIPE_LINK_M_G4X(pipe));
8980 m_n->link_n = I915_READ(PIPE_LINK_N_G4X(pipe));
8981 m_n->gmch_m = I915_READ(PIPE_DATA_M_G4X(pipe))
8982 & ~TU_SIZE_MASK;
8983 m_n->gmch_n = I915_READ(PIPE_DATA_N_G4X(pipe));
8984 m_n->tu = ((I915_READ(PIPE_DATA_M_G4X(pipe))
8985 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
8986 }
8987}
8988
8989void intel_dp_get_m_n(struct intel_crtc *crtc,
5cec258b 8990 struct intel_crtc_state *pipe_config)
eb14cb74 8991{
681a8504 8992 if (pipe_config->has_pch_encoder)
eb14cb74
VS
8993 intel_pch_transcoder_get_m_n(crtc, &pipe_config->dp_m_n);
8994 else
8995 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
b95af8be
VK
8996 &pipe_config->dp_m_n,
8997 &pipe_config->dp_m2_n2);
eb14cb74 8998}
72419203 8999
eb14cb74 9000static void ironlake_get_fdi_m_n_config(struct intel_crtc *crtc,
5cec258b 9001 struct intel_crtc_state *pipe_config)
eb14cb74
VS
9002{
9003 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
b95af8be 9004 &pipe_config->fdi_m_n, NULL);
72419203
DV
9005}
9006
bd2e244f 9007static void skylake_get_pfit_config(struct intel_crtc *crtc,
5cec258b 9008 struct intel_crtc_state *pipe_config)
bd2e244f
JB
9009{
9010 struct drm_device *dev = crtc->base.dev;
9011 struct drm_i915_private *dev_priv = dev->dev_private;
a1b2278e
CK
9012 struct intel_crtc_scaler_state *scaler_state = &pipe_config->scaler_state;
9013 uint32_t ps_ctrl = 0;
9014 int id = -1;
9015 int i;
bd2e244f 9016
a1b2278e
CK
9017 /* find scaler attached to this pipe */
9018 for (i = 0; i < crtc->num_scalers; i++) {
9019 ps_ctrl = I915_READ(SKL_PS_CTRL(crtc->pipe, i));
9020 if (ps_ctrl & PS_SCALER_EN && !(ps_ctrl & PS_PLANE_SEL_MASK)) {
9021 id = i;
9022 pipe_config->pch_pfit.enabled = true;
9023 pipe_config->pch_pfit.pos = I915_READ(SKL_PS_WIN_POS(crtc->pipe, i));
9024 pipe_config->pch_pfit.size = I915_READ(SKL_PS_WIN_SZ(crtc->pipe, i));
9025 break;
9026 }
9027 }
bd2e244f 9028
a1b2278e
CK
9029 scaler_state->scaler_id = id;
9030 if (id >= 0) {
9031 scaler_state->scaler_users |= (1 << SKL_CRTC_INDEX);
9032 } else {
9033 scaler_state->scaler_users &= ~(1 << SKL_CRTC_INDEX);
bd2e244f
JB
9034 }
9035}
9036
5724dbd1
DL
9037static void
9038skylake_get_initial_plane_config(struct intel_crtc *crtc,
9039 struct intel_initial_plane_config *plane_config)
bc8d7dff
DL
9040{
9041 struct drm_device *dev = crtc->base.dev;
9042 struct drm_i915_private *dev_priv = dev->dev_private;
40f46283 9043 u32 val, base, offset, stride_mult, tiling;
bc8d7dff
DL
9044 int pipe = crtc->pipe;
9045 int fourcc, pixel_format;
6761dd31 9046 unsigned int aligned_height;
bc8d7dff 9047 struct drm_framebuffer *fb;
1b842c89 9048 struct intel_framebuffer *intel_fb;
bc8d7dff 9049
d9806c9f 9050 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
1b842c89 9051 if (!intel_fb) {
bc8d7dff
DL
9052 DRM_DEBUG_KMS("failed to alloc fb\n");
9053 return;
9054 }
9055
1b842c89
DL
9056 fb = &intel_fb->base;
9057
bc8d7dff 9058 val = I915_READ(PLANE_CTL(pipe, 0));
42a7b088
DL
9059 if (!(val & PLANE_CTL_ENABLE))
9060 goto error;
9061
bc8d7dff
DL
9062 pixel_format = val & PLANE_CTL_FORMAT_MASK;
9063 fourcc = skl_format_to_fourcc(pixel_format,
9064 val & PLANE_CTL_ORDER_RGBX,
9065 val & PLANE_CTL_ALPHA_MASK);
9066 fb->pixel_format = fourcc;
9067 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
9068
40f46283
DL
9069 tiling = val & PLANE_CTL_TILED_MASK;
9070 switch (tiling) {
9071 case PLANE_CTL_TILED_LINEAR:
9072 fb->modifier[0] = DRM_FORMAT_MOD_NONE;
9073 break;
9074 case PLANE_CTL_TILED_X:
9075 plane_config->tiling = I915_TILING_X;
9076 fb->modifier[0] = I915_FORMAT_MOD_X_TILED;
9077 break;
9078 case PLANE_CTL_TILED_Y:
9079 fb->modifier[0] = I915_FORMAT_MOD_Y_TILED;
9080 break;
9081 case PLANE_CTL_TILED_YF:
9082 fb->modifier[0] = I915_FORMAT_MOD_Yf_TILED;
9083 break;
9084 default:
9085 MISSING_CASE(tiling);
9086 goto error;
9087 }
9088
bc8d7dff
DL
9089 base = I915_READ(PLANE_SURF(pipe, 0)) & 0xfffff000;
9090 plane_config->base = base;
9091
9092 offset = I915_READ(PLANE_OFFSET(pipe, 0));
9093
9094 val = I915_READ(PLANE_SIZE(pipe, 0));
9095 fb->height = ((val >> 16) & 0xfff) + 1;
9096 fb->width = ((val >> 0) & 0x1fff) + 1;
9097
9098 val = I915_READ(PLANE_STRIDE(pipe, 0));
40f46283
DL
9099 stride_mult = intel_fb_stride_alignment(dev, fb->modifier[0],
9100 fb->pixel_format);
bc8d7dff
DL
9101 fb->pitches[0] = (val & 0x3ff) * stride_mult;
9102
9103 aligned_height = intel_fb_align_height(dev, fb->height,
091df6cb
DV
9104 fb->pixel_format,
9105 fb->modifier[0]);
bc8d7dff 9106
f37b5c2b 9107 plane_config->size = fb->pitches[0] * aligned_height;
bc8d7dff
DL
9108
9109 DRM_DEBUG_KMS("pipe %c with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
9110 pipe_name(pipe), fb->width, fb->height,
9111 fb->bits_per_pixel, base, fb->pitches[0],
9112 plane_config->size);
9113
2d14030b 9114 plane_config->fb = intel_fb;
bc8d7dff
DL
9115 return;
9116
9117error:
9118 kfree(fb);
9119}
9120
2fa2fe9a 9121static void ironlake_get_pfit_config(struct intel_crtc *crtc,
5cec258b 9122 struct intel_crtc_state *pipe_config)
2fa2fe9a
DV
9123{
9124 struct drm_device *dev = crtc->base.dev;
9125 struct drm_i915_private *dev_priv = dev->dev_private;
9126 uint32_t tmp;
9127
9128 tmp = I915_READ(PF_CTL(crtc->pipe));
9129
9130 if (tmp & PF_ENABLE) {
fd4daa9c 9131 pipe_config->pch_pfit.enabled = true;
2fa2fe9a
DV
9132 pipe_config->pch_pfit.pos = I915_READ(PF_WIN_POS(crtc->pipe));
9133 pipe_config->pch_pfit.size = I915_READ(PF_WIN_SZ(crtc->pipe));
cb8b2a30
DV
9134
9135 /* We currently do not free assignements of panel fitters on
9136 * ivb/hsw (since we don't use the higher upscaling modes which
9137 * differentiates them) so just WARN about this case for now. */
9138 if (IS_GEN7(dev)) {
9139 WARN_ON((tmp & PF_PIPE_SEL_MASK_IVB) !=
9140 PF_PIPE_SEL_IVB(crtc->pipe));
9141 }
2fa2fe9a 9142 }
79e53945
JB
9143}
9144
5724dbd1
DL
9145static void
9146ironlake_get_initial_plane_config(struct intel_crtc *crtc,
9147 struct intel_initial_plane_config *plane_config)
4c6baa59
JB
9148{
9149 struct drm_device *dev = crtc->base.dev;
9150 struct drm_i915_private *dev_priv = dev->dev_private;
9151 u32 val, base, offset;
aeee5a49 9152 int pipe = crtc->pipe;
4c6baa59 9153 int fourcc, pixel_format;
6761dd31 9154 unsigned int aligned_height;
b113d5ee 9155 struct drm_framebuffer *fb;
1b842c89 9156 struct intel_framebuffer *intel_fb;
4c6baa59 9157
42a7b088
DL
9158 val = I915_READ(DSPCNTR(pipe));
9159 if (!(val & DISPLAY_PLANE_ENABLE))
9160 return;
9161
d9806c9f 9162 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
1b842c89 9163 if (!intel_fb) {
4c6baa59
JB
9164 DRM_DEBUG_KMS("failed to alloc fb\n");
9165 return;
9166 }
9167
1b842c89
DL
9168 fb = &intel_fb->base;
9169
18c5247e
DV
9170 if (INTEL_INFO(dev)->gen >= 4) {
9171 if (val & DISPPLANE_TILED) {
49af449b 9172 plane_config->tiling = I915_TILING_X;
18c5247e
DV
9173 fb->modifier[0] = I915_FORMAT_MOD_X_TILED;
9174 }
9175 }
4c6baa59
JB
9176
9177 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
b35d63fa 9178 fourcc = i9xx_format_to_fourcc(pixel_format);
b113d5ee
DL
9179 fb->pixel_format = fourcc;
9180 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
4c6baa59 9181
aeee5a49 9182 base = I915_READ(DSPSURF(pipe)) & 0xfffff000;
4c6baa59 9183 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
aeee5a49 9184 offset = I915_READ(DSPOFFSET(pipe));
4c6baa59 9185 } else {
49af449b 9186 if (plane_config->tiling)
aeee5a49 9187 offset = I915_READ(DSPTILEOFF(pipe));
4c6baa59 9188 else
aeee5a49 9189 offset = I915_READ(DSPLINOFF(pipe));
4c6baa59
JB
9190 }
9191 plane_config->base = base;
9192
9193 val = I915_READ(PIPESRC(pipe));
b113d5ee
DL
9194 fb->width = ((val >> 16) & 0xfff) + 1;
9195 fb->height = ((val >> 0) & 0xfff) + 1;
4c6baa59
JB
9196
9197 val = I915_READ(DSPSTRIDE(pipe));
b113d5ee 9198 fb->pitches[0] = val & 0xffffffc0;
4c6baa59 9199
b113d5ee 9200 aligned_height = intel_fb_align_height(dev, fb->height,
091df6cb
DV
9201 fb->pixel_format,
9202 fb->modifier[0]);
4c6baa59 9203
f37b5c2b 9204 plane_config->size = fb->pitches[0] * aligned_height;
4c6baa59 9205
2844a921
DL
9206 DRM_DEBUG_KMS("pipe %c with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
9207 pipe_name(pipe), fb->width, fb->height,
9208 fb->bits_per_pixel, base, fb->pitches[0],
9209 plane_config->size);
b113d5ee 9210
2d14030b 9211 plane_config->fb = intel_fb;
4c6baa59
JB
9212}
9213
0e8ffe1b 9214static bool ironlake_get_pipe_config(struct intel_crtc *crtc,
5cec258b 9215 struct intel_crtc_state *pipe_config)
0e8ffe1b
DV
9216{
9217 struct drm_device *dev = crtc->base.dev;
9218 struct drm_i915_private *dev_priv = dev->dev_private;
9219 uint32_t tmp;
9220
f458ebbc
DV
9221 if (!intel_display_power_is_enabled(dev_priv,
9222 POWER_DOMAIN_PIPE(crtc->pipe)))
930e8c9e
PZ
9223 return false;
9224
e143a21c 9225 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
c0d43d62 9226 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
eccb140b 9227
0e8ffe1b
DV
9228 tmp = I915_READ(PIPECONF(crtc->pipe));
9229 if (!(tmp & PIPECONF_ENABLE))
9230 return false;
9231
42571aef
VS
9232 switch (tmp & PIPECONF_BPC_MASK) {
9233 case PIPECONF_6BPC:
9234 pipe_config->pipe_bpp = 18;
9235 break;
9236 case PIPECONF_8BPC:
9237 pipe_config->pipe_bpp = 24;
9238 break;
9239 case PIPECONF_10BPC:
9240 pipe_config->pipe_bpp = 30;
9241 break;
9242 case PIPECONF_12BPC:
9243 pipe_config->pipe_bpp = 36;
9244 break;
9245 default:
9246 break;
9247 }
9248
b5a9fa09
DV
9249 if (tmp & PIPECONF_COLOR_RANGE_SELECT)
9250 pipe_config->limited_color_range = true;
9251
ab9412ba 9252 if (I915_READ(PCH_TRANSCONF(crtc->pipe)) & TRANS_ENABLE) {
66e985c0
DV
9253 struct intel_shared_dpll *pll;
9254
88adfff1
DV
9255 pipe_config->has_pch_encoder = true;
9256
627eb5a3
DV
9257 tmp = I915_READ(FDI_RX_CTL(crtc->pipe));
9258 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
9259 FDI_DP_PORT_WIDTH_SHIFT) + 1;
72419203
DV
9260
9261 ironlake_get_fdi_m_n_config(crtc, pipe_config);
6c49f241 9262
c0d43d62 9263 if (HAS_PCH_IBX(dev_priv->dev)) {
d94ab068
DV
9264 pipe_config->shared_dpll =
9265 (enum intel_dpll_id) crtc->pipe;
c0d43d62
DV
9266 } else {
9267 tmp = I915_READ(PCH_DPLL_SEL);
9268 if (tmp & TRANS_DPLLB_SEL(crtc->pipe))
9269 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_B;
9270 else
9271 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_A;
9272 }
66e985c0
DV
9273
9274 pll = &dev_priv->shared_dplls[pipe_config->shared_dpll];
9275
9276 WARN_ON(!pll->get_hw_state(dev_priv, pll,
9277 &pipe_config->dpll_hw_state));
c93f54cf
DV
9278
9279 tmp = pipe_config->dpll_hw_state.dpll;
9280 pipe_config->pixel_multiplier =
9281 ((tmp & PLL_REF_SDVO_HDMI_MULTIPLIER_MASK)
9282 >> PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT) + 1;
18442d08
VS
9283
9284 ironlake_pch_clock_get(crtc, pipe_config);
6c49f241
DV
9285 } else {
9286 pipe_config->pixel_multiplier = 1;
627eb5a3
DV
9287 }
9288
1bd1bd80
DV
9289 intel_get_pipe_timings(crtc, pipe_config);
9290
2fa2fe9a
DV
9291 ironlake_get_pfit_config(crtc, pipe_config);
9292
0e8ffe1b
DV
9293 return true;
9294}
9295
be256dc7
PZ
9296static void assert_can_disable_lcpll(struct drm_i915_private *dev_priv)
9297{
9298 struct drm_device *dev = dev_priv->dev;
be256dc7 9299 struct intel_crtc *crtc;
be256dc7 9300
d3fcc808 9301 for_each_intel_crtc(dev, crtc)
e2c719b7 9302 I915_STATE_WARN(crtc->active, "CRTC for pipe %c enabled\n",
be256dc7
PZ
9303 pipe_name(crtc->pipe));
9304
e2c719b7
RC
9305 I915_STATE_WARN(I915_READ(HSW_PWR_WELL_DRIVER), "Power well on\n");
9306 I915_STATE_WARN(I915_READ(SPLL_CTL) & SPLL_PLL_ENABLE, "SPLL enabled\n");
9307 I915_STATE_WARN(I915_READ(WRPLL_CTL1) & WRPLL_PLL_ENABLE, "WRPLL1 enabled\n");
9308 I915_STATE_WARN(I915_READ(WRPLL_CTL2) & WRPLL_PLL_ENABLE, "WRPLL2 enabled\n");
9309 I915_STATE_WARN(I915_READ(PCH_PP_STATUS) & PP_ON, "Panel power on\n");
9310 I915_STATE_WARN(I915_READ(BLC_PWM_CPU_CTL2) & BLM_PWM_ENABLE,
be256dc7 9311 "CPU PWM1 enabled\n");
c5107b87 9312 if (IS_HASWELL(dev))
e2c719b7 9313 I915_STATE_WARN(I915_READ(HSW_BLC_PWM2_CTL) & BLM_PWM_ENABLE,
c5107b87 9314 "CPU PWM2 enabled\n");
e2c719b7 9315 I915_STATE_WARN(I915_READ(BLC_PWM_PCH_CTL1) & BLM_PCH_PWM_ENABLE,
be256dc7 9316 "PCH PWM1 enabled\n");
e2c719b7 9317 I915_STATE_WARN(I915_READ(UTIL_PIN_CTL) & UTIL_PIN_ENABLE,
be256dc7 9318 "Utility pin enabled\n");
e2c719b7 9319 I915_STATE_WARN(I915_READ(PCH_GTC_CTL) & PCH_GTC_ENABLE, "PCH GTC enabled\n");
be256dc7 9320
9926ada1
PZ
9321 /*
9322 * In theory we can still leave IRQs enabled, as long as only the HPD
9323 * interrupts remain enabled. We used to check for that, but since it's
9324 * gen-specific and since we only disable LCPLL after we fully disable
9325 * the interrupts, the check below should be enough.
9326 */
e2c719b7 9327 I915_STATE_WARN(intel_irqs_enabled(dev_priv), "IRQs enabled\n");
be256dc7
PZ
9328}
9329
9ccd5aeb
PZ
9330static uint32_t hsw_read_dcomp(struct drm_i915_private *dev_priv)
9331{
9332 struct drm_device *dev = dev_priv->dev;
9333
9334 if (IS_HASWELL(dev))
9335 return I915_READ(D_COMP_HSW);
9336 else
9337 return I915_READ(D_COMP_BDW);
9338}
9339
3c4c9b81
PZ
9340static void hsw_write_dcomp(struct drm_i915_private *dev_priv, uint32_t val)
9341{
9342 struct drm_device *dev = dev_priv->dev;
9343
9344 if (IS_HASWELL(dev)) {
9345 mutex_lock(&dev_priv->rps.hw_lock);
9346 if (sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_D_COMP,
9347 val))
f475dadf 9348 DRM_ERROR("Failed to write to D_COMP\n");
3c4c9b81
PZ
9349 mutex_unlock(&dev_priv->rps.hw_lock);
9350 } else {
9ccd5aeb
PZ
9351 I915_WRITE(D_COMP_BDW, val);
9352 POSTING_READ(D_COMP_BDW);
3c4c9b81 9353 }
be256dc7
PZ
9354}
9355
9356/*
9357 * This function implements pieces of two sequences from BSpec:
9358 * - Sequence for display software to disable LCPLL
9359 * - Sequence for display software to allow package C8+
9360 * The steps implemented here are just the steps that actually touch the LCPLL
9361 * register. Callers should take care of disabling all the display engine
9362 * functions, doing the mode unset, fixing interrupts, etc.
9363 */
6ff58d53
PZ
9364static void hsw_disable_lcpll(struct drm_i915_private *dev_priv,
9365 bool switch_to_fclk, bool allow_power_down)
be256dc7
PZ
9366{
9367 uint32_t val;
9368
9369 assert_can_disable_lcpll(dev_priv);
9370
9371 val = I915_READ(LCPLL_CTL);
9372
9373 if (switch_to_fclk) {
9374 val |= LCPLL_CD_SOURCE_FCLK;
9375 I915_WRITE(LCPLL_CTL, val);
9376
9377 if (wait_for_atomic_us(I915_READ(LCPLL_CTL) &
9378 LCPLL_CD_SOURCE_FCLK_DONE, 1))
9379 DRM_ERROR("Switching to FCLK failed\n");
9380
9381 val = I915_READ(LCPLL_CTL);
9382 }
9383
9384 val |= LCPLL_PLL_DISABLE;
9385 I915_WRITE(LCPLL_CTL, val);
9386 POSTING_READ(LCPLL_CTL);
9387
9388 if (wait_for((I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK) == 0, 1))
9389 DRM_ERROR("LCPLL still locked\n");
9390
9ccd5aeb 9391 val = hsw_read_dcomp(dev_priv);
be256dc7 9392 val |= D_COMP_COMP_DISABLE;
3c4c9b81 9393 hsw_write_dcomp(dev_priv, val);
be256dc7
PZ
9394 ndelay(100);
9395
9ccd5aeb
PZ
9396 if (wait_for((hsw_read_dcomp(dev_priv) & D_COMP_RCOMP_IN_PROGRESS) == 0,
9397 1))
be256dc7
PZ
9398 DRM_ERROR("D_COMP RCOMP still in progress\n");
9399
9400 if (allow_power_down) {
9401 val = I915_READ(LCPLL_CTL);
9402 val |= LCPLL_POWER_DOWN_ALLOW;
9403 I915_WRITE(LCPLL_CTL, val);
9404 POSTING_READ(LCPLL_CTL);
9405 }
9406}
9407
9408/*
9409 * Fully restores LCPLL, disallowing power down and switching back to LCPLL
9410 * source.
9411 */
6ff58d53 9412static void hsw_restore_lcpll(struct drm_i915_private *dev_priv)
be256dc7
PZ
9413{
9414 uint32_t val;
9415
9416 val = I915_READ(LCPLL_CTL);
9417
9418 if ((val & (LCPLL_PLL_LOCK | LCPLL_PLL_DISABLE | LCPLL_CD_SOURCE_FCLK |
9419 LCPLL_POWER_DOWN_ALLOW)) == LCPLL_PLL_LOCK)
9420 return;
9421
a8a8bd54
PZ
9422 /*
9423 * Make sure we're not on PC8 state before disabling PC8, otherwise
9424 * we'll hang the machine. To prevent PC8 state, just enable force_wake.
a8a8bd54 9425 */
59bad947 9426 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
215733fa 9427
be256dc7
PZ
9428 if (val & LCPLL_POWER_DOWN_ALLOW) {
9429 val &= ~LCPLL_POWER_DOWN_ALLOW;
9430 I915_WRITE(LCPLL_CTL, val);
35d8f2eb 9431 POSTING_READ(LCPLL_CTL);
be256dc7
PZ
9432 }
9433
9ccd5aeb 9434 val = hsw_read_dcomp(dev_priv);
be256dc7
PZ
9435 val |= D_COMP_COMP_FORCE;
9436 val &= ~D_COMP_COMP_DISABLE;
3c4c9b81 9437 hsw_write_dcomp(dev_priv, val);
be256dc7
PZ
9438
9439 val = I915_READ(LCPLL_CTL);
9440 val &= ~LCPLL_PLL_DISABLE;
9441 I915_WRITE(LCPLL_CTL, val);
9442
9443 if (wait_for(I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK, 5))
9444 DRM_ERROR("LCPLL not locked yet\n");
9445
9446 if (val & LCPLL_CD_SOURCE_FCLK) {
9447 val = I915_READ(LCPLL_CTL);
9448 val &= ~LCPLL_CD_SOURCE_FCLK;
9449 I915_WRITE(LCPLL_CTL, val);
9450
9451 if (wait_for_atomic_us((I915_READ(LCPLL_CTL) &
9452 LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
9453 DRM_ERROR("Switching back to LCPLL failed\n");
9454 }
215733fa 9455
59bad947 9456 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
b6283055 9457 intel_update_cdclk(dev_priv->dev);
be256dc7
PZ
9458}
9459
765dab67
PZ
9460/*
9461 * Package states C8 and deeper are really deep PC states that can only be
9462 * reached when all the devices on the system allow it, so even if the graphics
9463 * device allows PC8+, it doesn't mean the system will actually get to these
9464 * states. Our driver only allows PC8+ when going into runtime PM.
9465 *
9466 * The requirements for PC8+ are that all the outputs are disabled, the power
9467 * well is disabled and most interrupts are disabled, and these are also
9468 * requirements for runtime PM. When these conditions are met, we manually do
9469 * the other conditions: disable the interrupts, clocks and switch LCPLL refclk
9470 * to Fclk. If we're in PC8+ and we get an non-hotplug interrupt, we can hard
9471 * hang the machine.
9472 *
9473 * When we really reach PC8 or deeper states (not just when we allow it) we lose
9474 * the state of some registers, so when we come back from PC8+ we need to
9475 * restore this state. We don't get into PC8+ if we're not in RC6, so we don't
9476 * need to take care of the registers kept by RC6. Notice that this happens even
9477 * if we don't put the device in PCI D3 state (which is what currently happens
9478 * because of the runtime PM support).
9479 *
9480 * For more, read "Display Sequences for Package C8" on the hardware
9481 * documentation.
9482 */
a14cb6fc 9483void hsw_enable_pc8(struct drm_i915_private *dev_priv)
c67a470b 9484{
c67a470b
PZ
9485 struct drm_device *dev = dev_priv->dev;
9486 uint32_t val;
9487
c67a470b
PZ
9488 DRM_DEBUG_KMS("Enabling package C8+\n");
9489
c67a470b
PZ
9490 if (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
9491 val = I915_READ(SOUTH_DSPCLK_GATE_D);
9492 val &= ~PCH_LP_PARTITION_LEVEL_DISABLE;
9493 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
9494 }
9495
9496 lpt_disable_clkout_dp(dev);
c67a470b
PZ
9497 hsw_disable_lcpll(dev_priv, true, true);
9498}
9499
a14cb6fc 9500void hsw_disable_pc8(struct drm_i915_private *dev_priv)
c67a470b
PZ
9501{
9502 struct drm_device *dev = dev_priv->dev;
9503 uint32_t val;
9504
c67a470b
PZ
9505 DRM_DEBUG_KMS("Disabling package C8+\n");
9506
9507 hsw_restore_lcpll(dev_priv);
c67a470b
PZ
9508 lpt_init_pch_refclk(dev);
9509
9510 if (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
9511 val = I915_READ(SOUTH_DSPCLK_GATE_D);
9512 val |= PCH_LP_PARTITION_LEVEL_DISABLE;
9513 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
9514 }
9515
9516 intel_prepare_ddi(dev);
c67a470b
PZ
9517}
9518
a821fc46 9519static void broxton_modeset_global_resources(struct drm_atomic_state *old_state)
f8437dd1 9520{
a821fc46 9521 struct drm_device *dev = old_state->dev;
f8437dd1 9522 struct drm_i915_private *dev_priv = dev->dev_private;
a821fc46 9523 int max_pixclk = intel_mode_max_pixclk(dev, NULL);
f8437dd1
VK
9524 int req_cdclk;
9525
9526 /* see the comment in valleyview_modeset_global_resources */
9527 if (WARN_ON(max_pixclk < 0))
9528 return;
9529
9530 req_cdclk = broxton_calc_cdclk(dev_priv, max_pixclk);
9531
9532 if (req_cdclk != dev_priv->cdclk_freq)
9533 broxton_set_cdclk(dev, req_cdclk);
9534}
9535
b432e5cf
VS
9536/* compute the max rate for new configuration */
9537static int ilk_max_pixel_rate(struct drm_i915_private *dev_priv)
9538{
9539 struct drm_device *dev = dev_priv->dev;
9540 struct intel_crtc *intel_crtc;
9541 struct drm_crtc *crtc;
9542 int max_pixel_rate = 0;
9543 int pixel_rate;
9544
9545 for_each_crtc(dev, crtc) {
9546 if (!crtc->state->enable)
9547 continue;
9548
9549 intel_crtc = to_intel_crtc(crtc);
9550 pixel_rate = ilk_pipe_pixel_rate(intel_crtc->config);
9551
9552 /* pixel rate mustn't exceed 95% of cdclk with IPS on BDW */
9553 if (IS_BROADWELL(dev) && intel_crtc->config->ips_enabled)
9554 pixel_rate = DIV_ROUND_UP(pixel_rate * 100, 95);
9555
9556 max_pixel_rate = max(max_pixel_rate, pixel_rate);
9557 }
9558
9559 return max_pixel_rate;
9560}
9561
9562static void broadwell_set_cdclk(struct drm_device *dev, int cdclk)
9563{
9564 struct drm_i915_private *dev_priv = dev->dev_private;
9565 uint32_t val, data;
9566 int ret;
9567
9568 if (WARN((I915_READ(LCPLL_CTL) &
9569 (LCPLL_PLL_DISABLE | LCPLL_PLL_LOCK |
9570 LCPLL_CD_CLOCK_DISABLE | LCPLL_ROOT_CD_CLOCK_DISABLE |
9571 LCPLL_CD2X_CLOCK_DISABLE | LCPLL_POWER_DOWN_ALLOW |
9572 LCPLL_CD_SOURCE_FCLK)) != LCPLL_PLL_LOCK,
9573 "trying to change cdclk frequency with cdclk not enabled\n"))
9574 return;
9575
9576 mutex_lock(&dev_priv->rps.hw_lock);
9577 ret = sandybridge_pcode_write(dev_priv,
9578 BDW_PCODE_DISPLAY_FREQ_CHANGE_REQ, 0x0);
9579 mutex_unlock(&dev_priv->rps.hw_lock);
9580 if (ret) {
9581 DRM_ERROR("failed to inform pcode about cdclk change\n");
9582 return;
9583 }
9584
9585 val = I915_READ(LCPLL_CTL);
9586 val |= LCPLL_CD_SOURCE_FCLK;
9587 I915_WRITE(LCPLL_CTL, val);
9588
9589 if (wait_for_atomic_us(I915_READ(LCPLL_CTL) &
9590 LCPLL_CD_SOURCE_FCLK_DONE, 1))
9591 DRM_ERROR("Switching to FCLK failed\n");
9592
9593 val = I915_READ(LCPLL_CTL);
9594 val &= ~LCPLL_CLK_FREQ_MASK;
9595
9596 switch (cdclk) {
9597 case 450000:
9598 val |= LCPLL_CLK_FREQ_450;
9599 data = 0;
9600 break;
9601 case 540000:
9602 val |= LCPLL_CLK_FREQ_54O_BDW;
9603 data = 1;
9604 break;
9605 case 337500:
9606 val |= LCPLL_CLK_FREQ_337_5_BDW;
9607 data = 2;
9608 break;
9609 case 675000:
9610 val |= LCPLL_CLK_FREQ_675_BDW;
9611 data = 3;
9612 break;
9613 default:
9614 WARN(1, "invalid cdclk frequency\n");
9615 return;
9616 }
9617
9618 I915_WRITE(LCPLL_CTL, val);
9619
9620 val = I915_READ(LCPLL_CTL);
9621 val &= ~LCPLL_CD_SOURCE_FCLK;
9622 I915_WRITE(LCPLL_CTL, val);
9623
9624 if (wait_for_atomic_us((I915_READ(LCPLL_CTL) &
9625 LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
9626 DRM_ERROR("Switching back to LCPLL failed\n");
9627
9628 mutex_lock(&dev_priv->rps.hw_lock);
9629 sandybridge_pcode_write(dev_priv, HSW_PCODE_DE_WRITE_FREQ_REQ, data);
9630 mutex_unlock(&dev_priv->rps.hw_lock);
9631
9632 intel_update_cdclk(dev);
9633
9634 WARN(cdclk != dev_priv->cdclk_freq,
9635 "cdclk requested %d kHz but got %d kHz\n",
9636 cdclk, dev_priv->cdclk_freq);
9637}
9638
9639static int broadwell_calc_cdclk(struct drm_i915_private *dev_priv,
9640 int max_pixel_rate)
9641{
9642 int cdclk;
9643
9644 /*
9645 * FIXME should also account for plane ratio
9646 * once 64bpp pixel formats are supported.
9647 */
9648 if (max_pixel_rate > 540000)
9649 cdclk = 675000;
9650 else if (max_pixel_rate > 450000)
9651 cdclk = 540000;
9652 else if (max_pixel_rate > 337500)
9653 cdclk = 450000;
9654 else
9655 cdclk = 337500;
9656
9657 /*
9658 * FIXME move the cdclk caclulation to
9659 * compute_config() so we can fail gracegully.
9660 */
9661 if (cdclk > dev_priv->max_cdclk_freq) {
9662 DRM_ERROR("requested cdclk (%d kHz) exceeds max (%d kHz)\n",
9663 cdclk, dev_priv->max_cdclk_freq);
9664 cdclk = dev_priv->max_cdclk_freq;
9665 }
9666
9667 return cdclk;
9668}
9669
9670static int broadwell_modeset_global_pipes(struct drm_atomic_state *state)
9671{
9672 struct drm_i915_private *dev_priv = to_i915(state->dev);
9673 struct drm_crtc *crtc;
9674 struct drm_crtc_state *crtc_state;
9675 int max_pixclk = ilk_max_pixel_rate(dev_priv);
9676 int cdclk, i;
9677
9678 cdclk = broadwell_calc_cdclk(dev_priv, max_pixclk);
9679
9680 if (cdclk == dev_priv->cdclk_freq)
9681 return 0;
9682
9683 /* add all active pipes to the state */
9684 for_each_crtc(state->dev, crtc) {
9685 if (!crtc->state->enable)
9686 continue;
9687
9688 crtc_state = drm_atomic_get_crtc_state(state, crtc);
9689 if (IS_ERR(crtc_state))
9690 return PTR_ERR(crtc_state);
9691 }
9692
9693 /* disable/enable all currently active pipes while we change cdclk */
9694 for_each_crtc_in_state(state, crtc, crtc_state, i)
9695 if (crtc_state->enable)
9696 crtc_state->mode_changed = true;
9697
9698 return 0;
9699}
9700
9701static void broadwell_modeset_global_resources(struct drm_atomic_state *state)
9702{
9703 struct drm_device *dev = state->dev;
9704 struct drm_i915_private *dev_priv = dev->dev_private;
9705 int max_pixel_rate = ilk_max_pixel_rate(dev_priv);
9706 int req_cdclk = broadwell_calc_cdclk(dev_priv, max_pixel_rate);
9707
9708 if (req_cdclk != dev_priv->cdclk_freq)
9709 broadwell_set_cdclk(dev, req_cdclk);
9710}
9711
190f68c5
ACO
9712static int haswell_crtc_compute_clock(struct intel_crtc *crtc,
9713 struct intel_crtc_state *crtc_state)
09b4ddf9 9714{
190f68c5 9715 if (!intel_ddi_pll_select(crtc, crtc_state))
6441ab5f 9716 return -EINVAL;
716c2e55 9717
c7653199 9718 crtc->lowfreq_avail = false;
644cef34 9719
c8f7a0db 9720 return 0;
79e53945
JB
9721}
9722
3760b59c
S
9723static void bxt_get_ddi_pll(struct drm_i915_private *dev_priv,
9724 enum port port,
9725 struct intel_crtc_state *pipe_config)
9726{
9727 switch (port) {
9728 case PORT_A:
9729 pipe_config->ddi_pll_sel = SKL_DPLL0;
9730 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL1;
9731 break;
9732 case PORT_B:
9733 pipe_config->ddi_pll_sel = SKL_DPLL1;
9734 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL2;
9735 break;
9736 case PORT_C:
9737 pipe_config->ddi_pll_sel = SKL_DPLL2;
9738 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL3;
9739 break;
9740 default:
9741 DRM_ERROR("Incorrect port type\n");
9742 }
9743}
9744
96b7dfb7
S
9745static void skylake_get_ddi_pll(struct drm_i915_private *dev_priv,
9746 enum port port,
5cec258b 9747 struct intel_crtc_state *pipe_config)
96b7dfb7 9748{
3148ade7 9749 u32 temp, dpll_ctl1;
96b7dfb7
S
9750
9751 temp = I915_READ(DPLL_CTRL2) & DPLL_CTRL2_DDI_CLK_SEL_MASK(port);
9752 pipe_config->ddi_pll_sel = temp >> (port * 3 + 1);
9753
9754 switch (pipe_config->ddi_pll_sel) {
3148ade7
DL
9755 case SKL_DPLL0:
9756 /*
9757 * On SKL the eDP DPLL (DPLL0 as we don't use SSC) is not part
9758 * of the shared DPLL framework and thus needs to be read out
9759 * separately
9760 */
9761 dpll_ctl1 = I915_READ(DPLL_CTRL1);
9762 pipe_config->dpll_hw_state.ctrl1 = dpll_ctl1 & 0x3f;
9763 break;
96b7dfb7
S
9764 case SKL_DPLL1:
9765 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL1;
9766 break;
9767 case SKL_DPLL2:
9768 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL2;
9769 break;
9770 case SKL_DPLL3:
9771 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL3;
9772 break;
96b7dfb7
S
9773 }
9774}
9775
7d2c8175
DL
9776static void haswell_get_ddi_pll(struct drm_i915_private *dev_priv,
9777 enum port port,
5cec258b 9778 struct intel_crtc_state *pipe_config)
7d2c8175
DL
9779{
9780 pipe_config->ddi_pll_sel = I915_READ(PORT_CLK_SEL(port));
9781
9782 switch (pipe_config->ddi_pll_sel) {
9783 case PORT_CLK_SEL_WRPLL1:
9784 pipe_config->shared_dpll = DPLL_ID_WRPLL1;
9785 break;
9786 case PORT_CLK_SEL_WRPLL2:
9787 pipe_config->shared_dpll = DPLL_ID_WRPLL2;
9788 break;
9789 }
9790}
9791
26804afd 9792static void haswell_get_ddi_port_state(struct intel_crtc *crtc,
5cec258b 9793 struct intel_crtc_state *pipe_config)
26804afd
DV
9794{
9795 struct drm_device *dev = crtc->base.dev;
9796 struct drm_i915_private *dev_priv = dev->dev_private;
d452c5b6 9797 struct intel_shared_dpll *pll;
26804afd
DV
9798 enum port port;
9799 uint32_t tmp;
9800
9801 tmp = I915_READ(TRANS_DDI_FUNC_CTL(pipe_config->cpu_transcoder));
9802
9803 port = (tmp & TRANS_DDI_PORT_MASK) >> TRANS_DDI_PORT_SHIFT;
9804
96b7dfb7
S
9805 if (IS_SKYLAKE(dev))
9806 skylake_get_ddi_pll(dev_priv, port, pipe_config);
3760b59c
S
9807 else if (IS_BROXTON(dev))
9808 bxt_get_ddi_pll(dev_priv, port, pipe_config);
96b7dfb7
S
9809 else
9810 haswell_get_ddi_pll(dev_priv, port, pipe_config);
9cd86933 9811
d452c5b6
DV
9812 if (pipe_config->shared_dpll >= 0) {
9813 pll = &dev_priv->shared_dplls[pipe_config->shared_dpll];
9814
9815 WARN_ON(!pll->get_hw_state(dev_priv, pll,
9816 &pipe_config->dpll_hw_state));
9817 }
9818
26804afd
DV
9819 /*
9820 * Haswell has only FDI/PCH transcoder A. It is which is connected to
9821 * DDI E. So just check whether this pipe is wired to DDI E and whether
9822 * the PCH transcoder is on.
9823 */
ca370455
DL
9824 if (INTEL_INFO(dev)->gen < 9 &&
9825 (port == PORT_E) && I915_READ(LPT_TRANSCONF) & TRANS_ENABLE) {
26804afd
DV
9826 pipe_config->has_pch_encoder = true;
9827
9828 tmp = I915_READ(FDI_RX_CTL(PIPE_A));
9829 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
9830 FDI_DP_PORT_WIDTH_SHIFT) + 1;
9831
9832 ironlake_get_fdi_m_n_config(crtc, pipe_config);
9833 }
9834}
9835
0e8ffe1b 9836static bool haswell_get_pipe_config(struct intel_crtc *crtc,
5cec258b 9837 struct intel_crtc_state *pipe_config)
0e8ffe1b
DV
9838{
9839 struct drm_device *dev = crtc->base.dev;
9840 struct drm_i915_private *dev_priv = dev->dev_private;
2fa2fe9a 9841 enum intel_display_power_domain pfit_domain;
0e8ffe1b
DV
9842 uint32_t tmp;
9843
f458ebbc 9844 if (!intel_display_power_is_enabled(dev_priv,
b5482bd0
ID
9845 POWER_DOMAIN_PIPE(crtc->pipe)))
9846 return false;
9847
e143a21c 9848 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
c0d43d62
DV
9849 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
9850
eccb140b
DV
9851 tmp = I915_READ(TRANS_DDI_FUNC_CTL(TRANSCODER_EDP));
9852 if (tmp & TRANS_DDI_FUNC_ENABLE) {
9853 enum pipe trans_edp_pipe;
9854 switch (tmp & TRANS_DDI_EDP_INPUT_MASK) {
9855 default:
9856 WARN(1, "unknown pipe linked to edp transcoder\n");
9857 case TRANS_DDI_EDP_INPUT_A_ONOFF:
9858 case TRANS_DDI_EDP_INPUT_A_ON:
9859 trans_edp_pipe = PIPE_A;
9860 break;
9861 case TRANS_DDI_EDP_INPUT_B_ONOFF:
9862 trans_edp_pipe = PIPE_B;
9863 break;
9864 case TRANS_DDI_EDP_INPUT_C_ONOFF:
9865 trans_edp_pipe = PIPE_C;
9866 break;
9867 }
9868
9869 if (trans_edp_pipe == crtc->pipe)
9870 pipe_config->cpu_transcoder = TRANSCODER_EDP;
9871 }
9872
f458ebbc 9873 if (!intel_display_power_is_enabled(dev_priv,
eccb140b 9874 POWER_DOMAIN_TRANSCODER(pipe_config->cpu_transcoder)))
2bfce950
PZ
9875 return false;
9876
eccb140b 9877 tmp = I915_READ(PIPECONF(pipe_config->cpu_transcoder));
0e8ffe1b
DV
9878 if (!(tmp & PIPECONF_ENABLE))
9879 return false;
9880
26804afd 9881 haswell_get_ddi_port_state(crtc, pipe_config);
627eb5a3 9882
1bd1bd80
DV
9883 intel_get_pipe_timings(crtc, pipe_config);
9884
a1b2278e
CK
9885 if (INTEL_INFO(dev)->gen >= 9) {
9886 skl_init_scalers(dev, crtc, pipe_config);
9887 }
9888
2fa2fe9a 9889 pfit_domain = POWER_DOMAIN_PIPE_PANEL_FITTER(crtc->pipe);
af99ceda
CK
9890
9891 if (INTEL_INFO(dev)->gen >= 9) {
9892 pipe_config->scaler_state.scaler_id = -1;
9893 pipe_config->scaler_state.scaler_users &= ~(1 << SKL_CRTC_INDEX);
9894 }
9895
bd2e244f 9896 if (intel_display_power_is_enabled(dev_priv, pfit_domain)) {
ff6d9f55 9897 if (INTEL_INFO(dev)->gen == 9)
bd2e244f 9898 skylake_get_pfit_config(crtc, pipe_config);
ff6d9f55 9899 else if (INTEL_INFO(dev)->gen < 9)
bd2e244f 9900 ironlake_get_pfit_config(crtc, pipe_config);
ff6d9f55
JB
9901 else
9902 MISSING_CASE(INTEL_INFO(dev)->gen);
bd2e244f 9903 }
88adfff1 9904
e59150dc
JB
9905 if (IS_HASWELL(dev))
9906 pipe_config->ips_enabled = hsw_crtc_supports_ips(crtc) &&
9907 (I915_READ(IPS_CTL) & IPS_ENABLE);
42db64ef 9908
ebb69c95
CT
9909 if (pipe_config->cpu_transcoder != TRANSCODER_EDP) {
9910 pipe_config->pixel_multiplier =
9911 I915_READ(PIPE_MULT(pipe_config->cpu_transcoder)) + 1;
9912 } else {
9913 pipe_config->pixel_multiplier = 1;
9914 }
6c49f241 9915
0e8ffe1b
DV
9916 return true;
9917}
9918
560b85bb
CW
9919static void i845_update_cursor(struct drm_crtc *crtc, u32 base)
9920{
9921 struct drm_device *dev = crtc->dev;
9922 struct drm_i915_private *dev_priv = dev->dev_private;
9923 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
dc41c154 9924 uint32_t cntl = 0, size = 0;
560b85bb 9925
dc41c154 9926 if (base) {
3dd512fb
MR
9927 unsigned int width = intel_crtc->base.cursor->state->crtc_w;
9928 unsigned int height = intel_crtc->base.cursor->state->crtc_h;
dc41c154
VS
9929 unsigned int stride = roundup_pow_of_two(width) * 4;
9930
9931 switch (stride) {
9932 default:
9933 WARN_ONCE(1, "Invalid cursor width/stride, width=%u, stride=%u\n",
9934 width, stride);
9935 stride = 256;
9936 /* fallthrough */
9937 case 256:
9938 case 512:
9939 case 1024:
9940 case 2048:
9941 break;
4b0e333e
CW
9942 }
9943
dc41c154
VS
9944 cntl |= CURSOR_ENABLE |
9945 CURSOR_GAMMA_ENABLE |
9946 CURSOR_FORMAT_ARGB |
9947 CURSOR_STRIDE(stride);
9948
9949 size = (height << 12) | width;
4b0e333e 9950 }
560b85bb 9951
dc41c154
VS
9952 if (intel_crtc->cursor_cntl != 0 &&
9953 (intel_crtc->cursor_base != base ||
9954 intel_crtc->cursor_size != size ||
9955 intel_crtc->cursor_cntl != cntl)) {
9956 /* On these chipsets we can only modify the base/size/stride
9957 * whilst the cursor is disabled.
9958 */
9959 I915_WRITE(_CURACNTR, 0);
4b0e333e 9960 POSTING_READ(_CURACNTR);
dc41c154 9961 intel_crtc->cursor_cntl = 0;
4b0e333e 9962 }
560b85bb 9963
99d1f387 9964 if (intel_crtc->cursor_base != base) {
9db4a9c7 9965 I915_WRITE(_CURABASE, base);
99d1f387
VS
9966 intel_crtc->cursor_base = base;
9967 }
4726e0b0 9968
dc41c154
VS
9969 if (intel_crtc->cursor_size != size) {
9970 I915_WRITE(CURSIZE, size);
9971 intel_crtc->cursor_size = size;
4b0e333e 9972 }
560b85bb 9973
4b0e333e 9974 if (intel_crtc->cursor_cntl != cntl) {
4b0e333e
CW
9975 I915_WRITE(_CURACNTR, cntl);
9976 POSTING_READ(_CURACNTR);
4b0e333e 9977 intel_crtc->cursor_cntl = cntl;
560b85bb 9978 }
560b85bb
CW
9979}
9980
560b85bb 9981static void i9xx_update_cursor(struct drm_crtc *crtc, u32 base)
65a21cd6
JB
9982{
9983 struct drm_device *dev = crtc->dev;
9984 struct drm_i915_private *dev_priv = dev->dev_private;
9985 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
9986 int pipe = intel_crtc->pipe;
4b0e333e
CW
9987 uint32_t cntl;
9988
9989 cntl = 0;
9990 if (base) {
9991 cntl = MCURSOR_GAMMA_ENABLE;
3dd512fb 9992 switch (intel_crtc->base.cursor->state->crtc_w) {
4726e0b0
SK
9993 case 64:
9994 cntl |= CURSOR_MODE_64_ARGB_AX;
9995 break;
9996 case 128:
9997 cntl |= CURSOR_MODE_128_ARGB_AX;
9998 break;
9999 case 256:
10000 cntl |= CURSOR_MODE_256_ARGB_AX;
10001 break;
10002 default:
3dd512fb 10003 MISSING_CASE(intel_crtc->base.cursor->state->crtc_w);
4726e0b0 10004 return;
65a21cd6 10005 }
4b0e333e 10006 cntl |= pipe << 28; /* Connect to correct pipe */
47bf17a7
VS
10007
10008 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
10009 cntl |= CURSOR_PIPE_CSC_ENABLE;
4b0e333e 10010 }
65a21cd6 10011
8e7d688b 10012 if (crtc->cursor->state->rotation == BIT(DRM_ROTATE_180))
4398ad45
VS
10013 cntl |= CURSOR_ROTATE_180;
10014
4b0e333e
CW
10015 if (intel_crtc->cursor_cntl != cntl) {
10016 I915_WRITE(CURCNTR(pipe), cntl);
10017 POSTING_READ(CURCNTR(pipe));
10018 intel_crtc->cursor_cntl = cntl;
65a21cd6 10019 }
4b0e333e 10020
65a21cd6 10021 /* and commit changes on next vblank */
5efb3e28
VS
10022 I915_WRITE(CURBASE(pipe), base);
10023 POSTING_READ(CURBASE(pipe));
99d1f387
VS
10024
10025 intel_crtc->cursor_base = base;
65a21cd6
JB
10026}
10027
cda4b7d3 10028/* If no-part of the cursor is visible on the framebuffer, then the GPU may hang... */
6b383a7f
CW
10029static void intel_crtc_update_cursor(struct drm_crtc *crtc,
10030 bool on)
cda4b7d3
CW
10031{
10032 struct drm_device *dev = crtc->dev;
10033 struct drm_i915_private *dev_priv = dev->dev_private;
10034 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
10035 int pipe = intel_crtc->pipe;
3d7d6510
MR
10036 int x = crtc->cursor_x;
10037 int y = crtc->cursor_y;
d6e4db15 10038 u32 base = 0, pos = 0;
cda4b7d3 10039
d6e4db15 10040 if (on)
cda4b7d3 10041 base = intel_crtc->cursor_addr;
cda4b7d3 10042
6e3c9717 10043 if (x >= intel_crtc->config->pipe_src_w)
d6e4db15
VS
10044 base = 0;
10045
6e3c9717 10046 if (y >= intel_crtc->config->pipe_src_h)
cda4b7d3
CW
10047 base = 0;
10048
10049 if (x < 0) {
3dd512fb 10050 if (x + intel_crtc->base.cursor->state->crtc_w <= 0)
cda4b7d3
CW
10051 base = 0;
10052
10053 pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
10054 x = -x;
10055 }
10056 pos |= x << CURSOR_X_SHIFT;
10057
10058 if (y < 0) {
3dd512fb 10059 if (y + intel_crtc->base.cursor->state->crtc_h <= 0)
cda4b7d3
CW
10060 base = 0;
10061
10062 pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
10063 y = -y;
10064 }
10065 pos |= y << CURSOR_Y_SHIFT;
10066
4b0e333e 10067 if (base == 0 && intel_crtc->cursor_base == 0)
cda4b7d3
CW
10068 return;
10069
5efb3e28
VS
10070 I915_WRITE(CURPOS(pipe), pos);
10071
4398ad45
VS
10072 /* ILK+ do this automagically */
10073 if (HAS_GMCH_DISPLAY(dev) &&
8e7d688b 10074 crtc->cursor->state->rotation == BIT(DRM_ROTATE_180)) {
3dd512fb
MR
10075 base += (intel_crtc->base.cursor->state->crtc_h *
10076 intel_crtc->base.cursor->state->crtc_w - 1) * 4;
4398ad45
VS
10077 }
10078
8ac54669 10079 if (IS_845G(dev) || IS_I865G(dev))
5efb3e28
VS
10080 i845_update_cursor(crtc, base);
10081 else
10082 i9xx_update_cursor(crtc, base);
cda4b7d3
CW
10083}
10084
dc41c154
VS
10085static bool cursor_size_ok(struct drm_device *dev,
10086 uint32_t width, uint32_t height)
10087{
10088 if (width == 0 || height == 0)
10089 return false;
10090
10091 /*
10092 * 845g/865g are special in that they are only limited by
10093 * the width of their cursors, the height is arbitrary up to
10094 * the precision of the register. Everything else requires
10095 * square cursors, limited to a few power-of-two sizes.
10096 */
10097 if (IS_845G(dev) || IS_I865G(dev)) {
10098 if ((width & 63) != 0)
10099 return false;
10100
10101 if (width > (IS_845G(dev) ? 64 : 512))
10102 return false;
10103
10104 if (height > 1023)
10105 return false;
10106 } else {
10107 switch (width | height) {
10108 case 256:
10109 case 128:
10110 if (IS_GEN2(dev))
10111 return false;
10112 case 64:
10113 break;
10114 default:
10115 return false;
10116 }
10117 }
10118
10119 return true;
10120}
10121
79e53945 10122static void intel_crtc_gamma_set(struct drm_crtc *crtc, u16 *red, u16 *green,
7203425a 10123 u16 *blue, uint32_t start, uint32_t size)
79e53945 10124{
7203425a 10125 int end = (start + size > 256) ? 256 : start + size, i;
79e53945 10126 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
79e53945 10127
7203425a 10128 for (i = start; i < end; i++) {
79e53945
JB
10129 intel_crtc->lut_r[i] = red[i] >> 8;
10130 intel_crtc->lut_g[i] = green[i] >> 8;
10131 intel_crtc->lut_b[i] = blue[i] >> 8;
10132 }
10133
10134 intel_crtc_load_lut(crtc);
10135}
10136
79e53945
JB
10137/* VESA 640x480x72Hz mode to set on the pipe */
10138static struct drm_display_mode load_detect_mode = {
10139 DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
10140 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
10141};
10142
a8bb6818
DV
10143struct drm_framebuffer *
10144__intel_framebuffer_create(struct drm_device *dev,
10145 struct drm_mode_fb_cmd2 *mode_cmd,
10146 struct drm_i915_gem_object *obj)
d2dff872
CW
10147{
10148 struct intel_framebuffer *intel_fb;
10149 int ret;
10150
10151 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
10152 if (!intel_fb) {
6ccb81f2 10153 drm_gem_object_unreference(&obj->base);
d2dff872
CW
10154 return ERR_PTR(-ENOMEM);
10155 }
10156
10157 ret = intel_framebuffer_init(dev, intel_fb, mode_cmd, obj);
dd4916c5
DV
10158 if (ret)
10159 goto err;
d2dff872
CW
10160
10161 return &intel_fb->base;
dd4916c5 10162err:
6ccb81f2 10163 drm_gem_object_unreference(&obj->base);
dd4916c5
DV
10164 kfree(intel_fb);
10165
10166 return ERR_PTR(ret);
d2dff872
CW
10167}
10168
b5ea642a 10169static struct drm_framebuffer *
a8bb6818
DV
10170intel_framebuffer_create(struct drm_device *dev,
10171 struct drm_mode_fb_cmd2 *mode_cmd,
10172 struct drm_i915_gem_object *obj)
10173{
10174 struct drm_framebuffer *fb;
10175 int ret;
10176
10177 ret = i915_mutex_lock_interruptible(dev);
10178 if (ret)
10179 return ERR_PTR(ret);
10180 fb = __intel_framebuffer_create(dev, mode_cmd, obj);
10181 mutex_unlock(&dev->struct_mutex);
10182
10183 return fb;
10184}
10185
d2dff872
CW
10186static u32
10187intel_framebuffer_pitch_for_width(int width, int bpp)
10188{
10189 u32 pitch = DIV_ROUND_UP(width * bpp, 8);
10190 return ALIGN(pitch, 64);
10191}
10192
10193static u32
10194intel_framebuffer_size_for_mode(struct drm_display_mode *mode, int bpp)
10195{
10196 u32 pitch = intel_framebuffer_pitch_for_width(mode->hdisplay, bpp);
1267a26b 10197 return PAGE_ALIGN(pitch * mode->vdisplay);
d2dff872
CW
10198}
10199
10200static struct drm_framebuffer *
10201intel_framebuffer_create_for_mode(struct drm_device *dev,
10202 struct drm_display_mode *mode,
10203 int depth, int bpp)
10204{
10205 struct drm_i915_gem_object *obj;
0fed39bd 10206 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
d2dff872
CW
10207
10208 obj = i915_gem_alloc_object(dev,
10209 intel_framebuffer_size_for_mode(mode, bpp));
10210 if (obj == NULL)
10211 return ERR_PTR(-ENOMEM);
10212
10213 mode_cmd.width = mode->hdisplay;
10214 mode_cmd.height = mode->vdisplay;
308e5bcb
JB
10215 mode_cmd.pitches[0] = intel_framebuffer_pitch_for_width(mode_cmd.width,
10216 bpp);
5ca0c34a 10217 mode_cmd.pixel_format = drm_mode_legacy_fb_format(bpp, depth);
d2dff872
CW
10218
10219 return intel_framebuffer_create(dev, &mode_cmd, obj);
10220}
10221
10222static struct drm_framebuffer *
10223mode_fits_in_fbdev(struct drm_device *dev,
10224 struct drm_display_mode *mode)
10225{
4520f53a 10226#ifdef CONFIG_DRM_I915_FBDEV
d2dff872
CW
10227 struct drm_i915_private *dev_priv = dev->dev_private;
10228 struct drm_i915_gem_object *obj;
10229 struct drm_framebuffer *fb;
10230
4c0e5528 10231 if (!dev_priv->fbdev)
d2dff872
CW
10232 return NULL;
10233
4c0e5528 10234 if (!dev_priv->fbdev->fb)
d2dff872
CW
10235 return NULL;
10236
4c0e5528
DV
10237 obj = dev_priv->fbdev->fb->obj;
10238 BUG_ON(!obj);
10239
8bcd4553 10240 fb = &dev_priv->fbdev->fb->base;
01f2c773
VS
10241 if (fb->pitches[0] < intel_framebuffer_pitch_for_width(mode->hdisplay,
10242 fb->bits_per_pixel))
d2dff872
CW
10243 return NULL;
10244
01f2c773 10245 if (obj->base.size < mode->vdisplay * fb->pitches[0])
d2dff872
CW
10246 return NULL;
10247
10248 return fb;
4520f53a
DV
10249#else
10250 return NULL;
10251#endif
d2dff872
CW
10252}
10253
d3a40d1b
ACO
10254static int intel_modeset_setup_plane_state(struct drm_atomic_state *state,
10255 struct drm_crtc *crtc,
10256 struct drm_display_mode *mode,
10257 struct drm_framebuffer *fb,
10258 int x, int y)
10259{
10260 struct drm_plane_state *plane_state;
10261 int hdisplay, vdisplay;
10262 int ret;
10263
10264 plane_state = drm_atomic_get_plane_state(state, crtc->primary);
10265 if (IS_ERR(plane_state))
10266 return PTR_ERR(plane_state);
10267
10268 if (mode)
10269 drm_crtc_get_hv_timing(mode, &hdisplay, &vdisplay);
10270 else
10271 hdisplay = vdisplay = 0;
10272
10273 ret = drm_atomic_set_crtc_for_plane(plane_state, fb ? crtc : NULL);
10274 if (ret)
10275 return ret;
10276 drm_atomic_set_fb_for_plane(plane_state, fb);
10277 plane_state->crtc_x = 0;
10278 plane_state->crtc_y = 0;
10279 plane_state->crtc_w = hdisplay;
10280 plane_state->crtc_h = vdisplay;
10281 plane_state->src_x = x << 16;
10282 plane_state->src_y = y << 16;
10283 plane_state->src_w = hdisplay << 16;
10284 plane_state->src_h = vdisplay << 16;
10285
10286 return 0;
10287}
10288
d2434ab7 10289bool intel_get_load_detect_pipe(struct drm_connector *connector,
7173188d 10290 struct drm_display_mode *mode,
51fd371b
RC
10291 struct intel_load_detect_pipe *old,
10292 struct drm_modeset_acquire_ctx *ctx)
79e53945
JB
10293{
10294 struct intel_crtc *intel_crtc;
d2434ab7
DV
10295 struct intel_encoder *intel_encoder =
10296 intel_attached_encoder(connector);
79e53945 10297 struct drm_crtc *possible_crtc;
4ef69c7a 10298 struct drm_encoder *encoder = &intel_encoder->base;
79e53945
JB
10299 struct drm_crtc *crtc = NULL;
10300 struct drm_device *dev = encoder->dev;
94352cf9 10301 struct drm_framebuffer *fb;
51fd371b 10302 struct drm_mode_config *config = &dev->mode_config;
83a57153 10303 struct drm_atomic_state *state = NULL;
944b0c76 10304 struct drm_connector_state *connector_state;
4be07317 10305 struct intel_crtc_state *crtc_state;
51fd371b 10306 int ret, i = -1;
79e53945 10307
d2dff872 10308 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
c23cc417 10309 connector->base.id, connector->name,
8e329a03 10310 encoder->base.id, encoder->name);
d2dff872 10311
51fd371b
RC
10312retry:
10313 ret = drm_modeset_lock(&config->connection_mutex, ctx);
10314 if (ret)
37ade417 10315 goto fail;
6e9f798d 10316
79e53945
JB
10317 /*
10318 * Algorithm gets a little messy:
7a5e4805 10319 *
79e53945
JB
10320 * - if the connector already has an assigned crtc, use it (but make
10321 * sure it's on first)
7a5e4805 10322 *
79e53945
JB
10323 * - try to find the first unused crtc that can drive this connector,
10324 * and use that if we find one
79e53945
JB
10325 */
10326
10327 /* See if we already have a CRTC for this connector */
10328 if (encoder->crtc) {
10329 crtc = encoder->crtc;
8261b191 10330
51fd371b 10331 ret = drm_modeset_lock(&crtc->mutex, ctx);
4d02e2de 10332 if (ret)
37ade417 10333 goto fail;
4d02e2de 10334 ret = drm_modeset_lock(&crtc->primary->mutex, ctx);
51fd371b 10335 if (ret)
37ade417 10336 goto fail;
7b24056b 10337
24218aac 10338 old->dpms_mode = connector->dpms;
8261b191
CW
10339 old->load_detect_temp = false;
10340
10341 /* Make sure the crtc and connector are running */
24218aac
DV
10342 if (connector->dpms != DRM_MODE_DPMS_ON)
10343 connector->funcs->dpms(connector, DRM_MODE_DPMS_ON);
8261b191 10344
7173188d 10345 return true;
79e53945
JB
10346 }
10347
10348 /* Find an unused one (if possible) */
70e1e0ec 10349 for_each_crtc(dev, possible_crtc) {
79e53945
JB
10350 i++;
10351 if (!(encoder->possible_crtcs & (1 << i)))
10352 continue;
83d65738 10353 if (possible_crtc->state->enable)
a459249c 10354 continue;
a459249c
VS
10355
10356 crtc = possible_crtc;
10357 break;
79e53945
JB
10358 }
10359
10360 /*
10361 * If we didn't find an unused CRTC, don't use any.
10362 */
10363 if (!crtc) {
7173188d 10364 DRM_DEBUG_KMS("no pipe available for load-detect\n");
37ade417 10365 goto fail;
79e53945
JB
10366 }
10367
51fd371b
RC
10368 ret = drm_modeset_lock(&crtc->mutex, ctx);
10369 if (ret)
37ade417 10370 goto fail;
4d02e2de
DV
10371 ret = drm_modeset_lock(&crtc->primary->mutex, ctx);
10372 if (ret)
37ade417 10373 goto fail;
79e53945
JB
10374
10375 intel_crtc = to_intel_crtc(crtc);
24218aac 10376 old->dpms_mode = connector->dpms;
8261b191 10377 old->load_detect_temp = true;
d2dff872 10378 old->release_fb = NULL;
79e53945 10379
83a57153
ACO
10380 state = drm_atomic_state_alloc(dev);
10381 if (!state)
10382 return false;
10383
10384 state->acquire_ctx = ctx;
10385
944b0c76
ACO
10386 connector_state = drm_atomic_get_connector_state(state, connector);
10387 if (IS_ERR(connector_state)) {
10388 ret = PTR_ERR(connector_state);
10389 goto fail;
10390 }
10391
10392 connector_state->crtc = crtc;
10393 connector_state->best_encoder = &intel_encoder->base;
10394
4be07317
ACO
10395 crtc_state = intel_atomic_get_crtc_state(state, intel_crtc);
10396 if (IS_ERR(crtc_state)) {
10397 ret = PTR_ERR(crtc_state);
10398 goto fail;
10399 }
10400
49d6fa21 10401 crtc_state->base.active = crtc_state->base.enable = true;
4be07317 10402
6492711d
CW
10403 if (!mode)
10404 mode = &load_detect_mode;
79e53945 10405
d2dff872
CW
10406 /* We need a framebuffer large enough to accommodate all accesses
10407 * that the plane may generate whilst we perform load detection.
10408 * We can not rely on the fbcon either being present (we get called
10409 * during its initialisation to detect all boot displays, or it may
10410 * not even exist) or that it is large enough to satisfy the
10411 * requested mode.
10412 */
94352cf9
DV
10413 fb = mode_fits_in_fbdev(dev, mode);
10414 if (fb == NULL) {
d2dff872 10415 DRM_DEBUG_KMS("creating tmp fb for load-detection\n");
94352cf9
DV
10416 fb = intel_framebuffer_create_for_mode(dev, mode, 24, 32);
10417 old->release_fb = fb;
d2dff872
CW
10418 } else
10419 DRM_DEBUG_KMS("reusing fbdev for load-detection framebuffer\n");
94352cf9 10420 if (IS_ERR(fb)) {
d2dff872 10421 DRM_DEBUG_KMS("failed to allocate framebuffer for load-detection\n");
412b61d8 10422 goto fail;
79e53945 10423 }
79e53945 10424
d3a40d1b
ACO
10425 ret = intel_modeset_setup_plane_state(state, crtc, mode, fb, 0, 0);
10426 if (ret)
10427 goto fail;
10428
8c7b5ccb
ACO
10429 drm_mode_copy(&crtc_state->base.mode, mode);
10430
568c634a 10431 if (intel_set_mode(state)) {
6492711d 10432 DRM_DEBUG_KMS("failed to set mode on load-detect pipe\n");
d2dff872
CW
10433 if (old->release_fb)
10434 old->release_fb->funcs->destroy(old->release_fb);
412b61d8 10435 goto fail;
79e53945 10436 }
9128b040 10437 crtc->primary->crtc = crtc;
7173188d 10438
79e53945 10439 /* let the connector get through one full cycle before testing */
9d0498a2 10440 intel_wait_for_vblank(dev, intel_crtc->pipe);
7173188d 10441 return true;
412b61d8 10442
37ade417 10443fail:
e5d958ef
ACO
10444 drm_atomic_state_free(state);
10445 state = NULL;
83a57153 10446
51fd371b
RC
10447 if (ret == -EDEADLK) {
10448 drm_modeset_backoff(ctx);
10449 goto retry;
10450 }
10451
412b61d8 10452 return false;
79e53945
JB
10453}
10454
d2434ab7 10455void intel_release_load_detect_pipe(struct drm_connector *connector,
49172fee
ACO
10456 struct intel_load_detect_pipe *old,
10457 struct drm_modeset_acquire_ctx *ctx)
79e53945 10458{
83a57153 10459 struct drm_device *dev = connector->dev;
d2434ab7
DV
10460 struct intel_encoder *intel_encoder =
10461 intel_attached_encoder(connector);
4ef69c7a 10462 struct drm_encoder *encoder = &intel_encoder->base;
7b24056b 10463 struct drm_crtc *crtc = encoder->crtc;
412b61d8 10464 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
83a57153 10465 struct drm_atomic_state *state;
944b0c76 10466 struct drm_connector_state *connector_state;
4be07317 10467 struct intel_crtc_state *crtc_state;
d3a40d1b 10468 int ret;
79e53945 10469
d2dff872 10470 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
c23cc417 10471 connector->base.id, connector->name,
8e329a03 10472 encoder->base.id, encoder->name);
d2dff872 10473
8261b191 10474 if (old->load_detect_temp) {
83a57153 10475 state = drm_atomic_state_alloc(dev);
944b0c76
ACO
10476 if (!state)
10477 goto fail;
83a57153
ACO
10478
10479 state->acquire_ctx = ctx;
10480
944b0c76
ACO
10481 connector_state = drm_atomic_get_connector_state(state, connector);
10482 if (IS_ERR(connector_state))
10483 goto fail;
10484
4be07317
ACO
10485 crtc_state = intel_atomic_get_crtc_state(state, intel_crtc);
10486 if (IS_ERR(crtc_state))
10487 goto fail;
10488
944b0c76
ACO
10489 connector_state->best_encoder = NULL;
10490 connector_state->crtc = NULL;
10491
49d6fa21 10492 crtc_state->base.enable = crtc_state->base.active = false;
4be07317 10493
d3a40d1b
ACO
10494 ret = intel_modeset_setup_plane_state(state, crtc, NULL, NULL,
10495 0, 0);
10496 if (ret)
10497 goto fail;
10498
568c634a 10499 ret = intel_set_mode(state);
2bfb4627
ACO
10500 if (ret)
10501 goto fail;
d2dff872 10502
36206361
DV
10503 if (old->release_fb) {
10504 drm_framebuffer_unregister_private(old->release_fb);
10505 drm_framebuffer_unreference(old->release_fb);
10506 }
d2dff872 10507
0622a53c 10508 return;
79e53945
JB
10509 }
10510
c751ce4f 10511 /* Switch crtc and encoder back off if necessary */
24218aac
DV
10512 if (old->dpms_mode != DRM_MODE_DPMS_ON)
10513 connector->funcs->dpms(connector, old->dpms_mode);
944b0c76
ACO
10514
10515 return;
10516fail:
10517 DRM_DEBUG_KMS("Couldn't release load detect pipe.\n");
10518 drm_atomic_state_free(state);
79e53945
JB
10519}
10520
da4a1efa 10521static int i9xx_pll_refclk(struct drm_device *dev,
5cec258b 10522 const struct intel_crtc_state *pipe_config)
da4a1efa
VS
10523{
10524 struct drm_i915_private *dev_priv = dev->dev_private;
10525 u32 dpll = pipe_config->dpll_hw_state.dpll;
10526
10527 if ((dpll & PLL_REF_INPUT_MASK) == PLLB_REF_INPUT_SPREADSPECTRUMIN)
e91e941b 10528 return dev_priv->vbt.lvds_ssc_freq;
da4a1efa
VS
10529 else if (HAS_PCH_SPLIT(dev))
10530 return 120000;
10531 else if (!IS_GEN2(dev))
10532 return 96000;
10533 else
10534 return 48000;
10535}
10536
79e53945 10537/* Returns the clock of the currently programmed mode of the given pipe. */
f1f644dc 10538static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
5cec258b 10539 struct intel_crtc_state *pipe_config)
79e53945 10540{
f1f644dc 10541 struct drm_device *dev = crtc->base.dev;
79e53945 10542 struct drm_i915_private *dev_priv = dev->dev_private;
f1f644dc 10543 int pipe = pipe_config->cpu_transcoder;
293623f7 10544 u32 dpll = pipe_config->dpll_hw_state.dpll;
79e53945
JB
10545 u32 fp;
10546 intel_clock_t clock;
da4a1efa 10547 int refclk = i9xx_pll_refclk(dev, pipe_config);
79e53945
JB
10548
10549 if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
293623f7 10550 fp = pipe_config->dpll_hw_state.fp0;
79e53945 10551 else
293623f7 10552 fp = pipe_config->dpll_hw_state.fp1;
79e53945
JB
10553
10554 clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
f2b115e6
AJ
10555 if (IS_PINEVIEW(dev)) {
10556 clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
10557 clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
2177832f
SL
10558 } else {
10559 clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
10560 clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
10561 }
10562
a6c45cf0 10563 if (!IS_GEN2(dev)) {
f2b115e6
AJ
10564 if (IS_PINEVIEW(dev))
10565 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
10566 DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
2177832f
SL
10567 else
10568 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
79e53945
JB
10569 DPLL_FPA01_P1_POST_DIV_SHIFT);
10570
10571 switch (dpll & DPLL_MODE_MASK) {
10572 case DPLLB_MODE_DAC_SERIAL:
10573 clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
10574 5 : 10;
10575 break;
10576 case DPLLB_MODE_LVDS:
10577 clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
10578 7 : 14;
10579 break;
10580 default:
28c97730 10581 DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
79e53945 10582 "mode\n", (int)(dpll & DPLL_MODE_MASK));
f1f644dc 10583 return;
79e53945
JB
10584 }
10585
ac58c3f0 10586 if (IS_PINEVIEW(dev))
da4a1efa 10587 pineview_clock(refclk, &clock);
ac58c3f0 10588 else
da4a1efa 10589 i9xx_clock(refclk, &clock);
79e53945 10590 } else {
0fb58223 10591 u32 lvds = IS_I830(dev) ? 0 : I915_READ(LVDS);
b1c560d1 10592 bool is_lvds = (pipe == 1) && (lvds & LVDS_PORT_EN);
79e53945
JB
10593
10594 if (is_lvds) {
10595 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
10596 DPLL_FPA01_P1_POST_DIV_SHIFT);
b1c560d1
VS
10597
10598 if (lvds & LVDS_CLKB_POWER_UP)
10599 clock.p2 = 7;
10600 else
10601 clock.p2 = 14;
79e53945
JB
10602 } else {
10603 if (dpll & PLL_P1_DIVIDE_BY_TWO)
10604 clock.p1 = 2;
10605 else {
10606 clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
10607 DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
10608 }
10609 if (dpll & PLL_P2_DIVIDE_BY_4)
10610 clock.p2 = 4;
10611 else
10612 clock.p2 = 2;
79e53945 10613 }
da4a1efa
VS
10614
10615 i9xx_clock(refclk, &clock);
79e53945
JB
10616 }
10617
18442d08
VS
10618 /*
10619 * This value includes pixel_multiplier. We will use
241bfc38 10620 * port_clock to compute adjusted_mode.crtc_clock in the
18442d08
VS
10621 * encoder's get_config() function.
10622 */
10623 pipe_config->port_clock = clock.dot;
f1f644dc
JB
10624}
10625
6878da05
VS
10626int intel_dotclock_calculate(int link_freq,
10627 const struct intel_link_m_n *m_n)
f1f644dc 10628{
f1f644dc
JB
10629 /*
10630 * The calculation for the data clock is:
1041a02f 10631 * pixel_clock = ((m/n)*(link_clock * nr_lanes))/bpp
f1f644dc 10632 * But we want to avoid losing precison if possible, so:
1041a02f 10633 * pixel_clock = ((m * link_clock * nr_lanes)/(n*bpp))
f1f644dc
JB
10634 *
10635 * and the link clock is simpler:
1041a02f 10636 * link_clock = (m * link_clock) / n
f1f644dc
JB
10637 */
10638
6878da05
VS
10639 if (!m_n->link_n)
10640 return 0;
f1f644dc 10641
6878da05
VS
10642 return div_u64((u64)m_n->link_m * link_freq, m_n->link_n);
10643}
f1f644dc 10644
18442d08 10645static void ironlake_pch_clock_get(struct intel_crtc *crtc,
5cec258b 10646 struct intel_crtc_state *pipe_config)
6878da05
VS
10647{
10648 struct drm_device *dev = crtc->base.dev;
79e53945 10649
18442d08
VS
10650 /* read out port_clock from the DPLL */
10651 i9xx_crtc_clock_get(crtc, pipe_config);
f1f644dc 10652
f1f644dc 10653 /*
18442d08 10654 * This value does not include pixel_multiplier.
241bfc38 10655 * We will check that port_clock and adjusted_mode.crtc_clock
18442d08
VS
10656 * agree once we know their relationship in the encoder's
10657 * get_config() function.
79e53945 10658 */
2d112de7 10659 pipe_config->base.adjusted_mode.crtc_clock =
18442d08
VS
10660 intel_dotclock_calculate(intel_fdi_link_freq(dev) * 10000,
10661 &pipe_config->fdi_m_n);
79e53945
JB
10662}
10663
10664/** Returns the currently programmed mode of the given pipe. */
10665struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
10666 struct drm_crtc *crtc)
10667{
548f245b 10668 struct drm_i915_private *dev_priv = dev->dev_private;
79e53945 10669 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6e3c9717 10670 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
79e53945 10671 struct drm_display_mode *mode;
5cec258b 10672 struct intel_crtc_state pipe_config;
fe2b8f9d
PZ
10673 int htot = I915_READ(HTOTAL(cpu_transcoder));
10674 int hsync = I915_READ(HSYNC(cpu_transcoder));
10675 int vtot = I915_READ(VTOTAL(cpu_transcoder));
10676 int vsync = I915_READ(VSYNC(cpu_transcoder));
293623f7 10677 enum pipe pipe = intel_crtc->pipe;
79e53945
JB
10678
10679 mode = kzalloc(sizeof(*mode), GFP_KERNEL);
10680 if (!mode)
10681 return NULL;
10682
f1f644dc
JB
10683 /*
10684 * Construct a pipe_config sufficient for getting the clock info
10685 * back out of crtc_clock_get.
10686 *
10687 * Note, if LVDS ever uses a non-1 pixel multiplier, we'll need
10688 * to use a real value here instead.
10689 */
293623f7 10690 pipe_config.cpu_transcoder = (enum transcoder) pipe;
f1f644dc 10691 pipe_config.pixel_multiplier = 1;
293623f7
VS
10692 pipe_config.dpll_hw_state.dpll = I915_READ(DPLL(pipe));
10693 pipe_config.dpll_hw_state.fp0 = I915_READ(FP0(pipe));
10694 pipe_config.dpll_hw_state.fp1 = I915_READ(FP1(pipe));
f1f644dc
JB
10695 i9xx_crtc_clock_get(intel_crtc, &pipe_config);
10696
773ae034 10697 mode->clock = pipe_config.port_clock / pipe_config.pixel_multiplier;
79e53945
JB
10698 mode->hdisplay = (htot & 0xffff) + 1;
10699 mode->htotal = ((htot & 0xffff0000) >> 16) + 1;
10700 mode->hsync_start = (hsync & 0xffff) + 1;
10701 mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1;
10702 mode->vdisplay = (vtot & 0xffff) + 1;
10703 mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1;
10704 mode->vsync_start = (vsync & 0xffff) + 1;
10705 mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1;
10706
10707 drm_mode_set_name(mode);
79e53945
JB
10708
10709 return mode;
10710}
10711
652c393a
JB
10712static void intel_decrease_pllclock(struct drm_crtc *crtc)
10713{
10714 struct drm_device *dev = crtc->dev;
fbee40df 10715 struct drm_i915_private *dev_priv = dev->dev_private;
652c393a 10716 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
652c393a 10717
baff296c 10718 if (!HAS_GMCH_DISPLAY(dev))
652c393a
JB
10719 return;
10720
10721 if (!dev_priv->lvds_downclock_avail)
10722 return;
10723
10724 /*
10725 * Since this is called by a timer, we should never get here in
10726 * the manual case.
10727 */
10728 if (!HAS_PIPE_CXSR(dev) && intel_crtc->lowfreq_avail) {
dc257cf1
DV
10729 int pipe = intel_crtc->pipe;
10730 int dpll_reg = DPLL(pipe);
10731 int dpll;
f6e5b160 10732
44d98a61 10733 DRM_DEBUG_DRIVER("downclocking LVDS\n");
652c393a 10734
8ac5a6d5 10735 assert_panel_unlocked(dev_priv, pipe);
652c393a 10736
dc257cf1 10737 dpll = I915_READ(dpll_reg);
652c393a
JB
10738 dpll |= DISPLAY_RATE_SELECT_FPA1;
10739 I915_WRITE(dpll_reg, dpll);
9d0498a2 10740 intel_wait_for_vblank(dev, pipe);
652c393a
JB
10741 dpll = I915_READ(dpll_reg);
10742 if (!(dpll & DISPLAY_RATE_SELECT_FPA1))
44d98a61 10743 DRM_DEBUG_DRIVER("failed to downclock LVDS!\n");
652c393a
JB
10744 }
10745
10746}
10747
f047e395
CW
10748void intel_mark_busy(struct drm_device *dev)
10749{
c67a470b
PZ
10750 struct drm_i915_private *dev_priv = dev->dev_private;
10751
f62a0076
CW
10752 if (dev_priv->mm.busy)
10753 return;
10754
43694d69 10755 intel_runtime_pm_get(dev_priv);
c67a470b 10756 i915_update_gfx_val(dev_priv);
43cf3bf0
CW
10757 if (INTEL_INFO(dev)->gen >= 6)
10758 gen6_rps_busy(dev_priv);
f62a0076 10759 dev_priv->mm.busy = true;
f047e395
CW
10760}
10761
10762void intel_mark_idle(struct drm_device *dev)
652c393a 10763{
c67a470b 10764 struct drm_i915_private *dev_priv = dev->dev_private;
652c393a 10765 struct drm_crtc *crtc;
652c393a 10766
f62a0076
CW
10767 if (!dev_priv->mm.busy)
10768 return;
10769
10770 dev_priv->mm.busy = false;
10771
70e1e0ec 10772 for_each_crtc(dev, crtc) {
f4510a27 10773 if (!crtc->primary->fb)
652c393a
JB
10774 continue;
10775
725a5b54 10776 intel_decrease_pllclock(crtc);
652c393a 10777 }
b29c19b6 10778
3d13ef2e 10779 if (INTEL_INFO(dev)->gen >= 6)
b29c19b6 10780 gen6_rps_idle(dev->dev_private);
bb4cdd53 10781
43694d69 10782 intel_runtime_pm_put(dev_priv);
652c393a
JB
10783}
10784
79e53945
JB
10785static void intel_crtc_destroy(struct drm_crtc *crtc)
10786{
10787 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
67e77c5a
DV
10788 struct drm_device *dev = crtc->dev;
10789 struct intel_unpin_work *work;
67e77c5a 10790
5e2d7afc 10791 spin_lock_irq(&dev->event_lock);
67e77c5a
DV
10792 work = intel_crtc->unpin_work;
10793 intel_crtc->unpin_work = NULL;
5e2d7afc 10794 spin_unlock_irq(&dev->event_lock);
67e77c5a
DV
10795
10796 if (work) {
10797 cancel_work_sync(&work->work);
10798 kfree(work);
10799 }
79e53945
JB
10800
10801 drm_crtc_cleanup(crtc);
67e77c5a 10802
79e53945
JB
10803 kfree(intel_crtc);
10804}
10805
6b95a207
KH
10806static void intel_unpin_work_fn(struct work_struct *__work)
10807{
10808 struct intel_unpin_work *work =
10809 container_of(__work, struct intel_unpin_work, work);
b4a98e57 10810 struct drm_device *dev = work->crtc->dev;
f99d7069 10811 enum pipe pipe = to_intel_crtc(work->crtc)->pipe;
6b95a207 10812
b4a98e57 10813 mutex_lock(&dev->struct_mutex);
82bc3b2d 10814 intel_unpin_fb_obj(work->old_fb, work->crtc->primary->state);
05394f39 10815 drm_gem_object_unreference(&work->pending_flip_obj->base);
d9e86c0e 10816
7ff0ebcc 10817 intel_fbc_update(dev);
f06cc1b9
JH
10818
10819 if (work->flip_queued_req)
146d84f0 10820 i915_gem_request_assign(&work->flip_queued_req, NULL);
b4a98e57
CW
10821 mutex_unlock(&dev->struct_mutex);
10822
f99d7069 10823 intel_frontbuffer_flip_complete(dev, INTEL_FRONTBUFFER_PRIMARY(pipe));
89ed88ba 10824 drm_framebuffer_unreference(work->old_fb);
f99d7069 10825
b4a98e57
CW
10826 BUG_ON(atomic_read(&to_intel_crtc(work->crtc)->unpin_work_count) == 0);
10827 atomic_dec(&to_intel_crtc(work->crtc)->unpin_work_count);
10828
6b95a207
KH
10829 kfree(work);
10830}
10831
1afe3e9d 10832static void do_intel_finish_page_flip(struct drm_device *dev,
49b14a5c 10833 struct drm_crtc *crtc)
6b95a207 10834{
6b95a207
KH
10835 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
10836 struct intel_unpin_work *work;
6b95a207
KH
10837 unsigned long flags;
10838
10839 /* Ignore early vblank irqs */
10840 if (intel_crtc == NULL)
10841 return;
10842
f326038a
DV
10843 /*
10844 * This is called both by irq handlers and the reset code (to complete
10845 * lost pageflips) so needs the full irqsave spinlocks.
10846 */
6b95a207
KH
10847 spin_lock_irqsave(&dev->event_lock, flags);
10848 work = intel_crtc->unpin_work;
e7d841ca
CW
10849
10850 /* Ensure we don't miss a work->pending update ... */
10851 smp_rmb();
10852
10853 if (work == NULL || atomic_read(&work->pending) < INTEL_FLIP_COMPLETE) {
6b95a207
KH
10854 spin_unlock_irqrestore(&dev->event_lock, flags);
10855 return;
10856 }
10857
d6bbafa1 10858 page_flip_completed(intel_crtc);
0af7e4df 10859
6b95a207 10860 spin_unlock_irqrestore(&dev->event_lock, flags);
6b95a207
KH
10861}
10862
1afe3e9d
JB
10863void intel_finish_page_flip(struct drm_device *dev, int pipe)
10864{
fbee40df 10865 struct drm_i915_private *dev_priv = dev->dev_private;
1afe3e9d
JB
10866 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
10867
49b14a5c 10868 do_intel_finish_page_flip(dev, crtc);
1afe3e9d
JB
10869}
10870
10871void intel_finish_page_flip_plane(struct drm_device *dev, int plane)
10872{
fbee40df 10873 struct drm_i915_private *dev_priv = dev->dev_private;
1afe3e9d
JB
10874 struct drm_crtc *crtc = dev_priv->plane_to_crtc_mapping[plane];
10875
49b14a5c 10876 do_intel_finish_page_flip(dev, crtc);
1afe3e9d
JB
10877}
10878
75f7f3ec
VS
10879/* Is 'a' after or equal to 'b'? */
10880static bool g4x_flip_count_after_eq(u32 a, u32 b)
10881{
10882 return !((a - b) & 0x80000000);
10883}
10884
10885static bool page_flip_finished(struct intel_crtc *crtc)
10886{
10887 struct drm_device *dev = crtc->base.dev;
10888 struct drm_i915_private *dev_priv = dev->dev_private;
10889
bdfa7542
VS
10890 if (i915_reset_in_progress(&dev_priv->gpu_error) ||
10891 crtc->reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
10892 return true;
10893
75f7f3ec
VS
10894 /*
10895 * The relevant registers doen't exist on pre-ctg.
10896 * As the flip done interrupt doesn't trigger for mmio
10897 * flips on gmch platforms, a flip count check isn't
10898 * really needed there. But since ctg has the registers,
10899 * include it in the check anyway.
10900 */
10901 if (INTEL_INFO(dev)->gen < 5 && !IS_G4X(dev))
10902 return true;
10903
10904 /*
10905 * A DSPSURFLIVE check isn't enough in case the mmio and CS flips
10906 * used the same base address. In that case the mmio flip might
10907 * have completed, but the CS hasn't even executed the flip yet.
10908 *
10909 * A flip count check isn't enough as the CS might have updated
10910 * the base address just after start of vblank, but before we
10911 * managed to process the interrupt. This means we'd complete the
10912 * CS flip too soon.
10913 *
10914 * Combining both checks should get us a good enough result. It may
10915 * still happen that the CS flip has been executed, but has not
10916 * yet actually completed. But in case the base address is the same
10917 * anyway, we don't really care.
10918 */
10919 return (I915_READ(DSPSURFLIVE(crtc->plane)) & ~0xfff) ==
10920 crtc->unpin_work->gtt_offset &&
10921 g4x_flip_count_after_eq(I915_READ(PIPE_FLIPCOUNT_GM45(crtc->pipe)),
10922 crtc->unpin_work->flip_count);
10923}
10924
6b95a207
KH
10925void intel_prepare_page_flip(struct drm_device *dev, int plane)
10926{
fbee40df 10927 struct drm_i915_private *dev_priv = dev->dev_private;
6b95a207
KH
10928 struct intel_crtc *intel_crtc =
10929 to_intel_crtc(dev_priv->plane_to_crtc_mapping[plane]);
10930 unsigned long flags;
10931
f326038a
DV
10932
10933 /*
10934 * This is called both by irq handlers and the reset code (to complete
10935 * lost pageflips) so needs the full irqsave spinlocks.
10936 *
10937 * NB: An MMIO update of the plane base pointer will also
e7d841ca
CW
10938 * generate a page-flip completion irq, i.e. every modeset
10939 * is also accompanied by a spurious intel_prepare_page_flip().
10940 */
6b95a207 10941 spin_lock_irqsave(&dev->event_lock, flags);
75f7f3ec 10942 if (intel_crtc->unpin_work && page_flip_finished(intel_crtc))
e7d841ca 10943 atomic_inc_not_zero(&intel_crtc->unpin_work->pending);
6b95a207
KH
10944 spin_unlock_irqrestore(&dev->event_lock, flags);
10945}
10946
eba905b2 10947static inline void intel_mark_page_flip_active(struct intel_crtc *intel_crtc)
e7d841ca
CW
10948{
10949 /* Ensure that the work item is consistent when activating it ... */
10950 smp_wmb();
10951 atomic_set(&intel_crtc->unpin_work->pending, INTEL_FLIP_PENDING);
10952 /* and that it is marked active as soon as the irq could fire. */
10953 smp_wmb();
10954}
10955
8c9f3aaf
JB
10956static int intel_gen2_queue_flip(struct drm_device *dev,
10957 struct drm_crtc *crtc,
10958 struct drm_framebuffer *fb,
ed8d1975 10959 struct drm_i915_gem_object *obj,
a4872ba6 10960 struct intel_engine_cs *ring,
ed8d1975 10961 uint32_t flags)
8c9f3aaf 10962{
8c9f3aaf 10963 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8c9f3aaf
JB
10964 u32 flip_mask;
10965 int ret;
10966
6d90c952 10967 ret = intel_ring_begin(ring, 6);
8c9f3aaf 10968 if (ret)
4fa62c89 10969 return ret;
8c9f3aaf
JB
10970
10971 /* Can't queue multiple flips, so wait for the previous
10972 * one to finish before executing the next.
10973 */
10974 if (intel_crtc->plane)
10975 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
10976 else
10977 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
6d90c952
DV
10978 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
10979 intel_ring_emit(ring, MI_NOOP);
10980 intel_ring_emit(ring, MI_DISPLAY_FLIP |
10981 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
10982 intel_ring_emit(ring, fb->pitches[0]);
75f7f3ec 10983 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
6d90c952 10984 intel_ring_emit(ring, 0); /* aux display base address, unused */
e7d841ca
CW
10985
10986 intel_mark_page_flip_active(intel_crtc);
09246732 10987 __intel_ring_advance(ring);
83d4092b 10988 return 0;
8c9f3aaf
JB
10989}
10990
10991static int intel_gen3_queue_flip(struct drm_device *dev,
10992 struct drm_crtc *crtc,
10993 struct drm_framebuffer *fb,
ed8d1975 10994 struct drm_i915_gem_object *obj,
a4872ba6 10995 struct intel_engine_cs *ring,
ed8d1975 10996 uint32_t flags)
8c9f3aaf 10997{
8c9f3aaf 10998 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8c9f3aaf
JB
10999 u32 flip_mask;
11000 int ret;
11001
6d90c952 11002 ret = intel_ring_begin(ring, 6);
8c9f3aaf 11003 if (ret)
4fa62c89 11004 return ret;
8c9f3aaf
JB
11005
11006 if (intel_crtc->plane)
11007 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
11008 else
11009 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
6d90c952
DV
11010 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
11011 intel_ring_emit(ring, MI_NOOP);
11012 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 |
11013 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
11014 intel_ring_emit(ring, fb->pitches[0]);
75f7f3ec 11015 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
6d90c952
DV
11016 intel_ring_emit(ring, MI_NOOP);
11017
e7d841ca 11018 intel_mark_page_flip_active(intel_crtc);
09246732 11019 __intel_ring_advance(ring);
83d4092b 11020 return 0;
8c9f3aaf
JB
11021}
11022
11023static int intel_gen4_queue_flip(struct drm_device *dev,
11024 struct drm_crtc *crtc,
11025 struct drm_framebuffer *fb,
ed8d1975 11026 struct drm_i915_gem_object *obj,
a4872ba6 11027 struct intel_engine_cs *ring,
ed8d1975 11028 uint32_t flags)
8c9f3aaf
JB
11029{
11030 struct drm_i915_private *dev_priv = dev->dev_private;
11031 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11032 uint32_t pf, pipesrc;
11033 int ret;
11034
6d90c952 11035 ret = intel_ring_begin(ring, 4);
8c9f3aaf 11036 if (ret)
4fa62c89 11037 return ret;
8c9f3aaf
JB
11038
11039 /* i965+ uses the linear or tiled offsets from the
11040 * Display Registers (which do not change across a page-flip)
11041 * so we need only reprogram the base address.
11042 */
6d90c952
DV
11043 intel_ring_emit(ring, MI_DISPLAY_FLIP |
11044 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
11045 intel_ring_emit(ring, fb->pitches[0]);
75f7f3ec 11046 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset |
c2c75131 11047 obj->tiling_mode);
8c9f3aaf
JB
11048
11049 /* XXX Enabling the panel-fitter across page-flip is so far
11050 * untested on non-native modes, so ignore it for now.
11051 * pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
11052 */
11053 pf = 0;
11054 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
6d90c952 11055 intel_ring_emit(ring, pf | pipesrc);
e7d841ca
CW
11056
11057 intel_mark_page_flip_active(intel_crtc);
09246732 11058 __intel_ring_advance(ring);
83d4092b 11059 return 0;
8c9f3aaf
JB
11060}
11061
11062static int intel_gen6_queue_flip(struct drm_device *dev,
11063 struct drm_crtc *crtc,
11064 struct drm_framebuffer *fb,
ed8d1975 11065 struct drm_i915_gem_object *obj,
a4872ba6 11066 struct intel_engine_cs *ring,
ed8d1975 11067 uint32_t flags)
8c9f3aaf
JB
11068{
11069 struct drm_i915_private *dev_priv = dev->dev_private;
11070 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11071 uint32_t pf, pipesrc;
11072 int ret;
11073
6d90c952 11074 ret = intel_ring_begin(ring, 4);
8c9f3aaf 11075 if (ret)
4fa62c89 11076 return ret;
8c9f3aaf 11077
6d90c952
DV
11078 intel_ring_emit(ring, MI_DISPLAY_FLIP |
11079 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
11080 intel_ring_emit(ring, fb->pitches[0] | obj->tiling_mode);
75f7f3ec 11081 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
8c9f3aaf 11082
dc257cf1
DV
11083 /* Contrary to the suggestions in the documentation,
11084 * "Enable Panel Fitter" does not seem to be required when page
11085 * flipping with a non-native mode, and worse causes a normal
11086 * modeset to fail.
11087 * pf = I915_READ(PF_CTL(intel_crtc->pipe)) & PF_ENABLE;
11088 */
11089 pf = 0;
8c9f3aaf 11090 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
6d90c952 11091 intel_ring_emit(ring, pf | pipesrc);
e7d841ca
CW
11092
11093 intel_mark_page_flip_active(intel_crtc);
09246732 11094 __intel_ring_advance(ring);
83d4092b 11095 return 0;
8c9f3aaf
JB
11096}
11097
7c9017e5
JB
11098static int intel_gen7_queue_flip(struct drm_device *dev,
11099 struct drm_crtc *crtc,
11100 struct drm_framebuffer *fb,
ed8d1975 11101 struct drm_i915_gem_object *obj,
a4872ba6 11102 struct intel_engine_cs *ring,
ed8d1975 11103 uint32_t flags)
7c9017e5 11104{
7c9017e5 11105 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
cb05d8de 11106 uint32_t plane_bit = 0;
ffe74d75
CW
11107 int len, ret;
11108
eba905b2 11109 switch (intel_crtc->plane) {
cb05d8de
DV
11110 case PLANE_A:
11111 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_A;
11112 break;
11113 case PLANE_B:
11114 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_B;
11115 break;
11116 case PLANE_C:
11117 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_C;
11118 break;
11119 default:
11120 WARN_ONCE(1, "unknown plane in flip command\n");
4fa62c89 11121 return -ENODEV;
cb05d8de
DV
11122 }
11123
ffe74d75 11124 len = 4;
f476828a 11125 if (ring->id == RCS) {
ffe74d75 11126 len += 6;
f476828a
DL
11127 /*
11128 * On Gen 8, SRM is now taking an extra dword to accommodate
11129 * 48bits addresses, and we need a NOOP for the batch size to
11130 * stay even.
11131 */
11132 if (IS_GEN8(dev))
11133 len += 2;
11134 }
ffe74d75 11135
f66fab8e
VS
11136 /*
11137 * BSpec MI_DISPLAY_FLIP for IVB:
11138 * "The full packet must be contained within the same cache line."
11139 *
11140 * Currently the LRI+SRM+MI_DISPLAY_FLIP all fit within the same
11141 * cacheline, if we ever start emitting more commands before
11142 * the MI_DISPLAY_FLIP we may need to first emit everything else,
11143 * then do the cacheline alignment, and finally emit the
11144 * MI_DISPLAY_FLIP.
11145 */
11146 ret = intel_ring_cacheline_align(ring);
11147 if (ret)
4fa62c89 11148 return ret;
f66fab8e 11149
ffe74d75 11150 ret = intel_ring_begin(ring, len);
7c9017e5 11151 if (ret)
4fa62c89 11152 return ret;
7c9017e5 11153
ffe74d75
CW
11154 /* Unmask the flip-done completion message. Note that the bspec says that
11155 * we should do this for both the BCS and RCS, and that we must not unmask
11156 * more than one flip event at any time (or ensure that one flip message
11157 * can be sent by waiting for flip-done prior to queueing new flips).
11158 * Experimentation says that BCS works despite DERRMR masking all
11159 * flip-done completion events and that unmasking all planes at once
11160 * for the RCS also doesn't appear to drop events. Setting the DERRMR
11161 * to zero does lead to lockups within MI_DISPLAY_FLIP.
11162 */
11163 if (ring->id == RCS) {
11164 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
11165 intel_ring_emit(ring, DERRMR);
11166 intel_ring_emit(ring, ~(DERRMR_PIPEA_PRI_FLIP_DONE |
11167 DERRMR_PIPEB_PRI_FLIP_DONE |
11168 DERRMR_PIPEC_PRI_FLIP_DONE));
f476828a
DL
11169 if (IS_GEN8(dev))
11170 intel_ring_emit(ring, MI_STORE_REGISTER_MEM_GEN8(1) |
11171 MI_SRM_LRM_GLOBAL_GTT);
11172 else
11173 intel_ring_emit(ring, MI_STORE_REGISTER_MEM(1) |
11174 MI_SRM_LRM_GLOBAL_GTT);
ffe74d75
CW
11175 intel_ring_emit(ring, DERRMR);
11176 intel_ring_emit(ring, ring->scratch.gtt_offset + 256);
f476828a
DL
11177 if (IS_GEN8(dev)) {
11178 intel_ring_emit(ring, 0);
11179 intel_ring_emit(ring, MI_NOOP);
11180 }
ffe74d75
CW
11181 }
11182
cb05d8de 11183 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 | plane_bit);
01f2c773 11184 intel_ring_emit(ring, (fb->pitches[0] | obj->tiling_mode));
75f7f3ec 11185 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
7c9017e5 11186 intel_ring_emit(ring, (MI_NOOP));
e7d841ca
CW
11187
11188 intel_mark_page_flip_active(intel_crtc);
09246732 11189 __intel_ring_advance(ring);
83d4092b 11190 return 0;
7c9017e5
JB
11191}
11192
84c33a64
SG
11193static bool use_mmio_flip(struct intel_engine_cs *ring,
11194 struct drm_i915_gem_object *obj)
11195{
11196 /*
11197 * This is not being used for older platforms, because
11198 * non-availability of flip done interrupt forces us to use
11199 * CS flips. Older platforms derive flip done using some clever
11200 * tricks involving the flip_pending status bits and vblank irqs.
11201 * So using MMIO flips there would disrupt this mechanism.
11202 */
11203
8e09bf83
CW
11204 if (ring == NULL)
11205 return true;
11206
84c33a64
SG
11207 if (INTEL_INFO(ring->dev)->gen < 5)
11208 return false;
11209
11210 if (i915.use_mmio_flip < 0)
11211 return false;
11212 else if (i915.use_mmio_flip > 0)
11213 return true;
14bf993e
OM
11214 else if (i915.enable_execlists)
11215 return true;
84c33a64 11216 else
b4716185 11217 return ring != i915_gem_request_get_ring(obj->last_write_req);
84c33a64
SG
11218}
11219
ff944564
DL
11220static void skl_do_mmio_flip(struct intel_crtc *intel_crtc)
11221{
11222 struct drm_device *dev = intel_crtc->base.dev;
11223 struct drm_i915_private *dev_priv = dev->dev_private;
11224 struct drm_framebuffer *fb = intel_crtc->base.primary->fb;
ff944564
DL
11225 const enum pipe pipe = intel_crtc->pipe;
11226 u32 ctl, stride;
11227
11228 ctl = I915_READ(PLANE_CTL(pipe, 0));
11229 ctl &= ~PLANE_CTL_TILED_MASK;
2ebef630
TU
11230 switch (fb->modifier[0]) {
11231 case DRM_FORMAT_MOD_NONE:
11232 break;
11233 case I915_FORMAT_MOD_X_TILED:
ff944564 11234 ctl |= PLANE_CTL_TILED_X;
2ebef630
TU
11235 break;
11236 case I915_FORMAT_MOD_Y_TILED:
11237 ctl |= PLANE_CTL_TILED_Y;
11238 break;
11239 case I915_FORMAT_MOD_Yf_TILED:
11240 ctl |= PLANE_CTL_TILED_YF;
11241 break;
11242 default:
11243 MISSING_CASE(fb->modifier[0]);
11244 }
ff944564
DL
11245
11246 /*
11247 * The stride is either expressed as a multiple of 64 bytes chunks for
11248 * linear buffers or in number of tiles for tiled buffers.
11249 */
2ebef630
TU
11250 stride = fb->pitches[0] /
11251 intel_fb_stride_alignment(dev, fb->modifier[0],
11252 fb->pixel_format);
ff944564
DL
11253
11254 /*
11255 * Both PLANE_CTL and PLANE_STRIDE are not updated on vblank but on
11256 * PLANE_SURF updates, the update is then guaranteed to be atomic.
11257 */
11258 I915_WRITE(PLANE_CTL(pipe, 0), ctl);
11259 I915_WRITE(PLANE_STRIDE(pipe, 0), stride);
11260
11261 I915_WRITE(PLANE_SURF(pipe, 0), intel_crtc->unpin_work->gtt_offset);
11262 POSTING_READ(PLANE_SURF(pipe, 0));
11263}
11264
11265static void ilk_do_mmio_flip(struct intel_crtc *intel_crtc)
84c33a64
SG
11266{
11267 struct drm_device *dev = intel_crtc->base.dev;
11268 struct drm_i915_private *dev_priv = dev->dev_private;
11269 struct intel_framebuffer *intel_fb =
11270 to_intel_framebuffer(intel_crtc->base.primary->fb);
11271 struct drm_i915_gem_object *obj = intel_fb->obj;
11272 u32 dspcntr;
11273 u32 reg;
11274
84c33a64
SG
11275 reg = DSPCNTR(intel_crtc->plane);
11276 dspcntr = I915_READ(reg);
11277
c5d97472
DL
11278 if (obj->tiling_mode != I915_TILING_NONE)
11279 dspcntr |= DISPPLANE_TILED;
11280 else
11281 dspcntr &= ~DISPPLANE_TILED;
11282
84c33a64
SG
11283 I915_WRITE(reg, dspcntr);
11284
11285 I915_WRITE(DSPSURF(intel_crtc->plane),
11286 intel_crtc->unpin_work->gtt_offset);
11287 POSTING_READ(DSPSURF(intel_crtc->plane));
84c33a64 11288
ff944564
DL
11289}
11290
11291/*
11292 * XXX: This is the temporary way to update the plane registers until we get
11293 * around to using the usual plane update functions for MMIO flips
11294 */
11295static void intel_do_mmio_flip(struct intel_crtc *intel_crtc)
11296{
11297 struct drm_device *dev = intel_crtc->base.dev;
11298 bool atomic_update;
11299 u32 start_vbl_count;
11300
11301 intel_mark_page_flip_active(intel_crtc);
11302
11303 atomic_update = intel_pipe_update_start(intel_crtc, &start_vbl_count);
11304
11305 if (INTEL_INFO(dev)->gen >= 9)
11306 skl_do_mmio_flip(intel_crtc);
11307 else
11308 /* use_mmio_flip() retricts MMIO flips to ilk+ */
11309 ilk_do_mmio_flip(intel_crtc);
11310
9362c7c5
ACO
11311 if (atomic_update)
11312 intel_pipe_update_end(intel_crtc, start_vbl_count);
84c33a64
SG
11313}
11314
9362c7c5 11315static void intel_mmio_flip_work_func(struct work_struct *work)
84c33a64 11316{
b2cfe0ab
CW
11317 struct intel_mmio_flip *mmio_flip =
11318 container_of(work, struct intel_mmio_flip, work);
84c33a64 11319
eed29a5b
DV
11320 if (mmio_flip->req)
11321 WARN_ON(__i915_wait_request(mmio_flip->req,
b2cfe0ab 11322 mmio_flip->crtc->reset_counter,
bcafc4e3
CW
11323 false, NULL,
11324 &mmio_flip->i915->rps.mmioflips));
84c33a64 11325
b2cfe0ab
CW
11326 intel_do_mmio_flip(mmio_flip->crtc);
11327
eed29a5b 11328 i915_gem_request_unreference__unlocked(mmio_flip->req);
b2cfe0ab 11329 kfree(mmio_flip);
84c33a64
SG
11330}
11331
11332static int intel_queue_mmio_flip(struct drm_device *dev,
11333 struct drm_crtc *crtc,
11334 struct drm_framebuffer *fb,
11335 struct drm_i915_gem_object *obj,
11336 struct intel_engine_cs *ring,
11337 uint32_t flags)
11338{
b2cfe0ab
CW
11339 struct intel_mmio_flip *mmio_flip;
11340
11341 mmio_flip = kmalloc(sizeof(*mmio_flip), GFP_KERNEL);
11342 if (mmio_flip == NULL)
11343 return -ENOMEM;
84c33a64 11344
bcafc4e3 11345 mmio_flip->i915 = to_i915(dev);
eed29a5b 11346 mmio_flip->req = i915_gem_request_reference(obj->last_write_req);
b2cfe0ab 11347 mmio_flip->crtc = to_intel_crtc(crtc);
536f5b5e 11348
b2cfe0ab
CW
11349 INIT_WORK(&mmio_flip->work, intel_mmio_flip_work_func);
11350 schedule_work(&mmio_flip->work);
84c33a64 11351
84c33a64
SG
11352 return 0;
11353}
11354
8c9f3aaf
JB
11355static int intel_default_queue_flip(struct drm_device *dev,
11356 struct drm_crtc *crtc,
11357 struct drm_framebuffer *fb,
ed8d1975 11358 struct drm_i915_gem_object *obj,
a4872ba6 11359 struct intel_engine_cs *ring,
ed8d1975 11360 uint32_t flags)
8c9f3aaf
JB
11361{
11362 return -ENODEV;
11363}
11364
d6bbafa1
CW
11365static bool __intel_pageflip_stall_check(struct drm_device *dev,
11366 struct drm_crtc *crtc)
11367{
11368 struct drm_i915_private *dev_priv = dev->dev_private;
11369 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11370 struct intel_unpin_work *work = intel_crtc->unpin_work;
11371 u32 addr;
11372
11373 if (atomic_read(&work->pending) >= INTEL_FLIP_COMPLETE)
11374 return true;
11375
11376 if (!work->enable_stall_check)
11377 return false;
11378
11379 if (work->flip_ready_vblank == 0) {
3a8a946e
DV
11380 if (work->flip_queued_req &&
11381 !i915_gem_request_completed(work->flip_queued_req, true))
d6bbafa1
CW
11382 return false;
11383
1e3feefd 11384 work->flip_ready_vblank = drm_crtc_vblank_count(crtc);
d6bbafa1
CW
11385 }
11386
1e3feefd 11387 if (drm_crtc_vblank_count(crtc) - work->flip_ready_vblank < 3)
d6bbafa1
CW
11388 return false;
11389
11390 /* Potential stall - if we see that the flip has happened,
11391 * assume a missed interrupt. */
11392 if (INTEL_INFO(dev)->gen >= 4)
11393 addr = I915_HI_DISPBASE(I915_READ(DSPSURF(intel_crtc->plane)));
11394 else
11395 addr = I915_READ(DSPADDR(intel_crtc->plane));
11396
11397 /* There is a potential issue here with a false positive after a flip
11398 * to the same address. We could address this by checking for a
11399 * non-incrementing frame counter.
11400 */
11401 return addr == work->gtt_offset;
11402}
11403
11404void intel_check_page_flip(struct drm_device *dev, int pipe)
11405{
11406 struct drm_i915_private *dev_priv = dev->dev_private;
11407 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
11408 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6ad790c0 11409 struct intel_unpin_work *work;
f326038a 11410
6c51d46f 11411 WARN_ON(!in_interrupt());
d6bbafa1
CW
11412
11413 if (crtc == NULL)
11414 return;
11415
f326038a 11416 spin_lock(&dev->event_lock);
6ad790c0
CW
11417 work = intel_crtc->unpin_work;
11418 if (work != NULL && __intel_pageflip_stall_check(dev, crtc)) {
d6bbafa1 11419 WARN_ONCE(1, "Kicking stuck page flip: queued at %d, now %d\n",
6ad790c0 11420 work->flip_queued_vblank, drm_vblank_count(dev, pipe));
d6bbafa1 11421 page_flip_completed(intel_crtc);
6ad790c0 11422 work = NULL;
d6bbafa1 11423 }
6ad790c0
CW
11424 if (work != NULL &&
11425 drm_vblank_count(dev, pipe) - work->flip_queued_vblank > 1)
11426 intel_queue_rps_boost_for_request(dev, work->flip_queued_req);
f326038a 11427 spin_unlock(&dev->event_lock);
d6bbafa1
CW
11428}
11429
6b95a207
KH
11430static int intel_crtc_page_flip(struct drm_crtc *crtc,
11431 struct drm_framebuffer *fb,
ed8d1975
KP
11432 struct drm_pending_vblank_event *event,
11433 uint32_t page_flip_flags)
6b95a207
KH
11434{
11435 struct drm_device *dev = crtc->dev;
11436 struct drm_i915_private *dev_priv = dev->dev_private;
f4510a27 11437 struct drm_framebuffer *old_fb = crtc->primary->fb;
2ff8fde1 11438 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
6b95a207 11439 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
455a6808 11440 struct drm_plane *primary = crtc->primary;
a071fa00 11441 enum pipe pipe = intel_crtc->pipe;
6b95a207 11442 struct intel_unpin_work *work;
a4872ba6 11443 struct intel_engine_cs *ring;
cf5d8a46 11444 bool mmio_flip;
52e68630 11445 int ret;
6b95a207 11446
2ff8fde1
MR
11447 /*
11448 * drm_mode_page_flip_ioctl() should already catch this, but double
11449 * check to be safe. In the future we may enable pageflipping from
11450 * a disabled primary plane.
11451 */
11452 if (WARN_ON(intel_fb_obj(old_fb) == NULL))
11453 return -EBUSY;
11454
e6a595d2 11455 /* Can't change pixel format via MI display flips. */
f4510a27 11456 if (fb->pixel_format != crtc->primary->fb->pixel_format)
e6a595d2
VS
11457 return -EINVAL;
11458
11459 /*
11460 * TILEOFF/LINOFF registers can't be changed via MI display flips.
11461 * Note that pitch changes could also affect these register.
11462 */
11463 if (INTEL_INFO(dev)->gen > 3 &&
f4510a27
MR
11464 (fb->offsets[0] != crtc->primary->fb->offsets[0] ||
11465 fb->pitches[0] != crtc->primary->fb->pitches[0]))
e6a595d2
VS
11466 return -EINVAL;
11467
f900db47
CW
11468 if (i915_terminally_wedged(&dev_priv->gpu_error))
11469 goto out_hang;
11470
b14c5679 11471 work = kzalloc(sizeof(*work), GFP_KERNEL);
6b95a207
KH
11472 if (work == NULL)
11473 return -ENOMEM;
11474
6b95a207 11475 work->event = event;
b4a98e57 11476 work->crtc = crtc;
ab8d6675 11477 work->old_fb = old_fb;
6b95a207
KH
11478 INIT_WORK(&work->work, intel_unpin_work_fn);
11479
87b6b101 11480 ret = drm_crtc_vblank_get(crtc);
7317c75e
JB
11481 if (ret)
11482 goto free_work;
11483
6b95a207 11484 /* We borrow the event spin lock for protecting unpin_work */
5e2d7afc 11485 spin_lock_irq(&dev->event_lock);
6b95a207 11486 if (intel_crtc->unpin_work) {
d6bbafa1
CW
11487 /* Before declaring the flip queue wedged, check if
11488 * the hardware completed the operation behind our backs.
11489 */
11490 if (__intel_pageflip_stall_check(dev, crtc)) {
11491 DRM_DEBUG_DRIVER("flip queue: previous flip completed, continuing\n");
11492 page_flip_completed(intel_crtc);
11493 } else {
11494 DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
5e2d7afc 11495 spin_unlock_irq(&dev->event_lock);
468f0b44 11496
d6bbafa1
CW
11497 drm_crtc_vblank_put(crtc);
11498 kfree(work);
11499 return -EBUSY;
11500 }
6b95a207
KH
11501 }
11502 intel_crtc->unpin_work = work;
5e2d7afc 11503 spin_unlock_irq(&dev->event_lock);
6b95a207 11504
b4a98e57
CW
11505 if (atomic_read(&intel_crtc->unpin_work_count) >= 2)
11506 flush_workqueue(dev_priv->wq);
11507
75dfca80 11508 /* Reference the objects for the scheduled work. */
ab8d6675 11509 drm_framebuffer_reference(work->old_fb);
05394f39 11510 drm_gem_object_reference(&obj->base);
6b95a207 11511
f4510a27 11512 crtc->primary->fb = fb;
afd65eb4 11513 update_state_fb(crtc->primary);
1ed1f968 11514
e1f99ce6 11515 work->pending_flip_obj = obj;
e1f99ce6 11516
89ed88ba
CW
11517 ret = i915_mutex_lock_interruptible(dev);
11518 if (ret)
11519 goto cleanup;
11520
b4a98e57 11521 atomic_inc(&intel_crtc->unpin_work_count);
10d83730 11522 intel_crtc->reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
e1f99ce6 11523
75f7f3ec 11524 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev))
a071fa00 11525 work->flip_count = I915_READ(PIPE_FLIPCOUNT_GM45(pipe)) + 1;
75f7f3ec 11526
4fa62c89
VS
11527 if (IS_VALLEYVIEW(dev)) {
11528 ring = &dev_priv->ring[BCS];
ab8d6675 11529 if (obj->tiling_mode != intel_fb_obj(work->old_fb)->tiling_mode)
8e09bf83
CW
11530 /* vlv: DISPLAY_FLIP fails to change tiling */
11531 ring = NULL;
48bf5b2d 11532 } else if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev)) {
2a92d5bc 11533 ring = &dev_priv->ring[BCS];
4fa62c89 11534 } else if (INTEL_INFO(dev)->gen >= 7) {
b4716185 11535 ring = i915_gem_request_get_ring(obj->last_write_req);
4fa62c89
VS
11536 if (ring == NULL || ring->id != RCS)
11537 ring = &dev_priv->ring[BCS];
11538 } else {
11539 ring = &dev_priv->ring[RCS];
11540 }
11541
cf5d8a46
CW
11542 mmio_flip = use_mmio_flip(ring, obj);
11543
11544 /* When using CS flips, we want to emit semaphores between rings.
11545 * However, when using mmio flips we will create a task to do the
11546 * synchronisation, so all we want here is to pin the framebuffer
11547 * into the display plane and skip any waits.
11548 */
82bc3b2d 11549 ret = intel_pin_and_fence_fb_obj(crtc->primary, fb,
cf5d8a46 11550 crtc->primary->state,
b4716185 11551 mmio_flip ? i915_gem_request_get_ring(obj->last_write_req) : ring);
8c9f3aaf
JB
11552 if (ret)
11553 goto cleanup_pending;
6b95a207 11554
121920fa
TU
11555 work->gtt_offset = intel_plane_obj_offset(to_intel_plane(primary), obj)
11556 + intel_crtc->dspaddr_offset;
4fa62c89 11557
cf5d8a46 11558 if (mmio_flip) {
84c33a64
SG
11559 ret = intel_queue_mmio_flip(dev, crtc, fb, obj, ring,
11560 page_flip_flags);
d6bbafa1
CW
11561 if (ret)
11562 goto cleanup_unpin;
11563
f06cc1b9
JH
11564 i915_gem_request_assign(&work->flip_queued_req,
11565 obj->last_write_req);
d6bbafa1 11566 } else {
d94b5030
CW
11567 if (obj->last_write_req) {
11568 ret = i915_gem_check_olr(obj->last_write_req);
11569 if (ret)
11570 goto cleanup_unpin;
11571 }
11572
84c33a64 11573 ret = dev_priv->display.queue_flip(dev, crtc, fb, obj, ring,
d6bbafa1
CW
11574 page_flip_flags);
11575 if (ret)
11576 goto cleanup_unpin;
11577
f06cc1b9
JH
11578 i915_gem_request_assign(&work->flip_queued_req,
11579 intel_ring_get_request(ring));
d6bbafa1
CW
11580 }
11581
1e3feefd 11582 work->flip_queued_vblank = drm_crtc_vblank_count(crtc);
d6bbafa1 11583 work->enable_stall_check = true;
4fa62c89 11584
ab8d6675 11585 i915_gem_track_fb(intel_fb_obj(work->old_fb), obj,
a071fa00
DV
11586 INTEL_FRONTBUFFER_PRIMARY(pipe));
11587
7ff0ebcc 11588 intel_fbc_disable(dev);
f99d7069 11589 intel_frontbuffer_flip_prepare(dev, INTEL_FRONTBUFFER_PRIMARY(pipe));
6b95a207
KH
11590 mutex_unlock(&dev->struct_mutex);
11591
e5510fac
JB
11592 trace_i915_flip_request(intel_crtc->plane, obj);
11593
6b95a207 11594 return 0;
96b099fd 11595
4fa62c89 11596cleanup_unpin:
82bc3b2d 11597 intel_unpin_fb_obj(fb, crtc->primary->state);
8c9f3aaf 11598cleanup_pending:
b4a98e57 11599 atomic_dec(&intel_crtc->unpin_work_count);
89ed88ba
CW
11600 mutex_unlock(&dev->struct_mutex);
11601cleanup:
f4510a27 11602 crtc->primary->fb = old_fb;
afd65eb4 11603 update_state_fb(crtc->primary);
89ed88ba
CW
11604
11605 drm_gem_object_unreference_unlocked(&obj->base);
ab8d6675 11606 drm_framebuffer_unreference(work->old_fb);
96b099fd 11607
5e2d7afc 11608 spin_lock_irq(&dev->event_lock);
96b099fd 11609 intel_crtc->unpin_work = NULL;
5e2d7afc 11610 spin_unlock_irq(&dev->event_lock);
96b099fd 11611
87b6b101 11612 drm_crtc_vblank_put(crtc);
7317c75e 11613free_work:
96b099fd
CW
11614 kfree(work);
11615
f900db47
CW
11616 if (ret == -EIO) {
11617out_hang:
53a366b9 11618 ret = intel_plane_restore(primary);
f0d3dad3 11619 if (ret == 0 && event) {
5e2d7afc 11620 spin_lock_irq(&dev->event_lock);
a071fa00 11621 drm_send_vblank_event(dev, pipe, event);
5e2d7afc 11622 spin_unlock_irq(&dev->event_lock);
f0d3dad3 11623 }
f900db47 11624 }
96b099fd 11625 return ret;
6b95a207
KH
11626}
11627
65b38e0d 11628static const struct drm_crtc_helper_funcs intel_helper_funcs = {
f6e5b160
CW
11629 .mode_set_base_atomic = intel_pipe_set_base_atomic,
11630 .load_lut = intel_crtc_load_lut,
ea2c67bb
MR
11631 .atomic_begin = intel_begin_crtc_commit,
11632 .atomic_flush = intel_finish_crtc_commit,
f6e5b160
CW
11633};
11634
d29b2f9d
ACO
11635/* Transitional helper to copy current connector/encoder state to
11636 * connector->state. This is needed so that code that is partially
11637 * converted to atomic does the right thing.
11638 */
11639static void intel_modeset_update_connector_atomic_state(struct drm_device *dev)
11640{
11641 struct intel_connector *connector;
11642
11643 for_each_intel_connector(dev, connector) {
11644 if (connector->base.encoder) {
11645 connector->base.state->best_encoder =
11646 connector->base.encoder;
11647 connector->base.state->crtc =
11648 connector->base.encoder->crtc;
11649 } else {
11650 connector->base.state->best_encoder = NULL;
11651 connector->base.state->crtc = NULL;
11652 }
11653 }
11654}
11655
050f7aeb 11656static void
eba905b2 11657connected_sink_compute_bpp(struct intel_connector *connector,
5cec258b 11658 struct intel_crtc_state *pipe_config)
050f7aeb
DV
11659{
11660 int bpp = pipe_config->pipe_bpp;
11661
11662 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] checking for sink bpp constrains\n",
11663 connector->base.base.id,
c23cc417 11664 connector->base.name);
050f7aeb
DV
11665
11666 /* Don't use an invalid EDID bpc value */
11667 if (connector->base.display_info.bpc &&
11668 connector->base.display_info.bpc * 3 < bpp) {
11669 DRM_DEBUG_KMS("clamping display bpp (was %d) to EDID reported max of %d\n",
11670 bpp, connector->base.display_info.bpc*3);
11671 pipe_config->pipe_bpp = connector->base.display_info.bpc*3;
11672 }
11673
11674 /* Clamp bpp to 8 on screens without EDID 1.4 */
11675 if (connector->base.display_info.bpc == 0 && bpp > 24) {
11676 DRM_DEBUG_KMS("clamping display bpp (was %d) to default limit of 24\n",
11677 bpp);
11678 pipe_config->pipe_bpp = 24;
11679 }
11680}
11681
4e53c2e0 11682static int
050f7aeb 11683compute_baseline_pipe_bpp(struct intel_crtc *crtc,
5cec258b 11684 struct intel_crtc_state *pipe_config)
4e53c2e0 11685{
050f7aeb 11686 struct drm_device *dev = crtc->base.dev;
1486017f 11687 struct drm_atomic_state *state;
da3ced29
ACO
11688 struct drm_connector *connector;
11689 struct drm_connector_state *connector_state;
1486017f 11690 int bpp, i;
4e53c2e0 11691
d328c9d7 11692 if ((IS_G4X(dev) || IS_VALLEYVIEW(dev)))
4e53c2e0 11693 bpp = 10*3;
d328c9d7
DV
11694 else if (INTEL_INFO(dev)->gen >= 5)
11695 bpp = 12*3;
11696 else
11697 bpp = 8*3;
11698
4e53c2e0 11699
4e53c2e0
DV
11700 pipe_config->pipe_bpp = bpp;
11701
1486017f
ACO
11702 state = pipe_config->base.state;
11703
4e53c2e0 11704 /* Clamp display bpp to EDID value */
da3ced29
ACO
11705 for_each_connector_in_state(state, connector, connector_state, i) {
11706 if (connector_state->crtc != &crtc->base)
4e53c2e0
DV
11707 continue;
11708
da3ced29
ACO
11709 connected_sink_compute_bpp(to_intel_connector(connector),
11710 pipe_config);
4e53c2e0
DV
11711 }
11712
11713 return bpp;
11714}
11715
644db711
DV
11716static void intel_dump_crtc_timings(const struct drm_display_mode *mode)
11717{
11718 DRM_DEBUG_KMS("crtc timings: %d %d %d %d %d %d %d %d %d, "
11719 "type: 0x%x flags: 0x%x\n",
1342830c 11720 mode->crtc_clock,
644db711
DV
11721 mode->crtc_hdisplay, mode->crtc_hsync_start,
11722 mode->crtc_hsync_end, mode->crtc_htotal,
11723 mode->crtc_vdisplay, mode->crtc_vsync_start,
11724 mode->crtc_vsync_end, mode->crtc_vtotal, mode->type, mode->flags);
11725}
11726
c0b03411 11727static void intel_dump_pipe_config(struct intel_crtc *crtc,
5cec258b 11728 struct intel_crtc_state *pipe_config,
c0b03411
DV
11729 const char *context)
11730{
6a60cd87
CK
11731 struct drm_device *dev = crtc->base.dev;
11732 struct drm_plane *plane;
11733 struct intel_plane *intel_plane;
11734 struct intel_plane_state *state;
11735 struct drm_framebuffer *fb;
11736
11737 DRM_DEBUG_KMS("[CRTC:%d]%s config %p for pipe %c\n", crtc->base.base.id,
11738 context, pipe_config, pipe_name(crtc->pipe));
c0b03411
DV
11739
11740 DRM_DEBUG_KMS("cpu_transcoder: %c\n", transcoder_name(pipe_config->cpu_transcoder));
11741 DRM_DEBUG_KMS("pipe bpp: %i, dithering: %i\n",
11742 pipe_config->pipe_bpp, pipe_config->dither);
11743 DRM_DEBUG_KMS("fdi/pch: %i, lanes: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
11744 pipe_config->has_pch_encoder,
11745 pipe_config->fdi_lanes,
11746 pipe_config->fdi_m_n.gmch_m, pipe_config->fdi_m_n.gmch_n,
11747 pipe_config->fdi_m_n.link_m, pipe_config->fdi_m_n.link_n,
11748 pipe_config->fdi_m_n.tu);
eb14cb74
VS
11749 DRM_DEBUG_KMS("dp: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
11750 pipe_config->has_dp_encoder,
11751 pipe_config->dp_m_n.gmch_m, pipe_config->dp_m_n.gmch_n,
11752 pipe_config->dp_m_n.link_m, pipe_config->dp_m_n.link_n,
11753 pipe_config->dp_m_n.tu);
b95af8be
VK
11754
11755 DRM_DEBUG_KMS("dp: %i, gmch_m2: %u, gmch_n2: %u, link_m2: %u, link_n2: %u, tu2: %u\n",
11756 pipe_config->has_dp_encoder,
11757 pipe_config->dp_m2_n2.gmch_m,
11758 pipe_config->dp_m2_n2.gmch_n,
11759 pipe_config->dp_m2_n2.link_m,
11760 pipe_config->dp_m2_n2.link_n,
11761 pipe_config->dp_m2_n2.tu);
11762
55072d19
DV
11763 DRM_DEBUG_KMS("audio: %i, infoframes: %i\n",
11764 pipe_config->has_audio,
11765 pipe_config->has_infoframe);
11766
c0b03411 11767 DRM_DEBUG_KMS("requested mode:\n");
2d112de7 11768 drm_mode_debug_printmodeline(&pipe_config->base.mode);
c0b03411 11769 DRM_DEBUG_KMS("adjusted mode:\n");
2d112de7
ACO
11770 drm_mode_debug_printmodeline(&pipe_config->base.adjusted_mode);
11771 intel_dump_crtc_timings(&pipe_config->base.adjusted_mode);
d71b8d4a 11772 DRM_DEBUG_KMS("port clock: %d\n", pipe_config->port_clock);
37327abd
VS
11773 DRM_DEBUG_KMS("pipe src size: %dx%d\n",
11774 pipe_config->pipe_src_w, pipe_config->pipe_src_h);
0ec463d3
TU
11775 DRM_DEBUG_KMS("num_scalers: %d, scaler_users: 0x%x, scaler_id: %d\n",
11776 crtc->num_scalers,
11777 pipe_config->scaler_state.scaler_users,
11778 pipe_config->scaler_state.scaler_id);
c0b03411
DV
11779 DRM_DEBUG_KMS("gmch pfit: control: 0x%08x, ratios: 0x%08x, lvds border: 0x%08x\n",
11780 pipe_config->gmch_pfit.control,
11781 pipe_config->gmch_pfit.pgm_ratios,
11782 pipe_config->gmch_pfit.lvds_border_bits);
fd4daa9c 11783 DRM_DEBUG_KMS("pch pfit: pos: 0x%08x, size: 0x%08x, %s\n",
c0b03411 11784 pipe_config->pch_pfit.pos,
fd4daa9c
CW
11785 pipe_config->pch_pfit.size,
11786 pipe_config->pch_pfit.enabled ? "enabled" : "disabled");
42db64ef 11787 DRM_DEBUG_KMS("ips: %i\n", pipe_config->ips_enabled);
cf532bb2 11788 DRM_DEBUG_KMS("double wide: %i\n", pipe_config->double_wide);
6a60cd87 11789
415ff0f6
TU
11790 if (IS_BROXTON(dev)) {
11791 DRM_DEBUG_KMS("ddi_pll_sel: %u; dpll_hw_state: ebb0: 0x%x, "
11792 "pll0: 0x%x, pll1: 0x%x, pll2: 0x%x, pll3: 0x%x, "
11793 "pll6: 0x%x, pll8: 0x%x, pcsdw12: 0x%x\n",
11794 pipe_config->ddi_pll_sel,
11795 pipe_config->dpll_hw_state.ebb0,
11796 pipe_config->dpll_hw_state.pll0,
11797 pipe_config->dpll_hw_state.pll1,
11798 pipe_config->dpll_hw_state.pll2,
11799 pipe_config->dpll_hw_state.pll3,
11800 pipe_config->dpll_hw_state.pll6,
11801 pipe_config->dpll_hw_state.pll8,
11802 pipe_config->dpll_hw_state.pcsdw12);
11803 } else if (IS_SKYLAKE(dev)) {
11804 DRM_DEBUG_KMS("ddi_pll_sel: %u; dpll_hw_state: "
11805 "ctrl1: 0x%x, cfgcr1: 0x%x, cfgcr2: 0x%x\n",
11806 pipe_config->ddi_pll_sel,
11807 pipe_config->dpll_hw_state.ctrl1,
11808 pipe_config->dpll_hw_state.cfgcr1,
11809 pipe_config->dpll_hw_state.cfgcr2);
11810 } else if (HAS_DDI(dev)) {
11811 DRM_DEBUG_KMS("ddi_pll_sel: %u; dpll_hw_state: wrpll: 0x%x\n",
11812 pipe_config->ddi_pll_sel,
11813 pipe_config->dpll_hw_state.wrpll);
11814 } else {
11815 DRM_DEBUG_KMS("dpll_hw_state: dpll: 0x%x, dpll_md: 0x%x, "
11816 "fp0: 0x%x, fp1: 0x%x\n",
11817 pipe_config->dpll_hw_state.dpll,
11818 pipe_config->dpll_hw_state.dpll_md,
11819 pipe_config->dpll_hw_state.fp0,
11820 pipe_config->dpll_hw_state.fp1);
11821 }
11822
6a60cd87
CK
11823 DRM_DEBUG_KMS("planes on this crtc\n");
11824 list_for_each_entry(plane, &dev->mode_config.plane_list, head) {
11825 intel_plane = to_intel_plane(plane);
11826 if (intel_plane->pipe != crtc->pipe)
11827 continue;
11828
11829 state = to_intel_plane_state(plane->state);
11830 fb = state->base.fb;
11831 if (!fb) {
11832 DRM_DEBUG_KMS("%s PLANE:%d plane: %u.%u idx: %d "
11833 "disabled, scaler_id = %d\n",
11834 plane->type == DRM_PLANE_TYPE_CURSOR ? "CURSOR" : "STANDARD",
11835 plane->base.id, intel_plane->pipe,
11836 (crtc->base.primary == plane) ? 0 : intel_plane->plane + 1,
11837 drm_plane_index(plane), state->scaler_id);
11838 continue;
11839 }
11840
11841 DRM_DEBUG_KMS("%s PLANE:%d plane: %u.%u idx: %d enabled",
11842 plane->type == DRM_PLANE_TYPE_CURSOR ? "CURSOR" : "STANDARD",
11843 plane->base.id, intel_plane->pipe,
11844 crtc->base.primary == plane ? 0 : intel_plane->plane + 1,
11845 drm_plane_index(plane));
11846 DRM_DEBUG_KMS("\tFB:%d, fb = %ux%u format = 0x%x",
11847 fb->base.id, fb->width, fb->height, fb->pixel_format);
11848 DRM_DEBUG_KMS("\tscaler:%d src (%u, %u) %ux%u dst (%u, %u) %ux%u\n",
11849 state->scaler_id,
11850 state->src.x1 >> 16, state->src.y1 >> 16,
11851 drm_rect_width(&state->src) >> 16,
11852 drm_rect_height(&state->src) >> 16,
11853 state->dst.x1, state->dst.y1,
11854 drm_rect_width(&state->dst), drm_rect_height(&state->dst));
11855 }
c0b03411
DV
11856}
11857
bc079e8b
VS
11858static bool encoders_cloneable(const struct intel_encoder *a,
11859 const struct intel_encoder *b)
accfc0c5 11860{
bc079e8b
VS
11861 /* masks could be asymmetric, so check both ways */
11862 return a == b || (a->cloneable & (1 << b->type) &&
11863 b->cloneable & (1 << a->type));
11864}
11865
98a221da
ACO
11866static bool check_single_encoder_cloning(struct drm_atomic_state *state,
11867 struct intel_crtc *crtc,
bc079e8b
VS
11868 struct intel_encoder *encoder)
11869{
bc079e8b 11870 struct intel_encoder *source_encoder;
da3ced29 11871 struct drm_connector *connector;
98a221da
ACO
11872 struct drm_connector_state *connector_state;
11873 int i;
bc079e8b 11874
da3ced29 11875 for_each_connector_in_state(state, connector, connector_state, i) {
98a221da 11876 if (connector_state->crtc != &crtc->base)
bc079e8b
VS
11877 continue;
11878
98a221da
ACO
11879 source_encoder =
11880 to_intel_encoder(connector_state->best_encoder);
bc079e8b
VS
11881 if (!encoders_cloneable(encoder, source_encoder))
11882 return false;
11883 }
11884
11885 return true;
11886}
11887
98a221da
ACO
11888static bool check_encoder_cloning(struct drm_atomic_state *state,
11889 struct intel_crtc *crtc)
bc079e8b 11890{
accfc0c5 11891 struct intel_encoder *encoder;
da3ced29 11892 struct drm_connector *connector;
98a221da
ACO
11893 struct drm_connector_state *connector_state;
11894 int i;
accfc0c5 11895
da3ced29 11896 for_each_connector_in_state(state, connector, connector_state, i) {
98a221da
ACO
11897 if (connector_state->crtc != &crtc->base)
11898 continue;
11899
11900 encoder = to_intel_encoder(connector_state->best_encoder);
11901 if (!check_single_encoder_cloning(state, crtc, encoder))
bc079e8b 11902 return false;
accfc0c5
DV
11903 }
11904
bc079e8b 11905 return true;
accfc0c5
DV
11906}
11907
5448a00d 11908static bool check_digital_port_conflicts(struct drm_atomic_state *state)
00f0b378 11909{
5448a00d
ACO
11910 struct drm_device *dev = state->dev;
11911 struct intel_encoder *encoder;
da3ced29 11912 struct drm_connector *connector;
5448a00d 11913 struct drm_connector_state *connector_state;
00f0b378 11914 unsigned int used_ports = 0;
5448a00d 11915 int i;
00f0b378
VS
11916
11917 /*
11918 * Walk the connector list instead of the encoder
11919 * list to detect the problem on ddi platforms
11920 * where there's just one encoder per digital port.
11921 */
da3ced29 11922 for_each_connector_in_state(state, connector, connector_state, i) {
5448a00d 11923 if (!connector_state->best_encoder)
00f0b378
VS
11924 continue;
11925
5448a00d
ACO
11926 encoder = to_intel_encoder(connector_state->best_encoder);
11927
11928 WARN_ON(!connector_state->crtc);
00f0b378
VS
11929
11930 switch (encoder->type) {
11931 unsigned int port_mask;
11932 case INTEL_OUTPUT_UNKNOWN:
11933 if (WARN_ON(!HAS_DDI(dev)))
11934 break;
11935 case INTEL_OUTPUT_DISPLAYPORT:
11936 case INTEL_OUTPUT_HDMI:
11937 case INTEL_OUTPUT_EDP:
11938 port_mask = 1 << enc_to_dig_port(&encoder->base)->port;
11939
11940 /* the same port mustn't appear more than once */
11941 if (used_ports & port_mask)
11942 return false;
11943
11944 used_ports |= port_mask;
11945 default:
11946 break;
11947 }
11948 }
11949
11950 return true;
11951}
11952
83a57153
ACO
11953static void
11954clear_intel_crtc_state(struct intel_crtc_state *crtc_state)
11955{
11956 struct drm_crtc_state tmp_state;
663a3640 11957 struct intel_crtc_scaler_state scaler_state;
4978cc93
ACO
11958 struct intel_dpll_hw_state dpll_hw_state;
11959 enum intel_dpll_id shared_dpll;
8504c74c 11960 uint32_t ddi_pll_sel;
83a57153 11961
7546a384
ACO
11962 /* FIXME: before the switch to atomic started, a new pipe_config was
11963 * kzalloc'd. Code that depends on any field being zero should be
11964 * fixed, so that the crtc_state can be safely duplicated. For now,
11965 * only fields that are know to not cause problems are preserved. */
11966
83a57153 11967 tmp_state = crtc_state->base;
663a3640 11968 scaler_state = crtc_state->scaler_state;
4978cc93
ACO
11969 shared_dpll = crtc_state->shared_dpll;
11970 dpll_hw_state = crtc_state->dpll_hw_state;
8504c74c 11971 ddi_pll_sel = crtc_state->ddi_pll_sel;
4978cc93 11972
83a57153 11973 memset(crtc_state, 0, sizeof *crtc_state);
4978cc93 11974
83a57153 11975 crtc_state->base = tmp_state;
663a3640 11976 crtc_state->scaler_state = scaler_state;
4978cc93
ACO
11977 crtc_state->shared_dpll = shared_dpll;
11978 crtc_state->dpll_hw_state = dpll_hw_state;
8504c74c 11979 crtc_state->ddi_pll_sel = ddi_pll_sel;
83a57153
ACO
11980}
11981
548ee15b 11982static int
b8cecdf5 11983intel_modeset_pipe_config(struct drm_crtc *crtc,
568c634a 11984 struct drm_atomic_state *state)
ee7b9f93 11985{
568c634a
ACO
11986 struct drm_crtc_state *crtc_state;
11987 struct intel_crtc_state *pipe_config;
7758a113 11988 struct intel_encoder *encoder;
da3ced29 11989 struct drm_connector *connector;
0b901879 11990 struct drm_connector_state *connector_state;
d328c9d7 11991 int base_bpp, ret = -EINVAL;
0b901879 11992 int i;
e29c22c0 11993 bool retry = true;
ee7b9f93 11994
98a221da 11995 if (!check_encoder_cloning(state, to_intel_crtc(crtc))) {
accfc0c5 11996 DRM_DEBUG_KMS("rejecting invalid cloning configuration\n");
548ee15b 11997 return -EINVAL;
accfc0c5
DV
11998 }
11999
5448a00d 12000 if (!check_digital_port_conflicts(state)) {
00f0b378 12001 DRM_DEBUG_KMS("rejecting conflicting digital port configuration\n");
548ee15b 12002 return -EINVAL;
00f0b378
VS
12003 }
12004
568c634a
ACO
12005 crtc_state = drm_atomic_get_existing_crtc_state(state, crtc);
12006 if (WARN_ON(!crtc_state))
12007 return -EINVAL;
12008
12009 pipe_config = to_intel_crtc_state(crtc_state);
12010
cdba954e
ACO
12011 /*
12012 * XXX: Add all connectors to make the crtc state match the encoders.
12013 */
12014 if (!needs_modeset(&pipe_config->base)) {
12015 ret = drm_atomic_add_affected_connectors(state, crtc);
12016 if (ret)
12017 return ret;
12018 }
12019
83a57153 12020 clear_intel_crtc_state(pipe_config);
7758a113 12021
e143a21c
DV
12022 pipe_config->cpu_transcoder =
12023 (enum transcoder) to_intel_crtc(crtc)->pipe;
b8cecdf5 12024
2960bc9c
ID
12025 /*
12026 * Sanitize sync polarity flags based on requested ones. If neither
12027 * positive or negative polarity is requested, treat this as meaning
12028 * negative polarity.
12029 */
2d112de7 12030 if (!(pipe_config->base.adjusted_mode.flags &
2960bc9c 12031 (DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NHSYNC)))
2d112de7 12032 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_NHSYNC;
2960bc9c 12033
2d112de7 12034 if (!(pipe_config->base.adjusted_mode.flags &
2960bc9c 12035 (DRM_MODE_FLAG_PVSYNC | DRM_MODE_FLAG_NVSYNC)))
2d112de7 12036 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_NVSYNC;
2960bc9c 12037
050f7aeb
DV
12038 /* Compute a starting value for pipe_config->pipe_bpp taking the source
12039 * plane pixel format and any sink constraints into account. Returns the
12040 * source plane bpp so that dithering can be selected on mismatches
12041 * after encoders and crtc also have had their say. */
d328c9d7
DV
12042 base_bpp = compute_baseline_pipe_bpp(to_intel_crtc(crtc),
12043 pipe_config);
12044 if (base_bpp < 0)
4e53c2e0
DV
12045 goto fail;
12046
e41a56be
VS
12047 /*
12048 * Determine the real pipe dimensions. Note that stereo modes can
12049 * increase the actual pipe size due to the frame doubling and
12050 * insertion of additional space for blanks between the frame. This
12051 * is stored in the crtc timings. We use the requested mode to do this
12052 * computation to clearly distinguish it from the adjusted mode, which
12053 * can be changed by the connectors in the below retry loop.
12054 */
2d112de7 12055 drm_crtc_get_hv_timing(&pipe_config->base.mode,
ecb7e16b
GP
12056 &pipe_config->pipe_src_w,
12057 &pipe_config->pipe_src_h);
e41a56be 12058
e29c22c0 12059encoder_retry:
ef1b460d 12060 /* Ensure the port clock defaults are reset when retrying. */
ff9a6750 12061 pipe_config->port_clock = 0;
ef1b460d 12062 pipe_config->pixel_multiplier = 1;
ff9a6750 12063
135c81b8 12064 /* Fill in default crtc timings, allow encoders to overwrite them. */
2d112de7
ACO
12065 drm_mode_set_crtcinfo(&pipe_config->base.adjusted_mode,
12066 CRTC_STEREO_DOUBLE);
135c81b8 12067
7758a113
DV
12068 /* Pass our mode to the connectors and the CRTC to give them a chance to
12069 * adjust it according to limitations or connector properties, and also
12070 * a chance to reject the mode entirely.
47f1c6c9 12071 */
da3ced29 12072 for_each_connector_in_state(state, connector, connector_state, i) {
0b901879 12073 if (connector_state->crtc != crtc)
7758a113 12074 continue;
7ae89233 12075
0b901879
ACO
12076 encoder = to_intel_encoder(connector_state->best_encoder);
12077
efea6e8e
DV
12078 if (!(encoder->compute_config(encoder, pipe_config))) {
12079 DRM_DEBUG_KMS("Encoder config failure\n");
7758a113
DV
12080 goto fail;
12081 }
ee7b9f93 12082 }
47f1c6c9 12083
ff9a6750
DV
12084 /* Set default port clock if not overwritten by the encoder. Needs to be
12085 * done afterwards in case the encoder adjusts the mode. */
12086 if (!pipe_config->port_clock)
2d112de7 12087 pipe_config->port_clock = pipe_config->base.adjusted_mode.crtc_clock
241bfc38 12088 * pipe_config->pixel_multiplier;
ff9a6750 12089
a43f6e0f 12090 ret = intel_crtc_compute_config(to_intel_crtc(crtc), pipe_config);
e29c22c0 12091 if (ret < 0) {
7758a113
DV
12092 DRM_DEBUG_KMS("CRTC fixup failed\n");
12093 goto fail;
ee7b9f93 12094 }
e29c22c0
DV
12095
12096 if (ret == RETRY) {
12097 if (WARN(!retry, "loop in pipe configuration computation\n")) {
12098 ret = -EINVAL;
12099 goto fail;
12100 }
12101
12102 DRM_DEBUG_KMS("CRTC bw constrained, retrying\n");
12103 retry = false;
12104 goto encoder_retry;
12105 }
12106
d328c9d7 12107 pipe_config->dither = pipe_config->pipe_bpp != base_bpp;
4e53c2e0 12108 DRM_DEBUG_KMS("plane bpp: %i, pipe bpp: %i, dithering: %i\n",
d328c9d7 12109 base_bpp, pipe_config->pipe_bpp, pipe_config->dither);
4e53c2e0 12110
cdba954e
ACO
12111 /* Check if we need to force a modeset */
12112 if (pipe_config->has_audio !=
85a96e7a 12113 to_intel_crtc_state(crtc->state)->has_audio) {
cdba954e 12114 pipe_config->base.mode_changed = true;
85a96e7a
ML
12115 ret = drm_atomic_add_affected_planes(state, crtc);
12116 }
cdba954e
ACO
12117
12118 /*
12119 * Note we have an issue here with infoframes: current code
12120 * only updates them on the full mode set path per hw
12121 * requirements. So here we should be checking for any
12122 * required changes and forcing a mode set.
12123 */
7758a113 12124fail:
548ee15b 12125 return ret;
ee7b9f93 12126}
47f1c6c9 12127
ea9d758d 12128static bool intel_crtc_in_use(struct drm_crtc *crtc)
f6e5b160 12129{
ea9d758d 12130 struct drm_encoder *encoder;
f6e5b160 12131 struct drm_device *dev = crtc->dev;
f6e5b160 12132
ea9d758d
DV
12133 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head)
12134 if (encoder->crtc == crtc)
12135 return true;
12136
12137 return false;
12138}
12139
12140static void
0a9ab303 12141intel_modeset_update_state(struct drm_atomic_state *state)
ea9d758d 12142{
0a9ab303 12143 struct drm_device *dev = state->dev;
ea9d758d 12144 struct intel_encoder *intel_encoder;
0a9ab303
ACO
12145 struct drm_crtc *crtc;
12146 struct drm_crtc_state *crtc_state;
ea9d758d
DV
12147 struct drm_connector *connector;
12148
de419ab6 12149 intel_shared_dpll_commit(state);
69024de8 12150 drm_atomic_helper_swap_state(state->dev, state);
ba41c0de 12151
b2784e15 12152 for_each_intel_encoder(dev, intel_encoder) {
ea9d758d
DV
12153 if (!intel_encoder->base.crtc)
12154 continue;
12155
69024de8
ML
12156 crtc = intel_encoder->base.crtc;
12157 crtc_state = drm_atomic_get_existing_crtc_state(state, crtc);
12158 if (!crtc_state || !needs_modeset(crtc->state))
12159 continue;
ea9d758d 12160
69024de8 12161 intel_encoder->connectors_active = false;
ea9d758d
DV
12162 }
12163
3cb480bc 12164 drm_atomic_helper_update_legacy_modeset_state(state->dev, state);
ea9d758d 12165
7668851f 12166 /* Double check state. */
0a9ab303
ACO
12167 for_each_crtc(dev, crtc) {
12168 WARN_ON(crtc->state->enable != intel_crtc_in_use(crtc));
3cb480bc
ML
12169
12170 to_intel_crtc(crtc)->config = to_intel_crtc_state(crtc->state);
ea9d758d
DV
12171 }
12172
12173 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
12174 if (!connector->encoder || !connector->encoder->crtc)
12175 continue;
12176
69024de8
ML
12177 crtc = connector->encoder->crtc;
12178 crtc_state = drm_atomic_get_existing_crtc_state(state, crtc);
12179 if (!crtc_state || !needs_modeset(crtc->state))
12180 continue;
ea9d758d 12181
53d9f4e9 12182 if (crtc->state->active) {
69024de8
ML
12183 struct drm_property *dpms_property =
12184 dev->mode_config.dpms_property;
68d34720 12185
69024de8
ML
12186 connector->dpms = DRM_MODE_DPMS_ON;
12187 drm_object_property_set_value(&connector->base, dpms_property, DRM_MODE_DPMS_ON);
ea9d758d 12188
69024de8
ML
12189 intel_encoder = to_intel_encoder(connector->encoder);
12190 intel_encoder->connectors_active = true;
12191 } else
12192 connector->dpms = DRM_MODE_DPMS_OFF;
ea9d758d 12193 }
ea9d758d
DV
12194}
12195
3bd26263 12196static bool intel_fuzzy_clock_check(int clock1, int clock2)
f1f644dc 12197{
3bd26263 12198 int diff;
f1f644dc
JB
12199
12200 if (clock1 == clock2)
12201 return true;
12202
12203 if (!clock1 || !clock2)
12204 return false;
12205
12206 diff = abs(clock1 - clock2);
12207
12208 if (((((diff + clock1 + clock2) * 100)) / (clock1 + clock2)) < 105)
12209 return true;
12210
12211 return false;
12212}
12213
25c5b266
DV
12214#define for_each_intel_crtc_masked(dev, mask, intel_crtc) \
12215 list_for_each_entry((intel_crtc), \
12216 &(dev)->mode_config.crtc_list, \
12217 base.head) \
0973f18f 12218 if (mask & (1 <<(intel_crtc)->pipe))
25c5b266 12219
0e8ffe1b 12220static bool
2fa2fe9a 12221intel_pipe_config_compare(struct drm_device *dev,
5cec258b
ACO
12222 struct intel_crtc_state *current_config,
12223 struct intel_crtc_state *pipe_config)
0e8ffe1b 12224{
66e985c0
DV
12225#define PIPE_CONF_CHECK_X(name) \
12226 if (current_config->name != pipe_config->name) { \
12227 DRM_ERROR("mismatch in " #name " " \
12228 "(expected 0x%08x, found 0x%08x)\n", \
12229 current_config->name, \
12230 pipe_config->name); \
12231 return false; \
12232 }
12233
08a24034
DV
12234#define PIPE_CONF_CHECK_I(name) \
12235 if (current_config->name != pipe_config->name) { \
12236 DRM_ERROR("mismatch in " #name " " \
12237 "(expected %i, found %i)\n", \
12238 current_config->name, \
12239 pipe_config->name); \
12240 return false; \
88adfff1
DV
12241 }
12242
b95af8be
VK
12243/* This is required for BDW+ where there is only one set of registers for
12244 * switching between high and low RR.
12245 * This macro can be used whenever a comparison has to be made between one
12246 * hw state and multiple sw state variables.
12247 */
12248#define PIPE_CONF_CHECK_I_ALT(name, alt_name) \
12249 if ((current_config->name != pipe_config->name) && \
12250 (current_config->alt_name != pipe_config->name)) { \
12251 DRM_ERROR("mismatch in " #name " " \
12252 "(expected %i or %i, found %i)\n", \
12253 current_config->name, \
12254 current_config->alt_name, \
12255 pipe_config->name); \
12256 return false; \
12257 }
12258
1bd1bd80
DV
12259#define PIPE_CONF_CHECK_FLAGS(name, mask) \
12260 if ((current_config->name ^ pipe_config->name) & (mask)) { \
6f02488e 12261 DRM_ERROR("mismatch in " #name "(" #mask ") " \
1bd1bd80
DV
12262 "(expected %i, found %i)\n", \
12263 current_config->name & (mask), \
12264 pipe_config->name & (mask)); \
12265 return false; \
12266 }
12267
5e550656
VS
12268#define PIPE_CONF_CHECK_CLOCK_FUZZY(name) \
12269 if (!intel_fuzzy_clock_check(current_config->name, pipe_config->name)) { \
12270 DRM_ERROR("mismatch in " #name " " \
12271 "(expected %i, found %i)\n", \
12272 current_config->name, \
12273 pipe_config->name); \
12274 return false; \
12275 }
12276
bb760063
DV
12277#define PIPE_CONF_QUIRK(quirk) \
12278 ((current_config->quirks | pipe_config->quirks) & (quirk))
12279
eccb140b
DV
12280 PIPE_CONF_CHECK_I(cpu_transcoder);
12281
08a24034
DV
12282 PIPE_CONF_CHECK_I(has_pch_encoder);
12283 PIPE_CONF_CHECK_I(fdi_lanes);
72419203
DV
12284 PIPE_CONF_CHECK_I(fdi_m_n.gmch_m);
12285 PIPE_CONF_CHECK_I(fdi_m_n.gmch_n);
12286 PIPE_CONF_CHECK_I(fdi_m_n.link_m);
12287 PIPE_CONF_CHECK_I(fdi_m_n.link_n);
12288 PIPE_CONF_CHECK_I(fdi_m_n.tu);
08a24034 12289
eb14cb74 12290 PIPE_CONF_CHECK_I(has_dp_encoder);
b95af8be
VK
12291
12292 if (INTEL_INFO(dev)->gen < 8) {
12293 PIPE_CONF_CHECK_I(dp_m_n.gmch_m);
12294 PIPE_CONF_CHECK_I(dp_m_n.gmch_n);
12295 PIPE_CONF_CHECK_I(dp_m_n.link_m);
12296 PIPE_CONF_CHECK_I(dp_m_n.link_n);
12297 PIPE_CONF_CHECK_I(dp_m_n.tu);
12298
12299 if (current_config->has_drrs) {
12300 PIPE_CONF_CHECK_I(dp_m2_n2.gmch_m);
12301 PIPE_CONF_CHECK_I(dp_m2_n2.gmch_n);
12302 PIPE_CONF_CHECK_I(dp_m2_n2.link_m);
12303 PIPE_CONF_CHECK_I(dp_m2_n2.link_n);
12304 PIPE_CONF_CHECK_I(dp_m2_n2.tu);
12305 }
12306 } else {
12307 PIPE_CONF_CHECK_I_ALT(dp_m_n.gmch_m, dp_m2_n2.gmch_m);
12308 PIPE_CONF_CHECK_I_ALT(dp_m_n.gmch_n, dp_m2_n2.gmch_n);
12309 PIPE_CONF_CHECK_I_ALT(dp_m_n.link_m, dp_m2_n2.link_m);
12310 PIPE_CONF_CHECK_I_ALT(dp_m_n.link_n, dp_m2_n2.link_n);
12311 PIPE_CONF_CHECK_I_ALT(dp_m_n.tu, dp_m2_n2.tu);
12312 }
eb14cb74 12313
2d112de7
ACO
12314 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hdisplay);
12315 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_htotal);
12316 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hblank_start);
12317 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hblank_end);
12318 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hsync_start);
12319 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hsync_end);
1bd1bd80 12320
2d112de7
ACO
12321 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vdisplay);
12322 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vtotal);
12323 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vblank_start);
12324 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vblank_end);
12325 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vsync_start);
12326 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vsync_end);
1bd1bd80 12327
c93f54cf 12328 PIPE_CONF_CHECK_I(pixel_multiplier);
6897b4b5 12329 PIPE_CONF_CHECK_I(has_hdmi_sink);
b5a9fa09
DV
12330 if ((INTEL_INFO(dev)->gen < 8 && !IS_HASWELL(dev)) ||
12331 IS_VALLEYVIEW(dev))
12332 PIPE_CONF_CHECK_I(limited_color_range);
e43823ec 12333 PIPE_CONF_CHECK_I(has_infoframe);
6c49f241 12334
9ed109a7
DV
12335 PIPE_CONF_CHECK_I(has_audio);
12336
2d112de7 12337 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
1bd1bd80
DV
12338 DRM_MODE_FLAG_INTERLACE);
12339
bb760063 12340 if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS)) {
2d112de7 12341 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
bb760063 12342 DRM_MODE_FLAG_PHSYNC);
2d112de7 12343 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
bb760063 12344 DRM_MODE_FLAG_NHSYNC);
2d112de7 12345 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
bb760063 12346 DRM_MODE_FLAG_PVSYNC);
2d112de7 12347 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
bb760063
DV
12348 DRM_MODE_FLAG_NVSYNC);
12349 }
045ac3b5 12350
37327abd
VS
12351 PIPE_CONF_CHECK_I(pipe_src_w);
12352 PIPE_CONF_CHECK_I(pipe_src_h);
1bd1bd80 12353
9953599b
DV
12354 /*
12355 * FIXME: BIOS likes to set up a cloned config with lvds+external
12356 * screen. Since we don't yet re-compute the pipe config when moving
12357 * just the lvds port away to another pipe the sw tracking won't match.
12358 *
12359 * Proper atomic modesets with recomputed global state will fix this.
12360 * Until then just don't check gmch state for inherited modes.
12361 */
12362 if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_INHERITED_MODE)) {
12363 PIPE_CONF_CHECK_I(gmch_pfit.control);
12364 /* pfit ratios are autocomputed by the hw on gen4+ */
12365 if (INTEL_INFO(dev)->gen < 4)
12366 PIPE_CONF_CHECK_I(gmch_pfit.pgm_ratios);
12367 PIPE_CONF_CHECK_I(gmch_pfit.lvds_border_bits);
12368 }
12369
fd4daa9c
CW
12370 PIPE_CONF_CHECK_I(pch_pfit.enabled);
12371 if (current_config->pch_pfit.enabled) {
12372 PIPE_CONF_CHECK_I(pch_pfit.pos);
12373 PIPE_CONF_CHECK_I(pch_pfit.size);
12374 }
2fa2fe9a 12375
a1b2278e
CK
12376 PIPE_CONF_CHECK_I(scaler_state.scaler_id);
12377
e59150dc
JB
12378 /* BDW+ don't expose a synchronous way to read the state */
12379 if (IS_HASWELL(dev))
12380 PIPE_CONF_CHECK_I(ips_enabled);
42db64ef 12381
282740f7
VS
12382 PIPE_CONF_CHECK_I(double_wide);
12383
26804afd
DV
12384 PIPE_CONF_CHECK_X(ddi_pll_sel);
12385
c0d43d62 12386 PIPE_CONF_CHECK_I(shared_dpll);
66e985c0 12387 PIPE_CONF_CHECK_X(dpll_hw_state.dpll);
8bcc2795 12388 PIPE_CONF_CHECK_X(dpll_hw_state.dpll_md);
66e985c0
DV
12389 PIPE_CONF_CHECK_X(dpll_hw_state.fp0);
12390 PIPE_CONF_CHECK_X(dpll_hw_state.fp1);
d452c5b6 12391 PIPE_CONF_CHECK_X(dpll_hw_state.wrpll);
3f4cd19f
DL
12392 PIPE_CONF_CHECK_X(dpll_hw_state.ctrl1);
12393 PIPE_CONF_CHECK_X(dpll_hw_state.cfgcr1);
12394 PIPE_CONF_CHECK_X(dpll_hw_state.cfgcr2);
c0d43d62 12395
42571aef
VS
12396 if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5)
12397 PIPE_CONF_CHECK_I(pipe_bpp);
12398
2d112de7 12399 PIPE_CONF_CHECK_CLOCK_FUZZY(base.adjusted_mode.crtc_clock);
a9a7e98a 12400 PIPE_CONF_CHECK_CLOCK_FUZZY(port_clock);
5e550656 12401
66e985c0 12402#undef PIPE_CONF_CHECK_X
08a24034 12403#undef PIPE_CONF_CHECK_I
b95af8be 12404#undef PIPE_CONF_CHECK_I_ALT
1bd1bd80 12405#undef PIPE_CONF_CHECK_FLAGS
5e550656 12406#undef PIPE_CONF_CHECK_CLOCK_FUZZY
bb760063 12407#undef PIPE_CONF_QUIRK
88adfff1 12408
0e8ffe1b
DV
12409 return true;
12410}
12411
08db6652
DL
12412static void check_wm_state(struct drm_device *dev)
12413{
12414 struct drm_i915_private *dev_priv = dev->dev_private;
12415 struct skl_ddb_allocation hw_ddb, *sw_ddb;
12416 struct intel_crtc *intel_crtc;
12417 int plane;
12418
12419 if (INTEL_INFO(dev)->gen < 9)
12420 return;
12421
12422 skl_ddb_get_hw_state(dev_priv, &hw_ddb);
12423 sw_ddb = &dev_priv->wm.skl_hw.ddb;
12424
12425 for_each_intel_crtc(dev, intel_crtc) {
12426 struct skl_ddb_entry *hw_entry, *sw_entry;
12427 const enum pipe pipe = intel_crtc->pipe;
12428
12429 if (!intel_crtc->active)
12430 continue;
12431
12432 /* planes */
dd740780 12433 for_each_plane(dev_priv, pipe, plane) {
08db6652
DL
12434 hw_entry = &hw_ddb.plane[pipe][plane];
12435 sw_entry = &sw_ddb->plane[pipe][plane];
12436
12437 if (skl_ddb_entry_equal(hw_entry, sw_entry))
12438 continue;
12439
12440 DRM_ERROR("mismatch in DDB state pipe %c plane %d "
12441 "(expected (%u,%u), found (%u,%u))\n",
12442 pipe_name(pipe), plane + 1,
12443 sw_entry->start, sw_entry->end,
12444 hw_entry->start, hw_entry->end);
12445 }
12446
12447 /* cursor */
12448 hw_entry = &hw_ddb.cursor[pipe];
12449 sw_entry = &sw_ddb->cursor[pipe];
12450
12451 if (skl_ddb_entry_equal(hw_entry, sw_entry))
12452 continue;
12453
12454 DRM_ERROR("mismatch in DDB state pipe %c cursor "
12455 "(expected (%u,%u), found (%u,%u))\n",
12456 pipe_name(pipe),
12457 sw_entry->start, sw_entry->end,
12458 hw_entry->start, hw_entry->end);
12459 }
12460}
12461
91d1b4bd
DV
12462static void
12463check_connector_state(struct drm_device *dev)
8af6cf88 12464{
8af6cf88
DV
12465 struct intel_connector *connector;
12466
3a3371ff 12467 for_each_intel_connector(dev, connector) {
37ade417
ACO
12468 struct drm_encoder *encoder = connector->base.encoder;
12469 struct drm_connector_state *state = connector->base.state;
12470
8af6cf88
DV
12471 /* This also checks the encoder/connector hw state with the
12472 * ->get_hw_state callbacks. */
12473 intel_connector_check_state(connector);
12474
37ade417 12475 I915_STATE_WARN(state->best_encoder != encoder,
8af6cf88
DV
12476 "connector's staged encoder doesn't match current encoder\n");
12477 }
91d1b4bd
DV
12478}
12479
12480static void
12481check_encoder_state(struct drm_device *dev)
12482{
12483 struct intel_encoder *encoder;
12484 struct intel_connector *connector;
8af6cf88 12485
b2784e15 12486 for_each_intel_encoder(dev, encoder) {
8af6cf88
DV
12487 bool enabled = false;
12488 bool active = false;
12489 enum pipe pipe, tracked_pipe;
12490
12491 DRM_DEBUG_KMS("[ENCODER:%d:%s]\n",
12492 encoder->base.base.id,
8e329a03 12493 encoder->base.name);
8af6cf88 12494
e2c719b7 12495 I915_STATE_WARN(encoder->connectors_active && !encoder->base.crtc,
8af6cf88
DV
12496 "encoder's active_connectors set, but no crtc\n");
12497
3a3371ff 12498 for_each_intel_connector(dev, connector) {
8af6cf88
DV
12499 if (connector->base.encoder != &encoder->base)
12500 continue;
12501 enabled = true;
12502 if (connector->base.dpms != DRM_MODE_DPMS_OFF)
12503 active = true;
37ade417
ACO
12504
12505 I915_STATE_WARN(connector->base.state->crtc != encoder->base.crtc,
12506 "encoder's stage crtc doesn't match current crtc\n");
8af6cf88 12507 }
0e32b39c
DA
12508 /*
12509 * for MST connectors if we unplug the connector is gone
12510 * away but the encoder is still connected to a crtc
12511 * until a modeset happens in response to the hotplug.
12512 */
12513 if (!enabled && encoder->base.encoder_type == DRM_MODE_ENCODER_DPMST)
12514 continue;
12515
e2c719b7 12516 I915_STATE_WARN(!!encoder->base.crtc != enabled,
8af6cf88
DV
12517 "encoder's enabled state mismatch "
12518 "(expected %i, found %i)\n",
12519 !!encoder->base.crtc, enabled);
e2c719b7 12520 I915_STATE_WARN(active && !encoder->base.crtc,
8af6cf88
DV
12521 "active encoder with no crtc\n");
12522
e2c719b7 12523 I915_STATE_WARN(encoder->connectors_active != active,
8af6cf88
DV
12524 "encoder's computed active state doesn't match tracked active state "
12525 "(expected %i, found %i)\n", active, encoder->connectors_active);
12526
12527 active = encoder->get_hw_state(encoder, &pipe);
e2c719b7 12528 I915_STATE_WARN(active != encoder->connectors_active,
8af6cf88
DV
12529 "encoder's hw state doesn't match sw tracking "
12530 "(expected %i, found %i)\n",
12531 encoder->connectors_active, active);
12532
12533 if (!encoder->base.crtc)
12534 continue;
12535
12536 tracked_pipe = to_intel_crtc(encoder->base.crtc)->pipe;
e2c719b7 12537 I915_STATE_WARN(active && pipe != tracked_pipe,
8af6cf88
DV
12538 "active encoder's pipe doesn't match"
12539 "(expected %i, found %i)\n",
12540 tracked_pipe, pipe);
12541
12542 }
91d1b4bd
DV
12543}
12544
12545static void
12546check_crtc_state(struct drm_device *dev)
12547{
fbee40df 12548 struct drm_i915_private *dev_priv = dev->dev_private;
91d1b4bd
DV
12549 struct intel_crtc *crtc;
12550 struct intel_encoder *encoder;
5cec258b 12551 struct intel_crtc_state pipe_config;
8af6cf88 12552
d3fcc808 12553 for_each_intel_crtc(dev, crtc) {
8af6cf88
DV
12554 bool enabled = false;
12555 bool active = false;
12556
045ac3b5
JB
12557 memset(&pipe_config, 0, sizeof(pipe_config));
12558
8af6cf88
DV
12559 DRM_DEBUG_KMS("[CRTC:%d]\n",
12560 crtc->base.base.id);
12561
83d65738 12562 I915_STATE_WARN(crtc->active && !crtc->base.state->enable,
8af6cf88
DV
12563 "active crtc, but not enabled in sw tracking\n");
12564
b2784e15 12565 for_each_intel_encoder(dev, encoder) {
8af6cf88
DV
12566 if (encoder->base.crtc != &crtc->base)
12567 continue;
12568 enabled = true;
12569 if (encoder->connectors_active)
12570 active = true;
12571 }
6c49f241 12572
e2c719b7 12573 I915_STATE_WARN(active != crtc->active,
8af6cf88
DV
12574 "crtc's computed active state doesn't match tracked active state "
12575 "(expected %i, found %i)\n", active, crtc->active);
83d65738 12576 I915_STATE_WARN(enabled != crtc->base.state->enable,
8af6cf88 12577 "crtc's computed enabled state doesn't match tracked enabled state "
83d65738
MR
12578 "(expected %i, found %i)\n", enabled,
12579 crtc->base.state->enable);
8af6cf88 12580
0e8ffe1b
DV
12581 active = dev_priv->display.get_pipe_config(crtc,
12582 &pipe_config);
d62cf62a 12583
b6b5d049
VS
12584 /* hw state is inconsistent with the pipe quirk */
12585 if ((crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
12586 (crtc->pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
d62cf62a
DV
12587 active = crtc->active;
12588
b2784e15 12589 for_each_intel_encoder(dev, encoder) {
3eaba51c 12590 enum pipe pipe;
6c49f241
DV
12591 if (encoder->base.crtc != &crtc->base)
12592 continue;
1d37b689 12593 if (encoder->get_hw_state(encoder, &pipe))
6c49f241
DV
12594 encoder->get_config(encoder, &pipe_config);
12595 }
12596
e2c719b7 12597 I915_STATE_WARN(crtc->active != active,
0e8ffe1b
DV
12598 "crtc active state doesn't match with hw state "
12599 "(expected %i, found %i)\n", crtc->active, active);
12600
53d9f4e9
ML
12601 I915_STATE_WARN(crtc->active != crtc->base.state->active,
12602 "transitional active state does not match atomic hw state "
12603 "(expected %i, found %i)\n", crtc->base.state->active, crtc->active);
12604
c0b03411 12605 if (active &&
6e3c9717 12606 !intel_pipe_config_compare(dev, crtc->config, &pipe_config)) {
e2c719b7 12607 I915_STATE_WARN(1, "pipe state doesn't match!\n");
c0b03411
DV
12608 intel_dump_pipe_config(crtc, &pipe_config,
12609 "[hw state]");
6e3c9717 12610 intel_dump_pipe_config(crtc, crtc->config,
c0b03411
DV
12611 "[sw state]");
12612 }
8af6cf88
DV
12613 }
12614}
12615
91d1b4bd
DV
12616static void
12617check_shared_dpll_state(struct drm_device *dev)
12618{
fbee40df 12619 struct drm_i915_private *dev_priv = dev->dev_private;
91d1b4bd
DV
12620 struct intel_crtc *crtc;
12621 struct intel_dpll_hw_state dpll_hw_state;
12622 int i;
5358901f
DV
12623
12624 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
12625 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
12626 int enabled_crtcs = 0, active_crtcs = 0;
12627 bool active;
12628
12629 memset(&dpll_hw_state, 0, sizeof(dpll_hw_state));
12630
12631 DRM_DEBUG_KMS("%s\n", pll->name);
12632
12633 active = pll->get_hw_state(dev_priv, pll, &dpll_hw_state);
12634
e2c719b7 12635 I915_STATE_WARN(pll->active > hweight32(pll->config.crtc_mask),
5358901f 12636 "more active pll users than references: %i vs %i\n",
3e369b76 12637 pll->active, hweight32(pll->config.crtc_mask));
e2c719b7 12638 I915_STATE_WARN(pll->active && !pll->on,
5358901f 12639 "pll in active use but not on in sw tracking\n");
e2c719b7 12640 I915_STATE_WARN(pll->on && !pll->active,
35c95375 12641 "pll in on but not on in use in sw tracking\n");
e2c719b7 12642 I915_STATE_WARN(pll->on != active,
5358901f
DV
12643 "pll on state mismatch (expected %i, found %i)\n",
12644 pll->on, active);
12645
d3fcc808 12646 for_each_intel_crtc(dev, crtc) {
83d65738 12647 if (crtc->base.state->enable && intel_crtc_to_shared_dpll(crtc) == pll)
5358901f
DV
12648 enabled_crtcs++;
12649 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll)
12650 active_crtcs++;
12651 }
e2c719b7 12652 I915_STATE_WARN(pll->active != active_crtcs,
5358901f
DV
12653 "pll active crtcs mismatch (expected %i, found %i)\n",
12654 pll->active, active_crtcs);
e2c719b7 12655 I915_STATE_WARN(hweight32(pll->config.crtc_mask) != enabled_crtcs,
5358901f 12656 "pll enabled crtcs mismatch (expected %i, found %i)\n",
3e369b76 12657 hweight32(pll->config.crtc_mask), enabled_crtcs);
66e985c0 12658
e2c719b7 12659 I915_STATE_WARN(pll->on && memcmp(&pll->config.hw_state, &dpll_hw_state,
66e985c0
DV
12660 sizeof(dpll_hw_state)),
12661 "pll hw state mismatch\n");
5358901f 12662 }
8af6cf88
DV
12663}
12664
91d1b4bd
DV
12665void
12666intel_modeset_check_state(struct drm_device *dev)
12667{
08db6652 12668 check_wm_state(dev);
91d1b4bd
DV
12669 check_connector_state(dev);
12670 check_encoder_state(dev);
12671 check_crtc_state(dev);
12672 check_shared_dpll_state(dev);
12673}
12674
5cec258b 12675void ironlake_check_encoder_dotclock(const struct intel_crtc_state *pipe_config,
18442d08
VS
12676 int dotclock)
12677{
12678 /*
12679 * FDI already provided one idea for the dotclock.
12680 * Yell if the encoder disagrees.
12681 */
2d112de7 12682 WARN(!intel_fuzzy_clock_check(pipe_config->base.adjusted_mode.crtc_clock, dotclock),
18442d08 12683 "FDI dotclock and encoder dotclock mismatch, fdi: %i, encoder: %i\n",
2d112de7 12684 pipe_config->base.adjusted_mode.crtc_clock, dotclock);
18442d08
VS
12685}
12686
80715b2f
VS
12687static void update_scanline_offset(struct intel_crtc *crtc)
12688{
12689 struct drm_device *dev = crtc->base.dev;
12690
12691 /*
12692 * The scanline counter increments at the leading edge of hsync.
12693 *
12694 * On most platforms it starts counting from vtotal-1 on the
12695 * first active line. That means the scanline counter value is
12696 * always one less than what we would expect. Ie. just after
12697 * start of vblank, which also occurs at start of hsync (on the
12698 * last active line), the scanline counter will read vblank_start-1.
12699 *
12700 * On gen2 the scanline counter starts counting from 1 instead
12701 * of vtotal-1, so we have to subtract one (or rather add vtotal-1
12702 * to keep the value positive), instead of adding one.
12703 *
12704 * On HSW+ the behaviour of the scanline counter depends on the output
12705 * type. For DP ports it behaves like most other platforms, but on HDMI
12706 * there's an extra 1 line difference. So we need to add two instead of
12707 * one to the value.
12708 */
12709 if (IS_GEN2(dev)) {
6e3c9717 12710 const struct drm_display_mode *mode = &crtc->config->base.adjusted_mode;
80715b2f
VS
12711 int vtotal;
12712
12713 vtotal = mode->crtc_vtotal;
12714 if (mode->flags & DRM_MODE_FLAG_INTERLACE)
12715 vtotal /= 2;
12716
12717 crtc->scanline_offset = vtotal - 1;
12718 } else if (HAS_DDI(dev) &&
409ee761 12719 intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI)) {
80715b2f
VS
12720 crtc->scanline_offset = 2;
12721 } else
12722 crtc->scanline_offset = 1;
12723}
12724
c347a676 12725static int intel_modeset_setup_plls(struct drm_atomic_state *state)
ed6739ef 12726{
225da59b 12727 struct drm_device *dev = state->dev;
ed6739ef 12728 struct drm_i915_private *dev_priv = to_i915(dev);
0a9ab303 12729 unsigned clear_pipes = 0;
ed6739ef 12730 struct intel_crtc *intel_crtc;
0a9ab303
ACO
12731 struct intel_crtc_state *intel_crtc_state;
12732 struct drm_crtc *crtc;
12733 struct drm_crtc_state *crtc_state;
ed6739ef 12734 int ret = 0;
0a9ab303 12735 int i;
ed6739ef
ACO
12736
12737 if (!dev_priv->display.crtc_compute_clock)
12738 return 0;
12739
0a9ab303
ACO
12740 for_each_crtc_in_state(state, crtc, crtc_state, i) {
12741 intel_crtc = to_intel_crtc(crtc);
4978cc93 12742 intel_crtc_state = to_intel_crtc_state(crtc_state);
0a9ab303 12743
4978cc93 12744 if (needs_modeset(crtc_state)) {
0a9ab303 12745 clear_pipes |= 1 << intel_crtc->pipe;
4978cc93 12746 intel_crtc_state->shared_dpll = DPLL_ID_PRIVATE;
4978cc93 12747 }
0a9ab303
ACO
12748 }
12749
de419ab6
ML
12750 if (clear_pipes) {
12751 struct intel_shared_dpll_config *shared_dpll =
12752 intel_atomic_get_shared_dpll_state(state);
12753
12754 for (i = 0; i < dev_priv->num_shared_dpll; i++)
12755 shared_dpll[i].crtc_mask &= ~clear_pipes;
12756 }
ed6739ef 12757
0a9ab303
ACO
12758 for_each_crtc_in_state(state, crtc, crtc_state, i) {
12759 if (!needs_modeset(crtc_state) || !crtc_state->enable)
225da59b
ACO
12760 continue;
12761
0a9ab303
ACO
12762 intel_crtc = to_intel_crtc(crtc);
12763 intel_crtc_state = to_intel_crtc_state(crtc_state);
12764
ed6739ef 12765 ret = dev_priv->display.crtc_compute_clock(intel_crtc,
0a9ab303 12766 intel_crtc_state);
de419ab6
ML
12767 if (ret)
12768 return ret;
ed6739ef
ACO
12769 }
12770
ed6739ef
ACO
12771 return ret;
12772}
12773
054518dd 12774/* Code that should eventually be part of atomic_check() */
c347a676 12775static int intel_modeset_checks(struct drm_atomic_state *state)
054518dd
ACO
12776{
12777 struct drm_device *dev = state->dev;
12778 int ret;
12779
12780 /*
12781 * See if the config requires any additional preparation, e.g.
12782 * to adjust global state with pipes off. We need to do this
12783 * here so we can get the modeset_pipe updated config for the new
12784 * mode set on this crtc. For other crtcs we need to use the
12785 * adjusted_mode bits in the crtc directly.
12786 */
b432e5cf
VS
12787 if (IS_VALLEYVIEW(dev) || IS_BROXTON(dev) || IS_BROADWELL(dev)) {
12788 if (IS_VALLEYVIEW(dev) || IS_BROXTON(dev))
12789 ret = valleyview_modeset_global_pipes(state);
12790 else
12791 ret = broadwell_modeset_global_pipes(state);
12792
054518dd
ACO
12793 if (ret)
12794 return ret;
12795 }
12796
c347a676
ACO
12797 return intel_modeset_setup_plls(state);
12798}
12799
12800static int
12801intel_modeset_compute_config(struct drm_atomic_state *state)
12802{
12803 struct drm_crtc *crtc;
12804 struct drm_crtc_state *crtc_state;
12805 int ret, i;
12806
12807 ret = drm_atomic_helper_check_modeset(state->dev, state);
054518dd
ACO
12808 if (ret)
12809 return ret;
12810
c347a676
ACO
12811 for_each_crtc_in_state(state, crtc, crtc_state, i) {
12812 if (!crtc_state->enable &&
12813 WARN_ON(crtc_state->active))
12814 crtc_state->active = false;
12815
12816 if (!crtc_state->enable)
12817 continue;
12818
12819 ret = intel_modeset_pipe_config(crtc, state);
12820 if (ret)
12821 return ret;
12822
12823 intel_dump_pipe_config(to_intel_crtc(crtc),
12824 to_intel_crtc_state(crtc_state),
12825 "[modeset]");
12826 }
12827
12828 ret = intel_modeset_checks(state);
12829 if (ret)
12830 return ret;
12831
12832 return drm_atomic_helper_check_planes(state->dev, state);
054518dd
ACO
12833}
12834
c72d969b 12835static int __intel_set_mode(struct drm_atomic_state *state)
a6778b3c 12836{
c72d969b 12837 struct drm_device *dev = state->dev;
fbee40df 12838 struct drm_i915_private *dev_priv = dev->dev_private;
0a9ab303
ACO
12839 struct drm_crtc *crtc;
12840 struct drm_crtc_state *crtc_state;
c0c36b94 12841 int ret = 0;
0a9ab303 12842 int i;
a6778b3c 12843
d4afb8cc
ACO
12844 ret = drm_atomic_helper_prepare_planes(dev, state);
12845 if (ret)
12846 return ret;
12847
0a9ab303 12848 for_each_crtc_in_state(state, crtc, crtc_state, i) {
53d9f4e9 12849 if (!needs_modeset(crtc_state) || !crtc->state->active)
0a9ab303 12850 continue;
460da916 12851
69024de8
ML
12852 intel_crtc_disable_planes(crtc);
12853 dev_priv->display.crtc_disable(crtc);
ea9d758d 12854 }
a6778b3c 12855
ea9d758d
DV
12856 /* Only after disabling all output pipelines that will be changed can we
12857 * update the the output configuration. */
0a9ab303 12858 intel_modeset_update_state(state);
f6e5b160 12859
a821fc46
ACO
12860 /* The state has been swaped above, so state actually contains the
12861 * old state now. */
12862
304603f4 12863 modeset_update_crtc_power_domains(state);
47fab737 12864
a6778b3c 12865 /* Now enable the clocks, plane, pipe, and connectors that we set up. */
0a9ab303 12866 for_each_crtc_in_state(state, crtc, crtc_state, i) {
5ac1c4bc
ML
12867 drm_atomic_helper_commit_planes_on_crtc(crtc_state);
12868
53d9f4e9 12869 if (!needs_modeset(crtc->state) || !crtc->state->active)
0a9ab303
ACO
12870 continue;
12871
12872 update_scanline_offset(to_intel_crtc(crtc));
80715b2f 12873
0a9ab303
ACO
12874 dev_priv->display.crtc_enable(crtc);
12875 intel_crtc_enable_planes(crtc);
80715b2f 12876 }
a6778b3c 12877
a6778b3c 12878 /* FIXME: add subpixel order */
83a57153 12879
d4afb8cc
ACO
12880 drm_atomic_helper_cleanup_planes(dev, state);
12881
2bfb4627
ACO
12882 drm_atomic_state_free(state);
12883
9eb45f22 12884 return 0;
f6e5b160
CW
12885}
12886
568c634a 12887static int intel_set_mode_checked(struct drm_atomic_state *state)
f30da187 12888{
568c634a 12889 struct drm_device *dev = state->dev;
f30da187
DV
12890 int ret;
12891
568c634a 12892 ret = __intel_set_mode(state);
f30da187 12893 if (ret == 0)
568c634a 12894 intel_modeset_check_state(dev);
f30da187
DV
12895
12896 return ret;
12897}
12898
568c634a 12899static int intel_set_mode(struct drm_atomic_state *state)
7f27126e 12900{
568c634a 12901 int ret;
83a57153 12902
568c634a 12903 ret = intel_modeset_compute_config(state);
83a57153 12904 if (ret)
568c634a 12905 return ret;
7f27126e 12906
568c634a 12907 return intel_set_mode_checked(state);
7f27126e
JB
12908}
12909
c0c36b94
CW
12910void intel_crtc_restore_mode(struct drm_crtc *crtc)
12911{
83a57153
ACO
12912 struct drm_device *dev = crtc->dev;
12913 struct drm_atomic_state *state;
4be07317 12914 struct intel_crtc *intel_crtc;
83a57153
ACO
12915 struct intel_encoder *encoder;
12916 struct intel_connector *connector;
12917 struct drm_connector_state *connector_state;
4be07317 12918 struct intel_crtc_state *crtc_state;
2bfb4627 12919 int ret;
83a57153
ACO
12920
12921 state = drm_atomic_state_alloc(dev);
12922 if (!state) {
12923 DRM_DEBUG_KMS("[CRTC:%d] mode restore failed, out of memory",
12924 crtc->base.id);
12925 return;
12926 }
12927
12928 state->acquire_ctx = dev->mode_config.acquire_ctx;
12929
12930 /* The force restore path in the HW readout code relies on the staged
12931 * config still keeping the user requested config while the actual
12932 * state has been overwritten by the configuration read from HW. We
12933 * need to copy the staged config to the atomic state, otherwise the
12934 * mode set will just reapply the state the HW is already in. */
12935 for_each_intel_encoder(dev, encoder) {
37ade417 12936 if (encoder->base.crtc != crtc)
83a57153
ACO
12937 continue;
12938
12939 for_each_intel_connector(dev, connector) {
37ade417 12940 if (connector->base.state->best_encoder != &encoder->base)
83a57153
ACO
12941 continue;
12942
12943 connector_state = drm_atomic_get_connector_state(state, &connector->base);
12944 if (IS_ERR(connector_state)) {
12945 DRM_DEBUG_KMS("Failed to add [CONNECTOR:%d:%s] to state: %ld\n",
12946 connector->base.base.id,
12947 connector->base.name,
12948 PTR_ERR(connector_state));
12949 continue;
12950 }
12951
12952 connector_state->crtc = crtc;
83a57153
ACO
12953 }
12954 }
12955
4be07317 12956 for_each_intel_crtc(dev, intel_crtc) {
4be07317
ACO
12957 crtc_state = intel_atomic_get_crtc_state(state, intel_crtc);
12958 if (IS_ERR(crtc_state)) {
12959 DRM_DEBUG_KMS("Failed to add [CRTC:%d] to state: %ld\n",
12960 intel_crtc->base.base.id,
12961 PTR_ERR(crtc_state));
12962 continue;
12963 }
12964
8c7b5ccb
ACO
12965 if (&intel_crtc->base == crtc)
12966 drm_mode_copy(&crtc_state->base.mode, &crtc->mode);
4be07317
ACO
12967 }
12968
d3a40d1b
ACO
12969 intel_modeset_setup_plane_state(state, crtc, &crtc->mode,
12970 crtc->primary->fb, crtc->x, crtc->y);
12971
568c634a 12972 ret = intel_set_mode(state);
2bfb4627
ACO
12973 if (ret)
12974 drm_atomic_state_free(state);
c0c36b94
CW
12975}
12976
25c5b266
DV
12977#undef for_each_intel_crtc_masked
12978
b7885264
ACO
12979static bool intel_connector_in_mode_set(struct intel_connector *connector,
12980 struct drm_mode_set *set)
12981{
12982 int ro;
12983
12984 for (ro = 0; ro < set->num_connectors; ro++)
12985 if (set->connectors[ro] == &connector->base)
12986 return true;
12987
12988 return false;
12989}
12990
2e431051 12991static int
9a935856
DV
12992intel_modeset_stage_output_state(struct drm_device *dev,
12993 struct drm_mode_set *set,
944b0c76 12994 struct drm_atomic_state *state)
50f56119 12995{
9a935856 12996 struct intel_connector *connector;
d5432a9d 12997 struct drm_connector *drm_connector;
944b0c76 12998 struct drm_connector_state *connector_state;
d5432a9d
ACO
12999 struct drm_crtc *crtc;
13000 struct drm_crtc_state *crtc_state;
13001 int i, ret;
50f56119 13002
9abdda74 13003 /* The upper layers ensure that we either disable a crtc or have a list
9a935856
DV
13004 * of connectors. For paranoia, double-check this. */
13005 WARN_ON(!set->fb && (set->num_connectors != 0));
13006 WARN_ON(set->fb && (set->num_connectors == 0));
13007
3a3371ff 13008 for_each_intel_connector(dev, connector) {
b7885264
ACO
13009 bool in_mode_set = intel_connector_in_mode_set(connector, set);
13010
d5432a9d
ACO
13011 if (!in_mode_set && connector->base.state->crtc != set->crtc)
13012 continue;
13013
13014 connector_state =
13015 drm_atomic_get_connector_state(state, &connector->base);
13016 if (IS_ERR(connector_state))
13017 return PTR_ERR(connector_state);
13018
b7885264
ACO
13019 if (in_mode_set) {
13020 int pipe = to_intel_crtc(set->crtc)->pipe;
d5432a9d
ACO
13021 connector_state->best_encoder =
13022 &intel_find_encoder(connector, pipe)->base;
50f56119
DV
13023 }
13024
d5432a9d 13025 if (connector->base.state->crtc != set->crtc)
b7885264
ACO
13026 continue;
13027
9a935856
DV
13028 /* If we disable the crtc, disable all its connectors. Also, if
13029 * the connector is on the changing crtc but not on the new
13030 * connector list, disable it. */
b7885264 13031 if (!set->fb || !in_mode_set) {
d5432a9d 13032 connector_state->best_encoder = NULL;
9a935856
DV
13033
13034 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [NOCRTC]\n",
13035 connector->base.base.id,
c23cc417 13036 connector->base.name);
9a935856 13037 }
50f56119 13038 }
9a935856 13039 /* connector->new_encoder is now updated for all connectors. */
50f56119 13040
d5432a9d
ACO
13041 for_each_connector_in_state(state, drm_connector, connector_state, i) {
13042 connector = to_intel_connector(drm_connector);
13043
13044 if (!connector_state->best_encoder) {
13045 ret = drm_atomic_set_crtc_for_connector(connector_state,
13046 NULL);
13047 if (ret)
13048 return ret;
7668851f 13049
50f56119 13050 continue;
d5432a9d 13051 }
50f56119 13052
d5432a9d
ACO
13053 if (intel_connector_in_mode_set(connector, set)) {
13054 struct drm_crtc *crtc = connector->base.state->crtc;
13055
13056 /* If this connector was in a previous crtc, add it
13057 * to the state. We might need to disable it. */
13058 if (crtc) {
13059 crtc_state =
13060 drm_atomic_get_crtc_state(state, crtc);
13061 if (IS_ERR(crtc_state))
13062 return PTR_ERR(crtc_state);
13063 }
13064
13065 ret = drm_atomic_set_crtc_for_connector(connector_state,
13066 set->crtc);
13067 if (ret)
13068 return ret;
13069 }
50f56119
DV
13070
13071 /* Make sure the new CRTC will work with the encoder */
d5432a9d
ACO
13072 if (!drm_encoder_crtc_ok(connector_state->best_encoder,
13073 connector_state->crtc)) {
5e2b584e 13074 return -EINVAL;
50f56119 13075 }
944b0c76 13076
9a935856
DV
13077 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [CRTC:%d]\n",
13078 connector->base.base.id,
c23cc417 13079 connector->base.name,
d5432a9d 13080 connector_state->crtc->base.id);
944b0c76 13081
d5432a9d
ACO
13082 if (connector_state->best_encoder != &connector->encoder->base)
13083 connector->encoder =
13084 to_intel_encoder(connector_state->best_encoder);
0e32b39c 13085 }
7668851f 13086
d5432a9d 13087 for_each_crtc_in_state(state, crtc, crtc_state, i) {
49d6fa21
ML
13088 bool has_connectors;
13089
d5432a9d
ACO
13090 ret = drm_atomic_add_affected_connectors(state, crtc);
13091 if (ret)
13092 return ret;
4be07317 13093
49d6fa21
ML
13094 has_connectors = !!drm_atomic_connectors_for_crtc(state, crtc);
13095 if (has_connectors != crtc_state->enable)
13096 crtc_state->enable =
13097 crtc_state->active = has_connectors;
7668851f
VS
13098 }
13099
8c7b5ccb
ACO
13100 ret = intel_modeset_setup_plane_state(state, set->crtc, set->mode,
13101 set->fb, set->x, set->y);
13102 if (ret)
13103 return ret;
13104
13105 crtc_state = drm_atomic_get_crtc_state(state, set->crtc);
13106 if (IS_ERR(crtc_state))
13107 return PTR_ERR(crtc_state);
13108
13109 if (set->mode)
13110 drm_mode_copy(&crtc_state->mode, set->mode);
13111
13112 if (set->num_connectors)
13113 crtc_state->active = true;
13114
2e431051
DV
13115 return 0;
13116}
13117
13118static int intel_crtc_set_config(struct drm_mode_set *set)
13119{
13120 struct drm_device *dev;
83a57153 13121 struct drm_atomic_state *state = NULL;
2e431051 13122 int ret;
2e431051 13123
8d3e375e
DV
13124 BUG_ON(!set);
13125 BUG_ON(!set->crtc);
13126 BUG_ON(!set->crtc->helper_private);
2e431051 13127
7e53f3a4
DV
13128 /* Enforce sane interface api - has been abused by the fb helper. */
13129 BUG_ON(!set->mode && set->fb);
13130 BUG_ON(set->fb && set->num_connectors == 0);
431e50f7 13131
2e431051
DV
13132 if (set->fb) {
13133 DRM_DEBUG_KMS("[CRTC:%d] [FB:%d] #connectors=%d (x y) (%i %i)\n",
13134 set->crtc->base.id, set->fb->base.id,
13135 (int)set->num_connectors, set->x, set->y);
13136 } else {
13137 DRM_DEBUG_KMS("[CRTC:%d] [NOFB]\n", set->crtc->base.id);
2e431051
DV
13138 }
13139
13140 dev = set->crtc->dev;
13141
83a57153 13142 state = drm_atomic_state_alloc(dev);
7cbf41d6
ACO
13143 if (!state)
13144 return -ENOMEM;
83a57153
ACO
13145
13146 state->acquire_ctx = dev->mode_config.acquire_ctx;
13147
462a425a 13148 ret = intel_modeset_stage_output_state(dev, set, state);
2e431051 13149 if (ret)
7cbf41d6 13150 goto out;
2e431051 13151
568c634a
ACO
13152 ret = intel_modeset_compute_config(state);
13153 if (ret)
7cbf41d6 13154 goto out;
50f52756 13155
1f9954d0
JB
13156 intel_update_pipe_size(to_intel_crtc(set->crtc));
13157
568c634a 13158 ret = intel_set_mode_checked(state);
2d05eae1 13159 if (ret) {
bf67dfeb
DV
13160 DRM_DEBUG_KMS("failed to set mode on [CRTC:%d], err = %d\n",
13161 set->crtc->base.id, ret);
2d05eae1 13162 }
50f56119 13163
7cbf41d6 13164out:
2bfb4627
ACO
13165 if (ret)
13166 drm_atomic_state_free(state);
50f56119
DV
13167 return ret;
13168}
f6e5b160
CW
13169
13170static const struct drm_crtc_funcs intel_crtc_funcs = {
f6e5b160 13171 .gamma_set = intel_crtc_gamma_set,
50f56119 13172 .set_config = intel_crtc_set_config,
f6e5b160
CW
13173 .destroy = intel_crtc_destroy,
13174 .page_flip = intel_crtc_page_flip,
1356837e
MR
13175 .atomic_duplicate_state = intel_crtc_duplicate_state,
13176 .atomic_destroy_state = intel_crtc_destroy_state,
f6e5b160
CW
13177};
13178
5358901f
DV
13179static bool ibx_pch_dpll_get_hw_state(struct drm_i915_private *dev_priv,
13180 struct intel_shared_dpll *pll,
13181 struct intel_dpll_hw_state *hw_state)
ee7b9f93 13182{
5358901f 13183 uint32_t val;
ee7b9f93 13184
f458ebbc 13185 if (!intel_display_power_is_enabled(dev_priv, POWER_DOMAIN_PLLS))
bd2bb1b9
PZ
13186 return false;
13187
5358901f 13188 val = I915_READ(PCH_DPLL(pll->id));
66e985c0
DV
13189 hw_state->dpll = val;
13190 hw_state->fp0 = I915_READ(PCH_FP0(pll->id));
13191 hw_state->fp1 = I915_READ(PCH_FP1(pll->id));
5358901f
DV
13192
13193 return val & DPLL_VCO_ENABLE;
13194}
13195
15bdd4cf
DV
13196static void ibx_pch_dpll_mode_set(struct drm_i915_private *dev_priv,
13197 struct intel_shared_dpll *pll)
13198{
3e369b76
ACO
13199 I915_WRITE(PCH_FP0(pll->id), pll->config.hw_state.fp0);
13200 I915_WRITE(PCH_FP1(pll->id), pll->config.hw_state.fp1);
15bdd4cf
DV
13201}
13202
e7b903d2
DV
13203static void ibx_pch_dpll_enable(struct drm_i915_private *dev_priv,
13204 struct intel_shared_dpll *pll)
13205{
e7b903d2 13206 /* PCH refclock must be enabled first */
89eff4be 13207 ibx_assert_pch_refclk_enabled(dev_priv);
e7b903d2 13208
3e369b76 13209 I915_WRITE(PCH_DPLL(pll->id), pll->config.hw_state.dpll);
15bdd4cf
DV
13210
13211 /* Wait for the clocks to stabilize. */
13212 POSTING_READ(PCH_DPLL(pll->id));
13213 udelay(150);
13214
13215 /* The pixel multiplier can only be updated once the
13216 * DPLL is enabled and the clocks are stable.
13217 *
13218 * So write it again.
13219 */
3e369b76 13220 I915_WRITE(PCH_DPLL(pll->id), pll->config.hw_state.dpll);
15bdd4cf 13221 POSTING_READ(PCH_DPLL(pll->id));
e7b903d2
DV
13222 udelay(200);
13223}
13224
13225static void ibx_pch_dpll_disable(struct drm_i915_private *dev_priv,
13226 struct intel_shared_dpll *pll)
13227{
13228 struct drm_device *dev = dev_priv->dev;
13229 struct intel_crtc *crtc;
e7b903d2
DV
13230
13231 /* Make sure no transcoder isn't still depending on us. */
d3fcc808 13232 for_each_intel_crtc(dev, crtc) {
e7b903d2
DV
13233 if (intel_crtc_to_shared_dpll(crtc) == pll)
13234 assert_pch_transcoder_disabled(dev_priv, crtc->pipe);
ee7b9f93
JB
13235 }
13236
15bdd4cf
DV
13237 I915_WRITE(PCH_DPLL(pll->id), 0);
13238 POSTING_READ(PCH_DPLL(pll->id));
e7b903d2
DV
13239 udelay(200);
13240}
13241
46edb027
DV
13242static char *ibx_pch_dpll_names[] = {
13243 "PCH DPLL A",
13244 "PCH DPLL B",
13245};
13246
7c74ade1 13247static void ibx_pch_dpll_init(struct drm_device *dev)
ee7b9f93 13248{
e7b903d2 13249 struct drm_i915_private *dev_priv = dev->dev_private;
ee7b9f93
JB
13250 int i;
13251
7c74ade1 13252 dev_priv->num_shared_dpll = 2;
ee7b9f93 13253
e72f9fbf 13254 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
46edb027
DV
13255 dev_priv->shared_dplls[i].id = i;
13256 dev_priv->shared_dplls[i].name = ibx_pch_dpll_names[i];
15bdd4cf 13257 dev_priv->shared_dplls[i].mode_set = ibx_pch_dpll_mode_set;
e7b903d2
DV
13258 dev_priv->shared_dplls[i].enable = ibx_pch_dpll_enable;
13259 dev_priv->shared_dplls[i].disable = ibx_pch_dpll_disable;
5358901f
DV
13260 dev_priv->shared_dplls[i].get_hw_state =
13261 ibx_pch_dpll_get_hw_state;
ee7b9f93
JB
13262 }
13263}
13264
7c74ade1
DV
13265static void intel_shared_dpll_init(struct drm_device *dev)
13266{
e7b903d2 13267 struct drm_i915_private *dev_priv = dev->dev_private;
7c74ade1 13268
b6283055
VS
13269 intel_update_cdclk(dev);
13270
9cd86933
DV
13271 if (HAS_DDI(dev))
13272 intel_ddi_pll_init(dev);
13273 else if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
7c74ade1
DV
13274 ibx_pch_dpll_init(dev);
13275 else
13276 dev_priv->num_shared_dpll = 0;
13277
13278 BUG_ON(dev_priv->num_shared_dpll > I915_NUM_PLLS);
7c74ade1
DV
13279}
13280
1fc0a8f7
TU
13281/**
13282 * intel_wm_need_update - Check whether watermarks need updating
13283 * @plane: drm plane
13284 * @state: new plane state
13285 *
13286 * Check current plane state versus the new one to determine whether
13287 * watermarks need to be recalculated.
13288 *
13289 * Returns true or false.
13290 */
13291bool intel_wm_need_update(struct drm_plane *plane,
13292 struct drm_plane_state *state)
13293{
13294 /* Update watermarks on tiling changes. */
13295 if (!plane->state->fb || !state->fb ||
13296 plane->state->fb->modifier[0] != state->fb->modifier[0] ||
13297 plane->state->rotation != state->rotation)
13298 return true;
13299
13300 return false;
13301}
13302
6beb8c23
MR
13303/**
13304 * intel_prepare_plane_fb - Prepare fb for usage on plane
13305 * @plane: drm plane to prepare for
13306 * @fb: framebuffer to prepare for presentation
13307 *
13308 * Prepares a framebuffer for usage on a display plane. Generally this
13309 * involves pinning the underlying object and updating the frontbuffer tracking
13310 * bits. Some older platforms need special physical address handling for
13311 * cursor planes.
13312 *
13313 * Returns 0 on success, negative error code on failure.
13314 */
13315int
13316intel_prepare_plane_fb(struct drm_plane *plane,
d136dfee
TU
13317 struct drm_framebuffer *fb,
13318 const struct drm_plane_state *new_state)
465c120c
MR
13319{
13320 struct drm_device *dev = plane->dev;
6beb8c23
MR
13321 struct intel_plane *intel_plane = to_intel_plane(plane);
13322 enum pipe pipe = intel_plane->pipe;
13323 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
13324 struct drm_i915_gem_object *old_obj = intel_fb_obj(plane->fb);
13325 unsigned frontbuffer_bits = 0;
13326 int ret = 0;
465c120c 13327
ea2c67bb 13328 if (!obj)
465c120c
MR
13329 return 0;
13330
6beb8c23
MR
13331 switch (plane->type) {
13332 case DRM_PLANE_TYPE_PRIMARY:
13333 frontbuffer_bits = INTEL_FRONTBUFFER_PRIMARY(pipe);
13334 break;
13335 case DRM_PLANE_TYPE_CURSOR:
13336 frontbuffer_bits = INTEL_FRONTBUFFER_CURSOR(pipe);
13337 break;
13338 case DRM_PLANE_TYPE_OVERLAY:
13339 frontbuffer_bits = INTEL_FRONTBUFFER_SPRITE(pipe);
13340 break;
13341 }
465c120c 13342
6beb8c23 13343 mutex_lock(&dev->struct_mutex);
465c120c 13344
6beb8c23
MR
13345 if (plane->type == DRM_PLANE_TYPE_CURSOR &&
13346 INTEL_INFO(dev)->cursor_needs_physical) {
13347 int align = IS_I830(dev) ? 16 * 1024 : 256;
13348 ret = i915_gem_object_attach_phys(obj, align);
13349 if (ret)
13350 DRM_DEBUG_KMS("failed to attach phys object\n");
13351 } else {
82bc3b2d 13352 ret = intel_pin_and_fence_fb_obj(plane, fb, new_state, NULL);
6beb8c23 13353 }
465c120c 13354
6beb8c23
MR
13355 if (ret == 0)
13356 i915_gem_track_fb(old_obj, obj, frontbuffer_bits);
fdd508a6 13357
4c34574f 13358 mutex_unlock(&dev->struct_mutex);
465c120c 13359
6beb8c23
MR
13360 return ret;
13361}
13362
38f3ce3a
MR
13363/**
13364 * intel_cleanup_plane_fb - Cleans up an fb after plane use
13365 * @plane: drm plane to clean up for
13366 * @fb: old framebuffer that was on plane
13367 *
13368 * Cleans up a framebuffer that has just been removed from a plane.
13369 */
13370void
13371intel_cleanup_plane_fb(struct drm_plane *plane,
d136dfee
TU
13372 struct drm_framebuffer *fb,
13373 const struct drm_plane_state *old_state)
38f3ce3a
MR
13374{
13375 struct drm_device *dev = plane->dev;
13376 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
13377
13378 if (WARN_ON(!obj))
13379 return;
13380
13381 if (plane->type != DRM_PLANE_TYPE_CURSOR ||
13382 !INTEL_INFO(dev)->cursor_needs_physical) {
13383 mutex_lock(&dev->struct_mutex);
82bc3b2d 13384 intel_unpin_fb_obj(fb, old_state);
38f3ce3a
MR
13385 mutex_unlock(&dev->struct_mutex);
13386 }
465c120c
MR
13387}
13388
6156a456
CK
13389int
13390skl_max_scale(struct intel_crtc *intel_crtc, struct intel_crtc_state *crtc_state)
13391{
13392 int max_scale;
13393 struct drm_device *dev;
13394 struct drm_i915_private *dev_priv;
13395 int crtc_clock, cdclk;
13396
13397 if (!intel_crtc || !crtc_state)
13398 return DRM_PLANE_HELPER_NO_SCALING;
13399
13400 dev = intel_crtc->base.dev;
13401 dev_priv = dev->dev_private;
13402 crtc_clock = crtc_state->base.adjusted_mode.crtc_clock;
13403 cdclk = dev_priv->display.get_display_clock_speed(dev);
13404
13405 if (!crtc_clock || !cdclk)
13406 return DRM_PLANE_HELPER_NO_SCALING;
13407
13408 /*
13409 * skl max scale is lower of:
13410 * close to 3 but not 3, -1 is for that purpose
13411 * or
13412 * cdclk/crtc_clock
13413 */
13414 max_scale = min((1 << 16) * 3 - 1, (1 << 8) * ((cdclk << 8) / crtc_clock));
13415
13416 return max_scale;
13417}
13418
465c120c 13419static int
3c692a41
GP
13420intel_check_primary_plane(struct drm_plane *plane,
13421 struct intel_plane_state *state)
13422{
32b7eeec
MR
13423 struct drm_device *dev = plane->dev;
13424 struct drm_i915_private *dev_priv = dev->dev_private;
2b875c22 13425 struct drm_crtc *crtc = state->base.crtc;
ea2c67bb 13426 struct intel_crtc *intel_crtc;
6156a456 13427 struct intel_crtc_state *crtc_state;
2b875c22 13428 struct drm_framebuffer *fb = state->base.fb;
3c692a41
GP
13429 struct drm_rect *dest = &state->dst;
13430 struct drm_rect *src = &state->src;
13431 const struct drm_rect *clip = &state->clip;
d8106366 13432 bool can_position = false;
6156a456
CK
13433 int max_scale = DRM_PLANE_HELPER_NO_SCALING;
13434 int min_scale = DRM_PLANE_HELPER_NO_SCALING;
465c120c
MR
13435 int ret;
13436
ea2c67bb
MR
13437 crtc = crtc ? crtc : plane->crtc;
13438 intel_crtc = to_intel_crtc(crtc);
6156a456
CK
13439 crtc_state = state->base.state ?
13440 intel_atomic_get_crtc_state(state->base.state, intel_crtc) : NULL;
ea2c67bb 13441
6156a456 13442 if (INTEL_INFO(dev)->gen >= 9) {
225c228a
CK
13443 /* use scaler when colorkey is not required */
13444 if (to_intel_plane(plane)->ckey.flags == I915_SET_COLORKEY_NONE) {
13445 min_scale = 1;
13446 max_scale = skl_max_scale(intel_crtc, crtc_state);
13447 }
d8106366 13448 can_position = true;
6156a456 13449 }
d8106366 13450
c59cb179
MR
13451 ret = drm_plane_helper_check_update(plane, crtc, fb,
13452 src, dest, clip,
6156a456
CK
13453 min_scale,
13454 max_scale,
d8106366
SJ
13455 can_position, true,
13456 &state->visible);
c59cb179
MR
13457 if (ret)
13458 return ret;
465c120c 13459
32b7eeec 13460 if (intel_crtc->active) {
b70709a6
ML
13461 struct intel_plane_state *old_state =
13462 to_intel_plane_state(plane->state);
13463
32b7eeec
MR
13464 intel_crtc->atomic.wait_for_flips = true;
13465
13466 /*
13467 * FBC does not work on some platforms for rotated
13468 * planes, so disable it when rotation is not 0 and
13469 * update it when rotation is set back to 0.
13470 *
13471 * FIXME: This is redundant with the fbc update done in
13472 * the primary plane enable function except that that
13473 * one is done too late. We eventually need to unify
13474 * this.
13475 */
b70709a6 13476 if (state->visible &&
32b7eeec 13477 INTEL_INFO(dev)->gen <= 4 && !IS_G4X(dev) &&
e35fef21 13478 dev_priv->fbc.crtc == intel_crtc &&
8e7d688b 13479 state->base.rotation != BIT(DRM_ROTATE_0)) {
32b7eeec
MR
13480 intel_crtc->atomic.disable_fbc = true;
13481 }
13482
b70709a6 13483 if (state->visible && !old_state->visible) {
32b7eeec
MR
13484 /*
13485 * BDW signals flip done immediately if the plane
13486 * is disabled, even if the plane enable is already
13487 * armed to occur at the next vblank :(
13488 */
b70709a6 13489 if (IS_BROADWELL(dev))
32b7eeec 13490 intel_crtc->atomic.wait_vblank = true;
fb9d6cf8
ML
13491
13492 if (crtc_state && !needs_modeset(&crtc_state->base))
13493 intel_crtc->atomic.post_enable_primary = true;
32b7eeec
MR
13494 }
13495
fb9d6cf8
ML
13496 if (!state->visible && old_state->visible &&
13497 crtc_state && !needs_modeset(&crtc_state->base))
13498 intel_crtc->atomic.pre_disable_primary = true;
13499
32b7eeec
MR
13500 intel_crtc->atomic.fb_bits |=
13501 INTEL_FRONTBUFFER_PRIMARY(intel_crtc->pipe);
13502
13503 intel_crtc->atomic.update_fbc = true;
0fda6568 13504
1fc0a8f7 13505 if (intel_wm_need_update(plane, &state->base))
0fda6568 13506 intel_crtc->atomic.update_wm = true;
ccc759dc
GP
13507 }
13508
6156a456
CK
13509 if (INTEL_INFO(dev)->gen >= 9) {
13510 ret = skl_update_scaler_users(intel_crtc, crtc_state,
13511 to_intel_plane(plane), state, 0);
13512 if (ret)
13513 return ret;
13514 }
13515
14af293f
GP
13516 return 0;
13517}
13518
13519static void
13520intel_commit_primary_plane(struct drm_plane *plane,
13521 struct intel_plane_state *state)
13522{
2b875c22
MR
13523 struct drm_crtc *crtc = state->base.crtc;
13524 struct drm_framebuffer *fb = state->base.fb;
13525 struct drm_device *dev = plane->dev;
14af293f 13526 struct drm_i915_private *dev_priv = dev->dev_private;
ea2c67bb 13527 struct intel_crtc *intel_crtc;
14af293f
GP
13528 struct drm_rect *src = &state->src;
13529
ea2c67bb
MR
13530 crtc = crtc ? crtc : plane->crtc;
13531 intel_crtc = to_intel_crtc(crtc);
cf4c7c12
MR
13532
13533 plane->fb = fb;
9dc806fc
MR
13534 crtc->x = src->x1 >> 16;
13535 crtc->y = src->y1 >> 16;
ccc759dc 13536
ccc759dc 13537 if (intel_crtc->active) {
27321ae8 13538 if (state->visible)
ccc759dc
GP
13539 /* FIXME: kill this fastboot hack */
13540 intel_update_pipe_size(intel_crtc);
465c120c 13541
27321ae8
ML
13542 dev_priv->display.update_primary_plane(crtc, plane->fb,
13543 crtc->x, crtc->y);
ccc759dc 13544 }
465c120c
MR
13545}
13546
a8ad0d8e
ML
13547static void
13548intel_disable_primary_plane(struct drm_plane *plane,
13549 struct drm_crtc *crtc,
13550 bool force)
13551{
13552 struct drm_device *dev = plane->dev;
13553 struct drm_i915_private *dev_priv = dev->dev_private;
13554
a8ad0d8e
ML
13555 dev_priv->display.update_primary_plane(crtc, NULL, 0, 0);
13556}
13557
32b7eeec 13558static void intel_begin_crtc_commit(struct drm_crtc *crtc)
3c692a41 13559{
32b7eeec 13560 struct drm_device *dev = crtc->dev;
140fd38d 13561 struct drm_i915_private *dev_priv = dev->dev_private;
3c692a41 13562 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
ea2c67bb
MR
13563 struct intel_plane *intel_plane;
13564 struct drm_plane *p;
13565 unsigned fb_bits = 0;
13566
13567 /* Track fb's for any planes being disabled */
13568 list_for_each_entry(p, &dev->mode_config.plane_list, head) {
13569 intel_plane = to_intel_plane(p);
13570
13571 if (intel_crtc->atomic.disabled_planes &
13572 (1 << drm_plane_index(p))) {
13573 switch (p->type) {
13574 case DRM_PLANE_TYPE_PRIMARY:
13575 fb_bits = INTEL_FRONTBUFFER_PRIMARY(intel_plane->pipe);
13576 break;
13577 case DRM_PLANE_TYPE_CURSOR:
13578 fb_bits = INTEL_FRONTBUFFER_CURSOR(intel_plane->pipe);
13579 break;
13580 case DRM_PLANE_TYPE_OVERLAY:
13581 fb_bits = INTEL_FRONTBUFFER_SPRITE(intel_plane->pipe);
13582 break;
13583 }
3c692a41 13584
ea2c67bb
MR
13585 mutex_lock(&dev->struct_mutex);
13586 i915_gem_track_fb(intel_fb_obj(p->fb), NULL, fb_bits);
13587 mutex_unlock(&dev->struct_mutex);
13588 }
13589 }
3c692a41 13590
32b7eeec
MR
13591 if (intel_crtc->atomic.wait_for_flips)
13592 intel_crtc_wait_for_pending_flips(crtc);
3c692a41 13593
32b7eeec
MR
13594 if (intel_crtc->atomic.disable_fbc)
13595 intel_fbc_disable(dev);
3c692a41 13596
32b7eeec
MR
13597 if (intel_crtc->atomic.pre_disable_primary)
13598 intel_pre_disable_primary(crtc);
3c692a41 13599
32b7eeec
MR
13600 if (intel_crtc->atomic.update_wm)
13601 intel_update_watermarks(crtc);
3c692a41 13602
32b7eeec 13603 intel_runtime_pm_get(dev_priv);
3c692a41 13604
c34c9ee4
MR
13605 /* Perform vblank evasion around commit operation */
13606 if (intel_crtc->active)
13607 intel_crtc->atomic.evade =
13608 intel_pipe_update_start(intel_crtc,
13609 &intel_crtc->atomic.start_vbl_count);
32b7eeec
MR
13610}
13611
13612static void intel_finish_crtc_commit(struct drm_crtc *crtc)
13613{
13614 struct drm_device *dev = crtc->dev;
13615 struct drm_i915_private *dev_priv = dev->dev_private;
13616 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
13617 struct drm_plane *p;
13618
c34c9ee4
MR
13619 if (intel_crtc->atomic.evade)
13620 intel_pipe_update_end(intel_crtc,
13621 intel_crtc->atomic.start_vbl_count);
3c692a41 13622
140fd38d 13623 intel_runtime_pm_put(dev_priv);
3c692a41 13624
8a8f7f44 13625 if (intel_crtc->atomic.wait_vblank && intel_crtc->active)
32b7eeec
MR
13626 intel_wait_for_vblank(dev, intel_crtc->pipe);
13627
13628 intel_frontbuffer_flip(dev, intel_crtc->atomic.fb_bits);
13629
13630 if (intel_crtc->atomic.update_fbc) {
ccc759dc 13631 mutex_lock(&dev->struct_mutex);
7ff0ebcc 13632 intel_fbc_update(dev);
ccc759dc 13633 mutex_unlock(&dev->struct_mutex);
38f3ce3a 13634 }
3c692a41 13635
32b7eeec
MR
13636 if (intel_crtc->atomic.post_enable_primary)
13637 intel_post_enable_primary(crtc);
3c692a41 13638
32b7eeec
MR
13639 drm_for_each_legacy_plane(p, &dev->mode_config.plane_list)
13640 if (intel_crtc->atomic.update_sprite_watermarks & drm_plane_index(p))
13641 intel_update_sprite_watermarks(p, crtc, 0, 0, 0,
13642 false, false);
13643
13644 memset(&intel_crtc->atomic, 0, sizeof(intel_crtc->atomic));
3c692a41
GP
13645}
13646
cf4c7c12 13647/**
4a3b8769
MR
13648 * intel_plane_destroy - destroy a plane
13649 * @plane: plane to destroy
cf4c7c12 13650 *
4a3b8769
MR
13651 * Common destruction function for all types of planes (primary, cursor,
13652 * sprite).
cf4c7c12 13653 */
4a3b8769 13654void intel_plane_destroy(struct drm_plane *plane)
465c120c
MR
13655{
13656 struct intel_plane *intel_plane = to_intel_plane(plane);
13657 drm_plane_cleanup(plane);
13658 kfree(intel_plane);
13659}
13660
65a3fea0 13661const struct drm_plane_funcs intel_plane_funcs = {
70a101f8
MR
13662 .update_plane = drm_atomic_helper_update_plane,
13663 .disable_plane = drm_atomic_helper_disable_plane,
3d7d6510 13664 .destroy = intel_plane_destroy,
c196e1d6 13665 .set_property = drm_atomic_helper_plane_set_property,
a98b3431
MR
13666 .atomic_get_property = intel_plane_atomic_get_property,
13667 .atomic_set_property = intel_plane_atomic_set_property,
ea2c67bb
MR
13668 .atomic_duplicate_state = intel_plane_duplicate_state,
13669 .atomic_destroy_state = intel_plane_destroy_state,
13670
465c120c
MR
13671};
13672
13673static struct drm_plane *intel_primary_plane_create(struct drm_device *dev,
13674 int pipe)
13675{
13676 struct intel_plane *primary;
8e7d688b 13677 struct intel_plane_state *state;
465c120c
MR
13678 const uint32_t *intel_primary_formats;
13679 int num_formats;
13680
13681 primary = kzalloc(sizeof(*primary), GFP_KERNEL);
13682 if (primary == NULL)
13683 return NULL;
13684
8e7d688b
MR
13685 state = intel_create_plane_state(&primary->base);
13686 if (!state) {
ea2c67bb
MR
13687 kfree(primary);
13688 return NULL;
13689 }
8e7d688b 13690 primary->base.state = &state->base;
ea2c67bb 13691
465c120c
MR
13692 primary->can_scale = false;
13693 primary->max_downscale = 1;
6156a456
CK
13694 if (INTEL_INFO(dev)->gen >= 9) {
13695 primary->can_scale = true;
af99ceda 13696 state->scaler_id = -1;
6156a456 13697 }
465c120c
MR
13698 primary->pipe = pipe;
13699 primary->plane = pipe;
c59cb179
MR
13700 primary->check_plane = intel_check_primary_plane;
13701 primary->commit_plane = intel_commit_primary_plane;
a8ad0d8e 13702 primary->disable_plane = intel_disable_primary_plane;
08e221fb 13703 primary->ckey.flags = I915_SET_COLORKEY_NONE;
465c120c
MR
13704 if (HAS_FBC(dev) && INTEL_INFO(dev)->gen < 4)
13705 primary->plane = !pipe;
13706
6c0fd451
DL
13707 if (INTEL_INFO(dev)->gen >= 9) {
13708 intel_primary_formats = skl_primary_formats;
13709 num_formats = ARRAY_SIZE(skl_primary_formats);
13710 } else if (INTEL_INFO(dev)->gen >= 4) {
568db4f2
DL
13711 intel_primary_formats = i965_primary_formats;
13712 num_formats = ARRAY_SIZE(i965_primary_formats);
6c0fd451
DL
13713 } else {
13714 intel_primary_formats = i8xx_primary_formats;
13715 num_formats = ARRAY_SIZE(i8xx_primary_formats);
465c120c
MR
13716 }
13717
13718 drm_universal_plane_init(dev, &primary->base, 0,
65a3fea0 13719 &intel_plane_funcs,
465c120c
MR
13720 intel_primary_formats, num_formats,
13721 DRM_PLANE_TYPE_PRIMARY);
48404c1e 13722
3b7a5119
SJ
13723 if (INTEL_INFO(dev)->gen >= 4)
13724 intel_create_rotation_property(dev, primary);
48404c1e 13725
ea2c67bb
MR
13726 drm_plane_helper_add(&primary->base, &intel_plane_helper_funcs);
13727
465c120c
MR
13728 return &primary->base;
13729}
13730
3b7a5119
SJ
13731void intel_create_rotation_property(struct drm_device *dev, struct intel_plane *plane)
13732{
13733 if (!dev->mode_config.rotation_property) {
13734 unsigned long flags = BIT(DRM_ROTATE_0) |
13735 BIT(DRM_ROTATE_180);
13736
13737 if (INTEL_INFO(dev)->gen >= 9)
13738 flags |= BIT(DRM_ROTATE_90) | BIT(DRM_ROTATE_270);
13739
13740 dev->mode_config.rotation_property =
13741 drm_mode_create_rotation_property(dev, flags);
13742 }
13743 if (dev->mode_config.rotation_property)
13744 drm_object_attach_property(&plane->base.base,
13745 dev->mode_config.rotation_property,
13746 plane->base.state->rotation);
13747}
13748
3d7d6510 13749static int
852e787c
GP
13750intel_check_cursor_plane(struct drm_plane *plane,
13751 struct intel_plane_state *state)
3d7d6510 13752{
2b875c22 13753 struct drm_crtc *crtc = state->base.crtc;
ea2c67bb 13754 struct drm_device *dev = plane->dev;
2b875c22 13755 struct drm_framebuffer *fb = state->base.fb;
852e787c
GP
13756 struct drm_rect *dest = &state->dst;
13757 struct drm_rect *src = &state->src;
13758 const struct drm_rect *clip = &state->clip;
757f9a3e 13759 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
ea2c67bb 13760 struct intel_crtc *intel_crtc;
757f9a3e
GP
13761 unsigned stride;
13762 int ret;
3d7d6510 13763
ea2c67bb
MR
13764 crtc = crtc ? crtc : plane->crtc;
13765 intel_crtc = to_intel_crtc(crtc);
13766
757f9a3e 13767 ret = drm_plane_helper_check_update(plane, crtc, fb,
852e787c 13768 src, dest, clip,
3d7d6510
MR
13769 DRM_PLANE_HELPER_NO_SCALING,
13770 DRM_PLANE_HELPER_NO_SCALING,
852e787c 13771 true, true, &state->visible);
757f9a3e
GP
13772 if (ret)
13773 return ret;
13774
13775
13776 /* if we want to turn off the cursor ignore width and height */
13777 if (!obj)
32b7eeec 13778 goto finish;
757f9a3e 13779
757f9a3e 13780 /* Check for which cursor types we support */
ea2c67bb
MR
13781 if (!cursor_size_ok(dev, state->base.crtc_w, state->base.crtc_h)) {
13782 DRM_DEBUG("Cursor dimension %dx%d not supported\n",
13783 state->base.crtc_w, state->base.crtc_h);
757f9a3e
GP
13784 return -EINVAL;
13785 }
13786
ea2c67bb
MR
13787 stride = roundup_pow_of_two(state->base.crtc_w) * 4;
13788 if (obj->base.size < stride * state->base.crtc_h) {
757f9a3e
GP
13789 DRM_DEBUG_KMS("buffer is too small\n");
13790 return -ENOMEM;
13791 }
13792
3a656b54 13793 if (fb->modifier[0] != DRM_FORMAT_MOD_NONE) {
757f9a3e
GP
13794 DRM_DEBUG_KMS("cursor cannot be tiled\n");
13795 ret = -EINVAL;
13796 }
757f9a3e 13797
32b7eeec
MR
13798finish:
13799 if (intel_crtc->active) {
3749f463 13800 if (plane->state->crtc_w != state->base.crtc_w)
32b7eeec
MR
13801 intel_crtc->atomic.update_wm = true;
13802
13803 intel_crtc->atomic.fb_bits |=
13804 INTEL_FRONTBUFFER_CURSOR(intel_crtc->pipe);
13805 }
13806
757f9a3e 13807 return ret;
852e787c 13808}
3d7d6510 13809
a8ad0d8e
ML
13810static void
13811intel_disable_cursor_plane(struct drm_plane *plane,
13812 struct drm_crtc *crtc,
13813 bool force)
13814{
13815 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
13816
13817 if (!force) {
13818 plane->fb = NULL;
13819 intel_crtc->cursor_bo = NULL;
13820 intel_crtc->cursor_addr = 0;
13821 }
13822
13823 intel_crtc_update_cursor(crtc, false);
13824}
13825
f4a2cf29 13826static void
852e787c
GP
13827intel_commit_cursor_plane(struct drm_plane *plane,
13828 struct intel_plane_state *state)
13829{
2b875c22 13830 struct drm_crtc *crtc = state->base.crtc;
ea2c67bb
MR
13831 struct drm_device *dev = plane->dev;
13832 struct intel_crtc *intel_crtc;
2b875c22 13833 struct drm_i915_gem_object *obj = intel_fb_obj(state->base.fb);
a912f12f 13834 uint32_t addr;
852e787c 13835
ea2c67bb
MR
13836 crtc = crtc ? crtc : plane->crtc;
13837 intel_crtc = to_intel_crtc(crtc);
13838
2b875c22 13839 plane->fb = state->base.fb;
ea2c67bb
MR
13840 crtc->cursor_x = state->base.crtc_x;
13841 crtc->cursor_y = state->base.crtc_y;
13842
a912f12f
GP
13843 if (intel_crtc->cursor_bo == obj)
13844 goto update;
4ed91096 13845
f4a2cf29 13846 if (!obj)
a912f12f 13847 addr = 0;
f4a2cf29 13848 else if (!INTEL_INFO(dev)->cursor_needs_physical)
a912f12f 13849 addr = i915_gem_obj_ggtt_offset(obj);
f4a2cf29 13850 else
a912f12f 13851 addr = obj->phys_handle->busaddr;
852e787c 13852
a912f12f
GP
13853 intel_crtc->cursor_addr = addr;
13854 intel_crtc->cursor_bo = obj;
13855update:
852e787c 13856
32b7eeec 13857 if (intel_crtc->active)
a912f12f 13858 intel_crtc_update_cursor(crtc, state->visible);
852e787c
GP
13859}
13860
3d7d6510
MR
13861static struct drm_plane *intel_cursor_plane_create(struct drm_device *dev,
13862 int pipe)
13863{
13864 struct intel_plane *cursor;
8e7d688b 13865 struct intel_plane_state *state;
3d7d6510
MR
13866
13867 cursor = kzalloc(sizeof(*cursor), GFP_KERNEL);
13868 if (cursor == NULL)
13869 return NULL;
13870
8e7d688b
MR
13871 state = intel_create_plane_state(&cursor->base);
13872 if (!state) {
ea2c67bb
MR
13873 kfree(cursor);
13874 return NULL;
13875 }
8e7d688b 13876 cursor->base.state = &state->base;
ea2c67bb 13877
3d7d6510
MR
13878 cursor->can_scale = false;
13879 cursor->max_downscale = 1;
13880 cursor->pipe = pipe;
13881 cursor->plane = pipe;
c59cb179
MR
13882 cursor->check_plane = intel_check_cursor_plane;
13883 cursor->commit_plane = intel_commit_cursor_plane;
a8ad0d8e 13884 cursor->disable_plane = intel_disable_cursor_plane;
3d7d6510
MR
13885
13886 drm_universal_plane_init(dev, &cursor->base, 0,
65a3fea0 13887 &intel_plane_funcs,
3d7d6510
MR
13888 intel_cursor_formats,
13889 ARRAY_SIZE(intel_cursor_formats),
13890 DRM_PLANE_TYPE_CURSOR);
4398ad45
VS
13891
13892 if (INTEL_INFO(dev)->gen >= 4) {
13893 if (!dev->mode_config.rotation_property)
13894 dev->mode_config.rotation_property =
13895 drm_mode_create_rotation_property(dev,
13896 BIT(DRM_ROTATE_0) |
13897 BIT(DRM_ROTATE_180));
13898 if (dev->mode_config.rotation_property)
13899 drm_object_attach_property(&cursor->base.base,
13900 dev->mode_config.rotation_property,
8e7d688b 13901 state->base.rotation);
4398ad45
VS
13902 }
13903
af99ceda
CK
13904 if (INTEL_INFO(dev)->gen >=9)
13905 state->scaler_id = -1;
13906
ea2c67bb
MR
13907 drm_plane_helper_add(&cursor->base, &intel_plane_helper_funcs);
13908
3d7d6510
MR
13909 return &cursor->base;
13910}
13911
549e2bfb
CK
13912static void skl_init_scalers(struct drm_device *dev, struct intel_crtc *intel_crtc,
13913 struct intel_crtc_state *crtc_state)
13914{
13915 int i;
13916 struct intel_scaler *intel_scaler;
13917 struct intel_crtc_scaler_state *scaler_state = &crtc_state->scaler_state;
13918
13919 for (i = 0; i < intel_crtc->num_scalers; i++) {
13920 intel_scaler = &scaler_state->scalers[i];
13921 intel_scaler->in_use = 0;
13922 intel_scaler->id = i;
13923
13924 intel_scaler->mode = PS_SCALER_MODE_DYN;
13925 }
13926
13927 scaler_state->scaler_id = -1;
13928}
13929
b358d0a6 13930static void intel_crtc_init(struct drm_device *dev, int pipe)
79e53945 13931{
fbee40df 13932 struct drm_i915_private *dev_priv = dev->dev_private;
79e53945 13933 struct intel_crtc *intel_crtc;
f5de6e07 13934 struct intel_crtc_state *crtc_state = NULL;
3d7d6510
MR
13935 struct drm_plane *primary = NULL;
13936 struct drm_plane *cursor = NULL;
465c120c 13937 int i, ret;
79e53945 13938
955382f3 13939 intel_crtc = kzalloc(sizeof(*intel_crtc), GFP_KERNEL);
79e53945
JB
13940 if (intel_crtc == NULL)
13941 return;
13942
f5de6e07
ACO
13943 crtc_state = kzalloc(sizeof(*crtc_state), GFP_KERNEL);
13944 if (!crtc_state)
13945 goto fail;
550acefd
ACO
13946 intel_crtc->config = crtc_state;
13947 intel_crtc->base.state = &crtc_state->base;
07878248 13948 crtc_state->base.crtc = &intel_crtc->base;
f5de6e07 13949
549e2bfb
CK
13950 /* initialize shared scalers */
13951 if (INTEL_INFO(dev)->gen >= 9) {
13952 if (pipe == PIPE_C)
13953 intel_crtc->num_scalers = 1;
13954 else
13955 intel_crtc->num_scalers = SKL_NUM_SCALERS;
13956
13957 skl_init_scalers(dev, intel_crtc, crtc_state);
13958 }
13959
465c120c 13960 primary = intel_primary_plane_create(dev, pipe);
3d7d6510
MR
13961 if (!primary)
13962 goto fail;
13963
13964 cursor = intel_cursor_plane_create(dev, pipe);
13965 if (!cursor)
13966 goto fail;
13967
465c120c 13968 ret = drm_crtc_init_with_planes(dev, &intel_crtc->base, primary,
3d7d6510
MR
13969 cursor, &intel_crtc_funcs);
13970 if (ret)
13971 goto fail;
79e53945
JB
13972
13973 drm_mode_crtc_set_gamma_size(&intel_crtc->base, 256);
79e53945
JB
13974 for (i = 0; i < 256; i++) {
13975 intel_crtc->lut_r[i] = i;
13976 intel_crtc->lut_g[i] = i;
13977 intel_crtc->lut_b[i] = i;
13978 }
13979
1f1c2e24
VS
13980 /*
13981 * On gen2/3 only plane A can do fbc, but the panel fitter and lvds port
8c0f92e1 13982 * is hooked to pipe B. Hence we want plane A feeding pipe B.
1f1c2e24 13983 */
80824003
JB
13984 intel_crtc->pipe = pipe;
13985 intel_crtc->plane = pipe;
3a77c4c4 13986 if (HAS_FBC(dev) && INTEL_INFO(dev)->gen < 4) {
28c97730 13987 DRM_DEBUG_KMS("swapping pipes & planes for FBC\n");
e2e767ab 13988 intel_crtc->plane = !pipe;
80824003
JB
13989 }
13990
4b0e333e
CW
13991 intel_crtc->cursor_base = ~0;
13992 intel_crtc->cursor_cntl = ~0;
dc41c154 13993 intel_crtc->cursor_size = ~0;
8d7849db 13994
22fd0fab
JB
13995 BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
13996 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL);
13997 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = &intel_crtc->base;
13998 dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = &intel_crtc->base;
13999
79e53945 14000 drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
87b6b101
DV
14001
14002 WARN_ON(drm_crtc_index(&intel_crtc->base) != intel_crtc->pipe);
3d7d6510
MR
14003 return;
14004
14005fail:
14006 if (primary)
14007 drm_plane_cleanup(primary);
14008 if (cursor)
14009 drm_plane_cleanup(cursor);
f5de6e07 14010 kfree(crtc_state);
3d7d6510 14011 kfree(intel_crtc);
79e53945
JB
14012}
14013
752aa88a
JB
14014enum pipe intel_get_pipe_from_connector(struct intel_connector *connector)
14015{
14016 struct drm_encoder *encoder = connector->base.encoder;
6e9f798d 14017 struct drm_device *dev = connector->base.dev;
752aa88a 14018
51fd371b 14019 WARN_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex));
752aa88a 14020
d3babd3f 14021 if (!encoder || WARN_ON(!encoder->crtc))
752aa88a
JB
14022 return INVALID_PIPE;
14023
14024 return to_intel_crtc(encoder->crtc)->pipe;
14025}
14026
08d7b3d1 14027int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
05394f39 14028 struct drm_file *file)
08d7b3d1 14029{
08d7b3d1 14030 struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
7707e653 14031 struct drm_crtc *drmmode_crtc;
c05422d5 14032 struct intel_crtc *crtc;
08d7b3d1 14033
7707e653 14034 drmmode_crtc = drm_crtc_find(dev, pipe_from_crtc_id->crtc_id);
08d7b3d1 14035
7707e653 14036 if (!drmmode_crtc) {
08d7b3d1 14037 DRM_ERROR("no such CRTC id\n");
3f2c2057 14038 return -ENOENT;
08d7b3d1
CW
14039 }
14040
7707e653 14041 crtc = to_intel_crtc(drmmode_crtc);
c05422d5 14042 pipe_from_crtc_id->pipe = crtc->pipe;
08d7b3d1 14043
c05422d5 14044 return 0;
08d7b3d1
CW
14045}
14046
66a9278e 14047static int intel_encoder_clones(struct intel_encoder *encoder)
79e53945 14048{
66a9278e
DV
14049 struct drm_device *dev = encoder->base.dev;
14050 struct intel_encoder *source_encoder;
79e53945 14051 int index_mask = 0;
79e53945
JB
14052 int entry = 0;
14053
b2784e15 14054 for_each_intel_encoder(dev, source_encoder) {
bc079e8b 14055 if (encoders_cloneable(encoder, source_encoder))
66a9278e
DV
14056 index_mask |= (1 << entry);
14057
79e53945
JB
14058 entry++;
14059 }
4ef69c7a 14060
79e53945
JB
14061 return index_mask;
14062}
14063
4d302442
CW
14064static bool has_edp_a(struct drm_device *dev)
14065{
14066 struct drm_i915_private *dev_priv = dev->dev_private;
14067
14068 if (!IS_MOBILE(dev))
14069 return false;
14070
14071 if ((I915_READ(DP_A) & DP_DETECTED) == 0)
14072 return false;
14073
e3589908 14074 if (IS_GEN5(dev) && (I915_READ(FUSE_STRAP) & ILK_eDP_A_DISABLE))
4d302442
CW
14075 return false;
14076
14077 return true;
14078}
14079
84b4e042
JB
14080static bool intel_crt_present(struct drm_device *dev)
14081{
14082 struct drm_i915_private *dev_priv = dev->dev_private;
14083
884497ed
DL
14084 if (INTEL_INFO(dev)->gen >= 9)
14085 return false;
14086
cf404ce4 14087 if (IS_HSW_ULT(dev) || IS_BDW_ULT(dev))
84b4e042
JB
14088 return false;
14089
14090 if (IS_CHERRYVIEW(dev))
14091 return false;
14092
14093 if (IS_VALLEYVIEW(dev) && !dev_priv->vbt.int_crt_support)
14094 return false;
14095
14096 return true;
14097}
14098
79e53945
JB
14099static void intel_setup_outputs(struct drm_device *dev)
14100{
725e30ad 14101 struct drm_i915_private *dev_priv = dev->dev_private;
4ef69c7a 14102 struct intel_encoder *encoder;
cb0953d7 14103 bool dpd_is_edp = false;
79e53945 14104
c9093354 14105 intel_lvds_init(dev);
79e53945 14106
84b4e042 14107 if (intel_crt_present(dev))
79935fca 14108 intel_crt_init(dev);
cb0953d7 14109
c776eb2e
VK
14110 if (IS_BROXTON(dev)) {
14111 /*
14112 * FIXME: Broxton doesn't support port detection via the
14113 * DDI_BUF_CTL_A or SFUSE_STRAP registers, find another way to
14114 * detect the ports.
14115 */
14116 intel_ddi_init(dev, PORT_A);
14117 intel_ddi_init(dev, PORT_B);
14118 intel_ddi_init(dev, PORT_C);
14119 } else if (HAS_DDI(dev)) {
0e72a5b5
ED
14120 int found;
14121
de31facd
JB
14122 /*
14123 * Haswell uses DDI functions to detect digital outputs.
14124 * On SKL pre-D0 the strap isn't connected, so we assume
14125 * it's there.
14126 */
0e72a5b5 14127 found = I915_READ(DDI_BUF_CTL_A) & DDI_INIT_DISPLAY_DETECTED;
de31facd
JB
14128 /* WaIgnoreDDIAStrap: skl */
14129 if (found ||
14130 (IS_SKYLAKE(dev) && INTEL_REVID(dev) < SKL_REVID_D0))
0e72a5b5
ED
14131 intel_ddi_init(dev, PORT_A);
14132
14133 /* DDI B, C and D detection is indicated by the SFUSE_STRAP
14134 * register */
14135 found = I915_READ(SFUSE_STRAP);
14136
14137 if (found & SFUSE_STRAP_DDIB_DETECTED)
14138 intel_ddi_init(dev, PORT_B);
14139 if (found & SFUSE_STRAP_DDIC_DETECTED)
14140 intel_ddi_init(dev, PORT_C);
14141 if (found & SFUSE_STRAP_DDID_DETECTED)
14142 intel_ddi_init(dev, PORT_D);
14143 } else if (HAS_PCH_SPLIT(dev)) {
cb0953d7 14144 int found;
5d8a7752 14145 dpd_is_edp = intel_dp_is_edp(dev, PORT_D);
270b3042
DV
14146
14147 if (has_edp_a(dev))
14148 intel_dp_init(dev, DP_A, PORT_A);
cb0953d7 14149
dc0fa718 14150 if (I915_READ(PCH_HDMIB) & SDVO_DETECTED) {
461ed3ca 14151 /* PCH SDVOB multiplex with HDMIB */
eef4eacb 14152 found = intel_sdvo_init(dev, PCH_SDVOB, true);
30ad48b7 14153 if (!found)
e2debe91 14154 intel_hdmi_init(dev, PCH_HDMIB, PORT_B);
5eb08b69 14155 if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
ab9d7c30 14156 intel_dp_init(dev, PCH_DP_B, PORT_B);
30ad48b7
ZW
14157 }
14158
dc0fa718 14159 if (I915_READ(PCH_HDMIC) & SDVO_DETECTED)
e2debe91 14160 intel_hdmi_init(dev, PCH_HDMIC, PORT_C);
30ad48b7 14161
dc0fa718 14162 if (!dpd_is_edp && I915_READ(PCH_HDMID) & SDVO_DETECTED)
e2debe91 14163 intel_hdmi_init(dev, PCH_HDMID, PORT_D);
30ad48b7 14164
5eb08b69 14165 if (I915_READ(PCH_DP_C) & DP_DETECTED)
ab9d7c30 14166 intel_dp_init(dev, PCH_DP_C, PORT_C);
5eb08b69 14167
270b3042 14168 if (I915_READ(PCH_DP_D) & DP_DETECTED)
ab9d7c30 14169 intel_dp_init(dev, PCH_DP_D, PORT_D);
4a87d65d 14170 } else if (IS_VALLEYVIEW(dev)) {
e17ac6db
VS
14171 /*
14172 * The DP_DETECTED bit is the latched state of the DDC
14173 * SDA pin at boot. However since eDP doesn't require DDC
14174 * (no way to plug in a DP->HDMI dongle) the DDC pins for
14175 * eDP ports may have been muxed to an alternate function.
14176 * Thus we can't rely on the DP_DETECTED bit alone to detect
14177 * eDP ports. Consult the VBT as well as DP_DETECTED to
14178 * detect eDP ports.
14179 */
d2182a66
VS
14180 if (I915_READ(VLV_DISPLAY_BASE + GEN4_HDMIB) & SDVO_DETECTED &&
14181 !intel_dp_is_edp(dev, PORT_B))
585a94b8
AB
14182 intel_hdmi_init(dev, VLV_DISPLAY_BASE + GEN4_HDMIB,
14183 PORT_B);
e17ac6db
VS
14184 if (I915_READ(VLV_DISPLAY_BASE + DP_B) & DP_DETECTED ||
14185 intel_dp_is_edp(dev, PORT_B))
14186 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_B, PORT_B);
585a94b8 14187
d2182a66
VS
14188 if (I915_READ(VLV_DISPLAY_BASE + GEN4_HDMIC) & SDVO_DETECTED &&
14189 !intel_dp_is_edp(dev, PORT_C))
6f6005a5
JB
14190 intel_hdmi_init(dev, VLV_DISPLAY_BASE + GEN4_HDMIC,
14191 PORT_C);
e17ac6db
VS
14192 if (I915_READ(VLV_DISPLAY_BASE + DP_C) & DP_DETECTED ||
14193 intel_dp_is_edp(dev, PORT_C))
14194 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_C, PORT_C);
19c03924 14195
9418c1f1 14196 if (IS_CHERRYVIEW(dev)) {
e17ac6db 14197 if (I915_READ(VLV_DISPLAY_BASE + CHV_HDMID) & SDVO_DETECTED)
9418c1f1
VS
14198 intel_hdmi_init(dev, VLV_DISPLAY_BASE + CHV_HDMID,
14199 PORT_D);
e17ac6db
VS
14200 /* eDP not supported on port D, so don't check VBT */
14201 if (I915_READ(VLV_DISPLAY_BASE + DP_D) & DP_DETECTED)
14202 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_D, PORT_D);
9418c1f1
VS
14203 }
14204
3cfca973 14205 intel_dsi_init(dev);
103a196f 14206 } else if (SUPPORTS_DIGITAL_OUTPUTS(dev)) {
27185ae1 14207 bool found = false;
7d57382e 14208
e2debe91 14209 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
b01f2c3a 14210 DRM_DEBUG_KMS("probing SDVOB\n");
e2debe91 14211 found = intel_sdvo_init(dev, GEN3_SDVOB, true);
b01f2c3a
JB
14212 if (!found && SUPPORTS_INTEGRATED_HDMI(dev)) {
14213 DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
e2debe91 14214 intel_hdmi_init(dev, GEN4_HDMIB, PORT_B);
b01f2c3a 14215 }
27185ae1 14216
e7281eab 14217 if (!found && SUPPORTS_INTEGRATED_DP(dev))
ab9d7c30 14218 intel_dp_init(dev, DP_B, PORT_B);
725e30ad 14219 }
13520b05
KH
14220
14221 /* Before G4X SDVOC doesn't have its own detect register */
13520b05 14222
e2debe91 14223 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
b01f2c3a 14224 DRM_DEBUG_KMS("probing SDVOC\n");
e2debe91 14225 found = intel_sdvo_init(dev, GEN3_SDVOC, false);
b01f2c3a 14226 }
27185ae1 14227
e2debe91 14228 if (!found && (I915_READ(GEN3_SDVOC) & SDVO_DETECTED)) {
27185ae1 14229
b01f2c3a
JB
14230 if (SUPPORTS_INTEGRATED_HDMI(dev)) {
14231 DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
e2debe91 14232 intel_hdmi_init(dev, GEN4_HDMIC, PORT_C);
b01f2c3a 14233 }
e7281eab 14234 if (SUPPORTS_INTEGRATED_DP(dev))
ab9d7c30 14235 intel_dp_init(dev, DP_C, PORT_C);
725e30ad 14236 }
27185ae1 14237
b01f2c3a 14238 if (SUPPORTS_INTEGRATED_DP(dev) &&
e7281eab 14239 (I915_READ(DP_D) & DP_DETECTED))
ab9d7c30 14240 intel_dp_init(dev, DP_D, PORT_D);
bad720ff 14241 } else if (IS_GEN2(dev))
79e53945
JB
14242 intel_dvo_init(dev);
14243
103a196f 14244 if (SUPPORTS_TV(dev))
79e53945
JB
14245 intel_tv_init(dev);
14246
0bc12bcb 14247 intel_psr_init(dev);
7c8f8a70 14248
b2784e15 14249 for_each_intel_encoder(dev, encoder) {
4ef69c7a
CW
14250 encoder->base.possible_crtcs = encoder->crtc_mask;
14251 encoder->base.possible_clones =
66a9278e 14252 intel_encoder_clones(encoder);
79e53945 14253 }
47356eb6 14254
dde86e2d 14255 intel_init_pch_refclk(dev);
270b3042
DV
14256
14257 drm_helper_move_panel_connectors_to_head(dev);
79e53945
JB
14258}
14259
14260static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
14261{
60a5ca01 14262 struct drm_device *dev = fb->dev;
79e53945 14263 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
79e53945 14264
ef2d633e 14265 drm_framebuffer_cleanup(fb);
60a5ca01 14266 mutex_lock(&dev->struct_mutex);
ef2d633e 14267 WARN_ON(!intel_fb->obj->framebuffer_references--);
60a5ca01
VS
14268 drm_gem_object_unreference(&intel_fb->obj->base);
14269 mutex_unlock(&dev->struct_mutex);
79e53945
JB
14270 kfree(intel_fb);
14271}
14272
14273static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
05394f39 14274 struct drm_file *file,
79e53945
JB
14275 unsigned int *handle)
14276{
14277 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
05394f39 14278 struct drm_i915_gem_object *obj = intel_fb->obj;
79e53945 14279
05394f39 14280 return drm_gem_handle_create(file, &obj->base, handle);
79e53945
JB
14281}
14282
14283static const struct drm_framebuffer_funcs intel_fb_funcs = {
14284 .destroy = intel_user_framebuffer_destroy,
14285 .create_handle = intel_user_framebuffer_create_handle,
14286};
14287
b321803d
DL
14288static
14289u32 intel_fb_pitch_limit(struct drm_device *dev, uint64_t fb_modifier,
14290 uint32_t pixel_format)
14291{
14292 u32 gen = INTEL_INFO(dev)->gen;
14293
14294 if (gen >= 9) {
14295 /* "The stride in bytes must not exceed the of the size of 8K
14296 * pixels and 32K bytes."
14297 */
14298 return min(8192*drm_format_plane_cpp(pixel_format, 0), 32768);
14299 } else if (gen >= 5 && !IS_VALLEYVIEW(dev)) {
14300 return 32*1024;
14301 } else if (gen >= 4) {
14302 if (fb_modifier == I915_FORMAT_MOD_X_TILED)
14303 return 16*1024;
14304 else
14305 return 32*1024;
14306 } else if (gen >= 3) {
14307 if (fb_modifier == I915_FORMAT_MOD_X_TILED)
14308 return 8*1024;
14309 else
14310 return 16*1024;
14311 } else {
14312 /* XXX DSPC is limited to 4k tiled */
14313 return 8*1024;
14314 }
14315}
14316
b5ea642a
DV
14317static int intel_framebuffer_init(struct drm_device *dev,
14318 struct intel_framebuffer *intel_fb,
14319 struct drm_mode_fb_cmd2 *mode_cmd,
14320 struct drm_i915_gem_object *obj)
79e53945 14321{
6761dd31 14322 unsigned int aligned_height;
79e53945 14323 int ret;
b321803d 14324 u32 pitch_limit, stride_alignment;
79e53945 14325
dd4916c5
DV
14326 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
14327
2a80eada
DV
14328 if (mode_cmd->flags & DRM_MODE_FB_MODIFIERS) {
14329 /* Enforce that fb modifier and tiling mode match, but only for
14330 * X-tiled. This is needed for FBC. */
14331 if (!!(obj->tiling_mode == I915_TILING_X) !=
14332 !!(mode_cmd->modifier[0] == I915_FORMAT_MOD_X_TILED)) {
14333 DRM_DEBUG("tiling_mode doesn't match fb modifier\n");
14334 return -EINVAL;
14335 }
14336 } else {
14337 if (obj->tiling_mode == I915_TILING_X)
14338 mode_cmd->modifier[0] = I915_FORMAT_MOD_X_TILED;
14339 else if (obj->tiling_mode == I915_TILING_Y) {
14340 DRM_DEBUG("No Y tiling for legacy addfb\n");
14341 return -EINVAL;
14342 }
14343 }
14344
9a8f0a12
TU
14345 /* Passed in modifier sanity checking. */
14346 switch (mode_cmd->modifier[0]) {
14347 case I915_FORMAT_MOD_Y_TILED:
14348 case I915_FORMAT_MOD_Yf_TILED:
14349 if (INTEL_INFO(dev)->gen < 9) {
14350 DRM_DEBUG("Unsupported tiling 0x%llx!\n",
14351 mode_cmd->modifier[0]);
14352 return -EINVAL;
14353 }
14354 case DRM_FORMAT_MOD_NONE:
14355 case I915_FORMAT_MOD_X_TILED:
14356 break;
14357 default:
c0f40428
JB
14358 DRM_DEBUG("Unsupported fb modifier 0x%llx!\n",
14359 mode_cmd->modifier[0]);
57cd6508 14360 return -EINVAL;
c16ed4be 14361 }
57cd6508 14362
b321803d
DL
14363 stride_alignment = intel_fb_stride_alignment(dev, mode_cmd->modifier[0],
14364 mode_cmd->pixel_format);
14365 if (mode_cmd->pitches[0] & (stride_alignment - 1)) {
14366 DRM_DEBUG("pitch (%d) must be at least %u byte aligned\n",
14367 mode_cmd->pitches[0], stride_alignment);
57cd6508 14368 return -EINVAL;
c16ed4be 14369 }
57cd6508 14370
b321803d
DL
14371 pitch_limit = intel_fb_pitch_limit(dev, mode_cmd->modifier[0],
14372 mode_cmd->pixel_format);
a35cdaa0 14373 if (mode_cmd->pitches[0] > pitch_limit) {
b321803d
DL
14374 DRM_DEBUG("%s pitch (%u) must be at less than %d\n",
14375 mode_cmd->modifier[0] != DRM_FORMAT_MOD_NONE ?
2a80eada 14376 "tiled" : "linear",
a35cdaa0 14377 mode_cmd->pitches[0], pitch_limit);
5d7bd705 14378 return -EINVAL;
c16ed4be 14379 }
5d7bd705 14380
2a80eada 14381 if (mode_cmd->modifier[0] == I915_FORMAT_MOD_X_TILED &&
c16ed4be
CW
14382 mode_cmd->pitches[0] != obj->stride) {
14383 DRM_DEBUG("pitch (%d) must match tiling stride (%d)\n",
14384 mode_cmd->pitches[0], obj->stride);
5d7bd705 14385 return -EINVAL;
c16ed4be 14386 }
5d7bd705 14387
57779d06 14388 /* Reject formats not supported by any plane early. */
308e5bcb 14389 switch (mode_cmd->pixel_format) {
57779d06 14390 case DRM_FORMAT_C8:
04b3924d
VS
14391 case DRM_FORMAT_RGB565:
14392 case DRM_FORMAT_XRGB8888:
14393 case DRM_FORMAT_ARGB8888:
57779d06
VS
14394 break;
14395 case DRM_FORMAT_XRGB1555:
c16ed4be 14396 if (INTEL_INFO(dev)->gen > 3) {
4ee62c76
VS
14397 DRM_DEBUG("unsupported pixel format: %s\n",
14398 drm_get_format_name(mode_cmd->pixel_format));
57779d06 14399 return -EINVAL;
c16ed4be 14400 }
57779d06 14401 break;
57779d06 14402 case DRM_FORMAT_ABGR8888:
6c0fd451
DL
14403 if (!IS_VALLEYVIEW(dev) && INTEL_INFO(dev)->gen < 9) {
14404 DRM_DEBUG("unsupported pixel format: %s\n",
14405 drm_get_format_name(mode_cmd->pixel_format));
14406 return -EINVAL;
14407 }
14408 break;
14409 case DRM_FORMAT_XBGR8888:
04b3924d 14410 case DRM_FORMAT_XRGB2101010:
57779d06 14411 case DRM_FORMAT_XBGR2101010:
c16ed4be 14412 if (INTEL_INFO(dev)->gen < 4) {
4ee62c76
VS
14413 DRM_DEBUG("unsupported pixel format: %s\n",
14414 drm_get_format_name(mode_cmd->pixel_format));
57779d06 14415 return -EINVAL;
c16ed4be 14416 }
b5626747 14417 break;
7531208b
DL
14418 case DRM_FORMAT_ABGR2101010:
14419 if (!IS_VALLEYVIEW(dev)) {
14420 DRM_DEBUG("unsupported pixel format: %s\n",
14421 drm_get_format_name(mode_cmd->pixel_format));
14422 return -EINVAL;
14423 }
14424 break;
04b3924d
VS
14425 case DRM_FORMAT_YUYV:
14426 case DRM_FORMAT_UYVY:
14427 case DRM_FORMAT_YVYU:
14428 case DRM_FORMAT_VYUY:
c16ed4be 14429 if (INTEL_INFO(dev)->gen < 5) {
4ee62c76
VS
14430 DRM_DEBUG("unsupported pixel format: %s\n",
14431 drm_get_format_name(mode_cmd->pixel_format));
57779d06 14432 return -EINVAL;
c16ed4be 14433 }
57cd6508
CW
14434 break;
14435 default:
4ee62c76
VS
14436 DRM_DEBUG("unsupported pixel format: %s\n",
14437 drm_get_format_name(mode_cmd->pixel_format));
57cd6508
CW
14438 return -EINVAL;
14439 }
14440
90f9a336
VS
14441 /* FIXME need to adjust LINOFF/TILEOFF accordingly. */
14442 if (mode_cmd->offsets[0] != 0)
14443 return -EINVAL;
14444
ec2c981e 14445 aligned_height = intel_fb_align_height(dev, mode_cmd->height,
091df6cb
DV
14446 mode_cmd->pixel_format,
14447 mode_cmd->modifier[0]);
53155c0a
DV
14448 /* FIXME drm helper for size checks (especially planar formats)? */
14449 if (obj->base.size < aligned_height * mode_cmd->pitches[0])
14450 return -EINVAL;
14451
c7d73f6a
DV
14452 drm_helper_mode_fill_fb_struct(&intel_fb->base, mode_cmd);
14453 intel_fb->obj = obj;
80075d49 14454 intel_fb->obj->framebuffer_references++;
c7d73f6a 14455
79e53945
JB
14456 ret = drm_framebuffer_init(dev, &intel_fb->base, &intel_fb_funcs);
14457 if (ret) {
14458 DRM_ERROR("framebuffer init failed %d\n", ret);
14459 return ret;
14460 }
14461
79e53945
JB
14462 return 0;
14463}
14464
79e53945
JB
14465static struct drm_framebuffer *
14466intel_user_framebuffer_create(struct drm_device *dev,
14467 struct drm_file *filp,
308e5bcb 14468 struct drm_mode_fb_cmd2 *mode_cmd)
79e53945 14469{
05394f39 14470 struct drm_i915_gem_object *obj;
79e53945 14471
308e5bcb
JB
14472 obj = to_intel_bo(drm_gem_object_lookup(dev, filp,
14473 mode_cmd->handles[0]));
c8725226 14474 if (&obj->base == NULL)
cce13ff7 14475 return ERR_PTR(-ENOENT);
79e53945 14476
d2dff872 14477 return intel_framebuffer_create(dev, mode_cmd, obj);
79e53945
JB
14478}
14479
4520f53a 14480#ifndef CONFIG_DRM_I915_FBDEV
0632fef6 14481static inline void intel_fbdev_output_poll_changed(struct drm_device *dev)
4520f53a
DV
14482{
14483}
14484#endif
14485
79e53945 14486static const struct drm_mode_config_funcs intel_mode_funcs = {
79e53945 14487 .fb_create = intel_user_framebuffer_create,
0632fef6 14488 .output_poll_changed = intel_fbdev_output_poll_changed,
5ee67f1c
MR
14489 .atomic_check = intel_atomic_check,
14490 .atomic_commit = intel_atomic_commit,
de419ab6
ML
14491 .atomic_state_alloc = intel_atomic_state_alloc,
14492 .atomic_state_clear = intel_atomic_state_clear,
79e53945
JB
14493};
14494
e70236a8
JB
14495/* Set up chip specific display functions */
14496static void intel_init_display(struct drm_device *dev)
14497{
14498 struct drm_i915_private *dev_priv = dev->dev_private;
14499
ee9300bb
DV
14500 if (HAS_PCH_SPLIT(dev) || IS_G4X(dev))
14501 dev_priv->display.find_dpll = g4x_find_best_dpll;
ef9348c8
CML
14502 else if (IS_CHERRYVIEW(dev))
14503 dev_priv->display.find_dpll = chv_find_best_dpll;
ee9300bb
DV
14504 else if (IS_VALLEYVIEW(dev))
14505 dev_priv->display.find_dpll = vlv_find_best_dpll;
14506 else if (IS_PINEVIEW(dev))
14507 dev_priv->display.find_dpll = pnv_find_best_dpll;
14508 else
14509 dev_priv->display.find_dpll = i9xx_find_best_dpll;
14510
bc8d7dff
DL
14511 if (INTEL_INFO(dev)->gen >= 9) {
14512 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
5724dbd1
DL
14513 dev_priv->display.get_initial_plane_config =
14514 skylake_get_initial_plane_config;
bc8d7dff
DL
14515 dev_priv->display.crtc_compute_clock =
14516 haswell_crtc_compute_clock;
14517 dev_priv->display.crtc_enable = haswell_crtc_enable;
14518 dev_priv->display.crtc_disable = haswell_crtc_disable;
bc8d7dff
DL
14519 dev_priv->display.update_primary_plane =
14520 skylake_update_primary_plane;
14521 } else if (HAS_DDI(dev)) {
0e8ffe1b 14522 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
5724dbd1
DL
14523 dev_priv->display.get_initial_plane_config =
14524 ironlake_get_initial_plane_config;
797d0259
ACO
14525 dev_priv->display.crtc_compute_clock =
14526 haswell_crtc_compute_clock;
4f771f10
PZ
14527 dev_priv->display.crtc_enable = haswell_crtc_enable;
14528 dev_priv->display.crtc_disable = haswell_crtc_disable;
bc8d7dff
DL
14529 dev_priv->display.update_primary_plane =
14530 ironlake_update_primary_plane;
09b4ddf9 14531 } else if (HAS_PCH_SPLIT(dev)) {
0e8ffe1b 14532 dev_priv->display.get_pipe_config = ironlake_get_pipe_config;
5724dbd1
DL
14533 dev_priv->display.get_initial_plane_config =
14534 ironlake_get_initial_plane_config;
3fb37703
ACO
14535 dev_priv->display.crtc_compute_clock =
14536 ironlake_crtc_compute_clock;
76e5a89c
DV
14537 dev_priv->display.crtc_enable = ironlake_crtc_enable;
14538 dev_priv->display.crtc_disable = ironlake_crtc_disable;
262ca2b0
MR
14539 dev_priv->display.update_primary_plane =
14540 ironlake_update_primary_plane;
89b667f8
JB
14541 } else if (IS_VALLEYVIEW(dev)) {
14542 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
5724dbd1
DL
14543 dev_priv->display.get_initial_plane_config =
14544 i9xx_get_initial_plane_config;
d6dfee7a 14545 dev_priv->display.crtc_compute_clock = i9xx_crtc_compute_clock;
89b667f8
JB
14546 dev_priv->display.crtc_enable = valleyview_crtc_enable;
14547 dev_priv->display.crtc_disable = i9xx_crtc_disable;
262ca2b0
MR
14548 dev_priv->display.update_primary_plane =
14549 i9xx_update_primary_plane;
f564048e 14550 } else {
0e8ffe1b 14551 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
5724dbd1
DL
14552 dev_priv->display.get_initial_plane_config =
14553 i9xx_get_initial_plane_config;
d6dfee7a 14554 dev_priv->display.crtc_compute_clock = i9xx_crtc_compute_clock;
76e5a89c
DV
14555 dev_priv->display.crtc_enable = i9xx_crtc_enable;
14556 dev_priv->display.crtc_disable = i9xx_crtc_disable;
262ca2b0
MR
14557 dev_priv->display.update_primary_plane =
14558 i9xx_update_primary_plane;
f564048e 14559 }
e70236a8 14560
e70236a8 14561 /* Returns the core display clock speed */
1652d19e
VS
14562 if (IS_SKYLAKE(dev))
14563 dev_priv->display.get_display_clock_speed =
14564 skylake_get_display_clock_speed;
14565 else if (IS_BROADWELL(dev))
14566 dev_priv->display.get_display_clock_speed =
14567 broadwell_get_display_clock_speed;
14568 else if (IS_HASWELL(dev))
14569 dev_priv->display.get_display_clock_speed =
14570 haswell_get_display_clock_speed;
14571 else if (IS_VALLEYVIEW(dev))
25eb05fc
JB
14572 dev_priv->display.get_display_clock_speed =
14573 valleyview_get_display_clock_speed;
b37a6434
VS
14574 else if (IS_GEN5(dev))
14575 dev_priv->display.get_display_clock_speed =
14576 ilk_get_display_clock_speed;
a7c66cd8 14577 else if (IS_I945G(dev) || IS_BROADWATER(dev) ||
34edce2f 14578 IS_GEN6(dev) || IS_IVYBRIDGE(dev))
e70236a8
JB
14579 dev_priv->display.get_display_clock_speed =
14580 i945_get_display_clock_speed;
34edce2f
VS
14581 else if (IS_GM45(dev))
14582 dev_priv->display.get_display_clock_speed =
14583 gm45_get_display_clock_speed;
14584 else if (IS_CRESTLINE(dev))
14585 dev_priv->display.get_display_clock_speed =
14586 i965gm_get_display_clock_speed;
14587 else if (IS_PINEVIEW(dev))
14588 dev_priv->display.get_display_clock_speed =
14589 pnv_get_display_clock_speed;
14590 else if (IS_G33(dev) || IS_G4X(dev))
14591 dev_priv->display.get_display_clock_speed =
14592 g33_get_display_clock_speed;
e70236a8
JB
14593 else if (IS_I915G(dev))
14594 dev_priv->display.get_display_clock_speed =
14595 i915_get_display_clock_speed;
257a7ffc 14596 else if (IS_I945GM(dev) || IS_845G(dev))
e70236a8
JB
14597 dev_priv->display.get_display_clock_speed =
14598 i9xx_misc_get_display_clock_speed;
257a7ffc
DV
14599 else if (IS_PINEVIEW(dev))
14600 dev_priv->display.get_display_clock_speed =
14601 pnv_get_display_clock_speed;
e70236a8
JB
14602 else if (IS_I915GM(dev))
14603 dev_priv->display.get_display_clock_speed =
14604 i915gm_get_display_clock_speed;
14605 else if (IS_I865G(dev))
14606 dev_priv->display.get_display_clock_speed =
14607 i865_get_display_clock_speed;
f0f8a9ce 14608 else if (IS_I85X(dev))
e70236a8 14609 dev_priv->display.get_display_clock_speed =
1b1d2716 14610 i85x_get_display_clock_speed;
623e01e5
VS
14611 else { /* 830 */
14612 WARN(!IS_I830(dev), "Unknown platform. Assuming 133 MHz CDCLK\n");
e70236a8
JB
14613 dev_priv->display.get_display_clock_speed =
14614 i830_get_display_clock_speed;
623e01e5 14615 }
e70236a8 14616
7c10a2b5 14617 if (IS_GEN5(dev)) {
3bb11b53 14618 dev_priv->display.fdi_link_train = ironlake_fdi_link_train;
3bb11b53
SJ
14619 } else if (IS_GEN6(dev)) {
14620 dev_priv->display.fdi_link_train = gen6_fdi_link_train;
3bb11b53
SJ
14621 } else if (IS_IVYBRIDGE(dev)) {
14622 /* FIXME: detect B0+ stepping and use auto training */
14623 dev_priv->display.fdi_link_train = ivb_manual_fdi_link_train;
059b2fe9 14624 } else if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
3bb11b53 14625 dev_priv->display.fdi_link_train = hsw_fdi_link_train;
b432e5cf
VS
14626 if (IS_BROADWELL(dev))
14627 dev_priv->display.modeset_global_resources =
14628 broadwell_modeset_global_resources;
30a970c6
JB
14629 } else if (IS_VALLEYVIEW(dev)) {
14630 dev_priv->display.modeset_global_resources =
14631 valleyview_modeset_global_resources;
f8437dd1
VK
14632 } else if (IS_BROXTON(dev)) {
14633 dev_priv->display.modeset_global_resources =
14634 broxton_modeset_global_resources;
e70236a8 14635 }
8c9f3aaf 14636
8c9f3aaf
JB
14637 switch (INTEL_INFO(dev)->gen) {
14638 case 2:
14639 dev_priv->display.queue_flip = intel_gen2_queue_flip;
14640 break;
14641
14642 case 3:
14643 dev_priv->display.queue_flip = intel_gen3_queue_flip;
14644 break;
14645
14646 case 4:
14647 case 5:
14648 dev_priv->display.queue_flip = intel_gen4_queue_flip;
14649 break;
14650
14651 case 6:
14652 dev_priv->display.queue_flip = intel_gen6_queue_flip;
14653 break;
7c9017e5 14654 case 7:
4e0bbc31 14655 case 8: /* FIXME(BDW): Check that the gen8 RCS flip works. */
7c9017e5
JB
14656 dev_priv->display.queue_flip = intel_gen7_queue_flip;
14657 break;
830c81db 14658 case 9:
ba343e02
TU
14659 /* Drop through - unsupported since execlist only. */
14660 default:
14661 /* Default just returns -ENODEV to indicate unsupported */
14662 dev_priv->display.queue_flip = intel_default_queue_flip;
8c9f3aaf 14663 }
7bd688cd
JN
14664
14665 intel_panel_init_backlight_funcs(dev);
e39b999a
VS
14666
14667 mutex_init(&dev_priv->pps_mutex);
e70236a8
JB
14668}
14669
b690e96c
JB
14670/*
14671 * Some BIOSes insist on assuming the GPU's pipe A is enabled at suspend,
14672 * resume, or other times. This quirk makes sure that's the case for
14673 * affected systems.
14674 */
0206e353 14675static void quirk_pipea_force(struct drm_device *dev)
b690e96c
JB
14676{
14677 struct drm_i915_private *dev_priv = dev->dev_private;
14678
14679 dev_priv->quirks |= QUIRK_PIPEA_FORCE;
bc0daf48 14680 DRM_INFO("applying pipe a force quirk\n");
b690e96c
JB
14681}
14682
b6b5d049
VS
14683static void quirk_pipeb_force(struct drm_device *dev)
14684{
14685 struct drm_i915_private *dev_priv = dev->dev_private;
14686
14687 dev_priv->quirks |= QUIRK_PIPEB_FORCE;
14688 DRM_INFO("applying pipe b force quirk\n");
14689}
14690
435793df
KP
14691/*
14692 * Some machines (Lenovo U160) do not work with SSC on LVDS for some reason
14693 */
14694static void quirk_ssc_force_disable(struct drm_device *dev)
14695{
14696 struct drm_i915_private *dev_priv = dev->dev_private;
14697 dev_priv->quirks |= QUIRK_LVDS_SSC_DISABLE;
bc0daf48 14698 DRM_INFO("applying lvds SSC disable quirk\n");
435793df
KP
14699}
14700
4dca20ef 14701/*
5a15ab5b
CE
14702 * A machine (e.g. Acer Aspire 5734Z) may need to invert the panel backlight
14703 * brightness value
4dca20ef
CE
14704 */
14705static void quirk_invert_brightness(struct drm_device *dev)
14706{
14707 struct drm_i915_private *dev_priv = dev->dev_private;
14708 dev_priv->quirks |= QUIRK_INVERT_BRIGHTNESS;
bc0daf48 14709 DRM_INFO("applying inverted panel brightness quirk\n");
435793df
KP
14710}
14711
9c72cc6f
SD
14712/* Some VBT's incorrectly indicate no backlight is present */
14713static void quirk_backlight_present(struct drm_device *dev)
14714{
14715 struct drm_i915_private *dev_priv = dev->dev_private;
14716 dev_priv->quirks |= QUIRK_BACKLIGHT_PRESENT;
14717 DRM_INFO("applying backlight present quirk\n");
14718}
14719
b690e96c
JB
14720struct intel_quirk {
14721 int device;
14722 int subsystem_vendor;
14723 int subsystem_device;
14724 void (*hook)(struct drm_device *dev);
14725};
14726
5f85f176
EE
14727/* For systems that don't have a meaningful PCI subdevice/subvendor ID */
14728struct intel_dmi_quirk {
14729 void (*hook)(struct drm_device *dev);
14730 const struct dmi_system_id (*dmi_id_list)[];
14731};
14732
14733static int intel_dmi_reverse_brightness(const struct dmi_system_id *id)
14734{
14735 DRM_INFO("Backlight polarity reversed on %s\n", id->ident);
14736 return 1;
14737}
14738
14739static const struct intel_dmi_quirk intel_dmi_quirks[] = {
14740 {
14741 .dmi_id_list = &(const struct dmi_system_id[]) {
14742 {
14743 .callback = intel_dmi_reverse_brightness,
14744 .ident = "NCR Corporation",
14745 .matches = {DMI_MATCH(DMI_SYS_VENDOR, "NCR Corporation"),
14746 DMI_MATCH(DMI_PRODUCT_NAME, ""),
14747 },
14748 },
14749 { } /* terminating entry */
14750 },
14751 .hook = quirk_invert_brightness,
14752 },
14753};
14754
c43b5634 14755static struct intel_quirk intel_quirks[] = {
b690e96c
JB
14756 /* Toshiba Protege R-205, S-209 needs pipe A force quirk */
14757 { 0x2592, 0x1179, 0x0001, quirk_pipea_force },
14758
b690e96c
JB
14759 /* ThinkPad T60 needs pipe A force quirk (bug #16494) */
14760 { 0x2782, 0x17aa, 0x201a, quirk_pipea_force },
14761
5f080c0f
VS
14762 /* 830 needs to leave pipe A & dpll A up */
14763 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
14764
b6b5d049
VS
14765 /* 830 needs to leave pipe B & dpll B up */
14766 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipeb_force },
14767
435793df
KP
14768 /* Lenovo U160 cannot use SSC on LVDS */
14769 { 0x0046, 0x17aa, 0x3920, quirk_ssc_force_disable },
070d329a
MAS
14770
14771 /* Sony Vaio Y cannot use SSC on LVDS */
14772 { 0x0046, 0x104d, 0x9076, quirk_ssc_force_disable },
5a15ab5b 14773
be505f64
AH
14774 /* Acer Aspire 5734Z must invert backlight brightness */
14775 { 0x2a42, 0x1025, 0x0459, quirk_invert_brightness },
14776
14777 /* Acer/eMachines G725 */
14778 { 0x2a42, 0x1025, 0x0210, quirk_invert_brightness },
14779
14780 /* Acer/eMachines e725 */
14781 { 0x2a42, 0x1025, 0x0212, quirk_invert_brightness },
14782
14783 /* Acer/Packard Bell NCL20 */
14784 { 0x2a42, 0x1025, 0x034b, quirk_invert_brightness },
14785
14786 /* Acer Aspire 4736Z */
14787 { 0x2a42, 0x1025, 0x0260, quirk_invert_brightness },
0f540c3a
JN
14788
14789 /* Acer Aspire 5336 */
14790 { 0x2a42, 0x1025, 0x048a, quirk_invert_brightness },
2e93a1aa
SD
14791
14792 /* Acer C720 and C720P Chromebooks (Celeron 2955U) have backlights */
14793 { 0x0a06, 0x1025, 0x0a11, quirk_backlight_present },
d4967d8c 14794
dfb3d47b
SD
14795 /* Acer C720 Chromebook (Core i3 4005U) */
14796 { 0x0a16, 0x1025, 0x0a11, quirk_backlight_present },
14797
b2a9601c 14798 /* Apple Macbook 2,1 (Core 2 T7400) */
14799 { 0x27a2, 0x8086, 0x7270, quirk_backlight_present },
14800
d4967d8c
SD
14801 /* Toshiba CB35 Chromebook (Celeron 2955U) */
14802 { 0x0a06, 0x1179, 0x0a88, quirk_backlight_present },
724cb06f
SD
14803
14804 /* HP Chromebook 14 (Celeron 2955U) */
14805 { 0x0a06, 0x103c, 0x21ed, quirk_backlight_present },
cf6f0af9
JN
14806
14807 /* Dell Chromebook 11 */
14808 { 0x0a06, 0x1028, 0x0a35, quirk_backlight_present },
b690e96c
JB
14809};
14810
14811static void intel_init_quirks(struct drm_device *dev)
14812{
14813 struct pci_dev *d = dev->pdev;
14814 int i;
14815
14816 for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
14817 struct intel_quirk *q = &intel_quirks[i];
14818
14819 if (d->device == q->device &&
14820 (d->subsystem_vendor == q->subsystem_vendor ||
14821 q->subsystem_vendor == PCI_ANY_ID) &&
14822 (d->subsystem_device == q->subsystem_device ||
14823 q->subsystem_device == PCI_ANY_ID))
14824 q->hook(dev);
14825 }
5f85f176
EE
14826 for (i = 0; i < ARRAY_SIZE(intel_dmi_quirks); i++) {
14827 if (dmi_check_system(*intel_dmi_quirks[i].dmi_id_list) != 0)
14828 intel_dmi_quirks[i].hook(dev);
14829 }
b690e96c
JB
14830}
14831
9cce37f4
JB
14832/* Disable the VGA plane that we never use */
14833static void i915_disable_vga(struct drm_device *dev)
14834{
14835 struct drm_i915_private *dev_priv = dev->dev_private;
14836 u8 sr1;
766aa1c4 14837 u32 vga_reg = i915_vgacntrl_reg(dev);
9cce37f4 14838
2b37c616 14839 /* WaEnableVGAAccessThroughIOPort:ctg,elk,ilk,snb,ivb,vlv,hsw */
9cce37f4 14840 vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
3fdcf431 14841 outb(SR01, VGA_SR_INDEX);
9cce37f4
JB
14842 sr1 = inb(VGA_SR_DATA);
14843 outb(sr1 | 1<<5, VGA_SR_DATA);
14844 vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
14845 udelay(300);
14846
01f5a626 14847 I915_WRITE(vga_reg, VGA_DISP_DISABLE);
9cce37f4
JB
14848 POSTING_READ(vga_reg);
14849}
14850
f817586c
DV
14851void intel_modeset_init_hw(struct drm_device *dev)
14852{
b6283055 14853 intel_update_cdclk(dev);
a8f78b58 14854 intel_prepare_ddi(dev);
f817586c 14855 intel_init_clock_gating(dev);
8090c6b9 14856 intel_enable_gt_powersave(dev);
f817586c
DV
14857}
14858
79e53945
JB
14859void intel_modeset_init(struct drm_device *dev)
14860{
652c393a 14861 struct drm_i915_private *dev_priv = dev->dev_private;
1fe47785 14862 int sprite, ret;
8cc87b75 14863 enum pipe pipe;
46f297fb 14864 struct intel_crtc *crtc;
79e53945
JB
14865
14866 drm_mode_config_init(dev);
14867
14868 dev->mode_config.min_width = 0;
14869 dev->mode_config.min_height = 0;
14870
019d96cb
DA
14871 dev->mode_config.preferred_depth = 24;
14872 dev->mode_config.prefer_shadow = 1;
14873
25bab385
TU
14874 dev->mode_config.allow_fb_modifiers = true;
14875
e6ecefaa 14876 dev->mode_config.funcs = &intel_mode_funcs;
79e53945 14877
b690e96c
JB
14878 intel_init_quirks(dev);
14879
1fa61106
ED
14880 intel_init_pm(dev);
14881
e3c74757
BW
14882 if (INTEL_INFO(dev)->num_pipes == 0)
14883 return;
14884
e70236a8 14885 intel_init_display(dev);
7c10a2b5 14886 intel_init_audio(dev);
e70236a8 14887
a6c45cf0
CW
14888 if (IS_GEN2(dev)) {
14889 dev->mode_config.max_width = 2048;
14890 dev->mode_config.max_height = 2048;
14891 } else if (IS_GEN3(dev)) {
5e4d6fa7
KP
14892 dev->mode_config.max_width = 4096;
14893 dev->mode_config.max_height = 4096;
79e53945 14894 } else {
a6c45cf0
CW
14895 dev->mode_config.max_width = 8192;
14896 dev->mode_config.max_height = 8192;
79e53945 14897 }
068be561 14898
dc41c154
VS
14899 if (IS_845G(dev) || IS_I865G(dev)) {
14900 dev->mode_config.cursor_width = IS_845G(dev) ? 64 : 512;
14901 dev->mode_config.cursor_height = 1023;
14902 } else if (IS_GEN2(dev)) {
068be561
DL
14903 dev->mode_config.cursor_width = GEN2_CURSOR_WIDTH;
14904 dev->mode_config.cursor_height = GEN2_CURSOR_HEIGHT;
14905 } else {
14906 dev->mode_config.cursor_width = MAX_CURSOR_WIDTH;
14907 dev->mode_config.cursor_height = MAX_CURSOR_HEIGHT;
14908 }
14909
5d4545ae 14910 dev->mode_config.fb_base = dev_priv->gtt.mappable_base;
79e53945 14911
28c97730 14912 DRM_DEBUG_KMS("%d display pipe%s available.\n",
7eb552ae
BW
14913 INTEL_INFO(dev)->num_pipes,
14914 INTEL_INFO(dev)->num_pipes > 1 ? "s" : "");
79e53945 14915
055e393f 14916 for_each_pipe(dev_priv, pipe) {
8cc87b75 14917 intel_crtc_init(dev, pipe);
3bdcfc0c 14918 for_each_sprite(dev_priv, pipe, sprite) {
1fe47785 14919 ret = intel_plane_init(dev, pipe, sprite);
7f1f3851 14920 if (ret)
06da8da2 14921 DRM_DEBUG_KMS("pipe %c sprite %c init failed: %d\n",
1fe47785 14922 pipe_name(pipe), sprite_name(pipe, sprite), ret);
7f1f3851 14923 }
79e53945
JB
14924 }
14925
f42bb70d
JB
14926 intel_init_dpio(dev);
14927
e72f9fbf 14928 intel_shared_dpll_init(dev);
ee7b9f93 14929
9cce37f4
JB
14930 /* Just disable it once at startup */
14931 i915_disable_vga(dev);
79e53945 14932 intel_setup_outputs(dev);
11be49eb
CW
14933
14934 /* Just in case the BIOS is doing something questionable. */
7ff0ebcc 14935 intel_fbc_disable(dev);
fa9fa083 14936
6e9f798d 14937 drm_modeset_lock_all(dev);
fa9fa083 14938 intel_modeset_setup_hw_state(dev, false);
6e9f798d 14939 drm_modeset_unlock_all(dev);
46f297fb 14940
d3fcc808 14941 for_each_intel_crtc(dev, crtc) {
46f297fb
JB
14942 if (!crtc->active)
14943 continue;
14944
46f297fb 14945 /*
46f297fb
JB
14946 * Note that reserving the BIOS fb up front prevents us
14947 * from stuffing other stolen allocations like the ring
14948 * on top. This prevents some ugliness at boot time, and
14949 * can even allow for smooth boot transitions if the BIOS
14950 * fb is large enough for the active pipe configuration.
14951 */
5724dbd1
DL
14952 if (dev_priv->display.get_initial_plane_config) {
14953 dev_priv->display.get_initial_plane_config(crtc,
46f297fb
JB
14954 &crtc->plane_config);
14955 /*
14956 * If the fb is shared between multiple heads, we'll
14957 * just get the first one.
14958 */
f6936e29 14959 intel_find_initial_plane_obj(crtc, &crtc->plane_config);
46f297fb 14960 }
46f297fb 14961 }
2c7111db
CW
14962}
14963
7fad798e
DV
14964static void intel_enable_pipe_a(struct drm_device *dev)
14965{
14966 struct intel_connector *connector;
14967 struct drm_connector *crt = NULL;
14968 struct intel_load_detect_pipe load_detect_temp;
208bf9fd 14969 struct drm_modeset_acquire_ctx *ctx = dev->mode_config.acquire_ctx;
7fad798e
DV
14970
14971 /* We can't just switch on the pipe A, we need to set things up with a
14972 * proper mode and output configuration. As a gross hack, enable pipe A
14973 * by enabling the load detect pipe once. */
3a3371ff 14974 for_each_intel_connector(dev, connector) {
7fad798e
DV
14975 if (connector->encoder->type == INTEL_OUTPUT_ANALOG) {
14976 crt = &connector->base;
14977 break;
14978 }
14979 }
14980
14981 if (!crt)
14982 return;
14983
208bf9fd 14984 if (intel_get_load_detect_pipe(crt, NULL, &load_detect_temp, ctx))
49172fee 14985 intel_release_load_detect_pipe(crt, &load_detect_temp, ctx);
7fad798e
DV
14986}
14987
fa555837
DV
14988static bool
14989intel_check_plane_mapping(struct intel_crtc *crtc)
14990{
7eb552ae
BW
14991 struct drm_device *dev = crtc->base.dev;
14992 struct drm_i915_private *dev_priv = dev->dev_private;
fa555837
DV
14993 u32 reg, val;
14994
7eb552ae 14995 if (INTEL_INFO(dev)->num_pipes == 1)
fa555837
DV
14996 return true;
14997
14998 reg = DSPCNTR(!crtc->plane);
14999 val = I915_READ(reg);
15000
15001 if ((val & DISPLAY_PLANE_ENABLE) &&
15002 (!!(val & DISPPLANE_SEL_PIPE_MASK) == crtc->pipe))
15003 return false;
15004
15005 return true;
15006}
15007
24929352
DV
15008static void intel_sanitize_crtc(struct intel_crtc *crtc)
15009{
15010 struct drm_device *dev = crtc->base.dev;
15011 struct drm_i915_private *dev_priv = dev->dev_private;
fa555837 15012 u32 reg;
24929352 15013
24929352 15014 /* Clear any frame start delays used for debugging left by the BIOS */
6e3c9717 15015 reg = PIPECONF(crtc->config->cpu_transcoder);
24929352
DV
15016 I915_WRITE(reg, I915_READ(reg) & ~PIPECONF_FRAME_START_DELAY_MASK);
15017
d3eaf884 15018 /* restore vblank interrupts to correct state */
9625604c 15019 drm_crtc_vblank_reset(&crtc->base);
d297e103
VS
15020 if (crtc->active) {
15021 update_scanline_offset(crtc);
9625604c
DV
15022 drm_crtc_vblank_on(&crtc->base);
15023 }
d3eaf884 15024
24929352 15025 /* We need to sanitize the plane -> pipe mapping first because this will
fa555837
DV
15026 * disable the crtc (and hence change the state) if it is wrong. Note
15027 * that gen4+ has a fixed plane -> pipe mapping. */
15028 if (INTEL_INFO(dev)->gen < 4 && !intel_check_plane_mapping(crtc)) {
24929352
DV
15029 struct intel_connector *connector;
15030 bool plane;
15031
24929352
DV
15032 DRM_DEBUG_KMS("[CRTC:%d] wrong plane connection detected!\n",
15033 crtc->base.base.id);
15034
15035 /* Pipe has the wrong plane attached and the plane is active.
15036 * Temporarily change the plane mapping and disable everything
15037 * ... */
15038 plane = crtc->plane;
b70709a6 15039 to_intel_plane_state(crtc->base.primary->state)->visible = true;
37ade417 15040 crtc->base.primary->crtc = &crtc->base;
24929352 15041 crtc->plane = !plane;
1b509259 15042 intel_crtc_control(&crtc->base, false);
24929352
DV
15043 crtc->plane = plane;
15044
15045 /* ... and break all links. */
3a3371ff 15046 for_each_intel_connector(dev, connector) {
24929352
DV
15047 if (connector->encoder->base.crtc != &crtc->base)
15048 continue;
15049
7f1950fb
EE
15050 connector->base.dpms = DRM_MODE_DPMS_OFF;
15051 connector->base.encoder = NULL;
24929352 15052 }
7f1950fb
EE
15053 /* multiple connectors may have the same encoder:
15054 * handle them and break crtc link separately */
3a3371ff 15055 for_each_intel_connector(dev, connector)
7f1950fb
EE
15056 if (connector->encoder->base.crtc == &crtc->base) {
15057 connector->encoder->base.crtc = NULL;
15058 connector->encoder->connectors_active = false;
15059 }
24929352
DV
15060
15061 WARN_ON(crtc->active);
83d65738 15062 crtc->base.state->enable = false;
49d6fa21 15063 crtc->base.state->active = false;
24929352
DV
15064 crtc->base.enabled = false;
15065 }
24929352 15066
7fad798e
DV
15067 if (dev_priv->quirks & QUIRK_PIPEA_FORCE &&
15068 crtc->pipe == PIPE_A && !crtc->active) {
15069 /* BIOS forgot to enable pipe A, this mostly happens after
15070 * resume. Force-enable the pipe to fix this, the update_dpms
15071 * call below we restore the pipe to the right state, but leave
15072 * the required bits on. */
15073 intel_enable_pipe_a(dev);
15074 }
15075
24929352
DV
15076 /* Adjust the state of the output pipe according to whether we
15077 * have active connectors/encoders. */
15078 intel_crtc_update_dpms(&crtc->base);
15079
53d9f4e9 15080 if (crtc->active != crtc->base.state->active) {
24929352
DV
15081 struct intel_encoder *encoder;
15082
15083 /* This can happen either due to bugs in the get_hw_state
15084 * functions or because the pipe is force-enabled due to the
15085 * pipe A quirk. */
15086 DRM_DEBUG_KMS("[CRTC:%d] hw state adjusted, was %s, now %s\n",
15087 crtc->base.base.id,
83d65738 15088 crtc->base.state->enable ? "enabled" : "disabled",
24929352
DV
15089 crtc->active ? "enabled" : "disabled");
15090
83d65738 15091 crtc->base.state->enable = crtc->active;
49d6fa21 15092 crtc->base.state->active = crtc->active;
24929352
DV
15093 crtc->base.enabled = crtc->active;
15094
15095 /* Because we only establish the connector -> encoder ->
15096 * crtc links if something is active, this means the
15097 * crtc is now deactivated. Break the links. connector
15098 * -> encoder links are only establish when things are
15099 * actually up, hence no need to break them. */
15100 WARN_ON(crtc->active);
15101
15102 for_each_encoder_on_crtc(dev, &crtc->base, encoder) {
15103 WARN_ON(encoder->connectors_active);
15104 encoder->base.crtc = NULL;
15105 }
15106 }
c5ab3bc0 15107
a3ed6aad 15108 if (crtc->active || HAS_GMCH_DISPLAY(dev)) {
4cc31489
DV
15109 /*
15110 * We start out with underrun reporting disabled to avoid races.
15111 * For correct bookkeeping mark this on active crtcs.
15112 *
c5ab3bc0
DV
15113 * Also on gmch platforms we dont have any hardware bits to
15114 * disable the underrun reporting. Which means we need to start
15115 * out with underrun reporting disabled also on inactive pipes,
15116 * since otherwise we'll complain about the garbage we read when
15117 * e.g. coming up after runtime pm.
15118 *
4cc31489
DV
15119 * No protection against concurrent access is required - at
15120 * worst a fifo underrun happens which also sets this to false.
15121 */
15122 crtc->cpu_fifo_underrun_disabled = true;
15123 crtc->pch_fifo_underrun_disabled = true;
15124 }
24929352
DV
15125}
15126
15127static void intel_sanitize_encoder(struct intel_encoder *encoder)
15128{
15129 struct intel_connector *connector;
15130 struct drm_device *dev = encoder->base.dev;
15131
15132 /* We need to check both for a crtc link (meaning that the
15133 * encoder is active and trying to read from a pipe) and the
15134 * pipe itself being active. */
15135 bool has_active_crtc = encoder->base.crtc &&
15136 to_intel_crtc(encoder->base.crtc)->active;
15137
15138 if (encoder->connectors_active && !has_active_crtc) {
15139 DRM_DEBUG_KMS("[ENCODER:%d:%s] has active connectors but no active pipe!\n",
15140 encoder->base.base.id,
8e329a03 15141 encoder->base.name);
24929352
DV
15142
15143 /* Connector is active, but has no active pipe. This is
15144 * fallout from our resume register restoring. Disable
15145 * the encoder manually again. */
15146 if (encoder->base.crtc) {
15147 DRM_DEBUG_KMS("[ENCODER:%d:%s] manually disabled\n",
15148 encoder->base.base.id,
8e329a03 15149 encoder->base.name);
24929352 15150 encoder->disable(encoder);
a62d1497
VS
15151 if (encoder->post_disable)
15152 encoder->post_disable(encoder);
24929352 15153 }
7f1950fb
EE
15154 encoder->base.crtc = NULL;
15155 encoder->connectors_active = false;
24929352
DV
15156
15157 /* Inconsistent output/port/pipe state happens presumably due to
15158 * a bug in one of the get_hw_state functions. Or someplace else
15159 * in our code, like the register restore mess on resume. Clamp
15160 * things to off as a safer default. */
3a3371ff 15161 for_each_intel_connector(dev, connector) {
24929352
DV
15162 if (connector->encoder != encoder)
15163 continue;
7f1950fb
EE
15164 connector->base.dpms = DRM_MODE_DPMS_OFF;
15165 connector->base.encoder = NULL;
24929352
DV
15166 }
15167 }
15168 /* Enabled encoders without active connectors will be fixed in
15169 * the crtc fixup. */
15170}
15171
04098753 15172void i915_redisable_vga_power_on(struct drm_device *dev)
0fde901f
KM
15173{
15174 struct drm_i915_private *dev_priv = dev->dev_private;
766aa1c4 15175 u32 vga_reg = i915_vgacntrl_reg(dev);
0fde901f 15176
04098753
ID
15177 if (!(I915_READ(vga_reg) & VGA_DISP_DISABLE)) {
15178 DRM_DEBUG_KMS("Something enabled VGA plane, disabling it\n");
15179 i915_disable_vga(dev);
15180 }
15181}
15182
15183void i915_redisable_vga(struct drm_device *dev)
15184{
15185 struct drm_i915_private *dev_priv = dev->dev_private;
15186
8dc8a27c
PZ
15187 /* This function can be called both from intel_modeset_setup_hw_state or
15188 * at a very early point in our resume sequence, where the power well
15189 * structures are not yet restored. Since this function is at a very
15190 * paranoid "someone might have enabled VGA while we were not looking"
15191 * level, just check if the power well is enabled instead of trying to
15192 * follow the "don't touch the power well if we don't need it" policy
15193 * the rest of the driver uses. */
f458ebbc 15194 if (!intel_display_power_is_enabled(dev_priv, POWER_DOMAIN_VGA))
8dc8a27c
PZ
15195 return;
15196
04098753 15197 i915_redisable_vga_power_on(dev);
0fde901f
KM
15198}
15199
98ec7739
VS
15200static bool primary_get_hw_state(struct intel_crtc *crtc)
15201{
15202 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
15203
37ade417 15204 if (!crtc->base.enabled)
98ec7739
VS
15205 return false;
15206
15207 return I915_READ(DSPCNTR(crtc->plane)) & DISPLAY_PLANE_ENABLE;
15208}
15209
37ade417
ACO
15210static int readout_hw_crtc_state(struct drm_atomic_state *state,
15211 struct intel_crtc *crtc)
24929352 15212{
37ade417
ACO
15213 struct drm_i915_private *dev_priv = to_i915(state->dev);
15214 struct intel_crtc_state *crtc_state;
15215 struct drm_plane *primary = crtc->base.primary;
15216 struct drm_plane_state *drm_plane_state;
15217 struct intel_plane_state *plane_state;
15218 int ret;
24929352 15219
37ade417
ACO
15220 crtc_state = intel_atomic_get_crtc_state(state, crtc);
15221 if (IS_ERR(crtc_state))
15222 return PTR_ERR(crtc_state);
b70709a6 15223
37ade417
ACO
15224 ret = drm_atomic_add_affected_planes(state, &crtc->base);
15225 if (ret)
15226 return ret;
3b117c8f 15227
37ade417
ACO
15228 memset(crtc_state, 0, sizeof(*crtc_state));
15229 crtc_state->base.crtc = &crtc->base;
15230 crtc_state->base.state = state;
9953599b 15231
37ade417 15232 crtc_state->quirks |= PIPE_CONFIG_QUIRK_INHERITED_MODE;
24929352 15233
37ade417
ACO
15234 crtc_state->base.enable = crtc_state->base.active =
15235 crtc->base.enabled = dev_priv->display.get_pipe_config(crtc, crtc_state);
b70709a6 15236
37ade417
ACO
15237 /* update transitional state */
15238 crtc->active = crtc_state->base.active;
15239 crtc->config = crtc_state;
24929352 15240
37ade417
ACO
15241 drm_plane_state = drm_atomic_get_plane_state(state, primary);
15242 if (IS_ERR(drm_plane_state))
15243 return PTR_ERR(drm_plane_state);
15244
15245 plane_state = to_intel_plane_state(drm_plane_state);
15246 plane_state->visible = primary_get_hw_state(crtc);
15247
15248 if (plane_state->visible) {
15249 primary->crtc = &crtc->base;
15250 crtc_state->base.plane_mask |= 1 << drm_plane_index(primary);
15251 } else
15252 crtc_state->base.plane_mask &= ~(1 << drm_plane_index(primary));
15253
15254 DRM_DEBUG_KMS("[CRTC:%d] hw state readout: %s\n",
15255 crtc->base.base.id,
15256 crtc_state->base.active ? "enabled" : "disabled");
15257
15258 return 0;
15259}
24929352 15260
37ade417
ACO
15261static int readout_hw_pll_state(struct drm_atomic_state *state)
15262{
15263 struct drm_i915_private *dev_priv = to_i915(state->dev);
15264 struct intel_shared_dpll_config *shared_dpll;
15265 struct intel_crtc *crtc;
15266 struct intel_crtc_state *crtc_state;
15267 int i;
15268
15269 shared_dpll = intel_atomic_get_shared_dpll_state(state);
5358901f
DV
15270 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
15271 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
15272
3e369b76 15273 pll->on = pll->get_hw_state(dev_priv, pll,
37ade417
ACO
15274 &shared_dpll[i].hw_state);
15275
5358901f 15276 pll->active = 0;
37ade417
ACO
15277 shared_dpll[i].crtc_mask = 0;
15278
15279 for_each_intel_crtc(state->dev, crtc) {
15280 crtc_state = intel_atomic_get_crtc_state(state, crtc);
15281 if (IS_ERR(crtc_state))
15282 return PTR_ERR(crtc_state);
15283
15284 if (crtc_state->base.active &&
15285 crtc_state->shared_dpll == i) {
5358901f 15286 pll->active++;
37ade417
ACO
15287 shared_dpll[i].crtc_mask |=
15288 1 << crtc->pipe;
1e6f2ddc 15289 }
5358901f 15290 }
5358901f 15291
1e6f2ddc 15292 DRM_DEBUG_KMS("%s hw state readout: crtc_mask 0x%08x, on %i\n",
37ade417
ACO
15293 pll->name, shared_dpll[i].crtc_mask,
15294 pll->on);
bd2bb1b9 15295
37ade417 15296 if (shared_dpll[i].crtc_mask)
bd2bb1b9 15297 intel_display_power_get(dev_priv, POWER_DOMAIN_PLLS);
5358901f
DV
15298 }
15299
37ade417
ACO
15300 return 0;
15301}
24929352 15302
37ade417
ACO
15303static struct drm_connector_state *
15304get_connector_state_for_encoder(struct drm_atomic_state *state,
15305 struct intel_encoder *encoder)
15306{
15307 struct drm_connector *connector;
15308 struct drm_connector_state *connector_state;
15309 int i;
24929352 15310
37ade417
ACO
15311 for_each_connector_in_state(state, connector, connector_state, i)
15312 if (connector_state->best_encoder == &encoder->base)
15313 return connector_state;
15314
15315 return NULL;
15316}
15317
15318static int readout_hw_connector_encoder_state(struct drm_atomic_state *state)
15319{
15320 struct drm_device *dev = state->dev;
15321 struct drm_i915_private *dev_priv = to_i915(state->dev);
15322 struct intel_crtc *crtc;
15323 struct drm_crtc_state *drm_crtc_state;
15324 struct intel_crtc_state *crtc_state;
15325 struct intel_encoder *encoder;
15326 struct intel_connector *connector;
15327 struct drm_connector_state *connector_state;
15328 enum pipe pipe;
24929352 15329
3a3371ff 15330 for_each_intel_connector(dev, connector) {
37ade417
ACO
15331 connector_state =
15332 drm_atomic_get_connector_state(state, &connector->base);
15333 if (IS_ERR(connector_state))
15334 return PTR_ERR(connector_state);
15335
24929352
DV
15336 if (connector->get_hw_state(connector)) {
15337 connector->base.dpms = DRM_MODE_DPMS_ON;
24929352
DV
15338 connector->base.encoder = &connector->encoder->base;
15339 } else {
15340 connector->base.dpms = DRM_MODE_DPMS_OFF;
15341 connector->base.encoder = NULL;
15342 }
37ade417
ACO
15343
15344 /* We'll update the crtc field when reading encoder state */
15345 connector_state->crtc = NULL;
15346
15347 connector_state->best_encoder = connector->base.encoder;
15348
24929352
DV
15349 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] hw state readout: %s\n",
15350 connector->base.base.id,
c23cc417 15351 connector->base.name,
24929352
DV
15352 connector->base.encoder ? "enabled" : "disabled");
15353 }
37ade417
ACO
15354
15355 for_each_intel_encoder(dev, encoder) {
15356 pipe = 0;
15357
15358 connector_state =
15359 get_connector_state_for_encoder(state, encoder);
15360
15361 encoder->connectors_active = !!connector_state;
15362
15363 if (encoder->get_hw_state(encoder, &pipe)) {
15364 encoder->base.crtc =
15365 dev_priv->pipe_to_crtc_mapping[pipe];
15366 crtc = to_intel_crtc(encoder->base.crtc);
15367
15368 drm_crtc_state =
15369 state->crtc_states[drm_crtc_index(&crtc->base)];
15370 crtc_state = to_intel_crtc_state(drm_crtc_state);
15371
15372 encoder->get_config(encoder, crtc_state);
15373
15374 if (connector_state)
15375 connector_state->crtc = &crtc->base;
15376 } else {
15377 encoder->base.crtc = NULL;
15378 }
15379
15380 DRM_DEBUG_KMS("[ENCODER:%d:%s] hw state readout: %s, pipe %c\n",
15381 encoder->base.base.id,
15382 encoder->base.name,
15383 encoder->base.crtc ? "enabled" : "disabled",
15384 pipe_name(pipe));
15385 }
15386
15387 return 0;
15388}
15389
15390static struct drm_atomic_state *
15391intel_modeset_readout_hw_state(struct drm_device *dev)
15392{
15393 struct intel_crtc *crtc;
15394 int ret = 0;
15395
15396 struct drm_atomic_state *state;
15397
15398 state = drm_atomic_state_alloc(dev);
15399 if (!state)
15400 return ERR_PTR(-ENOMEM);
15401
15402 state->acquire_ctx = dev->mode_config.acquire_ctx;
15403
15404 for_each_intel_crtc(dev, crtc) {
15405 ret = readout_hw_crtc_state(state, crtc);
15406 if (ret)
15407 goto err_free;
15408 }
15409
15410 ret = readout_hw_pll_state(state);
15411 if (ret)
15412 goto err_free;
15413
15414 ret = readout_hw_connector_encoder_state(state);
15415 if (ret)
15416 goto err_free;
15417
15418 return state;
15419
15420err_free:
15421 drm_atomic_state_free(state);
15422 return ERR_PTR(ret);
30e984df
DV
15423}
15424
15425/* Scan out the current hw modeset state, sanitizes it and maps it into the drm
15426 * and i915 state tracking structures. */
15427void intel_modeset_setup_hw_state(struct drm_device *dev,
15428 bool force_restore)
15429{
15430 struct drm_i915_private *dev_priv = dev->dev_private;
37ade417
ACO
15431 struct drm_crtc *crtc;
15432 struct drm_crtc_state *crtc_state;
30e984df 15433 struct intel_encoder *encoder;
37ade417
ACO
15434 struct drm_atomic_state *state;
15435 struct intel_shared_dpll_config shared_dplls[I915_NUM_PLLS];
35c95375 15436 int i;
30e984df 15437
37ade417
ACO
15438 state = intel_modeset_readout_hw_state(dev);
15439 if (IS_ERR(state)) {
15440 DRM_ERROR("Failed to read out hw state\n");
15441 return;
babea61d
JB
15442 }
15443
37ade417
ACO
15444 drm_atomic_helper_swap_state(dev, state);
15445
15446 /* swap sw/hw dpll state */
15447 intel_atomic_duplicate_dpll_state(dev_priv, shared_dplls);
15448 intel_shared_dpll_commit(state);
15449 memcpy(to_intel_atomic_state(state)->shared_dpll,
15450 shared_dplls, sizeof(*shared_dplls) * dev_priv->num_shared_dpll);
15451
24929352 15452 /* HW state is read out, now we need to sanitize this mess. */
b2784e15 15453 for_each_intel_encoder(dev, encoder) {
24929352
DV
15454 intel_sanitize_encoder(encoder);
15455 }
15456
37ade417
ACO
15457 for_each_crtc_in_state(state, crtc, crtc_state, i) {
15458 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
15459
15460 /* prevent unnneeded restores with force_restore */
15461 crtc_state->active_changed =
15462 crtc_state->mode_changed =
15463 crtc_state->planes_changed = false;
15464
15465 if (crtc->enabled) {
15466 intel_mode_from_pipe_config(&crtc->state->mode,
15467 to_intel_crtc_state(crtc->state));
15468
15469 drm_mode_copy(&crtc->mode, &crtc->state->mode);
15470 drm_mode_copy(&crtc->hwmode,
15471 &crtc->state->adjusted_mode);
15472 }
15473
15474 intel_sanitize_crtc(intel_crtc);
15475
15476 /*
15477 * sanitize_crtc may have forced an update of crtc->state,
15478 * so reload in intel_dump_pipe_config
15479 */
15480 intel_dump_pipe_config(intel_crtc,
15481 to_intel_crtc_state(crtc->state),
6e3c9717 15482 "[setup_hw_state]");
24929352 15483 }
9a935856 15484
d29b2f9d
ACO
15485 intel_modeset_update_connector_atomic_state(dev);
15486
35c95375
DV
15487 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
15488 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
15489
15490 if (!pll->on || pll->active)
15491 continue;
15492
15493 DRM_DEBUG_KMS("%s enabled but not in use, disabling\n", pll->name);
15494
15495 pll->disable(dev_priv, pll);
15496 pll->on = false;
15497 }
15498
3078999f
PB
15499 if (IS_GEN9(dev))
15500 skl_wm_get_hw_state(dev);
15501 else if (HAS_PCH_SPLIT(dev))
243e6a44
VS
15502 ilk_wm_get_hw_state(dev);
15503
45e2b5f6 15504 if (force_restore) {
37ade417 15505 int ret;
7d0bc1ea 15506
37ade417 15507 i915_redisable_vga(dev);
f30da187 15508
37ade417
ACO
15509 ret = intel_set_mode(state);
15510 if (ret) {
15511 DRM_ERROR("Failed to restore previous mode\n");
15512 drm_atomic_state_free(state);
45e2b5f6
DV
15513 }
15514 } else {
37ade417 15515 drm_atomic_state_free(state);
45e2b5f6 15516 }
8af6cf88
DV
15517
15518 intel_modeset_check_state(dev);
2c7111db
CW
15519}
15520
15521void intel_modeset_gem_init(struct drm_device *dev)
15522{
92122789 15523 struct drm_i915_private *dev_priv = dev->dev_private;
484b41dd 15524 struct drm_crtc *c;
2ff8fde1 15525 struct drm_i915_gem_object *obj;
e0d6149b 15526 int ret;
484b41dd 15527
ae48434c
ID
15528 mutex_lock(&dev->struct_mutex);
15529 intel_init_gt_powersave(dev);
15530 mutex_unlock(&dev->struct_mutex);
15531
92122789
JB
15532 /*
15533 * There may be no VBT; and if the BIOS enabled SSC we can
15534 * just keep using it to avoid unnecessary flicker. Whereas if the
15535 * BIOS isn't using it, don't assume it will work even if the VBT
15536 * indicates as much.
15537 */
15538 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
15539 dev_priv->vbt.lvds_use_ssc = !!(I915_READ(PCH_DREF_CONTROL) &
15540 DREF_SSC1_ENABLE);
15541
1833b134 15542 intel_modeset_init_hw(dev);
02e792fb
DV
15543
15544 intel_setup_overlay(dev);
484b41dd
JB
15545
15546 /*
15547 * Make sure any fbs we allocated at startup are properly
15548 * pinned & fenced. When we do the allocation it's too early
15549 * for this.
15550 */
70e1e0ec 15551 for_each_crtc(dev, c) {
2ff8fde1
MR
15552 obj = intel_fb_obj(c->primary->fb);
15553 if (obj == NULL)
484b41dd
JB
15554 continue;
15555
e0d6149b
TU
15556 mutex_lock(&dev->struct_mutex);
15557 ret = intel_pin_and_fence_fb_obj(c->primary,
15558 c->primary->fb,
15559 c->primary->state,
15560 NULL);
15561 mutex_unlock(&dev->struct_mutex);
15562 if (ret) {
484b41dd
JB
15563 DRM_ERROR("failed to pin boot fb on pipe %d\n",
15564 to_intel_crtc(c)->pipe);
66e514c1
DA
15565 drm_framebuffer_unreference(c->primary->fb);
15566 c->primary->fb = NULL;
36750f28 15567 c->primary->crtc = c->primary->state->crtc = NULL;
afd65eb4 15568 update_state_fb(c->primary);
36750f28 15569 c->state->plane_mask &= ~(1 << drm_plane_index(c->primary));
484b41dd
JB
15570 }
15571 }
0962c3c9
VS
15572
15573 intel_backlight_register(dev);
79e53945
JB
15574}
15575
4932e2c3
ID
15576void intel_connector_unregister(struct intel_connector *intel_connector)
15577{
15578 struct drm_connector *connector = &intel_connector->base;
15579
15580 intel_panel_destroy_backlight(connector);
34ea3d38 15581 drm_connector_unregister(connector);
4932e2c3
ID
15582}
15583
79e53945
JB
15584void intel_modeset_cleanup(struct drm_device *dev)
15585{
652c393a 15586 struct drm_i915_private *dev_priv = dev->dev_private;
d9255d57 15587 struct drm_connector *connector;
652c393a 15588
2eb5252e
ID
15589 intel_disable_gt_powersave(dev);
15590
0962c3c9
VS
15591 intel_backlight_unregister(dev);
15592
fd0c0642
DV
15593 /*
15594 * Interrupts and polling as the first thing to avoid creating havoc.
2eb5252e 15595 * Too much stuff here (turning of connectors, ...) would
fd0c0642
DV
15596 * experience fancy races otherwise.
15597 */
2aeb7d3a 15598 intel_irq_uninstall(dev_priv);
eb21b92b 15599
fd0c0642
DV
15600 /*
15601 * Due to the hpd irq storm handling the hotplug work can re-arm the
15602 * poll handlers. Hence disable polling after hpd handling is shut down.
15603 */
f87ea761 15604 drm_kms_helper_poll_fini(dev);
fd0c0642 15605
652c393a
JB
15606 mutex_lock(&dev->struct_mutex);
15607
723bfd70
JB
15608 intel_unregister_dsm_handler();
15609
7ff0ebcc 15610 intel_fbc_disable(dev);
e70236a8 15611
69341a5e
KH
15612 mutex_unlock(&dev->struct_mutex);
15613
1630fe75
CW
15614 /* flush any delayed tasks or pending work */
15615 flush_scheduled_work();
15616
db31af1d
JN
15617 /* destroy the backlight and sysfs files before encoders/connectors */
15618 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
4932e2c3
ID
15619 struct intel_connector *intel_connector;
15620
15621 intel_connector = to_intel_connector(connector);
15622 intel_connector->unregister(intel_connector);
db31af1d 15623 }
d9255d57 15624
79e53945 15625 drm_mode_config_cleanup(dev);
4d7bb011
DV
15626
15627 intel_cleanup_overlay(dev);
ae48434c
ID
15628
15629 mutex_lock(&dev->struct_mutex);
15630 intel_cleanup_gt_powersave(dev);
15631 mutex_unlock(&dev->struct_mutex);
79e53945
JB
15632}
15633
f1c79df3
ZW
15634/*
15635 * Return which encoder is currently attached for connector.
15636 */
df0e9248 15637struct drm_encoder *intel_best_encoder(struct drm_connector *connector)
79e53945 15638{
df0e9248
CW
15639 return &intel_attached_encoder(connector)->base;
15640}
f1c79df3 15641
df0e9248
CW
15642void intel_connector_attach_encoder(struct intel_connector *connector,
15643 struct intel_encoder *encoder)
15644{
15645 connector->encoder = encoder;
15646 drm_mode_connector_attach_encoder(&connector->base,
15647 &encoder->base);
79e53945 15648}
28d52043
DA
15649
15650/*
15651 * set vga decode state - true == enable VGA decode
15652 */
15653int intel_modeset_vga_set_state(struct drm_device *dev, bool state)
15654{
15655 struct drm_i915_private *dev_priv = dev->dev_private;
a885b3cc 15656 unsigned reg = INTEL_INFO(dev)->gen >= 6 ? SNB_GMCH_CTRL : INTEL_GMCH_CTRL;
28d52043
DA
15657 u16 gmch_ctrl;
15658
75fa041d
CW
15659 if (pci_read_config_word(dev_priv->bridge_dev, reg, &gmch_ctrl)) {
15660 DRM_ERROR("failed to read control word\n");
15661 return -EIO;
15662 }
15663
c0cc8a55
CW
15664 if (!!(gmch_ctrl & INTEL_GMCH_VGA_DISABLE) == !state)
15665 return 0;
15666
28d52043
DA
15667 if (state)
15668 gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
15669 else
15670 gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
75fa041d
CW
15671
15672 if (pci_write_config_word(dev_priv->bridge_dev, reg, gmch_ctrl)) {
15673 DRM_ERROR("failed to write control word\n");
15674 return -EIO;
15675 }
15676
28d52043
DA
15677 return 0;
15678}
c4a1d9e4 15679
c4a1d9e4 15680struct intel_display_error_state {
ff57f1b0
PZ
15681
15682 u32 power_well_driver;
15683
63b66e5b
CW
15684 int num_transcoders;
15685
c4a1d9e4
CW
15686 struct intel_cursor_error_state {
15687 u32 control;
15688 u32 position;
15689 u32 base;
15690 u32 size;
52331309 15691 } cursor[I915_MAX_PIPES];
c4a1d9e4
CW
15692
15693 struct intel_pipe_error_state {
ddf9c536 15694 bool power_domain_on;
c4a1d9e4 15695 u32 source;
f301b1e1 15696 u32 stat;
52331309 15697 } pipe[I915_MAX_PIPES];
c4a1d9e4
CW
15698
15699 struct intel_plane_error_state {
15700 u32 control;
15701 u32 stride;
15702 u32 size;
15703 u32 pos;
15704 u32 addr;
15705 u32 surface;
15706 u32 tile_offset;
52331309 15707 } plane[I915_MAX_PIPES];
63b66e5b
CW
15708
15709 struct intel_transcoder_error_state {
ddf9c536 15710 bool power_domain_on;
63b66e5b
CW
15711 enum transcoder cpu_transcoder;
15712
15713 u32 conf;
15714
15715 u32 htotal;
15716 u32 hblank;
15717 u32 hsync;
15718 u32 vtotal;
15719 u32 vblank;
15720 u32 vsync;
15721 } transcoder[4];
c4a1d9e4
CW
15722};
15723
15724struct intel_display_error_state *
15725intel_display_capture_error_state(struct drm_device *dev)
15726{
fbee40df 15727 struct drm_i915_private *dev_priv = dev->dev_private;
c4a1d9e4 15728 struct intel_display_error_state *error;
63b66e5b
CW
15729 int transcoders[] = {
15730 TRANSCODER_A,
15731 TRANSCODER_B,
15732 TRANSCODER_C,
15733 TRANSCODER_EDP,
15734 };
c4a1d9e4
CW
15735 int i;
15736
63b66e5b
CW
15737 if (INTEL_INFO(dev)->num_pipes == 0)
15738 return NULL;
15739
9d1cb914 15740 error = kzalloc(sizeof(*error), GFP_ATOMIC);
c4a1d9e4
CW
15741 if (error == NULL)
15742 return NULL;
15743
190be112 15744 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
ff57f1b0
PZ
15745 error->power_well_driver = I915_READ(HSW_PWR_WELL_DRIVER);
15746
055e393f 15747 for_each_pipe(dev_priv, i) {
ddf9c536 15748 error->pipe[i].power_domain_on =
f458ebbc
DV
15749 __intel_display_power_is_enabled(dev_priv,
15750 POWER_DOMAIN_PIPE(i));
ddf9c536 15751 if (!error->pipe[i].power_domain_on)
9d1cb914
PZ
15752 continue;
15753
5efb3e28
VS
15754 error->cursor[i].control = I915_READ(CURCNTR(i));
15755 error->cursor[i].position = I915_READ(CURPOS(i));
15756 error->cursor[i].base = I915_READ(CURBASE(i));
c4a1d9e4
CW
15757
15758 error->plane[i].control = I915_READ(DSPCNTR(i));
15759 error->plane[i].stride = I915_READ(DSPSTRIDE(i));
80ca378b 15760 if (INTEL_INFO(dev)->gen <= 3) {
51889b35 15761 error->plane[i].size = I915_READ(DSPSIZE(i));
80ca378b
PZ
15762 error->plane[i].pos = I915_READ(DSPPOS(i));
15763 }
ca291363
PZ
15764 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
15765 error->plane[i].addr = I915_READ(DSPADDR(i));
c4a1d9e4
CW
15766 if (INTEL_INFO(dev)->gen >= 4) {
15767 error->plane[i].surface = I915_READ(DSPSURF(i));
15768 error->plane[i].tile_offset = I915_READ(DSPTILEOFF(i));
15769 }
15770
c4a1d9e4 15771 error->pipe[i].source = I915_READ(PIPESRC(i));
f301b1e1 15772
3abfce77 15773 if (HAS_GMCH_DISPLAY(dev))
f301b1e1 15774 error->pipe[i].stat = I915_READ(PIPESTAT(i));
63b66e5b
CW
15775 }
15776
15777 error->num_transcoders = INTEL_INFO(dev)->num_pipes;
15778 if (HAS_DDI(dev_priv->dev))
15779 error->num_transcoders++; /* Account for eDP. */
15780
15781 for (i = 0; i < error->num_transcoders; i++) {
15782 enum transcoder cpu_transcoder = transcoders[i];
15783
ddf9c536 15784 error->transcoder[i].power_domain_on =
f458ebbc 15785 __intel_display_power_is_enabled(dev_priv,
38cc1daf 15786 POWER_DOMAIN_TRANSCODER(cpu_transcoder));
ddf9c536 15787 if (!error->transcoder[i].power_domain_on)
9d1cb914
PZ
15788 continue;
15789
63b66e5b
CW
15790 error->transcoder[i].cpu_transcoder = cpu_transcoder;
15791
15792 error->transcoder[i].conf = I915_READ(PIPECONF(cpu_transcoder));
15793 error->transcoder[i].htotal = I915_READ(HTOTAL(cpu_transcoder));
15794 error->transcoder[i].hblank = I915_READ(HBLANK(cpu_transcoder));
15795 error->transcoder[i].hsync = I915_READ(HSYNC(cpu_transcoder));
15796 error->transcoder[i].vtotal = I915_READ(VTOTAL(cpu_transcoder));
15797 error->transcoder[i].vblank = I915_READ(VBLANK(cpu_transcoder));
15798 error->transcoder[i].vsync = I915_READ(VSYNC(cpu_transcoder));
c4a1d9e4
CW
15799 }
15800
15801 return error;
15802}
15803
edc3d884
MK
15804#define err_printf(e, ...) i915_error_printf(e, __VA_ARGS__)
15805
c4a1d9e4 15806void
edc3d884 15807intel_display_print_error_state(struct drm_i915_error_state_buf *m,
c4a1d9e4
CW
15808 struct drm_device *dev,
15809 struct intel_display_error_state *error)
15810{
055e393f 15811 struct drm_i915_private *dev_priv = dev->dev_private;
c4a1d9e4
CW
15812 int i;
15813
63b66e5b
CW
15814 if (!error)
15815 return;
15816
edc3d884 15817 err_printf(m, "Num Pipes: %d\n", INTEL_INFO(dev)->num_pipes);
190be112 15818 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
edc3d884 15819 err_printf(m, "PWR_WELL_CTL2: %08x\n",
ff57f1b0 15820 error->power_well_driver);
055e393f 15821 for_each_pipe(dev_priv, i) {
edc3d884 15822 err_printf(m, "Pipe [%d]:\n", i);
ddf9c536
ID
15823 err_printf(m, " Power: %s\n",
15824 error->pipe[i].power_domain_on ? "on" : "off");
edc3d884 15825 err_printf(m, " SRC: %08x\n", error->pipe[i].source);
f301b1e1 15826 err_printf(m, " STAT: %08x\n", error->pipe[i].stat);
edc3d884
MK
15827
15828 err_printf(m, "Plane [%d]:\n", i);
15829 err_printf(m, " CNTR: %08x\n", error->plane[i].control);
15830 err_printf(m, " STRIDE: %08x\n", error->plane[i].stride);
80ca378b 15831 if (INTEL_INFO(dev)->gen <= 3) {
edc3d884
MK
15832 err_printf(m, " SIZE: %08x\n", error->plane[i].size);
15833 err_printf(m, " POS: %08x\n", error->plane[i].pos);
80ca378b 15834 }
4b71a570 15835 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
edc3d884 15836 err_printf(m, " ADDR: %08x\n", error->plane[i].addr);
c4a1d9e4 15837 if (INTEL_INFO(dev)->gen >= 4) {
edc3d884
MK
15838 err_printf(m, " SURF: %08x\n", error->plane[i].surface);
15839 err_printf(m, " TILEOFF: %08x\n", error->plane[i].tile_offset);
c4a1d9e4
CW
15840 }
15841
edc3d884
MK
15842 err_printf(m, "Cursor [%d]:\n", i);
15843 err_printf(m, " CNTR: %08x\n", error->cursor[i].control);
15844 err_printf(m, " POS: %08x\n", error->cursor[i].position);
15845 err_printf(m, " BASE: %08x\n", error->cursor[i].base);
c4a1d9e4 15846 }
63b66e5b
CW
15847
15848 for (i = 0; i < error->num_transcoders; i++) {
1cf84bb6 15849 err_printf(m, "CPU transcoder: %c\n",
63b66e5b 15850 transcoder_name(error->transcoder[i].cpu_transcoder));
ddf9c536
ID
15851 err_printf(m, " Power: %s\n",
15852 error->transcoder[i].power_domain_on ? "on" : "off");
63b66e5b
CW
15853 err_printf(m, " CONF: %08x\n", error->transcoder[i].conf);
15854 err_printf(m, " HTOTAL: %08x\n", error->transcoder[i].htotal);
15855 err_printf(m, " HBLANK: %08x\n", error->transcoder[i].hblank);
15856 err_printf(m, " HSYNC: %08x\n", error->transcoder[i].hsync);
15857 err_printf(m, " VTOTAL: %08x\n", error->transcoder[i].vtotal);
15858 err_printf(m, " VBLANK: %08x\n", error->transcoder[i].vblank);
15859 err_printf(m, " VSYNC: %08x\n", error->transcoder[i].vsync);
15860 }
c4a1d9e4 15861}
e2fcdaa9
VS
15862
15863void intel_modeset_preclose(struct drm_device *dev, struct drm_file *file)
15864{
15865 struct intel_crtc *crtc;
15866
15867 for_each_intel_crtc(dev, crtc) {
15868 struct intel_unpin_work *work;
e2fcdaa9 15869
5e2d7afc 15870 spin_lock_irq(&dev->event_lock);
e2fcdaa9
VS
15871
15872 work = crtc->unpin_work;
15873
15874 if (work && work->event &&
15875 work->event->base.file_priv == file) {
15876 kfree(work->event);
15877 work->event = NULL;
15878 }
15879
5e2d7afc 15880 spin_unlock_irq(&dev->event_lock);
e2fcdaa9
VS
15881 }
15882}