]> git.proxmox.com Git - mirror_ubuntu-bionic-kernel.git/blame - drivers/gpu/drm/i915/intel_display.c
drm/i915/skl: Update the cached CDCLK at the end of set_cdclk()
[mirror_ubuntu-bionic-kernel.git] / drivers / gpu / drm / i915 / intel_display.c
CommitLineData
79e53945
JB
1/*
2 * Copyright © 2006-2007 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 */
26
618563e3 27#include <linux/dmi.h>
c1c7af60
JB
28#include <linux/module.h>
29#include <linux/input.h>
79e53945 30#include <linux/i2c.h>
7662c8bd 31#include <linux/kernel.h>
5a0e3ad6 32#include <linux/slab.h>
9cce37f4 33#include <linux/vgaarb.h>
e0dac65e 34#include <drm/drm_edid.h>
760285e7 35#include <drm/drmP.h>
79e53945 36#include "intel_drv.h"
760285e7 37#include <drm/i915_drm.h>
79e53945 38#include "i915_drv.h"
e5510fac 39#include "i915_trace.h"
319c1d42 40#include <drm/drm_atomic.h>
c196e1d6 41#include <drm/drm_atomic_helper.h>
760285e7
DH
42#include <drm/drm_dp_helper.h>
43#include <drm/drm_crtc_helper.h>
465c120c
MR
44#include <drm/drm_plane_helper.h>
45#include <drm/drm_rect.h>
c0f372b3 46#include <linux/dma_remapping.h>
79e53945 47
465c120c 48/* Primary plane formats for gen <= 3 */
568db4f2 49static const uint32_t i8xx_primary_formats[] = {
67fe7dc5
DL
50 DRM_FORMAT_C8,
51 DRM_FORMAT_RGB565,
465c120c 52 DRM_FORMAT_XRGB1555,
67fe7dc5 53 DRM_FORMAT_XRGB8888,
465c120c
MR
54};
55
56/* Primary plane formats for gen >= 4 */
568db4f2 57static const uint32_t i965_primary_formats[] = {
6c0fd451
DL
58 DRM_FORMAT_C8,
59 DRM_FORMAT_RGB565,
60 DRM_FORMAT_XRGB8888,
61 DRM_FORMAT_XBGR8888,
62 DRM_FORMAT_XRGB2101010,
63 DRM_FORMAT_XBGR2101010,
64};
65
66static const uint32_t skl_primary_formats[] = {
67fe7dc5
DL
67 DRM_FORMAT_C8,
68 DRM_FORMAT_RGB565,
69 DRM_FORMAT_XRGB8888,
465c120c 70 DRM_FORMAT_XBGR8888,
67fe7dc5 71 DRM_FORMAT_ARGB8888,
465c120c
MR
72 DRM_FORMAT_ABGR8888,
73 DRM_FORMAT_XRGB2101010,
465c120c 74 DRM_FORMAT_XBGR2101010,
465c120c
MR
75};
76
3d7d6510
MR
77/* Cursor formats */
78static const uint32_t intel_cursor_formats[] = {
79 DRM_FORMAT_ARGB8888,
80};
81
6b383a7f 82static void intel_crtc_update_cursor(struct drm_crtc *crtc, bool on);
79e53945 83
f1f644dc 84static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
5cec258b 85 struct intel_crtc_state *pipe_config);
18442d08 86static void ironlake_pch_clock_get(struct intel_crtc *crtc,
5cec258b 87 struct intel_crtc_state *pipe_config);
f1f644dc 88
8c7b5ccb 89static int intel_set_mode(struct drm_crtc *crtc,
83a57153 90 struct drm_atomic_state *state);
eb1bfe80
JB
91static int intel_framebuffer_init(struct drm_device *dev,
92 struct intel_framebuffer *ifb,
93 struct drm_mode_fb_cmd2 *mode_cmd,
94 struct drm_i915_gem_object *obj);
5b18e57c
DV
95static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc);
96static void intel_set_pipe_timings(struct intel_crtc *intel_crtc);
29407aab 97static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
f769cd24
VK
98 struct intel_link_m_n *m_n,
99 struct intel_link_m_n *m2_n2);
29407aab 100static void ironlake_set_pipeconf(struct drm_crtc *crtc);
229fca97
DV
101static void haswell_set_pipeconf(struct drm_crtc *crtc);
102static void intel_set_pipe_csc(struct drm_crtc *crtc);
d288f65f 103static void vlv_prepare_pll(struct intel_crtc *crtc,
5cec258b 104 const struct intel_crtc_state *pipe_config);
d288f65f 105static void chv_prepare_pll(struct intel_crtc *crtc,
5cec258b 106 const struct intel_crtc_state *pipe_config);
ea2c67bb
MR
107static void intel_begin_crtc_commit(struct drm_crtc *crtc);
108static void intel_finish_crtc_commit(struct drm_crtc *crtc);
549e2bfb
CK
109static void skl_init_scalers(struct drm_device *dev, struct intel_crtc *intel_crtc,
110 struct intel_crtc_state *crtc_state);
5ab7b0b7
ID
111static int i9xx_get_refclk(const struct intel_crtc_state *crtc_state,
112 int num_connectors);
ce22dba9
ML
113static void intel_crtc_enable_planes(struct drm_crtc *crtc);
114static void intel_crtc_disable_planes(struct drm_crtc *crtc);
e7457a9a 115
0e32b39c
DA
116static struct intel_encoder *intel_find_encoder(struct intel_connector *connector, int pipe)
117{
118 if (!connector->mst_port)
119 return connector->encoder;
120 else
121 return &connector->mst_port->mst_encoders[pipe]->base;
122}
123
79e53945 124typedef struct {
0206e353 125 int min, max;
79e53945
JB
126} intel_range_t;
127
128typedef struct {
0206e353
AJ
129 int dot_limit;
130 int p2_slow, p2_fast;
79e53945
JB
131} intel_p2_t;
132
d4906093
ML
133typedef struct intel_limit intel_limit_t;
134struct intel_limit {
0206e353
AJ
135 intel_range_t dot, vco, n, m, m1, m2, p, p1;
136 intel_p2_t p2;
d4906093 137};
79e53945 138
d2acd215
DV
139int
140intel_pch_rawclk(struct drm_device *dev)
141{
142 struct drm_i915_private *dev_priv = dev->dev_private;
143
144 WARN_ON(!HAS_PCH_SPLIT(dev));
145
146 return I915_READ(PCH_RAWCLK_FREQ) & RAWCLK_FREQ_MASK;
147}
148
021357ac
CW
149static inline u32 /* units of 100MHz */
150intel_fdi_link_freq(struct drm_device *dev)
151{
8b99e68c
CW
152 if (IS_GEN5(dev)) {
153 struct drm_i915_private *dev_priv = dev->dev_private;
154 return (I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK) + 2;
155 } else
156 return 27;
021357ac
CW
157}
158
5d536e28 159static const intel_limit_t intel_limits_i8xx_dac = {
0206e353 160 .dot = { .min = 25000, .max = 350000 },
9c333719 161 .vco = { .min = 908000, .max = 1512000 },
91dbe5fb 162 .n = { .min = 2, .max = 16 },
0206e353
AJ
163 .m = { .min = 96, .max = 140 },
164 .m1 = { .min = 18, .max = 26 },
165 .m2 = { .min = 6, .max = 16 },
166 .p = { .min = 4, .max = 128 },
167 .p1 = { .min = 2, .max = 33 },
273e27ca
EA
168 .p2 = { .dot_limit = 165000,
169 .p2_slow = 4, .p2_fast = 2 },
e4b36699
KP
170};
171
5d536e28
DV
172static const intel_limit_t intel_limits_i8xx_dvo = {
173 .dot = { .min = 25000, .max = 350000 },
9c333719 174 .vco = { .min = 908000, .max = 1512000 },
91dbe5fb 175 .n = { .min = 2, .max = 16 },
5d536e28
DV
176 .m = { .min = 96, .max = 140 },
177 .m1 = { .min = 18, .max = 26 },
178 .m2 = { .min = 6, .max = 16 },
179 .p = { .min = 4, .max = 128 },
180 .p1 = { .min = 2, .max = 33 },
181 .p2 = { .dot_limit = 165000,
182 .p2_slow = 4, .p2_fast = 4 },
183};
184
e4b36699 185static const intel_limit_t intel_limits_i8xx_lvds = {
0206e353 186 .dot = { .min = 25000, .max = 350000 },
9c333719 187 .vco = { .min = 908000, .max = 1512000 },
91dbe5fb 188 .n = { .min = 2, .max = 16 },
0206e353
AJ
189 .m = { .min = 96, .max = 140 },
190 .m1 = { .min = 18, .max = 26 },
191 .m2 = { .min = 6, .max = 16 },
192 .p = { .min = 4, .max = 128 },
193 .p1 = { .min = 1, .max = 6 },
273e27ca
EA
194 .p2 = { .dot_limit = 165000,
195 .p2_slow = 14, .p2_fast = 7 },
e4b36699 196};
273e27ca 197
e4b36699 198static const intel_limit_t intel_limits_i9xx_sdvo = {
0206e353
AJ
199 .dot = { .min = 20000, .max = 400000 },
200 .vco = { .min = 1400000, .max = 2800000 },
201 .n = { .min = 1, .max = 6 },
202 .m = { .min = 70, .max = 120 },
4f7dfb67
PJ
203 .m1 = { .min = 8, .max = 18 },
204 .m2 = { .min = 3, .max = 7 },
0206e353
AJ
205 .p = { .min = 5, .max = 80 },
206 .p1 = { .min = 1, .max = 8 },
273e27ca
EA
207 .p2 = { .dot_limit = 200000,
208 .p2_slow = 10, .p2_fast = 5 },
e4b36699
KP
209};
210
211static const intel_limit_t intel_limits_i9xx_lvds = {
0206e353
AJ
212 .dot = { .min = 20000, .max = 400000 },
213 .vco = { .min = 1400000, .max = 2800000 },
214 .n = { .min = 1, .max = 6 },
215 .m = { .min = 70, .max = 120 },
53a7d2d1
PJ
216 .m1 = { .min = 8, .max = 18 },
217 .m2 = { .min = 3, .max = 7 },
0206e353
AJ
218 .p = { .min = 7, .max = 98 },
219 .p1 = { .min = 1, .max = 8 },
273e27ca
EA
220 .p2 = { .dot_limit = 112000,
221 .p2_slow = 14, .p2_fast = 7 },
e4b36699
KP
222};
223
273e27ca 224
e4b36699 225static const intel_limit_t intel_limits_g4x_sdvo = {
273e27ca
EA
226 .dot = { .min = 25000, .max = 270000 },
227 .vco = { .min = 1750000, .max = 3500000},
228 .n = { .min = 1, .max = 4 },
229 .m = { .min = 104, .max = 138 },
230 .m1 = { .min = 17, .max = 23 },
231 .m2 = { .min = 5, .max = 11 },
232 .p = { .min = 10, .max = 30 },
233 .p1 = { .min = 1, .max = 3},
234 .p2 = { .dot_limit = 270000,
235 .p2_slow = 10,
236 .p2_fast = 10
044c7c41 237 },
e4b36699
KP
238};
239
240static const intel_limit_t intel_limits_g4x_hdmi = {
273e27ca
EA
241 .dot = { .min = 22000, .max = 400000 },
242 .vco = { .min = 1750000, .max = 3500000},
243 .n = { .min = 1, .max = 4 },
244 .m = { .min = 104, .max = 138 },
245 .m1 = { .min = 16, .max = 23 },
246 .m2 = { .min = 5, .max = 11 },
247 .p = { .min = 5, .max = 80 },
248 .p1 = { .min = 1, .max = 8},
249 .p2 = { .dot_limit = 165000,
250 .p2_slow = 10, .p2_fast = 5 },
e4b36699
KP
251};
252
253static const intel_limit_t intel_limits_g4x_single_channel_lvds = {
273e27ca
EA
254 .dot = { .min = 20000, .max = 115000 },
255 .vco = { .min = 1750000, .max = 3500000 },
256 .n = { .min = 1, .max = 3 },
257 .m = { .min = 104, .max = 138 },
258 .m1 = { .min = 17, .max = 23 },
259 .m2 = { .min = 5, .max = 11 },
260 .p = { .min = 28, .max = 112 },
261 .p1 = { .min = 2, .max = 8 },
262 .p2 = { .dot_limit = 0,
263 .p2_slow = 14, .p2_fast = 14
044c7c41 264 },
e4b36699
KP
265};
266
267static const intel_limit_t intel_limits_g4x_dual_channel_lvds = {
273e27ca
EA
268 .dot = { .min = 80000, .max = 224000 },
269 .vco = { .min = 1750000, .max = 3500000 },
270 .n = { .min = 1, .max = 3 },
271 .m = { .min = 104, .max = 138 },
272 .m1 = { .min = 17, .max = 23 },
273 .m2 = { .min = 5, .max = 11 },
274 .p = { .min = 14, .max = 42 },
275 .p1 = { .min = 2, .max = 6 },
276 .p2 = { .dot_limit = 0,
277 .p2_slow = 7, .p2_fast = 7
044c7c41 278 },
e4b36699
KP
279};
280
f2b115e6 281static const intel_limit_t intel_limits_pineview_sdvo = {
0206e353
AJ
282 .dot = { .min = 20000, .max = 400000},
283 .vco = { .min = 1700000, .max = 3500000 },
273e27ca 284 /* Pineview's Ncounter is a ring counter */
0206e353
AJ
285 .n = { .min = 3, .max = 6 },
286 .m = { .min = 2, .max = 256 },
273e27ca 287 /* Pineview only has one combined m divider, which we treat as m2. */
0206e353
AJ
288 .m1 = { .min = 0, .max = 0 },
289 .m2 = { .min = 0, .max = 254 },
290 .p = { .min = 5, .max = 80 },
291 .p1 = { .min = 1, .max = 8 },
273e27ca
EA
292 .p2 = { .dot_limit = 200000,
293 .p2_slow = 10, .p2_fast = 5 },
e4b36699
KP
294};
295
f2b115e6 296static const intel_limit_t intel_limits_pineview_lvds = {
0206e353
AJ
297 .dot = { .min = 20000, .max = 400000 },
298 .vco = { .min = 1700000, .max = 3500000 },
299 .n = { .min = 3, .max = 6 },
300 .m = { .min = 2, .max = 256 },
301 .m1 = { .min = 0, .max = 0 },
302 .m2 = { .min = 0, .max = 254 },
303 .p = { .min = 7, .max = 112 },
304 .p1 = { .min = 1, .max = 8 },
273e27ca
EA
305 .p2 = { .dot_limit = 112000,
306 .p2_slow = 14, .p2_fast = 14 },
e4b36699
KP
307};
308
273e27ca
EA
309/* Ironlake / Sandybridge
310 *
311 * We calculate clock using (register_value + 2) for N/M1/M2, so here
312 * the range value for them is (actual_value - 2).
313 */
b91ad0ec 314static const intel_limit_t intel_limits_ironlake_dac = {
273e27ca
EA
315 .dot = { .min = 25000, .max = 350000 },
316 .vco = { .min = 1760000, .max = 3510000 },
317 .n = { .min = 1, .max = 5 },
318 .m = { .min = 79, .max = 127 },
319 .m1 = { .min = 12, .max = 22 },
320 .m2 = { .min = 5, .max = 9 },
321 .p = { .min = 5, .max = 80 },
322 .p1 = { .min = 1, .max = 8 },
323 .p2 = { .dot_limit = 225000,
324 .p2_slow = 10, .p2_fast = 5 },
e4b36699
KP
325};
326
b91ad0ec 327static const intel_limit_t intel_limits_ironlake_single_lvds = {
273e27ca
EA
328 .dot = { .min = 25000, .max = 350000 },
329 .vco = { .min = 1760000, .max = 3510000 },
330 .n = { .min = 1, .max = 3 },
331 .m = { .min = 79, .max = 118 },
332 .m1 = { .min = 12, .max = 22 },
333 .m2 = { .min = 5, .max = 9 },
334 .p = { .min = 28, .max = 112 },
335 .p1 = { .min = 2, .max = 8 },
336 .p2 = { .dot_limit = 225000,
337 .p2_slow = 14, .p2_fast = 14 },
b91ad0ec
ZW
338};
339
340static const intel_limit_t intel_limits_ironlake_dual_lvds = {
273e27ca
EA
341 .dot = { .min = 25000, .max = 350000 },
342 .vco = { .min = 1760000, .max = 3510000 },
343 .n = { .min = 1, .max = 3 },
344 .m = { .min = 79, .max = 127 },
345 .m1 = { .min = 12, .max = 22 },
346 .m2 = { .min = 5, .max = 9 },
347 .p = { .min = 14, .max = 56 },
348 .p1 = { .min = 2, .max = 8 },
349 .p2 = { .dot_limit = 225000,
350 .p2_slow = 7, .p2_fast = 7 },
b91ad0ec
ZW
351};
352
273e27ca 353/* LVDS 100mhz refclk limits. */
b91ad0ec 354static const intel_limit_t intel_limits_ironlake_single_lvds_100m = {
273e27ca
EA
355 .dot = { .min = 25000, .max = 350000 },
356 .vco = { .min = 1760000, .max = 3510000 },
357 .n = { .min = 1, .max = 2 },
358 .m = { .min = 79, .max = 126 },
359 .m1 = { .min = 12, .max = 22 },
360 .m2 = { .min = 5, .max = 9 },
361 .p = { .min = 28, .max = 112 },
0206e353 362 .p1 = { .min = 2, .max = 8 },
273e27ca
EA
363 .p2 = { .dot_limit = 225000,
364 .p2_slow = 14, .p2_fast = 14 },
b91ad0ec
ZW
365};
366
367static const intel_limit_t intel_limits_ironlake_dual_lvds_100m = {
273e27ca
EA
368 .dot = { .min = 25000, .max = 350000 },
369 .vco = { .min = 1760000, .max = 3510000 },
370 .n = { .min = 1, .max = 3 },
371 .m = { .min = 79, .max = 126 },
372 .m1 = { .min = 12, .max = 22 },
373 .m2 = { .min = 5, .max = 9 },
374 .p = { .min = 14, .max = 42 },
0206e353 375 .p1 = { .min = 2, .max = 6 },
273e27ca
EA
376 .p2 = { .dot_limit = 225000,
377 .p2_slow = 7, .p2_fast = 7 },
4547668a
ZY
378};
379
dc730512 380static const intel_limit_t intel_limits_vlv = {
f01b7962
VS
381 /*
382 * These are the data rate limits (measured in fast clocks)
383 * since those are the strictest limits we have. The fast
384 * clock and actual rate limits are more relaxed, so checking
385 * them would make no difference.
386 */
387 .dot = { .min = 25000 * 5, .max = 270000 * 5 },
75e53986 388 .vco = { .min = 4000000, .max = 6000000 },
a0c4da24 389 .n = { .min = 1, .max = 7 },
a0c4da24
JB
390 .m1 = { .min = 2, .max = 3 },
391 .m2 = { .min = 11, .max = 156 },
b99ab663 392 .p1 = { .min = 2, .max = 3 },
5fdc9c49 393 .p2 = { .p2_slow = 2, .p2_fast = 20 }, /* slow=min, fast=max */
a0c4da24
JB
394};
395
ef9348c8
CML
396static const intel_limit_t intel_limits_chv = {
397 /*
398 * These are the data rate limits (measured in fast clocks)
399 * since those are the strictest limits we have. The fast
400 * clock and actual rate limits are more relaxed, so checking
401 * them would make no difference.
402 */
403 .dot = { .min = 25000 * 5, .max = 540000 * 5},
17fe1021 404 .vco = { .min = 4800000, .max = 6480000 },
ef9348c8
CML
405 .n = { .min = 1, .max = 1 },
406 .m1 = { .min = 2, .max = 2 },
407 .m2 = { .min = 24 << 22, .max = 175 << 22 },
408 .p1 = { .min = 2, .max = 4 },
409 .p2 = { .p2_slow = 1, .p2_fast = 14 },
410};
411
5ab7b0b7
ID
412static const intel_limit_t intel_limits_bxt = {
413 /* FIXME: find real dot limits */
414 .dot = { .min = 0, .max = INT_MAX },
415 .vco = { .min = 4800000, .max = 6480000 },
416 .n = { .min = 1, .max = 1 },
417 .m1 = { .min = 2, .max = 2 },
418 /* FIXME: find real m2 limits */
419 .m2 = { .min = 2 << 22, .max = 255 << 22 },
420 .p1 = { .min = 2, .max = 4 },
421 .p2 = { .p2_slow = 1, .p2_fast = 20 },
422};
423
6b4bf1c4
VS
424static void vlv_clock(int refclk, intel_clock_t *clock)
425{
426 clock->m = clock->m1 * clock->m2;
427 clock->p = clock->p1 * clock->p2;
ed5ca77e
VS
428 if (WARN_ON(clock->n == 0 || clock->p == 0))
429 return;
fb03ac01
VS
430 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
431 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
6b4bf1c4
VS
432}
433
e0638cdf
PZ
434/**
435 * Returns whether any output on the specified pipe is of the specified type
436 */
4093561b 437bool intel_pipe_has_type(struct intel_crtc *crtc, enum intel_output_type type)
e0638cdf 438{
409ee761 439 struct drm_device *dev = crtc->base.dev;
e0638cdf
PZ
440 struct intel_encoder *encoder;
441
409ee761 442 for_each_encoder_on_crtc(dev, &crtc->base, encoder)
e0638cdf
PZ
443 if (encoder->type == type)
444 return true;
445
446 return false;
447}
448
d0737e1d
ACO
449/**
450 * Returns whether any output on the specified pipe will have the specified
451 * type after a staged modeset is complete, i.e., the same as
452 * intel_pipe_has_type() but looking at encoder->new_crtc instead of
453 * encoder->crtc.
454 */
a93e255f
ACO
455static bool intel_pipe_will_have_type(const struct intel_crtc_state *crtc_state,
456 int type)
d0737e1d 457{
a93e255f 458 struct drm_atomic_state *state = crtc_state->base.state;
da3ced29 459 struct drm_connector *connector;
a93e255f 460 struct drm_connector_state *connector_state;
d0737e1d 461 struct intel_encoder *encoder;
a93e255f
ACO
462 int i, num_connectors = 0;
463
da3ced29 464 for_each_connector_in_state(state, connector, connector_state, i) {
a93e255f
ACO
465 if (connector_state->crtc != crtc_state->base.crtc)
466 continue;
467
468 num_connectors++;
d0737e1d 469
a93e255f
ACO
470 encoder = to_intel_encoder(connector_state->best_encoder);
471 if (encoder->type == type)
d0737e1d 472 return true;
a93e255f
ACO
473 }
474
475 WARN_ON(num_connectors == 0);
d0737e1d
ACO
476
477 return false;
478}
479
a93e255f
ACO
480static const intel_limit_t *
481intel_ironlake_limit(struct intel_crtc_state *crtc_state, int refclk)
2c07245f 482{
a93e255f 483 struct drm_device *dev = crtc_state->base.crtc->dev;
2c07245f 484 const intel_limit_t *limit;
b91ad0ec 485
a93e255f 486 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
1974cad0 487 if (intel_is_dual_link_lvds(dev)) {
1b894b59 488 if (refclk == 100000)
b91ad0ec
ZW
489 limit = &intel_limits_ironlake_dual_lvds_100m;
490 else
491 limit = &intel_limits_ironlake_dual_lvds;
492 } else {
1b894b59 493 if (refclk == 100000)
b91ad0ec
ZW
494 limit = &intel_limits_ironlake_single_lvds_100m;
495 else
496 limit = &intel_limits_ironlake_single_lvds;
497 }
c6bb3538 498 } else
b91ad0ec 499 limit = &intel_limits_ironlake_dac;
2c07245f
ZW
500
501 return limit;
502}
503
a93e255f
ACO
504static const intel_limit_t *
505intel_g4x_limit(struct intel_crtc_state *crtc_state)
044c7c41 506{
a93e255f 507 struct drm_device *dev = crtc_state->base.crtc->dev;
044c7c41
ML
508 const intel_limit_t *limit;
509
a93e255f 510 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
1974cad0 511 if (intel_is_dual_link_lvds(dev))
e4b36699 512 limit = &intel_limits_g4x_dual_channel_lvds;
044c7c41 513 else
e4b36699 514 limit = &intel_limits_g4x_single_channel_lvds;
a93e255f
ACO
515 } else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_HDMI) ||
516 intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_ANALOG)) {
e4b36699 517 limit = &intel_limits_g4x_hdmi;
a93e255f 518 } else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_SDVO)) {
e4b36699 519 limit = &intel_limits_g4x_sdvo;
044c7c41 520 } else /* The option is for other outputs */
e4b36699 521 limit = &intel_limits_i9xx_sdvo;
044c7c41
ML
522
523 return limit;
524}
525
a93e255f
ACO
526static const intel_limit_t *
527intel_limit(struct intel_crtc_state *crtc_state, int refclk)
79e53945 528{
a93e255f 529 struct drm_device *dev = crtc_state->base.crtc->dev;
79e53945
JB
530 const intel_limit_t *limit;
531
5ab7b0b7
ID
532 if (IS_BROXTON(dev))
533 limit = &intel_limits_bxt;
534 else if (HAS_PCH_SPLIT(dev))
a93e255f 535 limit = intel_ironlake_limit(crtc_state, refclk);
2c07245f 536 else if (IS_G4X(dev)) {
a93e255f 537 limit = intel_g4x_limit(crtc_state);
f2b115e6 538 } else if (IS_PINEVIEW(dev)) {
a93e255f 539 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS))
f2b115e6 540 limit = &intel_limits_pineview_lvds;
2177832f 541 else
f2b115e6 542 limit = &intel_limits_pineview_sdvo;
ef9348c8
CML
543 } else if (IS_CHERRYVIEW(dev)) {
544 limit = &intel_limits_chv;
a0c4da24 545 } else if (IS_VALLEYVIEW(dev)) {
dc730512 546 limit = &intel_limits_vlv;
a6c45cf0 547 } else if (!IS_GEN2(dev)) {
a93e255f 548 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS))
a6c45cf0
CW
549 limit = &intel_limits_i9xx_lvds;
550 else
551 limit = &intel_limits_i9xx_sdvo;
79e53945 552 } else {
a93e255f 553 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS))
e4b36699 554 limit = &intel_limits_i8xx_lvds;
a93e255f 555 else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_DVO))
e4b36699 556 limit = &intel_limits_i8xx_dvo;
5d536e28
DV
557 else
558 limit = &intel_limits_i8xx_dac;
79e53945
JB
559 }
560 return limit;
561}
562
f2b115e6
AJ
563/* m1 is reserved as 0 in Pineview, n is a ring counter */
564static void pineview_clock(int refclk, intel_clock_t *clock)
79e53945 565{
2177832f
SL
566 clock->m = clock->m2 + 2;
567 clock->p = clock->p1 * clock->p2;
ed5ca77e
VS
568 if (WARN_ON(clock->n == 0 || clock->p == 0))
569 return;
fb03ac01
VS
570 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
571 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
2177832f
SL
572}
573
7429e9d4
DV
574static uint32_t i9xx_dpll_compute_m(struct dpll *dpll)
575{
576 return 5 * (dpll->m1 + 2) + (dpll->m2 + 2);
577}
578
ac58c3f0 579static void i9xx_clock(int refclk, intel_clock_t *clock)
2177832f 580{
7429e9d4 581 clock->m = i9xx_dpll_compute_m(clock);
79e53945 582 clock->p = clock->p1 * clock->p2;
ed5ca77e
VS
583 if (WARN_ON(clock->n + 2 == 0 || clock->p == 0))
584 return;
fb03ac01
VS
585 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n + 2);
586 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
79e53945
JB
587}
588
ef9348c8
CML
589static void chv_clock(int refclk, intel_clock_t *clock)
590{
591 clock->m = clock->m1 * clock->m2;
592 clock->p = clock->p1 * clock->p2;
593 if (WARN_ON(clock->n == 0 || clock->p == 0))
594 return;
595 clock->vco = DIV_ROUND_CLOSEST_ULL((uint64_t)refclk * clock->m,
596 clock->n << 22);
597 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
598}
599
7c04d1d9 600#define INTELPllInvalid(s) do { /* DRM_DEBUG(s); */ return false; } while (0)
79e53945
JB
601/**
602 * Returns whether the given set of divisors are valid for a given refclk with
603 * the given connectors.
604 */
605
1b894b59
CW
606static bool intel_PLL_is_valid(struct drm_device *dev,
607 const intel_limit_t *limit,
608 const intel_clock_t *clock)
79e53945 609{
f01b7962
VS
610 if (clock->n < limit->n.min || limit->n.max < clock->n)
611 INTELPllInvalid("n out of range\n");
79e53945 612 if (clock->p1 < limit->p1.min || limit->p1.max < clock->p1)
0206e353 613 INTELPllInvalid("p1 out of range\n");
79e53945 614 if (clock->m2 < limit->m2.min || limit->m2.max < clock->m2)
0206e353 615 INTELPllInvalid("m2 out of range\n");
79e53945 616 if (clock->m1 < limit->m1.min || limit->m1.max < clock->m1)
0206e353 617 INTELPllInvalid("m1 out of range\n");
f01b7962 618
5ab7b0b7 619 if (!IS_PINEVIEW(dev) && !IS_VALLEYVIEW(dev) && !IS_BROXTON(dev))
f01b7962
VS
620 if (clock->m1 <= clock->m2)
621 INTELPllInvalid("m1 <= m2\n");
622
5ab7b0b7 623 if (!IS_VALLEYVIEW(dev) && !IS_BROXTON(dev)) {
f01b7962
VS
624 if (clock->p < limit->p.min || limit->p.max < clock->p)
625 INTELPllInvalid("p out of range\n");
626 if (clock->m < limit->m.min || limit->m.max < clock->m)
627 INTELPllInvalid("m out of range\n");
628 }
629
79e53945 630 if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
0206e353 631 INTELPllInvalid("vco out of range\n");
79e53945
JB
632 /* XXX: We may need to be checking "Dot clock" depending on the multiplier,
633 * connector, etc., rather than just a single range.
634 */
635 if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
0206e353 636 INTELPllInvalid("dot out of range\n");
79e53945
JB
637
638 return true;
639}
640
d4906093 641static bool
a93e255f
ACO
642i9xx_find_best_dpll(const intel_limit_t *limit,
643 struct intel_crtc_state *crtc_state,
cec2f356
SP
644 int target, int refclk, intel_clock_t *match_clock,
645 intel_clock_t *best_clock)
79e53945 646{
a93e255f 647 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
a919ff14 648 struct drm_device *dev = crtc->base.dev;
79e53945 649 intel_clock_t clock;
79e53945
JB
650 int err = target;
651
a93e255f 652 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
79e53945 653 /*
a210b028
DV
654 * For LVDS just rely on its current settings for dual-channel.
655 * We haven't figured out how to reliably set up different
656 * single/dual channel state, if we even can.
79e53945 657 */
1974cad0 658 if (intel_is_dual_link_lvds(dev))
79e53945
JB
659 clock.p2 = limit->p2.p2_fast;
660 else
661 clock.p2 = limit->p2.p2_slow;
662 } else {
663 if (target < limit->p2.dot_limit)
664 clock.p2 = limit->p2.p2_slow;
665 else
666 clock.p2 = limit->p2.p2_fast;
667 }
668
0206e353 669 memset(best_clock, 0, sizeof(*best_clock));
79e53945 670
42158660
ZY
671 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
672 clock.m1++) {
673 for (clock.m2 = limit->m2.min;
674 clock.m2 <= limit->m2.max; clock.m2++) {
c0efc387 675 if (clock.m2 >= clock.m1)
42158660
ZY
676 break;
677 for (clock.n = limit->n.min;
678 clock.n <= limit->n.max; clock.n++) {
679 for (clock.p1 = limit->p1.min;
680 clock.p1 <= limit->p1.max; clock.p1++) {
79e53945
JB
681 int this_err;
682
ac58c3f0
DV
683 i9xx_clock(refclk, &clock);
684 if (!intel_PLL_is_valid(dev, limit,
685 &clock))
686 continue;
687 if (match_clock &&
688 clock.p != match_clock->p)
689 continue;
690
691 this_err = abs(clock.dot - target);
692 if (this_err < err) {
693 *best_clock = clock;
694 err = this_err;
695 }
696 }
697 }
698 }
699 }
700
701 return (err != target);
702}
703
704static bool
a93e255f
ACO
705pnv_find_best_dpll(const intel_limit_t *limit,
706 struct intel_crtc_state *crtc_state,
ee9300bb
DV
707 int target, int refclk, intel_clock_t *match_clock,
708 intel_clock_t *best_clock)
79e53945 709{
a93e255f 710 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
a919ff14 711 struct drm_device *dev = crtc->base.dev;
79e53945 712 intel_clock_t clock;
79e53945
JB
713 int err = target;
714
a93e255f 715 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
79e53945 716 /*
a210b028
DV
717 * For LVDS just rely on its current settings for dual-channel.
718 * We haven't figured out how to reliably set up different
719 * single/dual channel state, if we even can.
79e53945 720 */
1974cad0 721 if (intel_is_dual_link_lvds(dev))
79e53945
JB
722 clock.p2 = limit->p2.p2_fast;
723 else
724 clock.p2 = limit->p2.p2_slow;
725 } else {
726 if (target < limit->p2.dot_limit)
727 clock.p2 = limit->p2.p2_slow;
728 else
729 clock.p2 = limit->p2.p2_fast;
730 }
731
0206e353 732 memset(best_clock, 0, sizeof(*best_clock));
79e53945 733
42158660
ZY
734 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
735 clock.m1++) {
736 for (clock.m2 = limit->m2.min;
737 clock.m2 <= limit->m2.max; clock.m2++) {
42158660
ZY
738 for (clock.n = limit->n.min;
739 clock.n <= limit->n.max; clock.n++) {
740 for (clock.p1 = limit->p1.min;
741 clock.p1 <= limit->p1.max; clock.p1++) {
79e53945
JB
742 int this_err;
743
ac58c3f0 744 pineview_clock(refclk, &clock);
1b894b59
CW
745 if (!intel_PLL_is_valid(dev, limit,
746 &clock))
79e53945 747 continue;
cec2f356
SP
748 if (match_clock &&
749 clock.p != match_clock->p)
750 continue;
79e53945
JB
751
752 this_err = abs(clock.dot - target);
753 if (this_err < err) {
754 *best_clock = clock;
755 err = this_err;
756 }
757 }
758 }
759 }
760 }
761
762 return (err != target);
763}
764
d4906093 765static bool
a93e255f
ACO
766g4x_find_best_dpll(const intel_limit_t *limit,
767 struct intel_crtc_state *crtc_state,
ee9300bb
DV
768 int target, int refclk, intel_clock_t *match_clock,
769 intel_clock_t *best_clock)
d4906093 770{
a93e255f 771 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
a919ff14 772 struct drm_device *dev = crtc->base.dev;
d4906093
ML
773 intel_clock_t clock;
774 int max_n;
775 bool found;
6ba770dc
AJ
776 /* approximately equals target * 0.00585 */
777 int err_most = (target >> 8) + (target >> 9);
d4906093
ML
778 found = false;
779
a93e255f 780 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
1974cad0 781 if (intel_is_dual_link_lvds(dev))
d4906093
ML
782 clock.p2 = limit->p2.p2_fast;
783 else
784 clock.p2 = limit->p2.p2_slow;
785 } else {
786 if (target < limit->p2.dot_limit)
787 clock.p2 = limit->p2.p2_slow;
788 else
789 clock.p2 = limit->p2.p2_fast;
790 }
791
792 memset(best_clock, 0, sizeof(*best_clock));
793 max_n = limit->n.max;
f77f13e2 794 /* based on hardware requirement, prefer smaller n to precision */
d4906093 795 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
f77f13e2 796 /* based on hardware requirement, prefere larger m1,m2 */
d4906093
ML
797 for (clock.m1 = limit->m1.max;
798 clock.m1 >= limit->m1.min; clock.m1--) {
799 for (clock.m2 = limit->m2.max;
800 clock.m2 >= limit->m2.min; clock.m2--) {
801 for (clock.p1 = limit->p1.max;
802 clock.p1 >= limit->p1.min; clock.p1--) {
803 int this_err;
804
ac58c3f0 805 i9xx_clock(refclk, &clock);
1b894b59
CW
806 if (!intel_PLL_is_valid(dev, limit,
807 &clock))
d4906093 808 continue;
1b894b59
CW
809
810 this_err = abs(clock.dot - target);
d4906093
ML
811 if (this_err < err_most) {
812 *best_clock = clock;
813 err_most = this_err;
814 max_n = clock.n;
815 found = true;
816 }
817 }
818 }
819 }
820 }
2c07245f
ZW
821 return found;
822}
823
d5dd62bd
ID
824/*
825 * Check if the calculated PLL configuration is more optimal compared to the
826 * best configuration and error found so far. Return the calculated error.
827 */
828static bool vlv_PLL_is_optimal(struct drm_device *dev, int target_freq,
829 const intel_clock_t *calculated_clock,
830 const intel_clock_t *best_clock,
831 unsigned int best_error_ppm,
832 unsigned int *error_ppm)
833{
9ca3ba01
ID
834 /*
835 * For CHV ignore the error and consider only the P value.
836 * Prefer a bigger P value based on HW requirements.
837 */
838 if (IS_CHERRYVIEW(dev)) {
839 *error_ppm = 0;
840
841 return calculated_clock->p > best_clock->p;
842 }
843
24be4e46
ID
844 if (WARN_ON_ONCE(!target_freq))
845 return false;
846
d5dd62bd
ID
847 *error_ppm = div_u64(1000000ULL *
848 abs(target_freq - calculated_clock->dot),
849 target_freq);
850 /*
851 * Prefer a better P value over a better (smaller) error if the error
852 * is small. Ensure this preference for future configurations too by
853 * setting the error to 0.
854 */
855 if (*error_ppm < 100 && calculated_clock->p > best_clock->p) {
856 *error_ppm = 0;
857
858 return true;
859 }
860
861 return *error_ppm + 10 < best_error_ppm;
862}
863
a0c4da24 864static bool
a93e255f
ACO
865vlv_find_best_dpll(const intel_limit_t *limit,
866 struct intel_crtc_state *crtc_state,
ee9300bb
DV
867 int target, int refclk, intel_clock_t *match_clock,
868 intel_clock_t *best_clock)
a0c4da24 869{
a93e255f 870 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
a919ff14 871 struct drm_device *dev = crtc->base.dev;
6b4bf1c4 872 intel_clock_t clock;
69e4f900 873 unsigned int bestppm = 1000000;
27e639bf
VS
874 /* min update 19.2 MHz */
875 int max_n = min(limit->n.max, refclk / 19200);
49e497ef 876 bool found = false;
a0c4da24 877
6b4bf1c4
VS
878 target *= 5; /* fast clock */
879
880 memset(best_clock, 0, sizeof(*best_clock));
a0c4da24
JB
881
882 /* based on hardware requirement, prefer smaller n to precision */
27e639bf 883 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
811bbf05 884 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
889059d8 885 for (clock.p2 = limit->p2.p2_fast; clock.p2 >= limit->p2.p2_slow;
c1a9ae43 886 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
6b4bf1c4 887 clock.p = clock.p1 * clock.p2;
a0c4da24 888 /* based on hardware requirement, prefer bigger m1,m2 values */
6b4bf1c4 889 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max; clock.m1++) {
d5dd62bd 890 unsigned int ppm;
69e4f900 891
6b4bf1c4
VS
892 clock.m2 = DIV_ROUND_CLOSEST(target * clock.p * clock.n,
893 refclk * clock.m1);
894
895 vlv_clock(refclk, &clock);
43b0ac53 896
f01b7962
VS
897 if (!intel_PLL_is_valid(dev, limit,
898 &clock))
43b0ac53
VS
899 continue;
900
d5dd62bd
ID
901 if (!vlv_PLL_is_optimal(dev, target,
902 &clock,
903 best_clock,
904 bestppm, &ppm))
905 continue;
6b4bf1c4 906
d5dd62bd
ID
907 *best_clock = clock;
908 bestppm = ppm;
909 found = true;
a0c4da24
JB
910 }
911 }
912 }
913 }
a0c4da24 914
49e497ef 915 return found;
a0c4da24 916}
a4fc5ed6 917
ef9348c8 918static bool
a93e255f
ACO
919chv_find_best_dpll(const intel_limit_t *limit,
920 struct intel_crtc_state *crtc_state,
ef9348c8
CML
921 int target, int refclk, intel_clock_t *match_clock,
922 intel_clock_t *best_clock)
923{
a93e255f 924 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
a919ff14 925 struct drm_device *dev = crtc->base.dev;
9ca3ba01 926 unsigned int best_error_ppm;
ef9348c8
CML
927 intel_clock_t clock;
928 uint64_t m2;
929 int found = false;
930
931 memset(best_clock, 0, sizeof(*best_clock));
9ca3ba01 932 best_error_ppm = 1000000;
ef9348c8
CML
933
934 /*
935 * Based on hardware doc, the n always set to 1, and m1 always
936 * set to 2. If requires to support 200Mhz refclk, we need to
937 * revisit this because n may not 1 anymore.
938 */
939 clock.n = 1, clock.m1 = 2;
940 target *= 5; /* fast clock */
941
942 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
943 for (clock.p2 = limit->p2.p2_fast;
944 clock.p2 >= limit->p2.p2_slow;
945 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
9ca3ba01 946 unsigned int error_ppm;
ef9348c8
CML
947
948 clock.p = clock.p1 * clock.p2;
949
950 m2 = DIV_ROUND_CLOSEST_ULL(((uint64_t)target * clock.p *
951 clock.n) << 22, refclk * clock.m1);
952
953 if (m2 > INT_MAX/clock.m1)
954 continue;
955
956 clock.m2 = m2;
957
958 chv_clock(refclk, &clock);
959
960 if (!intel_PLL_is_valid(dev, limit, &clock))
961 continue;
962
9ca3ba01
ID
963 if (!vlv_PLL_is_optimal(dev, target, &clock, best_clock,
964 best_error_ppm, &error_ppm))
965 continue;
966
967 *best_clock = clock;
968 best_error_ppm = error_ppm;
969 found = true;
ef9348c8
CML
970 }
971 }
972
973 return found;
974}
975
5ab7b0b7
ID
976bool bxt_find_best_dpll(struct intel_crtc_state *crtc_state, int target_clock,
977 intel_clock_t *best_clock)
978{
979 int refclk = i9xx_get_refclk(crtc_state, 0);
980
981 return chv_find_best_dpll(intel_limit(crtc_state, refclk), crtc_state,
982 target_clock, refclk, NULL, best_clock);
983}
984
20ddf665
VS
985bool intel_crtc_active(struct drm_crtc *crtc)
986{
987 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
988
989 /* Be paranoid as we can arrive here with only partial
990 * state retrieved from the hardware during setup.
991 *
241bfc38 992 * We can ditch the adjusted_mode.crtc_clock check as soon
20ddf665
VS
993 * as Haswell has gained clock readout/fastboot support.
994 *
66e514c1 995 * We can ditch the crtc->primary->fb check as soon as we can
20ddf665 996 * properly reconstruct framebuffers.
c3d1f436
MR
997 *
998 * FIXME: The intel_crtc->active here should be switched to
999 * crtc->state->active once we have proper CRTC states wired up
1000 * for atomic.
20ddf665 1001 */
c3d1f436 1002 return intel_crtc->active && crtc->primary->state->fb &&
6e3c9717 1003 intel_crtc->config->base.adjusted_mode.crtc_clock;
20ddf665
VS
1004}
1005
a5c961d1
PZ
1006enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
1007 enum pipe pipe)
1008{
1009 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
1010 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1011
6e3c9717 1012 return intel_crtc->config->cpu_transcoder;
a5c961d1
PZ
1013}
1014
fbf49ea2
VS
1015static bool pipe_dsl_stopped(struct drm_device *dev, enum pipe pipe)
1016{
1017 struct drm_i915_private *dev_priv = dev->dev_private;
1018 u32 reg = PIPEDSL(pipe);
1019 u32 line1, line2;
1020 u32 line_mask;
1021
1022 if (IS_GEN2(dev))
1023 line_mask = DSL_LINEMASK_GEN2;
1024 else
1025 line_mask = DSL_LINEMASK_GEN3;
1026
1027 line1 = I915_READ(reg) & line_mask;
1028 mdelay(5);
1029 line2 = I915_READ(reg) & line_mask;
1030
1031 return line1 == line2;
1032}
1033
ab7ad7f6
KP
1034/*
1035 * intel_wait_for_pipe_off - wait for pipe to turn off
575f7ab7 1036 * @crtc: crtc whose pipe to wait for
9d0498a2
JB
1037 *
1038 * After disabling a pipe, we can't wait for vblank in the usual way,
1039 * spinning on the vblank interrupt status bit, since we won't actually
1040 * see an interrupt when the pipe is disabled.
1041 *
ab7ad7f6
KP
1042 * On Gen4 and above:
1043 * wait for the pipe register state bit to turn off
1044 *
1045 * Otherwise:
1046 * wait for the display line value to settle (it usually
1047 * ends up stopping at the start of the next frame).
58e10eb9 1048 *
9d0498a2 1049 */
575f7ab7 1050static void intel_wait_for_pipe_off(struct intel_crtc *crtc)
9d0498a2 1051{
575f7ab7 1052 struct drm_device *dev = crtc->base.dev;
9d0498a2 1053 struct drm_i915_private *dev_priv = dev->dev_private;
6e3c9717 1054 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
575f7ab7 1055 enum pipe pipe = crtc->pipe;
ab7ad7f6
KP
1056
1057 if (INTEL_INFO(dev)->gen >= 4) {
702e7a56 1058 int reg = PIPECONF(cpu_transcoder);
ab7ad7f6
KP
1059
1060 /* Wait for the Pipe State to go off */
58e10eb9
CW
1061 if (wait_for((I915_READ(reg) & I965_PIPECONF_ACTIVE) == 0,
1062 100))
284637d9 1063 WARN(1, "pipe_off wait timed out\n");
ab7ad7f6 1064 } else {
ab7ad7f6 1065 /* Wait for the display line to settle */
fbf49ea2 1066 if (wait_for(pipe_dsl_stopped(dev, pipe), 100))
284637d9 1067 WARN(1, "pipe_off wait timed out\n");
ab7ad7f6 1068 }
79e53945
JB
1069}
1070
b0ea7d37
DL
1071/*
1072 * ibx_digital_port_connected - is the specified port connected?
1073 * @dev_priv: i915 private structure
1074 * @port: the port to test
1075 *
1076 * Returns true if @port is connected, false otherwise.
1077 */
1078bool ibx_digital_port_connected(struct drm_i915_private *dev_priv,
1079 struct intel_digital_port *port)
1080{
1081 u32 bit;
1082
c36346e3 1083 if (HAS_PCH_IBX(dev_priv->dev)) {
eba905b2 1084 switch (port->port) {
c36346e3
DL
1085 case PORT_B:
1086 bit = SDE_PORTB_HOTPLUG;
1087 break;
1088 case PORT_C:
1089 bit = SDE_PORTC_HOTPLUG;
1090 break;
1091 case PORT_D:
1092 bit = SDE_PORTD_HOTPLUG;
1093 break;
1094 default:
1095 return true;
1096 }
1097 } else {
eba905b2 1098 switch (port->port) {
c36346e3
DL
1099 case PORT_B:
1100 bit = SDE_PORTB_HOTPLUG_CPT;
1101 break;
1102 case PORT_C:
1103 bit = SDE_PORTC_HOTPLUG_CPT;
1104 break;
1105 case PORT_D:
1106 bit = SDE_PORTD_HOTPLUG_CPT;
1107 break;
1108 default:
1109 return true;
1110 }
b0ea7d37
DL
1111 }
1112
1113 return I915_READ(SDEISR) & bit;
1114}
1115
b24e7179
JB
1116static const char *state_string(bool enabled)
1117{
1118 return enabled ? "on" : "off";
1119}
1120
1121/* Only for pre-ILK configs */
55607e8a
DV
1122void assert_pll(struct drm_i915_private *dev_priv,
1123 enum pipe pipe, bool state)
b24e7179
JB
1124{
1125 int reg;
1126 u32 val;
1127 bool cur_state;
1128
1129 reg = DPLL(pipe);
1130 val = I915_READ(reg);
1131 cur_state = !!(val & DPLL_VCO_ENABLE);
e2c719b7 1132 I915_STATE_WARN(cur_state != state,
b24e7179
JB
1133 "PLL state assertion failure (expected %s, current %s)\n",
1134 state_string(state), state_string(cur_state));
1135}
b24e7179 1136
23538ef1
JN
1137/* XXX: the dsi pll is shared between MIPI DSI ports */
1138static void assert_dsi_pll(struct drm_i915_private *dev_priv, bool state)
1139{
1140 u32 val;
1141 bool cur_state;
1142
a580516d 1143 mutex_lock(&dev_priv->sb_lock);
23538ef1 1144 val = vlv_cck_read(dev_priv, CCK_REG_DSI_PLL_CONTROL);
a580516d 1145 mutex_unlock(&dev_priv->sb_lock);
23538ef1
JN
1146
1147 cur_state = val & DSI_PLL_VCO_EN;
e2c719b7 1148 I915_STATE_WARN(cur_state != state,
23538ef1
JN
1149 "DSI PLL state assertion failure (expected %s, current %s)\n",
1150 state_string(state), state_string(cur_state));
1151}
1152#define assert_dsi_pll_enabled(d) assert_dsi_pll(d, true)
1153#define assert_dsi_pll_disabled(d) assert_dsi_pll(d, false)
1154
55607e8a 1155struct intel_shared_dpll *
e2b78267
DV
1156intel_crtc_to_shared_dpll(struct intel_crtc *crtc)
1157{
1158 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
1159
6e3c9717 1160 if (crtc->config->shared_dpll < 0)
e2b78267
DV
1161 return NULL;
1162
6e3c9717 1163 return &dev_priv->shared_dplls[crtc->config->shared_dpll];
e2b78267
DV
1164}
1165
040484af 1166/* For ILK+ */
55607e8a
DV
1167void assert_shared_dpll(struct drm_i915_private *dev_priv,
1168 struct intel_shared_dpll *pll,
1169 bool state)
040484af 1170{
040484af 1171 bool cur_state;
5358901f 1172 struct intel_dpll_hw_state hw_state;
040484af 1173
92b27b08 1174 if (WARN (!pll,
46edb027 1175 "asserting DPLL %s with no DPLL\n", state_string(state)))
ee7b9f93 1176 return;
ee7b9f93 1177
5358901f 1178 cur_state = pll->get_hw_state(dev_priv, pll, &hw_state);
e2c719b7 1179 I915_STATE_WARN(cur_state != state,
5358901f
DV
1180 "%s assertion failure (expected %s, current %s)\n",
1181 pll->name, state_string(state), state_string(cur_state));
040484af 1182}
040484af
JB
1183
1184static void assert_fdi_tx(struct drm_i915_private *dev_priv,
1185 enum pipe pipe, bool state)
1186{
1187 int reg;
1188 u32 val;
1189 bool cur_state;
ad80a810
PZ
1190 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1191 pipe);
040484af 1192
affa9354
PZ
1193 if (HAS_DDI(dev_priv->dev)) {
1194 /* DDI does not have a specific FDI_TX register */
ad80a810 1195 reg = TRANS_DDI_FUNC_CTL(cpu_transcoder);
bf507ef7 1196 val = I915_READ(reg);
ad80a810 1197 cur_state = !!(val & TRANS_DDI_FUNC_ENABLE);
bf507ef7
ED
1198 } else {
1199 reg = FDI_TX_CTL(pipe);
1200 val = I915_READ(reg);
1201 cur_state = !!(val & FDI_TX_ENABLE);
1202 }
e2c719b7 1203 I915_STATE_WARN(cur_state != state,
040484af
JB
1204 "FDI TX state assertion failure (expected %s, current %s)\n",
1205 state_string(state), state_string(cur_state));
1206}
1207#define assert_fdi_tx_enabled(d, p) assert_fdi_tx(d, p, true)
1208#define assert_fdi_tx_disabled(d, p) assert_fdi_tx(d, p, false)
1209
1210static void assert_fdi_rx(struct drm_i915_private *dev_priv,
1211 enum pipe pipe, bool state)
1212{
1213 int reg;
1214 u32 val;
1215 bool cur_state;
1216
d63fa0dc
PZ
1217 reg = FDI_RX_CTL(pipe);
1218 val = I915_READ(reg);
1219 cur_state = !!(val & FDI_RX_ENABLE);
e2c719b7 1220 I915_STATE_WARN(cur_state != state,
040484af
JB
1221 "FDI RX state assertion failure (expected %s, current %s)\n",
1222 state_string(state), state_string(cur_state));
1223}
1224#define assert_fdi_rx_enabled(d, p) assert_fdi_rx(d, p, true)
1225#define assert_fdi_rx_disabled(d, p) assert_fdi_rx(d, p, false)
1226
1227static void assert_fdi_tx_pll_enabled(struct drm_i915_private *dev_priv,
1228 enum pipe pipe)
1229{
1230 int reg;
1231 u32 val;
1232
1233 /* ILK FDI PLL is always enabled */
3d13ef2e 1234 if (INTEL_INFO(dev_priv->dev)->gen == 5)
040484af
JB
1235 return;
1236
bf507ef7 1237 /* On Haswell, DDI ports are responsible for the FDI PLL setup */
affa9354 1238 if (HAS_DDI(dev_priv->dev))
bf507ef7
ED
1239 return;
1240
040484af
JB
1241 reg = FDI_TX_CTL(pipe);
1242 val = I915_READ(reg);
e2c719b7 1243 I915_STATE_WARN(!(val & FDI_TX_PLL_ENABLE), "FDI TX PLL assertion failure, should be active but is disabled\n");
040484af
JB
1244}
1245
55607e8a
DV
1246void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
1247 enum pipe pipe, bool state)
040484af
JB
1248{
1249 int reg;
1250 u32 val;
55607e8a 1251 bool cur_state;
040484af
JB
1252
1253 reg = FDI_RX_CTL(pipe);
1254 val = I915_READ(reg);
55607e8a 1255 cur_state = !!(val & FDI_RX_PLL_ENABLE);
e2c719b7 1256 I915_STATE_WARN(cur_state != state,
55607e8a
DV
1257 "FDI RX PLL assertion failure (expected %s, current %s)\n",
1258 state_string(state), state_string(cur_state));
040484af
JB
1259}
1260
b680c37a
DV
1261void assert_panel_unlocked(struct drm_i915_private *dev_priv,
1262 enum pipe pipe)
ea0760cf 1263{
bedd4dba
JN
1264 struct drm_device *dev = dev_priv->dev;
1265 int pp_reg;
ea0760cf
JB
1266 u32 val;
1267 enum pipe panel_pipe = PIPE_A;
0de3b485 1268 bool locked = true;
ea0760cf 1269
bedd4dba
JN
1270 if (WARN_ON(HAS_DDI(dev)))
1271 return;
1272
1273 if (HAS_PCH_SPLIT(dev)) {
1274 u32 port_sel;
1275
ea0760cf 1276 pp_reg = PCH_PP_CONTROL;
bedd4dba
JN
1277 port_sel = I915_READ(PCH_PP_ON_DELAYS) & PANEL_PORT_SELECT_MASK;
1278
1279 if (port_sel == PANEL_PORT_SELECT_LVDS &&
1280 I915_READ(PCH_LVDS) & LVDS_PIPEB_SELECT)
1281 panel_pipe = PIPE_B;
1282 /* XXX: else fix for eDP */
1283 } else if (IS_VALLEYVIEW(dev)) {
1284 /* presumably write lock depends on pipe, not port select */
1285 pp_reg = VLV_PIPE_PP_CONTROL(pipe);
1286 panel_pipe = pipe;
ea0760cf
JB
1287 } else {
1288 pp_reg = PP_CONTROL;
bedd4dba
JN
1289 if (I915_READ(LVDS) & LVDS_PIPEB_SELECT)
1290 panel_pipe = PIPE_B;
ea0760cf
JB
1291 }
1292
1293 val = I915_READ(pp_reg);
1294 if (!(val & PANEL_POWER_ON) ||
ec49ba2d 1295 ((val & PANEL_UNLOCK_MASK) == PANEL_UNLOCK_REGS))
ea0760cf
JB
1296 locked = false;
1297
e2c719b7 1298 I915_STATE_WARN(panel_pipe == pipe && locked,
ea0760cf 1299 "panel assertion failure, pipe %c regs locked\n",
9db4a9c7 1300 pipe_name(pipe));
ea0760cf
JB
1301}
1302
93ce0ba6
JN
1303static void assert_cursor(struct drm_i915_private *dev_priv,
1304 enum pipe pipe, bool state)
1305{
1306 struct drm_device *dev = dev_priv->dev;
1307 bool cur_state;
1308
d9d82081 1309 if (IS_845G(dev) || IS_I865G(dev))
93ce0ba6 1310 cur_state = I915_READ(_CURACNTR) & CURSOR_ENABLE;
d9d82081 1311 else
5efb3e28 1312 cur_state = I915_READ(CURCNTR(pipe)) & CURSOR_MODE;
93ce0ba6 1313
e2c719b7 1314 I915_STATE_WARN(cur_state != state,
93ce0ba6
JN
1315 "cursor on pipe %c assertion failure (expected %s, current %s)\n",
1316 pipe_name(pipe), state_string(state), state_string(cur_state));
1317}
1318#define assert_cursor_enabled(d, p) assert_cursor(d, p, true)
1319#define assert_cursor_disabled(d, p) assert_cursor(d, p, false)
1320
b840d907
JB
1321void assert_pipe(struct drm_i915_private *dev_priv,
1322 enum pipe pipe, bool state)
b24e7179
JB
1323{
1324 int reg;
1325 u32 val;
63d7bbe9 1326 bool cur_state;
702e7a56
PZ
1327 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1328 pipe);
b24e7179 1329
b6b5d049
VS
1330 /* if we need the pipe quirk it must be always on */
1331 if ((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
1332 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
8e636784
DV
1333 state = true;
1334
f458ebbc 1335 if (!intel_display_power_is_enabled(dev_priv,
b97186f0 1336 POWER_DOMAIN_TRANSCODER(cpu_transcoder))) {
69310161
PZ
1337 cur_state = false;
1338 } else {
1339 reg = PIPECONF(cpu_transcoder);
1340 val = I915_READ(reg);
1341 cur_state = !!(val & PIPECONF_ENABLE);
1342 }
1343
e2c719b7 1344 I915_STATE_WARN(cur_state != state,
63d7bbe9 1345 "pipe %c assertion failure (expected %s, current %s)\n",
9db4a9c7 1346 pipe_name(pipe), state_string(state), state_string(cur_state));
b24e7179
JB
1347}
1348
931872fc
CW
1349static void assert_plane(struct drm_i915_private *dev_priv,
1350 enum plane plane, bool state)
b24e7179
JB
1351{
1352 int reg;
1353 u32 val;
931872fc 1354 bool cur_state;
b24e7179
JB
1355
1356 reg = DSPCNTR(plane);
1357 val = I915_READ(reg);
931872fc 1358 cur_state = !!(val & DISPLAY_PLANE_ENABLE);
e2c719b7 1359 I915_STATE_WARN(cur_state != state,
931872fc
CW
1360 "plane %c assertion failure (expected %s, current %s)\n",
1361 plane_name(plane), state_string(state), state_string(cur_state));
b24e7179
JB
1362}
1363
931872fc
CW
1364#define assert_plane_enabled(d, p) assert_plane(d, p, true)
1365#define assert_plane_disabled(d, p) assert_plane(d, p, false)
1366
b24e7179
JB
1367static void assert_planes_disabled(struct drm_i915_private *dev_priv,
1368 enum pipe pipe)
1369{
653e1026 1370 struct drm_device *dev = dev_priv->dev;
b24e7179
JB
1371 int reg, i;
1372 u32 val;
1373 int cur_pipe;
1374
653e1026
VS
1375 /* Primary planes are fixed to pipes on gen4+ */
1376 if (INTEL_INFO(dev)->gen >= 4) {
28c05794
AJ
1377 reg = DSPCNTR(pipe);
1378 val = I915_READ(reg);
e2c719b7 1379 I915_STATE_WARN(val & DISPLAY_PLANE_ENABLE,
28c05794
AJ
1380 "plane %c assertion failure, should be disabled but not\n",
1381 plane_name(pipe));
19ec1358 1382 return;
28c05794 1383 }
19ec1358 1384
b24e7179 1385 /* Need to check both planes against the pipe */
055e393f 1386 for_each_pipe(dev_priv, i) {
b24e7179
JB
1387 reg = DSPCNTR(i);
1388 val = I915_READ(reg);
1389 cur_pipe = (val & DISPPLANE_SEL_PIPE_MASK) >>
1390 DISPPLANE_SEL_PIPE_SHIFT;
e2c719b7 1391 I915_STATE_WARN((val & DISPLAY_PLANE_ENABLE) && pipe == cur_pipe,
9db4a9c7
JB
1392 "plane %c assertion failure, should be off on pipe %c but is still active\n",
1393 plane_name(i), pipe_name(pipe));
b24e7179
JB
1394 }
1395}
1396
19332d7a
JB
1397static void assert_sprites_disabled(struct drm_i915_private *dev_priv,
1398 enum pipe pipe)
1399{
20674eef 1400 struct drm_device *dev = dev_priv->dev;
1fe47785 1401 int reg, sprite;
19332d7a
JB
1402 u32 val;
1403
7feb8b88 1404 if (INTEL_INFO(dev)->gen >= 9) {
3bdcfc0c 1405 for_each_sprite(dev_priv, pipe, sprite) {
7feb8b88 1406 val = I915_READ(PLANE_CTL(pipe, sprite));
e2c719b7 1407 I915_STATE_WARN(val & PLANE_CTL_ENABLE,
7feb8b88
DL
1408 "plane %d assertion failure, should be off on pipe %c but is still active\n",
1409 sprite, pipe_name(pipe));
1410 }
1411 } else if (IS_VALLEYVIEW(dev)) {
3bdcfc0c 1412 for_each_sprite(dev_priv, pipe, sprite) {
1fe47785 1413 reg = SPCNTR(pipe, sprite);
20674eef 1414 val = I915_READ(reg);
e2c719b7 1415 I915_STATE_WARN(val & SP_ENABLE,
20674eef 1416 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
1fe47785 1417 sprite_name(pipe, sprite), pipe_name(pipe));
20674eef
VS
1418 }
1419 } else if (INTEL_INFO(dev)->gen >= 7) {
1420 reg = SPRCTL(pipe);
19332d7a 1421 val = I915_READ(reg);
e2c719b7 1422 I915_STATE_WARN(val & SPRITE_ENABLE,
06da8da2 1423 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
20674eef
VS
1424 plane_name(pipe), pipe_name(pipe));
1425 } else if (INTEL_INFO(dev)->gen >= 5) {
1426 reg = DVSCNTR(pipe);
19332d7a 1427 val = I915_READ(reg);
e2c719b7 1428 I915_STATE_WARN(val & DVS_ENABLE,
06da8da2 1429 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
20674eef 1430 plane_name(pipe), pipe_name(pipe));
19332d7a
JB
1431 }
1432}
1433
08c71e5e
VS
1434static void assert_vblank_disabled(struct drm_crtc *crtc)
1435{
e2c719b7 1436 if (I915_STATE_WARN_ON(drm_crtc_vblank_get(crtc) == 0))
08c71e5e
VS
1437 drm_crtc_vblank_put(crtc);
1438}
1439
89eff4be 1440static void ibx_assert_pch_refclk_enabled(struct drm_i915_private *dev_priv)
92f2584a
JB
1441{
1442 u32 val;
1443 bool enabled;
1444
e2c719b7 1445 I915_STATE_WARN_ON(!(HAS_PCH_IBX(dev_priv->dev) || HAS_PCH_CPT(dev_priv->dev)));
9d82aa17 1446
92f2584a
JB
1447 val = I915_READ(PCH_DREF_CONTROL);
1448 enabled = !!(val & (DREF_SSC_SOURCE_MASK | DREF_NONSPREAD_SOURCE_MASK |
1449 DREF_SUPERSPREAD_SOURCE_MASK));
e2c719b7 1450 I915_STATE_WARN(!enabled, "PCH refclk assertion failure, should be active but is disabled\n");
92f2584a
JB
1451}
1452
ab9412ba
DV
1453static void assert_pch_transcoder_disabled(struct drm_i915_private *dev_priv,
1454 enum pipe pipe)
92f2584a
JB
1455{
1456 int reg;
1457 u32 val;
1458 bool enabled;
1459
ab9412ba 1460 reg = PCH_TRANSCONF(pipe);
92f2584a
JB
1461 val = I915_READ(reg);
1462 enabled = !!(val & TRANS_ENABLE);
e2c719b7 1463 I915_STATE_WARN(enabled,
9db4a9c7
JB
1464 "transcoder assertion failed, should be off on pipe %c but is still active\n",
1465 pipe_name(pipe));
92f2584a
JB
1466}
1467
4e634389
KP
1468static bool dp_pipe_enabled(struct drm_i915_private *dev_priv,
1469 enum pipe pipe, u32 port_sel, u32 val)
f0575e92
KP
1470{
1471 if ((val & DP_PORT_EN) == 0)
1472 return false;
1473
1474 if (HAS_PCH_CPT(dev_priv->dev)) {
1475 u32 trans_dp_ctl_reg = TRANS_DP_CTL(pipe);
1476 u32 trans_dp_ctl = I915_READ(trans_dp_ctl_reg);
1477 if ((trans_dp_ctl & TRANS_DP_PORT_SEL_MASK) != port_sel)
1478 return false;
44f37d1f
CML
1479 } else if (IS_CHERRYVIEW(dev_priv->dev)) {
1480 if ((val & DP_PIPE_MASK_CHV) != DP_PIPE_SELECT_CHV(pipe))
1481 return false;
f0575e92
KP
1482 } else {
1483 if ((val & DP_PIPE_MASK) != (pipe << 30))
1484 return false;
1485 }
1486 return true;
1487}
1488
1519b995
KP
1489static bool hdmi_pipe_enabled(struct drm_i915_private *dev_priv,
1490 enum pipe pipe, u32 val)
1491{
dc0fa718 1492 if ((val & SDVO_ENABLE) == 0)
1519b995
KP
1493 return false;
1494
1495 if (HAS_PCH_CPT(dev_priv->dev)) {
dc0fa718 1496 if ((val & SDVO_PIPE_SEL_MASK_CPT) != SDVO_PIPE_SEL_CPT(pipe))
1519b995 1497 return false;
44f37d1f
CML
1498 } else if (IS_CHERRYVIEW(dev_priv->dev)) {
1499 if ((val & SDVO_PIPE_SEL_MASK_CHV) != SDVO_PIPE_SEL_CHV(pipe))
1500 return false;
1519b995 1501 } else {
dc0fa718 1502 if ((val & SDVO_PIPE_SEL_MASK) != SDVO_PIPE_SEL(pipe))
1519b995
KP
1503 return false;
1504 }
1505 return true;
1506}
1507
1508static bool lvds_pipe_enabled(struct drm_i915_private *dev_priv,
1509 enum pipe pipe, u32 val)
1510{
1511 if ((val & LVDS_PORT_EN) == 0)
1512 return false;
1513
1514 if (HAS_PCH_CPT(dev_priv->dev)) {
1515 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1516 return false;
1517 } else {
1518 if ((val & LVDS_PIPE_MASK) != LVDS_PIPE(pipe))
1519 return false;
1520 }
1521 return true;
1522}
1523
1524static bool adpa_pipe_enabled(struct drm_i915_private *dev_priv,
1525 enum pipe pipe, u32 val)
1526{
1527 if ((val & ADPA_DAC_ENABLE) == 0)
1528 return false;
1529 if (HAS_PCH_CPT(dev_priv->dev)) {
1530 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1531 return false;
1532 } else {
1533 if ((val & ADPA_PIPE_SELECT_MASK) != ADPA_PIPE_SELECT(pipe))
1534 return false;
1535 }
1536 return true;
1537}
1538
291906f1 1539static void assert_pch_dp_disabled(struct drm_i915_private *dev_priv,
f0575e92 1540 enum pipe pipe, int reg, u32 port_sel)
291906f1 1541{
47a05eca 1542 u32 val = I915_READ(reg);
e2c719b7 1543 I915_STATE_WARN(dp_pipe_enabled(dev_priv, pipe, port_sel, val),
291906f1 1544 "PCH DP (0x%08x) enabled on transcoder %c, should be disabled\n",
9db4a9c7 1545 reg, pipe_name(pipe));
de9a35ab 1546
e2c719b7 1547 I915_STATE_WARN(HAS_PCH_IBX(dev_priv->dev) && (val & DP_PORT_EN) == 0
75c5da27 1548 && (val & DP_PIPEB_SELECT),
de9a35ab 1549 "IBX PCH dp port still using transcoder B\n");
291906f1
JB
1550}
1551
1552static void assert_pch_hdmi_disabled(struct drm_i915_private *dev_priv,
1553 enum pipe pipe, int reg)
1554{
47a05eca 1555 u32 val = I915_READ(reg);
e2c719b7 1556 I915_STATE_WARN(hdmi_pipe_enabled(dev_priv, pipe, val),
23c99e77 1557 "PCH HDMI (0x%08x) enabled on transcoder %c, should be disabled\n",
9db4a9c7 1558 reg, pipe_name(pipe));
de9a35ab 1559
e2c719b7 1560 I915_STATE_WARN(HAS_PCH_IBX(dev_priv->dev) && (val & SDVO_ENABLE) == 0
75c5da27 1561 && (val & SDVO_PIPE_B_SELECT),
de9a35ab 1562 "IBX PCH hdmi port still using transcoder B\n");
291906f1
JB
1563}
1564
1565static void assert_pch_ports_disabled(struct drm_i915_private *dev_priv,
1566 enum pipe pipe)
1567{
1568 int reg;
1569 u32 val;
291906f1 1570
f0575e92
KP
1571 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_B, TRANS_DP_PORT_SEL_B);
1572 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_C, TRANS_DP_PORT_SEL_C);
1573 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_D, TRANS_DP_PORT_SEL_D);
291906f1
JB
1574
1575 reg = PCH_ADPA;
1576 val = I915_READ(reg);
e2c719b7 1577 I915_STATE_WARN(adpa_pipe_enabled(dev_priv, pipe, val),
291906f1 1578 "PCH VGA enabled on transcoder %c, should be disabled\n",
9db4a9c7 1579 pipe_name(pipe));
291906f1
JB
1580
1581 reg = PCH_LVDS;
1582 val = I915_READ(reg);
e2c719b7 1583 I915_STATE_WARN(lvds_pipe_enabled(dev_priv, pipe, val),
291906f1 1584 "PCH LVDS enabled on transcoder %c, should be disabled\n",
9db4a9c7 1585 pipe_name(pipe));
291906f1 1586
e2debe91
PZ
1587 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIB);
1588 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIC);
1589 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMID);
291906f1
JB
1590}
1591
40e9cf64
JB
1592static void intel_init_dpio(struct drm_device *dev)
1593{
1594 struct drm_i915_private *dev_priv = dev->dev_private;
1595
1596 if (!IS_VALLEYVIEW(dev))
1597 return;
1598
a09caddd
CML
1599 /*
1600 * IOSF_PORT_DPIO is used for VLV x2 PHY (DP/HDMI B and C),
1601 * CHV x1 PHY (DP/HDMI D)
1602 * IOSF_PORT_DPIO_2 is used for CHV x2 PHY (DP/HDMI B and C)
1603 */
1604 if (IS_CHERRYVIEW(dev)) {
1605 DPIO_PHY_IOSF_PORT(DPIO_PHY0) = IOSF_PORT_DPIO_2;
1606 DPIO_PHY_IOSF_PORT(DPIO_PHY1) = IOSF_PORT_DPIO;
1607 } else {
1608 DPIO_PHY_IOSF_PORT(DPIO_PHY0) = IOSF_PORT_DPIO;
1609 }
5382f5f3
JB
1610}
1611
d288f65f 1612static void vlv_enable_pll(struct intel_crtc *crtc,
5cec258b 1613 const struct intel_crtc_state *pipe_config)
87442f73 1614{
426115cf
DV
1615 struct drm_device *dev = crtc->base.dev;
1616 struct drm_i915_private *dev_priv = dev->dev_private;
1617 int reg = DPLL(crtc->pipe);
d288f65f 1618 u32 dpll = pipe_config->dpll_hw_state.dpll;
87442f73 1619
426115cf 1620 assert_pipe_disabled(dev_priv, crtc->pipe);
87442f73
DV
1621
1622 /* No really, not for ILK+ */
1623 BUG_ON(!IS_VALLEYVIEW(dev_priv->dev));
1624
1625 /* PLL is protected by panel, make sure we can write it */
6a9e7363 1626 if (IS_MOBILE(dev_priv->dev))
426115cf 1627 assert_panel_unlocked(dev_priv, crtc->pipe);
87442f73 1628
426115cf
DV
1629 I915_WRITE(reg, dpll);
1630 POSTING_READ(reg);
1631 udelay(150);
1632
1633 if (wait_for(((I915_READ(reg) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
1634 DRM_ERROR("DPLL %d failed to lock\n", crtc->pipe);
1635
d288f65f 1636 I915_WRITE(DPLL_MD(crtc->pipe), pipe_config->dpll_hw_state.dpll_md);
426115cf 1637 POSTING_READ(DPLL_MD(crtc->pipe));
87442f73
DV
1638
1639 /* We do this three times for luck */
426115cf 1640 I915_WRITE(reg, dpll);
87442f73
DV
1641 POSTING_READ(reg);
1642 udelay(150); /* wait for warmup */
426115cf 1643 I915_WRITE(reg, dpll);
87442f73
DV
1644 POSTING_READ(reg);
1645 udelay(150); /* wait for warmup */
426115cf 1646 I915_WRITE(reg, dpll);
87442f73
DV
1647 POSTING_READ(reg);
1648 udelay(150); /* wait for warmup */
1649}
1650
d288f65f 1651static void chv_enable_pll(struct intel_crtc *crtc,
5cec258b 1652 const struct intel_crtc_state *pipe_config)
9d556c99
CML
1653{
1654 struct drm_device *dev = crtc->base.dev;
1655 struct drm_i915_private *dev_priv = dev->dev_private;
1656 int pipe = crtc->pipe;
1657 enum dpio_channel port = vlv_pipe_to_channel(pipe);
9d556c99
CML
1658 u32 tmp;
1659
1660 assert_pipe_disabled(dev_priv, crtc->pipe);
1661
1662 BUG_ON(!IS_CHERRYVIEW(dev_priv->dev));
1663
a580516d 1664 mutex_lock(&dev_priv->sb_lock);
9d556c99
CML
1665
1666 /* Enable back the 10bit clock to display controller */
1667 tmp = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1668 tmp |= DPIO_DCLKP_EN;
1669 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), tmp);
1670
54433e91
VS
1671 mutex_unlock(&dev_priv->sb_lock);
1672
9d556c99
CML
1673 /*
1674 * Need to wait > 100ns between dclkp clock enable bit and PLL enable.
1675 */
1676 udelay(1);
1677
1678 /* Enable PLL */
d288f65f 1679 I915_WRITE(DPLL(pipe), pipe_config->dpll_hw_state.dpll);
9d556c99
CML
1680
1681 /* Check PLL is locked */
a11b0703 1682 if (wait_for(((I915_READ(DPLL(pipe)) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
9d556c99
CML
1683 DRM_ERROR("PLL %d failed to lock\n", pipe);
1684
a11b0703 1685 /* not sure when this should be written */
d288f65f 1686 I915_WRITE(DPLL_MD(pipe), pipe_config->dpll_hw_state.dpll_md);
a11b0703 1687 POSTING_READ(DPLL_MD(pipe));
9d556c99
CML
1688}
1689
1c4e0274
VS
1690static int intel_num_dvo_pipes(struct drm_device *dev)
1691{
1692 struct intel_crtc *crtc;
1693 int count = 0;
1694
1695 for_each_intel_crtc(dev, crtc)
1696 count += crtc->active &&
409ee761 1697 intel_pipe_has_type(crtc, INTEL_OUTPUT_DVO);
1c4e0274
VS
1698
1699 return count;
1700}
1701
66e3d5c0 1702static void i9xx_enable_pll(struct intel_crtc *crtc)
63d7bbe9 1703{
66e3d5c0
DV
1704 struct drm_device *dev = crtc->base.dev;
1705 struct drm_i915_private *dev_priv = dev->dev_private;
1706 int reg = DPLL(crtc->pipe);
6e3c9717 1707 u32 dpll = crtc->config->dpll_hw_state.dpll;
63d7bbe9 1708
66e3d5c0 1709 assert_pipe_disabled(dev_priv, crtc->pipe);
58c6eaa2 1710
63d7bbe9 1711 /* No really, not for ILK+ */
3d13ef2e 1712 BUG_ON(INTEL_INFO(dev)->gen >= 5);
63d7bbe9
JB
1713
1714 /* PLL is protected by panel, make sure we can write it */
66e3d5c0
DV
1715 if (IS_MOBILE(dev) && !IS_I830(dev))
1716 assert_panel_unlocked(dev_priv, crtc->pipe);
63d7bbe9 1717
1c4e0274
VS
1718 /* Enable DVO 2x clock on both PLLs if necessary */
1719 if (IS_I830(dev) && intel_num_dvo_pipes(dev) > 0) {
1720 /*
1721 * It appears to be important that we don't enable this
1722 * for the current pipe before otherwise configuring the
1723 * PLL. No idea how this should be handled if multiple
1724 * DVO outputs are enabled simultaneosly.
1725 */
1726 dpll |= DPLL_DVO_2X_MODE;
1727 I915_WRITE(DPLL(!crtc->pipe),
1728 I915_READ(DPLL(!crtc->pipe)) | DPLL_DVO_2X_MODE);
1729 }
66e3d5c0
DV
1730
1731 /* Wait for the clocks to stabilize. */
1732 POSTING_READ(reg);
1733 udelay(150);
1734
1735 if (INTEL_INFO(dev)->gen >= 4) {
1736 I915_WRITE(DPLL_MD(crtc->pipe),
6e3c9717 1737 crtc->config->dpll_hw_state.dpll_md);
66e3d5c0
DV
1738 } else {
1739 /* The pixel multiplier can only be updated once the
1740 * DPLL is enabled and the clocks are stable.
1741 *
1742 * So write it again.
1743 */
1744 I915_WRITE(reg, dpll);
1745 }
63d7bbe9
JB
1746
1747 /* We do this three times for luck */
66e3d5c0 1748 I915_WRITE(reg, dpll);
63d7bbe9
JB
1749 POSTING_READ(reg);
1750 udelay(150); /* wait for warmup */
66e3d5c0 1751 I915_WRITE(reg, dpll);
63d7bbe9
JB
1752 POSTING_READ(reg);
1753 udelay(150); /* wait for warmup */
66e3d5c0 1754 I915_WRITE(reg, dpll);
63d7bbe9
JB
1755 POSTING_READ(reg);
1756 udelay(150); /* wait for warmup */
1757}
1758
1759/**
50b44a44 1760 * i9xx_disable_pll - disable a PLL
63d7bbe9
JB
1761 * @dev_priv: i915 private structure
1762 * @pipe: pipe PLL to disable
1763 *
1764 * Disable the PLL for @pipe, making sure the pipe is off first.
1765 *
1766 * Note! This is for pre-ILK only.
1767 */
1c4e0274 1768static void i9xx_disable_pll(struct intel_crtc *crtc)
63d7bbe9 1769{
1c4e0274
VS
1770 struct drm_device *dev = crtc->base.dev;
1771 struct drm_i915_private *dev_priv = dev->dev_private;
1772 enum pipe pipe = crtc->pipe;
1773
1774 /* Disable DVO 2x clock on both PLLs if necessary */
1775 if (IS_I830(dev) &&
409ee761 1776 intel_pipe_has_type(crtc, INTEL_OUTPUT_DVO) &&
1c4e0274
VS
1777 intel_num_dvo_pipes(dev) == 1) {
1778 I915_WRITE(DPLL(PIPE_B),
1779 I915_READ(DPLL(PIPE_B)) & ~DPLL_DVO_2X_MODE);
1780 I915_WRITE(DPLL(PIPE_A),
1781 I915_READ(DPLL(PIPE_A)) & ~DPLL_DVO_2X_MODE);
1782 }
1783
b6b5d049
VS
1784 /* Don't disable pipe or pipe PLLs if needed */
1785 if ((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
1786 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
63d7bbe9
JB
1787 return;
1788
1789 /* Make sure the pipe isn't still relying on us */
1790 assert_pipe_disabled(dev_priv, pipe);
1791
50b44a44
DV
1792 I915_WRITE(DPLL(pipe), 0);
1793 POSTING_READ(DPLL(pipe));
63d7bbe9
JB
1794}
1795
f6071166
JB
1796static void vlv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1797{
1798 u32 val = 0;
1799
1800 /* Make sure the pipe isn't still relying on us */
1801 assert_pipe_disabled(dev_priv, pipe);
1802
e5cbfbfb
ID
1803 /*
1804 * Leave integrated clock source and reference clock enabled for pipe B.
1805 * The latter is needed for VGA hotplug / manual detection.
1806 */
f6071166 1807 if (pipe == PIPE_B)
e5cbfbfb 1808 val = DPLL_INTEGRATED_CRI_CLK_VLV | DPLL_REFA_CLK_ENABLE_VLV;
f6071166
JB
1809 I915_WRITE(DPLL(pipe), val);
1810 POSTING_READ(DPLL(pipe));
076ed3b2
CML
1811
1812}
1813
1814static void chv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1815{
d752048d 1816 enum dpio_channel port = vlv_pipe_to_channel(pipe);
076ed3b2
CML
1817 u32 val;
1818
a11b0703
VS
1819 /* Make sure the pipe isn't still relying on us */
1820 assert_pipe_disabled(dev_priv, pipe);
076ed3b2 1821
a11b0703 1822 /* Set PLL en = 0 */
d17ec4ce 1823 val = DPLL_SSC_REF_CLOCK_CHV | DPLL_REFA_CLK_ENABLE_VLV;
a11b0703
VS
1824 if (pipe != PIPE_A)
1825 val |= DPLL_INTEGRATED_CRI_CLK_VLV;
1826 I915_WRITE(DPLL(pipe), val);
1827 POSTING_READ(DPLL(pipe));
d752048d 1828
a580516d 1829 mutex_lock(&dev_priv->sb_lock);
d752048d
VS
1830
1831 /* Disable 10bit clock to display controller */
1832 val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1833 val &= ~DPIO_DCLKP_EN;
1834 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), val);
1835
61407f6d
VS
1836 /* disable left/right clock distribution */
1837 if (pipe != PIPE_B) {
1838 val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW5_CH0);
1839 val &= ~(CHV_BUFLEFTENA1_MASK | CHV_BUFRIGHTENA1_MASK);
1840 vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW5_CH0, val);
1841 } else {
1842 val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW1_CH1);
1843 val &= ~(CHV_BUFLEFTENA2_MASK | CHV_BUFRIGHTENA2_MASK);
1844 vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW1_CH1, val);
1845 }
1846
a580516d 1847 mutex_unlock(&dev_priv->sb_lock);
f6071166
JB
1848}
1849
e4607fcf 1850void vlv_wait_port_ready(struct drm_i915_private *dev_priv,
9b6de0a1
VS
1851 struct intel_digital_port *dport,
1852 unsigned int expected_mask)
89b667f8
JB
1853{
1854 u32 port_mask;
00fc31b7 1855 int dpll_reg;
89b667f8 1856
e4607fcf
CML
1857 switch (dport->port) {
1858 case PORT_B:
89b667f8 1859 port_mask = DPLL_PORTB_READY_MASK;
00fc31b7 1860 dpll_reg = DPLL(0);
e4607fcf
CML
1861 break;
1862 case PORT_C:
89b667f8 1863 port_mask = DPLL_PORTC_READY_MASK;
00fc31b7 1864 dpll_reg = DPLL(0);
9b6de0a1 1865 expected_mask <<= 4;
00fc31b7
CML
1866 break;
1867 case PORT_D:
1868 port_mask = DPLL_PORTD_READY_MASK;
1869 dpll_reg = DPIO_PHY_STATUS;
e4607fcf
CML
1870 break;
1871 default:
1872 BUG();
1873 }
89b667f8 1874
9b6de0a1
VS
1875 if (wait_for((I915_READ(dpll_reg) & port_mask) == expected_mask, 1000))
1876 WARN(1, "timed out waiting for port %c ready: got 0x%x, expected 0x%x\n",
1877 port_name(dport->port), I915_READ(dpll_reg) & port_mask, expected_mask);
89b667f8
JB
1878}
1879
b14b1055
DV
1880static void intel_prepare_shared_dpll(struct intel_crtc *crtc)
1881{
1882 struct drm_device *dev = crtc->base.dev;
1883 struct drm_i915_private *dev_priv = dev->dev_private;
1884 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
1885
be19f0ff
CW
1886 if (WARN_ON(pll == NULL))
1887 return;
1888
3e369b76 1889 WARN_ON(!pll->config.crtc_mask);
b14b1055
DV
1890 if (pll->active == 0) {
1891 DRM_DEBUG_DRIVER("setting up %s\n", pll->name);
1892 WARN_ON(pll->on);
1893 assert_shared_dpll_disabled(dev_priv, pll);
1894
1895 pll->mode_set(dev_priv, pll);
1896 }
1897}
1898
92f2584a 1899/**
85b3894f 1900 * intel_enable_shared_dpll - enable PCH PLL
92f2584a
JB
1901 * @dev_priv: i915 private structure
1902 * @pipe: pipe PLL to enable
1903 *
1904 * The PCH PLL needs to be enabled before the PCH transcoder, since it
1905 * drives the transcoder clock.
1906 */
85b3894f 1907static void intel_enable_shared_dpll(struct intel_crtc *crtc)
92f2584a 1908{
3d13ef2e
DL
1909 struct drm_device *dev = crtc->base.dev;
1910 struct drm_i915_private *dev_priv = dev->dev_private;
e2b78267 1911 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
92f2584a 1912
87a875bb 1913 if (WARN_ON(pll == NULL))
48da64a8
CW
1914 return;
1915
3e369b76 1916 if (WARN_ON(pll->config.crtc_mask == 0))
48da64a8 1917 return;
ee7b9f93 1918
74dd6928 1919 DRM_DEBUG_KMS("enable %s (active %d, on? %d) for crtc %d\n",
46edb027 1920 pll->name, pll->active, pll->on,
e2b78267 1921 crtc->base.base.id);
92f2584a 1922
cdbd2316
DV
1923 if (pll->active++) {
1924 WARN_ON(!pll->on);
e9d6944e 1925 assert_shared_dpll_enabled(dev_priv, pll);
ee7b9f93
JB
1926 return;
1927 }
f4a091c7 1928 WARN_ON(pll->on);
ee7b9f93 1929
bd2bb1b9
PZ
1930 intel_display_power_get(dev_priv, POWER_DOMAIN_PLLS);
1931
46edb027 1932 DRM_DEBUG_KMS("enabling %s\n", pll->name);
e7b903d2 1933 pll->enable(dev_priv, pll);
ee7b9f93 1934 pll->on = true;
92f2584a
JB
1935}
1936
f6daaec2 1937static void intel_disable_shared_dpll(struct intel_crtc *crtc)
92f2584a 1938{
3d13ef2e
DL
1939 struct drm_device *dev = crtc->base.dev;
1940 struct drm_i915_private *dev_priv = dev->dev_private;
e2b78267 1941 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
4c609cb8 1942
92f2584a 1943 /* PCH only available on ILK+ */
3d13ef2e 1944 BUG_ON(INTEL_INFO(dev)->gen < 5);
87a875bb 1945 if (WARN_ON(pll == NULL))
ee7b9f93 1946 return;
92f2584a 1947
3e369b76 1948 if (WARN_ON(pll->config.crtc_mask == 0))
48da64a8 1949 return;
7a419866 1950
46edb027
DV
1951 DRM_DEBUG_KMS("disable %s (active %d, on? %d) for crtc %d\n",
1952 pll->name, pll->active, pll->on,
e2b78267 1953 crtc->base.base.id);
7a419866 1954
48da64a8 1955 if (WARN_ON(pll->active == 0)) {
e9d6944e 1956 assert_shared_dpll_disabled(dev_priv, pll);
48da64a8
CW
1957 return;
1958 }
1959
e9d6944e 1960 assert_shared_dpll_enabled(dev_priv, pll);
f4a091c7 1961 WARN_ON(!pll->on);
cdbd2316 1962 if (--pll->active)
7a419866 1963 return;
ee7b9f93 1964
46edb027 1965 DRM_DEBUG_KMS("disabling %s\n", pll->name);
e7b903d2 1966 pll->disable(dev_priv, pll);
ee7b9f93 1967 pll->on = false;
bd2bb1b9
PZ
1968
1969 intel_display_power_put(dev_priv, POWER_DOMAIN_PLLS);
92f2584a
JB
1970}
1971
b8a4f404
PZ
1972static void ironlake_enable_pch_transcoder(struct drm_i915_private *dev_priv,
1973 enum pipe pipe)
040484af 1974{
23670b32 1975 struct drm_device *dev = dev_priv->dev;
7c26e5c6 1976 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
e2b78267 1977 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
23670b32 1978 uint32_t reg, val, pipeconf_val;
040484af
JB
1979
1980 /* PCH only available on ILK+ */
55522f37 1981 BUG_ON(!HAS_PCH_SPLIT(dev));
040484af
JB
1982
1983 /* Make sure PCH DPLL is enabled */
e72f9fbf 1984 assert_shared_dpll_enabled(dev_priv,
e9d6944e 1985 intel_crtc_to_shared_dpll(intel_crtc));
040484af
JB
1986
1987 /* FDI must be feeding us bits for PCH ports */
1988 assert_fdi_tx_enabled(dev_priv, pipe);
1989 assert_fdi_rx_enabled(dev_priv, pipe);
1990
23670b32
DV
1991 if (HAS_PCH_CPT(dev)) {
1992 /* Workaround: Set the timing override bit before enabling the
1993 * pch transcoder. */
1994 reg = TRANS_CHICKEN2(pipe);
1995 val = I915_READ(reg);
1996 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
1997 I915_WRITE(reg, val);
59c859d6 1998 }
23670b32 1999
ab9412ba 2000 reg = PCH_TRANSCONF(pipe);
040484af 2001 val = I915_READ(reg);
5f7f726d 2002 pipeconf_val = I915_READ(PIPECONF(pipe));
e9bcff5c
JB
2003
2004 if (HAS_PCH_IBX(dev_priv->dev)) {
2005 /*
2006 * make the BPC in transcoder be consistent with
2007 * that in pipeconf reg.
2008 */
dfd07d72
DV
2009 val &= ~PIPECONF_BPC_MASK;
2010 val |= pipeconf_val & PIPECONF_BPC_MASK;
e9bcff5c 2011 }
5f7f726d
PZ
2012
2013 val &= ~TRANS_INTERLACE_MASK;
2014 if ((pipeconf_val & PIPECONF_INTERLACE_MASK) == PIPECONF_INTERLACED_ILK)
7c26e5c6 2015 if (HAS_PCH_IBX(dev_priv->dev) &&
409ee761 2016 intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
7c26e5c6
PZ
2017 val |= TRANS_LEGACY_INTERLACED_ILK;
2018 else
2019 val |= TRANS_INTERLACED;
5f7f726d
PZ
2020 else
2021 val |= TRANS_PROGRESSIVE;
2022
040484af
JB
2023 I915_WRITE(reg, val | TRANS_ENABLE);
2024 if (wait_for(I915_READ(reg) & TRANS_STATE_ENABLE, 100))
4bb6f1f3 2025 DRM_ERROR("failed to enable transcoder %c\n", pipe_name(pipe));
040484af
JB
2026}
2027
8fb033d7 2028static void lpt_enable_pch_transcoder(struct drm_i915_private *dev_priv,
937bb610 2029 enum transcoder cpu_transcoder)
040484af 2030{
8fb033d7 2031 u32 val, pipeconf_val;
8fb033d7
PZ
2032
2033 /* PCH only available on ILK+ */
55522f37 2034 BUG_ON(!HAS_PCH_SPLIT(dev_priv->dev));
8fb033d7 2035
8fb033d7 2036 /* FDI must be feeding us bits for PCH ports */
1a240d4d 2037 assert_fdi_tx_enabled(dev_priv, (enum pipe) cpu_transcoder);
937bb610 2038 assert_fdi_rx_enabled(dev_priv, TRANSCODER_A);
8fb033d7 2039
223a6fdf
PZ
2040 /* Workaround: set timing override bit. */
2041 val = I915_READ(_TRANSA_CHICKEN2);
23670b32 2042 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
223a6fdf
PZ
2043 I915_WRITE(_TRANSA_CHICKEN2, val);
2044
25f3ef11 2045 val = TRANS_ENABLE;
937bb610 2046 pipeconf_val = I915_READ(PIPECONF(cpu_transcoder));
8fb033d7 2047
9a76b1c6
PZ
2048 if ((pipeconf_val & PIPECONF_INTERLACE_MASK_HSW) ==
2049 PIPECONF_INTERLACED_ILK)
a35f2679 2050 val |= TRANS_INTERLACED;
8fb033d7
PZ
2051 else
2052 val |= TRANS_PROGRESSIVE;
2053
ab9412ba
DV
2054 I915_WRITE(LPT_TRANSCONF, val);
2055 if (wait_for(I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE, 100))
937bb610 2056 DRM_ERROR("Failed to enable PCH transcoder\n");
8fb033d7
PZ
2057}
2058
b8a4f404
PZ
2059static void ironlake_disable_pch_transcoder(struct drm_i915_private *dev_priv,
2060 enum pipe pipe)
040484af 2061{
23670b32
DV
2062 struct drm_device *dev = dev_priv->dev;
2063 uint32_t reg, val;
040484af
JB
2064
2065 /* FDI relies on the transcoder */
2066 assert_fdi_tx_disabled(dev_priv, pipe);
2067 assert_fdi_rx_disabled(dev_priv, pipe);
2068
291906f1
JB
2069 /* Ports must be off as well */
2070 assert_pch_ports_disabled(dev_priv, pipe);
2071
ab9412ba 2072 reg = PCH_TRANSCONF(pipe);
040484af
JB
2073 val = I915_READ(reg);
2074 val &= ~TRANS_ENABLE;
2075 I915_WRITE(reg, val);
2076 /* wait for PCH transcoder off, transcoder state */
2077 if (wait_for((I915_READ(reg) & TRANS_STATE_ENABLE) == 0, 50))
4bb6f1f3 2078 DRM_ERROR("failed to disable transcoder %c\n", pipe_name(pipe));
23670b32
DV
2079
2080 if (!HAS_PCH_IBX(dev)) {
2081 /* Workaround: Clear the timing override chicken bit again. */
2082 reg = TRANS_CHICKEN2(pipe);
2083 val = I915_READ(reg);
2084 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
2085 I915_WRITE(reg, val);
2086 }
040484af
JB
2087}
2088
ab4d966c 2089static void lpt_disable_pch_transcoder(struct drm_i915_private *dev_priv)
8fb033d7 2090{
8fb033d7
PZ
2091 u32 val;
2092
ab9412ba 2093 val = I915_READ(LPT_TRANSCONF);
8fb033d7 2094 val &= ~TRANS_ENABLE;
ab9412ba 2095 I915_WRITE(LPT_TRANSCONF, val);
8fb033d7 2096 /* wait for PCH transcoder off, transcoder state */
ab9412ba 2097 if (wait_for((I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE) == 0, 50))
8a52fd9f 2098 DRM_ERROR("Failed to disable PCH transcoder\n");
223a6fdf
PZ
2099
2100 /* Workaround: clear timing override bit. */
2101 val = I915_READ(_TRANSA_CHICKEN2);
23670b32 2102 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
223a6fdf 2103 I915_WRITE(_TRANSA_CHICKEN2, val);
040484af
JB
2104}
2105
b24e7179 2106/**
309cfea8 2107 * intel_enable_pipe - enable a pipe, asserting requirements
0372264a 2108 * @crtc: crtc responsible for the pipe
b24e7179 2109 *
0372264a 2110 * Enable @crtc's pipe, making sure that various hardware specific requirements
b24e7179 2111 * are met, if applicable, e.g. PLL enabled, LVDS pairs enabled, etc.
b24e7179 2112 */
e1fdc473 2113static void intel_enable_pipe(struct intel_crtc *crtc)
b24e7179 2114{
0372264a
PZ
2115 struct drm_device *dev = crtc->base.dev;
2116 struct drm_i915_private *dev_priv = dev->dev_private;
2117 enum pipe pipe = crtc->pipe;
702e7a56
PZ
2118 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
2119 pipe);
1a240d4d 2120 enum pipe pch_transcoder;
b24e7179
JB
2121 int reg;
2122 u32 val;
2123
58c6eaa2 2124 assert_planes_disabled(dev_priv, pipe);
93ce0ba6 2125 assert_cursor_disabled(dev_priv, pipe);
58c6eaa2
DV
2126 assert_sprites_disabled(dev_priv, pipe);
2127
681e5811 2128 if (HAS_PCH_LPT(dev_priv->dev))
cc391bbb
PZ
2129 pch_transcoder = TRANSCODER_A;
2130 else
2131 pch_transcoder = pipe;
2132
b24e7179
JB
2133 /*
2134 * A pipe without a PLL won't actually be able to drive bits from
2135 * a plane. On ILK+ the pipe PLLs are integrated, so we don't
2136 * need the check.
2137 */
50360403 2138 if (HAS_GMCH_DISPLAY(dev_priv->dev))
409ee761 2139 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DSI))
23538ef1
JN
2140 assert_dsi_pll_enabled(dev_priv);
2141 else
2142 assert_pll_enabled(dev_priv, pipe);
040484af 2143 else {
6e3c9717 2144 if (crtc->config->has_pch_encoder) {
040484af 2145 /* if driving the PCH, we need FDI enabled */
cc391bbb 2146 assert_fdi_rx_pll_enabled(dev_priv, pch_transcoder);
1a240d4d
DV
2147 assert_fdi_tx_pll_enabled(dev_priv,
2148 (enum pipe) cpu_transcoder);
040484af
JB
2149 }
2150 /* FIXME: assert CPU port conditions for SNB+ */
2151 }
b24e7179 2152
702e7a56 2153 reg = PIPECONF(cpu_transcoder);
b24e7179 2154 val = I915_READ(reg);
7ad25d48 2155 if (val & PIPECONF_ENABLE) {
b6b5d049
VS
2156 WARN_ON(!((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
2157 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE)));
00d70b15 2158 return;
7ad25d48 2159 }
00d70b15
CW
2160
2161 I915_WRITE(reg, val | PIPECONF_ENABLE);
851855d8 2162 POSTING_READ(reg);
b24e7179
JB
2163}
2164
2165/**
309cfea8 2166 * intel_disable_pipe - disable a pipe, asserting requirements
575f7ab7 2167 * @crtc: crtc whose pipes is to be disabled
b24e7179 2168 *
575f7ab7
VS
2169 * Disable the pipe of @crtc, making sure that various hardware
2170 * specific requirements are met, if applicable, e.g. plane
2171 * disabled, panel fitter off, etc.
b24e7179
JB
2172 *
2173 * Will wait until the pipe has shut down before returning.
2174 */
575f7ab7 2175static void intel_disable_pipe(struct intel_crtc *crtc)
b24e7179 2176{
575f7ab7 2177 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
6e3c9717 2178 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
575f7ab7 2179 enum pipe pipe = crtc->pipe;
b24e7179
JB
2180 int reg;
2181 u32 val;
2182
2183 /*
2184 * Make sure planes won't keep trying to pump pixels to us,
2185 * or we might hang the display.
2186 */
2187 assert_planes_disabled(dev_priv, pipe);
93ce0ba6 2188 assert_cursor_disabled(dev_priv, pipe);
19332d7a 2189 assert_sprites_disabled(dev_priv, pipe);
b24e7179 2190
702e7a56 2191 reg = PIPECONF(cpu_transcoder);
b24e7179 2192 val = I915_READ(reg);
00d70b15
CW
2193 if ((val & PIPECONF_ENABLE) == 0)
2194 return;
2195
67adc644
VS
2196 /*
2197 * Double wide has implications for planes
2198 * so best keep it disabled when not needed.
2199 */
6e3c9717 2200 if (crtc->config->double_wide)
67adc644
VS
2201 val &= ~PIPECONF_DOUBLE_WIDE;
2202
2203 /* Don't disable pipe or pipe PLLs if needed */
b6b5d049
VS
2204 if (!(pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) &&
2205 !(pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
67adc644
VS
2206 val &= ~PIPECONF_ENABLE;
2207
2208 I915_WRITE(reg, val);
2209 if ((val & PIPECONF_ENABLE) == 0)
2210 intel_wait_for_pipe_off(crtc);
b24e7179
JB
2211}
2212
2213/**
262ca2b0 2214 * intel_enable_primary_hw_plane - enable the primary plane on a given pipe
fdd508a6
VS
2215 * @plane: plane to be enabled
2216 * @crtc: crtc for the plane
b24e7179 2217 *
fdd508a6 2218 * Enable @plane on @crtc, making sure that the pipe is running first.
b24e7179 2219 */
fdd508a6
VS
2220static void intel_enable_primary_hw_plane(struct drm_plane *plane,
2221 struct drm_crtc *crtc)
b24e7179 2222{
fdd508a6
VS
2223 struct drm_device *dev = plane->dev;
2224 struct drm_i915_private *dev_priv = dev->dev_private;
2225 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
b24e7179
JB
2226
2227 /* If the pipe isn't enabled, we can't pump pixels and may hang */
fdd508a6 2228 assert_pipe_enabled(dev_priv, intel_crtc->pipe);
b70709a6 2229 to_intel_plane_state(plane->state)->visible = true;
939c2fe8 2230
fdd508a6
VS
2231 dev_priv->display.update_primary_plane(crtc, plane->fb,
2232 crtc->x, crtc->y);
b24e7179
JB
2233}
2234
693db184
CW
2235static bool need_vtd_wa(struct drm_device *dev)
2236{
2237#ifdef CONFIG_INTEL_IOMMU
2238 if (INTEL_INFO(dev)->gen >= 6 && intel_iommu_gfx_mapped)
2239 return true;
2240#endif
2241 return false;
2242}
2243
50470bb0 2244unsigned int
6761dd31
TU
2245intel_tile_height(struct drm_device *dev, uint32_t pixel_format,
2246 uint64_t fb_format_modifier)
a57ce0b2 2247{
6761dd31
TU
2248 unsigned int tile_height;
2249 uint32_t pixel_bytes;
a57ce0b2 2250
b5d0e9bf
DL
2251 switch (fb_format_modifier) {
2252 case DRM_FORMAT_MOD_NONE:
2253 tile_height = 1;
2254 break;
2255 case I915_FORMAT_MOD_X_TILED:
2256 tile_height = IS_GEN2(dev) ? 16 : 8;
2257 break;
2258 case I915_FORMAT_MOD_Y_TILED:
2259 tile_height = 32;
2260 break;
2261 case I915_FORMAT_MOD_Yf_TILED:
6761dd31
TU
2262 pixel_bytes = drm_format_plane_cpp(pixel_format, 0);
2263 switch (pixel_bytes) {
b5d0e9bf 2264 default:
6761dd31 2265 case 1:
b5d0e9bf
DL
2266 tile_height = 64;
2267 break;
6761dd31
TU
2268 case 2:
2269 case 4:
b5d0e9bf
DL
2270 tile_height = 32;
2271 break;
6761dd31 2272 case 8:
b5d0e9bf
DL
2273 tile_height = 16;
2274 break;
6761dd31 2275 case 16:
b5d0e9bf
DL
2276 WARN_ONCE(1,
2277 "128-bit pixels are not supported for display!");
2278 tile_height = 16;
2279 break;
2280 }
2281 break;
2282 default:
2283 MISSING_CASE(fb_format_modifier);
2284 tile_height = 1;
2285 break;
2286 }
091df6cb 2287
6761dd31
TU
2288 return tile_height;
2289}
2290
2291unsigned int
2292intel_fb_align_height(struct drm_device *dev, unsigned int height,
2293 uint32_t pixel_format, uint64_t fb_format_modifier)
2294{
2295 return ALIGN(height, intel_tile_height(dev, pixel_format,
2296 fb_format_modifier));
a57ce0b2
JB
2297}
2298
f64b98cd
TU
2299static int
2300intel_fill_fb_ggtt_view(struct i915_ggtt_view *view, struct drm_framebuffer *fb,
2301 const struct drm_plane_state *plane_state)
2302{
50470bb0 2303 struct intel_rotation_info *info = &view->rotation_info;
50470bb0 2304
f64b98cd
TU
2305 *view = i915_ggtt_view_normal;
2306
50470bb0
TU
2307 if (!plane_state)
2308 return 0;
2309
121920fa 2310 if (!intel_rotation_90_or_270(plane_state->rotation))
50470bb0
TU
2311 return 0;
2312
9abc4648 2313 *view = i915_ggtt_view_rotated;
50470bb0
TU
2314
2315 info->height = fb->height;
2316 info->pixel_format = fb->pixel_format;
2317 info->pitch = fb->pitches[0];
2318 info->fb_modifier = fb->modifier[0];
2319
f64b98cd
TU
2320 return 0;
2321}
2322
127bd2ac 2323int
850c4cdc
TU
2324intel_pin_and_fence_fb_obj(struct drm_plane *plane,
2325 struct drm_framebuffer *fb,
82bc3b2d 2326 const struct drm_plane_state *plane_state,
a4872ba6 2327 struct intel_engine_cs *pipelined)
6b95a207 2328{
850c4cdc 2329 struct drm_device *dev = fb->dev;
ce453d81 2330 struct drm_i915_private *dev_priv = dev->dev_private;
850c4cdc 2331 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
f64b98cd 2332 struct i915_ggtt_view view;
6b95a207
KH
2333 u32 alignment;
2334 int ret;
2335
ebcdd39e
MR
2336 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
2337
7b911adc
TU
2338 switch (fb->modifier[0]) {
2339 case DRM_FORMAT_MOD_NONE:
1fada4cc
DL
2340 if (INTEL_INFO(dev)->gen >= 9)
2341 alignment = 256 * 1024;
2342 else if (IS_BROADWATER(dev) || IS_CRESTLINE(dev))
534843da 2343 alignment = 128 * 1024;
a6c45cf0 2344 else if (INTEL_INFO(dev)->gen >= 4)
534843da
CW
2345 alignment = 4 * 1024;
2346 else
2347 alignment = 64 * 1024;
6b95a207 2348 break;
7b911adc 2349 case I915_FORMAT_MOD_X_TILED:
1fada4cc
DL
2350 if (INTEL_INFO(dev)->gen >= 9)
2351 alignment = 256 * 1024;
2352 else {
2353 /* pin() will align the object as required by fence */
2354 alignment = 0;
2355 }
6b95a207 2356 break;
7b911adc 2357 case I915_FORMAT_MOD_Y_TILED:
1327b9a1
DL
2358 case I915_FORMAT_MOD_Yf_TILED:
2359 if (WARN_ONCE(INTEL_INFO(dev)->gen < 9,
2360 "Y tiling bo slipped through, driver bug!\n"))
2361 return -EINVAL;
2362 alignment = 1 * 1024 * 1024;
2363 break;
6b95a207 2364 default:
7b911adc
TU
2365 MISSING_CASE(fb->modifier[0]);
2366 return -EINVAL;
6b95a207
KH
2367 }
2368
f64b98cd
TU
2369 ret = intel_fill_fb_ggtt_view(&view, fb, plane_state);
2370 if (ret)
2371 return ret;
2372
693db184
CW
2373 /* Note that the w/a also requires 64 PTE of padding following the
2374 * bo. We currently fill all unused PTE with the shadow page and so
2375 * we should always have valid PTE following the scanout preventing
2376 * the VT-d warning.
2377 */
2378 if (need_vtd_wa(dev) && alignment < 256 * 1024)
2379 alignment = 256 * 1024;
2380
d6dd6843
PZ
2381 /*
2382 * Global gtt pte registers are special registers which actually forward
2383 * writes to a chunk of system memory. Which means that there is no risk
2384 * that the register values disappear as soon as we call
2385 * intel_runtime_pm_put(), so it is correct to wrap only the
2386 * pin/unpin/fence and not more.
2387 */
2388 intel_runtime_pm_get(dev_priv);
2389
ce453d81 2390 dev_priv->mm.interruptible = false;
e6617330 2391 ret = i915_gem_object_pin_to_display_plane(obj, alignment, pipelined,
f64b98cd 2392 &view);
48b956c5 2393 if (ret)
ce453d81 2394 goto err_interruptible;
6b95a207
KH
2395
2396 /* Install a fence for tiled scan-out. Pre-i965 always needs a
2397 * fence, whereas 965+ only requires a fence if using
2398 * framebuffer compression. For simplicity, we always install
2399 * a fence as the cost is not that onerous.
2400 */
06d98131 2401 ret = i915_gem_object_get_fence(obj);
9a5a53b3
CW
2402 if (ret)
2403 goto err_unpin;
1690e1eb 2404
9a5a53b3 2405 i915_gem_object_pin_fence(obj);
6b95a207 2406
ce453d81 2407 dev_priv->mm.interruptible = true;
d6dd6843 2408 intel_runtime_pm_put(dev_priv);
6b95a207 2409 return 0;
48b956c5
CW
2410
2411err_unpin:
f64b98cd 2412 i915_gem_object_unpin_from_display_plane(obj, &view);
ce453d81
CW
2413err_interruptible:
2414 dev_priv->mm.interruptible = true;
d6dd6843 2415 intel_runtime_pm_put(dev_priv);
48b956c5 2416 return ret;
6b95a207
KH
2417}
2418
82bc3b2d
TU
2419static void intel_unpin_fb_obj(struct drm_framebuffer *fb,
2420 const struct drm_plane_state *plane_state)
1690e1eb 2421{
82bc3b2d 2422 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
f64b98cd
TU
2423 struct i915_ggtt_view view;
2424 int ret;
82bc3b2d 2425
ebcdd39e
MR
2426 WARN_ON(!mutex_is_locked(&obj->base.dev->struct_mutex));
2427
f64b98cd
TU
2428 ret = intel_fill_fb_ggtt_view(&view, fb, plane_state);
2429 WARN_ONCE(ret, "Couldn't get view from plane state!");
2430
1690e1eb 2431 i915_gem_object_unpin_fence(obj);
f64b98cd 2432 i915_gem_object_unpin_from_display_plane(obj, &view);
1690e1eb
CW
2433}
2434
c2c75131
DV
2435/* Computes the linear offset to the base tile and adjusts x, y. bytes per pixel
2436 * is assumed to be a power-of-two. */
bc752862
CW
2437unsigned long intel_gen4_compute_page_offset(int *x, int *y,
2438 unsigned int tiling_mode,
2439 unsigned int cpp,
2440 unsigned int pitch)
c2c75131 2441{
bc752862
CW
2442 if (tiling_mode != I915_TILING_NONE) {
2443 unsigned int tile_rows, tiles;
c2c75131 2444
bc752862
CW
2445 tile_rows = *y / 8;
2446 *y %= 8;
c2c75131 2447
bc752862
CW
2448 tiles = *x / (512/cpp);
2449 *x %= 512/cpp;
2450
2451 return tile_rows * pitch * 8 + tiles * 4096;
2452 } else {
2453 unsigned int offset;
2454
2455 offset = *y * pitch + *x * cpp;
2456 *y = 0;
2457 *x = (offset & 4095) / cpp;
2458 return offset & -4096;
2459 }
c2c75131
DV
2460}
2461
b35d63fa 2462static int i9xx_format_to_fourcc(int format)
46f297fb
JB
2463{
2464 switch (format) {
2465 case DISPPLANE_8BPP:
2466 return DRM_FORMAT_C8;
2467 case DISPPLANE_BGRX555:
2468 return DRM_FORMAT_XRGB1555;
2469 case DISPPLANE_BGRX565:
2470 return DRM_FORMAT_RGB565;
2471 default:
2472 case DISPPLANE_BGRX888:
2473 return DRM_FORMAT_XRGB8888;
2474 case DISPPLANE_RGBX888:
2475 return DRM_FORMAT_XBGR8888;
2476 case DISPPLANE_BGRX101010:
2477 return DRM_FORMAT_XRGB2101010;
2478 case DISPPLANE_RGBX101010:
2479 return DRM_FORMAT_XBGR2101010;
2480 }
2481}
2482
bc8d7dff
DL
2483static int skl_format_to_fourcc(int format, bool rgb_order, bool alpha)
2484{
2485 switch (format) {
2486 case PLANE_CTL_FORMAT_RGB_565:
2487 return DRM_FORMAT_RGB565;
2488 default:
2489 case PLANE_CTL_FORMAT_XRGB_8888:
2490 if (rgb_order) {
2491 if (alpha)
2492 return DRM_FORMAT_ABGR8888;
2493 else
2494 return DRM_FORMAT_XBGR8888;
2495 } else {
2496 if (alpha)
2497 return DRM_FORMAT_ARGB8888;
2498 else
2499 return DRM_FORMAT_XRGB8888;
2500 }
2501 case PLANE_CTL_FORMAT_XRGB_2101010:
2502 if (rgb_order)
2503 return DRM_FORMAT_XBGR2101010;
2504 else
2505 return DRM_FORMAT_XRGB2101010;
2506 }
2507}
2508
5724dbd1 2509static bool
f6936e29
DV
2510intel_alloc_initial_plane_obj(struct intel_crtc *crtc,
2511 struct intel_initial_plane_config *plane_config)
46f297fb
JB
2512{
2513 struct drm_device *dev = crtc->base.dev;
2514 struct drm_i915_gem_object *obj = NULL;
2515 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
2d14030b 2516 struct drm_framebuffer *fb = &plane_config->fb->base;
f37b5c2b
DV
2517 u32 base_aligned = round_down(plane_config->base, PAGE_SIZE);
2518 u32 size_aligned = round_up(plane_config->base + plane_config->size,
2519 PAGE_SIZE);
2520
2521 size_aligned -= base_aligned;
46f297fb 2522
ff2652ea
CW
2523 if (plane_config->size == 0)
2524 return false;
2525
f37b5c2b
DV
2526 obj = i915_gem_object_create_stolen_for_preallocated(dev,
2527 base_aligned,
2528 base_aligned,
2529 size_aligned);
46f297fb 2530 if (!obj)
484b41dd 2531 return false;
46f297fb 2532
49af449b
DL
2533 obj->tiling_mode = plane_config->tiling;
2534 if (obj->tiling_mode == I915_TILING_X)
6bf129df 2535 obj->stride = fb->pitches[0];
46f297fb 2536
6bf129df
DL
2537 mode_cmd.pixel_format = fb->pixel_format;
2538 mode_cmd.width = fb->width;
2539 mode_cmd.height = fb->height;
2540 mode_cmd.pitches[0] = fb->pitches[0];
18c5247e
DV
2541 mode_cmd.modifier[0] = fb->modifier[0];
2542 mode_cmd.flags = DRM_MODE_FB_MODIFIERS;
46f297fb
JB
2543
2544 mutex_lock(&dev->struct_mutex);
6bf129df 2545 if (intel_framebuffer_init(dev, to_intel_framebuffer(fb),
484b41dd 2546 &mode_cmd, obj)) {
46f297fb
JB
2547 DRM_DEBUG_KMS("intel fb init failed\n");
2548 goto out_unref_obj;
2549 }
46f297fb 2550 mutex_unlock(&dev->struct_mutex);
484b41dd 2551
f6936e29 2552 DRM_DEBUG_KMS("initial plane fb obj %p\n", obj);
484b41dd 2553 return true;
46f297fb
JB
2554
2555out_unref_obj:
2556 drm_gem_object_unreference(&obj->base);
2557 mutex_unlock(&dev->struct_mutex);
484b41dd
JB
2558 return false;
2559}
2560
afd65eb4
MR
2561/* Update plane->state->fb to match plane->fb after driver-internal updates */
2562static void
2563update_state_fb(struct drm_plane *plane)
2564{
2565 if (plane->fb == plane->state->fb)
2566 return;
2567
2568 if (plane->state->fb)
2569 drm_framebuffer_unreference(plane->state->fb);
2570 plane->state->fb = plane->fb;
2571 if (plane->state->fb)
2572 drm_framebuffer_reference(plane->state->fb);
2573}
2574
5724dbd1 2575static void
f6936e29
DV
2576intel_find_initial_plane_obj(struct intel_crtc *intel_crtc,
2577 struct intel_initial_plane_config *plane_config)
484b41dd
JB
2578{
2579 struct drm_device *dev = intel_crtc->base.dev;
d9ceb816 2580 struct drm_i915_private *dev_priv = dev->dev_private;
484b41dd
JB
2581 struct drm_crtc *c;
2582 struct intel_crtc *i;
2ff8fde1 2583 struct drm_i915_gem_object *obj;
88595ac9
DV
2584 struct drm_plane *primary = intel_crtc->base.primary;
2585 struct drm_framebuffer *fb;
484b41dd 2586
2d14030b 2587 if (!plane_config->fb)
484b41dd
JB
2588 return;
2589
f6936e29 2590 if (intel_alloc_initial_plane_obj(intel_crtc, plane_config)) {
88595ac9
DV
2591 fb = &plane_config->fb->base;
2592 goto valid_fb;
f55548b5 2593 }
484b41dd 2594
2d14030b 2595 kfree(plane_config->fb);
484b41dd
JB
2596
2597 /*
2598 * Failed to alloc the obj, check to see if we should share
2599 * an fb with another CRTC instead
2600 */
70e1e0ec 2601 for_each_crtc(dev, c) {
484b41dd
JB
2602 i = to_intel_crtc(c);
2603
2604 if (c == &intel_crtc->base)
2605 continue;
2606
2ff8fde1
MR
2607 if (!i->active)
2608 continue;
2609
88595ac9
DV
2610 fb = c->primary->fb;
2611 if (!fb)
484b41dd
JB
2612 continue;
2613
88595ac9 2614 obj = intel_fb_obj(fb);
2ff8fde1 2615 if (i915_gem_obj_ggtt_offset(obj) == plane_config->base) {
88595ac9
DV
2616 drm_framebuffer_reference(fb);
2617 goto valid_fb;
484b41dd
JB
2618 }
2619 }
88595ac9
DV
2620
2621 return;
2622
2623valid_fb:
2624 obj = intel_fb_obj(fb);
2625 if (obj->tiling_mode != I915_TILING_NONE)
2626 dev_priv->preserve_bios_swizzle = true;
2627
2628 primary->fb = fb;
2629 primary->state->crtc = &intel_crtc->base;
2630 primary->crtc = &intel_crtc->base;
2631 update_state_fb(primary);
2632 obj->frontbuffer_bits |= INTEL_FRONTBUFFER_PRIMARY(intel_crtc->pipe);
46f297fb
JB
2633}
2634
29b9bde6
DV
2635static void i9xx_update_primary_plane(struct drm_crtc *crtc,
2636 struct drm_framebuffer *fb,
2637 int x, int y)
81255565
JB
2638{
2639 struct drm_device *dev = crtc->dev;
2640 struct drm_i915_private *dev_priv = dev->dev_private;
2641 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
b70709a6
ML
2642 struct drm_plane *primary = crtc->primary;
2643 bool visible = to_intel_plane_state(primary->state)->visible;
c9ba6fad 2644 struct drm_i915_gem_object *obj;
81255565 2645 int plane = intel_crtc->plane;
e506a0c6 2646 unsigned long linear_offset;
81255565 2647 u32 dspcntr;
f45651ba 2648 u32 reg = DSPCNTR(plane);
48404c1e 2649 int pixel_size;
f45651ba 2650
b70709a6 2651 if (!visible || !fb) {
fdd508a6
VS
2652 I915_WRITE(reg, 0);
2653 if (INTEL_INFO(dev)->gen >= 4)
2654 I915_WRITE(DSPSURF(plane), 0);
2655 else
2656 I915_WRITE(DSPADDR(plane), 0);
2657 POSTING_READ(reg);
2658 return;
2659 }
2660
c9ba6fad
VS
2661 obj = intel_fb_obj(fb);
2662 if (WARN_ON(obj == NULL))
2663 return;
2664
2665 pixel_size = drm_format_plane_cpp(fb->pixel_format, 0);
2666
f45651ba
VS
2667 dspcntr = DISPPLANE_GAMMA_ENABLE;
2668
fdd508a6 2669 dspcntr |= DISPLAY_PLANE_ENABLE;
f45651ba
VS
2670
2671 if (INTEL_INFO(dev)->gen < 4) {
2672 if (intel_crtc->pipe == PIPE_B)
2673 dspcntr |= DISPPLANE_SEL_PIPE_B;
2674
2675 /* pipesrc and dspsize control the size that is scaled from,
2676 * which should always be the user's requested size.
2677 */
2678 I915_WRITE(DSPSIZE(plane),
6e3c9717
ACO
2679 ((intel_crtc->config->pipe_src_h - 1) << 16) |
2680 (intel_crtc->config->pipe_src_w - 1));
f45651ba 2681 I915_WRITE(DSPPOS(plane), 0);
c14b0485
VS
2682 } else if (IS_CHERRYVIEW(dev) && plane == PLANE_B) {
2683 I915_WRITE(PRIMSIZE(plane),
6e3c9717
ACO
2684 ((intel_crtc->config->pipe_src_h - 1) << 16) |
2685 (intel_crtc->config->pipe_src_w - 1));
c14b0485
VS
2686 I915_WRITE(PRIMPOS(plane), 0);
2687 I915_WRITE(PRIMCNSTALPHA(plane), 0);
f45651ba 2688 }
81255565 2689
57779d06
VS
2690 switch (fb->pixel_format) {
2691 case DRM_FORMAT_C8:
81255565
JB
2692 dspcntr |= DISPPLANE_8BPP;
2693 break;
57779d06 2694 case DRM_FORMAT_XRGB1555:
57779d06 2695 dspcntr |= DISPPLANE_BGRX555;
81255565 2696 break;
57779d06
VS
2697 case DRM_FORMAT_RGB565:
2698 dspcntr |= DISPPLANE_BGRX565;
2699 break;
2700 case DRM_FORMAT_XRGB8888:
57779d06
VS
2701 dspcntr |= DISPPLANE_BGRX888;
2702 break;
2703 case DRM_FORMAT_XBGR8888:
57779d06
VS
2704 dspcntr |= DISPPLANE_RGBX888;
2705 break;
2706 case DRM_FORMAT_XRGB2101010:
57779d06
VS
2707 dspcntr |= DISPPLANE_BGRX101010;
2708 break;
2709 case DRM_FORMAT_XBGR2101010:
57779d06 2710 dspcntr |= DISPPLANE_RGBX101010;
81255565
JB
2711 break;
2712 default:
baba133a 2713 BUG();
81255565 2714 }
57779d06 2715
f45651ba
VS
2716 if (INTEL_INFO(dev)->gen >= 4 &&
2717 obj->tiling_mode != I915_TILING_NONE)
2718 dspcntr |= DISPPLANE_TILED;
81255565 2719
de1aa629
VS
2720 if (IS_G4X(dev))
2721 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
2722
b9897127 2723 linear_offset = y * fb->pitches[0] + x * pixel_size;
81255565 2724
c2c75131
DV
2725 if (INTEL_INFO(dev)->gen >= 4) {
2726 intel_crtc->dspaddr_offset =
bc752862 2727 intel_gen4_compute_page_offset(&x, &y, obj->tiling_mode,
b9897127 2728 pixel_size,
bc752862 2729 fb->pitches[0]);
c2c75131
DV
2730 linear_offset -= intel_crtc->dspaddr_offset;
2731 } else {
e506a0c6 2732 intel_crtc->dspaddr_offset = linear_offset;
c2c75131 2733 }
e506a0c6 2734
8e7d688b 2735 if (crtc->primary->state->rotation == BIT(DRM_ROTATE_180)) {
48404c1e
SJ
2736 dspcntr |= DISPPLANE_ROTATE_180;
2737
6e3c9717
ACO
2738 x += (intel_crtc->config->pipe_src_w - 1);
2739 y += (intel_crtc->config->pipe_src_h - 1);
48404c1e
SJ
2740
2741 /* Finding the last pixel of the last line of the display
2742 data and adding to linear_offset*/
2743 linear_offset +=
6e3c9717
ACO
2744 (intel_crtc->config->pipe_src_h - 1) * fb->pitches[0] +
2745 (intel_crtc->config->pipe_src_w - 1) * pixel_size;
48404c1e
SJ
2746 }
2747
2748 I915_WRITE(reg, dspcntr);
2749
01f2c773 2750 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
a6c45cf0 2751 if (INTEL_INFO(dev)->gen >= 4) {
85ba7b7d
DV
2752 I915_WRITE(DSPSURF(plane),
2753 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
5eddb70b 2754 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
e506a0c6 2755 I915_WRITE(DSPLINOFF(plane), linear_offset);
5eddb70b 2756 } else
f343c5f6 2757 I915_WRITE(DSPADDR(plane), i915_gem_obj_ggtt_offset(obj) + linear_offset);
5eddb70b 2758 POSTING_READ(reg);
17638cd6
JB
2759}
2760
29b9bde6
DV
2761static void ironlake_update_primary_plane(struct drm_crtc *crtc,
2762 struct drm_framebuffer *fb,
2763 int x, int y)
17638cd6
JB
2764{
2765 struct drm_device *dev = crtc->dev;
2766 struct drm_i915_private *dev_priv = dev->dev_private;
2767 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
b70709a6
ML
2768 struct drm_plane *primary = crtc->primary;
2769 bool visible = to_intel_plane_state(primary->state)->visible;
c9ba6fad 2770 struct drm_i915_gem_object *obj;
17638cd6 2771 int plane = intel_crtc->plane;
e506a0c6 2772 unsigned long linear_offset;
17638cd6 2773 u32 dspcntr;
f45651ba 2774 u32 reg = DSPCNTR(plane);
48404c1e 2775 int pixel_size;
f45651ba 2776
b70709a6 2777 if (!visible || !fb) {
fdd508a6
VS
2778 I915_WRITE(reg, 0);
2779 I915_WRITE(DSPSURF(plane), 0);
2780 POSTING_READ(reg);
2781 return;
2782 }
2783
c9ba6fad
VS
2784 obj = intel_fb_obj(fb);
2785 if (WARN_ON(obj == NULL))
2786 return;
2787
2788 pixel_size = drm_format_plane_cpp(fb->pixel_format, 0);
2789
f45651ba
VS
2790 dspcntr = DISPPLANE_GAMMA_ENABLE;
2791
fdd508a6 2792 dspcntr |= DISPLAY_PLANE_ENABLE;
f45651ba
VS
2793
2794 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
2795 dspcntr |= DISPPLANE_PIPE_CSC_ENABLE;
17638cd6 2796
57779d06
VS
2797 switch (fb->pixel_format) {
2798 case DRM_FORMAT_C8:
17638cd6
JB
2799 dspcntr |= DISPPLANE_8BPP;
2800 break;
57779d06
VS
2801 case DRM_FORMAT_RGB565:
2802 dspcntr |= DISPPLANE_BGRX565;
17638cd6 2803 break;
57779d06 2804 case DRM_FORMAT_XRGB8888:
57779d06
VS
2805 dspcntr |= DISPPLANE_BGRX888;
2806 break;
2807 case DRM_FORMAT_XBGR8888:
57779d06
VS
2808 dspcntr |= DISPPLANE_RGBX888;
2809 break;
2810 case DRM_FORMAT_XRGB2101010:
57779d06
VS
2811 dspcntr |= DISPPLANE_BGRX101010;
2812 break;
2813 case DRM_FORMAT_XBGR2101010:
57779d06 2814 dspcntr |= DISPPLANE_RGBX101010;
17638cd6
JB
2815 break;
2816 default:
baba133a 2817 BUG();
17638cd6
JB
2818 }
2819
2820 if (obj->tiling_mode != I915_TILING_NONE)
2821 dspcntr |= DISPPLANE_TILED;
17638cd6 2822
f45651ba 2823 if (!IS_HASWELL(dev) && !IS_BROADWELL(dev))
1f5d76db 2824 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
17638cd6 2825
b9897127 2826 linear_offset = y * fb->pitches[0] + x * pixel_size;
c2c75131 2827 intel_crtc->dspaddr_offset =
bc752862 2828 intel_gen4_compute_page_offset(&x, &y, obj->tiling_mode,
b9897127 2829 pixel_size,
bc752862 2830 fb->pitches[0]);
c2c75131 2831 linear_offset -= intel_crtc->dspaddr_offset;
8e7d688b 2832 if (crtc->primary->state->rotation == BIT(DRM_ROTATE_180)) {
48404c1e
SJ
2833 dspcntr |= DISPPLANE_ROTATE_180;
2834
2835 if (!IS_HASWELL(dev) && !IS_BROADWELL(dev)) {
6e3c9717
ACO
2836 x += (intel_crtc->config->pipe_src_w - 1);
2837 y += (intel_crtc->config->pipe_src_h - 1);
48404c1e
SJ
2838
2839 /* Finding the last pixel of the last line of the display
2840 data and adding to linear_offset*/
2841 linear_offset +=
6e3c9717
ACO
2842 (intel_crtc->config->pipe_src_h - 1) * fb->pitches[0] +
2843 (intel_crtc->config->pipe_src_w - 1) * pixel_size;
48404c1e
SJ
2844 }
2845 }
2846
2847 I915_WRITE(reg, dspcntr);
17638cd6 2848
01f2c773 2849 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
85ba7b7d
DV
2850 I915_WRITE(DSPSURF(plane),
2851 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
b3dc685e 2852 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
bc1c91eb
DL
2853 I915_WRITE(DSPOFFSET(plane), (y << 16) | x);
2854 } else {
2855 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
2856 I915_WRITE(DSPLINOFF(plane), linear_offset);
2857 }
17638cd6 2858 POSTING_READ(reg);
17638cd6
JB
2859}
2860
b321803d
DL
2861u32 intel_fb_stride_alignment(struct drm_device *dev, uint64_t fb_modifier,
2862 uint32_t pixel_format)
2863{
2864 u32 bits_per_pixel = drm_format_plane_cpp(pixel_format, 0) * 8;
2865
2866 /*
2867 * The stride is either expressed as a multiple of 64 bytes
2868 * chunks for linear buffers or in number of tiles for tiled
2869 * buffers.
2870 */
2871 switch (fb_modifier) {
2872 case DRM_FORMAT_MOD_NONE:
2873 return 64;
2874 case I915_FORMAT_MOD_X_TILED:
2875 if (INTEL_INFO(dev)->gen == 2)
2876 return 128;
2877 return 512;
2878 case I915_FORMAT_MOD_Y_TILED:
2879 /* No need to check for old gens and Y tiling since this is
2880 * about the display engine and those will be blocked before
2881 * we get here.
2882 */
2883 return 128;
2884 case I915_FORMAT_MOD_Yf_TILED:
2885 if (bits_per_pixel == 8)
2886 return 64;
2887 else
2888 return 128;
2889 default:
2890 MISSING_CASE(fb_modifier);
2891 return 64;
2892 }
2893}
2894
121920fa
TU
2895unsigned long intel_plane_obj_offset(struct intel_plane *intel_plane,
2896 struct drm_i915_gem_object *obj)
2897{
9abc4648 2898 const struct i915_ggtt_view *view = &i915_ggtt_view_normal;
121920fa
TU
2899
2900 if (intel_rotation_90_or_270(intel_plane->base.state->rotation))
9abc4648 2901 view = &i915_ggtt_view_rotated;
121920fa
TU
2902
2903 return i915_gem_obj_ggtt_offset_view(obj, view);
2904}
2905
a1b2278e
CK
2906/*
2907 * This function detaches (aka. unbinds) unused scalers in hardware
2908 */
2909void skl_detach_scalers(struct intel_crtc *intel_crtc)
2910{
2911 struct drm_device *dev;
2912 struct drm_i915_private *dev_priv;
2913 struct intel_crtc_scaler_state *scaler_state;
2914 int i;
2915
2916 if (!intel_crtc || !intel_crtc->config)
2917 return;
2918
2919 dev = intel_crtc->base.dev;
2920 dev_priv = dev->dev_private;
2921 scaler_state = &intel_crtc->config->scaler_state;
2922
2923 /* loop through and disable scalers that aren't in use */
2924 for (i = 0; i < intel_crtc->num_scalers; i++) {
2925 if (!scaler_state->scalers[i].in_use) {
2926 I915_WRITE(SKL_PS_CTRL(intel_crtc->pipe, i), 0);
2927 I915_WRITE(SKL_PS_WIN_POS(intel_crtc->pipe, i), 0);
2928 I915_WRITE(SKL_PS_WIN_SZ(intel_crtc->pipe, i), 0);
2929 DRM_DEBUG_KMS("CRTC:%d Disabled scaler id %u.%u\n",
2930 intel_crtc->base.base.id, intel_crtc->pipe, i);
2931 }
2932 }
2933}
2934
6156a456 2935u32 skl_plane_ctl_format(uint32_t pixel_format)
70d21f0e 2936{
6156a456 2937 switch (pixel_format) {
d161cf7a 2938 case DRM_FORMAT_C8:
c34ce3d1 2939 return PLANE_CTL_FORMAT_INDEXED;
70d21f0e 2940 case DRM_FORMAT_RGB565:
c34ce3d1 2941 return PLANE_CTL_FORMAT_RGB_565;
70d21f0e 2942 case DRM_FORMAT_XBGR8888:
c34ce3d1 2943 return PLANE_CTL_FORMAT_XRGB_8888 | PLANE_CTL_ORDER_RGBX;
6156a456 2944 case DRM_FORMAT_XRGB8888:
c34ce3d1 2945 return PLANE_CTL_FORMAT_XRGB_8888;
6156a456
CK
2946 /*
2947 * XXX: For ARBG/ABGR formats we default to expecting scanout buffers
2948 * to be already pre-multiplied. We need to add a knob (or a different
2949 * DRM_FORMAT) for user-space to configure that.
2950 */
f75fb42a 2951 case DRM_FORMAT_ABGR8888:
c34ce3d1 2952 return PLANE_CTL_FORMAT_XRGB_8888 | PLANE_CTL_ORDER_RGBX |
6156a456 2953 PLANE_CTL_ALPHA_SW_PREMULTIPLY;
6156a456 2954 case DRM_FORMAT_ARGB8888:
c34ce3d1 2955 return PLANE_CTL_FORMAT_XRGB_8888 |
6156a456 2956 PLANE_CTL_ALPHA_SW_PREMULTIPLY;
70d21f0e 2957 case DRM_FORMAT_XRGB2101010:
c34ce3d1 2958 return PLANE_CTL_FORMAT_XRGB_2101010;
70d21f0e 2959 case DRM_FORMAT_XBGR2101010:
c34ce3d1 2960 return PLANE_CTL_ORDER_RGBX | PLANE_CTL_FORMAT_XRGB_2101010;
6156a456 2961 case DRM_FORMAT_YUYV:
c34ce3d1 2962 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_YUYV;
6156a456 2963 case DRM_FORMAT_YVYU:
c34ce3d1 2964 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_YVYU;
6156a456 2965 case DRM_FORMAT_UYVY:
c34ce3d1 2966 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_UYVY;
6156a456 2967 case DRM_FORMAT_VYUY:
c34ce3d1 2968 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_VYUY;
70d21f0e 2969 default:
4249eeef 2970 MISSING_CASE(pixel_format);
70d21f0e 2971 }
8cfcba41 2972
c34ce3d1 2973 return 0;
6156a456 2974}
70d21f0e 2975
6156a456
CK
2976u32 skl_plane_ctl_tiling(uint64_t fb_modifier)
2977{
6156a456 2978 switch (fb_modifier) {
30af77c4 2979 case DRM_FORMAT_MOD_NONE:
70d21f0e 2980 break;
30af77c4 2981 case I915_FORMAT_MOD_X_TILED:
c34ce3d1 2982 return PLANE_CTL_TILED_X;
b321803d 2983 case I915_FORMAT_MOD_Y_TILED:
c34ce3d1 2984 return PLANE_CTL_TILED_Y;
b321803d 2985 case I915_FORMAT_MOD_Yf_TILED:
c34ce3d1 2986 return PLANE_CTL_TILED_YF;
70d21f0e 2987 default:
6156a456 2988 MISSING_CASE(fb_modifier);
70d21f0e 2989 }
8cfcba41 2990
c34ce3d1 2991 return 0;
6156a456 2992}
70d21f0e 2993
6156a456
CK
2994u32 skl_plane_ctl_rotation(unsigned int rotation)
2995{
3b7a5119 2996 switch (rotation) {
6156a456
CK
2997 case BIT(DRM_ROTATE_0):
2998 break;
1e8df167
SJ
2999 /*
3000 * DRM_ROTATE_ is counter clockwise to stay compatible with Xrandr
3001 * while i915 HW rotation is clockwise, thats why this swapping.
3002 */
3b7a5119 3003 case BIT(DRM_ROTATE_90):
1e8df167 3004 return PLANE_CTL_ROTATE_270;
3b7a5119 3005 case BIT(DRM_ROTATE_180):
c34ce3d1 3006 return PLANE_CTL_ROTATE_180;
3b7a5119 3007 case BIT(DRM_ROTATE_270):
1e8df167 3008 return PLANE_CTL_ROTATE_90;
6156a456
CK
3009 default:
3010 MISSING_CASE(rotation);
3011 }
3012
c34ce3d1 3013 return 0;
6156a456
CK
3014}
3015
3016static void skylake_update_primary_plane(struct drm_crtc *crtc,
3017 struct drm_framebuffer *fb,
3018 int x, int y)
3019{
3020 struct drm_device *dev = crtc->dev;
3021 struct drm_i915_private *dev_priv = dev->dev_private;
3022 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
b70709a6
ML
3023 struct drm_plane *plane = crtc->primary;
3024 bool visible = to_intel_plane_state(plane->state)->visible;
6156a456
CK
3025 struct drm_i915_gem_object *obj;
3026 int pipe = intel_crtc->pipe;
3027 u32 plane_ctl, stride_div, stride;
3028 u32 tile_height, plane_offset, plane_size;
3029 unsigned int rotation;
3030 int x_offset, y_offset;
3031 unsigned long surf_addr;
6156a456
CK
3032 struct intel_crtc_state *crtc_state = intel_crtc->config;
3033 struct intel_plane_state *plane_state;
3034 int src_x = 0, src_y = 0, src_w = 0, src_h = 0;
3035 int dst_x = 0, dst_y = 0, dst_w = 0, dst_h = 0;
3036 int scaler_id = -1;
3037
6156a456
CK
3038 plane_state = to_intel_plane_state(plane->state);
3039
b70709a6 3040 if (!visible || !fb) {
6156a456
CK
3041 I915_WRITE(PLANE_CTL(pipe, 0), 0);
3042 I915_WRITE(PLANE_SURF(pipe, 0), 0);
3043 POSTING_READ(PLANE_CTL(pipe, 0));
3044 return;
3b7a5119 3045 }
70d21f0e 3046
6156a456
CK
3047 plane_ctl = PLANE_CTL_ENABLE |
3048 PLANE_CTL_PIPE_GAMMA_ENABLE |
3049 PLANE_CTL_PIPE_CSC_ENABLE;
3050
3051 plane_ctl |= skl_plane_ctl_format(fb->pixel_format);
3052 plane_ctl |= skl_plane_ctl_tiling(fb->modifier[0]);
3053 plane_ctl |= PLANE_CTL_PLANE_GAMMA_DISABLE;
3054
3055 rotation = plane->state->rotation;
3056 plane_ctl |= skl_plane_ctl_rotation(rotation);
3057
b321803d
DL
3058 obj = intel_fb_obj(fb);
3059 stride_div = intel_fb_stride_alignment(dev, fb->modifier[0],
3060 fb->pixel_format);
3b7a5119
SJ
3061 surf_addr = intel_plane_obj_offset(to_intel_plane(plane), obj);
3062
6156a456
CK
3063 /*
3064 * FIXME: intel_plane_state->src, dst aren't set when transitional
3065 * update_plane helpers are called from legacy paths.
3066 * Once full atomic crtc is available, below check can be avoided.
3067 */
3068 if (drm_rect_width(&plane_state->src)) {
3069 scaler_id = plane_state->scaler_id;
3070 src_x = plane_state->src.x1 >> 16;
3071 src_y = plane_state->src.y1 >> 16;
3072 src_w = drm_rect_width(&plane_state->src) >> 16;
3073 src_h = drm_rect_height(&plane_state->src) >> 16;
3074 dst_x = plane_state->dst.x1;
3075 dst_y = plane_state->dst.y1;
3076 dst_w = drm_rect_width(&plane_state->dst);
3077 dst_h = drm_rect_height(&plane_state->dst);
3078
3079 WARN_ON(x != src_x || y != src_y);
3080 } else {
3081 src_w = intel_crtc->config->pipe_src_w;
3082 src_h = intel_crtc->config->pipe_src_h;
3083 }
3084
3b7a5119
SJ
3085 if (intel_rotation_90_or_270(rotation)) {
3086 /* stride = Surface height in tiles */
2614f17d 3087 tile_height = intel_tile_height(dev, fb->pixel_format,
3b7a5119
SJ
3088 fb->modifier[0]);
3089 stride = DIV_ROUND_UP(fb->height, tile_height);
6156a456 3090 x_offset = stride * tile_height - y - src_h;
3b7a5119 3091 y_offset = x;
6156a456 3092 plane_size = (src_w - 1) << 16 | (src_h - 1);
3b7a5119
SJ
3093 } else {
3094 stride = fb->pitches[0] / stride_div;
3095 x_offset = x;
3096 y_offset = y;
6156a456 3097 plane_size = (src_h - 1) << 16 | (src_w - 1);
3b7a5119
SJ
3098 }
3099 plane_offset = y_offset << 16 | x_offset;
b321803d 3100
70d21f0e 3101 I915_WRITE(PLANE_CTL(pipe, 0), plane_ctl);
3b7a5119
SJ
3102 I915_WRITE(PLANE_OFFSET(pipe, 0), plane_offset);
3103 I915_WRITE(PLANE_SIZE(pipe, 0), plane_size);
3104 I915_WRITE(PLANE_STRIDE(pipe, 0), stride);
6156a456
CK
3105
3106 if (scaler_id >= 0) {
3107 uint32_t ps_ctrl = 0;
3108
3109 WARN_ON(!dst_w || !dst_h);
3110 ps_ctrl = PS_SCALER_EN | PS_PLANE_SEL(0) |
3111 crtc_state->scaler_state.scalers[scaler_id].mode;
3112 I915_WRITE(SKL_PS_CTRL(pipe, scaler_id), ps_ctrl);
3113 I915_WRITE(SKL_PS_PWR_GATE(pipe, scaler_id), 0);
3114 I915_WRITE(SKL_PS_WIN_POS(pipe, scaler_id), (dst_x << 16) | dst_y);
3115 I915_WRITE(SKL_PS_WIN_SZ(pipe, scaler_id), (dst_w << 16) | dst_h);
3116 I915_WRITE(PLANE_POS(pipe, 0), 0);
3117 } else {
3118 I915_WRITE(PLANE_POS(pipe, 0), (dst_y << 16) | dst_x);
3119 }
3120
121920fa 3121 I915_WRITE(PLANE_SURF(pipe, 0), surf_addr);
70d21f0e
DL
3122
3123 POSTING_READ(PLANE_SURF(pipe, 0));
3124}
3125
17638cd6
JB
3126/* Assume fb object is pinned & idle & fenced and just update base pointers */
3127static int
3128intel_pipe_set_base_atomic(struct drm_crtc *crtc, struct drm_framebuffer *fb,
3129 int x, int y, enum mode_set_atomic state)
3130{
3131 struct drm_device *dev = crtc->dev;
3132 struct drm_i915_private *dev_priv = dev->dev_private;
17638cd6 3133
6b8e6ed0
CW
3134 if (dev_priv->display.disable_fbc)
3135 dev_priv->display.disable_fbc(dev);
81255565 3136
29b9bde6
DV
3137 dev_priv->display.update_primary_plane(crtc, fb, x, y);
3138
3139 return 0;
81255565
JB
3140}
3141
7514747d 3142static void intel_complete_page_flips(struct drm_device *dev)
96a02917 3143{
96a02917
VS
3144 struct drm_crtc *crtc;
3145
70e1e0ec 3146 for_each_crtc(dev, crtc) {
96a02917
VS
3147 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3148 enum plane plane = intel_crtc->plane;
3149
3150 intel_prepare_page_flip(dev, plane);
3151 intel_finish_page_flip_plane(dev, plane);
3152 }
7514747d
VS
3153}
3154
3155static void intel_update_primary_planes(struct drm_device *dev)
3156{
3157 struct drm_i915_private *dev_priv = dev->dev_private;
3158 struct drm_crtc *crtc;
96a02917 3159
70e1e0ec 3160 for_each_crtc(dev, crtc) {
96a02917
VS
3161 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3162
51fd371b 3163 drm_modeset_lock(&crtc->mutex, NULL);
947fdaad
CW
3164 /*
3165 * FIXME: Once we have proper support for primary planes (and
3166 * disabling them without disabling the entire crtc) allow again
66e514c1 3167 * a NULL crtc->primary->fb.
947fdaad 3168 */
f4510a27 3169 if (intel_crtc->active && crtc->primary->fb)
262ca2b0 3170 dev_priv->display.update_primary_plane(crtc,
66e514c1 3171 crtc->primary->fb,
262ca2b0
MR
3172 crtc->x,
3173 crtc->y);
51fd371b 3174 drm_modeset_unlock(&crtc->mutex);
96a02917
VS
3175 }
3176}
3177
ce22dba9
ML
3178void intel_crtc_reset(struct intel_crtc *crtc)
3179{
3180 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
3181
3182 if (!crtc->active)
3183 return;
3184
3185 intel_crtc_disable_planes(&crtc->base);
3186 dev_priv->display.crtc_disable(&crtc->base);
3187 dev_priv->display.crtc_enable(&crtc->base);
3188 intel_crtc_enable_planes(&crtc->base);
3189}
3190
7514747d
VS
3191void intel_prepare_reset(struct drm_device *dev)
3192{
f98ce92f
VS
3193 struct drm_i915_private *dev_priv = to_i915(dev);
3194 struct intel_crtc *crtc;
3195
7514747d
VS
3196 /* no reset support for gen2 */
3197 if (IS_GEN2(dev))
3198 return;
3199
3200 /* reset doesn't touch the display */
3201 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev))
3202 return;
3203
3204 drm_modeset_lock_all(dev);
f98ce92f
VS
3205
3206 /*
3207 * Disabling the crtcs gracefully seems nicer. Also the
3208 * g33 docs say we should at least disable all the planes.
3209 */
3210 for_each_intel_crtc(dev, crtc) {
ce22dba9
ML
3211 if (!crtc->active)
3212 continue;
3213
3214 intel_crtc_disable_planes(&crtc->base);
3215 dev_priv->display.crtc_disable(&crtc->base);
f98ce92f 3216 }
7514747d
VS
3217}
3218
3219void intel_finish_reset(struct drm_device *dev)
3220{
3221 struct drm_i915_private *dev_priv = to_i915(dev);
3222
3223 /*
3224 * Flips in the rings will be nuked by the reset,
3225 * so complete all pending flips so that user space
3226 * will get its events and not get stuck.
3227 */
3228 intel_complete_page_flips(dev);
3229
3230 /* no reset support for gen2 */
3231 if (IS_GEN2(dev))
3232 return;
3233
3234 /* reset doesn't touch the display */
3235 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev)) {
3236 /*
3237 * Flips in the rings have been nuked by the reset,
3238 * so update the base address of all primary
3239 * planes to the the last fb to make sure we're
3240 * showing the correct fb after a reset.
3241 */
3242 intel_update_primary_planes(dev);
3243 return;
3244 }
3245
3246 /*
3247 * The display has been reset as well,
3248 * so need a full re-initialization.
3249 */
3250 intel_runtime_pm_disable_interrupts(dev_priv);
3251 intel_runtime_pm_enable_interrupts(dev_priv);
3252
3253 intel_modeset_init_hw(dev);
3254
3255 spin_lock_irq(&dev_priv->irq_lock);
3256 if (dev_priv->display.hpd_irq_setup)
3257 dev_priv->display.hpd_irq_setup(dev);
3258 spin_unlock_irq(&dev_priv->irq_lock);
3259
3260 intel_modeset_setup_hw_state(dev, true);
3261
3262 intel_hpd_init(dev_priv);
3263
3264 drm_modeset_unlock_all(dev);
3265}
3266
2e2f351d 3267static void
14667a4b
CW
3268intel_finish_fb(struct drm_framebuffer *old_fb)
3269{
2ff8fde1 3270 struct drm_i915_gem_object *obj = intel_fb_obj(old_fb);
2e2f351d 3271 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
14667a4b
CW
3272 bool was_interruptible = dev_priv->mm.interruptible;
3273 int ret;
3274
14667a4b
CW
3275 /* Big Hammer, we also need to ensure that any pending
3276 * MI_WAIT_FOR_EVENT inside a user batch buffer on the
3277 * current scanout is retired before unpinning the old
2e2f351d
CW
3278 * framebuffer. Note that we rely on userspace rendering
3279 * into the buffer attached to the pipe they are waiting
3280 * on. If not, userspace generates a GPU hang with IPEHR
3281 * point to the MI_WAIT_FOR_EVENT.
14667a4b
CW
3282 *
3283 * This should only fail upon a hung GPU, in which case we
3284 * can safely continue.
3285 */
3286 dev_priv->mm.interruptible = false;
2e2f351d 3287 ret = i915_gem_object_wait_rendering(obj, true);
14667a4b
CW
3288 dev_priv->mm.interruptible = was_interruptible;
3289
2e2f351d 3290 WARN_ON(ret);
14667a4b
CW
3291}
3292
7d5e3799
CW
3293static bool intel_crtc_has_pending_flip(struct drm_crtc *crtc)
3294{
3295 struct drm_device *dev = crtc->dev;
3296 struct drm_i915_private *dev_priv = dev->dev_private;
3297 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7d5e3799
CW
3298 bool pending;
3299
3300 if (i915_reset_in_progress(&dev_priv->gpu_error) ||
3301 intel_crtc->reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
3302 return false;
3303
5e2d7afc 3304 spin_lock_irq(&dev->event_lock);
7d5e3799 3305 pending = to_intel_crtc(crtc)->unpin_work != NULL;
5e2d7afc 3306 spin_unlock_irq(&dev->event_lock);
7d5e3799
CW
3307
3308 return pending;
3309}
3310
e30e8f75
GP
3311static void intel_update_pipe_size(struct intel_crtc *crtc)
3312{
3313 struct drm_device *dev = crtc->base.dev;
3314 struct drm_i915_private *dev_priv = dev->dev_private;
3315 const struct drm_display_mode *adjusted_mode;
3316
3317 if (!i915.fastboot)
3318 return;
3319
3320 /*
3321 * Update pipe size and adjust fitter if needed: the reason for this is
3322 * that in compute_mode_changes we check the native mode (not the pfit
3323 * mode) to see if we can flip rather than do a full mode set. In the
3324 * fastboot case, we'll flip, but if we don't update the pipesrc and
3325 * pfit state, we'll end up with a big fb scanned out into the wrong
3326 * sized surface.
3327 *
3328 * To fix this properly, we need to hoist the checks up into
3329 * compute_mode_changes (or above), check the actual pfit state and
3330 * whether the platform allows pfit disable with pipe active, and only
3331 * then update the pipesrc and pfit state, even on the flip path.
3332 */
3333
6e3c9717 3334 adjusted_mode = &crtc->config->base.adjusted_mode;
e30e8f75
GP
3335
3336 I915_WRITE(PIPESRC(crtc->pipe),
3337 ((adjusted_mode->crtc_hdisplay - 1) << 16) |
3338 (adjusted_mode->crtc_vdisplay - 1));
6e3c9717 3339 if (!crtc->config->pch_pfit.enabled &&
409ee761
ACO
3340 (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) ||
3341 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))) {
e30e8f75
GP
3342 I915_WRITE(PF_CTL(crtc->pipe), 0);
3343 I915_WRITE(PF_WIN_POS(crtc->pipe), 0);
3344 I915_WRITE(PF_WIN_SZ(crtc->pipe), 0);
3345 }
6e3c9717
ACO
3346 crtc->config->pipe_src_w = adjusted_mode->crtc_hdisplay;
3347 crtc->config->pipe_src_h = adjusted_mode->crtc_vdisplay;
e30e8f75
GP
3348}
3349
5e84e1a4
ZW
3350static void intel_fdi_normal_train(struct drm_crtc *crtc)
3351{
3352 struct drm_device *dev = crtc->dev;
3353 struct drm_i915_private *dev_priv = dev->dev_private;
3354 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3355 int pipe = intel_crtc->pipe;
3356 u32 reg, temp;
3357
3358 /* enable normal train */
3359 reg = FDI_TX_CTL(pipe);
3360 temp = I915_READ(reg);
61e499bf 3361 if (IS_IVYBRIDGE(dev)) {
357555c0
JB
3362 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
3363 temp |= FDI_LINK_TRAIN_NONE_IVB | FDI_TX_ENHANCE_FRAME_ENABLE;
61e499bf
KP
3364 } else {
3365 temp &= ~FDI_LINK_TRAIN_NONE;
3366 temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE;
357555c0 3367 }
5e84e1a4
ZW
3368 I915_WRITE(reg, temp);
3369
3370 reg = FDI_RX_CTL(pipe);
3371 temp = I915_READ(reg);
3372 if (HAS_PCH_CPT(dev)) {
3373 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3374 temp |= FDI_LINK_TRAIN_NORMAL_CPT;
3375 } else {
3376 temp &= ~FDI_LINK_TRAIN_NONE;
3377 temp |= FDI_LINK_TRAIN_NONE;
3378 }
3379 I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);
3380
3381 /* wait one idle pattern time */
3382 POSTING_READ(reg);
3383 udelay(1000);
357555c0
JB
3384
3385 /* IVB wants error correction enabled */
3386 if (IS_IVYBRIDGE(dev))
3387 I915_WRITE(reg, I915_READ(reg) | FDI_FS_ERRC_ENABLE |
3388 FDI_FE_ERRC_ENABLE);
5e84e1a4
ZW
3389}
3390
8db9d77b
ZW
3391/* The FDI link training functions for ILK/Ibexpeak. */
3392static void ironlake_fdi_link_train(struct drm_crtc *crtc)
3393{
3394 struct drm_device *dev = crtc->dev;
3395 struct drm_i915_private *dev_priv = dev->dev_private;
3396 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3397 int pipe = intel_crtc->pipe;
5eddb70b 3398 u32 reg, temp, tries;
8db9d77b 3399
1c8562f6 3400 /* FDI needs bits from pipe first */
0fc932b8 3401 assert_pipe_enabled(dev_priv, pipe);
0fc932b8 3402
e1a44743
AJ
3403 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3404 for train result */
5eddb70b
CW
3405 reg = FDI_RX_IMR(pipe);
3406 temp = I915_READ(reg);
e1a44743
AJ
3407 temp &= ~FDI_RX_SYMBOL_LOCK;
3408 temp &= ~FDI_RX_BIT_LOCK;
5eddb70b
CW
3409 I915_WRITE(reg, temp);
3410 I915_READ(reg);
e1a44743
AJ
3411 udelay(150);
3412
8db9d77b 3413 /* enable CPU FDI TX and PCH FDI RX */
5eddb70b
CW
3414 reg = FDI_TX_CTL(pipe);
3415 temp = I915_READ(reg);
627eb5a3 3416 temp &= ~FDI_DP_PORT_WIDTH_MASK;
6e3c9717 3417 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
8db9d77b
ZW
3418 temp &= ~FDI_LINK_TRAIN_NONE;
3419 temp |= FDI_LINK_TRAIN_PATTERN_1;
5eddb70b 3420 I915_WRITE(reg, temp | FDI_TX_ENABLE);
8db9d77b 3421
5eddb70b
CW
3422 reg = FDI_RX_CTL(pipe);
3423 temp = I915_READ(reg);
8db9d77b
ZW
3424 temp &= ~FDI_LINK_TRAIN_NONE;
3425 temp |= FDI_LINK_TRAIN_PATTERN_1;
5eddb70b
CW
3426 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3427
3428 POSTING_READ(reg);
8db9d77b
ZW
3429 udelay(150);
3430
5b2adf89 3431 /* Ironlake workaround, enable clock pointer after FDI enable*/
8f5718a6
DV
3432 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
3433 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR |
3434 FDI_RX_PHASE_SYNC_POINTER_EN);
5b2adf89 3435
5eddb70b 3436 reg = FDI_RX_IIR(pipe);
e1a44743 3437 for (tries = 0; tries < 5; tries++) {
5eddb70b 3438 temp = I915_READ(reg);
8db9d77b
ZW
3439 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3440
3441 if ((temp & FDI_RX_BIT_LOCK)) {
3442 DRM_DEBUG_KMS("FDI train 1 done.\n");
5eddb70b 3443 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
8db9d77b
ZW
3444 break;
3445 }
8db9d77b 3446 }
e1a44743 3447 if (tries == 5)
5eddb70b 3448 DRM_ERROR("FDI train 1 fail!\n");
8db9d77b
ZW
3449
3450 /* Train 2 */
5eddb70b
CW
3451 reg = FDI_TX_CTL(pipe);
3452 temp = I915_READ(reg);
8db9d77b
ZW
3453 temp &= ~FDI_LINK_TRAIN_NONE;
3454 temp |= FDI_LINK_TRAIN_PATTERN_2;
5eddb70b 3455 I915_WRITE(reg, temp);
8db9d77b 3456
5eddb70b
CW
3457 reg = FDI_RX_CTL(pipe);
3458 temp = I915_READ(reg);
8db9d77b
ZW
3459 temp &= ~FDI_LINK_TRAIN_NONE;
3460 temp |= FDI_LINK_TRAIN_PATTERN_2;
5eddb70b 3461 I915_WRITE(reg, temp);
8db9d77b 3462
5eddb70b
CW
3463 POSTING_READ(reg);
3464 udelay(150);
8db9d77b 3465
5eddb70b 3466 reg = FDI_RX_IIR(pipe);
e1a44743 3467 for (tries = 0; tries < 5; tries++) {
5eddb70b 3468 temp = I915_READ(reg);
8db9d77b
ZW
3469 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3470
3471 if (temp & FDI_RX_SYMBOL_LOCK) {
5eddb70b 3472 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
8db9d77b
ZW
3473 DRM_DEBUG_KMS("FDI train 2 done.\n");
3474 break;
3475 }
8db9d77b 3476 }
e1a44743 3477 if (tries == 5)
5eddb70b 3478 DRM_ERROR("FDI train 2 fail!\n");
8db9d77b
ZW
3479
3480 DRM_DEBUG_KMS("FDI train done\n");
5c5313c8 3481
8db9d77b
ZW
3482}
3483
0206e353 3484static const int snb_b_fdi_train_param[] = {
8db9d77b
ZW
3485 FDI_LINK_TRAIN_400MV_0DB_SNB_B,
3486 FDI_LINK_TRAIN_400MV_6DB_SNB_B,
3487 FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
3488 FDI_LINK_TRAIN_800MV_0DB_SNB_B,
3489};
3490
3491/* The FDI link training functions for SNB/Cougarpoint. */
3492static void gen6_fdi_link_train(struct drm_crtc *crtc)
3493{
3494 struct drm_device *dev = crtc->dev;
3495 struct drm_i915_private *dev_priv = dev->dev_private;
3496 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3497 int pipe = intel_crtc->pipe;
fa37d39e 3498 u32 reg, temp, i, retry;
8db9d77b 3499
e1a44743
AJ
3500 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3501 for train result */
5eddb70b
CW
3502 reg = FDI_RX_IMR(pipe);
3503 temp = I915_READ(reg);
e1a44743
AJ
3504 temp &= ~FDI_RX_SYMBOL_LOCK;
3505 temp &= ~FDI_RX_BIT_LOCK;
5eddb70b
CW
3506 I915_WRITE(reg, temp);
3507
3508 POSTING_READ(reg);
e1a44743
AJ
3509 udelay(150);
3510
8db9d77b 3511 /* enable CPU FDI TX and PCH FDI RX */
5eddb70b
CW
3512 reg = FDI_TX_CTL(pipe);
3513 temp = I915_READ(reg);
627eb5a3 3514 temp &= ~FDI_DP_PORT_WIDTH_MASK;
6e3c9717 3515 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
8db9d77b
ZW
3516 temp &= ~FDI_LINK_TRAIN_NONE;
3517 temp |= FDI_LINK_TRAIN_PATTERN_1;
3518 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3519 /* SNB-B */
3520 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
5eddb70b 3521 I915_WRITE(reg, temp | FDI_TX_ENABLE);
8db9d77b 3522
d74cf324
DV
3523 I915_WRITE(FDI_RX_MISC(pipe),
3524 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
3525
5eddb70b
CW
3526 reg = FDI_RX_CTL(pipe);
3527 temp = I915_READ(reg);
8db9d77b
ZW
3528 if (HAS_PCH_CPT(dev)) {
3529 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3530 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3531 } else {
3532 temp &= ~FDI_LINK_TRAIN_NONE;
3533 temp |= FDI_LINK_TRAIN_PATTERN_1;
3534 }
5eddb70b
CW
3535 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3536
3537 POSTING_READ(reg);
8db9d77b
ZW
3538 udelay(150);
3539
0206e353 3540 for (i = 0; i < 4; i++) {
5eddb70b
CW
3541 reg = FDI_TX_CTL(pipe);
3542 temp = I915_READ(reg);
8db9d77b
ZW
3543 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3544 temp |= snb_b_fdi_train_param[i];
5eddb70b
CW
3545 I915_WRITE(reg, temp);
3546
3547 POSTING_READ(reg);
8db9d77b
ZW
3548 udelay(500);
3549
fa37d39e
SP
3550 for (retry = 0; retry < 5; retry++) {
3551 reg = FDI_RX_IIR(pipe);
3552 temp = I915_READ(reg);
3553 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3554 if (temp & FDI_RX_BIT_LOCK) {
3555 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
3556 DRM_DEBUG_KMS("FDI train 1 done.\n");
3557 break;
3558 }
3559 udelay(50);
8db9d77b 3560 }
fa37d39e
SP
3561 if (retry < 5)
3562 break;
8db9d77b
ZW
3563 }
3564 if (i == 4)
5eddb70b 3565 DRM_ERROR("FDI train 1 fail!\n");
8db9d77b
ZW
3566
3567 /* Train 2 */
5eddb70b
CW
3568 reg = FDI_TX_CTL(pipe);
3569 temp = I915_READ(reg);
8db9d77b
ZW
3570 temp &= ~FDI_LINK_TRAIN_NONE;
3571 temp |= FDI_LINK_TRAIN_PATTERN_2;
3572 if (IS_GEN6(dev)) {
3573 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3574 /* SNB-B */
3575 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
3576 }
5eddb70b 3577 I915_WRITE(reg, temp);
8db9d77b 3578
5eddb70b
CW
3579 reg = FDI_RX_CTL(pipe);
3580 temp = I915_READ(reg);
8db9d77b
ZW
3581 if (HAS_PCH_CPT(dev)) {
3582 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3583 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
3584 } else {
3585 temp &= ~FDI_LINK_TRAIN_NONE;
3586 temp |= FDI_LINK_TRAIN_PATTERN_2;
3587 }
5eddb70b
CW
3588 I915_WRITE(reg, temp);
3589
3590 POSTING_READ(reg);
8db9d77b
ZW
3591 udelay(150);
3592
0206e353 3593 for (i = 0; i < 4; i++) {
5eddb70b
CW
3594 reg = FDI_TX_CTL(pipe);
3595 temp = I915_READ(reg);
8db9d77b
ZW
3596 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3597 temp |= snb_b_fdi_train_param[i];
5eddb70b
CW
3598 I915_WRITE(reg, temp);
3599
3600 POSTING_READ(reg);
8db9d77b
ZW
3601 udelay(500);
3602
fa37d39e
SP
3603 for (retry = 0; retry < 5; retry++) {
3604 reg = FDI_RX_IIR(pipe);
3605 temp = I915_READ(reg);
3606 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3607 if (temp & FDI_RX_SYMBOL_LOCK) {
3608 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
3609 DRM_DEBUG_KMS("FDI train 2 done.\n");
3610 break;
3611 }
3612 udelay(50);
8db9d77b 3613 }
fa37d39e
SP
3614 if (retry < 5)
3615 break;
8db9d77b
ZW
3616 }
3617 if (i == 4)
5eddb70b 3618 DRM_ERROR("FDI train 2 fail!\n");
8db9d77b
ZW
3619
3620 DRM_DEBUG_KMS("FDI train done.\n");
3621}
3622
357555c0
JB
3623/* Manual link training for Ivy Bridge A0 parts */
3624static void ivb_manual_fdi_link_train(struct drm_crtc *crtc)
3625{
3626 struct drm_device *dev = crtc->dev;
3627 struct drm_i915_private *dev_priv = dev->dev_private;
3628 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3629 int pipe = intel_crtc->pipe;
139ccd3f 3630 u32 reg, temp, i, j;
357555c0
JB
3631
3632 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3633 for train result */
3634 reg = FDI_RX_IMR(pipe);
3635 temp = I915_READ(reg);
3636 temp &= ~FDI_RX_SYMBOL_LOCK;
3637 temp &= ~FDI_RX_BIT_LOCK;
3638 I915_WRITE(reg, temp);
3639
3640 POSTING_READ(reg);
3641 udelay(150);
3642
01a415fd
DV
3643 DRM_DEBUG_KMS("FDI_RX_IIR before link train 0x%x\n",
3644 I915_READ(FDI_RX_IIR(pipe)));
3645
139ccd3f
JB
3646 /* Try each vswing and preemphasis setting twice before moving on */
3647 for (j = 0; j < ARRAY_SIZE(snb_b_fdi_train_param) * 2; j++) {
3648 /* disable first in case we need to retry */
3649 reg = FDI_TX_CTL(pipe);
3650 temp = I915_READ(reg);
3651 temp &= ~(FDI_LINK_TRAIN_AUTO | FDI_LINK_TRAIN_NONE_IVB);
3652 temp &= ~FDI_TX_ENABLE;
3653 I915_WRITE(reg, temp);
357555c0 3654
139ccd3f
JB
3655 reg = FDI_RX_CTL(pipe);
3656 temp = I915_READ(reg);
3657 temp &= ~FDI_LINK_TRAIN_AUTO;
3658 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3659 temp &= ~FDI_RX_ENABLE;
3660 I915_WRITE(reg, temp);
357555c0 3661
139ccd3f 3662 /* enable CPU FDI TX and PCH FDI RX */
357555c0
JB
3663 reg = FDI_TX_CTL(pipe);
3664 temp = I915_READ(reg);
139ccd3f 3665 temp &= ~FDI_DP_PORT_WIDTH_MASK;
6e3c9717 3666 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
139ccd3f 3667 temp |= FDI_LINK_TRAIN_PATTERN_1_IVB;
357555c0 3668 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
139ccd3f
JB
3669 temp |= snb_b_fdi_train_param[j/2];
3670 temp |= FDI_COMPOSITE_SYNC;
3671 I915_WRITE(reg, temp | FDI_TX_ENABLE);
357555c0 3672
139ccd3f
JB
3673 I915_WRITE(FDI_RX_MISC(pipe),
3674 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
357555c0 3675
139ccd3f 3676 reg = FDI_RX_CTL(pipe);
357555c0 3677 temp = I915_READ(reg);
139ccd3f
JB
3678 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3679 temp |= FDI_COMPOSITE_SYNC;
3680 I915_WRITE(reg, temp | FDI_RX_ENABLE);
357555c0 3681
139ccd3f
JB
3682 POSTING_READ(reg);
3683 udelay(1); /* should be 0.5us */
357555c0 3684
139ccd3f
JB
3685 for (i = 0; i < 4; i++) {
3686 reg = FDI_RX_IIR(pipe);
3687 temp = I915_READ(reg);
3688 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
357555c0 3689
139ccd3f
JB
3690 if (temp & FDI_RX_BIT_LOCK ||
3691 (I915_READ(reg) & FDI_RX_BIT_LOCK)) {
3692 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
3693 DRM_DEBUG_KMS("FDI train 1 done, level %i.\n",
3694 i);
3695 break;
3696 }
3697 udelay(1); /* should be 0.5us */
3698 }
3699 if (i == 4) {
3700 DRM_DEBUG_KMS("FDI train 1 fail on vswing %d\n", j / 2);
3701 continue;
3702 }
357555c0 3703
139ccd3f 3704 /* Train 2 */
357555c0
JB
3705 reg = FDI_TX_CTL(pipe);
3706 temp = I915_READ(reg);
139ccd3f
JB
3707 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
3708 temp |= FDI_LINK_TRAIN_PATTERN_2_IVB;
3709 I915_WRITE(reg, temp);
3710
3711 reg = FDI_RX_CTL(pipe);
3712 temp = I915_READ(reg);
3713 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3714 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
357555c0
JB
3715 I915_WRITE(reg, temp);
3716
3717 POSTING_READ(reg);
139ccd3f 3718 udelay(2); /* should be 1.5us */
357555c0 3719
139ccd3f
JB
3720 for (i = 0; i < 4; i++) {
3721 reg = FDI_RX_IIR(pipe);
3722 temp = I915_READ(reg);
3723 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
357555c0 3724
139ccd3f
JB
3725 if (temp & FDI_RX_SYMBOL_LOCK ||
3726 (I915_READ(reg) & FDI_RX_SYMBOL_LOCK)) {
3727 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
3728 DRM_DEBUG_KMS("FDI train 2 done, level %i.\n",
3729 i);
3730 goto train_done;
3731 }
3732 udelay(2); /* should be 1.5us */
357555c0 3733 }
139ccd3f
JB
3734 if (i == 4)
3735 DRM_DEBUG_KMS("FDI train 2 fail on vswing %d\n", j / 2);
357555c0 3736 }
357555c0 3737
139ccd3f 3738train_done:
357555c0
JB
3739 DRM_DEBUG_KMS("FDI train done.\n");
3740}
3741
88cefb6c 3742static void ironlake_fdi_pll_enable(struct intel_crtc *intel_crtc)
2c07245f 3743{
88cefb6c 3744 struct drm_device *dev = intel_crtc->base.dev;
2c07245f 3745 struct drm_i915_private *dev_priv = dev->dev_private;
2c07245f 3746 int pipe = intel_crtc->pipe;
5eddb70b 3747 u32 reg, temp;
79e53945 3748
c64e311e 3749
c98e9dcf 3750 /* enable PCH FDI RX PLL, wait warmup plus DMI latency */
5eddb70b
CW
3751 reg = FDI_RX_CTL(pipe);
3752 temp = I915_READ(reg);
627eb5a3 3753 temp &= ~(FDI_DP_PORT_WIDTH_MASK | (0x7 << 16));
6e3c9717 3754 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
dfd07d72 3755 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
5eddb70b
CW
3756 I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);
3757
3758 POSTING_READ(reg);
c98e9dcf
JB
3759 udelay(200);
3760
3761 /* Switch from Rawclk to PCDclk */
5eddb70b
CW
3762 temp = I915_READ(reg);
3763 I915_WRITE(reg, temp | FDI_PCDCLK);
3764
3765 POSTING_READ(reg);
c98e9dcf
JB
3766 udelay(200);
3767
20749730
PZ
3768 /* Enable CPU FDI TX PLL, always on for Ironlake */
3769 reg = FDI_TX_CTL(pipe);
3770 temp = I915_READ(reg);
3771 if ((temp & FDI_TX_PLL_ENABLE) == 0) {
3772 I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);
5eddb70b 3773
20749730
PZ
3774 POSTING_READ(reg);
3775 udelay(100);
6be4a607 3776 }
0e23b99d
JB
3777}
3778
88cefb6c
DV
3779static void ironlake_fdi_pll_disable(struct intel_crtc *intel_crtc)
3780{
3781 struct drm_device *dev = intel_crtc->base.dev;
3782 struct drm_i915_private *dev_priv = dev->dev_private;
3783 int pipe = intel_crtc->pipe;
3784 u32 reg, temp;
3785
3786 /* Switch from PCDclk to Rawclk */
3787 reg = FDI_RX_CTL(pipe);
3788 temp = I915_READ(reg);
3789 I915_WRITE(reg, temp & ~FDI_PCDCLK);
3790
3791 /* Disable CPU FDI TX PLL */
3792 reg = FDI_TX_CTL(pipe);
3793 temp = I915_READ(reg);
3794 I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE);
3795
3796 POSTING_READ(reg);
3797 udelay(100);
3798
3799 reg = FDI_RX_CTL(pipe);
3800 temp = I915_READ(reg);
3801 I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE);
3802
3803 /* Wait for the clocks to turn off. */
3804 POSTING_READ(reg);
3805 udelay(100);
3806}
3807
0fc932b8
JB
3808static void ironlake_fdi_disable(struct drm_crtc *crtc)
3809{
3810 struct drm_device *dev = crtc->dev;
3811 struct drm_i915_private *dev_priv = dev->dev_private;
3812 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3813 int pipe = intel_crtc->pipe;
3814 u32 reg, temp;
3815
3816 /* disable CPU FDI tx and PCH FDI rx */
3817 reg = FDI_TX_CTL(pipe);
3818 temp = I915_READ(reg);
3819 I915_WRITE(reg, temp & ~FDI_TX_ENABLE);
3820 POSTING_READ(reg);
3821
3822 reg = FDI_RX_CTL(pipe);
3823 temp = I915_READ(reg);
3824 temp &= ~(0x7 << 16);
dfd07d72 3825 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
0fc932b8
JB
3826 I915_WRITE(reg, temp & ~FDI_RX_ENABLE);
3827
3828 POSTING_READ(reg);
3829 udelay(100);
3830
3831 /* Ironlake workaround, disable clock pointer after downing FDI */
eba905b2 3832 if (HAS_PCH_IBX(dev))
6f06ce18 3833 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
0fc932b8
JB
3834
3835 /* still set train pattern 1 */
3836 reg = FDI_TX_CTL(pipe);
3837 temp = I915_READ(reg);
3838 temp &= ~FDI_LINK_TRAIN_NONE;
3839 temp |= FDI_LINK_TRAIN_PATTERN_1;
3840 I915_WRITE(reg, temp);
3841
3842 reg = FDI_RX_CTL(pipe);
3843 temp = I915_READ(reg);
3844 if (HAS_PCH_CPT(dev)) {
3845 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3846 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3847 } else {
3848 temp &= ~FDI_LINK_TRAIN_NONE;
3849 temp |= FDI_LINK_TRAIN_PATTERN_1;
3850 }
3851 /* BPC in FDI rx is consistent with that in PIPECONF */
3852 temp &= ~(0x07 << 16);
dfd07d72 3853 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
0fc932b8
JB
3854 I915_WRITE(reg, temp);
3855
3856 POSTING_READ(reg);
3857 udelay(100);
3858}
3859
5dce5b93
CW
3860bool intel_has_pending_fb_unpin(struct drm_device *dev)
3861{
3862 struct intel_crtc *crtc;
3863
3864 /* Note that we don't need to be called with mode_config.lock here
3865 * as our list of CRTC objects is static for the lifetime of the
3866 * device and so cannot disappear as we iterate. Similarly, we can
3867 * happily treat the predicates as racy, atomic checks as userspace
3868 * cannot claim and pin a new fb without at least acquring the
3869 * struct_mutex and so serialising with us.
3870 */
d3fcc808 3871 for_each_intel_crtc(dev, crtc) {
5dce5b93
CW
3872 if (atomic_read(&crtc->unpin_work_count) == 0)
3873 continue;
3874
3875 if (crtc->unpin_work)
3876 intel_wait_for_vblank(dev, crtc->pipe);
3877
3878 return true;
3879 }
3880
3881 return false;
3882}
3883
d6bbafa1
CW
3884static void page_flip_completed(struct intel_crtc *intel_crtc)
3885{
3886 struct drm_i915_private *dev_priv = to_i915(intel_crtc->base.dev);
3887 struct intel_unpin_work *work = intel_crtc->unpin_work;
3888
3889 /* ensure that the unpin work is consistent wrt ->pending. */
3890 smp_rmb();
3891 intel_crtc->unpin_work = NULL;
3892
3893 if (work->event)
3894 drm_send_vblank_event(intel_crtc->base.dev,
3895 intel_crtc->pipe,
3896 work->event);
3897
3898 drm_crtc_vblank_put(&intel_crtc->base);
3899
3900 wake_up_all(&dev_priv->pending_flip_queue);
3901 queue_work(dev_priv->wq, &work->work);
3902
3903 trace_i915_flip_complete(intel_crtc->plane,
3904 work->pending_flip_obj);
3905}
3906
46a55d30 3907void intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc)
e6c3a2a6 3908{
0f91128d 3909 struct drm_device *dev = crtc->dev;
5bb61643 3910 struct drm_i915_private *dev_priv = dev->dev_private;
e6c3a2a6 3911
2c10d571 3912 WARN_ON(waitqueue_active(&dev_priv->pending_flip_queue));
9c787942
CW
3913 if (WARN_ON(wait_event_timeout(dev_priv->pending_flip_queue,
3914 !intel_crtc_has_pending_flip(crtc),
3915 60*HZ) == 0)) {
3916 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2c10d571 3917
5e2d7afc 3918 spin_lock_irq(&dev->event_lock);
9c787942
CW
3919 if (intel_crtc->unpin_work) {
3920 WARN_ONCE(1, "Removing stuck page flip\n");
3921 page_flip_completed(intel_crtc);
3922 }
5e2d7afc 3923 spin_unlock_irq(&dev->event_lock);
9c787942 3924 }
5bb61643 3925
975d568a
CW
3926 if (crtc->primary->fb) {
3927 mutex_lock(&dev->struct_mutex);
3928 intel_finish_fb(crtc->primary->fb);
3929 mutex_unlock(&dev->struct_mutex);
3930 }
e6c3a2a6
CW
3931}
3932
e615efe4
ED
3933/* Program iCLKIP clock to the desired frequency */
3934static void lpt_program_iclkip(struct drm_crtc *crtc)
3935{
3936 struct drm_device *dev = crtc->dev;
3937 struct drm_i915_private *dev_priv = dev->dev_private;
6e3c9717 3938 int clock = to_intel_crtc(crtc)->config->base.adjusted_mode.crtc_clock;
e615efe4
ED
3939 u32 divsel, phaseinc, auxdiv, phasedir = 0;
3940 u32 temp;
3941
a580516d 3942 mutex_lock(&dev_priv->sb_lock);
09153000 3943
e615efe4
ED
3944 /* It is necessary to ungate the pixclk gate prior to programming
3945 * the divisors, and gate it back when it is done.
3946 */
3947 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_GATE);
3948
3949 /* Disable SSCCTL */
3950 intel_sbi_write(dev_priv, SBI_SSCCTL6,
988d6ee8
PZ
3951 intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK) |
3952 SBI_SSCCTL_DISABLE,
3953 SBI_ICLK);
e615efe4
ED
3954
3955 /* 20MHz is a corner case which is out of range for the 7-bit divisor */
12d7ceed 3956 if (clock == 20000) {
e615efe4
ED
3957 auxdiv = 1;
3958 divsel = 0x41;
3959 phaseinc = 0x20;
3960 } else {
3961 /* The iCLK virtual clock root frequency is in MHz,
241bfc38
DL
3962 * but the adjusted_mode->crtc_clock in in KHz. To get the
3963 * divisors, it is necessary to divide one by another, so we
e615efe4
ED
3964 * convert the virtual clock precision to KHz here for higher
3965 * precision.
3966 */
3967 u32 iclk_virtual_root_freq = 172800 * 1000;
3968 u32 iclk_pi_range = 64;
3969 u32 desired_divisor, msb_divisor_value, pi_value;
3970
12d7ceed 3971 desired_divisor = (iclk_virtual_root_freq / clock);
e615efe4
ED
3972 msb_divisor_value = desired_divisor / iclk_pi_range;
3973 pi_value = desired_divisor % iclk_pi_range;
3974
3975 auxdiv = 0;
3976 divsel = msb_divisor_value - 2;
3977 phaseinc = pi_value;
3978 }
3979
3980 /* This should not happen with any sane values */
3981 WARN_ON(SBI_SSCDIVINTPHASE_DIVSEL(divsel) &
3982 ~SBI_SSCDIVINTPHASE_DIVSEL_MASK);
3983 WARN_ON(SBI_SSCDIVINTPHASE_DIR(phasedir) &
3984 ~SBI_SSCDIVINTPHASE_INCVAL_MASK);
3985
3986 DRM_DEBUG_KMS("iCLKIP clock: found settings for %dKHz refresh rate: auxdiv=%x, divsel=%x, phasedir=%x, phaseinc=%x\n",
12d7ceed 3987 clock,
e615efe4
ED
3988 auxdiv,
3989 divsel,
3990 phasedir,
3991 phaseinc);
3992
3993 /* Program SSCDIVINTPHASE6 */
988d6ee8 3994 temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
e615efe4
ED
3995 temp &= ~SBI_SSCDIVINTPHASE_DIVSEL_MASK;
3996 temp |= SBI_SSCDIVINTPHASE_DIVSEL(divsel);
3997 temp &= ~SBI_SSCDIVINTPHASE_INCVAL_MASK;
3998 temp |= SBI_SSCDIVINTPHASE_INCVAL(phaseinc);
3999 temp |= SBI_SSCDIVINTPHASE_DIR(phasedir);
4000 temp |= SBI_SSCDIVINTPHASE_PROPAGATE;
988d6ee8 4001 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE6, temp, SBI_ICLK);
e615efe4
ED
4002
4003 /* Program SSCAUXDIV */
988d6ee8 4004 temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
e615efe4
ED
4005 temp &= ~SBI_SSCAUXDIV_FINALDIV2SEL(1);
4006 temp |= SBI_SSCAUXDIV_FINALDIV2SEL(auxdiv);
988d6ee8 4007 intel_sbi_write(dev_priv, SBI_SSCAUXDIV6, temp, SBI_ICLK);
e615efe4
ED
4008
4009 /* Enable modulator and associated divider */
988d6ee8 4010 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
e615efe4 4011 temp &= ~SBI_SSCCTL_DISABLE;
988d6ee8 4012 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
e615efe4
ED
4013
4014 /* Wait for initialization time */
4015 udelay(24);
4016
4017 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_UNGATE);
09153000 4018
a580516d 4019 mutex_unlock(&dev_priv->sb_lock);
e615efe4
ED
4020}
4021
275f01b2
DV
4022static void ironlake_pch_transcoder_set_timings(struct intel_crtc *crtc,
4023 enum pipe pch_transcoder)
4024{
4025 struct drm_device *dev = crtc->base.dev;
4026 struct drm_i915_private *dev_priv = dev->dev_private;
6e3c9717 4027 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
275f01b2
DV
4028
4029 I915_WRITE(PCH_TRANS_HTOTAL(pch_transcoder),
4030 I915_READ(HTOTAL(cpu_transcoder)));
4031 I915_WRITE(PCH_TRANS_HBLANK(pch_transcoder),
4032 I915_READ(HBLANK(cpu_transcoder)));
4033 I915_WRITE(PCH_TRANS_HSYNC(pch_transcoder),
4034 I915_READ(HSYNC(cpu_transcoder)));
4035
4036 I915_WRITE(PCH_TRANS_VTOTAL(pch_transcoder),
4037 I915_READ(VTOTAL(cpu_transcoder)));
4038 I915_WRITE(PCH_TRANS_VBLANK(pch_transcoder),
4039 I915_READ(VBLANK(cpu_transcoder)));
4040 I915_WRITE(PCH_TRANS_VSYNC(pch_transcoder),
4041 I915_READ(VSYNC(cpu_transcoder)));
4042 I915_WRITE(PCH_TRANS_VSYNCSHIFT(pch_transcoder),
4043 I915_READ(VSYNCSHIFT(cpu_transcoder)));
4044}
4045
003632d9 4046static void cpt_set_fdi_bc_bifurcation(struct drm_device *dev, bool enable)
1fbc0d78
DV
4047{
4048 struct drm_i915_private *dev_priv = dev->dev_private;
4049 uint32_t temp;
4050
4051 temp = I915_READ(SOUTH_CHICKEN1);
003632d9 4052 if (!!(temp & FDI_BC_BIFURCATION_SELECT) == enable)
1fbc0d78
DV
4053 return;
4054
4055 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
4056 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
4057
003632d9
ACO
4058 temp &= ~FDI_BC_BIFURCATION_SELECT;
4059 if (enable)
4060 temp |= FDI_BC_BIFURCATION_SELECT;
4061
4062 DRM_DEBUG_KMS("%sabling fdi C rx\n", enable ? "en" : "dis");
1fbc0d78
DV
4063 I915_WRITE(SOUTH_CHICKEN1, temp);
4064 POSTING_READ(SOUTH_CHICKEN1);
4065}
4066
4067static void ivybridge_update_fdi_bc_bifurcation(struct intel_crtc *intel_crtc)
4068{
4069 struct drm_device *dev = intel_crtc->base.dev;
1fbc0d78
DV
4070
4071 switch (intel_crtc->pipe) {
4072 case PIPE_A:
4073 break;
4074 case PIPE_B:
6e3c9717 4075 if (intel_crtc->config->fdi_lanes > 2)
003632d9 4076 cpt_set_fdi_bc_bifurcation(dev, false);
1fbc0d78 4077 else
003632d9 4078 cpt_set_fdi_bc_bifurcation(dev, true);
1fbc0d78
DV
4079
4080 break;
4081 case PIPE_C:
003632d9 4082 cpt_set_fdi_bc_bifurcation(dev, true);
1fbc0d78
DV
4083
4084 break;
4085 default:
4086 BUG();
4087 }
4088}
4089
f67a559d
JB
4090/*
4091 * Enable PCH resources required for PCH ports:
4092 * - PCH PLLs
4093 * - FDI training & RX/TX
4094 * - update transcoder timings
4095 * - DP transcoding bits
4096 * - transcoder
4097 */
4098static void ironlake_pch_enable(struct drm_crtc *crtc)
0e23b99d
JB
4099{
4100 struct drm_device *dev = crtc->dev;
4101 struct drm_i915_private *dev_priv = dev->dev_private;
4102 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4103 int pipe = intel_crtc->pipe;
ee7b9f93 4104 u32 reg, temp;
2c07245f 4105
ab9412ba 4106 assert_pch_transcoder_disabled(dev_priv, pipe);
e7e164db 4107
1fbc0d78
DV
4108 if (IS_IVYBRIDGE(dev))
4109 ivybridge_update_fdi_bc_bifurcation(intel_crtc);
4110
cd986abb
DV
4111 /* Write the TU size bits before fdi link training, so that error
4112 * detection works. */
4113 I915_WRITE(FDI_RX_TUSIZE1(pipe),
4114 I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);
4115
c98e9dcf 4116 /* For PCH output, training FDI link */
674cf967 4117 dev_priv->display.fdi_link_train(crtc);
2c07245f 4118
3ad8a208
DV
4119 /* We need to program the right clock selection before writing the pixel
4120 * mutliplier into the DPLL. */
303b81e0 4121 if (HAS_PCH_CPT(dev)) {
ee7b9f93 4122 u32 sel;
4b645f14 4123
c98e9dcf 4124 temp = I915_READ(PCH_DPLL_SEL);
11887397
DV
4125 temp |= TRANS_DPLL_ENABLE(pipe);
4126 sel = TRANS_DPLLB_SEL(pipe);
6e3c9717 4127 if (intel_crtc->config->shared_dpll == DPLL_ID_PCH_PLL_B)
ee7b9f93
JB
4128 temp |= sel;
4129 else
4130 temp &= ~sel;
c98e9dcf 4131 I915_WRITE(PCH_DPLL_SEL, temp);
c98e9dcf 4132 }
5eddb70b 4133
3ad8a208
DV
4134 /* XXX: pch pll's can be enabled any time before we enable the PCH
4135 * transcoder, and we actually should do this to not upset any PCH
4136 * transcoder that already use the clock when we share it.
4137 *
4138 * Note that enable_shared_dpll tries to do the right thing, but
4139 * get_shared_dpll unconditionally resets the pll - we need that to have
4140 * the right LVDS enable sequence. */
85b3894f 4141 intel_enable_shared_dpll(intel_crtc);
3ad8a208 4142
d9b6cb56
JB
4143 /* set transcoder timing, panel must allow it */
4144 assert_panel_unlocked(dev_priv, pipe);
275f01b2 4145 ironlake_pch_transcoder_set_timings(intel_crtc, pipe);
8db9d77b 4146
303b81e0 4147 intel_fdi_normal_train(crtc);
5e84e1a4 4148
c98e9dcf 4149 /* For PCH DP, enable TRANS_DP_CTL */
6e3c9717 4150 if (HAS_PCH_CPT(dev) && intel_crtc->config->has_dp_encoder) {
dfd07d72 4151 u32 bpc = (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) >> 5;
5eddb70b
CW
4152 reg = TRANS_DP_CTL(pipe);
4153 temp = I915_READ(reg);
4154 temp &= ~(TRANS_DP_PORT_SEL_MASK |
220cad3c
EA
4155 TRANS_DP_SYNC_MASK |
4156 TRANS_DP_BPC_MASK);
e3ef4479 4157 temp |= TRANS_DP_OUTPUT_ENABLE;
9325c9f0 4158 temp |= bpc << 9; /* same format but at 11:9 */
c98e9dcf
JB
4159
4160 if (crtc->mode.flags & DRM_MODE_FLAG_PHSYNC)
5eddb70b 4161 temp |= TRANS_DP_HSYNC_ACTIVE_HIGH;
c98e9dcf 4162 if (crtc->mode.flags & DRM_MODE_FLAG_PVSYNC)
5eddb70b 4163 temp |= TRANS_DP_VSYNC_ACTIVE_HIGH;
c98e9dcf
JB
4164
4165 switch (intel_trans_dp_port_sel(crtc)) {
4166 case PCH_DP_B:
5eddb70b 4167 temp |= TRANS_DP_PORT_SEL_B;
c98e9dcf
JB
4168 break;
4169 case PCH_DP_C:
5eddb70b 4170 temp |= TRANS_DP_PORT_SEL_C;
c98e9dcf
JB
4171 break;
4172 case PCH_DP_D:
5eddb70b 4173 temp |= TRANS_DP_PORT_SEL_D;
c98e9dcf
JB
4174 break;
4175 default:
e95d41e1 4176 BUG();
32f9d658 4177 }
2c07245f 4178
5eddb70b 4179 I915_WRITE(reg, temp);
6be4a607 4180 }
b52eb4dc 4181
b8a4f404 4182 ironlake_enable_pch_transcoder(dev_priv, pipe);
f67a559d
JB
4183}
4184
1507e5bd
PZ
4185static void lpt_pch_enable(struct drm_crtc *crtc)
4186{
4187 struct drm_device *dev = crtc->dev;
4188 struct drm_i915_private *dev_priv = dev->dev_private;
4189 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6e3c9717 4190 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
1507e5bd 4191
ab9412ba 4192 assert_pch_transcoder_disabled(dev_priv, TRANSCODER_A);
1507e5bd 4193
8c52b5e8 4194 lpt_program_iclkip(crtc);
1507e5bd 4195
0540e488 4196 /* Set transcoder timing. */
275f01b2 4197 ironlake_pch_transcoder_set_timings(intel_crtc, PIPE_A);
1507e5bd 4198
937bb610 4199 lpt_enable_pch_transcoder(dev_priv, cpu_transcoder);
f67a559d
JB
4200}
4201
716c2e55 4202void intel_put_shared_dpll(struct intel_crtc *crtc)
ee7b9f93 4203{
e2b78267 4204 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
ee7b9f93
JB
4205
4206 if (pll == NULL)
4207 return;
4208
3e369b76 4209 if (!(pll->config.crtc_mask & (1 << crtc->pipe))) {
1e6f2ddc 4210 WARN(1, "bad %s crtc mask\n", pll->name);
ee7b9f93
JB
4211 return;
4212 }
4213
3e369b76
ACO
4214 pll->config.crtc_mask &= ~(1 << crtc->pipe);
4215 if (pll->config.crtc_mask == 0) {
f4a091c7
DV
4216 WARN_ON(pll->on);
4217 WARN_ON(pll->active);
4218 }
4219
6e3c9717 4220 crtc->config->shared_dpll = DPLL_ID_PRIVATE;
ee7b9f93
JB
4221}
4222
190f68c5
ACO
4223struct intel_shared_dpll *intel_get_shared_dpll(struct intel_crtc *crtc,
4224 struct intel_crtc_state *crtc_state)
ee7b9f93 4225{
e2b78267 4226 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
8bd31e67 4227 struct intel_shared_dpll *pll;
e2b78267 4228 enum intel_dpll_id i;
ee7b9f93 4229
98b6bd99
DV
4230 if (HAS_PCH_IBX(dev_priv->dev)) {
4231 /* Ironlake PCH has a fixed PLL->PCH pipe mapping. */
d94ab068 4232 i = (enum intel_dpll_id) crtc->pipe;
e72f9fbf 4233 pll = &dev_priv->shared_dplls[i];
98b6bd99 4234
46edb027
DV
4235 DRM_DEBUG_KMS("CRTC:%d using pre-allocated %s\n",
4236 crtc->base.base.id, pll->name);
98b6bd99 4237
8bd31e67 4238 WARN_ON(pll->new_config->crtc_mask);
f2a69f44 4239
98b6bd99
DV
4240 goto found;
4241 }
4242
bcddf610
S
4243 if (IS_BROXTON(dev_priv->dev)) {
4244 /* PLL is attached to port in bxt */
4245 struct intel_encoder *encoder;
4246 struct intel_digital_port *intel_dig_port;
4247
4248 encoder = intel_ddi_get_crtc_new_encoder(crtc_state);
4249 if (WARN_ON(!encoder))
4250 return NULL;
4251
4252 intel_dig_port = enc_to_dig_port(&encoder->base);
4253 /* 1:1 mapping between ports and PLLs */
4254 i = (enum intel_dpll_id)intel_dig_port->port;
4255 pll = &dev_priv->shared_dplls[i];
4256 DRM_DEBUG_KMS("CRTC:%d using pre-allocated %s\n",
4257 crtc->base.base.id, pll->name);
4258 WARN_ON(pll->new_config->crtc_mask);
4259
4260 goto found;
4261 }
4262
e72f9fbf
DV
4263 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
4264 pll = &dev_priv->shared_dplls[i];
ee7b9f93
JB
4265
4266 /* Only want to check enabled timings first */
8bd31e67 4267 if (pll->new_config->crtc_mask == 0)
ee7b9f93
JB
4268 continue;
4269
190f68c5 4270 if (memcmp(&crtc_state->dpll_hw_state,
8bd31e67
ACO
4271 &pll->new_config->hw_state,
4272 sizeof(pll->new_config->hw_state)) == 0) {
4273 DRM_DEBUG_KMS("CRTC:%d sharing existing %s (crtc mask 0x%08x, ative %d)\n",
1e6f2ddc 4274 crtc->base.base.id, pll->name,
8bd31e67
ACO
4275 pll->new_config->crtc_mask,
4276 pll->active);
ee7b9f93
JB
4277 goto found;
4278 }
4279 }
4280
4281 /* Ok no matching timings, maybe there's a free one? */
e72f9fbf
DV
4282 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
4283 pll = &dev_priv->shared_dplls[i];
8bd31e67 4284 if (pll->new_config->crtc_mask == 0) {
46edb027
DV
4285 DRM_DEBUG_KMS("CRTC:%d allocated %s\n",
4286 crtc->base.base.id, pll->name);
ee7b9f93
JB
4287 goto found;
4288 }
4289 }
4290
4291 return NULL;
4292
4293found:
8bd31e67 4294 if (pll->new_config->crtc_mask == 0)
190f68c5 4295 pll->new_config->hw_state = crtc_state->dpll_hw_state;
f2a69f44 4296
190f68c5 4297 crtc_state->shared_dpll = i;
46edb027
DV
4298 DRM_DEBUG_DRIVER("using %s for pipe %c\n", pll->name,
4299 pipe_name(crtc->pipe));
ee7b9f93 4300
8bd31e67 4301 pll->new_config->crtc_mask |= 1 << crtc->pipe;
e04c7350 4302
ee7b9f93
JB
4303 return pll;
4304}
4305
8bd31e67
ACO
4306/**
4307 * intel_shared_dpll_start_config - start a new PLL staged config
4308 * @dev_priv: DRM device
4309 * @clear_pipes: mask of pipes that will have their PLLs freed
4310 *
4311 * Starts a new PLL staged config, copying the current config but
4312 * releasing the references of pipes specified in clear_pipes.
4313 */
4314static int intel_shared_dpll_start_config(struct drm_i915_private *dev_priv,
4315 unsigned clear_pipes)
4316{
4317 struct intel_shared_dpll *pll;
4318 enum intel_dpll_id i;
4319
4320 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
4321 pll = &dev_priv->shared_dplls[i];
4322
4323 pll->new_config = kmemdup(&pll->config, sizeof pll->config,
4324 GFP_KERNEL);
4325 if (!pll->new_config)
4326 goto cleanup;
4327
4328 pll->new_config->crtc_mask &= ~clear_pipes;
4329 }
4330
4331 return 0;
4332
4333cleanup:
4334 while (--i >= 0) {
4335 pll = &dev_priv->shared_dplls[i];
f354d733 4336 kfree(pll->new_config);
8bd31e67
ACO
4337 pll->new_config = NULL;
4338 }
4339
4340 return -ENOMEM;
4341}
4342
4343static void intel_shared_dpll_commit(struct drm_i915_private *dev_priv)
4344{
4345 struct intel_shared_dpll *pll;
4346 enum intel_dpll_id i;
4347
4348 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
4349 pll = &dev_priv->shared_dplls[i];
4350
4351 WARN_ON(pll->new_config == &pll->config);
4352
4353 pll->config = *pll->new_config;
4354 kfree(pll->new_config);
4355 pll->new_config = NULL;
4356 }
4357}
4358
4359static void intel_shared_dpll_abort_config(struct drm_i915_private *dev_priv)
4360{
4361 struct intel_shared_dpll *pll;
4362 enum intel_dpll_id i;
4363
4364 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
4365 pll = &dev_priv->shared_dplls[i];
4366
4367 WARN_ON(pll->new_config == &pll->config);
4368
4369 kfree(pll->new_config);
4370 pll->new_config = NULL;
4371 }
4372}
4373
a1520318 4374static void cpt_verify_modeset(struct drm_device *dev, int pipe)
d4270e57
JB
4375{
4376 struct drm_i915_private *dev_priv = dev->dev_private;
23670b32 4377 int dslreg = PIPEDSL(pipe);
d4270e57
JB
4378 u32 temp;
4379
4380 temp = I915_READ(dslreg);
4381 udelay(500);
4382 if (wait_for(I915_READ(dslreg) != temp, 5)) {
d4270e57 4383 if (wait_for(I915_READ(dslreg) != temp, 5))
84f44ce7 4384 DRM_ERROR("mode set failed: pipe %c stuck\n", pipe_name(pipe));
d4270e57
JB
4385 }
4386}
4387
a1b2278e
CK
4388/**
4389 * skl_update_scaler_users - Stages update to crtc's scaler state
4390 * @intel_crtc: crtc
4391 * @crtc_state: crtc_state
4392 * @plane: plane (NULL indicates crtc is requesting update)
4393 * @plane_state: plane's state
4394 * @force_detach: request unconditional detachment of scaler
4395 *
4396 * This function updates scaler state for requested plane or crtc.
4397 * To request scaler usage update for a plane, caller shall pass plane pointer.
4398 * To request scaler usage update for crtc, caller shall pass plane pointer
4399 * as NULL.
4400 *
4401 * Return
4402 * 0 - scaler_usage updated successfully
4403 * error - requested scaling cannot be supported or other error condition
4404 */
4405int
4406skl_update_scaler_users(
4407 struct intel_crtc *intel_crtc, struct intel_crtc_state *crtc_state,
4408 struct intel_plane *intel_plane, struct intel_plane_state *plane_state,
4409 int force_detach)
4410{
4411 int need_scaling;
4412 int idx;
4413 int src_w, src_h, dst_w, dst_h;
4414 int *scaler_id;
4415 struct drm_framebuffer *fb;
4416 struct intel_crtc_scaler_state *scaler_state;
6156a456 4417 unsigned int rotation;
a1b2278e
CK
4418
4419 if (!intel_crtc || !crtc_state)
4420 return 0;
4421
4422 scaler_state = &crtc_state->scaler_state;
4423
4424 idx = intel_plane ? drm_plane_index(&intel_plane->base) : SKL_CRTC_INDEX;
4425 fb = intel_plane ? plane_state->base.fb : NULL;
4426
4427 if (intel_plane) {
4428 src_w = drm_rect_width(&plane_state->src) >> 16;
4429 src_h = drm_rect_height(&plane_state->src) >> 16;
4430 dst_w = drm_rect_width(&plane_state->dst);
4431 dst_h = drm_rect_height(&plane_state->dst);
4432 scaler_id = &plane_state->scaler_id;
6156a456 4433 rotation = plane_state->base.rotation;
a1b2278e
CK
4434 } else {
4435 struct drm_display_mode *adjusted_mode =
4436 &crtc_state->base.adjusted_mode;
4437 src_w = crtc_state->pipe_src_w;
4438 src_h = crtc_state->pipe_src_h;
4439 dst_w = adjusted_mode->hdisplay;
4440 dst_h = adjusted_mode->vdisplay;
4441 scaler_id = &scaler_state->scaler_id;
6156a456 4442 rotation = DRM_ROTATE_0;
a1b2278e 4443 }
6156a456
CK
4444
4445 need_scaling = intel_rotation_90_or_270(rotation) ?
4446 (src_h != dst_w || src_w != dst_h):
4447 (src_w != dst_w || src_h != dst_h);
a1b2278e
CK
4448
4449 /*
4450 * if plane is being disabled or scaler is no more required or force detach
4451 * - free scaler binded to this plane/crtc
4452 * - in order to do this, update crtc->scaler_usage
4453 *
4454 * Here scaler state in crtc_state is set free so that
4455 * scaler can be assigned to other user. Actual register
4456 * update to free the scaler is done in plane/panel-fit programming.
4457 * For this purpose crtc/plane_state->scaler_id isn't reset here.
4458 */
4459 if (force_detach || !need_scaling || (intel_plane &&
4460 (!fb || !plane_state->visible))) {
4461 if (*scaler_id >= 0) {
4462 scaler_state->scaler_users &= ~(1 << idx);
4463 scaler_state->scalers[*scaler_id].in_use = 0;
4464
4465 DRM_DEBUG_KMS("Staged freeing scaler id %d.%d from %s:%d "
4466 "crtc_state = %p scaler_users = 0x%x\n",
4467 intel_crtc->pipe, *scaler_id, intel_plane ? "PLANE" : "CRTC",
4468 intel_plane ? intel_plane->base.base.id :
4469 intel_crtc->base.base.id, crtc_state,
4470 scaler_state->scaler_users);
4471 *scaler_id = -1;
4472 }
4473 return 0;
4474 }
4475
4476 /* range checks */
4477 if (src_w < SKL_MIN_SRC_W || src_h < SKL_MIN_SRC_H ||
4478 dst_w < SKL_MIN_DST_W || dst_h < SKL_MIN_DST_H ||
4479
4480 src_w > SKL_MAX_SRC_W || src_h > SKL_MAX_SRC_H ||
4481 dst_w > SKL_MAX_DST_W || dst_h > SKL_MAX_DST_H) {
4482 DRM_DEBUG_KMS("%s:%d scaler_user index %u.%u: src %ux%u dst %ux%u "
4483 "size is out of scaler range\n",
4484 intel_plane ? "PLANE" : "CRTC",
4485 intel_plane ? intel_plane->base.base.id : intel_crtc->base.base.id,
4486 intel_crtc->pipe, idx, src_w, src_h, dst_w, dst_h);
4487 return -EINVAL;
4488 }
4489
4490 /* check colorkey */
225c228a
CK
4491 if (WARN_ON(intel_plane &&
4492 intel_plane->ckey.flags != I915_SET_COLORKEY_NONE)) {
4493 DRM_DEBUG_KMS("PLANE:%d scaling %ux%u->%ux%u not allowed with colorkey",
4494 intel_plane->base.base.id, src_w, src_h, dst_w, dst_h);
a1b2278e
CK
4495 return -EINVAL;
4496 }
4497
4498 /* Check src format */
4499 if (intel_plane) {
4500 switch (fb->pixel_format) {
4501 case DRM_FORMAT_RGB565:
4502 case DRM_FORMAT_XBGR8888:
4503 case DRM_FORMAT_XRGB8888:
4504 case DRM_FORMAT_ABGR8888:
4505 case DRM_FORMAT_ARGB8888:
4506 case DRM_FORMAT_XRGB2101010:
a1b2278e 4507 case DRM_FORMAT_XBGR2101010:
a1b2278e
CK
4508 case DRM_FORMAT_YUYV:
4509 case DRM_FORMAT_YVYU:
4510 case DRM_FORMAT_UYVY:
4511 case DRM_FORMAT_VYUY:
4512 break;
4513 default:
4514 DRM_DEBUG_KMS("PLANE:%d FB:%d unsupported scaling format 0x%x\n",
4515 intel_plane->base.base.id, fb->base.id, fb->pixel_format);
4516 return -EINVAL;
4517 }
4518 }
4519
4520 /* mark this plane as a scaler user in crtc_state */
4521 scaler_state->scaler_users |= (1 << idx);
4522 DRM_DEBUG_KMS("%s:%d staged scaling request for %ux%u->%ux%u "
4523 "crtc_state = %p scaler_users = 0x%x\n",
4524 intel_plane ? "PLANE" : "CRTC",
4525 intel_plane ? intel_plane->base.base.id : intel_crtc->base.base.id,
4526 src_w, src_h, dst_w, dst_h, crtc_state, scaler_state->scaler_users);
4527 return 0;
4528}
4529
4530static void skylake_pfit_update(struct intel_crtc *crtc, int enable)
bd2e244f
JB
4531{
4532 struct drm_device *dev = crtc->base.dev;
4533 struct drm_i915_private *dev_priv = dev->dev_private;
4534 int pipe = crtc->pipe;
a1b2278e
CK
4535 struct intel_crtc_scaler_state *scaler_state =
4536 &crtc->config->scaler_state;
4537
4538 DRM_DEBUG_KMS("for crtc_state = %p\n", crtc->config);
4539
4540 /* To update pfit, first update scaler state */
4541 skl_update_scaler_users(crtc, crtc->config, NULL, NULL, !enable);
4542 intel_atomic_setup_scalers(crtc->base.dev, crtc, crtc->config);
4543 skl_detach_scalers(crtc);
4544 if (!enable)
4545 return;
bd2e244f 4546
6e3c9717 4547 if (crtc->config->pch_pfit.enabled) {
a1b2278e
CK
4548 int id;
4549
4550 if (WARN_ON(crtc->config->scaler_state.scaler_id < 0)) {
4551 DRM_ERROR("Requesting pfit without getting a scaler first\n");
4552 return;
4553 }
4554
4555 id = scaler_state->scaler_id;
4556 I915_WRITE(SKL_PS_CTRL(pipe, id), PS_SCALER_EN |
4557 PS_FILTER_MEDIUM | scaler_state->scalers[id].mode);
4558 I915_WRITE(SKL_PS_WIN_POS(pipe, id), crtc->config->pch_pfit.pos);
4559 I915_WRITE(SKL_PS_WIN_SZ(pipe, id), crtc->config->pch_pfit.size);
4560
4561 DRM_DEBUG_KMS("for crtc_state = %p scaler_id = %d\n", crtc->config, id);
bd2e244f
JB
4562 }
4563}
4564
b074cec8
JB
4565static void ironlake_pfit_enable(struct intel_crtc *crtc)
4566{
4567 struct drm_device *dev = crtc->base.dev;
4568 struct drm_i915_private *dev_priv = dev->dev_private;
4569 int pipe = crtc->pipe;
4570
6e3c9717 4571 if (crtc->config->pch_pfit.enabled) {
b074cec8
JB
4572 /* Force use of hard-coded filter coefficients
4573 * as some pre-programmed values are broken,
4574 * e.g. x201.
4575 */
4576 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
4577 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3 |
4578 PF_PIPE_SEL_IVB(pipe));
4579 else
4580 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3);
6e3c9717
ACO
4581 I915_WRITE(PF_WIN_POS(pipe), crtc->config->pch_pfit.pos);
4582 I915_WRITE(PF_WIN_SZ(pipe), crtc->config->pch_pfit.size);
d4270e57
JB
4583 }
4584}
4585
4a3b8769 4586static void intel_enable_sprite_planes(struct drm_crtc *crtc)
bb53d4ae
VS
4587{
4588 struct drm_device *dev = crtc->dev;
4589 enum pipe pipe = to_intel_crtc(crtc)->pipe;
af2b653b 4590 struct drm_plane *plane;
bb53d4ae
VS
4591 struct intel_plane *intel_plane;
4592
af2b653b
MR
4593 drm_for_each_legacy_plane(plane, &dev->mode_config.plane_list) {
4594 intel_plane = to_intel_plane(plane);
bb53d4ae
VS
4595 if (intel_plane->pipe == pipe)
4596 intel_plane_restore(&intel_plane->base);
af2b653b 4597 }
bb53d4ae
VS
4598}
4599
20bc8673 4600void hsw_enable_ips(struct intel_crtc *crtc)
d77e4531 4601{
cea165c3
VS
4602 struct drm_device *dev = crtc->base.dev;
4603 struct drm_i915_private *dev_priv = dev->dev_private;
d77e4531 4604
6e3c9717 4605 if (!crtc->config->ips_enabled)
d77e4531
PZ
4606 return;
4607
cea165c3
VS
4608 /* We can only enable IPS after we enable a plane and wait for a vblank */
4609 intel_wait_for_vblank(dev, crtc->pipe);
4610
d77e4531 4611 assert_plane_enabled(dev_priv, crtc->plane);
cea165c3 4612 if (IS_BROADWELL(dev)) {
2a114cc1
BW
4613 mutex_lock(&dev_priv->rps.hw_lock);
4614 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0xc0000000));
4615 mutex_unlock(&dev_priv->rps.hw_lock);
4616 /* Quoting Art Runyan: "its not safe to expect any particular
4617 * value in IPS_CTL bit 31 after enabling IPS through the
e59150dc
JB
4618 * mailbox." Moreover, the mailbox may return a bogus state,
4619 * so we need to just enable it and continue on.
2a114cc1
BW
4620 */
4621 } else {
4622 I915_WRITE(IPS_CTL, IPS_ENABLE);
4623 /* The bit only becomes 1 in the next vblank, so this wait here
4624 * is essentially intel_wait_for_vblank. If we don't have this
4625 * and don't wait for vblanks until the end of crtc_enable, then
4626 * the HW state readout code will complain that the expected
4627 * IPS_CTL value is not the one we read. */
4628 if (wait_for(I915_READ_NOTRACE(IPS_CTL) & IPS_ENABLE, 50))
4629 DRM_ERROR("Timed out waiting for IPS enable\n");
4630 }
d77e4531
PZ
4631}
4632
20bc8673 4633void hsw_disable_ips(struct intel_crtc *crtc)
d77e4531
PZ
4634{
4635 struct drm_device *dev = crtc->base.dev;
4636 struct drm_i915_private *dev_priv = dev->dev_private;
4637
6e3c9717 4638 if (!crtc->config->ips_enabled)
d77e4531
PZ
4639 return;
4640
4641 assert_plane_enabled(dev_priv, crtc->plane);
23d0b130 4642 if (IS_BROADWELL(dev)) {
2a114cc1
BW
4643 mutex_lock(&dev_priv->rps.hw_lock);
4644 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0));
4645 mutex_unlock(&dev_priv->rps.hw_lock);
23d0b130
BW
4646 /* wait for pcode to finish disabling IPS, which may take up to 42ms */
4647 if (wait_for((I915_READ(IPS_CTL) & IPS_ENABLE) == 0, 42))
4648 DRM_ERROR("Timed out waiting for IPS disable\n");
e59150dc 4649 } else {
2a114cc1 4650 I915_WRITE(IPS_CTL, 0);
e59150dc
JB
4651 POSTING_READ(IPS_CTL);
4652 }
d77e4531
PZ
4653
4654 /* We need to wait for a vblank before we can disable the plane. */
4655 intel_wait_for_vblank(dev, crtc->pipe);
4656}
4657
4658/** Loads the palette/gamma unit for the CRTC with the prepared values */
4659static void intel_crtc_load_lut(struct drm_crtc *crtc)
4660{
4661 struct drm_device *dev = crtc->dev;
4662 struct drm_i915_private *dev_priv = dev->dev_private;
4663 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4664 enum pipe pipe = intel_crtc->pipe;
4665 int palreg = PALETTE(pipe);
4666 int i;
4667 bool reenable_ips = false;
4668
4669 /* The clocks have to be on to load the palette. */
83d65738 4670 if (!crtc->state->enable || !intel_crtc->active)
d77e4531
PZ
4671 return;
4672
50360403 4673 if (HAS_GMCH_DISPLAY(dev_priv->dev)) {
409ee761 4674 if (intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_DSI))
d77e4531
PZ
4675 assert_dsi_pll_enabled(dev_priv);
4676 else
4677 assert_pll_enabled(dev_priv, pipe);
4678 }
4679
4680 /* use legacy palette for Ironlake */
7a1db49a 4681 if (!HAS_GMCH_DISPLAY(dev))
d77e4531
PZ
4682 palreg = LGC_PALETTE(pipe);
4683
4684 /* Workaround : Do not read or write the pipe palette/gamma data while
4685 * GAMMA_MODE is configured for split gamma and IPS_CTL has IPS enabled.
4686 */
6e3c9717 4687 if (IS_HASWELL(dev) && intel_crtc->config->ips_enabled &&
d77e4531
PZ
4688 ((I915_READ(GAMMA_MODE(pipe)) & GAMMA_MODE_MODE_MASK) ==
4689 GAMMA_MODE_MODE_SPLIT)) {
4690 hsw_disable_ips(intel_crtc);
4691 reenable_ips = true;
4692 }
4693
4694 for (i = 0; i < 256; i++) {
4695 I915_WRITE(palreg + 4 * i,
4696 (intel_crtc->lut_r[i] << 16) |
4697 (intel_crtc->lut_g[i] << 8) |
4698 intel_crtc->lut_b[i]);
4699 }
4700
4701 if (reenable_ips)
4702 hsw_enable_ips(intel_crtc);
4703}
4704
7cac945f 4705static void intel_crtc_dpms_overlay_disable(struct intel_crtc *intel_crtc)
d3eedb1a 4706{
7cac945f 4707 if (intel_crtc->overlay) {
d3eedb1a
VS
4708 struct drm_device *dev = intel_crtc->base.dev;
4709 struct drm_i915_private *dev_priv = dev->dev_private;
4710
4711 mutex_lock(&dev->struct_mutex);
4712 dev_priv->mm.interruptible = false;
4713 (void) intel_overlay_switch_off(intel_crtc->overlay);
4714 dev_priv->mm.interruptible = true;
4715 mutex_unlock(&dev->struct_mutex);
4716 }
4717
4718 /* Let userspace switch the overlay on again. In most cases userspace
4719 * has to recompute where to put it anyway.
4720 */
4721}
4722
87d4300a
ML
4723/**
4724 * intel_post_enable_primary - Perform operations after enabling primary plane
4725 * @crtc: the CRTC whose primary plane was just enabled
4726 *
4727 * Performs potentially sleeping operations that must be done after the primary
4728 * plane is enabled, such as updating FBC and IPS. Note that this may be
4729 * called due to an explicit primary plane update, or due to an implicit
4730 * re-enable that is caused when a sprite plane is updated to no longer
4731 * completely hide the primary plane.
4732 */
4733static void
4734intel_post_enable_primary(struct drm_crtc *crtc)
a5c4d7bc
VS
4735{
4736 struct drm_device *dev = crtc->dev;
87d4300a 4737 struct drm_i915_private *dev_priv = dev->dev_private;
a5c4d7bc
VS
4738 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4739 int pipe = intel_crtc->pipe;
a5c4d7bc 4740
87d4300a
ML
4741 /*
4742 * BDW signals flip done immediately if the plane
4743 * is disabled, even if the plane enable is already
4744 * armed to occur at the next vblank :(
4745 */
4746 if (IS_BROADWELL(dev))
4747 intel_wait_for_vblank(dev, pipe);
a5c4d7bc 4748
87d4300a
ML
4749 /*
4750 * FIXME IPS should be fine as long as one plane is
4751 * enabled, but in practice it seems to have problems
4752 * when going from primary only to sprite only and vice
4753 * versa.
4754 */
a5c4d7bc
VS
4755 hsw_enable_ips(intel_crtc);
4756
4757 mutex_lock(&dev->struct_mutex);
7ff0ebcc 4758 intel_fbc_update(dev);
a5c4d7bc 4759 mutex_unlock(&dev->struct_mutex);
f99d7069
DV
4760
4761 /*
87d4300a
ML
4762 * Gen2 reports pipe underruns whenever all planes are disabled.
4763 * So don't enable underrun reporting before at least some planes
4764 * are enabled.
4765 * FIXME: Need to fix the logic to work when we turn off all planes
4766 * but leave the pipe running.
f99d7069 4767 */
87d4300a
ML
4768 if (IS_GEN2(dev))
4769 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4770
4771 /* Underruns don't raise interrupts, so check manually. */
4772 if (HAS_GMCH_DISPLAY(dev))
4773 i9xx_check_fifo_underruns(dev_priv);
a5c4d7bc
VS
4774}
4775
87d4300a
ML
4776/**
4777 * intel_pre_disable_primary - Perform operations before disabling primary plane
4778 * @crtc: the CRTC whose primary plane is to be disabled
4779 *
4780 * Performs potentially sleeping operations that must be done before the
4781 * primary plane is disabled, such as updating FBC and IPS. Note that this may
4782 * be called due to an explicit primary plane update, or due to an implicit
4783 * disable that is caused when a sprite plane completely hides the primary
4784 * plane.
4785 */
4786static void
4787intel_pre_disable_primary(struct drm_crtc *crtc)
a5c4d7bc
VS
4788{
4789 struct drm_device *dev = crtc->dev;
4790 struct drm_i915_private *dev_priv = dev->dev_private;
4791 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4792 int pipe = intel_crtc->pipe;
a5c4d7bc 4793
87d4300a
ML
4794 /*
4795 * Gen2 reports pipe underruns whenever all planes are disabled.
4796 * So diasble underrun reporting before all the planes get disabled.
4797 * FIXME: Need to fix the logic to work when we turn off all planes
4798 * but leave the pipe running.
4799 */
4800 if (IS_GEN2(dev))
4801 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
a5c4d7bc 4802
87d4300a
ML
4803 /*
4804 * Vblank time updates from the shadow to live plane control register
4805 * are blocked if the memory self-refresh mode is active at that
4806 * moment. So to make sure the plane gets truly disabled, disable
4807 * first the self-refresh mode. The self-refresh enable bit in turn
4808 * will be checked/applied by the HW only at the next frame start
4809 * event which is after the vblank start event, so we need to have a
4810 * wait-for-vblank between disabling the plane and the pipe.
4811 */
4812 if (HAS_GMCH_DISPLAY(dev))
4813 intel_set_memory_cxsr(dev_priv, false);
4814
4815 mutex_lock(&dev->struct_mutex);
e35fef21 4816 if (dev_priv->fbc.crtc == intel_crtc)
7ff0ebcc 4817 intel_fbc_disable(dev);
87d4300a 4818 mutex_unlock(&dev->struct_mutex);
a5c4d7bc 4819
87d4300a
ML
4820 /*
4821 * FIXME IPS should be fine as long as one plane is
4822 * enabled, but in practice it seems to have problems
4823 * when going from primary only to sprite only and vice
4824 * versa.
4825 */
a5c4d7bc 4826 hsw_disable_ips(intel_crtc);
87d4300a
ML
4827}
4828
4829static void intel_crtc_enable_planes(struct drm_crtc *crtc)
4830{
2d847d45
RV
4831 struct drm_device *dev = crtc->dev;
4832 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4833 int pipe = intel_crtc->pipe;
4834
87d4300a
ML
4835 intel_enable_primary_hw_plane(crtc->primary, crtc);
4836 intel_enable_sprite_planes(crtc);
4837 intel_crtc_update_cursor(crtc, true);
87d4300a
ML
4838
4839 intel_post_enable_primary(crtc);
2d847d45
RV
4840
4841 /*
4842 * FIXME: Once we grow proper nuclear flip support out of this we need
4843 * to compute the mask of flip planes precisely. For the time being
4844 * consider this a flip to a NULL plane.
4845 */
4846 intel_frontbuffer_flip(dev, INTEL_FRONTBUFFER_ALL_MASK(pipe));
87d4300a
ML
4847}
4848
4849static void intel_crtc_disable_planes(struct drm_crtc *crtc)
4850{
4851 struct drm_device *dev = crtc->dev;
4852 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4853 struct intel_plane *intel_plane;
4854 int pipe = intel_crtc->pipe;
4855
4856 intel_crtc_wait_for_pending_flips(crtc);
4857
4858 intel_pre_disable_primary(crtc);
a5c4d7bc 4859
7cac945f 4860 intel_crtc_dpms_overlay_disable(intel_crtc);
27321ae8
ML
4861 for_each_intel_plane(dev, intel_plane) {
4862 if (intel_plane->pipe == pipe) {
4863 struct drm_crtc *from = intel_plane->base.crtc;
4864
4865 intel_plane->disable_plane(&intel_plane->base,
4866 from ?: crtc, true);
4867 }
4868 }
f98551ae 4869
f99d7069
DV
4870 /*
4871 * FIXME: Once we grow proper nuclear flip support out of this we need
4872 * to compute the mask of flip planes precisely. For the time being
4873 * consider this a flip to a NULL plane.
4874 */
4875 intel_frontbuffer_flip(dev, INTEL_FRONTBUFFER_ALL_MASK(pipe));
a5c4d7bc
VS
4876}
4877
f67a559d
JB
4878static void ironlake_crtc_enable(struct drm_crtc *crtc)
4879{
4880 struct drm_device *dev = crtc->dev;
4881 struct drm_i915_private *dev_priv = dev->dev_private;
4882 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
ef9c3aee 4883 struct intel_encoder *encoder;
f67a559d 4884 int pipe = intel_crtc->pipe;
f67a559d 4885
83d65738 4886 WARN_ON(!crtc->state->enable);
08a48469 4887
f67a559d
JB
4888 if (intel_crtc->active)
4889 return;
4890
6e3c9717 4891 if (intel_crtc->config->has_pch_encoder)
b14b1055
DV
4892 intel_prepare_shared_dpll(intel_crtc);
4893
6e3c9717 4894 if (intel_crtc->config->has_dp_encoder)
fe3cd48d 4895 intel_dp_set_m_n(intel_crtc, M1_N1);
29407aab
DV
4896
4897 intel_set_pipe_timings(intel_crtc);
4898
6e3c9717 4899 if (intel_crtc->config->has_pch_encoder) {
29407aab 4900 intel_cpu_transcoder_set_m_n(intel_crtc,
6e3c9717 4901 &intel_crtc->config->fdi_m_n, NULL);
29407aab
DV
4902 }
4903
4904 ironlake_set_pipeconf(crtc);
4905
f67a559d 4906 intel_crtc->active = true;
8664281b 4907
a72e4c9f
DV
4908 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4909 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, true);
8664281b 4910
f6736a1a 4911 for_each_encoder_on_crtc(dev, crtc, encoder)
952735ee
DV
4912 if (encoder->pre_enable)
4913 encoder->pre_enable(encoder);
f67a559d 4914
6e3c9717 4915 if (intel_crtc->config->has_pch_encoder) {
fff367c7
DV
4916 /* Note: FDI PLL enabling _must_ be done before we enable the
4917 * cpu pipes, hence this is separate from all the other fdi/pch
4918 * enabling. */
88cefb6c 4919 ironlake_fdi_pll_enable(intel_crtc);
46b6f814
DV
4920 } else {
4921 assert_fdi_tx_disabled(dev_priv, pipe);
4922 assert_fdi_rx_disabled(dev_priv, pipe);
4923 }
f67a559d 4924
b074cec8 4925 ironlake_pfit_enable(intel_crtc);
f67a559d 4926
9c54c0dd
JB
4927 /*
4928 * On ILK+ LUT must be loaded before the pipe is running but with
4929 * clocks enabled
4930 */
4931 intel_crtc_load_lut(crtc);
4932
f37fcc2a 4933 intel_update_watermarks(crtc);
e1fdc473 4934 intel_enable_pipe(intel_crtc);
f67a559d 4935
6e3c9717 4936 if (intel_crtc->config->has_pch_encoder)
f67a559d 4937 ironlake_pch_enable(crtc);
c98e9dcf 4938
f9b61ff6
DV
4939 assert_vblank_disabled(crtc);
4940 drm_crtc_vblank_on(crtc);
4941
fa5c73b1
DV
4942 for_each_encoder_on_crtc(dev, crtc, encoder)
4943 encoder->enable(encoder);
61b77ddd
DV
4944
4945 if (HAS_PCH_CPT(dev))
a1520318 4946 cpt_verify_modeset(dev, intel_crtc->pipe);
6be4a607
JB
4947}
4948
42db64ef
PZ
4949/* IPS only exists on ULT machines and is tied to pipe A. */
4950static bool hsw_crtc_supports_ips(struct intel_crtc *crtc)
4951{
f5adf94e 4952 return HAS_IPS(crtc->base.dev) && crtc->pipe == PIPE_A;
42db64ef
PZ
4953}
4954
e4916946
PZ
4955/*
4956 * This implements the workaround described in the "notes" section of the mode
4957 * set sequence documentation. When going from no pipes or single pipe to
4958 * multiple pipes, and planes are enabled after the pipe, we need to wait at
4959 * least 2 vblanks on the first pipe before enabling planes on the second pipe.
4960 */
4961static void haswell_mode_set_planes_workaround(struct intel_crtc *crtc)
4962{
4963 struct drm_device *dev = crtc->base.dev;
4964 struct intel_crtc *crtc_it, *other_active_crtc = NULL;
4965
4966 /* We want to get the other_active_crtc only if there's only 1 other
4967 * active crtc. */
d3fcc808 4968 for_each_intel_crtc(dev, crtc_it) {
e4916946
PZ
4969 if (!crtc_it->active || crtc_it == crtc)
4970 continue;
4971
4972 if (other_active_crtc)
4973 return;
4974
4975 other_active_crtc = crtc_it;
4976 }
4977 if (!other_active_crtc)
4978 return;
4979
4980 intel_wait_for_vblank(dev, other_active_crtc->pipe);
4981 intel_wait_for_vblank(dev, other_active_crtc->pipe);
4982}
4983
4f771f10
PZ
4984static void haswell_crtc_enable(struct drm_crtc *crtc)
4985{
4986 struct drm_device *dev = crtc->dev;
4987 struct drm_i915_private *dev_priv = dev->dev_private;
4988 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4989 struct intel_encoder *encoder;
4990 int pipe = intel_crtc->pipe;
4f771f10 4991
83d65738 4992 WARN_ON(!crtc->state->enable);
4f771f10
PZ
4993
4994 if (intel_crtc->active)
4995 return;
4996
df8ad70c
DV
4997 if (intel_crtc_to_shared_dpll(intel_crtc))
4998 intel_enable_shared_dpll(intel_crtc);
4999
6e3c9717 5000 if (intel_crtc->config->has_dp_encoder)
fe3cd48d 5001 intel_dp_set_m_n(intel_crtc, M1_N1);
229fca97
DV
5002
5003 intel_set_pipe_timings(intel_crtc);
5004
6e3c9717
ACO
5005 if (intel_crtc->config->cpu_transcoder != TRANSCODER_EDP) {
5006 I915_WRITE(PIPE_MULT(intel_crtc->config->cpu_transcoder),
5007 intel_crtc->config->pixel_multiplier - 1);
ebb69c95
CT
5008 }
5009
6e3c9717 5010 if (intel_crtc->config->has_pch_encoder) {
229fca97 5011 intel_cpu_transcoder_set_m_n(intel_crtc,
6e3c9717 5012 &intel_crtc->config->fdi_m_n, NULL);
229fca97
DV
5013 }
5014
5015 haswell_set_pipeconf(crtc);
5016
5017 intel_set_pipe_csc(crtc);
5018
4f771f10 5019 intel_crtc->active = true;
8664281b 5020
a72e4c9f 5021 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4f771f10
PZ
5022 for_each_encoder_on_crtc(dev, crtc, encoder)
5023 if (encoder->pre_enable)
5024 encoder->pre_enable(encoder);
5025
6e3c9717 5026 if (intel_crtc->config->has_pch_encoder) {
a72e4c9f
DV
5027 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
5028 true);
4fe9467d
ID
5029 dev_priv->display.fdi_link_train(crtc);
5030 }
5031
1f544388 5032 intel_ddi_enable_pipe_clock(intel_crtc);
4f771f10 5033
ff6d9f55 5034 if (INTEL_INFO(dev)->gen == 9)
a1b2278e 5035 skylake_pfit_update(intel_crtc, 1);
ff6d9f55 5036 else if (INTEL_INFO(dev)->gen < 9)
bd2e244f 5037 ironlake_pfit_enable(intel_crtc);
ff6d9f55
JB
5038 else
5039 MISSING_CASE(INTEL_INFO(dev)->gen);
4f771f10
PZ
5040
5041 /*
5042 * On ILK+ LUT must be loaded before the pipe is running but with
5043 * clocks enabled
5044 */
5045 intel_crtc_load_lut(crtc);
5046
1f544388 5047 intel_ddi_set_pipe_settings(crtc);
8228c251 5048 intel_ddi_enable_transcoder_func(crtc);
4f771f10 5049
f37fcc2a 5050 intel_update_watermarks(crtc);
e1fdc473 5051 intel_enable_pipe(intel_crtc);
42db64ef 5052
6e3c9717 5053 if (intel_crtc->config->has_pch_encoder)
1507e5bd 5054 lpt_pch_enable(crtc);
4f771f10 5055
6e3c9717 5056 if (intel_crtc->config->dp_encoder_is_mst)
0e32b39c
DA
5057 intel_ddi_set_vc_payload_alloc(crtc, true);
5058
f9b61ff6
DV
5059 assert_vblank_disabled(crtc);
5060 drm_crtc_vblank_on(crtc);
5061
8807e55b 5062 for_each_encoder_on_crtc(dev, crtc, encoder) {
4f771f10 5063 encoder->enable(encoder);
8807e55b
JN
5064 intel_opregion_notify_encoder(encoder, true);
5065 }
4f771f10 5066
e4916946
PZ
5067 /* If we change the relative order between pipe/planes enabling, we need
5068 * to change the workaround. */
5069 haswell_mode_set_planes_workaround(intel_crtc);
4f771f10
PZ
5070}
5071
3f8dce3a
DV
5072static void ironlake_pfit_disable(struct intel_crtc *crtc)
5073{
5074 struct drm_device *dev = crtc->base.dev;
5075 struct drm_i915_private *dev_priv = dev->dev_private;
5076 int pipe = crtc->pipe;
5077
5078 /* To avoid upsetting the power well on haswell only disable the pfit if
5079 * it's in use. The hw state code will make sure we get this right. */
6e3c9717 5080 if (crtc->config->pch_pfit.enabled) {
3f8dce3a
DV
5081 I915_WRITE(PF_CTL(pipe), 0);
5082 I915_WRITE(PF_WIN_POS(pipe), 0);
5083 I915_WRITE(PF_WIN_SZ(pipe), 0);
5084 }
5085}
5086
6be4a607
JB
5087static void ironlake_crtc_disable(struct drm_crtc *crtc)
5088{
5089 struct drm_device *dev = crtc->dev;
5090 struct drm_i915_private *dev_priv = dev->dev_private;
5091 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
ef9c3aee 5092 struct intel_encoder *encoder;
6be4a607 5093 int pipe = intel_crtc->pipe;
5eddb70b 5094 u32 reg, temp;
b52eb4dc 5095
f7abfe8b
CW
5096 if (!intel_crtc->active)
5097 return;
5098
ea9d758d
DV
5099 for_each_encoder_on_crtc(dev, crtc, encoder)
5100 encoder->disable(encoder);
5101
f9b61ff6
DV
5102 drm_crtc_vblank_off(crtc);
5103 assert_vblank_disabled(crtc);
5104
6e3c9717 5105 if (intel_crtc->config->has_pch_encoder)
a72e4c9f 5106 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, false);
d925c59a 5107
575f7ab7 5108 intel_disable_pipe(intel_crtc);
32f9d658 5109
3f8dce3a 5110 ironlake_pfit_disable(intel_crtc);
2c07245f 5111
5a74f70a
VS
5112 if (intel_crtc->config->has_pch_encoder)
5113 ironlake_fdi_disable(crtc);
5114
bf49ec8c
DV
5115 for_each_encoder_on_crtc(dev, crtc, encoder)
5116 if (encoder->post_disable)
5117 encoder->post_disable(encoder);
2c07245f 5118
6e3c9717 5119 if (intel_crtc->config->has_pch_encoder) {
d925c59a 5120 ironlake_disable_pch_transcoder(dev_priv, pipe);
6be4a607 5121
d925c59a
DV
5122 if (HAS_PCH_CPT(dev)) {
5123 /* disable TRANS_DP_CTL */
5124 reg = TRANS_DP_CTL(pipe);
5125 temp = I915_READ(reg);
5126 temp &= ~(TRANS_DP_OUTPUT_ENABLE |
5127 TRANS_DP_PORT_SEL_MASK);
5128 temp |= TRANS_DP_PORT_SEL_NONE;
5129 I915_WRITE(reg, temp);
5130
5131 /* disable DPLL_SEL */
5132 temp = I915_READ(PCH_DPLL_SEL);
11887397 5133 temp &= ~(TRANS_DPLL_ENABLE(pipe) | TRANS_DPLLB_SEL(pipe));
d925c59a 5134 I915_WRITE(PCH_DPLL_SEL, temp);
9db4a9c7 5135 }
e3421a18 5136
d925c59a 5137 /* disable PCH DPLL */
e72f9fbf 5138 intel_disable_shared_dpll(intel_crtc);
8db9d77b 5139
d925c59a
DV
5140 ironlake_fdi_pll_disable(intel_crtc);
5141 }
6b383a7f 5142
f7abfe8b 5143 intel_crtc->active = false;
46ba614c 5144 intel_update_watermarks(crtc);
d1ebd816
BW
5145
5146 mutex_lock(&dev->struct_mutex);
7ff0ebcc 5147 intel_fbc_update(dev);
d1ebd816 5148 mutex_unlock(&dev->struct_mutex);
6be4a607 5149}
1b3c7a47 5150
4f771f10 5151static void haswell_crtc_disable(struct drm_crtc *crtc)
ee7b9f93 5152{
4f771f10
PZ
5153 struct drm_device *dev = crtc->dev;
5154 struct drm_i915_private *dev_priv = dev->dev_private;
ee7b9f93 5155 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4f771f10 5156 struct intel_encoder *encoder;
6e3c9717 5157 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
ee7b9f93 5158
4f771f10
PZ
5159 if (!intel_crtc->active)
5160 return;
5161
8807e55b
JN
5162 for_each_encoder_on_crtc(dev, crtc, encoder) {
5163 intel_opregion_notify_encoder(encoder, false);
4f771f10 5164 encoder->disable(encoder);
8807e55b 5165 }
4f771f10 5166
f9b61ff6
DV
5167 drm_crtc_vblank_off(crtc);
5168 assert_vblank_disabled(crtc);
5169
6e3c9717 5170 if (intel_crtc->config->has_pch_encoder)
a72e4c9f
DV
5171 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
5172 false);
575f7ab7 5173 intel_disable_pipe(intel_crtc);
4f771f10 5174
6e3c9717 5175 if (intel_crtc->config->dp_encoder_is_mst)
a4bf214f
VS
5176 intel_ddi_set_vc_payload_alloc(crtc, false);
5177
ad80a810 5178 intel_ddi_disable_transcoder_func(dev_priv, cpu_transcoder);
4f771f10 5179
ff6d9f55 5180 if (INTEL_INFO(dev)->gen == 9)
a1b2278e 5181 skylake_pfit_update(intel_crtc, 0);
ff6d9f55 5182 else if (INTEL_INFO(dev)->gen < 9)
bd2e244f 5183 ironlake_pfit_disable(intel_crtc);
ff6d9f55
JB
5184 else
5185 MISSING_CASE(INTEL_INFO(dev)->gen);
4f771f10 5186
1f544388 5187 intel_ddi_disable_pipe_clock(intel_crtc);
4f771f10 5188
6e3c9717 5189 if (intel_crtc->config->has_pch_encoder) {
ab4d966c 5190 lpt_disable_pch_transcoder(dev_priv);
1ad960f2 5191 intel_ddi_fdi_disable(crtc);
83616634 5192 }
4f771f10 5193
97b040aa
ID
5194 for_each_encoder_on_crtc(dev, crtc, encoder)
5195 if (encoder->post_disable)
5196 encoder->post_disable(encoder);
5197
4f771f10 5198 intel_crtc->active = false;
46ba614c 5199 intel_update_watermarks(crtc);
4f771f10
PZ
5200
5201 mutex_lock(&dev->struct_mutex);
7ff0ebcc 5202 intel_fbc_update(dev);
4f771f10 5203 mutex_unlock(&dev->struct_mutex);
df8ad70c
DV
5204
5205 if (intel_crtc_to_shared_dpll(intel_crtc))
5206 intel_disable_shared_dpll(intel_crtc);
4f771f10
PZ
5207}
5208
ee7b9f93
JB
5209static void ironlake_crtc_off(struct drm_crtc *crtc)
5210{
5211 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
e72f9fbf 5212 intel_put_shared_dpll(intel_crtc);
ee7b9f93
JB
5213}
5214
6441ab5f 5215
2dd24552
JB
5216static void i9xx_pfit_enable(struct intel_crtc *crtc)
5217{
5218 struct drm_device *dev = crtc->base.dev;
5219 struct drm_i915_private *dev_priv = dev->dev_private;
6e3c9717 5220 struct intel_crtc_state *pipe_config = crtc->config;
2dd24552 5221
681a8504 5222 if (!pipe_config->gmch_pfit.control)
2dd24552
JB
5223 return;
5224
2dd24552 5225 /*
c0b03411
DV
5226 * The panel fitter should only be adjusted whilst the pipe is disabled,
5227 * according to register description and PRM.
2dd24552 5228 */
c0b03411
DV
5229 WARN_ON(I915_READ(PFIT_CONTROL) & PFIT_ENABLE);
5230 assert_pipe_disabled(dev_priv, crtc->pipe);
2dd24552 5231
b074cec8
JB
5232 I915_WRITE(PFIT_PGM_RATIOS, pipe_config->gmch_pfit.pgm_ratios);
5233 I915_WRITE(PFIT_CONTROL, pipe_config->gmch_pfit.control);
5a80c45c
DV
5234
5235 /* Border color in case we don't scale up to the full screen. Black by
5236 * default, change to something else for debugging. */
5237 I915_WRITE(BCLRPAT(crtc->pipe), 0);
2dd24552
JB
5238}
5239
d05410f9
DA
5240static enum intel_display_power_domain port_to_power_domain(enum port port)
5241{
5242 switch (port) {
5243 case PORT_A:
5244 return POWER_DOMAIN_PORT_DDI_A_4_LANES;
5245 case PORT_B:
5246 return POWER_DOMAIN_PORT_DDI_B_4_LANES;
5247 case PORT_C:
5248 return POWER_DOMAIN_PORT_DDI_C_4_LANES;
5249 case PORT_D:
5250 return POWER_DOMAIN_PORT_DDI_D_4_LANES;
5251 default:
5252 WARN_ON_ONCE(1);
5253 return POWER_DOMAIN_PORT_OTHER;
5254 }
5255}
5256
77d22dca
ID
5257#define for_each_power_domain(domain, mask) \
5258 for ((domain) = 0; (domain) < POWER_DOMAIN_NUM; (domain)++) \
5259 if ((1 << (domain)) & (mask))
5260
319be8ae
ID
5261enum intel_display_power_domain
5262intel_display_port_power_domain(struct intel_encoder *intel_encoder)
5263{
5264 struct drm_device *dev = intel_encoder->base.dev;
5265 struct intel_digital_port *intel_dig_port;
5266
5267 switch (intel_encoder->type) {
5268 case INTEL_OUTPUT_UNKNOWN:
5269 /* Only DDI platforms should ever use this output type */
5270 WARN_ON_ONCE(!HAS_DDI(dev));
5271 case INTEL_OUTPUT_DISPLAYPORT:
5272 case INTEL_OUTPUT_HDMI:
5273 case INTEL_OUTPUT_EDP:
5274 intel_dig_port = enc_to_dig_port(&intel_encoder->base);
d05410f9 5275 return port_to_power_domain(intel_dig_port->port);
0e32b39c
DA
5276 case INTEL_OUTPUT_DP_MST:
5277 intel_dig_port = enc_to_mst(&intel_encoder->base)->primary;
5278 return port_to_power_domain(intel_dig_port->port);
319be8ae
ID
5279 case INTEL_OUTPUT_ANALOG:
5280 return POWER_DOMAIN_PORT_CRT;
5281 case INTEL_OUTPUT_DSI:
5282 return POWER_DOMAIN_PORT_DSI;
5283 default:
5284 return POWER_DOMAIN_PORT_OTHER;
5285 }
5286}
5287
5288static unsigned long get_crtc_power_domains(struct drm_crtc *crtc)
77d22dca 5289{
319be8ae
ID
5290 struct drm_device *dev = crtc->dev;
5291 struct intel_encoder *intel_encoder;
5292 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5293 enum pipe pipe = intel_crtc->pipe;
77d22dca
ID
5294 unsigned long mask;
5295 enum transcoder transcoder;
5296
5297 transcoder = intel_pipe_to_cpu_transcoder(dev->dev_private, pipe);
5298
5299 mask = BIT(POWER_DOMAIN_PIPE(pipe));
5300 mask |= BIT(POWER_DOMAIN_TRANSCODER(transcoder));
6e3c9717
ACO
5301 if (intel_crtc->config->pch_pfit.enabled ||
5302 intel_crtc->config->pch_pfit.force_thru)
77d22dca
ID
5303 mask |= BIT(POWER_DOMAIN_PIPE_PANEL_FITTER(pipe));
5304
319be8ae
ID
5305 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
5306 mask |= BIT(intel_display_port_power_domain(intel_encoder));
5307
77d22dca
ID
5308 return mask;
5309}
5310
679dacd4 5311static void modeset_update_crtc_power_domains(struct drm_atomic_state *state)
77d22dca 5312{
679dacd4 5313 struct drm_device *dev = state->dev;
77d22dca
ID
5314 struct drm_i915_private *dev_priv = dev->dev_private;
5315 unsigned long pipe_domains[I915_MAX_PIPES] = { 0, };
5316 struct intel_crtc *crtc;
5317
5318 /*
5319 * First get all needed power domains, then put all unneeded, to avoid
5320 * any unnecessary toggling of the power wells.
5321 */
d3fcc808 5322 for_each_intel_crtc(dev, crtc) {
77d22dca
ID
5323 enum intel_display_power_domain domain;
5324
83d65738 5325 if (!crtc->base.state->enable)
77d22dca
ID
5326 continue;
5327
319be8ae 5328 pipe_domains[crtc->pipe] = get_crtc_power_domains(&crtc->base);
77d22dca
ID
5329
5330 for_each_power_domain(domain, pipe_domains[crtc->pipe])
5331 intel_display_power_get(dev_priv, domain);
5332 }
5333
50f6e502 5334 if (dev_priv->display.modeset_global_resources)
679dacd4 5335 dev_priv->display.modeset_global_resources(state);
50f6e502 5336
d3fcc808 5337 for_each_intel_crtc(dev, crtc) {
77d22dca
ID
5338 enum intel_display_power_domain domain;
5339
5340 for_each_power_domain(domain, crtc->enabled_power_domains)
5341 intel_display_power_put(dev_priv, domain);
5342
5343 crtc->enabled_power_domains = pipe_domains[crtc->pipe];
5344 }
5345
5346 intel_display_set_init_power(dev_priv, false);
5347}
5348
560a7ae4
DL
5349static void intel_update_max_cdclk(struct drm_device *dev)
5350{
5351 struct drm_i915_private *dev_priv = dev->dev_private;
5352
5353 if (IS_SKYLAKE(dev)) {
5354 u32 limit = I915_READ(SKL_DFSM) & SKL_DFSM_CDCLK_LIMIT_MASK;
5355
5356 if (limit == SKL_DFSM_CDCLK_LIMIT_675)
5357 dev_priv->max_cdclk_freq = 675000;
5358 else if (limit == SKL_DFSM_CDCLK_LIMIT_540)
5359 dev_priv->max_cdclk_freq = 540000;
5360 else if (limit == SKL_DFSM_CDCLK_LIMIT_450)
5361 dev_priv->max_cdclk_freq = 450000;
5362 else
5363 dev_priv->max_cdclk_freq = 337500;
5364 } else if (IS_BROADWELL(dev)) {
5365 /*
5366 * FIXME with extra cooling we can allow
5367 * 540 MHz for ULX and 675 Mhz for ULT.
5368 * How can we know if extra cooling is
5369 * available? PCI ID, VTB, something else?
5370 */
5371 if (I915_READ(FUSE_STRAP) & HSW_CDCLK_LIMIT)
5372 dev_priv->max_cdclk_freq = 450000;
5373 else if (IS_BDW_ULX(dev))
5374 dev_priv->max_cdclk_freq = 450000;
5375 else if (IS_BDW_ULT(dev))
5376 dev_priv->max_cdclk_freq = 540000;
5377 else
5378 dev_priv->max_cdclk_freq = 675000;
5379 } else if (IS_VALLEYVIEW(dev)) {
5380 dev_priv->max_cdclk_freq = 400000;
5381 } else {
5382 /* otherwise assume cdclk is fixed */
5383 dev_priv->max_cdclk_freq = dev_priv->cdclk_freq;
5384 }
5385
5386 DRM_DEBUG_DRIVER("Max CD clock rate: %d kHz\n",
5387 dev_priv->max_cdclk_freq);
5388}
5389
5390static void intel_update_cdclk(struct drm_device *dev)
5391{
5392 struct drm_i915_private *dev_priv = dev->dev_private;
5393
5394 dev_priv->cdclk_freq = dev_priv->display.get_display_clock_speed(dev);
5395 DRM_DEBUG_DRIVER("Current CD clock rate: %d kHz\n",
5396 dev_priv->cdclk_freq);
5397
5398 /*
5399 * Program the gmbus_freq based on the cdclk frequency.
5400 * BSpec erroneously claims we should aim for 4MHz, but
5401 * in fact 1MHz is the correct frequency.
5402 */
5403 if (IS_VALLEYVIEW(dev)) {
5404 /*
5405 * Program the gmbus_freq based on the cdclk frequency.
5406 * BSpec erroneously claims we should aim for 4MHz, but
5407 * in fact 1MHz is the correct frequency.
5408 */
5409 I915_WRITE(GMBUSFREQ_VLV, DIV_ROUND_UP(dev_priv->cdclk_freq, 1000));
5410 }
5411
5412 if (dev_priv->max_cdclk_freq == 0)
5413 intel_update_max_cdclk(dev);
5414}
5415
70d0c574 5416static void broxton_set_cdclk(struct drm_device *dev, int frequency)
f8437dd1
VK
5417{
5418 struct drm_i915_private *dev_priv = dev->dev_private;
5419 uint32_t divider;
5420 uint32_t ratio;
5421 uint32_t current_freq;
5422 int ret;
5423
5424 /* frequency = 19.2MHz * ratio / 2 / div{1,1.5,2,4} */
5425 switch (frequency) {
5426 case 144000:
5427 divider = BXT_CDCLK_CD2X_DIV_SEL_4;
5428 ratio = BXT_DE_PLL_RATIO(60);
5429 break;
5430 case 288000:
5431 divider = BXT_CDCLK_CD2X_DIV_SEL_2;
5432 ratio = BXT_DE_PLL_RATIO(60);
5433 break;
5434 case 384000:
5435 divider = BXT_CDCLK_CD2X_DIV_SEL_1_5;
5436 ratio = BXT_DE_PLL_RATIO(60);
5437 break;
5438 case 576000:
5439 divider = BXT_CDCLK_CD2X_DIV_SEL_1;
5440 ratio = BXT_DE_PLL_RATIO(60);
5441 break;
5442 case 624000:
5443 divider = BXT_CDCLK_CD2X_DIV_SEL_1;
5444 ratio = BXT_DE_PLL_RATIO(65);
5445 break;
5446 case 19200:
5447 /*
5448 * Bypass frequency with DE PLL disabled. Init ratio, divider
5449 * to suppress GCC warning.
5450 */
5451 ratio = 0;
5452 divider = 0;
5453 break;
5454 default:
5455 DRM_ERROR("unsupported CDCLK freq %d", frequency);
5456
5457 return;
5458 }
5459
5460 mutex_lock(&dev_priv->rps.hw_lock);
5461 /* Inform power controller of upcoming frequency change */
5462 ret = sandybridge_pcode_write(dev_priv, HSW_PCODE_DE_WRITE_FREQ_REQ,
5463 0x80000000);
5464 mutex_unlock(&dev_priv->rps.hw_lock);
5465
5466 if (ret) {
5467 DRM_ERROR("PCode CDCLK freq change notify failed (err %d, freq %d)\n",
5468 ret, frequency);
5469 return;
5470 }
5471
5472 current_freq = I915_READ(CDCLK_CTL) & CDCLK_FREQ_DECIMAL_MASK;
5473 /* convert from .1 fixpoint MHz with -1MHz offset to kHz */
5474 current_freq = current_freq * 500 + 1000;
5475
5476 /*
5477 * DE PLL has to be disabled when
5478 * - setting to 19.2MHz (bypass, PLL isn't used)
5479 * - before setting to 624MHz (PLL needs toggling)
5480 * - before setting to any frequency from 624MHz (PLL needs toggling)
5481 */
5482 if (frequency == 19200 || frequency == 624000 ||
5483 current_freq == 624000) {
5484 I915_WRITE(BXT_DE_PLL_ENABLE, ~BXT_DE_PLL_PLL_ENABLE);
5485 /* Timeout 200us */
5486 if (wait_for(!(I915_READ(BXT_DE_PLL_ENABLE) & BXT_DE_PLL_LOCK),
5487 1))
5488 DRM_ERROR("timout waiting for DE PLL unlock\n");
5489 }
5490
5491 if (frequency != 19200) {
5492 uint32_t val;
5493
5494 val = I915_READ(BXT_DE_PLL_CTL);
5495 val &= ~BXT_DE_PLL_RATIO_MASK;
5496 val |= ratio;
5497 I915_WRITE(BXT_DE_PLL_CTL, val);
5498
5499 I915_WRITE(BXT_DE_PLL_ENABLE, BXT_DE_PLL_PLL_ENABLE);
5500 /* Timeout 200us */
5501 if (wait_for(I915_READ(BXT_DE_PLL_ENABLE) & BXT_DE_PLL_LOCK, 1))
5502 DRM_ERROR("timeout waiting for DE PLL lock\n");
5503
5504 val = I915_READ(CDCLK_CTL);
5505 val &= ~BXT_CDCLK_CD2X_DIV_SEL_MASK;
5506 val |= divider;
5507 /*
5508 * Disable SSA Precharge when CD clock frequency < 500 MHz,
5509 * enable otherwise.
5510 */
5511 val &= ~BXT_CDCLK_SSA_PRECHARGE_ENABLE;
5512 if (frequency >= 500000)
5513 val |= BXT_CDCLK_SSA_PRECHARGE_ENABLE;
5514
5515 val &= ~CDCLK_FREQ_DECIMAL_MASK;
5516 /* convert from kHz to .1 fixpoint MHz with -1MHz offset */
5517 val |= (frequency - 1000) / 500;
5518 I915_WRITE(CDCLK_CTL, val);
5519 }
5520
5521 mutex_lock(&dev_priv->rps.hw_lock);
5522 ret = sandybridge_pcode_write(dev_priv, HSW_PCODE_DE_WRITE_FREQ_REQ,
5523 DIV_ROUND_UP(frequency, 25000));
5524 mutex_unlock(&dev_priv->rps.hw_lock);
5525
5526 if (ret) {
5527 DRM_ERROR("PCode CDCLK freq set failed, (err %d, freq %d)\n",
5528 ret, frequency);
5529 return;
5530 }
5531
5532 dev_priv->cdclk_freq = frequency;
5533}
5534
5535void broxton_init_cdclk(struct drm_device *dev)
5536{
5537 struct drm_i915_private *dev_priv = dev->dev_private;
5538 uint32_t val;
5539
5540 /*
5541 * NDE_RSTWRN_OPT RST PCH Handshake En must always be 0b on BXT
5542 * or else the reset will hang because there is no PCH to respond.
5543 * Move the handshake programming to initialization sequence.
5544 * Previously was left up to BIOS.
5545 */
5546 val = I915_READ(HSW_NDE_RSTWRN_OPT);
5547 val &= ~RESET_PCH_HANDSHAKE_ENABLE;
5548 I915_WRITE(HSW_NDE_RSTWRN_OPT, val);
5549
5550 /* Enable PG1 for cdclk */
5551 intel_display_power_get(dev_priv, POWER_DOMAIN_PLLS);
5552
5553 /* check if cd clock is enabled */
5554 if (I915_READ(BXT_DE_PLL_ENABLE) & BXT_DE_PLL_PLL_ENABLE) {
5555 DRM_DEBUG_KMS("Display already initialized\n");
5556 return;
5557 }
5558
5559 /*
5560 * FIXME:
5561 * - The initial CDCLK needs to be read from VBT.
5562 * Need to make this change after VBT has changes for BXT.
5563 * - check if setting the max (or any) cdclk freq is really necessary
5564 * here, it belongs to modeset time
5565 */
5566 broxton_set_cdclk(dev, 624000);
5567
5568 I915_WRITE(DBUF_CTL, I915_READ(DBUF_CTL) | DBUF_POWER_REQUEST);
22e02c0b
VS
5569 POSTING_READ(DBUF_CTL);
5570
f8437dd1
VK
5571 udelay(10);
5572
5573 if (!(I915_READ(DBUF_CTL) & DBUF_POWER_STATE))
5574 DRM_ERROR("DBuf power enable timeout!\n");
5575}
5576
5577void broxton_uninit_cdclk(struct drm_device *dev)
5578{
5579 struct drm_i915_private *dev_priv = dev->dev_private;
5580
5581 I915_WRITE(DBUF_CTL, I915_READ(DBUF_CTL) & ~DBUF_POWER_REQUEST);
22e02c0b
VS
5582 POSTING_READ(DBUF_CTL);
5583
f8437dd1
VK
5584 udelay(10);
5585
5586 if (I915_READ(DBUF_CTL) & DBUF_POWER_STATE)
5587 DRM_ERROR("DBuf power disable timeout!\n");
5588
5589 /* Set minimum (bypass) frequency, in effect turning off the DE PLL */
5590 broxton_set_cdclk(dev, 19200);
5591
5592 intel_display_power_put(dev_priv, POWER_DOMAIN_PLLS);
5593}
5594
5d96d8af
DL
5595static const struct skl_cdclk_entry {
5596 unsigned int freq;
5597 unsigned int vco;
5598} skl_cdclk_frequencies[] = {
5599 { .freq = 308570, .vco = 8640 },
5600 { .freq = 337500, .vco = 8100 },
5601 { .freq = 432000, .vco = 8640 },
5602 { .freq = 450000, .vco = 8100 },
5603 { .freq = 540000, .vco = 8100 },
5604 { .freq = 617140, .vco = 8640 },
5605 { .freq = 675000, .vco = 8100 },
5606};
5607
5608static unsigned int skl_cdclk_decimal(unsigned int freq)
5609{
5610 return (freq - 1000) / 500;
5611}
5612
5613static unsigned int skl_cdclk_get_vco(unsigned int freq)
5614{
5615 unsigned int i;
5616
5617 for (i = 0; i < ARRAY_SIZE(skl_cdclk_frequencies); i++) {
5618 const struct skl_cdclk_entry *e = &skl_cdclk_frequencies[i];
5619
5620 if (e->freq == freq)
5621 return e->vco;
5622 }
5623
5624 return 8100;
5625}
5626
5627static void
5628skl_dpll0_enable(struct drm_i915_private *dev_priv, unsigned int required_vco)
5629{
5630 unsigned int min_freq;
5631 u32 val;
5632
5633 /* select the minimum CDCLK before enabling DPLL 0 */
5634 val = I915_READ(CDCLK_CTL);
5635 val &= ~CDCLK_FREQ_SEL_MASK | ~CDCLK_FREQ_DECIMAL_MASK;
5636 val |= CDCLK_FREQ_337_308;
5637
5638 if (required_vco == 8640)
5639 min_freq = 308570;
5640 else
5641 min_freq = 337500;
5642
5643 val = CDCLK_FREQ_337_308 | skl_cdclk_decimal(min_freq);
5644
5645 I915_WRITE(CDCLK_CTL, val);
5646 POSTING_READ(CDCLK_CTL);
5647
5648 /*
5649 * We always enable DPLL0 with the lowest link rate possible, but still
5650 * taking into account the VCO required to operate the eDP panel at the
5651 * desired frequency. The usual DP link rates operate with a VCO of
5652 * 8100 while the eDP 1.4 alternate link rates need a VCO of 8640.
5653 * The modeset code is responsible for the selection of the exact link
5654 * rate later on, with the constraint of choosing a frequency that
5655 * works with required_vco.
5656 */
5657 val = I915_READ(DPLL_CTRL1);
5658
5659 val &= ~(DPLL_CTRL1_HDMI_MODE(SKL_DPLL0) | DPLL_CTRL1_SSC(SKL_DPLL0) |
5660 DPLL_CTRL1_LINK_RATE_MASK(SKL_DPLL0));
5661 val |= DPLL_CTRL1_OVERRIDE(SKL_DPLL0);
5662 if (required_vco == 8640)
5663 val |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_1080,
5664 SKL_DPLL0);
5665 else
5666 val |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_810,
5667 SKL_DPLL0);
5668
5669 I915_WRITE(DPLL_CTRL1, val);
5670 POSTING_READ(DPLL_CTRL1);
5671
5672 I915_WRITE(LCPLL1_CTL, I915_READ(LCPLL1_CTL) | LCPLL_PLL_ENABLE);
5673
5674 if (wait_for(I915_READ(LCPLL1_CTL) & LCPLL_PLL_LOCK, 5))
5675 DRM_ERROR("DPLL0 not locked\n");
5676}
5677
5678static bool skl_cdclk_pcu_ready(struct drm_i915_private *dev_priv)
5679{
5680 int ret;
5681 u32 val;
5682
5683 /* inform PCU we want to change CDCLK */
5684 val = SKL_CDCLK_PREPARE_FOR_CHANGE;
5685 mutex_lock(&dev_priv->rps.hw_lock);
5686 ret = sandybridge_pcode_read(dev_priv, SKL_PCODE_CDCLK_CONTROL, &val);
5687 mutex_unlock(&dev_priv->rps.hw_lock);
5688
5689 return ret == 0 && (val & SKL_CDCLK_READY_FOR_CHANGE);
5690}
5691
5692static bool skl_cdclk_wait_for_pcu_ready(struct drm_i915_private *dev_priv)
5693{
5694 unsigned int i;
5695
5696 for (i = 0; i < 15; i++) {
5697 if (skl_cdclk_pcu_ready(dev_priv))
5698 return true;
5699 udelay(10);
5700 }
5701
5702 return false;
5703}
5704
5705static void skl_set_cdclk(struct drm_i915_private *dev_priv, unsigned int freq)
5706{
560a7ae4 5707 struct drm_device *dev = dev_priv->dev;
5d96d8af
DL
5708 u32 freq_select, pcu_ack;
5709
5710 DRM_DEBUG_DRIVER("Changing CDCLK to %dKHz\n", freq);
5711
5712 if (!skl_cdclk_wait_for_pcu_ready(dev_priv)) {
5713 DRM_ERROR("failed to inform PCU about cdclk change\n");
5714 return;
5715 }
5716
5717 /* set CDCLK_CTL */
5718 switch(freq) {
5719 case 450000:
5720 case 432000:
5721 freq_select = CDCLK_FREQ_450_432;
5722 pcu_ack = 1;
5723 break;
5724 case 540000:
5725 freq_select = CDCLK_FREQ_540;
5726 pcu_ack = 2;
5727 break;
5728 case 308570:
5729 case 337500:
5730 default:
5731 freq_select = CDCLK_FREQ_337_308;
5732 pcu_ack = 0;
5733 break;
5734 case 617140:
5735 case 675000:
5736 freq_select = CDCLK_FREQ_675_617;
5737 pcu_ack = 3;
5738 break;
5739 }
5740
5741 I915_WRITE(CDCLK_CTL, freq_select | skl_cdclk_decimal(freq));
5742 POSTING_READ(CDCLK_CTL);
5743
5744 /* inform PCU of the change */
5745 mutex_lock(&dev_priv->rps.hw_lock);
5746 sandybridge_pcode_write(dev_priv, SKL_PCODE_CDCLK_CONTROL, pcu_ack);
5747 mutex_unlock(&dev_priv->rps.hw_lock);
560a7ae4
DL
5748
5749 intel_update_cdclk(dev);
5d96d8af
DL
5750}
5751
5752void skl_uninit_cdclk(struct drm_i915_private *dev_priv)
5753{
5754 /* disable DBUF power */
5755 I915_WRITE(DBUF_CTL, I915_READ(DBUF_CTL) & ~DBUF_POWER_REQUEST);
5756 POSTING_READ(DBUF_CTL);
5757
5758 udelay(10);
5759
5760 if (I915_READ(DBUF_CTL) & DBUF_POWER_STATE)
5761 DRM_ERROR("DBuf power disable timeout\n");
5762
5763 /* disable DPLL0 */
5764 I915_WRITE(LCPLL1_CTL, I915_READ(LCPLL1_CTL) & ~LCPLL_PLL_ENABLE);
5765 if (wait_for(!(I915_READ(LCPLL1_CTL) & LCPLL_PLL_LOCK), 1))
5766 DRM_ERROR("Couldn't disable DPLL0\n");
5767
5768 intel_display_power_put(dev_priv, POWER_DOMAIN_PLLS);
5769}
5770
5771void skl_init_cdclk(struct drm_i915_private *dev_priv)
5772{
5773 u32 val;
5774 unsigned int required_vco;
5775
5776 /* enable PCH reset handshake */
5777 val = I915_READ(HSW_NDE_RSTWRN_OPT);
5778 I915_WRITE(HSW_NDE_RSTWRN_OPT, val | RESET_PCH_HANDSHAKE_ENABLE);
5779
5780 /* enable PG1 and Misc I/O */
5781 intel_display_power_get(dev_priv, POWER_DOMAIN_PLLS);
5782
5783 /* DPLL0 already enabed !? */
5784 if (I915_READ(LCPLL1_CTL) & LCPLL_PLL_ENABLE) {
5785 DRM_DEBUG_DRIVER("DPLL0 already running\n");
5786 return;
5787 }
5788
5789 /* enable DPLL0 */
5790 required_vco = skl_cdclk_get_vco(dev_priv->skl_boot_cdclk);
5791 skl_dpll0_enable(dev_priv, required_vco);
5792
5793 /* set CDCLK to the frequency the BIOS chose */
5794 skl_set_cdclk(dev_priv, dev_priv->skl_boot_cdclk);
5795
5796 /* enable DBUF power */
5797 I915_WRITE(DBUF_CTL, I915_READ(DBUF_CTL) | DBUF_POWER_REQUEST);
5798 POSTING_READ(DBUF_CTL);
5799
5800 udelay(10);
5801
5802 if (!(I915_READ(DBUF_CTL) & DBUF_POWER_STATE))
5803 DRM_ERROR("DBuf power enable timeout\n");
5804}
5805
dfcab17e 5806/* returns HPLL frequency in kHz */
f8bf63fd 5807static int valleyview_get_vco(struct drm_i915_private *dev_priv)
30a970c6 5808{
586f49dc 5809 int hpll_freq, vco_freq[] = { 800, 1600, 2000, 2400 };
30a970c6 5810
586f49dc 5811 /* Obtain SKU information */
a580516d 5812 mutex_lock(&dev_priv->sb_lock);
586f49dc
JB
5813 hpll_freq = vlv_cck_read(dev_priv, CCK_FUSE_REG) &
5814 CCK_FUSE_HPLL_FREQ_MASK;
a580516d 5815 mutex_unlock(&dev_priv->sb_lock);
30a970c6 5816
dfcab17e 5817 return vco_freq[hpll_freq] * 1000;
30a970c6
JB
5818}
5819
5820/* Adjust CDclk dividers to allow high res or save power if possible */
5821static void valleyview_set_cdclk(struct drm_device *dev, int cdclk)
5822{
5823 struct drm_i915_private *dev_priv = dev->dev_private;
5824 u32 val, cmd;
5825
164dfd28
VK
5826 WARN_ON(dev_priv->display.get_display_clock_speed(dev)
5827 != dev_priv->cdclk_freq);
d60c4473 5828
dfcab17e 5829 if (cdclk >= 320000) /* jump to highest voltage for 400MHz too */
30a970c6 5830 cmd = 2;
dfcab17e 5831 else if (cdclk == 266667)
30a970c6
JB
5832 cmd = 1;
5833 else
5834 cmd = 0;
5835
5836 mutex_lock(&dev_priv->rps.hw_lock);
5837 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
5838 val &= ~DSPFREQGUAR_MASK;
5839 val |= (cmd << DSPFREQGUAR_SHIFT);
5840 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
5841 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
5842 DSPFREQSTAT_MASK) == (cmd << DSPFREQSTAT_SHIFT),
5843 50)) {
5844 DRM_ERROR("timed out waiting for CDclk change\n");
5845 }
5846 mutex_unlock(&dev_priv->rps.hw_lock);
5847
54433e91
VS
5848 mutex_lock(&dev_priv->sb_lock);
5849
dfcab17e 5850 if (cdclk == 400000) {
6bcda4f0 5851 u32 divider;
30a970c6 5852
6bcda4f0 5853 divider = DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, cdclk) - 1;
30a970c6 5854
30a970c6
JB
5855 /* adjust cdclk divider */
5856 val = vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL);
9cf33db5 5857 val &= ~DISPLAY_FREQUENCY_VALUES;
30a970c6
JB
5858 val |= divider;
5859 vlv_cck_write(dev_priv, CCK_DISPLAY_CLOCK_CONTROL, val);
a877e801
VS
5860
5861 if (wait_for((vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL) &
5862 DISPLAY_FREQUENCY_STATUS) == (divider << DISPLAY_FREQUENCY_STATUS_SHIFT),
5863 50))
5864 DRM_ERROR("timed out waiting for CDclk change\n");
30a970c6
JB
5865 }
5866
30a970c6
JB
5867 /* adjust self-refresh exit latency value */
5868 val = vlv_bunit_read(dev_priv, BUNIT_REG_BISOC);
5869 val &= ~0x7f;
5870
5871 /*
5872 * For high bandwidth configs, we set a higher latency in the bunit
5873 * so that the core display fetch happens in time to avoid underruns.
5874 */
dfcab17e 5875 if (cdclk == 400000)
30a970c6
JB
5876 val |= 4500 / 250; /* 4.5 usec */
5877 else
5878 val |= 3000 / 250; /* 3.0 usec */
5879 vlv_bunit_write(dev_priv, BUNIT_REG_BISOC, val);
54433e91 5880
a580516d 5881 mutex_unlock(&dev_priv->sb_lock);
30a970c6 5882
b6283055 5883 intel_update_cdclk(dev);
30a970c6
JB
5884}
5885
383c5a6a
VS
5886static void cherryview_set_cdclk(struct drm_device *dev, int cdclk)
5887{
5888 struct drm_i915_private *dev_priv = dev->dev_private;
5889 u32 val, cmd;
5890
164dfd28
VK
5891 WARN_ON(dev_priv->display.get_display_clock_speed(dev)
5892 != dev_priv->cdclk_freq);
383c5a6a
VS
5893
5894 switch (cdclk) {
383c5a6a
VS
5895 case 333333:
5896 case 320000:
383c5a6a 5897 case 266667:
383c5a6a 5898 case 200000:
383c5a6a
VS
5899 break;
5900 default:
5f77eeb0 5901 MISSING_CASE(cdclk);
383c5a6a
VS
5902 return;
5903 }
5904
9d0d3fda
VS
5905 /*
5906 * Specs are full of misinformation, but testing on actual
5907 * hardware has shown that we just need to write the desired
5908 * CCK divider into the Punit register.
5909 */
5910 cmd = DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, cdclk) - 1;
5911
383c5a6a
VS
5912 mutex_lock(&dev_priv->rps.hw_lock);
5913 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
5914 val &= ~DSPFREQGUAR_MASK_CHV;
5915 val |= (cmd << DSPFREQGUAR_SHIFT_CHV);
5916 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
5917 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
5918 DSPFREQSTAT_MASK_CHV) == (cmd << DSPFREQSTAT_SHIFT_CHV),
5919 50)) {
5920 DRM_ERROR("timed out waiting for CDclk change\n");
5921 }
5922 mutex_unlock(&dev_priv->rps.hw_lock);
5923
b6283055 5924 intel_update_cdclk(dev);
383c5a6a
VS
5925}
5926
30a970c6
JB
5927static int valleyview_calc_cdclk(struct drm_i915_private *dev_priv,
5928 int max_pixclk)
5929{
6bcda4f0 5930 int freq_320 = (dev_priv->hpll_freq << 1) % 320000 != 0 ? 333333 : 320000;
6cca3195 5931 int limit = IS_CHERRYVIEW(dev_priv) ? 95 : 90;
29dc7ef3 5932
30a970c6
JB
5933 /*
5934 * Really only a few cases to deal with, as only 4 CDclks are supported:
5935 * 200MHz
5936 * 267MHz
29dc7ef3 5937 * 320/333MHz (depends on HPLL freq)
6cca3195
VS
5938 * 400MHz (VLV only)
5939 * So we check to see whether we're above 90% (VLV) or 95% (CHV)
5940 * of the lower bin and adjust if needed.
e37c67a1
VS
5941 *
5942 * We seem to get an unstable or solid color picture at 200MHz.
5943 * Not sure what's wrong. For now use 200MHz only when all pipes
5944 * are off.
30a970c6 5945 */
6cca3195
VS
5946 if (!IS_CHERRYVIEW(dev_priv) &&
5947 max_pixclk > freq_320*limit/100)
dfcab17e 5948 return 400000;
6cca3195 5949 else if (max_pixclk > 266667*limit/100)
29dc7ef3 5950 return freq_320;
e37c67a1 5951 else if (max_pixclk > 0)
dfcab17e 5952 return 266667;
e37c67a1
VS
5953 else
5954 return 200000;
30a970c6
JB
5955}
5956
f8437dd1
VK
5957static int broxton_calc_cdclk(struct drm_i915_private *dev_priv,
5958 int max_pixclk)
5959{
5960 /*
5961 * FIXME:
5962 * - remove the guardband, it's not needed on BXT
5963 * - set 19.2MHz bypass frequency if there are no active pipes
5964 */
5965 if (max_pixclk > 576000*9/10)
5966 return 624000;
5967 else if (max_pixclk > 384000*9/10)
5968 return 576000;
5969 else if (max_pixclk > 288000*9/10)
5970 return 384000;
5971 else if (max_pixclk > 144000*9/10)
5972 return 288000;
5973 else
5974 return 144000;
5975}
5976
a821fc46
ACO
5977/* Compute the max pixel clock for new configuration. Uses atomic state if
5978 * that's non-NULL, look at current state otherwise. */
5979static int intel_mode_max_pixclk(struct drm_device *dev,
5980 struct drm_atomic_state *state)
30a970c6 5981{
30a970c6 5982 struct intel_crtc *intel_crtc;
304603f4 5983 struct intel_crtc_state *crtc_state;
30a970c6
JB
5984 int max_pixclk = 0;
5985
d3fcc808 5986 for_each_intel_crtc(dev, intel_crtc) {
a821fc46
ACO
5987 if (state)
5988 crtc_state =
5989 intel_atomic_get_crtc_state(state, intel_crtc);
5990 else
5991 crtc_state = intel_crtc->config;
304603f4
ACO
5992 if (IS_ERR(crtc_state))
5993 return PTR_ERR(crtc_state);
5994
5995 if (!crtc_state->base.enable)
5996 continue;
5997
5998 max_pixclk = max(max_pixclk,
5999 crtc_state->base.adjusted_mode.crtc_clock);
30a970c6
JB
6000 }
6001
6002 return max_pixclk;
6003}
6004
0a9ab303 6005static int valleyview_modeset_global_pipes(struct drm_atomic_state *state)
30a970c6 6006{
304603f4 6007 struct drm_i915_private *dev_priv = to_i915(state->dev);
0a9ab303
ACO
6008 struct drm_crtc *crtc;
6009 struct drm_crtc_state *crtc_state;
a821fc46 6010 int max_pixclk = intel_mode_max_pixclk(state->dev, state);
0a9ab303 6011 int cdclk, i;
30a970c6 6012
304603f4
ACO
6013 if (max_pixclk < 0)
6014 return max_pixclk;
30a970c6 6015
f8437dd1
VK
6016 if (IS_VALLEYVIEW(dev_priv))
6017 cdclk = valleyview_calc_cdclk(dev_priv, max_pixclk);
6018 else
6019 cdclk = broxton_calc_cdclk(dev_priv, max_pixclk);
6020
6021 if (cdclk == dev_priv->cdclk_freq)
304603f4 6022 return 0;
30a970c6 6023
0a9ab303
ACO
6024 /* add all active pipes to the state */
6025 for_each_crtc(state->dev, crtc) {
6026 if (!crtc->state->enable)
6027 continue;
6028
6029 crtc_state = drm_atomic_get_crtc_state(state, crtc);
6030 if (IS_ERR(crtc_state))
6031 return PTR_ERR(crtc_state);
6032 }
6033
2f2d7aa1 6034 /* disable/enable all currently active pipes while we change cdclk */
0a9ab303
ACO
6035 for_each_crtc_in_state(state, crtc, crtc_state, i)
6036 if (crtc_state->enable)
6037 crtc_state->mode_changed = true;
304603f4
ACO
6038
6039 return 0;
30a970c6
JB
6040}
6041
1e69cd74
VS
6042static void vlv_program_pfi_credits(struct drm_i915_private *dev_priv)
6043{
6044 unsigned int credits, default_credits;
6045
6046 if (IS_CHERRYVIEW(dev_priv))
6047 default_credits = PFI_CREDIT(12);
6048 else
6049 default_credits = PFI_CREDIT(8);
6050
164dfd28 6051 if (DIV_ROUND_CLOSEST(dev_priv->cdclk_freq, 1000) >= dev_priv->rps.cz_freq) {
1e69cd74
VS
6052 /* CHV suggested value is 31 or 63 */
6053 if (IS_CHERRYVIEW(dev_priv))
6054 credits = PFI_CREDIT_31;
6055 else
6056 credits = PFI_CREDIT(15);
6057 } else {
6058 credits = default_credits;
6059 }
6060
6061 /*
6062 * WA - write default credits before re-programming
6063 * FIXME: should we also set the resend bit here?
6064 */
6065 I915_WRITE(GCI_CONTROL, VGA_FAST_MODE_DISABLE |
6066 default_credits);
6067
6068 I915_WRITE(GCI_CONTROL, VGA_FAST_MODE_DISABLE |
6069 credits | PFI_CREDIT_RESEND);
6070
6071 /*
6072 * FIXME is this guaranteed to clear
6073 * immediately or should we poll for it?
6074 */
6075 WARN_ON(I915_READ(GCI_CONTROL) & PFI_CREDIT_RESEND);
6076}
6077
a821fc46 6078static void valleyview_modeset_global_resources(struct drm_atomic_state *old_state)
30a970c6 6079{
a821fc46 6080 struct drm_device *dev = old_state->dev;
30a970c6 6081 struct drm_i915_private *dev_priv = dev->dev_private;
a821fc46 6082 int max_pixclk = intel_mode_max_pixclk(dev, NULL);
304603f4
ACO
6083 int req_cdclk;
6084
a821fc46
ACO
6085 /* The path in intel_mode_max_pixclk() with a NULL atomic state should
6086 * never fail. */
304603f4
ACO
6087 if (WARN_ON(max_pixclk < 0))
6088 return;
30a970c6 6089
304603f4 6090 req_cdclk = valleyview_calc_cdclk(dev_priv, max_pixclk);
30a970c6 6091
164dfd28 6092 if (req_cdclk != dev_priv->cdclk_freq) {
738c05c0
ID
6093 /*
6094 * FIXME: We can end up here with all power domains off, yet
6095 * with a CDCLK frequency other than the minimum. To account
6096 * for this take the PIPE-A power domain, which covers the HW
6097 * blocks needed for the following programming. This can be
6098 * removed once it's guaranteed that we get here either with
6099 * the minimum CDCLK set, or the required power domains
6100 * enabled.
6101 */
6102 intel_display_power_get(dev_priv, POWER_DOMAIN_PIPE_A);
6103
383c5a6a
VS
6104 if (IS_CHERRYVIEW(dev))
6105 cherryview_set_cdclk(dev, req_cdclk);
6106 else
6107 valleyview_set_cdclk(dev, req_cdclk);
738c05c0 6108
1e69cd74
VS
6109 vlv_program_pfi_credits(dev_priv);
6110
738c05c0 6111 intel_display_power_put(dev_priv, POWER_DOMAIN_PIPE_A);
383c5a6a 6112 }
30a970c6
JB
6113}
6114
89b667f8
JB
6115static void valleyview_crtc_enable(struct drm_crtc *crtc)
6116{
6117 struct drm_device *dev = crtc->dev;
a72e4c9f 6118 struct drm_i915_private *dev_priv = to_i915(dev);
89b667f8
JB
6119 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6120 struct intel_encoder *encoder;
6121 int pipe = intel_crtc->pipe;
23538ef1 6122 bool is_dsi;
89b667f8 6123
83d65738 6124 WARN_ON(!crtc->state->enable);
89b667f8
JB
6125
6126 if (intel_crtc->active)
6127 return;
6128
409ee761 6129 is_dsi = intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_DSI);
8525a235 6130
1ae0d137
VS
6131 if (!is_dsi) {
6132 if (IS_CHERRYVIEW(dev))
6e3c9717 6133 chv_prepare_pll(intel_crtc, intel_crtc->config);
1ae0d137 6134 else
6e3c9717 6135 vlv_prepare_pll(intel_crtc, intel_crtc->config);
1ae0d137 6136 }
5b18e57c 6137
6e3c9717 6138 if (intel_crtc->config->has_dp_encoder)
fe3cd48d 6139 intel_dp_set_m_n(intel_crtc, M1_N1);
5b18e57c
DV
6140
6141 intel_set_pipe_timings(intel_crtc);
6142
c14b0485
VS
6143 if (IS_CHERRYVIEW(dev) && pipe == PIPE_B) {
6144 struct drm_i915_private *dev_priv = dev->dev_private;
6145
6146 I915_WRITE(CHV_BLEND(pipe), CHV_BLEND_LEGACY);
6147 I915_WRITE(CHV_CANVAS(pipe), 0);
6148 }
6149
5b18e57c
DV
6150 i9xx_set_pipeconf(intel_crtc);
6151
89b667f8 6152 intel_crtc->active = true;
89b667f8 6153
a72e4c9f 6154 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4a3436e8 6155
89b667f8
JB
6156 for_each_encoder_on_crtc(dev, crtc, encoder)
6157 if (encoder->pre_pll_enable)
6158 encoder->pre_pll_enable(encoder);
6159
9d556c99
CML
6160 if (!is_dsi) {
6161 if (IS_CHERRYVIEW(dev))
6e3c9717 6162 chv_enable_pll(intel_crtc, intel_crtc->config);
9d556c99 6163 else
6e3c9717 6164 vlv_enable_pll(intel_crtc, intel_crtc->config);
9d556c99 6165 }
89b667f8
JB
6166
6167 for_each_encoder_on_crtc(dev, crtc, encoder)
6168 if (encoder->pre_enable)
6169 encoder->pre_enable(encoder);
6170
2dd24552
JB
6171 i9xx_pfit_enable(intel_crtc);
6172
63cbb074
VS
6173 intel_crtc_load_lut(crtc);
6174
f37fcc2a 6175 intel_update_watermarks(crtc);
e1fdc473 6176 intel_enable_pipe(intel_crtc);
be6a6f8e 6177
4b3a9526
VS
6178 assert_vblank_disabled(crtc);
6179 drm_crtc_vblank_on(crtc);
6180
f9b61ff6
DV
6181 for_each_encoder_on_crtc(dev, crtc, encoder)
6182 encoder->enable(encoder);
89b667f8
JB
6183}
6184
f13c2ef3
DV
6185static void i9xx_set_pll_dividers(struct intel_crtc *crtc)
6186{
6187 struct drm_device *dev = crtc->base.dev;
6188 struct drm_i915_private *dev_priv = dev->dev_private;
6189
6e3c9717
ACO
6190 I915_WRITE(FP0(crtc->pipe), crtc->config->dpll_hw_state.fp0);
6191 I915_WRITE(FP1(crtc->pipe), crtc->config->dpll_hw_state.fp1);
f13c2ef3
DV
6192}
6193
0b8765c6 6194static void i9xx_crtc_enable(struct drm_crtc *crtc)
79e53945
JB
6195{
6196 struct drm_device *dev = crtc->dev;
a72e4c9f 6197 struct drm_i915_private *dev_priv = to_i915(dev);
79e53945 6198 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
ef9c3aee 6199 struct intel_encoder *encoder;
79e53945 6200 int pipe = intel_crtc->pipe;
79e53945 6201
83d65738 6202 WARN_ON(!crtc->state->enable);
08a48469 6203
f7abfe8b
CW
6204 if (intel_crtc->active)
6205 return;
6206
f13c2ef3
DV
6207 i9xx_set_pll_dividers(intel_crtc);
6208
6e3c9717 6209 if (intel_crtc->config->has_dp_encoder)
fe3cd48d 6210 intel_dp_set_m_n(intel_crtc, M1_N1);
5b18e57c
DV
6211
6212 intel_set_pipe_timings(intel_crtc);
6213
5b18e57c
DV
6214 i9xx_set_pipeconf(intel_crtc);
6215
f7abfe8b 6216 intel_crtc->active = true;
6b383a7f 6217
4a3436e8 6218 if (!IS_GEN2(dev))
a72e4c9f 6219 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4a3436e8 6220
9d6d9f19
MK
6221 for_each_encoder_on_crtc(dev, crtc, encoder)
6222 if (encoder->pre_enable)
6223 encoder->pre_enable(encoder);
6224
f6736a1a
DV
6225 i9xx_enable_pll(intel_crtc);
6226
2dd24552
JB
6227 i9xx_pfit_enable(intel_crtc);
6228
63cbb074
VS
6229 intel_crtc_load_lut(crtc);
6230
f37fcc2a 6231 intel_update_watermarks(crtc);
e1fdc473 6232 intel_enable_pipe(intel_crtc);
be6a6f8e 6233
4b3a9526
VS
6234 assert_vblank_disabled(crtc);
6235 drm_crtc_vblank_on(crtc);
6236
f9b61ff6
DV
6237 for_each_encoder_on_crtc(dev, crtc, encoder)
6238 encoder->enable(encoder);
0b8765c6 6239}
79e53945 6240
87476d63
DV
6241static void i9xx_pfit_disable(struct intel_crtc *crtc)
6242{
6243 struct drm_device *dev = crtc->base.dev;
6244 struct drm_i915_private *dev_priv = dev->dev_private;
87476d63 6245
6e3c9717 6246 if (!crtc->config->gmch_pfit.control)
328d8e82 6247 return;
87476d63 6248
328d8e82 6249 assert_pipe_disabled(dev_priv, crtc->pipe);
87476d63 6250
328d8e82
DV
6251 DRM_DEBUG_DRIVER("disabling pfit, current: 0x%08x\n",
6252 I915_READ(PFIT_CONTROL));
6253 I915_WRITE(PFIT_CONTROL, 0);
87476d63
DV
6254}
6255
0b8765c6
JB
6256static void i9xx_crtc_disable(struct drm_crtc *crtc)
6257{
6258 struct drm_device *dev = crtc->dev;
6259 struct drm_i915_private *dev_priv = dev->dev_private;
6260 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
ef9c3aee 6261 struct intel_encoder *encoder;
0b8765c6 6262 int pipe = intel_crtc->pipe;
ef9c3aee 6263
f7abfe8b
CW
6264 if (!intel_crtc->active)
6265 return;
6266
6304cd91
VS
6267 /*
6268 * On gen2 planes are double buffered but the pipe isn't, so we must
6269 * wait for planes to fully turn off before disabling the pipe.
564ed191
ID
6270 * We also need to wait on all gmch platforms because of the
6271 * self-refresh mode constraint explained above.
6304cd91 6272 */
564ed191 6273 intel_wait_for_vblank(dev, pipe);
6304cd91 6274
4b3a9526
VS
6275 for_each_encoder_on_crtc(dev, crtc, encoder)
6276 encoder->disable(encoder);
6277
f9b61ff6
DV
6278 drm_crtc_vblank_off(crtc);
6279 assert_vblank_disabled(crtc);
6280
575f7ab7 6281 intel_disable_pipe(intel_crtc);
24a1f16d 6282
87476d63 6283 i9xx_pfit_disable(intel_crtc);
24a1f16d 6284
89b667f8
JB
6285 for_each_encoder_on_crtc(dev, crtc, encoder)
6286 if (encoder->post_disable)
6287 encoder->post_disable(encoder);
6288
409ee761 6289 if (!intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_DSI)) {
076ed3b2
CML
6290 if (IS_CHERRYVIEW(dev))
6291 chv_disable_pll(dev_priv, pipe);
6292 else if (IS_VALLEYVIEW(dev))
6293 vlv_disable_pll(dev_priv, pipe);
6294 else
1c4e0274 6295 i9xx_disable_pll(intel_crtc);
076ed3b2 6296 }
0b8765c6 6297
4a3436e8 6298 if (!IS_GEN2(dev))
a72e4c9f 6299 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
4a3436e8 6300
f7abfe8b 6301 intel_crtc->active = false;
46ba614c 6302 intel_update_watermarks(crtc);
f37fcc2a 6303
efa9624e 6304 mutex_lock(&dev->struct_mutex);
7ff0ebcc 6305 intel_fbc_update(dev);
efa9624e 6306 mutex_unlock(&dev->struct_mutex);
0b8765c6
JB
6307}
6308
ee7b9f93
JB
6309static void i9xx_crtc_off(struct drm_crtc *crtc)
6310{
6311}
6312
b04c5bd6
BF
6313/* Master function to enable/disable CRTC and corresponding power wells */
6314void intel_crtc_control(struct drm_crtc *crtc, bool enable)
976f8a20
DV
6315{
6316 struct drm_device *dev = crtc->dev;
6317 struct drm_i915_private *dev_priv = dev->dev_private;
0e572fe7 6318 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
0e572fe7
DV
6319 enum intel_display_power_domain domain;
6320 unsigned long domains;
976f8a20 6321
0e572fe7
DV
6322 if (enable) {
6323 if (!intel_crtc->active) {
e1e9fb84
DV
6324 domains = get_crtc_power_domains(crtc);
6325 for_each_power_domain(domain, domains)
6326 intel_display_power_get(dev_priv, domain);
6327 intel_crtc->enabled_power_domains = domains;
0e572fe7
DV
6328
6329 dev_priv->display.crtc_enable(crtc);
ce22dba9 6330 intel_crtc_enable_planes(crtc);
0e572fe7
DV
6331 }
6332 } else {
6333 if (intel_crtc->active) {
ce22dba9 6334 intel_crtc_disable_planes(crtc);
0e572fe7
DV
6335 dev_priv->display.crtc_disable(crtc);
6336
e1e9fb84
DV
6337 domains = intel_crtc->enabled_power_domains;
6338 for_each_power_domain(domain, domains)
6339 intel_display_power_put(dev_priv, domain);
6340 intel_crtc->enabled_power_domains = 0;
0e572fe7
DV
6341 }
6342 }
b04c5bd6
BF
6343}
6344
6345/**
6346 * Sets the power management mode of the pipe and plane.
6347 */
6348void intel_crtc_update_dpms(struct drm_crtc *crtc)
6349{
6350 struct drm_device *dev = crtc->dev;
6351 struct intel_encoder *intel_encoder;
6352 bool enable = false;
6353
6354 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
6355 enable |= intel_encoder->connectors_active;
6356
6357 intel_crtc_control(crtc, enable);
0f63cca2
ACO
6358
6359 crtc->state->active = enable;
976f8a20
DV
6360}
6361
cdd59983
CW
6362static void intel_crtc_disable(struct drm_crtc *crtc)
6363{
cdd59983 6364 struct drm_device *dev = crtc->dev;
976f8a20 6365 struct drm_connector *connector;
ee7b9f93 6366 struct drm_i915_private *dev_priv = dev->dev_private;
cdd59983 6367
976f8a20 6368 /* crtc should still be enabled when we disable it. */
83d65738 6369 WARN_ON(!crtc->state->enable);
976f8a20 6370
ce22dba9 6371 intel_crtc_disable_planes(crtc);
976f8a20 6372 dev_priv->display.crtc_disable(crtc);
ee7b9f93
JB
6373 dev_priv->display.off(crtc);
6374
70a101f8 6375 drm_plane_helper_disable(crtc->primary);
976f8a20
DV
6376
6377 /* Update computed state. */
6378 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
6379 if (!connector->encoder || !connector->encoder->crtc)
6380 continue;
6381
6382 if (connector->encoder->crtc != crtc)
6383 continue;
6384
6385 connector->dpms = DRM_MODE_DPMS_OFF;
6386 to_intel_encoder(connector->encoder)->connectors_active = false;
cdd59983
CW
6387 }
6388}
6389
ea5b213a 6390void intel_encoder_destroy(struct drm_encoder *encoder)
7e7d76c3 6391{
4ef69c7a 6392 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
ea5b213a 6393
ea5b213a
CW
6394 drm_encoder_cleanup(encoder);
6395 kfree(intel_encoder);
7e7d76c3
JB
6396}
6397
9237329d 6398/* Simple dpms helper for encoders with just one connector, no cloning and only
5ab432ef
DV
6399 * one kind of off state. It clamps all !ON modes to fully OFF and changes the
6400 * state of the entire output pipe. */
9237329d 6401static void intel_encoder_dpms(struct intel_encoder *encoder, int mode)
7e7d76c3 6402{
5ab432ef
DV
6403 if (mode == DRM_MODE_DPMS_ON) {
6404 encoder->connectors_active = true;
6405
b2cabb0e 6406 intel_crtc_update_dpms(encoder->base.crtc);
5ab432ef
DV
6407 } else {
6408 encoder->connectors_active = false;
6409
b2cabb0e 6410 intel_crtc_update_dpms(encoder->base.crtc);
5ab432ef 6411 }
79e53945
JB
6412}
6413
0a91ca29
DV
6414/* Cross check the actual hw state with our own modeset state tracking (and it's
6415 * internal consistency). */
b980514c 6416static void intel_connector_check_state(struct intel_connector *connector)
79e53945 6417{
0a91ca29
DV
6418 if (connector->get_hw_state(connector)) {
6419 struct intel_encoder *encoder = connector->encoder;
6420 struct drm_crtc *crtc;
6421 bool encoder_enabled;
6422 enum pipe pipe;
6423
6424 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
6425 connector->base.base.id,
c23cc417 6426 connector->base.name);
0a91ca29 6427
0e32b39c
DA
6428 /* there is no real hw state for MST connectors */
6429 if (connector->mst_port)
6430 return;
6431
e2c719b7 6432 I915_STATE_WARN(connector->base.dpms == DRM_MODE_DPMS_OFF,
0a91ca29 6433 "wrong connector dpms state\n");
e2c719b7 6434 I915_STATE_WARN(connector->base.encoder != &encoder->base,
0a91ca29 6435 "active connector not linked to encoder\n");
0a91ca29 6436
36cd7444 6437 if (encoder) {
e2c719b7 6438 I915_STATE_WARN(!encoder->connectors_active,
36cd7444
DA
6439 "encoder->connectors_active not set\n");
6440
6441 encoder_enabled = encoder->get_hw_state(encoder, &pipe);
e2c719b7
RC
6442 I915_STATE_WARN(!encoder_enabled, "encoder not enabled\n");
6443 if (I915_STATE_WARN_ON(!encoder->base.crtc))
36cd7444 6444 return;
0a91ca29 6445
36cd7444 6446 crtc = encoder->base.crtc;
0a91ca29 6447
83d65738
MR
6448 I915_STATE_WARN(!crtc->state->enable,
6449 "crtc not enabled\n");
e2c719b7
RC
6450 I915_STATE_WARN(!to_intel_crtc(crtc)->active, "crtc not active\n");
6451 I915_STATE_WARN(pipe != to_intel_crtc(crtc)->pipe,
36cd7444
DA
6452 "encoder active on the wrong pipe\n");
6453 }
0a91ca29 6454 }
79e53945
JB
6455}
6456
08d9bc92
ACO
6457int intel_connector_init(struct intel_connector *connector)
6458{
6459 struct drm_connector_state *connector_state;
6460
6461 connector_state = kzalloc(sizeof *connector_state, GFP_KERNEL);
6462 if (!connector_state)
6463 return -ENOMEM;
6464
6465 connector->base.state = connector_state;
6466 return 0;
6467}
6468
6469struct intel_connector *intel_connector_alloc(void)
6470{
6471 struct intel_connector *connector;
6472
6473 connector = kzalloc(sizeof *connector, GFP_KERNEL);
6474 if (!connector)
6475 return NULL;
6476
6477 if (intel_connector_init(connector) < 0) {
6478 kfree(connector);
6479 return NULL;
6480 }
6481
6482 return connector;
6483}
6484
5ab432ef
DV
6485/* Even simpler default implementation, if there's really no special case to
6486 * consider. */
6487void intel_connector_dpms(struct drm_connector *connector, int mode)
79e53945 6488{
5ab432ef
DV
6489 /* All the simple cases only support two dpms states. */
6490 if (mode != DRM_MODE_DPMS_ON)
6491 mode = DRM_MODE_DPMS_OFF;
d4270e57 6492
5ab432ef
DV
6493 if (mode == connector->dpms)
6494 return;
6495
6496 connector->dpms = mode;
6497
6498 /* Only need to change hw state when actually enabled */
c9976dcf
CW
6499 if (connector->encoder)
6500 intel_encoder_dpms(to_intel_encoder(connector->encoder), mode);
0a91ca29 6501
b980514c 6502 intel_modeset_check_state(connector->dev);
79e53945
JB
6503}
6504
f0947c37
DV
6505/* Simple connector->get_hw_state implementation for encoders that support only
6506 * one connector and no cloning and hence the encoder state determines the state
6507 * of the connector. */
6508bool intel_connector_get_hw_state(struct intel_connector *connector)
ea5b213a 6509{
24929352 6510 enum pipe pipe = 0;
f0947c37 6511 struct intel_encoder *encoder = connector->encoder;
ea5b213a 6512
f0947c37 6513 return encoder->get_hw_state(encoder, &pipe);
ea5b213a
CW
6514}
6515
6d293983 6516static int pipe_required_fdi_lanes(struct intel_crtc_state *crtc_state)
d272ddfa 6517{
6d293983
ACO
6518 if (crtc_state->base.enable && crtc_state->has_pch_encoder)
6519 return crtc_state->fdi_lanes;
d272ddfa
VS
6520
6521 return 0;
6522}
6523
6d293983 6524static int ironlake_check_fdi_lanes(struct drm_device *dev, enum pipe pipe,
5cec258b 6525 struct intel_crtc_state *pipe_config)
1857e1da 6526{
6d293983
ACO
6527 struct drm_atomic_state *state = pipe_config->base.state;
6528 struct intel_crtc *other_crtc;
6529 struct intel_crtc_state *other_crtc_state;
6530
1857e1da
DV
6531 DRM_DEBUG_KMS("checking fdi config on pipe %c, lanes %i\n",
6532 pipe_name(pipe), pipe_config->fdi_lanes);
6533 if (pipe_config->fdi_lanes > 4) {
6534 DRM_DEBUG_KMS("invalid fdi lane config on pipe %c: %i lanes\n",
6535 pipe_name(pipe), pipe_config->fdi_lanes);
6d293983 6536 return -EINVAL;
1857e1da
DV
6537 }
6538
bafb6553 6539 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
1857e1da
DV
6540 if (pipe_config->fdi_lanes > 2) {
6541 DRM_DEBUG_KMS("only 2 lanes on haswell, required: %i lanes\n",
6542 pipe_config->fdi_lanes);
6d293983 6543 return -EINVAL;
1857e1da 6544 } else {
6d293983 6545 return 0;
1857e1da
DV
6546 }
6547 }
6548
6549 if (INTEL_INFO(dev)->num_pipes == 2)
6d293983 6550 return 0;
1857e1da
DV
6551
6552 /* Ivybridge 3 pipe is really complicated */
6553 switch (pipe) {
6554 case PIPE_A:
6d293983 6555 return 0;
1857e1da 6556 case PIPE_B:
6d293983
ACO
6557 if (pipe_config->fdi_lanes <= 2)
6558 return 0;
6559
6560 other_crtc = to_intel_crtc(intel_get_crtc_for_pipe(dev, PIPE_C));
6561 other_crtc_state =
6562 intel_atomic_get_crtc_state(state, other_crtc);
6563 if (IS_ERR(other_crtc_state))
6564 return PTR_ERR(other_crtc_state);
6565
6566 if (pipe_required_fdi_lanes(other_crtc_state) > 0) {
1857e1da
DV
6567 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
6568 pipe_name(pipe), pipe_config->fdi_lanes);
6d293983 6569 return -EINVAL;
1857e1da 6570 }
6d293983 6571 return 0;
1857e1da 6572 case PIPE_C:
251cc67c
VS
6573 if (pipe_config->fdi_lanes > 2) {
6574 DRM_DEBUG_KMS("only 2 lanes on pipe %c: required %i lanes\n",
6575 pipe_name(pipe), pipe_config->fdi_lanes);
6d293983 6576 return -EINVAL;
251cc67c 6577 }
6d293983
ACO
6578
6579 other_crtc = to_intel_crtc(intel_get_crtc_for_pipe(dev, PIPE_B));
6580 other_crtc_state =
6581 intel_atomic_get_crtc_state(state, other_crtc);
6582 if (IS_ERR(other_crtc_state))
6583 return PTR_ERR(other_crtc_state);
6584
6585 if (pipe_required_fdi_lanes(other_crtc_state) > 2) {
1857e1da 6586 DRM_DEBUG_KMS("fdi link B uses too many lanes to enable link C\n");
6d293983 6587 return -EINVAL;
1857e1da 6588 }
6d293983 6589 return 0;
1857e1da
DV
6590 default:
6591 BUG();
6592 }
6593}
6594
e29c22c0
DV
6595#define RETRY 1
6596static int ironlake_fdi_compute_config(struct intel_crtc *intel_crtc,
5cec258b 6597 struct intel_crtc_state *pipe_config)
877d48d5 6598{
1857e1da 6599 struct drm_device *dev = intel_crtc->base.dev;
2d112de7 6600 struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
6d293983
ACO
6601 int lane, link_bw, fdi_dotclock, ret;
6602 bool needs_recompute = false;
877d48d5 6603
e29c22c0 6604retry:
877d48d5
DV
6605 /* FDI is a binary signal running at ~2.7GHz, encoding
6606 * each output octet as 10 bits. The actual frequency
6607 * is stored as a divider into a 100MHz clock, and the
6608 * mode pixel clock is stored in units of 1KHz.
6609 * Hence the bw of each lane in terms of the mode signal
6610 * is:
6611 */
6612 link_bw = intel_fdi_link_freq(dev) * MHz(100)/KHz(1)/10;
6613
241bfc38 6614 fdi_dotclock = adjusted_mode->crtc_clock;
877d48d5 6615
2bd89a07 6616 lane = ironlake_get_lanes_required(fdi_dotclock, link_bw,
877d48d5
DV
6617 pipe_config->pipe_bpp);
6618
6619 pipe_config->fdi_lanes = lane;
6620
2bd89a07 6621 intel_link_compute_m_n(pipe_config->pipe_bpp, lane, fdi_dotclock,
877d48d5 6622 link_bw, &pipe_config->fdi_m_n);
1857e1da 6623
6d293983
ACO
6624 ret = ironlake_check_fdi_lanes(intel_crtc->base.dev,
6625 intel_crtc->pipe, pipe_config);
6626 if (ret == -EINVAL && pipe_config->pipe_bpp > 6*3) {
e29c22c0
DV
6627 pipe_config->pipe_bpp -= 2*3;
6628 DRM_DEBUG_KMS("fdi link bw constraint, reducing pipe bpp to %i\n",
6629 pipe_config->pipe_bpp);
6630 needs_recompute = true;
6631 pipe_config->bw_constrained = true;
6632
6633 goto retry;
6634 }
6635
6636 if (needs_recompute)
6637 return RETRY;
6638
6d293983 6639 return ret;
877d48d5
DV
6640}
6641
8cfb3407
VS
6642static bool pipe_config_supports_ips(struct drm_i915_private *dev_priv,
6643 struct intel_crtc_state *pipe_config)
6644{
6645 if (pipe_config->pipe_bpp > 24)
6646 return false;
6647
6648 /* HSW can handle pixel rate up to cdclk? */
6649 if (IS_HASWELL(dev_priv->dev))
6650 return true;
6651
6652 /*
b432e5cf
VS
6653 * We compare against max which means we must take
6654 * the increased cdclk requirement into account when
6655 * calculating the new cdclk.
6656 *
6657 * Should measure whether using a lower cdclk w/o IPS
8cfb3407
VS
6658 */
6659 return ilk_pipe_pixel_rate(pipe_config) <=
6660 dev_priv->max_cdclk_freq * 95 / 100;
6661}
6662
42db64ef 6663static void hsw_compute_ips_config(struct intel_crtc *crtc,
5cec258b 6664 struct intel_crtc_state *pipe_config)
42db64ef 6665{
8cfb3407
VS
6666 struct drm_device *dev = crtc->base.dev;
6667 struct drm_i915_private *dev_priv = dev->dev_private;
6668
d330a953 6669 pipe_config->ips_enabled = i915.enable_ips &&
8cfb3407
VS
6670 hsw_crtc_supports_ips(crtc) &&
6671 pipe_config_supports_ips(dev_priv, pipe_config);
42db64ef
PZ
6672}
6673
a43f6e0f 6674static int intel_crtc_compute_config(struct intel_crtc *crtc,
5cec258b 6675 struct intel_crtc_state *pipe_config)
79e53945 6676{
a43f6e0f 6677 struct drm_device *dev = crtc->base.dev;
8bd31e67 6678 struct drm_i915_private *dev_priv = dev->dev_private;
2d112de7 6679 struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
d03c93d4 6680 int ret;
89749350 6681
ad3a4479 6682 /* FIXME should check pixel clock limits on all platforms */
cf532bb2 6683 if (INTEL_INFO(dev)->gen < 4) {
44913155 6684 int clock_limit = dev_priv->max_cdclk_freq;
cf532bb2
VS
6685
6686 /*
6687 * Enable pixel doubling when the dot clock
6688 * is > 90% of the (display) core speed.
6689 *
b397c96b
VS
6690 * GDG double wide on either pipe,
6691 * otherwise pipe A only.
cf532bb2 6692 */
b397c96b 6693 if ((crtc->pipe == PIPE_A || IS_I915G(dev)) &&
241bfc38 6694 adjusted_mode->crtc_clock > clock_limit * 9 / 10) {
ad3a4479 6695 clock_limit *= 2;
cf532bb2 6696 pipe_config->double_wide = true;
ad3a4479
VS
6697 }
6698
241bfc38 6699 if (adjusted_mode->crtc_clock > clock_limit * 9 / 10)
e29c22c0 6700 return -EINVAL;
2c07245f 6701 }
89749350 6702
1d1d0e27
VS
6703 /*
6704 * Pipe horizontal size must be even in:
6705 * - DVO ganged mode
6706 * - LVDS dual channel mode
6707 * - Double wide pipe
6708 */
a93e255f 6709 if ((intel_pipe_will_have_type(pipe_config, INTEL_OUTPUT_LVDS) &&
1d1d0e27
VS
6710 intel_is_dual_link_lvds(dev)) || pipe_config->double_wide)
6711 pipe_config->pipe_src_w &= ~1;
6712
8693a824
DL
6713 /* Cantiga+ cannot handle modes with a hsync front porch of 0.
6714 * WaPruneModeWithIncorrectHsyncOffset:ctg,elk,ilk,snb,ivb,vlv,hsw.
44f46b42
CW
6715 */
6716 if ((INTEL_INFO(dev)->gen > 4 || IS_G4X(dev)) &&
6717 adjusted_mode->hsync_start == adjusted_mode->hdisplay)
e29c22c0 6718 return -EINVAL;
44f46b42 6719
f5adf94e 6720 if (HAS_IPS(dev))
a43f6e0f
DV
6721 hsw_compute_ips_config(crtc, pipe_config);
6722
877d48d5 6723 if (pipe_config->has_pch_encoder)
a43f6e0f 6724 return ironlake_fdi_compute_config(crtc, pipe_config);
877d48d5 6725
d03c93d4
CK
6726 /* FIXME: remove below call once atomic mode set is place and all crtc
6727 * related checks called from atomic_crtc_check function */
6728 ret = 0;
6729 DRM_DEBUG_KMS("intel_crtc = %p drm_state (pipe_config->base.state) = %p\n",
6730 crtc, pipe_config->base.state);
6731 ret = intel_atomic_setup_scalers(dev, crtc, pipe_config);
6732
6733 return ret;
79e53945
JB
6734}
6735
1652d19e
VS
6736static int skylake_get_display_clock_speed(struct drm_device *dev)
6737{
6738 struct drm_i915_private *dev_priv = to_i915(dev);
6739 uint32_t lcpll1 = I915_READ(LCPLL1_CTL);
6740 uint32_t cdctl = I915_READ(CDCLK_CTL);
6741 uint32_t linkrate;
6742
414355a7 6743 if (!(lcpll1 & LCPLL_PLL_ENABLE))
1652d19e 6744 return 24000; /* 24MHz is the cd freq with NSSC ref */
1652d19e
VS
6745
6746 if ((cdctl & CDCLK_FREQ_SEL_MASK) == CDCLK_FREQ_540)
6747 return 540000;
6748
6749 linkrate = (I915_READ(DPLL_CTRL1) &
71cd8423 6750 DPLL_CTRL1_LINK_RATE_MASK(SKL_DPLL0)) >> 1;
1652d19e 6751
71cd8423
DL
6752 if (linkrate == DPLL_CTRL1_LINK_RATE_2160 ||
6753 linkrate == DPLL_CTRL1_LINK_RATE_1080) {
1652d19e
VS
6754 /* vco 8640 */
6755 switch (cdctl & CDCLK_FREQ_SEL_MASK) {
6756 case CDCLK_FREQ_450_432:
6757 return 432000;
6758 case CDCLK_FREQ_337_308:
6759 return 308570;
6760 case CDCLK_FREQ_675_617:
6761 return 617140;
6762 default:
6763 WARN(1, "Unknown cd freq selection\n");
6764 }
6765 } else {
6766 /* vco 8100 */
6767 switch (cdctl & CDCLK_FREQ_SEL_MASK) {
6768 case CDCLK_FREQ_450_432:
6769 return 450000;
6770 case CDCLK_FREQ_337_308:
6771 return 337500;
6772 case CDCLK_FREQ_675_617:
6773 return 675000;
6774 default:
6775 WARN(1, "Unknown cd freq selection\n");
6776 }
6777 }
6778
6779 /* error case, do as if DPLL0 isn't enabled */
6780 return 24000;
6781}
6782
6783static int broadwell_get_display_clock_speed(struct drm_device *dev)
6784{
6785 struct drm_i915_private *dev_priv = dev->dev_private;
6786 uint32_t lcpll = I915_READ(LCPLL_CTL);
6787 uint32_t freq = lcpll & LCPLL_CLK_FREQ_MASK;
6788
6789 if (lcpll & LCPLL_CD_SOURCE_FCLK)
6790 return 800000;
6791 else if (I915_READ(FUSE_STRAP) & HSW_CDCLK_LIMIT)
6792 return 450000;
6793 else if (freq == LCPLL_CLK_FREQ_450)
6794 return 450000;
6795 else if (freq == LCPLL_CLK_FREQ_54O_BDW)
6796 return 540000;
6797 else if (freq == LCPLL_CLK_FREQ_337_5_BDW)
6798 return 337500;
6799 else
6800 return 675000;
6801}
6802
6803static int haswell_get_display_clock_speed(struct drm_device *dev)
6804{
6805 struct drm_i915_private *dev_priv = dev->dev_private;
6806 uint32_t lcpll = I915_READ(LCPLL_CTL);
6807 uint32_t freq = lcpll & LCPLL_CLK_FREQ_MASK;
6808
6809 if (lcpll & LCPLL_CD_SOURCE_FCLK)
6810 return 800000;
6811 else if (I915_READ(FUSE_STRAP) & HSW_CDCLK_LIMIT)
6812 return 450000;
6813 else if (freq == LCPLL_CLK_FREQ_450)
6814 return 450000;
6815 else if (IS_HSW_ULT(dev))
6816 return 337500;
6817 else
6818 return 540000;
79e53945
JB
6819}
6820
25eb05fc
JB
6821static int valleyview_get_display_clock_speed(struct drm_device *dev)
6822{
d197b7d3 6823 struct drm_i915_private *dev_priv = dev->dev_private;
d197b7d3
VS
6824 u32 val;
6825 int divider;
6826
6bcda4f0
VS
6827 if (dev_priv->hpll_freq == 0)
6828 dev_priv->hpll_freq = valleyview_get_vco(dev_priv);
6829
a580516d 6830 mutex_lock(&dev_priv->sb_lock);
d197b7d3 6831 val = vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL);
a580516d 6832 mutex_unlock(&dev_priv->sb_lock);
d197b7d3
VS
6833
6834 divider = val & DISPLAY_FREQUENCY_VALUES;
6835
7d007f40
VS
6836 WARN((val & DISPLAY_FREQUENCY_STATUS) !=
6837 (divider << DISPLAY_FREQUENCY_STATUS_SHIFT),
6838 "cdclk change in progress\n");
6839
6bcda4f0 6840 return DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, divider + 1);
25eb05fc
JB
6841}
6842
b37a6434
VS
6843static int ilk_get_display_clock_speed(struct drm_device *dev)
6844{
6845 return 450000;
6846}
6847
e70236a8
JB
6848static int i945_get_display_clock_speed(struct drm_device *dev)
6849{
6850 return 400000;
6851}
79e53945 6852
e70236a8 6853static int i915_get_display_clock_speed(struct drm_device *dev)
79e53945 6854{
e907f170 6855 return 333333;
e70236a8 6856}
79e53945 6857
e70236a8
JB
6858static int i9xx_misc_get_display_clock_speed(struct drm_device *dev)
6859{
6860 return 200000;
6861}
79e53945 6862
257a7ffc
DV
6863static int pnv_get_display_clock_speed(struct drm_device *dev)
6864{
6865 u16 gcfgc = 0;
6866
6867 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
6868
6869 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
6870 case GC_DISPLAY_CLOCK_267_MHZ_PNV:
e907f170 6871 return 266667;
257a7ffc 6872 case GC_DISPLAY_CLOCK_333_MHZ_PNV:
e907f170 6873 return 333333;
257a7ffc 6874 case GC_DISPLAY_CLOCK_444_MHZ_PNV:
e907f170 6875 return 444444;
257a7ffc
DV
6876 case GC_DISPLAY_CLOCK_200_MHZ_PNV:
6877 return 200000;
6878 default:
6879 DRM_ERROR("Unknown pnv display core clock 0x%04x\n", gcfgc);
6880 case GC_DISPLAY_CLOCK_133_MHZ_PNV:
e907f170 6881 return 133333;
257a7ffc 6882 case GC_DISPLAY_CLOCK_167_MHZ_PNV:
e907f170 6883 return 166667;
257a7ffc
DV
6884 }
6885}
6886
e70236a8
JB
6887static int i915gm_get_display_clock_speed(struct drm_device *dev)
6888{
6889 u16 gcfgc = 0;
79e53945 6890
e70236a8
JB
6891 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
6892
6893 if (gcfgc & GC_LOW_FREQUENCY_ENABLE)
e907f170 6894 return 133333;
e70236a8
JB
6895 else {
6896 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
6897 case GC_DISPLAY_CLOCK_333_MHZ:
e907f170 6898 return 333333;
e70236a8
JB
6899 default:
6900 case GC_DISPLAY_CLOCK_190_200_MHZ:
6901 return 190000;
79e53945 6902 }
e70236a8
JB
6903 }
6904}
6905
6906static int i865_get_display_clock_speed(struct drm_device *dev)
6907{
e907f170 6908 return 266667;
e70236a8
JB
6909}
6910
1b1d2716 6911static int i85x_get_display_clock_speed(struct drm_device *dev)
e70236a8
JB
6912{
6913 u16 hpllcc = 0;
1b1d2716 6914
65cd2b3f
VS
6915 /*
6916 * 852GM/852GMV only supports 133 MHz and the HPLLCC
6917 * encoding is different :(
6918 * FIXME is this the right way to detect 852GM/852GMV?
6919 */
6920 if (dev->pdev->revision == 0x1)
6921 return 133333;
6922
1b1d2716
VS
6923 pci_bus_read_config_word(dev->pdev->bus,
6924 PCI_DEVFN(0, 3), HPLLCC, &hpllcc);
6925
e70236a8
JB
6926 /* Assume that the hardware is in the high speed state. This
6927 * should be the default.
6928 */
6929 switch (hpllcc & GC_CLOCK_CONTROL_MASK) {
6930 case GC_CLOCK_133_200:
1b1d2716 6931 case GC_CLOCK_133_200_2:
e70236a8
JB
6932 case GC_CLOCK_100_200:
6933 return 200000;
6934 case GC_CLOCK_166_250:
6935 return 250000;
6936 case GC_CLOCK_100_133:
e907f170 6937 return 133333;
1b1d2716
VS
6938 case GC_CLOCK_133_266:
6939 case GC_CLOCK_133_266_2:
6940 case GC_CLOCK_166_266:
6941 return 266667;
e70236a8 6942 }
79e53945 6943
e70236a8
JB
6944 /* Shouldn't happen */
6945 return 0;
6946}
79e53945 6947
e70236a8
JB
6948static int i830_get_display_clock_speed(struct drm_device *dev)
6949{
e907f170 6950 return 133333;
79e53945
JB
6951}
6952
34edce2f
VS
6953static unsigned int intel_hpll_vco(struct drm_device *dev)
6954{
6955 struct drm_i915_private *dev_priv = dev->dev_private;
6956 static const unsigned int blb_vco[8] = {
6957 [0] = 3200000,
6958 [1] = 4000000,
6959 [2] = 5333333,
6960 [3] = 4800000,
6961 [4] = 6400000,
6962 };
6963 static const unsigned int pnv_vco[8] = {
6964 [0] = 3200000,
6965 [1] = 4000000,
6966 [2] = 5333333,
6967 [3] = 4800000,
6968 [4] = 2666667,
6969 };
6970 static const unsigned int cl_vco[8] = {
6971 [0] = 3200000,
6972 [1] = 4000000,
6973 [2] = 5333333,
6974 [3] = 6400000,
6975 [4] = 3333333,
6976 [5] = 3566667,
6977 [6] = 4266667,
6978 };
6979 static const unsigned int elk_vco[8] = {
6980 [0] = 3200000,
6981 [1] = 4000000,
6982 [2] = 5333333,
6983 [3] = 4800000,
6984 };
6985 static const unsigned int ctg_vco[8] = {
6986 [0] = 3200000,
6987 [1] = 4000000,
6988 [2] = 5333333,
6989 [3] = 6400000,
6990 [4] = 2666667,
6991 [5] = 4266667,
6992 };
6993 const unsigned int *vco_table;
6994 unsigned int vco;
6995 uint8_t tmp = 0;
6996
6997 /* FIXME other chipsets? */
6998 if (IS_GM45(dev))
6999 vco_table = ctg_vco;
7000 else if (IS_G4X(dev))
7001 vco_table = elk_vco;
7002 else if (IS_CRESTLINE(dev))
7003 vco_table = cl_vco;
7004 else if (IS_PINEVIEW(dev))
7005 vco_table = pnv_vco;
7006 else if (IS_G33(dev))
7007 vco_table = blb_vco;
7008 else
7009 return 0;
7010
7011 tmp = I915_READ(IS_MOBILE(dev) ? HPLLVCO_MOBILE : HPLLVCO);
7012
7013 vco = vco_table[tmp & 0x7];
7014 if (vco == 0)
7015 DRM_ERROR("Bad HPLL VCO (HPLLVCO=0x%02x)\n", tmp);
7016 else
7017 DRM_DEBUG_KMS("HPLL VCO %u kHz\n", vco);
7018
7019 return vco;
7020}
7021
7022static int gm45_get_display_clock_speed(struct drm_device *dev)
7023{
7024 unsigned int cdclk_sel, vco = intel_hpll_vco(dev);
7025 uint16_t tmp = 0;
7026
7027 pci_read_config_word(dev->pdev, GCFGC, &tmp);
7028
7029 cdclk_sel = (tmp >> 12) & 0x1;
7030
7031 switch (vco) {
7032 case 2666667:
7033 case 4000000:
7034 case 5333333:
7035 return cdclk_sel ? 333333 : 222222;
7036 case 3200000:
7037 return cdclk_sel ? 320000 : 228571;
7038 default:
7039 DRM_ERROR("Unable to determine CDCLK. HPLL VCO=%u, CFGC=0x%04x\n", vco, tmp);
7040 return 222222;
7041 }
7042}
7043
7044static int i965gm_get_display_clock_speed(struct drm_device *dev)
7045{
7046 static const uint8_t div_3200[] = { 16, 10, 8 };
7047 static const uint8_t div_4000[] = { 20, 12, 10 };
7048 static const uint8_t div_5333[] = { 24, 16, 14 };
7049 const uint8_t *div_table;
7050 unsigned int cdclk_sel, vco = intel_hpll_vco(dev);
7051 uint16_t tmp = 0;
7052
7053 pci_read_config_word(dev->pdev, GCFGC, &tmp);
7054
7055 cdclk_sel = ((tmp >> 8) & 0x1f) - 1;
7056
7057 if (cdclk_sel >= ARRAY_SIZE(div_3200))
7058 goto fail;
7059
7060 switch (vco) {
7061 case 3200000:
7062 div_table = div_3200;
7063 break;
7064 case 4000000:
7065 div_table = div_4000;
7066 break;
7067 case 5333333:
7068 div_table = div_5333;
7069 break;
7070 default:
7071 goto fail;
7072 }
7073
7074 return DIV_ROUND_CLOSEST(vco, div_table[cdclk_sel]);
7075
7076 fail:
7077 DRM_ERROR("Unable to determine CDCLK. HPLL VCO=%u kHz, CFGC=0x%04x\n", vco, tmp);
7078 return 200000;
7079}
7080
7081static int g33_get_display_clock_speed(struct drm_device *dev)
7082{
7083 static const uint8_t div_3200[] = { 12, 10, 8, 7, 5, 16 };
7084 static const uint8_t div_4000[] = { 14, 12, 10, 8, 6, 20 };
7085 static const uint8_t div_4800[] = { 20, 14, 12, 10, 8, 24 };
7086 static const uint8_t div_5333[] = { 20, 16, 12, 12, 8, 28 };
7087 const uint8_t *div_table;
7088 unsigned int cdclk_sel, vco = intel_hpll_vco(dev);
7089 uint16_t tmp = 0;
7090
7091 pci_read_config_word(dev->pdev, GCFGC, &tmp);
7092
7093 cdclk_sel = (tmp >> 4) & 0x7;
7094
7095 if (cdclk_sel >= ARRAY_SIZE(div_3200))
7096 goto fail;
7097
7098 switch (vco) {
7099 case 3200000:
7100 div_table = div_3200;
7101 break;
7102 case 4000000:
7103 div_table = div_4000;
7104 break;
7105 case 4800000:
7106 div_table = div_4800;
7107 break;
7108 case 5333333:
7109 div_table = div_5333;
7110 break;
7111 default:
7112 goto fail;
7113 }
7114
7115 return DIV_ROUND_CLOSEST(vco, div_table[cdclk_sel]);
7116
7117 fail:
7118 DRM_ERROR("Unable to determine CDCLK. HPLL VCO=%u kHz, CFGC=0x%08x\n", vco, tmp);
7119 return 190476;
7120}
7121
2c07245f 7122static void
a65851af 7123intel_reduce_m_n_ratio(uint32_t *num, uint32_t *den)
2c07245f 7124{
a65851af
VS
7125 while (*num > DATA_LINK_M_N_MASK ||
7126 *den > DATA_LINK_M_N_MASK) {
2c07245f
ZW
7127 *num >>= 1;
7128 *den >>= 1;
7129 }
7130}
7131
a65851af
VS
7132static void compute_m_n(unsigned int m, unsigned int n,
7133 uint32_t *ret_m, uint32_t *ret_n)
7134{
7135 *ret_n = min_t(unsigned int, roundup_pow_of_two(n), DATA_LINK_N_MAX);
7136 *ret_m = div_u64((uint64_t) m * *ret_n, n);
7137 intel_reduce_m_n_ratio(ret_m, ret_n);
7138}
7139
e69d0bc1
DV
7140void
7141intel_link_compute_m_n(int bits_per_pixel, int nlanes,
7142 int pixel_clock, int link_clock,
7143 struct intel_link_m_n *m_n)
2c07245f 7144{
e69d0bc1 7145 m_n->tu = 64;
a65851af
VS
7146
7147 compute_m_n(bits_per_pixel * pixel_clock,
7148 link_clock * nlanes * 8,
7149 &m_n->gmch_m, &m_n->gmch_n);
7150
7151 compute_m_n(pixel_clock, link_clock,
7152 &m_n->link_m, &m_n->link_n);
2c07245f
ZW
7153}
7154
a7615030
CW
7155static inline bool intel_panel_use_ssc(struct drm_i915_private *dev_priv)
7156{
d330a953
JN
7157 if (i915.panel_use_ssc >= 0)
7158 return i915.panel_use_ssc != 0;
41aa3448 7159 return dev_priv->vbt.lvds_use_ssc
435793df 7160 && !(dev_priv->quirks & QUIRK_LVDS_SSC_DISABLE);
a7615030
CW
7161}
7162
a93e255f
ACO
7163static int i9xx_get_refclk(const struct intel_crtc_state *crtc_state,
7164 int num_connectors)
c65d77d8 7165{
a93e255f 7166 struct drm_device *dev = crtc_state->base.crtc->dev;
c65d77d8
JB
7167 struct drm_i915_private *dev_priv = dev->dev_private;
7168 int refclk;
7169
a93e255f
ACO
7170 WARN_ON(!crtc_state->base.state);
7171
5ab7b0b7 7172 if (IS_VALLEYVIEW(dev) || IS_BROXTON(dev)) {
9a0ea498 7173 refclk = 100000;
a93e255f 7174 } else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
c65d77d8 7175 intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
e91e941b
VS
7176 refclk = dev_priv->vbt.lvds_ssc_freq;
7177 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
c65d77d8
JB
7178 } else if (!IS_GEN2(dev)) {
7179 refclk = 96000;
7180 } else {
7181 refclk = 48000;
7182 }
7183
7184 return refclk;
7185}
7186
7429e9d4 7187static uint32_t pnv_dpll_compute_fp(struct dpll *dpll)
c65d77d8 7188{
7df00d7a 7189 return (1 << dpll->n) << 16 | dpll->m2;
7429e9d4 7190}
f47709a9 7191
7429e9d4
DV
7192static uint32_t i9xx_dpll_compute_fp(struct dpll *dpll)
7193{
7194 return dpll->n << 16 | dpll->m1 << 8 | dpll->m2;
c65d77d8
JB
7195}
7196
f47709a9 7197static void i9xx_update_pll_dividers(struct intel_crtc *crtc,
190f68c5 7198 struct intel_crtc_state *crtc_state,
a7516a05
JB
7199 intel_clock_t *reduced_clock)
7200{
f47709a9 7201 struct drm_device *dev = crtc->base.dev;
a7516a05
JB
7202 u32 fp, fp2 = 0;
7203
7204 if (IS_PINEVIEW(dev)) {
190f68c5 7205 fp = pnv_dpll_compute_fp(&crtc_state->dpll);
a7516a05 7206 if (reduced_clock)
7429e9d4 7207 fp2 = pnv_dpll_compute_fp(reduced_clock);
a7516a05 7208 } else {
190f68c5 7209 fp = i9xx_dpll_compute_fp(&crtc_state->dpll);
a7516a05 7210 if (reduced_clock)
7429e9d4 7211 fp2 = i9xx_dpll_compute_fp(reduced_clock);
a7516a05
JB
7212 }
7213
190f68c5 7214 crtc_state->dpll_hw_state.fp0 = fp;
a7516a05 7215
f47709a9 7216 crtc->lowfreq_avail = false;
a93e255f 7217 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
ab585dea 7218 reduced_clock) {
190f68c5 7219 crtc_state->dpll_hw_state.fp1 = fp2;
f47709a9 7220 crtc->lowfreq_avail = true;
a7516a05 7221 } else {
190f68c5 7222 crtc_state->dpll_hw_state.fp1 = fp;
a7516a05
JB
7223 }
7224}
7225
5e69f97f
CML
7226static void vlv_pllb_recal_opamp(struct drm_i915_private *dev_priv, enum pipe
7227 pipe)
89b667f8
JB
7228{
7229 u32 reg_val;
7230
7231 /*
7232 * PLLB opamp always calibrates to max value of 0x3f, force enable it
7233 * and set it to a reasonable value instead.
7234 */
ab3c759a 7235 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
89b667f8
JB
7236 reg_val &= 0xffffff00;
7237 reg_val |= 0x00000030;
ab3c759a 7238 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
89b667f8 7239
ab3c759a 7240 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
89b667f8
JB
7241 reg_val &= 0x8cffffff;
7242 reg_val = 0x8c000000;
ab3c759a 7243 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
89b667f8 7244
ab3c759a 7245 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
89b667f8 7246 reg_val &= 0xffffff00;
ab3c759a 7247 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
89b667f8 7248
ab3c759a 7249 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
89b667f8
JB
7250 reg_val &= 0x00ffffff;
7251 reg_val |= 0xb0000000;
ab3c759a 7252 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
89b667f8
JB
7253}
7254
b551842d
DV
7255static void intel_pch_transcoder_set_m_n(struct intel_crtc *crtc,
7256 struct intel_link_m_n *m_n)
7257{
7258 struct drm_device *dev = crtc->base.dev;
7259 struct drm_i915_private *dev_priv = dev->dev_private;
7260 int pipe = crtc->pipe;
7261
e3b95f1e
DV
7262 I915_WRITE(PCH_TRANS_DATA_M1(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
7263 I915_WRITE(PCH_TRANS_DATA_N1(pipe), m_n->gmch_n);
7264 I915_WRITE(PCH_TRANS_LINK_M1(pipe), m_n->link_m);
7265 I915_WRITE(PCH_TRANS_LINK_N1(pipe), m_n->link_n);
b551842d
DV
7266}
7267
7268static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
f769cd24
VK
7269 struct intel_link_m_n *m_n,
7270 struct intel_link_m_n *m2_n2)
b551842d
DV
7271{
7272 struct drm_device *dev = crtc->base.dev;
7273 struct drm_i915_private *dev_priv = dev->dev_private;
7274 int pipe = crtc->pipe;
6e3c9717 7275 enum transcoder transcoder = crtc->config->cpu_transcoder;
b551842d
DV
7276
7277 if (INTEL_INFO(dev)->gen >= 5) {
7278 I915_WRITE(PIPE_DATA_M1(transcoder), TU_SIZE(m_n->tu) | m_n->gmch_m);
7279 I915_WRITE(PIPE_DATA_N1(transcoder), m_n->gmch_n);
7280 I915_WRITE(PIPE_LINK_M1(transcoder), m_n->link_m);
7281 I915_WRITE(PIPE_LINK_N1(transcoder), m_n->link_n);
f769cd24
VK
7282 /* M2_N2 registers to be set only for gen < 8 (M2_N2 available
7283 * for gen < 8) and if DRRS is supported (to make sure the
7284 * registers are not unnecessarily accessed).
7285 */
44395bfe 7286 if (m2_n2 && (IS_CHERRYVIEW(dev) || INTEL_INFO(dev)->gen < 8) &&
6e3c9717 7287 crtc->config->has_drrs) {
f769cd24
VK
7288 I915_WRITE(PIPE_DATA_M2(transcoder),
7289 TU_SIZE(m2_n2->tu) | m2_n2->gmch_m);
7290 I915_WRITE(PIPE_DATA_N2(transcoder), m2_n2->gmch_n);
7291 I915_WRITE(PIPE_LINK_M2(transcoder), m2_n2->link_m);
7292 I915_WRITE(PIPE_LINK_N2(transcoder), m2_n2->link_n);
7293 }
b551842d 7294 } else {
e3b95f1e
DV
7295 I915_WRITE(PIPE_DATA_M_G4X(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
7296 I915_WRITE(PIPE_DATA_N_G4X(pipe), m_n->gmch_n);
7297 I915_WRITE(PIPE_LINK_M_G4X(pipe), m_n->link_m);
7298 I915_WRITE(PIPE_LINK_N_G4X(pipe), m_n->link_n);
b551842d
DV
7299 }
7300}
7301
fe3cd48d 7302void intel_dp_set_m_n(struct intel_crtc *crtc, enum link_m_n_set m_n)
03afc4a2 7303{
fe3cd48d
R
7304 struct intel_link_m_n *dp_m_n, *dp_m2_n2 = NULL;
7305
7306 if (m_n == M1_N1) {
7307 dp_m_n = &crtc->config->dp_m_n;
7308 dp_m2_n2 = &crtc->config->dp_m2_n2;
7309 } else if (m_n == M2_N2) {
7310
7311 /*
7312 * M2_N2 registers are not supported. Hence m2_n2 divider value
7313 * needs to be programmed into M1_N1.
7314 */
7315 dp_m_n = &crtc->config->dp_m2_n2;
7316 } else {
7317 DRM_ERROR("Unsupported divider value\n");
7318 return;
7319 }
7320
6e3c9717
ACO
7321 if (crtc->config->has_pch_encoder)
7322 intel_pch_transcoder_set_m_n(crtc, &crtc->config->dp_m_n);
03afc4a2 7323 else
fe3cd48d 7324 intel_cpu_transcoder_set_m_n(crtc, dp_m_n, dp_m2_n2);
03afc4a2
DV
7325}
7326
d288f65f 7327static void vlv_update_pll(struct intel_crtc *crtc,
5cec258b 7328 struct intel_crtc_state *pipe_config)
bdd4b6a6
DV
7329{
7330 u32 dpll, dpll_md;
7331
7332 /*
7333 * Enable DPIO clock input. We should never disable the reference
7334 * clock for pipe B, since VGA hotplug / manual detection depends
7335 * on it.
7336 */
7337 dpll = DPLL_EXT_BUFFER_ENABLE_VLV | DPLL_REFA_CLK_ENABLE_VLV |
7338 DPLL_VGA_MODE_DIS | DPLL_INTEGRATED_CLOCK_VLV;
7339 /* We should never disable this, set it here for state tracking */
7340 if (crtc->pipe == PIPE_B)
7341 dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
7342 dpll |= DPLL_VCO_ENABLE;
d288f65f 7343 pipe_config->dpll_hw_state.dpll = dpll;
bdd4b6a6 7344
d288f65f 7345 dpll_md = (pipe_config->pixel_multiplier - 1)
bdd4b6a6 7346 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
d288f65f 7347 pipe_config->dpll_hw_state.dpll_md = dpll_md;
bdd4b6a6
DV
7348}
7349
d288f65f 7350static void vlv_prepare_pll(struct intel_crtc *crtc,
5cec258b 7351 const struct intel_crtc_state *pipe_config)
a0c4da24 7352{
f47709a9 7353 struct drm_device *dev = crtc->base.dev;
a0c4da24 7354 struct drm_i915_private *dev_priv = dev->dev_private;
f47709a9 7355 int pipe = crtc->pipe;
bdd4b6a6 7356 u32 mdiv;
a0c4da24 7357 u32 bestn, bestm1, bestm2, bestp1, bestp2;
bdd4b6a6 7358 u32 coreclk, reg_val;
a0c4da24 7359
a580516d 7360 mutex_lock(&dev_priv->sb_lock);
09153000 7361
d288f65f
VS
7362 bestn = pipe_config->dpll.n;
7363 bestm1 = pipe_config->dpll.m1;
7364 bestm2 = pipe_config->dpll.m2;
7365 bestp1 = pipe_config->dpll.p1;
7366 bestp2 = pipe_config->dpll.p2;
a0c4da24 7367
89b667f8
JB
7368 /* See eDP HDMI DPIO driver vbios notes doc */
7369
7370 /* PLL B needs special handling */
bdd4b6a6 7371 if (pipe == PIPE_B)
5e69f97f 7372 vlv_pllb_recal_opamp(dev_priv, pipe);
89b667f8
JB
7373
7374 /* Set up Tx target for periodic Rcomp update */
ab3c759a 7375 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9_BCAST, 0x0100000f);
89b667f8
JB
7376
7377 /* Disable target IRef on PLL */
ab3c759a 7378 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW8(pipe));
89b667f8 7379 reg_val &= 0x00ffffff;
ab3c759a 7380 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW8(pipe), reg_val);
89b667f8
JB
7381
7382 /* Disable fast lock */
ab3c759a 7383 vlv_dpio_write(dev_priv, pipe, VLV_CMN_DW0, 0x610);
89b667f8
JB
7384
7385 /* Set idtafcrecal before PLL is enabled */
a0c4da24
JB
7386 mdiv = ((bestm1 << DPIO_M1DIV_SHIFT) | (bestm2 & DPIO_M2DIV_MASK));
7387 mdiv |= ((bestp1 << DPIO_P1_SHIFT) | (bestp2 << DPIO_P2_SHIFT));
7388 mdiv |= ((bestn << DPIO_N_SHIFT));
a0c4da24 7389 mdiv |= (1 << DPIO_K_SHIFT);
7df5080b
JB
7390
7391 /*
7392 * Post divider depends on pixel clock rate, DAC vs digital (and LVDS,
7393 * but we don't support that).
7394 * Note: don't use the DAC post divider as it seems unstable.
7395 */
7396 mdiv |= (DPIO_POST_DIV_HDMIDP << DPIO_POST_DIV_SHIFT);
ab3c759a 7397 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
a0c4da24 7398
a0c4da24 7399 mdiv |= DPIO_ENABLE_CALIBRATION;
ab3c759a 7400 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
a0c4da24 7401
89b667f8 7402 /* Set HBR and RBR LPF coefficients */
d288f65f 7403 if (pipe_config->port_clock == 162000 ||
409ee761
ACO
7404 intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG) ||
7405 intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI))
ab3c759a 7406 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
885b0120 7407 0x009f0003);
89b667f8 7408 else
ab3c759a 7409 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
89b667f8
JB
7410 0x00d0000f);
7411
681a8504 7412 if (pipe_config->has_dp_encoder) {
89b667f8 7413 /* Use SSC source */
bdd4b6a6 7414 if (pipe == PIPE_A)
ab3c759a 7415 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
89b667f8
JB
7416 0x0df40000);
7417 else
ab3c759a 7418 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
89b667f8
JB
7419 0x0df70000);
7420 } else { /* HDMI or VGA */
7421 /* Use bend source */
bdd4b6a6 7422 if (pipe == PIPE_A)
ab3c759a 7423 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
89b667f8
JB
7424 0x0df70000);
7425 else
ab3c759a 7426 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
89b667f8
JB
7427 0x0df40000);
7428 }
a0c4da24 7429
ab3c759a 7430 coreclk = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW7(pipe));
89b667f8 7431 coreclk = (coreclk & 0x0000ff00) | 0x01c00000;
409ee761
ACO
7432 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) ||
7433 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))
89b667f8 7434 coreclk |= 0x01000000;
ab3c759a 7435 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW7(pipe), coreclk);
a0c4da24 7436
ab3c759a 7437 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW11(pipe), 0x87871000);
a580516d 7438 mutex_unlock(&dev_priv->sb_lock);
a0c4da24
JB
7439}
7440
d288f65f 7441static void chv_update_pll(struct intel_crtc *crtc,
5cec258b 7442 struct intel_crtc_state *pipe_config)
1ae0d137 7443{
d288f65f 7444 pipe_config->dpll_hw_state.dpll = DPLL_SSC_REF_CLOCK_CHV |
1ae0d137
VS
7445 DPLL_REFA_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS |
7446 DPLL_VCO_ENABLE;
7447 if (crtc->pipe != PIPE_A)
d288f65f 7448 pipe_config->dpll_hw_state.dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
1ae0d137 7449
d288f65f
VS
7450 pipe_config->dpll_hw_state.dpll_md =
7451 (pipe_config->pixel_multiplier - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT;
1ae0d137
VS
7452}
7453
d288f65f 7454static void chv_prepare_pll(struct intel_crtc *crtc,
5cec258b 7455 const struct intel_crtc_state *pipe_config)
9d556c99
CML
7456{
7457 struct drm_device *dev = crtc->base.dev;
7458 struct drm_i915_private *dev_priv = dev->dev_private;
7459 int pipe = crtc->pipe;
7460 int dpll_reg = DPLL(crtc->pipe);
7461 enum dpio_channel port = vlv_pipe_to_channel(pipe);
9cbe40c1 7462 u32 loopfilter, tribuf_calcntr;
9d556c99 7463 u32 bestn, bestm1, bestm2, bestp1, bestp2, bestm2_frac;
a945ce7e 7464 u32 dpio_val;
9cbe40c1 7465 int vco;
9d556c99 7466
d288f65f
VS
7467 bestn = pipe_config->dpll.n;
7468 bestm2_frac = pipe_config->dpll.m2 & 0x3fffff;
7469 bestm1 = pipe_config->dpll.m1;
7470 bestm2 = pipe_config->dpll.m2 >> 22;
7471 bestp1 = pipe_config->dpll.p1;
7472 bestp2 = pipe_config->dpll.p2;
9cbe40c1 7473 vco = pipe_config->dpll.vco;
a945ce7e 7474 dpio_val = 0;
9cbe40c1 7475 loopfilter = 0;
9d556c99
CML
7476
7477 /*
7478 * Enable Refclk and SSC
7479 */
a11b0703 7480 I915_WRITE(dpll_reg,
d288f65f 7481 pipe_config->dpll_hw_state.dpll & ~DPLL_VCO_ENABLE);
a11b0703 7482
a580516d 7483 mutex_lock(&dev_priv->sb_lock);
9d556c99 7484
9d556c99
CML
7485 /* p1 and p2 divider */
7486 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW13(port),
7487 5 << DPIO_CHV_S1_DIV_SHIFT |
7488 bestp1 << DPIO_CHV_P1_DIV_SHIFT |
7489 bestp2 << DPIO_CHV_P2_DIV_SHIFT |
7490 1 << DPIO_CHV_K_DIV_SHIFT);
7491
7492 /* Feedback post-divider - m2 */
7493 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW0(port), bestm2);
7494
7495 /* Feedback refclk divider - n and m1 */
7496 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW1(port),
7497 DPIO_CHV_M1_DIV_BY_2 |
7498 1 << DPIO_CHV_N_DIV_SHIFT);
7499
7500 /* M2 fraction division */
a945ce7e
VP
7501 if (bestm2_frac)
7502 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW2(port), bestm2_frac);
9d556c99
CML
7503
7504 /* M2 fraction division enable */
a945ce7e
VP
7505 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW3(port));
7506 dpio_val &= ~(DPIO_CHV_FEEDFWD_GAIN_MASK | DPIO_CHV_FRAC_DIV_EN);
7507 dpio_val |= (2 << DPIO_CHV_FEEDFWD_GAIN_SHIFT);
7508 if (bestm2_frac)
7509 dpio_val |= DPIO_CHV_FRAC_DIV_EN;
7510 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW3(port), dpio_val);
9d556c99 7511
de3a0fde
VP
7512 /* Program digital lock detect threshold */
7513 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW9(port));
7514 dpio_val &= ~(DPIO_CHV_INT_LOCK_THRESHOLD_MASK |
7515 DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE);
7516 dpio_val |= (0x5 << DPIO_CHV_INT_LOCK_THRESHOLD_SHIFT);
7517 if (!bestm2_frac)
7518 dpio_val |= DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE;
7519 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW9(port), dpio_val);
7520
9d556c99 7521 /* Loop filter */
9cbe40c1
VP
7522 if (vco == 5400000) {
7523 loopfilter |= (0x3 << DPIO_CHV_PROP_COEFF_SHIFT);
7524 loopfilter |= (0x8 << DPIO_CHV_INT_COEFF_SHIFT);
7525 loopfilter |= (0x1 << DPIO_CHV_GAIN_CTRL_SHIFT);
7526 tribuf_calcntr = 0x9;
7527 } else if (vco <= 6200000) {
7528 loopfilter |= (0x5 << DPIO_CHV_PROP_COEFF_SHIFT);
7529 loopfilter |= (0xB << DPIO_CHV_INT_COEFF_SHIFT);
7530 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
7531 tribuf_calcntr = 0x9;
7532 } else if (vco <= 6480000) {
7533 loopfilter |= (0x4 << DPIO_CHV_PROP_COEFF_SHIFT);
7534 loopfilter |= (0x9 << DPIO_CHV_INT_COEFF_SHIFT);
7535 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
7536 tribuf_calcntr = 0x8;
7537 } else {
7538 /* Not supported. Apply the same limits as in the max case */
7539 loopfilter |= (0x4 << DPIO_CHV_PROP_COEFF_SHIFT);
7540 loopfilter |= (0x9 << DPIO_CHV_INT_COEFF_SHIFT);
7541 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
7542 tribuf_calcntr = 0;
7543 }
9d556c99
CML
7544 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW6(port), loopfilter);
7545
968040b2 7546 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW8(port));
9cbe40c1
VP
7547 dpio_val &= ~DPIO_CHV_TDC_TARGET_CNT_MASK;
7548 dpio_val |= (tribuf_calcntr << DPIO_CHV_TDC_TARGET_CNT_SHIFT);
7549 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW8(port), dpio_val);
7550
9d556c99
CML
7551 /* AFC Recal */
7552 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port),
7553 vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port)) |
7554 DPIO_AFC_RECAL);
7555
a580516d 7556 mutex_unlock(&dev_priv->sb_lock);
9d556c99
CML
7557}
7558
d288f65f
VS
7559/**
7560 * vlv_force_pll_on - forcibly enable just the PLL
7561 * @dev_priv: i915 private structure
7562 * @pipe: pipe PLL to enable
7563 * @dpll: PLL configuration
7564 *
7565 * Enable the PLL for @pipe using the supplied @dpll config. To be used
7566 * in cases where we need the PLL enabled even when @pipe is not going to
7567 * be enabled.
7568 */
7569void vlv_force_pll_on(struct drm_device *dev, enum pipe pipe,
7570 const struct dpll *dpll)
7571{
7572 struct intel_crtc *crtc =
7573 to_intel_crtc(intel_get_crtc_for_pipe(dev, pipe));
5cec258b 7574 struct intel_crtc_state pipe_config = {
a93e255f 7575 .base.crtc = &crtc->base,
d288f65f
VS
7576 .pixel_multiplier = 1,
7577 .dpll = *dpll,
7578 };
7579
7580 if (IS_CHERRYVIEW(dev)) {
7581 chv_update_pll(crtc, &pipe_config);
7582 chv_prepare_pll(crtc, &pipe_config);
7583 chv_enable_pll(crtc, &pipe_config);
7584 } else {
7585 vlv_update_pll(crtc, &pipe_config);
7586 vlv_prepare_pll(crtc, &pipe_config);
7587 vlv_enable_pll(crtc, &pipe_config);
7588 }
7589}
7590
7591/**
7592 * vlv_force_pll_off - forcibly disable just the PLL
7593 * @dev_priv: i915 private structure
7594 * @pipe: pipe PLL to disable
7595 *
7596 * Disable the PLL for @pipe. To be used in cases where we need
7597 * the PLL enabled even when @pipe is not going to be enabled.
7598 */
7599void vlv_force_pll_off(struct drm_device *dev, enum pipe pipe)
7600{
7601 if (IS_CHERRYVIEW(dev))
7602 chv_disable_pll(to_i915(dev), pipe);
7603 else
7604 vlv_disable_pll(to_i915(dev), pipe);
7605}
7606
f47709a9 7607static void i9xx_update_pll(struct intel_crtc *crtc,
190f68c5 7608 struct intel_crtc_state *crtc_state,
f47709a9 7609 intel_clock_t *reduced_clock,
eb1cbe48
DV
7610 int num_connectors)
7611{
f47709a9 7612 struct drm_device *dev = crtc->base.dev;
eb1cbe48 7613 struct drm_i915_private *dev_priv = dev->dev_private;
eb1cbe48
DV
7614 u32 dpll;
7615 bool is_sdvo;
190f68c5 7616 struct dpll *clock = &crtc_state->dpll;
eb1cbe48 7617
190f68c5 7618 i9xx_update_pll_dividers(crtc, crtc_state, reduced_clock);
2a8f64ca 7619
a93e255f
ACO
7620 is_sdvo = intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_SDVO) ||
7621 intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_HDMI);
eb1cbe48
DV
7622
7623 dpll = DPLL_VGA_MODE_DIS;
7624
a93e255f 7625 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS))
eb1cbe48
DV
7626 dpll |= DPLLB_MODE_LVDS;
7627 else
7628 dpll |= DPLLB_MODE_DAC_SERIAL;
6cc5f341 7629
ef1b460d 7630 if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
190f68c5 7631 dpll |= (crtc_state->pixel_multiplier - 1)
198a037f 7632 << SDVO_MULTIPLIER_SHIFT_HIRES;
eb1cbe48 7633 }
198a037f
DV
7634
7635 if (is_sdvo)
4a33e48d 7636 dpll |= DPLL_SDVO_HIGH_SPEED;
198a037f 7637
190f68c5 7638 if (crtc_state->has_dp_encoder)
4a33e48d 7639 dpll |= DPLL_SDVO_HIGH_SPEED;
eb1cbe48
DV
7640
7641 /* compute bitmask from p1 value */
7642 if (IS_PINEVIEW(dev))
7643 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
7644 else {
7645 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
7646 if (IS_G4X(dev) && reduced_clock)
7647 dpll |= (1 << (reduced_clock->p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
7648 }
7649 switch (clock->p2) {
7650 case 5:
7651 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
7652 break;
7653 case 7:
7654 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
7655 break;
7656 case 10:
7657 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
7658 break;
7659 case 14:
7660 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
7661 break;
7662 }
7663 if (INTEL_INFO(dev)->gen >= 4)
7664 dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);
7665
190f68c5 7666 if (crtc_state->sdvo_tv_clock)
eb1cbe48 7667 dpll |= PLL_REF_INPUT_TVCLKINBC;
a93e255f 7668 else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
eb1cbe48
DV
7669 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
7670 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
7671 else
7672 dpll |= PLL_REF_INPUT_DREFCLK;
7673
7674 dpll |= DPLL_VCO_ENABLE;
190f68c5 7675 crtc_state->dpll_hw_state.dpll = dpll;
8bcc2795 7676
eb1cbe48 7677 if (INTEL_INFO(dev)->gen >= 4) {
190f68c5 7678 u32 dpll_md = (crtc_state->pixel_multiplier - 1)
ef1b460d 7679 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
190f68c5 7680 crtc_state->dpll_hw_state.dpll_md = dpll_md;
eb1cbe48
DV
7681 }
7682}
7683
f47709a9 7684static void i8xx_update_pll(struct intel_crtc *crtc,
190f68c5 7685 struct intel_crtc_state *crtc_state,
f47709a9 7686 intel_clock_t *reduced_clock,
eb1cbe48
DV
7687 int num_connectors)
7688{
f47709a9 7689 struct drm_device *dev = crtc->base.dev;
eb1cbe48 7690 struct drm_i915_private *dev_priv = dev->dev_private;
eb1cbe48 7691 u32 dpll;
190f68c5 7692 struct dpll *clock = &crtc_state->dpll;
eb1cbe48 7693
190f68c5 7694 i9xx_update_pll_dividers(crtc, crtc_state, reduced_clock);
2a8f64ca 7695
eb1cbe48
DV
7696 dpll = DPLL_VGA_MODE_DIS;
7697
a93e255f 7698 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
eb1cbe48
DV
7699 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
7700 } else {
7701 if (clock->p1 == 2)
7702 dpll |= PLL_P1_DIVIDE_BY_TWO;
7703 else
7704 dpll |= (clock->p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
7705 if (clock->p2 == 4)
7706 dpll |= PLL_P2_DIVIDE_BY_4;
7707 }
7708
a93e255f 7709 if (!IS_I830(dev) && intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_DVO))
4a33e48d
DV
7710 dpll |= DPLL_DVO_2X_MODE;
7711
a93e255f 7712 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
eb1cbe48
DV
7713 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
7714 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
7715 else
7716 dpll |= PLL_REF_INPUT_DREFCLK;
7717
7718 dpll |= DPLL_VCO_ENABLE;
190f68c5 7719 crtc_state->dpll_hw_state.dpll = dpll;
eb1cbe48
DV
7720}
7721
8a654f3b 7722static void intel_set_pipe_timings(struct intel_crtc *intel_crtc)
b0e77b9c
PZ
7723{
7724 struct drm_device *dev = intel_crtc->base.dev;
7725 struct drm_i915_private *dev_priv = dev->dev_private;
7726 enum pipe pipe = intel_crtc->pipe;
6e3c9717 7727 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
8a654f3b 7728 struct drm_display_mode *adjusted_mode =
6e3c9717 7729 &intel_crtc->config->base.adjusted_mode;
1caea6e9
VS
7730 uint32_t crtc_vtotal, crtc_vblank_end;
7731 int vsyncshift = 0;
4d8a62ea
DV
7732
7733 /* We need to be careful not to changed the adjusted mode, for otherwise
7734 * the hw state checker will get angry at the mismatch. */
7735 crtc_vtotal = adjusted_mode->crtc_vtotal;
7736 crtc_vblank_end = adjusted_mode->crtc_vblank_end;
b0e77b9c 7737
609aeaca 7738 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
b0e77b9c 7739 /* the chip adds 2 halflines automatically */
4d8a62ea
DV
7740 crtc_vtotal -= 1;
7741 crtc_vblank_end -= 1;
609aeaca 7742
409ee761 7743 if (intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
609aeaca
VS
7744 vsyncshift = (adjusted_mode->crtc_htotal - 1) / 2;
7745 else
7746 vsyncshift = adjusted_mode->crtc_hsync_start -
7747 adjusted_mode->crtc_htotal / 2;
1caea6e9
VS
7748 if (vsyncshift < 0)
7749 vsyncshift += adjusted_mode->crtc_htotal;
b0e77b9c
PZ
7750 }
7751
7752 if (INTEL_INFO(dev)->gen > 3)
fe2b8f9d 7753 I915_WRITE(VSYNCSHIFT(cpu_transcoder), vsyncshift);
b0e77b9c 7754
fe2b8f9d 7755 I915_WRITE(HTOTAL(cpu_transcoder),
b0e77b9c
PZ
7756 (adjusted_mode->crtc_hdisplay - 1) |
7757 ((adjusted_mode->crtc_htotal - 1) << 16));
fe2b8f9d 7758 I915_WRITE(HBLANK(cpu_transcoder),
b0e77b9c
PZ
7759 (adjusted_mode->crtc_hblank_start - 1) |
7760 ((adjusted_mode->crtc_hblank_end - 1) << 16));
fe2b8f9d 7761 I915_WRITE(HSYNC(cpu_transcoder),
b0e77b9c
PZ
7762 (adjusted_mode->crtc_hsync_start - 1) |
7763 ((adjusted_mode->crtc_hsync_end - 1) << 16));
7764
fe2b8f9d 7765 I915_WRITE(VTOTAL(cpu_transcoder),
b0e77b9c 7766 (adjusted_mode->crtc_vdisplay - 1) |
4d8a62ea 7767 ((crtc_vtotal - 1) << 16));
fe2b8f9d 7768 I915_WRITE(VBLANK(cpu_transcoder),
b0e77b9c 7769 (adjusted_mode->crtc_vblank_start - 1) |
4d8a62ea 7770 ((crtc_vblank_end - 1) << 16));
fe2b8f9d 7771 I915_WRITE(VSYNC(cpu_transcoder),
b0e77b9c
PZ
7772 (adjusted_mode->crtc_vsync_start - 1) |
7773 ((adjusted_mode->crtc_vsync_end - 1) << 16));
7774
b5e508d4
PZ
7775 /* Workaround: when the EDP input selection is B, the VTOTAL_B must be
7776 * programmed with the VTOTAL_EDP value. Same for VTOTAL_C. This is
7777 * documented on the DDI_FUNC_CTL register description, EDP Input Select
7778 * bits. */
7779 if (IS_HASWELL(dev) && cpu_transcoder == TRANSCODER_EDP &&
7780 (pipe == PIPE_B || pipe == PIPE_C))
7781 I915_WRITE(VTOTAL(pipe), I915_READ(VTOTAL(cpu_transcoder)));
7782
b0e77b9c
PZ
7783 /* pipesrc controls the size that is scaled from, which should
7784 * always be the user's requested size.
7785 */
7786 I915_WRITE(PIPESRC(pipe),
6e3c9717
ACO
7787 ((intel_crtc->config->pipe_src_w - 1) << 16) |
7788 (intel_crtc->config->pipe_src_h - 1));
b0e77b9c
PZ
7789}
7790
1bd1bd80 7791static void intel_get_pipe_timings(struct intel_crtc *crtc,
5cec258b 7792 struct intel_crtc_state *pipe_config)
1bd1bd80
DV
7793{
7794 struct drm_device *dev = crtc->base.dev;
7795 struct drm_i915_private *dev_priv = dev->dev_private;
7796 enum transcoder cpu_transcoder = pipe_config->cpu_transcoder;
7797 uint32_t tmp;
7798
7799 tmp = I915_READ(HTOTAL(cpu_transcoder));
2d112de7
ACO
7800 pipe_config->base.adjusted_mode.crtc_hdisplay = (tmp & 0xffff) + 1;
7801 pipe_config->base.adjusted_mode.crtc_htotal = ((tmp >> 16) & 0xffff) + 1;
1bd1bd80 7802 tmp = I915_READ(HBLANK(cpu_transcoder));
2d112de7
ACO
7803 pipe_config->base.adjusted_mode.crtc_hblank_start = (tmp & 0xffff) + 1;
7804 pipe_config->base.adjusted_mode.crtc_hblank_end = ((tmp >> 16) & 0xffff) + 1;
1bd1bd80 7805 tmp = I915_READ(HSYNC(cpu_transcoder));
2d112de7
ACO
7806 pipe_config->base.adjusted_mode.crtc_hsync_start = (tmp & 0xffff) + 1;
7807 pipe_config->base.adjusted_mode.crtc_hsync_end = ((tmp >> 16) & 0xffff) + 1;
1bd1bd80
DV
7808
7809 tmp = I915_READ(VTOTAL(cpu_transcoder));
2d112de7
ACO
7810 pipe_config->base.adjusted_mode.crtc_vdisplay = (tmp & 0xffff) + 1;
7811 pipe_config->base.adjusted_mode.crtc_vtotal = ((tmp >> 16) & 0xffff) + 1;
1bd1bd80 7812 tmp = I915_READ(VBLANK(cpu_transcoder));
2d112de7
ACO
7813 pipe_config->base.adjusted_mode.crtc_vblank_start = (tmp & 0xffff) + 1;
7814 pipe_config->base.adjusted_mode.crtc_vblank_end = ((tmp >> 16) & 0xffff) + 1;
1bd1bd80 7815 tmp = I915_READ(VSYNC(cpu_transcoder));
2d112de7
ACO
7816 pipe_config->base.adjusted_mode.crtc_vsync_start = (tmp & 0xffff) + 1;
7817 pipe_config->base.adjusted_mode.crtc_vsync_end = ((tmp >> 16) & 0xffff) + 1;
1bd1bd80
DV
7818
7819 if (I915_READ(PIPECONF(cpu_transcoder)) & PIPECONF_INTERLACE_MASK) {
2d112de7
ACO
7820 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_INTERLACE;
7821 pipe_config->base.adjusted_mode.crtc_vtotal += 1;
7822 pipe_config->base.adjusted_mode.crtc_vblank_end += 1;
1bd1bd80
DV
7823 }
7824
7825 tmp = I915_READ(PIPESRC(crtc->pipe));
37327abd
VS
7826 pipe_config->pipe_src_h = (tmp & 0xffff) + 1;
7827 pipe_config->pipe_src_w = ((tmp >> 16) & 0xffff) + 1;
7828
2d112de7
ACO
7829 pipe_config->base.mode.vdisplay = pipe_config->pipe_src_h;
7830 pipe_config->base.mode.hdisplay = pipe_config->pipe_src_w;
1bd1bd80
DV
7831}
7832
f6a83288 7833void intel_mode_from_pipe_config(struct drm_display_mode *mode,
5cec258b 7834 struct intel_crtc_state *pipe_config)
babea61d 7835{
2d112de7
ACO
7836 mode->hdisplay = pipe_config->base.adjusted_mode.crtc_hdisplay;
7837 mode->htotal = pipe_config->base.adjusted_mode.crtc_htotal;
7838 mode->hsync_start = pipe_config->base.adjusted_mode.crtc_hsync_start;
7839 mode->hsync_end = pipe_config->base.adjusted_mode.crtc_hsync_end;
babea61d 7840
2d112de7
ACO
7841 mode->vdisplay = pipe_config->base.adjusted_mode.crtc_vdisplay;
7842 mode->vtotal = pipe_config->base.adjusted_mode.crtc_vtotal;
7843 mode->vsync_start = pipe_config->base.adjusted_mode.crtc_vsync_start;
7844 mode->vsync_end = pipe_config->base.adjusted_mode.crtc_vsync_end;
babea61d 7845
2d112de7 7846 mode->flags = pipe_config->base.adjusted_mode.flags;
babea61d 7847
2d112de7
ACO
7848 mode->clock = pipe_config->base.adjusted_mode.crtc_clock;
7849 mode->flags |= pipe_config->base.adjusted_mode.flags;
babea61d
JB
7850}
7851
84b046f3
DV
7852static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc)
7853{
7854 struct drm_device *dev = intel_crtc->base.dev;
7855 struct drm_i915_private *dev_priv = dev->dev_private;
7856 uint32_t pipeconf;
7857
9f11a9e4 7858 pipeconf = 0;
84b046f3 7859
b6b5d049
VS
7860 if ((intel_crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
7861 (intel_crtc->pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
7862 pipeconf |= I915_READ(PIPECONF(intel_crtc->pipe)) & PIPECONF_ENABLE;
67c72a12 7863
6e3c9717 7864 if (intel_crtc->config->double_wide)
cf532bb2 7865 pipeconf |= PIPECONF_DOUBLE_WIDE;
84b046f3 7866
ff9ce46e
DV
7867 /* only g4x and later have fancy bpc/dither controls */
7868 if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
ff9ce46e 7869 /* Bspec claims that we can't use dithering for 30bpp pipes. */
6e3c9717 7870 if (intel_crtc->config->dither && intel_crtc->config->pipe_bpp != 30)
ff9ce46e 7871 pipeconf |= PIPECONF_DITHER_EN |
84b046f3 7872 PIPECONF_DITHER_TYPE_SP;
84b046f3 7873
6e3c9717 7874 switch (intel_crtc->config->pipe_bpp) {
ff9ce46e
DV
7875 case 18:
7876 pipeconf |= PIPECONF_6BPC;
7877 break;
7878 case 24:
7879 pipeconf |= PIPECONF_8BPC;
7880 break;
7881 case 30:
7882 pipeconf |= PIPECONF_10BPC;
7883 break;
7884 default:
7885 /* Case prevented by intel_choose_pipe_bpp_dither. */
7886 BUG();
84b046f3
DV
7887 }
7888 }
7889
7890 if (HAS_PIPE_CXSR(dev)) {
7891 if (intel_crtc->lowfreq_avail) {
7892 DRM_DEBUG_KMS("enabling CxSR downclocking\n");
7893 pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
7894 } else {
7895 DRM_DEBUG_KMS("disabling CxSR downclocking\n");
84b046f3
DV
7896 }
7897 }
7898
6e3c9717 7899 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE) {
efc2cfff 7900 if (INTEL_INFO(dev)->gen < 4 ||
409ee761 7901 intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
efc2cfff
VS
7902 pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
7903 else
7904 pipeconf |= PIPECONF_INTERLACE_W_SYNC_SHIFT;
7905 } else
84b046f3
DV
7906 pipeconf |= PIPECONF_PROGRESSIVE;
7907
6e3c9717 7908 if (IS_VALLEYVIEW(dev) && intel_crtc->config->limited_color_range)
9f11a9e4 7909 pipeconf |= PIPECONF_COLOR_RANGE_SELECT;
9c8e09b7 7910
84b046f3
DV
7911 I915_WRITE(PIPECONF(intel_crtc->pipe), pipeconf);
7912 POSTING_READ(PIPECONF(intel_crtc->pipe));
7913}
7914
190f68c5
ACO
7915static int i9xx_crtc_compute_clock(struct intel_crtc *crtc,
7916 struct intel_crtc_state *crtc_state)
79e53945 7917{
c7653199 7918 struct drm_device *dev = crtc->base.dev;
79e53945 7919 struct drm_i915_private *dev_priv = dev->dev_private;
c751ce4f 7920 int refclk, num_connectors = 0;
652c393a 7921 intel_clock_t clock, reduced_clock;
a16af721 7922 bool ok, has_reduced_clock = false;
e9fd1c02 7923 bool is_lvds = false, is_dsi = false;
5eddb70b 7924 struct intel_encoder *encoder;
d4906093 7925 const intel_limit_t *limit;
55bb9992 7926 struct drm_atomic_state *state = crtc_state->base.state;
da3ced29 7927 struct drm_connector *connector;
55bb9992
ACO
7928 struct drm_connector_state *connector_state;
7929 int i;
79e53945 7930
dd3cd74a
ACO
7931 memset(&crtc_state->dpll_hw_state, 0,
7932 sizeof(crtc_state->dpll_hw_state));
7933
da3ced29 7934 for_each_connector_in_state(state, connector, connector_state, i) {
55bb9992
ACO
7935 if (connector_state->crtc != &crtc->base)
7936 continue;
7937
7938 encoder = to_intel_encoder(connector_state->best_encoder);
7939
5eddb70b 7940 switch (encoder->type) {
79e53945
JB
7941 case INTEL_OUTPUT_LVDS:
7942 is_lvds = true;
7943 break;
e9fd1c02
JN
7944 case INTEL_OUTPUT_DSI:
7945 is_dsi = true;
7946 break;
6847d71b
PZ
7947 default:
7948 break;
79e53945 7949 }
43565a06 7950
c751ce4f 7951 num_connectors++;
79e53945
JB
7952 }
7953
f2335330 7954 if (is_dsi)
5b18e57c 7955 return 0;
f2335330 7956
190f68c5 7957 if (!crtc_state->clock_set) {
a93e255f 7958 refclk = i9xx_get_refclk(crtc_state, num_connectors);
79e53945 7959
e9fd1c02
JN
7960 /*
7961 * Returns a set of divisors for the desired target clock with
7962 * the given refclk, or FALSE. The returned values represent
7963 * the clock equation: reflck * (5 * (m1 + 2) + (m2 + 2)) / (n +
7964 * 2) / p1 / p2.
7965 */
a93e255f
ACO
7966 limit = intel_limit(crtc_state, refclk);
7967 ok = dev_priv->display.find_dpll(limit, crtc_state,
190f68c5 7968 crtc_state->port_clock,
e9fd1c02 7969 refclk, NULL, &clock);
f2335330 7970 if (!ok) {
e9fd1c02
JN
7971 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7972 return -EINVAL;
7973 }
79e53945 7974
f2335330
JN
7975 if (is_lvds && dev_priv->lvds_downclock_avail) {
7976 /*
7977 * Ensure we match the reduced clock's P to the target
7978 * clock. If the clocks don't match, we can't switch
7979 * the display clock by using the FP0/FP1. In such case
7980 * we will disable the LVDS downclock feature.
7981 */
7982 has_reduced_clock =
a93e255f 7983 dev_priv->display.find_dpll(limit, crtc_state,
f2335330
JN
7984 dev_priv->lvds_downclock,
7985 refclk, &clock,
7986 &reduced_clock);
7987 }
7988 /* Compat-code for transition, will disappear. */
190f68c5
ACO
7989 crtc_state->dpll.n = clock.n;
7990 crtc_state->dpll.m1 = clock.m1;
7991 crtc_state->dpll.m2 = clock.m2;
7992 crtc_state->dpll.p1 = clock.p1;
7993 crtc_state->dpll.p2 = clock.p2;
f47709a9 7994 }
7026d4ac 7995
e9fd1c02 7996 if (IS_GEN2(dev)) {
190f68c5 7997 i8xx_update_pll(crtc, crtc_state,
2a8f64ca
VP
7998 has_reduced_clock ? &reduced_clock : NULL,
7999 num_connectors);
9d556c99 8000 } else if (IS_CHERRYVIEW(dev)) {
190f68c5 8001 chv_update_pll(crtc, crtc_state);
e9fd1c02 8002 } else if (IS_VALLEYVIEW(dev)) {
190f68c5 8003 vlv_update_pll(crtc, crtc_state);
e9fd1c02 8004 } else {
190f68c5 8005 i9xx_update_pll(crtc, crtc_state,
eb1cbe48 8006 has_reduced_clock ? &reduced_clock : NULL,
eba905b2 8007 num_connectors);
e9fd1c02 8008 }
79e53945 8009
c8f7a0db 8010 return 0;
f564048e
EA
8011}
8012
2fa2fe9a 8013static void i9xx_get_pfit_config(struct intel_crtc *crtc,
5cec258b 8014 struct intel_crtc_state *pipe_config)
2fa2fe9a
DV
8015{
8016 struct drm_device *dev = crtc->base.dev;
8017 struct drm_i915_private *dev_priv = dev->dev_private;
8018 uint32_t tmp;
8019
dc9e7dec
VS
8020 if (INTEL_INFO(dev)->gen <= 3 && (IS_I830(dev) || !IS_MOBILE(dev)))
8021 return;
8022
2fa2fe9a 8023 tmp = I915_READ(PFIT_CONTROL);
06922821
DV
8024 if (!(tmp & PFIT_ENABLE))
8025 return;
2fa2fe9a 8026
06922821 8027 /* Check whether the pfit is attached to our pipe. */
2fa2fe9a
DV
8028 if (INTEL_INFO(dev)->gen < 4) {
8029 if (crtc->pipe != PIPE_B)
8030 return;
2fa2fe9a
DV
8031 } else {
8032 if ((tmp & PFIT_PIPE_MASK) != (crtc->pipe << PFIT_PIPE_SHIFT))
8033 return;
8034 }
8035
06922821 8036 pipe_config->gmch_pfit.control = tmp;
2fa2fe9a
DV
8037 pipe_config->gmch_pfit.pgm_ratios = I915_READ(PFIT_PGM_RATIOS);
8038 if (INTEL_INFO(dev)->gen < 5)
8039 pipe_config->gmch_pfit.lvds_border_bits =
8040 I915_READ(LVDS) & LVDS_BORDER_ENABLE;
8041}
8042
acbec814 8043static void vlv_crtc_clock_get(struct intel_crtc *crtc,
5cec258b 8044 struct intel_crtc_state *pipe_config)
acbec814
JB
8045{
8046 struct drm_device *dev = crtc->base.dev;
8047 struct drm_i915_private *dev_priv = dev->dev_private;
8048 int pipe = pipe_config->cpu_transcoder;
8049 intel_clock_t clock;
8050 u32 mdiv;
662c6ecb 8051 int refclk = 100000;
acbec814 8052
f573de5a
SK
8053 /* In case of MIPI DPLL will not even be used */
8054 if (!(pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE))
8055 return;
8056
a580516d 8057 mutex_lock(&dev_priv->sb_lock);
ab3c759a 8058 mdiv = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW3(pipe));
a580516d 8059 mutex_unlock(&dev_priv->sb_lock);
acbec814
JB
8060
8061 clock.m1 = (mdiv >> DPIO_M1DIV_SHIFT) & 7;
8062 clock.m2 = mdiv & DPIO_M2DIV_MASK;
8063 clock.n = (mdiv >> DPIO_N_SHIFT) & 0xf;
8064 clock.p1 = (mdiv >> DPIO_P1_SHIFT) & 7;
8065 clock.p2 = (mdiv >> DPIO_P2_SHIFT) & 0x1f;
8066
f646628b 8067 vlv_clock(refclk, &clock);
acbec814 8068
f646628b
VS
8069 /* clock.dot is the fast clock */
8070 pipe_config->port_clock = clock.dot / 5;
acbec814
JB
8071}
8072
5724dbd1
DL
8073static void
8074i9xx_get_initial_plane_config(struct intel_crtc *crtc,
8075 struct intel_initial_plane_config *plane_config)
1ad292b5
JB
8076{
8077 struct drm_device *dev = crtc->base.dev;
8078 struct drm_i915_private *dev_priv = dev->dev_private;
8079 u32 val, base, offset;
8080 int pipe = crtc->pipe, plane = crtc->plane;
8081 int fourcc, pixel_format;
6761dd31 8082 unsigned int aligned_height;
b113d5ee 8083 struct drm_framebuffer *fb;
1b842c89 8084 struct intel_framebuffer *intel_fb;
1ad292b5 8085
42a7b088
DL
8086 val = I915_READ(DSPCNTR(plane));
8087 if (!(val & DISPLAY_PLANE_ENABLE))
8088 return;
8089
d9806c9f 8090 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
1b842c89 8091 if (!intel_fb) {
1ad292b5
JB
8092 DRM_DEBUG_KMS("failed to alloc fb\n");
8093 return;
8094 }
8095
1b842c89
DL
8096 fb = &intel_fb->base;
8097
18c5247e
DV
8098 if (INTEL_INFO(dev)->gen >= 4) {
8099 if (val & DISPPLANE_TILED) {
49af449b 8100 plane_config->tiling = I915_TILING_X;
18c5247e
DV
8101 fb->modifier[0] = I915_FORMAT_MOD_X_TILED;
8102 }
8103 }
1ad292b5
JB
8104
8105 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
b35d63fa 8106 fourcc = i9xx_format_to_fourcc(pixel_format);
b113d5ee
DL
8107 fb->pixel_format = fourcc;
8108 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
1ad292b5
JB
8109
8110 if (INTEL_INFO(dev)->gen >= 4) {
49af449b 8111 if (plane_config->tiling)
1ad292b5
JB
8112 offset = I915_READ(DSPTILEOFF(plane));
8113 else
8114 offset = I915_READ(DSPLINOFF(plane));
8115 base = I915_READ(DSPSURF(plane)) & 0xfffff000;
8116 } else {
8117 base = I915_READ(DSPADDR(plane));
8118 }
8119 plane_config->base = base;
8120
8121 val = I915_READ(PIPESRC(pipe));
b113d5ee
DL
8122 fb->width = ((val >> 16) & 0xfff) + 1;
8123 fb->height = ((val >> 0) & 0xfff) + 1;
1ad292b5
JB
8124
8125 val = I915_READ(DSPSTRIDE(pipe));
b113d5ee 8126 fb->pitches[0] = val & 0xffffffc0;
1ad292b5 8127
b113d5ee 8128 aligned_height = intel_fb_align_height(dev, fb->height,
091df6cb
DV
8129 fb->pixel_format,
8130 fb->modifier[0]);
1ad292b5 8131
f37b5c2b 8132 plane_config->size = fb->pitches[0] * aligned_height;
1ad292b5 8133
2844a921
DL
8134 DRM_DEBUG_KMS("pipe/plane %c/%d with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
8135 pipe_name(pipe), plane, fb->width, fb->height,
8136 fb->bits_per_pixel, base, fb->pitches[0],
8137 plane_config->size);
1ad292b5 8138
2d14030b 8139 plane_config->fb = intel_fb;
1ad292b5
JB
8140}
8141
70b23a98 8142static void chv_crtc_clock_get(struct intel_crtc *crtc,
5cec258b 8143 struct intel_crtc_state *pipe_config)
70b23a98
VS
8144{
8145 struct drm_device *dev = crtc->base.dev;
8146 struct drm_i915_private *dev_priv = dev->dev_private;
8147 int pipe = pipe_config->cpu_transcoder;
8148 enum dpio_channel port = vlv_pipe_to_channel(pipe);
8149 intel_clock_t clock;
8150 u32 cmn_dw13, pll_dw0, pll_dw1, pll_dw2;
8151 int refclk = 100000;
8152
a580516d 8153 mutex_lock(&dev_priv->sb_lock);
70b23a98
VS
8154 cmn_dw13 = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW13(port));
8155 pll_dw0 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW0(port));
8156 pll_dw1 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW1(port));
8157 pll_dw2 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW2(port));
a580516d 8158 mutex_unlock(&dev_priv->sb_lock);
70b23a98
VS
8159
8160 clock.m1 = (pll_dw1 & 0x7) == DPIO_CHV_M1_DIV_BY_2 ? 2 : 0;
8161 clock.m2 = ((pll_dw0 & 0xff) << 22) | (pll_dw2 & 0x3fffff);
8162 clock.n = (pll_dw1 >> DPIO_CHV_N_DIV_SHIFT) & 0xf;
8163 clock.p1 = (cmn_dw13 >> DPIO_CHV_P1_DIV_SHIFT) & 0x7;
8164 clock.p2 = (cmn_dw13 >> DPIO_CHV_P2_DIV_SHIFT) & 0x1f;
8165
8166 chv_clock(refclk, &clock);
8167
8168 /* clock.dot is the fast clock */
8169 pipe_config->port_clock = clock.dot / 5;
8170}
8171
0e8ffe1b 8172static bool i9xx_get_pipe_config(struct intel_crtc *crtc,
5cec258b 8173 struct intel_crtc_state *pipe_config)
0e8ffe1b
DV
8174{
8175 struct drm_device *dev = crtc->base.dev;
8176 struct drm_i915_private *dev_priv = dev->dev_private;
8177 uint32_t tmp;
8178
f458ebbc
DV
8179 if (!intel_display_power_is_enabled(dev_priv,
8180 POWER_DOMAIN_PIPE(crtc->pipe)))
b5482bd0
ID
8181 return false;
8182
e143a21c 8183 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
c0d43d62 8184 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
eccb140b 8185
0e8ffe1b
DV
8186 tmp = I915_READ(PIPECONF(crtc->pipe));
8187 if (!(tmp & PIPECONF_ENABLE))
8188 return false;
8189
42571aef
VS
8190 if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
8191 switch (tmp & PIPECONF_BPC_MASK) {
8192 case PIPECONF_6BPC:
8193 pipe_config->pipe_bpp = 18;
8194 break;
8195 case PIPECONF_8BPC:
8196 pipe_config->pipe_bpp = 24;
8197 break;
8198 case PIPECONF_10BPC:
8199 pipe_config->pipe_bpp = 30;
8200 break;
8201 default:
8202 break;
8203 }
8204 }
8205
b5a9fa09
DV
8206 if (IS_VALLEYVIEW(dev) && (tmp & PIPECONF_COLOR_RANGE_SELECT))
8207 pipe_config->limited_color_range = true;
8208
282740f7
VS
8209 if (INTEL_INFO(dev)->gen < 4)
8210 pipe_config->double_wide = tmp & PIPECONF_DOUBLE_WIDE;
8211
1bd1bd80
DV
8212 intel_get_pipe_timings(crtc, pipe_config);
8213
2fa2fe9a
DV
8214 i9xx_get_pfit_config(crtc, pipe_config);
8215
6c49f241
DV
8216 if (INTEL_INFO(dev)->gen >= 4) {
8217 tmp = I915_READ(DPLL_MD(crtc->pipe));
8218 pipe_config->pixel_multiplier =
8219 ((tmp & DPLL_MD_UDI_MULTIPLIER_MASK)
8220 >> DPLL_MD_UDI_MULTIPLIER_SHIFT) + 1;
8bcc2795 8221 pipe_config->dpll_hw_state.dpll_md = tmp;
6c49f241
DV
8222 } else if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
8223 tmp = I915_READ(DPLL(crtc->pipe));
8224 pipe_config->pixel_multiplier =
8225 ((tmp & SDVO_MULTIPLIER_MASK)
8226 >> SDVO_MULTIPLIER_SHIFT_HIRES) + 1;
8227 } else {
8228 /* Note that on i915G/GM the pixel multiplier is in the sdvo
8229 * port and will be fixed up in the encoder->get_config
8230 * function. */
8231 pipe_config->pixel_multiplier = 1;
8232 }
8bcc2795
DV
8233 pipe_config->dpll_hw_state.dpll = I915_READ(DPLL(crtc->pipe));
8234 if (!IS_VALLEYVIEW(dev)) {
1c4e0274
VS
8235 /*
8236 * DPLL_DVO_2X_MODE must be enabled for both DPLLs
8237 * on 830. Filter it out here so that we don't
8238 * report errors due to that.
8239 */
8240 if (IS_I830(dev))
8241 pipe_config->dpll_hw_state.dpll &= ~DPLL_DVO_2X_MODE;
8242
8bcc2795
DV
8243 pipe_config->dpll_hw_state.fp0 = I915_READ(FP0(crtc->pipe));
8244 pipe_config->dpll_hw_state.fp1 = I915_READ(FP1(crtc->pipe));
165e901c
VS
8245 } else {
8246 /* Mask out read-only status bits. */
8247 pipe_config->dpll_hw_state.dpll &= ~(DPLL_LOCK_VLV |
8248 DPLL_PORTC_READY_MASK |
8249 DPLL_PORTB_READY_MASK);
8bcc2795 8250 }
6c49f241 8251
70b23a98
VS
8252 if (IS_CHERRYVIEW(dev))
8253 chv_crtc_clock_get(crtc, pipe_config);
8254 else if (IS_VALLEYVIEW(dev))
acbec814
JB
8255 vlv_crtc_clock_get(crtc, pipe_config);
8256 else
8257 i9xx_crtc_clock_get(crtc, pipe_config);
18442d08 8258
0e8ffe1b
DV
8259 return true;
8260}
8261
dde86e2d 8262static void ironlake_init_pch_refclk(struct drm_device *dev)
13d83a67
JB
8263{
8264 struct drm_i915_private *dev_priv = dev->dev_private;
13d83a67 8265 struct intel_encoder *encoder;
74cfd7ac 8266 u32 val, final;
13d83a67 8267 bool has_lvds = false;
199e5d79 8268 bool has_cpu_edp = false;
199e5d79 8269 bool has_panel = false;
99eb6a01
KP
8270 bool has_ck505 = false;
8271 bool can_ssc = false;
13d83a67
JB
8272
8273 /* We need to take the global config into account */
b2784e15 8274 for_each_intel_encoder(dev, encoder) {
199e5d79
KP
8275 switch (encoder->type) {
8276 case INTEL_OUTPUT_LVDS:
8277 has_panel = true;
8278 has_lvds = true;
8279 break;
8280 case INTEL_OUTPUT_EDP:
8281 has_panel = true;
2de6905f 8282 if (enc_to_dig_port(&encoder->base)->port == PORT_A)
199e5d79
KP
8283 has_cpu_edp = true;
8284 break;
6847d71b
PZ
8285 default:
8286 break;
13d83a67
JB
8287 }
8288 }
8289
99eb6a01 8290 if (HAS_PCH_IBX(dev)) {
41aa3448 8291 has_ck505 = dev_priv->vbt.display_clock_mode;
99eb6a01
KP
8292 can_ssc = has_ck505;
8293 } else {
8294 has_ck505 = false;
8295 can_ssc = true;
8296 }
8297
2de6905f
ID
8298 DRM_DEBUG_KMS("has_panel %d has_lvds %d has_ck505 %d\n",
8299 has_panel, has_lvds, has_ck505);
13d83a67
JB
8300
8301 /* Ironlake: try to setup display ref clock before DPLL
8302 * enabling. This is only under driver's control after
8303 * PCH B stepping, previous chipset stepping should be
8304 * ignoring this setting.
8305 */
74cfd7ac
CW
8306 val = I915_READ(PCH_DREF_CONTROL);
8307
8308 /* As we must carefully and slowly disable/enable each source in turn,
8309 * compute the final state we want first and check if we need to
8310 * make any changes at all.
8311 */
8312 final = val;
8313 final &= ~DREF_NONSPREAD_SOURCE_MASK;
8314 if (has_ck505)
8315 final |= DREF_NONSPREAD_CK505_ENABLE;
8316 else
8317 final |= DREF_NONSPREAD_SOURCE_ENABLE;
8318
8319 final &= ~DREF_SSC_SOURCE_MASK;
8320 final &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
8321 final &= ~DREF_SSC1_ENABLE;
8322
8323 if (has_panel) {
8324 final |= DREF_SSC_SOURCE_ENABLE;
8325
8326 if (intel_panel_use_ssc(dev_priv) && can_ssc)
8327 final |= DREF_SSC1_ENABLE;
8328
8329 if (has_cpu_edp) {
8330 if (intel_panel_use_ssc(dev_priv) && can_ssc)
8331 final |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
8332 else
8333 final |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
8334 } else
8335 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
8336 } else {
8337 final |= DREF_SSC_SOURCE_DISABLE;
8338 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
8339 }
8340
8341 if (final == val)
8342 return;
8343
13d83a67 8344 /* Always enable nonspread source */
74cfd7ac 8345 val &= ~DREF_NONSPREAD_SOURCE_MASK;
13d83a67 8346
99eb6a01 8347 if (has_ck505)
74cfd7ac 8348 val |= DREF_NONSPREAD_CK505_ENABLE;
99eb6a01 8349 else
74cfd7ac 8350 val |= DREF_NONSPREAD_SOURCE_ENABLE;
13d83a67 8351
199e5d79 8352 if (has_panel) {
74cfd7ac
CW
8353 val &= ~DREF_SSC_SOURCE_MASK;
8354 val |= DREF_SSC_SOURCE_ENABLE;
13d83a67 8355
199e5d79 8356 /* SSC must be turned on before enabling the CPU output */
99eb6a01 8357 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
199e5d79 8358 DRM_DEBUG_KMS("Using SSC on panel\n");
74cfd7ac 8359 val |= DREF_SSC1_ENABLE;
e77166b5 8360 } else
74cfd7ac 8361 val &= ~DREF_SSC1_ENABLE;
199e5d79
KP
8362
8363 /* Get SSC going before enabling the outputs */
74cfd7ac 8364 I915_WRITE(PCH_DREF_CONTROL, val);
199e5d79
KP
8365 POSTING_READ(PCH_DREF_CONTROL);
8366 udelay(200);
8367
74cfd7ac 8368 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
13d83a67
JB
8369
8370 /* Enable CPU source on CPU attached eDP */
199e5d79 8371 if (has_cpu_edp) {
99eb6a01 8372 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
199e5d79 8373 DRM_DEBUG_KMS("Using SSC on eDP\n");
74cfd7ac 8374 val |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
eba905b2 8375 } else
74cfd7ac 8376 val |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
199e5d79 8377 } else
74cfd7ac 8378 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
199e5d79 8379
74cfd7ac 8380 I915_WRITE(PCH_DREF_CONTROL, val);
199e5d79
KP
8381 POSTING_READ(PCH_DREF_CONTROL);
8382 udelay(200);
8383 } else {
8384 DRM_DEBUG_KMS("Disabling SSC entirely\n");
8385
74cfd7ac 8386 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
199e5d79
KP
8387
8388 /* Turn off CPU output */
74cfd7ac 8389 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
199e5d79 8390
74cfd7ac 8391 I915_WRITE(PCH_DREF_CONTROL, val);
199e5d79
KP
8392 POSTING_READ(PCH_DREF_CONTROL);
8393 udelay(200);
8394
8395 /* Turn off the SSC source */
74cfd7ac
CW
8396 val &= ~DREF_SSC_SOURCE_MASK;
8397 val |= DREF_SSC_SOURCE_DISABLE;
199e5d79
KP
8398
8399 /* Turn off SSC1 */
74cfd7ac 8400 val &= ~DREF_SSC1_ENABLE;
199e5d79 8401
74cfd7ac 8402 I915_WRITE(PCH_DREF_CONTROL, val);
13d83a67
JB
8403 POSTING_READ(PCH_DREF_CONTROL);
8404 udelay(200);
8405 }
74cfd7ac
CW
8406
8407 BUG_ON(val != final);
13d83a67
JB
8408}
8409
f31f2d55 8410static void lpt_reset_fdi_mphy(struct drm_i915_private *dev_priv)
dde86e2d 8411{
f31f2d55 8412 uint32_t tmp;
dde86e2d 8413
0ff066a9
PZ
8414 tmp = I915_READ(SOUTH_CHICKEN2);
8415 tmp |= FDI_MPHY_IOSFSB_RESET_CTL;
8416 I915_WRITE(SOUTH_CHICKEN2, tmp);
dde86e2d 8417
0ff066a9
PZ
8418 if (wait_for_atomic_us(I915_READ(SOUTH_CHICKEN2) &
8419 FDI_MPHY_IOSFSB_RESET_STATUS, 100))
8420 DRM_ERROR("FDI mPHY reset assert timeout\n");
dde86e2d 8421
0ff066a9
PZ
8422 tmp = I915_READ(SOUTH_CHICKEN2);
8423 tmp &= ~FDI_MPHY_IOSFSB_RESET_CTL;
8424 I915_WRITE(SOUTH_CHICKEN2, tmp);
dde86e2d 8425
0ff066a9
PZ
8426 if (wait_for_atomic_us((I915_READ(SOUTH_CHICKEN2) &
8427 FDI_MPHY_IOSFSB_RESET_STATUS) == 0, 100))
8428 DRM_ERROR("FDI mPHY reset de-assert timeout\n");
f31f2d55
PZ
8429}
8430
8431/* WaMPhyProgramming:hsw */
8432static void lpt_program_fdi_mphy(struct drm_i915_private *dev_priv)
8433{
8434 uint32_t tmp;
dde86e2d
PZ
8435
8436 tmp = intel_sbi_read(dev_priv, 0x8008, SBI_MPHY);
8437 tmp &= ~(0xFF << 24);
8438 tmp |= (0x12 << 24);
8439 intel_sbi_write(dev_priv, 0x8008, tmp, SBI_MPHY);
8440
dde86e2d
PZ
8441 tmp = intel_sbi_read(dev_priv, 0x2008, SBI_MPHY);
8442 tmp |= (1 << 11);
8443 intel_sbi_write(dev_priv, 0x2008, tmp, SBI_MPHY);
8444
8445 tmp = intel_sbi_read(dev_priv, 0x2108, SBI_MPHY);
8446 tmp |= (1 << 11);
8447 intel_sbi_write(dev_priv, 0x2108, tmp, SBI_MPHY);
8448
dde86e2d
PZ
8449 tmp = intel_sbi_read(dev_priv, 0x206C, SBI_MPHY);
8450 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
8451 intel_sbi_write(dev_priv, 0x206C, tmp, SBI_MPHY);
8452
8453 tmp = intel_sbi_read(dev_priv, 0x216C, SBI_MPHY);
8454 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
8455 intel_sbi_write(dev_priv, 0x216C, tmp, SBI_MPHY);
8456
0ff066a9
PZ
8457 tmp = intel_sbi_read(dev_priv, 0x2080, SBI_MPHY);
8458 tmp &= ~(7 << 13);
8459 tmp |= (5 << 13);
8460 intel_sbi_write(dev_priv, 0x2080, tmp, SBI_MPHY);
dde86e2d 8461
0ff066a9
PZ
8462 tmp = intel_sbi_read(dev_priv, 0x2180, SBI_MPHY);
8463 tmp &= ~(7 << 13);
8464 tmp |= (5 << 13);
8465 intel_sbi_write(dev_priv, 0x2180, tmp, SBI_MPHY);
dde86e2d
PZ
8466
8467 tmp = intel_sbi_read(dev_priv, 0x208C, SBI_MPHY);
8468 tmp &= ~0xFF;
8469 tmp |= 0x1C;
8470 intel_sbi_write(dev_priv, 0x208C, tmp, SBI_MPHY);
8471
8472 tmp = intel_sbi_read(dev_priv, 0x218C, SBI_MPHY);
8473 tmp &= ~0xFF;
8474 tmp |= 0x1C;
8475 intel_sbi_write(dev_priv, 0x218C, tmp, SBI_MPHY);
8476
8477 tmp = intel_sbi_read(dev_priv, 0x2098, SBI_MPHY);
8478 tmp &= ~(0xFF << 16);
8479 tmp |= (0x1C << 16);
8480 intel_sbi_write(dev_priv, 0x2098, tmp, SBI_MPHY);
8481
8482 tmp = intel_sbi_read(dev_priv, 0x2198, SBI_MPHY);
8483 tmp &= ~(0xFF << 16);
8484 tmp |= (0x1C << 16);
8485 intel_sbi_write(dev_priv, 0x2198, tmp, SBI_MPHY);
8486
0ff066a9
PZ
8487 tmp = intel_sbi_read(dev_priv, 0x20C4, SBI_MPHY);
8488 tmp |= (1 << 27);
8489 intel_sbi_write(dev_priv, 0x20C4, tmp, SBI_MPHY);
dde86e2d 8490
0ff066a9
PZ
8491 tmp = intel_sbi_read(dev_priv, 0x21C4, SBI_MPHY);
8492 tmp |= (1 << 27);
8493 intel_sbi_write(dev_priv, 0x21C4, tmp, SBI_MPHY);
dde86e2d 8494
0ff066a9
PZ
8495 tmp = intel_sbi_read(dev_priv, 0x20EC, SBI_MPHY);
8496 tmp &= ~(0xF << 28);
8497 tmp |= (4 << 28);
8498 intel_sbi_write(dev_priv, 0x20EC, tmp, SBI_MPHY);
dde86e2d 8499
0ff066a9
PZ
8500 tmp = intel_sbi_read(dev_priv, 0x21EC, SBI_MPHY);
8501 tmp &= ~(0xF << 28);
8502 tmp |= (4 << 28);
8503 intel_sbi_write(dev_priv, 0x21EC, tmp, SBI_MPHY);
f31f2d55
PZ
8504}
8505
2fa86a1f
PZ
8506/* Implements 3 different sequences from BSpec chapter "Display iCLK
8507 * Programming" based on the parameters passed:
8508 * - Sequence to enable CLKOUT_DP
8509 * - Sequence to enable CLKOUT_DP without spread
8510 * - Sequence to enable CLKOUT_DP for FDI usage and configure PCH FDI I/O
8511 */
8512static void lpt_enable_clkout_dp(struct drm_device *dev, bool with_spread,
8513 bool with_fdi)
f31f2d55
PZ
8514{
8515 struct drm_i915_private *dev_priv = dev->dev_private;
2fa86a1f
PZ
8516 uint32_t reg, tmp;
8517
8518 if (WARN(with_fdi && !with_spread, "FDI requires downspread\n"))
8519 with_spread = true;
8520 if (WARN(dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE &&
8521 with_fdi, "LP PCH doesn't have FDI\n"))
8522 with_fdi = false;
f31f2d55 8523
a580516d 8524 mutex_lock(&dev_priv->sb_lock);
f31f2d55
PZ
8525
8526 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
8527 tmp &= ~SBI_SSCCTL_DISABLE;
8528 tmp |= SBI_SSCCTL_PATHALT;
8529 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
8530
8531 udelay(24);
8532
2fa86a1f
PZ
8533 if (with_spread) {
8534 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
8535 tmp &= ~SBI_SSCCTL_PATHALT;
8536 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
f31f2d55 8537
2fa86a1f
PZ
8538 if (with_fdi) {
8539 lpt_reset_fdi_mphy(dev_priv);
8540 lpt_program_fdi_mphy(dev_priv);
8541 }
8542 }
dde86e2d 8543
2fa86a1f
PZ
8544 reg = (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) ?
8545 SBI_GEN0 : SBI_DBUFF0;
8546 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
8547 tmp |= SBI_GEN0_CFG_BUFFENABLE_DISABLE;
8548 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
c00db246 8549
a580516d 8550 mutex_unlock(&dev_priv->sb_lock);
dde86e2d
PZ
8551}
8552
47701c3b
PZ
8553/* Sequence to disable CLKOUT_DP */
8554static void lpt_disable_clkout_dp(struct drm_device *dev)
8555{
8556 struct drm_i915_private *dev_priv = dev->dev_private;
8557 uint32_t reg, tmp;
8558
a580516d 8559 mutex_lock(&dev_priv->sb_lock);
47701c3b
PZ
8560
8561 reg = (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) ?
8562 SBI_GEN0 : SBI_DBUFF0;
8563 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
8564 tmp &= ~SBI_GEN0_CFG_BUFFENABLE_DISABLE;
8565 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
8566
8567 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
8568 if (!(tmp & SBI_SSCCTL_DISABLE)) {
8569 if (!(tmp & SBI_SSCCTL_PATHALT)) {
8570 tmp |= SBI_SSCCTL_PATHALT;
8571 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
8572 udelay(32);
8573 }
8574 tmp |= SBI_SSCCTL_DISABLE;
8575 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
8576 }
8577
a580516d 8578 mutex_unlock(&dev_priv->sb_lock);
47701c3b
PZ
8579}
8580
bf8fa3d3
PZ
8581static void lpt_init_pch_refclk(struct drm_device *dev)
8582{
bf8fa3d3
PZ
8583 struct intel_encoder *encoder;
8584 bool has_vga = false;
8585
b2784e15 8586 for_each_intel_encoder(dev, encoder) {
bf8fa3d3
PZ
8587 switch (encoder->type) {
8588 case INTEL_OUTPUT_ANALOG:
8589 has_vga = true;
8590 break;
6847d71b
PZ
8591 default:
8592 break;
bf8fa3d3
PZ
8593 }
8594 }
8595
47701c3b
PZ
8596 if (has_vga)
8597 lpt_enable_clkout_dp(dev, true, true);
8598 else
8599 lpt_disable_clkout_dp(dev);
bf8fa3d3
PZ
8600}
8601
dde86e2d
PZ
8602/*
8603 * Initialize reference clocks when the driver loads
8604 */
8605void intel_init_pch_refclk(struct drm_device *dev)
8606{
8607 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
8608 ironlake_init_pch_refclk(dev);
8609 else if (HAS_PCH_LPT(dev))
8610 lpt_init_pch_refclk(dev);
8611}
8612
55bb9992 8613static int ironlake_get_refclk(struct intel_crtc_state *crtc_state)
d9d444cb 8614{
55bb9992 8615 struct drm_device *dev = crtc_state->base.crtc->dev;
d9d444cb 8616 struct drm_i915_private *dev_priv = dev->dev_private;
55bb9992 8617 struct drm_atomic_state *state = crtc_state->base.state;
da3ced29 8618 struct drm_connector *connector;
55bb9992 8619 struct drm_connector_state *connector_state;
d9d444cb 8620 struct intel_encoder *encoder;
55bb9992 8621 int num_connectors = 0, i;
d9d444cb
JB
8622 bool is_lvds = false;
8623
da3ced29 8624 for_each_connector_in_state(state, connector, connector_state, i) {
55bb9992
ACO
8625 if (connector_state->crtc != crtc_state->base.crtc)
8626 continue;
8627
8628 encoder = to_intel_encoder(connector_state->best_encoder);
8629
d9d444cb
JB
8630 switch (encoder->type) {
8631 case INTEL_OUTPUT_LVDS:
8632 is_lvds = true;
8633 break;
6847d71b
PZ
8634 default:
8635 break;
d9d444cb
JB
8636 }
8637 num_connectors++;
8638 }
8639
8640 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
e91e941b 8641 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n",
41aa3448 8642 dev_priv->vbt.lvds_ssc_freq);
e91e941b 8643 return dev_priv->vbt.lvds_ssc_freq;
d9d444cb
JB
8644 }
8645
8646 return 120000;
8647}
8648
6ff93609 8649static void ironlake_set_pipeconf(struct drm_crtc *crtc)
79e53945 8650{
c8203565 8651 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
79e53945
JB
8652 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8653 int pipe = intel_crtc->pipe;
c8203565
PZ
8654 uint32_t val;
8655
78114071 8656 val = 0;
c8203565 8657
6e3c9717 8658 switch (intel_crtc->config->pipe_bpp) {
c8203565 8659 case 18:
dfd07d72 8660 val |= PIPECONF_6BPC;
c8203565
PZ
8661 break;
8662 case 24:
dfd07d72 8663 val |= PIPECONF_8BPC;
c8203565
PZ
8664 break;
8665 case 30:
dfd07d72 8666 val |= PIPECONF_10BPC;
c8203565
PZ
8667 break;
8668 case 36:
dfd07d72 8669 val |= PIPECONF_12BPC;
c8203565
PZ
8670 break;
8671 default:
cc769b62
PZ
8672 /* Case prevented by intel_choose_pipe_bpp_dither. */
8673 BUG();
c8203565
PZ
8674 }
8675
6e3c9717 8676 if (intel_crtc->config->dither)
c8203565
PZ
8677 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
8678
6e3c9717 8679 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
c8203565
PZ
8680 val |= PIPECONF_INTERLACED_ILK;
8681 else
8682 val |= PIPECONF_PROGRESSIVE;
8683
6e3c9717 8684 if (intel_crtc->config->limited_color_range)
3685a8f3 8685 val |= PIPECONF_COLOR_RANGE_SELECT;
3685a8f3 8686
c8203565
PZ
8687 I915_WRITE(PIPECONF(pipe), val);
8688 POSTING_READ(PIPECONF(pipe));
8689}
8690
86d3efce
VS
8691/*
8692 * Set up the pipe CSC unit.
8693 *
8694 * Currently only full range RGB to limited range RGB conversion
8695 * is supported, but eventually this should handle various
8696 * RGB<->YCbCr scenarios as well.
8697 */
50f3b016 8698static void intel_set_pipe_csc(struct drm_crtc *crtc)
86d3efce
VS
8699{
8700 struct drm_device *dev = crtc->dev;
8701 struct drm_i915_private *dev_priv = dev->dev_private;
8702 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8703 int pipe = intel_crtc->pipe;
8704 uint16_t coeff = 0x7800; /* 1.0 */
8705
8706 /*
8707 * TODO: Check what kind of values actually come out of the pipe
8708 * with these coeff/postoff values and adjust to get the best
8709 * accuracy. Perhaps we even need to take the bpc value into
8710 * consideration.
8711 */
8712
6e3c9717 8713 if (intel_crtc->config->limited_color_range)
86d3efce
VS
8714 coeff = ((235 - 16) * (1 << 12) / 255) & 0xff8; /* 0.xxx... */
8715
8716 /*
8717 * GY/GU and RY/RU should be the other way around according
8718 * to BSpec, but reality doesn't agree. Just set them up in
8719 * a way that results in the correct picture.
8720 */
8721 I915_WRITE(PIPE_CSC_COEFF_RY_GY(pipe), coeff << 16);
8722 I915_WRITE(PIPE_CSC_COEFF_BY(pipe), 0);
8723
8724 I915_WRITE(PIPE_CSC_COEFF_RU_GU(pipe), coeff);
8725 I915_WRITE(PIPE_CSC_COEFF_BU(pipe), 0);
8726
8727 I915_WRITE(PIPE_CSC_COEFF_RV_GV(pipe), 0);
8728 I915_WRITE(PIPE_CSC_COEFF_BV(pipe), coeff << 16);
8729
8730 I915_WRITE(PIPE_CSC_PREOFF_HI(pipe), 0);
8731 I915_WRITE(PIPE_CSC_PREOFF_ME(pipe), 0);
8732 I915_WRITE(PIPE_CSC_PREOFF_LO(pipe), 0);
8733
8734 if (INTEL_INFO(dev)->gen > 6) {
8735 uint16_t postoff = 0;
8736
6e3c9717 8737 if (intel_crtc->config->limited_color_range)
32cf0cb0 8738 postoff = (16 * (1 << 12) / 255) & 0x1fff;
86d3efce
VS
8739
8740 I915_WRITE(PIPE_CSC_POSTOFF_HI(pipe), postoff);
8741 I915_WRITE(PIPE_CSC_POSTOFF_ME(pipe), postoff);
8742 I915_WRITE(PIPE_CSC_POSTOFF_LO(pipe), postoff);
8743
8744 I915_WRITE(PIPE_CSC_MODE(pipe), 0);
8745 } else {
8746 uint32_t mode = CSC_MODE_YUV_TO_RGB;
8747
6e3c9717 8748 if (intel_crtc->config->limited_color_range)
86d3efce
VS
8749 mode |= CSC_BLACK_SCREEN_OFFSET;
8750
8751 I915_WRITE(PIPE_CSC_MODE(pipe), mode);
8752 }
8753}
8754
6ff93609 8755static void haswell_set_pipeconf(struct drm_crtc *crtc)
ee2b0b38 8756{
756f85cf
PZ
8757 struct drm_device *dev = crtc->dev;
8758 struct drm_i915_private *dev_priv = dev->dev_private;
ee2b0b38 8759 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
756f85cf 8760 enum pipe pipe = intel_crtc->pipe;
6e3c9717 8761 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
ee2b0b38
PZ
8762 uint32_t val;
8763
3eff4faa 8764 val = 0;
ee2b0b38 8765
6e3c9717 8766 if (IS_HASWELL(dev) && intel_crtc->config->dither)
ee2b0b38
PZ
8767 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
8768
6e3c9717 8769 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
ee2b0b38
PZ
8770 val |= PIPECONF_INTERLACED_ILK;
8771 else
8772 val |= PIPECONF_PROGRESSIVE;
8773
702e7a56
PZ
8774 I915_WRITE(PIPECONF(cpu_transcoder), val);
8775 POSTING_READ(PIPECONF(cpu_transcoder));
3eff4faa
DV
8776
8777 I915_WRITE(GAMMA_MODE(intel_crtc->pipe), GAMMA_MODE_MODE_8BIT);
8778 POSTING_READ(GAMMA_MODE(intel_crtc->pipe));
756f85cf 8779
3cdf122c 8780 if (IS_BROADWELL(dev) || INTEL_INFO(dev)->gen >= 9) {
756f85cf
PZ
8781 val = 0;
8782
6e3c9717 8783 switch (intel_crtc->config->pipe_bpp) {
756f85cf
PZ
8784 case 18:
8785 val |= PIPEMISC_DITHER_6_BPC;
8786 break;
8787 case 24:
8788 val |= PIPEMISC_DITHER_8_BPC;
8789 break;
8790 case 30:
8791 val |= PIPEMISC_DITHER_10_BPC;
8792 break;
8793 case 36:
8794 val |= PIPEMISC_DITHER_12_BPC;
8795 break;
8796 default:
8797 /* Case prevented by pipe_config_set_bpp. */
8798 BUG();
8799 }
8800
6e3c9717 8801 if (intel_crtc->config->dither)
756f85cf
PZ
8802 val |= PIPEMISC_DITHER_ENABLE | PIPEMISC_DITHER_TYPE_SP;
8803
8804 I915_WRITE(PIPEMISC(pipe), val);
8805 }
ee2b0b38
PZ
8806}
8807
6591c6e4 8808static bool ironlake_compute_clocks(struct drm_crtc *crtc,
190f68c5 8809 struct intel_crtc_state *crtc_state,
6591c6e4
PZ
8810 intel_clock_t *clock,
8811 bool *has_reduced_clock,
8812 intel_clock_t *reduced_clock)
8813{
8814 struct drm_device *dev = crtc->dev;
8815 struct drm_i915_private *dev_priv = dev->dev_private;
6591c6e4 8816 int refclk;
d4906093 8817 const intel_limit_t *limit;
a16af721 8818 bool ret, is_lvds = false;
79e53945 8819
a93e255f 8820 is_lvds = intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS);
79e53945 8821
55bb9992 8822 refclk = ironlake_get_refclk(crtc_state);
79e53945 8823
d4906093
ML
8824 /*
8825 * Returns a set of divisors for the desired target clock with the given
8826 * refclk, or FALSE. The returned values represent the clock equation:
8827 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
8828 */
a93e255f
ACO
8829 limit = intel_limit(crtc_state, refclk);
8830 ret = dev_priv->display.find_dpll(limit, crtc_state,
190f68c5 8831 crtc_state->port_clock,
ee9300bb 8832 refclk, NULL, clock);
6591c6e4
PZ
8833 if (!ret)
8834 return false;
cda4b7d3 8835
ddc9003c 8836 if (is_lvds && dev_priv->lvds_downclock_avail) {
cec2f356
SP
8837 /*
8838 * Ensure we match the reduced clock's P to the target clock.
8839 * If the clocks don't match, we can't switch the display clock
8840 * by using the FP0/FP1. In such case we will disable the LVDS
8841 * downclock feature.
8842 */
ee9300bb 8843 *has_reduced_clock =
a93e255f 8844 dev_priv->display.find_dpll(limit, crtc_state,
ee9300bb
DV
8845 dev_priv->lvds_downclock,
8846 refclk, clock,
8847 reduced_clock);
652c393a 8848 }
61e9653f 8849
6591c6e4
PZ
8850 return true;
8851}
8852
d4b1931c
PZ
8853int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp)
8854{
8855 /*
8856 * Account for spread spectrum to avoid
8857 * oversubscribing the link. Max center spread
8858 * is 2.5%; use 5% for safety's sake.
8859 */
8860 u32 bps = target_clock * bpp * 21 / 20;
619d4d04 8861 return DIV_ROUND_UP(bps, link_bw * 8);
d4b1931c
PZ
8862}
8863
7429e9d4 8864static bool ironlake_needs_fb_cb_tune(struct dpll *dpll, int factor)
6cf86a5e 8865{
7429e9d4 8866 return i9xx_dpll_compute_m(dpll) < factor * dpll->n;
f48d8f23
PZ
8867}
8868
de13a2e3 8869static uint32_t ironlake_compute_dpll(struct intel_crtc *intel_crtc,
190f68c5 8870 struct intel_crtc_state *crtc_state,
7429e9d4 8871 u32 *fp,
9a7c7890 8872 intel_clock_t *reduced_clock, u32 *fp2)
79e53945 8873{
de13a2e3 8874 struct drm_crtc *crtc = &intel_crtc->base;
79e53945
JB
8875 struct drm_device *dev = crtc->dev;
8876 struct drm_i915_private *dev_priv = dev->dev_private;
55bb9992 8877 struct drm_atomic_state *state = crtc_state->base.state;
da3ced29 8878 struct drm_connector *connector;
55bb9992
ACO
8879 struct drm_connector_state *connector_state;
8880 struct intel_encoder *encoder;
de13a2e3 8881 uint32_t dpll;
55bb9992 8882 int factor, num_connectors = 0, i;
09ede541 8883 bool is_lvds = false, is_sdvo = false;
79e53945 8884
da3ced29 8885 for_each_connector_in_state(state, connector, connector_state, i) {
55bb9992
ACO
8886 if (connector_state->crtc != crtc_state->base.crtc)
8887 continue;
8888
8889 encoder = to_intel_encoder(connector_state->best_encoder);
8890
8891 switch (encoder->type) {
79e53945
JB
8892 case INTEL_OUTPUT_LVDS:
8893 is_lvds = true;
8894 break;
8895 case INTEL_OUTPUT_SDVO:
7d57382e 8896 case INTEL_OUTPUT_HDMI:
79e53945 8897 is_sdvo = true;
79e53945 8898 break;
6847d71b
PZ
8899 default:
8900 break;
79e53945 8901 }
43565a06 8902
c751ce4f 8903 num_connectors++;
79e53945 8904 }
79e53945 8905
c1858123 8906 /* Enable autotuning of the PLL clock (if permissible) */
8febb297
EA
8907 factor = 21;
8908 if (is_lvds) {
8909 if ((intel_panel_use_ssc(dev_priv) &&
e91e941b 8910 dev_priv->vbt.lvds_ssc_freq == 100000) ||
f0b44056 8911 (HAS_PCH_IBX(dev) && intel_is_dual_link_lvds(dev)))
8febb297 8912 factor = 25;
190f68c5 8913 } else if (crtc_state->sdvo_tv_clock)
8febb297 8914 factor = 20;
c1858123 8915
190f68c5 8916 if (ironlake_needs_fb_cb_tune(&crtc_state->dpll, factor))
7d0ac5b7 8917 *fp |= FP_CB_TUNE;
2c07245f 8918
9a7c7890
DV
8919 if (fp2 && (reduced_clock->m < factor * reduced_clock->n))
8920 *fp2 |= FP_CB_TUNE;
8921
5eddb70b 8922 dpll = 0;
2c07245f 8923
a07d6787
EA
8924 if (is_lvds)
8925 dpll |= DPLLB_MODE_LVDS;
8926 else
8927 dpll |= DPLLB_MODE_DAC_SERIAL;
198a037f 8928
190f68c5 8929 dpll |= (crtc_state->pixel_multiplier - 1)
ef1b460d 8930 << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
198a037f
DV
8931
8932 if (is_sdvo)
4a33e48d 8933 dpll |= DPLL_SDVO_HIGH_SPEED;
190f68c5 8934 if (crtc_state->has_dp_encoder)
4a33e48d 8935 dpll |= DPLL_SDVO_HIGH_SPEED;
79e53945 8936
a07d6787 8937 /* compute bitmask from p1 value */
190f68c5 8938 dpll |= (1 << (crtc_state->dpll.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
a07d6787 8939 /* also FPA1 */
190f68c5 8940 dpll |= (1 << (crtc_state->dpll.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
a07d6787 8941
190f68c5 8942 switch (crtc_state->dpll.p2) {
a07d6787
EA
8943 case 5:
8944 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
8945 break;
8946 case 7:
8947 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
8948 break;
8949 case 10:
8950 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
8951 break;
8952 case 14:
8953 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
8954 break;
79e53945
JB
8955 }
8956
b4c09f3b 8957 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2)
43565a06 8958 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
79e53945
JB
8959 else
8960 dpll |= PLL_REF_INPUT_DREFCLK;
8961
959e16d6 8962 return dpll | DPLL_VCO_ENABLE;
de13a2e3
PZ
8963}
8964
190f68c5
ACO
8965static int ironlake_crtc_compute_clock(struct intel_crtc *crtc,
8966 struct intel_crtc_state *crtc_state)
de13a2e3 8967{
c7653199 8968 struct drm_device *dev = crtc->base.dev;
de13a2e3 8969 intel_clock_t clock, reduced_clock;
cbbab5bd 8970 u32 dpll = 0, fp = 0, fp2 = 0;
e2f12b07 8971 bool ok, has_reduced_clock = false;
8b47047b 8972 bool is_lvds = false;
e2b78267 8973 struct intel_shared_dpll *pll;
de13a2e3 8974
dd3cd74a
ACO
8975 memset(&crtc_state->dpll_hw_state, 0,
8976 sizeof(crtc_state->dpll_hw_state));
8977
409ee761 8978 is_lvds = intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS);
79e53945 8979
5dc5298b
PZ
8980 WARN(!(HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)),
8981 "Unexpected PCH type %d\n", INTEL_PCH_TYPE(dev));
a07d6787 8982
190f68c5 8983 ok = ironlake_compute_clocks(&crtc->base, crtc_state, &clock,
de13a2e3 8984 &has_reduced_clock, &reduced_clock);
190f68c5 8985 if (!ok && !crtc_state->clock_set) {
de13a2e3
PZ
8986 DRM_ERROR("Couldn't find PLL settings for mode!\n");
8987 return -EINVAL;
79e53945 8988 }
f47709a9 8989 /* Compat-code for transition, will disappear. */
190f68c5
ACO
8990 if (!crtc_state->clock_set) {
8991 crtc_state->dpll.n = clock.n;
8992 crtc_state->dpll.m1 = clock.m1;
8993 crtc_state->dpll.m2 = clock.m2;
8994 crtc_state->dpll.p1 = clock.p1;
8995 crtc_state->dpll.p2 = clock.p2;
f47709a9 8996 }
79e53945 8997
5dc5298b 8998 /* CPU eDP is the only output that doesn't need a PCH PLL of its own. */
190f68c5
ACO
8999 if (crtc_state->has_pch_encoder) {
9000 fp = i9xx_dpll_compute_fp(&crtc_state->dpll);
cbbab5bd 9001 if (has_reduced_clock)
7429e9d4 9002 fp2 = i9xx_dpll_compute_fp(&reduced_clock);
cbbab5bd 9003
190f68c5 9004 dpll = ironlake_compute_dpll(crtc, crtc_state,
cbbab5bd
DV
9005 &fp, &reduced_clock,
9006 has_reduced_clock ? &fp2 : NULL);
9007
190f68c5
ACO
9008 crtc_state->dpll_hw_state.dpll = dpll;
9009 crtc_state->dpll_hw_state.fp0 = fp;
66e985c0 9010 if (has_reduced_clock)
190f68c5 9011 crtc_state->dpll_hw_state.fp1 = fp2;
66e985c0 9012 else
190f68c5 9013 crtc_state->dpll_hw_state.fp1 = fp;
66e985c0 9014
190f68c5 9015 pll = intel_get_shared_dpll(crtc, crtc_state);
ee7b9f93 9016 if (pll == NULL) {
84f44ce7 9017 DRM_DEBUG_DRIVER("failed to find PLL for pipe %c\n",
c7653199 9018 pipe_name(crtc->pipe));
4b645f14
JB
9019 return -EINVAL;
9020 }
3fb37703 9021 }
79e53945 9022
ab585dea 9023 if (is_lvds && has_reduced_clock)
c7653199 9024 crtc->lowfreq_avail = true;
bcd644e0 9025 else
c7653199 9026 crtc->lowfreq_avail = false;
e2b78267 9027
c8f7a0db 9028 return 0;
79e53945
JB
9029}
9030
eb14cb74
VS
9031static void intel_pch_transcoder_get_m_n(struct intel_crtc *crtc,
9032 struct intel_link_m_n *m_n)
9033{
9034 struct drm_device *dev = crtc->base.dev;
9035 struct drm_i915_private *dev_priv = dev->dev_private;
9036 enum pipe pipe = crtc->pipe;
9037
9038 m_n->link_m = I915_READ(PCH_TRANS_LINK_M1(pipe));
9039 m_n->link_n = I915_READ(PCH_TRANS_LINK_N1(pipe));
9040 m_n->gmch_m = I915_READ(PCH_TRANS_DATA_M1(pipe))
9041 & ~TU_SIZE_MASK;
9042 m_n->gmch_n = I915_READ(PCH_TRANS_DATA_N1(pipe));
9043 m_n->tu = ((I915_READ(PCH_TRANS_DATA_M1(pipe))
9044 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
9045}
9046
9047static void intel_cpu_transcoder_get_m_n(struct intel_crtc *crtc,
9048 enum transcoder transcoder,
b95af8be
VK
9049 struct intel_link_m_n *m_n,
9050 struct intel_link_m_n *m2_n2)
72419203
DV
9051{
9052 struct drm_device *dev = crtc->base.dev;
9053 struct drm_i915_private *dev_priv = dev->dev_private;
eb14cb74 9054 enum pipe pipe = crtc->pipe;
72419203 9055
eb14cb74
VS
9056 if (INTEL_INFO(dev)->gen >= 5) {
9057 m_n->link_m = I915_READ(PIPE_LINK_M1(transcoder));
9058 m_n->link_n = I915_READ(PIPE_LINK_N1(transcoder));
9059 m_n->gmch_m = I915_READ(PIPE_DATA_M1(transcoder))
9060 & ~TU_SIZE_MASK;
9061 m_n->gmch_n = I915_READ(PIPE_DATA_N1(transcoder));
9062 m_n->tu = ((I915_READ(PIPE_DATA_M1(transcoder))
9063 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
b95af8be
VK
9064 /* Read M2_N2 registers only for gen < 8 (M2_N2 available for
9065 * gen < 8) and if DRRS is supported (to make sure the
9066 * registers are not unnecessarily read).
9067 */
9068 if (m2_n2 && INTEL_INFO(dev)->gen < 8 &&
6e3c9717 9069 crtc->config->has_drrs) {
b95af8be
VK
9070 m2_n2->link_m = I915_READ(PIPE_LINK_M2(transcoder));
9071 m2_n2->link_n = I915_READ(PIPE_LINK_N2(transcoder));
9072 m2_n2->gmch_m = I915_READ(PIPE_DATA_M2(transcoder))
9073 & ~TU_SIZE_MASK;
9074 m2_n2->gmch_n = I915_READ(PIPE_DATA_N2(transcoder));
9075 m2_n2->tu = ((I915_READ(PIPE_DATA_M2(transcoder))
9076 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
9077 }
eb14cb74
VS
9078 } else {
9079 m_n->link_m = I915_READ(PIPE_LINK_M_G4X(pipe));
9080 m_n->link_n = I915_READ(PIPE_LINK_N_G4X(pipe));
9081 m_n->gmch_m = I915_READ(PIPE_DATA_M_G4X(pipe))
9082 & ~TU_SIZE_MASK;
9083 m_n->gmch_n = I915_READ(PIPE_DATA_N_G4X(pipe));
9084 m_n->tu = ((I915_READ(PIPE_DATA_M_G4X(pipe))
9085 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
9086 }
9087}
9088
9089void intel_dp_get_m_n(struct intel_crtc *crtc,
5cec258b 9090 struct intel_crtc_state *pipe_config)
eb14cb74 9091{
681a8504 9092 if (pipe_config->has_pch_encoder)
eb14cb74
VS
9093 intel_pch_transcoder_get_m_n(crtc, &pipe_config->dp_m_n);
9094 else
9095 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
b95af8be
VK
9096 &pipe_config->dp_m_n,
9097 &pipe_config->dp_m2_n2);
eb14cb74 9098}
72419203 9099
eb14cb74 9100static void ironlake_get_fdi_m_n_config(struct intel_crtc *crtc,
5cec258b 9101 struct intel_crtc_state *pipe_config)
eb14cb74
VS
9102{
9103 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
b95af8be 9104 &pipe_config->fdi_m_n, NULL);
72419203
DV
9105}
9106
bd2e244f 9107static void skylake_get_pfit_config(struct intel_crtc *crtc,
5cec258b 9108 struct intel_crtc_state *pipe_config)
bd2e244f
JB
9109{
9110 struct drm_device *dev = crtc->base.dev;
9111 struct drm_i915_private *dev_priv = dev->dev_private;
a1b2278e
CK
9112 struct intel_crtc_scaler_state *scaler_state = &pipe_config->scaler_state;
9113 uint32_t ps_ctrl = 0;
9114 int id = -1;
9115 int i;
bd2e244f 9116
a1b2278e
CK
9117 /* find scaler attached to this pipe */
9118 for (i = 0; i < crtc->num_scalers; i++) {
9119 ps_ctrl = I915_READ(SKL_PS_CTRL(crtc->pipe, i));
9120 if (ps_ctrl & PS_SCALER_EN && !(ps_ctrl & PS_PLANE_SEL_MASK)) {
9121 id = i;
9122 pipe_config->pch_pfit.enabled = true;
9123 pipe_config->pch_pfit.pos = I915_READ(SKL_PS_WIN_POS(crtc->pipe, i));
9124 pipe_config->pch_pfit.size = I915_READ(SKL_PS_WIN_SZ(crtc->pipe, i));
9125 break;
9126 }
9127 }
bd2e244f 9128
a1b2278e
CK
9129 scaler_state->scaler_id = id;
9130 if (id >= 0) {
9131 scaler_state->scaler_users |= (1 << SKL_CRTC_INDEX);
9132 } else {
9133 scaler_state->scaler_users &= ~(1 << SKL_CRTC_INDEX);
bd2e244f
JB
9134 }
9135}
9136
5724dbd1
DL
9137static void
9138skylake_get_initial_plane_config(struct intel_crtc *crtc,
9139 struct intel_initial_plane_config *plane_config)
bc8d7dff
DL
9140{
9141 struct drm_device *dev = crtc->base.dev;
9142 struct drm_i915_private *dev_priv = dev->dev_private;
40f46283 9143 u32 val, base, offset, stride_mult, tiling;
bc8d7dff
DL
9144 int pipe = crtc->pipe;
9145 int fourcc, pixel_format;
6761dd31 9146 unsigned int aligned_height;
bc8d7dff 9147 struct drm_framebuffer *fb;
1b842c89 9148 struct intel_framebuffer *intel_fb;
bc8d7dff 9149
d9806c9f 9150 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
1b842c89 9151 if (!intel_fb) {
bc8d7dff
DL
9152 DRM_DEBUG_KMS("failed to alloc fb\n");
9153 return;
9154 }
9155
1b842c89
DL
9156 fb = &intel_fb->base;
9157
bc8d7dff 9158 val = I915_READ(PLANE_CTL(pipe, 0));
42a7b088
DL
9159 if (!(val & PLANE_CTL_ENABLE))
9160 goto error;
9161
bc8d7dff
DL
9162 pixel_format = val & PLANE_CTL_FORMAT_MASK;
9163 fourcc = skl_format_to_fourcc(pixel_format,
9164 val & PLANE_CTL_ORDER_RGBX,
9165 val & PLANE_CTL_ALPHA_MASK);
9166 fb->pixel_format = fourcc;
9167 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
9168
40f46283
DL
9169 tiling = val & PLANE_CTL_TILED_MASK;
9170 switch (tiling) {
9171 case PLANE_CTL_TILED_LINEAR:
9172 fb->modifier[0] = DRM_FORMAT_MOD_NONE;
9173 break;
9174 case PLANE_CTL_TILED_X:
9175 plane_config->tiling = I915_TILING_X;
9176 fb->modifier[0] = I915_FORMAT_MOD_X_TILED;
9177 break;
9178 case PLANE_CTL_TILED_Y:
9179 fb->modifier[0] = I915_FORMAT_MOD_Y_TILED;
9180 break;
9181 case PLANE_CTL_TILED_YF:
9182 fb->modifier[0] = I915_FORMAT_MOD_Yf_TILED;
9183 break;
9184 default:
9185 MISSING_CASE(tiling);
9186 goto error;
9187 }
9188
bc8d7dff
DL
9189 base = I915_READ(PLANE_SURF(pipe, 0)) & 0xfffff000;
9190 plane_config->base = base;
9191
9192 offset = I915_READ(PLANE_OFFSET(pipe, 0));
9193
9194 val = I915_READ(PLANE_SIZE(pipe, 0));
9195 fb->height = ((val >> 16) & 0xfff) + 1;
9196 fb->width = ((val >> 0) & 0x1fff) + 1;
9197
9198 val = I915_READ(PLANE_STRIDE(pipe, 0));
40f46283
DL
9199 stride_mult = intel_fb_stride_alignment(dev, fb->modifier[0],
9200 fb->pixel_format);
bc8d7dff
DL
9201 fb->pitches[0] = (val & 0x3ff) * stride_mult;
9202
9203 aligned_height = intel_fb_align_height(dev, fb->height,
091df6cb
DV
9204 fb->pixel_format,
9205 fb->modifier[0]);
bc8d7dff 9206
f37b5c2b 9207 plane_config->size = fb->pitches[0] * aligned_height;
bc8d7dff
DL
9208
9209 DRM_DEBUG_KMS("pipe %c with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
9210 pipe_name(pipe), fb->width, fb->height,
9211 fb->bits_per_pixel, base, fb->pitches[0],
9212 plane_config->size);
9213
2d14030b 9214 plane_config->fb = intel_fb;
bc8d7dff
DL
9215 return;
9216
9217error:
9218 kfree(fb);
9219}
9220
2fa2fe9a 9221static void ironlake_get_pfit_config(struct intel_crtc *crtc,
5cec258b 9222 struct intel_crtc_state *pipe_config)
2fa2fe9a
DV
9223{
9224 struct drm_device *dev = crtc->base.dev;
9225 struct drm_i915_private *dev_priv = dev->dev_private;
9226 uint32_t tmp;
9227
9228 tmp = I915_READ(PF_CTL(crtc->pipe));
9229
9230 if (tmp & PF_ENABLE) {
fd4daa9c 9231 pipe_config->pch_pfit.enabled = true;
2fa2fe9a
DV
9232 pipe_config->pch_pfit.pos = I915_READ(PF_WIN_POS(crtc->pipe));
9233 pipe_config->pch_pfit.size = I915_READ(PF_WIN_SZ(crtc->pipe));
cb8b2a30
DV
9234
9235 /* We currently do not free assignements of panel fitters on
9236 * ivb/hsw (since we don't use the higher upscaling modes which
9237 * differentiates them) so just WARN about this case for now. */
9238 if (IS_GEN7(dev)) {
9239 WARN_ON((tmp & PF_PIPE_SEL_MASK_IVB) !=
9240 PF_PIPE_SEL_IVB(crtc->pipe));
9241 }
2fa2fe9a 9242 }
79e53945
JB
9243}
9244
5724dbd1
DL
9245static void
9246ironlake_get_initial_plane_config(struct intel_crtc *crtc,
9247 struct intel_initial_plane_config *plane_config)
4c6baa59
JB
9248{
9249 struct drm_device *dev = crtc->base.dev;
9250 struct drm_i915_private *dev_priv = dev->dev_private;
9251 u32 val, base, offset;
aeee5a49 9252 int pipe = crtc->pipe;
4c6baa59 9253 int fourcc, pixel_format;
6761dd31 9254 unsigned int aligned_height;
b113d5ee 9255 struct drm_framebuffer *fb;
1b842c89 9256 struct intel_framebuffer *intel_fb;
4c6baa59 9257
42a7b088
DL
9258 val = I915_READ(DSPCNTR(pipe));
9259 if (!(val & DISPLAY_PLANE_ENABLE))
9260 return;
9261
d9806c9f 9262 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
1b842c89 9263 if (!intel_fb) {
4c6baa59
JB
9264 DRM_DEBUG_KMS("failed to alloc fb\n");
9265 return;
9266 }
9267
1b842c89
DL
9268 fb = &intel_fb->base;
9269
18c5247e
DV
9270 if (INTEL_INFO(dev)->gen >= 4) {
9271 if (val & DISPPLANE_TILED) {
49af449b 9272 plane_config->tiling = I915_TILING_X;
18c5247e
DV
9273 fb->modifier[0] = I915_FORMAT_MOD_X_TILED;
9274 }
9275 }
4c6baa59
JB
9276
9277 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
b35d63fa 9278 fourcc = i9xx_format_to_fourcc(pixel_format);
b113d5ee
DL
9279 fb->pixel_format = fourcc;
9280 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
4c6baa59 9281
aeee5a49 9282 base = I915_READ(DSPSURF(pipe)) & 0xfffff000;
4c6baa59 9283 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
aeee5a49 9284 offset = I915_READ(DSPOFFSET(pipe));
4c6baa59 9285 } else {
49af449b 9286 if (plane_config->tiling)
aeee5a49 9287 offset = I915_READ(DSPTILEOFF(pipe));
4c6baa59 9288 else
aeee5a49 9289 offset = I915_READ(DSPLINOFF(pipe));
4c6baa59
JB
9290 }
9291 plane_config->base = base;
9292
9293 val = I915_READ(PIPESRC(pipe));
b113d5ee
DL
9294 fb->width = ((val >> 16) & 0xfff) + 1;
9295 fb->height = ((val >> 0) & 0xfff) + 1;
4c6baa59
JB
9296
9297 val = I915_READ(DSPSTRIDE(pipe));
b113d5ee 9298 fb->pitches[0] = val & 0xffffffc0;
4c6baa59 9299
b113d5ee 9300 aligned_height = intel_fb_align_height(dev, fb->height,
091df6cb
DV
9301 fb->pixel_format,
9302 fb->modifier[0]);
4c6baa59 9303
f37b5c2b 9304 plane_config->size = fb->pitches[0] * aligned_height;
4c6baa59 9305
2844a921
DL
9306 DRM_DEBUG_KMS("pipe %c with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
9307 pipe_name(pipe), fb->width, fb->height,
9308 fb->bits_per_pixel, base, fb->pitches[0],
9309 plane_config->size);
b113d5ee 9310
2d14030b 9311 plane_config->fb = intel_fb;
4c6baa59
JB
9312}
9313
0e8ffe1b 9314static bool ironlake_get_pipe_config(struct intel_crtc *crtc,
5cec258b 9315 struct intel_crtc_state *pipe_config)
0e8ffe1b
DV
9316{
9317 struct drm_device *dev = crtc->base.dev;
9318 struct drm_i915_private *dev_priv = dev->dev_private;
9319 uint32_t tmp;
9320
f458ebbc
DV
9321 if (!intel_display_power_is_enabled(dev_priv,
9322 POWER_DOMAIN_PIPE(crtc->pipe)))
930e8c9e
PZ
9323 return false;
9324
e143a21c 9325 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
c0d43d62 9326 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
eccb140b 9327
0e8ffe1b
DV
9328 tmp = I915_READ(PIPECONF(crtc->pipe));
9329 if (!(tmp & PIPECONF_ENABLE))
9330 return false;
9331
42571aef
VS
9332 switch (tmp & PIPECONF_BPC_MASK) {
9333 case PIPECONF_6BPC:
9334 pipe_config->pipe_bpp = 18;
9335 break;
9336 case PIPECONF_8BPC:
9337 pipe_config->pipe_bpp = 24;
9338 break;
9339 case PIPECONF_10BPC:
9340 pipe_config->pipe_bpp = 30;
9341 break;
9342 case PIPECONF_12BPC:
9343 pipe_config->pipe_bpp = 36;
9344 break;
9345 default:
9346 break;
9347 }
9348
b5a9fa09
DV
9349 if (tmp & PIPECONF_COLOR_RANGE_SELECT)
9350 pipe_config->limited_color_range = true;
9351
ab9412ba 9352 if (I915_READ(PCH_TRANSCONF(crtc->pipe)) & TRANS_ENABLE) {
66e985c0
DV
9353 struct intel_shared_dpll *pll;
9354
88adfff1
DV
9355 pipe_config->has_pch_encoder = true;
9356
627eb5a3
DV
9357 tmp = I915_READ(FDI_RX_CTL(crtc->pipe));
9358 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
9359 FDI_DP_PORT_WIDTH_SHIFT) + 1;
72419203
DV
9360
9361 ironlake_get_fdi_m_n_config(crtc, pipe_config);
6c49f241 9362
c0d43d62 9363 if (HAS_PCH_IBX(dev_priv->dev)) {
d94ab068
DV
9364 pipe_config->shared_dpll =
9365 (enum intel_dpll_id) crtc->pipe;
c0d43d62
DV
9366 } else {
9367 tmp = I915_READ(PCH_DPLL_SEL);
9368 if (tmp & TRANS_DPLLB_SEL(crtc->pipe))
9369 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_B;
9370 else
9371 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_A;
9372 }
66e985c0
DV
9373
9374 pll = &dev_priv->shared_dplls[pipe_config->shared_dpll];
9375
9376 WARN_ON(!pll->get_hw_state(dev_priv, pll,
9377 &pipe_config->dpll_hw_state));
c93f54cf
DV
9378
9379 tmp = pipe_config->dpll_hw_state.dpll;
9380 pipe_config->pixel_multiplier =
9381 ((tmp & PLL_REF_SDVO_HDMI_MULTIPLIER_MASK)
9382 >> PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT) + 1;
18442d08
VS
9383
9384 ironlake_pch_clock_get(crtc, pipe_config);
6c49f241
DV
9385 } else {
9386 pipe_config->pixel_multiplier = 1;
627eb5a3
DV
9387 }
9388
1bd1bd80
DV
9389 intel_get_pipe_timings(crtc, pipe_config);
9390
2fa2fe9a
DV
9391 ironlake_get_pfit_config(crtc, pipe_config);
9392
0e8ffe1b
DV
9393 return true;
9394}
9395
be256dc7
PZ
9396static void assert_can_disable_lcpll(struct drm_i915_private *dev_priv)
9397{
9398 struct drm_device *dev = dev_priv->dev;
be256dc7 9399 struct intel_crtc *crtc;
be256dc7 9400
d3fcc808 9401 for_each_intel_crtc(dev, crtc)
e2c719b7 9402 I915_STATE_WARN(crtc->active, "CRTC for pipe %c enabled\n",
be256dc7
PZ
9403 pipe_name(crtc->pipe));
9404
e2c719b7
RC
9405 I915_STATE_WARN(I915_READ(HSW_PWR_WELL_DRIVER), "Power well on\n");
9406 I915_STATE_WARN(I915_READ(SPLL_CTL) & SPLL_PLL_ENABLE, "SPLL enabled\n");
9407 I915_STATE_WARN(I915_READ(WRPLL_CTL1) & WRPLL_PLL_ENABLE, "WRPLL1 enabled\n");
9408 I915_STATE_WARN(I915_READ(WRPLL_CTL2) & WRPLL_PLL_ENABLE, "WRPLL2 enabled\n");
9409 I915_STATE_WARN(I915_READ(PCH_PP_STATUS) & PP_ON, "Panel power on\n");
9410 I915_STATE_WARN(I915_READ(BLC_PWM_CPU_CTL2) & BLM_PWM_ENABLE,
be256dc7 9411 "CPU PWM1 enabled\n");
c5107b87 9412 if (IS_HASWELL(dev))
e2c719b7 9413 I915_STATE_WARN(I915_READ(HSW_BLC_PWM2_CTL) & BLM_PWM_ENABLE,
c5107b87 9414 "CPU PWM2 enabled\n");
e2c719b7 9415 I915_STATE_WARN(I915_READ(BLC_PWM_PCH_CTL1) & BLM_PCH_PWM_ENABLE,
be256dc7 9416 "PCH PWM1 enabled\n");
e2c719b7 9417 I915_STATE_WARN(I915_READ(UTIL_PIN_CTL) & UTIL_PIN_ENABLE,
be256dc7 9418 "Utility pin enabled\n");
e2c719b7 9419 I915_STATE_WARN(I915_READ(PCH_GTC_CTL) & PCH_GTC_ENABLE, "PCH GTC enabled\n");
be256dc7 9420
9926ada1
PZ
9421 /*
9422 * In theory we can still leave IRQs enabled, as long as only the HPD
9423 * interrupts remain enabled. We used to check for that, but since it's
9424 * gen-specific and since we only disable LCPLL after we fully disable
9425 * the interrupts, the check below should be enough.
9426 */
e2c719b7 9427 I915_STATE_WARN(intel_irqs_enabled(dev_priv), "IRQs enabled\n");
be256dc7
PZ
9428}
9429
9ccd5aeb
PZ
9430static uint32_t hsw_read_dcomp(struct drm_i915_private *dev_priv)
9431{
9432 struct drm_device *dev = dev_priv->dev;
9433
9434 if (IS_HASWELL(dev))
9435 return I915_READ(D_COMP_HSW);
9436 else
9437 return I915_READ(D_COMP_BDW);
9438}
9439
3c4c9b81
PZ
9440static void hsw_write_dcomp(struct drm_i915_private *dev_priv, uint32_t val)
9441{
9442 struct drm_device *dev = dev_priv->dev;
9443
9444 if (IS_HASWELL(dev)) {
9445 mutex_lock(&dev_priv->rps.hw_lock);
9446 if (sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_D_COMP,
9447 val))
f475dadf 9448 DRM_ERROR("Failed to write to D_COMP\n");
3c4c9b81
PZ
9449 mutex_unlock(&dev_priv->rps.hw_lock);
9450 } else {
9ccd5aeb
PZ
9451 I915_WRITE(D_COMP_BDW, val);
9452 POSTING_READ(D_COMP_BDW);
3c4c9b81 9453 }
be256dc7
PZ
9454}
9455
9456/*
9457 * This function implements pieces of two sequences from BSpec:
9458 * - Sequence for display software to disable LCPLL
9459 * - Sequence for display software to allow package C8+
9460 * The steps implemented here are just the steps that actually touch the LCPLL
9461 * register. Callers should take care of disabling all the display engine
9462 * functions, doing the mode unset, fixing interrupts, etc.
9463 */
6ff58d53
PZ
9464static void hsw_disable_lcpll(struct drm_i915_private *dev_priv,
9465 bool switch_to_fclk, bool allow_power_down)
be256dc7
PZ
9466{
9467 uint32_t val;
9468
9469 assert_can_disable_lcpll(dev_priv);
9470
9471 val = I915_READ(LCPLL_CTL);
9472
9473 if (switch_to_fclk) {
9474 val |= LCPLL_CD_SOURCE_FCLK;
9475 I915_WRITE(LCPLL_CTL, val);
9476
9477 if (wait_for_atomic_us(I915_READ(LCPLL_CTL) &
9478 LCPLL_CD_SOURCE_FCLK_DONE, 1))
9479 DRM_ERROR("Switching to FCLK failed\n");
9480
9481 val = I915_READ(LCPLL_CTL);
9482 }
9483
9484 val |= LCPLL_PLL_DISABLE;
9485 I915_WRITE(LCPLL_CTL, val);
9486 POSTING_READ(LCPLL_CTL);
9487
9488 if (wait_for((I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK) == 0, 1))
9489 DRM_ERROR("LCPLL still locked\n");
9490
9ccd5aeb 9491 val = hsw_read_dcomp(dev_priv);
be256dc7 9492 val |= D_COMP_COMP_DISABLE;
3c4c9b81 9493 hsw_write_dcomp(dev_priv, val);
be256dc7
PZ
9494 ndelay(100);
9495
9ccd5aeb
PZ
9496 if (wait_for((hsw_read_dcomp(dev_priv) & D_COMP_RCOMP_IN_PROGRESS) == 0,
9497 1))
be256dc7
PZ
9498 DRM_ERROR("D_COMP RCOMP still in progress\n");
9499
9500 if (allow_power_down) {
9501 val = I915_READ(LCPLL_CTL);
9502 val |= LCPLL_POWER_DOWN_ALLOW;
9503 I915_WRITE(LCPLL_CTL, val);
9504 POSTING_READ(LCPLL_CTL);
9505 }
9506}
9507
9508/*
9509 * Fully restores LCPLL, disallowing power down and switching back to LCPLL
9510 * source.
9511 */
6ff58d53 9512static void hsw_restore_lcpll(struct drm_i915_private *dev_priv)
be256dc7
PZ
9513{
9514 uint32_t val;
9515
9516 val = I915_READ(LCPLL_CTL);
9517
9518 if ((val & (LCPLL_PLL_LOCK | LCPLL_PLL_DISABLE | LCPLL_CD_SOURCE_FCLK |
9519 LCPLL_POWER_DOWN_ALLOW)) == LCPLL_PLL_LOCK)
9520 return;
9521
a8a8bd54
PZ
9522 /*
9523 * Make sure we're not on PC8 state before disabling PC8, otherwise
9524 * we'll hang the machine. To prevent PC8 state, just enable force_wake.
a8a8bd54 9525 */
59bad947 9526 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
215733fa 9527
be256dc7
PZ
9528 if (val & LCPLL_POWER_DOWN_ALLOW) {
9529 val &= ~LCPLL_POWER_DOWN_ALLOW;
9530 I915_WRITE(LCPLL_CTL, val);
35d8f2eb 9531 POSTING_READ(LCPLL_CTL);
be256dc7
PZ
9532 }
9533
9ccd5aeb 9534 val = hsw_read_dcomp(dev_priv);
be256dc7
PZ
9535 val |= D_COMP_COMP_FORCE;
9536 val &= ~D_COMP_COMP_DISABLE;
3c4c9b81 9537 hsw_write_dcomp(dev_priv, val);
be256dc7
PZ
9538
9539 val = I915_READ(LCPLL_CTL);
9540 val &= ~LCPLL_PLL_DISABLE;
9541 I915_WRITE(LCPLL_CTL, val);
9542
9543 if (wait_for(I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK, 5))
9544 DRM_ERROR("LCPLL not locked yet\n");
9545
9546 if (val & LCPLL_CD_SOURCE_FCLK) {
9547 val = I915_READ(LCPLL_CTL);
9548 val &= ~LCPLL_CD_SOURCE_FCLK;
9549 I915_WRITE(LCPLL_CTL, val);
9550
9551 if (wait_for_atomic_us((I915_READ(LCPLL_CTL) &
9552 LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
9553 DRM_ERROR("Switching back to LCPLL failed\n");
9554 }
215733fa 9555
59bad947 9556 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
b6283055 9557 intel_update_cdclk(dev_priv->dev);
be256dc7
PZ
9558}
9559
765dab67
PZ
9560/*
9561 * Package states C8 and deeper are really deep PC states that can only be
9562 * reached when all the devices on the system allow it, so even if the graphics
9563 * device allows PC8+, it doesn't mean the system will actually get to these
9564 * states. Our driver only allows PC8+ when going into runtime PM.
9565 *
9566 * The requirements for PC8+ are that all the outputs are disabled, the power
9567 * well is disabled and most interrupts are disabled, and these are also
9568 * requirements for runtime PM. When these conditions are met, we manually do
9569 * the other conditions: disable the interrupts, clocks and switch LCPLL refclk
9570 * to Fclk. If we're in PC8+ and we get an non-hotplug interrupt, we can hard
9571 * hang the machine.
9572 *
9573 * When we really reach PC8 or deeper states (not just when we allow it) we lose
9574 * the state of some registers, so when we come back from PC8+ we need to
9575 * restore this state. We don't get into PC8+ if we're not in RC6, so we don't
9576 * need to take care of the registers kept by RC6. Notice that this happens even
9577 * if we don't put the device in PCI D3 state (which is what currently happens
9578 * because of the runtime PM support).
9579 *
9580 * For more, read "Display Sequences for Package C8" on the hardware
9581 * documentation.
9582 */
a14cb6fc 9583void hsw_enable_pc8(struct drm_i915_private *dev_priv)
c67a470b 9584{
c67a470b
PZ
9585 struct drm_device *dev = dev_priv->dev;
9586 uint32_t val;
9587
c67a470b
PZ
9588 DRM_DEBUG_KMS("Enabling package C8+\n");
9589
c67a470b
PZ
9590 if (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
9591 val = I915_READ(SOUTH_DSPCLK_GATE_D);
9592 val &= ~PCH_LP_PARTITION_LEVEL_DISABLE;
9593 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
9594 }
9595
9596 lpt_disable_clkout_dp(dev);
c67a470b
PZ
9597 hsw_disable_lcpll(dev_priv, true, true);
9598}
9599
a14cb6fc 9600void hsw_disable_pc8(struct drm_i915_private *dev_priv)
c67a470b
PZ
9601{
9602 struct drm_device *dev = dev_priv->dev;
9603 uint32_t val;
9604
c67a470b
PZ
9605 DRM_DEBUG_KMS("Disabling package C8+\n");
9606
9607 hsw_restore_lcpll(dev_priv);
c67a470b
PZ
9608 lpt_init_pch_refclk(dev);
9609
9610 if (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
9611 val = I915_READ(SOUTH_DSPCLK_GATE_D);
9612 val |= PCH_LP_PARTITION_LEVEL_DISABLE;
9613 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
9614 }
9615
9616 intel_prepare_ddi(dev);
c67a470b
PZ
9617}
9618
a821fc46 9619static void broxton_modeset_global_resources(struct drm_atomic_state *old_state)
f8437dd1 9620{
a821fc46 9621 struct drm_device *dev = old_state->dev;
f8437dd1 9622 struct drm_i915_private *dev_priv = dev->dev_private;
a821fc46 9623 int max_pixclk = intel_mode_max_pixclk(dev, NULL);
f8437dd1
VK
9624 int req_cdclk;
9625
9626 /* see the comment in valleyview_modeset_global_resources */
9627 if (WARN_ON(max_pixclk < 0))
9628 return;
9629
9630 req_cdclk = broxton_calc_cdclk(dev_priv, max_pixclk);
9631
9632 if (req_cdclk != dev_priv->cdclk_freq)
9633 broxton_set_cdclk(dev, req_cdclk);
9634}
9635
b432e5cf
VS
9636/* compute the max rate for new configuration */
9637static int ilk_max_pixel_rate(struct drm_i915_private *dev_priv)
9638{
9639 struct drm_device *dev = dev_priv->dev;
9640 struct intel_crtc *intel_crtc;
9641 struct drm_crtc *crtc;
9642 int max_pixel_rate = 0;
9643 int pixel_rate;
9644
9645 for_each_crtc(dev, crtc) {
9646 if (!crtc->state->enable)
9647 continue;
9648
9649 intel_crtc = to_intel_crtc(crtc);
9650 pixel_rate = ilk_pipe_pixel_rate(intel_crtc->config);
9651
9652 /* pixel rate mustn't exceed 95% of cdclk with IPS on BDW */
9653 if (IS_BROADWELL(dev) && intel_crtc->config->ips_enabled)
9654 pixel_rate = DIV_ROUND_UP(pixel_rate * 100, 95);
9655
9656 max_pixel_rate = max(max_pixel_rate, pixel_rate);
9657 }
9658
9659 return max_pixel_rate;
9660}
9661
9662static void broadwell_set_cdclk(struct drm_device *dev, int cdclk)
9663{
9664 struct drm_i915_private *dev_priv = dev->dev_private;
9665 uint32_t val, data;
9666 int ret;
9667
9668 if (WARN((I915_READ(LCPLL_CTL) &
9669 (LCPLL_PLL_DISABLE | LCPLL_PLL_LOCK |
9670 LCPLL_CD_CLOCK_DISABLE | LCPLL_ROOT_CD_CLOCK_DISABLE |
9671 LCPLL_CD2X_CLOCK_DISABLE | LCPLL_POWER_DOWN_ALLOW |
9672 LCPLL_CD_SOURCE_FCLK)) != LCPLL_PLL_LOCK,
9673 "trying to change cdclk frequency with cdclk not enabled\n"))
9674 return;
9675
9676 mutex_lock(&dev_priv->rps.hw_lock);
9677 ret = sandybridge_pcode_write(dev_priv,
9678 BDW_PCODE_DISPLAY_FREQ_CHANGE_REQ, 0x0);
9679 mutex_unlock(&dev_priv->rps.hw_lock);
9680 if (ret) {
9681 DRM_ERROR("failed to inform pcode about cdclk change\n");
9682 return;
9683 }
9684
9685 val = I915_READ(LCPLL_CTL);
9686 val |= LCPLL_CD_SOURCE_FCLK;
9687 I915_WRITE(LCPLL_CTL, val);
9688
9689 if (wait_for_atomic_us(I915_READ(LCPLL_CTL) &
9690 LCPLL_CD_SOURCE_FCLK_DONE, 1))
9691 DRM_ERROR("Switching to FCLK failed\n");
9692
9693 val = I915_READ(LCPLL_CTL);
9694 val &= ~LCPLL_CLK_FREQ_MASK;
9695
9696 switch (cdclk) {
9697 case 450000:
9698 val |= LCPLL_CLK_FREQ_450;
9699 data = 0;
9700 break;
9701 case 540000:
9702 val |= LCPLL_CLK_FREQ_54O_BDW;
9703 data = 1;
9704 break;
9705 case 337500:
9706 val |= LCPLL_CLK_FREQ_337_5_BDW;
9707 data = 2;
9708 break;
9709 case 675000:
9710 val |= LCPLL_CLK_FREQ_675_BDW;
9711 data = 3;
9712 break;
9713 default:
9714 WARN(1, "invalid cdclk frequency\n");
9715 return;
9716 }
9717
9718 I915_WRITE(LCPLL_CTL, val);
9719
9720 val = I915_READ(LCPLL_CTL);
9721 val &= ~LCPLL_CD_SOURCE_FCLK;
9722 I915_WRITE(LCPLL_CTL, val);
9723
9724 if (wait_for_atomic_us((I915_READ(LCPLL_CTL) &
9725 LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
9726 DRM_ERROR("Switching back to LCPLL failed\n");
9727
9728 mutex_lock(&dev_priv->rps.hw_lock);
9729 sandybridge_pcode_write(dev_priv, HSW_PCODE_DE_WRITE_FREQ_REQ, data);
9730 mutex_unlock(&dev_priv->rps.hw_lock);
9731
9732 intel_update_cdclk(dev);
9733
9734 WARN(cdclk != dev_priv->cdclk_freq,
9735 "cdclk requested %d kHz but got %d kHz\n",
9736 cdclk, dev_priv->cdclk_freq);
9737}
9738
9739static int broadwell_calc_cdclk(struct drm_i915_private *dev_priv,
9740 int max_pixel_rate)
9741{
9742 int cdclk;
9743
9744 /*
9745 * FIXME should also account for plane ratio
9746 * once 64bpp pixel formats are supported.
9747 */
9748 if (max_pixel_rate > 540000)
9749 cdclk = 675000;
9750 else if (max_pixel_rate > 450000)
9751 cdclk = 540000;
9752 else if (max_pixel_rate > 337500)
9753 cdclk = 450000;
9754 else
9755 cdclk = 337500;
9756
9757 /*
9758 * FIXME move the cdclk caclulation to
9759 * compute_config() so we can fail gracegully.
9760 */
9761 if (cdclk > dev_priv->max_cdclk_freq) {
9762 DRM_ERROR("requested cdclk (%d kHz) exceeds max (%d kHz)\n",
9763 cdclk, dev_priv->max_cdclk_freq);
9764 cdclk = dev_priv->max_cdclk_freq;
9765 }
9766
9767 return cdclk;
9768}
9769
9770static int broadwell_modeset_global_pipes(struct drm_atomic_state *state)
9771{
9772 struct drm_i915_private *dev_priv = to_i915(state->dev);
9773 struct drm_crtc *crtc;
9774 struct drm_crtc_state *crtc_state;
9775 int max_pixclk = ilk_max_pixel_rate(dev_priv);
9776 int cdclk, i;
9777
9778 cdclk = broadwell_calc_cdclk(dev_priv, max_pixclk);
9779
9780 if (cdclk == dev_priv->cdclk_freq)
9781 return 0;
9782
9783 /* add all active pipes to the state */
9784 for_each_crtc(state->dev, crtc) {
9785 if (!crtc->state->enable)
9786 continue;
9787
9788 crtc_state = drm_atomic_get_crtc_state(state, crtc);
9789 if (IS_ERR(crtc_state))
9790 return PTR_ERR(crtc_state);
9791 }
9792
9793 /* disable/enable all currently active pipes while we change cdclk */
9794 for_each_crtc_in_state(state, crtc, crtc_state, i)
9795 if (crtc_state->enable)
9796 crtc_state->mode_changed = true;
9797
9798 return 0;
9799}
9800
9801static void broadwell_modeset_global_resources(struct drm_atomic_state *state)
9802{
9803 struct drm_device *dev = state->dev;
9804 struct drm_i915_private *dev_priv = dev->dev_private;
9805 int max_pixel_rate = ilk_max_pixel_rate(dev_priv);
9806 int req_cdclk = broadwell_calc_cdclk(dev_priv, max_pixel_rate);
9807
9808 if (req_cdclk != dev_priv->cdclk_freq)
9809 broadwell_set_cdclk(dev, req_cdclk);
9810}
9811
190f68c5
ACO
9812static int haswell_crtc_compute_clock(struct intel_crtc *crtc,
9813 struct intel_crtc_state *crtc_state)
09b4ddf9 9814{
190f68c5 9815 if (!intel_ddi_pll_select(crtc, crtc_state))
6441ab5f 9816 return -EINVAL;
716c2e55 9817
c7653199 9818 crtc->lowfreq_avail = false;
644cef34 9819
c8f7a0db 9820 return 0;
79e53945
JB
9821}
9822
3760b59c
S
9823static void bxt_get_ddi_pll(struct drm_i915_private *dev_priv,
9824 enum port port,
9825 struct intel_crtc_state *pipe_config)
9826{
9827 switch (port) {
9828 case PORT_A:
9829 pipe_config->ddi_pll_sel = SKL_DPLL0;
9830 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL1;
9831 break;
9832 case PORT_B:
9833 pipe_config->ddi_pll_sel = SKL_DPLL1;
9834 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL2;
9835 break;
9836 case PORT_C:
9837 pipe_config->ddi_pll_sel = SKL_DPLL2;
9838 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL3;
9839 break;
9840 default:
9841 DRM_ERROR("Incorrect port type\n");
9842 }
9843}
9844
96b7dfb7
S
9845static void skylake_get_ddi_pll(struct drm_i915_private *dev_priv,
9846 enum port port,
5cec258b 9847 struct intel_crtc_state *pipe_config)
96b7dfb7 9848{
3148ade7 9849 u32 temp, dpll_ctl1;
96b7dfb7
S
9850
9851 temp = I915_READ(DPLL_CTRL2) & DPLL_CTRL2_DDI_CLK_SEL_MASK(port);
9852 pipe_config->ddi_pll_sel = temp >> (port * 3 + 1);
9853
9854 switch (pipe_config->ddi_pll_sel) {
3148ade7
DL
9855 case SKL_DPLL0:
9856 /*
9857 * On SKL the eDP DPLL (DPLL0 as we don't use SSC) is not part
9858 * of the shared DPLL framework and thus needs to be read out
9859 * separately
9860 */
9861 dpll_ctl1 = I915_READ(DPLL_CTRL1);
9862 pipe_config->dpll_hw_state.ctrl1 = dpll_ctl1 & 0x3f;
9863 break;
96b7dfb7
S
9864 case SKL_DPLL1:
9865 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL1;
9866 break;
9867 case SKL_DPLL2:
9868 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL2;
9869 break;
9870 case SKL_DPLL3:
9871 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL3;
9872 break;
96b7dfb7
S
9873 }
9874}
9875
7d2c8175
DL
9876static void haswell_get_ddi_pll(struct drm_i915_private *dev_priv,
9877 enum port port,
5cec258b 9878 struct intel_crtc_state *pipe_config)
7d2c8175
DL
9879{
9880 pipe_config->ddi_pll_sel = I915_READ(PORT_CLK_SEL(port));
9881
9882 switch (pipe_config->ddi_pll_sel) {
9883 case PORT_CLK_SEL_WRPLL1:
9884 pipe_config->shared_dpll = DPLL_ID_WRPLL1;
9885 break;
9886 case PORT_CLK_SEL_WRPLL2:
9887 pipe_config->shared_dpll = DPLL_ID_WRPLL2;
9888 break;
9889 }
9890}
9891
26804afd 9892static void haswell_get_ddi_port_state(struct intel_crtc *crtc,
5cec258b 9893 struct intel_crtc_state *pipe_config)
26804afd
DV
9894{
9895 struct drm_device *dev = crtc->base.dev;
9896 struct drm_i915_private *dev_priv = dev->dev_private;
d452c5b6 9897 struct intel_shared_dpll *pll;
26804afd
DV
9898 enum port port;
9899 uint32_t tmp;
9900
9901 tmp = I915_READ(TRANS_DDI_FUNC_CTL(pipe_config->cpu_transcoder));
9902
9903 port = (tmp & TRANS_DDI_PORT_MASK) >> TRANS_DDI_PORT_SHIFT;
9904
96b7dfb7
S
9905 if (IS_SKYLAKE(dev))
9906 skylake_get_ddi_pll(dev_priv, port, pipe_config);
3760b59c
S
9907 else if (IS_BROXTON(dev))
9908 bxt_get_ddi_pll(dev_priv, port, pipe_config);
96b7dfb7
S
9909 else
9910 haswell_get_ddi_pll(dev_priv, port, pipe_config);
9cd86933 9911
d452c5b6
DV
9912 if (pipe_config->shared_dpll >= 0) {
9913 pll = &dev_priv->shared_dplls[pipe_config->shared_dpll];
9914
9915 WARN_ON(!pll->get_hw_state(dev_priv, pll,
9916 &pipe_config->dpll_hw_state));
9917 }
9918
26804afd
DV
9919 /*
9920 * Haswell has only FDI/PCH transcoder A. It is which is connected to
9921 * DDI E. So just check whether this pipe is wired to DDI E and whether
9922 * the PCH transcoder is on.
9923 */
ca370455
DL
9924 if (INTEL_INFO(dev)->gen < 9 &&
9925 (port == PORT_E) && I915_READ(LPT_TRANSCONF) & TRANS_ENABLE) {
26804afd
DV
9926 pipe_config->has_pch_encoder = true;
9927
9928 tmp = I915_READ(FDI_RX_CTL(PIPE_A));
9929 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
9930 FDI_DP_PORT_WIDTH_SHIFT) + 1;
9931
9932 ironlake_get_fdi_m_n_config(crtc, pipe_config);
9933 }
9934}
9935
0e8ffe1b 9936static bool haswell_get_pipe_config(struct intel_crtc *crtc,
5cec258b 9937 struct intel_crtc_state *pipe_config)
0e8ffe1b
DV
9938{
9939 struct drm_device *dev = crtc->base.dev;
9940 struct drm_i915_private *dev_priv = dev->dev_private;
2fa2fe9a 9941 enum intel_display_power_domain pfit_domain;
0e8ffe1b
DV
9942 uint32_t tmp;
9943
f458ebbc 9944 if (!intel_display_power_is_enabled(dev_priv,
b5482bd0
ID
9945 POWER_DOMAIN_PIPE(crtc->pipe)))
9946 return false;
9947
e143a21c 9948 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
c0d43d62
DV
9949 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
9950
eccb140b
DV
9951 tmp = I915_READ(TRANS_DDI_FUNC_CTL(TRANSCODER_EDP));
9952 if (tmp & TRANS_DDI_FUNC_ENABLE) {
9953 enum pipe trans_edp_pipe;
9954 switch (tmp & TRANS_DDI_EDP_INPUT_MASK) {
9955 default:
9956 WARN(1, "unknown pipe linked to edp transcoder\n");
9957 case TRANS_DDI_EDP_INPUT_A_ONOFF:
9958 case TRANS_DDI_EDP_INPUT_A_ON:
9959 trans_edp_pipe = PIPE_A;
9960 break;
9961 case TRANS_DDI_EDP_INPUT_B_ONOFF:
9962 trans_edp_pipe = PIPE_B;
9963 break;
9964 case TRANS_DDI_EDP_INPUT_C_ONOFF:
9965 trans_edp_pipe = PIPE_C;
9966 break;
9967 }
9968
9969 if (trans_edp_pipe == crtc->pipe)
9970 pipe_config->cpu_transcoder = TRANSCODER_EDP;
9971 }
9972
f458ebbc 9973 if (!intel_display_power_is_enabled(dev_priv,
eccb140b 9974 POWER_DOMAIN_TRANSCODER(pipe_config->cpu_transcoder)))
2bfce950
PZ
9975 return false;
9976
eccb140b 9977 tmp = I915_READ(PIPECONF(pipe_config->cpu_transcoder));
0e8ffe1b
DV
9978 if (!(tmp & PIPECONF_ENABLE))
9979 return false;
9980
26804afd 9981 haswell_get_ddi_port_state(crtc, pipe_config);
627eb5a3 9982
1bd1bd80
DV
9983 intel_get_pipe_timings(crtc, pipe_config);
9984
a1b2278e
CK
9985 if (INTEL_INFO(dev)->gen >= 9) {
9986 skl_init_scalers(dev, crtc, pipe_config);
9987 }
9988
2fa2fe9a 9989 pfit_domain = POWER_DOMAIN_PIPE_PANEL_FITTER(crtc->pipe);
af99ceda
CK
9990
9991 if (INTEL_INFO(dev)->gen >= 9) {
9992 pipe_config->scaler_state.scaler_id = -1;
9993 pipe_config->scaler_state.scaler_users &= ~(1 << SKL_CRTC_INDEX);
9994 }
9995
bd2e244f 9996 if (intel_display_power_is_enabled(dev_priv, pfit_domain)) {
ff6d9f55 9997 if (INTEL_INFO(dev)->gen == 9)
bd2e244f 9998 skylake_get_pfit_config(crtc, pipe_config);
ff6d9f55 9999 else if (INTEL_INFO(dev)->gen < 9)
bd2e244f 10000 ironlake_get_pfit_config(crtc, pipe_config);
ff6d9f55
JB
10001 else
10002 MISSING_CASE(INTEL_INFO(dev)->gen);
bd2e244f 10003 }
88adfff1 10004
e59150dc
JB
10005 if (IS_HASWELL(dev))
10006 pipe_config->ips_enabled = hsw_crtc_supports_ips(crtc) &&
10007 (I915_READ(IPS_CTL) & IPS_ENABLE);
42db64ef 10008
ebb69c95
CT
10009 if (pipe_config->cpu_transcoder != TRANSCODER_EDP) {
10010 pipe_config->pixel_multiplier =
10011 I915_READ(PIPE_MULT(pipe_config->cpu_transcoder)) + 1;
10012 } else {
10013 pipe_config->pixel_multiplier = 1;
10014 }
6c49f241 10015
0e8ffe1b
DV
10016 return true;
10017}
10018
560b85bb
CW
10019static void i845_update_cursor(struct drm_crtc *crtc, u32 base)
10020{
10021 struct drm_device *dev = crtc->dev;
10022 struct drm_i915_private *dev_priv = dev->dev_private;
10023 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
dc41c154 10024 uint32_t cntl = 0, size = 0;
560b85bb 10025
dc41c154 10026 if (base) {
3dd512fb
MR
10027 unsigned int width = intel_crtc->base.cursor->state->crtc_w;
10028 unsigned int height = intel_crtc->base.cursor->state->crtc_h;
dc41c154
VS
10029 unsigned int stride = roundup_pow_of_two(width) * 4;
10030
10031 switch (stride) {
10032 default:
10033 WARN_ONCE(1, "Invalid cursor width/stride, width=%u, stride=%u\n",
10034 width, stride);
10035 stride = 256;
10036 /* fallthrough */
10037 case 256:
10038 case 512:
10039 case 1024:
10040 case 2048:
10041 break;
4b0e333e
CW
10042 }
10043
dc41c154
VS
10044 cntl |= CURSOR_ENABLE |
10045 CURSOR_GAMMA_ENABLE |
10046 CURSOR_FORMAT_ARGB |
10047 CURSOR_STRIDE(stride);
10048
10049 size = (height << 12) | width;
4b0e333e 10050 }
560b85bb 10051
dc41c154
VS
10052 if (intel_crtc->cursor_cntl != 0 &&
10053 (intel_crtc->cursor_base != base ||
10054 intel_crtc->cursor_size != size ||
10055 intel_crtc->cursor_cntl != cntl)) {
10056 /* On these chipsets we can only modify the base/size/stride
10057 * whilst the cursor is disabled.
10058 */
10059 I915_WRITE(_CURACNTR, 0);
4b0e333e 10060 POSTING_READ(_CURACNTR);
dc41c154 10061 intel_crtc->cursor_cntl = 0;
4b0e333e 10062 }
560b85bb 10063
99d1f387 10064 if (intel_crtc->cursor_base != base) {
9db4a9c7 10065 I915_WRITE(_CURABASE, base);
99d1f387
VS
10066 intel_crtc->cursor_base = base;
10067 }
4726e0b0 10068
dc41c154
VS
10069 if (intel_crtc->cursor_size != size) {
10070 I915_WRITE(CURSIZE, size);
10071 intel_crtc->cursor_size = size;
4b0e333e 10072 }
560b85bb 10073
4b0e333e 10074 if (intel_crtc->cursor_cntl != cntl) {
4b0e333e
CW
10075 I915_WRITE(_CURACNTR, cntl);
10076 POSTING_READ(_CURACNTR);
4b0e333e 10077 intel_crtc->cursor_cntl = cntl;
560b85bb 10078 }
560b85bb
CW
10079}
10080
560b85bb 10081static void i9xx_update_cursor(struct drm_crtc *crtc, u32 base)
65a21cd6
JB
10082{
10083 struct drm_device *dev = crtc->dev;
10084 struct drm_i915_private *dev_priv = dev->dev_private;
10085 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
10086 int pipe = intel_crtc->pipe;
4b0e333e
CW
10087 uint32_t cntl;
10088
10089 cntl = 0;
10090 if (base) {
10091 cntl = MCURSOR_GAMMA_ENABLE;
3dd512fb 10092 switch (intel_crtc->base.cursor->state->crtc_w) {
4726e0b0
SK
10093 case 64:
10094 cntl |= CURSOR_MODE_64_ARGB_AX;
10095 break;
10096 case 128:
10097 cntl |= CURSOR_MODE_128_ARGB_AX;
10098 break;
10099 case 256:
10100 cntl |= CURSOR_MODE_256_ARGB_AX;
10101 break;
10102 default:
3dd512fb 10103 MISSING_CASE(intel_crtc->base.cursor->state->crtc_w);
4726e0b0 10104 return;
65a21cd6 10105 }
4b0e333e 10106 cntl |= pipe << 28; /* Connect to correct pipe */
47bf17a7
VS
10107
10108 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
10109 cntl |= CURSOR_PIPE_CSC_ENABLE;
4b0e333e 10110 }
65a21cd6 10111
8e7d688b 10112 if (crtc->cursor->state->rotation == BIT(DRM_ROTATE_180))
4398ad45
VS
10113 cntl |= CURSOR_ROTATE_180;
10114
4b0e333e
CW
10115 if (intel_crtc->cursor_cntl != cntl) {
10116 I915_WRITE(CURCNTR(pipe), cntl);
10117 POSTING_READ(CURCNTR(pipe));
10118 intel_crtc->cursor_cntl = cntl;
65a21cd6 10119 }
4b0e333e 10120
65a21cd6 10121 /* and commit changes on next vblank */
5efb3e28
VS
10122 I915_WRITE(CURBASE(pipe), base);
10123 POSTING_READ(CURBASE(pipe));
99d1f387
VS
10124
10125 intel_crtc->cursor_base = base;
65a21cd6
JB
10126}
10127
cda4b7d3 10128/* If no-part of the cursor is visible on the framebuffer, then the GPU may hang... */
6b383a7f
CW
10129static void intel_crtc_update_cursor(struct drm_crtc *crtc,
10130 bool on)
cda4b7d3
CW
10131{
10132 struct drm_device *dev = crtc->dev;
10133 struct drm_i915_private *dev_priv = dev->dev_private;
10134 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
10135 int pipe = intel_crtc->pipe;
3d7d6510
MR
10136 int x = crtc->cursor_x;
10137 int y = crtc->cursor_y;
d6e4db15 10138 u32 base = 0, pos = 0;
cda4b7d3 10139
d6e4db15 10140 if (on)
cda4b7d3 10141 base = intel_crtc->cursor_addr;
cda4b7d3 10142
6e3c9717 10143 if (x >= intel_crtc->config->pipe_src_w)
d6e4db15
VS
10144 base = 0;
10145
6e3c9717 10146 if (y >= intel_crtc->config->pipe_src_h)
cda4b7d3
CW
10147 base = 0;
10148
10149 if (x < 0) {
3dd512fb 10150 if (x + intel_crtc->base.cursor->state->crtc_w <= 0)
cda4b7d3
CW
10151 base = 0;
10152
10153 pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
10154 x = -x;
10155 }
10156 pos |= x << CURSOR_X_SHIFT;
10157
10158 if (y < 0) {
3dd512fb 10159 if (y + intel_crtc->base.cursor->state->crtc_h <= 0)
cda4b7d3
CW
10160 base = 0;
10161
10162 pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
10163 y = -y;
10164 }
10165 pos |= y << CURSOR_Y_SHIFT;
10166
4b0e333e 10167 if (base == 0 && intel_crtc->cursor_base == 0)
cda4b7d3
CW
10168 return;
10169
5efb3e28
VS
10170 I915_WRITE(CURPOS(pipe), pos);
10171
4398ad45
VS
10172 /* ILK+ do this automagically */
10173 if (HAS_GMCH_DISPLAY(dev) &&
8e7d688b 10174 crtc->cursor->state->rotation == BIT(DRM_ROTATE_180)) {
3dd512fb
MR
10175 base += (intel_crtc->base.cursor->state->crtc_h *
10176 intel_crtc->base.cursor->state->crtc_w - 1) * 4;
4398ad45
VS
10177 }
10178
8ac54669 10179 if (IS_845G(dev) || IS_I865G(dev))
5efb3e28
VS
10180 i845_update_cursor(crtc, base);
10181 else
10182 i9xx_update_cursor(crtc, base);
cda4b7d3
CW
10183}
10184
dc41c154
VS
10185static bool cursor_size_ok(struct drm_device *dev,
10186 uint32_t width, uint32_t height)
10187{
10188 if (width == 0 || height == 0)
10189 return false;
10190
10191 /*
10192 * 845g/865g are special in that they are only limited by
10193 * the width of their cursors, the height is arbitrary up to
10194 * the precision of the register. Everything else requires
10195 * square cursors, limited to a few power-of-two sizes.
10196 */
10197 if (IS_845G(dev) || IS_I865G(dev)) {
10198 if ((width & 63) != 0)
10199 return false;
10200
10201 if (width > (IS_845G(dev) ? 64 : 512))
10202 return false;
10203
10204 if (height > 1023)
10205 return false;
10206 } else {
10207 switch (width | height) {
10208 case 256:
10209 case 128:
10210 if (IS_GEN2(dev))
10211 return false;
10212 case 64:
10213 break;
10214 default:
10215 return false;
10216 }
10217 }
10218
10219 return true;
10220}
10221
79e53945 10222static void intel_crtc_gamma_set(struct drm_crtc *crtc, u16 *red, u16 *green,
7203425a 10223 u16 *blue, uint32_t start, uint32_t size)
79e53945 10224{
7203425a 10225 int end = (start + size > 256) ? 256 : start + size, i;
79e53945 10226 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
79e53945 10227
7203425a 10228 for (i = start; i < end; i++) {
79e53945
JB
10229 intel_crtc->lut_r[i] = red[i] >> 8;
10230 intel_crtc->lut_g[i] = green[i] >> 8;
10231 intel_crtc->lut_b[i] = blue[i] >> 8;
10232 }
10233
10234 intel_crtc_load_lut(crtc);
10235}
10236
79e53945
JB
10237/* VESA 640x480x72Hz mode to set on the pipe */
10238static struct drm_display_mode load_detect_mode = {
10239 DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
10240 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
10241};
10242
a8bb6818
DV
10243struct drm_framebuffer *
10244__intel_framebuffer_create(struct drm_device *dev,
10245 struct drm_mode_fb_cmd2 *mode_cmd,
10246 struct drm_i915_gem_object *obj)
d2dff872
CW
10247{
10248 struct intel_framebuffer *intel_fb;
10249 int ret;
10250
10251 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
10252 if (!intel_fb) {
6ccb81f2 10253 drm_gem_object_unreference(&obj->base);
d2dff872
CW
10254 return ERR_PTR(-ENOMEM);
10255 }
10256
10257 ret = intel_framebuffer_init(dev, intel_fb, mode_cmd, obj);
dd4916c5
DV
10258 if (ret)
10259 goto err;
d2dff872
CW
10260
10261 return &intel_fb->base;
dd4916c5 10262err:
6ccb81f2 10263 drm_gem_object_unreference(&obj->base);
dd4916c5
DV
10264 kfree(intel_fb);
10265
10266 return ERR_PTR(ret);
d2dff872
CW
10267}
10268
b5ea642a 10269static struct drm_framebuffer *
a8bb6818
DV
10270intel_framebuffer_create(struct drm_device *dev,
10271 struct drm_mode_fb_cmd2 *mode_cmd,
10272 struct drm_i915_gem_object *obj)
10273{
10274 struct drm_framebuffer *fb;
10275 int ret;
10276
10277 ret = i915_mutex_lock_interruptible(dev);
10278 if (ret)
10279 return ERR_PTR(ret);
10280 fb = __intel_framebuffer_create(dev, mode_cmd, obj);
10281 mutex_unlock(&dev->struct_mutex);
10282
10283 return fb;
10284}
10285
d2dff872
CW
10286static u32
10287intel_framebuffer_pitch_for_width(int width, int bpp)
10288{
10289 u32 pitch = DIV_ROUND_UP(width * bpp, 8);
10290 return ALIGN(pitch, 64);
10291}
10292
10293static u32
10294intel_framebuffer_size_for_mode(struct drm_display_mode *mode, int bpp)
10295{
10296 u32 pitch = intel_framebuffer_pitch_for_width(mode->hdisplay, bpp);
1267a26b 10297 return PAGE_ALIGN(pitch * mode->vdisplay);
d2dff872
CW
10298}
10299
10300static struct drm_framebuffer *
10301intel_framebuffer_create_for_mode(struct drm_device *dev,
10302 struct drm_display_mode *mode,
10303 int depth, int bpp)
10304{
10305 struct drm_i915_gem_object *obj;
0fed39bd 10306 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
d2dff872
CW
10307
10308 obj = i915_gem_alloc_object(dev,
10309 intel_framebuffer_size_for_mode(mode, bpp));
10310 if (obj == NULL)
10311 return ERR_PTR(-ENOMEM);
10312
10313 mode_cmd.width = mode->hdisplay;
10314 mode_cmd.height = mode->vdisplay;
308e5bcb
JB
10315 mode_cmd.pitches[0] = intel_framebuffer_pitch_for_width(mode_cmd.width,
10316 bpp);
5ca0c34a 10317 mode_cmd.pixel_format = drm_mode_legacy_fb_format(bpp, depth);
d2dff872
CW
10318
10319 return intel_framebuffer_create(dev, &mode_cmd, obj);
10320}
10321
10322static struct drm_framebuffer *
10323mode_fits_in_fbdev(struct drm_device *dev,
10324 struct drm_display_mode *mode)
10325{
4520f53a 10326#ifdef CONFIG_DRM_I915_FBDEV
d2dff872
CW
10327 struct drm_i915_private *dev_priv = dev->dev_private;
10328 struct drm_i915_gem_object *obj;
10329 struct drm_framebuffer *fb;
10330
4c0e5528 10331 if (!dev_priv->fbdev)
d2dff872
CW
10332 return NULL;
10333
4c0e5528 10334 if (!dev_priv->fbdev->fb)
d2dff872
CW
10335 return NULL;
10336
4c0e5528
DV
10337 obj = dev_priv->fbdev->fb->obj;
10338 BUG_ON(!obj);
10339
8bcd4553 10340 fb = &dev_priv->fbdev->fb->base;
01f2c773
VS
10341 if (fb->pitches[0] < intel_framebuffer_pitch_for_width(mode->hdisplay,
10342 fb->bits_per_pixel))
d2dff872
CW
10343 return NULL;
10344
01f2c773 10345 if (obj->base.size < mode->vdisplay * fb->pitches[0])
d2dff872
CW
10346 return NULL;
10347
10348 return fb;
4520f53a
DV
10349#else
10350 return NULL;
10351#endif
d2dff872
CW
10352}
10353
d3a40d1b
ACO
10354static int intel_modeset_setup_plane_state(struct drm_atomic_state *state,
10355 struct drm_crtc *crtc,
10356 struct drm_display_mode *mode,
10357 struct drm_framebuffer *fb,
10358 int x, int y)
10359{
10360 struct drm_plane_state *plane_state;
10361 int hdisplay, vdisplay;
10362 int ret;
10363
10364 plane_state = drm_atomic_get_plane_state(state, crtc->primary);
10365 if (IS_ERR(plane_state))
10366 return PTR_ERR(plane_state);
10367
10368 if (mode)
10369 drm_crtc_get_hv_timing(mode, &hdisplay, &vdisplay);
10370 else
10371 hdisplay = vdisplay = 0;
10372
10373 ret = drm_atomic_set_crtc_for_plane(plane_state, fb ? crtc : NULL);
10374 if (ret)
10375 return ret;
10376 drm_atomic_set_fb_for_plane(plane_state, fb);
10377 plane_state->crtc_x = 0;
10378 plane_state->crtc_y = 0;
10379 plane_state->crtc_w = hdisplay;
10380 plane_state->crtc_h = vdisplay;
10381 plane_state->src_x = x << 16;
10382 plane_state->src_y = y << 16;
10383 plane_state->src_w = hdisplay << 16;
10384 plane_state->src_h = vdisplay << 16;
10385
10386 return 0;
10387}
10388
d2434ab7 10389bool intel_get_load_detect_pipe(struct drm_connector *connector,
7173188d 10390 struct drm_display_mode *mode,
51fd371b
RC
10391 struct intel_load_detect_pipe *old,
10392 struct drm_modeset_acquire_ctx *ctx)
79e53945
JB
10393{
10394 struct intel_crtc *intel_crtc;
d2434ab7
DV
10395 struct intel_encoder *intel_encoder =
10396 intel_attached_encoder(connector);
79e53945 10397 struct drm_crtc *possible_crtc;
4ef69c7a 10398 struct drm_encoder *encoder = &intel_encoder->base;
79e53945
JB
10399 struct drm_crtc *crtc = NULL;
10400 struct drm_device *dev = encoder->dev;
94352cf9 10401 struct drm_framebuffer *fb;
51fd371b 10402 struct drm_mode_config *config = &dev->mode_config;
83a57153 10403 struct drm_atomic_state *state = NULL;
944b0c76 10404 struct drm_connector_state *connector_state;
4be07317 10405 struct intel_crtc_state *crtc_state;
51fd371b 10406 int ret, i = -1;
79e53945 10407
d2dff872 10408 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
c23cc417 10409 connector->base.id, connector->name,
8e329a03 10410 encoder->base.id, encoder->name);
d2dff872 10411
51fd371b
RC
10412retry:
10413 ret = drm_modeset_lock(&config->connection_mutex, ctx);
10414 if (ret)
10415 goto fail_unlock;
6e9f798d 10416
79e53945
JB
10417 /*
10418 * Algorithm gets a little messy:
7a5e4805 10419 *
79e53945
JB
10420 * - if the connector already has an assigned crtc, use it (but make
10421 * sure it's on first)
7a5e4805 10422 *
79e53945
JB
10423 * - try to find the first unused crtc that can drive this connector,
10424 * and use that if we find one
79e53945
JB
10425 */
10426
10427 /* See if we already have a CRTC for this connector */
10428 if (encoder->crtc) {
10429 crtc = encoder->crtc;
8261b191 10430
51fd371b 10431 ret = drm_modeset_lock(&crtc->mutex, ctx);
4d02e2de
DV
10432 if (ret)
10433 goto fail_unlock;
10434 ret = drm_modeset_lock(&crtc->primary->mutex, ctx);
51fd371b
RC
10435 if (ret)
10436 goto fail_unlock;
7b24056b 10437
24218aac 10438 old->dpms_mode = connector->dpms;
8261b191
CW
10439 old->load_detect_temp = false;
10440
10441 /* Make sure the crtc and connector are running */
24218aac
DV
10442 if (connector->dpms != DRM_MODE_DPMS_ON)
10443 connector->funcs->dpms(connector, DRM_MODE_DPMS_ON);
8261b191 10444
7173188d 10445 return true;
79e53945
JB
10446 }
10447
10448 /* Find an unused one (if possible) */
70e1e0ec 10449 for_each_crtc(dev, possible_crtc) {
79e53945
JB
10450 i++;
10451 if (!(encoder->possible_crtcs & (1 << i)))
10452 continue;
83d65738 10453 if (possible_crtc->state->enable)
a459249c
VS
10454 continue;
10455 /* This can occur when applying the pipe A quirk on resume. */
10456 if (to_intel_crtc(possible_crtc)->new_enabled)
10457 continue;
10458
10459 crtc = possible_crtc;
10460 break;
79e53945
JB
10461 }
10462
10463 /*
10464 * If we didn't find an unused CRTC, don't use any.
10465 */
10466 if (!crtc) {
7173188d 10467 DRM_DEBUG_KMS("no pipe available for load-detect\n");
51fd371b 10468 goto fail_unlock;
79e53945
JB
10469 }
10470
51fd371b
RC
10471 ret = drm_modeset_lock(&crtc->mutex, ctx);
10472 if (ret)
4d02e2de
DV
10473 goto fail_unlock;
10474 ret = drm_modeset_lock(&crtc->primary->mutex, ctx);
10475 if (ret)
51fd371b 10476 goto fail_unlock;
fc303101
DV
10477 intel_encoder->new_crtc = to_intel_crtc(crtc);
10478 to_intel_connector(connector)->new_encoder = intel_encoder;
79e53945
JB
10479
10480 intel_crtc = to_intel_crtc(crtc);
412b61d8 10481 intel_crtc->new_enabled = true;
24218aac 10482 old->dpms_mode = connector->dpms;
8261b191 10483 old->load_detect_temp = true;
d2dff872 10484 old->release_fb = NULL;
79e53945 10485
83a57153
ACO
10486 state = drm_atomic_state_alloc(dev);
10487 if (!state)
10488 return false;
10489
10490 state->acquire_ctx = ctx;
10491
944b0c76
ACO
10492 connector_state = drm_atomic_get_connector_state(state, connector);
10493 if (IS_ERR(connector_state)) {
10494 ret = PTR_ERR(connector_state);
10495 goto fail;
10496 }
10497
10498 connector_state->crtc = crtc;
10499 connector_state->best_encoder = &intel_encoder->base;
10500
4be07317
ACO
10501 crtc_state = intel_atomic_get_crtc_state(state, intel_crtc);
10502 if (IS_ERR(crtc_state)) {
10503 ret = PTR_ERR(crtc_state);
10504 goto fail;
10505 }
10506
49d6fa21 10507 crtc_state->base.active = crtc_state->base.enable = true;
4be07317 10508
6492711d
CW
10509 if (!mode)
10510 mode = &load_detect_mode;
79e53945 10511
d2dff872
CW
10512 /* We need a framebuffer large enough to accommodate all accesses
10513 * that the plane may generate whilst we perform load detection.
10514 * We can not rely on the fbcon either being present (we get called
10515 * during its initialisation to detect all boot displays, or it may
10516 * not even exist) or that it is large enough to satisfy the
10517 * requested mode.
10518 */
94352cf9
DV
10519 fb = mode_fits_in_fbdev(dev, mode);
10520 if (fb == NULL) {
d2dff872 10521 DRM_DEBUG_KMS("creating tmp fb for load-detection\n");
94352cf9
DV
10522 fb = intel_framebuffer_create_for_mode(dev, mode, 24, 32);
10523 old->release_fb = fb;
d2dff872
CW
10524 } else
10525 DRM_DEBUG_KMS("reusing fbdev for load-detection framebuffer\n");
94352cf9 10526 if (IS_ERR(fb)) {
d2dff872 10527 DRM_DEBUG_KMS("failed to allocate framebuffer for load-detection\n");
412b61d8 10528 goto fail;
79e53945 10529 }
79e53945 10530
d3a40d1b
ACO
10531 ret = intel_modeset_setup_plane_state(state, crtc, mode, fb, 0, 0);
10532 if (ret)
10533 goto fail;
10534
8c7b5ccb
ACO
10535 drm_mode_copy(&crtc_state->base.mode, mode);
10536
10537 if (intel_set_mode(crtc, state)) {
6492711d 10538 DRM_DEBUG_KMS("failed to set mode on load-detect pipe\n");
d2dff872
CW
10539 if (old->release_fb)
10540 old->release_fb->funcs->destroy(old->release_fb);
412b61d8 10541 goto fail;
79e53945 10542 }
9128b040 10543 crtc->primary->crtc = crtc;
7173188d 10544
79e53945 10545 /* let the connector get through one full cycle before testing */
9d0498a2 10546 intel_wait_for_vblank(dev, intel_crtc->pipe);
7173188d 10547 return true;
412b61d8
VS
10548
10549 fail:
83d65738 10550 intel_crtc->new_enabled = crtc->state->enable;
51fd371b 10551fail_unlock:
e5d958ef
ACO
10552 drm_atomic_state_free(state);
10553 state = NULL;
83a57153 10554
51fd371b
RC
10555 if (ret == -EDEADLK) {
10556 drm_modeset_backoff(ctx);
10557 goto retry;
10558 }
10559
412b61d8 10560 return false;
79e53945
JB
10561}
10562
d2434ab7 10563void intel_release_load_detect_pipe(struct drm_connector *connector,
49172fee
ACO
10564 struct intel_load_detect_pipe *old,
10565 struct drm_modeset_acquire_ctx *ctx)
79e53945 10566{
83a57153 10567 struct drm_device *dev = connector->dev;
d2434ab7
DV
10568 struct intel_encoder *intel_encoder =
10569 intel_attached_encoder(connector);
4ef69c7a 10570 struct drm_encoder *encoder = &intel_encoder->base;
7b24056b 10571 struct drm_crtc *crtc = encoder->crtc;
412b61d8 10572 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
83a57153 10573 struct drm_atomic_state *state;
944b0c76 10574 struct drm_connector_state *connector_state;
4be07317 10575 struct intel_crtc_state *crtc_state;
d3a40d1b 10576 int ret;
79e53945 10577
d2dff872 10578 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
c23cc417 10579 connector->base.id, connector->name,
8e329a03 10580 encoder->base.id, encoder->name);
d2dff872 10581
8261b191 10582 if (old->load_detect_temp) {
83a57153 10583 state = drm_atomic_state_alloc(dev);
944b0c76
ACO
10584 if (!state)
10585 goto fail;
83a57153
ACO
10586
10587 state->acquire_ctx = ctx;
10588
944b0c76
ACO
10589 connector_state = drm_atomic_get_connector_state(state, connector);
10590 if (IS_ERR(connector_state))
10591 goto fail;
10592
4be07317
ACO
10593 crtc_state = intel_atomic_get_crtc_state(state, intel_crtc);
10594 if (IS_ERR(crtc_state))
10595 goto fail;
10596
fc303101
DV
10597 to_intel_connector(connector)->new_encoder = NULL;
10598 intel_encoder->new_crtc = NULL;
412b61d8 10599 intel_crtc->new_enabled = false;
944b0c76
ACO
10600
10601 connector_state->best_encoder = NULL;
10602 connector_state->crtc = NULL;
10603
49d6fa21 10604 crtc_state->base.enable = crtc_state->base.active = false;
4be07317 10605
d3a40d1b
ACO
10606 ret = intel_modeset_setup_plane_state(state, crtc, NULL, NULL,
10607 0, 0);
10608 if (ret)
10609 goto fail;
10610
2bfb4627
ACO
10611 ret = intel_set_mode(crtc, state);
10612 if (ret)
10613 goto fail;
d2dff872 10614
36206361
DV
10615 if (old->release_fb) {
10616 drm_framebuffer_unregister_private(old->release_fb);
10617 drm_framebuffer_unreference(old->release_fb);
10618 }
d2dff872 10619
0622a53c 10620 return;
79e53945
JB
10621 }
10622
c751ce4f 10623 /* Switch crtc and encoder back off if necessary */
24218aac
DV
10624 if (old->dpms_mode != DRM_MODE_DPMS_ON)
10625 connector->funcs->dpms(connector, old->dpms_mode);
944b0c76
ACO
10626
10627 return;
10628fail:
10629 DRM_DEBUG_KMS("Couldn't release load detect pipe.\n");
10630 drm_atomic_state_free(state);
79e53945
JB
10631}
10632
da4a1efa 10633static int i9xx_pll_refclk(struct drm_device *dev,
5cec258b 10634 const struct intel_crtc_state *pipe_config)
da4a1efa
VS
10635{
10636 struct drm_i915_private *dev_priv = dev->dev_private;
10637 u32 dpll = pipe_config->dpll_hw_state.dpll;
10638
10639 if ((dpll & PLL_REF_INPUT_MASK) == PLLB_REF_INPUT_SPREADSPECTRUMIN)
e91e941b 10640 return dev_priv->vbt.lvds_ssc_freq;
da4a1efa
VS
10641 else if (HAS_PCH_SPLIT(dev))
10642 return 120000;
10643 else if (!IS_GEN2(dev))
10644 return 96000;
10645 else
10646 return 48000;
10647}
10648
79e53945 10649/* Returns the clock of the currently programmed mode of the given pipe. */
f1f644dc 10650static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
5cec258b 10651 struct intel_crtc_state *pipe_config)
79e53945 10652{
f1f644dc 10653 struct drm_device *dev = crtc->base.dev;
79e53945 10654 struct drm_i915_private *dev_priv = dev->dev_private;
f1f644dc 10655 int pipe = pipe_config->cpu_transcoder;
293623f7 10656 u32 dpll = pipe_config->dpll_hw_state.dpll;
79e53945
JB
10657 u32 fp;
10658 intel_clock_t clock;
da4a1efa 10659 int refclk = i9xx_pll_refclk(dev, pipe_config);
79e53945
JB
10660
10661 if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
293623f7 10662 fp = pipe_config->dpll_hw_state.fp0;
79e53945 10663 else
293623f7 10664 fp = pipe_config->dpll_hw_state.fp1;
79e53945
JB
10665
10666 clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
f2b115e6
AJ
10667 if (IS_PINEVIEW(dev)) {
10668 clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
10669 clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
2177832f
SL
10670 } else {
10671 clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
10672 clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
10673 }
10674
a6c45cf0 10675 if (!IS_GEN2(dev)) {
f2b115e6
AJ
10676 if (IS_PINEVIEW(dev))
10677 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
10678 DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
2177832f
SL
10679 else
10680 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
79e53945
JB
10681 DPLL_FPA01_P1_POST_DIV_SHIFT);
10682
10683 switch (dpll & DPLL_MODE_MASK) {
10684 case DPLLB_MODE_DAC_SERIAL:
10685 clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
10686 5 : 10;
10687 break;
10688 case DPLLB_MODE_LVDS:
10689 clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
10690 7 : 14;
10691 break;
10692 default:
28c97730 10693 DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
79e53945 10694 "mode\n", (int)(dpll & DPLL_MODE_MASK));
f1f644dc 10695 return;
79e53945
JB
10696 }
10697
ac58c3f0 10698 if (IS_PINEVIEW(dev))
da4a1efa 10699 pineview_clock(refclk, &clock);
ac58c3f0 10700 else
da4a1efa 10701 i9xx_clock(refclk, &clock);
79e53945 10702 } else {
0fb58223 10703 u32 lvds = IS_I830(dev) ? 0 : I915_READ(LVDS);
b1c560d1 10704 bool is_lvds = (pipe == 1) && (lvds & LVDS_PORT_EN);
79e53945
JB
10705
10706 if (is_lvds) {
10707 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
10708 DPLL_FPA01_P1_POST_DIV_SHIFT);
b1c560d1
VS
10709
10710 if (lvds & LVDS_CLKB_POWER_UP)
10711 clock.p2 = 7;
10712 else
10713 clock.p2 = 14;
79e53945
JB
10714 } else {
10715 if (dpll & PLL_P1_DIVIDE_BY_TWO)
10716 clock.p1 = 2;
10717 else {
10718 clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
10719 DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
10720 }
10721 if (dpll & PLL_P2_DIVIDE_BY_4)
10722 clock.p2 = 4;
10723 else
10724 clock.p2 = 2;
79e53945 10725 }
da4a1efa
VS
10726
10727 i9xx_clock(refclk, &clock);
79e53945
JB
10728 }
10729
18442d08
VS
10730 /*
10731 * This value includes pixel_multiplier. We will use
241bfc38 10732 * port_clock to compute adjusted_mode.crtc_clock in the
18442d08
VS
10733 * encoder's get_config() function.
10734 */
10735 pipe_config->port_clock = clock.dot;
f1f644dc
JB
10736}
10737
6878da05
VS
10738int intel_dotclock_calculate(int link_freq,
10739 const struct intel_link_m_n *m_n)
f1f644dc 10740{
f1f644dc
JB
10741 /*
10742 * The calculation for the data clock is:
1041a02f 10743 * pixel_clock = ((m/n)*(link_clock * nr_lanes))/bpp
f1f644dc 10744 * But we want to avoid losing precison if possible, so:
1041a02f 10745 * pixel_clock = ((m * link_clock * nr_lanes)/(n*bpp))
f1f644dc
JB
10746 *
10747 * and the link clock is simpler:
1041a02f 10748 * link_clock = (m * link_clock) / n
f1f644dc
JB
10749 */
10750
6878da05
VS
10751 if (!m_n->link_n)
10752 return 0;
f1f644dc 10753
6878da05
VS
10754 return div_u64((u64)m_n->link_m * link_freq, m_n->link_n);
10755}
f1f644dc 10756
18442d08 10757static void ironlake_pch_clock_get(struct intel_crtc *crtc,
5cec258b 10758 struct intel_crtc_state *pipe_config)
6878da05
VS
10759{
10760 struct drm_device *dev = crtc->base.dev;
79e53945 10761
18442d08
VS
10762 /* read out port_clock from the DPLL */
10763 i9xx_crtc_clock_get(crtc, pipe_config);
f1f644dc 10764
f1f644dc 10765 /*
18442d08 10766 * This value does not include pixel_multiplier.
241bfc38 10767 * We will check that port_clock and adjusted_mode.crtc_clock
18442d08
VS
10768 * agree once we know their relationship in the encoder's
10769 * get_config() function.
79e53945 10770 */
2d112de7 10771 pipe_config->base.adjusted_mode.crtc_clock =
18442d08
VS
10772 intel_dotclock_calculate(intel_fdi_link_freq(dev) * 10000,
10773 &pipe_config->fdi_m_n);
79e53945
JB
10774}
10775
10776/** Returns the currently programmed mode of the given pipe. */
10777struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
10778 struct drm_crtc *crtc)
10779{
548f245b 10780 struct drm_i915_private *dev_priv = dev->dev_private;
79e53945 10781 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6e3c9717 10782 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
79e53945 10783 struct drm_display_mode *mode;
5cec258b 10784 struct intel_crtc_state pipe_config;
fe2b8f9d
PZ
10785 int htot = I915_READ(HTOTAL(cpu_transcoder));
10786 int hsync = I915_READ(HSYNC(cpu_transcoder));
10787 int vtot = I915_READ(VTOTAL(cpu_transcoder));
10788 int vsync = I915_READ(VSYNC(cpu_transcoder));
293623f7 10789 enum pipe pipe = intel_crtc->pipe;
79e53945
JB
10790
10791 mode = kzalloc(sizeof(*mode), GFP_KERNEL);
10792 if (!mode)
10793 return NULL;
10794
f1f644dc
JB
10795 /*
10796 * Construct a pipe_config sufficient for getting the clock info
10797 * back out of crtc_clock_get.
10798 *
10799 * Note, if LVDS ever uses a non-1 pixel multiplier, we'll need
10800 * to use a real value here instead.
10801 */
293623f7 10802 pipe_config.cpu_transcoder = (enum transcoder) pipe;
f1f644dc 10803 pipe_config.pixel_multiplier = 1;
293623f7
VS
10804 pipe_config.dpll_hw_state.dpll = I915_READ(DPLL(pipe));
10805 pipe_config.dpll_hw_state.fp0 = I915_READ(FP0(pipe));
10806 pipe_config.dpll_hw_state.fp1 = I915_READ(FP1(pipe));
f1f644dc
JB
10807 i9xx_crtc_clock_get(intel_crtc, &pipe_config);
10808
773ae034 10809 mode->clock = pipe_config.port_clock / pipe_config.pixel_multiplier;
79e53945
JB
10810 mode->hdisplay = (htot & 0xffff) + 1;
10811 mode->htotal = ((htot & 0xffff0000) >> 16) + 1;
10812 mode->hsync_start = (hsync & 0xffff) + 1;
10813 mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1;
10814 mode->vdisplay = (vtot & 0xffff) + 1;
10815 mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1;
10816 mode->vsync_start = (vsync & 0xffff) + 1;
10817 mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1;
10818
10819 drm_mode_set_name(mode);
79e53945
JB
10820
10821 return mode;
10822}
10823
652c393a
JB
10824static void intel_decrease_pllclock(struct drm_crtc *crtc)
10825{
10826 struct drm_device *dev = crtc->dev;
fbee40df 10827 struct drm_i915_private *dev_priv = dev->dev_private;
652c393a 10828 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
652c393a 10829
baff296c 10830 if (!HAS_GMCH_DISPLAY(dev))
652c393a
JB
10831 return;
10832
10833 if (!dev_priv->lvds_downclock_avail)
10834 return;
10835
10836 /*
10837 * Since this is called by a timer, we should never get here in
10838 * the manual case.
10839 */
10840 if (!HAS_PIPE_CXSR(dev) && intel_crtc->lowfreq_avail) {
dc257cf1
DV
10841 int pipe = intel_crtc->pipe;
10842 int dpll_reg = DPLL(pipe);
10843 int dpll;
f6e5b160 10844
44d98a61 10845 DRM_DEBUG_DRIVER("downclocking LVDS\n");
652c393a 10846
8ac5a6d5 10847 assert_panel_unlocked(dev_priv, pipe);
652c393a 10848
dc257cf1 10849 dpll = I915_READ(dpll_reg);
652c393a
JB
10850 dpll |= DISPLAY_RATE_SELECT_FPA1;
10851 I915_WRITE(dpll_reg, dpll);
9d0498a2 10852 intel_wait_for_vblank(dev, pipe);
652c393a
JB
10853 dpll = I915_READ(dpll_reg);
10854 if (!(dpll & DISPLAY_RATE_SELECT_FPA1))
44d98a61 10855 DRM_DEBUG_DRIVER("failed to downclock LVDS!\n");
652c393a
JB
10856 }
10857
10858}
10859
f047e395
CW
10860void intel_mark_busy(struct drm_device *dev)
10861{
c67a470b
PZ
10862 struct drm_i915_private *dev_priv = dev->dev_private;
10863
f62a0076
CW
10864 if (dev_priv->mm.busy)
10865 return;
10866
43694d69 10867 intel_runtime_pm_get(dev_priv);
c67a470b 10868 i915_update_gfx_val(dev_priv);
43cf3bf0
CW
10869 if (INTEL_INFO(dev)->gen >= 6)
10870 gen6_rps_busy(dev_priv);
f62a0076 10871 dev_priv->mm.busy = true;
f047e395
CW
10872}
10873
10874void intel_mark_idle(struct drm_device *dev)
652c393a 10875{
c67a470b 10876 struct drm_i915_private *dev_priv = dev->dev_private;
652c393a 10877 struct drm_crtc *crtc;
652c393a 10878
f62a0076
CW
10879 if (!dev_priv->mm.busy)
10880 return;
10881
10882 dev_priv->mm.busy = false;
10883
70e1e0ec 10884 for_each_crtc(dev, crtc) {
f4510a27 10885 if (!crtc->primary->fb)
652c393a
JB
10886 continue;
10887
725a5b54 10888 intel_decrease_pllclock(crtc);
652c393a 10889 }
b29c19b6 10890
3d13ef2e 10891 if (INTEL_INFO(dev)->gen >= 6)
b29c19b6 10892 gen6_rps_idle(dev->dev_private);
bb4cdd53 10893
43694d69 10894 intel_runtime_pm_put(dev_priv);
652c393a
JB
10895}
10896
79e53945
JB
10897static void intel_crtc_destroy(struct drm_crtc *crtc)
10898{
10899 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
67e77c5a
DV
10900 struct drm_device *dev = crtc->dev;
10901 struct intel_unpin_work *work;
67e77c5a 10902
5e2d7afc 10903 spin_lock_irq(&dev->event_lock);
67e77c5a
DV
10904 work = intel_crtc->unpin_work;
10905 intel_crtc->unpin_work = NULL;
5e2d7afc 10906 spin_unlock_irq(&dev->event_lock);
67e77c5a
DV
10907
10908 if (work) {
10909 cancel_work_sync(&work->work);
10910 kfree(work);
10911 }
79e53945
JB
10912
10913 drm_crtc_cleanup(crtc);
67e77c5a 10914
79e53945
JB
10915 kfree(intel_crtc);
10916}
10917
6b95a207
KH
10918static void intel_unpin_work_fn(struct work_struct *__work)
10919{
10920 struct intel_unpin_work *work =
10921 container_of(__work, struct intel_unpin_work, work);
b4a98e57 10922 struct drm_device *dev = work->crtc->dev;
f99d7069 10923 enum pipe pipe = to_intel_crtc(work->crtc)->pipe;
6b95a207 10924
b4a98e57 10925 mutex_lock(&dev->struct_mutex);
82bc3b2d 10926 intel_unpin_fb_obj(work->old_fb, work->crtc->primary->state);
05394f39 10927 drm_gem_object_unreference(&work->pending_flip_obj->base);
d9e86c0e 10928
7ff0ebcc 10929 intel_fbc_update(dev);
f06cc1b9
JH
10930
10931 if (work->flip_queued_req)
146d84f0 10932 i915_gem_request_assign(&work->flip_queued_req, NULL);
b4a98e57
CW
10933 mutex_unlock(&dev->struct_mutex);
10934
f99d7069 10935 intel_frontbuffer_flip_complete(dev, INTEL_FRONTBUFFER_PRIMARY(pipe));
89ed88ba 10936 drm_framebuffer_unreference(work->old_fb);
f99d7069 10937
b4a98e57
CW
10938 BUG_ON(atomic_read(&to_intel_crtc(work->crtc)->unpin_work_count) == 0);
10939 atomic_dec(&to_intel_crtc(work->crtc)->unpin_work_count);
10940
6b95a207
KH
10941 kfree(work);
10942}
10943
1afe3e9d 10944static void do_intel_finish_page_flip(struct drm_device *dev,
49b14a5c 10945 struct drm_crtc *crtc)
6b95a207 10946{
6b95a207
KH
10947 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
10948 struct intel_unpin_work *work;
6b95a207
KH
10949 unsigned long flags;
10950
10951 /* Ignore early vblank irqs */
10952 if (intel_crtc == NULL)
10953 return;
10954
f326038a
DV
10955 /*
10956 * This is called both by irq handlers and the reset code (to complete
10957 * lost pageflips) so needs the full irqsave spinlocks.
10958 */
6b95a207
KH
10959 spin_lock_irqsave(&dev->event_lock, flags);
10960 work = intel_crtc->unpin_work;
e7d841ca
CW
10961
10962 /* Ensure we don't miss a work->pending update ... */
10963 smp_rmb();
10964
10965 if (work == NULL || atomic_read(&work->pending) < INTEL_FLIP_COMPLETE) {
6b95a207
KH
10966 spin_unlock_irqrestore(&dev->event_lock, flags);
10967 return;
10968 }
10969
d6bbafa1 10970 page_flip_completed(intel_crtc);
0af7e4df 10971
6b95a207 10972 spin_unlock_irqrestore(&dev->event_lock, flags);
6b95a207
KH
10973}
10974
1afe3e9d
JB
10975void intel_finish_page_flip(struct drm_device *dev, int pipe)
10976{
fbee40df 10977 struct drm_i915_private *dev_priv = dev->dev_private;
1afe3e9d
JB
10978 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
10979
49b14a5c 10980 do_intel_finish_page_flip(dev, crtc);
1afe3e9d
JB
10981}
10982
10983void intel_finish_page_flip_plane(struct drm_device *dev, int plane)
10984{
fbee40df 10985 struct drm_i915_private *dev_priv = dev->dev_private;
1afe3e9d
JB
10986 struct drm_crtc *crtc = dev_priv->plane_to_crtc_mapping[plane];
10987
49b14a5c 10988 do_intel_finish_page_flip(dev, crtc);
1afe3e9d
JB
10989}
10990
75f7f3ec
VS
10991/* Is 'a' after or equal to 'b'? */
10992static bool g4x_flip_count_after_eq(u32 a, u32 b)
10993{
10994 return !((a - b) & 0x80000000);
10995}
10996
10997static bool page_flip_finished(struct intel_crtc *crtc)
10998{
10999 struct drm_device *dev = crtc->base.dev;
11000 struct drm_i915_private *dev_priv = dev->dev_private;
11001
bdfa7542
VS
11002 if (i915_reset_in_progress(&dev_priv->gpu_error) ||
11003 crtc->reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
11004 return true;
11005
75f7f3ec
VS
11006 /*
11007 * The relevant registers doen't exist on pre-ctg.
11008 * As the flip done interrupt doesn't trigger for mmio
11009 * flips on gmch platforms, a flip count check isn't
11010 * really needed there. But since ctg has the registers,
11011 * include it in the check anyway.
11012 */
11013 if (INTEL_INFO(dev)->gen < 5 && !IS_G4X(dev))
11014 return true;
11015
11016 /*
11017 * A DSPSURFLIVE check isn't enough in case the mmio and CS flips
11018 * used the same base address. In that case the mmio flip might
11019 * have completed, but the CS hasn't even executed the flip yet.
11020 *
11021 * A flip count check isn't enough as the CS might have updated
11022 * the base address just after start of vblank, but before we
11023 * managed to process the interrupt. This means we'd complete the
11024 * CS flip too soon.
11025 *
11026 * Combining both checks should get us a good enough result. It may
11027 * still happen that the CS flip has been executed, but has not
11028 * yet actually completed. But in case the base address is the same
11029 * anyway, we don't really care.
11030 */
11031 return (I915_READ(DSPSURFLIVE(crtc->plane)) & ~0xfff) ==
11032 crtc->unpin_work->gtt_offset &&
11033 g4x_flip_count_after_eq(I915_READ(PIPE_FLIPCOUNT_GM45(crtc->pipe)),
11034 crtc->unpin_work->flip_count);
11035}
11036
6b95a207
KH
11037void intel_prepare_page_flip(struct drm_device *dev, int plane)
11038{
fbee40df 11039 struct drm_i915_private *dev_priv = dev->dev_private;
6b95a207
KH
11040 struct intel_crtc *intel_crtc =
11041 to_intel_crtc(dev_priv->plane_to_crtc_mapping[plane]);
11042 unsigned long flags;
11043
f326038a
DV
11044
11045 /*
11046 * This is called both by irq handlers and the reset code (to complete
11047 * lost pageflips) so needs the full irqsave spinlocks.
11048 *
11049 * NB: An MMIO update of the plane base pointer will also
e7d841ca
CW
11050 * generate a page-flip completion irq, i.e. every modeset
11051 * is also accompanied by a spurious intel_prepare_page_flip().
11052 */
6b95a207 11053 spin_lock_irqsave(&dev->event_lock, flags);
75f7f3ec 11054 if (intel_crtc->unpin_work && page_flip_finished(intel_crtc))
e7d841ca 11055 atomic_inc_not_zero(&intel_crtc->unpin_work->pending);
6b95a207
KH
11056 spin_unlock_irqrestore(&dev->event_lock, flags);
11057}
11058
eba905b2 11059static inline void intel_mark_page_flip_active(struct intel_crtc *intel_crtc)
e7d841ca
CW
11060{
11061 /* Ensure that the work item is consistent when activating it ... */
11062 smp_wmb();
11063 atomic_set(&intel_crtc->unpin_work->pending, INTEL_FLIP_PENDING);
11064 /* and that it is marked active as soon as the irq could fire. */
11065 smp_wmb();
11066}
11067
8c9f3aaf
JB
11068static int intel_gen2_queue_flip(struct drm_device *dev,
11069 struct drm_crtc *crtc,
11070 struct drm_framebuffer *fb,
ed8d1975 11071 struct drm_i915_gem_object *obj,
a4872ba6 11072 struct intel_engine_cs *ring,
ed8d1975 11073 uint32_t flags)
8c9f3aaf 11074{
8c9f3aaf 11075 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8c9f3aaf
JB
11076 u32 flip_mask;
11077 int ret;
11078
6d90c952 11079 ret = intel_ring_begin(ring, 6);
8c9f3aaf 11080 if (ret)
4fa62c89 11081 return ret;
8c9f3aaf
JB
11082
11083 /* Can't queue multiple flips, so wait for the previous
11084 * one to finish before executing the next.
11085 */
11086 if (intel_crtc->plane)
11087 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
11088 else
11089 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
6d90c952
DV
11090 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
11091 intel_ring_emit(ring, MI_NOOP);
11092 intel_ring_emit(ring, MI_DISPLAY_FLIP |
11093 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
11094 intel_ring_emit(ring, fb->pitches[0]);
75f7f3ec 11095 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
6d90c952 11096 intel_ring_emit(ring, 0); /* aux display base address, unused */
e7d841ca
CW
11097
11098 intel_mark_page_flip_active(intel_crtc);
09246732 11099 __intel_ring_advance(ring);
83d4092b 11100 return 0;
8c9f3aaf
JB
11101}
11102
11103static int intel_gen3_queue_flip(struct drm_device *dev,
11104 struct drm_crtc *crtc,
11105 struct drm_framebuffer *fb,
ed8d1975 11106 struct drm_i915_gem_object *obj,
a4872ba6 11107 struct intel_engine_cs *ring,
ed8d1975 11108 uint32_t flags)
8c9f3aaf 11109{
8c9f3aaf 11110 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8c9f3aaf
JB
11111 u32 flip_mask;
11112 int ret;
11113
6d90c952 11114 ret = intel_ring_begin(ring, 6);
8c9f3aaf 11115 if (ret)
4fa62c89 11116 return ret;
8c9f3aaf
JB
11117
11118 if (intel_crtc->plane)
11119 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
11120 else
11121 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
6d90c952
DV
11122 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
11123 intel_ring_emit(ring, MI_NOOP);
11124 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 |
11125 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
11126 intel_ring_emit(ring, fb->pitches[0]);
75f7f3ec 11127 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
6d90c952
DV
11128 intel_ring_emit(ring, MI_NOOP);
11129
e7d841ca 11130 intel_mark_page_flip_active(intel_crtc);
09246732 11131 __intel_ring_advance(ring);
83d4092b 11132 return 0;
8c9f3aaf
JB
11133}
11134
11135static int intel_gen4_queue_flip(struct drm_device *dev,
11136 struct drm_crtc *crtc,
11137 struct drm_framebuffer *fb,
ed8d1975 11138 struct drm_i915_gem_object *obj,
a4872ba6 11139 struct intel_engine_cs *ring,
ed8d1975 11140 uint32_t flags)
8c9f3aaf
JB
11141{
11142 struct drm_i915_private *dev_priv = dev->dev_private;
11143 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11144 uint32_t pf, pipesrc;
11145 int ret;
11146
6d90c952 11147 ret = intel_ring_begin(ring, 4);
8c9f3aaf 11148 if (ret)
4fa62c89 11149 return ret;
8c9f3aaf
JB
11150
11151 /* i965+ uses the linear or tiled offsets from the
11152 * Display Registers (which do not change across a page-flip)
11153 * so we need only reprogram the base address.
11154 */
6d90c952
DV
11155 intel_ring_emit(ring, MI_DISPLAY_FLIP |
11156 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
11157 intel_ring_emit(ring, fb->pitches[0]);
75f7f3ec 11158 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset |
c2c75131 11159 obj->tiling_mode);
8c9f3aaf
JB
11160
11161 /* XXX Enabling the panel-fitter across page-flip is so far
11162 * untested on non-native modes, so ignore it for now.
11163 * pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
11164 */
11165 pf = 0;
11166 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
6d90c952 11167 intel_ring_emit(ring, pf | pipesrc);
e7d841ca
CW
11168
11169 intel_mark_page_flip_active(intel_crtc);
09246732 11170 __intel_ring_advance(ring);
83d4092b 11171 return 0;
8c9f3aaf
JB
11172}
11173
11174static int intel_gen6_queue_flip(struct drm_device *dev,
11175 struct drm_crtc *crtc,
11176 struct drm_framebuffer *fb,
ed8d1975 11177 struct drm_i915_gem_object *obj,
a4872ba6 11178 struct intel_engine_cs *ring,
ed8d1975 11179 uint32_t flags)
8c9f3aaf
JB
11180{
11181 struct drm_i915_private *dev_priv = dev->dev_private;
11182 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11183 uint32_t pf, pipesrc;
11184 int ret;
11185
6d90c952 11186 ret = intel_ring_begin(ring, 4);
8c9f3aaf 11187 if (ret)
4fa62c89 11188 return ret;
8c9f3aaf 11189
6d90c952
DV
11190 intel_ring_emit(ring, MI_DISPLAY_FLIP |
11191 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
11192 intel_ring_emit(ring, fb->pitches[0] | obj->tiling_mode);
75f7f3ec 11193 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
8c9f3aaf 11194
dc257cf1
DV
11195 /* Contrary to the suggestions in the documentation,
11196 * "Enable Panel Fitter" does not seem to be required when page
11197 * flipping with a non-native mode, and worse causes a normal
11198 * modeset to fail.
11199 * pf = I915_READ(PF_CTL(intel_crtc->pipe)) & PF_ENABLE;
11200 */
11201 pf = 0;
8c9f3aaf 11202 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
6d90c952 11203 intel_ring_emit(ring, pf | pipesrc);
e7d841ca
CW
11204
11205 intel_mark_page_flip_active(intel_crtc);
09246732 11206 __intel_ring_advance(ring);
83d4092b 11207 return 0;
8c9f3aaf
JB
11208}
11209
7c9017e5
JB
11210static int intel_gen7_queue_flip(struct drm_device *dev,
11211 struct drm_crtc *crtc,
11212 struct drm_framebuffer *fb,
ed8d1975 11213 struct drm_i915_gem_object *obj,
a4872ba6 11214 struct intel_engine_cs *ring,
ed8d1975 11215 uint32_t flags)
7c9017e5 11216{
7c9017e5 11217 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
cb05d8de 11218 uint32_t plane_bit = 0;
ffe74d75
CW
11219 int len, ret;
11220
eba905b2 11221 switch (intel_crtc->plane) {
cb05d8de
DV
11222 case PLANE_A:
11223 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_A;
11224 break;
11225 case PLANE_B:
11226 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_B;
11227 break;
11228 case PLANE_C:
11229 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_C;
11230 break;
11231 default:
11232 WARN_ONCE(1, "unknown plane in flip command\n");
4fa62c89 11233 return -ENODEV;
cb05d8de
DV
11234 }
11235
ffe74d75 11236 len = 4;
f476828a 11237 if (ring->id == RCS) {
ffe74d75 11238 len += 6;
f476828a
DL
11239 /*
11240 * On Gen 8, SRM is now taking an extra dword to accommodate
11241 * 48bits addresses, and we need a NOOP for the batch size to
11242 * stay even.
11243 */
11244 if (IS_GEN8(dev))
11245 len += 2;
11246 }
ffe74d75 11247
f66fab8e
VS
11248 /*
11249 * BSpec MI_DISPLAY_FLIP for IVB:
11250 * "The full packet must be contained within the same cache line."
11251 *
11252 * Currently the LRI+SRM+MI_DISPLAY_FLIP all fit within the same
11253 * cacheline, if we ever start emitting more commands before
11254 * the MI_DISPLAY_FLIP we may need to first emit everything else,
11255 * then do the cacheline alignment, and finally emit the
11256 * MI_DISPLAY_FLIP.
11257 */
11258 ret = intel_ring_cacheline_align(ring);
11259 if (ret)
4fa62c89 11260 return ret;
f66fab8e 11261
ffe74d75 11262 ret = intel_ring_begin(ring, len);
7c9017e5 11263 if (ret)
4fa62c89 11264 return ret;
7c9017e5 11265
ffe74d75
CW
11266 /* Unmask the flip-done completion message. Note that the bspec says that
11267 * we should do this for both the BCS and RCS, and that we must not unmask
11268 * more than one flip event at any time (or ensure that one flip message
11269 * can be sent by waiting for flip-done prior to queueing new flips).
11270 * Experimentation says that BCS works despite DERRMR masking all
11271 * flip-done completion events and that unmasking all planes at once
11272 * for the RCS also doesn't appear to drop events. Setting the DERRMR
11273 * to zero does lead to lockups within MI_DISPLAY_FLIP.
11274 */
11275 if (ring->id == RCS) {
11276 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
11277 intel_ring_emit(ring, DERRMR);
11278 intel_ring_emit(ring, ~(DERRMR_PIPEA_PRI_FLIP_DONE |
11279 DERRMR_PIPEB_PRI_FLIP_DONE |
11280 DERRMR_PIPEC_PRI_FLIP_DONE));
f476828a
DL
11281 if (IS_GEN8(dev))
11282 intel_ring_emit(ring, MI_STORE_REGISTER_MEM_GEN8(1) |
11283 MI_SRM_LRM_GLOBAL_GTT);
11284 else
11285 intel_ring_emit(ring, MI_STORE_REGISTER_MEM(1) |
11286 MI_SRM_LRM_GLOBAL_GTT);
ffe74d75
CW
11287 intel_ring_emit(ring, DERRMR);
11288 intel_ring_emit(ring, ring->scratch.gtt_offset + 256);
f476828a
DL
11289 if (IS_GEN8(dev)) {
11290 intel_ring_emit(ring, 0);
11291 intel_ring_emit(ring, MI_NOOP);
11292 }
ffe74d75
CW
11293 }
11294
cb05d8de 11295 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 | plane_bit);
01f2c773 11296 intel_ring_emit(ring, (fb->pitches[0] | obj->tiling_mode));
75f7f3ec 11297 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
7c9017e5 11298 intel_ring_emit(ring, (MI_NOOP));
e7d841ca
CW
11299
11300 intel_mark_page_flip_active(intel_crtc);
09246732 11301 __intel_ring_advance(ring);
83d4092b 11302 return 0;
7c9017e5
JB
11303}
11304
84c33a64
SG
11305static bool use_mmio_flip(struct intel_engine_cs *ring,
11306 struct drm_i915_gem_object *obj)
11307{
11308 /*
11309 * This is not being used for older platforms, because
11310 * non-availability of flip done interrupt forces us to use
11311 * CS flips. Older platforms derive flip done using some clever
11312 * tricks involving the flip_pending status bits and vblank irqs.
11313 * So using MMIO flips there would disrupt this mechanism.
11314 */
11315
8e09bf83
CW
11316 if (ring == NULL)
11317 return true;
11318
84c33a64
SG
11319 if (INTEL_INFO(ring->dev)->gen < 5)
11320 return false;
11321
11322 if (i915.use_mmio_flip < 0)
11323 return false;
11324 else if (i915.use_mmio_flip > 0)
11325 return true;
14bf993e
OM
11326 else if (i915.enable_execlists)
11327 return true;
84c33a64 11328 else
b4716185 11329 return ring != i915_gem_request_get_ring(obj->last_write_req);
84c33a64
SG
11330}
11331
ff944564
DL
11332static void skl_do_mmio_flip(struct intel_crtc *intel_crtc)
11333{
11334 struct drm_device *dev = intel_crtc->base.dev;
11335 struct drm_i915_private *dev_priv = dev->dev_private;
11336 struct drm_framebuffer *fb = intel_crtc->base.primary->fb;
ff944564
DL
11337 const enum pipe pipe = intel_crtc->pipe;
11338 u32 ctl, stride;
11339
11340 ctl = I915_READ(PLANE_CTL(pipe, 0));
11341 ctl &= ~PLANE_CTL_TILED_MASK;
2ebef630
TU
11342 switch (fb->modifier[0]) {
11343 case DRM_FORMAT_MOD_NONE:
11344 break;
11345 case I915_FORMAT_MOD_X_TILED:
ff944564 11346 ctl |= PLANE_CTL_TILED_X;
2ebef630
TU
11347 break;
11348 case I915_FORMAT_MOD_Y_TILED:
11349 ctl |= PLANE_CTL_TILED_Y;
11350 break;
11351 case I915_FORMAT_MOD_Yf_TILED:
11352 ctl |= PLANE_CTL_TILED_YF;
11353 break;
11354 default:
11355 MISSING_CASE(fb->modifier[0]);
11356 }
ff944564
DL
11357
11358 /*
11359 * The stride is either expressed as a multiple of 64 bytes chunks for
11360 * linear buffers or in number of tiles for tiled buffers.
11361 */
2ebef630
TU
11362 stride = fb->pitches[0] /
11363 intel_fb_stride_alignment(dev, fb->modifier[0],
11364 fb->pixel_format);
ff944564
DL
11365
11366 /*
11367 * Both PLANE_CTL and PLANE_STRIDE are not updated on vblank but on
11368 * PLANE_SURF updates, the update is then guaranteed to be atomic.
11369 */
11370 I915_WRITE(PLANE_CTL(pipe, 0), ctl);
11371 I915_WRITE(PLANE_STRIDE(pipe, 0), stride);
11372
11373 I915_WRITE(PLANE_SURF(pipe, 0), intel_crtc->unpin_work->gtt_offset);
11374 POSTING_READ(PLANE_SURF(pipe, 0));
11375}
11376
11377static void ilk_do_mmio_flip(struct intel_crtc *intel_crtc)
84c33a64
SG
11378{
11379 struct drm_device *dev = intel_crtc->base.dev;
11380 struct drm_i915_private *dev_priv = dev->dev_private;
11381 struct intel_framebuffer *intel_fb =
11382 to_intel_framebuffer(intel_crtc->base.primary->fb);
11383 struct drm_i915_gem_object *obj = intel_fb->obj;
11384 u32 dspcntr;
11385 u32 reg;
11386
84c33a64
SG
11387 reg = DSPCNTR(intel_crtc->plane);
11388 dspcntr = I915_READ(reg);
11389
c5d97472
DL
11390 if (obj->tiling_mode != I915_TILING_NONE)
11391 dspcntr |= DISPPLANE_TILED;
11392 else
11393 dspcntr &= ~DISPPLANE_TILED;
11394
84c33a64
SG
11395 I915_WRITE(reg, dspcntr);
11396
11397 I915_WRITE(DSPSURF(intel_crtc->plane),
11398 intel_crtc->unpin_work->gtt_offset);
11399 POSTING_READ(DSPSURF(intel_crtc->plane));
84c33a64 11400
ff944564
DL
11401}
11402
11403/*
11404 * XXX: This is the temporary way to update the plane registers until we get
11405 * around to using the usual plane update functions for MMIO flips
11406 */
11407static void intel_do_mmio_flip(struct intel_crtc *intel_crtc)
11408{
11409 struct drm_device *dev = intel_crtc->base.dev;
11410 bool atomic_update;
11411 u32 start_vbl_count;
11412
11413 intel_mark_page_flip_active(intel_crtc);
11414
11415 atomic_update = intel_pipe_update_start(intel_crtc, &start_vbl_count);
11416
11417 if (INTEL_INFO(dev)->gen >= 9)
11418 skl_do_mmio_flip(intel_crtc);
11419 else
11420 /* use_mmio_flip() retricts MMIO flips to ilk+ */
11421 ilk_do_mmio_flip(intel_crtc);
11422
9362c7c5
ACO
11423 if (atomic_update)
11424 intel_pipe_update_end(intel_crtc, start_vbl_count);
84c33a64
SG
11425}
11426
9362c7c5 11427static void intel_mmio_flip_work_func(struct work_struct *work)
84c33a64 11428{
b2cfe0ab
CW
11429 struct intel_mmio_flip *mmio_flip =
11430 container_of(work, struct intel_mmio_flip, work);
84c33a64 11431
eed29a5b
DV
11432 if (mmio_flip->req)
11433 WARN_ON(__i915_wait_request(mmio_flip->req,
b2cfe0ab 11434 mmio_flip->crtc->reset_counter,
bcafc4e3
CW
11435 false, NULL,
11436 &mmio_flip->i915->rps.mmioflips));
84c33a64 11437
b2cfe0ab
CW
11438 intel_do_mmio_flip(mmio_flip->crtc);
11439
eed29a5b 11440 i915_gem_request_unreference__unlocked(mmio_flip->req);
b2cfe0ab 11441 kfree(mmio_flip);
84c33a64
SG
11442}
11443
11444static int intel_queue_mmio_flip(struct drm_device *dev,
11445 struct drm_crtc *crtc,
11446 struct drm_framebuffer *fb,
11447 struct drm_i915_gem_object *obj,
11448 struct intel_engine_cs *ring,
11449 uint32_t flags)
11450{
b2cfe0ab
CW
11451 struct intel_mmio_flip *mmio_flip;
11452
11453 mmio_flip = kmalloc(sizeof(*mmio_flip), GFP_KERNEL);
11454 if (mmio_flip == NULL)
11455 return -ENOMEM;
84c33a64 11456
bcafc4e3 11457 mmio_flip->i915 = to_i915(dev);
eed29a5b 11458 mmio_flip->req = i915_gem_request_reference(obj->last_write_req);
b2cfe0ab 11459 mmio_flip->crtc = to_intel_crtc(crtc);
536f5b5e 11460
b2cfe0ab
CW
11461 INIT_WORK(&mmio_flip->work, intel_mmio_flip_work_func);
11462 schedule_work(&mmio_flip->work);
84c33a64 11463
84c33a64
SG
11464 return 0;
11465}
11466
8c9f3aaf
JB
11467static int intel_default_queue_flip(struct drm_device *dev,
11468 struct drm_crtc *crtc,
11469 struct drm_framebuffer *fb,
ed8d1975 11470 struct drm_i915_gem_object *obj,
a4872ba6 11471 struct intel_engine_cs *ring,
ed8d1975 11472 uint32_t flags)
8c9f3aaf
JB
11473{
11474 return -ENODEV;
11475}
11476
d6bbafa1
CW
11477static bool __intel_pageflip_stall_check(struct drm_device *dev,
11478 struct drm_crtc *crtc)
11479{
11480 struct drm_i915_private *dev_priv = dev->dev_private;
11481 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11482 struct intel_unpin_work *work = intel_crtc->unpin_work;
11483 u32 addr;
11484
11485 if (atomic_read(&work->pending) >= INTEL_FLIP_COMPLETE)
11486 return true;
11487
11488 if (!work->enable_stall_check)
11489 return false;
11490
11491 if (work->flip_ready_vblank == 0) {
3a8a946e
DV
11492 if (work->flip_queued_req &&
11493 !i915_gem_request_completed(work->flip_queued_req, true))
d6bbafa1
CW
11494 return false;
11495
1e3feefd 11496 work->flip_ready_vblank = drm_crtc_vblank_count(crtc);
d6bbafa1
CW
11497 }
11498
1e3feefd 11499 if (drm_crtc_vblank_count(crtc) - work->flip_ready_vblank < 3)
d6bbafa1
CW
11500 return false;
11501
11502 /* Potential stall - if we see that the flip has happened,
11503 * assume a missed interrupt. */
11504 if (INTEL_INFO(dev)->gen >= 4)
11505 addr = I915_HI_DISPBASE(I915_READ(DSPSURF(intel_crtc->plane)));
11506 else
11507 addr = I915_READ(DSPADDR(intel_crtc->plane));
11508
11509 /* There is a potential issue here with a false positive after a flip
11510 * to the same address. We could address this by checking for a
11511 * non-incrementing frame counter.
11512 */
11513 return addr == work->gtt_offset;
11514}
11515
11516void intel_check_page_flip(struct drm_device *dev, int pipe)
11517{
11518 struct drm_i915_private *dev_priv = dev->dev_private;
11519 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
11520 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6ad790c0 11521 struct intel_unpin_work *work;
f326038a 11522
6c51d46f 11523 WARN_ON(!in_interrupt());
d6bbafa1
CW
11524
11525 if (crtc == NULL)
11526 return;
11527
f326038a 11528 spin_lock(&dev->event_lock);
6ad790c0
CW
11529 work = intel_crtc->unpin_work;
11530 if (work != NULL && __intel_pageflip_stall_check(dev, crtc)) {
d6bbafa1 11531 WARN_ONCE(1, "Kicking stuck page flip: queued at %d, now %d\n",
6ad790c0 11532 work->flip_queued_vblank, drm_vblank_count(dev, pipe));
d6bbafa1 11533 page_flip_completed(intel_crtc);
6ad790c0 11534 work = NULL;
d6bbafa1 11535 }
6ad790c0
CW
11536 if (work != NULL &&
11537 drm_vblank_count(dev, pipe) - work->flip_queued_vblank > 1)
11538 intel_queue_rps_boost_for_request(dev, work->flip_queued_req);
f326038a 11539 spin_unlock(&dev->event_lock);
d6bbafa1
CW
11540}
11541
6b95a207
KH
11542static int intel_crtc_page_flip(struct drm_crtc *crtc,
11543 struct drm_framebuffer *fb,
ed8d1975
KP
11544 struct drm_pending_vblank_event *event,
11545 uint32_t page_flip_flags)
6b95a207
KH
11546{
11547 struct drm_device *dev = crtc->dev;
11548 struct drm_i915_private *dev_priv = dev->dev_private;
f4510a27 11549 struct drm_framebuffer *old_fb = crtc->primary->fb;
2ff8fde1 11550 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
6b95a207 11551 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
455a6808 11552 struct drm_plane *primary = crtc->primary;
a071fa00 11553 enum pipe pipe = intel_crtc->pipe;
6b95a207 11554 struct intel_unpin_work *work;
a4872ba6 11555 struct intel_engine_cs *ring;
cf5d8a46 11556 bool mmio_flip;
52e68630 11557 int ret;
6b95a207 11558
2ff8fde1
MR
11559 /*
11560 * drm_mode_page_flip_ioctl() should already catch this, but double
11561 * check to be safe. In the future we may enable pageflipping from
11562 * a disabled primary plane.
11563 */
11564 if (WARN_ON(intel_fb_obj(old_fb) == NULL))
11565 return -EBUSY;
11566
e6a595d2 11567 /* Can't change pixel format via MI display flips. */
f4510a27 11568 if (fb->pixel_format != crtc->primary->fb->pixel_format)
e6a595d2
VS
11569 return -EINVAL;
11570
11571 /*
11572 * TILEOFF/LINOFF registers can't be changed via MI display flips.
11573 * Note that pitch changes could also affect these register.
11574 */
11575 if (INTEL_INFO(dev)->gen > 3 &&
f4510a27
MR
11576 (fb->offsets[0] != crtc->primary->fb->offsets[0] ||
11577 fb->pitches[0] != crtc->primary->fb->pitches[0]))
e6a595d2
VS
11578 return -EINVAL;
11579
f900db47
CW
11580 if (i915_terminally_wedged(&dev_priv->gpu_error))
11581 goto out_hang;
11582
b14c5679 11583 work = kzalloc(sizeof(*work), GFP_KERNEL);
6b95a207
KH
11584 if (work == NULL)
11585 return -ENOMEM;
11586
6b95a207 11587 work->event = event;
b4a98e57 11588 work->crtc = crtc;
ab8d6675 11589 work->old_fb = old_fb;
6b95a207
KH
11590 INIT_WORK(&work->work, intel_unpin_work_fn);
11591
87b6b101 11592 ret = drm_crtc_vblank_get(crtc);
7317c75e
JB
11593 if (ret)
11594 goto free_work;
11595
6b95a207 11596 /* We borrow the event spin lock for protecting unpin_work */
5e2d7afc 11597 spin_lock_irq(&dev->event_lock);
6b95a207 11598 if (intel_crtc->unpin_work) {
d6bbafa1
CW
11599 /* Before declaring the flip queue wedged, check if
11600 * the hardware completed the operation behind our backs.
11601 */
11602 if (__intel_pageflip_stall_check(dev, crtc)) {
11603 DRM_DEBUG_DRIVER("flip queue: previous flip completed, continuing\n");
11604 page_flip_completed(intel_crtc);
11605 } else {
11606 DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
5e2d7afc 11607 spin_unlock_irq(&dev->event_lock);
468f0b44 11608
d6bbafa1
CW
11609 drm_crtc_vblank_put(crtc);
11610 kfree(work);
11611 return -EBUSY;
11612 }
6b95a207
KH
11613 }
11614 intel_crtc->unpin_work = work;
5e2d7afc 11615 spin_unlock_irq(&dev->event_lock);
6b95a207 11616
b4a98e57
CW
11617 if (atomic_read(&intel_crtc->unpin_work_count) >= 2)
11618 flush_workqueue(dev_priv->wq);
11619
75dfca80 11620 /* Reference the objects for the scheduled work. */
ab8d6675 11621 drm_framebuffer_reference(work->old_fb);
05394f39 11622 drm_gem_object_reference(&obj->base);
6b95a207 11623
f4510a27 11624 crtc->primary->fb = fb;
afd65eb4 11625 update_state_fb(crtc->primary);
1ed1f968 11626
e1f99ce6 11627 work->pending_flip_obj = obj;
e1f99ce6 11628
89ed88ba
CW
11629 ret = i915_mutex_lock_interruptible(dev);
11630 if (ret)
11631 goto cleanup;
11632
b4a98e57 11633 atomic_inc(&intel_crtc->unpin_work_count);
10d83730 11634 intel_crtc->reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
e1f99ce6 11635
75f7f3ec 11636 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev))
a071fa00 11637 work->flip_count = I915_READ(PIPE_FLIPCOUNT_GM45(pipe)) + 1;
75f7f3ec 11638
4fa62c89
VS
11639 if (IS_VALLEYVIEW(dev)) {
11640 ring = &dev_priv->ring[BCS];
ab8d6675 11641 if (obj->tiling_mode != intel_fb_obj(work->old_fb)->tiling_mode)
8e09bf83
CW
11642 /* vlv: DISPLAY_FLIP fails to change tiling */
11643 ring = NULL;
48bf5b2d 11644 } else if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev)) {
2a92d5bc 11645 ring = &dev_priv->ring[BCS];
4fa62c89 11646 } else if (INTEL_INFO(dev)->gen >= 7) {
b4716185 11647 ring = i915_gem_request_get_ring(obj->last_write_req);
4fa62c89
VS
11648 if (ring == NULL || ring->id != RCS)
11649 ring = &dev_priv->ring[BCS];
11650 } else {
11651 ring = &dev_priv->ring[RCS];
11652 }
11653
cf5d8a46
CW
11654 mmio_flip = use_mmio_flip(ring, obj);
11655
11656 /* When using CS flips, we want to emit semaphores between rings.
11657 * However, when using mmio flips we will create a task to do the
11658 * synchronisation, so all we want here is to pin the framebuffer
11659 * into the display plane and skip any waits.
11660 */
82bc3b2d 11661 ret = intel_pin_and_fence_fb_obj(crtc->primary, fb,
cf5d8a46 11662 crtc->primary->state,
b4716185 11663 mmio_flip ? i915_gem_request_get_ring(obj->last_write_req) : ring);
8c9f3aaf
JB
11664 if (ret)
11665 goto cleanup_pending;
6b95a207 11666
121920fa
TU
11667 work->gtt_offset = intel_plane_obj_offset(to_intel_plane(primary), obj)
11668 + intel_crtc->dspaddr_offset;
4fa62c89 11669
cf5d8a46 11670 if (mmio_flip) {
84c33a64
SG
11671 ret = intel_queue_mmio_flip(dev, crtc, fb, obj, ring,
11672 page_flip_flags);
d6bbafa1
CW
11673 if (ret)
11674 goto cleanup_unpin;
11675
f06cc1b9
JH
11676 i915_gem_request_assign(&work->flip_queued_req,
11677 obj->last_write_req);
d6bbafa1 11678 } else {
d94b5030
CW
11679 if (obj->last_write_req) {
11680 ret = i915_gem_check_olr(obj->last_write_req);
11681 if (ret)
11682 goto cleanup_unpin;
11683 }
11684
84c33a64 11685 ret = dev_priv->display.queue_flip(dev, crtc, fb, obj, ring,
d6bbafa1
CW
11686 page_flip_flags);
11687 if (ret)
11688 goto cleanup_unpin;
11689
f06cc1b9
JH
11690 i915_gem_request_assign(&work->flip_queued_req,
11691 intel_ring_get_request(ring));
d6bbafa1
CW
11692 }
11693
1e3feefd 11694 work->flip_queued_vblank = drm_crtc_vblank_count(crtc);
d6bbafa1 11695 work->enable_stall_check = true;
4fa62c89 11696
ab8d6675 11697 i915_gem_track_fb(intel_fb_obj(work->old_fb), obj,
a071fa00
DV
11698 INTEL_FRONTBUFFER_PRIMARY(pipe));
11699
7ff0ebcc 11700 intel_fbc_disable(dev);
f99d7069 11701 intel_frontbuffer_flip_prepare(dev, INTEL_FRONTBUFFER_PRIMARY(pipe));
6b95a207
KH
11702 mutex_unlock(&dev->struct_mutex);
11703
e5510fac
JB
11704 trace_i915_flip_request(intel_crtc->plane, obj);
11705
6b95a207 11706 return 0;
96b099fd 11707
4fa62c89 11708cleanup_unpin:
82bc3b2d 11709 intel_unpin_fb_obj(fb, crtc->primary->state);
8c9f3aaf 11710cleanup_pending:
b4a98e57 11711 atomic_dec(&intel_crtc->unpin_work_count);
89ed88ba
CW
11712 mutex_unlock(&dev->struct_mutex);
11713cleanup:
f4510a27 11714 crtc->primary->fb = old_fb;
afd65eb4 11715 update_state_fb(crtc->primary);
89ed88ba
CW
11716
11717 drm_gem_object_unreference_unlocked(&obj->base);
ab8d6675 11718 drm_framebuffer_unreference(work->old_fb);
96b099fd 11719
5e2d7afc 11720 spin_lock_irq(&dev->event_lock);
96b099fd 11721 intel_crtc->unpin_work = NULL;
5e2d7afc 11722 spin_unlock_irq(&dev->event_lock);
96b099fd 11723
87b6b101 11724 drm_crtc_vblank_put(crtc);
7317c75e 11725free_work:
96b099fd
CW
11726 kfree(work);
11727
f900db47
CW
11728 if (ret == -EIO) {
11729out_hang:
53a366b9 11730 ret = intel_plane_restore(primary);
f0d3dad3 11731 if (ret == 0 && event) {
5e2d7afc 11732 spin_lock_irq(&dev->event_lock);
a071fa00 11733 drm_send_vblank_event(dev, pipe, event);
5e2d7afc 11734 spin_unlock_irq(&dev->event_lock);
f0d3dad3 11735 }
f900db47 11736 }
96b099fd 11737 return ret;
6b95a207
KH
11738}
11739
65b38e0d 11740static const struct drm_crtc_helper_funcs intel_helper_funcs = {
f6e5b160
CW
11741 .mode_set_base_atomic = intel_pipe_set_base_atomic,
11742 .load_lut = intel_crtc_load_lut,
ea2c67bb
MR
11743 .atomic_begin = intel_begin_crtc_commit,
11744 .atomic_flush = intel_finish_crtc_commit,
f6e5b160
CW
11745};
11746
9a935856
DV
11747/**
11748 * intel_modeset_update_staged_output_state
11749 *
11750 * Updates the staged output configuration state, e.g. after we've read out the
11751 * current hw state.
11752 */
11753static void intel_modeset_update_staged_output_state(struct drm_device *dev)
f6e5b160 11754{
7668851f 11755 struct intel_crtc *crtc;
9a935856
DV
11756 struct intel_encoder *encoder;
11757 struct intel_connector *connector;
f6e5b160 11758
3a3371ff 11759 for_each_intel_connector(dev, connector) {
9a935856
DV
11760 connector->new_encoder =
11761 to_intel_encoder(connector->base.encoder);
11762 }
f6e5b160 11763
b2784e15 11764 for_each_intel_encoder(dev, encoder) {
9a935856
DV
11765 encoder->new_crtc =
11766 to_intel_crtc(encoder->base.crtc);
11767 }
7668851f 11768
d3fcc808 11769 for_each_intel_crtc(dev, crtc) {
83d65738 11770 crtc->new_enabled = crtc->base.state->enable;
7668851f 11771 }
f6e5b160
CW
11772}
11773
d29b2f9d
ACO
11774/* Transitional helper to copy current connector/encoder state to
11775 * connector->state. This is needed so that code that is partially
11776 * converted to atomic does the right thing.
11777 */
11778static void intel_modeset_update_connector_atomic_state(struct drm_device *dev)
11779{
11780 struct intel_connector *connector;
11781
11782 for_each_intel_connector(dev, connector) {
11783 if (connector->base.encoder) {
11784 connector->base.state->best_encoder =
11785 connector->base.encoder;
11786 connector->base.state->crtc =
11787 connector->base.encoder->crtc;
11788 } else {
11789 connector->base.state->best_encoder = NULL;
11790 connector->base.state->crtc = NULL;
11791 }
11792 }
11793}
11794
a821fc46 11795/* Fixup legacy state after an atomic state swap.
9a935856 11796 */
a821fc46 11797static void intel_modeset_fixup_state(struct drm_atomic_state *state)
9a935856 11798{
a821fc46 11799 struct intel_crtc *crtc;
9a935856 11800 struct intel_encoder *encoder;
a821fc46 11801 struct intel_connector *connector;
d5432a9d 11802
a821fc46
ACO
11803 for_each_intel_connector(state->dev, connector) {
11804 connector->base.encoder = connector->base.state->best_encoder;
11805 if (connector->base.encoder)
11806 connector->base.encoder->crtc =
11807 connector->base.state->crtc;
9a935856 11808 }
f6e5b160 11809
d5432a9d
ACO
11810 /* Update crtc of disabled encoders */
11811 for_each_intel_encoder(state->dev, encoder) {
11812 int num_connectors = 0;
11813
a821fc46
ACO
11814 for_each_intel_connector(state->dev, connector)
11815 if (connector->base.encoder == &encoder->base)
d5432a9d
ACO
11816 num_connectors++;
11817
11818 if (num_connectors == 0)
11819 encoder->base.crtc = NULL;
9a935856 11820 }
7668851f 11821
a821fc46
ACO
11822 for_each_intel_crtc(state->dev, crtc) {
11823 crtc->base.enabled = crtc->base.state->enable;
11824 crtc->config = to_intel_crtc_state(crtc->base.state);
7668851f 11825 }
d29b2f9d 11826
d5432a9d
ACO
11827 /* Copy the new configuration to the staged state, to keep the few
11828 * pieces of code that haven't been converted yet happy */
11829 intel_modeset_update_staged_output_state(state->dev);
9a935856
DV
11830}
11831
050f7aeb 11832static void
eba905b2 11833connected_sink_compute_bpp(struct intel_connector *connector,
5cec258b 11834 struct intel_crtc_state *pipe_config)
050f7aeb
DV
11835{
11836 int bpp = pipe_config->pipe_bpp;
11837
11838 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] checking for sink bpp constrains\n",
11839 connector->base.base.id,
c23cc417 11840 connector->base.name);
050f7aeb
DV
11841
11842 /* Don't use an invalid EDID bpc value */
11843 if (connector->base.display_info.bpc &&
11844 connector->base.display_info.bpc * 3 < bpp) {
11845 DRM_DEBUG_KMS("clamping display bpp (was %d) to EDID reported max of %d\n",
11846 bpp, connector->base.display_info.bpc*3);
11847 pipe_config->pipe_bpp = connector->base.display_info.bpc*3;
11848 }
11849
11850 /* Clamp bpp to 8 on screens without EDID 1.4 */
11851 if (connector->base.display_info.bpc == 0 && bpp > 24) {
11852 DRM_DEBUG_KMS("clamping display bpp (was %d) to default limit of 24\n",
11853 bpp);
11854 pipe_config->pipe_bpp = 24;
11855 }
11856}
11857
4e53c2e0 11858static int
050f7aeb 11859compute_baseline_pipe_bpp(struct intel_crtc *crtc,
5cec258b 11860 struct intel_crtc_state *pipe_config)
4e53c2e0 11861{
050f7aeb 11862 struct drm_device *dev = crtc->base.dev;
1486017f 11863 struct drm_atomic_state *state;
da3ced29
ACO
11864 struct drm_connector *connector;
11865 struct drm_connector_state *connector_state;
1486017f 11866 int bpp, i;
4e53c2e0 11867
d328c9d7 11868 if ((IS_G4X(dev) || IS_VALLEYVIEW(dev)))
4e53c2e0 11869 bpp = 10*3;
d328c9d7
DV
11870 else if (INTEL_INFO(dev)->gen >= 5)
11871 bpp = 12*3;
11872 else
11873 bpp = 8*3;
11874
4e53c2e0 11875
4e53c2e0
DV
11876 pipe_config->pipe_bpp = bpp;
11877
1486017f
ACO
11878 state = pipe_config->base.state;
11879
4e53c2e0 11880 /* Clamp display bpp to EDID value */
da3ced29
ACO
11881 for_each_connector_in_state(state, connector, connector_state, i) {
11882 if (connector_state->crtc != &crtc->base)
4e53c2e0
DV
11883 continue;
11884
da3ced29
ACO
11885 connected_sink_compute_bpp(to_intel_connector(connector),
11886 pipe_config);
4e53c2e0
DV
11887 }
11888
11889 return bpp;
11890}
11891
644db711
DV
11892static void intel_dump_crtc_timings(const struct drm_display_mode *mode)
11893{
11894 DRM_DEBUG_KMS("crtc timings: %d %d %d %d %d %d %d %d %d, "
11895 "type: 0x%x flags: 0x%x\n",
1342830c 11896 mode->crtc_clock,
644db711
DV
11897 mode->crtc_hdisplay, mode->crtc_hsync_start,
11898 mode->crtc_hsync_end, mode->crtc_htotal,
11899 mode->crtc_vdisplay, mode->crtc_vsync_start,
11900 mode->crtc_vsync_end, mode->crtc_vtotal, mode->type, mode->flags);
11901}
11902
c0b03411 11903static void intel_dump_pipe_config(struct intel_crtc *crtc,
5cec258b 11904 struct intel_crtc_state *pipe_config,
c0b03411
DV
11905 const char *context)
11906{
6a60cd87
CK
11907 struct drm_device *dev = crtc->base.dev;
11908 struct drm_plane *plane;
11909 struct intel_plane *intel_plane;
11910 struct intel_plane_state *state;
11911 struct drm_framebuffer *fb;
11912
11913 DRM_DEBUG_KMS("[CRTC:%d]%s config %p for pipe %c\n", crtc->base.base.id,
11914 context, pipe_config, pipe_name(crtc->pipe));
c0b03411
DV
11915
11916 DRM_DEBUG_KMS("cpu_transcoder: %c\n", transcoder_name(pipe_config->cpu_transcoder));
11917 DRM_DEBUG_KMS("pipe bpp: %i, dithering: %i\n",
11918 pipe_config->pipe_bpp, pipe_config->dither);
11919 DRM_DEBUG_KMS("fdi/pch: %i, lanes: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
11920 pipe_config->has_pch_encoder,
11921 pipe_config->fdi_lanes,
11922 pipe_config->fdi_m_n.gmch_m, pipe_config->fdi_m_n.gmch_n,
11923 pipe_config->fdi_m_n.link_m, pipe_config->fdi_m_n.link_n,
11924 pipe_config->fdi_m_n.tu);
eb14cb74
VS
11925 DRM_DEBUG_KMS("dp: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
11926 pipe_config->has_dp_encoder,
11927 pipe_config->dp_m_n.gmch_m, pipe_config->dp_m_n.gmch_n,
11928 pipe_config->dp_m_n.link_m, pipe_config->dp_m_n.link_n,
11929 pipe_config->dp_m_n.tu);
b95af8be
VK
11930
11931 DRM_DEBUG_KMS("dp: %i, gmch_m2: %u, gmch_n2: %u, link_m2: %u, link_n2: %u, tu2: %u\n",
11932 pipe_config->has_dp_encoder,
11933 pipe_config->dp_m2_n2.gmch_m,
11934 pipe_config->dp_m2_n2.gmch_n,
11935 pipe_config->dp_m2_n2.link_m,
11936 pipe_config->dp_m2_n2.link_n,
11937 pipe_config->dp_m2_n2.tu);
11938
55072d19
DV
11939 DRM_DEBUG_KMS("audio: %i, infoframes: %i\n",
11940 pipe_config->has_audio,
11941 pipe_config->has_infoframe);
11942
c0b03411 11943 DRM_DEBUG_KMS("requested mode:\n");
2d112de7 11944 drm_mode_debug_printmodeline(&pipe_config->base.mode);
c0b03411 11945 DRM_DEBUG_KMS("adjusted mode:\n");
2d112de7
ACO
11946 drm_mode_debug_printmodeline(&pipe_config->base.adjusted_mode);
11947 intel_dump_crtc_timings(&pipe_config->base.adjusted_mode);
d71b8d4a 11948 DRM_DEBUG_KMS("port clock: %d\n", pipe_config->port_clock);
37327abd
VS
11949 DRM_DEBUG_KMS("pipe src size: %dx%d\n",
11950 pipe_config->pipe_src_w, pipe_config->pipe_src_h);
0ec463d3
TU
11951 DRM_DEBUG_KMS("num_scalers: %d, scaler_users: 0x%x, scaler_id: %d\n",
11952 crtc->num_scalers,
11953 pipe_config->scaler_state.scaler_users,
11954 pipe_config->scaler_state.scaler_id);
c0b03411
DV
11955 DRM_DEBUG_KMS("gmch pfit: control: 0x%08x, ratios: 0x%08x, lvds border: 0x%08x\n",
11956 pipe_config->gmch_pfit.control,
11957 pipe_config->gmch_pfit.pgm_ratios,
11958 pipe_config->gmch_pfit.lvds_border_bits);
fd4daa9c 11959 DRM_DEBUG_KMS("pch pfit: pos: 0x%08x, size: 0x%08x, %s\n",
c0b03411 11960 pipe_config->pch_pfit.pos,
fd4daa9c
CW
11961 pipe_config->pch_pfit.size,
11962 pipe_config->pch_pfit.enabled ? "enabled" : "disabled");
42db64ef 11963 DRM_DEBUG_KMS("ips: %i\n", pipe_config->ips_enabled);
cf532bb2 11964 DRM_DEBUG_KMS("double wide: %i\n", pipe_config->double_wide);
6a60cd87 11965
415ff0f6
TU
11966 if (IS_BROXTON(dev)) {
11967 DRM_DEBUG_KMS("ddi_pll_sel: %u; dpll_hw_state: ebb0: 0x%x, "
11968 "pll0: 0x%x, pll1: 0x%x, pll2: 0x%x, pll3: 0x%x, "
11969 "pll6: 0x%x, pll8: 0x%x, pcsdw12: 0x%x\n",
11970 pipe_config->ddi_pll_sel,
11971 pipe_config->dpll_hw_state.ebb0,
11972 pipe_config->dpll_hw_state.pll0,
11973 pipe_config->dpll_hw_state.pll1,
11974 pipe_config->dpll_hw_state.pll2,
11975 pipe_config->dpll_hw_state.pll3,
11976 pipe_config->dpll_hw_state.pll6,
11977 pipe_config->dpll_hw_state.pll8,
11978 pipe_config->dpll_hw_state.pcsdw12);
11979 } else if (IS_SKYLAKE(dev)) {
11980 DRM_DEBUG_KMS("ddi_pll_sel: %u; dpll_hw_state: "
11981 "ctrl1: 0x%x, cfgcr1: 0x%x, cfgcr2: 0x%x\n",
11982 pipe_config->ddi_pll_sel,
11983 pipe_config->dpll_hw_state.ctrl1,
11984 pipe_config->dpll_hw_state.cfgcr1,
11985 pipe_config->dpll_hw_state.cfgcr2);
11986 } else if (HAS_DDI(dev)) {
11987 DRM_DEBUG_KMS("ddi_pll_sel: %u; dpll_hw_state: wrpll: 0x%x\n",
11988 pipe_config->ddi_pll_sel,
11989 pipe_config->dpll_hw_state.wrpll);
11990 } else {
11991 DRM_DEBUG_KMS("dpll_hw_state: dpll: 0x%x, dpll_md: 0x%x, "
11992 "fp0: 0x%x, fp1: 0x%x\n",
11993 pipe_config->dpll_hw_state.dpll,
11994 pipe_config->dpll_hw_state.dpll_md,
11995 pipe_config->dpll_hw_state.fp0,
11996 pipe_config->dpll_hw_state.fp1);
11997 }
11998
6a60cd87
CK
11999 DRM_DEBUG_KMS("planes on this crtc\n");
12000 list_for_each_entry(plane, &dev->mode_config.plane_list, head) {
12001 intel_plane = to_intel_plane(plane);
12002 if (intel_plane->pipe != crtc->pipe)
12003 continue;
12004
12005 state = to_intel_plane_state(plane->state);
12006 fb = state->base.fb;
12007 if (!fb) {
12008 DRM_DEBUG_KMS("%s PLANE:%d plane: %u.%u idx: %d "
12009 "disabled, scaler_id = %d\n",
12010 plane->type == DRM_PLANE_TYPE_CURSOR ? "CURSOR" : "STANDARD",
12011 plane->base.id, intel_plane->pipe,
12012 (crtc->base.primary == plane) ? 0 : intel_plane->plane + 1,
12013 drm_plane_index(plane), state->scaler_id);
12014 continue;
12015 }
12016
12017 DRM_DEBUG_KMS("%s PLANE:%d plane: %u.%u idx: %d enabled",
12018 plane->type == DRM_PLANE_TYPE_CURSOR ? "CURSOR" : "STANDARD",
12019 plane->base.id, intel_plane->pipe,
12020 crtc->base.primary == plane ? 0 : intel_plane->plane + 1,
12021 drm_plane_index(plane));
12022 DRM_DEBUG_KMS("\tFB:%d, fb = %ux%u format = 0x%x",
12023 fb->base.id, fb->width, fb->height, fb->pixel_format);
12024 DRM_DEBUG_KMS("\tscaler:%d src (%u, %u) %ux%u dst (%u, %u) %ux%u\n",
12025 state->scaler_id,
12026 state->src.x1 >> 16, state->src.y1 >> 16,
12027 drm_rect_width(&state->src) >> 16,
12028 drm_rect_height(&state->src) >> 16,
12029 state->dst.x1, state->dst.y1,
12030 drm_rect_width(&state->dst), drm_rect_height(&state->dst));
12031 }
c0b03411
DV
12032}
12033
bc079e8b
VS
12034static bool encoders_cloneable(const struct intel_encoder *a,
12035 const struct intel_encoder *b)
accfc0c5 12036{
bc079e8b
VS
12037 /* masks could be asymmetric, so check both ways */
12038 return a == b || (a->cloneable & (1 << b->type) &&
12039 b->cloneable & (1 << a->type));
12040}
12041
98a221da
ACO
12042static bool check_single_encoder_cloning(struct drm_atomic_state *state,
12043 struct intel_crtc *crtc,
bc079e8b
VS
12044 struct intel_encoder *encoder)
12045{
bc079e8b 12046 struct intel_encoder *source_encoder;
da3ced29 12047 struct drm_connector *connector;
98a221da
ACO
12048 struct drm_connector_state *connector_state;
12049 int i;
bc079e8b 12050
da3ced29 12051 for_each_connector_in_state(state, connector, connector_state, i) {
98a221da 12052 if (connector_state->crtc != &crtc->base)
bc079e8b
VS
12053 continue;
12054
98a221da
ACO
12055 source_encoder =
12056 to_intel_encoder(connector_state->best_encoder);
bc079e8b
VS
12057 if (!encoders_cloneable(encoder, source_encoder))
12058 return false;
12059 }
12060
12061 return true;
12062}
12063
98a221da
ACO
12064static bool check_encoder_cloning(struct drm_atomic_state *state,
12065 struct intel_crtc *crtc)
bc079e8b 12066{
accfc0c5 12067 struct intel_encoder *encoder;
da3ced29 12068 struct drm_connector *connector;
98a221da
ACO
12069 struct drm_connector_state *connector_state;
12070 int i;
accfc0c5 12071
da3ced29 12072 for_each_connector_in_state(state, connector, connector_state, i) {
98a221da
ACO
12073 if (connector_state->crtc != &crtc->base)
12074 continue;
12075
12076 encoder = to_intel_encoder(connector_state->best_encoder);
12077 if (!check_single_encoder_cloning(state, crtc, encoder))
bc079e8b 12078 return false;
accfc0c5
DV
12079 }
12080
bc079e8b 12081 return true;
accfc0c5
DV
12082}
12083
5448a00d 12084static bool check_digital_port_conflicts(struct drm_atomic_state *state)
00f0b378 12085{
5448a00d
ACO
12086 struct drm_device *dev = state->dev;
12087 struct intel_encoder *encoder;
da3ced29 12088 struct drm_connector *connector;
5448a00d 12089 struct drm_connector_state *connector_state;
00f0b378 12090 unsigned int used_ports = 0;
5448a00d 12091 int i;
00f0b378
VS
12092
12093 /*
12094 * Walk the connector list instead of the encoder
12095 * list to detect the problem on ddi platforms
12096 * where there's just one encoder per digital port.
12097 */
da3ced29 12098 for_each_connector_in_state(state, connector, connector_state, i) {
5448a00d 12099 if (!connector_state->best_encoder)
00f0b378
VS
12100 continue;
12101
5448a00d
ACO
12102 encoder = to_intel_encoder(connector_state->best_encoder);
12103
12104 WARN_ON(!connector_state->crtc);
00f0b378
VS
12105
12106 switch (encoder->type) {
12107 unsigned int port_mask;
12108 case INTEL_OUTPUT_UNKNOWN:
12109 if (WARN_ON(!HAS_DDI(dev)))
12110 break;
12111 case INTEL_OUTPUT_DISPLAYPORT:
12112 case INTEL_OUTPUT_HDMI:
12113 case INTEL_OUTPUT_EDP:
12114 port_mask = 1 << enc_to_dig_port(&encoder->base)->port;
12115
12116 /* the same port mustn't appear more than once */
12117 if (used_ports & port_mask)
12118 return false;
12119
12120 used_ports |= port_mask;
12121 default:
12122 break;
12123 }
12124 }
12125
12126 return true;
12127}
12128
83a57153
ACO
12129static void
12130clear_intel_crtc_state(struct intel_crtc_state *crtc_state)
12131{
12132 struct drm_crtc_state tmp_state;
663a3640 12133 struct intel_crtc_scaler_state scaler_state;
4978cc93
ACO
12134 struct intel_dpll_hw_state dpll_hw_state;
12135 enum intel_dpll_id shared_dpll;
8504c74c 12136 uint32_t ddi_pll_sel;
83a57153 12137
7546a384
ACO
12138 /* FIXME: before the switch to atomic started, a new pipe_config was
12139 * kzalloc'd. Code that depends on any field being zero should be
12140 * fixed, so that the crtc_state can be safely duplicated. For now,
12141 * only fields that are know to not cause problems are preserved. */
12142
83a57153 12143 tmp_state = crtc_state->base;
663a3640 12144 scaler_state = crtc_state->scaler_state;
4978cc93
ACO
12145 shared_dpll = crtc_state->shared_dpll;
12146 dpll_hw_state = crtc_state->dpll_hw_state;
8504c74c 12147 ddi_pll_sel = crtc_state->ddi_pll_sel;
4978cc93 12148
83a57153 12149 memset(crtc_state, 0, sizeof *crtc_state);
4978cc93 12150
83a57153 12151 crtc_state->base = tmp_state;
663a3640 12152 crtc_state->scaler_state = scaler_state;
4978cc93
ACO
12153 crtc_state->shared_dpll = shared_dpll;
12154 crtc_state->dpll_hw_state = dpll_hw_state;
8504c74c 12155 crtc_state->ddi_pll_sel = ddi_pll_sel;
83a57153
ACO
12156}
12157
548ee15b 12158static int
b8cecdf5 12159intel_modeset_pipe_config(struct drm_crtc *crtc,
548ee15b
ACO
12160 struct drm_atomic_state *state,
12161 struct intel_crtc_state *pipe_config)
ee7b9f93 12162{
7758a113 12163 struct intel_encoder *encoder;
da3ced29 12164 struct drm_connector *connector;
0b901879 12165 struct drm_connector_state *connector_state;
d328c9d7 12166 int base_bpp, ret = -EINVAL;
0b901879 12167 int i;
e29c22c0 12168 bool retry = true;
ee7b9f93 12169
98a221da 12170 if (!check_encoder_cloning(state, to_intel_crtc(crtc))) {
accfc0c5 12171 DRM_DEBUG_KMS("rejecting invalid cloning configuration\n");
548ee15b 12172 return -EINVAL;
accfc0c5
DV
12173 }
12174
5448a00d 12175 if (!check_digital_port_conflicts(state)) {
00f0b378 12176 DRM_DEBUG_KMS("rejecting conflicting digital port configuration\n");
548ee15b 12177 return -EINVAL;
00f0b378
VS
12178 }
12179
83a57153 12180 clear_intel_crtc_state(pipe_config);
7758a113 12181
e143a21c
DV
12182 pipe_config->cpu_transcoder =
12183 (enum transcoder) to_intel_crtc(crtc)->pipe;
b8cecdf5 12184
2960bc9c
ID
12185 /*
12186 * Sanitize sync polarity flags based on requested ones. If neither
12187 * positive or negative polarity is requested, treat this as meaning
12188 * negative polarity.
12189 */
2d112de7 12190 if (!(pipe_config->base.adjusted_mode.flags &
2960bc9c 12191 (DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NHSYNC)))
2d112de7 12192 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_NHSYNC;
2960bc9c 12193
2d112de7 12194 if (!(pipe_config->base.adjusted_mode.flags &
2960bc9c 12195 (DRM_MODE_FLAG_PVSYNC | DRM_MODE_FLAG_NVSYNC)))
2d112de7 12196 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_NVSYNC;
2960bc9c 12197
050f7aeb
DV
12198 /* Compute a starting value for pipe_config->pipe_bpp taking the source
12199 * plane pixel format and any sink constraints into account. Returns the
12200 * source plane bpp so that dithering can be selected on mismatches
12201 * after encoders and crtc also have had their say. */
d328c9d7
DV
12202 base_bpp = compute_baseline_pipe_bpp(to_intel_crtc(crtc),
12203 pipe_config);
12204 if (base_bpp < 0)
4e53c2e0
DV
12205 goto fail;
12206
e41a56be
VS
12207 /*
12208 * Determine the real pipe dimensions. Note that stereo modes can
12209 * increase the actual pipe size due to the frame doubling and
12210 * insertion of additional space for blanks between the frame. This
12211 * is stored in the crtc timings. We use the requested mode to do this
12212 * computation to clearly distinguish it from the adjusted mode, which
12213 * can be changed by the connectors in the below retry loop.
12214 */
2d112de7 12215 drm_crtc_get_hv_timing(&pipe_config->base.mode,
ecb7e16b
GP
12216 &pipe_config->pipe_src_w,
12217 &pipe_config->pipe_src_h);
e41a56be 12218
e29c22c0 12219encoder_retry:
ef1b460d 12220 /* Ensure the port clock defaults are reset when retrying. */
ff9a6750 12221 pipe_config->port_clock = 0;
ef1b460d 12222 pipe_config->pixel_multiplier = 1;
ff9a6750 12223
135c81b8 12224 /* Fill in default crtc timings, allow encoders to overwrite them. */
2d112de7
ACO
12225 drm_mode_set_crtcinfo(&pipe_config->base.adjusted_mode,
12226 CRTC_STEREO_DOUBLE);
135c81b8 12227
7758a113
DV
12228 /* Pass our mode to the connectors and the CRTC to give them a chance to
12229 * adjust it according to limitations or connector properties, and also
12230 * a chance to reject the mode entirely.
47f1c6c9 12231 */
da3ced29 12232 for_each_connector_in_state(state, connector, connector_state, i) {
0b901879 12233 if (connector_state->crtc != crtc)
7758a113 12234 continue;
7ae89233 12235
0b901879
ACO
12236 encoder = to_intel_encoder(connector_state->best_encoder);
12237
efea6e8e
DV
12238 if (!(encoder->compute_config(encoder, pipe_config))) {
12239 DRM_DEBUG_KMS("Encoder config failure\n");
7758a113
DV
12240 goto fail;
12241 }
ee7b9f93 12242 }
47f1c6c9 12243
ff9a6750
DV
12244 /* Set default port clock if not overwritten by the encoder. Needs to be
12245 * done afterwards in case the encoder adjusts the mode. */
12246 if (!pipe_config->port_clock)
2d112de7 12247 pipe_config->port_clock = pipe_config->base.adjusted_mode.crtc_clock
241bfc38 12248 * pipe_config->pixel_multiplier;
ff9a6750 12249
a43f6e0f 12250 ret = intel_crtc_compute_config(to_intel_crtc(crtc), pipe_config);
e29c22c0 12251 if (ret < 0) {
7758a113
DV
12252 DRM_DEBUG_KMS("CRTC fixup failed\n");
12253 goto fail;
ee7b9f93 12254 }
e29c22c0
DV
12255
12256 if (ret == RETRY) {
12257 if (WARN(!retry, "loop in pipe configuration computation\n")) {
12258 ret = -EINVAL;
12259 goto fail;
12260 }
12261
12262 DRM_DEBUG_KMS("CRTC bw constrained, retrying\n");
12263 retry = false;
12264 goto encoder_retry;
12265 }
12266
d328c9d7 12267 pipe_config->dither = pipe_config->pipe_bpp != base_bpp;
4e53c2e0 12268 DRM_DEBUG_KMS("plane bpp: %i, pipe bpp: %i, dithering: %i\n",
d328c9d7 12269 base_bpp, pipe_config->pipe_bpp, pipe_config->dither);
4e53c2e0 12270
548ee15b 12271 return 0;
7758a113 12272fail:
548ee15b 12273 return ret;
ee7b9f93 12274}
47f1c6c9 12275
ea9d758d 12276static bool intel_crtc_in_use(struct drm_crtc *crtc)
f6e5b160 12277{
ea9d758d 12278 struct drm_encoder *encoder;
f6e5b160 12279 struct drm_device *dev = crtc->dev;
f6e5b160 12280
ea9d758d
DV
12281 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head)
12282 if (encoder->crtc == crtc)
12283 return true;
12284
12285 return false;
12286}
12287
0a9ab303
ACO
12288static bool
12289needs_modeset(struct drm_crtc_state *state)
12290{
12291 return state->mode_changed || state->active_changed;
12292}
12293
ea9d758d 12294static void
0a9ab303 12295intel_modeset_update_state(struct drm_atomic_state *state)
ea9d758d 12296{
0a9ab303 12297 struct drm_device *dev = state->dev;
ba41c0de 12298 struct drm_i915_private *dev_priv = dev->dev_private;
ea9d758d 12299 struct intel_encoder *intel_encoder;
0a9ab303
ACO
12300 struct drm_crtc *crtc;
12301 struct drm_crtc_state *crtc_state;
ea9d758d 12302 struct drm_connector *connector;
0a9ab303 12303 int i;
ea9d758d 12304
ba41c0de
DV
12305 intel_shared_dpll_commit(dev_priv);
12306
b2784e15 12307 for_each_intel_encoder(dev, intel_encoder) {
ea9d758d
DV
12308 if (!intel_encoder->base.crtc)
12309 continue;
12310
bd4b4827
ACO
12311 for_each_crtc_in_state(state, crtc, crtc_state, i) {
12312 if (crtc != intel_encoder->base.crtc)
12313 continue;
0a9ab303 12314
bd4b4827
ACO
12315 if (crtc_state->enable && needs_modeset(crtc_state))
12316 intel_encoder->connectors_active = false;
ea9d758d 12317
bd4b4827
ACO
12318 break;
12319 }
ea9d758d
DV
12320 }
12321
a821fc46
ACO
12322 drm_atomic_helper_swap_state(state->dev, state);
12323 intel_modeset_fixup_state(state);
ea9d758d 12324
7668851f 12325 /* Double check state. */
0a9ab303
ACO
12326 for_each_crtc(dev, crtc) {
12327 WARN_ON(crtc->state->enable != intel_crtc_in_use(crtc));
ea9d758d
DV
12328 }
12329
12330 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
12331 if (!connector->encoder || !connector->encoder->crtc)
12332 continue;
12333
bd4b4827
ACO
12334 for_each_crtc_in_state(state, crtc, crtc_state, i) {
12335 if (crtc != connector->encoder->crtc)
12336 continue;
0a9ab303 12337
bd4b4827
ACO
12338 if (crtc->state->enable && needs_modeset(crtc->state)) {
12339 struct drm_property *dpms_property =
12340 dev->mode_config.dpms_property;
ea9d758d 12341
bd4b4827
ACO
12342 connector->dpms = DRM_MODE_DPMS_ON;
12343 drm_object_property_set_value(&connector->base,
12344 dpms_property,
12345 DRM_MODE_DPMS_ON);
68d34720 12346
bd4b4827
ACO
12347 intel_encoder = to_intel_encoder(connector->encoder);
12348 intel_encoder->connectors_active = true;
12349 }
ea9d758d 12350
bd4b4827 12351 break;
ea9d758d
DV
12352 }
12353 }
12354
12355}
12356
3bd26263 12357static bool intel_fuzzy_clock_check(int clock1, int clock2)
f1f644dc 12358{
3bd26263 12359 int diff;
f1f644dc
JB
12360
12361 if (clock1 == clock2)
12362 return true;
12363
12364 if (!clock1 || !clock2)
12365 return false;
12366
12367 diff = abs(clock1 - clock2);
12368
12369 if (((((diff + clock1 + clock2) * 100)) / (clock1 + clock2)) < 105)
12370 return true;
12371
12372 return false;
12373}
12374
25c5b266
DV
12375#define for_each_intel_crtc_masked(dev, mask, intel_crtc) \
12376 list_for_each_entry((intel_crtc), \
12377 &(dev)->mode_config.crtc_list, \
12378 base.head) \
0973f18f 12379 if (mask & (1 <<(intel_crtc)->pipe))
25c5b266 12380
0e8ffe1b 12381static bool
2fa2fe9a 12382intel_pipe_config_compare(struct drm_device *dev,
5cec258b
ACO
12383 struct intel_crtc_state *current_config,
12384 struct intel_crtc_state *pipe_config)
0e8ffe1b 12385{
66e985c0
DV
12386#define PIPE_CONF_CHECK_X(name) \
12387 if (current_config->name != pipe_config->name) { \
12388 DRM_ERROR("mismatch in " #name " " \
12389 "(expected 0x%08x, found 0x%08x)\n", \
12390 current_config->name, \
12391 pipe_config->name); \
12392 return false; \
12393 }
12394
08a24034
DV
12395#define PIPE_CONF_CHECK_I(name) \
12396 if (current_config->name != pipe_config->name) { \
12397 DRM_ERROR("mismatch in " #name " " \
12398 "(expected %i, found %i)\n", \
12399 current_config->name, \
12400 pipe_config->name); \
12401 return false; \
88adfff1
DV
12402 }
12403
b95af8be
VK
12404/* This is required for BDW+ where there is only one set of registers for
12405 * switching between high and low RR.
12406 * This macro can be used whenever a comparison has to be made between one
12407 * hw state and multiple sw state variables.
12408 */
12409#define PIPE_CONF_CHECK_I_ALT(name, alt_name) \
12410 if ((current_config->name != pipe_config->name) && \
12411 (current_config->alt_name != pipe_config->name)) { \
12412 DRM_ERROR("mismatch in " #name " " \
12413 "(expected %i or %i, found %i)\n", \
12414 current_config->name, \
12415 current_config->alt_name, \
12416 pipe_config->name); \
12417 return false; \
12418 }
12419
1bd1bd80
DV
12420#define PIPE_CONF_CHECK_FLAGS(name, mask) \
12421 if ((current_config->name ^ pipe_config->name) & (mask)) { \
6f02488e 12422 DRM_ERROR("mismatch in " #name "(" #mask ") " \
1bd1bd80
DV
12423 "(expected %i, found %i)\n", \
12424 current_config->name & (mask), \
12425 pipe_config->name & (mask)); \
12426 return false; \
12427 }
12428
5e550656
VS
12429#define PIPE_CONF_CHECK_CLOCK_FUZZY(name) \
12430 if (!intel_fuzzy_clock_check(current_config->name, pipe_config->name)) { \
12431 DRM_ERROR("mismatch in " #name " " \
12432 "(expected %i, found %i)\n", \
12433 current_config->name, \
12434 pipe_config->name); \
12435 return false; \
12436 }
12437
bb760063
DV
12438#define PIPE_CONF_QUIRK(quirk) \
12439 ((current_config->quirks | pipe_config->quirks) & (quirk))
12440
eccb140b
DV
12441 PIPE_CONF_CHECK_I(cpu_transcoder);
12442
08a24034
DV
12443 PIPE_CONF_CHECK_I(has_pch_encoder);
12444 PIPE_CONF_CHECK_I(fdi_lanes);
72419203
DV
12445 PIPE_CONF_CHECK_I(fdi_m_n.gmch_m);
12446 PIPE_CONF_CHECK_I(fdi_m_n.gmch_n);
12447 PIPE_CONF_CHECK_I(fdi_m_n.link_m);
12448 PIPE_CONF_CHECK_I(fdi_m_n.link_n);
12449 PIPE_CONF_CHECK_I(fdi_m_n.tu);
08a24034 12450
eb14cb74 12451 PIPE_CONF_CHECK_I(has_dp_encoder);
b95af8be
VK
12452
12453 if (INTEL_INFO(dev)->gen < 8) {
12454 PIPE_CONF_CHECK_I(dp_m_n.gmch_m);
12455 PIPE_CONF_CHECK_I(dp_m_n.gmch_n);
12456 PIPE_CONF_CHECK_I(dp_m_n.link_m);
12457 PIPE_CONF_CHECK_I(dp_m_n.link_n);
12458 PIPE_CONF_CHECK_I(dp_m_n.tu);
12459
12460 if (current_config->has_drrs) {
12461 PIPE_CONF_CHECK_I(dp_m2_n2.gmch_m);
12462 PIPE_CONF_CHECK_I(dp_m2_n2.gmch_n);
12463 PIPE_CONF_CHECK_I(dp_m2_n2.link_m);
12464 PIPE_CONF_CHECK_I(dp_m2_n2.link_n);
12465 PIPE_CONF_CHECK_I(dp_m2_n2.tu);
12466 }
12467 } else {
12468 PIPE_CONF_CHECK_I_ALT(dp_m_n.gmch_m, dp_m2_n2.gmch_m);
12469 PIPE_CONF_CHECK_I_ALT(dp_m_n.gmch_n, dp_m2_n2.gmch_n);
12470 PIPE_CONF_CHECK_I_ALT(dp_m_n.link_m, dp_m2_n2.link_m);
12471 PIPE_CONF_CHECK_I_ALT(dp_m_n.link_n, dp_m2_n2.link_n);
12472 PIPE_CONF_CHECK_I_ALT(dp_m_n.tu, dp_m2_n2.tu);
12473 }
eb14cb74 12474
2d112de7
ACO
12475 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hdisplay);
12476 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_htotal);
12477 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hblank_start);
12478 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hblank_end);
12479 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hsync_start);
12480 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hsync_end);
1bd1bd80 12481
2d112de7
ACO
12482 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vdisplay);
12483 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vtotal);
12484 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vblank_start);
12485 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vblank_end);
12486 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vsync_start);
12487 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vsync_end);
1bd1bd80 12488
c93f54cf 12489 PIPE_CONF_CHECK_I(pixel_multiplier);
6897b4b5 12490 PIPE_CONF_CHECK_I(has_hdmi_sink);
b5a9fa09
DV
12491 if ((INTEL_INFO(dev)->gen < 8 && !IS_HASWELL(dev)) ||
12492 IS_VALLEYVIEW(dev))
12493 PIPE_CONF_CHECK_I(limited_color_range);
e43823ec 12494 PIPE_CONF_CHECK_I(has_infoframe);
6c49f241 12495
9ed109a7
DV
12496 PIPE_CONF_CHECK_I(has_audio);
12497
2d112de7 12498 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
1bd1bd80
DV
12499 DRM_MODE_FLAG_INTERLACE);
12500
bb760063 12501 if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS)) {
2d112de7 12502 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
bb760063 12503 DRM_MODE_FLAG_PHSYNC);
2d112de7 12504 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
bb760063 12505 DRM_MODE_FLAG_NHSYNC);
2d112de7 12506 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
bb760063 12507 DRM_MODE_FLAG_PVSYNC);
2d112de7 12508 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
bb760063
DV
12509 DRM_MODE_FLAG_NVSYNC);
12510 }
045ac3b5 12511
37327abd
VS
12512 PIPE_CONF_CHECK_I(pipe_src_w);
12513 PIPE_CONF_CHECK_I(pipe_src_h);
1bd1bd80 12514
9953599b
DV
12515 /*
12516 * FIXME: BIOS likes to set up a cloned config with lvds+external
12517 * screen. Since we don't yet re-compute the pipe config when moving
12518 * just the lvds port away to another pipe the sw tracking won't match.
12519 *
12520 * Proper atomic modesets with recomputed global state will fix this.
12521 * Until then just don't check gmch state for inherited modes.
12522 */
12523 if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_INHERITED_MODE)) {
12524 PIPE_CONF_CHECK_I(gmch_pfit.control);
12525 /* pfit ratios are autocomputed by the hw on gen4+ */
12526 if (INTEL_INFO(dev)->gen < 4)
12527 PIPE_CONF_CHECK_I(gmch_pfit.pgm_ratios);
12528 PIPE_CONF_CHECK_I(gmch_pfit.lvds_border_bits);
12529 }
12530
fd4daa9c
CW
12531 PIPE_CONF_CHECK_I(pch_pfit.enabled);
12532 if (current_config->pch_pfit.enabled) {
12533 PIPE_CONF_CHECK_I(pch_pfit.pos);
12534 PIPE_CONF_CHECK_I(pch_pfit.size);
12535 }
2fa2fe9a 12536
a1b2278e
CK
12537 PIPE_CONF_CHECK_I(scaler_state.scaler_id);
12538
e59150dc
JB
12539 /* BDW+ don't expose a synchronous way to read the state */
12540 if (IS_HASWELL(dev))
12541 PIPE_CONF_CHECK_I(ips_enabled);
42db64ef 12542
282740f7
VS
12543 PIPE_CONF_CHECK_I(double_wide);
12544
26804afd
DV
12545 PIPE_CONF_CHECK_X(ddi_pll_sel);
12546
c0d43d62 12547 PIPE_CONF_CHECK_I(shared_dpll);
66e985c0 12548 PIPE_CONF_CHECK_X(dpll_hw_state.dpll);
8bcc2795 12549 PIPE_CONF_CHECK_X(dpll_hw_state.dpll_md);
66e985c0
DV
12550 PIPE_CONF_CHECK_X(dpll_hw_state.fp0);
12551 PIPE_CONF_CHECK_X(dpll_hw_state.fp1);
d452c5b6 12552 PIPE_CONF_CHECK_X(dpll_hw_state.wrpll);
3f4cd19f
DL
12553 PIPE_CONF_CHECK_X(dpll_hw_state.ctrl1);
12554 PIPE_CONF_CHECK_X(dpll_hw_state.cfgcr1);
12555 PIPE_CONF_CHECK_X(dpll_hw_state.cfgcr2);
c0d43d62 12556
42571aef
VS
12557 if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5)
12558 PIPE_CONF_CHECK_I(pipe_bpp);
12559
2d112de7 12560 PIPE_CONF_CHECK_CLOCK_FUZZY(base.adjusted_mode.crtc_clock);
a9a7e98a 12561 PIPE_CONF_CHECK_CLOCK_FUZZY(port_clock);
5e550656 12562
66e985c0 12563#undef PIPE_CONF_CHECK_X
08a24034 12564#undef PIPE_CONF_CHECK_I
b95af8be 12565#undef PIPE_CONF_CHECK_I_ALT
1bd1bd80 12566#undef PIPE_CONF_CHECK_FLAGS
5e550656 12567#undef PIPE_CONF_CHECK_CLOCK_FUZZY
bb760063 12568#undef PIPE_CONF_QUIRK
88adfff1 12569
0e8ffe1b
DV
12570 return true;
12571}
12572
08db6652
DL
12573static void check_wm_state(struct drm_device *dev)
12574{
12575 struct drm_i915_private *dev_priv = dev->dev_private;
12576 struct skl_ddb_allocation hw_ddb, *sw_ddb;
12577 struct intel_crtc *intel_crtc;
12578 int plane;
12579
12580 if (INTEL_INFO(dev)->gen < 9)
12581 return;
12582
12583 skl_ddb_get_hw_state(dev_priv, &hw_ddb);
12584 sw_ddb = &dev_priv->wm.skl_hw.ddb;
12585
12586 for_each_intel_crtc(dev, intel_crtc) {
12587 struct skl_ddb_entry *hw_entry, *sw_entry;
12588 const enum pipe pipe = intel_crtc->pipe;
12589
12590 if (!intel_crtc->active)
12591 continue;
12592
12593 /* planes */
dd740780 12594 for_each_plane(dev_priv, pipe, plane) {
08db6652
DL
12595 hw_entry = &hw_ddb.plane[pipe][plane];
12596 sw_entry = &sw_ddb->plane[pipe][plane];
12597
12598 if (skl_ddb_entry_equal(hw_entry, sw_entry))
12599 continue;
12600
12601 DRM_ERROR("mismatch in DDB state pipe %c plane %d "
12602 "(expected (%u,%u), found (%u,%u))\n",
12603 pipe_name(pipe), plane + 1,
12604 sw_entry->start, sw_entry->end,
12605 hw_entry->start, hw_entry->end);
12606 }
12607
12608 /* cursor */
12609 hw_entry = &hw_ddb.cursor[pipe];
12610 sw_entry = &sw_ddb->cursor[pipe];
12611
12612 if (skl_ddb_entry_equal(hw_entry, sw_entry))
12613 continue;
12614
12615 DRM_ERROR("mismatch in DDB state pipe %c cursor "
12616 "(expected (%u,%u), found (%u,%u))\n",
12617 pipe_name(pipe),
12618 sw_entry->start, sw_entry->end,
12619 hw_entry->start, hw_entry->end);
12620 }
12621}
12622
91d1b4bd
DV
12623static void
12624check_connector_state(struct drm_device *dev)
8af6cf88 12625{
8af6cf88
DV
12626 struct intel_connector *connector;
12627
3a3371ff 12628 for_each_intel_connector(dev, connector) {
8af6cf88
DV
12629 /* This also checks the encoder/connector hw state with the
12630 * ->get_hw_state callbacks. */
12631 intel_connector_check_state(connector);
12632
e2c719b7 12633 I915_STATE_WARN(&connector->new_encoder->base != connector->base.encoder,
8af6cf88
DV
12634 "connector's staged encoder doesn't match current encoder\n");
12635 }
91d1b4bd
DV
12636}
12637
12638static void
12639check_encoder_state(struct drm_device *dev)
12640{
12641 struct intel_encoder *encoder;
12642 struct intel_connector *connector;
8af6cf88 12643
b2784e15 12644 for_each_intel_encoder(dev, encoder) {
8af6cf88
DV
12645 bool enabled = false;
12646 bool active = false;
12647 enum pipe pipe, tracked_pipe;
12648
12649 DRM_DEBUG_KMS("[ENCODER:%d:%s]\n",
12650 encoder->base.base.id,
8e329a03 12651 encoder->base.name);
8af6cf88 12652
e2c719b7 12653 I915_STATE_WARN(&encoder->new_crtc->base != encoder->base.crtc,
8af6cf88 12654 "encoder's stage crtc doesn't match current crtc\n");
e2c719b7 12655 I915_STATE_WARN(encoder->connectors_active && !encoder->base.crtc,
8af6cf88
DV
12656 "encoder's active_connectors set, but no crtc\n");
12657
3a3371ff 12658 for_each_intel_connector(dev, connector) {
8af6cf88
DV
12659 if (connector->base.encoder != &encoder->base)
12660 continue;
12661 enabled = true;
12662 if (connector->base.dpms != DRM_MODE_DPMS_OFF)
12663 active = true;
12664 }
0e32b39c
DA
12665 /*
12666 * for MST connectors if we unplug the connector is gone
12667 * away but the encoder is still connected to a crtc
12668 * until a modeset happens in response to the hotplug.
12669 */
12670 if (!enabled && encoder->base.encoder_type == DRM_MODE_ENCODER_DPMST)
12671 continue;
12672
e2c719b7 12673 I915_STATE_WARN(!!encoder->base.crtc != enabled,
8af6cf88
DV
12674 "encoder's enabled state mismatch "
12675 "(expected %i, found %i)\n",
12676 !!encoder->base.crtc, enabled);
e2c719b7 12677 I915_STATE_WARN(active && !encoder->base.crtc,
8af6cf88
DV
12678 "active encoder with no crtc\n");
12679
e2c719b7 12680 I915_STATE_WARN(encoder->connectors_active != active,
8af6cf88
DV
12681 "encoder's computed active state doesn't match tracked active state "
12682 "(expected %i, found %i)\n", active, encoder->connectors_active);
12683
12684 active = encoder->get_hw_state(encoder, &pipe);
e2c719b7 12685 I915_STATE_WARN(active != encoder->connectors_active,
8af6cf88
DV
12686 "encoder's hw state doesn't match sw tracking "
12687 "(expected %i, found %i)\n",
12688 encoder->connectors_active, active);
12689
12690 if (!encoder->base.crtc)
12691 continue;
12692
12693 tracked_pipe = to_intel_crtc(encoder->base.crtc)->pipe;
e2c719b7 12694 I915_STATE_WARN(active && pipe != tracked_pipe,
8af6cf88
DV
12695 "active encoder's pipe doesn't match"
12696 "(expected %i, found %i)\n",
12697 tracked_pipe, pipe);
12698
12699 }
91d1b4bd
DV
12700}
12701
12702static void
12703check_crtc_state(struct drm_device *dev)
12704{
fbee40df 12705 struct drm_i915_private *dev_priv = dev->dev_private;
91d1b4bd
DV
12706 struct intel_crtc *crtc;
12707 struct intel_encoder *encoder;
5cec258b 12708 struct intel_crtc_state pipe_config;
8af6cf88 12709
d3fcc808 12710 for_each_intel_crtc(dev, crtc) {
8af6cf88
DV
12711 bool enabled = false;
12712 bool active = false;
12713
045ac3b5
JB
12714 memset(&pipe_config, 0, sizeof(pipe_config));
12715
8af6cf88
DV
12716 DRM_DEBUG_KMS("[CRTC:%d]\n",
12717 crtc->base.base.id);
12718
83d65738 12719 I915_STATE_WARN(crtc->active && !crtc->base.state->enable,
8af6cf88
DV
12720 "active crtc, but not enabled in sw tracking\n");
12721
b2784e15 12722 for_each_intel_encoder(dev, encoder) {
8af6cf88
DV
12723 if (encoder->base.crtc != &crtc->base)
12724 continue;
12725 enabled = true;
12726 if (encoder->connectors_active)
12727 active = true;
12728 }
6c49f241 12729
e2c719b7 12730 I915_STATE_WARN(active != crtc->active,
8af6cf88
DV
12731 "crtc's computed active state doesn't match tracked active state "
12732 "(expected %i, found %i)\n", active, crtc->active);
83d65738 12733 I915_STATE_WARN(enabled != crtc->base.state->enable,
8af6cf88 12734 "crtc's computed enabled state doesn't match tracked enabled state "
83d65738
MR
12735 "(expected %i, found %i)\n", enabled,
12736 crtc->base.state->enable);
8af6cf88 12737
0e8ffe1b
DV
12738 active = dev_priv->display.get_pipe_config(crtc,
12739 &pipe_config);
d62cf62a 12740
b6b5d049
VS
12741 /* hw state is inconsistent with the pipe quirk */
12742 if ((crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
12743 (crtc->pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
d62cf62a
DV
12744 active = crtc->active;
12745
b2784e15 12746 for_each_intel_encoder(dev, encoder) {
3eaba51c 12747 enum pipe pipe;
6c49f241
DV
12748 if (encoder->base.crtc != &crtc->base)
12749 continue;
1d37b689 12750 if (encoder->get_hw_state(encoder, &pipe))
6c49f241
DV
12751 encoder->get_config(encoder, &pipe_config);
12752 }
12753
e2c719b7 12754 I915_STATE_WARN(crtc->active != active,
0e8ffe1b
DV
12755 "crtc active state doesn't match with hw state "
12756 "(expected %i, found %i)\n", crtc->active, active);
12757
c0b03411 12758 if (active &&
6e3c9717 12759 !intel_pipe_config_compare(dev, crtc->config, &pipe_config)) {
e2c719b7 12760 I915_STATE_WARN(1, "pipe state doesn't match!\n");
c0b03411
DV
12761 intel_dump_pipe_config(crtc, &pipe_config,
12762 "[hw state]");
6e3c9717 12763 intel_dump_pipe_config(crtc, crtc->config,
c0b03411
DV
12764 "[sw state]");
12765 }
8af6cf88
DV
12766 }
12767}
12768
91d1b4bd
DV
12769static void
12770check_shared_dpll_state(struct drm_device *dev)
12771{
fbee40df 12772 struct drm_i915_private *dev_priv = dev->dev_private;
91d1b4bd
DV
12773 struct intel_crtc *crtc;
12774 struct intel_dpll_hw_state dpll_hw_state;
12775 int i;
5358901f
DV
12776
12777 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
12778 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
12779 int enabled_crtcs = 0, active_crtcs = 0;
12780 bool active;
12781
12782 memset(&dpll_hw_state, 0, sizeof(dpll_hw_state));
12783
12784 DRM_DEBUG_KMS("%s\n", pll->name);
12785
12786 active = pll->get_hw_state(dev_priv, pll, &dpll_hw_state);
12787
e2c719b7 12788 I915_STATE_WARN(pll->active > hweight32(pll->config.crtc_mask),
5358901f 12789 "more active pll users than references: %i vs %i\n",
3e369b76 12790 pll->active, hweight32(pll->config.crtc_mask));
e2c719b7 12791 I915_STATE_WARN(pll->active && !pll->on,
5358901f 12792 "pll in active use but not on in sw tracking\n");
e2c719b7 12793 I915_STATE_WARN(pll->on && !pll->active,
35c95375 12794 "pll in on but not on in use in sw tracking\n");
e2c719b7 12795 I915_STATE_WARN(pll->on != active,
5358901f
DV
12796 "pll on state mismatch (expected %i, found %i)\n",
12797 pll->on, active);
12798
d3fcc808 12799 for_each_intel_crtc(dev, crtc) {
83d65738 12800 if (crtc->base.state->enable && intel_crtc_to_shared_dpll(crtc) == pll)
5358901f
DV
12801 enabled_crtcs++;
12802 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll)
12803 active_crtcs++;
12804 }
e2c719b7 12805 I915_STATE_WARN(pll->active != active_crtcs,
5358901f
DV
12806 "pll active crtcs mismatch (expected %i, found %i)\n",
12807 pll->active, active_crtcs);
e2c719b7 12808 I915_STATE_WARN(hweight32(pll->config.crtc_mask) != enabled_crtcs,
5358901f 12809 "pll enabled crtcs mismatch (expected %i, found %i)\n",
3e369b76 12810 hweight32(pll->config.crtc_mask), enabled_crtcs);
66e985c0 12811
e2c719b7 12812 I915_STATE_WARN(pll->on && memcmp(&pll->config.hw_state, &dpll_hw_state,
66e985c0
DV
12813 sizeof(dpll_hw_state)),
12814 "pll hw state mismatch\n");
5358901f 12815 }
8af6cf88
DV
12816}
12817
91d1b4bd
DV
12818void
12819intel_modeset_check_state(struct drm_device *dev)
12820{
08db6652 12821 check_wm_state(dev);
91d1b4bd
DV
12822 check_connector_state(dev);
12823 check_encoder_state(dev);
12824 check_crtc_state(dev);
12825 check_shared_dpll_state(dev);
12826}
12827
5cec258b 12828void ironlake_check_encoder_dotclock(const struct intel_crtc_state *pipe_config,
18442d08
VS
12829 int dotclock)
12830{
12831 /*
12832 * FDI already provided one idea for the dotclock.
12833 * Yell if the encoder disagrees.
12834 */
2d112de7 12835 WARN(!intel_fuzzy_clock_check(pipe_config->base.adjusted_mode.crtc_clock, dotclock),
18442d08 12836 "FDI dotclock and encoder dotclock mismatch, fdi: %i, encoder: %i\n",
2d112de7 12837 pipe_config->base.adjusted_mode.crtc_clock, dotclock);
18442d08
VS
12838}
12839
80715b2f
VS
12840static void update_scanline_offset(struct intel_crtc *crtc)
12841{
12842 struct drm_device *dev = crtc->base.dev;
12843
12844 /*
12845 * The scanline counter increments at the leading edge of hsync.
12846 *
12847 * On most platforms it starts counting from vtotal-1 on the
12848 * first active line. That means the scanline counter value is
12849 * always one less than what we would expect. Ie. just after
12850 * start of vblank, which also occurs at start of hsync (on the
12851 * last active line), the scanline counter will read vblank_start-1.
12852 *
12853 * On gen2 the scanline counter starts counting from 1 instead
12854 * of vtotal-1, so we have to subtract one (or rather add vtotal-1
12855 * to keep the value positive), instead of adding one.
12856 *
12857 * On HSW+ the behaviour of the scanline counter depends on the output
12858 * type. For DP ports it behaves like most other platforms, but on HDMI
12859 * there's an extra 1 line difference. So we need to add two instead of
12860 * one to the value.
12861 */
12862 if (IS_GEN2(dev)) {
6e3c9717 12863 const struct drm_display_mode *mode = &crtc->config->base.adjusted_mode;
80715b2f
VS
12864 int vtotal;
12865
12866 vtotal = mode->crtc_vtotal;
12867 if (mode->flags & DRM_MODE_FLAG_INTERLACE)
12868 vtotal /= 2;
12869
12870 crtc->scanline_offset = vtotal - 1;
12871 } else if (HAS_DDI(dev) &&
409ee761 12872 intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI)) {
80715b2f
VS
12873 crtc->scanline_offset = 2;
12874 } else
12875 crtc->scanline_offset = 1;
12876}
12877
5cec258b 12878static struct intel_crtc_state *
7f27126e 12879intel_modeset_compute_config(struct drm_crtc *crtc,
0a9ab303 12880 struct drm_atomic_state *state)
7f27126e 12881{
548ee15b 12882 struct intel_crtc_state *pipe_config;
0b901879
ACO
12883 int ret = 0;
12884
12885 ret = drm_atomic_add_affected_connectors(state, crtc);
12886 if (ret)
12887 return ERR_PTR(ret);
7f27126e 12888
8c7b5ccb
ACO
12889 ret = drm_atomic_helper_check_modeset(state->dev, state);
12890 if (ret)
12891 return ERR_PTR(ret);
7f27126e 12892
7f27126e
JB
12893 /*
12894 * Note this needs changes when we start tracking multiple modes
12895 * and crtcs. At that point we'll need to compute the whole config
12896 * (i.e. one pipe_config for each crtc) rather than just the one
12897 * for this crtc.
12898 */
548ee15b
ACO
12899 pipe_config = intel_atomic_get_crtc_state(state, to_intel_crtc(crtc));
12900 if (IS_ERR(pipe_config))
12901 return pipe_config;
83a57153 12902
4fed33f6 12903 if (!pipe_config->base.enable)
548ee15b 12904 return pipe_config;
7f27126e 12905
8c7b5ccb 12906 ret = intel_modeset_pipe_config(crtc, state, pipe_config);
548ee15b
ACO
12907 if (ret)
12908 return ERR_PTR(ret);
12909
8d8c9b51
ACO
12910 /* Check things that can only be changed through modeset */
12911 if (pipe_config->has_audio !=
12912 to_intel_crtc(crtc)->config->has_audio)
12913 pipe_config->base.mode_changed = true;
12914
12915 /*
12916 * Note we have an issue here with infoframes: current code
12917 * only updates them on the full mode set path per hw
12918 * requirements. So here we should be checking for any
12919 * required changes and forcing a mode set.
12920 */
12921
548ee15b 12922 intel_dump_pipe_config(to_intel_crtc(crtc), pipe_config,"[modeset]");
db7542dd 12923
8c7b5ccb
ACO
12924 ret = drm_atomic_helper_check_planes(state->dev, state);
12925 if (ret)
12926 return ERR_PTR(ret);
12927
548ee15b 12928 return pipe_config;
7f27126e
JB
12929}
12930
0a9ab303 12931static int __intel_set_mode_setup_plls(struct drm_atomic_state *state)
ed6739ef 12932{
225da59b 12933 struct drm_device *dev = state->dev;
ed6739ef 12934 struct drm_i915_private *dev_priv = to_i915(dev);
0a9ab303 12935 unsigned clear_pipes = 0;
ed6739ef 12936 struct intel_crtc *intel_crtc;
0a9ab303
ACO
12937 struct intel_crtc_state *intel_crtc_state;
12938 struct drm_crtc *crtc;
12939 struct drm_crtc_state *crtc_state;
ed6739ef 12940 int ret = 0;
0a9ab303 12941 int i;
ed6739ef
ACO
12942
12943 if (!dev_priv->display.crtc_compute_clock)
12944 return 0;
12945
0a9ab303
ACO
12946 for_each_crtc_in_state(state, crtc, crtc_state, i) {
12947 intel_crtc = to_intel_crtc(crtc);
4978cc93 12948 intel_crtc_state = to_intel_crtc_state(crtc_state);
0a9ab303 12949
4978cc93 12950 if (needs_modeset(crtc_state)) {
0a9ab303 12951 clear_pipes |= 1 << intel_crtc->pipe;
4978cc93 12952 intel_crtc_state->shared_dpll = DPLL_ID_PRIVATE;
4978cc93 12953 }
0a9ab303
ACO
12954 }
12955
ed6739ef
ACO
12956 ret = intel_shared_dpll_start_config(dev_priv, clear_pipes);
12957 if (ret)
12958 goto done;
12959
0a9ab303
ACO
12960 for_each_crtc_in_state(state, crtc, crtc_state, i) {
12961 if (!needs_modeset(crtc_state) || !crtc_state->enable)
225da59b
ACO
12962 continue;
12963
0a9ab303
ACO
12964 intel_crtc = to_intel_crtc(crtc);
12965 intel_crtc_state = to_intel_crtc_state(crtc_state);
12966
ed6739ef 12967 ret = dev_priv->display.crtc_compute_clock(intel_crtc,
0a9ab303 12968 intel_crtc_state);
ed6739ef
ACO
12969 if (ret) {
12970 intel_shared_dpll_abort_config(dev_priv);
12971 goto done;
12972 }
12973 }
12974
12975done:
12976 return ret;
12977}
12978
054518dd
ACO
12979/* Code that should eventually be part of atomic_check() */
12980static int __intel_set_mode_checks(struct drm_atomic_state *state)
12981{
12982 struct drm_device *dev = state->dev;
12983 int ret;
12984
12985 /*
12986 * See if the config requires any additional preparation, e.g.
12987 * to adjust global state with pipes off. We need to do this
12988 * here so we can get the modeset_pipe updated config for the new
12989 * mode set on this crtc. For other crtcs we need to use the
12990 * adjusted_mode bits in the crtc directly.
12991 */
b432e5cf
VS
12992 if (IS_VALLEYVIEW(dev) || IS_BROXTON(dev) || IS_BROADWELL(dev)) {
12993 if (IS_VALLEYVIEW(dev) || IS_BROXTON(dev))
12994 ret = valleyview_modeset_global_pipes(state);
12995 else
12996 ret = broadwell_modeset_global_pipes(state);
12997
054518dd
ACO
12998 if (ret)
12999 return ret;
13000 }
13001
13002 ret = __intel_set_mode_setup_plls(state);
13003 if (ret)
13004 return ret;
13005
13006 return 0;
13007}
13008
0a9ab303 13009static int __intel_set_mode(struct drm_crtc *modeset_crtc,
0a9ab303 13010 struct intel_crtc_state *pipe_config)
a6778b3c 13011{
0a9ab303 13012 struct drm_device *dev = modeset_crtc->dev;
fbee40df 13013 struct drm_i915_private *dev_priv = dev->dev_private;
304603f4 13014 struct drm_atomic_state *state = pipe_config->base.state;
0a9ab303
ACO
13015 struct drm_crtc *crtc;
13016 struct drm_crtc_state *crtc_state;
c0c36b94 13017 int ret = 0;
0a9ab303 13018 int i;
a6778b3c 13019
054518dd
ACO
13020 ret = __intel_set_mode_checks(state);
13021 if (ret < 0)
13022 return ret;
13023
d4afb8cc
ACO
13024 ret = drm_atomic_helper_prepare_planes(dev, state);
13025 if (ret)
13026 return ret;
13027
0a9ab303
ACO
13028 for_each_crtc_in_state(state, crtc, crtc_state, i) {
13029 if (!needs_modeset(crtc_state))
13030 continue;
460da916 13031
0a9ab303
ACO
13032 if (!crtc_state->enable) {
13033 intel_crtc_disable(crtc);
13034 } else if (crtc->state->enable) {
13035 intel_crtc_disable_planes(crtc);
13036 dev_priv->display.crtc_disable(crtc);
ce22dba9 13037 }
ea9d758d 13038 }
a6778b3c 13039
6c4c86f5
DV
13040 /* crtc->mode is already used by the ->mode_set callbacks, hence we need
13041 * to set it here already despite that we pass it down the callchain.
7f27126e
JB
13042 *
13043 * Note we'll need to fix this up when we start tracking multiple
13044 * pipes; here we assume a single modeset_pipe and only track the
13045 * single crtc and mode.
f6e5b160 13046 */
0a9ab303 13047 if (pipe_config->base.enable && needs_modeset(&pipe_config->base)) {
8c7b5ccb 13048 modeset_crtc->mode = pipe_config->base.mode;
c326c0a9
VS
13049
13050 /*
13051 * Calculate and store various constants which
13052 * are later needed by vblank and swap-completion
13053 * timestamping. They are derived from true hwmode.
13054 */
0a9ab303 13055 drm_calc_timestamping_constants(modeset_crtc,
2d112de7 13056 &pipe_config->base.adjusted_mode);
b8cecdf5 13057 }
7758a113 13058
ea9d758d
DV
13059 /* Only after disabling all output pipelines that will be changed can we
13060 * update the the output configuration. */
0a9ab303 13061 intel_modeset_update_state(state);
f6e5b160 13062
a821fc46
ACO
13063 /* The state has been swaped above, so state actually contains the
13064 * old state now. */
13065
304603f4 13066 modeset_update_crtc_power_domains(state);
47fab737 13067
d4afb8cc 13068 drm_atomic_helper_commit_planes(dev, state);
a6778b3c
DV
13069
13070 /* Now enable the clocks, plane, pipe, and connectors that we set up. */
0a9ab303 13071 for_each_crtc_in_state(state, crtc, crtc_state, i) {
a821fc46 13072 if (!needs_modeset(crtc->state) || !crtc->state->enable)
0a9ab303
ACO
13073 continue;
13074
13075 update_scanline_offset(to_intel_crtc(crtc));
80715b2f 13076
0a9ab303
ACO
13077 dev_priv->display.crtc_enable(crtc);
13078 intel_crtc_enable_planes(crtc);
80715b2f 13079 }
a6778b3c 13080
a6778b3c 13081 /* FIXME: add subpixel order */
83a57153 13082
d4afb8cc
ACO
13083 drm_atomic_helper_cleanup_planes(dev, state);
13084
2bfb4627
ACO
13085 drm_atomic_state_free(state);
13086
9eb45f22 13087 return 0;
f6e5b160
CW
13088}
13089
0a9ab303 13090static int intel_set_mode_with_config(struct drm_crtc *crtc,
0a9ab303 13091 struct intel_crtc_state *pipe_config)
f30da187
DV
13092{
13093 int ret;
13094
8c7b5ccb 13095 ret = __intel_set_mode(crtc, pipe_config);
f30da187
DV
13096
13097 if (ret == 0)
13098 intel_modeset_check_state(crtc->dev);
13099
13100 return ret;
13101}
13102
7f27126e 13103static int intel_set_mode(struct drm_crtc *crtc,
83a57153 13104 struct drm_atomic_state *state)
7f27126e 13105{
5cec258b 13106 struct intel_crtc_state *pipe_config;
83a57153 13107 int ret = 0;
7f27126e 13108
8c7b5ccb 13109 pipe_config = intel_modeset_compute_config(crtc, state);
83a57153
ACO
13110 if (IS_ERR(pipe_config)) {
13111 ret = PTR_ERR(pipe_config);
13112 goto out;
13113 }
13114
8c7b5ccb 13115 ret = intel_set_mode_with_config(crtc, pipe_config);
83a57153
ACO
13116 if (ret)
13117 goto out;
7f27126e 13118
83a57153
ACO
13119out:
13120 return ret;
7f27126e
JB
13121}
13122
c0c36b94
CW
13123void intel_crtc_restore_mode(struct drm_crtc *crtc)
13124{
83a57153
ACO
13125 struct drm_device *dev = crtc->dev;
13126 struct drm_atomic_state *state;
4be07317 13127 struct intel_crtc *intel_crtc;
83a57153
ACO
13128 struct intel_encoder *encoder;
13129 struct intel_connector *connector;
13130 struct drm_connector_state *connector_state;
4be07317 13131 struct intel_crtc_state *crtc_state;
2bfb4627 13132 int ret;
83a57153
ACO
13133
13134 state = drm_atomic_state_alloc(dev);
13135 if (!state) {
13136 DRM_DEBUG_KMS("[CRTC:%d] mode restore failed, out of memory",
13137 crtc->base.id);
13138 return;
13139 }
13140
13141 state->acquire_ctx = dev->mode_config.acquire_ctx;
13142
13143 /* The force restore path in the HW readout code relies on the staged
13144 * config still keeping the user requested config while the actual
13145 * state has been overwritten by the configuration read from HW. We
13146 * need to copy the staged config to the atomic state, otherwise the
13147 * mode set will just reapply the state the HW is already in. */
13148 for_each_intel_encoder(dev, encoder) {
13149 if (&encoder->new_crtc->base != crtc)
13150 continue;
13151
13152 for_each_intel_connector(dev, connector) {
13153 if (connector->new_encoder != encoder)
13154 continue;
13155
13156 connector_state = drm_atomic_get_connector_state(state, &connector->base);
13157 if (IS_ERR(connector_state)) {
13158 DRM_DEBUG_KMS("Failed to add [CONNECTOR:%d:%s] to state: %ld\n",
13159 connector->base.base.id,
13160 connector->base.name,
13161 PTR_ERR(connector_state));
13162 continue;
13163 }
13164
13165 connector_state->crtc = crtc;
13166 connector_state->best_encoder = &encoder->base;
13167 }
13168 }
13169
4be07317
ACO
13170 for_each_intel_crtc(dev, intel_crtc) {
13171 if (intel_crtc->new_enabled == intel_crtc->base.enabled)
13172 continue;
13173
13174 crtc_state = intel_atomic_get_crtc_state(state, intel_crtc);
13175 if (IS_ERR(crtc_state)) {
13176 DRM_DEBUG_KMS("Failed to add [CRTC:%d] to state: %ld\n",
13177 intel_crtc->base.base.id,
13178 PTR_ERR(crtc_state));
13179 continue;
13180 }
13181
49d6fa21
ML
13182 crtc_state->base.active = crtc_state->base.enable =
13183 intel_crtc->new_enabled;
8c7b5ccb
ACO
13184
13185 if (&intel_crtc->base == crtc)
13186 drm_mode_copy(&crtc_state->base.mode, &crtc->mode);
4be07317
ACO
13187 }
13188
d3a40d1b
ACO
13189 intel_modeset_setup_plane_state(state, crtc, &crtc->mode,
13190 crtc->primary->fb, crtc->x, crtc->y);
13191
2bfb4627
ACO
13192 ret = intel_set_mode(crtc, state);
13193 if (ret)
13194 drm_atomic_state_free(state);
c0c36b94
CW
13195}
13196
25c5b266
DV
13197#undef for_each_intel_crtc_masked
13198
b7885264
ACO
13199static bool intel_connector_in_mode_set(struct intel_connector *connector,
13200 struct drm_mode_set *set)
13201{
13202 int ro;
13203
13204 for (ro = 0; ro < set->num_connectors; ro++)
13205 if (set->connectors[ro] == &connector->base)
13206 return true;
13207
13208 return false;
13209}
13210
2e431051 13211static int
9a935856
DV
13212intel_modeset_stage_output_state(struct drm_device *dev,
13213 struct drm_mode_set *set,
944b0c76 13214 struct drm_atomic_state *state)
50f56119 13215{
9a935856 13216 struct intel_connector *connector;
d5432a9d 13217 struct drm_connector *drm_connector;
944b0c76 13218 struct drm_connector_state *connector_state;
d5432a9d
ACO
13219 struct drm_crtc *crtc;
13220 struct drm_crtc_state *crtc_state;
13221 int i, ret;
50f56119 13222
9abdda74 13223 /* The upper layers ensure that we either disable a crtc or have a list
9a935856
DV
13224 * of connectors. For paranoia, double-check this. */
13225 WARN_ON(!set->fb && (set->num_connectors != 0));
13226 WARN_ON(set->fb && (set->num_connectors == 0));
13227
3a3371ff 13228 for_each_intel_connector(dev, connector) {
b7885264
ACO
13229 bool in_mode_set = intel_connector_in_mode_set(connector, set);
13230
d5432a9d
ACO
13231 if (!in_mode_set && connector->base.state->crtc != set->crtc)
13232 continue;
13233
13234 connector_state =
13235 drm_atomic_get_connector_state(state, &connector->base);
13236 if (IS_ERR(connector_state))
13237 return PTR_ERR(connector_state);
13238
b7885264
ACO
13239 if (in_mode_set) {
13240 int pipe = to_intel_crtc(set->crtc)->pipe;
d5432a9d
ACO
13241 connector_state->best_encoder =
13242 &intel_find_encoder(connector, pipe)->base;
50f56119
DV
13243 }
13244
d5432a9d 13245 if (connector->base.state->crtc != set->crtc)
b7885264
ACO
13246 continue;
13247
9a935856
DV
13248 /* If we disable the crtc, disable all its connectors. Also, if
13249 * the connector is on the changing crtc but not on the new
13250 * connector list, disable it. */
b7885264 13251 if (!set->fb || !in_mode_set) {
d5432a9d 13252 connector_state->best_encoder = NULL;
9a935856
DV
13253
13254 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [NOCRTC]\n",
13255 connector->base.base.id,
c23cc417 13256 connector->base.name);
9a935856 13257 }
50f56119 13258 }
9a935856 13259 /* connector->new_encoder is now updated for all connectors. */
50f56119 13260
d5432a9d
ACO
13261 for_each_connector_in_state(state, drm_connector, connector_state, i) {
13262 connector = to_intel_connector(drm_connector);
13263
13264 if (!connector_state->best_encoder) {
13265 ret = drm_atomic_set_crtc_for_connector(connector_state,
13266 NULL);
13267 if (ret)
13268 return ret;
7668851f 13269
50f56119 13270 continue;
d5432a9d 13271 }
50f56119 13272
d5432a9d
ACO
13273 if (intel_connector_in_mode_set(connector, set)) {
13274 struct drm_crtc *crtc = connector->base.state->crtc;
13275
13276 /* If this connector was in a previous crtc, add it
13277 * to the state. We might need to disable it. */
13278 if (crtc) {
13279 crtc_state =
13280 drm_atomic_get_crtc_state(state, crtc);
13281 if (IS_ERR(crtc_state))
13282 return PTR_ERR(crtc_state);
13283 }
13284
13285 ret = drm_atomic_set_crtc_for_connector(connector_state,
13286 set->crtc);
13287 if (ret)
13288 return ret;
13289 }
50f56119
DV
13290
13291 /* Make sure the new CRTC will work with the encoder */
d5432a9d
ACO
13292 if (!drm_encoder_crtc_ok(connector_state->best_encoder,
13293 connector_state->crtc)) {
5e2b584e 13294 return -EINVAL;
50f56119 13295 }
944b0c76 13296
9a935856
DV
13297 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [CRTC:%d]\n",
13298 connector->base.base.id,
c23cc417 13299 connector->base.name,
d5432a9d 13300 connector_state->crtc->base.id);
944b0c76 13301
d5432a9d
ACO
13302 if (connector_state->best_encoder != &connector->encoder->base)
13303 connector->encoder =
13304 to_intel_encoder(connector_state->best_encoder);
0e32b39c 13305 }
7668851f 13306
d5432a9d 13307 for_each_crtc_in_state(state, crtc, crtc_state, i) {
49d6fa21
ML
13308 bool has_connectors;
13309
d5432a9d
ACO
13310 ret = drm_atomic_add_affected_connectors(state, crtc);
13311 if (ret)
13312 return ret;
4be07317 13313
49d6fa21
ML
13314 has_connectors = !!drm_atomic_connectors_for_crtc(state, crtc);
13315 if (has_connectors != crtc_state->enable)
13316 crtc_state->enable =
13317 crtc_state->active = has_connectors;
7668851f
VS
13318 }
13319
8c7b5ccb
ACO
13320 ret = intel_modeset_setup_plane_state(state, set->crtc, set->mode,
13321 set->fb, set->x, set->y);
13322 if (ret)
13323 return ret;
13324
13325 crtc_state = drm_atomic_get_crtc_state(state, set->crtc);
13326 if (IS_ERR(crtc_state))
13327 return PTR_ERR(crtc_state);
13328
13329 if (set->mode)
13330 drm_mode_copy(&crtc_state->mode, set->mode);
13331
13332 if (set->num_connectors)
13333 crtc_state->active = true;
13334
2e431051
DV
13335 return 0;
13336}
13337
bb546623
ACO
13338static bool primary_plane_visible(struct drm_crtc *crtc)
13339{
13340 struct intel_plane_state *plane_state =
13341 to_intel_plane_state(crtc->primary->state);
13342
13343 return plane_state->visible;
13344}
13345
2e431051
DV
13346static int intel_crtc_set_config(struct drm_mode_set *set)
13347{
13348 struct drm_device *dev;
83a57153 13349 struct drm_atomic_state *state = NULL;
5cec258b 13350 struct intel_crtc_state *pipe_config;
bb546623 13351 bool primary_plane_was_visible;
2e431051 13352 int ret;
2e431051 13353
8d3e375e
DV
13354 BUG_ON(!set);
13355 BUG_ON(!set->crtc);
13356 BUG_ON(!set->crtc->helper_private);
2e431051 13357
7e53f3a4
DV
13358 /* Enforce sane interface api - has been abused by the fb helper. */
13359 BUG_ON(!set->mode && set->fb);
13360 BUG_ON(set->fb && set->num_connectors == 0);
431e50f7 13361
2e431051
DV
13362 if (set->fb) {
13363 DRM_DEBUG_KMS("[CRTC:%d] [FB:%d] #connectors=%d (x y) (%i %i)\n",
13364 set->crtc->base.id, set->fb->base.id,
13365 (int)set->num_connectors, set->x, set->y);
13366 } else {
13367 DRM_DEBUG_KMS("[CRTC:%d] [NOFB]\n", set->crtc->base.id);
2e431051
DV
13368 }
13369
13370 dev = set->crtc->dev;
13371
83a57153 13372 state = drm_atomic_state_alloc(dev);
7cbf41d6
ACO
13373 if (!state)
13374 return -ENOMEM;
83a57153
ACO
13375
13376 state->acquire_ctx = dev->mode_config.acquire_ctx;
13377
462a425a 13378 ret = intel_modeset_stage_output_state(dev, set, state);
2e431051 13379 if (ret)
7cbf41d6 13380 goto out;
2e431051 13381
8c7b5ccb 13382 pipe_config = intel_modeset_compute_config(set->crtc, state);
20664591 13383 if (IS_ERR(pipe_config)) {
6ac0483b 13384 ret = PTR_ERR(pipe_config);
7cbf41d6 13385 goto out;
20664591 13386 }
50f52756 13387
1f9954d0
JB
13388 intel_update_pipe_size(to_intel_crtc(set->crtc));
13389
bb546623
ACO
13390 primary_plane_was_visible = primary_plane_visible(set->crtc);
13391
8c7b5ccb 13392 ret = intel_set_mode_with_config(set->crtc, pipe_config);
bb546623
ACO
13393
13394 if (ret == 0 &&
13395 pipe_config->base.enable &&
13396 pipe_config->base.planes_changed &&
13397 !needs_modeset(&pipe_config->base)) {
3b150f08 13398 struct intel_crtc *intel_crtc = to_intel_crtc(set->crtc);
3b150f08
MR
13399
13400 /*
13401 * We need to make sure the primary plane is re-enabled if it
13402 * has previously been turned off.
13403 */
bb546623
ACO
13404 if (ret == 0 && !primary_plane_was_visible &&
13405 primary_plane_visible(set->crtc)) {
3b150f08 13406 WARN_ON(!intel_crtc->active);
87d4300a 13407 intel_post_enable_primary(set->crtc);
3b150f08
MR
13408 }
13409
7ca51a3a
JB
13410 /*
13411 * In the fastboot case this may be our only check of the
13412 * state after boot. It would be better to only do it on
13413 * the first update, but we don't have a nice way of doing that
13414 * (and really, set_config isn't used much for high freq page
13415 * flipping, so increasing its cost here shouldn't be a big
13416 * deal).
13417 */
d330a953 13418 if (i915.fastboot && ret == 0)
7ca51a3a 13419 intel_modeset_check_state(set->crtc->dev);
50f56119
DV
13420 }
13421
2d05eae1 13422 if (ret) {
bf67dfeb
DV
13423 DRM_DEBUG_KMS("failed to set mode on [CRTC:%d], err = %d\n",
13424 set->crtc->base.id, ret);
2d05eae1 13425 }
50f56119 13426
7cbf41d6 13427out:
2bfb4627
ACO
13428 if (ret)
13429 drm_atomic_state_free(state);
50f56119
DV
13430 return ret;
13431}
f6e5b160
CW
13432
13433static const struct drm_crtc_funcs intel_crtc_funcs = {
f6e5b160 13434 .gamma_set = intel_crtc_gamma_set,
50f56119 13435 .set_config = intel_crtc_set_config,
f6e5b160
CW
13436 .destroy = intel_crtc_destroy,
13437 .page_flip = intel_crtc_page_flip,
1356837e
MR
13438 .atomic_duplicate_state = intel_crtc_duplicate_state,
13439 .atomic_destroy_state = intel_crtc_destroy_state,
f6e5b160
CW
13440};
13441
5358901f
DV
13442static bool ibx_pch_dpll_get_hw_state(struct drm_i915_private *dev_priv,
13443 struct intel_shared_dpll *pll,
13444 struct intel_dpll_hw_state *hw_state)
ee7b9f93 13445{
5358901f 13446 uint32_t val;
ee7b9f93 13447
f458ebbc 13448 if (!intel_display_power_is_enabled(dev_priv, POWER_DOMAIN_PLLS))
bd2bb1b9
PZ
13449 return false;
13450
5358901f 13451 val = I915_READ(PCH_DPLL(pll->id));
66e985c0
DV
13452 hw_state->dpll = val;
13453 hw_state->fp0 = I915_READ(PCH_FP0(pll->id));
13454 hw_state->fp1 = I915_READ(PCH_FP1(pll->id));
5358901f
DV
13455
13456 return val & DPLL_VCO_ENABLE;
13457}
13458
15bdd4cf
DV
13459static void ibx_pch_dpll_mode_set(struct drm_i915_private *dev_priv,
13460 struct intel_shared_dpll *pll)
13461{
3e369b76
ACO
13462 I915_WRITE(PCH_FP0(pll->id), pll->config.hw_state.fp0);
13463 I915_WRITE(PCH_FP1(pll->id), pll->config.hw_state.fp1);
15bdd4cf
DV
13464}
13465
e7b903d2
DV
13466static void ibx_pch_dpll_enable(struct drm_i915_private *dev_priv,
13467 struct intel_shared_dpll *pll)
13468{
e7b903d2 13469 /* PCH refclock must be enabled first */
89eff4be 13470 ibx_assert_pch_refclk_enabled(dev_priv);
e7b903d2 13471
3e369b76 13472 I915_WRITE(PCH_DPLL(pll->id), pll->config.hw_state.dpll);
15bdd4cf
DV
13473
13474 /* Wait for the clocks to stabilize. */
13475 POSTING_READ(PCH_DPLL(pll->id));
13476 udelay(150);
13477
13478 /* The pixel multiplier can only be updated once the
13479 * DPLL is enabled and the clocks are stable.
13480 *
13481 * So write it again.
13482 */
3e369b76 13483 I915_WRITE(PCH_DPLL(pll->id), pll->config.hw_state.dpll);
15bdd4cf 13484 POSTING_READ(PCH_DPLL(pll->id));
e7b903d2
DV
13485 udelay(200);
13486}
13487
13488static void ibx_pch_dpll_disable(struct drm_i915_private *dev_priv,
13489 struct intel_shared_dpll *pll)
13490{
13491 struct drm_device *dev = dev_priv->dev;
13492 struct intel_crtc *crtc;
e7b903d2
DV
13493
13494 /* Make sure no transcoder isn't still depending on us. */
d3fcc808 13495 for_each_intel_crtc(dev, crtc) {
e7b903d2
DV
13496 if (intel_crtc_to_shared_dpll(crtc) == pll)
13497 assert_pch_transcoder_disabled(dev_priv, crtc->pipe);
ee7b9f93
JB
13498 }
13499
15bdd4cf
DV
13500 I915_WRITE(PCH_DPLL(pll->id), 0);
13501 POSTING_READ(PCH_DPLL(pll->id));
e7b903d2
DV
13502 udelay(200);
13503}
13504
46edb027
DV
13505static char *ibx_pch_dpll_names[] = {
13506 "PCH DPLL A",
13507 "PCH DPLL B",
13508};
13509
7c74ade1 13510static void ibx_pch_dpll_init(struct drm_device *dev)
ee7b9f93 13511{
e7b903d2 13512 struct drm_i915_private *dev_priv = dev->dev_private;
ee7b9f93
JB
13513 int i;
13514
7c74ade1 13515 dev_priv->num_shared_dpll = 2;
ee7b9f93 13516
e72f9fbf 13517 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
46edb027
DV
13518 dev_priv->shared_dplls[i].id = i;
13519 dev_priv->shared_dplls[i].name = ibx_pch_dpll_names[i];
15bdd4cf 13520 dev_priv->shared_dplls[i].mode_set = ibx_pch_dpll_mode_set;
e7b903d2
DV
13521 dev_priv->shared_dplls[i].enable = ibx_pch_dpll_enable;
13522 dev_priv->shared_dplls[i].disable = ibx_pch_dpll_disable;
5358901f
DV
13523 dev_priv->shared_dplls[i].get_hw_state =
13524 ibx_pch_dpll_get_hw_state;
ee7b9f93
JB
13525 }
13526}
13527
7c74ade1
DV
13528static void intel_shared_dpll_init(struct drm_device *dev)
13529{
e7b903d2 13530 struct drm_i915_private *dev_priv = dev->dev_private;
7c74ade1 13531
b6283055
VS
13532 intel_update_cdclk(dev);
13533
9cd86933
DV
13534 if (HAS_DDI(dev))
13535 intel_ddi_pll_init(dev);
13536 else if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
7c74ade1
DV
13537 ibx_pch_dpll_init(dev);
13538 else
13539 dev_priv->num_shared_dpll = 0;
13540
13541 BUG_ON(dev_priv->num_shared_dpll > I915_NUM_PLLS);
7c74ade1
DV
13542}
13543
1fc0a8f7
TU
13544/**
13545 * intel_wm_need_update - Check whether watermarks need updating
13546 * @plane: drm plane
13547 * @state: new plane state
13548 *
13549 * Check current plane state versus the new one to determine whether
13550 * watermarks need to be recalculated.
13551 *
13552 * Returns true or false.
13553 */
13554bool intel_wm_need_update(struct drm_plane *plane,
13555 struct drm_plane_state *state)
13556{
13557 /* Update watermarks on tiling changes. */
13558 if (!plane->state->fb || !state->fb ||
13559 plane->state->fb->modifier[0] != state->fb->modifier[0] ||
13560 plane->state->rotation != state->rotation)
13561 return true;
13562
13563 return false;
13564}
13565
6beb8c23
MR
13566/**
13567 * intel_prepare_plane_fb - Prepare fb for usage on plane
13568 * @plane: drm plane to prepare for
13569 * @fb: framebuffer to prepare for presentation
13570 *
13571 * Prepares a framebuffer for usage on a display plane. Generally this
13572 * involves pinning the underlying object and updating the frontbuffer tracking
13573 * bits. Some older platforms need special physical address handling for
13574 * cursor planes.
13575 *
13576 * Returns 0 on success, negative error code on failure.
13577 */
13578int
13579intel_prepare_plane_fb(struct drm_plane *plane,
d136dfee
TU
13580 struct drm_framebuffer *fb,
13581 const struct drm_plane_state *new_state)
465c120c
MR
13582{
13583 struct drm_device *dev = plane->dev;
6beb8c23
MR
13584 struct intel_plane *intel_plane = to_intel_plane(plane);
13585 enum pipe pipe = intel_plane->pipe;
13586 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
13587 struct drm_i915_gem_object *old_obj = intel_fb_obj(plane->fb);
13588 unsigned frontbuffer_bits = 0;
13589 int ret = 0;
465c120c 13590
ea2c67bb 13591 if (!obj)
465c120c
MR
13592 return 0;
13593
6beb8c23
MR
13594 switch (plane->type) {
13595 case DRM_PLANE_TYPE_PRIMARY:
13596 frontbuffer_bits = INTEL_FRONTBUFFER_PRIMARY(pipe);
13597 break;
13598 case DRM_PLANE_TYPE_CURSOR:
13599 frontbuffer_bits = INTEL_FRONTBUFFER_CURSOR(pipe);
13600 break;
13601 case DRM_PLANE_TYPE_OVERLAY:
13602 frontbuffer_bits = INTEL_FRONTBUFFER_SPRITE(pipe);
13603 break;
13604 }
465c120c 13605
6beb8c23 13606 mutex_lock(&dev->struct_mutex);
465c120c 13607
6beb8c23
MR
13608 if (plane->type == DRM_PLANE_TYPE_CURSOR &&
13609 INTEL_INFO(dev)->cursor_needs_physical) {
13610 int align = IS_I830(dev) ? 16 * 1024 : 256;
13611 ret = i915_gem_object_attach_phys(obj, align);
13612 if (ret)
13613 DRM_DEBUG_KMS("failed to attach phys object\n");
13614 } else {
82bc3b2d 13615 ret = intel_pin_and_fence_fb_obj(plane, fb, new_state, NULL);
6beb8c23 13616 }
465c120c 13617
6beb8c23
MR
13618 if (ret == 0)
13619 i915_gem_track_fb(old_obj, obj, frontbuffer_bits);
fdd508a6 13620
4c34574f 13621 mutex_unlock(&dev->struct_mutex);
465c120c 13622
6beb8c23
MR
13623 return ret;
13624}
13625
38f3ce3a
MR
13626/**
13627 * intel_cleanup_plane_fb - Cleans up an fb after plane use
13628 * @plane: drm plane to clean up for
13629 * @fb: old framebuffer that was on plane
13630 *
13631 * Cleans up a framebuffer that has just been removed from a plane.
13632 */
13633void
13634intel_cleanup_plane_fb(struct drm_plane *plane,
d136dfee
TU
13635 struct drm_framebuffer *fb,
13636 const struct drm_plane_state *old_state)
38f3ce3a
MR
13637{
13638 struct drm_device *dev = plane->dev;
13639 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
13640
13641 if (WARN_ON(!obj))
13642 return;
13643
13644 if (plane->type != DRM_PLANE_TYPE_CURSOR ||
13645 !INTEL_INFO(dev)->cursor_needs_physical) {
13646 mutex_lock(&dev->struct_mutex);
82bc3b2d 13647 intel_unpin_fb_obj(fb, old_state);
38f3ce3a
MR
13648 mutex_unlock(&dev->struct_mutex);
13649 }
465c120c
MR
13650}
13651
6156a456
CK
13652int
13653skl_max_scale(struct intel_crtc *intel_crtc, struct intel_crtc_state *crtc_state)
13654{
13655 int max_scale;
13656 struct drm_device *dev;
13657 struct drm_i915_private *dev_priv;
13658 int crtc_clock, cdclk;
13659
13660 if (!intel_crtc || !crtc_state)
13661 return DRM_PLANE_HELPER_NO_SCALING;
13662
13663 dev = intel_crtc->base.dev;
13664 dev_priv = dev->dev_private;
13665 crtc_clock = crtc_state->base.adjusted_mode.crtc_clock;
13666 cdclk = dev_priv->display.get_display_clock_speed(dev);
13667
13668 if (!crtc_clock || !cdclk)
13669 return DRM_PLANE_HELPER_NO_SCALING;
13670
13671 /*
13672 * skl max scale is lower of:
13673 * close to 3 but not 3, -1 is for that purpose
13674 * or
13675 * cdclk/crtc_clock
13676 */
13677 max_scale = min((1 << 16) * 3 - 1, (1 << 8) * ((cdclk << 8) / crtc_clock));
13678
13679 return max_scale;
13680}
13681
465c120c 13682static int
3c692a41
GP
13683intel_check_primary_plane(struct drm_plane *plane,
13684 struct intel_plane_state *state)
13685{
32b7eeec
MR
13686 struct drm_device *dev = plane->dev;
13687 struct drm_i915_private *dev_priv = dev->dev_private;
2b875c22 13688 struct drm_crtc *crtc = state->base.crtc;
ea2c67bb 13689 struct intel_crtc *intel_crtc;
6156a456 13690 struct intel_crtc_state *crtc_state;
2b875c22 13691 struct drm_framebuffer *fb = state->base.fb;
3c692a41
GP
13692 struct drm_rect *dest = &state->dst;
13693 struct drm_rect *src = &state->src;
13694 const struct drm_rect *clip = &state->clip;
d8106366 13695 bool can_position = false;
6156a456
CK
13696 int max_scale = DRM_PLANE_HELPER_NO_SCALING;
13697 int min_scale = DRM_PLANE_HELPER_NO_SCALING;
465c120c
MR
13698 int ret;
13699
ea2c67bb
MR
13700 crtc = crtc ? crtc : plane->crtc;
13701 intel_crtc = to_intel_crtc(crtc);
6156a456
CK
13702 crtc_state = state->base.state ?
13703 intel_atomic_get_crtc_state(state->base.state, intel_crtc) : NULL;
ea2c67bb 13704
6156a456 13705 if (INTEL_INFO(dev)->gen >= 9) {
225c228a
CK
13706 /* use scaler when colorkey is not required */
13707 if (to_intel_plane(plane)->ckey.flags == I915_SET_COLORKEY_NONE) {
13708 min_scale = 1;
13709 max_scale = skl_max_scale(intel_crtc, crtc_state);
13710 }
d8106366 13711 can_position = true;
6156a456 13712 }
d8106366 13713
c59cb179
MR
13714 ret = drm_plane_helper_check_update(plane, crtc, fb,
13715 src, dest, clip,
6156a456
CK
13716 min_scale,
13717 max_scale,
d8106366
SJ
13718 can_position, true,
13719 &state->visible);
c59cb179
MR
13720 if (ret)
13721 return ret;
465c120c 13722
32b7eeec 13723 if (intel_crtc->active) {
b70709a6
ML
13724 struct intel_plane_state *old_state =
13725 to_intel_plane_state(plane->state);
13726
32b7eeec
MR
13727 intel_crtc->atomic.wait_for_flips = true;
13728
13729 /*
13730 * FBC does not work on some platforms for rotated
13731 * planes, so disable it when rotation is not 0 and
13732 * update it when rotation is set back to 0.
13733 *
13734 * FIXME: This is redundant with the fbc update done in
13735 * the primary plane enable function except that that
13736 * one is done too late. We eventually need to unify
13737 * this.
13738 */
b70709a6 13739 if (state->visible &&
32b7eeec 13740 INTEL_INFO(dev)->gen <= 4 && !IS_G4X(dev) &&
e35fef21 13741 dev_priv->fbc.crtc == intel_crtc &&
8e7d688b 13742 state->base.rotation != BIT(DRM_ROTATE_0)) {
32b7eeec
MR
13743 intel_crtc->atomic.disable_fbc = true;
13744 }
13745
b70709a6 13746 if (state->visible && !old_state->visible) {
32b7eeec
MR
13747 /*
13748 * BDW signals flip done immediately if the plane
13749 * is disabled, even if the plane enable is already
13750 * armed to occur at the next vblank :(
13751 */
b70709a6 13752 if (IS_BROADWELL(dev))
32b7eeec
MR
13753 intel_crtc->atomic.wait_vblank = true;
13754 }
13755
13756 intel_crtc->atomic.fb_bits |=
13757 INTEL_FRONTBUFFER_PRIMARY(intel_crtc->pipe);
13758
13759 intel_crtc->atomic.update_fbc = true;
0fda6568 13760
1fc0a8f7 13761 if (intel_wm_need_update(plane, &state->base))
0fda6568 13762 intel_crtc->atomic.update_wm = true;
ccc759dc
GP
13763 }
13764
6156a456
CK
13765 if (INTEL_INFO(dev)->gen >= 9) {
13766 ret = skl_update_scaler_users(intel_crtc, crtc_state,
13767 to_intel_plane(plane), state, 0);
13768 if (ret)
13769 return ret;
13770 }
13771
14af293f
GP
13772 return 0;
13773}
13774
13775static void
13776intel_commit_primary_plane(struct drm_plane *plane,
13777 struct intel_plane_state *state)
13778{
2b875c22
MR
13779 struct drm_crtc *crtc = state->base.crtc;
13780 struct drm_framebuffer *fb = state->base.fb;
13781 struct drm_device *dev = plane->dev;
14af293f 13782 struct drm_i915_private *dev_priv = dev->dev_private;
ea2c67bb 13783 struct intel_crtc *intel_crtc;
14af293f
GP
13784 struct drm_rect *src = &state->src;
13785
ea2c67bb
MR
13786 crtc = crtc ? crtc : plane->crtc;
13787 intel_crtc = to_intel_crtc(crtc);
cf4c7c12
MR
13788
13789 plane->fb = fb;
9dc806fc
MR
13790 crtc->x = src->x1 >> 16;
13791 crtc->y = src->y1 >> 16;
ccc759dc 13792
ccc759dc 13793 if (intel_crtc->active) {
27321ae8 13794 if (state->visible)
ccc759dc
GP
13795 /* FIXME: kill this fastboot hack */
13796 intel_update_pipe_size(intel_crtc);
465c120c 13797
27321ae8
ML
13798 dev_priv->display.update_primary_plane(crtc, plane->fb,
13799 crtc->x, crtc->y);
ccc759dc 13800 }
465c120c
MR
13801}
13802
a8ad0d8e
ML
13803static void
13804intel_disable_primary_plane(struct drm_plane *plane,
13805 struct drm_crtc *crtc,
13806 bool force)
13807{
13808 struct drm_device *dev = plane->dev;
13809 struct drm_i915_private *dev_priv = dev->dev_private;
13810
a8ad0d8e
ML
13811 dev_priv->display.update_primary_plane(crtc, NULL, 0, 0);
13812}
13813
32b7eeec 13814static void intel_begin_crtc_commit(struct drm_crtc *crtc)
3c692a41 13815{
32b7eeec 13816 struct drm_device *dev = crtc->dev;
140fd38d 13817 struct drm_i915_private *dev_priv = dev->dev_private;
3c692a41 13818 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
ea2c67bb
MR
13819 struct intel_plane *intel_plane;
13820 struct drm_plane *p;
13821 unsigned fb_bits = 0;
13822
13823 /* Track fb's for any planes being disabled */
13824 list_for_each_entry(p, &dev->mode_config.plane_list, head) {
13825 intel_plane = to_intel_plane(p);
13826
13827 if (intel_crtc->atomic.disabled_planes &
13828 (1 << drm_plane_index(p))) {
13829 switch (p->type) {
13830 case DRM_PLANE_TYPE_PRIMARY:
13831 fb_bits = INTEL_FRONTBUFFER_PRIMARY(intel_plane->pipe);
13832 break;
13833 case DRM_PLANE_TYPE_CURSOR:
13834 fb_bits = INTEL_FRONTBUFFER_CURSOR(intel_plane->pipe);
13835 break;
13836 case DRM_PLANE_TYPE_OVERLAY:
13837 fb_bits = INTEL_FRONTBUFFER_SPRITE(intel_plane->pipe);
13838 break;
13839 }
3c692a41 13840
ea2c67bb
MR
13841 mutex_lock(&dev->struct_mutex);
13842 i915_gem_track_fb(intel_fb_obj(p->fb), NULL, fb_bits);
13843 mutex_unlock(&dev->struct_mutex);
13844 }
13845 }
3c692a41 13846
32b7eeec
MR
13847 if (intel_crtc->atomic.wait_for_flips)
13848 intel_crtc_wait_for_pending_flips(crtc);
3c692a41 13849
32b7eeec
MR
13850 if (intel_crtc->atomic.disable_fbc)
13851 intel_fbc_disable(dev);
3c692a41 13852
32b7eeec
MR
13853 if (intel_crtc->atomic.pre_disable_primary)
13854 intel_pre_disable_primary(crtc);
3c692a41 13855
32b7eeec
MR
13856 if (intel_crtc->atomic.update_wm)
13857 intel_update_watermarks(crtc);
3c692a41 13858
32b7eeec 13859 intel_runtime_pm_get(dev_priv);
3c692a41 13860
c34c9ee4
MR
13861 /* Perform vblank evasion around commit operation */
13862 if (intel_crtc->active)
13863 intel_crtc->atomic.evade =
13864 intel_pipe_update_start(intel_crtc,
13865 &intel_crtc->atomic.start_vbl_count);
32b7eeec
MR
13866}
13867
13868static void intel_finish_crtc_commit(struct drm_crtc *crtc)
13869{
13870 struct drm_device *dev = crtc->dev;
13871 struct drm_i915_private *dev_priv = dev->dev_private;
13872 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
13873 struct drm_plane *p;
13874
c34c9ee4
MR
13875 if (intel_crtc->atomic.evade)
13876 intel_pipe_update_end(intel_crtc,
13877 intel_crtc->atomic.start_vbl_count);
3c692a41 13878
140fd38d 13879 intel_runtime_pm_put(dev_priv);
3c692a41 13880
32b7eeec
MR
13881 if (intel_crtc->atomic.wait_vblank)
13882 intel_wait_for_vblank(dev, intel_crtc->pipe);
13883
13884 intel_frontbuffer_flip(dev, intel_crtc->atomic.fb_bits);
13885
13886 if (intel_crtc->atomic.update_fbc) {
ccc759dc 13887 mutex_lock(&dev->struct_mutex);
7ff0ebcc 13888 intel_fbc_update(dev);
ccc759dc 13889 mutex_unlock(&dev->struct_mutex);
38f3ce3a 13890 }
3c692a41 13891
32b7eeec
MR
13892 if (intel_crtc->atomic.post_enable_primary)
13893 intel_post_enable_primary(crtc);
3c692a41 13894
32b7eeec
MR
13895 drm_for_each_legacy_plane(p, &dev->mode_config.plane_list)
13896 if (intel_crtc->atomic.update_sprite_watermarks & drm_plane_index(p))
13897 intel_update_sprite_watermarks(p, crtc, 0, 0, 0,
13898 false, false);
13899
13900 memset(&intel_crtc->atomic, 0, sizeof(intel_crtc->atomic));
3c692a41
GP
13901}
13902
cf4c7c12 13903/**
4a3b8769
MR
13904 * intel_plane_destroy - destroy a plane
13905 * @plane: plane to destroy
cf4c7c12 13906 *
4a3b8769
MR
13907 * Common destruction function for all types of planes (primary, cursor,
13908 * sprite).
cf4c7c12 13909 */
4a3b8769 13910void intel_plane_destroy(struct drm_plane *plane)
465c120c
MR
13911{
13912 struct intel_plane *intel_plane = to_intel_plane(plane);
13913 drm_plane_cleanup(plane);
13914 kfree(intel_plane);
13915}
13916
65a3fea0 13917const struct drm_plane_funcs intel_plane_funcs = {
70a101f8
MR
13918 .update_plane = drm_atomic_helper_update_plane,
13919 .disable_plane = drm_atomic_helper_disable_plane,
3d7d6510 13920 .destroy = intel_plane_destroy,
c196e1d6 13921 .set_property = drm_atomic_helper_plane_set_property,
a98b3431
MR
13922 .atomic_get_property = intel_plane_atomic_get_property,
13923 .atomic_set_property = intel_plane_atomic_set_property,
ea2c67bb
MR
13924 .atomic_duplicate_state = intel_plane_duplicate_state,
13925 .atomic_destroy_state = intel_plane_destroy_state,
13926
465c120c
MR
13927};
13928
13929static struct drm_plane *intel_primary_plane_create(struct drm_device *dev,
13930 int pipe)
13931{
13932 struct intel_plane *primary;
8e7d688b 13933 struct intel_plane_state *state;
465c120c
MR
13934 const uint32_t *intel_primary_formats;
13935 int num_formats;
13936
13937 primary = kzalloc(sizeof(*primary), GFP_KERNEL);
13938 if (primary == NULL)
13939 return NULL;
13940
8e7d688b
MR
13941 state = intel_create_plane_state(&primary->base);
13942 if (!state) {
ea2c67bb
MR
13943 kfree(primary);
13944 return NULL;
13945 }
8e7d688b 13946 primary->base.state = &state->base;
ea2c67bb 13947
465c120c
MR
13948 primary->can_scale = false;
13949 primary->max_downscale = 1;
6156a456
CK
13950 if (INTEL_INFO(dev)->gen >= 9) {
13951 primary->can_scale = true;
af99ceda 13952 state->scaler_id = -1;
6156a456 13953 }
465c120c
MR
13954 primary->pipe = pipe;
13955 primary->plane = pipe;
c59cb179
MR
13956 primary->check_plane = intel_check_primary_plane;
13957 primary->commit_plane = intel_commit_primary_plane;
a8ad0d8e 13958 primary->disable_plane = intel_disable_primary_plane;
08e221fb 13959 primary->ckey.flags = I915_SET_COLORKEY_NONE;
465c120c
MR
13960 if (HAS_FBC(dev) && INTEL_INFO(dev)->gen < 4)
13961 primary->plane = !pipe;
13962
6c0fd451
DL
13963 if (INTEL_INFO(dev)->gen >= 9) {
13964 intel_primary_formats = skl_primary_formats;
13965 num_formats = ARRAY_SIZE(skl_primary_formats);
13966 } else if (INTEL_INFO(dev)->gen >= 4) {
568db4f2
DL
13967 intel_primary_formats = i965_primary_formats;
13968 num_formats = ARRAY_SIZE(i965_primary_formats);
6c0fd451
DL
13969 } else {
13970 intel_primary_formats = i8xx_primary_formats;
13971 num_formats = ARRAY_SIZE(i8xx_primary_formats);
465c120c
MR
13972 }
13973
13974 drm_universal_plane_init(dev, &primary->base, 0,
65a3fea0 13975 &intel_plane_funcs,
465c120c
MR
13976 intel_primary_formats, num_formats,
13977 DRM_PLANE_TYPE_PRIMARY);
48404c1e 13978
3b7a5119
SJ
13979 if (INTEL_INFO(dev)->gen >= 4)
13980 intel_create_rotation_property(dev, primary);
48404c1e 13981
ea2c67bb
MR
13982 drm_plane_helper_add(&primary->base, &intel_plane_helper_funcs);
13983
465c120c
MR
13984 return &primary->base;
13985}
13986
3b7a5119
SJ
13987void intel_create_rotation_property(struct drm_device *dev, struct intel_plane *plane)
13988{
13989 if (!dev->mode_config.rotation_property) {
13990 unsigned long flags = BIT(DRM_ROTATE_0) |
13991 BIT(DRM_ROTATE_180);
13992
13993 if (INTEL_INFO(dev)->gen >= 9)
13994 flags |= BIT(DRM_ROTATE_90) | BIT(DRM_ROTATE_270);
13995
13996 dev->mode_config.rotation_property =
13997 drm_mode_create_rotation_property(dev, flags);
13998 }
13999 if (dev->mode_config.rotation_property)
14000 drm_object_attach_property(&plane->base.base,
14001 dev->mode_config.rotation_property,
14002 plane->base.state->rotation);
14003}
14004
3d7d6510 14005static int
852e787c
GP
14006intel_check_cursor_plane(struct drm_plane *plane,
14007 struct intel_plane_state *state)
3d7d6510 14008{
2b875c22 14009 struct drm_crtc *crtc = state->base.crtc;
ea2c67bb 14010 struct drm_device *dev = plane->dev;
2b875c22 14011 struct drm_framebuffer *fb = state->base.fb;
852e787c
GP
14012 struct drm_rect *dest = &state->dst;
14013 struct drm_rect *src = &state->src;
14014 const struct drm_rect *clip = &state->clip;
757f9a3e 14015 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
ea2c67bb 14016 struct intel_crtc *intel_crtc;
757f9a3e
GP
14017 unsigned stride;
14018 int ret;
3d7d6510 14019
ea2c67bb
MR
14020 crtc = crtc ? crtc : plane->crtc;
14021 intel_crtc = to_intel_crtc(crtc);
14022
757f9a3e 14023 ret = drm_plane_helper_check_update(plane, crtc, fb,
852e787c 14024 src, dest, clip,
3d7d6510
MR
14025 DRM_PLANE_HELPER_NO_SCALING,
14026 DRM_PLANE_HELPER_NO_SCALING,
852e787c 14027 true, true, &state->visible);
757f9a3e
GP
14028 if (ret)
14029 return ret;
14030
14031
14032 /* if we want to turn off the cursor ignore width and height */
14033 if (!obj)
32b7eeec 14034 goto finish;
757f9a3e 14035
757f9a3e 14036 /* Check for which cursor types we support */
ea2c67bb
MR
14037 if (!cursor_size_ok(dev, state->base.crtc_w, state->base.crtc_h)) {
14038 DRM_DEBUG("Cursor dimension %dx%d not supported\n",
14039 state->base.crtc_w, state->base.crtc_h);
757f9a3e
GP
14040 return -EINVAL;
14041 }
14042
ea2c67bb
MR
14043 stride = roundup_pow_of_two(state->base.crtc_w) * 4;
14044 if (obj->base.size < stride * state->base.crtc_h) {
757f9a3e
GP
14045 DRM_DEBUG_KMS("buffer is too small\n");
14046 return -ENOMEM;
14047 }
14048
3a656b54 14049 if (fb->modifier[0] != DRM_FORMAT_MOD_NONE) {
757f9a3e
GP
14050 DRM_DEBUG_KMS("cursor cannot be tiled\n");
14051 ret = -EINVAL;
14052 }
757f9a3e 14053
32b7eeec
MR
14054finish:
14055 if (intel_crtc->active) {
3749f463 14056 if (plane->state->crtc_w != state->base.crtc_w)
32b7eeec
MR
14057 intel_crtc->atomic.update_wm = true;
14058
14059 intel_crtc->atomic.fb_bits |=
14060 INTEL_FRONTBUFFER_CURSOR(intel_crtc->pipe);
14061 }
14062
757f9a3e 14063 return ret;
852e787c 14064}
3d7d6510 14065
a8ad0d8e
ML
14066static void
14067intel_disable_cursor_plane(struct drm_plane *plane,
14068 struct drm_crtc *crtc,
14069 bool force)
14070{
14071 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
14072
14073 if (!force) {
14074 plane->fb = NULL;
14075 intel_crtc->cursor_bo = NULL;
14076 intel_crtc->cursor_addr = 0;
14077 }
14078
14079 intel_crtc_update_cursor(crtc, false);
14080}
14081
f4a2cf29 14082static void
852e787c
GP
14083intel_commit_cursor_plane(struct drm_plane *plane,
14084 struct intel_plane_state *state)
14085{
2b875c22 14086 struct drm_crtc *crtc = state->base.crtc;
ea2c67bb
MR
14087 struct drm_device *dev = plane->dev;
14088 struct intel_crtc *intel_crtc;
2b875c22 14089 struct drm_i915_gem_object *obj = intel_fb_obj(state->base.fb);
a912f12f 14090 uint32_t addr;
852e787c 14091
ea2c67bb
MR
14092 crtc = crtc ? crtc : plane->crtc;
14093 intel_crtc = to_intel_crtc(crtc);
14094
2b875c22 14095 plane->fb = state->base.fb;
ea2c67bb
MR
14096 crtc->cursor_x = state->base.crtc_x;
14097 crtc->cursor_y = state->base.crtc_y;
14098
a912f12f
GP
14099 if (intel_crtc->cursor_bo == obj)
14100 goto update;
4ed91096 14101
f4a2cf29 14102 if (!obj)
a912f12f 14103 addr = 0;
f4a2cf29 14104 else if (!INTEL_INFO(dev)->cursor_needs_physical)
a912f12f 14105 addr = i915_gem_obj_ggtt_offset(obj);
f4a2cf29 14106 else
a912f12f 14107 addr = obj->phys_handle->busaddr;
852e787c 14108
a912f12f
GP
14109 intel_crtc->cursor_addr = addr;
14110 intel_crtc->cursor_bo = obj;
14111update:
852e787c 14112
32b7eeec 14113 if (intel_crtc->active)
a912f12f 14114 intel_crtc_update_cursor(crtc, state->visible);
852e787c
GP
14115}
14116
3d7d6510
MR
14117static struct drm_plane *intel_cursor_plane_create(struct drm_device *dev,
14118 int pipe)
14119{
14120 struct intel_plane *cursor;
8e7d688b 14121 struct intel_plane_state *state;
3d7d6510
MR
14122
14123 cursor = kzalloc(sizeof(*cursor), GFP_KERNEL);
14124 if (cursor == NULL)
14125 return NULL;
14126
8e7d688b
MR
14127 state = intel_create_plane_state(&cursor->base);
14128 if (!state) {
ea2c67bb
MR
14129 kfree(cursor);
14130 return NULL;
14131 }
8e7d688b 14132 cursor->base.state = &state->base;
ea2c67bb 14133
3d7d6510
MR
14134 cursor->can_scale = false;
14135 cursor->max_downscale = 1;
14136 cursor->pipe = pipe;
14137 cursor->plane = pipe;
c59cb179
MR
14138 cursor->check_plane = intel_check_cursor_plane;
14139 cursor->commit_plane = intel_commit_cursor_plane;
a8ad0d8e 14140 cursor->disable_plane = intel_disable_cursor_plane;
3d7d6510
MR
14141
14142 drm_universal_plane_init(dev, &cursor->base, 0,
65a3fea0 14143 &intel_plane_funcs,
3d7d6510
MR
14144 intel_cursor_formats,
14145 ARRAY_SIZE(intel_cursor_formats),
14146 DRM_PLANE_TYPE_CURSOR);
4398ad45
VS
14147
14148 if (INTEL_INFO(dev)->gen >= 4) {
14149 if (!dev->mode_config.rotation_property)
14150 dev->mode_config.rotation_property =
14151 drm_mode_create_rotation_property(dev,
14152 BIT(DRM_ROTATE_0) |
14153 BIT(DRM_ROTATE_180));
14154 if (dev->mode_config.rotation_property)
14155 drm_object_attach_property(&cursor->base.base,
14156 dev->mode_config.rotation_property,
8e7d688b 14157 state->base.rotation);
4398ad45
VS
14158 }
14159
af99ceda
CK
14160 if (INTEL_INFO(dev)->gen >=9)
14161 state->scaler_id = -1;
14162
ea2c67bb
MR
14163 drm_plane_helper_add(&cursor->base, &intel_plane_helper_funcs);
14164
3d7d6510
MR
14165 return &cursor->base;
14166}
14167
549e2bfb
CK
14168static void skl_init_scalers(struct drm_device *dev, struct intel_crtc *intel_crtc,
14169 struct intel_crtc_state *crtc_state)
14170{
14171 int i;
14172 struct intel_scaler *intel_scaler;
14173 struct intel_crtc_scaler_state *scaler_state = &crtc_state->scaler_state;
14174
14175 for (i = 0; i < intel_crtc->num_scalers; i++) {
14176 intel_scaler = &scaler_state->scalers[i];
14177 intel_scaler->in_use = 0;
14178 intel_scaler->id = i;
14179
14180 intel_scaler->mode = PS_SCALER_MODE_DYN;
14181 }
14182
14183 scaler_state->scaler_id = -1;
14184}
14185
b358d0a6 14186static void intel_crtc_init(struct drm_device *dev, int pipe)
79e53945 14187{
fbee40df 14188 struct drm_i915_private *dev_priv = dev->dev_private;
79e53945 14189 struct intel_crtc *intel_crtc;
f5de6e07 14190 struct intel_crtc_state *crtc_state = NULL;
3d7d6510
MR
14191 struct drm_plane *primary = NULL;
14192 struct drm_plane *cursor = NULL;
465c120c 14193 int i, ret;
79e53945 14194
955382f3 14195 intel_crtc = kzalloc(sizeof(*intel_crtc), GFP_KERNEL);
79e53945
JB
14196 if (intel_crtc == NULL)
14197 return;
14198
f5de6e07
ACO
14199 crtc_state = kzalloc(sizeof(*crtc_state), GFP_KERNEL);
14200 if (!crtc_state)
14201 goto fail;
550acefd
ACO
14202 intel_crtc->config = crtc_state;
14203 intel_crtc->base.state = &crtc_state->base;
07878248 14204 crtc_state->base.crtc = &intel_crtc->base;
f5de6e07 14205
549e2bfb
CK
14206 /* initialize shared scalers */
14207 if (INTEL_INFO(dev)->gen >= 9) {
14208 if (pipe == PIPE_C)
14209 intel_crtc->num_scalers = 1;
14210 else
14211 intel_crtc->num_scalers = SKL_NUM_SCALERS;
14212
14213 skl_init_scalers(dev, intel_crtc, crtc_state);
14214 }
14215
465c120c 14216 primary = intel_primary_plane_create(dev, pipe);
3d7d6510
MR
14217 if (!primary)
14218 goto fail;
14219
14220 cursor = intel_cursor_plane_create(dev, pipe);
14221 if (!cursor)
14222 goto fail;
14223
465c120c 14224 ret = drm_crtc_init_with_planes(dev, &intel_crtc->base, primary,
3d7d6510
MR
14225 cursor, &intel_crtc_funcs);
14226 if (ret)
14227 goto fail;
79e53945
JB
14228
14229 drm_mode_crtc_set_gamma_size(&intel_crtc->base, 256);
79e53945
JB
14230 for (i = 0; i < 256; i++) {
14231 intel_crtc->lut_r[i] = i;
14232 intel_crtc->lut_g[i] = i;
14233 intel_crtc->lut_b[i] = i;
14234 }
14235
1f1c2e24
VS
14236 /*
14237 * On gen2/3 only plane A can do fbc, but the panel fitter and lvds port
8c0f92e1 14238 * is hooked to pipe B. Hence we want plane A feeding pipe B.
1f1c2e24 14239 */
80824003
JB
14240 intel_crtc->pipe = pipe;
14241 intel_crtc->plane = pipe;
3a77c4c4 14242 if (HAS_FBC(dev) && INTEL_INFO(dev)->gen < 4) {
28c97730 14243 DRM_DEBUG_KMS("swapping pipes & planes for FBC\n");
e2e767ab 14244 intel_crtc->plane = !pipe;
80824003
JB
14245 }
14246
4b0e333e
CW
14247 intel_crtc->cursor_base = ~0;
14248 intel_crtc->cursor_cntl = ~0;
dc41c154 14249 intel_crtc->cursor_size = ~0;
8d7849db 14250
22fd0fab
JB
14251 BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
14252 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL);
14253 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = &intel_crtc->base;
14254 dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = &intel_crtc->base;
14255
79e53945 14256 drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
87b6b101
DV
14257
14258 WARN_ON(drm_crtc_index(&intel_crtc->base) != intel_crtc->pipe);
3d7d6510
MR
14259 return;
14260
14261fail:
14262 if (primary)
14263 drm_plane_cleanup(primary);
14264 if (cursor)
14265 drm_plane_cleanup(cursor);
f5de6e07 14266 kfree(crtc_state);
3d7d6510 14267 kfree(intel_crtc);
79e53945
JB
14268}
14269
752aa88a
JB
14270enum pipe intel_get_pipe_from_connector(struct intel_connector *connector)
14271{
14272 struct drm_encoder *encoder = connector->base.encoder;
6e9f798d 14273 struct drm_device *dev = connector->base.dev;
752aa88a 14274
51fd371b 14275 WARN_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex));
752aa88a 14276
d3babd3f 14277 if (!encoder || WARN_ON(!encoder->crtc))
752aa88a
JB
14278 return INVALID_PIPE;
14279
14280 return to_intel_crtc(encoder->crtc)->pipe;
14281}
14282
08d7b3d1 14283int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
05394f39 14284 struct drm_file *file)
08d7b3d1 14285{
08d7b3d1 14286 struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
7707e653 14287 struct drm_crtc *drmmode_crtc;
c05422d5 14288 struct intel_crtc *crtc;
08d7b3d1 14289
7707e653 14290 drmmode_crtc = drm_crtc_find(dev, pipe_from_crtc_id->crtc_id);
08d7b3d1 14291
7707e653 14292 if (!drmmode_crtc) {
08d7b3d1 14293 DRM_ERROR("no such CRTC id\n");
3f2c2057 14294 return -ENOENT;
08d7b3d1
CW
14295 }
14296
7707e653 14297 crtc = to_intel_crtc(drmmode_crtc);
c05422d5 14298 pipe_from_crtc_id->pipe = crtc->pipe;
08d7b3d1 14299
c05422d5 14300 return 0;
08d7b3d1
CW
14301}
14302
66a9278e 14303static int intel_encoder_clones(struct intel_encoder *encoder)
79e53945 14304{
66a9278e
DV
14305 struct drm_device *dev = encoder->base.dev;
14306 struct intel_encoder *source_encoder;
79e53945 14307 int index_mask = 0;
79e53945
JB
14308 int entry = 0;
14309
b2784e15 14310 for_each_intel_encoder(dev, source_encoder) {
bc079e8b 14311 if (encoders_cloneable(encoder, source_encoder))
66a9278e
DV
14312 index_mask |= (1 << entry);
14313
79e53945
JB
14314 entry++;
14315 }
4ef69c7a 14316
79e53945
JB
14317 return index_mask;
14318}
14319
4d302442
CW
14320static bool has_edp_a(struct drm_device *dev)
14321{
14322 struct drm_i915_private *dev_priv = dev->dev_private;
14323
14324 if (!IS_MOBILE(dev))
14325 return false;
14326
14327 if ((I915_READ(DP_A) & DP_DETECTED) == 0)
14328 return false;
14329
e3589908 14330 if (IS_GEN5(dev) && (I915_READ(FUSE_STRAP) & ILK_eDP_A_DISABLE))
4d302442
CW
14331 return false;
14332
14333 return true;
14334}
14335
84b4e042
JB
14336static bool intel_crt_present(struct drm_device *dev)
14337{
14338 struct drm_i915_private *dev_priv = dev->dev_private;
14339
884497ed
DL
14340 if (INTEL_INFO(dev)->gen >= 9)
14341 return false;
14342
cf404ce4 14343 if (IS_HSW_ULT(dev) || IS_BDW_ULT(dev))
84b4e042
JB
14344 return false;
14345
14346 if (IS_CHERRYVIEW(dev))
14347 return false;
14348
14349 if (IS_VALLEYVIEW(dev) && !dev_priv->vbt.int_crt_support)
14350 return false;
14351
14352 return true;
14353}
14354
79e53945
JB
14355static void intel_setup_outputs(struct drm_device *dev)
14356{
725e30ad 14357 struct drm_i915_private *dev_priv = dev->dev_private;
4ef69c7a 14358 struct intel_encoder *encoder;
cb0953d7 14359 bool dpd_is_edp = false;
79e53945 14360
c9093354 14361 intel_lvds_init(dev);
79e53945 14362
84b4e042 14363 if (intel_crt_present(dev))
79935fca 14364 intel_crt_init(dev);
cb0953d7 14365
c776eb2e
VK
14366 if (IS_BROXTON(dev)) {
14367 /*
14368 * FIXME: Broxton doesn't support port detection via the
14369 * DDI_BUF_CTL_A or SFUSE_STRAP registers, find another way to
14370 * detect the ports.
14371 */
14372 intel_ddi_init(dev, PORT_A);
14373 intel_ddi_init(dev, PORT_B);
14374 intel_ddi_init(dev, PORT_C);
14375 } else if (HAS_DDI(dev)) {
0e72a5b5
ED
14376 int found;
14377
de31facd
JB
14378 /*
14379 * Haswell uses DDI functions to detect digital outputs.
14380 * On SKL pre-D0 the strap isn't connected, so we assume
14381 * it's there.
14382 */
0e72a5b5 14383 found = I915_READ(DDI_BUF_CTL_A) & DDI_INIT_DISPLAY_DETECTED;
de31facd
JB
14384 /* WaIgnoreDDIAStrap: skl */
14385 if (found ||
14386 (IS_SKYLAKE(dev) && INTEL_REVID(dev) < SKL_REVID_D0))
0e72a5b5
ED
14387 intel_ddi_init(dev, PORT_A);
14388
14389 /* DDI B, C and D detection is indicated by the SFUSE_STRAP
14390 * register */
14391 found = I915_READ(SFUSE_STRAP);
14392
14393 if (found & SFUSE_STRAP_DDIB_DETECTED)
14394 intel_ddi_init(dev, PORT_B);
14395 if (found & SFUSE_STRAP_DDIC_DETECTED)
14396 intel_ddi_init(dev, PORT_C);
14397 if (found & SFUSE_STRAP_DDID_DETECTED)
14398 intel_ddi_init(dev, PORT_D);
14399 } else if (HAS_PCH_SPLIT(dev)) {
cb0953d7 14400 int found;
5d8a7752 14401 dpd_is_edp = intel_dp_is_edp(dev, PORT_D);
270b3042
DV
14402
14403 if (has_edp_a(dev))
14404 intel_dp_init(dev, DP_A, PORT_A);
cb0953d7 14405
dc0fa718 14406 if (I915_READ(PCH_HDMIB) & SDVO_DETECTED) {
461ed3ca 14407 /* PCH SDVOB multiplex with HDMIB */
eef4eacb 14408 found = intel_sdvo_init(dev, PCH_SDVOB, true);
30ad48b7 14409 if (!found)
e2debe91 14410 intel_hdmi_init(dev, PCH_HDMIB, PORT_B);
5eb08b69 14411 if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
ab9d7c30 14412 intel_dp_init(dev, PCH_DP_B, PORT_B);
30ad48b7
ZW
14413 }
14414
dc0fa718 14415 if (I915_READ(PCH_HDMIC) & SDVO_DETECTED)
e2debe91 14416 intel_hdmi_init(dev, PCH_HDMIC, PORT_C);
30ad48b7 14417
dc0fa718 14418 if (!dpd_is_edp && I915_READ(PCH_HDMID) & SDVO_DETECTED)
e2debe91 14419 intel_hdmi_init(dev, PCH_HDMID, PORT_D);
30ad48b7 14420
5eb08b69 14421 if (I915_READ(PCH_DP_C) & DP_DETECTED)
ab9d7c30 14422 intel_dp_init(dev, PCH_DP_C, PORT_C);
5eb08b69 14423
270b3042 14424 if (I915_READ(PCH_DP_D) & DP_DETECTED)
ab9d7c30 14425 intel_dp_init(dev, PCH_DP_D, PORT_D);
4a87d65d 14426 } else if (IS_VALLEYVIEW(dev)) {
e17ac6db
VS
14427 /*
14428 * The DP_DETECTED bit is the latched state of the DDC
14429 * SDA pin at boot. However since eDP doesn't require DDC
14430 * (no way to plug in a DP->HDMI dongle) the DDC pins for
14431 * eDP ports may have been muxed to an alternate function.
14432 * Thus we can't rely on the DP_DETECTED bit alone to detect
14433 * eDP ports. Consult the VBT as well as DP_DETECTED to
14434 * detect eDP ports.
14435 */
d2182a66
VS
14436 if (I915_READ(VLV_DISPLAY_BASE + GEN4_HDMIB) & SDVO_DETECTED &&
14437 !intel_dp_is_edp(dev, PORT_B))
585a94b8
AB
14438 intel_hdmi_init(dev, VLV_DISPLAY_BASE + GEN4_HDMIB,
14439 PORT_B);
e17ac6db
VS
14440 if (I915_READ(VLV_DISPLAY_BASE + DP_B) & DP_DETECTED ||
14441 intel_dp_is_edp(dev, PORT_B))
14442 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_B, PORT_B);
585a94b8 14443
d2182a66
VS
14444 if (I915_READ(VLV_DISPLAY_BASE + GEN4_HDMIC) & SDVO_DETECTED &&
14445 !intel_dp_is_edp(dev, PORT_C))
6f6005a5
JB
14446 intel_hdmi_init(dev, VLV_DISPLAY_BASE + GEN4_HDMIC,
14447 PORT_C);
e17ac6db
VS
14448 if (I915_READ(VLV_DISPLAY_BASE + DP_C) & DP_DETECTED ||
14449 intel_dp_is_edp(dev, PORT_C))
14450 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_C, PORT_C);
19c03924 14451
9418c1f1 14452 if (IS_CHERRYVIEW(dev)) {
e17ac6db 14453 if (I915_READ(VLV_DISPLAY_BASE + CHV_HDMID) & SDVO_DETECTED)
9418c1f1
VS
14454 intel_hdmi_init(dev, VLV_DISPLAY_BASE + CHV_HDMID,
14455 PORT_D);
e17ac6db
VS
14456 /* eDP not supported on port D, so don't check VBT */
14457 if (I915_READ(VLV_DISPLAY_BASE + DP_D) & DP_DETECTED)
14458 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_D, PORT_D);
9418c1f1
VS
14459 }
14460
3cfca973 14461 intel_dsi_init(dev);
103a196f 14462 } else if (SUPPORTS_DIGITAL_OUTPUTS(dev)) {
27185ae1 14463 bool found = false;
7d57382e 14464
e2debe91 14465 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
b01f2c3a 14466 DRM_DEBUG_KMS("probing SDVOB\n");
e2debe91 14467 found = intel_sdvo_init(dev, GEN3_SDVOB, true);
b01f2c3a
JB
14468 if (!found && SUPPORTS_INTEGRATED_HDMI(dev)) {
14469 DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
e2debe91 14470 intel_hdmi_init(dev, GEN4_HDMIB, PORT_B);
b01f2c3a 14471 }
27185ae1 14472
e7281eab 14473 if (!found && SUPPORTS_INTEGRATED_DP(dev))
ab9d7c30 14474 intel_dp_init(dev, DP_B, PORT_B);
725e30ad 14475 }
13520b05
KH
14476
14477 /* Before G4X SDVOC doesn't have its own detect register */
13520b05 14478
e2debe91 14479 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
b01f2c3a 14480 DRM_DEBUG_KMS("probing SDVOC\n");
e2debe91 14481 found = intel_sdvo_init(dev, GEN3_SDVOC, false);
b01f2c3a 14482 }
27185ae1 14483
e2debe91 14484 if (!found && (I915_READ(GEN3_SDVOC) & SDVO_DETECTED)) {
27185ae1 14485
b01f2c3a
JB
14486 if (SUPPORTS_INTEGRATED_HDMI(dev)) {
14487 DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
e2debe91 14488 intel_hdmi_init(dev, GEN4_HDMIC, PORT_C);
b01f2c3a 14489 }
e7281eab 14490 if (SUPPORTS_INTEGRATED_DP(dev))
ab9d7c30 14491 intel_dp_init(dev, DP_C, PORT_C);
725e30ad 14492 }
27185ae1 14493
b01f2c3a 14494 if (SUPPORTS_INTEGRATED_DP(dev) &&
e7281eab 14495 (I915_READ(DP_D) & DP_DETECTED))
ab9d7c30 14496 intel_dp_init(dev, DP_D, PORT_D);
bad720ff 14497 } else if (IS_GEN2(dev))
79e53945
JB
14498 intel_dvo_init(dev);
14499
103a196f 14500 if (SUPPORTS_TV(dev))
79e53945
JB
14501 intel_tv_init(dev);
14502
0bc12bcb 14503 intel_psr_init(dev);
7c8f8a70 14504
b2784e15 14505 for_each_intel_encoder(dev, encoder) {
4ef69c7a
CW
14506 encoder->base.possible_crtcs = encoder->crtc_mask;
14507 encoder->base.possible_clones =
66a9278e 14508 intel_encoder_clones(encoder);
79e53945 14509 }
47356eb6 14510
dde86e2d 14511 intel_init_pch_refclk(dev);
270b3042
DV
14512
14513 drm_helper_move_panel_connectors_to_head(dev);
79e53945
JB
14514}
14515
14516static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
14517{
60a5ca01 14518 struct drm_device *dev = fb->dev;
79e53945 14519 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
79e53945 14520
ef2d633e 14521 drm_framebuffer_cleanup(fb);
60a5ca01 14522 mutex_lock(&dev->struct_mutex);
ef2d633e 14523 WARN_ON(!intel_fb->obj->framebuffer_references--);
60a5ca01
VS
14524 drm_gem_object_unreference(&intel_fb->obj->base);
14525 mutex_unlock(&dev->struct_mutex);
79e53945
JB
14526 kfree(intel_fb);
14527}
14528
14529static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
05394f39 14530 struct drm_file *file,
79e53945
JB
14531 unsigned int *handle)
14532{
14533 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
05394f39 14534 struct drm_i915_gem_object *obj = intel_fb->obj;
79e53945 14535
05394f39 14536 return drm_gem_handle_create(file, &obj->base, handle);
79e53945
JB
14537}
14538
14539static const struct drm_framebuffer_funcs intel_fb_funcs = {
14540 .destroy = intel_user_framebuffer_destroy,
14541 .create_handle = intel_user_framebuffer_create_handle,
14542};
14543
b321803d
DL
14544static
14545u32 intel_fb_pitch_limit(struct drm_device *dev, uint64_t fb_modifier,
14546 uint32_t pixel_format)
14547{
14548 u32 gen = INTEL_INFO(dev)->gen;
14549
14550 if (gen >= 9) {
14551 /* "The stride in bytes must not exceed the of the size of 8K
14552 * pixels and 32K bytes."
14553 */
14554 return min(8192*drm_format_plane_cpp(pixel_format, 0), 32768);
14555 } else if (gen >= 5 && !IS_VALLEYVIEW(dev)) {
14556 return 32*1024;
14557 } else if (gen >= 4) {
14558 if (fb_modifier == I915_FORMAT_MOD_X_TILED)
14559 return 16*1024;
14560 else
14561 return 32*1024;
14562 } else if (gen >= 3) {
14563 if (fb_modifier == I915_FORMAT_MOD_X_TILED)
14564 return 8*1024;
14565 else
14566 return 16*1024;
14567 } else {
14568 /* XXX DSPC is limited to 4k tiled */
14569 return 8*1024;
14570 }
14571}
14572
b5ea642a
DV
14573static int intel_framebuffer_init(struct drm_device *dev,
14574 struct intel_framebuffer *intel_fb,
14575 struct drm_mode_fb_cmd2 *mode_cmd,
14576 struct drm_i915_gem_object *obj)
79e53945 14577{
6761dd31 14578 unsigned int aligned_height;
79e53945 14579 int ret;
b321803d 14580 u32 pitch_limit, stride_alignment;
79e53945 14581
dd4916c5
DV
14582 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
14583
2a80eada
DV
14584 if (mode_cmd->flags & DRM_MODE_FB_MODIFIERS) {
14585 /* Enforce that fb modifier and tiling mode match, but only for
14586 * X-tiled. This is needed for FBC. */
14587 if (!!(obj->tiling_mode == I915_TILING_X) !=
14588 !!(mode_cmd->modifier[0] == I915_FORMAT_MOD_X_TILED)) {
14589 DRM_DEBUG("tiling_mode doesn't match fb modifier\n");
14590 return -EINVAL;
14591 }
14592 } else {
14593 if (obj->tiling_mode == I915_TILING_X)
14594 mode_cmd->modifier[0] = I915_FORMAT_MOD_X_TILED;
14595 else if (obj->tiling_mode == I915_TILING_Y) {
14596 DRM_DEBUG("No Y tiling for legacy addfb\n");
14597 return -EINVAL;
14598 }
14599 }
14600
9a8f0a12
TU
14601 /* Passed in modifier sanity checking. */
14602 switch (mode_cmd->modifier[0]) {
14603 case I915_FORMAT_MOD_Y_TILED:
14604 case I915_FORMAT_MOD_Yf_TILED:
14605 if (INTEL_INFO(dev)->gen < 9) {
14606 DRM_DEBUG("Unsupported tiling 0x%llx!\n",
14607 mode_cmd->modifier[0]);
14608 return -EINVAL;
14609 }
14610 case DRM_FORMAT_MOD_NONE:
14611 case I915_FORMAT_MOD_X_TILED:
14612 break;
14613 default:
c0f40428
JB
14614 DRM_DEBUG("Unsupported fb modifier 0x%llx!\n",
14615 mode_cmd->modifier[0]);
57cd6508 14616 return -EINVAL;
c16ed4be 14617 }
57cd6508 14618
b321803d
DL
14619 stride_alignment = intel_fb_stride_alignment(dev, mode_cmd->modifier[0],
14620 mode_cmd->pixel_format);
14621 if (mode_cmd->pitches[0] & (stride_alignment - 1)) {
14622 DRM_DEBUG("pitch (%d) must be at least %u byte aligned\n",
14623 mode_cmd->pitches[0], stride_alignment);
57cd6508 14624 return -EINVAL;
c16ed4be 14625 }
57cd6508 14626
b321803d
DL
14627 pitch_limit = intel_fb_pitch_limit(dev, mode_cmd->modifier[0],
14628 mode_cmd->pixel_format);
a35cdaa0 14629 if (mode_cmd->pitches[0] > pitch_limit) {
b321803d
DL
14630 DRM_DEBUG("%s pitch (%u) must be at less than %d\n",
14631 mode_cmd->modifier[0] != DRM_FORMAT_MOD_NONE ?
2a80eada 14632 "tiled" : "linear",
a35cdaa0 14633 mode_cmd->pitches[0], pitch_limit);
5d7bd705 14634 return -EINVAL;
c16ed4be 14635 }
5d7bd705 14636
2a80eada 14637 if (mode_cmd->modifier[0] == I915_FORMAT_MOD_X_TILED &&
c16ed4be
CW
14638 mode_cmd->pitches[0] != obj->stride) {
14639 DRM_DEBUG("pitch (%d) must match tiling stride (%d)\n",
14640 mode_cmd->pitches[0], obj->stride);
5d7bd705 14641 return -EINVAL;
c16ed4be 14642 }
5d7bd705 14643
57779d06 14644 /* Reject formats not supported by any plane early. */
308e5bcb 14645 switch (mode_cmd->pixel_format) {
57779d06 14646 case DRM_FORMAT_C8:
04b3924d
VS
14647 case DRM_FORMAT_RGB565:
14648 case DRM_FORMAT_XRGB8888:
14649 case DRM_FORMAT_ARGB8888:
57779d06
VS
14650 break;
14651 case DRM_FORMAT_XRGB1555:
c16ed4be 14652 if (INTEL_INFO(dev)->gen > 3) {
4ee62c76
VS
14653 DRM_DEBUG("unsupported pixel format: %s\n",
14654 drm_get_format_name(mode_cmd->pixel_format));
57779d06 14655 return -EINVAL;
c16ed4be 14656 }
57779d06 14657 break;
57779d06 14658 case DRM_FORMAT_ABGR8888:
6c0fd451
DL
14659 if (!IS_VALLEYVIEW(dev) && INTEL_INFO(dev)->gen < 9) {
14660 DRM_DEBUG("unsupported pixel format: %s\n",
14661 drm_get_format_name(mode_cmd->pixel_format));
14662 return -EINVAL;
14663 }
14664 break;
14665 case DRM_FORMAT_XBGR8888:
04b3924d 14666 case DRM_FORMAT_XRGB2101010:
57779d06 14667 case DRM_FORMAT_XBGR2101010:
c16ed4be 14668 if (INTEL_INFO(dev)->gen < 4) {
4ee62c76
VS
14669 DRM_DEBUG("unsupported pixel format: %s\n",
14670 drm_get_format_name(mode_cmd->pixel_format));
57779d06 14671 return -EINVAL;
c16ed4be 14672 }
b5626747 14673 break;
7531208b
DL
14674 case DRM_FORMAT_ABGR2101010:
14675 if (!IS_VALLEYVIEW(dev)) {
14676 DRM_DEBUG("unsupported pixel format: %s\n",
14677 drm_get_format_name(mode_cmd->pixel_format));
14678 return -EINVAL;
14679 }
14680 break;
04b3924d
VS
14681 case DRM_FORMAT_YUYV:
14682 case DRM_FORMAT_UYVY:
14683 case DRM_FORMAT_YVYU:
14684 case DRM_FORMAT_VYUY:
c16ed4be 14685 if (INTEL_INFO(dev)->gen < 5) {
4ee62c76
VS
14686 DRM_DEBUG("unsupported pixel format: %s\n",
14687 drm_get_format_name(mode_cmd->pixel_format));
57779d06 14688 return -EINVAL;
c16ed4be 14689 }
57cd6508
CW
14690 break;
14691 default:
4ee62c76
VS
14692 DRM_DEBUG("unsupported pixel format: %s\n",
14693 drm_get_format_name(mode_cmd->pixel_format));
57cd6508
CW
14694 return -EINVAL;
14695 }
14696
90f9a336
VS
14697 /* FIXME need to adjust LINOFF/TILEOFF accordingly. */
14698 if (mode_cmd->offsets[0] != 0)
14699 return -EINVAL;
14700
ec2c981e 14701 aligned_height = intel_fb_align_height(dev, mode_cmd->height,
091df6cb
DV
14702 mode_cmd->pixel_format,
14703 mode_cmd->modifier[0]);
53155c0a
DV
14704 /* FIXME drm helper for size checks (especially planar formats)? */
14705 if (obj->base.size < aligned_height * mode_cmd->pitches[0])
14706 return -EINVAL;
14707
c7d73f6a
DV
14708 drm_helper_mode_fill_fb_struct(&intel_fb->base, mode_cmd);
14709 intel_fb->obj = obj;
80075d49 14710 intel_fb->obj->framebuffer_references++;
c7d73f6a 14711
79e53945
JB
14712 ret = drm_framebuffer_init(dev, &intel_fb->base, &intel_fb_funcs);
14713 if (ret) {
14714 DRM_ERROR("framebuffer init failed %d\n", ret);
14715 return ret;
14716 }
14717
79e53945
JB
14718 return 0;
14719}
14720
79e53945
JB
14721static struct drm_framebuffer *
14722intel_user_framebuffer_create(struct drm_device *dev,
14723 struct drm_file *filp,
308e5bcb 14724 struct drm_mode_fb_cmd2 *mode_cmd)
79e53945 14725{
05394f39 14726 struct drm_i915_gem_object *obj;
79e53945 14727
308e5bcb
JB
14728 obj = to_intel_bo(drm_gem_object_lookup(dev, filp,
14729 mode_cmd->handles[0]));
c8725226 14730 if (&obj->base == NULL)
cce13ff7 14731 return ERR_PTR(-ENOENT);
79e53945 14732
d2dff872 14733 return intel_framebuffer_create(dev, mode_cmd, obj);
79e53945
JB
14734}
14735
4520f53a 14736#ifndef CONFIG_DRM_I915_FBDEV
0632fef6 14737static inline void intel_fbdev_output_poll_changed(struct drm_device *dev)
4520f53a
DV
14738{
14739}
14740#endif
14741
79e53945 14742static const struct drm_mode_config_funcs intel_mode_funcs = {
79e53945 14743 .fb_create = intel_user_framebuffer_create,
0632fef6 14744 .output_poll_changed = intel_fbdev_output_poll_changed,
5ee67f1c
MR
14745 .atomic_check = intel_atomic_check,
14746 .atomic_commit = intel_atomic_commit,
79e53945
JB
14747};
14748
e70236a8
JB
14749/* Set up chip specific display functions */
14750static void intel_init_display(struct drm_device *dev)
14751{
14752 struct drm_i915_private *dev_priv = dev->dev_private;
14753
ee9300bb
DV
14754 if (HAS_PCH_SPLIT(dev) || IS_G4X(dev))
14755 dev_priv->display.find_dpll = g4x_find_best_dpll;
ef9348c8
CML
14756 else if (IS_CHERRYVIEW(dev))
14757 dev_priv->display.find_dpll = chv_find_best_dpll;
ee9300bb
DV
14758 else if (IS_VALLEYVIEW(dev))
14759 dev_priv->display.find_dpll = vlv_find_best_dpll;
14760 else if (IS_PINEVIEW(dev))
14761 dev_priv->display.find_dpll = pnv_find_best_dpll;
14762 else
14763 dev_priv->display.find_dpll = i9xx_find_best_dpll;
14764
bc8d7dff
DL
14765 if (INTEL_INFO(dev)->gen >= 9) {
14766 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
5724dbd1
DL
14767 dev_priv->display.get_initial_plane_config =
14768 skylake_get_initial_plane_config;
bc8d7dff
DL
14769 dev_priv->display.crtc_compute_clock =
14770 haswell_crtc_compute_clock;
14771 dev_priv->display.crtc_enable = haswell_crtc_enable;
14772 dev_priv->display.crtc_disable = haswell_crtc_disable;
14773 dev_priv->display.off = ironlake_crtc_off;
14774 dev_priv->display.update_primary_plane =
14775 skylake_update_primary_plane;
14776 } else if (HAS_DDI(dev)) {
0e8ffe1b 14777 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
5724dbd1
DL
14778 dev_priv->display.get_initial_plane_config =
14779 ironlake_get_initial_plane_config;
797d0259
ACO
14780 dev_priv->display.crtc_compute_clock =
14781 haswell_crtc_compute_clock;
4f771f10
PZ
14782 dev_priv->display.crtc_enable = haswell_crtc_enable;
14783 dev_priv->display.crtc_disable = haswell_crtc_disable;
df8ad70c 14784 dev_priv->display.off = ironlake_crtc_off;
bc8d7dff
DL
14785 dev_priv->display.update_primary_plane =
14786 ironlake_update_primary_plane;
09b4ddf9 14787 } else if (HAS_PCH_SPLIT(dev)) {
0e8ffe1b 14788 dev_priv->display.get_pipe_config = ironlake_get_pipe_config;
5724dbd1
DL
14789 dev_priv->display.get_initial_plane_config =
14790 ironlake_get_initial_plane_config;
3fb37703
ACO
14791 dev_priv->display.crtc_compute_clock =
14792 ironlake_crtc_compute_clock;
76e5a89c
DV
14793 dev_priv->display.crtc_enable = ironlake_crtc_enable;
14794 dev_priv->display.crtc_disable = ironlake_crtc_disable;
ee7b9f93 14795 dev_priv->display.off = ironlake_crtc_off;
262ca2b0
MR
14796 dev_priv->display.update_primary_plane =
14797 ironlake_update_primary_plane;
89b667f8
JB
14798 } else if (IS_VALLEYVIEW(dev)) {
14799 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
5724dbd1
DL
14800 dev_priv->display.get_initial_plane_config =
14801 i9xx_get_initial_plane_config;
d6dfee7a 14802 dev_priv->display.crtc_compute_clock = i9xx_crtc_compute_clock;
89b667f8
JB
14803 dev_priv->display.crtc_enable = valleyview_crtc_enable;
14804 dev_priv->display.crtc_disable = i9xx_crtc_disable;
14805 dev_priv->display.off = i9xx_crtc_off;
262ca2b0
MR
14806 dev_priv->display.update_primary_plane =
14807 i9xx_update_primary_plane;
f564048e 14808 } else {
0e8ffe1b 14809 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
5724dbd1
DL
14810 dev_priv->display.get_initial_plane_config =
14811 i9xx_get_initial_plane_config;
d6dfee7a 14812 dev_priv->display.crtc_compute_clock = i9xx_crtc_compute_clock;
76e5a89c
DV
14813 dev_priv->display.crtc_enable = i9xx_crtc_enable;
14814 dev_priv->display.crtc_disable = i9xx_crtc_disable;
ee7b9f93 14815 dev_priv->display.off = i9xx_crtc_off;
262ca2b0
MR
14816 dev_priv->display.update_primary_plane =
14817 i9xx_update_primary_plane;
f564048e 14818 }
e70236a8 14819
e70236a8 14820 /* Returns the core display clock speed */
1652d19e
VS
14821 if (IS_SKYLAKE(dev))
14822 dev_priv->display.get_display_clock_speed =
14823 skylake_get_display_clock_speed;
14824 else if (IS_BROADWELL(dev))
14825 dev_priv->display.get_display_clock_speed =
14826 broadwell_get_display_clock_speed;
14827 else if (IS_HASWELL(dev))
14828 dev_priv->display.get_display_clock_speed =
14829 haswell_get_display_clock_speed;
14830 else if (IS_VALLEYVIEW(dev))
25eb05fc
JB
14831 dev_priv->display.get_display_clock_speed =
14832 valleyview_get_display_clock_speed;
b37a6434
VS
14833 else if (IS_GEN5(dev))
14834 dev_priv->display.get_display_clock_speed =
14835 ilk_get_display_clock_speed;
a7c66cd8 14836 else if (IS_I945G(dev) || IS_BROADWATER(dev) ||
34edce2f 14837 IS_GEN6(dev) || IS_IVYBRIDGE(dev))
e70236a8
JB
14838 dev_priv->display.get_display_clock_speed =
14839 i945_get_display_clock_speed;
34edce2f
VS
14840 else if (IS_GM45(dev))
14841 dev_priv->display.get_display_clock_speed =
14842 gm45_get_display_clock_speed;
14843 else if (IS_CRESTLINE(dev))
14844 dev_priv->display.get_display_clock_speed =
14845 i965gm_get_display_clock_speed;
14846 else if (IS_PINEVIEW(dev))
14847 dev_priv->display.get_display_clock_speed =
14848 pnv_get_display_clock_speed;
14849 else if (IS_G33(dev) || IS_G4X(dev))
14850 dev_priv->display.get_display_clock_speed =
14851 g33_get_display_clock_speed;
e70236a8
JB
14852 else if (IS_I915G(dev))
14853 dev_priv->display.get_display_clock_speed =
14854 i915_get_display_clock_speed;
257a7ffc 14855 else if (IS_I945GM(dev) || IS_845G(dev))
e70236a8
JB
14856 dev_priv->display.get_display_clock_speed =
14857 i9xx_misc_get_display_clock_speed;
257a7ffc
DV
14858 else if (IS_PINEVIEW(dev))
14859 dev_priv->display.get_display_clock_speed =
14860 pnv_get_display_clock_speed;
e70236a8
JB
14861 else if (IS_I915GM(dev))
14862 dev_priv->display.get_display_clock_speed =
14863 i915gm_get_display_clock_speed;
14864 else if (IS_I865G(dev))
14865 dev_priv->display.get_display_clock_speed =
14866 i865_get_display_clock_speed;
f0f8a9ce 14867 else if (IS_I85X(dev))
e70236a8 14868 dev_priv->display.get_display_clock_speed =
1b1d2716 14869 i85x_get_display_clock_speed;
623e01e5
VS
14870 else { /* 830 */
14871 WARN(!IS_I830(dev), "Unknown platform. Assuming 133 MHz CDCLK\n");
e70236a8
JB
14872 dev_priv->display.get_display_clock_speed =
14873 i830_get_display_clock_speed;
623e01e5 14874 }
e70236a8 14875
7c10a2b5 14876 if (IS_GEN5(dev)) {
3bb11b53 14877 dev_priv->display.fdi_link_train = ironlake_fdi_link_train;
3bb11b53
SJ
14878 } else if (IS_GEN6(dev)) {
14879 dev_priv->display.fdi_link_train = gen6_fdi_link_train;
3bb11b53
SJ
14880 } else if (IS_IVYBRIDGE(dev)) {
14881 /* FIXME: detect B0+ stepping and use auto training */
14882 dev_priv->display.fdi_link_train = ivb_manual_fdi_link_train;
059b2fe9 14883 } else if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
3bb11b53 14884 dev_priv->display.fdi_link_train = hsw_fdi_link_train;
b432e5cf
VS
14885 if (IS_BROADWELL(dev))
14886 dev_priv->display.modeset_global_resources =
14887 broadwell_modeset_global_resources;
30a970c6
JB
14888 } else if (IS_VALLEYVIEW(dev)) {
14889 dev_priv->display.modeset_global_resources =
14890 valleyview_modeset_global_resources;
f8437dd1
VK
14891 } else if (IS_BROXTON(dev)) {
14892 dev_priv->display.modeset_global_resources =
14893 broxton_modeset_global_resources;
e70236a8 14894 }
8c9f3aaf 14895
8c9f3aaf
JB
14896 switch (INTEL_INFO(dev)->gen) {
14897 case 2:
14898 dev_priv->display.queue_flip = intel_gen2_queue_flip;
14899 break;
14900
14901 case 3:
14902 dev_priv->display.queue_flip = intel_gen3_queue_flip;
14903 break;
14904
14905 case 4:
14906 case 5:
14907 dev_priv->display.queue_flip = intel_gen4_queue_flip;
14908 break;
14909
14910 case 6:
14911 dev_priv->display.queue_flip = intel_gen6_queue_flip;
14912 break;
7c9017e5 14913 case 7:
4e0bbc31 14914 case 8: /* FIXME(BDW): Check that the gen8 RCS flip works. */
7c9017e5
JB
14915 dev_priv->display.queue_flip = intel_gen7_queue_flip;
14916 break;
830c81db 14917 case 9:
ba343e02
TU
14918 /* Drop through - unsupported since execlist only. */
14919 default:
14920 /* Default just returns -ENODEV to indicate unsupported */
14921 dev_priv->display.queue_flip = intel_default_queue_flip;
8c9f3aaf 14922 }
7bd688cd
JN
14923
14924 intel_panel_init_backlight_funcs(dev);
e39b999a
VS
14925
14926 mutex_init(&dev_priv->pps_mutex);
e70236a8
JB
14927}
14928
b690e96c
JB
14929/*
14930 * Some BIOSes insist on assuming the GPU's pipe A is enabled at suspend,
14931 * resume, or other times. This quirk makes sure that's the case for
14932 * affected systems.
14933 */
0206e353 14934static void quirk_pipea_force(struct drm_device *dev)
b690e96c
JB
14935{
14936 struct drm_i915_private *dev_priv = dev->dev_private;
14937
14938 dev_priv->quirks |= QUIRK_PIPEA_FORCE;
bc0daf48 14939 DRM_INFO("applying pipe a force quirk\n");
b690e96c
JB
14940}
14941
b6b5d049
VS
14942static void quirk_pipeb_force(struct drm_device *dev)
14943{
14944 struct drm_i915_private *dev_priv = dev->dev_private;
14945
14946 dev_priv->quirks |= QUIRK_PIPEB_FORCE;
14947 DRM_INFO("applying pipe b force quirk\n");
14948}
14949
435793df
KP
14950/*
14951 * Some machines (Lenovo U160) do not work with SSC on LVDS for some reason
14952 */
14953static void quirk_ssc_force_disable(struct drm_device *dev)
14954{
14955 struct drm_i915_private *dev_priv = dev->dev_private;
14956 dev_priv->quirks |= QUIRK_LVDS_SSC_DISABLE;
bc0daf48 14957 DRM_INFO("applying lvds SSC disable quirk\n");
435793df
KP
14958}
14959
4dca20ef 14960/*
5a15ab5b
CE
14961 * A machine (e.g. Acer Aspire 5734Z) may need to invert the panel backlight
14962 * brightness value
4dca20ef
CE
14963 */
14964static void quirk_invert_brightness(struct drm_device *dev)
14965{
14966 struct drm_i915_private *dev_priv = dev->dev_private;
14967 dev_priv->quirks |= QUIRK_INVERT_BRIGHTNESS;
bc0daf48 14968 DRM_INFO("applying inverted panel brightness quirk\n");
435793df
KP
14969}
14970
9c72cc6f
SD
14971/* Some VBT's incorrectly indicate no backlight is present */
14972static void quirk_backlight_present(struct drm_device *dev)
14973{
14974 struct drm_i915_private *dev_priv = dev->dev_private;
14975 dev_priv->quirks |= QUIRK_BACKLIGHT_PRESENT;
14976 DRM_INFO("applying backlight present quirk\n");
14977}
14978
b690e96c
JB
14979struct intel_quirk {
14980 int device;
14981 int subsystem_vendor;
14982 int subsystem_device;
14983 void (*hook)(struct drm_device *dev);
14984};
14985
5f85f176
EE
14986/* For systems that don't have a meaningful PCI subdevice/subvendor ID */
14987struct intel_dmi_quirk {
14988 void (*hook)(struct drm_device *dev);
14989 const struct dmi_system_id (*dmi_id_list)[];
14990};
14991
14992static int intel_dmi_reverse_brightness(const struct dmi_system_id *id)
14993{
14994 DRM_INFO("Backlight polarity reversed on %s\n", id->ident);
14995 return 1;
14996}
14997
14998static const struct intel_dmi_quirk intel_dmi_quirks[] = {
14999 {
15000 .dmi_id_list = &(const struct dmi_system_id[]) {
15001 {
15002 .callback = intel_dmi_reverse_brightness,
15003 .ident = "NCR Corporation",
15004 .matches = {DMI_MATCH(DMI_SYS_VENDOR, "NCR Corporation"),
15005 DMI_MATCH(DMI_PRODUCT_NAME, ""),
15006 },
15007 },
15008 { } /* terminating entry */
15009 },
15010 .hook = quirk_invert_brightness,
15011 },
15012};
15013
c43b5634 15014static struct intel_quirk intel_quirks[] = {
b690e96c
JB
15015 /* Toshiba Protege R-205, S-209 needs pipe A force quirk */
15016 { 0x2592, 0x1179, 0x0001, quirk_pipea_force },
15017
b690e96c
JB
15018 /* ThinkPad T60 needs pipe A force quirk (bug #16494) */
15019 { 0x2782, 0x17aa, 0x201a, quirk_pipea_force },
15020
5f080c0f
VS
15021 /* 830 needs to leave pipe A & dpll A up */
15022 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
15023
b6b5d049
VS
15024 /* 830 needs to leave pipe B & dpll B up */
15025 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipeb_force },
15026
435793df
KP
15027 /* Lenovo U160 cannot use SSC on LVDS */
15028 { 0x0046, 0x17aa, 0x3920, quirk_ssc_force_disable },
070d329a
MAS
15029
15030 /* Sony Vaio Y cannot use SSC on LVDS */
15031 { 0x0046, 0x104d, 0x9076, quirk_ssc_force_disable },
5a15ab5b 15032
be505f64
AH
15033 /* Acer Aspire 5734Z must invert backlight brightness */
15034 { 0x2a42, 0x1025, 0x0459, quirk_invert_brightness },
15035
15036 /* Acer/eMachines G725 */
15037 { 0x2a42, 0x1025, 0x0210, quirk_invert_brightness },
15038
15039 /* Acer/eMachines e725 */
15040 { 0x2a42, 0x1025, 0x0212, quirk_invert_brightness },
15041
15042 /* Acer/Packard Bell NCL20 */
15043 { 0x2a42, 0x1025, 0x034b, quirk_invert_brightness },
15044
15045 /* Acer Aspire 4736Z */
15046 { 0x2a42, 0x1025, 0x0260, quirk_invert_brightness },
0f540c3a
JN
15047
15048 /* Acer Aspire 5336 */
15049 { 0x2a42, 0x1025, 0x048a, quirk_invert_brightness },
2e93a1aa
SD
15050
15051 /* Acer C720 and C720P Chromebooks (Celeron 2955U) have backlights */
15052 { 0x0a06, 0x1025, 0x0a11, quirk_backlight_present },
d4967d8c 15053
dfb3d47b
SD
15054 /* Acer C720 Chromebook (Core i3 4005U) */
15055 { 0x0a16, 0x1025, 0x0a11, quirk_backlight_present },
15056
b2a9601c 15057 /* Apple Macbook 2,1 (Core 2 T7400) */
15058 { 0x27a2, 0x8086, 0x7270, quirk_backlight_present },
15059
d4967d8c
SD
15060 /* Toshiba CB35 Chromebook (Celeron 2955U) */
15061 { 0x0a06, 0x1179, 0x0a88, quirk_backlight_present },
724cb06f
SD
15062
15063 /* HP Chromebook 14 (Celeron 2955U) */
15064 { 0x0a06, 0x103c, 0x21ed, quirk_backlight_present },
cf6f0af9
JN
15065
15066 /* Dell Chromebook 11 */
15067 { 0x0a06, 0x1028, 0x0a35, quirk_backlight_present },
b690e96c
JB
15068};
15069
15070static void intel_init_quirks(struct drm_device *dev)
15071{
15072 struct pci_dev *d = dev->pdev;
15073 int i;
15074
15075 for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
15076 struct intel_quirk *q = &intel_quirks[i];
15077
15078 if (d->device == q->device &&
15079 (d->subsystem_vendor == q->subsystem_vendor ||
15080 q->subsystem_vendor == PCI_ANY_ID) &&
15081 (d->subsystem_device == q->subsystem_device ||
15082 q->subsystem_device == PCI_ANY_ID))
15083 q->hook(dev);
15084 }
5f85f176
EE
15085 for (i = 0; i < ARRAY_SIZE(intel_dmi_quirks); i++) {
15086 if (dmi_check_system(*intel_dmi_quirks[i].dmi_id_list) != 0)
15087 intel_dmi_quirks[i].hook(dev);
15088 }
b690e96c
JB
15089}
15090
9cce37f4
JB
15091/* Disable the VGA plane that we never use */
15092static void i915_disable_vga(struct drm_device *dev)
15093{
15094 struct drm_i915_private *dev_priv = dev->dev_private;
15095 u8 sr1;
766aa1c4 15096 u32 vga_reg = i915_vgacntrl_reg(dev);
9cce37f4 15097
2b37c616 15098 /* WaEnableVGAAccessThroughIOPort:ctg,elk,ilk,snb,ivb,vlv,hsw */
9cce37f4 15099 vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
3fdcf431 15100 outb(SR01, VGA_SR_INDEX);
9cce37f4
JB
15101 sr1 = inb(VGA_SR_DATA);
15102 outb(sr1 | 1<<5, VGA_SR_DATA);
15103 vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
15104 udelay(300);
15105
01f5a626 15106 I915_WRITE(vga_reg, VGA_DISP_DISABLE);
9cce37f4
JB
15107 POSTING_READ(vga_reg);
15108}
15109
f817586c
DV
15110void intel_modeset_init_hw(struct drm_device *dev)
15111{
b6283055 15112 intel_update_cdclk(dev);
a8f78b58 15113 intel_prepare_ddi(dev);
f817586c 15114 intel_init_clock_gating(dev);
8090c6b9 15115 intel_enable_gt_powersave(dev);
f817586c
DV
15116}
15117
79e53945
JB
15118void intel_modeset_init(struct drm_device *dev)
15119{
652c393a 15120 struct drm_i915_private *dev_priv = dev->dev_private;
1fe47785 15121 int sprite, ret;
8cc87b75 15122 enum pipe pipe;
46f297fb 15123 struct intel_crtc *crtc;
79e53945
JB
15124
15125 drm_mode_config_init(dev);
15126
15127 dev->mode_config.min_width = 0;
15128 dev->mode_config.min_height = 0;
15129
019d96cb
DA
15130 dev->mode_config.preferred_depth = 24;
15131 dev->mode_config.prefer_shadow = 1;
15132
25bab385
TU
15133 dev->mode_config.allow_fb_modifiers = true;
15134
e6ecefaa 15135 dev->mode_config.funcs = &intel_mode_funcs;
79e53945 15136
b690e96c
JB
15137 intel_init_quirks(dev);
15138
1fa61106
ED
15139 intel_init_pm(dev);
15140
e3c74757
BW
15141 if (INTEL_INFO(dev)->num_pipes == 0)
15142 return;
15143
e70236a8 15144 intel_init_display(dev);
7c10a2b5 15145 intel_init_audio(dev);
e70236a8 15146
a6c45cf0
CW
15147 if (IS_GEN2(dev)) {
15148 dev->mode_config.max_width = 2048;
15149 dev->mode_config.max_height = 2048;
15150 } else if (IS_GEN3(dev)) {
5e4d6fa7
KP
15151 dev->mode_config.max_width = 4096;
15152 dev->mode_config.max_height = 4096;
79e53945 15153 } else {
a6c45cf0
CW
15154 dev->mode_config.max_width = 8192;
15155 dev->mode_config.max_height = 8192;
79e53945 15156 }
068be561 15157
dc41c154
VS
15158 if (IS_845G(dev) || IS_I865G(dev)) {
15159 dev->mode_config.cursor_width = IS_845G(dev) ? 64 : 512;
15160 dev->mode_config.cursor_height = 1023;
15161 } else if (IS_GEN2(dev)) {
068be561
DL
15162 dev->mode_config.cursor_width = GEN2_CURSOR_WIDTH;
15163 dev->mode_config.cursor_height = GEN2_CURSOR_HEIGHT;
15164 } else {
15165 dev->mode_config.cursor_width = MAX_CURSOR_WIDTH;
15166 dev->mode_config.cursor_height = MAX_CURSOR_HEIGHT;
15167 }
15168
5d4545ae 15169 dev->mode_config.fb_base = dev_priv->gtt.mappable_base;
79e53945 15170
28c97730 15171 DRM_DEBUG_KMS("%d display pipe%s available.\n",
7eb552ae
BW
15172 INTEL_INFO(dev)->num_pipes,
15173 INTEL_INFO(dev)->num_pipes > 1 ? "s" : "");
79e53945 15174
055e393f 15175 for_each_pipe(dev_priv, pipe) {
8cc87b75 15176 intel_crtc_init(dev, pipe);
3bdcfc0c 15177 for_each_sprite(dev_priv, pipe, sprite) {
1fe47785 15178 ret = intel_plane_init(dev, pipe, sprite);
7f1f3851 15179 if (ret)
06da8da2 15180 DRM_DEBUG_KMS("pipe %c sprite %c init failed: %d\n",
1fe47785 15181 pipe_name(pipe), sprite_name(pipe, sprite), ret);
7f1f3851 15182 }
79e53945
JB
15183 }
15184
f42bb70d
JB
15185 intel_init_dpio(dev);
15186
e72f9fbf 15187 intel_shared_dpll_init(dev);
ee7b9f93 15188
9cce37f4
JB
15189 /* Just disable it once at startup */
15190 i915_disable_vga(dev);
79e53945 15191 intel_setup_outputs(dev);
11be49eb
CW
15192
15193 /* Just in case the BIOS is doing something questionable. */
7ff0ebcc 15194 intel_fbc_disable(dev);
fa9fa083 15195
6e9f798d 15196 drm_modeset_lock_all(dev);
fa9fa083 15197 intel_modeset_setup_hw_state(dev, false);
6e9f798d 15198 drm_modeset_unlock_all(dev);
46f297fb 15199
d3fcc808 15200 for_each_intel_crtc(dev, crtc) {
46f297fb
JB
15201 if (!crtc->active)
15202 continue;
15203
46f297fb 15204 /*
46f297fb
JB
15205 * Note that reserving the BIOS fb up front prevents us
15206 * from stuffing other stolen allocations like the ring
15207 * on top. This prevents some ugliness at boot time, and
15208 * can even allow for smooth boot transitions if the BIOS
15209 * fb is large enough for the active pipe configuration.
15210 */
5724dbd1
DL
15211 if (dev_priv->display.get_initial_plane_config) {
15212 dev_priv->display.get_initial_plane_config(crtc,
46f297fb
JB
15213 &crtc->plane_config);
15214 /*
15215 * If the fb is shared between multiple heads, we'll
15216 * just get the first one.
15217 */
f6936e29 15218 intel_find_initial_plane_obj(crtc, &crtc->plane_config);
46f297fb 15219 }
46f297fb 15220 }
2c7111db
CW
15221}
15222
7fad798e
DV
15223static void intel_enable_pipe_a(struct drm_device *dev)
15224{
15225 struct intel_connector *connector;
15226 struct drm_connector *crt = NULL;
15227 struct intel_load_detect_pipe load_detect_temp;
208bf9fd 15228 struct drm_modeset_acquire_ctx *ctx = dev->mode_config.acquire_ctx;
7fad798e
DV
15229
15230 /* We can't just switch on the pipe A, we need to set things up with a
15231 * proper mode and output configuration. As a gross hack, enable pipe A
15232 * by enabling the load detect pipe once. */
3a3371ff 15233 for_each_intel_connector(dev, connector) {
7fad798e
DV
15234 if (connector->encoder->type == INTEL_OUTPUT_ANALOG) {
15235 crt = &connector->base;
15236 break;
15237 }
15238 }
15239
15240 if (!crt)
15241 return;
15242
208bf9fd 15243 if (intel_get_load_detect_pipe(crt, NULL, &load_detect_temp, ctx))
49172fee 15244 intel_release_load_detect_pipe(crt, &load_detect_temp, ctx);
7fad798e
DV
15245}
15246
fa555837
DV
15247static bool
15248intel_check_plane_mapping(struct intel_crtc *crtc)
15249{
7eb552ae
BW
15250 struct drm_device *dev = crtc->base.dev;
15251 struct drm_i915_private *dev_priv = dev->dev_private;
fa555837
DV
15252 u32 reg, val;
15253
7eb552ae 15254 if (INTEL_INFO(dev)->num_pipes == 1)
fa555837
DV
15255 return true;
15256
15257 reg = DSPCNTR(!crtc->plane);
15258 val = I915_READ(reg);
15259
15260 if ((val & DISPLAY_PLANE_ENABLE) &&
15261 (!!(val & DISPPLANE_SEL_PIPE_MASK) == crtc->pipe))
15262 return false;
15263
15264 return true;
15265}
15266
24929352
DV
15267static void intel_sanitize_crtc(struct intel_crtc *crtc)
15268{
15269 struct drm_device *dev = crtc->base.dev;
15270 struct drm_i915_private *dev_priv = dev->dev_private;
fa555837 15271 u32 reg;
24929352 15272
24929352 15273 /* Clear any frame start delays used for debugging left by the BIOS */
6e3c9717 15274 reg = PIPECONF(crtc->config->cpu_transcoder);
24929352
DV
15275 I915_WRITE(reg, I915_READ(reg) & ~PIPECONF_FRAME_START_DELAY_MASK);
15276
d3eaf884 15277 /* restore vblank interrupts to correct state */
9625604c 15278 drm_crtc_vblank_reset(&crtc->base);
d297e103
VS
15279 if (crtc->active) {
15280 update_scanline_offset(crtc);
9625604c
DV
15281 drm_crtc_vblank_on(&crtc->base);
15282 }
d3eaf884 15283
24929352 15284 /* We need to sanitize the plane -> pipe mapping first because this will
fa555837
DV
15285 * disable the crtc (and hence change the state) if it is wrong. Note
15286 * that gen4+ has a fixed plane -> pipe mapping. */
15287 if (INTEL_INFO(dev)->gen < 4 && !intel_check_plane_mapping(crtc)) {
24929352
DV
15288 struct intel_connector *connector;
15289 bool plane;
15290
24929352
DV
15291 DRM_DEBUG_KMS("[CRTC:%d] wrong plane connection detected!\n",
15292 crtc->base.base.id);
15293
15294 /* Pipe has the wrong plane attached and the plane is active.
15295 * Temporarily change the plane mapping and disable everything
15296 * ... */
15297 plane = crtc->plane;
b70709a6 15298 to_intel_plane_state(crtc->base.primary->state)->visible = true;
24929352 15299 crtc->plane = !plane;
ce22dba9 15300 intel_crtc_disable_planes(&crtc->base);
24929352
DV
15301 dev_priv->display.crtc_disable(&crtc->base);
15302 crtc->plane = plane;
15303
15304 /* ... and break all links. */
3a3371ff 15305 for_each_intel_connector(dev, connector) {
24929352
DV
15306 if (connector->encoder->base.crtc != &crtc->base)
15307 continue;
15308
7f1950fb
EE
15309 connector->base.dpms = DRM_MODE_DPMS_OFF;
15310 connector->base.encoder = NULL;
24929352 15311 }
7f1950fb
EE
15312 /* multiple connectors may have the same encoder:
15313 * handle them and break crtc link separately */
3a3371ff 15314 for_each_intel_connector(dev, connector)
7f1950fb
EE
15315 if (connector->encoder->base.crtc == &crtc->base) {
15316 connector->encoder->base.crtc = NULL;
15317 connector->encoder->connectors_active = false;
15318 }
24929352
DV
15319
15320 WARN_ON(crtc->active);
83d65738 15321 crtc->base.state->enable = false;
49d6fa21 15322 crtc->base.state->active = false;
24929352
DV
15323 crtc->base.enabled = false;
15324 }
24929352 15325
7fad798e
DV
15326 if (dev_priv->quirks & QUIRK_PIPEA_FORCE &&
15327 crtc->pipe == PIPE_A && !crtc->active) {
15328 /* BIOS forgot to enable pipe A, this mostly happens after
15329 * resume. Force-enable the pipe to fix this, the update_dpms
15330 * call below we restore the pipe to the right state, but leave
15331 * the required bits on. */
15332 intel_enable_pipe_a(dev);
15333 }
15334
24929352
DV
15335 /* Adjust the state of the output pipe according to whether we
15336 * have active connectors/encoders. */
15337 intel_crtc_update_dpms(&crtc->base);
15338
83d65738 15339 if (crtc->active != crtc->base.state->enable) {
24929352
DV
15340 struct intel_encoder *encoder;
15341
15342 /* This can happen either due to bugs in the get_hw_state
15343 * functions or because the pipe is force-enabled due to the
15344 * pipe A quirk. */
15345 DRM_DEBUG_KMS("[CRTC:%d] hw state adjusted, was %s, now %s\n",
15346 crtc->base.base.id,
83d65738 15347 crtc->base.state->enable ? "enabled" : "disabled",
24929352
DV
15348 crtc->active ? "enabled" : "disabled");
15349
83d65738 15350 crtc->base.state->enable = crtc->active;
49d6fa21 15351 crtc->base.state->active = crtc->active;
24929352
DV
15352 crtc->base.enabled = crtc->active;
15353
15354 /* Because we only establish the connector -> encoder ->
15355 * crtc links if something is active, this means the
15356 * crtc is now deactivated. Break the links. connector
15357 * -> encoder links are only establish when things are
15358 * actually up, hence no need to break them. */
15359 WARN_ON(crtc->active);
15360
15361 for_each_encoder_on_crtc(dev, &crtc->base, encoder) {
15362 WARN_ON(encoder->connectors_active);
15363 encoder->base.crtc = NULL;
15364 }
15365 }
c5ab3bc0 15366
a3ed6aad 15367 if (crtc->active || HAS_GMCH_DISPLAY(dev)) {
4cc31489
DV
15368 /*
15369 * We start out with underrun reporting disabled to avoid races.
15370 * For correct bookkeeping mark this on active crtcs.
15371 *
c5ab3bc0
DV
15372 * Also on gmch platforms we dont have any hardware bits to
15373 * disable the underrun reporting. Which means we need to start
15374 * out with underrun reporting disabled also on inactive pipes,
15375 * since otherwise we'll complain about the garbage we read when
15376 * e.g. coming up after runtime pm.
15377 *
4cc31489
DV
15378 * No protection against concurrent access is required - at
15379 * worst a fifo underrun happens which also sets this to false.
15380 */
15381 crtc->cpu_fifo_underrun_disabled = true;
15382 crtc->pch_fifo_underrun_disabled = true;
15383 }
24929352
DV
15384}
15385
15386static void intel_sanitize_encoder(struct intel_encoder *encoder)
15387{
15388 struct intel_connector *connector;
15389 struct drm_device *dev = encoder->base.dev;
15390
15391 /* We need to check both for a crtc link (meaning that the
15392 * encoder is active and trying to read from a pipe) and the
15393 * pipe itself being active. */
15394 bool has_active_crtc = encoder->base.crtc &&
15395 to_intel_crtc(encoder->base.crtc)->active;
15396
15397 if (encoder->connectors_active && !has_active_crtc) {
15398 DRM_DEBUG_KMS("[ENCODER:%d:%s] has active connectors but no active pipe!\n",
15399 encoder->base.base.id,
8e329a03 15400 encoder->base.name);
24929352
DV
15401
15402 /* Connector is active, but has no active pipe. This is
15403 * fallout from our resume register restoring. Disable
15404 * the encoder manually again. */
15405 if (encoder->base.crtc) {
15406 DRM_DEBUG_KMS("[ENCODER:%d:%s] manually disabled\n",
15407 encoder->base.base.id,
8e329a03 15408 encoder->base.name);
24929352 15409 encoder->disable(encoder);
a62d1497
VS
15410 if (encoder->post_disable)
15411 encoder->post_disable(encoder);
24929352 15412 }
7f1950fb
EE
15413 encoder->base.crtc = NULL;
15414 encoder->connectors_active = false;
24929352
DV
15415
15416 /* Inconsistent output/port/pipe state happens presumably due to
15417 * a bug in one of the get_hw_state functions. Or someplace else
15418 * in our code, like the register restore mess on resume. Clamp
15419 * things to off as a safer default. */
3a3371ff 15420 for_each_intel_connector(dev, connector) {
24929352
DV
15421 if (connector->encoder != encoder)
15422 continue;
7f1950fb
EE
15423 connector->base.dpms = DRM_MODE_DPMS_OFF;
15424 connector->base.encoder = NULL;
24929352
DV
15425 }
15426 }
15427 /* Enabled encoders without active connectors will be fixed in
15428 * the crtc fixup. */
15429}
15430
04098753 15431void i915_redisable_vga_power_on(struct drm_device *dev)
0fde901f
KM
15432{
15433 struct drm_i915_private *dev_priv = dev->dev_private;
766aa1c4 15434 u32 vga_reg = i915_vgacntrl_reg(dev);
0fde901f 15435
04098753
ID
15436 if (!(I915_READ(vga_reg) & VGA_DISP_DISABLE)) {
15437 DRM_DEBUG_KMS("Something enabled VGA plane, disabling it\n");
15438 i915_disable_vga(dev);
15439 }
15440}
15441
15442void i915_redisable_vga(struct drm_device *dev)
15443{
15444 struct drm_i915_private *dev_priv = dev->dev_private;
15445
8dc8a27c
PZ
15446 /* This function can be called both from intel_modeset_setup_hw_state or
15447 * at a very early point in our resume sequence, where the power well
15448 * structures are not yet restored. Since this function is at a very
15449 * paranoid "someone might have enabled VGA while we were not looking"
15450 * level, just check if the power well is enabled instead of trying to
15451 * follow the "don't touch the power well if we don't need it" policy
15452 * the rest of the driver uses. */
f458ebbc 15453 if (!intel_display_power_is_enabled(dev_priv, POWER_DOMAIN_VGA))
8dc8a27c
PZ
15454 return;
15455
04098753 15456 i915_redisable_vga_power_on(dev);
0fde901f
KM
15457}
15458
98ec7739
VS
15459static bool primary_get_hw_state(struct intel_crtc *crtc)
15460{
15461 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
15462
15463 if (!crtc->active)
15464 return false;
15465
15466 return I915_READ(DSPCNTR(crtc->plane)) & DISPLAY_PLANE_ENABLE;
15467}
15468
30e984df 15469static void intel_modeset_readout_hw_state(struct drm_device *dev)
24929352
DV
15470{
15471 struct drm_i915_private *dev_priv = dev->dev_private;
15472 enum pipe pipe;
24929352
DV
15473 struct intel_crtc *crtc;
15474 struct intel_encoder *encoder;
15475 struct intel_connector *connector;
5358901f 15476 int i;
24929352 15477
d3fcc808 15478 for_each_intel_crtc(dev, crtc) {
b70709a6
ML
15479 struct drm_plane *primary = crtc->base.primary;
15480 struct intel_plane_state *plane_state;
15481
6e3c9717 15482 memset(crtc->config, 0, sizeof(*crtc->config));
3b117c8f 15483
6e3c9717 15484 crtc->config->quirks |= PIPE_CONFIG_QUIRK_INHERITED_MODE;
9953599b 15485
0e8ffe1b 15486 crtc->active = dev_priv->display.get_pipe_config(crtc,
6e3c9717 15487 crtc->config);
24929352 15488
83d65738 15489 crtc->base.state->enable = crtc->active;
49d6fa21 15490 crtc->base.state->active = crtc->active;
24929352 15491 crtc->base.enabled = crtc->active;
b70709a6
ML
15492
15493 plane_state = to_intel_plane_state(primary->state);
15494 plane_state->visible = primary_get_hw_state(crtc);
24929352
DV
15495
15496 DRM_DEBUG_KMS("[CRTC:%d] hw state readout: %s\n",
15497 crtc->base.base.id,
15498 crtc->active ? "enabled" : "disabled");
15499 }
15500
5358901f
DV
15501 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
15502 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
15503
3e369b76
ACO
15504 pll->on = pll->get_hw_state(dev_priv, pll,
15505 &pll->config.hw_state);
5358901f 15506 pll->active = 0;
3e369b76 15507 pll->config.crtc_mask = 0;
d3fcc808 15508 for_each_intel_crtc(dev, crtc) {
1e6f2ddc 15509 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll) {
5358901f 15510 pll->active++;
3e369b76 15511 pll->config.crtc_mask |= 1 << crtc->pipe;
1e6f2ddc 15512 }
5358901f 15513 }
5358901f 15514
1e6f2ddc 15515 DRM_DEBUG_KMS("%s hw state readout: crtc_mask 0x%08x, on %i\n",
3e369b76 15516 pll->name, pll->config.crtc_mask, pll->on);
bd2bb1b9 15517
3e369b76 15518 if (pll->config.crtc_mask)
bd2bb1b9 15519 intel_display_power_get(dev_priv, POWER_DOMAIN_PLLS);
5358901f
DV
15520 }
15521
b2784e15 15522 for_each_intel_encoder(dev, encoder) {
24929352
DV
15523 pipe = 0;
15524
15525 if (encoder->get_hw_state(encoder, &pipe)) {
045ac3b5
JB
15526 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
15527 encoder->base.crtc = &crtc->base;
6e3c9717 15528 encoder->get_config(encoder, crtc->config);
24929352
DV
15529 } else {
15530 encoder->base.crtc = NULL;
15531 }
15532
15533 encoder->connectors_active = false;
6f2bcceb 15534 DRM_DEBUG_KMS("[ENCODER:%d:%s] hw state readout: %s, pipe %c\n",
24929352 15535 encoder->base.base.id,
8e329a03 15536 encoder->base.name,
24929352 15537 encoder->base.crtc ? "enabled" : "disabled",
6f2bcceb 15538 pipe_name(pipe));
24929352
DV
15539 }
15540
3a3371ff 15541 for_each_intel_connector(dev, connector) {
24929352
DV
15542 if (connector->get_hw_state(connector)) {
15543 connector->base.dpms = DRM_MODE_DPMS_ON;
15544 connector->encoder->connectors_active = true;
15545 connector->base.encoder = &connector->encoder->base;
15546 } else {
15547 connector->base.dpms = DRM_MODE_DPMS_OFF;
15548 connector->base.encoder = NULL;
15549 }
15550 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] hw state readout: %s\n",
15551 connector->base.base.id,
c23cc417 15552 connector->base.name,
24929352
DV
15553 connector->base.encoder ? "enabled" : "disabled");
15554 }
30e984df
DV
15555}
15556
15557/* Scan out the current hw modeset state, sanitizes it and maps it into the drm
15558 * and i915 state tracking structures. */
15559void intel_modeset_setup_hw_state(struct drm_device *dev,
15560 bool force_restore)
15561{
15562 struct drm_i915_private *dev_priv = dev->dev_private;
15563 enum pipe pipe;
30e984df
DV
15564 struct intel_crtc *crtc;
15565 struct intel_encoder *encoder;
35c95375 15566 int i;
30e984df
DV
15567
15568 intel_modeset_readout_hw_state(dev);
24929352 15569
babea61d
JB
15570 /*
15571 * Now that we have the config, copy it to each CRTC struct
15572 * Note that this could go away if we move to using crtc_config
15573 * checking everywhere.
15574 */
d3fcc808 15575 for_each_intel_crtc(dev, crtc) {
d330a953 15576 if (crtc->active && i915.fastboot) {
6e3c9717
ACO
15577 intel_mode_from_pipe_config(&crtc->base.mode,
15578 crtc->config);
babea61d
JB
15579 DRM_DEBUG_KMS("[CRTC:%d] found active mode: ",
15580 crtc->base.base.id);
15581 drm_mode_debug_printmodeline(&crtc->base.mode);
15582 }
15583 }
15584
24929352 15585 /* HW state is read out, now we need to sanitize this mess. */
b2784e15 15586 for_each_intel_encoder(dev, encoder) {
24929352
DV
15587 intel_sanitize_encoder(encoder);
15588 }
15589
055e393f 15590 for_each_pipe(dev_priv, pipe) {
24929352
DV
15591 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
15592 intel_sanitize_crtc(crtc);
6e3c9717
ACO
15593 intel_dump_pipe_config(crtc, crtc->config,
15594 "[setup_hw_state]");
24929352 15595 }
9a935856 15596
d29b2f9d
ACO
15597 intel_modeset_update_connector_atomic_state(dev);
15598
35c95375
DV
15599 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
15600 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
15601
15602 if (!pll->on || pll->active)
15603 continue;
15604
15605 DRM_DEBUG_KMS("%s enabled but not in use, disabling\n", pll->name);
15606
15607 pll->disable(dev_priv, pll);
15608 pll->on = false;
15609 }
15610
3078999f
PB
15611 if (IS_GEN9(dev))
15612 skl_wm_get_hw_state(dev);
15613 else if (HAS_PCH_SPLIT(dev))
243e6a44
VS
15614 ilk_wm_get_hw_state(dev);
15615
45e2b5f6 15616 if (force_restore) {
7d0bc1ea
VS
15617 i915_redisable_vga(dev);
15618
f30da187
DV
15619 /*
15620 * We need to use raw interfaces for restoring state to avoid
15621 * checking (bogus) intermediate states.
15622 */
055e393f 15623 for_each_pipe(dev_priv, pipe) {
b5644d05
JB
15624 struct drm_crtc *crtc =
15625 dev_priv->pipe_to_crtc_mapping[pipe];
f30da187 15626
83a57153 15627 intel_crtc_restore_mode(crtc);
45e2b5f6
DV
15628 }
15629 } else {
15630 intel_modeset_update_staged_output_state(dev);
15631 }
8af6cf88
DV
15632
15633 intel_modeset_check_state(dev);
2c7111db
CW
15634}
15635
15636void intel_modeset_gem_init(struct drm_device *dev)
15637{
92122789 15638 struct drm_i915_private *dev_priv = dev->dev_private;
484b41dd 15639 struct drm_crtc *c;
2ff8fde1 15640 struct drm_i915_gem_object *obj;
e0d6149b 15641 int ret;
484b41dd 15642
ae48434c
ID
15643 mutex_lock(&dev->struct_mutex);
15644 intel_init_gt_powersave(dev);
15645 mutex_unlock(&dev->struct_mutex);
15646
92122789
JB
15647 /*
15648 * There may be no VBT; and if the BIOS enabled SSC we can
15649 * just keep using it to avoid unnecessary flicker. Whereas if the
15650 * BIOS isn't using it, don't assume it will work even if the VBT
15651 * indicates as much.
15652 */
15653 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
15654 dev_priv->vbt.lvds_use_ssc = !!(I915_READ(PCH_DREF_CONTROL) &
15655 DREF_SSC1_ENABLE);
15656
1833b134 15657 intel_modeset_init_hw(dev);
02e792fb
DV
15658
15659 intel_setup_overlay(dev);
484b41dd
JB
15660
15661 /*
15662 * Make sure any fbs we allocated at startup are properly
15663 * pinned & fenced. When we do the allocation it's too early
15664 * for this.
15665 */
70e1e0ec 15666 for_each_crtc(dev, c) {
2ff8fde1
MR
15667 obj = intel_fb_obj(c->primary->fb);
15668 if (obj == NULL)
484b41dd
JB
15669 continue;
15670
e0d6149b
TU
15671 mutex_lock(&dev->struct_mutex);
15672 ret = intel_pin_and_fence_fb_obj(c->primary,
15673 c->primary->fb,
15674 c->primary->state,
15675 NULL);
15676 mutex_unlock(&dev->struct_mutex);
15677 if (ret) {
484b41dd
JB
15678 DRM_ERROR("failed to pin boot fb on pipe %d\n",
15679 to_intel_crtc(c)->pipe);
66e514c1
DA
15680 drm_framebuffer_unreference(c->primary->fb);
15681 c->primary->fb = NULL;
afd65eb4 15682 update_state_fb(c->primary);
484b41dd
JB
15683 }
15684 }
0962c3c9
VS
15685
15686 intel_backlight_register(dev);
79e53945
JB
15687}
15688
4932e2c3
ID
15689void intel_connector_unregister(struct intel_connector *intel_connector)
15690{
15691 struct drm_connector *connector = &intel_connector->base;
15692
15693 intel_panel_destroy_backlight(connector);
34ea3d38 15694 drm_connector_unregister(connector);
4932e2c3
ID
15695}
15696
79e53945
JB
15697void intel_modeset_cleanup(struct drm_device *dev)
15698{
652c393a 15699 struct drm_i915_private *dev_priv = dev->dev_private;
d9255d57 15700 struct drm_connector *connector;
652c393a 15701
2eb5252e
ID
15702 intel_disable_gt_powersave(dev);
15703
0962c3c9
VS
15704 intel_backlight_unregister(dev);
15705
fd0c0642
DV
15706 /*
15707 * Interrupts and polling as the first thing to avoid creating havoc.
2eb5252e 15708 * Too much stuff here (turning of connectors, ...) would
fd0c0642
DV
15709 * experience fancy races otherwise.
15710 */
2aeb7d3a 15711 intel_irq_uninstall(dev_priv);
eb21b92b 15712
fd0c0642
DV
15713 /*
15714 * Due to the hpd irq storm handling the hotplug work can re-arm the
15715 * poll handlers. Hence disable polling after hpd handling is shut down.
15716 */
f87ea761 15717 drm_kms_helper_poll_fini(dev);
fd0c0642 15718
652c393a
JB
15719 mutex_lock(&dev->struct_mutex);
15720
723bfd70
JB
15721 intel_unregister_dsm_handler();
15722
7ff0ebcc 15723 intel_fbc_disable(dev);
e70236a8 15724
69341a5e
KH
15725 mutex_unlock(&dev->struct_mutex);
15726
1630fe75
CW
15727 /* flush any delayed tasks or pending work */
15728 flush_scheduled_work();
15729
db31af1d
JN
15730 /* destroy the backlight and sysfs files before encoders/connectors */
15731 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
4932e2c3
ID
15732 struct intel_connector *intel_connector;
15733
15734 intel_connector = to_intel_connector(connector);
15735 intel_connector->unregister(intel_connector);
db31af1d 15736 }
d9255d57 15737
79e53945 15738 drm_mode_config_cleanup(dev);
4d7bb011
DV
15739
15740 intel_cleanup_overlay(dev);
ae48434c
ID
15741
15742 mutex_lock(&dev->struct_mutex);
15743 intel_cleanup_gt_powersave(dev);
15744 mutex_unlock(&dev->struct_mutex);
79e53945
JB
15745}
15746
f1c79df3
ZW
15747/*
15748 * Return which encoder is currently attached for connector.
15749 */
df0e9248 15750struct drm_encoder *intel_best_encoder(struct drm_connector *connector)
79e53945 15751{
df0e9248
CW
15752 return &intel_attached_encoder(connector)->base;
15753}
f1c79df3 15754
df0e9248
CW
15755void intel_connector_attach_encoder(struct intel_connector *connector,
15756 struct intel_encoder *encoder)
15757{
15758 connector->encoder = encoder;
15759 drm_mode_connector_attach_encoder(&connector->base,
15760 &encoder->base);
79e53945 15761}
28d52043
DA
15762
15763/*
15764 * set vga decode state - true == enable VGA decode
15765 */
15766int intel_modeset_vga_set_state(struct drm_device *dev, bool state)
15767{
15768 struct drm_i915_private *dev_priv = dev->dev_private;
a885b3cc 15769 unsigned reg = INTEL_INFO(dev)->gen >= 6 ? SNB_GMCH_CTRL : INTEL_GMCH_CTRL;
28d52043
DA
15770 u16 gmch_ctrl;
15771
75fa041d
CW
15772 if (pci_read_config_word(dev_priv->bridge_dev, reg, &gmch_ctrl)) {
15773 DRM_ERROR("failed to read control word\n");
15774 return -EIO;
15775 }
15776
c0cc8a55
CW
15777 if (!!(gmch_ctrl & INTEL_GMCH_VGA_DISABLE) == !state)
15778 return 0;
15779
28d52043
DA
15780 if (state)
15781 gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
15782 else
15783 gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
75fa041d
CW
15784
15785 if (pci_write_config_word(dev_priv->bridge_dev, reg, gmch_ctrl)) {
15786 DRM_ERROR("failed to write control word\n");
15787 return -EIO;
15788 }
15789
28d52043
DA
15790 return 0;
15791}
c4a1d9e4 15792
c4a1d9e4 15793struct intel_display_error_state {
ff57f1b0
PZ
15794
15795 u32 power_well_driver;
15796
63b66e5b
CW
15797 int num_transcoders;
15798
c4a1d9e4
CW
15799 struct intel_cursor_error_state {
15800 u32 control;
15801 u32 position;
15802 u32 base;
15803 u32 size;
52331309 15804 } cursor[I915_MAX_PIPES];
c4a1d9e4
CW
15805
15806 struct intel_pipe_error_state {
ddf9c536 15807 bool power_domain_on;
c4a1d9e4 15808 u32 source;
f301b1e1 15809 u32 stat;
52331309 15810 } pipe[I915_MAX_PIPES];
c4a1d9e4
CW
15811
15812 struct intel_plane_error_state {
15813 u32 control;
15814 u32 stride;
15815 u32 size;
15816 u32 pos;
15817 u32 addr;
15818 u32 surface;
15819 u32 tile_offset;
52331309 15820 } plane[I915_MAX_PIPES];
63b66e5b
CW
15821
15822 struct intel_transcoder_error_state {
ddf9c536 15823 bool power_domain_on;
63b66e5b
CW
15824 enum transcoder cpu_transcoder;
15825
15826 u32 conf;
15827
15828 u32 htotal;
15829 u32 hblank;
15830 u32 hsync;
15831 u32 vtotal;
15832 u32 vblank;
15833 u32 vsync;
15834 } transcoder[4];
c4a1d9e4
CW
15835};
15836
15837struct intel_display_error_state *
15838intel_display_capture_error_state(struct drm_device *dev)
15839{
fbee40df 15840 struct drm_i915_private *dev_priv = dev->dev_private;
c4a1d9e4 15841 struct intel_display_error_state *error;
63b66e5b
CW
15842 int transcoders[] = {
15843 TRANSCODER_A,
15844 TRANSCODER_B,
15845 TRANSCODER_C,
15846 TRANSCODER_EDP,
15847 };
c4a1d9e4
CW
15848 int i;
15849
63b66e5b
CW
15850 if (INTEL_INFO(dev)->num_pipes == 0)
15851 return NULL;
15852
9d1cb914 15853 error = kzalloc(sizeof(*error), GFP_ATOMIC);
c4a1d9e4
CW
15854 if (error == NULL)
15855 return NULL;
15856
190be112 15857 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
ff57f1b0
PZ
15858 error->power_well_driver = I915_READ(HSW_PWR_WELL_DRIVER);
15859
055e393f 15860 for_each_pipe(dev_priv, i) {
ddf9c536 15861 error->pipe[i].power_domain_on =
f458ebbc
DV
15862 __intel_display_power_is_enabled(dev_priv,
15863 POWER_DOMAIN_PIPE(i));
ddf9c536 15864 if (!error->pipe[i].power_domain_on)
9d1cb914
PZ
15865 continue;
15866
5efb3e28
VS
15867 error->cursor[i].control = I915_READ(CURCNTR(i));
15868 error->cursor[i].position = I915_READ(CURPOS(i));
15869 error->cursor[i].base = I915_READ(CURBASE(i));
c4a1d9e4
CW
15870
15871 error->plane[i].control = I915_READ(DSPCNTR(i));
15872 error->plane[i].stride = I915_READ(DSPSTRIDE(i));
80ca378b 15873 if (INTEL_INFO(dev)->gen <= 3) {
51889b35 15874 error->plane[i].size = I915_READ(DSPSIZE(i));
80ca378b
PZ
15875 error->plane[i].pos = I915_READ(DSPPOS(i));
15876 }
ca291363
PZ
15877 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
15878 error->plane[i].addr = I915_READ(DSPADDR(i));
c4a1d9e4
CW
15879 if (INTEL_INFO(dev)->gen >= 4) {
15880 error->plane[i].surface = I915_READ(DSPSURF(i));
15881 error->plane[i].tile_offset = I915_READ(DSPTILEOFF(i));
15882 }
15883
c4a1d9e4 15884 error->pipe[i].source = I915_READ(PIPESRC(i));
f301b1e1 15885
3abfce77 15886 if (HAS_GMCH_DISPLAY(dev))
f301b1e1 15887 error->pipe[i].stat = I915_READ(PIPESTAT(i));
63b66e5b
CW
15888 }
15889
15890 error->num_transcoders = INTEL_INFO(dev)->num_pipes;
15891 if (HAS_DDI(dev_priv->dev))
15892 error->num_transcoders++; /* Account for eDP. */
15893
15894 for (i = 0; i < error->num_transcoders; i++) {
15895 enum transcoder cpu_transcoder = transcoders[i];
15896
ddf9c536 15897 error->transcoder[i].power_domain_on =
f458ebbc 15898 __intel_display_power_is_enabled(dev_priv,
38cc1daf 15899 POWER_DOMAIN_TRANSCODER(cpu_transcoder));
ddf9c536 15900 if (!error->transcoder[i].power_domain_on)
9d1cb914
PZ
15901 continue;
15902
63b66e5b
CW
15903 error->transcoder[i].cpu_transcoder = cpu_transcoder;
15904
15905 error->transcoder[i].conf = I915_READ(PIPECONF(cpu_transcoder));
15906 error->transcoder[i].htotal = I915_READ(HTOTAL(cpu_transcoder));
15907 error->transcoder[i].hblank = I915_READ(HBLANK(cpu_transcoder));
15908 error->transcoder[i].hsync = I915_READ(HSYNC(cpu_transcoder));
15909 error->transcoder[i].vtotal = I915_READ(VTOTAL(cpu_transcoder));
15910 error->transcoder[i].vblank = I915_READ(VBLANK(cpu_transcoder));
15911 error->transcoder[i].vsync = I915_READ(VSYNC(cpu_transcoder));
c4a1d9e4
CW
15912 }
15913
15914 return error;
15915}
15916
edc3d884
MK
15917#define err_printf(e, ...) i915_error_printf(e, __VA_ARGS__)
15918
c4a1d9e4 15919void
edc3d884 15920intel_display_print_error_state(struct drm_i915_error_state_buf *m,
c4a1d9e4
CW
15921 struct drm_device *dev,
15922 struct intel_display_error_state *error)
15923{
055e393f 15924 struct drm_i915_private *dev_priv = dev->dev_private;
c4a1d9e4
CW
15925 int i;
15926
63b66e5b
CW
15927 if (!error)
15928 return;
15929
edc3d884 15930 err_printf(m, "Num Pipes: %d\n", INTEL_INFO(dev)->num_pipes);
190be112 15931 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
edc3d884 15932 err_printf(m, "PWR_WELL_CTL2: %08x\n",
ff57f1b0 15933 error->power_well_driver);
055e393f 15934 for_each_pipe(dev_priv, i) {
edc3d884 15935 err_printf(m, "Pipe [%d]:\n", i);
ddf9c536
ID
15936 err_printf(m, " Power: %s\n",
15937 error->pipe[i].power_domain_on ? "on" : "off");
edc3d884 15938 err_printf(m, " SRC: %08x\n", error->pipe[i].source);
f301b1e1 15939 err_printf(m, " STAT: %08x\n", error->pipe[i].stat);
edc3d884
MK
15940
15941 err_printf(m, "Plane [%d]:\n", i);
15942 err_printf(m, " CNTR: %08x\n", error->plane[i].control);
15943 err_printf(m, " STRIDE: %08x\n", error->plane[i].stride);
80ca378b 15944 if (INTEL_INFO(dev)->gen <= 3) {
edc3d884
MK
15945 err_printf(m, " SIZE: %08x\n", error->plane[i].size);
15946 err_printf(m, " POS: %08x\n", error->plane[i].pos);
80ca378b 15947 }
4b71a570 15948 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
edc3d884 15949 err_printf(m, " ADDR: %08x\n", error->plane[i].addr);
c4a1d9e4 15950 if (INTEL_INFO(dev)->gen >= 4) {
edc3d884
MK
15951 err_printf(m, " SURF: %08x\n", error->plane[i].surface);
15952 err_printf(m, " TILEOFF: %08x\n", error->plane[i].tile_offset);
c4a1d9e4
CW
15953 }
15954
edc3d884
MK
15955 err_printf(m, "Cursor [%d]:\n", i);
15956 err_printf(m, " CNTR: %08x\n", error->cursor[i].control);
15957 err_printf(m, " POS: %08x\n", error->cursor[i].position);
15958 err_printf(m, " BASE: %08x\n", error->cursor[i].base);
c4a1d9e4 15959 }
63b66e5b
CW
15960
15961 for (i = 0; i < error->num_transcoders; i++) {
1cf84bb6 15962 err_printf(m, "CPU transcoder: %c\n",
63b66e5b 15963 transcoder_name(error->transcoder[i].cpu_transcoder));
ddf9c536
ID
15964 err_printf(m, " Power: %s\n",
15965 error->transcoder[i].power_domain_on ? "on" : "off");
63b66e5b
CW
15966 err_printf(m, " CONF: %08x\n", error->transcoder[i].conf);
15967 err_printf(m, " HTOTAL: %08x\n", error->transcoder[i].htotal);
15968 err_printf(m, " HBLANK: %08x\n", error->transcoder[i].hblank);
15969 err_printf(m, " HSYNC: %08x\n", error->transcoder[i].hsync);
15970 err_printf(m, " VTOTAL: %08x\n", error->transcoder[i].vtotal);
15971 err_printf(m, " VBLANK: %08x\n", error->transcoder[i].vblank);
15972 err_printf(m, " VSYNC: %08x\n", error->transcoder[i].vsync);
15973 }
c4a1d9e4 15974}
e2fcdaa9
VS
15975
15976void intel_modeset_preclose(struct drm_device *dev, struct drm_file *file)
15977{
15978 struct intel_crtc *crtc;
15979
15980 for_each_intel_crtc(dev, crtc) {
15981 struct intel_unpin_work *work;
e2fcdaa9 15982
5e2d7afc 15983 spin_lock_irq(&dev->event_lock);
e2fcdaa9
VS
15984
15985 work = crtc->unpin_work;
15986
15987 if (work && work->event &&
15988 work->event->base.file_priv == file) {
15989 kfree(work->event);
15990 work->event = NULL;
15991 }
15992
5e2d7afc 15993 spin_unlock_irq(&dev->event_lock);
e2fcdaa9
VS
15994 }
15995}