]> git.proxmox.com Git - mirror_ubuntu-bionic-kernel.git/blame - drivers/gpu/drm/i915/intel_display.c
MAINTAINERS: add link to the Intel Graphics for Linux web site
[mirror_ubuntu-bionic-kernel.git] / drivers / gpu / drm / i915 / intel_display.c
CommitLineData
79e53945
JB
1/*
2 * Copyright © 2006-2007 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 */
26
618563e3 27#include <linux/dmi.h>
c1c7af60
JB
28#include <linux/module.h>
29#include <linux/input.h>
79e53945 30#include <linux/i2c.h>
7662c8bd 31#include <linux/kernel.h>
5a0e3ad6 32#include <linux/slab.h>
9cce37f4 33#include <linux/vgaarb.h>
e0dac65e 34#include <drm/drm_edid.h>
760285e7 35#include <drm/drmP.h>
79e53945 36#include "intel_drv.h"
760285e7 37#include <drm/i915_drm.h>
79e53945 38#include "i915_drv.h"
e5510fac 39#include "i915_trace.h"
319c1d42 40#include <drm/drm_atomic.h>
c196e1d6 41#include <drm/drm_atomic_helper.h>
760285e7
DH
42#include <drm/drm_dp_helper.h>
43#include <drm/drm_crtc_helper.h>
465c120c
MR
44#include <drm/drm_plane_helper.h>
45#include <drm/drm_rect.h>
c0f372b3 46#include <linux/dma_remapping.h>
79e53945 47
465c120c 48/* Primary plane formats for gen <= 3 */
568db4f2 49static const uint32_t i8xx_primary_formats[] = {
67fe7dc5
DL
50 DRM_FORMAT_C8,
51 DRM_FORMAT_RGB565,
465c120c 52 DRM_FORMAT_XRGB1555,
67fe7dc5 53 DRM_FORMAT_XRGB8888,
465c120c
MR
54};
55
56/* Primary plane formats for gen >= 4 */
568db4f2 57static const uint32_t i965_primary_formats[] = {
6c0fd451
DL
58 DRM_FORMAT_C8,
59 DRM_FORMAT_RGB565,
60 DRM_FORMAT_XRGB8888,
61 DRM_FORMAT_XBGR8888,
62 DRM_FORMAT_XRGB2101010,
63 DRM_FORMAT_XBGR2101010,
64};
65
66static const uint32_t skl_primary_formats[] = {
67fe7dc5
DL
67 DRM_FORMAT_C8,
68 DRM_FORMAT_RGB565,
69 DRM_FORMAT_XRGB8888,
465c120c 70 DRM_FORMAT_XBGR8888,
67fe7dc5 71 DRM_FORMAT_ARGB8888,
465c120c
MR
72 DRM_FORMAT_ABGR8888,
73 DRM_FORMAT_XRGB2101010,
465c120c 74 DRM_FORMAT_XBGR2101010,
ea916ea0
KM
75 DRM_FORMAT_YUYV,
76 DRM_FORMAT_YVYU,
77 DRM_FORMAT_UYVY,
78 DRM_FORMAT_VYUY,
465c120c
MR
79};
80
3d7d6510
MR
81/* Cursor formats */
82static const uint32_t intel_cursor_formats[] = {
83 DRM_FORMAT_ARGB8888,
84};
85
6b383a7f 86static void intel_crtc_update_cursor(struct drm_crtc *crtc, bool on);
79e53945 87
f1f644dc 88static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
5cec258b 89 struct intel_crtc_state *pipe_config);
18442d08 90static void ironlake_pch_clock_get(struct intel_crtc *crtc,
5cec258b 91 struct intel_crtc_state *pipe_config);
f1f644dc 92
eb1bfe80
JB
93static int intel_framebuffer_init(struct drm_device *dev,
94 struct intel_framebuffer *ifb,
95 struct drm_mode_fb_cmd2 *mode_cmd,
96 struct drm_i915_gem_object *obj);
5b18e57c
DV
97static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc);
98static void intel_set_pipe_timings(struct intel_crtc *intel_crtc);
29407aab 99static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
f769cd24
VK
100 struct intel_link_m_n *m_n,
101 struct intel_link_m_n *m2_n2);
29407aab 102static void ironlake_set_pipeconf(struct drm_crtc *crtc);
229fca97
DV
103static void haswell_set_pipeconf(struct drm_crtc *crtc);
104static void intel_set_pipe_csc(struct drm_crtc *crtc);
d288f65f 105static void vlv_prepare_pll(struct intel_crtc *crtc,
5cec258b 106 const struct intel_crtc_state *pipe_config);
d288f65f 107static void chv_prepare_pll(struct intel_crtc *crtc,
5cec258b 108 const struct intel_crtc_state *pipe_config);
613d2b27
ML
109static void intel_begin_crtc_commit(struct drm_crtc *, struct drm_crtc_state *);
110static void intel_finish_crtc_commit(struct drm_crtc *, struct drm_crtc_state *);
549e2bfb
CK
111static void skl_init_scalers(struct drm_device *dev, struct intel_crtc *intel_crtc,
112 struct intel_crtc_state *crtc_state);
5ab7b0b7
ID
113static int i9xx_get_refclk(const struct intel_crtc_state *crtc_state,
114 int num_connectors);
bfd16b2a
ML
115static void skylake_pfit_enable(struct intel_crtc *crtc);
116static void ironlake_pfit_disable(struct intel_crtc *crtc, bool force);
117static void ironlake_pfit_enable(struct intel_crtc *crtc);
043e9bda 118static void intel_modeset_setup_hw_state(struct drm_device *dev);
e7457a9a 119
79e53945 120typedef struct {
0206e353 121 int min, max;
79e53945
JB
122} intel_range_t;
123
124typedef struct {
0206e353
AJ
125 int dot_limit;
126 int p2_slow, p2_fast;
79e53945
JB
127} intel_p2_t;
128
d4906093
ML
129typedef struct intel_limit intel_limit_t;
130struct intel_limit {
0206e353
AJ
131 intel_range_t dot, vco, n, m, m1, m2, p, p1;
132 intel_p2_t p2;
d4906093 133};
79e53945 134
bfa7df01
VS
135/* returns HPLL frequency in kHz */
136static int valleyview_get_vco(struct drm_i915_private *dev_priv)
137{
138 int hpll_freq, vco_freq[] = { 800, 1600, 2000, 2400 };
139
140 /* Obtain SKU information */
141 mutex_lock(&dev_priv->sb_lock);
142 hpll_freq = vlv_cck_read(dev_priv, CCK_FUSE_REG) &
143 CCK_FUSE_HPLL_FREQ_MASK;
144 mutex_unlock(&dev_priv->sb_lock);
145
146 return vco_freq[hpll_freq] * 1000;
147}
148
149static int vlv_get_cck_clock_hpll(struct drm_i915_private *dev_priv,
150 const char *name, u32 reg)
151{
152 u32 val;
153 int divider;
154
155 if (dev_priv->hpll_freq == 0)
156 dev_priv->hpll_freq = valleyview_get_vco(dev_priv);
157
158 mutex_lock(&dev_priv->sb_lock);
159 val = vlv_cck_read(dev_priv, reg);
160 mutex_unlock(&dev_priv->sb_lock);
161
162 divider = val & CCK_FREQUENCY_VALUES;
163
164 WARN((val & CCK_FREQUENCY_STATUS) !=
165 (divider << CCK_FREQUENCY_STATUS_SHIFT),
166 "%s change in progress\n", name);
167
168 return DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, divider + 1);
169}
170
d2acd215
DV
171int
172intel_pch_rawclk(struct drm_device *dev)
173{
174 struct drm_i915_private *dev_priv = dev->dev_private;
175
176 WARN_ON(!HAS_PCH_SPLIT(dev));
177
178 return I915_READ(PCH_RAWCLK_FREQ) & RAWCLK_FREQ_MASK;
179}
180
79e50a4f
JN
181/* hrawclock is 1/4 the FSB frequency */
182int intel_hrawclk(struct drm_device *dev)
183{
184 struct drm_i915_private *dev_priv = dev->dev_private;
185 uint32_t clkcfg;
186
187 /* There is no CLKCFG reg in Valleyview. VLV hrawclk is 200 MHz */
188 if (IS_VALLEYVIEW(dev))
189 return 200;
190
191 clkcfg = I915_READ(CLKCFG);
192 switch (clkcfg & CLKCFG_FSB_MASK) {
193 case CLKCFG_FSB_400:
194 return 100;
195 case CLKCFG_FSB_533:
196 return 133;
197 case CLKCFG_FSB_667:
198 return 166;
199 case CLKCFG_FSB_800:
200 return 200;
201 case CLKCFG_FSB_1067:
202 return 266;
203 case CLKCFG_FSB_1333:
204 return 333;
205 /* these two are just a guess; one of them might be right */
206 case CLKCFG_FSB_1600:
207 case CLKCFG_FSB_1600_ALT:
208 return 400;
209 default:
210 return 133;
211 }
212}
213
bfa7df01
VS
214static void intel_update_czclk(struct drm_i915_private *dev_priv)
215{
216 if (!IS_VALLEYVIEW(dev_priv))
217 return;
218
219 dev_priv->czclk_freq = vlv_get_cck_clock_hpll(dev_priv, "czclk",
220 CCK_CZ_CLOCK_CONTROL);
221
222 DRM_DEBUG_DRIVER("CZ clock rate: %d kHz\n", dev_priv->czclk_freq);
223}
224
021357ac
CW
225static inline u32 /* units of 100MHz */
226intel_fdi_link_freq(struct drm_device *dev)
227{
8b99e68c
CW
228 if (IS_GEN5(dev)) {
229 struct drm_i915_private *dev_priv = dev->dev_private;
230 return (I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK) + 2;
231 } else
232 return 27;
021357ac
CW
233}
234
5d536e28 235static const intel_limit_t intel_limits_i8xx_dac = {
0206e353 236 .dot = { .min = 25000, .max = 350000 },
9c333719 237 .vco = { .min = 908000, .max = 1512000 },
91dbe5fb 238 .n = { .min = 2, .max = 16 },
0206e353
AJ
239 .m = { .min = 96, .max = 140 },
240 .m1 = { .min = 18, .max = 26 },
241 .m2 = { .min = 6, .max = 16 },
242 .p = { .min = 4, .max = 128 },
243 .p1 = { .min = 2, .max = 33 },
273e27ca
EA
244 .p2 = { .dot_limit = 165000,
245 .p2_slow = 4, .p2_fast = 2 },
e4b36699
KP
246};
247
5d536e28
DV
248static const intel_limit_t intel_limits_i8xx_dvo = {
249 .dot = { .min = 25000, .max = 350000 },
9c333719 250 .vco = { .min = 908000, .max = 1512000 },
91dbe5fb 251 .n = { .min = 2, .max = 16 },
5d536e28
DV
252 .m = { .min = 96, .max = 140 },
253 .m1 = { .min = 18, .max = 26 },
254 .m2 = { .min = 6, .max = 16 },
255 .p = { .min = 4, .max = 128 },
256 .p1 = { .min = 2, .max = 33 },
257 .p2 = { .dot_limit = 165000,
258 .p2_slow = 4, .p2_fast = 4 },
259};
260
e4b36699 261static const intel_limit_t intel_limits_i8xx_lvds = {
0206e353 262 .dot = { .min = 25000, .max = 350000 },
9c333719 263 .vco = { .min = 908000, .max = 1512000 },
91dbe5fb 264 .n = { .min = 2, .max = 16 },
0206e353
AJ
265 .m = { .min = 96, .max = 140 },
266 .m1 = { .min = 18, .max = 26 },
267 .m2 = { .min = 6, .max = 16 },
268 .p = { .min = 4, .max = 128 },
269 .p1 = { .min = 1, .max = 6 },
273e27ca
EA
270 .p2 = { .dot_limit = 165000,
271 .p2_slow = 14, .p2_fast = 7 },
e4b36699 272};
273e27ca 273
e4b36699 274static const intel_limit_t intel_limits_i9xx_sdvo = {
0206e353
AJ
275 .dot = { .min = 20000, .max = 400000 },
276 .vco = { .min = 1400000, .max = 2800000 },
277 .n = { .min = 1, .max = 6 },
278 .m = { .min = 70, .max = 120 },
4f7dfb67
PJ
279 .m1 = { .min = 8, .max = 18 },
280 .m2 = { .min = 3, .max = 7 },
0206e353
AJ
281 .p = { .min = 5, .max = 80 },
282 .p1 = { .min = 1, .max = 8 },
273e27ca
EA
283 .p2 = { .dot_limit = 200000,
284 .p2_slow = 10, .p2_fast = 5 },
e4b36699
KP
285};
286
287static const intel_limit_t intel_limits_i9xx_lvds = {
0206e353
AJ
288 .dot = { .min = 20000, .max = 400000 },
289 .vco = { .min = 1400000, .max = 2800000 },
290 .n = { .min = 1, .max = 6 },
291 .m = { .min = 70, .max = 120 },
53a7d2d1
PJ
292 .m1 = { .min = 8, .max = 18 },
293 .m2 = { .min = 3, .max = 7 },
0206e353
AJ
294 .p = { .min = 7, .max = 98 },
295 .p1 = { .min = 1, .max = 8 },
273e27ca
EA
296 .p2 = { .dot_limit = 112000,
297 .p2_slow = 14, .p2_fast = 7 },
e4b36699
KP
298};
299
273e27ca 300
e4b36699 301static const intel_limit_t intel_limits_g4x_sdvo = {
273e27ca
EA
302 .dot = { .min = 25000, .max = 270000 },
303 .vco = { .min = 1750000, .max = 3500000},
304 .n = { .min = 1, .max = 4 },
305 .m = { .min = 104, .max = 138 },
306 .m1 = { .min = 17, .max = 23 },
307 .m2 = { .min = 5, .max = 11 },
308 .p = { .min = 10, .max = 30 },
309 .p1 = { .min = 1, .max = 3},
310 .p2 = { .dot_limit = 270000,
311 .p2_slow = 10,
312 .p2_fast = 10
044c7c41 313 },
e4b36699
KP
314};
315
316static const intel_limit_t intel_limits_g4x_hdmi = {
273e27ca
EA
317 .dot = { .min = 22000, .max = 400000 },
318 .vco = { .min = 1750000, .max = 3500000},
319 .n = { .min = 1, .max = 4 },
320 .m = { .min = 104, .max = 138 },
321 .m1 = { .min = 16, .max = 23 },
322 .m2 = { .min = 5, .max = 11 },
323 .p = { .min = 5, .max = 80 },
324 .p1 = { .min = 1, .max = 8},
325 .p2 = { .dot_limit = 165000,
326 .p2_slow = 10, .p2_fast = 5 },
e4b36699
KP
327};
328
329static const intel_limit_t intel_limits_g4x_single_channel_lvds = {
273e27ca
EA
330 .dot = { .min = 20000, .max = 115000 },
331 .vco = { .min = 1750000, .max = 3500000 },
332 .n = { .min = 1, .max = 3 },
333 .m = { .min = 104, .max = 138 },
334 .m1 = { .min = 17, .max = 23 },
335 .m2 = { .min = 5, .max = 11 },
336 .p = { .min = 28, .max = 112 },
337 .p1 = { .min = 2, .max = 8 },
338 .p2 = { .dot_limit = 0,
339 .p2_slow = 14, .p2_fast = 14
044c7c41 340 },
e4b36699
KP
341};
342
343static const intel_limit_t intel_limits_g4x_dual_channel_lvds = {
273e27ca
EA
344 .dot = { .min = 80000, .max = 224000 },
345 .vco = { .min = 1750000, .max = 3500000 },
346 .n = { .min = 1, .max = 3 },
347 .m = { .min = 104, .max = 138 },
348 .m1 = { .min = 17, .max = 23 },
349 .m2 = { .min = 5, .max = 11 },
350 .p = { .min = 14, .max = 42 },
351 .p1 = { .min = 2, .max = 6 },
352 .p2 = { .dot_limit = 0,
353 .p2_slow = 7, .p2_fast = 7
044c7c41 354 },
e4b36699
KP
355};
356
f2b115e6 357static const intel_limit_t intel_limits_pineview_sdvo = {
0206e353
AJ
358 .dot = { .min = 20000, .max = 400000},
359 .vco = { .min = 1700000, .max = 3500000 },
273e27ca 360 /* Pineview's Ncounter is a ring counter */
0206e353
AJ
361 .n = { .min = 3, .max = 6 },
362 .m = { .min = 2, .max = 256 },
273e27ca 363 /* Pineview only has one combined m divider, which we treat as m2. */
0206e353
AJ
364 .m1 = { .min = 0, .max = 0 },
365 .m2 = { .min = 0, .max = 254 },
366 .p = { .min = 5, .max = 80 },
367 .p1 = { .min = 1, .max = 8 },
273e27ca
EA
368 .p2 = { .dot_limit = 200000,
369 .p2_slow = 10, .p2_fast = 5 },
e4b36699
KP
370};
371
f2b115e6 372static const intel_limit_t intel_limits_pineview_lvds = {
0206e353
AJ
373 .dot = { .min = 20000, .max = 400000 },
374 .vco = { .min = 1700000, .max = 3500000 },
375 .n = { .min = 3, .max = 6 },
376 .m = { .min = 2, .max = 256 },
377 .m1 = { .min = 0, .max = 0 },
378 .m2 = { .min = 0, .max = 254 },
379 .p = { .min = 7, .max = 112 },
380 .p1 = { .min = 1, .max = 8 },
273e27ca
EA
381 .p2 = { .dot_limit = 112000,
382 .p2_slow = 14, .p2_fast = 14 },
e4b36699
KP
383};
384
273e27ca
EA
385/* Ironlake / Sandybridge
386 *
387 * We calculate clock using (register_value + 2) for N/M1/M2, so here
388 * the range value for them is (actual_value - 2).
389 */
b91ad0ec 390static const intel_limit_t intel_limits_ironlake_dac = {
273e27ca
EA
391 .dot = { .min = 25000, .max = 350000 },
392 .vco = { .min = 1760000, .max = 3510000 },
393 .n = { .min = 1, .max = 5 },
394 .m = { .min = 79, .max = 127 },
395 .m1 = { .min = 12, .max = 22 },
396 .m2 = { .min = 5, .max = 9 },
397 .p = { .min = 5, .max = 80 },
398 .p1 = { .min = 1, .max = 8 },
399 .p2 = { .dot_limit = 225000,
400 .p2_slow = 10, .p2_fast = 5 },
e4b36699
KP
401};
402
b91ad0ec 403static const intel_limit_t intel_limits_ironlake_single_lvds = {
273e27ca
EA
404 .dot = { .min = 25000, .max = 350000 },
405 .vco = { .min = 1760000, .max = 3510000 },
406 .n = { .min = 1, .max = 3 },
407 .m = { .min = 79, .max = 118 },
408 .m1 = { .min = 12, .max = 22 },
409 .m2 = { .min = 5, .max = 9 },
410 .p = { .min = 28, .max = 112 },
411 .p1 = { .min = 2, .max = 8 },
412 .p2 = { .dot_limit = 225000,
413 .p2_slow = 14, .p2_fast = 14 },
b91ad0ec
ZW
414};
415
416static const intel_limit_t intel_limits_ironlake_dual_lvds = {
273e27ca
EA
417 .dot = { .min = 25000, .max = 350000 },
418 .vco = { .min = 1760000, .max = 3510000 },
419 .n = { .min = 1, .max = 3 },
420 .m = { .min = 79, .max = 127 },
421 .m1 = { .min = 12, .max = 22 },
422 .m2 = { .min = 5, .max = 9 },
423 .p = { .min = 14, .max = 56 },
424 .p1 = { .min = 2, .max = 8 },
425 .p2 = { .dot_limit = 225000,
426 .p2_slow = 7, .p2_fast = 7 },
b91ad0ec
ZW
427};
428
273e27ca 429/* LVDS 100mhz refclk limits. */
b91ad0ec 430static const intel_limit_t intel_limits_ironlake_single_lvds_100m = {
273e27ca
EA
431 .dot = { .min = 25000, .max = 350000 },
432 .vco = { .min = 1760000, .max = 3510000 },
433 .n = { .min = 1, .max = 2 },
434 .m = { .min = 79, .max = 126 },
435 .m1 = { .min = 12, .max = 22 },
436 .m2 = { .min = 5, .max = 9 },
437 .p = { .min = 28, .max = 112 },
0206e353 438 .p1 = { .min = 2, .max = 8 },
273e27ca
EA
439 .p2 = { .dot_limit = 225000,
440 .p2_slow = 14, .p2_fast = 14 },
b91ad0ec
ZW
441};
442
443static const intel_limit_t intel_limits_ironlake_dual_lvds_100m = {
273e27ca
EA
444 .dot = { .min = 25000, .max = 350000 },
445 .vco = { .min = 1760000, .max = 3510000 },
446 .n = { .min = 1, .max = 3 },
447 .m = { .min = 79, .max = 126 },
448 .m1 = { .min = 12, .max = 22 },
449 .m2 = { .min = 5, .max = 9 },
450 .p = { .min = 14, .max = 42 },
0206e353 451 .p1 = { .min = 2, .max = 6 },
273e27ca
EA
452 .p2 = { .dot_limit = 225000,
453 .p2_slow = 7, .p2_fast = 7 },
4547668a
ZY
454};
455
dc730512 456static const intel_limit_t intel_limits_vlv = {
f01b7962
VS
457 /*
458 * These are the data rate limits (measured in fast clocks)
459 * since those are the strictest limits we have. The fast
460 * clock and actual rate limits are more relaxed, so checking
461 * them would make no difference.
462 */
463 .dot = { .min = 25000 * 5, .max = 270000 * 5 },
75e53986 464 .vco = { .min = 4000000, .max = 6000000 },
a0c4da24 465 .n = { .min = 1, .max = 7 },
a0c4da24
JB
466 .m1 = { .min = 2, .max = 3 },
467 .m2 = { .min = 11, .max = 156 },
b99ab663 468 .p1 = { .min = 2, .max = 3 },
5fdc9c49 469 .p2 = { .p2_slow = 2, .p2_fast = 20 }, /* slow=min, fast=max */
a0c4da24
JB
470};
471
ef9348c8
CML
472static const intel_limit_t intel_limits_chv = {
473 /*
474 * These are the data rate limits (measured in fast clocks)
475 * since those are the strictest limits we have. The fast
476 * clock and actual rate limits are more relaxed, so checking
477 * them would make no difference.
478 */
479 .dot = { .min = 25000 * 5, .max = 540000 * 5},
17fe1021 480 .vco = { .min = 4800000, .max = 6480000 },
ef9348c8
CML
481 .n = { .min = 1, .max = 1 },
482 .m1 = { .min = 2, .max = 2 },
483 .m2 = { .min = 24 << 22, .max = 175 << 22 },
484 .p1 = { .min = 2, .max = 4 },
485 .p2 = { .p2_slow = 1, .p2_fast = 14 },
486};
487
5ab7b0b7
ID
488static const intel_limit_t intel_limits_bxt = {
489 /* FIXME: find real dot limits */
490 .dot = { .min = 0, .max = INT_MAX },
e6292556 491 .vco = { .min = 4800000, .max = 6700000 },
5ab7b0b7
ID
492 .n = { .min = 1, .max = 1 },
493 .m1 = { .min = 2, .max = 2 },
494 /* FIXME: find real m2 limits */
495 .m2 = { .min = 2 << 22, .max = 255 << 22 },
496 .p1 = { .min = 2, .max = 4 },
497 .p2 = { .p2_slow = 1, .p2_fast = 20 },
498};
499
cdba954e
ACO
500static bool
501needs_modeset(struct drm_crtc_state *state)
502{
fc596660 503 return drm_atomic_crtc_needs_modeset(state);
cdba954e
ACO
504}
505
e0638cdf
PZ
506/**
507 * Returns whether any output on the specified pipe is of the specified type
508 */
4093561b 509bool intel_pipe_has_type(struct intel_crtc *crtc, enum intel_output_type type)
e0638cdf 510{
409ee761 511 struct drm_device *dev = crtc->base.dev;
e0638cdf
PZ
512 struct intel_encoder *encoder;
513
409ee761 514 for_each_encoder_on_crtc(dev, &crtc->base, encoder)
e0638cdf
PZ
515 if (encoder->type == type)
516 return true;
517
518 return false;
519}
520
d0737e1d
ACO
521/**
522 * Returns whether any output on the specified pipe will have the specified
523 * type after a staged modeset is complete, i.e., the same as
524 * intel_pipe_has_type() but looking at encoder->new_crtc instead of
525 * encoder->crtc.
526 */
a93e255f
ACO
527static bool intel_pipe_will_have_type(const struct intel_crtc_state *crtc_state,
528 int type)
d0737e1d 529{
a93e255f 530 struct drm_atomic_state *state = crtc_state->base.state;
da3ced29 531 struct drm_connector *connector;
a93e255f 532 struct drm_connector_state *connector_state;
d0737e1d 533 struct intel_encoder *encoder;
a93e255f
ACO
534 int i, num_connectors = 0;
535
da3ced29 536 for_each_connector_in_state(state, connector, connector_state, i) {
a93e255f
ACO
537 if (connector_state->crtc != crtc_state->base.crtc)
538 continue;
539
540 num_connectors++;
d0737e1d 541
a93e255f
ACO
542 encoder = to_intel_encoder(connector_state->best_encoder);
543 if (encoder->type == type)
d0737e1d 544 return true;
a93e255f
ACO
545 }
546
547 WARN_ON(num_connectors == 0);
d0737e1d
ACO
548
549 return false;
550}
551
a93e255f
ACO
552static const intel_limit_t *
553intel_ironlake_limit(struct intel_crtc_state *crtc_state, int refclk)
2c07245f 554{
a93e255f 555 struct drm_device *dev = crtc_state->base.crtc->dev;
2c07245f 556 const intel_limit_t *limit;
b91ad0ec 557
a93e255f 558 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
1974cad0 559 if (intel_is_dual_link_lvds(dev)) {
1b894b59 560 if (refclk == 100000)
b91ad0ec
ZW
561 limit = &intel_limits_ironlake_dual_lvds_100m;
562 else
563 limit = &intel_limits_ironlake_dual_lvds;
564 } else {
1b894b59 565 if (refclk == 100000)
b91ad0ec
ZW
566 limit = &intel_limits_ironlake_single_lvds_100m;
567 else
568 limit = &intel_limits_ironlake_single_lvds;
569 }
c6bb3538 570 } else
b91ad0ec 571 limit = &intel_limits_ironlake_dac;
2c07245f
ZW
572
573 return limit;
574}
575
a93e255f
ACO
576static const intel_limit_t *
577intel_g4x_limit(struct intel_crtc_state *crtc_state)
044c7c41 578{
a93e255f 579 struct drm_device *dev = crtc_state->base.crtc->dev;
044c7c41
ML
580 const intel_limit_t *limit;
581
a93e255f 582 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
1974cad0 583 if (intel_is_dual_link_lvds(dev))
e4b36699 584 limit = &intel_limits_g4x_dual_channel_lvds;
044c7c41 585 else
e4b36699 586 limit = &intel_limits_g4x_single_channel_lvds;
a93e255f
ACO
587 } else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_HDMI) ||
588 intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_ANALOG)) {
e4b36699 589 limit = &intel_limits_g4x_hdmi;
a93e255f 590 } else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_SDVO)) {
e4b36699 591 limit = &intel_limits_g4x_sdvo;
044c7c41 592 } else /* The option is for other outputs */
e4b36699 593 limit = &intel_limits_i9xx_sdvo;
044c7c41
ML
594
595 return limit;
596}
597
a93e255f
ACO
598static const intel_limit_t *
599intel_limit(struct intel_crtc_state *crtc_state, int refclk)
79e53945 600{
a93e255f 601 struct drm_device *dev = crtc_state->base.crtc->dev;
79e53945
JB
602 const intel_limit_t *limit;
603
5ab7b0b7
ID
604 if (IS_BROXTON(dev))
605 limit = &intel_limits_bxt;
606 else if (HAS_PCH_SPLIT(dev))
a93e255f 607 limit = intel_ironlake_limit(crtc_state, refclk);
2c07245f 608 else if (IS_G4X(dev)) {
a93e255f 609 limit = intel_g4x_limit(crtc_state);
f2b115e6 610 } else if (IS_PINEVIEW(dev)) {
a93e255f 611 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS))
f2b115e6 612 limit = &intel_limits_pineview_lvds;
2177832f 613 else
f2b115e6 614 limit = &intel_limits_pineview_sdvo;
ef9348c8
CML
615 } else if (IS_CHERRYVIEW(dev)) {
616 limit = &intel_limits_chv;
a0c4da24 617 } else if (IS_VALLEYVIEW(dev)) {
dc730512 618 limit = &intel_limits_vlv;
a6c45cf0 619 } else if (!IS_GEN2(dev)) {
a93e255f 620 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS))
a6c45cf0
CW
621 limit = &intel_limits_i9xx_lvds;
622 else
623 limit = &intel_limits_i9xx_sdvo;
79e53945 624 } else {
a93e255f 625 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS))
e4b36699 626 limit = &intel_limits_i8xx_lvds;
a93e255f 627 else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_DVO))
e4b36699 628 limit = &intel_limits_i8xx_dvo;
5d536e28
DV
629 else
630 limit = &intel_limits_i8xx_dac;
79e53945
JB
631 }
632 return limit;
633}
634
dccbea3b
ID
635/*
636 * Platform specific helpers to calculate the port PLL loopback- (clock.m),
637 * and post-divider (clock.p) values, pre- (clock.vco) and post-divided fast
638 * (clock.dot) clock rates. This fast dot clock is fed to the port's IO logic.
639 * The helpers' return value is the rate of the clock that is fed to the
640 * display engine's pipe which can be the above fast dot clock rate or a
641 * divided-down version of it.
642 */
f2b115e6 643/* m1 is reserved as 0 in Pineview, n is a ring counter */
dccbea3b 644static int pnv_calc_dpll_params(int refclk, intel_clock_t *clock)
79e53945 645{
2177832f
SL
646 clock->m = clock->m2 + 2;
647 clock->p = clock->p1 * clock->p2;
ed5ca77e 648 if (WARN_ON(clock->n == 0 || clock->p == 0))
dccbea3b 649 return 0;
fb03ac01
VS
650 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
651 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
dccbea3b
ID
652
653 return clock->dot;
2177832f
SL
654}
655
7429e9d4
DV
656static uint32_t i9xx_dpll_compute_m(struct dpll *dpll)
657{
658 return 5 * (dpll->m1 + 2) + (dpll->m2 + 2);
659}
660
dccbea3b 661static int i9xx_calc_dpll_params(int refclk, intel_clock_t *clock)
2177832f 662{
7429e9d4 663 clock->m = i9xx_dpll_compute_m(clock);
79e53945 664 clock->p = clock->p1 * clock->p2;
ed5ca77e 665 if (WARN_ON(clock->n + 2 == 0 || clock->p == 0))
dccbea3b 666 return 0;
fb03ac01
VS
667 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n + 2);
668 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
dccbea3b
ID
669
670 return clock->dot;
79e53945
JB
671}
672
dccbea3b 673static int vlv_calc_dpll_params(int refclk, intel_clock_t *clock)
589eca67
ID
674{
675 clock->m = clock->m1 * clock->m2;
676 clock->p = clock->p1 * clock->p2;
677 if (WARN_ON(clock->n == 0 || clock->p == 0))
dccbea3b 678 return 0;
589eca67
ID
679 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
680 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
dccbea3b
ID
681
682 return clock->dot / 5;
589eca67
ID
683}
684
dccbea3b 685int chv_calc_dpll_params(int refclk, intel_clock_t *clock)
ef9348c8
CML
686{
687 clock->m = clock->m1 * clock->m2;
688 clock->p = clock->p1 * clock->p2;
689 if (WARN_ON(clock->n == 0 || clock->p == 0))
dccbea3b 690 return 0;
ef9348c8
CML
691 clock->vco = DIV_ROUND_CLOSEST_ULL((uint64_t)refclk * clock->m,
692 clock->n << 22);
693 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
dccbea3b
ID
694
695 return clock->dot / 5;
ef9348c8
CML
696}
697
7c04d1d9 698#define INTELPllInvalid(s) do { /* DRM_DEBUG(s); */ return false; } while (0)
79e53945
JB
699/**
700 * Returns whether the given set of divisors are valid for a given refclk with
701 * the given connectors.
702 */
703
1b894b59
CW
704static bool intel_PLL_is_valid(struct drm_device *dev,
705 const intel_limit_t *limit,
706 const intel_clock_t *clock)
79e53945 707{
f01b7962
VS
708 if (clock->n < limit->n.min || limit->n.max < clock->n)
709 INTELPllInvalid("n out of range\n");
79e53945 710 if (clock->p1 < limit->p1.min || limit->p1.max < clock->p1)
0206e353 711 INTELPllInvalid("p1 out of range\n");
79e53945 712 if (clock->m2 < limit->m2.min || limit->m2.max < clock->m2)
0206e353 713 INTELPllInvalid("m2 out of range\n");
79e53945 714 if (clock->m1 < limit->m1.min || limit->m1.max < clock->m1)
0206e353 715 INTELPllInvalid("m1 out of range\n");
f01b7962 716
5ab7b0b7 717 if (!IS_PINEVIEW(dev) && !IS_VALLEYVIEW(dev) && !IS_BROXTON(dev))
f01b7962
VS
718 if (clock->m1 <= clock->m2)
719 INTELPllInvalid("m1 <= m2\n");
720
5ab7b0b7 721 if (!IS_VALLEYVIEW(dev) && !IS_BROXTON(dev)) {
f01b7962
VS
722 if (clock->p < limit->p.min || limit->p.max < clock->p)
723 INTELPllInvalid("p out of range\n");
724 if (clock->m < limit->m.min || limit->m.max < clock->m)
725 INTELPllInvalid("m out of range\n");
726 }
727
79e53945 728 if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
0206e353 729 INTELPllInvalid("vco out of range\n");
79e53945
JB
730 /* XXX: We may need to be checking "Dot clock" depending on the multiplier,
731 * connector, etc., rather than just a single range.
732 */
733 if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
0206e353 734 INTELPllInvalid("dot out of range\n");
79e53945
JB
735
736 return true;
737}
738
3b1429d9
VS
739static int
740i9xx_select_p2_div(const intel_limit_t *limit,
741 const struct intel_crtc_state *crtc_state,
742 int target)
79e53945 743{
3b1429d9 744 struct drm_device *dev = crtc_state->base.crtc->dev;
79e53945 745
a93e255f 746 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
79e53945 747 /*
a210b028
DV
748 * For LVDS just rely on its current settings for dual-channel.
749 * We haven't figured out how to reliably set up different
750 * single/dual channel state, if we even can.
79e53945 751 */
1974cad0 752 if (intel_is_dual_link_lvds(dev))
3b1429d9 753 return limit->p2.p2_fast;
79e53945 754 else
3b1429d9 755 return limit->p2.p2_slow;
79e53945
JB
756 } else {
757 if (target < limit->p2.dot_limit)
3b1429d9 758 return limit->p2.p2_slow;
79e53945 759 else
3b1429d9 760 return limit->p2.p2_fast;
79e53945 761 }
3b1429d9
VS
762}
763
764static bool
765i9xx_find_best_dpll(const intel_limit_t *limit,
766 struct intel_crtc_state *crtc_state,
767 int target, int refclk, intel_clock_t *match_clock,
768 intel_clock_t *best_clock)
769{
770 struct drm_device *dev = crtc_state->base.crtc->dev;
771 intel_clock_t clock;
772 int err = target;
79e53945 773
0206e353 774 memset(best_clock, 0, sizeof(*best_clock));
79e53945 775
3b1429d9
VS
776 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
777
42158660
ZY
778 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
779 clock.m1++) {
780 for (clock.m2 = limit->m2.min;
781 clock.m2 <= limit->m2.max; clock.m2++) {
c0efc387 782 if (clock.m2 >= clock.m1)
42158660
ZY
783 break;
784 for (clock.n = limit->n.min;
785 clock.n <= limit->n.max; clock.n++) {
786 for (clock.p1 = limit->p1.min;
787 clock.p1 <= limit->p1.max; clock.p1++) {
79e53945
JB
788 int this_err;
789
dccbea3b 790 i9xx_calc_dpll_params(refclk, &clock);
ac58c3f0
DV
791 if (!intel_PLL_is_valid(dev, limit,
792 &clock))
793 continue;
794 if (match_clock &&
795 clock.p != match_clock->p)
796 continue;
797
798 this_err = abs(clock.dot - target);
799 if (this_err < err) {
800 *best_clock = clock;
801 err = this_err;
802 }
803 }
804 }
805 }
806 }
807
808 return (err != target);
809}
810
811static bool
a93e255f
ACO
812pnv_find_best_dpll(const intel_limit_t *limit,
813 struct intel_crtc_state *crtc_state,
ee9300bb
DV
814 int target, int refclk, intel_clock_t *match_clock,
815 intel_clock_t *best_clock)
79e53945 816{
3b1429d9 817 struct drm_device *dev = crtc_state->base.crtc->dev;
79e53945 818 intel_clock_t clock;
79e53945
JB
819 int err = target;
820
0206e353 821 memset(best_clock, 0, sizeof(*best_clock));
79e53945 822
3b1429d9
VS
823 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
824
42158660
ZY
825 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
826 clock.m1++) {
827 for (clock.m2 = limit->m2.min;
828 clock.m2 <= limit->m2.max; clock.m2++) {
42158660
ZY
829 for (clock.n = limit->n.min;
830 clock.n <= limit->n.max; clock.n++) {
831 for (clock.p1 = limit->p1.min;
832 clock.p1 <= limit->p1.max; clock.p1++) {
79e53945
JB
833 int this_err;
834
dccbea3b 835 pnv_calc_dpll_params(refclk, &clock);
1b894b59
CW
836 if (!intel_PLL_is_valid(dev, limit,
837 &clock))
79e53945 838 continue;
cec2f356
SP
839 if (match_clock &&
840 clock.p != match_clock->p)
841 continue;
79e53945
JB
842
843 this_err = abs(clock.dot - target);
844 if (this_err < err) {
845 *best_clock = clock;
846 err = this_err;
847 }
848 }
849 }
850 }
851 }
852
853 return (err != target);
854}
855
d4906093 856static bool
a93e255f
ACO
857g4x_find_best_dpll(const intel_limit_t *limit,
858 struct intel_crtc_state *crtc_state,
ee9300bb
DV
859 int target, int refclk, intel_clock_t *match_clock,
860 intel_clock_t *best_clock)
d4906093 861{
3b1429d9 862 struct drm_device *dev = crtc_state->base.crtc->dev;
d4906093
ML
863 intel_clock_t clock;
864 int max_n;
3b1429d9 865 bool found = false;
6ba770dc
AJ
866 /* approximately equals target * 0.00585 */
867 int err_most = (target >> 8) + (target >> 9);
d4906093
ML
868
869 memset(best_clock, 0, sizeof(*best_clock));
3b1429d9
VS
870
871 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
872
d4906093 873 max_n = limit->n.max;
f77f13e2 874 /* based on hardware requirement, prefer smaller n to precision */
d4906093 875 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
f77f13e2 876 /* based on hardware requirement, prefere larger m1,m2 */
d4906093
ML
877 for (clock.m1 = limit->m1.max;
878 clock.m1 >= limit->m1.min; clock.m1--) {
879 for (clock.m2 = limit->m2.max;
880 clock.m2 >= limit->m2.min; clock.m2--) {
881 for (clock.p1 = limit->p1.max;
882 clock.p1 >= limit->p1.min; clock.p1--) {
883 int this_err;
884
dccbea3b 885 i9xx_calc_dpll_params(refclk, &clock);
1b894b59
CW
886 if (!intel_PLL_is_valid(dev, limit,
887 &clock))
d4906093 888 continue;
1b894b59
CW
889
890 this_err = abs(clock.dot - target);
d4906093
ML
891 if (this_err < err_most) {
892 *best_clock = clock;
893 err_most = this_err;
894 max_n = clock.n;
895 found = true;
896 }
897 }
898 }
899 }
900 }
2c07245f
ZW
901 return found;
902}
903
d5dd62bd
ID
904/*
905 * Check if the calculated PLL configuration is more optimal compared to the
906 * best configuration and error found so far. Return the calculated error.
907 */
908static bool vlv_PLL_is_optimal(struct drm_device *dev, int target_freq,
909 const intel_clock_t *calculated_clock,
910 const intel_clock_t *best_clock,
911 unsigned int best_error_ppm,
912 unsigned int *error_ppm)
913{
9ca3ba01
ID
914 /*
915 * For CHV ignore the error and consider only the P value.
916 * Prefer a bigger P value based on HW requirements.
917 */
918 if (IS_CHERRYVIEW(dev)) {
919 *error_ppm = 0;
920
921 return calculated_clock->p > best_clock->p;
922 }
923
24be4e46
ID
924 if (WARN_ON_ONCE(!target_freq))
925 return false;
926
d5dd62bd
ID
927 *error_ppm = div_u64(1000000ULL *
928 abs(target_freq - calculated_clock->dot),
929 target_freq);
930 /*
931 * Prefer a better P value over a better (smaller) error if the error
932 * is small. Ensure this preference for future configurations too by
933 * setting the error to 0.
934 */
935 if (*error_ppm < 100 && calculated_clock->p > best_clock->p) {
936 *error_ppm = 0;
937
938 return true;
939 }
940
941 return *error_ppm + 10 < best_error_ppm;
942}
943
a0c4da24 944static bool
a93e255f
ACO
945vlv_find_best_dpll(const intel_limit_t *limit,
946 struct intel_crtc_state *crtc_state,
ee9300bb
DV
947 int target, int refclk, intel_clock_t *match_clock,
948 intel_clock_t *best_clock)
a0c4da24 949{
a93e255f 950 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
a919ff14 951 struct drm_device *dev = crtc->base.dev;
6b4bf1c4 952 intel_clock_t clock;
69e4f900 953 unsigned int bestppm = 1000000;
27e639bf
VS
954 /* min update 19.2 MHz */
955 int max_n = min(limit->n.max, refclk / 19200);
49e497ef 956 bool found = false;
a0c4da24 957
6b4bf1c4
VS
958 target *= 5; /* fast clock */
959
960 memset(best_clock, 0, sizeof(*best_clock));
a0c4da24
JB
961
962 /* based on hardware requirement, prefer smaller n to precision */
27e639bf 963 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
811bbf05 964 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
889059d8 965 for (clock.p2 = limit->p2.p2_fast; clock.p2 >= limit->p2.p2_slow;
c1a9ae43 966 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
6b4bf1c4 967 clock.p = clock.p1 * clock.p2;
a0c4da24 968 /* based on hardware requirement, prefer bigger m1,m2 values */
6b4bf1c4 969 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max; clock.m1++) {
d5dd62bd 970 unsigned int ppm;
69e4f900 971
6b4bf1c4
VS
972 clock.m2 = DIV_ROUND_CLOSEST(target * clock.p * clock.n,
973 refclk * clock.m1);
974
dccbea3b 975 vlv_calc_dpll_params(refclk, &clock);
43b0ac53 976
f01b7962
VS
977 if (!intel_PLL_is_valid(dev, limit,
978 &clock))
43b0ac53
VS
979 continue;
980
d5dd62bd
ID
981 if (!vlv_PLL_is_optimal(dev, target,
982 &clock,
983 best_clock,
984 bestppm, &ppm))
985 continue;
6b4bf1c4 986
d5dd62bd
ID
987 *best_clock = clock;
988 bestppm = ppm;
989 found = true;
a0c4da24
JB
990 }
991 }
992 }
993 }
a0c4da24 994
49e497ef 995 return found;
a0c4da24 996}
a4fc5ed6 997
ef9348c8 998static bool
a93e255f
ACO
999chv_find_best_dpll(const intel_limit_t *limit,
1000 struct intel_crtc_state *crtc_state,
ef9348c8
CML
1001 int target, int refclk, intel_clock_t *match_clock,
1002 intel_clock_t *best_clock)
1003{
a93e255f 1004 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
a919ff14 1005 struct drm_device *dev = crtc->base.dev;
9ca3ba01 1006 unsigned int best_error_ppm;
ef9348c8
CML
1007 intel_clock_t clock;
1008 uint64_t m2;
1009 int found = false;
1010
1011 memset(best_clock, 0, sizeof(*best_clock));
9ca3ba01 1012 best_error_ppm = 1000000;
ef9348c8
CML
1013
1014 /*
1015 * Based on hardware doc, the n always set to 1, and m1 always
1016 * set to 2. If requires to support 200Mhz refclk, we need to
1017 * revisit this because n may not 1 anymore.
1018 */
1019 clock.n = 1, clock.m1 = 2;
1020 target *= 5; /* fast clock */
1021
1022 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
1023 for (clock.p2 = limit->p2.p2_fast;
1024 clock.p2 >= limit->p2.p2_slow;
1025 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
9ca3ba01 1026 unsigned int error_ppm;
ef9348c8
CML
1027
1028 clock.p = clock.p1 * clock.p2;
1029
1030 m2 = DIV_ROUND_CLOSEST_ULL(((uint64_t)target * clock.p *
1031 clock.n) << 22, refclk * clock.m1);
1032
1033 if (m2 > INT_MAX/clock.m1)
1034 continue;
1035
1036 clock.m2 = m2;
1037
dccbea3b 1038 chv_calc_dpll_params(refclk, &clock);
ef9348c8
CML
1039
1040 if (!intel_PLL_is_valid(dev, limit, &clock))
1041 continue;
1042
9ca3ba01
ID
1043 if (!vlv_PLL_is_optimal(dev, target, &clock, best_clock,
1044 best_error_ppm, &error_ppm))
1045 continue;
1046
1047 *best_clock = clock;
1048 best_error_ppm = error_ppm;
1049 found = true;
ef9348c8
CML
1050 }
1051 }
1052
1053 return found;
1054}
1055
5ab7b0b7
ID
1056bool bxt_find_best_dpll(struct intel_crtc_state *crtc_state, int target_clock,
1057 intel_clock_t *best_clock)
1058{
1059 int refclk = i9xx_get_refclk(crtc_state, 0);
1060
1061 return chv_find_best_dpll(intel_limit(crtc_state, refclk), crtc_state,
1062 target_clock, refclk, NULL, best_clock);
1063}
1064
20ddf665
VS
1065bool intel_crtc_active(struct drm_crtc *crtc)
1066{
1067 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1068
1069 /* Be paranoid as we can arrive here with only partial
1070 * state retrieved from the hardware during setup.
1071 *
241bfc38 1072 * We can ditch the adjusted_mode.crtc_clock check as soon
20ddf665
VS
1073 * as Haswell has gained clock readout/fastboot support.
1074 *
66e514c1 1075 * We can ditch the crtc->primary->fb check as soon as we can
20ddf665 1076 * properly reconstruct framebuffers.
c3d1f436
MR
1077 *
1078 * FIXME: The intel_crtc->active here should be switched to
1079 * crtc->state->active once we have proper CRTC states wired up
1080 * for atomic.
20ddf665 1081 */
c3d1f436 1082 return intel_crtc->active && crtc->primary->state->fb &&
6e3c9717 1083 intel_crtc->config->base.adjusted_mode.crtc_clock;
20ddf665
VS
1084}
1085
a5c961d1
PZ
1086enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
1087 enum pipe pipe)
1088{
1089 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
1090 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1091
6e3c9717 1092 return intel_crtc->config->cpu_transcoder;
a5c961d1
PZ
1093}
1094
fbf49ea2
VS
1095static bool pipe_dsl_stopped(struct drm_device *dev, enum pipe pipe)
1096{
1097 struct drm_i915_private *dev_priv = dev->dev_private;
1098 u32 reg = PIPEDSL(pipe);
1099 u32 line1, line2;
1100 u32 line_mask;
1101
1102 if (IS_GEN2(dev))
1103 line_mask = DSL_LINEMASK_GEN2;
1104 else
1105 line_mask = DSL_LINEMASK_GEN3;
1106
1107 line1 = I915_READ(reg) & line_mask;
6adfb1ef 1108 msleep(5);
fbf49ea2
VS
1109 line2 = I915_READ(reg) & line_mask;
1110
1111 return line1 == line2;
1112}
1113
ab7ad7f6
KP
1114/*
1115 * intel_wait_for_pipe_off - wait for pipe to turn off
575f7ab7 1116 * @crtc: crtc whose pipe to wait for
9d0498a2
JB
1117 *
1118 * After disabling a pipe, we can't wait for vblank in the usual way,
1119 * spinning on the vblank interrupt status bit, since we won't actually
1120 * see an interrupt when the pipe is disabled.
1121 *
ab7ad7f6
KP
1122 * On Gen4 and above:
1123 * wait for the pipe register state bit to turn off
1124 *
1125 * Otherwise:
1126 * wait for the display line value to settle (it usually
1127 * ends up stopping at the start of the next frame).
58e10eb9 1128 *
9d0498a2 1129 */
575f7ab7 1130static void intel_wait_for_pipe_off(struct intel_crtc *crtc)
9d0498a2 1131{
575f7ab7 1132 struct drm_device *dev = crtc->base.dev;
9d0498a2 1133 struct drm_i915_private *dev_priv = dev->dev_private;
6e3c9717 1134 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
575f7ab7 1135 enum pipe pipe = crtc->pipe;
ab7ad7f6
KP
1136
1137 if (INTEL_INFO(dev)->gen >= 4) {
702e7a56 1138 int reg = PIPECONF(cpu_transcoder);
ab7ad7f6
KP
1139
1140 /* Wait for the Pipe State to go off */
58e10eb9
CW
1141 if (wait_for((I915_READ(reg) & I965_PIPECONF_ACTIVE) == 0,
1142 100))
284637d9 1143 WARN(1, "pipe_off wait timed out\n");
ab7ad7f6 1144 } else {
ab7ad7f6 1145 /* Wait for the display line to settle */
fbf49ea2 1146 if (wait_for(pipe_dsl_stopped(dev, pipe), 100))
284637d9 1147 WARN(1, "pipe_off wait timed out\n");
ab7ad7f6 1148 }
79e53945
JB
1149}
1150
b24e7179
JB
1151static const char *state_string(bool enabled)
1152{
1153 return enabled ? "on" : "off";
1154}
1155
1156/* Only for pre-ILK configs */
55607e8a
DV
1157void assert_pll(struct drm_i915_private *dev_priv,
1158 enum pipe pipe, bool state)
b24e7179 1159{
b24e7179
JB
1160 u32 val;
1161 bool cur_state;
1162
649636ef 1163 val = I915_READ(DPLL(pipe));
b24e7179 1164 cur_state = !!(val & DPLL_VCO_ENABLE);
e2c719b7 1165 I915_STATE_WARN(cur_state != state,
b24e7179
JB
1166 "PLL state assertion failure (expected %s, current %s)\n",
1167 state_string(state), state_string(cur_state));
1168}
b24e7179 1169
23538ef1
JN
1170/* XXX: the dsi pll is shared between MIPI DSI ports */
1171static void assert_dsi_pll(struct drm_i915_private *dev_priv, bool state)
1172{
1173 u32 val;
1174 bool cur_state;
1175
a580516d 1176 mutex_lock(&dev_priv->sb_lock);
23538ef1 1177 val = vlv_cck_read(dev_priv, CCK_REG_DSI_PLL_CONTROL);
a580516d 1178 mutex_unlock(&dev_priv->sb_lock);
23538ef1
JN
1179
1180 cur_state = val & DSI_PLL_VCO_EN;
e2c719b7 1181 I915_STATE_WARN(cur_state != state,
23538ef1
JN
1182 "DSI PLL state assertion failure (expected %s, current %s)\n",
1183 state_string(state), state_string(cur_state));
1184}
1185#define assert_dsi_pll_enabled(d) assert_dsi_pll(d, true)
1186#define assert_dsi_pll_disabled(d) assert_dsi_pll(d, false)
1187
55607e8a 1188struct intel_shared_dpll *
e2b78267
DV
1189intel_crtc_to_shared_dpll(struct intel_crtc *crtc)
1190{
1191 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
1192
6e3c9717 1193 if (crtc->config->shared_dpll < 0)
e2b78267
DV
1194 return NULL;
1195
6e3c9717 1196 return &dev_priv->shared_dplls[crtc->config->shared_dpll];
e2b78267
DV
1197}
1198
040484af 1199/* For ILK+ */
55607e8a
DV
1200void assert_shared_dpll(struct drm_i915_private *dev_priv,
1201 struct intel_shared_dpll *pll,
1202 bool state)
040484af 1203{
040484af 1204 bool cur_state;
5358901f 1205 struct intel_dpll_hw_state hw_state;
040484af 1206
92b27b08 1207 if (WARN (!pll,
46edb027 1208 "asserting DPLL %s with no DPLL\n", state_string(state)))
ee7b9f93 1209 return;
ee7b9f93 1210
5358901f 1211 cur_state = pll->get_hw_state(dev_priv, pll, &hw_state);
e2c719b7 1212 I915_STATE_WARN(cur_state != state,
5358901f
DV
1213 "%s assertion failure (expected %s, current %s)\n",
1214 pll->name, state_string(state), state_string(cur_state));
040484af 1215}
040484af
JB
1216
1217static void assert_fdi_tx(struct drm_i915_private *dev_priv,
1218 enum pipe pipe, bool state)
1219{
040484af 1220 bool cur_state;
ad80a810
PZ
1221 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1222 pipe);
040484af 1223
affa9354
PZ
1224 if (HAS_DDI(dev_priv->dev)) {
1225 /* DDI does not have a specific FDI_TX register */
649636ef 1226 u32 val = I915_READ(TRANS_DDI_FUNC_CTL(cpu_transcoder));
ad80a810 1227 cur_state = !!(val & TRANS_DDI_FUNC_ENABLE);
bf507ef7 1228 } else {
649636ef 1229 u32 val = I915_READ(FDI_TX_CTL(pipe));
bf507ef7
ED
1230 cur_state = !!(val & FDI_TX_ENABLE);
1231 }
e2c719b7 1232 I915_STATE_WARN(cur_state != state,
040484af
JB
1233 "FDI TX state assertion failure (expected %s, current %s)\n",
1234 state_string(state), state_string(cur_state));
1235}
1236#define assert_fdi_tx_enabled(d, p) assert_fdi_tx(d, p, true)
1237#define assert_fdi_tx_disabled(d, p) assert_fdi_tx(d, p, false)
1238
1239static void assert_fdi_rx(struct drm_i915_private *dev_priv,
1240 enum pipe pipe, bool state)
1241{
040484af
JB
1242 u32 val;
1243 bool cur_state;
1244
649636ef 1245 val = I915_READ(FDI_RX_CTL(pipe));
d63fa0dc 1246 cur_state = !!(val & FDI_RX_ENABLE);
e2c719b7 1247 I915_STATE_WARN(cur_state != state,
040484af
JB
1248 "FDI RX state assertion failure (expected %s, current %s)\n",
1249 state_string(state), state_string(cur_state));
1250}
1251#define assert_fdi_rx_enabled(d, p) assert_fdi_rx(d, p, true)
1252#define assert_fdi_rx_disabled(d, p) assert_fdi_rx(d, p, false)
1253
1254static void assert_fdi_tx_pll_enabled(struct drm_i915_private *dev_priv,
1255 enum pipe pipe)
1256{
040484af
JB
1257 u32 val;
1258
1259 /* ILK FDI PLL is always enabled */
3d13ef2e 1260 if (INTEL_INFO(dev_priv->dev)->gen == 5)
040484af
JB
1261 return;
1262
bf507ef7 1263 /* On Haswell, DDI ports are responsible for the FDI PLL setup */
affa9354 1264 if (HAS_DDI(dev_priv->dev))
bf507ef7
ED
1265 return;
1266
649636ef 1267 val = I915_READ(FDI_TX_CTL(pipe));
e2c719b7 1268 I915_STATE_WARN(!(val & FDI_TX_PLL_ENABLE), "FDI TX PLL assertion failure, should be active but is disabled\n");
040484af
JB
1269}
1270
55607e8a
DV
1271void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
1272 enum pipe pipe, bool state)
040484af 1273{
040484af 1274 u32 val;
55607e8a 1275 bool cur_state;
040484af 1276
649636ef 1277 val = I915_READ(FDI_RX_CTL(pipe));
55607e8a 1278 cur_state = !!(val & FDI_RX_PLL_ENABLE);
e2c719b7 1279 I915_STATE_WARN(cur_state != state,
55607e8a
DV
1280 "FDI RX PLL assertion failure (expected %s, current %s)\n",
1281 state_string(state), state_string(cur_state));
040484af
JB
1282}
1283
b680c37a
DV
1284void assert_panel_unlocked(struct drm_i915_private *dev_priv,
1285 enum pipe pipe)
ea0760cf 1286{
bedd4dba
JN
1287 struct drm_device *dev = dev_priv->dev;
1288 int pp_reg;
ea0760cf
JB
1289 u32 val;
1290 enum pipe panel_pipe = PIPE_A;
0de3b485 1291 bool locked = true;
ea0760cf 1292
bedd4dba
JN
1293 if (WARN_ON(HAS_DDI(dev)))
1294 return;
1295
1296 if (HAS_PCH_SPLIT(dev)) {
1297 u32 port_sel;
1298
ea0760cf 1299 pp_reg = PCH_PP_CONTROL;
bedd4dba
JN
1300 port_sel = I915_READ(PCH_PP_ON_DELAYS) & PANEL_PORT_SELECT_MASK;
1301
1302 if (port_sel == PANEL_PORT_SELECT_LVDS &&
1303 I915_READ(PCH_LVDS) & LVDS_PIPEB_SELECT)
1304 panel_pipe = PIPE_B;
1305 /* XXX: else fix for eDP */
1306 } else if (IS_VALLEYVIEW(dev)) {
1307 /* presumably write lock depends on pipe, not port select */
1308 pp_reg = VLV_PIPE_PP_CONTROL(pipe);
1309 panel_pipe = pipe;
ea0760cf
JB
1310 } else {
1311 pp_reg = PP_CONTROL;
bedd4dba
JN
1312 if (I915_READ(LVDS) & LVDS_PIPEB_SELECT)
1313 panel_pipe = PIPE_B;
ea0760cf
JB
1314 }
1315
1316 val = I915_READ(pp_reg);
1317 if (!(val & PANEL_POWER_ON) ||
ec49ba2d 1318 ((val & PANEL_UNLOCK_MASK) == PANEL_UNLOCK_REGS))
ea0760cf
JB
1319 locked = false;
1320
e2c719b7 1321 I915_STATE_WARN(panel_pipe == pipe && locked,
ea0760cf 1322 "panel assertion failure, pipe %c regs locked\n",
9db4a9c7 1323 pipe_name(pipe));
ea0760cf
JB
1324}
1325
93ce0ba6
JN
1326static void assert_cursor(struct drm_i915_private *dev_priv,
1327 enum pipe pipe, bool state)
1328{
1329 struct drm_device *dev = dev_priv->dev;
1330 bool cur_state;
1331
d9d82081 1332 if (IS_845G(dev) || IS_I865G(dev))
0b87c24e 1333 cur_state = I915_READ(CURCNTR(PIPE_A)) & CURSOR_ENABLE;
d9d82081 1334 else
5efb3e28 1335 cur_state = I915_READ(CURCNTR(pipe)) & CURSOR_MODE;
93ce0ba6 1336
e2c719b7 1337 I915_STATE_WARN(cur_state != state,
93ce0ba6
JN
1338 "cursor on pipe %c assertion failure (expected %s, current %s)\n",
1339 pipe_name(pipe), state_string(state), state_string(cur_state));
1340}
1341#define assert_cursor_enabled(d, p) assert_cursor(d, p, true)
1342#define assert_cursor_disabled(d, p) assert_cursor(d, p, false)
1343
b840d907
JB
1344void assert_pipe(struct drm_i915_private *dev_priv,
1345 enum pipe pipe, bool state)
b24e7179 1346{
63d7bbe9 1347 bool cur_state;
702e7a56
PZ
1348 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1349 pipe);
b24e7179 1350
b6b5d049
VS
1351 /* if we need the pipe quirk it must be always on */
1352 if ((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
1353 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
8e636784
DV
1354 state = true;
1355
f458ebbc 1356 if (!intel_display_power_is_enabled(dev_priv,
b97186f0 1357 POWER_DOMAIN_TRANSCODER(cpu_transcoder))) {
69310161
PZ
1358 cur_state = false;
1359 } else {
649636ef 1360 u32 val = I915_READ(PIPECONF(cpu_transcoder));
69310161
PZ
1361 cur_state = !!(val & PIPECONF_ENABLE);
1362 }
1363
e2c719b7 1364 I915_STATE_WARN(cur_state != state,
63d7bbe9 1365 "pipe %c assertion failure (expected %s, current %s)\n",
9db4a9c7 1366 pipe_name(pipe), state_string(state), state_string(cur_state));
b24e7179
JB
1367}
1368
931872fc
CW
1369static void assert_plane(struct drm_i915_private *dev_priv,
1370 enum plane plane, bool state)
b24e7179 1371{
b24e7179 1372 u32 val;
931872fc 1373 bool cur_state;
b24e7179 1374
649636ef 1375 val = I915_READ(DSPCNTR(plane));
931872fc 1376 cur_state = !!(val & DISPLAY_PLANE_ENABLE);
e2c719b7 1377 I915_STATE_WARN(cur_state != state,
931872fc
CW
1378 "plane %c assertion failure (expected %s, current %s)\n",
1379 plane_name(plane), state_string(state), state_string(cur_state));
b24e7179
JB
1380}
1381
931872fc
CW
1382#define assert_plane_enabled(d, p) assert_plane(d, p, true)
1383#define assert_plane_disabled(d, p) assert_plane(d, p, false)
1384
b24e7179
JB
1385static void assert_planes_disabled(struct drm_i915_private *dev_priv,
1386 enum pipe pipe)
1387{
653e1026 1388 struct drm_device *dev = dev_priv->dev;
649636ef 1389 int i;
b24e7179 1390
653e1026
VS
1391 /* Primary planes are fixed to pipes on gen4+ */
1392 if (INTEL_INFO(dev)->gen >= 4) {
649636ef 1393 u32 val = I915_READ(DSPCNTR(pipe));
e2c719b7 1394 I915_STATE_WARN(val & DISPLAY_PLANE_ENABLE,
28c05794
AJ
1395 "plane %c assertion failure, should be disabled but not\n",
1396 plane_name(pipe));
19ec1358 1397 return;
28c05794 1398 }
19ec1358 1399
b24e7179 1400 /* Need to check both planes against the pipe */
055e393f 1401 for_each_pipe(dev_priv, i) {
649636ef
VS
1402 u32 val = I915_READ(DSPCNTR(i));
1403 enum pipe cur_pipe = (val & DISPPLANE_SEL_PIPE_MASK) >>
b24e7179 1404 DISPPLANE_SEL_PIPE_SHIFT;
e2c719b7 1405 I915_STATE_WARN((val & DISPLAY_PLANE_ENABLE) && pipe == cur_pipe,
9db4a9c7
JB
1406 "plane %c assertion failure, should be off on pipe %c but is still active\n",
1407 plane_name(i), pipe_name(pipe));
b24e7179
JB
1408 }
1409}
1410
19332d7a
JB
1411static void assert_sprites_disabled(struct drm_i915_private *dev_priv,
1412 enum pipe pipe)
1413{
20674eef 1414 struct drm_device *dev = dev_priv->dev;
649636ef 1415 int sprite;
19332d7a 1416
7feb8b88 1417 if (INTEL_INFO(dev)->gen >= 9) {
3bdcfc0c 1418 for_each_sprite(dev_priv, pipe, sprite) {
649636ef 1419 u32 val = I915_READ(PLANE_CTL(pipe, sprite));
e2c719b7 1420 I915_STATE_WARN(val & PLANE_CTL_ENABLE,
7feb8b88
DL
1421 "plane %d assertion failure, should be off on pipe %c but is still active\n",
1422 sprite, pipe_name(pipe));
1423 }
1424 } else if (IS_VALLEYVIEW(dev)) {
3bdcfc0c 1425 for_each_sprite(dev_priv, pipe, sprite) {
649636ef 1426 u32 val = I915_READ(SPCNTR(pipe, sprite));
e2c719b7 1427 I915_STATE_WARN(val & SP_ENABLE,
20674eef 1428 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
1fe47785 1429 sprite_name(pipe, sprite), pipe_name(pipe));
20674eef
VS
1430 }
1431 } else if (INTEL_INFO(dev)->gen >= 7) {
649636ef 1432 u32 val = I915_READ(SPRCTL(pipe));
e2c719b7 1433 I915_STATE_WARN(val & SPRITE_ENABLE,
06da8da2 1434 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
20674eef
VS
1435 plane_name(pipe), pipe_name(pipe));
1436 } else if (INTEL_INFO(dev)->gen >= 5) {
649636ef 1437 u32 val = I915_READ(DVSCNTR(pipe));
e2c719b7 1438 I915_STATE_WARN(val & DVS_ENABLE,
06da8da2 1439 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
20674eef 1440 plane_name(pipe), pipe_name(pipe));
19332d7a
JB
1441 }
1442}
1443
08c71e5e
VS
1444static void assert_vblank_disabled(struct drm_crtc *crtc)
1445{
e2c719b7 1446 if (I915_STATE_WARN_ON(drm_crtc_vblank_get(crtc) == 0))
08c71e5e
VS
1447 drm_crtc_vblank_put(crtc);
1448}
1449
89eff4be 1450static void ibx_assert_pch_refclk_enabled(struct drm_i915_private *dev_priv)
92f2584a
JB
1451{
1452 u32 val;
1453 bool enabled;
1454
e2c719b7 1455 I915_STATE_WARN_ON(!(HAS_PCH_IBX(dev_priv->dev) || HAS_PCH_CPT(dev_priv->dev)));
9d82aa17 1456
92f2584a
JB
1457 val = I915_READ(PCH_DREF_CONTROL);
1458 enabled = !!(val & (DREF_SSC_SOURCE_MASK | DREF_NONSPREAD_SOURCE_MASK |
1459 DREF_SUPERSPREAD_SOURCE_MASK));
e2c719b7 1460 I915_STATE_WARN(!enabled, "PCH refclk assertion failure, should be active but is disabled\n");
92f2584a
JB
1461}
1462
ab9412ba
DV
1463static void assert_pch_transcoder_disabled(struct drm_i915_private *dev_priv,
1464 enum pipe pipe)
92f2584a 1465{
92f2584a
JB
1466 u32 val;
1467 bool enabled;
1468
649636ef 1469 val = I915_READ(PCH_TRANSCONF(pipe));
92f2584a 1470 enabled = !!(val & TRANS_ENABLE);
e2c719b7 1471 I915_STATE_WARN(enabled,
9db4a9c7
JB
1472 "transcoder assertion failed, should be off on pipe %c but is still active\n",
1473 pipe_name(pipe));
92f2584a
JB
1474}
1475
4e634389
KP
1476static bool dp_pipe_enabled(struct drm_i915_private *dev_priv,
1477 enum pipe pipe, u32 port_sel, u32 val)
f0575e92
KP
1478{
1479 if ((val & DP_PORT_EN) == 0)
1480 return false;
1481
1482 if (HAS_PCH_CPT(dev_priv->dev)) {
1483 u32 trans_dp_ctl_reg = TRANS_DP_CTL(pipe);
1484 u32 trans_dp_ctl = I915_READ(trans_dp_ctl_reg);
1485 if ((trans_dp_ctl & TRANS_DP_PORT_SEL_MASK) != port_sel)
1486 return false;
44f37d1f
CML
1487 } else if (IS_CHERRYVIEW(dev_priv->dev)) {
1488 if ((val & DP_PIPE_MASK_CHV) != DP_PIPE_SELECT_CHV(pipe))
1489 return false;
f0575e92
KP
1490 } else {
1491 if ((val & DP_PIPE_MASK) != (pipe << 30))
1492 return false;
1493 }
1494 return true;
1495}
1496
1519b995
KP
1497static bool hdmi_pipe_enabled(struct drm_i915_private *dev_priv,
1498 enum pipe pipe, u32 val)
1499{
dc0fa718 1500 if ((val & SDVO_ENABLE) == 0)
1519b995
KP
1501 return false;
1502
1503 if (HAS_PCH_CPT(dev_priv->dev)) {
dc0fa718 1504 if ((val & SDVO_PIPE_SEL_MASK_CPT) != SDVO_PIPE_SEL_CPT(pipe))
1519b995 1505 return false;
44f37d1f
CML
1506 } else if (IS_CHERRYVIEW(dev_priv->dev)) {
1507 if ((val & SDVO_PIPE_SEL_MASK_CHV) != SDVO_PIPE_SEL_CHV(pipe))
1508 return false;
1519b995 1509 } else {
dc0fa718 1510 if ((val & SDVO_PIPE_SEL_MASK) != SDVO_PIPE_SEL(pipe))
1519b995
KP
1511 return false;
1512 }
1513 return true;
1514}
1515
1516static bool lvds_pipe_enabled(struct drm_i915_private *dev_priv,
1517 enum pipe pipe, u32 val)
1518{
1519 if ((val & LVDS_PORT_EN) == 0)
1520 return false;
1521
1522 if (HAS_PCH_CPT(dev_priv->dev)) {
1523 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1524 return false;
1525 } else {
1526 if ((val & LVDS_PIPE_MASK) != LVDS_PIPE(pipe))
1527 return false;
1528 }
1529 return true;
1530}
1531
1532static bool adpa_pipe_enabled(struct drm_i915_private *dev_priv,
1533 enum pipe pipe, u32 val)
1534{
1535 if ((val & ADPA_DAC_ENABLE) == 0)
1536 return false;
1537 if (HAS_PCH_CPT(dev_priv->dev)) {
1538 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1539 return false;
1540 } else {
1541 if ((val & ADPA_PIPE_SELECT_MASK) != ADPA_PIPE_SELECT(pipe))
1542 return false;
1543 }
1544 return true;
1545}
1546
291906f1 1547static void assert_pch_dp_disabled(struct drm_i915_private *dev_priv,
f0575e92 1548 enum pipe pipe, int reg, u32 port_sel)
291906f1 1549{
47a05eca 1550 u32 val = I915_READ(reg);
e2c719b7 1551 I915_STATE_WARN(dp_pipe_enabled(dev_priv, pipe, port_sel, val),
291906f1 1552 "PCH DP (0x%08x) enabled on transcoder %c, should be disabled\n",
9db4a9c7 1553 reg, pipe_name(pipe));
de9a35ab 1554
e2c719b7 1555 I915_STATE_WARN(HAS_PCH_IBX(dev_priv->dev) && (val & DP_PORT_EN) == 0
75c5da27 1556 && (val & DP_PIPEB_SELECT),
de9a35ab 1557 "IBX PCH dp port still using transcoder B\n");
291906f1
JB
1558}
1559
1560static void assert_pch_hdmi_disabled(struct drm_i915_private *dev_priv,
1561 enum pipe pipe, int reg)
1562{
47a05eca 1563 u32 val = I915_READ(reg);
e2c719b7 1564 I915_STATE_WARN(hdmi_pipe_enabled(dev_priv, pipe, val),
23c99e77 1565 "PCH HDMI (0x%08x) enabled on transcoder %c, should be disabled\n",
9db4a9c7 1566 reg, pipe_name(pipe));
de9a35ab 1567
e2c719b7 1568 I915_STATE_WARN(HAS_PCH_IBX(dev_priv->dev) && (val & SDVO_ENABLE) == 0
75c5da27 1569 && (val & SDVO_PIPE_B_SELECT),
de9a35ab 1570 "IBX PCH hdmi port still using transcoder B\n");
291906f1
JB
1571}
1572
1573static void assert_pch_ports_disabled(struct drm_i915_private *dev_priv,
1574 enum pipe pipe)
1575{
291906f1 1576 u32 val;
291906f1 1577
f0575e92
KP
1578 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_B, TRANS_DP_PORT_SEL_B);
1579 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_C, TRANS_DP_PORT_SEL_C);
1580 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_D, TRANS_DP_PORT_SEL_D);
291906f1 1581
649636ef 1582 val = I915_READ(PCH_ADPA);
e2c719b7 1583 I915_STATE_WARN(adpa_pipe_enabled(dev_priv, pipe, val),
291906f1 1584 "PCH VGA enabled on transcoder %c, should be disabled\n",
9db4a9c7 1585 pipe_name(pipe));
291906f1 1586
649636ef 1587 val = I915_READ(PCH_LVDS);
e2c719b7 1588 I915_STATE_WARN(lvds_pipe_enabled(dev_priv, pipe, val),
291906f1 1589 "PCH LVDS enabled on transcoder %c, should be disabled\n",
9db4a9c7 1590 pipe_name(pipe));
291906f1 1591
e2debe91
PZ
1592 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIB);
1593 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIC);
1594 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMID);
291906f1
JB
1595}
1596
d288f65f 1597static void vlv_enable_pll(struct intel_crtc *crtc,
5cec258b 1598 const struct intel_crtc_state *pipe_config)
87442f73 1599{
426115cf
DV
1600 struct drm_device *dev = crtc->base.dev;
1601 struct drm_i915_private *dev_priv = dev->dev_private;
1602 int reg = DPLL(crtc->pipe);
d288f65f 1603 u32 dpll = pipe_config->dpll_hw_state.dpll;
87442f73 1604
426115cf 1605 assert_pipe_disabled(dev_priv, crtc->pipe);
87442f73
DV
1606
1607 /* No really, not for ILK+ */
1608 BUG_ON(!IS_VALLEYVIEW(dev_priv->dev));
1609
1610 /* PLL is protected by panel, make sure we can write it */
6a9e7363 1611 if (IS_MOBILE(dev_priv->dev))
426115cf 1612 assert_panel_unlocked(dev_priv, crtc->pipe);
87442f73 1613
426115cf
DV
1614 I915_WRITE(reg, dpll);
1615 POSTING_READ(reg);
1616 udelay(150);
1617
1618 if (wait_for(((I915_READ(reg) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
1619 DRM_ERROR("DPLL %d failed to lock\n", crtc->pipe);
1620
d288f65f 1621 I915_WRITE(DPLL_MD(crtc->pipe), pipe_config->dpll_hw_state.dpll_md);
426115cf 1622 POSTING_READ(DPLL_MD(crtc->pipe));
87442f73
DV
1623
1624 /* We do this three times for luck */
426115cf 1625 I915_WRITE(reg, dpll);
87442f73
DV
1626 POSTING_READ(reg);
1627 udelay(150); /* wait for warmup */
426115cf 1628 I915_WRITE(reg, dpll);
87442f73
DV
1629 POSTING_READ(reg);
1630 udelay(150); /* wait for warmup */
426115cf 1631 I915_WRITE(reg, dpll);
87442f73
DV
1632 POSTING_READ(reg);
1633 udelay(150); /* wait for warmup */
1634}
1635
d288f65f 1636static void chv_enable_pll(struct intel_crtc *crtc,
5cec258b 1637 const struct intel_crtc_state *pipe_config)
9d556c99
CML
1638{
1639 struct drm_device *dev = crtc->base.dev;
1640 struct drm_i915_private *dev_priv = dev->dev_private;
1641 int pipe = crtc->pipe;
1642 enum dpio_channel port = vlv_pipe_to_channel(pipe);
9d556c99
CML
1643 u32 tmp;
1644
1645 assert_pipe_disabled(dev_priv, crtc->pipe);
1646
1647 BUG_ON(!IS_CHERRYVIEW(dev_priv->dev));
1648
a580516d 1649 mutex_lock(&dev_priv->sb_lock);
9d556c99
CML
1650
1651 /* Enable back the 10bit clock to display controller */
1652 tmp = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1653 tmp |= DPIO_DCLKP_EN;
1654 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), tmp);
1655
54433e91
VS
1656 mutex_unlock(&dev_priv->sb_lock);
1657
9d556c99
CML
1658 /*
1659 * Need to wait > 100ns between dclkp clock enable bit and PLL enable.
1660 */
1661 udelay(1);
1662
1663 /* Enable PLL */
d288f65f 1664 I915_WRITE(DPLL(pipe), pipe_config->dpll_hw_state.dpll);
9d556c99
CML
1665
1666 /* Check PLL is locked */
a11b0703 1667 if (wait_for(((I915_READ(DPLL(pipe)) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
9d556c99
CML
1668 DRM_ERROR("PLL %d failed to lock\n", pipe);
1669
a11b0703 1670 /* not sure when this should be written */
d288f65f 1671 I915_WRITE(DPLL_MD(pipe), pipe_config->dpll_hw_state.dpll_md);
a11b0703 1672 POSTING_READ(DPLL_MD(pipe));
9d556c99
CML
1673}
1674
1c4e0274
VS
1675static int intel_num_dvo_pipes(struct drm_device *dev)
1676{
1677 struct intel_crtc *crtc;
1678 int count = 0;
1679
1680 for_each_intel_crtc(dev, crtc)
3538b9df 1681 count += crtc->base.state->active &&
409ee761 1682 intel_pipe_has_type(crtc, INTEL_OUTPUT_DVO);
1c4e0274
VS
1683
1684 return count;
1685}
1686
66e3d5c0 1687static void i9xx_enable_pll(struct intel_crtc *crtc)
63d7bbe9 1688{
66e3d5c0
DV
1689 struct drm_device *dev = crtc->base.dev;
1690 struct drm_i915_private *dev_priv = dev->dev_private;
1691 int reg = DPLL(crtc->pipe);
6e3c9717 1692 u32 dpll = crtc->config->dpll_hw_state.dpll;
63d7bbe9 1693
66e3d5c0 1694 assert_pipe_disabled(dev_priv, crtc->pipe);
58c6eaa2 1695
63d7bbe9 1696 /* No really, not for ILK+ */
3d13ef2e 1697 BUG_ON(INTEL_INFO(dev)->gen >= 5);
63d7bbe9
JB
1698
1699 /* PLL is protected by panel, make sure we can write it */
66e3d5c0
DV
1700 if (IS_MOBILE(dev) && !IS_I830(dev))
1701 assert_panel_unlocked(dev_priv, crtc->pipe);
63d7bbe9 1702
1c4e0274
VS
1703 /* Enable DVO 2x clock on both PLLs if necessary */
1704 if (IS_I830(dev) && intel_num_dvo_pipes(dev) > 0) {
1705 /*
1706 * It appears to be important that we don't enable this
1707 * for the current pipe before otherwise configuring the
1708 * PLL. No idea how this should be handled if multiple
1709 * DVO outputs are enabled simultaneosly.
1710 */
1711 dpll |= DPLL_DVO_2X_MODE;
1712 I915_WRITE(DPLL(!crtc->pipe),
1713 I915_READ(DPLL(!crtc->pipe)) | DPLL_DVO_2X_MODE);
1714 }
66e3d5c0
DV
1715
1716 /* Wait for the clocks to stabilize. */
1717 POSTING_READ(reg);
1718 udelay(150);
1719
1720 if (INTEL_INFO(dev)->gen >= 4) {
1721 I915_WRITE(DPLL_MD(crtc->pipe),
6e3c9717 1722 crtc->config->dpll_hw_state.dpll_md);
66e3d5c0
DV
1723 } else {
1724 /* The pixel multiplier can only be updated once the
1725 * DPLL is enabled and the clocks are stable.
1726 *
1727 * So write it again.
1728 */
1729 I915_WRITE(reg, dpll);
1730 }
63d7bbe9
JB
1731
1732 /* We do this three times for luck */
66e3d5c0 1733 I915_WRITE(reg, dpll);
63d7bbe9
JB
1734 POSTING_READ(reg);
1735 udelay(150); /* wait for warmup */
66e3d5c0 1736 I915_WRITE(reg, dpll);
63d7bbe9
JB
1737 POSTING_READ(reg);
1738 udelay(150); /* wait for warmup */
66e3d5c0 1739 I915_WRITE(reg, dpll);
63d7bbe9
JB
1740 POSTING_READ(reg);
1741 udelay(150); /* wait for warmup */
1742}
1743
1744/**
50b44a44 1745 * i9xx_disable_pll - disable a PLL
63d7bbe9
JB
1746 * @dev_priv: i915 private structure
1747 * @pipe: pipe PLL to disable
1748 *
1749 * Disable the PLL for @pipe, making sure the pipe is off first.
1750 *
1751 * Note! This is for pre-ILK only.
1752 */
1c4e0274 1753static void i9xx_disable_pll(struct intel_crtc *crtc)
63d7bbe9 1754{
1c4e0274
VS
1755 struct drm_device *dev = crtc->base.dev;
1756 struct drm_i915_private *dev_priv = dev->dev_private;
1757 enum pipe pipe = crtc->pipe;
1758
1759 /* Disable DVO 2x clock on both PLLs if necessary */
1760 if (IS_I830(dev) &&
409ee761 1761 intel_pipe_has_type(crtc, INTEL_OUTPUT_DVO) &&
3538b9df 1762 !intel_num_dvo_pipes(dev)) {
1c4e0274
VS
1763 I915_WRITE(DPLL(PIPE_B),
1764 I915_READ(DPLL(PIPE_B)) & ~DPLL_DVO_2X_MODE);
1765 I915_WRITE(DPLL(PIPE_A),
1766 I915_READ(DPLL(PIPE_A)) & ~DPLL_DVO_2X_MODE);
1767 }
1768
b6b5d049
VS
1769 /* Don't disable pipe or pipe PLLs if needed */
1770 if ((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
1771 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
63d7bbe9
JB
1772 return;
1773
1774 /* Make sure the pipe isn't still relying on us */
1775 assert_pipe_disabled(dev_priv, pipe);
1776
b8afb911 1777 I915_WRITE(DPLL(pipe), DPLL_VGA_MODE_DIS);
50b44a44 1778 POSTING_READ(DPLL(pipe));
63d7bbe9
JB
1779}
1780
f6071166
JB
1781static void vlv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1782{
b8afb911 1783 u32 val;
f6071166
JB
1784
1785 /* Make sure the pipe isn't still relying on us */
1786 assert_pipe_disabled(dev_priv, pipe);
1787
e5cbfbfb
ID
1788 /*
1789 * Leave integrated clock source and reference clock enabled for pipe B.
1790 * The latter is needed for VGA hotplug / manual detection.
1791 */
b8afb911 1792 val = DPLL_VGA_MODE_DIS;
f6071166 1793 if (pipe == PIPE_B)
60bfe44f 1794 val = DPLL_INTEGRATED_CRI_CLK_VLV | DPLL_REF_CLK_ENABLE_VLV;
f6071166
JB
1795 I915_WRITE(DPLL(pipe), val);
1796 POSTING_READ(DPLL(pipe));
076ed3b2
CML
1797
1798}
1799
1800static void chv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1801{
d752048d 1802 enum dpio_channel port = vlv_pipe_to_channel(pipe);
076ed3b2
CML
1803 u32 val;
1804
a11b0703
VS
1805 /* Make sure the pipe isn't still relying on us */
1806 assert_pipe_disabled(dev_priv, pipe);
076ed3b2 1807
a11b0703 1808 /* Set PLL en = 0 */
60bfe44f
VS
1809 val = DPLL_SSC_REF_CLK_CHV |
1810 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS;
a11b0703
VS
1811 if (pipe != PIPE_A)
1812 val |= DPLL_INTEGRATED_CRI_CLK_VLV;
1813 I915_WRITE(DPLL(pipe), val);
1814 POSTING_READ(DPLL(pipe));
d752048d 1815
a580516d 1816 mutex_lock(&dev_priv->sb_lock);
d752048d
VS
1817
1818 /* Disable 10bit clock to display controller */
1819 val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1820 val &= ~DPIO_DCLKP_EN;
1821 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), val);
1822
a580516d 1823 mutex_unlock(&dev_priv->sb_lock);
f6071166
JB
1824}
1825
e4607fcf 1826void vlv_wait_port_ready(struct drm_i915_private *dev_priv,
9b6de0a1
VS
1827 struct intel_digital_port *dport,
1828 unsigned int expected_mask)
89b667f8
JB
1829{
1830 u32 port_mask;
00fc31b7 1831 int dpll_reg;
89b667f8 1832
e4607fcf
CML
1833 switch (dport->port) {
1834 case PORT_B:
89b667f8 1835 port_mask = DPLL_PORTB_READY_MASK;
00fc31b7 1836 dpll_reg = DPLL(0);
e4607fcf
CML
1837 break;
1838 case PORT_C:
89b667f8 1839 port_mask = DPLL_PORTC_READY_MASK;
00fc31b7 1840 dpll_reg = DPLL(0);
9b6de0a1 1841 expected_mask <<= 4;
00fc31b7
CML
1842 break;
1843 case PORT_D:
1844 port_mask = DPLL_PORTD_READY_MASK;
1845 dpll_reg = DPIO_PHY_STATUS;
e4607fcf
CML
1846 break;
1847 default:
1848 BUG();
1849 }
89b667f8 1850
9b6de0a1
VS
1851 if (wait_for((I915_READ(dpll_reg) & port_mask) == expected_mask, 1000))
1852 WARN(1, "timed out waiting for port %c ready: got 0x%x, expected 0x%x\n",
1853 port_name(dport->port), I915_READ(dpll_reg) & port_mask, expected_mask);
89b667f8
JB
1854}
1855
b14b1055
DV
1856static void intel_prepare_shared_dpll(struct intel_crtc *crtc)
1857{
1858 struct drm_device *dev = crtc->base.dev;
1859 struct drm_i915_private *dev_priv = dev->dev_private;
1860 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
1861
be19f0ff
CW
1862 if (WARN_ON(pll == NULL))
1863 return;
1864
3e369b76 1865 WARN_ON(!pll->config.crtc_mask);
b14b1055
DV
1866 if (pll->active == 0) {
1867 DRM_DEBUG_DRIVER("setting up %s\n", pll->name);
1868 WARN_ON(pll->on);
1869 assert_shared_dpll_disabled(dev_priv, pll);
1870
1871 pll->mode_set(dev_priv, pll);
1872 }
1873}
1874
92f2584a 1875/**
85b3894f 1876 * intel_enable_shared_dpll - enable PCH PLL
92f2584a
JB
1877 * @dev_priv: i915 private structure
1878 * @pipe: pipe PLL to enable
1879 *
1880 * The PCH PLL needs to be enabled before the PCH transcoder, since it
1881 * drives the transcoder clock.
1882 */
85b3894f 1883static void intel_enable_shared_dpll(struct intel_crtc *crtc)
92f2584a 1884{
3d13ef2e
DL
1885 struct drm_device *dev = crtc->base.dev;
1886 struct drm_i915_private *dev_priv = dev->dev_private;
e2b78267 1887 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
92f2584a 1888
87a875bb 1889 if (WARN_ON(pll == NULL))
48da64a8
CW
1890 return;
1891
3e369b76 1892 if (WARN_ON(pll->config.crtc_mask == 0))
48da64a8 1893 return;
ee7b9f93 1894
74dd6928 1895 DRM_DEBUG_KMS("enable %s (active %d, on? %d) for crtc %d\n",
46edb027 1896 pll->name, pll->active, pll->on,
e2b78267 1897 crtc->base.base.id);
92f2584a 1898
cdbd2316
DV
1899 if (pll->active++) {
1900 WARN_ON(!pll->on);
e9d6944e 1901 assert_shared_dpll_enabled(dev_priv, pll);
ee7b9f93
JB
1902 return;
1903 }
f4a091c7 1904 WARN_ON(pll->on);
ee7b9f93 1905
bd2bb1b9
PZ
1906 intel_display_power_get(dev_priv, POWER_DOMAIN_PLLS);
1907
46edb027 1908 DRM_DEBUG_KMS("enabling %s\n", pll->name);
e7b903d2 1909 pll->enable(dev_priv, pll);
ee7b9f93 1910 pll->on = true;
92f2584a
JB
1911}
1912
f6daaec2 1913static void intel_disable_shared_dpll(struct intel_crtc *crtc)
92f2584a 1914{
3d13ef2e
DL
1915 struct drm_device *dev = crtc->base.dev;
1916 struct drm_i915_private *dev_priv = dev->dev_private;
e2b78267 1917 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
4c609cb8 1918
92f2584a 1919 /* PCH only available on ILK+ */
80aa9312
JB
1920 if (INTEL_INFO(dev)->gen < 5)
1921 return;
1922
eddfcbcd
ML
1923 if (pll == NULL)
1924 return;
92f2584a 1925
eddfcbcd 1926 if (WARN_ON(!(pll->config.crtc_mask & (1 << drm_crtc_index(&crtc->base)))))
48da64a8 1927 return;
7a419866 1928
46edb027
DV
1929 DRM_DEBUG_KMS("disable %s (active %d, on? %d) for crtc %d\n",
1930 pll->name, pll->active, pll->on,
e2b78267 1931 crtc->base.base.id);
7a419866 1932
48da64a8 1933 if (WARN_ON(pll->active == 0)) {
e9d6944e 1934 assert_shared_dpll_disabled(dev_priv, pll);
48da64a8
CW
1935 return;
1936 }
1937
e9d6944e 1938 assert_shared_dpll_enabled(dev_priv, pll);
f4a091c7 1939 WARN_ON(!pll->on);
cdbd2316 1940 if (--pll->active)
7a419866 1941 return;
ee7b9f93 1942
46edb027 1943 DRM_DEBUG_KMS("disabling %s\n", pll->name);
e7b903d2 1944 pll->disable(dev_priv, pll);
ee7b9f93 1945 pll->on = false;
bd2bb1b9
PZ
1946
1947 intel_display_power_put(dev_priv, POWER_DOMAIN_PLLS);
92f2584a
JB
1948}
1949
b8a4f404
PZ
1950static void ironlake_enable_pch_transcoder(struct drm_i915_private *dev_priv,
1951 enum pipe pipe)
040484af 1952{
23670b32 1953 struct drm_device *dev = dev_priv->dev;
7c26e5c6 1954 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
e2b78267 1955 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
23670b32 1956 uint32_t reg, val, pipeconf_val;
040484af
JB
1957
1958 /* PCH only available on ILK+ */
55522f37 1959 BUG_ON(!HAS_PCH_SPLIT(dev));
040484af
JB
1960
1961 /* Make sure PCH DPLL is enabled */
e72f9fbf 1962 assert_shared_dpll_enabled(dev_priv,
e9d6944e 1963 intel_crtc_to_shared_dpll(intel_crtc));
040484af
JB
1964
1965 /* FDI must be feeding us bits for PCH ports */
1966 assert_fdi_tx_enabled(dev_priv, pipe);
1967 assert_fdi_rx_enabled(dev_priv, pipe);
1968
23670b32
DV
1969 if (HAS_PCH_CPT(dev)) {
1970 /* Workaround: Set the timing override bit before enabling the
1971 * pch transcoder. */
1972 reg = TRANS_CHICKEN2(pipe);
1973 val = I915_READ(reg);
1974 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
1975 I915_WRITE(reg, val);
59c859d6 1976 }
23670b32 1977
ab9412ba 1978 reg = PCH_TRANSCONF(pipe);
040484af 1979 val = I915_READ(reg);
5f7f726d 1980 pipeconf_val = I915_READ(PIPECONF(pipe));
e9bcff5c
JB
1981
1982 if (HAS_PCH_IBX(dev_priv->dev)) {
1983 /*
c5de7c6f
VS
1984 * Make the BPC in transcoder be consistent with
1985 * that in pipeconf reg. For HDMI we must use 8bpc
1986 * here for both 8bpc and 12bpc.
e9bcff5c 1987 */
dfd07d72 1988 val &= ~PIPECONF_BPC_MASK;
c5de7c6f
VS
1989 if (intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_HDMI))
1990 val |= PIPECONF_8BPC;
1991 else
1992 val |= pipeconf_val & PIPECONF_BPC_MASK;
e9bcff5c 1993 }
5f7f726d
PZ
1994
1995 val &= ~TRANS_INTERLACE_MASK;
1996 if ((pipeconf_val & PIPECONF_INTERLACE_MASK) == PIPECONF_INTERLACED_ILK)
7c26e5c6 1997 if (HAS_PCH_IBX(dev_priv->dev) &&
409ee761 1998 intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
7c26e5c6
PZ
1999 val |= TRANS_LEGACY_INTERLACED_ILK;
2000 else
2001 val |= TRANS_INTERLACED;
5f7f726d
PZ
2002 else
2003 val |= TRANS_PROGRESSIVE;
2004
040484af
JB
2005 I915_WRITE(reg, val | TRANS_ENABLE);
2006 if (wait_for(I915_READ(reg) & TRANS_STATE_ENABLE, 100))
4bb6f1f3 2007 DRM_ERROR("failed to enable transcoder %c\n", pipe_name(pipe));
040484af
JB
2008}
2009
8fb033d7 2010static void lpt_enable_pch_transcoder(struct drm_i915_private *dev_priv,
937bb610 2011 enum transcoder cpu_transcoder)
040484af 2012{
8fb033d7 2013 u32 val, pipeconf_val;
8fb033d7
PZ
2014
2015 /* PCH only available on ILK+ */
55522f37 2016 BUG_ON(!HAS_PCH_SPLIT(dev_priv->dev));
8fb033d7 2017
8fb033d7 2018 /* FDI must be feeding us bits for PCH ports */
1a240d4d 2019 assert_fdi_tx_enabled(dev_priv, (enum pipe) cpu_transcoder);
937bb610 2020 assert_fdi_rx_enabled(dev_priv, TRANSCODER_A);
8fb033d7 2021
223a6fdf 2022 /* Workaround: set timing override bit. */
36c0d0cf 2023 val = I915_READ(TRANS_CHICKEN2(PIPE_A));
23670b32 2024 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
36c0d0cf 2025 I915_WRITE(TRANS_CHICKEN2(PIPE_A), val);
223a6fdf 2026
25f3ef11 2027 val = TRANS_ENABLE;
937bb610 2028 pipeconf_val = I915_READ(PIPECONF(cpu_transcoder));
8fb033d7 2029
9a76b1c6
PZ
2030 if ((pipeconf_val & PIPECONF_INTERLACE_MASK_HSW) ==
2031 PIPECONF_INTERLACED_ILK)
a35f2679 2032 val |= TRANS_INTERLACED;
8fb033d7
PZ
2033 else
2034 val |= TRANS_PROGRESSIVE;
2035
ab9412ba
DV
2036 I915_WRITE(LPT_TRANSCONF, val);
2037 if (wait_for(I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE, 100))
937bb610 2038 DRM_ERROR("Failed to enable PCH transcoder\n");
8fb033d7
PZ
2039}
2040
b8a4f404
PZ
2041static void ironlake_disable_pch_transcoder(struct drm_i915_private *dev_priv,
2042 enum pipe pipe)
040484af 2043{
23670b32
DV
2044 struct drm_device *dev = dev_priv->dev;
2045 uint32_t reg, val;
040484af
JB
2046
2047 /* FDI relies on the transcoder */
2048 assert_fdi_tx_disabled(dev_priv, pipe);
2049 assert_fdi_rx_disabled(dev_priv, pipe);
2050
291906f1
JB
2051 /* Ports must be off as well */
2052 assert_pch_ports_disabled(dev_priv, pipe);
2053
ab9412ba 2054 reg = PCH_TRANSCONF(pipe);
040484af
JB
2055 val = I915_READ(reg);
2056 val &= ~TRANS_ENABLE;
2057 I915_WRITE(reg, val);
2058 /* wait for PCH transcoder off, transcoder state */
2059 if (wait_for((I915_READ(reg) & TRANS_STATE_ENABLE) == 0, 50))
4bb6f1f3 2060 DRM_ERROR("failed to disable transcoder %c\n", pipe_name(pipe));
23670b32
DV
2061
2062 if (!HAS_PCH_IBX(dev)) {
2063 /* Workaround: Clear the timing override chicken bit again. */
2064 reg = TRANS_CHICKEN2(pipe);
2065 val = I915_READ(reg);
2066 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
2067 I915_WRITE(reg, val);
2068 }
040484af
JB
2069}
2070
ab4d966c 2071static void lpt_disable_pch_transcoder(struct drm_i915_private *dev_priv)
8fb033d7 2072{
8fb033d7
PZ
2073 u32 val;
2074
ab9412ba 2075 val = I915_READ(LPT_TRANSCONF);
8fb033d7 2076 val &= ~TRANS_ENABLE;
ab9412ba 2077 I915_WRITE(LPT_TRANSCONF, val);
8fb033d7 2078 /* wait for PCH transcoder off, transcoder state */
ab9412ba 2079 if (wait_for((I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE) == 0, 50))
8a52fd9f 2080 DRM_ERROR("Failed to disable PCH transcoder\n");
223a6fdf
PZ
2081
2082 /* Workaround: clear timing override bit. */
36c0d0cf 2083 val = I915_READ(TRANS_CHICKEN2(PIPE_A));
23670b32 2084 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
36c0d0cf 2085 I915_WRITE(TRANS_CHICKEN2(PIPE_A), val);
040484af
JB
2086}
2087
b24e7179 2088/**
309cfea8 2089 * intel_enable_pipe - enable a pipe, asserting requirements
0372264a 2090 * @crtc: crtc responsible for the pipe
b24e7179 2091 *
0372264a 2092 * Enable @crtc's pipe, making sure that various hardware specific requirements
b24e7179 2093 * are met, if applicable, e.g. PLL enabled, LVDS pairs enabled, etc.
b24e7179 2094 */
e1fdc473 2095static void intel_enable_pipe(struct intel_crtc *crtc)
b24e7179 2096{
0372264a
PZ
2097 struct drm_device *dev = crtc->base.dev;
2098 struct drm_i915_private *dev_priv = dev->dev_private;
2099 enum pipe pipe = crtc->pipe;
702e7a56
PZ
2100 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
2101 pipe);
1a240d4d 2102 enum pipe pch_transcoder;
b24e7179
JB
2103 int reg;
2104 u32 val;
2105
9e2ee2dd
VS
2106 DRM_DEBUG_KMS("enabling pipe %c\n", pipe_name(pipe));
2107
58c6eaa2 2108 assert_planes_disabled(dev_priv, pipe);
93ce0ba6 2109 assert_cursor_disabled(dev_priv, pipe);
58c6eaa2
DV
2110 assert_sprites_disabled(dev_priv, pipe);
2111
681e5811 2112 if (HAS_PCH_LPT(dev_priv->dev))
cc391bbb
PZ
2113 pch_transcoder = TRANSCODER_A;
2114 else
2115 pch_transcoder = pipe;
2116
b24e7179
JB
2117 /*
2118 * A pipe without a PLL won't actually be able to drive bits from
2119 * a plane. On ILK+ the pipe PLLs are integrated, so we don't
2120 * need the check.
2121 */
50360403 2122 if (HAS_GMCH_DISPLAY(dev_priv->dev))
409ee761 2123 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DSI))
23538ef1
JN
2124 assert_dsi_pll_enabled(dev_priv);
2125 else
2126 assert_pll_enabled(dev_priv, pipe);
040484af 2127 else {
6e3c9717 2128 if (crtc->config->has_pch_encoder) {
040484af 2129 /* if driving the PCH, we need FDI enabled */
cc391bbb 2130 assert_fdi_rx_pll_enabled(dev_priv, pch_transcoder);
1a240d4d
DV
2131 assert_fdi_tx_pll_enabled(dev_priv,
2132 (enum pipe) cpu_transcoder);
040484af
JB
2133 }
2134 /* FIXME: assert CPU port conditions for SNB+ */
2135 }
b24e7179 2136
702e7a56 2137 reg = PIPECONF(cpu_transcoder);
b24e7179 2138 val = I915_READ(reg);
7ad25d48 2139 if (val & PIPECONF_ENABLE) {
b6b5d049
VS
2140 WARN_ON(!((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
2141 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE)));
00d70b15 2142 return;
7ad25d48 2143 }
00d70b15
CW
2144
2145 I915_WRITE(reg, val | PIPECONF_ENABLE);
851855d8 2146 POSTING_READ(reg);
b24e7179
JB
2147}
2148
2149/**
309cfea8 2150 * intel_disable_pipe - disable a pipe, asserting requirements
575f7ab7 2151 * @crtc: crtc whose pipes is to be disabled
b24e7179 2152 *
575f7ab7
VS
2153 * Disable the pipe of @crtc, making sure that various hardware
2154 * specific requirements are met, if applicable, e.g. plane
2155 * disabled, panel fitter off, etc.
b24e7179
JB
2156 *
2157 * Will wait until the pipe has shut down before returning.
2158 */
575f7ab7 2159static void intel_disable_pipe(struct intel_crtc *crtc)
b24e7179 2160{
575f7ab7 2161 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
6e3c9717 2162 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
575f7ab7 2163 enum pipe pipe = crtc->pipe;
b24e7179
JB
2164 int reg;
2165 u32 val;
2166
9e2ee2dd
VS
2167 DRM_DEBUG_KMS("disabling pipe %c\n", pipe_name(pipe));
2168
b24e7179
JB
2169 /*
2170 * Make sure planes won't keep trying to pump pixels to us,
2171 * or we might hang the display.
2172 */
2173 assert_planes_disabled(dev_priv, pipe);
93ce0ba6 2174 assert_cursor_disabled(dev_priv, pipe);
19332d7a 2175 assert_sprites_disabled(dev_priv, pipe);
b24e7179 2176
702e7a56 2177 reg = PIPECONF(cpu_transcoder);
b24e7179 2178 val = I915_READ(reg);
00d70b15
CW
2179 if ((val & PIPECONF_ENABLE) == 0)
2180 return;
2181
67adc644
VS
2182 /*
2183 * Double wide has implications for planes
2184 * so best keep it disabled when not needed.
2185 */
6e3c9717 2186 if (crtc->config->double_wide)
67adc644
VS
2187 val &= ~PIPECONF_DOUBLE_WIDE;
2188
2189 /* Don't disable pipe or pipe PLLs if needed */
b6b5d049
VS
2190 if (!(pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) &&
2191 !(pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
67adc644
VS
2192 val &= ~PIPECONF_ENABLE;
2193
2194 I915_WRITE(reg, val);
2195 if ((val & PIPECONF_ENABLE) == 0)
2196 intel_wait_for_pipe_off(crtc);
b24e7179
JB
2197}
2198
693db184
CW
2199static bool need_vtd_wa(struct drm_device *dev)
2200{
2201#ifdef CONFIG_INTEL_IOMMU
2202 if (INTEL_INFO(dev)->gen >= 6 && intel_iommu_gfx_mapped)
2203 return true;
2204#endif
2205 return false;
2206}
2207
50470bb0 2208unsigned int
6761dd31 2209intel_tile_height(struct drm_device *dev, uint32_t pixel_format,
fe47ea0c 2210 uint64_t fb_format_modifier, unsigned int plane)
a57ce0b2 2211{
6761dd31
TU
2212 unsigned int tile_height;
2213 uint32_t pixel_bytes;
a57ce0b2 2214
b5d0e9bf
DL
2215 switch (fb_format_modifier) {
2216 case DRM_FORMAT_MOD_NONE:
2217 tile_height = 1;
2218 break;
2219 case I915_FORMAT_MOD_X_TILED:
2220 tile_height = IS_GEN2(dev) ? 16 : 8;
2221 break;
2222 case I915_FORMAT_MOD_Y_TILED:
2223 tile_height = 32;
2224 break;
2225 case I915_FORMAT_MOD_Yf_TILED:
fe47ea0c 2226 pixel_bytes = drm_format_plane_cpp(pixel_format, plane);
6761dd31 2227 switch (pixel_bytes) {
b5d0e9bf 2228 default:
6761dd31 2229 case 1:
b5d0e9bf
DL
2230 tile_height = 64;
2231 break;
6761dd31
TU
2232 case 2:
2233 case 4:
b5d0e9bf
DL
2234 tile_height = 32;
2235 break;
6761dd31 2236 case 8:
b5d0e9bf
DL
2237 tile_height = 16;
2238 break;
6761dd31 2239 case 16:
b5d0e9bf
DL
2240 WARN_ONCE(1,
2241 "128-bit pixels are not supported for display!");
2242 tile_height = 16;
2243 break;
2244 }
2245 break;
2246 default:
2247 MISSING_CASE(fb_format_modifier);
2248 tile_height = 1;
2249 break;
2250 }
091df6cb 2251
6761dd31
TU
2252 return tile_height;
2253}
2254
2255unsigned int
2256intel_fb_align_height(struct drm_device *dev, unsigned int height,
2257 uint32_t pixel_format, uint64_t fb_format_modifier)
2258{
2259 return ALIGN(height, intel_tile_height(dev, pixel_format,
fe47ea0c 2260 fb_format_modifier, 0));
a57ce0b2
JB
2261}
2262
f64b98cd
TU
2263static int
2264intel_fill_fb_ggtt_view(struct i915_ggtt_view *view, struct drm_framebuffer *fb,
2265 const struct drm_plane_state *plane_state)
2266{
50470bb0 2267 struct intel_rotation_info *info = &view->rotation_info;
84fe03f7 2268 unsigned int tile_height, tile_pitch;
50470bb0 2269
f64b98cd
TU
2270 *view = i915_ggtt_view_normal;
2271
50470bb0
TU
2272 if (!plane_state)
2273 return 0;
2274
121920fa 2275 if (!intel_rotation_90_or_270(plane_state->rotation))
50470bb0
TU
2276 return 0;
2277
9abc4648 2278 *view = i915_ggtt_view_rotated;
50470bb0
TU
2279
2280 info->height = fb->height;
2281 info->pixel_format = fb->pixel_format;
2282 info->pitch = fb->pitches[0];
89e3e142 2283 info->uv_offset = fb->offsets[1];
50470bb0
TU
2284 info->fb_modifier = fb->modifier[0];
2285
84fe03f7 2286 tile_height = intel_tile_height(fb->dev, fb->pixel_format,
fe47ea0c 2287 fb->modifier[0], 0);
84fe03f7
TU
2288 tile_pitch = PAGE_SIZE / tile_height;
2289 info->width_pages = DIV_ROUND_UP(fb->pitches[0], tile_pitch);
2290 info->height_pages = DIV_ROUND_UP(fb->height, tile_height);
2291 info->size = info->width_pages * info->height_pages * PAGE_SIZE;
2292
89e3e142
TU
2293 if (info->pixel_format == DRM_FORMAT_NV12) {
2294 tile_height = intel_tile_height(fb->dev, fb->pixel_format,
2295 fb->modifier[0], 1);
2296 tile_pitch = PAGE_SIZE / tile_height;
2297 info->width_pages_uv = DIV_ROUND_UP(fb->pitches[0], tile_pitch);
2298 info->height_pages_uv = DIV_ROUND_UP(fb->height / 2,
2299 tile_height);
2300 info->size_uv = info->width_pages_uv * info->height_pages_uv *
2301 PAGE_SIZE;
2302 }
2303
f64b98cd
TU
2304 return 0;
2305}
2306
4e9a86b6
VS
2307static unsigned int intel_linear_alignment(struct drm_i915_private *dev_priv)
2308{
2309 if (INTEL_INFO(dev_priv)->gen >= 9)
2310 return 256 * 1024;
985b8bb4
VS
2311 else if (IS_BROADWATER(dev_priv) || IS_CRESTLINE(dev_priv) ||
2312 IS_VALLEYVIEW(dev_priv))
4e9a86b6
VS
2313 return 128 * 1024;
2314 else if (INTEL_INFO(dev_priv)->gen >= 4)
2315 return 4 * 1024;
2316 else
44c5905e 2317 return 0;
4e9a86b6
VS
2318}
2319
127bd2ac 2320int
850c4cdc
TU
2321intel_pin_and_fence_fb_obj(struct drm_plane *plane,
2322 struct drm_framebuffer *fb,
82bc3b2d 2323 const struct drm_plane_state *plane_state,
91af127f
JH
2324 struct intel_engine_cs *pipelined,
2325 struct drm_i915_gem_request **pipelined_request)
6b95a207 2326{
850c4cdc 2327 struct drm_device *dev = fb->dev;
ce453d81 2328 struct drm_i915_private *dev_priv = dev->dev_private;
850c4cdc 2329 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
f64b98cd 2330 struct i915_ggtt_view view;
6b95a207
KH
2331 u32 alignment;
2332 int ret;
2333
ebcdd39e
MR
2334 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
2335
7b911adc
TU
2336 switch (fb->modifier[0]) {
2337 case DRM_FORMAT_MOD_NONE:
4e9a86b6 2338 alignment = intel_linear_alignment(dev_priv);
6b95a207 2339 break;
7b911adc 2340 case I915_FORMAT_MOD_X_TILED:
1fada4cc
DL
2341 if (INTEL_INFO(dev)->gen >= 9)
2342 alignment = 256 * 1024;
2343 else {
2344 /* pin() will align the object as required by fence */
2345 alignment = 0;
2346 }
6b95a207 2347 break;
7b911adc 2348 case I915_FORMAT_MOD_Y_TILED:
1327b9a1
DL
2349 case I915_FORMAT_MOD_Yf_TILED:
2350 if (WARN_ONCE(INTEL_INFO(dev)->gen < 9,
2351 "Y tiling bo slipped through, driver bug!\n"))
2352 return -EINVAL;
2353 alignment = 1 * 1024 * 1024;
2354 break;
6b95a207 2355 default:
7b911adc
TU
2356 MISSING_CASE(fb->modifier[0]);
2357 return -EINVAL;
6b95a207
KH
2358 }
2359
f64b98cd
TU
2360 ret = intel_fill_fb_ggtt_view(&view, fb, plane_state);
2361 if (ret)
2362 return ret;
2363
693db184
CW
2364 /* Note that the w/a also requires 64 PTE of padding following the
2365 * bo. We currently fill all unused PTE with the shadow page and so
2366 * we should always have valid PTE following the scanout preventing
2367 * the VT-d warning.
2368 */
2369 if (need_vtd_wa(dev) && alignment < 256 * 1024)
2370 alignment = 256 * 1024;
2371
d6dd6843
PZ
2372 /*
2373 * Global gtt pte registers are special registers which actually forward
2374 * writes to a chunk of system memory. Which means that there is no risk
2375 * that the register values disappear as soon as we call
2376 * intel_runtime_pm_put(), so it is correct to wrap only the
2377 * pin/unpin/fence and not more.
2378 */
2379 intel_runtime_pm_get(dev_priv);
2380
ce453d81 2381 dev_priv->mm.interruptible = false;
e6617330 2382 ret = i915_gem_object_pin_to_display_plane(obj, alignment, pipelined,
91af127f 2383 pipelined_request, &view);
48b956c5 2384 if (ret)
ce453d81 2385 goto err_interruptible;
6b95a207
KH
2386
2387 /* Install a fence for tiled scan-out. Pre-i965 always needs a
2388 * fence, whereas 965+ only requires a fence if using
2389 * framebuffer compression. For simplicity, we always install
2390 * a fence as the cost is not that onerous.
2391 */
06d98131 2392 ret = i915_gem_object_get_fence(obj);
842315ee
ML
2393 if (ret == -EDEADLK) {
2394 /*
2395 * -EDEADLK means there are no free fences
2396 * no pending flips.
2397 *
2398 * This is propagated to atomic, but it uses
2399 * -EDEADLK to force a locking recovery, so
2400 * change the returned error to -EBUSY.
2401 */
2402 ret = -EBUSY;
2403 goto err_unpin;
2404 } else if (ret)
9a5a53b3 2405 goto err_unpin;
1690e1eb 2406
9a5a53b3 2407 i915_gem_object_pin_fence(obj);
6b95a207 2408
ce453d81 2409 dev_priv->mm.interruptible = true;
d6dd6843 2410 intel_runtime_pm_put(dev_priv);
6b95a207 2411 return 0;
48b956c5
CW
2412
2413err_unpin:
f64b98cd 2414 i915_gem_object_unpin_from_display_plane(obj, &view);
ce453d81
CW
2415err_interruptible:
2416 dev_priv->mm.interruptible = true;
d6dd6843 2417 intel_runtime_pm_put(dev_priv);
48b956c5 2418 return ret;
6b95a207
KH
2419}
2420
82bc3b2d
TU
2421static void intel_unpin_fb_obj(struct drm_framebuffer *fb,
2422 const struct drm_plane_state *plane_state)
1690e1eb 2423{
82bc3b2d 2424 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
f64b98cd
TU
2425 struct i915_ggtt_view view;
2426 int ret;
82bc3b2d 2427
ebcdd39e
MR
2428 WARN_ON(!mutex_is_locked(&obj->base.dev->struct_mutex));
2429
f64b98cd
TU
2430 ret = intel_fill_fb_ggtt_view(&view, fb, plane_state);
2431 WARN_ONCE(ret, "Couldn't get view from plane state!");
2432
1690e1eb 2433 i915_gem_object_unpin_fence(obj);
f64b98cd 2434 i915_gem_object_unpin_from_display_plane(obj, &view);
1690e1eb
CW
2435}
2436
c2c75131
DV
2437/* Computes the linear offset to the base tile and adjusts x, y. bytes per pixel
2438 * is assumed to be a power-of-two. */
4e9a86b6
VS
2439unsigned long intel_gen4_compute_page_offset(struct drm_i915_private *dev_priv,
2440 int *x, int *y,
bc752862
CW
2441 unsigned int tiling_mode,
2442 unsigned int cpp,
2443 unsigned int pitch)
c2c75131 2444{
bc752862
CW
2445 if (tiling_mode != I915_TILING_NONE) {
2446 unsigned int tile_rows, tiles;
c2c75131 2447
bc752862
CW
2448 tile_rows = *y / 8;
2449 *y %= 8;
c2c75131 2450
bc752862
CW
2451 tiles = *x / (512/cpp);
2452 *x %= 512/cpp;
2453
2454 return tile_rows * pitch * 8 + tiles * 4096;
2455 } else {
4e9a86b6 2456 unsigned int alignment = intel_linear_alignment(dev_priv) - 1;
bc752862
CW
2457 unsigned int offset;
2458
2459 offset = *y * pitch + *x * cpp;
4e9a86b6
VS
2460 *y = (offset & alignment) / pitch;
2461 *x = ((offset & alignment) - *y * pitch) / cpp;
2462 return offset & ~alignment;
bc752862 2463 }
c2c75131
DV
2464}
2465
b35d63fa 2466static int i9xx_format_to_fourcc(int format)
46f297fb
JB
2467{
2468 switch (format) {
2469 case DISPPLANE_8BPP:
2470 return DRM_FORMAT_C8;
2471 case DISPPLANE_BGRX555:
2472 return DRM_FORMAT_XRGB1555;
2473 case DISPPLANE_BGRX565:
2474 return DRM_FORMAT_RGB565;
2475 default:
2476 case DISPPLANE_BGRX888:
2477 return DRM_FORMAT_XRGB8888;
2478 case DISPPLANE_RGBX888:
2479 return DRM_FORMAT_XBGR8888;
2480 case DISPPLANE_BGRX101010:
2481 return DRM_FORMAT_XRGB2101010;
2482 case DISPPLANE_RGBX101010:
2483 return DRM_FORMAT_XBGR2101010;
2484 }
2485}
2486
bc8d7dff
DL
2487static int skl_format_to_fourcc(int format, bool rgb_order, bool alpha)
2488{
2489 switch (format) {
2490 case PLANE_CTL_FORMAT_RGB_565:
2491 return DRM_FORMAT_RGB565;
2492 default:
2493 case PLANE_CTL_FORMAT_XRGB_8888:
2494 if (rgb_order) {
2495 if (alpha)
2496 return DRM_FORMAT_ABGR8888;
2497 else
2498 return DRM_FORMAT_XBGR8888;
2499 } else {
2500 if (alpha)
2501 return DRM_FORMAT_ARGB8888;
2502 else
2503 return DRM_FORMAT_XRGB8888;
2504 }
2505 case PLANE_CTL_FORMAT_XRGB_2101010:
2506 if (rgb_order)
2507 return DRM_FORMAT_XBGR2101010;
2508 else
2509 return DRM_FORMAT_XRGB2101010;
2510 }
2511}
2512
5724dbd1 2513static bool
f6936e29
DV
2514intel_alloc_initial_plane_obj(struct intel_crtc *crtc,
2515 struct intel_initial_plane_config *plane_config)
46f297fb
JB
2516{
2517 struct drm_device *dev = crtc->base.dev;
3badb49f 2518 struct drm_i915_private *dev_priv = to_i915(dev);
46f297fb
JB
2519 struct drm_i915_gem_object *obj = NULL;
2520 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
2d14030b 2521 struct drm_framebuffer *fb = &plane_config->fb->base;
f37b5c2b
DV
2522 u32 base_aligned = round_down(plane_config->base, PAGE_SIZE);
2523 u32 size_aligned = round_up(plane_config->base + plane_config->size,
2524 PAGE_SIZE);
2525
2526 size_aligned -= base_aligned;
46f297fb 2527
ff2652ea
CW
2528 if (plane_config->size == 0)
2529 return false;
2530
3badb49f
PZ
2531 /* If the FB is too big, just don't use it since fbdev is not very
2532 * important and we should probably use that space with FBC or other
2533 * features. */
2534 if (size_aligned * 2 > dev_priv->gtt.stolen_usable_size)
2535 return false;
2536
f37b5c2b
DV
2537 obj = i915_gem_object_create_stolen_for_preallocated(dev,
2538 base_aligned,
2539 base_aligned,
2540 size_aligned);
46f297fb 2541 if (!obj)
484b41dd 2542 return false;
46f297fb 2543
49af449b
DL
2544 obj->tiling_mode = plane_config->tiling;
2545 if (obj->tiling_mode == I915_TILING_X)
6bf129df 2546 obj->stride = fb->pitches[0];
46f297fb 2547
6bf129df
DL
2548 mode_cmd.pixel_format = fb->pixel_format;
2549 mode_cmd.width = fb->width;
2550 mode_cmd.height = fb->height;
2551 mode_cmd.pitches[0] = fb->pitches[0];
18c5247e
DV
2552 mode_cmd.modifier[0] = fb->modifier[0];
2553 mode_cmd.flags = DRM_MODE_FB_MODIFIERS;
46f297fb
JB
2554
2555 mutex_lock(&dev->struct_mutex);
6bf129df 2556 if (intel_framebuffer_init(dev, to_intel_framebuffer(fb),
484b41dd 2557 &mode_cmd, obj)) {
46f297fb
JB
2558 DRM_DEBUG_KMS("intel fb init failed\n");
2559 goto out_unref_obj;
2560 }
46f297fb 2561 mutex_unlock(&dev->struct_mutex);
484b41dd 2562
f6936e29 2563 DRM_DEBUG_KMS("initial plane fb obj %p\n", obj);
484b41dd 2564 return true;
46f297fb
JB
2565
2566out_unref_obj:
2567 drm_gem_object_unreference(&obj->base);
2568 mutex_unlock(&dev->struct_mutex);
484b41dd
JB
2569 return false;
2570}
2571
afd65eb4
MR
2572/* Update plane->state->fb to match plane->fb after driver-internal updates */
2573static void
2574update_state_fb(struct drm_plane *plane)
2575{
2576 if (plane->fb == plane->state->fb)
2577 return;
2578
2579 if (plane->state->fb)
2580 drm_framebuffer_unreference(plane->state->fb);
2581 plane->state->fb = plane->fb;
2582 if (plane->state->fb)
2583 drm_framebuffer_reference(plane->state->fb);
2584}
2585
5724dbd1 2586static void
f6936e29
DV
2587intel_find_initial_plane_obj(struct intel_crtc *intel_crtc,
2588 struct intel_initial_plane_config *plane_config)
484b41dd
JB
2589{
2590 struct drm_device *dev = intel_crtc->base.dev;
d9ceb816 2591 struct drm_i915_private *dev_priv = dev->dev_private;
484b41dd
JB
2592 struct drm_crtc *c;
2593 struct intel_crtc *i;
2ff8fde1 2594 struct drm_i915_gem_object *obj;
88595ac9 2595 struct drm_plane *primary = intel_crtc->base.primary;
be5651f2 2596 struct drm_plane_state *plane_state = primary->state;
88595ac9 2597 struct drm_framebuffer *fb;
484b41dd 2598
2d14030b 2599 if (!plane_config->fb)
484b41dd
JB
2600 return;
2601
f6936e29 2602 if (intel_alloc_initial_plane_obj(intel_crtc, plane_config)) {
88595ac9
DV
2603 fb = &plane_config->fb->base;
2604 goto valid_fb;
f55548b5 2605 }
484b41dd 2606
2d14030b 2607 kfree(plane_config->fb);
484b41dd
JB
2608
2609 /*
2610 * Failed to alloc the obj, check to see if we should share
2611 * an fb with another CRTC instead
2612 */
70e1e0ec 2613 for_each_crtc(dev, c) {
484b41dd
JB
2614 i = to_intel_crtc(c);
2615
2616 if (c == &intel_crtc->base)
2617 continue;
2618
2ff8fde1
MR
2619 if (!i->active)
2620 continue;
2621
88595ac9
DV
2622 fb = c->primary->fb;
2623 if (!fb)
484b41dd
JB
2624 continue;
2625
88595ac9 2626 obj = intel_fb_obj(fb);
2ff8fde1 2627 if (i915_gem_obj_ggtt_offset(obj) == plane_config->base) {
88595ac9
DV
2628 drm_framebuffer_reference(fb);
2629 goto valid_fb;
484b41dd
JB
2630 }
2631 }
88595ac9
DV
2632
2633 return;
2634
2635valid_fb:
be5651f2
ML
2636 plane_state->src_x = plane_state->src_y = 0;
2637 plane_state->src_w = fb->width << 16;
2638 plane_state->src_h = fb->height << 16;
2639
2640 plane_state->crtc_x = plane_state->src_y = 0;
2641 plane_state->crtc_w = fb->width;
2642 plane_state->crtc_h = fb->height;
2643
88595ac9
DV
2644 obj = intel_fb_obj(fb);
2645 if (obj->tiling_mode != I915_TILING_NONE)
2646 dev_priv->preserve_bios_swizzle = true;
2647
be5651f2
ML
2648 drm_framebuffer_reference(fb);
2649 primary->fb = primary->state->fb = fb;
36750f28 2650 primary->crtc = primary->state->crtc = &intel_crtc->base;
36750f28 2651 intel_crtc->base.state->plane_mask |= (1 << drm_plane_index(primary));
a9ff8714 2652 obj->frontbuffer_bits |= to_intel_plane(primary)->frontbuffer_bit;
46f297fb
JB
2653}
2654
29b9bde6
DV
2655static void i9xx_update_primary_plane(struct drm_crtc *crtc,
2656 struct drm_framebuffer *fb,
2657 int x, int y)
81255565
JB
2658{
2659 struct drm_device *dev = crtc->dev;
2660 struct drm_i915_private *dev_priv = dev->dev_private;
2661 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
b70709a6
ML
2662 struct drm_plane *primary = crtc->primary;
2663 bool visible = to_intel_plane_state(primary->state)->visible;
c9ba6fad 2664 struct drm_i915_gem_object *obj;
81255565 2665 int plane = intel_crtc->plane;
e506a0c6 2666 unsigned long linear_offset;
81255565 2667 u32 dspcntr;
f45651ba 2668 u32 reg = DSPCNTR(plane);
48404c1e 2669 int pixel_size;
f45651ba 2670
b70709a6 2671 if (!visible || !fb) {
fdd508a6
VS
2672 I915_WRITE(reg, 0);
2673 if (INTEL_INFO(dev)->gen >= 4)
2674 I915_WRITE(DSPSURF(plane), 0);
2675 else
2676 I915_WRITE(DSPADDR(plane), 0);
2677 POSTING_READ(reg);
2678 return;
2679 }
2680
c9ba6fad
VS
2681 obj = intel_fb_obj(fb);
2682 if (WARN_ON(obj == NULL))
2683 return;
2684
2685 pixel_size = drm_format_plane_cpp(fb->pixel_format, 0);
2686
f45651ba
VS
2687 dspcntr = DISPPLANE_GAMMA_ENABLE;
2688
fdd508a6 2689 dspcntr |= DISPLAY_PLANE_ENABLE;
f45651ba
VS
2690
2691 if (INTEL_INFO(dev)->gen < 4) {
2692 if (intel_crtc->pipe == PIPE_B)
2693 dspcntr |= DISPPLANE_SEL_PIPE_B;
2694
2695 /* pipesrc and dspsize control the size that is scaled from,
2696 * which should always be the user's requested size.
2697 */
2698 I915_WRITE(DSPSIZE(plane),
6e3c9717
ACO
2699 ((intel_crtc->config->pipe_src_h - 1) << 16) |
2700 (intel_crtc->config->pipe_src_w - 1));
f45651ba 2701 I915_WRITE(DSPPOS(plane), 0);
c14b0485
VS
2702 } else if (IS_CHERRYVIEW(dev) && plane == PLANE_B) {
2703 I915_WRITE(PRIMSIZE(plane),
6e3c9717
ACO
2704 ((intel_crtc->config->pipe_src_h - 1) << 16) |
2705 (intel_crtc->config->pipe_src_w - 1));
c14b0485
VS
2706 I915_WRITE(PRIMPOS(plane), 0);
2707 I915_WRITE(PRIMCNSTALPHA(plane), 0);
f45651ba 2708 }
81255565 2709
57779d06
VS
2710 switch (fb->pixel_format) {
2711 case DRM_FORMAT_C8:
81255565
JB
2712 dspcntr |= DISPPLANE_8BPP;
2713 break;
57779d06 2714 case DRM_FORMAT_XRGB1555:
57779d06 2715 dspcntr |= DISPPLANE_BGRX555;
81255565 2716 break;
57779d06
VS
2717 case DRM_FORMAT_RGB565:
2718 dspcntr |= DISPPLANE_BGRX565;
2719 break;
2720 case DRM_FORMAT_XRGB8888:
57779d06
VS
2721 dspcntr |= DISPPLANE_BGRX888;
2722 break;
2723 case DRM_FORMAT_XBGR8888:
57779d06
VS
2724 dspcntr |= DISPPLANE_RGBX888;
2725 break;
2726 case DRM_FORMAT_XRGB2101010:
57779d06
VS
2727 dspcntr |= DISPPLANE_BGRX101010;
2728 break;
2729 case DRM_FORMAT_XBGR2101010:
57779d06 2730 dspcntr |= DISPPLANE_RGBX101010;
81255565
JB
2731 break;
2732 default:
baba133a 2733 BUG();
81255565 2734 }
57779d06 2735
f45651ba
VS
2736 if (INTEL_INFO(dev)->gen >= 4 &&
2737 obj->tiling_mode != I915_TILING_NONE)
2738 dspcntr |= DISPPLANE_TILED;
81255565 2739
de1aa629
VS
2740 if (IS_G4X(dev))
2741 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
2742
b9897127 2743 linear_offset = y * fb->pitches[0] + x * pixel_size;
81255565 2744
c2c75131
DV
2745 if (INTEL_INFO(dev)->gen >= 4) {
2746 intel_crtc->dspaddr_offset =
4e9a86b6
VS
2747 intel_gen4_compute_page_offset(dev_priv,
2748 &x, &y, obj->tiling_mode,
b9897127 2749 pixel_size,
bc752862 2750 fb->pitches[0]);
c2c75131
DV
2751 linear_offset -= intel_crtc->dspaddr_offset;
2752 } else {
e506a0c6 2753 intel_crtc->dspaddr_offset = linear_offset;
c2c75131 2754 }
e506a0c6 2755
8e7d688b 2756 if (crtc->primary->state->rotation == BIT(DRM_ROTATE_180)) {
48404c1e
SJ
2757 dspcntr |= DISPPLANE_ROTATE_180;
2758
6e3c9717
ACO
2759 x += (intel_crtc->config->pipe_src_w - 1);
2760 y += (intel_crtc->config->pipe_src_h - 1);
48404c1e
SJ
2761
2762 /* Finding the last pixel of the last line of the display
2763 data and adding to linear_offset*/
2764 linear_offset +=
6e3c9717
ACO
2765 (intel_crtc->config->pipe_src_h - 1) * fb->pitches[0] +
2766 (intel_crtc->config->pipe_src_w - 1) * pixel_size;
48404c1e
SJ
2767 }
2768
2db3366b
PZ
2769 intel_crtc->adjusted_x = x;
2770 intel_crtc->adjusted_y = y;
2771
48404c1e
SJ
2772 I915_WRITE(reg, dspcntr);
2773
01f2c773 2774 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
a6c45cf0 2775 if (INTEL_INFO(dev)->gen >= 4) {
85ba7b7d
DV
2776 I915_WRITE(DSPSURF(plane),
2777 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
5eddb70b 2778 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
e506a0c6 2779 I915_WRITE(DSPLINOFF(plane), linear_offset);
5eddb70b 2780 } else
f343c5f6 2781 I915_WRITE(DSPADDR(plane), i915_gem_obj_ggtt_offset(obj) + linear_offset);
5eddb70b 2782 POSTING_READ(reg);
17638cd6
JB
2783}
2784
29b9bde6
DV
2785static void ironlake_update_primary_plane(struct drm_crtc *crtc,
2786 struct drm_framebuffer *fb,
2787 int x, int y)
17638cd6
JB
2788{
2789 struct drm_device *dev = crtc->dev;
2790 struct drm_i915_private *dev_priv = dev->dev_private;
2791 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
b70709a6
ML
2792 struct drm_plane *primary = crtc->primary;
2793 bool visible = to_intel_plane_state(primary->state)->visible;
c9ba6fad 2794 struct drm_i915_gem_object *obj;
17638cd6 2795 int plane = intel_crtc->plane;
e506a0c6 2796 unsigned long linear_offset;
17638cd6 2797 u32 dspcntr;
f45651ba 2798 u32 reg = DSPCNTR(plane);
48404c1e 2799 int pixel_size;
f45651ba 2800
b70709a6 2801 if (!visible || !fb) {
fdd508a6
VS
2802 I915_WRITE(reg, 0);
2803 I915_WRITE(DSPSURF(plane), 0);
2804 POSTING_READ(reg);
2805 return;
2806 }
2807
c9ba6fad
VS
2808 obj = intel_fb_obj(fb);
2809 if (WARN_ON(obj == NULL))
2810 return;
2811
2812 pixel_size = drm_format_plane_cpp(fb->pixel_format, 0);
2813
f45651ba
VS
2814 dspcntr = DISPPLANE_GAMMA_ENABLE;
2815
fdd508a6 2816 dspcntr |= DISPLAY_PLANE_ENABLE;
f45651ba
VS
2817
2818 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
2819 dspcntr |= DISPPLANE_PIPE_CSC_ENABLE;
17638cd6 2820
57779d06
VS
2821 switch (fb->pixel_format) {
2822 case DRM_FORMAT_C8:
17638cd6
JB
2823 dspcntr |= DISPPLANE_8BPP;
2824 break;
57779d06
VS
2825 case DRM_FORMAT_RGB565:
2826 dspcntr |= DISPPLANE_BGRX565;
17638cd6 2827 break;
57779d06 2828 case DRM_FORMAT_XRGB8888:
57779d06
VS
2829 dspcntr |= DISPPLANE_BGRX888;
2830 break;
2831 case DRM_FORMAT_XBGR8888:
57779d06
VS
2832 dspcntr |= DISPPLANE_RGBX888;
2833 break;
2834 case DRM_FORMAT_XRGB2101010:
57779d06
VS
2835 dspcntr |= DISPPLANE_BGRX101010;
2836 break;
2837 case DRM_FORMAT_XBGR2101010:
57779d06 2838 dspcntr |= DISPPLANE_RGBX101010;
17638cd6
JB
2839 break;
2840 default:
baba133a 2841 BUG();
17638cd6
JB
2842 }
2843
2844 if (obj->tiling_mode != I915_TILING_NONE)
2845 dspcntr |= DISPPLANE_TILED;
17638cd6 2846
f45651ba 2847 if (!IS_HASWELL(dev) && !IS_BROADWELL(dev))
1f5d76db 2848 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
17638cd6 2849
b9897127 2850 linear_offset = y * fb->pitches[0] + x * pixel_size;
c2c75131 2851 intel_crtc->dspaddr_offset =
4e9a86b6
VS
2852 intel_gen4_compute_page_offset(dev_priv,
2853 &x, &y, obj->tiling_mode,
b9897127 2854 pixel_size,
bc752862 2855 fb->pitches[0]);
c2c75131 2856 linear_offset -= intel_crtc->dspaddr_offset;
8e7d688b 2857 if (crtc->primary->state->rotation == BIT(DRM_ROTATE_180)) {
48404c1e
SJ
2858 dspcntr |= DISPPLANE_ROTATE_180;
2859
2860 if (!IS_HASWELL(dev) && !IS_BROADWELL(dev)) {
6e3c9717
ACO
2861 x += (intel_crtc->config->pipe_src_w - 1);
2862 y += (intel_crtc->config->pipe_src_h - 1);
48404c1e
SJ
2863
2864 /* Finding the last pixel of the last line of the display
2865 data and adding to linear_offset*/
2866 linear_offset +=
6e3c9717
ACO
2867 (intel_crtc->config->pipe_src_h - 1) * fb->pitches[0] +
2868 (intel_crtc->config->pipe_src_w - 1) * pixel_size;
48404c1e
SJ
2869 }
2870 }
2871
2db3366b
PZ
2872 intel_crtc->adjusted_x = x;
2873 intel_crtc->adjusted_y = y;
2874
48404c1e 2875 I915_WRITE(reg, dspcntr);
17638cd6 2876
01f2c773 2877 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
85ba7b7d
DV
2878 I915_WRITE(DSPSURF(plane),
2879 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
b3dc685e 2880 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
bc1c91eb
DL
2881 I915_WRITE(DSPOFFSET(plane), (y << 16) | x);
2882 } else {
2883 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
2884 I915_WRITE(DSPLINOFF(plane), linear_offset);
2885 }
17638cd6 2886 POSTING_READ(reg);
17638cd6
JB
2887}
2888
b321803d
DL
2889u32 intel_fb_stride_alignment(struct drm_device *dev, uint64_t fb_modifier,
2890 uint32_t pixel_format)
2891{
2892 u32 bits_per_pixel = drm_format_plane_cpp(pixel_format, 0) * 8;
2893
2894 /*
2895 * The stride is either expressed as a multiple of 64 bytes
2896 * chunks for linear buffers or in number of tiles for tiled
2897 * buffers.
2898 */
2899 switch (fb_modifier) {
2900 case DRM_FORMAT_MOD_NONE:
2901 return 64;
2902 case I915_FORMAT_MOD_X_TILED:
2903 if (INTEL_INFO(dev)->gen == 2)
2904 return 128;
2905 return 512;
2906 case I915_FORMAT_MOD_Y_TILED:
2907 /* No need to check for old gens and Y tiling since this is
2908 * about the display engine and those will be blocked before
2909 * we get here.
2910 */
2911 return 128;
2912 case I915_FORMAT_MOD_Yf_TILED:
2913 if (bits_per_pixel == 8)
2914 return 64;
2915 else
2916 return 128;
2917 default:
2918 MISSING_CASE(fb_modifier);
2919 return 64;
2920 }
2921}
2922
121920fa 2923unsigned long intel_plane_obj_offset(struct intel_plane *intel_plane,
dedf278c
TU
2924 struct drm_i915_gem_object *obj,
2925 unsigned int plane)
121920fa 2926{
9abc4648 2927 const struct i915_ggtt_view *view = &i915_ggtt_view_normal;
dedf278c
TU
2928 struct i915_vma *vma;
2929 unsigned char *offset;
121920fa
TU
2930
2931 if (intel_rotation_90_or_270(intel_plane->base.state->rotation))
9abc4648 2932 view = &i915_ggtt_view_rotated;
121920fa 2933
dedf278c
TU
2934 vma = i915_gem_obj_to_ggtt_view(obj, view);
2935 if (WARN(!vma, "ggtt vma for display object not found! (view=%u)\n",
2936 view->type))
2937 return -1;
2938
2939 offset = (unsigned char *)vma->node.start;
2940
2941 if (plane == 1) {
2942 offset += vma->ggtt_view.rotation_info.uv_start_page *
2943 PAGE_SIZE;
2944 }
2945
2946 return (unsigned long)offset;
121920fa
TU
2947}
2948
e435d6e5
ML
2949static void skl_detach_scaler(struct intel_crtc *intel_crtc, int id)
2950{
2951 struct drm_device *dev = intel_crtc->base.dev;
2952 struct drm_i915_private *dev_priv = dev->dev_private;
2953
2954 I915_WRITE(SKL_PS_CTRL(intel_crtc->pipe, id), 0);
2955 I915_WRITE(SKL_PS_WIN_POS(intel_crtc->pipe, id), 0);
2956 I915_WRITE(SKL_PS_WIN_SZ(intel_crtc->pipe, id), 0);
e435d6e5
ML
2957}
2958
a1b2278e
CK
2959/*
2960 * This function detaches (aka. unbinds) unused scalers in hardware
2961 */
0583236e 2962static void skl_detach_scalers(struct intel_crtc *intel_crtc)
a1b2278e 2963{
a1b2278e
CK
2964 struct intel_crtc_scaler_state *scaler_state;
2965 int i;
2966
a1b2278e
CK
2967 scaler_state = &intel_crtc->config->scaler_state;
2968
2969 /* loop through and disable scalers that aren't in use */
2970 for (i = 0; i < intel_crtc->num_scalers; i++) {
e435d6e5
ML
2971 if (!scaler_state->scalers[i].in_use)
2972 skl_detach_scaler(intel_crtc, i);
a1b2278e
CK
2973 }
2974}
2975
6156a456 2976u32 skl_plane_ctl_format(uint32_t pixel_format)
70d21f0e 2977{
6156a456 2978 switch (pixel_format) {
d161cf7a 2979 case DRM_FORMAT_C8:
c34ce3d1 2980 return PLANE_CTL_FORMAT_INDEXED;
70d21f0e 2981 case DRM_FORMAT_RGB565:
c34ce3d1 2982 return PLANE_CTL_FORMAT_RGB_565;
70d21f0e 2983 case DRM_FORMAT_XBGR8888:
c34ce3d1 2984 return PLANE_CTL_FORMAT_XRGB_8888 | PLANE_CTL_ORDER_RGBX;
6156a456 2985 case DRM_FORMAT_XRGB8888:
c34ce3d1 2986 return PLANE_CTL_FORMAT_XRGB_8888;
6156a456
CK
2987 /*
2988 * XXX: For ARBG/ABGR formats we default to expecting scanout buffers
2989 * to be already pre-multiplied. We need to add a knob (or a different
2990 * DRM_FORMAT) for user-space to configure that.
2991 */
f75fb42a 2992 case DRM_FORMAT_ABGR8888:
c34ce3d1 2993 return PLANE_CTL_FORMAT_XRGB_8888 | PLANE_CTL_ORDER_RGBX |
6156a456 2994 PLANE_CTL_ALPHA_SW_PREMULTIPLY;
6156a456 2995 case DRM_FORMAT_ARGB8888:
c34ce3d1 2996 return PLANE_CTL_FORMAT_XRGB_8888 |
6156a456 2997 PLANE_CTL_ALPHA_SW_PREMULTIPLY;
70d21f0e 2998 case DRM_FORMAT_XRGB2101010:
c34ce3d1 2999 return PLANE_CTL_FORMAT_XRGB_2101010;
70d21f0e 3000 case DRM_FORMAT_XBGR2101010:
c34ce3d1 3001 return PLANE_CTL_ORDER_RGBX | PLANE_CTL_FORMAT_XRGB_2101010;
6156a456 3002 case DRM_FORMAT_YUYV:
c34ce3d1 3003 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_YUYV;
6156a456 3004 case DRM_FORMAT_YVYU:
c34ce3d1 3005 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_YVYU;
6156a456 3006 case DRM_FORMAT_UYVY:
c34ce3d1 3007 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_UYVY;
6156a456 3008 case DRM_FORMAT_VYUY:
c34ce3d1 3009 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_VYUY;
70d21f0e 3010 default:
4249eeef 3011 MISSING_CASE(pixel_format);
70d21f0e 3012 }
8cfcba41 3013
c34ce3d1 3014 return 0;
6156a456 3015}
70d21f0e 3016
6156a456
CK
3017u32 skl_plane_ctl_tiling(uint64_t fb_modifier)
3018{
6156a456 3019 switch (fb_modifier) {
30af77c4 3020 case DRM_FORMAT_MOD_NONE:
70d21f0e 3021 break;
30af77c4 3022 case I915_FORMAT_MOD_X_TILED:
c34ce3d1 3023 return PLANE_CTL_TILED_X;
b321803d 3024 case I915_FORMAT_MOD_Y_TILED:
c34ce3d1 3025 return PLANE_CTL_TILED_Y;
b321803d 3026 case I915_FORMAT_MOD_Yf_TILED:
c34ce3d1 3027 return PLANE_CTL_TILED_YF;
70d21f0e 3028 default:
6156a456 3029 MISSING_CASE(fb_modifier);
70d21f0e 3030 }
8cfcba41 3031
c34ce3d1 3032 return 0;
6156a456 3033}
70d21f0e 3034
6156a456
CK
3035u32 skl_plane_ctl_rotation(unsigned int rotation)
3036{
3b7a5119 3037 switch (rotation) {
6156a456
CK
3038 case BIT(DRM_ROTATE_0):
3039 break;
1e8df167
SJ
3040 /*
3041 * DRM_ROTATE_ is counter clockwise to stay compatible with Xrandr
3042 * while i915 HW rotation is clockwise, thats why this swapping.
3043 */
3b7a5119 3044 case BIT(DRM_ROTATE_90):
1e8df167 3045 return PLANE_CTL_ROTATE_270;
3b7a5119 3046 case BIT(DRM_ROTATE_180):
c34ce3d1 3047 return PLANE_CTL_ROTATE_180;
3b7a5119 3048 case BIT(DRM_ROTATE_270):
1e8df167 3049 return PLANE_CTL_ROTATE_90;
6156a456
CK
3050 default:
3051 MISSING_CASE(rotation);
3052 }
3053
c34ce3d1 3054 return 0;
6156a456
CK
3055}
3056
3057static void skylake_update_primary_plane(struct drm_crtc *crtc,
3058 struct drm_framebuffer *fb,
3059 int x, int y)
3060{
3061 struct drm_device *dev = crtc->dev;
3062 struct drm_i915_private *dev_priv = dev->dev_private;
3063 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
b70709a6
ML
3064 struct drm_plane *plane = crtc->primary;
3065 bool visible = to_intel_plane_state(plane->state)->visible;
6156a456
CK
3066 struct drm_i915_gem_object *obj;
3067 int pipe = intel_crtc->pipe;
3068 u32 plane_ctl, stride_div, stride;
3069 u32 tile_height, plane_offset, plane_size;
3070 unsigned int rotation;
3071 int x_offset, y_offset;
3072 unsigned long surf_addr;
6156a456
CK
3073 struct intel_crtc_state *crtc_state = intel_crtc->config;
3074 struct intel_plane_state *plane_state;
3075 int src_x = 0, src_y = 0, src_w = 0, src_h = 0;
3076 int dst_x = 0, dst_y = 0, dst_w = 0, dst_h = 0;
3077 int scaler_id = -1;
3078
6156a456
CK
3079 plane_state = to_intel_plane_state(plane->state);
3080
b70709a6 3081 if (!visible || !fb) {
6156a456
CK
3082 I915_WRITE(PLANE_CTL(pipe, 0), 0);
3083 I915_WRITE(PLANE_SURF(pipe, 0), 0);
3084 POSTING_READ(PLANE_CTL(pipe, 0));
3085 return;
3b7a5119 3086 }
70d21f0e 3087
6156a456
CK
3088 plane_ctl = PLANE_CTL_ENABLE |
3089 PLANE_CTL_PIPE_GAMMA_ENABLE |
3090 PLANE_CTL_PIPE_CSC_ENABLE;
3091
3092 plane_ctl |= skl_plane_ctl_format(fb->pixel_format);
3093 plane_ctl |= skl_plane_ctl_tiling(fb->modifier[0]);
3094 plane_ctl |= PLANE_CTL_PLANE_GAMMA_DISABLE;
3095
3096 rotation = plane->state->rotation;
3097 plane_ctl |= skl_plane_ctl_rotation(rotation);
3098
b321803d
DL
3099 obj = intel_fb_obj(fb);
3100 stride_div = intel_fb_stride_alignment(dev, fb->modifier[0],
3101 fb->pixel_format);
dedf278c 3102 surf_addr = intel_plane_obj_offset(to_intel_plane(plane), obj, 0);
3b7a5119 3103
a42e5a23
PZ
3104 WARN_ON(drm_rect_width(&plane_state->src) == 0);
3105
3106 scaler_id = plane_state->scaler_id;
3107 src_x = plane_state->src.x1 >> 16;
3108 src_y = plane_state->src.y1 >> 16;
3109 src_w = drm_rect_width(&plane_state->src) >> 16;
3110 src_h = drm_rect_height(&plane_state->src) >> 16;
3111 dst_x = plane_state->dst.x1;
3112 dst_y = plane_state->dst.y1;
3113 dst_w = drm_rect_width(&plane_state->dst);
3114 dst_h = drm_rect_height(&plane_state->dst);
3115
3116 WARN_ON(x != src_x || y != src_y);
6156a456 3117
3b7a5119
SJ
3118 if (intel_rotation_90_or_270(rotation)) {
3119 /* stride = Surface height in tiles */
2614f17d 3120 tile_height = intel_tile_height(dev, fb->pixel_format,
fe47ea0c 3121 fb->modifier[0], 0);
3b7a5119 3122 stride = DIV_ROUND_UP(fb->height, tile_height);
6156a456 3123 x_offset = stride * tile_height - y - src_h;
3b7a5119 3124 y_offset = x;
6156a456 3125 plane_size = (src_w - 1) << 16 | (src_h - 1);
3b7a5119
SJ
3126 } else {
3127 stride = fb->pitches[0] / stride_div;
3128 x_offset = x;
3129 y_offset = y;
6156a456 3130 plane_size = (src_h - 1) << 16 | (src_w - 1);
3b7a5119
SJ
3131 }
3132 plane_offset = y_offset << 16 | x_offset;
b321803d 3133
2db3366b
PZ
3134 intel_crtc->adjusted_x = x_offset;
3135 intel_crtc->adjusted_y = y_offset;
3136
70d21f0e 3137 I915_WRITE(PLANE_CTL(pipe, 0), plane_ctl);
3b7a5119
SJ
3138 I915_WRITE(PLANE_OFFSET(pipe, 0), plane_offset);
3139 I915_WRITE(PLANE_SIZE(pipe, 0), plane_size);
3140 I915_WRITE(PLANE_STRIDE(pipe, 0), stride);
6156a456
CK
3141
3142 if (scaler_id >= 0) {
3143 uint32_t ps_ctrl = 0;
3144
3145 WARN_ON(!dst_w || !dst_h);
3146 ps_ctrl = PS_SCALER_EN | PS_PLANE_SEL(0) |
3147 crtc_state->scaler_state.scalers[scaler_id].mode;
3148 I915_WRITE(SKL_PS_CTRL(pipe, scaler_id), ps_ctrl);
3149 I915_WRITE(SKL_PS_PWR_GATE(pipe, scaler_id), 0);
3150 I915_WRITE(SKL_PS_WIN_POS(pipe, scaler_id), (dst_x << 16) | dst_y);
3151 I915_WRITE(SKL_PS_WIN_SZ(pipe, scaler_id), (dst_w << 16) | dst_h);
3152 I915_WRITE(PLANE_POS(pipe, 0), 0);
3153 } else {
3154 I915_WRITE(PLANE_POS(pipe, 0), (dst_y << 16) | dst_x);
3155 }
3156
121920fa 3157 I915_WRITE(PLANE_SURF(pipe, 0), surf_addr);
70d21f0e
DL
3158
3159 POSTING_READ(PLANE_SURF(pipe, 0));
3160}
3161
17638cd6
JB
3162/* Assume fb object is pinned & idle & fenced and just update base pointers */
3163static int
3164intel_pipe_set_base_atomic(struct drm_crtc *crtc, struct drm_framebuffer *fb,
3165 int x, int y, enum mode_set_atomic state)
3166{
3167 struct drm_device *dev = crtc->dev;
3168 struct drm_i915_private *dev_priv = dev->dev_private;
17638cd6 3169
ff2a3117 3170 if (dev_priv->fbc.disable_fbc)
7733b49b 3171 dev_priv->fbc.disable_fbc(dev_priv);
81255565 3172
29b9bde6
DV
3173 dev_priv->display.update_primary_plane(crtc, fb, x, y);
3174
3175 return 0;
81255565
JB
3176}
3177
7514747d 3178static void intel_complete_page_flips(struct drm_device *dev)
96a02917 3179{
96a02917
VS
3180 struct drm_crtc *crtc;
3181
70e1e0ec 3182 for_each_crtc(dev, crtc) {
96a02917
VS
3183 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3184 enum plane plane = intel_crtc->plane;
3185
3186 intel_prepare_page_flip(dev, plane);
3187 intel_finish_page_flip_plane(dev, plane);
3188 }
7514747d
VS
3189}
3190
3191static void intel_update_primary_planes(struct drm_device *dev)
3192{
7514747d 3193 struct drm_crtc *crtc;
96a02917 3194
70e1e0ec 3195 for_each_crtc(dev, crtc) {
11c22da6
ML
3196 struct intel_plane *plane = to_intel_plane(crtc->primary);
3197 struct intel_plane_state *plane_state;
96a02917 3198
11c22da6
ML
3199 drm_modeset_lock_crtc(crtc, &plane->base);
3200
3201 plane_state = to_intel_plane_state(plane->base.state);
3202
3203 if (plane_state->base.fb)
3204 plane->commit_plane(&plane->base, plane_state);
3205
3206 drm_modeset_unlock_crtc(crtc);
96a02917
VS
3207 }
3208}
3209
7514747d
VS
3210void intel_prepare_reset(struct drm_device *dev)
3211{
3212 /* no reset support for gen2 */
3213 if (IS_GEN2(dev))
3214 return;
3215
3216 /* reset doesn't touch the display */
3217 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev))
3218 return;
3219
3220 drm_modeset_lock_all(dev);
f98ce92f
VS
3221 /*
3222 * Disabling the crtcs gracefully seems nicer. Also the
3223 * g33 docs say we should at least disable all the planes.
3224 */
6b72d486 3225 intel_display_suspend(dev);
7514747d
VS
3226}
3227
3228void intel_finish_reset(struct drm_device *dev)
3229{
3230 struct drm_i915_private *dev_priv = to_i915(dev);
3231
3232 /*
3233 * Flips in the rings will be nuked by the reset,
3234 * so complete all pending flips so that user space
3235 * will get its events and not get stuck.
3236 */
3237 intel_complete_page_flips(dev);
3238
3239 /* no reset support for gen2 */
3240 if (IS_GEN2(dev))
3241 return;
3242
3243 /* reset doesn't touch the display */
3244 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev)) {
3245 /*
3246 * Flips in the rings have been nuked by the reset,
3247 * so update the base address of all primary
3248 * planes to the the last fb to make sure we're
3249 * showing the correct fb after a reset.
11c22da6
ML
3250 *
3251 * FIXME: Atomic will make this obsolete since we won't schedule
3252 * CS-based flips (which might get lost in gpu resets) any more.
7514747d
VS
3253 */
3254 intel_update_primary_planes(dev);
3255 return;
3256 }
3257
3258 /*
3259 * The display has been reset as well,
3260 * so need a full re-initialization.
3261 */
3262 intel_runtime_pm_disable_interrupts(dev_priv);
3263 intel_runtime_pm_enable_interrupts(dev_priv);
3264
3265 intel_modeset_init_hw(dev);
3266
3267 spin_lock_irq(&dev_priv->irq_lock);
3268 if (dev_priv->display.hpd_irq_setup)
3269 dev_priv->display.hpd_irq_setup(dev);
3270 spin_unlock_irq(&dev_priv->irq_lock);
3271
043e9bda 3272 intel_display_resume(dev);
7514747d
VS
3273
3274 intel_hpd_init(dev_priv);
3275
3276 drm_modeset_unlock_all(dev);
3277}
3278
2e2f351d 3279static void
14667a4b
CW
3280intel_finish_fb(struct drm_framebuffer *old_fb)
3281{
2ff8fde1 3282 struct drm_i915_gem_object *obj = intel_fb_obj(old_fb);
2e2f351d 3283 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
14667a4b
CW
3284 bool was_interruptible = dev_priv->mm.interruptible;
3285 int ret;
3286
14667a4b
CW
3287 /* Big Hammer, we also need to ensure that any pending
3288 * MI_WAIT_FOR_EVENT inside a user batch buffer on the
3289 * current scanout is retired before unpinning the old
2e2f351d
CW
3290 * framebuffer. Note that we rely on userspace rendering
3291 * into the buffer attached to the pipe they are waiting
3292 * on. If not, userspace generates a GPU hang with IPEHR
3293 * point to the MI_WAIT_FOR_EVENT.
14667a4b
CW
3294 *
3295 * This should only fail upon a hung GPU, in which case we
3296 * can safely continue.
3297 */
3298 dev_priv->mm.interruptible = false;
2e2f351d 3299 ret = i915_gem_object_wait_rendering(obj, true);
14667a4b
CW
3300 dev_priv->mm.interruptible = was_interruptible;
3301
2e2f351d 3302 WARN_ON(ret);
14667a4b
CW
3303}
3304
7d5e3799
CW
3305static bool intel_crtc_has_pending_flip(struct drm_crtc *crtc)
3306{
3307 struct drm_device *dev = crtc->dev;
3308 struct drm_i915_private *dev_priv = dev->dev_private;
3309 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7d5e3799
CW
3310 bool pending;
3311
3312 if (i915_reset_in_progress(&dev_priv->gpu_error) ||
3313 intel_crtc->reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
3314 return false;
3315
5e2d7afc 3316 spin_lock_irq(&dev->event_lock);
7d5e3799 3317 pending = to_intel_crtc(crtc)->unpin_work != NULL;
5e2d7afc 3318 spin_unlock_irq(&dev->event_lock);
7d5e3799
CW
3319
3320 return pending;
3321}
3322
bfd16b2a
ML
3323static void intel_update_pipe_config(struct intel_crtc *crtc,
3324 struct intel_crtc_state *old_crtc_state)
e30e8f75
GP
3325{
3326 struct drm_device *dev = crtc->base.dev;
3327 struct drm_i915_private *dev_priv = dev->dev_private;
bfd16b2a
ML
3328 struct intel_crtc_state *pipe_config =
3329 to_intel_crtc_state(crtc->base.state);
e30e8f75 3330
bfd16b2a
ML
3331 /* drm_atomic_helper_update_legacy_modeset_state might not be called. */
3332 crtc->base.mode = crtc->base.state->mode;
3333
3334 DRM_DEBUG_KMS("Updating pipe size %ix%i -> %ix%i\n",
3335 old_crtc_state->pipe_src_w, old_crtc_state->pipe_src_h,
3336 pipe_config->pipe_src_w, pipe_config->pipe_src_h);
e30e8f75 3337
44522d85
ML
3338 if (HAS_DDI(dev))
3339 intel_set_pipe_csc(&crtc->base);
3340
e30e8f75
GP
3341 /*
3342 * Update pipe size and adjust fitter if needed: the reason for this is
3343 * that in compute_mode_changes we check the native mode (not the pfit
3344 * mode) to see if we can flip rather than do a full mode set. In the
3345 * fastboot case, we'll flip, but if we don't update the pipesrc and
3346 * pfit state, we'll end up with a big fb scanned out into the wrong
3347 * sized surface.
e30e8f75
GP
3348 */
3349
e30e8f75 3350 I915_WRITE(PIPESRC(crtc->pipe),
bfd16b2a
ML
3351 ((pipe_config->pipe_src_w - 1) << 16) |
3352 (pipe_config->pipe_src_h - 1));
3353
3354 /* on skylake this is done by detaching scalers */
3355 if (INTEL_INFO(dev)->gen >= 9) {
3356 skl_detach_scalers(crtc);
3357
3358 if (pipe_config->pch_pfit.enabled)
3359 skylake_pfit_enable(crtc);
3360 } else if (HAS_PCH_SPLIT(dev)) {
3361 if (pipe_config->pch_pfit.enabled)
3362 ironlake_pfit_enable(crtc);
3363 else if (old_crtc_state->pch_pfit.enabled)
3364 ironlake_pfit_disable(crtc, true);
e30e8f75 3365 }
e30e8f75
GP
3366}
3367
5e84e1a4
ZW
3368static void intel_fdi_normal_train(struct drm_crtc *crtc)
3369{
3370 struct drm_device *dev = crtc->dev;
3371 struct drm_i915_private *dev_priv = dev->dev_private;
3372 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3373 int pipe = intel_crtc->pipe;
3374 u32 reg, temp;
3375
3376 /* enable normal train */
3377 reg = FDI_TX_CTL(pipe);
3378 temp = I915_READ(reg);
61e499bf 3379 if (IS_IVYBRIDGE(dev)) {
357555c0
JB
3380 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
3381 temp |= FDI_LINK_TRAIN_NONE_IVB | FDI_TX_ENHANCE_FRAME_ENABLE;
61e499bf
KP
3382 } else {
3383 temp &= ~FDI_LINK_TRAIN_NONE;
3384 temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE;
357555c0 3385 }
5e84e1a4
ZW
3386 I915_WRITE(reg, temp);
3387
3388 reg = FDI_RX_CTL(pipe);
3389 temp = I915_READ(reg);
3390 if (HAS_PCH_CPT(dev)) {
3391 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3392 temp |= FDI_LINK_TRAIN_NORMAL_CPT;
3393 } else {
3394 temp &= ~FDI_LINK_TRAIN_NONE;
3395 temp |= FDI_LINK_TRAIN_NONE;
3396 }
3397 I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);
3398
3399 /* wait one idle pattern time */
3400 POSTING_READ(reg);
3401 udelay(1000);
357555c0
JB
3402
3403 /* IVB wants error correction enabled */
3404 if (IS_IVYBRIDGE(dev))
3405 I915_WRITE(reg, I915_READ(reg) | FDI_FS_ERRC_ENABLE |
3406 FDI_FE_ERRC_ENABLE);
5e84e1a4
ZW
3407}
3408
8db9d77b
ZW
3409/* The FDI link training functions for ILK/Ibexpeak. */
3410static void ironlake_fdi_link_train(struct drm_crtc *crtc)
3411{
3412 struct drm_device *dev = crtc->dev;
3413 struct drm_i915_private *dev_priv = dev->dev_private;
3414 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3415 int pipe = intel_crtc->pipe;
5eddb70b 3416 u32 reg, temp, tries;
8db9d77b 3417
1c8562f6 3418 /* FDI needs bits from pipe first */
0fc932b8 3419 assert_pipe_enabled(dev_priv, pipe);
0fc932b8 3420
e1a44743
AJ
3421 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3422 for train result */
5eddb70b
CW
3423 reg = FDI_RX_IMR(pipe);
3424 temp = I915_READ(reg);
e1a44743
AJ
3425 temp &= ~FDI_RX_SYMBOL_LOCK;
3426 temp &= ~FDI_RX_BIT_LOCK;
5eddb70b
CW
3427 I915_WRITE(reg, temp);
3428 I915_READ(reg);
e1a44743
AJ
3429 udelay(150);
3430
8db9d77b 3431 /* enable CPU FDI TX and PCH FDI RX */
5eddb70b
CW
3432 reg = FDI_TX_CTL(pipe);
3433 temp = I915_READ(reg);
627eb5a3 3434 temp &= ~FDI_DP_PORT_WIDTH_MASK;
6e3c9717 3435 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
8db9d77b
ZW
3436 temp &= ~FDI_LINK_TRAIN_NONE;
3437 temp |= FDI_LINK_TRAIN_PATTERN_1;
5eddb70b 3438 I915_WRITE(reg, temp | FDI_TX_ENABLE);
8db9d77b 3439
5eddb70b
CW
3440 reg = FDI_RX_CTL(pipe);
3441 temp = I915_READ(reg);
8db9d77b
ZW
3442 temp &= ~FDI_LINK_TRAIN_NONE;
3443 temp |= FDI_LINK_TRAIN_PATTERN_1;
5eddb70b
CW
3444 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3445
3446 POSTING_READ(reg);
8db9d77b
ZW
3447 udelay(150);
3448
5b2adf89 3449 /* Ironlake workaround, enable clock pointer after FDI enable*/
8f5718a6
DV
3450 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
3451 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR |
3452 FDI_RX_PHASE_SYNC_POINTER_EN);
5b2adf89 3453
5eddb70b 3454 reg = FDI_RX_IIR(pipe);
e1a44743 3455 for (tries = 0; tries < 5; tries++) {
5eddb70b 3456 temp = I915_READ(reg);
8db9d77b
ZW
3457 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3458
3459 if ((temp & FDI_RX_BIT_LOCK)) {
3460 DRM_DEBUG_KMS("FDI train 1 done.\n");
5eddb70b 3461 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
8db9d77b
ZW
3462 break;
3463 }
8db9d77b 3464 }
e1a44743 3465 if (tries == 5)
5eddb70b 3466 DRM_ERROR("FDI train 1 fail!\n");
8db9d77b
ZW
3467
3468 /* Train 2 */
5eddb70b
CW
3469 reg = FDI_TX_CTL(pipe);
3470 temp = I915_READ(reg);
8db9d77b
ZW
3471 temp &= ~FDI_LINK_TRAIN_NONE;
3472 temp |= FDI_LINK_TRAIN_PATTERN_2;
5eddb70b 3473 I915_WRITE(reg, temp);
8db9d77b 3474
5eddb70b
CW
3475 reg = FDI_RX_CTL(pipe);
3476 temp = I915_READ(reg);
8db9d77b
ZW
3477 temp &= ~FDI_LINK_TRAIN_NONE;
3478 temp |= FDI_LINK_TRAIN_PATTERN_2;
5eddb70b 3479 I915_WRITE(reg, temp);
8db9d77b 3480
5eddb70b
CW
3481 POSTING_READ(reg);
3482 udelay(150);
8db9d77b 3483
5eddb70b 3484 reg = FDI_RX_IIR(pipe);
e1a44743 3485 for (tries = 0; tries < 5; tries++) {
5eddb70b 3486 temp = I915_READ(reg);
8db9d77b
ZW
3487 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3488
3489 if (temp & FDI_RX_SYMBOL_LOCK) {
5eddb70b 3490 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
8db9d77b
ZW
3491 DRM_DEBUG_KMS("FDI train 2 done.\n");
3492 break;
3493 }
8db9d77b 3494 }
e1a44743 3495 if (tries == 5)
5eddb70b 3496 DRM_ERROR("FDI train 2 fail!\n");
8db9d77b
ZW
3497
3498 DRM_DEBUG_KMS("FDI train done\n");
5c5313c8 3499
8db9d77b
ZW
3500}
3501
0206e353 3502static const int snb_b_fdi_train_param[] = {
8db9d77b
ZW
3503 FDI_LINK_TRAIN_400MV_0DB_SNB_B,
3504 FDI_LINK_TRAIN_400MV_6DB_SNB_B,
3505 FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
3506 FDI_LINK_TRAIN_800MV_0DB_SNB_B,
3507};
3508
3509/* The FDI link training functions for SNB/Cougarpoint. */
3510static void gen6_fdi_link_train(struct drm_crtc *crtc)
3511{
3512 struct drm_device *dev = crtc->dev;
3513 struct drm_i915_private *dev_priv = dev->dev_private;
3514 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3515 int pipe = intel_crtc->pipe;
fa37d39e 3516 u32 reg, temp, i, retry;
8db9d77b 3517
e1a44743
AJ
3518 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3519 for train result */
5eddb70b
CW
3520 reg = FDI_RX_IMR(pipe);
3521 temp = I915_READ(reg);
e1a44743
AJ
3522 temp &= ~FDI_RX_SYMBOL_LOCK;
3523 temp &= ~FDI_RX_BIT_LOCK;
5eddb70b
CW
3524 I915_WRITE(reg, temp);
3525
3526 POSTING_READ(reg);
e1a44743
AJ
3527 udelay(150);
3528
8db9d77b 3529 /* enable CPU FDI TX and PCH FDI RX */
5eddb70b
CW
3530 reg = FDI_TX_CTL(pipe);
3531 temp = I915_READ(reg);
627eb5a3 3532 temp &= ~FDI_DP_PORT_WIDTH_MASK;
6e3c9717 3533 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
8db9d77b
ZW
3534 temp &= ~FDI_LINK_TRAIN_NONE;
3535 temp |= FDI_LINK_TRAIN_PATTERN_1;
3536 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3537 /* SNB-B */
3538 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
5eddb70b 3539 I915_WRITE(reg, temp | FDI_TX_ENABLE);
8db9d77b 3540
d74cf324
DV
3541 I915_WRITE(FDI_RX_MISC(pipe),
3542 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
3543
5eddb70b
CW
3544 reg = FDI_RX_CTL(pipe);
3545 temp = I915_READ(reg);
8db9d77b
ZW
3546 if (HAS_PCH_CPT(dev)) {
3547 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3548 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3549 } else {
3550 temp &= ~FDI_LINK_TRAIN_NONE;
3551 temp |= FDI_LINK_TRAIN_PATTERN_1;
3552 }
5eddb70b
CW
3553 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3554
3555 POSTING_READ(reg);
8db9d77b
ZW
3556 udelay(150);
3557
0206e353 3558 for (i = 0; i < 4; i++) {
5eddb70b
CW
3559 reg = FDI_TX_CTL(pipe);
3560 temp = I915_READ(reg);
8db9d77b
ZW
3561 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3562 temp |= snb_b_fdi_train_param[i];
5eddb70b
CW
3563 I915_WRITE(reg, temp);
3564
3565 POSTING_READ(reg);
8db9d77b
ZW
3566 udelay(500);
3567
fa37d39e
SP
3568 for (retry = 0; retry < 5; retry++) {
3569 reg = FDI_RX_IIR(pipe);
3570 temp = I915_READ(reg);
3571 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3572 if (temp & FDI_RX_BIT_LOCK) {
3573 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
3574 DRM_DEBUG_KMS("FDI train 1 done.\n");
3575 break;
3576 }
3577 udelay(50);
8db9d77b 3578 }
fa37d39e
SP
3579 if (retry < 5)
3580 break;
8db9d77b
ZW
3581 }
3582 if (i == 4)
5eddb70b 3583 DRM_ERROR("FDI train 1 fail!\n");
8db9d77b
ZW
3584
3585 /* Train 2 */
5eddb70b
CW
3586 reg = FDI_TX_CTL(pipe);
3587 temp = I915_READ(reg);
8db9d77b
ZW
3588 temp &= ~FDI_LINK_TRAIN_NONE;
3589 temp |= FDI_LINK_TRAIN_PATTERN_2;
3590 if (IS_GEN6(dev)) {
3591 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3592 /* SNB-B */
3593 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
3594 }
5eddb70b 3595 I915_WRITE(reg, temp);
8db9d77b 3596
5eddb70b
CW
3597 reg = FDI_RX_CTL(pipe);
3598 temp = I915_READ(reg);
8db9d77b
ZW
3599 if (HAS_PCH_CPT(dev)) {
3600 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3601 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
3602 } else {
3603 temp &= ~FDI_LINK_TRAIN_NONE;
3604 temp |= FDI_LINK_TRAIN_PATTERN_2;
3605 }
5eddb70b
CW
3606 I915_WRITE(reg, temp);
3607
3608 POSTING_READ(reg);
8db9d77b
ZW
3609 udelay(150);
3610
0206e353 3611 for (i = 0; i < 4; i++) {
5eddb70b
CW
3612 reg = FDI_TX_CTL(pipe);
3613 temp = I915_READ(reg);
8db9d77b
ZW
3614 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3615 temp |= snb_b_fdi_train_param[i];
5eddb70b
CW
3616 I915_WRITE(reg, temp);
3617
3618 POSTING_READ(reg);
8db9d77b
ZW
3619 udelay(500);
3620
fa37d39e
SP
3621 for (retry = 0; retry < 5; retry++) {
3622 reg = FDI_RX_IIR(pipe);
3623 temp = I915_READ(reg);
3624 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3625 if (temp & FDI_RX_SYMBOL_LOCK) {
3626 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
3627 DRM_DEBUG_KMS("FDI train 2 done.\n");
3628 break;
3629 }
3630 udelay(50);
8db9d77b 3631 }
fa37d39e
SP
3632 if (retry < 5)
3633 break;
8db9d77b
ZW
3634 }
3635 if (i == 4)
5eddb70b 3636 DRM_ERROR("FDI train 2 fail!\n");
8db9d77b
ZW
3637
3638 DRM_DEBUG_KMS("FDI train done.\n");
3639}
3640
357555c0
JB
3641/* Manual link training for Ivy Bridge A0 parts */
3642static void ivb_manual_fdi_link_train(struct drm_crtc *crtc)
3643{
3644 struct drm_device *dev = crtc->dev;
3645 struct drm_i915_private *dev_priv = dev->dev_private;
3646 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3647 int pipe = intel_crtc->pipe;
139ccd3f 3648 u32 reg, temp, i, j;
357555c0
JB
3649
3650 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3651 for train result */
3652 reg = FDI_RX_IMR(pipe);
3653 temp = I915_READ(reg);
3654 temp &= ~FDI_RX_SYMBOL_LOCK;
3655 temp &= ~FDI_RX_BIT_LOCK;
3656 I915_WRITE(reg, temp);
3657
3658 POSTING_READ(reg);
3659 udelay(150);
3660
01a415fd
DV
3661 DRM_DEBUG_KMS("FDI_RX_IIR before link train 0x%x\n",
3662 I915_READ(FDI_RX_IIR(pipe)));
3663
139ccd3f
JB
3664 /* Try each vswing and preemphasis setting twice before moving on */
3665 for (j = 0; j < ARRAY_SIZE(snb_b_fdi_train_param) * 2; j++) {
3666 /* disable first in case we need to retry */
3667 reg = FDI_TX_CTL(pipe);
3668 temp = I915_READ(reg);
3669 temp &= ~(FDI_LINK_TRAIN_AUTO | FDI_LINK_TRAIN_NONE_IVB);
3670 temp &= ~FDI_TX_ENABLE;
3671 I915_WRITE(reg, temp);
357555c0 3672
139ccd3f
JB
3673 reg = FDI_RX_CTL(pipe);
3674 temp = I915_READ(reg);
3675 temp &= ~FDI_LINK_TRAIN_AUTO;
3676 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3677 temp &= ~FDI_RX_ENABLE;
3678 I915_WRITE(reg, temp);
357555c0 3679
139ccd3f 3680 /* enable CPU FDI TX and PCH FDI RX */
357555c0
JB
3681 reg = FDI_TX_CTL(pipe);
3682 temp = I915_READ(reg);
139ccd3f 3683 temp &= ~FDI_DP_PORT_WIDTH_MASK;
6e3c9717 3684 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
139ccd3f 3685 temp |= FDI_LINK_TRAIN_PATTERN_1_IVB;
357555c0 3686 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
139ccd3f
JB
3687 temp |= snb_b_fdi_train_param[j/2];
3688 temp |= FDI_COMPOSITE_SYNC;
3689 I915_WRITE(reg, temp | FDI_TX_ENABLE);
357555c0 3690
139ccd3f
JB
3691 I915_WRITE(FDI_RX_MISC(pipe),
3692 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
357555c0 3693
139ccd3f 3694 reg = FDI_RX_CTL(pipe);
357555c0 3695 temp = I915_READ(reg);
139ccd3f
JB
3696 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3697 temp |= FDI_COMPOSITE_SYNC;
3698 I915_WRITE(reg, temp | FDI_RX_ENABLE);
357555c0 3699
139ccd3f
JB
3700 POSTING_READ(reg);
3701 udelay(1); /* should be 0.5us */
357555c0 3702
139ccd3f
JB
3703 for (i = 0; i < 4; i++) {
3704 reg = FDI_RX_IIR(pipe);
3705 temp = I915_READ(reg);
3706 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
357555c0 3707
139ccd3f
JB
3708 if (temp & FDI_RX_BIT_LOCK ||
3709 (I915_READ(reg) & FDI_RX_BIT_LOCK)) {
3710 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
3711 DRM_DEBUG_KMS("FDI train 1 done, level %i.\n",
3712 i);
3713 break;
3714 }
3715 udelay(1); /* should be 0.5us */
3716 }
3717 if (i == 4) {
3718 DRM_DEBUG_KMS("FDI train 1 fail on vswing %d\n", j / 2);
3719 continue;
3720 }
357555c0 3721
139ccd3f 3722 /* Train 2 */
357555c0
JB
3723 reg = FDI_TX_CTL(pipe);
3724 temp = I915_READ(reg);
139ccd3f
JB
3725 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
3726 temp |= FDI_LINK_TRAIN_PATTERN_2_IVB;
3727 I915_WRITE(reg, temp);
3728
3729 reg = FDI_RX_CTL(pipe);
3730 temp = I915_READ(reg);
3731 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3732 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
357555c0
JB
3733 I915_WRITE(reg, temp);
3734
3735 POSTING_READ(reg);
139ccd3f 3736 udelay(2); /* should be 1.5us */
357555c0 3737
139ccd3f
JB
3738 for (i = 0; i < 4; i++) {
3739 reg = FDI_RX_IIR(pipe);
3740 temp = I915_READ(reg);
3741 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
357555c0 3742
139ccd3f
JB
3743 if (temp & FDI_RX_SYMBOL_LOCK ||
3744 (I915_READ(reg) & FDI_RX_SYMBOL_LOCK)) {
3745 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
3746 DRM_DEBUG_KMS("FDI train 2 done, level %i.\n",
3747 i);
3748 goto train_done;
3749 }
3750 udelay(2); /* should be 1.5us */
357555c0 3751 }
139ccd3f
JB
3752 if (i == 4)
3753 DRM_DEBUG_KMS("FDI train 2 fail on vswing %d\n", j / 2);
357555c0 3754 }
357555c0 3755
139ccd3f 3756train_done:
357555c0
JB
3757 DRM_DEBUG_KMS("FDI train done.\n");
3758}
3759
88cefb6c 3760static void ironlake_fdi_pll_enable(struct intel_crtc *intel_crtc)
2c07245f 3761{
88cefb6c 3762 struct drm_device *dev = intel_crtc->base.dev;
2c07245f 3763 struct drm_i915_private *dev_priv = dev->dev_private;
2c07245f 3764 int pipe = intel_crtc->pipe;
5eddb70b 3765 u32 reg, temp;
79e53945 3766
c64e311e 3767
c98e9dcf 3768 /* enable PCH FDI RX PLL, wait warmup plus DMI latency */
5eddb70b
CW
3769 reg = FDI_RX_CTL(pipe);
3770 temp = I915_READ(reg);
627eb5a3 3771 temp &= ~(FDI_DP_PORT_WIDTH_MASK | (0x7 << 16));
6e3c9717 3772 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
dfd07d72 3773 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
5eddb70b
CW
3774 I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);
3775
3776 POSTING_READ(reg);
c98e9dcf
JB
3777 udelay(200);
3778
3779 /* Switch from Rawclk to PCDclk */
5eddb70b
CW
3780 temp = I915_READ(reg);
3781 I915_WRITE(reg, temp | FDI_PCDCLK);
3782
3783 POSTING_READ(reg);
c98e9dcf
JB
3784 udelay(200);
3785
20749730
PZ
3786 /* Enable CPU FDI TX PLL, always on for Ironlake */
3787 reg = FDI_TX_CTL(pipe);
3788 temp = I915_READ(reg);
3789 if ((temp & FDI_TX_PLL_ENABLE) == 0) {
3790 I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);
5eddb70b 3791
20749730
PZ
3792 POSTING_READ(reg);
3793 udelay(100);
6be4a607 3794 }
0e23b99d
JB
3795}
3796
88cefb6c
DV
3797static void ironlake_fdi_pll_disable(struct intel_crtc *intel_crtc)
3798{
3799 struct drm_device *dev = intel_crtc->base.dev;
3800 struct drm_i915_private *dev_priv = dev->dev_private;
3801 int pipe = intel_crtc->pipe;
3802 u32 reg, temp;
3803
3804 /* Switch from PCDclk to Rawclk */
3805 reg = FDI_RX_CTL(pipe);
3806 temp = I915_READ(reg);
3807 I915_WRITE(reg, temp & ~FDI_PCDCLK);
3808
3809 /* Disable CPU FDI TX PLL */
3810 reg = FDI_TX_CTL(pipe);
3811 temp = I915_READ(reg);
3812 I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE);
3813
3814 POSTING_READ(reg);
3815 udelay(100);
3816
3817 reg = FDI_RX_CTL(pipe);
3818 temp = I915_READ(reg);
3819 I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE);
3820
3821 /* Wait for the clocks to turn off. */
3822 POSTING_READ(reg);
3823 udelay(100);
3824}
3825
0fc932b8
JB
3826static void ironlake_fdi_disable(struct drm_crtc *crtc)
3827{
3828 struct drm_device *dev = crtc->dev;
3829 struct drm_i915_private *dev_priv = dev->dev_private;
3830 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3831 int pipe = intel_crtc->pipe;
3832 u32 reg, temp;
3833
3834 /* disable CPU FDI tx and PCH FDI rx */
3835 reg = FDI_TX_CTL(pipe);
3836 temp = I915_READ(reg);
3837 I915_WRITE(reg, temp & ~FDI_TX_ENABLE);
3838 POSTING_READ(reg);
3839
3840 reg = FDI_RX_CTL(pipe);
3841 temp = I915_READ(reg);
3842 temp &= ~(0x7 << 16);
dfd07d72 3843 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
0fc932b8
JB
3844 I915_WRITE(reg, temp & ~FDI_RX_ENABLE);
3845
3846 POSTING_READ(reg);
3847 udelay(100);
3848
3849 /* Ironlake workaround, disable clock pointer after downing FDI */
eba905b2 3850 if (HAS_PCH_IBX(dev))
6f06ce18 3851 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
0fc932b8
JB
3852
3853 /* still set train pattern 1 */
3854 reg = FDI_TX_CTL(pipe);
3855 temp = I915_READ(reg);
3856 temp &= ~FDI_LINK_TRAIN_NONE;
3857 temp |= FDI_LINK_TRAIN_PATTERN_1;
3858 I915_WRITE(reg, temp);
3859
3860 reg = FDI_RX_CTL(pipe);
3861 temp = I915_READ(reg);
3862 if (HAS_PCH_CPT(dev)) {
3863 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3864 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3865 } else {
3866 temp &= ~FDI_LINK_TRAIN_NONE;
3867 temp |= FDI_LINK_TRAIN_PATTERN_1;
3868 }
3869 /* BPC in FDI rx is consistent with that in PIPECONF */
3870 temp &= ~(0x07 << 16);
dfd07d72 3871 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
0fc932b8
JB
3872 I915_WRITE(reg, temp);
3873
3874 POSTING_READ(reg);
3875 udelay(100);
3876}
3877
5dce5b93
CW
3878bool intel_has_pending_fb_unpin(struct drm_device *dev)
3879{
3880 struct intel_crtc *crtc;
3881
3882 /* Note that we don't need to be called with mode_config.lock here
3883 * as our list of CRTC objects is static for the lifetime of the
3884 * device and so cannot disappear as we iterate. Similarly, we can
3885 * happily treat the predicates as racy, atomic checks as userspace
3886 * cannot claim and pin a new fb without at least acquring the
3887 * struct_mutex and so serialising with us.
3888 */
d3fcc808 3889 for_each_intel_crtc(dev, crtc) {
5dce5b93
CW
3890 if (atomic_read(&crtc->unpin_work_count) == 0)
3891 continue;
3892
3893 if (crtc->unpin_work)
3894 intel_wait_for_vblank(dev, crtc->pipe);
3895
3896 return true;
3897 }
3898
3899 return false;
3900}
3901
d6bbafa1
CW
3902static void page_flip_completed(struct intel_crtc *intel_crtc)
3903{
3904 struct drm_i915_private *dev_priv = to_i915(intel_crtc->base.dev);
3905 struct intel_unpin_work *work = intel_crtc->unpin_work;
3906
3907 /* ensure that the unpin work is consistent wrt ->pending. */
3908 smp_rmb();
3909 intel_crtc->unpin_work = NULL;
3910
3911 if (work->event)
3912 drm_send_vblank_event(intel_crtc->base.dev,
3913 intel_crtc->pipe,
3914 work->event);
3915
3916 drm_crtc_vblank_put(&intel_crtc->base);
3917
3918 wake_up_all(&dev_priv->pending_flip_queue);
3919 queue_work(dev_priv->wq, &work->work);
3920
3921 trace_i915_flip_complete(intel_crtc->plane,
3922 work->pending_flip_obj);
3923}
3924
46a55d30 3925void intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc)
e6c3a2a6 3926{
0f91128d 3927 struct drm_device *dev = crtc->dev;
5bb61643 3928 struct drm_i915_private *dev_priv = dev->dev_private;
e6c3a2a6 3929
2c10d571 3930 WARN_ON(waitqueue_active(&dev_priv->pending_flip_queue));
9c787942
CW
3931 if (WARN_ON(wait_event_timeout(dev_priv->pending_flip_queue,
3932 !intel_crtc_has_pending_flip(crtc),
3933 60*HZ) == 0)) {
3934 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2c10d571 3935
5e2d7afc 3936 spin_lock_irq(&dev->event_lock);
9c787942
CW
3937 if (intel_crtc->unpin_work) {
3938 WARN_ONCE(1, "Removing stuck page flip\n");
3939 page_flip_completed(intel_crtc);
3940 }
5e2d7afc 3941 spin_unlock_irq(&dev->event_lock);
9c787942 3942 }
5bb61643 3943
975d568a
CW
3944 if (crtc->primary->fb) {
3945 mutex_lock(&dev->struct_mutex);
3946 intel_finish_fb(crtc->primary->fb);
3947 mutex_unlock(&dev->struct_mutex);
3948 }
e6c3a2a6
CW
3949}
3950
e615efe4
ED
3951/* Program iCLKIP clock to the desired frequency */
3952static void lpt_program_iclkip(struct drm_crtc *crtc)
3953{
3954 struct drm_device *dev = crtc->dev;
3955 struct drm_i915_private *dev_priv = dev->dev_private;
6e3c9717 3956 int clock = to_intel_crtc(crtc)->config->base.adjusted_mode.crtc_clock;
e615efe4
ED
3957 u32 divsel, phaseinc, auxdiv, phasedir = 0;
3958 u32 temp;
3959
a580516d 3960 mutex_lock(&dev_priv->sb_lock);
09153000 3961
e615efe4
ED
3962 /* It is necessary to ungate the pixclk gate prior to programming
3963 * the divisors, and gate it back when it is done.
3964 */
3965 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_GATE);
3966
3967 /* Disable SSCCTL */
3968 intel_sbi_write(dev_priv, SBI_SSCCTL6,
988d6ee8
PZ
3969 intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK) |
3970 SBI_SSCCTL_DISABLE,
3971 SBI_ICLK);
e615efe4
ED
3972
3973 /* 20MHz is a corner case which is out of range for the 7-bit divisor */
12d7ceed 3974 if (clock == 20000) {
e615efe4
ED
3975 auxdiv = 1;
3976 divsel = 0x41;
3977 phaseinc = 0x20;
3978 } else {
3979 /* The iCLK virtual clock root frequency is in MHz,
241bfc38
DL
3980 * but the adjusted_mode->crtc_clock in in KHz. To get the
3981 * divisors, it is necessary to divide one by another, so we
e615efe4
ED
3982 * convert the virtual clock precision to KHz here for higher
3983 * precision.
3984 */
3985 u32 iclk_virtual_root_freq = 172800 * 1000;
3986 u32 iclk_pi_range = 64;
3987 u32 desired_divisor, msb_divisor_value, pi_value;
3988
12d7ceed 3989 desired_divisor = (iclk_virtual_root_freq / clock);
e615efe4
ED
3990 msb_divisor_value = desired_divisor / iclk_pi_range;
3991 pi_value = desired_divisor % iclk_pi_range;
3992
3993 auxdiv = 0;
3994 divsel = msb_divisor_value - 2;
3995 phaseinc = pi_value;
3996 }
3997
3998 /* This should not happen with any sane values */
3999 WARN_ON(SBI_SSCDIVINTPHASE_DIVSEL(divsel) &
4000 ~SBI_SSCDIVINTPHASE_DIVSEL_MASK);
4001 WARN_ON(SBI_SSCDIVINTPHASE_DIR(phasedir) &
4002 ~SBI_SSCDIVINTPHASE_INCVAL_MASK);
4003
4004 DRM_DEBUG_KMS("iCLKIP clock: found settings for %dKHz refresh rate: auxdiv=%x, divsel=%x, phasedir=%x, phaseinc=%x\n",
12d7ceed 4005 clock,
e615efe4
ED
4006 auxdiv,
4007 divsel,
4008 phasedir,
4009 phaseinc);
4010
4011 /* Program SSCDIVINTPHASE6 */
988d6ee8 4012 temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
e615efe4
ED
4013 temp &= ~SBI_SSCDIVINTPHASE_DIVSEL_MASK;
4014 temp |= SBI_SSCDIVINTPHASE_DIVSEL(divsel);
4015 temp &= ~SBI_SSCDIVINTPHASE_INCVAL_MASK;
4016 temp |= SBI_SSCDIVINTPHASE_INCVAL(phaseinc);
4017 temp |= SBI_SSCDIVINTPHASE_DIR(phasedir);
4018 temp |= SBI_SSCDIVINTPHASE_PROPAGATE;
988d6ee8 4019 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE6, temp, SBI_ICLK);
e615efe4
ED
4020
4021 /* Program SSCAUXDIV */
988d6ee8 4022 temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
e615efe4
ED
4023 temp &= ~SBI_SSCAUXDIV_FINALDIV2SEL(1);
4024 temp |= SBI_SSCAUXDIV_FINALDIV2SEL(auxdiv);
988d6ee8 4025 intel_sbi_write(dev_priv, SBI_SSCAUXDIV6, temp, SBI_ICLK);
e615efe4
ED
4026
4027 /* Enable modulator and associated divider */
988d6ee8 4028 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
e615efe4 4029 temp &= ~SBI_SSCCTL_DISABLE;
988d6ee8 4030 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
e615efe4
ED
4031
4032 /* Wait for initialization time */
4033 udelay(24);
4034
4035 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_UNGATE);
09153000 4036
a580516d 4037 mutex_unlock(&dev_priv->sb_lock);
e615efe4
ED
4038}
4039
275f01b2
DV
4040static void ironlake_pch_transcoder_set_timings(struct intel_crtc *crtc,
4041 enum pipe pch_transcoder)
4042{
4043 struct drm_device *dev = crtc->base.dev;
4044 struct drm_i915_private *dev_priv = dev->dev_private;
6e3c9717 4045 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
275f01b2
DV
4046
4047 I915_WRITE(PCH_TRANS_HTOTAL(pch_transcoder),
4048 I915_READ(HTOTAL(cpu_transcoder)));
4049 I915_WRITE(PCH_TRANS_HBLANK(pch_transcoder),
4050 I915_READ(HBLANK(cpu_transcoder)));
4051 I915_WRITE(PCH_TRANS_HSYNC(pch_transcoder),
4052 I915_READ(HSYNC(cpu_transcoder)));
4053
4054 I915_WRITE(PCH_TRANS_VTOTAL(pch_transcoder),
4055 I915_READ(VTOTAL(cpu_transcoder)));
4056 I915_WRITE(PCH_TRANS_VBLANK(pch_transcoder),
4057 I915_READ(VBLANK(cpu_transcoder)));
4058 I915_WRITE(PCH_TRANS_VSYNC(pch_transcoder),
4059 I915_READ(VSYNC(cpu_transcoder)));
4060 I915_WRITE(PCH_TRANS_VSYNCSHIFT(pch_transcoder),
4061 I915_READ(VSYNCSHIFT(cpu_transcoder)));
4062}
4063
003632d9 4064static void cpt_set_fdi_bc_bifurcation(struct drm_device *dev, bool enable)
1fbc0d78
DV
4065{
4066 struct drm_i915_private *dev_priv = dev->dev_private;
4067 uint32_t temp;
4068
4069 temp = I915_READ(SOUTH_CHICKEN1);
003632d9 4070 if (!!(temp & FDI_BC_BIFURCATION_SELECT) == enable)
1fbc0d78
DV
4071 return;
4072
4073 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
4074 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
4075
003632d9
ACO
4076 temp &= ~FDI_BC_BIFURCATION_SELECT;
4077 if (enable)
4078 temp |= FDI_BC_BIFURCATION_SELECT;
4079
4080 DRM_DEBUG_KMS("%sabling fdi C rx\n", enable ? "en" : "dis");
1fbc0d78
DV
4081 I915_WRITE(SOUTH_CHICKEN1, temp);
4082 POSTING_READ(SOUTH_CHICKEN1);
4083}
4084
4085static void ivybridge_update_fdi_bc_bifurcation(struct intel_crtc *intel_crtc)
4086{
4087 struct drm_device *dev = intel_crtc->base.dev;
1fbc0d78
DV
4088
4089 switch (intel_crtc->pipe) {
4090 case PIPE_A:
4091 break;
4092 case PIPE_B:
6e3c9717 4093 if (intel_crtc->config->fdi_lanes > 2)
003632d9 4094 cpt_set_fdi_bc_bifurcation(dev, false);
1fbc0d78 4095 else
003632d9 4096 cpt_set_fdi_bc_bifurcation(dev, true);
1fbc0d78
DV
4097
4098 break;
4099 case PIPE_C:
003632d9 4100 cpt_set_fdi_bc_bifurcation(dev, true);
1fbc0d78
DV
4101
4102 break;
4103 default:
4104 BUG();
4105 }
4106}
4107
f67a559d
JB
4108/*
4109 * Enable PCH resources required for PCH ports:
4110 * - PCH PLLs
4111 * - FDI training & RX/TX
4112 * - update transcoder timings
4113 * - DP transcoding bits
4114 * - transcoder
4115 */
4116static void ironlake_pch_enable(struct drm_crtc *crtc)
0e23b99d
JB
4117{
4118 struct drm_device *dev = crtc->dev;
4119 struct drm_i915_private *dev_priv = dev->dev_private;
4120 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4121 int pipe = intel_crtc->pipe;
ee7b9f93 4122 u32 reg, temp;
2c07245f 4123
ab9412ba 4124 assert_pch_transcoder_disabled(dev_priv, pipe);
e7e164db 4125
1fbc0d78
DV
4126 if (IS_IVYBRIDGE(dev))
4127 ivybridge_update_fdi_bc_bifurcation(intel_crtc);
4128
cd986abb
DV
4129 /* Write the TU size bits before fdi link training, so that error
4130 * detection works. */
4131 I915_WRITE(FDI_RX_TUSIZE1(pipe),
4132 I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);
4133
c98e9dcf 4134 /* For PCH output, training FDI link */
674cf967 4135 dev_priv->display.fdi_link_train(crtc);
2c07245f 4136
3ad8a208
DV
4137 /* We need to program the right clock selection before writing the pixel
4138 * mutliplier into the DPLL. */
303b81e0 4139 if (HAS_PCH_CPT(dev)) {
ee7b9f93 4140 u32 sel;
4b645f14 4141
c98e9dcf 4142 temp = I915_READ(PCH_DPLL_SEL);
11887397
DV
4143 temp |= TRANS_DPLL_ENABLE(pipe);
4144 sel = TRANS_DPLLB_SEL(pipe);
6e3c9717 4145 if (intel_crtc->config->shared_dpll == DPLL_ID_PCH_PLL_B)
ee7b9f93
JB
4146 temp |= sel;
4147 else
4148 temp &= ~sel;
c98e9dcf 4149 I915_WRITE(PCH_DPLL_SEL, temp);
c98e9dcf 4150 }
5eddb70b 4151
3ad8a208
DV
4152 /* XXX: pch pll's can be enabled any time before we enable the PCH
4153 * transcoder, and we actually should do this to not upset any PCH
4154 * transcoder that already use the clock when we share it.
4155 *
4156 * Note that enable_shared_dpll tries to do the right thing, but
4157 * get_shared_dpll unconditionally resets the pll - we need that to have
4158 * the right LVDS enable sequence. */
85b3894f 4159 intel_enable_shared_dpll(intel_crtc);
3ad8a208 4160
d9b6cb56
JB
4161 /* set transcoder timing, panel must allow it */
4162 assert_panel_unlocked(dev_priv, pipe);
275f01b2 4163 ironlake_pch_transcoder_set_timings(intel_crtc, pipe);
8db9d77b 4164
303b81e0 4165 intel_fdi_normal_train(crtc);
5e84e1a4 4166
c98e9dcf 4167 /* For PCH DP, enable TRANS_DP_CTL */
6e3c9717 4168 if (HAS_PCH_CPT(dev) && intel_crtc->config->has_dp_encoder) {
dfd07d72 4169 u32 bpc = (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) >> 5;
5eddb70b
CW
4170 reg = TRANS_DP_CTL(pipe);
4171 temp = I915_READ(reg);
4172 temp &= ~(TRANS_DP_PORT_SEL_MASK |
220cad3c
EA
4173 TRANS_DP_SYNC_MASK |
4174 TRANS_DP_BPC_MASK);
e3ef4479 4175 temp |= TRANS_DP_OUTPUT_ENABLE;
9325c9f0 4176 temp |= bpc << 9; /* same format but at 11:9 */
c98e9dcf
JB
4177
4178 if (crtc->mode.flags & DRM_MODE_FLAG_PHSYNC)
5eddb70b 4179 temp |= TRANS_DP_HSYNC_ACTIVE_HIGH;
c98e9dcf 4180 if (crtc->mode.flags & DRM_MODE_FLAG_PVSYNC)
5eddb70b 4181 temp |= TRANS_DP_VSYNC_ACTIVE_HIGH;
c98e9dcf
JB
4182
4183 switch (intel_trans_dp_port_sel(crtc)) {
4184 case PCH_DP_B:
5eddb70b 4185 temp |= TRANS_DP_PORT_SEL_B;
c98e9dcf
JB
4186 break;
4187 case PCH_DP_C:
5eddb70b 4188 temp |= TRANS_DP_PORT_SEL_C;
c98e9dcf
JB
4189 break;
4190 case PCH_DP_D:
5eddb70b 4191 temp |= TRANS_DP_PORT_SEL_D;
c98e9dcf
JB
4192 break;
4193 default:
e95d41e1 4194 BUG();
32f9d658 4195 }
2c07245f 4196
5eddb70b 4197 I915_WRITE(reg, temp);
6be4a607 4198 }
b52eb4dc 4199
b8a4f404 4200 ironlake_enable_pch_transcoder(dev_priv, pipe);
f67a559d
JB
4201}
4202
1507e5bd
PZ
4203static void lpt_pch_enable(struct drm_crtc *crtc)
4204{
4205 struct drm_device *dev = crtc->dev;
4206 struct drm_i915_private *dev_priv = dev->dev_private;
4207 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6e3c9717 4208 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
1507e5bd 4209
ab9412ba 4210 assert_pch_transcoder_disabled(dev_priv, TRANSCODER_A);
1507e5bd 4211
8c52b5e8 4212 lpt_program_iclkip(crtc);
1507e5bd 4213
0540e488 4214 /* Set transcoder timing. */
275f01b2 4215 ironlake_pch_transcoder_set_timings(intel_crtc, PIPE_A);
1507e5bd 4216
937bb610 4217 lpt_enable_pch_transcoder(dev_priv, cpu_transcoder);
f67a559d
JB
4218}
4219
190f68c5
ACO
4220struct intel_shared_dpll *intel_get_shared_dpll(struct intel_crtc *crtc,
4221 struct intel_crtc_state *crtc_state)
ee7b9f93 4222{
e2b78267 4223 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
8bd31e67 4224 struct intel_shared_dpll *pll;
de419ab6 4225 struct intel_shared_dpll_config *shared_dpll;
e2b78267 4226 enum intel_dpll_id i;
ee7b9f93 4227
de419ab6
ML
4228 shared_dpll = intel_atomic_get_shared_dpll_state(crtc_state->base.state);
4229
98b6bd99
DV
4230 if (HAS_PCH_IBX(dev_priv->dev)) {
4231 /* Ironlake PCH has a fixed PLL->PCH pipe mapping. */
d94ab068 4232 i = (enum intel_dpll_id) crtc->pipe;
e72f9fbf 4233 pll = &dev_priv->shared_dplls[i];
98b6bd99 4234
46edb027
DV
4235 DRM_DEBUG_KMS("CRTC:%d using pre-allocated %s\n",
4236 crtc->base.base.id, pll->name);
98b6bd99 4237
de419ab6 4238 WARN_ON(shared_dpll[i].crtc_mask);
f2a69f44 4239
98b6bd99
DV
4240 goto found;
4241 }
4242
bcddf610
S
4243 if (IS_BROXTON(dev_priv->dev)) {
4244 /* PLL is attached to port in bxt */
4245 struct intel_encoder *encoder;
4246 struct intel_digital_port *intel_dig_port;
4247
4248 encoder = intel_ddi_get_crtc_new_encoder(crtc_state);
4249 if (WARN_ON(!encoder))
4250 return NULL;
4251
4252 intel_dig_port = enc_to_dig_port(&encoder->base);
4253 /* 1:1 mapping between ports and PLLs */
4254 i = (enum intel_dpll_id)intel_dig_port->port;
4255 pll = &dev_priv->shared_dplls[i];
4256 DRM_DEBUG_KMS("CRTC:%d using pre-allocated %s\n",
4257 crtc->base.base.id, pll->name);
de419ab6 4258 WARN_ON(shared_dpll[i].crtc_mask);
bcddf610
S
4259
4260 goto found;
4261 }
4262
e72f9fbf
DV
4263 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
4264 pll = &dev_priv->shared_dplls[i];
ee7b9f93
JB
4265
4266 /* Only want to check enabled timings first */
de419ab6 4267 if (shared_dpll[i].crtc_mask == 0)
ee7b9f93
JB
4268 continue;
4269
190f68c5 4270 if (memcmp(&crtc_state->dpll_hw_state,
de419ab6
ML
4271 &shared_dpll[i].hw_state,
4272 sizeof(crtc_state->dpll_hw_state)) == 0) {
8bd31e67 4273 DRM_DEBUG_KMS("CRTC:%d sharing existing %s (crtc mask 0x%08x, ative %d)\n",
1e6f2ddc 4274 crtc->base.base.id, pll->name,
de419ab6 4275 shared_dpll[i].crtc_mask,
8bd31e67 4276 pll->active);
ee7b9f93
JB
4277 goto found;
4278 }
4279 }
4280
4281 /* Ok no matching timings, maybe there's a free one? */
e72f9fbf
DV
4282 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
4283 pll = &dev_priv->shared_dplls[i];
de419ab6 4284 if (shared_dpll[i].crtc_mask == 0) {
46edb027
DV
4285 DRM_DEBUG_KMS("CRTC:%d allocated %s\n",
4286 crtc->base.base.id, pll->name);
ee7b9f93
JB
4287 goto found;
4288 }
4289 }
4290
4291 return NULL;
4292
4293found:
de419ab6
ML
4294 if (shared_dpll[i].crtc_mask == 0)
4295 shared_dpll[i].hw_state =
4296 crtc_state->dpll_hw_state;
f2a69f44 4297
190f68c5 4298 crtc_state->shared_dpll = i;
46edb027
DV
4299 DRM_DEBUG_DRIVER("using %s for pipe %c\n", pll->name,
4300 pipe_name(crtc->pipe));
ee7b9f93 4301
de419ab6 4302 shared_dpll[i].crtc_mask |= 1 << crtc->pipe;
e04c7350 4303
ee7b9f93
JB
4304 return pll;
4305}
4306
de419ab6 4307static void intel_shared_dpll_commit(struct drm_atomic_state *state)
8bd31e67 4308{
de419ab6
ML
4309 struct drm_i915_private *dev_priv = to_i915(state->dev);
4310 struct intel_shared_dpll_config *shared_dpll;
8bd31e67
ACO
4311 struct intel_shared_dpll *pll;
4312 enum intel_dpll_id i;
4313
de419ab6
ML
4314 if (!to_intel_atomic_state(state)->dpll_set)
4315 return;
8bd31e67 4316
de419ab6 4317 shared_dpll = to_intel_atomic_state(state)->shared_dpll;
8bd31e67
ACO
4318 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
4319 pll = &dev_priv->shared_dplls[i];
de419ab6 4320 pll->config = shared_dpll[i];
8bd31e67
ACO
4321 }
4322}
4323
a1520318 4324static void cpt_verify_modeset(struct drm_device *dev, int pipe)
d4270e57
JB
4325{
4326 struct drm_i915_private *dev_priv = dev->dev_private;
23670b32 4327 int dslreg = PIPEDSL(pipe);
d4270e57
JB
4328 u32 temp;
4329
4330 temp = I915_READ(dslreg);
4331 udelay(500);
4332 if (wait_for(I915_READ(dslreg) != temp, 5)) {
d4270e57 4333 if (wait_for(I915_READ(dslreg) != temp, 5))
84f44ce7 4334 DRM_ERROR("mode set failed: pipe %c stuck\n", pipe_name(pipe));
d4270e57
JB
4335 }
4336}
4337
86adf9d7
ML
4338static int
4339skl_update_scaler(struct intel_crtc_state *crtc_state, bool force_detach,
4340 unsigned scaler_user, int *scaler_id, unsigned int rotation,
4341 int src_w, int src_h, int dst_w, int dst_h)
a1b2278e 4342{
86adf9d7
ML
4343 struct intel_crtc_scaler_state *scaler_state =
4344 &crtc_state->scaler_state;
4345 struct intel_crtc *intel_crtc =
4346 to_intel_crtc(crtc_state->base.crtc);
a1b2278e 4347 int need_scaling;
6156a456
CK
4348
4349 need_scaling = intel_rotation_90_or_270(rotation) ?
4350 (src_h != dst_w || src_w != dst_h):
4351 (src_w != dst_w || src_h != dst_h);
a1b2278e
CK
4352
4353 /*
4354 * if plane is being disabled or scaler is no more required or force detach
4355 * - free scaler binded to this plane/crtc
4356 * - in order to do this, update crtc->scaler_usage
4357 *
4358 * Here scaler state in crtc_state is set free so that
4359 * scaler can be assigned to other user. Actual register
4360 * update to free the scaler is done in plane/panel-fit programming.
4361 * For this purpose crtc/plane_state->scaler_id isn't reset here.
4362 */
86adf9d7 4363 if (force_detach || !need_scaling) {
a1b2278e 4364 if (*scaler_id >= 0) {
86adf9d7 4365 scaler_state->scaler_users &= ~(1 << scaler_user);
a1b2278e
CK
4366 scaler_state->scalers[*scaler_id].in_use = 0;
4367
86adf9d7
ML
4368 DRM_DEBUG_KMS("scaler_user index %u.%u: "
4369 "Staged freeing scaler id %d scaler_users = 0x%x\n",
4370 intel_crtc->pipe, scaler_user, *scaler_id,
a1b2278e
CK
4371 scaler_state->scaler_users);
4372 *scaler_id = -1;
4373 }
4374 return 0;
4375 }
4376
4377 /* range checks */
4378 if (src_w < SKL_MIN_SRC_W || src_h < SKL_MIN_SRC_H ||
4379 dst_w < SKL_MIN_DST_W || dst_h < SKL_MIN_DST_H ||
4380
4381 src_w > SKL_MAX_SRC_W || src_h > SKL_MAX_SRC_H ||
4382 dst_w > SKL_MAX_DST_W || dst_h > SKL_MAX_DST_H) {
86adf9d7 4383 DRM_DEBUG_KMS("scaler_user index %u.%u: src %ux%u dst %ux%u "
a1b2278e 4384 "size is out of scaler range\n",
86adf9d7 4385 intel_crtc->pipe, scaler_user, src_w, src_h, dst_w, dst_h);
a1b2278e
CK
4386 return -EINVAL;
4387 }
4388
86adf9d7
ML
4389 /* mark this plane as a scaler user in crtc_state */
4390 scaler_state->scaler_users |= (1 << scaler_user);
4391 DRM_DEBUG_KMS("scaler_user index %u.%u: "
4392 "staged scaling request for %ux%u->%ux%u scaler_users = 0x%x\n",
4393 intel_crtc->pipe, scaler_user, src_w, src_h, dst_w, dst_h,
4394 scaler_state->scaler_users);
4395
4396 return 0;
4397}
4398
4399/**
4400 * skl_update_scaler_crtc - Stages update to scaler state for a given crtc.
4401 *
4402 * @state: crtc's scaler state
86adf9d7
ML
4403 *
4404 * Return
4405 * 0 - scaler_usage updated successfully
4406 * error - requested scaling cannot be supported or other error condition
4407 */
e435d6e5 4408int skl_update_scaler_crtc(struct intel_crtc_state *state)
86adf9d7
ML
4409{
4410 struct intel_crtc *intel_crtc = to_intel_crtc(state->base.crtc);
7c5f93b0 4411 const struct drm_display_mode *adjusted_mode = &state->base.adjusted_mode;
86adf9d7
ML
4412
4413 DRM_DEBUG_KMS("Updating scaler for [CRTC:%i] scaler_user index %u.%u\n",
4414 intel_crtc->base.base.id, intel_crtc->pipe, SKL_CRTC_INDEX);
4415
e435d6e5 4416 return skl_update_scaler(state, !state->base.active, SKL_CRTC_INDEX,
86adf9d7
ML
4417 &state->scaler_state.scaler_id, DRM_ROTATE_0,
4418 state->pipe_src_w, state->pipe_src_h,
aad941d5 4419 adjusted_mode->crtc_hdisplay, adjusted_mode->crtc_vdisplay);
86adf9d7
ML
4420}
4421
4422/**
4423 * skl_update_scaler_plane - Stages update to scaler state for a given plane.
4424 *
4425 * @state: crtc's scaler state
86adf9d7
ML
4426 * @plane_state: atomic plane state to update
4427 *
4428 * Return
4429 * 0 - scaler_usage updated successfully
4430 * error - requested scaling cannot be supported or other error condition
4431 */
da20eabd
ML
4432static int skl_update_scaler_plane(struct intel_crtc_state *crtc_state,
4433 struct intel_plane_state *plane_state)
86adf9d7
ML
4434{
4435
4436 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
da20eabd
ML
4437 struct intel_plane *intel_plane =
4438 to_intel_plane(plane_state->base.plane);
86adf9d7
ML
4439 struct drm_framebuffer *fb = plane_state->base.fb;
4440 int ret;
4441
4442 bool force_detach = !fb || !plane_state->visible;
4443
4444 DRM_DEBUG_KMS("Updating scaler for [PLANE:%d] scaler_user index %u.%u\n",
4445 intel_plane->base.base.id, intel_crtc->pipe,
4446 drm_plane_index(&intel_plane->base));
4447
4448 ret = skl_update_scaler(crtc_state, force_detach,
4449 drm_plane_index(&intel_plane->base),
4450 &plane_state->scaler_id,
4451 plane_state->base.rotation,
4452 drm_rect_width(&plane_state->src) >> 16,
4453 drm_rect_height(&plane_state->src) >> 16,
4454 drm_rect_width(&plane_state->dst),
4455 drm_rect_height(&plane_state->dst));
4456
4457 if (ret || plane_state->scaler_id < 0)
4458 return ret;
4459
a1b2278e 4460 /* check colorkey */
818ed961 4461 if (plane_state->ckey.flags != I915_SET_COLORKEY_NONE) {
86adf9d7 4462 DRM_DEBUG_KMS("[PLANE:%d] scaling with color key not allowed",
818ed961 4463 intel_plane->base.base.id);
a1b2278e
CK
4464 return -EINVAL;
4465 }
4466
4467 /* Check src format */
86adf9d7
ML
4468 switch (fb->pixel_format) {
4469 case DRM_FORMAT_RGB565:
4470 case DRM_FORMAT_XBGR8888:
4471 case DRM_FORMAT_XRGB8888:
4472 case DRM_FORMAT_ABGR8888:
4473 case DRM_FORMAT_ARGB8888:
4474 case DRM_FORMAT_XRGB2101010:
4475 case DRM_FORMAT_XBGR2101010:
4476 case DRM_FORMAT_YUYV:
4477 case DRM_FORMAT_YVYU:
4478 case DRM_FORMAT_UYVY:
4479 case DRM_FORMAT_VYUY:
4480 break;
4481 default:
4482 DRM_DEBUG_KMS("[PLANE:%d] FB:%d unsupported scaling format 0x%x\n",
4483 intel_plane->base.base.id, fb->base.id, fb->pixel_format);
4484 return -EINVAL;
a1b2278e
CK
4485 }
4486
a1b2278e
CK
4487 return 0;
4488}
4489
e435d6e5
ML
4490static void skylake_scaler_disable(struct intel_crtc *crtc)
4491{
4492 int i;
4493
4494 for (i = 0; i < crtc->num_scalers; i++)
4495 skl_detach_scaler(crtc, i);
4496}
4497
4498static void skylake_pfit_enable(struct intel_crtc *crtc)
bd2e244f
JB
4499{
4500 struct drm_device *dev = crtc->base.dev;
4501 struct drm_i915_private *dev_priv = dev->dev_private;
4502 int pipe = crtc->pipe;
a1b2278e
CK
4503 struct intel_crtc_scaler_state *scaler_state =
4504 &crtc->config->scaler_state;
4505
4506 DRM_DEBUG_KMS("for crtc_state = %p\n", crtc->config);
4507
6e3c9717 4508 if (crtc->config->pch_pfit.enabled) {
a1b2278e
CK
4509 int id;
4510
4511 if (WARN_ON(crtc->config->scaler_state.scaler_id < 0)) {
4512 DRM_ERROR("Requesting pfit without getting a scaler first\n");
4513 return;
4514 }
4515
4516 id = scaler_state->scaler_id;
4517 I915_WRITE(SKL_PS_CTRL(pipe, id), PS_SCALER_EN |
4518 PS_FILTER_MEDIUM | scaler_state->scalers[id].mode);
4519 I915_WRITE(SKL_PS_WIN_POS(pipe, id), crtc->config->pch_pfit.pos);
4520 I915_WRITE(SKL_PS_WIN_SZ(pipe, id), crtc->config->pch_pfit.size);
4521
4522 DRM_DEBUG_KMS("for crtc_state = %p scaler_id = %d\n", crtc->config, id);
bd2e244f
JB
4523 }
4524}
4525
b074cec8
JB
4526static void ironlake_pfit_enable(struct intel_crtc *crtc)
4527{
4528 struct drm_device *dev = crtc->base.dev;
4529 struct drm_i915_private *dev_priv = dev->dev_private;
4530 int pipe = crtc->pipe;
4531
6e3c9717 4532 if (crtc->config->pch_pfit.enabled) {
b074cec8
JB
4533 /* Force use of hard-coded filter coefficients
4534 * as some pre-programmed values are broken,
4535 * e.g. x201.
4536 */
4537 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
4538 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3 |
4539 PF_PIPE_SEL_IVB(pipe));
4540 else
4541 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3);
6e3c9717
ACO
4542 I915_WRITE(PF_WIN_POS(pipe), crtc->config->pch_pfit.pos);
4543 I915_WRITE(PF_WIN_SZ(pipe), crtc->config->pch_pfit.size);
d4270e57
JB
4544 }
4545}
4546
20bc8673 4547void hsw_enable_ips(struct intel_crtc *crtc)
d77e4531 4548{
cea165c3
VS
4549 struct drm_device *dev = crtc->base.dev;
4550 struct drm_i915_private *dev_priv = dev->dev_private;
d77e4531 4551
6e3c9717 4552 if (!crtc->config->ips_enabled)
d77e4531
PZ
4553 return;
4554
cea165c3
VS
4555 /* We can only enable IPS after we enable a plane and wait for a vblank */
4556 intel_wait_for_vblank(dev, crtc->pipe);
4557
d77e4531 4558 assert_plane_enabled(dev_priv, crtc->plane);
cea165c3 4559 if (IS_BROADWELL(dev)) {
2a114cc1
BW
4560 mutex_lock(&dev_priv->rps.hw_lock);
4561 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0xc0000000));
4562 mutex_unlock(&dev_priv->rps.hw_lock);
4563 /* Quoting Art Runyan: "its not safe to expect any particular
4564 * value in IPS_CTL bit 31 after enabling IPS through the
e59150dc
JB
4565 * mailbox." Moreover, the mailbox may return a bogus state,
4566 * so we need to just enable it and continue on.
2a114cc1
BW
4567 */
4568 } else {
4569 I915_WRITE(IPS_CTL, IPS_ENABLE);
4570 /* The bit only becomes 1 in the next vblank, so this wait here
4571 * is essentially intel_wait_for_vblank. If we don't have this
4572 * and don't wait for vblanks until the end of crtc_enable, then
4573 * the HW state readout code will complain that the expected
4574 * IPS_CTL value is not the one we read. */
4575 if (wait_for(I915_READ_NOTRACE(IPS_CTL) & IPS_ENABLE, 50))
4576 DRM_ERROR("Timed out waiting for IPS enable\n");
4577 }
d77e4531
PZ
4578}
4579
20bc8673 4580void hsw_disable_ips(struct intel_crtc *crtc)
d77e4531
PZ
4581{
4582 struct drm_device *dev = crtc->base.dev;
4583 struct drm_i915_private *dev_priv = dev->dev_private;
4584
6e3c9717 4585 if (!crtc->config->ips_enabled)
d77e4531
PZ
4586 return;
4587
4588 assert_plane_enabled(dev_priv, crtc->plane);
23d0b130 4589 if (IS_BROADWELL(dev)) {
2a114cc1
BW
4590 mutex_lock(&dev_priv->rps.hw_lock);
4591 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0));
4592 mutex_unlock(&dev_priv->rps.hw_lock);
23d0b130
BW
4593 /* wait for pcode to finish disabling IPS, which may take up to 42ms */
4594 if (wait_for((I915_READ(IPS_CTL) & IPS_ENABLE) == 0, 42))
4595 DRM_ERROR("Timed out waiting for IPS disable\n");
e59150dc 4596 } else {
2a114cc1 4597 I915_WRITE(IPS_CTL, 0);
e59150dc
JB
4598 POSTING_READ(IPS_CTL);
4599 }
d77e4531
PZ
4600
4601 /* We need to wait for a vblank before we can disable the plane. */
4602 intel_wait_for_vblank(dev, crtc->pipe);
4603}
4604
4605/** Loads the palette/gamma unit for the CRTC with the prepared values */
4606static void intel_crtc_load_lut(struct drm_crtc *crtc)
4607{
4608 struct drm_device *dev = crtc->dev;
4609 struct drm_i915_private *dev_priv = dev->dev_private;
4610 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4611 enum pipe pipe = intel_crtc->pipe;
d77e4531
PZ
4612 int i;
4613 bool reenable_ips = false;
4614
4615 /* The clocks have to be on to load the palette. */
53d9f4e9 4616 if (!crtc->state->active)
d77e4531
PZ
4617 return;
4618
50360403 4619 if (HAS_GMCH_DISPLAY(dev_priv->dev)) {
409ee761 4620 if (intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_DSI))
d77e4531
PZ
4621 assert_dsi_pll_enabled(dev_priv);
4622 else
4623 assert_pll_enabled(dev_priv, pipe);
4624 }
4625
d77e4531
PZ
4626 /* Workaround : Do not read or write the pipe palette/gamma data while
4627 * GAMMA_MODE is configured for split gamma and IPS_CTL has IPS enabled.
4628 */
6e3c9717 4629 if (IS_HASWELL(dev) && intel_crtc->config->ips_enabled &&
d77e4531
PZ
4630 ((I915_READ(GAMMA_MODE(pipe)) & GAMMA_MODE_MODE_MASK) ==
4631 GAMMA_MODE_MODE_SPLIT)) {
4632 hsw_disable_ips(intel_crtc);
4633 reenable_ips = true;
4634 }
4635
4636 for (i = 0; i < 256; i++) {
f65a9c5b
VS
4637 u32 palreg;
4638
4639 if (HAS_GMCH_DISPLAY(dev))
4640 palreg = PALETTE(pipe, i);
4641 else
4642 palreg = LGC_PALETTE(pipe, i);
4643
4644 I915_WRITE(palreg,
d77e4531
PZ
4645 (intel_crtc->lut_r[i] << 16) |
4646 (intel_crtc->lut_g[i] << 8) |
4647 intel_crtc->lut_b[i]);
4648 }
4649
4650 if (reenable_ips)
4651 hsw_enable_ips(intel_crtc);
4652}
4653
7cac945f 4654static void intel_crtc_dpms_overlay_disable(struct intel_crtc *intel_crtc)
d3eedb1a 4655{
7cac945f 4656 if (intel_crtc->overlay) {
d3eedb1a
VS
4657 struct drm_device *dev = intel_crtc->base.dev;
4658 struct drm_i915_private *dev_priv = dev->dev_private;
4659
4660 mutex_lock(&dev->struct_mutex);
4661 dev_priv->mm.interruptible = false;
4662 (void) intel_overlay_switch_off(intel_crtc->overlay);
4663 dev_priv->mm.interruptible = true;
4664 mutex_unlock(&dev->struct_mutex);
4665 }
4666
4667 /* Let userspace switch the overlay on again. In most cases userspace
4668 * has to recompute where to put it anyway.
4669 */
4670}
4671
87d4300a
ML
4672/**
4673 * intel_post_enable_primary - Perform operations after enabling primary plane
4674 * @crtc: the CRTC whose primary plane was just enabled
4675 *
4676 * Performs potentially sleeping operations that must be done after the primary
4677 * plane is enabled, such as updating FBC and IPS. Note that this may be
4678 * called due to an explicit primary plane update, or due to an implicit
4679 * re-enable that is caused when a sprite plane is updated to no longer
4680 * completely hide the primary plane.
4681 */
4682static void
4683intel_post_enable_primary(struct drm_crtc *crtc)
a5c4d7bc
VS
4684{
4685 struct drm_device *dev = crtc->dev;
87d4300a 4686 struct drm_i915_private *dev_priv = dev->dev_private;
a5c4d7bc
VS
4687 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4688 int pipe = intel_crtc->pipe;
a5c4d7bc 4689
87d4300a
ML
4690 /*
4691 * BDW signals flip done immediately if the plane
4692 * is disabled, even if the plane enable is already
4693 * armed to occur at the next vblank :(
4694 */
4695 if (IS_BROADWELL(dev))
4696 intel_wait_for_vblank(dev, pipe);
a5c4d7bc 4697
87d4300a
ML
4698 /*
4699 * FIXME IPS should be fine as long as one plane is
4700 * enabled, but in practice it seems to have problems
4701 * when going from primary only to sprite only and vice
4702 * versa.
4703 */
a5c4d7bc
VS
4704 hsw_enable_ips(intel_crtc);
4705
f99d7069 4706 /*
87d4300a
ML
4707 * Gen2 reports pipe underruns whenever all planes are disabled.
4708 * So don't enable underrun reporting before at least some planes
4709 * are enabled.
4710 * FIXME: Need to fix the logic to work when we turn off all planes
4711 * but leave the pipe running.
f99d7069 4712 */
87d4300a
ML
4713 if (IS_GEN2(dev))
4714 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4715
4716 /* Underruns don't raise interrupts, so check manually. */
4717 if (HAS_GMCH_DISPLAY(dev))
4718 i9xx_check_fifo_underruns(dev_priv);
a5c4d7bc
VS
4719}
4720
87d4300a
ML
4721/**
4722 * intel_pre_disable_primary - Perform operations before disabling primary plane
4723 * @crtc: the CRTC whose primary plane is to be disabled
4724 *
4725 * Performs potentially sleeping operations that must be done before the
4726 * primary plane is disabled, such as updating FBC and IPS. Note that this may
4727 * be called due to an explicit primary plane update, or due to an implicit
4728 * disable that is caused when a sprite plane completely hides the primary
4729 * plane.
4730 */
4731static void
4732intel_pre_disable_primary(struct drm_crtc *crtc)
a5c4d7bc
VS
4733{
4734 struct drm_device *dev = crtc->dev;
4735 struct drm_i915_private *dev_priv = dev->dev_private;
4736 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4737 int pipe = intel_crtc->pipe;
a5c4d7bc 4738
87d4300a
ML
4739 /*
4740 * Gen2 reports pipe underruns whenever all planes are disabled.
4741 * So diasble underrun reporting before all the planes get disabled.
4742 * FIXME: Need to fix the logic to work when we turn off all planes
4743 * but leave the pipe running.
4744 */
4745 if (IS_GEN2(dev))
4746 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
a5c4d7bc 4747
87d4300a
ML
4748 /*
4749 * Vblank time updates from the shadow to live plane control register
4750 * are blocked if the memory self-refresh mode is active at that
4751 * moment. So to make sure the plane gets truly disabled, disable
4752 * first the self-refresh mode. The self-refresh enable bit in turn
4753 * will be checked/applied by the HW only at the next frame start
4754 * event which is after the vblank start event, so we need to have a
4755 * wait-for-vblank between disabling the plane and the pipe.
4756 */
262cd2e1 4757 if (HAS_GMCH_DISPLAY(dev)) {
87d4300a 4758 intel_set_memory_cxsr(dev_priv, false);
262cd2e1
VS
4759 dev_priv->wm.vlv.cxsr = false;
4760 intel_wait_for_vblank(dev, pipe);
4761 }
87d4300a 4762
87d4300a
ML
4763 /*
4764 * FIXME IPS should be fine as long as one plane is
4765 * enabled, but in practice it seems to have problems
4766 * when going from primary only to sprite only and vice
4767 * versa.
4768 */
a5c4d7bc 4769 hsw_disable_ips(intel_crtc);
87d4300a
ML
4770}
4771
ac21b225
ML
4772static void intel_post_plane_update(struct intel_crtc *crtc)
4773{
4774 struct intel_crtc_atomic_commit *atomic = &crtc->atomic;
4775 struct drm_device *dev = crtc->base.dev;
7733b49b 4776 struct drm_i915_private *dev_priv = dev->dev_private;
2791a16c 4777 struct drm_plane *plane;
ac21b225
ML
4778
4779 if (atomic->wait_vblank)
4780 intel_wait_for_vblank(dev, crtc->pipe);
4781
4782 intel_frontbuffer_flip(dev, atomic->fb_bits);
4783
852eb00d
VS
4784 if (atomic->disable_cxsr)
4785 crtc->wm.cxsr_allowed = true;
4786
f015c551
VS
4787 if (crtc->atomic.update_wm_post)
4788 intel_update_watermarks(&crtc->base);
4789
c80ac854 4790 if (atomic->update_fbc)
7733b49b 4791 intel_fbc_update(dev_priv);
ac21b225
ML
4792
4793 if (atomic->post_enable_primary)
4794 intel_post_enable_primary(&crtc->base);
4795
2791a16c
PZ
4796 drm_for_each_plane_mask(plane, dev, atomic->update_sprite_watermarks)
4797 intel_update_sprite_watermarks(plane, &crtc->base,
4798 0, 0, 0, false, false);
4799
ac21b225
ML
4800 memset(atomic, 0, sizeof(*atomic));
4801}
4802
4803static void intel_pre_plane_update(struct intel_crtc *crtc)
4804{
4805 struct drm_device *dev = crtc->base.dev;
eddfcbcd 4806 struct drm_i915_private *dev_priv = dev->dev_private;
ac21b225
ML
4807 struct intel_crtc_atomic_commit *atomic = &crtc->atomic;
4808 struct drm_plane *p;
4809
4810 /* Track fb's for any planes being disabled */
ac21b225
ML
4811 drm_for_each_plane_mask(p, dev, atomic->disabled_planes) {
4812 struct intel_plane *plane = to_intel_plane(p);
ac21b225
ML
4813
4814 mutex_lock(&dev->struct_mutex);
a9ff8714
VS
4815 i915_gem_track_fb(intel_fb_obj(plane->base.fb), NULL,
4816 plane->frontbuffer_bit);
ac21b225
ML
4817 mutex_unlock(&dev->struct_mutex);
4818 }
4819
4820 if (atomic->wait_for_flips)
4821 intel_crtc_wait_for_pending_flips(&crtc->base);
4822
c80ac854 4823 if (atomic->disable_fbc)
25ad93fd 4824 intel_fbc_disable_crtc(crtc);
ac21b225 4825
066cf55b
RV
4826 if (crtc->atomic.disable_ips)
4827 hsw_disable_ips(crtc);
4828
ac21b225
ML
4829 if (atomic->pre_disable_primary)
4830 intel_pre_disable_primary(&crtc->base);
852eb00d
VS
4831
4832 if (atomic->disable_cxsr) {
4833 crtc->wm.cxsr_allowed = false;
4834 intel_set_memory_cxsr(dev_priv, false);
4835 }
ac21b225
ML
4836}
4837
d032ffa0 4838static void intel_crtc_disable_planes(struct drm_crtc *crtc, unsigned plane_mask)
87d4300a
ML
4839{
4840 struct drm_device *dev = crtc->dev;
4841 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
d032ffa0 4842 struct drm_plane *p;
87d4300a
ML
4843 int pipe = intel_crtc->pipe;
4844
7cac945f 4845 intel_crtc_dpms_overlay_disable(intel_crtc);
27321ae8 4846
d032ffa0
ML
4847 drm_for_each_plane_mask(p, dev, plane_mask)
4848 to_intel_plane(p)->disable_plane(p, crtc);
f98551ae 4849
f99d7069
DV
4850 /*
4851 * FIXME: Once we grow proper nuclear flip support out of this we need
4852 * to compute the mask of flip planes precisely. For the time being
4853 * consider this a flip to a NULL plane.
4854 */
4855 intel_frontbuffer_flip(dev, INTEL_FRONTBUFFER_ALL_MASK(pipe));
a5c4d7bc
VS
4856}
4857
f67a559d
JB
4858static void ironlake_crtc_enable(struct drm_crtc *crtc)
4859{
4860 struct drm_device *dev = crtc->dev;
4861 struct drm_i915_private *dev_priv = dev->dev_private;
4862 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
ef9c3aee 4863 struct intel_encoder *encoder;
f67a559d 4864 int pipe = intel_crtc->pipe;
f67a559d 4865
53d9f4e9 4866 if (WARN_ON(intel_crtc->active))
f67a559d
JB
4867 return;
4868
6e3c9717 4869 if (intel_crtc->config->has_pch_encoder)
b14b1055
DV
4870 intel_prepare_shared_dpll(intel_crtc);
4871
6e3c9717 4872 if (intel_crtc->config->has_dp_encoder)
fe3cd48d 4873 intel_dp_set_m_n(intel_crtc, M1_N1);
29407aab
DV
4874
4875 intel_set_pipe_timings(intel_crtc);
4876
6e3c9717 4877 if (intel_crtc->config->has_pch_encoder) {
29407aab 4878 intel_cpu_transcoder_set_m_n(intel_crtc,
6e3c9717 4879 &intel_crtc->config->fdi_m_n, NULL);
29407aab
DV
4880 }
4881
4882 ironlake_set_pipeconf(crtc);
4883
f67a559d 4884 intel_crtc->active = true;
8664281b 4885
a72e4c9f
DV
4886 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4887 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, true);
8664281b 4888
f6736a1a 4889 for_each_encoder_on_crtc(dev, crtc, encoder)
952735ee
DV
4890 if (encoder->pre_enable)
4891 encoder->pre_enable(encoder);
f67a559d 4892
6e3c9717 4893 if (intel_crtc->config->has_pch_encoder) {
fff367c7
DV
4894 /* Note: FDI PLL enabling _must_ be done before we enable the
4895 * cpu pipes, hence this is separate from all the other fdi/pch
4896 * enabling. */
88cefb6c 4897 ironlake_fdi_pll_enable(intel_crtc);
46b6f814
DV
4898 } else {
4899 assert_fdi_tx_disabled(dev_priv, pipe);
4900 assert_fdi_rx_disabled(dev_priv, pipe);
4901 }
f67a559d 4902
b074cec8 4903 ironlake_pfit_enable(intel_crtc);
f67a559d 4904
9c54c0dd
JB
4905 /*
4906 * On ILK+ LUT must be loaded before the pipe is running but with
4907 * clocks enabled
4908 */
4909 intel_crtc_load_lut(crtc);
4910
f37fcc2a 4911 intel_update_watermarks(crtc);
e1fdc473 4912 intel_enable_pipe(intel_crtc);
f67a559d 4913
6e3c9717 4914 if (intel_crtc->config->has_pch_encoder)
f67a559d 4915 ironlake_pch_enable(crtc);
c98e9dcf 4916
f9b61ff6
DV
4917 assert_vblank_disabled(crtc);
4918 drm_crtc_vblank_on(crtc);
4919
fa5c73b1
DV
4920 for_each_encoder_on_crtc(dev, crtc, encoder)
4921 encoder->enable(encoder);
61b77ddd
DV
4922
4923 if (HAS_PCH_CPT(dev))
a1520318 4924 cpt_verify_modeset(dev, intel_crtc->pipe);
6be4a607
JB
4925}
4926
42db64ef
PZ
4927/* IPS only exists on ULT machines and is tied to pipe A. */
4928static bool hsw_crtc_supports_ips(struct intel_crtc *crtc)
4929{
f5adf94e 4930 return HAS_IPS(crtc->base.dev) && crtc->pipe == PIPE_A;
42db64ef
PZ
4931}
4932
4f771f10
PZ
4933static void haswell_crtc_enable(struct drm_crtc *crtc)
4934{
4935 struct drm_device *dev = crtc->dev;
4936 struct drm_i915_private *dev_priv = dev->dev_private;
4937 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4938 struct intel_encoder *encoder;
99d736a2
ML
4939 int pipe = intel_crtc->pipe, hsw_workaround_pipe;
4940 struct intel_crtc_state *pipe_config =
4941 to_intel_crtc_state(crtc->state);
7d4aefd0 4942 bool is_dsi = intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_DSI);
4f771f10 4943
53d9f4e9 4944 if (WARN_ON(intel_crtc->active))
4f771f10
PZ
4945 return;
4946
df8ad70c
DV
4947 if (intel_crtc_to_shared_dpll(intel_crtc))
4948 intel_enable_shared_dpll(intel_crtc);
4949
6e3c9717 4950 if (intel_crtc->config->has_dp_encoder)
fe3cd48d 4951 intel_dp_set_m_n(intel_crtc, M1_N1);
229fca97
DV
4952
4953 intel_set_pipe_timings(intel_crtc);
4954
6e3c9717
ACO
4955 if (intel_crtc->config->cpu_transcoder != TRANSCODER_EDP) {
4956 I915_WRITE(PIPE_MULT(intel_crtc->config->cpu_transcoder),
4957 intel_crtc->config->pixel_multiplier - 1);
ebb69c95
CT
4958 }
4959
6e3c9717 4960 if (intel_crtc->config->has_pch_encoder) {
229fca97 4961 intel_cpu_transcoder_set_m_n(intel_crtc,
6e3c9717 4962 &intel_crtc->config->fdi_m_n, NULL);
229fca97
DV
4963 }
4964
4965 haswell_set_pipeconf(crtc);
4966
4967 intel_set_pipe_csc(crtc);
4968
4f771f10 4969 intel_crtc->active = true;
8664281b 4970
a72e4c9f 4971 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
7d4aefd0
SS
4972 for_each_encoder_on_crtc(dev, crtc, encoder) {
4973 if (encoder->pre_pll_enable)
4974 encoder->pre_pll_enable(encoder);
4f771f10
PZ
4975 if (encoder->pre_enable)
4976 encoder->pre_enable(encoder);
7d4aefd0 4977 }
4f771f10 4978
6e3c9717 4979 if (intel_crtc->config->has_pch_encoder) {
a72e4c9f
DV
4980 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
4981 true);
4fe9467d
ID
4982 dev_priv->display.fdi_link_train(crtc);
4983 }
4984
7d4aefd0
SS
4985 if (!is_dsi)
4986 intel_ddi_enable_pipe_clock(intel_crtc);
4f771f10 4987
1c132b44 4988 if (INTEL_INFO(dev)->gen >= 9)
e435d6e5 4989 skylake_pfit_enable(intel_crtc);
ff6d9f55 4990 else
1c132b44 4991 ironlake_pfit_enable(intel_crtc);
4f771f10
PZ
4992
4993 /*
4994 * On ILK+ LUT must be loaded before the pipe is running but with
4995 * clocks enabled
4996 */
4997 intel_crtc_load_lut(crtc);
4998
1f544388 4999 intel_ddi_set_pipe_settings(crtc);
7d4aefd0
SS
5000 if (!is_dsi)
5001 intel_ddi_enable_transcoder_func(crtc);
4f771f10 5002
f37fcc2a 5003 intel_update_watermarks(crtc);
e1fdc473 5004 intel_enable_pipe(intel_crtc);
42db64ef 5005
6e3c9717 5006 if (intel_crtc->config->has_pch_encoder)
1507e5bd 5007 lpt_pch_enable(crtc);
4f771f10 5008
7d4aefd0 5009 if (intel_crtc->config->dp_encoder_is_mst && !is_dsi)
0e32b39c
DA
5010 intel_ddi_set_vc_payload_alloc(crtc, true);
5011
f9b61ff6
DV
5012 assert_vblank_disabled(crtc);
5013 drm_crtc_vblank_on(crtc);
5014
8807e55b 5015 for_each_encoder_on_crtc(dev, crtc, encoder) {
4f771f10 5016 encoder->enable(encoder);
8807e55b
JN
5017 intel_opregion_notify_encoder(encoder, true);
5018 }
4f771f10 5019
e4916946
PZ
5020 /* If we change the relative order between pipe/planes enabling, we need
5021 * to change the workaround. */
99d736a2
ML
5022 hsw_workaround_pipe = pipe_config->hsw_workaround_pipe;
5023 if (IS_HASWELL(dev) && hsw_workaround_pipe != INVALID_PIPE) {
5024 intel_wait_for_vblank(dev, hsw_workaround_pipe);
5025 intel_wait_for_vblank(dev, hsw_workaround_pipe);
5026 }
4f771f10
PZ
5027}
5028
bfd16b2a 5029static void ironlake_pfit_disable(struct intel_crtc *crtc, bool force)
3f8dce3a
DV
5030{
5031 struct drm_device *dev = crtc->base.dev;
5032 struct drm_i915_private *dev_priv = dev->dev_private;
5033 int pipe = crtc->pipe;
5034
5035 /* To avoid upsetting the power well on haswell only disable the pfit if
5036 * it's in use. The hw state code will make sure we get this right. */
bfd16b2a 5037 if (force || crtc->config->pch_pfit.enabled) {
3f8dce3a
DV
5038 I915_WRITE(PF_CTL(pipe), 0);
5039 I915_WRITE(PF_WIN_POS(pipe), 0);
5040 I915_WRITE(PF_WIN_SZ(pipe), 0);
5041 }
5042}
5043
6be4a607
JB
5044static void ironlake_crtc_disable(struct drm_crtc *crtc)
5045{
5046 struct drm_device *dev = crtc->dev;
5047 struct drm_i915_private *dev_priv = dev->dev_private;
5048 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
ef9c3aee 5049 struct intel_encoder *encoder;
6be4a607 5050 int pipe = intel_crtc->pipe;
5eddb70b 5051 u32 reg, temp;
b52eb4dc 5052
ea9d758d
DV
5053 for_each_encoder_on_crtc(dev, crtc, encoder)
5054 encoder->disable(encoder);
5055
f9b61ff6
DV
5056 drm_crtc_vblank_off(crtc);
5057 assert_vblank_disabled(crtc);
5058
6e3c9717 5059 if (intel_crtc->config->has_pch_encoder)
a72e4c9f 5060 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, false);
d925c59a 5061
575f7ab7 5062 intel_disable_pipe(intel_crtc);
32f9d658 5063
bfd16b2a 5064 ironlake_pfit_disable(intel_crtc, false);
2c07245f 5065
5a74f70a
VS
5066 if (intel_crtc->config->has_pch_encoder)
5067 ironlake_fdi_disable(crtc);
5068
bf49ec8c
DV
5069 for_each_encoder_on_crtc(dev, crtc, encoder)
5070 if (encoder->post_disable)
5071 encoder->post_disable(encoder);
2c07245f 5072
6e3c9717 5073 if (intel_crtc->config->has_pch_encoder) {
d925c59a 5074 ironlake_disable_pch_transcoder(dev_priv, pipe);
6be4a607 5075
d925c59a
DV
5076 if (HAS_PCH_CPT(dev)) {
5077 /* disable TRANS_DP_CTL */
5078 reg = TRANS_DP_CTL(pipe);
5079 temp = I915_READ(reg);
5080 temp &= ~(TRANS_DP_OUTPUT_ENABLE |
5081 TRANS_DP_PORT_SEL_MASK);
5082 temp |= TRANS_DP_PORT_SEL_NONE;
5083 I915_WRITE(reg, temp);
5084
5085 /* disable DPLL_SEL */
5086 temp = I915_READ(PCH_DPLL_SEL);
11887397 5087 temp &= ~(TRANS_DPLL_ENABLE(pipe) | TRANS_DPLLB_SEL(pipe));
d925c59a 5088 I915_WRITE(PCH_DPLL_SEL, temp);
9db4a9c7 5089 }
e3421a18 5090
d925c59a
DV
5091 ironlake_fdi_pll_disable(intel_crtc);
5092 }
6be4a607 5093}
1b3c7a47 5094
4f771f10 5095static void haswell_crtc_disable(struct drm_crtc *crtc)
ee7b9f93 5096{
4f771f10
PZ
5097 struct drm_device *dev = crtc->dev;
5098 struct drm_i915_private *dev_priv = dev->dev_private;
ee7b9f93 5099 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4f771f10 5100 struct intel_encoder *encoder;
6e3c9717 5101 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
7d4aefd0 5102 bool is_dsi = intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_DSI);
ee7b9f93 5103
8807e55b
JN
5104 for_each_encoder_on_crtc(dev, crtc, encoder) {
5105 intel_opregion_notify_encoder(encoder, false);
4f771f10 5106 encoder->disable(encoder);
8807e55b 5107 }
4f771f10 5108
f9b61ff6
DV
5109 drm_crtc_vblank_off(crtc);
5110 assert_vblank_disabled(crtc);
5111
6e3c9717 5112 if (intel_crtc->config->has_pch_encoder)
a72e4c9f
DV
5113 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
5114 false);
575f7ab7 5115 intel_disable_pipe(intel_crtc);
4f771f10 5116
6e3c9717 5117 if (intel_crtc->config->dp_encoder_is_mst)
a4bf214f
VS
5118 intel_ddi_set_vc_payload_alloc(crtc, false);
5119
7d4aefd0
SS
5120 if (!is_dsi)
5121 intel_ddi_disable_transcoder_func(dev_priv, cpu_transcoder);
4f771f10 5122
1c132b44 5123 if (INTEL_INFO(dev)->gen >= 9)
e435d6e5 5124 skylake_scaler_disable(intel_crtc);
ff6d9f55 5125 else
bfd16b2a 5126 ironlake_pfit_disable(intel_crtc, false);
4f771f10 5127
7d4aefd0
SS
5128 if (!is_dsi)
5129 intel_ddi_disable_pipe_clock(intel_crtc);
4f771f10 5130
6e3c9717 5131 if (intel_crtc->config->has_pch_encoder) {
ab4d966c 5132 lpt_disable_pch_transcoder(dev_priv);
1ad960f2 5133 intel_ddi_fdi_disable(crtc);
83616634 5134 }
4f771f10 5135
97b040aa
ID
5136 for_each_encoder_on_crtc(dev, crtc, encoder)
5137 if (encoder->post_disable)
5138 encoder->post_disable(encoder);
4f771f10
PZ
5139}
5140
2dd24552
JB
5141static void i9xx_pfit_enable(struct intel_crtc *crtc)
5142{
5143 struct drm_device *dev = crtc->base.dev;
5144 struct drm_i915_private *dev_priv = dev->dev_private;
6e3c9717 5145 struct intel_crtc_state *pipe_config = crtc->config;
2dd24552 5146
681a8504 5147 if (!pipe_config->gmch_pfit.control)
2dd24552
JB
5148 return;
5149
2dd24552 5150 /*
c0b03411
DV
5151 * The panel fitter should only be adjusted whilst the pipe is disabled,
5152 * according to register description and PRM.
2dd24552 5153 */
c0b03411
DV
5154 WARN_ON(I915_READ(PFIT_CONTROL) & PFIT_ENABLE);
5155 assert_pipe_disabled(dev_priv, crtc->pipe);
2dd24552 5156
b074cec8
JB
5157 I915_WRITE(PFIT_PGM_RATIOS, pipe_config->gmch_pfit.pgm_ratios);
5158 I915_WRITE(PFIT_CONTROL, pipe_config->gmch_pfit.control);
5a80c45c
DV
5159
5160 /* Border color in case we don't scale up to the full screen. Black by
5161 * default, change to something else for debugging. */
5162 I915_WRITE(BCLRPAT(crtc->pipe), 0);
2dd24552
JB
5163}
5164
d05410f9
DA
5165static enum intel_display_power_domain port_to_power_domain(enum port port)
5166{
5167 switch (port) {
5168 case PORT_A:
5169 return POWER_DOMAIN_PORT_DDI_A_4_LANES;
5170 case PORT_B:
5171 return POWER_DOMAIN_PORT_DDI_B_4_LANES;
5172 case PORT_C:
5173 return POWER_DOMAIN_PORT_DDI_C_4_LANES;
5174 case PORT_D:
5175 return POWER_DOMAIN_PORT_DDI_D_4_LANES;
d8e19f99
XZ
5176 case PORT_E:
5177 return POWER_DOMAIN_PORT_DDI_E_2_LANES;
d05410f9
DA
5178 default:
5179 WARN_ON_ONCE(1);
5180 return POWER_DOMAIN_PORT_OTHER;
5181 }
5182}
5183
77d22dca
ID
5184#define for_each_power_domain(domain, mask) \
5185 for ((domain) = 0; (domain) < POWER_DOMAIN_NUM; (domain)++) \
5186 if ((1 << (domain)) & (mask))
5187
319be8ae
ID
5188enum intel_display_power_domain
5189intel_display_port_power_domain(struct intel_encoder *intel_encoder)
5190{
5191 struct drm_device *dev = intel_encoder->base.dev;
5192 struct intel_digital_port *intel_dig_port;
5193
5194 switch (intel_encoder->type) {
5195 case INTEL_OUTPUT_UNKNOWN:
5196 /* Only DDI platforms should ever use this output type */
5197 WARN_ON_ONCE(!HAS_DDI(dev));
5198 case INTEL_OUTPUT_DISPLAYPORT:
5199 case INTEL_OUTPUT_HDMI:
5200 case INTEL_OUTPUT_EDP:
5201 intel_dig_port = enc_to_dig_port(&intel_encoder->base);
d05410f9 5202 return port_to_power_domain(intel_dig_port->port);
0e32b39c
DA
5203 case INTEL_OUTPUT_DP_MST:
5204 intel_dig_port = enc_to_mst(&intel_encoder->base)->primary;
5205 return port_to_power_domain(intel_dig_port->port);
319be8ae
ID
5206 case INTEL_OUTPUT_ANALOG:
5207 return POWER_DOMAIN_PORT_CRT;
5208 case INTEL_OUTPUT_DSI:
5209 return POWER_DOMAIN_PORT_DSI;
5210 default:
5211 return POWER_DOMAIN_PORT_OTHER;
5212 }
5213}
5214
5215static unsigned long get_crtc_power_domains(struct drm_crtc *crtc)
77d22dca 5216{
319be8ae
ID
5217 struct drm_device *dev = crtc->dev;
5218 struct intel_encoder *intel_encoder;
5219 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5220 enum pipe pipe = intel_crtc->pipe;
77d22dca
ID
5221 unsigned long mask;
5222 enum transcoder transcoder;
5223
292b990e
ML
5224 if (!crtc->state->active)
5225 return 0;
5226
77d22dca
ID
5227 transcoder = intel_pipe_to_cpu_transcoder(dev->dev_private, pipe);
5228
5229 mask = BIT(POWER_DOMAIN_PIPE(pipe));
5230 mask |= BIT(POWER_DOMAIN_TRANSCODER(transcoder));
6e3c9717
ACO
5231 if (intel_crtc->config->pch_pfit.enabled ||
5232 intel_crtc->config->pch_pfit.force_thru)
77d22dca
ID
5233 mask |= BIT(POWER_DOMAIN_PIPE_PANEL_FITTER(pipe));
5234
319be8ae
ID
5235 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
5236 mask |= BIT(intel_display_port_power_domain(intel_encoder));
5237
77d22dca
ID
5238 return mask;
5239}
5240
292b990e 5241static unsigned long modeset_get_crtc_power_domains(struct drm_crtc *crtc)
77d22dca 5242{
292b990e
ML
5243 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
5244 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5245 enum intel_display_power_domain domain;
5246 unsigned long domains, new_domains, old_domains;
77d22dca 5247
292b990e
ML
5248 old_domains = intel_crtc->enabled_power_domains;
5249 intel_crtc->enabled_power_domains = new_domains = get_crtc_power_domains(crtc);
77d22dca 5250
292b990e
ML
5251 domains = new_domains & ~old_domains;
5252
5253 for_each_power_domain(domain, domains)
5254 intel_display_power_get(dev_priv, domain);
5255
5256 return old_domains & ~new_domains;
5257}
5258
5259static void modeset_put_power_domains(struct drm_i915_private *dev_priv,
5260 unsigned long domains)
5261{
5262 enum intel_display_power_domain domain;
5263
5264 for_each_power_domain(domain, domains)
5265 intel_display_power_put(dev_priv, domain);
5266}
77d22dca 5267
292b990e
ML
5268static void modeset_update_crtc_power_domains(struct drm_atomic_state *state)
5269{
5270 struct drm_device *dev = state->dev;
5271 struct drm_i915_private *dev_priv = dev->dev_private;
5272 unsigned long put_domains[I915_MAX_PIPES] = {};
5273 struct drm_crtc_state *crtc_state;
5274 struct drm_crtc *crtc;
5275 int i;
77d22dca 5276
292b990e
ML
5277 for_each_crtc_in_state(state, crtc, crtc_state, i) {
5278 if (needs_modeset(crtc->state))
5279 put_domains[to_intel_crtc(crtc)->pipe] =
5280 modeset_get_crtc_power_domains(crtc);
77d22dca
ID
5281 }
5282
27c329ed
ML
5283 if (dev_priv->display.modeset_commit_cdclk) {
5284 unsigned int cdclk = to_intel_atomic_state(state)->cdclk;
5285
5286 if (cdclk != dev_priv->cdclk_freq &&
5287 !WARN_ON(!state->allow_modeset))
5288 dev_priv->display.modeset_commit_cdclk(state);
5289 }
50f6e502 5290
292b990e
ML
5291 for (i = 0; i < I915_MAX_PIPES; i++)
5292 if (put_domains[i])
5293 modeset_put_power_domains(dev_priv, put_domains[i]);
77d22dca
ID
5294}
5295
adafdc6f
MK
5296static int intel_compute_max_dotclk(struct drm_i915_private *dev_priv)
5297{
5298 int max_cdclk_freq = dev_priv->max_cdclk_freq;
5299
5300 if (INTEL_INFO(dev_priv)->gen >= 9 ||
5301 IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
5302 return max_cdclk_freq;
5303 else if (IS_CHERRYVIEW(dev_priv))
5304 return max_cdclk_freq*95/100;
5305 else if (INTEL_INFO(dev_priv)->gen < 4)
5306 return 2*max_cdclk_freq*90/100;
5307 else
5308 return max_cdclk_freq*90/100;
5309}
5310
560a7ae4
DL
5311static void intel_update_max_cdclk(struct drm_device *dev)
5312{
5313 struct drm_i915_private *dev_priv = dev->dev_private;
5314
5315 if (IS_SKYLAKE(dev)) {
5316 u32 limit = I915_READ(SKL_DFSM) & SKL_DFSM_CDCLK_LIMIT_MASK;
5317
5318 if (limit == SKL_DFSM_CDCLK_LIMIT_675)
5319 dev_priv->max_cdclk_freq = 675000;
5320 else if (limit == SKL_DFSM_CDCLK_LIMIT_540)
5321 dev_priv->max_cdclk_freq = 540000;
5322 else if (limit == SKL_DFSM_CDCLK_LIMIT_450)
5323 dev_priv->max_cdclk_freq = 450000;
5324 else
5325 dev_priv->max_cdclk_freq = 337500;
5326 } else if (IS_BROADWELL(dev)) {
5327 /*
5328 * FIXME with extra cooling we can allow
5329 * 540 MHz for ULX and 675 Mhz for ULT.
5330 * How can we know if extra cooling is
5331 * available? PCI ID, VTB, something else?
5332 */
5333 if (I915_READ(FUSE_STRAP) & HSW_CDCLK_LIMIT)
5334 dev_priv->max_cdclk_freq = 450000;
5335 else if (IS_BDW_ULX(dev))
5336 dev_priv->max_cdclk_freq = 450000;
5337 else if (IS_BDW_ULT(dev))
5338 dev_priv->max_cdclk_freq = 540000;
5339 else
5340 dev_priv->max_cdclk_freq = 675000;
0904deaf
MK
5341 } else if (IS_CHERRYVIEW(dev)) {
5342 dev_priv->max_cdclk_freq = 320000;
560a7ae4
DL
5343 } else if (IS_VALLEYVIEW(dev)) {
5344 dev_priv->max_cdclk_freq = 400000;
5345 } else {
5346 /* otherwise assume cdclk is fixed */
5347 dev_priv->max_cdclk_freq = dev_priv->cdclk_freq;
5348 }
5349
adafdc6f
MK
5350 dev_priv->max_dotclk_freq = intel_compute_max_dotclk(dev_priv);
5351
560a7ae4
DL
5352 DRM_DEBUG_DRIVER("Max CD clock rate: %d kHz\n",
5353 dev_priv->max_cdclk_freq);
adafdc6f
MK
5354
5355 DRM_DEBUG_DRIVER("Max dotclock rate: %d kHz\n",
5356 dev_priv->max_dotclk_freq);
560a7ae4
DL
5357}
5358
5359static void intel_update_cdclk(struct drm_device *dev)
5360{
5361 struct drm_i915_private *dev_priv = dev->dev_private;
5362
5363 dev_priv->cdclk_freq = dev_priv->display.get_display_clock_speed(dev);
5364 DRM_DEBUG_DRIVER("Current CD clock rate: %d kHz\n",
5365 dev_priv->cdclk_freq);
5366
5367 /*
5368 * Program the gmbus_freq based on the cdclk frequency.
5369 * BSpec erroneously claims we should aim for 4MHz, but
5370 * in fact 1MHz is the correct frequency.
5371 */
5372 if (IS_VALLEYVIEW(dev)) {
5373 /*
5374 * Program the gmbus_freq based on the cdclk frequency.
5375 * BSpec erroneously claims we should aim for 4MHz, but
5376 * in fact 1MHz is the correct frequency.
5377 */
5378 I915_WRITE(GMBUSFREQ_VLV, DIV_ROUND_UP(dev_priv->cdclk_freq, 1000));
5379 }
5380
5381 if (dev_priv->max_cdclk_freq == 0)
5382 intel_update_max_cdclk(dev);
5383}
5384
70d0c574 5385static void broxton_set_cdclk(struct drm_device *dev, int frequency)
f8437dd1
VK
5386{
5387 struct drm_i915_private *dev_priv = dev->dev_private;
5388 uint32_t divider;
5389 uint32_t ratio;
5390 uint32_t current_freq;
5391 int ret;
5392
5393 /* frequency = 19.2MHz * ratio / 2 / div{1,1.5,2,4} */
5394 switch (frequency) {
5395 case 144000:
5396 divider = BXT_CDCLK_CD2X_DIV_SEL_4;
5397 ratio = BXT_DE_PLL_RATIO(60);
5398 break;
5399 case 288000:
5400 divider = BXT_CDCLK_CD2X_DIV_SEL_2;
5401 ratio = BXT_DE_PLL_RATIO(60);
5402 break;
5403 case 384000:
5404 divider = BXT_CDCLK_CD2X_DIV_SEL_1_5;
5405 ratio = BXT_DE_PLL_RATIO(60);
5406 break;
5407 case 576000:
5408 divider = BXT_CDCLK_CD2X_DIV_SEL_1;
5409 ratio = BXT_DE_PLL_RATIO(60);
5410 break;
5411 case 624000:
5412 divider = BXT_CDCLK_CD2X_DIV_SEL_1;
5413 ratio = BXT_DE_PLL_RATIO(65);
5414 break;
5415 case 19200:
5416 /*
5417 * Bypass frequency with DE PLL disabled. Init ratio, divider
5418 * to suppress GCC warning.
5419 */
5420 ratio = 0;
5421 divider = 0;
5422 break;
5423 default:
5424 DRM_ERROR("unsupported CDCLK freq %d", frequency);
5425
5426 return;
5427 }
5428
5429 mutex_lock(&dev_priv->rps.hw_lock);
5430 /* Inform power controller of upcoming frequency change */
5431 ret = sandybridge_pcode_write(dev_priv, HSW_PCODE_DE_WRITE_FREQ_REQ,
5432 0x80000000);
5433 mutex_unlock(&dev_priv->rps.hw_lock);
5434
5435 if (ret) {
5436 DRM_ERROR("PCode CDCLK freq change notify failed (err %d, freq %d)\n",
5437 ret, frequency);
5438 return;
5439 }
5440
5441 current_freq = I915_READ(CDCLK_CTL) & CDCLK_FREQ_DECIMAL_MASK;
5442 /* convert from .1 fixpoint MHz with -1MHz offset to kHz */
5443 current_freq = current_freq * 500 + 1000;
5444
5445 /*
5446 * DE PLL has to be disabled when
5447 * - setting to 19.2MHz (bypass, PLL isn't used)
5448 * - before setting to 624MHz (PLL needs toggling)
5449 * - before setting to any frequency from 624MHz (PLL needs toggling)
5450 */
5451 if (frequency == 19200 || frequency == 624000 ||
5452 current_freq == 624000) {
5453 I915_WRITE(BXT_DE_PLL_ENABLE, ~BXT_DE_PLL_PLL_ENABLE);
5454 /* Timeout 200us */
5455 if (wait_for(!(I915_READ(BXT_DE_PLL_ENABLE) & BXT_DE_PLL_LOCK),
5456 1))
5457 DRM_ERROR("timout waiting for DE PLL unlock\n");
5458 }
5459
5460 if (frequency != 19200) {
5461 uint32_t val;
5462
5463 val = I915_READ(BXT_DE_PLL_CTL);
5464 val &= ~BXT_DE_PLL_RATIO_MASK;
5465 val |= ratio;
5466 I915_WRITE(BXT_DE_PLL_CTL, val);
5467
5468 I915_WRITE(BXT_DE_PLL_ENABLE, BXT_DE_PLL_PLL_ENABLE);
5469 /* Timeout 200us */
5470 if (wait_for(I915_READ(BXT_DE_PLL_ENABLE) & BXT_DE_PLL_LOCK, 1))
5471 DRM_ERROR("timeout waiting for DE PLL lock\n");
5472
5473 val = I915_READ(CDCLK_CTL);
5474 val &= ~BXT_CDCLK_CD2X_DIV_SEL_MASK;
5475 val |= divider;
5476 /*
5477 * Disable SSA Precharge when CD clock frequency < 500 MHz,
5478 * enable otherwise.
5479 */
5480 val &= ~BXT_CDCLK_SSA_PRECHARGE_ENABLE;
5481 if (frequency >= 500000)
5482 val |= BXT_CDCLK_SSA_PRECHARGE_ENABLE;
5483
5484 val &= ~CDCLK_FREQ_DECIMAL_MASK;
5485 /* convert from kHz to .1 fixpoint MHz with -1MHz offset */
5486 val |= (frequency - 1000) / 500;
5487 I915_WRITE(CDCLK_CTL, val);
5488 }
5489
5490 mutex_lock(&dev_priv->rps.hw_lock);
5491 ret = sandybridge_pcode_write(dev_priv, HSW_PCODE_DE_WRITE_FREQ_REQ,
5492 DIV_ROUND_UP(frequency, 25000));
5493 mutex_unlock(&dev_priv->rps.hw_lock);
5494
5495 if (ret) {
5496 DRM_ERROR("PCode CDCLK freq set failed, (err %d, freq %d)\n",
5497 ret, frequency);
5498 return;
5499 }
5500
a47871bd 5501 intel_update_cdclk(dev);
f8437dd1
VK
5502}
5503
5504void broxton_init_cdclk(struct drm_device *dev)
5505{
5506 struct drm_i915_private *dev_priv = dev->dev_private;
5507 uint32_t val;
5508
5509 /*
5510 * NDE_RSTWRN_OPT RST PCH Handshake En must always be 0b on BXT
5511 * or else the reset will hang because there is no PCH to respond.
5512 * Move the handshake programming to initialization sequence.
5513 * Previously was left up to BIOS.
5514 */
5515 val = I915_READ(HSW_NDE_RSTWRN_OPT);
5516 val &= ~RESET_PCH_HANDSHAKE_ENABLE;
5517 I915_WRITE(HSW_NDE_RSTWRN_OPT, val);
5518
5519 /* Enable PG1 for cdclk */
5520 intel_display_power_get(dev_priv, POWER_DOMAIN_PLLS);
5521
5522 /* check if cd clock is enabled */
5523 if (I915_READ(BXT_DE_PLL_ENABLE) & BXT_DE_PLL_PLL_ENABLE) {
5524 DRM_DEBUG_KMS("Display already initialized\n");
5525 return;
5526 }
5527
5528 /*
5529 * FIXME:
5530 * - The initial CDCLK needs to be read from VBT.
5531 * Need to make this change after VBT has changes for BXT.
5532 * - check if setting the max (or any) cdclk freq is really necessary
5533 * here, it belongs to modeset time
5534 */
5535 broxton_set_cdclk(dev, 624000);
5536
5537 I915_WRITE(DBUF_CTL, I915_READ(DBUF_CTL) | DBUF_POWER_REQUEST);
22e02c0b
VS
5538 POSTING_READ(DBUF_CTL);
5539
f8437dd1
VK
5540 udelay(10);
5541
5542 if (!(I915_READ(DBUF_CTL) & DBUF_POWER_STATE))
5543 DRM_ERROR("DBuf power enable timeout!\n");
5544}
5545
5546void broxton_uninit_cdclk(struct drm_device *dev)
5547{
5548 struct drm_i915_private *dev_priv = dev->dev_private;
5549
5550 I915_WRITE(DBUF_CTL, I915_READ(DBUF_CTL) & ~DBUF_POWER_REQUEST);
22e02c0b
VS
5551 POSTING_READ(DBUF_CTL);
5552
f8437dd1
VK
5553 udelay(10);
5554
5555 if (I915_READ(DBUF_CTL) & DBUF_POWER_STATE)
5556 DRM_ERROR("DBuf power disable timeout!\n");
5557
5558 /* Set minimum (bypass) frequency, in effect turning off the DE PLL */
5559 broxton_set_cdclk(dev, 19200);
5560
5561 intel_display_power_put(dev_priv, POWER_DOMAIN_PLLS);
5562}
5563
5d96d8af
DL
5564static const struct skl_cdclk_entry {
5565 unsigned int freq;
5566 unsigned int vco;
5567} skl_cdclk_frequencies[] = {
5568 { .freq = 308570, .vco = 8640 },
5569 { .freq = 337500, .vco = 8100 },
5570 { .freq = 432000, .vco = 8640 },
5571 { .freq = 450000, .vco = 8100 },
5572 { .freq = 540000, .vco = 8100 },
5573 { .freq = 617140, .vco = 8640 },
5574 { .freq = 675000, .vco = 8100 },
5575};
5576
5577static unsigned int skl_cdclk_decimal(unsigned int freq)
5578{
5579 return (freq - 1000) / 500;
5580}
5581
5582static unsigned int skl_cdclk_get_vco(unsigned int freq)
5583{
5584 unsigned int i;
5585
5586 for (i = 0; i < ARRAY_SIZE(skl_cdclk_frequencies); i++) {
5587 const struct skl_cdclk_entry *e = &skl_cdclk_frequencies[i];
5588
5589 if (e->freq == freq)
5590 return e->vco;
5591 }
5592
5593 return 8100;
5594}
5595
5596static void
5597skl_dpll0_enable(struct drm_i915_private *dev_priv, unsigned int required_vco)
5598{
5599 unsigned int min_freq;
5600 u32 val;
5601
5602 /* select the minimum CDCLK before enabling DPLL 0 */
5603 val = I915_READ(CDCLK_CTL);
5604 val &= ~CDCLK_FREQ_SEL_MASK | ~CDCLK_FREQ_DECIMAL_MASK;
5605 val |= CDCLK_FREQ_337_308;
5606
5607 if (required_vco == 8640)
5608 min_freq = 308570;
5609 else
5610 min_freq = 337500;
5611
5612 val = CDCLK_FREQ_337_308 | skl_cdclk_decimal(min_freq);
5613
5614 I915_WRITE(CDCLK_CTL, val);
5615 POSTING_READ(CDCLK_CTL);
5616
5617 /*
5618 * We always enable DPLL0 with the lowest link rate possible, but still
5619 * taking into account the VCO required to operate the eDP panel at the
5620 * desired frequency. The usual DP link rates operate with a VCO of
5621 * 8100 while the eDP 1.4 alternate link rates need a VCO of 8640.
5622 * The modeset code is responsible for the selection of the exact link
5623 * rate later on, with the constraint of choosing a frequency that
5624 * works with required_vco.
5625 */
5626 val = I915_READ(DPLL_CTRL1);
5627
5628 val &= ~(DPLL_CTRL1_HDMI_MODE(SKL_DPLL0) | DPLL_CTRL1_SSC(SKL_DPLL0) |
5629 DPLL_CTRL1_LINK_RATE_MASK(SKL_DPLL0));
5630 val |= DPLL_CTRL1_OVERRIDE(SKL_DPLL0);
5631 if (required_vco == 8640)
5632 val |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_1080,
5633 SKL_DPLL0);
5634 else
5635 val |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_810,
5636 SKL_DPLL0);
5637
5638 I915_WRITE(DPLL_CTRL1, val);
5639 POSTING_READ(DPLL_CTRL1);
5640
5641 I915_WRITE(LCPLL1_CTL, I915_READ(LCPLL1_CTL) | LCPLL_PLL_ENABLE);
5642
5643 if (wait_for(I915_READ(LCPLL1_CTL) & LCPLL_PLL_LOCK, 5))
5644 DRM_ERROR("DPLL0 not locked\n");
5645}
5646
5647static bool skl_cdclk_pcu_ready(struct drm_i915_private *dev_priv)
5648{
5649 int ret;
5650 u32 val;
5651
5652 /* inform PCU we want to change CDCLK */
5653 val = SKL_CDCLK_PREPARE_FOR_CHANGE;
5654 mutex_lock(&dev_priv->rps.hw_lock);
5655 ret = sandybridge_pcode_read(dev_priv, SKL_PCODE_CDCLK_CONTROL, &val);
5656 mutex_unlock(&dev_priv->rps.hw_lock);
5657
5658 return ret == 0 && (val & SKL_CDCLK_READY_FOR_CHANGE);
5659}
5660
5661static bool skl_cdclk_wait_for_pcu_ready(struct drm_i915_private *dev_priv)
5662{
5663 unsigned int i;
5664
5665 for (i = 0; i < 15; i++) {
5666 if (skl_cdclk_pcu_ready(dev_priv))
5667 return true;
5668 udelay(10);
5669 }
5670
5671 return false;
5672}
5673
5674static void skl_set_cdclk(struct drm_i915_private *dev_priv, unsigned int freq)
5675{
560a7ae4 5676 struct drm_device *dev = dev_priv->dev;
5d96d8af
DL
5677 u32 freq_select, pcu_ack;
5678
5679 DRM_DEBUG_DRIVER("Changing CDCLK to %dKHz\n", freq);
5680
5681 if (!skl_cdclk_wait_for_pcu_ready(dev_priv)) {
5682 DRM_ERROR("failed to inform PCU about cdclk change\n");
5683 return;
5684 }
5685
5686 /* set CDCLK_CTL */
5687 switch(freq) {
5688 case 450000:
5689 case 432000:
5690 freq_select = CDCLK_FREQ_450_432;
5691 pcu_ack = 1;
5692 break;
5693 case 540000:
5694 freq_select = CDCLK_FREQ_540;
5695 pcu_ack = 2;
5696 break;
5697 case 308570:
5698 case 337500:
5699 default:
5700 freq_select = CDCLK_FREQ_337_308;
5701 pcu_ack = 0;
5702 break;
5703 case 617140:
5704 case 675000:
5705 freq_select = CDCLK_FREQ_675_617;
5706 pcu_ack = 3;
5707 break;
5708 }
5709
5710 I915_WRITE(CDCLK_CTL, freq_select | skl_cdclk_decimal(freq));
5711 POSTING_READ(CDCLK_CTL);
5712
5713 /* inform PCU of the change */
5714 mutex_lock(&dev_priv->rps.hw_lock);
5715 sandybridge_pcode_write(dev_priv, SKL_PCODE_CDCLK_CONTROL, pcu_ack);
5716 mutex_unlock(&dev_priv->rps.hw_lock);
560a7ae4
DL
5717
5718 intel_update_cdclk(dev);
5d96d8af
DL
5719}
5720
5721void skl_uninit_cdclk(struct drm_i915_private *dev_priv)
5722{
5723 /* disable DBUF power */
5724 I915_WRITE(DBUF_CTL, I915_READ(DBUF_CTL) & ~DBUF_POWER_REQUEST);
5725 POSTING_READ(DBUF_CTL);
5726
5727 udelay(10);
5728
5729 if (I915_READ(DBUF_CTL) & DBUF_POWER_STATE)
5730 DRM_ERROR("DBuf power disable timeout\n");
5731
4e961e42
AM
5732 /*
5733 * DMC assumes ownership of LCPLL and will get confused if we touch it.
5734 */
5735 if (dev_priv->csr.dmc_payload) {
5736 /* disable DPLL0 */
5737 I915_WRITE(LCPLL1_CTL, I915_READ(LCPLL1_CTL) &
5738 ~LCPLL_PLL_ENABLE);
5739 if (wait_for(!(I915_READ(LCPLL1_CTL) & LCPLL_PLL_LOCK), 1))
5740 DRM_ERROR("Couldn't disable DPLL0\n");
5741 }
5d96d8af
DL
5742
5743 intel_display_power_put(dev_priv, POWER_DOMAIN_PLLS);
5744}
5745
5746void skl_init_cdclk(struct drm_i915_private *dev_priv)
5747{
5748 u32 val;
5749 unsigned int required_vco;
5750
5751 /* enable PCH reset handshake */
5752 val = I915_READ(HSW_NDE_RSTWRN_OPT);
5753 I915_WRITE(HSW_NDE_RSTWRN_OPT, val | RESET_PCH_HANDSHAKE_ENABLE);
5754
5755 /* enable PG1 and Misc I/O */
5756 intel_display_power_get(dev_priv, POWER_DOMAIN_PLLS);
5757
39d9b85a
GW
5758 /* DPLL0 not enabled (happens on early BIOS versions) */
5759 if (!(I915_READ(LCPLL1_CTL) & LCPLL_PLL_ENABLE)) {
5760 /* enable DPLL0 */
5761 required_vco = skl_cdclk_get_vco(dev_priv->skl_boot_cdclk);
5762 skl_dpll0_enable(dev_priv, required_vco);
5d96d8af
DL
5763 }
5764
5d96d8af
DL
5765 /* set CDCLK to the frequency the BIOS chose */
5766 skl_set_cdclk(dev_priv, dev_priv->skl_boot_cdclk);
5767
5768 /* enable DBUF power */
5769 I915_WRITE(DBUF_CTL, I915_READ(DBUF_CTL) | DBUF_POWER_REQUEST);
5770 POSTING_READ(DBUF_CTL);
5771
5772 udelay(10);
5773
5774 if (!(I915_READ(DBUF_CTL) & DBUF_POWER_STATE))
5775 DRM_ERROR("DBuf power enable timeout\n");
5776}
5777
30a970c6
JB
5778/* Adjust CDclk dividers to allow high res or save power if possible */
5779static void valleyview_set_cdclk(struct drm_device *dev, int cdclk)
5780{
5781 struct drm_i915_private *dev_priv = dev->dev_private;
5782 u32 val, cmd;
5783
164dfd28
VK
5784 WARN_ON(dev_priv->display.get_display_clock_speed(dev)
5785 != dev_priv->cdclk_freq);
d60c4473 5786
dfcab17e 5787 if (cdclk >= 320000) /* jump to highest voltage for 400MHz too */
30a970c6 5788 cmd = 2;
dfcab17e 5789 else if (cdclk == 266667)
30a970c6
JB
5790 cmd = 1;
5791 else
5792 cmd = 0;
5793
5794 mutex_lock(&dev_priv->rps.hw_lock);
5795 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
5796 val &= ~DSPFREQGUAR_MASK;
5797 val |= (cmd << DSPFREQGUAR_SHIFT);
5798 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
5799 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
5800 DSPFREQSTAT_MASK) == (cmd << DSPFREQSTAT_SHIFT),
5801 50)) {
5802 DRM_ERROR("timed out waiting for CDclk change\n");
5803 }
5804 mutex_unlock(&dev_priv->rps.hw_lock);
5805
54433e91
VS
5806 mutex_lock(&dev_priv->sb_lock);
5807
dfcab17e 5808 if (cdclk == 400000) {
6bcda4f0 5809 u32 divider;
30a970c6 5810
6bcda4f0 5811 divider = DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, cdclk) - 1;
30a970c6 5812
30a970c6
JB
5813 /* adjust cdclk divider */
5814 val = vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL);
87d5d259 5815 val &= ~CCK_FREQUENCY_VALUES;
30a970c6
JB
5816 val |= divider;
5817 vlv_cck_write(dev_priv, CCK_DISPLAY_CLOCK_CONTROL, val);
a877e801
VS
5818
5819 if (wait_for((vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL) &
87d5d259 5820 CCK_FREQUENCY_STATUS) == (divider << CCK_FREQUENCY_STATUS_SHIFT),
a877e801
VS
5821 50))
5822 DRM_ERROR("timed out waiting for CDclk change\n");
30a970c6
JB
5823 }
5824
30a970c6
JB
5825 /* adjust self-refresh exit latency value */
5826 val = vlv_bunit_read(dev_priv, BUNIT_REG_BISOC);
5827 val &= ~0x7f;
5828
5829 /*
5830 * For high bandwidth configs, we set a higher latency in the bunit
5831 * so that the core display fetch happens in time to avoid underruns.
5832 */
dfcab17e 5833 if (cdclk == 400000)
30a970c6
JB
5834 val |= 4500 / 250; /* 4.5 usec */
5835 else
5836 val |= 3000 / 250; /* 3.0 usec */
5837 vlv_bunit_write(dev_priv, BUNIT_REG_BISOC, val);
54433e91 5838
a580516d 5839 mutex_unlock(&dev_priv->sb_lock);
30a970c6 5840
b6283055 5841 intel_update_cdclk(dev);
30a970c6
JB
5842}
5843
383c5a6a
VS
5844static void cherryview_set_cdclk(struct drm_device *dev, int cdclk)
5845{
5846 struct drm_i915_private *dev_priv = dev->dev_private;
5847 u32 val, cmd;
5848
164dfd28
VK
5849 WARN_ON(dev_priv->display.get_display_clock_speed(dev)
5850 != dev_priv->cdclk_freq);
383c5a6a
VS
5851
5852 switch (cdclk) {
383c5a6a
VS
5853 case 333333:
5854 case 320000:
383c5a6a 5855 case 266667:
383c5a6a 5856 case 200000:
383c5a6a
VS
5857 break;
5858 default:
5f77eeb0 5859 MISSING_CASE(cdclk);
383c5a6a
VS
5860 return;
5861 }
5862
9d0d3fda
VS
5863 /*
5864 * Specs are full of misinformation, but testing on actual
5865 * hardware has shown that we just need to write the desired
5866 * CCK divider into the Punit register.
5867 */
5868 cmd = DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, cdclk) - 1;
5869
383c5a6a
VS
5870 mutex_lock(&dev_priv->rps.hw_lock);
5871 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
5872 val &= ~DSPFREQGUAR_MASK_CHV;
5873 val |= (cmd << DSPFREQGUAR_SHIFT_CHV);
5874 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
5875 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
5876 DSPFREQSTAT_MASK_CHV) == (cmd << DSPFREQSTAT_SHIFT_CHV),
5877 50)) {
5878 DRM_ERROR("timed out waiting for CDclk change\n");
5879 }
5880 mutex_unlock(&dev_priv->rps.hw_lock);
5881
b6283055 5882 intel_update_cdclk(dev);
383c5a6a
VS
5883}
5884
30a970c6
JB
5885static int valleyview_calc_cdclk(struct drm_i915_private *dev_priv,
5886 int max_pixclk)
5887{
6bcda4f0 5888 int freq_320 = (dev_priv->hpll_freq << 1) % 320000 != 0 ? 333333 : 320000;
6cca3195 5889 int limit = IS_CHERRYVIEW(dev_priv) ? 95 : 90;
29dc7ef3 5890
30a970c6
JB
5891 /*
5892 * Really only a few cases to deal with, as only 4 CDclks are supported:
5893 * 200MHz
5894 * 267MHz
29dc7ef3 5895 * 320/333MHz (depends on HPLL freq)
6cca3195
VS
5896 * 400MHz (VLV only)
5897 * So we check to see whether we're above 90% (VLV) or 95% (CHV)
5898 * of the lower bin and adjust if needed.
e37c67a1
VS
5899 *
5900 * We seem to get an unstable or solid color picture at 200MHz.
5901 * Not sure what's wrong. For now use 200MHz only when all pipes
5902 * are off.
30a970c6 5903 */
6cca3195
VS
5904 if (!IS_CHERRYVIEW(dev_priv) &&
5905 max_pixclk > freq_320*limit/100)
dfcab17e 5906 return 400000;
6cca3195 5907 else if (max_pixclk > 266667*limit/100)
29dc7ef3 5908 return freq_320;
e37c67a1 5909 else if (max_pixclk > 0)
dfcab17e 5910 return 266667;
e37c67a1
VS
5911 else
5912 return 200000;
30a970c6
JB
5913}
5914
f8437dd1
VK
5915static int broxton_calc_cdclk(struct drm_i915_private *dev_priv,
5916 int max_pixclk)
5917{
5918 /*
5919 * FIXME:
5920 * - remove the guardband, it's not needed on BXT
5921 * - set 19.2MHz bypass frequency if there are no active pipes
5922 */
5923 if (max_pixclk > 576000*9/10)
5924 return 624000;
5925 else if (max_pixclk > 384000*9/10)
5926 return 576000;
5927 else if (max_pixclk > 288000*9/10)
5928 return 384000;
5929 else if (max_pixclk > 144000*9/10)
5930 return 288000;
5931 else
5932 return 144000;
5933}
5934
a821fc46
ACO
5935/* Compute the max pixel clock for new configuration. Uses atomic state if
5936 * that's non-NULL, look at current state otherwise. */
5937static int intel_mode_max_pixclk(struct drm_device *dev,
5938 struct drm_atomic_state *state)
30a970c6 5939{
30a970c6 5940 struct intel_crtc *intel_crtc;
304603f4 5941 struct intel_crtc_state *crtc_state;
30a970c6
JB
5942 int max_pixclk = 0;
5943
d3fcc808 5944 for_each_intel_crtc(dev, intel_crtc) {
27c329ed 5945 crtc_state = intel_atomic_get_crtc_state(state, intel_crtc);
304603f4
ACO
5946 if (IS_ERR(crtc_state))
5947 return PTR_ERR(crtc_state);
5948
5949 if (!crtc_state->base.enable)
5950 continue;
5951
5952 max_pixclk = max(max_pixclk,
5953 crtc_state->base.adjusted_mode.crtc_clock);
30a970c6
JB
5954 }
5955
5956 return max_pixclk;
5957}
5958
27c329ed 5959static int valleyview_modeset_calc_cdclk(struct drm_atomic_state *state)
30a970c6 5960{
27c329ed
ML
5961 struct drm_device *dev = state->dev;
5962 struct drm_i915_private *dev_priv = dev->dev_private;
5963 int max_pixclk = intel_mode_max_pixclk(dev, state);
30a970c6 5964
304603f4
ACO
5965 if (max_pixclk < 0)
5966 return max_pixclk;
30a970c6 5967
27c329ed
ML
5968 to_intel_atomic_state(state)->cdclk =
5969 valleyview_calc_cdclk(dev_priv, max_pixclk);
0a9ab303 5970
27c329ed
ML
5971 return 0;
5972}
304603f4 5973
27c329ed
ML
5974static int broxton_modeset_calc_cdclk(struct drm_atomic_state *state)
5975{
5976 struct drm_device *dev = state->dev;
5977 struct drm_i915_private *dev_priv = dev->dev_private;
5978 int max_pixclk = intel_mode_max_pixclk(dev, state);
85a96e7a 5979
27c329ed
ML
5980 if (max_pixclk < 0)
5981 return max_pixclk;
85a96e7a 5982
27c329ed
ML
5983 to_intel_atomic_state(state)->cdclk =
5984 broxton_calc_cdclk(dev_priv, max_pixclk);
85a96e7a 5985
27c329ed 5986 return 0;
30a970c6
JB
5987}
5988
1e69cd74
VS
5989static void vlv_program_pfi_credits(struct drm_i915_private *dev_priv)
5990{
5991 unsigned int credits, default_credits;
5992
5993 if (IS_CHERRYVIEW(dev_priv))
5994 default_credits = PFI_CREDIT(12);
5995 else
5996 default_credits = PFI_CREDIT(8);
5997
bfa7df01 5998 if (dev_priv->cdclk_freq >= dev_priv->czclk_freq) {
1e69cd74
VS
5999 /* CHV suggested value is 31 or 63 */
6000 if (IS_CHERRYVIEW(dev_priv))
fcc0008f 6001 credits = PFI_CREDIT_63;
1e69cd74
VS
6002 else
6003 credits = PFI_CREDIT(15);
6004 } else {
6005 credits = default_credits;
6006 }
6007
6008 /*
6009 * WA - write default credits before re-programming
6010 * FIXME: should we also set the resend bit here?
6011 */
6012 I915_WRITE(GCI_CONTROL, VGA_FAST_MODE_DISABLE |
6013 default_credits);
6014
6015 I915_WRITE(GCI_CONTROL, VGA_FAST_MODE_DISABLE |
6016 credits | PFI_CREDIT_RESEND);
6017
6018 /*
6019 * FIXME is this guaranteed to clear
6020 * immediately or should we poll for it?
6021 */
6022 WARN_ON(I915_READ(GCI_CONTROL) & PFI_CREDIT_RESEND);
6023}
6024
27c329ed 6025static void valleyview_modeset_commit_cdclk(struct drm_atomic_state *old_state)
30a970c6 6026{
a821fc46 6027 struct drm_device *dev = old_state->dev;
27c329ed 6028 unsigned int req_cdclk = to_intel_atomic_state(old_state)->cdclk;
30a970c6 6029 struct drm_i915_private *dev_priv = dev->dev_private;
30a970c6 6030
27c329ed
ML
6031 /*
6032 * FIXME: We can end up here with all power domains off, yet
6033 * with a CDCLK frequency other than the minimum. To account
6034 * for this take the PIPE-A power domain, which covers the HW
6035 * blocks needed for the following programming. This can be
6036 * removed once it's guaranteed that we get here either with
6037 * the minimum CDCLK set, or the required power domains
6038 * enabled.
6039 */
6040 intel_display_power_get(dev_priv, POWER_DOMAIN_PIPE_A);
738c05c0 6041
27c329ed
ML
6042 if (IS_CHERRYVIEW(dev))
6043 cherryview_set_cdclk(dev, req_cdclk);
6044 else
6045 valleyview_set_cdclk(dev, req_cdclk);
738c05c0 6046
27c329ed 6047 vlv_program_pfi_credits(dev_priv);
1e69cd74 6048
27c329ed 6049 intel_display_power_put(dev_priv, POWER_DOMAIN_PIPE_A);
30a970c6
JB
6050}
6051
89b667f8
JB
6052static void valleyview_crtc_enable(struct drm_crtc *crtc)
6053{
6054 struct drm_device *dev = crtc->dev;
a72e4c9f 6055 struct drm_i915_private *dev_priv = to_i915(dev);
89b667f8
JB
6056 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6057 struct intel_encoder *encoder;
6058 int pipe = intel_crtc->pipe;
23538ef1 6059 bool is_dsi;
89b667f8 6060
53d9f4e9 6061 if (WARN_ON(intel_crtc->active))
89b667f8
JB
6062 return;
6063
409ee761 6064 is_dsi = intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_DSI);
8525a235 6065
6e3c9717 6066 if (intel_crtc->config->has_dp_encoder)
fe3cd48d 6067 intel_dp_set_m_n(intel_crtc, M1_N1);
5b18e57c
DV
6068
6069 intel_set_pipe_timings(intel_crtc);
6070
c14b0485
VS
6071 if (IS_CHERRYVIEW(dev) && pipe == PIPE_B) {
6072 struct drm_i915_private *dev_priv = dev->dev_private;
6073
6074 I915_WRITE(CHV_BLEND(pipe), CHV_BLEND_LEGACY);
6075 I915_WRITE(CHV_CANVAS(pipe), 0);
6076 }
6077
5b18e57c
DV
6078 i9xx_set_pipeconf(intel_crtc);
6079
89b667f8 6080 intel_crtc->active = true;
89b667f8 6081
a72e4c9f 6082 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4a3436e8 6083
89b667f8
JB
6084 for_each_encoder_on_crtc(dev, crtc, encoder)
6085 if (encoder->pre_pll_enable)
6086 encoder->pre_pll_enable(encoder);
6087
9d556c99 6088 if (!is_dsi) {
c0b4c660
VS
6089 if (IS_CHERRYVIEW(dev)) {
6090 chv_prepare_pll(intel_crtc, intel_crtc->config);
6e3c9717 6091 chv_enable_pll(intel_crtc, intel_crtc->config);
c0b4c660
VS
6092 } else {
6093 vlv_prepare_pll(intel_crtc, intel_crtc->config);
6e3c9717 6094 vlv_enable_pll(intel_crtc, intel_crtc->config);
c0b4c660 6095 }
9d556c99 6096 }
89b667f8
JB
6097
6098 for_each_encoder_on_crtc(dev, crtc, encoder)
6099 if (encoder->pre_enable)
6100 encoder->pre_enable(encoder);
6101
2dd24552
JB
6102 i9xx_pfit_enable(intel_crtc);
6103
63cbb074
VS
6104 intel_crtc_load_lut(crtc);
6105
e1fdc473 6106 intel_enable_pipe(intel_crtc);
be6a6f8e 6107
4b3a9526
VS
6108 assert_vblank_disabled(crtc);
6109 drm_crtc_vblank_on(crtc);
6110
f9b61ff6
DV
6111 for_each_encoder_on_crtc(dev, crtc, encoder)
6112 encoder->enable(encoder);
89b667f8
JB
6113}
6114
f13c2ef3
DV
6115static void i9xx_set_pll_dividers(struct intel_crtc *crtc)
6116{
6117 struct drm_device *dev = crtc->base.dev;
6118 struct drm_i915_private *dev_priv = dev->dev_private;
6119
6e3c9717
ACO
6120 I915_WRITE(FP0(crtc->pipe), crtc->config->dpll_hw_state.fp0);
6121 I915_WRITE(FP1(crtc->pipe), crtc->config->dpll_hw_state.fp1);
f13c2ef3
DV
6122}
6123
0b8765c6 6124static void i9xx_crtc_enable(struct drm_crtc *crtc)
79e53945
JB
6125{
6126 struct drm_device *dev = crtc->dev;
a72e4c9f 6127 struct drm_i915_private *dev_priv = to_i915(dev);
79e53945 6128 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
ef9c3aee 6129 struct intel_encoder *encoder;
79e53945 6130 int pipe = intel_crtc->pipe;
79e53945 6131
53d9f4e9 6132 if (WARN_ON(intel_crtc->active))
f7abfe8b
CW
6133 return;
6134
f13c2ef3
DV
6135 i9xx_set_pll_dividers(intel_crtc);
6136
6e3c9717 6137 if (intel_crtc->config->has_dp_encoder)
fe3cd48d 6138 intel_dp_set_m_n(intel_crtc, M1_N1);
5b18e57c
DV
6139
6140 intel_set_pipe_timings(intel_crtc);
6141
5b18e57c
DV
6142 i9xx_set_pipeconf(intel_crtc);
6143
f7abfe8b 6144 intel_crtc->active = true;
6b383a7f 6145
4a3436e8 6146 if (!IS_GEN2(dev))
a72e4c9f 6147 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4a3436e8 6148
9d6d9f19
MK
6149 for_each_encoder_on_crtc(dev, crtc, encoder)
6150 if (encoder->pre_enable)
6151 encoder->pre_enable(encoder);
6152
f6736a1a
DV
6153 i9xx_enable_pll(intel_crtc);
6154
2dd24552
JB
6155 i9xx_pfit_enable(intel_crtc);
6156
63cbb074
VS
6157 intel_crtc_load_lut(crtc);
6158
f37fcc2a 6159 intel_update_watermarks(crtc);
e1fdc473 6160 intel_enable_pipe(intel_crtc);
be6a6f8e 6161
4b3a9526
VS
6162 assert_vblank_disabled(crtc);
6163 drm_crtc_vblank_on(crtc);
6164
f9b61ff6
DV
6165 for_each_encoder_on_crtc(dev, crtc, encoder)
6166 encoder->enable(encoder);
0b8765c6 6167}
79e53945 6168
87476d63
DV
6169static void i9xx_pfit_disable(struct intel_crtc *crtc)
6170{
6171 struct drm_device *dev = crtc->base.dev;
6172 struct drm_i915_private *dev_priv = dev->dev_private;
87476d63 6173
6e3c9717 6174 if (!crtc->config->gmch_pfit.control)
328d8e82 6175 return;
87476d63 6176
328d8e82 6177 assert_pipe_disabled(dev_priv, crtc->pipe);
87476d63 6178
328d8e82
DV
6179 DRM_DEBUG_DRIVER("disabling pfit, current: 0x%08x\n",
6180 I915_READ(PFIT_CONTROL));
6181 I915_WRITE(PFIT_CONTROL, 0);
87476d63
DV
6182}
6183
0b8765c6
JB
6184static void i9xx_crtc_disable(struct drm_crtc *crtc)
6185{
6186 struct drm_device *dev = crtc->dev;
6187 struct drm_i915_private *dev_priv = dev->dev_private;
6188 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
ef9c3aee 6189 struct intel_encoder *encoder;
0b8765c6 6190 int pipe = intel_crtc->pipe;
ef9c3aee 6191
6304cd91
VS
6192 /*
6193 * On gen2 planes are double buffered but the pipe isn't, so we must
6194 * wait for planes to fully turn off before disabling the pipe.
564ed191
ID
6195 * We also need to wait on all gmch platforms because of the
6196 * self-refresh mode constraint explained above.
6304cd91 6197 */
564ed191 6198 intel_wait_for_vblank(dev, pipe);
6304cd91 6199
4b3a9526
VS
6200 for_each_encoder_on_crtc(dev, crtc, encoder)
6201 encoder->disable(encoder);
6202
f9b61ff6
DV
6203 drm_crtc_vblank_off(crtc);
6204 assert_vblank_disabled(crtc);
6205
575f7ab7 6206 intel_disable_pipe(intel_crtc);
24a1f16d 6207
87476d63 6208 i9xx_pfit_disable(intel_crtc);
24a1f16d 6209
89b667f8
JB
6210 for_each_encoder_on_crtc(dev, crtc, encoder)
6211 if (encoder->post_disable)
6212 encoder->post_disable(encoder);
6213
409ee761 6214 if (!intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_DSI)) {
076ed3b2
CML
6215 if (IS_CHERRYVIEW(dev))
6216 chv_disable_pll(dev_priv, pipe);
6217 else if (IS_VALLEYVIEW(dev))
6218 vlv_disable_pll(dev_priv, pipe);
6219 else
1c4e0274 6220 i9xx_disable_pll(intel_crtc);
076ed3b2 6221 }
0b8765c6 6222
d6db995f
VS
6223 for_each_encoder_on_crtc(dev, crtc, encoder)
6224 if (encoder->post_pll_disable)
6225 encoder->post_pll_disable(encoder);
6226
4a3436e8 6227 if (!IS_GEN2(dev))
a72e4c9f 6228 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
0b8765c6
JB
6229}
6230
b17d48e2
ML
6231static void intel_crtc_disable_noatomic(struct drm_crtc *crtc)
6232{
6233 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6234 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
6235 enum intel_display_power_domain domain;
6236 unsigned long domains;
6237
6238 if (!intel_crtc->active)
6239 return;
6240
a539205a
ML
6241 if (to_intel_plane_state(crtc->primary->state)->visible) {
6242 intel_crtc_wait_for_pending_flips(crtc);
6243 intel_pre_disable_primary(crtc);
6244 }
6245
d032ffa0 6246 intel_crtc_disable_planes(crtc, crtc->state->plane_mask);
b17d48e2 6247 dev_priv->display.crtc_disable(crtc);
37d9078b
MR
6248 intel_crtc->active = false;
6249 intel_update_watermarks(crtc);
1f7457b1 6250 intel_disable_shared_dpll(intel_crtc);
b17d48e2
ML
6251
6252 domains = intel_crtc->enabled_power_domains;
6253 for_each_power_domain(domain, domains)
6254 intel_display_power_put(dev_priv, domain);
6255 intel_crtc->enabled_power_domains = 0;
6256}
6257
6b72d486
ML
6258/*
6259 * turn all crtc's off, but do not adjust state
6260 * This has to be paired with a call to intel_modeset_setup_hw_state.
6261 */
70e0bd74 6262int intel_display_suspend(struct drm_device *dev)
ee7b9f93 6263{
70e0bd74
ML
6264 struct drm_mode_config *config = &dev->mode_config;
6265 struct drm_modeset_acquire_ctx *ctx = config->acquire_ctx;
6266 struct drm_atomic_state *state;
6b72d486 6267 struct drm_crtc *crtc;
70e0bd74
ML
6268 unsigned crtc_mask = 0;
6269 int ret = 0;
6270
6271 if (WARN_ON(!ctx))
6272 return 0;
6273
6274 lockdep_assert_held(&ctx->ww_ctx);
6275 state = drm_atomic_state_alloc(dev);
6276 if (WARN_ON(!state))
6277 return -ENOMEM;
6278
6279 state->acquire_ctx = ctx;
6280 state->allow_modeset = true;
6281
6282 for_each_crtc(dev, crtc) {
6283 struct drm_crtc_state *crtc_state =
6284 drm_atomic_get_crtc_state(state, crtc);
6b72d486 6285
70e0bd74
ML
6286 ret = PTR_ERR_OR_ZERO(crtc_state);
6287 if (ret)
6288 goto free;
6289
6290 if (!crtc_state->active)
6291 continue;
6292
6293 crtc_state->active = false;
6294 crtc_mask |= 1 << drm_crtc_index(crtc);
6295 }
6296
6297 if (crtc_mask) {
74c090b1 6298 ret = drm_atomic_commit(state);
70e0bd74
ML
6299
6300 if (!ret) {
6301 for_each_crtc(dev, crtc)
6302 if (crtc_mask & (1 << drm_crtc_index(crtc)))
6303 crtc->state->active = true;
6304
6305 return ret;
6306 }
6307 }
6308
6309free:
6310 if (ret)
6311 DRM_ERROR("Suspending crtc's failed with %i\n", ret);
6312 drm_atomic_state_free(state);
6313 return ret;
ee7b9f93
JB
6314}
6315
ea5b213a 6316void intel_encoder_destroy(struct drm_encoder *encoder)
7e7d76c3 6317{
4ef69c7a 6318 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
ea5b213a 6319
ea5b213a
CW
6320 drm_encoder_cleanup(encoder);
6321 kfree(intel_encoder);
7e7d76c3
JB
6322}
6323
0a91ca29
DV
6324/* Cross check the actual hw state with our own modeset state tracking (and it's
6325 * internal consistency). */
b980514c 6326static void intel_connector_check_state(struct intel_connector *connector)
79e53945 6327{
35dd3c64
ML
6328 struct drm_crtc *crtc = connector->base.state->crtc;
6329
6330 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
6331 connector->base.base.id,
6332 connector->base.name);
6333
0a91ca29 6334 if (connector->get_hw_state(connector)) {
e85376cb 6335 struct intel_encoder *encoder = connector->encoder;
35dd3c64 6336 struct drm_connector_state *conn_state = connector->base.state;
0a91ca29 6337
35dd3c64
ML
6338 I915_STATE_WARN(!crtc,
6339 "connector enabled without attached crtc\n");
0a91ca29 6340
35dd3c64
ML
6341 if (!crtc)
6342 return;
6343
6344 I915_STATE_WARN(!crtc->state->active,
6345 "connector is active, but attached crtc isn't\n");
6346
e85376cb 6347 if (!encoder || encoder->type == INTEL_OUTPUT_DP_MST)
35dd3c64
ML
6348 return;
6349
e85376cb 6350 I915_STATE_WARN(conn_state->best_encoder != &encoder->base,
35dd3c64
ML
6351 "atomic encoder doesn't match attached encoder\n");
6352
e85376cb 6353 I915_STATE_WARN(conn_state->crtc != encoder->base.crtc,
35dd3c64
ML
6354 "attached encoder crtc differs from connector crtc\n");
6355 } else {
4d688a2a
ML
6356 I915_STATE_WARN(crtc && crtc->state->active,
6357 "attached crtc is active, but connector isn't\n");
35dd3c64
ML
6358 I915_STATE_WARN(!crtc && connector->base.state->best_encoder,
6359 "best encoder set without crtc!\n");
0a91ca29 6360 }
79e53945
JB
6361}
6362
08d9bc92
ACO
6363int intel_connector_init(struct intel_connector *connector)
6364{
6365 struct drm_connector_state *connector_state;
6366
6367 connector_state = kzalloc(sizeof *connector_state, GFP_KERNEL);
6368 if (!connector_state)
6369 return -ENOMEM;
6370
6371 connector->base.state = connector_state;
6372 return 0;
6373}
6374
6375struct intel_connector *intel_connector_alloc(void)
6376{
6377 struct intel_connector *connector;
6378
6379 connector = kzalloc(sizeof *connector, GFP_KERNEL);
6380 if (!connector)
6381 return NULL;
6382
6383 if (intel_connector_init(connector) < 0) {
6384 kfree(connector);
6385 return NULL;
6386 }
6387
6388 return connector;
6389}
6390
f0947c37
DV
6391/* Simple connector->get_hw_state implementation for encoders that support only
6392 * one connector and no cloning and hence the encoder state determines the state
6393 * of the connector. */
6394bool intel_connector_get_hw_state(struct intel_connector *connector)
ea5b213a 6395{
24929352 6396 enum pipe pipe = 0;
f0947c37 6397 struct intel_encoder *encoder = connector->encoder;
ea5b213a 6398
f0947c37 6399 return encoder->get_hw_state(encoder, &pipe);
ea5b213a
CW
6400}
6401
6d293983 6402static int pipe_required_fdi_lanes(struct intel_crtc_state *crtc_state)
d272ddfa 6403{
6d293983
ACO
6404 if (crtc_state->base.enable && crtc_state->has_pch_encoder)
6405 return crtc_state->fdi_lanes;
d272ddfa
VS
6406
6407 return 0;
6408}
6409
6d293983 6410static int ironlake_check_fdi_lanes(struct drm_device *dev, enum pipe pipe,
5cec258b 6411 struct intel_crtc_state *pipe_config)
1857e1da 6412{
6d293983
ACO
6413 struct drm_atomic_state *state = pipe_config->base.state;
6414 struct intel_crtc *other_crtc;
6415 struct intel_crtc_state *other_crtc_state;
6416
1857e1da
DV
6417 DRM_DEBUG_KMS("checking fdi config on pipe %c, lanes %i\n",
6418 pipe_name(pipe), pipe_config->fdi_lanes);
6419 if (pipe_config->fdi_lanes > 4) {
6420 DRM_DEBUG_KMS("invalid fdi lane config on pipe %c: %i lanes\n",
6421 pipe_name(pipe), pipe_config->fdi_lanes);
6d293983 6422 return -EINVAL;
1857e1da
DV
6423 }
6424
bafb6553 6425 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
1857e1da
DV
6426 if (pipe_config->fdi_lanes > 2) {
6427 DRM_DEBUG_KMS("only 2 lanes on haswell, required: %i lanes\n",
6428 pipe_config->fdi_lanes);
6d293983 6429 return -EINVAL;
1857e1da 6430 } else {
6d293983 6431 return 0;
1857e1da
DV
6432 }
6433 }
6434
6435 if (INTEL_INFO(dev)->num_pipes == 2)
6d293983 6436 return 0;
1857e1da
DV
6437
6438 /* Ivybridge 3 pipe is really complicated */
6439 switch (pipe) {
6440 case PIPE_A:
6d293983 6441 return 0;
1857e1da 6442 case PIPE_B:
6d293983
ACO
6443 if (pipe_config->fdi_lanes <= 2)
6444 return 0;
6445
6446 other_crtc = to_intel_crtc(intel_get_crtc_for_pipe(dev, PIPE_C));
6447 other_crtc_state =
6448 intel_atomic_get_crtc_state(state, other_crtc);
6449 if (IS_ERR(other_crtc_state))
6450 return PTR_ERR(other_crtc_state);
6451
6452 if (pipe_required_fdi_lanes(other_crtc_state) > 0) {
1857e1da
DV
6453 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
6454 pipe_name(pipe), pipe_config->fdi_lanes);
6d293983 6455 return -EINVAL;
1857e1da 6456 }
6d293983 6457 return 0;
1857e1da 6458 case PIPE_C:
251cc67c
VS
6459 if (pipe_config->fdi_lanes > 2) {
6460 DRM_DEBUG_KMS("only 2 lanes on pipe %c: required %i lanes\n",
6461 pipe_name(pipe), pipe_config->fdi_lanes);
6d293983 6462 return -EINVAL;
251cc67c 6463 }
6d293983
ACO
6464
6465 other_crtc = to_intel_crtc(intel_get_crtc_for_pipe(dev, PIPE_B));
6466 other_crtc_state =
6467 intel_atomic_get_crtc_state(state, other_crtc);
6468 if (IS_ERR(other_crtc_state))
6469 return PTR_ERR(other_crtc_state);
6470
6471 if (pipe_required_fdi_lanes(other_crtc_state) > 2) {
1857e1da 6472 DRM_DEBUG_KMS("fdi link B uses too many lanes to enable link C\n");
6d293983 6473 return -EINVAL;
1857e1da 6474 }
6d293983 6475 return 0;
1857e1da
DV
6476 default:
6477 BUG();
6478 }
6479}
6480
e29c22c0
DV
6481#define RETRY 1
6482static int ironlake_fdi_compute_config(struct intel_crtc *intel_crtc,
5cec258b 6483 struct intel_crtc_state *pipe_config)
877d48d5 6484{
1857e1da 6485 struct drm_device *dev = intel_crtc->base.dev;
7c5f93b0 6486 const struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
6d293983
ACO
6487 int lane, link_bw, fdi_dotclock, ret;
6488 bool needs_recompute = false;
877d48d5 6489
e29c22c0 6490retry:
877d48d5
DV
6491 /* FDI is a binary signal running at ~2.7GHz, encoding
6492 * each output octet as 10 bits. The actual frequency
6493 * is stored as a divider into a 100MHz clock, and the
6494 * mode pixel clock is stored in units of 1KHz.
6495 * Hence the bw of each lane in terms of the mode signal
6496 * is:
6497 */
6498 link_bw = intel_fdi_link_freq(dev) * MHz(100)/KHz(1)/10;
6499
241bfc38 6500 fdi_dotclock = adjusted_mode->crtc_clock;
877d48d5 6501
2bd89a07 6502 lane = ironlake_get_lanes_required(fdi_dotclock, link_bw,
877d48d5
DV
6503 pipe_config->pipe_bpp);
6504
6505 pipe_config->fdi_lanes = lane;
6506
2bd89a07 6507 intel_link_compute_m_n(pipe_config->pipe_bpp, lane, fdi_dotclock,
877d48d5 6508 link_bw, &pipe_config->fdi_m_n);
1857e1da 6509
6d293983
ACO
6510 ret = ironlake_check_fdi_lanes(intel_crtc->base.dev,
6511 intel_crtc->pipe, pipe_config);
6512 if (ret == -EINVAL && pipe_config->pipe_bpp > 6*3) {
e29c22c0
DV
6513 pipe_config->pipe_bpp -= 2*3;
6514 DRM_DEBUG_KMS("fdi link bw constraint, reducing pipe bpp to %i\n",
6515 pipe_config->pipe_bpp);
6516 needs_recompute = true;
6517 pipe_config->bw_constrained = true;
6518
6519 goto retry;
6520 }
6521
6522 if (needs_recompute)
6523 return RETRY;
6524
6d293983 6525 return ret;
877d48d5
DV
6526}
6527
8cfb3407
VS
6528static bool pipe_config_supports_ips(struct drm_i915_private *dev_priv,
6529 struct intel_crtc_state *pipe_config)
6530{
6531 if (pipe_config->pipe_bpp > 24)
6532 return false;
6533
6534 /* HSW can handle pixel rate up to cdclk? */
6535 if (IS_HASWELL(dev_priv->dev))
6536 return true;
6537
6538 /*
b432e5cf
VS
6539 * We compare against max which means we must take
6540 * the increased cdclk requirement into account when
6541 * calculating the new cdclk.
6542 *
6543 * Should measure whether using a lower cdclk w/o IPS
8cfb3407
VS
6544 */
6545 return ilk_pipe_pixel_rate(pipe_config) <=
6546 dev_priv->max_cdclk_freq * 95 / 100;
6547}
6548
42db64ef 6549static void hsw_compute_ips_config(struct intel_crtc *crtc,
5cec258b 6550 struct intel_crtc_state *pipe_config)
42db64ef 6551{
8cfb3407
VS
6552 struct drm_device *dev = crtc->base.dev;
6553 struct drm_i915_private *dev_priv = dev->dev_private;
6554
d330a953 6555 pipe_config->ips_enabled = i915.enable_ips &&
8cfb3407
VS
6556 hsw_crtc_supports_ips(crtc) &&
6557 pipe_config_supports_ips(dev_priv, pipe_config);
42db64ef
PZ
6558}
6559
a43f6e0f 6560static int intel_crtc_compute_config(struct intel_crtc *crtc,
5cec258b 6561 struct intel_crtc_state *pipe_config)
79e53945 6562{
a43f6e0f 6563 struct drm_device *dev = crtc->base.dev;
8bd31e67 6564 struct drm_i915_private *dev_priv = dev->dev_private;
7c5f93b0 6565 const struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
89749350 6566
ad3a4479 6567 /* FIXME should check pixel clock limits on all platforms */
cf532bb2 6568 if (INTEL_INFO(dev)->gen < 4) {
44913155 6569 int clock_limit = dev_priv->max_cdclk_freq;
cf532bb2
VS
6570
6571 /*
6572 * Enable pixel doubling when the dot clock
6573 * is > 90% of the (display) core speed.
6574 *
b397c96b
VS
6575 * GDG double wide on either pipe,
6576 * otherwise pipe A only.
cf532bb2 6577 */
b397c96b 6578 if ((crtc->pipe == PIPE_A || IS_I915G(dev)) &&
241bfc38 6579 adjusted_mode->crtc_clock > clock_limit * 9 / 10) {
ad3a4479 6580 clock_limit *= 2;
cf532bb2 6581 pipe_config->double_wide = true;
ad3a4479
VS
6582 }
6583
241bfc38 6584 if (adjusted_mode->crtc_clock > clock_limit * 9 / 10)
e29c22c0 6585 return -EINVAL;
2c07245f 6586 }
89749350 6587
1d1d0e27
VS
6588 /*
6589 * Pipe horizontal size must be even in:
6590 * - DVO ganged mode
6591 * - LVDS dual channel mode
6592 * - Double wide pipe
6593 */
a93e255f 6594 if ((intel_pipe_will_have_type(pipe_config, INTEL_OUTPUT_LVDS) &&
1d1d0e27
VS
6595 intel_is_dual_link_lvds(dev)) || pipe_config->double_wide)
6596 pipe_config->pipe_src_w &= ~1;
6597
8693a824
DL
6598 /* Cantiga+ cannot handle modes with a hsync front porch of 0.
6599 * WaPruneModeWithIncorrectHsyncOffset:ctg,elk,ilk,snb,ivb,vlv,hsw.
44f46b42
CW
6600 */
6601 if ((INTEL_INFO(dev)->gen > 4 || IS_G4X(dev)) &&
aad941d5 6602 adjusted_mode->crtc_hsync_start == adjusted_mode->crtc_hdisplay)
e29c22c0 6603 return -EINVAL;
44f46b42 6604
f5adf94e 6605 if (HAS_IPS(dev))
a43f6e0f
DV
6606 hsw_compute_ips_config(crtc, pipe_config);
6607
877d48d5 6608 if (pipe_config->has_pch_encoder)
a43f6e0f 6609 return ironlake_fdi_compute_config(crtc, pipe_config);
877d48d5 6610
cf5a15be 6611 return 0;
79e53945
JB
6612}
6613
1652d19e
VS
6614static int skylake_get_display_clock_speed(struct drm_device *dev)
6615{
6616 struct drm_i915_private *dev_priv = to_i915(dev);
6617 uint32_t lcpll1 = I915_READ(LCPLL1_CTL);
6618 uint32_t cdctl = I915_READ(CDCLK_CTL);
6619 uint32_t linkrate;
6620
414355a7 6621 if (!(lcpll1 & LCPLL_PLL_ENABLE))
1652d19e 6622 return 24000; /* 24MHz is the cd freq with NSSC ref */
1652d19e
VS
6623
6624 if ((cdctl & CDCLK_FREQ_SEL_MASK) == CDCLK_FREQ_540)
6625 return 540000;
6626
6627 linkrate = (I915_READ(DPLL_CTRL1) &
71cd8423 6628 DPLL_CTRL1_LINK_RATE_MASK(SKL_DPLL0)) >> 1;
1652d19e 6629
71cd8423
DL
6630 if (linkrate == DPLL_CTRL1_LINK_RATE_2160 ||
6631 linkrate == DPLL_CTRL1_LINK_RATE_1080) {
1652d19e
VS
6632 /* vco 8640 */
6633 switch (cdctl & CDCLK_FREQ_SEL_MASK) {
6634 case CDCLK_FREQ_450_432:
6635 return 432000;
6636 case CDCLK_FREQ_337_308:
6637 return 308570;
6638 case CDCLK_FREQ_675_617:
6639 return 617140;
6640 default:
6641 WARN(1, "Unknown cd freq selection\n");
6642 }
6643 } else {
6644 /* vco 8100 */
6645 switch (cdctl & CDCLK_FREQ_SEL_MASK) {
6646 case CDCLK_FREQ_450_432:
6647 return 450000;
6648 case CDCLK_FREQ_337_308:
6649 return 337500;
6650 case CDCLK_FREQ_675_617:
6651 return 675000;
6652 default:
6653 WARN(1, "Unknown cd freq selection\n");
6654 }
6655 }
6656
6657 /* error case, do as if DPLL0 isn't enabled */
6658 return 24000;
6659}
6660
acd3f3d3
BP
6661static int broxton_get_display_clock_speed(struct drm_device *dev)
6662{
6663 struct drm_i915_private *dev_priv = to_i915(dev);
6664 uint32_t cdctl = I915_READ(CDCLK_CTL);
6665 uint32_t pll_ratio = I915_READ(BXT_DE_PLL_CTL) & BXT_DE_PLL_RATIO_MASK;
6666 uint32_t pll_enab = I915_READ(BXT_DE_PLL_ENABLE);
6667 int cdclk;
6668
6669 if (!(pll_enab & BXT_DE_PLL_PLL_ENABLE))
6670 return 19200;
6671
6672 cdclk = 19200 * pll_ratio / 2;
6673
6674 switch (cdctl & BXT_CDCLK_CD2X_DIV_SEL_MASK) {
6675 case BXT_CDCLK_CD2X_DIV_SEL_1:
6676 return cdclk; /* 576MHz or 624MHz */
6677 case BXT_CDCLK_CD2X_DIV_SEL_1_5:
6678 return cdclk * 2 / 3; /* 384MHz */
6679 case BXT_CDCLK_CD2X_DIV_SEL_2:
6680 return cdclk / 2; /* 288MHz */
6681 case BXT_CDCLK_CD2X_DIV_SEL_4:
6682 return cdclk / 4; /* 144MHz */
6683 }
6684
6685 /* error case, do as if DE PLL isn't enabled */
6686 return 19200;
6687}
6688
1652d19e
VS
6689static int broadwell_get_display_clock_speed(struct drm_device *dev)
6690{
6691 struct drm_i915_private *dev_priv = dev->dev_private;
6692 uint32_t lcpll = I915_READ(LCPLL_CTL);
6693 uint32_t freq = lcpll & LCPLL_CLK_FREQ_MASK;
6694
6695 if (lcpll & LCPLL_CD_SOURCE_FCLK)
6696 return 800000;
6697 else if (I915_READ(FUSE_STRAP) & HSW_CDCLK_LIMIT)
6698 return 450000;
6699 else if (freq == LCPLL_CLK_FREQ_450)
6700 return 450000;
6701 else if (freq == LCPLL_CLK_FREQ_54O_BDW)
6702 return 540000;
6703 else if (freq == LCPLL_CLK_FREQ_337_5_BDW)
6704 return 337500;
6705 else
6706 return 675000;
6707}
6708
6709static int haswell_get_display_clock_speed(struct drm_device *dev)
6710{
6711 struct drm_i915_private *dev_priv = dev->dev_private;
6712 uint32_t lcpll = I915_READ(LCPLL_CTL);
6713 uint32_t freq = lcpll & LCPLL_CLK_FREQ_MASK;
6714
6715 if (lcpll & LCPLL_CD_SOURCE_FCLK)
6716 return 800000;
6717 else if (I915_READ(FUSE_STRAP) & HSW_CDCLK_LIMIT)
6718 return 450000;
6719 else if (freq == LCPLL_CLK_FREQ_450)
6720 return 450000;
6721 else if (IS_HSW_ULT(dev))
6722 return 337500;
6723 else
6724 return 540000;
79e53945
JB
6725}
6726
25eb05fc
JB
6727static int valleyview_get_display_clock_speed(struct drm_device *dev)
6728{
bfa7df01
VS
6729 return vlv_get_cck_clock_hpll(to_i915(dev), "cdclk",
6730 CCK_DISPLAY_CLOCK_CONTROL);
25eb05fc
JB
6731}
6732
b37a6434
VS
6733static int ilk_get_display_clock_speed(struct drm_device *dev)
6734{
6735 return 450000;
6736}
6737
e70236a8
JB
6738static int i945_get_display_clock_speed(struct drm_device *dev)
6739{
6740 return 400000;
6741}
79e53945 6742
e70236a8 6743static int i915_get_display_clock_speed(struct drm_device *dev)
79e53945 6744{
e907f170 6745 return 333333;
e70236a8 6746}
79e53945 6747
e70236a8
JB
6748static int i9xx_misc_get_display_clock_speed(struct drm_device *dev)
6749{
6750 return 200000;
6751}
79e53945 6752
257a7ffc
DV
6753static int pnv_get_display_clock_speed(struct drm_device *dev)
6754{
6755 u16 gcfgc = 0;
6756
6757 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
6758
6759 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
6760 case GC_DISPLAY_CLOCK_267_MHZ_PNV:
e907f170 6761 return 266667;
257a7ffc 6762 case GC_DISPLAY_CLOCK_333_MHZ_PNV:
e907f170 6763 return 333333;
257a7ffc 6764 case GC_DISPLAY_CLOCK_444_MHZ_PNV:
e907f170 6765 return 444444;
257a7ffc
DV
6766 case GC_DISPLAY_CLOCK_200_MHZ_PNV:
6767 return 200000;
6768 default:
6769 DRM_ERROR("Unknown pnv display core clock 0x%04x\n", gcfgc);
6770 case GC_DISPLAY_CLOCK_133_MHZ_PNV:
e907f170 6771 return 133333;
257a7ffc 6772 case GC_DISPLAY_CLOCK_167_MHZ_PNV:
e907f170 6773 return 166667;
257a7ffc
DV
6774 }
6775}
6776
e70236a8
JB
6777static int i915gm_get_display_clock_speed(struct drm_device *dev)
6778{
6779 u16 gcfgc = 0;
79e53945 6780
e70236a8
JB
6781 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
6782
6783 if (gcfgc & GC_LOW_FREQUENCY_ENABLE)
e907f170 6784 return 133333;
e70236a8
JB
6785 else {
6786 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
6787 case GC_DISPLAY_CLOCK_333_MHZ:
e907f170 6788 return 333333;
e70236a8
JB
6789 default:
6790 case GC_DISPLAY_CLOCK_190_200_MHZ:
6791 return 190000;
79e53945 6792 }
e70236a8
JB
6793 }
6794}
6795
6796static int i865_get_display_clock_speed(struct drm_device *dev)
6797{
e907f170 6798 return 266667;
e70236a8
JB
6799}
6800
1b1d2716 6801static int i85x_get_display_clock_speed(struct drm_device *dev)
e70236a8
JB
6802{
6803 u16 hpllcc = 0;
1b1d2716 6804
65cd2b3f
VS
6805 /*
6806 * 852GM/852GMV only supports 133 MHz and the HPLLCC
6807 * encoding is different :(
6808 * FIXME is this the right way to detect 852GM/852GMV?
6809 */
6810 if (dev->pdev->revision == 0x1)
6811 return 133333;
6812
1b1d2716
VS
6813 pci_bus_read_config_word(dev->pdev->bus,
6814 PCI_DEVFN(0, 3), HPLLCC, &hpllcc);
6815
e70236a8
JB
6816 /* Assume that the hardware is in the high speed state. This
6817 * should be the default.
6818 */
6819 switch (hpllcc & GC_CLOCK_CONTROL_MASK) {
6820 case GC_CLOCK_133_200:
1b1d2716 6821 case GC_CLOCK_133_200_2:
e70236a8
JB
6822 case GC_CLOCK_100_200:
6823 return 200000;
6824 case GC_CLOCK_166_250:
6825 return 250000;
6826 case GC_CLOCK_100_133:
e907f170 6827 return 133333;
1b1d2716
VS
6828 case GC_CLOCK_133_266:
6829 case GC_CLOCK_133_266_2:
6830 case GC_CLOCK_166_266:
6831 return 266667;
e70236a8 6832 }
79e53945 6833
e70236a8
JB
6834 /* Shouldn't happen */
6835 return 0;
6836}
79e53945 6837
e70236a8
JB
6838static int i830_get_display_clock_speed(struct drm_device *dev)
6839{
e907f170 6840 return 133333;
79e53945
JB
6841}
6842
34edce2f
VS
6843static unsigned int intel_hpll_vco(struct drm_device *dev)
6844{
6845 struct drm_i915_private *dev_priv = dev->dev_private;
6846 static const unsigned int blb_vco[8] = {
6847 [0] = 3200000,
6848 [1] = 4000000,
6849 [2] = 5333333,
6850 [3] = 4800000,
6851 [4] = 6400000,
6852 };
6853 static const unsigned int pnv_vco[8] = {
6854 [0] = 3200000,
6855 [1] = 4000000,
6856 [2] = 5333333,
6857 [3] = 4800000,
6858 [4] = 2666667,
6859 };
6860 static const unsigned int cl_vco[8] = {
6861 [0] = 3200000,
6862 [1] = 4000000,
6863 [2] = 5333333,
6864 [3] = 6400000,
6865 [4] = 3333333,
6866 [5] = 3566667,
6867 [6] = 4266667,
6868 };
6869 static const unsigned int elk_vco[8] = {
6870 [0] = 3200000,
6871 [1] = 4000000,
6872 [2] = 5333333,
6873 [3] = 4800000,
6874 };
6875 static const unsigned int ctg_vco[8] = {
6876 [0] = 3200000,
6877 [1] = 4000000,
6878 [2] = 5333333,
6879 [3] = 6400000,
6880 [4] = 2666667,
6881 [5] = 4266667,
6882 };
6883 const unsigned int *vco_table;
6884 unsigned int vco;
6885 uint8_t tmp = 0;
6886
6887 /* FIXME other chipsets? */
6888 if (IS_GM45(dev))
6889 vco_table = ctg_vco;
6890 else if (IS_G4X(dev))
6891 vco_table = elk_vco;
6892 else if (IS_CRESTLINE(dev))
6893 vco_table = cl_vco;
6894 else if (IS_PINEVIEW(dev))
6895 vco_table = pnv_vco;
6896 else if (IS_G33(dev))
6897 vco_table = blb_vco;
6898 else
6899 return 0;
6900
6901 tmp = I915_READ(IS_MOBILE(dev) ? HPLLVCO_MOBILE : HPLLVCO);
6902
6903 vco = vco_table[tmp & 0x7];
6904 if (vco == 0)
6905 DRM_ERROR("Bad HPLL VCO (HPLLVCO=0x%02x)\n", tmp);
6906 else
6907 DRM_DEBUG_KMS("HPLL VCO %u kHz\n", vco);
6908
6909 return vco;
6910}
6911
6912static int gm45_get_display_clock_speed(struct drm_device *dev)
6913{
6914 unsigned int cdclk_sel, vco = intel_hpll_vco(dev);
6915 uint16_t tmp = 0;
6916
6917 pci_read_config_word(dev->pdev, GCFGC, &tmp);
6918
6919 cdclk_sel = (tmp >> 12) & 0x1;
6920
6921 switch (vco) {
6922 case 2666667:
6923 case 4000000:
6924 case 5333333:
6925 return cdclk_sel ? 333333 : 222222;
6926 case 3200000:
6927 return cdclk_sel ? 320000 : 228571;
6928 default:
6929 DRM_ERROR("Unable to determine CDCLK. HPLL VCO=%u, CFGC=0x%04x\n", vco, tmp);
6930 return 222222;
6931 }
6932}
6933
6934static int i965gm_get_display_clock_speed(struct drm_device *dev)
6935{
6936 static const uint8_t div_3200[] = { 16, 10, 8 };
6937 static const uint8_t div_4000[] = { 20, 12, 10 };
6938 static const uint8_t div_5333[] = { 24, 16, 14 };
6939 const uint8_t *div_table;
6940 unsigned int cdclk_sel, vco = intel_hpll_vco(dev);
6941 uint16_t tmp = 0;
6942
6943 pci_read_config_word(dev->pdev, GCFGC, &tmp);
6944
6945 cdclk_sel = ((tmp >> 8) & 0x1f) - 1;
6946
6947 if (cdclk_sel >= ARRAY_SIZE(div_3200))
6948 goto fail;
6949
6950 switch (vco) {
6951 case 3200000:
6952 div_table = div_3200;
6953 break;
6954 case 4000000:
6955 div_table = div_4000;
6956 break;
6957 case 5333333:
6958 div_table = div_5333;
6959 break;
6960 default:
6961 goto fail;
6962 }
6963
6964 return DIV_ROUND_CLOSEST(vco, div_table[cdclk_sel]);
6965
caf4e252 6966fail:
34edce2f
VS
6967 DRM_ERROR("Unable to determine CDCLK. HPLL VCO=%u kHz, CFGC=0x%04x\n", vco, tmp);
6968 return 200000;
6969}
6970
6971static int g33_get_display_clock_speed(struct drm_device *dev)
6972{
6973 static const uint8_t div_3200[] = { 12, 10, 8, 7, 5, 16 };
6974 static const uint8_t div_4000[] = { 14, 12, 10, 8, 6, 20 };
6975 static const uint8_t div_4800[] = { 20, 14, 12, 10, 8, 24 };
6976 static const uint8_t div_5333[] = { 20, 16, 12, 12, 8, 28 };
6977 const uint8_t *div_table;
6978 unsigned int cdclk_sel, vco = intel_hpll_vco(dev);
6979 uint16_t tmp = 0;
6980
6981 pci_read_config_word(dev->pdev, GCFGC, &tmp);
6982
6983 cdclk_sel = (tmp >> 4) & 0x7;
6984
6985 if (cdclk_sel >= ARRAY_SIZE(div_3200))
6986 goto fail;
6987
6988 switch (vco) {
6989 case 3200000:
6990 div_table = div_3200;
6991 break;
6992 case 4000000:
6993 div_table = div_4000;
6994 break;
6995 case 4800000:
6996 div_table = div_4800;
6997 break;
6998 case 5333333:
6999 div_table = div_5333;
7000 break;
7001 default:
7002 goto fail;
7003 }
7004
7005 return DIV_ROUND_CLOSEST(vco, div_table[cdclk_sel]);
7006
caf4e252 7007fail:
34edce2f
VS
7008 DRM_ERROR("Unable to determine CDCLK. HPLL VCO=%u kHz, CFGC=0x%08x\n", vco, tmp);
7009 return 190476;
7010}
7011
2c07245f 7012static void
a65851af 7013intel_reduce_m_n_ratio(uint32_t *num, uint32_t *den)
2c07245f 7014{
a65851af
VS
7015 while (*num > DATA_LINK_M_N_MASK ||
7016 *den > DATA_LINK_M_N_MASK) {
2c07245f
ZW
7017 *num >>= 1;
7018 *den >>= 1;
7019 }
7020}
7021
a65851af
VS
7022static void compute_m_n(unsigned int m, unsigned int n,
7023 uint32_t *ret_m, uint32_t *ret_n)
7024{
7025 *ret_n = min_t(unsigned int, roundup_pow_of_two(n), DATA_LINK_N_MAX);
7026 *ret_m = div_u64((uint64_t) m * *ret_n, n);
7027 intel_reduce_m_n_ratio(ret_m, ret_n);
7028}
7029
e69d0bc1
DV
7030void
7031intel_link_compute_m_n(int bits_per_pixel, int nlanes,
7032 int pixel_clock, int link_clock,
7033 struct intel_link_m_n *m_n)
2c07245f 7034{
e69d0bc1 7035 m_n->tu = 64;
a65851af
VS
7036
7037 compute_m_n(bits_per_pixel * pixel_clock,
7038 link_clock * nlanes * 8,
7039 &m_n->gmch_m, &m_n->gmch_n);
7040
7041 compute_m_n(pixel_clock, link_clock,
7042 &m_n->link_m, &m_n->link_n);
2c07245f
ZW
7043}
7044
a7615030
CW
7045static inline bool intel_panel_use_ssc(struct drm_i915_private *dev_priv)
7046{
d330a953
JN
7047 if (i915.panel_use_ssc >= 0)
7048 return i915.panel_use_ssc != 0;
41aa3448 7049 return dev_priv->vbt.lvds_use_ssc
435793df 7050 && !(dev_priv->quirks & QUIRK_LVDS_SSC_DISABLE);
a7615030
CW
7051}
7052
a93e255f
ACO
7053static int i9xx_get_refclk(const struct intel_crtc_state *crtc_state,
7054 int num_connectors)
c65d77d8 7055{
a93e255f 7056 struct drm_device *dev = crtc_state->base.crtc->dev;
c65d77d8
JB
7057 struct drm_i915_private *dev_priv = dev->dev_private;
7058 int refclk;
7059
a93e255f
ACO
7060 WARN_ON(!crtc_state->base.state);
7061
5ab7b0b7 7062 if (IS_VALLEYVIEW(dev) || IS_BROXTON(dev)) {
9a0ea498 7063 refclk = 100000;
a93e255f 7064 } else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
c65d77d8 7065 intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
e91e941b
VS
7066 refclk = dev_priv->vbt.lvds_ssc_freq;
7067 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
c65d77d8
JB
7068 } else if (!IS_GEN2(dev)) {
7069 refclk = 96000;
7070 } else {
7071 refclk = 48000;
7072 }
7073
7074 return refclk;
7075}
7076
7429e9d4 7077static uint32_t pnv_dpll_compute_fp(struct dpll *dpll)
c65d77d8 7078{
7df00d7a 7079 return (1 << dpll->n) << 16 | dpll->m2;
7429e9d4 7080}
f47709a9 7081
7429e9d4
DV
7082static uint32_t i9xx_dpll_compute_fp(struct dpll *dpll)
7083{
7084 return dpll->n << 16 | dpll->m1 << 8 | dpll->m2;
c65d77d8
JB
7085}
7086
f47709a9 7087static void i9xx_update_pll_dividers(struct intel_crtc *crtc,
190f68c5 7088 struct intel_crtc_state *crtc_state,
a7516a05
JB
7089 intel_clock_t *reduced_clock)
7090{
f47709a9 7091 struct drm_device *dev = crtc->base.dev;
a7516a05
JB
7092 u32 fp, fp2 = 0;
7093
7094 if (IS_PINEVIEW(dev)) {
190f68c5 7095 fp = pnv_dpll_compute_fp(&crtc_state->dpll);
a7516a05 7096 if (reduced_clock)
7429e9d4 7097 fp2 = pnv_dpll_compute_fp(reduced_clock);
a7516a05 7098 } else {
190f68c5 7099 fp = i9xx_dpll_compute_fp(&crtc_state->dpll);
a7516a05 7100 if (reduced_clock)
7429e9d4 7101 fp2 = i9xx_dpll_compute_fp(reduced_clock);
a7516a05
JB
7102 }
7103
190f68c5 7104 crtc_state->dpll_hw_state.fp0 = fp;
a7516a05 7105
f47709a9 7106 crtc->lowfreq_avail = false;
a93e255f 7107 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
ab585dea 7108 reduced_clock) {
190f68c5 7109 crtc_state->dpll_hw_state.fp1 = fp2;
f47709a9 7110 crtc->lowfreq_avail = true;
a7516a05 7111 } else {
190f68c5 7112 crtc_state->dpll_hw_state.fp1 = fp;
a7516a05
JB
7113 }
7114}
7115
5e69f97f
CML
7116static void vlv_pllb_recal_opamp(struct drm_i915_private *dev_priv, enum pipe
7117 pipe)
89b667f8
JB
7118{
7119 u32 reg_val;
7120
7121 /*
7122 * PLLB opamp always calibrates to max value of 0x3f, force enable it
7123 * and set it to a reasonable value instead.
7124 */
ab3c759a 7125 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
89b667f8
JB
7126 reg_val &= 0xffffff00;
7127 reg_val |= 0x00000030;
ab3c759a 7128 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
89b667f8 7129
ab3c759a 7130 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
89b667f8
JB
7131 reg_val &= 0x8cffffff;
7132 reg_val = 0x8c000000;
ab3c759a 7133 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
89b667f8 7134
ab3c759a 7135 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
89b667f8 7136 reg_val &= 0xffffff00;
ab3c759a 7137 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
89b667f8 7138
ab3c759a 7139 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
89b667f8
JB
7140 reg_val &= 0x00ffffff;
7141 reg_val |= 0xb0000000;
ab3c759a 7142 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
89b667f8
JB
7143}
7144
b551842d
DV
7145static void intel_pch_transcoder_set_m_n(struct intel_crtc *crtc,
7146 struct intel_link_m_n *m_n)
7147{
7148 struct drm_device *dev = crtc->base.dev;
7149 struct drm_i915_private *dev_priv = dev->dev_private;
7150 int pipe = crtc->pipe;
7151
e3b95f1e
DV
7152 I915_WRITE(PCH_TRANS_DATA_M1(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
7153 I915_WRITE(PCH_TRANS_DATA_N1(pipe), m_n->gmch_n);
7154 I915_WRITE(PCH_TRANS_LINK_M1(pipe), m_n->link_m);
7155 I915_WRITE(PCH_TRANS_LINK_N1(pipe), m_n->link_n);
b551842d
DV
7156}
7157
7158static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
f769cd24
VK
7159 struct intel_link_m_n *m_n,
7160 struct intel_link_m_n *m2_n2)
b551842d
DV
7161{
7162 struct drm_device *dev = crtc->base.dev;
7163 struct drm_i915_private *dev_priv = dev->dev_private;
7164 int pipe = crtc->pipe;
6e3c9717 7165 enum transcoder transcoder = crtc->config->cpu_transcoder;
b551842d
DV
7166
7167 if (INTEL_INFO(dev)->gen >= 5) {
7168 I915_WRITE(PIPE_DATA_M1(transcoder), TU_SIZE(m_n->tu) | m_n->gmch_m);
7169 I915_WRITE(PIPE_DATA_N1(transcoder), m_n->gmch_n);
7170 I915_WRITE(PIPE_LINK_M1(transcoder), m_n->link_m);
7171 I915_WRITE(PIPE_LINK_N1(transcoder), m_n->link_n);
f769cd24
VK
7172 /* M2_N2 registers to be set only for gen < 8 (M2_N2 available
7173 * for gen < 8) and if DRRS is supported (to make sure the
7174 * registers are not unnecessarily accessed).
7175 */
44395bfe 7176 if (m2_n2 && (IS_CHERRYVIEW(dev) || INTEL_INFO(dev)->gen < 8) &&
6e3c9717 7177 crtc->config->has_drrs) {
f769cd24
VK
7178 I915_WRITE(PIPE_DATA_M2(transcoder),
7179 TU_SIZE(m2_n2->tu) | m2_n2->gmch_m);
7180 I915_WRITE(PIPE_DATA_N2(transcoder), m2_n2->gmch_n);
7181 I915_WRITE(PIPE_LINK_M2(transcoder), m2_n2->link_m);
7182 I915_WRITE(PIPE_LINK_N2(transcoder), m2_n2->link_n);
7183 }
b551842d 7184 } else {
e3b95f1e
DV
7185 I915_WRITE(PIPE_DATA_M_G4X(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
7186 I915_WRITE(PIPE_DATA_N_G4X(pipe), m_n->gmch_n);
7187 I915_WRITE(PIPE_LINK_M_G4X(pipe), m_n->link_m);
7188 I915_WRITE(PIPE_LINK_N_G4X(pipe), m_n->link_n);
b551842d
DV
7189 }
7190}
7191
fe3cd48d 7192void intel_dp_set_m_n(struct intel_crtc *crtc, enum link_m_n_set m_n)
03afc4a2 7193{
fe3cd48d
R
7194 struct intel_link_m_n *dp_m_n, *dp_m2_n2 = NULL;
7195
7196 if (m_n == M1_N1) {
7197 dp_m_n = &crtc->config->dp_m_n;
7198 dp_m2_n2 = &crtc->config->dp_m2_n2;
7199 } else if (m_n == M2_N2) {
7200
7201 /*
7202 * M2_N2 registers are not supported. Hence m2_n2 divider value
7203 * needs to be programmed into M1_N1.
7204 */
7205 dp_m_n = &crtc->config->dp_m2_n2;
7206 } else {
7207 DRM_ERROR("Unsupported divider value\n");
7208 return;
7209 }
7210
6e3c9717
ACO
7211 if (crtc->config->has_pch_encoder)
7212 intel_pch_transcoder_set_m_n(crtc, &crtc->config->dp_m_n);
03afc4a2 7213 else
fe3cd48d 7214 intel_cpu_transcoder_set_m_n(crtc, dp_m_n, dp_m2_n2);
03afc4a2
DV
7215}
7216
251ac862
DV
7217static void vlv_compute_dpll(struct intel_crtc *crtc,
7218 struct intel_crtc_state *pipe_config)
bdd4b6a6
DV
7219{
7220 u32 dpll, dpll_md;
7221
7222 /*
7223 * Enable DPIO clock input. We should never disable the reference
7224 * clock for pipe B, since VGA hotplug / manual detection depends
7225 * on it.
7226 */
60bfe44f
VS
7227 dpll = DPLL_EXT_BUFFER_ENABLE_VLV | DPLL_REF_CLK_ENABLE_VLV |
7228 DPLL_VGA_MODE_DIS | DPLL_INTEGRATED_REF_CLK_VLV;
bdd4b6a6
DV
7229 /* We should never disable this, set it here for state tracking */
7230 if (crtc->pipe == PIPE_B)
7231 dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
7232 dpll |= DPLL_VCO_ENABLE;
d288f65f 7233 pipe_config->dpll_hw_state.dpll = dpll;
bdd4b6a6 7234
d288f65f 7235 dpll_md = (pipe_config->pixel_multiplier - 1)
bdd4b6a6 7236 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
d288f65f 7237 pipe_config->dpll_hw_state.dpll_md = dpll_md;
bdd4b6a6
DV
7238}
7239
d288f65f 7240static void vlv_prepare_pll(struct intel_crtc *crtc,
5cec258b 7241 const struct intel_crtc_state *pipe_config)
a0c4da24 7242{
f47709a9 7243 struct drm_device *dev = crtc->base.dev;
a0c4da24 7244 struct drm_i915_private *dev_priv = dev->dev_private;
f47709a9 7245 int pipe = crtc->pipe;
bdd4b6a6 7246 u32 mdiv;
a0c4da24 7247 u32 bestn, bestm1, bestm2, bestp1, bestp2;
bdd4b6a6 7248 u32 coreclk, reg_val;
a0c4da24 7249
a580516d 7250 mutex_lock(&dev_priv->sb_lock);
09153000 7251
d288f65f
VS
7252 bestn = pipe_config->dpll.n;
7253 bestm1 = pipe_config->dpll.m1;
7254 bestm2 = pipe_config->dpll.m2;
7255 bestp1 = pipe_config->dpll.p1;
7256 bestp2 = pipe_config->dpll.p2;
a0c4da24 7257
89b667f8
JB
7258 /* See eDP HDMI DPIO driver vbios notes doc */
7259
7260 /* PLL B needs special handling */
bdd4b6a6 7261 if (pipe == PIPE_B)
5e69f97f 7262 vlv_pllb_recal_opamp(dev_priv, pipe);
89b667f8
JB
7263
7264 /* Set up Tx target for periodic Rcomp update */
ab3c759a 7265 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9_BCAST, 0x0100000f);
89b667f8
JB
7266
7267 /* Disable target IRef on PLL */
ab3c759a 7268 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW8(pipe));
89b667f8 7269 reg_val &= 0x00ffffff;
ab3c759a 7270 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW8(pipe), reg_val);
89b667f8
JB
7271
7272 /* Disable fast lock */
ab3c759a 7273 vlv_dpio_write(dev_priv, pipe, VLV_CMN_DW0, 0x610);
89b667f8
JB
7274
7275 /* Set idtafcrecal before PLL is enabled */
a0c4da24
JB
7276 mdiv = ((bestm1 << DPIO_M1DIV_SHIFT) | (bestm2 & DPIO_M2DIV_MASK));
7277 mdiv |= ((bestp1 << DPIO_P1_SHIFT) | (bestp2 << DPIO_P2_SHIFT));
7278 mdiv |= ((bestn << DPIO_N_SHIFT));
a0c4da24 7279 mdiv |= (1 << DPIO_K_SHIFT);
7df5080b
JB
7280
7281 /*
7282 * Post divider depends on pixel clock rate, DAC vs digital (and LVDS,
7283 * but we don't support that).
7284 * Note: don't use the DAC post divider as it seems unstable.
7285 */
7286 mdiv |= (DPIO_POST_DIV_HDMIDP << DPIO_POST_DIV_SHIFT);
ab3c759a 7287 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
a0c4da24 7288
a0c4da24 7289 mdiv |= DPIO_ENABLE_CALIBRATION;
ab3c759a 7290 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
a0c4da24 7291
89b667f8 7292 /* Set HBR and RBR LPF coefficients */
d288f65f 7293 if (pipe_config->port_clock == 162000 ||
409ee761
ACO
7294 intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG) ||
7295 intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI))
ab3c759a 7296 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
885b0120 7297 0x009f0003);
89b667f8 7298 else
ab3c759a 7299 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
89b667f8
JB
7300 0x00d0000f);
7301
681a8504 7302 if (pipe_config->has_dp_encoder) {
89b667f8 7303 /* Use SSC source */
bdd4b6a6 7304 if (pipe == PIPE_A)
ab3c759a 7305 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
89b667f8
JB
7306 0x0df40000);
7307 else
ab3c759a 7308 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
89b667f8
JB
7309 0x0df70000);
7310 } else { /* HDMI or VGA */
7311 /* Use bend source */
bdd4b6a6 7312 if (pipe == PIPE_A)
ab3c759a 7313 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
89b667f8
JB
7314 0x0df70000);
7315 else
ab3c759a 7316 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
89b667f8
JB
7317 0x0df40000);
7318 }
a0c4da24 7319
ab3c759a 7320 coreclk = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW7(pipe));
89b667f8 7321 coreclk = (coreclk & 0x0000ff00) | 0x01c00000;
409ee761
ACO
7322 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) ||
7323 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))
89b667f8 7324 coreclk |= 0x01000000;
ab3c759a 7325 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW7(pipe), coreclk);
a0c4da24 7326
ab3c759a 7327 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW11(pipe), 0x87871000);
a580516d 7328 mutex_unlock(&dev_priv->sb_lock);
a0c4da24
JB
7329}
7330
251ac862
DV
7331static void chv_compute_dpll(struct intel_crtc *crtc,
7332 struct intel_crtc_state *pipe_config)
1ae0d137 7333{
60bfe44f
VS
7334 pipe_config->dpll_hw_state.dpll = DPLL_SSC_REF_CLK_CHV |
7335 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS |
1ae0d137
VS
7336 DPLL_VCO_ENABLE;
7337 if (crtc->pipe != PIPE_A)
d288f65f 7338 pipe_config->dpll_hw_state.dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
1ae0d137 7339
d288f65f
VS
7340 pipe_config->dpll_hw_state.dpll_md =
7341 (pipe_config->pixel_multiplier - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT;
1ae0d137
VS
7342}
7343
d288f65f 7344static void chv_prepare_pll(struct intel_crtc *crtc,
5cec258b 7345 const struct intel_crtc_state *pipe_config)
9d556c99
CML
7346{
7347 struct drm_device *dev = crtc->base.dev;
7348 struct drm_i915_private *dev_priv = dev->dev_private;
7349 int pipe = crtc->pipe;
7350 int dpll_reg = DPLL(crtc->pipe);
7351 enum dpio_channel port = vlv_pipe_to_channel(pipe);
9cbe40c1 7352 u32 loopfilter, tribuf_calcntr;
9d556c99 7353 u32 bestn, bestm1, bestm2, bestp1, bestp2, bestm2_frac;
a945ce7e 7354 u32 dpio_val;
9cbe40c1 7355 int vco;
9d556c99 7356
d288f65f
VS
7357 bestn = pipe_config->dpll.n;
7358 bestm2_frac = pipe_config->dpll.m2 & 0x3fffff;
7359 bestm1 = pipe_config->dpll.m1;
7360 bestm2 = pipe_config->dpll.m2 >> 22;
7361 bestp1 = pipe_config->dpll.p1;
7362 bestp2 = pipe_config->dpll.p2;
9cbe40c1 7363 vco = pipe_config->dpll.vco;
a945ce7e 7364 dpio_val = 0;
9cbe40c1 7365 loopfilter = 0;
9d556c99
CML
7366
7367 /*
7368 * Enable Refclk and SSC
7369 */
a11b0703 7370 I915_WRITE(dpll_reg,
d288f65f 7371 pipe_config->dpll_hw_state.dpll & ~DPLL_VCO_ENABLE);
a11b0703 7372
a580516d 7373 mutex_lock(&dev_priv->sb_lock);
9d556c99 7374
9d556c99
CML
7375 /* p1 and p2 divider */
7376 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW13(port),
7377 5 << DPIO_CHV_S1_DIV_SHIFT |
7378 bestp1 << DPIO_CHV_P1_DIV_SHIFT |
7379 bestp2 << DPIO_CHV_P2_DIV_SHIFT |
7380 1 << DPIO_CHV_K_DIV_SHIFT);
7381
7382 /* Feedback post-divider - m2 */
7383 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW0(port), bestm2);
7384
7385 /* Feedback refclk divider - n and m1 */
7386 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW1(port),
7387 DPIO_CHV_M1_DIV_BY_2 |
7388 1 << DPIO_CHV_N_DIV_SHIFT);
7389
7390 /* M2 fraction division */
25a25dfc 7391 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW2(port), bestm2_frac);
9d556c99
CML
7392
7393 /* M2 fraction division enable */
a945ce7e
VP
7394 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW3(port));
7395 dpio_val &= ~(DPIO_CHV_FEEDFWD_GAIN_MASK | DPIO_CHV_FRAC_DIV_EN);
7396 dpio_val |= (2 << DPIO_CHV_FEEDFWD_GAIN_SHIFT);
7397 if (bestm2_frac)
7398 dpio_val |= DPIO_CHV_FRAC_DIV_EN;
7399 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW3(port), dpio_val);
9d556c99 7400
de3a0fde
VP
7401 /* Program digital lock detect threshold */
7402 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW9(port));
7403 dpio_val &= ~(DPIO_CHV_INT_LOCK_THRESHOLD_MASK |
7404 DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE);
7405 dpio_val |= (0x5 << DPIO_CHV_INT_LOCK_THRESHOLD_SHIFT);
7406 if (!bestm2_frac)
7407 dpio_val |= DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE;
7408 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW9(port), dpio_val);
7409
9d556c99 7410 /* Loop filter */
9cbe40c1
VP
7411 if (vco == 5400000) {
7412 loopfilter |= (0x3 << DPIO_CHV_PROP_COEFF_SHIFT);
7413 loopfilter |= (0x8 << DPIO_CHV_INT_COEFF_SHIFT);
7414 loopfilter |= (0x1 << DPIO_CHV_GAIN_CTRL_SHIFT);
7415 tribuf_calcntr = 0x9;
7416 } else if (vco <= 6200000) {
7417 loopfilter |= (0x5 << DPIO_CHV_PROP_COEFF_SHIFT);
7418 loopfilter |= (0xB << DPIO_CHV_INT_COEFF_SHIFT);
7419 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
7420 tribuf_calcntr = 0x9;
7421 } else if (vco <= 6480000) {
7422 loopfilter |= (0x4 << DPIO_CHV_PROP_COEFF_SHIFT);
7423 loopfilter |= (0x9 << DPIO_CHV_INT_COEFF_SHIFT);
7424 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
7425 tribuf_calcntr = 0x8;
7426 } else {
7427 /* Not supported. Apply the same limits as in the max case */
7428 loopfilter |= (0x4 << DPIO_CHV_PROP_COEFF_SHIFT);
7429 loopfilter |= (0x9 << DPIO_CHV_INT_COEFF_SHIFT);
7430 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
7431 tribuf_calcntr = 0;
7432 }
9d556c99
CML
7433 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW6(port), loopfilter);
7434
968040b2 7435 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW8(port));
9cbe40c1
VP
7436 dpio_val &= ~DPIO_CHV_TDC_TARGET_CNT_MASK;
7437 dpio_val |= (tribuf_calcntr << DPIO_CHV_TDC_TARGET_CNT_SHIFT);
7438 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW8(port), dpio_val);
7439
9d556c99
CML
7440 /* AFC Recal */
7441 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port),
7442 vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port)) |
7443 DPIO_AFC_RECAL);
7444
a580516d 7445 mutex_unlock(&dev_priv->sb_lock);
9d556c99
CML
7446}
7447
d288f65f
VS
7448/**
7449 * vlv_force_pll_on - forcibly enable just the PLL
7450 * @dev_priv: i915 private structure
7451 * @pipe: pipe PLL to enable
7452 * @dpll: PLL configuration
7453 *
7454 * Enable the PLL for @pipe using the supplied @dpll config. To be used
7455 * in cases where we need the PLL enabled even when @pipe is not going to
7456 * be enabled.
7457 */
7458void vlv_force_pll_on(struct drm_device *dev, enum pipe pipe,
7459 const struct dpll *dpll)
7460{
7461 struct intel_crtc *crtc =
7462 to_intel_crtc(intel_get_crtc_for_pipe(dev, pipe));
5cec258b 7463 struct intel_crtc_state pipe_config = {
a93e255f 7464 .base.crtc = &crtc->base,
d288f65f
VS
7465 .pixel_multiplier = 1,
7466 .dpll = *dpll,
7467 };
7468
7469 if (IS_CHERRYVIEW(dev)) {
251ac862 7470 chv_compute_dpll(crtc, &pipe_config);
d288f65f
VS
7471 chv_prepare_pll(crtc, &pipe_config);
7472 chv_enable_pll(crtc, &pipe_config);
7473 } else {
251ac862 7474 vlv_compute_dpll(crtc, &pipe_config);
d288f65f
VS
7475 vlv_prepare_pll(crtc, &pipe_config);
7476 vlv_enable_pll(crtc, &pipe_config);
7477 }
7478}
7479
7480/**
7481 * vlv_force_pll_off - forcibly disable just the PLL
7482 * @dev_priv: i915 private structure
7483 * @pipe: pipe PLL to disable
7484 *
7485 * Disable the PLL for @pipe. To be used in cases where we need
7486 * the PLL enabled even when @pipe is not going to be enabled.
7487 */
7488void vlv_force_pll_off(struct drm_device *dev, enum pipe pipe)
7489{
7490 if (IS_CHERRYVIEW(dev))
7491 chv_disable_pll(to_i915(dev), pipe);
7492 else
7493 vlv_disable_pll(to_i915(dev), pipe);
7494}
7495
251ac862
DV
7496static void i9xx_compute_dpll(struct intel_crtc *crtc,
7497 struct intel_crtc_state *crtc_state,
7498 intel_clock_t *reduced_clock,
7499 int num_connectors)
eb1cbe48 7500{
f47709a9 7501 struct drm_device *dev = crtc->base.dev;
eb1cbe48 7502 struct drm_i915_private *dev_priv = dev->dev_private;
eb1cbe48
DV
7503 u32 dpll;
7504 bool is_sdvo;
190f68c5 7505 struct dpll *clock = &crtc_state->dpll;
eb1cbe48 7506
190f68c5 7507 i9xx_update_pll_dividers(crtc, crtc_state, reduced_clock);
2a8f64ca 7508
a93e255f
ACO
7509 is_sdvo = intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_SDVO) ||
7510 intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_HDMI);
eb1cbe48
DV
7511
7512 dpll = DPLL_VGA_MODE_DIS;
7513
a93e255f 7514 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS))
eb1cbe48
DV
7515 dpll |= DPLLB_MODE_LVDS;
7516 else
7517 dpll |= DPLLB_MODE_DAC_SERIAL;
6cc5f341 7518
ef1b460d 7519 if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
190f68c5 7520 dpll |= (crtc_state->pixel_multiplier - 1)
198a037f 7521 << SDVO_MULTIPLIER_SHIFT_HIRES;
eb1cbe48 7522 }
198a037f
DV
7523
7524 if (is_sdvo)
4a33e48d 7525 dpll |= DPLL_SDVO_HIGH_SPEED;
198a037f 7526
190f68c5 7527 if (crtc_state->has_dp_encoder)
4a33e48d 7528 dpll |= DPLL_SDVO_HIGH_SPEED;
eb1cbe48
DV
7529
7530 /* compute bitmask from p1 value */
7531 if (IS_PINEVIEW(dev))
7532 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
7533 else {
7534 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
7535 if (IS_G4X(dev) && reduced_clock)
7536 dpll |= (1 << (reduced_clock->p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
7537 }
7538 switch (clock->p2) {
7539 case 5:
7540 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
7541 break;
7542 case 7:
7543 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
7544 break;
7545 case 10:
7546 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
7547 break;
7548 case 14:
7549 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
7550 break;
7551 }
7552 if (INTEL_INFO(dev)->gen >= 4)
7553 dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);
7554
190f68c5 7555 if (crtc_state->sdvo_tv_clock)
eb1cbe48 7556 dpll |= PLL_REF_INPUT_TVCLKINBC;
a93e255f 7557 else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
eb1cbe48
DV
7558 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
7559 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
7560 else
7561 dpll |= PLL_REF_INPUT_DREFCLK;
7562
7563 dpll |= DPLL_VCO_ENABLE;
190f68c5 7564 crtc_state->dpll_hw_state.dpll = dpll;
8bcc2795 7565
eb1cbe48 7566 if (INTEL_INFO(dev)->gen >= 4) {
190f68c5 7567 u32 dpll_md = (crtc_state->pixel_multiplier - 1)
ef1b460d 7568 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
190f68c5 7569 crtc_state->dpll_hw_state.dpll_md = dpll_md;
eb1cbe48
DV
7570 }
7571}
7572
251ac862
DV
7573static void i8xx_compute_dpll(struct intel_crtc *crtc,
7574 struct intel_crtc_state *crtc_state,
7575 intel_clock_t *reduced_clock,
7576 int num_connectors)
eb1cbe48 7577{
f47709a9 7578 struct drm_device *dev = crtc->base.dev;
eb1cbe48 7579 struct drm_i915_private *dev_priv = dev->dev_private;
eb1cbe48 7580 u32 dpll;
190f68c5 7581 struct dpll *clock = &crtc_state->dpll;
eb1cbe48 7582
190f68c5 7583 i9xx_update_pll_dividers(crtc, crtc_state, reduced_clock);
2a8f64ca 7584
eb1cbe48
DV
7585 dpll = DPLL_VGA_MODE_DIS;
7586
a93e255f 7587 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
eb1cbe48
DV
7588 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
7589 } else {
7590 if (clock->p1 == 2)
7591 dpll |= PLL_P1_DIVIDE_BY_TWO;
7592 else
7593 dpll |= (clock->p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
7594 if (clock->p2 == 4)
7595 dpll |= PLL_P2_DIVIDE_BY_4;
7596 }
7597
a93e255f 7598 if (!IS_I830(dev) && intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_DVO))
4a33e48d
DV
7599 dpll |= DPLL_DVO_2X_MODE;
7600
a93e255f 7601 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
eb1cbe48
DV
7602 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
7603 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
7604 else
7605 dpll |= PLL_REF_INPUT_DREFCLK;
7606
7607 dpll |= DPLL_VCO_ENABLE;
190f68c5 7608 crtc_state->dpll_hw_state.dpll = dpll;
eb1cbe48
DV
7609}
7610
8a654f3b 7611static void intel_set_pipe_timings(struct intel_crtc *intel_crtc)
b0e77b9c
PZ
7612{
7613 struct drm_device *dev = intel_crtc->base.dev;
7614 struct drm_i915_private *dev_priv = dev->dev_private;
7615 enum pipe pipe = intel_crtc->pipe;
6e3c9717 7616 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
7c5f93b0 7617 const struct drm_display_mode *adjusted_mode = &intel_crtc->config->base.adjusted_mode;
1caea6e9
VS
7618 uint32_t crtc_vtotal, crtc_vblank_end;
7619 int vsyncshift = 0;
4d8a62ea
DV
7620
7621 /* We need to be careful not to changed the adjusted mode, for otherwise
7622 * the hw state checker will get angry at the mismatch. */
7623 crtc_vtotal = adjusted_mode->crtc_vtotal;
7624 crtc_vblank_end = adjusted_mode->crtc_vblank_end;
b0e77b9c 7625
609aeaca 7626 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
b0e77b9c 7627 /* the chip adds 2 halflines automatically */
4d8a62ea
DV
7628 crtc_vtotal -= 1;
7629 crtc_vblank_end -= 1;
609aeaca 7630
409ee761 7631 if (intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
609aeaca
VS
7632 vsyncshift = (adjusted_mode->crtc_htotal - 1) / 2;
7633 else
7634 vsyncshift = adjusted_mode->crtc_hsync_start -
7635 adjusted_mode->crtc_htotal / 2;
1caea6e9
VS
7636 if (vsyncshift < 0)
7637 vsyncshift += adjusted_mode->crtc_htotal;
b0e77b9c
PZ
7638 }
7639
7640 if (INTEL_INFO(dev)->gen > 3)
fe2b8f9d 7641 I915_WRITE(VSYNCSHIFT(cpu_transcoder), vsyncshift);
b0e77b9c 7642
fe2b8f9d 7643 I915_WRITE(HTOTAL(cpu_transcoder),
b0e77b9c
PZ
7644 (adjusted_mode->crtc_hdisplay - 1) |
7645 ((adjusted_mode->crtc_htotal - 1) << 16));
fe2b8f9d 7646 I915_WRITE(HBLANK(cpu_transcoder),
b0e77b9c
PZ
7647 (adjusted_mode->crtc_hblank_start - 1) |
7648 ((adjusted_mode->crtc_hblank_end - 1) << 16));
fe2b8f9d 7649 I915_WRITE(HSYNC(cpu_transcoder),
b0e77b9c
PZ
7650 (adjusted_mode->crtc_hsync_start - 1) |
7651 ((adjusted_mode->crtc_hsync_end - 1) << 16));
7652
fe2b8f9d 7653 I915_WRITE(VTOTAL(cpu_transcoder),
b0e77b9c 7654 (adjusted_mode->crtc_vdisplay - 1) |
4d8a62ea 7655 ((crtc_vtotal - 1) << 16));
fe2b8f9d 7656 I915_WRITE(VBLANK(cpu_transcoder),
b0e77b9c 7657 (adjusted_mode->crtc_vblank_start - 1) |
4d8a62ea 7658 ((crtc_vblank_end - 1) << 16));
fe2b8f9d 7659 I915_WRITE(VSYNC(cpu_transcoder),
b0e77b9c
PZ
7660 (adjusted_mode->crtc_vsync_start - 1) |
7661 ((adjusted_mode->crtc_vsync_end - 1) << 16));
7662
b5e508d4
PZ
7663 /* Workaround: when the EDP input selection is B, the VTOTAL_B must be
7664 * programmed with the VTOTAL_EDP value. Same for VTOTAL_C. This is
7665 * documented on the DDI_FUNC_CTL register description, EDP Input Select
7666 * bits. */
7667 if (IS_HASWELL(dev) && cpu_transcoder == TRANSCODER_EDP &&
7668 (pipe == PIPE_B || pipe == PIPE_C))
7669 I915_WRITE(VTOTAL(pipe), I915_READ(VTOTAL(cpu_transcoder)));
7670
b0e77b9c
PZ
7671 /* pipesrc controls the size that is scaled from, which should
7672 * always be the user's requested size.
7673 */
7674 I915_WRITE(PIPESRC(pipe),
6e3c9717
ACO
7675 ((intel_crtc->config->pipe_src_w - 1) << 16) |
7676 (intel_crtc->config->pipe_src_h - 1));
b0e77b9c
PZ
7677}
7678
1bd1bd80 7679static void intel_get_pipe_timings(struct intel_crtc *crtc,
5cec258b 7680 struct intel_crtc_state *pipe_config)
1bd1bd80
DV
7681{
7682 struct drm_device *dev = crtc->base.dev;
7683 struct drm_i915_private *dev_priv = dev->dev_private;
7684 enum transcoder cpu_transcoder = pipe_config->cpu_transcoder;
7685 uint32_t tmp;
7686
7687 tmp = I915_READ(HTOTAL(cpu_transcoder));
2d112de7
ACO
7688 pipe_config->base.adjusted_mode.crtc_hdisplay = (tmp & 0xffff) + 1;
7689 pipe_config->base.adjusted_mode.crtc_htotal = ((tmp >> 16) & 0xffff) + 1;
1bd1bd80 7690 tmp = I915_READ(HBLANK(cpu_transcoder));
2d112de7
ACO
7691 pipe_config->base.adjusted_mode.crtc_hblank_start = (tmp & 0xffff) + 1;
7692 pipe_config->base.adjusted_mode.crtc_hblank_end = ((tmp >> 16) & 0xffff) + 1;
1bd1bd80 7693 tmp = I915_READ(HSYNC(cpu_transcoder));
2d112de7
ACO
7694 pipe_config->base.adjusted_mode.crtc_hsync_start = (tmp & 0xffff) + 1;
7695 pipe_config->base.adjusted_mode.crtc_hsync_end = ((tmp >> 16) & 0xffff) + 1;
1bd1bd80
DV
7696
7697 tmp = I915_READ(VTOTAL(cpu_transcoder));
2d112de7
ACO
7698 pipe_config->base.adjusted_mode.crtc_vdisplay = (tmp & 0xffff) + 1;
7699 pipe_config->base.adjusted_mode.crtc_vtotal = ((tmp >> 16) & 0xffff) + 1;
1bd1bd80 7700 tmp = I915_READ(VBLANK(cpu_transcoder));
2d112de7
ACO
7701 pipe_config->base.adjusted_mode.crtc_vblank_start = (tmp & 0xffff) + 1;
7702 pipe_config->base.adjusted_mode.crtc_vblank_end = ((tmp >> 16) & 0xffff) + 1;
1bd1bd80 7703 tmp = I915_READ(VSYNC(cpu_transcoder));
2d112de7
ACO
7704 pipe_config->base.adjusted_mode.crtc_vsync_start = (tmp & 0xffff) + 1;
7705 pipe_config->base.adjusted_mode.crtc_vsync_end = ((tmp >> 16) & 0xffff) + 1;
1bd1bd80
DV
7706
7707 if (I915_READ(PIPECONF(cpu_transcoder)) & PIPECONF_INTERLACE_MASK) {
2d112de7
ACO
7708 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_INTERLACE;
7709 pipe_config->base.adjusted_mode.crtc_vtotal += 1;
7710 pipe_config->base.adjusted_mode.crtc_vblank_end += 1;
1bd1bd80
DV
7711 }
7712
7713 tmp = I915_READ(PIPESRC(crtc->pipe));
37327abd
VS
7714 pipe_config->pipe_src_h = (tmp & 0xffff) + 1;
7715 pipe_config->pipe_src_w = ((tmp >> 16) & 0xffff) + 1;
7716
2d112de7
ACO
7717 pipe_config->base.mode.vdisplay = pipe_config->pipe_src_h;
7718 pipe_config->base.mode.hdisplay = pipe_config->pipe_src_w;
1bd1bd80
DV
7719}
7720
f6a83288 7721void intel_mode_from_pipe_config(struct drm_display_mode *mode,
5cec258b 7722 struct intel_crtc_state *pipe_config)
babea61d 7723{
2d112de7
ACO
7724 mode->hdisplay = pipe_config->base.adjusted_mode.crtc_hdisplay;
7725 mode->htotal = pipe_config->base.adjusted_mode.crtc_htotal;
7726 mode->hsync_start = pipe_config->base.adjusted_mode.crtc_hsync_start;
7727 mode->hsync_end = pipe_config->base.adjusted_mode.crtc_hsync_end;
babea61d 7728
2d112de7
ACO
7729 mode->vdisplay = pipe_config->base.adjusted_mode.crtc_vdisplay;
7730 mode->vtotal = pipe_config->base.adjusted_mode.crtc_vtotal;
7731 mode->vsync_start = pipe_config->base.adjusted_mode.crtc_vsync_start;
7732 mode->vsync_end = pipe_config->base.adjusted_mode.crtc_vsync_end;
babea61d 7733
2d112de7 7734 mode->flags = pipe_config->base.adjusted_mode.flags;
cd13f5ab 7735 mode->type = DRM_MODE_TYPE_DRIVER;
babea61d 7736
2d112de7
ACO
7737 mode->clock = pipe_config->base.adjusted_mode.crtc_clock;
7738 mode->flags |= pipe_config->base.adjusted_mode.flags;
cd13f5ab
ML
7739
7740 mode->hsync = drm_mode_hsync(mode);
7741 mode->vrefresh = drm_mode_vrefresh(mode);
7742 drm_mode_set_name(mode);
babea61d
JB
7743}
7744
84b046f3
DV
7745static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc)
7746{
7747 struct drm_device *dev = intel_crtc->base.dev;
7748 struct drm_i915_private *dev_priv = dev->dev_private;
7749 uint32_t pipeconf;
7750
9f11a9e4 7751 pipeconf = 0;
84b046f3 7752
b6b5d049
VS
7753 if ((intel_crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
7754 (intel_crtc->pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
7755 pipeconf |= I915_READ(PIPECONF(intel_crtc->pipe)) & PIPECONF_ENABLE;
67c72a12 7756
6e3c9717 7757 if (intel_crtc->config->double_wide)
cf532bb2 7758 pipeconf |= PIPECONF_DOUBLE_WIDE;
84b046f3 7759
ff9ce46e
DV
7760 /* only g4x and later have fancy bpc/dither controls */
7761 if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
ff9ce46e 7762 /* Bspec claims that we can't use dithering for 30bpp pipes. */
6e3c9717 7763 if (intel_crtc->config->dither && intel_crtc->config->pipe_bpp != 30)
ff9ce46e 7764 pipeconf |= PIPECONF_DITHER_EN |
84b046f3 7765 PIPECONF_DITHER_TYPE_SP;
84b046f3 7766
6e3c9717 7767 switch (intel_crtc->config->pipe_bpp) {
ff9ce46e
DV
7768 case 18:
7769 pipeconf |= PIPECONF_6BPC;
7770 break;
7771 case 24:
7772 pipeconf |= PIPECONF_8BPC;
7773 break;
7774 case 30:
7775 pipeconf |= PIPECONF_10BPC;
7776 break;
7777 default:
7778 /* Case prevented by intel_choose_pipe_bpp_dither. */
7779 BUG();
84b046f3
DV
7780 }
7781 }
7782
7783 if (HAS_PIPE_CXSR(dev)) {
7784 if (intel_crtc->lowfreq_avail) {
7785 DRM_DEBUG_KMS("enabling CxSR downclocking\n");
7786 pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
7787 } else {
7788 DRM_DEBUG_KMS("disabling CxSR downclocking\n");
84b046f3
DV
7789 }
7790 }
7791
6e3c9717 7792 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE) {
efc2cfff 7793 if (INTEL_INFO(dev)->gen < 4 ||
409ee761 7794 intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
efc2cfff
VS
7795 pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
7796 else
7797 pipeconf |= PIPECONF_INTERLACE_W_SYNC_SHIFT;
7798 } else
84b046f3
DV
7799 pipeconf |= PIPECONF_PROGRESSIVE;
7800
6e3c9717 7801 if (IS_VALLEYVIEW(dev) && intel_crtc->config->limited_color_range)
9f11a9e4 7802 pipeconf |= PIPECONF_COLOR_RANGE_SELECT;
9c8e09b7 7803
84b046f3
DV
7804 I915_WRITE(PIPECONF(intel_crtc->pipe), pipeconf);
7805 POSTING_READ(PIPECONF(intel_crtc->pipe));
7806}
7807
190f68c5
ACO
7808static int i9xx_crtc_compute_clock(struct intel_crtc *crtc,
7809 struct intel_crtc_state *crtc_state)
79e53945 7810{
c7653199 7811 struct drm_device *dev = crtc->base.dev;
79e53945 7812 struct drm_i915_private *dev_priv = dev->dev_private;
c751ce4f 7813 int refclk, num_connectors = 0;
c329a4ec
DV
7814 intel_clock_t clock;
7815 bool ok;
7816 bool is_dsi = false;
5eddb70b 7817 struct intel_encoder *encoder;
d4906093 7818 const intel_limit_t *limit;
55bb9992 7819 struct drm_atomic_state *state = crtc_state->base.state;
da3ced29 7820 struct drm_connector *connector;
55bb9992
ACO
7821 struct drm_connector_state *connector_state;
7822 int i;
79e53945 7823
dd3cd74a
ACO
7824 memset(&crtc_state->dpll_hw_state, 0,
7825 sizeof(crtc_state->dpll_hw_state));
7826
da3ced29 7827 for_each_connector_in_state(state, connector, connector_state, i) {
55bb9992
ACO
7828 if (connector_state->crtc != &crtc->base)
7829 continue;
7830
7831 encoder = to_intel_encoder(connector_state->best_encoder);
7832
5eddb70b 7833 switch (encoder->type) {
e9fd1c02
JN
7834 case INTEL_OUTPUT_DSI:
7835 is_dsi = true;
7836 break;
6847d71b
PZ
7837 default:
7838 break;
79e53945 7839 }
43565a06 7840
c751ce4f 7841 num_connectors++;
79e53945
JB
7842 }
7843
f2335330 7844 if (is_dsi)
5b18e57c 7845 return 0;
f2335330 7846
190f68c5 7847 if (!crtc_state->clock_set) {
a93e255f 7848 refclk = i9xx_get_refclk(crtc_state, num_connectors);
79e53945 7849
e9fd1c02
JN
7850 /*
7851 * Returns a set of divisors for the desired target clock with
7852 * the given refclk, or FALSE. The returned values represent
7853 * the clock equation: reflck * (5 * (m1 + 2) + (m2 + 2)) / (n +
7854 * 2) / p1 / p2.
7855 */
a93e255f
ACO
7856 limit = intel_limit(crtc_state, refclk);
7857 ok = dev_priv->display.find_dpll(limit, crtc_state,
190f68c5 7858 crtc_state->port_clock,
e9fd1c02 7859 refclk, NULL, &clock);
f2335330 7860 if (!ok) {
e9fd1c02
JN
7861 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7862 return -EINVAL;
7863 }
79e53945 7864
f2335330 7865 /* Compat-code for transition, will disappear. */
190f68c5
ACO
7866 crtc_state->dpll.n = clock.n;
7867 crtc_state->dpll.m1 = clock.m1;
7868 crtc_state->dpll.m2 = clock.m2;
7869 crtc_state->dpll.p1 = clock.p1;
7870 crtc_state->dpll.p2 = clock.p2;
f47709a9 7871 }
7026d4ac 7872
e9fd1c02 7873 if (IS_GEN2(dev)) {
c329a4ec 7874 i8xx_compute_dpll(crtc, crtc_state, NULL,
251ac862 7875 num_connectors);
9d556c99 7876 } else if (IS_CHERRYVIEW(dev)) {
251ac862 7877 chv_compute_dpll(crtc, crtc_state);
e9fd1c02 7878 } else if (IS_VALLEYVIEW(dev)) {
251ac862 7879 vlv_compute_dpll(crtc, crtc_state);
e9fd1c02 7880 } else {
c329a4ec 7881 i9xx_compute_dpll(crtc, crtc_state, NULL,
251ac862 7882 num_connectors);
e9fd1c02 7883 }
79e53945 7884
c8f7a0db 7885 return 0;
f564048e
EA
7886}
7887
2fa2fe9a 7888static void i9xx_get_pfit_config(struct intel_crtc *crtc,
5cec258b 7889 struct intel_crtc_state *pipe_config)
2fa2fe9a
DV
7890{
7891 struct drm_device *dev = crtc->base.dev;
7892 struct drm_i915_private *dev_priv = dev->dev_private;
7893 uint32_t tmp;
7894
dc9e7dec
VS
7895 if (INTEL_INFO(dev)->gen <= 3 && (IS_I830(dev) || !IS_MOBILE(dev)))
7896 return;
7897
2fa2fe9a 7898 tmp = I915_READ(PFIT_CONTROL);
06922821
DV
7899 if (!(tmp & PFIT_ENABLE))
7900 return;
2fa2fe9a 7901
06922821 7902 /* Check whether the pfit is attached to our pipe. */
2fa2fe9a
DV
7903 if (INTEL_INFO(dev)->gen < 4) {
7904 if (crtc->pipe != PIPE_B)
7905 return;
2fa2fe9a
DV
7906 } else {
7907 if ((tmp & PFIT_PIPE_MASK) != (crtc->pipe << PFIT_PIPE_SHIFT))
7908 return;
7909 }
7910
06922821 7911 pipe_config->gmch_pfit.control = tmp;
2fa2fe9a
DV
7912 pipe_config->gmch_pfit.pgm_ratios = I915_READ(PFIT_PGM_RATIOS);
7913 if (INTEL_INFO(dev)->gen < 5)
7914 pipe_config->gmch_pfit.lvds_border_bits =
7915 I915_READ(LVDS) & LVDS_BORDER_ENABLE;
7916}
7917
acbec814 7918static void vlv_crtc_clock_get(struct intel_crtc *crtc,
5cec258b 7919 struct intel_crtc_state *pipe_config)
acbec814
JB
7920{
7921 struct drm_device *dev = crtc->base.dev;
7922 struct drm_i915_private *dev_priv = dev->dev_private;
7923 int pipe = pipe_config->cpu_transcoder;
7924 intel_clock_t clock;
7925 u32 mdiv;
662c6ecb 7926 int refclk = 100000;
acbec814 7927
f573de5a
SK
7928 /* In case of MIPI DPLL will not even be used */
7929 if (!(pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE))
7930 return;
7931
a580516d 7932 mutex_lock(&dev_priv->sb_lock);
ab3c759a 7933 mdiv = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW3(pipe));
a580516d 7934 mutex_unlock(&dev_priv->sb_lock);
acbec814
JB
7935
7936 clock.m1 = (mdiv >> DPIO_M1DIV_SHIFT) & 7;
7937 clock.m2 = mdiv & DPIO_M2DIV_MASK;
7938 clock.n = (mdiv >> DPIO_N_SHIFT) & 0xf;
7939 clock.p1 = (mdiv >> DPIO_P1_SHIFT) & 7;
7940 clock.p2 = (mdiv >> DPIO_P2_SHIFT) & 0x1f;
7941
dccbea3b 7942 pipe_config->port_clock = vlv_calc_dpll_params(refclk, &clock);
acbec814
JB
7943}
7944
5724dbd1
DL
7945static void
7946i9xx_get_initial_plane_config(struct intel_crtc *crtc,
7947 struct intel_initial_plane_config *plane_config)
1ad292b5
JB
7948{
7949 struct drm_device *dev = crtc->base.dev;
7950 struct drm_i915_private *dev_priv = dev->dev_private;
7951 u32 val, base, offset;
7952 int pipe = crtc->pipe, plane = crtc->plane;
7953 int fourcc, pixel_format;
6761dd31 7954 unsigned int aligned_height;
b113d5ee 7955 struct drm_framebuffer *fb;
1b842c89 7956 struct intel_framebuffer *intel_fb;
1ad292b5 7957
42a7b088
DL
7958 val = I915_READ(DSPCNTR(plane));
7959 if (!(val & DISPLAY_PLANE_ENABLE))
7960 return;
7961
d9806c9f 7962 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
1b842c89 7963 if (!intel_fb) {
1ad292b5
JB
7964 DRM_DEBUG_KMS("failed to alloc fb\n");
7965 return;
7966 }
7967
1b842c89
DL
7968 fb = &intel_fb->base;
7969
18c5247e
DV
7970 if (INTEL_INFO(dev)->gen >= 4) {
7971 if (val & DISPPLANE_TILED) {
49af449b 7972 plane_config->tiling = I915_TILING_X;
18c5247e
DV
7973 fb->modifier[0] = I915_FORMAT_MOD_X_TILED;
7974 }
7975 }
1ad292b5
JB
7976
7977 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
b35d63fa 7978 fourcc = i9xx_format_to_fourcc(pixel_format);
b113d5ee
DL
7979 fb->pixel_format = fourcc;
7980 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
1ad292b5
JB
7981
7982 if (INTEL_INFO(dev)->gen >= 4) {
49af449b 7983 if (plane_config->tiling)
1ad292b5
JB
7984 offset = I915_READ(DSPTILEOFF(plane));
7985 else
7986 offset = I915_READ(DSPLINOFF(plane));
7987 base = I915_READ(DSPSURF(plane)) & 0xfffff000;
7988 } else {
7989 base = I915_READ(DSPADDR(plane));
7990 }
7991 plane_config->base = base;
7992
7993 val = I915_READ(PIPESRC(pipe));
b113d5ee
DL
7994 fb->width = ((val >> 16) & 0xfff) + 1;
7995 fb->height = ((val >> 0) & 0xfff) + 1;
1ad292b5
JB
7996
7997 val = I915_READ(DSPSTRIDE(pipe));
b113d5ee 7998 fb->pitches[0] = val & 0xffffffc0;
1ad292b5 7999
b113d5ee 8000 aligned_height = intel_fb_align_height(dev, fb->height,
091df6cb
DV
8001 fb->pixel_format,
8002 fb->modifier[0]);
1ad292b5 8003
f37b5c2b 8004 plane_config->size = fb->pitches[0] * aligned_height;
1ad292b5 8005
2844a921
DL
8006 DRM_DEBUG_KMS("pipe/plane %c/%d with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
8007 pipe_name(pipe), plane, fb->width, fb->height,
8008 fb->bits_per_pixel, base, fb->pitches[0],
8009 plane_config->size);
1ad292b5 8010
2d14030b 8011 plane_config->fb = intel_fb;
1ad292b5
JB
8012}
8013
70b23a98 8014static void chv_crtc_clock_get(struct intel_crtc *crtc,
5cec258b 8015 struct intel_crtc_state *pipe_config)
70b23a98
VS
8016{
8017 struct drm_device *dev = crtc->base.dev;
8018 struct drm_i915_private *dev_priv = dev->dev_private;
8019 int pipe = pipe_config->cpu_transcoder;
8020 enum dpio_channel port = vlv_pipe_to_channel(pipe);
8021 intel_clock_t clock;
0d7b6b11 8022 u32 cmn_dw13, pll_dw0, pll_dw1, pll_dw2, pll_dw3;
70b23a98
VS
8023 int refclk = 100000;
8024
a580516d 8025 mutex_lock(&dev_priv->sb_lock);
70b23a98
VS
8026 cmn_dw13 = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW13(port));
8027 pll_dw0 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW0(port));
8028 pll_dw1 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW1(port));
8029 pll_dw2 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW2(port));
0d7b6b11 8030 pll_dw3 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW3(port));
a580516d 8031 mutex_unlock(&dev_priv->sb_lock);
70b23a98
VS
8032
8033 clock.m1 = (pll_dw1 & 0x7) == DPIO_CHV_M1_DIV_BY_2 ? 2 : 0;
0d7b6b11
ID
8034 clock.m2 = (pll_dw0 & 0xff) << 22;
8035 if (pll_dw3 & DPIO_CHV_FRAC_DIV_EN)
8036 clock.m2 |= pll_dw2 & 0x3fffff;
70b23a98
VS
8037 clock.n = (pll_dw1 >> DPIO_CHV_N_DIV_SHIFT) & 0xf;
8038 clock.p1 = (cmn_dw13 >> DPIO_CHV_P1_DIV_SHIFT) & 0x7;
8039 clock.p2 = (cmn_dw13 >> DPIO_CHV_P2_DIV_SHIFT) & 0x1f;
8040
dccbea3b 8041 pipe_config->port_clock = chv_calc_dpll_params(refclk, &clock);
70b23a98
VS
8042}
8043
0e8ffe1b 8044static bool i9xx_get_pipe_config(struct intel_crtc *crtc,
5cec258b 8045 struct intel_crtc_state *pipe_config)
0e8ffe1b
DV
8046{
8047 struct drm_device *dev = crtc->base.dev;
8048 struct drm_i915_private *dev_priv = dev->dev_private;
8049 uint32_t tmp;
8050
f458ebbc
DV
8051 if (!intel_display_power_is_enabled(dev_priv,
8052 POWER_DOMAIN_PIPE(crtc->pipe)))
b5482bd0
ID
8053 return false;
8054
e143a21c 8055 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
c0d43d62 8056 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
eccb140b 8057
0e8ffe1b
DV
8058 tmp = I915_READ(PIPECONF(crtc->pipe));
8059 if (!(tmp & PIPECONF_ENABLE))
8060 return false;
8061
42571aef
VS
8062 if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
8063 switch (tmp & PIPECONF_BPC_MASK) {
8064 case PIPECONF_6BPC:
8065 pipe_config->pipe_bpp = 18;
8066 break;
8067 case PIPECONF_8BPC:
8068 pipe_config->pipe_bpp = 24;
8069 break;
8070 case PIPECONF_10BPC:
8071 pipe_config->pipe_bpp = 30;
8072 break;
8073 default:
8074 break;
8075 }
8076 }
8077
b5a9fa09
DV
8078 if (IS_VALLEYVIEW(dev) && (tmp & PIPECONF_COLOR_RANGE_SELECT))
8079 pipe_config->limited_color_range = true;
8080
282740f7
VS
8081 if (INTEL_INFO(dev)->gen < 4)
8082 pipe_config->double_wide = tmp & PIPECONF_DOUBLE_WIDE;
8083
1bd1bd80
DV
8084 intel_get_pipe_timings(crtc, pipe_config);
8085
2fa2fe9a
DV
8086 i9xx_get_pfit_config(crtc, pipe_config);
8087
6c49f241
DV
8088 if (INTEL_INFO(dev)->gen >= 4) {
8089 tmp = I915_READ(DPLL_MD(crtc->pipe));
8090 pipe_config->pixel_multiplier =
8091 ((tmp & DPLL_MD_UDI_MULTIPLIER_MASK)
8092 >> DPLL_MD_UDI_MULTIPLIER_SHIFT) + 1;
8bcc2795 8093 pipe_config->dpll_hw_state.dpll_md = tmp;
6c49f241
DV
8094 } else if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
8095 tmp = I915_READ(DPLL(crtc->pipe));
8096 pipe_config->pixel_multiplier =
8097 ((tmp & SDVO_MULTIPLIER_MASK)
8098 >> SDVO_MULTIPLIER_SHIFT_HIRES) + 1;
8099 } else {
8100 /* Note that on i915G/GM the pixel multiplier is in the sdvo
8101 * port and will be fixed up in the encoder->get_config
8102 * function. */
8103 pipe_config->pixel_multiplier = 1;
8104 }
8bcc2795
DV
8105 pipe_config->dpll_hw_state.dpll = I915_READ(DPLL(crtc->pipe));
8106 if (!IS_VALLEYVIEW(dev)) {
1c4e0274
VS
8107 /*
8108 * DPLL_DVO_2X_MODE must be enabled for both DPLLs
8109 * on 830. Filter it out here so that we don't
8110 * report errors due to that.
8111 */
8112 if (IS_I830(dev))
8113 pipe_config->dpll_hw_state.dpll &= ~DPLL_DVO_2X_MODE;
8114
8bcc2795
DV
8115 pipe_config->dpll_hw_state.fp0 = I915_READ(FP0(crtc->pipe));
8116 pipe_config->dpll_hw_state.fp1 = I915_READ(FP1(crtc->pipe));
165e901c
VS
8117 } else {
8118 /* Mask out read-only status bits. */
8119 pipe_config->dpll_hw_state.dpll &= ~(DPLL_LOCK_VLV |
8120 DPLL_PORTC_READY_MASK |
8121 DPLL_PORTB_READY_MASK);
8bcc2795 8122 }
6c49f241 8123
70b23a98
VS
8124 if (IS_CHERRYVIEW(dev))
8125 chv_crtc_clock_get(crtc, pipe_config);
8126 else if (IS_VALLEYVIEW(dev))
acbec814
JB
8127 vlv_crtc_clock_get(crtc, pipe_config);
8128 else
8129 i9xx_crtc_clock_get(crtc, pipe_config);
18442d08 8130
0f64614d
VS
8131 /*
8132 * Normally the dotclock is filled in by the encoder .get_config()
8133 * but in case the pipe is enabled w/o any ports we need a sane
8134 * default.
8135 */
8136 pipe_config->base.adjusted_mode.crtc_clock =
8137 pipe_config->port_clock / pipe_config->pixel_multiplier;
8138
0e8ffe1b
DV
8139 return true;
8140}
8141
dde86e2d 8142static void ironlake_init_pch_refclk(struct drm_device *dev)
13d83a67
JB
8143{
8144 struct drm_i915_private *dev_priv = dev->dev_private;
13d83a67 8145 struct intel_encoder *encoder;
74cfd7ac 8146 u32 val, final;
13d83a67 8147 bool has_lvds = false;
199e5d79 8148 bool has_cpu_edp = false;
199e5d79 8149 bool has_panel = false;
99eb6a01
KP
8150 bool has_ck505 = false;
8151 bool can_ssc = false;
13d83a67
JB
8152
8153 /* We need to take the global config into account */
b2784e15 8154 for_each_intel_encoder(dev, encoder) {
199e5d79
KP
8155 switch (encoder->type) {
8156 case INTEL_OUTPUT_LVDS:
8157 has_panel = true;
8158 has_lvds = true;
8159 break;
8160 case INTEL_OUTPUT_EDP:
8161 has_panel = true;
2de6905f 8162 if (enc_to_dig_port(&encoder->base)->port == PORT_A)
199e5d79
KP
8163 has_cpu_edp = true;
8164 break;
6847d71b
PZ
8165 default:
8166 break;
13d83a67
JB
8167 }
8168 }
8169
99eb6a01 8170 if (HAS_PCH_IBX(dev)) {
41aa3448 8171 has_ck505 = dev_priv->vbt.display_clock_mode;
99eb6a01
KP
8172 can_ssc = has_ck505;
8173 } else {
8174 has_ck505 = false;
8175 can_ssc = true;
8176 }
8177
2de6905f
ID
8178 DRM_DEBUG_KMS("has_panel %d has_lvds %d has_ck505 %d\n",
8179 has_panel, has_lvds, has_ck505);
13d83a67
JB
8180
8181 /* Ironlake: try to setup display ref clock before DPLL
8182 * enabling. This is only under driver's control after
8183 * PCH B stepping, previous chipset stepping should be
8184 * ignoring this setting.
8185 */
74cfd7ac
CW
8186 val = I915_READ(PCH_DREF_CONTROL);
8187
8188 /* As we must carefully and slowly disable/enable each source in turn,
8189 * compute the final state we want first and check if we need to
8190 * make any changes at all.
8191 */
8192 final = val;
8193 final &= ~DREF_NONSPREAD_SOURCE_MASK;
8194 if (has_ck505)
8195 final |= DREF_NONSPREAD_CK505_ENABLE;
8196 else
8197 final |= DREF_NONSPREAD_SOURCE_ENABLE;
8198
8199 final &= ~DREF_SSC_SOURCE_MASK;
8200 final &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
8201 final &= ~DREF_SSC1_ENABLE;
8202
8203 if (has_panel) {
8204 final |= DREF_SSC_SOURCE_ENABLE;
8205
8206 if (intel_panel_use_ssc(dev_priv) && can_ssc)
8207 final |= DREF_SSC1_ENABLE;
8208
8209 if (has_cpu_edp) {
8210 if (intel_panel_use_ssc(dev_priv) && can_ssc)
8211 final |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
8212 else
8213 final |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
8214 } else
8215 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
8216 } else {
8217 final |= DREF_SSC_SOURCE_DISABLE;
8218 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
8219 }
8220
8221 if (final == val)
8222 return;
8223
13d83a67 8224 /* Always enable nonspread source */
74cfd7ac 8225 val &= ~DREF_NONSPREAD_SOURCE_MASK;
13d83a67 8226
99eb6a01 8227 if (has_ck505)
74cfd7ac 8228 val |= DREF_NONSPREAD_CK505_ENABLE;
99eb6a01 8229 else
74cfd7ac 8230 val |= DREF_NONSPREAD_SOURCE_ENABLE;
13d83a67 8231
199e5d79 8232 if (has_panel) {
74cfd7ac
CW
8233 val &= ~DREF_SSC_SOURCE_MASK;
8234 val |= DREF_SSC_SOURCE_ENABLE;
13d83a67 8235
199e5d79 8236 /* SSC must be turned on before enabling the CPU output */
99eb6a01 8237 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
199e5d79 8238 DRM_DEBUG_KMS("Using SSC on panel\n");
74cfd7ac 8239 val |= DREF_SSC1_ENABLE;
e77166b5 8240 } else
74cfd7ac 8241 val &= ~DREF_SSC1_ENABLE;
199e5d79
KP
8242
8243 /* Get SSC going before enabling the outputs */
74cfd7ac 8244 I915_WRITE(PCH_DREF_CONTROL, val);
199e5d79
KP
8245 POSTING_READ(PCH_DREF_CONTROL);
8246 udelay(200);
8247
74cfd7ac 8248 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
13d83a67
JB
8249
8250 /* Enable CPU source on CPU attached eDP */
199e5d79 8251 if (has_cpu_edp) {
99eb6a01 8252 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
199e5d79 8253 DRM_DEBUG_KMS("Using SSC on eDP\n");
74cfd7ac 8254 val |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
eba905b2 8255 } else
74cfd7ac 8256 val |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
199e5d79 8257 } else
74cfd7ac 8258 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
199e5d79 8259
74cfd7ac 8260 I915_WRITE(PCH_DREF_CONTROL, val);
199e5d79
KP
8261 POSTING_READ(PCH_DREF_CONTROL);
8262 udelay(200);
8263 } else {
8264 DRM_DEBUG_KMS("Disabling SSC entirely\n");
8265
74cfd7ac 8266 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
199e5d79
KP
8267
8268 /* Turn off CPU output */
74cfd7ac 8269 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
199e5d79 8270
74cfd7ac 8271 I915_WRITE(PCH_DREF_CONTROL, val);
199e5d79
KP
8272 POSTING_READ(PCH_DREF_CONTROL);
8273 udelay(200);
8274
8275 /* Turn off the SSC source */
74cfd7ac
CW
8276 val &= ~DREF_SSC_SOURCE_MASK;
8277 val |= DREF_SSC_SOURCE_DISABLE;
199e5d79
KP
8278
8279 /* Turn off SSC1 */
74cfd7ac 8280 val &= ~DREF_SSC1_ENABLE;
199e5d79 8281
74cfd7ac 8282 I915_WRITE(PCH_DREF_CONTROL, val);
13d83a67
JB
8283 POSTING_READ(PCH_DREF_CONTROL);
8284 udelay(200);
8285 }
74cfd7ac
CW
8286
8287 BUG_ON(val != final);
13d83a67
JB
8288}
8289
f31f2d55 8290static void lpt_reset_fdi_mphy(struct drm_i915_private *dev_priv)
dde86e2d 8291{
f31f2d55 8292 uint32_t tmp;
dde86e2d 8293
0ff066a9
PZ
8294 tmp = I915_READ(SOUTH_CHICKEN2);
8295 tmp |= FDI_MPHY_IOSFSB_RESET_CTL;
8296 I915_WRITE(SOUTH_CHICKEN2, tmp);
dde86e2d 8297
0ff066a9
PZ
8298 if (wait_for_atomic_us(I915_READ(SOUTH_CHICKEN2) &
8299 FDI_MPHY_IOSFSB_RESET_STATUS, 100))
8300 DRM_ERROR("FDI mPHY reset assert timeout\n");
dde86e2d 8301
0ff066a9
PZ
8302 tmp = I915_READ(SOUTH_CHICKEN2);
8303 tmp &= ~FDI_MPHY_IOSFSB_RESET_CTL;
8304 I915_WRITE(SOUTH_CHICKEN2, tmp);
dde86e2d 8305
0ff066a9
PZ
8306 if (wait_for_atomic_us((I915_READ(SOUTH_CHICKEN2) &
8307 FDI_MPHY_IOSFSB_RESET_STATUS) == 0, 100))
8308 DRM_ERROR("FDI mPHY reset de-assert timeout\n");
f31f2d55
PZ
8309}
8310
8311/* WaMPhyProgramming:hsw */
8312static void lpt_program_fdi_mphy(struct drm_i915_private *dev_priv)
8313{
8314 uint32_t tmp;
dde86e2d
PZ
8315
8316 tmp = intel_sbi_read(dev_priv, 0x8008, SBI_MPHY);
8317 tmp &= ~(0xFF << 24);
8318 tmp |= (0x12 << 24);
8319 intel_sbi_write(dev_priv, 0x8008, tmp, SBI_MPHY);
8320
dde86e2d
PZ
8321 tmp = intel_sbi_read(dev_priv, 0x2008, SBI_MPHY);
8322 tmp |= (1 << 11);
8323 intel_sbi_write(dev_priv, 0x2008, tmp, SBI_MPHY);
8324
8325 tmp = intel_sbi_read(dev_priv, 0x2108, SBI_MPHY);
8326 tmp |= (1 << 11);
8327 intel_sbi_write(dev_priv, 0x2108, tmp, SBI_MPHY);
8328
dde86e2d
PZ
8329 tmp = intel_sbi_read(dev_priv, 0x206C, SBI_MPHY);
8330 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
8331 intel_sbi_write(dev_priv, 0x206C, tmp, SBI_MPHY);
8332
8333 tmp = intel_sbi_read(dev_priv, 0x216C, SBI_MPHY);
8334 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
8335 intel_sbi_write(dev_priv, 0x216C, tmp, SBI_MPHY);
8336
0ff066a9
PZ
8337 tmp = intel_sbi_read(dev_priv, 0x2080, SBI_MPHY);
8338 tmp &= ~(7 << 13);
8339 tmp |= (5 << 13);
8340 intel_sbi_write(dev_priv, 0x2080, tmp, SBI_MPHY);
dde86e2d 8341
0ff066a9
PZ
8342 tmp = intel_sbi_read(dev_priv, 0x2180, SBI_MPHY);
8343 tmp &= ~(7 << 13);
8344 tmp |= (5 << 13);
8345 intel_sbi_write(dev_priv, 0x2180, tmp, SBI_MPHY);
dde86e2d
PZ
8346
8347 tmp = intel_sbi_read(dev_priv, 0x208C, SBI_MPHY);
8348 tmp &= ~0xFF;
8349 tmp |= 0x1C;
8350 intel_sbi_write(dev_priv, 0x208C, tmp, SBI_MPHY);
8351
8352 tmp = intel_sbi_read(dev_priv, 0x218C, SBI_MPHY);
8353 tmp &= ~0xFF;
8354 tmp |= 0x1C;
8355 intel_sbi_write(dev_priv, 0x218C, tmp, SBI_MPHY);
8356
8357 tmp = intel_sbi_read(dev_priv, 0x2098, SBI_MPHY);
8358 tmp &= ~(0xFF << 16);
8359 tmp |= (0x1C << 16);
8360 intel_sbi_write(dev_priv, 0x2098, tmp, SBI_MPHY);
8361
8362 tmp = intel_sbi_read(dev_priv, 0x2198, SBI_MPHY);
8363 tmp &= ~(0xFF << 16);
8364 tmp |= (0x1C << 16);
8365 intel_sbi_write(dev_priv, 0x2198, tmp, SBI_MPHY);
8366
0ff066a9
PZ
8367 tmp = intel_sbi_read(dev_priv, 0x20C4, SBI_MPHY);
8368 tmp |= (1 << 27);
8369 intel_sbi_write(dev_priv, 0x20C4, tmp, SBI_MPHY);
dde86e2d 8370
0ff066a9
PZ
8371 tmp = intel_sbi_read(dev_priv, 0x21C4, SBI_MPHY);
8372 tmp |= (1 << 27);
8373 intel_sbi_write(dev_priv, 0x21C4, tmp, SBI_MPHY);
dde86e2d 8374
0ff066a9
PZ
8375 tmp = intel_sbi_read(dev_priv, 0x20EC, SBI_MPHY);
8376 tmp &= ~(0xF << 28);
8377 tmp |= (4 << 28);
8378 intel_sbi_write(dev_priv, 0x20EC, tmp, SBI_MPHY);
dde86e2d 8379
0ff066a9
PZ
8380 tmp = intel_sbi_read(dev_priv, 0x21EC, SBI_MPHY);
8381 tmp &= ~(0xF << 28);
8382 tmp |= (4 << 28);
8383 intel_sbi_write(dev_priv, 0x21EC, tmp, SBI_MPHY);
f31f2d55
PZ
8384}
8385
2fa86a1f
PZ
8386/* Implements 3 different sequences from BSpec chapter "Display iCLK
8387 * Programming" based on the parameters passed:
8388 * - Sequence to enable CLKOUT_DP
8389 * - Sequence to enable CLKOUT_DP without spread
8390 * - Sequence to enable CLKOUT_DP for FDI usage and configure PCH FDI I/O
8391 */
8392static void lpt_enable_clkout_dp(struct drm_device *dev, bool with_spread,
8393 bool with_fdi)
f31f2d55
PZ
8394{
8395 struct drm_i915_private *dev_priv = dev->dev_private;
2fa86a1f
PZ
8396 uint32_t reg, tmp;
8397
8398 if (WARN(with_fdi && !with_spread, "FDI requires downspread\n"))
8399 with_spread = true;
c2699524 8400 if (WARN(HAS_PCH_LPT_LP(dev) && with_fdi, "LP PCH doesn't have FDI\n"))
2fa86a1f 8401 with_fdi = false;
f31f2d55 8402
a580516d 8403 mutex_lock(&dev_priv->sb_lock);
f31f2d55
PZ
8404
8405 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
8406 tmp &= ~SBI_SSCCTL_DISABLE;
8407 tmp |= SBI_SSCCTL_PATHALT;
8408 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
8409
8410 udelay(24);
8411
2fa86a1f
PZ
8412 if (with_spread) {
8413 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
8414 tmp &= ~SBI_SSCCTL_PATHALT;
8415 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
f31f2d55 8416
2fa86a1f
PZ
8417 if (with_fdi) {
8418 lpt_reset_fdi_mphy(dev_priv);
8419 lpt_program_fdi_mphy(dev_priv);
8420 }
8421 }
dde86e2d 8422
c2699524 8423 reg = HAS_PCH_LPT_LP(dev) ? SBI_GEN0 : SBI_DBUFF0;
2fa86a1f
PZ
8424 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
8425 tmp |= SBI_GEN0_CFG_BUFFENABLE_DISABLE;
8426 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
c00db246 8427
a580516d 8428 mutex_unlock(&dev_priv->sb_lock);
dde86e2d
PZ
8429}
8430
47701c3b
PZ
8431/* Sequence to disable CLKOUT_DP */
8432static void lpt_disable_clkout_dp(struct drm_device *dev)
8433{
8434 struct drm_i915_private *dev_priv = dev->dev_private;
8435 uint32_t reg, tmp;
8436
a580516d 8437 mutex_lock(&dev_priv->sb_lock);
47701c3b 8438
c2699524 8439 reg = HAS_PCH_LPT_LP(dev) ? SBI_GEN0 : SBI_DBUFF0;
47701c3b
PZ
8440 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
8441 tmp &= ~SBI_GEN0_CFG_BUFFENABLE_DISABLE;
8442 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
8443
8444 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
8445 if (!(tmp & SBI_SSCCTL_DISABLE)) {
8446 if (!(tmp & SBI_SSCCTL_PATHALT)) {
8447 tmp |= SBI_SSCCTL_PATHALT;
8448 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
8449 udelay(32);
8450 }
8451 tmp |= SBI_SSCCTL_DISABLE;
8452 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
8453 }
8454
a580516d 8455 mutex_unlock(&dev_priv->sb_lock);
47701c3b
PZ
8456}
8457
bf8fa3d3
PZ
8458static void lpt_init_pch_refclk(struct drm_device *dev)
8459{
bf8fa3d3
PZ
8460 struct intel_encoder *encoder;
8461 bool has_vga = false;
8462
b2784e15 8463 for_each_intel_encoder(dev, encoder) {
bf8fa3d3
PZ
8464 switch (encoder->type) {
8465 case INTEL_OUTPUT_ANALOG:
8466 has_vga = true;
8467 break;
6847d71b
PZ
8468 default:
8469 break;
bf8fa3d3
PZ
8470 }
8471 }
8472
47701c3b
PZ
8473 if (has_vga)
8474 lpt_enable_clkout_dp(dev, true, true);
8475 else
8476 lpt_disable_clkout_dp(dev);
bf8fa3d3
PZ
8477}
8478
dde86e2d
PZ
8479/*
8480 * Initialize reference clocks when the driver loads
8481 */
8482void intel_init_pch_refclk(struct drm_device *dev)
8483{
8484 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
8485 ironlake_init_pch_refclk(dev);
8486 else if (HAS_PCH_LPT(dev))
8487 lpt_init_pch_refclk(dev);
8488}
8489
55bb9992 8490static int ironlake_get_refclk(struct intel_crtc_state *crtc_state)
d9d444cb 8491{
55bb9992 8492 struct drm_device *dev = crtc_state->base.crtc->dev;
d9d444cb 8493 struct drm_i915_private *dev_priv = dev->dev_private;
55bb9992 8494 struct drm_atomic_state *state = crtc_state->base.state;
da3ced29 8495 struct drm_connector *connector;
55bb9992 8496 struct drm_connector_state *connector_state;
d9d444cb 8497 struct intel_encoder *encoder;
55bb9992 8498 int num_connectors = 0, i;
d9d444cb
JB
8499 bool is_lvds = false;
8500
da3ced29 8501 for_each_connector_in_state(state, connector, connector_state, i) {
55bb9992
ACO
8502 if (connector_state->crtc != crtc_state->base.crtc)
8503 continue;
8504
8505 encoder = to_intel_encoder(connector_state->best_encoder);
8506
d9d444cb
JB
8507 switch (encoder->type) {
8508 case INTEL_OUTPUT_LVDS:
8509 is_lvds = true;
8510 break;
6847d71b
PZ
8511 default:
8512 break;
d9d444cb
JB
8513 }
8514 num_connectors++;
8515 }
8516
8517 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
e91e941b 8518 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n",
41aa3448 8519 dev_priv->vbt.lvds_ssc_freq);
e91e941b 8520 return dev_priv->vbt.lvds_ssc_freq;
d9d444cb
JB
8521 }
8522
8523 return 120000;
8524}
8525
6ff93609 8526static void ironlake_set_pipeconf(struct drm_crtc *crtc)
79e53945 8527{
c8203565 8528 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
79e53945
JB
8529 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8530 int pipe = intel_crtc->pipe;
c8203565
PZ
8531 uint32_t val;
8532
78114071 8533 val = 0;
c8203565 8534
6e3c9717 8535 switch (intel_crtc->config->pipe_bpp) {
c8203565 8536 case 18:
dfd07d72 8537 val |= PIPECONF_6BPC;
c8203565
PZ
8538 break;
8539 case 24:
dfd07d72 8540 val |= PIPECONF_8BPC;
c8203565
PZ
8541 break;
8542 case 30:
dfd07d72 8543 val |= PIPECONF_10BPC;
c8203565
PZ
8544 break;
8545 case 36:
dfd07d72 8546 val |= PIPECONF_12BPC;
c8203565
PZ
8547 break;
8548 default:
cc769b62
PZ
8549 /* Case prevented by intel_choose_pipe_bpp_dither. */
8550 BUG();
c8203565
PZ
8551 }
8552
6e3c9717 8553 if (intel_crtc->config->dither)
c8203565
PZ
8554 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
8555
6e3c9717 8556 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
c8203565
PZ
8557 val |= PIPECONF_INTERLACED_ILK;
8558 else
8559 val |= PIPECONF_PROGRESSIVE;
8560
6e3c9717 8561 if (intel_crtc->config->limited_color_range)
3685a8f3 8562 val |= PIPECONF_COLOR_RANGE_SELECT;
3685a8f3 8563
c8203565
PZ
8564 I915_WRITE(PIPECONF(pipe), val);
8565 POSTING_READ(PIPECONF(pipe));
8566}
8567
86d3efce
VS
8568/*
8569 * Set up the pipe CSC unit.
8570 *
8571 * Currently only full range RGB to limited range RGB conversion
8572 * is supported, but eventually this should handle various
8573 * RGB<->YCbCr scenarios as well.
8574 */
50f3b016 8575static void intel_set_pipe_csc(struct drm_crtc *crtc)
86d3efce
VS
8576{
8577 struct drm_device *dev = crtc->dev;
8578 struct drm_i915_private *dev_priv = dev->dev_private;
8579 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8580 int pipe = intel_crtc->pipe;
8581 uint16_t coeff = 0x7800; /* 1.0 */
8582
8583 /*
8584 * TODO: Check what kind of values actually come out of the pipe
8585 * with these coeff/postoff values and adjust to get the best
8586 * accuracy. Perhaps we even need to take the bpc value into
8587 * consideration.
8588 */
8589
6e3c9717 8590 if (intel_crtc->config->limited_color_range)
86d3efce
VS
8591 coeff = ((235 - 16) * (1 << 12) / 255) & 0xff8; /* 0.xxx... */
8592
8593 /*
8594 * GY/GU and RY/RU should be the other way around according
8595 * to BSpec, but reality doesn't agree. Just set them up in
8596 * a way that results in the correct picture.
8597 */
8598 I915_WRITE(PIPE_CSC_COEFF_RY_GY(pipe), coeff << 16);
8599 I915_WRITE(PIPE_CSC_COEFF_BY(pipe), 0);
8600
8601 I915_WRITE(PIPE_CSC_COEFF_RU_GU(pipe), coeff);
8602 I915_WRITE(PIPE_CSC_COEFF_BU(pipe), 0);
8603
8604 I915_WRITE(PIPE_CSC_COEFF_RV_GV(pipe), 0);
8605 I915_WRITE(PIPE_CSC_COEFF_BV(pipe), coeff << 16);
8606
8607 I915_WRITE(PIPE_CSC_PREOFF_HI(pipe), 0);
8608 I915_WRITE(PIPE_CSC_PREOFF_ME(pipe), 0);
8609 I915_WRITE(PIPE_CSC_PREOFF_LO(pipe), 0);
8610
8611 if (INTEL_INFO(dev)->gen > 6) {
8612 uint16_t postoff = 0;
8613
6e3c9717 8614 if (intel_crtc->config->limited_color_range)
32cf0cb0 8615 postoff = (16 * (1 << 12) / 255) & 0x1fff;
86d3efce
VS
8616
8617 I915_WRITE(PIPE_CSC_POSTOFF_HI(pipe), postoff);
8618 I915_WRITE(PIPE_CSC_POSTOFF_ME(pipe), postoff);
8619 I915_WRITE(PIPE_CSC_POSTOFF_LO(pipe), postoff);
8620
8621 I915_WRITE(PIPE_CSC_MODE(pipe), 0);
8622 } else {
8623 uint32_t mode = CSC_MODE_YUV_TO_RGB;
8624
6e3c9717 8625 if (intel_crtc->config->limited_color_range)
86d3efce
VS
8626 mode |= CSC_BLACK_SCREEN_OFFSET;
8627
8628 I915_WRITE(PIPE_CSC_MODE(pipe), mode);
8629 }
8630}
8631
6ff93609 8632static void haswell_set_pipeconf(struct drm_crtc *crtc)
ee2b0b38 8633{
756f85cf
PZ
8634 struct drm_device *dev = crtc->dev;
8635 struct drm_i915_private *dev_priv = dev->dev_private;
ee2b0b38 8636 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
756f85cf 8637 enum pipe pipe = intel_crtc->pipe;
6e3c9717 8638 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
ee2b0b38
PZ
8639 uint32_t val;
8640
3eff4faa 8641 val = 0;
ee2b0b38 8642
6e3c9717 8643 if (IS_HASWELL(dev) && intel_crtc->config->dither)
ee2b0b38
PZ
8644 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
8645
6e3c9717 8646 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
ee2b0b38
PZ
8647 val |= PIPECONF_INTERLACED_ILK;
8648 else
8649 val |= PIPECONF_PROGRESSIVE;
8650
702e7a56
PZ
8651 I915_WRITE(PIPECONF(cpu_transcoder), val);
8652 POSTING_READ(PIPECONF(cpu_transcoder));
3eff4faa
DV
8653
8654 I915_WRITE(GAMMA_MODE(intel_crtc->pipe), GAMMA_MODE_MODE_8BIT);
8655 POSTING_READ(GAMMA_MODE(intel_crtc->pipe));
756f85cf 8656
3cdf122c 8657 if (IS_BROADWELL(dev) || INTEL_INFO(dev)->gen >= 9) {
756f85cf
PZ
8658 val = 0;
8659
6e3c9717 8660 switch (intel_crtc->config->pipe_bpp) {
756f85cf
PZ
8661 case 18:
8662 val |= PIPEMISC_DITHER_6_BPC;
8663 break;
8664 case 24:
8665 val |= PIPEMISC_DITHER_8_BPC;
8666 break;
8667 case 30:
8668 val |= PIPEMISC_DITHER_10_BPC;
8669 break;
8670 case 36:
8671 val |= PIPEMISC_DITHER_12_BPC;
8672 break;
8673 default:
8674 /* Case prevented by pipe_config_set_bpp. */
8675 BUG();
8676 }
8677
6e3c9717 8678 if (intel_crtc->config->dither)
756f85cf
PZ
8679 val |= PIPEMISC_DITHER_ENABLE | PIPEMISC_DITHER_TYPE_SP;
8680
8681 I915_WRITE(PIPEMISC(pipe), val);
8682 }
ee2b0b38
PZ
8683}
8684
6591c6e4 8685static bool ironlake_compute_clocks(struct drm_crtc *crtc,
190f68c5 8686 struct intel_crtc_state *crtc_state,
6591c6e4
PZ
8687 intel_clock_t *clock,
8688 bool *has_reduced_clock,
8689 intel_clock_t *reduced_clock)
8690{
8691 struct drm_device *dev = crtc->dev;
8692 struct drm_i915_private *dev_priv = dev->dev_private;
6591c6e4 8693 int refclk;
d4906093 8694 const intel_limit_t *limit;
c329a4ec 8695 bool ret;
79e53945 8696
55bb9992 8697 refclk = ironlake_get_refclk(crtc_state);
79e53945 8698
d4906093
ML
8699 /*
8700 * Returns a set of divisors for the desired target clock with the given
8701 * refclk, or FALSE. The returned values represent the clock equation:
8702 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
8703 */
a93e255f
ACO
8704 limit = intel_limit(crtc_state, refclk);
8705 ret = dev_priv->display.find_dpll(limit, crtc_state,
190f68c5 8706 crtc_state->port_clock,
ee9300bb 8707 refclk, NULL, clock);
6591c6e4
PZ
8708 if (!ret)
8709 return false;
cda4b7d3 8710
6591c6e4
PZ
8711 return true;
8712}
8713
d4b1931c
PZ
8714int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp)
8715{
8716 /*
8717 * Account for spread spectrum to avoid
8718 * oversubscribing the link. Max center spread
8719 * is 2.5%; use 5% for safety's sake.
8720 */
8721 u32 bps = target_clock * bpp * 21 / 20;
619d4d04 8722 return DIV_ROUND_UP(bps, link_bw * 8);
d4b1931c
PZ
8723}
8724
7429e9d4 8725static bool ironlake_needs_fb_cb_tune(struct dpll *dpll, int factor)
6cf86a5e 8726{
7429e9d4 8727 return i9xx_dpll_compute_m(dpll) < factor * dpll->n;
f48d8f23
PZ
8728}
8729
de13a2e3 8730static uint32_t ironlake_compute_dpll(struct intel_crtc *intel_crtc,
190f68c5 8731 struct intel_crtc_state *crtc_state,
7429e9d4 8732 u32 *fp,
9a7c7890 8733 intel_clock_t *reduced_clock, u32 *fp2)
79e53945 8734{
de13a2e3 8735 struct drm_crtc *crtc = &intel_crtc->base;
79e53945
JB
8736 struct drm_device *dev = crtc->dev;
8737 struct drm_i915_private *dev_priv = dev->dev_private;
55bb9992 8738 struct drm_atomic_state *state = crtc_state->base.state;
da3ced29 8739 struct drm_connector *connector;
55bb9992
ACO
8740 struct drm_connector_state *connector_state;
8741 struct intel_encoder *encoder;
de13a2e3 8742 uint32_t dpll;
55bb9992 8743 int factor, num_connectors = 0, i;
09ede541 8744 bool is_lvds = false, is_sdvo = false;
79e53945 8745
da3ced29 8746 for_each_connector_in_state(state, connector, connector_state, i) {
55bb9992
ACO
8747 if (connector_state->crtc != crtc_state->base.crtc)
8748 continue;
8749
8750 encoder = to_intel_encoder(connector_state->best_encoder);
8751
8752 switch (encoder->type) {
79e53945
JB
8753 case INTEL_OUTPUT_LVDS:
8754 is_lvds = true;
8755 break;
8756 case INTEL_OUTPUT_SDVO:
7d57382e 8757 case INTEL_OUTPUT_HDMI:
79e53945 8758 is_sdvo = true;
79e53945 8759 break;
6847d71b
PZ
8760 default:
8761 break;
79e53945 8762 }
43565a06 8763
c751ce4f 8764 num_connectors++;
79e53945 8765 }
79e53945 8766
c1858123 8767 /* Enable autotuning of the PLL clock (if permissible) */
8febb297
EA
8768 factor = 21;
8769 if (is_lvds) {
8770 if ((intel_panel_use_ssc(dev_priv) &&
e91e941b 8771 dev_priv->vbt.lvds_ssc_freq == 100000) ||
f0b44056 8772 (HAS_PCH_IBX(dev) && intel_is_dual_link_lvds(dev)))
8febb297 8773 factor = 25;
190f68c5 8774 } else if (crtc_state->sdvo_tv_clock)
8febb297 8775 factor = 20;
c1858123 8776
190f68c5 8777 if (ironlake_needs_fb_cb_tune(&crtc_state->dpll, factor))
7d0ac5b7 8778 *fp |= FP_CB_TUNE;
2c07245f 8779
9a7c7890
DV
8780 if (fp2 && (reduced_clock->m < factor * reduced_clock->n))
8781 *fp2 |= FP_CB_TUNE;
8782
5eddb70b 8783 dpll = 0;
2c07245f 8784
a07d6787
EA
8785 if (is_lvds)
8786 dpll |= DPLLB_MODE_LVDS;
8787 else
8788 dpll |= DPLLB_MODE_DAC_SERIAL;
198a037f 8789
190f68c5 8790 dpll |= (crtc_state->pixel_multiplier - 1)
ef1b460d 8791 << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
198a037f
DV
8792
8793 if (is_sdvo)
4a33e48d 8794 dpll |= DPLL_SDVO_HIGH_SPEED;
190f68c5 8795 if (crtc_state->has_dp_encoder)
4a33e48d 8796 dpll |= DPLL_SDVO_HIGH_SPEED;
79e53945 8797
a07d6787 8798 /* compute bitmask from p1 value */
190f68c5 8799 dpll |= (1 << (crtc_state->dpll.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
a07d6787 8800 /* also FPA1 */
190f68c5 8801 dpll |= (1 << (crtc_state->dpll.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
a07d6787 8802
190f68c5 8803 switch (crtc_state->dpll.p2) {
a07d6787
EA
8804 case 5:
8805 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
8806 break;
8807 case 7:
8808 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
8809 break;
8810 case 10:
8811 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
8812 break;
8813 case 14:
8814 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
8815 break;
79e53945
JB
8816 }
8817
b4c09f3b 8818 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2)
43565a06 8819 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
79e53945
JB
8820 else
8821 dpll |= PLL_REF_INPUT_DREFCLK;
8822
959e16d6 8823 return dpll | DPLL_VCO_ENABLE;
de13a2e3
PZ
8824}
8825
190f68c5
ACO
8826static int ironlake_crtc_compute_clock(struct intel_crtc *crtc,
8827 struct intel_crtc_state *crtc_state)
de13a2e3 8828{
c7653199 8829 struct drm_device *dev = crtc->base.dev;
de13a2e3 8830 intel_clock_t clock, reduced_clock;
cbbab5bd 8831 u32 dpll = 0, fp = 0, fp2 = 0;
e2f12b07 8832 bool ok, has_reduced_clock = false;
8b47047b 8833 bool is_lvds = false;
e2b78267 8834 struct intel_shared_dpll *pll;
de13a2e3 8835
dd3cd74a
ACO
8836 memset(&crtc_state->dpll_hw_state, 0,
8837 sizeof(crtc_state->dpll_hw_state));
8838
409ee761 8839 is_lvds = intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS);
79e53945 8840
5dc5298b
PZ
8841 WARN(!(HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)),
8842 "Unexpected PCH type %d\n", INTEL_PCH_TYPE(dev));
a07d6787 8843
190f68c5 8844 ok = ironlake_compute_clocks(&crtc->base, crtc_state, &clock,
de13a2e3 8845 &has_reduced_clock, &reduced_clock);
190f68c5 8846 if (!ok && !crtc_state->clock_set) {
de13a2e3
PZ
8847 DRM_ERROR("Couldn't find PLL settings for mode!\n");
8848 return -EINVAL;
79e53945 8849 }
f47709a9 8850 /* Compat-code for transition, will disappear. */
190f68c5
ACO
8851 if (!crtc_state->clock_set) {
8852 crtc_state->dpll.n = clock.n;
8853 crtc_state->dpll.m1 = clock.m1;
8854 crtc_state->dpll.m2 = clock.m2;
8855 crtc_state->dpll.p1 = clock.p1;
8856 crtc_state->dpll.p2 = clock.p2;
f47709a9 8857 }
79e53945 8858
5dc5298b 8859 /* CPU eDP is the only output that doesn't need a PCH PLL of its own. */
190f68c5
ACO
8860 if (crtc_state->has_pch_encoder) {
8861 fp = i9xx_dpll_compute_fp(&crtc_state->dpll);
cbbab5bd 8862 if (has_reduced_clock)
7429e9d4 8863 fp2 = i9xx_dpll_compute_fp(&reduced_clock);
cbbab5bd 8864
190f68c5 8865 dpll = ironlake_compute_dpll(crtc, crtc_state,
cbbab5bd
DV
8866 &fp, &reduced_clock,
8867 has_reduced_clock ? &fp2 : NULL);
8868
190f68c5
ACO
8869 crtc_state->dpll_hw_state.dpll = dpll;
8870 crtc_state->dpll_hw_state.fp0 = fp;
66e985c0 8871 if (has_reduced_clock)
190f68c5 8872 crtc_state->dpll_hw_state.fp1 = fp2;
66e985c0 8873 else
190f68c5 8874 crtc_state->dpll_hw_state.fp1 = fp;
66e985c0 8875
190f68c5 8876 pll = intel_get_shared_dpll(crtc, crtc_state);
ee7b9f93 8877 if (pll == NULL) {
84f44ce7 8878 DRM_DEBUG_DRIVER("failed to find PLL for pipe %c\n",
c7653199 8879 pipe_name(crtc->pipe));
4b645f14
JB
8880 return -EINVAL;
8881 }
3fb37703 8882 }
79e53945 8883
ab585dea 8884 if (is_lvds && has_reduced_clock)
c7653199 8885 crtc->lowfreq_avail = true;
bcd644e0 8886 else
c7653199 8887 crtc->lowfreq_avail = false;
e2b78267 8888
c8f7a0db 8889 return 0;
79e53945
JB
8890}
8891
eb14cb74
VS
8892static void intel_pch_transcoder_get_m_n(struct intel_crtc *crtc,
8893 struct intel_link_m_n *m_n)
8894{
8895 struct drm_device *dev = crtc->base.dev;
8896 struct drm_i915_private *dev_priv = dev->dev_private;
8897 enum pipe pipe = crtc->pipe;
8898
8899 m_n->link_m = I915_READ(PCH_TRANS_LINK_M1(pipe));
8900 m_n->link_n = I915_READ(PCH_TRANS_LINK_N1(pipe));
8901 m_n->gmch_m = I915_READ(PCH_TRANS_DATA_M1(pipe))
8902 & ~TU_SIZE_MASK;
8903 m_n->gmch_n = I915_READ(PCH_TRANS_DATA_N1(pipe));
8904 m_n->tu = ((I915_READ(PCH_TRANS_DATA_M1(pipe))
8905 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
8906}
8907
8908static void intel_cpu_transcoder_get_m_n(struct intel_crtc *crtc,
8909 enum transcoder transcoder,
b95af8be
VK
8910 struct intel_link_m_n *m_n,
8911 struct intel_link_m_n *m2_n2)
72419203
DV
8912{
8913 struct drm_device *dev = crtc->base.dev;
8914 struct drm_i915_private *dev_priv = dev->dev_private;
eb14cb74 8915 enum pipe pipe = crtc->pipe;
72419203 8916
eb14cb74
VS
8917 if (INTEL_INFO(dev)->gen >= 5) {
8918 m_n->link_m = I915_READ(PIPE_LINK_M1(transcoder));
8919 m_n->link_n = I915_READ(PIPE_LINK_N1(transcoder));
8920 m_n->gmch_m = I915_READ(PIPE_DATA_M1(transcoder))
8921 & ~TU_SIZE_MASK;
8922 m_n->gmch_n = I915_READ(PIPE_DATA_N1(transcoder));
8923 m_n->tu = ((I915_READ(PIPE_DATA_M1(transcoder))
8924 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
b95af8be
VK
8925 /* Read M2_N2 registers only for gen < 8 (M2_N2 available for
8926 * gen < 8) and if DRRS is supported (to make sure the
8927 * registers are not unnecessarily read).
8928 */
8929 if (m2_n2 && INTEL_INFO(dev)->gen < 8 &&
6e3c9717 8930 crtc->config->has_drrs) {
b95af8be
VK
8931 m2_n2->link_m = I915_READ(PIPE_LINK_M2(transcoder));
8932 m2_n2->link_n = I915_READ(PIPE_LINK_N2(transcoder));
8933 m2_n2->gmch_m = I915_READ(PIPE_DATA_M2(transcoder))
8934 & ~TU_SIZE_MASK;
8935 m2_n2->gmch_n = I915_READ(PIPE_DATA_N2(transcoder));
8936 m2_n2->tu = ((I915_READ(PIPE_DATA_M2(transcoder))
8937 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
8938 }
eb14cb74
VS
8939 } else {
8940 m_n->link_m = I915_READ(PIPE_LINK_M_G4X(pipe));
8941 m_n->link_n = I915_READ(PIPE_LINK_N_G4X(pipe));
8942 m_n->gmch_m = I915_READ(PIPE_DATA_M_G4X(pipe))
8943 & ~TU_SIZE_MASK;
8944 m_n->gmch_n = I915_READ(PIPE_DATA_N_G4X(pipe));
8945 m_n->tu = ((I915_READ(PIPE_DATA_M_G4X(pipe))
8946 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
8947 }
8948}
8949
8950void intel_dp_get_m_n(struct intel_crtc *crtc,
5cec258b 8951 struct intel_crtc_state *pipe_config)
eb14cb74 8952{
681a8504 8953 if (pipe_config->has_pch_encoder)
eb14cb74
VS
8954 intel_pch_transcoder_get_m_n(crtc, &pipe_config->dp_m_n);
8955 else
8956 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
b95af8be
VK
8957 &pipe_config->dp_m_n,
8958 &pipe_config->dp_m2_n2);
eb14cb74 8959}
72419203 8960
eb14cb74 8961static void ironlake_get_fdi_m_n_config(struct intel_crtc *crtc,
5cec258b 8962 struct intel_crtc_state *pipe_config)
eb14cb74
VS
8963{
8964 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
b95af8be 8965 &pipe_config->fdi_m_n, NULL);
72419203
DV
8966}
8967
bd2e244f 8968static void skylake_get_pfit_config(struct intel_crtc *crtc,
5cec258b 8969 struct intel_crtc_state *pipe_config)
bd2e244f
JB
8970{
8971 struct drm_device *dev = crtc->base.dev;
8972 struct drm_i915_private *dev_priv = dev->dev_private;
a1b2278e
CK
8973 struct intel_crtc_scaler_state *scaler_state = &pipe_config->scaler_state;
8974 uint32_t ps_ctrl = 0;
8975 int id = -1;
8976 int i;
bd2e244f 8977
a1b2278e
CK
8978 /* find scaler attached to this pipe */
8979 for (i = 0; i < crtc->num_scalers; i++) {
8980 ps_ctrl = I915_READ(SKL_PS_CTRL(crtc->pipe, i));
8981 if (ps_ctrl & PS_SCALER_EN && !(ps_ctrl & PS_PLANE_SEL_MASK)) {
8982 id = i;
8983 pipe_config->pch_pfit.enabled = true;
8984 pipe_config->pch_pfit.pos = I915_READ(SKL_PS_WIN_POS(crtc->pipe, i));
8985 pipe_config->pch_pfit.size = I915_READ(SKL_PS_WIN_SZ(crtc->pipe, i));
8986 break;
8987 }
8988 }
bd2e244f 8989
a1b2278e
CK
8990 scaler_state->scaler_id = id;
8991 if (id >= 0) {
8992 scaler_state->scaler_users |= (1 << SKL_CRTC_INDEX);
8993 } else {
8994 scaler_state->scaler_users &= ~(1 << SKL_CRTC_INDEX);
bd2e244f
JB
8995 }
8996}
8997
5724dbd1
DL
8998static void
8999skylake_get_initial_plane_config(struct intel_crtc *crtc,
9000 struct intel_initial_plane_config *plane_config)
bc8d7dff
DL
9001{
9002 struct drm_device *dev = crtc->base.dev;
9003 struct drm_i915_private *dev_priv = dev->dev_private;
40f46283 9004 u32 val, base, offset, stride_mult, tiling;
bc8d7dff
DL
9005 int pipe = crtc->pipe;
9006 int fourcc, pixel_format;
6761dd31 9007 unsigned int aligned_height;
bc8d7dff 9008 struct drm_framebuffer *fb;
1b842c89 9009 struct intel_framebuffer *intel_fb;
bc8d7dff 9010
d9806c9f 9011 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
1b842c89 9012 if (!intel_fb) {
bc8d7dff
DL
9013 DRM_DEBUG_KMS("failed to alloc fb\n");
9014 return;
9015 }
9016
1b842c89
DL
9017 fb = &intel_fb->base;
9018
bc8d7dff 9019 val = I915_READ(PLANE_CTL(pipe, 0));
42a7b088
DL
9020 if (!(val & PLANE_CTL_ENABLE))
9021 goto error;
9022
bc8d7dff
DL
9023 pixel_format = val & PLANE_CTL_FORMAT_MASK;
9024 fourcc = skl_format_to_fourcc(pixel_format,
9025 val & PLANE_CTL_ORDER_RGBX,
9026 val & PLANE_CTL_ALPHA_MASK);
9027 fb->pixel_format = fourcc;
9028 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
9029
40f46283
DL
9030 tiling = val & PLANE_CTL_TILED_MASK;
9031 switch (tiling) {
9032 case PLANE_CTL_TILED_LINEAR:
9033 fb->modifier[0] = DRM_FORMAT_MOD_NONE;
9034 break;
9035 case PLANE_CTL_TILED_X:
9036 plane_config->tiling = I915_TILING_X;
9037 fb->modifier[0] = I915_FORMAT_MOD_X_TILED;
9038 break;
9039 case PLANE_CTL_TILED_Y:
9040 fb->modifier[0] = I915_FORMAT_MOD_Y_TILED;
9041 break;
9042 case PLANE_CTL_TILED_YF:
9043 fb->modifier[0] = I915_FORMAT_MOD_Yf_TILED;
9044 break;
9045 default:
9046 MISSING_CASE(tiling);
9047 goto error;
9048 }
9049
bc8d7dff
DL
9050 base = I915_READ(PLANE_SURF(pipe, 0)) & 0xfffff000;
9051 plane_config->base = base;
9052
9053 offset = I915_READ(PLANE_OFFSET(pipe, 0));
9054
9055 val = I915_READ(PLANE_SIZE(pipe, 0));
9056 fb->height = ((val >> 16) & 0xfff) + 1;
9057 fb->width = ((val >> 0) & 0x1fff) + 1;
9058
9059 val = I915_READ(PLANE_STRIDE(pipe, 0));
40f46283
DL
9060 stride_mult = intel_fb_stride_alignment(dev, fb->modifier[0],
9061 fb->pixel_format);
bc8d7dff
DL
9062 fb->pitches[0] = (val & 0x3ff) * stride_mult;
9063
9064 aligned_height = intel_fb_align_height(dev, fb->height,
091df6cb
DV
9065 fb->pixel_format,
9066 fb->modifier[0]);
bc8d7dff 9067
f37b5c2b 9068 plane_config->size = fb->pitches[0] * aligned_height;
bc8d7dff
DL
9069
9070 DRM_DEBUG_KMS("pipe %c with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
9071 pipe_name(pipe), fb->width, fb->height,
9072 fb->bits_per_pixel, base, fb->pitches[0],
9073 plane_config->size);
9074
2d14030b 9075 plane_config->fb = intel_fb;
bc8d7dff
DL
9076 return;
9077
9078error:
9079 kfree(fb);
9080}
9081
2fa2fe9a 9082static void ironlake_get_pfit_config(struct intel_crtc *crtc,
5cec258b 9083 struct intel_crtc_state *pipe_config)
2fa2fe9a
DV
9084{
9085 struct drm_device *dev = crtc->base.dev;
9086 struct drm_i915_private *dev_priv = dev->dev_private;
9087 uint32_t tmp;
9088
9089 tmp = I915_READ(PF_CTL(crtc->pipe));
9090
9091 if (tmp & PF_ENABLE) {
fd4daa9c 9092 pipe_config->pch_pfit.enabled = true;
2fa2fe9a
DV
9093 pipe_config->pch_pfit.pos = I915_READ(PF_WIN_POS(crtc->pipe));
9094 pipe_config->pch_pfit.size = I915_READ(PF_WIN_SZ(crtc->pipe));
cb8b2a30
DV
9095
9096 /* We currently do not free assignements of panel fitters on
9097 * ivb/hsw (since we don't use the higher upscaling modes which
9098 * differentiates them) so just WARN about this case for now. */
9099 if (IS_GEN7(dev)) {
9100 WARN_ON((tmp & PF_PIPE_SEL_MASK_IVB) !=
9101 PF_PIPE_SEL_IVB(crtc->pipe));
9102 }
2fa2fe9a 9103 }
79e53945
JB
9104}
9105
5724dbd1
DL
9106static void
9107ironlake_get_initial_plane_config(struct intel_crtc *crtc,
9108 struct intel_initial_plane_config *plane_config)
4c6baa59
JB
9109{
9110 struct drm_device *dev = crtc->base.dev;
9111 struct drm_i915_private *dev_priv = dev->dev_private;
9112 u32 val, base, offset;
aeee5a49 9113 int pipe = crtc->pipe;
4c6baa59 9114 int fourcc, pixel_format;
6761dd31 9115 unsigned int aligned_height;
b113d5ee 9116 struct drm_framebuffer *fb;
1b842c89 9117 struct intel_framebuffer *intel_fb;
4c6baa59 9118
42a7b088
DL
9119 val = I915_READ(DSPCNTR(pipe));
9120 if (!(val & DISPLAY_PLANE_ENABLE))
9121 return;
9122
d9806c9f 9123 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
1b842c89 9124 if (!intel_fb) {
4c6baa59
JB
9125 DRM_DEBUG_KMS("failed to alloc fb\n");
9126 return;
9127 }
9128
1b842c89
DL
9129 fb = &intel_fb->base;
9130
18c5247e
DV
9131 if (INTEL_INFO(dev)->gen >= 4) {
9132 if (val & DISPPLANE_TILED) {
49af449b 9133 plane_config->tiling = I915_TILING_X;
18c5247e
DV
9134 fb->modifier[0] = I915_FORMAT_MOD_X_TILED;
9135 }
9136 }
4c6baa59
JB
9137
9138 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
b35d63fa 9139 fourcc = i9xx_format_to_fourcc(pixel_format);
b113d5ee
DL
9140 fb->pixel_format = fourcc;
9141 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
4c6baa59 9142
aeee5a49 9143 base = I915_READ(DSPSURF(pipe)) & 0xfffff000;
4c6baa59 9144 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
aeee5a49 9145 offset = I915_READ(DSPOFFSET(pipe));
4c6baa59 9146 } else {
49af449b 9147 if (plane_config->tiling)
aeee5a49 9148 offset = I915_READ(DSPTILEOFF(pipe));
4c6baa59 9149 else
aeee5a49 9150 offset = I915_READ(DSPLINOFF(pipe));
4c6baa59
JB
9151 }
9152 plane_config->base = base;
9153
9154 val = I915_READ(PIPESRC(pipe));
b113d5ee
DL
9155 fb->width = ((val >> 16) & 0xfff) + 1;
9156 fb->height = ((val >> 0) & 0xfff) + 1;
4c6baa59
JB
9157
9158 val = I915_READ(DSPSTRIDE(pipe));
b113d5ee 9159 fb->pitches[0] = val & 0xffffffc0;
4c6baa59 9160
b113d5ee 9161 aligned_height = intel_fb_align_height(dev, fb->height,
091df6cb
DV
9162 fb->pixel_format,
9163 fb->modifier[0]);
4c6baa59 9164
f37b5c2b 9165 plane_config->size = fb->pitches[0] * aligned_height;
4c6baa59 9166
2844a921
DL
9167 DRM_DEBUG_KMS("pipe %c with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
9168 pipe_name(pipe), fb->width, fb->height,
9169 fb->bits_per_pixel, base, fb->pitches[0],
9170 plane_config->size);
b113d5ee 9171
2d14030b 9172 plane_config->fb = intel_fb;
4c6baa59
JB
9173}
9174
0e8ffe1b 9175static bool ironlake_get_pipe_config(struct intel_crtc *crtc,
5cec258b 9176 struct intel_crtc_state *pipe_config)
0e8ffe1b
DV
9177{
9178 struct drm_device *dev = crtc->base.dev;
9179 struct drm_i915_private *dev_priv = dev->dev_private;
9180 uint32_t tmp;
9181
f458ebbc
DV
9182 if (!intel_display_power_is_enabled(dev_priv,
9183 POWER_DOMAIN_PIPE(crtc->pipe)))
930e8c9e
PZ
9184 return false;
9185
e143a21c 9186 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
c0d43d62 9187 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
eccb140b 9188
0e8ffe1b
DV
9189 tmp = I915_READ(PIPECONF(crtc->pipe));
9190 if (!(tmp & PIPECONF_ENABLE))
9191 return false;
9192
42571aef
VS
9193 switch (tmp & PIPECONF_BPC_MASK) {
9194 case PIPECONF_6BPC:
9195 pipe_config->pipe_bpp = 18;
9196 break;
9197 case PIPECONF_8BPC:
9198 pipe_config->pipe_bpp = 24;
9199 break;
9200 case PIPECONF_10BPC:
9201 pipe_config->pipe_bpp = 30;
9202 break;
9203 case PIPECONF_12BPC:
9204 pipe_config->pipe_bpp = 36;
9205 break;
9206 default:
9207 break;
9208 }
9209
b5a9fa09
DV
9210 if (tmp & PIPECONF_COLOR_RANGE_SELECT)
9211 pipe_config->limited_color_range = true;
9212
ab9412ba 9213 if (I915_READ(PCH_TRANSCONF(crtc->pipe)) & TRANS_ENABLE) {
66e985c0
DV
9214 struct intel_shared_dpll *pll;
9215
88adfff1
DV
9216 pipe_config->has_pch_encoder = true;
9217
627eb5a3
DV
9218 tmp = I915_READ(FDI_RX_CTL(crtc->pipe));
9219 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
9220 FDI_DP_PORT_WIDTH_SHIFT) + 1;
72419203
DV
9221
9222 ironlake_get_fdi_m_n_config(crtc, pipe_config);
6c49f241 9223
c0d43d62 9224 if (HAS_PCH_IBX(dev_priv->dev)) {
d94ab068
DV
9225 pipe_config->shared_dpll =
9226 (enum intel_dpll_id) crtc->pipe;
c0d43d62
DV
9227 } else {
9228 tmp = I915_READ(PCH_DPLL_SEL);
9229 if (tmp & TRANS_DPLLB_SEL(crtc->pipe))
9230 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_B;
9231 else
9232 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_A;
9233 }
66e985c0
DV
9234
9235 pll = &dev_priv->shared_dplls[pipe_config->shared_dpll];
9236
9237 WARN_ON(!pll->get_hw_state(dev_priv, pll,
9238 &pipe_config->dpll_hw_state));
c93f54cf
DV
9239
9240 tmp = pipe_config->dpll_hw_state.dpll;
9241 pipe_config->pixel_multiplier =
9242 ((tmp & PLL_REF_SDVO_HDMI_MULTIPLIER_MASK)
9243 >> PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT) + 1;
18442d08
VS
9244
9245 ironlake_pch_clock_get(crtc, pipe_config);
6c49f241
DV
9246 } else {
9247 pipe_config->pixel_multiplier = 1;
627eb5a3
DV
9248 }
9249
1bd1bd80
DV
9250 intel_get_pipe_timings(crtc, pipe_config);
9251
2fa2fe9a
DV
9252 ironlake_get_pfit_config(crtc, pipe_config);
9253
0e8ffe1b
DV
9254 return true;
9255}
9256
be256dc7
PZ
9257static void assert_can_disable_lcpll(struct drm_i915_private *dev_priv)
9258{
9259 struct drm_device *dev = dev_priv->dev;
be256dc7 9260 struct intel_crtc *crtc;
be256dc7 9261
d3fcc808 9262 for_each_intel_crtc(dev, crtc)
e2c719b7 9263 I915_STATE_WARN(crtc->active, "CRTC for pipe %c enabled\n",
be256dc7
PZ
9264 pipe_name(crtc->pipe));
9265
e2c719b7
RC
9266 I915_STATE_WARN(I915_READ(HSW_PWR_WELL_DRIVER), "Power well on\n");
9267 I915_STATE_WARN(I915_READ(SPLL_CTL) & SPLL_PLL_ENABLE, "SPLL enabled\n");
9268 I915_STATE_WARN(I915_READ(WRPLL_CTL1) & WRPLL_PLL_ENABLE, "WRPLL1 enabled\n");
9269 I915_STATE_WARN(I915_READ(WRPLL_CTL2) & WRPLL_PLL_ENABLE, "WRPLL2 enabled\n");
9270 I915_STATE_WARN(I915_READ(PCH_PP_STATUS) & PP_ON, "Panel power on\n");
9271 I915_STATE_WARN(I915_READ(BLC_PWM_CPU_CTL2) & BLM_PWM_ENABLE,
be256dc7 9272 "CPU PWM1 enabled\n");
c5107b87 9273 if (IS_HASWELL(dev))
e2c719b7 9274 I915_STATE_WARN(I915_READ(HSW_BLC_PWM2_CTL) & BLM_PWM_ENABLE,
c5107b87 9275 "CPU PWM2 enabled\n");
e2c719b7 9276 I915_STATE_WARN(I915_READ(BLC_PWM_PCH_CTL1) & BLM_PCH_PWM_ENABLE,
be256dc7 9277 "PCH PWM1 enabled\n");
e2c719b7 9278 I915_STATE_WARN(I915_READ(UTIL_PIN_CTL) & UTIL_PIN_ENABLE,
be256dc7 9279 "Utility pin enabled\n");
e2c719b7 9280 I915_STATE_WARN(I915_READ(PCH_GTC_CTL) & PCH_GTC_ENABLE, "PCH GTC enabled\n");
be256dc7 9281
9926ada1
PZ
9282 /*
9283 * In theory we can still leave IRQs enabled, as long as only the HPD
9284 * interrupts remain enabled. We used to check for that, but since it's
9285 * gen-specific and since we only disable LCPLL after we fully disable
9286 * the interrupts, the check below should be enough.
9287 */
e2c719b7 9288 I915_STATE_WARN(intel_irqs_enabled(dev_priv), "IRQs enabled\n");
be256dc7
PZ
9289}
9290
9ccd5aeb
PZ
9291static uint32_t hsw_read_dcomp(struct drm_i915_private *dev_priv)
9292{
9293 struct drm_device *dev = dev_priv->dev;
9294
9295 if (IS_HASWELL(dev))
9296 return I915_READ(D_COMP_HSW);
9297 else
9298 return I915_READ(D_COMP_BDW);
9299}
9300
3c4c9b81
PZ
9301static void hsw_write_dcomp(struct drm_i915_private *dev_priv, uint32_t val)
9302{
9303 struct drm_device *dev = dev_priv->dev;
9304
9305 if (IS_HASWELL(dev)) {
9306 mutex_lock(&dev_priv->rps.hw_lock);
9307 if (sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_D_COMP,
9308 val))
f475dadf 9309 DRM_ERROR("Failed to write to D_COMP\n");
3c4c9b81
PZ
9310 mutex_unlock(&dev_priv->rps.hw_lock);
9311 } else {
9ccd5aeb
PZ
9312 I915_WRITE(D_COMP_BDW, val);
9313 POSTING_READ(D_COMP_BDW);
3c4c9b81 9314 }
be256dc7
PZ
9315}
9316
9317/*
9318 * This function implements pieces of two sequences from BSpec:
9319 * - Sequence for display software to disable LCPLL
9320 * - Sequence for display software to allow package C8+
9321 * The steps implemented here are just the steps that actually touch the LCPLL
9322 * register. Callers should take care of disabling all the display engine
9323 * functions, doing the mode unset, fixing interrupts, etc.
9324 */
6ff58d53
PZ
9325static void hsw_disable_lcpll(struct drm_i915_private *dev_priv,
9326 bool switch_to_fclk, bool allow_power_down)
be256dc7
PZ
9327{
9328 uint32_t val;
9329
9330 assert_can_disable_lcpll(dev_priv);
9331
9332 val = I915_READ(LCPLL_CTL);
9333
9334 if (switch_to_fclk) {
9335 val |= LCPLL_CD_SOURCE_FCLK;
9336 I915_WRITE(LCPLL_CTL, val);
9337
9338 if (wait_for_atomic_us(I915_READ(LCPLL_CTL) &
9339 LCPLL_CD_SOURCE_FCLK_DONE, 1))
9340 DRM_ERROR("Switching to FCLK failed\n");
9341
9342 val = I915_READ(LCPLL_CTL);
9343 }
9344
9345 val |= LCPLL_PLL_DISABLE;
9346 I915_WRITE(LCPLL_CTL, val);
9347 POSTING_READ(LCPLL_CTL);
9348
9349 if (wait_for((I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK) == 0, 1))
9350 DRM_ERROR("LCPLL still locked\n");
9351
9ccd5aeb 9352 val = hsw_read_dcomp(dev_priv);
be256dc7 9353 val |= D_COMP_COMP_DISABLE;
3c4c9b81 9354 hsw_write_dcomp(dev_priv, val);
be256dc7
PZ
9355 ndelay(100);
9356
9ccd5aeb
PZ
9357 if (wait_for((hsw_read_dcomp(dev_priv) & D_COMP_RCOMP_IN_PROGRESS) == 0,
9358 1))
be256dc7
PZ
9359 DRM_ERROR("D_COMP RCOMP still in progress\n");
9360
9361 if (allow_power_down) {
9362 val = I915_READ(LCPLL_CTL);
9363 val |= LCPLL_POWER_DOWN_ALLOW;
9364 I915_WRITE(LCPLL_CTL, val);
9365 POSTING_READ(LCPLL_CTL);
9366 }
9367}
9368
9369/*
9370 * Fully restores LCPLL, disallowing power down and switching back to LCPLL
9371 * source.
9372 */
6ff58d53 9373static void hsw_restore_lcpll(struct drm_i915_private *dev_priv)
be256dc7
PZ
9374{
9375 uint32_t val;
9376
9377 val = I915_READ(LCPLL_CTL);
9378
9379 if ((val & (LCPLL_PLL_LOCK | LCPLL_PLL_DISABLE | LCPLL_CD_SOURCE_FCLK |
9380 LCPLL_POWER_DOWN_ALLOW)) == LCPLL_PLL_LOCK)
9381 return;
9382
a8a8bd54
PZ
9383 /*
9384 * Make sure we're not on PC8 state before disabling PC8, otherwise
9385 * we'll hang the machine. To prevent PC8 state, just enable force_wake.
a8a8bd54 9386 */
59bad947 9387 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
215733fa 9388
be256dc7
PZ
9389 if (val & LCPLL_POWER_DOWN_ALLOW) {
9390 val &= ~LCPLL_POWER_DOWN_ALLOW;
9391 I915_WRITE(LCPLL_CTL, val);
35d8f2eb 9392 POSTING_READ(LCPLL_CTL);
be256dc7
PZ
9393 }
9394
9ccd5aeb 9395 val = hsw_read_dcomp(dev_priv);
be256dc7
PZ
9396 val |= D_COMP_COMP_FORCE;
9397 val &= ~D_COMP_COMP_DISABLE;
3c4c9b81 9398 hsw_write_dcomp(dev_priv, val);
be256dc7
PZ
9399
9400 val = I915_READ(LCPLL_CTL);
9401 val &= ~LCPLL_PLL_DISABLE;
9402 I915_WRITE(LCPLL_CTL, val);
9403
9404 if (wait_for(I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK, 5))
9405 DRM_ERROR("LCPLL not locked yet\n");
9406
9407 if (val & LCPLL_CD_SOURCE_FCLK) {
9408 val = I915_READ(LCPLL_CTL);
9409 val &= ~LCPLL_CD_SOURCE_FCLK;
9410 I915_WRITE(LCPLL_CTL, val);
9411
9412 if (wait_for_atomic_us((I915_READ(LCPLL_CTL) &
9413 LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
9414 DRM_ERROR("Switching back to LCPLL failed\n");
9415 }
215733fa 9416
59bad947 9417 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
b6283055 9418 intel_update_cdclk(dev_priv->dev);
be256dc7
PZ
9419}
9420
765dab67
PZ
9421/*
9422 * Package states C8 and deeper are really deep PC states that can only be
9423 * reached when all the devices on the system allow it, so even if the graphics
9424 * device allows PC8+, it doesn't mean the system will actually get to these
9425 * states. Our driver only allows PC8+ when going into runtime PM.
9426 *
9427 * The requirements for PC8+ are that all the outputs are disabled, the power
9428 * well is disabled and most interrupts are disabled, and these are also
9429 * requirements for runtime PM. When these conditions are met, we manually do
9430 * the other conditions: disable the interrupts, clocks and switch LCPLL refclk
9431 * to Fclk. If we're in PC8+ and we get an non-hotplug interrupt, we can hard
9432 * hang the machine.
9433 *
9434 * When we really reach PC8 or deeper states (not just when we allow it) we lose
9435 * the state of some registers, so when we come back from PC8+ we need to
9436 * restore this state. We don't get into PC8+ if we're not in RC6, so we don't
9437 * need to take care of the registers kept by RC6. Notice that this happens even
9438 * if we don't put the device in PCI D3 state (which is what currently happens
9439 * because of the runtime PM support).
9440 *
9441 * For more, read "Display Sequences for Package C8" on the hardware
9442 * documentation.
9443 */
a14cb6fc 9444void hsw_enable_pc8(struct drm_i915_private *dev_priv)
c67a470b 9445{
c67a470b
PZ
9446 struct drm_device *dev = dev_priv->dev;
9447 uint32_t val;
9448
c67a470b
PZ
9449 DRM_DEBUG_KMS("Enabling package C8+\n");
9450
c2699524 9451 if (HAS_PCH_LPT_LP(dev)) {
c67a470b
PZ
9452 val = I915_READ(SOUTH_DSPCLK_GATE_D);
9453 val &= ~PCH_LP_PARTITION_LEVEL_DISABLE;
9454 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
9455 }
9456
9457 lpt_disable_clkout_dp(dev);
c67a470b
PZ
9458 hsw_disable_lcpll(dev_priv, true, true);
9459}
9460
a14cb6fc 9461void hsw_disable_pc8(struct drm_i915_private *dev_priv)
c67a470b
PZ
9462{
9463 struct drm_device *dev = dev_priv->dev;
9464 uint32_t val;
9465
c67a470b
PZ
9466 DRM_DEBUG_KMS("Disabling package C8+\n");
9467
9468 hsw_restore_lcpll(dev_priv);
c67a470b
PZ
9469 lpt_init_pch_refclk(dev);
9470
c2699524 9471 if (HAS_PCH_LPT_LP(dev)) {
c67a470b
PZ
9472 val = I915_READ(SOUTH_DSPCLK_GATE_D);
9473 val |= PCH_LP_PARTITION_LEVEL_DISABLE;
9474 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
9475 }
9476
9477 intel_prepare_ddi(dev);
c67a470b
PZ
9478}
9479
27c329ed 9480static void broxton_modeset_commit_cdclk(struct drm_atomic_state *old_state)
f8437dd1 9481{
a821fc46 9482 struct drm_device *dev = old_state->dev;
27c329ed 9483 unsigned int req_cdclk = to_intel_atomic_state(old_state)->cdclk;
f8437dd1 9484
27c329ed 9485 broxton_set_cdclk(dev, req_cdclk);
f8437dd1
VK
9486}
9487
b432e5cf 9488/* compute the max rate for new configuration */
27c329ed 9489static int ilk_max_pixel_rate(struct drm_atomic_state *state)
b432e5cf 9490{
b432e5cf 9491 struct intel_crtc *intel_crtc;
27c329ed 9492 struct intel_crtc_state *crtc_state;
b432e5cf 9493 int max_pixel_rate = 0;
b432e5cf 9494
27c329ed
ML
9495 for_each_intel_crtc(state->dev, intel_crtc) {
9496 int pixel_rate;
9497
9498 crtc_state = intel_atomic_get_crtc_state(state, intel_crtc);
9499 if (IS_ERR(crtc_state))
9500 return PTR_ERR(crtc_state);
9501
9502 if (!crtc_state->base.enable)
b432e5cf
VS
9503 continue;
9504
27c329ed 9505 pixel_rate = ilk_pipe_pixel_rate(crtc_state);
b432e5cf
VS
9506
9507 /* pixel rate mustn't exceed 95% of cdclk with IPS on BDW */
27c329ed 9508 if (IS_BROADWELL(state->dev) && crtc_state->ips_enabled)
b432e5cf
VS
9509 pixel_rate = DIV_ROUND_UP(pixel_rate * 100, 95);
9510
9511 max_pixel_rate = max(max_pixel_rate, pixel_rate);
9512 }
9513
9514 return max_pixel_rate;
9515}
9516
9517static void broadwell_set_cdclk(struct drm_device *dev, int cdclk)
9518{
9519 struct drm_i915_private *dev_priv = dev->dev_private;
9520 uint32_t val, data;
9521 int ret;
9522
9523 if (WARN((I915_READ(LCPLL_CTL) &
9524 (LCPLL_PLL_DISABLE | LCPLL_PLL_LOCK |
9525 LCPLL_CD_CLOCK_DISABLE | LCPLL_ROOT_CD_CLOCK_DISABLE |
9526 LCPLL_CD2X_CLOCK_DISABLE | LCPLL_POWER_DOWN_ALLOW |
9527 LCPLL_CD_SOURCE_FCLK)) != LCPLL_PLL_LOCK,
9528 "trying to change cdclk frequency with cdclk not enabled\n"))
9529 return;
9530
9531 mutex_lock(&dev_priv->rps.hw_lock);
9532 ret = sandybridge_pcode_write(dev_priv,
9533 BDW_PCODE_DISPLAY_FREQ_CHANGE_REQ, 0x0);
9534 mutex_unlock(&dev_priv->rps.hw_lock);
9535 if (ret) {
9536 DRM_ERROR("failed to inform pcode about cdclk change\n");
9537 return;
9538 }
9539
9540 val = I915_READ(LCPLL_CTL);
9541 val |= LCPLL_CD_SOURCE_FCLK;
9542 I915_WRITE(LCPLL_CTL, val);
9543
9544 if (wait_for_atomic_us(I915_READ(LCPLL_CTL) &
9545 LCPLL_CD_SOURCE_FCLK_DONE, 1))
9546 DRM_ERROR("Switching to FCLK failed\n");
9547
9548 val = I915_READ(LCPLL_CTL);
9549 val &= ~LCPLL_CLK_FREQ_MASK;
9550
9551 switch (cdclk) {
9552 case 450000:
9553 val |= LCPLL_CLK_FREQ_450;
9554 data = 0;
9555 break;
9556 case 540000:
9557 val |= LCPLL_CLK_FREQ_54O_BDW;
9558 data = 1;
9559 break;
9560 case 337500:
9561 val |= LCPLL_CLK_FREQ_337_5_BDW;
9562 data = 2;
9563 break;
9564 case 675000:
9565 val |= LCPLL_CLK_FREQ_675_BDW;
9566 data = 3;
9567 break;
9568 default:
9569 WARN(1, "invalid cdclk frequency\n");
9570 return;
9571 }
9572
9573 I915_WRITE(LCPLL_CTL, val);
9574
9575 val = I915_READ(LCPLL_CTL);
9576 val &= ~LCPLL_CD_SOURCE_FCLK;
9577 I915_WRITE(LCPLL_CTL, val);
9578
9579 if (wait_for_atomic_us((I915_READ(LCPLL_CTL) &
9580 LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
9581 DRM_ERROR("Switching back to LCPLL failed\n");
9582
9583 mutex_lock(&dev_priv->rps.hw_lock);
9584 sandybridge_pcode_write(dev_priv, HSW_PCODE_DE_WRITE_FREQ_REQ, data);
9585 mutex_unlock(&dev_priv->rps.hw_lock);
9586
9587 intel_update_cdclk(dev);
9588
9589 WARN(cdclk != dev_priv->cdclk_freq,
9590 "cdclk requested %d kHz but got %d kHz\n",
9591 cdclk, dev_priv->cdclk_freq);
9592}
9593
27c329ed 9594static int broadwell_modeset_calc_cdclk(struct drm_atomic_state *state)
b432e5cf 9595{
27c329ed
ML
9596 struct drm_i915_private *dev_priv = to_i915(state->dev);
9597 int max_pixclk = ilk_max_pixel_rate(state);
b432e5cf
VS
9598 int cdclk;
9599
9600 /*
9601 * FIXME should also account for plane ratio
9602 * once 64bpp pixel formats are supported.
9603 */
27c329ed 9604 if (max_pixclk > 540000)
b432e5cf 9605 cdclk = 675000;
27c329ed 9606 else if (max_pixclk > 450000)
b432e5cf 9607 cdclk = 540000;
27c329ed 9608 else if (max_pixclk > 337500)
b432e5cf
VS
9609 cdclk = 450000;
9610 else
9611 cdclk = 337500;
9612
9613 /*
9614 * FIXME move the cdclk caclulation to
9615 * compute_config() so we can fail gracegully.
9616 */
9617 if (cdclk > dev_priv->max_cdclk_freq) {
9618 DRM_ERROR("requested cdclk (%d kHz) exceeds max (%d kHz)\n",
9619 cdclk, dev_priv->max_cdclk_freq);
9620 cdclk = dev_priv->max_cdclk_freq;
9621 }
9622
27c329ed 9623 to_intel_atomic_state(state)->cdclk = cdclk;
b432e5cf
VS
9624
9625 return 0;
9626}
9627
27c329ed 9628static void broadwell_modeset_commit_cdclk(struct drm_atomic_state *old_state)
b432e5cf 9629{
27c329ed
ML
9630 struct drm_device *dev = old_state->dev;
9631 unsigned int req_cdclk = to_intel_atomic_state(old_state)->cdclk;
b432e5cf 9632
27c329ed 9633 broadwell_set_cdclk(dev, req_cdclk);
b432e5cf
VS
9634}
9635
190f68c5
ACO
9636static int haswell_crtc_compute_clock(struct intel_crtc *crtc,
9637 struct intel_crtc_state *crtc_state)
09b4ddf9 9638{
190f68c5 9639 if (!intel_ddi_pll_select(crtc, crtc_state))
6441ab5f 9640 return -EINVAL;
716c2e55 9641
c7653199 9642 crtc->lowfreq_avail = false;
644cef34 9643
c8f7a0db 9644 return 0;
79e53945
JB
9645}
9646
3760b59c
S
9647static void bxt_get_ddi_pll(struct drm_i915_private *dev_priv,
9648 enum port port,
9649 struct intel_crtc_state *pipe_config)
9650{
9651 switch (port) {
9652 case PORT_A:
9653 pipe_config->ddi_pll_sel = SKL_DPLL0;
9654 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL1;
9655 break;
9656 case PORT_B:
9657 pipe_config->ddi_pll_sel = SKL_DPLL1;
9658 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL2;
9659 break;
9660 case PORT_C:
9661 pipe_config->ddi_pll_sel = SKL_DPLL2;
9662 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL3;
9663 break;
9664 default:
9665 DRM_ERROR("Incorrect port type\n");
9666 }
9667}
9668
96b7dfb7
S
9669static void skylake_get_ddi_pll(struct drm_i915_private *dev_priv,
9670 enum port port,
5cec258b 9671 struct intel_crtc_state *pipe_config)
96b7dfb7 9672{
3148ade7 9673 u32 temp, dpll_ctl1;
96b7dfb7
S
9674
9675 temp = I915_READ(DPLL_CTRL2) & DPLL_CTRL2_DDI_CLK_SEL_MASK(port);
9676 pipe_config->ddi_pll_sel = temp >> (port * 3 + 1);
9677
9678 switch (pipe_config->ddi_pll_sel) {
3148ade7
DL
9679 case SKL_DPLL0:
9680 /*
9681 * On SKL the eDP DPLL (DPLL0 as we don't use SSC) is not part
9682 * of the shared DPLL framework and thus needs to be read out
9683 * separately
9684 */
9685 dpll_ctl1 = I915_READ(DPLL_CTRL1);
9686 pipe_config->dpll_hw_state.ctrl1 = dpll_ctl1 & 0x3f;
9687 break;
96b7dfb7
S
9688 case SKL_DPLL1:
9689 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL1;
9690 break;
9691 case SKL_DPLL2:
9692 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL2;
9693 break;
9694 case SKL_DPLL3:
9695 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL3;
9696 break;
96b7dfb7
S
9697 }
9698}
9699
7d2c8175
DL
9700static void haswell_get_ddi_pll(struct drm_i915_private *dev_priv,
9701 enum port port,
5cec258b 9702 struct intel_crtc_state *pipe_config)
7d2c8175
DL
9703{
9704 pipe_config->ddi_pll_sel = I915_READ(PORT_CLK_SEL(port));
9705
9706 switch (pipe_config->ddi_pll_sel) {
9707 case PORT_CLK_SEL_WRPLL1:
9708 pipe_config->shared_dpll = DPLL_ID_WRPLL1;
9709 break;
9710 case PORT_CLK_SEL_WRPLL2:
9711 pipe_config->shared_dpll = DPLL_ID_WRPLL2;
9712 break;
9713 }
9714}
9715
26804afd 9716static void haswell_get_ddi_port_state(struct intel_crtc *crtc,
5cec258b 9717 struct intel_crtc_state *pipe_config)
26804afd
DV
9718{
9719 struct drm_device *dev = crtc->base.dev;
9720 struct drm_i915_private *dev_priv = dev->dev_private;
d452c5b6 9721 struct intel_shared_dpll *pll;
26804afd
DV
9722 enum port port;
9723 uint32_t tmp;
9724
9725 tmp = I915_READ(TRANS_DDI_FUNC_CTL(pipe_config->cpu_transcoder));
9726
9727 port = (tmp & TRANS_DDI_PORT_MASK) >> TRANS_DDI_PORT_SHIFT;
9728
96b7dfb7
S
9729 if (IS_SKYLAKE(dev))
9730 skylake_get_ddi_pll(dev_priv, port, pipe_config);
3760b59c
S
9731 else if (IS_BROXTON(dev))
9732 bxt_get_ddi_pll(dev_priv, port, pipe_config);
96b7dfb7
S
9733 else
9734 haswell_get_ddi_pll(dev_priv, port, pipe_config);
9cd86933 9735
d452c5b6
DV
9736 if (pipe_config->shared_dpll >= 0) {
9737 pll = &dev_priv->shared_dplls[pipe_config->shared_dpll];
9738
9739 WARN_ON(!pll->get_hw_state(dev_priv, pll,
9740 &pipe_config->dpll_hw_state));
9741 }
9742
26804afd
DV
9743 /*
9744 * Haswell has only FDI/PCH transcoder A. It is which is connected to
9745 * DDI E. So just check whether this pipe is wired to DDI E and whether
9746 * the PCH transcoder is on.
9747 */
ca370455
DL
9748 if (INTEL_INFO(dev)->gen < 9 &&
9749 (port == PORT_E) && I915_READ(LPT_TRANSCONF) & TRANS_ENABLE) {
26804afd
DV
9750 pipe_config->has_pch_encoder = true;
9751
9752 tmp = I915_READ(FDI_RX_CTL(PIPE_A));
9753 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
9754 FDI_DP_PORT_WIDTH_SHIFT) + 1;
9755
9756 ironlake_get_fdi_m_n_config(crtc, pipe_config);
9757 }
9758}
9759
0e8ffe1b 9760static bool haswell_get_pipe_config(struct intel_crtc *crtc,
5cec258b 9761 struct intel_crtc_state *pipe_config)
0e8ffe1b
DV
9762{
9763 struct drm_device *dev = crtc->base.dev;
9764 struct drm_i915_private *dev_priv = dev->dev_private;
2fa2fe9a 9765 enum intel_display_power_domain pfit_domain;
0e8ffe1b
DV
9766 uint32_t tmp;
9767
f458ebbc 9768 if (!intel_display_power_is_enabled(dev_priv,
b5482bd0
ID
9769 POWER_DOMAIN_PIPE(crtc->pipe)))
9770 return false;
9771
e143a21c 9772 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
c0d43d62
DV
9773 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
9774
eccb140b
DV
9775 tmp = I915_READ(TRANS_DDI_FUNC_CTL(TRANSCODER_EDP));
9776 if (tmp & TRANS_DDI_FUNC_ENABLE) {
9777 enum pipe trans_edp_pipe;
9778 switch (tmp & TRANS_DDI_EDP_INPUT_MASK) {
9779 default:
9780 WARN(1, "unknown pipe linked to edp transcoder\n");
9781 case TRANS_DDI_EDP_INPUT_A_ONOFF:
9782 case TRANS_DDI_EDP_INPUT_A_ON:
9783 trans_edp_pipe = PIPE_A;
9784 break;
9785 case TRANS_DDI_EDP_INPUT_B_ONOFF:
9786 trans_edp_pipe = PIPE_B;
9787 break;
9788 case TRANS_DDI_EDP_INPUT_C_ONOFF:
9789 trans_edp_pipe = PIPE_C;
9790 break;
9791 }
9792
9793 if (trans_edp_pipe == crtc->pipe)
9794 pipe_config->cpu_transcoder = TRANSCODER_EDP;
9795 }
9796
f458ebbc 9797 if (!intel_display_power_is_enabled(dev_priv,
eccb140b 9798 POWER_DOMAIN_TRANSCODER(pipe_config->cpu_transcoder)))
2bfce950
PZ
9799 return false;
9800
eccb140b 9801 tmp = I915_READ(PIPECONF(pipe_config->cpu_transcoder));
0e8ffe1b
DV
9802 if (!(tmp & PIPECONF_ENABLE))
9803 return false;
9804
26804afd 9805 haswell_get_ddi_port_state(crtc, pipe_config);
627eb5a3 9806
1bd1bd80
DV
9807 intel_get_pipe_timings(crtc, pipe_config);
9808
a1b2278e
CK
9809 if (INTEL_INFO(dev)->gen >= 9) {
9810 skl_init_scalers(dev, crtc, pipe_config);
9811 }
9812
2fa2fe9a 9813 pfit_domain = POWER_DOMAIN_PIPE_PANEL_FITTER(crtc->pipe);
af99ceda
CK
9814
9815 if (INTEL_INFO(dev)->gen >= 9) {
9816 pipe_config->scaler_state.scaler_id = -1;
9817 pipe_config->scaler_state.scaler_users &= ~(1 << SKL_CRTC_INDEX);
9818 }
9819
bd2e244f 9820 if (intel_display_power_is_enabled(dev_priv, pfit_domain)) {
1c132b44 9821 if (INTEL_INFO(dev)->gen >= 9)
bd2e244f 9822 skylake_get_pfit_config(crtc, pipe_config);
ff6d9f55 9823 else
1c132b44 9824 ironlake_get_pfit_config(crtc, pipe_config);
bd2e244f 9825 }
88adfff1 9826
e59150dc
JB
9827 if (IS_HASWELL(dev))
9828 pipe_config->ips_enabled = hsw_crtc_supports_ips(crtc) &&
9829 (I915_READ(IPS_CTL) & IPS_ENABLE);
42db64ef 9830
ebb69c95
CT
9831 if (pipe_config->cpu_transcoder != TRANSCODER_EDP) {
9832 pipe_config->pixel_multiplier =
9833 I915_READ(PIPE_MULT(pipe_config->cpu_transcoder)) + 1;
9834 } else {
9835 pipe_config->pixel_multiplier = 1;
9836 }
6c49f241 9837
0e8ffe1b
DV
9838 return true;
9839}
9840
560b85bb
CW
9841static void i845_update_cursor(struct drm_crtc *crtc, u32 base)
9842{
9843 struct drm_device *dev = crtc->dev;
9844 struct drm_i915_private *dev_priv = dev->dev_private;
9845 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
dc41c154 9846 uint32_t cntl = 0, size = 0;
560b85bb 9847
dc41c154 9848 if (base) {
3dd512fb
MR
9849 unsigned int width = intel_crtc->base.cursor->state->crtc_w;
9850 unsigned int height = intel_crtc->base.cursor->state->crtc_h;
dc41c154
VS
9851 unsigned int stride = roundup_pow_of_two(width) * 4;
9852
9853 switch (stride) {
9854 default:
9855 WARN_ONCE(1, "Invalid cursor width/stride, width=%u, stride=%u\n",
9856 width, stride);
9857 stride = 256;
9858 /* fallthrough */
9859 case 256:
9860 case 512:
9861 case 1024:
9862 case 2048:
9863 break;
4b0e333e
CW
9864 }
9865
dc41c154
VS
9866 cntl |= CURSOR_ENABLE |
9867 CURSOR_GAMMA_ENABLE |
9868 CURSOR_FORMAT_ARGB |
9869 CURSOR_STRIDE(stride);
9870
9871 size = (height << 12) | width;
4b0e333e 9872 }
560b85bb 9873
dc41c154
VS
9874 if (intel_crtc->cursor_cntl != 0 &&
9875 (intel_crtc->cursor_base != base ||
9876 intel_crtc->cursor_size != size ||
9877 intel_crtc->cursor_cntl != cntl)) {
9878 /* On these chipsets we can only modify the base/size/stride
9879 * whilst the cursor is disabled.
9880 */
0b87c24e
VS
9881 I915_WRITE(CURCNTR(PIPE_A), 0);
9882 POSTING_READ(CURCNTR(PIPE_A));
dc41c154 9883 intel_crtc->cursor_cntl = 0;
4b0e333e 9884 }
560b85bb 9885
99d1f387 9886 if (intel_crtc->cursor_base != base) {
0b87c24e 9887 I915_WRITE(CURBASE(PIPE_A), base);
99d1f387
VS
9888 intel_crtc->cursor_base = base;
9889 }
4726e0b0 9890
dc41c154
VS
9891 if (intel_crtc->cursor_size != size) {
9892 I915_WRITE(CURSIZE, size);
9893 intel_crtc->cursor_size = size;
4b0e333e 9894 }
560b85bb 9895
4b0e333e 9896 if (intel_crtc->cursor_cntl != cntl) {
0b87c24e
VS
9897 I915_WRITE(CURCNTR(PIPE_A), cntl);
9898 POSTING_READ(CURCNTR(PIPE_A));
4b0e333e 9899 intel_crtc->cursor_cntl = cntl;
560b85bb 9900 }
560b85bb
CW
9901}
9902
560b85bb 9903static void i9xx_update_cursor(struct drm_crtc *crtc, u32 base)
65a21cd6
JB
9904{
9905 struct drm_device *dev = crtc->dev;
9906 struct drm_i915_private *dev_priv = dev->dev_private;
9907 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
9908 int pipe = intel_crtc->pipe;
4b0e333e
CW
9909 uint32_t cntl;
9910
9911 cntl = 0;
9912 if (base) {
9913 cntl = MCURSOR_GAMMA_ENABLE;
3dd512fb 9914 switch (intel_crtc->base.cursor->state->crtc_w) {
4726e0b0
SK
9915 case 64:
9916 cntl |= CURSOR_MODE_64_ARGB_AX;
9917 break;
9918 case 128:
9919 cntl |= CURSOR_MODE_128_ARGB_AX;
9920 break;
9921 case 256:
9922 cntl |= CURSOR_MODE_256_ARGB_AX;
9923 break;
9924 default:
3dd512fb 9925 MISSING_CASE(intel_crtc->base.cursor->state->crtc_w);
4726e0b0 9926 return;
65a21cd6 9927 }
4b0e333e 9928 cntl |= pipe << 28; /* Connect to correct pipe */
47bf17a7
VS
9929
9930 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
9931 cntl |= CURSOR_PIPE_CSC_ENABLE;
4b0e333e 9932 }
65a21cd6 9933
8e7d688b 9934 if (crtc->cursor->state->rotation == BIT(DRM_ROTATE_180))
4398ad45
VS
9935 cntl |= CURSOR_ROTATE_180;
9936
4b0e333e
CW
9937 if (intel_crtc->cursor_cntl != cntl) {
9938 I915_WRITE(CURCNTR(pipe), cntl);
9939 POSTING_READ(CURCNTR(pipe));
9940 intel_crtc->cursor_cntl = cntl;
65a21cd6 9941 }
4b0e333e 9942
65a21cd6 9943 /* and commit changes on next vblank */
5efb3e28
VS
9944 I915_WRITE(CURBASE(pipe), base);
9945 POSTING_READ(CURBASE(pipe));
99d1f387
VS
9946
9947 intel_crtc->cursor_base = base;
65a21cd6
JB
9948}
9949
cda4b7d3 9950/* If no-part of the cursor is visible on the framebuffer, then the GPU may hang... */
6b383a7f
CW
9951static void intel_crtc_update_cursor(struct drm_crtc *crtc,
9952 bool on)
cda4b7d3
CW
9953{
9954 struct drm_device *dev = crtc->dev;
9955 struct drm_i915_private *dev_priv = dev->dev_private;
9956 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
9957 int pipe = intel_crtc->pipe;
9b4101be
ML
9958 struct drm_plane_state *cursor_state = crtc->cursor->state;
9959 int x = cursor_state->crtc_x;
9960 int y = cursor_state->crtc_y;
d6e4db15 9961 u32 base = 0, pos = 0;
cda4b7d3 9962
d6e4db15 9963 if (on)
cda4b7d3 9964 base = intel_crtc->cursor_addr;
cda4b7d3 9965
6e3c9717 9966 if (x >= intel_crtc->config->pipe_src_w)
d6e4db15
VS
9967 base = 0;
9968
6e3c9717 9969 if (y >= intel_crtc->config->pipe_src_h)
cda4b7d3
CW
9970 base = 0;
9971
9972 if (x < 0) {
9b4101be 9973 if (x + cursor_state->crtc_w <= 0)
cda4b7d3
CW
9974 base = 0;
9975
9976 pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
9977 x = -x;
9978 }
9979 pos |= x << CURSOR_X_SHIFT;
9980
9981 if (y < 0) {
9b4101be 9982 if (y + cursor_state->crtc_h <= 0)
cda4b7d3
CW
9983 base = 0;
9984
9985 pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
9986 y = -y;
9987 }
9988 pos |= y << CURSOR_Y_SHIFT;
9989
4b0e333e 9990 if (base == 0 && intel_crtc->cursor_base == 0)
cda4b7d3
CW
9991 return;
9992
5efb3e28
VS
9993 I915_WRITE(CURPOS(pipe), pos);
9994
4398ad45
VS
9995 /* ILK+ do this automagically */
9996 if (HAS_GMCH_DISPLAY(dev) &&
8e7d688b 9997 crtc->cursor->state->rotation == BIT(DRM_ROTATE_180)) {
9b4101be
ML
9998 base += (cursor_state->crtc_h *
9999 cursor_state->crtc_w - 1) * 4;
4398ad45
VS
10000 }
10001
8ac54669 10002 if (IS_845G(dev) || IS_I865G(dev))
5efb3e28
VS
10003 i845_update_cursor(crtc, base);
10004 else
10005 i9xx_update_cursor(crtc, base);
cda4b7d3
CW
10006}
10007
dc41c154
VS
10008static bool cursor_size_ok(struct drm_device *dev,
10009 uint32_t width, uint32_t height)
10010{
10011 if (width == 0 || height == 0)
10012 return false;
10013
10014 /*
10015 * 845g/865g are special in that they are only limited by
10016 * the width of their cursors, the height is arbitrary up to
10017 * the precision of the register. Everything else requires
10018 * square cursors, limited to a few power-of-two sizes.
10019 */
10020 if (IS_845G(dev) || IS_I865G(dev)) {
10021 if ((width & 63) != 0)
10022 return false;
10023
10024 if (width > (IS_845G(dev) ? 64 : 512))
10025 return false;
10026
10027 if (height > 1023)
10028 return false;
10029 } else {
10030 switch (width | height) {
10031 case 256:
10032 case 128:
10033 if (IS_GEN2(dev))
10034 return false;
10035 case 64:
10036 break;
10037 default:
10038 return false;
10039 }
10040 }
10041
10042 return true;
10043}
10044
79e53945 10045static void intel_crtc_gamma_set(struct drm_crtc *crtc, u16 *red, u16 *green,
7203425a 10046 u16 *blue, uint32_t start, uint32_t size)
79e53945 10047{
7203425a 10048 int end = (start + size > 256) ? 256 : start + size, i;
79e53945 10049 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
79e53945 10050
7203425a 10051 for (i = start; i < end; i++) {
79e53945
JB
10052 intel_crtc->lut_r[i] = red[i] >> 8;
10053 intel_crtc->lut_g[i] = green[i] >> 8;
10054 intel_crtc->lut_b[i] = blue[i] >> 8;
10055 }
10056
10057 intel_crtc_load_lut(crtc);
10058}
10059
79e53945
JB
10060/* VESA 640x480x72Hz mode to set on the pipe */
10061static struct drm_display_mode load_detect_mode = {
10062 DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
10063 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
10064};
10065
a8bb6818
DV
10066struct drm_framebuffer *
10067__intel_framebuffer_create(struct drm_device *dev,
10068 struct drm_mode_fb_cmd2 *mode_cmd,
10069 struct drm_i915_gem_object *obj)
d2dff872
CW
10070{
10071 struct intel_framebuffer *intel_fb;
10072 int ret;
10073
10074 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
10075 if (!intel_fb) {
6ccb81f2 10076 drm_gem_object_unreference(&obj->base);
d2dff872
CW
10077 return ERR_PTR(-ENOMEM);
10078 }
10079
10080 ret = intel_framebuffer_init(dev, intel_fb, mode_cmd, obj);
dd4916c5
DV
10081 if (ret)
10082 goto err;
d2dff872
CW
10083
10084 return &intel_fb->base;
dd4916c5 10085err:
6ccb81f2 10086 drm_gem_object_unreference(&obj->base);
dd4916c5
DV
10087 kfree(intel_fb);
10088
10089 return ERR_PTR(ret);
d2dff872
CW
10090}
10091
b5ea642a 10092static struct drm_framebuffer *
a8bb6818
DV
10093intel_framebuffer_create(struct drm_device *dev,
10094 struct drm_mode_fb_cmd2 *mode_cmd,
10095 struct drm_i915_gem_object *obj)
10096{
10097 struct drm_framebuffer *fb;
10098 int ret;
10099
10100 ret = i915_mutex_lock_interruptible(dev);
10101 if (ret)
10102 return ERR_PTR(ret);
10103 fb = __intel_framebuffer_create(dev, mode_cmd, obj);
10104 mutex_unlock(&dev->struct_mutex);
10105
10106 return fb;
10107}
10108
d2dff872
CW
10109static u32
10110intel_framebuffer_pitch_for_width(int width, int bpp)
10111{
10112 u32 pitch = DIV_ROUND_UP(width * bpp, 8);
10113 return ALIGN(pitch, 64);
10114}
10115
10116static u32
10117intel_framebuffer_size_for_mode(struct drm_display_mode *mode, int bpp)
10118{
10119 u32 pitch = intel_framebuffer_pitch_for_width(mode->hdisplay, bpp);
1267a26b 10120 return PAGE_ALIGN(pitch * mode->vdisplay);
d2dff872
CW
10121}
10122
10123static struct drm_framebuffer *
10124intel_framebuffer_create_for_mode(struct drm_device *dev,
10125 struct drm_display_mode *mode,
10126 int depth, int bpp)
10127{
10128 struct drm_i915_gem_object *obj;
0fed39bd 10129 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
d2dff872
CW
10130
10131 obj = i915_gem_alloc_object(dev,
10132 intel_framebuffer_size_for_mode(mode, bpp));
10133 if (obj == NULL)
10134 return ERR_PTR(-ENOMEM);
10135
10136 mode_cmd.width = mode->hdisplay;
10137 mode_cmd.height = mode->vdisplay;
308e5bcb
JB
10138 mode_cmd.pitches[0] = intel_framebuffer_pitch_for_width(mode_cmd.width,
10139 bpp);
5ca0c34a 10140 mode_cmd.pixel_format = drm_mode_legacy_fb_format(bpp, depth);
d2dff872
CW
10141
10142 return intel_framebuffer_create(dev, &mode_cmd, obj);
10143}
10144
10145static struct drm_framebuffer *
10146mode_fits_in_fbdev(struct drm_device *dev,
10147 struct drm_display_mode *mode)
10148{
0695726e 10149#ifdef CONFIG_DRM_FBDEV_EMULATION
d2dff872
CW
10150 struct drm_i915_private *dev_priv = dev->dev_private;
10151 struct drm_i915_gem_object *obj;
10152 struct drm_framebuffer *fb;
10153
4c0e5528 10154 if (!dev_priv->fbdev)
d2dff872
CW
10155 return NULL;
10156
4c0e5528 10157 if (!dev_priv->fbdev->fb)
d2dff872
CW
10158 return NULL;
10159
4c0e5528
DV
10160 obj = dev_priv->fbdev->fb->obj;
10161 BUG_ON(!obj);
10162
8bcd4553 10163 fb = &dev_priv->fbdev->fb->base;
01f2c773
VS
10164 if (fb->pitches[0] < intel_framebuffer_pitch_for_width(mode->hdisplay,
10165 fb->bits_per_pixel))
d2dff872
CW
10166 return NULL;
10167
01f2c773 10168 if (obj->base.size < mode->vdisplay * fb->pitches[0])
d2dff872
CW
10169 return NULL;
10170
10171 return fb;
4520f53a
DV
10172#else
10173 return NULL;
10174#endif
d2dff872
CW
10175}
10176
d3a40d1b
ACO
10177static int intel_modeset_setup_plane_state(struct drm_atomic_state *state,
10178 struct drm_crtc *crtc,
10179 struct drm_display_mode *mode,
10180 struct drm_framebuffer *fb,
10181 int x, int y)
10182{
10183 struct drm_plane_state *plane_state;
10184 int hdisplay, vdisplay;
10185 int ret;
10186
10187 plane_state = drm_atomic_get_plane_state(state, crtc->primary);
10188 if (IS_ERR(plane_state))
10189 return PTR_ERR(plane_state);
10190
10191 if (mode)
10192 drm_crtc_get_hv_timing(mode, &hdisplay, &vdisplay);
10193 else
10194 hdisplay = vdisplay = 0;
10195
10196 ret = drm_atomic_set_crtc_for_plane(plane_state, fb ? crtc : NULL);
10197 if (ret)
10198 return ret;
10199 drm_atomic_set_fb_for_plane(plane_state, fb);
10200 plane_state->crtc_x = 0;
10201 plane_state->crtc_y = 0;
10202 plane_state->crtc_w = hdisplay;
10203 plane_state->crtc_h = vdisplay;
10204 plane_state->src_x = x << 16;
10205 plane_state->src_y = y << 16;
10206 plane_state->src_w = hdisplay << 16;
10207 plane_state->src_h = vdisplay << 16;
10208
10209 return 0;
10210}
10211
d2434ab7 10212bool intel_get_load_detect_pipe(struct drm_connector *connector,
7173188d 10213 struct drm_display_mode *mode,
51fd371b
RC
10214 struct intel_load_detect_pipe *old,
10215 struct drm_modeset_acquire_ctx *ctx)
79e53945
JB
10216{
10217 struct intel_crtc *intel_crtc;
d2434ab7
DV
10218 struct intel_encoder *intel_encoder =
10219 intel_attached_encoder(connector);
79e53945 10220 struct drm_crtc *possible_crtc;
4ef69c7a 10221 struct drm_encoder *encoder = &intel_encoder->base;
79e53945
JB
10222 struct drm_crtc *crtc = NULL;
10223 struct drm_device *dev = encoder->dev;
94352cf9 10224 struct drm_framebuffer *fb;
51fd371b 10225 struct drm_mode_config *config = &dev->mode_config;
83a57153 10226 struct drm_atomic_state *state = NULL;
944b0c76 10227 struct drm_connector_state *connector_state;
4be07317 10228 struct intel_crtc_state *crtc_state;
51fd371b 10229 int ret, i = -1;
79e53945 10230
d2dff872 10231 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
c23cc417 10232 connector->base.id, connector->name,
8e329a03 10233 encoder->base.id, encoder->name);
d2dff872 10234
51fd371b
RC
10235retry:
10236 ret = drm_modeset_lock(&config->connection_mutex, ctx);
10237 if (ret)
ad3c558f 10238 goto fail;
6e9f798d 10239
79e53945
JB
10240 /*
10241 * Algorithm gets a little messy:
7a5e4805 10242 *
79e53945
JB
10243 * - if the connector already has an assigned crtc, use it (but make
10244 * sure it's on first)
7a5e4805 10245 *
79e53945
JB
10246 * - try to find the first unused crtc that can drive this connector,
10247 * and use that if we find one
79e53945
JB
10248 */
10249
10250 /* See if we already have a CRTC for this connector */
10251 if (encoder->crtc) {
10252 crtc = encoder->crtc;
8261b191 10253
51fd371b 10254 ret = drm_modeset_lock(&crtc->mutex, ctx);
4d02e2de 10255 if (ret)
ad3c558f 10256 goto fail;
4d02e2de 10257 ret = drm_modeset_lock(&crtc->primary->mutex, ctx);
51fd371b 10258 if (ret)
ad3c558f 10259 goto fail;
7b24056b 10260
24218aac 10261 old->dpms_mode = connector->dpms;
8261b191
CW
10262 old->load_detect_temp = false;
10263
10264 /* Make sure the crtc and connector are running */
24218aac
DV
10265 if (connector->dpms != DRM_MODE_DPMS_ON)
10266 connector->funcs->dpms(connector, DRM_MODE_DPMS_ON);
8261b191 10267
7173188d 10268 return true;
79e53945
JB
10269 }
10270
10271 /* Find an unused one (if possible) */
70e1e0ec 10272 for_each_crtc(dev, possible_crtc) {
79e53945
JB
10273 i++;
10274 if (!(encoder->possible_crtcs & (1 << i)))
10275 continue;
83d65738 10276 if (possible_crtc->state->enable)
a459249c 10277 continue;
a459249c
VS
10278
10279 crtc = possible_crtc;
10280 break;
79e53945
JB
10281 }
10282
10283 /*
10284 * If we didn't find an unused CRTC, don't use any.
10285 */
10286 if (!crtc) {
7173188d 10287 DRM_DEBUG_KMS("no pipe available for load-detect\n");
ad3c558f 10288 goto fail;
79e53945
JB
10289 }
10290
51fd371b
RC
10291 ret = drm_modeset_lock(&crtc->mutex, ctx);
10292 if (ret)
ad3c558f 10293 goto fail;
4d02e2de
DV
10294 ret = drm_modeset_lock(&crtc->primary->mutex, ctx);
10295 if (ret)
ad3c558f 10296 goto fail;
79e53945
JB
10297
10298 intel_crtc = to_intel_crtc(crtc);
24218aac 10299 old->dpms_mode = connector->dpms;
8261b191 10300 old->load_detect_temp = true;
d2dff872 10301 old->release_fb = NULL;
79e53945 10302
83a57153
ACO
10303 state = drm_atomic_state_alloc(dev);
10304 if (!state)
10305 return false;
10306
10307 state->acquire_ctx = ctx;
10308
944b0c76
ACO
10309 connector_state = drm_atomic_get_connector_state(state, connector);
10310 if (IS_ERR(connector_state)) {
10311 ret = PTR_ERR(connector_state);
10312 goto fail;
10313 }
10314
10315 connector_state->crtc = crtc;
10316 connector_state->best_encoder = &intel_encoder->base;
10317
4be07317
ACO
10318 crtc_state = intel_atomic_get_crtc_state(state, intel_crtc);
10319 if (IS_ERR(crtc_state)) {
10320 ret = PTR_ERR(crtc_state);
10321 goto fail;
10322 }
10323
49d6fa21 10324 crtc_state->base.active = crtc_state->base.enable = true;
4be07317 10325
6492711d
CW
10326 if (!mode)
10327 mode = &load_detect_mode;
79e53945 10328
d2dff872
CW
10329 /* We need a framebuffer large enough to accommodate all accesses
10330 * that the plane may generate whilst we perform load detection.
10331 * We can not rely on the fbcon either being present (we get called
10332 * during its initialisation to detect all boot displays, or it may
10333 * not even exist) or that it is large enough to satisfy the
10334 * requested mode.
10335 */
94352cf9
DV
10336 fb = mode_fits_in_fbdev(dev, mode);
10337 if (fb == NULL) {
d2dff872 10338 DRM_DEBUG_KMS("creating tmp fb for load-detection\n");
94352cf9
DV
10339 fb = intel_framebuffer_create_for_mode(dev, mode, 24, 32);
10340 old->release_fb = fb;
d2dff872
CW
10341 } else
10342 DRM_DEBUG_KMS("reusing fbdev for load-detection framebuffer\n");
94352cf9 10343 if (IS_ERR(fb)) {
d2dff872 10344 DRM_DEBUG_KMS("failed to allocate framebuffer for load-detection\n");
412b61d8 10345 goto fail;
79e53945 10346 }
79e53945 10347
d3a40d1b
ACO
10348 ret = intel_modeset_setup_plane_state(state, crtc, mode, fb, 0, 0);
10349 if (ret)
10350 goto fail;
10351
8c7b5ccb
ACO
10352 drm_mode_copy(&crtc_state->base.mode, mode);
10353
74c090b1 10354 if (drm_atomic_commit(state)) {
6492711d 10355 DRM_DEBUG_KMS("failed to set mode on load-detect pipe\n");
d2dff872
CW
10356 if (old->release_fb)
10357 old->release_fb->funcs->destroy(old->release_fb);
412b61d8 10358 goto fail;
79e53945 10359 }
9128b040 10360 crtc->primary->crtc = crtc;
7173188d 10361
79e53945 10362 /* let the connector get through one full cycle before testing */
9d0498a2 10363 intel_wait_for_vblank(dev, intel_crtc->pipe);
7173188d 10364 return true;
412b61d8 10365
ad3c558f 10366fail:
e5d958ef
ACO
10367 drm_atomic_state_free(state);
10368 state = NULL;
83a57153 10369
51fd371b
RC
10370 if (ret == -EDEADLK) {
10371 drm_modeset_backoff(ctx);
10372 goto retry;
10373 }
10374
412b61d8 10375 return false;
79e53945
JB
10376}
10377
d2434ab7 10378void intel_release_load_detect_pipe(struct drm_connector *connector,
49172fee
ACO
10379 struct intel_load_detect_pipe *old,
10380 struct drm_modeset_acquire_ctx *ctx)
79e53945 10381{
83a57153 10382 struct drm_device *dev = connector->dev;
d2434ab7
DV
10383 struct intel_encoder *intel_encoder =
10384 intel_attached_encoder(connector);
4ef69c7a 10385 struct drm_encoder *encoder = &intel_encoder->base;
7b24056b 10386 struct drm_crtc *crtc = encoder->crtc;
412b61d8 10387 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
83a57153 10388 struct drm_atomic_state *state;
944b0c76 10389 struct drm_connector_state *connector_state;
4be07317 10390 struct intel_crtc_state *crtc_state;
d3a40d1b 10391 int ret;
79e53945 10392
d2dff872 10393 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
c23cc417 10394 connector->base.id, connector->name,
8e329a03 10395 encoder->base.id, encoder->name);
d2dff872 10396
8261b191 10397 if (old->load_detect_temp) {
83a57153 10398 state = drm_atomic_state_alloc(dev);
944b0c76
ACO
10399 if (!state)
10400 goto fail;
83a57153
ACO
10401
10402 state->acquire_ctx = ctx;
10403
944b0c76
ACO
10404 connector_state = drm_atomic_get_connector_state(state, connector);
10405 if (IS_ERR(connector_state))
10406 goto fail;
10407
4be07317
ACO
10408 crtc_state = intel_atomic_get_crtc_state(state, intel_crtc);
10409 if (IS_ERR(crtc_state))
10410 goto fail;
10411
944b0c76
ACO
10412 connector_state->best_encoder = NULL;
10413 connector_state->crtc = NULL;
10414
49d6fa21 10415 crtc_state->base.enable = crtc_state->base.active = false;
4be07317 10416
d3a40d1b
ACO
10417 ret = intel_modeset_setup_plane_state(state, crtc, NULL, NULL,
10418 0, 0);
10419 if (ret)
10420 goto fail;
10421
74c090b1 10422 ret = drm_atomic_commit(state);
2bfb4627
ACO
10423 if (ret)
10424 goto fail;
d2dff872 10425
36206361
DV
10426 if (old->release_fb) {
10427 drm_framebuffer_unregister_private(old->release_fb);
10428 drm_framebuffer_unreference(old->release_fb);
10429 }
d2dff872 10430
0622a53c 10431 return;
79e53945
JB
10432 }
10433
c751ce4f 10434 /* Switch crtc and encoder back off if necessary */
24218aac
DV
10435 if (old->dpms_mode != DRM_MODE_DPMS_ON)
10436 connector->funcs->dpms(connector, old->dpms_mode);
944b0c76
ACO
10437
10438 return;
10439fail:
10440 DRM_DEBUG_KMS("Couldn't release load detect pipe.\n");
10441 drm_atomic_state_free(state);
79e53945
JB
10442}
10443
da4a1efa 10444static int i9xx_pll_refclk(struct drm_device *dev,
5cec258b 10445 const struct intel_crtc_state *pipe_config)
da4a1efa
VS
10446{
10447 struct drm_i915_private *dev_priv = dev->dev_private;
10448 u32 dpll = pipe_config->dpll_hw_state.dpll;
10449
10450 if ((dpll & PLL_REF_INPUT_MASK) == PLLB_REF_INPUT_SPREADSPECTRUMIN)
e91e941b 10451 return dev_priv->vbt.lvds_ssc_freq;
da4a1efa
VS
10452 else if (HAS_PCH_SPLIT(dev))
10453 return 120000;
10454 else if (!IS_GEN2(dev))
10455 return 96000;
10456 else
10457 return 48000;
10458}
10459
79e53945 10460/* Returns the clock of the currently programmed mode of the given pipe. */
f1f644dc 10461static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
5cec258b 10462 struct intel_crtc_state *pipe_config)
79e53945 10463{
f1f644dc 10464 struct drm_device *dev = crtc->base.dev;
79e53945 10465 struct drm_i915_private *dev_priv = dev->dev_private;
f1f644dc 10466 int pipe = pipe_config->cpu_transcoder;
293623f7 10467 u32 dpll = pipe_config->dpll_hw_state.dpll;
79e53945
JB
10468 u32 fp;
10469 intel_clock_t clock;
dccbea3b 10470 int port_clock;
da4a1efa 10471 int refclk = i9xx_pll_refclk(dev, pipe_config);
79e53945
JB
10472
10473 if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
293623f7 10474 fp = pipe_config->dpll_hw_state.fp0;
79e53945 10475 else
293623f7 10476 fp = pipe_config->dpll_hw_state.fp1;
79e53945
JB
10477
10478 clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
f2b115e6
AJ
10479 if (IS_PINEVIEW(dev)) {
10480 clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
10481 clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
2177832f
SL
10482 } else {
10483 clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
10484 clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
10485 }
10486
a6c45cf0 10487 if (!IS_GEN2(dev)) {
f2b115e6
AJ
10488 if (IS_PINEVIEW(dev))
10489 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
10490 DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
2177832f
SL
10491 else
10492 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
79e53945
JB
10493 DPLL_FPA01_P1_POST_DIV_SHIFT);
10494
10495 switch (dpll & DPLL_MODE_MASK) {
10496 case DPLLB_MODE_DAC_SERIAL:
10497 clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
10498 5 : 10;
10499 break;
10500 case DPLLB_MODE_LVDS:
10501 clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
10502 7 : 14;
10503 break;
10504 default:
28c97730 10505 DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
79e53945 10506 "mode\n", (int)(dpll & DPLL_MODE_MASK));
f1f644dc 10507 return;
79e53945
JB
10508 }
10509
ac58c3f0 10510 if (IS_PINEVIEW(dev))
dccbea3b 10511 port_clock = pnv_calc_dpll_params(refclk, &clock);
ac58c3f0 10512 else
dccbea3b 10513 port_clock = i9xx_calc_dpll_params(refclk, &clock);
79e53945 10514 } else {
0fb58223 10515 u32 lvds = IS_I830(dev) ? 0 : I915_READ(LVDS);
b1c560d1 10516 bool is_lvds = (pipe == 1) && (lvds & LVDS_PORT_EN);
79e53945
JB
10517
10518 if (is_lvds) {
10519 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
10520 DPLL_FPA01_P1_POST_DIV_SHIFT);
b1c560d1
VS
10521
10522 if (lvds & LVDS_CLKB_POWER_UP)
10523 clock.p2 = 7;
10524 else
10525 clock.p2 = 14;
79e53945
JB
10526 } else {
10527 if (dpll & PLL_P1_DIVIDE_BY_TWO)
10528 clock.p1 = 2;
10529 else {
10530 clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
10531 DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
10532 }
10533 if (dpll & PLL_P2_DIVIDE_BY_4)
10534 clock.p2 = 4;
10535 else
10536 clock.p2 = 2;
79e53945 10537 }
da4a1efa 10538
dccbea3b 10539 port_clock = i9xx_calc_dpll_params(refclk, &clock);
79e53945
JB
10540 }
10541
18442d08
VS
10542 /*
10543 * This value includes pixel_multiplier. We will use
241bfc38 10544 * port_clock to compute adjusted_mode.crtc_clock in the
18442d08
VS
10545 * encoder's get_config() function.
10546 */
dccbea3b 10547 pipe_config->port_clock = port_clock;
f1f644dc
JB
10548}
10549
6878da05
VS
10550int intel_dotclock_calculate(int link_freq,
10551 const struct intel_link_m_n *m_n)
f1f644dc 10552{
f1f644dc
JB
10553 /*
10554 * The calculation for the data clock is:
1041a02f 10555 * pixel_clock = ((m/n)*(link_clock * nr_lanes))/bpp
f1f644dc 10556 * But we want to avoid losing precison if possible, so:
1041a02f 10557 * pixel_clock = ((m * link_clock * nr_lanes)/(n*bpp))
f1f644dc
JB
10558 *
10559 * and the link clock is simpler:
1041a02f 10560 * link_clock = (m * link_clock) / n
f1f644dc
JB
10561 */
10562
6878da05
VS
10563 if (!m_n->link_n)
10564 return 0;
f1f644dc 10565
6878da05
VS
10566 return div_u64((u64)m_n->link_m * link_freq, m_n->link_n);
10567}
f1f644dc 10568
18442d08 10569static void ironlake_pch_clock_get(struct intel_crtc *crtc,
5cec258b 10570 struct intel_crtc_state *pipe_config)
6878da05
VS
10571{
10572 struct drm_device *dev = crtc->base.dev;
79e53945 10573
18442d08
VS
10574 /* read out port_clock from the DPLL */
10575 i9xx_crtc_clock_get(crtc, pipe_config);
f1f644dc 10576
f1f644dc 10577 /*
18442d08 10578 * This value does not include pixel_multiplier.
241bfc38 10579 * We will check that port_clock and adjusted_mode.crtc_clock
18442d08
VS
10580 * agree once we know their relationship in the encoder's
10581 * get_config() function.
79e53945 10582 */
2d112de7 10583 pipe_config->base.adjusted_mode.crtc_clock =
18442d08
VS
10584 intel_dotclock_calculate(intel_fdi_link_freq(dev) * 10000,
10585 &pipe_config->fdi_m_n);
79e53945
JB
10586}
10587
10588/** Returns the currently programmed mode of the given pipe. */
10589struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
10590 struct drm_crtc *crtc)
10591{
548f245b 10592 struct drm_i915_private *dev_priv = dev->dev_private;
79e53945 10593 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6e3c9717 10594 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
79e53945 10595 struct drm_display_mode *mode;
5cec258b 10596 struct intel_crtc_state pipe_config;
fe2b8f9d
PZ
10597 int htot = I915_READ(HTOTAL(cpu_transcoder));
10598 int hsync = I915_READ(HSYNC(cpu_transcoder));
10599 int vtot = I915_READ(VTOTAL(cpu_transcoder));
10600 int vsync = I915_READ(VSYNC(cpu_transcoder));
293623f7 10601 enum pipe pipe = intel_crtc->pipe;
79e53945
JB
10602
10603 mode = kzalloc(sizeof(*mode), GFP_KERNEL);
10604 if (!mode)
10605 return NULL;
10606
f1f644dc
JB
10607 /*
10608 * Construct a pipe_config sufficient for getting the clock info
10609 * back out of crtc_clock_get.
10610 *
10611 * Note, if LVDS ever uses a non-1 pixel multiplier, we'll need
10612 * to use a real value here instead.
10613 */
293623f7 10614 pipe_config.cpu_transcoder = (enum transcoder) pipe;
f1f644dc 10615 pipe_config.pixel_multiplier = 1;
293623f7
VS
10616 pipe_config.dpll_hw_state.dpll = I915_READ(DPLL(pipe));
10617 pipe_config.dpll_hw_state.fp0 = I915_READ(FP0(pipe));
10618 pipe_config.dpll_hw_state.fp1 = I915_READ(FP1(pipe));
f1f644dc
JB
10619 i9xx_crtc_clock_get(intel_crtc, &pipe_config);
10620
773ae034 10621 mode->clock = pipe_config.port_clock / pipe_config.pixel_multiplier;
79e53945
JB
10622 mode->hdisplay = (htot & 0xffff) + 1;
10623 mode->htotal = ((htot & 0xffff0000) >> 16) + 1;
10624 mode->hsync_start = (hsync & 0xffff) + 1;
10625 mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1;
10626 mode->vdisplay = (vtot & 0xffff) + 1;
10627 mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1;
10628 mode->vsync_start = (vsync & 0xffff) + 1;
10629 mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1;
10630
10631 drm_mode_set_name(mode);
79e53945
JB
10632
10633 return mode;
10634}
10635
f047e395
CW
10636void intel_mark_busy(struct drm_device *dev)
10637{
c67a470b
PZ
10638 struct drm_i915_private *dev_priv = dev->dev_private;
10639
f62a0076
CW
10640 if (dev_priv->mm.busy)
10641 return;
10642
43694d69 10643 intel_runtime_pm_get(dev_priv);
c67a470b 10644 i915_update_gfx_val(dev_priv);
43cf3bf0
CW
10645 if (INTEL_INFO(dev)->gen >= 6)
10646 gen6_rps_busy(dev_priv);
f62a0076 10647 dev_priv->mm.busy = true;
f047e395
CW
10648}
10649
10650void intel_mark_idle(struct drm_device *dev)
652c393a 10651{
c67a470b 10652 struct drm_i915_private *dev_priv = dev->dev_private;
652c393a 10653
f62a0076
CW
10654 if (!dev_priv->mm.busy)
10655 return;
10656
10657 dev_priv->mm.busy = false;
10658
3d13ef2e 10659 if (INTEL_INFO(dev)->gen >= 6)
b29c19b6 10660 gen6_rps_idle(dev->dev_private);
bb4cdd53 10661
43694d69 10662 intel_runtime_pm_put(dev_priv);
652c393a
JB
10663}
10664
79e53945
JB
10665static void intel_crtc_destroy(struct drm_crtc *crtc)
10666{
10667 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
67e77c5a
DV
10668 struct drm_device *dev = crtc->dev;
10669 struct intel_unpin_work *work;
67e77c5a 10670
5e2d7afc 10671 spin_lock_irq(&dev->event_lock);
67e77c5a
DV
10672 work = intel_crtc->unpin_work;
10673 intel_crtc->unpin_work = NULL;
5e2d7afc 10674 spin_unlock_irq(&dev->event_lock);
67e77c5a
DV
10675
10676 if (work) {
10677 cancel_work_sync(&work->work);
10678 kfree(work);
10679 }
79e53945
JB
10680
10681 drm_crtc_cleanup(crtc);
67e77c5a 10682
79e53945
JB
10683 kfree(intel_crtc);
10684}
10685
6b95a207
KH
10686static void intel_unpin_work_fn(struct work_struct *__work)
10687{
10688 struct intel_unpin_work *work =
10689 container_of(__work, struct intel_unpin_work, work);
a9ff8714
VS
10690 struct intel_crtc *crtc = to_intel_crtc(work->crtc);
10691 struct drm_device *dev = crtc->base.dev;
10692 struct drm_plane *primary = crtc->base.primary;
6b95a207 10693
b4a98e57 10694 mutex_lock(&dev->struct_mutex);
a9ff8714 10695 intel_unpin_fb_obj(work->old_fb, primary->state);
05394f39 10696 drm_gem_object_unreference(&work->pending_flip_obj->base);
d9e86c0e 10697
f06cc1b9 10698 if (work->flip_queued_req)
146d84f0 10699 i915_gem_request_assign(&work->flip_queued_req, NULL);
b4a98e57
CW
10700 mutex_unlock(&dev->struct_mutex);
10701
a9ff8714 10702 intel_frontbuffer_flip_complete(dev, to_intel_plane(primary)->frontbuffer_bit);
89ed88ba 10703 drm_framebuffer_unreference(work->old_fb);
f99d7069 10704
a9ff8714
VS
10705 BUG_ON(atomic_read(&crtc->unpin_work_count) == 0);
10706 atomic_dec(&crtc->unpin_work_count);
b4a98e57 10707
6b95a207
KH
10708 kfree(work);
10709}
10710
1afe3e9d 10711static void do_intel_finish_page_flip(struct drm_device *dev,
49b14a5c 10712 struct drm_crtc *crtc)
6b95a207 10713{
6b95a207
KH
10714 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
10715 struct intel_unpin_work *work;
6b95a207
KH
10716 unsigned long flags;
10717
10718 /* Ignore early vblank irqs */
10719 if (intel_crtc == NULL)
10720 return;
10721
f326038a
DV
10722 /*
10723 * This is called both by irq handlers and the reset code (to complete
10724 * lost pageflips) so needs the full irqsave spinlocks.
10725 */
6b95a207
KH
10726 spin_lock_irqsave(&dev->event_lock, flags);
10727 work = intel_crtc->unpin_work;
e7d841ca
CW
10728
10729 /* Ensure we don't miss a work->pending update ... */
10730 smp_rmb();
10731
10732 if (work == NULL || atomic_read(&work->pending) < INTEL_FLIP_COMPLETE) {
6b95a207
KH
10733 spin_unlock_irqrestore(&dev->event_lock, flags);
10734 return;
10735 }
10736
d6bbafa1 10737 page_flip_completed(intel_crtc);
0af7e4df 10738
6b95a207 10739 spin_unlock_irqrestore(&dev->event_lock, flags);
6b95a207
KH
10740}
10741
1afe3e9d
JB
10742void intel_finish_page_flip(struct drm_device *dev, int pipe)
10743{
fbee40df 10744 struct drm_i915_private *dev_priv = dev->dev_private;
1afe3e9d
JB
10745 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
10746
49b14a5c 10747 do_intel_finish_page_flip(dev, crtc);
1afe3e9d
JB
10748}
10749
10750void intel_finish_page_flip_plane(struct drm_device *dev, int plane)
10751{
fbee40df 10752 struct drm_i915_private *dev_priv = dev->dev_private;
1afe3e9d
JB
10753 struct drm_crtc *crtc = dev_priv->plane_to_crtc_mapping[plane];
10754
49b14a5c 10755 do_intel_finish_page_flip(dev, crtc);
1afe3e9d
JB
10756}
10757
75f7f3ec
VS
10758/* Is 'a' after or equal to 'b'? */
10759static bool g4x_flip_count_after_eq(u32 a, u32 b)
10760{
10761 return !((a - b) & 0x80000000);
10762}
10763
10764static bool page_flip_finished(struct intel_crtc *crtc)
10765{
10766 struct drm_device *dev = crtc->base.dev;
10767 struct drm_i915_private *dev_priv = dev->dev_private;
10768
bdfa7542
VS
10769 if (i915_reset_in_progress(&dev_priv->gpu_error) ||
10770 crtc->reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
10771 return true;
10772
75f7f3ec
VS
10773 /*
10774 * The relevant registers doen't exist on pre-ctg.
10775 * As the flip done interrupt doesn't trigger for mmio
10776 * flips on gmch platforms, a flip count check isn't
10777 * really needed there. But since ctg has the registers,
10778 * include it in the check anyway.
10779 */
10780 if (INTEL_INFO(dev)->gen < 5 && !IS_G4X(dev))
10781 return true;
10782
10783 /*
10784 * A DSPSURFLIVE check isn't enough in case the mmio and CS flips
10785 * used the same base address. In that case the mmio flip might
10786 * have completed, but the CS hasn't even executed the flip yet.
10787 *
10788 * A flip count check isn't enough as the CS might have updated
10789 * the base address just after start of vblank, but before we
10790 * managed to process the interrupt. This means we'd complete the
10791 * CS flip too soon.
10792 *
10793 * Combining both checks should get us a good enough result. It may
10794 * still happen that the CS flip has been executed, but has not
10795 * yet actually completed. But in case the base address is the same
10796 * anyway, we don't really care.
10797 */
10798 return (I915_READ(DSPSURFLIVE(crtc->plane)) & ~0xfff) ==
10799 crtc->unpin_work->gtt_offset &&
fd8f507c 10800 g4x_flip_count_after_eq(I915_READ(PIPE_FLIPCOUNT_G4X(crtc->pipe)),
75f7f3ec
VS
10801 crtc->unpin_work->flip_count);
10802}
10803
6b95a207
KH
10804void intel_prepare_page_flip(struct drm_device *dev, int plane)
10805{
fbee40df 10806 struct drm_i915_private *dev_priv = dev->dev_private;
6b95a207
KH
10807 struct intel_crtc *intel_crtc =
10808 to_intel_crtc(dev_priv->plane_to_crtc_mapping[plane]);
10809 unsigned long flags;
10810
f326038a
DV
10811
10812 /*
10813 * This is called both by irq handlers and the reset code (to complete
10814 * lost pageflips) so needs the full irqsave spinlocks.
10815 *
10816 * NB: An MMIO update of the plane base pointer will also
e7d841ca
CW
10817 * generate a page-flip completion irq, i.e. every modeset
10818 * is also accompanied by a spurious intel_prepare_page_flip().
10819 */
6b95a207 10820 spin_lock_irqsave(&dev->event_lock, flags);
75f7f3ec 10821 if (intel_crtc->unpin_work && page_flip_finished(intel_crtc))
e7d841ca 10822 atomic_inc_not_zero(&intel_crtc->unpin_work->pending);
6b95a207
KH
10823 spin_unlock_irqrestore(&dev->event_lock, flags);
10824}
10825
6042639c 10826static inline void intel_mark_page_flip_active(struct intel_unpin_work *work)
e7d841ca
CW
10827{
10828 /* Ensure that the work item is consistent when activating it ... */
10829 smp_wmb();
6042639c 10830 atomic_set(&work->pending, INTEL_FLIP_PENDING);
e7d841ca
CW
10831 /* and that it is marked active as soon as the irq could fire. */
10832 smp_wmb();
10833}
10834
8c9f3aaf
JB
10835static int intel_gen2_queue_flip(struct drm_device *dev,
10836 struct drm_crtc *crtc,
10837 struct drm_framebuffer *fb,
ed8d1975 10838 struct drm_i915_gem_object *obj,
6258fbe2 10839 struct drm_i915_gem_request *req,
ed8d1975 10840 uint32_t flags)
8c9f3aaf 10841{
6258fbe2 10842 struct intel_engine_cs *ring = req->ring;
8c9f3aaf 10843 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8c9f3aaf
JB
10844 u32 flip_mask;
10845 int ret;
10846
5fb9de1a 10847 ret = intel_ring_begin(req, 6);
8c9f3aaf 10848 if (ret)
4fa62c89 10849 return ret;
8c9f3aaf
JB
10850
10851 /* Can't queue multiple flips, so wait for the previous
10852 * one to finish before executing the next.
10853 */
10854 if (intel_crtc->plane)
10855 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
10856 else
10857 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
6d90c952
DV
10858 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
10859 intel_ring_emit(ring, MI_NOOP);
10860 intel_ring_emit(ring, MI_DISPLAY_FLIP |
10861 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
10862 intel_ring_emit(ring, fb->pitches[0]);
75f7f3ec 10863 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
6d90c952 10864 intel_ring_emit(ring, 0); /* aux display base address, unused */
e7d841ca 10865
6042639c 10866 intel_mark_page_flip_active(intel_crtc->unpin_work);
83d4092b 10867 return 0;
8c9f3aaf
JB
10868}
10869
10870static int intel_gen3_queue_flip(struct drm_device *dev,
10871 struct drm_crtc *crtc,
10872 struct drm_framebuffer *fb,
ed8d1975 10873 struct drm_i915_gem_object *obj,
6258fbe2 10874 struct drm_i915_gem_request *req,
ed8d1975 10875 uint32_t flags)
8c9f3aaf 10876{
6258fbe2 10877 struct intel_engine_cs *ring = req->ring;
8c9f3aaf 10878 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8c9f3aaf
JB
10879 u32 flip_mask;
10880 int ret;
10881
5fb9de1a 10882 ret = intel_ring_begin(req, 6);
8c9f3aaf 10883 if (ret)
4fa62c89 10884 return ret;
8c9f3aaf
JB
10885
10886 if (intel_crtc->plane)
10887 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
10888 else
10889 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
6d90c952
DV
10890 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
10891 intel_ring_emit(ring, MI_NOOP);
10892 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 |
10893 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
10894 intel_ring_emit(ring, fb->pitches[0]);
75f7f3ec 10895 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
6d90c952
DV
10896 intel_ring_emit(ring, MI_NOOP);
10897
6042639c 10898 intel_mark_page_flip_active(intel_crtc->unpin_work);
83d4092b 10899 return 0;
8c9f3aaf
JB
10900}
10901
10902static int intel_gen4_queue_flip(struct drm_device *dev,
10903 struct drm_crtc *crtc,
10904 struct drm_framebuffer *fb,
ed8d1975 10905 struct drm_i915_gem_object *obj,
6258fbe2 10906 struct drm_i915_gem_request *req,
ed8d1975 10907 uint32_t flags)
8c9f3aaf 10908{
6258fbe2 10909 struct intel_engine_cs *ring = req->ring;
8c9f3aaf
JB
10910 struct drm_i915_private *dev_priv = dev->dev_private;
10911 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
10912 uint32_t pf, pipesrc;
10913 int ret;
10914
5fb9de1a 10915 ret = intel_ring_begin(req, 4);
8c9f3aaf 10916 if (ret)
4fa62c89 10917 return ret;
8c9f3aaf
JB
10918
10919 /* i965+ uses the linear or tiled offsets from the
10920 * Display Registers (which do not change across a page-flip)
10921 * so we need only reprogram the base address.
10922 */
6d90c952
DV
10923 intel_ring_emit(ring, MI_DISPLAY_FLIP |
10924 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
10925 intel_ring_emit(ring, fb->pitches[0]);
75f7f3ec 10926 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset |
c2c75131 10927 obj->tiling_mode);
8c9f3aaf
JB
10928
10929 /* XXX Enabling the panel-fitter across page-flip is so far
10930 * untested on non-native modes, so ignore it for now.
10931 * pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
10932 */
10933 pf = 0;
10934 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
6d90c952 10935 intel_ring_emit(ring, pf | pipesrc);
e7d841ca 10936
6042639c 10937 intel_mark_page_flip_active(intel_crtc->unpin_work);
83d4092b 10938 return 0;
8c9f3aaf
JB
10939}
10940
10941static int intel_gen6_queue_flip(struct drm_device *dev,
10942 struct drm_crtc *crtc,
10943 struct drm_framebuffer *fb,
ed8d1975 10944 struct drm_i915_gem_object *obj,
6258fbe2 10945 struct drm_i915_gem_request *req,
ed8d1975 10946 uint32_t flags)
8c9f3aaf 10947{
6258fbe2 10948 struct intel_engine_cs *ring = req->ring;
8c9f3aaf
JB
10949 struct drm_i915_private *dev_priv = dev->dev_private;
10950 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
10951 uint32_t pf, pipesrc;
10952 int ret;
10953
5fb9de1a 10954 ret = intel_ring_begin(req, 4);
8c9f3aaf 10955 if (ret)
4fa62c89 10956 return ret;
8c9f3aaf 10957
6d90c952
DV
10958 intel_ring_emit(ring, MI_DISPLAY_FLIP |
10959 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
10960 intel_ring_emit(ring, fb->pitches[0] | obj->tiling_mode);
75f7f3ec 10961 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
8c9f3aaf 10962
dc257cf1
DV
10963 /* Contrary to the suggestions in the documentation,
10964 * "Enable Panel Fitter" does not seem to be required when page
10965 * flipping with a non-native mode, and worse causes a normal
10966 * modeset to fail.
10967 * pf = I915_READ(PF_CTL(intel_crtc->pipe)) & PF_ENABLE;
10968 */
10969 pf = 0;
8c9f3aaf 10970 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
6d90c952 10971 intel_ring_emit(ring, pf | pipesrc);
e7d841ca 10972
6042639c 10973 intel_mark_page_flip_active(intel_crtc->unpin_work);
83d4092b 10974 return 0;
8c9f3aaf
JB
10975}
10976
7c9017e5
JB
10977static int intel_gen7_queue_flip(struct drm_device *dev,
10978 struct drm_crtc *crtc,
10979 struct drm_framebuffer *fb,
ed8d1975 10980 struct drm_i915_gem_object *obj,
6258fbe2 10981 struct drm_i915_gem_request *req,
ed8d1975 10982 uint32_t flags)
7c9017e5 10983{
6258fbe2 10984 struct intel_engine_cs *ring = req->ring;
7c9017e5 10985 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
cb05d8de 10986 uint32_t plane_bit = 0;
ffe74d75
CW
10987 int len, ret;
10988
eba905b2 10989 switch (intel_crtc->plane) {
cb05d8de
DV
10990 case PLANE_A:
10991 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_A;
10992 break;
10993 case PLANE_B:
10994 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_B;
10995 break;
10996 case PLANE_C:
10997 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_C;
10998 break;
10999 default:
11000 WARN_ONCE(1, "unknown plane in flip command\n");
4fa62c89 11001 return -ENODEV;
cb05d8de
DV
11002 }
11003
ffe74d75 11004 len = 4;
f476828a 11005 if (ring->id == RCS) {
ffe74d75 11006 len += 6;
f476828a
DL
11007 /*
11008 * On Gen 8, SRM is now taking an extra dword to accommodate
11009 * 48bits addresses, and we need a NOOP for the batch size to
11010 * stay even.
11011 */
11012 if (IS_GEN8(dev))
11013 len += 2;
11014 }
ffe74d75 11015
f66fab8e
VS
11016 /*
11017 * BSpec MI_DISPLAY_FLIP for IVB:
11018 * "The full packet must be contained within the same cache line."
11019 *
11020 * Currently the LRI+SRM+MI_DISPLAY_FLIP all fit within the same
11021 * cacheline, if we ever start emitting more commands before
11022 * the MI_DISPLAY_FLIP we may need to first emit everything else,
11023 * then do the cacheline alignment, and finally emit the
11024 * MI_DISPLAY_FLIP.
11025 */
bba09b12 11026 ret = intel_ring_cacheline_align(req);
f66fab8e 11027 if (ret)
4fa62c89 11028 return ret;
f66fab8e 11029
5fb9de1a 11030 ret = intel_ring_begin(req, len);
7c9017e5 11031 if (ret)
4fa62c89 11032 return ret;
7c9017e5 11033
ffe74d75
CW
11034 /* Unmask the flip-done completion message. Note that the bspec says that
11035 * we should do this for both the BCS and RCS, and that we must not unmask
11036 * more than one flip event at any time (or ensure that one flip message
11037 * can be sent by waiting for flip-done prior to queueing new flips).
11038 * Experimentation says that BCS works despite DERRMR masking all
11039 * flip-done completion events and that unmasking all planes at once
11040 * for the RCS also doesn't appear to drop events. Setting the DERRMR
11041 * to zero does lead to lockups within MI_DISPLAY_FLIP.
11042 */
11043 if (ring->id == RCS) {
11044 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
11045 intel_ring_emit(ring, DERRMR);
11046 intel_ring_emit(ring, ~(DERRMR_PIPEA_PRI_FLIP_DONE |
11047 DERRMR_PIPEB_PRI_FLIP_DONE |
11048 DERRMR_PIPEC_PRI_FLIP_DONE));
f476828a 11049 if (IS_GEN8(dev))
f1afe24f 11050 intel_ring_emit(ring, MI_STORE_REGISTER_MEM_GEN8 |
f476828a
DL
11051 MI_SRM_LRM_GLOBAL_GTT);
11052 else
f1afe24f 11053 intel_ring_emit(ring, MI_STORE_REGISTER_MEM |
f476828a 11054 MI_SRM_LRM_GLOBAL_GTT);
ffe74d75
CW
11055 intel_ring_emit(ring, DERRMR);
11056 intel_ring_emit(ring, ring->scratch.gtt_offset + 256);
f476828a
DL
11057 if (IS_GEN8(dev)) {
11058 intel_ring_emit(ring, 0);
11059 intel_ring_emit(ring, MI_NOOP);
11060 }
ffe74d75
CW
11061 }
11062
cb05d8de 11063 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 | plane_bit);
01f2c773 11064 intel_ring_emit(ring, (fb->pitches[0] | obj->tiling_mode));
75f7f3ec 11065 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
7c9017e5 11066 intel_ring_emit(ring, (MI_NOOP));
e7d841ca 11067
6042639c 11068 intel_mark_page_flip_active(intel_crtc->unpin_work);
83d4092b 11069 return 0;
7c9017e5
JB
11070}
11071
84c33a64
SG
11072static bool use_mmio_flip(struct intel_engine_cs *ring,
11073 struct drm_i915_gem_object *obj)
11074{
11075 /*
11076 * This is not being used for older platforms, because
11077 * non-availability of flip done interrupt forces us to use
11078 * CS flips. Older platforms derive flip done using some clever
11079 * tricks involving the flip_pending status bits and vblank irqs.
11080 * So using MMIO flips there would disrupt this mechanism.
11081 */
11082
8e09bf83
CW
11083 if (ring == NULL)
11084 return true;
11085
84c33a64
SG
11086 if (INTEL_INFO(ring->dev)->gen < 5)
11087 return false;
11088
11089 if (i915.use_mmio_flip < 0)
11090 return false;
11091 else if (i915.use_mmio_flip > 0)
11092 return true;
14bf993e
OM
11093 else if (i915.enable_execlists)
11094 return true;
84c33a64 11095 else
b4716185 11096 return ring != i915_gem_request_get_ring(obj->last_write_req);
84c33a64
SG
11097}
11098
6042639c
CW
11099static void skl_do_mmio_flip(struct intel_crtc *intel_crtc,
11100 struct intel_unpin_work *work)
ff944564
DL
11101{
11102 struct drm_device *dev = intel_crtc->base.dev;
11103 struct drm_i915_private *dev_priv = dev->dev_private;
11104 struct drm_framebuffer *fb = intel_crtc->base.primary->fb;
ff944564
DL
11105 const enum pipe pipe = intel_crtc->pipe;
11106 u32 ctl, stride;
11107
11108 ctl = I915_READ(PLANE_CTL(pipe, 0));
11109 ctl &= ~PLANE_CTL_TILED_MASK;
2ebef630
TU
11110 switch (fb->modifier[0]) {
11111 case DRM_FORMAT_MOD_NONE:
11112 break;
11113 case I915_FORMAT_MOD_X_TILED:
ff944564 11114 ctl |= PLANE_CTL_TILED_X;
2ebef630
TU
11115 break;
11116 case I915_FORMAT_MOD_Y_TILED:
11117 ctl |= PLANE_CTL_TILED_Y;
11118 break;
11119 case I915_FORMAT_MOD_Yf_TILED:
11120 ctl |= PLANE_CTL_TILED_YF;
11121 break;
11122 default:
11123 MISSING_CASE(fb->modifier[0]);
11124 }
ff944564
DL
11125
11126 /*
11127 * The stride is either expressed as a multiple of 64 bytes chunks for
11128 * linear buffers or in number of tiles for tiled buffers.
11129 */
2ebef630
TU
11130 stride = fb->pitches[0] /
11131 intel_fb_stride_alignment(dev, fb->modifier[0],
11132 fb->pixel_format);
ff944564
DL
11133
11134 /*
11135 * Both PLANE_CTL and PLANE_STRIDE are not updated on vblank but on
11136 * PLANE_SURF updates, the update is then guaranteed to be atomic.
11137 */
11138 I915_WRITE(PLANE_CTL(pipe, 0), ctl);
11139 I915_WRITE(PLANE_STRIDE(pipe, 0), stride);
11140
6042639c 11141 I915_WRITE(PLANE_SURF(pipe, 0), work->gtt_offset);
ff944564
DL
11142 POSTING_READ(PLANE_SURF(pipe, 0));
11143}
11144
6042639c
CW
11145static void ilk_do_mmio_flip(struct intel_crtc *intel_crtc,
11146 struct intel_unpin_work *work)
84c33a64
SG
11147{
11148 struct drm_device *dev = intel_crtc->base.dev;
11149 struct drm_i915_private *dev_priv = dev->dev_private;
11150 struct intel_framebuffer *intel_fb =
11151 to_intel_framebuffer(intel_crtc->base.primary->fb);
11152 struct drm_i915_gem_object *obj = intel_fb->obj;
11153 u32 dspcntr;
11154 u32 reg;
11155
84c33a64
SG
11156 reg = DSPCNTR(intel_crtc->plane);
11157 dspcntr = I915_READ(reg);
11158
c5d97472
DL
11159 if (obj->tiling_mode != I915_TILING_NONE)
11160 dspcntr |= DISPPLANE_TILED;
11161 else
11162 dspcntr &= ~DISPPLANE_TILED;
11163
84c33a64
SG
11164 I915_WRITE(reg, dspcntr);
11165
6042639c 11166 I915_WRITE(DSPSURF(intel_crtc->plane), work->gtt_offset);
84c33a64 11167 POSTING_READ(DSPSURF(intel_crtc->plane));
ff944564
DL
11168}
11169
11170/*
11171 * XXX: This is the temporary way to update the plane registers until we get
11172 * around to using the usual plane update functions for MMIO flips
11173 */
6042639c 11174static void intel_do_mmio_flip(struct intel_mmio_flip *mmio_flip)
ff944564 11175{
6042639c
CW
11176 struct intel_crtc *crtc = mmio_flip->crtc;
11177 struct intel_unpin_work *work;
11178
11179 spin_lock_irq(&crtc->base.dev->event_lock);
11180 work = crtc->unpin_work;
11181 spin_unlock_irq(&crtc->base.dev->event_lock);
11182 if (work == NULL)
11183 return;
ff944564 11184
6042639c 11185 intel_mark_page_flip_active(work);
ff944564 11186
6042639c 11187 intel_pipe_update_start(crtc);
ff944564 11188
6042639c
CW
11189 if (INTEL_INFO(mmio_flip->i915)->gen >= 9)
11190 skl_do_mmio_flip(crtc, work);
ff944564
DL
11191 else
11192 /* use_mmio_flip() retricts MMIO flips to ilk+ */
6042639c 11193 ilk_do_mmio_flip(crtc, work);
ff944564 11194
6042639c 11195 intel_pipe_update_end(crtc);
84c33a64
SG
11196}
11197
9362c7c5 11198static void intel_mmio_flip_work_func(struct work_struct *work)
84c33a64 11199{
b2cfe0ab
CW
11200 struct intel_mmio_flip *mmio_flip =
11201 container_of(work, struct intel_mmio_flip, work);
84c33a64 11202
6042639c 11203 if (mmio_flip->req) {
eed29a5b 11204 WARN_ON(__i915_wait_request(mmio_flip->req,
b2cfe0ab 11205 mmio_flip->crtc->reset_counter,
bcafc4e3
CW
11206 false, NULL,
11207 &mmio_flip->i915->rps.mmioflips));
6042639c
CW
11208 i915_gem_request_unreference__unlocked(mmio_flip->req);
11209 }
84c33a64 11210
6042639c 11211 intel_do_mmio_flip(mmio_flip);
b2cfe0ab 11212 kfree(mmio_flip);
84c33a64
SG
11213}
11214
11215static int intel_queue_mmio_flip(struct drm_device *dev,
11216 struct drm_crtc *crtc,
11217 struct drm_framebuffer *fb,
11218 struct drm_i915_gem_object *obj,
11219 struct intel_engine_cs *ring,
11220 uint32_t flags)
11221{
b2cfe0ab
CW
11222 struct intel_mmio_flip *mmio_flip;
11223
11224 mmio_flip = kmalloc(sizeof(*mmio_flip), GFP_KERNEL);
11225 if (mmio_flip == NULL)
11226 return -ENOMEM;
84c33a64 11227
bcafc4e3 11228 mmio_flip->i915 = to_i915(dev);
eed29a5b 11229 mmio_flip->req = i915_gem_request_reference(obj->last_write_req);
b2cfe0ab 11230 mmio_flip->crtc = to_intel_crtc(crtc);
536f5b5e 11231
b2cfe0ab
CW
11232 INIT_WORK(&mmio_flip->work, intel_mmio_flip_work_func);
11233 schedule_work(&mmio_flip->work);
84c33a64 11234
84c33a64
SG
11235 return 0;
11236}
11237
8c9f3aaf
JB
11238static int intel_default_queue_flip(struct drm_device *dev,
11239 struct drm_crtc *crtc,
11240 struct drm_framebuffer *fb,
ed8d1975 11241 struct drm_i915_gem_object *obj,
6258fbe2 11242 struct drm_i915_gem_request *req,
ed8d1975 11243 uint32_t flags)
8c9f3aaf
JB
11244{
11245 return -ENODEV;
11246}
11247
d6bbafa1
CW
11248static bool __intel_pageflip_stall_check(struct drm_device *dev,
11249 struct drm_crtc *crtc)
11250{
11251 struct drm_i915_private *dev_priv = dev->dev_private;
11252 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11253 struct intel_unpin_work *work = intel_crtc->unpin_work;
11254 u32 addr;
11255
11256 if (atomic_read(&work->pending) >= INTEL_FLIP_COMPLETE)
11257 return true;
11258
908565c2
CW
11259 if (atomic_read(&work->pending) < INTEL_FLIP_PENDING)
11260 return false;
11261
d6bbafa1
CW
11262 if (!work->enable_stall_check)
11263 return false;
11264
11265 if (work->flip_ready_vblank == 0) {
3a8a946e
DV
11266 if (work->flip_queued_req &&
11267 !i915_gem_request_completed(work->flip_queued_req, true))
d6bbafa1
CW
11268 return false;
11269
1e3feefd 11270 work->flip_ready_vblank = drm_crtc_vblank_count(crtc);
d6bbafa1
CW
11271 }
11272
1e3feefd 11273 if (drm_crtc_vblank_count(crtc) - work->flip_ready_vblank < 3)
d6bbafa1
CW
11274 return false;
11275
11276 /* Potential stall - if we see that the flip has happened,
11277 * assume a missed interrupt. */
11278 if (INTEL_INFO(dev)->gen >= 4)
11279 addr = I915_HI_DISPBASE(I915_READ(DSPSURF(intel_crtc->plane)));
11280 else
11281 addr = I915_READ(DSPADDR(intel_crtc->plane));
11282
11283 /* There is a potential issue here with a false positive after a flip
11284 * to the same address. We could address this by checking for a
11285 * non-incrementing frame counter.
11286 */
11287 return addr == work->gtt_offset;
11288}
11289
11290void intel_check_page_flip(struct drm_device *dev, int pipe)
11291{
11292 struct drm_i915_private *dev_priv = dev->dev_private;
11293 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
11294 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6ad790c0 11295 struct intel_unpin_work *work;
f326038a 11296
6c51d46f 11297 WARN_ON(!in_interrupt());
d6bbafa1
CW
11298
11299 if (crtc == NULL)
11300 return;
11301
f326038a 11302 spin_lock(&dev->event_lock);
6ad790c0
CW
11303 work = intel_crtc->unpin_work;
11304 if (work != NULL && __intel_pageflip_stall_check(dev, crtc)) {
d6bbafa1 11305 WARN_ONCE(1, "Kicking stuck page flip: queued at %d, now %d\n",
6ad790c0 11306 work->flip_queued_vblank, drm_vblank_count(dev, pipe));
d6bbafa1 11307 page_flip_completed(intel_crtc);
6ad790c0 11308 work = NULL;
d6bbafa1 11309 }
6ad790c0
CW
11310 if (work != NULL &&
11311 drm_vblank_count(dev, pipe) - work->flip_queued_vblank > 1)
11312 intel_queue_rps_boost_for_request(dev, work->flip_queued_req);
f326038a 11313 spin_unlock(&dev->event_lock);
d6bbafa1
CW
11314}
11315
6b95a207
KH
11316static int intel_crtc_page_flip(struct drm_crtc *crtc,
11317 struct drm_framebuffer *fb,
ed8d1975
KP
11318 struct drm_pending_vblank_event *event,
11319 uint32_t page_flip_flags)
6b95a207
KH
11320{
11321 struct drm_device *dev = crtc->dev;
11322 struct drm_i915_private *dev_priv = dev->dev_private;
f4510a27 11323 struct drm_framebuffer *old_fb = crtc->primary->fb;
2ff8fde1 11324 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
6b95a207 11325 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
455a6808 11326 struct drm_plane *primary = crtc->primary;
a071fa00 11327 enum pipe pipe = intel_crtc->pipe;
6b95a207 11328 struct intel_unpin_work *work;
a4872ba6 11329 struct intel_engine_cs *ring;
cf5d8a46 11330 bool mmio_flip;
91af127f 11331 struct drm_i915_gem_request *request = NULL;
52e68630 11332 int ret;
6b95a207 11333
2ff8fde1
MR
11334 /*
11335 * drm_mode_page_flip_ioctl() should already catch this, but double
11336 * check to be safe. In the future we may enable pageflipping from
11337 * a disabled primary plane.
11338 */
11339 if (WARN_ON(intel_fb_obj(old_fb) == NULL))
11340 return -EBUSY;
11341
e6a595d2 11342 /* Can't change pixel format via MI display flips. */
f4510a27 11343 if (fb->pixel_format != crtc->primary->fb->pixel_format)
e6a595d2
VS
11344 return -EINVAL;
11345
11346 /*
11347 * TILEOFF/LINOFF registers can't be changed via MI display flips.
11348 * Note that pitch changes could also affect these register.
11349 */
11350 if (INTEL_INFO(dev)->gen > 3 &&
f4510a27
MR
11351 (fb->offsets[0] != crtc->primary->fb->offsets[0] ||
11352 fb->pitches[0] != crtc->primary->fb->pitches[0]))
e6a595d2
VS
11353 return -EINVAL;
11354
f900db47
CW
11355 if (i915_terminally_wedged(&dev_priv->gpu_error))
11356 goto out_hang;
11357
b14c5679 11358 work = kzalloc(sizeof(*work), GFP_KERNEL);
6b95a207
KH
11359 if (work == NULL)
11360 return -ENOMEM;
11361
6b95a207 11362 work->event = event;
b4a98e57 11363 work->crtc = crtc;
ab8d6675 11364 work->old_fb = old_fb;
6b95a207
KH
11365 INIT_WORK(&work->work, intel_unpin_work_fn);
11366
87b6b101 11367 ret = drm_crtc_vblank_get(crtc);
7317c75e
JB
11368 if (ret)
11369 goto free_work;
11370
6b95a207 11371 /* We borrow the event spin lock for protecting unpin_work */
5e2d7afc 11372 spin_lock_irq(&dev->event_lock);
6b95a207 11373 if (intel_crtc->unpin_work) {
d6bbafa1
CW
11374 /* Before declaring the flip queue wedged, check if
11375 * the hardware completed the operation behind our backs.
11376 */
11377 if (__intel_pageflip_stall_check(dev, crtc)) {
11378 DRM_DEBUG_DRIVER("flip queue: previous flip completed, continuing\n");
11379 page_flip_completed(intel_crtc);
11380 } else {
11381 DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
5e2d7afc 11382 spin_unlock_irq(&dev->event_lock);
468f0b44 11383
d6bbafa1
CW
11384 drm_crtc_vblank_put(crtc);
11385 kfree(work);
11386 return -EBUSY;
11387 }
6b95a207
KH
11388 }
11389 intel_crtc->unpin_work = work;
5e2d7afc 11390 spin_unlock_irq(&dev->event_lock);
6b95a207 11391
b4a98e57
CW
11392 if (atomic_read(&intel_crtc->unpin_work_count) >= 2)
11393 flush_workqueue(dev_priv->wq);
11394
75dfca80 11395 /* Reference the objects for the scheduled work. */
ab8d6675 11396 drm_framebuffer_reference(work->old_fb);
05394f39 11397 drm_gem_object_reference(&obj->base);
6b95a207 11398
f4510a27 11399 crtc->primary->fb = fb;
afd65eb4 11400 update_state_fb(crtc->primary);
1ed1f968 11401
e1f99ce6 11402 work->pending_flip_obj = obj;
e1f99ce6 11403
89ed88ba
CW
11404 ret = i915_mutex_lock_interruptible(dev);
11405 if (ret)
11406 goto cleanup;
11407
b4a98e57 11408 atomic_inc(&intel_crtc->unpin_work_count);
10d83730 11409 intel_crtc->reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
e1f99ce6 11410
75f7f3ec 11411 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev))
fd8f507c 11412 work->flip_count = I915_READ(PIPE_FLIPCOUNT_G4X(pipe)) + 1;
75f7f3ec 11413
4fa62c89
VS
11414 if (IS_VALLEYVIEW(dev)) {
11415 ring = &dev_priv->ring[BCS];
ab8d6675 11416 if (obj->tiling_mode != intel_fb_obj(work->old_fb)->tiling_mode)
8e09bf83
CW
11417 /* vlv: DISPLAY_FLIP fails to change tiling */
11418 ring = NULL;
48bf5b2d 11419 } else if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev)) {
2a92d5bc 11420 ring = &dev_priv->ring[BCS];
4fa62c89 11421 } else if (INTEL_INFO(dev)->gen >= 7) {
b4716185 11422 ring = i915_gem_request_get_ring(obj->last_write_req);
4fa62c89
VS
11423 if (ring == NULL || ring->id != RCS)
11424 ring = &dev_priv->ring[BCS];
11425 } else {
11426 ring = &dev_priv->ring[RCS];
11427 }
11428
cf5d8a46
CW
11429 mmio_flip = use_mmio_flip(ring, obj);
11430
11431 /* When using CS flips, we want to emit semaphores between rings.
11432 * However, when using mmio flips we will create a task to do the
11433 * synchronisation, so all we want here is to pin the framebuffer
11434 * into the display plane and skip any waits.
11435 */
82bc3b2d 11436 ret = intel_pin_and_fence_fb_obj(crtc->primary, fb,
cf5d8a46 11437 crtc->primary->state,
91af127f 11438 mmio_flip ? i915_gem_request_get_ring(obj->last_write_req) : ring, &request);
8c9f3aaf
JB
11439 if (ret)
11440 goto cleanup_pending;
6b95a207 11441
dedf278c
TU
11442 work->gtt_offset = intel_plane_obj_offset(to_intel_plane(primary),
11443 obj, 0);
11444 work->gtt_offset += intel_crtc->dspaddr_offset;
4fa62c89 11445
cf5d8a46 11446 if (mmio_flip) {
84c33a64
SG
11447 ret = intel_queue_mmio_flip(dev, crtc, fb, obj, ring,
11448 page_flip_flags);
d6bbafa1
CW
11449 if (ret)
11450 goto cleanup_unpin;
11451
f06cc1b9
JH
11452 i915_gem_request_assign(&work->flip_queued_req,
11453 obj->last_write_req);
d6bbafa1 11454 } else {
6258fbe2
JH
11455 if (!request) {
11456 ret = i915_gem_request_alloc(ring, ring->default_context, &request);
11457 if (ret)
11458 goto cleanup_unpin;
11459 }
11460
11461 ret = dev_priv->display.queue_flip(dev, crtc, fb, obj, request,
d6bbafa1
CW
11462 page_flip_flags);
11463 if (ret)
11464 goto cleanup_unpin;
11465
6258fbe2 11466 i915_gem_request_assign(&work->flip_queued_req, request);
d6bbafa1
CW
11467 }
11468
91af127f 11469 if (request)
75289874 11470 i915_add_request_no_flush(request);
91af127f 11471
1e3feefd 11472 work->flip_queued_vblank = drm_crtc_vblank_count(crtc);
d6bbafa1 11473 work->enable_stall_check = true;
4fa62c89 11474
ab8d6675 11475 i915_gem_track_fb(intel_fb_obj(work->old_fb), obj,
a9ff8714 11476 to_intel_plane(primary)->frontbuffer_bit);
c80ac854 11477 mutex_unlock(&dev->struct_mutex);
a071fa00 11478
4e1e26f1 11479 intel_fbc_disable_crtc(intel_crtc);
a9ff8714
VS
11480 intel_frontbuffer_flip_prepare(dev,
11481 to_intel_plane(primary)->frontbuffer_bit);
6b95a207 11482
e5510fac
JB
11483 trace_i915_flip_request(intel_crtc->plane, obj);
11484
6b95a207 11485 return 0;
96b099fd 11486
4fa62c89 11487cleanup_unpin:
82bc3b2d 11488 intel_unpin_fb_obj(fb, crtc->primary->state);
8c9f3aaf 11489cleanup_pending:
91af127f
JH
11490 if (request)
11491 i915_gem_request_cancel(request);
b4a98e57 11492 atomic_dec(&intel_crtc->unpin_work_count);
89ed88ba
CW
11493 mutex_unlock(&dev->struct_mutex);
11494cleanup:
f4510a27 11495 crtc->primary->fb = old_fb;
afd65eb4 11496 update_state_fb(crtc->primary);
89ed88ba
CW
11497
11498 drm_gem_object_unreference_unlocked(&obj->base);
ab8d6675 11499 drm_framebuffer_unreference(work->old_fb);
96b099fd 11500
5e2d7afc 11501 spin_lock_irq(&dev->event_lock);
96b099fd 11502 intel_crtc->unpin_work = NULL;
5e2d7afc 11503 spin_unlock_irq(&dev->event_lock);
96b099fd 11504
87b6b101 11505 drm_crtc_vblank_put(crtc);
7317c75e 11506free_work:
96b099fd
CW
11507 kfree(work);
11508
f900db47 11509 if (ret == -EIO) {
02e0efb5
ML
11510 struct drm_atomic_state *state;
11511 struct drm_plane_state *plane_state;
11512
f900db47 11513out_hang:
02e0efb5
ML
11514 state = drm_atomic_state_alloc(dev);
11515 if (!state)
11516 return -ENOMEM;
11517 state->acquire_ctx = drm_modeset_legacy_acquire_ctx(crtc);
11518
11519retry:
11520 plane_state = drm_atomic_get_plane_state(state, primary);
11521 ret = PTR_ERR_OR_ZERO(plane_state);
11522 if (!ret) {
11523 drm_atomic_set_fb_for_plane(plane_state, fb);
11524
11525 ret = drm_atomic_set_crtc_for_plane(plane_state, crtc);
11526 if (!ret)
11527 ret = drm_atomic_commit(state);
11528 }
11529
11530 if (ret == -EDEADLK) {
11531 drm_modeset_backoff(state->acquire_ctx);
11532 drm_atomic_state_clear(state);
11533 goto retry;
11534 }
11535
11536 if (ret)
11537 drm_atomic_state_free(state);
11538
f0d3dad3 11539 if (ret == 0 && event) {
5e2d7afc 11540 spin_lock_irq(&dev->event_lock);
a071fa00 11541 drm_send_vblank_event(dev, pipe, event);
5e2d7afc 11542 spin_unlock_irq(&dev->event_lock);
f0d3dad3 11543 }
f900db47 11544 }
96b099fd 11545 return ret;
6b95a207
KH
11546}
11547
da20eabd
ML
11548
11549/**
11550 * intel_wm_need_update - Check whether watermarks need updating
11551 * @plane: drm plane
11552 * @state: new plane state
11553 *
11554 * Check current plane state versus the new one to determine whether
11555 * watermarks need to be recalculated.
11556 *
11557 * Returns true or false.
11558 */
11559static bool intel_wm_need_update(struct drm_plane *plane,
11560 struct drm_plane_state *state)
11561{
2791a16c 11562 /* Update watermarks on tiling changes. */
da20eabd
ML
11563 if (!plane->state->fb || !state->fb ||
11564 plane->state->fb->modifier[0] != state->fb->modifier[0] ||
2791a16c 11565 plane->state->rotation != state->rotation)
da20eabd
ML
11566 return true;
11567
2791a16c
PZ
11568 if (plane->state->crtc_w != state->crtc_w)
11569 return true;
7809e5ae 11570
2791a16c 11571 return false;
7809e5ae
MR
11572}
11573
da20eabd
ML
11574int intel_plane_atomic_calc_changes(struct drm_crtc_state *crtc_state,
11575 struct drm_plane_state *plane_state)
11576{
11577 struct drm_crtc *crtc = crtc_state->crtc;
11578 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11579 struct drm_plane *plane = plane_state->plane;
11580 struct drm_device *dev = crtc->dev;
11581 struct drm_i915_private *dev_priv = dev->dev_private;
11582 struct intel_plane_state *old_plane_state =
11583 to_intel_plane_state(plane->state);
11584 int idx = intel_crtc->base.base.id, ret;
11585 int i = drm_plane_index(plane);
11586 bool mode_changed = needs_modeset(crtc_state);
11587 bool was_crtc_enabled = crtc->state->active;
11588 bool is_crtc_enabled = crtc_state->active;
2791a16c 11589
da20eabd
ML
11590 bool turn_off, turn_on, visible, was_visible;
11591 struct drm_framebuffer *fb = plane_state->fb;
11592
11593 if (crtc_state && INTEL_INFO(dev)->gen >= 9 &&
11594 plane->type != DRM_PLANE_TYPE_CURSOR) {
11595 ret = skl_update_scaler_plane(
11596 to_intel_crtc_state(crtc_state),
11597 to_intel_plane_state(plane_state));
11598 if (ret)
11599 return ret;
11600 }
11601
11602 /*
11603 * Disabling a plane is always okay; we just need to update
11604 * fb tracking in a special way since cleanup_fb() won't
11605 * get called by the plane helpers.
11606 */
11607 if (old_plane_state->base.fb && !fb)
11608 intel_crtc->atomic.disabled_planes |= 1 << i;
11609
da20eabd
ML
11610 was_visible = old_plane_state->visible;
11611 visible = to_intel_plane_state(plane_state)->visible;
11612
11613 if (!was_crtc_enabled && WARN_ON(was_visible))
11614 was_visible = false;
11615
11616 if (!is_crtc_enabled && WARN_ON(visible))
11617 visible = false;
11618
11619 if (!was_visible && !visible)
11620 return 0;
11621
11622 turn_off = was_visible && (!visible || mode_changed);
11623 turn_on = visible && (!was_visible || mode_changed);
11624
11625 DRM_DEBUG_ATOMIC("[CRTC:%i] has [PLANE:%i] with fb %i\n", idx,
11626 plane->base.id, fb ? fb->base.id : -1);
11627
11628 DRM_DEBUG_ATOMIC("[PLANE:%i] visible %i -> %i, off %i, on %i, ms %i\n",
11629 plane->base.id, was_visible, visible,
11630 turn_off, turn_on, mode_changed);
11631
852eb00d 11632 if (turn_on) {
f015c551 11633 intel_crtc->atomic.update_wm_pre = true;
852eb00d
VS
11634 /* must disable cxsr around plane enable/disable */
11635 if (plane->type != DRM_PLANE_TYPE_CURSOR) {
11636 intel_crtc->atomic.disable_cxsr = true;
11637 /* to potentially re-enable cxsr */
11638 intel_crtc->atomic.wait_vblank = true;
11639 intel_crtc->atomic.update_wm_post = true;
11640 }
11641 } else if (turn_off) {
f015c551 11642 intel_crtc->atomic.update_wm_post = true;
852eb00d
VS
11643 /* must disable cxsr around plane enable/disable */
11644 if (plane->type != DRM_PLANE_TYPE_CURSOR) {
11645 if (is_crtc_enabled)
11646 intel_crtc->atomic.wait_vblank = true;
11647 intel_crtc->atomic.disable_cxsr = true;
11648 }
11649 } else if (intel_wm_need_update(plane, plane_state)) {
f015c551 11650 intel_crtc->atomic.update_wm_pre = true;
852eb00d 11651 }
da20eabd 11652
8be6ca85 11653 if (visible || was_visible)
a9ff8714
VS
11654 intel_crtc->atomic.fb_bits |=
11655 to_intel_plane(plane)->frontbuffer_bit;
11656
da20eabd
ML
11657 switch (plane->type) {
11658 case DRM_PLANE_TYPE_PRIMARY:
da20eabd
ML
11659 intel_crtc->atomic.wait_for_flips = true;
11660 intel_crtc->atomic.pre_disable_primary = turn_off;
11661 intel_crtc->atomic.post_enable_primary = turn_on;
11662
066cf55b
RV
11663 if (turn_off) {
11664 /*
11665 * FIXME: Actually if we will still have any other
11666 * plane enabled on the pipe we could let IPS enabled
11667 * still, but for now lets consider that when we make
11668 * primary invisible by setting DSPCNTR to 0 on
11669 * update_primary_plane function IPS needs to be
11670 * disable.
11671 */
11672 intel_crtc->atomic.disable_ips = true;
11673
da20eabd 11674 intel_crtc->atomic.disable_fbc = true;
066cf55b 11675 }
da20eabd
ML
11676
11677 /*
11678 * FBC does not work on some platforms for rotated
11679 * planes, so disable it when rotation is not 0 and
11680 * update it when rotation is set back to 0.
11681 *
11682 * FIXME: This is redundant with the fbc update done in
11683 * the primary plane enable function except that that
11684 * one is done too late. We eventually need to unify
11685 * this.
11686 */
11687
11688 if (visible &&
11689 INTEL_INFO(dev)->gen <= 4 && !IS_G4X(dev) &&
11690 dev_priv->fbc.crtc == intel_crtc &&
11691 plane_state->rotation != BIT(DRM_ROTATE_0))
11692 intel_crtc->atomic.disable_fbc = true;
11693
11694 /*
11695 * BDW signals flip done immediately if the plane
11696 * is disabled, even if the plane enable is already
11697 * armed to occur at the next vblank :(
11698 */
11699 if (turn_on && IS_BROADWELL(dev))
11700 intel_crtc->atomic.wait_vblank = true;
11701
11702 intel_crtc->atomic.update_fbc |= visible || mode_changed;
11703 break;
11704 case DRM_PLANE_TYPE_CURSOR:
da20eabd
ML
11705 break;
11706 case DRM_PLANE_TYPE_OVERLAY:
2791a16c 11707 if (turn_off && !mode_changed) {
da20eabd
ML
11708 intel_crtc->atomic.wait_vblank = true;
11709 intel_crtc->atomic.update_sprite_watermarks |=
11710 1 << i;
11711 }
da20eabd
ML
11712 }
11713 return 0;
11714}
11715
6d3a1ce7
ML
11716static bool encoders_cloneable(const struct intel_encoder *a,
11717 const struct intel_encoder *b)
11718{
11719 /* masks could be asymmetric, so check both ways */
11720 return a == b || (a->cloneable & (1 << b->type) &&
11721 b->cloneable & (1 << a->type));
11722}
11723
11724static bool check_single_encoder_cloning(struct drm_atomic_state *state,
11725 struct intel_crtc *crtc,
11726 struct intel_encoder *encoder)
11727{
11728 struct intel_encoder *source_encoder;
11729 struct drm_connector *connector;
11730 struct drm_connector_state *connector_state;
11731 int i;
11732
11733 for_each_connector_in_state(state, connector, connector_state, i) {
11734 if (connector_state->crtc != &crtc->base)
11735 continue;
11736
11737 source_encoder =
11738 to_intel_encoder(connector_state->best_encoder);
11739 if (!encoders_cloneable(encoder, source_encoder))
11740 return false;
11741 }
11742
11743 return true;
11744}
11745
11746static bool check_encoder_cloning(struct drm_atomic_state *state,
11747 struct intel_crtc *crtc)
11748{
11749 struct intel_encoder *encoder;
11750 struct drm_connector *connector;
11751 struct drm_connector_state *connector_state;
11752 int i;
11753
11754 for_each_connector_in_state(state, connector, connector_state, i) {
11755 if (connector_state->crtc != &crtc->base)
11756 continue;
11757
11758 encoder = to_intel_encoder(connector_state->best_encoder);
11759 if (!check_single_encoder_cloning(state, crtc, encoder))
11760 return false;
11761 }
11762
11763 return true;
11764}
11765
11766static int intel_crtc_atomic_check(struct drm_crtc *crtc,
11767 struct drm_crtc_state *crtc_state)
11768{
cf5a15be 11769 struct drm_device *dev = crtc->dev;
ad421372 11770 struct drm_i915_private *dev_priv = dev->dev_private;
6d3a1ce7 11771 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
cf5a15be
ML
11772 struct intel_crtc_state *pipe_config =
11773 to_intel_crtc_state(crtc_state);
6d3a1ce7 11774 struct drm_atomic_state *state = crtc_state->state;
4d20cd86 11775 int ret;
6d3a1ce7
ML
11776 bool mode_changed = needs_modeset(crtc_state);
11777
11778 if (mode_changed && !check_encoder_cloning(state, intel_crtc)) {
11779 DRM_DEBUG_KMS("rejecting invalid cloning configuration\n");
11780 return -EINVAL;
11781 }
11782
852eb00d
VS
11783 if (mode_changed && !crtc_state->active)
11784 intel_crtc->atomic.update_wm_post = true;
eddfcbcd 11785
ad421372
ML
11786 if (mode_changed && crtc_state->enable &&
11787 dev_priv->display.crtc_compute_clock &&
11788 !WARN_ON(pipe_config->shared_dpll != DPLL_ID_PRIVATE)) {
11789 ret = dev_priv->display.crtc_compute_clock(intel_crtc,
11790 pipe_config);
11791 if (ret)
11792 return ret;
11793 }
11794
e435d6e5
ML
11795 ret = 0;
11796 if (INTEL_INFO(dev)->gen >= 9) {
11797 if (mode_changed)
11798 ret = skl_update_scaler_crtc(pipe_config);
11799
11800 if (!ret)
11801 ret = intel_atomic_setup_scalers(dev, intel_crtc,
11802 pipe_config);
11803 }
11804
11805 return ret;
6d3a1ce7
ML
11806}
11807
65b38e0d 11808static const struct drm_crtc_helper_funcs intel_helper_funcs = {
f6e5b160
CW
11809 .mode_set_base_atomic = intel_pipe_set_base_atomic,
11810 .load_lut = intel_crtc_load_lut,
ea2c67bb
MR
11811 .atomic_begin = intel_begin_crtc_commit,
11812 .atomic_flush = intel_finish_crtc_commit,
6d3a1ce7 11813 .atomic_check = intel_crtc_atomic_check,
f6e5b160
CW
11814};
11815
d29b2f9d
ACO
11816static void intel_modeset_update_connector_atomic_state(struct drm_device *dev)
11817{
11818 struct intel_connector *connector;
11819
11820 for_each_intel_connector(dev, connector) {
11821 if (connector->base.encoder) {
11822 connector->base.state->best_encoder =
11823 connector->base.encoder;
11824 connector->base.state->crtc =
11825 connector->base.encoder->crtc;
11826 } else {
11827 connector->base.state->best_encoder = NULL;
11828 connector->base.state->crtc = NULL;
11829 }
11830 }
11831}
11832
050f7aeb 11833static void
eba905b2 11834connected_sink_compute_bpp(struct intel_connector *connector,
5cec258b 11835 struct intel_crtc_state *pipe_config)
050f7aeb
DV
11836{
11837 int bpp = pipe_config->pipe_bpp;
11838
11839 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] checking for sink bpp constrains\n",
11840 connector->base.base.id,
c23cc417 11841 connector->base.name);
050f7aeb
DV
11842
11843 /* Don't use an invalid EDID bpc value */
11844 if (connector->base.display_info.bpc &&
11845 connector->base.display_info.bpc * 3 < bpp) {
11846 DRM_DEBUG_KMS("clamping display bpp (was %d) to EDID reported max of %d\n",
11847 bpp, connector->base.display_info.bpc*3);
11848 pipe_config->pipe_bpp = connector->base.display_info.bpc*3;
11849 }
11850
11851 /* Clamp bpp to 8 on screens without EDID 1.4 */
11852 if (connector->base.display_info.bpc == 0 && bpp > 24) {
11853 DRM_DEBUG_KMS("clamping display bpp (was %d) to default limit of 24\n",
11854 bpp);
11855 pipe_config->pipe_bpp = 24;
11856 }
11857}
11858
4e53c2e0 11859static int
050f7aeb 11860compute_baseline_pipe_bpp(struct intel_crtc *crtc,
5cec258b 11861 struct intel_crtc_state *pipe_config)
4e53c2e0 11862{
050f7aeb 11863 struct drm_device *dev = crtc->base.dev;
1486017f 11864 struct drm_atomic_state *state;
da3ced29
ACO
11865 struct drm_connector *connector;
11866 struct drm_connector_state *connector_state;
1486017f 11867 int bpp, i;
4e53c2e0 11868
d328c9d7 11869 if ((IS_G4X(dev) || IS_VALLEYVIEW(dev)))
4e53c2e0 11870 bpp = 10*3;
d328c9d7
DV
11871 else if (INTEL_INFO(dev)->gen >= 5)
11872 bpp = 12*3;
11873 else
11874 bpp = 8*3;
11875
4e53c2e0 11876
4e53c2e0
DV
11877 pipe_config->pipe_bpp = bpp;
11878
1486017f
ACO
11879 state = pipe_config->base.state;
11880
4e53c2e0 11881 /* Clamp display bpp to EDID value */
da3ced29
ACO
11882 for_each_connector_in_state(state, connector, connector_state, i) {
11883 if (connector_state->crtc != &crtc->base)
4e53c2e0
DV
11884 continue;
11885
da3ced29
ACO
11886 connected_sink_compute_bpp(to_intel_connector(connector),
11887 pipe_config);
4e53c2e0
DV
11888 }
11889
11890 return bpp;
11891}
11892
644db711
DV
11893static void intel_dump_crtc_timings(const struct drm_display_mode *mode)
11894{
11895 DRM_DEBUG_KMS("crtc timings: %d %d %d %d %d %d %d %d %d, "
11896 "type: 0x%x flags: 0x%x\n",
1342830c 11897 mode->crtc_clock,
644db711
DV
11898 mode->crtc_hdisplay, mode->crtc_hsync_start,
11899 mode->crtc_hsync_end, mode->crtc_htotal,
11900 mode->crtc_vdisplay, mode->crtc_vsync_start,
11901 mode->crtc_vsync_end, mode->crtc_vtotal, mode->type, mode->flags);
11902}
11903
c0b03411 11904static void intel_dump_pipe_config(struct intel_crtc *crtc,
5cec258b 11905 struct intel_crtc_state *pipe_config,
c0b03411
DV
11906 const char *context)
11907{
6a60cd87
CK
11908 struct drm_device *dev = crtc->base.dev;
11909 struct drm_plane *plane;
11910 struct intel_plane *intel_plane;
11911 struct intel_plane_state *state;
11912 struct drm_framebuffer *fb;
11913
11914 DRM_DEBUG_KMS("[CRTC:%d]%s config %p for pipe %c\n", crtc->base.base.id,
11915 context, pipe_config, pipe_name(crtc->pipe));
c0b03411
DV
11916
11917 DRM_DEBUG_KMS("cpu_transcoder: %c\n", transcoder_name(pipe_config->cpu_transcoder));
11918 DRM_DEBUG_KMS("pipe bpp: %i, dithering: %i\n",
11919 pipe_config->pipe_bpp, pipe_config->dither);
11920 DRM_DEBUG_KMS("fdi/pch: %i, lanes: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
11921 pipe_config->has_pch_encoder,
11922 pipe_config->fdi_lanes,
11923 pipe_config->fdi_m_n.gmch_m, pipe_config->fdi_m_n.gmch_n,
11924 pipe_config->fdi_m_n.link_m, pipe_config->fdi_m_n.link_n,
11925 pipe_config->fdi_m_n.tu);
90a6b7b0 11926 DRM_DEBUG_KMS("dp: %i, lanes: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
eb14cb74 11927 pipe_config->has_dp_encoder,
90a6b7b0 11928 pipe_config->lane_count,
eb14cb74
VS
11929 pipe_config->dp_m_n.gmch_m, pipe_config->dp_m_n.gmch_n,
11930 pipe_config->dp_m_n.link_m, pipe_config->dp_m_n.link_n,
11931 pipe_config->dp_m_n.tu);
b95af8be 11932
90a6b7b0 11933 DRM_DEBUG_KMS("dp: %i, lanes: %i, gmch_m2: %u, gmch_n2: %u, link_m2: %u, link_n2: %u, tu2: %u\n",
b95af8be 11934 pipe_config->has_dp_encoder,
90a6b7b0 11935 pipe_config->lane_count,
b95af8be
VK
11936 pipe_config->dp_m2_n2.gmch_m,
11937 pipe_config->dp_m2_n2.gmch_n,
11938 pipe_config->dp_m2_n2.link_m,
11939 pipe_config->dp_m2_n2.link_n,
11940 pipe_config->dp_m2_n2.tu);
11941
55072d19
DV
11942 DRM_DEBUG_KMS("audio: %i, infoframes: %i\n",
11943 pipe_config->has_audio,
11944 pipe_config->has_infoframe);
11945
c0b03411 11946 DRM_DEBUG_KMS("requested mode:\n");
2d112de7 11947 drm_mode_debug_printmodeline(&pipe_config->base.mode);
c0b03411 11948 DRM_DEBUG_KMS("adjusted mode:\n");
2d112de7
ACO
11949 drm_mode_debug_printmodeline(&pipe_config->base.adjusted_mode);
11950 intel_dump_crtc_timings(&pipe_config->base.adjusted_mode);
d71b8d4a 11951 DRM_DEBUG_KMS("port clock: %d\n", pipe_config->port_clock);
37327abd
VS
11952 DRM_DEBUG_KMS("pipe src size: %dx%d\n",
11953 pipe_config->pipe_src_w, pipe_config->pipe_src_h);
0ec463d3
TU
11954 DRM_DEBUG_KMS("num_scalers: %d, scaler_users: 0x%x, scaler_id: %d\n",
11955 crtc->num_scalers,
11956 pipe_config->scaler_state.scaler_users,
11957 pipe_config->scaler_state.scaler_id);
c0b03411
DV
11958 DRM_DEBUG_KMS("gmch pfit: control: 0x%08x, ratios: 0x%08x, lvds border: 0x%08x\n",
11959 pipe_config->gmch_pfit.control,
11960 pipe_config->gmch_pfit.pgm_ratios,
11961 pipe_config->gmch_pfit.lvds_border_bits);
fd4daa9c 11962 DRM_DEBUG_KMS("pch pfit: pos: 0x%08x, size: 0x%08x, %s\n",
c0b03411 11963 pipe_config->pch_pfit.pos,
fd4daa9c
CW
11964 pipe_config->pch_pfit.size,
11965 pipe_config->pch_pfit.enabled ? "enabled" : "disabled");
42db64ef 11966 DRM_DEBUG_KMS("ips: %i\n", pipe_config->ips_enabled);
cf532bb2 11967 DRM_DEBUG_KMS("double wide: %i\n", pipe_config->double_wide);
6a60cd87 11968
415ff0f6 11969 if (IS_BROXTON(dev)) {
05712c15 11970 DRM_DEBUG_KMS("ddi_pll_sel: %u; dpll_hw_state: ebb0: 0x%x, ebb4: 0x%x,"
415ff0f6 11971 "pll0: 0x%x, pll1: 0x%x, pll2: 0x%x, pll3: 0x%x, "
c8453338 11972 "pll6: 0x%x, pll8: 0x%x, pll9: 0x%x, pll10: 0x%x, pcsdw12: 0x%x\n",
415ff0f6
TU
11973 pipe_config->ddi_pll_sel,
11974 pipe_config->dpll_hw_state.ebb0,
05712c15 11975 pipe_config->dpll_hw_state.ebb4,
415ff0f6
TU
11976 pipe_config->dpll_hw_state.pll0,
11977 pipe_config->dpll_hw_state.pll1,
11978 pipe_config->dpll_hw_state.pll2,
11979 pipe_config->dpll_hw_state.pll3,
11980 pipe_config->dpll_hw_state.pll6,
11981 pipe_config->dpll_hw_state.pll8,
05712c15 11982 pipe_config->dpll_hw_state.pll9,
c8453338 11983 pipe_config->dpll_hw_state.pll10,
415ff0f6
TU
11984 pipe_config->dpll_hw_state.pcsdw12);
11985 } else if (IS_SKYLAKE(dev)) {
11986 DRM_DEBUG_KMS("ddi_pll_sel: %u; dpll_hw_state: "
11987 "ctrl1: 0x%x, cfgcr1: 0x%x, cfgcr2: 0x%x\n",
11988 pipe_config->ddi_pll_sel,
11989 pipe_config->dpll_hw_state.ctrl1,
11990 pipe_config->dpll_hw_state.cfgcr1,
11991 pipe_config->dpll_hw_state.cfgcr2);
11992 } else if (HAS_DDI(dev)) {
11993 DRM_DEBUG_KMS("ddi_pll_sel: %u; dpll_hw_state: wrpll: 0x%x\n",
11994 pipe_config->ddi_pll_sel,
11995 pipe_config->dpll_hw_state.wrpll);
11996 } else {
11997 DRM_DEBUG_KMS("dpll_hw_state: dpll: 0x%x, dpll_md: 0x%x, "
11998 "fp0: 0x%x, fp1: 0x%x\n",
11999 pipe_config->dpll_hw_state.dpll,
12000 pipe_config->dpll_hw_state.dpll_md,
12001 pipe_config->dpll_hw_state.fp0,
12002 pipe_config->dpll_hw_state.fp1);
12003 }
12004
6a60cd87
CK
12005 DRM_DEBUG_KMS("planes on this crtc\n");
12006 list_for_each_entry(plane, &dev->mode_config.plane_list, head) {
12007 intel_plane = to_intel_plane(plane);
12008 if (intel_plane->pipe != crtc->pipe)
12009 continue;
12010
12011 state = to_intel_plane_state(plane->state);
12012 fb = state->base.fb;
12013 if (!fb) {
12014 DRM_DEBUG_KMS("%s PLANE:%d plane: %u.%u idx: %d "
12015 "disabled, scaler_id = %d\n",
12016 plane->type == DRM_PLANE_TYPE_CURSOR ? "CURSOR" : "STANDARD",
12017 plane->base.id, intel_plane->pipe,
12018 (crtc->base.primary == plane) ? 0 : intel_plane->plane + 1,
12019 drm_plane_index(plane), state->scaler_id);
12020 continue;
12021 }
12022
12023 DRM_DEBUG_KMS("%s PLANE:%d plane: %u.%u idx: %d enabled",
12024 plane->type == DRM_PLANE_TYPE_CURSOR ? "CURSOR" : "STANDARD",
12025 plane->base.id, intel_plane->pipe,
12026 crtc->base.primary == plane ? 0 : intel_plane->plane + 1,
12027 drm_plane_index(plane));
12028 DRM_DEBUG_KMS("\tFB:%d, fb = %ux%u format = 0x%x",
12029 fb->base.id, fb->width, fb->height, fb->pixel_format);
12030 DRM_DEBUG_KMS("\tscaler:%d src (%u, %u) %ux%u dst (%u, %u) %ux%u\n",
12031 state->scaler_id,
12032 state->src.x1 >> 16, state->src.y1 >> 16,
12033 drm_rect_width(&state->src) >> 16,
12034 drm_rect_height(&state->src) >> 16,
12035 state->dst.x1, state->dst.y1,
12036 drm_rect_width(&state->dst), drm_rect_height(&state->dst));
12037 }
c0b03411
DV
12038}
12039
5448a00d 12040static bool check_digital_port_conflicts(struct drm_atomic_state *state)
00f0b378 12041{
5448a00d
ACO
12042 struct drm_device *dev = state->dev;
12043 struct intel_encoder *encoder;
da3ced29 12044 struct drm_connector *connector;
5448a00d 12045 struct drm_connector_state *connector_state;
00f0b378 12046 unsigned int used_ports = 0;
5448a00d 12047 int i;
00f0b378
VS
12048
12049 /*
12050 * Walk the connector list instead of the encoder
12051 * list to detect the problem on ddi platforms
12052 * where there's just one encoder per digital port.
12053 */
da3ced29 12054 for_each_connector_in_state(state, connector, connector_state, i) {
5448a00d 12055 if (!connector_state->best_encoder)
00f0b378
VS
12056 continue;
12057
5448a00d
ACO
12058 encoder = to_intel_encoder(connector_state->best_encoder);
12059
12060 WARN_ON(!connector_state->crtc);
00f0b378
VS
12061
12062 switch (encoder->type) {
12063 unsigned int port_mask;
12064 case INTEL_OUTPUT_UNKNOWN:
12065 if (WARN_ON(!HAS_DDI(dev)))
12066 break;
12067 case INTEL_OUTPUT_DISPLAYPORT:
12068 case INTEL_OUTPUT_HDMI:
12069 case INTEL_OUTPUT_EDP:
12070 port_mask = 1 << enc_to_dig_port(&encoder->base)->port;
12071
12072 /* the same port mustn't appear more than once */
12073 if (used_ports & port_mask)
12074 return false;
12075
12076 used_ports |= port_mask;
12077 default:
12078 break;
12079 }
12080 }
12081
12082 return true;
12083}
12084
83a57153
ACO
12085static void
12086clear_intel_crtc_state(struct intel_crtc_state *crtc_state)
12087{
12088 struct drm_crtc_state tmp_state;
663a3640 12089 struct intel_crtc_scaler_state scaler_state;
4978cc93
ACO
12090 struct intel_dpll_hw_state dpll_hw_state;
12091 enum intel_dpll_id shared_dpll;
8504c74c 12092 uint32_t ddi_pll_sel;
c4e2d043 12093 bool force_thru;
83a57153 12094
7546a384
ACO
12095 /* FIXME: before the switch to atomic started, a new pipe_config was
12096 * kzalloc'd. Code that depends on any field being zero should be
12097 * fixed, so that the crtc_state can be safely duplicated. For now,
12098 * only fields that are know to not cause problems are preserved. */
12099
83a57153 12100 tmp_state = crtc_state->base;
663a3640 12101 scaler_state = crtc_state->scaler_state;
4978cc93
ACO
12102 shared_dpll = crtc_state->shared_dpll;
12103 dpll_hw_state = crtc_state->dpll_hw_state;
8504c74c 12104 ddi_pll_sel = crtc_state->ddi_pll_sel;
c4e2d043 12105 force_thru = crtc_state->pch_pfit.force_thru;
4978cc93 12106
83a57153 12107 memset(crtc_state, 0, sizeof *crtc_state);
4978cc93 12108
83a57153 12109 crtc_state->base = tmp_state;
663a3640 12110 crtc_state->scaler_state = scaler_state;
4978cc93
ACO
12111 crtc_state->shared_dpll = shared_dpll;
12112 crtc_state->dpll_hw_state = dpll_hw_state;
8504c74c 12113 crtc_state->ddi_pll_sel = ddi_pll_sel;
c4e2d043 12114 crtc_state->pch_pfit.force_thru = force_thru;
83a57153
ACO
12115}
12116
548ee15b 12117static int
b8cecdf5 12118intel_modeset_pipe_config(struct drm_crtc *crtc,
b359283a 12119 struct intel_crtc_state *pipe_config)
ee7b9f93 12120{
b359283a 12121 struct drm_atomic_state *state = pipe_config->base.state;
7758a113 12122 struct intel_encoder *encoder;
da3ced29 12123 struct drm_connector *connector;
0b901879 12124 struct drm_connector_state *connector_state;
d328c9d7 12125 int base_bpp, ret = -EINVAL;
0b901879 12126 int i;
e29c22c0 12127 bool retry = true;
ee7b9f93 12128
83a57153 12129 clear_intel_crtc_state(pipe_config);
7758a113 12130
e143a21c
DV
12131 pipe_config->cpu_transcoder =
12132 (enum transcoder) to_intel_crtc(crtc)->pipe;
b8cecdf5 12133
2960bc9c
ID
12134 /*
12135 * Sanitize sync polarity flags based on requested ones. If neither
12136 * positive or negative polarity is requested, treat this as meaning
12137 * negative polarity.
12138 */
2d112de7 12139 if (!(pipe_config->base.adjusted_mode.flags &
2960bc9c 12140 (DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NHSYNC)))
2d112de7 12141 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_NHSYNC;
2960bc9c 12142
2d112de7 12143 if (!(pipe_config->base.adjusted_mode.flags &
2960bc9c 12144 (DRM_MODE_FLAG_PVSYNC | DRM_MODE_FLAG_NVSYNC)))
2d112de7 12145 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_NVSYNC;
2960bc9c 12146
d328c9d7
DV
12147 base_bpp = compute_baseline_pipe_bpp(to_intel_crtc(crtc),
12148 pipe_config);
12149 if (base_bpp < 0)
4e53c2e0
DV
12150 goto fail;
12151
e41a56be
VS
12152 /*
12153 * Determine the real pipe dimensions. Note that stereo modes can
12154 * increase the actual pipe size due to the frame doubling and
12155 * insertion of additional space for blanks between the frame. This
12156 * is stored in the crtc timings. We use the requested mode to do this
12157 * computation to clearly distinguish it from the adjusted mode, which
12158 * can be changed by the connectors in the below retry loop.
12159 */
2d112de7 12160 drm_crtc_get_hv_timing(&pipe_config->base.mode,
ecb7e16b
GP
12161 &pipe_config->pipe_src_w,
12162 &pipe_config->pipe_src_h);
e41a56be 12163
e29c22c0 12164encoder_retry:
ef1b460d 12165 /* Ensure the port clock defaults are reset when retrying. */
ff9a6750 12166 pipe_config->port_clock = 0;
ef1b460d 12167 pipe_config->pixel_multiplier = 1;
ff9a6750 12168
135c81b8 12169 /* Fill in default crtc timings, allow encoders to overwrite them. */
2d112de7
ACO
12170 drm_mode_set_crtcinfo(&pipe_config->base.adjusted_mode,
12171 CRTC_STEREO_DOUBLE);
135c81b8 12172
7758a113
DV
12173 /* Pass our mode to the connectors and the CRTC to give them a chance to
12174 * adjust it according to limitations or connector properties, and also
12175 * a chance to reject the mode entirely.
47f1c6c9 12176 */
da3ced29 12177 for_each_connector_in_state(state, connector, connector_state, i) {
0b901879 12178 if (connector_state->crtc != crtc)
7758a113 12179 continue;
7ae89233 12180
0b901879
ACO
12181 encoder = to_intel_encoder(connector_state->best_encoder);
12182
efea6e8e
DV
12183 if (!(encoder->compute_config(encoder, pipe_config))) {
12184 DRM_DEBUG_KMS("Encoder config failure\n");
7758a113
DV
12185 goto fail;
12186 }
ee7b9f93 12187 }
47f1c6c9 12188
ff9a6750
DV
12189 /* Set default port clock if not overwritten by the encoder. Needs to be
12190 * done afterwards in case the encoder adjusts the mode. */
12191 if (!pipe_config->port_clock)
2d112de7 12192 pipe_config->port_clock = pipe_config->base.adjusted_mode.crtc_clock
241bfc38 12193 * pipe_config->pixel_multiplier;
ff9a6750 12194
a43f6e0f 12195 ret = intel_crtc_compute_config(to_intel_crtc(crtc), pipe_config);
e29c22c0 12196 if (ret < 0) {
7758a113
DV
12197 DRM_DEBUG_KMS("CRTC fixup failed\n");
12198 goto fail;
ee7b9f93 12199 }
e29c22c0
DV
12200
12201 if (ret == RETRY) {
12202 if (WARN(!retry, "loop in pipe configuration computation\n")) {
12203 ret = -EINVAL;
12204 goto fail;
12205 }
12206
12207 DRM_DEBUG_KMS("CRTC bw constrained, retrying\n");
12208 retry = false;
12209 goto encoder_retry;
12210 }
12211
e8fa4270
DV
12212 /* Dithering seems to not pass-through bits correctly when it should, so
12213 * only enable it on 6bpc panels. */
12214 pipe_config->dither = pipe_config->pipe_bpp == 6*3;
62f0ace5 12215 DRM_DEBUG_KMS("hw max bpp: %i, pipe bpp: %i, dithering: %i\n",
d328c9d7 12216 base_bpp, pipe_config->pipe_bpp, pipe_config->dither);
4e53c2e0 12217
7758a113 12218fail:
548ee15b 12219 return ret;
ee7b9f93 12220}
47f1c6c9 12221
ea9d758d 12222static void
4740b0f2 12223intel_modeset_update_crtc_state(struct drm_atomic_state *state)
ea9d758d 12224{
0a9ab303
ACO
12225 struct drm_crtc *crtc;
12226 struct drm_crtc_state *crtc_state;
8a75d157 12227 int i;
ea9d758d 12228
7668851f 12229 /* Double check state. */
8a75d157 12230 for_each_crtc_in_state(state, crtc, crtc_state, i) {
3cb480bc 12231 to_intel_crtc(crtc)->config = to_intel_crtc_state(crtc->state);
fc467a22
ML
12232
12233 /* Update hwmode for vblank functions */
12234 if (crtc->state->active)
12235 crtc->hwmode = crtc->state->adjusted_mode;
12236 else
12237 crtc->hwmode.crtc_clock = 0;
ea9d758d 12238 }
ea9d758d
DV
12239}
12240
3bd26263 12241static bool intel_fuzzy_clock_check(int clock1, int clock2)
f1f644dc 12242{
3bd26263 12243 int diff;
f1f644dc
JB
12244
12245 if (clock1 == clock2)
12246 return true;
12247
12248 if (!clock1 || !clock2)
12249 return false;
12250
12251 diff = abs(clock1 - clock2);
12252
12253 if (((((diff + clock1 + clock2) * 100)) / (clock1 + clock2)) < 105)
12254 return true;
12255
12256 return false;
12257}
12258
25c5b266
DV
12259#define for_each_intel_crtc_masked(dev, mask, intel_crtc) \
12260 list_for_each_entry((intel_crtc), \
12261 &(dev)->mode_config.crtc_list, \
12262 base.head) \
0973f18f 12263 if (mask & (1 <<(intel_crtc)->pipe))
25c5b266 12264
cfb23ed6
ML
12265static bool
12266intel_compare_m_n(unsigned int m, unsigned int n,
12267 unsigned int m2, unsigned int n2,
12268 bool exact)
12269{
12270 if (m == m2 && n == n2)
12271 return true;
12272
12273 if (exact || !m || !n || !m2 || !n2)
12274 return false;
12275
12276 BUILD_BUG_ON(DATA_LINK_M_N_MASK > INT_MAX);
12277
12278 if (m > m2) {
12279 while (m > m2) {
12280 m2 <<= 1;
12281 n2 <<= 1;
12282 }
12283 } else if (m < m2) {
12284 while (m < m2) {
12285 m <<= 1;
12286 n <<= 1;
12287 }
12288 }
12289
12290 return m == m2 && n == n2;
12291}
12292
12293static bool
12294intel_compare_link_m_n(const struct intel_link_m_n *m_n,
12295 struct intel_link_m_n *m2_n2,
12296 bool adjust)
12297{
12298 if (m_n->tu == m2_n2->tu &&
12299 intel_compare_m_n(m_n->gmch_m, m_n->gmch_n,
12300 m2_n2->gmch_m, m2_n2->gmch_n, !adjust) &&
12301 intel_compare_m_n(m_n->link_m, m_n->link_n,
12302 m2_n2->link_m, m2_n2->link_n, !adjust)) {
12303 if (adjust)
12304 *m2_n2 = *m_n;
12305
12306 return true;
12307 }
12308
12309 return false;
12310}
12311
0e8ffe1b 12312static bool
2fa2fe9a 12313intel_pipe_config_compare(struct drm_device *dev,
5cec258b 12314 struct intel_crtc_state *current_config,
cfb23ed6
ML
12315 struct intel_crtc_state *pipe_config,
12316 bool adjust)
0e8ffe1b 12317{
cfb23ed6
ML
12318 bool ret = true;
12319
12320#define INTEL_ERR_OR_DBG_KMS(fmt, ...) \
12321 do { \
12322 if (!adjust) \
12323 DRM_ERROR(fmt, ##__VA_ARGS__); \
12324 else \
12325 DRM_DEBUG_KMS(fmt, ##__VA_ARGS__); \
12326 } while (0)
12327
66e985c0
DV
12328#define PIPE_CONF_CHECK_X(name) \
12329 if (current_config->name != pipe_config->name) { \
cfb23ed6 12330 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
66e985c0
DV
12331 "(expected 0x%08x, found 0x%08x)\n", \
12332 current_config->name, \
12333 pipe_config->name); \
cfb23ed6 12334 ret = false; \
66e985c0
DV
12335 }
12336
08a24034
DV
12337#define PIPE_CONF_CHECK_I(name) \
12338 if (current_config->name != pipe_config->name) { \
cfb23ed6 12339 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
08a24034
DV
12340 "(expected %i, found %i)\n", \
12341 current_config->name, \
12342 pipe_config->name); \
cfb23ed6
ML
12343 ret = false; \
12344 }
12345
12346#define PIPE_CONF_CHECK_M_N(name) \
12347 if (!intel_compare_link_m_n(&current_config->name, \
12348 &pipe_config->name,\
12349 adjust)) { \
12350 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
12351 "(expected tu %i gmch %i/%i link %i/%i, " \
12352 "found tu %i, gmch %i/%i link %i/%i)\n", \
12353 current_config->name.tu, \
12354 current_config->name.gmch_m, \
12355 current_config->name.gmch_n, \
12356 current_config->name.link_m, \
12357 current_config->name.link_n, \
12358 pipe_config->name.tu, \
12359 pipe_config->name.gmch_m, \
12360 pipe_config->name.gmch_n, \
12361 pipe_config->name.link_m, \
12362 pipe_config->name.link_n); \
12363 ret = false; \
12364 }
12365
12366#define PIPE_CONF_CHECK_M_N_ALT(name, alt_name) \
12367 if (!intel_compare_link_m_n(&current_config->name, \
12368 &pipe_config->name, adjust) && \
12369 !intel_compare_link_m_n(&current_config->alt_name, \
12370 &pipe_config->name, adjust)) { \
12371 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
12372 "(expected tu %i gmch %i/%i link %i/%i, " \
12373 "or tu %i gmch %i/%i link %i/%i, " \
12374 "found tu %i, gmch %i/%i link %i/%i)\n", \
12375 current_config->name.tu, \
12376 current_config->name.gmch_m, \
12377 current_config->name.gmch_n, \
12378 current_config->name.link_m, \
12379 current_config->name.link_n, \
12380 current_config->alt_name.tu, \
12381 current_config->alt_name.gmch_m, \
12382 current_config->alt_name.gmch_n, \
12383 current_config->alt_name.link_m, \
12384 current_config->alt_name.link_n, \
12385 pipe_config->name.tu, \
12386 pipe_config->name.gmch_m, \
12387 pipe_config->name.gmch_n, \
12388 pipe_config->name.link_m, \
12389 pipe_config->name.link_n); \
12390 ret = false; \
88adfff1
DV
12391 }
12392
b95af8be
VK
12393/* This is required for BDW+ where there is only one set of registers for
12394 * switching between high and low RR.
12395 * This macro can be used whenever a comparison has to be made between one
12396 * hw state and multiple sw state variables.
12397 */
12398#define PIPE_CONF_CHECK_I_ALT(name, alt_name) \
12399 if ((current_config->name != pipe_config->name) && \
12400 (current_config->alt_name != pipe_config->name)) { \
cfb23ed6 12401 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
b95af8be
VK
12402 "(expected %i or %i, found %i)\n", \
12403 current_config->name, \
12404 current_config->alt_name, \
12405 pipe_config->name); \
cfb23ed6 12406 ret = false; \
b95af8be
VK
12407 }
12408
1bd1bd80
DV
12409#define PIPE_CONF_CHECK_FLAGS(name, mask) \
12410 if ((current_config->name ^ pipe_config->name) & (mask)) { \
cfb23ed6 12411 INTEL_ERR_OR_DBG_KMS("mismatch in " #name "(" #mask ") " \
1bd1bd80
DV
12412 "(expected %i, found %i)\n", \
12413 current_config->name & (mask), \
12414 pipe_config->name & (mask)); \
cfb23ed6 12415 ret = false; \
1bd1bd80
DV
12416 }
12417
5e550656
VS
12418#define PIPE_CONF_CHECK_CLOCK_FUZZY(name) \
12419 if (!intel_fuzzy_clock_check(current_config->name, pipe_config->name)) { \
cfb23ed6 12420 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
5e550656
VS
12421 "(expected %i, found %i)\n", \
12422 current_config->name, \
12423 pipe_config->name); \
cfb23ed6 12424 ret = false; \
5e550656
VS
12425 }
12426
bb760063
DV
12427#define PIPE_CONF_QUIRK(quirk) \
12428 ((current_config->quirks | pipe_config->quirks) & (quirk))
12429
eccb140b
DV
12430 PIPE_CONF_CHECK_I(cpu_transcoder);
12431
08a24034
DV
12432 PIPE_CONF_CHECK_I(has_pch_encoder);
12433 PIPE_CONF_CHECK_I(fdi_lanes);
cfb23ed6 12434 PIPE_CONF_CHECK_M_N(fdi_m_n);
08a24034 12435
eb14cb74 12436 PIPE_CONF_CHECK_I(has_dp_encoder);
90a6b7b0 12437 PIPE_CONF_CHECK_I(lane_count);
b95af8be
VK
12438
12439 if (INTEL_INFO(dev)->gen < 8) {
cfb23ed6
ML
12440 PIPE_CONF_CHECK_M_N(dp_m_n);
12441
12442 PIPE_CONF_CHECK_I(has_drrs);
12443 if (current_config->has_drrs)
12444 PIPE_CONF_CHECK_M_N(dp_m2_n2);
12445 } else
12446 PIPE_CONF_CHECK_M_N_ALT(dp_m_n, dp_m2_n2);
eb14cb74 12447
2d112de7
ACO
12448 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hdisplay);
12449 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_htotal);
12450 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hblank_start);
12451 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hblank_end);
12452 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hsync_start);
12453 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hsync_end);
1bd1bd80 12454
2d112de7
ACO
12455 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vdisplay);
12456 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vtotal);
12457 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vblank_start);
12458 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vblank_end);
12459 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vsync_start);
12460 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vsync_end);
1bd1bd80 12461
c93f54cf 12462 PIPE_CONF_CHECK_I(pixel_multiplier);
6897b4b5 12463 PIPE_CONF_CHECK_I(has_hdmi_sink);
b5a9fa09
DV
12464 if ((INTEL_INFO(dev)->gen < 8 && !IS_HASWELL(dev)) ||
12465 IS_VALLEYVIEW(dev))
12466 PIPE_CONF_CHECK_I(limited_color_range);
e43823ec 12467 PIPE_CONF_CHECK_I(has_infoframe);
6c49f241 12468
9ed109a7
DV
12469 PIPE_CONF_CHECK_I(has_audio);
12470
2d112de7 12471 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
1bd1bd80
DV
12472 DRM_MODE_FLAG_INTERLACE);
12473
bb760063 12474 if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS)) {
2d112de7 12475 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
bb760063 12476 DRM_MODE_FLAG_PHSYNC);
2d112de7 12477 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
bb760063 12478 DRM_MODE_FLAG_NHSYNC);
2d112de7 12479 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
bb760063 12480 DRM_MODE_FLAG_PVSYNC);
2d112de7 12481 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
bb760063
DV
12482 DRM_MODE_FLAG_NVSYNC);
12483 }
045ac3b5 12484
333b8ca8 12485 PIPE_CONF_CHECK_X(gmch_pfit.control);
e2ff2d4a
DV
12486 /* pfit ratios are autocomputed by the hw on gen4+ */
12487 if (INTEL_INFO(dev)->gen < 4)
12488 PIPE_CONF_CHECK_I(gmch_pfit.pgm_ratios);
333b8ca8 12489 PIPE_CONF_CHECK_X(gmch_pfit.lvds_border_bits);
9953599b 12490
bfd16b2a
ML
12491 if (!adjust) {
12492 PIPE_CONF_CHECK_I(pipe_src_w);
12493 PIPE_CONF_CHECK_I(pipe_src_h);
12494
12495 PIPE_CONF_CHECK_I(pch_pfit.enabled);
12496 if (current_config->pch_pfit.enabled) {
12497 PIPE_CONF_CHECK_X(pch_pfit.pos);
12498 PIPE_CONF_CHECK_X(pch_pfit.size);
12499 }
2fa2fe9a 12500
7aefe2b5
ML
12501 PIPE_CONF_CHECK_I(scaler_state.scaler_id);
12502 }
a1b2278e 12503
e59150dc
JB
12504 /* BDW+ don't expose a synchronous way to read the state */
12505 if (IS_HASWELL(dev))
12506 PIPE_CONF_CHECK_I(ips_enabled);
42db64ef 12507
282740f7
VS
12508 PIPE_CONF_CHECK_I(double_wide);
12509
26804afd
DV
12510 PIPE_CONF_CHECK_X(ddi_pll_sel);
12511
c0d43d62 12512 PIPE_CONF_CHECK_I(shared_dpll);
66e985c0 12513 PIPE_CONF_CHECK_X(dpll_hw_state.dpll);
8bcc2795 12514 PIPE_CONF_CHECK_X(dpll_hw_state.dpll_md);
66e985c0
DV
12515 PIPE_CONF_CHECK_X(dpll_hw_state.fp0);
12516 PIPE_CONF_CHECK_X(dpll_hw_state.fp1);
d452c5b6 12517 PIPE_CONF_CHECK_X(dpll_hw_state.wrpll);
3f4cd19f
DL
12518 PIPE_CONF_CHECK_X(dpll_hw_state.ctrl1);
12519 PIPE_CONF_CHECK_X(dpll_hw_state.cfgcr1);
12520 PIPE_CONF_CHECK_X(dpll_hw_state.cfgcr2);
c0d43d62 12521
42571aef
VS
12522 if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5)
12523 PIPE_CONF_CHECK_I(pipe_bpp);
12524
2d112de7 12525 PIPE_CONF_CHECK_CLOCK_FUZZY(base.adjusted_mode.crtc_clock);
a9a7e98a 12526 PIPE_CONF_CHECK_CLOCK_FUZZY(port_clock);
5e550656 12527
66e985c0 12528#undef PIPE_CONF_CHECK_X
08a24034 12529#undef PIPE_CONF_CHECK_I
b95af8be 12530#undef PIPE_CONF_CHECK_I_ALT
1bd1bd80 12531#undef PIPE_CONF_CHECK_FLAGS
5e550656 12532#undef PIPE_CONF_CHECK_CLOCK_FUZZY
bb760063 12533#undef PIPE_CONF_QUIRK
cfb23ed6 12534#undef INTEL_ERR_OR_DBG_KMS
88adfff1 12535
cfb23ed6 12536 return ret;
0e8ffe1b
DV
12537}
12538
08db6652
DL
12539static void check_wm_state(struct drm_device *dev)
12540{
12541 struct drm_i915_private *dev_priv = dev->dev_private;
12542 struct skl_ddb_allocation hw_ddb, *sw_ddb;
12543 struct intel_crtc *intel_crtc;
12544 int plane;
12545
12546 if (INTEL_INFO(dev)->gen < 9)
12547 return;
12548
12549 skl_ddb_get_hw_state(dev_priv, &hw_ddb);
12550 sw_ddb = &dev_priv->wm.skl_hw.ddb;
12551
12552 for_each_intel_crtc(dev, intel_crtc) {
12553 struct skl_ddb_entry *hw_entry, *sw_entry;
12554 const enum pipe pipe = intel_crtc->pipe;
12555
12556 if (!intel_crtc->active)
12557 continue;
12558
12559 /* planes */
dd740780 12560 for_each_plane(dev_priv, pipe, plane) {
08db6652
DL
12561 hw_entry = &hw_ddb.plane[pipe][plane];
12562 sw_entry = &sw_ddb->plane[pipe][plane];
12563
12564 if (skl_ddb_entry_equal(hw_entry, sw_entry))
12565 continue;
12566
12567 DRM_ERROR("mismatch in DDB state pipe %c plane %d "
12568 "(expected (%u,%u), found (%u,%u))\n",
12569 pipe_name(pipe), plane + 1,
12570 sw_entry->start, sw_entry->end,
12571 hw_entry->start, hw_entry->end);
12572 }
12573
12574 /* cursor */
4969d33e
MR
12575 hw_entry = &hw_ddb.plane[pipe][PLANE_CURSOR];
12576 sw_entry = &sw_ddb->plane[pipe][PLANE_CURSOR];
08db6652
DL
12577
12578 if (skl_ddb_entry_equal(hw_entry, sw_entry))
12579 continue;
12580
12581 DRM_ERROR("mismatch in DDB state pipe %c cursor "
12582 "(expected (%u,%u), found (%u,%u))\n",
12583 pipe_name(pipe),
12584 sw_entry->start, sw_entry->end,
12585 hw_entry->start, hw_entry->end);
12586 }
12587}
12588
91d1b4bd 12589static void
35dd3c64
ML
12590check_connector_state(struct drm_device *dev,
12591 struct drm_atomic_state *old_state)
8af6cf88 12592{
35dd3c64
ML
12593 struct drm_connector_state *old_conn_state;
12594 struct drm_connector *connector;
12595 int i;
8af6cf88 12596
35dd3c64
ML
12597 for_each_connector_in_state(old_state, connector, old_conn_state, i) {
12598 struct drm_encoder *encoder = connector->encoder;
12599 struct drm_connector_state *state = connector->state;
ad3c558f 12600
8af6cf88
DV
12601 /* This also checks the encoder/connector hw state with the
12602 * ->get_hw_state callbacks. */
35dd3c64 12603 intel_connector_check_state(to_intel_connector(connector));
8af6cf88 12604
ad3c558f 12605 I915_STATE_WARN(state->best_encoder != encoder,
35dd3c64 12606 "connector's atomic encoder doesn't match legacy encoder\n");
8af6cf88 12607 }
91d1b4bd
DV
12608}
12609
12610static void
12611check_encoder_state(struct drm_device *dev)
12612{
12613 struct intel_encoder *encoder;
12614 struct intel_connector *connector;
8af6cf88 12615
b2784e15 12616 for_each_intel_encoder(dev, encoder) {
8af6cf88 12617 bool enabled = false;
4d20cd86 12618 enum pipe pipe;
8af6cf88
DV
12619
12620 DRM_DEBUG_KMS("[ENCODER:%d:%s]\n",
12621 encoder->base.base.id,
8e329a03 12622 encoder->base.name);
8af6cf88 12623
3a3371ff 12624 for_each_intel_connector(dev, connector) {
4d20cd86 12625 if (connector->base.state->best_encoder != &encoder->base)
8af6cf88
DV
12626 continue;
12627 enabled = true;
ad3c558f
ML
12628
12629 I915_STATE_WARN(connector->base.state->crtc !=
12630 encoder->base.crtc,
12631 "connector's crtc doesn't match encoder crtc\n");
8af6cf88 12632 }
0e32b39c 12633
e2c719b7 12634 I915_STATE_WARN(!!encoder->base.crtc != enabled,
8af6cf88
DV
12635 "encoder's enabled state mismatch "
12636 "(expected %i, found %i)\n",
12637 !!encoder->base.crtc, enabled);
7c60d198
ML
12638
12639 if (!encoder->base.crtc) {
4d20cd86 12640 bool active;
7c60d198 12641
4d20cd86
ML
12642 active = encoder->get_hw_state(encoder, &pipe);
12643 I915_STATE_WARN(active,
12644 "encoder detached but still enabled on pipe %c.\n",
12645 pipe_name(pipe));
7c60d198 12646 }
8af6cf88 12647 }
91d1b4bd
DV
12648}
12649
12650static void
4d20cd86 12651check_crtc_state(struct drm_device *dev, struct drm_atomic_state *old_state)
91d1b4bd 12652{
fbee40df 12653 struct drm_i915_private *dev_priv = dev->dev_private;
91d1b4bd 12654 struct intel_encoder *encoder;
4d20cd86
ML
12655 struct drm_crtc_state *old_crtc_state;
12656 struct drm_crtc *crtc;
12657 int i;
8af6cf88 12658
4d20cd86
ML
12659 for_each_crtc_in_state(old_state, crtc, old_crtc_state, i) {
12660 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
12661 struct intel_crtc_state *pipe_config, *sw_config;
7b89b8de 12662 bool active;
8af6cf88 12663
bfd16b2a
ML
12664 if (!needs_modeset(crtc->state) &&
12665 !to_intel_crtc_state(crtc->state)->update_pipe)
4d20cd86 12666 continue;
045ac3b5 12667
4d20cd86
ML
12668 __drm_atomic_helper_crtc_destroy_state(crtc, old_crtc_state);
12669 pipe_config = to_intel_crtc_state(old_crtc_state);
12670 memset(pipe_config, 0, sizeof(*pipe_config));
12671 pipe_config->base.crtc = crtc;
12672 pipe_config->base.state = old_state;
8af6cf88 12673
4d20cd86
ML
12674 DRM_DEBUG_KMS("[CRTC:%d]\n",
12675 crtc->base.id);
8af6cf88 12676
4d20cd86
ML
12677 active = dev_priv->display.get_pipe_config(intel_crtc,
12678 pipe_config);
d62cf62a 12679
b6b5d049 12680 /* hw state is inconsistent with the pipe quirk */
4d20cd86
ML
12681 if ((intel_crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
12682 (intel_crtc->pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
12683 active = crtc->state->active;
6c49f241 12684
4d20cd86 12685 I915_STATE_WARN(crtc->state->active != active,
0e8ffe1b 12686 "crtc active state doesn't match with hw state "
4d20cd86 12687 "(expected %i, found %i)\n", crtc->state->active, active);
0e8ffe1b 12688
4d20cd86 12689 I915_STATE_WARN(intel_crtc->active != crtc->state->active,
53d9f4e9 12690 "transitional active state does not match atomic hw state "
4d20cd86
ML
12691 "(expected %i, found %i)\n", crtc->state->active, intel_crtc->active);
12692
12693 for_each_encoder_on_crtc(dev, crtc, encoder) {
12694 enum pipe pipe;
12695
12696 active = encoder->get_hw_state(encoder, &pipe);
12697 I915_STATE_WARN(active != crtc->state->active,
12698 "[ENCODER:%i] active %i with crtc active %i\n",
12699 encoder->base.base.id, active, crtc->state->active);
12700
12701 I915_STATE_WARN(active && intel_crtc->pipe != pipe,
12702 "Encoder connected to wrong pipe %c\n",
12703 pipe_name(pipe));
12704
12705 if (active)
12706 encoder->get_config(encoder, pipe_config);
12707 }
53d9f4e9 12708
4d20cd86 12709 if (!crtc->state->active)
cfb23ed6
ML
12710 continue;
12711
4d20cd86
ML
12712 sw_config = to_intel_crtc_state(crtc->state);
12713 if (!intel_pipe_config_compare(dev, sw_config,
12714 pipe_config, false)) {
e2c719b7 12715 I915_STATE_WARN(1, "pipe state doesn't match!\n");
4d20cd86 12716 intel_dump_pipe_config(intel_crtc, pipe_config,
c0b03411 12717 "[hw state]");
4d20cd86 12718 intel_dump_pipe_config(intel_crtc, sw_config,
c0b03411
DV
12719 "[sw state]");
12720 }
8af6cf88
DV
12721 }
12722}
12723
91d1b4bd
DV
12724static void
12725check_shared_dpll_state(struct drm_device *dev)
12726{
fbee40df 12727 struct drm_i915_private *dev_priv = dev->dev_private;
91d1b4bd
DV
12728 struct intel_crtc *crtc;
12729 struct intel_dpll_hw_state dpll_hw_state;
12730 int i;
5358901f
DV
12731
12732 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
12733 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
12734 int enabled_crtcs = 0, active_crtcs = 0;
12735 bool active;
12736
12737 memset(&dpll_hw_state, 0, sizeof(dpll_hw_state));
12738
12739 DRM_DEBUG_KMS("%s\n", pll->name);
12740
12741 active = pll->get_hw_state(dev_priv, pll, &dpll_hw_state);
12742
e2c719b7 12743 I915_STATE_WARN(pll->active > hweight32(pll->config.crtc_mask),
5358901f 12744 "more active pll users than references: %i vs %i\n",
3e369b76 12745 pll->active, hweight32(pll->config.crtc_mask));
e2c719b7 12746 I915_STATE_WARN(pll->active && !pll->on,
5358901f 12747 "pll in active use but not on in sw tracking\n");
e2c719b7 12748 I915_STATE_WARN(pll->on && !pll->active,
35c95375 12749 "pll in on but not on in use in sw tracking\n");
e2c719b7 12750 I915_STATE_WARN(pll->on != active,
5358901f
DV
12751 "pll on state mismatch (expected %i, found %i)\n",
12752 pll->on, active);
12753
d3fcc808 12754 for_each_intel_crtc(dev, crtc) {
83d65738 12755 if (crtc->base.state->enable && intel_crtc_to_shared_dpll(crtc) == pll)
5358901f
DV
12756 enabled_crtcs++;
12757 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll)
12758 active_crtcs++;
12759 }
e2c719b7 12760 I915_STATE_WARN(pll->active != active_crtcs,
5358901f
DV
12761 "pll active crtcs mismatch (expected %i, found %i)\n",
12762 pll->active, active_crtcs);
e2c719b7 12763 I915_STATE_WARN(hweight32(pll->config.crtc_mask) != enabled_crtcs,
5358901f 12764 "pll enabled crtcs mismatch (expected %i, found %i)\n",
3e369b76 12765 hweight32(pll->config.crtc_mask), enabled_crtcs);
66e985c0 12766
e2c719b7 12767 I915_STATE_WARN(pll->on && memcmp(&pll->config.hw_state, &dpll_hw_state,
66e985c0
DV
12768 sizeof(dpll_hw_state)),
12769 "pll hw state mismatch\n");
5358901f 12770 }
8af6cf88
DV
12771}
12772
ee165b1a
ML
12773static void
12774intel_modeset_check_state(struct drm_device *dev,
12775 struct drm_atomic_state *old_state)
91d1b4bd 12776{
08db6652 12777 check_wm_state(dev);
35dd3c64 12778 check_connector_state(dev, old_state);
91d1b4bd 12779 check_encoder_state(dev);
4d20cd86 12780 check_crtc_state(dev, old_state);
91d1b4bd
DV
12781 check_shared_dpll_state(dev);
12782}
12783
5cec258b 12784void ironlake_check_encoder_dotclock(const struct intel_crtc_state *pipe_config,
18442d08
VS
12785 int dotclock)
12786{
12787 /*
12788 * FDI already provided one idea for the dotclock.
12789 * Yell if the encoder disagrees.
12790 */
2d112de7 12791 WARN(!intel_fuzzy_clock_check(pipe_config->base.adjusted_mode.crtc_clock, dotclock),
18442d08 12792 "FDI dotclock and encoder dotclock mismatch, fdi: %i, encoder: %i\n",
2d112de7 12793 pipe_config->base.adjusted_mode.crtc_clock, dotclock);
18442d08
VS
12794}
12795
80715b2f
VS
12796static void update_scanline_offset(struct intel_crtc *crtc)
12797{
12798 struct drm_device *dev = crtc->base.dev;
12799
12800 /*
12801 * The scanline counter increments at the leading edge of hsync.
12802 *
12803 * On most platforms it starts counting from vtotal-1 on the
12804 * first active line. That means the scanline counter value is
12805 * always one less than what we would expect. Ie. just after
12806 * start of vblank, which also occurs at start of hsync (on the
12807 * last active line), the scanline counter will read vblank_start-1.
12808 *
12809 * On gen2 the scanline counter starts counting from 1 instead
12810 * of vtotal-1, so we have to subtract one (or rather add vtotal-1
12811 * to keep the value positive), instead of adding one.
12812 *
12813 * On HSW+ the behaviour of the scanline counter depends on the output
12814 * type. For DP ports it behaves like most other platforms, but on HDMI
12815 * there's an extra 1 line difference. So we need to add two instead of
12816 * one to the value.
12817 */
12818 if (IS_GEN2(dev)) {
124abe07 12819 const struct drm_display_mode *adjusted_mode = &crtc->config->base.adjusted_mode;
80715b2f
VS
12820 int vtotal;
12821
124abe07
VS
12822 vtotal = adjusted_mode->crtc_vtotal;
12823 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE)
80715b2f
VS
12824 vtotal /= 2;
12825
12826 crtc->scanline_offset = vtotal - 1;
12827 } else if (HAS_DDI(dev) &&
409ee761 12828 intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI)) {
80715b2f
VS
12829 crtc->scanline_offset = 2;
12830 } else
12831 crtc->scanline_offset = 1;
12832}
12833
ad421372 12834static void intel_modeset_clear_plls(struct drm_atomic_state *state)
ed6739ef 12835{
225da59b 12836 struct drm_device *dev = state->dev;
ed6739ef 12837 struct drm_i915_private *dev_priv = to_i915(dev);
ad421372 12838 struct intel_shared_dpll_config *shared_dpll = NULL;
ed6739ef 12839 struct intel_crtc *intel_crtc;
0a9ab303
ACO
12840 struct intel_crtc_state *intel_crtc_state;
12841 struct drm_crtc *crtc;
12842 struct drm_crtc_state *crtc_state;
0a9ab303 12843 int i;
ed6739ef
ACO
12844
12845 if (!dev_priv->display.crtc_compute_clock)
ad421372 12846 return;
ed6739ef 12847
0a9ab303 12848 for_each_crtc_in_state(state, crtc, crtc_state, i) {
ad421372
ML
12849 int dpll;
12850
0a9ab303 12851 intel_crtc = to_intel_crtc(crtc);
4978cc93 12852 intel_crtc_state = to_intel_crtc_state(crtc_state);
ad421372 12853 dpll = intel_crtc_state->shared_dpll;
0a9ab303 12854
ad421372 12855 if (!needs_modeset(crtc_state) || dpll == DPLL_ID_PRIVATE)
225da59b
ACO
12856 continue;
12857
ad421372 12858 intel_crtc_state->shared_dpll = DPLL_ID_PRIVATE;
0a9ab303 12859
ad421372
ML
12860 if (!shared_dpll)
12861 shared_dpll = intel_atomic_get_shared_dpll_state(state);
ed6739ef 12862
ad421372
ML
12863 shared_dpll[dpll].crtc_mask &= ~(1 << intel_crtc->pipe);
12864 }
ed6739ef
ACO
12865}
12866
99d736a2
ML
12867/*
12868 * This implements the workaround described in the "notes" section of the mode
12869 * set sequence documentation. When going from no pipes or single pipe to
12870 * multiple pipes, and planes are enabled after the pipe, we need to wait at
12871 * least 2 vblanks on the first pipe before enabling planes on the second pipe.
12872 */
12873static int haswell_mode_set_planes_workaround(struct drm_atomic_state *state)
12874{
12875 struct drm_crtc_state *crtc_state;
12876 struct intel_crtc *intel_crtc;
12877 struct drm_crtc *crtc;
12878 struct intel_crtc_state *first_crtc_state = NULL;
12879 struct intel_crtc_state *other_crtc_state = NULL;
12880 enum pipe first_pipe = INVALID_PIPE, enabled_pipe = INVALID_PIPE;
12881 int i;
12882
12883 /* look at all crtc's that are going to be enabled in during modeset */
12884 for_each_crtc_in_state(state, crtc, crtc_state, i) {
12885 intel_crtc = to_intel_crtc(crtc);
12886
12887 if (!crtc_state->active || !needs_modeset(crtc_state))
12888 continue;
12889
12890 if (first_crtc_state) {
12891 other_crtc_state = to_intel_crtc_state(crtc_state);
12892 break;
12893 } else {
12894 first_crtc_state = to_intel_crtc_state(crtc_state);
12895 first_pipe = intel_crtc->pipe;
12896 }
12897 }
12898
12899 /* No workaround needed? */
12900 if (!first_crtc_state)
12901 return 0;
12902
12903 /* w/a possibly needed, check how many crtc's are already enabled. */
12904 for_each_intel_crtc(state->dev, intel_crtc) {
12905 struct intel_crtc_state *pipe_config;
12906
12907 pipe_config = intel_atomic_get_crtc_state(state, intel_crtc);
12908 if (IS_ERR(pipe_config))
12909 return PTR_ERR(pipe_config);
12910
12911 pipe_config->hsw_workaround_pipe = INVALID_PIPE;
12912
12913 if (!pipe_config->base.active ||
12914 needs_modeset(&pipe_config->base))
12915 continue;
12916
12917 /* 2 or more enabled crtcs means no need for w/a */
12918 if (enabled_pipe != INVALID_PIPE)
12919 return 0;
12920
12921 enabled_pipe = intel_crtc->pipe;
12922 }
12923
12924 if (enabled_pipe != INVALID_PIPE)
12925 first_crtc_state->hsw_workaround_pipe = enabled_pipe;
12926 else if (other_crtc_state)
12927 other_crtc_state->hsw_workaround_pipe = first_pipe;
12928
12929 return 0;
12930}
12931
27c329ed
ML
12932static int intel_modeset_all_pipes(struct drm_atomic_state *state)
12933{
12934 struct drm_crtc *crtc;
12935 struct drm_crtc_state *crtc_state;
12936 int ret = 0;
12937
12938 /* add all active pipes to the state */
12939 for_each_crtc(state->dev, crtc) {
12940 crtc_state = drm_atomic_get_crtc_state(state, crtc);
12941 if (IS_ERR(crtc_state))
12942 return PTR_ERR(crtc_state);
12943
12944 if (!crtc_state->active || needs_modeset(crtc_state))
12945 continue;
12946
12947 crtc_state->mode_changed = true;
12948
12949 ret = drm_atomic_add_affected_connectors(state, crtc);
12950 if (ret)
12951 break;
12952
12953 ret = drm_atomic_add_affected_planes(state, crtc);
12954 if (ret)
12955 break;
12956 }
12957
12958 return ret;
12959}
12960
c347a676 12961static int intel_modeset_checks(struct drm_atomic_state *state)
054518dd
ACO
12962{
12963 struct drm_device *dev = state->dev;
27c329ed 12964 struct drm_i915_private *dev_priv = dev->dev_private;
054518dd
ACO
12965 int ret;
12966
b359283a
ML
12967 if (!check_digital_port_conflicts(state)) {
12968 DRM_DEBUG_KMS("rejecting conflicting digital port configuration\n");
12969 return -EINVAL;
12970 }
12971
054518dd
ACO
12972 /*
12973 * See if the config requires any additional preparation, e.g.
12974 * to adjust global state with pipes off. We need to do this
12975 * here so we can get the modeset_pipe updated config for the new
12976 * mode set on this crtc. For other crtcs we need to use the
12977 * adjusted_mode bits in the crtc directly.
12978 */
27c329ed
ML
12979 if (dev_priv->display.modeset_calc_cdclk) {
12980 unsigned int cdclk;
b432e5cf 12981
27c329ed
ML
12982 ret = dev_priv->display.modeset_calc_cdclk(state);
12983
12984 cdclk = to_intel_atomic_state(state)->cdclk;
12985 if (!ret && cdclk != dev_priv->cdclk_freq)
12986 ret = intel_modeset_all_pipes(state);
12987
12988 if (ret < 0)
054518dd 12989 return ret;
27c329ed
ML
12990 } else
12991 to_intel_atomic_state(state)->cdclk = dev_priv->cdclk_freq;
054518dd 12992
ad421372 12993 intel_modeset_clear_plls(state);
054518dd 12994
99d736a2 12995 if (IS_HASWELL(dev))
ad421372 12996 return haswell_mode_set_planes_workaround(state);
99d736a2 12997
ad421372 12998 return 0;
c347a676
ACO
12999}
13000
74c090b1
ML
13001/**
13002 * intel_atomic_check - validate state object
13003 * @dev: drm device
13004 * @state: state to validate
13005 */
13006static int intel_atomic_check(struct drm_device *dev,
13007 struct drm_atomic_state *state)
c347a676
ACO
13008{
13009 struct drm_crtc *crtc;
13010 struct drm_crtc_state *crtc_state;
13011 int ret, i;
61333b60 13012 bool any_ms = false;
c347a676 13013
74c090b1 13014 ret = drm_atomic_helper_check_modeset(dev, state);
054518dd
ACO
13015 if (ret)
13016 return ret;
13017
c347a676 13018 for_each_crtc_in_state(state, crtc, crtc_state, i) {
cfb23ed6
ML
13019 struct intel_crtc_state *pipe_config =
13020 to_intel_crtc_state(crtc_state);
1ed51de9
DV
13021
13022 /* Catch I915_MODE_FLAG_INHERITED */
13023 if (crtc_state->mode.private_flags != crtc->state->mode.private_flags)
13024 crtc_state->mode_changed = true;
cfb23ed6 13025
61333b60
ML
13026 if (!crtc_state->enable) {
13027 if (needs_modeset(crtc_state))
13028 any_ms = true;
c347a676 13029 continue;
61333b60 13030 }
c347a676 13031
26495481 13032 if (!needs_modeset(crtc_state))
cfb23ed6
ML
13033 continue;
13034
26495481
DV
13035 /* FIXME: For only active_changed we shouldn't need to do any
13036 * state recomputation at all. */
13037
1ed51de9
DV
13038 ret = drm_atomic_add_affected_connectors(state, crtc);
13039 if (ret)
13040 return ret;
b359283a 13041
cfb23ed6 13042 ret = intel_modeset_pipe_config(crtc, pipe_config);
c347a676
ACO
13043 if (ret)
13044 return ret;
13045
6764e9f8 13046 if (intel_pipe_config_compare(state->dev,
cfb23ed6 13047 to_intel_crtc_state(crtc->state),
1ed51de9 13048 pipe_config, true)) {
26495481 13049 crtc_state->mode_changed = false;
bfd16b2a 13050 to_intel_crtc_state(crtc_state)->update_pipe = true;
26495481
DV
13051 }
13052
13053 if (needs_modeset(crtc_state)) {
13054 any_ms = true;
cfb23ed6
ML
13055
13056 ret = drm_atomic_add_affected_planes(state, crtc);
13057 if (ret)
13058 return ret;
13059 }
61333b60 13060
26495481
DV
13061 intel_dump_pipe_config(to_intel_crtc(crtc), pipe_config,
13062 needs_modeset(crtc_state) ?
13063 "[modeset]" : "[fastset]");
c347a676
ACO
13064 }
13065
61333b60
ML
13066 if (any_ms) {
13067 ret = intel_modeset_checks(state);
13068
13069 if (ret)
13070 return ret;
27c329ed 13071 } else
261a27d1
MR
13072 to_intel_atomic_state(state)->cdclk =
13073 to_i915(state->dev)->cdclk_freq;
76305b1a 13074
261a27d1 13075 return drm_atomic_helper_check_planes(state->dev, state);
054518dd
ACO
13076}
13077
74c090b1
ML
13078/**
13079 * intel_atomic_commit - commit validated state object
13080 * @dev: DRM device
13081 * @state: the top-level driver state object
13082 * @async: asynchronous commit
13083 *
13084 * This function commits a top-level state object that has been validated
13085 * with drm_atomic_helper_check().
13086 *
13087 * FIXME: Atomic modeset support for i915 is not yet complete. At the moment
13088 * we can only handle plane-related operations and do not yet support
13089 * asynchronous commit.
13090 *
13091 * RETURNS
13092 * Zero for success or -errno.
13093 */
13094static int intel_atomic_commit(struct drm_device *dev,
13095 struct drm_atomic_state *state,
13096 bool async)
a6778b3c 13097{
fbee40df 13098 struct drm_i915_private *dev_priv = dev->dev_private;
0a9ab303
ACO
13099 struct drm_crtc *crtc;
13100 struct drm_crtc_state *crtc_state;
c0c36b94 13101 int ret = 0;
0a9ab303 13102 int i;
61333b60 13103 bool any_ms = false;
a6778b3c 13104
74c090b1
ML
13105 if (async) {
13106 DRM_DEBUG_KMS("i915 does not yet support async commit\n");
13107 return -EINVAL;
13108 }
13109
d4afb8cc
ACO
13110 ret = drm_atomic_helper_prepare_planes(dev, state);
13111 if (ret)
13112 return ret;
13113
1c5e19f8
ML
13114 drm_atomic_helper_swap_state(dev, state);
13115
0a9ab303 13116 for_each_crtc_in_state(state, crtc, crtc_state, i) {
a539205a
ML
13117 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
13118
61333b60
ML
13119 if (!needs_modeset(crtc->state))
13120 continue;
13121
13122 any_ms = true;
a539205a 13123 intel_pre_plane_update(intel_crtc);
460da916 13124
a539205a
ML
13125 if (crtc_state->active) {
13126 intel_crtc_disable_planes(crtc, crtc_state->plane_mask);
13127 dev_priv->display.crtc_disable(crtc);
eddfcbcd
ML
13128 intel_crtc->active = false;
13129 intel_disable_shared_dpll(intel_crtc);
a539205a 13130 }
b8cecdf5 13131 }
7758a113 13132
ea9d758d
DV
13133 /* Only after disabling all output pipelines that will be changed can we
13134 * update the the output configuration. */
4740b0f2 13135 intel_modeset_update_crtc_state(state);
f6e5b160 13136
4740b0f2
ML
13137 if (any_ms) {
13138 intel_shared_dpll_commit(state);
13139
13140 drm_atomic_helper_update_legacy_modeset_state(state->dev, state);
61333b60 13141 modeset_update_crtc_power_domains(state);
4740b0f2 13142 }
47fab737 13143
a6778b3c 13144 /* Now enable the clocks, plane, pipe, and connectors that we set up. */
0a9ab303 13145 for_each_crtc_in_state(state, crtc, crtc_state, i) {
f6ac4b2a
ML
13146 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
13147 bool modeset = needs_modeset(crtc->state);
bfd16b2a
ML
13148 bool update_pipe = !modeset &&
13149 to_intel_crtc_state(crtc->state)->update_pipe;
13150 unsigned long put_domains = 0;
f6ac4b2a
ML
13151
13152 if (modeset && crtc->state->active) {
a539205a
ML
13153 update_scanline_offset(to_intel_crtc(crtc));
13154 dev_priv->display.crtc_enable(crtc);
13155 }
80715b2f 13156
bfd16b2a
ML
13157 if (update_pipe) {
13158 put_domains = modeset_get_crtc_power_domains(crtc);
13159
13160 /* make sure intel_modeset_check_state runs */
13161 any_ms = true;
13162 }
13163
f6ac4b2a
ML
13164 if (!modeset)
13165 intel_pre_plane_update(intel_crtc);
13166
a539205a 13167 drm_atomic_helper_commit_planes_on_crtc(crtc_state);
bfd16b2a
ML
13168
13169 if (put_domains)
13170 modeset_put_power_domains(dev_priv, put_domains);
13171
f6ac4b2a 13172 intel_post_plane_update(intel_crtc);
80715b2f 13173 }
a6778b3c 13174
a6778b3c 13175 /* FIXME: add subpixel order */
83a57153 13176
74c090b1 13177 drm_atomic_helper_wait_for_vblanks(dev, state);
d4afb8cc 13178 drm_atomic_helper_cleanup_planes(dev, state);
2bfb4627 13179
74c090b1 13180 if (any_ms)
ee165b1a
ML
13181 intel_modeset_check_state(dev, state);
13182
13183 drm_atomic_state_free(state);
f30da187 13184
74c090b1 13185 return 0;
7f27126e
JB
13186}
13187
c0c36b94
CW
13188void intel_crtc_restore_mode(struct drm_crtc *crtc)
13189{
83a57153
ACO
13190 struct drm_device *dev = crtc->dev;
13191 struct drm_atomic_state *state;
e694eb02 13192 struct drm_crtc_state *crtc_state;
2bfb4627 13193 int ret;
83a57153
ACO
13194
13195 state = drm_atomic_state_alloc(dev);
13196 if (!state) {
e694eb02 13197 DRM_DEBUG_KMS("[CRTC:%d] crtc restore failed, out of memory",
83a57153
ACO
13198 crtc->base.id);
13199 return;
13200 }
13201
e694eb02 13202 state->acquire_ctx = drm_modeset_legacy_acquire_ctx(crtc);
83a57153 13203
e694eb02
ML
13204retry:
13205 crtc_state = drm_atomic_get_crtc_state(state, crtc);
13206 ret = PTR_ERR_OR_ZERO(crtc_state);
13207 if (!ret) {
13208 if (!crtc_state->active)
13209 goto out;
83a57153 13210
e694eb02 13211 crtc_state->mode_changed = true;
74c090b1 13212 ret = drm_atomic_commit(state);
83a57153
ACO
13213 }
13214
e694eb02
ML
13215 if (ret == -EDEADLK) {
13216 drm_atomic_state_clear(state);
13217 drm_modeset_backoff(state->acquire_ctx);
13218 goto retry;
4ed9fb37 13219 }
4be07317 13220
2bfb4627 13221 if (ret)
e694eb02 13222out:
2bfb4627 13223 drm_atomic_state_free(state);
c0c36b94
CW
13224}
13225
25c5b266
DV
13226#undef for_each_intel_crtc_masked
13227
f6e5b160 13228static const struct drm_crtc_funcs intel_crtc_funcs = {
f6e5b160 13229 .gamma_set = intel_crtc_gamma_set,
74c090b1 13230 .set_config = drm_atomic_helper_set_config,
f6e5b160
CW
13231 .destroy = intel_crtc_destroy,
13232 .page_flip = intel_crtc_page_flip,
1356837e
MR
13233 .atomic_duplicate_state = intel_crtc_duplicate_state,
13234 .atomic_destroy_state = intel_crtc_destroy_state,
f6e5b160
CW
13235};
13236
5358901f
DV
13237static bool ibx_pch_dpll_get_hw_state(struct drm_i915_private *dev_priv,
13238 struct intel_shared_dpll *pll,
13239 struct intel_dpll_hw_state *hw_state)
ee7b9f93 13240{
5358901f 13241 uint32_t val;
ee7b9f93 13242
f458ebbc 13243 if (!intel_display_power_is_enabled(dev_priv, POWER_DOMAIN_PLLS))
bd2bb1b9
PZ
13244 return false;
13245
5358901f 13246 val = I915_READ(PCH_DPLL(pll->id));
66e985c0
DV
13247 hw_state->dpll = val;
13248 hw_state->fp0 = I915_READ(PCH_FP0(pll->id));
13249 hw_state->fp1 = I915_READ(PCH_FP1(pll->id));
5358901f
DV
13250
13251 return val & DPLL_VCO_ENABLE;
13252}
13253
15bdd4cf
DV
13254static void ibx_pch_dpll_mode_set(struct drm_i915_private *dev_priv,
13255 struct intel_shared_dpll *pll)
13256{
3e369b76
ACO
13257 I915_WRITE(PCH_FP0(pll->id), pll->config.hw_state.fp0);
13258 I915_WRITE(PCH_FP1(pll->id), pll->config.hw_state.fp1);
15bdd4cf
DV
13259}
13260
e7b903d2
DV
13261static void ibx_pch_dpll_enable(struct drm_i915_private *dev_priv,
13262 struct intel_shared_dpll *pll)
13263{
e7b903d2 13264 /* PCH refclock must be enabled first */
89eff4be 13265 ibx_assert_pch_refclk_enabled(dev_priv);
e7b903d2 13266
3e369b76 13267 I915_WRITE(PCH_DPLL(pll->id), pll->config.hw_state.dpll);
15bdd4cf
DV
13268
13269 /* Wait for the clocks to stabilize. */
13270 POSTING_READ(PCH_DPLL(pll->id));
13271 udelay(150);
13272
13273 /* The pixel multiplier can only be updated once the
13274 * DPLL is enabled and the clocks are stable.
13275 *
13276 * So write it again.
13277 */
3e369b76 13278 I915_WRITE(PCH_DPLL(pll->id), pll->config.hw_state.dpll);
15bdd4cf 13279 POSTING_READ(PCH_DPLL(pll->id));
e7b903d2
DV
13280 udelay(200);
13281}
13282
13283static void ibx_pch_dpll_disable(struct drm_i915_private *dev_priv,
13284 struct intel_shared_dpll *pll)
13285{
13286 struct drm_device *dev = dev_priv->dev;
13287 struct intel_crtc *crtc;
e7b903d2
DV
13288
13289 /* Make sure no transcoder isn't still depending on us. */
d3fcc808 13290 for_each_intel_crtc(dev, crtc) {
e7b903d2
DV
13291 if (intel_crtc_to_shared_dpll(crtc) == pll)
13292 assert_pch_transcoder_disabled(dev_priv, crtc->pipe);
ee7b9f93
JB
13293 }
13294
15bdd4cf
DV
13295 I915_WRITE(PCH_DPLL(pll->id), 0);
13296 POSTING_READ(PCH_DPLL(pll->id));
e7b903d2
DV
13297 udelay(200);
13298}
13299
46edb027
DV
13300static char *ibx_pch_dpll_names[] = {
13301 "PCH DPLL A",
13302 "PCH DPLL B",
13303};
13304
7c74ade1 13305static void ibx_pch_dpll_init(struct drm_device *dev)
ee7b9f93 13306{
e7b903d2 13307 struct drm_i915_private *dev_priv = dev->dev_private;
ee7b9f93
JB
13308 int i;
13309
7c74ade1 13310 dev_priv->num_shared_dpll = 2;
ee7b9f93 13311
e72f9fbf 13312 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
46edb027
DV
13313 dev_priv->shared_dplls[i].id = i;
13314 dev_priv->shared_dplls[i].name = ibx_pch_dpll_names[i];
15bdd4cf 13315 dev_priv->shared_dplls[i].mode_set = ibx_pch_dpll_mode_set;
e7b903d2
DV
13316 dev_priv->shared_dplls[i].enable = ibx_pch_dpll_enable;
13317 dev_priv->shared_dplls[i].disable = ibx_pch_dpll_disable;
5358901f
DV
13318 dev_priv->shared_dplls[i].get_hw_state =
13319 ibx_pch_dpll_get_hw_state;
ee7b9f93
JB
13320 }
13321}
13322
7c74ade1
DV
13323static void intel_shared_dpll_init(struct drm_device *dev)
13324{
e7b903d2 13325 struct drm_i915_private *dev_priv = dev->dev_private;
7c74ade1 13326
9cd86933
DV
13327 if (HAS_DDI(dev))
13328 intel_ddi_pll_init(dev);
13329 else if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
7c74ade1
DV
13330 ibx_pch_dpll_init(dev);
13331 else
13332 dev_priv->num_shared_dpll = 0;
13333
13334 BUG_ON(dev_priv->num_shared_dpll > I915_NUM_PLLS);
7c74ade1
DV
13335}
13336
6beb8c23
MR
13337/**
13338 * intel_prepare_plane_fb - Prepare fb for usage on plane
13339 * @plane: drm plane to prepare for
13340 * @fb: framebuffer to prepare for presentation
13341 *
13342 * Prepares a framebuffer for usage on a display plane. Generally this
13343 * involves pinning the underlying object and updating the frontbuffer tracking
13344 * bits. Some older platforms need special physical address handling for
13345 * cursor planes.
13346 *
13347 * Returns 0 on success, negative error code on failure.
13348 */
13349int
13350intel_prepare_plane_fb(struct drm_plane *plane,
d136dfee 13351 const struct drm_plane_state *new_state)
465c120c
MR
13352{
13353 struct drm_device *dev = plane->dev;
844f9111 13354 struct drm_framebuffer *fb = new_state->fb;
6beb8c23 13355 struct intel_plane *intel_plane = to_intel_plane(plane);
6beb8c23
MR
13356 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
13357 struct drm_i915_gem_object *old_obj = intel_fb_obj(plane->fb);
6beb8c23 13358 int ret = 0;
465c120c 13359
ea2c67bb 13360 if (!obj)
465c120c
MR
13361 return 0;
13362
6beb8c23 13363 mutex_lock(&dev->struct_mutex);
465c120c 13364
6beb8c23
MR
13365 if (plane->type == DRM_PLANE_TYPE_CURSOR &&
13366 INTEL_INFO(dev)->cursor_needs_physical) {
13367 int align = IS_I830(dev) ? 16 * 1024 : 256;
13368 ret = i915_gem_object_attach_phys(obj, align);
13369 if (ret)
13370 DRM_DEBUG_KMS("failed to attach phys object\n");
13371 } else {
91af127f 13372 ret = intel_pin_and_fence_fb_obj(plane, fb, new_state, NULL, NULL);
6beb8c23 13373 }
465c120c 13374
6beb8c23 13375 if (ret == 0)
a9ff8714 13376 i915_gem_track_fb(old_obj, obj, intel_plane->frontbuffer_bit);
fdd508a6 13377
4c34574f 13378 mutex_unlock(&dev->struct_mutex);
465c120c 13379
6beb8c23
MR
13380 return ret;
13381}
13382
38f3ce3a
MR
13383/**
13384 * intel_cleanup_plane_fb - Cleans up an fb after plane use
13385 * @plane: drm plane to clean up for
13386 * @fb: old framebuffer that was on plane
13387 *
13388 * Cleans up a framebuffer that has just been removed from a plane.
13389 */
13390void
13391intel_cleanup_plane_fb(struct drm_plane *plane,
d136dfee 13392 const struct drm_plane_state *old_state)
38f3ce3a
MR
13393{
13394 struct drm_device *dev = plane->dev;
844f9111 13395 struct drm_i915_gem_object *obj = intel_fb_obj(old_state->fb);
38f3ce3a 13396
844f9111 13397 if (!obj)
38f3ce3a
MR
13398 return;
13399
13400 if (plane->type != DRM_PLANE_TYPE_CURSOR ||
13401 !INTEL_INFO(dev)->cursor_needs_physical) {
13402 mutex_lock(&dev->struct_mutex);
844f9111 13403 intel_unpin_fb_obj(old_state->fb, old_state);
38f3ce3a
MR
13404 mutex_unlock(&dev->struct_mutex);
13405 }
465c120c
MR
13406}
13407
6156a456
CK
13408int
13409skl_max_scale(struct intel_crtc *intel_crtc, struct intel_crtc_state *crtc_state)
13410{
13411 int max_scale;
13412 struct drm_device *dev;
13413 struct drm_i915_private *dev_priv;
13414 int crtc_clock, cdclk;
13415
13416 if (!intel_crtc || !crtc_state)
13417 return DRM_PLANE_HELPER_NO_SCALING;
13418
13419 dev = intel_crtc->base.dev;
13420 dev_priv = dev->dev_private;
13421 crtc_clock = crtc_state->base.adjusted_mode.crtc_clock;
27c329ed 13422 cdclk = to_intel_atomic_state(crtc_state->base.state)->cdclk;
6156a456
CK
13423
13424 if (!crtc_clock || !cdclk)
13425 return DRM_PLANE_HELPER_NO_SCALING;
13426
13427 /*
13428 * skl max scale is lower of:
13429 * close to 3 but not 3, -1 is for that purpose
13430 * or
13431 * cdclk/crtc_clock
13432 */
13433 max_scale = min((1 << 16) * 3 - 1, (1 << 8) * ((cdclk << 8) / crtc_clock));
13434
13435 return max_scale;
13436}
13437
465c120c 13438static int
3c692a41 13439intel_check_primary_plane(struct drm_plane *plane,
061e4b8d 13440 struct intel_crtc_state *crtc_state,
3c692a41
GP
13441 struct intel_plane_state *state)
13442{
2b875c22
MR
13443 struct drm_crtc *crtc = state->base.crtc;
13444 struct drm_framebuffer *fb = state->base.fb;
6156a456 13445 int min_scale = DRM_PLANE_HELPER_NO_SCALING;
061e4b8d
ML
13446 int max_scale = DRM_PLANE_HELPER_NO_SCALING;
13447 bool can_position = false;
465c120c 13448
061e4b8d
ML
13449 /* use scaler when colorkey is not required */
13450 if (INTEL_INFO(plane->dev)->gen >= 9 &&
818ed961 13451 state->ckey.flags == I915_SET_COLORKEY_NONE) {
061e4b8d
ML
13452 min_scale = 1;
13453 max_scale = skl_max_scale(to_intel_crtc(crtc), crtc_state);
d8106366 13454 can_position = true;
6156a456 13455 }
d8106366 13456
061e4b8d
ML
13457 return drm_plane_helper_check_update(plane, crtc, fb, &state->src,
13458 &state->dst, &state->clip,
da20eabd
ML
13459 min_scale, max_scale,
13460 can_position, true,
13461 &state->visible);
14af293f
GP
13462}
13463
13464static void
13465intel_commit_primary_plane(struct drm_plane *plane,
13466 struct intel_plane_state *state)
13467{
2b875c22
MR
13468 struct drm_crtc *crtc = state->base.crtc;
13469 struct drm_framebuffer *fb = state->base.fb;
13470 struct drm_device *dev = plane->dev;
14af293f 13471 struct drm_i915_private *dev_priv = dev->dev_private;
ea2c67bb 13472 struct intel_crtc *intel_crtc;
14af293f
GP
13473 struct drm_rect *src = &state->src;
13474
ea2c67bb
MR
13475 crtc = crtc ? crtc : plane->crtc;
13476 intel_crtc = to_intel_crtc(crtc);
cf4c7c12
MR
13477
13478 plane->fb = fb;
9dc806fc
MR
13479 crtc->x = src->x1 >> 16;
13480 crtc->y = src->y1 >> 16;
ccc759dc 13481
a539205a 13482 if (!crtc->state->active)
302d19ac 13483 return;
465c120c 13484
d4b08630
ML
13485 dev_priv->display.update_primary_plane(crtc, fb,
13486 state->src.x1 >> 16,
13487 state->src.y1 >> 16);
465c120c
MR
13488}
13489
a8ad0d8e
ML
13490static void
13491intel_disable_primary_plane(struct drm_plane *plane,
7fabf5ef 13492 struct drm_crtc *crtc)
a8ad0d8e
ML
13493{
13494 struct drm_device *dev = plane->dev;
13495 struct drm_i915_private *dev_priv = dev->dev_private;
13496
a8ad0d8e
ML
13497 dev_priv->display.update_primary_plane(crtc, NULL, 0, 0);
13498}
13499
613d2b27
ML
13500static void intel_begin_crtc_commit(struct drm_crtc *crtc,
13501 struct drm_crtc_state *old_crtc_state)
3c692a41 13502{
32b7eeec 13503 struct drm_device *dev = crtc->dev;
3c692a41 13504 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
bfd16b2a
ML
13505 struct intel_crtc_state *old_intel_state =
13506 to_intel_crtc_state(old_crtc_state);
13507 bool modeset = needs_modeset(crtc->state);
3c692a41 13508
f015c551 13509 if (intel_crtc->atomic.update_wm_pre)
32b7eeec 13510 intel_update_watermarks(crtc);
3c692a41 13511
c34c9ee4 13512 /* Perform vblank evasion around commit operation */
a539205a 13513 if (crtc->state->active)
34e0adbb 13514 intel_pipe_update_start(intel_crtc);
0583236e 13515
bfd16b2a
ML
13516 if (modeset)
13517 return;
13518
13519 if (to_intel_crtc_state(crtc->state)->update_pipe)
13520 intel_update_pipe_config(intel_crtc, old_intel_state);
13521 else if (INTEL_INFO(dev)->gen >= 9)
0583236e 13522 skl_detach_scalers(intel_crtc);
32b7eeec
MR
13523}
13524
613d2b27
ML
13525static void intel_finish_crtc_commit(struct drm_crtc *crtc,
13526 struct drm_crtc_state *old_crtc_state)
32b7eeec 13527{
32b7eeec 13528 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
32b7eeec 13529
8f539a83 13530 if (crtc->state->active)
34e0adbb 13531 intel_pipe_update_end(intel_crtc);
3c692a41
GP
13532}
13533
cf4c7c12 13534/**
4a3b8769
MR
13535 * intel_plane_destroy - destroy a plane
13536 * @plane: plane to destroy
cf4c7c12 13537 *
4a3b8769
MR
13538 * Common destruction function for all types of planes (primary, cursor,
13539 * sprite).
cf4c7c12 13540 */
4a3b8769 13541void intel_plane_destroy(struct drm_plane *plane)
465c120c
MR
13542{
13543 struct intel_plane *intel_plane = to_intel_plane(plane);
13544 drm_plane_cleanup(plane);
13545 kfree(intel_plane);
13546}
13547
65a3fea0 13548const struct drm_plane_funcs intel_plane_funcs = {
70a101f8
MR
13549 .update_plane = drm_atomic_helper_update_plane,
13550 .disable_plane = drm_atomic_helper_disable_plane,
3d7d6510 13551 .destroy = intel_plane_destroy,
c196e1d6 13552 .set_property = drm_atomic_helper_plane_set_property,
a98b3431
MR
13553 .atomic_get_property = intel_plane_atomic_get_property,
13554 .atomic_set_property = intel_plane_atomic_set_property,
ea2c67bb
MR
13555 .atomic_duplicate_state = intel_plane_duplicate_state,
13556 .atomic_destroy_state = intel_plane_destroy_state,
13557
465c120c
MR
13558};
13559
13560static struct drm_plane *intel_primary_plane_create(struct drm_device *dev,
13561 int pipe)
13562{
13563 struct intel_plane *primary;
8e7d688b 13564 struct intel_plane_state *state;
465c120c 13565 const uint32_t *intel_primary_formats;
45e3743a 13566 unsigned int num_formats;
465c120c
MR
13567
13568 primary = kzalloc(sizeof(*primary), GFP_KERNEL);
13569 if (primary == NULL)
13570 return NULL;
13571
8e7d688b
MR
13572 state = intel_create_plane_state(&primary->base);
13573 if (!state) {
ea2c67bb
MR
13574 kfree(primary);
13575 return NULL;
13576 }
8e7d688b 13577 primary->base.state = &state->base;
ea2c67bb 13578
465c120c
MR
13579 primary->can_scale = false;
13580 primary->max_downscale = 1;
6156a456
CK
13581 if (INTEL_INFO(dev)->gen >= 9) {
13582 primary->can_scale = true;
af99ceda 13583 state->scaler_id = -1;
6156a456 13584 }
465c120c
MR
13585 primary->pipe = pipe;
13586 primary->plane = pipe;
a9ff8714 13587 primary->frontbuffer_bit = INTEL_FRONTBUFFER_PRIMARY(pipe);
c59cb179
MR
13588 primary->check_plane = intel_check_primary_plane;
13589 primary->commit_plane = intel_commit_primary_plane;
a8ad0d8e 13590 primary->disable_plane = intel_disable_primary_plane;
465c120c
MR
13591 if (HAS_FBC(dev) && INTEL_INFO(dev)->gen < 4)
13592 primary->plane = !pipe;
13593
6c0fd451
DL
13594 if (INTEL_INFO(dev)->gen >= 9) {
13595 intel_primary_formats = skl_primary_formats;
13596 num_formats = ARRAY_SIZE(skl_primary_formats);
13597 } else if (INTEL_INFO(dev)->gen >= 4) {
568db4f2
DL
13598 intel_primary_formats = i965_primary_formats;
13599 num_formats = ARRAY_SIZE(i965_primary_formats);
6c0fd451
DL
13600 } else {
13601 intel_primary_formats = i8xx_primary_formats;
13602 num_formats = ARRAY_SIZE(i8xx_primary_formats);
465c120c
MR
13603 }
13604
13605 drm_universal_plane_init(dev, &primary->base, 0,
65a3fea0 13606 &intel_plane_funcs,
465c120c
MR
13607 intel_primary_formats, num_formats,
13608 DRM_PLANE_TYPE_PRIMARY);
48404c1e 13609
3b7a5119
SJ
13610 if (INTEL_INFO(dev)->gen >= 4)
13611 intel_create_rotation_property(dev, primary);
48404c1e 13612
ea2c67bb
MR
13613 drm_plane_helper_add(&primary->base, &intel_plane_helper_funcs);
13614
465c120c
MR
13615 return &primary->base;
13616}
13617
3b7a5119
SJ
13618void intel_create_rotation_property(struct drm_device *dev, struct intel_plane *plane)
13619{
13620 if (!dev->mode_config.rotation_property) {
13621 unsigned long flags = BIT(DRM_ROTATE_0) |
13622 BIT(DRM_ROTATE_180);
13623
13624 if (INTEL_INFO(dev)->gen >= 9)
13625 flags |= BIT(DRM_ROTATE_90) | BIT(DRM_ROTATE_270);
13626
13627 dev->mode_config.rotation_property =
13628 drm_mode_create_rotation_property(dev, flags);
13629 }
13630 if (dev->mode_config.rotation_property)
13631 drm_object_attach_property(&plane->base.base,
13632 dev->mode_config.rotation_property,
13633 plane->base.state->rotation);
13634}
13635
3d7d6510 13636static int
852e787c 13637intel_check_cursor_plane(struct drm_plane *plane,
061e4b8d 13638 struct intel_crtc_state *crtc_state,
852e787c 13639 struct intel_plane_state *state)
3d7d6510 13640{
061e4b8d 13641 struct drm_crtc *crtc = crtc_state->base.crtc;
2b875c22 13642 struct drm_framebuffer *fb = state->base.fb;
757f9a3e 13643 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
757f9a3e
GP
13644 unsigned stride;
13645 int ret;
3d7d6510 13646
061e4b8d
ML
13647 ret = drm_plane_helper_check_update(plane, crtc, fb, &state->src,
13648 &state->dst, &state->clip,
3d7d6510
MR
13649 DRM_PLANE_HELPER_NO_SCALING,
13650 DRM_PLANE_HELPER_NO_SCALING,
852e787c 13651 true, true, &state->visible);
757f9a3e
GP
13652 if (ret)
13653 return ret;
13654
757f9a3e
GP
13655 /* if we want to turn off the cursor ignore width and height */
13656 if (!obj)
da20eabd 13657 return 0;
757f9a3e 13658
757f9a3e 13659 /* Check for which cursor types we support */
061e4b8d 13660 if (!cursor_size_ok(plane->dev, state->base.crtc_w, state->base.crtc_h)) {
ea2c67bb
MR
13661 DRM_DEBUG("Cursor dimension %dx%d not supported\n",
13662 state->base.crtc_w, state->base.crtc_h);
757f9a3e
GP
13663 return -EINVAL;
13664 }
13665
ea2c67bb
MR
13666 stride = roundup_pow_of_two(state->base.crtc_w) * 4;
13667 if (obj->base.size < stride * state->base.crtc_h) {
757f9a3e
GP
13668 DRM_DEBUG_KMS("buffer is too small\n");
13669 return -ENOMEM;
13670 }
13671
3a656b54 13672 if (fb->modifier[0] != DRM_FORMAT_MOD_NONE) {
757f9a3e 13673 DRM_DEBUG_KMS("cursor cannot be tiled\n");
da20eabd 13674 return -EINVAL;
32b7eeec
MR
13675 }
13676
da20eabd 13677 return 0;
852e787c 13678}
3d7d6510 13679
a8ad0d8e
ML
13680static void
13681intel_disable_cursor_plane(struct drm_plane *plane,
7fabf5ef 13682 struct drm_crtc *crtc)
a8ad0d8e 13683{
a8ad0d8e
ML
13684 intel_crtc_update_cursor(crtc, false);
13685}
13686
f4a2cf29 13687static void
852e787c
GP
13688intel_commit_cursor_plane(struct drm_plane *plane,
13689 struct intel_plane_state *state)
13690{
2b875c22 13691 struct drm_crtc *crtc = state->base.crtc;
ea2c67bb
MR
13692 struct drm_device *dev = plane->dev;
13693 struct intel_crtc *intel_crtc;
2b875c22 13694 struct drm_i915_gem_object *obj = intel_fb_obj(state->base.fb);
a912f12f 13695 uint32_t addr;
852e787c 13696
ea2c67bb
MR
13697 crtc = crtc ? crtc : plane->crtc;
13698 intel_crtc = to_intel_crtc(crtc);
13699
a912f12f
GP
13700 if (intel_crtc->cursor_bo == obj)
13701 goto update;
4ed91096 13702
f4a2cf29 13703 if (!obj)
a912f12f 13704 addr = 0;
f4a2cf29 13705 else if (!INTEL_INFO(dev)->cursor_needs_physical)
a912f12f 13706 addr = i915_gem_obj_ggtt_offset(obj);
f4a2cf29 13707 else
a912f12f 13708 addr = obj->phys_handle->busaddr;
852e787c 13709
a912f12f
GP
13710 intel_crtc->cursor_addr = addr;
13711 intel_crtc->cursor_bo = obj;
852e787c 13712
302d19ac 13713update:
a539205a 13714 if (crtc->state->active)
a912f12f 13715 intel_crtc_update_cursor(crtc, state->visible);
852e787c
GP
13716}
13717
3d7d6510
MR
13718static struct drm_plane *intel_cursor_plane_create(struct drm_device *dev,
13719 int pipe)
13720{
13721 struct intel_plane *cursor;
8e7d688b 13722 struct intel_plane_state *state;
3d7d6510
MR
13723
13724 cursor = kzalloc(sizeof(*cursor), GFP_KERNEL);
13725 if (cursor == NULL)
13726 return NULL;
13727
8e7d688b
MR
13728 state = intel_create_plane_state(&cursor->base);
13729 if (!state) {
ea2c67bb
MR
13730 kfree(cursor);
13731 return NULL;
13732 }
8e7d688b 13733 cursor->base.state = &state->base;
ea2c67bb 13734
3d7d6510
MR
13735 cursor->can_scale = false;
13736 cursor->max_downscale = 1;
13737 cursor->pipe = pipe;
13738 cursor->plane = pipe;
a9ff8714 13739 cursor->frontbuffer_bit = INTEL_FRONTBUFFER_CURSOR(pipe);
c59cb179
MR
13740 cursor->check_plane = intel_check_cursor_plane;
13741 cursor->commit_plane = intel_commit_cursor_plane;
a8ad0d8e 13742 cursor->disable_plane = intel_disable_cursor_plane;
3d7d6510
MR
13743
13744 drm_universal_plane_init(dev, &cursor->base, 0,
65a3fea0 13745 &intel_plane_funcs,
3d7d6510
MR
13746 intel_cursor_formats,
13747 ARRAY_SIZE(intel_cursor_formats),
13748 DRM_PLANE_TYPE_CURSOR);
4398ad45
VS
13749
13750 if (INTEL_INFO(dev)->gen >= 4) {
13751 if (!dev->mode_config.rotation_property)
13752 dev->mode_config.rotation_property =
13753 drm_mode_create_rotation_property(dev,
13754 BIT(DRM_ROTATE_0) |
13755 BIT(DRM_ROTATE_180));
13756 if (dev->mode_config.rotation_property)
13757 drm_object_attach_property(&cursor->base.base,
13758 dev->mode_config.rotation_property,
8e7d688b 13759 state->base.rotation);
4398ad45
VS
13760 }
13761
af99ceda
CK
13762 if (INTEL_INFO(dev)->gen >=9)
13763 state->scaler_id = -1;
13764
ea2c67bb
MR
13765 drm_plane_helper_add(&cursor->base, &intel_plane_helper_funcs);
13766
3d7d6510
MR
13767 return &cursor->base;
13768}
13769
549e2bfb
CK
13770static void skl_init_scalers(struct drm_device *dev, struct intel_crtc *intel_crtc,
13771 struct intel_crtc_state *crtc_state)
13772{
13773 int i;
13774 struct intel_scaler *intel_scaler;
13775 struct intel_crtc_scaler_state *scaler_state = &crtc_state->scaler_state;
13776
13777 for (i = 0; i < intel_crtc->num_scalers; i++) {
13778 intel_scaler = &scaler_state->scalers[i];
13779 intel_scaler->in_use = 0;
549e2bfb
CK
13780 intel_scaler->mode = PS_SCALER_MODE_DYN;
13781 }
13782
13783 scaler_state->scaler_id = -1;
13784}
13785
b358d0a6 13786static void intel_crtc_init(struct drm_device *dev, int pipe)
79e53945 13787{
fbee40df 13788 struct drm_i915_private *dev_priv = dev->dev_private;
79e53945 13789 struct intel_crtc *intel_crtc;
f5de6e07 13790 struct intel_crtc_state *crtc_state = NULL;
3d7d6510
MR
13791 struct drm_plane *primary = NULL;
13792 struct drm_plane *cursor = NULL;
465c120c 13793 int i, ret;
79e53945 13794
955382f3 13795 intel_crtc = kzalloc(sizeof(*intel_crtc), GFP_KERNEL);
79e53945
JB
13796 if (intel_crtc == NULL)
13797 return;
13798
f5de6e07
ACO
13799 crtc_state = kzalloc(sizeof(*crtc_state), GFP_KERNEL);
13800 if (!crtc_state)
13801 goto fail;
550acefd
ACO
13802 intel_crtc->config = crtc_state;
13803 intel_crtc->base.state = &crtc_state->base;
07878248 13804 crtc_state->base.crtc = &intel_crtc->base;
f5de6e07 13805
549e2bfb
CK
13806 /* initialize shared scalers */
13807 if (INTEL_INFO(dev)->gen >= 9) {
13808 if (pipe == PIPE_C)
13809 intel_crtc->num_scalers = 1;
13810 else
13811 intel_crtc->num_scalers = SKL_NUM_SCALERS;
13812
13813 skl_init_scalers(dev, intel_crtc, crtc_state);
13814 }
13815
465c120c 13816 primary = intel_primary_plane_create(dev, pipe);
3d7d6510
MR
13817 if (!primary)
13818 goto fail;
13819
13820 cursor = intel_cursor_plane_create(dev, pipe);
13821 if (!cursor)
13822 goto fail;
13823
465c120c 13824 ret = drm_crtc_init_with_planes(dev, &intel_crtc->base, primary,
3d7d6510
MR
13825 cursor, &intel_crtc_funcs);
13826 if (ret)
13827 goto fail;
79e53945
JB
13828
13829 drm_mode_crtc_set_gamma_size(&intel_crtc->base, 256);
79e53945
JB
13830 for (i = 0; i < 256; i++) {
13831 intel_crtc->lut_r[i] = i;
13832 intel_crtc->lut_g[i] = i;
13833 intel_crtc->lut_b[i] = i;
13834 }
13835
1f1c2e24
VS
13836 /*
13837 * On gen2/3 only plane A can do fbc, but the panel fitter and lvds port
8c0f92e1 13838 * is hooked to pipe B. Hence we want plane A feeding pipe B.
1f1c2e24 13839 */
80824003
JB
13840 intel_crtc->pipe = pipe;
13841 intel_crtc->plane = pipe;
3a77c4c4 13842 if (HAS_FBC(dev) && INTEL_INFO(dev)->gen < 4) {
28c97730 13843 DRM_DEBUG_KMS("swapping pipes & planes for FBC\n");
e2e767ab 13844 intel_crtc->plane = !pipe;
80824003
JB
13845 }
13846
4b0e333e
CW
13847 intel_crtc->cursor_base = ~0;
13848 intel_crtc->cursor_cntl = ~0;
dc41c154 13849 intel_crtc->cursor_size = ~0;
8d7849db 13850
852eb00d
VS
13851 intel_crtc->wm.cxsr_allowed = true;
13852
22fd0fab
JB
13853 BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
13854 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL);
13855 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = &intel_crtc->base;
13856 dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = &intel_crtc->base;
13857
79e53945 13858 drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
87b6b101
DV
13859
13860 WARN_ON(drm_crtc_index(&intel_crtc->base) != intel_crtc->pipe);
3d7d6510
MR
13861 return;
13862
13863fail:
13864 if (primary)
13865 drm_plane_cleanup(primary);
13866 if (cursor)
13867 drm_plane_cleanup(cursor);
f5de6e07 13868 kfree(crtc_state);
3d7d6510 13869 kfree(intel_crtc);
79e53945
JB
13870}
13871
752aa88a
JB
13872enum pipe intel_get_pipe_from_connector(struct intel_connector *connector)
13873{
13874 struct drm_encoder *encoder = connector->base.encoder;
6e9f798d 13875 struct drm_device *dev = connector->base.dev;
752aa88a 13876
51fd371b 13877 WARN_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex));
752aa88a 13878
d3babd3f 13879 if (!encoder || WARN_ON(!encoder->crtc))
752aa88a
JB
13880 return INVALID_PIPE;
13881
13882 return to_intel_crtc(encoder->crtc)->pipe;
13883}
13884
08d7b3d1 13885int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
05394f39 13886 struct drm_file *file)
08d7b3d1 13887{
08d7b3d1 13888 struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
7707e653 13889 struct drm_crtc *drmmode_crtc;
c05422d5 13890 struct intel_crtc *crtc;
08d7b3d1 13891
7707e653 13892 drmmode_crtc = drm_crtc_find(dev, pipe_from_crtc_id->crtc_id);
08d7b3d1 13893
7707e653 13894 if (!drmmode_crtc) {
08d7b3d1 13895 DRM_ERROR("no such CRTC id\n");
3f2c2057 13896 return -ENOENT;
08d7b3d1
CW
13897 }
13898
7707e653 13899 crtc = to_intel_crtc(drmmode_crtc);
c05422d5 13900 pipe_from_crtc_id->pipe = crtc->pipe;
08d7b3d1 13901
c05422d5 13902 return 0;
08d7b3d1
CW
13903}
13904
66a9278e 13905static int intel_encoder_clones(struct intel_encoder *encoder)
79e53945 13906{
66a9278e
DV
13907 struct drm_device *dev = encoder->base.dev;
13908 struct intel_encoder *source_encoder;
79e53945 13909 int index_mask = 0;
79e53945
JB
13910 int entry = 0;
13911
b2784e15 13912 for_each_intel_encoder(dev, source_encoder) {
bc079e8b 13913 if (encoders_cloneable(encoder, source_encoder))
66a9278e
DV
13914 index_mask |= (1 << entry);
13915
79e53945
JB
13916 entry++;
13917 }
4ef69c7a 13918
79e53945
JB
13919 return index_mask;
13920}
13921
4d302442
CW
13922static bool has_edp_a(struct drm_device *dev)
13923{
13924 struct drm_i915_private *dev_priv = dev->dev_private;
13925
13926 if (!IS_MOBILE(dev))
13927 return false;
13928
13929 if ((I915_READ(DP_A) & DP_DETECTED) == 0)
13930 return false;
13931
e3589908 13932 if (IS_GEN5(dev) && (I915_READ(FUSE_STRAP) & ILK_eDP_A_DISABLE))
4d302442
CW
13933 return false;
13934
13935 return true;
13936}
13937
84b4e042
JB
13938static bool intel_crt_present(struct drm_device *dev)
13939{
13940 struct drm_i915_private *dev_priv = dev->dev_private;
13941
884497ed
DL
13942 if (INTEL_INFO(dev)->gen >= 9)
13943 return false;
13944
cf404ce4 13945 if (IS_HSW_ULT(dev) || IS_BDW_ULT(dev))
84b4e042
JB
13946 return false;
13947
13948 if (IS_CHERRYVIEW(dev))
13949 return false;
13950
13951 if (IS_VALLEYVIEW(dev) && !dev_priv->vbt.int_crt_support)
13952 return false;
13953
13954 return true;
13955}
13956
79e53945
JB
13957static void intel_setup_outputs(struct drm_device *dev)
13958{
725e30ad 13959 struct drm_i915_private *dev_priv = dev->dev_private;
4ef69c7a 13960 struct intel_encoder *encoder;
cb0953d7 13961 bool dpd_is_edp = false;
79e53945 13962
c9093354 13963 intel_lvds_init(dev);
79e53945 13964
84b4e042 13965 if (intel_crt_present(dev))
79935fca 13966 intel_crt_init(dev);
cb0953d7 13967
c776eb2e
VK
13968 if (IS_BROXTON(dev)) {
13969 /*
13970 * FIXME: Broxton doesn't support port detection via the
13971 * DDI_BUF_CTL_A or SFUSE_STRAP registers, find another way to
13972 * detect the ports.
13973 */
13974 intel_ddi_init(dev, PORT_A);
13975 intel_ddi_init(dev, PORT_B);
13976 intel_ddi_init(dev, PORT_C);
13977 } else if (HAS_DDI(dev)) {
0e72a5b5
ED
13978 int found;
13979
de31facd
JB
13980 /*
13981 * Haswell uses DDI functions to detect digital outputs.
13982 * On SKL pre-D0 the strap isn't connected, so we assume
13983 * it's there.
13984 */
77179400 13985 found = I915_READ(DDI_BUF_CTL(PORT_A)) & DDI_INIT_DISPLAY_DETECTED;
de31facd 13986 /* WaIgnoreDDIAStrap: skl */
5a2376d1 13987 if (found || IS_SKYLAKE(dev))
0e72a5b5
ED
13988 intel_ddi_init(dev, PORT_A);
13989
13990 /* DDI B, C and D detection is indicated by the SFUSE_STRAP
13991 * register */
13992 found = I915_READ(SFUSE_STRAP);
13993
13994 if (found & SFUSE_STRAP_DDIB_DETECTED)
13995 intel_ddi_init(dev, PORT_B);
13996 if (found & SFUSE_STRAP_DDIC_DETECTED)
13997 intel_ddi_init(dev, PORT_C);
13998 if (found & SFUSE_STRAP_DDID_DETECTED)
13999 intel_ddi_init(dev, PORT_D);
2800e4c2
RV
14000 /*
14001 * On SKL we don't have a way to detect DDI-E so we rely on VBT.
14002 */
14003 if (IS_SKYLAKE(dev) &&
14004 (dev_priv->vbt.ddi_port_info[PORT_E].supports_dp ||
14005 dev_priv->vbt.ddi_port_info[PORT_E].supports_dvi ||
14006 dev_priv->vbt.ddi_port_info[PORT_E].supports_hdmi))
14007 intel_ddi_init(dev, PORT_E);
14008
0e72a5b5 14009 } else if (HAS_PCH_SPLIT(dev)) {
cb0953d7 14010 int found;
5d8a7752 14011 dpd_is_edp = intel_dp_is_edp(dev, PORT_D);
270b3042
DV
14012
14013 if (has_edp_a(dev))
14014 intel_dp_init(dev, DP_A, PORT_A);
cb0953d7 14015
dc0fa718 14016 if (I915_READ(PCH_HDMIB) & SDVO_DETECTED) {
461ed3ca 14017 /* PCH SDVOB multiplex with HDMIB */
eef4eacb 14018 found = intel_sdvo_init(dev, PCH_SDVOB, true);
30ad48b7 14019 if (!found)
e2debe91 14020 intel_hdmi_init(dev, PCH_HDMIB, PORT_B);
5eb08b69 14021 if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
ab9d7c30 14022 intel_dp_init(dev, PCH_DP_B, PORT_B);
30ad48b7
ZW
14023 }
14024
dc0fa718 14025 if (I915_READ(PCH_HDMIC) & SDVO_DETECTED)
e2debe91 14026 intel_hdmi_init(dev, PCH_HDMIC, PORT_C);
30ad48b7 14027
dc0fa718 14028 if (!dpd_is_edp && I915_READ(PCH_HDMID) & SDVO_DETECTED)
e2debe91 14029 intel_hdmi_init(dev, PCH_HDMID, PORT_D);
30ad48b7 14030
5eb08b69 14031 if (I915_READ(PCH_DP_C) & DP_DETECTED)
ab9d7c30 14032 intel_dp_init(dev, PCH_DP_C, PORT_C);
5eb08b69 14033
270b3042 14034 if (I915_READ(PCH_DP_D) & DP_DETECTED)
ab9d7c30 14035 intel_dp_init(dev, PCH_DP_D, PORT_D);
4a87d65d 14036 } else if (IS_VALLEYVIEW(dev)) {
e17ac6db
VS
14037 /*
14038 * The DP_DETECTED bit is the latched state of the DDC
14039 * SDA pin at boot. However since eDP doesn't require DDC
14040 * (no way to plug in a DP->HDMI dongle) the DDC pins for
14041 * eDP ports may have been muxed to an alternate function.
14042 * Thus we can't rely on the DP_DETECTED bit alone to detect
14043 * eDP ports. Consult the VBT as well as DP_DETECTED to
14044 * detect eDP ports.
14045 */
e66eb81d 14046 if (I915_READ(VLV_HDMIB) & SDVO_DETECTED &&
d2182a66 14047 !intel_dp_is_edp(dev, PORT_B))
e66eb81d
VS
14048 intel_hdmi_init(dev, VLV_HDMIB, PORT_B);
14049 if (I915_READ(VLV_DP_B) & DP_DETECTED ||
e17ac6db 14050 intel_dp_is_edp(dev, PORT_B))
e66eb81d 14051 intel_dp_init(dev, VLV_DP_B, PORT_B);
585a94b8 14052
e66eb81d 14053 if (I915_READ(VLV_HDMIC) & SDVO_DETECTED &&
d2182a66 14054 !intel_dp_is_edp(dev, PORT_C))
e66eb81d
VS
14055 intel_hdmi_init(dev, VLV_HDMIC, PORT_C);
14056 if (I915_READ(VLV_DP_C) & DP_DETECTED ||
e17ac6db 14057 intel_dp_is_edp(dev, PORT_C))
e66eb81d 14058 intel_dp_init(dev, VLV_DP_C, PORT_C);
19c03924 14059
9418c1f1 14060 if (IS_CHERRYVIEW(dev)) {
e17ac6db 14061 /* eDP not supported on port D, so don't check VBT */
e66eb81d
VS
14062 if (I915_READ(CHV_HDMID) & SDVO_DETECTED)
14063 intel_hdmi_init(dev, CHV_HDMID, PORT_D);
14064 if (I915_READ(CHV_DP_D) & DP_DETECTED)
14065 intel_dp_init(dev, CHV_DP_D, PORT_D);
9418c1f1
VS
14066 }
14067
3cfca973 14068 intel_dsi_init(dev);
09da55dc 14069 } else if (!IS_GEN2(dev) && !IS_PINEVIEW(dev)) {
27185ae1 14070 bool found = false;
7d57382e 14071
e2debe91 14072 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
b01f2c3a 14073 DRM_DEBUG_KMS("probing SDVOB\n");
e2debe91 14074 found = intel_sdvo_init(dev, GEN3_SDVOB, true);
3fec3d2f 14075 if (!found && IS_G4X(dev)) {
b01f2c3a 14076 DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
e2debe91 14077 intel_hdmi_init(dev, GEN4_HDMIB, PORT_B);
b01f2c3a 14078 }
27185ae1 14079
3fec3d2f 14080 if (!found && IS_G4X(dev))
ab9d7c30 14081 intel_dp_init(dev, DP_B, PORT_B);
725e30ad 14082 }
13520b05
KH
14083
14084 /* Before G4X SDVOC doesn't have its own detect register */
13520b05 14085
e2debe91 14086 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
b01f2c3a 14087 DRM_DEBUG_KMS("probing SDVOC\n");
e2debe91 14088 found = intel_sdvo_init(dev, GEN3_SDVOC, false);
b01f2c3a 14089 }
27185ae1 14090
e2debe91 14091 if (!found && (I915_READ(GEN3_SDVOC) & SDVO_DETECTED)) {
27185ae1 14092
3fec3d2f 14093 if (IS_G4X(dev)) {
b01f2c3a 14094 DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
e2debe91 14095 intel_hdmi_init(dev, GEN4_HDMIC, PORT_C);
b01f2c3a 14096 }
3fec3d2f 14097 if (IS_G4X(dev))
ab9d7c30 14098 intel_dp_init(dev, DP_C, PORT_C);
725e30ad 14099 }
27185ae1 14100
3fec3d2f 14101 if (IS_G4X(dev) &&
e7281eab 14102 (I915_READ(DP_D) & DP_DETECTED))
ab9d7c30 14103 intel_dp_init(dev, DP_D, PORT_D);
bad720ff 14104 } else if (IS_GEN2(dev))
79e53945
JB
14105 intel_dvo_init(dev);
14106
103a196f 14107 if (SUPPORTS_TV(dev))
79e53945
JB
14108 intel_tv_init(dev);
14109
0bc12bcb 14110 intel_psr_init(dev);
7c8f8a70 14111
b2784e15 14112 for_each_intel_encoder(dev, encoder) {
4ef69c7a
CW
14113 encoder->base.possible_crtcs = encoder->crtc_mask;
14114 encoder->base.possible_clones =
66a9278e 14115 intel_encoder_clones(encoder);
79e53945 14116 }
47356eb6 14117
dde86e2d 14118 intel_init_pch_refclk(dev);
270b3042
DV
14119
14120 drm_helper_move_panel_connectors_to_head(dev);
79e53945
JB
14121}
14122
14123static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
14124{
60a5ca01 14125 struct drm_device *dev = fb->dev;
79e53945 14126 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
79e53945 14127
ef2d633e 14128 drm_framebuffer_cleanup(fb);
60a5ca01 14129 mutex_lock(&dev->struct_mutex);
ef2d633e 14130 WARN_ON(!intel_fb->obj->framebuffer_references--);
60a5ca01
VS
14131 drm_gem_object_unreference(&intel_fb->obj->base);
14132 mutex_unlock(&dev->struct_mutex);
79e53945
JB
14133 kfree(intel_fb);
14134}
14135
14136static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
05394f39 14137 struct drm_file *file,
79e53945
JB
14138 unsigned int *handle)
14139{
14140 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
05394f39 14141 struct drm_i915_gem_object *obj = intel_fb->obj;
79e53945 14142
05394f39 14143 return drm_gem_handle_create(file, &obj->base, handle);
79e53945
JB
14144}
14145
86c98588
RV
14146static int intel_user_framebuffer_dirty(struct drm_framebuffer *fb,
14147 struct drm_file *file,
14148 unsigned flags, unsigned color,
14149 struct drm_clip_rect *clips,
14150 unsigned num_clips)
14151{
14152 struct drm_device *dev = fb->dev;
14153 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
14154 struct drm_i915_gem_object *obj = intel_fb->obj;
14155
14156 mutex_lock(&dev->struct_mutex);
74b4ea1e 14157 intel_fb_obj_flush(obj, false, ORIGIN_DIRTYFB);
86c98588
RV
14158 mutex_unlock(&dev->struct_mutex);
14159
14160 return 0;
14161}
14162
79e53945
JB
14163static const struct drm_framebuffer_funcs intel_fb_funcs = {
14164 .destroy = intel_user_framebuffer_destroy,
14165 .create_handle = intel_user_framebuffer_create_handle,
86c98588 14166 .dirty = intel_user_framebuffer_dirty,
79e53945
JB
14167};
14168
b321803d
DL
14169static
14170u32 intel_fb_pitch_limit(struct drm_device *dev, uint64_t fb_modifier,
14171 uint32_t pixel_format)
14172{
14173 u32 gen = INTEL_INFO(dev)->gen;
14174
14175 if (gen >= 9) {
14176 /* "The stride in bytes must not exceed the of the size of 8K
14177 * pixels and 32K bytes."
14178 */
14179 return min(8192*drm_format_plane_cpp(pixel_format, 0), 32768);
14180 } else if (gen >= 5 && !IS_VALLEYVIEW(dev)) {
14181 return 32*1024;
14182 } else if (gen >= 4) {
14183 if (fb_modifier == I915_FORMAT_MOD_X_TILED)
14184 return 16*1024;
14185 else
14186 return 32*1024;
14187 } else if (gen >= 3) {
14188 if (fb_modifier == I915_FORMAT_MOD_X_TILED)
14189 return 8*1024;
14190 else
14191 return 16*1024;
14192 } else {
14193 /* XXX DSPC is limited to 4k tiled */
14194 return 8*1024;
14195 }
14196}
14197
b5ea642a
DV
14198static int intel_framebuffer_init(struct drm_device *dev,
14199 struct intel_framebuffer *intel_fb,
14200 struct drm_mode_fb_cmd2 *mode_cmd,
14201 struct drm_i915_gem_object *obj)
79e53945 14202{
6761dd31 14203 unsigned int aligned_height;
79e53945 14204 int ret;
b321803d 14205 u32 pitch_limit, stride_alignment;
79e53945 14206
dd4916c5
DV
14207 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
14208
2a80eada
DV
14209 if (mode_cmd->flags & DRM_MODE_FB_MODIFIERS) {
14210 /* Enforce that fb modifier and tiling mode match, but only for
14211 * X-tiled. This is needed for FBC. */
14212 if (!!(obj->tiling_mode == I915_TILING_X) !=
14213 !!(mode_cmd->modifier[0] == I915_FORMAT_MOD_X_TILED)) {
14214 DRM_DEBUG("tiling_mode doesn't match fb modifier\n");
14215 return -EINVAL;
14216 }
14217 } else {
14218 if (obj->tiling_mode == I915_TILING_X)
14219 mode_cmd->modifier[0] = I915_FORMAT_MOD_X_TILED;
14220 else if (obj->tiling_mode == I915_TILING_Y) {
14221 DRM_DEBUG("No Y tiling for legacy addfb\n");
14222 return -EINVAL;
14223 }
14224 }
14225
9a8f0a12
TU
14226 /* Passed in modifier sanity checking. */
14227 switch (mode_cmd->modifier[0]) {
14228 case I915_FORMAT_MOD_Y_TILED:
14229 case I915_FORMAT_MOD_Yf_TILED:
14230 if (INTEL_INFO(dev)->gen < 9) {
14231 DRM_DEBUG("Unsupported tiling 0x%llx!\n",
14232 mode_cmd->modifier[0]);
14233 return -EINVAL;
14234 }
14235 case DRM_FORMAT_MOD_NONE:
14236 case I915_FORMAT_MOD_X_TILED:
14237 break;
14238 default:
c0f40428
JB
14239 DRM_DEBUG("Unsupported fb modifier 0x%llx!\n",
14240 mode_cmd->modifier[0]);
57cd6508 14241 return -EINVAL;
c16ed4be 14242 }
57cd6508 14243
b321803d
DL
14244 stride_alignment = intel_fb_stride_alignment(dev, mode_cmd->modifier[0],
14245 mode_cmd->pixel_format);
14246 if (mode_cmd->pitches[0] & (stride_alignment - 1)) {
14247 DRM_DEBUG("pitch (%d) must be at least %u byte aligned\n",
14248 mode_cmd->pitches[0], stride_alignment);
57cd6508 14249 return -EINVAL;
c16ed4be 14250 }
57cd6508 14251
b321803d
DL
14252 pitch_limit = intel_fb_pitch_limit(dev, mode_cmd->modifier[0],
14253 mode_cmd->pixel_format);
a35cdaa0 14254 if (mode_cmd->pitches[0] > pitch_limit) {
b321803d
DL
14255 DRM_DEBUG("%s pitch (%u) must be at less than %d\n",
14256 mode_cmd->modifier[0] != DRM_FORMAT_MOD_NONE ?
2a80eada 14257 "tiled" : "linear",
a35cdaa0 14258 mode_cmd->pitches[0], pitch_limit);
5d7bd705 14259 return -EINVAL;
c16ed4be 14260 }
5d7bd705 14261
2a80eada 14262 if (mode_cmd->modifier[0] == I915_FORMAT_MOD_X_TILED &&
c16ed4be
CW
14263 mode_cmd->pitches[0] != obj->stride) {
14264 DRM_DEBUG("pitch (%d) must match tiling stride (%d)\n",
14265 mode_cmd->pitches[0], obj->stride);
5d7bd705 14266 return -EINVAL;
c16ed4be 14267 }
5d7bd705 14268
57779d06 14269 /* Reject formats not supported by any plane early. */
308e5bcb 14270 switch (mode_cmd->pixel_format) {
57779d06 14271 case DRM_FORMAT_C8:
04b3924d
VS
14272 case DRM_FORMAT_RGB565:
14273 case DRM_FORMAT_XRGB8888:
14274 case DRM_FORMAT_ARGB8888:
57779d06
VS
14275 break;
14276 case DRM_FORMAT_XRGB1555:
c16ed4be 14277 if (INTEL_INFO(dev)->gen > 3) {
4ee62c76
VS
14278 DRM_DEBUG("unsupported pixel format: %s\n",
14279 drm_get_format_name(mode_cmd->pixel_format));
57779d06 14280 return -EINVAL;
c16ed4be 14281 }
57779d06 14282 break;
57779d06 14283 case DRM_FORMAT_ABGR8888:
6c0fd451
DL
14284 if (!IS_VALLEYVIEW(dev) && INTEL_INFO(dev)->gen < 9) {
14285 DRM_DEBUG("unsupported pixel format: %s\n",
14286 drm_get_format_name(mode_cmd->pixel_format));
14287 return -EINVAL;
14288 }
14289 break;
14290 case DRM_FORMAT_XBGR8888:
04b3924d 14291 case DRM_FORMAT_XRGB2101010:
57779d06 14292 case DRM_FORMAT_XBGR2101010:
c16ed4be 14293 if (INTEL_INFO(dev)->gen < 4) {
4ee62c76
VS
14294 DRM_DEBUG("unsupported pixel format: %s\n",
14295 drm_get_format_name(mode_cmd->pixel_format));
57779d06 14296 return -EINVAL;
c16ed4be 14297 }
b5626747 14298 break;
7531208b
DL
14299 case DRM_FORMAT_ABGR2101010:
14300 if (!IS_VALLEYVIEW(dev)) {
14301 DRM_DEBUG("unsupported pixel format: %s\n",
14302 drm_get_format_name(mode_cmd->pixel_format));
14303 return -EINVAL;
14304 }
14305 break;
04b3924d
VS
14306 case DRM_FORMAT_YUYV:
14307 case DRM_FORMAT_UYVY:
14308 case DRM_FORMAT_YVYU:
14309 case DRM_FORMAT_VYUY:
c16ed4be 14310 if (INTEL_INFO(dev)->gen < 5) {
4ee62c76
VS
14311 DRM_DEBUG("unsupported pixel format: %s\n",
14312 drm_get_format_name(mode_cmd->pixel_format));
57779d06 14313 return -EINVAL;
c16ed4be 14314 }
57cd6508
CW
14315 break;
14316 default:
4ee62c76
VS
14317 DRM_DEBUG("unsupported pixel format: %s\n",
14318 drm_get_format_name(mode_cmd->pixel_format));
57cd6508
CW
14319 return -EINVAL;
14320 }
14321
90f9a336
VS
14322 /* FIXME need to adjust LINOFF/TILEOFF accordingly. */
14323 if (mode_cmd->offsets[0] != 0)
14324 return -EINVAL;
14325
ec2c981e 14326 aligned_height = intel_fb_align_height(dev, mode_cmd->height,
091df6cb
DV
14327 mode_cmd->pixel_format,
14328 mode_cmd->modifier[0]);
53155c0a
DV
14329 /* FIXME drm helper for size checks (especially planar formats)? */
14330 if (obj->base.size < aligned_height * mode_cmd->pitches[0])
14331 return -EINVAL;
14332
c7d73f6a
DV
14333 drm_helper_mode_fill_fb_struct(&intel_fb->base, mode_cmd);
14334 intel_fb->obj = obj;
80075d49 14335 intel_fb->obj->framebuffer_references++;
c7d73f6a 14336
79e53945
JB
14337 ret = drm_framebuffer_init(dev, &intel_fb->base, &intel_fb_funcs);
14338 if (ret) {
14339 DRM_ERROR("framebuffer init failed %d\n", ret);
14340 return ret;
14341 }
14342
79e53945
JB
14343 return 0;
14344}
14345
79e53945
JB
14346static struct drm_framebuffer *
14347intel_user_framebuffer_create(struct drm_device *dev,
14348 struct drm_file *filp,
308e5bcb 14349 struct drm_mode_fb_cmd2 *mode_cmd)
79e53945 14350{
05394f39 14351 struct drm_i915_gem_object *obj;
79e53945 14352
308e5bcb
JB
14353 obj = to_intel_bo(drm_gem_object_lookup(dev, filp,
14354 mode_cmd->handles[0]));
c8725226 14355 if (&obj->base == NULL)
cce13ff7 14356 return ERR_PTR(-ENOENT);
79e53945 14357
d2dff872 14358 return intel_framebuffer_create(dev, mode_cmd, obj);
79e53945
JB
14359}
14360
0695726e 14361#ifndef CONFIG_DRM_FBDEV_EMULATION
0632fef6 14362static inline void intel_fbdev_output_poll_changed(struct drm_device *dev)
4520f53a
DV
14363{
14364}
14365#endif
14366
79e53945 14367static const struct drm_mode_config_funcs intel_mode_funcs = {
79e53945 14368 .fb_create = intel_user_framebuffer_create,
0632fef6 14369 .output_poll_changed = intel_fbdev_output_poll_changed,
5ee67f1c
MR
14370 .atomic_check = intel_atomic_check,
14371 .atomic_commit = intel_atomic_commit,
de419ab6
ML
14372 .atomic_state_alloc = intel_atomic_state_alloc,
14373 .atomic_state_clear = intel_atomic_state_clear,
79e53945
JB
14374};
14375
e70236a8
JB
14376/* Set up chip specific display functions */
14377static void intel_init_display(struct drm_device *dev)
14378{
14379 struct drm_i915_private *dev_priv = dev->dev_private;
14380
ee9300bb
DV
14381 if (HAS_PCH_SPLIT(dev) || IS_G4X(dev))
14382 dev_priv->display.find_dpll = g4x_find_best_dpll;
ef9348c8
CML
14383 else if (IS_CHERRYVIEW(dev))
14384 dev_priv->display.find_dpll = chv_find_best_dpll;
ee9300bb
DV
14385 else if (IS_VALLEYVIEW(dev))
14386 dev_priv->display.find_dpll = vlv_find_best_dpll;
14387 else if (IS_PINEVIEW(dev))
14388 dev_priv->display.find_dpll = pnv_find_best_dpll;
14389 else
14390 dev_priv->display.find_dpll = i9xx_find_best_dpll;
14391
bc8d7dff
DL
14392 if (INTEL_INFO(dev)->gen >= 9) {
14393 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
5724dbd1
DL
14394 dev_priv->display.get_initial_plane_config =
14395 skylake_get_initial_plane_config;
bc8d7dff
DL
14396 dev_priv->display.crtc_compute_clock =
14397 haswell_crtc_compute_clock;
14398 dev_priv->display.crtc_enable = haswell_crtc_enable;
14399 dev_priv->display.crtc_disable = haswell_crtc_disable;
bc8d7dff
DL
14400 dev_priv->display.update_primary_plane =
14401 skylake_update_primary_plane;
14402 } else if (HAS_DDI(dev)) {
0e8ffe1b 14403 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
5724dbd1
DL
14404 dev_priv->display.get_initial_plane_config =
14405 ironlake_get_initial_plane_config;
797d0259
ACO
14406 dev_priv->display.crtc_compute_clock =
14407 haswell_crtc_compute_clock;
4f771f10
PZ
14408 dev_priv->display.crtc_enable = haswell_crtc_enable;
14409 dev_priv->display.crtc_disable = haswell_crtc_disable;
bc8d7dff
DL
14410 dev_priv->display.update_primary_plane =
14411 ironlake_update_primary_plane;
09b4ddf9 14412 } else if (HAS_PCH_SPLIT(dev)) {
0e8ffe1b 14413 dev_priv->display.get_pipe_config = ironlake_get_pipe_config;
5724dbd1
DL
14414 dev_priv->display.get_initial_plane_config =
14415 ironlake_get_initial_plane_config;
3fb37703
ACO
14416 dev_priv->display.crtc_compute_clock =
14417 ironlake_crtc_compute_clock;
76e5a89c
DV
14418 dev_priv->display.crtc_enable = ironlake_crtc_enable;
14419 dev_priv->display.crtc_disable = ironlake_crtc_disable;
262ca2b0
MR
14420 dev_priv->display.update_primary_plane =
14421 ironlake_update_primary_plane;
89b667f8
JB
14422 } else if (IS_VALLEYVIEW(dev)) {
14423 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
5724dbd1
DL
14424 dev_priv->display.get_initial_plane_config =
14425 i9xx_get_initial_plane_config;
d6dfee7a 14426 dev_priv->display.crtc_compute_clock = i9xx_crtc_compute_clock;
89b667f8
JB
14427 dev_priv->display.crtc_enable = valleyview_crtc_enable;
14428 dev_priv->display.crtc_disable = i9xx_crtc_disable;
262ca2b0
MR
14429 dev_priv->display.update_primary_plane =
14430 i9xx_update_primary_plane;
f564048e 14431 } else {
0e8ffe1b 14432 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
5724dbd1
DL
14433 dev_priv->display.get_initial_plane_config =
14434 i9xx_get_initial_plane_config;
d6dfee7a 14435 dev_priv->display.crtc_compute_clock = i9xx_crtc_compute_clock;
76e5a89c
DV
14436 dev_priv->display.crtc_enable = i9xx_crtc_enable;
14437 dev_priv->display.crtc_disable = i9xx_crtc_disable;
262ca2b0
MR
14438 dev_priv->display.update_primary_plane =
14439 i9xx_update_primary_plane;
f564048e 14440 }
e70236a8 14441
e70236a8 14442 /* Returns the core display clock speed */
1652d19e
VS
14443 if (IS_SKYLAKE(dev))
14444 dev_priv->display.get_display_clock_speed =
14445 skylake_get_display_clock_speed;
acd3f3d3
BP
14446 else if (IS_BROXTON(dev))
14447 dev_priv->display.get_display_clock_speed =
14448 broxton_get_display_clock_speed;
1652d19e
VS
14449 else if (IS_BROADWELL(dev))
14450 dev_priv->display.get_display_clock_speed =
14451 broadwell_get_display_clock_speed;
14452 else if (IS_HASWELL(dev))
14453 dev_priv->display.get_display_clock_speed =
14454 haswell_get_display_clock_speed;
14455 else if (IS_VALLEYVIEW(dev))
25eb05fc
JB
14456 dev_priv->display.get_display_clock_speed =
14457 valleyview_get_display_clock_speed;
b37a6434
VS
14458 else if (IS_GEN5(dev))
14459 dev_priv->display.get_display_clock_speed =
14460 ilk_get_display_clock_speed;
a7c66cd8 14461 else if (IS_I945G(dev) || IS_BROADWATER(dev) ||
34edce2f 14462 IS_GEN6(dev) || IS_IVYBRIDGE(dev))
e70236a8
JB
14463 dev_priv->display.get_display_clock_speed =
14464 i945_get_display_clock_speed;
34edce2f
VS
14465 else if (IS_GM45(dev))
14466 dev_priv->display.get_display_clock_speed =
14467 gm45_get_display_clock_speed;
14468 else if (IS_CRESTLINE(dev))
14469 dev_priv->display.get_display_clock_speed =
14470 i965gm_get_display_clock_speed;
14471 else if (IS_PINEVIEW(dev))
14472 dev_priv->display.get_display_clock_speed =
14473 pnv_get_display_clock_speed;
14474 else if (IS_G33(dev) || IS_G4X(dev))
14475 dev_priv->display.get_display_clock_speed =
14476 g33_get_display_clock_speed;
e70236a8
JB
14477 else if (IS_I915G(dev))
14478 dev_priv->display.get_display_clock_speed =
14479 i915_get_display_clock_speed;
257a7ffc 14480 else if (IS_I945GM(dev) || IS_845G(dev))
e70236a8
JB
14481 dev_priv->display.get_display_clock_speed =
14482 i9xx_misc_get_display_clock_speed;
257a7ffc
DV
14483 else if (IS_PINEVIEW(dev))
14484 dev_priv->display.get_display_clock_speed =
14485 pnv_get_display_clock_speed;
e70236a8
JB
14486 else if (IS_I915GM(dev))
14487 dev_priv->display.get_display_clock_speed =
14488 i915gm_get_display_clock_speed;
14489 else if (IS_I865G(dev))
14490 dev_priv->display.get_display_clock_speed =
14491 i865_get_display_clock_speed;
f0f8a9ce 14492 else if (IS_I85X(dev))
e70236a8 14493 dev_priv->display.get_display_clock_speed =
1b1d2716 14494 i85x_get_display_clock_speed;
623e01e5
VS
14495 else { /* 830 */
14496 WARN(!IS_I830(dev), "Unknown platform. Assuming 133 MHz CDCLK\n");
e70236a8
JB
14497 dev_priv->display.get_display_clock_speed =
14498 i830_get_display_clock_speed;
623e01e5 14499 }
e70236a8 14500
7c10a2b5 14501 if (IS_GEN5(dev)) {
3bb11b53 14502 dev_priv->display.fdi_link_train = ironlake_fdi_link_train;
3bb11b53
SJ
14503 } else if (IS_GEN6(dev)) {
14504 dev_priv->display.fdi_link_train = gen6_fdi_link_train;
3bb11b53
SJ
14505 } else if (IS_IVYBRIDGE(dev)) {
14506 /* FIXME: detect B0+ stepping and use auto training */
14507 dev_priv->display.fdi_link_train = ivb_manual_fdi_link_train;
059b2fe9 14508 } else if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
3bb11b53 14509 dev_priv->display.fdi_link_train = hsw_fdi_link_train;
27c329ed
ML
14510 if (IS_BROADWELL(dev)) {
14511 dev_priv->display.modeset_commit_cdclk =
14512 broadwell_modeset_commit_cdclk;
14513 dev_priv->display.modeset_calc_cdclk =
14514 broadwell_modeset_calc_cdclk;
14515 }
30a970c6 14516 } else if (IS_VALLEYVIEW(dev)) {
27c329ed
ML
14517 dev_priv->display.modeset_commit_cdclk =
14518 valleyview_modeset_commit_cdclk;
14519 dev_priv->display.modeset_calc_cdclk =
14520 valleyview_modeset_calc_cdclk;
f8437dd1 14521 } else if (IS_BROXTON(dev)) {
27c329ed
ML
14522 dev_priv->display.modeset_commit_cdclk =
14523 broxton_modeset_commit_cdclk;
14524 dev_priv->display.modeset_calc_cdclk =
14525 broxton_modeset_calc_cdclk;
e70236a8 14526 }
8c9f3aaf 14527
8c9f3aaf
JB
14528 switch (INTEL_INFO(dev)->gen) {
14529 case 2:
14530 dev_priv->display.queue_flip = intel_gen2_queue_flip;
14531 break;
14532
14533 case 3:
14534 dev_priv->display.queue_flip = intel_gen3_queue_flip;
14535 break;
14536
14537 case 4:
14538 case 5:
14539 dev_priv->display.queue_flip = intel_gen4_queue_flip;
14540 break;
14541
14542 case 6:
14543 dev_priv->display.queue_flip = intel_gen6_queue_flip;
14544 break;
7c9017e5 14545 case 7:
4e0bbc31 14546 case 8: /* FIXME(BDW): Check that the gen8 RCS flip works. */
7c9017e5
JB
14547 dev_priv->display.queue_flip = intel_gen7_queue_flip;
14548 break;
830c81db 14549 case 9:
ba343e02
TU
14550 /* Drop through - unsupported since execlist only. */
14551 default:
14552 /* Default just returns -ENODEV to indicate unsupported */
14553 dev_priv->display.queue_flip = intel_default_queue_flip;
8c9f3aaf 14554 }
7bd688cd 14555
e39b999a 14556 mutex_init(&dev_priv->pps_mutex);
e70236a8
JB
14557}
14558
b690e96c
JB
14559/*
14560 * Some BIOSes insist on assuming the GPU's pipe A is enabled at suspend,
14561 * resume, or other times. This quirk makes sure that's the case for
14562 * affected systems.
14563 */
0206e353 14564static void quirk_pipea_force(struct drm_device *dev)
b690e96c
JB
14565{
14566 struct drm_i915_private *dev_priv = dev->dev_private;
14567
14568 dev_priv->quirks |= QUIRK_PIPEA_FORCE;
bc0daf48 14569 DRM_INFO("applying pipe a force quirk\n");
b690e96c
JB
14570}
14571
b6b5d049
VS
14572static void quirk_pipeb_force(struct drm_device *dev)
14573{
14574 struct drm_i915_private *dev_priv = dev->dev_private;
14575
14576 dev_priv->quirks |= QUIRK_PIPEB_FORCE;
14577 DRM_INFO("applying pipe b force quirk\n");
14578}
14579
435793df
KP
14580/*
14581 * Some machines (Lenovo U160) do not work with SSC on LVDS for some reason
14582 */
14583static void quirk_ssc_force_disable(struct drm_device *dev)
14584{
14585 struct drm_i915_private *dev_priv = dev->dev_private;
14586 dev_priv->quirks |= QUIRK_LVDS_SSC_DISABLE;
bc0daf48 14587 DRM_INFO("applying lvds SSC disable quirk\n");
435793df
KP
14588}
14589
4dca20ef 14590/*
5a15ab5b
CE
14591 * A machine (e.g. Acer Aspire 5734Z) may need to invert the panel backlight
14592 * brightness value
4dca20ef
CE
14593 */
14594static void quirk_invert_brightness(struct drm_device *dev)
14595{
14596 struct drm_i915_private *dev_priv = dev->dev_private;
14597 dev_priv->quirks |= QUIRK_INVERT_BRIGHTNESS;
bc0daf48 14598 DRM_INFO("applying inverted panel brightness quirk\n");
435793df
KP
14599}
14600
9c72cc6f
SD
14601/* Some VBT's incorrectly indicate no backlight is present */
14602static void quirk_backlight_present(struct drm_device *dev)
14603{
14604 struct drm_i915_private *dev_priv = dev->dev_private;
14605 dev_priv->quirks |= QUIRK_BACKLIGHT_PRESENT;
14606 DRM_INFO("applying backlight present quirk\n");
14607}
14608
b690e96c
JB
14609struct intel_quirk {
14610 int device;
14611 int subsystem_vendor;
14612 int subsystem_device;
14613 void (*hook)(struct drm_device *dev);
14614};
14615
5f85f176
EE
14616/* For systems that don't have a meaningful PCI subdevice/subvendor ID */
14617struct intel_dmi_quirk {
14618 void (*hook)(struct drm_device *dev);
14619 const struct dmi_system_id (*dmi_id_list)[];
14620};
14621
14622static int intel_dmi_reverse_brightness(const struct dmi_system_id *id)
14623{
14624 DRM_INFO("Backlight polarity reversed on %s\n", id->ident);
14625 return 1;
14626}
14627
14628static const struct intel_dmi_quirk intel_dmi_quirks[] = {
14629 {
14630 .dmi_id_list = &(const struct dmi_system_id[]) {
14631 {
14632 .callback = intel_dmi_reverse_brightness,
14633 .ident = "NCR Corporation",
14634 .matches = {DMI_MATCH(DMI_SYS_VENDOR, "NCR Corporation"),
14635 DMI_MATCH(DMI_PRODUCT_NAME, ""),
14636 },
14637 },
14638 { } /* terminating entry */
14639 },
14640 .hook = quirk_invert_brightness,
14641 },
14642};
14643
c43b5634 14644static struct intel_quirk intel_quirks[] = {
b690e96c
JB
14645 /* Toshiba Protege R-205, S-209 needs pipe A force quirk */
14646 { 0x2592, 0x1179, 0x0001, quirk_pipea_force },
14647
b690e96c
JB
14648 /* ThinkPad T60 needs pipe A force quirk (bug #16494) */
14649 { 0x2782, 0x17aa, 0x201a, quirk_pipea_force },
14650
5f080c0f
VS
14651 /* 830 needs to leave pipe A & dpll A up */
14652 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
14653
b6b5d049
VS
14654 /* 830 needs to leave pipe B & dpll B up */
14655 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipeb_force },
14656
435793df
KP
14657 /* Lenovo U160 cannot use SSC on LVDS */
14658 { 0x0046, 0x17aa, 0x3920, quirk_ssc_force_disable },
070d329a
MAS
14659
14660 /* Sony Vaio Y cannot use SSC on LVDS */
14661 { 0x0046, 0x104d, 0x9076, quirk_ssc_force_disable },
5a15ab5b 14662
be505f64
AH
14663 /* Acer Aspire 5734Z must invert backlight brightness */
14664 { 0x2a42, 0x1025, 0x0459, quirk_invert_brightness },
14665
14666 /* Acer/eMachines G725 */
14667 { 0x2a42, 0x1025, 0x0210, quirk_invert_brightness },
14668
14669 /* Acer/eMachines e725 */
14670 { 0x2a42, 0x1025, 0x0212, quirk_invert_brightness },
14671
14672 /* Acer/Packard Bell NCL20 */
14673 { 0x2a42, 0x1025, 0x034b, quirk_invert_brightness },
14674
14675 /* Acer Aspire 4736Z */
14676 { 0x2a42, 0x1025, 0x0260, quirk_invert_brightness },
0f540c3a
JN
14677
14678 /* Acer Aspire 5336 */
14679 { 0x2a42, 0x1025, 0x048a, quirk_invert_brightness },
2e93a1aa
SD
14680
14681 /* Acer C720 and C720P Chromebooks (Celeron 2955U) have backlights */
14682 { 0x0a06, 0x1025, 0x0a11, quirk_backlight_present },
d4967d8c 14683
dfb3d47b
SD
14684 /* Acer C720 Chromebook (Core i3 4005U) */
14685 { 0x0a16, 0x1025, 0x0a11, quirk_backlight_present },
14686
b2a9601c 14687 /* Apple Macbook 2,1 (Core 2 T7400) */
14688 { 0x27a2, 0x8086, 0x7270, quirk_backlight_present },
14689
d4967d8c
SD
14690 /* Toshiba CB35 Chromebook (Celeron 2955U) */
14691 { 0x0a06, 0x1179, 0x0a88, quirk_backlight_present },
724cb06f
SD
14692
14693 /* HP Chromebook 14 (Celeron 2955U) */
14694 { 0x0a06, 0x103c, 0x21ed, quirk_backlight_present },
cf6f0af9
JN
14695
14696 /* Dell Chromebook 11 */
14697 { 0x0a06, 0x1028, 0x0a35, quirk_backlight_present },
b690e96c
JB
14698};
14699
14700static void intel_init_quirks(struct drm_device *dev)
14701{
14702 struct pci_dev *d = dev->pdev;
14703 int i;
14704
14705 for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
14706 struct intel_quirk *q = &intel_quirks[i];
14707
14708 if (d->device == q->device &&
14709 (d->subsystem_vendor == q->subsystem_vendor ||
14710 q->subsystem_vendor == PCI_ANY_ID) &&
14711 (d->subsystem_device == q->subsystem_device ||
14712 q->subsystem_device == PCI_ANY_ID))
14713 q->hook(dev);
14714 }
5f85f176
EE
14715 for (i = 0; i < ARRAY_SIZE(intel_dmi_quirks); i++) {
14716 if (dmi_check_system(*intel_dmi_quirks[i].dmi_id_list) != 0)
14717 intel_dmi_quirks[i].hook(dev);
14718 }
b690e96c
JB
14719}
14720
9cce37f4
JB
14721/* Disable the VGA plane that we never use */
14722static void i915_disable_vga(struct drm_device *dev)
14723{
14724 struct drm_i915_private *dev_priv = dev->dev_private;
14725 u8 sr1;
766aa1c4 14726 u32 vga_reg = i915_vgacntrl_reg(dev);
9cce37f4 14727
2b37c616 14728 /* WaEnableVGAAccessThroughIOPort:ctg,elk,ilk,snb,ivb,vlv,hsw */
9cce37f4 14729 vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
3fdcf431 14730 outb(SR01, VGA_SR_INDEX);
9cce37f4
JB
14731 sr1 = inb(VGA_SR_DATA);
14732 outb(sr1 | 1<<5, VGA_SR_DATA);
14733 vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
14734 udelay(300);
14735
01f5a626 14736 I915_WRITE(vga_reg, VGA_DISP_DISABLE);
9cce37f4
JB
14737 POSTING_READ(vga_reg);
14738}
14739
f817586c
DV
14740void intel_modeset_init_hw(struct drm_device *dev)
14741{
b6283055 14742 intel_update_cdclk(dev);
a8f78b58 14743 intel_prepare_ddi(dev);
f817586c 14744 intel_init_clock_gating(dev);
8090c6b9 14745 intel_enable_gt_powersave(dev);
f817586c
DV
14746}
14747
79e53945
JB
14748void intel_modeset_init(struct drm_device *dev)
14749{
652c393a 14750 struct drm_i915_private *dev_priv = dev->dev_private;
1fe47785 14751 int sprite, ret;
8cc87b75 14752 enum pipe pipe;
46f297fb 14753 struct intel_crtc *crtc;
79e53945
JB
14754
14755 drm_mode_config_init(dev);
14756
14757 dev->mode_config.min_width = 0;
14758 dev->mode_config.min_height = 0;
14759
019d96cb
DA
14760 dev->mode_config.preferred_depth = 24;
14761 dev->mode_config.prefer_shadow = 1;
14762
25bab385
TU
14763 dev->mode_config.allow_fb_modifiers = true;
14764
e6ecefaa 14765 dev->mode_config.funcs = &intel_mode_funcs;
79e53945 14766
b690e96c
JB
14767 intel_init_quirks(dev);
14768
1fa61106
ED
14769 intel_init_pm(dev);
14770
e3c74757
BW
14771 if (INTEL_INFO(dev)->num_pipes == 0)
14772 return;
14773
69f92f67
LW
14774 /*
14775 * There may be no VBT; and if the BIOS enabled SSC we can
14776 * just keep using it to avoid unnecessary flicker. Whereas if the
14777 * BIOS isn't using it, don't assume it will work even if the VBT
14778 * indicates as much.
14779 */
14780 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)) {
14781 bool bios_lvds_use_ssc = !!(I915_READ(PCH_DREF_CONTROL) &
14782 DREF_SSC1_ENABLE);
14783
14784 if (dev_priv->vbt.lvds_use_ssc != bios_lvds_use_ssc) {
14785 DRM_DEBUG_KMS("SSC %sabled by BIOS, overriding VBT which says %sabled\n",
14786 bios_lvds_use_ssc ? "en" : "dis",
14787 dev_priv->vbt.lvds_use_ssc ? "en" : "dis");
14788 dev_priv->vbt.lvds_use_ssc = bios_lvds_use_ssc;
14789 }
14790 }
14791
e70236a8 14792 intel_init_display(dev);
7c10a2b5 14793 intel_init_audio(dev);
e70236a8 14794
a6c45cf0
CW
14795 if (IS_GEN2(dev)) {
14796 dev->mode_config.max_width = 2048;
14797 dev->mode_config.max_height = 2048;
14798 } else if (IS_GEN3(dev)) {
5e4d6fa7
KP
14799 dev->mode_config.max_width = 4096;
14800 dev->mode_config.max_height = 4096;
79e53945 14801 } else {
a6c45cf0
CW
14802 dev->mode_config.max_width = 8192;
14803 dev->mode_config.max_height = 8192;
79e53945 14804 }
068be561 14805
dc41c154
VS
14806 if (IS_845G(dev) || IS_I865G(dev)) {
14807 dev->mode_config.cursor_width = IS_845G(dev) ? 64 : 512;
14808 dev->mode_config.cursor_height = 1023;
14809 } else if (IS_GEN2(dev)) {
068be561
DL
14810 dev->mode_config.cursor_width = GEN2_CURSOR_WIDTH;
14811 dev->mode_config.cursor_height = GEN2_CURSOR_HEIGHT;
14812 } else {
14813 dev->mode_config.cursor_width = MAX_CURSOR_WIDTH;
14814 dev->mode_config.cursor_height = MAX_CURSOR_HEIGHT;
14815 }
14816
5d4545ae 14817 dev->mode_config.fb_base = dev_priv->gtt.mappable_base;
79e53945 14818
28c97730 14819 DRM_DEBUG_KMS("%d display pipe%s available.\n",
7eb552ae
BW
14820 INTEL_INFO(dev)->num_pipes,
14821 INTEL_INFO(dev)->num_pipes > 1 ? "s" : "");
79e53945 14822
055e393f 14823 for_each_pipe(dev_priv, pipe) {
8cc87b75 14824 intel_crtc_init(dev, pipe);
3bdcfc0c 14825 for_each_sprite(dev_priv, pipe, sprite) {
1fe47785 14826 ret = intel_plane_init(dev, pipe, sprite);
7f1f3851 14827 if (ret)
06da8da2 14828 DRM_DEBUG_KMS("pipe %c sprite %c init failed: %d\n",
1fe47785 14829 pipe_name(pipe), sprite_name(pipe, sprite), ret);
7f1f3851 14830 }
79e53945
JB
14831 }
14832
bfa7df01
VS
14833 intel_update_czclk(dev_priv);
14834 intel_update_cdclk(dev);
14835
e72f9fbf 14836 intel_shared_dpll_init(dev);
ee7b9f93 14837
9cce37f4
JB
14838 /* Just disable it once at startup */
14839 i915_disable_vga(dev);
79e53945 14840 intel_setup_outputs(dev);
11be49eb
CW
14841
14842 /* Just in case the BIOS is doing something questionable. */
7733b49b 14843 intel_fbc_disable(dev_priv);
fa9fa083 14844
6e9f798d 14845 drm_modeset_lock_all(dev);
043e9bda 14846 intel_modeset_setup_hw_state(dev);
6e9f798d 14847 drm_modeset_unlock_all(dev);
46f297fb 14848
d3fcc808 14849 for_each_intel_crtc(dev, crtc) {
eeebeac5
ML
14850 struct intel_initial_plane_config plane_config = {};
14851
46f297fb
JB
14852 if (!crtc->active)
14853 continue;
14854
46f297fb 14855 /*
46f297fb
JB
14856 * Note that reserving the BIOS fb up front prevents us
14857 * from stuffing other stolen allocations like the ring
14858 * on top. This prevents some ugliness at boot time, and
14859 * can even allow for smooth boot transitions if the BIOS
14860 * fb is large enough for the active pipe configuration.
14861 */
eeebeac5
ML
14862 dev_priv->display.get_initial_plane_config(crtc,
14863 &plane_config);
14864
14865 /*
14866 * If the fb is shared between multiple heads, we'll
14867 * just get the first one.
14868 */
14869 intel_find_initial_plane_obj(crtc, &plane_config);
46f297fb 14870 }
2c7111db
CW
14871}
14872
7fad798e
DV
14873static void intel_enable_pipe_a(struct drm_device *dev)
14874{
14875 struct intel_connector *connector;
14876 struct drm_connector *crt = NULL;
14877 struct intel_load_detect_pipe load_detect_temp;
208bf9fd 14878 struct drm_modeset_acquire_ctx *ctx = dev->mode_config.acquire_ctx;
7fad798e
DV
14879
14880 /* We can't just switch on the pipe A, we need to set things up with a
14881 * proper mode and output configuration. As a gross hack, enable pipe A
14882 * by enabling the load detect pipe once. */
3a3371ff 14883 for_each_intel_connector(dev, connector) {
7fad798e
DV
14884 if (connector->encoder->type == INTEL_OUTPUT_ANALOG) {
14885 crt = &connector->base;
14886 break;
14887 }
14888 }
14889
14890 if (!crt)
14891 return;
14892
208bf9fd 14893 if (intel_get_load_detect_pipe(crt, NULL, &load_detect_temp, ctx))
49172fee 14894 intel_release_load_detect_pipe(crt, &load_detect_temp, ctx);
7fad798e
DV
14895}
14896
fa555837
DV
14897static bool
14898intel_check_plane_mapping(struct intel_crtc *crtc)
14899{
7eb552ae
BW
14900 struct drm_device *dev = crtc->base.dev;
14901 struct drm_i915_private *dev_priv = dev->dev_private;
649636ef 14902 u32 val;
fa555837 14903
7eb552ae 14904 if (INTEL_INFO(dev)->num_pipes == 1)
fa555837
DV
14905 return true;
14906
649636ef 14907 val = I915_READ(DSPCNTR(!crtc->plane));
fa555837
DV
14908
14909 if ((val & DISPLAY_PLANE_ENABLE) &&
14910 (!!(val & DISPPLANE_SEL_PIPE_MASK) == crtc->pipe))
14911 return false;
14912
14913 return true;
14914}
14915
02e93c35
VS
14916static bool intel_crtc_has_encoders(struct intel_crtc *crtc)
14917{
14918 struct drm_device *dev = crtc->base.dev;
14919 struct intel_encoder *encoder;
14920
14921 for_each_encoder_on_crtc(dev, &crtc->base, encoder)
14922 return true;
14923
14924 return false;
14925}
14926
24929352
DV
14927static void intel_sanitize_crtc(struct intel_crtc *crtc)
14928{
14929 struct drm_device *dev = crtc->base.dev;
14930 struct drm_i915_private *dev_priv = dev->dev_private;
fa555837 14931 u32 reg;
24929352 14932
24929352 14933 /* Clear any frame start delays used for debugging left by the BIOS */
6e3c9717 14934 reg = PIPECONF(crtc->config->cpu_transcoder);
24929352
DV
14935 I915_WRITE(reg, I915_READ(reg) & ~PIPECONF_FRAME_START_DELAY_MASK);
14936
d3eaf884 14937 /* restore vblank interrupts to correct state */
9625604c 14938 drm_crtc_vblank_reset(&crtc->base);
d297e103 14939 if (crtc->active) {
f9cd7b88
VS
14940 struct intel_plane *plane;
14941
9625604c 14942 drm_crtc_vblank_on(&crtc->base);
f9cd7b88
VS
14943
14944 /* Disable everything but the primary plane */
14945 for_each_intel_plane_on_crtc(dev, crtc, plane) {
14946 if (plane->base.type == DRM_PLANE_TYPE_PRIMARY)
14947 continue;
14948
14949 plane->disable_plane(&plane->base, &crtc->base);
14950 }
9625604c 14951 }
d3eaf884 14952
24929352 14953 /* We need to sanitize the plane -> pipe mapping first because this will
fa555837
DV
14954 * disable the crtc (and hence change the state) if it is wrong. Note
14955 * that gen4+ has a fixed plane -> pipe mapping. */
14956 if (INTEL_INFO(dev)->gen < 4 && !intel_check_plane_mapping(crtc)) {
24929352
DV
14957 bool plane;
14958
24929352
DV
14959 DRM_DEBUG_KMS("[CRTC:%d] wrong plane connection detected!\n",
14960 crtc->base.base.id);
14961
14962 /* Pipe has the wrong plane attached and the plane is active.
14963 * Temporarily change the plane mapping and disable everything
14964 * ... */
14965 plane = crtc->plane;
b70709a6 14966 to_intel_plane_state(crtc->base.primary->state)->visible = true;
24929352 14967 crtc->plane = !plane;
b17d48e2 14968 intel_crtc_disable_noatomic(&crtc->base);
24929352 14969 crtc->plane = plane;
24929352 14970 }
24929352 14971
7fad798e
DV
14972 if (dev_priv->quirks & QUIRK_PIPEA_FORCE &&
14973 crtc->pipe == PIPE_A && !crtc->active) {
14974 /* BIOS forgot to enable pipe A, this mostly happens after
14975 * resume. Force-enable the pipe to fix this, the update_dpms
14976 * call below we restore the pipe to the right state, but leave
14977 * the required bits on. */
14978 intel_enable_pipe_a(dev);
14979 }
14980
24929352
DV
14981 /* Adjust the state of the output pipe according to whether we
14982 * have active connectors/encoders. */
02e93c35 14983 if (!intel_crtc_has_encoders(crtc))
b17d48e2 14984 intel_crtc_disable_noatomic(&crtc->base);
24929352 14985
53d9f4e9 14986 if (crtc->active != crtc->base.state->active) {
02e93c35 14987 struct intel_encoder *encoder;
24929352
DV
14988
14989 /* This can happen either due to bugs in the get_hw_state
b17d48e2
ML
14990 * functions or because of calls to intel_crtc_disable_noatomic,
14991 * or because the pipe is force-enabled due to the
24929352
DV
14992 * pipe A quirk. */
14993 DRM_DEBUG_KMS("[CRTC:%d] hw state adjusted, was %s, now %s\n",
14994 crtc->base.base.id,
83d65738 14995 crtc->base.state->enable ? "enabled" : "disabled",
24929352
DV
14996 crtc->active ? "enabled" : "disabled");
14997
4be40c98 14998 WARN_ON(drm_atomic_set_mode_for_crtc(crtc->base.state, NULL) < 0);
49d6fa21 14999 crtc->base.state->active = crtc->active;
24929352
DV
15000 crtc->base.enabled = crtc->active;
15001
15002 /* Because we only establish the connector -> encoder ->
15003 * crtc links if something is active, this means the
15004 * crtc is now deactivated. Break the links. connector
15005 * -> encoder links are only establish when things are
15006 * actually up, hence no need to break them. */
15007 WARN_ON(crtc->active);
15008
2d406bb0 15009 for_each_encoder_on_crtc(dev, &crtc->base, encoder)
24929352 15010 encoder->base.crtc = NULL;
24929352 15011 }
c5ab3bc0 15012
a3ed6aad 15013 if (crtc->active || HAS_GMCH_DISPLAY(dev)) {
4cc31489
DV
15014 /*
15015 * We start out with underrun reporting disabled to avoid races.
15016 * For correct bookkeeping mark this on active crtcs.
15017 *
c5ab3bc0
DV
15018 * Also on gmch platforms we dont have any hardware bits to
15019 * disable the underrun reporting. Which means we need to start
15020 * out with underrun reporting disabled also on inactive pipes,
15021 * since otherwise we'll complain about the garbage we read when
15022 * e.g. coming up after runtime pm.
15023 *
4cc31489
DV
15024 * No protection against concurrent access is required - at
15025 * worst a fifo underrun happens which also sets this to false.
15026 */
15027 crtc->cpu_fifo_underrun_disabled = true;
15028 crtc->pch_fifo_underrun_disabled = true;
15029 }
24929352
DV
15030}
15031
15032static void intel_sanitize_encoder(struct intel_encoder *encoder)
15033{
15034 struct intel_connector *connector;
15035 struct drm_device *dev = encoder->base.dev;
873ffe69 15036 bool active = false;
24929352
DV
15037
15038 /* We need to check both for a crtc link (meaning that the
15039 * encoder is active and trying to read from a pipe) and the
15040 * pipe itself being active. */
15041 bool has_active_crtc = encoder->base.crtc &&
15042 to_intel_crtc(encoder->base.crtc)->active;
15043
873ffe69
ML
15044 for_each_intel_connector(dev, connector) {
15045 if (connector->base.encoder != &encoder->base)
15046 continue;
15047
15048 active = true;
15049 break;
15050 }
15051
15052 if (active && !has_active_crtc) {
24929352
DV
15053 DRM_DEBUG_KMS("[ENCODER:%d:%s] has active connectors but no active pipe!\n",
15054 encoder->base.base.id,
8e329a03 15055 encoder->base.name);
24929352
DV
15056
15057 /* Connector is active, but has no active pipe. This is
15058 * fallout from our resume register restoring. Disable
15059 * the encoder manually again. */
15060 if (encoder->base.crtc) {
15061 DRM_DEBUG_KMS("[ENCODER:%d:%s] manually disabled\n",
15062 encoder->base.base.id,
8e329a03 15063 encoder->base.name);
24929352 15064 encoder->disable(encoder);
a62d1497
VS
15065 if (encoder->post_disable)
15066 encoder->post_disable(encoder);
24929352 15067 }
7f1950fb 15068 encoder->base.crtc = NULL;
24929352
DV
15069
15070 /* Inconsistent output/port/pipe state happens presumably due to
15071 * a bug in one of the get_hw_state functions. Or someplace else
15072 * in our code, like the register restore mess on resume. Clamp
15073 * things to off as a safer default. */
3a3371ff 15074 for_each_intel_connector(dev, connector) {
24929352
DV
15075 if (connector->encoder != encoder)
15076 continue;
7f1950fb
EE
15077 connector->base.dpms = DRM_MODE_DPMS_OFF;
15078 connector->base.encoder = NULL;
24929352
DV
15079 }
15080 }
15081 /* Enabled encoders without active connectors will be fixed in
15082 * the crtc fixup. */
15083}
15084
04098753 15085void i915_redisable_vga_power_on(struct drm_device *dev)
0fde901f
KM
15086{
15087 struct drm_i915_private *dev_priv = dev->dev_private;
766aa1c4 15088 u32 vga_reg = i915_vgacntrl_reg(dev);
0fde901f 15089
04098753
ID
15090 if (!(I915_READ(vga_reg) & VGA_DISP_DISABLE)) {
15091 DRM_DEBUG_KMS("Something enabled VGA plane, disabling it\n");
15092 i915_disable_vga(dev);
15093 }
15094}
15095
15096void i915_redisable_vga(struct drm_device *dev)
15097{
15098 struct drm_i915_private *dev_priv = dev->dev_private;
15099
8dc8a27c
PZ
15100 /* This function can be called both from intel_modeset_setup_hw_state or
15101 * at a very early point in our resume sequence, where the power well
15102 * structures are not yet restored. Since this function is at a very
15103 * paranoid "someone might have enabled VGA while we were not looking"
15104 * level, just check if the power well is enabled instead of trying to
15105 * follow the "don't touch the power well if we don't need it" policy
15106 * the rest of the driver uses. */
f458ebbc 15107 if (!intel_display_power_is_enabled(dev_priv, POWER_DOMAIN_VGA))
8dc8a27c
PZ
15108 return;
15109
04098753 15110 i915_redisable_vga_power_on(dev);
0fde901f
KM
15111}
15112
f9cd7b88 15113static bool primary_get_hw_state(struct intel_plane *plane)
98ec7739 15114{
f9cd7b88 15115 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
98ec7739 15116
f9cd7b88 15117 return I915_READ(DSPCNTR(plane->plane)) & DISPLAY_PLANE_ENABLE;
d032ffa0
ML
15118}
15119
f9cd7b88
VS
15120/* FIXME read out full plane state for all planes */
15121static void readout_plane_state(struct intel_crtc *crtc)
d032ffa0 15122{
b26d3ea3 15123 struct drm_plane *primary = crtc->base.primary;
f9cd7b88 15124 struct intel_plane_state *plane_state =
b26d3ea3 15125 to_intel_plane_state(primary->state);
d032ffa0 15126
261a27d1 15127 plane_state->visible =
b26d3ea3
ML
15128 primary_get_hw_state(to_intel_plane(primary));
15129
15130 if (plane_state->visible)
15131 crtc->base.state->plane_mask |= 1 << drm_plane_index(primary);
98ec7739
VS
15132}
15133
30e984df 15134static void intel_modeset_readout_hw_state(struct drm_device *dev)
24929352
DV
15135{
15136 struct drm_i915_private *dev_priv = dev->dev_private;
15137 enum pipe pipe;
24929352
DV
15138 struct intel_crtc *crtc;
15139 struct intel_encoder *encoder;
15140 struct intel_connector *connector;
5358901f 15141 int i;
24929352 15142
d3fcc808 15143 for_each_intel_crtc(dev, crtc) {
b06f8b0d 15144 __drm_atomic_helper_crtc_destroy_state(&crtc->base, crtc->base.state);
6e3c9717 15145 memset(crtc->config, 0, sizeof(*crtc->config));
f7217905 15146 crtc->config->base.crtc = &crtc->base;
3b117c8f 15147
0e8ffe1b 15148 crtc->active = dev_priv->display.get_pipe_config(crtc,
6e3c9717 15149 crtc->config);
24929352 15150
49d6fa21 15151 crtc->base.state->active = crtc->active;
24929352 15152 crtc->base.enabled = crtc->active;
b70709a6 15153
f9cd7b88 15154 readout_plane_state(crtc);
24929352
DV
15155
15156 DRM_DEBUG_KMS("[CRTC:%d] hw state readout: %s\n",
15157 crtc->base.base.id,
15158 crtc->active ? "enabled" : "disabled");
15159 }
15160
5358901f
DV
15161 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
15162 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
15163
3e369b76
ACO
15164 pll->on = pll->get_hw_state(dev_priv, pll,
15165 &pll->config.hw_state);
5358901f 15166 pll->active = 0;
3e369b76 15167 pll->config.crtc_mask = 0;
d3fcc808 15168 for_each_intel_crtc(dev, crtc) {
1e6f2ddc 15169 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll) {
5358901f 15170 pll->active++;
3e369b76 15171 pll->config.crtc_mask |= 1 << crtc->pipe;
1e6f2ddc 15172 }
5358901f 15173 }
5358901f 15174
1e6f2ddc 15175 DRM_DEBUG_KMS("%s hw state readout: crtc_mask 0x%08x, on %i\n",
3e369b76 15176 pll->name, pll->config.crtc_mask, pll->on);
bd2bb1b9 15177
3e369b76 15178 if (pll->config.crtc_mask)
bd2bb1b9 15179 intel_display_power_get(dev_priv, POWER_DOMAIN_PLLS);
5358901f
DV
15180 }
15181
b2784e15 15182 for_each_intel_encoder(dev, encoder) {
24929352
DV
15183 pipe = 0;
15184
15185 if (encoder->get_hw_state(encoder, &pipe)) {
045ac3b5
JB
15186 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
15187 encoder->base.crtc = &crtc->base;
6e3c9717 15188 encoder->get_config(encoder, crtc->config);
24929352
DV
15189 } else {
15190 encoder->base.crtc = NULL;
15191 }
15192
6f2bcceb 15193 DRM_DEBUG_KMS("[ENCODER:%d:%s] hw state readout: %s, pipe %c\n",
24929352 15194 encoder->base.base.id,
8e329a03 15195 encoder->base.name,
24929352 15196 encoder->base.crtc ? "enabled" : "disabled",
6f2bcceb 15197 pipe_name(pipe));
24929352
DV
15198 }
15199
3a3371ff 15200 for_each_intel_connector(dev, connector) {
24929352
DV
15201 if (connector->get_hw_state(connector)) {
15202 connector->base.dpms = DRM_MODE_DPMS_ON;
24929352
DV
15203 connector->base.encoder = &connector->encoder->base;
15204 } else {
15205 connector->base.dpms = DRM_MODE_DPMS_OFF;
15206 connector->base.encoder = NULL;
15207 }
15208 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] hw state readout: %s\n",
15209 connector->base.base.id,
c23cc417 15210 connector->base.name,
24929352
DV
15211 connector->base.encoder ? "enabled" : "disabled");
15212 }
7f4c6284
VS
15213
15214 for_each_intel_crtc(dev, crtc) {
15215 crtc->base.hwmode = crtc->config->base.adjusted_mode;
15216
15217 memset(&crtc->base.mode, 0, sizeof(crtc->base.mode));
15218 if (crtc->base.state->active) {
15219 intel_mode_from_pipe_config(&crtc->base.mode, crtc->config);
15220 intel_mode_from_pipe_config(&crtc->base.state->adjusted_mode, crtc->config);
15221 WARN_ON(drm_atomic_set_mode_for_crtc(crtc->base.state, &crtc->base.mode));
15222
15223 /*
15224 * The initial mode needs to be set in order to keep
15225 * the atomic core happy. It wants a valid mode if the
15226 * crtc's enabled, so we do the above call.
15227 *
15228 * At this point some state updated by the connectors
15229 * in their ->detect() callback has not run yet, so
15230 * no recalculation can be done yet.
15231 *
15232 * Even if we could do a recalculation and modeset
15233 * right now it would cause a double modeset if
15234 * fbdev or userspace chooses a different initial mode.
15235 *
15236 * If that happens, someone indicated they wanted a
15237 * mode change, which means it's safe to do a full
15238 * recalculation.
15239 */
15240 crtc->base.state->mode.private_flags = I915_MODE_FLAG_INHERITED;
9eca6832
VS
15241
15242 drm_calc_timestamping_constants(&crtc->base, &crtc->base.hwmode);
15243 update_scanline_offset(crtc);
7f4c6284
VS
15244 }
15245 }
30e984df
DV
15246}
15247
043e9bda
ML
15248/* Scan out the current hw modeset state,
15249 * and sanitizes it to the current state
15250 */
15251static void
15252intel_modeset_setup_hw_state(struct drm_device *dev)
30e984df
DV
15253{
15254 struct drm_i915_private *dev_priv = dev->dev_private;
15255 enum pipe pipe;
30e984df
DV
15256 struct intel_crtc *crtc;
15257 struct intel_encoder *encoder;
35c95375 15258 int i;
30e984df
DV
15259
15260 intel_modeset_readout_hw_state(dev);
24929352
DV
15261
15262 /* HW state is read out, now we need to sanitize this mess. */
b2784e15 15263 for_each_intel_encoder(dev, encoder) {
24929352
DV
15264 intel_sanitize_encoder(encoder);
15265 }
15266
055e393f 15267 for_each_pipe(dev_priv, pipe) {
24929352
DV
15268 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
15269 intel_sanitize_crtc(crtc);
6e3c9717
ACO
15270 intel_dump_pipe_config(crtc, crtc->config,
15271 "[setup_hw_state]");
24929352 15272 }
9a935856 15273
d29b2f9d
ACO
15274 intel_modeset_update_connector_atomic_state(dev);
15275
35c95375
DV
15276 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
15277 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
15278
15279 if (!pll->on || pll->active)
15280 continue;
15281
15282 DRM_DEBUG_KMS("%s enabled but not in use, disabling\n", pll->name);
15283
15284 pll->disable(dev_priv, pll);
15285 pll->on = false;
15286 }
15287
26e1fe4f 15288 if (IS_VALLEYVIEW(dev))
6eb1a681
VS
15289 vlv_wm_get_hw_state(dev);
15290 else if (IS_GEN9(dev))
3078999f
PB
15291 skl_wm_get_hw_state(dev);
15292 else if (HAS_PCH_SPLIT(dev))
243e6a44 15293 ilk_wm_get_hw_state(dev);
292b990e
ML
15294
15295 for_each_intel_crtc(dev, crtc) {
15296 unsigned long put_domains;
15297
15298 put_domains = modeset_get_crtc_power_domains(&crtc->base);
15299 if (WARN_ON(put_domains))
15300 modeset_put_power_domains(dev_priv, put_domains);
15301 }
15302 intel_display_set_init_power(dev_priv, false);
043e9bda 15303}
7d0bc1ea 15304
043e9bda
ML
15305void intel_display_resume(struct drm_device *dev)
15306{
15307 struct drm_atomic_state *state = drm_atomic_state_alloc(dev);
15308 struct intel_connector *conn;
15309 struct intel_plane *plane;
15310 struct drm_crtc *crtc;
15311 int ret;
f30da187 15312
043e9bda
ML
15313 if (!state)
15314 return;
15315
15316 state->acquire_ctx = dev->mode_config.acquire_ctx;
15317
15318 /* preserve complete old state, including dpll */
15319 intel_atomic_get_shared_dpll_state(state);
15320
15321 for_each_crtc(dev, crtc) {
15322 struct drm_crtc_state *crtc_state =
15323 drm_atomic_get_crtc_state(state, crtc);
15324
15325 ret = PTR_ERR_OR_ZERO(crtc_state);
15326 if (ret)
15327 goto err;
15328
15329 /* force a restore */
15330 crtc_state->mode_changed = true;
45e2b5f6 15331 }
8af6cf88 15332
043e9bda
ML
15333 for_each_intel_plane(dev, plane) {
15334 ret = PTR_ERR_OR_ZERO(drm_atomic_get_plane_state(state, &plane->base));
15335 if (ret)
15336 goto err;
15337 }
15338
15339 for_each_intel_connector(dev, conn) {
15340 ret = PTR_ERR_OR_ZERO(drm_atomic_get_connector_state(state, &conn->base));
15341 if (ret)
15342 goto err;
15343 }
15344
15345 intel_modeset_setup_hw_state(dev);
15346
15347 i915_redisable_vga(dev);
74c090b1 15348 ret = drm_atomic_commit(state);
043e9bda
ML
15349 if (!ret)
15350 return;
15351
15352err:
15353 DRM_ERROR("Restoring old state failed with %i\n", ret);
15354 drm_atomic_state_free(state);
2c7111db
CW
15355}
15356
15357void intel_modeset_gem_init(struct drm_device *dev)
15358{
484b41dd 15359 struct drm_crtc *c;
2ff8fde1 15360 struct drm_i915_gem_object *obj;
e0d6149b 15361 int ret;
484b41dd 15362
ae48434c
ID
15363 mutex_lock(&dev->struct_mutex);
15364 intel_init_gt_powersave(dev);
15365 mutex_unlock(&dev->struct_mutex);
15366
1833b134 15367 intel_modeset_init_hw(dev);
02e792fb
DV
15368
15369 intel_setup_overlay(dev);
484b41dd
JB
15370
15371 /*
15372 * Make sure any fbs we allocated at startup are properly
15373 * pinned & fenced. When we do the allocation it's too early
15374 * for this.
15375 */
70e1e0ec 15376 for_each_crtc(dev, c) {
2ff8fde1
MR
15377 obj = intel_fb_obj(c->primary->fb);
15378 if (obj == NULL)
484b41dd
JB
15379 continue;
15380
e0d6149b
TU
15381 mutex_lock(&dev->struct_mutex);
15382 ret = intel_pin_and_fence_fb_obj(c->primary,
15383 c->primary->fb,
15384 c->primary->state,
91af127f 15385 NULL, NULL);
e0d6149b
TU
15386 mutex_unlock(&dev->struct_mutex);
15387 if (ret) {
484b41dd
JB
15388 DRM_ERROR("failed to pin boot fb on pipe %d\n",
15389 to_intel_crtc(c)->pipe);
66e514c1
DA
15390 drm_framebuffer_unreference(c->primary->fb);
15391 c->primary->fb = NULL;
36750f28 15392 c->primary->crtc = c->primary->state->crtc = NULL;
afd65eb4 15393 update_state_fb(c->primary);
36750f28 15394 c->state->plane_mask &= ~(1 << drm_plane_index(c->primary));
484b41dd
JB
15395 }
15396 }
0962c3c9
VS
15397
15398 intel_backlight_register(dev);
79e53945
JB
15399}
15400
4932e2c3
ID
15401void intel_connector_unregister(struct intel_connector *intel_connector)
15402{
15403 struct drm_connector *connector = &intel_connector->base;
15404
15405 intel_panel_destroy_backlight(connector);
34ea3d38 15406 drm_connector_unregister(connector);
4932e2c3
ID
15407}
15408
79e53945
JB
15409void intel_modeset_cleanup(struct drm_device *dev)
15410{
652c393a 15411 struct drm_i915_private *dev_priv = dev->dev_private;
d9255d57 15412 struct drm_connector *connector;
652c393a 15413
2eb5252e
ID
15414 intel_disable_gt_powersave(dev);
15415
0962c3c9
VS
15416 intel_backlight_unregister(dev);
15417
fd0c0642
DV
15418 /*
15419 * Interrupts and polling as the first thing to avoid creating havoc.
2eb5252e 15420 * Too much stuff here (turning of connectors, ...) would
fd0c0642
DV
15421 * experience fancy races otherwise.
15422 */
2aeb7d3a 15423 intel_irq_uninstall(dev_priv);
eb21b92b 15424
fd0c0642
DV
15425 /*
15426 * Due to the hpd irq storm handling the hotplug work can re-arm the
15427 * poll handlers. Hence disable polling after hpd handling is shut down.
15428 */
f87ea761 15429 drm_kms_helper_poll_fini(dev);
fd0c0642 15430
723bfd70
JB
15431 intel_unregister_dsm_handler();
15432
7733b49b 15433 intel_fbc_disable(dev_priv);
69341a5e 15434
1630fe75
CW
15435 /* flush any delayed tasks or pending work */
15436 flush_scheduled_work();
15437
db31af1d
JN
15438 /* destroy the backlight and sysfs files before encoders/connectors */
15439 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
4932e2c3
ID
15440 struct intel_connector *intel_connector;
15441
15442 intel_connector = to_intel_connector(connector);
15443 intel_connector->unregister(intel_connector);
db31af1d 15444 }
d9255d57 15445
79e53945 15446 drm_mode_config_cleanup(dev);
4d7bb011
DV
15447
15448 intel_cleanup_overlay(dev);
ae48434c
ID
15449
15450 mutex_lock(&dev->struct_mutex);
15451 intel_cleanup_gt_powersave(dev);
15452 mutex_unlock(&dev->struct_mutex);
79e53945
JB
15453}
15454
f1c79df3
ZW
15455/*
15456 * Return which encoder is currently attached for connector.
15457 */
df0e9248 15458struct drm_encoder *intel_best_encoder(struct drm_connector *connector)
79e53945 15459{
df0e9248
CW
15460 return &intel_attached_encoder(connector)->base;
15461}
f1c79df3 15462
df0e9248
CW
15463void intel_connector_attach_encoder(struct intel_connector *connector,
15464 struct intel_encoder *encoder)
15465{
15466 connector->encoder = encoder;
15467 drm_mode_connector_attach_encoder(&connector->base,
15468 &encoder->base);
79e53945 15469}
28d52043
DA
15470
15471/*
15472 * set vga decode state - true == enable VGA decode
15473 */
15474int intel_modeset_vga_set_state(struct drm_device *dev, bool state)
15475{
15476 struct drm_i915_private *dev_priv = dev->dev_private;
a885b3cc 15477 unsigned reg = INTEL_INFO(dev)->gen >= 6 ? SNB_GMCH_CTRL : INTEL_GMCH_CTRL;
28d52043
DA
15478 u16 gmch_ctrl;
15479
75fa041d
CW
15480 if (pci_read_config_word(dev_priv->bridge_dev, reg, &gmch_ctrl)) {
15481 DRM_ERROR("failed to read control word\n");
15482 return -EIO;
15483 }
15484
c0cc8a55
CW
15485 if (!!(gmch_ctrl & INTEL_GMCH_VGA_DISABLE) == !state)
15486 return 0;
15487
28d52043
DA
15488 if (state)
15489 gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
15490 else
15491 gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
75fa041d
CW
15492
15493 if (pci_write_config_word(dev_priv->bridge_dev, reg, gmch_ctrl)) {
15494 DRM_ERROR("failed to write control word\n");
15495 return -EIO;
15496 }
15497
28d52043
DA
15498 return 0;
15499}
c4a1d9e4 15500
c4a1d9e4 15501struct intel_display_error_state {
ff57f1b0
PZ
15502
15503 u32 power_well_driver;
15504
63b66e5b
CW
15505 int num_transcoders;
15506
c4a1d9e4
CW
15507 struct intel_cursor_error_state {
15508 u32 control;
15509 u32 position;
15510 u32 base;
15511 u32 size;
52331309 15512 } cursor[I915_MAX_PIPES];
c4a1d9e4
CW
15513
15514 struct intel_pipe_error_state {
ddf9c536 15515 bool power_domain_on;
c4a1d9e4 15516 u32 source;
f301b1e1 15517 u32 stat;
52331309 15518 } pipe[I915_MAX_PIPES];
c4a1d9e4
CW
15519
15520 struct intel_plane_error_state {
15521 u32 control;
15522 u32 stride;
15523 u32 size;
15524 u32 pos;
15525 u32 addr;
15526 u32 surface;
15527 u32 tile_offset;
52331309 15528 } plane[I915_MAX_PIPES];
63b66e5b
CW
15529
15530 struct intel_transcoder_error_state {
ddf9c536 15531 bool power_domain_on;
63b66e5b
CW
15532 enum transcoder cpu_transcoder;
15533
15534 u32 conf;
15535
15536 u32 htotal;
15537 u32 hblank;
15538 u32 hsync;
15539 u32 vtotal;
15540 u32 vblank;
15541 u32 vsync;
15542 } transcoder[4];
c4a1d9e4
CW
15543};
15544
15545struct intel_display_error_state *
15546intel_display_capture_error_state(struct drm_device *dev)
15547{
fbee40df 15548 struct drm_i915_private *dev_priv = dev->dev_private;
c4a1d9e4 15549 struct intel_display_error_state *error;
63b66e5b
CW
15550 int transcoders[] = {
15551 TRANSCODER_A,
15552 TRANSCODER_B,
15553 TRANSCODER_C,
15554 TRANSCODER_EDP,
15555 };
c4a1d9e4
CW
15556 int i;
15557
63b66e5b
CW
15558 if (INTEL_INFO(dev)->num_pipes == 0)
15559 return NULL;
15560
9d1cb914 15561 error = kzalloc(sizeof(*error), GFP_ATOMIC);
c4a1d9e4
CW
15562 if (error == NULL)
15563 return NULL;
15564
190be112 15565 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
ff57f1b0
PZ
15566 error->power_well_driver = I915_READ(HSW_PWR_WELL_DRIVER);
15567
055e393f 15568 for_each_pipe(dev_priv, i) {
ddf9c536 15569 error->pipe[i].power_domain_on =
f458ebbc
DV
15570 __intel_display_power_is_enabled(dev_priv,
15571 POWER_DOMAIN_PIPE(i));
ddf9c536 15572 if (!error->pipe[i].power_domain_on)
9d1cb914
PZ
15573 continue;
15574
5efb3e28
VS
15575 error->cursor[i].control = I915_READ(CURCNTR(i));
15576 error->cursor[i].position = I915_READ(CURPOS(i));
15577 error->cursor[i].base = I915_READ(CURBASE(i));
c4a1d9e4
CW
15578
15579 error->plane[i].control = I915_READ(DSPCNTR(i));
15580 error->plane[i].stride = I915_READ(DSPSTRIDE(i));
80ca378b 15581 if (INTEL_INFO(dev)->gen <= 3) {
51889b35 15582 error->plane[i].size = I915_READ(DSPSIZE(i));
80ca378b
PZ
15583 error->plane[i].pos = I915_READ(DSPPOS(i));
15584 }
ca291363
PZ
15585 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
15586 error->plane[i].addr = I915_READ(DSPADDR(i));
c4a1d9e4
CW
15587 if (INTEL_INFO(dev)->gen >= 4) {
15588 error->plane[i].surface = I915_READ(DSPSURF(i));
15589 error->plane[i].tile_offset = I915_READ(DSPTILEOFF(i));
15590 }
15591
c4a1d9e4 15592 error->pipe[i].source = I915_READ(PIPESRC(i));
f301b1e1 15593
3abfce77 15594 if (HAS_GMCH_DISPLAY(dev))
f301b1e1 15595 error->pipe[i].stat = I915_READ(PIPESTAT(i));
63b66e5b
CW
15596 }
15597
15598 error->num_transcoders = INTEL_INFO(dev)->num_pipes;
15599 if (HAS_DDI(dev_priv->dev))
15600 error->num_transcoders++; /* Account for eDP. */
15601
15602 for (i = 0; i < error->num_transcoders; i++) {
15603 enum transcoder cpu_transcoder = transcoders[i];
15604
ddf9c536 15605 error->transcoder[i].power_domain_on =
f458ebbc 15606 __intel_display_power_is_enabled(dev_priv,
38cc1daf 15607 POWER_DOMAIN_TRANSCODER(cpu_transcoder));
ddf9c536 15608 if (!error->transcoder[i].power_domain_on)
9d1cb914
PZ
15609 continue;
15610
63b66e5b
CW
15611 error->transcoder[i].cpu_transcoder = cpu_transcoder;
15612
15613 error->transcoder[i].conf = I915_READ(PIPECONF(cpu_transcoder));
15614 error->transcoder[i].htotal = I915_READ(HTOTAL(cpu_transcoder));
15615 error->transcoder[i].hblank = I915_READ(HBLANK(cpu_transcoder));
15616 error->transcoder[i].hsync = I915_READ(HSYNC(cpu_transcoder));
15617 error->transcoder[i].vtotal = I915_READ(VTOTAL(cpu_transcoder));
15618 error->transcoder[i].vblank = I915_READ(VBLANK(cpu_transcoder));
15619 error->transcoder[i].vsync = I915_READ(VSYNC(cpu_transcoder));
c4a1d9e4
CW
15620 }
15621
15622 return error;
15623}
15624
edc3d884
MK
15625#define err_printf(e, ...) i915_error_printf(e, __VA_ARGS__)
15626
c4a1d9e4 15627void
edc3d884 15628intel_display_print_error_state(struct drm_i915_error_state_buf *m,
c4a1d9e4
CW
15629 struct drm_device *dev,
15630 struct intel_display_error_state *error)
15631{
055e393f 15632 struct drm_i915_private *dev_priv = dev->dev_private;
c4a1d9e4
CW
15633 int i;
15634
63b66e5b
CW
15635 if (!error)
15636 return;
15637
edc3d884 15638 err_printf(m, "Num Pipes: %d\n", INTEL_INFO(dev)->num_pipes);
190be112 15639 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
edc3d884 15640 err_printf(m, "PWR_WELL_CTL2: %08x\n",
ff57f1b0 15641 error->power_well_driver);
055e393f 15642 for_each_pipe(dev_priv, i) {
edc3d884 15643 err_printf(m, "Pipe [%d]:\n", i);
ddf9c536
ID
15644 err_printf(m, " Power: %s\n",
15645 error->pipe[i].power_domain_on ? "on" : "off");
edc3d884 15646 err_printf(m, " SRC: %08x\n", error->pipe[i].source);
f301b1e1 15647 err_printf(m, " STAT: %08x\n", error->pipe[i].stat);
edc3d884
MK
15648
15649 err_printf(m, "Plane [%d]:\n", i);
15650 err_printf(m, " CNTR: %08x\n", error->plane[i].control);
15651 err_printf(m, " STRIDE: %08x\n", error->plane[i].stride);
80ca378b 15652 if (INTEL_INFO(dev)->gen <= 3) {
edc3d884
MK
15653 err_printf(m, " SIZE: %08x\n", error->plane[i].size);
15654 err_printf(m, " POS: %08x\n", error->plane[i].pos);
80ca378b 15655 }
4b71a570 15656 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
edc3d884 15657 err_printf(m, " ADDR: %08x\n", error->plane[i].addr);
c4a1d9e4 15658 if (INTEL_INFO(dev)->gen >= 4) {
edc3d884
MK
15659 err_printf(m, " SURF: %08x\n", error->plane[i].surface);
15660 err_printf(m, " TILEOFF: %08x\n", error->plane[i].tile_offset);
c4a1d9e4
CW
15661 }
15662
edc3d884
MK
15663 err_printf(m, "Cursor [%d]:\n", i);
15664 err_printf(m, " CNTR: %08x\n", error->cursor[i].control);
15665 err_printf(m, " POS: %08x\n", error->cursor[i].position);
15666 err_printf(m, " BASE: %08x\n", error->cursor[i].base);
c4a1d9e4 15667 }
63b66e5b
CW
15668
15669 for (i = 0; i < error->num_transcoders; i++) {
1cf84bb6 15670 err_printf(m, "CPU transcoder: %c\n",
63b66e5b 15671 transcoder_name(error->transcoder[i].cpu_transcoder));
ddf9c536
ID
15672 err_printf(m, " Power: %s\n",
15673 error->transcoder[i].power_domain_on ? "on" : "off");
63b66e5b
CW
15674 err_printf(m, " CONF: %08x\n", error->transcoder[i].conf);
15675 err_printf(m, " HTOTAL: %08x\n", error->transcoder[i].htotal);
15676 err_printf(m, " HBLANK: %08x\n", error->transcoder[i].hblank);
15677 err_printf(m, " HSYNC: %08x\n", error->transcoder[i].hsync);
15678 err_printf(m, " VTOTAL: %08x\n", error->transcoder[i].vtotal);
15679 err_printf(m, " VBLANK: %08x\n", error->transcoder[i].vblank);
15680 err_printf(m, " VSYNC: %08x\n", error->transcoder[i].vsync);
15681 }
c4a1d9e4 15682}
e2fcdaa9
VS
15683
15684void intel_modeset_preclose(struct drm_device *dev, struct drm_file *file)
15685{
15686 struct intel_crtc *crtc;
15687
15688 for_each_intel_crtc(dev, crtc) {
15689 struct intel_unpin_work *work;
e2fcdaa9 15690
5e2d7afc 15691 spin_lock_irq(&dev->event_lock);
e2fcdaa9
VS
15692
15693 work = crtc->unpin_work;
15694
15695 if (work && work->event &&
15696 work->event->base.file_priv == file) {
15697 kfree(work->event);
15698 work->event = NULL;
15699 }
15700
5e2d7afc 15701 spin_unlock_irq(&dev->event_lock);
e2fcdaa9
VS
15702 }
15703}