]> git.proxmox.com Git - mirror_ubuntu-bionic-kernel.git/blame - drivers/gpu/drm/i915/intel_display.c
drm/i915/skl: Consider plane rotation when calculating stride in skl_do_mmio_flip
[mirror_ubuntu-bionic-kernel.git] / drivers / gpu / drm / i915 / intel_display.c
CommitLineData
79e53945
JB
1/*
2 * Copyright © 2006-2007 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 */
26
618563e3 27#include <linux/dmi.h>
c1c7af60
JB
28#include <linux/module.h>
29#include <linux/input.h>
79e53945 30#include <linux/i2c.h>
7662c8bd 31#include <linux/kernel.h>
5a0e3ad6 32#include <linux/slab.h>
9cce37f4 33#include <linux/vgaarb.h>
e0dac65e 34#include <drm/drm_edid.h>
760285e7 35#include <drm/drmP.h>
79e53945 36#include "intel_drv.h"
760285e7 37#include <drm/i915_drm.h>
79e53945 38#include "i915_drv.h"
e5510fac 39#include "i915_trace.h"
319c1d42 40#include <drm/drm_atomic.h>
c196e1d6 41#include <drm/drm_atomic_helper.h>
760285e7
DH
42#include <drm/drm_dp_helper.h>
43#include <drm/drm_crtc_helper.h>
465c120c
MR
44#include <drm/drm_plane_helper.h>
45#include <drm/drm_rect.h>
c0f372b3 46#include <linux/dma_remapping.h>
79e53945 47
465c120c 48/* Primary plane formats for gen <= 3 */
568db4f2 49static const uint32_t i8xx_primary_formats[] = {
67fe7dc5
DL
50 DRM_FORMAT_C8,
51 DRM_FORMAT_RGB565,
465c120c 52 DRM_FORMAT_XRGB1555,
67fe7dc5 53 DRM_FORMAT_XRGB8888,
465c120c
MR
54};
55
56/* Primary plane formats for gen >= 4 */
568db4f2 57static const uint32_t i965_primary_formats[] = {
6c0fd451
DL
58 DRM_FORMAT_C8,
59 DRM_FORMAT_RGB565,
60 DRM_FORMAT_XRGB8888,
61 DRM_FORMAT_XBGR8888,
62 DRM_FORMAT_XRGB2101010,
63 DRM_FORMAT_XBGR2101010,
64};
65
66static const uint32_t skl_primary_formats[] = {
67fe7dc5
DL
67 DRM_FORMAT_C8,
68 DRM_FORMAT_RGB565,
69 DRM_FORMAT_XRGB8888,
465c120c 70 DRM_FORMAT_XBGR8888,
67fe7dc5 71 DRM_FORMAT_ARGB8888,
465c120c
MR
72 DRM_FORMAT_ABGR8888,
73 DRM_FORMAT_XRGB2101010,
465c120c 74 DRM_FORMAT_XBGR2101010,
ea916ea0
KM
75 DRM_FORMAT_YUYV,
76 DRM_FORMAT_YVYU,
77 DRM_FORMAT_UYVY,
78 DRM_FORMAT_VYUY,
465c120c
MR
79};
80
3d7d6510
MR
81/* Cursor formats */
82static const uint32_t intel_cursor_formats[] = {
83 DRM_FORMAT_ARGB8888,
84};
85
6b383a7f 86static void intel_crtc_update_cursor(struct drm_crtc *crtc, bool on);
79e53945 87
f1f644dc 88static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
5cec258b 89 struct intel_crtc_state *pipe_config);
18442d08 90static void ironlake_pch_clock_get(struct intel_crtc *crtc,
5cec258b 91 struct intel_crtc_state *pipe_config);
f1f644dc 92
eb1bfe80
JB
93static int intel_framebuffer_init(struct drm_device *dev,
94 struct intel_framebuffer *ifb,
95 struct drm_mode_fb_cmd2 *mode_cmd,
96 struct drm_i915_gem_object *obj);
5b18e57c
DV
97static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc);
98static void intel_set_pipe_timings(struct intel_crtc *intel_crtc);
29407aab 99static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
f769cd24
VK
100 struct intel_link_m_n *m_n,
101 struct intel_link_m_n *m2_n2);
29407aab 102static void ironlake_set_pipeconf(struct drm_crtc *crtc);
229fca97
DV
103static void haswell_set_pipeconf(struct drm_crtc *crtc);
104static void intel_set_pipe_csc(struct drm_crtc *crtc);
d288f65f 105static void vlv_prepare_pll(struct intel_crtc *crtc,
5cec258b 106 const struct intel_crtc_state *pipe_config);
d288f65f 107static void chv_prepare_pll(struct intel_crtc *crtc,
5cec258b 108 const struct intel_crtc_state *pipe_config);
613d2b27
ML
109static void intel_begin_crtc_commit(struct drm_crtc *, struct drm_crtc_state *);
110static void intel_finish_crtc_commit(struct drm_crtc *, struct drm_crtc_state *);
549e2bfb
CK
111static void skl_init_scalers(struct drm_device *dev, struct intel_crtc *intel_crtc,
112 struct intel_crtc_state *crtc_state);
5ab7b0b7
ID
113static int i9xx_get_refclk(const struct intel_crtc_state *crtc_state,
114 int num_connectors);
bfd16b2a
ML
115static void skylake_pfit_enable(struct intel_crtc *crtc);
116static void ironlake_pfit_disable(struct intel_crtc *crtc, bool force);
117static void ironlake_pfit_enable(struct intel_crtc *crtc);
043e9bda 118static void intel_modeset_setup_hw_state(struct drm_device *dev);
e7457a9a 119
79e53945 120typedef struct {
0206e353 121 int min, max;
79e53945
JB
122} intel_range_t;
123
124typedef struct {
0206e353
AJ
125 int dot_limit;
126 int p2_slow, p2_fast;
79e53945
JB
127} intel_p2_t;
128
d4906093
ML
129typedef struct intel_limit intel_limit_t;
130struct intel_limit {
0206e353
AJ
131 intel_range_t dot, vco, n, m, m1, m2, p, p1;
132 intel_p2_t p2;
d4906093 133};
79e53945 134
bfa7df01
VS
135/* returns HPLL frequency in kHz */
136static int valleyview_get_vco(struct drm_i915_private *dev_priv)
137{
138 int hpll_freq, vco_freq[] = { 800, 1600, 2000, 2400 };
139
140 /* Obtain SKU information */
141 mutex_lock(&dev_priv->sb_lock);
142 hpll_freq = vlv_cck_read(dev_priv, CCK_FUSE_REG) &
143 CCK_FUSE_HPLL_FREQ_MASK;
144 mutex_unlock(&dev_priv->sb_lock);
145
146 return vco_freq[hpll_freq] * 1000;
147}
148
149static int vlv_get_cck_clock_hpll(struct drm_i915_private *dev_priv,
150 const char *name, u32 reg)
151{
152 u32 val;
153 int divider;
154
155 if (dev_priv->hpll_freq == 0)
156 dev_priv->hpll_freq = valleyview_get_vco(dev_priv);
157
158 mutex_lock(&dev_priv->sb_lock);
159 val = vlv_cck_read(dev_priv, reg);
160 mutex_unlock(&dev_priv->sb_lock);
161
162 divider = val & CCK_FREQUENCY_VALUES;
163
164 WARN((val & CCK_FREQUENCY_STATUS) !=
165 (divider << CCK_FREQUENCY_STATUS_SHIFT),
166 "%s change in progress\n", name);
167
168 return DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, divider + 1);
169}
170
d2acd215
DV
171int
172intel_pch_rawclk(struct drm_device *dev)
173{
174 struct drm_i915_private *dev_priv = dev->dev_private;
175
176 WARN_ON(!HAS_PCH_SPLIT(dev));
177
178 return I915_READ(PCH_RAWCLK_FREQ) & RAWCLK_FREQ_MASK;
179}
180
79e50a4f
JN
181/* hrawclock is 1/4 the FSB frequency */
182int intel_hrawclk(struct drm_device *dev)
183{
184 struct drm_i915_private *dev_priv = dev->dev_private;
185 uint32_t clkcfg;
186
187 /* There is no CLKCFG reg in Valleyview. VLV hrawclk is 200 MHz */
188 if (IS_VALLEYVIEW(dev))
189 return 200;
190
191 clkcfg = I915_READ(CLKCFG);
192 switch (clkcfg & CLKCFG_FSB_MASK) {
193 case CLKCFG_FSB_400:
194 return 100;
195 case CLKCFG_FSB_533:
196 return 133;
197 case CLKCFG_FSB_667:
198 return 166;
199 case CLKCFG_FSB_800:
200 return 200;
201 case CLKCFG_FSB_1067:
202 return 266;
203 case CLKCFG_FSB_1333:
204 return 333;
205 /* these two are just a guess; one of them might be right */
206 case CLKCFG_FSB_1600:
207 case CLKCFG_FSB_1600_ALT:
208 return 400;
209 default:
210 return 133;
211 }
212}
213
bfa7df01
VS
214static void intel_update_czclk(struct drm_i915_private *dev_priv)
215{
216 if (!IS_VALLEYVIEW(dev_priv))
217 return;
218
219 dev_priv->czclk_freq = vlv_get_cck_clock_hpll(dev_priv, "czclk",
220 CCK_CZ_CLOCK_CONTROL);
221
222 DRM_DEBUG_DRIVER("CZ clock rate: %d kHz\n", dev_priv->czclk_freq);
223}
224
021357ac
CW
225static inline u32 /* units of 100MHz */
226intel_fdi_link_freq(struct drm_device *dev)
227{
8b99e68c
CW
228 if (IS_GEN5(dev)) {
229 struct drm_i915_private *dev_priv = dev->dev_private;
230 return (I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK) + 2;
231 } else
232 return 27;
021357ac
CW
233}
234
5d536e28 235static const intel_limit_t intel_limits_i8xx_dac = {
0206e353 236 .dot = { .min = 25000, .max = 350000 },
9c333719 237 .vco = { .min = 908000, .max = 1512000 },
91dbe5fb 238 .n = { .min = 2, .max = 16 },
0206e353
AJ
239 .m = { .min = 96, .max = 140 },
240 .m1 = { .min = 18, .max = 26 },
241 .m2 = { .min = 6, .max = 16 },
242 .p = { .min = 4, .max = 128 },
243 .p1 = { .min = 2, .max = 33 },
273e27ca
EA
244 .p2 = { .dot_limit = 165000,
245 .p2_slow = 4, .p2_fast = 2 },
e4b36699
KP
246};
247
5d536e28
DV
248static const intel_limit_t intel_limits_i8xx_dvo = {
249 .dot = { .min = 25000, .max = 350000 },
9c333719 250 .vco = { .min = 908000, .max = 1512000 },
91dbe5fb 251 .n = { .min = 2, .max = 16 },
5d536e28
DV
252 .m = { .min = 96, .max = 140 },
253 .m1 = { .min = 18, .max = 26 },
254 .m2 = { .min = 6, .max = 16 },
255 .p = { .min = 4, .max = 128 },
256 .p1 = { .min = 2, .max = 33 },
257 .p2 = { .dot_limit = 165000,
258 .p2_slow = 4, .p2_fast = 4 },
259};
260
e4b36699 261static const intel_limit_t intel_limits_i8xx_lvds = {
0206e353 262 .dot = { .min = 25000, .max = 350000 },
9c333719 263 .vco = { .min = 908000, .max = 1512000 },
91dbe5fb 264 .n = { .min = 2, .max = 16 },
0206e353
AJ
265 .m = { .min = 96, .max = 140 },
266 .m1 = { .min = 18, .max = 26 },
267 .m2 = { .min = 6, .max = 16 },
268 .p = { .min = 4, .max = 128 },
269 .p1 = { .min = 1, .max = 6 },
273e27ca
EA
270 .p2 = { .dot_limit = 165000,
271 .p2_slow = 14, .p2_fast = 7 },
e4b36699 272};
273e27ca 273
e4b36699 274static const intel_limit_t intel_limits_i9xx_sdvo = {
0206e353
AJ
275 .dot = { .min = 20000, .max = 400000 },
276 .vco = { .min = 1400000, .max = 2800000 },
277 .n = { .min = 1, .max = 6 },
278 .m = { .min = 70, .max = 120 },
4f7dfb67
PJ
279 .m1 = { .min = 8, .max = 18 },
280 .m2 = { .min = 3, .max = 7 },
0206e353
AJ
281 .p = { .min = 5, .max = 80 },
282 .p1 = { .min = 1, .max = 8 },
273e27ca
EA
283 .p2 = { .dot_limit = 200000,
284 .p2_slow = 10, .p2_fast = 5 },
e4b36699
KP
285};
286
287static const intel_limit_t intel_limits_i9xx_lvds = {
0206e353
AJ
288 .dot = { .min = 20000, .max = 400000 },
289 .vco = { .min = 1400000, .max = 2800000 },
290 .n = { .min = 1, .max = 6 },
291 .m = { .min = 70, .max = 120 },
53a7d2d1
PJ
292 .m1 = { .min = 8, .max = 18 },
293 .m2 = { .min = 3, .max = 7 },
0206e353
AJ
294 .p = { .min = 7, .max = 98 },
295 .p1 = { .min = 1, .max = 8 },
273e27ca
EA
296 .p2 = { .dot_limit = 112000,
297 .p2_slow = 14, .p2_fast = 7 },
e4b36699
KP
298};
299
273e27ca 300
e4b36699 301static const intel_limit_t intel_limits_g4x_sdvo = {
273e27ca
EA
302 .dot = { .min = 25000, .max = 270000 },
303 .vco = { .min = 1750000, .max = 3500000},
304 .n = { .min = 1, .max = 4 },
305 .m = { .min = 104, .max = 138 },
306 .m1 = { .min = 17, .max = 23 },
307 .m2 = { .min = 5, .max = 11 },
308 .p = { .min = 10, .max = 30 },
309 .p1 = { .min = 1, .max = 3},
310 .p2 = { .dot_limit = 270000,
311 .p2_slow = 10,
312 .p2_fast = 10
044c7c41 313 },
e4b36699
KP
314};
315
316static const intel_limit_t intel_limits_g4x_hdmi = {
273e27ca
EA
317 .dot = { .min = 22000, .max = 400000 },
318 .vco = { .min = 1750000, .max = 3500000},
319 .n = { .min = 1, .max = 4 },
320 .m = { .min = 104, .max = 138 },
321 .m1 = { .min = 16, .max = 23 },
322 .m2 = { .min = 5, .max = 11 },
323 .p = { .min = 5, .max = 80 },
324 .p1 = { .min = 1, .max = 8},
325 .p2 = { .dot_limit = 165000,
326 .p2_slow = 10, .p2_fast = 5 },
e4b36699
KP
327};
328
329static const intel_limit_t intel_limits_g4x_single_channel_lvds = {
273e27ca
EA
330 .dot = { .min = 20000, .max = 115000 },
331 .vco = { .min = 1750000, .max = 3500000 },
332 .n = { .min = 1, .max = 3 },
333 .m = { .min = 104, .max = 138 },
334 .m1 = { .min = 17, .max = 23 },
335 .m2 = { .min = 5, .max = 11 },
336 .p = { .min = 28, .max = 112 },
337 .p1 = { .min = 2, .max = 8 },
338 .p2 = { .dot_limit = 0,
339 .p2_slow = 14, .p2_fast = 14
044c7c41 340 },
e4b36699
KP
341};
342
343static const intel_limit_t intel_limits_g4x_dual_channel_lvds = {
273e27ca
EA
344 .dot = { .min = 80000, .max = 224000 },
345 .vco = { .min = 1750000, .max = 3500000 },
346 .n = { .min = 1, .max = 3 },
347 .m = { .min = 104, .max = 138 },
348 .m1 = { .min = 17, .max = 23 },
349 .m2 = { .min = 5, .max = 11 },
350 .p = { .min = 14, .max = 42 },
351 .p1 = { .min = 2, .max = 6 },
352 .p2 = { .dot_limit = 0,
353 .p2_slow = 7, .p2_fast = 7
044c7c41 354 },
e4b36699
KP
355};
356
f2b115e6 357static const intel_limit_t intel_limits_pineview_sdvo = {
0206e353
AJ
358 .dot = { .min = 20000, .max = 400000},
359 .vco = { .min = 1700000, .max = 3500000 },
273e27ca 360 /* Pineview's Ncounter is a ring counter */
0206e353
AJ
361 .n = { .min = 3, .max = 6 },
362 .m = { .min = 2, .max = 256 },
273e27ca 363 /* Pineview only has one combined m divider, which we treat as m2. */
0206e353
AJ
364 .m1 = { .min = 0, .max = 0 },
365 .m2 = { .min = 0, .max = 254 },
366 .p = { .min = 5, .max = 80 },
367 .p1 = { .min = 1, .max = 8 },
273e27ca
EA
368 .p2 = { .dot_limit = 200000,
369 .p2_slow = 10, .p2_fast = 5 },
e4b36699
KP
370};
371
f2b115e6 372static const intel_limit_t intel_limits_pineview_lvds = {
0206e353
AJ
373 .dot = { .min = 20000, .max = 400000 },
374 .vco = { .min = 1700000, .max = 3500000 },
375 .n = { .min = 3, .max = 6 },
376 .m = { .min = 2, .max = 256 },
377 .m1 = { .min = 0, .max = 0 },
378 .m2 = { .min = 0, .max = 254 },
379 .p = { .min = 7, .max = 112 },
380 .p1 = { .min = 1, .max = 8 },
273e27ca
EA
381 .p2 = { .dot_limit = 112000,
382 .p2_slow = 14, .p2_fast = 14 },
e4b36699
KP
383};
384
273e27ca
EA
385/* Ironlake / Sandybridge
386 *
387 * We calculate clock using (register_value + 2) for N/M1/M2, so here
388 * the range value for them is (actual_value - 2).
389 */
b91ad0ec 390static const intel_limit_t intel_limits_ironlake_dac = {
273e27ca
EA
391 .dot = { .min = 25000, .max = 350000 },
392 .vco = { .min = 1760000, .max = 3510000 },
393 .n = { .min = 1, .max = 5 },
394 .m = { .min = 79, .max = 127 },
395 .m1 = { .min = 12, .max = 22 },
396 .m2 = { .min = 5, .max = 9 },
397 .p = { .min = 5, .max = 80 },
398 .p1 = { .min = 1, .max = 8 },
399 .p2 = { .dot_limit = 225000,
400 .p2_slow = 10, .p2_fast = 5 },
e4b36699
KP
401};
402
b91ad0ec 403static const intel_limit_t intel_limits_ironlake_single_lvds = {
273e27ca
EA
404 .dot = { .min = 25000, .max = 350000 },
405 .vco = { .min = 1760000, .max = 3510000 },
406 .n = { .min = 1, .max = 3 },
407 .m = { .min = 79, .max = 118 },
408 .m1 = { .min = 12, .max = 22 },
409 .m2 = { .min = 5, .max = 9 },
410 .p = { .min = 28, .max = 112 },
411 .p1 = { .min = 2, .max = 8 },
412 .p2 = { .dot_limit = 225000,
413 .p2_slow = 14, .p2_fast = 14 },
b91ad0ec
ZW
414};
415
416static const intel_limit_t intel_limits_ironlake_dual_lvds = {
273e27ca
EA
417 .dot = { .min = 25000, .max = 350000 },
418 .vco = { .min = 1760000, .max = 3510000 },
419 .n = { .min = 1, .max = 3 },
420 .m = { .min = 79, .max = 127 },
421 .m1 = { .min = 12, .max = 22 },
422 .m2 = { .min = 5, .max = 9 },
423 .p = { .min = 14, .max = 56 },
424 .p1 = { .min = 2, .max = 8 },
425 .p2 = { .dot_limit = 225000,
426 .p2_slow = 7, .p2_fast = 7 },
b91ad0ec
ZW
427};
428
273e27ca 429/* LVDS 100mhz refclk limits. */
b91ad0ec 430static const intel_limit_t intel_limits_ironlake_single_lvds_100m = {
273e27ca
EA
431 .dot = { .min = 25000, .max = 350000 },
432 .vco = { .min = 1760000, .max = 3510000 },
433 .n = { .min = 1, .max = 2 },
434 .m = { .min = 79, .max = 126 },
435 .m1 = { .min = 12, .max = 22 },
436 .m2 = { .min = 5, .max = 9 },
437 .p = { .min = 28, .max = 112 },
0206e353 438 .p1 = { .min = 2, .max = 8 },
273e27ca
EA
439 .p2 = { .dot_limit = 225000,
440 .p2_slow = 14, .p2_fast = 14 },
b91ad0ec
ZW
441};
442
443static const intel_limit_t intel_limits_ironlake_dual_lvds_100m = {
273e27ca
EA
444 .dot = { .min = 25000, .max = 350000 },
445 .vco = { .min = 1760000, .max = 3510000 },
446 .n = { .min = 1, .max = 3 },
447 .m = { .min = 79, .max = 126 },
448 .m1 = { .min = 12, .max = 22 },
449 .m2 = { .min = 5, .max = 9 },
450 .p = { .min = 14, .max = 42 },
0206e353 451 .p1 = { .min = 2, .max = 6 },
273e27ca
EA
452 .p2 = { .dot_limit = 225000,
453 .p2_slow = 7, .p2_fast = 7 },
4547668a
ZY
454};
455
dc730512 456static const intel_limit_t intel_limits_vlv = {
f01b7962
VS
457 /*
458 * These are the data rate limits (measured in fast clocks)
459 * since those are the strictest limits we have. The fast
460 * clock and actual rate limits are more relaxed, so checking
461 * them would make no difference.
462 */
463 .dot = { .min = 25000 * 5, .max = 270000 * 5 },
75e53986 464 .vco = { .min = 4000000, .max = 6000000 },
a0c4da24 465 .n = { .min = 1, .max = 7 },
a0c4da24
JB
466 .m1 = { .min = 2, .max = 3 },
467 .m2 = { .min = 11, .max = 156 },
b99ab663 468 .p1 = { .min = 2, .max = 3 },
5fdc9c49 469 .p2 = { .p2_slow = 2, .p2_fast = 20 }, /* slow=min, fast=max */
a0c4da24
JB
470};
471
ef9348c8
CML
472static const intel_limit_t intel_limits_chv = {
473 /*
474 * These are the data rate limits (measured in fast clocks)
475 * since those are the strictest limits we have. The fast
476 * clock and actual rate limits are more relaxed, so checking
477 * them would make no difference.
478 */
479 .dot = { .min = 25000 * 5, .max = 540000 * 5},
17fe1021 480 .vco = { .min = 4800000, .max = 6480000 },
ef9348c8
CML
481 .n = { .min = 1, .max = 1 },
482 .m1 = { .min = 2, .max = 2 },
483 .m2 = { .min = 24 << 22, .max = 175 << 22 },
484 .p1 = { .min = 2, .max = 4 },
485 .p2 = { .p2_slow = 1, .p2_fast = 14 },
486};
487
5ab7b0b7
ID
488static const intel_limit_t intel_limits_bxt = {
489 /* FIXME: find real dot limits */
490 .dot = { .min = 0, .max = INT_MAX },
e6292556 491 .vco = { .min = 4800000, .max = 6700000 },
5ab7b0b7
ID
492 .n = { .min = 1, .max = 1 },
493 .m1 = { .min = 2, .max = 2 },
494 /* FIXME: find real m2 limits */
495 .m2 = { .min = 2 << 22, .max = 255 << 22 },
496 .p1 = { .min = 2, .max = 4 },
497 .p2 = { .p2_slow = 1, .p2_fast = 20 },
498};
499
cdba954e
ACO
500static bool
501needs_modeset(struct drm_crtc_state *state)
502{
fc596660 503 return drm_atomic_crtc_needs_modeset(state);
cdba954e
ACO
504}
505
e0638cdf
PZ
506/**
507 * Returns whether any output on the specified pipe is of the specified type
508 */
4093561b 509bool intel_pipe_has_type(struct intel_crtc *crtc, enum intel_output_type type)
e0638cdf 510{
409ee761 511 struct drm_device *dev = crtc->base.dev;
e0638cdf
PZ
512 struct intel_encoder *encoder;
513
409ee761 514 for_each_encoder_on_crtc(dev, &crtc->base, encoder)
e0638cdf
PZ
515 if (encoder->type == type)
516 return true;
517
518 return false;
519}
520
d0737e1d
ACO
521/**
522 * Returns whether any output on the specified pipe will have the specified
523 * type after a staged modeset is complete, i.e., the same as
524 * intel_pipe_has_type() but looking at encoder->new_crtc instead of
525 * encoder->crtc.
526 */
a93e255f
ACO
527static bool intel_pipe_will_have_type(const struct intel_crtc_state *crtc_state,
528 int type)
d0737e1d 529{
a93e255f 530 struct drm_atomic_state *state = crtc_state->base.state;
da3ced29 531 struct drm_connector *connector;
a93e255f 532 struct drm_connector_state *connector_state;
d0737e1d 533 struct intel_encoder *encoder;
a93e255f
ACO
534 int i, num_connectors = 0;
535
da3ced29 536 for_each_connector_in_state(state, connector, connector_state, i) {
a93e255f
ACO
537 if (connector_state->crtc != crtc_state->base.crtc)
538 continue;
539
540 num_connectors++;
d0737e1d 541
a93e255f
ACO
542 encoder = to_intel_encoder(connector_state->best_encoder);
543 if (encoder->type == type)
d0737e1d 544 return true;
a93e255f
ACO
545 }
546
547 WARN_ON(num_connectors == 0);
d0737e1d
ACO
548
549 return false;
550}
551
a93e255f
ACO
552static const intel_limit_t *
553intel_ironlake_limit(struct intel_crtc_state *crtc_state, int refclk)
2c07245f 554{
a93e255f 555 struct drm_device *dev = crtc_state->base.crtc->dev;
2c07245f 556 const intel_limit_t *limit;
b91ad0ec 557
a93e255f 558 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
1974cad0 559 if (intel_is_dual_link_lvds(dev)) {
1b894b59 560 if (refclk == 100000)
b91ad0ec
ZW
561 limit = &intel_limits_ironlake_dual_lvds_100m;
562 else
563 limit = &intel_limits_ironlake_dual_lvds;
564 } else {
1b894b59 565 if (refclk == 100000)
b91ad0ec
ZW
566 limit = &intel_limits_ironlake_single_lvds_100m;
567 else
568 limit = &intel_limits_ironlake_single_lvds;
569 }
c6bb3538 570 } else
b91ad0ec 571 limit = &intel_limits_ironlake_dac;
2c07245f
ZW
572
573 return limit;
574}
575
a93e255f
ACO
576static const intel_limit_t *
577intel_g4x_limit(struct intel_crtc_state *crtc_state)
044c7c41 578{
a93e255f 579 struct drm_device *dev = crtc_state->base.crtc->dev;
044c7c41
ML
580 const intel_limit_t *limit;
581
a93e255f 582 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
1974cad0 583 if (intel_is_dual_link_lvds(dev))
e4b36699 584 limit = &intel_limits_g4x_dual_channel_lvds;
044c7c41 585 else
e4b36699 586 limit = &intel_limits_g4x_single_channel_lvds;
a93e255f
ACO
587 } else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_HDMI) ||
588 intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_ANALOG)) {
e4b36699 589 limit = &intel_limits_g4x_hdmi;
a93e255f 590 } else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_SDVO)) {
e4b36699 591 limit = &intel_limits_g4x_sdvo;
044c7c41 592 } else /* The option is for other outputs */
e4b36699 593 limit = &intel_limits_i9xx_sdvo;
044c7c41
ML
594
595 return limit;
596}
597
a93e255f
ACO
598static const intel_limit_t *
599intel_limit(struct intel_crtc_state *crtc_state, int refclk)
79e53945 600{
a93e255f 601 struct drm_device *dev = crtc_state->base.crtc->dev;
79e53945
JB
602 const intel_limit_t *limit;
603
5ab7b0b7
ID
604 if (IS_BROXTON(dev))
605 limit = &intel_limits_bxt;
606 else if (HAS_PCH_SPLIT(dev))
a93e255f 607 limit = intel_ironlake_limit(crtc_state, refclk);
2c07245f 608 else if (IS_G4X(dev)) {
a93e255f 609 limit = intel_g4x_limit(crtc_state);
f2b115e6 610 } else if (IS_PINEVIEW(dev)) {
a93e255f 611 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS))
f2b115e6 612 limit = &intel_limits_pineview_lvds;
2177832f 613 else
f2b115e6 614 limit = &intel_limits_pineview_sdvo;
ef9348c8
CML
615 } else if (IS_CHERRYVIEW(dev)) {
616 limit = &intel_limits_chv;
a0c4da24 617 } else if (IS_VALLEYVIEW(dev)) {
dc730512 618 limit = &intel_limits_vlv;
a6c45cf0 619 } else if (!IS_GEN2(dev)) {
a93e255f 620 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS))
a6c45cf0
CW
621 limit = &intel_limits_i9xx_lvds;
622 else
623 limit = &intel_limits_i9xx_sdvo;
79e53945 624 } else {
a93e255f 625 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS))
e4b36699 626 limit = &intel_limits_i8xx_lvds;
a93e255f 627 else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_DVO))
e4b36699 628 limit = &intel_limits_i8xx_dvo;
5d536e28
DV
629 else
630 limit = &intel_limits_i8xx_dac;
79e53945
JB
631 }
632 return limit;
633}
634
dccbea3b
ID
635/*
636 * Platform specific helpers to calculate the port PLL loopback- (clock.m),
637 * and post-divider (clock.p) values, pre- (clock.vco) and post-divided fast
638 * (clock.dot) clock rates. This fast dot clock is fed to the port's IO logic.
639 * The helpers' return value is the rate of the clock that is fed to the
640 * display engine's pipe which can be the above fast dot clock rate or a
641 * divided-down version of it.
642 */
f2b115e6 643/* m1 is reserved as 0 in Pineview, n is a ring counter */
dccbea3b 644static int pnv_calc_dpll_params(int refclk, intel_clock_t *clock)
79e53945 645{
2177832f
SL
646 clock->m = clock->m2 + 2;
647 clock->p = clock->p1 * clock->p2;
ed5ca77e 648 if (WARN_ON(clock->n == 0 || clock->p == 0))
dccbea3b 649 return 0;
fb03ac01
VS
650 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
651 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
dccbea3b
ID
652
653 return clock->dot;
2177832f
SL
654}
655
7429e9d4
DV
656static uint32_t i9xx_dpll_compute_m(struct dpll *dpll)
657{
658 return 5 * (dpll->m1 + 2) + (dpll->m2 + 2);
659}
660
dccbea3b 661static int i9xx_calc_dpll_params(int refclk, intel_clock_t *clock)
2177832f 662{
7429e9d4 663 clock->m = i9xx_dpll_compute_m(clock);
79e53945 664 clock->p = clock->p1 * clock->p2;
ed5ca77e 665 if (WARN_ON(clock->n + 2 == 0 || clock->p == 0))
dccbea3b 666 return 0;
fb03ac01
VS
667 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n + 2);
668 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
dccbea3b
ID
669
670 return clock->dot;
79e53945
JB
671}
672
dccbea3b 673static int vlv_calc_dpll_params(int refclk, intel_clock_t *clock)
589eca67
ID
674{
675 clock->m = clock->m1 * clock->m2;
676 clock->p = clock->p1 * clock->p2;
677 if (WARN_ON(clock->n == 0 || clock->p == 0))
dccbea3b 678 return 0;
589eca67
ID
679 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
680 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
dccbea3b
ID
681
682 return clock->dot / 5;
589eca67
ID
683}
684
dccbea3b 685int chv_calc_dpll_params(int refclk, intel_clock_t *clock)
ef9348c8
CML
686{
687 clock->m = clock->m1 * clock->m2;
688 clock->p = clock->p1 * clock->p2;
689 if (WARN_ON(clock->n == 0 || clock->p == 0))
dccbea3b 690 return 0;
ef9348c8
CML
691 clock->vco = DIV_ROUND_CLOSEST_ULL((uint64_t)refclk * clock->m,
692 clock->n << 22);
693 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
dccbea3b
ID
694
695 return clock->dot / 5;
ef9348c8
CML
696}
697
7c04d1d9 698#define INTELPllInvalid(s) do { /* DRM_DEBUG(s); */ return false; } while (0)
79e53945
JB
699/**
700 * Returns whether the given set of divisors are valid for a given refclk with
701 * the given connectors.
702 */
703
1b894b59
CW
704static bool intel_PLL_is_valid(struct drm_device *dev,
705 const intel_limit_t *limit,
706 const intel_clock_t *clock)
79e53945 707{
f01b7962
VS
708 if (clock->n < limit->n.min || limit->n.max < clock->n)
709 INTELPllInvalid("n out of range\n");
79e53945 710 if (clock->p1 < limit->p1.min || limit->p1.max < clock->p1)
0206e353 711 INTELPllInvalid("p1 out of range\n");
79e53945 712 if (clock->m2 < limit->m2.min || limit->m2.max < clock->m2)
0206e353 713 INTELPllInvalid("m2 out of range\n");
79e53945 714 if (clock->m1 < limit->m1.min || limit->m1.max < clock->m1)
0206e353 715 INTELPllInvalid("m1 out of range\n");
f01b7962 716
5ab7b0b7 717 if (!IS_PINEVIEW(dev) && !IS_VALLEYVIEW(dev) && !IS_BROXTON(dev))
f01b7962
VS
718 if (clock->m1 <= clock->m2)
719 INTELPllInvalid("m1 <= m2\n");
720
5ab7b0b7 721 if (!IS_VALLEYVIEW(dev) && !IS_BROXTON(dev)) {
f01b7962
VS
722 if (clock->p < limit->p.min || limit->p.max < clock->p)
723 INTELPllInvalid("p out of range\n");
724 if (clock->m < limit->m.min || limit->m.max < clock->m)
725 INTELPllInvalid("m out of range\n");
726 }
727
79e53945 728 if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
0206e353 729 INTELPllInvalid("vco out of range\n");
79e53945
JB
730 /* XXX: We may need to be checking "Dot clock" depending on the multiplier,
731 * connector, etc., rather than just a single range.
732 */
733 if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
0206e353 734 INTELPllInvalid("dot out of range\n");
79e53945
JB
735
736 return true;
737}
738
3b1429d9
VS
739static int
740i9xx_select_p2_div(const intel_limit_t *limit,
741 const struct intel_crtc_state *crtc_state,
742 int target)
79e53945 743{
3b1429d9 744 struct drm_device *dev = crtc_state->base.crtc->dev;
79e53945 745
a93e255f 746 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
79e53945 747 /*
a210b028
DV
748 * For LVDS just rely on its current settings for dual-channel.
749 * We haven't figured out how to reliably set up different
750 * single/dual channel state, if we even can.
79e53945 751 */
1974cad0 752 if (intel_is_dual_link_lvds(dev))
3b1429d9 753 return limit->p2.p2_fast;
79e53945 754 else
3b1429d9 755 return limit->p2.p2_slow;
79e53945
JB
756 } else {
757 if (target < limit->p2.dot_limit)
3b1429d9 758 return limit->p2.p2_slow;
79e53945 759 else
3b1429d9 760 return limit->p2.p2_fast;
79e53945 761 }
3b1429d9
VS
762}
763
764static bool
765i9xx_find_best_dpll(const intel_limit_t *limit,
766 struct intel_crtc_state *crtc_state,
767 int target, int refclk, intel_clock_t *match_clock,
768 intel_clock_t *best_clock)
769{
770 struct drm_device *dev = crtc_state->base.crtc->dev;
771 intel_clock_t clock;
772 int err = target;
79e53945 773
0206e353 774 memset(best_clock, 0, sizeof(*best_clock));
79e53945 775
3b1429d9
VS
776 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
777
42158660
ZY
778 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
779 clock.m1++) {
780 for (clock.m2 = limit->m2.min;
781 clock.m2 <= limit->m2.max; clock.m2++) {
c0efc387 782 if (clock.m2 >= clock.m1)
42158660
ZY
783 break;
784 for (clock.n = limit->n.min;
785 clock.n <= limit->n.max; clock.n++) {
786 for (clock.p1 = limit->p1.min;
787 clock.p1 <= limit->p1.max; clock.p1++) {
79e53945
JB
788 int this_err;
789
dccbea3b 790 i9xx_calc_dpll_params(refclk, &clock);
ac58c3f0
DV
791 if (!intel_PLL_is_valid(dev, limit,
792 &clock))
793 continue;
794 if (match_clock &&
795 clock.p != match_clock->p)
796 continue;
797
798 this_err = abs(clock.dot - target);
799 if (this_err < err) {
800 *best_clock = clock;
801 err = this_err;
802 }
803 }
804 }
805 }
806 }
807
808 return (err != target);
809}
810
811static bool
a93e255f
ACO
812pnv_find_best_dpll(const intel_limit_t *limit,
813 struct intel_crtc_state *crtc_state,
ee9300bb
DV
814 int target, int refclk, intel_clock_t *match_clock,
815 intel_clock_t *best_clock)
79e53945 816{
3b1429d9 817 struct drm_device *dev = crtc_state->base.crtc->dev;
79e53945 818 intel_clock_t clock;
79e53945
JB
819 int err = target;
820
0206e353 821 memset(best_clock, 0, sizeof(*best_clock));
79e53945 822
3b1429d9
VS
823 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
824
42158660
ZY
825 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
826 clock.m1++) {
827 for (clock.m2 = limit->m2.min;
828 clock.m2 <= limit->m2.max; clock.m2++) {
42158660
ZY
829 for (clock.n = limit->n.min;
830 clock.n <= limit->n.max; clock.n++) {
831 for (clock.p1 = limit->p1.min;
832 clock.p1 <= limit->p1.max; clock.p1++) {
79e53945
JB
833 int this_err;
834
dccbea3b 835 pnv_calc_dpll_params(refclk, &clock);
1b894b59
CW
836 if (!intel_PLL_is_valid(dev, limit,
837 &clock))
79e53945 838 continue;
cec2f356
SP
839 if (match_clock &&
840 clock.p != match_clock->p)
841 continue;
79e53945
JB
842
843 this_err = abs(clock.dot - target);
844 if (this_err < err) {
845 *best_clock = clock;
846 err = this_err;
847 }
848 }
849 }
850 }
851 }
852
853 return (err != target);
854}
855
d4906093 856static bool
a93e255f
ACO
857g4x_find_best_dpll(const intel_limit_t *limit,
858 struct intel_crtc_state *crtc_state,
ee9300bb
DV
859 int target, int refclk, intel_clock_t *match_clock,
860 intel_clock_t *best_clock)
d4906093 861{
3b1429d9 862 struct drm_device *dev = crtc_state->base.crtc->dev;
d4906093
ML
863 intel_clock_t clock;
864 int max_n;
3b1429d9 865 bool found = false;
6ba770dc
AJ
866 /* approximately equals target * 0.00585 */
867 int err_most = (target >> 8) + (target >> 9);
d4906093
ML
868
869 memset(best_clock, 0, sizeof(*best_clock));
3b1429d9
VS
870
871 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
872
d4906093 873 max_n = limit->n.max;
f77f13e2 874 /* based on hardware requirement, prefer smaller n to precision */
d4906093 875 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
f77f13e2 876 /* based on hardware requirement, prefere larger m1,m2 */
d4906093
ML
877 for (clock.m1 = limit->m1.max;
878 clock.m1 >= limit->m1.min; clock.m1--) {
879 for (clock.m2 = limit->m2.max;
880 clock.m2 >= limit->m2.min; clock.m2--) {
881 for (clock.p1 = limit->p1.max;
882 clock.p1 >= limit->p1.min; clock.p1--) {
883 int this_err;
884
dccbea3b 885 i9xx_calc_dpll_params(refclk, &clock);
1b894b59
CW
886 if (!intel_PLL_is_valid(dev, limit,
887 &clock))
d4906093 888 continue;
1b894b59
CW
889
890 this_err = abs(clock.dot - target);
d4906093
ML
891 if (this_err < err_most) {
892 *best_clock = clock;
893 err_most = this_err;
894 max_n = clock.n;
895 found = true;
896 }
897 }
898 }
899 }
900 }
2c07245f
ZW
901 return found;
902}
903
d5dd62bd
ID
904/*
905 * Check if the calculated PLL configuration is more optimal compared to the
906 * best configuration and error found so far. Return the calculated error.
907 */
908static bool vlv_PLL_is_optimal(struct drm_device *dev, int target_freq,
909 const intel_clock_t *calculated_clock,
910 const intel_clock_t *best_clock,
911 unsigned int best_error_ppm,
912 unsigned int *error_ppm)
913{
9ca3ba01
ID
914 /*
915 * For CHV ignore the error and consider only the P value.
916 * Prefer a bigger P value based on HW requirements.
917 */
918 if (IS_CHERRYVIEW(dev)) {
919 *error_ppm = 0;
920
921 return calculated_clock->p > best_clock->p;
922 }
923
24be4e46
ID
924 if (WARN_ON_ONCE(!target_freq))
925 return false;
926
d5dd62bd
ID
927 *error_ppm = div_u64(1000000ULL *
928 abs(target_freq - calculated_clock->dot),
929 target_freq);
930 /*
931 * Prefer a better P value over a better (smaller) error if the error
932 * is small. Ensure this preference for future configurations too by
933 * setting the error to 0.
934 */
935 if (*error_ppm < 100 && calculated_clock->p > best_clock->p) {
936 *error_ppm = 0;
937
938 return true;
939 }
940
941 return *error_ppm + 10 < best_error_ppm;
942}
943
a0c4da24 944static bool
a93e255f
ACO
945vlv_find_best_dpll(const intel_limit_t *limit,
946 struct intel_crtc_state *crtc_state,
ee9300bb
DV
947 int target, int refclk, intel_clock_t *match_clock,
948 intel_clock_t *best_clock)
a0c4da24 949{
a93e255f 950 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
a919ff14 951 struct drm_device *dev = crtc->base.dev;
6b4bf1c4 952 intel_clock_t clock;
69e4f900 953 unsigned int bestppm = 1000000;
27e639bf
VS
954 /* min update 19.2 MHz */
955 int max_n = min(limit->n.max, refclk / 19200);
49e497ef 956 bool found = false;
a0c4da24 957
6b4bf1c4
VS
958 target *= 5; /* fast clock */
959
960 memset(best_clock, 0, sizeof(*best_clock));
a0c4da24
JB
961
962 /* based on hardware requirement, prefer smaller n to precision */
27e639bf 963 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
811bbf05 964 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
889059d8 965 for (clock.p2 = limit->p2.p2_fast; clock.p2 >= limit->p2.p2_slow;
c1a9ae43 966 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
6b4bf1c4 967 clock.p = clock.p1 * clock.p2;
a0c4da24 968 /* based on hardware requirement, prefer bigger m1,m2 values */
6b4bf1c4 969 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max; clock.m1++) {
d5dd62bd 970 unsigned int ppm;
69e4f900 971
6b4bf1c4
VS
972 clock.m2 = DIV_ROUND_CLOSEST(target * clock.p * clock.n,
973 refclk * clock.m1);
974
dccbea3b 975 vlv_calc_dpll_params(refclk, &clock);
43b0ac53 976
f01b7962
VS
977 if (!intel_PLL_is_valid(dev, limit,
978 &clock))
43b0ac53
VS
979 continue;
980
d5dd62bd
ID
981 if (!vlv_PLL_is_optimal(dev, target,
982 &clock,
983 best_clock,
984 bestppm, &ppm))
985 continue;
6b4bf1c4 986
d5dd62bd
ID
987 *best_clock = clock;
988 bestppm = ppm;
989 found = true;
a0c4da24
JB
990 }
991 }
992 }
993 }
a0c4da24 994
49e497ef 995 return found;
a0c4da24 996}
a4fc5ed6 997
ef9348c8 998static bool
a93e255f
ACO
999chv_find_best_dpll(const intel_limit_t *limit,
1000 struct intel_crtc_state *crtc_state,
ef9348c8
CML
1001 int target, int refclk, intel_clock_t *match_clock,
1002 intel_clock_t *best_clock)
1003{
a93e255f 1004 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
a919ff14 1005 struct drm_device *dev = crtc->base.dev;
9ca3ba01 1006 unsigned int best_error_ppm;
ef9348c8
CML
1007 intel_clock_t clock;
1008 uint64_t m2;
1009 int found = false;
1010
1011 memset(best_clock, 0, sizeof(*best_clock));
9ca3ba01 1012 best_error_ppm = 1000000;
ef9348c8
CML
1013
1014 /*
1015 * Based on hardware doc, the n always set to 1, and m1 always
1016 * set to 2. If requires to support 200Mhz refclk, we need to
1017 * revisit this because n may not 1 anymore.
1018 */
1019 clock.n = 1, clock.m1 = 2;
1020 target *= 5; /* fast clock */
1021
1022 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
1023 for (clock.p2 = limit->p2.p2_fast;
1024 clock.p2 >= limit->p2.p2_slow;
1025 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
9ca3ba01 1026 unsigned int error_ppm;
ef9348c8
CML
1027
1028 clock.p = clock.p1 * clock.p2;
1029
1030 m2 = DIV_ROUND_CLOSEST_ULL(((uint64_t)target * clock.p *
1031 clock.n) << 22, refclk * clock.m1);
1032
1033 if (m2 > INT_MAX/clock.m1)
1034 continue;
1035
1036 clock.m2 = m2;
1037
dccbea3b 1038 chv_calc_dpll_params(refclk, &clock);
ef9348c8
CML
1039
1040 if (!intel_PLL_is_valid(dev, limit, &clock))
1041 continue;
1042
9ca3ba01
ID
1043 if (!vlv_PLL_is_optimal(dev, target, &clock, best_clock,
1044 best_error_ppm, &error_ppm))
1045 continue;
1046
1047 *best_clock = clock;
1048 best_error_ppm = error_ppm;
1049 found = true;
ef9348c8
CML
1050 }
1051 }
1052
1053 return found;
1054}
1055
5ab7b0b7
ID
1056bool bxt_find_best_dpll(struct intel_crtc_state *crtc_state, int target_clock,
1057 intel_clock_t *best_clock)
1058{
1059 int refclk = i9xx_get_refclk(crtc_state, 0);
1060
1061 return chv_find_best_dpll(intel_limit(crtc_state, refclk), crtc_state,
1062 target_clock, refclk, NULL, best_clock);
1063}
1064
20ddf665
VS
1065bool intel_crtc_active(struct drm_crtc *crtc)
1066{
1067 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1068
1069 /* Be paranoid as we can arrive here with only partial
1070 * state retrieved from the hardware during setup.
1071 *
241bfc38 1072 * We can ditch the adjusted_mode.crtc_clock check as soon
20ddf665
VS
1073 * as Haswell has gained clock readout/fastboot support.
1074 *
66e514c1 1075 * We can ditch the crtc->primary->fb check as soon as we can
20ddf665 1076 * properly reconstruct framebuffers.
c3d1f436
MR
1077 *
1078 * FIXME: The intel_crtc->active here should be switched to
1079 * crtc->state->active once we have proper CRTC states wired up
1080 * for atomic.
20ddf665 1081 */
c3d1f436 1082 return intel_crtc->active && crtc->primary->state->fb &&
6e3c9717 1083 intel_crtc->config->base.adjusted_mode.crtc_clock;
20ddf665
VS
1084}
1085
a5c961d1
PZ
1086enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
1087 enum pipe pipe)
1088{
1089 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
1090 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1091
6e3c9717 1092 return intel_crtc->config->cpu_transcoder;
a5c961d1
PZ
1093}
1094
fbf49ea2
VS
1095static bool pipe_dsl_stopped(struct drm_device *dev, enum pipe pipe)
1096{
1097 struct drm_i915_private *dev_priv = dev->dev_private;
1098 u32 reg = PIPEDSL(pipe);
1099 u32 line1, line2;
1100 u32 line_mask;
1101
1102 if (IS_GEN2(dev))
1103 line_mask = DSL_LINEMASK_GEN2;
1104 else
1105 line_mask = DSL_LINEMASK_GEN3;
1106
1107 line1 = I915_READ(reg) & line_mask;
6adfb1ef 1108 msleep(5);
fbf49ea2
VS
1109 line2 = I915_READ(reg) & line_mask;
1110
1111 return line1 == line2;
1112}
1113
ab7ad7f6
KP
1114/*
1115 * intel_wait_for_pipe_off - wait for pipe to turn off
575f7ab7 1116 * @crtc: crtc whose pipe to wait for
9d0498a2
JB
1117 *
1118 * After disabling a pipe, we can't wait for vblank in the usual way,
1119 * spinning on the vblank interrupt status bit, since we won't actually
1120 * see an interrupt when the pipe is disabled.
1121 *
ab7ad7f6
KP
1122 * On Gen4 and above:
1123 * wait for the pipe register state bit to turn off
1124 *
1125 * Otherwise:
1126 * wait for the display line value to settle (it usually
1127 * ends up stopping at the start of the next frame).
58e10eb9 1128 *
9d0498a2 1129 */
575f7ab7 1130static void intel_wait_for_pipe_off(struct intel_crtc *crtc)
9d0498a2 1131{
575f7ab7 1132 struct drm_device *dev = crtc->base.dev;
9d0498a2 1133 struct drm_i915_private *dev_priv = dev->dev_private;
6e3c9717 1134 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
575f7ab7 1135 enum pipe pipe = crtc->pipe;
ab7ad7f6
KP
1136
1137 if (INTEL_INFO(dev)->gen >= 4) {
702e7a56 1138 int reg = PIPECONF(cpu_transcoder);
ab7ad7f6
KP
1139
1140 /* Wait for the Pipe State to go off */
58e10eb9
CW
1141 if (wait_for((I915_READ(reg) & I965_PIPECONF_ACTIVE) == 0,
1142 100))
284637d9 1143 WARN(1, "pipe_off wait timed out\n");
ab7ad7f6 1144 } else {
ab7ad7f6 1145 /* Wait for the display line to settle */
fbf49ea2 1146 if (wait_for(pipe_dsl_stopped(dev, pipe), 100))
284637d9 1147 WARN(1, "pipe_off wait timed out\n");
ab7ad7f6 1148 }
79e53945
JB
1149}
1150
b24e7179
JB
1151static const char *state_string(bool enabled)
1152{
1153 return enabled ? "on" : "off";
1154}
1155
1156/* Only for pre-ILK configs */
55607e8a
DV
1157void assert_pll(struct drm_i915_private *dev_priv,
1158 enum pipe pipe, bool state)
b24e7179 1159{
b24e7179
JB
1160 u32 val;
1161 bool cur_state;
1162
649636ef 1163 val = I915_READ(DPLL(pipe));
b24e7179 1164 cur_state = !!(val & DPLL_VCO_ENABLE);
e2c719b7 1165 I915_STATE_WARN(cur_state != state,
b24e7179
JB
1166 "PLL state assertion failure (expected %s, current %s)\n",
1167 state_string(state), state_string(cur_state));
1168}
b24e7179 1169
23538ef1
JN
1170/* XXX: the dsi pll is shared between MIPI DSI ports */
1171static void assert_dsi_pll(struct drm_i915_private *dev_priv, bool state)
1172{
1173 u32 val;
1174 bool cur_state;
1175
a580516d 1176 mutex_lock(&dev_priv->sb_lock);
23538ef1 1177 val = vlv_cck_read(dev_priv, CCK_REG_DSI_PLL_CONTROL);
a580516d 1178 mutex_unlock(&dev_priv->sb_lock);
23538ef1
JN
1179
1180 cur_state = val & DSI_PLL_VCO_EN;
e2c719b7 1181 I915_STATE_WARN(cur_state != state,
23538ef1
JN
1182 "DSI PLL state assertion failure (expected %s, current %s)\n",
1183 state_string(state), state_string(cur_state));
1184}
1185#define assert_dsi_pll_enabled(d) assert_dsi_pll(d, true)
1186#define assert_dsi_pll_disabled(d) assert_dsi_pll(d, false)
1187
55607e8a 1188struct intel_shared_dpll *
e2b78267
DV
1189intel_crtc_to_shared_dpll(struct intel_crtc *crtc)
1190{
1191 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
1192
6e3c9717 1193 if (crtc->config->shared_dpll < 0)
e2b78267
DV
1194 return NULL;
1195
6e3c9717 1196 return &dev_priv->shared_dplls[crtc->config->shared_dpll];
e2b78267
DV
1197}
1198
040484af 1199/* For ILK+ */
55607e8a
DV
1200void assert_shared_dpll(struct drm_i915_private *dev_priv,
1201 struct intel_shared_dpll *pll,
1202 bool state)
040484af 1203{
040484af 1204 bool cur_state;
5358901f 1205 struct intel_dpll_hw_state hw_state;
040484af 1206
92b27b08 1207 if (WARN (!pll,
46edb027 1208 "asserting DPLL %s with no DPLL\n", state_string(state)))
ee7b9f93 1209 return;
ee7b9f93 1210
5358901f 1211 cur_state = pll->get_hw_state(dev_priv, pll, &hw_state);
e2c719b7 1212 I915_STATE_WARN(cur_state != state,
5358901f
DV
1213 "%s assertion failure (expected %s, current %s)\n",
1214 pll->name, state_string(state), state_string(cur_state));
040484af 1215}
040484af
JB
1216
1217static void assert_fdi_tx(struct drm_i915_private *dev_priv,
1218 enum pipe pipe, bool state)
1219{
040484af 1220 bool cur_state;
ad80a810
PZ
1221 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1222 pipe);
040484af 1223
affa9354
PZ
1224 if (HAS_DDI(dev_priv->dev)) {
1225 /* DDI does not have a specific FDI_TX register */
649636ef 1226 u32 val = I915_READ(TRANS_DDI_FUNC_CTL(cpu_transcoder));
ad80a810 1227 cur_state = !!(val & TRANS_DDI_FUNC_ENABLE);
bf507ef7 1228 } else {
649636ef 1229 u32 val = I915_READ(FDI_TX_CTL(pipe));
bf507ef7
ED
1230 cur_state = !!(val & FDI_TX_ENABLE);
1231 }
e2c719b7 1232 I915_STATE_WARN(cur_state != state,
040484af
JB
1233 "FDI TX state assertion failure (expected %s, current %s)\n",
1234 state_string(state), state_string(cur_state));
1235}
1236#define assert_fdi_tx_enabled(d, p) assert_fdi_tx(d, p, true)
1237#define assert_fdi_tx_disabled(d, p) assert_fdi_tx(d, p, false)
1238
1239static void assert_fdi_rx(struct drm_i915_private *dev_priv,
1240 enum pipe pipe, bool state)
1241{
040484af
JB
1242 u32 val;
1243 bool cur_state;
1244
649636ef 1245 val = I915_READ(FDI_RX_CTL(pipe));
d63fa0dc 1246 cur_state = !!(val & FDI_RX_ENABLE);
e2c719b7 1247 I915_STATE_WARN(cur_state != state,
040484af
JB
1248 "FDI RX state assertion failure (expected %s, current %s)\n",
1249 state_string(state), state_string(cur_state));
1250}
1251#define assert_fdi_rx_enabled(d, p) assert_fdi_rx(d, p, true)
1252#define assert_fdi_rx_disabled(d, p) assert_fdi_rx(d, p, false)
1253
1254static void assert_fdi_tx_pll_enabled(struct drm_i915_private *dev_priv,
1255 enum pipe pipe)
1256{
040484af
JB
1257 u32 val;
1258
1259 /* ILK FDI PLL is always enabled */
3d13ef2e 1260 if (INTEL_INFO(dev_priv->dev)->gen == 5)
040484af
JB
1261 return;
1262
bf507ef7 1263 /* On Haswell, DDI ports are responsible for the FDI PLL setup */
affa9354 1264 if (HAS_DDI(dev_priv->dev))
bf507ef7
ED
1265 return;
1266
649636ef 1267 val = I915_READ(FDI_TX_CTL(pipe));
e2c719b7 1268 I915_STATE_WARN(!(val & FDI_TX_PLL_ENABLE), "FDI TX PLL assertion failure, should be active but is disabled\n");
040484af
JB
1269}
1270
55607e8a
DV
1271void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
1272 enum pipe pipe, bool state)
040484af 1273{
040484af 1274 u32 val;
55607e8a 1275 bool cur_state;
040484af 1276
649636ef 1277 val = I915_READ(FDI_RX_CTL(pipe));
55607e8a 1278 cur_state = !!(val & FDI_RX_PLL_ENABLE);
e2c719b7 1279 I915_STATE_WARN(cur_state != state,
55607e8a
DV
1280 "FDI RX PLL assertion failure (expected %s, current %s)\n",
1281 state_string(state), state_string(cur_state));
040484af
JB
1282}
1283
b680c37a
DV
1284void assert_panel_unlocked(struct drm_i915_private *dev_priv,
1285 enum pipe pipe)
ea0760cf 1286{
bedd4dba
JN
1287 struct drm_device *dev = dev_priv->dev;
1288 int pp_reg;
ea0760cf
JB
1289 u32 val;
1290 enum pipe panel_pipe = PIPE_A;
0de3b485 1291 bool locked = true;
ea0760cf 1292
bedd4dba
JN
1293 if (WARN_ON(HAS_DDI(dev)))
1294 return;
1295
1296 if (HAS_PCH_SPLIT(dev)) {
1297 u32 port_sel;
1298
ea0760cf 1299 pp_reg = PCH_PP_CONTROL;
bedd4dba
JN
1300 port_sel = I915_READ(PCH_PP_ON_DELAYS) & PANEL_PORT_SELECT_MASK;
1301
1302 if (port_sel == PANEL_PORT_SELECT_LVDS &&
1303 I915_READ(PCH_LVDS) & LVDS_PIPEB_SELECT)
1304 panel_pipe = PIPE_B;
1305 /* XXX: else fix for eDP */
1306 } else if (IS_VALLEYVIEW(dev)) {
1307 /* presumably write lock depends on pipe, not port select */
1308 pp_reg = VLV_PIPE_PP_CONTROL(pipe);
1309 panel_pipe = pipe;
ea0760cf
JB
1310 } else {
1311 pp_reg = PP_CONTROL;
bedd4dba
JN
1312 if (I915_READ(LVDS) & LVDS_PIPEB_SELECT)
1313 panel_pipe = PIPE_B;
ea0760cf
JB
1314 }
1315
1316 val = I915_READ(pp_reg);
1317 if (!(val & PANEL_POWER_ON) ||
ec49ba2d 1318 ((val & PANEL_UNLOCK_MASK) == PANEL_UNLOCK_REGS))
ea0760cf
JB
1319 locked = false;
1320
e2c719b7 1321 I915_STATE_WARN(panel_pipe == pipe && locked,
ea0760cf 1322 "panel assertion failure, pipe %c regs locked\n",
9db4a9c7 1323 pipe_name(pipe));
ea0760cf
JB
1324}
1325
93ce0ba6
JN
1326static void assert_cursor(struct drm_i915_private *dev_priv,
1327 enum pipe pipe, bool state)
1328{
1329 struct drm_device *dev = dev_priv->dev;
1330 bool cur_state;
1331
d9d82081 1332 if (IS_845G(dev) || IS_I865G(dev))
0b87c24e 1333 cur_state = I915_READ(CURCNTR(PIPE_A)) & CURSOR_ENABLE;
d9d82081 1334 else
5efb3e28 1335 cur_state = I915_READ(CURCNTR(pipe)) & CURSOR_MODE;
93ce0ba6 1336
e2c719b7 1337 I915_STATE_WARN(cur_state != state,
93ce0ba6
JN
1338 "cursor on pipe %c assertion failure (expected %s, current %s)\n",
1339 pipe_name(pipe), state_string(state), state_string(cur_state));
1340}
1341#define assert_cursor_enabled(d, p) assert_cursor(d, p, true)
1342#define assert_cursor_disabled(d, p) assert_cursor(d, p, false)
1343
b840d907
JB
1344void assert_pipe(struct drm_i915_private *dev_priv,
1345 enum pipe pipe, bool state)
b24e7179 1346{
63d7bbe9 1347 bool cur_state;
702e7a56
PZ
1348 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1349 pipe);
b24e7179 1350
b6b5d049
VS
1351 /* if we need the pipe quirk it must be always on */
1352 if ((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
1353 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
8e636784
DV
1354 state = true;
1355
f458ebbc 1356 if (!intel_display_power_is_enabled(dev_priv,
b97186f0 1357 POWER_DOMAIN_TRANSCODER(cpu_transcoder))) {
69310161
PZ
1358 cur_state = false;
1359 } else {
649636ef 1360 u32 val = I915_READ(PIPECONF(cpu_transcoder));
69310161
PZ
1361 cur_state = !!(val & PIPECONF_ENABLE);
1362 }
1363
e2c719b7 1364 I915_STATE_WARN(cur_state != state,
63d7bbe9 1365 "pipe %c assertion failure (expected %s, current %s)\n",
9db4a9c7 1366 pipe_name(pipe), state_string(state), state_string(cur_state));
b24e7179
JB
1367}
1368
931872fc
CW
1369static void assert_plane(struct drm_i915_private *dev_priv,
1370 enum plane plane, bool state)
b24e7179 1371{
b24e7179 1372 u32 val;
931872fc 1373 bool cur_state;
b24e7179 1374
649636ef 1375 val = I915_READ(DSPCNTR(plane));
931872fc 1376 cur_state = !!(val & DISPLAY_PLANE_ENABLE);
e2c719b7 1377 I915_STATE_WARN(cur_state != state,
931872fc
CW
1378 "plane %c assertion failure (expected %s, current %s)\n",
1379 plane_name(plane), state_string(state), state_string(cur_state));
b24e7179
JB
1380}
1381
931872fc
CW
1382#define assert_plane_enabled(d, p) assert_plane(d, p, true)
1383#define assert_plane_disabled(d, p) assert_plane(d, p, false)
1384
b24e7179
JB
1385static void assert_planes_disabled(struct drm_i915_private *dev_priv,
1386 enum pipe pipe)
1387{
653e1026 1388 struct drm_device *dev = dev_priv->dev;
649636ef 1389 int i;
b24e7179 1390
653e1026
VS
1391 /* Primary planes are fixed to pipes on gen4+ */
1392 if (INTEL_INFO(dev)->gen >= 4) {
649636ef 1393 u32 val = I915_READ(DSPCNTR(pipe));
e2c719b7 1394 I915_STATE_WARN(val & DISPLAY_PLANE_ENABLE,
28c05794
AJ
1395 "plane %c assertion failure, should be disabled but not\n",
1396 plane_name(pipe));
19ec1358 1397 return;
28c05794 1398 }
19ec1358 1399
b24e7179 1400 /* Need to check both planes against the pipe */
055e393f 1401 for_each_pipe(dev_priv, i) {
649636ef
VS
1402 u32 val = I915_READ(DSPCNTR(i));
1403 enum pipe cur_pipe = (val & DISPPLANE_SEL_PIPE_MASK) >>
b24e7179 1404 DISPPLANE_SEL_PIPE_SHIFT;
e2c719b7 1405 I915_STATE_WARN((val & DISPLAY_PLANE_ENABLE) && pipe == cur_pipe,
9db4a9c7
JB
1406 "plane %c assertion failure, should be off on pipe %c but is still active\n",
1407 plane_name(i), pipe_name(pipe));
b24e7179
JB
1408 }
1409}
1410
19332d7a
JB
1411static void assert_sprites_disabled(struct drm_i915_private *dev_priv,
1412 enum pipe pipe)
1413{
20674eef 1414 struct drm_device *dev = dev_priv->dev;
649636ef 1415 int sprite;
19332d7a 1416
7feb8b88 1417 if (INTEL_INFO(dev)->gen >= 9) {
3bdcfc0c 1418 for_each_sprite(dev_priv, pipe, sprite) {
649636ef 1419 u32 val = I915_READ(PLANE_CTL(pipe, sprite));
e2c719b7 1420 I915_STATE_WARN(val & PLANE_CTL_ENABLE,
7feb8b88
DL
1421 "plane %d assertion failure, should be off on pipe %c but is still active\n",
1422 sprite, pipe_name(pipe));
1423 }
1424 } else if (IS_VALLEYVIEW(dev)) {
3bdcfc0c 1425 for_each_sprite(dev_priv, pipe, sprite) {
649636ef 1426 u32 val = I915_READ(SPCNTR(pipe, sprite));
e2c719b7 1427 I915_STATE_WARN(val & SP_ENABLE,
20674eef 1428 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
1fe47785 1429 sprite_name(pipe, sprite), pipe_name(pipe));
20674eef
VS
1430 }
1431 } else if (INTEL_INFO(dev)->gen >= 7) {
649636ef 1432 u32 val = I915_READ(SPRCTL(pipe));
e2c719b7 1433 I915_STATE_WARN(val & SPRITE_ENABLE,
06da8da2 1434 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
20674eef
VS
1435 plane_name(pipe), pipe_name(pipe));
1436 } else if (INTEL_INFO(dev)->gen >= 5) {
649636ef 1437 u32 val = I915_READ(DVSCNTR(pipe));
e2c719b7 1438 I915_STATE_WARN(val & DVS_ENABLE,
06da8da2 1439 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
20674eef 1440 plane_name(pipe), pipe_name(pipe));
19332d7a
JB
1441 }
1442}
1443
08c71e5e
VS
1444static void assert_vblank_disabled(struct drm_crtc *crtc)
1445{
e2c719b7 1446 if (I915_STATE_WARN_ON(drm_crtc_vblank_get(crtc) == 0))
08c71e5e
VS
1447 drm_crtc_vblank_put(crtc);
1448}
1449
89eff4be 1450static void ibx_assert_pch_refclk_enabled(struct drm_i915_private *dev_priv)
92f2584a
JB
1451{
1452 u32 val;
1453 bool enabled;
1454
e2c719b7 1455 I915_STATE_WARN_ON(!(HAS_PCH_IBX(dev_priv->dev) || HAS_PCH_CPT(dev_priv->dev)));
9d82aa17 1456
92f2584a
JB
1457 val = I915_READ(PCH_DREF_CONTROL);
1458 enabled = !!(val & (DREF_SSC_SOURCE_MASK | DREF_NONSPREAD_SOURCE_MASK |
1459 DREF_SUPERSPREAD_SOURCE_MASK));
e2c719b7 1460 I915_STATE_WARN(!enabled, "PCH refclk assertion failure, should be active but is disabled\n");
92f2584a
JB
1461}
1462
ab9412ba
DV
1463static void assert_pch_transcoder_disabled(struct drm_i915_private *dev_priv,
1464 enum pipe pipe)
92f2584a 1465{
92f2584a
JB
1466 u32 val;
1467 bool enabled;
1468
649636ef 1469 val = I915_READ(PCH_TRANSCONF(pipe));
92f2584a 1470 enabled = !!(val & TRANS_ENABLE);
e2c719b7 1471 I915_STATE_WARN(enabled,
9db4a9c7
JB
1472 "transcoder assertion failed, should be off on pipe %c but is still active\n",
1473 pipe_name(pipe));
92f2584a
JB
1474}
1475
4e634389
KP
1476static bool dp_pipe_enabled(struct drm_i915_private *dev_priv,
1477 enum pipe pipe, u32 port_sel, u32 val)
f0575e92
KP
1478{
1479 if ((val & DP_PORT_EN) == 0)
1480 return false;
1481
1482 if (HAS_PCH_CPT(dev_priv->dev)) {
1483 u32 trans_dp_ctl_reg = TRANS_DP_CTL(pipe);
1484 u32 trans_dp_ctl = I915_READ(trans_dp_ctl_reg);
1485 if ((trans_dp_ctl & TRANS_DP_PORT_SEL_MASK) != port_sel)
1486 return false;
44f37d1f
CML
1487 } else if (IS_CHERRYVIEW(dev_priv->dev)) {
1488 if ((val & DP_PIPE_MASK_CHV) != DP_PIPE_SELECT_CHV(pipe))
1489 return false;
f0575e92
KP
1490 } else {
1491 if ((val & DP_PIPE_MASK) != (pipe << 30))
1492 return false;
1493 }
1494 return true;
1495}
1496
1519b995
KP
1497static bool hdmi_pipe_enabled(struct drm_i915_private *dev_priv,
1498 enum pipe pipe, u32 val)
1499{
dc0fa718 1500 if ((val & SDVO_ENABLE) == 0)
1519b995
KP
1501 return false;
1502
1503 if (HAS_PCH_CPT(dev_priv->dev)) {
dc0fa718 1504 if ((val & SDVO_PIPE_SEL_MASK_CPT) != SDVO_PIPE_SEL_CPT(pipe))
1519b995 1505 return false;
44f37d1f
CML
1506 } else if (IS_CHERRYVIEW(dev_priv->dev)) {
1507 if ((val & SDVO_PIPE_SEL_MASK_CHV) != SDVO_PIPE_SEL_CHV(pipe))
1508 return false;
1519b995 1509 } else {
dc0fa718 1510 if ((val & SDVO_PIPE_SEL_MASK) != SDVO_PIPE_SEL(pipe))
1519b995
KP
1511 return false;
1512 }
1513 return true;
1514}
1515
1516static bool lvds_pipe_enabled(struct drm_i915_private *dev_priv,
1517 enum pipe pipe, u32 val)
1518{
1519 if ((val & LVDS_PORT_EN) == 0)
1520 return false;
1521
1522 if (HAS_PCH_CPT(dev_priv->dev)) {
1523 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1524 return false;
1525 } else {
1526 if ((val & LVDS_PIPE_MASK) != LVDS_PIPE(pipe))
1527 return false;
1528 }
1529 return true;
1530}
1531
1532static bool adpa_pipe_enabled(struct drm_i915_private *dev_priv,
1533 enum pipe pipe, u32 val)
1534{
1535 if ((val & ADPA_DAC_ENABLE) == 0)
1536 return false;
1537 if (HAS_PCH_CPT(dev_priv->dev)) {
1538 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1539 return false;
1540 } else {
1541 if ((val & ADPA_PIPE_SELECT_MASK) != ADPA_PIPE_SELECT(pipe))
1542 return false;
1543 }
1544 return true;
1545}
1546
291906f1 1547static void assert_pch_dp_disabled(struct drm_i915_private *dev_priv,
f0575e92 1548 enum pipe pipe, int reg, u32 port_sel)
291906f1 1549{
47a05eca 1550 u32 val = I915_READ(reg);
e2c719b7 1551 I915_STATE_WARN(dp_pipe_enabled(dev_priv, pipe, port_sel, val),
291906f1 1552 "PCH DP (0x%08x) enabled on transcoder %c, should be disabled\n",
9db4a9c7 1553 reg, pipe_name(pipe));
de9a35ab 1554
e2c719b7 1555 I915_STATE_WARN(HAS_PCH_IBX(dev_priv->dev) && (val & DP_PORT_EN) == 0
75c5da27 1556 && (val & DP_PIPEB_SELECT),
de9a35ab 1557 "IBX PCH dp port still using transcoder B\n");
291906f1
JB
1558}
1559
1560static void assert_pch_hdmi_disabled(struct drm_i915_private *dev_priv,
1561 enum pipe pipe, int reg)
1562{
47a05eca 1563 u32 val = I915_READ(reg);
e2c719b7 1564 I915_STATE_WARN(hdmi_pipe_enabled(dev_priv, pipe, val),
23c99e77 1565 "PCH HDMI (0x%08x) enabled on transcoder %c, should be disabled\n",
9db4a9c7 1566 reg, pipe_name(pipe));
de9a35ab 1567
e2c719b7 1568 I915_STATE_WARN(HAS_PCH_IBX(dev_priv->dev) && (val & SDVO_ENABLE) == 0
75c5da27 1569 && (val & SDVO_PIPE_B_SELECT),
de9a35ab 1570 "IBX PCH hdmi port still using transcoder B\n");
291906f1
JB
1571}
1572
1573static void assert_pch_ports_disabled(struct drm_i915_private *dev_priv,
1574 enum pipe pipe)
1575{
291906f1 1576 u32 val;
291906f1 1577
f0575e92
KP
1578 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_B, TRANS_DP_PORT_SEL_B);
1579 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_C, TRANS_DP_PORT_SEL_C);
1580 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_D, TRANS_DP_PORT_SEL_D);
291906f1 1581
649636ef 1582 val = I915_READ(PCH_ADPA);
e2c719b7 1583 I915_STATE_WARN(adpa_pipe_enabled(dev_priv, pipe, val),
291906f1 1584 "PCH VGA enabled on transcoder %c, should be disabled\n",
9db4a9c7 1585 pipe_name(pipe));
291906f1 1586
649636ef 1587 val = I915_READ(PCH_LVDS);
e2c719b7 1588 I915_STATE_WARN(lvds_pipe_enabled(dev_priv, pipe, val),
291906f1 1589 "PCH LVDS enabled on transcoder %c, should be disabled\n",
9db4a9c7 1590 pipe_name(pipe));
291906f1 1591
e2debe91
PZ
1592 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIB);
1593 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIC);
1594 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMID);
291906f1
JB
1595}
1596
d288f65f 1597static void vlv_enable_pll(struct intel_crtc *crtc,
5cec258b 1598 const struct intel_crtc_state *pipe_config)
87442f73 1599{
426115cf
DV
1600 struct drm_device *dev = crtc->base.dev;
1601 struct drm_i915_private *dev_priv = dev->dev_private;
1602 int reg = DPLL(crtc->pipe);
d288f65f 1603 u32 dpll = pipe_config->dpll_hw_state.dpll;
87442f73 1604
426115cf 1605 assert_pipe_disabled(dev_priv, crtc->pipe);
87442f73
DV
1606
1607 /* No really, not for ILK+ */
1608 BUG_ON(!IS_VALLEYVIEW(dev_priv->dev));
1609
1610 /* PLL is protected by panel, make sure we can write it */
6a9e7363 1611 if (IS_MOBILE(dev_priv->dev))
426115cf 1612 assert_panel_unlocked(dev_priv, crtc->pipe);
87442f73 1613
426115cf
DV
1614 I915_WRITE(reg, dpll);
1615 POSTING_READ(reg);
1616 udelay(150);
1617
1618 if (wait_for(((I915_READ(reg) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
1619 DRM_ERROR("DPLL %d failed to lock\n", crtc->pipe);
1620
d288f65f 1621 I915_WRITE(DPLL_MD(crtc->pipe), pipe_config->dpll_hw_state.dpll_md);
426115cf 1622 POSTING_READ(DPLL_MD(crtc->pipe));
87442f73
DV
1623
1624 /* We do this three times for luck */
426115cf 1625 I915_WRITE(reg, dpll);
87442f73
DV
1626 POSTING_READ(reg);
1627 udelay(150); /* wait for warmup */
426115cf 1628 I915_WRITE(reg, dpll);
87442f73
DV
1629 POSTING_READ(reg);
1630 udelay(150); /* wait for warmup */
426115cf 1631 I915_WRITE(reg, dpll);
87442f73
DV
1632 POSTING_READ(reg);
1633 udelay(150); /* wait for warmup */
1634}
1635
d288f65f 1636static void chv_enable_pll(struct intel_crtc *crtc,
5cec258b 1637 const struct intel_crtc_state *pipe_config)
9d556c99
CML
1638{
1639 struct drm_device *dev = crtc->base.dev;
1640 struct drm_i915_private *dev_priv = dev->dev_private;
1641 int pipe = crtc->pipe;
1642 enum dpio_channel port = vlv_pipe_to_channel(pipe);
9d556c99
CML
1643 u32 tmp;
1644
1645 assert_pipe_disabled(dev_priv, crtc->pipe);
1646
1647 BUG_ON(!IS_CHERRYVIEW(dev_priv->dev));
1648
a580516d 1649 mutex_lock(&dev_priv->sb_lock);
9d556c99
CML
1650
1651 /* Enable back the 10bit clock to display controller */
1652 tmp = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1653 tmp |= DPIO_DCLKP_EN;
1654 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), tmp);
1655
54433e91
VS
1656 mutex_unlock(&dev_priv->sb_lock);
1657
9d556c99
CML
1658 /*
1659 * Need to wait > 100ns between dclkp clock enable bit and PLL enable.
1660 */
1661 udelay(1);
1662
1663 /* Enable PLL */
d288f65f 1664 I915_WRITE(DPLL(pipe), pipe_config->dpll_hw_state.dpll);
9d556c99
CML
1665
1666 /* Check PLL is locked */
a11b0703 1667 if (wait_for(((I915_READ(DPLL(pipe)) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
9d556c99
CML
1668 DRM_ERROR("PLL %d failed to lock\n", pipe);
1669
a11b0703 1670 /* not sure when this should be written */
d288f65f 1671 I915_WRITE(DPLL_MD(pipe), pipe_config->dpll_hw_state.dpll_md);
a11b0703 1672 POSTING_READ(DPLL_MD(pipe));
9d556c99
CML
1673}
1674
1c4e0274
VS
1675static int intel_num_dvo_pipes(struct drm_device *dev)
1676{
1677 struct intel_crtc *crtc;
1678 int count = 0;
1679
1680 for_each_intel_crtc(dev, crtc)
3538b9df 1681 count += crtc->base.state->active &&
409ee761 1682 intel_pipe_has_type(crtc, INTEL_OUTPUT_DVO);
1c4e0274
VS
1683
1684 return count;
1685}
1686
66e3d5c0 1687static void i9xx_enable_pll(struct intel_crtc *crtc)
63d7bbe9 1688{
66e3d5c0
DV
1689 struct drm_device *dev = crtc->base.dev;
1690 struct drm_i915_private *dev_priv = dev->dev_private;
1691 int reg = DPLL(crtc->pipe);
6e3c9717 1692 u32 dpll = crtc->config->dpll_hw_state.dpll;
63d7bbe9 1693
66e3d5c0 1694 assert_pipe_disabled(dev_priv, crtc->pipe);
58c6eaa2 1695
63d7bbe9 1696 /* No really, not for ILK+ */
3d13ef2e 1697 BUG_ON(INTEL_INFO(dev)->gen >= 5);
63d7bbe9
JB
1698
1699 /* PLL is protected by panel, make sure we can write it */
66e3d5c0
DV
1700 if (IS_MOBILE(dev) && !IS_I830(dev))
1701 assert_panel_unlocked(dev_priv, crtc->pipe);
63d7bbe9 1702
1c4e0274
VS
1703 /* Enable DVO 2x clock on both PLLs if necessary */
1704 if (IS_I830(dev) && intel_num_dvo_pipes(dev) > 0) {
1705 /*
1706 * It appears to be important that we don't enable this
1707 * for the current pipe before otherwise configuring the
1708 * PLL. No idea how this should be handled if multiple
1709 * DVO outputs are enabled simultaneosly.
1710 */
1711 dpll |= DPLL_DVO_2X_MODE;
1712 I915_WRITE(DPLL(!crtc->pipe),
1713 I915_READ(DPLL(!crtc->pipe)) | DPLL_DVO_2X_MODE);
1714 }
66e3d5c0
DV
1715
1716 /* Wait for the clocks to stabilize. */
1717 POSTING_READ(reg);
1718 udelay(150);
1719
1720 if (INTEL_INFO(dev)->gen >= 4) {
1721 I915_WRITE(DPLL_MD(crtc->pipe),
6e3c9717 1722 crtc->config->dpll_hw_state.dpll_md);
66e3d5c0
DV
1723 } else {
1724 /* The pixel multiplier can only be updated once the
1725 * DPLL is enabled and the clocks are stable.
1726 *
1727 * So write it again.
1728 */
1729 I915_WRITE(reg, dpll);
1730 }
63d7bbe9
JB
1731
1732 /* We do this three times for luck */
66e3d5c0 1733 I915_WRITE(reg, dpll);
63d7bbe9
JB
1734 POSTING_READ(reg);
1735 udelay(150); /* wait for warmup */
66e3d5c0 1736 I915_WRITE(reg, dpll);
63d7bbe9
JB
1737 POSTING_READ(reg);
1738 udelay(150); /* wait for warmup */
66e3d5c0 1739 I915_WRITE(reg, dpll);
63d7bbe9
JB
1740 POSTING_READ(reg);
1741 udelay(150); /* wait for warmup */
1742}
1743
1744/**
50b44a44 1745 * i9xx_disable_pll - disable a PLL
63d7bbe9
JB
1746 * @dev_priv: i915 private structure
1747 * @pipe: pipe PLL to disable
1748 *
1749 * Disable the PLL for @pipe, making sure the pipe is off first.
1750 *
1751 * Note! This is for pre-ILK only.
1752 */
1c4e0274 1753static void i9xx_disable_pll(struct intel_crtc *crtc)
63d7bbe9 1754{
1c4e0274
VS
1755 struct drm_device *dev = crtc->base.dev;
1756 struct drm_i915_private *dev_priv = dev->dev_private;
1757 enum pipe pipe = crtc->pipe;
1758
1759 /* Disable DVO 2x clock on both PLLs if necessary */
1760 if (IS_I830(dev) &&
409ee761 1761 intel_pipe_has_type(crtc, INTEL_OUTPUT_DVO) &&
3538b9df 1762 !intel_num_dvo_pipes(dev)) {
1c4e0274
VS
1763 I915_WRITE(DPLL(PIPE_B),
1764 I915_READ(DPLL(PIPE_B)) & ~DPLL_DVO_2X_MODE);
1765 I915_WRITE(DPLL(PIPE_A),
1766 I915_READ(DPLL(PIPE_A)) & ~DPLL_DVO_2X_MODE);
1767 }
1768
b6b5d049
VS
1769 /* Don't disable pipe or pipe PLLs if needed */
1770 if ((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
1771 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
63d7bbe9
JB
1772 return;
1773
1774 /* Make sure the pipe isn't still relying on us */
1775 assert_pipe_disabled(dev_priv, pipe);
1776
b8afb911 1777 I915_WRITE(DPLL(pipe), DPLL_VGA_MODE_DIS);
50b44a44 1778 POSTING_READ(DPLL(pipe));
63d7bbe9
JB
1779}
1780
f6071166
JB
1781static void vlv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1782{
b8afb911 1783 u32 val;
f6071166
JB
1784
1785 /* Make sure the pipe isn't still relying on us */
1786 assert_pipe_disabled(dev_priv, pipe);
1787
e5cbfbfb
ID
1788 /*
1789 * Leave integrated clock source and reference clock enabled for pipe B.
1790 * The latter is needed for VGA hotplug / manual detection.
1791 */
b8afb911 1792 val = DPLL_VGA_MODE_DIS;
f6071166 1793 if (pipe == PIPE_B)
60bfe44f 1794 val = DPLL_INTEGRATED_CRI_CLK_VLV | DPLL_REF_CLK_ENABLE_VLV;
f6071166
JB
1795 I915_WRITE(DPLL(pipe), val);
1796 POSTING_READ(DPLL(pipe));
076ed3b2
CML
1797
1798}
1799
1800static void chv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1801{
d752048d 1802 enum dpio_channel port = vlv_pipe_to_channel(pipe);
076ed3b2
CML
1803 u32 val;
1804
a11b0703
VS
1805 /* Make sure the pipe isn't still relying on us */
1806 assert_pipe_disabled(dev_priv, pipe);
076ed3b2 1807
a11b0703 1808 /* Set PLL en = 0 */
60bfe44f
VS
1809 val = DPLL_SSC_REF_CLK_CHV |
1810 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS;
a11b0703
VS
1811 if (pipe != PIPE_A)
1812 val |= DPLL_INTEGRATED_CRI_CLK_VLV;
1813 I915_WRITE(DPLL(pipe), val);
1814 POSTING_READ(DPLL(pipe));
d752048d 1815
a580516d 1816 mutex_lock(&dev_priv->sb_lock);
d752048d
VS
1817
1818 /* Disable 10bit clock to display controller */
1819 val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1820 val &= ~DPIO_DCLKP_EN;
1821 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), val);
1822
a580516d 1823 mutex_unlock(&dev_priv->sb_lock);
f6071166
JB
1824}
1825
e4607fcf 1826void vlv_wait_port_ready(struct drm_i915_private *dev_priv,
9b6de0a1
VS
1827 struct intel_digital_port *dport,
1828 unsigned int expected_mask)
89b667f8
JB
1829{
1830 u32 port_mask;
00fc31b7 1831 int dpll_reg;
89b667f8 1832
e4607fcf
CML
1833 switch (dport->port) {
1834 case PORT_B:
89b667f8 1835 port_mask = DPLL_PORTB_READY_MASK;
00fc31b7 1836 dpll_reg = DPLL(0);
e4607fcf
CML
1837 break;
1838 case PORT_C:
89b667f8 1839 port_mask = DPLL_PORTC_READY_MASK;
00fc31b7 1840 dpll_reg = DPLL(0);
9b6de0a1 1841 expected_mask <<= 4;
00fc31b7
CML
1842 break;
1843 case PORT_D:
1844 port_mask = DPLL_PORTD_READY_MASK;
1845 dpll_reg = DPIO_PHY_STATUS;
e4607fcf
CML
1846 break;
1847 default:
1848 BUG();
1849 }
89b667f8 1850
9b6de0a1
VS
1851 if (wait_for((I915_READ(dpll_reg) & port_mask) == expected_mask, 1000))
1852 WARN(1, "timed out waiting for port %c ready: got 0x%x, expected 0x%x\n",
1853 port_name(dport->port), I915_READ(dpll_reg) & port_mask, expected_mask);
89b667f8
JB
1854}
1855
b14b1055
DV
1856static void intel_prepare_shared_dpll(struct intel_crtc *crtc)
1857{
1858 struct drm_device *dev = crtc->base.dev;
1859 struct drm_i915_private *dev_priv = dev->dev_private;
1860 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
1861
be19f0ff
CW
1862 if (WARN_ON(pll == NULL))
1863 return;
1864
3e369b76 1865 WARN_ON(!pll->config.crtc_mask);
b14b1055
DV
1866 if (pll->active == 0) {
1867 DRM_DEBUG_DRIVER("setting up %s\n", pll->name);
1868 WARN_ON(pll->on);
1869 assert_shared_dpll_disabled(dev_priv, pll);
1870
1871 pll->mode_set(dev_priv, pll);
1872 }
1873}
1874
92f2584a 1875/**
85b3894f 1876 * intel_enable_shared_dpll - enable PCH PLL
92f2584a
JB
1877 * @dev_priv: i915 private structure
1878 * @pipe: pipe PLL to enable
1879 *
1880 * The PCH PLL needs to be enabled before the PCH transcoder, since it
1881 * drives the transcoder clock.
1882 */
85b3894f 1883static void intel_enable_shared_dpll(struct intel_crtc *crtc)
92f2584a 1884{
3d13ef2e
DL
1885 struct drm_device *dev = crtc->base.dev;
1886 struct drm_i915_private *dev_priv = dev->dev_private;
e2b78267 1887 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
92f2584a 1888
87a875bb 1889 if (WARN_ON(pll == NULL))
48da64a8
CW
1890 return;
1891
3e369b76 1892 if (WARN_ON(pll->config.crtc_mask == 0))
48da64a8 1893 return;
ee7b9f93 1894
74dd6928 1895 DRM_DEBUG_KMS("enable %s (active %d, on? %d) for crtc %d\n",
46edb027 1896 pll->name, pll->active, pll->on,
e2b78267 1897 crtc->base.base.id);
92f2584a 1898
cdbd2316
DV
1899 if (pll->active++) {
1900 WARN_ON(!pll->on);
e9d6944e 1901 assert_shared_dpll_enabled(dev_priv, pll);
ee7b9f93
JB
1902 return;
1903 }
f4a091c7 1904 WARN_ON(pll->on);
ee7b9f93 1905
bd2bb1b9
PZ
1906 intel_display_power_get(dev_priv, POWER_DOMAIN_PLLS);
1907
46edb027 1908 DRM_DEBUG_KMS("enabling %s\n", pll->name);
e7b903d2 1909 pll->enable(dev_priv, pll);
ee7b9f93 1910 pll->on = true;
92f2584a
JB
1911}
1912
f6daaec2 1913static void intel_disable_shared_dpll(struct intel_crtc *crtc)
92f2584a 1914{
3d13ef2e
DL
1915 struct drm_device *dev = crtc->base.dev;
1916 struct drm_i915_private *dev_priv = dev->dev_private;
e2b78267 1917 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
4c609cb8 1918
92f2584a 1919 /* PCH only available on ILK+ */
80aa9312
JB
1920 if (INTEL_INFO(dev)->gen < 5)
1921 return;
1922
eddfcbcd
ML
1923 if (pll == NULL)
1924 return;
92f2584a 1925
eddfcbcd 1926 if (WARN_ON(!(pll->config.crtc_mask & (1 << drm_crtc_index(&crtc->base)))))
48da64a8 1927 return;
7a419866 1928
46edb027
DV
1929 DRM_DEBUG_KMS("disable %s (active %d, on? %d) for crtc %d\n",
1930 pll->name, pll->active, pll->on,
e2b78267 1931 crtc->base.base.id);
7a419866 1932
48da64a8 1933 if (WARN_ON(pll->active == 0)) {
e9d6944e 1934 assert_shared_dpll_disabled(dev_priv, pll);
48da64a8
CW
1935 return;
1936 }
1937
e9d6944e 1938 assert_shared_dpll_enabled(dev_priv, pll);
f4a091c7 1939 WARN_ON(!pll->on);
cdbd2316 1940 if (--pll->active)
7a419866 1941 return;
ee7b9f93 1942
46edb027 1943 DRM_DEBUG_KMS("disabling %s\n", pll->name);
e7b903d2 1944 pll->disable(dev_priv, pll);
ee7b9f93 1945 pll->on = false;
bd2bb1b9
PZ
1946
1947 intel_display_power_put(dev_priv, POWER_DOMAIN_PLLS);
92f2584a
JB
1948}
1949
b8a4f404
PZ
1950static void ironlake_enable_pch_transcoder(struct drm_i915_private *dev_priv,
1951 enum pipe pipe)
040484af 1952{
23670b32 1953 struct drm_device *dev = dev_priv->dev;
7c26e5c6 1954 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
e2b78267 1955 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
23670b32 1956 uint32_t reg, val, pipeconf_val;
040484af
JB
1957
1958 /* PCH only available on ILK+ */
55522f37 1959 BUG_ON(!HAS_PCH_SPLIT(dev));
040484af
JB
1960
1961 /* Make sure PCH DPLL is enabled */
e72f9fbf 1962 assert_shared_dpll_enabled(dev_priv,
e9d6944e 1963 intel_crtc_to_shared_dpll(intel_crtc));
040484af
JB
1964
1965 /* FDI must be feeding us bits for PCH ports */
1966 assert_fdi_tx_enabled(dev_priv, pipe);
1967 assert_fdi_rx_enabled(dev_priv, pipe);
1968
23670b32
DV
1969 if (HAS_PCH_CPT(dev)) {
1970 /* Workaround: Set the timing override bit before enabling the
1971 * pch transcoder. */
1972 reg = TRANS_CHICKEN2(pipe);
1973 val = I915_READ(reg);
1974 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
1975 I915_WRITE(reg, val);
59c859d6 1976 }
23670b32 1977
ab9412ba 1978 reg = PCH_TRANSCONF(pipe);
040484af 1979 val = I915_READ(reg);
5f7f726d 1980 pipeconf_val = I915_READ(PIPECONF(pipe));
e9bcff5c
JB
1981
1982 if (HAS_PCH_IBX(dev_priv->dev)) {
1983 /*
c5de7c6f
VS
1984 * Make the BPC in transcoder be consistent with
1985 * that in pipeconf reg. For HDMI we must use 8bpc
1986 * here for both 8bpc and 12bpc.
e9bcff5c 1987 */
dfd07d72 1988 val &= ~PIPECONF_BPC_MASK;
c5de7c6f
VS
1989 if (intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_HDMI))
1990 val |= PIPECONF_8BPC;
1991 else
1992 val |= pipeconf_val & PIPECONF_BPC_MASK;
e9bcff5c 1993 }
5f7f726d
PZ
1994
1995 val &= ~TRANS_INTERLACE_MASK;
1996 if ((pipeconf_val & PIPECONF_INTERLACE_MASK) == PIPECONF_INTERLACED_ILK)
7c26e5c6 1997 if (HAS_PCH_IBX(dev_priv->dev) &&
409ee761 1998 intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
7c26e5c6
PZ
1999 val |= TRANS_LEGACY_INTERLACED_ILK;
2000 else
2001 val |= TRANS_INTERLACED;
5f7f726d
PZ
2002 else
2003 val |= TRANS_PROGRESSIVE;
2004
040484af
JB
2005 I915_WRITE(reg, val | TRANS_ENABLE);
2006 if (wait_for(I915_READ(reg) & TRANS_STATE_ENABLE, 100))
4bb6f1f3 2007 DRM_ERROR("failed to enable transcoder %c\n", pipe_name(pipe));
040484af
JB
2008}
2009
8fb033d7 2010static void lpt_enable_pch_transcoder(struct drm_i915_private *dev_priv,
937bb610 2011 enum transcoder cpu_transcoder)
040484af 2012{
8fb033d7 2013 u32 val, pipeconf_val;
8fb033d7
PZ
2014
2015 /* PCH only available on ILK+ */
55522f37 2016 BUG_ON(!HAS_PCH_SPLIT(dev_priv->dev));
8fb033d7 2017
8fb033d7 2018 /* FDI must be feeding us bits for PCH ports */
1a240d4d 2019 assert_fdi_tx_enabled(dev_priv, (enum pipe) cpu_transcoder);
937bb610 2020 assert_fdi_rx_enabled(dev_priv, TRANSCODER_A);
8fb033d7 2021
223a6fdf 2022 /* Workaround: set timing override bit. */
36c0d0cf 2023 val = I915_READ(TRANS_CHICKEN2(PIPE_A));
23670b32 2024 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
36c0d0cf 2025 I915_WRITE(TRANS_CHICKEN2(PIPE_A), val);
223a6fdf 2026
25f3ef11 2027 val = TRANS_ENABLE;
937bb610 2028 pipeconf_val = I915_READ(PIPECONF(cpu_transcoder));
8fb033d7 2029
9a76b1c6
PZ
2030 if ((pipeconf_val & PIPECONF_INTERLACE_MASK_HSW) ==
2031 PIPECONF_INTERLACED_ILK)
a35f2679 2032 val |= TRANS_INTERLACED;
8fb033d7
PZ
2033 else
2034 val |= TRANS_PROGRESSIVE;
2035
ab9412ba
DV
2036 I915_WRITE(LPT_TRANSCONF, val);
2037 if (wait_for(I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE, 100))
937bb610 2038 DRM_ERROR("Failed to enable PCH transcoder\n");
8fb033d7
PZ
2039}
2040
b8a4f404
PZ
2041static void ironlake_disable_pch_transcoder(struct drm_i915_private *dev_priv,
2042 enum pipe pipe)
040484af 2043{
23670b32
DV
2044 struct drm_device *dev = dev_priv->dev;
2045 uint32_t reg, val;
040484af
JB
2046
2047 /* FDI relies on the transcoder */
2048 assert_fdi_tx_disabled(dev_priv, pipe);
2049 assert_fdi_rx_disabled(dev_priv, pipe);
2050
291906f1
JB
2051 /* Ports must be off as well */
2052 assert_pch_ports_disabled(dev_priv, pipe);
2053
ab9412ba 2054 reg = PCH_TRANSCONF(pipe);
040484af
JB
2055 val = I915_READ(reg);
2056 val &= ~TRANS_ENABLE;
2057 I915_WRITE(reg, val);
2058 /* wait for PCH transcoder off, transcoder state */
2059 if (wait_for((I915_READ(reg) & TRANS_STATE_ENABLE) == 0, 50))
4bb6f1f3 2060 DRM_ERROR("failed to disable transcoder %c\n", pipe_name(pipe));
23670b32
DV
2061
2062 if (!HAS_PCH_IBX(dev)) {
2063 /* Workaround: Clear the timing override chicken bit again. */
2064 reg = TRANS_CHICKEN2(pipe);
2065 val = I915_READ(reg);
2066 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
2067 I915_WRITE(reg, val);
2068 }
040484af
JB
2069}
2070
ab4d966c 2071static void lpt_disable_pch_transcoder(struct drm_i915_private *dev_priv)
8fb033d7 2072{
8fb033d7
PZ
2073 u32 val;
2074
ab9412ba 2075 val = I915_READ(LPT_TRANSCONF);
8fb033d7 2076 val &= ~TRANS_ENABLE;
ab9412ba 2077 I915_WRITE(LPT_TRANSCONF, val);
8fb033d7 2078 /* wait for PCH transcoder off, transcoder state */
ab9412ba 2079 if (wait_for((I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE) == 0, 50))
8a52fd9f 2080 DRM_ERROR("Failed to disable PCH transcoder\n");
223a6fdf
PZ
2081
2082 /* Workaround: clear timing override bit. */
36c0d0cf 2083 val = I915_READ(TRANS_CHICKEN2(PIPE_A));
23670b32 2084 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
36c0d0cf 2085 I915_WRITE(TRANS_CHICKEN2(PIPE_A), val);
040484af
JB
2086}
2087
b24e7179 2088/**
309cfea8 2089 * intel_enable_pipe - enable a pipe, asserting requirements
0372264a 2090 * @crtc: crtc responsible for the pipe
b24e7179 2091 *
0372264a 2092 * Enable @crtc's pipe, making sure that various hardware specific requirements
b24e7179 2093 * are met, if applicable, e.g. PLL enabled, LVDS pairs enabled, etc.
b24e7179 2094 */
e1fdc473 2095static void intel_enable_pipe(struct intel_crtc *crtc)
b24e7179 2096{
0372264a
PZ
2097 struct drm_device *dev = crtc->base.dev;
2098 struct drm_i915_private *dev_priv = dev->dev_private;
2099 enum pipe pipe = crtc->pipe;
702e7a56
PZ
2100 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
2101 pipe);
1a240d4d 2102 enum pipe pch_transcoder;
b24e7179
JB
2103 int reg;
2104 u32 val;
2105
9e2ee2dd
VS
2106 DRM_DEBUG_KMS("enabling pipe %c\n", pipe_name(pipe));
2107
58c6eaa2 2108 assert_planes_disabled(dev_priv, pipe);
93ce0ba6 2109 assert_cursor_disabled(dev_priv, pipe);
58c6eaa2
DV
2110 assert_sprites_disabled(dev_priv, pipe);
2111
681e5811 2112 if (HAS_PCH_LPT(dev_priv->dev))
cc391bbb
PZ
2113 pch_transcoder = TRANSCODER_A;
2114 else
2115 pch_transcoder = pipe;
2116
b24e7179
JB
2117 /*
2118 * A pipe without a PLL won't actually be able to drive bits from
2119 * a plane. On ILK+ the pipe PLLs are integrated, so we don't
2120 * need the check.
2121 */
50360403 2122 if (HAS_GMCH_DISPLAY(dev_priv->dev))
409ee761 2123 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DSI))
23538ef1
JN
2124 assert_dsi_pll_enabled(dev_priv);
2125 else
2126 assert_pll_enabled(dev_priv, pipe);
040484af 2127 else {
6e3c9717 2128 if (crtc->config->has_pch_encoder) {
040484af 2129 /* if driving the PCH, we need FDI enabled */
cc391bbb 2130 assert_fdi_rx_pll_enabled(dev_priv, pch_transcoder);
1a240d4d
DV
2131 assert_fdi_tx_pll_enabled(dev_priv,
2132 (enum pipe) cpu_transcoder);
040484af
JB
2133 }
2134 /* FIXME: assert CPU port conditions for SNB+ */
2135 }
b24e7179 2136
702e7a56 2137 reg = PIPECONF(cpu_transcoder);
b24e7179 2138 val = I915_READ(reg);
7ad25d48 2139 if (val & PIPECONF_ENABLE) {
b6b5d049
VS
2140 WARN_ON(!((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
2141 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE)));
00d70b15 2142 return;
7ad25d48 2143 }
00d70b15
CW
2144
2145 I915_WRITE(reg, val | PIPECONF_ENABLE);
851855d8 2146 POSTING_READ(reg);
b24e7179
JB
2147}
2148
2149/**
309cfea8 2150 * intel_disable_pipe - disable a pipe, asserting requirements
575f7ab7 2151 * @crtc: crtc whose pipes is to be disabled
b24e7179 2152 *
575f7ab7
VS
2153 * Disable the pipe of @crtc, making sure that various hardware
2154 * specific requirements are met, if applicable, e.g. plane
2155 * disabled, panel fitter off, etc.
b24e7179
JB
2156 *
2157 * Will wait until the pipe has shut down before returning.
2158 */
575f7ab7 2159static void intel_disable_pipe(struct intel_crtc *crtc)
b24e7179 2160{
575f7ab7 2161 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
6e3c9717 2162 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
575f7ab7 2163 enum pipe pipe = crtc->pipe;
b24e7179
JB
2164 int reg;
2165 u32 val;
2166
9e2ee2dd
VS
2167 DRM_DEBUG_KMS("disabling pipe %c\n", pipe_name(pipe));
2168
b24e7179
JB
2169 /*
2170 * Make sure planes won't keep trying to pump pixels to us,
2171 * or we might hang the display.
2172 */
2173 assert_planes_disabled(dev_priv, pipe);
93ce0ba6 2174 assert_cursor_disabled(dev_priv, pipe);
19332d7a 2175 assert_sprites_disabled(dev_priv, pipe);
b24e7179 2176
702e7a56 2177 reg = PIPECONF(cpu_transcoder);
b24e7179 2178 val = I915_READ(reg);
00d70b15
CW
2179 if ((val & PIPECONF_ENABLE) == 0)
2180 return;
2181
67adc644
VS
2182 /*
2183 * Double wide has implications for planes
2184 * so best keep it disabled when not needed.
2185 */
6e3c9717 2186 if (crtc->config->double_wide)
67adc644
VS
2187 val &= ~PIPECONF_DOUBLE_WIDE;
2188
2189 /* Don't disable pipe or pipe PLLs if needed */
b6b5d049
VS
2190 if (!(pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) &&
2191 !(pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
67adc644
VS
2192 val &= ~PIPECONF_ENABLE;
2193
2194 I915_WRITE(reg, val);
2195 if ((val & PIPECONF_ENABLE) == 0)
2196 intel_wait_for_pipe_off(crtc);
b24e7179
JB
2197}
2198
693db184
CW
2199static bool need_vtd_wa(struct drm_device *dev)
2200{
2201#ifdef CONFIG_INTEL_IOMMU
2202 if (INTEL_INFO(dev)->gen >= 6 && intel_iommu_gfx_mapped)
2203 return true;
2204#endif
2205 return false;
2206}
2207
50470bb0 2208unsigned int
6761dd31 2209intel_tile_height(struct drm_device *dev, uint32_t pixel_format,
fe47ea0c 2210 uint64_t fb_format_modifier, unsigned int plane)
a57ce0b2 2211{
6761dd31
TU
2212 unsigned int tile_height;
2213 uint32_t pixel_bytes;
a57ce0b2 2214
b5d0e9bf
DL
2215 switch (fb_format_modifier) {
2216 case DRM_FORMAT_MOD_NONE:
2217 tile_height = 1;
2218 break;
2219 case I915_FORMAT_MOD_X_TILED:
2220 tile_height = IS_GEN2(dev) ? 16 : 8;
2221 break;
2222 case I915_FORMAT_MOD_Y_TILED:
2223 tile_height = 32;
2224 break;
2225 case I915_FORMAT_MOD_Yf_TILED:
fe47ea0c 2226 pixel_bytes = drm_format_plane_cpp(pixel_format, plane);
6761dd31 2227 switch (pixel_bytes) {
b5d0e9bf 2228 default:
6761dd31 2229 case 1:
b5d0e9bf
DL
2230 tile_height = 64;
2231 break;
6761dd31
TU
2232 case 2:
2233 case 4:
b5d0e9bf
DL
2234 tile_height = 32;
2235 break;
6761dd31 2236 case 8:
b5d0e9bf
DL
2237 tile_height = 16;
2238 break;
6761dd31 2239 case 16:
b5d0e9bf
DL
2240 WARN_ONCE(1,
2241 "128-bit pixels are not supported for display!");
2242 tile_height = 16;
2243 break;
2244 }
2245 break;
2246 default:
2247 MISSING_CASE(fb_format_modifier);
2248 tile_height = 1;
2249 break;
2250 }
091df6cb 2251
6761dd31
TU
2252 return tile_height;
2253}
2254
2255unsigned int
2256intel_fb_align_height(struct drm_device *dev, unsigned int height,
2257 uint32_t pixel_format, uint64_t fb_format_modifier)
2258{
2259 return ALIGN(height, intel_tile_height(dev, pixel_format,
fe47ea0c 2260 fb_format_modifier, 0));
a57ce0b2
JB
2261}
2262
f64b98cd
TU
2263static int
2264intel_fill_fb_ggtt_view(struct i915_ggtt_view *view, struct drm_framebuffer *fb,
2265 const struct drm_plane_state *plane_state)
2266{
50470bb0 2267 struct intel_rotation_info *info = &view->rotation_info;
84fe03f7 2268 unsigned int tile_height, tile_pitch;
50470bb0 2269
f64b98cd
TU
2270 *view = i915_ggtt_view_normal;
2271
50470bb0
TU
2272 if (!plane_state)
2273 return 0;
2274
121920fa 2275 if (!intel_rotation_90_or_270(plane_state->rotation))
50470bb0
TU
2276 return 0;
2277
9abc4648 2278 *view = i915_ggtt_view_rotated;
50470bb0
TU
2279
2280 info->height = fb->height;
2281 info->pixel_format = fb->pixel_format;
2282 info->pitch = fb->pitches[0];
89e3e142 2283 info->uv_offset = fb->offsets[1];
50470bb0
TU
2284 info->fb_modifier = fb->modifier[0];
2285
84fe03f7 2286 tile_height = intel_tile_height(fb->dev, fb->pixel_format,
fe47ea0c 2287 fb->modifier[0], 0);
84fe03f7
TU
2288 tile_pitch = PAGE_SIZE / tile_height;
2289 info->width_pages = DIV_ROUND_UP(fb->pitches[0], tile_pitch);
2290 info->height_pages = DIV_ROUND_UP(fb->height, tile_height);
2291 info->size = info->width_pages * info->height_pages * PAGE_SIZE;
2292
89e3e142
TU
2293 if (info->pixel_format == DRM_FORMAT_NV12) {
2294 tile_height = intel_tile_height(fb->dev, fb->pixel_format,
2295 fb->modifier[0], 1);
2296 tile_pitch = PAGE_SIZE / tile_height;
2297 info->width_pages_uv = DIV_ROUND_UP(fb->pitches[0], tile_pitch);
2298 info->height_pages_uv = DIV_ROUND_UP(fb->height / 2,
2299 tile_height);
2300 info->size_uv = info->width_pages_uv * info->height_pages_uv *
2301 PAGE_SIZE;
2302 }
2303
f64b98cd
TU
2304 return 0;
2305}
2306
4e9a86b6
VS
2307static unsigned int intel_linear_alignment(struct drm_i915_private *dev_priv)
2308{
2309 if (INTEL_INFO(dev_priv)->gen >= 9)
2310 return 256 * 1024;
985b8bb4
VS
2311 else if (IS_BROADWATER(dev_priv) || IS_CRESTLINE(dev_priv) ||
2312 IS_VALLEYVIEW(dev_priv))
4e9a86b6
VS
2313 return 128 * 1024;
2314 else if (INTEL_INFO(dev_priv)->gen >= 4)
2315 return 4 * 1024;
2316 else
44c5905e 2317 return 0;
4e9a86b6
VS
2318}
2319
127bd2ac 2320int
850c4cdc
TU
2321intel_pin_and_fence_fb_obj(struct drm_plane *plane,
2322 struct drm_framebuffer *fb,
82bc3b2d 2323 const struct drm_plane_state *plane_state,
91af127f
JH
2324 struct intel_engine_cs *pipelined,
2325 struct drm_i915_gem_request **pipelined_request)
6b95a207 2326{
850c4cdc 2327 struct drm_device *dev = fb->dev;
ce453d81 2328 struct drm_i915_private *dev_priv = dev->dev_private;
850c4cdc 2329 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
f64b98cd 2330 struct i915_ggtt_view view;
6b95a207
KH
2331 u32 alignment;
2332 int ret;
2333
ebcdd39e
MR
2334 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
2335
7b911adc
TU
2336 switch (fb->modifier[0]) {
2337 case DRM_FORMAT_MOD_NONE:
4e9a86b6 2338 alignment = intel_linear_alignment(dev_priv);
6b95a207 2339 break;
7b911adc 2340 case I915_FORMAT_MOD_X_TILED:
1fada4cc
DL
2341 if (INTEL_INFO(dev)->gen >= 9)
2342 alignment = 256 * 1024;
2343 else {
2344 /* pin() will align the object as required by fence */
2345 alignment = 0;
2346 }
6b95a207 2347 break;
7b911adc 2348 case I915_FORMAT_MOD_Y_TILED:
1327b9a1
DL
2349 case I915_FORMAT_MOD_Yf_TILED:
2350 if (WARN_ONCE(INTEL_INFO(dev)->gen < 9,
2351 "Y tiling bo slipped through, driver bug!\n"))
2352 return -EINVAL;
2353 alignment = 1 * 1024 * 1024;
2354 break;
6b95a207 2355 default:
7b911adc
TU
2356 MISSING_CASE(fb->modifier[0]);
2357 return -EINVAL;
6b95a207
KH
2358 }
2359
f64b98cd
TU
2360 ret = intel_fill_fb_ggtt_view(&view, fb, plane_state);
2361 if (ret)
2362 return ret;
2363
693db184
CW
2364 /* Note that the w/a also requires 64 PTE of padding following the
2365 * bo. We currently fill all unused PTE with the shadow page and so
2366 * we should always have valid PTE following the scanout preventing
2367 * the VT-d warning.
2368 */
2369 if (need_vtd_wa(dev) && alignment < 256 * 1024)
2370 alignment = 256 * 1024;
2371
d6dd6843
PZ
2372 /*
2373 * Global gtt pte registers are special registers which actually forward
2374 * writes to a chunk of system memory. Which means that there is no risk
2375 * that the register values disappear as soon as we call
2376 * intel_runtime_pm_put(), so it is correct to wrap only the
2377 * pin/unpin/fence and not more.
2378 */
2379 intel_runtime_pm_get(dev_priv);
2380
e6617330 2381 ret = i915_gem_object_pin_to_display_plane(obj, alignment, pipelined,
91af127f 2382 pipelined_request, &view);
48b956c5 2383 if (ret)
b26a6b35 2384 goto err_pm;
6b95a207
KH
2385
2386 /* Install a fence for tiled scan-out. Pre-i965 always needs a
2387 * fence, whereas 965+ only requires a fence if using
2388 * framebuffer compression. For simplicity, we always install
2389 * a fence as the cost is not that onerous.
2390 */
06d98131 2391 ret = i915_gem_object_get_fence(obj);
842315ee
ML
2392 if (ret == -EDEADLK) {
2393 /*
2394 * -EDEADLK means there are no free fences
2395 * no pending flips.
2396 *
2397 * This is propagated to atomic, but it uses
2398 * -EDEADLK to force a locking recovery, so
2399 * change the returned error to -EBUSY.
2400 */
2401 ret = -EBUSY;
2402 goto err_unpin;
2403 } else if (ret)
9a5a53b3 2404 goto err_unpin;
1690e1eb 2405
9a5a53b3 2406 i915_gem_object_pin_fence(obj);
6b95a207 2407
d6dd6843 2408 intel_runtime_pm_put(dev_priv);
6b95a207 2409 return 0;
48b956c5
CW
2410
2411err_unpin:
f64b98cd 2412 i915_gem_object_unpin_from_display_plane(obj, &view);
b26a6b35 2413err_pm:
d6dd6843 2414 intel_runtime_pm_put(dev_priv);
48b956c5 2415 return ret;
6b95a207
KH
2416}
2417
82bc3b2d
TU
2418static void intel_unpin_fb_obj(struct drm_framebuffer *fb,
2419 const struct drm_plane_state *plane_state)
1690e1eb 2420{
82bc3b2d 2421 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
f64b98cd
TU
2422 struct i915_ggtt_view view;
2423 int ret;
82bc3b2d 2424
ebcdd39e
MR
2425 WARN_ON(!mutex_is_locked(&obj->base.dev->struct_mutex));
2426
f64b98cd
TU
2427 ret = intel_fill_fb_ggtt_view(&view, fb, plane_state);
2428 WARN_ONCE(ret, "Couldn't get view from plane state!");
2429
1690e1eb 2430 i915_gem_object_unpin_fence(obj);
f64b98cd 2431 i915_gem_object_unpin_from_display_plane(obj, &view);
1690e1eb
CW
2432}
2433
c2c75131
DV
2434/* Computes the linear offset to the base tile and adjusts x, y. bytes per pixel
2435 * is assumed to be a power-of-two. */
4e9a86b6
VS
2436unsigned long intel_gen4_compute_page_offset(struct drm_i915_private *dev_priv,
2437 int *x, int *y,
bc752862
CW
2438 unsigned int tiling_mode,
2439 unsigned int cpp,
2440 unsigned int pitch)
c2c75131 2441{
bc752862
CW
2442 if (tiling_mode != I915_TILING_NONE) {
2443 unsigned int tile_rows, tiles;
c2c75131 2444
bc752862
CW
2445 tile_rows = *y / 8;
2446 *y %= 8;
c2c75131 2447
bc752862
CW
2448 tiles = *x / (512/cpp);
2449 *x %= 512/cpp;
2450
2451 return tile_rows * pitch * 8 + tiles * 4096;
2452 } else {
4e9a86b6 2453 unsigned int alignment = intel_linear_alignment(dev_priv) - 1;
bc752862
CW
2454 unsigned int offset;
2455
2456 offset = *y * pitch + *x * cpp;
4e9a86b6
VS
2457 *y = (offset & alignment) / pitch;
2458 *x = ((offset & alignment) - *y * pitch) / cpp;
2459 return offset & ~alignment;
bc752862 2460 }
c2c75131
DV
2461}
2462
b35d63fa 2463static int i9xx_format_to_fourcc(int format)
46f297fb
JB
2464{
2465 switch (format) {
2466 case DISPPLANE_8BPP:
2467 return DRM_FORMAT_C8;
2468 case DISPPLANE_BGRX555:
2469 return DRM_FORMAT_XRGB1555;
2470 case DISPPLANE_BGRX565:
2471 return DRM_FORMAT_RGB565;
2472 default:
2473 case DISPPLANE_BGRX888:
2474 return DRM_FORMAT_XRGB8888;
2475 case DISPPLANE_RGBX888:
2476 return DRM_FORMAT_XBGR8888;
2477 case DISPPLANE_BGRX101010:
2478 return DRM_FORMAT_XRGB2101010;
2479 case DISPPLANE_RGBX101010:
2480 return DRM_FORMAT_XBGR2101010;
2481 }
2482}
2483
bc8d7dff
DL
2484static int skl_format_to_fourcc(int format, bool rgb_order, bool alpha)
2485{
2486 switch (format) {
2487 case PLANE_CTL_FORMAT_RGB_565:
2488 return DRM_FORMAT_RGB565;
2489 default:
2490 case PLANE_CTL_FORMAT_XRGB_8888:
2491 if (rgb_order) {
2492 if (alpha)
2493 return DRM_FORMAT_ABGR8888;
2494 else
2495 return DRM_FORMAT_XBGR8888;
2496 } else {
2497 if (alpha)
2498 return DRM_FORMAT_ARGB8888;
2499 else
2500 return DRM_FORMAT_XRGB8888;
2501 }
2502 case PLANE_CTL_FORMAT_XRGB_2101010:
2503 if (rgb_order)
2504 return DRM_FORMAT_XBGR2101010;
2505 else
2506 return DRM_FORMAT_XRGB2101010;
2507 }
2508}
2509
5724dbd1 2510static bool
f6936e29
DV
2511intel_alloc_initial_plane_obj(struct intel_crtc *crtc,
2512 struct intel_initial_plane_config *plane_config)
46f297fb
JB
2513{
2514 struct drm_device *dev = crtc->base.dev;
3badb49f 2515 struct drm_i915_private *dev_priv = to_i915(dev);
46f297fb
JB
2516 struct drm_i915_gem_object *obj = NULL;
2517 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
2d14030b 2518 struct drm_framebuffer *fb = &plane_config->fb->base;
f37b5c2b
DV
2519 u32 base_aligned = round_down(plane_config->base, PAGE_SIZE);
2520 u32 size_aligned = round_up(plane_config->base + plane_config->size,
2521 PAGE_SIZE);
2522
2523 size_aligned -= base_aligned;
46f297fb 2524
ff2652ea
CW
2525 if (plane_config->size == 0)
2526 return false;
2527
3badb49f
PZ
2528 /* If the FB is too big, just don't use it since fbdev is not very
2529 * important and we should probably use that space with FBC or other
2530 * features. */
2531 if (size_aligned * 2 > dev_priv->gtt.stolen_usable_size)
2532 return false;
2533
f37b5c2b
DV
2534 obj = i915_gem_object_create_stolen_for_preallocated(dev,
2535 base_aligned,
2536 base_aligned,
2537 size_aligned);
46f297fb 2538 if (!obj)
484b41dd 2539 return false;
46f297fb 2540
49af449b
DL
2541 obj->tiling_mode = plane_config->tiling;
2542 if (obj->tiling_mode == I915_TILING_X)
6bf129df 2543 obj->stride = fb->pitches[0];
46f297fb 2544
6bf129df
DL
2545 mode_cmd.pixel_format = fb->pixel_format;
2546 mode_cmd.width = fb->width;
2547 mode_cmd.height = fb->height;
2548 mode_cmd.pitches[0] = fb->pitches[0];
18c5247e
DV
2549 mode_cmd.modifier[0] = fb->modifier[0];
2550 mode_cmd.flags = DRM_MODE_FB_MODIFIERS;
46f297fb
JB
2551
2552 mutex_lock(&dev->struct_mutex);
6bf129df 2553 if (intel_framebuffer_init(dev, to_intel_framebuffer(fb),
484b41dd 2554 &mode_cmd, obj)) {
46f297fb
JB
2555 DRM_DEBUG_KMS("intel fb init failed\n");
2556 goto out_unref_obj;
2557 }
46f297fb 2558 mutex_unlock(&dev->struct_mutex);
484b41dd 2559
f6936e29 2560 DRM_DEBUG_KMS("initial plane fb obj %p\n", obj);
484b41dd 2561 return true;
46f297fb
JB
2562
2563out_unref_obj:
2564 drm_gem_object_unreference(&obj->base);
2565 mutex_unlock(&dev->struct_mutex);
484b41dd
JB
2566 return false;
2567}
2568
afd65eb4
MR
2569/* Update plane->state->fb to match plane->fb after driver-internal updates */
2570static void
2571update_state_fb(struct drm_plane *plane)
2572{
2573 if (plane->fb == plane->state->fb)
2574 return;
2575
2576 if (plane->state->fb)
2577 drm_framebuffer_unreference(plane->state->fb);
2578 plane->state->fb = plane->fb;
2579 if (plane->state->fb)
2580 drm_framebuffer_reference(plane->state->fb);
2581}
2582
5724dbd1 2583static void
f6936e29
DV
2584intel_find_initial_plane_obj(struct intel_crtc *intel_crtc,
2585 struct intel_initial_plane_config *plane_config)
484b41dd
JB
2586{
2587 struct drm_device *dev = intel_crtc->base.dev;
d9ceb816 2588 struct drm_i915_private *dev_priv = dev->dev_private;
484b41dd
JB
2589 struct drm_crtc *c;
2590 struct intel_crtc *i;
2ff8fde1 2591 struct drm_i915_gem_object *obj;
88595ac9 2592 struct drm_plane *primary = intel_crtc->base.primary;
be5651f2 2593 struct drm_plane_state *plane_state = primary->state;
88595ac9 2594 struct drm_framebuffer *fb;
484b41dd 2595
2d14030b 2596 if (!plane_config->fb)
484b41dd
JB
2597 return;
2598
f6936e29 2599 if (intel_alloc_initial_plane_obj(intel_crtc, plane_config)) {
88595ac9
DV
2600 fb = &plane_config->fb->base;
2601 goto valid_fb;
f55548b5 2602 }
484b41dd 2603
2d14030b 2604 kfree(plane_config->fb);
484b41dd
JB
2605
2606 /*
2607 * Failed to alloc the obj, check to see if we should share
2608 * an fb with another CRTC instead
2609 */
70e1e0ec 2610 for_each_crtc(dev, c) {
484b41dd
JB
2611 i = to_intel_crtc(c);
2612
2613 if (c == &intel_crtc->base)
2614 continue;
2615
2ff8fde1
MR
2616 if (!i->active)
2617 continue;
2618
88595ac9
DV
2619 fb = c->primary->fb;
2620 if (!fb)
484b41dd
JB
2621 continue;
2622
88595ac9 2623 obj = intel_fb_obj(fb);
2ff8fde1 2624 if (i915_gem_obj_ggtt_offset(obj) == plane_config->base) {
88595ac9
DV
2625 drm_framebuffer_reference(fb);
2626 goto valid_fb;
484b41dd
JB
2627 }
2628 }
88595ac9
DV
2629
2630 return;
2631
2632valid_fb:
be5651f2
ML
2633 plane_state->src_x = plane_state->src_y = 0;
2634 plane_state->src_w = fb->width << 16;
2635 plane_state->src_h = fb->height << 16;
2636
2637 plane_state->crtc_x = plane_state->src_y = 0;
2638 plane_state->crtc_w = fb->width;
2639 plane_state->crtc_h = fb->height;
2640
88595ac9
DV
2641 obj = intel_fb_obj(fb);
2642 if (obj->tiling_mode != I915_TILING_NONE)
2643 dev_priv->preserve_bios_swizzle = true;
2644
be5651f2
ML
2645 drm_framebuffer_reference(fb);
2646 primary->fb = primary->state->fb = fb;
36750f28 2647 primary->crtc = primary->state->crtc = &intel_crtc->base;
36750f28 2648 intel_crtc->base.state->plane_mask |= (1 << drm_plane_index(primary));
a9ff8714 2649 obj->frontbuffer_bits |= to_intel_plane(primary)->frontbuffer_bit;
46f297fb
JB
2650}
2651
29b9bde6
DV
2652static void i9xx_update_primary_plane(struct drm_crtc *crtc,
2653 struct drm_framebuffer *fb,
2654 int x, int y)
81255565
JB
2655{
2656 struct drm_device *dev = crtc->dev;
2657 struct drm_i915_private *dev_priv = dev->dev_private;
2658 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
b70709a6
ML
2659 struct drm_plane *primary = crtc->primary;
2660 bool visible = to_intel_plane_state(primary->state)->visible;
c9ba6fad 2661 struct drm_i915_gem_object *obj;
81255565 2662 int plane = intel_crtc->plane;
e506a0c6 2663 unsigned long linear_offset;
81255565 2664 u32 dspcntr;
f45651ba 2665 u32 reg = DSPCNTR(plane);
48404c1e 2666 int pixel_size;
f45651ba 2667
b70709a6 2668 if (!visible || !fb) {
fdd508a6
VS
2669 I915_WRITE(reg, 0);
2670 if (INTEL_INFO(dev)->gen >= 4)
2671 I915_WRITE(DSPSURF(plane), 0);
2672 else
2673 I915_WRITE(DSPADDR(plane), 0);
2674 POSTING_READ(reg);
2675 return;
2676 }
2677
c9ba6fad
VS
2678 obj = intel_fb_obj(fb);
2679 if (WARN_ON(obj == NULL))
2680 return;
2681
2682 pixel_size = drm_format_plane_cpp(fb->pixel_format, 0);
2683
f45651ba
VS
2684 dspcntr = DISPPLANE_GAMMA_ENABLE;
2685
fdd508a6 2686 dspcntr |= DISPLAY_PLANE_ENABLE;
f45651ba
VS
2687
2688 if (INTEL_INFO(dev)->gen < 4) {
2689 if (intel_crtc->pipe == PIPE_B)
2690 dspcntr |= DISPPLANE_SEL_PIPE_B;
2691
2692 /* pipesrc and dspsize control the size that is scaled from,
2693 * which should always be the user's requested size.
2694 */
2695 I915_WRITE(DSPSIZE(plane),
6e3c9717
ACO
2696 ((intel_crtc->config->pipe_src_h - 1) << 16) |
2697 (intel_crtc->config->pipe_src_w - 1));
f45651ba 2698 I915_WRITE(DSPPOS(plane), 0);
c14b0485
VS
2699 } else if (IS_CHERRYVIEW(dev) && plane == PLANE_B) {
2700 I915_WRITE(PRIMSIZE(plane),
6e3c9717
ACO
2701 ((intel_crtc->config->pipe_src_h - 1) << 16) |
2702 (intel_crtc->config->pipe_src_w - 1));
c14b0485
VS
2703 I915_WRITE(PRIMPOS(plane), 0);
2704 I915_WRITE(PRIMCNSTALPHA(plane), 0);
f45651ba 2705 }
81255565 2706
57779d06
VS
2707 switch (fb->pixel_format) {
2708 case DRM_FORMAT_C8:
81255565
JB
2709 dspcntr |= DISPPLANE_8BPP;
2710 break;
57779d06 2711 case DRM_FORMAT_XRGB1555:
57779d06 2712 dspcntr |= DISPPLANE_BGRX555;
81255565 2713 break;
57779d06
VS
2714 case DRM_FORMAT_RGB565:
2715 dspcntr |= DISPPLANE_BGRX565;
2716 break;
2717 case DRM_FORMAT_XRGB8888:
57779d06
VS
2718 dspcntr |= DISPPLANE_BGRX888;
2719 break;
2720 case DRM_FORMAT_XBGR8888:
57779d06
VS
2721 dspcntr |= DISPPLANE_RGBX888;
2722 break;
2723 case DRM_FORMAT_XRGB2101010:
57779d06
VS
2724 dspcntr |= DISPPLANE_BGRX101010;
2725 break;
2726 case DRM_FORMAT_XBGR2101010:
57779d06 2727 dspcntr |= DISPPLANE_RGBX101010;
81255565
JB
2728 break;
2729 default:
baba133a 2730 BUG();
81255565 2731 }
57779d06 2732
f45651ba
VS
2733 if (INTEL_INFO(dev)->gen >= 4 &&
2734 obj->tiling_mode != I915_TILING_NONE)
2735 dspcntr |= DISPPLANE_TILED;
81255565 2736
de1aa629
VS
2737 if (IS_G4X(dev))
2738 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
2739
b9897127 2740 linear_offset = y * fb->pitches[0] + x * pixel_size;
81255565 2741
c2c75131
DV
2742 if (INTEL_INFO(dev)->gen >= 4) {
2743 intel_crtc->dspaddr_offset =
4e9a86b6
VS
2744 intel_gen4_compute_page_offset(dev_priv,
2745 &x, &y, obj->tiling_mode,
b9897127 2746 pixel_size,
bc752862 2747 fb->pitches[0]);
c2c75131
DV
2748 linear_offset -= intel_crtc->dspaddr_offset;
2749 } else {
e506a0c6 2750 intel_crtc->dspaddr_offset = linear_offset;
c2c75131 2751 }
e506a0c6 2752
8e7d688b 2753 if (crtc->primary->state->rotation == BIT(DRM_ROTATE_180)) {
48404c1e
SJ
2754 dspcntr |= DISPPLANE_ROTATE_180;
2755
6e3c9717
ACO
2756 x += (intel_crtc->config->pipe_src_w - 1);
2757 y += (intel_crtc->config->pipe_src_h - 1);
48404c1e
SJ
2758
2759 /* Finding the last pixel of the last line of the display
2760 data and adding to linear_offset*/
2761 linear_offset +=
6e3c9717
ACO
2762 (intel_crtc->config->pipe_src_h - 1) * fb->pitches[0] +
2763 (intel_crtc->config->pipe_src_w - 1) * pixel_size;
48404c1e
SJ
2764 }
2765
2db3366b
PZ
2766 intel_crtc->adjusted_x = x;
2767 intel_crtc->adjusted_y = y;
2768
48404c1e
SJ
2769 I915_WRITE(reg, dspcntr);
2770
01f2c773 2771 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
a6c45cf0 2772 if (INTEL_INFO(dev)->gen >= 4) {
85ba7b7d
DV
2773 I915_WRITE(DSPSURF(plane),
2774 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
5eddb70b 2775 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
e506a0c6 2776 I915_WRITE(DSPLINOFF(plane), linear_offset);
5eddb70b 2777 } else
f343c5f6 2778 I915_WRITE(DSPADDR(plane), i915_gem_obj_ggtt_offset(obj) + linear_offset);
5eddb70b 2779 POSTING_READ(reg);
17638cd6
JB
2780}
2781
29b9bde6
DV
2782static void ironlake_update_primary_plane(struct drm_crtc *crtc,
2783 struct drm_framebuffer *fb,
2784 int x, int y)
17638cd6
JB
2785{
2786 struct drm_device *dev = crtc->dev;
2787 struct drm_i915_private *dev_priv = dev->dev_private;
2788 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
b70709a6
ML
2789 struct drm_plane *primary = crtc->primary;
2790 bool visible = to_intel_plane_state(primary->state)->visible;
c9ba6fad 2791 struct drm_i915_gem_object *obj;
17638cd6 2792 int plane = intel_crtc->plane;
e506a0c6 2793 unsigned long linear_offset;
17638cd6 2794 u32 dspcntr;
f45651ba 2795 u32 reg = DSPCNTR(plane);
48404c1e 2796 int pixel_size;
f45651ba 2797
b70709a6 2798 if (!visible || !fb) {
fdd508a6
VS
2799 I915_WRITE(reg, 0);
2800 I915_WRITE(DSPSURF(plane), 0);
2801 POSTING_READ(reg);
2802 return;
2803 }
2804
c9ba6fad
VS
2805 obj = intel_fb_obj(fb);
2806 if (WARN_ON(obj == NULL))
2807 return;
2808
2809 pixel_size = drm_format_plane_cpp(fb->pixel_format, 0);
2810
f45651ba
VS
2811 dspcntr = DISPPLANE_GAMMA_ENABLE;
2812
fdd508a6 2813 dspcntr |= DISPLAY_PLANE_ENABLE;
f45651ba
VS
2814
2815 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
2816 dspcntr |= DISPPLANE_PIPE_CSC_ENABLE;
17638cd6 2817
57779d06
VS
2818 switch (fb->pixel_format) {
2819 case DRM_FORMAT_C8:
17638cd6
JB
2820 dspcntr |= DISPPLANE_8BPP;
2821 break;
57779d06
VS
2822 case DRM_FORMAT_RGB565:
2823 dspcntr |= DISPPLANE_BGRX565;
17638cd6 2824 break;
57779d06 2825 case DRM_FORMAT_XRGB8888:
57779d06
VS
2826 dspcntr |= DISPPLANE_BGRX888;
2827 break;
2828 case DRM_FORMAT_XBGR8888:
57779d06
VS
2829 dspcntr |= DISPPLANE_RGBX888;
2830 break;
2831 case DRM_FORMAT_XRGB2101010:
57779d06
VS
2832 dspcntr |= DISPPLANE_BGRX101010;
2833 break;
2834 case DRM_FORMAT_XBGR2101010:
57779d06 2835 dspcntr |= DISPPLANE_RGBX101010;
17638cd6
JB
2836 break;
2837 default:
baba133a 2838 BUG();
17638cd6
JB
2839 }
2840
2841 if (obj->tiling_mode != I915_TILING_NONE)
2842 dspcntr |= DISPPLANE_TILED;
17638cd6 2843
f45651ba 2844 if (!IS_HASWELL(dev) && !IS_BROADWELL(dev))
1f5d76db 2845 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
17638cd6 2846
b9897127 2847 linear_offset = y * fb->pitches[0] + x * pixel_size;
c2c75131 2848 intel_crtc->dspaddr_offset =
4e9a86b6
VS
2849 intel_gen4_compute_page_offset(dev_priv,
2850 &x, &y, obj->tiling_mode,
b9897127 2851 pixel_size,
bc752862 2852 fb->pitches[0]);
c2c75131 2853 linear_offset -= intel_crtc->dspaddr_offset;
8e7d688b 2854 if (crtc->primary->state->rotation == BIT(DRM_ROTATE_180)) {
48404c1e
SJ
2855 dspcntr |= DISPPLANE_ROTATE_180;
2856
2857 if (!IS_HASWELL(dev) && !IS_BROADWELL(dev)) {
6e3c9717
ACO
2858 x += (intel_crtc->config->pipe_src_w - 1);
2859 y += (intel_crtc->config->pipe_src_h - 1);
48404c1e
SJ
2860
2861 /* Finding the last pixel of the last line of the display
2862 data and adding to linear_offset*/
2863 linear_offset +=
6e3c9717
ACO
2864 (intel_crtc->config->pipe_src_h - 1) * fb->pitches[0] +
2865 (intel_crtc->config->pipe_src_w - 1) * pixel_size;
48404c1e
SJ
2866 }
2867 }
2868
2db3366b
PZ
2869 intel_crtc->adjusted_x = x;
2870 intel_crtc->adjusted_y = y;
2871
48404c1e 2872 I915_WRITE(reg, dspcntr);
17638cd6 2873
01f2c773 2874 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
85ba7b7d
DV
2875 I915_WRITE(DSPSURF(plane),
2876 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
b3dc685e 2877 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
bc1c91eb
DL
2878 I915_WRITE(DSPOFFSET(plane), (y << 16) | x);
2879 } else {
2880 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
2881 I915_WRITE(DSPLINOFF(plane), linear_offset);
2882 }
17638cd6 2883 POSTING_READ(reg);
17638cd6
JB
2884}
2885
b321803d
DL
2886u32 intel_fb_stride_alignment(struct drm_device *dev, uint64_t fb_modifier,
2887 uint32_t pixel_format)
2888{
2889 u32 bits_per_pixel = drm_format_plane_cpp(pixel_format, 0) * 8;
2890
2891 /*
2892 * The stride is either expressed as a multiple of 64 bytes
2893 * chunks for linear buffers or in number of tiles for tiled
2894 * buffers.
2895 */
2896 switch (fb_modifier) {
2897 case DRM_FORMAT_MOD_NONE:
2898 return 64;
2899 case I915_FORMAT_MOD_X_TILED:
2900 if (INTEL_INFO(dev)->gen == 2)
2901 return 128;
2902 return 512;
2903 case I915_FORMAT_MOD_Y_TILED:
2904 /* No need to check for old gens and Y tiling since this is
2905 * about the display engine and those will be blocked before
2906 * we get here.
2907 */
2908 return 128;
2909 case I915_FORMAT_MOD_Yf_TILED:
2910 if (bits_per_pixel == 8)
2911 return 64;
2912 else
2913 return 128;
2914 default:
2915 MISSING_CASE(fb_modifier);
2916 return 64;
2917 }
2918}
2919
121920fa 2920unsigned long intel_plane_obj_offset(struct intel_plane *intel_plane,
dedf278c
TU
2921 struct drm_i915_gem_object *obj,
2922 unsigned int plane)
121920fa 2923{
9abc4648 2924 const struct i915_ggtt_view *view = &i915_ggtt_view_normal;
dedf278c
TU
2925 struct i915_vma *vma;
2926 unsigned char *offset;
121920fa
TU
2927
2928 if (intel_rotation_90_or_270(intel_plane->base.state->rotation))
9abc4648 2929 view = &i915_ggtt_view_rotated;
121920fa 2930
dedf278c
TU
2931 vma = i915_gem_obj_to_ggtt_view(obj, view);
2932 if (WARN(!vma, "ggtt vma for display object not found! (view=%u)\n",
2933 view->type))
2934 return -1;
2935
2936 offset = (unsigned char *)vma->node.start;
2937
2938 if (plane == 1) {
2939 offset += vma->ggtt_view.rotation_info.uv_start_page *
2940 PAGE_SIZE;
2941 }
2942
2943 return (unsigned long)offset;
121920fa
TU
2944}
2945
e435d6e5
ML
2946static void skl_detach_scaler(struct intel_crtc *intel_crtc, int id)
2947{
2948 struct drm_device *dev = intel_crtc->base.dev;
2949 struct drm_i915_private *dev_priv = dev->dev_private;
2950
2951 I915_WRITE(SKL_PS_CTRL(intel_crtc->pipe, id), 0);
2952 I915_WRITE(SKL_PS_WIN_POS(intel_crtc->pipe, id), 0);
2953 I915_WRITE(SKL_PS_WIN_SZ(intel_crtc->pipe, id), 0);
e435d6e5
ML
2954}
2955
a1b2278e
CK
2956/*
2957 * This function detaches (aka. unbinds) unused scalers in hardware
2958 */
0583236e 2959static void skl_detach_scalers(struct intel_crtc *intel_crtc)
a1b2278e 2960{
a1b2278e
CK
2961 struct intel_crtc_scaler_state *scaler_state;
2962 int i;
2963
a1b2278e
CK
2964 scaler_state = &intel_crtc->config->scaler_state;
2965
2966 /* loop through and disable scalers that aren't in use */
2967 for (i = 0; i < intel_crtc->num_scalers; i++) {
e435d6e5
ML
2968 if (!scaler_state->scalers[i].in_use)
2969 skl_detach_scaler(intel_crtc, i);
a1b2278e
CK
2970 }
2971}
2972
6156a456 2973u32 skl_plane_ctl_format(uint32_t pixel_format)
70d21f0e 2974{
6156a456 2975 switch (pixel_format) {
d161cf7a 2976 case DRM_FORMAT_C8:
c34ce3d1 2977 return PLANE_CTL_FORMAT_INDEXED;
70d21f0e 2978 case DRM_FORMAT_RGB565:
c34ce3d1 2979 return PLANE_CTL_FORMAT_RGB_565;
70d21f0e 2980 case DRM_FORMAT_XBGR8888:
c34ce3d1 2981 return PLANE_CTL_FORMAT_XRGB_8888 | PLANE_CTL_ORDER_RGBX;
6156a456 2982 case DRM_FORMAT_XRGB8888:
c34ce3d1 2983 return PLANE_CTL_FORMAT_XRGB_8888;
6156a456
CK
2984 /*
2985 * XXX: For ARBG/ABGR formats we default to expecting scanout buffers
2986 * to be already pre-multiplied. We need to add a knob (or a different
2987 * DRM_FORMAT) for user-space to configure that.
2988 */
f75fb42a 2989 case DRM_FORMAT_ABGR8888:
c34ce3d1 2990 return PLANE_CTL_FORMAT_XRGB_8888 | PLANE_CTL_ORDER_RGBX |
6156a456 2991 PLANE_CTL_ALPHA_SW_PREMULTIPLY;
6156a456 2992 case DRM_FORMAT_ARGB8888:
c34ce3d1 2993 return PLANE_CTL_FORMAT_XRGB_8888 |
6156a456 2994 PLANE_CTL_ALPHA_SW_PREMULTIPLY;
70d21f0e 2995 case DRM_FORMAT_XRGB2101010:
c34ce3d1 2996 return PLANE_CTL_FORMAT_XRGB_2101010;
70d21f0e 2997 case DRM_FORMAT_XBGR2101010:
c34ce3d1 2998 return PLANE_CTL_ORDER_RGBX | PLANE_CTL_FORMAT_XRGB_2101010;
6156a456 2999 case DRM_FORMAT_YUYV:
c34ce3d1 3000 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_YUYV;
6156a456 3001 case DRM_FORMAT_YVYU:
c34ce3d1 3002 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_YVYU;
6156a456 3003 case DRM_FORMAT_UYVY:
c34ce3d1 3004 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_UYVY;
6156a456 3005 case DRM_FORMAT_VYUY:
c34ce3d1 3006 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_VYUY;
70d21f0e 3007 default:
4249eeef 3008 MISSING_CASE(pixel_format);
70d21f0e 3009 }
8cfcba41 3010
c34ce3d1 3011 return 0;
6156a456 3012}
70d21f0e 3013
6156a456
CK
3014u32 skl_plane_ctl_tiling(uint64_t fb_modifier)
3015{
6156a456 3016 switch (fb_modifier) {
30af77c4 3017 case DRM_FORMAT_MOD_NONE:
70d21f0e 3018 break;
30af77c4 3019 case I915_FORMAT_MOD_X_TILED:
c34ce3d1 3020 return PLANE_CTL_TILED_X;
b321803d 3021 case I915_FORMAT_MOD_Y_TILED:
c34ce3d1 3022 return PLANE_CTL_TILED_Y;
b321803d 3023 case I915_FORMAT_MOD_Yf_TILED:
c34ce3d1 3024 return PLANE_CTL_TILED_YF;
70d21f0e 3025 default:
6156a456 3026 MISSING_CASE(fb_modifier);
70d21f0e 3027 }
8cfcba41 3028
c34ce3d1 3029 return 0;
6156a456 3030}
70d21f0e 3031
6156a456
CK
3032u32 skl_plane_ctl_rotation(unsigned int rotation)
3033{
3b7a5119 3034 switch (rotation) {
6156a456
CK
3035 case BIT(DRM_ROTATE_0):
3036 break;
1e8df167
SJ
3037 /*
3038 * DRM_ROTATE_ is counter clockwise to stay compatible with Xrandr
3039 * while i915 HW rotation is clockwise, thats why this swapping.
3040 */
3b7a5119 3041 case BIT(DRM_ROTATE_90):
1e8df167 3042 return PLANE_CTL_ROTATE_270;
3b7a5119 3043 case BIT(DRM_ROTATE_180):
c34ce3d1 3044 return PLANE_CTL_ROTATE_180;
3b7a5119 3045 case BIT(DRM_ROTATE_270):
1e8df167 3046 return PLANE_CTL_ROTATE_90;
6156a456
CK
3047 default:
3048 MISSING_CASE(rotation);
3049 }
3050
c34ce3d1 3051 return 0;
6156a456
CK
3052}
3053
3054static void skylake_update_primary_plane(struct drm_crtc *crtc,
3055 struct drm_framebuffer *fb,
3056 int x, int y)
3057{
3058 struct drm_device *dev = crtc->dev;
3059 struct drm_i915_private *dev_priv = dev->dev_private;
3060 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
b70709a6
ML
3061 struct drm_plane *plane = crtc->primary;
3062 bool visible = to_intel_plane_state(plane->state)->visible;
6156a456
CK
3063 struct drm_i915_gem_object *obj;
3064 int pipe = intel_crtc->pipe;
3065 u32 plane_ctl, stride_div, stride;
3066 u32 tile_height, plane_offset, plane_size;
3067 unsigned int rotation;
3068 int x_offset, y_offset;
3069 unsigned long surf_addr;
6156a456
CK
3070 struct intel_crtc_state *crtc_state = intel_crtc->config;
3071 struct intel_plane_state *plane_state;
3072 int src_x = 0, src_y = 0, src_w = 0, src_h = 0;
3073 int dst_x = 0, dst_y = 0, dst_w = 0, dst_h = 0;
3074 int scaler_id = -1;
3075
6156a456
CK
3076 plane_state = to_intel_plane_state(plane->state);
3077
b70709a6 3078 if (!visible || !fb) {
6156a456
CK
3079 I915_WRITE(PLANE_CTL(pipe, 0), 0);
3080 I915_WRITE(PLANE_SURF(pipe, 0), 0);
3081 POSTING_READ(PLANE_CTL(pipe, 0));
3082 return;
3b7a5119 3083 }
70d21f0e 3084
6156a456
CK
3085 plane_ctl = PLANE_CTL_ENABLE |
3086 PLANE_CTL_PIPE_GAMMA_ENABLE |
3087 PLANE_CTL_PIPE_CSC_ENABLE;
3088
3089 plane_ctl |= skl_plane_ctl_format(fb->pixel_format);
3090 plane_ctl |= skl_plane_ctl_tiling(fb->modifier[0]);
3091 plane_ctl |= PLANE_CTL_PLANE_GAMMA_DISABLE;
3092
3093 rotation = plane->state->rotation;
3094 plane_ctl |= skl_plane_ctl_rotation(rotation);
3095
b321803d
DL
3096 obj = intel_fb_obj(fb);
3097 stride_div = intel_fb_stride_alignment(dev, fb->modifier[0],
3098 fb->pixel_format);
dedf278c 3099 surf_addr = intel_plane_obj_offset(to_intel_plane(plane), obj, 0);
3b7a5119 3100
a42e5a23
PZ
3101 WARN_ON(drm_rect_width(&plane_state->src) == 0);
3102
3103 scaler_id = plane_state->scaler_id;
3104 src_x = plane_state->src.x1 >> 16;
3105 src_y = plane_state->src.y1 >> 16;
3106 src_w = drm_rect_width(&plane_state->src) >> 16;
3107 src_h = drm_rect_height(&plane_state->src) >> 16;
3108 dst_x = plane_state->dst.x1;
3109 dst_y = plane_state->dst.y1;
3110 dst_w = drm_rect_width(&plane_state->dst);
3111 dst_h = drm_rect_height(&plane_state->dst);
3112
3113 WARN_ON(x != src_x || y != src_y);
6156a456 3114
3b7a5119
SJ
3115 if (intel_rotation_90_or_270(rotation)) {
3116 /* stride = Surface height in tiles */
2614f17d 3117 tile_height = intel_tile_height(dev, fb->pixel_format,
fe47ea0c 3118 fb->modifier[0], 0);
3b7a5119 3119 stride = DIV_ROUND_UP(fb->height, tile_height);
6156a456 3120 x_offset = stride * tile_height - y - src_h;
3b7a5119 3121 y_offset = x;
6156a456 3122 plane_size = (src_w - 1) << 16 | (src_h - 1);
3b7a5119
SJ
3123 } else {
3124 stride = fb->pitches[0] / stride_div;
3125 x_offset = x;
3126 y_offset = y;
6156a456 3127 plane_size = (src_h - 1) << 16 | (src_w - 1);
3b7a5119
SJ
3128 }
3129 plane_offset = y_offset << 16 | x_offset;
b321803d 3130
2db3366b
PZ
3131 intel_crtc->adjusted_x = x_offset;
3132 intel_crtc->adjusted_y = y_offset;
3133
70d21f0e 3134 I915_WRITE(PLANE_CTL(pipe, 0), plane_ctl);
3b7a5119
SJ
3135 I915_WRITE(PLANE_OFFSET(pipe, 0), plane_offset);
3136 I915_WRITE(PLANE_SIZE(pipe, 0), plane_size);
3137 I915_WRITE(PLANE_STRIDE(pipe, 0), stride);
6156a456
CK
3138
3139 if (scaler_id >= 0) {
3140 uint32_t ps_ctrl = 0;
3141
3142 WARN_ON(!dst_w || !dst_h);
3143 ps_ctrl = PS_SCALER_EN | PS_PLANE_SEL(0) |
3144 crtc_state->scaler_state.scalers[scaler_id].mode;
3145 I915_WRITE(SKL_PS_CTRL(pipe, scaler_id), ps_ctrl);
3146 I915_WRITE(SKL_PS_PWR_GATE(pipe, scaler_id), 0);
3147 I915_WRITE(SKL_PS_WIN_POS(pipe, scaler_id), (dst_x << 16) | dst_y);
3148 I915_WRITE(SKL_PS_WIN_SZ(pipe, scaler_id), (dst_w << 16) | dst_h);
3149 I915_WRITE(PLANE_POS(pipe, 0), 0);
3150 } else {
3151 I915_WRITE(PLANE_POS(pipe, 0), (dst_y << 16) | dst_x);
3152 }
3153
121920fa 3154 I915_WRITE(PLANE_SURF(pipe, 0), surf_addr);
70d21f0e
DL
3155
3156 POSTING_READ(PLANE_SURF(pipe, 0));
3157}
3158
17638cd6
JB
3159/* Assume fb object is pinned & idle & fenced and just update base pointers */
3160static int
3161intel_pipe_set_base_atomic(struct drm_crtc *crtc, struct drm_framebuffer *fb,
3162 int x, int y, enum mode_set_atomic state)
3163{
3164 struct drm_device *dev = crtc->dev;
3165 struct drm_i915_private *dev_priv = dev->dev_private;
17638cd6 3166
ff2a3117 3167 if (dev_priv->fbc.disable_fbc)
7733b49b 3168 dev_priv->fbc.disable_fbc(dev_priv);
81255565 3169
29b9bde6
DV
3170 dev_priv->display.update_primary_plane(crtc, fb, x, y);
3171
3172 return 0;
81255565
JB
3173}
3174
7514747d 3175static void intel_complete_page_flips(struct drm_device *dev)
96a02917 3176{
96a02917
VS
3177 struct drm_crtc *crtc;
3178
70e1e0ec 3179 for_each_crtc(dev, crtc) {
96a02917
VS
3180 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3181 enum plane plane = intel_crtc->plane;
3182
3183 intel_prepare_page_flip(dev, plane);
3184 intel_finish_page_flip_plane(dev, plane);
3185 }
7514747d
VS
3186}
3187
3188static void intel_update_primary_planes(struct drm_device *dev)
3189{
7514747d 3190 struct drm_crtc *crtc;
96a02917 3191
70e1e0ec 3192 for_each_crtc(dev, crtc) {
11c22da6
ML
3193 struct intel_plane *plane = to_intel_plane(crtc->primary);
3194 struct intel_plane_state *plane_state;
96a02917 3195
11c22da6 3196 drm_modeset_lock_crtc(crtc, &plane->base);
11c22da6
ML
3197 plane_state = to_intel_plane_state(plane->base.state);
3198
f029ee82 3199 if (crtc->state->active && plane_state->base.fb)
11c22da6
ML
3200 plane->commit_plane(&plane->base, plane_state);
3201
3202 drm_modeset_unlock_crtc(crtc);
96a02917
VS
3203 }
3204}
3205
7514747d
VS
3206void intel_prepare_reset(struct drm_device *dev)
3207{
3208 /* no reset support for gen2 */
3209 if (IS_GEN2(dev))
3210 return;
3211
3212 /* reset doesn't touch the display */
3213 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev))
3214 return;
3215
3216 drm_modeset_lock_all(dev);
f98ce92f
VS
3217 /*
3218 * Disabling the crtcs gracefully seems nicer. Also the
3219 * g33 docs say we should at least disable all the planes.
3220 */
6b72d486 3221 intel_display_suspend(dev);
7514747d
VS
3222}
3223
3224void intel_finish_reset(struct drm_device *dev)
3225{
3226 struct drm_i915_private *dev_priv = to_i915(dev);
3227
3228 /*
3229 * Flips in the rings will be nuked by the reset,
3230 * so complete all pending flips so that user space
3231 * will get its events and not get stuck.
3232 */
3233 intel_complete_page_flips(dev);
3234
3235 /* no reset support for gen2 */
3236 if (IS_GEN2(dev))
3237 return;
3238
3239 /* reset doesn't touch the display */
3240 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev)) {
3241 /*
3242 * Flips in the rings have been nuked by the reset,
3243 * so update the base address of all primary
3244 * planes to the the last fb to make sure we're
3245 * showing the correct fb after a reset.
11c22da6
ML
3246 *
3247 * FIXME: Atomic will make this obsolete since we won't schedule
3248 * CS-based flips (which might get lost in gpu resets) any more.
7514747d
VS
3249 */
3250 intel_update_primary_planes(dev);
3251 return;
3252 }
3253
3254 /*
3255 * The display has been reset as well,
3256 * so need a full re-initialization.
3257 */
3258 intel_runtime_pm_disable_interrupts(dev_priv);
3259 intel_runtime_pm_enable_interrupts(dev_priv);
3260
3261 intel_modeset_init_hw(dev);
3262
3263 spin_lock_irq(&dev_priv->irq_lock);
3264 if (dev_priv->display.hpd_irq_setup)
3265 dev_priv->display.hpd_irq_setup(dev);
3266 spin_unlock_irq(&dev_priv->irq_lock);
3267
043e9bda 3268 intel_display_resume(dev);
7514747d
VS
3269
3270 intel_hpd_init(dev_priv);
3271
3272 drm_modeset_unlock_all(dev);
3273}
3274
2e2f351d 3275static void
14667a4b
CW
3276intel_finish_fb(struct drm_framebuffer *old_fb)
3277{
2ff8fde1 3278 struct drm_i915_gem_object *obj = intel_fb_obj(old_fb);
2e2f351d 3279 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
14667a4b
CW
3280 bool was_interruptible = dev_priv->mm.interruptible;
3281 int ret;
3282
14667a4b
CW
3283 /* Big Hammer, we also need to ensure that any pending
3284 * MI_WAIT_FOR_EVENT inside a user batch buffer on the
3285 * current scanout is retired before unpinning the old
2e2f351d
CW
3286 * framebuffer. Note that we rely on userspace rendering
3287 * into the buffer attached to the pipe they are waiting
3288 * on. If not, userspace generates a GPU hang with IPEHR
3289 * point to the MI_WAIT_FOR_EVENT.
14667a4b
CW
3290 *
3291 * This should only fail upon a hung GPU, in which case we
3292 * can safely continue.
3293 */
3294 dev_priv->mm.interruptible = false;
2e2f351d 3295 ret = i915_gem_object_wait_rendering(obj, true);
14667a4b
CW
3296 dev_priv->mm.interruptible = was_interruptible;
3297
2e2f351d 3298 WARN_ON(ret);
14667a4b
CW
3299}
3300
7d5e3799
CW
3301static bool intel_crtc_has_pending_flip(struct drm_crtc *crtc)
3302{
3303 struct drm_device *dev = crtc->dev;
3304 struct drm_i915_private *dev_priv = dev->dev_private;
3305 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7d5e3799
CW
3306 bool pending;
3307
3308 if (i915_reset_in_progress(&dev_priv->gpu_error) ||
3309 intel_crtc->reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
3310 return false;
3311
5e2d7afc 3312 spin_lock_irq(&dev->event_lock);
7d5e3799 3313 pending = to_intel_crtc(crtc)->unpin_work != NULL;
5e2d7afc 3314 spin_unlock_irq(&dev->event_lock);
7d5e3799
CW
3315
3316 return pending;
3317}
3318
bfd16b2a
ML
3319static void intel_update_pipe_config(struct intel_crtc *crtc,
3320 struct intel_crtc_state *old_crtc_state)
e30e8f75
GP
3321{
3322 struct drm_device *dev = crtc->base.dev;
3323 struct drm_i915_private *dev_priv = dev->dev_private;
bfd16b2a
ML
3324 struct intel_crtc_state *pipe_config =
3325 to_intel_crtc_state(crtc->base.state);
e30e8f75 3326
bfd16b2a
ML
3327 /* drm_atomic_helper_update_legacy_modeset_state might not be called. */
3328 crtc->base.mode = crtc->base.state->mode;
3329
3330 DRM_DEBUG_KMS("Updating pipe size %ix%i -> %ix%i\n",
3331 old_crtc_state->pipe_src_w, old_crtc_state->pipe_src_h,
3332 pipe_config->pipe_src_w, pipe_config->pipe_src_h);
e30e8f75 3333
44522d85
ML
3334 if (HAS_DDI(dev))
3335 intel_set_pipe_csc(&crtc->base);
3336
e30e8f75
GP
3337 /*
3338 * Update pipe size and adjust fitter if needed: the reason for this is
3339 * that in compute_mode_changes we check the native mode (not the pfit
3340 * mode) to see if we can flip rather than do a full mode set. In the
3341 * fastboot case, we'll flip, but if we don't update the pipesrc and
3342 * pfit state, we'll end up with a big fb scanned out into the wrong
3343 * sized surface.
e30e8f75
GP
3344 */
3345
e30e8f75 3346 I915_WRITE(PIPESRC(crtc->pipe),
bfd16b2a
ML
3347 ((pipe_config->pipe_src_w - 1) << 16) |
3348 (pipe_config->pipe_src_h - 1));
3349
3350 /* on skylake this is done by detaching scalers */
3351 if (INTEL_INFO(dev)->gen >= 9) {
3352 skl_detach_scalers(crtc);
3353
3354 if (pipe_config->pch_pfit.enabled)
3355 skylake_pfit_enable(crtc);
3356 } else if (HAS_PCH_SPLIT(dev)) {
3357 if (pipe_config->pch_pfit.enabled)
3358 ironlake_pfit_enable(crtc);
3359 else if (old_crtc_state->pch_pfit.enabled)
3360 ironlake_pfit_disable(crtc, true);
e30e8f75 3361 }
e30e8f75
GP
3362}
3363
5e84e1a4
ZW
3364static void intel_fdi_normal_train(struct drm_crtc *crtc)
3365{
3366 struct drm_device *dev = crtc->dev;
3367 struct drm_i915_private *dev_priv = dev->dev_private;
3368 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3369 int pipe = intel_crtc->pipe;
3370 u32 reg, temp;
3371
3372 /* enable normal train */
3373 reg = FDI_TX_CTL(pipe);
3374 temp = I915_READ(reg);
61e499bf 3375 if (IS_IVYBRIDGE(dev)) {
357555c0
JB
3376 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
3377 temp |= FDI_LINK_TRAIN_NONE_IVB | FDI_TX_ENHANCE_FRAME_ENABLE;
61e499bf
KP
3378 } else {
3379 temp &= ~FDI_LINK_TRAIN_NONE;
3380 temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE;
357555c0 3381 }
5e84e1a4
ZW
3382 I915_WRITE(reg, temp);
3383
3384 reg = FDI_RX_CTL(pipe);
3385 temp = I915_READ(reg);
3386 if (HAS_PCH_CPT(dev)) {
3387 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3388 temp |= FDI_LINK_TRAIN_NORMAL_CPT;
3389 } else {
3390 temp &= ~FDI_LINK_TRAIN_NONE;
3391 temp |= FDI_LINK_TRAIN_NONE;
3392 }
3393 I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);
3394
3395 /* wait one idle pattern time */
3396 POSTING_READ(reg);
3397 udelay(1000);
357555c0
JB
3398
3399 /* IVB wants error correction enabled */
3400 if (IS_IVYBRIDGE(dev))
3401 I915_WRITE(reg, I915_READ(reg) | FDI_FS_ERRC_ENABLE |
3402 FDI_FE_ERRC_ENABLE);
5e84e1a4
ZW
3403}
3404
8db9d77b
ZW
3405/* The FDI link training functions for ILK/Ibexpeak. */
3406static void ironlake_fdi_link_train(struct drm_crtc *crtc)
3407{
3408 struct drm_device *dev = crtc->dev;
3409 struct drm_i915_private *dev_priv = dev->dev_private;
3410 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3411 int pipe = intel_crtc->pipe;
5eddb70b 3412 u32 reg, temp, tries;
8db9d77b 3413
1c8562f6 3414 /* FDI needs bits from pipe first */
0fc932b8 3415 assert_pipe_enabled(dev_priv, pipe);
0fc932b8 3416
e1a44743
AJ
3417 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3418 for train result */
5eddb70b
CW
3419 reg = FDI_RX_IMR(pipe);
3420 temp = I915_READ(reg);
e1a44743
AJ
3421 temp &= ~FDI_RX_SYMBOL_LOCK;
3422 temp &= ~FDI_RX_BIT_LOCK;
5eddb70b
CW
3423 I915_WRITE(reg, temp);
3424 I915_READ(reg);
e1a44743
AJ
3425 udelay(150);
3426
8db9d77b 3427 /* enable CPU FDI TX and PCH FDI RX */
5eddb70b
CW
3428 reg = FDI_TX_CTL(pipe);
3429 temp = I915_READ(reg);
627eb5a3 3430 temp &= ~FDI_DP_PORT_WIDTH_MASK;
6e3c9717 3431 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
8db9d77b
ZW
3432 temp &= ~FDI_LINK_TRAIN_NONE;
3433 temp |= FDI_LINK_TRAIN_PATTERN_1;
5eddb70b 3434 I915_WRITE(reg, temp | FDI_TX_ENABLE);
8db9d77b 3435
5eddb70b
CW
3436 reg = FDI_RX_CTL(pipe);
3437 temp = I915_READ(reg);
8db9d77b
ZW
3438 temp &= ~FDI_LINK_TRAIN_NONE;
3439 temp |= FDI_LINK_TRAIN_PATTERN_1;
5eddb70b
CW
3440 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3441
3442 POSTING_READ(reg);
8db9d77b
ZW
3443 udelay(150);
3444
5b2adf89 3445 /* Ironlake workaround, enable clock pointer after FDI enable*/
8f5718a6
DV
3446 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
3447 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR |
3448 FDI_RX_PHASE_SYNC_POINTER_EN);
5b2adf89 3449
5eddb70b 3450 reg = FDI_RX_IIR(pipe);
e1a44743 3451 for (tries = 0; tries < 5; tries++) {
5eddb70b 3452 temp = I915_READ(reg);
8db9d77b
ZW
3453 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3454
3455 if ((temp & FDI_RX_BIT_LOCK)) {
3456 DRM_DEBUG_KMS("FDI train 1 done.\n");
5eddb70b 3457 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
8db9d77b
ZW
3458 break;
3459 }
8db9d77b 3460 }
e1a44743 3461 if (tries == 5)
5eddb70b 3462 DRM_ERROR("FDI train 1 fail!\n");
8db9d77b
ZW
3463
3464 /* Train 2 */
5eddb70b
CW
3465 reg = FDI_TX_CTL(pipe);
3466 temp = I915_READ(reg);
8db9d77b
ZW
3467 temp &= ~FDI_LINK_TRAIN_NONE;
3468 temp |= FDI_LINK_TRAIN_PATTERN_2;
5eddb70b 3469 I915_WRITE(reg, temp);
8db9d77b 3470
5eddb70b
CW
3471 reg = FDI_RX_CTL(pipe);
3472 temp = I915_READ(reg);
8db9d77b
ZW
3473 temp &= ~FDI_LINK_TRAIN_NONE;
3474 temp |= FDI_LINK_TRAIN_PATTERN_2;
5eddb70b 3475 I915_WRITE(reg, temp);
8db9d77b 3476
5eddb70b
CW
3477 POSTING_READ(reg);
3478 udelay(150);
8db9d77b 3479
5eddb70b 3480 reg = FDI_RX_IIR(pipe);
e1a44743 3481 for (tries = 0; tries < 5; tries++) {
5eddb70b 3482 temp = I915_READ(reg);
8db9d77b
ZW
3483 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3484
3485 if (temp & FDI_RX_SYMBOL_LOCK) {
5eddb70b 3486 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
8db9d77b
ZW
3487 DRM_DEBUG_KMS("FDI train 2 done.\n");
3488 break;
3489 }
8db9d77b 3490 }
e1a44743 3491 if (tries == 5)
5eddb70b 3492 DRM_ERROR("FDI train 2 fail!\n");
8db9d77b
ZW
3493
3494 DRM_DEBUG_KMS("FDI train done\n");
5c5313c8 3495
8db9d77b
ZW
3496}
3497
0206e353 3498static const int snb_b_fdi_train_param[] = {
8db9d77b
ZW
3499 FDI_LINK_TRAIN_400MV_0DB_SNB_B,
3500 FDI_LINK_TRAIN_400MV_6DB_SNB_B,
3501 FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
3502 FDI_LINK_TRAIN_800MV_0DB_SNB_B,
3503};
3504
3505/* The FDI link training functions for SNB/Cougarpoint. */
3506static void gen6_fdi_link_train(struct drm_crtc *crtc)
3507{
3508 struct drm_device *dev = crtc->dev;
3509 struct drm_i915_private *dev_priv = dev->dev_private;
3510 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3511 int pipe = intel_crtc->pipe;
fa37d39e 3512 u32 reg, temp, i, retry;
8db9d77b 3513
e1a44743
AJ
3514 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3515 for train result */
5eddb70b
CW
3516 reg = FDI_RX_IMR(pipe);
3517 temp = I915_READ(reg);
e1a44743
AJ
3518 temp &= ~FDI_RX_SYMBOL_LOCK;
3519 temp &= ~FDI_RX_BIT_LOCK;
5eddb70b
CW
3520 I915_WRITE(reg, temp);
3521
3522 POSTING_READ(reg);
e1a44743
AJ
3523 udelay(150);
3524
8db9d77b 3525 /* enable CPU FDI TX and PCH FDI RX */
5eddb70b
CW
3526 reg = FDI_TX_CTL(pipe);
3527 temp = I915_READ(reg);
627eb5a3 3528 temp &= ~FDI_DP_PORT_WIDTH_MASK;
6e3c9717 3529 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
8db9d77b
ZW
3530 temp &= ~FDI_LINK_TRAIN_NONE;
3531 temp |= FDI_LINK_TRAIN_PATTERN_1;
3532 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3533 /* SNB-B */
3534 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
5eddb70b 3535 I915_WRITE(reg, temp | FDI_TX_ENABLE);
8db9d77b 3536
d74cf324
DV
3537 I915_WRITE(FDI_RX_MISC(pipe),
3538 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
3539
5eddb70b
CW
3540 reg = FDI_RX_CTL(pipe);
3541 temp = I915_READ(reg);
8db9d77b
ZW
3542 if (HAS_PCH_CPT(dev)) {
3543 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3544 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3545 } else {
3546 temp &= ~FDI_LINK_TRAIN_NONE;
3547 temp |= FDI_LINK_TRAIN_PATTERN_1;
3548 }
5eddb70b
CW
3549 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3550
3551 POSTING_READ(reg);
8db9d77b
ZW
3552 udelay(150);
3553
0206e353 3554 for (i = 0; i < 4; i++) {
5eddb70b
CW
3555 reg = FDI_TX_CTL(pipe);
3556 temp = I915_READ(reg);
8db9d77b
ZW
3557 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3558 temp |= snb_b_fdi_train_param[i];
5eddb70b
CW
3559 I915_WRITE(reg, temp);
3560
3561 POSTING_READ(reg);
8db9d77b
ZW
3562 udelay(500);
3563
fa37d39e
SP
3564 for (retry = 0; retry < 5; retry++) {
3565 reg = FDI_RX_IIR(pipe);
3566 temp = I915_READ(reg);
3567 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3568 if (temp & FDI_RX_BIT_LOCK) {
3569 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
3570 DRM_DEBUG_KMS("FDI train 1 done.\n");
3571 break;
3572 }
3573 udelay(50);
8db9d77b 3574 }
fa37d39e
SP
3575 if (retry < 5)
3576 break;
8db9d77b
ZW
3577 }
3578 if (i == 4)
5eddb70b 3579 DRM_ERROR("FDI train 1 fail!\n");
8db9d77b
ZW
3580
3581 /* Train 2 */
5eddb70b
CW
3582 reg = FDI_TX_CTL(pipe);
3583 temp = I915_READ(reg);
8db9d77b
ZW
3584 temp &= ~FDI_LINK_TRAIN_NONE;
3585 temp |= FDI_LINK_TRAIN_PATTERN_2;
3586 if (IS_GEN6(dev)) {
3587 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3588 /* SNB-B */
3589 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
3590 }
5eddb70b 3591 I915_WRITE(reg, temp);
8db9d77b 3592
5eddb70b
CW
3593 reg = FDI_RX_CTL(pipe);
3594 temp = I915_READ(reg);
8db9d77b
ZW
3595 if (HAS_PCH_CPT(dev)) {
3596 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3597 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
3598 } else {
3599 temp &= ~FDI_LINK_TRAIN_NONE;
3600 temp |= FDI_LINK_TRAIN_PATTERN_2;
3601 }
5eddb70b
CW
3602 I915_WRITE(reg, temp);
3603
3604 POSTING_READ(reg);
8db9d77b
ZW
3605 udelay(150);
3606
0206e353 3607 for (i = 0; i < 4; i++) {
5eddb70b
CW
3608 reg = FDI_TX_CTL(pipe);
3609 temp = I915_READ(reg);
8db9d77b
ZW
3610 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3611 temp |= snb_b_fdi_train_param[i];
5eddb70b
CW
3612 I915_WRITE(reg, temp);
3613
3614 POSTING_READ(reg);
8db9d77b
ZW
3615 udelay(500);
3616
fa37d39e
SP
3617 for (retry = 0; retry < 5; retry++) {
3618 reg = FDI_RX_IIR(pipe);
3619 temp = I915_READ(reg);
3620 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3621 if (temp & FDI_RX_SYMBOL_LOCK) {
3622 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
3623 DRM_DEBUG_KMS("FDI train 2 done.\n");
3624 break;
3625 }
3626 udelay(50);
8db9d77b 3627 }
fa37d39e
SP
3628 if (retry < 5)
3629 break;
8db9d77b
ZW
3630 }
3631 if (i == 4)
5eddb70b 3632 DRM_ERROR("FDI train 2 fail!\n");
8db9d77b
ZW
3633
3634 DRM_DEBUG_KMS("FDI train done.\n");
3635}
3636
357555c0
JB
3637/* Manual link training for Ivy Bridge A0 parts */
3638static void ivb_manual_fdi_link_train(struct drm_crtc *crtc)
3639{
3640 struct drm_device *dev = crtc->dev;
3641 struct drm_i915_private *dev_priv = dev->dev_private;
3642 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3643 int pipe = intel_crtc->pipe;
139ccd3f 3644 u32 reg, temp, i, j;
357555c0
JB
3645
3646 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3647 for train result */
3648 reg = FDI_RX_IMR(pipe);
3649 temp = I915_READ(reg);
3650 temp &= ~FDI_RX_SYMBOL_LOCK;
3651 temp &= ~FDI_RX_BIT_LOCK;
3652 I915_WRITE(reg, temp);
3653
3654 POSTING_READ(reg);
3655 udelay(150);
3656
01a415fd
DV
3657 DRM_DEBUG_KMS("FDI_RX_IIR before link train 0x%x\n",
3658 I915_READ(FDI_RX_IIR(pipe)));
3659
139ccd3f
JB
3660 /* Try each vswing and preemphasis setting twice before moving on */
3661 for (j = 0; j < ARRAY_SIZE(snb_b_fdi_train_param) * 2; j++) {
3662 /* disable first in case we need to retry */
3663 reg = FDI_TX_CTL(pipe);
3664 temp = I915_READ(reg);
3665 temp &= ~(FDI_LINK_TRAIN_AUTO | FDI_LINK_TRAIN_NONE_IVB);
3666 temp &= ~FDI_TX_ENABLE;
3667 I915_WRITE(reg, temp);
357555c0 3668
139ccd3f
JB
3669 reg = FDI_RX_CTL(pipe);
3670 temp = I915_READ(reg);
3671 temp &= ~FDI_LINK_TRAIN_AUTO;
3672 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3673 temp &= ~FDI_RX_ENABLE;
3674 I915_WRITE(reg, temp);
357555c0 3675
139ccd3f 3676 /* enable CPU FDI TX and PCH FDI RX */
357555c0
JB
3677 reg = FDI_TX_CTL(pipe);
3678 temp = I915_READ(reg);
139ccd3f 3679 temp &= ~FDI_DP_PORT_WIDTH_MASK;
6e3c9717 3680 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
139ccd3f 3681 temp |= FDI_LINK_TRAIN_PATTERN_1_IVB;
357555c0 3682 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
139ccd3f
JB
3683 temp |= snb_b_fdi_train_param[j/2];
3684 temp |= FDI_COMPOSITE_SYNC;
3685 I915_WRITE(reg, temp | FDI_TX_ENABLE);
357555c0 3686
139ccd3f
JB
3687 I915_WRITE(FDI_RX_MISC(pipe),
3688 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
357555c0 3689
139ccd3f 3690 reg = FDI_RX_CTL(pipe);
357555c0 3691 temp = I915_READ(reg);
139ccd3f
JB
3692 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3693 temp |= FDI_COMPOSITE_SYNC;
3694 I915_WRITE(reg, temp | FDI_RX_ENABLE);
357555c0 3695
139ccd3f
JB
3696 POSTING_READ(reg);
3697 udelay(1); /* should be 0.5us */
357555c0 3698
139ccd3f
JB
3699 for (i = 0; i < 4; i++) {
3700 reg = FDI_RX_IIR(pipe);
3701 temp = I915_READ(reg);
3702 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
357555c0 3703
139ccd3f
JB
3704 if (temp & FDI_RX_BIT_LOCK ||
3705 (I915_READ(reg) & FDI_RX_BIT_LOCK)) {
3706 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
3707 DRM_DEBUG_KMS("FDI train 1 done, level %i.\n",
3708 i);
3709 break;
3710 }
3711 udelay(1); /* should be 0.5us */
3712 }
3713 if (i == 4) {
3714 DRM_DEBUG_KMS("FDI train 1 fail on vswing %d\n", j / 2);
3715 continue;
3716 }
357555c0 3717
139ccd3f 3718 /* Train 2 */
357555c0
JB
3719 reg = FDI_TX_CTL(pipe);
3720 temp = I915_READ(reg);
139ccd3f
JB
3721 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
3722 temp |= FDI_LINK_TRAIN_PATTERN_2_IVB;
3723 I915_WRITE(reg, temp);
3724
3725 reg = FDI_RX_CTL(pipe);
3726 temp = I915_READ(reg);
3727 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3728 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
357555c0
JB
3729 I915_WRITE(reg, temp);
3730
3731 POSTING_READ(reg);
139ccd3f 3732 udelay(2); /* should be 1.5us */
357555c0 3733
139ccd3f
JB
3734 for (i = 0; i < 4; i++) {
3735 reg = FDI_RX_IIR(pipe);
3736 temp = I915_READ(reg);
3737 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
357555c0 3738
139ccd3f
JB
3739 if (temp & FDI_RX_SYMBOL_LOCK ||
3740 (I915_READ(reg) & FDI_RX_SYMBOL_LOCK)) {
3741 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
3742 DRM_DEBUG_KMS("FDI train 2 done, level %i.\n",
3743 i);
3744 goto train_done;
3745 }
3746 udelay(2); /* should be 1.5us */
357555c0 3747 }
139ccd3f
JB
3748 if (i == 4)
3749 DRM_DEBUG_KMS("FDI train 2 fail on vswing %d\n", j / 2);
357555c0 3750 }
357555c0 3751
139ccd3f 3752train_done:
357555c0
JB
3753 DRM_DEBUG_KMS("FDI train done.\n");
3754}
3755
88cefb6c 3756static void ironlake_fdi_pll_enable(struct intel_crtc *intel_crtc)
2c07245f 3757{
88cefb6c 3758 struct drm_device *dev = intel_crtc->base.dev;
2c07245f 3759 struct drm_i915_private *dev_priv = dev->dev_private;
2c07245f 3760 int pipe = intel_crtc->pipe;
5eddb70b 3761 u32 reg, temp;
79e53945 3762
c64e311e 3763
c98e9dcf 3764 /* enable PCH FDI RX PLL, wait warmup plus DMI latency */
5eddb70b
CW
3765 reg = FDI_RX_CTL(pipe);
3766 temp = I915_READ(reg);
627eb5a3 3767 temp &= ~(FDI_DP_PORT_WIDTH_MASK | (0x7 << 16));
6e3c9717 3768 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
dfd07d72 3769 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
5eddb70b
CW
3770 I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);
3771
3772 POSTING_READ(reg);
c98e9dcf
JB
3773 udelay(200);
3774
3775 /* Switch from Rawclk to PCDclk */
5eddb70b
CW
3776 temp = I915_READ(reg);
3777 I915_WRITE(reg, temp | FDI_PCDCLK);
3778
3779 POSTING_READ(reg);
c98e9dcf
JB
3780 udelay(200);
3781
20749730
PZ
3782 /* Enable CPU FDI TX PLL, always on for Ironlake */
3783 reg = FDI_TX_CTL(pipe);
3784 temp = I915_READ(reg);
3785 if ((temp & FDI_TX_PLL_ENABLE) == 0) {
3786 I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);
5eddb70b 3787
20749730
PZ
3788 POSTING_READ(reg);
3789 udelay(100);
6be4a607 3790 }
0e23b99d
JB
3791}
3792
88cefb6c
DV
3793static void ironlake_fdi_pll_disable(struct intel_crtc *intel_crtc)
3794{
3795 struct drm_device *dev = intel_crtc->base.dev;
3796 struct drm_i915_private *dev_priv = dev->dev_private;
3797 int pipe = intel_crtc->pipe;
3798 u32 reg, temp;
3799
3800 /* Switch from PCDclk to Rawclk */
3801 reg = FDI_RX_CTL(pipe);
3802 temp = I915_READ(reg);
3803 I915_WRITE(reg, temp & ~FDI_PCDCLK);
3804
3805 /* Disable CPU FDI TX PLL */
3806 reg = FDI_TX_CTL(pipe);
3807 temp = I915_READ(reg);
3808 I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE);
3809
3810 POSTING_READ(reg);
3811 udelay(100);
3812
3813 reg = FDI_RX_CTL(pipe);
3814 temp = I915_READ(reg);
3815 I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE);
3816
3817 /* Wait for the clocks to turn off. */
3818 POSTING_READ(reg);
3819 udelay(100);
3820}
3821
0fc932b8
JB
3822static void ironlake_fdi_disable(struct drm_crtc *crtc)
3823{
3824 struct drm_device *dev = crtc->dev;
3825 struct drm_i915_private *dev_priv = dev->dev_private;
3826 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3827 int pipe = intel_crtc->pipe;
3828 u32 reg, temp;
3829
3830 /* disable CPU FDI tx and PCH FDI rx */
3831 reg = FDI_TX_CTL(pipe);
3832 temp = I915_READ(reg);
3833 I915_WRITE(reg, temp & ~FDI_TX_ENABLE);
3834 POSTING_READ(reg);
3835
3836 reg = FDI_RX_CTL(pipe);
3837 temp = I915_READ(reg);
3838 temp &= ~(0x7 << 16);
dfd07d72 3839 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
0fc932b8
JB
3840 I915_WRITE(reg, temp & ~FDI_RX_ENABLE);
3841
3842 POSTING_READ(reg);
3843 udelay(100);
3844
3845 /* Ironlake workaround, disable clock pointer after downing FDI */
eba905b2 3846 if (HAS_PCH_IBX(dev))
6f06ce18 3847 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
0fc932b8
JB
3848
3849 /* still set train pattern 1 */
3850 reg = FDI_TX_CTL(pipe);
3851 temp = I915_READ(reg);
3852 temp &= ~FDI_LINK_TRAIN_NONE;
3853 temp |= FDI_LINK_TRAIN_PATTERN_1;
3854 I915_WRITE(reg, temp);
3855
3856 reg = FDI_RX_CTL(pipe);
3857 temp = I915_READ(reg);
3858 if (HAS_PCH_CPT(dev)) {
3859 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3860 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3861 } else {
3862 temp &= ~FDI_LINK_TRAIN_NONE;
3863 temp |= FDI_LINK_TRAIN_PATTERN_1;
3864 }
3865 /* BPC in FDI rx is consistent with that in PIPECONF */
3866 temp &= ~(0x07 << 16);
dfd07d72 3867 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
0fc932b8
JB
3868 I915_WRITE(reg, temp);
3869
3870 POSTING_READ(reg);
3871 udelay(100);
3872}
3873
5dce5b93
CW
3874bool intel_has_pending_fb_unpin(struct drm_device *dev)
3875{
3876 struct intel_crtc *crtc;
3877
3878 /* Note that we don't need to be called with mode_config.lock here
3879 * as our list of CRTC objects is static for the lifetime of the
3880 * device and so cannot disappear as we iterate. Similarly, we can
3881 * happily treat the predicates as racy, atomic checks as userspace
3882 * cannot claim and pin a new fb without at least acquring the
3883 * struct_mutex and so serialising with us.
3884 */
d3fcc808 3885 for_each_intel_crtc(dev, crtc) {
5dce5b93
CW
3886 if (atomic_read(&crtc->unpin_work_count) == 0)
3887 continue;
3888
3889 if (crtc->unpin_work)
3890 intel_wait_for_vblank(dev, crtc->pipe);
3891
3892 return true;
3893 }
3894
3895 return false;
3896}
3897
d6bbafa1
CW
3898static void page_flip_completed(struct intel_crtc *intel_crtc)
3899{
3900 struct drm_i915_private *dev_priv = to_i915(intel_crtc->base.dev);
3901 struct intel_unpin_work *work = intel_crtc->unpin_work;
3902
3903 /* ensure that the unpin work is consistent wrt ->pending. */
3904 smp_rmb();
3905 intel_crtc->unpin_work = NULL;
3906
3907 if (work->event)
3908 drm_send_vblank_event(intel_crtc->base.dev,
3909 intel_crtc->pipe,
3910 work->event);
3911
3912 drm_crtc_vblank_put(&intel_crtc->base);
3913
3914 wake_up_all(&dev_priv->pending_flip_queue);
3915 queue_work(dev_priv->wq, &work->work);
3916
3917 trace_i915_flip_complete(intel_crtc->plane,
3918 work->pending_flip_obj);
3919}
3920
46a55d30 3921void intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc)
e6c3a2a6 3922{
0f91128d 3923 struct drm_device *dev = crtc->dev;
5bb61643 3924 struct drm_i915_private *dev_priv = dev->dev_private;
e6c3a2a6 3925
2c10d571 3926 WARN_ON(waitqueue_active(&dev_priv->pending_flip_queue));
9c787942
CW
3927 if (WARN_ON(wait_event_timeout(dev_priv->pending_flip_queue,
3928 !intel_crtc_has_pending_flip(crtc),
3929 60*HZ) == 0)) {
3930 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2c10d571 3931
5e2d7afc 3932 spin_lock_irq(&dev->event_lock);
9c787942
CW
3933 if (intel_crtc->unpin_work) {
3934 WARN_ONCE(1, "Removing stuck page flip\n");
3935 page_flip_completed(intel_crtc);
3936 }
5e2d7afc 3937 spin_unlock_irq(&dev->event_lock);
9c787942 3938 }
5bb61643 3939
975d568a
CW
3940 if (crtc->primary->fb) {
3941 mutex_lock(&dev->struct_mutex);
3942 intel_finish_fb(crtc->primary->fb);
3943 mutex_unlock(&dev->struct_mutex);
3944 }
e6c3a2a6
CW
3945}
3946
e615efe4
ED
3947/* Program iCLKIP clock to the desired frequency */
3948static void lpt_program_iclkip(struct drm_crtc *crtc)
3949{
3950 struct drm_device *dev = crtc->dev;
3951 struct drm_i915_private *dev_priv = dev->dev_private;
6e3c9717 3952 int clock = to_intel_crtc(crtc)->config->base.adjusted_mode.crtc_clock;
e615efe4
ED
3953 u32 divsel, phaseinc, auxdiv, phasedir = 0;
3954 u32 temp;
3955
a580516d 3956 mutex_lock(&dev_priv->sb_lock);
09153000 3957
e615efe4
ED
3958 /* It is necessary to ungate the pixclk gate prior to programming
3959 * the divisors, and gate it back when it is done.
3960 */
3961 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_GATE);
3962
3963 /* Disable SSCCTL */
3964 intel_sbi_write(dev_priv, SBI_SSCCTL6,
988d6ee8
PZ
3965 intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK) |
3966 SBI_SSCCTL_DISABLE,
3967 SBI_ICLK);
e615efe4
ED
3968
3969 /* 20MHz is a corner case which is out of range for the 7-bit divisor */
12d7ceed 3970 if (clock == 20000) {
e615efe4
ED
3971 auxdiv = 1;
3972 divsel = 0x41;
3973 phaseinc = 0x20;
3974 } else {
3975 /* The iCLK virtual clock root frequency is in MHz,
241bfc38
DL
3976 * but the adjusted_mode->crtc_clock in in KHz. To get the
3977 * divisors, it is necessary to divide one by another, so we
e615efe4
ED
3978 * convert the virtual clock precision to KHz here for higher
3979 * precision.
3980 */
3981 u32 iclk_virtual_root_freq = 172800 * 1000;
3982 u32 iclk_pi_range = 64;
3983 u32 desired_divisor, msb_divisor_value, pi_value;
3984
12d7ceed 3985 desired_divisor = (iclk_virtual_root_freq / clock);
e615efe4
ED
3986 msb_divisor_value = desired_divisor / iclk_pi_range;
3987 pi_value = desired_divisor % iclk_pi_range;
3988
3989 auxdiv = 0;
3990 divsel = msb_divisor_value - 2;
3991 phaseinc = pi_value;
3992 }
3993
3994 /* This should not happen with any sane values */
3995 WARN_ON(SBI_SSCDIVINTPHASE_DIVSEL(divsel) &
3996 ~SBI_SSCDIVINTPHASE_DIVSEL_MASK);
3997 WARN_ON(SBI_SSCDIVINTPHASE_DIR(phasedir) &
3998 ~SBI_SSCDIVINTPHASE_INCVAL_MASK);
3999
4000 DRM_DEBUG_KMS("iCLKIP clock: found settings for %dKHz refresh rate: auxdiv=%x, divsel=%x, phasedir=%x, phaseinc=%x\n",
12d7ceed 4001 clock,
e615efe4
ED
4002 auxdiv,
4003 divsel,
4004 phasedir,
4005 phaseinc);
4006
4007 /* Program SSCDIVINTPHASE6 */
988d6ee8 4008 temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
e615efe4
ED
4009 temp &= ~SBI_SSCDIVINTPHASE_DIVSEL_MASK;
4010 temp |= SBI_SSCDIVINTPHASE_DIVSEL(divsel);
4011 temp &= ~SBI_SSCDIVINTPHASE_INCVAL_MASK;
4012 temp |= SBI_SSCDIVINTPHASE_INCVAL(phaseinc);
4013 temp |= SBI_SSCDIVINTPHASE_DIR(phasedir);
4014 temp |= SBI_SSCDIVINTPHASE_PROPAGATE;
988d6ee8 4015 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE6, temp, SBI_ICLK);
e615efe4
ED
4016
4017 /* Program SSCAUXDIV */
988d6ee8 4018 temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
e615efe4
ED
4019 temp &= ~SBI_SSCAUXDIV_FINALDIV2SEL(1);
4020 temp |= SBI_SSCAUXDIV_FINALDIV2SEL(auxdiv);
988d6ee8 4021 intel_sbi_write(dev_priv, SBI_SSCAUXDIV6, temp, SBI_ICLK);
e615efe4
ED
4022
4023 /* Enable modulator and associated divider */
988d6ee8 4024 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
e615efe4 4025 temp &= ~SBI_SSCCTL_DISABLE;
988d6ee8 4026 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
e615efe4
ED
4027
4028 /* Wait for initialization time */
4029 udelay(24);
4030
4031 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_UNGATE);
09153000 4032
a580516d 4033 mutex_unlock(&dev_priv->sb_lock);
e615efe4
ED
4034}
4035
275f01b2
DV
4036static void ironlake_pch_transcoder_set_timings(struct intel_crtc *crtc,
4037 enum pipe pch_transcoder)
4038{
4039 struct drm_device *dev = crtc->base.dev;
4040 struct drm_i915_private *dev_priv = dev->dev_private;
6e3c9717 4041 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
275f01b2
DV
4042
4043 I915_WRITE(PCH_TRANS_HTOTAL(pch_transcoder),
4044 I915_READ(HTOTAL(cpu_transcoder)));
4045 I915_WRITE(PCH_TRANS_HBLANK(pch_transcoder),
4046 I915_READ(HBLANK(cpu_transcoder)));
4047 I915_WRITE(PCH_TRANS_HSYNC(pch_transcoder),
4048 I915_READ(HSYNC(cpu_transcoder)));
4049
4050 I915_WRITE(PCH_TRANS_VTOTAL(pch_transcoder),
4051 I915_READ(VTOTAL(cpu_transcoder)));
4052 I915_WRITE(PCH_TRANS_VBLANK(pch_transcoder),
4053 I915_READ(VBLANK(cpu_transcoder)));
4054 I915_WRITE(PCH_TRANS_VSYNC(pch_transcoder),
4055 I915_READ(VSYNC(cpu_transcoder)));
4056 I915_WRITE(PCH_TRANS_VSYNCSHIFT(pch_transcoder),
4057 I915_READ(VSYNCSHIFT(cpu_transcoder)));
4058}
4059
003632d9 4060static void cpt_set_fdi_bc_bifurcation(struct drm_device *dev, bool enable)
1fbc0d78
DV
4061{
4062 struct drm_i915_private *dev_priv = dev->dev_private;
4063 uint32_t temp;
4064
4065 temp = I915_READ(SOUTH_CHICKEN1);
003632d9 4066 if (!!(temp & FDI_BC_BIFURCATION_SELECT) == enable)
1fbc0d78
DV
4067 return;
4068
4069 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
4070 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
4071
003632d9
ACO
4072 temp &= ~FDI_BC_BIFURCATION_SELECT;
4073 if (enable)
4074 temp |= FDI_BC_BIFURCATION_SELECT;
4075
4076 DRM_DEBUG_KMS("%sabling fdi C rx\n", enable ? "en" : "dis");
1fbc0d78
DV
4077 I915_WRITE(SOUTH_CHICKEN1, temp);
4078 POSTING_READ(SOUTH_CHICKEN1);
4079}
4080
4081static void ivybridge_update_fdi_bc_bifurcation(struct intel_crtc *intel_crtc)
4082{
4083 struct drm_device *dev = intel_crtc->base.dev;
1fbc0d78
DV
4084
4085 switch (intel_crtc->pipe) {
4086 case PIPE_A:
4087 break;
4088 case PIPE_B:
6e3c9717 4089 if (intel_crtc->config->fdi_lanes > 2)
003632d9 4090 cpt_set_fdi_bc_bifurcation(dev, false);
1fbc0d78 4091 else
003632d9 4092 cpt_set_fdi_bc_bifurcation(dev, true);
1fbc0d78
DV
4093
4094 break;
4095 case PIPE_C:
003632d9 4096 cpt_set_fdi_bc_bifurcation(dev, true);
1fbc0d78
DV
4097
4098 break;
4099 default:
4100 BUG();
4101 }
4102}
4103
f67a559d
JB
4104/*
4105 * Enable PCH resources required for PCH ports:
4106 * - PCH PLLs
4107 * - FDI training & RX/TX
4108 * - update transcoder timings
4109 * - DP transcoding bits
4110 * - transcoder
4111 */
4112static void ironlake_pch_enable(struct drm_crtc *crtc)
0e23b99d
JB
4113{
4114 struct drm_device *dev = crtc->dev;
4115 struct drm_i915_private *dev_priv = dev->dev_private;
4116 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4117 int pipe = intel_crtc->pipe;
ee7b9f93 4118 u32 reg, temp;
2c07245f 4119
ab9412ba 4120 assert_pch_transcoder_disabled(dev_priv, pipe);
e7e164db 4121
1fbc0d78
DV
4122 if (IS_IVYBRIDGE(dev))
4123 ivybridge_update_fdi_bc_bifurcation(intel_crtc);
4124
cd986abb
DV
4125 /* Write the TU size bits before fdi link training, so that error
4126 * detection works. */
4127 I915_WRITE(FDI_RX_TUSIZE1(pipe),
4128 I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);
4129
c98e9dcf 4130 /* For PCH output, training FDI link */
674cf967 4131 dev_priv->display.fdi_link_train(crtc);
2c07245f 4132
3ad8a208
DV
4133 /* We need to program the right clock selection before writing the pixel
4134 * mutliplier into the DPLL. */
303b81e0 4135 if (HAS_PCH_CPT(dev)) {
ee7b9f93 4136 u32 sel;
4b645f14 4137
c98e9dcf 4138 temp = I915_READ(PCH_DPLL_SEL);
11887397
DV
4139 temp |= TRANS_DPLL_ENABLE(pipe);
4140 sel = TRANS_DPLLB_SEL(pipe);
6e3c9717 4141 if (intel_crtc->config->shared_dpll == DPLL_ID_PCH_PLL_B)
ee7b9f93
JB
4142 temp |= sel;
4143 else
4144 temp &= ~sel;
c98e9dcf 4145 I915_WRITE(PCH_DPLL_SEL, temp);
c98e9dcf 4146 }
5eddb70b 4147
3ad8a208
DV
4148 /* XXX: pch pll's can be enabled any time before we enable the PCH
4149 * transcoder, and we actually should do this to not upset any PCH
4150 * transcoder that already use the clock when we share it.
4151 *
4152 * Note that enable_shared_dpll tries to do the right thing, but
4153 * get_shared_dpll unconditionally resets the pll - we need that to have
4154 * the right LVDS enable sequence. */
85b3894f 4155 intel_enable_shared_dpll(intel_crtc);
3ad8a208 4156
d9b6cb56
JB
4157 /* set transcoder timing, panel must allow it */
4158 assert_panel_unlocked(dev_priv, pipe);
275f01b2 4159 ironlake_pch_transcoder_set_timings(intel_crtc, pipe);
8db9d77b 4160
303b81e0 4161 intel_fdi_normal_train(crtc);
5e84e1a4 4162
c98e9dcf 4163 /* For PCH DP, enable TRANS_DP_CTL */
6e3c9717 4164 if (HAS_PCH_CPT(dev) && intel_crtc->config->has_dp_encoder) {
dfd07d72 4165 u32 bpc = (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) >> 5;
5eddb70b
CW
4166 reg = TRANS_DP_CTL(pipe);
4167 temp = I915_READ(reg);
4168 temp &= ~(TRANS_DP_PORT_SEL_MASK |
220cad3c
EA
4169 TRANS_DP_SYNC_MASK |
4170 TRANS_DP_BPC_MASK);
e3ef4479 4171 temp |= TRANS_DP_OUTPUT_ENABLE;
9325c9f0 4172 temp |= bpc << 9; /* same format but at 11:9 */
c98e9dcf
JB
4173
4174 if (crtc->mode.flags & DRM_MODE_FLAG_PHSYNC)
5eddb70b 4175 temp |= TRANS_DP_HSYNC_ACTIVE_HIGH;
c98e9dcf 4176 if (crtc->mode.flags & DRM_MODE_FLAG_PVSYNC)
5eddb70b 4177 temp |= TRANS_DP_VSYNC_ACTIVE_HIGH;
c98e9dcf
JB
4178
4179 switch (intel_trans_dp_port_sel(crtc)) {
4180 case PCH_DP_B:
5eddb70b 4181 temp |= TRANS_DP_PORT_SEL_B;
c98e9dcf
JB
4182 break;
4183 case PCH_DP_C:
5eddb70b 4184 temp |= TRANS_DP_PORT_SEL_C;
c98e9dcf
JB
4185 break;
4186 case PCH_DP_D:
5eddb70b 4187 temp |= TRANS_DP_PORT_SEL_D;
c98e9dcf
JB
4188 break;
4189 default:
e95d41e1 4190 BUG();
32f9d658 4191 }
2c07245f 4192
5eddb70b 4193 I915_WRITE(reg, temp);
6be4a607 4194 }
b52eb4dc 4195
b8a4f404 4196 ironlake_enable_pch_transcoder(dev_priv, pipe);
f67a559d
JB
4197}
4198
1507e5bd
PZ
4199static void lpt_pch_enable(struct drm_crtc *crtc)
4200{
4201 struct drm_device *dev = crtc->dev;
4202 struct drm_i915_private *dev_priv = dev->dev_private;
4203 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6e3c9717 4204 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
1507e5bd 4205
ab9412ba 4206 assert_pch_transcoder_disabled(dev_priv, TRANSCODER_A);
1507e5bd 4207
8c52b5e8 4208 lpt_program_iclkip(crtc);
1507e5bd 4209
0540e488 4210 /* Set transcoder timing. */
275f01b2 4211 ironlake_pch_transcoder_set_timings(intel_crtc, PIPE_A);
1507e5bd 4212
937bb610 4213 lpt_enable_pch_transcoder(dev_priv, cpu_transcoder);
f67a559d
JB
4214}
4215
190f68c5
ACO
4216struct intel_shared_dpll *intel_get_shared_dpll(struct intel_crtc *crtc,
4217 struct intel_crtc_state *crtc_state)
ee7b9f93 4218{
e2b78267 4219 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
8bd31e67 4220 struct intel_shared_dpll *pll;
de419ab6 4221 struct intel_shared_dpll_config *shared_dpll;
e2b78267 4222 enum intel_dpll_id i;
ee7b9f93 4223
de419ab6
ML
4224 shared_dpll = intel_atomic_get_shared_dpll_state(crtc_state->base.state);
4225
98b6bd99
DV
4226 if (HAS_PCH_IBX(dev_priv->dev)) {
4227 /* Ironlake PCH has a fixed PLL->PCH pipe mapping. */
d94ab068 4228 i = (enum intel_dpll_id) crtc->pipe;
e72f9fbf 4229 pll = &dev_priv->shared_dplls[i];
98b6bd99 4230
46edb027
DV
4231 DRM_DEBUG_KMS("CRTC:%d using pre-allocated %s\n",
4232 crtc->base.base.id, pll->name);
98b6bd99 4233
de419ab6 4234 WARN_ON(shared_dpll[i].crtc_mask);
f2a69f44 4235
98b6bd99
DV
4236 goto found;
4237 }
4238
bcddf610
S
4239 if (IS_BROXTON(dev_priv->dev)) {
4240 /* PLL is attached to port in bxt */
4241 struct intel_encoder *encoder;
4242 struct intel_digital_port *intel_dig_port;
4243
4244 encoder = intel_ddi_get_crtc_new_encoder(crtc_state);
4245 if (WARN_ON(!encoder))
4246 return NULL;
4247
4248 intel_dig_port = enc_to_dig_port(&encoder->base);
4249 /* 1:1 mapping between ports and PLLs */
4250 i = (enum intel_dpll_id)intel_dig_port->port;
4251 pll = &dev_priv->shared_dplls[i];
4252 DRM_DEBUG_KMS("CRTC:%d using pre-allocated %s\n",
4253 crtc->base.base.id, pll->name);
de419ab6 4254 WARN_ON(shared_dpll[i].crtc_mask);
bcddf610
S
4255
4256 goto found;
4257 }
4258
e72f9fbf
DV
4259 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
4260 pll = &dev_priv->shared_dplls[i];
ee7b9f93
JB
4261
4262 /* Only want to check enabled timings first */
de419ab6 4263 if (shared_dpll[i].crtc_mask == 0)
ee7b9f93
JB
4264 continue;
4265
190f68c5 4266 if (memcmp(&crtc_state->dpll_hw_state,
de419ab6
ML
4267 &shared_dpll[i].hw_state,
4268 sizeof(crtc_state->dpll_hw_state)) == 0) {
8bd31e67 4269 DRM_DEBUG_KMS("CRTC:%d sharing existing %s (crtc mask 0x%08x, ative %d)\n",
1e6f2ddc 4270 crtc->base.base.id, pll->name,
de419ab6 4271 shared_dpll[i].crtc_mask,
8bd31e67 4272 pll->active);
ee7b9f93
JB
4273 goto found;
4274 }
4275 }
4276
4277 /* Ok no matching timings, maybe there's a free one? */
e72f9fbf
DV
4278 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
4279 pll = &dev_priv->shared_dplls[i];
de419ab6 4280 if (shared_dpll[i].crtc_mask == 0) {
46edb027
DV
4281 DRM_DEBUG_KMS("CRTC:%d allocated %s\n",
4282 crtc->base.base.id, pll->name);
ee7b9f93
JB
4283 goto found;
4284 }
4285 }
4286
4287 return NULL;
4288
4289found:
de419ab6
ML
4290 if (shared_dpll[i].crtc_mask == 0)
4291 shared_dpll[i].hw_state =
4292 crtc_state->dpll_hw_state;
f2a69f44 4293
190f68c5 4294 crtc_state->shared_dpll = i;
46edb027
DV
4295 DRM_DEBUG_DRIVER("using %s for pipe %c\n", pll->name,
4296 pipe_name(crtc->pipe));
ee7b9f93 4297
de419ab6 4298 shared_dpll[i].crtc_mask |= 1 << crtc->pipe;
e04c7350 4299
ee7b9f93
JB
4300 return pll;
4301}
4302
de419ab6 4303static void intel_shared_dpll_commit(struct drm_atomic_state *state)
8bd31e67 4304{
de419ab6
ML
4305 struct drm_i915_private *dev_priv = to_i915(state->dev);
4306 struct intel_shared_dpll_config *shared_dpll;
8bd31e67
ACO
4307 struct intel_shared_dpll *pll;
4308 enum intel_dpll_id i;
4309
de419ab6
ML
4310 if (!to_intel_atomic_state(state)->dpll_set)
4311 return;
8bd31e67 4312
de419ab6 4313 shared_dpll = to_intel_atomic_state(state)->shared_dpll;
8bd31e67
ACO
4314 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
4315 pll = &dev_priv->shared_dplls[i];
de419ab6 4316 pll->config = shared_dpll[i];
8bd31e67
ACO
4317 }
4318}
4319
a1520318 4320static void cpt_verify_modeset(struct drm_device *dev, int pipe)
d4270e57
JB
4321{
4322 struct drm_i915_private *dev_priv = dev->dev_private;
23670b32 4323 int dslreg = PIPEDSL(pipe);
d4270e57
JB
4324 u32 temp;
4325
4326 temp = I915_READ(dslreg);
4327 udelay(500);
4328 if (wait_for(I915_READ(dslreg) != temp, 5)) {
d4270e57 4329 if (wait_for(I915_READ(dslreg) != temp, 5))
84f44ce7 4330 DRM_ERROR("mode set failed: pipe %c stuck\n", pipe_name(pipe));
d4270e57
JB
4331 }
4332}
4333
86adf9d7
ML
4334static int
4335skl_update_scaler(struct intel_crtc_state *crtc_state, bool force_detach,
4336 unsigned scaler_user, int *scaler_id, unsigned int rotation,
4337 int src_w, int src_h, int dst_w, int dst_h)
a1b2278e 4338{
86adf9d7
ML
4339 struct intel_crtc_scaler_state *scaler_state =
4340 &crtc_state->scaler_state;
4341 struct intel_crtc *intel_crtc =
4342 to_intel_crtc(crtc_state->base.crtc);
a1b2278e 4343 int need_scaling;
6156a456
CK
4344
4345 need_scaling = intel_rotation_90_or_270(rotation) ?
4346 (src_h != dst_w || src_w != dst_h):
4347 (src_w != dst_w || src_h != dst_h);
a1b2278e
CK
4348
4349 /*
4350 * if plane is being disabled or scaler is no more required or force detach
4351 * - free scaler binded to this plane/crtc
4352 * - in order to do this, update crtc->scaler_usage
4353 *
4354 * Here scaler state in crtc_state is set free so that
4355 * scaler can be assigned to other user. Actual register
4356 * update to free the scaler is done in plane/panel-fit programming.
4357 * For this purpose crtc/plane_state->scaler_id isn't reset here.
4358 */
86adf9d7 4359 if (force_detach || !need_scaling) {
a1b2278e 4360 if (*scaler_id >= 0) {
86adf9d7 4361 scaler_state->scaler_users &= ~(1 << scaler_user);
a1b2278e
CK
4362 scaler_state->scalers[*scaler_id].in_use = 0;
4363
86adf9d7
ML
4364 DRM_DEBUG_KMS("scaler_user index %u.%u: "
4365 "Staged freeing scaler id %d scaler_users = 0x%x\n",
4366 intel_crtc->pipe, scaler_user, *scaler_id,
a1b2278e
CK
4367 scaler_state->scaler_users);
4368 *scaler_id = -1;
4369 }
4370 return 0;
4371 }
4372
4373 /* range checks */
4374 if (src_w < SKL_MIN_SRC_W || src_h < SKL_MIN_SRC_H ||
4375 dst_w < SKL_MIN_DST_W || dst_h < SKL_MIN_DST_H ||
4376
4377 src_w > SKL_MAX_SRC_W || src_h > SKL_MAX_SRC_H ||
4378 dst_w > SKL_MAX_DST_W || dst_h > SKL_MAX_DST_H) {
86adf9d7 4379 DRM_DEBUG_KMS("scaler_user index %u.%u: src %ux%u dst %ux%u "
a1b2278e 4380 "size is out of scaler range\n",
86adf9d7 4381 intel_crtc->pipe, scaler_user, src_w, src_h, dst_w, dst_h);
a1b2278e
CK
4382 return -EINVAL;
4383 }
4384
86adf9d7
ML
4385 /* mark this plane as a scaler user in crtc_state */
4386 scaler_state->scaler_users |= (1 << scaler_user);
4387 DRM_DEBUG_KMS("scaler_user index %u.%u: "
4388 "staged scaling request for %ux%u->%ux%u scaler_users = 0x%x\n",
4389 intel_crtc->pipe, scaler_user, src_w, src_h, dst_w, dst_h,
4390 scaler_state->scaler_users);
4391
4392 return 0;
4393}
4394
4395/**
4396 * skl_update_scaler_crtc - Stages update to scaler state for a given crtc.
4397 *
4398 * @state: crtc's scaler state
86adf9d7
ML
4399 *
4400 * Return
4401 * 0 - scaler_usage updated successfully
4402 * error - requested scaling cannot be supported or other error condition
4403 */
e435d6e5 4404int skl_update_scaler_crtc(struct intel_crtc_state *state)
86adf9d7
ML
4405{
4406 struct intel_crtc *intel_crtc = to_intel_crtc(state->base.crtc);
7c5f93b0 4407 const struct drm_display_mode *adjusted_mode = &state->base.adjusted_mode;
86adf9d7
ML
4408
4409 DRM_DEBUG_KMS("Updating scaler for [CRTC:%i] scaler_user index %u.%u\n",
4410 intel_crtc->base.base.id, intel_crtc->pipe, SKL_CRTC_INDEX);
4411
e435d6e5 4412 return skl_update_scaler(state, !state->base.active, SKL_CRTC_INDEX,
86adf9d7
ML
4413 &state->scaler_state.scaler_id, DRM_ROTATE_0,
4414 state->pipe_src_w, state->pipe_src_h,
aad941d5 4415 adjusted_mode->crtc_hdisplay, adjusted_mode->crtc_vdisplay);
86adf9d7
ML
4416}
4417
4418/**
4419 * skl_update_scaler_plane - Stages update to scaler state for a given plane.
4420 *
4421 * @state: crtc's scaler state
86adf9d7
ML
4422 * @plane_state: atomic plane state to update
4423 *
4424 * Return
4425 * 0 - scaler_usage updated successfully
4426 * error - requested scaling cannot be supported or other error condition
4427 */
da20eabd
ML
4428static int skl_update_scaler_plane(struct intel_crtc_state *crtc_state,
4429 struct intel_plane_state *plane_state)
86adf9d7
ML
4430{
4431
4432 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
da20eabd
ML
4433 struct intel_plane *intel_plane =
4434 to_intel_plane(plane_state->base.plane);
86adf9d7
ML
4435 struct drm_framebuffer *fb = plane_state->base.fb;
4436 int ret;
4437
4438 bool force_detach = !fb || !plane_state->visible;
4439
4440 DRM_DEBUG_KMS("Updating scaler for [PLANE:%d] scaler_user index %u.%u\n",
4441 intel_plane->base.base.id, intel_crtc->pipe,
4442 drm_plane_index(&intel_plane->base));
4443
4444 ret = skl_update_scaler(crtc_state, force_detach,
4445 drm_plane_index(&intel_plane->base),
4446 &plane_state->scaler_id,
4447 plane_state->base.rotation,
4448 drm_rect_width(&plane_state->src) >> 16,
4449 drm_rect_height(&plane_state->src) >> 16,
4450 drm_rect_width(&plane_state->dst),
4451 drm_rect_height(&plane_state->dst));
4452
4453 if (ret || plane_state->scaler_id < 0)
4454 return ret;
4455
a1b2278e 4456 /* check colorkey */
818ed961 4457 if (plane_state->ckey.flags != I915_SET_COLORKEY_NONE) {
86adf9d7 4458 DRM_DEBUG_KMS("[PLANE:%d] scaling with color key not allowed",
818ed961 4459 intel_plane->base.base.id);
a1b2278e
CK
4460 return -EINVAL;
4461 }
4462
4463 /* Check src format */
86adf9d7
ML
4464 switch (fb->pixel_format) {
4465 case DRM_FORMAT_RGB565:
4466 case DRM_FORMAT_XBGR8888:
4467 case DRM_FORMAT_XRGB8888:
4468 case DRM_FORMAT_ABGR8888:
4469 case DRM_FORMAT_ARGB8888:
4470 case DRM_FORMAT_XRGB2101010:
4471 case DRM_FORMAT_XBGR2101010:
4472 case DRM_FORMAT_YUYV:
4473 case DRM_FORMAT_YVYU:
4474 case DRM_FORMAT_UYVY:
4475 case DRM_FORMAT_VYUY:
4476 break;
4477 default:
4478 DRM_DEBUG_KMS("[PLANE:%d] FB:%d unsupported scaling format 0x%x\n",
4479 intel_plane->base.base.id, fb->base.id, fb->pixel_format);
4480 return -EINVAL;
a1b2278e
CK
4481 }
4482
a1b2278e
CK
4483 return 0;
4484}
4485
e435d6e5
ML
4486static void skylake_scaler_disable(struct intel_crtc *crtc)
4487{
4488 int i;
4489
4490 for (i = 0; i < crtc->num_scalers; i++)
4491 skl_detach_scaler(crtc, i);
4492}
4493
4494static void skylake_pfit_enable(struct intel_crtc *crtc)
bd2e244f
JB
4495{
4496 struct drm_device *dev = crtc->base.dev;
4497 struct drm_i915_private *dev_priv = dev->dev_private;
4498 int pipe = crtc->pipe;
a1b2278e
CK
4499 struct intel_crtc_scaler_state *scaler_state =
4500 &crtc->config->scaler_state;
4501
4502 DRM_DEBUG_KMS("for crtc_state = %p\n", crtc->config);
4503
6e3c9717 4504 if (crtc->config->pch_pfit.enabled) {
a1b2278e
CK
4505 int id;
4506
4507 if (WARN_ON(crtc->config->scaler_state.scaler_id < 0)) {
4508 DRM_ERROR("Requesting pfit without getting a scaler first\n");
4509 return;
4510 }
4511
4512 id = scaler_state->scaler_id;
4513 I915_WRITE(SKL_PS_CTRL(pipe, id), PS_SCALER_EN |
4514 PS_FILTER_MEDIUM | scaler_state->scalers[id].mode);
4515 I915_WRITE(SKL_PS_WIN_POS(pipe, id), crtc->config->pch_pfit.pos);
4516 I915_WRITE(SKL_PS_WIN_SZ(pipe, id), crtc->config->pch_pfit.size);
4517
4518 DRM_DEBUG_KMS("for crtc_state = %p scaler_id = %d\n", crtc->config, id);
bd2e244f
JB
4519 }
4520}
4521
b074cec8
JB
4522static void ironlake_pfit_enable(struct intel_crtc *crtc)
4523{
4524 struct drm_device *dev = crtc->base.dev;
4525 struct drm_i915_private *dev_priv = dev->dev_private;
4526 int pipe = crtc->pipe;
4527
6e3c9717 4528 if (crtc->config->pch_pfit.enabled) {
b074cec8
JB
4529 /* Force use of hard-coded filter coefficients
4530 * as some pre-programmed values are broken,
4531 * e.g. x201.
4532 */
4533 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
4534 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3 |
4535 PF_PIPE_SEL_IVB(pipe));
4536 else
4537 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3);
6e3c9717
ACO
4538 I915_WRITE(PF_WIN_POS(pipe), crtc->config->pch_pfit.pos);
4539 I915_WRITE(PF_WIN_SZ(pipe), crtc->config->pch_pfit.size);
d4270e57
JB
4540 }
4541}
4542
20bc8673 4543void hsw_enable_ips(struct intel_crtc *crtc)
d77e4531 4544{
cea165c3
VS
4545 struct drm_device *dev = crtc->base.dev;
4546 struct drm_i915_private *dev_priv = dev->dev_private;
d77e4531 4547
6e3c9717 4548 if (!crtc->config->ips_enabled)
d77e4531
PZ
4549 return;
4550
cea165c3
VS
4551 /* We can only enable IPS after we enable a plane and wait for a vblank */
4552 intel_wait_for_vblank(dev, crtc->pipe);
4553
d77e4531 4554 assert_plane_enabled(dev_priv, crtc->plane);
cea165c3 4555 if (IS_BROADWELL(dev)) {
2a114cc1
BW
4556 mutex_lock(&dev_priv->rps.hw_lock);
4557 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0xc0000000));
4558 mutex_unlock(&dev_priv->rps.hw_lock);
4559 /* Quoting Art Runyan: "its not safe to expect any particular
4560 * value in IPS_CTL bit 31 after enabling IPS through the
e59150dc
JB
4561 * mailbox." Moreover, the mailbox may return a bogus state,
4562 * so we need to just enable it and continue on.
2a114cc1
BW
4563 */
4564 } else {
4565 I915_WRITE(IPS_CTL, IPS_ENABLE);
4566 /* The bit only becomes 1 in the next vblank, so this wait here
4567 * is essentially intel_wait_for_vblank. If we don't have this
4568 * and don't wait for vblanks until the end of crtc_enable, then
4569 * the HW state readout code will complain that the expected
4570 * IPS_CTL value is not the one we read. */
4571 if (wait_for(I915_READ_NOTRACE(IPS_CTL) & IPS_ENABLE, 50))
4572 DRM_ERROR("Timed out waiting for IPS enable\n");
4573 }
d77e4531
PZ
4574}
4575
20bc8673 4576void hsw_disable_ips(struct intel_crtc *crtc)
d77e4531
PZ
4577{
4578 struct drm_device *dev = crtc->base.dev;
4579 struct drm_i915_private *dev_priv = dev->dev_private;
4580
6e3c9717 4581 if (!crtc->config->ips_enabled)
d77e4531
PZ
4582 return;
4583
4584 assert_plane_enabled(dev_priv, crtc->plane);
23d0b130 4585 if (IS_BROADWELL(dev)) {
2a114cc1
BW
4586 mutex_lock(&dev_priv->rps.hw_lock);
4587 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0));
4588 mutex_unlock(&dev_priv->rps.hw_lock);
23d0b130
BW
4589 /* wait for pcode to finish disabling IPS, which may take up to 42ms */
4590 if (wait_for((I915_READ(IPS_CTL) & IPS_ENABLE) == 0, 42))
4591 DRM_ERROR("Timed out waiting for IPS disable\n");
e59150dc 4592 } else {
2a114cc1 4593 I915_WRITE(IPS_CTL, 0);
e59150dc
JB
4594 POSTING_READ(IPS_CTL);
4595 }
d77e4531
PZ
4596
4597 /* We need to wait for a vblank before we can disable the plane. */
4598 intel_wait_for_vblank(dev, crtc->pipe);
4599}
4600
4601/** Loads the palette/gamma unit for the CRTC with the prepared values */
4602static void intel_crtc_load_lut(struct drm_crtc *crtc)
4603{
4604 struct drm_device *dev = crtc->dev;
4605 struct drm_i915_private *dev_priv = dev->dev_private;
4606 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4607 enum pipe pipe = intel_crtc->pipe;
d77e4531
PZ
4608 int i;
4609 bool reenable_ips = false;
4610
4611 /* The clocks have to be on to load the palette. */
53d9f4e9 4612 if (!crtc->state->active)
d77e4531
PZ
4613 return;
4614
50360403 4615 if (HAS_GMCH_DISPLAY(dev_priv->dev)) {
409ee761 4616 if (intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_DSI))
d77e4531
PZ
4617 assert_dsi_pll_enabled(dev_priv);
4618 else
4619 assert_pll_enabled(dev_priv, pipe);
4620 }
4621
d77e4531
PZ
4622 /* Workaround : Do not read or write the pipe palette/gamma data while
4623 * GAMMA_MODE is configured for split gamma and IPS_CTL has IPS enabled.
4624 */
6e3c9717 4625 if (IS_HASWELL(dev) && intel_crtc->config->ips_enabled &&
d77e4531
PZ
4626 ((I915_READ(GAMMA_MODE(pipe)) & GAMMA_MODE_MODE_MASK) ==
4627 GAMMA_MODE_MODE_SPLIT)) {
4628 hsw_disable_ips(intel_crtc);
4629 reenable_ips = true;
4630 }
4631
4632 for (i = 0; i < 256; i++) {
f65a9c5b
VS
4633 u32 palreg;
4634
4635 if (HAS_GMCH_DISPLAY(dev))
4636 palreg = PALETTE(pipe, i);
4637 else
4638 palreg = LGC_PALETTE(pipe, i);
4639
4640 I915_WRITE(palreg,
d77e4531
PZ
4641 (intel_crtc->lut_r[i] << 16) |
4642 (intel_crtc->lut_g[i] << 8) |
4643 intel_crtc->lut_b[i]);
4644 }
4645
4646 if (reenable_ips)
4647 hsw_enable_ips(intel_crtc);
4648}
4649
7cac945f 4650static void intel_crtc_dpms_overlay_disable(struct intel_crtc *intel_crtc)
d3eedb1a 4651{
7cac945f 4652 if (intel_crtc->overlay) {
d3eedb1a
VS
4653 struct drm_device *dev = intel_crtc->base.dev;
4654 struct drm_i915_private *dev_priv = dev->dev_private;
4655
4656 mutex_lock(&dev->struct_mutex);
4657 dev_priv->mm.interruptible = false;
4658 (void) intel_overlay_switch_off(intel_crtc->overlay);
4659 dev_priv->mm.interruptible = true;
4660 mutex_unlock(&dev->struct_mutex);
4661 }
4662
4663 /* Let userspace switch the overlay on again. In most cases userspace
4664 * has to recompute where to put it anyway.
4665 */
4666}
4667
87d4300a
ML
4668/**
4669 * intel_post_enable_primary - Perform operations after enabling primary plane
4670 * @crtc: the CRTC whose primary plane was just enabled
4671 *
4672 * Performs potentially sleeping operations that must be done after the primary
4673 * plane is enabled, such as updating FBC and IPS. Note that this may be
4674 * called due to an explicit primary plane update, or due to an implicit
4675 * re-enable that is caused when a sprite plane is updated to no longer
4676 * completely hide the primary plane.
4677 */
4678static void
4679intel_post_enable_primary(struct drm_crtc *crtc)
a5c4d7bc
VS
4680{
4681 struct drm_device *dev = crtc->dev;
87d4300a 4682 struct drm_i915_private *dev_priv = dev->dev_private;
a5c4d7bc
VS
4683 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4684 int pipe = intel_crtc->pipe;
a5c4d7bc 4685
87d4300a
ML
4686 /*
4687 * BDW signals flip done immediately if the plane
4688 * is disabled, even if the plane enable is already
4689 * armed to occur at the next vblank :(
4690 */
4691 if (IS_BROADWELL(dev))
4692 intel_wait_for_vblank(dev, pipe);
a5c4d7bc 4693
87d4300a
ML
4694 /*
4695 * FIXME IPS should be fine as long as one plane is
4696 * enabled, but in practice it seems to have problems
4697 * when going from primary only to sprite only and vice
4698 * versa.
4699 */
a5c4d7bc
VS
4700 hsw_enable_ips(intel_crtc);
4701
f99d7069 4702 /*
87d4300a
ML
4703 * Gen2 reports pipe underruns whenever all planes are disabled.
4704 * So don't enable underrun reporting before at least some planes
4705 * are enabled.
4706 * FIXME: Need to fix the logic to work when we turn off all planes
4707 * but leave the pipe running.
f99d7069 4708 */
87d4300a
ML
4709 if (IS_GEN2(dev))
4710 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4711
4712 /* Underruns don't raise interrupts, so check manually. */
4713 if (HAS_GMCH_DISPLAY(dev))
4714 i9xx_check_fifo_underruns(dev_priv);
a5c4d7bc
VS
4715}
4716
87d4300a
ML
4717/**
4718 * intel_pre_disable_primary - Perform operations before disabling primary plane
4719 * @crtc: the CRTC whose primary plane is to be disabled
4720 *
4721 * Performs potentially sleeping operations that must be done before the
4722 * primary plane is disabled, such as updating FBC and IPS. Note that this may
4723 * be called due to an explicit primary plane update, or due to an implicit
4724 * disable that is caused when a sprite plane completely hides the primary
4725 * plane.
4726 */
4727static void
4728intel_pre_disable_primary(struct drm_crtc *crtc)
a5c4d7bc
VS
4729{
4730 struct drm_device *dev = crtc->dev;
4731 struct drm_i915_private *dev_priv = dev->dev_private;
4732 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4733 int pipe = intel_crtc->pipe;
a5c4d7bc 4734
87d4300a
ML
4735 /*
4736 * Gen2 reports pipe underruns whenever all planes are disabled.
4737 * So diasble underrun reporting before all the planes get disabled.
4738 * FIXME: Need to fix the logic to work when we turn off all planes
4739 * but leave the pipe running.
4740 */
4741 if (IS_GEN2(dev))
4742 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
a5c4d7bc 4743
87d4300a
ML
4744 /*
4745 * Vblank time updates from the shadow to live plane control register
4746 * are blocked if the memory self-refresh mode is active at that
4747 * moment. So to make sure the plane gets truly disabled, disable
4748 * first the self-refresh mode. The self-refresh enable bit in turn
4749 * will be checked/applied by the HW only at the next frame start
4750 * event which is after the vblank start event, so we need to have a
4751 * wait-for-vblank between disabling the plane and the pipe.
4752 */
262cd2e1 4753 if (HAS_GMCH_DISPLAY(dev)) {
87d4300a 4754 intel_set_memory_cxsr(dev_priv, false);
262cd2e1
VS
4755 dev_priv->wm.vlv.cxsr = false;
4756 intel_wait_for_vblank(dev, pipe);
4757 }
87d4300a 4758
87d4300a
ML
4759 /*
4760 * FIXME IPS should be fine as long as one plane is
4761 * enabled, but in practice it seems to have problems
4762 * when going from primary only to sprite only and vice
4763 * versa.
4764 */
a5c4d7bc 4765 hsw_disable_ips(intel_crtc);
87d4300a
ML
4766}
4767
ac21b225
ML
4768static void intel_post_plane_update(struct intel_crtc *crtc)
4769{
4770 struct intel_crtc_atomic_commit *atomic = &crtc->atomic;
4771 struct drm_device *dev = crtc->base.dev;
7733b49b 4772 struct drm_i915_private *dev_priv = dev->dev_private;
2791a16c 4773 struct drm_plane *plane;
ac21b225
ML
4774
4775 if (atomic->wait_vblank)
4776 intel_wait_for_vblank(dev, crtc->pipe);
4777
4778 intel_frontbuffer_flip(dev, atomic->fb_bits);
4779
852eb00d
VS
4780 if (atomic->disable_cxsr)
4781 crtc->wm.cxsr_allowed = true;
4782
f015c551
VS
4783 if (crtc->atomic.update_wm_post)
4784 intel_update_watermarks(&crtc->base);
4785
c80ac854 4786 if (atomic->update_fbc)
7733b49b 4787 intel_fbc_update(dev_priv);
ac21b225
ML
4788
4789 if (atomic->post_enable_primary)
4790 intel_post_enable_primary(&crtc->base);
4791
2791a16c
PZ
4792 drm_for_each_plane_mask(plane, dev, atomic->update_sprite_watermarks)
4793 intel_update_sprite_watermarks(plane, &crtc->base,
4794 0, 0, 0, false, false);
4795
ac21b225
ML
4796 memset(atomic, 0, sizeof(*atomic));
4797}
4798
4799static void intel_pre_plane_update(struct intel_crtc *crtc)
4800{
4801 struct drm_device *dev = crtc->base.dev;
eddfcbcd 4802 struct drm_i915_private *dev_priv = dev->dev_private;
ac21b225 4803 struct intel_crtc_atomic_commit *atomic = &crtc->atomic;
ac21b225
ML
4804
4805 if (atomic->wait_for_flips)
4806 intel_crtc_wait_for_pending_flips(&crtc->base);
4807
c80ac854 4808 if (atomic->disable_fbc)
25ad93fd 4809 intel_fbc_disable_crtc(crtc);
ac21b225 4810
066cf55b
RV
4811 if (crtc->atomic.disable_ips)
4812 hsw_disable_ips(crtc);
4813
ac21b225
ML
4814 if (atomic->pre_disable_primary)
4815 intel_pre_disable_primary(&crtc->base);
852eb00d
VS
4816
4817 if (atomic->disable_cxsr) {
4818 crtc->wm.cxsr_allowed = false;
4819 intel_set_memory_cxsr(dev_priv, false);
4820 }
ac21b225
ML
4821}
4822
d032ffa0 4823static void intel_crtc_disable_planes(struct drm_crtc *crtc, unsigned plane_mask)
87d4300a
ML
4824{
4825 struct drm_device *dev = crtc->dev;
4826 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
d032ffa0 4827 struct drm_plane *p;
87d4300a
ML
4828 int pipe = intel_crtc->pipe;
4829
7cac945f 4830 intel_crtc_dpms_overlay_disable(intel_crtc);
27321ae8 4831
d032ffa0
ML
4832 drm_for_each_plane_mask(p, dev, plane_mask)
4833 to_intel_plane(p)->disable_plane(p, crtc);
f98551ae 4834
f99d7069
DV
4835 /*
4836 * FIXME: Once we grow proper nuclear flip support out of this we need
4837 * to compute the mask of flip planes precisely. For the time being
4838 * consider this a flip to a NULL plane.
4839 */
4840 intel_frontbuffer_flip(dev, INTEL_FRONTBUFFER_ALL_MASK(pipe));
a5c4d7bc
VS
4841}
4842
f67a559d
JB
4843static void ironlake_crtc_enable(struct drm_crtc *crtc)
4844{
4845 struct drm_device *dev = crtc->dev;
4846 struct drm_i915_private *dev_priv = dev->dev_private;
4847 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
ef9c3aee 4848 struct intel_encoder *encoder;
f67a559d 4849 int pipe = intel_crtc->pipe;
f67a559d 4850
53d9f4e9 4851 if (WARN_ON(intel_crtc->active))
f67a559d
JB
4852 return;
4853
6e3c9717 4854 if (intel_crtc->config->has_pch_encoder)
b14b1055
DV
4855 intel_prepare_shared_dpll(intel_crtc);
4856
6e3c9717 4857 if (intel_crtc->config->has_dp_encoder)
fe3cd48d 4858 intel_dp_set_m_n(intel_crtc, M1_N1);
29407aab
DV
4859
4860 intel_set_pipe_timings(intel_crtc);
4861
6e3c9717 4862 if (intel_crtc->config->has_pch_encoder) {
29407aab 4863 intel_cpu_transcoder_set_m_n(intel_crtc,
6e3c9717 4864 &intel_crtc->config->fdi_m_n, NULL);
29407aab
DV
4865 }
4866
4867 ironlake_set_pipeconf(crtc);
4868
f67a559d 4869 intel_crtc->active = true;
8664281b 4870
a72e4c9f
DV
4871 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4872 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, true);
8664281b 4873
f6736a1a 4874 for_each_encoder_on_crtc(dev, crtc, encoder)
952735ee
DV
4875 if (encoder->pre_enable)
4876 encoder->pre_enable(encoder);
f67a559d 4877
6e3c9717 4878 if (intel_crtc->config->has_pch_encoder) {
fff367c7
DV
4879 /* Note: FDI PLL enabling _must_ be done before we enable the
4880 * cpu pipes, hence this is separate from all the other fdi/pch
4881 * enabling. */
88cefb6c 4882 ironlake_fdi_pll_enable(intel_crtc);
46b6f814
DV
4883 } else {
4884 assert_fdi_tx_disabled(dev_priv, pipe);
4885 assert_fdi_rx_disabled(dev_priv, pipe);
4886 }
f67a559d 4887
b074cec8 4888 ironlake_pfit_enable(intel_crtc);
f67a559d 4889
9c54c0dd
JB
4890 /*
4891 * On ILK+ LUT must be loaded before the pipe is running but with
4892 * clocks enabled
4893 */
4894 intel_crtc_load_lut(crtc);
4895
f37fcc2a 4896 intel_update_watermarks(crtc);
e1fdc473 4897 intel_enable_pipe(intel_crtc);
f67a559d 4898
6e3c9717 4899 if (intel_crtc->config->has_pch_encoder)
f67a559d 4900 ironlake_pch_enable(crtc);
c98e9dcf 4901
f9b61ff6
DV
4902 assert_vblank_disabled(crtc);
4903 drm_crtc_vblank_on(crtc);
4904
fa5c73b1
DV
4905 for_each_encoder_on_crtc(dev, crtc, encoder)
4906 encoder->enable(encoder);
61b77ddd
DV
4907
4908 if (HAS_PCH_CPT(dev))
a1520318 4909 cpt_verify_modeset(dev, intel_crtc->pipe);
6be4a607
JB
4910}
4911
42db64ef
PZ
4912/* IPS only exists on ULT machines and is tied to pipe A. */
4913static bool hsw_crtc_supports_ips(struct intel_crtc *crtc)
4914{
f5adf94e 4915 return HAS_IPS(crtc->base.dev) && crtc->pipe == PIPE_A;
42db64ef
PZ
4916}
4917
4f771f10
PZ
4918static void haswell_crtc_enable(struct drm_crtc *crtc)
4919{
4920 struct drm_device *dev = crtc->dev;
4921 struct drm_i915_private *dev_priv = dev->dev_private;
4922 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4923 struct intel_encoder *encoder;
99d736a2
ML
4924 int pipe = intel_crtc->pipe, hsw_workaround_pipe;
4925 struct intel_crtc_state *pipe_config =
4926 to_intel_crtc_state(crtc->state);
7d4aefd0 4927 bool is_dsi = intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_DSI);
4f771f10 4928
53d9f4e9 4929 if (WARN_ON(intel_crtc->active))
4f771f10
PZ
4930 return;
4931
df8ad70c
DV
4932 if (intel_crtc_to_shared_dpll(intel_crtc))
4933 intel_enable_shared_dpll(intel_crtc);
4934
6e3c9717 4935 if (intel_crtc->config->has_dp_encoder)
fe3cd48d 4936 intel_dp_set_m_n(intel_crtc, M1_N1);
229fca97
DV
4937
4938 intel_set_pipe_timings(intel_crtc);
4939
6e3c9717
ACO
4940 if (intel_crtc->config->cpu_transcoder != TRANSCODER_EDP) {
4941 I915_WRITE(PIPE_MULT(intel_crtc->config->cpu_transcoder),
4942 intel_crtc->config->pixel_multiplier - 1);
ebb69c95
CT
4943 }
4944
6e3c9717 4945 if (intel_crtc->config->has_pch_encoder) {
229fca97 4946 intel_cpu_transcoder_set_m_n(intel_crtc,
6e3c9717 4947 &intel_crtc->config->fdi_m_n, NULL);
229fca97
DV
4948 }
4949
4950 haswell_set_pipeconf(crtc);
4951
4952 intel_set_pipe_csc(crtc);
4953
4f771f10 4954 intel_crtc->active = true;
8664281b 4955
a72e4c9f 4956 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
7d4aefd0
SS
4957 for_each_encoder_on_crtc(dev, crtc, encoder) {
4958 if (encoder->pre_pll_enable)
4959 encoder->pre_pll_enable(encoder);
4f771f10
PZ
4960 if (encoder->pre_enable)
4961 encoder->pre_enable(encoder);
7d4aefd0 4962 }
4f771f10 4963
6e3c9717 4964 if (intel_crtc->config->has_pch_encoder) {
a72e4c9f
DV
4965 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
4966 true);
4fe9467d
ID
4967 dev_priv->display.fdi_link_train(crtc);
4968 }
4969
7d4aefd0
SS
4970 if (!is_dsi)
4971 intel_ddi_enable_pipe_clock(intel_crtc);
4f771f10 4972
1c132b44 4973 if (INTEL_INFO(dev)->gen >= 9)
e435d6e5 4974 skylake_pfit_enable(intel_crtc);
ff6d9f55 4975 else
1c132b44 4976 ironlake_pfit_enable(intel_crtc);
4f771f10
PZ
4977
4978 /*
4979 * On ILK+ LUT must be loaded before the pipe is running but with
4980 * clocks enabled
4981 */
4982 intel_crtc_load_lut(crtc);
4983
1f544388 4984 intel_ddi_set_pipe_settings(crtc);
7d4aefd0
SS
4985 if (!is_dsi)
4986 intel_ddi_enable_transcoder_func(crtc);
4f771f10 4987
f37fcc2a 4988 intel_update_watermarks(crtc);
e1fdc473 4989 intel_enable_pipe(intel_crtc);
42db64ef 4990
6e3c9717 4991 if (intel_crtc->config->has_pch_encoder)
1507e5bd 4992 lpt_pch_enable(crtc);
4f771f10 4993
7d4aefd0 4994 if (intel_crtc->config->dp_encoder_is_mst && !is_dsi)
0e32b39c
DA
4995 intel_ddi_set_vc_payload_alloc(crtc, true);
4996
f9b61ff6
DV
4997 assert_vblank_disabled(crtc);
4998 drm_crtc_vblank_on(crtc);
4999
8807e55b 5000 for_each_encoder_on_crtc(dev, crtc, encoder) {
4f771f10 5001 encoder->enable(encoder);
8807e55b
JN
5002 intel_opregion_notify_encoder(encoder, true);
5003 }
4f771f10 5004
e4916946
PZ
5005 /* If we change the relative order between pipe/planes enabling, we need
5006 * to change the workaround. */
99d736a2
ML
5007 hsw_workaround_pipe = pipe_config->hsw_workaround_pipe;
5008 if (IS_HASWELL(dev) && hsw_workaround_pipe != INVALID_PIPE) {
5009 intel_wait_for_vblank(dev, hsw_workaround_pipe);
5010 intel_wait_for_vblank(dev, hsw_workaround_pipe);
5011 }
4f771f10
PZ
5012}
5013
bfd16b2a 5014static void ironlake_pfit_disable(struct intel_crtc *crtc, bool force)
3f8dce3a
DV
5015{
5016 struct drm_device *dev = crtc->base.dev;
5017 struct drm_i915_private *dev_priv = dev->dev_private;
5018 int pipe = crtc->pipe;
5019
5020 /* To avoid upsetting the power well on haswell only disable the pfit if
5021 * it's in use. The hw state code will make sure we get this right. */
bfd16b2a 5022 if (force || crtc->config->pch_pfit.enabled) {
3f8dce3a
DV
5023 I915_WRITE(PF_CTL(pipe), 0);
5024 I915_WRITE(PF_WIN_POS(pipe), 0);
5025 I915_WRITE(PF_WIN_SZ(pipe), 0);
5026 }
5027}
5028
6be4a607
JB
5029static void ironlake_crtc_disable(struct drm_crtc *crtc)
5030{
5031 struct drm_device *dev = crtc->dev;
5032 struct drm_i915_private *dev_priv = dev->dev_private;
5033 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
ef9c3aee 5034 struct intel_encoder *encoder;
6be4a607 5035 int pipe = intel_crtc->pipe;
5eddb70b 5036 u32 reg, temp;
b52eb4dc 5037
ea9d758d
DV
5038 for_each_encoder_on_crtc(dev, crtc, encoder)
5039 encoder->disable(encoder);
5040
f9b61ff6
DV
5041 drm_crtc_vblank_off(crtc);
5042 assert_vblank_disabled(crtc);
5043
6e3c9717 5044 if (intel_crtc->config->has_pch_encoder)
a72e4c9f 5045 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, false);
d925c59a 5046
575f7ab7 5047 intel_disable_pipe(intel_crtc);
32f9d658 5048
bfd16b2a 5049 ironlake_pfit_disable(intel_crtc, false);
2c07245f 5050
5a74f70a
VS
5051 if (intel_crtc->config->has_pch_encoder)
5052 ironlake_fdi_disable(crtc);
5053
bf49ec8c
DV
5054 for_each_encoder_on_crtc(dev, crtc, encoder)
5055 if (encoder->post_disable)
5056 encoder->post_disable(encoder);
2c07245f 5057
6e3c9717 5058 if (intel_crtc->config->has_pch_encoder) {
d925c59a 5059 ironlake_disable_pch_transcoder(dev_priv, pipe);
6be4a607 5060
d925c59a
DV
5061 if (HAS_PCH_CPT(dev)) {
5062 /* disable TRANS_DP_CTL */
5063 reg = TRANS_DP_CTL(pipe);
5064 temp = I915_READ(reg);
5065 temp &= ~(TRANS_DP_OUTPUT_ENABLE |
5066 TRANS_DP_PORT_SEL_MASK);
5067 temp |= TRANS_DP_PORT_SEL_NONE;
5068 I915_WRITE(reg, temp);
5069
5070 /* disable DPLL_SEL */
5071 temp = I915_READ(PCH_DPLL_SEL);
11887397 5072 temp &= ~(TRANS_DPLL_ENABLE(pipe) | TRANS_DPLLB_SEL(pipe));
d925c59a 5073 I915_WRITE(PCH_DPLL_SEL, temp);
9db4a9c7 5074 }
e3421a18 5075
d925c59a
DV
5076 ironlake_fdi_pll_disable(intel_crtc);
5077 }
6be4a607 5078}
1b3c7a47 5079
4f771f10 5080static void haswell_crtc_disable(struct drm_crtc *crtc)
ee7b9f93 5081{
4f771f10
PZ
5082 struct drm_device *dev = crtc->dev;
5083 struct drm_i915_private *dev_priv = dev->dev_private;
ee7b9f93 5084 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4f771f10 5085 struct intel_encoder *encoder;
6e3c9717 5086 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
7d4aefd0 5087 bool is_dsi = intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_DSI);
ee7b9f93 5088
8807e55b
JN
5089 for_each_encoder_on_crtc(dev, crtc, encoder) {
5090 intel_opregion_notify_encoder(encoder, false);
4f771f10 5091 encoder->disable(encoder);
8807e55b 5092 }
4f771f10 5093
f9b61ff6
DV
5094 drm_crtc_vblank_off(crtc);
5095 assert_vblank_disabled(crtc);
5096
6e3c9717 5097 if (intel_crtc->config->has_pch_encoder)
a72e4c9f
DV
5098 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
5099 false);
575f7ab7 5100 intel_disable_pipe(intel_crtc);
4f771f10 5101
6e3c9717 5102 if (intel_crtc->config->dp_encoder_is_mst)
a4bf214f
VS
5103 intel_ddi_set_vc_payload_alloc(crtc, false);
5104
7d4aefd0
SS
5105 if (!is_dsi)
5106 intel_ddi_disable_transcoder_func(dev_priv, cpu_transcoder);
4f771f10 5107
1c132b44 5108 if (INTEL_INFO(dev)->gen >= 9)
e435d6e5 5109 skylake_scaler_disable(intel_crtc);
ff6d9f55 5110 else
bfd16b2a 5111 ironlake_pfit_disable(intel_crtc, false);
4f771f10 5112
7d4aefd0
SS
5113 if (!is_dsi)
5114 intel_ddi_disable_pipe_clock(intel_crtc);
4f771f10 5115
6e3c9717 5116 if (intel_crtc->config->has_pch_encoder) {
ab4d966c 5117 lpt_disable_pch_transcoder(dev_priv);
1ad960f2 5118 intel_ddi_fdi_disable(crtc);
83616634 5119 }
4f771f10 5120
97b040aa
ID
5121 for_each_encoder_on_crtc(dev, crtc, encoder)
5122 if (encoder->post_disable)
5123 encoder->post_disable(encoder);
4f771f10
PZ
5124}
5125
2dd24552
JB
5126static void i9xx_pfit_enable(struct intel_crtc *crtc)
5127{
5128 struct drm_device *dev = crtc->base.dev;
5129 struct drm_i915_private *dev_priv = dev->dev_private;
6e3c9717 5130 struct intel_crtc_state *pipe_config = crtc->config;
2dd24552 5131
681a8504 5132 if (!pipe_config->gmch_pfit.control)
2dd24552
JB
5133 return;
5134
2dd24552 5135 /*
c0b03411
DV
5136 * The panel fitter should only be adjusted whilst the pipe is disabled,
5137 * according to register description and PRM.
2dd24552 5138 */
c0b03411
DV
5139 WARN_ON(I915_READ(PFIT_CONTROL) & PFIT_ENABLE);
5140 assert_pipe_disabled(dev_priv, crtc->pipe);
2dd24552 5141
b074cec8
JB
5142 I915_WRITE(PFIT_PGM_RATIOS, pipe_config->gmch_pfit.pgm_ratios);
5143 I915_WRITE(PFIT_CONTROL, pipe_config->gmch_pfit.control);
5a80c45c
DV
5144
5145 /* Border color in case we don't scale up to the full screen. Black by
5146 * default, change to something else for debugging. */
5147 I915_WRITE(BCLRPAT(crtc->pipe), 0);
2dd24552
JB
5148}
5149
d05410f9
DA
5150static enum intel_display_power_domain port_to_power_domain(enum port port)
5151{
5152 switch (port) {
5153 case PORT_A:
5154 return POWER_DOMAIN_PORT_DDI_A_4_LANES;
5155 case PORT_B:
5156 return POWER_DOMAIN_PORT_DDI_B_4_LANES;
5157 case PORT_C:
5158 return POWER_DOMAIN_PORT_DDI_C_4_LANES;
5159 case PORT_D:
5160 return POWER_DOMAIN_PORT_DDI_D_4_LANES;
d8e19f99
XZ
5161 case PORT_E:
5162 return POWER_DOMAIN_PORT_DDI_E_2_LANES;
d05410f9
DA
5163 default:
5164 WARN_ON_ONCE(1);
5165 return POWER_DOMAIN_PORT_OTHER;
5166 }
5167}
5168
77d22dca
ID
5169#define for_each_power_domain(domain, mask) \
5170 for ((domain) = 0; (domain) < POWER_DOMAIN_NUM; (domain)++) \
5171 if ((1 << (domain)) & (mask))
5172
319be8ae
ID
5173enum intel_display_power_domain
5174intel_display_port_power_domain(struct intel_encoder *intel_encoder)
5175{
5176 struct drm_device *dev = intel_encoder->base.dev;
5177 struct intel_digital_port *intel_dig_port;
5178
5179 switch (intel_encoder->type) {
5180 case INTEL_OUTPUT_UNKNOWN:
5181 /* Only DDI platforms should ever use this output type */
5182 WARN_ON_ONCE(!HAS_DDI(dev));
5183 case INTEL_OUTPUT_DISPLAYPORT:
5184 case INTEL_OUTPUT_HDMI:
5185 case INTEL_OUTPUT_EDP:
5186 intel_dig_port = enc_to_dig_port(&intel_encoder->base);
d05410f9 5187 return port_to_power_domain(intel_dig_port->port);
0e32b39c
DA
5188 case INTEL_OUTPUT_DP_MST:
5189 intel_dig_port = enc_to_mst(&intel_encoder->base)->primary;
5190 return port_to_power_domain(intel_dig_port->port);
319be8ae
ID
5191 case INTEL_OUTPUT_ANALOG:
5192 return POWER_DOMAIN_PORT_CRT;
5193 case INTEL_OUTPUT_DSI:
5194 return POWER_DOMAIN_PORT_DSI;
5195 default:
5196 return POWER_DOMAIN_PORT_OTHER;
5197 }
5198}
5199
5200static unsigned long get_crtc_power_domains(struct drm_crtc *crtc)
77d22dca 5201{
319be8ae
ID
5202 struct drm_device *dev = crtc->dev;
5203 struct intel_encoder *intel_encoder;
5204 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5205 enum pipe pipe = intel_crtc->pipe;
77d22dca
ID
5206 unsigned long mask;
5207 enum transcoder transcoder;
5208
292b990e
ML
5209 if (!crtc->state->active)
5210 return 0;
5211
77d22dca
ID
5212 transcoder = intel_pipe_to_cpu_transcoder(dev->dev_private, pipe);
5213
5214 mask = BIT(POWER_DOMAIN_PIPE(pipe));
5215 mask |= BIT(POWER_DOMAIN_TRANSCODER(transcoder));
6e3c9717
ACO
5216 if (intel_crtc->config->pch_pfit.enabled ||
5217 intel_crtc->config->pch_pfit.force_thru)
77d22dca
ID
5218 mask |= BIT(POWER_DOMAIN_PIPE_PANEL_FITTER(pipe));
5219
319be8ae
ID
5220 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
5221 mask |= BIT(intel_display_port_power_domain(intel_encoder));
5222
77d22dca
ID
5223 return mask;
5224}
5225
292b990e 5226static unsigned long modeset_get_crtc_power_domains(struct drm_crtc *crtc)
77d22dca 5227{
292b990e
ML
5228 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
5229 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5230 enum intel_display_power_domain domain;
5231 unsigned long domains, new_domains, old_domains;
77d22dca 5232
292b990e
ML
5233 old_domains = intel_crtc->enabled_power_domains;
5234 intel_crtc->enabled_power_domains = new_domains = get_crtc_power_domains(crtc);
77d22dca 5235
292b990e
ML
5236 domains = new_domains & ~old_domains;
5237
5238 for_each_power_domain(domain, domains)
5239 intel_display_power_get(dev_priv, domain);
5240
5241 return old_domains & ~new_domains;
5242}
5243
5244static void modeset_put_power_domains(struct drm_i915_private *dev_priv,
5245 unsigned long domains)
5246{
5247 enum intel_display_power_domain domain;
5248
5249 for_each_power_domain(domain, domains)
5250 intel_display_power_put(dev_priv, domain);
5251}
77d22dca 5252
292b990e
ML
5253static void modeset_update_crtc_power_domains(struct drm_atomic_state *state)
5254{
5255 struct drm_device *dev = state->dev;
5256 struct drm_i915_private *dev_priv = dev->dev_private;
5257 unsigned long put_domains[I915_MAX_PIPES] = {};
5258 struct drm_crtc_state *crtc_state;
5259 struct drm_crtc *crtc;
5260 int i;
77d22dca 5261
292b990e
ML
5262 for_each_crtc_in_state(state, crtc, crtc_state, i) {
5263 if (needs_modeset(crtc->state))
5264 put_domains[to_intel_crtc(crtc)->pipe] =
5265 modeset_get_crtc_power_domains(crtc);
77d22dca
ID
5266 }
5267
27c329ed
ML
5268 if (dev_priv->display.modeset_commit_cdclk) {
5269 unsigned int cdclk = to_intel_atomic_state(state)->cdclk;
5270
5271 if (cdclk != dev_priv->cdclk_freq &&
5272 !WARN_ON(!state->allow_modeset))
5273 dev_priv->display.modeset_commit_cdclk(state);
5274 }
50f6e502 5275
292b990e
ML
5276 for (i = 0; i < I915_MAX_PIPES; i++)
5277 if (put_domains[i])
5278 modeset_put_power_domains(dev_priv, put_domains[i]);
77d22dca
ID
5279}
5280
adafdc6f
MK
5281static int intel_compute_max_dotclk(struct drm_i915_private *dev_priv)
5282{
5283 int max_cdclk_freq = dev_priv->max_cdclk_freq;
5284
5285 if (INTEL_INFO(dev_priv)->gen >= 9 ||
5286 IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
5287 return max_cdclk_freq;
5288 else if (IS_CHERRYVIEW(dev_priv))
5289 return max_cdclk_freq*95/100;
5290 else if (INTEL_INFO(dev_priv)->gen < 4)
5291 return 2*max_cdclk_freq*90/100;
5292 else
5293 return max_cdclk_freq*90/100;
5294}
5295
560a7ae4
DL
5296static void intel_update_max_cdclk(struct drm_device *dev)
5297{
5298 struct drm_i915_private *dev_priv = dev->dev_private;
5299
5300 if (IS_SKYLAKE(dev)) {
5301 u32 limit = I915_READ(SKL_DFSM) & SKL_DFSM_CDCLK_LIMIT_MASK;
5302
5303 if (limit == SKL_DFSM_CDCLK_LIMIT_675)
5304 dev_priv->max_cdclk_freq = 675000;
5305 else if (limit == SKL_DFSM_CDCLK_LIMIT_540)
5306 dev_priv->max_cdclk_freq = 540000;
5307 else if (limit == SKL_DFSM_CDCLK_LIMIT_450)
5308 dev_priv->max_cdclk_freq = 450000;
5309 else
5310 dev_priv->max_cdclk_freq = 337500;
5311 } else if (IS_BROADWELL(dev)) {
5312 /*
5313 * FIXME with extra cooling we can allow
5314 * 540 MHz for ULX and 675 Mhz for ULT.
5315 * How can we know if extra cooling is
5316 * available? PCI ID, VTB, something else?
5317 */
5318 if (I915_READ(FUSE_STRAP) & HSW_CDCLK_LIMIT)
5319 dev_priv->max_cdclk_freq = 450000;
5320 else if (IS_BDW_ULX(dev))
5321 dev_priv->max_cdclk_freq = 450000;
5322 else if (IS_BDW_ULT(dev))
5323 dev_priv->max_cdclk_freq = 540000;
5324 else
5325 dev_priv->max_cdclk_freq = 675000;
0904deaf
MK
5326 } else if (IS_CHERRYVIEW(dev)) {
5327 dev_priv->max_cdclk_freq = 320000;
560a7ae4
DL
5328 } else if (IS_VALLEYVIEW(dev)) {
5329 dev_priv->max_cdclk_freq = 400000;
5330 } else {
5331 /* otherwise assume cdclk is fixed */
5332 dev_priv->max_cdclk_freq = dev_priv->cdclk_freq;
5333 }
5334
adafdc6f
MK
5335 dev_priv->max_dotclk_freq = intel_compute_max_dotclk(dev_priv);
5336
560a7ae4
DL
5337 DRM_DEBUG_DRIVER("Max CD clock rate: %d kHz\n",
5338 dev_priv->max_cdclk_freq);
adafdc6f
MK
5339
5340 DRM_DEBUG_DRIVER("Max dotclock rate: %d kHz\n",
5341 dev_priv->max_dotclk_freq);
560a7ae4
DL
5342}
5343
5344static void intel_update_cdclk(struct drm_device *dev)
5345{
5346 struct drm_i915_private *dev_priv = dev->dev_private;
5347
5348 dev_priv->cdclk_freq = dev_priv->display.get_display_clock_speed(dev);
5349 DRM_DEBUG_DRIVER("Current CD clock rate: %d kHz\n",
5350 dev_priv->cdclk_freq);
5351
5352 /*
5353 * Program the gmbus_freq based on the cdclk frequency.
5354 * BSpec erroneously claims we should aim for 4MHz, but
5355 * in fact 1MHz is the correct frequency.
5356 */
5357 if (IS_VALLEYVIEW(dev)) {
5358 /*
5359 * Program the gmbus_freq based on the cdclk frequency.
5360 * BSpec erroneously claims we should aim for 4MHz, but
5361 * in fact 1MHz is the correct frequency.
5362 */
5363 I915_WRITE(GMBUSFREQ_VLV, DIV_ROUND_UP(dev_priv->cdclk_freq, 1000));
5364 }
5365
5366 if (dev_priv->max_cdclk_freq == 0)
5367 intel_update_max_cdclk(dev);
5368}
5369
70d0c574 5370static void broxton_set_cdclk(struct drm_device *dev, int frequency)
f8437dd1
VK
5371{
5372 struct drm_i915_private *dev_priv = dev->dev_private;
5373 uint32_t divider;
5374 uint32_t ratio;
5375 uint32_t current_freq;
5376 int ret;
5377
5378 /* frequency = 19.2MHz * ratio / 2 / div{1,1.5,2,4} */
5379 switch (frequency) {
5380 case 144000:
5381 divider = BXT_CDCLK_CD2X_DIV_SEL_4;
5382 ratio = BXT_DE_PLL_RATIO(60);
5383 break;
5384 case 288000:
5385 divider = BXT_CDCLK_CD2X_DIV_SEL_2;
5386 ratio = BXT_DE_PLL_RATIO(60);
5387 break;
5388 case 384000:
5389 divider = BXT_CDCLK_CD2X_DIV_SEL_1_5;
5390 ratio = BXT_DE_PLL_RATIO(60);
5391 break;
5392 case 576000:
5393 divider = BXT_CDCLK_CD2X_DIV_SEL_1;
5394 ratio = BXT_DE_PLL_RATIO(60);
5395 break;
5396 case 624000:
5397 divider = BXT_CDCLK_CD2X_DIV_SEL_1;
5398 ratio = BXT_DE_PLL_RATIO(65);
5399 break;
5400 case 19200:
5401 /*
5402 * Bypass frequency with DE PLL disabled. Init ratio, divider
5403 * to suppress GCC warning.
5404 */
5405 ratio = 0;
5406 divider = 0;
5407 break;
5408 default:
5409 DRM_ERROR("unsupported CDCLK freq %d", frequency);
5410
5411 return;
5412 }
5413
5414 mutex_lock(&dev_priv->rps.hw_lock);
5415 /* Inform power controller of upcoming frequency change */
5416 ret = sandybridge_pcode_write(dev_priv, HSW_PCODE_DE_WRITE_FREQ_REQ,
5417 0x80000000);
5418 mutex_unlock(&dev_priv->rps.hw_lock);
5419
5420 if (ret) {
5421 DRM_ERROR("PCode CDCLK freq change notify failed (err %d, freq %d)\n",
5422 ret, frequency);
5423 return;
5424 }
5425
5426 current_freq = I915_READ(CDCLK_CTL) & CDCLK_FREQ_DECIMAL_MASK;
5427 /* convert from .1 fixpoint MHz with -1MHz offset to kHz */
5428 current_freq = current_freq * 500 + 1000;
5429
5430 /*
5431 * DE PLL has to be disabled when
5432 * - setting to 19.2MHz (bypass, PLL isn't used)
5433 * - before setting to 624MHz (PLL needs toggling)
5434 * - before setting to any frequency from 624MHz (PLL needs toggling)
5435 */
5436 if (frequency == 19200 || frequency == 624000 ||
5437 current_freq == 624000) {
5438 I915_WRITE(BXT_DE_PLL_ENABLE, ~BXT_DE_PLL_PLL_ENABLE);
5439 /* Timeout 200us */
5440 if (wait_for(!(I915_READ(BXT_DE_PLL_ENABLE) & BXT_DE_PLL_LOCK),
5441 1))
5442 DRM_ERROR("timout waiting for DE PLL unlock\n");
5443 }
5444
5445 if (frequency != 19200) {
5446 uint32_t val;
5447
5448 val = I915_READ(BXT_DE_PLL_CTL);
5449 val &= ~BXT_DE_PLL_RATIO_MASK;
5450 val |= ratio;
5451 I915_WRITE(BXT_DE_PLL_CTL, val);
5452
5453 I915_WRITE(BXT_DE_PLL_ENABLE, BXT_DE_PLL_PLL_ENABLE);
5454 /* Timeout 200us */
5455 if (wait_for(I915_READ(BXT_DE_PLL_ENABLE) & BXT_DE_PLL_LOCK, 1))
5456 DRM_ERROR("timeout waiting for DE PLL lock\n");
5457
5458 val = I915_READ(CDCLK_CTL);
5459 val &= ~BXT_CDCLK_CD2X_DIV_SEL_MASK;
5460 val |= divider;
5461 /*
5462 * Disable SSA Precharge when CD clock frequency < 500 MHz,
5463 * enable otherwise.
5464 */
5465 val &= ~BXT_CDCLK_SSA_PRECHARGE_ENABLE;
5466 if (frequency >= 500000)
5467 val |= BXT_CDCLK_SSA_PRECHARGE_ENABLE;
5468
5469 val &= ~CDCLK_FREQ_DECIMAL_MASK;
5470 /* convert from kHz to .1 fixpoint MHz with -1MHz offset */
5471 val |= (frequency - 1000) / 500;
5472 I915_WRITE(CDCLK_CTL, val);
5473 }
5474
5475 mutex_lock(&dev_priv->rps.hw_lock);
5476 ret = sandybridge_pcode_write(dev_priv, HSW_PCODE_DE_WRITE_FREQ_REQ,
5477 DIV_ROUND_UP(frequency, 25000));
5478 mutex_unlock(&dev_priv->rps.hw_lock);
5479
5480 if (ret) {
5481 DRM_ERROR("PCode CDCLK freq set failed, (err %d, freq %d)\n",
5482 ret, frequency);
5483 return;
5484 }
5485
a47871bd 5486 intel_update_cdclk(dev);
f8437dd1
VK
5487}
5488
5489void broxton_init_cdclk(struct drm_device *dev)
5490{
5491 struct drm_i915_private *dev_priv = dev->dev_private;
5492 uint32_t val;
5493
5494 /*
5495 * NDE_RSTWRN_OPT RST PCH Handshake En must always be 0b on BXT
5496 * or else the reset will hang because there is no PCH to respond.
5497 * Move the handshake programming to initialization sequence.
5498 * Previously was left up to BIOS.
5499 */
5500 val = I915_READ(HSW_NDE_RSTWRN_OPT);
5501 val &= ~RESET_PCH_HANDSHAKE_ENABLE;
5502 I915_WRITE(HSW_NDE_RSTWRN_OPT, val);
5503
5504 /* Enable PG1 for cdclk */
5505 intel_display_power_get(dev_priv, POWER_DOMAIN_PLLS);
5506
5507 /* check if cd clock is enabled */
5508 if (I915_READ(BXT_DE_PLL_ENABLE) & BXT_DE_PLL_PLL_ENABLE) {
5509 DRM_DEBUG_KMS("Display already initialized\n");
5510 return;
5511 }
5512
5513 /*
5514 * FIXME:
5515 * - The initial CDCLK needs to be read from VBT.
5516 * Need to make this change after VBT has changes for BXT.
5517 * - check if setting the max (or any) cdclk freq is really necessary
5518 * here, it belongs to modeset time
5519 */
5520 broxton_set_cdclk(dev, 624000);
5521
5522 I915_WRITE(DBUF_CTL, I915_READ(DBUF_CTL) | DBUF_POWER_REQUEST);
22e02c0b
VS
5523 POSTING_READ(DBUF_CTL);
5524
f8437dd1
VK
5525 udelay(10);
5526
5527 if (!(I915_READ(DBUF_CTL) & DBUF_POWER_STATE))
5528 DRM_ERROR("DBuf power enable timeout!\n");
5529}
5530
5531void broxton_uninit_cdclk(struct drm_device *dev)
5532{
5533 struct drm_i915_private *dev_priv = dev->dev_private;
5534
5535 I915_WRITE(DBUF_CTL, I915_READ(DBUF_CTL) & ~DBUF_POWER_REQUEST);
22e02c0b
VS
5536 POSTING_READ(DBUF_CTL);
5537
f8437dd1
VK
5538 udelay(10);
5539
5540 if (I915_READ(DBUF_CTL) & DBUF_POWER_STATE)
5541 DRM_ERROR("DBuf power disable timeout!\n");
5542
5543 /* Set minimum (bypass) frequency, in effect turning off the DE PLL */
5544 broxton_set_cdclk(dev, 19200);
5545
5546 intel_display_power_put(dev_priv, POWER_DOMAIN_PLLS);
5547}
5548
5d96d8af
DL
5549static const struct skl_cdclk_entry {
5550 unsigned int freq;
5551 unsigned int vco;
5552} skl_cdclk_frequencies[] = {
5553 { .freq = 308570, .vco = 8640 },
5554 { .freq = 337500, .vco = 8100 },
5555 { .freq = 432000, .vco = 8640 },
5556 { .freq = 450000, .vco = 8100 },
5557 { .freq = 540000, .vco = 8100 },
5558 { .freq = 617140, .vco = 8640 },
5559 { .freq = 675000, .vco = 8100 },
5560};
5561
5562static unsigned int skl_cdclk_decimal(unsigned int freq)
5563{
5564 return (freq - 1000) / 500;
5565}
5566
5567static unsigned int skl_cdclk_get_vco(unsigned int freq)
5568{
5569 unsigned int i;
5570
5571 for (i = 0; i < ARRAY_SIZE(skl_cdclk_frequencies); i++) {
5572 const struct skl_cdclk_entry *e = &skl_cdclk_frequencies[i];
5573
5574 if (e->freq == freq)
5575 return e->vco;
5576 }
5577
5578 return 8100;
5579}
5580
5581static void
5582skl_dpll0_enable(struct drm_i915_private *dev_priv, unsigned int required_vco)
5583{
5584 unsigned int min_freq;
5585 u32 val;
5586
5587 /* select the minimum CDCLK before enabling DPLL 0 */
5588 val = I915_READ(CDCLK_CTL);
5589 val &= ~CDCLK_FREQ_SEL_MASK | ~CDCLK_FREQ_DECIMAL_MASK;
5590 val |= CDCLK_FREQ_337_308;
5591
5592 if (required_vco == 8640)
5593 min_freq = 308570;
5594 else
5595 min_freq = 337500;
5596
5597 val = CDCLK_FREQ_337_308 | skl_cdclk_decimal(min_freq);
5598
5599 I915_WRITE(CDCLK_CTL, val);
5600 POSTING_READ(CDCLK_CTL);
5601
5602 /*
5603 * We always enable DPLL0 with the lowest link rate possible, but still
5604 * taking into account the VCO required to operate the eDP panel at the
5605 * desired frequency. The usual DP link rates operate with a VCO of
5606 * 8100 while the eDP 1.4 alternate link rates need a VCO of 8640.
5607 * The modeset code is responsible for the selection of the exact link
5608 * rate later on, with the constraint of choosing a frequency that
5609 * works with required_vco.
5610 */
5611 val = I915_READ(DPLL_CTRL1);
5612
5613 val &= ~(DPLL_CTRL1_HDMI_MODE(SKL_DPLL0) | DPLL_CTRL1_SSC(SKL_DPLL0) |
5614 DPLL_CTRL1_LINK_RATE_MASK(SKL_DPLL0));
5615 val |= DPLL_CTRL1_OVERRIDE(SKL_DPLL0);
5616 if (required_vco == 8640)
5617 val |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_1080,
5618 SKL_DPLL0);
5619 else
5620 val |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_810,
5621 SKL_DPLL0);
5622
5623 I915_WRITE(DPLL_CTRL1, val);
5624 POSTING_READ(DPLL_CTRL1);
5625
5626 I915_WRITE(LCPLL1_CTL, I915_READ(LCPLL1_CTL) | LCPLL_PLL_ENABLE);
5627
5628 if (wait_for(I915_READ(LCPLL1_CTL) & LCPLL_PLL_LOCK, 5))
5629 DRM_ERROR("DPLL0 not locked\n");
5630}
5631
5632static bool skl_cdclk_pcu_ready(struct drm_i915_private *dev_priv)
5633{
5634 int ret;
5635 u32 val;
5636
5637 /* inform PCU we want to change CDCLK */
5638 val = SKL_CDCLK_PREPARE_FOR_CHANGE;
5639 mutex_lock(&dev_priv->rps.hw_lock);
5640 ret = sandybridge_pcode_read(dev_priv, SKL_PCODE_CDCLK_CONTROL, &val);
5641 mutex_unlock(&dev_priv->rps.hw_lock);
5642
5643 return ret == 0 && (val & SKL_CDCLK_READY_FOR_CHANGE);
5644}
5645
5646static bool skl_cdclk_wait_for_pcu_ready(struct drm_i915_private *dev_priv)
5647{
5648 unsigned int i;
5649
5650 for (i = 0; i < 15; i++) {
5651 if (skl_cdclk_pcu_ready(dev_priv))
5652 return true;
5653 udelay(10);
5654 }
5655
5656 return false;
5657}
5658
5659static void skl_set_cdclk(struct drm_i915_private *dev_priv, unsigned int freq)
5660{
560a7ae4 5661 struct drm_device *dev = dev_priv->dev;
5d96d8af
DL
5662 u32 freq_select, pcu_ack;
5663
5664 DRM_DEBUG_DRIVER("Changing CDCLK to %dKHz\n", freq);
5665
5666 if (!skl_cdclk_wait_for_pcu_ready(dev_priv)) {
5667 DRM_ERROR("failed to inform PCU about cdclk change\n");
5668 return;
5669 }
5670
5671 /* set CDCLK_CTL */
5672 switch(freq) {
5673 case 450000:
5674 case 432000:
5675 freq_select = CDCLK_FREQ_450_432;
5676 pcu_ack = 1;
5677 break;
5678 case 540000:
5679 freq_select = CDCLK_FREQ_540;
5680 pcu_ack = 2;
5681 break;
5682 case 308570:
5683 case 337500:
5684 default:
5685 freq_select = CDCLK_FREQ_337_308;
5686 pcu_ack = 0;
5687 break;
5688 case 617140:
5689 case 675000:
5690 freq_select = CDCLK_FREQ_675_617;
5691 pcu_ack = 3;
5692 break;
5693 }
5694
5695 I915_WRITE(CDCLK_CTL, freq_select | skl_cdclk_decimal(freq));
5696 POSTING_READ(CDCLK_CTL);
5697
5698 /* inform PCU of the change */
5699 mutex_lock(&dev_priv->rps.hw_lock);
5700 sandybridge_pcode_write(dev_priv, SKL_PCODE_CDCLK_CONTROL, pcu_ack);
5701 mutex_unlock(&dev_priv->rps.hw_lock);
560a7ae4
DL
5702
5703 intel_update_cdclk(dev);
5d96d8af
DL
5704}
5705
5706void skl_uninit_cdclk(struct drm_i915_private *dev_priv)
5707{
5708 /* disable DBUF power */
5709 I915_WRITE(DBUF_CTL, I915_READ(DBUF_CTL) & ~DBUF_POWER_REQUEST);
5710 POSTING_READ(DBUF_CTL);
5711
5712 udelay(10);
5713
5714 if (I915_READ(DBUF_CTL) & DBUF_POWER_STATE)
5715 DRM_ERROR("DBuf power disable timeout\n");
5716
4e961e42
AM
5717 /*
5718 * DMC assumes ownership of LCPLL and will get confused if we touch it.
5719 */
5720 if (dev_priv->csr.dmc_payload) {
5721 /* disable DPLL0 */
5722 I915_WRITE(LCPLL1_CTL, I915_READ(LCPLL1_CTL) &
5723 ~LCPLL_PLL_ENABLE);
5724 if (wait_for(!(I915_READ(LCPLL1_CTL) & LCPLL_PLL_LOCK), 1))
5725 DRM_ERROR("Couldn't disable DPLL0\n");
5726 }
5d96d8af
DL
5727
5728 intel_display_power_put(dev_priv, POWER_DOMAIN_PLLS);
5729}
5730
5731void skl_init_cdclk(struct drm_i915_private *dev_priv)
5732{
5733 u32 val;
5734 unsigned int required_vco;
5735
5736 /* enable PCH reset handshake */
5737 val = I915_READ(HSW_NDE_RSTWRN_OPT);
5738 I915_WRITE(HSW_NDE_RSTWRN_OPT, val | RESET_PCH_HANDSHAKE_ENABLE);
5739
5740 /* enable PG1 and Misc I/O */
5741 intel_display_power_get(dev_priv, POWER_DOMAIN_PLLS);
5742
39d9b85a
GW
5743 /* DPLL0 not enabled (happens on early BIOS versions) */
5744 if (!(I915_READ(LCPLL1_CTL) & LCPLL_PLL_ENABLE)) {
5745 /* enable DPLL0 */
5746 required_vco = skl_cdclk_get_vco(dev_priv->skl_boot_cdclk);
5747 skl_dpll0_enable(dev_priv, required_vco);
5d96d8af
DL
5748 }
5749
5d96d8af
DL
5750 /* set CDCLK to the frequency the BIOS chose */
5751 skl_set_cdclk(dev_priv, dev_priv->skl_boot_cdclk);
5752
5753 /* enable DBUF power */
5754 I915_WRITE(DBUF_CTL, I915_READ(DBUF_CTL) | DBUF_POWER_REQUEST);
5755 POSTING_READ(DBUF_CTL);
5756
5757 udelay(10);
5758
5759 if (!(I915_READ(DBUF_CTL) & DBUF_POWER_STATE))
5760 DRM_ERROR("DBuf power enable timeout\n");
5761}
5762
c73666f3
SK
5763int skl_sanitize_cdclk(struct drm_i915_private *dev_priv)
5764{
5765 uint32_t lcpll1 = I915_READ(LCPLL1_CTL);
5766 uint32_t cdctl = I915_READ(CDCLK_CTL);
5767 int freq = dev_priv->skl_boot_cdclk;
5768
5769 /* Is PLL enabled and locked ? */
5770 if (!((lcpll1 & LCPLL_PLL_ENABLE) && (lcpll1 & LCPLL_PLL_LOCK)))
5771 goto sanitize;
5772
5773 /* DPLL okay; verify the cdclock
5774 *
5775 * Noticed in some instances that the freq selection is correct but
5776 * decimal part is programmed wrong from BIOS where pre-os does not
5777 * enable display. Verify the same as well.
5778 */
5779 if (cdctl == ((cdctl & CDCLK_FREQ_SEL_MASK) | skl_cdclk_decimal(freq)))
5780 /* All well; nothing to sanitize */
5781 return false;
5782sanitize:
5783 /*
5784 * As of now initialize with max cdclk till
5785 * we get dynamic cdclk support
5786 * */
5787 dev_priv->skl_boot_cdclk = dev_priv->max_cdclk_freq;
5788 skl_init_cdclk(dev_priv);
5789
5790 /* we did have to sanitize */
5791 return true;
5792}
5793
30a970c6
JB
5794/* Adjust CDclk dividers to allow high res or save power if possible */
5795static void valleyview_set_cdclk(struct drm_device *dev, int cdclk)
5796{
5797 struct drm_i915_private *dev_priv = dev->dev_private;
5798 u32 val, cmd;
5799
164dfd28
VK
5800 WARN_ON(dev_priv->display.get_display_clock_speed(dev)
5801 != dev_priv->cdclk_freq);
d60c4473 5802
dfcab17e 5803 if (cdclk >= 320000) /* jump to highest voltage for 400MHz too */
30a970c6 5804 cmd = 2;
dfcab17e 5805 else if (cdclk == 266667)
30a970c6
JB
5806 cmd = 1;
5807 else
5808 cmd = 0;
5809
5810 mutex_lock(&dev_priv->rps.hw_lock);
5811 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
5812 val &= ~DSPFREQGUAR_MASK;
5813 val |= (cmd << DSPFREQGUAR_SHIFT);
5814 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
5815 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
5816 DSPFREQSTAT_MASK) == (cmd << DSPFREQSTAT_SHIFT),
5817 50)) {
5818 DRM_ERROR("timed out waiting for CDclk change\n");
5819 }
5820 mutex_unlock(&dev_priv->rps.hw_lock);
5821
54433e91
VS
5822 mutex_lock(&dev_priv->sb_lock);
5823
dfcab17e 5824 if (cdclk == 400000) {
6bcda4f0 5825 u32 divider;
30a970c6 5826
6bcda4f0 5827 divider = DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, cdclk) - 1;
30a970c6 5828
30a970c6
JB
5829 /* adjust cdclk divider */
5830 val = vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL);
87d5d259 5831 val &= ~CCK_FREQUENCY_VALUES;
30a970c6
JB
5832 val |= divider;
5833 vlv_cck_write(dev_priv, CCK_DISPLAY_CLOCK_CONTROL, val);
a877e801
VS
5834
5835 if (wait_for((vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL) &
87d5d259 5836 CCK_FREQUENCY_STATUS) == (divider << CCK_FREQUENCY_STATUS_SHIFT),
a877e801
VS
5837 50))
5838 DRM_ERROR("timed out waiting for CDclk change\n");
30a970c6
JB
5839 }
5840
30a970c6
JB
5841 /* adjust self-refresh exit latency value */
5842 val = vlv_bunit_read(dev_priv, BUNIT_REG_BISOC);
5843 val &= ~0x7f;
5844
5845 /*
5846 * For high bandwidth configs, we set a higher latency in the bunit
5847 * so that the core display fetch happens in time to avoid underruns.
5848 */
dfcab17e 5849 if (cdclk == 400000)
30a970c6
JB
5850 val |= 4500 / 250; /* 4.5 usec */
5851 else
5852 val |= 3000 / 250; /* 3.0 usec */
5853 vlv_bunit_write(dev_priv, BUNIT_REG_BISOC, val);
54433e91 5854
a580516d 5855 mutex_unlock(&dev_priv->sb_lock);
30a970c6 5856
b6283055 5857 intel_update_cdclk(dev);
30a970c6
JB
5858}
5859
383c5a6a
VS
5860static void cherryview_set_cdclk(struct drm_device *dev, int cdclk)
5861{
5862 struct drm_i915_private *dev_priv = dev->dev_private;
5863 u32 val, cmd;
5864
164dfd28
VK
5865 WARN_ON(dev_priv->display.get_display_clock_speed(dev)
5866 != dev_priv->cdclk_freq);
383c5a6a
VS
5867
5868 switch (cdclk) {
383c5a6a
VS
5869 case 333333:
5870 case 320000:
383c5a6a 5871 case 266667:
383c5a6a 5872 case 200000:
383c5a6a
VS
5873 break;
5874 default:
5f77eeb0 5875 MISSING_CASE(cdclk);
383c5a6a
VS
5876 return;
5877 }
5878
9d0d3fda
VS
5879 /*
5880 * Specs are full of misinformation, but testing on actual
5881 * hardware has shown that we just need to write the desired
5882 * CCK divider into the Punit register.
5883 */
5884 cmd = DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, cdclk) - 1;
5885
383c5a6a
VS
5886 mutex_lock(&dev_priv->rps.hw_lock);
5887 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
5888 val &= ~DSPFREQGUAR_MASK_CHV;
5889 val |= (cmd << DSPFREQGUAR_SHIFT_CHV);
5890 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
5891 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
5892 DSPFREQSTAT_MASK_CHV) == (cmd << DSPFREQSTAT_SHIFT_CHV),
5893 50)) {
5894 DRM_ERROR("timed out waiting for CDclk change\n");
5895 }
5896 mutex_unlock(&dev_priv->rps.hw_lock);
5897
b6283055 5898 intel_update_cdclk(dev);
383c5a6a
VS
5899}
5900
30a970c6
JB
5901static int valleyview_calc_cdclk(struct drm_i915_private *dev_priv,
5902 int max_pixclk)
5903{
6bcda4f0 5904 int freq_320 = (dev_priv->hpll_freq << 1) % 320000 != 0 ? 333333 : 320000;
6cca3195 5905 int limit = IS_CHERRYVIEW(dev_priv) ? 95 : 90;
29dc7ef3 5906
30a970c6
JB
5907 /*
5908 * Really only a few cases to deal with, as only 4 CDclks are supported:
5909 * 200MHz
5910 * 267MHz
29dc7ef3 5911 * 320/333MHz (depends on HPLL freq)
6cca3195
VS
5912 * 400MHz (VLV only)
5913 * So we check to see whether we're above 90% (VLV) or 95% (CHV)
5914 * of the lower bin and adjust if needed.
e37c67a1
VS
5915 *
5916 * We seem to get an unstable or solid color picture at 200MHz.
5917 * Not sure what's wrong. For now use 200MHz only when all pipes
5918 * are off.
30a970c6 5919 */
6cca3195
VS
5920 if (!IS_CHERRYVIEW(dev_priv) &&
5921 max_pixclk > freq_320*limit/100)
dfcab17e 5922 return 400000;
6cca3195 5923 else if (max_pixclk > 266667*limit/100)
29dc7ef3 5924 return freq_320;
e37c67a1 5925 else if (max_pixclk > 0)
dfcab17e 5926 return 266667;
e37c67a1
VS
5927 else
5928 return 200000;
30a970c6
JB
5929}
5930
f8437dd1
VK
5931static int broxton_calc_cdclk(struct drm_i915_private *dev_priv,
5932 int max_pixclk)
5933{
5934 /*
5935 * FIXME:
5936 * - remove the guardband, it's not needed on BXT
5937 * - set 19.2MHz bypass frequency if there are no active pipes
5938 */
5939 if (max_pixclk > 576000*9/10)
5940 return 624000;
5941 else if (max_pixclk > 384000*9/10)
5942 return 576000;
5943 else if (max_pixclk > 288000*9/10)
5944 return 384000;
5945 else if (max_pixclk > 144000*9/10)
5946 return 288000;
5947 else
5948 return 144000;
5949}
5950
a821fc46
ACO
5951/* Compute the max pixel clock for new configuration. Uses atomic state if
5952 * that's non-NULL, look at current state otherwise. */
5953static int intel_mode_max_pixclk(struct drm_device *dev,
5954 struct drm_atomic_state *state)
30a970c6 5955{
30a970c6 5956 struct intel_crtc *intel_crtc;
304603f4 5957 struct intel_crtc_state *crtc_state;
30a970c6
JB
5958 int max_pixclk = 0;
5959
d3fcc808 5960 for_each_intel_crtc(dev, intel_crtc) {
27c329ed 5961 crtc_state = intel_atomic_get_crtc_state(state, intel_crtc);
304603f4
ACO
5962 if (IS_ERR(crtc_state))
5963 return PTR_ERR(crtc_state);
5964
5965 if (!crtc_state->base.enable)
5966 continue;
5967
5968 max_pixclk = max(max_pixclk,
5969 crtc_state->base.adjusted_mode.crtc_clock);
30a970c6
JB
5970 }
5971
5972 return max_pixclk;
5973}
5974
27c329ed 5975static int valleyview_modeset_calc_cdclk(struct drm_atomic_state *state)
30a970c6 5976{
27c329ed
ML
5977 struct drm_device *dev = state->dev;
5978 struct drm_i915_private *dev_priv = dev->dev_private;
5979 int max_pixclk = intel_mode_max_pixclk(dev, state);
30a970c6 5980
304603f4
ACO
5981 if (max_pixclk < 0)
5982 return max_pixclk;
30a970c6 5983
27c329ed
ML
5984 to_intel_atomic_state(state)->cdclk =
5985 valleyview_calc_cdclk(dev_priv, max_pixclk);
0a9ab303 5986
27c329ed
ML
5987 return 0;
5988}
304603f4 5989
27c329ed
ML
5990static int broxton_modeset_calc_cdclk(struct drm_atomic_state *state)
5991{
5992 struct drm_device *dev = state->dev;
5993 struct drm_i915_private *dev_priv = dev->dev_private;
5994 int max_pixclk = intel_mode_max_pixclk(dev, state);
85a96e7a 5995
27c329ed
ML
5996 if (max_pixclk < 0)
5997 return max_pixclk;
85a96e7a 5998
27c329ed
ML
5999 to_intel_atomic_state(state)->cdclk =
6000 broxton_calc_cdclk(dev_priv, max_pixclk);
85a96e7a 6001
27c329ed 6002 return 0;
30a970c6
JB
6003}
6004
1e69cd74
VS
6005static void vlv_program_pfi_credits(struct drm_i915_private *dev_priv)
6006{
6007 unsigned int credits, default_credits;
6008
6009 if (IS_CHERRYVIEW(dev_priv))
6010 default_credits = PFI_CREDIT(12);
6011 else
6012 default_credits = PFI_CREDIT(8);
6013
bfa7df01 6014 if (dev_priv->cdclk_freq >= dev_priv->czclk_freq) {
1e69cd74
VS
6015 /* CHV suggested value is 31 or 63 */
6016 if (IS_CHERRYVIEW(dev_priv))
fcc0008f 6017 credits = PFI_CREDIT_63;
1e69cd74
VS
6018 else
6019 credits = PFI_CREDIT(15);
6020 } else {
6021 credits = default_credits;
6022 }
6023
6024 /*
6025 * WA - write default credits before re-programming
6026 * FIXME: should we also set the resend bit here?
6027 */
6028 I915_WRITE(GCI_CONTROL, VGA_FAST_MODE_DISABLE |
6029 default_credits);
6030
6031 I915_WRITE(GCI_CONTROL, VGA_FAST_MODE_DISABLE |
6032 credits | PFI_CREDIT_RESEND);
6033
6034 /*
6035 * FIXME is this guaranteed to clear
6036 * immediately or should we poll for it?
6037 */
6038 WARN_ON(I915_READ(GCI_CONTROL) & PFI_CREDIT_RESEND);
6039}
6040
27c329ed 6041static void valleyview_modeset_commit_cdclk(struct drm_atomic_state *old_state)
30a970c6 6042{
a821fc46 6043 struct drm_device *dev = old_state->dev;
27c329ed 6044 unsigned int req_cdclk = to_intel_atomic_state(old_state)->cdclk;
30a970c6 6045 struct drm_i915_private *dev_priv = dev->dev_private;
30a970c6 6046
27c329ed
ML
6047 /*
6048 * FIXME: We can end up here with all power domains off, yet
6049 * with a CDCLK frequency other than the minimum. To account
6050 * for this take the PIPE-A power domain, which covers the HW
6051 * blocks needed for the following programming. This can be
6052 * removed once it's guaranteed that we get here either with
6053 * the minimum CDCLK set, or the required power domains
6054 * enabled.
6055 */
6056 intel_display_power_get(dev_priv, POWER_DOMAIN_PIPE_A);
738c05c0 6057
27c329ed
ML
6058 if (IS_CHERRYVIEW(dev))
6059 cherryview_set_cdclk(dev, req_cdclk);
6060 else
6061 valleyview_set_cdclk(dev, req_cdclk);
738c05c0 6062
27c329ed 6063 vlv_program_pfi_credits(dev_priv);
1e69cd74 6064
27c329ed 6065 intel_display_power_put(dev_priv, POWER_DOMAIN_PIPE_A);
30a970c6
JB
6066}
6067
89b667f8
JB
6068static void valleyview_crtc_enable(struct drm_crtc *crtc)
6069{
6070 struct drm_device *dev = crtc->dev;
a72e4c9f 6071 struct drm_i915_private *dev_priv = to_i915(dev);
89b667f8
JB
6072 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6073 struct intel_encoder *encoder;
6074 int pipe = intel_crtc->pipe;
23538ef1 6075 bool is_dsi;
89b667f8 6076
53d9f4e9 6077 if (WARN_ON(intel_crtc->active))
89b667f8
JB
6078 return;
6079
409ee761 6080 is_dsi = intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_DSI);
8525a235 6081
6e3c9717 6082 if (intel_crtc->config->has_dp_encoder)
fe3cd48d 6083 intel_dp_set_m_n(intel_crtc, M1_N1);
5b18e57c
DV
6084
6085 intel_set_pipe_timings(intel_crtc);
6086
c14b0485
VS
6087 if (IS_CHERRYVIEW(dev) && pipe == PIPE_B) {
6088 struct drm_i915_private *dev_priv = dev->dev_private;
6089
6090 I915_WRITE(CHV_BLEND(pipe), CHV_BLEND_LEGACY);
6091 I915_WRITE(CHV_CANVAS(pipe), 0);
6092 }
6093
5b18e57c
DV
6094 i9xx_set_pipeconf(intel_crtc);
6095
89b667f8 6096 intel_crtc->active = true;
89b667f8 6097
a72e4c9f 6098 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4a3436e8 6099
89b667f8
JB
6100 for_each_encoder_on_crtc(dev, crtc, encoder)
6101 if (encoder->pre_pll_enable)
6102 encoder->pre_pll_enable(encoder);
6103
9d556c99 6104 if (!is_dsi) {
c0b4c660
VS
6105 if (IS_CHERRYVIEW(dev)) {
6106 chv_prepare_pll(intel_crtc, intel_crtc->config);
6e3c9717 6107 chv_enable_pll(intel_crtc, intel_crtc->config);
c0b4c660
VS
6108 } else {
6109 vlv_prepare_pll(intel_crtc, intel_crtc->config);
6e3c9717 6110 vlv_enable_pll(intel_crtc, intel_crtc->config);
c0b4c660 6111 }
9d556c99 6112 }
89b667f8
JB
6113
6114 for_each_encoder_on_crtc(dev, crtc, encoder)
6115 if (encoder->pre_enable)
6116 encoder->pre_enable(encoder);
6117
2dd24552
JB
6118 i9xx_pfit_enable(intel_crtc);
6119
63cbb074
VS
6120 intel_crtc_load_lut(crtc);
6121
e1fdc473 6122 intel_enable_pipe(intel_crtc);
be6a6f8e 6123
4b3a9526
VS
6124 assert_vblank_disabled(crtc);
6125 drm_crtc_vblank_on(crtc);
6126
f9b61ff6
DV
6127 for_each_encoder_on_crtc(dev, crtc, encoder)
6128 encoder->enable(encoder);
89b667f8
JB
6129}
6130
f13c2ef3
DV
6131static void i9xx_set_pll_dividers(struct intel_crtc *crtc)
6132{
6133 struct drm_device *dev = crtc->base.dev;
6134 struct drm_i915_private *dev_priv = dev->dev_private;
6135
6e3c9717
ACO
6136 I915_WRITE(FP0(crtc->pipe), crtc->config->dpll_hw_state.fp0);
6137 I915_WRITE(FP1(crtc->pipe), crtc->config->dpll_hw_state.fp1);
f13c2ef3
DV
6138}
6139
0b8765c6 6140static void i9xx_crtc_enable(struct drm_crtc *crtc)
79e53945
JB
6141{
6142 struct drm_device *dev = crtc->dev;
a72e4c9f 6143 struct drm_i915_private *dev_priv = to_i915(dev);
79e53945 6144 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
ef9c3aee 6145 struct intel_encoder *encoder;
79e53945 6146 int pipe = intel_crtc->pipe;
79e53945 6147
53d9f4e9 6148 if (WARN_ON(intel_crtc->active))
f7abfe8b
CW
6149 return;
6150
f13c2ef3
DV
6151 i9xx_set_pll_dividers(intel_crtc);
6152
6e3c9717 6153 if (intel_crtc->config->has_dp_encoder)
fe3cd48d 6154 intel_dp_set_m_n(intel_crtc, M1_N1);
5b18e57c
DV
6155
6156 intel_set_pipe_timings(intel_crtc);
6157
5b18e57c
DV
6158 i9xx_set_pipeconf(intel_crtc);
6159
f7abfe8b 6160 intel_crtc->active = true;
6b383a7f 6161
4a3436e8 6162 if (!IS_GEN2(dev))
a72e4c9f 6163 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4a3436e8 6164
9d6d9f19
MK
6165 for_each_encoder_on_crtc(dev, crtc, encoder)
6166 if (encoder->pre_enable)
6167 encoder->pre_enable(encoder);
6168
f6736a1a
DV
6169 i9xx_enable_pll(intel_crtc);
6170
2dd24552
JB
6171 i9xx_pfit_enable(intel_crtc);
6172
63cbb074
VS
6173 intel_crtc_load_lut(crtc);
6174
f37fcc2a 6175 intel_update_watermarks(crtc);
e1fdc473 6176 intel_enable_pipe(intel_crtc);
be6a6f8e 6177
4b3a9526
VS
6178 assert_vblank_disabled(crtc);
6179 drm_crtc_vblank_on(crtc);
6180
f9b61ff6
DV
6181 for_each_encoder_on_crtc(dev, crtc, encoder)
6182 encoder->enable(encoder);
0b8765c6 6183}
79e53945 6184
87476d63
DV
6185static void i9xx_pfit_disable(struct intel_crtc *crtc)
6186{
6187 struct drm_device *dev = crtc->base.dev;
6188 struct drm_i915_private *dev_priv = dev->dev_private;
87476d63 6189
6e3c9717 6190 if (!crtc->config->gmch_pfit.control)
328d8e82 6191 return;
87476d63 6192
328d8e82 6193 assert_pipe_disabled(dev_priv, crtc->pipe);
87476d63 6194
328d8e82
DV
6195 DRM_DEBUG_DRIVER("disabling pfit, current: 0x%08x\n",
6196 I915_READ(PFIT_CONTROL));
6197 I915_WRITE(PFIT_CONTROL, 0);
87476d63
DV
6198}
6199
0b8765c6
JB
6200static void i9xx_crtc_disable(struct drm_crtc *crtc)
6201{
6202 struct drm_device *dev = crtc->dev;
6203 struct drm_i915_private *dev_priv = dev->dev_private;
6204 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
ef9c3aee 6205 struct intel_encoder *encoder;
0b8765c6 6206 int pipe = intel_crtc->pipe;
ef9c3aee 6207
6304cd91
VS
6208 /*
6209 * On gen2 planes are double buffered but the pipe isn't, so we must
6210 * wait for planes to fully turn off before disabling the pipe.
564ed191
ID
6211 * We also need to wait on all gmch platforms because of the
6212 * self-refresh mode constraint explained above.
6304cd91 6213 */
564ed191 6214 intel_wait_for_vblank(dev, pipe);
6304cd91 6215
4b3a9526
VS
6216 for_each_encoder_on_crtc(dev, crtc, encoder)
6217 encoder->disable(encoder);
6218
f9b61ff6
DV
6219 drm_crtc_vblank_off(crtc);
6220 assert_vblank_disabled(crtc);
6221
575f7ab7 6222 intel_disable_pipe(intel_crtc);
24a1f16d 6223
87476d63 6224 i9xx_pfit_disable(intel_crtc);
24a1f16d 6225
89b667f8
JB
6226 for_each_encoder_on_crtc(dev, crtc, encoder)
6227 if (encoder->post_disable)
6228 encoder->post_disable(encoder);
6229
409ee761 6230 if (!intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_DSI)) {
076ed3b2
CML
6231 if (IS_CHERRYVIEW(dev))
6232 chv_disable_pll(dev_priv, pipe);
6233 else if (IS_VALLEYVIEW(dev))
6234 vlv_disable_pll(dev_priv, pipe);
6235 else
1c4e0274 6236 i9xx_disable_pll(intel_crtc);
076ed3b2 6237 }
0b8765c6 6238
d6db995f
VS
6239 for_each_encoder_on_crtc(dev, crtc, encoder)
6240 if (encoder->post_pll_disable)
6241 encoder->post_pll_disable(encoder);
6242
4a3436e8 6243 if (!IS_GEN2(dev))
a72e4c9f 6244 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
0b8765c6
JB
6245}
6246
b17d48e2
ML
6247static void intel_crtc_disable_noatomic(struct drm_crtc *crtc)
6248{
6249 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6250 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
6251 enum intel_display_power_domain domain;
6252 unsigned long domains;
6253
6254 if (!intel_crtc->active)
6255 return;
6256
a539205a
ML
6257 if (to_intel_plane_state(crtc->primary->state)->visible) {
6258 intel_crtc_wait_for_pending_flips(crtc);
6259 intel_pre_disable_primary(crtc);
6260 }
6261
d032ffa0 6262 intel_crtc_disable_planes(crtc, crtc->state->plane_mask);
b17d48e2 6263 dev_priv->display.crtc_disable(crtc);
37d9078b
MR
6264 intel_crtc->active = false;
6265 intel_update_watermarks(crtc);
1f7457b1 6266 intel_disable_shared_dpll(intel_crtc);
b17d48e2
ML
6267
6268 domains = intel_crtc->enabled_power_domains;
6269 for_each_power_domain(domain, domains)
6270 intel_display_power_put(dev_priv, domain);
6271 intel_crtc->enabled_power_domains = 0;
6272}
6273
6b72d486
ML
6274/*
6275 * turn all crtc's off, but do not adjust state
6276 * This has to be paired with a call to intel_modeset_setup_hw_state.
6277 */
70e0bd74 6278int intel_display_suspend(struct drm_device *dev)
ee7b9f93 6279{
70e0bd74
ML
6280 struct drm_mode_config *config = &dev->mode_config;
6281 struct drm_modeset_acquire_ctx *ctx = config->acquire_ctx;
6282 struct drm_atomic_state *state;
6b72d486 6283 struct drm_crtc *crtc;
70e0bd74
ML
6284 unsigned crtc_mask = 0;
6285 int ret = 0;
6286
6287 if (WARN_ON(!ctx))
6288 return 0;
6289
6290 lockdep_assert_held(&ctx->ww_ctx);
6291 state = drm_atomic_state_alloc(dev);
6292 if (WARN_ON(!state))
6293 return -ENOMEM;
6294
6295 state->acquire_ctx = ctx;
6296 state->allow_modeset = true;
6297
6298 for_each_crtc(dev, crtc) {
6299 struct drm_crtc_state *crtc_state =
6300 drm_atomic_get_crtc_state(state, crtc);
6b72d486 6301
70e0bd74
ML
6302 ret = PTR_ERR_OR_ZERO(crtc_state);
6303 if (ret)
6304 goto free;
6305
6306 if (!crtc_state->active)
6307 continue;
6308
6309 crtc_state->active = false;
6310 crtc_mask |= 1 << drm_crtc_index(crtc);
6311 }
6312
6313 if (crtc_mask) {
74c090b1 6314 ret = drm_atomic_commit(state);
70e0bd74
ML
6315
6316 if (!ret) {
6317 for_each_crtc(dev, crtc)
6318 if (crtc_mask & (1 << drm_crtc_index(crtc)))
6319 crtc->state->active = true;
6320
6321 return ret;
6322 }
6323 }
6324
6325free:
6326 if (ret)
6327 DRM_ERROR("Suspending crtc's failed with %i\n", ret);
6328 drm_atomic_state_free(state);
6329 return ret;
ee7b9f93
JB
6330}
6331
ea5b213a 6332void intel_encoder_destroy(struct drm_encoder *encoder)
7e7d76c3 6333{
4ef69c7a 6334 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
ea5b213a 6335
ea5b213a
CW
6336 drm_encoder_cleanup(encoder);
6337 kfree(intel_encoder);
7e7d76c3
JB
6338}
6339
0a91ca29
DV
6340/* Cross check the actual hw state with our own modeset state tracking (and it's
6341 * internal consistency). */
b980514c 6342static void intel_connector_check_state(struct intel_connector *connector)
79e53945 6343{
35dd3c64
ML
6344 struct drm_crtc *crtc = connector->base.state->crtc;
6345
6346 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
6347 connector->base.base.id,
6348 connector->base.name);
6349
0a91ca29 6350 if (connector->get_hw_state(connector)) {
e85376cb 6351 struct intel_encoder *encoder = connector->encoder;
35dd3c64 6352 struct drm_connector_state *conn_state = connector->base.state;
0a91ca29 6353
35dd3c64
ML
6354 I915_STATE_WARN(!crtc,
6355 "connector enabled without attached crtc\n");
0a91ca29 6356
35dd3c64
ML
6357 if (!crtc)
6358 return;
6359
6360 I915_STATE_WARN(!crtc->state->active,
6361 "connector is active, but attached crtc isn't\n");
6362
e85376cb 6363 if (!encoder || encoder->type == INTEL_OUTPUT_DP_MST)
35dd3c64
ML
6364 return;
6365
e85376cb 6366 I915_STATE_WARN(conn_state->best_encoder != &encoder->base,
35dd3c64
ML
6367 "atomic encoder doesn't match attached encoder\n");
6368
e85376cb 6369 I915_STATE_WARN(conn_state->crtc != encoder->base.crtc,
35dd3c64
ML
6370 "attached encoder crtc differs from connector crtc\n");
6371 } else {
4d688a2a
ML
6372 I915_STATE_WARN(crtc && crtc->state->active,
6373 "attached crtc is active, but connector isn't\n");
35dd3c64
ML
6374 I915_STATE_WARN(!crtc && connector->base.state->best_encoder,
6375 "best encoder set without crtc!\n");
0a91ca29 6376 }
79e53945
JB
6377}
6378
08d9bc92
ACO
6379int intel_connector_init(struct intel_connector *connector)
6380{
6381 struct drm_connector_state *connector_state;
6382
6383 connector_state = kzalloc(sizeof *connector_state, GFP_KERNEL);
6384 if (!connector_state)
6385 return -ENOMEM;
6386
6387 connector->base.state = connector_state;
6388 return 0;
6389}
6390
6391struct intel_connector *intel_connector_alloc(void)
6392{
6393 struct intel_connector *connector;
6394
6395 connector = kzalloc(sizeof *connector, GFP_KERNEL);
6396 if (!connector)
6397 return NULL;
6398
6399 if (intel_connector_init(connector) < 0) {
6400 kfree(connector);
6401 return NULL;
6402 }
6403
6404 return connector;
6405}
6406
f0947c37
DV
6407/* Simple connector->get_hw_state implementation for encoders that support only
6408 * one connector and no cloning and hence the encoder state determines the state
6409 * of the connector. */
6410bool intel_connector_get_hw_state(struct intel_connector *connector)
ea5b213a 6411{
24929352 6412 enum pipe pipe = 0;
f0947c37 6413 struct intel_encoder *encoder = connector->encoder;
ea5b213a 6414
f0947c37 6415 return encoder->get_hw_state(encoder, &pipe);
ea5b213a
CW
6416}
6417
6d293983 6418static int pipe_required_fdi_lanes(struct intel_crtc_state *crtc_state)
d272ddfa 6419{
6d293983
ACO
6420 if (crtc_state->base.enable && crtc_state->has_pch_encoder)
6421 return crtc_state->fdi_lanes;
d272ddfa
VS
6422
6423 return 0;
6424}
6425
6d293983 6426static int ironlake_check_fdi_lanes(struct drm_device *dev, enum pipe pipe,
5cec258b 6427 struct intel_crtc_state *pipe_config)
1857e1da 6428{
6d293983
ACO
6429 struct drm_atomic_state *state = pipe_config->base.state;
6430 struct intel_crtc *other_crtc;
6431 struct intel_crtc_state *other_crtc_state;
6432
1857e1da
DV
6433 DRM_DEBUG_KMS("checking fdi config on pipe %c, lanes %i\n",
6434 pipe_name(pipe), pipe_config->fdi_lanes);
6435 if (pipe_config->fdi_lanes > 4) {
6436 DRM_DEBUG_KMS("invalid fdi lane config on pipe %c: %i lanes\n",
6437 pipe_name(pipe), pipe_config->fdi_lanes);
6d293983 6438 return -EINVAL;
1857e1da
DV
6439 }
6440
bafb6553 6441 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
1857e1da
DV
6442 if (pipe_config->fdi_lanes > 2) {
6443 DRM_DEBUG_KMS("only 2 lanes on haswell, required: %i lanes\n",
6444 pipe_config->fdi_lanes);
6d293983 6445 return -EINVAL;
1857e1da 6446 } else {
6d293983 6447 return 0;
1857e1da
DV
6448 }
6449 }
6450
6451 if (INTEL_INFO(dev)->num_pipes == 2)
6d293983 6452 return 0;
1857e1da
DV
6453
6454 /* Ivybridge 3 pipe is really complicated */
6455 switch (pipe) {
6456 case PIPE_A:
6d293983 6457 return 0;
1857e1da 6458 case PIPE_B:
6d293983
ACO
6459 if (pipe_config->fdi_lanes <= 2)
6460 return 0;
6461
6462 other_crtc = to_intel_crtc(intel_get_crtc_for_pipe(dev, PIPE_C));
6463 other_crtc_state =
6464 intel_atomic_get_crtc_state(state, other_crtc);
6465 if (IS_ERR(other_crtc_state))
6466 return PTR_ERR(other_crtc_state);
6467
6468 if (pipe_required_fdi_lanes(other_crtc_state) > 0) {
1857e1da
DV
6469 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
6470 pipe_name(pipe), pipe_config->fdi_lanes);
6d293983 6471 return -EINVAL;
1857e1da 6472 }
6d293983 6473 return 0;
1857e1da 6474 case PIPE_C:
251cc67c
VS
6475 if (pipe_config->fdi_lanes > 2) {
6476 DRM_DEBUG_KMS("only 2 lanes on pipe %c: required %i lanes\n",
6477 pipe_name(pipe), pipe_config->fdi_lanes);
6d293983 6478 return -EINVAL;
251cc67c 6479 }
6d293983
ACO
6480
6481 other_crtc = to_intel_crtc(intel_get_crtc_for_pipe(dev, PIPE_B));
6482 other_crtc_state =
6483 intel_atomic_get_crtc_state(state, other_crtc);
6484 if (IS_ERR(other_crtc_state))
6485 return PTR_ERR(other_crtc_state);
6486
6487 if (pipe_required_fdi_lanes(other_crtc_state) > 2) {
1857e1da 6488 DRM_DEBUG_KMS("fdi link B uses too many lanes to enable link C\n");
6d293983 6489 return -EINVAL;
1857e1da 6490 }
6d293983 6491 return 0;
1857e1da
DV
6492 default:
6493 BUG();
6494 }
6495}
6496
e29c22c0
DV
6497#define RETRY 1
6498static int ironlake_fdi_compute_config(struct intel_crtc *intel_crtc,
5cec258b 6499 struct intel_crtc_state *pipe_config)
877d48d5 6500{
1857e1da 6501 struct drm_device *dev = intel_crtc->base.dev;
7c5f93b0 6502 const struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
6d293983
ACO
6503 int lane, link_bw, fdi_dotclock, ret;
6504 bool needs_recompute = false;
877d48d5 6505
e29c22c0 6506retry:
877d48d5
DV
6507 /* FDI is a binary signal running at ~2.7GHz, encoding
6508 * each output octet as 10 bits. The actual frequency
6509 * is stored as a divider into a 100MHz clock, and the
6510 * mode pixel clock is stored in units of 1KHz.
6511 * Hence the bw of each lane in terms of the mode signal
6512 * is:
6513 */
6514 link_bw = intel_fdi_link_freq(dev) * MHz(100)/KHz(1)/10;
6515
241bfc38 6516 fdi_dotclock = adjusted_mode->crtc_clock;
877d48d5 6517
2bd89a07 6518 lane = ironlake_get_lanes_required(fdi_dotclock, link_bw,
877d48d5
DV
6519 pipe_config->pipe_bpp);
6520
6521 pipe_config->fdi_lanes = lane;
6522
2bd89a07 6523 intel_link_compute_m_n(pipe_config->pipe_bpp, lane, fdi_dotclock,
877d48d5 6524 link_bw, &pipe_config->fdi_m_n);
1857e1da 6525
6d293983
ACO
6526 ret = ironlake_check_fdi_lanes(intel_crtc->base.dev,
6527 intel_crtc->pipe, pipe_config);
6528 if (ret == -EINVAL && pipe_config->pipe_bpp > 6*3) {
e29c22c0
DV
6529 pipe_config->pipe_bpp -= 2*3;
6530 DRM_DEBUG_KMS("fdi link bw constraint, reducing pipe bpp to %i\n",
6531 pipe_config->pipe_bpp);
6532 needs_recompute = true;
6533 pipe_config->bw_constrained = true;
6534
6535 goto retry;
6536 }
6537
6538 if (needs_recompute)
6539 return RETRY;
6540
6d293983 6541 return ret;
877d48d5
DV
6542}
6543
8cfb3407
VS
6544static bool pipe_config_supports_ips(struct drm_i915_private *dev_priv,
6545 struct intel_crtc_state *pipe_config)
6546{
6547 if (pipe_config->pipe_bpp > 24)
6548 return false;
6549
6550 /* HSW can handle pixel rate up to cdclk? */
6551 if (IS_HASWELL(dev_priv->dev))
6552 return true;
6553
6554 /*
b432e5cf
VS
6555 * We compare against max which means we must take
6556 * the increased cdclk requirement into account when
6557 * calculating the new cdclk.
6558 *
6559 * Should measure whether using a lower cdclk w/o IPS
8cfb3407
VS
6560 */
6561 return ilk_pipe_pixel_rate(pipe_config) <=
6562 dev_priv->max_cdclk_freq * 95 / 100;
6563}
6564
42db64ef 6565static void hsw_compute_ips_config(struct intel_crtc *crtc,
5cec258b 6566 struct intel_crtc_state *pipe_config)
42db64ef 6567{
8cfb3407
VS
6568 struct drm_device *dev = crtc->base.dev;
6569 struct drm_i915_private *dev_priv = dev->dev_private;
6570
d330a953 6571 pipe_config->ips_enabled = i915.enable_ips &&
8cfb3407
VS
6572 hsw_crtc_supports_ips(crtc) &&
6573 pipe_config_supports_ips(dev_priv, pipe_config);
42db64ef
PZ
6574}
6575
a43f6e0f 6576static int intel_crtc_compute_config(struct intel_crtc *crtc,
5cec258b 6577 struct intel_crtc_state *pipe_config)
79e53945 6578{
a43f6e0f 6579 struct drm_device *dev = crtc->base.dev;
8bd31e67 6580 struct drm_i915_private *dev_priv = dev->dev_private;
7c5f93b0 6581 const struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
89749350 6582
ad3a4479 6583 /* FIXME should check pixel clock limits on all platforms */
cf532bb2 6584 if (INTEL_INFO(dev)->gen < 4) {
44913155 6585 int clock_limit = dev_priv->max_cdclk_freq;
cf532bb2
VS
6586
6587 /*
6588 * Enable pixel doubling when the dot clock
6589 * is > 90% of the (display) core speed.
6590 *
b397c96b
VS
6591 * GDG double wide on either pipe,
6592 * otherwise pipe A only.
cf532bb2 6593 */
b397c96b 6594 if ((crtc->pipe == PIPE_A || IS_I915G(dev)) &&
241bfc38 6595 adjusted_mode->crtc_clock > clock_limit * 9 / 10) {
ad3a4479 6596 clock_limit *= 2;
cf532bb2 6597 pipe_config->double_wide = true;
ad3a4479
VS
6598 }
6599
241bfc38 6600 if (adjusted_mode->crtc_clock > clock_limit * 9 / 10)
e29c22c0 6601 return -EINVAL;
2c07245f 6602 }
89749350 6603
1d1d0e27
VS
6604 /*
6605 * Pipe horizontal size must be even in:
6606 * - DVO ganged mode
6607 * - LVDS dual channel mode
6608 * - Double wide pipe
6609 */
a93e255f 6610 if ((intel_pipe_will_have_type(pipe_config, INTEL_OUTPUT_LVDS) &&
1d1d0e27
VS
6611 intel_is_dual_link_lvds(dev)) || pipe_config->double_wide)
6612 pipe_config->pipe_src_w &= ~1;
6613
8693a824
DL
6614 /* Cantiga+ cannot handle modes with a hsync front porch of 0.
6615 * WaPruneModeWithIncorrectHsyncOffset:ctg,elk,ilk,snb,ivb,vlv,hsw.
44f46b42
CW
6616 */
6617 if ((INTEL_INFO(dev)->gen > 4 || IS_G4X(dev)) &&
aad941d5 6618 adjusted_mode->crtc_hsync_start == adjusted_mode->crtc_hdisplay)
e29c22c0 6619 return -EINVAL;
44f46b42 6620
f5adf94e 6621 if (HAS_IPS(dev))
a43f6e0f
DV
6622 hsw_compute_ips_config(crtc, pipe_config);
6623
877d48d5 6624 if (pipe_config->has_pch_encoder)
a43f6e0f 6625 return ironlake_fdi_compute_config(crtc, pipe_config);
877d48d5 6626
cf5a15be 6627 return 0;
79e53945
JB
6628}
6629
1652d19e
VS
6630static int skylake_get_display_clock_speed(struct drm_device *dev)
6631{
6632 struct drm_i915_private *dev_priv = to_i915(dev);
6633 uint32_t lcpll1 = I915_READ(LCPLL1_CTL);
6634 uint32_t cdctl = I915_READ(CDCLK_CTL);
6635 uint32_t linkrate;
6636
414355a7 6637 if (!(lcpll1 & LCPLL_PLL_ENABLE))
1652d19e 6638 return 24000; /* 24MHz is the cd freq with NSSC ref */
1652d19e
VS
6639
6640 if ((cdctl & CDCLK_FREQ_SEL_MASK) == CDCLK_FREQ_540)
6641 return 540000;
6642
6643 linkrate = (I915_READ(DPLL_CTRL1) &
71cd8423 6644 DPLL_CTRL1_LINK_RATE_MASK(SKL_DPLL0)) >> 1;
1652d19e 6645
71cd8423
DL
6646 if (linkrate == DPLL_CTRL1_LINK_RATE_2160 ||
6647 linkrate == DPLL_CTRL1_LINK_RATE_1080) {
1652d19e
VS
6648 /* vco 8640 */
6649 switch (cdctl & CDCLK_FREQ_SEL_MASK) {
6650 case CDCLK_FREQ_450_432:
6651 return 432000;
6652 case CDCLK_FREQ_337_308:
6653 return 308570;
6654 case CDCLK_FREQ_675_617:
6655 return 617140;
6656 default:
6657 WARN(1, "Unknown cd freq selection\n");
6658 }
6659 } else {
6660 /* vco 8100 */
6661 switch (cdctl & CDCLK_FREQ_SEL_MASK) {
6662 case CDCLK_FREQ_450_432:
6663 return 450000;
6664 case CDCLK_FREQ_337_308:
6665 return 337500;
6666 case CDCLK_FREQ_675_617:
6667 return 675000;
6668 default:
6669 WARN(1, "Unknown cd freq selection\n");
6670 }
6671 }
6672
6673 /* error case, do as if DPLL0 isn't enabled */
6674 return 24000;
6675}
6676
acd3f3d3
BP
6677static int broxton_get_display_clock_speed(struct drm_device *dev)
6678{
6679 struct drm_i915_private *dev_priv = to_i915(dev);
6680 uint32_t cdctl = I915_READ(CDCLK_CTL);
6681 uint32_t pll_ratio = I915_READ(BXT_DE_PLL_CTL) & BXT_DE_PLL_RATIO_MASK;
6682 uint32_t pll_enab = I915_READ(BXT_DE_PLL_ENABLE);
6683 int cdclk;
6684
6685 if (!(pll_enab & BXT_DE_PLL_PLL_ENABLE))
6686 return 19200;
6687
6688 cdclk = 19200 * pll_ratio / 2;
6689
6690 switch (cdctl & BXT_CDCLK_CD2X_DIV_SEL_MASK) {
6691 case BXT_CDCLK_CD2X_DIV_SEL_1:
6692 return cdclk; /* 576MHz or 624MHz */
6693 case BXT_CDCLK_CD2X_DIV_SEL_1_5:
6694 return cdclk * 2 / 3; /* 384MHz */
6695 case BXT_CDCLK_CD2X_DIV_SEL_2:
6696 return cdclk / 2; /* 288MHz */
6697 case BXT_CDCLK_CD2X_DIV_SEL_4:
6698 return cdclk / 4; /* 144MHz */
6699 }
6700
6701 /* error case, do as if DE PLL isn't enabled */
6702 return 19200;
6703}
6704
1652d19e
VS
6705static int broadwell_get_display_clock_speed(struct drm_device *dev)
6706{
6707 struct drm_i915_private *dev_priv = dev->dev_private;
6708 uint32_t lcpll = I915_READ(LCPLL_CTL);
6709 uint32_t freq = lcpll & LCPLL_CLK_FREQ_MASK;
6710
6711 if (lcpll & LCPLL_CD_SOURCE_FCLK)
6712 return 800000;
6713 else if (I915_READ(FUSE_STRAP) & HSW_CDCLK_LIMIT)
6714 return 450000;
6715 else if (freq == LCPLL_CLK_FREQ_450)
6716 return 450000;
6717 else if (freq == LCPLL_CLK_FREQ_54O_BDW)
6718 return 540000;
6719 else if (freq == LCPLL_CLK_FREQ_337_5_BDW)
6720 return 337500;
6721 else
6722 return 675000;
6723}
6724
6725static int haswell_get_display_clock_speed(struct drm_device *dev)
6726{
6727 struct drm_i915_private *dev_priv = dev->dev_private;
6728 uint32_t lcpll = I915_READ(LCPLL_CTL);
6729 uint32_t freq = lcpll & LCPLL_CLK_FREQ_MASK;
6730
6731 if (lcpll & LCPLL_CD_SOURCE_FCLK)
6732 return 800000;
6733 else if (I915_READ(FUSE_STRAP) & HSW_CDCLK_LIMIT)
6734 return 450000;
6735 else if (freq == LCPLL_CLK_FREQ_450)
6736 return 450000;
6737 else if (IS_HSW_ULT(dev))
6738 return 337500;
6739 else
6740 return 540000;
79e53945
JB
6741}
6742
25eb05fc
JB
6743static int valleyview_get_display_clock_speed(struct drm_device *dev)
6744{
bfa7df01
VS
6745 return vlv_get_cck_clock_hpll(to_i915(dev), "cdclk",
6746 CCK_DISPLAY_CLOCK_CONTROL);
25eb05fc
JB
6747}
6748
b37a6434
VS
6749static int ilk_get_display_clock_speed(struct drm_device *dev)
6750{
6751 return 450000;
6752}
6753
e70236a8
JB
6754static int i945_get_display_clock_speed(struct drm_device *dev)
6755{
6756 return 400000;
6757}
79e53945 6758
e70236a8 6759static int i915_get_display_clock_speed(struct drm_device *dev)
79e53945 6760{
e907f170 6761 return 333333;
e70236a8 6762}
79e53945 6763
e70236a8
JB
6764static int i9xx_misc_get_display_clock_speed(struct drm_device *dev)
6765{
6766 return 200000;
6767}
79e53945 6768
257a7ffc
DV
6769static int pnv_get_display_clock_speed(struct drm_device *dev)
6770{
6771 u16 gcfgc = 0;
6772
6773 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
6774
6775 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
6776 case GC_DISPLAY_CLOCK_267_MHZ_PNV:
e907f170 6777 return 266667;
257a7ffc 6778 case GC_DISPLAY_CLOCK_333_MHZ_PNV:
e907f170 6779 return 333333;
257a7ffc 6780 case GC_DISPLAY_CLOCK_444_MHZ_PNV:
e907f170 6781 return 444444;
257a7ffc
DV
6782 case GC_DISPLAY_CLOCK_200_MHZ_PNV:
6783 return 200000;
6784 default:
6785 DRM_ERROR("Unknown pnv display core clock 0x%04x\n", gcfgc);
6786 case GC_DISPLAY_CLOCK_133_MHZ_PNV:
e907f170 6787 return 133333;
257a7ffc 6788 case GC_DISPLAY_CLOCK_167_MHZ_PNV:
e907f170 6789 return 166667;
257a7ffc
DV
6790 }
6791}
6792
e70236a8
JB
6793static int i915gm_get_display_clock_speed(struct drm_device *dev)
6794{
6795 u16 gcfgc = 0;
79e53945 6796
e70236a8
JB
6797 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
6798
6799 if (gcfgc & GC_LOW_FREQUENCY_ENABLE)
e907f170 6800 return 133333;
e70236a8
JB
6801 else {
6802 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
6803 case GC_DISPLAY_CLOCK_333_MHZ:
e907f170 6804 return 333333;
e70236a8
JB
6805 default:
6806 case GC_DISPLAY_CLOCK_190_200_MHZ:
6807 return 190000;
79e53945 6808 }
e70236a8
JB
6809 }
6810}
6811
6812static int i865_get_display_clock_speed(struct drm_device *dev)
6813{
e907f170 6814 return 266667;
e70236a8
JB
6815}
6816
1b1d2716 6817static int i85x_get_display_clock_speed(struct drm_device *dev)
e70236a8
JB
6818{
6819 u16 hpllcc = 0;
1b1d2716 6820
65cd2b3f
VS
6821 /*
6822 * 852GM/852GMV only supports 133 MHz and the HPLLCC
6823 * encoding is different :(
6824 * FIXME is this the right way to detect 852GM/852GMV?
6825 */
6826 if (dev->pdev->revision == 0x1)
6827 return 133333;
6828
1b1d2716
VS
6829 pci_bus_read_config_word(dev->pdev->bus,
6830 PCI_DEVFN(0, 3), HPLLCC, &hpllcc);
6831
e70236a8
JB
6832 /* Assume that the hardware is in the high speed state. This
6833 * should be the default.
6834 */
6835 switch (hpllcc & GC_CLOCK_CONTROL_MASK) {
6836 case GC_CLOCK_133_200:
1b1d2716 6837 case GC_CLOCK_133_200_2:
e70236a8
JB
6838 case GC_CLOCK_100_200:
6839 return 200000;
6840 case GC_CLOCK_166_250:
6841 return 250000;
6842 case GC_CLOCK_100_133:
e907f170 6843 return 133333;
1b1d2716
VS
6844 case GC_CLOCK_133_266:
6845 case GC_CLOCK_133_266_2:
6846 case GC_CLOCK_166_266:
6847 return 266667;
e70236a8 6848 }
79e53945 6849
e70236a8
JB
6850 /* Shouldn't happen */
6851 return 0;
6852}
79e53945 6853
e70236a8
JB
6854static int i830_get_display_clock_speed(struct drm_device *dev)
6855{
e907f170 6856 return 133333;
79e53945
JB
6857}
6858
34edce2f
VS
6859static unsigned int intel_hpll_vco(struct drm_device *dev)
6860{
6861 struct drm_i915_private *dev_priv = dev->dev_private;
6862 static const unsigned int blb_vco[8] = {
6863 [0] = 3200000,
6864 [1] = 4000000,
6865 [2] = 5333333,
6866 [3] = 4800000,
6867 [4] = 6400000,
6868 };
6869 static const unsigned int pnv_vco[8] = {
6870 [0] = 3200000,
6871 [1] = 4000000,
6872 [2] = 5333333,
6873 [3] = 4800000,
6874 [4] = 2666667,
6875 };
6876 static const unsigned int cl_vco[8] = {
6877 [0] = 3200000,
6878 [1] = 4000000,
6879 [2] = 5333333,
6880 [3] = 6400000,
6881 [4] = 3333333,
6882 [5] = 3566667,
6883 [6] = 4266667,
6884 };
6885 static const unsigned int elk_vco[8] = {
6886 [0] = 3200000,
6887 [1] = 4000000,
6888 [2] = 5333333,
6889 [3] = 4800000,
6890 };
6891 static const unsigned int ctg_vco[8] = {
6892 [0] = 3200000,
6893 [1] = 4000000,
6894 [2] = 5333333,
6895 [3] = 6400000,
6896 [4] = 2666667,
6897 [5] = 4266667,
6898 };
6899 const unsigned int *vco_table;
6900 unsigned int vco;
6901 uint8_t tmp = 0;
6902
6903 /* FIXME other chipsets? */
6904 if (IS_GM45(dev))
6905 vco_table = ctg_vco;
6906 else if (IS_G4X(dev))
6907 vco_table = elk_vco;
6908 else if (IS_CRESTLINE(dev))
6909 vco_table = cl_vco;
6910 else if (IS_PINEVIEW(dev))
6911 vco_table = pnv_vco;
6912 else if (IS_G33(dev))
6913 vco_table = blb_vco;
6914 else
6915 return 0;
6916
6917 tmp = I915_READ(IS_MOBILE(dev) ? HPLLVCO_MOBILE : HPLLVCO);
6918
6919 vco = vco_table[tmp & 0x7];
6920 if (vco == 0)
6921 DRM_ERROR("Bad HPLL VCO (HPLLVCO=0x%02x)\n", tmp);
6922 else
6923 DRM_DEBUG_KMS("HPLL VCO %u kHz\n", vco);
6924
6925 return vco;
6926}
6927
6928static int gm45_get_display_clock_speed(struct drm_device *dev)
6929{
6930 unsigned int cdclk_sel, vco = intel_hpll_vco(dev);
6931 uint16_t tmp = 0;
6932
6933 pci_read_config_word(dev->pdev, GCFGC, &tmp);
6934
6935 cdclk_sel = (tmp >> 12) & 0x1;
6936
6937 switch (vco) {
6938 case 2666667:
6939 case 4000000:
6940 case 5333333:
6941 return cdclk_sel ? 333333 : 222222;
6942 case 3200000:
6943 return cdclk_sel ? 320000 : 228571;
6944 default:
6945 DRM_ERROR("Unable to determine CDCLK. HPLL VCO=%u, CFGC=0x%04x\n", vco, tmp);
6946 return 222222;
6947 }
6948}
6949
6950static int i965gm_get_display_clock_speed(struct drm_device *dev)
6951{
6952 static const uint8_t div_3200[] = { 16, 10, 8 };
6953 static const uint8_t div_4000[] = { 20, 12, 10 };
6954 static const uint8_t div_5333[] = { 24, 16, 14 };
6955 const uint8_t *div_table;
6956 unsigned int cdclk_sel, vco = intel_hpll_vco(dev);
6957 uint16_t tmp = 0;
6958
6959 pci_read_config_word(dev->pdev, GCFGC, &tmp);
6960
6961 cdclk_sel = ((tmp >> 8) & 0x1f) - 1;
6962
6963 if (cdclk_sel >= ARRAY_SIZE(div_3200))
6964 goto fail;
6965
6966 switch (vco) {
6967 case 3200000:
6968 div_table = div_3200;
6969 break;
6970 case 4000000:
6971 div_table = div_4000;
6972 break;
6973 case 5333333:
6974 div_table = div_5333;
6975 break;
6976 default:
6977 goto fail;
6978 }
6979
6980 return DIV_ROUND_CLOSEST(vco, div_table[cdclk_sel]);
6981
caf4e252 6982fail:
34edce2f
VS
6983 DRM_ERROR("Unable to determine CDCLK. HPLL VCO=%u kHz, CFGC=0x%04x\n", vco, tmp);
6984 return 200000;
6985}
6986
6987static int g33_get_display_clock_speed(struct drm_device *dev)
6988{
6989 static const uint8_t div_3200[] = { 12, 10, 8, 7, 5, 16 };
6990 static const uint8_t div_4000[] = { 14, 12, 10, 8, 6, 20 };
6991 static const uint8_t div_4800[] = { 20, 14, 12, 10, 8, 24 };
6992 static const uint8_t div_5333[] = { 20, 16, 12, 12, 8, 28 };
6993 const uint8_t *div_table;
6994 unsigned int cdclk_sel, vco = intel_hpll_vco(dev);
6995 uint16_t tmp = 0;
6996
6997 pci_read_config_word(dev->pdev, GCFGC, &tmp);
6998
6999 cdclk_sel = (tmp >> 4) & 0x7;
7000
7001 if (cdclk_sel >= ARRAY_SIZE(div_3200))
7002 goto fail;
7003
7004 switch (vco) {
7005 case 3200000:
7006 div_table = div_3200;
7007 break;
7008 case 4000000:
7009 div_table = div_4000;
7010 break;
7011 case 4800000:
7012 div_table = div_4800;
7013 break;
7014 case 5333333:
7015 div_table = div_5333;
7016 break;
7017 default:
7018 goto fail;
7019 }
7020
7021 return DIV_ROUND_CLOSEST(vco, div_table[cdclk_sel]);
7022
caf4e252 7023fail:
34edce2f
VS
7024 DRM_ERROR("Unable to determine CDCLK. HPLL VCO=%u kHz, CFGC=0x%08x\n", vco, tmp);
7025 return 190476;
7026}
7027
2c07245f 7028static void
a65851af 7029intel_reduce_m_n_ratio(uint32_t *num, uint32_t *den)
2c07245f 7030{
a65851af
VS
7031 while (*num > DATA_LINK_M_N_MASK ||
7032 *den > DATA_LINK_M_N_MASK) {
2c07245f
ZW
7033 *num >>= 1;
7034 *den >>= 1;
7035 }
7036}
7037
a65851af
VS
7038static void compute_m_n(unsigned int m, unsigned int n,
7039 uint32_t *ret_m, uint32_t *ret_n)
7040{
7041 *ret_n = min_t(unsigned int, roundup_pow_of_two(n), DATA_LINK_N_MAX);
7042 *ret_m = div_u64((uint64_t) m * *ret_n, n);
7043 intel_reduce_m_n_ratio(ret_m, ret_n);
7044}
7045
e69d0bc1
DV
7046void
7047intel_link_compute_m_n(int bits_per_pixel, int nlanes,
7048 int pixel_clock, int link_clock,
7049 struct intel_link_m_n *m_n)
2c07245f 7050{
e69d0bc1 7051 m_n->tu = 64;
a65851af
VS
7052
7053 compute_m_n(bits_per_pixel * pixel_clock,
7054 link_clock * nlanes * 8,
7055 &m_n->gmch_m, &m_n->gmch_n);
7056
7057 compute_m_n(pixel_clock, link_clock,
7058 &m_n->link_m, &m_n->link_n);
2c07245f
ZW
7059}
7060
a7615030
CW
7061static inline bool intel_panel_use_ssc(struct drm_i915_private *dev_priv)
7062{
d330a953
JN
7063 if (i915.panel_use_ssc >= 0)
7064 return i915.panel_use_ssc != 0;
41aa3448 7065 return dev_priv->vbt.lvds_use_ssc
435793df 7066 && !(dev_priv->quirks & QUIRK_LVDS_SSC_DISABLE);
a7615030
CW
7067}
7068
a93e255f
ACO
7069static int i9xx_get_refclk(const struct intel_crtc_state *crtc_state,
7070 int num_connectors)
c65d77d8 7071{
a93e255f 7072 struct drm_device *dev = crtc_state->base.crtc->dev;
c65d77d8
JB
7073 struct drm_i915_private *dev_priv = dev->dev_private;
7074 int refclk;
7075
a93e255f
ACO
7076 WARN_ON(!crtc_state->base.state);
7077
5ab7b0b7 7078 if (IS_VALLEYVIEW(dev) || IS_BROXTON(dev)) {
9a0ea498 7079 refclk = 100000;
a93e255f 7080 } else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
c65d77d8 7081 intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
e91e941b
VS
7082 refclk = dev_priv->vbt.lvds_ssc_freq;
7083 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
c65d77d8
JB
7084 } else if (!IS_GEN2(dev)) {
7085 refclk = 96000;
7086 } else {
7087 refclk = 48000;
7088 }
7089
7090 return refclk;
7091}
7092
7429e9d4 7093static uint32_t pnv_dpll_compute_fp(struct dpll *dpll)
c65d77d8 7094{
7df00d7a 7095 return (1 << dpll->n) << 16 | dpll->m2;
7429e9d4 7096}
f47709a9 7097
7429e9d4
DV
7098static uint32_t i9xx_dpll_compute_fp(struct dpll *dpll)
7099{
7100 return dpll->n << 16 | dpll->m1 << 8 | dpll->m2;
c65d77d8
JB
7101}
7102
f47709a9 7103static void i9xx_update_pll_dividers(struct intel_crtc *crtc,
190f68c5 7104 struct intel_crtc_state *crtc_state,
a7516a05
JB
7105 intel_clock_t *reduced_clock)
7106{
f47709a9 7107 struct drm_device *dev = crtc->base.dev;
a7516a05
JB
7108 u32 fp, fp2 = 0;
7109
7110 if (IS_PINEVIEW(dev)) {
190f68c5 7111 fp = pnv_dpll_compute_fp(&crtc_state->dpll);
a7516a05 7112 if (reduced_clock)
7429e9d4 7113 fp2 = pnv_dpll_compute_fp(reduced_clock);
a7516a05 7114 } else {
190f68c5 7115 fp = i9xx_dpll_compute_fp(&crtc_state->dpll);
a7516a05 7116 if (reduced_clock)
7429e9d4 7117 fp2 = i9xx_dpll_compute_fp(reduced_clock);
a7516a05
JB
7118 }
7119
190f68c5 7120 crtc_state->dpll_hw_state.fp0 = fp;
a7516a05 7121
f47709a9 7122 crtc->lowfreq_avail = false;
a93e255f 7123 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
ab585dea 7124 reduced_clock) {
190f68c5 7125 crtc_state->dpll_hw_state.fp1 = fp2;
f47709a9 7126 crtc->lowfreq_avail = true;
a7516a05 7127 } else {
190f68c5 7128 crtc_state->dpll_hw_state.fp1 = fp;
a7516a05
JB
7129 }
7130}
7131
5e69f97f
CML
7132static void vlv_pllb_recal_opamp(struct drm_i915_private *dev_priv, enum pipe
7133 pipe)
89b667f8
JB
7134{
7135 u32 reg_val;
7136
7137 /*
7138 * PLLB opamp always calibrates to max value of 0x3f, force enable it
7139 * and set it to a reasonable value instead.
7140 */
ab3c759a 7141 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
89b667f8
JB
7142 reg_val &= 0xffffff00;
7143 reg_val |= 0x00000030;
ab3c759a 7144 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
89b667f8 7145
ab3c759a 7146 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
89b667f8
JB
7147 reg_val &= 0x8cffffff;
7148 reg_val = 0x8c000000;
ab3c759a 7149 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
89b667f8 7150
ab3c759a 7151 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
89b667f8 7152 reg_val &= 0xffffff00;
ab3c759a 7153 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
89b667f8 7154
ab3c759a 7155 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
89b667f8
JB
7156 reg_val &= 0x00ffffff;
7157 reg_val |= 0xb0000000;
ab3c759a 7158 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
89b667f8
JB
7159}
7160
b551842d
DV
7161static void intel_pch_transcoder_set_m_n(struct intel_crtc *crtc,
7162 struct intel_link_m_n *m_n)
7163{
7164 struct drm_device *dev = crtc->base.dev;
7165 struct drm_i915_private *dev_priv = dev->dev_private;
7166 int pipe = crtc->pipe;
7167
e3b95f1e
DV
7168 I915_WRITE(PCH_TRANS_DATA_M1(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
7169 I915_WRITE(PCH_TRANS_DATA_N1(pipe), m_n->gmch_n);
7170 I915_WRITE(PCH_TRANS_LINK_M1(pipe), m_n->link_m);
7171 I915_WRITE(PCH_TRANS_LINK_N1(pipe), m_n->link_n);
b551842d
DV
7172}
7173
7174static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
f769cd24
VK
7175 struct intel_link_m_n *m_n,
7176 struct intel_link_m_n *m2_n2)
b551842d
DV
7177{
7178 struct drm_device *dev = crtc->base.dev;
7179 struct drm_i915_private *dev_priv = dev->dev_private;
7180 int pipe = crtc->pipe;
6e3c9717 7181 enum transcoder transcoder = crtc->config->cpu_transcoder;
b551842d
DV
7182
7183 if (INTEL_INFO(dev)->gen >= 5) {
7184 I915_WRITE(PIPE_DATA_M1(transcoder), TU_SIZE(m_n->tu) | m_n->gmch_m);
7185 I915_WRITE(PIPE_DATA_N1(transcoder), m_n->gmch_n);
7186 I915_WRITE(PIPE_LINK_M1(transcoder), m_n->link_m);
7187 I915_WRITE(PIPE_LINK_N1(transcoder), m_n->link_n);
f769cd24
VK
7188 /* M2_N2 registers to be set only for gen < 8 (M2_N2 available
7189 * for gen < 8) and if DRRS is supported (to make sure the
7190 * registers are not unnecessarily accessed).
7191 */
44395bfe 7192 if (m2_n2 && (IS_CHERRYVIEW(dev) || INTEL_INFO(dev)->gen < 8) &&
6e3c9717 7193 crtc->config->has_drrs) {
f769cd24
VK
7194 I915_WRITE(PIPE_DATA_M2(transcoder),
7195 TU_SIZE(m2_n2->tu) | m2_n2->gmch_m);
7196 I915_WRITE(PIPE_DATA_N2(transcoder), m2_n2->gmch_n);
7197 I915_WRITE(PIPE_LINK_M2(transcoder), m2_n2->link_m);
7198 I915_WRITE(PIPE_LINK_N2(transcoder), m2_n2->link_n);
7199 }
b551842d 7200 } else {
e3b95f1e
DV
7201 I915_WRITE(PIPE_DATA_M_G4X(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
7202 I915_WRITE(PIPE_DATA_N_G4X(pipe), m_n->gmch_n);
7203 I915_WRITE(PIPE_LINK_M_G4X(pipe), m_n->link_m);
7204 I915_WRITE(PIPE_LINK_N_G4X(pipe), m_n->link_n);
b551842d
DV
7205 }
7206}
7207
fe3cd48d 7208void intel_dp_set_m_n(struct intel_crtc *crtc, enum link_m_n_set m_n)
03afc4a2 7209{
fe3cd48d
R
7210 struct intel_link_m_n *dp_m_n, *dp_m2_n2 = NULL;
7211
7212 if (m_n == M1_N1) {
7213 dp_m_n = &crtc->config->dp_m_n;
7214 dp_m2_n2 = &crtc->config->dp_m2_n2;
7215 } else if (m_n == M2_N2) {
7216
7217 /*
7218 * M2_N2 registers are not supported. Hence m2_n2 divider value
7219 * needs to be programmed into M1_N1.
7220 */
7221 dp_m_n = &crtc->config->dp_m2_n2;
7222 } else {
7223 DRM_ERROR("Unsupported divider value\n");
7224 return;
7225 }
7226
6e3c9717
ACO
7227 if (crtc->config->has_pch_encoder)
7228 intel_pch_transcoder_set_m_n(crtc, &crtc->config->dp_m_n);
03afc4a2 7229 else
fe3cd48d 7230 intel_cpu_transcoder_set_m_n(crtc, dp_m_n, dp_m2_n2);
03afc4a2
DV
7231}
7232
251ac862
DV
7233static void vlv_compute_dpll(struct intel_crtc *crtc,
7234 struct intel_crtc_state *pipe_config)
bdd4b6a6
DV
7235{
7236 u32 dpll, dpll_md;
7237
7238 /*
7239 * Enable DPIO clock input. We should never disable the reference
7240 * clock for pipe B, since VGA hotplug / manual detection depends
7241 * on it.
7242 */
60bfe44f
VS
7243 dpll = DPLL_EXT_BUFFER_ENABLE_VLV | DPLL_REF_CLK_ENABLE_VLV |
7244 DPLL_VGA_MODE_DIS | DPLL_INTEGRATED_REF_CLK_VLV;
bdd4b6a6
DV
7245 /* We should never disable this, set it here for state tracking */
7246 if (crtc->pipe == PIPE_B)
7247 dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
7248 dpll |= DPLL_VCO_ENABLE;
d288f65f 7249 pipe_config->dpll_hw_state.dpll = dpll;
bdd4b6a6 7250
d288f65f 7251 dpll_md = (pipe_config->pixel_multiplier - 1)
bdd4b6a6 7252 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
d288f65f 7253 pipe_config->dpll_hw_state.dpll_md = dpll_md;
bdd4b6a6
DV
7254}
7255
d288f65f 7256static void vlv_prepare_pll(struct intel_crtc *crtc,
5cec258b 7257 const struct intel_crtc_state *pipe_config)
a0c4da24 7258{
f47709a9 7259 struct drm_device *dev = crtc->base.dev;
a0c4da24 7260 struct drm_i915_private *dev_priv = dev->dev_private;
f47709a9 7261 int pipe = crtc->pipe;
bdd4b6a6 7262 u32 mdiv;
a0c4da24 7263 u32 bestn, bestm1, bestm2, bestp1, bestp2;
bdd4b6a6 7264 u32 coreclk, reg_val;
a0c4da24 7265
a580516d 7266 mutex_lock(&dev_priv->sb_lock);
09153000 7267
d288f65f
VS
7268 bestn = pipe_config->dpll.n;
7269 bestm1 = pipe_config->dpll.m1;
7270 bestm2 = pipe_config->dpll.m2;
7271 bestp1 = pipe_config->dpll.p1;
7272 bestp2 = pipe_config->dpll.p2;
a0c4da24 7273
89b667f8
JB
7274 /* See eDP HDMI DPIO driver vbios notes doc */
7275
7276 /* PLL B needs special handling */
bdd4b6a6 7277 if (pipe == PIPE_B)
5e69f97f 7278 vlv_pllb_recal_opamp(dev_priv, pipe);
89b667f8
JB
7279
7280 /* Set up Tx target for periodic Rcomp update */
ab3c759a 7281 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9_BCAST, 0x0100000f);
89b667f8
JB
7282
7283 /* Disable target IRef on PLL */
ab3c759a 7284 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW8(pipe));
89b667f8 7285 reg_val &= 0x00ffffff;
ab3c759a 7286 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW8(pipe), reg_val);
89b667f8
JB
7287
7288 /* Disable fast lock */
ab3c759a 7289 vlv_dpio_write(dev_priv, pipe, VLV_CMN_DW0, 0x610);
89b667f8
JB
7290
7291 /* Set idtafcrecal before PLL is enabled */
a0c4da24
JB
7292 mdiv = ((bestm1 << DPIO_M1DIV_SHIFT) | (bestm2 & DPIO_M2DIV_MASK));
7293 mdiv |= ((bestp1 << DPIO_P1_SHIFT) | (bestp2 << DPIO_P2_SHIFT));
7294 mdiv |= ((bestn << DPIO_N_SHIFT));
a0c4da24 7295 mdiv |= (1 << DPIO_K_SHIFT);
7df5080b
JB
7296
7297 /*
7298 * Post divider depends on pixel clock rate, DAC vs digital (and LVDS,
7299 * but we don't support that).
7300 * Note: don't use the DAC post divider as it seems unstable.
7301 */
7302 mdiv |= (DPIO_POST_DIV_HDMIDP << DPIO_POST_DIV_SHIFT);
ab3c759a 7303 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
a0c4da24 7304
a0c4da24 7305 mdiv |= DPIO_ENABLE_CALIBRATION;
ab3c759a 7306 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
a0c4da24 7307
89b667f8 7308 /* Set HBR and RBR LPF coefficients */
d288f65f 7309 if (pipe_config->port_clock == 162000 ||
409ee761
ACO
7310 intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG) ||
7311 intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI))
ab3c759a 7312 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
885b0120 7313 0x009f0003);
89b667f8 7314 else
ab3c759a 7315 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
89b667f8
JB
7316 0x00d0000f);
7317
681a8504 7318 if (pipe_config->has_dp_encoder) {
89b667f8 7319 /* Use SSC source */
bdd4b6a6 7320 if (pipe == PIPE_A)
ab3c759a 7321 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
89b667f8
JB
7322 0x0df40000);
7323 else
ab3c759a 7324 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
89b667f8
JB
7325 0x0df70000);
7326 } else { /* HDMI or VGA */
7327 /* Use bend source */
bdd4b6a6 7328 if (pipe == PIPE_A)
ab3c759a 7329 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
89b667f8
JB
7330 0x0df70000);
7331 else
ab3c759a 7332 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
89b667f8
JB
7333 0x0df40000);
7334 }
a0c4da24 7335
ab3c759a 7336 coreclk = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW7(pipe));
89b667f8 7337 coreclk = (coreclk & 0x0000ff00) | 0x01c00000;
409ee761
ACO
7338 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) ||
7339 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))
89b667f8 7340 coreclk |= 0x01000000;
ab3c759a 7341 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW7(pipe), coreclk);
a0c4da24 7342
ab3c759a 7343 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW11(pipe), 0x87871000);
a580516d 7344 mutex_unlock(&dev_priv->sb_lock);
a0c4da24
JB
7345}
7346
251ac862
DV
7347static void chv_compute_dpll(struct intel_crtc *crtc,
7348 struct intel_crtc_state *pipe_config)
1ae0d137 7349{
60bfe44f
VS
7350 pipe_config->dpll_hw_state.dpll = DPLL_SSC_REF_CLK_CHV |
7351 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS |
1ae0d137
VS
7352 DPLL_VCO_ENABLE;
7353 if (crtc->pipe != PIPE_A)
d288f65f 7354 pipe_config->dpll_hw_state.dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
1ae0d137 7355
d288f65f
VS
7356 pipe_config->dpll_hw_state.dpll_md =
7357 (pipe_config->pixel_multiplier - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT;
1ae0d137
VS
7358}
7359
d288f65f 7360static void chv_prepare_pll(struct intel_crtc *crtc,
5cec258b 7361 const struct intel_crtc_state *pipe_config)
9d556c99
CML
7362{
7363 struct drm_device *dev = crtc->base.dev;
7364 struct drm_i915_private *dev_priv = dev->dev_private;
7365 int pipe = crtc->pipe;
7366 int dpll_reg = DPLL(crtc->pipe);
7367 enum dpio_channel port = vlv_pipe_to_channel(pipe);
9cbe40c1 7368 u32 loopfilter, tribuf_calcntr;
9d556c99 7369 u32 bestn, bestm1, bestm2, bestp1, bestp2, bestm2_frac;
a945ce7e 7370 u32 dpio_val;
9cbe40c1 7371 int vco;
9d556c99 7372
d288f65f
VS
7373 bestn = pipe_config->dpll.n;
7374 bestm2_frac = pipe_config->dpll.m2 & 0x3fffff;
7375 bestm1 = pipe_config->dpll.m1;
7376 bestm2 = pipe_config->dpll.m2 >> 22;
7377 bestp1 = pipe_config->dpll.p1;
7378 bestp2 = pipe_config->dpll.p2;
9cbe40c1 7379 vco = pipe_config->dpll.vco;
a945ce7e 7380 dpio_val = 0;
9cbe40c1 7381 loopfilter = 0;
9d556c99
CML
7382
7383 /*
7384 * Enable Refclk and SSC
7385 */
a11b0703 7386 I915_WRITE(dpll_reg,
d288f65f 7387 pipe_config->dpll_hw_state.dpll & ~DPLL_VCO_ENABLE);
a11b0703 7388
a580516d 7389 mutex_lock(&dev_priv->sb_lock);
9d556c99 7390
9d556c99
CML
7391 /* p1 and p2 divider */
7392 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW13(port),
7393 5 << DPIO_CHV_S1_DIV_SHIFT |
7394 bestp1 << DPIO_CHV_P1_DIV_SHIFT |
7395 bestp2 << DPIO_CHV_P2_DIV_SHIFT |
7396 1 << DPIO_CHV_K_DIV_SHIFT);
7397
7398 /* Feedback post-divider - m2 */
7399 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW0(port), bestm2);
7400
7401 /* Feedback refclk divider - n and m1 */
7402 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW1(port),
7403 DPIO_CHV_M1_DIV_BY_2 |
7404 1 << DPIO_CHV_N_DIV_SHIFT);
7405
7406 /* M2 fraction division */
25a25dfc 7407 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW2(port), bestm2_frac);
9d556c99
CML
7408
7409 /* M2 fraction division enable */
a945ce7e
VP
7410 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW3(port));
7411 dpio_val &= ~(DPIO_CHV_FEEDFWD_GAIN_MASK | DPIO_CHV_FRAC_DIV_EN);
7412 dpio_val |= (2 << DPIO_CHV_FEEDFWD_GAIN_SHIFT);
7413 if (bestm2_frac)
7414 dpio_val |= DPIO_CHV_FRAC_DIV_EN;
7415 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW3(port), dpio_val);
9d556c99 7416
de3a0fde
VP
7417 /* Program digital lock detect threshold */
7418 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW9(port));
7419 dpio_val &= ~(DPIO_CHV_INT_LOCK_THRESHOLD_MASK |
7420 DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE);
7421 dpio_val |= (0x5 << DPIO_CHV_INT_LOCK_THRESHOLD_SHIFT);
7422 if (!bestm2_frac)
7423 dpio_val |= DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE;
7424 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW9(port), dpio_val);
7425
9d556c99 7426 /* Loop filter */
9cbe40c1
VP
7427 if (vco == 5400000) {
7428 loopfilter |= (0x3 << DPIO_CHV_PROP_COEFF_SHIFT);
7429 loopfilter |= (0x8 << DPIO_CHV_INT_COEFF_SHIFT);
7430 loopfilter |= (0x1 << DPIO_CHV_GAIN_CTRL_SHIFT);
7431 tribuf_calcntr = 0x9;
7432 } else if (vco <= 6200000) {
7433 loopfilter |= (0x5 << DPIO_CHV_PROP_COEFF_SHIFT);
7434 loopfilter |= (0xB << DPIO_CHV_INT_COEFF_SHIFT);
7435 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
7436 tribuf_calcntr = 0x9;
7437 } else if (vco <= 6480000) {
7438 loopfilter |= (0x4 << DPIO_CHV_PROP_COEFF_SHIFT);
7439 loopfilter |= (0x9 << DPIO_CHV_INT_COEFF_SHIFT);
7440 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
7441 tribuf_calcntr = 0x8;
7442 } else {
7443 /* Not supported. Apply the same limits as in the max case */
7444 loopfilter |= (0x4 << DPIO_CHV_PROP_COEFF_SHIFT);
7445 loopfilter |= (0x9 << DPIO_CHV_INT_COEFF_SHIFT);
7446 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
7447 tribuf_calcntr = 0;
7448 }
9d556c99
CML
7449 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW6(port), loopfilter);
7450
968040b2 7451 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW8(port));
9cbe40c1
VP
7452 dpio_val &= ~DPIO_CHV_TDC_TARGET_CNT_MASK;
7453 dpio_val |= (tribuf_calcntr << DPIO_CHV_TDC_TARGET_CNT_SHIFT);
7454 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW8(port), dpio_val);
7455
9d556c99
CML
7456 /* AFC Recal */
7457 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port),
7458 vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port)) |
7459 DPIO_AFC_RECAL);
7460
a580516d 7461 mutex_unlock(&dev_priv->sb_lock);
9d556c99
CML
7462}
7463
d288f65f
VS
7464/**
7465 * vlv_force_pll_on - forcibly enable just the PLL
7466 * @dev_priv: i915 private structure
7467 * @pipe: pipe PLL to enable
7468 * @dpll: PLL configuration
7469 *
7470 * Enable the PLL for @pipe using the supplied @dpll config. To be used
7471 * in cases where we need the PLL enabled even when @pipe is not going to
7472 * be enabled.
7473 */
7474void vlv_force_pll_on(struct drm_device *dev, enum pipe pipe,
7475 const struct dpll *dpll)
7476{
7477 struct intel_crtc *crtc =
7478 to_intel_crtc(intel_get_crtc_for_pipe(dev, pipe));
5cec258b 7479 struct intel_crtc_state pipe_config = {
a93e255f 7480 .base.crtc = &crtc->base,
d288f65f
VS
7481 .pixel_multiplier = 1,
7482 .dpll = *dpll,
7483 };
7484
7485 if (IS_CHERRYVIEW(dev)) {
251ac862 7486 chv_compute_dpll(crtc, &pipe_config);
d288f65f
VS
7487 chv_prepare_pll(crtc, &pipe_config);
7488 chv_enable_pll(crtc, &pipe_config);
7489 } else {
251ac862 7490 vlv_compute_dpll(crtc, &pipe_config);
d288f65f
VS
7491 vlv_prepare_pll(crtc, &pipe_config);
7492 vlv_enable_pll(crtc, &pipe_config);
7493 }
7494}
7495
7496/**
7497 * vlv_force_pll_off - forcibly disable just the PLL
7498 * @dev_priv: i915 private structure
7499 * @pipe: pipe PLL to disable
7500 *
7501 * Disable the PLL for @pipe. To be used in cases where we need
7502 * the PLL enabled even when @pipe is not going to be enabled.
7503 */
7504void vlv_force_pll_off(struct drm_device *dev, enum pipe pipe)
7505{
7506 if (IS_CHERRYVIEW(dev))
7507 chv_disable_pll(to_i915(dev), pipe);
7508 else
7509 vlv_disable_pll(to_i915(dev), pipe);
7510}
7511
251ac862
DV
7512static void i9xx_compute_dpll(struct intel_crtc *crtc,
7513 struct intel_crtc_state *crtc_state,
7514 intel_clock_t *reduced_clock,
7515 int num_connectors)
eb1cbe48 7516{
f47709a9 7517 struct drm_device *dev = crtc->base.dev;
eb1cbe48 7518 struct drm_i915_private *dev_priv = dev->dev_private;
eb1cbe48
DV
7519 u32 dpll;
7520 bool is_sdvo;
190f68c5 7521 struct dpll *clock = &crtc_state->dpll;
eb1cbe48 7522
190f68c5 7523 i9xx_update_pll_dividers(crtc, crtc_state, reduced_clock);
2a8f64ca 7524
a93e255f
ACO
7525 is_sdvo = intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_SDVO) ||
7526 intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_HDMI);
eb1cbe48
DV
7527
7528 dpll = DPLL_VGA_MODE_DIS;
7529
a93e255f 7530 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS))
eb1cbe48
DV
7531 dpll |= DPLLB_MODE_LVDS;
7532 else
7533 dpll |= DPLLB_MODE_DAC_SERIAL;
6cc5f341 7534
ef1b460d 7535 if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
190f68c5 7536 dpll |= (crtc_state->pixel_multiplier - 1)
198a037f 7537 << SDVO_MULTIPLIER_SHIFT_HIRES;
eb1cbe48 7538 }
198a037f
DV
7539
7540 if (is_sdvo)
4a33e48d 7541 dpll |= DPLL_SDVO_HIGH_SPEED;
198a037f 7542
190f68c5 7543 if (crtc_state->has_dp_encoder)
4a33e48d 7544 dpll |= DPLL_SDVO_HIGH_SPEED;
eb1cbe48
DV
7545
7546 /* compute bitmask from p1 value */
7547 if (IS_PINEVIEW(dev))
7548 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
7549 else {
7550 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
7551 if (IS_G4X(dev) && reduced_clock)
7552 dpll |= (1 << (reduced_clock->p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
7553 }
7554 switch (clock->p2) {
7555 case 5:
7556 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
7557 break;
7558 case 7:
7559 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
7560 break;
7561 case 10:
7562 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
7563 break;
7564 case 14:
7565 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
7566 break;
7567 }
7568 if (INTEL_INFO(dev)->gen >= 4)
7569 dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);
7570
190f68c5 7571 if (crtc_state->sdvo_tv_clock)
eb1cbe48 7572 dpll |= PLL_REF_INPUT_TVCLKINBC;
a93e255f 7573 else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
eb1cbe48
DV
7574 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
7575 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
7576 else
7577 dpll |= PLL_REF_INPUT_DREFCLK;
7578
7579 dpll |= DPLL_VCO_ENABLE;
190f68c5 7580 crtc_state->dpll_hw_state.dpll = dpll;
8bcc2795 7581
eb1cbe48 7582 if (INTEL_INFO(dev)->gen >= 4) {
190f68c5 7583 u32 dpll_md = (crtc_state->pixel_multiplier - 1)
ef1b460d 7584 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
190f68c5 7585 crtc_state->dpll_hw_state.dpll_md = dpll_md;
eb1cbe48
DV
7586 }
7587}
7588
251ac862
DV
7589static void i8xx_compute_dpll(struct intel_crtc *crtc,
7590 struct intel_crtc_state *crtc_state,
7591 intel_clock_t *reduced_clock,
7592 int num_connectors)
eb1cbe48 7593{
f47709a9 7594 struct drm_device *dev = crtc->base.dev;
eb1cbe48 7595 struct drm_i915_private *dev_priv = dev->dev_private;
eb1cbe48 7596 u32 dpll;
190f68c5 7597 struct dpll *clock = &crtc_state->dpll;
eb1cbe48 7598
190f68c5 7599 i9xx_update_pll_dividers(crtc, crtc_state, reduced_clock);
2a8f64ca 7600
eb1cbe48
DV
7601 dpll = DPLL_VGA_MODE_DIS;
7602
a93e255f 7603 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
eb1cbe48
DV
7604 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
7605 } else {
7606 if (clock->p1 == 2)
7607 dpll |= PLL_P1_DIVIDE_BY_TWO;
7608 else
7609 dpll |= (clock->p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
7610 if (clock->p2 == 4)
7611 dpll |= PLL_P2_DIVIDE_BY_4;
7612 }
7613
a93e255f 7614 if (!IS_I830(dev) && intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_DVO))
4a33e48d
DV
7615 dpll |= DPLL_DVO_2X_MODE;
7616
a93e255f 7617 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
eb1cbe48
DV
7618 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
7619 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
7620 else
7621 dpll |= PLL_REF_INPUT_DREFCLK;
7622
7623 dpll |= DPLL_VCO_ENABLE;
190f68c5 7624 crtc_state->dpll_hw_state.dpll = dpll;
eb1cbe48
DV
7625}
7626
8a654f3b 7627static void intel_set_pipe_timings(struct intel_crtc *intel_crtc)
b0e77b9c
PZ
7628{
7629 struct drm_device *dev = intel_crtc->base.dev;
7630 struct drm_i915_private *dev_priv = dev->dev_private;
7631 enum pipe pipe = intel_crtc->pipe;
6e3c9717 7632 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
7c5f93b0 7633 const struct drm_display_mode *adjusted_mode = &intel_crtc->config->base.adjusted_mode;
1caea6e9
VS
7634 uint32_t crtc_vtotal, crtc_vblank_end;
7635 int vsyncshift = 0;
4d8a62ea
DV
7636
7637 /* We need to be careful not to changed the adjusted mode, for otherwise
7638 * the hw state checker will get angry at the mismatch. */
7639 crtc_vtotal = adjusted_mode->crtc_vtotal;
7640 crtc_vblank_end = adjusted_mode->crtc_vblank_end;
b0e77b9c 7641
609aeaca 7642 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
b0e77b9c 7643 /* the chip adds 2 halflines automatically */
4d8a62ea
DV
7644 crtc_vtotal -= 1;
7645 crtc_vblank_end -= 1;
609aeaca 7646
409ee761 7647 if (intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
609aeaca
VS
7648 vsyncshift = (adjusted_mode->crtc_htotal - 1) / 2;
7649 else
7650 vsyncshift = adjusted_mode->crtc_hsync_start -
7651 adjusted_mode->crtc_htotal / 2;
1caea6e9
VS
7652 if (vsyncshift < 0)
7653 vsyncshift += adjusted_mode->crtc_htotal;
b0e77b9c
PZ
7654 }
7655
7656 if (INTEL_INFO(dev)->gen > 3)
fe2b8f9d 7657 I915_WRITE(VSYNCSHIFT(cpu_transcoder), vsyncshift);
b0e77b9c 7658
fe2b8f9d 7659 I915_WRITE(HTOTAL(cpu_transcoder),
b0e77b9c
PZ
7660 (adjusted_mode->crtc_hdisplay - 1) |
7661 ((adjusted_mode->crtc_htotal - 1) << 16));
fe2b8f9d 7662 I915_WRITE(HBLANK(cpu_transcoder),
b0e77b9c
PZ
7663 (adjusted_mode->crtc_hblank_start - 1) |
7664 ((adjusted_mode->crtc_hblank_end - 1) << 16));
fe2b8f9d 7665 I915_WRITE(HSYNC(cpu_transcoder),
b0e77b9c
PZ
7666 (adjusted_mode->crtc_hsync_start - 1) |
7667 ((adjusted_mode->crtc_hsync_end - 1) << 16));
7668
fe2b8f9d 7669 I915_WRITE(VTOTAL(cpu_transcoder),
b0e77b9c 7670 (adjusted_mode->crtc_vdisplay - 1) |
4d8a62ea 7671 ((crtc_vtotal - 1) << 16));
fe2b8f9d 7672 I915_WRITE(VBLANK(cpu_transcoder),
b0e77b9c 7673 (adjusted_mode->crtc_vblank_start - 1) |
4d8a62ea 7674 ((crtc_vblank_end - 1) << 16));
fe2b8f9d 7675 I915_WRITE(VSYNC(cpu_transcoder),
b0e77b9c
PZ
7676 (adjusted_mode->crtc_vsync_start - 1) |
7677 ((adjusted_mode->crtc_vsync_end - 1) << 16));
7678
b5e508d4
PZ
7679 /* Workaround: when the EDP input selection is B, the VTOTAL_B must be
7680 * programmed with the VTOTAL_EDP value. Same for VTOTAL_C. This is
7681 * documented on the DDI_FUNC_CTL register description, EDP Input Select
7682 * bits. */
7683 if (IS_HASWELL(dev) && cpu_transcoder == TRANSCODER_EDP &&
7684 (pipe == PIPE_B || pipe == PIPE_C))
7685 I915_WRITE(VTOTAL(pipe), I915_READ(VTOTAL(cpu_transcoder)));
7686
b0e77b9c
PZ
7687 /* pipesrc controls the size that is scaled from, which should
7688 * always be the user's requested size.
7689 */
7690 I915_WRITE(PIPESRC(pipe),
6e3c9717
ACO
7691 ((intel_crtc->config->pipe_src_w - 1) << 16) |
7692 (intel_crtc->config->pipe_src_h - 1));
b0e77b9c
PZ
7693}
7694
1bd1bd80 7695static void intel_get_pipe_timings(struct intel_crtc *crtc,
5cec258b 7696 struct intel_crtc_state *pipe_config)
1bd1bd80
DV
7697{
7698 struct drm_device *dev = crtc->base.dev;
7699 struct drm_i915_private *dev_priv = dev->dev_private;
7700 enum transcoder cpu_transcoder = pipe_config->cpu_transcoder;
7701 uint32_t tmp;
7702
7703 tmp = I915_READ(HTOTAL(cpu_transcoder));
2d112de7
ACO
7704 pipe_config->base.adjusted_mode.crtc_hdisplay = (tmp & 0xffff) + 1;
7705 pipe_config->base.adjusted_mode.crtc_htotal = ((tmp >> 16) & 0xffff) + 1;
1bd1bd80 7706 tmp = I915_READ(HBLANK(cpu_transcoder));
2d112de7
ACO
7707 pipe_config->base.adjusted_mode.crtc_hblank_start = (tmp & 0xffff) + 1;
7708 pipe_config->base.adjusted_mode.crtc_hblank_end = ((tmp >> 16) & 0xffff) + 1;
1bd1bd80 7709 tmp = I915_READ(HSYNC(cpu_transcoder));
2d112de7
ACO
7710 pipe_config->base.adjusted_mode.crtc_hsync_start = (tmp & 0xffff) + 1;
7711 pipe_config->base.adjusted_mode.crtc_hsync_end = ((tmp >> 16) & 0xffff) + 1;
1bd1bd80
DV
7712
7713 tmp = I915_READ(VTOTAL(cpu_transcoder));
2d112de7
ACO
7714 pipe_config->base.adjusted_mode.crtc_vdisplay = (tmp & 0xffff) + 1;
7715 pipe_config->base.adjusted_mode.crtc_vtotal = ((tmp >> 16) & 0xffff) + 1;
1bd1bd80 7716 tmp = I915_READ(VBLANK(cpu_transcoder));
2d112de7
ACO
7717 pipe_config->base.adjusted_mode.crtc_vblank_start = (tmp & 0xffff) + 1;
7718 pipe_config->base.adjusted_mode.crtc_vblank_end = ((tmp >> 16) & 0xffff) + 1;
1bd1bd80 7719 tmp = I915_READ(VSYNC(cpu_transcoder));
2d112de7
ACO
7720 pipe_config->base.adjusted_mode.crtc_vsync_start = (tmp & 0xffff) + 1;
7721 pipe_config->base.adjusted_mode.crtc_vsync_end = ((tmp >> 16) & 0xffff) + 1;
1bd1bd80
DV
7722
7723 if (I915_READ(PIPECONF(cpu_transcoder)) & PIPECONF_INTERLACE_MASK) {
2d112de7
ACO
7724 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_INTERLACE;
7725 pipe_config->base.adjusted_mode.crtc_vtotal += 1;
7726 pipe_config->base.adjusted_mode.crtc_vblank_end += 1;
1bd1bd80
DV
7727 }
7728
7729 tmp = I915_READ(PIPESRC(crtc->pipe));
37327abd
VS
7730 pipe_config->pipe_src_h = (tmp & 0xffff) + 1;
7731 pipe_config->pipe_src_w = ((tmp >> 16) & 0xffff) + 1;
7732
2d112de7
ACO
7733 pipe_config->base.mode.vdisplay = pipe_config->pipe_src_h;
7734 pipe_config->base.mode.hdisplay = pipe_config->pipe_src_w;
1bd1bd80
DV
7735}
7736
f6a83288 7737void intel_mode_from_pipe_config(struct drm_display_mode *mode,
5cec258b 7738 struct intel_crtc_state *pipe_config)
babea61d 7739{
2d112de7
ACO
7740 mode->hdisplay = pipe_config->base.adjusted_mode.crtc_hdisplay;
7741 mode->htotal = pipe_config->base.adjusted_mode.crtc_htotal;
7742 mode->hsync_start = pipe_config->base.adjusted_mode.crtc_hsync_start;
7743 mode->hsync_end = pipe_config->base.adjusted_mode.crtc_hsync_end;
babea61d 7744
2d112de7
ACO
7745 mode->vdisplay = pipe_config->base.adjusted_mode.crtc_vdisplay;
7746 mode->vtotal = pipe_config->base.adjusted_mode.crtc_vtotal;
7747 mode->vsync_start = pipe_config->base.adjusted_mode.crtc_vsync_start;
7748 mode->vsync_end = pipe_config->base.adjusted_mode.crtc_vsync_end;
babea61d 7749
2d112de7 7750 mode->flags = pipe_config->base.adjusted_mode.flags;
cd13f5ab 7751 mode->type = DRM_MODE_TYPE_DRIVER;
babea61d 7752
2d112de7
ACO
7753 mode->clock = pipe_config->base.adjusted_mode.crtc_clock;
7754 mode->flags |= pipe_config->base.adjusted_mode.flags;
cd13f5ab
ML
7755
7756 mode->hsync = drm_mode_hsync(mode);
7757 mode->vrefresh = drm_mode_vrefresh(mode);
7758 drm_mode_set_name(mode);
babea61d
JB
7759}
7760
84b046f3
DV
7761static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc)
7762{
7763 struct drm_device *dev = intel_crtc->base.dev;
7764 struct drm_i915_private *dev_priv = dev->dev_private;
7765 uint32_t pipeconf;
7766
9f11a9e4 7767 pipeconf = 0;
84b046f3 7768
b6b5d049
VS
7769 if ((intel_crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
7770 (intel_crtc->pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
7771 pipeconf |= I915_READ(PIPECONF(intel_crtc->pipe)) & PIPECONF_ENABLE;
67c72a12 7772
6e3c9717 7773 if (intel_crtc->config->double_wide)
cf532bb2 7774 pipeconf |= PIPECONF_DOUBLE_WIDE;
84b046f3 7775
ff9ce46e
DV
7776 /* only g4x and later have fancy bpc/dither controls */
7777 if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
ff9ce46e 7778 /* Bspec claims that we can't use dithering for 30bpp pipes. */
6e3c9717 7779 if (intel_crtc->config->dither && intel_crtc->config->pipe_bpp != 30)
ff9ce46e 7780 pipeconf |= PIPECONF_DITHER_EN |
84b046f3 7781 PIPECONF_DITHER_TYPE_SP;
84b046f3 7782
6e3c9717 7783 switch (intel_crtc->config->pipe_bpp) {
ff9ce46e
DV
7784 case 18:
7785 pipeconf |= PIPECONF_6BPC;
7786 break;
7787 case 24:
7788 pipeconf |= PIPECONF_8BPC;
7789 break;
7790 case 30:
7791 pipeconf |= PIPECONF_10BPC;
7792 break;
7793 default:
7794 /* Case prevented by intel_choose_pipe_bpp_dither. */
7795 BUG();
84b046f3
DV
7796 }
7797 }
7798
7799 if (HAS_PIPE_CXSR(dev)) {
7800 if (intel_crtc->lowfreq_avail) {
7801 DRM_DEBUG_KMS("enabling CxSR downclocking\n");
7802 pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
7803 } else {
7804 DRM_DEBUG_KMS("disabling CxSR downclocking\n");
84b046f3
DV
7805 }
7806 }
7807
6e3c9717 7808 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE) {
efc2cfff 7809 if (INTEL_INFO(dev)->gen < 4 ||
409ee761 7810 intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
efc2cfff
VS
7811 pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
7812 else
7813 pipeconf |= PIPECONF_INTERLACE_W_SYNC_SHIFT;
7814 } else
84b046f3
DV
7815 pipeconf |= PIPECONF_PROGRESSIVE;
7816
6e3c9717 7817 if (IS_VALLEYVIEW(dev) && intel_crtc->config->limited_color_range)
9f11a9e4 7818 pipeconf |= PIPECONF_COLOR_RANGE_SELECT;
9c8e09b7 7819
84b046f3
DV
7820 I915_WRITE(PIPECONF(intel_crtc->pipe), pipeconf);
7821 POSTING_READ(PIPECONF(intel_crtc->pipe));
7822}
7823
190f68c5
ACO
7824static int i9xx_crtc_compute_clock(struct intel_crtc *crtc,
7825 struct intel_crtc_state *crtc_state)
79e53945 7826{
c7653199 7827 struct drm_device *dev = crtc->base.dev;
79e53945 7828 struct drm_i915_private *dev_priv = dev->dev_private;
c751ce4f 7829 int refclk, num_connectors = 0;
c329a4ec
DV
7830 intel_clock_t clock;
7831 bool ok;
7832 bool is_dsi = false;
5eddb70b 7833 struct intel_encoder *encoder;
d4906093 7834 const intel_limit_t *limit;
55bb9992 7835 struct drm_atomic_state *state = crtc_state->base.state;
da3ced29 7836 struct drm_connector *connector;
55bb9992
ACO
7837 struct drm_connector_state *connector_state;
7838 int i;
79e53945 7839
dd3cd74a
ACO
7840 memset(&crtc_state->dpll_hw_state, 0,
7841 sizeof(crtc_state->dpll_hw_state));
7842
da3ced29 7843 for_each_connector_in_state(state, connector, connector_state, i) {
55bb9992
ACO
7844 if (connector_state->crtc != &crtc->base)
7845 continue;
7846
7847 encoder = to_intel_encoder(connector_state->best_encoder);
7848
5eddb70b 7849 switch (encoder->type) {
e9fd1c02
JN
7850 case INTEL_OUTPUT_DSI:
7851 is_dsi = true;
7852 break;
6847d71b
PZ
7853 default:
7854 break;
79e53945 7855 }
43565a06 7856
c751ce4f 7857 num_connectors++;
79e53945
JB
7858 }
7859
f2335330 7860 if (is_dsi)
5b18e57c 7861 return 0;
f2335330 7862
190f68c5 7863 if (!crtc_state->clock_set) {
a93e255f 7864 refclk = i9xx_get_refclk(crtc_state, num_connectors);
79e53945 7865
e9fd1c02
JN
7866 /*
7867 * Returns a set of divisors for the desired target clock with
7868 * the given refclk, or FALSE. The returned values represent
7869 * the clock equation: reflck * (5 * (m1 + 2) + (m2 + 2)) / (n +
7870 * 2) / p1 / p2.
7871 */
a93e255f
ACO
7872 limit = intel_limit(crtc_state, refclk);
7873 ok = dev_priv->display.find_dpll(limit, crtc_state,
190f68c5 7874 crtc_state->port_clock,
e9fd1c02 7875 refclk, NULL, &clock);
f2335330 7876 if (!ok) {
e9fd1c02
JN
7877 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7878 return -EINVAL;
7879 }
79e53945 7880
f2335330 7881 /* Compat-code for transition, will disappear. */
190f68c5
ACO
7882 crtc_state->dpll.n = clock.n;
7883 crtc_state->dpll.m1 = clock.m1;
7884 crtc_state->dpll.m2 = clock.m2;
7885 crtc_state->dpll.p1 = clock.p1;
7886 crtc_state->dpll.p2 = clock.p2;
f47709a9 7887 }
7026d4ac 7888
e9fd1c02 7889 if (IS_GEN2(dev)) {
c329a4ec 7890 i8xx_compute_dpll(crtc, crtc_state, NULL,
251ac862 7891 num_connectors);
9d556c99 7892 } else if (IS_CHERRYVIEW(dev)) {
251ac862 7893 chv_compute_dpll(crtc, crtc_state);
e9fd1c02 7894 } else if (IS_VALLEYVIEW(dev)) {
251ac862 7895 vlv_compute_dpll(crtc, crtc_state);
e9fd1c02 7896 } else {
c329a4ec 7897 i9xx_compute_dpll(crtc, crtc_state, NULL,
251ac862 7898 num_connectors);
e9fd1c02 7899 }
79e53945 7900
c8f7a0db 7901 return 0;
f564048e
EA
7902}
7903
2fa2fe9a 7904static void i9xx_get_pfit_config(struct intel_crtc *crtc,
5cec258b 7905 struct intel_crtc_state *pipe_config)
2fa2fe9a
DV
7906{
7907 struct drm_device *dev = crtc->base.dev;
7908 struct drm_i915_private *dev_priv = dev->dev_private;
7909 uint32_t tmp;
7910
dc9e7dec
VS
7911 if (INTEL_INFO(dev)->gen <= 3 && (IS_I830(dev) || !IS_MOBILE(dev)))
7912 return;
7913
2fa2fe9a 7914 tmp = I915_READ(PFIT_CONTROL);
06922821
DV
7915 if (!(tmp & PFIT_ENABLE))
7916 return;
2fa2fe9a 7917
06922821 7918 /* Check whether the pfit is attached to our pipe. */
2fa2fe9a
DV
7919 if (INTEL_INFO(dev)->gen < 4) {
7920 if (crtc->pipe != PIPE_B)
7921 return;
2fa2fe9a
DV
7922 } else {
7923 if ((tmp & PFIT_PIPE_MASK) != (crtc->pipe << PFIT_PIPE_SHIFT))
7924 return;
7925 }
7926
06922821 7927 pipe_config->gmch_pfit.control = tmp;
2fa2fe9a
DV
7928 pipe_config->gmch_pfit.pgm_ratios = I915_READ(PFIT_PGM_RATIOS);
7929 if (INTEL_INFO(dev)->gen < 5)
7930 pipe_config->gmch_pfit.lvds_border_bits =
7931 I915_READ(LVDS) & LVDS_BORDER_ENABLE;
7932}
7933
acbec814 7934static void vlv_crtc_clock_get(struct intel_crtc *crtc,
5cec258b 7935 struct intel_crtc_state *pipe_config)
acbec814
JB
7936{
7937 struct drm_device *dev = crtc->base.dev;
7938 struct drm_i915_private *dev_priv = dev->dev_private;
7939 int pipe = pipe_config->cpu_transcoder;
7940 intel_clock_t clock;
7941 u32 mdiv;
662c6ecb 7942 int refclk = 100000;
acbec814 7943
f573de5a
SK
7944 /* In case of MIPI DPLL will not even be used */
7945 if (!(pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE))
7946 return;
7947
a580516d 7948 mutex_lock(&dev_priv->sb_lock);
ab3c759a 7949 mdiv = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW3(pipe));
a580516d 7950 mutex_unlock(&dev_priv->sb_lock);
acbec814
JB
7951
7952 clock.m1 = (mdiv >> DPIO_M1DIV_SHIFT) & 7;
7953 clock.m2 = mdiv & DPIO_M2DIV_MASK;
7954 clock.n = (mdiv >> DPIO_N_SHIFT) & 0xf;
7955 clock.p1 = (mdiv >> DPIO_P1_SHIFT) & 7;
7956 clock.p2 = (mdiv >> DPIO_P2_SHIFT) & 0x1f;
7957
dccbea3b 7958 pipe_config->port_clock = vlv_calc_dpll_params(refclk, &clock);
acbec814
JB
7959}
7960
5724dbd1
DL
7961static void
7962i9xx_get_initial_plane_config(struct intel_crtc *crtc,
7963 struct intel_initial_plane_config *plane_config)
1ad292b5
JB
7964{
7965 struct drm_device *dev = crtc->base.dev;
7966 struct drm_i915_private *dev_priv = dev->dev_private;
7967 u32 val, base, offset;
7968 int pipe = crtc->pipe, plane = crtc->plane;
7969 int fourcc, pixel_format;
6761dd31 7970 unsigned int aligned_height;
b113d5ee 7971 struct drm_framebuffer *fb;
1b842c89 7972 struct intel_framebuffer *intel_fb;
1ad292b5 7973
42a7b088
DL
7974 val = I915_READ(DSPCNTR(plane));
7975 if (!(val & DISPLAY_PLANE_ENABLE))
7976 return;
7977
d9806c9f 7978 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
1b842c89 7979 if (!intel_fb) {
1ad292b5
JB
7980 DRM_DEBUG_KMS("failed to alloc fb\n");
7981 return;
7982 }
7983
1b842c89
DL
7984 fb = &intel_fb->base;
7985
18c5247e
DV
7986 if (INTEL_INFO(dev)->gen >= 4) {
7987 if (val & DISPPLANE_TILED) {
49af449b 7988 plane_config->tiling = I915_TILING_X;
18c5247e
DV
7989 fb->modifier[0] = I915_FORMAT_MOD_X_TILED;
7990 }
7991 }
1ad292b5
JB
7992
7993 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
b35d63fa 7994 fourcc = i9xx_format_to_fourcc(pixel_format);
b113d5ee
DL
7995 fb->pixel_format = fourcc;
7996 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
1ad292b5
JB
7997
7998 if (INTEL_INFO(dev)->gen >= 4) {
49af449b 7999 if (plane_config->tiling)
1ad292b5
JB
8000 offset = I915_READ(DSPTILEOFF(plane));
8001 else
8002 offset = I915_READ(DSPLINOFF(plane));
8003 base = I915_READ(DSPSURF(plane)) & 0xfffff000;
8004 } else {
8005 base = I915_READ(DSPADDR(plane));
8006 }
8007 plane_config->base = base;
8008
8009 val = I915_READ(PIPESRC(pipe));
b113d5ee
DL
8010 fb->width = ((val >> 16) & 0xfff) + 1;
8011 fb->height = ((val >> 0) & 0xfff) + 1;
1ad292b5
JB
8012
8013 val = I915_READ(DSPSTRIDE(pipe));
b113d5ee 8014 fb->pitches[0] = val & 0xffffffc0;
1ad292b5 8015
b113d5ee 8016 aligned_height = intel_fb_align_height(dev, fb->height,
091df6cb
DV
8017 fb->pixel_format,
8018 fb->modifier[0]);
1ad292b5 8019
f37b5c2b 8020 plane_config->size = fb->pitches[0] * aligned_height;
1ad292b5 8021
2844a921
DL
8022 DRM_DEBUG_KMS("pipe/plane %c/%d with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
8023 pipe_name(pipe), plane, fb->width, fb->height,
8024 fb->bits_per_pixel, base, fb->pitches[0],
8025 plane_config->size);
1ad292b5 8026
2d14030b 8027 plane_config->fb = intel_fb;
1ad292b5
JB
8028}
8029
70b23a98 8030static void chv_crtc_clock_get(struct intel_crtc *crtc,
5cec258b 8031 struct intel_crtc_state *pipe_config)
70b23a98
VS
8032{
8033 struct drm_device *dev = crtc->base.dev;
8034 struct drm_i915_private *dev_priv = dev->dev_private;
8035 int pipe = pipe_config->cpu_transcoder;
8036 enum dpio_channel port = vlv_pipe_to_channel(pipe);
8037 intel_clock_t clock;
0d7b6b11 8038 u32 cmn_dw13, pll_dw0, pll_dw1, pll_dw2, pll_dw3;
70b23a98
VS
8039 int refclk = 100000;
8040
a580516d 8041 mutex_lock(&dev_priv->sb_lock);
70b23a98
VS
8042 cmn_dw13 = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW13(port));
8043 pll_dw0 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW0(port));
8044 pll_dw1 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW1(port));
8045 pll_dw2 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW2(port));
0d7b6b11 8046 pll_dw3 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW3(port));
a580516d 8047 mutex_unlock(&dev_priv->sb_lock);
70b23a98
VS
8048
8049 clock.m1 = (pll_dw1 & 0x7) == DPIO_CHV_M1_DIV_BY_2 ? 2 : 0;
0d7b6b11
ID
8050 clock.m2 = (pll_dw0 & 0xff) << 22;
8051 if (pll_dw3 & DPIO_CHV_FRAC_DIV_EN)
8052 clock.m2 |= pll_dw2 & 0x3fffff;
70b23a98
VS
8053 clock.n = (pll_dw1 >> DPIO_CHV_N_DIV_SHIFT) & 0xf;
8054 clock.p1 = (cmn_dw13 >> DPIO_CHV_P1_DIV_SHIFT) & 0x7;
8055 clock.p2 = (cmn_dw13 >> DPIO_CHV_P2_DIV_SHIFT) & 0x1f;
8056
dccbea3b 8057 pipe_config->port_clock = chv_calc_dpll_params(refclk, &clock);
70b23a98
VS
8058}
8059
0e8ffe1b 8060static bool i9xx_get_pipe_config(struct intel_crtc *crtc,
5cec258b 8061 struct intel_crtc_state *pipe_config)
0e8ffe1b
DV
8062{
8063 struct drm_device *dev = crtc->base.dev;
8064 struct drm_i915_private *dev_priv = dev->dev_private;
8065 uint32_t tmp;
8066
f458ebbc
DV
8067 if (!intel_display_power_is_enabled(dev_priv,
8068 POWER_DOMAIN_PIPE(crtc->pipe)))
b5482bd0
ID
8069 return false;
8070
e143a21c 8071 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
c0d43d62 8072 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
eccb140b 8073
0e8ffe1b
DV
8074 tmp = I915_READ(PIPECONF(crtc->pipe));
8075 if (!(tmp & PIPECONF_ENABLE))
8076 return false;
8077
42571aef
VS
8078 if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
8079 switch (tmp & PIPECONF_BPC_MASK) {
8080 case PIPECONF_6BPC:
8081 pipe_config->pipe_bpp = 18;
8082 break;
8083 case PIPECONF_8BPC:
8084 pipe_config->pipe_bpp = 24;
8085 break;
8086 case PIPECONF_10BPC:
8087 pipe_config->pipe_bpp = 30;
8088 break;
8089 default:
8090 break;
8091 }
8092 }
8093
b5a9fa09
DV
8094 if (IS_VALLEYVIEW(dev) && (tmp & PIPECONF_COLOR_RANGE_SELECT))
8095 pipe_config->limited_color_range = true;
8096
282740f7
VS
8097 if (INTEL_INFO(dev)->gen < 4)
8098 pipe_config->double_wide = tmp & PIPECONF_DOUBLE_WIDE;
8099
1bd1bd80
DV
8100 intel_get_pipe_timings(crtc, pipe_config);
8101
2fa2fe9a
DV
8102 i9xx_get_pfit_config(crtc, pipe_config);
8103
6c49f241
DV
8104 if (INTEL_INFO(dev)->gen >= 4) {
8105 tmp = I915_READ(DPLL_MD(crtc->pipe));
8106 pipe_config->pixel_multiplier =
8107 ((tmp & DPLL_MD_UDI_MULTIPLIER_MASK)
8108 >> DPLL_MD_UDI_MULTIPLIER_SHIFT) + 1;
8bcc2795 8109 pipe_config->dpll_hw_state.dpll_md = tmp;
6c49f241
DV
8110 } else if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
8111 tmp = I915_READ(DPLL(crtc->pipe));
8112 pipe_config->pixel_multiplier =
8113 ((tmp & SDVO_MULTIPLIER_MASK)
8114 >> SDVO_MULTIPLIER_SHIFT_HIRES) + 1;
8115 } else {
8116 /* Note that on i915G/GM the pixel multiplier is in the sdvo
8117 * port and will be fixed up in the encoder->get_config
8118 * function. */
8119 pipe_config->pixel_multiplier = 1;
8120 }
8bcc2795
DV
8121 pipe_config->dpll_hw_state.dpll = I915_READ(DPLL(crtc->pipe));
8122 if (!IS_VALLEYVIEW(dev)) {
1c4e0274
VS
8123 /*
8124 * DPLL_DVO_2X_MODE must be enabled for both DPLLs
8125 * on 830. Filter it out here so that we don't
8126 * report errors due to that.
8127 */
8128 if (IS_I830(dev))
8129 pipe_config->dpll_hw_state.dpll &= ~DPLL_DVO_2X_MODE;
8130
8bcc2795
DV
8131 pipe_config->dpll_hw_state.fp0 = I915_READ(FP0(crtc->pipe));
8132 pipe_config->dpll_hw_state.fp1 = I915_READ(FP1(crtc->pipe));
165e901c
VS
8133 } else {
8134 /* Mask out read-only status bits. */
8135 pipe_config->dpll_hw_state.dpll &= ~(DPLL_LOCK_VLV |
8136 DPLL_PORTC_READY_MASK |
8137 DPLL_PORTB_READY_MASK);
8bcc2795 8138 }
6c49f241 8139
70b23a98
VS
8140 if (IS_CHERRYVIEW(dev))
8141 chv_crtc_clock_get(crtc, pipe_config);
8142 else if (IS_VALLEYVIEW(dev))
acbec814
JB
8143 vlv_crtc_clock_get(crtc, pipe_config);
8144 else
8145 i9xx_crtc_clock_get(crtc, pipe_config);
18442d08 8146
0f64614d
VS
8147 /*
8148 * Normally the dotclock is filled in by the encoder .get_config()
8149 * but in case the pipe is enabled w/o any ports we need a sane
8150 * default.
8151 */
8152 pipe_config->base.adjusted_mode.crtc_clock =
8153 pipe_config->port_clock / pipe_config->pixel_multiplier;
8154
0e8ffe1b
DV
8155 return true;
8156}
8157
dde86e2d 8158static void ironlake_init_pch_refclk(struct drm_device *dev)
13d83a67
JB
8159{
8160 struct drm_i915_private *dev_priv = dev->dev_private;
13d83a67 8161 struct intel_encoder *encoder;
74cfd7ac 8162 u32 val, final;
13d83a67 8163 bool has_lvds = false;
199e5d79 8164 bool has_cpu_edp = false;
199e5d79 8165 bool has_panel = false;
99eb6a01
KP
8166 bool has_ck505 = false;
8167 bool can_ssc = false;
13d83a67
JB
8168
8169 /* We need to take the global config into account */
b2784e15 8170 for_each_intel_encoder(dev, encoder) {
199e5d79
KP
8171 switch (encoder->type) {
8172 case INTEL_OUTPUT_LVDS:
8173 has_panel = true;
8174 has_lvds = true;
8175 break;
8176 case INTEL_OUTPUT_EDP:
8177 has_panel = true;
2de6905f 8178 if (enc_to_dig_port(&encoder->base)->port == PORT_A)
199e5d79
KP
8179 has_cpu_edp = true;
8180 break;
6847d71b
PZ
8181 default:
8182 break;
13d83a67
JB
8183 }
8184 }
8185
99eb6a01 8186 if (HAS_PCH_IBX(dev)) {
41aa3448 8187 has_ck505 = dev_priv->vbt.display_clock_mode;
99eb6a01
KP
8188 can_ssc = has_ck505;
8189 } else {
8190 has_ck505 = false;
8191 can_ssc = true;
8192 }
8193
2de6905f
ID
8194 DRM_DEBUG_KMS("has_panel %d has_lvds %d has_ck505 %d\n",
8195 has_panel, has_lvds, has_ck505);
13d83a67
JB
8196
8197 /* Ironlake: try to setup display ref clock before DPLL
8198 * enabling. This is only under driver's control after
8199 * PCH B stepping, previous chipset stepping should be
8200 * ignoring this setting.
8201 */
74cfd7ac
CW
8202 val = I915_READ(PCH_DREF_CONTROL);
8203
8204 /* As we must carefully and slowly disable/enable each source in turn,
8205 * compute the final state we want first and check if we need to
8206 * make any changes at all.
8207 */
8208 final = val;
8209 final &= ~DREF_NONSPREAD_SOURCE_MASK;
8210 if (has_ck505)
8211 final |= DREF_NONSPREAD_CK505_ENABLE;
8212 else
8213 final |= DREF_NONSPREAD_SOURCE_ENABLE;
8214
8215 final &= ~DREF_SSC_SOURCE_MASK;
8216 final &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
8217 final &= ~DREF_SSC1_ENABLE;
8218
8219 if (has_panel) {
8220 final |= DREF_SSC_SOURCE_ENABLE;
8221
8222 if (intel_panel_use_ssc(dev_priv) && can_ssc)
8223 final |= DREF_SSC1_ENABLE;
8224
8225 if (has_cpu_edp) {
8226 if (intel_panel_use_ssc(dev_priv) && can_ssc)
8227 final |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
8228 else
8229 final |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
8230 } else
8231 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
8232 } else {
8233 final |= DREF_SSC_SOURCE_DISABLE;
8234 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
8235 }
8236
8237 if (final == val)
8238 return;
8239
13d83a67 8240 /* Always enable nonspread source */
74cfd7ac 8241 val &= ~DREF_NONSPREAD_SOURCE_MASK;
13d83a67 8242
99eb6a01 8243 if (has_ck505)
74cfd7ac 8244 val |= DREF_NONSPREAD_CK505_ENABLE;
99eb6a01 8245 else
74cfd7ac 8246 val |= DREF_NONSPREAD_SOURCE_ENABLE;
13d83a67 8247
199e5d79 8248 if (has_panel) {
74cfd7ac
CW
8249 val &= ~DREF_SSC_SOURCE_MASK;
8250 val |= DREF_SSC_SOURCE_ENABLE;
13d83a67 8251
199e5d79 8252 /* SSC must be turned on before enabling the CPU output */
99eb6a01 8253 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
199e5d79 8254 DRM_DEBUG_KMS("Using SSC on panel\n");
74cfd7ac 8255 val |= DREF_SSC1_ENABLE;
e77166b5 8256 } else
74cfd7ac 8257 val &= ~DREF_SSC1_ENABLE;
199e5d79
KP
8258
8259 /* Get SSC going before enabling the outputs */
74cfd7ac 8260 I915_WRITE(PCH_DREF_CONTROL, val);
199e5d79
KP
8261 POSTING_READ(PCH_DREF_CONTROL);
8262 udelay(200);
8263
74cfd7ac 8264 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
13d83a67
JB
8265
8266 /* Enable CPU source on CPU attached eDP */
199e5d79 8267 if (has_cpu_edp) {
99eb6a01 8268 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
199e5d79 8269 DRM_DEBUG_KMS("Using SSC on eDP\n");
74cfd7ac 8270 val |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
eba905b2 8271 } else
74cfd7ac 8272 val |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
199e5d79 8273 } else
74cfd7ac 8274 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
199e5d79 8275
74cfd7ac 8276 I915_WRITE(PCH_DREF_CONTROL, val);
199e5d79
KP
8277 POSTING_READ(PCH_DREF_CONTROL);
8278 udelay(200);
8279 } else {
8280 DRM_DEBUG_KMS("Disabling SSC entirely\n");
8281
74cfd7ac 8282 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
199e5d79
KP
8283
8284 /* Turn off CPU output */
74cfd7ac 8285 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
199e5d79 8286
74cfd7ac 8287 I915_WRITE(PCH_DREF_CONTROL, val);
199e5d79
KP
8288 POSTING_READ(PCH_DREF_CONTROL);
8289 udelay(200);
8290
8291 /* Turn off the SSC source */
74cfd7ac
CW
8292 val &= ~DREF_SSC_SOURCE_MASK;
8293 val |= DREF_SSC_SOURCE_DISABLE;
199e5d79
KP
8294
8295 /* Turn off SSC1 */
74cfd7ac 8296 val &= ~DREF_SSC1_ENABLE;
199e5d79 8297
74cfd7ac 8298 I915_WRITE(PCH_DREF_CONTROL, val);
13d83a67
JB
8299 POSTING_READ(PCH_DREF_CONTROL);
8300 udelay(200);
8301 }
74cfd7ac
CW
8302
8303 BUG_ON(val != final);
13d83a67
JB
8304}
8305
f31f2d55 8306static void lpt_reset_fdi_mphy(struct drm_i915_private *dev_priv)
dde86e2d 8307{
f31f2d55 8308 uint32_t tmp;
dde86e2d 8309
0ff066a9
PZ
8310 tmp = I915_READ(SOUTH_CHICKEN2);
8311 tmp |= FDI_MPHY_IOSFSB_RESET_CTL;
8312 I915_WRITE(SOUTH_CHICKEN2, tmp);
dde86e2d 8313
0ff066a9
PZ
8314 if (wait_for_atomic_us(I915_READ(SOUTH_CHICKEN2) &
8315 FDI_MPHY_IOSFSB_RESET_STATUS, 100))
8316 DRM_ERROR("FDI mPHY reset assert timeout\n");
dde86e2d 8317
0ff066a9
PZ
8318 tmp = I915_READ(SOUTH_CHICKEN2);
8319 tmp &= ~FDI_MPHY_IOSFSB_RESET_CTL;
8320 I915_WRITE(SOUTH_CHICKEN2, tmp);
dde86e2d 8321
0ff066a9
PZ
8322 if (wait_for_atomic_us((I915_READ(SOUTH_CHICKEN2) &
8323 FDI_MPHY_IOSFSB_RESET_STATUS) == 0, 100))
8324 DRM_ERROR("FDI mPHY reset de-assert timeout\n");
f31f2d55
PZ
8325}
8326
8327/* WaMPhyProgramming:hsw */
8328static void lpt_program_fdi_mphy(struct drm_i915_private *dev_priv)
8329{
8330 uint32_t tmp;
dde86e2d
PZ
8331
8332 tmp = intel_sbi_read(dev_priv, 0x8008, SBI_MPHY);
8333 tmp &= ~(0xFF << 24);
8334 tmp |= (0x12 << 24);
8335 intel_sbi_write(dev_priv, 0x8008, tmp, SBI_MPHY);
8336
dde86e2d
PZ
8337 tmp = intel_sbi_read(dev_priv, 0x2008, SBI_MPHY);
8338 tmp |= (1 << 11);
8339 intel_sbi_write(dev_priv, 0x2008, tmp, SBI_MPHY);
8340
8341 tmp = intel_sbi_read(dev_priv, 0x2108, SBI_MPHY);
8342 tmp |= (1 << 11);
8343 intel_sbi_write(dev_priv, 0x2108, tmp, SBI_MPHY);
8344
dde86e2d
PZ
8345 tmp = intel_sbi_read(dev_priv, 0x206C, SBI_MPHY);
8346 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
8347 intel_sbi_write(dev_priv, 0x206C, tmp, SBI_MPHY);
8348
8349 tmp = intel_sbi_read(dev_priv, 0x216C, SBI_MPHY);
8350 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
8351 intel_sbi_write(dev_priv, 0x216C, tmp, SBI_MPHY);
8352
0ff066a9
PZ
8353 tmp = intel_sbi_read(dev_priv, 0x2080, SBI_MPHY);
8354 tmp &= ~(7 << 13);
8355 tmp |= (5 << 13);
8356 intel_sbi_write(dev_priv, 0x2080, tmp, SBI_MPHY);
dde86e2d 8357
0ff066a9
PZ
8358 tmp = intel_sbi_read(dev_priv, 0x2180, SBI_MPHY);
8359 tmp &= ~(7 << 13);
8360 tmp |= (5 << 13);
8361 intel_sbi_write(dev_priv, 0x2180, tmp, SBI_MPHY);
dde86e2d
PZ
8362
8363 tmp = intel_sbi_read(dev_priv, 0x208C, SBI_MPHY);
8364 tmp &= ~0xFF;
8365 tmp |= 0x1C;
8366 intel_sbi_write(dev_priv, 0x208C, tmp, SBI_MPHY);
8367
8368 tmp = intel_sbi_read(dev_priv, 0x218C, SBI_MPHY);
8369 tmp &= ~0xFF;
8370 tmp |= 0x1C;
8371 intel_sbi_write(dev_priv, 0x218C, tmp, SBI_MPHY);
8372
8373 tmp = intel_sbi_read(dev_priv, 0x2098, SBI_MPHY);
8374 tmp &= ~(0xFF << 16);
8375 tmp |= (0x1C << 16);
8376 intel_sbi_write(dev_priv, 0x2098, tmp, SBI_MPHY);
8377
8378 tmp = intel_sbi_read(dev_priv, 0x2198, SBI_MPHY);
8379 tmp &= ~(0xFF << 16);
8380 tmp |= (0x1C << 16);
8381 intel_sbi_write(dev_priv, 0x2198, tmp, SBI_MPHY);
8382
0ff066a9
PZ
8383 tmp = intel_sbi_read(dev_priv, 0x20C4, SBI_MPHY);
8384 tmp |= (1 << 27);
8385 intel_sbi_write(dev_priv, 0x20C4, tmp, SBI_MPHY);
dde86e2d 8386
0ff066a9
PZ
8387 tmp = intel_sbi_read(dev_priv, 0x21C4, SBI_MPHY);
8388 tmp |= (1 << 27);
8389 intel_sbi_write(dev_priv, 0x21C4, tmp, SBI_MPHY);
dde86e2d 8390
0ff066a9
PZ
8391 tmp = intel_sbi_read(dev_priv, 0x20EC, SBI_MPHY);
8392 tmp &= ~(0xF << 28);
8393 tmp |= (4 << 28);
8394 intel_sbi_write(dev_priv, 0x20EC, tmp, SBI_MPHY);
dde86e2d 8395
0ff066a9
PZ
8396 tmp = intel_sbi_read(dev_priv, 0x21EC, SBI_MPHY);
8397 tmp &= ~(0xF << 28);
8398 tmp |= (4 << 28);
8399 intel_sbi_write(dev_priv, 0x21EC, tmp, SBI_MPHY);
f31f2d55
PZ
8400}
8401
2fa86a1f
PZ
8402/* Implements 3 different sequences from BSpec chapter "Display iCLK
8403 * Programming" based on the parameters passed:
8404 * - Sequence to enable CLKOUT_DP
8405 * - Sequence to enable CLKOUT_DP without spread
8406 * - Sequence to enable CLKOUT_DP for FDI usage and configure PCH FDI I/O
8407 */
8408static void lpt_enable_clkout_dp(struct drm_device *dev, bool with_spread,
8409 bool with_fdi)
f31f2d55
PZ
8410{
8411 struct drm_i915_private *dev_priv = dev->dev_private;
2fa86a1f
PZ
8412 uint32_t reg, tmp;
8413
8414 if (WARN(with_fdi && !with_spread, "FDI requires downspread\n"))
8415 with_spread = true;
c2699524 8416 if (WARN(HAS_PCH_LPT_LP(dev) && with_fdi, "LP PCH doesn't have FDI\n"))
2fa86a1f 8417 with_fdi = false;
f31f2d55 8418
a580516d 8419 mutex_lock(&dev_priv->sb_lock);
f31f2d55
PZ
8420
8421 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
8422 tmp &= ~SBI_SSCCTL_DISABLE;
8423 tmp |= SBI_SSCCTL_PATHALT;
8424 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
8425
8426 udelay(24);
8427
2fa86a1f
PZ
8428 if (with_spread) {
8429 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
8430 tmp &= ~SBI_SSCCTL_PATHALT;
8431 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
f31f2d55 8432
2fa86a1f
PZ
8433 if (with_fdi) {
8434 lpt_reset_fdi_mphy(dev_priv);
8435 lpt_program_fdi_mphy(dev_priv);
8436 }
8437 }
dde86e2d 8438
c2699524 8439 reg = HAS_PCH_LPT_LP(dev) ? SBI_GEN0 : SBI_DBUFF0;
2fa86a1f
PZ
8440 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
8441 tmp |= SBI_GEN0_CFG_BUFFENABLE_DISABLE;
8442 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
c00db246 8443
a580516d 8444 mutex_unlock(&dev_priv->sb_lock);
dde86e2d
PZ
8445}
8446
47701c3b
PZ
8447/* Sequence to disable CLKOUT_DP */
8448static void lpt_disable_clkout_dp(struct drm_device *dev)
8449{
8450 struct drm_i915_private *dev_priv = dev->dev_private;
8451 uint32_t reg, tmp;
8452
a580516d 8453 mutex_lock(&dev_priv->sb_lock);
47701c3b 8454
c2699524 8455 reg = HAS_PCH_LPT_LP(dev) ? SBI_GEN0 : SBI_DBUFF0;
47701c3b
PZ
8456 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
8457 tmp &= ~SBI_GEN0_CFG_BUFFENABLE_DISABLE;
8458 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
8459
8460 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
8461 if (!(tmp & SBI_SSCCTL_DISABLE)) {
8462 if (!(tmp & SBI_SSCCTL_PATHALT)) {
8463 tmp |= SBI_SSCCTL_PATHALT;
8464 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
8465 udelay(32);
8466 }
8467 tmp |= SBI_SSCCTL_DISABLE;
8468 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
8469 }
8470
a580516d 8471 mutex_unlock(&dev_priv->sb_lock);
47701c3b
PZ
8472}
8473
bf8fa3d3
PZ
8474static void lpt_init_pch_refclk(struct drm_device *dev)
8475{
bf8fa3d3
PZ
8476 struct intel_encoder *encoder;
8477 bool has_vga = false;
8478
b2784e15 8479 for_each_intel_encoder(dev, encoder) {
bf8fa3d3
PZ
8480 switch (encoder->type) {
8481 case INTEL_OUTPUT_ANALOG:
8482 has_vga = true;
8483 break;
6847d71b
PZ
8484 default:
8485 break;
bf8fa3d3
PZ
8486 }
8487 }
8488
47701c3b
PZ
8489 if (has_vga)
8490 lpt_enable_clkout_dp(dev, true, true);
8491 else
8492 lpt_disable_clkout_dp(dev);
bf8fa3d3
PZ
8493}
8494
dde86e2d
PZ
8495/*
8496 * Initialize reference clocks when the driver loads
8497 */
8498void intel_init_pch_refclk(struct drm_device *dev)
8499{
8500 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
8501 ironlake_init_pch_refclk(dev);
8502 else if (HAS_PCH_LPT(dev))
8503 lpt_init_pch_refclk(dev);
8504}
8505
55bb9992 8506static int ironlake_get_refclk(struct intel_crtc_state *crtc_state)
d9d444cb 8507{
55bb9992 8508 struct drm_device *dev = crtc_state->base.crtc->dev;
d9d444cb 8509 struct drm_i915_private *dev_priv = dev->dev_private;
55bb9992 8510 struct drm_atomic_state *state = crtc_state->base.state;
da3ced29 8511 struct drm_connector *connector;
55bb9992 8512 struct drm_connector_state *connector_state;
d9d444cb 8513 struct intel_encoder *encoder;
55bb9992 8514 int num_connectors = 0, i;
d9d444cb
JB
8515 bool is_lvds = false;
8516
da3ced29 8517 for_each_connector_in_state(state, connector, connector_state, i) {
55bb9992
ACO
8518 if (connector_state->crtc != crtc_state->base.crtc)
8519 continue;
8520
8521 encoder = to_intel_encoder(connector_state->best_encoder);
8522
d9d444cb
JB
8523 switch (encoder->type) {
8524 case INTEL_OUTPUT_LVDS:
8525 is_lvds = true;
8526 break;
6847d71b
PZ
8527 default:
8528 break;
d9d444cb
JB
8529 }
8530 num_connectors++;
8531 }
8532
8533 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
e91e941b 8534 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n",
41aa3448 8535 dev_priv->vbt.lvds_ssc_freq);
e91e941b 8536 return dev_priv->vbt.lvds_ssc_freq;
d9d444cb
JB
8537 }
8538
8539 return 120000;
8540}
8541
6ff93609 8542static void ironlake_set_pipeconf(struct drm_crtc *crtc)
79e53945 8543{
c8203565 8544 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
79e53945
JB
8545 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8546 int pipe = intel_crtc->pipe;
c8203565
PZ
8547 uint32_t val;
8548
78114071 8549 val = 0;
c8203565 8550
6e3c9717 8551 switch (intel_crtc->config->pipe_bpp) {
c8203565 8552 case 18:
dfd07d72 8553 val |= PIPECONF_6BPC;
c8203565
PZ
8554 break;
8555 case 24:
dfd07d72 8556 val |= PIPECONF_8BPC;
c8203565
PZ
8557 break;
8558 case 30:
dfd07d72 8559 val |= PIPECONF_10BPC;
c8203565
PZ
8560 break;
8561 case 36:
dfd07d72 8562 val |= PIPECONF_12BPC;
c8203565
PZ
8563 break;
8564 default:
cc769b62
PZ
8565 /* Case prevented by intel_choose_pipe_bpp_dither. */
8566 BUG();
c8203565
PZ
8567 }
8568
6e3c9717 8569 if (intel_crtc->config->dither)
c8203565
PZ
8570 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
8571
6e3c9717 8572 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
c8203565
PZ
8573 val |= PIPECONF_INTERLACED_ILK;
8574 else
8575 val |= PIPECONF_PROGRESSIVE;
8576
6e3c9717 8577 if (intel_crtc->config->limited_color_range)
3685a8f3 8578 val |= PIPECONF_COLOR_RANGE_SELECT;
3685a8f3 8579
c8203565
PZ
8580 I915_WRITE(PIPECONF(pipe), val);
8581 POSTING_READ(PIPECONF(pipe));
8582}
8583
86d3efce
VS
8584/*
8585 * Set up the pipe CSC unit.
8586 *
8587 * Currently only full range RGB to limited range RGB conversion
8588 * is supported, but eventually this should handle various
8589 * RGB<->YCbCr scenarios as well.
8590 */
50f3b016 8591static void intel_set_pipe_csc(struct drm_crtc *crtc)
86d3efce
VS
8592{
8593 struct drm_device *dev = crtc->dev;
8594 struct drm_i915_private *dev_priv = dev->dev_private;
8595 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8596 int pipe = intel_crtc->pipe;
8597 uint16_t coeff = 0x7800; /* 1.0 */
8598
8599 /*
8600 * TODO: Check what kind of values actually come out of the pipe
8601 * with these coeff/postoff values and adjust to get the best
8602 * accuracy. Perhaps we even need to take the bpc value into
8603 * consideration.
8604 */
8605
6e3c9717 8606 if (intel_crtc->config->limited_color_range)
86d3efce
VS
8607 coeff = ((235 - 16) * (1 << 12) / 255) & 0xff8; /* 0.xxx... */
8608
8609 /*
8610 * GY/GU and RY/RU should be the other way around according
8611 * to BSpec, but reality doesn't agree. Just set them up in
8612 * a way that results in the correct picture.
8613 */
8614 I915_WRITE(PIPE_CSC_COEFF_RY_GY(pipe), coeff << 16);
8615 I915_WRITE(PIPE_CSC_COEFF_BY(pipe), 0);
8616
8617 I915_WRITE(PIPE_CSC_COEFF_RU_GU(pipe), coeff);
8618 I915_WRITE(PIPE_CSC_COEFF_BU(pipe), 0);
8619
8620 I915_WRITE(PIPE_CSC_COEFF_RV_GV(pipe), 0);
8621 I915_WRITE(PIPE_CSC_COEFF_BV(pipe), coeff << 16);
8622
8623 I915_WRITE(PIPE_CSC_PREOFF_HI(pipe), 0);
8624 I915_WRITE(PIPE_CSC_PREOFF_ME(pipe), 0);
8625 I915_WRITE(PIPE_CSC_PREOFF_LO(pipe), 0);
8626
8627 if (INTEL_INFO(dev)->gen > 6) {
8628 uint16_t postoff = 0;
8629
6e3c9717 8630 if (intel_crtc->config->limited_color_range)
32cf0cb0 8631 postoff = (16 * (1 << 12) / 255) & 0x1fff;
86d3efce
VS
8632
8633 I915_WRITE(PIPE_CSC_POSTOFF_HI(pipe), postoff);
8634 I915_WRITE(PIPE_CSC_POSTOFF_ME(pipe), postoff);
8635 I915_WRITE(PIPE_CSC_POSTOFF_LO(pipe), postoff);
8636
8637 I915_WRITE(PIPE_CSC_MODE(pipe), 0);
8638 } else {
8639 uint32_t mode = CSC_MODE_YUV_TO_RGB;
8640
6e3c9717 8641 if (intel_crtc->config->limited_color_range)
86d3efce
VS
8642 mode |= CSC_BLACK_SCREEN_OFFSET;
8643
8644 I915_WRITE(PIPE_CSC_MODE(pipe), mode);
8645 }
8646}
8647
6ff93609 8648static void haswell_set_pipeconf(struct drm_crtc *crtc)
ee2b0b38 8649{
756f85cf
PZ
8650 struct drm_device *dev = crtc->dev;
8651 struct drm_i915_private *dev_priv = dev->dev_private;
ee2b0b38 8652 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
756f85cf 8653 enum pipe pipe = intel_crtc->pipe;
6e3c9717 8654 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
ee2b0b38
PZ
8655 uint32_t val;
8656
3eff4faa 8657 val = 0;
ee2b0b38 8658
6e3c9717 8659 if (IS_HASWELL(dev) && intel_crtc->config->dither)
ee2b0b38
PZ
8660 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
8661
6e3c9717 8662 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
ee2b0b38
PZ
8663 val |= PIPECONF_INTERLACED_ILK;
8664 else
8665 val |= PIPECONF_PROGRESSIVE;
8666
702e7a56
PZ
8667 I915_WRITE(PIPECONF(cpu_transcoder), val);
8668 POSTING_READ(PIPECONF(cpu_transcoder));
3eff4faa
DV
8669
8670 I915_WRITE(GAMMA_MODE(intel_crtc->pipe), GAMMA_MODE_MODE_8BIT);
8671 POSTING_READ(GAMMA_MODE(intel_crtc->pipe));
756f85cf 8672
3cdf122c 8673 if (IS_BROADWELL(dev) || INTEL_INFO(dev)->gen >= 9) {
756f85cf
PZ
8674 val = 0;
8675
6e3c9717 8676 switch (intel_crtc->config->pipe_bpp) {
756f85cf
PZ
8677 case 18:
8678 val |= PIPEMISC_DITHER_6_BPC;
8679 break;
8680 case 24:
8681 val |= PIPEMISC_DITHER_8_BPC;
8682 break;
8683 case 30:
8684 val |= PIPEMISC_DITHER_10_BPC;
8685 break;
8686 case 36:
8687 val |= PIPEMISC_DITHER_12_BPC;
8688 break;
8689 default:
8690 /* Case prevented by pipe_config_set_bpp. */
8691 BUG();
8692 }
8693
6e3c9717 8694 if (intel_crtc->config->dither)
756f85cf
PZ
8695 val |= PIPEMISC_DITHER_ENABLE | PIPEMISC_DITHER_TYPE_SP;
8696
8697 I915_WRITE(PIPEMISC(pipe), val);
8698 }
ee2b0b38
PZ
8699}
8700
6591c6e4 8701static bool ironlake_compute_clocks(struct drm_crtc *crtc,
190f68c5 8702 struct intel_crtc_state *crtc_state,
6591c6e4
PZ
8703 intel_clock_t *clock,
8704 bool *has_reduced_clock,
8705 intel_clock_t *reduced_clock)
8706{
8707 struct drm_device *dev = crtc->dev;
8708 struct drm_i915_private *dev_priv = dev->dev_private;
6591c6e4 8709 int refclk;
d4906093 8710 const intel_limit_t *limit;
c329a4ec 8711 bool ret;
79e53945 8712
55bb9992 8713 refclk = ironlake_get_refclk(crtc_state);
79e53945 8714
d4906093
ML
8715 /*
8716 * Returns a set of divisors for the desired target clock with the given
8717 * refclk, or FALSE. The returned values represent the clock equation:
8718 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
8719 */
a93e255f
ACO
8720 limit = intel_limit(crtc_state, refclk);
8721 ret = dev_priv->display.find_dpll(limit, crtc_state,
190f68c5 8722 crtc_state->port_clock,
ee9300bb 8723 refclk, NULL, clock);
6591c6e4
PZ
8724 if (!ret)
8725 return false;
cda4b7d3 8726
6591c6e4
PZ
8727 return true;
8728}
8729
d4b1931c
PZ
8730int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp)
8731{
8732 /*
8733 * Account for spread spectrum to avoid
8734 * oversubscribing the link. Max center spread
8735 * is 2.5%; use 5% for safety's sake.
8736 */
8737 u32 bps = target_clock * bpp * 21 / 20;
619d4d04 8738 return DIV_ROUND_UP(bps, link_bw * 8);
d4b1931c
PZ
8739}
8740
7429e9d4 8741static bool ironlake_needs_fb_cb_tune(struct dpll *dpll, int factor)
6cf86a5e 8742{
7429e9d4 8743 return i9xx_dpll_compute_m(dpll) < factor * dpll->n;
f48d8f23
PZ
8744}
8745
de13a2e3 8746static uint32_t ironlake_compute_dpll(struct intel_crtc *intel_crtc,
190f68c5 8747 struct intel_crtc_state *crtc_state,
7429e9d4 8748 u32 *fp,
9a7c7890 8749 intel_clock_t *reduced_clock, u32 *fp2)
79e53945 8750{
de13a2e3 8751 struct drm_crtc *crtc = &intel_crtc->base;
79e53945
JB
8752 struct drm_device *dev = crtc->dev;
8753 struct drm_i915_private *dev_priv = dev->dev_private;
55bb9992 8754 struct drm_atomic_state *state = crtc_state->base.state;
da3ced29 8755 struct drm_connector *connector;
55bb9992
ACO
8756 struct drm_connector_state *connector_state;
8757 struct intel_encoder *encoder;
de13a2e3 8758 uint32_t dpll;
55bb9992 8759 int factor, num_connectors = 0, i;
09ede541 8760 bool is_lvds = false, is_sdvo = false;
79e53945 8761
da3ced29 8762 for_each_connector_in_state(state, connector, connector_state, i) {
55bb9992
ACO
8763 if (connector_state->crtc != crtc_state->base.crtc)
8764 continue;
8765
8766 encoder = to_intel_encoder(connector_state->best_encoder);
8767
8768 switch (encoder->type) {
79e53945
JB
8769 case INTEL_OUTPUT_LVDS:
8770 is_lvds = true;
8771 break;
8772 case INTEL_OUTPUT_SDVO:
7d57382e 8773 case INTEL_OUTPUT_HDMI:
79e53945 8774 is_sdvo = true;
79e53945 8775 break;
6847d71b
PZ
8776 default:
8777 break;
79e53945 8778 }
43565a06 8779
c751ce4f 8780 num_connectors++;
79e53945 8781 }
79e53945 8782
c1858123 8783 /* Enable autotuning of the PLL clock (if permissible) */
8febb297
EA
8784 factor = 21;
8785 if (is_lvds) {
8786 if ((intel_panel_use_ssc(dev_priv) &&
e91e941b 8787 dev_priv->vbt.lvds_ssc_freq == 100000) ||
f0b44056 8788 (HAS_PCH_IBX(dev) && intel_is_dual_link_lvds(dev)))
8febb297 8789 factor = 25;
190f68c5 8790 } else if (crtc_state->sdvo_tv_clock)
8febb297 8791 factor = 20;
c1858123 8792
190f68c5 8793 if (ironlake_needs_fb_cb_tune(&crtc_state->dpll, factor))
7d0ac5b7 8794 *fp |= FP_CB_TUNE;
2c07245f 8795
9a7c7890
DV
8796 if (fp2 && (reduced_clock->m < factor * reduced_clock->n))
8797 *fp2 |= FP_CB_TUNE;
8798
5eddb70b 8799 dpll = 0;
2c07245f 8800
a07d6787
EA
8801 if (is_lvds)
8802 dpll |= DPLLB_MODE_LVDS;
8803 else
8804 dpll |= DPLLB_MODE_DAC_SERIAL;
198a037f 8805
190f68c5 8806 dpll |= (crtc_state->pixel_multiplier - 1)
ef1b460d 8807 << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
198a037f
DV
8808
8809 if (is_sdvo)
4a33e48d 8810 dpll |= DPLL_SDVO_HIGH_SPEED;
190f68c5 8811 if (crtc_state->has_dp_encoder)
4a33e48d 8812 dpll |= DPLL_SDVO_HIGH_SPEED;
79e53945 8813
a07d6787 8814 /* compute bitmask from p1 value */
190f68c5 8815 dpll |= (1 << (crtc_state->dpll.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
a07d6787 8816 /* also FPA1 */
190f68c5 8817 dpll |= (1 << (crtc_state->dpll.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
a07d6787 8818
190f68c5 8819 switch (crtc_state->dpll.p2) {
a07d6787
EA
8820 case 5:
8821 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
8822 break;
8823 case 7:
8824 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
8825 break;
8826 case 10:
8827 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
8828 break;
8829 case 14:
8830 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
8831 break;
79e53945
JB
8832 }
8833
b4c09f3b 8834 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2)
43565a06 8835 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
79e53945
JB
8836 else
8837 dpll |= PLL_REF_INPUT_DREFCLK;
8838
959e16d6 8839 return dpll | DPLL_VCO_ENABLE;
de13a2e3
PZ
8840}
8841
190f68c5
ACO
8842static int ironlake_crtc_compute_clock(struct intel_crtc *crtc,
8843 struct intel_crtc_state *crtc_state)
de13a2e3 8844{
c7653199 8845 struct drm_device *dev = crtc->base.dev;
de13a2e3 8846 intel_clock_t clock, reduced_clock;
cbbab5bd 8847 u32 dpll = 0, fp = 0, fp2 = 0;
e2f12b07 8848 bool ok, has_reduced_clock = false;
8b47047b 8849 bool is_lvds = false;
e2b78267 8850 struct intel_shared_dpll *pll;
de13a2e3 8851
dd3cd74a
ACO
8852 memset(&crtc_state->dpll_hw_state, 0,
8853 sizeof(crtc_state->dpll_hw_state));
8854
409ee761 8855 is_lvds = intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS);
79e53945 8856
5dc5298b
PZ
8857 WARN(!(HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)),
8858 "Unexpected PCH type %d\n", INTEL_PCH_TYPE(dev));
a07d6787 8859
190f68c5 8860 ok = ironlake_compute_clocks(&crtc->base, crtc_state, &clock,
de13a2e3 8861 &has_reduced_clock, &reduced_clock);
190f68c5 8862 if (!ok && !crtc_state->clock_set) {
de13a2e3
PZ
8863 DRM_ERROR("Couldn't find PLL settings for mode!\n");
8864 return -EINVAL;
79e53945 8865 }
f47709a9 8866 /* Compat-code for transition, will disappear. */
190f68c5
ACO
8867 if (!crtc_state->clock_set) {
8868 crtc_state->dpll.n = clock.n;
8869 crtc_state->dpll.m1 = clock.m1;
8870 crtc_state->dpll.m2 = clock.m2;
8871 crtc_state->dpll.p1 = clock.p1;
8872 crtc_state->dpll.p2 = clock.p2;
f47709a9 8873 }
79e53945 8874
5dc5298b 8875 /* CPU eDP is the only output that doesn't need a PCH PLL of its own. */
190f68c5
ACO
8876 if (crtc_state->has_pch_encoder) {
8877 fp = i9xx_dpll_compute_fp(&crtc_state->dpll);
cbbab5bd 8878 if (has_reduced_clock)
7429e9d4 8879 fp2 = i9xx_dpll_compute_fp(&reduced_clock);
cbbab5bd 8880
190f68c5 8881 dpll = ironlake_compute_dpll(crtc, crtc_state,
cbbab5bd
DV
8882 &fp, &reduced_clock,
8883 has_reduced_clock ? &fp2 : NULL);
8884
190f68c5
ACO
8885 crtc_state->dpll_hw_state.dpll = dpll;
8886 crtc_state->dpll_hw_state.fp0 = fp;
66e985c0 8887 if (has_reduced_clock)
190f68c5 8888 crtc_state->dpll_hw_state.fp1 = fp2;
66e985c0 8889 else
190f68c5 8890 crtc_state->dpll_hw_state.fp1 = fp;
66e985c0 8891
190f68c5 8892 pll = intel_get_shared_dpll(crtc, crtc_state);
ee7b9f93 8893 if (pll == NULL) {
84f44ce7 8894 DRM_DEBUG_DRIVER("failed to find PLL for pipe %c\n",
c7653199 8895 pipe_name(crtc->pipe));
4b645f14
JB
8896 return -EINVAL;
8897 }
3fb37703 8898 }
79e53945 8899
ab585dea 8900 if (is_lvds && has_reduced_clock)
c7653199 8901 crtc->lowfreq_avail = true;
bcd644e0 8902 else
c7653199 8903 crtc->lowfreq_avail = false;
e2b78267 8904
c8f7a0db 8905 return 0;
79e53945
JB
8906}
8907
eb14cb74
VS
8908static void intel_pch_transcoder_get_m_n(struct intel_crtc *crtc,
8909 struct intel_link_m_n *m_n)
8910{
8911 struct drm_device *dev = crtc->base.dev;
8912 struct drm_i915_private *dev_priv = dev->dev_private;
8913 enum pipe pipe = crtc->pipe;
8914
8915 m_n->link_m = I915_READ(PCH_TRANS_LINK_M1(pipe));
8916 m_n->link_n = I915_READ(PCH_TRANS_LINK_N1(pipe));
8917 m_n->gmch_m = I915_READ(PCH_TRANS_DATA_M1(pipe))
8918 & ~TU_SIZE_MASK;
8919 m_n->gmch_n = I915_READ(PCH_TRANS_DATA_N1(pipe));
8920 m_n->tu = ((I915_READ(PCH_TRANS_DATA_M1(pipe))
8921 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
8922}
8923
8924static void intel_cpu_transcoder_get_m_n(struct intel_crtc *crtc,
8925 enum transcoder transcoder,
b95af8be
VK
8926 struct intel_link_m_n *m_n,
8927 struct intel_link_m_n *m2_n2)
72419203
DV
8928{
8929 struct drm_device *dev = crtc->base.dev;
8930 struct drm_i915_private *dev_priv = dev->dev_private;
eb14cb74 8931 enum pipe pipe = crtc->pipe;
72419203 8932
eb14cb74
VS
8933 if (INTEL_INFO(dev)->gen >= 5) {
8934 m_n->link_m = I915_READ(PIPE_LINK_M1(transcoder));
8935 m_n->link_n = I915_READ(PIPE_LINK_N1(transcoder));
8936 m_n->gmch_m = I915_READ(PIPE_DATA_M1(transcoder))
8937 & ~TU_SIZE_MASK;
8938 m_n->gmch_n = I915_READ(PIPE_DATA_N1(transcoder));
8939 m_n->tu = ((I915_READ(PIPE_DATA_M1(transcoder))
8940 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
b95af8be
VK
8941 /* Read M2_N2 registers only for gen < 8 (M2_N2 available for
8942 * gen < 8) and if DRRS is supported (to make sure the
8943 * registers are not unnecessarily read).
8944 */
8945 if (m2_n2 && INTEL_INFO(dev)->gen < 8 &&
6e3c9717 8946 crtc->config->has_drrs) {
b95af8be
VK
8947 m2_n2->link_m = I915_READ(PIPE_LINK_M2(transcoder));
8948 m2_n2->link_n = I915_READ(PIPE_LINK_N2(transcoder));
8949 m2_n2->gmch_m = I915_READ(PIPE_DATA_M2(transcoder))
8950 & ~TU_SIZE_MASK;
8951 m2_n2->gmch_n = I915_READ(PIPE_DATA_N2(transcoder));
8952 m2_n2->tu = ((I915_READ(PIPE_DATA_M2(transcoder))
8953 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
8954 }
eb14cb74
VS
8955 } else {
8956 m_n->link_m = I915_READ(PIPE_LINK_M_G4X(pipe));
8957 m_n->link_n = I915_READ(PIPE_LINK_N_G4X(pipe));
8958 m_n->gmch_m = I915_READ(PIPE_DATA_M_G4X(pipe))
8959 & ~TU_SIZE_MASK;
8960 m_n->gmch_n = I915_READ(PIPE_DATA_N_G4X(pipe));
8961 m_n->tu = ((I915_READ(PIPE_DATA_M_G4X(pipe))
8962 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
8963 }
8964}
8965
8966void intel_dp_get_m_n(struct intel_crtc *crtc,
5cec258b 8967 struct intel_crtc_state *pipe_config)
eb14cb74 8968{
681a8504 8969 if (pipe_config->has_pch_encoder)
eb14cb74
VS
8970 intel_pch_transcoder_get_m_n(crtc, &pipe_config->dp_m_n);
8971 else
8972 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
b95af8be
VK
8973 &pipe_config->dp_m_n,
8974 &pipe_config->dp_m2_n2);
eb14cb74 8975}
72419203 8976
eb14cb74 8977static void ironlake_get_fdi_m_n_config(struct intel_crtc *crtc,
5cec258b 8978 struct intel_crtc_state *pipe_config)
eb14cb74
VS
8979{
8980 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
b95af8be 8981 &pipe_config->fdi_m_n, NULL);
72419203
DV
8982}
8983
bd2e244f 8984static void skylake_get_pfit_config(struct intel_crtc *crtc,
5cec258b 8985 struct intel_crtc_state *pipe_config)
bd2e244f
JB
8986{
8987 struct drm_device *dev = crtc->base.dev;
8988 struct drm_i915_private *dev_priv = dev->dev_private;
a1b2278e
CK
8989 struct intel_crtc_scaler_state *scaler_state = &pipe_config->scaler_state;
8990 uint32_t ps_ctrl = 0;
8991 int id = -1;
8992 int i;
bd2e244f 8993
a1b2278e
CK
8994 /* find scaler attached to this pipe */
8995 for (i = 0; i < crtc->num_scalers; i++) {
8996 ps_ctrl = I915_READ(SKL_PS_CTRL(crtc->pipe, i));
8997 if (ps_ctrl & PS_SCALER_EN && !(ps_ctrl & PS_PLANE_SEL_MASK)) {
8998 id = i;
8999 pipe_config->pch_pfit.enabled = true;
9000 pipe_config->pch_pfit.pos = I915_READ(SKL_PS_WIN_POS(crtc->pipe, i));
9001 pipe_config->pch_pfit.size = I915_READ(SKL_PS_WIN_SZ(crtc->pipe, i));
9002 break;
9003 }
9004 }
bd2e244f 9005
a1b2278e
CK
9006 scaler_state->scaler_id = id;
9007 if (id >= 0) {
9008 scaler_state->scaler_users |= (1 << SKL_CRTC_INDEX);
9009 } else {
9010 scaler_state->scaler_users &= ~(1 << SKL_CRTC_INDEX);
bd2e244f
JB
9011 }
9012}
9013
5724dbd1
DL
9014static void
9015skylake_get_initial_plane_config(struct intel_crtc *crtc,
9016 struct intel_initial_plane_config *plane_config)
bc8d7dff
DL
9017{
9018 struct drm_device *dev = crtc->base.dev;
9019 struct drm_i915_private *dev_priv = dev->dev_private;
40f46283 9020 u32 val, base, offset, stride_mult, tiling;
bc8d7dff
DL
9021 int pipe = crtc->pipe;
9022 int fourcc, pixel_format;
6761dd31 9023 unsigned int aligned_height;
bc8d7dff 9024 struct drm_framebuffer *fb;
1b842c89 9025 struct intel_framebuffer *intel_fb;
bc8d7dff 9026
d9806c9f 9027 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
1b842c89 9028 if (!intel_fb) {
bc8d7dff
DL
9029 DRM_DEBUG_KMS("failed to alloc fb\n");
9030 return;
9031 }
9032
1b842c89
DL
9033 fb = &intel_fb->base;
9034
bc8d7dff 9035 val = I915_READ(PLANE_CTL(pipe, 0));
42a7b088
DL
9036 if (!(val & PLANE_CTL_ENABLE))
9037 goto error;
9038
bc8d7dff
DL
9039 pixel_format = val & PLANE_CTL_FORMAT_MASK;
9040 fourcc = skl_format_to_fourcc(pixel_format,
9041 val & PLANE_CTL_ORDER_RGBX,
9042 val & PLANE_CTL_ALPHA_MASK);
9043 fb->pixel_format = fourcc;
9044 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
9045
40f46283
DL
9046 tiling = val & PLANE_CTL_TILED_MASK;
9047 switch (tiling) {
9048 case PLANE_CTL_TILED_LINEAR:
9049 fb->modifier[0] = DRM_FORMAT_MOD_NONE;
9050 break;
9051 case PLANE_CTL_TILED_X:
9052 plane_config->tiling = I915_TILING_X;
9053 fb->modifier[0] = I915_FORMAT_MOD_X_TILED;
9054 break;
9055 case PLANE_CTL_TILED_Y:
9056 fb->modifier[0] = I915_FORMAT_MOD_Y_TILED;
9057 break;
9058 case PLANE_CTL_TILED_YF:
9059 fb->modifier[0] = I915_FORMAT_MOD_Yf_TILED;
9060 break;
9061 default:
9062 MISSING_CASE(tiling);
9063 goto error;
9064 }
9065
bc8d7dff
DL
9066 base = I915_READ(PLANE_SURF(pipe, 0)) & 0xfffff000;
9067 plane_config->base = base;
9068
9069 offset = I915_READ(PLANE_OFFSET(pipe, 0));
9070
9071 val = I915_READ(PLANE_SIZE(pipe, 0));
9072 fb->height = ((val >> 16) & 0xfff) + 1;
9073 fb->width = ((val >> 0) & 0x1fff) + 1;
9074
9075 val = I915_READ(PLANE_STRIDE(pipe, 0));
40f46283
DL
9076 stride_mult = intel_fb_stride_alignment(dev, fb->modifier[0],
9077 fb->pixel_format);
bc8d7dff
DL
9078 fb->pitches[0] = (val & 0x3ff) * stride_mult;
9079
9080 aligned_height = intel_fb_align_height(dev, fb->height,
091df6cb
DV
9081 fb->pixel_format,
9082 fb->modifier[0]);
bc8d7dff 9083
f37b5c2b 9084 plane_config->size = fb->pitches[0] * aligned_height;
bc8d7dff
DL
9085
9086 DRM_DEBUG_KMS("pipe %c with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
9087 pipe_name(pipe), fb->width, fb->height,
9088 fb->bits_per_pixel, base, fb->pitches[0],
9089 plane_config->size);
9090
2d14030b 9091 plane_config->fb = intel_fb;
bc8d7dff
DL
9092 return;
9093
9094error:
9095 kfree(fb);
9096}
9097
2fa2fe9a 9098static void ironlake_get_pfit_config(struct intel_crtc *crtc,
5cec258b 9099 struct intel_crtc_state *pipe_config)
2fa2fe9a
DV
9100{
9101 struct drm_device *dev = crtc->base.dev;
9102 struct drm_i915_private *dev_priv = dev->dev_private;
9103 uint32_t tmp;
9104
9105 tmp = I915_READ(PF_CTL(crtc->pipe));
9106
9107 if (tmp & PF_ENABLE) {
fd4daa9c 9108 pipe_config->pch_pfit.enabled = true;
2fa2fe9a
DV
9109 pipe_config->pch_pfit.pos = I915_READ(PF_WIN_POS(crtc->pipe));
9110 pipe_config->pch_pfit.size = I915_READ(PF_WIN_SZ(crtc->pipe));
cb8b2a30
DV
9111
9112 /* We currently do not free assignements of panel fitters on
9113 * ivb/hsw (since we don't use the higher upscaling modes which
9114 * differentiates them) so just WARN about this case for now. */
9115 if (IS_GEN7(dev)) {
9116 WARN_ON((tmp & PF_PIPE_SEL_MASK_IVB) !=
9117 PF_PIPE_SEL_IVB(crtc->pipe));
9118 }
2fa2fe9a 9119 }
79e53945
JB
9120}
9121
5724dbd1
DL
9122static void
9123ironlake_get_initial_plane_config(struct intel_crtc *crtc,
9124 struct intel_initial_plane_config *plane_config)
4c6baa59
JB
9125{
9126 struct drm_device *dev = crtc->base.dev;
9127 struct drm_i915_private *dev_priv = dev->dev_private;
9128 u32 val, base, offset;
aeee5a49 9129 int pipe = crtc->pipe;
4c6baa59 9130 int fourcc, pixel_format;
6761dd31 9131 unsigned int aligned_height;
b113d5ee 9132 struct drm_framebuffer *fb;
1b842c89 9133 struct intel_framebuffer *intel_fb;
4c6baa59 9134
42a7b088
DL
9135 val = I915_READ(DSPCNTR(pipe));
9136 if (!(val & DISPLAY_PLANE_ENABLE))
9137 return;
9138
d9806c9f 9139 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
1b842c89 9140 if (!intel_fb) {
4c6baa59
JB
9141 DRM_DEBUG_KMS("failed to alloc fb\n");
9142 return;
9143 }
9144
1b842c89
DL
9145 fb = &intel_fb->base;
9146
18c5247e
DV
9147 if (INTEL_INFO(dev)->gen >= 4) {
9148 if (val & DISPPLANE_TILED) {
49af449b 9149 plane_config->tiling = I915_TILING_X;
18c5247e
DV
9150 fb->modifier[0] = I915_FORMAT_MOD_X_TILED;
9151 }
9152 }
4c6baa59
JB
9153
9154 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
b35d63fa 9155 fourcc = i9xx_format_to_fourcc(pixel_format);
b113d5ee
DL
9156 fb->pixel_format = fourcc;
9157 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
4c6baa59 9158
aeee5a49 9159 base = I915_READ(DSPSURF(pipe)) & 0xfffff000;
4c6baa59 9160 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
aeee5a49 9161 offset = I915_READ(DSPOFFSET(pipe));
4c6baa59 9162 } else {
49af449b 9163 if (plane_config->tiling)
aeee5a49 9164 offset = I915_READ(DSPTILEOFF(pipe));
4c6baa59 9165 else
aeee5a49 9166 offset = I915_READ(DSPLINOFF(pipe));
4c6baa59
JB
9167 }
9168 plane_config->base = base;
9169
9170 val = I915_READ(PIPESRC(pipe));
b113d5ee
DL
9171 fb->width = ((val >> 16) & 0xfff) + 1;
9172 fb->height = ((val >> 0) & 0xfff) + 1;
4c6baa59
JB
9173
9174 val = I915_READ(DSPSTRIDE(pipe));
b113d5ee 9175 fb->pitches[0] = val & 0xffffffc0;
4c6baa59 9176
b113d5ee 9177 aligned_height = intel_fb_align_height(dev, fb->height,
091df6cb
DV
9178 fb->pixel_format,
9179 fb->modifier[0]);
4c6baa59 9180
f37b5c2b 9181 plane_config->size = fb->pitches[0] * aligned_height;
4c6baa59 9182
2844a921
DL
9183 DRM_DEBUG_KMS("pipe %c with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
9184 pipe_name(pipe), fb->width, fb->height,
9185 fb->bits_per_pixel, base, fb->pitches[0],
9186 plane_config->size);
b113d5ee 9187
2d14030b 9188 plane_config->fb = intel_fb;
4c6baa59
JB
9189}
9190
0e8ffe1b 9191static bool ironlake_get_pipe_config(struct intel_crtc *crtc,
5cec258b 9192 struct intel_crtc_state *pipe_config)
0e8ffe1b
DV
9193{
9194 struct drm_device *dev = crtc->base.dev;
9195 struct drm_i915_private *dev_priv = dev->dev_private;
9196 uint32_t tmp;
9197
f458ebbc
DV
9198 if (!intel_display_power_is_enabled(dev_priv,
9199 POWER_DOMAIN_PIPE(crtc->pipe)))
930e8c9e
PZ
9200 return false;
9201
e143a21c 9202 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
c0d43d62 9203 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
eccb140b 9204
0e8ffe1b
DV
9205 tmp = I915_READ(PIPECONF(crtc->pipe));
9206 if (!(tmp & PIPECONF_ENABLE))
9207 return false;
9208
42571aef
VS
9209 switch (tmp & PIPECONF_BPC_MASK) {
9210 case PIPECONF_6BPC:
9211 pipe_config->pipe_bpp = 18;
9212 break;
9213 case PIPECONF_8BPC:
9214 pipe_config->pipe_bpp = 24;
9215 break;
9216 case PIPECONF_10BPC:
9217 pipe_config->pipe_bpp = 30;
9218 break;
9219 case PIPECONF_12BPC:
9220 pipe_config->pipe_bpp = 36;
9221 break;
9222 default:
9223 break;
9224 }
9225
b5a9fa09
DV
9226 if (tmp & PIPECONF_COLOR_RANGE_SELECT)
9227 pipe_config->limited_color_range = true;
9228
ab9412ba 9229 if (I915_READ(PCH_TRANSCONF(crtc->pipe)) & TRANS_ENABLE) {
66e985c0
DV
9230 struct intel_shared_dpll *pll;
9231
88adfff1
DV
9232 pipe_config->has_pch_encoder = true;
9233
627eb5a3
DV
9234 tmp = I915_READ(FDI_RX_CTL(crtc->pipe));
9235 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
9236 FDI_DP_PORT_WIDTH_SHIFT) + 1;
72419203
DV
9237
9238 ironlake_get_fdi_m_n_config(crtc, pipe_config);
6c49f241 9239
c0d43d62 9240 if (HAS_PCH_IBX(dev_priv->dev)) {
d94ab068
DV
9241 pipe_config->shared_dpll =
9242 (enum intel_dpll_id) crtc->pipe;
c0d43d62
DV
9243 } else {
9244 tmp = I915_READ(PCH_DPLL_SEL);
9245 if (tmp & TRANS_DPLLB_SEL(crtc->pipe))
9246 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_B;
9247 else
9248 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_A;
9249 }
66e985c0
DV
9250
9251 pll = &dev_priv->shared_dplls[pipe_config->shared_dpll];
9252
9253 WARN_ON(!pll->get_hw_state(dev_priv, pll,
9254 &pipe_config->dpll_hw_state));
c93f54cf
DV
9255
9256 tmp = pipe_config->dpll_hw_state.dpll;
9257 pipe_config->pixel_multiplier =
9258 ((tmp & PLL_REF_SDVO_HDMI_MULTIPLIER_MASK)
9259 >> PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT) + 1;
18442d08
VS
9260
9261 ironlake_pch_clock_get(crtc, pipe_config);
6c49f241
DV
9262 } else {
9263 pipe_config->pixel_multiplier = 1;
627eb5a3
DV
9264 }
9265
1bd1bd80
DV
9266 intel_get_pipe_timings(crtc, pipe_config);
9267
2fa2fe9a
DV
9268 ironlake_get_pfit_config(crtc, pipe_config);
9269
0e8ffe1b
DV
9270 return true;
9271}
9272
be256dc7
PZ
9273static void assert_can_disable_lcpll(struct drm_i915_private *dev_priv)
9274{
9275 struct drm_device *dev = dev_priv->dev;
be256dc7 9276 struct intel_crtc *crtc;
be256dc7 9277
d3fcc808 9278 for_each_intel_crtc(dev, crtc)
e2c719b7 9279 I915_STATE_WARN(crtc->active, "CRTC for pipe %c enabled\n",
be256dc7
PZ
9280 pipe_name(crtc->pipe));
9281
e2c719b7
RC
9282 I915_STATE_WARN(I915_READ(HSW_PWR_WELL_DRIVER), "Power well on\n");
9283 I915_STATE_WARN(I915_READ(SPLL_CTL) & SPLL_PLL_ENABLE, "SPLL enabled\n");
9284 I915_STATE_WARN(I915_READ(WRPLL_CTL1) & WRPLL_PLL_ENABLE, "WRPLL1 enabled\n");
9285 I915_STATE_WARN(I915_READ(WRPLL_CTL2) & WRPLL_PLL_ENABLE, "WRPLL2 enabled\n");
9286 I915_STATE_WARN(I915_READ(PCH_PP_STATUS) & PP_ON, "Panel power on\n");
9287 I915_STATE_WARN(I915_READ(BLC_PWM_CPU_CTL2) & BLM_PWM_ENABLE,
be256dc7 9288 "CPU PWM1 enabled\n");
c5107b87 9289 if (IS_HASWELL(dev))
e2c719b7 9290 I915_STATE_WARN(I915_READ(HSW_BLC_PWM2_CTL) & BLM_PWM_ENABLE,
c5107b87 9291 "CPU PWM2 enabled\n");
e2c719b7 9292 I915_STATE_WARN(I915_READ(BLC_PWM_PCH_CTL1) & BLM_PCH_PWM_ENABLE,
be256dc7 9293 "PCH PWM1 enabled\n");
e2c719b7 9294 I915_STATE_WARN(I915_READ(UTIL_PIN_CTL) & UTIL_PIN_ENABLE,
be256dc7 9295 "Utility pin enabled\n");
e2c719b7 9296 I915_STATE_WARN(I915_READ(PCH_GTC_CTL) & PCH_GTC_ENABLE, "PCH GTC enabled\n");
be256dc7 9297
9926ada1
PZ
9298 /*
9299 * In theory we can still leave IRQs enabled, as long as only the HPD
9300 * interrupts remain enabled. We used to check for that, but since it's
9301 * gen-specific and since we only disable LCPLL after we fully disable
9302 * the interrupts, the check below should be enough.
9303 */
e2c719b7 9304 I915_STATE_WARN(intel_irqs_enabled(dev_priv), "IRQs enabled\n");
be256dc7
PZ
9305}
9306
9ccd5aeb
PZ
9307static uint32_t hsw_read_dcomp(struct drm_i915_private *dev_priv)
9308{
9309 struct drm_device *dev = dev_priv->dev;
9310
9311 if (IS_HASWELL(dev))
9312 return I915_READ(D_COMP_HSW);
9313 else
9314 return I915_READ(D_COMP_BDW);
9315}
9316
3c4c9b81
PZ
9317static void hsw_write_dcomp(struct drm_i915_private *dev_priv, uint32_t val)
9318{
9319 struct drm_device *dev = dev_priv->dev;
9320
9321 if (IS_HASWELL(dev)) {
9322 mutex_lock(&dev_priv->rps.hw_lock);
9323 if (sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_D_COMP,
9324 val))
f475dadf 9325 DRM_ERROR("Failed to write to D_COMP\n");
3c4c9b81
PZ
9326 mutex_unlock(&dev_priv->rps.hw_lock);
9327 } else {
9ccd5aeb
PZ
9328 I915_WRITE(D_COMP_BDW, val);
9329 POSTING_READ(D_COMP_BDW);
3c4c9b81 9330 }
be256dc7
PZ
9331}
9332
9333/*
9334 * This function implements pieces of two sequences from BSpec:
9335 * - Sequence for display software to disable LCPLL
9336 * - Sequence for display software to allow package C8+
9337 * The steps implemented here are just the steps that actually touch the LCPLL
9338 * register. Callers should take care of disabling all the display engine
9339 * functions, doing the mode unset, fixing interrupts, etc.
9340 */
6ff58d53
PZ
9341static void hsw_disable_lcpll(struct drm_i915_private *dev_priv,
9342 bool switch_to_fclk, bool allow_power_down)
be256dc7
PZ
9343{
9344 uint32_t val;
9345
9346 assert_can_disable_lcpll(dev_priv);
9347
9348 val = I915_READ(LCPLL_CTL);
9349
9350 if (switch_to_fclk) {
9351 val |= LCPLL_CD_SOURCE_FCLK;
9352 I915_WRITE(LCPLL_CTL, val);
9353
9354 if (wait_for_atomic_us(I915_READ(LCPLL_CTL) &
9355 LCPLL_CD_SOURCE_FCLK_DONE, 1))
9356 DRM_ERROR("Switching to FCLK failed\n");
9357
9358 val = I915_READ(LCPLL_CTL);
9359 }
9360
9361 val |= LCPLL_PLL_DISABLE;
9362 I915_WRITE(LCPLL_CTL, val);
9363 POSTING_READ(LCPLL_CTL);
9364
9365 if (wait_for((I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK) == 0, 1))
9366 DRM_ERROR("LCPLL still locked\n");
9367
9ccd5aeb 9368 val = hsw_read_dcomp(dev_priv);
be256dc7 9369 val |= D_COMP_COMP_DISABLE;
3c4c9b81 9370 hsw_write_dcomp(dev_priv, val);
be256dc7
PZ
9371 ndelay(100);
9372
9ccd5aeb
PZ
9373 if (wait_for((hsw_read_dcomp(dev_priv) & D_COMP_RCOMP_IN_PROGRESS) == 0,
9374 1))
be256dc7
PZ
9375 DRM_ERROR("D_COMP RCOMP still in progress\n");
9376
9377 if (allow_power_down) {
9378 val = I915_READ(LCPLL_CTL);
9379 val |= LCPLL_POWER_DOWN_ALLOW;
9380 I915_WRITE(LCPLL_CTL, val);
9381 POSTING_READ(LCPLL_CTL);
9382 }
9383}
9384
9385/*
9386 * Fully restores LCPLL, disallowing power down and switching back to LCPLL
9387 * source.
9388 */
6ff58d53 9389static void hsw_restore_lcpll(struct drm_i915_private *dev_priv)
be256dc7
PZ
9390{
9391 uint32_t val;
9392
9393 val = I915_READ(LCPLL_CTL);
9394
9395 if ((val & (LCPLL_PLL_LOCK | LCPLL_PLL_DISABLE | LCPLL_CD_SOURCE_FCLK |
9396 LCPLL_POWER_DOWN_ALLOW)) == LCPLL_PLL_LOCK)
9397 return;
9398
a8a8bd54
PZ
9399 /*
9400 * Make sure we're not on PC8 state before disabling PC8, otherwise
9401 * we'll hang the machine. To prevent PC8 state, just enable force_wake.
a8a8bd54 9402 */
59bad947 9403 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
215733fa 9404
be256dc7
PZ
9405 if (val & LCPLL_POWER_DOWN_ALLOW) {
9406 val &= ~LCPLL_POWER_DOWN_ALLOW;
9407 I915_WRITE(LCPLL_CTL, val);
35d8f2eb 9408 POSTING_READ(LCPLL_CTL);
be256dc7
PZ
9409 }
9410
9ccd5aeb 9411 val = hsw_read_dcomp(dev_priv);
be256dc7
PZ
9412 val |= D_COMP_COMP_FORCE;
9413 val &= ~D_COMP_COMP_DISABLE;
3c4c9b81 9414 hsw_write_dcomp(dev_priv, val);
be256dc7
PZ
9415
9416 val = I915_READ(LCPLL_CTL);
9417 val &= ~LCPLL_PLL_DISABLE;
9418 I915_WRITE(LCPLL_CTL, val);
9419
9420 if (wait_for(I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK, 5))
9421 DRM_ERROR("LCPLL not locked yet\n");
9422
9423 if (val & LCPLL_CD_SOURCE_FCLK) {
9424 val = I915_READ(LCPLL_CTL);
9425 val &= ~LCPLL_CD_SOURCE_FCLK;
9426 I915_WRITE(LCPLL_CTL, val);
9427
9428 if (wait_for_atomic_us((I915_READ(LCPLL_CTL) &
9429 LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
9430 DRM_ERROR("Switching back to LCPLL failed\n");
9431 }
215733fa 9432
59bad947 9433 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
b6283055 9434 intel_update_cdclk(dev_priv->dev);
be256dc7
PZ
9435}
9436
765dab67
PZ
9437/*
9438 * Package states C8 and deeper are really deep PC states that can only be
9439 * reached when all the devices on the system allow it, so even if the graphics
9440 * device allows PC8+, it doesn't mean the system will actually get to these
9441 * states. Our driver only allows PC8+ when going into runtime PM.
9442 *
9443 * The requirements for PC8+ are that all the outputs are disabled, the power
9444 * well is disabled and most interrupts are disabled, and these are also
9445 * requirements for runtime PM. When these conditions are met, we manually do
9446 * the other conditions: disable the interrupts, clocks and switch LCPLL refclk
9447 * to Fclk. If we're in PC8+ and we get an non-hotplug interrupt, we can hard
9448 * hang the machine.
9449 *
9450 * When we really reach PC8 or deeper states (not just when we allow it) we lose
9451 * the state of some registers, so when we come back from PC8+ we need to
9452 * restore this state. We don't get into PC8+ if we're not in RC6, so we don't
9453 * need to take care of the registers kept by RC6. Notice that this happens even
9454 * if we don't put the device in PCI D3 state (which is what currently happens
9455 * because of the runtime PM support).
9456 *
9457 * For more, read "Display Sequences for Package C8" on the hardware
9458 * documentation.
9459 */
a14cb6fc 9460void hsw_enable_pc8(struct drm_i915_private *dev_priv)
c67a470b 9461{
c67a470b
PZ
9462 struct drm_device *dev = dev_priv->dev;
9463 uint32_t val;
9464
c67a470b
PZ
9465 DRM_DEBUG_KMS("Enabling package C8+\n");
9466
c2699524 9467 if (HAS_PCH_LPT_LP(dev)) {
c67a470b
PZ
9468 val = I915_READ(SOUTH_DSPCLK_GATE_D);
9469 val &= ~PCH_LP_PARTITION_LEVEL_DISABLE;
9470 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
9471 }
9472
9473 lpt_disable_clkout_dp(dev);
c67a470b
PZ
9474 hsw_disable_lcpll(dev_priv, true, true);
9475}
9476
a14cb6fc 9477void hsw_disable_pc8(struct drm_i915_private *dev_priv)
c67a470b
PZ
9478{
9479 struct drm_device *dev = dev_priv->dev;
9480 uint32_t val;
9481
c67a470b
PZ
9482 DRM_DEBUG_KMS("Disabling package C8+\n");
9483
9484 hsw_restore_lcpll(dev_priv);
c67a470b
PZ
9485 lpt_init_pch_refclk(dev);
9486
c2699524 9487 if (HAS_PCH_LPT_LP(dev)) {
c67a470b
PZ
9488 val = I915_READ(SOUTH_DSPCLK_GATE_D);
9489 val |= PCH_LP_PARTITION_LEVEL_DISABLE;
9490 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
9491 }
9492
9493 intel_prepare_ddi(dev);
c67a470b
PZ
9494}
9495
27c329ed 9496static void broxton_modeset_commit_cdclk(struct drm_atomic_state *old_state)
f8437dd1 9497{
a821fc46 9498 struct drm_device *dev = old_state->dev;
27c329ed 9499 unsigned int req_cdclk = to_intel_atomic_state(old_state)->cdclk;
f8437dd1 9500
27c329ed 9501 broxton_set_cdclk(dev, req_cdclk);
f8437dd1
VK
9502}
9503
b432e5cf 9504/* compute the max rate for new configuration */
27c329ed 9505static int ilk_max_pixel_rate(struct drm_atomic_state *state)
b432e5cf 9506{
b432e5cf 9507 struct intel_crtc *intel_crtc;
27c329ed 9508 struct intel_crtc_state *crtc_state;
b432e5cf 9509 int max_pixel_rate = 0;
b432e5cf 9510
27c329ed
ML
9511 for_each_intel_crtc(state->dev, intel_crtc) {
9512 int pixel_rate;
9513
9514 crtc_state = intel_atomic_get_crtc_state(state, intel_crtc);
9515 if (IS_ERR(crtc_state))
9516 return PTR_ERR(crtc_state);
9517
9518 if (!crtc_state->base.enable)
b432e5cf
VS
9519 continue;
9520
27c329ed 9521 pixel_rate = ilk_pipe_pixel_rate(crtc_state);
b432e5cf
VS
9522
9523 /* pixel rate mustn't exceed 95% of cdclk with IPS on BDW */
27c329ed 9524 if (IS_BROADWELL(state->dev) && crtc_state->ips_enabled)
b432e5cf
VS
9525 pixel_rate = DIV_ROUND_UP(pixel_rate * 100, 95);
9526
9527 max_pixel_rate = max(max_pixel_rate, pixel_rate);
9528 }
9529
9530 return max_pixel_rate;
9531}
9532
9533static void broadwell_set_cdclk(struct drm_device *dev, int cdclk)
9534{
9535 struct drm_i915_private *dev_priv = dev->dev_private;
9536 uint32_t val, data;
9537 int ret;
9538
9539 if (WARN((I915_READ(LCPLL_CTL) &
9540 (LCPLL_PLL_DISABLE | LCPLL_PLL_LOCK |
9541 LCPLL_CD_CLOCK_DISABLE | LCPLL_ROOT_CD_CLOCK_DISABLE |
9542 LCPLL_CD2X_CLOCK_DISABLE | LCPLL_POWER_DOWN_ALLOW |
9543 LCPLL_CD_SOURCE_FCLK)) != LCPLL_PLL_LOCK,
9544 "trying to change cdclk frequency with cdclk not enabled\n"))
9545 return;
9546
9547 mutex_lock(&dev_priv->rps.hw_lock);
9548 ret = sandybridge_pcode_write(dev_priv,
9549 BDW_PCODE_DISPLAY_FREQ_CHANGE_REQ, 0x0);
9550 mutex_unlock(&dev_priv->rps.hw_lock);
9551 if (ret) {
9552 DRM_ERROR("failed to inform pcode about cdclk change\n");
9553 return;
9554 }
9555
9556 val = I915_READ(LCPLL_CTL);
9557 val |= LCPLL_CD_SOURCE_FCLK;
9558 I915_WRITE(LCPLL_CTL, val);
9559
9560 if (wait_for_atomic_us(I915_READ(LCPLL_CTL) &
9561 LCPLL_CD_SOURCE_FCLK_DONE, 1))
9562 DRM_ERROR("Switching to FCLK failed\n");
9563
9564 val = I915_READ(LCPLL_CTL);
9565 val &= ~LCPLL_CLK_FREQ_MASK;
9566
9567 switch (cdclk) {
9568 case 450000:
9569 val |= LCPLL_CLK_FREQ_450;
9570 data = 0;
9571 break;
9572 case 540000:
9573 val |= LCPLL_CLK_FREQ_54O_BDW;
9574 data = 1;
9575 break;
9576 case 337500:
9577 val |= LCPLL_CLK_FREQ_337_5_BDW;
9578 data = 2;
9579 break;
9580 case 675000:
9581 val |= LCPLL_CLK_FREQ_675_BDW;
9582 data = 3;
9583 break;
9584 default:
9585 WARN(1, "invalid cdclk frequency\n");
9586 return;
9587 }
9588
9589 I915_WRITE(LCPLL_CTL, val);
9590
9591 val = I915_READ(LCPLL_CTL);
9592 val &= ~LCPLL_CD_SOURCE_FCLK;
9593 I915_WRITE(LCPLL_CTL, val);
9594
9595 if (wait_for_atomic_us((I915_READ(LCPLL_CTL) &
9596 LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
9597 DRM_ERROR("Switching back to LCPLL failed\n");
9598
9599 mutex_lock(&dev_priv->rps.hw_lock);
9600 sandybridge_pcode_write(dev_priv, HSW_PCODE_DE_WRITE_FREQ_REQ, data);
9601 mutex_unlock(&dev_priv->rps.hw_lock);
9602
9603 intel_update_cdclk(dev);
9604
9605 WARN(cdclk != dev_priv->cdclk_freq,
9606 "cdclk requested %d kHz but got %d kHz\n",
9607 cdclk, dev_priv->cdclk_freq);
9608}
9609
27c329ed 9610static int broadwell_modeset_calc_cdclk(struct drm_atomic_state *state)
b432e5cf 9611{
27c329ed
ML
9612 struct drm_i915_private *dev_priv = to_i915(state->dev);
9613 int max_pixclk = ilk_max_pixel_rate(state);
b432e5cf
VS
9614 int cdclk;
9615
9616 /*
9617 * FIXME should also account for plane ratio
9618 * once 64bpp pixel formats are supported.
9619 */
27c329ed 9620 if (max_pixclk > 540000)
b432e5cf 9621 cdclk = 675000;
27c329ed 9622 else if (max_pixclk > 450000)
b432e5cf 9623 cdclk = 540000;
27c329ed 9624 else if (max_pixclk > 337500)
b432e5cf
VS
9625 cdclk = 450000;
9626 else
9627 cdclk = 337500;
9628
9629 /*
9630 * FIXME move the cdclk caclulation to
9631 * compute_config() so we can fail gracegully.
9632 */
9633 if (cdclk > dev_priv->max_cdclk_freq) {
9634 DRM_ERROR("requested cdclk (%d kHz) exceeds max (%d kHz)\n",
9635 cdclk, dev_priv->max_cdclk_freq);
9636 cdclk = dev_priv->max_cdclk_freq;
9637 }
9638
27c329ed 9639 to_intel_atomic_state(state)->cdclk = cdclk;
b432e5cf
VS
9640
9641 return 0;
9642}
9643
27c329ed 9644static void broadwell_modeset_commit_cdclk(struct drm_atomic_state *old_state)
b432e5cf 9645{
27c329ed
ML
9646 struct drm_device *dev = old_state->dev;
9647 unsigned int req_cdclk = to_intel_atomic_state(old_state)->cdclk;
b432e5cf 9648
27c329ed 9649 broadwell_set_cdclk(dev, req_cdclk);
b432e5cf
VS
9650}
9651
190f68c5
ACO
9652static int haswell_crtc_compute_clock(struct intel_crtc *crtc,
9653 struct intel_crtc_state *crtc_state)
09b4ddf9 9654{
190f68c5 9655 if (!intel_ddi_pll_select(crtc, crtc_state))
6441ab5f 9656 return -EINVAL;
716c2e55 9657
c7653199 9658 crtc->lowfreq_avail = false;
644cef34 9659
c8f7a0db 9660 return 0;
79e53945
JB
9661}
9662
3760b59c
S
9663static void bxt_get_ddi_pll(struct drm_i915_private *dev_priv,
9664 enum port port,
9665 struct intel_crtc_state *pipe_config)
9666{
9667 switch (port) {
9668 case PORT_A:
9669 pipe_config->ddi_pll_sel = SKL_DPLL0;
9670 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL1;
9671 break;
9672 case PORT_B:
9673 pipe_config->ddi_pll_sel = SKL_DPLL1;
9674 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL2;
9675 break;
9676 case PORT_C:
9677 pipe_config->ddi_pll_sel = SKL_DPLL2;
9678 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL3;
9679 break;
9680 default:
9681 DRM_ERROR("Incorrect port type\n");
9682 }
9683}
9684
96b7dfb7
S
9685static void skylake_get_ddi_pll(struct drm_i915_private *dev_priv,
9686 enum port port,
5cec258b 9687 struct intel_crtc_state *pipe_config)
96b7dfb7 9688{
3148ade7 9689 u32 temp, dpll_ctl1;
96b7dfb7
S
9690
9691 temp = I915_READ(DPLL_CTRL2) & DPLL_CTRL2_DDI_CLK_SEL_MASK(port);
9692 pipe_config->ddi_pll_sel = temp >> (port * 3 + 1);
9693
9694 switch (pipe_config->ddi_pll_sel) {
3148ade7
DL
9695 case SKL_DPLL0:
9696 /*
9697 * On SKL the eDP DPLL (DPLL0 as we don't use SSC) is not part
9698 * of the shared DPLL framework and thus needs to be read out
9699 * separately
9700 */
9701 dpll_ctl1 = I915_READ(DPLL_CTRL1);
9702 pipe_config->dpll_hw_state.ctrl1 = dpll_ctl1 & 0x3f;
9703 break;
96b7dfb7
S
9704 case SKL_DPLL1:
9705 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL1;
9706 break;
9707 case SKL_DPLL2:
9708 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL2;
9709 break;
9710 case SKL_DPLL3:
9711 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL3;
9712 break;
96b7dfb7
S
9713 }
9714}
9715
7d2c8175
DL
9716static void haswell_get_ddi_pll(struct drm_i915_private *dev_priv,
9717 enum port port,
5cec258b 9718 struct intel_crtc_state *pipe_config)
7d2c8175
DL
9719{
9720 pipe_config->ddi_pll_sel = I915_READ(PORT_CLK_SEL(port));
9721
9722 switch (pipe_config->ddi_pll_sel) {
9723 case PORT_CLK_SEL_WRPLL1:
9724 pipe_config->shared_dpll = DPLL_ID_WRPLL1;
9725 break;
9726 case PORT_CLK_SEL_WRPLL2:
9727 pipe_config->shared_dpll = DPLL_ID_WRPLL2;
9728 break;
9729 }
9730}
9731
26804afd 9732static void haswell_get_ddi_port_state(struct intel_crtc *crtc,
5cec258b 9733 struct intel_crtc_state *pipe_config)
26804afd
DV
9734{
9735 struct drm_device *dev = crtc->base.dev;
9736 struct drm_i915_private *dev_priv = dev->dev_private;
d452c5b6 9737 struct intel_shared_dpll *pll;
26804afd
DV
9738 enum port port;
9739 uint32_t tmp;
9740
9741 tmp = I915_READ(TRANS_DDI_FUNC_CTL(pipe_config->cpu_transcoder));
9742
9743 port = (tmp & TRANS_DDI_PORT_MASK) >> TRANS_DDI_PORT_SHIFT;
9744
96b7dfb7
S
9745 if (IS_SKYLAKE(dev))
9746 skylake_get_ddi_pll(dev_priv, port, pipe_config);
3760b59c
S
9747 else if (IS_BROXTON(dev))
9748 bxt_get_ddi_pll(dev_priv, port, pipe_config);
96b7dfb7
S
9749 else
9750 haswell_get_ddi_pll(dev_priv, port, pipe_config);
9cd86933 9751
d452c5b6
DV
9752 if (pipe_config->shared_dpll >= 0) {
9753 pll = &dev_priv->shared_dplls[pipe_config->shared_dpll];
9754
9755 WARN_ON(!pll->get_hw_state(dev_priv, pll,
9756 &pipe_config->dpll_hw_state));
9757 }
9758
26804afd
DV
9759 /*
9760 * Haswell has only FDI/PCH transcoder A. It is which is connected to
9761 * DDI E. So just check whether this pipe is wired to DDI E and whether
9762 * the PCH transcoder is on.
9763 */
ca370455
DL
9764 if (INTEL_INFO(dev)->gen < 9 &&
9765 (port == PORT_E) && I915_READ(LPT_TRANSCONF) & TRANS_ENABLE) {
26804afd
DV
9766 pipe_config->has_pch_encoder = true;
9767
9768 tmp = I915_READ(FDI_RX_CTL(PIPE_A));
9769 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
9770 FDI_DP_PORT_WIDTH_SHIFT) + 1;
9771
9772 ironlake_get_fdi_m_n_config(crtc, pipe_config);
9773 }
9774}
9775
0e8ffe1b 9776static bool haswell_get_pipe_config(struct intel_crtc *crtc,
5cec258b 9777 struct intel_crtc_state *pipe_config)
0e8ffe1b
DV
9778{
9779 struct drm_device *dev = crtc->base.dev;
9780 struct drm_i915_private *dev_priv = dev->dev_private;
2fa2fe9a 9781 enum intel_display_power_domain pfit_domain;
0e8ffe1b
DV
9782 uint32_t tmp;
9783
f458ebbc 9784 if (!intel_display_power_is_enabled(dev_priv,
b5482bd0
ID
9785 POWER_DOMAIN_PIPE(crtc->pipe)))
9786 return false;
9787
e143a21c 9788 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
c0d43d62
DV
9789 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
9790
eccb140b
DV
9791 tmp = I915_READ(TRANS_DDI_FUNC_CTL(TRANSCODER_EDP));
9792 if (tmp & TRANS_DDI_FUNC_ENABLE) {
9793 enum pipe trans_edp_pipe;
9794 switch (tmp & TRANS_DDI_EDP_INPUT_MASK) {
9795 default:
9796 WARN(1, "unknown pipe linked to edp transcoder\n");
9797 case TRANS_DDI_EDP_INPUT_A_ONOFF:
9798 case TRANS_DDI_EDP_INPUT_A_ON:
9799 trans_edp_pipe = PIPE_A;
9800 break;
9801 case TRANS_DDI_EDP_INPUT_B_ONOFF:
9802 trans_edp_pipe = PIPE_B;
9803 break;
9804 case TRANS_DDI_EDP_INPUT_C_ONOFF:
9805 trans_edp_pipe = PIPE_C;
9806 break;
9807 }
9808
9809 if (trans_edp_pipe == crtc->pipe)
9810 pipe_config->cpu_transcoder = TRANSCODER_EDP;
9811 }
9812
f458ebbc 9813 if (!intel_display_power_is_enabled(dev_priv,
eccb140b 9814 POWER_DOMAIN_TRANSCODER(pipe_config->cpu_transcoder)))
2bfce950
PZ
9815 return false;
9816
eccb140b 9817 tmp = I915_READ(PIPECONF(pipe_config->cpu_transcoder));
0e8ffe1b
DV
9818 if (!(tmp & PIPECONF_ENABLE))
9819 return false;
9820
26804afd 9821 haswell_get_ddi_port_state(crtc, pipe_config);
627eb5a3 9822
1bd1bd80
DV
9823 intel_get_pipe_timings(crtc, pipe_config);
9824
a1b2278e
CK
9825 if (INTEL_INFO(dev)->gen >= 9) {
9826 skl_init_scalers(dev, crtc, pipe_config);
9827 }
9828
2fa2fe9a 9829 pfit_domain = POWER_DOMAIN_PIPE_PANEL_FITTER(crtc->pipe);
af99ceda
CK
9830
9831 if (INTEL_INFO(dev)->gen >= 9) {
9832 pipe_config->scaler_state.scaler_id = -1;
9833 pipe_config->scaler_state.scaler_users &= ~(1 << SKL_CRTC_INDEX);
9834 }
9835
bd2e244f 9836 if (intel_display_power_is_enabled(dev_priv, pfit_domain)) {
1c132b44 9837 if (INTEL_INFO(dev)->gen >= 9)
bd2e244f 9838 skylake_get_pfit_config(crtc, pipe_config);
ff6d9f55 9839 else
1c132b44 9840 ironlake_get_pfit_config(crtc, pipe_config);
bd2e244f 9841 }
88adfff1 9842
e59150dc
JB
9843 if (IS_HASWELL(dev))
9844 pipe_config->ips_enabled = hsw_crtc_supports_ips(crtc) &&
9845 (I915_READ(IPS_CTL) & IPS_ENABLE);
42db64ef 9846
ebb69c95
CT
9847 if (pipe_config->cpu_transcoder != TRANSCODER_EDP) {
9848 pipe_config->pixel_multiplier =
9849 I915_READ(PIPE_MULT(pipe_config->cpu_transcoder)) + 1;
9850 } else {
9851 pipe_config->pixel_multiplier = 1;
9852 }
6c49f241 9853
0e8ffe1b
DV
9854 return true;
9855}
9856
560b85bb
CW
9857static void i845_update_cursor(struct drm_crtc *crtc, u32 base)
9858{
9859 struct drm_device *dev = crtc->dev;
9860 struct drm_i915_private *dev_priv = dev->dev_private;
9861 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
dc41c154 9862 uint32_t cntl = 0, size = 0;
560b85bb 9863
dc41c154 9864 if (base) {
3dd512fb
MR
9865 unsigned int width = intel_crtc->base.cursor->state->crtc_w;
9866 unsigned int height = intel_crtc->base.cursor->state->crtc_h;
dc41c154
VS
9867 unsigned int stride = roundup_pow_of_two(width) * 4;
9868
9869 switch (stride) {
9870 default:
9871 WARN_ONCE(1, "Invalid cursor width/stride, width=%u, stride=%u\n",
9872 width, stride);
9873 stride = 256;
9874 /* fallthrough */
9875 case 256:
9876 case 512:
9877 case 1024:
9878 case 2048:
9879 break;
4b0e333e
CW
9880 }
9881
dc41c154
VS
9882 cntl |= CURSOR_ENABLE |
9883 CURSOR_GAMMA_ENABLE |
9884 CURSOR_FORMAT_ARGB |
9885 CURSOR_STRIDE(stride);
9886
9887 size = (height << 12) | width;
4b0e333e 9888 }
560b85bb 9889
dc41c154
VS
9890 if (intel_crtc->cursor_cntl != 0 &&
9891 (intel_crtc->cursor_base != base ||
9892 intel_crtc->cursor_size != size ||
9893 intel_crtc->cursor_cntl != cntl)) {
9894 /* On these chipsets we can only modify the base/size/stride
9895 * whilst the cursor is disabled.
9896 */
0b87c24e
VS
9897 I915_WRITE(CURCNTR(PIPE_A), 0);
9898 POSTING_READ(CURCNTR(PIPE_A));
dc41c154 9899 intel_crtc->cursor_cntl = 0;
4b0e333e 9900 }
560b85bb 9901
99d1f387 9902 if (intel_crtc->cursor_base != base) {
0b87c24e 9903 I915_WRITE(CURBASE(PIPE_A), base);
99d1f387
VS
9904 intel_crtc->cursor_base = base;
9905 }
4726e0b0 9906
dc41c154
VS
9907 if (intel_crtc->cursor_size != size) {
9908 I915_WRITE(CURSIZE, size);
9909 intel_crtc->cursor_size = size;
4b0e333e 9910 }
560b85bb 9911
4b0e333e 9912 if (intel_crtc->cursor_cntl != cntl) {
0b87c24e
VS
9913 I915_WRITE(CURCNTR(PIPE_A), cntl);
9914 POSTING_READ(CURCNTR(PIPE_A));
4b0e333e 9915 intel_crtc->cursor_cntl = cntl;
560b85bb 9916 }
560b85bb
CW
9917}
9918
560b85bb 9919static void i9xx_update_cursor(struct drm_crtc *crtc, u32 base)
65a21cd6
JB
9920{
9921 struct drm_device *dev = crtc->dev;
9922 struct drm_i915_private *dev_priv = dev->dev_private;
9923 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
9924 int pipe = intel_crtc->pipe;
4b0e333e
CW
9925 uint32_t cntl;
9926
9927 cntl = 0;
9928 if (base) {
9929 cntl = MCURSOR_GAMMA_ENABLE;
3dd512fb 9930 switch (intel_crtc->base.cursor->state->crtc_w) {
4726e0b0
SK
9931 case 64:
9932 cntl |= CURSOR_MODE_64_ARGB_AX;
9933 break;
9934 case 128:
9935 cntl |= CURSOR_MODE_128_ARGB_AX;
9936 break;
9937 case 256:
9938 cntl |= CURSOR_MODE_256_ARGB_AX;
9939 break;
9940 default:
3dd512fb 9941 MISSING_CASE(intel_crtc->base.cursor->state->crtc_w);
4726e0b0 9942 return;
65a21cd6 9943 }
4b0e333e 9944 cntl |= pipe << 28; /* Connect to correct pipe */
47bf17a7 9945
fc6f93bc 9946 if (HAS_DDI(dev))
47bf17a7 9947 cntl |= CURSOR_PIPE_CSC_ENABLE;
4b0e333e 9948 }
65a21cd6 9949
8e7d688b 9950 if (crtc->cursor->state->rotation == BIT(DRM_ROTATE_180))
4398ad45
VS
9951 cntl |= CURSOR_ROTATE_180;
9952
4b0e333e
CW
9953 if (intel_crtc->cursor_cntl != cntl) {
9954 I915_WRITE(CURCNTR(pipe), cntl);
9955 POSTING_READ(CURCNTR(pipe));
9956 intel_crtc->cursor_cntl = cntl;
65a21cd6 9957 }
4b0e333e 9958
65a21cd6 9959 /* and commit changes on next vblank */
5efb3e28
VS
9960 I915_WRITE(CURBASE(pipe), base);
9961 POSTING_READ(CURBASE(pipe));
99d1f387
VS
9962
9963 intel_crtc->cursor_base = base;
65a21cd6
JB
9964}
9965
cda4b7d3 9966/* If no-part of the cursor is visible on the framebuffer, then the GPU may hang... */
6b383a7f
CW
9967static void intel_crtc_update_cursor(struct drm_crtc *crtc,
9968 bool on)
cda4b7d3
CW
9969{
9970 struct drm_device *dev = crtc->dev;
9971 struct drm_i915_private *dev_priv = dev->dev_private;
9972 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
9973 int pipe = intel_crtc->pipe;
9b4101be
ML
9974 struct drm_plane_state *cursor_state = crtc->cursor->state;
9975 int x = cursor_state->crtc_x;
9976 int y = cursor_state->crtc_y;
d6e4db15 9977 u32 base = 0, pos = 0;
cda4b7d3 9978
d6e4db15 9979 if (on)
cda4b7d3 9980 base = intel_crtc->cursor_addr;
cda4b7d3 9981
6e3c9717 9982 if (x >= intel_crtc->config->pipe_src_w)
d6e4db15
VS
9983 base = 0;
9984
6e3c9717 9985 if (y >= intel_crtc->config->pipe_src_h)
cda4b7d3
CW
9986 base = 0;
9987
9988 if (x < 0) {
9b4101be 9989 if (x + cursor_state->crtc_w <= 0)
cda4b7d3
CW
9990 base = 0;
9991
9992 pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
9993 x = -x;
9994 }
9995 pos |= x << CURSOR_X_SHIFT;
9996
9997 if (y < 0) {
9b4101be 9998 if (y + cursor_state->crtc_h <= 0)
cda4b7d3
CW
9999 base = 0;
10000
10001 pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
10002 y = -y;
10003 }
10004 pos |= y << CURSOR_Y_SHIFT;
10005
4b0e333e 10006 if (base == 0 && intel_crtc->cursor_base == 0)
cda4b7d3
CW
10007 return;
10008
5efb3e28
VS
10009 I915_WRITE(CURPOS(pipe), pos);
10010
4398ad45
VS
10011 /* ILK+ do this automagically */
10012 if (HAS_GMCH_DISPLAY(dev) &&
8e7d688b 10013 crtc->cursor->state->rotation == BIT(DRM_ROTATE_180)) {
9b4101be
ML
10014 base += (cursor_state->crtc_h *
10015 cursor_state->crtc_w - 1) * 4;
4398ad45
VS
10016 }
10017
8ac54669 10018 if (IS_845G(dev) || IS_I865G(dev))
5efb3e28
VS
10019 i845_update_cursor(crtc, base);
10020 else
10021 i9xx_update_cursor(crtc, base);
cda4b7d3
CW
10022}
10023
dc41c154
VS
10024static bool cursor_size_ok(struct drm_device *dev,
10025 uint32_t width, uint32_t height)
10026{
10027 if (width == 0 || height == 0)
10028 return false;
10029
10030 /*
10031 * 845g/865g are special in that they are only limited by
10032 * the width of their cursors, the height is arbitrary up to
10033 * the precision of the register. Everything else requires
10034 * square cursors, limited to a few power-of-two sizes.
10035 */
10036 if (IS_845G(dev) || IS_I865G(dev)) {
10037 if ((width & 63) != 0)
10038 return false;
10039
10040 if (width > (IS_845G(dev) ? 64 : 512))
10041 return false;
10042
10043 if (height > 1023)
10044 return false;
10045 } else {
10046 switch (width | height) {
10047 case 256:
10048 case 128:
10049 if (IS_GEN2(dev))
10050 return false;
10051 case 64:
10052 break;
10053 default:
10054 return false;
10055 }
10056 }
10057
10058 return true;
10059}
10060
79e53945 10061static void intel_crtc_gamma_set(struct drm_crtc *crtc, u16 *red, u16 *green,
7203425a 10062 u16 *blue, uint32_t start, uint32_t size)
79e53945 10063{
7203425a 10064 int end = (start + size > 256) ? 256 : start + size, i;
79e53945 10065 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
79e53945 10066
7203425a 10067 for (i = start; i < end; i++) {
79e53945
JB
10068 intel_crtc->lut_r[i] = red[i] >> 8;
10069 intel_crtc->lut_g[i] = green[i] >> 8;
10070 intel_crtc->lut_b[i] = blue[i] >> 8;
10071 }
10072
10073 intel_crtc_load_lut(crtc);
10074}
10075
79e53945
JB
10076/* VESA 640x480x72Hz mode to set on the pipe */
10077static struct drm_display_mode load_detect_mode = {
10078 DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
10079 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
10080};
10081
a8bb6818
DV
10082struct drm_framebuffer *
10083__intel_framebuffer_create(struct drm_device *dev,
10084 struct drm_mode_fb_cmd2 *mode_cmd,
10085 struct drm_i915_gem_object *obj)
d2dff872
CW
10086{
10087 struct intel_framebuffer *intel_fb;
10088 int ret;
10089
10090 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
10091 if (!intel_fb) {
6ccb81f2 10092 drm_gem_object_unreference(&obj->base);
d2dff872
CW
10093 return ERR_PTR(-ENOMEM);
10094 }
10095
10096 ret = intel_framebuffer_init(dev, intel_fb, mode_cmd, obj);
dd4916c5
DV
10097 if (ret)
10098 goto err;
d2dff872
CW
10099
10100 return &intel_fb->base;
dd4916c5 10101err:
6ccb81f2 10102 drm_gem_object_unreference(&obj->base);
dd4916c5
DV
10103 kfree(intel_fb);
10104
10105 return ERR_PTR(ret);
d2dff872
CW
10106}
10107
b5ea642a 10108static struct drm_framebuffer *
a8bb6818
DV
10109intel_framebuffer_create(struct drm_device *dev,
10110 struct drm_mode_fb_cmd2 *mode_cmd,
10111 struct drm_i915_gem_object *obj)
10112{
10113 struct drm_framebuffer *fb;
10114 int ret;
10115
10116 ret = i915_mutex_lock_interruptible(dev);
10117 if (ret)
10118 return ERR_PTR(ret);
10119 fb = __intel_framebuffer_create(dev, mode_cmd, obj);
10120 mutex_unlock(&dev->struct_mutex);
10121
10122 return fb;
10123}
10124
d2dff872
CW
10125static u32
10126intel_framebuffer_pitch_for_width(int width, int bpp)
10127{
10128 u32 pitch = DIV_ROUND_UP(width * bpp, 8);
10129 return ALIGN(pitch, 64);
10130}
10131
10132static u32
10133intel_framebuffer_size_for_mode(struct drm_display_mode *mode, int bpp)
10134{
10135 u32 pitch = intel_framebuffer_pitch_for_width(mode->hdisplay, bpp);
1267a26b 10136 return PAGE_ALIGN(pitch * mode->vdisplay);
d2dff872
CW
10137}
10138
10139static struct drm_framebuffer *
10140intel_framebuffer_create_for_mode(struct drm_device *dev,
10141 struct drm_display_mode *mode,
10142 int depth, int bpp)
10143{
10144 struct drm_i915_gem_object *obj;
0fed39bd 10145 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
d2dff872
CW
10146
10147 obj = i915_gem_alloc_object(dev,
10148 intel_framebuffer_size_for_mode(mode, bpp));
10149 if (obj == NULL)
10150 return ERR_PTR(-ENOMEM);
10151
10152 mode_cmd.width = mode->hdisplay;
10153 mode_cmd.height = mode->vdisplay;
308e5bcb
JB
10154 mode_cmd.pitches[0] = intel_framebuffer_pitch_for_width(mode_cmd.width,
10155 bpp);
5ca0c34a 10156 mode_cmd.pixel_format = drm_mode_legacy_fb_format(bpp, depth);
d2dff872
CW
10157
10158 return intel_framebuffer_create(dev, &mode_cmd, obj);
10159}
10160
10161static struct drm_framebuffer *
10162mode_fits_in_fbdev(struct drm_device *dev,
10163 struct drm_display_mode *mode)
10164{
0695726e 10165#ifdef CONFIG_DRM_FBDEV_EMULATION
d2dff872
CW
10166 struct drm_i915_private *dev_priv = dev->dev_private;
10167 struct drm_i915_gem_object *obj;
10168 struct drm_framebuffer *fb;
10169
4c0e5528 10170 if (!dev_priv->fbdev)
d2dff872
CW
10171 return NULL;
10172
4c0e5528 10173 if (!dev_priv->fbdev->fb)
d2dff872
CW
10174 return NULL;
10175
4c0e5528
DV
10176 obj = dev_priv->fbdev->fb->obj;
10177 BUG_ON(!obj);
10178
8bcd4553 10179 fb = &dev_priv->fbdev->fb->base;
01f2c773
VS
10180 if (fb->pitches[0] < intel_framebuffer_pitch_for_width(mode->hdisplay,
10181 fb->bits_per_pixel))
d2dff872
CW
10182 return NULL;
10183
01f2c773 10184 if (obj->base.size < mode->vdisplay * fb->pitches[0])
d2dff872
CW
10185 return NULL;
10186
10187 return fb;
4520f53a
DV
10188#else
10189 return NULL;
10190#endif
d2dff872
CW
10191}
10192
d3a40d1b
ACO
10193static int intel_modeset_setup_plane_state(struct drm_atomic_state *state,
10194 struct drm_crtc *crtc,
10195 struct drm_display_mode *mode,
10196 struct drm_framebuffer *fb,
10197 int x, int y)
10198{
10199 struct drm_plane_state *plane_state;
10200 int hdisplay, vdisplay;
10201 int ret;
10202
10203 plane_state = drm_atomic_get_plane_state(state, crtc->primary);
10204 if (IS_ERR(plane_state))
10205 return PTR_ERR(plane_state);
10206
10207 if (mode)
10208 drm_crtc_get_hv_timing(mode, &hdisplay, &vdisplay);
10209 else
10210 hdisplay = vdisplay = 0;
10211
10212 ret = drm_atomic_set_crtc_for_plane(plane_state, fb ? crtc : NULL);
10213 if (ret)
10214 return ret;
10215 drm_atomic_set_fb_for_plane(plane_state, fb);
10216 plane_state->crtc_x = 0;
10217 plane_state->crtc_y = 0;
10218 plane_state->crtc_w = hdisplay;
10219 plane_state->crtc_h = vdisplay;
10220 plane_state->src_x = x << 16;
10221 plane_state->src_y = y << 16;
10222 plane_state->src_w = hdisplay << 16;
10223 plane_state->src_h = vdisplay << 16;
10224
10225 return 0;
10226}
10227
d2434ab7 10228bool intel_get_load_detect_pipe(struct drm_connector *connector,
7173188d 10229 struct drm_display_mode *mode,
51fd371b
RC
10230 struct intel_load_detect_pipe *old,
10231 struct drm_modeset_acquire_ctx *ctx)
79e53945
JB
10232{
10233 struct intel_crtc *intel_crtc;
d2434ab7
DV
10234 struct intel_encoder *intel_encoder =
10235 intel_attached_encoder(connector);
79e53945 10236 struct drm_crtc *possible_crtc;
4ef69c7a 10237 struct drm_encoder *encoder = &intel_encoder->base;
79e53945
JB
10238 struct drm_crtc *crtc = NULL;
10239 struct drm_device *dev = encoder->dev;
94352cf9 10240 struct drm_framebuffer *fb;
51fd371b 10241 struct drm_mode_config *config = &dev->mode_config;
83a57153 10242 struct drm_atomic_state *state = NULL;
944b0c76 10243 struct drm_connector_state *connector_state;
4be07317 10244 struct intel_crtc_state *crtc_state;
51fd371b 10245 int ret, i = -1;
79e53945 10246
d2dff872 10247 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
c23cc417 10248 connector->base.id, connector->name,
8e329a03 10249 encoder->base.id, encoder->name);
d2dff872 10250
51fd371b
RC
10251retry:
10252 ret = drm_modeset_lock(&config->connection_mutex, ctx);
10253 if (ret)
ad3c558f 10254 goto fail;
6e9f798d 10255
79e53945
JB
10256 /*
10257 * Algorithm gets a little messy:
7a5e4805 10258 *
79e53945
JB
10259 * - if the connector already has an assigned crtc, use it (but make
10260 * sure it's on first)
7a5e4805 10261 *
79e53945
JB
10262 * - try to find the first unused crtc that can drive this connector,
10263 * and use that if we find one
79e53945
JB
10264 */
10265
10266 /* See if we already have a CRTC for this connector */
10267 if (encoder->crtc) {
10268 crtc = encoder->crtc;
8261b191 10269
51fd371b 10270 ret = drm_modeset_lock(&crtc->mutex, ctx);
4d02e2de 10271 if (ret)
ad3c558f 10272 goto fail;
4d02e2de 10273 ret = drm_modeset_lock(&crtc->primary->mutex, ctx);
51fd371b 10274 if (ret)
ad3c558f 10275 goto fail;
7b24056b 10276
24218aac 10277 old->dpms_mode = connector->dpms;
8261b191
CW
10278 old->load_detect_temp = false;
10279
10280 /* Make sure the crtc and connector are running */
24218aac
DV
10281 if (connector->dpms != DRM_MODE_DPMS_ON)
10282 connector->funcs->dpms(connector, DRM_MODE_DPMS_ON);
8261b191 10283
7173188d 10284 return true;
79e53945
JB
10285 }
10286
10287 /* Find an unused one (if possible) */
70e1e0ec 10288 for_each_crtc(dev, possible_crtc) {
79e53945
JB
10289 i++;
10290 if (!(encoder->possible_crtcs & (1 << i)))
10291 continue;
83d65738 10292 if (possible_crtc->state->enable)
a459249c 10293 continue;
a459249c
VS
10294
10295 crtc = possible_crtc;
10296 break;
79e53945
JB
10297 }
10298
10299 /*
10300 * If we didn't find an unused CRTC, don't use any.
10301 */
10302 if (!crtc) {
7173188d 10303 DRM_DEBUG_KMS("no pipe available for load-detect\n");
ad3c558f 10304 goto fail;
79e53945
JB
10305 }
10306
51fd371b
RC
10307 ret = drm_modeset_lock(&crtc->mutex, ctx);
10308 if (ret)
ad3c558f 10309 goto fail;
4d02e2de
DV
10310 ret = drm_modeset_lock(&crtc->primary->mutex, ctx);
10311 if (ret)
ad3c558f 10312 goto fail;
79e53945
JB
10313
10314 intel_crtc = to_intel_crtc(crtc);
24218aac 10315 old->dpms_mode = connector->dpms;
8261b191 10316 old->load_detect_temp = true;
d2dff872 10317 old->release_fb = NULL;
79e53945 10318
83a57153
ACO
10319 state = drm_atomic_state_alloc(dev);
10320 if (!state)
10321 return false;
10322
10323 state->acquire_ctx = ctx;
10324
944b0c76
ACO
10325 connector_state = drm_atomic_get_connector_state(state, connector);
10326 if (IS_ERR(connector_state)) {
10327 ret = PTR_ERR(connector_state);
10328 goto fail;
10329 }
10330
10331 connector_state->crtc = crtc;
10332 connector_state->best_encoder = &intel_encoder->base;
10333
4be07317
ACO
10334 crtc_state = intel_atomic_get_crtc_state(state, intel_crtc);
10335 if (IS_ERR(crtc_state)) {
10336 ret = PTR_ERR(crtc_state);
10337 goto fail;
10338 }
10339
49d6fa21 10340 crtc_state->base.active = crtc_state->base.enable = true;
4be07317 10341
6492711d
CW
10342 if (!mode)
10343 mode = &load_detect_mode;
79e53945 10344
d2dff872
CW
10345 /* We need a framebuffer large enough to accommodate all accesses
10346 * that the plane may generate whilst we perform load detection.
10347 * We can not rely on the fbcon either being present (we get called
10348 * during its initialisation to detect all boot displays, or it may
10349 * not even exist) or that it is large enough to satisfy the
10350 * requested mode.
10351 */
94352cf9
DV
10352 fb = mode_fits_in_fbdev(dev, mode);
10353 if (fb == NULL) {
d2dff872 10354 DRM_DEBUG_KMS("creating tmp fb for load-detection\n");
94352cf9
DV
10355 fb = intel_framebuffer_create_for_mode(dev, mode, 24, 32);
10356 old->release_fb = fb;
d2dff872
CW
10357 } else
10358 DRM_DEBUG_KMS("reusing fbdev for load-detection framebuffer\n");
94352cf9 10359 if (IS_ERR(fb)) {
d2dff872 10360 DRM_DEBUG_KMS("failed to allocate framebuffer for load-detection\n");
412b61d8 10361 goto fail;
79e53945 10362 }
79e53945 10363
d3a40d1b
ACO
10364 ret = intel_modeset_setup_plane_state(state, crtc, mode, fb, 0, 0);
10365 if (ret)
10366 goto fail;
10367
8c7b5ccb
ACO
10368 drm_mode_copy(&crtc_state->base.mode, mode);
10369
74c090b1 10370 if (drm_atomic_commit(state)) {
6492711d 10371 DRM_DEBUG_KMS("failed to set mode on load-detect pipe\n");
d2dff872
CW
10372 if (old->release_fb)
10373 old->release_fb->funcs->destroy(old->release_fb);
412b61d8 10374 goto fail;
79e53945 10375 }
9128b040 10376 crtc->primary->crtc = crtc;
7173188d 10377
79e53945 10378 /* let the connector get through one full cycle before testing */
9d0498a2 10379 intel_wait_for_vblank(dev, intel_crtc->pipe);
7173188d 10380 return true;
412b61d8 10381
ad3c558f 10382fail:
e5d958ef
ACO
10383 drm_atomic_state_free(state);
10384 state = NULL;
83a57153 10385
51fd371b
RC
10386 if (ret == -EDEADLK) {
10387 drm_modeset_backoff(ctx);
10388 goto retry;
10389 }
10390
412b61d8 10391 return false;
79e53945
JB
10392}
10393
d2434ab7 10394void intel_release_load_detect_pipe(struct drm_connector *connector,
49172fee
ACO
10395 struct intel_load_detect_pipe *old,
10396 struct drm_modeset_acquire_ctx *ctx)
79e53945 10397{
83a57153 10398 struct drm_device *dev = connector->dev;
d2434ab7
DV
10399 struct intel_encoder *intel_encoder =
10400 intel_attached_encoder(connector);
4ef69c7a 10401 struct drm_encoder *encoder = &intel_encoder->base;
7b24056b 10402 struct drm_crtc *crtc = encoder->crtc;
412b61d8 10403 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
83a57153 10404 struct drm_atomic_state *state;
944b0c76 10405 struct drm_connector_state *connector_state;
4be07317 10406 struct intel_crtc_state *crtc_state;
d3a40d1b 10407 int ret;
79e53945 10408
d2dff872 10409 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
c23cc417 10410 connector->base.id, connector->name,
8e329a03 10411 encoder->base.id, encoder->name);
d2dff872 10412
8261b191 10413 if (old->load_detect_temp) {
83a57153 10414 state = drm_atomic_state_alloc(dev);
944b0c76
ACO
10415 if (!state)
10416 goto fail;
83a57153
ACO
10417
10418 state->acquire_ctx = ctx;
10419
944b0c76
ACO
10420 connector_state = drm_atomic_get_connector_state(state, connector);
10421 if (IS_ERR(connector_state))
10422 goto fail;
10423
4be07317
ACO
10424 crtc_state = intel_atomic_get_crtc_state(state, intel_crtc);
10425 if (IS_ERR(crtc_state))
10426 goto fail;
10427
944b0c76
ACO
10428 connector_state->best_encoder = NULL;
10429 connector_state->crtc = NULL;
10430
49d6fa21 10431 crtc_state->base.enable = crtc_state->base.active = false;
4be07317 10432
d3a40d1b
ACO
10433 ret = intel_modeset_setup_plane_state(state, crtc, NULL, NULL,
10434 0, 0);
10435 if (ret)
10436 goto fail;
10437
74c090b1 10438 ret = drm_atomic_commit(state);
2bfb4627
ACO
10439 if (ret)
10440 goto fail;
d2dff872 10441
36206361
DV
10442 if (old->release_fb) {
10443 drm_framebuffer_unregister_private(old->release_fb);
10444 drm_framebuffer_unreference(old->release_fb);
10445 }
d2dff872 10446
0622a53c 10447 return;
79e53945
JB
10448 }
10449
c751ce4f 10450 /* Switch crtc and encoder back off if necessary */
24218aac
DV
10451 if (old->dpms_mode != DRM_MODE_DPMS_ON)
10452 connector->funcs->dpms(connector, old->dpms_mode);
944b0c76
ACO
10453
10454 return;
10455fail:
10456 DRM_DEBUG_KMS("Couldn't release load detect pipe.\n");
10457 drm_atomic_state_free(state);
79e53945
JB
10458}
10459
da4a1efa 10460static int i9xx_pll_refclk(struct drm_device *dev,
5cec258b 10461 const struct intel_crtc_state *pipe_config)
da4a1efa
VS
10462{
10463 struct drm_i915_private *dev_priv = dev->dev_private;
10464 u32 dpll = pipe_config->dpll_hw_state.dpll;
10465
10466 if ((dpll & PLL_REF_INPUT_MASK) == PLLB_REF_INPUT_SPREADSPECTRUMIN)
e91e941b 10467 return dev_priv->vbt.lvds_ssc_freq;
da4a1efa
VS
10468 else if (HAS_PCH_SPLIT(dev))
10469 return 120000;
10470 else if (!IS_GEN2(dev))
10471 return 96000;
10472 else
10473 return 48000;
10474}
10475
79e53945 10476/* Returns the clock of the currently programmed mode of the given pipe. */
f1f644dc 10477static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
5cec258b 10478 struct intel_crtc_state *pipe_config)
79e53945 10479{
f1f644dc 10480 struct drm_device *dev = crtc->base.dev;
79e53945 10481 struct drm_i915_private *dev_priv = dev->dev_private;
f1f644dc 10482 int pipe = pipe_config->cpu_transcoder;
293623f7 10483 u32 dpll = pipe_config->dpll_hw_state.dpll;
79e53945
JB
10484 u32 fp;
10485 intel_clock_t clock;
dccbea3b 10486 int port_clock;
da4a1efa 10487 int refclk = i9xx_pll_refclk(dev, pipe_config);
79e53945
JB
10488
10489 if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
293623f7 10490 fp = pipe_config->dpll_hw_state.fp0;
79e53945 10491 else
293623f7 10492 fp = pipe_config->dpll_hw_state.fp1;
79e53945
JB
10493
10494 clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
f2b115e6
AJ
10495 if (IS_PINEVIEW(dev)) {
10496 clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
10497 clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
2177832f
SL
10498 } else {
10499 clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
10500 clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
10501 }
10502
a6c45cf0 10503 if (!IS_GEN2(dev)) {
f2b115e6
AJ
10504 if (IS_PINEVIEW(dev))
10505 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
10506 DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
2177832f
SL
10507 else
10508 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
79e53945
JB
10509 DPLL_FPA01_P1_POST_DIV_SHIFT);
10510
10511 switch (dpll & DPLL_MODE_MASK) {
10512 case DPLLB_MODE_DAC_SERIAL:
10513 clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
10514 5 : 10;
10515 break;
10516 case DPLLB_MODE_LVDS:
10517 clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
10518 7 : 14;
10519 break;
10520 default:
28c97730 10521 DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
79e53945 10522 "mode\n", (int)(dpll & DPLL_MODE_MASK));
f1f644dc 10523 return;
79e53945
JB
10524 }
10525
ac58c3f0 10526 if (IS_PINEVIEW(dev))
dccbea3b 10527 port_clock = pnv_calc_dpll_params(refclk, &clock);
ac58c3f0 10528 else
dccbea3b 10529 port_clock = i9xx_calc_dpll_params(refclk, &clock);
79e53945 10530 } else {
0fb58223 10531 u32 lvds = IS_I830(dev) ? 0 : I915_READ(LVDS);
b1c560d1 10532 bool is_lvds = (pipe == 1) && (lvds & LVDS_PORT_EN);
79e53945
JB
10533
10534 if (is_lvds) {
10535 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
10536 DPLL_FPA01_P1_POST_DIV_SHIFT);
b1c560d1
VS
10537
10538 if (lvds & LVDS_CLKB_POWER_UP)
10539 clock.p2 = 7;
10540 else
10541 clock.p2 = 14;
79e53945
JB
10542 } else {
10543 if (dpll & PLL_P1_DIVIDE_BY_TWO)
10544 clock.p1 = 2;
10545 else {
10546 clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
10547 DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
10548 }
10549 if (dpll & PLL_P2_DIVIDE_BY_4)
10550 clock.p2 = 4;
10551 else
10552 clock.p2 = 2;
79e53945 10553 }
da4a1efa 10554
dccbea3b 10555 port_clock = i9xx_calc_dpll_params(refclk, &clock);
79e53945
JB
10556 }
10557
18442d08
VS
10558 /*
10559 * This value includes pixel_multiplier. We will use
241bfc38 10560 * port_clock to compute adjusted_mode.crtc_clock in the
18442d08
VS
10561 * encoder's get_config() function.
10562 */
dccbea3b 10563 pipe_config->port_clock = port_clock;
f1f644dc
JB
10564}
10565
6878da05
VS
10566int intel_dotclock_calculate(int link_freq,
10567 const struct intel_link_m_n *m_n)
f1f644dc 10568{
f1f644dc
JB
10569 /*
10570 * The calculation for the data clock is:
1041a02f 10571 * pixel_clock = ((m/n)*(link_clock * nr_lanes))/bpp
f1f644dc 10572 * But we want to avoid losing precison if possible, so:
1041a02f 10573 * pixel_clock = ((m * link_clock * nr_lanes)/(n*bpp))
f1f644dc
JB
10574 *
10575 * and the link clock is simpler:
1041a02f 10576 * link_clock = (m * link_clock) / n
f1f644dc
JB
10577 */
10578
6878da05
VS
10579 if (!m_n->link_n)
10580 return 0;
f1f644dc 10581
6878da05
VS
10582 return div_u64((u64)m_n->link_m * link_freq, m_n->link_n);
10583}
f1f644dc 10584
18442d08 10585static void ironlake_pch_clock_get(struct intel_crtc *crtc,
5cec258b 10586 struct intel_crtc_state *pipe_config)
6878da05
VS
10587{
10588 struct drm_device *dev = crtc->base.dev;
79e53945 10589
18442d08
VS
10590 /* read out port_clock from the DPLL */
10591 i9xx_crtc_clock_get(crtc, pipe_config);
f1f644dc 10592
f1f644dc 10593 /*
18442d08 10594 * This value does not include pixel_multiplier.
241bfc38 10595 * We will check that port_clock and adjusted_mode.crtc_clock
18442d08
VS
10596 * agree once we know their relationship in the encoder's
10597 * get_config() function.
79e53945 10598 */
2d112de7 10599 pipe_config->base.adjusted_mode.crtc_clock =
18442d08
VS
10600 intel_dotclock_calculate(intel_fdi_link_freq(dev) * 10000,
10601 &pipe_config->fdi_m_n);
79e53945
JB
10602}
10603
10604/** Returns the currently programmed mode of the given pipe. */
10605struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
10606 struct drm_crtc *crtc)
10607{
548f245b 10608 struct drm_i915_private *dev_priv = dev->dev_private;
79e53945 10609 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6e3c9717 10610 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
79e53945 10611 struct drm_display_mode *mode;
5cec258b 10612 struct intel_crtc_state pipe_config;
fe2b8f9d
PZ
10613 int htot = I915_READ(HTOTAL(cpu_transcoder));
10614 int hsync = I915_READ(HSYNC(cpu_transcoder));
10615 int vtot = I915_READ(VTOTAL(cpu_transcoder));
10616 int vsync = I915_READ(VSYNC(cpu_transcoder));
293623f7 10617 enum pipe pipe = intel_crtc->pipe;
79e53945
JB
10618
10619 mode = kzalloc(sizeof(*mode), GFP_KERNEL);
10620 if (!mode)
10621 return NULL;
10622
f1f644dc
JB
10623 /*
10624 * Construct a pipe_config sufficient for getting the clock info
10625 * back out of crtc_clock_get.
10626 *
10627 * Note, if LVDS ever uses a non-1 pixel multiplier, we'll need
10628 * to use a real value here instead.
10629 */
293623f7 10630 pipe_config.cpu_transcoder = (enum transcoder) pipe;
f1f644dc 10631 pipe_config.pixel_multiplier = 1;
293623f7
VS
10632 pipe_config.dpll_hw_state.dpll = I915_READ(DPLL(pipe));
10633 pipe_config.dpll_hw_state.fp0 = I915_READ(FP0(pipe));
10634 pipe_config.dpll_hw_state.fp1 = I915_READ(FP1(pipe));
f1f644dc
JB
10635 i9xx_crtc_clock_get(intel_crtc, &pipe_config);
10636
773ae034 10637 mode->clock = pipe_config.port_clock / pipe_config.pixel_multiplier;
79e53945
JB
10638 mode->hdisplay = (htot & 0xffff) + 1;
10639 mode->htotal = ((htot & 0xffff0000) >> 16) + 1;
10640 mode->hsync_start = (hsync & 0xffff) + 1;
10641 mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1;
10642 mode->vdisplay = (vtot & 0xffff) + 1;
10643 mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1;
10644 mode->vsync_start = (vsync & 0xffff) + 1;
10645 mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1;
10646
10647 drm_mode_set_name(mode);
79e53945
JB
10648
10649 return mode;
10650}
10651
f047e395
CW
10652void intel_mark_busy(struct drm_device *dev)
10653{
c67a470b
PZ
10654 struct drm_i915_private *dev_priv = dev->dev_private;
10655
f62a0076
CW
10656 if (dev_priv->mm.busy)
10657 return;
10658
43694d69 10659 intel_runtime_pm_get(dev_priv);
c67a470b 10660 i915_update_gfx_val(dev_priv);
43cf3bf0
CW
10661 if (INTEL_INFO(dev)->gen >= 6)
10662 gen6_rps_busy(dev_priv);
f62a0076 10663 dev_priv->mm.busy = true;
f047e395
CW
10664}
10665
10666void intel_mark_idle(struct drm_device *dev)
652c393a 10667{
c67a470b 10668 struct drm_i915_private *dev_priv = dev->dev_private;
652c393a 10669
f62a0076
CW
10670 if (!dev_priv->mm.busy)
10671 return;
10672
10673 dev_priv->mm.busy = false;
10674
3d13ef2e 10675 if (INTEL_INFO(dev)->gen >= 6)
b29c19b6 10676 gen6_rps_idle(dev->dev_private);
bb4cdd53 10677
43694d69 10678 intel_runtime_pm_put(dev_priv);
652c393a
JB
10679}
10680
79e53945
JB
10681static void intel_crtc_destroy(struct drm_crtc *crtc)
10682{
10683 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
67e77c5a
DV
10684 struct drm_device *dev = crtc->dev;
10685 struct intel_unpin_work *work;
67e77c5a 10686
5e2d7afc 10687 spin_lock_irq(&dev->event_lock);
67e77c5a
DV
10688 work = intel_crtc->unpin_work;
10689 intel_crtc->unpin_work = NULL;
5e2d7afc 10690 spin_unlock_irq(&dev->event_lock);
67e77c5a
DV
10691
10692 if (work) {
10693 cancel_work_sync(&work->work);
10694 kfree(work);
10695 }
79e53945
JB
10696
10697 drm_crtc_cleanup(crtc);
67e77c5a 10698
79e53945
JB
10699 kfree(intel_crtc);
10700}
10701
6b95a207
KH
10702static void intel_unpin_work_fn(struct work_struct *__work)
10703{
10704 struct intel_unpin_work *work =
10705 container_of(__work, struct intel_unpin_work, work);
a9ff8714
VS
10706 struct intel_crtc *crtc = to_intel_crtc(work->crtc);
10707 struct drm_device *dev = crtc->base.dev;
10708 struct drm_plane *primary = crtc->base.primary;
6b95a207 10709
b4a98e57 10710 mutex_lock(&dev->struct_mutex);
a9ff8714 10711 intel_unpin_fb_obj(work->old_fb, primary->state);
05394f39 10712 drm_gem_object_unreference(&work->pending_flip_obj->base);
d9e86c0e 10713
f06cc1b9 10714 if (work->flip_queued_req)
146d84f0 10715 i915_gem_request_assign(&work->flip_queued_req, NULL);
b4a98e57
CW
10716 mutex_unlock(&dev->struct_mutex);
10717
a9ff8714 10718 intel_frontbuffer_flip_complete(dev, to_intel_plane(primary)->frontbuffer_bit);
89ed88ba 10719 drm_framebuffer_unreference(work->old_fb);
f99d7069 10720
a9ff8714
VS
10721 BUG_ON(atomic_read(&crtc->unpin_work_count) == 0);
10722 atomic_dec(&crtc->unpin_work_count);
b4a98e57 10723
6b95a207
KH
10724 kfree(work);
10725}
10726
1afe3e9d 10727static void do_intel_finish_page_flip(struct drm_device *dev,
49b14a5c 10728 struct drm_crtc *crtc)
6b95a207 10729{
6b95a207
KH
10730 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
10731 struct intel_unpin_work *work;
6b95a207
KH
10732 unsigned long flags;
10733
10734 /* Ignore early vblank irqs */
10735 if (intel_crtc == NULL)
10736 return;
10737
f326038a
DV
10738 /*
10739 * This is called both by irq handlers and the reset code (to complete
10740 * lost pageflips) so needs the full irqsave spinlocks.
10741 */
6b95a207
KH
10742 spin_lock_irqsave(&dev->event_lock, flags);
10743 work = intel_crtc->unpin_work;
e7d841ca
CW
10744
10745 /* Ensure we don't miss a work->pending update ... */
10746 smp_rmb();
10747
10748 if (work == NULL || atomic_read(&work->pending) < INTEL_FLIP_COMPLETE) {
6b95a207
KH
10749 spin_unlock_irqrestore(&dev->event_lock, flags);
10750 return;
10751 }
10752
d6bbafa1 10753 page_flip_completed(intel_crtc);
0af7e4df 10754
6b95a207 10755 spin_unlock_irqrestore(&dev->event_lock, flags);
6b95a207
KH
10756}
10757
1afe3e9d
JB
10758void intel_finish_page_flip(struct drm_device *dev, int pipe)
10759{
fbee40df 10760 struct drm_i915_private *dev_priv = dev->dev_private;
1afe3e9d
JB
10761 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
10762
49b14a5c 10763 do_intel_finish_page_flip(dev, crtc);
1afe3e9d
JB
10764}
10765
10766void intel_finish_page_flip_plane(struct drm_device *dev, int plane)
10767{
fbee40df 10768 struct drm_i915_private *dev_priv = dev->dev_private;
1afe3e9d
JB
10769 struct drm_crtc *crtc = dev_priv->plane_to_crtc_mapping[plane];
10770
49b14a5c 10771 do_intel_finish_page_flip(dev, crtc);
1afe3e9d
JB
10772}
10773
75f7f3ec
VS
10774/* Is 'a' after or equal to 'b'? */
10775static bool g4x_flip_count_after_eq(u32 a, u32 b)
10776{
10777 return !((a - b) & 0x80000000);
10778}
10779
10780static bool page_flip_finished(struct intel_crtc *crtc)
10781{
10782 struct drm_device *dev = crtc->base.dev;
10783 struct drm_i915_private *dev_priv = dev->dev_private;
10784
bdfa7542
VS
10785 if (i915_reset_in_progress(&dev_priv->gpu_error) ||
10786 crtc->reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
10787 return true;
10788
75f7f3ec
VS
10789 /*
10790 * The relevant registers doen't exist on pre-ctg.
10791 * As the flip done interrupt doesn't trigger for mmio
10792 * flips on gmch platforms, a flip count check isn't
10793 * really needed there. But since ctg has the registers,
10794 * include it in the check anyway.
10795 */
10796 if (INTEL_INFO(dev)->gen < 5 && !IS_G4X(dev))
10797 return true;
10798
10799 /*
10800 * A DSPSURFLIVE check isn't enough in case the mmio and CS flips
10801 * used the same base address. In that case the mmio flip might
10802 * have completed, but the CS hasn't even executed the flip yet.
10803 *
10804 * A flip count check isn't enough as the CS might have updated
10805 * the base address just after start of vblank, but before we
10806 * managed to process the interrupt. This means we'd complete the
10807 * CS flip too soon.
10808 *
10809 * Combining both checks should get us a good enough result. It may
10810 * still happen that the CS flip has been executed, but has not
10811 * yet actually completed. But in case the base address is the same
10812 * anyway, we don't really care.
10813 */
10814 return (I915_READ(DSPSURFLIVE(crtc->plane)) & ~0xfff) ==
10815 crtc->unpin_work->gtt_offset &&
fd8f507c 10816 g4x_flip_count_after_eq(I915_READ(PIPE_FLIPCOUNT_G4X(crtc->pipe)),
75f7f3ec
VS
10817 crtc->unpin_work->flip_count);
10818}
10819
6b95a207
KH
10820void intel_prepare_page_flip(struct drm_device *dev, int plane)
10821{
fbee40df 10822 struct drm_i915_private *dev_priv = dev->dev_private;
6b95a207
KH
10823 struct intel_crtc *intel_crtc =
10824 to_intel_crtc(dev_priv->plane_to_crtc_mapping[plane]);
10825 unsigned long flags;
10826
f326038a
DV
10827
10828 /*
10829 * This is called both by irq handlers and the reset code (to complete
10830 * lost pageflips) so needs the full irqsave spinlocks.
10831 *
10832 * NB: An MMIO update of the plane base pointer will also
e7d841ca
CW
10833 * generate a page-flip completion irq, i.e. every modeset
10834 * is also accompanied by a spurious intel_prepare_page_flip().
10835 */
6b95a207 10836 spin_lock_irqsave(&dev->event_lock, flags);
75f7f3ec 10837 if (intel_crtc->unpin_work && page_flip_finished(intel_crtc))
e7d841ca 10838 atomic_inc_not_zero(&intel_crtc->unpin_work->pending);
6b95a207
KH
10839 spin_unlock_irqrestore(&dev->event_lock, flags);
10840}
10841
6042639c 10842static inline void intel_mark_page_flip_active(struct intel_unpin_work *work)
e7d841ca
CW
10843{
10844 /* Ensure that the work item is consistent when activating it ... */
10845 smp_wmb();
6042639c 10846 atomic_set(&work->pending, INTEL_FLIP_PENDING);
e7d841ca
CW
10847 /* and that it is marked active as soon as the irq could fire. */
10848 smp_wmb();
10849}
10850
8c9f3aaf
JB
10851static int intel_gen2_queue_flip(struct drm_device *dev,
10852 struct drm_crtc *crtc,
10853 struct drm_framebuffer *fb,
ed8d1975 10854 struct drm_i915_gem_object *obj,
6258fbe2 10855 struct drm_i915_gem_request *req,
ed8d1975 10856 uint32_t flags)
8c9f3aaf 10857{
6258fbe2 10858 struct intel_engine_cs *ring = req->ring;
8c9f3aaf 10859 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8c9f3aaf
JB
10860 u32 flip_mask;
10861 int ret;
10862
5fb9de1a 10863 ret = intel_ring_begin(req, 6);
8c9f3aaf 10864 if (ret)
4fa62c89 10865 return ret;
8c9f3aaf
JB
10866
10867 /* Can't queue multiple flips, so wait for the previous
10868 * one to finish before executing the next.
10869 */
10870 if (intel_crtc->plane)
10871 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
10872 else
10873 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
6d90c952
DV
10874 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
10875 intel_ring_emit(ring, MI_NOOP);
10876 intel_ring_emit(ring, MI_DISPLAY_FLIP |
10877 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
10878 intel_ring_emit(ring, fb->pitches[0]);
75f7f3ec 10879 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
6d90c952 10880 intel_ring_emit(ring, 0); /* aux display base address, unused */
e7d841ca 10881
6042639c 10882 intel_mark_page_flip_active(intel_crtc->unpin_work);
83d4092b 10883 return 0;
8c9f3aaf
JB
10884}
10885
10886static int intel_gen3_queue_flip(struct drm_device *dev,
10887 struct drm_crtc *crtc,
10888 struct drm_framebuffer *fb,
ed8d1975 10889 struct drm_i915_gem_object *obj,
6258fbe2 10890 struct drm_i915_gem_request *req,
ed8d1975 10891 uint32_t flags)
8c9f3aaf 10892{
6258fbe2 10893 struct intel_engine_cs *ring = req->ring;
8c9f3aaf 10894 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8c9f3aaf
JB
10895 u32 flip_mask;
10896 int ret;
10897
5fb9de1a 10898 ret = intel_ring_begin(req, 6);
8c9f3aaf 10899 if (ret)
4fa62c89 10900 return ret;
8c9f3aaf
JB
10901
10902 if (intel_crtc->plane)
10903 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
10904 else
10905 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
6d90c952
DV
10906 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
10907 intel_ring_emit(ring, MI_NOOP);
10908 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 |
10909 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
10910 intel_ring_emit(ring, fb->pitches[0]);
75f7f3ec 10911 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
6d90c952
DV
10912 intel_ring_emit(ring, MI_NOOP);
10913
6042639c 10914 intel_mark_page_flip_active(intel_crtc->unpin_work);
83d4092b 10915 return 0;
8c9f3aaf
JB
10916}
10917
10918static int intel_gen4_queue_flip(struct drm_device *dev,
10919 struct drm_crtc *crtc,
10920 struct drm_framebuffer *fb,
ed8d1975 10921 struct drm_i915_gem_object *obj,
6258fbe2 10922 struct drm_i915_gem_request *req,
ed8d1975 10923 uint32_t flags)
8c9f3aaf 10924{
6258fbe2 10925 struct intel_engine_cs *ring = req->ring;
8c9f3aaf
JB
10926 struct drm_i915_private *dev_priv = dev->dev_private;
10927 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
10928 uint32_t pf, pipesrc;
10929 int ret;
10930
5fb9de1a 10931 ret = intel_ring_begin(req, 4);
8c9f3aaf 10932 if (ret)
4fa62c89 10933 return ret;
8c9f3aaf
JB
10934
10935 /* i965+ uses the linear or tiled offsets from the
10936 * Display Registers (which do not change across a page-flip)
10937 * so we need only reprogram the base address.
10938 */
6d90c952
DV
10939 intel_ring_emit(ring, MI_DISPLAY_FLIP |
10940 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
10941 intel_ring_emit(ring, fb->pitches[0]);
75f7f3ec 10942 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset |
c2c75131 10943 obj->tiling_mode);
8c9f3aaf
JB
10944
10945 /* XXX Enabling the panel-fitter across page-flip is so far
10946 * untested on non-native modes, so ignore it for now.
10947 * pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
10948 */
10949 pf = 0;
10950 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
6d90c952 10951 intel_ring_emit(ring, pf | pipesrc);
e7d841ca 10952
6042639c 10953 intel_mark_page_flip_active(intel_crtc->unpin_work);
83d4092b 10954 return 0;
8c9f3aaf
JB
10955}
10956
10957static int intel_gen6_queue_flip(struct drm_device *dev,
10958 struct drm_crtc *crtc,
10959 struct drm_framebuffer *fb,
ed8d1975 10960 struct drm_i915_gem_object *obj,
6258fbe2 10961 struct drm_i915_gem_request *req,
ed8d1975 10962 uint32_t flags)
8c9f3aaf 10963{
6258fbe2 10964 struct intel_engine_cs *ring = req->ring;
8c9f3aaf
JB
10965 struct drm_i915_private *dev_priv = dev->dev_private;
10966 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
10967 uint32_t pf, pipesrc;
10968 int ret;
10969
5fb9de1a 10970 ret = intel_ring_begin(req, 4);
8c9f3aaf 10971 if (ret)
4fa62c89 10972 return ret;
8c9f3aaf 10973
6d90c952
DV
10974 intel_ring_emit(ring, MI_DISPLAY_FLIP |
10975 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
10976 intel_ring_emit(ring, fb->pitches[0] | obj->tiling_mode);
75f7f3ec 10977 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
8c9f3aaf 10978
dc257cf1
DV
10979 /* Contrary to the suggestions in the documentation,
10980 * "Enable Panel Fitter" does not seem to be required when page
10981 * flipping with a non-native mode, and worse causes a normal
10982 * modeset to fail.
10983 * pf = I915_READ(PF_CTL(intel_crtc->pipe)) & PF_ENABLE;
10984 */
10985 pf = 0;
8c9f3aaf 10986 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
6d90c952 10987 intel_ring_emit(ring, pf | pipesrc);
e7d841ca 10988
6042639c 10989 intel_mark_page_flip_active(intel_crtc->unpin_work);
83d4092b 10990 return 0;
8c9f3aaf
JB
10991}
10992
7c9017e5
JB
10993static int intel_gen7_queue_flip(struct drm_device *dev,
10994 struct drm_crtc *crtc,
10995 struct drm_framebuffer *fb,
ed8d1975 10996 struct drm_i915_gem_object *obj,
6258fbe2 10997 struct drm_i915_gem_request *req,
ed8d1975 10998 uint32_t flags)
7c9017e5 10999{
6258fbe2 11000 struct intel_engine_cs *ring = req->ring;
7c9017e5 11001 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
cb05d8de 11002 uint32_t plane_bit = 0;
ffe74d75
CW
11003 int len, ret;
11004
eba905b2 11005 switch (intel_crtc->plane) {
cb05d8de
DV
11006 case PLANE_A:
11007 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_A;
11008 break;
11009 case PLANE_B:
11010 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_B;
11011 break;
11012 case PLANE_C:
11013 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_C;
11014 break;
11015 default:
11016 WARN_ONCE(1, "unknown plane in flip command\n");
4fa62c89 11017 return -ENODEV;
cb05d8de
DV
11018 }
11019
ffe74d75 11020 len = 4;
f476828a 11021 if (ring->id == RCS) {
ffe74d75 11022 len += 6;
f476828a
DL
11023 /*
11024 * On Gen 8, SRM is now taking an extra dword to accommodate
11025 * 48bits addresses, and we need a NOOP for the batch size to
11026 * stay even.
11027 */
11028 if (IS_GEN8(dev))
11029 len += 2;
11030 }
ffe74d75 11031
f66fab8e
VS
11032 /*
11033 * BSpec MI_DISPLAY_FLIP for IVB:
11034 * "The full packet must be contained within the same cache line."
11035 *
11036 * Currently the LRI+SRM+MI_DISPLAY_FLIP all fit within the same
11037 * cacheline, if we ever start emitting more commands before
11038 * the MI_DISPLAY_FLIP we may need to first emit everything else,
11039 * then do the cacheline alignment, and finally emit the
11040 * MI_DISPLAY_FLIP.
11041 */
bba09b12 11042 ret = intel_ring_cacheline_align(req);
f66fab8e 11043 if (ret)
4fa62c89 11044 return ret;
f66fab8e 11045
5fb9de1a 11046 ret = intel_ring_begin(req, len);
7c9017e5 11047 if (ret)
4fa62c89 11048 return ret;
7c9017e5 11049
ffe74d75
CW
11050 /* Unmask the flip-done completion message. Note that the bspec says that
11051 * we should do this for both the BCS and RCS, and that we must not unmask
11052 * more than one flip event at any time (or ensure that one flip message
11053 * can be sent by waiting for flip-done prior to queueing new flips).
11054 * Experimentation says that BCS works despite DERRMR masking all
11055 * flip-done completion events and that unmasking all planes at once
11056 * for the RCS also doesn't appear to drop events. Setting the DERRMR
11057 * to zero does lead to lockups within MI_DISPLAY_FLIP.
11058 */
11059 if (ring->id == RCS) {
11060 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
11061 intel_ring_emit(ring, DERRMR);
11062 intel_ring_emit(ring, ~(DERRMR_PIPEA_PRI_FLIP_DONE |
11063 DERRMR_PIPEB_PRI_FLIP_DONE |
11064 DERRMR_PIPEC_PRI_FLIP_DONE));
f476828a 11065 if (IS_GEN8(dev))
f1afe24f 11066 intel_ring_emit(ring, MI_STORE_REGISTER_MEM_GEN8 |
f476828a
DL
11067 MI_SRM_LRM_GLOBAL_GTT);
11068 else
f1afe24f 11069 intel_ring_emit(ring, MI_STORE_REGISTER_MEM |
f476828a 11070 MI_SRM_LRM_GLOBAL_GTT);
ffe74d75
CW
11071 intel_ring_emit(ring, DERRMR);
11072 intel_ring_emit(ring, ring->scratch.gtt_offset + 256);
f476828a
DL
11073 if (IS_GEN8(dev)) {
11074 intel_ring_emit(ring, 0);
11075 intel_ring_emit(ring, MI_NOOP);
11076 }
ffe74d75
CW
11077 }
11078
cb05d8de 11079 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 | plane_bit);
01f2c773 11080 intel_ring_emit(ring, (fb->pitches[0] | obj->tiling_mode));
75f7f3ec 11081 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
7c9017e5 11082 intel_ring_emit(ring, (MI_NOOP));
e7d841ca 11083
6042639c 11084 intel_mark_page_flip_active(intel_crtc->unpin_work);
83d4092b 11085 return 0;
7c9017e5
JB
11086}
11087
84c33a64
SG
11088static bool use_mmio_flip(struct intel_engine_cs *ring,
11089 struct drm_i915_gem_object *obj)
11090{
11091 /*
11092 * This is not being used for older platforms, because
11093 * non-availability of flip done interrupt forces us to use
11094 * CS flips. Older platforms derive flip done using some clever
11095 * tricks involving the flip_pending status bits and vblank irqs.
11096 * So using MMIO flips there would disrupt this mechanism.
11097 */
11098
8e09bf83
CW
11099 if (ring == NULL)
11100 return true;
11101
84c33a64
SG
11102 if (INTEL_INFO(ring->dev)->gen < 5)
11103 return false;
11104
11105 if (i915.use_mmio_flip < 0)
11106 return false;
11107 else if (i915.use_mmio_flip > 0)
11108 return true;
14bf993e
OM
11109 else if (i915.enable_execlists)
11110 return true;
84c33a64 11111 else
b4716185 11112 return ring != i915_gem_request_get_ring(obj->last_write_req);
84c33a64
SG
11113}
11114
6042639c 11115static void skl_do_mmio_flip(struct intel_crtc *intel_crtc,
86efe24a 11116 unsigned int rotation,
6042639c 11117 struct intel_unpin_work *work)
ff944564
DL
11118{
11119 struct drm_device *dev = intel_crtc->base.dev;
11120 struct drm_i915_private *dev_priv = dev->dev_private;
11121 struct drm_framebuffer *fb = intel_crtc->base.primary->fb;
ff944564 11122 const enum pipe pipe = intel_crtc->pipe;
86efe24a 11123 u32 ctl, stride, tile_height;
ff944564
DL
11124
11125 ctl = I915_READ(PLANE_CTL(pipe, 0));
11126 ctl &= ~PLANE_CTL_TILED_MASK;
2ebef630
TU
11127 switch (fb->modifier[0]) {
11128 case DRM_FORMAT_MOD_NONE:
11129 break;
11130 case I915_FORMAT_MOD_X_TILED:
ff944564 11131 ctl |= PLANE_CTL_TILED_X;
2ebef630
TU
11132 break;
11133 case I915_FORMAT_MOD_Y_TILED:
11134 ctl |= PLANE_CTL_TILED_Y;
11135 break;
11136 case I915_FORMAT_MOD_Yf_TILED:
11137 ctl |= PLANE_CTL_TILED_YF;
11138 break;
11139 default:
11140 MISSING_CASE(fb->modifier[0]);
11141 }
ff944564
DL
11142
11143 /*
11144 * The stride is either expressed as a multiple of 64 bytes chunks for
11145 * linear buffers or in number of tiles for tiled buffers.
11146 */
86efe24a
TU
11147 if (intel_rotation_90_or_270(rotation)) {
11148 /* stride = Surface height in tiles */
11149 tile_height = intel_tile_height(dev, fb->pixel_format,
11150 fb->modifier[0], 0);
11151 stride = DIV_ROUND_UP(fb->height, tile_height);
11152 } else {
11153 stride = fb->pitches[0] /
11154 intel_fb_stride_alignment(dev, fb->modifier[0],
11155 fb->pixel_format);
11156 }
ff944564
DL
11157
11158 /*
11159 * Both PLANE_CTL and PLANE_STRIDE are not updated on vblank but on
11160 * PLANE_SURF updates, the update is then guaranteed to be atomic.
11161 */
11162 I915_WRITE(PLANE_CTL(pipe, 0), ctl);
11163 I915_WRITE(PLANE_STRIDE(pipe, 0), stride);
11164
6042639c 11165 I915_WRITE(PLANE_SURF(pipe, 0), work->gtt_offset);
ff944564
DL
11166 POSTING_READ(PLANE_SURF(pipe, 0));
11167}
11168
6042639c
CW
11169static void ilk_do_mmio_flip(struct intel_crtc *intel_crtc,
11170 struct intel_unpin_work *work)
84c33a64
SG
11171{
11172 struct drm_device *dev = intel_crtc->base.dev;
11173 struct drm_i915_private *dev_priv = dev->dev_private;
11174 struct intel_framebuffer *intel_fb =
11175 to_intel_framebuffer(intel_crtc->base.primary->fb);
11176 struct drm_i915_gem_object *obj = intel_fb->obj;
11177 u32 dspcntr;
11178 u32 reg;
11179
84c33a64
SG
11180 reg = DSPCNTR(intel_crtc->plane);
11181 dspcntr = I915_READ(reg);
11182
c5d97472
DL
11183 if (obj->tiling_mode != I915_TILING_NONE)
11184 dspcntr |= DISPPLANE_TILED;
11185 else
11186 dspcntr &= ~DISPPLANE_TILED;
11187
84c33a64
SG
11188 I915_WRITE(reg, dspcntr);
11189
6042639c 11190 I915_WRITE(DSPSURF(intel_crtc->plane), work->gtt_offset);
84c33a64 11191 POSTING_READ(DSPSURF(intel_crtc->plane));
ff944564
DL
11192}
11193
11194/*
11195 * XXX: This is the temporary way to update the plane registers until we get
11196 * around to using the usual plane update functions for MMIO flips
11197 */
6042639c 11198static void intel_do_mmio_flip(struct intel_mmio_flip *mmio_flip)
ff944564 11199{
6042639c
CW
11200 struct intel_crtc *crtc = mmio_flip->crtc;
11201 struct intel_unpin_work *work;
11202
11203 spin_lock_irq(&crtc->base.dev->event_lock);
11204 work = crtc->unpin_work;
11205 spin_unlock_irq(&crtc->base.dev->event_lock);
11206 if (work == NULL)
11207 return;
ff944564 11208
6042639c 11209 intel_mark_page_flip_active(work);
ff944564 11210
6042639c 11211 intel_pipe_update_start(crtc);
ff944564 11212
6042639c 11213 if (INTEL_INFO(mmio_flip->i915)->gen >= 9)
86efe24a 11214 skl_do_mmio_flip(crtc, mmio_flip->rotation, work);
ff944564
DL
11215 else
11216 /* use_mmio_flip() retricts MMIO flips to ilk+ */
6042639c 11217 ilk_do_mmio_flip(crtc, work);
ff944564 11218
6042639c 11219 intel_pipe_update_end(crtc);
84c33a64
SG
11220}
11221
9362c7c5 11222static void intel_mmio_flip_work_func(struct work_struct *work)
84c33a64 11223{
b2cfe0ab
CW
11224 struct intel_mmio_flip *mmio_flip =
11225 container_of(work, struct intel_mmio_flip, work);
84c33a64 11226
6042639c 11227 if (mmio_flip->req) {
eed29a5b 11228 WARN_ON(__i915_wait_request(mmio_flip->req,
b2cfe0ab 11229 mmio_flip->crtc->reset_counter,
bcafc4e3
CW
11230 false, NULL,
11231 &mmio_flip->i915->rps.mmioflips));
6042639c
CW
11232 i915_gem_request_unreference__unlocked(mmio_flip->req);
11233 }
84c33a64 11234
6042639c 11235 intel_do_mmio_flip(mmio_flip);
b2cfe0ab 11236 kfree(mmio_flip);
84c33a64
SG
11237}
11238
11239static int intel_queue_mmio_flip(struct drm_device *dev,
11240 struct drm_crtc *crtc,
86efe24a 11241 struct drm_i915_gem_object *obj)
84c33a64 11242{
b2cfe0ab
CW
11243 struct intel_mmio_flip *mmio_flip;
11244
11245 mmio_flip = kmalloc(sizeof(*mmio_flip), GFP_KERNEL);
11246 if (mmio_flip == NULL)
11247 return -ENOMEM;
84c33a64 11248
bcafc4e3 11249 mmio_flip->i915 = to_i915(dev);
eed29a5b 11250 mmio_flip->req = i915_gem_request_reference(obj->last_write_req);
b2cfe0ab 11251 mmio_flip->crtc = to_intel_crtc(crtc);
86efe24a 11252 mmio_flip->rotation = crtc->primary->state->rotation;
536f5b5e 11253
b2cfe0ab
CW
11254 INIT_WORK(&mmio_flip->work, intel_mmio_flip_work_func);
11255 schedule_work(&mmio_flip->work);
84c33a64 11256
84c33a64
SG
11257 return 0;
11258}
11259
8c9f3aaf
JB
11260static int intel_default_queue_flip(struct drm_device *dev,
11261 struct drm_crtc *crtc,
11262 struct drm_framebuffer *fb,
ed8d1975 11263 struct drm_i915_gem_object *obj,
6258fbe2 11264 struct drm_i915_gem_request *req,
ed8d1975 11265 uint32_t flags)
8c9f3aaf
JB
11266{
11267 return -ENODEV;
11268}
11269
d6bbafa1
CW
11270static bool __intel_pageflip_stall_check(struct drm_device *dev,
11271 struct drm_crtc *crtc)
11272{
11273 struct drm_i915_private *dev_priv = dev->dev_private;
11274 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11275 struct intel_unpin_work *work = intel_crtc->unpin_work;
11276 u32 addr;
11277
11278 if (atomic_read(&work->pending) >= INTEL_FLIP_COMPLETE)
11279 return true;
11280
908565c2
CW
11281 if (atomic_read(&work->pending) < INTEL_FLIP_PENDING)
11282 return false;
11283
d6bbafa1
CW
11284 if (!work->enable_stall_check)
11285 return false;
11286
11287 if (work->flip_ready_vblank == 0) {
3a8a946e
DV
11288 if (work->flip_queued_req &&
11289 !i915_gem_request_completed(work->flip_queued_req, true))
d6bbafa1
CW
11290 return false;
11291
1e3feefd 11292 work->flip_ready_vblank = drm_crtc_vblank_count(crtc);
d6bbafa1
CW
11293 }
11294
1e3feefd 11295 if (drm_crtc_vblank_count(crtc) - work->flip_ready_vblank < 3)
d6bbafa1
CW
11296 return false;
11297
11298 /* Potential stall - if we see that the flip has happened,
11299 * assume a missed interrupt. */
11300 if (INTEL_INFO(dev)->gen >= 4)
11301 addr = I915_HI_DISPBASE(I915_READ(DSPSURF(intel_crtc->plane)));
11302 else
11303 addr = I915_READ(DSPADDR(intel_crtc->plane));
11304
11305 /* There is a potential issue here with a false positive after a flip
11306 * to the same address. We could address this by checking for a
11307 * non-incrementing frame counter.
11308 */
11309 return addr == work->gtt_offset;
11310}
11311
11312void intel_check_page_flip(struct drm_device *dev, int pipe)
11313{
11314 struct drm_i915_private *dev_priv = dev->dev_private;
11315 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
11316 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6ad790c0 11317 struct intel_unpin_work *work;
f326038a 11318
6c51d46f 11319 WARN_ON(!in_interrupt());
d6bbafa1
CW
11320
11321 if (crtc == NULL)
11322 return;
11323
f326038a 11324 spin_lock(&dev->event_lock);
6ad790c0
CW
11325 work = intel_crtc->unpin_work;
11326 if (work != NULL && __intel_pageflip_stall_check(dev, crtc)) {
d6bbafa1 11327 WARN_ONCE(1, "Kicking stuck page flip: queued at %d, now %d\n",
6ad790c0 11328 work->flip_queued_vblank, drm_vblank_count(dev, pipe));
d6bbafa1 11329 page_flip_completed(intel_crtc);
6ad790c0 11330 work = NULL;
d6bbafa1 11331 }
6ad790c0
CW
11332 if (work != NULL &&
11333 drm_vblank_count(dev, pipe) - work->flip_queued_vblank > 1)
11334 intel_queue_rps_boost_for_request(dev, work->flip_queued_req);
f326038a 11335 spin_unlock(&dev->event_lock);
d6bbafa1
CW
11336}
11337
6b95a207
KH
11338static int intel_crtc_page_flip(struct drm_crtc *crtc,
11339 struct drm_framebuffer *fb,
ed8d1975
KP
11340 struct drm_pending_vblank_event *event,
11341 uint32_t page_flip_flags)
6b95a207
KH
11342{
11343 struct drm_device *dev = crtc->dev;
11344 struct drm_i915_private *dev_priv = dev->dev_private;
f4510a27 11345 struct drm_framebuffer *old_fb = crtc->primary->fb;
2ff8fde1 11346 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
6b95a207 11347 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
455a6808 11348 struct drm_plane *primary = crtc->primary;
a071fa00 11349 enum pipe pipe = intel_crtc->pipe;
6b95a207 11350 struct intel_unpin_work *work;
a4872ba6 11351 struct intel_engine_cs *ring;
cf5d8a46 11352 bool mmio_flip;
91af127f 11353 struct drm_i915_gem_request *request = NULL;
52e68630 11354 int ret;
6b95a207 11355
2ff8fde1
MR
11356 /*
11357 * drm_mode_page_flip_ioctl() should already catch this, but double
11358 * check to be safe. In the future we may enable pageflipping from
11359 * a disabled primary plane.
11360 */
11361 if (WARN_ON(intel_fb_obj(old_fb) == NULL))
11362 return -EBUSY;
11363
e6a595d2 11364 /* Can't change pixel format via MI display flips. */
f4510a27 11365 if (fb->pixel_format != crtc->primary->fb->pixel_format)
e6a595d2
VS
11366 return -EINVAL;
11367
11368 /*
11369 * TILEOFF/LINOFF registers can't be changed via MI display flips.
11370 * Note that pitch changes could also affect these register.
11371 */
11372 if (INTEL_INFO(dev)->gen > 3 &&
f4510a27
MR
11373 (fb->offsets[0] != crtc->primary->fb->offsets[0] ||
11374 fb->pitches[0] != crtc->primary->fb->pitches[0]))
e6a595d2
VS
11375 return -EINVAL;
11376
f900db47
CW
11377 if (i915_terminally_wedged(&dev_priv->gpu_error))
11378 goto out_hang;
11379
b14c5679 11380 work = kzalloc(sizeof(*work), GFP_KERNEL);
6b95a207
KH
11381 if (work == NULL)
11382 return -ENOMEM;
11383
6b95a207 11384 work->event = event;
b4a98e57 11385 work->crtc = crtc;
ab8d6675 11386 work->old_fb = old_fb;
6b95a207
KH
11387 INIT_WORK(&work->work, intel_unpin_work_fn);
11388
87b6b101 11389 ret = drm_crtc_vblank_get(crtc);
7317c75e
JB
11390 if (ret)
11391 goto free_work;
11392
6b95a207 11393 /* We borrow the event spin lock for protecting unpin_work */
5e2d7afc 11394 spin_lock_irq(&dev->event_lock);
6b95a207 11395 if (intel_crtc->unpin_work) {
d6bbafa1
CW
11396 /* Before declaring the flip queue wedged, check if
11397 * the hardware completed the operation behind our backs.
11398 */
11399 if (__intel_pageflip_stall_check(dev, crtc)) {
11400 DRM_DEBUG_DRIVER("flip queue: previous flip completed, continuing\n");
11401 page_flip_completed(intel_crtc);
11402 } else {
11403 DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
5e2d7afc 11404 spin_unlock_irq(&dev->event_lock);
468f0b44 11405
d6bbafa1
CW
11406 drm_crtc_vblank_put(crtc);
11407 kfree(work);
11408 return -EBUSY;
11409 }
6b95a207
KH
11410 }
11411 intel_crtc->unpin_work = work;
5e2d7afc 11412 spin_unlock_irq(&dev->event_lock);
6b95a207 11413
b4a98e57
CW
11414 if (atomic_read(&intel_crtc->unpin_work_count) >= 2)
11415 flush_workqueue(dev_priv->wq);
11416
75dfca80 11417 /* Reference the objects for the scheduled work. */
ab8d6675 11418 drm_framebuffer_reference(work->old_fb);
05394f39 11419 drm_gem_object_reference(&obj->base);
6b95a207 11420
f4510a27 11421 crtc->primary->fb = fb;
afd65eb4 11422 update_state_fb(crtc->primary);
1ed1f968 11423
e1f99ce6 11424 work->pending_flip_obj = obj;
e1f99ce6 11425
89ed88ba
CW
11426 ret = i915_mutex_lock_interruptible(dev);
11427 if (ret)
11428 goto cleanup;
11429
b4a98e57 11430 atomic_inc(&intel_crtc->unpin_work_count);
10d83730 11431 intel_crtc->reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
e1f99ce6 11432
75f7f3ec 11433 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev))
fd8f507c 11434 work->flip_count = I915_READ(PIPE_FLIPCOUNT_G4X(pipe)) + 1;
75f7f3ec 11435
4fa62c89
VS
11436 if (IS_VALLEYVIEW(dev)) {
11437 ring = &dev_priv->ring[BCS];
ab8d6675 11438 if (obj->tiling_mode != intel_fb_obj(work->old_fb)->tiling_mode)
8e09bf83
CW
11439 /* vlv: DISPLAY_FLIP fails to change tiling */
11440 ring = NULL;
48bf5b2d 11441 } else if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev)) {
2a92d5bc 11442 ring = &dev_priv->ring[BCS];
4fa62c89 11443 } else if (INTEL_INFO(dev)->gen >= 7) {
b4716185 11444 ring = i915_gem_request_get_ring(obj->last_write_req);
4fa62c89
VS
11445 if (ring == NULL || ring->id != RCS)
11446 ring = &dev_priv->ring[BCS];
11447 } else {
11448 ring = &dev_priv->ring[RCS];
11449 }
11450
cf5d8a46
CW
11451 mmio_flip = use_mmio_flip(ring, obj);
11452
11453 /* When using CS flips, we want to emit semaphores between rings.
11454 * However, when using mmio flips we will create a task to do the
11455 * synchronisation, so all we want here is to pin the framebuffer
11456 * into the display plane and skip any waits.
11457 */
82bc3b2d 11458 ret = intel_pin_and_fence_fb_obj(crtc->primary, fb,
cf5d8a46 11459 crtc->primary->state,
91af127f 11460 mmio_flip ? i915_gem_request_get_ring(obj->last_write_req) : ring, &request);
8c9f3aaf
JB
11461 if (ret)
11462 goto cleanup_pending;
6b95a207 11463
dedf278c
TU
11464 work->gtt_offset = intel_plane_obj_offset(to_intel_plane(primary),
11465 obj, 0);
11466 work->gtt_offset += intel_crtc->dspaddr_offset;
4fa62c89 11467
cf5d8a46 11468 if (mmio_flip) {
86efe24a 11469 ret = intel_queue_mmio_flip(dev, crtc, obj);
d6bbafa1
CW
11470 if (ret)
11471 goto cleanup_unpin;
11472
f06cc1b9
JH
11473 i915_gem_request_assign(&work->flip_queued_req,
11474 obj->last_write_req);
d6bbafa1 11475 } else {
6258fbe2
JH
11476 if (!request) {
11477 ret = i915_gem_request_alloc(ring, ring->default_context, &request);
11478 if (ret)
11479 goto cleanup_unpin;
11480 }
11481
11482 ret = dev_priv->display.queue_flip(dev, crtc, fb, obj, request,
d6bbafa1
CW
11483 page_flip_flags);
11484 if (ret)
11485 goto cleanup_unpin;
11486
6258fbe2 11487 i915_gem_request_assign(&work->flip_queued_req, request);
d6bbafa1
CW
11488 }
11489
91af127f 11490 if (request)
75289874 11491 i915_add_request_no_flush(request);
91af127f 11492
1e3feefd 11493 work->flip_queued_vblank = drm_crtc_vblank_count(crtc);
d6bbafa1 11494 work->enable_stall_check = true;
4fa62c89 11495
ab8d6675 11496 i915_gem_track_fb(intel_fb_obj(work->old_fb), obj,
a9ff8714 11497 to_intel_plane(primary)->frontbuffer_bit);
c80ac854 11498 mutex_unlock(&dev->struct_mutex);
a071fa00 11499
4e1e26f1 11500 intel_fbc_disable_crtc(intel_crtc);
a9ff8714
VS
11501 intel_frontbuffer_flip_prepare(dev,
11502 to_intel_plane(primary)->frontbuffer_bit);
6b95a207 11503
e5510fac
JB
11504 trace_i915_flip_request(intel_crtc->plane, obj);
11505
6b95a207 11506 return 0;
96b099fd 11507
4fa62c89 11508cleanup_unpin:
82bc3b2d 11509 intel_unpin_fb_obj(fb, crtc->primary->state);
8c9f3aaf 11510cleanup_pending:
91af127f
JH
11511 if (request)
11512 i915_gem_request_cancel(request);
b4a98e57 11513 atomic_dec(&intel_crtc->unpin_work_count);
89ed88ba
CW
11514 mutex_unlock(&dev->struct_mutex);
11515cleanup:
f4510a27 11516 crtc->primary->fb = old_fb;
afd65eb4 11517 update_state_fb(crtc->primary);
89ed88ba
CW
11518
11519 drm_gem_object_unreference_unlocked(&obj->base);
ab8d6675 11520 drm_framebuffer_unreference(work->old_fb);
96b099fd 11521
5e2d7afc 11522 spin_lock_irq(&dev->event_lock);
96b099fd 11523 intel_crtc->unpin_work = NULL;
5e2d7afc 11524 spin_unlock_irq(&dev->event_lock);
96b099fd 11525
87b6b101 11526 drm_crtc_vblank_put(crtc);
7317c75e 11527free_work:
96b099fd
CW
11528 kfree(work);
11529
f900db47 11530 if (ret == -EIO) {
02e0efb5
ML
11531 struct drm_atomic_state *state;
11532 struct drm_plane_state *plane_state;
11533
f900db47 11534out_hang:
02e0efb5
ML
11535 state = drm_atomic_state_alloc(dev);
11536 if (!state)
11537 return -ENOMEM;
11538 state->acquire_ctx = drm_modeset_legacy_acquire_ctx(crtc);
11539
11540retry:
11541 plane_state = drm_atomic_get_plane_state(state, primary);
11542 ret = PTR_ERR_OR_ZERO(plane_state);
11543 if (!ret) {
11544 drm_atomic_set_fb_for_plane(plane_state, fb);
11545
11546 ret = drm_atomic_set_crtc_for_plane(plane_state, crtc);
11547 if (!ret)
11548 ret = drm_atomic_commit(state);
11549 }
11550
11551 if (ret == -EDEADLK) {
11552 drm_modeset_backoff(state->acquire_ctx);
11553 drm_atomic_state_clear(state);
11554 goto retry;
11555 }
11556
11557 if (ret)
11558 drm_atomic_state_free(state);
11559
f0d3dad3 11560 if (ret == 0 && event) {
5e2d7afc 11561 spin_lock_irq(&dev->event_lock);
a071fa00 11562 drm_send_vblank_event(dev, pipe, event);
5e2d7afc 11563 spin_unlock_irq(&dev->event_lock);
f0d3dad3 11564 }
f900db47 11565 }
96b099fd 11566 return ret;
6b95a207
KH
11567}
11568
da20eabd
ML
11569
11570/**
11571 * intel_wm_need_update - Check whether watermarks need updating
11572 * @plane: drm plane
11573 * @state: new plane state
11574 *
11575 * Check current plane state versus the new one to determine whether
11576 * watermarks need to be recalculated.
11577 *
11578 * Returns true or false.
11579 */
11580static bool intel_wm_need_update(struct drm_plane *plane,
11581 struct drm_plane_state *state)
11582{
2791a16c 11583 /* Update watermarks on tiling changes. */
da20eabd
ML
11584 if (!plane->state->fb || !state->fb ||
11585 plane->state->fb->modifier[0] != state->fb->modifier[0] ||
2791a16c 11586 plane->state->rotation != state->rotation)
da20eabd
ML
11587 return true;
11588
2791a16c
PZ
11589 if (plane->state->crtc_w != state->crtc_w)
11590 return true;
7809e5ae 11591
2791a16c 11592 return false;
7809e5ae
MR
11593}
11594
da20eabd
ML
11595int intel_plane_atomic_calc_changes(struct drm_crtc_state *crtc_state,
11596 struct drm_plane_state *plane_state)
11597{
11598 struct drm_crtc *crtc = crtc_state->crtc;
11599 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11600 struct drm_plane *plane = plane_state->plane;
11601 struct drm_device *dev = crtc->dev;
11602 struct drm_i915_private *dev_priv = dev->dev_private;
11603 struct intel_plane_state *old_plane_state =
11604 to_intel_plane_state(plane->state);
11605 int idx = intel_crtc->base.base.id, ret;
11606 int i = drm_plane_index(plane);
11607 bool mode_changed = needs_modeset(crtc_state);
11608 bool was_crtc_enabled = crtc->state->active;
11609 bool is_crtc_enabled = crtc_state->active;
2791a16c 11610
da20eabd
ML
11611 bool turn_off, turn_on, visible, was_visible;
11612 struct drm_framebuffer *fb = plane_state->fb;
11613
11614 if (crtc_state && INTEL_INFO(dev)->gen >= 9 &&
11615 plane->type != DRM_PLANE_TYPE_CURSOR) {
11616 ret = skl_update_scaler_plane(
11617 to_intel_crtc_state(crtc_state),
11618 to_intel_plane_state(plane_state));
11619 if (ret)
11620 return ret;
11621 }
11622
da20eabd
ML
11623 was_visible = old_plane_state->visible;
11624 visible = to_intel_plane_state(plane_state)->visible;
11625
11626 if (!was_crtc_enabled && WARN_ON(was_visible))
11627 was_visible = false;
11628
11629 if (!is_crtc_enabled && WARN_ON(visible))
11630 visible = false;
11631
11632 if (!was_visible && !visible)
11633 return 0;
11634
11635 turn_off = was_visible && (!visible || mode_changed);
11636 turn_on = visible && (!was_visible || mode_changed);
11637
11638 DRM_DEBUG_ATOMIC("[CRTC:%i] has [PLANE:%i] with fb %i\n", idx,
11639 plane->base.id, fb ? fb->base.id : -1);
11640
11641 DRM_DEBUG_ATOMIC("[PLANE:%i] visible %i -> %i, off %i, on %i, ms %i\n",
11642 plane->base.id, was_visible, visible,
11643 turn_off, turn_on, mode_changed);
11644
852eb00d 11645 if (turn_on) {
f015c551 11646 intel_crtc->atomic.update_wm_pre = true;
852eb00d
VS
11647 /* must disable cxsr around plane enable/disable */
11648 if (plane->type != DRM_PLANE_TYPE_CURSOR) {
11649 intel_crtc->atomic.disable_cxsr = true;
11650 /* to potentially re-enable cxsr */
11651 intel_crtc->atomic.wait_vblank = true;
11652 intel_crtc->atomic.update_wm_post = true;
11653 }
11654 } else if (turn_off) {
f015c551 11655 intel_crtc->atomic.update_wm_post = true;
852eb00d
VS
11656 /* must disable cxsr around plane enable/disable */
11657 if (plane->type != DRM_PLANE_TYPE_CURSOR) {
11658 if (is_crtc_enabled)
11659 intel_crtc->atomic.wait_vblank = true;
11660 intel_crtc->atomic.disable_cxsr = true;
11661 }
11662 } else if (intel_wm_need_update(plane, plane_state)) {
f015c551 11663 intel_crtc->atomic.update_wm_pre = true;
852eb00d 11664 }
da20eabd 11665
8be6ca85 11666 if (visible || was_visible)
a9ff8714
VS
11667 intel_crtc->atomic.fb_bits |=
11668 to_intel_plane(plane)->frontbuffer_bit;
11669
da20eabd
ML
11670 switch (plane->type) {
11671 case DRM_PLANE_TYPE_PRIMARY:
da20eabd
ML
11672 intel_crtc->atomic.wait_for_flips = true;
11673 intel_crtc->atomic.pre_disable_primary = turn_off;
11674 intel_crtc->atomic.post_enable_primary = turn_on;
11675
066cf55b
RV
11676 if (turn_off) {
11677 /*
11678 * FIXME: Actually if we will still have any other
11679 * plane enabled on the pipe we could let IPS enabled
11680 * still, but for now lets consider that when we make
11681 * primary invisible by setting DSPCNTR to 0 on
11682 * update_primary_plane function IPS needs to be
11683 * disable.
11684 */
11685 intel_crtc->atomic.disable_ips = true;
11686
da20eabd 11687 intel_crtc->atomic.disable_fbc = true;
066cf55b 11688 }
da20eabd
ML
11689
11690 /*
11691 * FBC does not work on some platforms for rotated
11692 * planes, so disable it when rotation is not 0 and
11693 * update it when rotation is set back to 0.
11694 *
11695 * FIXME: This is redundant with the fbc update done in
11696 * the primary plane enable function except that that
11697 * one is done too late. We eventually need to unify
11698 * this.
11699 */
11700
11701 if (visible &&
11702 INTEL_INFO(dev)->gen <= 4 && !IS_G4X(dev) &&
11703 dev_priv->fbc.crtc == intel_crtc &&
11704 plane_state->rotation != BIT(DRM_ROTATE_0))
11705 intel_crtc->atomic.disable_fbc = true;
11706
11707 /*
11708 * BDW signals flip done immediately if the plane
11709 * is disabled, even if the plane enable is already
11710 * armed to occur at the next vblank :(
11711 */
11712 if (turn_on && IS_BROADWELL(dev))
11713 intel_crtc->atomic.wait_vblank = true;
11714
11715 intel_crtc->atomic.update_fbc |= visible || mode_changed;
11716 break;
11717 case DRM_PLANE_TYPE_CURSOR:
da20eabd
ML
11718 break;
11719 case DRM_PLANE_TYPE_OVERLAY:
2791a16c 11720 if (turn_off && !mode_changed) {
da20eabd
ML
11721 intel_crtc->atomic.wait_vblank = true;
11722 intel_crtc->atomic.update_sprite_watermarks |=
11723 1 << i;
11724 }
da20eabd
ML
11725 }
11726 return 0;
11727}
11728
6d3a1ce7
ML
11729static bool encoders_cloneable(const struct intel_encoder *a,
11730 const struct intel_encoder *b)
11731{
11732 /* masks could be asymmetric, so check both ways */
11733 return a == b || (a->cloneable & (1 << b->type) &&
11734 b->cloneable & (1 << a->type));
11735}
11736
11737static bool check_single_encoder_cloning(struct drm_atomic_state *state,
11738 struct intel_crtc *crtc,
11739 struct intel_encoder *encoder)
11740{
11741 struct intel_encoder *source_encoder;
11742 struct drm_connector *connector;
11743 struct drm_connector_state *connector_state;
11744 int i;
11745
11746 for_each_connector_in_state(state, connector, connector_state, i) {
11747 if (connector_state->crtc != &crtc->base)
11748 continue;
11749
11750 source_encoder =
11751 to_intel_encoder(connector_state->best_encoder);
11752 if (!encoders_cloneable(encoder, source_encoder))
11753 return false;
11754 }
11755
11756 return true;
11757}
11758
11759static bool check_encoder_cloning(struct drm_atomic_state *state,
11760 struct intel_crtc *crtc)
11761{
11762 struct intel_encoder *encoder;
11763 struct drm_connector *connector;
11764 struct drm_connector_state *connector_state;
11765 int i;
11766
11767 for_each_connector_in_state(state, connector, connector_state, i) {
11768 if (connector_state->crtc != &crtc->base)
11769 continue;
11770
11771 encoder = to_intel_encoder(connector_state->best_encoder);
11772 if (!check_single_encoder_cloning(state, crtc, encoder))
11773 return false;
11774 }
11775
11776 return true;
11777}
11778
11779static int intel_crtc_atomic_check(struct drm_crtc *crtc,
11780 struct drm_crtc_state *crtc_state)
11781{
cf5a15be 11782 struct drm_device *dev = crtc->dev;
ad421372 11783 struct drm_i915_private *dev_priv = dev->dev_private;
6d3a1ce7 11784 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
cf5a15be
ML
11785 struct intel_crtc_state *pipe_config =
11786 to_intel_crtc_state(crtc_state);
6d3a1ce7 11787 struct drm_atomic_state *state = crtc_state->state;
4d20cd86 11788 int ret;
6d3a1ce7
ML
11789 bool mode_changed = needs_modeset(crtc_state);
11790
11791 if (mode_changed && !check_encoder_cloning(state, intel_crtc)) {
11792 DRM_DEBUG_KMS("rejecting invalid cloning configuration\n");
11793 return -EINVAL;
11794 }
11795
852eb00d
VS
11796 if (mode_changed && !crtc_state->active)
11797 intel_crtc->atomic.update_wm_post = true;
eddfcbcd 11798
ad421372
ML
11799 if (mode_changed && crtc_state->enable &&
11800 dev_priv->display.crtc_compute_clock &&
11801 !WARN_ON(pipe_config->shared_dpll != DPLL_ID_PRIVATE)) {
11802 ret = dev_priv->display.crtc_compute_clock(intel_crtc,
11803 pipe_config);
11804 if (ret)
11805 return ret;
11806 }
11807
e435d6e5
ML
11808 ret = 0;
11809 if (INTEL_INFO(dev)->gen >= 9) {
11810 if (mode_changed)
11811 ret = skl_update_scaler_crtc(pipe_config);
11812
11813 if (!ret)
11814 ret = intel_atomic_setup_scalers(dev, intel_crtc,
11815 pipe_config);
11816 }
11817
11818 return ret;
6d3a1ce7
ML
11819}
11820
65b38e0d 11821static const struct drm_crtc_helper_funcs intel_helper_funcs = {
f6e5b160
CW
11822 .mode_set_base_atomic = intel_pipe_set_base_atomic,
11823 .load_lut = intel_crtc_load_lut,
ea2c67bb
MR
11824 .atomic_begin = intel_begin_crtc_commit,
11825 .atomic_flush = intel_finish_crtc_commit,
6d3a1ce7 11826 .atomic_check = intel_crtc_atomic_check,
f6e5b160
CW
11827};
11828
d29b2f9d
ACO
11829static void intel_modeset_update_connector_atomic_state(struct drm_device *dev)
11830{
11831 struct intel_connector *connector;
11832
11833 for_each_intel_connector(dev, connector) {
11834 if (connector->base.encoder) {
11835 connector->base.state->best_encoder =
11836 connector->base.encoder;
11837 connector->base.state->crtc =
11838 connector->base.encoder->crtc;
11839 } else {
11840 connector->base.state->best_encoder = NULL;
11841 connector->base.state->crtc = NULL;
11842 }
11843 }
11844}
11845
050f7aeb 11846static void
eba905b2 11847connected_sink_compute_bpp(struct intel_connector *connector,
5cec258b 11848 struct intel_crtc_state *pipe_config)
050f7aeb
DV
11849{
11850 int bpp = pipe_config->pipe_bpp;
11851
11852 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] checking for sink bpp constrains\n",
11853 connector->base.base.id,
c23cc417 11854 connector->base.name);
050f7aeb
DV
11855
11856 /* Don't use an invalid EDID bpc value */
11857 if (connector->base.display_info.bpc &&
11858 connector->base.display_info.bpc * 3 < bpp) {
11859 DRM_DEBUG_KMS("clamping display bpp (was %d) to EDID reported max of %d\n",
11860 bpp, connector->base.display_info.bpc*3);
11861 pipe_config->pipe_bpp = connector->base.display_info.bpc*3;
11862 }
11863
11864 /* Clamp bpp to 8 on screens without EDID 1.4 */
11865 if (connector->base.display_info.bpc == 0 && bpp > 24) {
11866 DRM_DEBUG_KMS("clamping display bpp (was %d) to default limit of 24\n",
11867 bpp);
11868 pipe_config->pipe_bpp = 24;
11869 }
11870}
11871
4e53c2e0 11872static int
050f7aeb 11873compute_baseline_pipe_bpp(struct intel_crtc *crtc,
5cec258b 11874 struct intel_crtc_state *pipe_config)
4e53c2e0 11875{
050f7aeb 11876 struct drm_device *dev = crtc->base.dev;
1486017f 11877 struct drm_atomic_state *state;
da3ced29
ACO
11878 struct drm_connector *connector;
11879 struct drm_connector_state *connector_state;
1486017f 11880 int bpp, i;
4e53c2e0 11881
d328c9d7 11882 if ((IS_G4X(dev) || IS_VALLEYVIEW(dev)))
4e53c2e0 11883 bpp = 10*3;
d328c9d7
DV
11884 else if (INTEL_INFO(dev)->gen >= 5)
11885 bpp = 12*3;
11886 else
11887 bpp = 8*3;
11888
4e53c2e0 11889
4e53c2e0
DV
11890 pipe_config->pipe_bpp = bpp;
11891
1486017f
ACO
11892 state = pipe_config->base.state;
11893
4e53c2e0 11894 /* Clamp display bpp to EDID value */
da3ced29
ACO
11895 for_each_connector_in_state(state, connector, connector_state, i) {
11896 if (connector_state->crtc != &crtc->base)
4e53c2e0
DV
11897 continue;
11898
da3ced29
ACO
11899 connected_sink_compute_bpp(to_intel_connector(connector),
11900 pipe_config);
4e53c2e0
DV
11901 }
11902
11903 return bpp;
11904}
11905
644db711
DV
11906static void intel_dump_crtc_timings(const struct drm_display_mode *mode)
11907{
11908 DRM_DEBUG_KMS("crtc timings: %d %d %d %d %d %d %d %d %d, "
11909 "type: 0x%x flags: 0x%x\n",
1342830c 11910 mode->crtc_clock,
644db711
DV
11911 mode->crtc_hdisplay, mode->crtc_hsync_start,
11912 mode->crtc_hsync_end, mode->crtc_htotal,
11913 mode->crtc_vdisplay, mode->crtc_vsync_start,
11914 mode->crtc_vsync_end, mode->crtc_vtotal, mode->type, mode->flags);
11915}
11916
c0b03411 11917static void intel_dump_pipe_config(struct intel_crtc *crtc,
5cec258b 11918 struct intel_crtc_state *pipe_config,
c0b03411
DV
11919 const char *context)
11920{
6a60cd87
CK
11921 struct drm_device *dev = crtc->base.dev;
11922 struct drm_plane *plane;
11923 struct intel_plane *intel_plane;
11924 struct intel_plane_state *state;
11925 struct drm_framebuffer *fb;
11926
11927 DRM_DEBUG_KMS("[CRTC:%d]%s config %p for pipe %c\n", crtc->base.base.id,
11928 context, pipe_config, pipe_name(crtc->pipe));
c0b03411
DV
11929
11930 DRM_DEBUG_KMS("cpu_transcoder: %c\n", transcoder_name(pipe_config->cpu_transcoder));
11931 DRM_DEBUG_KMS("pipe bpp: %i, dithering: %i\n",
11932 pipe_config->pipe_bpp, pipe_config->dither);
11933 DRM_DEBUG_KMS("fdi/pch: %i, lanes: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
11934 pipe_config->has_pch_encoder,
11935 pipe_config->fdi_lanes,
11936 pipe_config->fdi_m_n.gmch_m, pipe_config->fdi_m_n.gmch_n,
11937 pipe_config->fdi_m_n.link_m, pipe_config->fdi_m_n.link_n,
11938 pipe_config->fdi_m_n.tu);
90a6b7b0 11939 DRM_DEBUG_KMS("dp: %i, lanes: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
eb14cb74 11940 pipe_config->has_dp_encoder,
90a6b7b0 11941 pipe_config->lane_count,
eb14cb74
VS
11942 pipe_config->dp_m_n.gmch_m, pipe_config->dp_m_n.gmch_n,
11943 pipe_config->dp_m_n.link_m, pipe_config->dp_m_n.link_n,
11944 pipe_config->dp_m_n.tu);
b95af8be 11945
90a6b7b0 11946 DRM_DEBUG_KMS("dp: %i, lanes: %i, gmch_m2: %u, gmch_n2: %u, link_m2: %u, link_n2: %u, tu2: %u\n",
b95af8be 11947 pipe_config->has_dp_encoder,
90a6b7b0 11948 pipe_config->lane_count,
b95af8be
VK
11949 pipe_config->dp_m2_n2.gmch_m,
11950 pipe_config->dp_m2_n2.gmch_n,
11951 pipe_config->dp_m2_n2.link_m,
11952 pipe_config->dp_m2_n2.link_n,
11953 pipe_config->dp_m2_n2.tu);
11954
55072d19
DV
11955 DRM_DEBUG_KMS("audio: %i, infoframes: %i\n",
11956 pipe_config->has_audio,
11957 pipe_config->has_infoframe);
11958
c0b03411 11959 DRM_DEBUG_KMS("requested mode:\n");
2d112de7 11960 drm_mode_debug_printmodeline(&pipe_config->base.mode);
c0b03411 11961 DRM_DEBUG_KMS("adjusted mode:\n");
2d112de7
ACO
11962 drm_mode_debug_printmodeline(&pipe_config->base.adjusted_mode);
11963 intel_dump_crtc_timings(&pipe_config->base.adjusted_mode);
d71b8d4a 11964 DRM_DEBUG_KMS("port clock: %d\n", pipe_config->port_clock);
37327abd
VS
11965 DRM_DEBUG_KMS("pipe src size: %dx%d\n",
11966 pipe_config->pipe_src_w, pipe_config->pipe_src_h);
0ec463d3
TU
11967 DRM_DEBUG_KMS("num_scalers: %d, scaler_users: 0x%x, scaler_id: %d\n",
11968 crtc->num_scalers,
11969 pipe_config->scaler_state.scaler_users,
11970 pipe_config->scaler_state.scaler_id);
c0b03411
DV
11971 DRM_DEBUG_KMS("gmch pfit: control: 0x%08x, ratios: 0x%08x, lvds border: 0x%08x\n",
11972 pipe_config->gmch_pfit.control,
11973 pipe_config->gmch_pfit.pgm_ratios,
11974 pipe_config->gmch_pfit.lvds_border_bits);
fd4daa9c 11975 DRM_DEBUG_KMS("pch pfit: pos: 0x%08x, size: 0x%08x, %s\n",
c0b03411 11976 pipe_config->pch_pfit.pos,
fd4daa9c
CW
11977 pipe_config->pch_pfit.size,
11978 pipe_config->pch_pfit.enabled ? "enabled" : "disabled");
42db64ef 11979 DRM_DEBUG_KMS("ips: %i\n", pipe_config->ips_enabled);
cf532bb2 11980 DRM_DEBUG_KMS("double wide: %i\n", pipe_config->double_wide);
6a60cd87 11981
415ff0f6 11982 if (IS_BROXTON(dev)) {
05712c15 11983 DRM_DEBUG_KMS("ddi_pll_sel: %u; dpll_hw_state: ebb0: 0x%x, ebb4: 0x%x,"
415ff0f6 11984 "pll0: 0x%x, pll1: 0x%x, pll2: 0x%x, pll3: 0x%x, "
c8453338 11985 "pll6: 0x%x, pll8: 0x%x, pll9: 0x%x, pll10: 0x%x, pcsdw12: 0x%x\n",
415ff0f6
TU
11986 pipe_config->ddi_pll_sel,
11987 pipe_config->dpll_hw_state.ebb0,
05712c15 11988 pipe_config->dpll_hw_state.ebb4,
415ff0f6
TU
11989 pipe_config->dpll_hw_state.pll0,
11990 pipe_config->dpll_hw_state.pll1,
11991 pipe_config->dpll_hw_state.pll2,
11992 pipe_config->dpll_hw_state.pll3,
11993 pipe_config->dpll_hw_state.pll6,
11994 pipe_config->dpll_hw_state.pll8,
05712c15 11995 pipe_config->dpll_hw_state.pll9,
c8453338 11996 pipe_config->dpll_hw_state.pll10,
415ff0f6
TU
11997 pipe_config->dpll_hw_state.pcsdw12);
11998 } else if (IS_SKYLAKE(dev)) {
11999 DRM_DEBUG_KMS("ddi_pll_sel: %u; dpll_hw_state: "
12000 "ctrl1: 0x%x, cfgcr1: 0x%x, cfgcr2: 0x%x\n",
12001 pipe_config->ddi_pll_sel,
12002 pipe_config->dpll_hw_state.ctrl1,
12003 pipe_config->dpll_hw_state.cfgcr1,
12004 pipe_config->dpll_hw_state.cfgcr2);
12005 } else if (HAS_DDI(dev)) {
12006 DRM_DEBUG_KMS("ddi_pll_sel: %u; dpll_hw_state: wrpll: 0x%x\n",
12007 pipe_config->ddi_pll_sel,
12008 pipe_config->dpll_hw_state.wrpll);
12009 } else {
12010 DRM_DEBUG_KMS("dpll_hw_state: dpll: 0x%x, dpll_md: 0x%x, "
12011 "fp0: 0x%x, fp1: 0x%x\n",
12012 pipe_config->dpll_hw_state.dpll,
12013 pipe_config->dpll_hw_state.dpll_md,
12014 pipe_config->dpll_hw_state.fp0,
12015 pipe_config->dpll_hw_state.fp1);
12016 }
12017
6a60cd87
CK
12018 DRM_DEBUG_KMS("planes on this crtc\n");
12019 list_for_each_entry(plane, &dev->mode_config.plane_list, head) {
12020 intel_plane = to_intel_plane(plane);
12021 if (intel_plane->pipe != crtc->pipe)
12022 continue;
12023
12024 state = to_intel_plane_state(plane->state);
12025 fb = state->base.fb;
12026 if (!fb) {
12027 DRM_DEBUG_KMS("%s PLANE:%d plane: %u.%u idx: %d "
12028 "disabled, scaler_id = %d\n",
12029 plane->type == DRM_PLANE_TYPE_CURSOR ? "CURSOR" : "STANDARD",
12030 plane->base.id, intel_plane->pipe,
12031 (crtc->base.primary == plane) ? 0 : intel_plane->plane + 1,
12032 drm_plane_index(plane), state->scaler_id);
12033 continue;
12034 }
12035
12036 DRM_DEBUG_KMS("%s PLANE:%d plane: %u.%u idx: %d enabled",
12037 plane->type == DRM_PLANE_TYPE_CURSOR ? "CURSOR" : "STANDARD",
12038 plane->base.id, intel_plane->pipe,
12039 crtc->base.primary == plane ? 0 : intel_plane->plane + 1,
12040 drm_plane_index(plane));
12041 DRM_DEBUG_KMS("\tFB:%d, fb = %ux%u format = 0x%x",
12042 fb->base.id, fb->width, fb->height, fb->pixel_format);
12043 DRM_DEBUG_KMS("\tscaler:%d src (%u, %u) %ux%u dst (%u, %u) %ux%u\n",
12044 state->scaler_id,
12045 state->src.x1 >> 16, state->src.y1 >> 16,
12046 drm_rect_width(&state->src) >> 16,
12047 drm_rect_height(&state->src) >> 16,
12048 state->dst.x1, state->dst.y1,
12049 drm_rect_width(&state->dst), drm_rect_height(&state->dst));
12050 }
c0b03411
DV
12051}
12052
5448a00d 12053static bool check_digital_port_conflicts(struct drm_atomic_state *state)
00f0b378 12054{
5448a00d
ACO
12055 struct drm_device *dev = state->dev;
12056 struct intel_encoder *encoder;
da3ced29 12057 struct drm_connector *connector;
5448a00d 12058 struct drm_connector_state *connector_state;
00f0b378 12059 unsigned int used_ports = 0;
5448a00d 12060 int i;
00f0b378
VS
12061
12062 /*
12063 * Walk the connector list instead of the encoder
12064 * list to detect the problem on ddi platforms
12065 * where there's just one encoder per digital port.
12066 */
da3ced29 12067 for_each_connector_in_state(state, connector, connector_state, i) {
5448a00d 12068 if (!connector_state->best_encoder)
00f0b378
VS
12069 continue;
12070
5448a00d
ACO
12071 encoder = to_intel_encoder(connector_state->best_encoder);
12072
12073 WARN_ON(!connector_state->crtc);
00f0b378
VS
12074
12075 switch (encoder->type) {
12076 unsigned int port_mask;
12077 case INTEL_OUTPUT_UNKNOWN:
12078 if (WARN_ON(!HAS_DDI(dev)))
12079 break;
12080 case INTEL_OUTPUT_DISPLAYPORT:
12081 case INTEL_OUTPUT_HDMI:
12082 case INTEL_OUTPUT_EDP:
12083 port_mask = 1 << enc_to_dig_port(&encoder->base)->port;
12084
12085 /* the same port mustn't appear more than once */
12086 if (used_ports & port_mask)
12087 return false;
12088
12089 used_ports |= port_mask;
12090 default:
12091 break;
12092 }
12093 }
12094
12095 return true;
12096}
12097
83a57153
ACO
12098static void
12099clear_intel_crtc_state(struct intel_crtc_state *crtc_state)
12100{
12101 struct drm_crtc_state tmp_state;
663a3640 12102 struct intel_crtc_scaler_state scaler_state;
4978cc93
ACO
12103 struct intel_dpll_hw_state dpll_hw_state;
12104 enum intel_dpll_id shared_dpll;
8504c74c 12105 uint32_t ddi_pll_sel;
c4e2d043 12106 bool force_thru;
83a57153 12107
7546a384
ACO
12108 /* FIXME: before the switch to atomic started, a new pipe_config was
12109 * kzalloc'd. Code that depends on any field being zero should be
12110 * fixed, so that the crtc_state can be safely duplicated. For now,
12111 * only fields that are know to not cause problems are preserved. */
12112
83a57153 12113 tmp_state = crtc_state->base;
663a3640 12114 scaler_state = crtc_state->scaler_state;
4978cc93
ACO
12115 shared_dpll = crtc_state->shared_dpll;
12116 dpll_hw_state = crtc_state->dpll_hw_state;
8504c74c 12117 ddi_pll_sel = crtc_state->ddi_pll_sel;
c4e2d043 12118 force_thru = crtc_state->pch_pfit.force_thru;
4978cc93 12119
83a57153 12120 memset(crtc_state, 0, sizeof *crtc_state);
4978cc93 12121
83a57153 12122 crtc_state->base = tmp_state;
663a3640 12123 crtc_state->scaler_state = scaler_state;
4978cc93
ACO
12124 crtc_state->shared_dpll = shared_dpll;
12125 crtc_state->dpll_hw_state = dpll_hw_state;
8504c74c 12126 crtc_state->ddi_pll_sel = ddi_pll_sel;
c4e2d043 12127 crtc_state->pch_pfit.force_thru = force_thru;
83a57153
ACO
12128}
12129
548ee15b 12130static int
b8cecdf5 12131intel_modeset_pipe_config(struct drm_crtc *crtc,
b359283a 12132 struct intel_crtc_state *pipe_config)
ee7b9f93 12133{
b359283a 12134 struct drm_atomic_state *state = pipe_config->base.state;
7758a113 12135 struct intel_encoder *encoder;
da3ced29 12136 struct drm_connector *connector;
0b901879 12137 struct drm_connector_state *connector_state;
d328c9d7 12138 int base_bpp, ret = -EINVAL;
0b901879 12139 int i;
e29c22c0 12140 bool retry = true;
ee7b9f93 12141
83a57153 12142 clear_intel_crtc_state(pipe_config);
7758a113 12143
e143a21c
DV
12144 pipe_config->cpu_transcoder =
12145 (enum transcoder) to_intel_crtc(crtc)->pipe;
b8cecdf5 12146
2960bc9c
ID
12147 /*
12148 * Sanitize sync polarity flags based on requested ones. If neither
12149 * positive or negative polarity is requested, treat this as meaning
12150 * negative polarity.
12151 */
2d112de7 12152 if (!(pipe_config->base.adjusted_mode.flags &
2960bc9c 12153 (DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NHSYNC)))
2d112de7 12154 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_NHSYNC;
2960bc9c 12155
2d112de7 12156 if (!(pipe_config->base.adjusted_mode.flags &
2960bc9c 12157 (DRM_MODE_FLAG_PVSYNC | DRM_MODE_FLAG_NVSYNC)))
2d112de7 12158 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_NVSYNC;
2960bc9c 12159
d328c9d7
DV
12160 base_bpp = compute_baseline_pipe_bpp(to_intel_crtc(crtc),
12161 pipe_config);
12162 if (base_bpp < 0)
4e53c2e0
DV
12163 goto fail;
12164
e41a56be
VS
12165 /*
12166 * Determine the real pipe dimensions. Note that stereo modes can
12167 * increase the actual pipe size due to the frame doubling and
12168 * insertion of additional space for blanks between the frame. This
12169 * is stored in the crtc timings. We use the requested mode to do this
12170 * computation to clearly distinguish it from the adjusted mode, which
12171 * can be changed by the connectors in the below retry loop.
12172 */
2d112de7 12173 drm_crtc_get_hv_timing(&pipe_config->base.mode,
ecb7e16b
GP
12174 &pipe_config->pipe_src_w,
12175 &pipe_config->pipe_src_h);
e41a56be 12176
e29c22c0 12177encoder_retry:
ef1b460d 12178 /* Ensure the port clock defaults are reset when retrying. */
ff9a6750 12179 pipe_config->port_clock = 0;
ef1b460d 12180 pipe_config->pixel_multiplier = 1;
ff9a6750 12181
135c81b8 12182 /* Fill in default crtc timings, allow encoders to overwrite them. */
2d112de7
ACO
12183 drm_mode_set_crtcinfo(&pipe_config->base.adjusted_mode,
12184 CRTC_STEREO_DOUBLE);
135c81b8 12185
7758a113
DV
12186 /* Pass our mode to the connectors and the CRTC to give them a chance to
12187 * adjust it according to limitations or connector properties, and also
12188 * a chance to reject the mode entirely.
47f1c6c9 12189 */
da3ced29 12190 for_each_connector_in_state(state, connector, connector_state, i) {
0b901879 12191 if (connector_state->crtc != crtc)
7758a113 12192 continue;
7ae89233 12193
0b901879
ACO
12194 encoder = to_intel_encoder(connector_state->best_encoder);
12195
efea6e8e
DV
12196 if (!(encoder->compute_config(encoder, pipe_config))) {
12197 DRM_DEBUG_KMS("Encoder config failure\n");
7758a113
DV
12198 goto fail;
12199 }
ee7b9f93 12200 }
47f1c6c9 12201
ff9a6750
DV
12202 /* Set default port clock if not overwritten by the encoder. Needs to be
12203 * done afterwards in case the encoder adjusts the mode. */
12204 if (!pipe_config->port_clock)
2d112de7 12205 pipe_config->port_clock = pipe_config->base.adjusted_mode.crtc_clock
241bfc38 12206 * pipe_config->pixel_multiplier;
ff9a6750 12207
a43f6e0f 12208 ret = intel_crtc_compute_config(to_intel_crtc(crtc), pipe_config);
e29c22c0 12209 if (ret < 0) {
7758a113
DV
12210 DRM_DEBUG_KMS("CRTC fixup failed\n");
12211 goto fail;
ee7b9f93 12212 }
e29c22c0
DV
12213
12214 if (ret == RETRY) {
12215 if (WARN(!retry, "loop in pipe configuration computation\n")) {
12216 ret = -EINVAL;
12217 goto fail;
12218 }
12219
12220 DRM_DEBUG_KMS("CRTC bw constrained, retrying\n");
12221 retry = false;
12222 goto encoder_retry;
12223 }
12224
e8fa4270
DV
12225 /* Dithering seems to not pass-through bits correctly when it should, so
12226 * only enable it on 6bpc panels. */
12227 pipe_config->dither = pipe_config->pipe_bpp == 6*3;
62f0ace5 12228 DRM_DEBUG_KMS("hw max bpp: %i, pipe bpp: %i, dithering: %i\n",
d328c9d7 12229 base_bpp, pipe_config->pipe_bpp, pipe_config->dither);
4e53c2e0 12230
7758a113 12231fail:
548ee15b 12232 return ret;
ee7b9f93 12233}
47f1c6c9 12234
ea9d758d 12235static void
4740b0f2 12236intel_modeset_update_crtc_state(struct drm_atomic_state *state)
ea9d758d 12237{
0a9ab303
ACO
12238 struct drm_crtc *crtc;
12239 struct drm_crtc_state *crtc_state;
8a75d157 12240 int i;
ea9d758d 12241
7668851f 12242 /* Double check state. */
8a75d157 12243 for_each_crtc_in_state(state, crtc, crtc_state, i) {
3cb480bc 12244 to_intel_crtc(crtc)->config = to_intel_crtc_state(crtc->state);
fc467a22
ML
12245
12246 /* Update hwmode for vblank functions */
12247 if (crtc->state->active)
12248 crtc->hwmode = crtc->state->adjusted_mode;
12249 else
12250 crtc->hwmode.crtc_clock = 0;
61067a5e
ML
12251
12252 /*
12253 * Update legacy state to satisfy fbc code. This can
12254 * be removed when fbc uses the atomic state.
12255 */
12256 if (drm_atomic_get_existing_plane_state(state, crtc->primary)) {
12257 struct drm_plane_state *plane_state = crtc->primary->state;
12258
12259 crtc->primary->fb = plane_state->fb;
12260 crtc->x = plane_state->src_x >> 16;
12261 crtc->y = plane_state->src_y >> 16;
12262 }
ea9d758d 12263 }
ea9d758d
DV
12264}
12265
3bd26263 12266static bool intel_fuzzy_clock_check(int clock1, int clock2)
f1f644dc 12267{
3bd26263 12268 int diff;
f1f644dc
JB
12269
12270 if (clock1 == clock2)
12271 return true;
12272
12273 if (!clock1 || !clock2)
12274 return false;
12275
12276 diff = abs(clock1 - clock2);
12277
12278 if (((((diff + clock1 + clock2) * 100)) / (clock1 + clock2)) < 105)
12279 return true;
12280
12281 return false;
12282}
12283
25c5b266
DV
12284#define for_each_intel_crtc_masked(dev, mask, intel_crtc) \
12285 list_for_each_entry((intel_crtc), \
12286 &(dev)->mode_config.crtc_list, \
12287 base.head) \
0973f18f 12288 if (mask & (1 <<(intel_crtc)->pipe))
25c5b266 12289
cfb23ed6
ML
12290static bool
12291intel_compare_m_n(unsigned int m, unsigned int n,
12292 unsigned int m2, unsigned int n2,
12293 bool exact)
12294{
12295 if (m == m2 && n == n2)
12296 return true;
12297
12298 if (exact || !m || !n || !m2 || !n2)
12299 return false;
12300
12301 BUILD_BUG_ON(DATA_LINK_M_N_MASK > INT_MAX);
12302
12303 if (m > m2) {
12304 while (m > m2) {
12305 m2 <<= 1;
12306 n2 <<= 1;
12307 }
12308 } else if (m < m2) {
12309 while (m < m2) {
12310 m <<= 1;
12311 n <<= 1;
12312 }
12313 }
12314
12315 return m == m2 && n == n2;
12316}
12317
12318static bool
12319intel_compare_link_m_n(const struct intel_link_m_n *m_n,
12320 struct intel_link_m_n *m2_n2,
12321 bool adjust)
12322{
12323 if (m_n->tu == m2_n2->tu &&
12324 intel_compare_m_n(m_n->gmch_m, m_n->gmch_n,
12325 m2_n2->gmch_m, m2_n2->gmch_n, !adjust) &&
12326 intel_compare_m_n(m_n->link_m, m_n->link_n,
12327 m2_n2->link_m, m2_n2->link_n, !adjust)) {
12328 if (adjust)
12329 *m2_n2 = *m_n;
12330
12331 return true;
12332 }
12333
12334 return false;
12335}
12336
0e8ffe1b 12337static bool
2fa2fe9a 12338intel_pipe_config_compare(struct drm_device *dev,
5cec258b 12339 struct intel_crtc_state *current_config,
cfb23ed6
ML
12340 struct intel_crtc_state *pipe_config,
12341 bool adjust)
0e8ffe1b 12342{
cfb23ed6
ML
12343 bool ret = true;
12344
12345#define INTEL_ERR_OR_DBG_KMS(fmt, ...) \
12346 do { \
12347 if (!adjust) \
12348 DRM_ERROR(fmt, ##__VA_ARGS__); \
12349 else \
12350 DRM_DEBUG_KMS(fmt, ##__VA_ARGS__); \
12351 } while (0)
12352
66e985c0
DV
12353#define PIPE_CONF_CHECK_X(name) \
12354 if (current_config->name != pipe_config->name) { \
cfb23ed6 12355 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
66e985c0
DV
12356 "(expected 0x%08x, found 0x%08x)\n", \
12357 current_config->name, \
12358 pipe_config->name); \
cfb23ed6 12359 ret = false; \
66e985c0
DV
12360 }
12361
08a24034
DV
12362#define PIPE_CONF_CHECK_I(name) \
12363 if (current_config->name != pipe_config->name) { \
cfb23ed6 12364 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
08a24034
DV
12365 "(expected %i, found %i)\n", \
12366 current_config->name, \
12367 pipe_config->name); \
cfb23ed6
ML
12368 ret = false; \
12369 }
12370
12371#define PIPE_CONF_CHECK_M_N(name) \
12372 if (!intel_compare_link_m_n(&current_config->name, \
12373 &pipe_config->name,\
12374 adjust)) { \
12375 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
12376 "(expected tu %i gmch %i/%i link %i/%i, " \
12377 "found tu %i, gmch %i/%i link %i/%i)\n", \
12378 current_config->name.tu, \
12379 current_config->name.gmch_m, \
12380 current_config->name.gmch_n, \
12381 current_config->name.link_m, \
12382 current_config->name.link_n, \
12383 pipe_config->name.tu, \
12384 pipe_config->name.gmch_m, \
12385 pipe_config->name.gmch_n, \
12386 pipe_config->name.link_m, \
12387 pipe_config->name.link_n); \
12388 ret = false; \
12389 }
12390
12391#define PIPE_CONF_CHECK_M_N_ALT(name, alt_name) \
12392 if (!intel_compare_link_m_n(&current_config->name, \
12393 &pipe_config->name, adjust) && \
12394 !intel_compare_link_m_n(&current_config->alt_name, \
12395 &pipe_config->name, adjust)) { \
12396 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
12397 "(expected tu %i gmch %i/%i link %i/%i, " \
12398 "or tu %i gmch %i/%i link %i/%i, " \
12399 "found tu %i, gmch %i/%i link %i/%i)\n", \
12400 current_config->name.tu, \
12401 current_config->name.gmch_m, \
12402 current_config->name.gmch_n, \
12403 current_config->name.link_m, \
12404 current_config->name.link_n, \
12405 current_config->alt_name.tu, \
12406 current_config->alt_name.gmch_m, \
12407 current_config->alt_name.gmch_n, \
12408 current_config->alt_name.link_m, \
12409 current_config->alt_name.link_n, \
12410 pipe_config->name.tu, \
12411 pipe_config->name.gmch_m, \
12412 pipe_config->name.gmch_n, \
12413 pipe_config->name.link_m, \
12414 pipe_config->name.link_n); \
12415 ret = false; \
88adfff1
DV
12416 }
12417
b95af8be
VK
12418/* This is required for BDW+ where there is only one set of registers for
12419 * switching between high and low RR.
12420 * This macro can be used whenever a comparison has to be made between one
12421 * hw state and multiple sw state variables.
12422 */
12423#define PIPE_CONF_CHECK_I_ALT(name, alt_name) \
12424 if ((current_config->name != pipe_config->name) && \
12425 (current_config->alt_name != pipe_config->name)) { \
cfb23ed6 12426 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
b95af8be
VK
12427 "(expected %i or %i, found %i)\n", \
12428 current_config->name, \
12429 current_config->alt_name, \
12430 pipe_config->name); \
cfb23ed6 12431 ret = false; \
b95af8be
VK
12432 }
12433
1bd1bd80
DV
12434#define PIPE_CONF_CHECK_FLAGS(name, mask) \
12435 if ((current_config->name ^ pipe_config->name) & (mask)) { \
cfb23ed6 12436 INTEL_ERR_OR_DBG_KMS("mismatch in " #name "(" #mask ") " \
1bd1bd80
DV
12437 "(expected %i, found %i)\n", \
12438 current_config->name & (mask), \
12439 pipe_config->name & (mask)); \
cfb23ed6 12440 ret = false; \
1bd1bd80
DV
12441 }
12442
5e550656
VS
12443#define PIPE_CONF_CHECK_CLOCK_FUZZY(name) \
12444 if (!intel_fuzzy_clock_check(current_config->name, pipe_config->name)) { \
cfb23ed6 12445 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
5e550656
VS
12446 "(expected %i, found %i)\n", \
12447 current_config->name, \
12448 pipe_config->name); \
cfb23ed6 12449 ret = false; \
5e550656
VS
12450 }
12451
bb760063
DV
12452#define PIPE_CONF_QUIRK(quirk) \
12453 ((current_config->quirks | pipe_config->quirks) & (quirk))
12454
eccb140b
DV
12455 PIPE_CONF_CHECK_I(cpu_transcoder);
12456
08a24034
DV
12457 PIPE_CONF_CHECK_I(has_pch_encoder);
12458 PIPE_CONF_CHECK_I(fdi_lanes);
cfb23ed6 12459 PIPE_CONF_CHECK_M_N(fdi_m_n);
08a24034 12460
eb14cb74 12461 PIPE_CONF_CHECK_I(has_dp_encoder);
90a6b7b0 12462 PIPE_CONF_CHECK_I(lane_count);
b95af8be
VK
12463
12464 if (INTEL_INFO(dev)->gen < 8) {
cfb23ed6
ML
12465 PIPE_CONF_CHECK_M_N(dp_m_n);
12466
12467 PIPE_CONF_CHECK_I(has_drrs);
12468 if (current_config->has_drrs)
12469 PIPE_CONF_CHECK_M_N(dp_m2_n2);
12470 } else
12471 PIPE_CONF_CHECK_M_N_ALT(dp_m_n, dp_m2_n2);
eb14cb74 12472
2d112de7
ACO
12473 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hdisplay);
12474 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_htotal);
12475 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hblank_start);
12476 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hblank_end);
12477 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hsync_start);
12478 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hsync_end);
1bd1bd80 12479
2d112de7
ACO
12480 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vdisplay);
12481 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vtotal);
12482 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vblank_start);
12483 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vblank_end);
12484 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vsync_start);
12485 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vsync_end);
1bd1bd80 12486
c93f54cf 12487 PIPE_CONF_CHECK_I(pixel_multiplier);
6897b4b5 12488 PIPE_CONF_CHECK_I(has_hdmi_sink);
b5a9fa09
DV
12489 if ((INTEL_INFO(dev)->gen < 8 && !IS_HASWELL(dev)) ||
12490 IS_VALLEYVIEW(dev))
12491 PIPE_CONF_CHECK_I(limited_color_range);
e43823ec 12492 PIPE_CONF_CHECK_I(has_infoframe);
6c49f241 12493
9ed109a7
DV
12494 PIPE_CONF_CHECK_I(has_audio);
12495
2d112de7 12496 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
1bd1bd80
DV
12497 DRM_MODE_FLAG_INTERLACE);
12498
bb760063 12499 if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS)) {
2d112de7 12500 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
bb760063 12501 DRM_MODE_FLAG_PHSYNC);
2d112de7 12502 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
bb760063 12503 DRM_MODE_FLAG_NHSYNC);
2d112de7 12504 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
bb760063 12505 DRM_MODE_FLAG_PVSYNC);
2d112de7 12506 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
bb760063
DV
12507 DRM_MODE_FLAG_NVSYNC);
12508 }
045ac3b5 12509
333b8ca8 12510 PIPE_CONF_CHECK_X(gmch_pfit.control);
e2ff2d4a
DV
12511 /* pfit ratios are autocomputed by the hw on gen4+ */
12512 if (INTEL_INFO(dev)->gen < 4)
12513 PIPE_CONF_CHECK_I(gmch_pfit.pgm_ratios);
333b8ca8 12514 PIPE_CONF_CHECK_X(gmch_pfit.lvds_border_bits);
9953599b 12515
bfd16b2a
ML
12516 if (!adjust) {
12517 PIPE_CONF_CHECK_I(pipe_src_w);
12518 PIPE_CONF_CHECK_I(pipe_src_h);
12519
12520 PIPE_CONF_CHECK_I(pch_pfit.enabled);
12521 if (current_config->pch_pfit.enabled) {
12522 PIPE_CONF_CHECK_X(pch_pfit.pos);
12523 PIPE_CONF_CHECK_X(pch_pfit.size);
12524 }
2fa2fe9a 12525
7aefe2b5
ML
12526 PIPE_CONF_CHECK_I(scaler_state.scaler_id);
12527 }
a1b2278e 12528
e59150dc
JB
12529 /* BDW+ don't expose a synchronous way to read the state */
12530 if (IS_HASWELL(dev))
12531 PIPE_CONF_CHECK_I(ips_enabled);
42db64ef 12532
282740f7
VS
12533 PIPE_CONF_CHECK_I(double_wide);
12534
26804afd
DV
12535 PIPE_CONF_CHECK_X(ddi_pll_sel);
12536
c0d43d62 12537 PIPE_CONF_CHECK_I(shared_dpll);
66e985c0 12538 PIPE_CONF_CHECK_X(dpll_hw_state.dpll);
8bcc2795 12539 PIPE_CONF_CHECK_X(dpll_hw_state.dpll_md);
66e985c0
DV
12540 PIPE_CONF_CHECK_X(dpll_hw_state.fp0);
12541 PIPE_CONF_CHECK_X(dpll_hw_state.fp1);
d452c5b6 12542 PIPE_CONF_CHECK_X(dpll_hw_state.wrpll);
3f4cd19f
DL
12543 PIPE_CONF_CHECK_X(dpll_hw_state.ctrl1);
12544 PIPE_CONF_CHECK_X(dpll_hw_state.cfgcr1);
12545 PIPE_CONF_CHECK_X(dpll_hw_state.cfgcr2);
c0d43d62 12546
42571aef
VS
12547 if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5)
12548 PIPE_CONF_CHECK_I(pipe_bpp);
12549
2d112de7 12550 PIPE_CONF_CHECK_CLOCK_FUZZY(base.adjusted_mode.crtc_clock);
a9a7e98a 12551 PIPE_CONF_CHECK_CLOCK_FUZZY(port_clock);
5e550656 12552
66e985c0 12553#undef PIPE_CONF_CHECK_X
08a24034 12554#undef PIPE_CONF_CHECK_I
b95af8be 12555#undef PIPE_CONF_CHECK_I_ALT
1bd1bd80 12556#undef PIPE_CONF_CHECK_FLAGS
5e550656 12557#undef PIPE_CONF_CHECK_CLOCK_FUZZY
bb760063 12558#undef PIPE_CONF_QUIRK
cfb23ed6 12559#undef INTEL_ERR_OR_DBG_KMS
88adfff1 12560
cfb23ed6 12561 return ret;
0e8ffe1b
DV
12562}
12563
08db6652
DL
12564static void check_wm_state(struct drm_device *dev)
12565{
12566 struct drm_i915_private *dev_priv = dev->dev_private;
12567 struct skl_ddb_allocation hw_ddb, *sw_ddb;
12568 struct intel_crtc *intel_crtc;
12569 int plane;
12570
12571 if (INTEL_INFO(dev)->gen < 9)
12572 return;
12573
12574 skl_ddb_get_hw_state(dev_priv, &hw_ddb);
12575 sw_ddb = &dev_priv->wm.skl_hw.ddb;
12576
12577 for_each_intel_crtc(dev, intel_crtc) {
12578 struct skl_ddb_entry *hw_entry, *sw_entry;
12579 const enum pipe pipe = intel_crtc->pipe;
12580
12581 if (!intel_crtc->active)
12582 continue;
12583
12584 /* planes */
dd740780 12585 for_each_plane(dev_priv, pipe, plane) {
08db6652
DL
12586 hw_entry = &hw_ddb.plane[pipe][plane];
12587 sw_entry = &sw_ddb->plane[pipe][plane];
12588
12589 if (skl_ddb_entry_equal(hw_entry, sw_entry))
12590 continue;
12591
12592 DRM_ERROR("mismatch in DDB state pipe %c plane %d "
12593 "(expected (%u,%u), found (%u,%u))\n",
12594 pipe_name(pipe), plane + 1,
12595 sw_entry->start, sw_entry->end,
12596 hw_entry->start, hw_entry->end);
12597 }
12598
12599 /* cursor */
4969d33e
MR
12600 hw_entry = &hw_ddb.plane[pipe][PLANE_CURSOR];
12601 sw_entry = &sw_ddb->plane[pipe][PLANE_CURSOR];
08db6652
DL
12602
12603 if (skl_ddb_entry_equal(hw_entry, sw_entry))
12604 continue;
12605
12606 DRM_ERROR("mismatch in DDB state pipe %c cursor "
12607 "(expected (%u,%u), found (%u,%u))\n",
12608 pipe_name(pipe),
12609 sw_entry->start, sw_entry->end,
12610 hw_entry->start, hw_entry->end);
12611 }
12612}
12613
91d1b4bd 12614static void
35dd3c64
ML
12615check_connector_state(struct drm_device *dev,
12616 struct drm_atomic_state *old_state)
8af6cf88 12617{
35dd3c64
ML
12618 struct drm_connector_state *old_conn_state;
12619 struct drm_connector *connector;
12620 int i;
8af6cf88 12621
35dd3c64
ML
12622 for_each_connector_in_state(old_state, connector, old_conn_state, i) {
12623 struct drm_encoder *encoder = connector->encoder;
12624 struct drm_connector_state *state = connector->state;
ad3c558f 12625
8af6cf88
DV
12626 /* This also checks the encoder/connector hw state with the
12627 * ->get_hw_state callbacks. */
35dd3c64 12628 intel_connector_check_state(to_intel_connector(connector));
8af6cf88 12629
ad3c558f 12630 I915_STATE_WARN(state->best_encoder != encoder,
35dd3c64 12631 "connector's atomic encoder doesn't match legacy encoder\n");
8af6cf88 12632 }
91d1b4bd
DV
12633}
12634
12635static void
12636check_encoder_state(struct drm_device *dev)
12637{
12638 struct intel_encoder *encoder;
12639 struct intel_connector *connector;
8af6cf88 12640
b2784e15 12641 for_each_intel_encoder(dev, encoder) {
8af6cf88 12642 bool enabled = false;
4d20cd86 12643 enum pipe pipe;
8af6cf88
DV
12644
12645 DRM_DEBUG_KMS("[ENCODER:%d:%s]\n",
12646 encoder->base.base.id,
8e329a03 12647 encoder->base.name);
8af6cf88 12648
3a3371ff 12649 for_each_intel_connector(dev, connector) {
4d20cd86 12650 if (connector->base.state->best_encoder != &encoder->base)
8af6cf88
DV
12651 continue;
12652 enabled = true;
ad3c558f
ML
12653
12654 I915_STATE_WARN(connector->base.state->crtc !=
12655 encoder->base.crtc,
12656 "connector's crtc doesn't match encoder crtc\n");
8af6cf88 12657 }
0e32b39c 12658
e2c719b7 12659 I915_STATE_WARN(!!encoder->base.crtc != enabled,
8af6cf88
DV
12660 "encoder's enabled state mismatch "
12661 "(expected %i, found %i)\n",
12662 !!encoder->base.crtc, enabled);
7c60d198
ML
12663
12664 if (!encoder->base.crtc) {
4d20cd86 12665 bool active;
7c60d198 12666
4d20cd86
ML
12667 active = encoder->get_hw_state(encoder, &pipe);
12668 I915_STATE_WARN(active,
12669 "encoder detached but still enabled on pipe %c.\n",
12670 pipe_name(pipe));
7c60d198 12671 }
8af6cf88 12672 }
91d1b4bd
DV
12673}
12674
12675static void
4d20cd86 12676check_crtc_state(struct drm_device *dev, struct drm_atomic_state *old_state)
91d1b4bd 12677{
fbee40df 12678 struct drm_i915_private *dev_priv = dev->dev_private;
91d1b4bd 12679 struct intel_encoder *encoder;
4d20cd86
ML
12680 struct drm_crtc_state *old_crtc_state;
12681 struct drm_crtc *crtc;
12682 int i;
8af6cf88 12683
4d20cd86
ML
12684 for_each_crtc_in_state(old_state, crtc, old_crtc_state, i) {
12685 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
12686 struct intel_crtc_state *pipe_config, *sw_config;
7b89b8de 12687 bool active;
8af6cf88 12688
bfd16b2a
ML
12689 if (!needs_modeset(crtc->state) &&
12690 !to_intel_crtc_state(crtc->state)->update_pipe)
4d20cd86 12691 continue;
045ac3b5 12692
4d20cd86
ML
12693 __drm_atomic_helper_crtc_destroy_state(crtc, old_crtc_state);
12694 pipe_config = to_intel_crtc_state(old_crtc_state);
12695 memset(pipe_config, 0, sizeof(*pipe_config));
12696 pipe_config->base.crtc = crtc;
12697 pipe_config->base.state = old_state;
8af6cf88 12698
4d20cd86
ML
12699 DRM_DEBUG_KMS("[CRTC:%d]\n",
12700 crtc->base.id);
8af6cf88 12701
4d20cd86
ML
12702 active = dev_priv->display.get_pipe_config(intel_crtc,
12703 pipe_config);
d62cf62a 12704
b6b5d049 12705 /* hw state is inconsistent with the pipe quirk */
4d20cd86
ML
12706 if ((intel_crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
12707 (intel_crtc->pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
12708 active = crtc->state->active;
6c49f241 12709
4d20cd86 12710 I915_STATE_WARN(crtc->state->active != active,
0e8ffe1b 12711 "crtc active state doesn't match with hw state "
4d20cd86 12712 "(expected %i, found %i)\n", crtc->state->active, active);
0e8ffe1b 12713
4d20cd86 12714 I915_STATE_WARN(intel_crtc->active != crtc->state->active,
53d9f4e9 12715 "transitional active state does not match atomic hw state "
4d20cd86
ML
12716 "(expected %i, found %i)\n", crtc->state->active, intel_crtc->active);
12717
12718 for_each_encoder_on_crtc(dev, crtc, encoder) {
12719 enum pipe pipe;
12720
12721 active = encoder->get_hw_state(encoder, &pipe);
12722 I915_STATE_WARN(active != crtc->state->active,
12723 "[ENCODER:%i] active %i with crtc active %i\n",
12724 encoder->base.base.id, active, crtc->state->active);
12725
12726 I915_STATE_WARN(active && intel_crtc->pipe != pipe,
12727 "Encoder connected to wrong pipe %c\n",
12728 pipe_name(pipe));
12729
12730 if (active)
12731 encoder->get_config(encoder, pipe_config);
12732 }
53d9f4e9 12733
4d20cd86 12734 if (!crtc->state->active)
cfb23ed6
ML
12735 continue;
12736
4d20cd86
ML
12737 sw_config = to_intel_crtc_state(crtc->state);
12738 if (!intel_pipe_config_compare(dev, sw_config,
12739 pipe_config, false)) {
e2c719b7 12740 I915_STATE_WARN(1, "pipe state doesn't match!\n");
4d20cd86 12741 intel_dump_pipe_config(intel_crtc, pipe_config,
c0b03411 12742 "[hw state]");
4d20cd86 12743 intel_dump_pipe_config(intel_crtc, sw_config,
c0b03411
DV
12744 "[sw state]");
12745 }
8af6cf88
DV
12746 }
12747}
12748
91d1b4bd
DV
12749static void
12750check_shared_dpll_state(struct drm_device *dev)
12751{
fbee40df 12752 struct drm_i915_private *dev_priv = dev->dev_private;
91d1b4bd
DV
12753 struct intel_crtc *crtc;
12754 struct intel_dpll_hw_state dpll_hw_state;
12755 int i;
5358901f
DV
12756
12757 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
12758 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
12759 int enabled_crtcs = 0, active_crtcs = 0;
12760 bool active;
12761
12762 memset(&dpll_hw_state, 0, sizeof(dpll_hw_state));
12763
12764 DRM_DEBUG_KMS("%s\n", pll->name);
12765
12766 active = pll->get_hw_state(dev_priv, pll, &dpll_hw_state);
12767
e2c719b7 12768 I915_STATE_WARN(pll->active > hweight32(pll->config.crtc_mask),
5358901f 12769 "more active pll users than references: %i vs %i\n",
3e369b76 12770 pll->active, hweight32(pll->config.crtc_mask));
e2c719b7 12771 I915_STATE_WARN(pll->active && !pll->on,
5358901f 12772 "pll in active use but not on in sw tracking\n");
e2c719b7 12773 I915_STATE_WARN(pll->on && !pll->active,
35c95375 12774 "pll in on but not on in use in sw tracking\n");
e2c719b7 12775 I915_STATE_WARN(pll->on != active,
5358901f
DV
12776 "pll on state mismatch (expected %i, found %i)\n",
12777 pll->on, active);
12778
d3fcc808 12779 for_each_intel_crtc(dev, crtc) {
83d65738 12780 if (crtc->base.state->enable && intel_crtc_to_shared_dpll(crtc) == pll)
5358901f
DV
12781 enabled_crtcs++;
12782 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll)
12783 active_crtcs++;
12784 }
e2c719b7 12785 I915_STATE_WARN(pll->active != active_crtcs,
5358901f
DV
12786 "pll active crtcs mismatch (expected %i, found %i)\n",
12787 pll->active, active_crtcs);
e2c719b7 12788 I915_STATE_WARN(hweight32(pll->config.crtc_mask) != enabled_crtcs,
5358901f 12789 "pll enabled crtcs mismatch (expected %i, found %i)\n",
3e369b76 12790 hweight32(pll->config.crtc_mask), enabled_crtcs);
66e985c0 12791
e2c719b7 12792 I915_STATE_WARN(pll->on && memcmp(&pll->config.hw_state, &dpll_hw_state,
66e985c0
DV
12793 sizeof(dpll_hw_state)),
12794 "pll hw state mismatch\n");
5358901f 12795 }
8af6cf88
DV
12796}
12797
ee165b1a
ML
12798static void
12799intel_modeset_check_state(struct drm_device *dev,
12800 struct drm_atomic_state *old_state)
91d1b4bd 12801{
08db6652 12802 check_wm_state(dev);
35dd3c64 12803 check_connector_state(dev, old_state);
91d1b4bd 12804 check_encoder_state(dev);
4d20cd86 12805 check_crtc_state(dev, old_state);
91d1b4bd
DV
12806 check_shared_dpll_state(dev);
12807}
12808
5cec258b 12809void ironlake_check_encoder_dotclock(const struct intel_crtc_state *pipe_config,
18442d08
VS
12810 int dotclock)
12811{
12812 /*
12813 * FDI already provided one idea for the dotclock.
12814 * Yell if the encoder disagrees.
12815 */
2d112de7 12816 WARN(!intel_fuzzy_clock_check(pipe_config->base.adjusted_mode.crtc_clock, dotclock),
18442d08 12817 "FDI dotclock and encoder dotclock mismatch, fdi: %i, encoder: %i\n",
2d112de7 12818 pipe_config->base.adjusted_mode.crtc_clock, dotclock);
18442d08
VS
12819}
12820
80715b2f
VS
12821static void update_scanline_offset(struct intel_crtc *crtc)
12822{
12823 struct drm_device *dev = crtc->base.dev;
12824
12825 /*
12826 * The scanline counter increments at the leading edge of hsync.
12827 *
12828 * On most platforms it starts counting from vtotal-1 on the
12829 * first active line. That means the scanline counter value is
12830 * always one less than what we would expect. Ie. just after
12831 * start of vblank, which also occurs at start of hsync (on the
12832 * last active line), the scanline counter will read vblank_start-1.
12833 *
12834 * On gen2 the scanline counter starts counting from 1 instead
12835 * of vtotal-1, so we have to subtract one (or rather add vtotal-1
12836 * to keep the value positive), instead of adding one.
12837 *
12838 * On HSW+ the behaviour of the scanline counter depends on the output
12839 * type. For DP ports it behaves like most other platforms, but on HDMI
12840 * there's an extra 1 line difference. So we need to add two instead of
12841 * one to the value.
12842 */
12843 if (IS_GEN2(dev)) {
124abe07 12844 const struct drm_display_mode *adjusted_mode = &crtc->config->base.adjusted_mode;
80715b2f
VS
12845 int vtotal;
12846
124abe07
VS
12847 vtotal = adjusted_mode->crtc_vtotal;
12848 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE)
80715b2f
VS
12849 vtotal /= 2;
12850
12851 crtc->scanline_offset = vtotal - 1;
12852 } else if (HAS_DDI(dev) &&
409ee761 12853 intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI)) {
80715b2f
VS
12854 crtc->scanline_offset = 2;
12855 } else
12856 crtc->scanline_offset = 1;
12857}
12858
ad421372 12859static void intel_modeset_clear_plls(struct drm_atomic_state *state)
ed6739ef 12860{
225da59b 12861 struct drm_device *dev = state->dev;
ed6739ef 12862 struct drm_i915_private *dev_priv = to_i915(dev);
ad421372 12863 struct intel_shared_dpll_config *shared_dpll = NULL;
ed6739ef 12864 struct intel_crtc *intel_crtc;
0a9ab303
ACO
12865 struct intel_crtc_state *intel_crtc_state;
12866 struct drm_crtc *crtc;
12867 struct drm_crtc_state *crtc_state;
0a9ab303 12868 int i;
ed6739ef
ACO
12869
12870 if (!dev_priv->display.crtc_compute_clock)
ad421372 12871 return;
ed6739ef 12872
0a9ab303 12873 for_each_crtc_in_state(state, crtc, crtc_state, i) {
ad421372
ML
12874 int dpll;
12875
0a9ab303 12876 intel_crtc = to_intel_crtc(crtc);
4978cc93 12877 intel_crtc_state = to_intel_crtc_state(crtc_state);
ad421372 12878 dpll = intel_crtc_state->shared_dpll;
0a9ab303 12879
ad421372 12880 if (!needs_modeset(crtc_state) || dpll == DPLL_ID_PRIVATE)
225da59b
ACO
12881 continue;
12882
ad421372 12883 intel_crtc_state->shared_dpll = DPLL_ID_PRIVATE;
0a9ab303 12884
ad421372
ML
12885 if (!shared_dpll)
12886 shared_dpll = intel_atomic_get_shared_dpll_state(state);
ed6739ef 12887
ad421372
ML
12888 shared_dpll[dpll].crtc_mask &= ~(1 << intel_crtc->pipe);
12889 }
ed6739ef
ACO
12890}
12891
99d736a2
ML
12892/*
12893 * This implements the workaround described in the "notes" section of the mode
12894 * set sequence documentation. When going from no pipes or single pipe to
12895 * multiple pipes, and planes are enabled after the pipe, we need to wait at
12896 * least 2 vblanks on the first pipe before enabling planes on the second pipe.
12897 */
12898static int haswell_mode_set_planes_workaround(struct drm_atomic_state *state)
12899{
12900 struct drm_crtc_state *crtc_state;
12901 struct intel_crtc *intel_crtc;
12902 struct drm_crtc *crtc;
12903 struct intel_crtc_state *first_crtc_state = NULL;
12904 struct intel_crtc_state *other_crtc_state = NULL;
12905 enum pipe first_pipe = INVALID_PIPE, enabled_pipe = INVALID_PIPE;
12906 int i;
12907
12908 /* look at all crtc's that are going to be enabled in during modeset */
12909 for_each_crtc_in_state(state, crtc, crtc_state, i) {
12910 intel_crtc = to_intel_crtc(crtc);
12911
12912 if (!crtc_state->active || !needs_modeset(crtc_state))
12913 continue;
12914
12915 if (first_crtc_state) {
12916 other_crtc_state = to_intel_crtc_state(crtc_state);
12917 break;
12918 } else {
12919 first_crtc_state = to_intel_crtc_state(crtc_state);
12920 first_pipe = intel_crtc->pipe;
12921 }
12922 }
12923
12924 /* No workaround needed? */
12925 if (!first_crtc_state)
12926 return 0;
12927
12928 /* w/a possibly needed, check how many crtc's are already enabled. */
12929 for_each_intel_crtc(state->dev, intel_crtc) {
12930 struct intel_crtc_state *pipe_config;
12931
12932 pipe_config = intel_atomic_get_crtc_state(state, intel_crtc);
12933 if (IS_ERR(pipe_config))
12934 return PTR_ERR(pipe_config);
12935
12936 pipe_config->hsw_workaround_pipe = INVALID_PIPE;
12937
12938 if (!pipe_config->base.active ||
12939 needs_modeset(&pipe_config->base))
12940 continue;
12941
12942 /* 2 or more enabled crtcs means no need for w/a */
12943 if (enabled_pipe != INVALID_PIPE)
12944 return 0;
12945
12946 enabled_pipe = intel_crtc->pipe;
12947 }
12948
12949 if (enabled_pipe != INVALID_PIPE)
12950 first_crtc_state->hsw_workaround_pipe = enabled_pipe;
12951 else if (other_crtc_state)
12952 other_crtc_state->hsw_workaround_pipe = first_pipe;
12953
12954 return 0;
12955}
12956
27c329ed
ML
12957static int intel_modeset_all_pipes(struct drm_atomic_state *state)
12958{
12959 struct drm_crtc *crtc;
12960 struct drm_crtc_state *crtc_state;
12961 int ret = 0;
12962
12963 /* add all active pipes to the state */
12964 for_each_crtc(state->dev, crtc) {
12965 crtc_state = drm_atomic_get_crtc_state(state, crtc);
12966 if (IS_ERR(crtc_state))
12967 return PTR_ERR(crtc_state);
12968
12969 if (!crtc_state->active || needs_modeset(crtc_state))
12970 continue;
12971
12972 crtc_state->mode_changed = true;
12973
12974 ret = drm_atomic_add_affected_connectors(state, crtc);
12975 if (ret)
12976 break;
12977
12978 ret = drm_atomic_add_affected_planes(state, crtc);
12979 if (ret)
12980 break;
12981 }
12982
12983 return ret;
12984}
12985
c347a676 12986static int intel_modeset_checks(struct drm_atomic_state *state)
054518dd
ACO
12987{
12988 struct drm_device *dev = state->dev;
27c329ed 12989 struct drm_i915_private *dev_priv = dev->dev_private;
054518dd
ACO
12990 int ret;
12991
b359283a
ML
12992 if (!check_digital_port_conflicts(state)) {
12993 DRM_DEBUG_KMS("rejecting conflicting digital port configuration\n");
12994 return -EINVAL;
12995 }
12996
054518dd
ACO
12997 /*
12998 * See if the config requires any additional preparation, e.g.
12999 * to adjust global state with pipes off. We need to do this
13000 * here so we can get the modeset_pipe updated config for the new
13001 * mode set on this crtc. For other crtcs we need to use the
13002 * adjusted_mode bits in the crtc directly.
13003 */
27c329ed
ML
13004 if (dev_priv->display.modeset_calc_cdclk) {
13005 unsigned int cdclk;
b432e5cf 13006
27c329ed
ML
13007 ret = dev_priv->display.modeset_calc_cdclk(state);
13008
13009 cdclk = to_intel_atomic_state(state)->cdclk;
13010 if (!ret && cdclk != dev_priv->cdclk_freq)
13011 ret = intel_modeset_all_pipes(state);
13012
13013 if (ret < 0)
054518dd 13014 return ret;
27c329ed
ML
13015 } else
13016 to_intel_atomic_state(state)->cdclk = dev_priv->cdclk_freq;
054518dd 13017
ad421372 13018 intel_modeset_clear_plls(state);
054518dd 13019
99d736a2 13020 if (IS_HASWELL(dev))
ad421372 13021 return haswell_mode_set_planes_workaround(state);
99d736a2 13022
ad421372 13023 return 0;
c347a676
ACO
13024}
13025
74c090b1
ML
13026/**
13027 * intel_atomic_check - validate state object
13028 * @dev: drm device
13029 * @state: state to validate
13030 */
13031static int intel_atomic_check(struct drm_device *dev,
13032 struct drm_atomic_state *state)
c347a676
ACO
13033{
13034 struct drm_crtc *crtc;
13035 struct drm_crtc_state *crtc_state;
13036 int ret, i;
61333b60 13037 bool any_ms = false;
c347a676 13038
74c090b1 13039 ret = drm_atomic_helper_check_modeset(dev, state);
054518dd
ACO
13040 if (ret)
13041 return ret;
13042
c347a676 13043 for_each_crtc_in_state(state, crtc, crtc_state, i) {
cfb23ed6
ML
13044 struct intel_crtc_state *pipe_config =
13045 to_intel_crtc_state(crtc_state);
1ed51de9
DV
13046
13047 /* Catch I915_MODE_FLAG_INHERITED */
13048 if (crtc_state->mode.private_flags != crtc->state->mode.private_flags)
13049 crtc_state->mode_changed = true;
cfb23ed6 13050
61333b60
ML
13051 if (!crtc_state->enable) {
13052 if (needs_modeset(crtc_state))
13053 any_ms = true;
c347a676 13054 continue;
61333b60 13055 }
c347a676 13056
26495481 13057 if (!needs_modeset(crtc_state))
cfb23ed6
ML
13058 continue;
13059
26495481
DV
13060 /* FIXME: For only active_changed we shouldn't need to do any
13061 * state recomputation at all. */
13062
1ed51de9
DV
13063 ret = drm_atomic_add_affected_connectors(state, crtc);
13064 if (ret)
13065 return ret;
b359283a 13066
cfb23ed6 13067 ret = intel_modeset_pipe_config(crtc, pipe_config);
c347a676
ACO
13068 if (ret)
13069 return ret;
13070
6764e9f8 13071 if (intel_pipe_config_compare(state->dev,
cfb23ed6 13072 to_intel_crtc_state(crtc->state),
1ed51de9 13073 pipe_config, true)) {
26495481 13074 crtc_state->mode_changed = false;
bfd16b2a 13075 to_intel_crtc_state(crtc_state)->update_pipe = true;
26495481
DV
13076 }
13077
13078 if (needs_modeset(crtc_state)) {
13079 any_ms = true;
cfb23ed6
ML
13080
13081 ret = drm_atomic_add_affected_planes(state, crtc);
13082 if (ret)
13083 return ret;
13084 }
61333b60 13085
26495481
DV
13086 intel_dump_pipe_config(to_intel_crtc(crtc), pipe_config,
13087 needs_modeset(crtc_state) ?
13088 "[modeset]" : "[fastset]");
c347a676
ACO
13089 }
13090
61333b60
ML
13091 if (any_ms) {
13092 ret = intel_modeset_checks(state);
13093
13094 if (ret)
13095 return ret;
27c329ed 13096 } else
261a27d1
MR
13097 to_intel_atomic_state(state)->cdclk =
13098 to_i915(state->dev)->cdclk_freq;
76305b1a 13099
261a27d1 13100 return drm_atomic_helper_check_planes(state->dev, state);
054518dd
ACO
13101}
13102
74c090b1
ML
13103/**
13104 * intel_atomic_commit - commit validated state object
13105 * @dev: DRM device
13106 * @state: the top-level driver state object
13107 * @async: asynchronous commit
13108 *
13109 * This function commits a top-level state object that has been validated
13110 * with drm_atomic_helper_check().
13111 *
13112 * FIXME: Atomic modeset support for i915 is not yet complete. At the moment
13113 * we can only handle plane-related operations and do not yet support
13114 * asynchronous commit.
13115 *
13116 * RETURNS
13117 * Zero for success or -errno.
13118 */
13119static int intel_atomic_commit(struct drm_device *dev,
13120 struct drm_atomic_state *state,
13121 bool async)
a6778b3c 13122{
fbee40df 13123 struct drm_i915_private *dev_priv = dev->dev_private;
0a9ab303
ACO
13124 struct drm_crtc *crtc;
13125 struct drm_crtc_state *crtc_state;
c0c36b94 13126 int ret = 0;
0a9ab303 13127 int i;
61333b60 13128 bool any_ms = false;
a6778b3c 13129
74c090b1
ML
13130 if (async) {
13131 DRM_DEBUG_KMS("i915 does not yet support async commit\n");
13132 return -EINVAL;
13133 }
13134
d4afb8cc
ACO
13135 ret = drm_atomic_helper_prepare_planes(dev, state);
13136 if (ret)
13137 return ret;
13138
1c5e19f8
ML
13139 drm_atomic_helper_swap_state(dev, state);
13140
0a9ab303 13141 for_each_crtc_in_state(state, crtc, crtc_state, i) {
a539205a
ML
13142 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
13143
61333b60
ML
13144 if (!needs_modeset(crtc->state))
13145 continue;
13146
13147 any_ms = true;
a539205a 13148 intel_pre_plane_update(intel_crtc);
460da916 13149
a539205a
ML
13150 if (crtc_state->active) {
13151 intel_crtc_disable_planes(crtc, crtc_state->plane_mask);
13152 dev_priv->display.crtc_disable(crtc);
eddfcbcd
ML
13153 intel_crtc->active = false;
13154 intel_disable_shared_dpll(intel_crtc);
a539205a 13155 }
b8cecdf5 13156 }
7758a113 13157
ea9d758d
DV
13158 /* Only after disabling all output pipelines that will be changed can we
13159 * update the the output configuration. */
4740b0f2 13160 intel_modeset_update_crtc_state(state);
f6e5b160 13161
4740b0f2
ML
13162 if (any_ms) {
13163 intel_shared_dpll_commit(state);
13164
13165 drm_atomic_helper_update_legacy_modeset_state(state->dev, state);
61333b60 13166 modeset_update_crtc_power_domains(state);
4740b0f2 13167 }
47fab737 13168
a6778b3c 13169 /* Now enable the clocks, plane, pipe, and connectors that we set up. */
0a9ab303 13170 for_each_crtc_in_state(state, crtc, crtc_state, i) {
f6ac4b2a
ML
13171 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
13172 bool modeset = needs_modeset(crtc->state);
bfd16b2a
ML
13173 bool update_pipe = !modeset &&
13174 to_intel_crtc_state(crtc->state)->update_pipe;
13175 unsigned long put_domains = 0;
f6ac4b2a
ML
13176
13177 if (modeset && crtc->state->active) {
a539205a
ML
13178 update_scanline_offset(to_intel_crtc(crtc));
13179 dev_priv->display.crtc_enable(crtc);
13180 }
80715b2f 13181
bfd16b2a
ML
13182 if (update_pipe) {
13183 put_domains = modeset_get_crtc_power_domains(crtc);
13184
13185 /* make sure intel_modeset_check_state runs */
13186 any_ms = true;
13187 }
13188
f6ac4b2a
ML
13189 if (!modeset)
13190 intel_pre_plane_update(intel_crtc);
13191
6173ee28
ML
13192 if (crtc->state->active &&
13193 (crtc->state->planes_changed || update_pipe))
62852622 13194 drm_atomic_helper_commit_planes_on_crtc(crtc_state);
bfd16b2a
ML
13195
13196 if (put_domains)
13197 modeset_put_power_domains(dev_priv, put_domains);
13198
f6ac4b2a 13199 intel_post_plane_update(intel_crtc);
80715b2f 13200 }
a6778b3c 13201
a6778b3c 13202 /* FIXME: add subpixel order */
83a57153 13203
74c090b1 13204 drm_atomic_helper_wait_for_vblanks(dev, state);
d4afb8cc 13205 drm_atomic_helper_cleanup_planes(dev, state);
2bfb4627 13206
74c090b1 13207 if (any_ms)
ee165b1a
ML
13208 intel_modeset_check_state(dev, state);
13209
13210 drm_atomic_state_free(state);
f30da187 13211
74c090b1 13212 return 0;
7f27126e
JB
13213}
13214
c0c36b94
CW
13215void intel_crtc_restore_mode(struct drm_crtc *crtc)
13216{
83a57153
ACO
13217 struct drm_device *dev = crtc->dev;
13218 struct drm_atomic_state *state;
e694eb02 13219 struct drm_crtc_state *crtc_state;
2bfb4627 13220 int ret;
83a57153
ACO
13221
13222 state = drm_atomic_state_alloc(dev);
13223 if (!state) {
e694eb02 13224 DRM_DEBUG_KMS("[CRTC:%d] crtc restore failed, out of memory",
83a57153
ACO
13225 crtc->base.id);
13226 return;
13227 }
13228
e694eb02 13229 state->acquire_ctx = drm_modeset_legacy_acquire_ctx(crtc);
83a57153 13230
e694eb02
ML
13231retry:
13232 crtc_state = drm_atomic_get_crtc_state(state, crtc);
13233 ret = PTR_ERR_OR_ZERO(crtc_state);
13234 if (!ret) {
13235 if (!crtc_state->active)
13236 goto out;
83a57153 13237
e694eb02 13238 crtc_state->mode_changed = true;
74c090b1 13239 ret = drm_atomic_commit(state);
83a57153
ACO
13240 }
13241
e694eb02
ML
13242 if (ret == -EDEADLK) {
13243 drm_atomic_state_clear(state);
13244 drm_modeset_backoff(state->acquire_ctx);
13245 goto retry;
4ed9fb37 13246 }
4be07317 13247
2bfb4627 13248 if (ret)
e694eb02 13249out:
2bfb4627 13250 drm_atomic_state_free(state);
c0c36b94
CW
13251}
13252
25c5b266
DV
13253#undef for_each_intel_crtc_masked
13254
f6e5b160 13255static const struct drm_crtc_funcs intel_crtc_funcs = {
f6e5b160 13256 .gamma_set = intel_crtc_gamma_set,
74c090b1 13257 .set_config = drm_atomic_helper_set_config,
f6e5b160
CW
13258 .destroy = intel_crtc_destroy,
13259 .page_flip = intel_crtc_page_flip,
1356837e
MR
13260 .atomic_duplicate_state = intel_crtc_duplicate_state,
13261 .atomic_destroy_state = intel_crtc_destroy_state,
f6e5b160
CW
13262};
13263
5358901f
DV
13264static bool ibx_pch_dpll_get_hw_state(struct drm_i915_private *dev_priv,
13265 struct intel_shared_dpll *pll,
13266 struct intel_dpll_hw_state *hw_state)
ee7b9f93 13267{
5358901f 13268 uint32_t val;
ee7b9f93 13269
f458ebbc 13270 if (!intel_display_power_is_enabled(dev_priv, POWER_DOMAIN_PLLS))
bd2bb1b9
PZ
13271 return false;
13272
5358901f 13273 val = I915_READ(PCH_DPLL(pll->id));
66e985c0
DV
13274 hw_state->dpll = val;
13275 hw_state->fp0 = I915_READ(PCH_FP0(pll->id));
13276 hw_state->fp1 = I915_READ(PCH_FP1(pll->id));
5358901f
DV
13277
13278 return val & DPLL_VCO_ENABLE;
13279}
13280
15bdd4cf
DV
13281static void ibx_pch_dpll_mode_set(struct drm_i915_private *dev_priv,
13282 struct intel_shared_dpll *pll)
13283{
3e369b76
ACO
13284 I915_WRITE(PCH_FP0(pll->id), pll->config.hw_state.fp0);
13285 I915_WRITE(PCH_FP1(pll->id), pll->config.hw_state.fp1);
15bdd4cf
DV
13286}
13287
e7b903d2
DV
13288static void ibx_pch_dpll_enable(struct drm_i915_private *dev_priv,
13289 struct intel_shared_dpll *pll)
13290{
e7b903d2 13291 /* PCH refclock must be enabled first */
89eff4be 13292 ibx_assert_pch_refclk_enabled(dev_priv);
e7b903d2 13293
3e369b76 13294 I915_WRITE(PCH_DPLL(pll->id), pll->config.hw_state.dpll);
15bdd4cf
DV
13295
13296 /* Wait for the clocks to stabilize. */
13297 POSTING_READ(PCH_DPLL(pll->id));
13298 udelay(150);
13299
13300 /* The pixel multiplier can only be updated once the
13301 * DPLL is enabled and the clocks are stable.
13302 *
13303 * So write it again.
13304 */
3e369b76 13305 I915_WRITE(PCH_DPLL(pll->id), pll->config.hw_state.dpll);
15bdd4cf 13306 POSTING_READ(PCH_DPLL(pll->id));
e7b903d2
DV
13307 udelay(200);
13308}
13309
13310static void ibx_pch_dpll_disable(struct drm_i915_private *dev_priv,
13311 struct intel_shared_dpll *pll)
13312{
13313 struct drm_device *dev = dev_priv->dev;
13314 struct intel_crtc *crtc;
e7b903d2
DV
13315
13316 /* Make sure no transcoder isn't still depending on us. */
d3fcc808 13317 for_each_intel_crtc(dev, crtc) {
e7b903d2
DV
13318 if (intel_crtc_to_shared_dpll(crtc) == pll)
13319 assert_pch_transcoder_disabled(dev_priv, crtc->pipe);
ee7b9f93
JB
13320 }
13321
15bdd4cf
DV
13322 I915_WRITE(PCH_DPLL(pll->id), 0);
13323 POSTING_READ(PCH_DPLL(pll->id));
e7b903d2
DV
13324 udelay(200);
13325}
13326
46edb027
DV
13327static char *ibx_pch_dpll_names[] = {
13328 "PCH DPLL A",
13329 "PCH DPLL B",
13330};
13331
7c74ade1 13332static void ibx_pch_dpll_init(struct drm_device *dev)
ee7b9f93 13333{
e7b903d2 13334 struct drm_i915_private *dev_priv = dev->dev_private;
ee7b9f93
JB
13335 int i;
13336
7c74ade1 13337 dev_priv->num_shared_dpll = 2;
ee7b9f93 13338
e72f9fbf 13339 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
46edb027
DV
13340 dev_priv->shared_dplls[i].id = i;
13341 dev_priv->shared_dplls[i].name = ibx_pch_dpll_names[i];
15bdd4cf 13342 dev_priv->shared_dplls[i].mode_set = ibx_pch_dpll_mode_set;
e7b903d2
DV
13343 dev_priv->shared_dplls[i].enable = ibx_pch_dpll_enable;
13344 dev_priv->shared_dplls[i].disable = ibx_pch_dpll_disable;
5358901f
DV
13345 dev_priv->shared_dplls[i].get_hw_state =
13346 ibx_pch_dpll_get_hw_state;
ee7b9f93
JB
13347 }
13348}
13349
7c74ade1
DV
13350static void intel_shared_dpll_init(struct drm_device *dev)
13351{
e7b903d2 13352 struct drm_i915_private *dev_priv = dev->dev_private;
7c74ade1 13353
9cd86933
DV
13354 if (HAS_DDI(dev))
13355 intel_ddi_pll_init(dev);
13356 else if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
7c74ade1
DV
13357 ibx_pch_dpll_init(dev);
13358 else
13359 dev_priv->num_shared_dpll = 0;
13360
13361 BUG_ON(dev_priv->num_shared_dpll > I915_NUM_PLLS);
7c74ade1
DV
13362}
13363
6beb8c23
MR
13364/**
13365 * intel_prepare_plane_fb - Prepare fb for usage on plane
13366 * @plane: drm plane to prepare for
13367 * @fb: framebuffer to prepare for presentation
13368 *
13369 * Prepares a framebuffer for usage on a display plane. Generally this
13370 * involves pinning the underlying object and updating the frontbuffer tracking
13371 * bits. Some older platforms need special physical address handling for
13372 * cursor planes.
13373 *
13374 * Returns 0 on success, negative error code on failure.
13375 */
13376int
13377intel_prepare_plane_fb(struct drm_plane *plane,
d136dfee 13378 const struct drm_plane_state *new_state)
465c120c
MR
13379{
13380 struct drm_device *dev = plane->dev;
844f9111 13381 struct drm_framebuffer *fb = new_state->fb;
6beb8c23 13382 struct intel_plane *intel_plane = to_intel_plane(plane);
6beb8c23 13383 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
1ee49399 13384 struct drm_i915_gem_object *old_obj = intel_fb_obj(plane->state->fb);
6beb8c23 13385 int ret = 0;
465c120c 13386
1ee49399 13387 if (!obj && !old_obj)
465c120c
MR
13388 return 0;
13389
b26a6b35
ML
13390 ret = i915_mutex_lock_interruptible(dev);
13391 if (ret)
13392 return ret;
465c120c 13393
1ee49399
ML
13394 if (!obj) {
13395 ret = 0;
13396 } else if (plane->type == DRM_PLANE_TYPE_CURSOR &&
6beb8c23
MR
13397 INTEL_INFO(dev)->cursor_needs_physical) {
13398 int align = IS_I830(dev) ? 16 * 1024 : 256;
13399 ret = i915_gem_object_attach_phys(obj, align);
13400 if (ret)
13401 DRM_DEBUG_KMS("failed to attach phys object\n");
13402 } else {
91af127f 13403 ret = intel_pin_and_fence_fb_obj(plane, fb, new_state, NULL, NULL);
6beb8c23 13404 }
465c120c 13405
6beb8c23 13406 if (ret == 0)
a9ff8714 13407 i915_gem_track_fb(old_obj, obj, intel_plane->frontbuffer_bit);
fdd508a6 13408
4c34574f 13409 mutex_unlock(&dev->struct_mutex);
465c120c 13410
6beb8c23
MR
13411 return ret;
13412}
13413
38f3ce3a
MR
13414/**
13415 * intel_cleanup_plane_fb - Cleans up an fb after plane use
13416 * @plane: drm plane to clean up for
13417 * @fb: old framebuffer that was on plane
13418 *
13419 * Cleans up a framebuffer that has just been removed from a plane.
13420 */
13421void
13422intel_cleanup_plane_fb(struct drm_plane *plane,
d136dfee 13423 const struct drm_plane_state *old_state)
38f3ce3a
MR
13424{
13425 struct drm_device *dev = plane->dev;
1ee49399
ML
13426 struct intel_plane *intel_plane = to_intel_plane(plane);
13427 struct drm_i915_gem_object *old_obj = intel_fb_obj(old_state->fb);
13428 struct drm_i915_gem_object *obj = intel_fb_obj(plane->state->fb);
38f3ce3a 13429
1ee49399 13430 if (!obj && !old_obj)
38f3ce3a
MR
13431 return;
13432
1ee49399
ML
13433 mutex_lock(&dev->struct_mutex);
13434 if (old_obj && (plane->type != DRM_PLANE_TYPE_CURSOR ||
13435 !INTEL_INFO(dev)->cursor_needs_physical))
844f9111 13436 intel_unpin_fb_obj(old_state->fb, old_state);
1ee49399
ML
13437
13438 /* prepare_fb aborted? */
13439 if ((old_obj && (old_obj->frontbuffer_bits & intel_plane->frontbuffer_bit)) ||
13440 (obj && !(obj->frontbuffer_bits & intel_plane->frontbuffer_bit)))
13441 i915_gem_track_fb(old_obj, obj, intel_plane->frontbuffer_bit);
13442 mutex_unlock(&dev->struct_mutex);
465c120c
MR
13443}
13444
6156a456
CK
13445int
13446skl_max_scale(struct intel_crtc *intel_crtc, struct intel_crtc_state *crtc_state)
13447{
13448 int max_scale;
13449 struct drm_device *dev;
13450 struct drm_i915_private *dev_priv;
13451 int crtc_clock, cdclk;
13452
13453 if (!intel_crtc || !crtc_state)
13454 return DRM_PLANE_HELPER_NO_SCALING;
13455
13456 dev = intel_crtc->base.dev;
13457 dev_priv = dev->dev_private;
13458 crtc_clock = crtc_state->base.adjusted_mode.crtc_clock;
27c329ed 13459 cdclk = to_intel_atomic_state(crtc_state->base.state)->cdclk;
6156a456 13460
54bf1ce6 13461 if (WARN_ON_ONCE(!crtc_clock || cdclk < crtc_clock))
6156a456
CK
13462 return DRM_PLANE_HELPER_NO_SCALING;
13463
13464 /*
13465 * skl max scale is lower of:
13466 * close to 3 but not 3, -1 is for that purpose
13467 * or
13468 * cdclk/crtc_clock
13469 */
13470 max_scale = min((1 << 16) * 3 - 1, (1 << 8) * ((cdclk << 8) / crtc_clock));
13471
13472 return max_scale;
13473}
13474
465c120c 13475static int
3c692a41 13476intel_check_primary_plane(struct drm_plane *plane,
061e4b8d 13477 struct intel_crtc_state *crtc_state,
3c692a41
GP
13478 struct intel_plane_state *state)
13479{
2b875c22
MR
13480 struct drm_crtc *crtc = state->base.crtc;
13481 struct drm_framebuffer *fb = state->base.fb;
6156a456 13482 int min_scale = DRM_PLANE_HELPER_NO_SCALING;
061e4b8d
ML
13483 int max_scale = DRM_PLANE_HELPER_NO_SCALING;
13484 bool can_position = false;
465c120c 13485
061e4b8d
ML
13486 /* use scaler when colorkey is not required */
13487 if (INTEL_INFO(plane->dev)->gen >= 9 &&
818ed961 13488 state->ckey.flags == I915_SET_COLORKEY_NONE) {
061e4b8d
ML
13489 min_scale = 1;
13490 max_scale = skl_max_scale(to_intel_crtc(crtc), crtc_state);
d8106366 13491 can_position = true;
6156a456 13492 }
d8106366 13493
061e4b8d
ML
13494 return drm_plane_helper_check_update(plane, crtc, fb, &state->src,
13495 &state->dst, &state->clip,
da20eabd
ML
13496 min_scale, max_scale,
13497 can_position, true,
13498 &state->visible);
14af293f
GP
13499}
13500
13501static void
13502intel_commit_primary_plane(struct drm_plane *plane,
13503 struct intel_plane_state *state)
13504{
2b875c22
MR
13505 struct drm_crtc *crtc = state->base.crtc;
13506 struct drm_framebuffer *fb = state->base.fb;
13507 struct drm_device *dev = plane->dev;
14af293f 13508 struct drm_i915_private *dev_priv = dev->dev_private;
14af293f 13509
ea2c67bb 13510 crtc = crtc ? crtc : plane->crtc;
ccc759dc 13511
d4b08630
ML
13512 dev_priv->display.update_primary_plane(crtc, fb,
13513 state->src.x1 >> 16,
13514 state->src.y1 >> 16);
465c120c
MR
13515}
13516
a8ad0d8e
ML
13517static void
13518intel_disable_primary_plane(struct drm_plane *plane,
7fabf5ef 13519 struct drm_crtc *crtc)
a8ad0d8e
ML
13520{
13521 struct drm_device *dev = plane->dev;
13522 struct drm_i915_private *dev_priv = dev->dev_private;
13523
a8ad0d8e
ML
13524 dev_priv->display.update_primary_plane(crtc, NULL, 0, 0);
13525}
13526
613d2b27
ML
13527static void intel_begin_crtc_commit(struct drm_crtc *crtc,
13528 struct drm_crtc_state *old_crtc_state)
3c692a41 13529{
32b7eeec 13530 struct drm_device *dev = crtc->dev;
3c692a41 13531 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
bfd16b2a
ML
13532 struct intel_crtc_state *old_intel_state =
13533 to_intel_crtc_state(old_crtc_state);
13534 bool modeset = needs_modeset(crtc->state);
3c692a41 13535
f015c551 13536 if (intel_crtc->atomic.update_wm_pre)
32b7eeec 13537 intel_update_watermarks(crtc);
3c692a41 13538
c34c9ee4 13539 /* Perform vblank evasion around commit operation */
62852622 13540 intel_pipe_update_start(intel_crtc);
0583236e 13541
bfd16b2a
ML
13542 if (modeset)
13543 return;
13544
13545 if (to_intel_crtc_state(crtc->state)->update_pipe)
13546 intel_update_pipe_config(intel_crtc, old_intel_state);
13547 else if (INTEL_INFO(dev)->gen >= 9)
0583236e 13548 skl_detach_scalers(intel_crtc);
32b7eeec
MR
13549}
13550
613d2b27
ML
13551static void intel_finish_crtc_commit(struct drm_crtc *crtc,
13552 struct drm_crtc_state *old_crtc_state)
32b7eeec 13553{
32b7eeec 13554 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
32b7eeec 13555
62852622 13556 intel_pipe_update_end(intel_crtc);
3c692a41
GP
13557}
13558
cf4c7c12 13559/**
4a3b8769
MR
13560 * intel_plane_destroy - destroy a plane
13561 * @plane: plane to destroy
cf4c7c12 13562 *
4a3b8769
MR
13563 * Common destruction function for all types of planes (primary, cursor,
13564 * sprite).
cf4c7c12 13565 */
4a3b8769 13566void intel_plane_destroy(struct drm_plane *plane)
465c120c
MR
13567{
13568 struct intel_plane *intel_plane = to_intel_plane(plane);
13569 drm_plane_cleanup(plane);
13570 kfree(intel_plane);
13571}
13572
65a3fea0 13573const struct drm_plane_funcs intel_plane_funcs = {
70a101f8
MR
13574 .update_plane = drm_atomic_helper_update_plane,
13575 .disable_plane = drm_atomic_helper_disable_plane,
3d7d6510 13576 .destroy = intel_plane_destroy,
c196e1d6 13577 .set_property = drm_atomic_helper_plane_set_property,
a98b3431
MR
13578 .atomic_get_property = intel_plane_atomic_get_property,
13579 .atomic_set_property = intel_plane_atomic_set_property,
ea2c67bb
MR
13580 .atomic_duplicate_state = intel_plane_duplicate_state,
13581 .atomic_destroy_state = intel_plane_destroy_state,
13582
465c120c
MR
13583};
13584
13585static struct drm_plane *intel_primary_plane_create(struct drm_device *dev,
13586 int pipe)
13587{
13588 struct intel_plane *primary;
8e7d688b 13589 struct intel_plane_state *state;
465c120c 13590 const uint32_t *intel_primary_formats;
45e3743a 13591 unsigned int num_formats;
465c120c
MR
13592
13593 primary = kzalloc(sizeof(*primary), GFP_KERNEL);
13594 if (primary == NULL)
13595 return NULL;
13596
8e7d688b
MR
13597 state = intel_create_plane_state(&primary->base);
13598 if (!state) {
ea2c67bb
MR
13599 kfree(primary);
13600 return NULL;
13601 }
8e7d688b 13602 primary->base.state = &state->base;
ea2c67bb 13603
465c120c
MR
13604 primary->can_scale = false;
13605 primary->max_downscale = 1;
6156a456
CK
13606 if (INTEL_INFO(dev)->gen >= 9) {
13607 primary->can_scale = true;
af99ceda 13608 state->scaler_id = -1;
6156a456 13609 }
465c120c
MR
13610 primary->pipe = pipe;
13611 primary->plane = pipe;
a9ff8714 13612 primary->frontbuffer_bit = INTEL_FRONTBUFFER_PRIMARY(pipe);
c59cb179
MR
13613 primary->check_plane = intel_check_primary_plane;
13614 primary->commit_plane = intel_commit_primary_plane;
a8ad0d8e 13615 primary->disable_plane = intel_disable_primary_plane;
465c120c
MR
13616 if (HAS_FBC(dev) && INTEL_INFO(dev)->gen < 4)
13617 primary->plane = !pipe;
13618
6c0fd451
DL
13619 if (INTEL_INFO(dev)->gen >= 9) {
13620 intel_primary_formats = skl_primary_formats;
13621 num_formats = ARRAY_SIZE(skl_primary_formats);
13622 } else if (INTEL_INFO(dev)->gen >= 4) {
568db4f2
DL
13623 intel_primary_formats = i965_primary_formats;
13624 num_formats = ARRAY_SIZE(i965_primary_formats);
6c0fd451
DL
13625 } else {
13626 intel_primary_formats = i8xx_primary_formats;
13627 num_formats = ARRAY_SIZE(i8xx_primary_formats);
465c120c
MR
13628 }
13629
13630 drm_universal_plane_init(dev, &primary->base, 0,
65a3fea0 13631 &intel_plane_funcs,
465c120c
MR
13632 intel_primary_formats, num_formats,
13633 DRM_PLANE_TYPE_PRIMARY);
48404c1e 13634
3b7a5119
SJ
13635 if (INTEL_INFO(dev)->gen >= 4)
13636 intel_create_rotation_property(dev, primary);
48404c1e 13637
ea2c67bb
MR
13638 drm_plane_helper_add(&primary->base, &intel_plane_helper_funcs);
13639
465c120c
MR
13640 return &primary->base;
13641}
13642
3b7a5119
SJ
13643void intel_create_rotation_property(struct drm_device *dev, struct intel_plane *plane)
13644{
13645 if (!dev->mode_config.rotation_property) {
13646 unsigned long flags = BIT(DRM_ROTATE_0) |
13647 BIT(DRM_ROTATE_180);
13648
13649 if (INTEL_INFO(dev)->gen >= 9)
13650 flags |= BIT(DRM_ROTATE_90) | BIT(DRM_ROTATE_270);
13651
13652 dev->mode_config.rotation_property =
13653 drm_mode_create_rotation_property(dev, flags);
13654 }
13655 if (dev->mode_config.rotation_property)
13656 drm_object_attach_property(&plane->base.base,
13657 dev->mode_config.rotation_property,
13658 plane->base.state->rotation);
13659}
13660
3d7d6510 13661static int
852e787c 13662intel_check_cursor_plane(struct drm_plane *plane,
061e4b8d 13663 struct intel_crtc_state *crtc_state,
852e787c 13664 struct intel_plane_state *state)
3d7d6510 13665{
061e4b8d 13666 struct drm_crtc *crtc = crtc_state->base.crtc;
2b875c22 13667 struct drm_framebuffer *fb = state->base.fb;
757f9a3e 13668 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
757f9a3e
GP
13669 unsigned stride;
13670 int ret;
3d7d6510 13671
061e4b8d
ML
13672 ret = drm_plane_helper_check_update(plane, crtc, fb, &state->src,
13673 &state->dst, &state->clip,
3d7d6510
MR
13674 DRM_PLANE_HELPER_NO_SCALING,
13675 DRM_PLANE_HELPER_NO_SCALING,
852e787c 13676 true, true, &state->visible);
757f9a3e
GP
13677 if (ret)
13678 return ret;
13679
757f9a3e
GP
13680 /* if we want to turn off the cursor ignore width and height */
13681 if (!obj)
da20eabd 13682 return 0;
757f9a3e 13683
757f9a3e 13684 /* Check for which cursor types we support */
061e4b8d 13685 if (!cursor_size_ok(plane->dev, state->base.crtc_w, state->base.crtc_h)) {
ea2c67bb
MR
13686 DRM_DEBUG("Cursor dimension %dx%d not supported\n",
13687 state->base.crtc_w, state->base.crtc_h);
757f9a3e
GP
13688 return -EINVAL;
13689 }
13690
ea2c67bb
MR
13691 stride = roundup_pow_of_two(state->base.crtc_w) * 4;
13692 if (obj->base.size < stride * state->base.crtc_h) {
757f9a3e
GP
13693 DRM_DEBUG_KMS("buffer is too small\n");
13694 return -ENOMEM;
13695 }
13696
3a656b54 13697 if (fb->modifier[0] != DRM_FORMAT_MOD_NONE) {
757f9a3e 13698 DRM_DEBUG_KMS("cursor cannot be tiled\n");
da20eabd 13699 return -EINVAL;
32b7eeec
MR
13700 }
13701
da20eabd 13702 return 0;
852e787c 13703}
3d7d6510 13704
a8ad0d8e
ML
13705static void
13706intel_disable_cursor_plane(struct drm_plane *plane,
7fabf5ef 13707 struct drm_crtc *crtc)
a8ad0d8e 13708{
a8ad0d8e
ML
13709 intel_crtc_update_cursor(crtc, false);
13710}
13711
f4a2cf29 13712static void
852e787c
GP
13713intel_commit_cursor_plane(struct drm_plane *plane,
13714 struct intel_plane_state *state)
13715{
2b875c22 13716 struct drm_crtc *crtc = state->base.crtc;
ea2c67bb
MR
13717 struct drm_device *dev = plane->dev;
13718 struct intel_crtc *intel_crtc;
2b875c22 13719 struct drm_i915_gem_object *obj = intel_fb_obj(state->base.fb);
a912f12f 13720 uint32_t addr;
852e787c 13721
ea2c67bb
MR
13722 crtc = crtc ? crtc : plane->crtc;
13723 intel_crtc = to_intel_crtc(crtc);
13724
a912f12f
GP
13725 if (intel_crtc->cursor_bo == obj)
13726 goto update;
4ed91096 13727
f4a2cf29 13728 if (!obj)
a912f12f 13729 addr = 0;
f4a2cf29 13730 else if (!INTEL_INFO(dev)->cursor_needs_physical)
a912f12f 13731 addr = i915_gem_obj_ggtt_offset(obj);
f4a2cf29 13732 else
a912f12f 13733 addr = obj->phys_handle->busaddr;
852e787c 13734
a912f12f
GP
13735 intel_crtc->cursor_addr = addr;
13736 intel_crtc->cursor_bo = obj;
852e787c 13737
302d19ac 13738update:
62852622 13739 intel_crtc_update_cursor(crtc, state->visible);
852e787c
GP
13740}
13741
3d7d6510
MR
13742static struct drm_plane *intel_cursor_plane_create(struct drm_device *dev,
13743 int pipe)
13744{
13745 struct intel_plane *cursor;
8e7d688b 13746 struct intel_plane_state *state;
3d7d6510
MR
13747
13748 cursor = kzalloc(sizeof(*cursor), GFP_KERNEL);
13749 if (cursor == NULL)
13750 return NULL;
13751
8e7d688b
MR
13752 state = intel_create_plane_state(&cursor->base);
13753 if (!state) {
ea2c67bb
MR
13754 kfree(cursor);
13755 return NULL;
13756 }
8e7d688b 13757 cursor->base.state = &state->base;
ea2c67bb 13758
3d7d6510
MR
13759 cursor->can_scale = false;
13760 cursor->max_downscale = 1;
13761 cursor->pipe = pipe;
13762 cursor->plane = pipe;
a9ff8714 13763 cursor->frontbuffer_bit = INTEL_FRONTBUFFER_CURSOR(pipe);
c59cb179
MR
13764 cursor->check_plane = intel_check_cursor_plane;
13765 cursor->commit_plane = intel_commit_cursor_plane;
a8ad0d8e 13766 cursor->disable_plane = intel_disable_cursor_plane;
3d7d6510
MR
13767
13768 drm_universal_plane_init(dev, &cursor->base, 0,
65a3fea0 13769 &intel_plane_funcs,
3d7d6510
MR
13770 intel_cursor_formats,
13771 ARRAY_SIZE(intel_cursor_formats),
13772 DRM_PLANE_TYPE_CURSOR);
4398ad45
VS
13773
13774 if (INTEL_INFO(dev)->gen >= 4) {
13775 if (!dev->mode_config.rotation_property)
13776 dev->mode_config.rotation_property =
13777 drm_mode_create_rotation_property(dev,
13778 BIT(DRM_ROTATE_0) |
13779 BIT(DRM_ROTATE_180));
13780 if (dev->mode_config.rotation_property)
13781 drm_object_attach_property(&cursor->base.base,
13782 dev->mode_config.rotation_property,
8e7d688b 13783 state->base.rotation);
4398ad45
VS
13784 }
13785
af99ceda
CK
13786 if (INTEL_INFO(dev)->gen >=9)
13787 state->scaler_id = -1;
13788
ea2c67bb
MR
13789 drm_plane_helper_add(&cursor->base, &intel_plane_helper_funcs);
13790
3d7d6510
MR
13791 return &cursor->base;
13792}
13793
549e2bfb
CK
13794static void skl_init_scalers(struct drm_device *dev, struct intel_crtc *intel_crtc,
13795 struct intel_crtc_state *crtc_state)
13796{
13797 int i;
13798 struct intel_scaler *intel_scaler;
13799 struct intel_crtc_scaler_state *scaler_state = &crtc_state->scaler_state;
13800
13801 for (i = 0; i < intel_crtc->num_scalers; i++) {
13802 intel_scaler = &scaler_state->scalers[i];
13803 intel_scaler->in_use = 0;
549e2bfb
CK
13804 intel_scaler->mode = PS_SCALER_MODE_DYN;
13805 }
13806
13807 scaler_state->scaler_id = -1;
13808}
13809
b358d0a6 13810static void intel_crtc_init(struct drm_device *dev, int pipe)
79e53945 13811{
fbee40df 13812 struct drm_i915_private *dev_priv = dev->dev_private;
79e53945 13813 struct intel_crtc *intel_crtc;
f5de6e07 13814 struct intel_crtc_state *crtc_state = NULL;
3d7d6510
MR
13815 struct drm_plane *primary = NULL;
13816 struct drm_plane *cursor = NULL;
465c120c 13817 int i, ret;
79e53945 13818
955382f3 13819 intel_crtc = kzalloc(sizeof(*intel_crtc), GFP_KERNEL);
79e53945
JB
13820 if (intel_crtc == NULL)
13821 return;
13822
f5de6e07
ACO
13823 crtc_state = kzalloc(sizeof(*crtc_state), GFP_KERNEL);
13824 if (!crtc_state)
13825 goto fail;
550acefd
ACO
13826 intel_crtc->config = crtc_state;
13827 intel_crtc->base.state = &crtc_state->base;
07878248 13828 crtc_state->base.crtc = &intel_crtc->base;
f5de6e07 13829
549e2bfb
CK
13830 /* initialize shared scalers */
13831 if (INTEL_INFO(dev)->gen >= 9) {
13832 if (pipe == PIPE_C)
13833 intel_crtc->num_scalers = 1;
13834 else
13835 intel_crtc->num_scalers = SKL_NUM_SCALERS;
13836
13837 skl_init_scalers(dev, intel_crtc, crtc_state);
13838 }
13839
465c120c 13840 primary = intel_primary_plane_create(dev, pipe);
3d7d6510
MR
13841 if (!primary)
13842 goto fail;
13843
13844 cursor = intel_cursor_plane_create(dev, pipe);
13845 if (!cursor)
13846 goto fail;
13847
465c120c 13848 ret = drm_crtc_init_with_planes(dev, &intel_crtc->base, primary,
3d7d6510
MR
13849 cursor, &intel_crtc_funcs);
13850 if (ret)
13851 goto fail;
79e53945
JB
13852
13853 drm_mode_crtc_set_gamma_size(&intel_crtc->base, 256);
79e53945
JB
13854 for (i = 0; i < 256; i++) {
13855 intel_crtc->lut_r[i] = i;
13856 intel_crtc->lut_g[i] = i;
13857 intel_crtc->lut_b[i] = i;
13858 }
13859
1f1c2e24
VS
13860 /*
13861 * On gen2/3 only plane A can do fbc, but the panel fitter and lvds port
8c0f92e1 13862 * is hooked to pipe B. Hence we want plane A feeding pipe B.
1f1c2e24 13863 */
80824003
JB
13864 intel_crtc->pipe = pipe;
13865 intel_crtc->plane = pipe;
3a77c4c4 13866 if (HAS_FBC(dev) && INTEL_INFO(dev)->gen < 4) {
28c97730 13867 DRM_DEBUG_KMS("swapping pipes & planes for FBC\n");
e2e767ab 13868 intel_crtc->plane = !pipe;
80824003
JB
13869 }
13870
4b0e333e
CW
13871 intel_crtc->cursor_base = ~0;
13872 intel_crtc->cursor_cntl = ~0;
dc41c154 13873 intel_crtc->cursor_size = ~0;
8d7849db 13874
852eb00d
VS
13875 intel_crtc->wm.cxsr_allowed = true;
13876
22fd0fab
JB
13877 BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
13878 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL);
13879 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = &intel_crtc->base;
13880 dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = &intel_crtc->base;
13881
79e53945 13882 drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
87b6b101
DV
13883
13884 WARN_ON(drm_crtc_index(&intel_crtc->base) != intel_crtc->pipe);
3d7d6510
MR
13885 return;
13886
13887fail:
13888 if (primary)
13889 drm_plane_cleanup(primary);
13890 if (cursor)
13891 drm_plane_cleanup(cursor);
f5de6e07 13892 kfree(crtc_state);
3d7d6510 13893 kfree(intel_crtc);
79e53945
JB
13894}
13895
752aa88a
JB
13896enum pipe intel_get_pipe_from_connector(struct intel_connector *connector)
13897{
13898 struct drm_encoder *encoder = connector->base.encoder;
6e9f798d 13899 struct drm_device *dev = connector->base.dev;
752aa88a 13900
51fd371b 13901 WARN_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex));
752aa88a 13902
d3babd3f 13903 if (!encoder || WARN_ON(!encoder->crtc))
752aa88a
JB
13904 return INVALID_PIPE;
13905
13906 return to_intel_crtc(encoder->crtc)->pipe;
13907}
13908
08d7b3d1 13909int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
05394f39 13910 struct drm_file *file)
08d7b3d1 13911{
08d7b3d1 13912 struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
7707e653 13913 struct drm_crtc *drmmode_crtc;
c05422d5 13914 struct intel_crtc *crtc;
08d7b3d1 13915
7707e653 13916 drmmode_crtc = drm_crtc_find(dev, pipe_from_crtc_id->crtc_id);
08d7b3d1 13917
7707e653 13918 if (!drmmode_crtc) {
08d7b3d1 13919 DRM_ERROR("no such CRTC id\n");
3f2c2057 13920 return -ENOENT;
08d7b3d1
CW
13921 }
13922
7707e653 13923 crtc = to_intel_crtc(drmmode_crtc);
c05422d5 13924 pipe_from_crtc_id->pipe = crtc->pipe;
08d7b3d1 13925
c05422d5 13926 return 0;
08d7b3d1
CW
13927}
13928
66a9278e 13929static int intel_encoder_clones(struct intel_encoder *encoder)
79e53945 13930{
66a9278e
DV
13931 struct drm_device *dev = encoder->base.dev;
13932 struct intel_encoder *source_encoder;
79e53945 13933 int index_mask = 0;
79e53945
JB
13934 int entry = 0;
13935
b2784e15 13936 for_each_intel_encoder(dev, source_encoder) {
bc079e8b 13937 if (encoders_cloneable(encoder, source_encoder))
66a9278e
DV
13938 index_mask |= (1 << entry);
13939
79e53945
JB
13940 entry++;
13941 }
4ef69c7a 13942
79e53945
JB
13943 return index_mask;
13944}
13945
4d302442
CW
13946static bool has_edp_a(struct drm_device *dev)
13947{
13948 struct drm_i915_private *dev_priv = dev->dev_private;
13949
13950 if (!IS_MOBILE(dev))
13951 return false;
13952
13953 if ((I915_READ(DP_A) & DP_DETECTED) == 0)
13954 return false;
13955
e3589908 13956 if (IS_GEN5(dev) && (I915_READ(FUSE_STRAP) & ILK_eDP_A_DISABLE))
4d302442
CW
13957 return false;
13958
13959 return true;
13960}
13961
84b4e042
JB
13962static bool intel_crt_present(struct drm_device *dev)
13963{
13964 struct drm_i915_private *dev_priv = dev->dev_private;
13965
884497ed
DL
13966 if (INTEL_INFO(dev)->gen >= 9)
13967 return false;
13968
cf404ce4 13969 if (IS_HSW_ULT(dev) || IS_BDW_ULT(dev))
84b4e042
JB
13970 return false;
13971
13972 if (IS_CHERRYVIEW(dev))
13973 return false;
13974
13975 if (IS_VALLEYVIEW(dev) && !dev_priv->vbt.int_crt_support)
13976 return false;
13977
13978 return true;
13979}
13980
79e53945
JB
13981static void intel_setup_outputs(struct drm_device *dev)
13982{
725e30ad 13983 struct drm_i915_private *dev_priv = dev->dev_private;
4ef69c7a 13984 struct intel_encoder *encoder;
cb0953d7 13985 bool dpd_is_edp = false;
79e53945 13986
c9093354 13987 intel_lvds_init(dev);
79e53945 13988
84b4e042 13989 if (intel_crt_present(dev))
79935fca 13990 intel_crt_init(dev);
cb0953d7 13991
c776eb2e
VK
13992 if (IS_BROXTON(dev)) {
13993 /*
13994 * FIXME: Broxton doesn't support port detection via the
13995 * DDI_BUF_CTL_A or SFUSE_STRAP registers, find another way to
13996 * detect the ports.
13997 */
13998 intel_ddi_init(dev, PORT_A);
13999 intel_ddi_init(dev, PORT_B);
14000 intel_ddi_init(dev, PORT_C);
14001 } else if (HAS_DDI(dev)) {
0e72a5b5
ED
14002 int found;
14003
de31facd
JB
14004 /*
14005 * Haswell uses DDI functions to detect digital outputs.
14006 * On SKL pre-D0 the strap isn't connected, so we assume
14007 * it's there.
14008 */
77179400 14009 found = I915_READ(DDI_BUF_CTL(PORT_A)) & DDI_INIT_DISPLAY_DETECTED;
de31facd 14010 /* WaIgnoreDDIAStrap: skl */
5a2376d1 14011 if (found || IS_SKYLAKE(dev))
0e72a5b5
ED
14012 intel_ddi_init(dev, PORT_A);
14013
14014 /* DDI B, C and D detection is indicated by the SFUSE_STRAP
14015 * register */
14016 found = I915_READ(SFUSE_STRAP);
14017
14018 if (found & SFUSE_STRAP_DDIB_DETECTED)
14019 intel_ddi_init(dev, PORT_B);
14020 if (found & SFUSE_STRAP_DDIC_DETECTED)
14021 intel_ddi_init(dev, PORT_C);
14022 if (found & SFUSE_STRAP_DDID_DETECTED)
14023 intel_ddi_init(dev, PORT_D);
2800e4c2
RV
14024 /*
14025 * On SKL we don't have a way to detect DDI-E so we rely on VBT.
14026 */
14027 if (IS_SKYLAKE(dev) &&
14028 (dev_priv->vbt.ddi_port_info[PORT_E].supports_dp ||
14029 dev_priv->vbt.ddi_port_info[PORT_E].supports_dvi ||
14030 dev_priv->vbt.ddi_port_info[PORT_E].supports_hdmi))
14031 intel_ddi_init(dev, PORT_E);
14032
0e72a5b5 14033 } else if (HAS_PCH_SPLIT(dev)) {
cb0953d7 14034 int found;
5d8a7752 14035 dpd_is_edp = intel_dp_is_edp(dev, PORT_D);
270b3042
DV
14036
14037 if (has_edp_a(dev))
14038 intel_dp_init(dev, DP_A, PORT_A);
cb0953d7 14039
dc0fa718 14040 if (I915_READ(PCH_HDMIB) & SDVO_DETECTED) {
461ed3ca 14041 /* PCH SDVOB multiplex with HDMIB */
eef4eacb 14042 found = intel_sdvo_init(dev, PCH_SDVOB, true);
30ad48b7 14043 if (!found)
e2debe91 14044 intel_hdmi_init(dev, PCH_HDMIB, PORT_B);
5eb08b69 14045 if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
ab9d7c30 14046 intel_dp_init(dev, PCH_DP_B, PORT_B);
30ad48b7
ZW
14047 }
14048
dc0fa718 14049 if (I915_READ(PCH_HDMIC) & SDVO_DETECTED)
e2debe91 14050 intel_hdmi_init(dev, PCH_HDMIC, PORT_C);
30ad48b7 14051
dc0fa718 14052 if (!dpd_is_edp && I915_READ(PCH_HDMID) & SDVO_DETECTED)
e2debe91 14053 intel_hdmi_init(dev, PCH_HDMID, PORT_D);
30ad48b7 14054
5eb08b69 14055 if (I915_READ(PCH_DP_C) & DP_DETECTED)
ab9d7c30 14056 intel_dp_init(dev, PCH_DP_C, PORT_C);
5eb08b69 14057
270b3042 14058 if (I915_READ(PCH_DP_D) & DP_DETECTED)
ab9d7c30 14059 intel_dp_init(dev, PCH_DP_D, PORT_D);
4a87d65d 14060 } else if (IS_VALLEYVIEW(dev)) {
e17ac6db
VS
14061 /*
14062 * The DP_DETECTED bit is the latched state of the DDC
14063 * SDA pin at boot. However since eDP doesn't require DDC
14064 * (no way to plug in a DP->HDMI dongle) the DDC pins for
14065 * eDP ports may have been muxed to an alternate function.
14066 * Thus we can't rely on the DP_DETECTED bit alone to detect
14067 * eDP ports. Consult the VBT as well as DP_DETECTED to
14068 * detect eDP ports.
14069 */
e66eb81d 14070 if (I915_READ(VLV_HDMIB) & SDVO_DETECTED &&
d2182a66 14071 !intel_dp_is_edp(dev, PORT_B))
e66eb81d
VS
14072 intel_hdmi_init(dev, VLV_HDMIB, PORT_B);
14073 if (I915_READ(VLV_DP_B) & DP_DETECTED ||
e17ac6db 14074 intel_dp_is_edp(dev, PORT_B))
e66eb81d 14075 intel_dp_init(dev, VLV_DP_B, PORT_B);
585a94b8 14076
e66eb81d 14077 if (I915_READ(VLV_HDMIC) & SDVO_DETECTED &&
d2182a66 14078 !intel_dp_is_edp(dev, PORT_C))
e66eb81d
VS
14079 intel_hdmi_init(dev, VLV_HDMIC, PORT_C);
14080 if (I915_READ(VLV_DP_C) & DP_DETECTED ||
e17ac6db 14081 intel_dp_is_edp(dev, PORT_C))
e66eb81d 14082 intel_dp_init(dev, VLV_DP_C, PORT_C);
19c03924 14083
9418c1f1 14084 if (IS_CHERRYVIEW(dev)) {
e17ac6db 14085 /* eDP not supported on port D, so don't check VBT */
e66eb81d
VS
14086 if (I915_READ(CHV_HDMID) & SDVO_DETECTED)
14087 intel_hdmi_init(dev, CHV_HDMID, PORT_D);
14088 if (I915_READ(CHV_DP_D) & DP_DETECTED)
14089 intel_dp_init(dev, CHV_DP_D, PORT_D);
9418c1f1
VS
14090 }
14091
3cfca973 14092 intel_dsi_init(dev);
09da55dc 14093 } else if (!IS_GEN2(dev) && !IS_PINEVIEW(dev)) {
27185ae1 14094 bool found = false;
7d57382e 14095
e2debe91 14096 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
b01f2c3a 14097 DRM_DEBUG_KMS("probing SDVOB\n");
e2debe91 14098 found = intel_sdvo_init(dev, GEN3_SDVOB, true);
3fec3d2f 14099 if (!found && IS_G4X(dev)) {
b01f2c3a 14100 DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
e2debe91 14101 intel_hdmi_init(dev, GEN4_HDMIB, PORT_B);
b01f2c3a 14102 }
27185ae1 14103
3fec3d2f 14104 if (!found && IS_G4X(dev))
ab9d7c30 14105 intel_dp_init(dev, DP_B, PORT_B);
725e30ad 14106 }
13520b05
KH
14107
14108 /* Before G4X SDVOC doesn't have its own detect register */
13520b05 14109
e2debe91 14110 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
b01f2c3a 14111 DRM_DEBUG_KMS("probing SDVOC\n");
e2debe91 14112 found = intel_sdvo_init(dev, GEN3_SDVOC, false);
b01f2c3a 14113 }
27185ae1 14114
e2debe91 14115 if (!found && (I915_READ(GEN3_SDVOC) & SDVO_DETECTED)) {
27185ae1 14116
3fec3d2f 14117 if (IS_G4X(dev)) {
b01f2c3a 14118 DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
e2debe91 14119 intel_hdmi_init(dev, GEN4_HDMIC, PORT_C);
b01f2c3a 14120 }
3fec3d2f 14121 if (IS_G4X(dev))
ab9d7c30 14122 intel_dp_init(dev, DP_C, PORT_C);
725e30ad 14123 }
27185ae1 14124
3fec3d2f 14125 if (IS_G4X(dev) &&
e7281eab 14126 (I915_READ(DP_D) & DP_DETECTED))
ab9d7c30 14127 intel_dp_init(dev, DP_D, PORT_D);
bad720ff 14128 } else if (IS_GEN2(dev))
79e53945
JB
14129 intel_dvo_init(dev);
14130
103a196f 14131 if (SUPPORTS_TV(dev))
79e53945
JB
14132 intel_tv_init(dev);
14133
0bc12bcb 14134 intel_psr_init(dev);
7c8f8a70 14135
b2784e15 14136 for_each_intel_encoder(dev, encoder) {
4ef69c7a
CW
14137 encoder->base.possible_crtcs = encoder->crtc_mask;
14138 encoder->base.possible_clones =
66a9278e 14139 intel_encoder_clones(encoder);
79e53945 14140 }
47356eb6 14141
dde86e2d 14142 intel_init_pch_refclk(dev);
270b3042
DV
14143
14144 drm_helper_move_panel_connectors_to_head(dev);
79e53945
JB
14145}
14146
14147static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
14148{
60a5ca01 14149 struct drm_device *dev = fb->dev;
79e53945 14150 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
79e53945 14151
ef2d633e 14152 drm_framebuffer_cleanup(fb);
60a5ca01 14153 mutex_lock(&dev->struct_mutex);
ef2d633e 14154 WARN_ON(!intel_fb->obj->framebuffer_references--);
60a5ca01
VS
14155 drm_gem_object_unreference(&intel_fb->obj->base);
14156 mutex_unlock(&dev->struct_mutex);
79e53945
JB
14157 kfree(intel_fb);
14158}
14159
14160static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
05394f39 14161 struct drm_file *file,
79e53945
JB
14162 unsigned int *handle)
14163{
14164 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
05394f39 14165 struct drm_i915_gem_object *obj = intel_fb->obj;
79e53945 14166
05394f39 14167 return drm_gem_handle_create(file, &obj->base, handle);
79e53945
JB
14168}
14169
86c98588
RV
14170static int intel_user_framebuffer_dirty(struct drm_framebuffer *fb,
14171 struct drm_file *file,
14172 unsigned flags, unsigned color,
14173 struct drm_clip_rect *clips,
14174 unsigned num_clips)
14175{
14176 struct drm_device *dev = fb->dev;
14177 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
14178 struct drm_i915_gem_object *obj = intel_fb->obj;
14179
14180 mutex_lock(&dev->struct_mutex);
74b4ea1e 14181 intel_fb_obj_flush(obj, false, ORIGIN_DIRTYFB);
86c98588
RV
14182 mutex_unlock(&dev->struct_mutex);
14183
14184 return 0;
14185}
14186
79e53945
JB
14187static const struct drm_framebuffer_funcs intel_fb_funcs = {
14188 .destroy = intel_user_framebuffer_destroy,
14189 .create_handle = intel_user_framebuffer_create_handle,
86c98588 14190 .dirty = intel_user_framebuffer_dirty,
79e53945
JB
14191};
14192
b321803d
DL
14193static
14194u32 intel_fb_pitch_limit(struct drm_device *dev, uint64_t fb_modifier,
14195 uint32_t pixel_format)
14196{
14197 u32 gen = INTEL_INFO(dev)->gen;
14198
14199 if (gen >= 9) {
14200 /* "The stride in bytes must not exceed the of the size of 8K
14201 * pixels and 32K bytes."
14202 */
14203 return min(8192*drm_format_plane_cpp(pixel_format, 0), 32768);
14204 } else if (gen >= 5 && !IS_VALLEYVIEW(dev)) {
14205 return 32*1024;
14206 } else if (gen >= 4) {
14207 if (fb_modifier == I915_FORMAT_MOD_X_TILED)
14208 return 16*1024;
14209 else
14210 return 32*1024;
14211 } else if (gen >= 3) {
14212 if (fb_modifier == I915_FORMAT_MOD_X_TILED)
14213 return 8*1024;
14214 else
14215 return 16*1024;
14216 } else {
14217 /* XXX DSPC is limited to 4k tiled */
14218 return 8*1024;
14219 }
14220}
14221
b5ea642a
DV
14222static int intel_framebuffer_init(struct drm_device *dev,
14223 struct intel_framebuffer *intel_fb,
14224 struct drm_mode_fb_cmd2 *mode_cmd,
14225 struct drm_i915_gem_object *obj)
79e53945 14226{
6761dd31 14227 unsigned int aligned_height;
79e53945 14228 int ret;
b321803d 14229 u32 pitch_limit, stride_alignment;
79e53945 14230
dd4916c5
DV
14231 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
14232
2a80eada
DV
14233 if (mode_cmd->flags & DRM_MODE_FB_MODIFIERS) {
14234 /* Enforce that fb modifier and tiling mode match, but only for
14235 * X-tiled. This is needed for FBC. */
14236 if (!!(obj->tiling_mode == I915_TILING_X) !=
14237 !!(mode_cmd->modifier[0] == I915_FORMAT_MOD_X_TILED)) {
14238 DRM_DEBUG("tiling_mode doesn't match fb modifier\n");
14239 return -EINVAL;
14240 }
14241 } else {
14242 if (obj->tiling_mode == I915_TILING_X)
14243 mode_cmd->modifier[0] = I915_FORMAT_MOD_X_TILED;
14244 else if (obj->tiling_mode == I915_TILING_Y) {
14245 DRM_DEBUG("No Y tiling for legacy addfb\n");
14246 return -EINVAL;
14247 }
14248 }
14249
9a8f0a12
TU
14250 /* Passed in modifier sanity checking. */
14251 switch (mode_cmd->modifier[0]) {
14252 case I915_FORMAT_MOD_Y_TILED:
14253 case I915_FORMAT_MOD_Yf_TILED:
14254 if (INTEL_INFO(dev)->gen < 9) {
14255 DRM_DEBUG("Unsupported tiling 0x%llx!\n",
14256 mode_cmd->modifier[0]);
14257 return -EINVAL;
14258 }
14259 case DRM_FORMAT_MOD_NONE:
14260 case I915_FORMAT_MOD_X_TILED:
14261 break;
14262 default:
c0f40428
JB
14263 DRM_DEBUG("Unsupported fb modifier 0x%llx!\n",
14264 mode_cmd->modifier[0]);
57cd6508 14265 return -EINVAL;
c16ed4be 14266 }
57cd6508 14267
b321803d
DL
14268 stride_alignment = intel_fb_stride_alignment(dev, mode_cmd->modifier[0],
14269 mode_cmd->pixel_format);
14270 if (mode_cmd->pitches[0] & (stride_alignment - 1)) {
14271 DRM_DEBUG("pitch (%d) must be at least %u byte aligned\n",
14272 mode_cmd->pitches[0], stride_alignment);
57cd6508 14273 return -EINVAL;
c16ed4be 14274 }
57cd6508 14275
b321803d
DL
14276 pitch_limit = intel_fb_pitch_limit(dev, mode_cmd->modifier[0],
14277 mode_cmd->pixel_format);
a35cdaa0 14278 if (mode_cmd->pitches[0] > pitch_limit) {
b321803d
DL
14279 DRM_DEBUG("%s pitch (%u) must be at less than %d\n",
14280 mode_cmd->modifier[0] != DRM_FORMAT_MOD_NONE ?
2a80eada 14281 "tiled" : "linear",
a35cdaa0 14282 mode_cmd->pitches[0], pitch_limit);
5d7bd705 14283 return -EINVAL;
c16ed4be 14284 }
5d7bd705 14285
2a80eada 14286 if (mode_cmd->modifier[0] == I915_FORMAT_MOD_X_TILED &&
c16ed4be
CW
14287 mode_cmd->pitches[0] != obj->stride) {
14288 DRM_DEBUG("pitch (%d) must match tiling stride (%d)\n",
14289 mode_cmd->pitches[0], obj->stride);
5d7bd705 14290 return -EINVAL;
c16ed4be 14291 }
5d7bd705 14292
57779d06 14293 /* Reject formats not supported by any plane early. */
308e5bcb 14294 switch (mode_cmd->pixel_format) {
57779d06 14295 case DRM_FORMAT_C8:
04b3924d
VS
14296 case DRM_FORMAT_RGB565:
14297 case DRM_FORMAT_XRGB8888:
14298 case DRM_FORMAT_ARGB8888:
57779d06
VS
14299 break;
14300 case DRM_FORMAT_XRGB1555:
c16ed4be 14301 if (INTEL_INFO(dev)->gen > 3) {
4ee62c76
VS
14302 DRM_DEBUG("unsupported pixel format: %s\n",
14303 drm_get_format_name(mode_cmd->pixel_format));
57779d06 14304 return -EINVAL;
c16ed4be 14305 }
57779d06 14306 break;
57779d06 14307 case DRM_FORMAT_ABGR8888:
6c0fd451
DL
14308 if (!IS_VALLEYVIEW(dev) && INTEL_INFO(dev)->gen < 9) {
14309 DRM_DEBUG("unsupported pixel format: %s\n",
14310 drm_get_format_name(mode_cmd->pixel_format));
14311 return -EINVAL;
14312 }
14313 break;
14314 case DRM_FORMAT_XBGR8888:
04b3924d 14315 case DRM_FORMAT_XRGB2101010:
57779d06 14316 case DRM_FORMAT_XBGR2101010:
c16ed4be 14317 if (INTEL_INFO(dev)->gen < 4) {
4ee62c76
VS
14318 DRM_DEBUG("unsupported pixel format: %s\n",
14319 drm_get_format_name(mode_cmd->pixel_format));
57779d06 14320 return -EINVAL;
c16ed4be 14321 }
b5626747 14322 break;
7531208b
DL
14323 case DRM_FORMAT_ABGR2101010:
14324 if (!IS_VALLEYVIEW(dev)) {
14325 DRM_DEBUG("unsupported pixel format: %s\n",
14326 drm_get_format_name(mode_cmd->pixel_format));
14327 return -EINVAL;
14328 }
14329 break;
04b3924d
VS
14330 case DRM_FORMAT_YUYV:
14331 case DRM_FORMAT_UYVY:
14332 case DRM_FORMAT_YVYU:
14333 case DRM_FORMAT_VYUY:
c16ed4be 14334 if (INTEL_INFO(dev)->gen < 5) {
4ee62c76
VS
14335 DRM_DEBUG("unsupported pixel format: %s\n",
14336 drm_get_format_name(mode_cmd->pixel_format));
57779d06 14337 return -EINVAL;
c16ed4be 14338 }
57cd6508
CW
14339 break;
14340 default:
4ee62c76
VS
14341 DRM_DEBUG("unsupported pixel format: %s\n",
14342 drm_get_format_name(mode_cmd->pixel_format));
57cd6508
CW
14343 return -EINVAL;
14344 }
14345
90f9a336
VS
14346 /* FIXME need to adjust LINOFF/TILEOFF accordingly. */
14347 if (mode_cmd->offsets[0] != 0)
14348 return -EINVAL;
14349
ec2c981e 14350 aligned_height = intel_fb_align_height(dev, mode_cmd->height,
091df6cb
DV
14351 mode_cmd->pixel_format,
14352 mode_cmd->modifier[0]);
53155c0a
DV
14353 /* FIXME drm helper for size checks (especially planar formats)? */
14354 if (obj->base.size < aligned_height * mode_cmd->pitches[0])
14355 return -EINVAL;
14356
c7d73f6a
DV
14357 drm_helper_mode_fill_fb_struct(&intel_fb->base, mode_cmd);
14358 intel_fb->obj = obj;
80075d49 14359 intel_fb->obj->framebuffer_references++;
c7d73f6a 14360
79e53945
JB
14361 ret = drm_framebuffer_init(dev, &intel_fb->base, &intel_fb_funcs);
14362 if (ret) {
14363 DRM_ERROR("framebuffer init failed %d\n", ret);
14364 return ret;
14365 }
14366
79e53945
JB
14367 return 0;
14368}
14369
79e53945
JB
14370static struct drm_framebuffer *
14371intel_user_framebuffer_create(struct drm_device *dev,
14372 struct drm_file *filp,
308e5bcb 14373 struct drm_mode_fb_cmd2 *mode_cmd)
79e53945 14374{
05394f39 14375 struct drm_i915_gem_object *obj;
79e53945 14376
308e5bcb
JB
14377 obj = to_intel_bo(drm_gem_object_lookup(dev, filp,
14378 mode_cmd->handles[0]));
c8725226 14379 if (&obj->base == NULL)
cce13ff7 14380 return ERR_PTR(-ENOENT);
79e53945 14381
d2dff872 14382 return intel_framebuffer_create(dev, mode_cmd, obj);
79e53945
JB
14383}
14384
0695726e 14385#ifndef CONFIG_DRM_FBDEV_EMULATION
0632fef6 14386static inline void intel_fbdev_output_poll_changed(struct drm_device *dev)
4520f53a
DV
14387{
14388}
14389#endif
14390
79e53945 14391static const struct drm_mode_config_funcs intel_mode_funcs = {
79e53945 14392 .fb_create = intel_user_framebuffer_create,
0632fef6 14393 .output_poll_changed = intel_fbdev_output_poll_changed,
5ee67f1c
MR
14394 .atomic_check = intel_atomic_check,
14395 .atomic_commit = intel_atomic_commit,
de419ab6
ML
14396 .atomic_state_alloc = intel_atomic_state_alloc,
14397 .atomic_state_clear = intel_atomic_state_clear,
79e53945
JB
14398};
14399
e70236a8
JB
14400/* Set up chip specific display functions */
14401static void intel_init_display(struct drm_device *dev)
14402{
14403 struct drm_i915_private *dev_priv = dev->dev_private;
14404
ee9300bb
DV
14405 if (HAS_PCH_SPLIT(dev) || IS_G4X(dev))
14406 dev_priv->display.find_dpll = g4x_find_best_dpll;
ef9348c8
CML
14407 else if (IS_CHERRYVIEW(dev))
14408 dev_priv->display.find_dpll = chv_find_best_dpll;
ee9300bb
DV
14409 else if (IS_VALLEYVIEW(dev))
14410 dev_priv->display.find_dpll = vlv_find_best_dpll;
14411 else if (IS_PINEVIEW(dev))
14412 dev_priv->display.find_dpll = pnv_find_best_dpll;
14413 else
14414 dev_priv->display.find_dpll = i9xx_find_best_dpll;
14415
bc8d7dff
DL
14416 if (INTEL_INFO(dev)->gen >= 9) {
14417 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
5724dbd1
DL
14418 dev_priv->display.get_initial_plane_config =
14419 skylake_get_initial_plane_config;
bc8d7dff
DL
14420 dev_priv->display.crtc_compute_clock =
14421 haswell_crtc_compute_clock;
14422 dev_priv->display.crtc_enable = haswell_crtc_enable;
14423 dev_priv->display.crtc_disable = haswell_crtc_disable;
bc8d7dff
DL
14424 dev_priv->display.update_primary_plane =
14425 skylake_update_primary_plane;
14426 } else if (HAS_DDI(dev)) {
0e8ffe1b 14427 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
5724dbd1
DL
14428 dev_priv->display.get_initial_plane_config =
14429 ironlake_get_initial_plane_config;
797d0259
ACO
14430 dev_priv->display.crtc_compute_clock =
14431 haswell_crtc_compute_clock;
4f771f10
PZ
14432 dev_priv->display.crtc_enable = haswell_crtc_enable;
14433 dev_priv->display.crtc_disable = haswell_crtc_disable;
bc8d7dff
DL
14434 dev_priv->display.update_primary_plane =
14435 ironlake_update_primary_plane;
09b4ddf9 14436 } else if (HAS_PCH_SPLIT(dev)) {
0e8ffe1b 14437 dev_priv->display.get_pipe_config = ironlake_get_pipe_config;
5724dbd1
DL
14438 dev_priv->display.get_initial_plane_config =
14439 ironlake_get_initial_plane_config;
3fb37703
ACO
14440 dev_priv->display.crtc_compute_clock =
14441 ironlake_crtc_compute_clock;
76e5a89c
DV
14442 dev_priv->display.crtc_enable = ironlake_crtc_enable;
14443 dev_priv->display.crtc_disable = ironlake_crtc_disable;
262ca2b0
MR
14444 dev_priv->display.update_primary_plane =
14445 ironlake_update_primary_plane;
89b667f8
JB
14446 } else if (IS_VALLEYVIEW(dev)) {
14447 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
5724dbd1
DL
14448 dev_priv->display.get_initial_plane_config =
14449 i9xx_get_initial_plane_config;
d6dfee7a 14450 dev_priv->display.crtc_compute_clock = i9xx_crtc_compute_clock;
89b667f8
JB
14451 dev_priv->display.crtc_enable = valleyview_crtc_enable;
14452 dev_priv->display.crtc_disable = i9xx_crtc_disable;
262ca2b0
MR
14453 dev_priv->display.update_primary_plane =
14454 i9xx_update_primary_plane;
f564048e 14455 } else {
0e8ffe1b 14456 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
5724dbd1
DL
14457 dev_priv->display.get_initial_plane_config =
14458 i9xx_get_initial_plane_config;
d6dfee7a 14459 dev_priv->display.crtc_compute_clock = i9xx_crtc_compute_clock;
76e5a89c
DV
14460 dev_priv->display.crtc_enable = i9xx_crtc_enable;
14461 dev_priv->display.crtc_disable = i9xx_crtc_disable;
262ca2b0
MR
14462 dev_priv->display.update_primary_plane =
14463 i9xx_update_primary_plane;
f564048e 14464 }
e70236a8 14465
e70236a8 14466 /* Returns the core display clock speed */
1652d19e
VS
14467 if (IS_SKYLAKE(dev))
14468 dev_priv->display.get_display_clock_speed =
14469 skylake_get_display_clock_speed;
acd3f3d3
BP
14470 else if (IS_BROXTON(dev))
14471 dev_priv->display.get_display_clock_speed =
14472 broxton_get_display_clock_speed;
1652d19e
VS
14473 else if (IS_BROADWELL(dev))
14474 dev_priv->display.get_display_clock_speed =
14475 broadwell_get_display_clock_speed;
14476 else if (IS_HASWELL(dev))
14477 dev_priv->display.get_display_clock_speed =
14478 haswell_get_display_clock_speed;
14479 else if (IS_VALLEYVIEW(dev))
25eb05fc
JB
14480 dev_priv->display.get_display_clock_speed =
14481 valleyview_get_display_clock_speed;
b37a6434
VS
14482 else if (IS_GEN5(dev))
14483 dev_priv->display.get_display_clock_speed =
14484 ilk_get_display_clock_speed;
a7c66cd8 14485 else if (IS_I945G(dev) || IS_BROADWATER(dev) ||
34edce2f 14486 IS_GEN6(dev) || IS_IVYBRIDGE(dev))
e70236a8
JB
14487 dev_priv->display.get_display_clock_speed =
14488 i945_get_display_clock_speed;
34edce2f
VS
14489 else if (IS_GM45(dev))
14490 dev_priv->display.get_display_clock_speed =
14491 gm45_get_display_clock_speed;
14492 else if (IS_CRESTLINE(dev))
14493 dev_priv->display.get_display_clock_speed =
14494 i965gm_get_display_clock_speed;
14495 else if (IS_PINEVIEW(dev))
14496 dev_priv->display.get_display_clock_speed =
14497 pnv_get_display_clock_speed;
14498 else if (IS_G33(dev) || IS_G4X(dev))
14499 dev_priv->display.get_display_clock_speed =
14500 g33_get_display_clock_speed;
e70236a8
JB
14501 else if (IS_I915G(dev))
14502 dev_priv->display.get_display_clock_speed =
14503 i915_get_display_clock_speed;
257a7ffc 14504 else if (IS_I945GM(dev) || IS_845G(dev))
e70236a8
JB
14505 dev_priv->display.get_display_clock_speed =
14506 i9xx_misc_get_display_clock_speed;
257a7ffc
DV
14507 else if (IS_PINEVIEW(dev))
14508 dev_priv->display.get_display_clock_speed =
14509 pnv_get_display_clock_speed;
e70236a8
JB
14510 else if (IS_I915GM(dev))
14511 dev_priv->display.get_display_clock_speed =
14512 i915gm_get_display_clock_speed;
14513 else if (IS_I865G(dev))
14514 dev_priv->display.get_display_clock_speed =
14515 i865_get_display_clock_speed;
f0f8a9ce 14516 else if (IS_I85X(dev))
e70236a8 14517 dev_priv->display.get_display_clock_speed =
1b1d2716 14518 i85x_get_display_clock_speed;
623e01e5
VS
14519 else { /* 830 */
14520 WARN(!IS_I830(dev), "Unknown platform. Assuming 133 MHz CDCLK\n");
e70236a8
JB
14521 dev_priv->display.get_display_clock_speed =
14522 i830_get_display_clock_speed;
623e01e5 14523 }
e70236a8 14524
7c10a2b5 14525 if (IS_GEN5(dev)) {
3bb11b53 14526 dev_priv->display.fdi_link_train = ironlake_fdi_link_train;
3bb11b53
SJ
14527 } else if (IS_GEN6(dev)) {
14528 dev_priv->display.fdi_link_train = gen6_fdi_link_train;
3bb11b53
SJ
14529 } else if (IS_IVYBRIDGE(dev)) {
14530 /* FIXME: detect B0+ stepping and use auto training */
14531 dev_priv->display.fdi_link_train = ivb_manual_fdi_link_train;
059b2fe9 14532 } else if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
3bb11b53 14533 dev_priv->display.fdi_link_train = hsw_fdi_link_train;
27c329ed
ML
14534 if (IS_BROADWELL(dev)) {
14535 dev_priv->display.modeset_commit_cdclk =
14536 broadwell_modeset_commit_cdclk;
14537 dev_priv->display.modeset_calc_cdclk =
14538 broadwell_modeset_calc_cdclk;
14539 }
30a970c6 14540 } else if (IS_VALLEYVIEW(dev)) {
27c329ed
ML
14541 dev_priv->display.modeset_commit_cdclk =
14542 valleyview_modeset_commit_cdclk;
14543 dev_priv->display.modeset_calc_cdclk =
14544 valleyview_modeset_calc_cdclk;
f8437dd1 14545 } else if (IS_BROXTON(dev)) {
27c329ed
ML
14546 dev_priv->display.modeset_commit_cdclk =
14547 broxton_modeset_commit_cdclk;
14548 dev_priv->display.modeset_calc_cdclk =
14549 broxton_modeset_calc_cdclk;
e70236a8 14550 }
8c9f3aaf 14551
8c9f3aaf
JB
14552 switch (INTEL_INFO(dev)->gen) {
14553 case 2:
14554 dev_priv->display.queue_flip = intel_gen2_queue_flip;
14555 break;
14556
14557 case 3:
14558 dev_priv->display.queue_flip = intel_gen3_queue_flip;
14559 break;
14560
14561 case 4:
14562 case 5:
14563 dev_priv->display.queue_flip = intel_gen4_queue_flip;
14564 break;
14565
14566 case 6:
14567 dev_priv->display.queue_flip = intel_gen6_queue_flip;
14568 break;
7c9017e5 14569 case 7:
4e0bbc31 14570 case 8: /* FIXME(BDW): Check that the gen8 RCS flip works. */
7c9017e5
JB
14571 dev_priv->display.queue_flip = intel_gen7_queue_flip;
14572 break;
830c81db 14573 case 9:
ba343e02
TU
14574 /* Drop through - unsupported since execlist only. */
14575 default:
14576 /* Default just returns -ENODEV to indicate unsupported */
14577 dev_priv->display.queue_flip = intel_default_queue_flip;
8c9f3aaf 14578 }
7bd688cd 14579
e39b999a 14580 mutex_init(&dev_priv->pps_mutex);
e70236a8
JB
14581}
14582
b690e96c
JB
14583/*
14584 * Some BIOSes insist on assuming the GPU's pipe A is enabled at suspend,
14585 * resume, or other times. This quirk makes sure that's the case for
14586 * affected systems.
14587 */
0206e353 14588static void quirk_pipea_force(struct drm_device *dev)
b690e96c
JB
14589{
14590 struct drm_i915_private *dev_priv = dev->dev_private;
14591
14592 dev_priv->quirks |= QUIRK_PIPEA_FORCE;
bc0daf48 14593 DRM_INFO("applying pipe a force quirk\n");
b690e96c
JB
14594}
14595
b6b5d049
VS
14596static void quirk_pipeb_force(struct drm_device *dev)
14597{
14598 struct drm_i915_private *dev_priv = dev->dev_private;
14599
14600 dev_priv->quirks |= QUIRK_PIPEB_FORCE;
14601 DRM_INFO("applying pipe b force quirk\n");
14602}
14603
435793df
KP
14604/*
14605 * Some machines (Lenovo U160) do not work with SSC on LVDS for some reason
14606 */
14607static void quirk_ssc_force_disable(struct drm_device *dev)
14608{
14609 struct drm_i915_private *dev_priv = dev->dev_private;
14610 dev_priv->quirks |= QUIRK_LVDS_SSC_DISABLE;
bc0daf48 14611 DRM_INFO("applying lvds SSC disable quirk\n");
435793df
KP
14612}
14613
4dca20ef 14614/*
5a15ab5b
CE
14615 * A machine (e.g. Acer Aspire 5734Z) may need to invert the panel backlight
14616 * brightness value
4dca20ef
CE
14617 */
14618static void quirk_invert_brightness(struct drm_device *dev)
14619{
14620 struct drm_i915_private *dev_priv = dev->dev_private;
14621 dev_priv->quirks |= QUIRK_INVERT_BRIGHTNESS;
bc0daf48 14622 DRM_INFO("applying inverted panel brightness quirk\n");
435793df
KP
14623}
14624
9c72cc6f
SD
14625/* Some VBT's incorrectly indicate no backlight is present */
14626static void quirk_backlight_present(struct drm_device *dev)
14627{
14628 struct drm_i915_private *dev_priv = dev->dev_private;
14629 dev_priv->quirks |= QUIRK_BACKLIGHT_PRESENT;
14630 DRM_INFO("applying backlight present quirk\n");
14631}
14632
b690e96c
JB
14633struct intel_quirk {
14634 int device;
14635 int subsystem_vendor;
14636 int subsystem_device;
14637 void (*hook)(struct drm_device *dev);
14638};
14639
5f85f176
EE
14640/* For systems that don't have a meaningful PCI subdevice/subvendor ID */
14641struct intel_dmi_quirk {
14642 void (*hook)(struct drm_device *dev);
14643 const struct dmi_system_id (*dmi_id_list)[];
14644};
14645
14646static int intel_dmi_reverse_brightness(const struct dmi_system_id *id)
14647{
14648 DRM_INFO("Backlight polarity reversed on %s\n", id->ident);
14649 return 1;
14650}
14651
14652static const struct intel_dmi_quirk intel_dmi_quirks[] = {
14653 {
14654 .dmi_id_list = &(const struct dmi_system_id[]) {
14655 {
14656 .callback = intel_dmi_reverse_brightness,
14657 .ident = "NCR Corporation",
14658 .matches = {DMI_MATCH(DMI_SYS_VENDOR, "NCR Corporation"),
14659 DMI_MATCH(DMI_PRODUCT_NAME, ""),
14660 },
14661 },
14662 { } /* terminating entry */
14663 },
14664 .hook = quirk_invert_brightness,
14665 },
14666};
14667
c43b5634 14668static struct intel_quirk intel_quirks[] = {
b690e96c
JB
14669 /* Toshiba Protege R-205, S-209 needs pipe A force quirk */
14670 { 0x2592, 0x1179, 0x0001, quirk_pipea_force },
14671
b690e96c
JB
14672 /* ThinkPad T60 needs pipe A force quirk (bug #16494) */
14673 { 0x2782, 0x17aa, 0x201a, quirk_pipea_force },
14674
5f080c0f
VS
14675 /* 830 needs to leave pipe A & dpll A up */
14676 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
14677
b6b5d049
VS
14678 /* 830 needs to leave pipe B & dpll B up */
14679 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipeb_force },
14680
435793df
KP
14681 /* Lenovo U160 cannot use SSC on LVDS */
14682 { 0x0046, 0x17aa, 0x3920, quirk_ssc_force_disable },
070d329a
MAS
14683
14684 /* Sony Vaio Y cannot use SSC on LVDS */
14685 { 0x0046, 0x104d, 0x9076, quirk_ssc_force_disable },
5a15ab5b 14686
be505f64
AH
14687 /* Acer Aspire 5734Z must invert backlight brightness */
14688 { 0x2a42, 0x1025, 0x0459, quirk_invert_brightness },
14689
14690 /* Acer/eMachines G725 */
14691 { 0x2a42, 0x1025, 0x0210, quirk_invert_brightness },
14692
14693 /* Acer/eMachines e725 */
14694 { 0x2a42, 0x1025, 0x0212, quirk_invert_brightness },
14695
14696 /* Acer/Packard Bell NCL20 */
14697 { 0x2a42, 0x1025, 0x034b, quirk_invert_brightness },
14698
14699 /* Acer Aspire 4736Z */
14700 { 0x2a42, 0x1025, 0x0260, quirk_invert_brightness },
0f540c3a
JN
14701
14702 /* Acer Aspire 5336 */
14703 { 0x2a42, 0x1025, 0x048a, quirk_invert_brightness },
2e93a1aa
SD
14704
14705 /* Acer C720 and C720P Chromebooks (Celeron 2955U) have backlights */
14706 { 0x0a06, 0x1025, 0x0a11, quirk_backlight_present },
d4967d8c 14707
dfb3d47b
SD
14708 /* Acer C720 Chromebook (Core i3 4005U) */
14709 { 0x0a16, 0x1025, 0x0a11, quirk_backlight_present },
14710
b2a9601c 14711 /* Apple Macbook 2,1 (Core 2 T7400) */
14712 { 0x27a2, 0x8086, 0x7270, quirk_backlight_present },
14713
d4967d8c
SD
14714 /* Toshiba CB35 Chromebook (Celeron 2955U) */
14715 { 0x0a06, 0x1179, 0x0a88, quirk_backlight_present },
724cb06f
SD
14716
14717 /* HP Chromebook 14 (Celeron 2955U) */
14718 { 0x0a06, 0x103c, 0x21ed, quirk_backlight_present },
cf6f0af9
JN
14719
14720 /* Dell Chromebook 11 */
14721 { 0x0a06, 0x1028, 0x0a35, quirk_backlight_present },
b690e96c
JB
14722};
14723
14724static void intel_init_quirks(struct drm_device *dev)
14725{
14726 struct pci_dev *d = dev->pdev;
14727 int i;
14728
14729 for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
14730 struct intel_quirk *q = &intel_quirks[i];
14731
14732 if (d->device == q->device &&
14733 (d->subsystem_vendor == q->subsystem_vendor ||
14734 q->subsystem_vendor == PCI_ANY_ID) &&
14735 (d->subsystem_device == q->subsystem_device ||
14736 q->subsystem_device == PCI_ANY_ID))
14737 q->hook(dev);
14738 }
5f85f176
EE
14739 for (i = 0; i < ARRAY_SIZE(intel_dmi_quirks); i++) {
14740 if (dmi_check_system(*intel_dmi_quirks[i].dmi_id_list) != 0)
14741 intel_dmi_quirks[i].hook(dev);
14742 }
b690e96c
JB
14743}
14744
9cce37f4
JB
14745/* Disable the VGA plane that we never use */
14746static void i915_disable_vga(struct drm_device *dev)
14747{
14748 struct drm_i915_private *dev_priv = dev->dev_private;
14749 u8 sr1;
766aa1c4 14750 u32 vga_reg = i915_vgacntrl_reg(dev);
9cce37f4 14751
2b37c616 14752 /* WaEnableVGAAccessThroughIOPort:ctg,elk,ilk,snb,ivb,vlv,hsw */
9cce37f4 14753 vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
3fdcf431 14754 outb(SR01, VGA_SR_INDEX);
9cce37f4
JB
14755 sr1 = inb(VGA_SR_DATA);
14756 outb(sr1 | 1<<5, VGA_SR_DATA);
14757 vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
14758 udelay(300);
14759
01f5a626 14760 I915_WRITE(vga_reg, VGA_DISP_DISABLE);
9cce37f4
JB
14761 POSTING_READ(vga_reg);
14762}
14763
f817586c
DV
14764void intel_modeset_init_hw(struct drm_device *dev)
14765{
b6283055 14766 intel_update_cdclk(dev);
a8f78b58 14767 intel_prepare_ddi(dev);
f817586c 14768 intel_init_clock_gating(dev);
8090c6b9 14769 intel_enable_gt_powersave(dev);
f817586c
DV
14770}
14771
79e53945
JB
14772void intel_modeset_init(struct drm_device *dev)
14773{
652c393a 14774 struct drm_i915_private *dev_priv = dev->dev_private;
1fe47785 14775 int sprite, ret;
8cc87b75 14776 enum pipe pipe;
46f297fb 14777 struct intel_crtc *crtc;
79e53945
JB
14778
14779 drm_mode_config_init(dev);
14780
14781 dev->mode_config.min_width = 0;
14782 dev->mode_config.min_height = 0;
14783
019d96cb
DA
14784 dev->mode_config.preferred_depth = 24;
14785 dev->mode_config.prefer_shadow = 1;
14786
25bab385
TU
14787 dev->mode_config.allow_fb_modifiers = true;
14788
e6ecefaa 14789 dev->mode_config.funcs = &intel_mode_funcs;
79e53945 14790
b690e96c
JB
14791 intel_init_quirks(dev);
14792
1fa61106
ED
14793 intel_init_pm(dev);
14794
e3c74757
BW
14795 if (INTEL_INFO(dev)->num_pipes == 0)
14796 return;
14797
69f92f67
LW
14798 /*
14799 * There may be no VBT; and if the BIOS enabled SSC we can
14800 * just keep using it to avoid unnecessary flicker. Whereas if the
14801 * BIOS isn't using it, don't assume it will work even if the VBT
14802 * indicates as much.
14803 */
14804 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)) {
14805 bool bios_lvds_use_ssc = !!(I915_READ(PCH_DREF_CONTROL) &
14806 DREF_SSC1_ENABLE);
14807
14808 if (dev_priv->vbt.lvds_use_ssc != bios_lvds_use_ssc) {
14809 DRM_DEBUG_KMS("SSC %sabled by BIOS, overriding VBT which says %sabled\n",
14810 bios_lvds_use_ssc ? "en" : "dis",
14811 dev_priv->vbt.lvds_use_ssc ? "en" : "dis");
14812 dev_priv->vbt.lvds_use_ssc = bios_lvds_use_ssc;
14813 }
14814 }
14815
e70236a8 14816 intel_init_display(dev);
7c10a2b5 14817 intel_init_audio(dev);
e70236a8 14818
a6c45cf0
CW
14819 if (IS_GEN2(dev)) {
14820 dev->mode_config.max_width = 2048;
14821 dev->mode_config.max_height = 2048;
14822 } else if (IS_GEN3(dev)) {
5e4d6fa7
KP
14823 dev->mode_config.max_width = 4096;
14824 dev->mode_config.max_height = 4096;
79e53945 14825 } else {
a6c45cf0
CW
14826 dev->mode_config.max_width = 8192;
14827 dev->mode_config.max_height = 8192;
79e53945 14828 }
068be561 14829
dc41c154
VS
14830 if (IS_845G(dev) || IS_I865G(dev)) {
14831 dev->mode_config.cursor_width = IS_845G(dev) ? 64 : 512;
14832 dev->mode_config.cursor_height = 1023;
14833 } else if (IS_GEN2(dev)) {
068be561
DL
14834 dev->mode_config.cursor_width = GEN2_CURSOR_WIDTH;
14835 dev->mode_config.cursor_height = GEN2_CURSOR_HEIGHT;
14836 } else {
14837 dev->mode_config.cursor_width = MAX_CURSOR_WIDTH;
14838 dev->mode_config.cursor_height = MAX_CURSOR_HEIGHT;
14839 }
14840
5d4545ae 14841 dev->mode_config.fb_base = dev_priv->gtt.mappable_base;
79e53945 14842
28c97730 14843 DRM_DEBUG_KMS("%d display pipe%s available.\n",
7eb552ae
BW
14844 INTEL_INFO(dev)->num_pipes,
14845 INTEL_INFO(dev)->num_pipes > 1 ? "s" : "");
79e53945 14846
055e393f 14847 for_each_pipe(dev_priv, pipe) {
8cc87b75 14848 intel_crtc_init(dev, pipe);
3bdcfc0c 14849 for_each_sprite(dev_priv, pipe, sprite) {
1fe47785 14850 ret = intel_plane_init(dev, pipe, sprite);
7f1f3851 14851 if (ret)
06da8da2 14852 DRM_DEBUG_KMS("pipe %c sprite %c init failed: %d\n",
1fe47785 14853 pipe_name(pipe), sprite_name(pipe, sprite), ret);
7f1f3851 14854 }
79e53945
JB
14855 }
14856
bfa7df01
VS
14857 intel_update_czclk(dev_priv);
14858 intel_update_cdclk(dev);
14859
e72f9fbf 14860 intel_shared_dpll_init(dev);
ee7b9f93 14861
9cce37f4
JB
14862 /* Just disable it once at startup */
14863 i915_disable_vga(dev);
79e53945 14864 intel_setup_outputs(dev);
11be49eb
CW
14865
14866 /* Just in case the BIOS is doing something questionable. */
7733b49b 14867 intel_fbc_disable(dev_priv);
fa9fa083 14868
6e9f798d 14869 drm_modeset_lock_all(dev);
043e9bda 14870 intel_modeset_setup_hw_state(dev);
6e9f798d 14871 drm_modeset_unlock_all(dev);
46f297fb 14872
d3fcc808 14873 for_each_intel_crtc(dev, crtc) {
eeebeac5
ML
14874 struct intel_initial_plane_config plane_config = {};
14875
46f297fb
JB
14876 if (!crtc->active)
14877 continue;
14878
46f297fb 14879 /*
46f297fb
JB
14880 * Note that reserving the BIOS fb up front prevents us
14881 * from stuffing other stolen allocations like the ring
14882 * on top. This prevents some ugliness at boot time, and
14883 * can even allow for smooth boot transitions if the BIOS
14884 * fb is large enough for the active pipe configuration.
14885 */
eeebeac5
ML
14886 dev_priv->display.get_initial_plane_config(crtc,
14887 &plane_config);
14888
14889 /*
14890 * If the fb is shared between multiple heads, we'll
14891 * just get the first one.
14892 */
14893 intel_find_initial_plane_obj(crtc, &plane_config);
46f297fb 14894 }
2c7111db
CW
14895}
14896
7fad798e
DV
14897static void intel_enable_pipe_a(struct drm_device *dev)
14898{
14899 struct intel_connector *connector;
14900 struct drm_connector *crt = NULL;
14901 struct intel_load_detect_pipe load_detect_temp;
208bf9fd 14902 struct drm_modeset_acquire_ctx *ctx = dev->mode_config.acquire_ctx;
7fad798e
DV
14903
14904 /* We can't just switch on the pipe A, we need to set things up with a
14905 * proper mode and output configuration. As a gross hack, enable pipe A
14906 * by enabling the load detect pipe once. */
3a3371ff 14907 for_each_intel_connector(dev, connector) {
7fad798e
DV
14908 if (connector->encoder->type == INTEL_OUTPUT_ANALOG) {
14909 crt = &connector->base;
14910 break;
14911 }
14912 }
14913
14914 if (!crt)
14915 return;
14916
208bf9fd 14917 if (intel_get_load_detect_pipe(crt, NULL, &load_detect_temp, ctx))
49172fee 14918 intel_release_load_detect_pipe(crt, &load_detect_temp, ctx);
7fad798e
DV
14919}
14920
fa555837
DV
14921static bool
14922intel_check_plane_mapping(struct intel_crtc *crtc)
14923{
7eb552ae
BW
14924 struct drm_device *dev = crtc->base.dev;
14925 struct drm_i915_private *dev_priv = dev->dev_private;
649636ef 14926 u32 val;
fa555837 14927
7eb552ae 14928 if (INTEL_INFO(dev)->num_pipes == 1)
fa555837
DV
14929 return true;
14930
649636ef 14931 val = I915_READ(DSPCNTR(!crtc->plane));
fa555837
DV
14932
14933 if ((val & DISPLAY_PLANE_ENABLE) &&
14934 (!!(val & DISPPLANE_SEL_PIPE_MASK) == crtc->pipe))
14935 return false;
14936
14937 return true;
14938}
14939
02e93c35
VS
14940static bool intel_crtc_has_encoders(struct intel_crtc *crtc)
14941{
14942 struct drm_device *dev = crtc->base.dev;
14943 struct intel_encoder *encoder;
14944
14945 for_each_encoder_on_crtc(dev, &crtc->base, encoder)
14946 return true;
14947
14948 return false;
14949}
14950
24929352
DV
14951static void intel_sanitize_crtc(struct intel_crtc *crtc)
14952{
14953 struct drm_device *dev = crtc->base.dev;
14954 struct drm_i915_private *dev_priv = dev->dev_private;
fa555837 14955 u32 reg;
24929352 14956
24929352 14957 /* Clear any frame start delays used for debugging left by the BIOS */
6e3c9717 14958 reg = PIPECONF(crtc->config->cpu_transcoder);
24929352
DV
14959 I915_WRITE(reg, I915_READ(reg) & ~PIPECONF_FRAME_START_DELAY_MASK);
14960
d3eaf884 14961 /* restore vblank interrupts to correct state */
9625604c 14962 drm_crtc_vblank_reset(&crtc->base);
d297e103 14963 if (crtc->active) {
f9cd7b88
VS
14964 struct intel_plane *plane;
14965
9625604c 14966 drm_crtc_vblank_on(&crtc->base);
f9cd7b88
VS
14967
14968 /* Disable everything but the primary plane */
14969 for_each_intel_plane_on_crtc(dev, crtc, plane) {
14970 if (plane->base.type == DRM_PLANE_TYPE_PRIMARY)
14971 continue;
14972
14973 plane->disable_plane(&plane->base, &crtc->base);
14974 }
9625604c 14975 }
d3eaf884 14976
24929352 14977 /* We need to sanitize the plane -> pipe mapping first because this will
fa555837
DV
14978 * disable the crtc (and hence change the state) if it is wrong. Note
14979 * that gen4+ has a fixed plane -> pipe mapping. */
14980 if (INTEL_INFO(dev)->gen < 4 && !intel_check_plane_mapping(crtc)) {
24929352
DV
14981 bool plane;
14982
24929352
DV
14983 DRM_DEBUG_KMS("[CRTC:%d] wrong plane connection detected!\n",
14984 crtc->base.base.id);
14985
14986 /* Pipe has the wrong plane attached and the plane is active.
14987 * Temporarily change the plane mapping and disable everything
14988 * ... */
14989 plane = crtc->plane;
b70709a6 14990 to_intel_plane_state(crtc->base.primary->state)->visible = true;
24929352 14991 crtc->plane = !plane;
b17d48e2 14992 intel_crtc_disable_noatomic(&crtc->base);
24929352 14993 crtc->plane = plane;
24929352 14994 }
24929352 14995
7fad798e
DV
14996 if (dev_priv->quirks & QUIRK_PIPEA_FORCE &&
14997 crtc->pipe == PIPE_A && !crtc->active) {
14998 /* BIOS forgot to enable pipe A, this mostly happens after
14999 * resume. Force-enable the pipe to fix this, the update_dpms
15000 * call below we restore the pipe to the right state, but leave
15001 * the required bits on. */
15002 intel_enable_pipe_a(dev);
15003 }
15004
24929352
DV
15005 /* Adjust the state of the output pipe according to whether we
15006 * have active connectors/encoders. */
02e93c35 15007 if (!intel_crtc_has_encoders(crtc))
b17d48e2 15008 intel_crtc_disable_noatomic(&crtc->base);
24929352 15009
53d9f4e9 15010 if (crtc->active != crtc->base.state->active) {
02e93c35 15011 struct intel_encoder *encoder;
24929352
DV
15012
15013 /* This can happen either due to bugs in the get_hw_state
b17d48e2
ML
15014 * functions or because of calls to intel_crtc_disable_noatomic,
15015 * or because the pipe is force-enabled due to the
24929352
DV
15016 * pipe A quirk. */
15017 DRM_DEBUG_KMS("[CRTC:%d] hw state adjusted, was %s, now %s\n",
15018 crtc->base.base.id,
83d65738 15019 crtc->base.state->enable ? "enabled" : "disabled",
24929352
DV
15020 crtc->active ? "enabled" : "disabled");
15021
4be40c98 15022 WARN_ON(drm_atomic_set_mode_for_crtc(crtc->base.state, NULL) < 0);
49d6fa21 15023 crtc->base.state->active = crtc->active;
24929352
DV
15024 crtc->base.enabled = crtc->active;
15025
15026 /* Because we only establish the connector -> encoder ->
15027 * crtc links if something is active, this means the
15028 * crtc is now deactivated. Break the links. connector
15029 * -> encoder links are only establish when things are
15030 * actually up, hence no need to break them. */
15031 WARN_ON(crtc->active);
15032
2d406bb0 15033 for_each_encoder_on_crtc(dev, &crtc->base, encoder)
24929352 15034 encoder->base.crtc = NULL;
24929352 15035 }
c5ab3bc0 15036
a3ed6aad 15037 if (crtc->active || HAS_GMCH_DISPLAY(dev)) {
4cc31489
DV
15038 /*
15039 * We start out with underrun reporting disabled to avoid races.
15040 * For correct bookkeeping mark this on active crtcs.
15041 *
c5ab3bc0
DV
15042 * Also on gmch platforms we dont have any hardware bits to
15043 * disable the underrun reporting. Which means we need to start
15044 * out with underrun reporting disabled also on inactive pipes,
15045 * since otherwise we'll complain about the garbage we read when
15046 * e.g. coming up after runtime pm.
15047 *
4cc31489
DV
15048 * No protection against concurrent access is required - at
15049 * worst a fifo underrun happens which also sets this to false.
15050 */
15051 crtc->cpu_fifo_underrun_disabled = true;
15052 crtc->pch_fifo_underrun_disabled = true;
15053 }
24929352
DV
15054}
15055
15056static void intel_sanitize_encoder(struct intel_encoder *encoder)
15057{
15058 struct intel_connector *connector;
15059 struct drm_device *dev = encoder->base.dev;
873ffe69 15060 bool active = false;
24929352
DV
15061
15062 /* We need to check both for a crtc link (meaning that the
15063 * encoder is active and trying to read from a pipe) and the
15064 * pipe itself being active. */
15065 bool has_active_crtc = encoder->base.crtc &&
15066 to_intel_crtc(encoder->base.crtc)->active;
15067
873ffe69
ML
15068 for_each_intel_connector(dev, connector) {
15069 if (connector->base.encoder != &encoder->base)
15070 continue;
15071
15072 active = true;
15073 break;
15074 }
15075
15076 if (active && !has_active_crtc) {
24929352
DV
15077 DRM_DEBUG_KMS("[ENCODER:%d:%s] has active connectors but no active pipe!\n",
15078 encoder->base.base.id,
8e329a03 15079 encoder->base.name);
24929352
DV
15080
15081 /* Connector is active, but has no active pipe. This is
15082 * fallout from our resume register restoring. Disable
15083 * the encoder manually again. */
15084 if (encoder->base.crtc) {
15085 DRM_DEBUG_KMS("[ENCODER:%d:%s] manually disabled\n",
15086 encoder->base.base.id,
8e329a03 15087 encoder->base.name);
24929352 15088 encoder->disable(encoder);
a62d1497
VS
15089 if (encoder->post_disable)
15090 encoder->post_disable(encoder);
24929352 15091 }
7f1950fb 15092 encoder->base.crtc = NULL;
24929352
DV
15093
15094 /* Inconsistent output/port/pipe state happens presumably due to
15095 * a bug in one of the get_hw_state functions. Or someplace else
15096 * in our code, like the register restore mess on resume. Clamp
15097 * things to off as a safer default. */
3a3371ff 15098 for_each_intel_connector(dev, connector) {
24929352
DV
15099 if (connector->encoder != encoder)
15100 continue;
7f1950fb
EE
15101 connector->base.dpms = DRM_MODE_DPMS_OFF;
15102 connector->base.encoder = NULL;
24929352
DV
15103 }
15104 }
15105 /* Enabled encoders without active connectors will be fixed in
15106 * the crtc fixup. */
15107}
15108
04098753 15109void i915_redisable_vga_power_on(struct drm_device *dev)
0fde901f
KM
15110{
15111 struct drm_i915_private *dev_priv = dev->dev_private;
766aa1c4 15112 u32 vga_reg = i915_vgacntrl_reg(dev);
0fde901f 15113
04098753
ID
15114 if (!(I915_READ(vga_reg) & VGA_DISP_DISABLE)) {
15115 DRM_DEBUG_KMS("Something enabled VGA plane, disabling it\n");
15116 i915_disable_vga(dev);
15117 }
15118}
15119
15120void i915_redisable_vga(struct drm_device *dev)
15121{
15122 struct drm_i915_private *dev_priv = dev->dev_private;
15123
8dc8a27c
PZ
15124 /* This function can be called both from intel_modeset_setup_hw_state or
15125 * at a very early point in our resume sequence, where the power well
15126 * structures are not yet restored. Since this function is at a very
15127 * paranoid "someone might have enabled VGA while we were not looking"
15128 * level, just check if the power well is enabled instead of trying to
15129 * follow the "don't touch the power well if we don't need it" policy
15130 * the rest of the driver uses. */
f458ebbc 15131 if (!intel_display_power_is_enabled(dev_priv, POWER_DOMAIN_VGA))
8dc8a27c
PZ
15132 return;
15133
04098753 15134 i915_redisable_vga_power_on(dev);
0fde901f
KM
15135}
15136
f9cd7b88 15137static bool primary_get_hw_state(struct intel_plane *plane)
98ec7739 15138{
f9cd7b88 15139 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
98ec7739 15140
f9cd7b88 15141 return I915_READ(DSPCNTR(plane->plane)) & DISPLAY_PLANE_ENABLE;
d032ffa0
ML
15142}
15143
f9cd7b88
VS
15144/* FIXME read out full plane state for all planes */
15145static void readout_plane_state(struct intel_crtc *crtc)
d032ffa0 15146{
b26d3ea3 15147 struct drm_plane *primary = crtc->base.primary;
f9cd7b88 15148 struct intel_plane_state *plane_state =
b26d3ea3 15149 to_intel_plane_state(primary->state);
d032ffa0 15150
261a27d1 15151 plane_state->visible =
b26d3ea3
ML
15152 primary_get_hw_state(to_intel_plane(primary));
15153
15154 if (plane_state->visible)
15155 crtc->base.state->plane_mask |= 1 << drm_plane_index(primary);
98ec7739
VS
15156}
15157
30e984df 15158static void intel_modeset_readout_hw_state(struct drm_device *dev)
24929352
DV
15159{
15160 struct drm_i915_private *dev_priv = dev->dev_private;
15161 enum pipe pipe;
24929352
DV
15162 struct intel_crtc *crtc;
15163 struct intel_encoder *encoder;
15164 struct intel_connector *connector;
5358901f 15165 int i;
24929352 15166
d3fcc808 15167 for_each_intel_crtc(dev, crtc) {
b06f8b0d 15168 __drm_atomic_helper_crtc_destroy_state(&crtc->base, crtc->base.state);
6e3c9717 15169 memset(crtc->config, 0, sizeof(*crtc->config));
f7217905 15170 crtc->config->base.crtc = &crtc->base;
3b117c8f 15171
0e8ffe1b 15172 crtc->active = dev_priv->display.get_pipe_config(crtc,
6e3c9717 15173 crtc->config);
24929352 15174
49d6fa21 15175 crtc->base.state->active = crtc->active;
24929352 15176 crtc->base.enabled = crtc->active;
b70709a6 15177
f9cd7b88 15178 readout_plane_state(crtc);
24929352
DV
15179
15180 DRM_DEBUG_KMS("[CRTC:%d] hw state readout: %s\n",
15181 crtc->base.base.id,
15182 crtc->active ? "enabled" : "disabled");
15183 }
15184
5358901f
DV
15185 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
15186 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
15187
3e369b76
ACO
15188 pll->on = pll->get_hw_state(dev_priv, pll,
15189 &pll->config.hw_state);
5358901f 15190 pll->active = 0;
3e369b76 15191 pll->config.crtc_mask = 0;
d3fcc808 15192 for_each_intel_crtc(dev, crtc) {
1e6f2ddc 15193 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll) {
5358901f 15194 pll->active++;
3e369b76 15195 pll->config.crtc_mask |= 1 << crtc->pipe;
1e6f2ddc 15196 }
5358901f 15197 }
5358901f 15198
1e6f2ddc 15199 DRM_DEBUG_KMS("%s hw state readout: crtc_mask 0x%08x, on %i\n",
3e369b76 15200 pll->name, pll->config.crtc_mask, pll->on);
bd2bb1b9 15201
3e369b76 15202 if (pll->config.crtc_mask)
bd2bb1b9 15203 intel_display_power_get(dev_priv, POWER_DOMAIN_PLLS);
5358901f
DV
15204 }
15205
b2784e15 15206 for_each_intel_encoder(dev, encoder) {
24929352
DV
15207 pipe = 0;
15208
15209 if (encoder->get_hw_state(encoder, &pipe)) {
045ac3b5
JB
15210 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
15211 encoder->base.crtc = &crtc->base;
6e3c9717 15212 encoder->get_config(encoder, crtc->config);
24929352
DV
15213 } else {
15214 encoder->base.crtc = NULL;
15215 }
15216
6f2bcceb 15217 DRM_DEBUG_KMS("[ENCODER:%d:%s] hw state readout: %s, pipe %c\n",
24929352 15218 encoder->base.base.id,
8e329a03 15219 encoder->base.name,
24929352 15220 encoder->base.crtc ? "enabled" : "disabled",
6f2bcceb 15221 pipe_name(pipe));
24929352
DV
15222 }
15223
3a3371ff 15224 for_each_intel_connector(dev, connector) {
24929352
DV
15225 if (connector->get_hw_state(connector)) {
15226 connector->base.dpms = DRM_MODE_DPMS_ON;
24929352
DV
15227 connector->base.encoder = &connector->encoder->base;
15228 } else {
15229 connector->base.dpms = DRM_MODE_DPMS_OFF;
15230 connector->base.encoder = NULL;
15231 }
15232 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] hw state readout: %s\n",
15233 connector->base.base.id,
c23cc417 15234 connector->base.name,
24929352
DV
15235 connector->base.encoder ? "enabled" : "disabled");
15236 }
7f4c6284
VS
15237
15238 for_each_intel_crtc(dev, crtc) {
15239 crtc->base.hwmode = crtc->config->base.adjusted_mode;
15240
15241 memset(&crtc->base.mode, 0, sizeof(crtc->base.mode));
15242 if (crtc->base.state->active) {
15243 intel_mode_from_pipe_config(&crtc->base.mode, crtc->config);
15244 intel_mode_from_pipe_config(&crtc->base.state->adjusted_mode, crtc->config);
15245 WARN_ON(drm_atomic_set_mode_for_crtc(crtc->base.state, &crtc->base.mode));
15246
15247 /*
15248 * The initial mode needs to be set in order to keep
15249 * the atomic core happy. It wants a valid mode if the
15250 * crtc's enabled, so we do the above call.
15251 *
15252 * At this point some state updated by the connectors
15253 * in their ->detect() callback has not run yet, so
15254 * no recalculation can be done yet.
15255 *
15256 * Even if we could do a recalculation and modeset
15257 * right now it would cause a double modeset if
15258 * fbdev or userspace chooses a different initial mode.
15259 *
15260 * If that happens, someone indicated they wanted a
15261 * mode change, which means it's safe to do a full
15262 * recalculation.
15263 */
15264 crtc->base.state->mode.private_flags = I915_MODE_FLAG_INHERITED;
9eca6832
VS
15265
15266 drm_calc_timestamping_constants(&crtc->base, &crtc->base.hwmode);
15267 update_scanline_offset(crtc);
7f4c6284
VS
15268 }
15269 }
30e984df
DV
15270}
15271
043e9bda
ML
15272/* Scan out the current hw modeset state,
15273 * and sanitizes it to the current state
15274 */
15275static void
15276intel_modeset_setup_hw_state(struct drm_device *dev)
30e984df
DV
15277{
15278 struct drm_i915_private *dev_priv = dev->dev_private;
15279 enum pipe pipe;
30e984df
DV
15280 struct intel_crtc *crtc;
15281 struct intel_encoder *encoder;
35c95375 15282 int i;
30e984df
DV
15283
15284 intel_modeset_readout_hw_state(dev);
24929352
DV
15285
15286 /* HW state is read out, now we need to sanitize this mess. */
b2784e15 15287 for_each_intel_encoder(dev, encoder) {
24929352
DV
15288 intel_sanitize_encoder(encoder);
15289 }
15290
055e393f 15291 for_each_pipe(dev_priv, pipe) {
24929352
DV
15292 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
15293 intel_sanitize_crtc(crtc);
6e3c9717
ACO
15294 intel_dump_pipe_config(crtc, crtc->config,
15295 "[setup_hw_state]");
24929352 15296 }
9a935856 15297
d29b2f9d
ACO
15298 intel_modeset_update_connector_atomic_state(dev);
15299
35c95375
DV
15300 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
15301 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
15302
15303 if (!pll->on || pll->active)
15304 continue;
15305
15306 DRM_DEBUG_KMS("%s enabled but not in use, disabling\n", pll->name);
15307
15308 pll->disable(dev_priv, pll);
15309 pll->on = false;
15310 }
15311
26e1fe4f 15312 if (IS_VALLEYVIEW(dev))
6eb1a681
VS
15313 vlv_wm_get_hw_state(dev);
15314 else if (IS_GEN9(dev))
3078999f
PB
15315 skl_wm_get_hw_state(dev);
15316 else if (HAS_PCH_SPLIT(dev))
243e6a44 15317 ilk_wm_get_hw_state(dev);
292b990e
ML
15318
15319 for_each_intel_crtc(dev, crtc) {
15320 unsigned long put_domains;
15321
15322 put_domains = modeset_get_crtc_power_domains(&crtc->base);
15323 if (WARN_ON(put_domains))
15324 modeset_put_power_domains(dev_priv, put_domains);
15325 }
15326 intel_display_set_init_power(dev_priv, false);
043e9bda 15327}
7d0bc1ea 15328
043e9bda
ML
15329void intel_display_resume(struct drm_device *dev)
15330{
15331 struct drm_atomic_state *state = drm_atomic_state_alloc(dev);
15332 struct intel_connector *conn;
15333 struct intel_plane *plane;
15334 struct drm_crtc *crtc;
15335 int ret;
f30da187 15336
043e9bda
ML
15337 if (!state)
15338 return;
15339
15340 state->acquire_ctx = dev->mode_config.acquire_ctx;
15341
15342 /* preserve complete old state, including dpll */
15343 intel_atomic_get_shared_dpll_state(state);
15344
15345 for_each_crtc(dev, crtc) {
15346 struct drm_crtc_state *crtc_state =
15347 drm_atomic_get_crtc_state(state, crtc);
15348
15349 ret = PTR_ERR_OR_ZERO(crtc_state);
15350 if (ret)
15351 goto err;
15352
15353 /* force a restore */
15354 crtc_state->mode_changed = true;
45e2b5f6 15355 }
8af6cf88 15356
043e9bda
ML
15357 for_each_intel_plane(dev, plane) {
15358 ret = PTR_ERR_OR_ZERO(drm_atomic_get_plane_state(state, &plane->base));
15359 if (ret)
15360 goto err;
15361 }
15362
15363 for_each_intel_connector(dev, conn) {
15364 ret = PTR_ERR_OR_ZERO(drm_atomic_get_connector_state(state, &conn->base));
15365 if (ret)
15366 goto err;
15367 }
15368
15369 intel_modeset_setup_hw_state(dev);
15370
15371 i915_redisable_vga(dev);
74c090b1 15372 ret = drm_atomic_commit(state);
043e9bda
ML
15373 if (!ret)
15374 return;
15375
15376err:
15377 DRM_ERROR("Restoring old state failed with %i\n", ret);
15378 drm_atomic_state_free(state);
2c7111db
CW
15379}
15380
15381void intel_modeset_gem_init(struct drm_device *dev)
15382{
484b41dd 15383 struct drm_crtc *c;
2ff8fde1 15384 struct drm_i915_gem_object *obj;
e0d6149b 15385 int ret;
484b41dd 15386
ae48434c
ID
15387 mutex_lock(&dev->struct_mutex);
15388 intel_init_gt_powersave(dev);
15389 mutex_unlock(&dev->struct_mutex);
15390
1833b134 15391 intel_modeset_init_hw(dev);
02e792fb
DV
15392
15393 intel_setup_overlay(dev);
484b41dd
JB
15394
15395 /*
15396 * Make sure any fbs we allocated at startup are properly
15397 * pinned & fenced. When we do the allocation it's too early
15398 * for this.
15399 */
70e1e0ec 15400 for_each_crtc(dev, c) {
2ff8fde1
MR
15401 obj = intel_fb_obj(c->primary->fb);
15402 if (obj == NULL)
484b41dd
JB
15403 continue;
15404
e0d6149b
TU
15405 mutex_lock(&dev->struct_mutex);
15406 ret = intel_pin_and_fence_fb_obj(c->primary,
15407 c->primary->fb,
15408 c->primary->state,
91af127f 15409 NULL, NULL);
e0d6149b
TU
15410 mutex_unlock(&dev->struct_mutex);
15411 if (ret) {
484b41dd
JB
15412 DRM_ERROR("failed to pin boot fb on pipe %d\n",
15413 to_intel_crtc(c)->pipe);
66e514c1
DA
15414 drm_framebuffer_unreference(c->primary->fb);
15415 c->primary->fb = NULL;
36750f28 15416 c->primary->crtc = c->primary->state->crtc = NULL;
afd65eb4 15417 update_state_fb(c->primary);
36750f28 15418 c->state->plane_mask &= ~(1 << drm_plane_index(c->primary));
484b41dd
JB
15419 }
15420 }
0962c3c9
VS
15421
15422 intel_backlight_register(dev);
79e53945
JB
15423}
15424
4932e2c3
ID
15425void intel_connector_unregister(struct intel_connector *intel_connector)
15426{
15427 struct drm_connector *connector = &intel_connector->base;
15428
15429 intel_panel_destroy_backlight(connector);
34ea3d38 15430 drm_connector_unregister(connector);
4932e2c3
ID
15431}
15432
79e53945
JB
15433void intel_modeset_cleanup(struct drm_device *dev)
15434{
652c393a 15435 struct drm_i915_private *dev_priv = dev->dev_private;
d9255d57 15436 struct drm_connector *connector;
652c393a 15437
2eb5252e
ID
15438 intel_disable_gt_powersave(dev);
15439
0962c3c9
VS
15440 intel_backlight_unregister(dev);
15441
fd0c0642
DV
15442 /*
15443 * Interrupts and polling as the first thing to avoid creating havoc.
2eb5252e 15444 * Too much stuff here (turning of connectors, ...) would
fd0c0642
DV
15445 * experience fancy races otherwise.
15446 */
2aeb7d3a 15447 intel_irq_uninstall(dev_priv);
eb21b92b 15448
fd0c0642
DV
15449 /*
15450 * Due to the hpd irq storm handling the hotplug work can re-arm the
15451 * poll handlers. Hence disable polling after hpd handling is shut down.
15452 */
f87ea761 15453 drm_kms_helper_poll_fini(dev);
fd0c0642 15454
723bfd70
JB
15455 intel_unregister_dsm_handler();
15456
7733b49b 15457 intel_fbc_disable(dev_priv);
69341a5e 15458
1630fe75
CW
15459 /* flush any delayed tasks or pending work */
15460 flush_scheduled_work();
15461
db31af1d
JN
15462 /* destroy the backlight and sysfs files before encoders/connectors */
15463 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
4932e2c3
ID
15464 struct intel_connector *intel_connector;
15465
15466 intel_connector = to_intel_connector(connector);
15467 intel_connector->unregister(intel_connector);
db31af1d 15468 }
d9255d57 15469
79e53945 15470 drm_mode_config_cleanup(dev);
4d7bb011
DV
15471
15472 intel_cleanup_overlay(dev);
ae48434c
ID
15473
15474 mutex_lock(&dev->struct_mutex);
15475 intel_cleanup_gt_powersave(dev);
15476 mutex_unlock(&dev->struct_mutex);
79e53945
JB
15477}
15478
f1c79df3
ZW
15479/*
15480 * Return which encoder is currently attached for connector.
15481 */
df0e9248 15482struct drm_encoder *intel_best_encoder(struct drm_connector *connector)
79e53945 15483{
df0e9248
CW
15484 return &intel_attached_encoder(connector)->base;
15485}
f1c79df3 15486
df0e9248
CW
15487void intel_connector_attach_encoder(struct intel_connector *connector,
15488 struct intel_encoder *encoder)
15489{
15490 connector->encoder = encoder;
15491 drm_mode_connector_attach_encoder(&connector->base,
15492 &encoder->base);
79e53945 15493}
28d52043
DA
15494
15495/*
15496 * set vga decode state - true == enable VGA decode
15497 */
15498int intel_modeset_vga_set_state(struct drm_device *dev, bool state)
15499{
15500 struct drm_i915_private *dev_priv = dev->dev_private;
a885b3cc 15501 unsigned reg = INTEL_INFO(dev)->gen >= 6 ? SNB_GMCH_CTRL : INTEL_GMCH_CTRL;
28d52043
DA
15502 u16 gmch_ctrl;
15503
75fa041d
CW
15504 if (pci_read_config_word(dev_priv->bridge_dev, reg, &gmch_ctrl)) {
15505 DRM_ERROR("failed to read control word\n");
15506 return -EIO;
15507 }
15508
c0cc8a55
CW
15509 if (!!(gmch_ctrl & INTEL_GMCH_VGA_DISABLE) == !state)
15510 return 0;
15511
28d52043
DA
15512 if (state)
15513 gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
15514 else
15515 gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
75fa041d
CW
15516
15517 if (pci_write_config_word(dev_priv->bridge_dev, reg, gmch_ctrl)) {
15518 DRM_ERROR("failed to write control word\n");
15519 return -EIO;
15520 }
15521
28d52043
DA
15522 return 0;
15523}
c4a1d9e4 15524
c4a1d9e4 15525struct intel_display_error_state {
ff57f1b0
PZ
15526
15527 u32 power_well_driver;
15528
63b66e5b
CW
15529 int num_transcoders;
15530
c4a1d9e4
CW
15531 struct intel_cursor_error_state {
15532 u32 control;
15533 u32 position;
15534 u32 base;
15535 u32 size;
52331309 15536 } cursor[I915_MAX_PIPES];
c4a1d9e4
CW
15537
15538 struct intel_pipe_error_state {
ddf9c536 15539 bool power_domain_on;
c4a1d9e4 15540 u32 source;
f301b1e1 15541 u32 stat;
52331309 15542 } pipe[I915_MAX_PIPES];
c4a1d9e4
CW
15543
15544 struct intel_plane_error_state {
15545 u32 control;
15546 u32 stride;
15547 u32 size;
15548 u32 pos;
15549 u32 addr;
15550 u32 surface;
15551 u32 tile_offset;
52331309 15552 } plane[I915_MAX_PIPES];
63b66e5b
CW
15553
15554 struct intel_transcoder_error_state {
ddf9c536 15555 bool power_domain_on;
63b66e5b
CW
15556 enum transcoder cpu_transcoder;
15557
15558 u32 conf;
15559
15560 u32 htotal;
15561 u32 hblank;
15562 u32 hsync;
15563 u32 vtotal;
15564 u32 vblank;
15565 u32 vsync;
15566 } transcoder[4];
c4a1d9e4
CW
15567};
15568
15569struct intel_display_error_state *
15570intel_display_capture_error_state(struct drm_device *dev)
15571{
fbee40df 15572 struct drm_i915_private *dev_priv = dev->dev_private;
c4a1d9e4 15573 struct intel_display_error_state *error;
63b66e5b
CW
15574 int transcoders[] = {
15575 TRANSCODER_A,
15576 TRANSCODER_B,
15577 TRANSCODER_C,
15578 TRANSCODER_EDP,
15579 };
c4a1d9e4
CW
15580 int i;
15581
63b66e5b
CW
15582 if (INTEL_INFO(dev)->num_pipes == 0)
15583 return NULL;
15584
9d1cb914 15585 error = kzalloc(sizeof(*error), GFP_ATOMIC);
c4a1d9e4
CW
15586 if (error == NULL)
15587 return NULL;
15588
190be112 15589 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
ff57f1b0
PZ
15590 error->power_well_driver = I915_READ(HSW_PWR_WELL_DRIVER);
15591
055e393f 15592 for_each_pipe(dev_priv, i) {
ddf9c536 15593 error->pipe[i].power_domain_on =
f458ebbc
DV
15594 __intel_display_power_is_enabled(dev_priv,
15595 POWER_DOMAIN_PIPE(i));
ddf9c536 15596 if (!error->pipe[i].power_domain_on)
9d1cb914
PZ
15597 continue;
15598
5efb3e28
VS
15599 error->cursor[i].control = I915_READ(CURCNTR(i));
15600 error->cursor[i].position = I915_READ(CURPOS(i));
15601 error->cursor[i].base = I915_READ(CURBASE(i));
c4a1d9e4
CW
15602
15603 error->plane[i].control = I915_READ(DSPCNTR(i));
15604 error->plane[i].stride = I915_READ(DSPSTRIDE(i));
80ca378b 15605 if (INTEL_INFO(dev)->gen <= 3) {
51889b35 15606 error->plane[i].size = I915_READ(DSPSIZE(i));
80ca378b
PZ
15607 error->plane[i].pos = I915_READ(DSPPOS(i));
15608 }
ca291363
PZ
15609 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
15610 error->plane[i].addr = I915_READ(DSPADDR(i));
c4a1d9e4
CW
15611 if (INTEL_INFO(dev)->gen >= 4) {
15612 error->plane[i].surface = I915_READ(DSPSURF(i));
15613 error->plane[i].tile_offset = I915_READ(DSPTILEOFF(i));
15614 }
15615
c4a1d9e4 15616 error->pipe[i].source = I915_READ(PIPESRC(i));
f301b1e1 15617
3abfce77 15618 if (HAS_GMCH_DISPLAY(dev))
f301b1e1 15619 error->pipe[i].stat = I915_READ(PIPESTAT(i));
63b66e5b
CW
15620 }
15621
15622 error->num_transcoders = INTEL_INFO(dev)->num_pipes;
15623 if (HAS_DDI(dev_priv->dev))
15624 error->num_transcoders++; /* Account for eDP. */
15625
15626 for (i = 0; i < error->num_transcoders; i++) {
15627 enum transcoder cpu_transcoder = transcoders[i];
15628
ddf9c536 15629 error->transcoder[i].power_domain_on =
f458ebbc 15630 __intel_display_power_is_enabled(dev_priv,
38cc1daf 15631 POWER_DOMAIN_TRANSCODER(cpu_transcoder));
ddf9c536 15632 if (!error->transcoder[i].power_domain_on)
9d1cb914
PZ
15633 continue;
15634
63b66e5b
CW
15635 error->transcoder[i].cpu_transcoder = cpu_transcoder;
15636
15637 error->transcoder[i].conf = I915_READ(PIPECONF(cpu_transcoder));
15638 error->transcoder[i].htotal = I915_READ(HTOTAL(cpu_transcoder));
15639 error->transcoder[i].hblank = I915_READ(HBLANK(cpu_transcoder));
15640 error->transcoder[i].hsync = I915_READ(HSYNC(cpu_transcoder));
15641 error->transcoder[i].vtotal = I915_READ(VTOTAL(cpu_transcoder));
15642 error->transcoder[i].vblank = I915_READ(VBLANK(cpu_transcoder));
15643 error->transcoder[i].vsync = I915_READ(VSYNC(cpu_transcoder));
c4a1d9e4
CW
15644 }
15645
15646 return error;
15647}
15648
edc3d884
MK
15649#define err_printf(e, ...) i915_error_printf(e, __VA_ARGS__)
15650
c4a1d9e4 15651void
edc3d884 15652intel_display_print_error_state(struct drm_i915_error_state_buf *m,
c4a1d9e4
CW
15653 struct drm_device *dev,
15654 struct intel_display_error_state *error)
15655{
055e393f 15656 struct drm_i915_private *dev_priv = dev->dev_private;
c4a1d9e4
CW
15657 int i;
15658
63b66e5b
CW
15659 if (!error)
15660 return;
15661
edc3d884 15662 err_printf(m, "Num Pipes: %d\n", INTEL_INFO(dev)->num_pipes);
190be112 15663 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
edc3d884 15664 err_printf(m, "PWR_WELL_CTL2: %08x\n",
ff57f1b0 15665 error->power_well_driver);
055e393f 15666 for_each_pipe(dev_priv, i) {
edc3d884 15667 err_printf(m, "Pipe [%d]:\n", i);
ddf9c536
ID
15668 err_printf(m, " Power: %s\n",
15669 error->pipe[i].power_domain_on ? "on" : "off");
edc3d884 15670 err_printf(m, " SRC: %08x\n", error->pipe[i].source);
f301b1e1 15671 err_printf(m, " STAT: %08x\n", error->pipe[i].stat);
edc3d884
MK
15672
15673 err_printf(m, "Plane [%d]:\n", i);
15674 err_printf(m, " CNTR: %08x\n", error->plane[i].control);
15675 err_printf(m, " STRIDE: %08x\n", error->plane[i].stride);
80ca378b 15676 if (INTEL_INFO(dev)->gen <= 3) {
edc3d884
MK
15677 err_printf(m, " SIZE: %08x\n", error->plane[i].size);
15678 err_printf(m, " POS: %08x\n", error->plane[i].pos);
80ca378b 15679 }
4b71a570 15680 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
edc3d884 15681 err_printf(m, " ADDR: %08x\n", error->plane[i].addr);
c4a1d9e4 15682 if (INTEL_INFO(dev)->gen >= 4) {
edc3d884
MK
15683 err_printf(m, " SURF: %08x\n", error->plane[i].surface);
15684 err_printf(m, " TILEOFF: %08x\n", error->plane[i].tile_offset);
c4a1d9e4
CW
15685 }
15686
edc3d884
MK
15687 err_printf(m, "Cursor [%d]:\n", i);
15688 err_printf(m, " CNTR: %08x\n", error->cursor[i].control);
15689 err_printf(m, " POS: %08x\n", error->cursor[i].position);
15690 err_printf(m, " BASE: %08x\n", error->cursor[i].base);
c4a1d9e4 15691 }
63b66e5b
CW
15692
15693 for (i = 0; i < error->num_transcoders; i++) {
1cf84bb6 15694 err_printf(m, "CPU transcoder: %c\n",
63b66e5b 15695 transcoder_name(error->transcoder[i].cpu_transcoder));
ddf9c536
ID
15696 err_printf(m, " Power: %s\n",
15697 error->transcoder[i].power_domain_on ? "on" : "off");
63b66e5b
CW
15698 err_printf(m, " CONF: %08x\n", error->transcoder[i].conf);
15699 err_printf(m, " HTOTAL: %08x\n", error->transcoder[i].htotal);
15700 err_printf(m, " HBLANK: %08x\n", error->transcoder[i].hblank);
15701 err_printf(m, " HSYNC: %08x\n", error->transcoder[i].hsync);
15702 err_printf(m, " VTOTAL: %08x\n", error->transcoder[i].vtotal);
15703 err_printf(m, " VBLANK: %08x\n", error->transcoder[i].vblank);
15704 err_printf(m, " VSYNC: %08x\n", error->transcoder[i].vsync);
15705 }
c4a1d9e4 15706}
e2fcdaa9
VS
15707
15708void intel_modeset_preclose(struct drm_device *dev, struct drm_file *file)
15709{
15710 struct intel_crtc *crtc;
15711
15712 for_each_intel_crtc(dev, crtc) {
15713 struct intel_unpin_work *work;
e2fcdaa9 15714
5e2d7afc 15715 spin_lock_irq(&dev->event_lock);
e2fcdaa9
VS
15716
15717 work = crtc->unpin_work;
15718
15719 if (work && work->event &&
15720 work->event->base.file_priv == file) {
15721 kfree(work->event);
15722 work->event = NULL;
15723 }
15724
5e2d7afc 15725 spin_unlock_irq(&dev->event_lock);
e2fcdaa9
VS
15726 }
15727}