]> git.proxmox.com Git - mirror_ubuntu-bionic-kernel.git/blame - drivers/gpu/drm/i915/intel_display.c
drm/i915: Turn GEN5_ASSERT_IIR_IS_ZERO() into a function
[mirror_ubuntu-bionic-kernel.git] / drivers / gpu / drm / i915 / intel_display.c
CommitLineData
79e53945
JB
1/*
2 * Copyright © 2006-2007 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 */
26
618563e3 27#include <linux/dmi.h>
c1c7af60
JB
28#include <linux/module.h>
29#include <linux/input.h>
79e53945 30#include <linux/i2c.h>
7662c8bd 31#include <linux/kernel.h>
5a0e3ad6 32#include <linux/slab.h>
9cce37f4 33#include <linux/vgaarb.h>
e0dac65e 34#include <drm/drm_edid.h>
760285e7 35#include <drm/drmP.h>
79e53945 36#include "intel_drv.h"
760285e7 37#include <drm/i915_drm.h>
79e53945 38#include "i915_drv.h"
e5510fac 39#include "i915_trace.h"
319c1d42 40#include <drm/drm_atomic.h>
c196e1d6 41#include <drm/drm_atomic_helper.h>
760285e7
DH
42#include <drm/drm_dp_helper.h>
43#include <drm/drm_crtc_helper.h>
465c120c
MR
44#include <drm/drm_plane_helper.h>
45#include <drm/drm_rect.h>
c0f372b3 46#include <linux/dma_remapping.h>
79e53945 47
465c120c 48/* Primary plane formats for gen <= 3 */
568db4f2 49static const uint32_t i8xx_primary_formats[] = {
67fe7dc5
DL
50 DRM_FORMAT_C8,
51 DRM_FORMAT_RGB565,
465c120c 52 DRM_FORMAT_XRGB1555,
67fe7dc5 53 DRM_FORMAT_XRGB8888,
465c120c
MR
54};
55
56/* Primary plane formats for gen >= 4 */
568db4f2 57static const uint32_t i965_primary_formats[] = {
6c0fd451
DL
58 DRM_FORMAT_C8,
59 DRM_FORMAT_RGB565,
60 DRM_FORMAT_XRGB8888,
61 DRM_FORMAT_XBGR8888,
62 DRM_FORMAT_XRGB2101010,
63 DRM_FORMAT_XBGR2101010,
64};
65
66static const uint32_t skl_primary_formats[] = {
67fe7dc5
DL
67 DRM_FORMAT_C8,
68 DRM_FORMAT_RGB565,
69 DRM_FORMAT_XRGB8888,
465c120c 70 DRM_FORMAT_XBGR8888,
67fe7dc5 71 DRM_FORMAT_ARGB8888,
465c120c
MR
72 DRM_FORMAT_ABGR8888,
73 DRM_FORMAT_XRGB2101010,
465c120c 74 DRM_FORMAT_XBGR2101010,
ea916ea0
KM
75 DRM_FORMAT_YUYV,
76 DRM_FORMAT_YVYU,
77 DRM_FORMAT_UYVY,
78 DRM_FORMAT_VYUY,
465c120c
MR
79};
80
3d7d6510
MR
81/* Cursor formats */
82static const uint32_t intel_cursor_formats[] = {
83 DRM_FORMAT_ARGB8888,
84};
85
6b383a7f 86static void intel_crtc_update_cursor(struct drm_crtc *crtc, bool on);
79e53945 87
f1f644dc 88static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
5cec258b 89 struct intel_crtc_state *pipe_config);
18442d08 90static void ironlake_pch_clock_get(struct intel_crtc *crtc,
5cec258b 91 struct intel_crtc_state *pipe_config);
f1f644dc 92
eb1bfe80
JB
93static int intel_framebuffer_init(struct drm_device *dev,
94 struct intel_framebuffer *ifb,
95 struct drm_mode_fb_cmd2 *mode_cmd,
96 struct drm_i915_gem_object *obj);
5b18e57c
DV
97static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc);
98static void intel_set_pipe_timings(struct intel_crtc *intel_crtc);
29407aab 99static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
f769cd24
VK
100 struct intel_link_m_n *m_n,
101 struct intel_link_m_n *m2_n2);
29407aab 102static void ironlake_set_pipeconf(struct drm_crtc *crtc);
229fca97
DV
103static void haswell_set_pipeconf(struct drm_crtc *crtc);
104static void intel_set_pipe_csc(struct drm_crtc *crtc);
d288f65f 105static void vlv_prepare_pll(struct intel_crtc *crtc,
5cec258b 106 const struct intel_crtc_state *pipe_config);
d288f65f 107static void chv_prepare_pll(struct intel_crtc *crtc,
5cec258b 108 const struct intel_crtc_state *pipe_config);
613d2b27
ML
109static void intel_begin_crtc_commit(struct drm_crtc *, struct drm_crtc_state *);
110static void intel_finish_crtc_commit(struct drm_crtc *, struct drm_crtc_state *);
549e2bfb
CK
111static void skl_init_scalers(struct drm_device *dev, struct intel_crtc *intel_crtc,
112 struct intel_crtc_state *crtc_state);
5ab7b0b7
ID
113static int i9xx_get_refclk(const struct intel_crtc_state *crtc_state,
114 int num_connectors);
bfd16b2a
ML
115static void skylake_pfit_enable(struct intel_crtc *crtc);
116static void ironlake_pfit_disable(struct intel_crtc *crtc, bool force);
117static void ironlake_pfit_enable(struct intel_crtc *crtc);
043e9bda 118static void intel_modeset_setup_hw_state(struct drm_device *dev);
e7457a9a 119
79e53945 120typedef struct {
0206e353 121 int min, max;
79e53945
JB
122} intel_range_t;
123
124typedef struct {
0206e353
AJ
125 int dot_limit;
126 int p2_slow, p2_fast;
79e53945
JB
127} intel_p2_t;
128
d4906093
ML
129typedef struct intel_limit intel_limit_t;
130struct intel_limit {
0206e353
AJ
131 intel_range_t dot, vco, n, m, m1, m2, p, p1;
132 intel_p2_t p2;
d4906093 133};
79e53945 134
bfa7df01
VS
135/* returns HPLL frequency in kHz */
136static int valleyview_get_vco(struct drm_i915_private *dev_priv)
137{
138 int hpll_freq, vco_freq[] = { 800, 1600, 2000, 2400 };
139
140 /* Obtain SKU information */
141 mutex_lock(&dev_priv->sb_lock);
142 hpll_freq = vlv_cck_read(dev_priv, CCK_FUSE_REG) &
143 CCK_FUSE_HPLL_FREQ_MASK;
144 mutex_unlock(&dev_priv->sb_lock);
145
146 return vco_freq[hpll_freq] * 1000;
147}
148
149static int vlv_get_cck_clock_hpll(struct drm_i915_private *dev_priv,
150 const char *name, u32 reg)
151{
152 u32 val;
153 int divider;
154
155 if (dev_priv->hpll_freq == 0)
156 dev_priv->hpll_freq = valleyview_get_vco(dev_priv);
157
158 mutex_lock(&dev_priv->sb_lock);
159 val = vlv_cck_read(dev_priv, reg);
160 mutex_unlock(&dev_priv->sb_lock);
161
162 divider = val & CCK_FREQUENCY_VALUES;
163
164 WARN((val & CCK_FREQUENCY_STATUS) !=
165 (divider << CCK_FREQUENCY_STATUS_SHIFT),
166 "%s change in progress\n", name);
167
168 return DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, divider + 1);
169}
170
d2acd215
DV
171int
172intel_pch_rawclk(struct drm_device *dev)
173{
174 struct drm_i915_private *dev_priv = dev->dev_private;
175
176 WARN_ON(!HAS_PCH_SPLIT(dev));
177
178 return I915_READ(PCH_RAWCLK_FREQ) & RAWCLK_FREQ_MASK;
179}
180
79e50a4f
JN
181/* hrawclock is 1/4 the FSB frequency */
182int intel_hrawclk(struct drm_device *dev)
183{
184 struct drm_i915_private *dev_priv = dev->dev_private;
185 uint32_t clkcfg;
186
187 /* There is no CLKCFG reg in Valleyview. VLV hrawclk is 200 MHz */
188 if (IS_VALLEYVIEW(dev))
189 return 200;
190
191 clkcfg = I915_READ(CLKCFG);
192 switch (clkcfg & CLKCFG_FSB_MASK) {
193 case CLKCFG_FSB_400:
194 return 100;
195 case CLKCFG_FSB_533:
196 return 133;
197 case CLKCFG_FSB_667:
198 return 166;
199 case CLKCFG_FSB_800:
200 return 200;
201 case CLKCFG_FSB_1067:
202 return 266;
203 case CLKCFG_FSB_1333:
204 return 333;
205 /* these two are just a guess; one of them might be right */
206 case CLKCFG_FSB_1600:
207 case CLKCFG_FSB_1600_ALT:
208 return 400;
209 default:
210 return 133;
211 }
212}
213
bfa7df01
VS
214static void intel_update_czclk(struct drm_i915_private *dev_priv)
215{
216 if (!IS_VALLEYVIEW(dev_priv))
217 return;
218
219 dev_priv->czclk_freq = vlv_get_cck_clock_hpll(dev_priv, "czclk",
220 CCK_CZ_CLOCK_CONTROL);
221
222 DRM_DEBUG_DRIVER("CZ clock rate: %d kHz\n", dev_priv->czclk_freq);
223}
224
021357ac
CW
225static inline u32 /* units of 100MHz */
226intel_fdi_link_freq(struct drm_device *dev)
227{
8b99e68c
CW
228 if (IS_GEN5(dev)) {
229 struct drm_i915_private *dev_priv = dev->dev_private;
230 return (I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK) + 2;
231 } else
232 return 27;
021357ac
CW
233}
234
5d536e28 235static const intel_limit_t intel_limits_i8xx_dac = {
0206e353 236 .dot = { .min = 25000, .max = 350000 },
9c333719 237 .vco = { .min = 908000, .max = 1512000 },
91dbe5fb 238 .n = { .min = 2, .max = 16 },
0206e353
AJ
239 .m = { .min = 96, .max = 140 },
240 .m1 = { .min = 18, .max = 26 },
241 .m2 = { .min = 6, .max = 16 },
242 .p = { .min = 4, .max = 128 },
243 .p1 = { .min = 2, .max = 33 },
273e27ca
EA
244 .p2 = { .dot_limit = 165000,
245 .p2_slow = 4, .p2_fast = 2 },
e4b36699
KP
246};
247
5d536e28
DV
248static const intel_limit_t intel_limits_i8xx_dvo = {
249 .dot = { .min = 25000, .max = 350000 },
9c333719 250 .vco = { .min = 908000, .max = 1512000 },
91dbe5fb 251 .n = { .min = 2, .max = 16 },
5d536e28
DV
252 .m = { .min = 96, .max = 140 },
253 .m1 = { .min = 18, .max = 26 },
254 .m2 = { .min = 6, .max = 16 },
255 .p = { .min = 4, .max = 128 },
256 .p1 = { .min = 2, .max = 33 },
257 .p2 = { .dot_limit = 165000,
258 .p2_slow = 4, .p2_fast = 4 },
259};
260
e4b36699 261static const intel_limit_t intel_limits_i8xx_lvds = {
0206e353 262 .dot = { .min = 25000, .max = 350000 },
9c333719 263 .vco = { .min = 908000, .max = 1512000 },
91dbe5fb 264 .n = { .min = 2, .max = 16 },
0206e353
AJ
265 .m = { .min = 96, .max = 140 },
266 .m1 = { .min = 18, .max = 26 },
267 .m2 = { .min = 6, .max = 16 },
268 .p = { .min = 4, .max = 128 },
269 .p1 = { .min = 1, .max = 6 },
273e27ca
EA
270 .p2 = { .dot_limit = 165000,
271 .p2_slow = 14, .p2_fast = 7 },
e4b36699 272};
273e27ca 273
e4b36699 274static const intel_limit_t intel_limits_i9xx_sdvo = {
0206e353
AJ
275 .dot = { .min = 20000, .max = 400000 },
276 .vco = { .min = 1400000, .max = 2800000 },
277 .n = { .min = 1, .max = 6 },
278 .m = { .min = 70, .max = 120 },
4f7dfb67
PJ
279 .m1 = { .min = 8, .max = 18 },
280 .m2 = { .min = 3, .max = 7 },
0206e353
AJ
281 .p = { .min = 5, .max = 80 },
282 .p1 = { .min = 1, .max = 8 },
273e27ca
EA
283 .p2 = { .dot_limit = 200000,
284 .p2_slow = 10, .p2_fast = 5 },
e4b36699
KP
285};
286
287static const intel_limit_t intel_limits_i9xx_lvds = {
0206e353
AJ
288 .dot = { .min = 20000, .max = 400000 },
289 .vco = { .min = 1400000, .max = 2800000 },
290 .n = { .min = 1, .max = 6 },
291 .m = { .min = 70, .max = 120 },
53a7d2d1
PJ
292 .m1 = { .min = 8, .max = 18 },
293 .m2 = { .min = 3, .max = 7 },
0206e353
AJ
294 .p = { .min = 7, .max = 98 },
295 .p1 = { .min = 1, .max = 8 },
273e27ca
EA
296 .p2 = { .dot_limit = 112000,
297 .p2_slow = 14, .p2_fast = 7 },
e4b36699
KP
298};
299
273e27ca 300
e4b36699 301static const intel_limit_t intel_limits_g4x_sdvo = {
273e27ca
EA
302 .dot = { .min = 25000, .max = 270000 },
303 .vco = { .min = 1750000, .max = 3500000},
304 .n = { .min = 1, .max = 4 },
305 .m = { .min = 104, .max = 138 },
306 .m1 = { .min = 17, .max = 23 },
307 .m2 = { .min = 5, .max = 11 },
308 .p = { .min = 10, .max = 30 },
309 .p1 = { .min = 1, .max = 3},
310 .p2 = { .dot_limit = 270000,
311 .p2_slow = 10,
312 .p2_fast = 10
044c7c41 313 },
e4b36699
KP
314};
315
316static const intel_limit_t intel_limits_g4x_hdmi = {
273e27ca
EA
317 .dot = { .min = 22000, .max = 400000 },
318 .vco = { .min = 1750000, .max = 3500000},
319 .n = { .min = 1, .max = 4 },
320 .m = { .min = 104, .max = 138 },
321 .m1 = { .min = 16, .max = 23 },
322 .m2 = { .min = 5, .max = 11 },
323 .p = { .min = 5, .max = 80 },
324 .p1 = { .min = 1, .max = 8},
325 .p2 = { .dot_limit = 165000,
326 .p2_slow = 10, .p2_fast = 5 },
e4b36699
KP
327};
328
329static const intel_limit_t intel_limits_g4x_single_channel_lvds = {
273e27ca
EA
330 .dot = { .min = 20000, .max = 115000 },
331 .vco = { .min = 1750000, .max = 3500000 },
332 .n = { .min = 1, .max = 3 },
333 .m = { .min = 104, .max = 138 },
334 .m1 = { .min = 17, .max = 23 },
335 .m2 = { .min = 5, .max = 11 },
336 .p = { .min = 28, .max = 112 },
337 .p1 = { .min = 2, .max = 8 },
338 .p2 = { .dot_limit = 0,
339 .p2_slow = 14, .p2_fast = 14
044c7c41 340 },
e4b36699
KP
341};
342
343static const intel_limit_t intel_limits_g4x_dual_channel_lvds = {
273e27ca
EA
344 .dot = { .min = 80000, .max = 224000 },
345 .vco = { .min = 1750000, .max = 3500000 },
346 .n = { .min = 1, .max = 3 },
347 .m = { .min = 104, .max = 138 },
348 .m1 = { .min = 17, .max = 23 },
349 .m2 = { .min = 5, .max = 11 },
350 .p = { .min = 14, .max = 42 },
351 .p1 = { .min = 2, .max = 6 },
352 .p2 = { .dot_limit = 0,
353 .p2_slow = 7, .p2_fast = 7
044c7c41 354 },
e4b36699
KP
355};
356
f2b115e6 357static const intel_limit_t intel_limits_pineview_sdvo = {
0206e353
AJ
358 .dot = { .min = 20000, .max = 400000},
359 .vco = { .min = 1700000, .max = 3500000 },
273e27ca 360 /* Pineview's Ncounter is a ring counter */
0206e353
AJ
361 .n = { .min = 3, .max = 6 },
362 .m = { .min = 2, .max = 256 },
273e27ca 363 /* Pineview only has one combined m divider, which we treat as m2. */
0206e353
AJ
364 .m1 = { .min = 0, .max = 0 },
365 .m2 = { .min = 0, .max = 254 },
366 .p = { .min = 5, .max = 80 },
367 .p1 = { .min = 1, .max = 8 },
273e27ca
EA
368 .p2 = { .dot_limit = 200000,
369 .p2_slow = 10, .p2_fast = 5 },
e4b36699
KP
370};
371
f2b115e6 372static const intel_limit_t intel_limits_pineview_lvds = {
0206e353
AJ
373 .dot = { .min = 20000, .max = 400000 },
374 .vco = { .min = 1700000, .max = 3500000 },
375 .n = { .min = 3, .max = 6 },
376 .m = { .min = 2, .max = 256 },
377 .m1 = { .min = 0, .max = 0 },
378 .m2 = { .min = 0, .max = 254 },
379 .p = { .min = 7, .max = 112 },
380 .p1 = { .min = 1, .max = 8 },
273e27ca
EA
381 .p2 = { .dot_limit = 112000,
382 .p2_slow = 14, .p2_fast = 14 },
e4b36699
KP
383};
384
273e27ca
EA
385/* Ironlake / Sandybridge
386 *
387 * We calculate clock using (register_value + 2) for N/M1/M2, so here
388 * the range value for them is (actual_value - 2).
389 */
b91ad0ec 390static const intel_limit_t intel_limits_ironlake_dac = {
273e27ca
EA
391 .dot = { .min = 25000, .max = 350000 },
392 .vco = { .min = 1760000, .max = 3510000 },
393 .n = { .min = 1, .max = 5 },
394 .m = { .min = 79, .max = 127 },
395 .m1 = { .min = 12, .max = 22 },
396 .m2 = { .min = 5, .max = 9 },
397 .p = { .min = 5, .max = 80 },
398 .p1 = { .min = 1, .max = 8 },
399 .p2 = { .dot_limit = 225000,
400 .p2_slow = 10, .p2_fast = 5 },
e4b36699
KP
401};
402
b91ad0ec 403static const intel_limit_t intel_limits_ironlake_single_lvds = {
273e27ca
EA
404 .dot = { .min = 25000, .max = 350000 },
405 .vco = { .min = 1760000, .max = 3510000 },
406 .n = { .min = 1, .max = 3 },
407 .m = { .min = 79, .max = 118 },
408 .m1 = { .min = 12, .max = 22 },
409 .m2 = { .min = 5, .max = 9 },
410 .p = { .min = 28, .max = 112 },
411 .p1 = { .min = 2, .max = 8 },
412 .p2 = { .dot_limit = 225000,
413 .p2_slow = 14, .p2_fast = 14 },
b91ad0ec
ZW
414};
415
416static const intel_limit_t intel_limits_ironlake_dual_lvds = {
273e27ca
EA
417 .dot = { .min = 25000, .max = 350000 },
418 .vco = { .min = 1760000, .max = 3510000 },
419 .n = { .min = 1, .max = 3 },
420 .m = { .min = 79, .max = 127 },
421 .m1 = { .min = 12, .max = 22 },
422 .m2 = { .min = 5, .max = 9 },
423 .p = { .min = 14, .max = 56 },
424 .p1 = { .min = 2, .max = 8 },
425 .p2 = { .dot_limit = 225000,
426 .p2_slow = 7, .p2_fast = 7 },
b91ad0ec
ZW
427};
428
273e27ca 429/* LVDS 100mhz refclk limits. */
b91ad0ec 430static const intel_limit_t intel_limits_ironlake_single_lvds_100m = {
273e27ca
EA
431 .dot = { .min = 25000, .max = 350000 },
432 .vco = { .min = 1760000, .max = 3510000 },
433 .n = { .min = 1, .max = 2 },
434 .m = { .min = 79, .max = 126 },
435 .m1 = { .min = 12, .max = 22 },
436 .m2 = { .min = 5, .max = 9 },
437 .p = { .min = 28, .max = 112 },
0206e353 438 .p1 = { .min = 2, .max = 8 },
273e27ca
EA
439 .p2 = { .dot_limit = 225000,
440 .p2_slow = 14, .p2_fast = 14 },
b91ad0ec
ZW
441};
442
443static const intel_limit_t intel_limits_ironlake_dual_lvds_100m = {
273e27ca
EA
444 .dot = { .min = 25000, .max = 350000 },
445 .vco = { .min = 1760000, .max = 3510000 },
446 .n = { .min = 1, .max = 3 },
447 .m = { .min = 79, .max = 126 },
448 .m1 = { .min = 12, .max = 22 },
449 .m2 = { .min = 5, .max = 9 },
450 .p = { .min = 14, .max = 42 },
0206e353 451 .p1 = { .min = 2, .max = 6 },
273e27ca
EA
452 .p2 = { .dot_limit = 225000,
453 .p2_slow = 7, .p2_fast = 7 },
4547668a
ZY
454};
455
dc730512 456static const intel_limit_t intel_limits_vlv = {
f01b7962
VS
457 /*
458 * These are the data rate limits (measured in fast clocks)
459 * since those are the strictest limits we have. The fast
460 * clock and actual rate limits are more relaxed, so checking
461 * them would make no difference.
462 */
463 .dot = { .min = 25000 * 5, .max = 270000 * 5 },
75e53986 464 .vco = { .min = 4000000, .max = 6000000 },
a0c4da24 465 .n = { .min = 1, .max = 7 },
a0c4da24
JB
466 .m1 = { .min = 2, .max = 3 },
467 .m2 = { .min = 11, .max = 156 },
b99ab663 468 .p1 = { .min = 2, .max = 3 },
5fdc9c49 469 .p2 = { .p2_slow = 2, .p2_fast = 20 }, /* slow=min, fast=max */
a0c4da24
JB
470};
471
ef9348c8
CML
472static const intel_limit_t intel_limits_chv = {
473 /*
474 * These are the data rate limits (measured in fast clocks)
475 * since those are the strictest limits we have. The fast
476 * clock and actual rate limits are more relaxed, so checking
477 * them would make no difference.
478 */
479 .dot = { .min = 25000 * 5, .max = 540000 * 5},
17fe1021 480 .vco = { .min = 4800000, .max = 6480000 },
ef9348c8
CML
481 .n = { .min = 1, .max = 1 },
482 .m1 = { .min = 2, .max = 2 },
483 .m2 = { .min = 24 << 22, .max = 175 << 22 },
484 .p1 = { .min = 2, .max = 4 },
485 .p2 = { .p2_slow = 1, .p2_fast = 14 },
486};
487
5ab7b0b7
ID
488static const intel_limit_t intel_limits_bxt = {
489 /* FIXME: find real dot limits */
490 .dot = { .min = 0, .max = INT_MAX },
e6292556 491 .vco = { .min = 4800000, .max = 6700000 },
5ab7b0b7
ID
492 .n = { .min = 1, .max = 1 },
493 .m1 = { .min = 2, .max = 2 },
494 /* FIXME: find real m2 limits */
495 .m2 = { .min = 2 << 22, .max = 255 << 22 },
496 .p1 = { .min = 2, .max = 4 },
497 .p2 = { .p2_slow = 1, .p2_fast = 20 },
498};
499
cdba954e
ACO
500static bool
501needs_modeset(struct drm_crtc_state *state)
502{
fc596660 503 return drm_atomic_crtc_needs_modeset(state);
cdba954e
ACO
504}
505
e0638cdf
PZ
506/**
507 * Returns whether any output on the specified pipe is of the specified type
508 */
4093561b 509bool intel_pipe_has_type(struct intel_crtc *crtc, enum intel_output_type type)
e0638cdf 510{
409ee761 511 struct drm_device *dev = crtc->base.dev;
e0638cdf
PZ
512 struct intel_encoder *encoder;
513
409ee761 514 for_each_encoder_on_crtc(dev, &crtc->base, encoder)
e0638cdf
PZ
515 if (encoder->type == type)
516 return true;
517
518 return false;
519}
520
d0737e1d
ACO
521/**
522 * Returns whether any output on the specified pipe will have the specified
523 * type after a staged modeset is complete, i.e., the same as
524 * intel_pipe_has_type() but looking at encoder->new_crtc instead of
525 * encoder->crtc.
526 */
a93e255f
ACO
527static bool intel_pipe_will_have_type(const struct intel_crtc_state *crtc_state,
528 int type)
d0737e1d 529{
a93e255f 530 struct drm_atomic_state *state = crtc_state->base.state;
da3ced29 531 struct drm_connector *connector;
a93e255f 532 struct drm_connector_state *connector_state;
d0737e1d 533 struct intel_encoder *encoder;
a93e255f
ACO
534 int i, num_connectors = 0;
535
da3ced29 536 for_each_connector_in_state(state, connector, connector_state, i) {
a93e255f
ACO
537 if (connector_state->crtc != crtc_state->base.crtc)
538 continue;
539
540 num_connectors++;
d0737e1d 541
a93e255f
ACO
542 encoder = to_intel_encoder(connector_state->best_encoder);
543 if (encoder->type == type)
d0737e1d 544 return true;
a93e255f
ACO
545 }
546
547 WARN_ON(num_connectors == 0);
d0737e1d
ACO
548
549 return false;
550}
551
a93e255f
ACO
552static const intel_limit_t *
553intel_ironlake_limit(struct intel_crtc_state *crtc_state, int refclk)
2c07245f 554{
a93e255f 555 struct drm_device *dev = crtc_state->base.crtc->dev;
2c07245f 556 const intel_limit_t *limit;
b91ad0ec 557
a93e255f 558 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
1974cad0 559 if (intel_is_dual_link_lvds(dev)) {
1b894b59 560 if (refclk == 100000)
b91ad0ec
ZW
561 limit = &intel_limits_ironlake_dual_lvds_100m;
562 else
563 limit = &intel_limits_ironlake_dual_lvds;
564 } else {
1b894b59 565 if (refclk == 100000)
b91ad0ec
ZW
566 limit = &intel_limits_ironlake_single_lvds_100m;
567 else
568 limit = &intel_limits_ironlake_single_lvds;
569 }
c6bb3538 570 } else
b91ad0ec 571 limit = &intel_limits_ironlake_dac;
2c07245f
ZW
572
573 return limit;
574}
575
a93e255f
ACO
576static const intel_limit_t *
577intel_g4x_limit(struct intel_crtc_state *crtc_state)
044c7c41 578{
a93e255f 579 struct drm_device *dev = crtc_state->base.crtc->dev;
044c7c41
ML
580 const intel_limit_t *limit;
581
a93e255f 582 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
1974cad0 583 if (intel_is_dual_link_lvds(dev))
e4b36699 584 limit = &intel_limits_g4x_dual_channel_lvds;
044c7c41 585 else
e4b36699 586 limit = &intel_limits_g4x_single_channel_lvds;
a93e255f
ACO
587 } else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_HDMI) ||
588 intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_ANALOG)) {
e4b36699 589 limit = &intel_limits_g4x_hdmi;
a93e255f 590 } else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_SDVO)) {
e4b36699 591 limit = &intel_limits_g4x_sdvo;
044c7c41 592 } else /* The option is for other outputs */
e4b36699 593 limit = &intel_limits_i9xx_sdvo;
044c7c41
ML
594
595 return limit;
596}
597
a93e255f
ACO
598static const intel_limit_t *
599intel_limit(struct intel_crtc_state *crtc_state, int refclk)
79e53945 600{
a93e255f 601 struct drm_device *dev = crtc_state->base.crtc->dev;
79e53945
JB
602 const intel_limit_t *limit;
603
5ab7b0b7
ID
604 if (IS_BROXTON(dev))
605 limit = &intel_limits_bxt;
606 else if (HAS_PCH_SPLIT(dev))
a93e255f 607 limit = intel_ironlake_limit(crtc_state, refclk);
2c07245f 608 else if (IS_G4X(dev)) {
a93e255f 609 limit = intel_g4x_limit(crtc_state);
f2b115e6 610 } else if (IS_PINEVIEW(dev)) {
a93e255f 611 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS))
f2b115e6 612 limit = &intel_limits_pineview_lvds;
2177832f 613 else
f2b115e6 614 limit = &intel_limits_pineview_sdvo;
ef9348c8
CML
615 } else if (IS_CHERRYVIEW(dev)) {
616 limit = &intel_limits_chv;
a0c4da24 617 } else if (IS_VALLEYVIEW(dev)) {
dc730512 618 limit = &intel_limits_vlv;
a6c45cf0 619 } else if (!IS_GEN2(dev)) {
a93e255f 620 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS))
a6c45cf0
CW
621 limit = &intel_limits_i9xx_lvds;
622 else
623 limit = &intel_limits_i9xx_sdvo;
79e53945 624 } else {
a93e255f 625 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS))
e4b36699 626 limit = &intel_limits_i8xx_lvds;
a93e255f 627 else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_DVO))
e4b36699 628 limit = &intel_limits_i8xx_dvo;
5d536e28
DV
629 else
630 limit = &intel_limits_i8xx_dac;
79e53945
JB
631 }
632 return limit;
633}
634
dccbea3b
ID
635/*
636 * Platform specific helpers to calculate the port PLL loopback- (clock.m),
637 * and post-divider (clock.p) values, pre- (clock.vco) and post-divided fast
638 * (clock.dot) clock rates. This fast dot clock is fed to the port's IO logic.
639 * The helpers' return value is the rate of the clock that is fed to the
640 * display engine's pipe which can be the above fast dot clock rate or a
641 * divided-down version of it.
642 */
f2b115e6 643/* m1 is reserved as 0 in Pineview, n is a ring counter */
dccbea3b 644static int pnv_calc_dpll_params(int refclk, intel_clock_t *clock)
79e53945 645{
2177832f
SL
646 clock->m = clock->m2 + 2;
647 clock->p = clock->p1 * clock->p2;
ed5ca77e 648 if (WARN_ON(clock->n == 0 || clock->p == 0))
dccbea3b 649 return 0;
fb03ac01
VS
650 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
651 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
dccbea3b
ID
652
653 return clock->dot;
2177832f
SL
654}
655
7429e9d4
DV
656static uint32_t i9xx_dpll_compute_m(struct dpll *dpll)
657{
658 return 5 * (dpll->m1 + 2) + (dpll->m2 + 2);
659}
660
dccbea3b 661static int i9xx_calc_dpll_params(int refclk, intel_clock_t *clock)
2177832f 662{
7429e9d4 663 clock->m = i9xx_dpll_compute_m(clock);
79e53945 664 clock->p = clock->p1 * clock->p2;
ed5ca77e 665 if (WARN_ON(clock->n + 2 == 0 || clock->p == 0))
dccbea3b 666 return 0;
fb03ac01
VS
667 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n + 2);
668 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
dccbea3b
ID
669
670 return clock->dot;
79e53945
JB
671}
672
dccbea3b 673static int vlv_calc_dpll_params(int refclk, intel_clock_t *clock)
589eca67
ID
674{
675 clock->m = clock->m1 * clock->m2;
676 clock->p = clock->p1 * clock->p2;
677 if (WARN_ON(clock->n == 0 || clock->p == 0))
dccbea3b 678 return 0;
589eca67
ID
679 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
680 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
dccbea3b
ID
681
682 return clock->dot / 5;
589eca67
ID
683}
684
dccbea3b 685int chv_calc_dpll_params(int refclk, intel_clock_t *clock)
ef9348c8
CML
686{
687 clock->m = clock->m1 * clock->m2;
688 clock->p = clock->p1 * clock->p2;
689 if (WARN_ON(clock->n == 0 || clock->p == 0))
dccbea3b 690 return 0;
ef9348c8
CML
691 clock->vco = DIV_ROUND_CLOSEST_ULL((uint64_t)refclk * clock->m,
692 clock->n << 22);
693 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
dccbea3b
ID
694
695 return clock->dot / 5;
ef9348c8
CML
696}
697
7c04d1d9 698#define INTELPllInvalid(s) do { /* DRM_DEBUG(s); */ return false; } while (0)
79e53945
JB
699/**
700 * Returns whether the given set of divisors are valid for a given refclk with
701 * the given connectors.
702 */
703
1b894b59
CW
704static bool intel_PLL_is_valid(struct drm_device *dev,
705 const intel_limit_t *limit,
706 const intel_clock_t *clock)
79e53945 707{
f01b7962
VS
708 if (clock->n < limit->n.min || limit->n.max < clock->n)
709 INTELPllInvalid("n out of range\n");
79e53945 710 if (clock->p1 < limit->p1.min || limit->p1.max < clock->p1)
0206e353 711 INTELPllInvalid("p1 out of range\n");
79e53945 712 if (clock->m2 < limit->m2.min || limit->m2.max < clock->m2)
0206e353 713 INTELPllInvalid("m2 out of range\n");
79e53945 714 if (clock->m1 < limit->m1.min || limit->m1.max < clock->m1)
0206e353 715 INTELPllInvalid("m1 out of range\n");
f01b7962 716
5ab7b0b7 717 if (!IS_PINEVIEW(dev) && !IS_VALLEYVIEW(dev) && !IS_BROXTON(dev))
f01b7962
VS
718 if (clock->m1 <= clock->m2)
719 INTELPllInvalid("m1 <= m2\n");
720
5ab7b0b7 721 if (!IS_VALLEYVIEW(dev) && !IS_BROXTON(dev)) {
f01b7962
VS
722 if (clock->p < limit->p.min || limit->p.max < clock->p)
723 INTELPllInvalid("p out of range\n");
724 if (clock->m < limit->m.min || limit->m.max < clock->m)
725 INTELPllInvalid("m out of range\n");
726 }
727
79e53945 728 if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
0206e353 729 INTELPllInvalid("vco out of range\n");
79e53945
JB
730 /* XXX: We may need to be checking "Dot clock" depending on the multiplier,
731 * connector, etc., rather than just a single range.
732 */
733 if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
0206e353 734 INTELPllInvalid("dot out of range\n");
79e53945
JB
735
736 return true;
737}
738
3b1429d9
VS
739static int
740i9xx_select_p2_div(const intel_limit_t *limit,
741 const struct intel_crtc_state *crtc_state,
742 int target)
79e53945 743{
3b1429d9 744 struct drm_device *dev = crtc_state->base.crtc->dev;
79e53945 745
a93e255f 746 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
79e53945 747 /*
a210b028
DV
748 * For LVDS just rely on its current settings for dual-channel.
749 * We haven't figured out how to reliably set up different
750 * single/dual channel state, if we even can.
79e53945 751 */
1974cad0 752 if (intel_is_dual_link_lvds(dev))
3b1429d9 753 return limit->p2.p2_fast;
79e53945 754 else
3b1429d9 755 return limit->p2.p2_slow;
79e53945
JB
756 } else {
757 if (target < limit->p2.dot_limit)
3b1429d9 758 return limit->p2.p2_slow;
79e53945 759 else
3b1429d9 760 return limit->p2.p2_fast;
79e53945 761 }
3b1429d9
VS
762}
763
764static bool
765i9xx_find_best_dpll(const intel_limit_t *limit,
766 struct intel_crtc_state *crtc_state,
767 int target, int refclk, intel_clock_t *match_clock,
768 intel_clock_t *best_clock)
769{
770 struct drm_device *dev = crtc_state->base.crtc->dev;
771 intel_clock_t clock;
772 int err = target;
79e53945 773
0206e353 774 memset(best_clock, 0, sizeof(*best_clock));
79e53945 775
3b1429d9
VS
776 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
777
42158660
ZY
778 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
779 clock.m1++) {
780 for (clock.m2 = limit->m2.min;
781 clock.m2 <= limit->m2.max; clock.m2++) {
c0efc387 782 if (clock.m2 >= clock.m1)
42158660
ZY
783 break;
784 for (clock.n = limit->n.min;
785 clock.n <= limit->n.max; clock.n++) {
786 for (clock.p1 = limit->p1.min;
787 clock.p1 <= limit->p1.max; clock.p1++) {
79e53945
JB
788 int this_err;
789
dccbea3b 790 i9xx_calc_dpll_params(refclk, &clock);
ac58c3f0
DV
791 if (!intel_PLL_is_valid(dev, limit,
792 &clock))
793 continue;
794 if (match_clock &&
795 clock.p != match_clock->p)
796 continue;
797
798 this_err = abs(clock.dot - target);
799 if (this_err < err) {
800 *best_clock = clock;
801 err = this_err;
802 }
803 }
804 }
805 }
806 }
807
808 return (err != target);
809}
810
811static bool
a93e255f
ACO
812pnv_find_best_dpll(const intel_limit_t *limit,
813 struct intel_crtc_state *crtc_state,
ee9300bb
DV
814 int target, int refclk, intel_clock_t *match_clock,
815 intel_clock_t *best_clock)
79e53945 816{
3b1429d9 817 struct drm_device *dev = crtc_state->base.crtc->dev;
79e53945 818 intel_clock_t clock;
79e53945
JB
819 int err = target;
820
0206e353 821 memset(best_clock, 0, sizeof(*best_clock));
79e53945 822
3b1429d9
VS
823 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
824
42158660
ZY
825 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
826 clock.m1++) {
827 for (clock.m2 = limit->m2.min;
828 clock.m2 <= limit->m2.max; clock.m2++) {
42158660
ZY
829 for (clock.n = limit->n.min;
830 clock.n <= limit->n.max; clock.n++) {
831 for (clock.p1 = limit->p1.min;
832 clock.p1 <= limit->p1.max; clock.p1++) {
79e53945
JB
833 int this_err;
834
dccbea3b 835 pnv_calc_dpll_params(refclk, &clock);
1b894b59
CW
836 if (!intel_PLL_is_valid(dev, limit,
837 &clock))
79e53945 838 continue;
cec2f356
SP
839 if (match_clock &&
840 clock.p != match_clock->p)
841 continue;
79e53945
JB
842
843 this_err = abs(clock.dot - target);
844 if (this_err < err) {
845 *best_clock = clock;
846 err = this_err;
847 }
848 }
849 }
850 }
851 }
852
853 return (err != target);
854}
855
d4906093 856static bool
a93e255f
ACO
857g4x_find_best_dpll(const intel_limit_t *limit,
858 struct intel_crtc_state *crtc_state,
ee9300bb
DV
859 int target, int refclk, intel_clock_t *match_clock,
860 intel_clock_t *best_clock)
d4906093 861{
3b1429d9 862 struct drm_device *dev = crtc_state->base.crtc->dev;
d4906093
ML
863 intel_clock_t clock;
864 int max_n;
3b1429d9 865 bool found = false;
6ba770dc
AJ
866 /* approximately equals target * 0.00585 */
867 int err_most = (target >> 8) + (target >> 9);
d4906093
ML
868
869 memset(best_clock, 0, sizeof(*best_clock));
3b1429d9
VS
870
871 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
872
d4906093 873 max_n = limit->n.max;
f77f13e2 874 /* based on hardware requirement, prefer smaller n to precision */
d4906093 875 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
f77f13e2 876 /* based on hardware requirement, prefere larger m1,m2 */
d4906093
ML
877 for (clock.m1 = limit->m1.max;
878 clock.m1 >= limit->m1.min; clock.m1--) {
879 for (clock.m2 = limit->m2.max;
880 clock.m2 >= limit->m2.min; clock.m2--) {
881 for (clock.p1 = limit->p1.max;
882 clock.p1 >= limit->p1.min; clock.p1--) {
883 int this_err;
884
dccbea3b 885 i9xx_calc_dpll_params(refclk, &clock);
1b894b59
CW
886 if (!intel_PLL_is_valid(dev, limit,
887 &clock))
d4906093 888 continue;
1b894b59
CW
889
890 this_err = abs(clock.dot - target);
d4906093
ML
891 if (this_err < err_most) {
892 *best_clock = clock;
893 err_most = this_err;
894 max_n = clock.n;
895 found = true;
896 }
897 }
898 }
899 }
900 }
2c07245f
ZW
901 return found;
902}
903
d5dd62bd
ID
904/*
905 * Check if the calculated PLL configuration is more optimal compared to the
906 * best configuration and error found so far. Return the calculated error.
907 */
908static bool vlv_PLL_is_optimal(struct drm_device *dev, int target_freq,
909 const intel_clock_t *calculated_clock,
910 const intel_clock_t *best_clock,
911 unsigned int best_error_ppm,
912 unsigned int *error_ppm)
913{
9ca3ba01
ID
914 /*
915 * For CHV ignore the error and consider only the P value.
916 * Prefer a bigger P value based on HW requirements.
917 */
918 if (IS_CHERRYVIEW(dev)) {
919 *error_ppm = 0;
920
921 return calculated_clock->p > best_clock->p;
922 }
923
24be4e46
ID
924 if (WARN_ON_ONCE(!target_freq))
925 return false;
926
d5dd62bd
ID
927 *error_ppm = div_u64(1000000ULL *
928 abs(target_freq - calculated_clock->dot),
929 target_freq);
930 /*
931 * Prefer a better P value over a better (smaller) error if the error
932 * is small. Ensure this preference for future configurations too by
933 * setting the error to 0.
934 */
935 if (*error_ppm < 100 && calculated_clock->p > best_clock->p) {
936 *error_ppm = 0;
937
938 return true;
939 }
940
941 return *error_ppm + 10 < best_error_ppm;
942}
943
a0c4da24 944static bool
a93e255f
ACO
945vlv_find_best_dpll(const intel_limit_t *limit,
946 struct intel_crtc_state *crtc_state,
ee9300bb
DV
947 int target, int refclk, intel_clock_t *match_clock,
948 intel_clock_t *best_clock)
a0c4da24 949{
a93e255f 950 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
a919ff14 951 struct drm_device *dev = crtc->base.dev;
6b4bf1c4 952 intel_clock_t clock;
69e4f900 953 unsigned int bestppm = 1000000;
27e639bf
VS
954 /* min update 19.2 MHz */
955 int max_n = min(limit->n.max, refclk / 19200);
49e497ef 956 bool found = false;
a0c4da24 957
6b4bf1c4
VS
958 target *= 5; /* fast clock */
959
960 memset(best_clock, 0, sizeof(*best_clock));
a0c4da24
JB
961
962 /* based on hardware requirement, prefer smaller n to precision */
27e639bf 963 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
811bbf05 964 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
889059d8 965 for (clock.p2 = limit->p2.p2_fast; clock.p2 >= limit->p2.p2_slow;
c1a9ae43 966 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
6b4bf1c4 967 clock.p = clock.p1 * clock.p2;
a0c4da24 968 /* based on hardware requirement, prefer bigger m1,m2 values */
6b4bf1c4 969 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max; clock.m1++) {
d5dd62bd 970 unsigned int ppm;
69e4f900 971
6b4bf1c4
VS
972 clock.m2 = DIV_ROUND_CLOSEST(target * clock.p * clock.n,
973 refclk * clock.m1);
974
dccbea3b 975 vlv_calc_dpll_params(refclk, &clock);
43b0ac53 976
f01b7962
VS
977 if (!intel_PLL_is_valid(dev, limit,
978 &clock))
43b0ac53
VS
979 continue;
980
d5dd62bd
ID
981 if (!vlv_PLL_is_optimal(dev, target,
982 &clock,
983 best_clock,
984 bestppm, &ppm))
985 continue;
6b4bf1c4 986
d5dd62bd
ID
987 *best_clock = clock;
988 bestppm = ppm;
989 found = true;
a0c4da24
JB
990 }
991 }
992 }
993 }
a0c4da24 994
49e497ef 995 return found;
a0c4da24 996}
a4fc5ed6 997
ef9348c8 998static bool
a93e255f
ACO
999chv_find_best_dpll(const intel_limit_t *limit,
1000 struct intel_crtc_state *crtc_state,
ef9348c8
CML
1001 int target, int refclk, intel_clock_t *match_clock,
1002 intel_clock_t *best_clock)
1003{
a93e255f 1004 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
a919ff14 1005 struct drm_device *dev = crtc->base.dev;
9ca3ba01 1006 unsigned int best_error_ppm;
ef9348c8
CML
1007 intel_clock_t clock;
1008 uint64_t m2;
1009 int found = false;
1010
1011 memset(best_clock, 0, sizeof(*best_clock));
9ca3ba01 1012 best_error_ppm = 1000000;
ef9348c8
CML
1013
1014 /*
1015 * Based on hardware doc, the n always set to 1, and m1 always
1016 * set to 2. If requires to support 200Mhz refclk, we need to
1017 * revisit this because n may not 1 anymore.
1018 */
1019 clock.n = 1, clock.m1 = 2;
1020 target *= 5; /* fast clock */
1021
1022 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
1023 for (clock.p2 = limit->p2.p2_fast;
1024 clock.p2 >= limit->p2.p2_slow;
1025 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
9ca3ba01 1026 unsigned int error_ppm;
ef9348c8
CML
1027
1028 clock.p = clock.p1 * clock.p2;
1029
1030 m2 = DIV_ROUND_CLOSEST_ULL(((uint64_t)target * clock.p *
1031 clock.n) << 22, refclk * clock.m1);
1032
1033 if (m2 > INT_MAX/clock.m1)
1034 continue;
1035
1036 clock.m2 = m2;
1037
dccbea3b 1038 chv_calc_dpll_params(refclk, &clock);
ef9348c8
CML
1039
1040 if (!intel_PLL_is_valid(dev, limit, &clock))
1041 continue;
1042
9ca3ba01
ID
1043 if (!vlv_PLL_is_optimal(dev, target, &clock, best_clock,
1044 best_error_ppm, &error_ppm))
1045 continue;
1046
1047 *best_clock = clock;
1048 best_error_ppm = error_ppm;
1049 found = true;
ef9348c8
CML
1050 }
1051 }
1052
1053 return found;
1054}
1055
5ab7b0b7
ID
1056bool bxt_find_best_dpll(struct intel_crtc_state *crtc_state, int target_clock,
1057 intel_clock_t *best_clock)
1058{
1059 int refclk = i9xx_get_refclk(crtc_state, 0);
1060
1061 return chv_find_best_dpll(intel_limit(crtc_state, refclk), crtc_state,
1062 target_clock, refclk, NULL, best_clock);
1063}
1064
20ddf665
VS
1065bool intel_crtc_active(struct drm_crtc *crtc)
1066{
1067 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1068
1069 /* Be paranoid as we can arrive here with only partial
1070 * state retrieved from the hardware during setup.
1071 *
241bfc38 1072 * We can ditch the adjusted_mode.crtc_clock check as soon
20ddf665
VS
1073 * as Haswell has gained clock readout/fastboot support.
1074 *
66e514c1 1075 * We can ditch the crtc->primary->fb check as soon as we can
20ddf665 1076 * properly reconstruct framebuffers.
c3d1f436
MR
1077 *
1078 * FIXME: The intel_crtc->active here should be switched to
1079 * crtc->state->active once we have proper CRTC states wired up
1080 * for atomic.
20ddf665 1081 */
c3d1f436 1082 return intel_crtc->active && crtc->primary->state->fb &&
6e3c9717 1083 intel_crtc->config->base.adjusted_mode.crtc_clock;
20ddf665
VS
1084}
1085
a5c961d1
PZ
1086enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
1087 enum pipe pipe)
1088{
1089 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
1090 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1091
6e3c9717 1092 return intel_crtc->config->cpu_transcoder;
a5c961d1
PZ
1093}
1094
fbf49ea2
VS
1095static bool pipe_dsl_stopped(struct drm_device *dev, enum pipe pipe)
1096{
1097 struct drm_i915_private *dev_priv = dev->dev_private;
1098 u32 reg = PIPEDSL(pipe);
1099 u32 line1, line2;
1100 u32 line_mask;
1101
1102 if (IS_GEN2(dev))
1103 line_mask = DSL_LINEMASK_GEN2;
1104 else
1105 line_mask = DSL_LINEMASK_GEN3;
1106
1107 line1 = I915_READ(reg) & line_mask;
6adfb1ef 1108 msleep(5);
fbf49ea2
VS
1109 line2 = I915_READ(reg) & line_mask;
1110
1111 return line1 == line2;
1112}
1113
ab7ad7f6
KP
1114/*
1115 * intel_wait_for_pipe_off - wait for pipe to turn off
575f7ab7 1116 * @crtc: crtc whose pipe to wait for
9d0498a2
JB
1117 *
1118 * After disabling a pipe, we can't wait for vblank in the usual way,
1119 * spinning on the vblank interrupt status bit, since we won't actually
1120 * see an interrupt when the pipe is disabled.
1121 *
ab7ad7f6
KP
1122 * On Gen4 and above:
1123 * wait for the pipe register state bit to turn off
1124 *
1125 * Otherwise:
1126 * wait for the display line value to settle (it usually
1127 * ends up stopping at the start of the next frame).
58e10eb9 1128 *
9d0498a2 1129 */
575f7ab7 1130static void intel_wait_for_pipe_off(struct intel_crtc *crtc)
9d0498a2 1131{
575f7ab7 1132 struct drm_device *dev = crtc->base.dev;
9d0498a2 1133 struct drm_i915_private *dev_priv = dev->dev_private;
6e3c9717 1134 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
575f7ab7 1135 enum pipe pipe = crtc->pipe;
ab7ad7f6
KP
1136
1137 if (INTEL_INFO(dev)->gen >= 4) {
702e7a56 1138 int reg = PIPECONF(cpu_transcoder);
ab7ad7f6
KP
1139
1140 /* Wait for the Pipe State to go off */
58e10eb9
CW
1141 if (wait_for((I915_READ(reg) & I965_PIPECONF_ACTIVE) == 0,
1142 100))
284637d9 1143 WARN(1, "pipe_off wait timed out\n");
ab7ad7f6 1144 } else {
ab7ad7f6 1145 /* Wait for the display line to settle */
fbf49ea2 1146 if (wait_for(pipe_dsl_stopped(dev, pipe), 100))
284637d9 1147 WARN(1, "pipe_off wait timed out\n");
ab7ad7f6 1148 }
79e53945
JB
1149}
1150
b24e7179
JB
1151static const char *state_string(bool enabled)
1152{
1153 return enabled ? "on" : "off";
1154}
1155
1156/* Only for pre-ILK configs */
55607e8a
DV
1157void assert_pll(struct drm_i915_private *dev_priv,
1158 enum pipe pipe, bool state)
b24e7179
JB
1159{
1160 int reg;
1161 u32 val;
1162 bool cur_state;
1163
1164 reg = DPLL(pipe);
1165 val = I915_READ(reg);
1166 cur_state = !!(val & DPLL_VCO_ENABLE);
e2c719b7 1167 I915_STATE_WARN(cur_state != state,
b24e7179
JB
1168 "PLL state assertion failure (expected %s, current %s)\n",
1169 state_string(state), state_string(cur_state));
1170}
b24e7179 1171
23538ef1
JN
1172/* XXX: the dsi pll is shared between MIPI DSI ports */
1173static void assert_dsi_pll(struct drm_i915_private *dev_priv, bool state)
1174{
1175 u32 val;
1176 bool cur_state;
1177
a580516d 1178 mutex_lock(&dev_priv->sb_lock);
23538ef1 1179 val = vlv_cck_read(dev_priv, CCK_REG_DSI_PLL_CONTROL);
a580516d 1180 mutex_unlock(&dev_priv->sb_lock);
23538ef1
JN
1181
1182 cur_state = val & DSI_PLL_VCO_EN;
e2c719b7 1183 I915_STATE_WARN(cur_state != state,
23538ef1
JN
1184 "DSI PLL state assertion failure (expected %s, current %s)\n",
1185 state_string(state), state_string(cur_state));
1186}
1187#define assert_dsi_pll_enabled(d) assert_dsi_pll(d, true)
1188#define assert_dsi_pll_disabled(d) assert_dsi_pll(d, false)
1189
55607e8a 1190struct intel_shared_dpll *
e2b78267
DV
1191intel_crtc_to_shared_dpll(struct intel_crtc *crtc)
1192{
1193 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
1194
6e3c9717 1195 if (crtc->config->shared_dpll < 0)
e2b78267
DV
1196 return NULL;
1197
6e3c9717 1198 return &dev_priv->shared_dplls[crtc->config->shared_dpll];
e2b78267
DV
1199}
1200
040484af 1201/* For ILK+ */
55607e8a
DV
1202void assert_shared_dpll(struct drm_i915_private *dev_priv,
1203 struct intel_shared_dpll *pll,
1204 bool state)
040484af 1205{
040484af 1206 bool cur_state;
5358901f 1207 struct intel_dpll_hw_state hw_state;
040484af 1208
92b27b08 1209 if (WARN (!pll,
46edb027 1210 "asserting DPLL %s with no DPLL\n", state_string(state)))
ee7b9f93 1211 return;
ee7b9f93 1212
5358901f 1213 cur_state = pll->get_hw_state(dev_priv, pll, &hw_state);
e2c719b7 1214 I915_STATE_WARN(cur_state != state,
5358901f
DV
1215 "%s assertion failure (expected %s, current %s)\n",
1216 pll->name, state_string(state), state_string(cur_state));
040484af 1217}
040484af
JB
1218
1219static void assert_fdi_tx(struct drm_i915_private *dev_priv,
1220 enum pipe pipe, bool state)
1221{
1222 int reg;
1223 u32 val;
1224 bool cur_state;
ad80a810
PZ
1225 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1226 pipe);
040484af 1227
affa9354
PZ
1228 if (HAS_DDI(dev_priv->dev)) {
1229 /* DDI does not have a specific FDI_TX register */
ad80a810 1230 reg = TRANS_DDI_FUNC_CTL(cpu_transcoder);
bf507ef7 1231 val = I915_READ(reg);
ad80a810 1232 cur_state = !!(val & TRANS_DDI_FUNC_ENABLE);
bf507ef7
ED
1233 } else {
1234 reg = FDI_TX_CTL(pipe);
1235 val = I915_READ(reg);
1236 cur_state = !!(val & FDI_TX_ENABLE);
1237 }
e2c719b7 1238 I915_STATE_WARN(cur_state != state,
040484af
JB
1239 "FDI TX state assertion failure (expected %s, current %s)\n",
1240 state_string(state), state_string(cur_state));
1241}
1242#define assert_fdi_tx_enabled(d, p) assert_fdi_tx(d, p, true)
1243#define assert_fdi_tx_disabled(d, p) assert_fdi_tx(d, p, false)
1244
1245static void assert_fdi_rx(struct drm_i915_private *dev_priv,
1246 enum pipe pipe, bool state)
1247{
1248 int reg;
1249 u32 val;
1250 bool cur_state;
1251
d63fa0dc
PZ
1252 reg = FDI_RX_CTL(pipe);
1253 val = I915_READ(reg);
1254 cur_state = !!(val & FDI_RX_ENABLE);
e2c719b7 1255 I915_STATE_WARN(cur_state != state,
040484af
JB
1256 "FDI RX state assertion failure (expected %s, current %s)\n",
1257 state_string(state), state_string(cur_state));
1258}
1259#define assert_fdi_rx_enabled(d, p) assert_fdi_rx(d, p, true)
1260#define assert_fdi_rx_disabled(d, p) assert_fdi_rx(d, p, false)
1261
1262static void assert_fdi_tx_pll_enabled(struct drm_i915_private *dev_priv,
1263 enum pipe pipe)
1264{
1265 int reg;
1266 u32 val;
1267
1268 /* ILK FDI PLL is always enabled */
3d13ef2e 1269 if (INTEL_INFO(dev_priv->dev)->gen == 5)
040484af
JB
1270 return;
1271
bf507ef7 1272 /* On Haswell, DDI ports are responsible for the FDI PLL setup */
affa9354 1273 if (HAS_DDI(dev_priv->dev))
bf507ef7
ED
1274 return;
1275
040484af
JB
1276 reg = FDI_TX_CTL(pipe);
1277 val = I915_READ(reg);
e2c719b7 1278 I915_STATE_WARN(!(val & FDI_TX_PLL_ENABLE), "FDI TX PLL assertion failure, should be active but is disabled\n");
040484af
JB
1279}
1280
55607e8a
DV
1281void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
1282 enum pipe pipe, bool state)
040484af
JB
1283{
1284 int reg;
1285 u32 val;
55607e8a 1286 bool cur_state;
040484af
JB
1287
1288 reg = FDI_RX_CTL(pipe);
1289 val = I915_READ(reg);
55607e8a 1290 cur_state = !!(val & FDI_RX_PLL_ENABLE);
e2c719b7 1291 I915_STATE_WARN(cur_state != state,
55607e8a
DV
1292 "FDI RX PLL assertion failure (expected %s, current %s)\n",
1293 state_string(state), state_string(cur_state));
040484af
JB
1294}
1295
b680c37a
DV
1296void assert_panel_unlocked(struct drm_i915_private *dev_priv,
1297 enum pipe pipe)
ea0760cf 1298{
bedd4dba
JN
1299 struct drm_device *dev = dev_priv->dev;
1300 int pp_reg;
ea0760cf
JB
1301 u32 val;
1302 enum pipe panel_pipe = PIPE_A;
0de3b485 1303 bool locked = true;
ea0760cf 1304
bedd4dba
JN
1305 if (WARN_ON(HAS_DDI(dev)))
1306 return;
1307
1308 if (HAS_PCH_SPLIT(dev)) {
1309 u32 port_sel;
1310
ea0760cf 1311 pp_reg = PCH_PP_CONTROL;
bedd4dba
JN
1312 port_sel = I915_READ(PCH_PP_ON_DELAYS) & PANEL_PORT_SELECT_MASK;
1313
1314 if (port_sel == PANEL_PORT_SELECT_LVDS &&
1315 I915_READ(PCH_LVDS) & LVDS_PIPEB_SELECT)
1316 panel_pipe = PIPE_B;
1317 /* XXX: else fix for eDP */
1318 } else if (IS_VALLEYVIEW(dev)) {
1319 /* presumably write lock depends on pipe, not port select */
1320 pp_reg = VLV_PIPE_PP_CONTROL(pipe);
1321 panel_pipe = pipe;
ea0760cf
JB
1322 } else {
1323 pp_reg = PP_CONTROL;
bedd4dba
JN
1324 if (I915_READ(LVDS) & LVDS_PIPEB_SELECT)
1325 panel_pipe = PIPE_B;
ea0760cf
JB
1326 }
1327
1328 val = I915_READ(pp_reg);
1329 if (!(val & PANEL_POWER_ON) ||
ec49ba2d 1330 ((val & PANEL_UNLOCK_MASK) == PANEL_UNLOCK_REGS))
ea0760cf
JB
1331 locked = false;
1332
e2c719b7 1333 I915_STATE_WARN(panel_pipe == pipe && locked,
ea0760cf 1334 "panel assertion failure, pipe %c regs locked\n",
9db4a9c7 1335 pipe_name(pipe));
ea0760cf
JB
1336}
1337
93ce0ba6
JN
1338static void assert_cursor(struct drm_i915_private *dev_priv,
1339 enum pipe pipe, bool state)
1340{
1341 struct drm_device *dev = dev_priv->dev;
1342 bool cur_state;
1343
d9d82081 1344 if (IS_845G(dev) || IS_I865G(dev))
0b87c24e 1345 cur_state = I915_READ(CURCNTR(PIPE_A)) & CURSOR_ENABLE;
d9d82081 1346 else
5efb3e28 1347 cur_state = I915_READ(CURCNTR(pipe)) & CURSOR_MODE;
93ce0ba6 1348
e2c719b7 1349 I915_STATE_WARN(cur_state != state,
93ce0ba6
JN
1350 "cursor on pipe %c assertion failure (expected %s, current %s)\n",
1351 pipe_name(pipe), state_string(state), state_string(cur_state));
1352}
1353#define assert_cursor_enabled(d, p) assert_cursor(d, p, true)
1354#define assert_cursor_disabled(d, p) assert_cursor(d, p, false)
1355
b840d907
JB
1356void assert_pipe(struct drm_i915_private *dev_priv,
1357 enum pipe pipe, bool state)
b24e7179
JB
1358{
1359 int reg;
1360 u32 val;
63d7bbe9 1361 bool cur_state;
702e7a56
PZ
1362 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1363 pipe);
b24e7179 1364
b6b5d049
VS
1365 /* if we need the pipe quirk it must be always on */
1366 if ((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
1367 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
8e636784
DV
1368 state = true;
1369
f458ebbc 1370 if (!intel_display_power_is_enabled(dev_priv,
b97186f0 1371 POWER_DOMAIN_TRANSCODER(cpu_transcoder))) {
69310161
PZ
1372 cur_state = false;
1373 } else {
1374 reg = PIPECONF(cpu_transcoder);
1375 val = I915_READ(reg);
1376 cur_state = !!(val & PIPECONF_ENABLE);
1377 }
1378
e2c719b7 1379 I915_STATE_WARN(cur_state != state,
63d7bbe9 1380 "pipe %c assertion failure (expected %s, current %s)\n",
9db4a9c7 1381 pipe_name(pipe), state_string(state), state_string(cur_state));
b24e7179
JB
1382}
1383
931872fc
CW
1384static void assert_plane(struct drm_i915_private *dev_priv,
1385 enum plane plane, bool state)
b24e7179
JB
1386{
1387 int reg;
1388 u32 val;
931872fc 1389 bool cur_state;
b24e7179
JB
1390
1391 reg = DSPCNTR(plane);
1392 val = I915_READ(reg);
931872fc 1393 cur_state = !!(val & DISPLAY_PLANE_ENABLE);
e2c719b7 1394 I915_STATE_WARN(cur_state != state,
931872fc
CW
1395 "plane %c assertion failure (expected %s, current %s)\n",
1396 plane_name(plane), state_string(state), state_string(cur_state));
b24e7179
JB
1397}
1398
931872fc
CW
1399#define assert_plane_enabled(d, p) assert_plane(d, p, true)
1400#define assert_plane_disabled(d, p) assert_plane(d, p, false)
1401
b24e7179
JB
1402static void assert_planes_disabled(struct drm_i915_private *dev_priv,
1403 enum pipe pipe)
1404{
653e1026 1405 struct drm_device *dev = dev_priv->dev;
b24e7179
JB
1406 int reg, i;
1407 u32 val;
1408 int cur_pipe;
1409
653e1026
VS
1410 /* Primary planes are fixed to pipes on gen4+ */
1411 if (INTEL_INFO(dev)->gen >= 4) {
28c05794
AJ
1412 reg = DSPCNTR(pipe);
1413 val = I915_READ(reg);
e2c719b7 1414 I915_STATE_WARN(val & DISPLAY_PLANE_ENABLE,
28c05794
AJ
1415 "plane %c assertion failure, should be disabled but not\n",
1416 plane_name(pipe));
19ec1358 1417 return;
28c05794 1418 }
19ec1358 1419
b24e7179 1420 /* Need to check both planes against the pipe */
055e393f 1421 for_each_pipe(dev_priv, i) {
b24e7179
JB
1422 reg = DSPCNTR(i);
1423 val = I915_READ(reg);
1424 cur_pipe = (val & DISPPLANE_SEL_PIPE_MASK) >>
1425 DISPPLANE_SEL_PIPE_SHIFT;
e2c719b7 1426 I915_STATE_WARN((val & DISPLAY_PLANE_ENABLE) && pipe == cur_pipe,
9db4a9c7
JB
1427 "plane %c assertion failure, should be off on pipe %c but is still active\n",
1428 plane_name(i), pipe_name(pipe));
b24e7179
JB
1429 }
1430}
1431
19332d7a
JB
1432static void assert_sprites_disabled(struct drm_i915_private *dev_priv,
1433 enum pipe pipe)
1434{
20674eef 1435 struct drm_device *dev = dev_priv->dev;
1fe47785 1436 int reg, sprite;
19332d7a
JB
1437 u32 val;
1438
7feb8b88 1439 if (INTEL_INFO(dev)->gen >= 9) {
3bdcfc0c 1440 for_each_sprite(dev_priv, pipe, sprite) {
7feb8b88 1441 val = I915_READ(PLANE_CTL(pipe, sprite));
e2c719b7 1442 I915_STATE_WARN(val & PLANE_CTL_ENABLE,
7feb8b88
DL
1443 "plane %d assertion failure, should be off on pipe %c but is still active\n",
1444 sprite, pipe_name(pipe));
1445 }
1446 } else if (IS_VALLEYVIEW(dev)) {
3bdcfc0c 1447 for_each_sprite(dev_priv, pipe, sprite) {
1fe47785 1448 reg = SPCNTR(pipe, sprite);
20674eef 1449 val = I915_READ(reg);
e2c719b7 1450 I915_STATE_WARN(val & SP_ENABLE,
20674eef 1451 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
1fe47785 1452 sprite_name(pipe, sprite), pipe_name(pipe));
20674eef
VS
1453 }
1454 } else if (INTEL_INFO(dev)->gen >= 7) {
1455 reg = SPRCTL(pipe);
19332d7a 1456 val = I915_READ(reg);
e2c719b7 1457 I915_STATE_WARN(val & SPRITE_ENABLE,
06da8da2 1458 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
20674eef
VS
1459 plane_name(pipe), pipe_name(pipe));
1460 } else if (INTEL_INFO(dev)->gen >= 5) {
1461 reg = DVSCNTR(pipe);
19332d7a 1462 val = I915_READ(reg);
e2c719b7 1463 I915_STATE_WARN(val & DVS_ENABLE,
06da8da2 1464 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
20674eef 1465 plane_name(pipe), pipe_name(pipe));
19332d7a
JB
1466 }
1467}
1468
08c71e5e
VS
1469static void assert_vblank_disabled(struct drm_crtc *crtc)
1470{
e2c719b7 1471 if (I915_STATE_WARN_ON(drm_crtc_vblank_get(crtc) == 0))
08c71e5e
VS
1472 drm_crtc_vblank_put(crtc);
1473}
1474
89eff4be 1475static void ibx_assert_pch_refclk_enabled(struct drm_i915_private *dev_priv)
92f2584a
JB
1476{
1477 u32 val;
1478 bool enabled;
1479
e2c719b7 1480 I915_STATE_WARN_ON(!(HAS_PCH_IBX(dev_priv->dev) || HAS_PCH_CPT(dev_priv->dev)));
9d82aa17 1481
92f2584a
JB
1482 val = I915_READ(PCH_DREF_CONTROL);
1483 enabled = !!(val & (DREF_SSC_SOURCE_MASK | DREF_NONSPREAD_SOURCE_MASK |
1484 DREF_SUPERSPREAD_SOURCE_MASK));
e2c719b7 1485 I915_STATE_WARN(!enabled, "PCH refclk assertion failure, should be active but is disabled\n");
92f2584a
JB
1486}
1487
ab9412ba
DV
1488static void assert_pch_transcoder_disabled(struct drm_i915_private *dev_priv,
1489 enum pipe pipe)
92f2584a
JB
1490{
1491 int reg;
1492 u32 val;
1493 bool enabled;
1494
ab9412ba 1495 reg = PCH_TRANSCONF(pipe);
92f2584a
JB
1496 val = I915_READ(reg);
1497 enabled = !!(val & TRANS_ENABLE);
e2c719b7 1498 I915_STATE_WARN(enabled,
9db4a9c7
JB
1499 "transcoder assertion failed, should be off on pipe %c but is still active\n",
1500 pipe_name(pipe));
92f2584a
JB
1501}
1502
4e634389
KP
1503static bool dp_pipe_enabled(struct drm_i915_private *dev_priv,
1504 enum pipe pipe, u32 port_sel, u32 val)
f0575e92
KP
1505{
1506 if ((val & DP_PORT_EN) == 0)
1507 return false;
1508
1509 if (HAS_PCH_CPT(dev_priv->dev)) {
1510 u32 trans_dp_ctl_reg = TRANS_DP_CTL(pipe);
1511 u32 trans_dp_ctl = I915_READ(trans_dp_ctl_reg);
1512 if ((trans_dp_ctl & TRANS_DP_PORT_SEL_MASK) != port_sel)
1513 return false;
44f37d1f
CML
1514 } else if (IS_CHERRYVIEW(dev_priv->dev)) {
1515 if ((val & DP_PIPE_MASK_CHV) != DP_PIPE_SELECT_CHV(pipe))
1516 return false;
f0575e92
KP
1517 } else {
1518 if ((val & DP_PIPE_MASK) != (pipe << 30))
1519 return false;
1520 }
1521 return true;
1522}
1523
1519b995
KP
1524static bool hdmi_pipe_enabled(struct drm_i915_private *dev_priv,
1525 enum pipe pipe, u32 val)
1526{
dc0fa718 1527 if ((val & SDVO_ENABLE) == 0)
1519b995
KP
1528 return false;
1529
1530 if (HAS_PCH_CPT(dev_priv->dev)) {
dc0fa718 1531 if ((val & SDVO_PIPE_SEL_MASK_CPT) != SDVO_PIPE_SEL_CPT(pipe))
1519b995 1532 return false;
44f37d1f
CML
1533 } else if (IS_CHERRYVIEW(dev_priv->dev)) {
1534 if ((val & SDVO_PIPE_SEL_MASK_CHV) != SDVO_PIPE_SEL_CHV(pipe))
1535 return false;
1519b995 1536 } else {
dc0fa718 1537 if ((val & SDVO_PIPE_SEL_MASK) != SDVO_PIPE_SEL(pipe))
1519b995
KP
1538 return false;
1539 }
1540 return true;
1541}
1542
1543static bool lvds_pipe_enabled(struct drm_i915_private *dev_priv,
1544 enum pipe pipe, u32 val)
1545{
1546 if ((val & LVDS_PORT_EN) == 0)
1547 return false;
1548
1549 if (HAS_PCH_CPT(dev_priv->dev)) {
1550 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1551 return false;
1552 } else {
1553 if ((val & LVDS_PIPE_MASK) != LVDS_PIPE(pipe))
1554 return false;
1555 }
1556 return true;
1557}
1558
1559static bool adpa_pipe_enabled(struct drm_i915_private *dev_priv,
1560 enum pipe pipe, u32 val)
1561{
1562 if ((val & ADPA_DAC_ENABLE) == 0)
1563 return false;
1564 if (HAS_PCH_CPT(dev_priv->dev)) {
1565 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1566 return false;
1567 } else {
1568 if ((val & ADPA_PIPE_SELECT_MASK) != ADPA_PIPE_SELECT(pipe))
1569 return false;
1570 }
1571 return true;
1572}
1573
291906f1 1574static void assert_pch_dp_disabled(struct drm_i915_private *dev_priv,
f0575e92 1575 enum pipe pipe, int reg, u32 port_sel)
291906f1 1576{
47a05eca 1577 u32 val = I915_READ(reg);
e2c719b7 1578 I915_STATE_WARN(dp_pipe_enabled(dev_priv, pipe, port_sel, val),
291906f1 1579 "PCH DP (0x%08x) enabled on transcoder %c, should be disabled\n",
9db4a9c7 1580 reg, pipe_name(pipe));
de9a35ab 1581
e2c719b7 1582 I915_STATE_WARN(HAS_PCH_IBX(dev_priv->dev) && (val & DP_PORT_EN) == 0
75c5da27 1583 && (val & DP_PIPEB_SELECT),
de9a35ab 1584 "IBX PCH dp port still using transcoder B\n");
291906f1
JB
1585}
1586
1587static void assert_pch_hdmi_disabled(struct drm_i915_private *dev_priv,
1588 enum pipe pipe, int reg)
1589{
47a05eca 1590 u32 val = I915_READ(reg);
e2c719b7 1591 I915_STATE_WARN(hdmi_pipe_enabled(dev_priv, pipe, val),
23c99e77 1592 "PCH HDMI (0x%08x) enabled on transcoder %c, should be disabled\n",
9db4a9c7 1593 reg, pipe_name(pipe));
de9a35ab 1594
e2c719b7 1595 I915_STATE_WARN(HAS_PCH_IBX(dev_priv->dev) && (val & SDVO_ENABLE) == 0
75c5da27 1596 && (val & SDVO_PIPE_B_SELECT),
de9a35ab 1597 "IBX PCH hdmi port still using transcoder B\n");
291906f1
JB
1598}
1599
1600static void assert_pch_ports_disabled(struct drm_i915_private *dev_priv,
1601 enum pipe pipe)
1602{
1603 int reg;
1604 u32 val;
291906f1 1605
f0575e92
KP
1606 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_B, TRANS_DP_PORT_SEL_B);
1607 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_C, TRANS_DP_PORT_SEL_C);
1608 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_D, TRANS_DP_PORT_SEL_D);
291906f1
JB
1609
1610 reg = PCH_ADPA;
1611 val = I915_READ(reg);
e2c719b7 1612 I915_STATE_WARN(adpa_pipe_enabled(dev_priv, pipe, val),
291906f1 1613 "PCH VGA enabled on transcoder %c, should be disabled\n",
9db4a9c7 1614 pipe_name(pipe));
291906f1
JB
1615
1616 reg = PCH_LVDS;
1617 val = I915_READ(reg);
e2c719b7 1618 I915_STATE_WARN(lvds_pipe_enabled(dev_priv, pipe, val),
291906f1 1619 "PCH LVDS enabled on transcoder %c, should be disabled\n",
9db4a9c7 1620 pipe_name(pipe));
291906f1 1621
e2debe91
PZ
1622 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIB);
1623 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIC);
1624 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMID);
291906f1
JB
1625}
1626
d288f65f 1627static void vlv_enable_pll(struct intel_crtc *crtc,
5cec258b 1628 const struct intel_crtc_state *pipe_config)
87442f73 1629{
426115cf
DV
1630 struct drm_device *dev = crtc->base.dev;
1631 struct drm_i915_private *dev_priv = dev->dev_private;
1632 int reg = DPLL(crtc->pipe);
d288f65f 1633 u32 dpll = pipe_config->dpll_hw_state.dpll;
87442f73 1634
426115cf 1635 assert_pipe_disabled(dev_priv, crtc->pipe);
87442f73
DV
1636
1637 /* No really, not for ILK+ */
1638 BUG_ON(!IS_VALLEYVIEW(dev_priv->dev));
1639
1640 /* PLL is protected by panel, make sure we can write it */
6a9e7363 1641 if (IS_MOBILE(dev_priv->dev))
426115cf 1642 assert_panel_unlocked(dev_priv, crtc->pipe);
87442f73 1643
426115cf
DV
1644 I915_WRITE(reg, dpll);
1645 POSTING_READ(reg);
1646 udelay(150);
1647
1648 if (wait_for(((I915_READ(reg) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
1649 DRM_ERROR("DPLL %d failed to lock\n", crtc->pipe);
1650
d288f65f 1651 I915_WRITE(DPLL_MD(crtc->pipe), pipe_config->dpll_hw_state.dpll_md);
426115cf 1652 POSTING_READ(DPLL_MD(crtc->pipe));
87442f73
DV
1653
1654 /* We do this three times for luck */
426115cf 1655 I915_WRITE(reg, dpll);
87442f73
DV
1656 POSTING_READ(reg);
1657 udelay(150); /* wait for warmup */
426115cf 1658 I915_WRITE(reg, dpll);
87442f73
DV
1659 POSTING_READ(reg);
1660 udelay(150); /* wait for warmup */
426115cf 1661 I915_WRITE(reg, dpll);
87442f73
DV
1662 POSTING_READ(reg);
1663 udelay(150); /* wait for warmup */
1664}
1665
d288f65f 1666static void chv_enable_pll(struct intel_crtc *crtc,
5cec258b 1667 const struct intel_crtc_state *pipe_config)
9d556c99
CML
1668{
1669 struct drm_device *dev = crtc->base.dev;
1670 struct drm_i915_private *dev_priv = dev->dev_private;
1671 int pipe = crtc->pipe;
1672 enum dpio_channel port = vlv_pipe_to_channel(pipe);
9d556c99
CML
1673 u32 tmp;
1674
1675 assert_pipe_disabled(dev_priv, crtc->pipe);
1676
1677 BUG_ON(!IS_CHERRYVIEW(dev_priv->dev));
1678
a580516d 1679 mutex_lock(&dev_priv->sb_lock);
9d556c99
CML
1680
1681 /* Enable back the 10bit clock to display controller */
1682 tmp = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1683 tmp |= DPIO_DCLKP_EN;
1684 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), tmp);
1685
54433e91
VS
1686 mutex_unlock(&dev_priv->sb_lock);
1687
9d556c99
CML
1688 /*
1689 * Need to wait > 100ns between dclkp clock enable bit and PLL enable.
1690 */
1691 udelay(1);
1692
1693 /* Enable PLL */
d288f65f 1694 I915_WRITE(DPLL(pipe), pipe_config->dpll_hw_state.dpll);
9d556c99
CML
1695
1696 /* Check PLL is locked */
a11b0703 1697 if (wait_for(((I915_READ(DPLL(pipe)) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
9d556c99
CML
1698 DRM_ERROR("PLL %d failed to lock\n", pipe);
1699
a11b0703 1700 /* not sure when this should be written */
d288f65f 1701 I915_WRITE(DPLL_MD(pipe), pipe_config->dpll_hw_state.dpll_md);
a11b0703 1702 POSTING_READ(DPLL_MD(pipe));
9d556c99
CML
1703}
1704
1c4e0274
VS
1705static int intel_num_dvo_pipes(struct drm_device *dev)
1706{
1707 struct intel_crtc *crtc;
1708 int count = 0;
1709
1710 for_each_intel_crtc(dev, crtc)
3538b9df 1711 count += crtc->base.state->active &&
409ee761 1712 intel_pipe_has_type(crtc, INTEL_OUTPUT_DVO);
1c4e0274
VS
1713
1714 return count;
1715}
1716
66e3d5c0 1717static void i9xx_enable_pll(struct intel_crtc *crtc)
63d7bbe9 1718{
66e3d5c0
DV
1719 struct drm_device *dev = crtc->base.dev;
1720 struct drm_i915_private *dev_priv = dev->dev_private;
1721 int reg = DPLL(crtc->pipe);
6e3c9717 1722 u32 dpll = crtc->config->dpll_hw_state.dpll;
63d7bbe9 1723
66e3d5c0 1724 assert_pipe_disabled(dev_priv, crtc->pipe);
58c6eaa2 1725
63d7bbe9 1726 /* No really, not for ILK+ */
3d13ef2e 1727 BUG_ON(INTEL_INFO(dev)->gen >= 5);
63d7bbe9
JB
1728
1729 /* PLL is protected by panel, make sure we can write it */
66e3d5c0
DV
1730 if (IS_MOBILE(dev) && !IS_I830(dev))
1731 assert_panel_unlocked(dev_priv, crtc->pipe);
63d7bbe9 1732
1c4e0274
VS
1733 /* Enable DVO 2x clock on both PLLs if necessary */
1734 if (IS_I830(dev) && intel_num_dvo_pipes(dev) > 0) {
1735 /*
1736 * It appears to be important that we don't enable this
1737 * for the current pipe before otherwise configuring the
1738 * PLL. No idea how this should be handled if multiple
1739 * DVO outputs are enabled simultaneosly.
1740 */
1741 dpll |= DPLL_DVO_2X_MODE;
1742 I915_WRITE(DPLL(!crtc->pipe),
1743 I915_READ(DPLL(!crtc->pipe)) | DPLL_DVO_2X_MODE);
1744 }
66e3d5c0
DV
1745
1746 /* Wait for the clocks to stabilize. */
1747 POSTING_READ(reg);
1748 udelay(150);
1749
1750 if (INTEL_INFO(dev)->gen >= 4) {
1751 I915_WRITE(DPLL_MD(crtc->pipe),
6e3c9717 1752 crtc->config->dpll_hw_state.dpll_md);
66e3d5c0
DV
1753 } else {
1754 /* The pixel multiplier can only be updated once the
1755 * DPLL is enabled and the clocks are stable.
1756 *
1757 * So write it again.
1758 */
1759 I915_WRITE(reg, dpll);
1760 }
63d7bbe9
JB
1761
1762 /* We do this three times for luck */
66e3d5c0 1763 I915_WRITE(reg, dpll);
63d7bbe9
JB
1764 POSTING_READ(reg);
1765 udelay(150); /* wait for warmup */
66e3d5c0 1766 I915_WRITE(reg, dpll);
63d7bbe9
JB
1767 POSTING_READ(reg);
1768 udelay(150); /* wait for warmup */
66e3d5c0 1769 I915_WRITE(reg, dpll);
63d7bbe9
JB
1770 POSTING_READ(reg);
1771 udelay(150); /* wait for warmup */
1772}
1773
1774/**
50b44a44 1775 * i9xx_disable_pll - disable a PLL
63d7bbe9
JB
1776 * @dev_priv: i915 private structure
1777 * @pipe: pipe PLL to disable
1778 *
1779 * Disable the PLL for @pipe, making sure the pipe is off first.
1780 *
1781 * Note! This is for pre-ILK only.
1782 */
1c4e0274 1783static void i9xx_disable_pll(struct intel_crtc *crtc)
63d7bbe9 1784{
1c4e0274
VS
1785 struct drm_device *dev = crtc->base.dev;
1786 struct drm_i915_private *dev_priv = dev->dev_private;
1787 enum pipe pipe = crtc->pipe;
1788
1789 /* Disable DVO 2x clock on both PLLs if necessary */
1790 if (IS_I830(dev) &&
409ee761 1791 intel_pipe_has_type(crtc, INTEL_OUTPUT_DVO) &&
3538b9df 1792 !intel_num_dvo_pipes(dev)) {
1c4e0274
VS
1793 I915_WRITE(DPLL(PIPE_B),
1794 I915_READ(DPLL(PIPE_B)) & ~DPLL_DVO_2X_MODE);
1795 I915_WRITE(DPLL(PIPE_A),
1796 I915_READ(DPLL(PIPE_A)) & ~DPLL_DVO_2X_MODE);
1797 }
1798
b6b5d049
VS
1799 /* Don't disable pipe or pipe PLLs if needed */
1800 if ((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
1801 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
63d7bbe9
JB
1802 return;
1803
1804 /* Make sure the pipe isn't still relying on us */
1805 assert_pipe_disabled(dev_priv, pipe);
1806
b8afb911 1807 I915_WRITE(DPLL(pipe), DPLL_VGA_MODE_DIS);
50b44a44 1808 POSTING_READ(DPLL(pipe));
63d7bbe9
JB
1809}
1810
f6071166
JB
1811static void vlv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1812{
b8afb911 1813 u32 val;
f6071166
JB
1814
1815 /* Make sure the pipe isn't still relying on us */
1816 assert_pipe_disabled(dev_priv, pipe);
1817
e5cbfbfb
ID
1818 /*
1819 * Leave integrated clock source and reference clock enabled for pipe B.
1820 * The latter is needed for VGA hotplug / manual detection.
1821 */
b8afb911 1822 val = DPLL_VGA_MODE_DIS;
f6071166 1823 if (pipe == PIPE_B)
60bfe44f 1824 val = DPLL_INTEGRATED_CRI_CLK_VLV | DPLL_REF_CLK_ENABLE_VLV;
f6071166
JB
1825 I915_WRITE(DPLL(pipe), val);
1826 POSTING_READ(DPLL(pipe));
076ed3b2
CML
1827
1828}
1829
1830static void chv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1831{
d752048d 1832 enum dpio_channel port = vlv_pipe_to_channel(pipe);
076ed3b2
CML
1833 u32 val;
1834
a11b0703
VS
1835 /* Make sure the pipe isn't still relying on us */
1836 assert_pipe_disabled(dev_priv, pipe);
076ed3b2 1837
a11b0703 1838 /* Set PLL en = 0 */
60bfe44f
VS
1839 val = DPLL_SSC_REF_CLK_CHV |
1840 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS;
a11b0703
VS
1841 if (pipe != PIPE_A)
1842 val |= DPLL_INTEGRATED_CRI_CLK_VLV;
1843 I915_WRITE(DPLL(pipe), val);
1844 POSTING_READ(DPLL(pipe));
d752048d 1845
a580516d 1846 mutex_lock(&dev_priv->sb_lock);
d752048d
VS
1847
1848 /* Disable 10bit clock to display controller */
1849 val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1850 val &= ~DPIO_DCLKP_EN;
1851 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), val);
1852
a580516d 1853 mutex_unlock(&dev_priv->sb_lock);
f6071166
JB
1854}
1855
e4607fcf 1856void vlv_wait_port_ready(struct drm_i915_private *dev_priv,
9b6de0a1
VS
1857 struct intel_digital_port *dport,
1858 unsigned int expected_mask)
89b667f8
JB
1859{
1860 u32 port_mask;
00fc31b7 1861 int dpll_reg;
89b667f8 1862
e4607fcf
CML
1863 switch (dport->port) {
1864 case PORT_B:
89b667f8 1865 port_mask = DPLL_PORTB_READY_MASK;
00fc31b7 1866 dpll_reg = DPLL(0);
e4607fcf
CML
1867 break;
1868 case PORT_C:
89b667f8 1869 port_mask = DPLL_PORTC_READY_MASK;
00fc31b7 1870 dpll_reg = DPLL(0);
9b6de0a1 1871 expected_mask <<= 4;
00fc31b7
CML
1872 break;
1873 case PORT_D:
1874 port_mask = DPLL_PORTD_READY_MASK;
1875 dpll_reg = DPIO_PHY_STATUS;
e4607fcf
CML
1876 break;
1877 default:
1878 BUG();
1879 }
89b667f8 1880
9b6de0a1
VS
1881 if (wait_for((I915_READ(dpll_reg) & port_mask) == expected_mask, 1000))
1882 WARN(1, "timed out waiting for port %c ready: got 0x%x, expected 0x%x\n",
1883 port_name(dport->port), I915_READ(dpll_reg) & port_mask, expected_mask);
89b667f8
JB
1884}
1885
b14b1055
DV
1886static void intel_prepare_shared_dpll(struct intel_crtc *crtc)
1887{
1888 struct drm_device *dev = crtc->base.dev;
1889 struct drm_i915_private *dev_priv = dev->dev_private;
1890 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
1891
be19f0ff
CW
1892 if (WARN_ON(pll == NULL))
1893 return;
1894
3e369b76 1895 WARN_ON(!pll->config.crtc_mask);
b14b1055
DV
1896 if (pll->active == 0) {
1897 DRM_DEBUG_DRIVER("setting up %s\n", pll->name);
1898 WARN_ON(pll->on);
1899 assert_shared_dpll_disabled(dev_priv, pll);
1900
1901 pll->mode_set(dev_priv, pll);
1902 }
1903}
1904
92f2584a 1905/**
85b3894f 1906 * intel_enable_shared_dpll - enable PCH PLL
92f2584a
JB
1907 * @dev_priv: i915 private structure
1908 * @pipe: pipe PLL to enable
1909 *
1910 * The PCH PLL needs to be enabled before the PCH transcoder, since it
1911 * drives the transcoder clock.
1912 */
85b3894f 1913static void intel_enable_shared_dpll(struct intel_crtc *crtc)
92f2584a 1914{
3d13ef2e
DL
1915 struct drm_device *dev = crtc->base.dev;
1916 struct drm_i915_private *dev_priv = dev->dev_private;
e2b78267 1917 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
92f2584a 1918
87a875bb 1919 if (WARN_ON(pll == NULL))
48da64a8
CW
1920 return;
1921
3e369b76 1922 if (WARN_ON(pll->config.crtc_mask == 0))
48da64a8 1923 return;
ee7b9f93 1924
74dd6928 1925 DRM_DEBUG_KMS("enable %s (active %d, on? %d) for crtc %d\n",
46edb027 1926 pll->name, pll->active, pll->on,
e2b78267 1927 crtc->base.base.id);
92f2584a 1928
cdbd2316
DV
1929 if (pll->active++) {
1930 WARN_ON(!pll->on);
e9d6944e 1931 assert_shared_dpll_enabled(dev_priv, pll);
ee7b9f93
JB
1932 return;
1933 }
f4a091c7 1934 WARN_ON(pll->on);
ee7b9f93 1935
bd2bb1b9
PZ
1936 intel_display_power_get(dev_priv, POWER_DOMAIN_PLLS);
1937
46edb027 1938 DRM_DEBUG_KMS("enabling %s\n", pll->name);
e7b903d2 1939 pll->enable(dev_priv, pll);
ee7b9f93 1940 pll->on = true;
92f2584a
JB
1941}
1942
f6daaec2 1943static void intel_disable_shared_dpll(struct intel_crtc *crtc)
92f2584a 1944{
3d13ef2e
DL
1945 struct drm_device *dev = crtc->base.dev;
1946 struct drm_i915_private *dev_priv = dev->dev_private;
e2b78267 1947 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
4c609cb8 1948
92f2584a 1949 /* PCH only available on ILK+ */
80aa9312
JB
1950 if (INTEL_INFO(dev)->gen < 5)
1951 return;
1952
eddfcbcd
ML
1953 if (pll == NULL)
1954 return;
92f2584a 1955
eddfcbcd 1956 if (WARN_ON(!(pll->config.crtc_mask & (1 << drm_crtc_index(&crtc->base)))))
48da64a8 1957 return;
7a419866 1958
46edb027
DV
1959 DRM_DEBUG_KMS("disable %s (active %d, on? %d) for crtc %d\n",
1960 pll->name, pll->active, pll->on,
e2b78267 1961 crtc->base.base.id);
7a419866 1962
48da64a8 1963 if (WARN_ON(pll->active == 0)) {
e9d6944e 1964 assert_shared_dpll_disabled(dev_priv, pll);
48da64a8
CW
1965 return;
1966 }
1967
e9d6944e 1968 assert_shared_dpll_enabled(dev_priv, pll);
f4a091c7 1969 WARN_ON(!pll->on);
cdbd2316 1970 if (--pll->active)
7a419866 1971 return;
ee7b9f93 1972
46edb027 1973 DRM_DEBUG_KMS("disabling %s\n", pll->name);
e7b903d2 1974 pll->disable(dev_priv, pll);
ee7b9f93 1975 pll->on = false;
bd2bb1b9
PZ
1976
1977 intel_display_power_put(dev_priv, POWER_DOMAIN_PLLS);
92f2584a
JB
1978}
1979
b8a4f404
PZ
1980static void ironlake_enable_pch_transcoder(struct drm_i915_private *dev_priv,
1981 enum pipe pipe)
040484af 1982{
23670b32 1983 struct drm_device *dev = dev_priv->dev;
7c26e5c6 1984 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
e2b78267 1985 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
23670b32 1986 uint32_t reg, val, pipeconf_val;
040484af
JB
1987
1988 /* PCH only available on ILK+ */
55522f37 1989 BUG_ON(!HAS_PCH_SPLIT(dev));
040484af
JB
1990
1991 /* Make sure PCH DPLL is enabled */
e72f9fbf 1992 assert_shared_dpll_enabled(dev_priv,
e9d6944e 1993 intel_crtc_to_shared_dpll(intel_crtc));
040484af
JB
1994
1995 /* FDI must be feeding us bits for PCH ports */
1996 assert_fdi_tx_enabled(dev_priv, pipe);
1997 assert_fdi_rx_enabled(dev_priv, pipe);
1998
23670b32
DV
1999 if (HAS_PCH_CPT(dev)) {
2000 /* Workaround: Set the timing override bit before enabling the
2001 * pch transcoder. */
2002 reg = TRANS_CHICKEN2(pipe);
2003 val = I915_READ(reg);
2004 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
2005 I915_WRITE(reg, val);
59c859d6 2006 }
23670b32 2007
ab9412ba 2008 reg = PCH_TRANSCONF(pipe);
040484af 2009 val = I915_READ(reg);
5f7f726d 2010 pipeconf_val = I915_READ(PIPECONF(pipe));
e9bcff5c
JB
2011
2012 if (HAS_PCH_IBX(dev_priv->dev)) {
2013 /*
c5de7c6f
VS
2014 * Make the BPC in transcoder be consistent with
2015 * that in pipeconf reg. For HDMI we must use 8bpc
2016 * here for both 8bpc and 12bpc.
e9bcff5c 2017 */
dfd07d72 2018 val &= ~PIPECONF_BPC_MASK;
c5de7c6f
VS
2019 if (intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_HDMI))
2020 val |= PIPECONF_8BPC;
2021 else
2022 val |= pipeconf_val & PIPECONF_BPC_MASK;
e9bcff5c 2023 }
5f7f726d
PZ
2024
2025 val &= ~TRANS_INTERLACE_MASK;
2026 if ((pipeconf_val & PIPECONF_INTERLACE_MASK) == PIPECONF_INTERLACED_ILK)
7c26e5c6 2027 if (HAS_PCH_IBX(dev_priv->dev) &&
409ee761 2028 intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
7c26e5c6
PZ
2029 val |= TRANS_LEGACY_INTERLACED_ILK;
2030 else
2031 val |= TRANS_INTERLACED;
5f7f726d
PZ
2032 else
2033 val |= TRANS_PROGRESSIVE;
2034
040484af
JB
2035 I915_WRITE(reg, val | TRANS_ENABLE);
2036 if (wait_for(I915_READ(reg) & TRANS_STATE_ENABLE, 100))
4bb6f1f3 2037 DRM_ERROR("failed to enable transcoder %c\n", pipe_name(pipe));
040484af
JB
2038}
2039
8fb033d7 2040static void lpt_enable_pch_transcoder(struct drm_i915_private *dev_priv,
937bb610 2041 enum transcoder cpu_transcoder)
040484af 2042{
8fb033d7 2043 u32 val, pipeconf_val;
8fb033d7
PZ
2044
2045 /* PCH only available on ILK+ */
55522f37 2046 BUG_ON(!HAS_PCH_SPLIT(dev_priv->dev));
8fb033d7 2047
8fb033d7 2048 /* FDI must be feeding us bits for PCH ports */
1a240d4d 2049 assert_fdi_tx_enabled(dev_priv, (enum pipe) cpu_transcoder);
937bb610 2050 assert_fdi_rx_enabled(dev_priv, TRANSCODER_A);
8fb033d7 2051
223a6fdf 2052 /* Workaround: set timing override bit. */
36c0d0cf 2053 val = I915_READ(TRANS_CHICKEN2(PIPE_A));
23670b32 2054 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
36c0d0cf 2055 I915_WRITE(TRANS_CHICKEN2(PIPE_A), val);
223a6fdf 2056
25f3ef11 2057 val = TRANS_ENABLE;
937bb610 2058 pipeconf_val = I915_READ(PIPECONF(cpu_transcoder));
8fb033d7 2059
9a76b1c6
PZ
2060 if ((pipeconf_val & PIPECONF_INTERLACE_MASK_HSW) ==
2061 PIPECONF_INTERLACED_ILK)
a35f2679 2062 val |= TRANS_INTERLACED;
8fb033d7
PZ
2063 else
2064 val |= TRANS_PROGRESSIVE;
2065
ab9412ba
DV
2066 I915_WRITE(LPT_TRANSCONF, val);
2067 if (wait_for(I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE, 100))
937bb610 2068 DRM_ERROR("Failed to enable PCH transcoder\n");
8fb033d7
PZ
2069}
2070
b8a4f404
PZ
2071static void ironlake_disable_pch_transcoder(struct drm_i915_private *dev_priv,
2072 enum pipe pipe)
040484af 2073{
23670b32
DV
2074 struct drm_device *dev = dev_priv->dev;
2075 uint32_t reg, val;
040484af
JB
2076
2077 /* FDI relies on the transcoder */
2078 assert_fdi_tx_disabled(dev_priv, pipe);
2079 assert_fdi_rx_disabled(dev_priv, pipe);
2080
291906f1
JB
2081 /* Ports must be off as well */
2082 assert_pch_ports_disabled(dev_priv, pipe);
2083
ab9412ba 2084 reg = PCH_TRANSCONF(pipe);
040484af
JB
2085 val = I915_READ(reg);
2086 val &= ~TRANS_ENABLE;
2087 I915_WRITE(reg, val);
2088 /* wait for PCH transcoder off, transcoder state */
2089 if (wait_for((I915_READ(reg) & TRANS_STATE_ENABLE) == 0, 50))
4bb6f1f3 2090 DRM_ERROR("failed to disable transcoder %c\n", pipe_name(pipe));
23670b32
DV
2091
2092 if (!HAS_PCH_IBX(dev)) {
2093 /* Workaround: Clear the timing override chicken bit again. */
2094 reg = TRANS_CHICKEN2(pipe);
2095 val = I915_READ(reg);
2096 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
2097 I915_WRITE(reg, val);
2098 }
040484af
JB
2099}
2100
ab4d966c 2101static void lpt_disable_pch_transcoder(struct drm_i915_private *dev_priv)
8fb033d7 2102{
8fb033d7
PZ
2103 u32 val;
2104
ab9412ba 2105 val = I915_READ(LPT_TRANSCONF);
8fb033d7 2106 val &= ~TRANS_ENABLE;
ab9412ba 2107 I915_WRITE(LPT_TRANSCONF, val);
8fb033d7 2108 /* wait for PCH transcoder off, transcoder state */
ab9412ba 2109 if (wait_for((I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE) == 0, 50))
8a52fd9f 2110 DRM_ERROR("Failed to disable PCH transcoder\n");
223a6fdf
PZ
2111
2112 /* Workaround: clear timing override bit. */
36c0d0cf 2113 val = I915_READ(TRANS_CHICKEN2(PIPE_A));
23670b32 2114 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
36c0d0cf 2115 I915_WRITE(TRANS_CHICKEN2(PIPE_A), val);
040484af
JB
2116}
2117
b24e7179 2118/**
309cfea8 2119 * intel_enable_pipe - enable a pipe, asserting requirements
0372264a 2120 * @crtc: crtc responsible for the pipe
b24e7179 2121 *
0372264a 2122 * Enable @crtc's pipe, making sure that various hardware specific requirements
b24e7179 2123 * are met, if applicable, e.g. PLL enabled, LVDS pairs enabled, etc.
b24e7179 2124 */
e1fdc473 2125static void intel_enable_pipe(struct intel_crtc *crtc)
b24e7179 2126{
0372264a
PZ
2127 struct drm_device *dev = crtc->base.dev;
2128 struct drm_i915_private *dev_priv = dev->dev_private;
2129 enum pipe pipe = crtc->pipe;
702e7a56
PZ
2130 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
2131 pipe);
1a240d4d 2132 enum pipe pch_transcoder;
b24e7179
JB
2133 int reg;
2134 u32 val;
2135
9e2ee2dd
VS
2136 DRM_DEBUG_KMS("enabling pipe %c\n", pipe_name(pipe));
2137
58c6eaa2 2138 assert_planes_disabled(dev_priv, pipe);
93ce0ba6 2139 assert_cursor_disabled(dev_priv, pipe);
58c6eaa2
DV
2140 assert_sprites_disabled(dev_priv, pipe);
2141
681e5811 2142 if (HAS_PCH_LPT(dev_priv->dev))
cc391bbb
PZ
2143 pch_transcoder = TRANSCODER_A;
2144 else
2145 pch_transcoder = pipe;
2146
b24e7179
JB
2147 /*
2148 * A pipe without a PLL won't actually be able to drive bits from
2149 * a plane. On ILK+ the pipe PLLs are integrated, so we don't
2150 * need the check.
2151 */
50360403 2152 if (HAS_GMCH_DISPLAY(dev_priv->dev))
409ee761 2153 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DSI))
23538ef1
JN
2154 assert_dsi_pll_enabled(dev_priv);
2155 else
2156 assert_pll_enabled(dev_priv, pipe);
040484af 2157 else {
6e3c9717 2158 if (crtc->config->has_pch_encoder) {
040484af 2159 /* if driving the PCH, we need FDI enabled */
cc391bbb 2160 assert_fdi_rx_pll_enabled(dev_priv, pch_transcoder);
1a240d4d
DV
2161 assert_fdi_tx_pll_enabled(dev_priv,
2162 (enum pipe) cpu_transcoder);
040484af
JB
2163 }
2164 /* FIXME: assert CPU port conditions for SNB+ */
2165 }
b24e7179 2166
702e7a56 2167 reg = PIPECONF(cpu_transcoder);
b24e7179 2168 val = I915_READ(reg);
7ad25d48 2169 if (val & PIPECONF_ENABLE) {
b6b5d049
VS
2170 WARN_ON(!((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
2171 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE)));
00d70b15 2172 return;
7ad25d48 2173 }
00d70b15
CW
2174
2175 I915_WRITE(reg, val | PIPECONF_ENABLE);
851855d8 2176 POSTING_READ(reg);
b24e7179
JB
2177}
2178
2179/**
309cfea8 2180 * intel_disable_pipe - disable a pipe, asserting requirements
575f7ab7 2181 * @crtc: crtc whose pipes is to be disabled
b24e7179 2182 *
575f7ab7
VS
2183 * Disable the pipe of @crtc, making sure that various hardware
2184 * specific requirements are met, if applicable, e.g. plane
2185 * disabled, panel fitter off, etc.
b24e7179
JB
2186 *
2187 * Will wait until the pipe has shut down before returning.
2188 */
575f7ab7 2189static void intel_disable_pipe(struct intel_crtc *crtc)
b24e7179 2190{
575f7ab7 2191 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
6e3c9717 2192 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
575f7ab7 2193 enum pipe pipe = crtc->pipe;
b24e7179
JB
2194 int reg;
2195 u32 val;
2196
9e2ee2dd
VS
2197 DRM_DEBUG_KMS("disabling pipe %c\n", pipe_name(pipe));
2198
b24e7179
JB
2199 /*
2200 * Make sure planes won't keep trying to pump pixels to us,
2201 * or we might hang the display.
2202 */
2203 assert_planes_disabled(dev_priv, pipe);
93ce0ba6 2204 assert_cursor_disabled(dev_priv, pipe);
19332d7a 2205 assert_sprites_disabled(dev_priv, pipe);
b24e7179 2206
702e7a56 2207 reg = PIPECONF(cpu_transcoder);
b24e7179 2208 val = I915_READ(reg);
00d70b15
CW
2209 if ((val & PIPECONF_ENABLE) == 0)
2210 return;
2211
67adc644
VS
2212 /*
2213 * Double wide has implications for planes
2214 * so best keep it disabled when not needed.
2215 */
6e3c9717 2216 if (crtc->config->double_wide)
67adc644
VS
2217 val &= ~PIPECONF_DOUBLE_WIDE;
2218
2219 /* Don't disable pipe or pipe PLLs if needed */
b6b5d049
VS
2220 if (!(pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) &&
2221 !(pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
67adc644
VS
2222 val &= ~PIPECONF_ENABLE;
2223
2224 I915_WRITE(reg, val);
2225 if ((val & PIPECONF_ENABLE) == 0)
2226 intel_wait_for_pipe_off(crtc);
b24e7179
JB
2227}
2228
693db184
CW
2229static bool need_vtd_wa(struct drm_device *dev)
2230{
2231#ifdef CONFIG_INTEL_IOMMU
2232 if (INTEL_INFO(dev)->gen >= 6 && intel_iommu_gfx_mapped)
2233 return true;
2234#endif
2235 return false;
2236}
2237
50470bb0 2238unsigned int
6761dd31 2239intel_tile_height(struct drm_device *dev, uint32_t pixel_format,
fe47ea0c 2240 uint64_t fb_format_modifier, unsigned int plane)
a57ce0b2 2241{
6761dd31
TU
2242 unsigned int tile_height;
2243 uint32_t pixel_bytes;
a57ce0b2 2244
b5d0e9bf
DL
2245 switch (fb_format_modifier) {
2246 case DRM_FORMAT_MOD_NONE:
2247 tile_height = 1;
2248 break;
2249 case I915_FORMAT_MOD_X_TILED:
2250 tile_height = IS_GEN2(dev) ? 16 : 8;
2251 break;
2252 case I915_FORMAT_MOD_Y_TILED:
2253 tile_height = 32;
2254 break;
2255 case I915_FORMAT_MOD_Yf_TILED:
fe47ea0c 2256 pixel_bytes = drm_format_plane_cpp(pixel_format, plane);
6761dd31 2257 switch (pixel_bytes) {
b5d0e9bf 2258 default:
6761dd31 2259 case 1:
b5d0e9bf
DL
2260 tile_height = 64;
2261 break;
6761dd31
TU
2262 case 2:
2263 case 4:
b5d0e9bf
DL
2264 tile_height = 32;
2265 break;
6761dd31 2266 case 8:
b5d0e9bf
DL
2267 tile_height = 16;
2268 break;
6761dd31 2269 case 16:
b5d0e9bf
DL
2270 WARN_ONCE(1,
2271 "128-bit pixels are not supported for display!");
2272 tile_height = 16;
2273 break;
2274 }
2275 break;
2276 default:
2277 MISSING_CASE(fb_format_modifier);
2278 tile_height = 1;
2279 break;
2280 }
091df6cb 2281
6761dd31
TU
2282 return tile_height;
2283}
2284
2285unsigned int
2286intel_fb_align_height(struct drm_device *dev, unsigned int height,
2287 uint32_t pixel_format, uint64_t fb_format_modifier)
2288{
2289 return ALIGN(height, intel_tile_height(dev, pixel_format,
fe47ea0c 2290 fb_format_modifier, 0));
a57ce0b2
JB
2291}
2292
f64b98cd
TU
2293static int
2294intel_fill_fb_ggtt_view(struct i915_ggtt_view *view, struct drm_framebuffer *fb,
2295 const struct drm_plane_state *plane_state)
2296{
50470bb0 2297 struct intel_rotation_info *info = &view->rotation_info;
84fe03f7 2298 unsigned int tile_height, tile_pitch;
50470bb0 2299
f64b98cd
TU
2300 *view = i915_ggtt_view_normal;
2301
50470bb0
TU
2302 if (!plane_state)
2303 return 0;
2304
121920fa 2305 if (!intel_rotation_90_or_270(plane_state->rotation))
50470bb0
TU
2306 return 0;
2307
9abc4648 2308 *view = i915_ggtt_view_rotated;
50470bb0
TU
2309
2310 info->height = fb->height;
2311 info->pixel_format = fb->pixel_format;
2312 info->pitch = fb->pitches[0];
89e3e142 2313 info->uv_offset = fb->offsets[1];
50470bb0
TU
2314 info->fb_modifier = fb->modifier[0];
2315
84fe03f7 2316 tile_height = intel_tile_height(fb->dev, fb->pixel_format,
fe47ea0c 2317 fb->modifier[0], 0);
84fe03f7
TU
2318 tile_pitch = PAGE_SIZE / tile_height;
2319 info->width_pages = DIV_ROUND_UP(fb->pitches[0], tile_pitch);
2320 info->height_pages = DIV_ROUND_UP(fb->height, tile_height);
2321 info->size = info->width_pages * info->height_pages * PAGE_SIZE;
2322
89e3e142
TU
2323 if (info->pixel_format == DRM_FORMAT_NV12) {
2324 tile_height = intel_tile_height(fb->dev, fb->pixel_format,
2325 fb->modifier[0], 1);
2326 tile_pitch = PAGE_SIZE / tile_height;
2327 info->width_pages_uv = DIV_ROUND_UP(fb->pitches[0], tile_pitch);
2328 info->height_pages_uv = DIV_ROUND_UP(fb->height / 2,
2329 tile_height);
2330 info->size_uv = info->width_pages_uv * info->height_pages_uv *
2331 PAGE_SIZE;
2332 }
2333
f64b98cd
TU
2334 return 0;
2335}
2336
4e9a86b6
VS
2337static unsigned int intel_linear_alignment(struct drm_i915_private *dev_priv)
2338{
2339 if (INTEL_INFO(dev_priv)->gen >= 9)
2340 return 256 * 1024;
985b8bb4
VS
2341 else if (IS_BROADWATER(dev_priv) || IS_CRESTLINE(dev_priv) ||
2342 IS_VALLEYVIEW(dev_priv))
4e9a86b6
VS
2343 return 128 * 1024;
2344 else if (INTEL_INFO(dev_priv)->gen >= 4)
2345 return 4 * 1024;
2346 else
44c5905e 2347 return 0;
4e9a86b6
VS
2348}
2349
127bd2ac 2350int
850c4cdc
TU
2351intel_pin_and_fence_fb_obj(struct drm_plane *plane,
2352 struct drm_framebuffer *fb,
82bc3b2d 2353 const struct drm_plane_state *plane_state,
91af127f
JH
2354 struct intel_engine_cs *pipelined,
2355 struct drm_i915_gem_request **pipelined_request)
6b95a207 2356{
850c4cdc 2357 struct drm_device *dev = fb->dev;
ce453d81 2358 struct drm_i915_private *dev_priv = dev->dev_private;
850c4cdc 2359 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
f64b98cd 2360 struct i915_ggtt_view view;
6b95a207
KH
2361 u32 alignment;
2362 int ret;
2363
ebcdd39e
MR
2364 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
2365
7b911adc
TU
2366 switch (fb->modifier[0]) {
2367 case DRM_FORMAT_MOD_NONE:
4e9a86b6 2368 alignment = intel_linear_alignment(dev_priv);
6b95a207 2369 break;
7b911adc 2370 case I915_FORMAT_MOD_X_TILED:
1fada4cc
DL
2371 if (INTEL_INFO(dev)->gen >= 9)
2372 alignment = 256 * 1024;
2373 else {
2374 /* pin() will align the object as required by fence */
2375 alignment = 0;
2376 }
6b95a207 2377 break;
7b911adc 2378 case I915_FORMAT_MOD_Y_TILED:
1327b9a1
DL
2379 case I915_FORMAT_MOD_Yf_TILED:
2380 if (WARN_ONCE(INTEL_INFO(dev)->gen < 9,
2381 "Y tiling bo slipped through, driver bug!\n"))
2382 return -EINVAL;
2383 alignment = 1 * 1024 * 1024;
2384 break;
6b95a207 2385 default:
7b911adc
TU
2386 MISSING_CASE(fb->modifier[0]);
2387 return -EINVAL;
6b95a207
KH
2388 }
2389
f64b98cd
TU
2390 ret = intel_fill_fb_ggtt_view(&view, fb, plane_state);
2391 if (ret)
2392 return ret;
2393
693db184
CW
2394 /* Note that the w/a also requires 64 PTE of padding following the
2395 * bo. We currently fill all unused PTE with the shadow page and so
2396 * we should always have valid PTE following the scanout preventing
2397 * the VT-d warning.
2398 */
2399 if (need_vtd_wa(dev) && alignment < 256 * 1024)
2400 alignment = 256 * 1024;
2401
d6dd6843
PZ
2402 /*
2403 * Global gtt pte registers are special registers which actually forward
2404 * writes to a chunk of system memory. Which means that there is no risk
2405 * that the register values disappear as soon as we call
2406 * intel_runtime_pm_put(), so it is correct to wrap only the
2407 * pin/unpin/fence and not more.
2408 */
2409 intel_runtime_pm_get(dev_priv);
2410
ce453d81 2411 dev_priv->mm.interruptible = false;
e6617330 2412 ret = i915_gem_object_pin_to_display_plane(obj, alignment, pipelined,
91af127f 2413 pipelined_request, &view);
48b956c5 2414 if (ret)
ce453d81 2415 goto err_interruptible;
6b95a207
KH
2416
2417 /* Install a fence for tiled scan-out. Pre-i965 always needs a
2418 * fence, whereas 965+ only requires a fence if using
2419 * framebuffer compression. For simplicity, we always install
2420 * a fence as the cost is not that onerous.
2421 */
06d98131 2422 ret = i915_gem_object_get_fence(obj);
842315ee
ML
2423 if (ret == -EDEADLK) {
2424 /*
2425 * -EDEADLK means there are no free fences
2426 * no pending flips.
2427 *
2428 * This is propagated to atomic, but it uses
2429 * -EDEADLK to force a locking recovery, so
2430 * change the returned error to -EBUSY.
2431 */
2432 ret = -EBUSY;
2433 goto err_unpin;
2434 } else if (ret)
9a5a53b3 2435 goto err_unpin;
1690e1eb 2436
9a5a53b3 2437 i915_gem_object_pin_fence(obj);
6b95a207 2438
ce453d81 2439 dev_priv->mm.interruptible = true;
d6dd6843 2440 intel_runtime_pm_put(dev_priv);
6b95a207 2441 return 0;
48b956c5
CW
2442
2443err_unpin:
f64b98cd 2444 i915_gem_object_unpin_from_display_plane(obj, &view);
ce453d81
CW
2445err_interruptible:
2446 dev_priv->mm.interruptible = true;
d6dd6843 2447 intel_runtime_pm_put(dev_priv);
48b956c5 2448 return ret;
6b95a207
KH
2449}
2450
82bc3b2d
TU
2451static void intel_unpin_fb_obj(struct drm_framebuffer *fb,
2452 const struct drm_plane_state *plane_state)
1690e1eb 2453{
82bc3b2d 2454 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
f64b98cd
TU
2455 struct i915_ggtt_view view;
2456 int ret;
82bc3b2d 2457
ebcdd39e
MR
2458 WARN_ON(!mutex_is_locked(&obj->base.dev->struct_mutex));
2459
f64b98cd
TU
2460 ret = intel_fill_fb_ggtt_view(&view, fb, plane_state);
2461 WARN_ONCE(ret, "Couldn't get view from plane state!");
2462
1690e1eb 2463 i915_gem_object_unpin_fence(obj);
f64b98cd 2464 i915_gem_object_unpin_from_display_plane(obj, &view);
1690e1eb
CW
2465}
2466
c2c75131
DV
2467/* Computes the linear offset to the base tile and adjusts x, y. bytes per pixel
2468 * is assumed to be a power-of-two. */
4e9a86b6
VS
2469unsigned long intel_gen4_compute_page_offset(struct drm_i915_private *dev_priv,
2470 int *x, int *y,
bc752862
CW
2471 unsigned int tiling_mode,
2472 unsigned int cpp,
2473 unsigned int pitch)
c2c75131 2474{
bc752862
CW
2475 if (tiling_mode != I915_TILING_NONE) {
2476 unsigned int tile_rows, tiles;
c2c75131 2477
bc752862
CW
2478 tile_rows = *y / 8;
2479 *y %= 8;
c2c75131 2480
bc752862
CW
2481 tiles = *x / (512/cpp);
2482 *x %= 512/cpp;
2483
2484 return tile_rows * pitch * 8 + tiles * 4096;
2485 } else {
4e9a86b6 2486 unsigned int alignment = intel_linear_alignment(dev_priv) - 1;
bc752862
CW
2487 unsigned int offset;
2488
2489 offset = *y * pitch + *x * cpp;
4e9a86b6
VS
2490 *y = (offset & alignment) / pitch;
2491 *x = ((offset & alignment) - *y * pitch) / cpp;
2492 return offset & ~alignment;
bc752862 2493 }
c2c75131
DV
2494}
2495
b35d63fa 2496static int i9xx_format_to_fourcc(int format)
46f297fb
JB
2497{
2498 switch (format) {
2499 case DISPPLANE_8BPP:
2500 return DRM_FORMAT_C8;
2501 case DISPPLANE_BGRX555:
2502 return DRM_FORMAT_XRGB1555;
2503 case DISPPLANE_BGRX565:
2504 return DRM_FORMAT_RGB565;
2505 default:
2506 case DISPPLANE_BGRX888:
2507 return DRM_FORMAT_XRGB8888;
2508 case DISPPLANE_RGBX888:
2509 return DRM_FORMAT_XBGR8888;
2510 case DISPPLANE_BGRX101010:
2511 return DRM_FORMAT_XRGB2101010;
2512 case DISPPLANE_RGBX101010:
2513 return DRM_FORMAT_XBGR2101010;
2514 }
2515}
2516
bc8d7dff
DL
2517static int skl_format_to_fourcc(int format, bool rgb_order, bool alpha)
2518{
2519 switch (format) {
2520 case PLANE_CTL_FORMAT_RGB_565:
2521 return DRM_FORMAT_RGB565;
2522 default:
2523 case PLANE_CTL_FORMAT_XRGB_8888:
2524 if (rgb_order) {
2525 if (alpha)
2526 return DRM_FORMAT_ABGR8888;
2527 else
2528 return DRM_FORMAT_XBGR8888;
2529 } else {
2530 if (alpha)
2531 return DRM_FORMAT_ARGB8888;
2532 else
2533 return DRM_FORMAT_XRGB8888;
2534 }
2535 case PLANE_CTL_FORMAT_XRGB_2101010:
2536 if (rgb_order)
2537 return DRM_FORMAT_XBGR2101010;
2538 else
2539 return DRM_FORMAT_XRGB2101010;
2540 }
2541}
2542
5724dbd1 2543static bool
f6936e29
DV
2544intel_alloc_initial_plane_obj(struct intel_crtc *crtc,
2545 struct intel_initial_plane_config *plane_config)
46f297fb
JB
2546{
2547 struct drm_device *dev = crtc->base.dev;
3badb49f 2548 struct drm_i915_private *dev_priv = to_i915(dev);
46f297fb
JB
2549 struct drm_i915_gem_object *obj = NULL;
2550 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
2d14030b 2551 struct drm_framebuffer *fb = &plane_config->fb->base;
f37b5c2b
DV
2552 u32 base_aligned = round_down(plane_config->base, PAGE_SIZE);
2553 u32 size_aligned = round_up(plane_config->base + plane_config->size,
2554 PAGE_SIZE);
2555
2556 size_aligned -= base_aligned;
46f297fb 2557
ff2652ea
CW
2558 if (plane_config->size == 0)
2559 return false;
2560
3badb49f
PZ
2561 /* If the FB is too big, just don't use it since fbdev is not very
2562 * important and we should probably use that space with FBC or other
2563 * features. */
2564 if (size_aligned * 2 > dev_priv->gtt.stolen_usable_size)
2565 return false;
2566
f37b5c2b
DV
2567 obj = i915_gem_object_create_stolen_for_preallocated(dev,
2568 base_aligned,
2569 base_aligned,
2570 size_aligned);
46f297fb 2571 if (!obj)
484b41dd 2572 return false;
46f297fb 2573
49af449b
DL
2574 obj->tiling_mode = plane_config->tiling;
2575 if (obj->tiling_mode == I915_TILING_X)
6bf129df 2576 obj->stride = fb->pitches[0];
46f297fb 2577
6bf129df
DL
2578 mode_cmd.pixel_format = fb->pixel_format;
2579 mode_cmd.width = fb->width;
2580 mode_cmd.height = fb->height;
2581 mode_cmd.pitches[0] = fb->pitches[0];
18c5247e
DV
2582 mode_cmd.modifier[0] = fb->modifier[0];
2583 mode_cmd.flags = DRM_MODE_FB_MODIFIERS;
46f297fb
JB
2584
2585 mutex_lock(&dev->struct_mutex);
6bf129df 2586 if (intel_framebuffer_init(dev, to_intel_framebuffer(fb),
484b41dd 2587 &mode_cmd, obj)) {
46f297fb
JB
2588 DRM_DEBUG_KMS("intel fb init failed\n");
2589 goto out_unref_obj;
2590 }
46f297fb 2591 mutex_unlock(&dev->struct_mutex);
484b41dd 2592
f6936e29 2593 DRM_DEBUG_KMS("initial plane fb obj %p\n", obj);
484b41dd 2594 return true;
46f297fb
JB
2595
2596out_unref_obj:
2597 drm_gem_object_unreference(&obj->base);
2598 mutex_unlock(&dev->struct_mutex);
484b41dd
JB
2599 return false;
2600}
2601
afd65eb4
MR
2602/* Update plane->state->fb to match plane->fb after driver-internal updates */
2603static void
2604update_state_fb(struct drm_plane *plane)
2605{
2606 if (plane->fb == plane->state->fb)
2607 return;
2608
2609 if (plane->state->fb)
2610 drm_framebuffer_unreference(plane->state->fb);
2611 plane->state->fb = plane->fb;
2612 if (plane->state->fb)
2613 drm_framebuffer_reference(plane->state->fb);
2614}
2615
5724dbd1 2616static void
f6936e29
DV
2617intel_find_initial_plane_obj(struct intel_crtc *intel_crtc,
2618 struct intel_initial_plane_config *plane_config)
484b41dd
JB
2619{
2620 struct drm_device *dev = intel_crtc->base.dev;
d9ceb816 2621 struct drm_i915_private *dev_priv = dev->dev_private;
484b41dd
JB
2622 struct drm_crtc *c;
2623 struct intel_crtc *i;
2ff8fde1 2624 struct drm_i915_gem_object *obj;
88595ac9 2625 struct drm_plane *primary = intel_crtc->base.primary;
be5651f2 2626 struct drm_plane_state *plane_state = primary->state;
88595ac9 2627 struct drm_framebuffer *fb;
484b41dd 2628
2d14030b 2629 if (!plane_config->fb)
484b41dd
JB
2630 return;
2631
f6936e29 2632 if (intel_alloc_initial_plane_obj(intel_crtc, plane_config)) {
88595ac9
DV
2633 fb = &plane_config->fb->base;
2634 goto valid_fb;
f55548b5 2635 }
484b41dd 2636
2d14030b 2637 kfree(plane_config->fb);
484b41dd
JB
2638
2639 /*
2640 * Failed to alloc the obj, check to see if we should share
2641 * an fb with another CRTC instead
2642 */
70e1e0ec 2643 for_each_crtc(dev, c) {
484b41dd
JB
2644 i = to_intel_crtc(c);
2645
2646 if (c == &intel_crtc->base)
2647 continue;
2648
2ff8fde1
MR
2649 if (!i->active)
2650 continue;
2651
88595ac9
DV
2652 fb = c->primary->fb;
2653 if (!fb)
484b41dd
JB
2654 continue;
2655
88595ac9 2656 obj = intel_fb_obj(fb);
2ff8fde1 2657 if (i915_gem_obj_ggtt_offset(obj) == plane_config->base) {
88595ac9
DV
2658 drm_framebuffer_reference(fb);
2659 goto valid_fb;
484b41dd
JB
2660 }
2661 }
88595ac9
DV
2662
2663 return;
2664
2665valid_fb:
be5651f2
ML
2666 plane_state->src_x = plane_state->src_y = 0;
2667 plane_state->src_w = fb->width << 16;
2668 plane_state->src_h = fb->height << 16;
2669
2670 plane_state->crtc_x = plane_state->src_y = 0;
2671 plane_state->crtc_w = fb->width;
2672 plane_state->crtc_h = fb->height;
2673
88595ac9
DV
2674 obj = intel_fb_obj(fb);
2675 if (obj->tiling_mode != I915_TILING_NONE)
2676 dev_priv->preserve_bios_swizzle = true;
2677
be5651f2
ML
2678 drm_framebuffer_reference(fb);
2679 primary->fb = primary->state->fb = fb;
36750f28 2680 primary->crtc = primary->state->crtc = &intel_crtc->base;
36750f28 2681 intel_crtc->base.state->plane_mask |= (1 << drm_plane_index(primary));
a9ff8714 2682 obj->frontbuffer_bits |= to_intel_plane(primary)->frontbuffer_bit;
46f297fb
JB
2683}
2684
29b9bde6
DV
2685static void i9xx_update_primary_plane(struct drm_crtc *crtc,
2686 struct drm_framebuffer *fb,
2687 int x, int y)
81255565
JB
2688{
2689 struct drm_device *dev = crtc->dev;
2690 struct drm_i915_private *dev_priv = dev->dev_private;
2691 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
b70709a6
ML
2692 struct drm_plane *primary = crtc->primary;
2693 bool visible = to_intel_plane_state(primary->state)->visible;
c9ba6fad 2694 struct drm_i915_gem_object *obj;
81255565 2695 int plane = intel_crtc->plane;
e506a0c6 2696 unsigned long linear_offset;
81255565 2697 u32 dspcntr;
f45651ba 2698 u32 reg = DSPCNTR(plane);
48404c1e 2699 int pixel_size;
f45651ba 2700
b70709a6 2701 if (!visible || !fb) {
fdd508a6
VS
2702 I915_WRITE(reg, 0);
2703 if (INTEL_INFO(dev)->gen >= 4)
2704 I915_WRITE(DSPSURF(plane), 0);
2705 else
2706 I915_WRITE(DSPADDR(plane), 0);
2707 POSTING_READ(reg);
2708 return;
2709 }
2710
c9ba6fad
VS
2711 obj = intel_fb_obj(fb);
2712 if (WARN_ON(obj == NULL))
2713 return;
2714
2715 pixel_size = drm_format_plane_cpp(fb->pixel_format, 0);
2716
f45651ba
VS
2717 dspcntr = DISPPLANE_GAMMA_ENABLE;
2718
fdd508a6 2719 dspcntr |= DISPLAY_PLANE_ENABLE;
f45651ba
VS
2720
2721 if (INTEL_INFO(dev)->gen < 4) {
2722 if (intel_crtc->pipe == PIPE_B)
2723 dspcntr |= DISPPLANE_SEL_PIPE_B;
2724
2725 /* pipesrc and dspsize control the size that is scaled from,
2726 * which should always be the user's requested size.
2727 */
2728 I915_WRITE(DSPSIZE(plane),
6e3c9717
ACO
2729 ((intel_crtc->config->pipe_src_h - 1) << 16) |
2730 (intel_crtc->config->pipe_src_w - 1));
f45651ba 2731 I915_WRITE(DSPPOS(plane), 0);
c14b0485
VS
2732 } else if (IS_CHERRYVIEW(dev) && plane == PLANE_B) {
2733 I915_WRITE(PRIMSIZE(plane),
6e3c9717
ACO
2734 ((intel_crtc->config->pipe_src_h - 1) << 16) |
2735 (intel_crtc->config->pipe_src_w - 1));
c14b0485
VS
2736 I915_WRITE(PRIMPOS(plane), 0);
2737 I915_WRITE(PRIMCNSTALPHA(plane), 0);
f45651ba 2738 }
81255565 2739
57779d06
VS
2740 switch (fb->pixel_format) {
2741 case DRM_FORMAT_C8:
81255565
JB
2742 dspcntr |= DISPPLANE_8BPP;
2743 break;
57779d06 2744 case DRM_FORMAT_XRGB1555:
57779d06 2745 dspcntr |= DISPPLANE_BGRX555;
81255565 2746 break;
57779d06
VS
2747 case DRM_FORMAT_RGB565:
2748 dspcntr |= DISPPLANE_BGRX565;
2749 break;
2750 case DRM_FORMAT_XRGB8888:
57779d06
VS
2751 dspcntr |= DISPPLANE_BGRX888;
2752 break;
2753 case DRM_FORMAT_XBGR8888:
57779d06
VS
2754 dspcntr |= DISPPLANE_RGBX888;
2755 break;
2756 case DRM_FORMAT_XRGB2101010:
57779d06
VS
2757 dspcntr |= DISPPLANE_BGRX101010;
2758 break;
2759 case DRM_FORMAT_XBGR2101010:
57779d06 2760 dspcntr |= DISPPLANE_RGBX101010;
81255565
JB
2761 break;
2762 default:
baba133a 2763 BUG();
81255565 2764 }
57779d06 2765
f45651ba
VS
2766 if (INTEL_INFO(dev)->gen >= 4 &&
2767 obj->tiling_mode != I915_TILING_NONE)
2768 dspcntr |= DISPPLANE_TILED;
81255565 2769
de1aa629
VS
2770 if (IS_G4X(dev))
2771 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
2772
b9897127 2773 linear_offset = y * fb->pitches[0] + x * pixel_size;
81255565 2774
c2c75131
DV
2775 if (INTEL_INFO(dev)->gen >= 4) {
2776 intel_crtc->dspaddr_offset =
4e9a86b6
VS
2777 intel_gen4_compute_page_offset(dev_priv,
2778 &x, &y, obj->tiling_mode,
b9897127 2779 pixel_size,
bc752862 2780 fb->pitches[0]);
c2c75131
DV
2781 linear_offset -= intel_crtc->dspaddr_offset;
2782 } else {
e506a0c6 2783 intel_crtc->dspaddr_offset = linear_offset;
c2c75131 2784 }
e506a0c6 2785
8e7d688b 2786 if (crtc->primary->state->rotation == BIT(DRM_ROTATE_180)) {
48404c1e
SJ
2787 dspcntr |= DISPPLANE_ROTATE_180;
2788
6e3c9717
ACO
2789 x += (intel_crtc->config->pipe_src_w - 1);
2790 y += (intel_crtc->config->pipe_src_h - 1);
48404c1e
SJ
2791
2792 /* Finding the last pixel of the last line of the display
2793 data and adding to linear_offset*/
2794 linear_offset +=
6e3c9717
ACO
2795 (intel_crtc->config->pipe_src_h - 1) * fb->pitches[0] +
2796 (intel_crtc->config->pipe_src_w - 1) * pixel_size;
48404c1e
SJ
2797 }
2798
2db3366b
PZ
2799 intel_crtc->adjusted_x = x;
2800 intel_crtc->adjusted_y = y;
2801
48404c1e
SJ
2802 I915_WRITE(reg, dspcntr);
2803
01f2c773 2804 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
a6c45cf0 2805 if (INTEL_INFO(dev)->gen >= 4) {
85ba7b7d
DV
2806 I915_WRITE(DSPSURF(plane),
2807 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
5eddb70b 2808 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
e506a0c6 2809 I915_WRITE(DSPLINOFF(plane), linear_offset);
5eddb70b 2810 } else
f343c5f6 2811 I915_WRITE(DSPADDR(plane), i915_gem_obj_ggtt_offset(obj) + linear_offset);
5eddb70b 2812 POSTING_READ(reg);
17638cd6
JB
2813}
2814
29b9bde6
DV
2815static void ironlake_update_primary_plane(struct drm_crtc *crtc,
2816 struct drm_framebuffer *fb,
2817 int x, int y)
17638cd6
JB
2818{
2819 struct drm_device *dev = crtc->dev;
2820 struct drm_i915_private *dev_priv = dev->dev_private;
2821 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
b70709a6
ML
2822 struct drm_plane *primary = crtc->primary;
2823 bool visible = to_intel_plane_state(primary->state)->visible;
c9ba6fad 2824 struct drm_i915_gem_object *obj;
17638cd6 2825 int plane = intel_crtc->plane;
e506a0c6 2826 unsigned long linear_offset;
17638cd6 2827 u32 dspcntr;
f45651ba 2828 u32 reg = DSPCNTR(plane);
48404c1e 2829 int pixel_size;
f45651ba 2830
b70709a6 2831 if (!visible || !fb) {
fdd508a6
VS
2832 I915_WRITE(reg, 0);
2833 I915_WRITE(DSPSURF(plane), 0);
2834 POSTING_READ(reg);
2835 return;
2836 }
2837
c9ba6fad
VS
2838 obj = intel_fb_obj(fb);
2839 if (WARN_ON(obj == NULL))
2840 return;
2841
2842 pixel_size = drm_format_plane_cpp(fb->pixel_format, 0);
2843
f45651ba
VS
2844 dspcntr = DISPPLANE_GAMMA_ENABLE;
2845
fdd508a6 2846 dspcntr |= DISPLAY_PLANE_ENABLE;
f45651ba
VS
2847
2848 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
2849 dspcntr |= DISPPLANE_PIPE_CSC_ENABLE;
17638cd6 2850
57779d06
VS
2851 switch (fb->pixel_format) {
2852 case DRM_FORMAT_C8:
17638cd6
JB
2853 dspcntr |= DISPPLANE_8BPP;
2854 break;
57779d06
VS
2855 case DRM_FORMAT_RGB565:
2856 dspcntr |= DISPPLANE_BGRX565;
17638cd6 2857 break;
57779d06 2858 case DRM_FORMAT_XRGB8888:
57779d06
VS
2859 dspcntr |= DISPPLANE_BGRX888;
2860 break;
2861 case DRM_FORMAT_XBGR8888:
57779d06
VS
2862 dspcntr |= DISPPLANE_RGBX888;
2863 break;
2864 case DRM_FORMAT_XRGB2101010:
57779d06
VS
2865 dspcntr |= DISPPLANE_BGRX101010;
2866 break;
2867 case DRM_FORMAT_XBGR2101010:
57779d06 2868 dspcntr |= DISPPLANE_RGBX101010;
17638cd6
JB
2869 break;
2870 default:
baba133a 2871 BUG();
17638cd6
JB
2872 }
2873
2874 if (obj->tiling_mode != I915_TILING_NONE)
2875 dspcntr |= DISPPLANE_TILED;
17638cd6 2876
f45651ba 2877 if (!IS_HASWELL(dev) && !IS_BROADWELL(dev))
1f5d76db 2878 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
17638cd6 2879
b9897127 2880 linear_offset = y * fb->pitches[0] + x * pixel_size;
c2c75131 2881 intel_crtc->dspaddr_offset =
4e9a86b6
VS
2882 intel_gen4_compute_page_offset(dev_priv,
2883 &x, &y, obj->tiling_mode,
b9897127 2884 pixel_size,
bc752862 2885 fb->pitches[0]);
c2c75131 2886 linear_offset -= intel_crtc->dspaddr_offset;
8e7d688b 2887 if (crtc->primary->state->rotation == BIT(DRM_ROTATE_180)) {
48404c1e
SJ
2888 dspcntr |= DISPPLANE_ROTATE_180;
2889
2890 if (!IS_HASWELL(dev) && !IS_BROADWELL(dev)) {
6e3c9717
ACO
2891 x += (intel_crtc->config->pipe_src_w - 1);
2892 y += (intel_crtc->config->pipe_src_h - 1);
48404c1e
SJ
2893
2894 /* Finding the last pixel of the last line of the display
2895 data and adding to linear_offset*/
2896 linear_offset +=
6e3c9717
ACO
2897 (intel_crtc->config->pipe_src_h - 1) * fb->pitches[0] +
2898 (intel_crtc->config->pipe_src_w - 1) * pixel_size;
48404c1e
SJ
2899 }
2900 }
2901
2db3366b
PZ
2902 intel_crtc->adjusted_x = x;
2903 intel_crtc->adjusted_y = y;
2904
48404c1e 2905 I915_WRITE(reg, dspcntr);
17638cd6 2906
01f2c773 2907 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
85ba7b7d
DV
2908 I915_WRITE(DSPSURF(plane),
2909 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
b3dc685e 2910 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
bc1c91eb
DL
2911 I915_WRITE(DSPOFFSET(plane), (y << 16) | x);
2912 } else {
2913 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
2914 I915_WRITE(DSPLINOFF(plane), linear_offset);
2915 }
17638cd6 2916 POSTING_READ(reg);
17638cd6
JB
2917}
2918
b321803d
DL
2919u32 intel_fb_stride_alignment(struct drm_device *dev, uint64_t fb_modifier,
2920 uint32_t pixel_format)
2921{
2922 u32 bits_per_pixel = drm_format_plane_cpp(pixel_format, 0) * 8;
2923
2924 /*
2925 * The stride is either expressed as a multiple of 64 bytes
2926 * chunks for linear buffers or in number of tiles for tiled
2927 * buffers.
2928 */
2929 switch (fb_modifier) {
2930 case DRM_FORMAT_MOD_NONE:
2931 return 64;
2932 case I915_FORMAT_MOD_X_TILED:
2933 if (INTEL_INFO(dev)->gen == 2)
2934 return 128;
2935 return 512;
2936 case I915_FORMAT_MOD_Y_TILED:
2937 /* No need to check for old gens and Y tiling since this is
2938 * about the display engine and those will be blocked before
2939 * we get here.
2940 */
2941 return 128;
2942 case I915_FORMAT_MOD_Yf_TILED:
2943 if (bits_per_pixel == 8)
2944 return 64;
2945 else
2946 return 128;
2947 default:
2948 MISSING_CASE(fb_modifier);
2949 return 64;
2950 }
2951}
2952
121920fa 2953unsigned long intel_plane_obj_offset(struct intel_plane *intel_plane,
dedf278c
TU
2954 struct drm_i915_gem_object *obj,
2955 unsigned int plane)
121920fa 2956{
9abc4648 2957 const struct i915_ggtt_view *view = &i915_ggtt_view_normal;
dedf278c
TU
2958 struct i915_vma *vma;
2959 unsigned char *offset;
121920fa
TU
2960
2961 if (intel_rotation_90_or_270(intel_plane->base.state->rotation))
9abc4648 2962 view = &i915_ggtt_view_rotated;
121920fa 2963
dedf278c
TU
2964 vma = i915_gem_obj_to_ggtt_view(obj, view);
2965 if (WARN(!vma, "ggtt vma for display object not found! (view=%u)\n",
2966 view->type))
2967 return -1;
2968
2969 offset = (unsigned char *)vma->node.start;
2970
2971 if (plane == 1) {
2972 offset += vma->ggtt_view.rotation_info.uv_start_page *
2973 PAGE_SIZE;
2974 }
2975
2976 return (unsigned long)offset;
121920fa
TU
2977}
2978
e435d6e5
ML
2979static void skl_detach_scaler(struct intel_crtc *intel_crtc, int id)
2980{
2981 struct drm_device *dev = intel_crtc->base.dev;
2982 struct drm_i915_private *dev_priv = dev->dev_private;
2983
2984 I915_WRITE(SKL_PS_CTRL(intel_crtc->pipe, id), 0);
2985 I915_WRITE(SKL_PS_WIN_POS(intel_crtc->pipe, id), 0);
2986 I915_WRITE(SKL_PS_WIN_SZ(intel_crtc->pipe, id), 0);
e435d6e5
ML
2987}
2988
a1b2278e
CK
2989/*
2990 * This function detaches (aka. unbinds) unused scalers in hardware
2991 */
0583236e 2992static void skl_detach_scalers(struct intel_crtc *intel_crtc)
a1b2278e 2993{
a1b2278e
CK
2994 struct intel_crtc_scaler_state *scaler_state;
2995 int i;
2996
a1b2278e
CK
2997 scaler_state = &intel_crtc->config->scaler_state;
2998
2999 /* loop through and disable scalers that aren't in use */
3000 for (i = 0; i < intel_crtc->num_scalers; i++) {
e435d6e5
ML
3001 if (!scaler_state->scalers[i].in_use)
3002 skl_detach_scaler(intel_crtc, i);
a1b2278e
CK
3003 }
3004}
3005
6156a456 3006u32 skl_plane_ctl_format(uint32_t pixel_format)
70d21f0e 3007{
6156a456 3008 switch (pixel_format) {
d161cf7a 3009 case DRM_FORMAT_C8:
c34ce3d1 3010 return PLANE_CTL_FORMAT_INDEXED;
70d21f0e 3011 case DRM_FORMAT_RGB565:
c34ce3d1 3012 return PLANE_CTL_FORMAT_RGB_565;
70d21f0e 3013 case DRM_FORMAT_XBGR8888:
c34ce3d1 3014 return PLANE_CTL_FORMAT_XRGB_8888 | PLANE_CTL_ORDER_RGBX;
6156a456 3015 case DRM_FORMAT_XRGB8888:
c34ce3d1 3016 return PLANE_CTL_FORMAT_XRGB_8888;
6156a456
CK
3017 /*
3018 * XXX: For ARBG/ABGR formats we default to expecting scanout buffers
3019 * to be already pre-multiplied. We need to add a knob (or a different
3020 * DRM_FORMAT) for user-space to configure that.
3021 */
f75fb42a 3022 case DRM_FORMAT_ABGR8888:
c34ce3d1 3023 return PLANE_CTL_FORMAT_XRGB_8888 | PLANE_CTL_ORDER_RGBX |
6156a456 3024 PLANE_CTL_ALPHA_SW_PREMULTIPLY;
6156a456 3025 case DRM_FORMAT_ARGB8888:
c34ce3d1 3026 return PLANE_CTL_FORMAT_XRGB_8888 |
6156a456 3027 PLANE_CTL_ALPHA_SW_PREMULTIPLY;
70d21f0e 3028 case DRM_FORMAT_XRGB2101010:
c34ce3d1 3029 return PLANE_CTL_FORMAT_XRGB_2101010;
70d21f0e 3030 case DRM_FORMAT_XBGR2101010:
c34ce3d1 3031 return PLANE_CTL_ORDER_RGBX | PLANE_CTL_FORMAT_XRGB_2101010;
6156a456 3032 case DRM_FORMAT_YUYV:
c34ce3d1 3033 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_YUYV;
6156a456 3034 case DRM_FORMAT_YVYU:
c34ce3d1 3035 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_YVYU;
6156a456 3036 case DRM_FORMAT_UYVY:
c34ce3d1 3037 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_UYVY;
6156a456 3038 case DRM_FORMAT_VYUY:
c34ce3d1 3039 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_VYUY;
70d21f0e 3040 default:
4249eeef 3041 MISSING_CASE(pixel_format);
70d21f0e 3042 }
8cfcba41 3043
c34ce3d1 3044 return 0;
6156a456 3045}
70d21f0e 3046
6156a456
CK
3047u32 skl_plane_ctl_tiling(uint64_t fb_modifier)
3048{
6156a456 3049 switch (fb_modifier) {
30af77c4 3050 case DRM_FORMAT_MOD_NONE:
70d21f0e 3051 break;
30af77c4 3052 case I915_FORMAT_MOD_X_TILED:
c34ce3d1 3053 return PLANE_CTL_TILED_X;
b321803d 3054 case I915_FORMAT_MOD_Y_TILED:
c34ce3d1 3055 return PLANE_CTL_TILED_Y;
b321803d 3056 case I915_FORMAT_MOD_Yf_TILED:
c34ce3d1 3057 return PLANE_CTL_TILED_YF;
70d21f0e 3058 default:
6156a456 3059 MISSING_CASE(fb_modifier);
70d21f0e 3060 }
8cfcba41 3061
c34ce3d1 3062 return 0;
6156a456 3063}
70d21f0e 3064
6156a456
CK
3065u32 skl_plane_ctl_rotation(unsigned int rotation)
3066{
3b7a5119 3067 switch (rotation) {
6156a456
CK
3068 case BIT(DRM_ROTATE_0):
3069 break;
1e8df167
SJ
3070 /*
3071 * DRM_ROTATE_ is counter clockwise to stay compatible with Xrandr
3072 * while i915 HW rotation is clockwise, thats why this swapping.
3073 */
3b7a5119 3074 case BIT(DRM_ROTATE_90):
1e8df167 3075 return PLANE_CTL_ROTATE_270;
3b7a5119 3076 case BIT(DRM_ROTATE_180):
c34ce3d1 3077 return PLANE_CTL_ROTATE_180;
3b7a5119 3078 case BIT(DRM_ROTATE_270):
1e8df167 3079 return PLANE_CTL_ROTATE_90;
6156a456
CK
3080 default:
3081 MISSING_CASE(rotation);
3082 }
3083
c34ce3d1 3084 return 0;
6156a456
CK
3085}
3086
3087static void skylake_update_primary_plane(struct drm_crtc *crtc,
3088 struct drm_framebuffer *fb,
3089 int x, int y)
3090{
3091 struct drm_device *dev = crtc->dev;
3092 struct drm_i915_private *dev_priv = dev->dev_private;
3093 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
b70709a6
ML
3094 struct drm_plane *plane = crtc->primary;
3095 bool visible = to_intel_plane_state(plane->state)->visible;
6156a456
CK
3096 struct drm_i915_gem_object *obj;
3097 int pipe = intel_crtc->pipe;
3098 u32 plane_ctl, stride_div, stride;
3099 u32 tile_height, plane_offset, plane_size;
3100 unsigned int rotation;
3101 int x_offset, y_offset;
3102 unsigned long surf_addr;
6156a456
CK
3103 struct intel_crtc_state *crtc_state = intel_crtc->config;
3104 struct intel_plane_state *plane_state;
3105 int src_x = 0, src_y = 0, src_w = 0, src_h = 0;
3106 int dst_x = 0, dst_y = 0, dst_w = 0, dst_h = 0;
3107 int scaler_id = -1;
3108
6156a456
CK
3109 plane_state = to_intel_plane_state(plane->state);
3110
b70709a6 3111 if (!visible || !fb) {
6156a456
CK
3112 I915_WRITE(PLANE_CTL(pipe, 0), 0);
3113 I915_WRITE(PLANE_SURF(pipe, 0), 0);
3114 POSTING_READ(PLANE_CTL(pipe, 0));
3115 return;
3b7a5119 3116 }
70d21f0e 3117
6156a456
CK
3118 plane_ctl = PLANE_CTL_ENABLE |
3119 PLANE_CTL_PIPE_GAMMA_ENABLE |
3120 PLANE_CTL_PIPE_CSC_ENABLE;
3121
3122 plane_ctl |= skl_plane_ctl_format(fb->pixel_format);
3123 plane_ctl |= skl_plane_ctl_tiling(fb->modifier[0]);
3124 plane_ctl |= PLANE_CTL_PLANE_GAMMA_DISABLE;
3125
3126 rotation = plane->state->rotation;
3127 plane_ctl |= skl_plane_ctl_rotation(rotation);
3128
b321803d
DL
3129 obj = intel_fb_obj(fb);
3130 stride_div = intel_fb_stride_alignment(dev, fb->modifier[0],
3131 fb->pixel_format);
dedf278c 3132 surf_addr = intel_plane_obj_offset(to_intel_plane(plane), obj, 0);
3b7a5119 3133
a42e5a23
PZ
3134 WARN_ON(drm_rect_width(&plane_state->src) == 0);
3135
3136 scaler_id = plane_state->scaler_id;
3137 src_x = plane_state->src.x1 >> 16;
3138 src_y = plane_state->src.y1 >> 16;
3139 src_w = drm_rect_width(&plane_state->src) >> 16;
3140 src_h = drm_rect_height(&plane_state->src) >> 16;
3141 dst_x = plane_state->dst.x1;
3142 dst_y = plane_state->dst.y1;
3143 dst_w = drm_rect_width(&plane_state->dst);
3144 dst_h = drm_rect_height(&plane_state->dst);
3145
3146 WARN_ON(x != src_x || y != src_y);
6156a456 3147
3b7a5119
SJ
3148 if (intel_rotation_90_or_270(rotation)) {
3149 /* stride = Surface height in tiles */
2614f17d 3150 tile_height = intel_tile_height(dev, fb->pixel_format,
fe47ea0c 3151 fb->modifier[0], 0);
3b7a5119 3152 stride = DIV_ROUND_UP(fb->height, tile_height);
6156a456 3153 x_offset = stride * tile_height - y - src_h;
3b7a5119 3154 y_offset = x;
6156a456 3155 plane_size = (src_w - 1) << 16 | (src_h - 1);
3b7a5119
SJ
3156 } else {
3157 stride = fb->pitches[0] / stride_div;
3158 x_offset = x;
3159 y_offset = y;
6156a456 3160 plane_size = (src_h - 1) << 16 | (src_w - 1);
3b7a5119
SJ
3161 }
3162 plane_offset = y_offset << 16 | x_offset;
b321803d 3163
2db3366b
PZ
3164 intel_crtc->adjusted_x = x_offset;
3165 intel_crtc->adjusted_y = y_offset;
3166
70d21f0e 3167 I915_WRITE(PLANE_CTL(pipe, 0), plane_ctl);
3b7a5119
SJ
3168 I915_WRITE(PLANE_OFFSET(pipe, 0), plane_offset);
3169 I915_WRITE(PLANE_SIZE(pipe, 0), plane_size);
3170 I915_WRITE(PLANE_STRIDE(pipe, 0), stride);
6156a456
CK
3171
3172 if (scaler_id >= 0) {
3173 uint32_t ps_ctrl = 0;
3174
3175 WARN_ON(!dst_w || !dst_h);
3176 ps_ctrl = PS_SCALER_EN | PS_PLANE_SEL(0) |
3177 crtc_state->scaler_state.scalers[scaler_id].mode;
3178 I915_WRITE(SKL_PS_CTRL(pipe, scaler_id), ps_ctrl);
3179 I915_WRITE(SKL_PS_PWR_GATE(pipe, scaler_id), 0);
3180 I915_WRITE(SKL_PS_WIN_POS(pipe, scaler_id), (dst_x << 16) | dst_y);
3181 I915_WRITE(SKL_PS_WIN_SZ(pipe, scaler_id), (dst_w << 16) | dst_h);
3182 I915_WRITE(PLANE_POS(pipe, 0), 0);
3183 } else {
3184 I915_WRITE(PLANE_POS(pipe, 0), (dst_y << 16) | dst_x);
3185 }
3186
121920fa 3187 I915_WRITE(PLANE_SURF(pipe, 0), surf_addr);
70d21f0e
DL
3188
3189 POSTING_READ(PLANE_SURF(pipe, 0));
3190}
3191
17638cd6
JB
3192/* Assume fb object is pinned & idle & fenced and just update base pointers */
3193static int
3194intel_pipe_set_base_atomic(struct drm_crtc *crtc, struct drm_framebuffer *fb,
3195 int x, int y, enum mode_set_atomic state)
3196{
3197 struct drm_device *dev = crtc->dev;
3198 struct drm_i915_private *dev_priv = dev->dev_private;
17638cd6 3199
ff2a3117 3200 if (dev_priv->fbc.disable_fbc)
7733b49b 3201 dev_priv->fbc.disable_fbc(dev_priv);
81255565 3202
29b9bde6
DV
3203 dev_priv->display.update_primary_plane(crtc, fb, x, y);
3204
3205 return 0;
81255565
JB
3206}
3207
7514747d 3208static void intel_complete_page_flips(struct drm_device *dev)
96a02917 3209{
96a02917
VS
3210 struct drm_crtc *crtc;
3211
70e1e0ec 3212 for_each_crtc(dev, crtc) {
96a02917
VS
3213 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3214 enum plane plane = intel_crtc->plane;
3215
3216 intel_prepare_page_flip(dev, plane);
3217 intel_finish_page_flip_plane(dev, plane);
3218 }
7514747d
VS
3219}
3220
3221static void intel_update_primary_planes(struct drm_device *dev)
3222{
7514747d 3223 struct drm_crtc *crtc;
96a02917 3224
70e1e0ec 3225 for_each_crtc(dev, crtc) {
11c22da6
ML
3226 struct intel_plane *plane = to_intel_plane(crtc->primary);
3227 struct intel_plane_state *plane_state;
96a02917 3228
11c22da6
ML
3229 drm_modeset_lock_crtc(crtc, &plane->base);
3230
3231 plane_state = to_intel_plane_state(plane->base.state);
3232
3233 if (plane_state->base.fb)
3234 plane->commit_plane(&plane->base, plane_state);
3235
3236 drm_modeset_unlock_crtc(crtc);
96a02917
VS
3237 }
3238}
3239
7514747d
VS
3240void intel_prepare_reset(struct drm_device *dev)
3241{
3242 /* no reset support for gen2 */
3243 if (IS_GEN2(dev))
3244 return;
3245
3246 /* reset doesn't touch the display */
3247 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev))
3248 return;
3249
3250 drm_modeset_lock_all(dev);
f98ce92f
VS
3251 /*
3252 * Disabling the crtcs gracefully seems nicer. Also the
3253 * g33 docs say we should at least disable all the planes.
3254 */
6b72d486 3255 intel_display_suspend(dev);
7514747d
VS
3256}
3257
3258void intel_finish_reset(struct drm_device *dev)
3259{
3260 struct drm_i915_private *dev_priv = to_i915(dev);
3261
3262 /*
3263 * Flips in the rings will be nuked by the reset,
3264 * so complete all pending flips so that user space
3265 * will get its events and not get stuck.
3266 */
3267 intel_complete_page_flips(dev);
3268
3269 /* no reset support for gen2 */
3270 if (IS_GEN2(dev))
3271 return;
3272
3273 /* reset doesn't touch the display */
3274 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev)) {
3275 /*
3276 * Flips in the rings have been nuked by the reset,
3277 * so update the base address of all primary
3278 * planes to the the last fb to make sure we're
3279 * showing the correct fb after a reset.
11c22da6
ML
3280 *
3281 * FIXME: Atomic will make this obsolete since we won't schedule
3282 * CS-based flips (which might get lost in gpu resets) any more.
7514747d
VS
3283 */
3284 intel_update_primary_planes(dev);
3285 return;
3286 }
3287
3288 /*
3289 * The display has been reset as well,
3290 * so need a full re-initialization.
3291 */
3292 intel_runtime_pm_disable_interrupts(dev_priv);
3293 intel_runtime_pm_enable_interrupts(dev_priv);
3294
3295 intel_modeset_init_hw(dev);
3296
3297 spin_lock_irq(&dev_priv->irq_lock);
3298 if (dev_priv->display.hpd_irq_setup)
3299 dev_priv->display.hpd_irq_setup(dev);
3300 spin_unlock_irq(&dev_priv->irq_lock);
3301
043e9bda 3302 intel_display_resume(dev);
7514747d
VS
3303
3304 intel_hpd_init(dev_priv);
3305
3306 drm_modeset_unlock_all(dev);
3307}
3308
2e2f351d 3309static void
14667a4b
CW
3310intel_finish_fb(struct drm_framebuffer *old_fb)
3311{
2ff8fde1 3312 struct drm_i915_gem_object *obj = intel_fb_obj(old_fb);
2e2f351d 3313 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
14667a4b
CW
3314 bool was_interruptible = dev_priv->mm.interruptible;
3315 int ret;
3316
14667a4b
CW
3317 /* Big Hammer, we also need to ensure that any pending
3318 * MI_WAIT_FOR_EVENT inside a user batch buffer on the
3319 * current scanout is retired before unpinning the old
2e2f351d
CW
3320 * framebuffer. Note that we rely on userspace rendering
3321 * into the buffer attached to the pipe they are waiting
3322 * on. If not, userspace generates a GPU hang with IPEHR
3323 * point to the MI_WAIT_FOR_EVENT.
14667a4b
CW
3324 *
3325 * This should only fail upon a hung GPU, in which case we
3326 * can safely continue.
3327 */
3328 dev_priv->mm.interruptible = false;
2e2f351d 3329 ret = i915_gem_object_wait_rendering(obj, true);
14667a4b
CW
3330 dev_priv->mm.interruptible = was_interruptible;
3331
2e2f351d 3332 WARN_ON(ret);
14667a4b
CW
3333}
3334
7d5e3799
CW
3335static bool intel_crtc_has_pending_flip(struct drm_crtc *crtc)
3336{
3337 struct drm_device *dev = crtc->dev;
3338 struct drm_i915_private *dev_priv = dev->dev_private;
3339 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7d5e3799
CW
3340 bool pending;
3341
3342 if (i915_reset_in_progress(&dev_priv->gpu_error) ||
3343 intel_crtc->reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
3344 return false;
3345
5e2d7afc 3346 spin_lock_irq(&dev->event_lock);
7d5e3799 3347 pending = to_intel_crtc(crtc)->unpin_work != NULL;
5e2d7afc 3348 spin_unlock_irq(&dev->event_lock);
7d5e3799
CW
3349
3350 return pending;
3351}
3352
bfd16b2a
ML
3353static void intel_update_pipe_config(struct intel_crtc *crtc,
3354 struct intel_crtc_state *old_crtc_state)
e30e8f75
GP
3355{
3356 struct drm_device *dev = crtc->base.dev;
3357 struct drm_i915_private *dev_priv = dev->dev_private;
bfd16b2a
ML
3358 struct intel_crtc_state *pipe_config =
3359 to_intel_crtc_state(crtc->base.state);
e30e8f75 3360
bfd16b2a
ML
3361 /* drm_atomic_helper_update_legacy_modeset_state might not be called. */
3362 crtc->base.mode = crtc->base.state->mode;
3363
3364 DRM_DEBUG_KMS("Updating pipe size %ix%i -> %ix%i\n",
3365 old_crtc_state->pipe_src_w, old_crtc_state->pipe_src_h,
3366 pipe_config->pipe_src_w, pipe_config->pipe_src_h);
e30e8f75 3367
44522d85
ML
3368 if (HAS_DDI(dev))
3369 intel_set_pipe_csc(&crtc->base);
3370
e30e8f75
GP
3371 /*
3372 * Update pipe size and adjust fitter if needed: the reason for this is
3373 * that in compute_mode_changes we check the native mode (not the pfit
3374 * mode) to see if we can flip rather than do a full mode set. In the
3375 * fastboot case, we'll flip, but if we don't update the pipesrc and
3376 * pfit state, we'll end up with a big fb scanned out into the wrong
3377 * sized surface.
e30e8f75
GP
3378 */
3379
e30e8f75 3380 I915_WRITE(PIPESRC(crtc->pipe),
bfd16b2a
ML
3381 ((pipe_config->pipe_src_w - 1) << 16) |
3382 (pipe_config->pipe_src_h - 1));
3383
3384 /* on skylake this is done by detaching scalers */
3385 if (INTEL_INFO(dev)->gen >= 9) {
3386 skl_detach_scalers(crtc);
3387
3388 if (pipe_config->pch_pfit.enabled)
3389 skylake_pfit_enable(crtc);
3390 } else if (HAS_PCH_SPLIT(dev)) {
3391 if (pipe_config->pch_pfit.enabled)
3392 ironlake_pfit_enable(crtc);
3393 else if (old_crtc_state->pch_pfit.enabled)
3394 ironlake_pfit_disable(crtc, true);
e30e8f75 3395 }
e30e8f75
GP
3396}
3397
5e84e1a4
ZW
3398static void intel_fdi_normal_train(struct drm_crtc *crtc)
3399{
3400 struct drm_device *dev = crtc->dev;
3401 struct drm_i915_private *dev_priv = dev->dev_private;
3402 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3403 int pipe = intel_crtc->pipe;
3404 u32 reg, temp;
3405
3406 /* enable normal train */
3407 reg = FDI_TX_CTL(pipe);
3408 temp = I915_READ(reg);
61e499bf 3409 if (IS_IVYBRIDGE(dev)) {
357555c0
JB
3410 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
3411 temp |= FDI_LINK_TRAIN_NONE_IVB | FDI_TX_ENHANCE_FRAME_ENABLE;
61e499bf
KP
3412 } else {
3413 temp &= ~FDI_LINK_TRAIN_NONE;
3414 temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE;
357555c0 3415 }
5e84e1a4
ZW
3416 I915_WRITE(reg, temp);
3417
3418 reg = FDI_RX_CTL(pipe);
3419 temp = I915_READ(reg);
3420 if (HAS_PCH_CPT(dev)) {
3421 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3422 temp |= FDI_LINK_TRAIN_NORMAL_CPT;
3423 } else {
3424 temp &= ~FDI_LINK_TRAIN_NONE;
3425 temp |= FDI_LINK_TRAIN_NONE;
3426 }
3427 I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);
3428
3429 /* wait one idle pattern time */
3430 POSTING_READ(reg);
3431 udelay(1000);
357555c0
JB
3432
3433 /* IVB wants error correction enabled */
3434 if (IS_IVYBRIDGE(dev))
3435 I915_WRITE(reg, I915_READ(reg) | FDI_FS_ERRC_ENABLE |
3436 FDI_FE_ERRC_ENABLE);
5e84e1a4
ZW
3437}
3438
8db9d77b
ZW
3439/* The FDI link training functions for ILK/Ibexpeak. */
3440static void ironlake_fdi_link_train(struct drm_crtc *crtc)
3441{
3442 struct drm_device *dev = crtc->dev;
3443 struct drm_i915_private *dev_priv = dev->dev_private;
3444 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3445 int pipe = intel_crtc->pipe;
5eddb70b 3446 u32 reg, temp, tries;
8db9d77b 3447
1c8562f6 3448 /* FDI needs bits from pipe first */
0fc932b8 3449 assert_pipe_enabled(dev_priv, pipe);
0fc932b8 3450
e1a44743
AJ
3451 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3452 for train result */
5eddb70b
CW
3453 reg = FDI_RX_IMR(pipe);
3454 temp = I915_READ(reg);
e1a44743
AJ
3455 temp &= ~FDI_RX_SYMBOL_LOCK;
3456 temp &= ~FDI_RX_BIT_LOCK;
5eddb70b
CW
3457 I915_WRITE(reg, temp);
3458 I915_READ(reg);
e1a44743
AJ
3459 udelay(150);
3460
8db9d77b 3461 /* enable CPU FDI TX and PCH FDI RX */
5eddb70b
CW
3462 reg = FDI_TX_CTL(pipe);
3463 temp = I915_READ(reg);
627eb5a3 3464 temp &= ~FDI_DP_PORT_WIDTH_MASK;
6e3c9717 3465 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
8db9d77b
ZW
3466 temp &= ~FDI_LINK_TRAIN_NONE;
3467 temp |= FDI_LINK_TRAIN_PATTERN_1;
5eddb70b 3468 I915_WRITE(reg, temp | FDI_TX_ENABLE);
8db9d77b 3469
5eddb70b
CW
3470 reg = FDI_RX_CTL(pipe);
3471 temp = I915_READ(reg);
8db9d77b
ZW
3472 temp &= ~FDI_LINK_TRAIN_NONE;
3473 temp |= FDI_LINK_TRAIN_PATTERN_1;
5eddb70b
CW
3474 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3475
3476 POSTING_READ(reg);
8db9d77b
ZW
3477 udelay(150);
3478
5b2adf89 3479 /* Ironlake workaround, enable clock pointer after FDI enable*/
8f5718a6
DV
3480 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
3481 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR |
3482 FDI_RX_PHASE_SYNC_POINTER_EN);
5b2adf89 3483
5eddb70b 3484 reg = FDI_RX_IIR(pipe);
e1a44743 3485 for (tries = 0; tries < 5; tries++) {
5eddb70b 3486 temp = I915_READ(reg);
8db9d77b
ZW
3487 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3488
3489 if ((temp & FDI_RX_BIT_LOCK)) {
3490 DRM_DEBUG_KMS("FDI train 1 done.\n");
5eddb70b 3491 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
8db9d77b
ZW
3492 break;
3493 }
8db9d77b 3494 }
e1a44743 3495 if (tries == 5)
5eddb70b 3496 DRM_ERROR("FDI train 1 fail!\n");
8db9d77b
ZW
3497
3498 /* Train 2 */
5eddb70b
CW
3499 reg = FDI_TX_CTL(pipe);
3500 temp = I915_READ(reg);
8db9d77b
ZW
3501 temp &= ~FDI_LINK_TRAIN_NONE;
3502 temp |= FDI_LINK_TRAIN_PATTERN_2;
5eddb70b 3503 I915_WRITE(reg, temp);
8db9d77b 3504
5eddb70b
CW
3505 reg = FDI_RX_CTL(pipe);
3506 temp = I915_READ(reg);
8db9d77b
ZW
3507 temp &= ~FDI_LINK_TRAIN_NONE;
3508 temp |= FDI_LINK_TRAIN_PATTERN_2;
5eddb70b 3509 I915_WRITE(reg, temp);
8db9d77b 3510
5eddb70b
CW
3511 POSTING_READ(reg);
3512 udelay(150);
8db9d77b 3513
5eddb70b 3514 reg = FDI_RX_IIR(pipe);
e1a44743 3515 for (tries = 0; tries < 5; tries++) {
5eddb70b 3516 temp = I915_READ(reg);
8db9d77b
ZW
3517 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3518
3519 if (temp & FDI_RX_SYMBOL_LOCK) {
5eddb70b 3520 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
8db9d77b
ZW
3521 DRM_DEBUG_KMS("FDI train 2 done.\n");
3522 break;
3523 }
8db9d77b 3524 }
e1a44743 3525 if (tries == 5)
5eddb70b 3526 DRM_ERROR("FDI train 2 fail!\n");
8db9d77b
ZW
3527
3528 DRM_DEBUG_KMS("FDI train done\n");
5c5313c8 3529
8db9d77b
ZW
3530}
3531
0206e353 3532static const int snb_b_fdi_train_param[] = {
8db9d77b
ZW
3533 FDI_LINK_TRAIN_400MV_0DB_SNB_B,
3534 FDI_LINK_TRAIN_400MV_6DB_SNB_B,
3535 FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
3536 FDI_LINK_TRAIN_800MV_0DB_SNB_B,
3537};
3538
3539/* The FDI link training functions for SNB/Cougarpoint. */
3540static void gen6_fdi_link_train(struct drm_crtc *crtc)
3541{
3542 struct drm_device *dev = crtc->dev;
3543 struct drm_i915_private *dev_priv = dev->dev_private;
3544 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3545 int pipe = intel_crtc->pipe;
fa37d39e 3546 u32 reg, temp, i, retry;
8db9d77b 3547
e1a44743
AJ
3548 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3549 for train result */
5eddb70b
CW
3550 reg = FDI_RX_IMR(pipe);
3551 temp = I915_READ(reg);
e1a44743
AJ
3552 temp &= ~FDI_RX_SYMBOL_LOCK;
3553 temp &= ~FDI_RX_BIT_LOCK;
5eddb70b
CW
3554 I915_WRITE(reg, temp);
3555
3556 POSTING_READ(reg);
e1a44743
AJ
3557 udelay(150);
3558
8db9d77b 3559 /* enable CPU FDI TX and PCH FDI RX */
5eddb70b
CW
3560 reg = FDI_TX_CTL(pipe);
3561 temp = I915_READ(reg);
627eb5a3 3562 temp &= ~FDI_DP_PORT_WIDTH_MASK;
6e3c9717 3563 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
8db9d77b
ZW
3564 temp &= ~FDI_LINK_TRAIN_NONE;
3565 temp |= FDI_LINK_TRAIN_PATTERN_1;
3566 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3567 /* SNB-B */
3568 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
5eddb70b 3569 I915_WRITE(reg, temp | FDI_TX_ENABLE);
8db9d77b 3570
d74cf324
DV
3571 I915_WRITE(FDI_RX_MISC(pipe),
3572 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
3573
5eddb70b
CW
3574 reg = FDI_RX_CTL(pipe);
3575 temp = I915_READ(reg);
8db9d77b
ZW
3576 if (HAS_PCH_CPT(dev)) {
3577 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3578 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3579 } else {
3580 temp &= ~FDI_LINK_TRAIN_NONE;
3581 temp |= FDI_LINK_TRAIN_PATTERN_1;
3582 }
5eddb70b
CW
3583 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3584
3585 POSTING_READ(reg);
8db9d77b
ZW
3586 udelay(150);
3587
0206e353 3588 for (i = 0; i < 4; i++) {
5eddb70b
CW
3589 reg = FDI_TX_CTL(pipe);
3590 temp = I915_READ(reg);
8db9d77b
ZW
3591 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3592 temp |= snb_b_fdi_train_param[i];
5eddb70b
CW
3593 I915_WRITE(reg, temp);
3594
3595 POSTING_READ(reg);
8db9d77b
ZW
3596 udelay(500);
3597
fa37d39e
SP
3598 for (retry = 0; retry < 5; retry++) {
3599 reg = FDI_RX_IIR(pipe);
3600 temp = I915_READ(reg);
3601 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3602 if (temp & FDI_RX_BIT_LOCK) {
3603 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
3604 DRM_DEBUG_KMS("FDI train 1 done.\n");
3605 break;
3606 }
3607 udelay(50);
8db9d77b 3608 }
fa37d39e
SP
3609 if (retry < 5)
3610 break;
8db9d77b
ZW
3611 }
3612 if (i == 4)
5eddb70b 3613 DRM_ERROR("FDI train 1 fail!\n");
8db9d77b
ZW
3614
3615 /* Train 2 */
5eddb70b
CW
3616 reg = FDI_TX_CTL(pipe);
3617 temp = I915_READ(reg);
8db9d77b
ZW
3618 temp &= ~FDI_LINK_TRAIN_NONE;
3619 temp |= FDI_LINK_TRAIN_PATTERN_2;
3620 if (IS_GEN6(dev)) {
3621 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3622 /* SNB-B */
3623 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
3624 }
5eddb70b 3625 I915_WRITE(reg, temp);
8db9d77b 3626
5eddb70b
CW
3627 reg = FDI_RX_CTL(pipe);
3628 temp = I915_READ(reg);
8db9d77b
ZW
3629 if (HAS_PCH_CPT(dev)) {
3630 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3631 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
3632 } else {
3633 temp &= ~FDI_LINK_TRAIN_NONE;
3634 temp |= FDI_LINK_TRAIN_PATTERN_2;
3635 }
5eddb70b
CW
3636 I915_WRITE(reg, temp);
3637
3638 POSTING_READ(reg);
8db9d77b
ZW
3639 udelay(150);
3640
0206e353 3641 for (i = 0; i < 4; i++) {
5eddb70b
CW
3642 reg = FDI_TX_CTL(pipe);
3643 temp = I915_READ(reg);
8db9d77b
ZW
3644 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3645 temp |= snb_b_fdi_train_param[i];
5eddb70b
CW
3646 I915_WRITE(reg, temp);
3647
3648 POSTING_READ(reg);
8db9d77b
ZW
3649 udelay(500);
3650
fa37d39e
SP
3651 for (retry = 0; retry < 5; retry++) {
3652 reg = FDI_RX_IIR(pipe);
3653 temp = I915_READ(reg);
3654 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3655 if (temp & FDI_RX_SYMBOL_LOCK) {
3656 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
3657 DRM_DEBUG_KMS("FDI train 2 done.\n");
3658 break;
3659 }
3660 udelay(50);
8db9d77b 3661 }
fa37d39e
SP
3662 if (retry < 5)
3663 break;
8db9d77b
ZW
3664 }
3665 if (i == 4)
5eddb70b 3666 DRM_ERROR("FDI train 2 fail!\n");
8db9d77b
ZW
3667
3668 DRM_DEBUG_KMS("FDI train done.\n");
3669}
3670
357555c0
JB
3671/* Manual link training for Ivy Bridge A0 parts */
3672static void ivb_manual_fdi_link_train(struct drm_crtc *crtc)
3673{
3674 struct drm_device *dev = crtc->dev;
3675 struct drm_i915_private *dev_priv = dev->dev_private;
3676 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3677 int pipe = intel_crtc->pipe;
139ccd3f 3678 u32 reg, temp, i, j;
357555c0
JB
3679
3680 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3681 for train result */
3682 reg = FDI_RX_IMR(pipe);
3683 temp = I915_READ(reg);
3684 temp &= ~FDI_RX_SYMBOL_LOCK;
3685 temp &= ~FDI_RX_BIT_LOCK;
3686 I915_WRITE(reg, temp);
3687
3688 POSTING_READ(reg);
3689 udelay(150);
3690
01a415fd
DV
3691 DRM_DEBUG_KMS("FDI_RX_IIR before link train 0x%x\n",
3692 I915_READ(FDI_RX_IIR(pipe)));
3693
139ccd3f
JB
3694 /* Try each vswing and preemphasis setting twice before moving on */
3695 for (j = 0; j < ARRAY_SIZE(snb_b_fdi_train_param) * 2; j++) {
3696 /* disable first in case we need to retry */
3697 reg = FDI_TX_CTL(pipe);
3698 temp = I915_READ(reg);
3699 temp &= ~(FDI_LINK_TRAIN_AUTO | FDI_LINK_TRAIN_NONE_IVB);
3700 temp &= ~FDI_TX_ENABLE;
3701 I915_WRITE(reg, temp);
357555c0 3702
139ccd3f
JB
3703 reg = FDI_RX_CTL(pipe);
3704 temp = I915_READ(reg);
3705 temp &= ~FDI_LINK_TRAIN_AUTO;
3706 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3707 temp &= ~FDI_RX_ENABLE;
3708 I915_WRITE(reg, temp);
357555c0 3709
139ccd3f 3710 /* enable CPU FDI TX and PCH FDI RX */
357555c0
JB
3711 reg = FDI_TX_CTL(pipe);
3712 temp = I915_READ(reg);
139ccd3f 3713 temp &= ~FDI_DP_PORT_WIDTH_MASK;
6e3c9717 3714 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
139ccd3f 3715 temp |= FDI_LINK_TRAIN_PATTERN_1_IVB;
357555c0 3716 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
139ccd3f
JB
3717 temp |= snb_b_fdi_train_param[j/2];
3718 temp |= FDI_COMPOSITE_SYNC;
3719 I915_WRITE(reg, temp | FDI_TX_ENABLE);
357555c0 3720
139ccd3f
JB
3721 I915_WRITE(FDI_RX_MISC(pipe),
3722 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
357555c0 3723
139ccd3f 3724 reg = FDI_RX_CTL(pipe);
357555c0 3725 temp = I915_READ(reg);
139ccd3f
JB
3726 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3727 temp |= FDI_COMPOSITE_SYNC;
3728 I915_WRITE(reg, temp | FDI_RX_ENABLE);
357555c0 3729
139ccd3f
JB
3730 POSTING_READ(reg);
3731 udelay(1); /* should be 0.5us */
357555c0 3732
139ccd3f
JB
3733 for (i = 0; i < 4; i++) {
3734 reg = FDI_RX_IIR(pipe);
3735 temp = I915_READ(reg);
3736 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
357555c0 3737
139ccd3f
JB
3738 if (temp & FDI_RX_BIT_LOCK ||
3739 (I915_READ(reg) & FDI_RX_BIT_LOCK)) {
3740 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
3741 DRM_DEBUG_KMS("FDI train 1 done, level %i.\n",
3742 i);
3743 break;
3744 }
3745 udelay(1); /* should be 0.5us */
3746 }
3747 if (i == 4) {
3748 DRM_DEBUG_KMS("FDI train 1 fail on vswing %d\n", j / 2);
3749 continue;
3750 }
357555c0 3751
139ccd3f 3752 /* Train 2 */
357555c0
JB
3753 reg = FDI_TX_CTL(pipe);
3754 temp = I915_READ(reg);
139ccd3f
JB
3755 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
3756 temp |= FDI_LINK_TRAIN_PATTERN_2_IVB;
3757 I915_WRITE(reg, temp);
3758
3759 reg = FDI_RX_CTL(pipe);
3760 temp = I915_READ(reg);
3761 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3762 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
357555c0
JB
3763 I915_WRITE(reg, temp);
3764
3765 POSTING_READ(reg);
139ccd3f 3766 udelay(2); /* should be 1.5us */
357555c0 3767
139ccd3f
JB
3768 for (i = 0; i < 4; i++) {
3769 reg = FDI_RX_IIR(pipe);
3770 temp = I915_READ(reg);
3771 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
357555c0 3772
139ccd3f
JB
3773 if (temp & FDI_RX_SYMBOL_LOCK ||
3774 (I915_READ(reg) & FDI_RX_SYMBOL_LOCK)) {
3775 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
3776 DRM_DEBUG_KMS("FDI train 2 done, level %i.\n",
3777 i);
3778 goto train_done;
3779 }
3780 udelay(2); /* should be 1.5us */
357555c0 3781 }
139ccd3f
JB
3782 if (i == 4)
3783 DRM_DEBUG_KMS("FDI train 2 fail on vswing %d\n", j / 2);
357555c0 3784 }
357555c0 3785
139ccd3f 3786train_done:
357555c0
JB
3787 DRM_DEBUG_KMS("FDI train done.\n");
3788}
3789
88cefb6c 3790static void ironlake_fdi_pll_enable(struct intel_crtc *intel_crtc)
2c07245f 3791{
88cefb6c 3792 struct drm_device *dev = intel_crtc->base.dev;
2c07245f 3793 struct drm_i915_private *dev_priv = dev->dev_private;
2c07245f 3794 int pipe = intel_crtc->pipe;
5eddb70b 3795 u32 reg, temp;
79e53945 3796
c64e311e 3797
c98e9dcf 3798 /* enable PCH FDI RX PLL, wait warmup plus DMI latency */
5eddb70b
CW
3799 reg = FDI_RX_CTL(pipe);
3800 temp = I915_READ(reg);
627eb5a3 3801 temp &= ~(FDI_DP_PORT_WIDTH_MASK | (0x7 << 16));
6e3c9717 3802 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
dfd07d72 3803 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
5eddb70b
CW
3804 I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);
3805
3806 POSTING_READ(reg);
c98e9dcf
JB
3807 udelay(200);
3808
3809 /* Switch from Rawclk to PCDclk */
5eddb70b
CW
3810 temp = I915_READ(reg);
3811 I915_WRITE(reg, temp | FDI_PCDCLK);
3812
3813 POSTING_READ(reg);
c98e9dcf
JB
3814 udelay(200);
3815
20749730
PZ
3816 /* Enable CPU FDI TX PLL, always on for Ironlake */
3817 reg = FDI_TX_CTL(pipe);
3818 temp = I915_READ(reg);
3819 if ((temp & FDI_TX_PLL_ENABLE) == 0) {
3820 I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);
5eddb70b 3821
20749730
PZ
3822 POSTING_READ(reg);
3823 udelay(100);
6be4a607 3824 }
0e23b99d
JB
3825}
3826
88cefb6c
DV
3827static void ironlake_fdi_pll_disable(struct intel_crtc *intel_crtc)
3828{
3829 struct drm_device *dev = intel_crtc->base.dev;
3830 struct drm_i915_private *dev_priv = dev->dev_private;
3831 int pipe = intel_crtc->pipe;
3832 u32 reg, temp;
3833
3834 /* Switch from PCDclk to Rawclk */
3835 reg = FDI_RX_CTL(pipe);
3836 temp = I915_READ(reg);
3837 I915_WRITE(reg, temp & ~FDI_PCDCLK);
3838
3839 /* Disable CPU FDI TX PLL */
3840 reg = FDI_TX_CTL(pipe);
3841 temp = I915_READ(reg);
3842 I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE);
3843
3844 POSTING_READ(reg);
3845 udelay(100);
3846
3847 reg = FDI_RX_CTL(pipe);
3848 temp = I915_READ(reg);
3849 I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE);
3850
3851 /* Wait for the clocks to turn off. */
3852 POSTING_READ(reg);
3853 udelay(100);
3854}
3855
0fc932b8
JB
3856static void ironlake_fdi_disable(struct drm_crtc *crtc)
3857{
3858 struct drm_device *dev = crtc->dev;
3859 struct drm_i915_private *dev_priv = dev->dev_private;
3860 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3861 int pipe = intel_crtc->pipe;
3862 u32 reg, temp;
3863
3864 /* disable CPU FDI tx and PCH FDI rx */
3865 reg = FDI_TX_CTL(pipe);
3866 temp = I915_READ(reg);
3867 I915_WRITE(reg, temp & ~FDI_TX_ENABLE);
3868 POSTING_READ(reg);
3869
3870 reg = FDI_RX_CTL(pipe);
3871 temp = I915_READ(reg);
3872 temp &= ~(0x7 << 16);
dfd07d72 3873 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
0fc932b8
JB
3874 I915_WRITE(reg, temp & ~FDI_RX_ENABLE);
3875
3876 POSTING_READ(reg);
3877 udelay(100);
3878
3879 /* Ironlake workaround, disable clock pointer after downing FDI */
eba905b2 3880 if (HAS_PCH_IBX(dev))
6f06ce18 3881 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
0fc932b8
JB
3882
3883 /* still set train pattern 1 */
3884 reg = FDI_TX_CTL(pipe);
3885 temp = I915_READ(reg);
3886 temp &= ~FDI_LINK_TRAIN_NONE;
3887 temp |= FDI_LINK_TRAIN_PATTERN_1;
3888 I915_WRITE(reg, temp);
3889
3890 reg = FDI_RX_CTL(pipe);
3891 temp = I915_READ(reg);
3892 if (HAS_PCH_CPT(dev)) {
3893 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3894 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3895 } else {
3896 temp &= ~FDI_LINK_TRAIN_NONE;
3897 temp |= FDI_LINK_TRAIN_PATTERN_1;
3898 }
3899 /* BPC in FDI rx is consistent with that in PIPECONF */
3900 temp &= ~(0x07 << 16);
dfd07d72 3901 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
0fc932b8
JB
3902 I915_WRITE(reg, temp);
3903
3904 POSTING_READ(reg);
3905 udelay(100);
3906}
3907
5dce5b93
CW
3908bool intel_has_pending_fb_unpin(struct drm_device *dev)
3909{
3910 struct intel_crtc *crtc;
3911
3912 /* Note that we don't need to be called with mode_config.lock here
3913 * as our list of CRTC objects is static for the lifetime of the
3914 * device and so cannot disappear as we iterate. Similarly, we can
3915 * happily treat the predicates as racy, atomic checks as userspace
3916 * cannot claim and pin a new fb without at least acquring the
3917 * struct_mutex and so serialising with us.
3918 */
d3fcc808 3919 for_each_intel_crtc(dev, crtc) {
5dce5b93
CW
3920 if (atomic_read(&crtc->unpin_work_count) == 0)
3921 continue;
3922
3923 if (crtc->unpin_work)
3924 intel_wait_for_vblank(dev, crtc->pipe);
3925
3926 return true;
3927 }
3928
3929 return false;
3930}
3931
d6bbafa1
CW
3932static void page_flip_completed(struct intel_crtc *intel_crtc)
3933{
3934 struct drm_i915_private *dev_priv = to_i915(intel_crtc->base.dev);
3935 struct intel_unpin_work *work = intel_crtc->unpin_work;
3936
3937 /* ensure that the unpin work is consistent wrt ->pending. */
3938 smp_rmb();
3939 intel_crtc->unpin_work = NULL;
3940
3941 if (work->event)
3942 drm_send_vblank_event(intel_crtc->base.dev,
3943 intel_crtc->pipe,
3944 work->event);
3945
3946 drm_crtc_vblank_put(&intel_crtc->base);
3947
3948 wake_up_all(&dev_priv->pending_flip_queue);
3949 queue_work(dev_priv->wq, &work->work);
3950
3951 trace_i915_flip_complete(intel_crtc->plane,
3952 work->pending_flip_obj);
3953}
3954
46a55d30 3955void intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc)
e6c3a2a6 3956{
0f91128d 3957 struct drm_device *dev = crtc->dev;
5bb61643 3958 struct drm_i915_private *dev_priv = dev->dev_private;
e6c3a2a6 3959
2c10d571 3960 WARN_ON(waitqueue_active(&dev_priv->pending_flip_queue));
9c787942
CW
3961 if (WARN_ON(wait_event_timeout(dev_priv->pending_flip_queue,
3962 !intel_crtc_has_pending_flip(crtc),
3963 60*HZ) == 0)) {
3964 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2c10d571 3965
5e2d7afc 3966 spin_lock_irq(&dev->event_lock);
9c787942
CW
3967 if (intel_crtc->unpin_work) {
3968 WARN_ONCE(1, "Removing stuck page flip\n");
3969 page_flip_completed(intel_crtc);
3970 }
5e2d7afc 3971 spin_unlock_irq(&dev->event_lock);
9c787942 3972 }
5bb61643 3973
975d568a
CW
3974 if (crtc->primary->fb) {
3975 mutex_lock(&dev->struct_mutex);
3976 intel_finish_fb(crtc->primary->fb);
3977 mutex_unlock(&dev->struct_mutex);
3978 }
e6c3a2a6
CW
3979}
3980
e615efe4
ED
3981/* Program iCLKIP clock to the desired frequency */
3982static void lpt_program_iclkip(struct drm_crtc *crtc)
3983{
3984 struct drm_device *dev = crtc->dev;
3985 struct drm_i915_private *dev_priv = dev->dev_private;
6e3c9717 3986 int clock = to_intel_crtc(crtc)->config->base.adjusted_mode.crtc_clock;
e615efe4
ED
3987 u32 divsel, phaseinc, auxdiv, phasedir = 0;
3988 u32 temp;
3989
a580516d 3990 mutex_lock(&dev_priv->sb_lock);
09153000 3991
e615efe4
ED
3992 /* It is necessary to ungate the pixclk gate prior to programming
3993 * the divisors, and gate it back when it is done.
3994 */
3995 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_GATE);
3996
3997 /* Disable SSCCTL */
3998 intel_sbi_write(dev_priv, SBI_SSCCTL6,
988d6ee8
PZ
3999 intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK) |
4000 SBI_SSCCTL_DISABLE,
4001 SBI_ICLK);
e615efe4
ED
4002
4003 /* 20MHz is a corner case which is out of range for the 7-bit divisor */
12d7ceed 4004 if (clock == 20000) {
e615efe4
ED
4005 auxdiv = 1;
4006 divsel = 0x41;
4007 phaseinc = 0x20;
4008 } else {
4009 /* The iCLK virtual clock root frequency is in MHz,
241bfc38
DL
4010 * but the adjusted_mode->crtc_clock in in KHz. To get the
4011 * divisors, it is necessary to divide one by another, so we
e615efe4
ED
4012 * convert the virtual clock precision to KHz here for higher
4013 * precision.
4014 */
4015 u32 iclk_virtual_root_freq = 172800 * 1000;
4016 u32 iclk_pi_range = 64;
4017 u32 desired_divisor, msb_divisor_value, pi_value;
4018
12d7ceed 4019 desired_divisor = (iclk_virtual_root_freq / clock);
e615efe4
ED
4020 msb_divisor_value = desired_divisor / iclk_pi_range;
4021 pi_value = desired_divisor % iclk_pi_range;
4022
4023 auxdiv = 0;
4024 divsel = msb_divisor_value - 2;
4025 phaseinc = pi_value;
4026 }
4027
4028 /* This should not happen with any sane values */
4029 WARN_ON(SBI_SSCDIVINTPHASE_DIVSEL(divsel) &
4030 ~SBI_SSCDIVINTPHASE_DIVSEL_MASK);
4031 WARN_ON(SBI_SSCDIVINTPHASE_DIR(phasedir) &
4032 ~SBI_SSCDIVINTPHASE_INCVAL_MASK);
4033
4034 DRM_DEBUG_KMS("iCLKIP clock: found settings for %dKHz refresh rate: auxdiv=%x, divsel=%x, phasedir=%x, phaseinc=%x\n",
12d7ceed 4035 clock,
e615efe4
ED
4036 auxdiv,
4037 divsel,
4038 phasedir,
4039 phaseinc);
4040
4041 /* Program SSCDIVINTPHASE6 */
988d6ee8 4042 temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
e615efe4
ED
4043 temp &= ~SBI_SSCDIVINTPHASE_DIVSEL_MASK;
4044 temp |= SBI_SSCDIVINTPHASE_DIVSEL(divsel);
4045 temp &= ~SBI_SSCDIVINTPHASE_INCVAL_MASK;
4046 temp |= SBI_SSCDIVINTPHASE_INCVAL(phaseinc);
4047 temp |= SBI_SSCDIVINTPHASE_DIR(phasedir);
4048 temp |= SBI_SSCDIVINTPHASE_PROPAGATE;
988d6ee8 4049 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE6, temp, SBI_ICLK);
e615efe4
ED
4050
4051 /* Program SSCAUXDIV */
988d6ee8 4052 temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
e615efe4
ED
4053 temp &= ~SBI_SSCAUXDIV_FINALDIV2SEL(1);
4054 temp |= SBI_SSCAUXDIV_FINALDIV2SEL(auxdiv);
988d6ee8 4055 intel_sbi_write(dev_priv, SBI_SSCAUXDIV6, temp, SBI_ICLK);
e615efe4
ED
4056
4057 /* Enable modulator and associated divider */
988d6ee8 4058 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
e615efe4 4059 temp &= ~SBI_SSCCTL_DISABLE;
988d6ee8 4060 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
e615efe4
ED
4061
4062 /* Wait for initialization time */
4063 udelay(24);
4064
4065 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_UNGATE);
09153000 4066
a580516d 4067 mutex_unlock(&dev_priv->sb_lock);
e615efe4
ED
4068}
4069
275f01b2
DV
4070static void ironlake_pch_transcoder_set_timings(struct intel_crtc *crtc,
4071 enum pipe pch_transcoder)
4072{
4073 struct drm_device *dev = crtc->base.dev;
4074 struct drm_i915_private *dev_priv = dev->dev_private;
6e3c9717 4075 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
275f01b2
DV
4076
4077 I915_WRITE(PCH_TRANS_HTOTAL(pch_transcoder),
4078 I915_READ(HTOTAL(cpu_transcoder)));
4079 I915_WRITE(PCH_TRANS_HBLANK(pch_transcoder),
4080 I915_READ(HBLANK(cpu_transcoder)));
4081 I915_WRITE(PCH_TRANS_HSYNC(pch_transcoder),
4082 I915_READ(HSYNC(cpu_transcoder)));
4083
4084 I915_WRITE(PCH_TRANS_VTOTAL(pch_transcoder),
4085 I915_READ(VTOTAL(cpu_transcoder)));
4086 I915_WRITE(PCH_TRANS_VBLANK(pch_transcoder),
4087 I915_READ(VBLANK(cpu_transcoder)));
4088 I915_WRITE(PCH_TRANS_VSYNC(pch_transcoder),
4089 I915_READ(VSYNC(cpu_transcoder)));
4090 I915_WRITE(PCH_TRANS_VSYNCSHIFT(pch_transcoder),
4091 I915_READ(VSYNCSHIFT(cpu_transcoder)));
4092}
4093
003632d9 4094static void cpt_set_fdi_bc_bifurcation(struct drm_device *dev, bool enable)
1fbc0d78
DV
4095{
4096 struct drm_i915_private *dev_priv = dev->dev_private;
4097 uint32_t temp;
4098
4099 temp = I915_READ(SOUTH_CHICKEN1);
003632d9 4100 if (!!(temp & FDI_BC_BIFURCATION_SELECT) == enable)
1fbc0d78
DV
4101 return;
4102
4103 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
4104 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
4105
003632d9
ACO
4106 temp &= ~FDI_BC_BIFURCATION_SELECT;
4107 if (enable)
4108 temp |= FDI_BC_BIFURCATION_SELECT;
4109
4110 DRM_DEBUG_KMS("%sabling fdi C rx\n", enable ? "en" : "dis");
1fbc0d78
DV
4111 I915_WRITE(SOUTH_CHICKEN1, temp);
4112 POSTING_READ(SOUTH_CHICKEN1);
4113}
4114
4115static void ivybridge_update_fdi_bc_bifurcation(struct intel_crtc *intel_crtc)
4116{
4117 struct drm_device *dev = intel_crtc->base.dev;
1fbc0d78
DV
4118
4119 switch (intel_crtc->pipe) {
4120 case PIPE_A:
4121 break;
4122 case PIPE_B:
6e3c9717 4123 if (intel_crtc->config->fdi_lanes > 2)
003632d9 4124 cpt_set_fdi_bc_bifurcation(dev, false);
1fbc0d78 4125 else
003632d9 4126 cpt_set_fdi_bc_bifurcation(dev, true);
1fbc0d78
DV
4127
4128 break;
4129 case PIPE_C:
003632d9 4130 cpt_set_fdi_bc_bifurcation(dev, true);
1fbc0d78
DV
4131
4132 break;
4133 default:
4134 BUG();
4135 }
4136}
4137
f67a559d
JB
4138/*
4139 * Enable PCH resources required for PCH ports:
4140 * - PCH PLLs
4141 * - FDI training & RX/TX
4142 * - update transcoder timings
4143 * - DP transcoding bits
4144 * - transcoder
4145 */
4146static void ironlake_pch_enable(struct drm_crtc *crtc)
0e23b99d
JB
4147{
4148 struct drm_device *dev = crtc->dev;
4149 struct drm_i915_private *dev_priv = dev->dev_private;
4150 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4151 int pipe = intel_crtc->pipe;
ee7b9f93 4152 u32 reg, temp;
2c07245f 4153
ab9412ba 4154 assert_pch_transcoder_disabled(dev_priv, pipe);
e7e164db 4155
1fbc0d78
DV
4156 if (IS_IVYBRIDGE(dev))
4157 ivybridge_update_fdi_bc_bifurcation(intel_crtc);
4158
cd986abb
DV
4159 /* Write the TU size bits before fdi link training, so that error
4160 * detection works. */
4161 I915_WRITE(FDI_RX_TUSIZE1(pipe),
4162 I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);
4163
c98e9dcf 4164 /* For PCH output, training FDI link */
674cf967 4165 dev_priv->display.fdi_link_train(crtc);
2c07245f 4166
3ad8a208
DV
4167 /* We need to program the right clock selection before writing the pixel
4168 * mutliplier into the DPLL. */
303b81e0 4169 if (HAS_PCH_CPT(dev)) {
ee7b9f93 4170 u32 sel;
4b645f14 4171
c98e9dcf 4172 temp = I915_READ(PCH_DPLL_SEL);
11887397
DV
4173 temp |= TRANS_DPLL_ENABLE(pipe);
4174 sel = TRANS_DPLLB_SEL(pipe);
6e3c9717 4175 if (intel_crtc->config->shared_dpll == DPLL_ID_PCH_PLL_B)
ee7b9f93
JB
4176 temp |= sel;
4177 else
4178 temp &= ~sel;
c98e9dcf 4179 I915_WRITE(PCH_DPLL_SEL, temp);
c98e9dcf 4180 }
5eddb70b 4181
3ad8a208
DV
4182 /* XXX: pch pll's can be enabled any time before we enable the PCH
4183 * transcoder, and we actually should do this to not upset any PCH
4184 * transcoder that already use the clock when we share it.
4185 *
4186 * Note that enable_shared_dpll tries to do the right thing, but
4187 * get_shared_dpll unconditionally resets the pll - we need that to have
4188 * the right LVDS enable sequence. */
85b3894f 4189 intel_enable_shared_dpll(intel_crtc);
3ad8a208 4190
d9b6cb56
JB
4191 /* set transcoder timing, panel must allow it */
4192 assert_panel_unlocked(dev_priv, pipe);
275f01b2 4193 ironlake_pch_transcoder_set_timings(intel_crtc, pipe);
8db9d77b 4194
303b81e0 4195 intel_fdi_normal_train(crtc);
5e84e1a4 4196
c98e9dcf 4197 /* For PCH DP, enable TRANS_DP_CTL */
6e3c9717 4198 if (HAS_PCH_CPT(dev) && intel_crtc->config->has_dp_encoder) {
dfd07d72 4199 u32 bpc = (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) >> 5;
5eddb70b
CW
4200 reg = TRANS_DP_CTL(pipe);
4201 temp = I915_READ(reg);
4202 temp &= ~(TRANS_DP_PORT_SEL_MASK |
220cad3c
EA
4203 TRANS_DP_SYNC_MASK |
4204 TRANS_DP_BPC_MASK);
e3ef4479 4205 temp |= TRANS_DP_OUTPUT_ENABLE;
9325c9f0 4206 temp |= bpc << 9; /* same format but at 11:9 */
c98e9dcf
JB
4207
4208 if (crtc->mode.flags & DRM_MODE_FLAG_PHSYNC)
5eddb70b 4209 temp |= TRANS_DP_HSYNC_ACTIVE_HIGH;
c98e9dcf 4210 if (crtc->mode.flags & DRM_MODE_FLAG_PVSYNC)
5eddb70b 4211 temp |= TRANS_DP_VSYNC_ACTIVE_HIGH;
c98e9dcf
JB
4212
4213 switch (intel_trans_dp_port_sel(crtc)) {
4214 case PCH_DP_B:
5eddb70b 4215 temp |= TRANS_DP_PORT_SEL_B;
c98e9dcf
JB
4216 break;
4217 case PCH_DP_C:
5eddb70b 4218 temp |= TRANS_DP_PORT_SEL_C;
c98e9dcf
JB
4219 break;
4220 case PCH_DP_D:
5eddb70b 4221 temp |= TRANS_DP_PORT_SEL_D;
c98e9dcf
JB
4222 break;
4223 default:
e95d41e1 4224 BUG();
32f9d658 4225 }
2c07245f 4226
5eddb70b 4227 I915_WRITE(reg, temp);
6be4a607 4228 }
b52eb4dc 4229
b8a4f404 4230 ironlake_enable_pch_transcoder(dev_priv, pipe);
f67a559d
JB
4231}
4232
1507e5bd
PZ
4233static void lpt_pch_enable(struct drm_crtc *crtc)
4234{
4235 struct drm_device *dev = crtc->dev;
4236 struct drm_i915_private *dev_priv = dev->dev_private;
4237 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6e3c9717 4238 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
1507e5bd 4239
ab9412ba 4240 assert_pch_transcoder_disabled(dev_priv, TRANSCODER_A);
1507e5bd 4241
8c52b5e8 4242 lpt_program_iclkip(crtc);
1507e5bd 4243
0540e488 4244 /* Set transcoder timing. */
275f01b2 4245 ironlake_pch_transcoder_set_timings(intel_crtc, PIPE_A);
1507e5bd 4246
937bb610 4247 lpt_enable_pch_transcoder(dev_priv, cpu_transcoder);
f67a559d
JB
4248}
4249
190f68c5
ACO
4250struct intel_shared_dpll *intel_get_shared_dpll(struct intel_crtc *crtc,
4251 struct intel_crtc_state *crtc_state)
ee7b9f93 4252{
e2b78267 4253 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
8bd31e67 4254 struct intel_shared_dpll *pll;
de419ab6 4255 struct intel_shared_dpll_config *shared_dpll;
e2b78267 4256 enum intel_dpll_id i;
ee7b9f93 4257
de419ab6
ML
4258 shared_dpll = intel_atomic_get_shared_dpll_state(crtc_state->base.state);
4259
98b6bd99
DV
4260 if (HAS_PCH_IBX(dev_priv->dev)) {
4261 /* Ironlake PCH has a fixed PLL->PCH pipe mapping. */
d94ab068 4262 i = (enum intel_dpll_id) crtc->pipe;
e72f9fbf 4263 pll = &dev_priv->shared_dplls[i];
98b6bd99 4264
46edb027
DV
4265 DRM_DEBUG_KMS("CRTC:%d using pre-allocated %s\n",
4266 crtc->base.base.id, pll->name);
98b6bd99 4267
de419ab6 4268 WARN_ON(shared_dpll[i].crtc_mask);
f2a69f44 4269
98b6bd99
DV
4270 goto found;
4271 }
4272
bcddf610
S
4273 if (IS_BROXTON(dev_priv->dev)) {
4274 /* PLL is attached to port in bxt */
4275 struct intel_encoder *encoder;
4276 struct intel_digital_port *intel_dig_port;
4277
4278 encoder = intel_ddi_get_crtc_new_encoder(crtc_state);
4279 if (WARN_ON(!encoder))
4280 return NULL;
4281
4282 intel_dig_port = enc_to_dig_port(&encoder->base);
4283 /* 1:1 mapping between ports and PLLs */
4284 i = (enum intel_dpll_id)intel_dig_port->port;
4285 pll = &dev_priv->shared_dplls[i];
4286 DRM_DEBUG_KMS("CRTC:%d using pre-allocated %s\n",
4287 crtc->base.base.id, pll->name);
de419ab6 4288 WARN_ON(shared_dpll[i].crtc_mask);
bcddf610
S
4289
4290 goto found;
4291 }
4292
e72f9fbf
DV
4293 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
4294 pll = &dev_priv->shared_dplls[i];
ee7b9f93
JB
4295
4296 /* Only want to check enabled timings first */
de419ab6 4297 if (shared_dpll[i].crtc_mask == 0)
ee7b9f93
JB
4298 continue;
4299
190f68c5 4300 if (memcmp(&crtc_state->dpll_hw_state,
de419ab6
ML
4301 &shared_dpll[i].hw_state,
4302 sizeof(crtc_state->dpll_hw_state)) == 0) {
8bd31e67 4303 DRM_DEBUG_KMS("CRTC:%d sharing existing %s (crtc mask 0x%08x, ative %d)\n",
1e6f2ddc 4304 crtc->base.base.id, pll->name,
de419ab6 4305 shared_dpll[i].crtc_mask,
8bd31e67 4306 pll->active);
ee7b9f93
JB
4307 goto found;
4308 }
4309 }
4310
4311 /* Ok no matching timings, maybe there's a free one? */
e72f9fbf
DV
4312 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
4313 pll = &dev_priv->shared_dplls[i];
de419ab6 4314 if (shared_dpll[i].crtc_mask == 0) {
46edb027
DV
4315 DRM_DEBUG_KMS("CRTC:%d allocated %s\n",
4316 crtc->base.base.id, pll->name);
ee7b9f93
JB
4317 goto found;
4318 }
4319 }
4320
4321 return NULL;
4322
4323found:
de419ab6
ML
4324 if (shared_dpll[i].crtc_mask == 0)
4325 shared_dpll[i].hw_state =
4326 crtc_state->dpll_hw_state;
f2a69f44 4327
190f68c5 4328 crtc_state->shared_dpll = i;
46edb027
DV
4329 DRM_DEBUG_DRIVER("using %s for pipe %c\n", pll->name,
4330 pipe_name(crtc->pipe));
ee7b9f93 4331
de419ab6 4332 shared_dpll[i].crtc_mask |= 1 << crtc->pipe;
e04c7350 4333
ee7b9f93
JB
4334 return pll;
4335}
4336
de419ab6 4337static void intel_shared_dpll_commit(struct drm_atomic_state *state)
8bd31e67 4338{
de419ab6
ML
4339 struct drm_i915_private *dev_priv = to_i915(state->dev);
4340 struct intel_shared_dpll_config *shared_dpll;
8bd31e67
ACO
4341 struct intel_shared_dpll *pll;
4342 enum intel_dpll_id i;
4343
de419ab6
ML
4344 if (!to_intel_atomic_state(state)->dpll_set)
4345 return;
8bd31e67 4346
de419ab6 4347 shared_dpll = to_intel_atomic_state(state)->shared_dpll;
8bd31e67
ACO
4348 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
4349 pll = &dev_priv->shared_dplls[i];
de419ab6 4350 pll->config = shared_dpll[i];
8bd31e67
ACO
4351 }
4352}
4353
a1520318 4354static void cpt_verify_modeset(struct drm_device *dev, int pipe)
d4270e57
JB
4355{
4356 struct drm_i915_private *dev_priv = dev->dev_private;
23670b32 4357 int dslreg = PIPEDSL(pipe);
d4270e57
JB
4358 u32 temp;
4359
4360 temp = I915_READ(dslreg);
4361 udelay(500);
4362 if (wait_for(I915_READ(dslreg) != temp, 5)) {
d4270e57 4363 if (wait_for(I915_READ(dslreg) != temp, 5))
84f44ce7 4364 DRM_ERROR("mode set failed: pipe %c stuck\n", pipe_name(pipe));
d4270e57
JB
4365 }
4366}
4367
86adf9d7
ML
4368static int
4369skl_update_scaler(struct intel_crtc_state *crtc_state, bool force_detach,
4370 unsigned scaler_user, int *scaler_id, unsigned int rotation,
4371 int src_w, int src_h, int dst_w, int dst_h)
a1b2278e 4372{
86adf9d7
ML
4373 struct intel_crtc_scaler_state *scaler_state =
4374 &crtc_state->scaler_state;
4375 struct intel_crtc *intel_crtc =
4376 to_intel_crtc(crtc_state->base.crtc);
a1b2278e 4377 int need_scaling;
6156a456
CK
4378
4379 need_scaling = intel_rotation_90_or_270(rotation) ?
4380 (src_h != dst_w || src_w != dst_h):
4381 (src_w != dst_w || src_h != dst_h);
a1b2278e
CK
4382
4383 /*
4384 * if plane is being disabled or scaler is no more required or force detach
4385 * - free scaler binded to this plane/crtc
4386 * - in order to do this, update crtc->scaler_usage
4387 *
4388 * Here scaler state in crtc_state is set free so that
4389 * scaler can be assigned to other user. Actual register
4390 * update to free the scaler is done in plane/panel-fit programming.
4391 * For this purpose crtc/plane_state->scaler_id isn't reset here.
4392 */
86adf9d7 4393 if (force_detach || !need_scaling) {
a1b2278e 4394 if (*scaler_id >= 0) {
86adf9d7 4395 scaler_state->scaler_users &= ~(1 << scaler_user);
a1b2278e
CK
4396 scaler_state->scalers[*scaler_id].in_use = 0;
4397
86adf9d7
ML
4398 DRM_DEBUG_KMS("scaler_user index %u.%u: "
4399 "Staged freeing scaler id %d scaler_users = 0x%x\n",
4400 intel_crtc->pipe, scaler_user, *scaler_id,
a1b2278e
CK
4401 scaler_state->scaler_users);
4402 *scaler_id = -1;
4403 }
4404 return 0;
4405 }
4406
4407 /* range checks */
4408 if (src_w < SKL_MIN_SRC_W || src_h < SKL_MIN_SRC_H ||
4409 dst_w < SKL_MIN_DST_W || dst_h < SKL_MIN_DST_H ||
4410
4411 src_w > SKL_MAX_SRC_W || src_h > SKL_MAX_SRC_H ||
4412 dst_w > SKL_MAX_DST_W || dst_h > SKL_MAX_DST_H) {
86adf9d7 4413 DRM_DEBUG_KMS("scaler_user index %u.%u: src %ux%u dst %ux%u "
a1b2278e 4414 "size is out of scaler range\n",
86adf9d7 4415 intel_crtc->pipe, scaler_user, src_w, src_h, dst_w, dst_h);
a1b2278e
CK
4416 return -EINVAL;
4417 }
4418
86adf9d7
ML
4419 /* mark this plane as a scaler user in crtc_state */
4420 scaler_state->scaler_users |= (1 << scaler_user);
4421 DRM_DEBUG_KMS("scaler_user index %u.%u: "
4422 "staged scaling request for %ux%u->%ux%u scaler_users = 0x%x\n",
4423 intel_crtc->pipe, scaler_user, src_w, src_h, dst_w, dst_h,
4424 scaler_state->scaler_users);
4425
4426 return 0;
4427}
4428
4429/**
4430 * skl_update_scaler_crtc - Stages update to scaler state for a given crtc.
4431 *
4432 * @state: crtc's scaler state
86adf9d7
ML
4433 *
4434 * Return
4435 * 0 - scaler_usage updated successfully
4436 * error - requested scaling cannot be supported or other error condition
4437 */
e435d6e5 4438int skl_update_scaler_crtc(struct intel_crtc_state *state)
86adf9d7
ML
4439{
4440 struct intel_crtc *intel_crtc = to_intel_crtc(state->base.crtc);
7c5f93b0 4441 const struct drm_display_mode *adjusted_mode = &state->base.adjusted_mode;
86adf9d7
ML
4442
4443 DRM_DEBUG_KMS("Updating scaler for [CRTC:%i] scaler_user index %u.%u\n",
4444 intel_crtc->base.base.id, intel_crtc->pipe, SKL_CRTC_INDEX);
4445
e435d6e5 4446 return skl_update_scaler(state, !state->base.active, SKL_CRTC_INDEX,
86adf9d7
ML
4447 &state->scaler_state.scaler_id, DRM_ROTATE_0,
4448 state->pipe_src_w, state->pipe_src_h,
aad941d5 4449 adjusted_mode->crtc_hdisplay, adjusted_mode->crtc_vdisplay);
86adf9d7
ML
4450}
4451
4452/**
4453 * skl_update_scaler_plane - Stages update to scaler state for a given plane.
4454 *
4455 * @state: crtc's scaler state
86adf9d7
ML
4456 * @plane_state: atomic plane state to update
4457 *
4458 * Return
4459 * 0 - scaler_usage updated successfully
4460 * error - requested scaling cannot be supported or other error condition
4461 */
da20eabd
ML
4462static int skl_update_scaler_plane(struct intel_crtc_state *crtc_state,
4463 struct intel_plane_state *plane_state)
86adf9d7
ML
4464{
4465
4466 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
da20eabd
ML
4467 struct intel_plane *intel_plane =
4468 to_intel_plane(plane_state->base.plane);
86adf9d7
ML
4469 struct drm_framebuffer *fb = plane_state->base.fb;
4470 int ret;
4471
4472 bool force_detach = !fb || !plane_state->visible;
4473
4474 DRM_DEBUG_KMS("Updating scaler for [PLANE:%d] scaler_user index %u.%u\n",
4475 intel_plane->base.base.id, intel_crtc->pipe,
4476 drm_plane_index(&intel_plane->base));
4477
4478 ret = skl_update_scaler(crtc_state, force_detach,
4479 drm_plane_index(&intel_plane->base),
4480 &plane_state->scaler_id,
4481 plane_state->base.rotation,
4482 drm_rect_width(&plane_state->src) >> 16,
4483 drm_rect_height(&plane_state->src) >> 16,
4484 drm_rect_width(&plane_state->dst),
4485 drm_rect_height(&plane_state->dst));
4486
4487 if (ret || plane_state->scaler_id < 0)
4488 return ret;
4489
a1b2278e 4490 /* check colorkey */
818ed961 4491 if (plane_state->ckey.flags != I915_SET_COLORKEY_NONE) {
86adf9d7 4492 DRM_DEBUG_KMS("[PLANE:%d] scaling with color key not allowed",
818ed961 4493 intel_plane->base.base.id);
a1b2278e
CK
4494 return -EINVAL;
4495 }
4496
4497 /* Check src format */
86adf9d7
ML
4498 switch (fb->pixel_format) {
4499 case DRM_FORMAT_RGB565:
4500 case DRM_FORMAT_XBGR8888:
4501 case DRM_FORMAT_XRGB8888:
4502 case DRM_FORMAT_ABGR8888:
4503 case DRM_FORMAT_ARGB8888:
4504 case DRM_FORMAT_XRGB2101010:
4505 case DRM_FORMAT_XBGR2101010:
4506 case DRM_FORMAT_YUYV:
4507 case DRM_FORMAT_YVYU:
4508 case DRM_FORMAT_UYVY:
4509 case DRM_FORMAT_VYUY:
4510 break;
4511 default:
4512 DRM_DEBUG_KMS("[PLANE:%d] FB:%d unsupported scaling format 0x%x\n",
4513 intel_plane->base.base.id, fb->base.id, fb->pixel_format);
4514 return -EINVAL;
a1b2278e
CK
4515 }
4516
a1b2278e
CK
4517 return 0;
4518}
4519
e435d6e5
ML
4520static void skylake_scaler_disable(struct intel_crtc *crtc)
4521{
4522 int i;
4523
4524 for (i = 0; i < crtc->num_scalers; i++)
4525 skl_detach_scaler(crtc, i);
4526}
4527
4528static void skylake_pfit_enable(struct intel_crtc *crtc)
bd2e244f
JB
4529{
4530 struct drm_device *dev = crtc->base.dev;
4531 struct drm_i915_private *dev_priv = dev->dev_private;
4532 int pipe = crtc->pipe;
a1b2278e
CK
4533 struct intel_crtc_scaler_state *scaler_state =
4534 &crtc->config->scaler_state;
4535
4536 DRM_DEBUG_KMS("for crtc_state = %p\n", crtc->config);
4537
6e3c9717 4538 if (crtc->config->pch_pfit.enabled) {
a1b2278e
CK
4539 int id;
4540
4541 if (WARN_ON(crtc->config->scaler_state.scaler_id < 0)) {
4542 DRM_ERROR("Requesting pfit without getting a scaler first\n");
4543 return;
4544 }
4545
4546 id = scaler_state->scaler_id;
4547 I915_WRITE(SKL_PS_CTRL(pipe, id), PS_SCALER_EN |
4548 PS_FILTER_MEDIUM | scaler_state->scalers[id].mode);
4549 I915_WRITE(SKL_PS_WIN_POS(pipe, id), crtc->config->pch_pfit.pos);
4550 I915_WRITE(SKL_PS_WIN_SZ(pipe, id), crtc->config->pch_pfit.size);
4551
4552 DRM_DEBUG_KMS("for crtc_state = %p scaler_id = %d\n", crtc->config, id);
bd2e244f
JB
4553 }
4554}
4555
b074cec8
JB
4556static void ironlake_pfit_enable(struct intel_crtc *crtc)
4557{
4558 struct drm_device *dev = crtc->base.dev;
4559 struct drm_i915_private *dev_priv = dev->dev_private;
4560 int pipe = crtc->pipe;
4561
6e3c9717 4562 if (crtc->config->pch_pfit.enabled) {
b074cec8
JB
4563 /* Force use of hard-coded filter coefficients
4564 * as some pre-programmed values are broken,
4565 * e.g. x201.
4566 */
4567 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
4568 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3 |
4569 PF_PIPE_SEL_IVB(pipe));
4570 else
4571 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3);
6e3c9717
ACO
4572 I915_WRITE(PF_WIN_POS(pipe), crtc->config->pch_pfit.pos);
4573 I915_WRITE(PF_WIN_SZ(pipe), crtc->config->pch_pfit.size);
d4270e57
JB
4574 }
4575}
4576
20bc8673 4577void hsw_enable_ips(struct intel_crtc *crtc)
d77e4531 4578{
cea165c3
VS
4579 struct drm_device *dev = crtc->base.dev;
4580 struct drm_i915_private *dev_priv = dev->dev_private;
d77e4531 4581
6e3c9717 4582 if (!crtc->config->ips_enabled)
d77e4531
PZ
4583 return;
4584
cea165c3
VS
4585 /* We can only enable IPS after we enable a plane and wait for a vblank */
4586 intel_wait_for_vblank(dev, crtc->pipe);
4587
d77e4531 4588 assert_plane_enabled(dev_priv, crtc->plane);
cea165c3 4589 if (IS_BROADWELL(dev)) {
2a114cc1
BW
4590 mutex_lock(&dev_priv->rps.hw_lock);
4591 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0xc0000000));
4592 mutex_unlock(&dev_priv->rps.hw_lock);
4593 /* Quoting Art Runyan: "its not safe to expect any particular
4594 * value in IPS_CTL bit 31 after enabling IPS through the
e59150dc
JB
4595 * mailbox." Moreover, the mailbox may return a bogus state,
4596 * so we need to just enable it and continue on.
2a114cc1
BW
4597 */
4598 } else {
4599 I915_WRITE(IPS_CTL, IPS_ENABLE);
4600 /* The bit only becomes 1 in the next vblank, so this wait here
4601 * is essentially intel_wait_for_vblank. If we don't have this
4602 * and don't wait for vblanks until the end of crtc_enable, then
4603 * the HW state readout code will complain that the expected
4604 * IPS_CTL value is not the one we read. */
4605 if (wait_for(I915_READ_NOTRACE(IPS_CTL) & IPS_ENABLE, 50))
4606 DRM_ERROR("Timed out waiting for IPS enable\n");
4607 }
d77e4531
PZ
4608}
4609
20bc8673 4610void hsw_disable_ips(struct intel_crtc *crtc)
d77e4531
PZ
4611{
4612 struct drm_device *dev = crtc->base.dev;
4613 struct drm_i915_private *dev_priv = dev->dev_private;
4614
6e3c9717 4615 if (!crtc->config->ips_enabled)
d77e4531
PZ
4616 return;
4617
4618 assert_plane_enabled(dev_priv, crtc->plane);
23d0b130 4619 if (IS_BROADWELL(dev)) {
2a114cc1
BW
4620 mutex_lock(&dev_priv->rps.hw_lock);
4621 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0));
4622 mutex_unlock(&dev_priv->rps.hw_lock);
23d0b130
BW
4623 /* wait for pcode to finish disabling IPS, which may take up to 42ms */
4624 if (wait_for((I915_READ(IPS_CTL) & IPS_ENABLE) == 0, 42))
4625 DRM_ERROR("Timed out waiting for IPS disable\n");
e59150dc 4626 } else {
2a114cc1 4627 I915_WRITE(IPS_CTL, 0);
e59150dc
JB
4628 POSTING_READ(IPS_CTL);
4629 }
d77e4531
PZ
4630
4631 /* We need to wait for a vblank before we can disable the plane. */
4632 intel_wait_for_vblank(dev, crtc->pipe);
4633}
4634
4635/** Loads the palette/gamma unit for the CRTC with the prepared values */
4636static void intel_crtc_load_lut(struct drm_crtc *crtc)
4637{
4638 struct drm_device *dev = crtc->dev;
4639 struct drm_i915_private *dev_priv = dev->dev_private;
4640 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4641 enum pipe pipe = intel_crtc->pipe;
d77e4531
PZ
4642 int i;
4643 bool reenable_ips = false;
4644
4645 /* The clocks have to be on to load the palette. */
53d9f4e9 4646 if (!crtc->state->active)
d77e4531
PZ
4647 return;
4648
50360403 4649 if (HAS_GMCH_DISPLAY(dev_priv->dev)) {
409ee761 4650 if (intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_DSI))
d77e4531
PZ
4651 assert_dsi_pll_enabled(dev_priv);
4652 else
4653 assert_pll_enabled(dev_priv, pipe);
4654 }
4655
d77e4531
PZ
4656 /* Workaround : Do not read or write the pipe palette/gamma data while
4657 * GAMMA_MODE is configured for split gamma and IPS_CTL has IPS enabled.
4658 */
6e3c9717 4659 if (IS_HASWELL(dev) && intel_crtc->config->ips_enabled &&
d77e4531
PZ
4660 ((I915_READ(GAMMA_MODE(pipe)) & GAMMA_MODE_MODE_MASK) ==
4661 GAMMA_MODE_MODE_SPLIT)) {
4662 hsw_disable_ips(intel_crtc);
4663 reenable_ips = true;
4664 }
4665
4666 for (i = 0; i < 256; i++) {
f65a9c5b
VS
4667 u32 palreg;
4668
4669 if (HAS_GMCH_DISPLAY(dev))
4670 palreg = PALETTE(pipe, i);
4671 else
4672 palreg = LGC_PALETTE(pipe, i);
4673
4674 I915_WRITE(palreg,
d77e4531
PZ
4675 (intel_crtc->lut_r[i] << 16) |
4676 (intel_crtc->lut_g[i] << 8) |
4677 intel_crtc->lut_b[i]);
4678 }
4679
4680 if (reenable_ips)
4681 hsw_enable_ips(intel_crtc);
4682}
4683
7cac945f 4684static void intel_crtc_dpms_overlay_disable(struct intel_crtc *intel_crtc)
d3eedb1a 4685{
7cac945f 4686 if (intel_crtc->overlay) {
d3eedb1a
VS
4687 struct drm_device *dev = intel_crtc->base.dev;
4688 struct drm_i915_private *dev_priv = dev->dev_private;
4689
4690 mutex_lock(&dev->struct_mutex);
4691 dev_priv->mm.interruptible = false;
4692 (void) intel_overlay_switch_off(intel_crtc->overlay);
4693 dev_priv->mm.interruptible = true;
4694 mutex_unlock(&dev->struct_mutex);
4695 }
4696
4697 /* Let userspace switch the overlay on again. In most cases userspace
4698 * has to recompute where to put it anyway.
4699 */
4700}
4701
87d4300a
ML
4702/**
4703 * intel_post_enable_primary - Perform operations after enabling primary plane
4704 * @crtc: the CRTC whose primary plane was just enabled
4705 *
4706 * Performs potentially sleeping operations that must be done after the primary
4707 * plane is enabled, such as updating FBC and IPS. Note that this may be
4708 * called due to an explicit primary plane update, or due to an implicit
4709 * re-enable that is caused when a sprite plane is updated to no longer
4710 * completely hide the primary plane.
4711 */
4712static void
4713intel_post_enable_primary(struct drm_crtc *crtc)
a5c4d7bc
VS
4714{
4715 struct drm_device *dev = crtc->dev;
87d4300a 4716 struct drm_i915_private *dev_priv = dev->dev_private;
a5c4d7bc
VS
4717 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4718 int pipe = intel_crtc->pipe;
a5c4d7bc 4719
87d4300a
ML
4720 /*
4721 * BDW signals flip done immediately if the plane
4722 * is disabled, even if the plane enable is already
4723 * armed to occur at the next vblank :(
4724 */
4725 if (IS_BROADWELL(dev))
4726 intel_wait_for_vblank(dev, pipe);
a5c4d7bc 4727
87d4300a
ML
4728 /*
4729 * FIXME IPS should be fine as long as one plane is
4730 * enabled, but in practice it seems to have problems
4731 * when going from primary only to sprite only and vice
4732 * versa.
4733 */
a5c4d7bc
VS
4734 hsw_enable_ips(intel_crtc);
4735
f99d7069 4736 /*
87d4300a
ML
4737 * Gen2 reports pipe underruns whenever all planes are disabled.
4738 * So don't enable underrun reporting before at least some planes
4739 * are enabled.
4740 * FIXME: Need to fix the logic to work when we turn off all planes
4741 * but leave the pipe running.
f99d7069 4742 */
87d4300a
ML
4743 if (IS_GEN2(dev))
4744 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4745
4746 /* Underruns don't raise interrupts, so check manually. */
4747 if (HAS_GMCH_DISPLAY(dev))
4748 i9xx_check_fifo_underruns(dev_priv);
a5c4d7bc
VS
4749}
4750
87d4300a
ML
4751/**
4752 * intel_pre_disable_primary - Perform operations before disabling primary plane
4753 * @crtc: the CRTC whose primary plane is to be disabled
4754 *
4755 * Performs potentially sleeping operations that must be done before the
4756 * primary plane is disabled, such as updating FBC and IPS. Note that this may
4757 * be called due to an explicit primary plane update, or due to an implicit
4758 * disable that is caused when a sprite plane completely hides the primary
4759 * plane.
4760 */
4761static void
4762intel_pre_disable_primary(struct drm_crtc *crtc)
a5c4d7bc
VS
4763{
4764 struct drm_device *dev = crtc->dev;
4765 struct drm_i915_private *dev_priv = dev->dev_private;
4766 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4767 int pipe = intel_crtc->pipe;
a5c4d7bc 4768
87d4300a
ML
4769 /*
4770 * Gen2 reports pipe underruns whenever all planes are disabled.
4771 * So diasble underrun reporting before all the planes get disabled.
4772 * FIXME: Need to fix the logic to work when we turn off all planes
4773 * but leave the pipe running.
4774 */
4775 if (IS_GEN2(dev))
4776 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
a5c4d7bc 4777
87d4300a
ML
4778 /*
4779 * Vblank time updates from the shadow to live plane control register
4780 * are blocked if the memory self-refresh mode is active at that
4781 * moment. So to make sure the plane gets truly disabled, disable
4782 * first the self-refresh mode. The self-refresh enable bit in turn
4783 * will be checked/applied by the HW only at the next frame start
4784 * event which is after the vblank start event, so we need to have a
4785 * wait-for-vblank between disabling the plane and the pipe.
4786 */
262cd2e1 4787 if (HAS_GMCH_DISPLAY(dev)) {
87d4300a 4788 intel_set_memory_cxsr(dev_priv, false);
262cd2e1
VS
4789 dev_priv->wm.vlv.cxsr = false;
4790 intel_wait_for_vblank(dev, pipe);
4791 }
87d4300a 4792
87d4300a
ML
4793 /*
4794 * FIXME IPS should be fine as long as one plane is
4795 * enabled, but in practice it seems to have problems
4796 * when going from primary only to sprite only and vice
4797 * versa.
4798 */
a5c4d7bc 4799 hsw_disable_ips(intel_crtc);
87d4300a
ML
4800}
4801
ac21b225
ML
4802static void intel_post_plane_update(struct intel_crtc *crtc)
4803{
4804 struct intel_crtc_atomic_commit *atomic = &crtc->atomic;
4805 struct drm_device *dev = crtc->base.dev;
7733b49b 4806 struct drm_i915_private *dev_priv = dev->dev_private;
ac21b225
ML
4807
4808 if (atomic->wait_vblank)
4809 intel_wait_for_vblank(dev, crtc->pipe);
4810
4811 intel_frontbuffer_flip(dev, atomic->fb_bits);
4812
852eb00d
VS
4813 if (atomic->disable_cxsr)
4814 crtc->wm.cxsr_allowed = true;
4815
f015c551
VS
4816 if (crtc->atomic.update_wm_post)
4817 intel_update_watermarks(&crtc->base);
4818
c80ac854 4819 if (atomic->update_fbc)
7733b49b 4820 intel_fbc_update(dev_priv);
ac21b225
ML
4821
4822 if (atomic->post_enable_primary)
4823 intel_post_enable_primary(&crtc->base);
4824
ac21b225
ML
4825 memset(atomic, 0, sizeof(*atomic));
4826}
4827
4828static void intel_pre_plane_update(struct intel_crtc *crtc)
4829{
4830 struct drm_device *dev = crtc->base.dev;
eddfcbcd 4831 struct drm_i915_private *dev_priv = dev->dev_private;
ac21b225
ML
4832 struct intel_crtc_atomic_commit *atomic = &crtc->atomic;
4833 struct drm_plane *p;
4834
4835 /* Track fb's for any planes being disabled */
ac21b225
ML
4836 drm_for_each_plane_mask(p, dev, atomic->disabled_planes) {
4837 struct intel_plane *plane = to_intel_plane(p);
ac21b225
ML
4838
4839 mutex_lock(&dev->struct_mutex);
a9ff8714
VS
4840 i915_gem_track_fb(intel_fb_obj(plane->base.fb), NULL,
4841 plane->frontbuffer_bit);
ac21b225
ML
4842 mutex_unlock(&dev->struct_mutex);
4843 }
4844
4845 if (atomic->wait_for_flips)
4846 intel_crtc_wait_for_pending_flips(&crtc->base);
4847
c80ac854 4848 if (atomic->disable_fbc)
25ad93fd 4849 intel_fbc_disable_crtc(crtc);
ac21b225 4850
066cf55b
RV
4851 if (crtc->atomic.disable_ips)
4852 hsw_disable_ips(crtc);
4853
ac21b225
ML
4854 if (atomic->pre_disable_primary)
4855 intel_pre_disable_primary(&crtc->base);
852eb00d
VS
4856
4857 if (atomic->disable_cxsr) {
4858 crtc->wm.cxsr_allowed = false;
4859 intel_set_memory_cxsr(dev_priv, false);
4860 }
ac21b225
ML
4861}
4862
d032ffa0 4863static void intel_crtc_disable_planes(struct drm_crtc *crtc, unsigned plane_mask)
87d4300a
ML
4864{
4865 struct drm_device *dev = crtc->dev;
4866 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
d032ffa0 4867 struct drm_plane *p;
87d4300a
ML
4868 int pipe = intel_crtc->pipe;
4869
7cac945f 4870 intel_crtc_dpms_overlay_disable(intel_crtc);
27321ae8 4871
d032ffa0
ML
4872 drm_for_each_plane_mask(p, dev, plane_mask)
4873 to_intel_plane(p)->disable_plane(p, crtc);
f98551ae 4874
f99d7069
DV
4875 /*
4876 * FIXME: Once we grow proper nuclear flip support out of this we need
4877 * to compute the mask of flip planes precisely. For the time being
4878 * consider this a flip to a NULL plane.
4879 */
4880 intel_frontbuffer_flip(dev, INTEL_FRONTBUFFER_ALL_MASK(pipe));
a5c4d7bc
VS
4881}
4882
f67a559d
JB
4883static void ironlake_crtc_enable(struct drm_crtc *crtc)
4884{
4885 struct drm_device *dev = crtc->dev;
4886 struct drm_i915_private *dev_priv = dev->dev_private;
4887 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
ef9c3aee 4888 struct intel_encoder *encoder;
f67a559d 4889 int pipe = intel_crtc->pipe;
f67a559d 4890
53d9f4e9 4891 if (WARN_ON(intel_crtc->active))
f67a559d
JB
4892 return;
4893
6e3c9717 4894 if (intel_crtc->config->has_pch_encoder)
b14b1055
DV
4895 intel_prepare_shared_dpll(intel_crtc);
4896
6e3c9717 4897 if (intel_crtc->config->has_dp_encoder)
fe3cd48d 4898 intel_dp_set_m_n(intel_crtc, M1_N1);
29407aab
DV
4899
4900 intel_set_pipe_timings(intel_crtc);
4901
6e3c9717 4902 if (intel_crtc->config->has_pch_encoder) {
29407aab 4903 intel_cpu_transcoder_set_m_n(intel_crtc,
6e3c9717 4904 &intel_crtc->config->fdi_m_n, NULL);
29407aab
DV
4905 }
4906
4907 ironlake_set_pipeconf(crtc);
4908
f67a559d 4909 intel_crtc->active = true;
8664281b 4910
a72e4c9f
DV
4911 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4912 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, true);
8664281b 4913
f6736a1a 4914 for_each_encoder_on_crtc(dev, crtc, encoder)
952735ee
DV
4915 if (encoder->pre_enable)
4916 encoder->pre_enable(encoder);
f67a559d 4917
6e3c9717 4918 if (intel_crtc->config->has_pch_encoder) {
fff367c7
DV
4919 /* Note: FDI PLL enabling _must_ be done before we enable the
4920 * cpu pipes, hence this is separate from all the other fdi/pch
4921 * enabling. */
88cefb6c 4922 ironlake_fdi_pll_enable(intel_crtc);
46b6f814
DV
4923 } else {
4924 assert_fdi_tx_disabled(dev_priv, pipe);
4925 assert_fdi_rx_disabled(dev_priv, pipe);
4926 }
f67a559d 4927
b074cec8 4928 ironlake_pfit_enable(intel_crtc);
f67a559d 4929
9c54c0dd
JB
4930 /*
4931 * On ILK+ LUT must be loaded before the pipe is running but with
4932 * clocks enabled
4933 */
4934 intel_crtc_load_lut(crtc);
4935
f37fcc2a 4936 intel_update_watermarks(crtc);
e1fdc473 4937 intel_enable_pipe(intel_crtc);
f67a559d 4938
6e3c9717 4939 if (intel_crtc->config->has_pch_encoder)
f67a559d 4940 ironlake_pch_enable(crtc);
c98e9dcf 4941
f9b61ff6
DV
4942 assert_vblank_disabled(crtc);
4943 drm_crtc_vblank_on(crtc);
4944
fa5c73b1
DV
4945 for_each_encoder_on_crtc(dev, crtc, encoder)
4946 encoder->enable(encoder);
61b77ddd
DV
4947
4948 if (HAS_PCH_CPT(dev))
a1520318 4949 cpt_verify_modeset(dev, intel_crtc->pipe);
6be4a607
JB
4950}
4951
42db64ef
PZ
4952/* IPS only exists on ULT machines and is tied to pipe A. */
4953static bool hsw_crtc_supports_ips(struct intel_crtc *crtc)
4954{
f5adf94e 4955 return HAS_IPS(crtc->base.dev) && crtc->pipe == PIPE_A;
42db64ef
PZ
4956}
4957
4f771f10
PZ
4958static void haswell_crtc_enable(struct drm_crtc *crtc)
4959{
4960 struct drm_device *dev = crtc->dev;
4961 struct drm_i915_private *dev_priv = dev->dev_private;
4962 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4963 struct intel_encoder *encoder;
99d736a2
ML
4964 int pipe = intel_crtc->pipe, hsw_workaround_pipe;
4965 struct intel_crtc_state *pipe_config =
4966 to_intel_crtc_state(crtc->state);
7d4aefd0 4967 bool is_dsi = intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_DSI);
4f771f10 4968
53d9f4e9 4969 if (WARN_ON(intel_crtc->active))
4f771f10
PZ
4970 return;
4971
df8ad70c
DV
4972 if (intel_crtc_to_shared_dpll(intel_crtc))
4973 intel_enable_shared_dpll(intel_crtc);
4974
6e3c9717 4975 if (intel_crtc->config->has_dp_encoder)
fe3cd48d 4976 intel_dp_set_m_n(intel_crtc, M1_N1);
229fca97
DV
4977
4978 intel_set_pipe_timings(intel_crtc);
4979
6e3c9717
ACO
4980 if (intel_crtc->config->cpu_transcoder != TRANSCODER_EDP) {
4981 I915_WRITE(PIPE_MULT(intel_crtc->config->cpu_transcoder),
4982 intel_crtc->config->pixel_multiplier - 1);
ebb69c95
CT
4983 }
4984
6e3c9717 4985 if (intel_crtc->config->has_pch_encoder) {
229fca97 4986 intel_cpu_transcoder_set_m_n(intel_crtc,
6e3c9717 4987 &intel_crtc->config->fdi_m_n, NULL);
229fca97
DV
4988 }
4989
4990 haswell_set_pipeconf(crtc);
4991
4992 intel_set_pipe_csc(crtc);
4993
4f771f10 4994 intel_crtc->active = true;
8664281b 4995
a72e4c9f 4996 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
7d4aefd0
SS
4997 for_each_encoder_on_crtc(dev, crtc, encoder) {
4998 if (encoder->pre_pll_enable)
4999 encoder->pre_pll_enable(encoder);
4f771f10
PZ
5000 if (encoder->pre_enable)
5001 encoder->pre_enable(encoder);
7d4aefd0 5002 }
4f771f10 5003
6e3c9717 5004 if (intel_crtc->config->has_pch_encoder) {
a72e4c9f
DV
5005 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
5006 true);
4fe9467d
ID
5007 dev_priv->display.fdi_link_train(crtc);
5008 }
5009
7d4aefd0
SS
5010 if (!is_dsi)
5011 intel_ddi_enable_pipe_clock(intel_crtc);
4f771f10 5012
1c132b44 5013 if (INTEL_INFO(dev)->gen >= 9)
e435d6e5 5014 skylake_pfit_enable(intel_crtc);
ff6d9f55 5015 else
1c132b44 5016 ironlake_pfit_enable(intel_crtc);
4f771f10
PZ
5017
5018 /*
5019 * On ILK+ LUT must be loaded before the pipe is running but with
5020 * clocks enabled
5021 */
5022 intel_crtc_load_lut(crtc);
5023
1f544388 5024 intel_ddi_set_pipe_settings(crtc);
7d4aefd0
SS
5025 if (!is_dsi)
5026 intel_ddi_enable_transcoder_func(crtc);
4f771f10 5027
f37fcc2a 5028 intel_update_watermarks(crtc);
e1fdc473 5029 intel_enable_pipe(intel_crtc);
42db64ef 5030
6e3c9717 5031 if (intel_crtc->config->has_pch_encoder)
1507e5bd 5032 lpt_pch_enable(crtc);
4f771f10 5033
7d4aefd0 5034 if (intel_crtc->config->dp_encoder_is_mst && !is_dsi)
0e32b39c
DA
5035 intel_ddi_set_vc_payload_alloc(crtc, true);
5036
f9b61ff6
DV
5037 assert_vblank_disabled(crtc);
5038 drm_crtc_vblank_on(crtc);
5039
8807e55b 5040 for_each_encoder_on_crtc(dev, crtc, encoder) {
4f771f10 5041 encoder->enable(encoder);
8807e55b
JN
5042 intel_opregion_notify_encoder(encoder, true);
5043 }
4f771f10 5044
e4916946
PZ
5045 /* If we change the relative order between pipe/planes enabling, we need
5046 * to change the workaround. */
99d736a2
ML
5047 hsw_workaround_pipe = pipe_config->hsw_workaround_pipe;
5048 if (IS_HASWELL(dev) && hsw_workaround_pipe != INVALID_PIPE) {
5049 intel_wait_for_vblank(dev, hsw_workaround_pipe);
5050 intel_wait_for_vblank(dev, hsw_workaround_pipe);
5051 }
4f771f10
PZ
5052}
5053
bfd16b2a 5054static void ironlake_pfit_disable(struct intel_crtc *crtc, bool force)
3f8dce3a
DV
5055{
5056 struct drm_device *dev = crtc->base.dev;
5057 struct drm_i915_private *dev_priv = dev->dev_private;
5058 int pipe = crtc->pipe;
5059
5060 /* To avoid upsetting the power well on haswell only disable the pfit if
5061 * it's in use. The hw state code will make sure we get this right. */
bfd16b2a 5062 if (force || crtc->config->pch_pfit.enabled) {
3f8dce3a
DV
5063 I915_WRITE(PF_CTL(pipe), 0);
5064 I915_WRITE(PF_WIN_POS(pipe), 0);
5065 I915_WRITE(PF_WIN_SZ(pipe), 0);
5066 }
5067}
5068
6be4a607
JB
5069static void ironlake_crtc_disable(struct drm_crtc *crtc)
5070{
5071 struct drm_device *dev = crtc->dev;
5072 struct drm_i915_private *dev_priv = dev->dev_private;
5073 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
ef9c3aee 5074 struct intel_encoder *encoder;
6be4a607 5075 int pipe = intel_crtc->pipe;
5eddb70b 5076 u32 reg, temp;
b52eb4dc 5077
ea9d758d
DV
5078 for_each_encoder_on_crtc(dev, crtc, encoder)
5079 encoder->disable(encoder);
5080
f9b61ff6
DV
5081 drm_crtc_vblank_off(crtc);
5082 assert_vblank_disabled(crtc);
5083
6e3c9717 5084 if (intel_crtc->config->has_pch_encoder)
a72e4c9f 5085 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, false);
d925c59a 5086
575f7ab7 5087 intel_disable_pipe(intel_crtc);
32f9d658 5088
bfd16b2a 5089 ironlake_pfit_disable(intel_crtc, false);
2c07245f 5090
5a74f70a
VS
5091 if (intel_crtc->config->has_pch_encoder)
5092 ironlake_fdi_disable(crtc);
5093
bf49ec8c
DV
5094 for_each_encoder_on_crtc(dev, crtc, encoder)
5095 if (encoder->post_disable)
5096 encoder->post_disable(encoder);
2c07245f 5097
6e3c9717 5098 if (intel_crtc->config->has_pch_encoder) {
d925c59a 5099 ironlake_disable_pch_transcoder(dev_priv, pipe);
6be4a607 5100
d925c59a
DV
5101 if (HAS_PCH_CPT(dev)) {
5102 /* disable TRANS_DP_CTL */
5103 reg = TRANS_DP_CTL(pipe);
5104 temp = I915_READ(reg);
5105 temp &= ~(TRANS_DP_OUTPUT_ENABLE |
5106 TRANS_DP_PORT_SEL_MASK);
5107 temp |= TRANS_DP_PORT_SEL_NONE;
5108 I915_WRITE(reg, temp);
5109
5110 /* disable DPLL_SEL */
5111 temp = I915_READ(PCH_DPLL_SEL);
11887397 5112 temp &= ~(TRANS_DPLL_ENABLE(pipe) | TRANS_DPLLB_SEL(pipe));
d925c59a 5113 I915_WRITE(PCH_DPLL_SEL, temp);
9db4a9c7 5114 }
e3421a18 5115
d925c59a
DV
5116 ironlake_fdi_pll_disable(intel_crtc);
5117 }
6be4a607 5118}
1b3c7a47 5119
4f771f10 5120static void haswell_crtc_disable(struct drm_crtc *crtc)
ee7b9f93 5121{
4f771f10
PZ
5122 struct drm_device *dev = crtc->dev;
5123 struct drm_i915_private *dev_priv = dev->dev_private;
ee7b9f93 5124 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4f771f10 5125 struct intel_encoder *encoder;
6e3c9717 5126 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
7d4aefd0 5127 bool is_dsi = intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_DSI);
ee7b9f93 5128
8807e55b
JN
5129 for_each_encoder_on_crtc(dev, crtc, encoder) {
5130 intel_opregion_notify_encoder(encoder, false);
4f771f10 5131 encoder->disable(encoder);
8807e55b 5132 }
4f771f10 5133
f9b61ff6
DV
5134 drm_crtc_vblank_off(crtc);
5135 assert_vblank_disabled(crtc);
5136
6e3c9717 5137 if (intel_crtc->config->has_pch_encoder)
a72e4c9f
DV
5138 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
5139 false);
575f7ab7 5140 intel_disable_pipe(intel_crtc);
4f771f10 5141
6e3c9717 5142 if (intel_crtc->config->dp_encoder_is_mst)
a4bf214f
VS
5143 intel_ddi_set_vc_payload_alloc(crtc, false);
5144
7d4aefd0
SS
5145 if (!is_dsi)
5146 intel_ddi_disable_transcoder_func(dev_priv, cpu_transcoder);
4f771f10 5147
1c132b44 5148 if (INTEL_INFO(dev)->gen >= 9)
e435d6e5 5149 skylake_scaler_disable(intel_crtc);
ff6d9f55 5150 else
bfd16b2a 5151 ironlake_pfit_disable(intel_crtc, false);
4f771f10 5152
7d4aefd0
SS
5153 if (!is_dsi)
5154 intel_ddi_disable_pipe_clock(intel_crtc);
4f771f10 5155
6e3c9717 5156 if (intel_crtc->config->has_pch_encoder) {
ab4d966c 5157 lpt_disable_pch_transcoder(dev_priv);
1ad960f2 5158 intel_ddi_fdi_disable(crtc);
83616634 5159 }
4f771f10 5160
97b040aa
ID
5161 for_each_encoder_on_crtc(dev, crtc, encoder)
5162 if (encoder->post_disable)
5163 encoder->post_disable(encoder);
4f771f10
PZ
5164}
5165
2dd24552
JB
5166static void i9xx_pfit_enable(struct intel_crtc *crtc)
5167{
5168 struct drm_device *dev = crtc->base.dev;
5169 struct drm_i915_private *dev_priv = dev->dev_private;
6e3c9717 5170 struct intel_crtc_state *pipe_config = crtc->config;
2dd24552 5171
681a8504 5172 if (!pipe_config->gmch_pfit.control)
2dd24552
JB
5173 return;
5174
2dd24552 5175 /*
c0b03411
DV
5176 * The panel fitter should only be adjusted whilst the pipe is disabled,
5177 * according to register description and PRM.
2dd24552 5178 */
c0b03411
DV
5179 WARN_ON(I915_READ(PFIT_CONTROL) & PFIT_ENABLE);
5180 assert_pipe_disabled(dev_priv, crtc->pipe);
2dd24552 5181
b074cec8
JB
5182 I915_WRITE(PFIT_PGM_RATIOS, pipe_config->gmch_pfit.pgm_ratios);
5183 I915_WRITE(PFIT_CONTROL, pipe_config->gmch_pfit.control);
5a80c45c
DV
5184
5185 /* Border color in case we don't scale up to the full screen. Black by
5186 * default, change to something else for debugging. */
5187 I915_WRITE(BCLRPAT(crtc->pipe), 0);
2dd24552
JB
5188}
5189
d05410f9
DA
5190static enum intel_display_power_domain port_to_power_domain(enum port port)
5191{
5192 switch (port) {
5193 case PORT_A:
5194 return POWER_DOMAIN_PORT_DDI_A_4_LANES;
5195 case PORT_B:
5196 return POWER_DOMAIN_PORT_DDI_B_4_LANES;
5197 case PORT_C:
5198 return POWER_DOMAIN_PORT_DDI_C_4_LANES;
5199 case PORT_D:
5200 return POWER_DOMAIN_PORT_DDI_D_4_LANES;
d8e19f99
XZ
5201 case PORT_E:
5202 return POWER_DOMAIN_PORT_DDI_E_2_LANES;
d05410f9
DA
5203 default:
5204 WARN_ON_ONCE(1);
5205 return POWER_DOMAIN_PORT_OTHER;
5206 }
5207}
5208
77d22dca
ID
5209#define for_each_power_domain(domain, mask) \
5210 for ((domain) = 0; (domain) < POWER_DOMAIN_NUM; (domain)++) \
5211 if ((1 << (domain)) & (mask))
5212
319be8ae
ID
5213enum intel_display_power_domain
5214intel_display_port_power_domain(struct intel_encoder *intel_encoder)
5215{
5216 struct drm_device *dev = intel_encoder->base.dev;
5217 struct intel_digital_port *intel_dig_port;
5218
5219 switch (intel_encoder->type) {
5220 case INTEL_OUTPUT_UNKNOWN:
5221 /* Only DDI platforms should ever use this output type */
5222 WARN_ON_ONCE(!HAS_DDI(dev));
5223 case INTEL_OUTPUT_DISPLAYPORT:
5224 case INTEL_OUTPUT_HDMI:
5225 case INTEL_OUTPUT_EDP:
5226 intel_dig_port = enc_to_dig_port(&intel_encoder->base);
d05410f9 5227 return port_to_power_domain(intel_dig_port->port);
0e32b39c
DA
5228 case INTEL_OUTPUT_DP_MST:
5229 intel_dig_port = enc_to_mst(&intel_encoder->base)->primary;
5230 return port_to_power_domain(intel_dig_port->port);
319be8ae
ID
5231 case INTEL_OUTPUT_ANALOG:
5232 return POWER_DOMAIN_PORT_CRT;
5233 case INTEL_OUTPUT_DSI:
5234 return POWER_DOMAIN_PORT_DSI;
5235 default:
5236 return POWER_DOMAIN_PORT_OTHER;
5237 }
5238}
5239
5240static unsigned long get_crtc_power_domains(struct drm_crtc *crtc)
77d22dca 5241{
319be8ae
ID
5242 struct drm_device *dev = crtc->dev;
5243 struct intel_encoder *intel_encoder;
5244 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5245 enum pipe pipe = intel_crtc->pipe;
77d22dca
ID
5246 unsigned long mask;
5247 enum transcoder transcoder;
5248
292b990e
ML
5249 if (!crtc->state->active)
5250 return 0;
5251
77d22dca
ID
5252 transcoder = intel_pipe_to_cpu_transcoder(dev->dev_private, pipe);
5253
5254 mask = BIT(POWER_DOMAIN_PIPE(pipe));
5255 mask |= BIT(POWER_DOMAIN_TRANSCODER(transcoder));
6e3c9717
ACO
5256 if (intel_crtc->config->pch_pfit.enabled ||
5257 intel_crtc->config->pch_pfit.force_thru)
77d22dca
ID
5258 mask |= BIT(POWER_DOMAIN_PIPE_PANEL_FITTER(pipe));
5259
319be8ae
ID
5260 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
5261 mask |= BIT(intel_display_port_power_domain(intel_encoder));
5262
77d22dca
ID
5263 return mask;
5264}
5265
292b990e 5266static unsigned long modeset_get_crtc_power_domains(struct drm_crtc *crtc)
77d22dca 5267{
292b990e
ML
5268 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
5269 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5270 enum intel_display_power_domain domain;
5271 unsigned long domains, new_domains, old_domains;
77d22dca 5272
292b990e
ML
5273 old_domains = intel_crtc->enabled_power_domains;
5274 intel_crtc->enabled_power_domains = new_domains = get_crtc_power_domains(crtc);
77d22dca 5275
292b990e
ML
5276 domains = new_domains & ~old_domains;
5277
5278 for_each_power_domain(domain, domains)
5279 intel_display_power_get(dev_priv, domain);
5280
5281 return old_domains & ~new_domains;
5282}
5283
5284static void modeset_put_power_domains(struct drm_i915_private *dev_priv,
5285 unsigned long domains)
5286{
5287 enum intel_display_power_domain domain;
5288
5289 for_each_power_domain(domain, domains)
5290 intel_display_power_put(dev_priv, domain);
5291}
77d22dca 5292
292b990e
ML
5293static void modeset_update_crtc_power_domains(struct drm_atomic_state *state)
5294{
5295 struct drm_device *dev = state->dev;
5296 struct drm_i915_private *dev_priv = dev->dev_private;
5297 unsigned long put_domains[I915_MAX_PIPES] = {};
5298 struct drm_crtc_state *crtc_state;
5299 struct drm_crtc *crtc;
5300 int i;
77d22dca 5301
292b990e
ML
5302 for_each_crtc_in_state(state, crtc, crtc_state, i) {
5303 if (needs_modeset(crtc->state))
5304 put_domains[to_intel_crtc(crtc)->pipe] =
5305 modeset_get_crtc_power_domains(crtc);
77d22dca
ID
5306 }
5307
27c329ed
ML
5308 if (dev_priv->display.modeset_commit_cdclk) {
5309 unsigned int cdclk = to_intel_atomic_state(state)->cdclk;
5310
5311 if (cdclk != dev_priv->cdclk_freq &&
5312 !WARN_ON(!state->allow_modeset))
5313 dev_priv->display.modeset_commit_cdclk(state);
5314 }
50f6e502 5315
292b990e
ML
5316 for (i = 0; i < I915_MAX_PIPES; i++)
5317 if (put_domains[i])
5318 modeset_put_power_domains(dev_priv, put_domains[i]);
77d22dca
ID
5319}
5320
adafdc6f
MK
5321static int intel_compute_max_dotclk(struct drm_i915_private *dev_priv)
5322{
5323 int max_cdclk_freq = dev_priv->max_cdclk_freq;
5324
5325 if (INTEL_INFO(dev_priv)->gen >= 9 ||
5326 IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
5327 return max_cdclk_freq;
5328 else if (IS_CHERRYVIEW(dev_priv))
5329 return max_cdclk_freq*95/100;
5330 else if (INTEL_INFO(dev_priv)->gen < 4)
5331 return 2*max_cdclk_freq*90/100;
5332 else
5333 return max_cdclk_freq*90/100;
5334}
5335
560a7ae4
DL
5336static void intel_update_max_cdclk(struct drm_device *dev)
5337{
5338 struct drm_i915_private *dev_priv = dev->dev_private;
5339
5340 if (IS_SKYLAKE(dev)) {
5341 u32 limit = I915_READ(SKL_DFSM) & SKL_DFSM_CDCLK_LIMIT_MASK;
5342
5343 if (limit == SKL_DFSM_CDCLK_LIMIT_675)
5344 dev_priv->max_cdclk_freq = 675000;
5345 else if (limit == SKL_DFSM_CDCLK_LIMIT_540)
5346 dev_priv->max_cdclk_freq = 540000;
5347 else if (limit == SKL_DFSM_CDCLK_LIMIT_450)
5348 dev_priv->max_cdclk_freq = 450000;
5349 else
5350 dev_priv->max_cdclk_freq = 337500;
5351 } else if (IS_BROADWELL(dev)) {
5352 /*
5353 * FIXME with extra cooling we can allow
5354 * 540 MHz for ULX and 675 Mhz for ULT.
5355 * How can we know if extra cooling is
5356 * available? PCI ID, VTB, something else?
5357 */
5358 if (I915_READ(FUSE_STRAP) & HSW_CDCLK_LIMIT)
5359 dev_priv->max_cdclk_freq = 450000;
5360 else if (IS_BDW_ULX(dev))
5361 dev_priv->max_cdclk_freq = 450000;
5362 else if (IS_BDW_ULT(dev))
5363 dev_priv->max_cdclk_freq = 540000;
5364 else
5365 dev_priv->max_cdclk_freq = 675000;
0904deaf
MK
5366 } else if (IS_CHERRYVIEW(dev)) {
5367 dev_priv->max_cdclk_freq = 320000;
560a7ae4
DL
5368 } else if (IS_VALLEYVIEW(dev)) {
5369 dev_priv->max_cdclk_freq = 400000;
5370 } else {
5371 /* otherwise assume cdclk is fixed */
5372 dev_priv->max_cdclk_freq = dev_priv->cdclk_freq;
5373 }
5374
adafdc6f
MK
5375 dev_priv->max_dotclk_freq = intel_compute_max_dotclk(dev_priv);
5376
560a7ae4
DL
5377 DRM_DEBUG_DRIVER("Max CD clock rate: %d kHz\n",
5378 dev_priv->max_cdclk_freq);
adafdc6f
MK
5379
5380 DRM_DEBUG_DRIVER("Max dotclock rate: %d kHz\n",
5381 dev_priv->max_dotclk_freq);
560a7ae4
DL
5382}
5383
5384static void intel_update_cdclk(struct drm_device *dev)
5385{
5386 struct drm_i915_private *dev_priv = dev->dev_private;
5387
5388 dev_priv->cdclk_freq = dev_priv->display.get_display_clock_speed(dev);
5389 DRM_DEBUG_DRIVER("Current CD clock rate: %d kHz\n",
5390 dev_priv->cdclk_freq);
5391
5392 /*
5393 * Program the gmbus_freq based on the cdclk frequency.
5394 * BSpec erroneously claims we should aim for 4MHz, but
5395 * in fact 1MHz is the correct frequency.
5396 */
5397 if (IS_VALLEYVIEW(dev)) {
5398 /*
5399 * Program the gmbus_freq based on the cdclk frequency.
5400 * BSpec erroneously claims we should aim for 4MHz, but
5401 * in fact 1MHz is the correct frequency.
5402 */
5403 I915_WRITE(GMBUSFREQ_VLV, DIV_ROUND_UP(dev_priv->cdclk_freq, 1000));
5404 }
5405
5406 if (dev_priv->max_cdclk_freq == 0)
5407 intel_update_max_cdclk(dev);
5408}
5409
70d0c574 5410static void broxton_set_cdclk(struct drm_device *dev, int frequency)
f8437dd1
VK
5411{
5412 struct drm_i915_private *dev_priv = dev->dev_private;
5413 uint32_t divider;
5414 uint32_t ratio;
5415 uint32_t current_freq;
5416 int ret;
5417
5418 /* frequency = 19.2MHz * ratio / 2 / div{1,1.5,2,4} */
5419 switch (frequency) {
5420 case 144000:
5421 divider = BXT_CDCLK_CD2X_DIV_SEL_4;
5422 ratio = BXT_DE_PLL_RATIO(60);
5423 break;
5424 case 288000:
5425 divider = BXT_CDCLK_CD2X_DIV_SEL_2;
5426 ratio = BXT_DE_PLL_RATIO(60);
5427 break;
5428 case 384000:
5429 divider = BXT_CDCLK_CD2X_DIV_SEL_1_5;
5430 ratio = BXT_DE_PLL_RATIO(60);
5431 break;
5432 case 576000:
5433 divider = BXT_CDCLK_CD2X_DIV_SEL_1;
5434 ratio = BXT_DE_PLL_RATIO(60);
5435 break;
5436 case 624000:
5437 divider = BXT_CDCLK_CD2X_DIV_SEL_1;
5438 ratio = BXT_DE_PLL_RATIO(65);
5439 break;
5440 case 19200:
5441 /*
5442 * Bypass frequency with DE PLL disabled. Init ratio, divider
5443 * to suppress GCC warning.
5444 */
5445 ratio = 0;
5446 divider = 0;
5447 break;
5448 default:
5449 DRM_ERROR("unsupported CDCLK freq %d", frequency);
5450
5451 return;
5452 }
5453
5454 mutex_lock(&dev_priv->rps.hw_lock);
5455 /* Inform power controller of upcoming frequency change */
5456 ret = sandybridge_pcode_write(dev_priv, HSW_PCODE_DE_WRITE_FREQ_REQ,
5457 0x80000000);
5458 mutex_unlock(&dev_priv->rps.hw_lock);
5459
5460 if (ret) {
5461 DRM_ERROR("PCode CDCLK freq change notify failed (err %d, freq %d)\n",
5462 ret, frequency);
5463 return;
5464 }
5465
5466 current_freq = I915_READ(CDCLK_CTL) & CDCLK_FREQ_DECIMAL_MASK;
5467 /* convert from .1 fixpoint MHz with -1MHz offset to kHz */
5468 current_freq = current_freq * 500 + 1000;
5469
5470 /*
5471 * DE PLL has to be disabled when
5472 * - setting to 19.2MHz (bypass, PLL isn't used)
5473 * - before setting to 624MHz (PLL needs toggling)
5474 * - before setting to any frequency from 624MHz (PLL needs toggling)
5475 */
5476 if (frequency == 19200 || frequency == 624000 ||
5477 current_freq == 624000) {
5478 I915_WRITE(BXT_DE_PLL_ENABLE, ~BXT_DE_PLL_PLL_ENABLE);
5479 /* Timeout 200us */
5480 if (wait_for(!(I915_READ(BXT_DE_PLL_ENABLE) & BXT_DE_PLL_LOCK),
5481 1))
5482 DRM_ERROR("timout waiting for DE PLL unlock\n");
5483 }
5484
5485 if (frequency != 19200) {
5486 uint32_t val;
5487
5488 val = I915_READ(BXT_DE_PLL_CTL);
5489 val &= ~BXT_DE_PLL_RATIO_MASK;
5490 val |= ratio;
5491 I915_WRITE(BXT_DE_PLL_CTL, val);
5492
5493 I915_WRITE(BXT_DE_PLL_ENABLE, BXT_DE_PLL_PLL_ENABLE);
5494 /* Timeout 200us */
5495 if (wait_for(I915_READ(BXT_DE_PLL_ENABLE) & BXT_DE_PLL_LOCK, 1))
5496 DRM_ERROR("timeout waiting for DE PLL lock\n");
5497
5498 val = I915_READ(CDCLK_CTL);
5499 val &= ~BXT_CDCLK_CD2X_DIV_SEL_MASK;
5500 val |= divider;
5501 /*
5502 * Disable SSA Precharge when CD clock frequency < 500 MHz,
5503 * enable otherwise.
5504 */
5505 val &= ~BXT_CDCLK_SSA_PRECHARGE_ENABLE;
5506 if (frequency >= 500000)
5507 val |= BXT_CDCLK_SSA_PRECHARGE_ENABLE;
5508
5509 val &= ~CDCLK_FREQ_DECIMAL_MASK;
5510 /* convert from kHz to .1 fixpoint MHz with -1MHz offset */
5511 val |= (frequency - 1000) / 500;
5512 I915_WRITE(CDCLK_CTL, val);
5513 }
5514
5515 mutex_lock(&dev_priv->rps.hw_lock);
5516 ret = sandybridge_pcode_write(dev_priv, HSW_PCODE_DE_WRITE_FREQ_REQ,
5517 DIV_ROUND_UP(frequency, 25000));
5518 mutex_unlock(&dev_priv->rps.hw_lock);
5519
5520 if (ret) {
5521 DRM_ERROR("PCode CDCLK freq set failed, (err %d, freq %d)\n",
5522 ret, frequency);
5523 return;
5524 }
5525
a47871bd 5526 intel_update_cdclk(dev);
f8437dd1
VK
5527}
5528
5529void broxton_init_cdclk(struct drm_device *dev)
5530{
5531 struct drm_i915_private *dev_priv = dev->dev_private;
5532 uint32_t val;
5533
5534 /*
5535 * NDE_RSTWRN_OPT RST PCH Handshake En must always be 0b on BXT
5536 * or else the reset will hang because there is no PCH to respond.
5537 * Move the handshake programming to initialization sequence.
5538 * Previously was left up to BIOS.
5539 */
5540 val = I915_READ(HSW_NDE_RSTWRN_OPT);
5541 val &= ~RESET_PCH_HANDSHAKE_ENABLE;
5542 I915_WRITE(HSW_NDE_RSTWRN_OPT, val);
5543
5544 /* Enable PG1 for cdclk */
5545 intel_display_power_get(dev_priv, POWER_DOMAIN_PLLS);
5546
5547 /* check if cd clock is enabled */
5548 if (I915_READ(BXT_DE_PLL_ENABLE) & BXT_DE_PLL_PLL_ENABLE) {
5549 DRM_DEBUG_KMS("Display already initialized\n");
5550 return;
5551 }
5552
5553 /*
5554 * FIXME:
5555 * - The initial CDCLK needs to be read from VBT.
5556 * Need to make this change after VBT has changes for BXT.
5557 * - check if setting the max (or any) cdclk freq is really necessary
5558 * here, it belongs to modeset time
5559 */
5560 broxton_set_cdclk(dev, 624000);
5561
5562 I915_WRITE(DBUF_CTL, I915_READ(DBUF_CTL) | DBUF_POWER_REQUEST);
22e02c0b
VS
5563 POSTING_READ(DBUF_CTL);
5564
f8437dd1
VK
5565 udelay(10);
5566
5567 if (!(I915_READ(DBUF_CTL) & DBUF_POWER_STATE))
5568 DRM_ERROR("DBuf power enable timeout!\n");
5569}
5570
5571void broxton_uninit_cdclk(struct drm_device *dev)
5572{
5573 struct drm_i915_private *dev_priv = dev->dev_private;
5574
5575 I915_WRITE(DBUF_CTL, I915_READ(DBUF_CTL) & ~DBUF_POWER_REQUEST);
22e02c0b
VS
5576 POSTING_READ(DBUF_CTL);
5577
f8437dd1
VK
5578 udelay(10);
5579
5580 if (I915_READ(DBUF_CTL) & DBUF_POWER_STATE)
5581 DRM_ERROR("DBuf power disable timeout!\n");
5582
5583 /* Set minimum (bypass) frequency, in effect turning off the DE PLL */
5584 broxton_set_cdclk(dev, 19200);
5585
5586 intel_display_power_put(dev_priv, POWER_DOMAIN_PLLS);
5587}
5588
5d96d8af
DL
5589static const struct skl_cdclk_entry {
5590 unsigned int freq;
5591 unsigned int vco;
5592} skl_cdclk_frequencies[] = {
5593 { .freq = 308570, .vco = 8640 },
5594 { .freq = 337500, .vco = 8100 },
5595 { .freq = 432000, .vco = 8640 },
5596 { .freq = 450000, .vco = 8100 },
5597 { .freq = 540000, .vco = 8100 },
5598 { .freq = 617140, .vco = 8640 },
5599 { .freq = 675000, .vco = 8100 },
5600};
5601
5602static unsigned int skl_cdclk_decimal(unsigned int freq)
5603{
5604 return (freq - 1000) / 500;
5605}
5606
5607static unsigned int skl_cdclk_get_vco(unsigned int freq)
5608{
5609 unsigned int i;
5610
5611 for (i = 0; i < ARRAY_SIZE(skl_cdclk_frequencies); i++) {
5612 const struct skl_cdclk_entry *e = &skl_cdclk_frequencies[i];
5613
5614 if (e->freq == freq)
5615 return e->vco;
5616 }
5617
5618 return 8100;
5619}
5620
5621static void
5622skl_dpll0_enable(struct drm_i915_private *dev_priv, unsigned int required_vco)
5623{
5624 unsigned int min_freq;
5625 u32 val;
5626
5627 /* select the minimum CDCLK before enabling DPLL 0 */
5628 val = I915_READ(CDCLK_CTL);
5629 val &= ~CDCLK_FREQ_SEL_MASK | ~CDCLK_FREQ_DECIMAL_MASK;
5630 val |= CDCLK_FREQ_337_308;
5631
5632 if (required_vco == 8640)
5633 min_freq = 308570;
5634 else
5635 min_freq = 337500;
5636
5637 val = CDCLK_FREQ_337_308 | skl_cdclk_decimal(min_freq);
5638
5639 I915_WRITE(CDCLK_CTL, val);
5640 POSTING_READ(CDCLK_CTL);
5641
5642 /*
5643 * We always enable DPLL0 with the lowest link rate possible, but still
5644 * taking into account the VCO required to operate the eDP panel at the
5645 * desired frequency. The usual DP link rates operate with a VCO of
5646 * 8100 while the eDP 1.4 alternate link rates need a VCO of 8640.
5647 * The modeset code is responsible for the selection of the exact link
5648 * rate later on, with the constraint of choosing a frequency that
5649 * works with required_vco.
5650 */
5651 val = I915_READ(DPLL_CTRL1);
5652
5653 val &= ~(DPLL_CTRL1_HDMI_MODE(SKL_DPLL0) | DPLL_CTRL1_SSC(SKL_DPLL0) |
5654 DPLL_CTRL1_LINK_RATE_MASK(SKL_DPLL0));
5655 val |= DPLL_CTRL1_OVERRIDE(SKL_DPLL0);
5656 if (required_vco == 8640)
5657 val |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_1080,
5658 SKL_DPLL0);
5659 else
5660 val |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_810,
5661 SKL_DPLL0);
5662
5663 I915_WRITE(DPLL_CTRL1, val);
5664 POSTING_READ(DPLL_CTRL1);
5665
5666 I915_WRITE(LCPLL1_CTL, I915_READ(LCPLL1_CTL) | LCPLL_PLL_ENABLE);
5667
5668 if (wait_for(I915_READ(LCPLL1_CTL) & LCPLL_PLL_LOCK, 5))
5669 DRM_ERROR("DPLL0 not locked\n");
5670}
5671
5672static bool skl_cdclk_pcu_ready(struct drm_i915_private *dev_priv)
5673{
5674 int ret;
5675 u32 val;
5676
5677 /* inform PCU we want to change CDCLK */
5678 val = SKL_CDCLK_PREPARE_FOR_CHANGE;
5679 mutex_lock(&dev_priv->rps.hw_lock);
5680 ret = sandybridge_pcode_read(dev_priv, SKL_PCODE_CDCLK_CONTROL, &val);
5681 mutex_unlock(&dev_priv->rps.hw_lock);
5682
5683 return ret == 0 && (val & SKL_CDCLK_READY_FOR_CHANGE);
5684}
5685
5686static bool skl_cdclk_wait_for_pcu_ready(struct drm_i915_private *dev_priv)
5687{
5688 unsigned int i;
5689
5690 for (i = 0; i < 15; i++) {
5691 if (skl_cdclk_pcu_ready(dev_priv))
5692 return true;
5693 udelay(10);
5694 }
5695
5696 return false;
5697}
5698
5699static void skl_set_cdclk(struct drm_i915_private *dev_priv, unsigned int freq)
5700{
560a7ae4 5701 struct drm_device *dev = dev_priv->dev;
5d96d8af
DL
5702 u32 freq_select, pcu_ack;
5703
5704 DRM_DEBUG_DRIVER("Changing CDCLK to %dKHz\n", freq);
5705
5706 if (!skl_cdclk_wait_for_pcu_ready(dev_priv)) {
5707 DRM_ERROR("failed to inform PCU about cdclk change\n");
5708 return;
5709 }
5710
5711 /* set CDCLK_CTL */
5712 switch(freq) {
5713 case 450000:
5714 case 432000:
5715 freq_select = CDCLK_FREQ_450_432;
5716 pcu_ack = 1;
5717 break;
5718 case 540000:
5719 freq_select = CDCLK_FREQ_540;
5720 pcu_ack = 2;
5721 break;
5722 case 308570:
5723 case 337500:
5724 default:
5725 freq_select = CDCLK_FREQ_337_308;
5726 pcu_ack = 0;
5727 break;
5728 case 617140:
5729 case 675000:
5730 freq_select = CDCLK_FREQ_675_617;
5731 pcu_ack = 3;
5732 break;
5733 }
5734
5735 I915_WRITE(CDCLK_CTL, freq_select | skl_cdclk_decimal(freq));
5736 POSTING_READ(CDCLK_CTL);
5737
5738 /* inform PCU of the change */
5739 mutex_lock(&dev_priv->rps.hw_lock);
5740 sandybridge_pcode_write(dev_priv, SKL_PCODE_CDCLK_CONTROL, pcu_ack);
5741 mutex_unlock(&dev_priv->rps.hw_lock);
560a7ae4
DL
5742
5743 intel_update_cdclk(dev);
5d96d8af
DL
5744}
5745
5746void skl_uninit_cdclk(struct drm_i915_private *dev_priv)
5747{
5748 /* disable DBUF power */
5749 I915_WRITE(DBUF_CTL, I915_READ(DBUF_CTL) & ~DBUF_POWER_REQUEST);
5750 POSTING_READ(DBUF_CTL);
5751
5752 udelay(10);
5753
5754 if (I915_READ(DBUF_CTL) & DBUF_POWER_STATE)
5755 DRM_ERROR("DBuf power disable timeout\n");
5756
4e961e42
AM
5757 /*
5758 * DMC assumes ownership of LCPLL and will get confused if we touch it.
5759 */
5760 if (dev_priv->csr.dmc_payload) {
5761 /* disable DPLL0 */
5762 I915_WRITE(LCPLL1_CTL, I915_READ(LCPLL1_CTL) &
5763 ~LCPLL_PLL_ENABLE);
5764 if (wait_for(!(I915_READ(LCPLL1_CTL) & LCPLL_PLL_LOCK), 1))
5765 DRM_ERROR("Couldn't disable DPLL0\n");
5766 }
5d96d8af
DL
5767
5768 intel_display_power_put(dev_priv, POWER_DOMAIN_PLLS);
5769}
5770
5771void skl_init_cdclk(struct drm_i915_private *dev_priv)
5772{
5773 u32 val;
5774 unsigned int required_vco;
5775
5776 /* enable PCH reset handshake */
5777 val = I915_READ(HSW_NDE_RSTWRN_OPT);
5778 I915_WRITE(HSW_NDE_RSTWRN_OPT, val | RESET_PCH_HANDSHAKE_ENABLE);
5779
5780 /* enable PG1 and Misc I/O */
5781 intel_display_power_get(dev_priv, POWER_DOMAIN_PLLS);
5782
39d9b85a
GW
5783 /* DPLL0 not enabled (happens on early BIOS versions) */
5784 if (!(I915_READ(LCPLL1_CTL) & LCPLL_PLL_ENABLE)) {
5785 /* enable DPLL0 */
5786 required_vco = skl_cdclk_get_vco(dev_priv->skl_boot_cdclk);
5787 skl_dpll0_enable(dev_priv, required_vco);
5d96d8af
DL
5788 }
5789
5d96d8af
DL
5790 /* set CDCLK to the frequency the BIOS chose */
5791 skl_set_cdclk(dev_priv, dev_priv->skl_boot_cdclk);
5792
5793 /* enable DBUF power */
5794 I915_WRITE(DBUF_CTL, I915_READ(DBUF_CTL) | DBUF_POWER_REQUEST);
5795 POSTING_READ(DBUF_CTL);
5796
5797 udelay(10);
5798
5799 if (!(I915_READ(DBUF_CTL) & DBUF_POWER_STATE))
5800 DRM_ERROR("DBuf power enable timeout\n");
5801}
5802
30a970c6
JB
5803/* Adjust CDclk dividers to allow high res or save power if possible */
5804static void valleyview_set_cdclk(struct drm_device *dev, int cdclk)
5805{
5806 struct drm_i915_private *dev_priv = dev->dev_private;
5807 u32 val, cmd;
5808
164dfd28
VK
5809 WARN_ON(dev_priv->display.get_display_clock_speed(dev)
5810 != dev_priv->cdclk_freq);
d60c4473 5811
dfcab17e 5812 if (cdclk >= 320000) /* jump to highest voltage for 400MHz too */
30a970c6 5813 cmd = 2;
dfcab17e 5814 else if (cdclk == 266667)
30a970c6
JB
5815 cmd = 1;
5816 else
5817 cmd = 0;
5818
5819 mutex_lock(&dev_priv->rps.hw_lock);
5820 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
5821 val &= ~DSPFREQGUAR_MASK;
5822 val |= (cmd << DSPFREQGUAR_SHIFT);
5823 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
5824 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
5825 DSPFREQSTAT_MASK) == (cmd << DSPFREQSTAT_SHIFT),
5826 50)) {
5827 DRM_ERROR("timed out waiting for CDclk change\n");
5828 }
5829 mutex_unlock(&dev_priv->rps.hw_lock);
5830
54433e91
VS
5831 mutex_lock(&dev_priv->sb_lock);
5832
dfcab17e 5833 if (cdclk == 400000) {
6bcda4f0 5834 u32 divider;
30a970c6 5835
6bcda4f0 5836 divider = DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, cdclk) - 1;
30a970c6 5837
30a970c6
JB
5838 /* adjust cdclk divider */
5839 val = vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL);
87d5d259 5840 val &= ~CCK_FREQUENCY_VALUES;
30a970c6
JB
5841 val |= divider;
5842 vlv_cck_write(dev_priv, CCK_DISPLAY_CLOCK_CONTROL, val);
a877e801
VS
5843
5844 if (wait_for((vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL) &
87d5d259 5845 CCK_FREQUENCY_STATUS) == (divider << CCK_FREQUENCY_STATUS_SHIFT),
a877e801
VS
5846 50))
5847 DRM_ERROR("timed out waiting for CDclk change\n");
30a970c6
JB
5848 }
5849
30a970c6
JB
5850 /* adjust self-refresh exit latency value */
5851 val = vlv_bunit_read(dev_priv, BUNIT_REG_BISOC);
5852 val &= ~0x7f;
5853
5854 /*
5855 * For high bandwidth configs, we set a higher latency in the bunit
5856 * so that the core display fetch happens in time to avoid underruns.
5857 */
dfcab17e 5858 if (cdclk == 400000)
30a970c6
JB
5859 val |= 4500 / 250; /* 4.5 usec */
5860 else
5861 val |= 3000 / 250; /* 3.0 usec */
5862 vlv_bunit_write(dev_priv, BUNIT_REG_BISOC, val);
54433e91 5863
a580516d 5864 mutex_unlock(&dev_priv->sb_lock);
30a970c6 5865
b6283055 5866 intel_update_cdclk(dev);
30a970c6
JB
5867}
5868
383c5a6a
VS
5869static void cherryview_set_cdclk(struct drm_device *dev, int cdclk)
5870{
5871 struct drm_i915_private *dev_priv = dev->dev_private;
5872 u32 val, cmd;
5873
164dfd28
VK
5874 WARN_ON(dev_priv->display.get_display_clock_speed(dev)
5875 != dev_priv->cdclk_freq);
383c5a6a
VS
5876
5877 switch (cdclk) {
383c5a6a
VS
5878 case 333333:
5879 case 320000:
383c5a6a 5880 case 266667:
383c5a6a 5881 case 200000:
383c5a6a
VS
5882 break;
5883 default:
5f77eeb0 5884 MISSING_CASE(cdclk);
383c5a6a
VS
5885 return;
5886 }
5887
9d0d3fda
VS
5888 /*
5889 * Specs are full of misinformation, but testing on actual
5890 * hardware has shown that we just need to write the desired
5891 * CCK divider into the Punit register.
5892 */
5893 cmd = DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, cdclk) - 1;
5894
383c5a6a
VS
5895 mutex_lock(&dev_priv->rps.hw_lock);
5896 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
5897 val &= ~DSPFREQGUAR_MASK_CHV;
5898 val |= (cmd << DSPFREQGUAR_SHIFT_CHV);
5899 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
5900 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
5901 DSPFREQSTAT_MASK_CHV) == (cmd << DSPFREQSTAT_SHIFT_CHV),
5902 50)) {
5903 DRM_ERROR("timed out waiting for CDclk change\n");
5904 }
5905 mutex_unlock(&dev_priv->rps.hw_lock);
5906
b6283055 5907 intel_update_cdclk(dev);
383c5a6a
VS
5908}
5909
30a970c6
JB
5910static int valleyview_calc_cdclk(struct drm_i915_private *dev_priv,
5911 int max_pixclk)
5912{
6bcda4f0 5913 int freq_320 = (dev_priv->hpll_freq << 1) % 320000 != 0 ? 333333 : 320000;
6cca3195 5914 int limit = IS_CHERRYVIEW(dev_priv) ? 95 : 90;
29dc7ef3 5915
30a970c6
JB
5916 /*
5917 * Really only a few cases to deal with, as only 4 CDclks are supported:
5918 * 200MHz
5919 * 267MHz
29dc7ef3 5920 * 320/333MHz (depends on HPLL freq)
6cca3195
VS
5921 * 400MHz (VLV only)
5922 * So we check to see whether we're above 90% (VLV) or 95% (CHV)
5923 * of the lower bin and adjust if needed.
e37c67a1
VS
5924 *
5925 * We seem to get an unstable or solid color picture at 200MHz.
5926 * Not sure what's wrong. For now use 200MHz only when all pipes
5927 * are off.
30a970c6 5928 */
6cca3195
VS
5929 if (!IS_CHERRYVIEW(dev_priv) &&
5930 max_pixclk > freq_320*limit/100)
dfcab17e 5931 return 400000;
6cca3195 5932 else if (max_pixclk > 266667*limit/100)
29dc7ef3 5933 return freq_320;
e37c67a1 5934 else if (max_pixclk > 0)
dfcab17e 5935 return 266667;
e37c67a1
VS
5936 else
5937 return 200000;
30a970c6
JB
5938}
5939
f8437dd1
VK
5940static int broxton_calc_cdclk(struct drm_i915_private *dev_priv,
5941 int max_pixclk)
5942{
5943 /*
5944 * FIXME:
5945 * - remove the guardband, it's not needed on BXT
5946 * - set 19.2MHz bypass frequency if there are no active pipes
5947 */
5948 if (max_pixclk > 576000*9/10)
5949 return 624000;
5950 else if (max_pixclk > 384000*9/10)
5951 return 576000;
5952 else if (max_pixclk > 288000*9/10)
5953 return 384000;
5954 else if (max_pixclk > 144000*9/10)
5955 return 288000;
5956 else
5957 return 144000;
5958}
5959
a821fc46
ACO
5960/* Compute the max pixel clock for new configuration. Uses atomic state if
5961 * that's non-NULL, look at current state otherwise. */
5962static int intel_mode_max_pixclk(struct drm_device *dev,
5963 struct drm_atomic_state *state)
30a970c6 5964{
30a970c6 5965 struct intel_crtc *intel_crtc;
304603f4 5966 struct intel_crtc_state *crtc_state;
30a970c6
JB
5967 int max_pixclk = 0;
5968
d3fcc808 5969 for_each_intel_crtc(dev, intel_crtc) {
27c329ed 5970 crtc_state = intel_atomic_get_crtc_state(state, intel_crtc);
304603f4
ACO
5971 if (IS_ERR(crtc_state))
5972 return PTR_ERR(crtc_state);
5973
5974 if (!crtc_state->base.enable)
5975 continue;
5976
5977 max_pixclk = max(max_pixclk,
5978 crtc_state->base.adjusted_mode.crtc_clock);
30a970c6
JB
5979 }
5980
5981 return max_pixclk;
5982}
5983
27c329ed 5984static int valleyview_modeset_calc_cdclk(struct drm_atomic_state *state)
30a970c6 5985{
27c329ed
ML
5986 struct drm_device *dev = state->dev;
5987 struct drm_i915_private *dev_priv = dev->dev_private;
5988 int max_pixclk = intel_mode_max_pixclk(dev, state);
30a970c6 5989
304603f4
ACO
5990 if (max_pixclk < 0)
5991 return max_pixclk;
30a970c6 5992
27c329ed
ML
5993 to_intel_atomic_state(state)->cdclk =
5994 valleyview_calc_cdclk(dev_priv, max_pixclk);
0a9ab303 5995
27c329ed
ML
5996 return 0;
5997}
304603f4 5998
27c329ed
ML
5999static int broxton_modeset_calc_cdclk(struct drm_atomic_state *state)
6000{
6001 struct drm_device *dev = state->dev;
6002 struct drm_i915_private *dev_priv = dev->dev_private;
6003 int max_pixclk = intel_mode_max_pixclk(dev, state);
85a96e7a 6004
27c329ed
ML
6005 if (max_pixclk < 0)
6006 return max_pixclk;
85a96e7a 6007
27c329ed
ML
6008 to_intel_atomic_state(state)->cdclk =
6009 broxton_calc_cdclk(dev_priv, max_pixclk);
85a96e7a 6010
27c329ed 6011 return 0;
30a970c6
JB
6012}
6013
1e69cd74
VS
6014static void vlv_program_pfi_credits(struct drm_i915_private *dev_priv)
6015{
6016 unsigned int credits, default_credits;
6017
6018 if (IS_CHERRYVIEW(dev_priv))
6019 default_credits = PFI_CREDIT(12);
6020 else
6021 default_credits = PFI_CREDIT(8);
6022
bfa7df01 6023 if (dev_priv->cdclk_freq >= dev_priv->czclk_freq) {
1e69cd74
VS
6024 /* CHV suggested value is 31 or 63 */
6025 if (IS_CHERRYVIEW(dev_priv))
fcc0008f 6026 credits = PFI_CREDIT_63;
1e69cd74
VS
6027 else
6028 credits = PFI_CREDIT(15);
6029 } else {
6030 credits = default_credits;
6031 }
6032
6033 /*
6034 * WA - write default credits before re-programming
6035 * FIXME: should we also set the resend bit here?
6036 */
6037 I915_WRITE(GCI_CONTROL, VGA_FAST_MODE_DISABLE |
6038 default_credits);
6039
6040 I915_WRITE(GCI_CONTROL, VGA_FAST_MODE_DISABLE |
6041 credits | PFI_CREDIT_RESEND);
6042
6043 /*
6044 * FIXME is this guaranteed to clear
6045 * immediately or should we poll for it?
6046 */
6047 WARN_ON(I915_READ(GCI_CONTROL) & PFI_CREDIT_RESEND);
6048}
6049
27c329ed 6050static void valleyview_modeset_commit_cdclk(struct drm_atomic_state *old_state)
30a970c6 6051{
a821fc46 6052 struct drm_device *dev = old_state->dev;
27c329ed 6053 unsigned int req_cdclk = to_intel_atomic_state(old_state)->cdclk;
30a970c6 6054 struct drm_i915_private *dev_priv = dev->dev_private;
30a970c6 6055
27c329ed
ML
6056 /*
6057 * FIXME: We can end up here with all power domains off, yet
6058 * with a CDCLK frequency other than the minimum. To account
6059 * for this take the PIPE-A power domain, which covers the HW
6060 * blocks needed for the following programming. This can be
6061 * removed once it's guaranteed that we get here either with
6062 * the minimum CDCLK set, or the required power domains
6063 * enabled.
6064 */
6065 intel_display_power_get(dev_priv, POWER_DOMAIN_PIPE_A);
738c05c0 6066
27c329ed
ML
6067 if (IS_CHERRYVIEW(dev))
6068 cherryview_set_cdclk(dev, req_cdclk);
6069 else
6070 valleyview_set_cdclk(dev, req_cdclk);
738c05c0 6071
27c329ed 6072 vlv_program_pfi_credits(dev_priv);
1e69cd74 6073
27c329ed 6074 intel_display_power_put(dev_priv, POWER_DOMAIN_PIPE_A);
30a970c6
JB
6075}
6076
89b667f8
JB
6077static void valleyview_crtc_enable(struct drm_crtc *crtc)
6078{
6079 struct drm_device *dev = crtc->dev;
a72e4c9f 6080 struct drm_i915_private *dev_priv = to_i915(dev);
89b667f8
JB
6081 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6082 struct intel_encoder *encoder;
6083 int pipe = intel_crtc->pipe;
23538ef1 6084 bool is_dsi;
89b667f8 6085
53d9f4e9 6086 if (WARN_ON(intel_crtc->active))
89b667f8
JB
6087 return;
6088
409ee761 6089 is_dsi = intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_DSI);
8525a235 6090
6e3c9717 6091 if (intel_crtc->config->has_dp_encoder)
fe3cd48d 6092 intel_dp_set_m_n(intel_crtc, M1_N1);
5b18e57c
DV
6093
6094 intel_set_pipe_timings(intel_crtc);
6095
c14b0485
VS
6096 if (IS_CHERRYVIEW(dev) && pipe == PIPE_B) {
6097 struct drm_i915_private *dev_priv = dev->dev_private;
6098
6099 I915_WRITE(CHV_BLEND(pipe), CHV_BLEND_LEGACY);
6100 I915_WRITE(CHV_CANVAS(pipe), 0);
6101 }
6102
5b18e57c
DV
6103 i9xx_set_pipeconf(intel_crtc);
6104
89b667f8 6105 intel_crtc->active = true;
89b667f8 6106
a72e4c9f 6107 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4a3436e8 6108
89b667f8
JB
6109 for_each_encoder_on_crtc(dev, crtc, encoder)
6110 if (encoder->pre_pll_enable)
6111 encoder->pre_pll_enable(encoder);
6112
9d556c99 6113 if (!is_dsi) {
c0b4c660
VS
6114 if (IS_CHERRYVIEW(dev)) {
6115 chv_prepare_pll(intel_crtc, intel_crtc->config);
6e3c9717 6116 chv_enable_pll(intel_crtc, intel_crtc->config);
c0b4c660
VS
6117 } else {
6118 vlv_prepare_pll(intel_crtc, intel_crtc->config);
6e3c9717 6119 vlv_enable_pll(intel_crtc, intel_crtc->config);
c0b4c660 6120 }
9d556c99 6121 }
89b667f8
JB
6122
6123 for_each_encoder_on_crtc(dev, crtc, encoder)
6124 if (encoder->pre_enable)
6125 encoder->pre_enable(encoder);
6126
2dd24552
JB
6127 i9xx_pfit_enable(intel_crtc);
6128
63cbb074
VS
6129 intel_crtc_load_lut(crtc);
6130
e1fdc473 6131 intel_enable_pipe(intel_crtc);
be6a6f8e 6132
4b3a9526
VS
6133 assert_vblank_disabled(crtc);
6134 drm_crtc_vblank_on(crtc);
6135
f9b61ff6
DV
6136 for_each_encoder_on_crtc(dev, crtc, encoder)
6137 encoder->enable(encoder);
89b667f8
JB
6138}
6139
f13c2ef3
DV
6140static void i9xx_set_pll_dividers(struct intel_crtc *crtc)
6141{
6142 struct drm_device *dev = crtc->base.dev;
6143 struct drm_i915_private *dev_priv = dev->dev_private;
6144
6e3c9717
ACO
6145 I915_WRITE(FP0(crtc->pipe), crtc->config->dpll_hw_state.fp0);
6146 I915_WRITE(FP1(crtc->pipe), crtc->config->dpll_hw_state.fp1);
f13c2ef3
DV
6147}
6148
0b8765c6 6149static void i9xx_crtc_enable(struct drm_crtc *crtc)
79e53945
JB
6150{
6151 struct drm_device *dev = crtc->dev;
a72e4c9f 6152 struct drm_i915_private *dev_priv = to_i915(dev);
79e53945 6153 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
ef9c3aee 6154 struct intel_encoder *encoder;
79e53945 6155 int pipe = intel_crtc->pipe;
79e53945 6156
53d9f4e9 6157 if (WARN_ON(intel_crtc->active))
f7abfe8b
CW
6158 return;
6159
f13c2ef3
DV
6160 i9xx_set_pll_dividers(intel_crtc);
6161
6e3c9717 6162 if (intel_crtc->config->has_dp_encoder)
fe3cd48d 6163 intel_dp_set_m_n(intel_crtc, M1_N1);
5b18e57c
DV
6164
6165 intel_set_pipe_timings(intel_crtc);
6166
5b18e57c
DV
6167 i9xx_set_pipeconf(intel_crtc);
6168
f7abfe8b 6169 intel_crtc->active = true;
6b383a7f 6170
4a3436e8 6171 if (!IS_GEN2(dev))
a72e4c9f 6172 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4a3436e8 6173
9d6d9f19
MK
6174 for_each_encoder_on_crtc(dev, crtc, encoder)
6175 if (encoder->pre_enable)
6176 encoder->pre_enable(encoder);
6177
f6736a1a
DV
6178 i9xx_enable_pll(intel_crtc);
6179
2dd24552
JB
6180 i9xx_pfit_enable(intel_crtc);
6181
63cbb074
VS
6182 intel_crtc_load_lut(crtc);
6183
f37fcc2a 6184 intel_update_watermarks(crtc);
e1fdc473 6185 intel_enable_pipe(intel_crtc);
be6a6f8e 6186
4b3a9526
VS
6187 assert_vblank_disabled(crtc);
6188 drm_crtc_vblank_on(crtc);
6189
f9b61ff6
DV
6190 for_each_encoder_on_crtc(dev, crtc, encoder)
6191 encoder->enable(encoder);
0b8765c6 6192}
79e53945 6193
87476d63
DV
6194static void i9xx_pfit_disable(struct intel_crtc *crtc)
6195{
6196 struct drm_device *dev = crtc->base.dev;
6197 struct drm_i915_private *dev_priv = dev->dev_private;
87476d63 6198
6e3c9717 6199 if (!crtc->config->gmch_pfit.control)
328d8e82 6200 return;
87476d63 6201
328d8e82 6202 assert_pipe_disabled(dev_priv, crtc->pipe);
87476d63 6203
328d8e82
DV
6204 DRM_DEBUG_DRIVER("disabling pfit, current: 0x%08x\n",
6205 I915_READ(PFIT_CONTROL));
6206 I915_WRITE(PFIT_CONTROL, 0);
87476d63
DV
6207}
6208
0b8765c6
JB
6209static void i9xx_crtc_disable(struct drm_crtc *crtc)
6210{
6211 struct drm_device *dev = crtc->dev;
6212 struct drm_i915_private *dev_priv = dev->dev_private;
6213 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
ef9c3aee 6214 struct intel_encoder *encoder;
0b8765c6 6215 int pipe = intel_crtc->pipe;
ef9c3aee 6216
6304cd91
VS
6217 /*
6218 * On gen2 planes are double buffered but the pipe isn't, so we must
6219 * wait for planes to fully turn off before disabling the pipe.
564ed191
ID
6220 * We also need to wait on all gmch platforms because of the
6221 * self-refresh mode constraint explained above.
6304cd91 6222 */
564ed191 6223 intel_wait_for_vblank(dev, pipe);
6304cd91 6224
4b3a9526
VS
6225 for_each_encoder_on_crtc(dev, crtc, encoder)
6226 encoder->disable(encoder);
6227
f9b61ff6
DV
6228 drm_crtc_vblank_off(crtc);
6229 assert_vblank_disabled(crtc);
6230
575f7ab7 6231 intel_disable_pipe(intel_crtc);
24a1f16d 6232
87476d63 6233 i9xx_pfit_disable(intel_crtc);
24a1f16d 6234
89b667f8
JB
6235 for_each_encoder_on_crtc(dev, crtc, encoder)
6236 if (encoder->post_disable)
6237 encoder->post_disable(encoder);
6238
409ee761 6239 if (!intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_DSI)) {
076ed3b2
CML
6240 if (IS_CHERRYVIEW(dev))
6241 chv_disable_pll(dev_priv, pipe);
6242 else if (IS_VALLEYVIEW(dev))
6243 vlv_disable_pll(dev_priv, pipe);
6244 else
1c4e0274 6245 i9xx_disable_pll(intel_crtc);
076ed3b2 6246 }
0b8765c6 6247
d6db995f
VS
6248 for_each_encoder_on_crtc(dev, crtc, encoder)
6249 if (encoder->post_pll_disable)
6250 encoder->post_pll_disable(encoder);
6251
4a3436e8 6252 if (!IS_GEN2(dev))
a72e4c9f 6253 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
0b8765c6
JB
6254}
6255
b17d48e2
ML
6256static void intel_crtc_disable_noatomic(struct drm_crtc *crtc)
6257{
6258 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6259 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
6260 enum intel_display_power_domain domain;
6261 unsigned long domains;
6262
6263 if (!intel_crtc->active)
6264 return;
6265
a539205a
ML
6266 if (to_intel_plane_state(crtc->primary->state)->visible) {
6267 intel_crtc_wait_for_pending_flips(crtc);
6268 intel_pre_disable_primary(crtc);
6269 }
6270
d032ffa0 6271 intel_crtc_disable_planes(crtc, crtc->state->plane_mask);
b17d48e2 6272 dev_priv->display.crtc_disable(crtc);
37d9078b
MR
6273 intel_crtc->active = false;
6274 intel_update_watermarks(crtc);
1f7457b1 6275 intel_disable_shared_dpll(intel_crtc);
b17d48e2
ML
6276
6277 domains = intel_crtc->enabled_power_domains;
6278 for_each_power_domain(domain, domains)
6279 intel_display_power_put(dev_priv, domain);
6280 intel_crtc->enabled_power_domains = 0;
6281}
6282
6b72d486
ML
6283/*
6284 * turn all crtc's off, but do not adjust state
6285 * This has to be paired with a call to intel_modeset_setup_hw_state.
6286 */
70e0bd74 6287int intel_display_suspend(struct drm_device *dev)
ee7b9f93 6288{
70e0bd74
ML
6289 struct drm_mode_config *config = &dev->mode_config;
6290 struct drm_modeset_acquire_ctx *ctx = config->acquire_ctx;
6291 struct drm_atomic_state *state;
6b72d486 6292 struct drm_crtc *crtc;
70e0bd74
ML
6293 unsigned crtc_mask = 0;
6294 int ret = 0;
6295
6296 if (WARN_ON(!ctx))
6297 return 0;
6298
6299 lockdep_assert_held(&ctx->ww_ctx);
6300 state = drm_atomic_state_alloc(dev);
6301 if (WARN_ON(!state))
6302 return -ENOMEM;
6303
6304 state->acquire_ctx = ctx;
6305 state->allow_modeset = true;
6306
6307 for_each_crtc(dev, crtc) {
6308 struct drm_crtc_state *crtc_state =
6309 drm_atomic_get_crtc_state(state, crtc);
6b72d486 6310
70e0bd74
ML
6311 ret = PTR_ERR_OR_ZERO(crtc_state);
6312 if (ret)
6313 goto free;
6314
6315 if (!crtc_state->active)
6316 continue;
6317
6318 crtc_state->active = false;
6319 crtc_mask |= 1 << drm_crtc_index(crtc);
6320 }
6321
6322 if (crtc_mask) {
74c090b1 6323 ret = drm_atomic_commit(state);
70e0bd74
ML
6324
6325 if (!ret) {
6326 for_each_crtc(dev, crtc)
6327 if (crtc_mask & (1 << drm_crtc_index(crtc)))
6328 crtc->state->active = true;
6329
6330 return ret;
6331 }
6332 }
6333
6334free:
6335 if (ret)
6336 DRM_ERROR("Suspending crtc's failed with %i\n", ret);
6337 drm_atomic_state_free(state);
6338 return ret;
ee7b9f93
JB
6339}
6340
ea5b213a 6341void intel_encoder_destroy(struct drm_encoder *encoder)
7e7d76c3 6342{
4ef69c7a 6343 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
ea5b213a 6344
ea5b213a
CW
6345 drm_encoder_cleanup(encoder);
6346 kfree(intel_encoder);
7e7d76c3
JB
6347}
6348
0a91ca29
DV
6349/* Cross check the actual hw state with our own modeset state tracking (and it's
6350 * internal consistency). */
b980514c 6351static void intel_connector_check_state(struct intel_connector *connector)
79e53945 6352{
35dd3c64
ML
6353 struct drm_crtc *crtc = connector->base.state->crtc;
6354
6355 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
6356 connector->base.base.id,
6357 connector->base.name);
6358
0a91ca29 6359 if (connector->get_hw_state(connector)) {
e85376cb 6360 struct intel_encoder *encoder = connector->encoder;
35dd3c64 6361 struct drm_connector_state *conn_state = connector->base.state;
0a91ca29 6362
35dd3c64
ML
6363 I915_STATE_WARN(!crtc,
6364 "connector enabled without attached crtc\n");
0a91ca29 6365
35dd3c64
ML
6366 if (!crtc)
6367 return;
6368
6369 I915_STATE_WARN(!crtc->state->active,
6370 "connector is active, but attached crtc isn't\n");
6371
e85376cb 6372 if (!encoder || encoder->type == INTEL_OUTPUT_DP_MST)
35dd3c64
ML
6373 return;
6374
e85376cb 6375 I915_STATE_WARN(conn_state->best_encoder != &encoder->base,
35dd3c64
ML
6376 "atomic encoder doesn't match attached encoder\n");
6377
e85376cb 6378 I915_STATE_WARN(conn_state->crtc != encoder->base.crtc,
35dd3c64
ML
6379 "attached encoder crtc differs from connector crtc\n");
6380 } else {
4d688a2a
ML
6381 I915_STATE_WARN(crtc && crtc->state->active,
6382 "attached crtc is active, but connector isn't\n");
35dd3c64
ML
6383 I915_STATE_WARN(!crtc && connector->base.state->best_encoder,
6384 "best encoder set without crtc!\n");
0a91ca29 6385 }
79e53945
JB
6386}
6387
08d9bc92
ACO
6388int intel_connector_init(struct intel_connector *connector)
6389{
6390 struct drm_connector_state *connector_state;
6391
6392 connector_state = kzalloc(sizeof *connector_state, GFP_KERNEL);
6393 if (!connector_state)
6394 return -ENOMEM;
6395
6396 connector->base.state = connector_state;
6397 return 0;
6398}
6399
6400struct intel_connector *intel_connector_alloc(void)
6401{
6402 struct intel_connector *connector;
6403
6404 connector = kzalloc(sizeof *connector, GFP_KERNEL);
6405 if (!connector)
6406 return NULL;
6407
6408 if (intel_connector_init(connector) < 0) {
6409 kfree(connector);
6410 return NULL;
6411 }
6412
6413 return connector;
6414}
6415
f0947c37
DV
6416/* Simple connector->get_hw_state implementation for encoders that support only
6417 * one connector and no cloning and hence the encoder state determines the state
6418 * of the connector. */
6419bool intel_connector_get_hw_state(struct intel_connector *connector)
ea5b213a 6420{
24929352 6421 enum pipe pipe = 0;
f0947c37 6422 struct intel_encoder *encoder = connector->encoder;
ea5b213a 6423
f0947c37 6424 return encoder->get_hw_state(encoder, &pipe);
ea5b213a
CW
6425}
6426
6d293983 6427static int pipe_required_fdi_lanes(struct intel_crtc_state *crtc_state)
d272ddfa 6428{
6d293983
ACO
6429 if (crtc_state->base.enable && crtc_state->has_pch_encoder)
6430 return crtc_state->fdi_lanes;
d272ddfa
VS
6431
6432 return 0;
6433}
6434
6d293983 6435static int ironlake_check_fdi_lanes(struct drm_device *dev, enum pipe pipe,
5cec258b 6436 struct intel_crtc_state *pipe_config)
1857e1da 6437{
6d293983
ACO
6438 struct drm_atomic_state *state = pipe_config->base.state;
6439 struct intel_crtc *other_crtc;
6440 struct intel_crtc_state *other_crtc_state;
6441
1857e1da
DV
6442 DRM_DEBUG_KMS("checking fdi config on pipe %c, lanes %i\n",
6443 pipe_name(pipe), pipe_config->fdi_lanes);
6444 if (pipe_config->fdi_lanes > 4) {
6445 DRM_DEBUG_KMS("invalid fdi lane config on pipe %c: %i lanes\n",
6446 pipe_name(pipe), pipe_config->fdi_lanes);
6d293983 6447 return -EINVAL;
1857e1da
DV
6448 }
6449
bafb6553 6450 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
1857e1da
DV
6451 if (pipe_config->fdi_lanes > 2) {
6452 DRM_DEBUG_KMS("only 2 lanes on haswell, required: %i lanes\n",
6453 pipe_config->fdi_lanes);
6d293983 6454 return -EINVAL;
1857e1da 6455 } else {
6d293983 6456 return 0;
1857e1da
DV
6457 }
6458 }
6459
6460 if (INTEL_INFO(dev)->num_pipes == 2)
6d293983 6461 return 0;
1857e1da
DV
6462
6463 /* Ivybridge 3 pipe is really complicated */
6464 switch (pipe) {
6465 case PIPE_A:
6d293983 6466 return 0;
1857e1da 6467 case PIPE_B:
6d293983
ACO
6468 if (pipe_config->fdi_lanes <= 2)
6469 return 0;
6470
6471 other_crtc = to_intel_crtc(intel_get_crtc_for_pipe(dev, PIPE_C));
6472 other_crtc_state =
6473 intel_atomic_get_crtc_state(state, other_crtc);
6474 if (IS_ERR(other_crtc_state))
6475 return PTR_ERR(other_crtc_state);
6476
6477 if (pipe_required_fdi_lanes(other_crtc_state) > 0) {
1857e1da
DV
6478 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
6479 pipe_name(pipe), pipe_config->fdi_lanes);
6d293983 6480 return -EINVAL;
1857e1da 6481 }
6d293983 6482 return 0;
1857e1da 6483 case PIPE_C:
251cc67c
VS
6484 if (pipe_config->fdi_lanes > 2) {
6485 DRM_DEBUG_KMS("only 2 lanes on pipe %c: required %i lanes\n",
6486 pipe_name(pipe), pipe_config->fdi_lanes);
6d293983 6487 return -EINVAL;
251cc67c 6488 }
6d293983
ACO
6489
6490 other_crtc = to_intel_crtc(intel_get_crtc_for_pipe(dev, PIPE_B));
6491 other_crtc_state =
6492 intel_atomic_get_crtc_state(state, other_crtc);
6493 if (IS_ERR(other_crtc_state))
6494 return PTR_ERR(other_crtc_state);
6495
6496 if (pipe_required_fdi_lanes(other_crtc_state) > 2) {
1857e1da 6497 DRM_DEBUG_KMS("fdi link B uses too many lanes to enable link C\n");
6d293983 6498 return -EINVAL;
1857e1da 6499 }
6d293983 6500 return 0;
1857e1da
DV
6501 default:
6502 BUG();
6503 }
6504}
6505
e29c22c0
DV
6506#define RETRY 1
6507static int ironlake_fdi_compute_config(struct intel_crtc *intel_crtc,
5cec258b 6508 struct intel_crtc_state *pipe_config)
877d48d5 6509{
1857e1da 6510 struct drm_device *dev = intel_crtc->base.dev;
7c5f93b0 6511 const struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
6d293983
ACO
6512 int lane, link_bw, fdi_dotclock, ret;
6513 bool needs_recompute = false;
877d48d5 6514
e29c22c0 6515retry:
877d48d5
DV
6516 /* FDI is a binary signal running at ~2.7GHz, encoding
6517 * each output octet as 10 bits. The actual frequency
6518 * is stored as a divider into a 100MHz clock, and the
6519 * mode pixel clock is stored in units of 1KHz.
6520 * Hence the bw of each lane in terms of the mode signal
6521 * is:
6522 */
6523 link_bw = intel_fdi_link_freq(dev) * MHz(100)/KHz(1)/10;
6524
241bfc38 6525 fdi_dotclock = adjusted_mode->crtc_clock;
877d48d5 6526
2bd89a07 6527 lane = ironlake_get_lanes_required(fdi_dotclock, link_bw,
877d48d5
DV
6528 pipe_config->pipe_bpp);
6529
6530 pipe_config->fdi_lanes = lane;
6531
2bd89a07 6532 intel_link_compute_m_n(pipe_config->pipe_bpp, lane, fdi_dotclock,
877d48d5 6533 link_bw, &pipe_config->fdi_m_n);
1857e1da 6534
6d293983
ACO
6535 ret = ironlake_check_fdi_lanes(intel_crtc->base.dev,
6536 intel_crtc->pipe, pipe_config);
6537 if (ret == -EINVAL && pipe_config->pipe_bpp > 6*3) {
e29c22c0
DV
6538 pipe_config->pipe_bpp -= 2*3;
6539 DRM_DEBUG_KMS("fdi link bw constraint, reducing pipe bpp to %i\n",
6540 pipe_config->pipe_bpp);
6541 needs_recompute = true;
6542 pipe_config->bw_constrained = true;
6543
6544 goto retry;
6545 }
6546
6547 if (needs_recompute)
6548 return RETRY;
6549
6d293983 6550 return ret;
877d48d5
DV
6551}
6552
8cfb3407
VS
6553static bool pipe_config_supports_ips(struct drm_i915_private *dev_priv,
6554 struct intel_crtc_state *pipe_config)
6555{
6556 if (pipe_config->pipe_bpp > 24)
6557 return false;
6558
6559 /* HSW can handle pixel rate up to cdclk? */
6560 if (IS_HASWELL(dev_priv->dev))
6561 return true;
6562
6563 /*
b432e5cf
VS
6564 * We compare against max which means we must take
6565 * the increased cdclk requirement into account when
6566 * calculating the new cdclk.
6567 *
6568 * Should measure whether using a lower cdclk w/o IPS
8cfb3407
VS
6569 */
6570 return ilk_pipe_pixel_rate(pipe_config) <=
6571 dev_priv->max_cdclk_freq * 95 / 100;
6572}
6573
42db64ef 6574static void hsw_compute_ips_config(struct intel_crtc *crtc,
5cec258b 6575 struct intel_crtc_state *pipe_config)
42db64ef 6576{
8cfb3407
VS
6577 struct drm_device *dev = crtc->base.dev;
6578 struct drm_i915_private *dev_priv = dev->dev_private;
6579
d330a953 6580 pipe_config->ips_enabled = i915.enable_ips &&
8cfb3407
VS
6581 hsw_crtc_supports_ips(crtc) &&
6582 pipe_config_supports_ips(dev_priv, pipe_config);
42db64ef
PZ
6583}
6584
a43f6e0f 6585static int intel_crtc_compute_config(struct intel_crtc *crtc,
5cec258b 6586 struct intel_crtc_state *pipe_config)
79e53945 6587{
a43f6e0f 6588 struct drm_device *dev = crtc->base.dev;
8bd31e67 6589 struct drm_i915_private *dev_priv = dev->dev_private;
7c5f93b0 6590 const struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
89749350 6591
ad3a4479 6592 /* FIXME should check pixel clock limits on all platforms */
cf532bb2 6593 if (INTEL_INFO(dev)->gen < 4) {
44913155 6594 int clock_limit = dev_priv->max_cdclk_freq;
cf532bb2
VS
6595
6596 /*
6597 * Enable pixel doubling when the dot clock
6598 * is > 90% of the (display) core speed.
6599 *
b397c96b
VS
6600 * GDG double wide on either pipe,
6601 * otherwise pipe A only.
cf532bb2 6602 */
b397c96b 6603 if ((crtc->pipe == PIPE_A || IS_I915G(dev)) &&
241bfc38 6604 adjusted_mode->crtc_clock > clock_limit * 9 / 10) {
ad3a4479 6605 clock_limit *= 2;
cf532bb2 6606 pipe_config->double_wide = true;
ad3a4479
VS
6607 }
6608
241bfc38 6609 if (adjusted_mode->crtc_clock > clock_limit * 9 / 10)
e29c22c0 6610 return -EINVAL;
2c07245f 6611 }
89749350 6612
1d1d0e27
VS
6613 /*
6614 * Pipe horizontal size must be even in:
6615 * - DVO ganged mode
6616 * - LVDS dual channel mode
6617 * - Double wide pipe
6618 */
a93e255f 6619 if ((intel_pipe_will_have_type(pipe_config, INTEL_OUTPUT_LVDS) &&
1d1d0e27
VS
6620 intel_is_dual_link_lvds(dev)) || pipe_config->double_wide)
6621 pipe_config->pipe_src_w &= ~1;
6622
8693a824
DL
6623 /* Cantiga+ cannot handle modes with a hsync front porch of 0.
6624 * WaPruneModeWithIncorrectHsyncOffset:ctg,elk,ilk,snb,ivb,vlv,hsw.
44f46b42
CW
6625 */
6626 if ((INTEL_INFO(dev)->gen > 4 || IS_G4X(dev)) &&
aad941d5 6627 adjusted_mode->crtc_hsync_start == adjusted_mode->crtc_hdisplay)
e29c22c0 6628 return -EINVAL;
44f46b42 6629
f5adf94e 6630 if (HAS_IPS(dev))
a43f6e0f
DV
6631 hsw_compute_ips_config(crtc, pipe_config);
6632
877d48d5 6633 if (pipe_config->has_pch_encoder)
a43f6e0f 6634 return ironlake_fdi_compute_config(crtc, pipe_config);
877d48d5 6635
cf5a15be 6636 return 0;
79e53945
JB
6637}
6638
1652d19e
VS
6639static int skylake_get_display_clock_speed(struct drm_device *dev)
6640{
6641 struct drm_i915_private *dev_priv = to_i915(dev);
6642 uint32_t lcpll1 = I915_READ(LCPLL1_CTL);
6643 uint32_t cdctl = I915_READ(CDCLK_CTL);
6644 uint32_t linkrate;
6645
414355a7 6646 if (!(lcpll1 & LCPLL_PLL_ENABLE))
1652d19e 6647 return 24000; /* 24MHz is the cd freq with NSSC ref */
1652d19e
VS
6648
6649 if ((cdctl & CDCLK_FREQ_SEL_MASK) == CDCLK_FREQ_540)
6650 return 540000;
6651
6652 linkrate = (I915_READ(DPLL_CTRL1) &
71cd8423 6653 DPLL_CTRL1_LINK_RATE_MASK(SKL_DPLL0)) >> 1;
1652d19e 6654
71cd8423
DL
6655 if (linkrate == DPLL_CTRL1_LINK_RATE_2160 ||
6656 linkrate == DPLL_CTRL1_LINK_RATE_1080) {
1652d19e
VS
6657 /* vco 8640 */
6658 switch (cdctl & CDCLK_FREQ_SEL_MASK) {
6659 case CDCLK_FREQ_450_432:
6660 return 432000;
6661 case CDCLK_FREQ_337_308:
6662 return 308570;
6663 case CDCLK_FREQ_675_617:
6664 return 617140;
6665 default:
6666 WARN(1, "Unknown cd freq selection\n");
6667 }
6668 } else {
6669 /* vco 8100 */
6670 switch (cdctl & CDCLK_FREQ_SEL_MASK) {
6671 case CDCLK_FREQ_450_432:
6672 return 450000;
6673 case CDCLK_FREQ_337_308:
6674 return 337500;
6675 case CDCLK_FREQ_675_617:
6676 return 675000;
6677 default:
6678 WARN(1, "Unknown cd freq selection\n");
6679 }
6680 }
6681
6682 /* error case, do as if DPLL0 isn't enabled */
6683 return 24000;
6684}
6685
acd3f3d3
BP
6686static int broxton_get_display_clock_speed(struct drm_device *dev)
6687{
6688 struct drm_i915_private *dev_priv = to_i915(dev);
6689 uint32_t cdctl = I915_READ(CDCLK_CTL);
6690 uint32_t pll_ratio = I915_READ(BXT_DE_PLL_CTL) & BXT_DE_PLL_RATIO_MASK;
6691 uint32_t pll_enab = I915_READ(BXT_DE_PLL_ENABLE);
6692 int cdclk;
6693
6694 if (!(pll_enab & BXT_DE_PLL_PLL_ENABLE))
6695 return 19200;
6696
6697 cdclk = 19200 * pll_ratio / 2;
6698
6699 switch (cdctl & BXT_CDCLK_CD2X_DIV_SEL_MASK) {
6700 case BXT_CDCLK_CD2X_DIV_SEL_1:
6701 return cdclk; /* 576MHz or 624MHz */
6702 case BXT_CDCLK_CD2X_DIV_SEL_1_5:
6703 return cdclk * 2 / 3; /* 384MHz */
6704 case BXT_CDCLK_CD2X_DIV_SEL_2:
6705 return cdclk / 2; /* 288MHz */
6706 case BXT_CDCLK_CD2X_DIV_SEL_4:
6707 return cdclk / 4; /* 144MHz */
6708 }
6709
6710 /* error case, do as if DE PLL isn't enabled */
6711 return 19200;
6712}
6713
1652d19e
VS
6714static int broadwell_get_display_clock_speed(struct drm_device *dev)
6715{
6716 struct drm_i915_private *dev_priv = dev->dev_private;
6717 uint32_t lcpll = I915_READ(LCPLL_CTL);
6718 uint32_t freq = lcpll & LCPLL_CLK_FREQ_MASK;
6719
6720 if (lcpll & LCPLL_CD_SOURCE_FCLK)
6721 return 800000;
6722 else if (I915_READ(FUSE_STRAP) & HSW_CDCLK_LIMIT)
6723 return 450000;
6724 else if (freq == LCPLL_CLK_FREQ_450)
6725 return 450000;
6726 else if (freq == LCPLL_CLK_FREQ_54O_BDW)
6727 return 540000;
6728 else if (freq == LCPLL_CLK_FREQ_337_5_BDW)
6729 return 337500;
6730 else
6731 return 675000;
6732}
6733
6734static int haswell_get_display_clock_speed(struct drm_device *dev)
6735{
6736 struct drm_i915_private *dev_priv = dev->dev_private;
6737 uint32_t lcpll = I915_READ(LCPLL_CTL);
6738 uint32_t freq = lcpll & LCPLL_CLK_FREQ_MASK;
6739
6740 if (lcpll & LCPLL_CD_SOURCE_FCLK)
6741 return 800000;
6742 else if (I915_READ(FUSE_STRAP) & HSW_CDCLK_LIMIT)
6743 return 450000;
6744 else if (freq == LCPLL_CLK_FREQ_450)
6745 return 450000;
6746 else if (IS_HSW_ULT(dev))
6747 return 337500;
6748 else
6749 return 540000;
79e53945
JB
6750}
6751
25eb05fc
JB
6752static int valleyview_get_display_clock_speed(struct drm_device *dev)
6753{
bfa7df01
VS
6754 return vlv_get_cck_clock_hpll(to_i915(dev), "cdclk",
6755 CCK_DISPLAY_CLOCK_CONTROL);
25eb05fc
JB
6756}
6757
b37a6434
VS
6758static int ilk_get_display_clock_speed(struct drm_device *dev)
6759{
6760 return 450000;
6761}
6762
e70236a8
JB
6763static int i945_get_display_clock_speed(struct drm_device *dev)
6764{
6765 return 400000;
6766}
79e53945 6767
e70236a8 6768static int i915_get_display_clock_speed(struct drm_device *dev)
79e53945 6769{
e907f170 6770 return 333333;
e70236a8 6771}
79e53945 6772
e70236a8
JB
6773static int i9xx_misc_get_display_clock_speed(struct drm_device *dev)
6774{
6775 return 200000;
6776}
79e53945 6777
257a7ffc
DV
6778static int pnv_get_display_clock_speed(struct drm_device *dev)
6779{
6780 u16 gcfgc = 0;
6781
6782 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
6783
6784 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
6785 case GC_DISPLAY_CLOCK_267_MHZ_PNV:
e907f170 6786 return 266667;
257a7ffc 6787 case GC_DISPLAY_CLOCK_333_MHZ_PNV:
e907f170 6788 return 333333;
257a7ffc 6789 case GC_DISPLAY_CLOCK_444_MHZ_PNV:
e907f170 6790 return 444444;
257a7ffc
DV
6791 case GC_DISPLAY_CLOCK_200_MHZ_PNV:
6792 return 200000;
6793 default:
6794 DRM_ERROR("Unknown pnv display core clock 0x%04x\n", gcfgc);
6795 case GC_DISPLAY_CLOCK_133_MHZ_PNV:
e907f170 6796 return 133333;
257a7ffc 6797 case GC_DISPLAY_CLOCK_167_MHZ_PNV:
e907f170 6798 return 166667;
257a7ffc
DV
6799 }
6800}
6801
e70236a8
JB
6802static int i915gm_get_display_clock_speed(struct drm_device *dev)
6803{
6804 u16 gcfgc = 0;
79e53945 6805
e70236a8
JB
6806 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
6807
6808 if (gcfgc & GC_LOW_FREQUENCY_ENABLE)
e907f170 6809 return 133333;
e70236a8
JB
6810 else {
6811 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
6812 case GC_DISPLAY_CLOCK_333_MHZ:
e907f170 6813 return 333333;
e70236a8
JB
6814 default:
6815 case GC_DISPLAY_CLOCK_190_200_MHZ:
6816 return 190000;
79e53945 6817 }
e70236a8
JB
6818 }
6819}
6820
6821static int i865_get_display_clock_speed(struct drm_device *dev)
6822{
e907f170 6823 return 266667;
e70236a8
JB
6824}
6825
1b1d2716 6826static int i85x_get_display_clock_speed(struct drm_device *dev)
e70236a8
JB
6827{
6828 u16 hpllcc = 0;
1b1d2716 6829
65cd2b3f
VS
6830 /*
6831 * 852GM/852GMV only supports 133 MHz and the HPLLCC
6832 * encoding is different :(
6833 * FIXME is this the right way to detect 852GM/852GMV?
6834 */
6835 if (dev->pdev->revision == 0x1)
6836 return 133333;
6837
1b1d2716
VS
6838 pci_bus_read_config_word(dev->pdev->bus,
6839 PCI_DEVFN(0, 3), HPLLCC, &hpllcc);
6840
e70236a8
JB
6841 /* Assume that the hardware is in the high speed state. This
6842 * should be the default.
6843 */
6844 switch (hpllcc & GC_CLOCK_CONTROL_MASK) {
6845 case GC_CLOCK_133_200:
1b1d2716 6846 case GC_CLOCK_133_200_2:
e70236a8
JB
6847 case GC_CLOCK_100_200:
6848 return 200000;
6849 case GC_CLOCK_166_250:
6850 return 250000;
6851 case GC_CLOCK_100_133:
e907f170 6852 return 133333;
1b1d2716
VS
6853 case GC_CLOCK_133_266:
6854 case GC_CLOCK_133_266_2:
6855 case GC_CLOCK_166_266:
6856 return 266667;
e70236a8 6857 }
79e53945 6858
e70236a8
JB
6859 /* Shouldn't happen */
6860 return 0;
6861}
79e53945 6862
e70236a8
JB
6863static int i830_get_display_clock_speed(struct drm_device *dev)
6864{
e907f170 6865 return 133333;
79e53945
JB
6866}
6867
34edce2f
VS
6868static unsigned int intel_hpll_vco(struct drm_device *dev)
6869{
6870 struct drm_i915_private *dev_priv = dev->dev_private;
6871 static const unsigned int blb_vco[8] = {
6872 [0] = 3200000,
6873 [1] = 4000000,
6874 [2] = 5333333,
6875 [3] = 4800000,
6876 [4] = 6400000,
6877 };
6878 static const unsigned int pnv_vco[8] = {
6879 [0] = 3200000,
6880 [1] = 4000000,
6881 [2] = 5333333,
6882 [3] = 4800000,
6883 [4] = 2666667,
6884 };
6885 static const unsigned int cl_vco[8] = {
6886 [0] = 3200000,
6887 [1] = 4000000,
6888 [2] = 5333333,
6889 [3] = 6400000,
6890 [4] = 3333333,
6891 [5] = 3566667,
6892 [6] = 4266667,
6893 };
6894 static const unsigned int elk_vco[8] = {
6895 [0] = 3200000,
6896 [1] = 4000000,
6897 [2] = 5333333,
6898 [3] = 4800000,
6899 };
6900 static const unsigned int ctg_vco[8] = {
6901 [0] = 3200000,
6902 [1] = 4000000,
6903 [2] = 5333333,
6904 [3] = 6400000,
6905 [4] = 2666667,
6906 [5] = 4266667,
6907 };
6908 const unsigned int *vco_table;
6909 unsigned int vco;
6910 uint8_t tmp = 0;
6911
6912 /* FIXME other chipsets? */
6913 if (IS_GM45(dev))
6914 vco_table = ctg_vco;
6915 else if (IS_G4X(dev))
6916 vco_table = elk_vco;
6917 else if (IS_CRESTLINE(dev))
6918 vco_table = cl_vco;
6919 else if (IS_PINEVIEW(dev))
6920 vco_table = pnv_vco;
6921 else if (IS_G33(dev))
6922 vco_table = blb_vco;
6923 else
6924 return 0;
6925
6926 tmp = I915_READ(IS_MOBILE(dev) ? HPLLVCO_MOBILE : HPLLVCO);
6927
6928 vco = vco_table[tmp & 0x7];
6929 if (vco == 0)
6930 DRM_ERROR("Bad HPLL VCO (HPLLVCO=0x%02x)\n", tmp);
6931 else
6932 DRM_DEBUG_KMS("HPLL VCO %u kHz\n", vco);
6933
6934 return vco;
6935}
6936
6937static int gm45_get_display_clock_speed(struct drm_device *dev)
6938{
6939 unsigned int cdclk_sel, vco = intel_hpll_vco(dev);
6940 uint16_t tmp = 0;
6941
6942 pci_read_config_word(dev->pdev, GCFGC, &tmp);
6943
6944 cdclk_sel = (tmp >> 12) & 0x1;
6945
6946 switch (vco) {
6947 case 2666667:
6948 case 4000000:
6949 case 5333333:
6950 return cdclk_sel ? 333333 : 222222;
6951 case 3200000:
6952 return cdclk_sel ? 320000 : 228571;
6953 default:
6954 DRM_ERROR("Unable to determine CDCLK. HPLL VCO=%u, CFGC=0x%04x\n", vco, tmp);
6955 return 222222;
6956 }
6957}
6958
6959static int i965gm_get_display_clock_speed(struct drm_device *dev)
6960{
6961 static const uint8_t div_3200[] = { 16, 10, 8 };
6962 static const uint8_t div_4000[] = { 20, 12, 10 };
6963 static const uint8_t div_5333[] = { 24, 16, 14 };
6964 const uint8_t *div_table;
6965 unsigned int cdclk_sel, vco = intel_hpll_vco(dev);
6966 uint16_t tmp = 0;
6967
6968 pci_read_config_word(dev->pdev, GCFGC, &tmp);
6969
6970 cdclk_sel = ((tmp >> 8) & 0x1f) - 1;
6971
6972 if (cdclk_sel >= ARRAY_SIZE(div_3200))
6973 goto fail;
6974
6975 switch (vco) {
6976 case 3200000:
6977 div_table = div_3200;
6978 break;
6979 case 4000000:
6980 div_table = div_4000;
6981 break;
6982 case 5333333:
6983 div_table = div_5333;
6984 break;
6985 default:
6986 goto fail;
6987 }
6988
6989 return DIV_ROUND_CLOSEST(vco, div_table[cdclk_sel]);
6990
caf4e252 6991fail:
34edce2f
VS
6992 DRM_ERROR("Unable to determine CDCLK. HPLL VCO=%u kHz, CFGC=0x%04x\n", vco, tmp);
6993 return 200000;
6994}
6995
6996static int g33_get_display_clock_speed(struct drm_device *dev)
6997{
6998 static const uint8_t div_3200[] = { 12, 10, 8, 7, 5, 16 };
6999 static const uint8_t div_4000[] = { 14, 12, 10, 8, 6, 20 };
7000 static const uint8_t div_4800[] = { 20, 14, 12, 10, 8, 24 };
7001 static const uint8_t div_5333[] = { 20, 16, 12, 12, 8, 28 };
7002 const uint8_t *div_table;
7003 unsigned int cdclk_sel, vco = intel_hpll_vco(dev);
7004 uint16_t tmp = 0;
7005
7006 pci_read_config_word(dev->pdev, GCFGC, &tmp);
7007
7008 cdclk_sel = (tmp >> 4) & 0x7;
7009
7010 if (cdclk_sel >= ARRAY_SIZE(div_3200))
7011 goto fail;
7012
7013 switch (vco) {
7014 case 3200000:
7015 div_table = div_3200;
7016 break;
7017 case 4000000:
7018 div_table = div_4000;
7019 break;
7020 case 4800000:
7021 div_table = div_4800;
7022 break;
7023 case 5333333:
7024 div_table = div_5333;
7025 break;
7026 default:
7027 goto fail;
7028 }
7029
7030 return DIV_ROUND_CLOSEST(vco, div_table[cdclk_sel]);
7031
caf4e252 7032fail:
34edce2f
VS
7033 DRM_ERROR("Unable to determine CDCLK. HPLL VCO=%u kHz, CFGC=0x%08x\n", vco, tmp);
7034 return 190476;
7035}
7036
2c07245f 7037static void
a65851af 7038intel_reduce_m_n_ratio(uint32_t *num, uint32_t *den)
2c07245f 7039{
a65851af
VS
7040 while (*num > DATA_LINK_M_N_MASK ||
7041 *den > DATA_LINK_M_N_MASK) {
2c07245f
ZW
7042 *num >>= 1;
7043 *den >>= 1;
7044 }
7045}
7046
a65851af
VS
7047static void compute_m_n(unsigned int m, unsigned int n,
7048 uint32_t *ret_m, uint32_t *ret_n)
7049{
7050 *ret_n = min_t(unsigned int, roundup_pow_of_two(n), DATA_LINK_N_MAX);
7051 *ret_m = div_u64((uint64_t) m * *ret_n, n);
7052 intel_reduce_m_n_ratio(ret_m, ret_n);
7053}
7054
e69d0bc1
DV
7055void
7056intel_link_compute_m_n(int bits_per_pixel, int nlanes,
7057 int pixel_clock, int link_clock,
7058 struct intel_link_m_n *m_n)
2c07245f 7059{
e69d0bc1 7060 m_n->tu = 64;
a65851af
VS
7061
7062 compute_m_n(bits_per_pixel * pixel_clock,
7063 link_clock * nlanes * 8,
7064 &m_n->gmch_m, &m_n->gmch_n);
7065
7066 compute_m_n(pixel_clock, link_clock,
7067 &m_n->link_m, &m_n->link_n);
2c07245f
ZW
7068}
7069
a7615030
CW
7070static inline bool intel_panel_use_ssc(struct drm_i915_private *dev_priv)
7071{
d330a953
JN
7072 if (i915.panel_use_ssc >= 0)
7073 return i915.panel_use_ssc != 0;
41aa3448 7074 return dev_priv->vbt.lvds_use_ssc
435793df 7075 && !(dev_priv->quirks & QUIRK_LVDS_SSC_DISABLE);
a7615030
CW
7076}
7077
a93e255f
ACO
7078static int i9xx_get_refclk(const struct intel_crtc_state *crtc_state,
7079 int num_connectors)
c65d77d8 7080{
a93e255f 7081 struct drm_device *dev = crtc_state->base.crtc->dev;
c65d77d8
JB
7082 struct drm_i915_private *dev_priv = dev->dev_private;
7083 int refclk;
7084
a93e255f
ACO
7085 WARN_ON(!crtc_state->base.state);
7086
5ab7b0b7 7087 if (IS_VALLEYVIEW(dev) || IS_BROXTON(dev)) {
9a0ea498 7088 refclk = 100000;
a93e255f 7089 } else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
c65d77d8 7090 intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
e91e941b
VS
7091 refclk = dev_priv->vbt.lvds_ssc_freq;
7092 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
c65d77d8
JB
7093 } else if (!IS_GEN2(dev)) {
7094 refclk = 96000;
7095 } else {
7096 refclk = 48000;
7097 }
7098
7099 return refclk;
7100}
7101
7429e9d4 7102static uint32_t pnv_dpll_compute_fp(struct dpll *dpll)
c65d77d8 7103{
7df00d7a 7104 return (1 << dpll->n) << 16 | dpll->m2;
7429e9d4 7105}
f47709a9 7106
7429e9d4
DV
7107static uint32_t i9xx_dpll_compute_fp(struct dpll *dpll)
7108{
7109 return dpll->n << 16 | dpll->m1 << 8 | dpll->m2;
c65d77d8
JB
7110}
7111
f47709a9 7112static void i9xx_update_pll_dividers(struct intel_crtc *crtc,
190f68c5 7113 struct intel_crtc_state *crtc_state,
a7516a05
JB
7114 intel_clock_t *reduced_clock)
7115{
f47709a9 7116 struct drm_device *dev = crtc->base.dev;
a7516a05
JB
7117 u32 fp, fp2 = 0;
7118
7119 if (IS_PINEVIEW(dev)) {
190f68c5 7120 fp = pnv_dpll_compute_fp(&crtc_state->dpll);
a7516a05 7121 if (reduced_clock)
7429e9d4 7122 fp2 = pnv_dpll_compute_fp(reduced_clock);
a7516a05 7123 } else {
190f68c5 7124 fp = i9xx_dpll_compute_fp(&crtc_state->dpll);
a7516a05 7125 if (reduced_clock)
7429e9d4 7126 fp2 = i9xx_dpll_compute_fp(reduced_clock);
a7516a05
JB
7127 }
7128
190f68c5 7129 crtc_state->dpll_hw_state.fp0 = fp;
a7516a05 7130
f47709a9 7131 crtc->lowfreq_avail = false;
a93e255f 7132 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
ab585dea 7133 reduced_clock) {
190f68c5 7134 crtc_state->dpll_hw_state.fp1 = fp2;
f47709a9 7135 crtc->lowfreq_avail = true;
a7516a05 7136 } else {
190f68c5 7137 crtc_state->dpll_hw_state.fp1 = fp;
a7516a05
JB
7138 }
7139}
7140
5e69f97f
CML
7141static void vlv_pllb_recal_opamp(struct drm_i915_private *dev_priv, enum pipe
7142 pipe)
89b667f8
JB
7143{
7144 u32 reg_val;
7145
7146 /*
7147 * PLLB opamp always calibrates to max value of 0x3f, force enable it
7148 * and set it to a reasonable value instead.
7149 */
ab3c759a 7150 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
89b667f8
JB
7151 reg_val &= 0xffffff00;
7152 reg_val |= 0x00000030;
ab3c759a 7153 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
89b667f8 7154
ab3c759a 7155 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
89b667f8
JB
7156 reg_val &= 0x8cffffff;
7157 reg_val = 0x8c000000;
ab3c759a 7158 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
89b667f8 7159
ab3c759a 7160 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
89b667f8 7161 reg_val &= 0xffffff00;
ab3c759a 7162 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
89b667f8 7163
ab3c759a 7164 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
89b667f8
JB
7165 reg_val &= 0x00ffffff;
7166 reg_val |= 0xb0000000;
ab3c759a 7167 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
89b667f8
JB
7168}
7169
b551842d
DV
7170static void intel_pch_transcoder_set_m_n(struct intel_crtc *crtc,
7171 struct intel_link_m_n *m_n)
7172{
7173 struct drm_device *dev = crtc->base.dev;
7174 struct drm_i915_private *dev_priv = dev->dev_private;
7175 int pipe = crtc->pipe;
7176
e3b95f1e
DV
7177 I915_WRITE(PCH_TRANS_DATA_M1(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
7178 I915_WRITE(PCH_TRANS_DATA_N1(pipe), m_n->gmch_n);
7179 I915_WRITE(PCH_TRANS_LINK_M1(pipe), m_n->link_m);
7180 I915_WRITE(PCH_TRANS_LINK_N1(pipe), m_n->link_n);
b551842d
DV
7181}
7182
7183static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
f769cd24
VK
7184 struct intel_link_m_n *m_n,
7185 struct intel_link_m_n *m2_n2)
b551842d
DV
7186{
7187 struct drm_device *dev = crtc->base.dev;
7188 struct drm_i915_private *dev_priv = dev->dev_private;
7189 int pipe = crtc->pipe;
6e3c9717 7190 enum transcoder transcoder = crtc->config->cpu_transcoder;
b551842d
DV
7191
7192 if (INTEL_INFO(dev)->gen >= 5) {
7193 I915_WRITE(PIPE_DATA_M1(transcoder), TU_SIZE(m_n->tu) | m_n->gmch_m);
7194 I915_WRITE(PIPE_DATA_N1(transcoder), m_n->gmch_n);
7195 I915_WRITE(PIPE_LINK_M1(transcoder), m_n->link_m);
7196 I915_WRITE(PIPE_LINK_N1(transcoder), m_n->link_n);
f769cd24
VK
7197 /* M2_N2 registers to be set only for gen < 8 (M2_N2 available
7198 * for gen < 8) and if DRRS is supported (to make sure the
7199 * registers are not unnecessarily accessed).
7200 */
44395bfe 7201 if (m2_n2 && (IS_CHERRYVIEW(dev) || INTEL_INFO(dev)->gen < 8) &&
6e3c9717 7202 crtc->config->has_drrs) {
f769cd24
VK
7203 I915_WRITE(PIPE_DATA_M2(transcoder),
7204 TU_SIZE(m2_n2->tu) | m2_n2->gmch_m);
7205 I915_WRITE(PIPE_DATA_N2(transcoder), m2_n2->gmch_n);
7206 I915_WRITE(PIPE_LINK_M2(transcoder), m2_n2->link_m);
7207 I915_WRITE(PIPE_LINK_N2(transcoder), m2_n2->link_n);
7208 }
b551842d 7209 } else {
e3b95f1e
DV
7210 I915_WRITE(PIPE_DATA_M_G4X(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
7211 I915_WRITE(PIPE_DATA_N_G4X(pipe), m_n->gmch_n);
7212 I915_WRITE(PIPE_LINK_M_G4X(pipe), m_n->link_m);
7213 I915_WRITE(PIPE_LINK_N_G4X(pipe), m_n->link_n);
b551842d
DV
7214 }
7215}
7216
fe3cd48d 7217void intel_dp_set_m_n(struct intel_crtc *crtc, enum link_m_n_set m_n)
03afc4a2 7218{
fe3cd48d
R
7219 struct intel_link_m_n *dp_m_n, *dp_m2_n2 = NULL;
7220
7221 if (m_n == M1_N1) {
7222 dp_m_n = &crtc->config->dp_m_n;
7223 dp_m2_n2 = &crtc->config->dp_m2_n2;
7224 } else if (m_n == M2_N2) {
7225
7226 /*
7227 * M2_N2 registers are not supported. Hence m2_n2 divider value
7228 * needs to be programmed into M1_N1.
7229 */
7230 dp_m_n = &crtc->config->dp_m2_n2;
7231 } else {
7232 DRM_ERROR("Unsupported divider value\n");
7233 return;
7234 }
7235
6e3c9717
ACO
7236 if (crtc->config->has_pch_encoder)
7237 intel_pch_transcoder_set_m_n(crtc, &crtc->config->dp_m_n);
03afc4a2 7238 else
fe3cd48d 7239 intel_cpu_transcoder_set_m_n(crtc, dp_m_n, dp_m2_n2);
03afc4a2
DV
7240}
7241
251ac862
DV
7242static void vlv_compute_dpll(struct intel_crtc *crtc,
7243 struct intel_crtc_state *pipe_config)
bdd4b6a6
DV
7244{
7245 u32 dpll, dpll_md;
7246
7247 /*
7248 * Enable DPIO clock input. We should never disable the reference
7249 * clock for pipe B, since VGA hotplug / manual detection depends
7250 * on it.
7251 */
60bfe44f
VS
7252 dpll = DPLL_EXT_BUFFER_ENABLE_VLV | DPLL_REF_CLK_ENABLE_VLV |
7253 DPLL_VGA_MODE_DIS | DPLL_INTEGRATED_REF_CLK_VLV;
bdd4b6a6
DV
7254 /* We should never disable this, set it here for state tracking */
7255 if (crtc->pipe == PIPE_B)
7256 dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
7257 dpll |= DPLL_VCO_ENABLE;
d288f65f 7258 pipe_config->dpll_hw_state.dpll = dpll;
bdd4b6a6 7259
d288f65f 7260 dpll_md = (pipe_config->pixel_multiplier - 1)
bdd4b6a6 7261 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
d288f65f 7262 pipe_config->dpll_hw_state.dpll_md = dpll_md;
bdd4b6a6
DV
7263}
7264
d288f65f 7265static void vlv_prepare_pll(struct intel_crtc *crtc,
5cec258b 7266 const struct intel_crtc_state *pipe_config)
a0c4da24 7267{
f47709a9 7268 struct drm_device *dev = crtc->base.dev;
a0c4da24 7269 struct drm_i915_private *dev_priv = dev->dev_private;
f47709a9 7270 int pipe = crtc->pipe;
bdd4b6a6 7271 u32 mdiv;
a0c4da24 7272 u32 bestn, bestm1, bestm2, bestp1, bestp2;
bdd4b6a6 7273 u32 coreclk, reg_val;
a0c4da24 7274
a580516d 7275 mutex_lock(&dev_priv->sb_lock);
09153000 7276
d288f65f
VS
7277 bestn = pipe_config->dpll.n;
7278 bestm1 = pipe_config->dpll.m1;
7279 bestm2 = pipe_config->dpll.m2;
7280 bestp1 = pipe_config->dpll.p1;
7281 bestp2 = pipe_config->dpll.p2;
a0c4da24 7282
89b667f8
JB
7283 /* See eDP HDMI DPIO driver vbios notes doc */
7284
7285 /* PLL B needs special handling */
bdd4b6a6 7286 if (pipe == PIPE_B)
5e69f97f 7287 vlv_pllb_recal_opamp(dev_priv, pipe);
89b667f8
JB
7288
7289 /* Set up Tx target for periodic Rcomp update */
ab3c759a 7290 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9_BCAST, 0x0100000f);
89b667f8
JB
7291
7292 /* Disable target IRef on PLL */
ab3c759a 7293 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW8(pipe));
89b667f8 7294 reg_val &= 0x00ffffff;
ab3c759a 7295 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW8(pipe), reg_val);
89b667f8
JB
7296
7297 /* Disable fast lock */
ab3c759a 7298 vlv_dpio_write(dev_priv, pipe, VLV_CMN_DW0, 0x610);
89b667f8
JB
7299
7300 /* Set idtafcrecal before PLL is enabled */
a0c4da24
JB
7301 mdiv = ((bestm1 << DPIO_M1DIV_SHIFT) | (bestm2 & DPIO_M2DIV_MASK));
7302 mdiv |= ((bestp1 << DPIO_P1_SHIFT) | (bestp2 << DPIO_P2_SHIFT));
7303 mdiv |= ((bestn << DPIO_N_SHIFT));
a0c4da24 7304 mdiv |= (1 << DPIO_K_SHIFT);
7df5080b
JB
7305
7306 /*
7307 * Post divider depends on pixel clock rate, DAC vs digital (and LVDS,
7308 * but we don't support that).
7309 * Note: don't use the DAC post divider as it seems unstable.
7310 */
7311 mdiv |= (DPIO_POST_DIV_HDMIDP << DPIO_POST_DIV_SHIFT);
ab3c759a 7312 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
a0c4da24 7313
a0c4da24 7314 mdiv |= DPIO_ENABLE_CALIBRATION;
ab3c759a 7315 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
a0c4da24 7316
89b667f8 7317 /* Set HBR and RBR LPF coefficients */
d288f65f 7318 if (pipe_config->port_clock == 162000 ||
409ee761
ACO
7319 intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG) ||
7320 intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI))
ab3c759a 7321 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
885b0120 7322 0x009f0003);
89b667f8 7323 else
ab3c759a 7324 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
89b667f8
JB
7325 0x00d0000f);
7326
681a8504 7327 if (pipe_config->has_dp_encoder) {
89b667f8 7328 /* Use SSC source */
bdd4b6a6 7329 if (pipe == PIPE_A)
ab3c759a 7330 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
89b667f8
JB
7331 0x0df40000);
7332 else
ab3c759a 7333 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
89b667f8
JB
7334 0x0df70000);
7335 } else { /* HDMI or VGA */
7336 /* Use bend source */
bdd4b6a6 7337 if (pipe == PIPE_A)
ab3c759a 7338 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
89b667f8
JB
7339 0x0df70000);
7340 else
ab3c759a 7341 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
89b667f8
JB
7342 0x0df40000);
7343 }
a0c4da24 7344
ab3c759a 7345 coreclk = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW7(pipe));
89b667f8 7346 coreclk = (coreclk & 0x0000ff00) | 0x01c00000;
409ee761
ACO
7347 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) ||
7348 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))
89b667f8 7349 coreclk |= 0x01000000;
ab3c759a 7350 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW7(pipe), coreclk);
a0c4da24 7351
ab3c759a 7352 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW11(pipe), 0x87871000);
a580516d 7353 mutex_unlock(&dev_priv->sb_lock);
a0c4da24
JB
7354}
7355
251ac862
DV
7356static void chv_compute_dpll(struct intel_crtc *crtc,
7357 struct intel_crtc_state *pipe_config)
1ae0d137 7358{
60bfe44f
VS
7359 pipe_config->dpll_hw_state.dpll = DPLL_SSC_REF_CLK_CHV |
7360 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS |
1ae0d137
VS
7361 DPLL_VCO_ENABLE;
7362 if (crtc->pipe != PIPE_A)
d288f65f 7363 pipe_config->dpll_hw_state.dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
1ae0d137 7364
d288f65f
VS
7365 pipe_config->dpll_hw_state.dpll_md =
7366 (pipe_config->pixel_multiplier - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT;
1ae0d137
VS
7367}
7368
d288f65f 7369static void chv_prepare_pll(struct intel_crtc *crtc,
5cec258b 7370 const struct intel_crtc_state *pipe_config)
9d556c99
CML
7371{
7372 struct drm_device *dev = crtc->base.dev;
7373 struct drm_i915_private *dev_priv = dev->dev_private;
7374 int pipe = crtc->pipe;
7375 int dpll_reg = DPLL(crtc->pipe);
7376 enum dpio_channel port = vlv_pipe_to_channel(pipe);
9cbe40c1 7377 u32 loopfilter, tribuf_calcntr;
9d556c99 7378 u32 bestn, bestm1, bestm2, bestp1, bestp2, bestm2_frac;
a945ce7e 7379 u32 dpio_val;
9cbe40c1 7380 int vco;
9d556c99 7381
d288f65f
VS
7382 bestn = pipe_config->dpll.n;
7383 bestm2_frac = pipe_config->dpll.m2 & 0x3fffff;
7384 bestm1 = pipe_config->dpll.m1;
7385 bestm2 = pipe_config->dpll.m2 >> 22;
7386 bestp1 = pipe_config->dpll.p1;
7387 bestp2 = pipe_config->dpll.p2;
9cbe40c1 7388 vco = pipe_config->dpll.vco;
a945ce7e 7389 dpio_val = 0;
9cbe40c1 7390 loopfilter = 0;
9d556c99
CML
7391
7392 /*
7393 * Enable Refclk and SSC
7394 */
a11b0703 7395 I915_WRITE(dpll_reg,
d288f65f 7396 pipe_config->dpll_hw_state.dpll & ~DPLL_VCO_ENABLE);
a11b0703 7397
a580516d 7398 mutex_lock(&dev_priv->sb_lock);
9d556c99 7399
9d556c99
CML
7400 /* p1 and p2 divider */
7401 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW13(port),
7402 5 << DPIO_CHV_S1_DIV_SHIFT |
7403 bestp1 << DPIO_CHV_P1_DIV_SHIFT |
7404 bestp2 << DPIO_CHV_P2_DIV_SHIFT |
7405 1 << DPIO_CHV_K_DIV_SHIFT);
7406
7407 /* Feedback post-divider - m2 */
7408 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW0(port), bestm2);
7409
7410 /* Feedback refclk divider - n and m1 */
7411 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW1(port),
7412 DPIO_CHV_M1_DIV_BY_2 |
7413 1 << DPIO_CHV_N_DIV_SHIFT);
7414
7415 /* M2 fraction division */
25a25dfc 7416 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW2(port), bestm2_frac);
9d556c99
CML
7417
7418 /* M2 fraction division enable */
a945ce7e
VP
7419 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW3(port));
7420 dpio_val &= ~(DPIO_CHV_FEEDFWD_GAIN_MASK | DPIO_CHV_FRAC_DIV_EN);
7421 dpio_val |= (2 << DPIO_CHV_FEEDFWD_GAIN_SHIFT);
7422 if (bestm2_frac)
7423 dpio_val |= DPIO_CHV_FRAC_DIV_EN;
7424 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW3(port), dpio_val);
9d556c99 7425
de3a0fde
VP
7426 /* Program digital lock detect threshold */
7427 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW9(port));
7428 dpio_val &= ~(DPIO_CHV_INT_LOCK_THRESHOLD_MASK |
7429 DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE);
7430 dpio_val |= (0x5 << DPIO_CHV_INT_LOCK_THRESHOLD_SHIFT);
7431 if (!bestm2_frac)
7432 dpio_val |= DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE;
7433 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW9(port), dpio_val);
7434
9d556c99 7435 /* Loop filter */
9cbe40c1
VP
7436 if (vco == 5400000) {
7437 loopfilter |= (0x3 << DPIO_CHV_PROP_COEFF_SHIFT);
7438 loopfilter |= (0x8 << DPIO_CHV_INT_COEFF_SHIFT);
7439 loopfilter |= (0x1 << DPIO_CHV_GAIN_CTRL_SHIFT);
7440 tribuf_calcntr = 0x9;
7441 } else if (vco <= 6200000) {
7442 loopfilter |= (0x5 << DPIO_CHV_PROP_COEFF_SHIFT);
7443 loopfilter |= (0xB << DPIO_CHV_INT_COEFF_SHIFT);
7444 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
7445 tribuf_calcntr = 0x9;
7446 } else if (vco <= 6480000) {
7447 loopfilter |= (0x4 << DPIO_CHV_PROP_COEFF_SHIFT);
7448 loopfilter |= (0x9 << DPIO_CHV_INT_COEFF_SHIFT);
7449 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
7450 tribuf_calcntr = 0x8;
7451 } else {
7452 /* Not supported. Apply the same limits as in the max case */
7453 loopfilter |= (0x4 << DPIO_CHV_PROP_COEFF_SHIFT);
7454 loopfilter |= (0x9 << DPIO_CHV_INT_COEFF_SHIFT);
7455 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
7456 tribuf_calcntr = 0;
7457 }
9d556c99
CML
7458 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW6(port), loopfilter);
7459
968040b2 7460 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW8(port));
9cbe40c1
VP
7461 dpio_val &= ~DPIO_CHV_TDC_TARGET_CNT_MASK;
7462 dpio_val |= (tribuf_calcntr << DPIO_CHV_TDC_TARGET_CNT_SHIFT);
7463 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW8(port), dpio_val);
7464
9d556c99
CML
7465 /* AFC Recal */
7466 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port),
7467 vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port)) |
7468 DPIO_AFC_RECAL);
7469
a580516d 7470 mutex_unlock(&dev_priv->sb_lock);
9d556c99
CML
7471}
7472
d288f65f
VS
7473/**
7474 * vlv_force_pll_on - forcibly enable just the PLL
7475 * @dev_priv: i915 private structure
7476 * @pipe: pipe PLL to enable
7477 * @dpll: PLL configuration
7478 *
7479 * Enable the PLL for @pipe using the supplied @dpll config. To be used
7480 * in cases where we need the PLL enabled even when @pipe is not going to
7481 * be enabled.
7482 */
7483void vlv_force_pll_on(struct drm_device *dev, enum pipe pipe,
7484 const struct dpll *dpll)
7485{
7486 struct intel_crtc *crtc =
7487 to_intel_crtc(intel_get_crtc_for_pipe(dev, pipe));
5cec258b 7488 struct intel_crtc_state pipe_config = {
a93e255f 7489 .base.crtc = &crtc->base,
d288f65f
VS
7490 .pixel_multiplier = 1,
7491 .dpll = *dpll,
7492 };
7493
7494 if (IS_CHERRYVIEW(dev)) {
251ac862 7495 chv_compute_dpll(crtc, &pipe_config);
d288f65f
VS
7496 chv_prepare_pll(crtc, &pipe_config);
7497 chv_enable_pll(crtc, &pipe_config);
7498 } else {
251ac862 7499 vlv_compute_dpll(crtc, &pipe_config);
d288f65f
VS
7500 vlv_prepare_pll(crtc, &pipe_config);
7501 vlv_enable_pll(crtc, &pipe_config);
7502 }
7503}
7504
7505/**
7506 * vlv_force_pll_off - forcibly disable just the PLL
7507 * @dev_priv: i915 private structure
7508 * @pipe: pipe PLL to disable
7509 *
7510 * Disable the PLL for @pipe. To be used in cases where we need
7511 * the PLL enabled even when @pipe is not going to be enabled.
7512 */
7513void vlv_force_pll_off(struct drm_device *dev, enum pipe pipe)
7514{
7515 if (IS_CHERRYVIEW(dev))
7516 chv_disable_pll(to_i915(dev), pipe);
7517 else
7518 vlv_disable_pll(to_i915(dev), pipe);
7519}
7520
251ac862
DV
7521static void i9xx_compute_dpll(struct intel_crtc *crtc,
7522 struct intel_crtc_state *crtc_state,
7523 intel_clock_t *reduced_clock,
7524 int num_connectors)
eb1cbe48 7525{
f47709a9 7526 struct drm_device *dev = crtc->base.dev;
eb1cbe48 7527 struct drm_i915_private *dev_priv = dev->dev_private;
eb1cbe48
DV
7528 u32 dpll;
7529 bool is_sdvo;
190f68c5 7530 struct dpll *clock = &crtc_state->dpll;
eb1cbe48 7531
190f68c5 7532 i9xx_update_pll_dividers(crtc, crtc_state, reduced_clock);
2a8f64ca 7533
a93e255f
ACO
7534 is_sdvo = intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_SDVO) ||
7535 intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_HDMI);
eb1cbe48
DV
7536
7537 dpll = DPLL_VGA_MODE_DIS;
7538
a93e255f 7539 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS))
eb1cbe48
DV
7540 dpll |= DPLLB_MODE_LVDS;
7541 else
7542 dpll |= DPLLB_MODE_DAC_SERIAL;
6cc5f341 7543
ef1b460d 7544 if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
190f68c5 7545 dpll |= (crtc_state->pixel_multiplier - 1)
198a037f 7546 << SDVO_MULTIPLIER_SHIFT_HIRES;
eb1cbe48 7547 }
198a037f
DV
7548
7549 if (is_sdvo)
4a33e48d 7550 dpll |= DPLL_SDVO_HIGH_SPEED;
198a037f 7551
190f68c5 7552 if (crtc_state->has_dp_encoder)
4a33e48d 7553 dpll |= DPLL_SDVO_HIGH_SPEED;
eb1cbe48
DV
7554
7555 /* compute bitmask from p1 value */
7556 if (IS_PINEVIEW(dev))
7557 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
7558 else {
7559 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
7560 if (IS_G4X(dev) && reduced_clock)
7561 dpll |= (1 << (reduced_clock->p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
7562 }
7563 switch (clock->p2) {
7564 case 5:
7565 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
7566 break;
7567 case 7:
7568 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
7569 break;
7570 case 10:
7571 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
7572 break;
7573 case 14:
7574 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
7575 break;
7576 }
7577 if (INTEL_INFO(dev)->gen >= 4)
7578 dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);
7579
190f68c5 7580 if (crtc_state->sdvo_tv_clock)
eb1cbe48 7581 dpll |= PLL_REF_INPUT_TVCLKINBC;
a93e255f 7582 else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
eb1cbe48
DV
7583 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
7584 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
7585 else
7586 dpll |= PLL_REF_INPUT_DREFCLK;
7587
7588 dpll |= DPLL_VCO_ENABLE;
190f68c5 7589 crtc_state->dpll_hw_state.dpll = dpll;
8bcc2795 7590
eb1cbe48 7591 if (INTEL_INFO(dev)->gen >= 4) {
190f68c5 7592 u32 dpll_md = (crtc_state->pixel_multiplier - 1)
ef1b460d 7593 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
190f68c5 7594 crtc_state->dpll_hw_state.dpll_md = dpll_md;
eb1cbe48
DV
7595 }
7596}
7597
251ac862
DV
7598static void i8xx_compute_dpll(struct intel_crtc *crtc,
7599 struct intel_crtc_state *crtc_state,
7600 intel_clock_t *reduced_clock,
7601 int num_connectors)
eb1cbe48 7602{
f47709a9 7603 struct drm_device *dev = crtc->base.dev;
eb1cbe48 7604 struct drm_i915_private *dev_priv = dev->dev_private;
eb1cbe48 7605 u32 dpll;
190f68c5 7606 struct dpll *clock = &crtc_state->dpll;
eb1cbe48 7607
190f68c5 7608 i9xx_update_pll_dividers(crtc, crtc_state, reduced_clock);
2a8f64ca 7609
eb1cbe48
DV
7610 dpll = DPLL_VGA_MODE_DIS;
7611
a93e255f 7612 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
eb1cbe48
DV
7613 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
7614 } else {
7615 if (clock->p1 == 2)
7616 dpll |= PLL_P1_DIVIDE_BY_TWO;
7617 else
7618 dpll |= (clock->p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
7619 if (clock->p2 == 4)
7620 dpll |= PLL_P2_DIVIDE_BY_4;
7621 }
7622
a93e255f 7623 if (!IS_I830(dev) && intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_DVO))
4a33e48d
DV
7624 dpll |= DPLL_DVO_2X_MODE;
7625
a93e255f 7626 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
eb1cbe48
DV
7627 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
7628 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
7629 else
7630 dpll |= PLL_REF_INPUT_DREFCLK;
7631
7632 dpll |= DPLL_VCO_ENABLE;
190f68c5 7633 crtc_state->dpll_hw_state.dpll = dpll;
eb1cbe48
DV
7634}
7635
8a654f3b 7636static void intel_set_pipe_timings(struct intel_crtc *intel_crtc)
b0e77b9c
PZ
7637{
7638 struct drm_device *dev = intel_crtc->base.dev;
7639 struct drm_i915_private *dev_priv = dev->dev_private;
7640 enum pipe pipe = intel_crtc->pipe;
6e3c9717 7641 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
7c5f93b0 7642 const struct drm_display_mode *adjusted_mode = &intel_crtc->config->base.adjusted_mode;
1caea6e9
VS
7643 uint32_t crtc_vtotal, crtc_vblank_end;
7644 int vsyncshift = 0;
4d8a62ea
DV
7645
7646 /* We need to be careful not to changed the adjusted mode, for otherwise
7647 * the hw state checker will get angry at the mismatch. */
7648 crtc_vtotal = adjusted_mode->crtc_vtotal;
7649 crtc_vblank_end = adjusted_mode->crtc_vblank_end;
b0e77b9c 7650
609aeaca 7651 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
b0e77b9c 7652 /* the chip adds 2 halflines automatically */
4d8a62ea
DV
7653 crtc_vtotal -= 1;
7654 crtc_vblank_end -= 1;
609aeaca 7655
409ee761 7656 if (intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
609aeaca
VS
7657 vsyncshift = (adjusted_mode->crtc_htotal - 1) / 2;
7658 else
7659 vsyncshift = adjusted_mode->crtc_hsync_start -
7660 adjusted_mode->crtc_htotal / 2;
1caea6e9
VS
7661 if (vsyncshift < 0)
7662 vsyncshift += adjusted_mode->crtc_htotal;
b0e77b9c
PZ
7663 }
7664
7665 if (INTEL_INFO(dev)->gen > 3)
fe2b8f9d 7666 I915_WRITE(VSYNCSHIFT(cpu_transcoder), vsyncshift);
b0e77b9c 7667
fe2b8f9d 7668 I915_WRITE(HTOTAL(cpu_transcoder),
b0e77b9c
PZ
7669 (adjusted_mode->crtc_hdisplay - 1) |
7670 ((adjusted_mode->crtc_htotal - 1) << 16));
fe2b8f9d 7671 I915_WRITE(HBLANK(cpu_transcoder),
b0e77b9c
PZ
7672 (adjusted_mode->crtc_hblank_start - 1) |
7673 ((adjusted_mode->crtc_hblank_end - 1) << 16));
fe2b8f9d 7674 I915_WRITE(HSYNC(cpu_transcoder),
b0e77b9c
PZ
7675 (adjusted_mode->crtc_hsync_start - 1) |
7676 ((adjusted_mode->crtc_hsync_end - 1) << 16));
7677
fe2b8f9d 7678 I915_WRITE(VTOTAL(cpu_transcoder),
b0e77b9c 7679 (adjusted_mode->crtc_vdisplay - 1) |
4d8a62ea 7680 ((crtc_vtotal - 1) << 16));
fe2b8f9d 7681 I915_WRITE(VBLANK(cpu_transcoder),
b0e77b9c 7682 (adjusted_mode->crtc_vblank_start - 1) |
4d8a62ea 7683 ((crtc_vblank_end - 1) << 16));
fe2b8f9d 7684 I915_WRITE(VSYNC(cpu_transcoder),
b0e77b9c
PZ
7685 (adjusted_mode->crtc_vsync_start - 1) |
7686 ((adjusted_mode->crtc_vsync_end - 1) << 16));
7687
b5e508d4
PZ
7688 /* Workaround: when the EDP input selection is B, the VTOTAL_B must be
7689 * programmed with the VTOTAL_EDP value. Same for VTOTAL_C. This is
7690 * documented on the DDI_FUNC_CTL register description, EDP Input Select
7691 * bits. */
7692 if (IS_HASWELL(dev) && cpu_transcoder == TRANSCODER_EDP &&
7693 (pipe == PIPE_B || pipe == PIPE_C))
7694 I915_WRITE(VTOTAL(pipe), I915_READ(VTOTAL(cpu_transcoder)));
7695
b0e77b9c
PZ
7696 /* pipesrc controls the size that is scaled from, which should
7697 * always be the user's requested size.
7698 */
7699 I915_WRITE(PIPESRC(pipe),
6e3c9717
ACO
7700 ((intel_crtc->config->pipe_src_w - 1) << 16) |
7701 (intel_crtc->config->pipe_src_h - 1));
b0e77b9c
PZ
7702}
7703
1bd1bd80 7704static void intel_get_pipe_timings(struct intel_crtc *crtc,
5cec258b 7705 struct intel_crtc_state *pipe_config)
1bd1bd80
DV
7706{
7707 struct drm_device *dev = crtc->base.dev;
7708 struct drm_i915_private *dev_priv = dev->dev_private;
7709 enum transcoder cpu_transcoder = pipe_config->cpu_transcoder;
7710 uint32_t tmp;
7711
7712 tmp = I915_READ(HTOTAL(cpu_transcoder));
2d112de7
ACO
7713 pipe_config->base.adjusted_mode.crtc_hdisplay = (tmp & 0xffff) + 1;
7714 pipe_config->base.adjusted_mode.crtc_htotal = ((tmp >> 16) & 0xffff) + 1;
1bd1bd80 7715 tmp = I915_READ(HBLANK(cpu_transcoder));
2d112de7
ACO
7716 pipe_config->base.adjusted_mode.crtc_hblank_start = (tmp & 0xffff) + 1;
7717 pipe_config->base.adjusted_mode.crtc_hblank_end = ((tmp >> 16) & 0xffff) + 1;
1bd1bd80 7718 tmp = I915_READ(HSYNC(cpu_transcoder));
2d112de7
ACO
7719 pipe_config->base.adjusted_mode.crtc_hsync_start = (tmp & 0xffff) + 1;
7720 pipe_config->base.adjusted_mode.crtc_hsync_end = ((tmp >> 16) & 0xffff) + 1;
1bd1bd80
DV
7721
7722 tmp = I915_READ(VTOTAL(cpu_transcoder));
2d112de7
ACO
7723 pipe_config->base.adjusted_mode.crtc_vdisplay = (tmp & 0xffff) + 1;
7724 pipe_config->base.adjusted_mode.crtc_vtotal = ((tmp >> 16) & 0xffff) + 1;
1bd1bd80 7725 tmp = I915_READ(VBLANK(cpu_transcoder));
2d112de7
ACO
7726 pipe_config->base.adjusted_mode.crtc_vblank_start = (tmp & 0xffff) + 1;
7727 pipe_config->base.adjusted_mode.crtc_vblank_end = ((tmp >> 16) & 0xffff) + 1;
1bd1bd80 7728 tmp = I915_READ(VSYNC(cpu_transcoder));
2d112de7
ACO
7729 pipe_config->base.adjusted_mode.crtc_vsync_start = (tmp & 0xffff) + 1;
7730 pipe_config->base.adjusted_mode.crtc_vsync_end = ((tmp >> 16) & 0xffff) + 1;
1bd1bd80
DV
7731
7732 if (I915_READ(PIPECONF(cpu_transcoder)) & PIPECONF_INTERLACE_MASK) {
2d112de7
ACO
7733 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_INTERLACE;
7734 pipe_config->base.adjusted_mode.crtc_vtotal += 1;
7735 pipe_config->base.adjusted_mode.crtc_vblank_end += 1;
1bd1bd80
DV
7736 }
7737
7738 tmp = I915_READ(PIPESRC(crtc->pipe));
37327abd
VS
7739 pipe_config->pipe_src_h = (tmp & 0xffff) + 1;
7740 pipe_config->pipe_src_w = ((tmp >> 16) & 0xffff) + 1;
7741
2d112de7
ACO
7742 pipe_config->base.mode.vdisplay = pipe_config->pipe_src_h;
7743 pipe_config->base.mode.hdisplay = pipe_config->pipe_src_w;
1bd1bd80
DV
7744}
7745
f6a83288 7746void intel_mode_from_pipe_config(struct drm_display_mode *mode,
5cec258b 7747 struct intel_crtc_state *pipe_config)
babea61d 7748{
2d112de7
ACO
7749 mode->hdisplay = pipe_config->base.adjusted_mode.crtc_hdisplay;
7750 mode->htotal = pipe_config->base.adjusted_mode.crtc_htotal;
7751 mode->hsync_start = pipe_config->base.adjusted_mode.crtc_hsync_start;
7752 mode->hsync_end = pipe_config->base.adjusted_mode.crtc_hsync_end;
babea61d 7753
2d112de7
ACO
7754 mode->vdisplay = pipe_config->base.adjusted_mode.crtc_vdisplay;
7755 mode->vtotal = pipe_config->base.adjusted_mode.crtc_vtotal;
7756 mode->vsync_start = pipe_config->base.adjusted_mode.crtc_vsync_start;
7757 mode->vsync_end = pipe_config->base.adjusted_mode.crtc_vsync_end;
babea61d 7758
2d112de7 7759 mode->flags = pipe_config->base.adjusted_mode.flags;
cd13f5ab 7760 mode->type = DRM_MODE_TYPE_DRIVER;
babea61d 7761
2d112de7
ACO
7762 mode->clock = pipe_config->base.adjusted_mode.crtc_clock;
7763 mode->flags |= pipe_config->base.adjusted_mode.flags;
cd13f5ab
ML
7764
7765 mode->hsync = drm_mode_hsync(mode);
7766 mode->vrefresh = drm_mode_vrefresh(mode);
7767 drm_mode_set_name(mode);
babea61d
JB
7768}
7769
84b046f3
DV
7770static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc)
7771{
7772 struct drm_device *dev = intel_crtc->base.dev;
7773 struct drm_i915_private *dev_priv = dev->dev_private;
7774 uint32_t pipeconf;
7775
9f11a9e4 7776 pipeconf = 0;
84b046f3 7777
b6b5d049
VS
7778 if ((intel_crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
7779 (intel_crtc->pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
7780 pipeconf |= I915_READ(PIPECONF(intel_crtc->pipe)) & PIPECONF_ENABLE;
67c72a12 7781
6e3c9717 7782 if (intel_crtc->config->double_wide)
cf532bb2 7783 pipeconf |= PIPECONF_DOUBLE_WIDE;
84b046f3 7784
ff9ce46e
DV
7785 /* only g4x and later have fancy bpc/dither controls */
7786 if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
ff9ce46e 7787 /* Bspec claims that we can't use dithering for 30bpp pipes. */
6e3c9717 7788 if (intel_crtc->config->dither && intel_crtc->config->pipe_bpp != 30)
ff9ce46e 7789 pipeconf |= PIPECONF_DITHER_EN |
84b046f3 7790 PIPECONF_DITHER_TYPE_SP;
84b046f3 7791
6e3c9717 7792 switch (intel_crtc->config->pipe_bpp) {
ff9ce46e
DV
7793 case 18:
7794 pipeconf |= PIPECONF_6BPC;
7795 break;
7796 case 24:
7797 pipeconf |= PIPECONF_8BPC;
7798 break;
7799 case 30:
7800 pipeconf |= PIPECONF_10BPC;
7801 break;
7802 default:
7803 /* Case prevented by intel_choose_pipe_bpp_dither. */
7804 BUG();
84b046f3
DV
7805 }
7806 }
7807
7808 if (HAS_PIPE_CXSR(dev)) {
7809 if (intel_crtc->lowfreq_avail) {
7810 DRM_DEBUG_KMS("enabling CxSR downclocking\n");
7811 pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
7812 } else {
7813 DRM_DEBUG_KMS("disabling CxSR downclocking\n");
84b046f3
DV
7814 }
7815 }
7816
6e3c9717 7817 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE) {
efc2cfff 7818 if (INTEL_INFO(dev)->gen < 4 ||
409ee761 7819 intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
efc2cfff
VS
7820 pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
7821 else
7822 pipeconf |= PIPECONF_INTERLACE_W_SYNC_SHIFT;
7823 } else
84b046f3
DV
7824 pipeconf |= PIPECONF_PROGRESSIVE;
7825
6e3c9717 7826 if (IS_VALLEYVIEW(dev) && intel_crtc->config->limited_color_range)
9f11a9e4 7827 pipeconf |= PIPECONF_COLOR_RANGE_SELECT;
9c8e09b7 7828
84b046f3
DV
7829 I915_WRITE(PIPECONF(intel_crtc->pipe), pipeconf);
7830 POSTING_READ(PIPECONF(intel_crtc->pipe));
7831}
7832
190f68c5
ACO
7833static int i9xx_crtc_compute_clock(struct intel_crtc *crtc,
7834 struct intel_crtc_state *crtc_state)
79e53945 7835{
c7653199 7836 struct drm_device *dev = crtc->base.dev;
79e53945 7837 struct drm_i915_private *dev_priv = dev->dev_private;
c751ce4f 7838 int refclk, num_connectors = 0;
c329a4ec
DV
7839 intel_clock_t clock;
7840 bool ok;
7841 bool is_dsi = false;
5eddb70b 7842 struct intel_encoder *encoder;
d4906093 7843 const intel_limit_t *limit;
55bb9992 7844 struct drm_atomic_state *state = crtc_state->base.state;
da3ced29 7845 struct drm_connector *connector;
55bb9992
ACO
7846 struct drm_connector_state *connector_state;
7847 int i;
79e53945 7848
dd3cd74a
ACO
7849 memset(&crtc_state->dpll_hw_state, 0,
7850 sizeof(crtc_state->dpll_hw_state));
7851
da3ced29 7852 for_each_connector_in_state(state, connector, connector_state, i) {
55bb9992
ACO
7853 if (connector_state->crtc != &crtc->base)
7854 continue;
7855
7856 encoder = to_intel_encoder(connector_state->best_encoder);
7857
5eddb70b 7858 switch (encoder->type) {
e9fd1c02
JN
7859 case INTEL_OUTPUT_DSI:
7860 is_dsi = true;
7861 break;
6847d71b
PZ
7862 default:
7863 break;
79e53945 7864 }
43565a06 7865
c751ce4f 7866 num_connectors++;
79e53945
JB
7867 }
7868
f2335330 7869 if (is_dsi)
5b18e57c 7870 return 0;
f2335330 7871
190f68c5 7872 if (!crtc_state->clock_set) {
a93e255f 7873 refclk = i9xx_get_refclk(crtc_state, num_connectors);
79e53945 7874
e9fd1c02
JN
7875 /*
7876 * Returns a set of divisors for the desired target clock with
7877 * the given refclk, or FALSE. The returned values represent
7878 * the clock equation: reflck * (5 * (m1 + 2) + (m2 + 2)) / (n +
7879 * 2) / p1 / p2.
7880 */
a93e255f
ACO
7881 limit = intel_limit(crtc_state, refclk);
7882 ok = dev_priv->display.find_dpll(limit, crtc_state,
190f68c5 7883 crtc_state->port_clock,
e9fd1c02 7884 refclk, NULL, &clock);
f2335330 7885 if (!ok) {
e9fd1c02
JN
7886 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7887 return -EINVAL;
7888 }
79e53945 7889
f2335330 7890 /* Compat-code for transition, will disappear. */
190f68c5
ACO
7891 crtc_state->dpll.n = clock.n;
7892 crtc_state->dpll.m1 = clock.m1;
7893 crtc_state->dpll.m2 = clock.m2;
7894 crtc_state->dpll.p1 = clock.p1;
7895 crtc_state->dpll.p2 = clock.p2;
f47709a9 7896 }
7026d4ac 7897
e9fd1c02 7898 if (IS_GEN2(dev)) {
c329a4ec 7899 i8xx_compute_dpll(crtc, crtc_state, NULL,
251ac862 7900 num_connectors);
9d556c99 7901 } else if (IS_CHERRYVIEW(dev)) {
251ac862 7902 chv_compute_dpll(crtc, crtc_state);
e9fd1c02 7903 } else if (IS_VALLEYVIEW(dev)) {
251ac862 7904 vlv_compute_dpll(crtc, crtc_state);
e9fd1c02 7905 } else {
c329a4ec 7906 i9xx_compute_dpll(crtc, crtc_state, NULL,
251ac862 7907 num_connectors);
e9fd1c02 7908 }
79e53945 7909
c8f7a0db 7910 return 0;
f564048e
EA
7911}
7912
2fa2fe9a 7913static void i9xx_get_pfit_config(struct intel_crtc *crtc,
5cec258b 7914 struct intel_crtc_state *pipe_config)
2fa2fe9a
DV
7915{
7916 struct drm_device *dev = crtc->base.dev;
7917 struct drm_i915_private *dev_priv = dev->dev_private;
7918 uint32_t tmp;
7919
dc9e7dec
VS
7920 if (INTEL_INFO(dev)->gen <= 3 && (IS_I830(dev) || !IS_MOBILE(dev)))
7921 return;
7922
2fa2fe9a 7923 tmp = I915_READ(PFIT_CONTROL);
06922821
DV
7924 if (!(tmp & PFIT_ENABLE))
7925 return;
2fa2fe9a 7926
06922821 7927 /* Check whether the pfit is attached to our pipe. */
2fa2fe9a
DV
7928 if (INTEL_INFO(dev)->gen < 4) {
7929 if (crtc->pipe != PIPE_B)
7930 return;
2fa2fe9a
DV
7931 } else {
7932 if ((tmp & PFIT_PIPE_MASK) != (crtc->pipe << PFIT_PIPE_SHIFT))
7933 return;
7934 }
7935
06922821 7936 pipe_config->gmch_pfit.control = tmp;
2fa2fe9a
DV
7937 pipe_config->gmch_pfit.pgm_ratios = I915_READ(PFIT_PGM_RATIOS);
7938 if (INTEL_INFO(dev)->gen < 5)
7939 pipe_config->gmch_pfit.lvds_border_bits =
7940 I915_READ(LVDS) & LVDS_BORDER_ENABLE;
7941}
7942
acbec814 7943static void vlv_crtc_clock_get(struct intel_crtc *crtc,
5cec258b 7944 struct intel_crtc_state *pipe_config)
acbec814
JB
7945{
7946 struct drm_device *dev = crtc->base.dev;
7947 struct drm_i915_private *dev_priv = dev->dev_private;
7948 int pipe = pipe_config->cpu_transcoder;
7949 intel_clock_t clock;
7950 u32 mdiv;
662c6ecb 7951 int refclk = 100000;
acbec814 7952
f573de5a
SK
7953 /* In case of MIPI DPLL will not even be used */
7954 if (!(pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE))
7955 return;
7956
a580516d 7957 mutex_lock(&dev_priv->sb_lock);
ab3c759a 7958 mdiv = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW3(pipe));
a580516d 7959 mutex_unlock(&dev_priv->sb_lock);
acbec814
JB
7960
7961 clock.m1 = (mdiv >> DPIO_M1DIV_SHIFT) & 7;
7962 clock.m2 = mdiv & DPIO_M2DIV_MASK;
7963 clock.n = (mdiv >> DPIO_N_SHIFT) & 0xf;
7964 clock.p1 = (mdiv >> DPIO_P1_SHIFT) & 7;
7965 clock.p2 = (mdiv >> DPIO_P2_SHIFT) & 0x1f;
7966
dccbea3b 7967 pipe_config->port_clock = vlv_calc_dpll_params(refclk, &clock);
acbec814
JB
7968}
7969
5724dbd1
DL
7970static void
7971i9xx_get_initial_plane_config(struct intel_crtc *crtc,
7972 struct intel_initial_plane_config *plane_config)
1ad292b5
JB
7973{
7974 struct drm_device *dev = crtc->base.dev;
7975 struct drm_i915_private *dev_priv = dev->dev_private;
7976 u32 val, base, offset;
7977 int pipe = crtc->pipe, plane = crtc->plane;
7978 int fourcc, pixel_format;
6761dd31 7979 unsigned int aligned_height;
b113d5ee 7980 struct drm_framebuffer *fb;
1b842c89 7981 struct intel_framebuffer *intel_fb;
1ad292b5 7982
42a7b088
DL
7983 val = I915_READ(DSPCNTR(plane));
7984 if (!(val & DISPLAY_PLANE_ENABLE))
7985 return;
7986
d9806c9f 7987 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
1b842c89 7988 if (!intel_fb) {
1ad292b5
JB
7989 DRM_DEBUG_KMS("failed to alloc fb\n");
7990 return;
7991 }
7992
1b842c89
DL
7993 fb = &intel_fb->base;
7994
18c5247e
DV
7995 if (INTEL_INFO(dev)->gen >= 4) {
7996 if (val & DISPPLANE_TILED) {
49af449b 7997 plane_config->tiling = I915_TILING_X;
18c5247e
DV
7998 fb->modifier[0] = I915_FORMAT_MOD_X_TILED;
7999 }
8000 }
1ad292b5
JB
8001
8002 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
b35d63fa 8003 fourcc = i9xx_format_to_fourcc(pixel_format);
b113d5ee
DL
8004 fb->pixel_format = fourcc;
8005 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
1ad292b5
JB
8006
8007 if (INTEL_INFO(dev)->gen >= 4) {
49af449b 8008 if (plane_config->tiling)
1ad292b5
JB
8009 offset = I915_READ(DSPTILEOFF(plane));
8010 else
8011 offset = I915_READ(DSPLINOFF(plane));
8012 base = I915_READ(DSPSURF(plane)) & 0xfffff000;
8013 } else {
8014 base = I915_READ(DSPADDR(plane));
8015 }
8016 plane_config->base = base;
8017
8018 val = I915_READ(PIPESRC(pipe));
b113d5ee
DL
8019 fb->width = ((val >> 16) & 0xfff) + 1;
8020 fb->height = ((val >> 0) & 0xfff) + 1;
1ad292b5
JB
8021
8022 val = I915_READ(DSPSTRIDE(pipe));
b113d5ee 8023 fb->pitches[0] = val & 0xffffffc0;
1ad292b5 8024
b113d5ee 8025 aligned_height = intel_fb_align_height(dev, fb->height,
091df6cb
DV
8026 fb->pixel_format,
8027 fb->modifier[0]);
1ad292b5 8028
f37b5c2b 8029 plane_config->size = fb->pitches[0] * aligned_height;
1ad292b5 8030
2844a921
DL
8031 DRM_DEBUG_KMS("pipe/plane %c/%d with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
8032 pipe_name(pipe), plane, fb->width, fb->height,
8033 fb->bits_per_pixel, base, fb->pitches[0],
8034 plane_config->size);
1ad292b5 8035
2d14030b 8036 plane_config->fb = intel_fb;
1ad292b5
JB
8037}
8038
70b23a98 8039static void chv_crtc_clock_get(struct intel_crtc *crtc,
5cec258b 8040 struct intel_crtc_state *pipe_config)
70b23a98
VS
8041{
8042 struct drm_device *dev = crtc->base.dev;
8043 struct drm_i915_private *dev_priv = dev->dev_private;
8044 int pipe = pipe_config->cpu_transcoder;
8045 enum dpio_channel port = vlv_pipe_to_channel(pipe);
8046 intel_clock_t clock;
0d7b6b11 8047 u32 cmn_dw13, pll_dw0, pll_dw1, pll_dw2, pll_dw3;
70b23a98
VS
8048 int refclk = 100000;
8049
a580516d 8050 mutex_lock(&dev_priv->sb_lock);
70b23a98
VS
8051 cmn_dw13 = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW13(port));
8052 pll_dw0 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW0(port));
8053 pll_dw1 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW1(port));
8054 pll_dw2 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW2(port));
0d7b6b11 8055 pll_dw3 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW3(port));
a580516d 8056 mutex_unlock(&dev_priv->sb_lock);
70b23a98
VS
8057
8058 clock.m1 = (pll_dw1 & 0x7) == DPIO_CHV_M1_DIV_BY_2 ? 2 : 0;
0d7b6b11
ID
8059 clock.m2 = (pll_dw0 & 0xff) << 22;
8060 if (pll_dw3 & DPIO_CHV_FRAC_DIV_EN)
8061 clock.m2 |= pll_dw2 & 0x3fffff;
70b23a98
VS
8062 clock.n = (pll_dw1 >> DPIO_CHV_N_DIV_SHIFT) & 0xf;
8063 clock.p1 = (cmn_dw13 >> DPIO_CHV_P1_DIV_SHIFT) & 0x7;
8064 clock.p2 = (cmn_dw13 >> DPIO_CHV_P2_DIV_SHIFT) & 0x1f;
8065
dccbea3b 8066 pipe_config->port_clock = chv_calc_dpll_params(refclk, &clock);
70b23a98
VS
8067}
8068
0e8ffe1b 8069static bool i9xx_get_pipe_config(struct intel_crtc *crtc,
5cec258b 8070 struct intel_crtc_state *pipe_config)
0e8ffe1b
DV
8071{
8072 struct drm_device *dev = crtc->base.dev;
8073 struct drm_i915_private *dev_priv = dev->dev_private;
8074 uint32_t tmp;
8075
f458ebbc
DV
8076 if (!intel_display_power_is_enabled(dev_priv,
8077 POWER_DOMAIN_PIPE(crtc->pipe)))
b5482bd0
ID
8078 return false;
8079
e143a21c 8080 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
c0d43d62 8081 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
eccb140b 8082
0e8ffe1b
DV
8083 tmp = I915_READ(PIPECONF(crtc->pipe));
8084 if (!(tmp & PIPECONF_ENABLE))
8085 return false;
8086
42571aef
VS
8087 if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
8088 switch (tmp & PIPECONF_BPC_MASK) {
8089 case PIPECONF_6BPC:
8090 pipe_config->pipe_bpp = 18;
8091 break;
8092 case PIPECONF_8BPC:
8093 pipe_config->pipe_bpp = 24;
8094 break;
8095 case PIPECONF_10BPC:
8096 pipe_config->pipe_bpp = 30;
8097 break;
8098 default:
8099 break;
8100 }
8101 }
8102
b5a9fa09
DV
8103 if (IS_VALLEYVIEW(dev) && (tmp & PIPECONF_COLOR_RANGE_SELECT))
8104 pipe_config->limited_color_range = true;
8105
282740f7
VS
8106 if (INTEL_INFO(dev)->gen < 4)
8107 pipe_config->double_wide = tmp & PIPECONF_DOUBLE_WIDE;
8108
1bd1bd80
DV
8109 intel_get_pipe_timings(crtc, pipe_config);
8110
2fa2fe9a
DV
8111 i9xx_get_pfit_config(crtc, pipe_config);
8112
6c49f241
DV
8113 if (INTEL_INFO(dev)->gen >= 4) {
8114 tmp = I915_READ(DPLL_MD(crtc->pipe));
8115 pipe_config->pixel_multiplier =
8116 ((tmp & DPLL_MD_UDI_MULTIPLIER_MASK)
8117 >> DPLL_MD_UDI_MULTIPLIER_SHIFT) + 1;
8bcc2795 8118 pipe_config->dpll_hw_state.dpll_md = tmp;
6c49f241
DV
8119 } else if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
8120 tmp = I915_READ(DPLL(crtc->pipe));
8121 pipe_config->pixel_multiplier =
8122 ((tmp & SDVO_MULTIPLIER_MASK)
8123 >> SDVO_MULTIPLIER_SHIFT_HIRES) + 1;
8124 } else {
8125 /* Note that on i915G/GM the pixel multiplier is in the sdvo
8126 * port and will be fixed up in the encoder->get_config
8127 * function. */
8128 pipe_config->pixel_multiplier = 1;
8129 }
8bcc2795
DV
8130 pipe_config->dpll_hw_state.dpll = I915_READ(DPLL(crtc->pipe));
8131 if (!IS_VALLEYVIEW(dev)) {
1c4e0274
VS
8132 /*
8133 * DPLL_DVO_2X_MODE must be enabled for both DPLLs
8134 * on 830. Filter it out here so that we don't
8135 * report errors due to that.
8136 */
8137 if (IS_I830(dev))
8138 pipe_config->dpll_hw_state.dpll &= ~DPLL_DVO_2X_MODE;
8139
8bcc2795
DV
8140 pipe_config->dpll_hw_state.fp0 = I915_READ(FP0(crtc->pipe));
8141 pipe_config->dpll_hw_state.fp1 = I915_READ(FP1(crtc->pipe));
165e901c
VS
8142 } else {
8143 /* Mask out read-only status bits. */
8144 pipe_config->dpll_hw_state.dpll &= ~(DPLL_LOCK_VLV |
8145 DPLL_PORTC_READY_MASK |
8146 DPLL_PORTB_READY_MASK);
8bcc2795 8147 }
6c49f241 8148
70b23a98
VS
8149 if (IS_CHERRYVIEW(dev))
8150 chv_crtc_clock_get(crtc, pipe_config);
8151 else if (IS_VALLEYVIEW(dev))
acbec814
JB
8152 vlv_crtc_clock_get(crtc, pipe_config);
8153 else
8154 i9xx_crtc_clock_get(crtc, pipe_config);
18442d08 8155
0f64614d
VS
8156 /*
8157 * Normally the dotclock is filled in by the encoder .get_config()
8158 * but in case the pipe is enabled w/o any ports we need a sane
8159 * default.
8160 */
8161 pipe_config->base.adjusted_mode.crtc_clock =
8162 pipe_config->port_clock / pipe_config->pixel_multiplier;
8163
0e8ffe1b
DV
8164 return true;
8165}
8166
dde86e2d 8167static void ironlake_init_pch_refclk(struct drm_device *dev)
13d83a67
JB
8168{
8169 struct drm_i915_private *dev_priv = dev->dev_private;
13d83a67 8170 struct intel_encoder *encoder;
74cfd7ac 8171 u32 val, final;
13d83a67 8172 bool has_lvds = false;
199e5d79 8173 bool has_cpu_edp = false;
199e5d79 8174 bool has_panel = false;
99eb6a01
KP
8175 bool has_ck505 = false;
8176 bool can_ssc = false;
13d83a67
JB
8177
8178 /* We need to take the global config into account */
b2784e15 8179 for_each_intel_encoder(dev, encoder) {
199e5d79
KP
8180 switch (encoder->type) {
8181 case INTEL_OUTPUT_LVDS:
8182 has_panel = true;
8183 has_lvds = true;
8184 break;
8185 case INTEL_OUTPUT_EDP:
8186 has_panel = true;
2de6905f 8187 if (enc_to_dig_port(&encoder->base)->port == PORT_A)
199e5d79
KP
8188 has_cpu_edp = true;
8189 break;
6847d71b
PZ
8190 default:
8191 break;
13d83a67
JB
8192 }
8193 }
8194
99eb6a01 8195 if (HAS_PCH_IBX(dev)) {
41aa3448 8196 has_ck505 = dev_priv->vbt.display_clock_mode;
99eb6a01
KP
8197 can_ssc = has_ck505;
8198 } else {
8199 has_ck505 = false;
8200 can_ssc = true;
8201 }
8202
2de6905f
ID
8203 DRM_DEBUG_KMS("has_panel %d has_lvds %d has_ck505 %d\n",
8204 has_panel, has_lvds, has_ck505);
13d83a67
JB
8205
8206 /* Ironlake: try to setup display ref clock before DPLL
8207 * enabling. This is only under driver's control after
8208 * PCH B stepping, previous chipset stepping should be
8209 * ignoring this setting.
8210 */
74cfd7ac
CW
8211 val = I915_READ(PCH_DREF_CONTROL);
8212
8213 /* As we must carefully and slowly disable/enable each source in turn,
8214 * compute the final state we want first and check if we need to
8215 * make any changes at all.
8216 */
8217 final = val;
8218 final &= ~DREF_NONSPREAD_SOURCE_MASK;
8219 if (has_ck505)
8220 final |= DREF_NONSPREAD_CK505_ENABLE;
8221 else
8222 final |= DREF_NONSPREAD_SOURCE_ENABLE;
8223
8224 final &= ~DREF_SSC_SOURCE_MASK;
8225 final &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
8226 final &= ~DREF_SSC1_ENABLE;
8227
8228 if (has_panel) {
8229 final |= DREF_SSC_SOURCE_ENABLE;
8230
8231 if (intel_panel_use_ssc(dev_priv) && can_ssc)
8232 final |= DREF_SSC1_ENABLE;
8233
8234 if (has_cpu_edp) {
8235 if (intel_panel_use_ssc(dev_priv) && can_ssc)
8236 final |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
8237 else
8238 final |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
8239 } else
8240 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
8241 } else {
8242 final |= DREF_SSC_SOURCE_DISABLE;
8243 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
8244 }
8245
8246 if (final == val)
8247 return;
8248
13d83a67 8249 /* Always enable nonspread source */
74cfd7ac 8250 val &= ~DREF_NONSPREAD_SOURCE_MASK;
13d83a67 8251
99eb6a01 8252 if (has_ck505)
74cfd7ac 8253 val |= DREF_NONSPREAD_CK505_ENABLE;
99eb6a01 8254 else
74cfd7ac 8255 val |= DREF_NONSPREAD_SOURCE_ENABLE;
13d83a67 8256
199e5d79 8257 if (has_panel) {
74cfd7ac
CW
8258 val &= ~DREF_SSC_SOURCE_MASK;
8259 val |= DREF_SSC_SOURCE_ENABLE;
13d83a67 8260
199e5d79 8261 /* SSC must be turned on before enabling the CPU output */
99eb6a01 8262 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
199e5d79 8263 DRM_DEBUG_KMS("Using SSC on panel\n");
74cfd7ac 8264 val |= DREF_SSC1_ENABLE;
e77166b5 8265 } else
74cfd7ac 8266 val &= ~DREF_SSC1_ENABLE;
199e5d79
KP
8267
8268 /* Get SSC going before enabling the outputs */
74cfd7ac 8269 I915_WRITE(PCH_DREF_CONTROL, val);
199e5d79
KP
8270 POSTING_READ(PCH_DREF_CONTROL);
8271 udelay(200);
8272
74cfd7ac 8273 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
13d83a67
JB
8274
8275 /* Enable CPU source on CPU attached eDP */
199e5d79 8276 if (has_cpu_edp) {
99eb6a01 8277 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
199e5d79 8278 DRM_DEBUG_KMS("Using SSC on eDP\n");
74cfd7ac 8279 val |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
eba905b2 8280 } else
74cfd7ac 8281 val |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
199e5d79 8282 } else
74cfd7ac 8283 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
199e5d79 8284
74cfd7ac 8285 I915_WRITE(PCH_DREF_CONTROL, val);
199e5d79
KP
8286 POSTING_READ(PCH_DREF_CONTROL);
8287 udelay(200);
8288 } else {
8289 DRM_DEBUG_KMS("Disabling SSC entirely\n");
8290
74cfd7ac 8291 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
199e5d79
KP
8292
8293 /* Turn off CPU output */
74cfd7ac 8294 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
199e5d79 8295
74cfd7ac 8296 I915_WRITE(PCH_DREF_CONTROL, val);
199e5d79
KP
8297 POSTING_READ(PCH_DREF_CONTROL);
8298 udelay(200);
8299
8300 /* Turn off the SSC source */
74cfd7ac
CW
8301 val &= ~DREF_SSC_SOURCE_MASK;
8302 val |= DREF_SSC_SOURCE_DISABLE;
199e5d79
KP
8303
8304 /* Turn off SSC1 */
74cfd7ac 8305 val &= ~DREF_SSC1_ENABLE;
199e5d79 8306
74cfd7ac 8307 I915_WRITE(PCH_DREF_CONTROL, val);
13d83a67
JB
8308 POSTING_READ(PCH_DREF_CONTROL);
8309 udelay(200);
8310 }
74cfd7ac
CW
8311
8312 BUG_ON(val != final);
13d83a67
JB
8313}
8314
f31f2d55 8315static void lpt_reset_fdi_mphy(struct drm_i915_private *dev_priv)
dde86e2d 8316{
f31f2d55 8317 uint32_t tmp;
dde86e2d 8318
0ff066a9
PZ
8319 tmp = I915_READ(SOUTH_CHICKEN2);
8320 tmp |= FDI_MPHY_IOSFSB_RESET_CTL;
8321 I915_WRITE(SOUTH_CHICKEN2, tmp);
dde86e2d 8322
0ff066a9
PZ
8323 if (wait_for_atomic_us(I915_READ(SOUTH_CHICKEN2) &
8324 FDI_MPHY_IOSFSB_RESET_STATUS, 100))
8325 DRM_ERROR("FDI mPHY reset assert timeout\n");
dde86e2d 8326
0ff066a9
PZ
8327 tmp = I915_READ(SOUTH_CHICKEN2);
8328 tmp &= ~FDI_MPHY_IOSFSB_RESET_CTL;
8329 I915_WRITE(SOUTH_CHICKEN2, tmp);
dde86e2d 8330
0ff066a9
PZ
8331 if (wait_for_atomic_us((I915_READ(SOUTH_CHICKEN2) &
8332 FDI_MPHY_IOSFSB_RESET_STATUS) == 0, 100))
8333 DRM_ERROR("FDI mPHY reset de-assert timeout\n");
f31f2d55
PZ
8334}
8335
8336/* WaMPhyProgramming:hsw */
8337static void lpt_program_fdi_mphy(struct drm_i915_private *dev_priv)
8338{
8339 uint32_t tmp;
dde86e2d
PZ
8340
8341 tmp = intel_sbi_read(dev_priv, 0x8008, SBI_MPHY);
8342 tmp &= ~(0xFF << 24);
8343 tmp |= (0x12 << 24);
8344 intel_sbi_write(dev_priv, 0x8008, tmp, SBI_MPHY);
8345
dde86e2d
PZ
8346 tmp = intel_sbi_read(dev_priv, 0x2008, SBI_MPHY);
8347 tmp |= (1 << 11);
8348 intel_sbi_write(dev_priv, 0x2008, tmp, SBI_MPHY);
8349
8350 tmp = intel_sbi_read(dev_priv, 0x2108, SBI_MPHY);
8351 tmp |= (1 << 11);
8352 intel_sbi_write(dev_priv, 0x2108, tmp, SBI_MPHY);
8353
dde86e2d
PZ
8354 tmp = intel_sbi_read(dev_priv, 0x206C, SBI_MPHY);
8355 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
8356 intel_sbi_write(dev_priv, 0x206C, tmp, SBI_MPHY);
8357
8358 tmp = intel_sbi_read(dev_priv, 0x216C, SBI_MPHY);
8359 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
8360 intel_sbi_write(dev_priv, 0x216C, tmp, SBI_MPHY);
8361
0ff066a9
PZ
8362 tmp = intel_sbi_read(dev_priv, 0x2080, SBI_MPHY);
8363 tmp &= ~(7 << 13);
8364 tmp |= (5 << 13);
8365 intel_sbi_write(dev_priv, 0x2080, tmp, SBI_MPHY);
dde86e2d 8366
0ff066a9
PZ
8367 tmp = intel_sbi_read(dev_priv, 0x2180, SBI_MPHY);
8368 tmp &= ~(7 << 13);
8369 tmp |= (5 << 13);
8370 intel_sbi_write(dev_priv, 0x2180, tmp, SBI_MPHY);
dde86e2d
PZ
8371
8372 tmp = intel_sbi_read(dev_priv, 0x208C, SBI_MPHY);
8373 tmp &= ~0xFF;
8374 tmp |= 0x1C;
8375 intel_sbi_write(dev_priv, 0x208C, tmp, SBI_MPHY);
8376
8377 tmp = intel_sbi_read(dev_priv, 0x218C, SBI_MPHY);
8378 tmp &= ~0xFF;
8379 tmp |= 0x1C;
8380 intel_sbi_write(dev_priv, 0x218C, tmp, SBI_MPHY);
8381
8382 tmp = intel_sbi_read(dev_priv, 0x2098, SBI_MPHY);
8383 tmp &= ~(0xFF << 16);
8384 tmp |= (0x1C << 16);
8385 intel_sbi_write(dev_priv, 0x2098, tmp, SBI_MPHY);
8386
8387 tmp = intel_sbi_read(dev_priv, 0x2198, SBI_MPHY);
8388 tmp &= ~(0xFF << 16);
8389 tmp |= (0x1C << 16);
8390 intel_sbi_write(dev_priv, 0x2198, tmp, SBI_MPHY);
8391
0ff066a9
PZ
8392 tmp = intel_sbi_read(dev_priv, 0x20C4, SBI_MPHY);
8393 tmp |= (1 << 27);
8394 intel_sbi_write(dev_priv, 0x20C4, tmp, SBI_MPHY);
dde86e2d 8395
0ff066a9
PZ
8396 tmp = intel_sbi_read(dev_priv, 0x21C4, SBI_MPHY);
8397 tmp |= (1 << 27);
8398 intel_sbi_write(dev_priv, 0x21C4, tmp, SBI_MPHY);
dde86e2d 8399
0ff066a9
PZ
8400 tmp = intel_sbi_read(dev_priv, 0x20EC, SBI_MPHY);
8401 tmp &= ~(0xF << 28);
8402 tmp |= (4 << 28);
8403 intel_sbi_write(dev_priv, 0x20EC, tmp, SBI_MPHY);
dde86e2d 8404
0ff066a9
PZ
8405 tmp = intel_sbi_read(dev_priv, 0x21EC, SBI_MPHY);
8406 tmp &= ~(0xF << 28);
8407 tmp |= (4 << 28);
8408 intel_sbi_write(dev_priv, 0x21EC, tmp, SBI_MPHY);
f31f2d55
PZ
8409}
8410
2fa86a1f
PZ
8411/* Implements 3 different sequences from BSpec chapter "Display iCLK
8412 * Programming" based on the parameters passed:
8413 * - Sequence to enable CLKOUT_DP
8414 * - Sequence to enable CLKOUT_DP without spread
8415 * - Sequence to enable CLKOUT_DP for FDI usage and configure PCH FDI I/O
8416 */
8417static void lpt_enable_clkout_dp(struct drm_device *dev, bool with_spread,
8418 bool with_fdi)
f31f2d55
PZ
8419{
8420 struct drm_i915_private *dev_priv = dev->dev_private;
2fa86a1f
PZ
8421 uint32_t reg, tmp;
8422
8423 if (WARN(with_fdi && !with_spread, "FDI requires downspread\n"))
8424 with_spread = true;
c2699524 8425 if (WARN(HAS_PCH_LPT_LP(dev) && with_fdi, "LP PCH doesn't have FDI\n"))
2fa86a1f 8426 with_fdi = false;
f31f2d55 8427
a580516d 8428 mutex_lock(&dev_priv->sb_lock);
f31f2d55
PZ
8429
8430 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
8431 tmp &= ~SBI_SSCCTL_DISABLE;
8432 tmp |= SBI_SSCCTL_PATHALT;
8433 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
8434
8435 udelay(24);
8436
2fa86a1f
PZ
8437 if (with_spread) {
8438 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
8439 tmp &= ~SBI_SSCCTL_PATHALT;
8440 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
f31f2d55 8441
2fa86a1f
PZ
8442 if (with_fdi) {
8443 lpt_reset_fdi_mphy(dev_priv);
8444 lpt_program_fdi_mphy(dev_priv);
8445 }
8446 }
dde86e2d 8447
c2699524 8448 reg = HAS_PCH_LPT_LP(dev) ? SBI_GEN0 : SBI_DBUFF0;
2fa86a1f
PZ
8449 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
8450 tmp |= SBI_GEN0_CFG_BUFFENABLE_DISABLE;
8451 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
c00db246 8452
a580516d 8453 mutex_unlock(&dev_priv->sb_lock);
dde86e2d
PZ
8454}
8455
47701c3b
PZ
8456/* Sequence to disable CLKOUT_DP */
8457static void lpt_disable_clkout_dp(struct drm_device *dev)
8458{
8459 struct drm_i915_private *dev_priv = dev->dev_private;
8460 uint32_t reg, tmp;
8461
a580516d 8462 mutex_lock(&dev_priv->sb_lock);
47701c3b 8463
c2699524 8464 reg = HAS_PCH_LPT_LP(dev) ? SBI_GEN0 : SBI_DBUFF0;
47701c3b
PZ
8465 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
8466 tmp &= ~SBI_GEN0_CFG_BUFFENABLE_DISABLE;
8467 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
8468
8469 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
8470 if (!(tmp & SBI_SSCCTL_DISABLE)) {
8471 if (!(tmp & SBI_SSCCTL_PATHALT)) {
8472 tmp |= SBI_SSCCTL_PATHALT;
8473 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
8474 udelay(32);
8475 }
8476 tmp |= SBI_SSCCTL_DISABLE;
8477 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
8478 }
8479
a580516d 8480 mutex_unlock(&dev_priv->sb_lock);
47701c3b
PZ
8481}
8482
bf8fa3d3
PZ
8483static void lpt_init_pch_refclk(struct drm_device *dev)
8484{
bf8fa3d3
PZ
8485 struct intel_encoder *encoder;
8486 bool has_vga = false;
8487
b2784e15 8488 for_each_intel_encoder(dev, encoder) {
bf8fa3d3
PZ
8489 switch (encoder->type) {
8490 case INTEL_OUTPUT_ANALOG:
8491 has_vga = true;
8492 break;
6847d71b
PZ
8493 default:
8494 break;
bf8fa3d3
PZ
8495 }
8496 }
8497
47701c3b
PZ
8498 if (has_vga)
8499 lpt_enable_clkout_dp(dev, true, true);
8500 else
8501 lpt_disable_clkout_dp(dev);
bf8fa3d3
PZ
8502}
8503
dde86e2d
PZ
8504/*
8505 * Initialize reference clocks when the driver loads
8506 */
8507void intel_init_pch_refclk(struct drm_device *dev)
8508{
8509 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
8510 ironlake_init_pch_refclk(dev);
8511 else if (HAS_PCH_LPT(dev))
8512 lpt_init_pch_refclk(dev);
8513}
8514
55bb9992 8515static int ironlake_get_refclk(struct intel_crtc_state *crtc_state)
d9d444cb 8516{
55bb9992 8517 struct drm_device *dev = crtc_state->base.crtc->dev;
d9d444cb 8518 struct drm_i915_private *dev_priv = dev->dev_private;
55bb9992 8519 struct drm_atomic_state *state = crtc_state->base.state;
da3ced29 8520 struct drm_connector *connector;
55bb9992 8521 struct drm_connector_state *connector_state;
d9d444cb 8522 struct intel_encoder *encoder;
55bb9992 8523 int num_connectors = 0, i;
d9d444cb
JB
8524 bool is_lvds = false;
8525
da3ced29 8526 for_each_connector_in_state(state, connector, connector_state, i) {
55bb9992
ACO
8527 if (connector_state->crtc != crtc_state->base.crtc)
8528 continue;
8529
8530 encoder = to_intel_encoder(connector_state->best_encoder);
8531
d9d444cb
JB
8532 switch (encoder->type) {
8533 case INTEL_OUTPUT_LVDS:
8534 is_lvds = true;
8535 break;
6847d71b
PZ
8536 default:
8537 break;
d9d444cb
JB
8538 }
8539 num_connectors++;
8540 }
8541
8542 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
e91e941b 8543 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n",
41aa3448 8544 dev_priv->vbt.lvds_ssc_freq);
e91e941b 8545 return dev_priv->vbt.lvds_ssc_freq;
d9d444cb
JB
8546 }
8547
8548 return 120000;
8549}
8550
6ff93609 8551static void ironlake_set_pipeconf(struct drm_crtc *crtc)
79e53945 8552{
c8203565 8553 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
79e53945
JB
8554 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8555 int pipe = intel_crtc->pipe;
c8203565
PZ
8556 uint32_t val;
8557
78114071 8558 val = 0;
c8203565 8559
6e3c9717 8560 switch (intel_crtc->config->pipe_bpp) {
c8203565 8561 case 18:
dfd07d72 8562 val |= PIPECONF_6BPC;
c8203565
PZ
8563 break;
8564 case 24:
dfd07d72 8565 val |= PIPECONF_8BPC;
c8203565
PZ
8566 break;
8567 case 30:
dfd07d72 8568 val |= PIPECONF_10BPC;
c8203565
PZ
8569 break;
8570 case 36:
dfd07d72 8571 val |= PIPECONF_12BPC;
c8203565
PZ
8572 break;
8573 default:
cc769b62
PZ
8574 /* Case prevented by intel_choose_pipe_bpp_dither. */
8575 BUG();
c8203565
PZ
8576 }
8577
6e3c9717 8578 if (intel_crtc->config->dither)
c8203565
PZ
8579 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
8580
6e3c9717 8581 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
c8203565
PZ
8582 val |= PIPECONF_INTERLACED_ILK;
8583 else
8584 val |= PIPECONF_PROGRESSIVE;
8585
6e3c9717 8586 if (intel_crtc->config->limited_color_range)
3685a8f3 8587 val |= PIPECONF_COLOR_RANGE_SELECT;
3685a8f3 8588
c8203565
PZ
8589 I915_WRITE(PIPECONF(pipe), val);
8590 POSTING_READ(PIPECONF(pipe));
8591}
8592
86d3efce
VS
8593/*
8594 * Set up the pipe CSC unit.
8595 *
8596 * Currently only full range RGB to limited range RGB conversion
8597 * is supported, but eventually this should handle various
8598 * RGB<->YCbCr scenarios as well.
8599 */
50f3b016 8600static void intel_set_pipe_csc(struct drm_crtc *crtc)
86d3efce
VS
8601{
8602 struct drm_device *dev = crtc->dev;
8603 struct drm_i915_private *dev_priv = dev->dev_private;
8604 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8605 int pipe = intel_crtc->pipe;
8606 uint16_t coeff = 0x7800; /* 1.0 */
8607
8608 /*
8609 * TODO: Check what kind of values actually come out of the pipe
8610 * with these coeff/postoff values and adjust to get the best
8611 * accuracy. Perhaps we even need to take the bpc value into
8612 * consideration.
8613 */
8614
6e3c9717 8615 if (intel_crtc->config->limited_color_range)
86d3efce
VS
8616 coeff = ((235 - 16) * (1 << 12) / 255) & 0xff8; /* 0.xxx... */
8617
8618 /*
8619 * GY/GU and RY/RU should be the other way around according
8620 * to BSpec, but reality doesn't agree. Just set them up in
8621 * a way that results in the correct picture.
8622 */
8623 I915_WRITE(PIPE_CSC_COEFF_RY_GY(pipe), coeff << 16);
8624 I915_WRITE(PIPE_CSC_COEFF_BY(pipe), 0);
8625
8626 I915_WRITE(PIPE_CSC_COEFF_RU_GU(pipe), coeff);
8627 I915_WRITE(PIPE_CSC_COEFF_BU(pipe), 0);
8628
8629 I915_WRITE(PIPE_CSC_COEFF_RV_GV(pipe), 0);
8630 I915_WRITE(PIPE_CSC_COEFF_BV(pipe), coeff << 16);
8631
8632 I915_WRITE(PIPE_CSC_PREOFF_HI(pipe), 0);
8633 I915_WRITE(PIPE_CSC_PREOFF_ME(pipe), 0);
8634 I915_WRITE(PIPE_CSC_PREOFF_LO(pipe), 0);
8635
8636 if (INTEL_INFO(dev)->gen > 6) {
8637 uint16_t postoff = 0;
8638
6e3c9717 8639 if (intel_crtc->config->limited_color_range)
32cf0cb0 8640 postoff = (16 * (1 << 12) / 255) & 0x1fff;
86d3efce
VS
8641
8642 I915_WRITE(PIPE_CSC_POSTOFF_HI(pipe), postoff);
8643 I915_WRITE(PIPE_CSC_POSTOFF_ME(pipe), postoff);
8644 I915_WRITE(PIPE_CSC_POSTOFF_LO(pipe), postoff);
8645
8646 I915_WRITE(PIPE_CSC_MODE(pipe), 0);
8647 } else {
8648 uint32_t mode = CSC_MODE_YUV_TO_RGB;
8649
6e3c9717 8650 if (intel_crtc->config->limited_color_range)
86d3efce
VS
8651 mode |= CSC_BLACK_SCREEN_OFFSET;
8652
8653 I915_WRITE(PIPE_CSC_MODE(pipe), mode);
8654 }
8655}
8656
6ff93609 8657static void haswell_set_pipeconf(struct drm_crtc *crtc)
ee2b0b38 8658{
756f85cf
PZ
8659 struct drm_device *dev = crtc->dev;
8660 struct drm_i915_private *dev_priv = dev->dev_private;
ee2b0b38 8661 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
756f85cf 8662 enum pipe pipe = intel_crtc->pipe;
6e3c9717 8663 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
ee2b0b38
PZ
8664 uint32_t val;
8665
3eff4faa 8666 val = 0;
ee2b0b38 8667
6e3c9717 8668 if (IS_HASWELL(dev) && intel_crtc->config->dither)
ee2b0b38
PZ
8669 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
8670
6e3c9717 8671 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
ee2b0b38
PZ
8672 val |= PIPECONF_INTERLACED_ILK;
8673 else
8674 val |= PIPECONF_PROGRESSIVE;
8675
702e7a56
PZ
8676 I915_WRITE(PIPECONF(cpu_transcoder), val);
8677 POSTING_READ(PIPECONF(cpu_transcoder));
3eff4faa
DV
8678
8679 I915_WRITE(GAMMA_MODE(intel_crtc->pipe), GAMMA_MODE_MODE_8BIT);
8680 POSTING_READ(GAMMA_MODE(intel_crtc->pipe));
756f85cf 8681
3cdf122c 8682 if (IS_BROADWELL(dev) || INTEL_INFO(dev)->gen >= 9) {
756f85cf
PZ
8683 val = 0;
8684
6e3c9717 8685 switch (intel_crtc->config->pipe_bpp) {
756f85cf
PZ
8686 case 18:
8687 val |= PIPEMISC_DITHER_6_BPC;
8688 break;
8689 case 24:
8690 val |= PIPEMISC_DITHER_8_BPC;
8691 break;
8692 case 30:
8693 val |= PIPEMISC_DITHER_10_BPC;
8694 break;
8695 case 36:
8696 val |= PIPEMISC_DITHER_12_BPC;
8697 break;
8698 default:
8699 /* Case prevented by pipe_config_set_bpp. */
8700 BUG();
8701 }
8702
6e3c9717 8703 if (intel_crtc->config->dither)
756f85cf
PZ
8704 val |= PIPEMISC_DITHER_ENABLE | PIPEMISC_DITHER_TYPE_SP;
8705
8706 I915_WRITE(PIPEMISC(pipe), val);
8707 }
ee2b0b38
PZ
8708}
8709
6591c6e4 8710static bool ironlake_compute_clocks(struct drm_crtc *crtc,
190f68c5 8711 struct intel_crtc_state *crtc_state,
6591c6e4
PZ
8712 intel_clock_t *clock,
8713 bool *has_reduced_clock,
8714 intel_clock_t *reduced_clock)
8715{
8716 struct drm_device *dev = crtc->dev;
8717 struct drm_i915_private *dev_priv = dev->dev_private;
6591c6e4 8718 int refclk;
d4906093 8719 const intel_limit_t *limit;
c329a4ec 8720 bool ret;
79e53945 8721
55bb9992 8722 refclk = ironlake_get_refclk(crtc_state);
79e53945 8723
d4906093
ML
8724 /*
8725 * Returns a set of divisors for the desired target clock with the given
8726 * refclk, or FALSE. The returned values represent the clock equation:
8727 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
8728 */
a93e255f
ACO
8729 limit = intel_limit(crtc_state, refclk);
8730 ret = dev_priv->display.find_dpll(limit, crtc_state,
190f68c5 8731 crtc_state->port_clock,
ee9300bb 8732 refclk, NULL, clock);
6591c6e4
PZ
8733 if (!ret)
8734 return false;
cda4b7d3 8735
6591c6e4
PZ
8736 return true;
8737}
8738
d4b1931c
PZ
8739int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp)
8740{
8741 /*
8742 * Account for spread spectrum to avoid
8743 * oversubscribing the link. Max center spread
8744 * is 2.5%; use 5% for safety's sake.
8745 */
8746 u32 bps = target_clock * bpp * 21 / 20;
619d4d04 8747 return DIV_ROUND_UP(bps, link_bw * 8);
d4b1931c
PZ
8748}
8749
7429e9d4 8750static bool ironlake_needs_fb_cb_tune(struct dpll *dpll, int factor)
6cf86a5e 8751{
7429e9d4 8752 return i9xx_dpll_compute_m(dpll) < factor * dpll->n;
f48d8f23
PZ
8753}
8754
de13a2e3 8755static uint32_t ironlake_compute_dpll(struct intel_crtc *intel_crtc,
190f68c5 8756 struct intel_crtc_state *crtc_state,
7429e9d4 8757 u32 *fp,
9a7c7890 8758 intel_clock_t *reduced_clock, u32 *fp2)
79e53945 8759{
de13a2e3 8760 struct drm_crtc *crtc = &intel_crtc->base;
79e53945
JB
8761 struct drm_device *dev = crtc->dev;
8762 struct drm_i915_private *dev_priv = dev->dev_private;
55bb9992 8763 struct drm_atomic_state *state = crtc_state->base.state;
da3ced29 8764 struct drm_connector *connector;
55bb9992
ACO
8765 struct drm_connector_state *connector_state;
8766 struct intel_encoder *encoder;
de13a2e3 8767 uint32_t dpll;
55bb9992 8768 int factor, num_connectors = 0, i;
09ede541 8769 bool is_lvds = false, is_sdvo = false;
79e53945 8770
da3ced29 8771 for_each_connector_in_state(state, connector, connector_state, i) {
55bb9992
ACO
8772 if (connector_state->crtc != crtc_state->base.crtc)
8773 continue;
8774
8775 encoder = to_intel_encoder(connector_state->best_encoder);
8776
8777 switch (encoder->type) {
79e53945
JB
8778 case INTEL_OUTPUT_LVDS:
8779 is_lvds = true;
8780 break;
8781 case INTEL_OUTPUT_SDVO:
7d57382e 8782 case INTEL_OUTPUT_HDMI:
79e53945 8783 is_sdvo = true;
79e53945 8784 break;
6847d71b
PZ
8785 default:
8786 break;
79e53945 8787 }
43565a06 8788
c751ce4f 8789 num_connectors++;
79e53945 8790 }
79e53945 8791
c1858123 8792 /* Enable autotuning of the PLL clock (if permissible) */
8febb297
EA
8793 factor = 21;
8794 if (is_lvds) {
8795 if ((intel_panel_use_ssc(dev_priv) &&
e91e941b 8796 dev_priv->vbt.lvds_ssc_freq == 100000) ||
f0b44056 8797 (HAS_PCH_IBX(dev) && intel_is_dual_link_lvds(dev)))
8febb297 8798 factor = 25;
190f68c5 8799 } else if (crtc_state->sdvo_tv_clock)
8febb297 8800 factor = 20;
c1858123 8801
190f68c5 8802 if (ironlake_needs_fb_cb_tune(&crtc_state->dpll, factor))
7d0ac5b7 8803 *fp |= FP_CB_TUNE;
2c07245f 8804
9a7c7890
DV
8805 if (fp2 && (reduced_clock->m < factor * reduced_clock->n))
8806 *fp2 |= FP_CB_TUNE;
8807
5eddb70b 8808 dpll = 0;
2c07245f 8809
a07d6787
EA
8810 if (is_lvds)
8811 dpll |= DPLLB_MODE_LVDS;
8812 else
8813 dpll |= DPLLB_MODE_DAC_SERIAL;
198a037f 8814
190f68c5 8815 dpll |= (crtc_state->pixel_multiplier - 1)
ef1b460d 8816 << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
198a037f
DV
8817
8818 if (is_sdvo)
4a33e48d 8819 dpll |= DPLL_SDVO_HIGH_SPEED;
190f68c5 8820 if (crtc_state->has_dp_encoder)
4a33e48d 8821 dpll |= DPLL_SDVO_HIGH_SPEED;
79e53945 8822
a07d6787 8823 /* compute bitmask from p1 value */
190f68c5 8824 dpll |= (1 << (crtc_state->dpll.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
a07d6787 8825 /* also FPA1 */
190f68c5 8826 dpll |= (1 << (crtc_state->dpll.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
a07d6787 8827
190f68c5 8828 switch (crtc_state->dpll.p2) {
a07d6787
EA
8829 case 5:
8830 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
8831 break;
8832 case 7:
8833 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
8834 break;
8835 case 10:
8836 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
8837 break;
8838 case 14:
8839 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
8840 break;
79e53945
JB
8841 }
8842
b4c09f3b 8843 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2)
43565a06 8844 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
79e53945
JB
8845 else
8846 dpll |= PLL_REF_INPUT_DREFCLK;
8847
959e16d6 8848 return dpll | DPLL_VCO_ENABLE;
de13a2e3
PZ
8849}
8850
190f68c5
ACO
8851static int ironlake_crtc_compute_clock(struct intel_crtc *crtc,
8852 struct intel_crtc_state *crtc_state)
de13a2e3 8853{
c7653199 8854 struct drm_device *dev = crtc->base.dev;
de13a2e3 8855 intel_clock_t clock, reduced_clock;
cbbab5bd 8856 u32 dpll = 0, fp = 0, fp2 = 0;
e2f12b07 8857 bool ok, has_reduced_clock = false;
8b47047b 8858 bool is_lvds = false;
e2b78267 8859 struct intel_shared_dpll *pll;
de13a2e3 8860
dd3cd74a
ACO
8861 memset(&crtc_state->dpll_hw_state, 0,
8862 sizeof(crtc_state->dpll_hw_state));
8863
409ee761 8864 is_lvds = intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS);
79e53945 8865
5dc5298b
PZ
8866 WARN(!(HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)),
8867 "Unexpected PCH type %d\n", INTEL_PCH_TYPE(dev));
a07d6787 8868
190f68c5 8869 ok = ironlake_compute_clocks(&crtc->base, crtc_state, &clock,
de13a2e3 8870 &has_reduced_clock, &reduced_clock);
190f68c5 8871 if (!ok && !crtc_state->clock_set) {
de13a2e3
PZ
8872 DRM_ERROR("Couldn't find PLL settings for mode!\n");
8873 return -EINVAL;
79e53945 8874 }
f47709a9 8875 /* Compat-code for transition, will disappear. */
190f68c5
ACO
8876 if (!crtc_state->clock_set) {
8877 crtc_state->dpll.n = clock.n;
8878 crtc_state->dpll.m1 = clock.m1;
8879 crtc_state->dpll.m2 = clock.m2;
8880 crtc_state->dpll.p1 = clock.p1;
8881 crtc_state->dpll.p2 = clock.p2;
f47709a9 8882 }
79e53945 8883
5dc5298b 8884 /* CPU eDP is the only output that doesn't need a PCH PLL of its own. */
190f68c5
ACO
8885 if (crtc_state->has_pch_encoder) {
8886 fp = i9xx_dpll_compute_fp(&crtc_state->dpll);
cbbab5bd 8887 if (has_reduced_clock)
7429e9d4 8888 fp2 = i9xx_dpll_compute_fp(&reduced_clock);
cbbab5bd 8889
190f68c5 8890 dpll = ironlake_compute_dpll(crtc, crtc_state,
cbbab5bd
DV
8891 &fp, &reduced_clock,
8892 has_reduced_clock ? &fp2 : NULL);
8893
190f68c5
ACO
8894 crtc_state->dpll_hw_state.dpll = dpll;
8895 crtc_state->dpll_hw_state.fp0 = fp;
66e985c0 8896 if (has_reduced_clock)
190f68c5 8897 crtc_state->dpll_hw_state.fp1 = fp2;
66e985c0 8898 else
190f68c5 8899 crtc_state->dpll_hw_state.fp1 = fp;
66e985c0 8900
190f68c5 8901 pll = intel_get_shared_dpll(crtc, crtc_state);
ee7b9f93 8902 if (pll == NULL) {
84f44ce7 8903 DRM_DEBUG_DRIVER("failed to find PLL for pipe %c\n",
c7653199 8904 pipe_name(crtc->pipe));
4b645f14
JB
8905 return -EINVAL;
8906 }
3fb37703 8907 }
79e53945 8908
ab585dea 8909 if (is_lvds && has_reduced_clock)
c7653199 8910 crtc->lowfreq_avail = true;
bcd644e0 8911 else
c7653199 8912 crtc->lowfreq_avail = false;
e2b78267 8913
c8f7a0db 8914 return 0;
79e53945
JB
8915}
8916
eb14cb74
VS
8917static void intel_pch_transcoder_get_m_n(struct intel_crtc *crtc,
8918 struct intel_link_m_n *m_n)
8919{
8920 struct drm_device *dev = crtc->base.dev;
8921 struct drm_i915_private *dev_priv = dev->dev_private;
8922 enum pipe pipe = crtc->pipe;
8923
8924 m_n->link_m = I915_READ(PCH_TRANS_LINK_M1(pipe));
8925 m_n->link_n = I915_READ(PCH_TRANS_LINK_N1(pipe));
8926 m_n->gmch_m = I915_READ(PCH_TRANS_DATA_M1(pipe))
8927 & ~TU_SIZE_MASK;
8928 m_n->gmch_n = I915_READ(PCH_TRANS_DATA_N1(pipe));
8929 m_n->tu = ((I915_READ(PCH_TRANS_DATA_M1(pipe))
8930 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
8931}
8932
8933static void intel_cpu_transcoder_get_m_n(struct intel_crtc *crtc,
8934 enum transcoder transcoder,
b95af8be
VK
8935 struct intel_link_m_n *m_n,
8936 struct intel_link_m_n *m2_n2)
72419203
DV
8937{
8938 struct drm_device *dev = crtc->base.dev;
8939 struct drm_i915_private *dev_priv = dev->dev_private;
eb14cb74 8940 enum pipe pipe = crtc->pipe;
72419203 8941
eb14cb74
VS
8942 if (INTEL_INFO(dev)->gen >= 5) {
8943 m_n->link_m = I915_READ(PIPE_LINK_M1(transcoder));
8944 m_n->link_n = I915_READ(PIPE_LINK_N1(transcoder));
8945 m_n->gmch_m = I915_READ(PIPE_DATA_M1(transcoder))
8946 & ~TU_SIZE_MASK;
8947 m_n->gmch_n = I915_READ(PIPE_DATA_N1(transcoder));
8948 m_n->tu = ((I915_READ(PIPE_DATA_M1(transcoder))
8949 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
b95af8be
VK
8950 /* Read M2_N2 registers only for gen < 8 (M2_N2 available for
8951 * gen < 8) and if DRRS is supported (to make sure the
8952 * registers are not unnecessarily read).
8953 */
8954 if (m2_n2 && INTEL_INFO(dev)->gen < 8 &&
6e3c9717 8955 crtc->config->has_drrs) {
b95af8be
VK
8956 m2_n2->link_m = I915_READ(PIPE_LINK_M2(transcoder));
8957 m2_n2->link_n = I915_READ(PIPE_LINK_N2(transcoder));
8958 m2_n2->gmch_m = I915_READ(PIPE_DATA_M2(transcoder))
8959 & ~TU_SIZE_MASK;
8960 m2_n2->gmch_n = I915_READ(PIPE_DATA_N2(transcoder));
8961 m2_n2->tu = ((I915_READ(PIPE_DATA_M2(transcoder))
8962 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
8963 }
eb14cb74
VS
8964 } else {
8965 m_n->link_m = I915_READ(PIPE_LINK_M_G4X(pipe));
8966 m_n->link_n = I915_READ(PIPE_LINK_N_G4X(pipe));
8967 m_n->gmch_m = I915_READ(PIPE_DATA_M_G4X(pipe))
8968 & ~TU_SIZE_MASK;
8969 m_n->gmch_n = I915_READ(PIPE_DATA_N_G4X(pipe));
8970 m_n->tu = ((I915_READ(PIPE_DATA_M_G4X(pipe))
8971 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
8972 }
8973}
8974
8975void intel_dp_get_m_n(struct intel_crtc *crtc,
5cec258b 8976 struct intel_crtc_state *pipe_config)
eb14cb74 8977{
681a8504 8978 if (pipe_config->has_pch_encoder)
eb14cb74
VS
8979 intel_pch_transcoder_get_m_n(crtc, &pipe_config->dp_m_n);
8980 else
8981 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
b95af8be
VK
8982 &pipe_config->dp_m_n,
8983 &pipe_config->dp_m2_n2);
eb14cb74 8984}
72419203 8985
eb14cb74 8986static void ironlake_get_fdi_m_n_config(struct intel_crtc *crtc,
5cec258b 8987 struct intel_crtc_state *pipe_config)
eb14cb74
VS
8988{
8989 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
b95af8be 8990 &pipe_config->fdi_m_n, NULL);
72419203
DV
8991}
8992
bd2e244f 8993static void skylake_get_pfit_config(struct intel_crtc *crtc,
5cec258b 8994 struct intel_crtc_state *pipe_config)
bd2e244f
JB
8995{
8996 struct drm_device *dev = crtc->base.dev;
8997 struct drm_i915_private *dev_priv = dev->dev_private;
a1b2278e
CK
8998 struct intel_crtc_scaler_state *scaler_state = &pipe_config->scaler_state;
8999 uint32_t ps_ctrl = 0;
9000 int id = -1;
9001 int i;
bd2e244f 9002
a1b2278e
CK
9003 /* find scaler attached to this pipe */
9004 for (i = 0; i < crtc->num_scalers; i++) {
9005 ps_ctrl = I915_READ(SKL_PS_CTRL(crtc->pipe, i));
9006 if (ps_ctrl & PS_SCALER_EN && !(ps_ctrl & PS_PLANE_SEL_MASK)) {
9007 id = i;
9008 pipe_config->pch_pfit.enabled = true;
9009 pipe_config->pch_pfit.pos = I915_READ(SKL_PS_WIN_POS(crtc->pipe, i));
9010 pipe_config->pch_pfit.size = I915_READ(SKL_PS_WIN_SZ(crtc->pipe, i));
9011 break;
9012 }
9013 }
bd2e244f 9014
a1b2278e
CK
9015 scaler_state->scaler_id = id;
9016 if (id >= 0) {
9017 scaler_state->scaler_users |= (1 << SKL_CRTC_INDEX);
9018 } else {
9019 scaler_state->scaler_users &= ~(1 << SKL_CRTC_INDEX);
bd2e244f
JB
9020 }
9021}
9022
5724dbd1
DL
9023static void
9024skylake_get_initial_plane_config(struct intel_crtc *crtc,
9025 struct intel_initial_plane_config *plane_config)
bc8d7dff
DL
9026{
9027 struct drm_device *dev = crtc->base.dev;
9028 struct drm_i915_private *dev_priv = dev->dev_private;
40f46283 9029 u32 val, base, offset, stride_mult, tiling;
bc8d7dff
DL
9030 int pipe = crtc->pipe;
9031 int fourcc, pixel_format;
6761dd31 9032 unsigned int aligned_height;
bc8d7dff 9033 struct drm_framebuffer *fb;
1b842c89 9034 struct intel_framebuffer *intel_fb;
bc8d7dff 9035
d9806c9f 9036 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
1b842c89 9037 if (!intel_fb) {
bc8d7dff
DL
9038 DRM_DEBUG_KMS("failed to alloc fb\n");
9039 return;
9040 }
9041
1b842c89
DL
9042 fb = &intel_fb->base;
9043
bc8d7dff 9044 val = I915_READ(PLANE_CTL(pipe, 0));
42a7b088
DL
9045 if (!(val & PLANE_CTL_ENABLE))
9046 goto error;
9047
bc8d7dff
DL
9048 pixel_format = val & PLANE_CTL_FORMAT_MASK;
9049 fourcc = skl_format_to_fourcc(pixel_format,
9050 val & PLANE_CTL_ORDER_RGBX,
9051 val & PLANE_CTL_ALPHA_MASK);
9052 fb->pixel_format = fourcc;
9053 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
9054
40f46283
DL
9055 tiling = val & PLANE_CTL_TILED_MASK;
9056 switch (tiling) {
9057 case PLANE_CTL_TILED_LINEAR:
9058 fb->modifier[0] = DRM_FORMAT_MOD_NONE;
9059 break;
9060 case PLANE_CTL_TILED_X:
9061 plane_config->tiling = I915_TILING_X;
9062 fb->modifier[0] = I915_FORMAT_MOD_X_TILED;
9063 break;
9064 case PLANE_CTL_TILED_Y:
9065 fb->modifier[0] = I915_FORMAT_MOD_Y_TILED;
9066 break;
9067 case PLANE_CTL_TILED_YF:
9068 fb->modifier[0] = I915_FORMAT_MOD_Yf_TILED;
9069 break;
9070 default:
9071 MISSING_CASE(tiling);
9072 goto error;
9073 }
9074
bc8d7dff
DL
9075 base = I915_READ(PLANE_SURF(pipe, 0)) & 0xfffff000;
9076 plane_config->base = base;
9077
9078 offset = I915_READ(PLANE_OFFSET(pipe, 0));
9079
9080 val = I915_READ(PLANE_SIZE(pipe, 0));
9081 fb->height = ((val >> 16) & 0xfff) + 1;
9082 fb->width = ((val >> 0) & 0x1fff) + 1;
9083
9084 val = I915_READ(PLANE_STRIDE(pipe, 0));
40f46283
DL
9085 stride_mult = intel_fb_stride_alignment(dev, fb->modifier[0],
9086 fb->pixel_format);
bc8d7dff
DL
9087 fb->pitches[0] = (val & 0x3ff) * stride_mult;
9088
9089 aligned_height = intel_fb_align_height(dev, fb->height,
091df6cb
DV
9090 fb->pixel_format,
9091 fb->modifier[0]);
bc8d7dff 9092
f37b5c2b 9093 plane_config->size = fb->pitches[0] * aligned_height;
bc8d7dff
DL
9094
9095 DRM_DEBUG_KMS("pipe %c with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
9096 pipe_name(pipe), fb->width, fb->height,
9097 fb->bits_per_pixel, base, fb->pitches[0],
9098 plane_config->size);
9099
2d14030b 9100 plane_config->fb = intel_fb;
bc8d7dff
DL
9101 return;
9102
9103error:
9104 kfree(fb);
9105}
9106
2fa2fe9a 9107static void ironlake_get_pfit_config(struct intel_crtc *crtc,
5cec258b 9108 struct intel_crtc_state *pipe_config)
2fa2fe9a
DV
9109{
9110 struct drm_device *dev = crtc->base.dev;
9111 struct drm_i915_private *dev_priv = dev->dev_private;
9112 uint32_t tmp;
9113
9114 tmp = I915_READ(PF_CTL(crtc->pipe));
9115
9116 if (tmp & PF_ENABLE) {
fd4daa9c 9117 pipe_config->pch_pfit.enabled = true;
2fa2fe9a
DV
9118 pipe_config->pch_pfit.pos = I915_READ(PF_WIN_POS(crtc->pipe));
9119 pipe_config->pch_pfit.size = I915_READ(PF_WIN_SZ(crtc->pipe));
cb8b2a30
DV
9120
9121 /* We currently do not free assignements of panel fitters on
9122 * ivb/hsw (since we don't use the higher upscaling modes which
9123 * differentiates them) so just WARN about this case for now. */
9124 if (IS_GEN7(dev)) {
9125 WARN_ON((tmp & PF_PIPE_SEL_MASK_IVB) !=
9126 PF_PIPE_SEL_IVB(crtc->pipe));
9127 }
2fa2fe9a 9128 }
79e53945
JB
9129}
9130
5724dbd1
DL
9131static void
9132ironlake_get_initial_plane_config(struct intel_crtc *crtc,
9133 struct intel_initial_plane_config *plane_config)
4c6baa59
JB
9134{
9135 struct drm_device *dev = crtc->base.dev;
9136 struct drm_i915_private *dev_priv = dev->dev_private;
9137 u32 val, base, offset;
aeee5a49 9138 int pipe = crtc->pipe;
4c6baa59 9139 int fourcc, pixel_format;
6761dd31 9140 unsigned int aligned_height;
b113d5ee 9141 struct drm_framebuffer *fb;
1b842c89 9142 struct intel_framebuffer *intel_fb;
4c6baa59 9143
42a7b088
DL
9144 val = I915_READ(DSPCNTR(pipe));
9145 if (!(val & DISPLAY_PLANE_ENABLE))
9146 return;
9147
d9806c9f 9148 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
1b842c89 9149 if (!intel_fb) {
4c6baa59
JB
9150 DRM_DEBUG_KMS("failed to alloc fb\n");
9151 return;
9152 }
9153
1b842c89
DL
9154 fb = &intel_fb->base;
9155
18c5247e
DV
9156 if (INTEL_INFO(dev)->gen >= 4) {
9157 if (val & DISPPLANE_TILED) {
49af449b 9158 plane_config->tiling = I915_TILING_X;
18c5247e
DV
9159 fb->modifier[0] = I915_FORMAT_MOD_X_TILED;
9160 }
9161 }
4c6baa59
JB
9162
9163 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
b35d63fa 9164 fourcc = i9xx_format_to_fourcc(pixel_format);
b113d5ee
DL
9165 fb->pixel_format = fourcc;
9166 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
4c6baa59 9167
aeee5a49 9168 base = I915_READ(DSPSURF(pipe)) & 0xfffff000;
4c6baa59 9169 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
aeee5a49 9170 offset = I915_READ(DSPOFFSET(pipe));
4c6baa59 9171 } else {
49af449b 9172 if (plane_config->tiling)
aeee5a49 9173 offset = I915_READ(DSPTILEOFF(pipe));
4c6baa59 9174 else
aeee5a49 9175 offset = I915_READ(DSPLINOFF(pipe));
4c6baa59
JB
9176 }
9177 plane_config->base = base;
9178
9179 val = I915_READ(PIPESRC(pipe));
b113d5ee
DL
9180 fb->width = ((val >> 16) & 0xfff) + 1;
9181 fb->height = ((val >> 0) & 0xfff) + 1;
4c6baa59
JB
9182
9183 val = I915_READ(DSPSTRIDE(pipe));
b113d5ee 9184 fb->pitches[0] = val & 0xffffffc0;
4c6baa59 9185
b113d5ee 9186 aligned_height = intel_fb_align_height(dev, fb->height,
091df6cb
DV
9187 fb->pixel_format,
9188 fb->modifier[0]);
4c6baa59 9189
f37b5c2b 9190 plane_config->size = fb->pitches[0] * aligned_height;
4c6baa59 9191
2844a921
DL
9192 DRM_DEBUG_KMS("pipe %c with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
9193 pipe_name(pipe), fb->width, fb->height,
9194 fb->bits_per_pixel, base, fb->pitches[0],
9195 plane_config->size);
b113d5ee 9196
2d14030b 9197 plane_config->fb = intel_fb;
4c6baa59
JB
9198}
9199
0e8ffe1b 9200static bool ironlake_get_pipe_config(struct intel_crtc *crtc,
5cec258b 9201 struct intel_crtc_state *pipe_config)
0e8ffe1b
DV
9202{
9203 struct drm_device *dev = crtc->base.dev;
9204 struct drm_i915_private *dev_priv = dev->dev_private;
9205 uint32_t tmp;
9206
f458ebbc
DV
9207 if (!intel_display_power_is_enabled(dev_priv,
9208 POWER_DOMAIN_PIPE(crtc->pipe)))
930e8c9e
PZ
9209 return false;
9210
e143a21c 9211 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
c0d43d62 9212 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
eccb140b 9213
0e8ffe1b
DV
9214 tmp = I915_READ(PIPECONF(crtc->pipe));
9215 if (!(tmp & PIPECONF_ENABLE))
9216 return false;
9217
42571aef
VS
9218 switch (tmp & PIPECONF_BPC_MASK) {
9219 case PIPECONF_6BPC:
9220 pipe_config->pipe_bpp = 18;
9221 break;
9222 case PIPECONF_8BPC:
9223 pipe_config->pipe_bpp = 24;
9224 break;
9225 case PIPECONF_10BPC:
9226 pipe_config->pipe_bpp = 30;
9227 break;
9228 case PIPECONF_12BPC:
9229 pipe_config->pipe_bpp = 36;
9230 break;
9231 default:
9232 break;
9233 }
9234
b5a9fa09
DV
9235 if (tmp & PIPECONF_COLOR_RANGE_SELECT)
9236 pipe_config->limited_color_range = true;
9237
ab9412ba 9238 if (I915_READ(PCH_TRANSCONF(crtc->pipe)) & TRANS_ENABLE) {
66e985c0
DV
9239 struct intel_shared_dpll *pll;
9240
88adfff1
DV
9241 pipe_config->has_pch_encoder = true;
9242
627eb5a3
DV
9243 tmp = I915_READ(FDI_RX_CTL(crtc->pipe));
9244 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
9245 FDI_DP_PORT_WIDTH_SHIFT) + 1;
72419203
DV
9246
9247 ironlake_get_fdi_m_n_config(crtc, pipe_config);
6c49f241 9248
c0d43d62 9249 if (HAS_PCH_IBX(dev_priv->dev)) {
d94ab068
DV
9250 pipe_config->shared_dpll =
9251 (enum intel_dpll_id) crtc->pipe;
c0d43d62
DV
9252 } else {
9253 tmp = I915_READ(PCH_DPLL_SEL);
9254 if (tmp & TRANS_DPLLB_SEL(crtc->pipe))
9255 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_B;
9256 else
9257 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_A;
9258 }
66e985c0
DV
9259
9260 pll = &dev_priv->shared_dplls[pipe_config->shared_dpll];
9261
9262 WARN_ON(!pll->get_hw_state(dev_priv, pll,
9263 &pipe_config->dpll_hw_state));
c93f54cf
DV
9264
9265 tmp = pipe_config->dpll_hw_state.dpll;
9266 pipe_config->pixel_multiplier =
9267 ((tmp & PLL_REF_SDVO_HDMI_MULTIPLIER_MASK)
9268 >> PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT) + 1;
18442d08
VS
9269
9270 ironlake_pch_clock_get(crtc, pipe_config);
6c49f241
DV
9271 } else {
9272 pipe_config->pixel_multiplier = 1;
627eb5a3
DV
9273 }
9274
1bd1bd80
DV
9275 intel_get_pipe_timings(crtc, pipe_config);
9276
2fa2fe9a
DV
9277 ironlake_get_pfit_config(crtc, pipe_config);
9278
0e8ffe1b
DV
9279 return true;
9280}
9281
be256dc7
PZ
9282static void assert_can_disable_lcpll(struct drm_i915_private *dev_priv)
9283{
9284 struct drm_device *dev = dev_priv->dev;
be256dc7 9285 struct intel_crtc *crtc;
be256dc7 9286
d3fcc808 9287 for_each_intel_crtc(dev, crtc)
e2c719b7 9288 I915_STATE_WARN(crtc->active, "CRTC for pipe %c enabled\n",
be256dc7
PZ
9289 pipe_name(crtc->pipe));
9290
e2c719b7
RC
9291 I915_STATE_WARN(I915_READ(HSW_PWR_WELL_DRIVER), "Power well on\n");
9292 I915_STATE_WARN(I915_READ(SPLL_CTL) & SPLL_PLL_ENABLE, "SPLL enabled\n");
9293 I915_STATE_WARN(I915_READ(WRPLL_CTL1) & WRPLL_PLL_ENABLE, "WRPLL1 enabled\n");
9294 I915_STATE_WARN(I915_READ(WRPLL_CTL2) & WRPLL_PLL_ENABLE, "WRPLL2 enabled\n");
9295 I915_STATE_WARN(I915_READ(PCH_PP_STATUS) & PP_ON, "Panel power on\n");
9296 I915_STATE_WARN(I915_READ(BLC_PWM_CPU_CTL2) & BLM_PWM_ENABLE,
be256dc7 9297 "CPU PWM1 enabled\n");
c5107b87 9298 if (IS_HASWELL(dev))
e2c719b7 9299 I915_STATE_WARN(I915_READ(HSW_BLC_PWM2_CTL) & BLM_PWM_ENABLE,
c5107b87 9300 "CPU PWM2 enabled\n");
e2c719b7 9301 I915_STATE_WARN(I915_READ(BLC_PWM_PCH_CTL1) & BLM_PCH_PWM_ENABLE,
be256dc7 9302 "PCH PWM1 enabled\n");
e2c719b7 9303 I915_STATE_WARN(I915_READ(UTIL_PIN_CTL) & UTIL_PIN_ENABLE,
be256dc7 9304 "Utility pin enabled\n");
e2c719b7 9305 I915_STATE_WARN(I915_READ(PCH_GTC_CTL) & PCH_GTC_ENABLE, "PCH GTC enabled\n");
be256dc7 9306
9926ada1
PZ
9307 /*
9308 * In theory we can still leave IRQs enabled, as long as only the HPD
9309 * interrupts remain enabled. We used to check for that, but since it's
9310 * gen-specific and since we only disable LCPLL after we fully disable
9311 * the interrupts, the check below should be enough.
9312 */
e2c719b7 9313 I915_STATE_WARN(intel_irqs_enabled(dev_priv), "IRQs enabled\n");
be256dc7
PZ
9314}
9315
9ccd5aeb
PZ
9316static uint32_t hsw_read_dcomp(struct drm_i915_private *dev_priv)
9317{
9318 struct drm_device *dev = dev_priv->dev;
9319
9320 if (IS_HASWELL(dev))
9321 return I915_READ(D_COMP_HSW);
9322 else
9323 return I915_READ(D_COMP_BDW);
9324}
9325
3c4c9b81
PZ
9326static void hsw_write_dcomp(struct drm_i915_private *dev_priv, uint32_t val)
9327{
9328 struct drm_device *dev = dev_priv->dev;
9329
9330 if (IS_HASWELL(dev)) {
9331 mutex_lock(&dev_priv->rps.hw_lock);
9332 if (sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_D_COMP,
9333 val))
f475dadf 9334 DRM_ERROR("Failed to write to D_COMP\n");
3c4c9b81
PZ
9335 mutex_unlock(&dev_priv->rps.hw_lock);
9336 } else {
9ccd5aeb
PZ
9337 I915_WRITE(D_COMP_BDW, val);
9338 POSTING_READ(D_COMP_BDW);
3c4c9b81 9339 }
be256dc7
PZ
9340}
9341
9342/*
9343 * This function implements pieces of two sequences from BSpec:
9344 * - Sequence for display software to disable LCPLL
9345 * - Sequence for display software to allow package C8+
9346 * The steps implemented here are just the steps that actually touch the LCPLL
9347 * register. Callers should take care of disabling all the display engine
9348 * functions, doing the mode unset, fixing interrupts, etc.
9349 */
6ff58d53
PZ
9350static void hsw_disable_lcpll(struct drm_i915_private *dev_priv,
9351 bool switch_to_fclk, bool allow_power_down)
be256dc7
PZ
9352{
9353 uint32_t val;
9354
9355 assert_can_disable_lcpll(dev_priv);
9356
9357 val = I915_READ(LCPLL_CTL);
9358
9359 if (switch_to_fclk) {
9360 val |= LCPLL_CD_SOURCE_FCLK;
9361 I915_WRITE(LCPLL_CTL, val);
9362
9363 if (wait_for_atomic_us(I915_READ(LCPLL_CTL) &
9364 LCPLL_CD_SOURCE_FCLK_DONE, 1))
9365 DRM_ERROR("Switching to FCLK failed\n");
9366
9367 val = I915_READ(LCPLL_CTL);
9368 }
9369
9370 val |= LCPLL_PLL_DISABLE;
9371 I915_WRITE(LCPLL_CTL, val);
9372 POSTING_READ(LCPLL_CTL);
9373
9374 if (wait_for((I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK) == 0, 1))
9375 DRM_ERROR("LCPLL still locked\n");
9376
9ccd5aeb 9377 val = hsw_read_dcomp(dev_priv);
be256dc7 9378 val |= D_COMP_COMP_DISABLE;
3c4c9b81 9379 hsw_write_dcomp(dev_priv, val);
be256dc7
PZ
9380 ndelay(100);
9381
9ccd5aeb
PZ
9382 if (wait_for((hsw_read_dcomp(dev_priv) & D_COMP_RCOMP_IN_PROGRESS) == 0,
9383 1))
be256dc7
PZ
9384 DRM_ERROR("D_COMP RCOMP still in progress\n");
9385
9386 if (allow_power_down) {
9387 val = I915_READ(LCPLL_CTL);
9388 val |= LCPLL_POWER_DOWN_ALLOW;
9389 I915_WRITE(LCPLL_CTL, val);
9390 POSTING_READ(LCPLL_CTL);
9391 }
9392}
9393
9394/*
9395 * Fully restores LCPLL, disallowing power down and switching back to LCPLL
9396 * source.
9397 */
6ff58d53 9398static void hsw_restore_lcpll(struct drm_i915_private *dev_priv)
be256dc7
PZ
9399{
9400 uint32_t val;
9401
9402 val = I915_READ(LCPLL_CTL);
9403
9404 if ((val & (LCPLL_PLL_LOCK | LCPLL_PLL_DISABLE | LCPLL_CD_SOURCE_FCLK |
9405 LCPLL_POWER_DOWN_ALLOW)) == LCPLL_PLL_LOCK)
9406 return;
9407
a8a8bd54
PZ
9408 /*
9409 * Make sure we're not on PC8 state before disabling PC8, otherwise
9410 * we'll hang the machine. To prevent PC8 state, just enable force_wake.
a8a8bd54 9411 */
59bad947 9412 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
215733fa 9413
be256dc7
PZ
9414 if (val & LCPLL_POWER_DOWN_ALLOW) {
9415 val &= ~LCPLL_POWER_DOWN_ALLOW;
9416 I915_WRITE(LCPLL_CTL, val);
35d8f2eb 9417 POSTING_READ(LCPLL_CTL);
be256dc7
PZ
9418 }
9419
9ccd5aeb 9420 val = hsw_read_dcomp(dev_priv);
be256dc7
PZ
9421 val |= D_COMP_COMP_FORCE;
9422 val &= ~D_COMP_COMP_DISABLE;
3c4c9b81 9423 hsw_write_dcomp(dev_priv, val);
be256dc7
PZ
9424
9425 val = I915_READ(LCPLL_CTL);
9426 val &= ~LCPLL_PLL_DISABLE;
9427 I915_WRITE(LCPLL_CTL, val);
9428
9429 if (wait_for(I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK, 5))
9430 DRM_ERROR("LCPLL not locked yet\n");
9431
9432 if (val & LCPLL_CD_SOURCE_FCLK) {
9433 val = I915_READ(LCPLL_CTL);
9434 val &= ~LCPLL_CD_SOURCE_FCLK;
9435 I915_WRITE(LCPLL_CTL, val);
9436
9437 if (wait_for_atomic_us((I915_READ(LCPLL_CTL) &
9438 LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
9439 DRM_ERROR("Switching back to LCPLL failed\n");
9440 }
215733fa 9441
59bad947 9442 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
b6283055 9443 intel_update_cdclk(dev_priv->dev);
be256dc7
PZ
9444}
9445
765dab67
PZ
9446/*
9447 * Package states C8 and deeper are really deep PC states that can only be
9448 * reached when all the devices on the system allow it, so even if the graphics
9449 * device allows PC8+, it doesn't mean the system will actually get to these
9450 * states. Our driver only allows PC8+ when going into runtime PM.
9451 *
9452 * The requirements for PC8+ are that all the outputs are disabled, the power
9453 * well is disabled and most interrupts are disabled, and these are also
9454 * requirements for runtime PM. When these conditions are met, we manually do
9455 * the other conditions: disable the interrupts, clocks and switch LCPLL refclk
9456 * to Fclk. If we're in PC8+ and we get an non-hotplug interrupt, we can hard
9457 * hang the machine.
9458 *
9459 * When we really reach PC8 or deeper states (not just when we allow it) we lose
9460 * the state of some registers, so when we come back from PC8+ we need to
9461 * restore this state. We don't get into PC8+ if we're not in RC6, so we don't
9462 * need to take care of the registers kept by RC6. Notice that this happens even
9463 * if we don't put the device in PCI D3 state (which is what currently happens
9464 * because of the runtime PM support).
9465 *
9466 * For more, read "Display Sequences for Package C8" on the hardware
9467 * documentation.
9468 */
a14cb6fc 9469void hsw_enable_pc8(struct drm_i915_private *dev_priv)
c67a470b 9470{
c67a470b
PZ
9471 struct drm_device *dev = dev_priv->dev;
9472 uint32_t val;
9473
c67a470b
PZ
9474 DRM_DEBUG_KMS("Enabling package C8+\n");
9475
c2699524 9476 if (HAS_PCH_LPT_LP(dev)) {
c67a470b
PZ
9477 val = I915_READ(SOUTH_DSPCLK_GATE_D);
9478 val &= ~PCH_LP_PARTITION_LEVEL_DISABLE;
9479 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
9480 }
9481
9482 lpt_disable_clkout_dp(dev);
c67a470b
PZ
9483 hsw_disable_lcpll(dev_priv, true, true);
9484}
9485
a14cb6fc 9486void hsw_disable_pc8(struct drm_i915_private *dev_priv)
c67a470b
PZ
9487{
9488 struct drm_device *dev = dev_priv->dev;
9489 uint32_t val;
9490
c67a470b
PZ
9491 DRM_DEBUG_KMS("Disabling package C8+\n");
9492
9493 hsw_restore_lcpll(dev_priv);
c67a470b
PZ
9494 lpt_init_pch_refclk(dev);
9495
c2699524 9496 if (HAS_PCH_LPT_LP(dev)) {
c67a470b
PZ
9497 val = I915_READ(SOUTH_DSPCLK_GATE_D);
9498 val |= PCH_LP_PARTITION_LEVEL_DISABLE;
9499 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
9500 }
9501
9502 intel_prepare_ddi(dev);
c67a470b
PZ
9503}
9504
27c329ed 9505static void broxton_modeset_commit_cdclk(struct drm_atomic_state *old_state)
f8437dd1 9506{
a821fc46 9507 struct drm_device *dev = old_state->dev;
27c329ed 9508 unsigned int req_cdclk = to_intel_atomic_state(old_state)->cdclk;
f8437dd1 9509
27c329ed 9510 broxton_set_cdclk(dev, req_cdclk);
f8437dd1
VK
9511}
9512
b432e5cf 9513/* compute the max rate for new configuration */
27c329ed 9514static int ilk_max_pixel_rate(struct drm_atomic_state *state)
b432e5cf 9515{
b432e5cf 9516 struct intel_crtc *intel_crtc;
27c329ed 9517 struct intel_crtc_state *crtc_state;
b432e5cf 9518 int max_pixel_rate = 0;
b432e5cf 9519
27c329ed
ML
9520 for_each_intel_crtc(state->dev, intel_crtc) {
9521 int pixel_rate;
9522
9523 crtc_state = intel_atomic_get_crtc_state(state, intel_crtc);
9524 if (IS_ERR(crtc_state))
9525 return PTR_ERR(crtc_state);
9526
9527 if (!crtc_state->base.enable)
b432e5cf
VS
9528 continue;
9529
27c329ed 9530 pixel_rate = ilk_pipe_pixel_rate(crtc_state);
b432e5cf
VS
9531
9532 /* pixel rate mustn't exceed 95% of cdclk with IPS on BDW */
27c329ed 9533 if (IS_BROADWELL(state->dev) && crtc_state->ips_enabled)
b432e5cf
VS
9534 pixel_rate = DIV_ROUND_UP(pixel_rate * 100, 95);
9535
9536 max_pixel_rate = max(max_pixel_rate, pixel_rate);
9537 }
9538
9539 return max_pixel_rate;
9540}
9541
9542static void broadwell_set_cdclk(struct drm_device *dev, int cdclk)
9543{
9544 struct drm_i915_private *dev_priv = dev->dev_private;
9545 uint32_t val, data;
9546 int ret;
9547
9548 if (WARN((I915_READ(LCPLL_CTL) &
9549 (LCPLL_PLL_DISABLE | LCPLL_PLL_LOCK |
9550 LCPLL_CD_CLOCK_DISABLE | LCPLL_ROOT_CD_CLOCK_DISABLE |
9551 LCPLL_CD2X_CLOCK_DISABLE | LCPLL_POWER_DOWN_ALLOW |
9552 LCPLL_CD_SOURCE_FCLK)) != LCPLL_PLL_LOCK,
9553 "trying to change cdclk frequency with cdclk not enabled\n"))
9554 return;
9555
9556 mutex_lock(&dev_priv->rps.hw_lock);
9557 ret = sandybridge_pcode_write(dev_priv,
9558 BDW_PCODE_DISPLAY_FREQ_CHANGE_REQ, 0x0);
9559 mutex_unlock(&dev_priv->rps.hw_lock);
9560 if (ret) {
9561 DRM_ERROR("failed to inform pcode about cdclk change\n");
9562 return;
9563 }
9564
9565 val = I915_READ(LCPLL_CTL);
9566 val |= LCPLL_CD_SOURCE_FCLK;
9567 I915_WRITE(LCPLL_CTL, val);
9568
9569 if (wait_for_atomic_us(I915_READ(LCPLL_CTL) &
9570 LCPLL_CD_SOURCE_FCLK_DONE, 1))
9571 DRM_ERROR("Switching to FCLK failed\n");
9572
9573 val = I915_READ(LCPLL_CTL);
9574 val &= ~LCPLL_CLK_FREQ_MASK;
9575
9576 switch (cdclk) {
9577 case 450000:
9578 val |= LCPLL_CLK_FREQ_450;
9579 data = 0;
9580 break;
9581 case 540000:
9582 val |= LCPLL_CLK_FREQ_54O_BDW;
9583 data = 1;
9584 break;
9585 case 337500:
9586 val |= LCPLL_CLK_FREQ_337_5_BDW;
9587 data = 2;
9588 break;
9589 case 675000:
9590 val |= LCPLL_CLK_FREQ_675_BDW;
9591 data = 3;
9592 break;
9593 default:
9594 WARN(1, "invalid cdclk frequency\n");
9595 return;
9596 }
9597
9598 I915_WRITE(LCPLL_CTL, val);
9599
9600 val = I915_READ(LCPLL_CTL);
9601 val &= ~LCPLL_CD_SOURCE_FCLK;
9602 I915_WRITE(LCPLL_CTL, val);
9603
9604 if (wait_for_atomic_us((I915_READ(LCPLL_CTL) &
9605 LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
9606 DRM_ERROR("Switching back to LCPLL failed\n");
9607
9608 mutex_lock(&dev_priv->rps.hw_lock);
9609 sandybridge_pcode_write(dev_priv, HSW_PCODE_DE_WRITE_FREQ_REQ, data);
9610 mutex_unlock(&dev_priv->rps.hw_lock);
9611
9612 intel_update_cdclk(dev);
9613
9614 WARN(cdclk != dev_priv->cdclk_freq,
9615 "cdclk requested %d kHz but got %d kHz\n",
9616 cdclk, dev_priv->cdclk_freq);
9617}
9618
27c329ed 9619static int broadwell_modeset_calc_cdclk(struct drm_atomic_state *state)
b432e5cf 9620{
27c329ed
ML
9621 struct drm_i915_private *dev_priv = to_i915(state->dev);
9622 int max_pixclk = ilk_max_pixel_rate(state);
b432e5cf
VS
9623 int cdclk;
9624
9625 /*
9626 * FIXME should also account for plane ratio
9627 * once 64bpp pixel formats are supported.
9628 */
27c329ed 9629 if (max_pixclk > 540000)
b432e5cf 9630 cdclk = 675000;
27c329ed 9631 else if (max_pixclk > 450000)
b432e5cf 9632 cdclk = 540000;
27c329ed 9633 else if (max_pixclk > 337500)
b432e5cf
VS
9634 cdclk = 450000;
9635 else
9636 cdclk = 337500;
9637
9638 /*
9639 * FIXME move the cdclk caclulation to
9640 * compute_config() so we can fail gracegully.
9641 */
9642 if (cdclk > dev_priv->max_cdclk_freq) {
9643 DRM_ERROR("requested cdclk (%d kHz) exceeds max (%d kHz)\n",
9644 cdclk, dev_priv->max_cdclk_freq);
9645 cdclk = dev_priv->max_cdclk_freq;
9646 }
9647
27c329ed 9648 to_intel_atomic_state(state)->cdclk = cdclk;
b432e5cf
VS
9649
9650 return 0;
9651}
9652
27c329ed 9653static void broadwell_modeset_commit_cdclk(struct drm_atomic_state *old_state)
b432e5cf 9654{
27c329ed
ML
9655 struct drm_device *dev = old_state->dev;
9656 unsigned int req_cdclk = to_intel_atomic_state(old_state)->cdclk;
b432e5cf 9657
27c329ed 9658 broadwell_set_cdclk(dev, req_cdclk);
b432e5cf
VS
9659}
9660
190f68c5
ACO
9661static int haswell_crtc_compute_clock(struct intel_crtc *crtc,
9662 struct intel_crtc_state *crtc_state)
09b4ddf9 9663{
190f68c5 9664 if (!intel_ddi_pll_select(crtc, crtc_state))
6441ab5f 9665 return -EINVAL;
716c2e55 9666
c7653199 9667 crtc->lowfreq_avail = false;
644cef34 9668
c8f7a0db 9669 return 0;
79e53945
JB
9670}
9671
3760b59c
S
9672static void bxt_get_ddi_pll(struct drm_i915_private *dev_priv,
9673 enum port port,
9674 struct intel_crtc_state *pipe_config)
9675{
9676 switch (port) {
9677 case PORT_A:
9678 pipe_config->ddi_pll_sel = SKL_DPLL0;
9679 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL1;
9680 break;
9681 case PORT_B:
9682 pipe_config->ddi_pll_sel = SKL_DPLL1;
9683 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL2;
9684 break;
9685 case PORT_C:
9686 pipe_config->ddi_pll_sel = SKL_DPLL2;
9687 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL3;
9688 break;
9689 default:
9690 DRM_ERROR("Incorrect port type\n");
9691 }
9692}
9693
96b7dfb7
S
9694static void skylake_get_ddi_pll(struct drm_i915_private *dev_priv,
9695 enum port port,
5cec258b 9696 struct intel_crtc_state *pipe_config)
96b7dfb7 9697{
3148ade7 9698 u32 temp, dpll_ctl1;
96b7dfb7
S
9699
9700 temp = I915_READ(DPLL_CTRL2) & DPLL_CTRL2_DDI_CLK_SEL_MASK(port);
9701 pipe_config->ddi_pll_sel = temp >> (port * 3 + 1);
9702
9703 switch (pipe_config->ddi_pll_sel) {
3148ade7
DL
9704 case SKL_DPLL0:
9705 /*
9706 * On SKL the eDP DPLL (DPLL0 as we don't use SSC) is not part
9707 * of the shared DPLL framework and thus needs to be read out
9708 * separately
9709 */
9710 dpll_ctl1 = I915_READ(DPLL_CTRL1);
9711 pipe_config->dpll_hw_state.ctrl1 = dpll_ctl1 & 0x3f;
9712 break;
96b7dfb7
S
9713 case SKL_DPLL1:
9714 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL1;
9715 break;
9716 case SKL_DPLL2:
9717 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL2;
9718 break;
9719 case SKL_DPLL3:
9720 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL3;
9721 break;
96b7dfb7
S
9722 }
9723}
9724
7d2c8175
DL
9725static void haswell_get_ddi_pll(struct drm_i915_private *dev_priv,
9726 enum port port,
5cec258b 9727 struct intel_crtc_state *pipe_config)
7d2c8175
DL
9728{
9729 pipe_config->ddi_pll_sel = I915_READ(PORT_CLK_SEL(port));
9730
9731 switch (pipe_config->ddi_pll_sel) {
9732 case PORT_CLK_SEL_WRPLL1:
9733 pipe_config->shared_dpll = DPLL_ID_WRPLL1;
9734 break;
9735 case PORT_CLK_SEL_WRPLL2:
9736 pipe_config->shared_dpll = DPLL_ID_WRPLL2;
9737 break;
9738 }
9739}
9740
26804afd 9741static void haswell_get_ddi_port_state(struct intel_crtc *crtc,
5cec258b 9742 struct intel_crtc_state *pipe_config)
26804afd
DV
9743{
9744 struct drm_device *dev = crtc->base.dev;
9745 struct drm_i915_private *dev_priv = dev->dev_private;
d452c5b6 9746 struct intel_shared_dpll *pll;
26804afd
DV
9747 enum port port;
9748 uint32_t tmp;
9749
9750 tmp = I915_READ(TRANS_DDI_FUNC_CTL(pipe_config->cpu_transcoder));
9751
9752 port = (tmp & TRANS_DDI_PORT_MASK) >> TRANS_DDI_PORT_SHIFT;
9753
96b7dfb7
S
9754 if (IS_SKYLAKE(dev))
9755 skylake_get_ddi_pll(dev_priv, port, pipe_config);
3760b59c
S
9756 else if (IS_BROXTON(dev))
9757 bxt_get_ddi_pll(dev_priv, port, pipe_config);
96b7dfb7
S
9758 else
9759 haswell_get_ddi_pll(dev_priv, port, pipe_config);
9cd86933 9760
d452c5b6
DV
9761 if (pipe_config->shared_dpll >= 0) {
9762 pll = &dev_priv->shared_dplls[pipe_config->shared_dpll];
9763
9764 WARN_ON(!pll->get_hw_state(dev_priv, pll,
9765 &pipe_config->dpll_hw_state));
9766 }
9767
26804afd
DV
9768 /*
9769 * Haswell has only FDI/PCH transcoder A. It is which is connected to
9770 * DDI E. So just check whether this pipe is wired to DDI E and whether
9771 * the PCH transcoder is on.
9772 */
ca370455
DL
9773 if (INTEL_INFO(dev)->gen < 9 &&
9774 (port == PORT_E) && I915_READ(LPT_TRANSCONF) & TRANS_ENABLE) {
26804afd
DV
9775 pipe_config->has_pch_encoder = true;
9776
9777 tmp = I915_READ(FDI_RX_CTL(PIPE_A));
9778 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
9779 FDI_DP_PORT_WIDTH_SHIFT) + 1;
9780
9781 ironlake_get_fdi_m_n_config(crtc, pipe_config);
9782 }
9783}
9784
0e8ffe1b 9785static bool haswell_get_pipe_config(struct intel_crtc *crtc,
5cec258b 9786 struct intel_crtc_state *pipe_config)
0e8ffe1b
DV
9787{
9788 struct drm_device *dev = crtc->base.dev;
9789 struct drm_i915_private *dev_priv = dev->dev_private;
2fa2fe9a 9790 enum intel_display_power_domain pfit_domain;
0e8ffe1b
DV
9791 uint32_t tmp;
9792
f458ebbc 9793 if (!intel_display_power_is_enabled(dev_priv,
b5482bd0
ID
9794 POWER_DOMAIN_PIPE(crtc->pipe)))
9795 return false;
9796
e143a21c 9797 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
c0d43d62
DV
9798 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
9799
eccb140b
DV
9800 tmp = I915_READ(TRANS_DDI_FUNC_CTL(TRANSCODER_EDP));
9801 if (tmp & TRANS_DDI_FUNC_ENABLE) {
9802 enum pipe trans_edp_pipe;
9803 switch (tmp & TRANS_DDI_EDP_INPUT_MASK) {
9804 default:
9805 WARN(1, "unknown pipe linked to edp transcoder\n");
9806 case TRANS_DDI_EDP_INPUT_A_ONOFF:
9807 case TRANS_DDI_EDP_INPUT_A_ON:
9808 trans_edp_pipe = PIPE_A;
9809 break;
9810 case TRANS_DDI_EDP_INPUT_B_ONOFF:
9811 trans_edp_pipe = PIPE_B;
9812 break;
9813 case TRANS_DDI_EDP_INPUT_C_ONOFF:
9814 trans_edp_pipe = PIPE_C;
9815 break;
9816 }
9817
9818 if (trans_edp_pipe == crtc->pipe)
9819 pipe_config->cpu_transcoder = TRANSCODER_EDP;
9820 }
9821
f458ebbc 9822 if (!intel_display_power_is_enabled(dev_priv,
eccb140b 9823 POWER_DOMAIN_TRANSCODER(pipe_config->cpu_transcoder)))
2bfce950
PZ
9824 return false;
9825
eccb140b 9826 tmp = I915_READ(PIPECONF(pipe_config->cpu_transcoder));
0e8ffe1b
DV
9827 if (!(tmp & PIPECONF_ENABLE))
9828 return false;
9829
26804afd 9830 haswell_get_ddi_port_state(crtc, pipe_config);
627eb5a3 9831
1bd1bd80
DV
9832 intel_get_pipe_timings(crtc, pipe_config);
9833
a1b2278e
CK
9834 if (INTEL_INFO(dev)->gen >= 9) {
9835 skl_init_scalers(dev, crtc, pipe_config);
9836 }
9837
2fa2fe9a 9838 pfit_domain = POWER_DOMAIN_PIPE_PANEL_FITTER(crtc->pipe);
af99ceda
CK
9839
9840 if (INTEL_INFO(dev)->gen >= 9) {
9841 pipe_config->scaler_state.scaler_id = -1;
9842 pipe_config->scaler_state.scaler_users &= ~(1 << SKL_CRTC_INDEX);
9843 }
9844
bd2e244f 9845 if (intel_display_power_is_enabled(dev_priv, pfit_domain)) {
1c132b44 9846 if (INTEL_INFO(dev)->gen >= 9)
bd2e244f 9847 skylake_get_pfit_config(crtc, pipe_config);
ff6d9f55 9848 else
1c132b44 9849 ironlake_get_pfit_config(crtc, pipe_config);
bd2e244f 9850 }
88adfff1 9851
e59150dc
JB
9852 if (IS_HASWELL(dev))
9853 pipe_config->ips_enabled = hsw_crtc_supports_ips(crtc) &&
9854 (I915_READ(IPS_CTL) & IPS_ENABLE);
42db64ef 9855
ebb69c95
CT
9856 if (pipe_config->cpu_transcoder != TRANSCODER_EDP) {
9857 pipe_config->pixel_multiplier =
9858 I915_READ(PIPE_MULT(pipe_config->cpu_transcoder)) + 1;
9859 } else {
9860 pipe_config->pixel_multiplier = 1;
9861 }
6c49f241 9862
0e8ffe1b
DV
9863 return true;
9864}
9865
560b85bb
CW
9866static void i845_update_cursor(struct drm_crtc *crtc, u32 base)
9867{
9868 struct drm_device *dev = crtc->dev;
9869 struct drm_i915_private *dev_priv = dev->dev_private;
9870 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
dc41c154 9871 uint32_t cntl = 0, size = 0;
560b85bb 9872
dc41c154 9873 if (base) {
3dd512fb
MR
9874 unsigned int width = intel_crtc->base.cursor->state->crtc_w;
9875 unsigned int height = intel_crtc->base.cursor->state->crtc_h;
dc41c154
VS
9876 unsigned int stride = roundup_pow_of_two(width) * 4;
9877
9878 switch (stride) {
9879 default:
9880 WARN_ONCE(1, "Invalid cursor width/stride, width=%u, stride=%u\n",
9881 width, stride);
9882 stride = 256;
9883 /* fallthrough */
9884 case 256:
9885 case 512:
9886 case 1024:
9887 case 2048:
9888 break;
4b0e333e
CW
9889 }
9890
dc41c154
VS
9891 cntl |= CURSOR_ENABLE |
9892 CURSOR_GAMMA_ENABLE |
9893 CURSOR_FORMAT_ARGB |
9894 CURSOR_STRIDE(stride);
9895
9896 size = (height << 12) | width;
4b0e333e 9897 }
560b85bb 9898
dc41c154
VS
9899 if (intel_crtc->cursor_cntl != 0 &&
9900 (intel_crtc->cursor_base != base ||
9901 intel_crtc->cursor_size != size ||
9902 intel_crtc->cursor_cntl != cntl)) {
9903 /* On these chipsets we can only modify the base/size/stride
9904 * whilst the cursor is disabled.
9905 */
0b87c24e
VS
9906 I915_WRITE(CURCNTR(PIPE_A), 0);
9907 POSTING_READ(CURCNTR(PIPE_A));
dc41c154 9908 intel_crtc->cursor_cntl = 0;
4b0e333e 9909 }
560b85bb 9910
99d1f387 9911 if (intel_crtc->cursor_base != base) {
0b87c24e 9912 I915_WRITE(CURBASE(PIPE_A), base);
99d1f387
VS
9913 intel_crtc->cursor_base = base;
9914 }
4726e0b0 9915
dc41c154
VS
9916 if (intel_crtc->cursor_size != size) {
9917 I915_WRITE(CURSIZE, size);
9918 intel_crtc->cursor_size = size;
4b0e333e 9919 }
560b85bb 9920
4b0e333e 9921 if (intel_crtc->cursor_cntl != cntl) {
0b87c24e
VS
9922 I915_WRITE(CURCNTR(PIPE_A), cntl);
9923 POSTING_READ(CURCNTR(PIPE_A));
4b0e333e 9924 intel_crtc->cursor_cntl = cntl;
560b85bb 9925 }
560b85bb
CW
9926}
9927
560b85bb 9928static void i9xx_update_cursor(struct drm_crtc *crtc, u32 base)
65a21cd6
JB
9929{
9930 struct drm_device *dev = crtc->dev;
9931 struct drm_i915_private *dev_priv = dev->dev_private;
9932 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
9933 int pipe = intel_crtc->pipe;
4b0e333e
CW
9934 uint32_t cntl;
9935
9936 cntl = 0;
9937 if (base) {
9938 cntl = MCURSOR_GAMMA_ENABLE;
3dd512fb 9939 switch (intel_crtc->base.cursor->state->crtc_w) {
4726e0b0
SK
9940 case 64:
9941 cntl |= CURSOR_MODE_64_ARGB_AX;
9942 break;
9943 case 128:
9944 cntl |= CURSOR_MODE_128_ARGB_AX;
9945 break;
9946 case 256:
9947 cntl |= CURSOR_MODE_256_ARGB_AX;
9948 break;
9949 default:
3dd512fb 9950 MISSING_CASE(intel_crtc->base.cursor->state->crtc_w);
4726e0b0 9951 return;
65a21cd6 9952 }
4b0e333e 9953 cntl |= pipe << 28; /* Connect to correct pipe */
47bf17a7
VS
9954
9955 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
9956 cntl |= CURSOR_PIPE_CSC_ENABLE;
4b0e333e 9957 }
65a21cd6 9958
8e7d688b 9959 if (crtc->cursor->state->rotation == BIT(DRM_ROTATE_180))
4398ad45
VS
9960 cntl |= CURSOR_ROTATE_180;
9961
4b0e333e
CW
9962 if (intel_crtc->cursor_cntl != cntl) {
9963 I915_WRITE(CURCNTR(pipe), cntl);
9964 POSTING_READ(CURCNTR(pipe));
9965 intel_crtc->cursor_cntl = cntl;
65a21cd6 9966 }
4b0e333e 9967
65a21cd6 9968 /* and commit changes on next vblank */
5efb3e28
VS
9969 I915_WRITE(CURBASE(pipe), base);
9970 POSTING_READ(CURBASE(pipe));
99d1f387
VS
9971
9972 intel_crtc->cursor_base = base;
65a21cd6
JB
9973}
9974
cda4b7d3 9975/* If no-part of the cursor is visible on the framebuffer, then the GPU may hang... */
6b383a7f
CW
9976static void intel_crtc_update_cursor(struct drm_crtc *crtc,
9977 bool on)
cda4b7d3
CW
9978{
9979 struct drm_device *dev = crtc->dev;
9980 struct drm_i915_private *dev_priv = dev->dev_private;
9981 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
9982 int pipe = intel_crtc->pipe;
9b4101be
ML
9983 struct drm_plane_state *cursor_state = crtc->cursor->state;
9984 int x = cursor_state->crtc_x;
9985 int y = cursor_state->crtc_y;
d6e4db15 9986 u32 base = 0, pos = 0;
cda4b7d3 9987
d6e4db15 9988 if (on)
cda4b7d3 9989 base = intel_crtc->cursor_addr;
cda4b7d3 9990
6e3c9717 9991 if (x >= intel_crtc->config->pipe_src_w)
d6e4db15
VS
9992 base = 0;
9993
6e3c9717 9994 if (y >= intel_crtc->config->pipe_src_h)
cda4b7d3
CW
9995 base = 0;
9996
9997 if (x < 0) {
9b4101be 9998 if (x + cursor_state->crtc_w <= 0)
cda4b7d3
CW
9999 base = 0;
10000
10001 pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
10002 x = -x;
10003 }
10004 pos |= x << CURSOR_X_SHIFT;
10005
10006 if (y < 0) {
9b4101be 10007 if (y + cursor_state->crtc_h <= 0)
cda4b7d3
CW
10008 base = 0;
10009
10010 pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
10011 y = -y;
10012 }
10013 pos |= y << CURSOR_Y_SHIFT;
10014
4b0e333e 10015 if (base == 0 && intel_crtc->cursor_base == 0)
cda4b7d3
CW
10016 return;
10017
5efb3e28
VS
10018 I915_WRITE(CURPOS(pipe), pos);
10019
4398ad45
VS
10020 /* ILK+ do this automagically */
10021 if (HAS_GMCH_DISPLAY(dev) &&
8e7d688b 10022 crtc->cursor->state->rotation == BIT(DRM_ROTATE_180)) {
9b4101be
ML
10023 base += (cursor_state->crtc_h *
10024 cursor_state->crtc_w - 1) * 4;
4398ad45
VS
10025 }
10026
8ac54669 10027 if (IS_845G(dev) || IS_I865G(dev))
5efb3e28
VS
10028 i845_update_cursor(crtc, base);
10029 else
10030 i9xx_update_cursor(crtc, base);
cda4b7d3
CW
10031}
10032
dc41c154
VS
10033static bool cursor_size_ok(struct drm_device *dev,
10034 uint32_t width, uint32_t height)
10035{
10036 if (width == 0 || height == 0)
10037 return false;
10038
10039 /*
10040 * 845g/865g are special in that they are only limited by
10041 * the width of their cursors, the height is arbitrary up to
10042 * the precision of the register. Everything else requires
10043 * square cursors, limited to a few power-of-two sizes.
10044 */
10045 if (IS_845G(dev) || IS_I865G(dev)) {
10046 if ((width & 63) != 0)
10047 return false;
10048
10049 if (width > (IS_845G(dev) ? 64 : 512))
10050 return false;
10051
10052 if (height > 1023)
10053 return false;
10054 } else {
10055 switch (width | height) {
10056 case 256:
10057 case 128:
10058 if (IS_GEN2(dev))
10059 return false;
10060 case 64:
10061 break;
10062 default:
10063 return false;
10064 }
10065 }
10066
10067 return true;
10068}
10069
79e53945 10070static void intel_crtc_gamma_set(struct drm_crtc *crtc, u16 *red, u16 *green,
7203425a 10071 u16 *blue, uint32_t start, uint32_t size)
79e53945 10072{
7203425a 10073 int end = (start + size > 256) ? 256 : start + size, i;
79e53945 10074 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
79e53945 10075
7203425a 10076 for (i = start; i < end; i++) {
79e53945
JB
10077 intel_crtc->lut_r[i] = red[i] >> 8;
10078 intel_crtc->lut_g[i] = green[i] >> 8;
10079 intel_crtc->lut_b[i] = blue[i] >> 8;
10080 }
10081
10082 intel_crtc_load_lut(crtc);
10083}
10084
79e53945
JB
10085/* VESA 640x480x72Hz mode to set on the pipe */
10086static struct drm_display_mode load_detect_mode = {
10087 DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
10088 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
10089};
10090
a8bb6818
DV
10091struct drm_framebuffer *
10092__intel_framebuffer_create(struct drm_device *dev,
10093 struct drm_mode_fb_cmd2 *mode_cmd,
10094 struct drm_i915_gem_object *obj)
d2dff872
CW
10095{
10096 struct intel_framebuffer *intel_fb;
10097 int ret;
10098
10099 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
10100 if (!intel_fb) {
6ccb81f2 10101 drm_gem_object_unreference(&obj->base);
d2dff872
CW
10102 return ERR_PTR(-ENOMEM);
10103 }
10104
10105 ret = intel_framebuffer_init(dev, intel_fb, mode_cmd, obj);
dd4916c5
DV
10106 if (ret)
10107 goto err;
d2dff872
CW
10108
10109 return &intel_fb->base;
dd4916c5 10110err:
6ccb81f2 10111 drm_gem_object_unreference(&obj->base);
dd4916c5
DV
10112 kfree(intel_fb);
10113
10114 return ERR_PTR(ret);
d2dff872
CW
10115}
10116
b5ea642a 10117static struct drm_framebuffer *
a8bb6818
DV
10118intel_framebuffer_create(struct drm_device *dev,
10119 struct drm_mode_fb_cmd2 *mode_cmd,
10120 struct drm_i915_gem_object *obj)
10121{
10122 struct drm_framebuffer *fb;
10123 int ret;
10124
10125 ret = i915_mutex_lock_interruptible(dev);
10126 if (ret)
10127 return ERR_PTR(ret);
10128 fb = __intel_framebuffer_create(dev, mode_cmd, obj);
10129 mutex_unlock(&dev->struct_mutex);
10130
10131 return fb;
10132}
10133
d2dff872
CW
10134static u32
10135intel_framebuffer_pitch_for_width(int width, int bpp)
10136{
10137 u32 pitch = DIV_ROUND_UP(width * bpp, 8);
10138 return ALIGN(pitch, 64);
10139}
10140
10141static u32
10142intel_framebuffer_size_for_mode(struct drm_display_mode *mode, int bpp)
10143{
10144 u32 pitch = intel_framebuffer_pitch_for_width(mode->hdisplay, bpp);
1267a26b 10145 return PAGE_ALIGN(pitch * mode->vdisplay);
d2dff872
CW
10146}
10147
10148static struct drm_framebuffer *
10149intel_framebuffer_create_for_mode(struct drm_device *dev,
10150 struct drm_display_mode *mode,
10151 int depth, int bpp)
10152{
10153 struct drm_i915_gem_object *obj;
0fed39bd 10154 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
d2dff872
CW
10155
10156 obj = i915_gem_alloc_object(dev,
10157 intel_framebuffer_size_for_mode(mode, bpp));
10158 if (obj == NULL)
10159 return ERR_PTR(-ENOMEM);
10160
10161 mode_cmd.width = mode->hdisplay;
10162 mode_cmd.height = mode->vdisplay;
308e5bcb
JB
10163 mode_cmd.pitches[0] = intel_framebuffer_pitch_for_width(mode_cmd.width,
10164 bpp);
5ca0c34a 10165 mode_cmd.pixel_format = drm_mode_legacy_fb_format(bpp, depth);
d2dff872
CW
10166
10167 return intel_framebuffer_create(dev, &mode_cmd, obj);
10168}
10169
10170static struct drm_framebuffer *
10171mode_fits_in_fbdev(struct drm_device *dev,
10172 struct drm_display_mode *mode)
10173{
0695726e 10174#ifdef CONFIG_DRM_FBDEV_EMULATION
d2dff872
CW
10175 struct drm_i915_private *dev_priv = dev->dev_private;
10176 struct drm_i915_gem_object *obj;
10177 struct drm_framebuffer *fb;
10178
4c0e5528 10179 if (!dev_priv->fbdev)
d2dff872
CW
10180 return NULL;
10181
4c0e5528 10182 if (!dev_priv->fbdev->fb)
d2dff872
CW
10183 return NULL;
10184
4c0e5528
DV
10185 obj = dev_priv->fbdev->fb->obj;
10186 BUG_ON(!obj);
10187
8bcd4553 10188 fb = &dev_priv->fbdev->fb->base;
01f2c773
VS
10189 if (fb->pitches[0] < intel_framebuffer_pitch_for_width(mode->hdisplay,
10190 fb->bits_per_pixel))
d2dff872
CW
10191 return NULL;
10192
01f2c773 10193 if (obj->base.size < mode->vdisplay * fb->pitches[0])
d2dff872
CW
10194 return NULL;
10195
10196 return fb;
4520f53a
DV
10197#else
10198 return NULL;
10199#endif
d2dff872
CW
10200}
10201
d3a40d1b
ACO
10202static int intel_modeset_setup_plane_state(struct drm_atomic_state *state,
10203 struct drm_crtc *crtc,
10204 struct drm_display_mode *mode,
10205 struct drm_framebuffer *fb,
10206 int x, int y)
10207{
10208 struct drm_plane_state *plane_state;
10209 int hdisplay, vdisplay;
10210 int ret;
10211
10212 plane_state = drm_atomic_get_plane_state(state, crtc->primary);
10213 if (IS_ERR(plane_state))
10214 return PTR_ERR(plane_state);
10215
10216 if (mode)
10217 drm_crtc_get_hv_timing(mode, &hdisplay, &vdisplay);
10218 else
10219 hdisplay = vdisplay = 0;
10220
10221 ret = drm_atomic_set_crtc_for_plane(plane_state, fb ? crtc : NULL);
10222 if (ret)
10223 return ret;
10224 drm_atomic_set_fb_for_plane(plane_state, fb);
10225 plane_state->crtc_x = 0;
10226 plane_state->crtc_y = 0;
10227 plane_state->crtc_w = hdisplay;
10228 plane_state->crtc_h = vdisplay;
10229 plane_state->src_x = x << 16;
10230 plane_state->src_y = y << 16;
10231 plane_state->src_w = hdisplay << 16;
10232 plane_state->src_h = vdisplay << 16;
10233
10234 return 0;
10235}
10236
d2434ab7 10237bool intel_get_load_detect_pipe(struct drm_connector *connector,
7173188d 10238 struct drm_display_mode *mode,
51fd371b
RC
10239 struct intel_load_detect_pipe *old,
10240 struct drm_modeset_acquire_ctx *ctx)
79e53945
JB
10241{
10242 struct intel_crtc *intel_crtc;
d2434ab7
DV
10243 struct intel_encoder *intel_encoder =
10244 intel_attached_encoder(connector);
79e53945 10245 struct drm_crtc *possible_crtc;
4ef69c7a 10246 struct drm_encoder *encoder = &intel_encoder->base;
79e53945
JB
10247 struct drm_crtc *crtc = NULL;
10248 struct drm_device *dev = encoder->dev;
94352cf9 10249 struct drm_framebuffer *fb;
51fd371b 10250 struct drm_mode_config *config = &dev->mode_config;
83a57153 10251 struct drm_atomic_state *state = NULL;
944b0c76 10252 struct drm_connector_state *connector_state;
4be07317 10253 struct intel_crtc_state *crtc_state;
51fd371b 10254 int ret, i = -1;
79e53945 10255
d2dff872 10256 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
c23cc417 10257 connector->base.id, connector->name,
8e329a03 10258 encoder->base.id, encoder->name);
d2dff872 10259
51fd371b
RC
10260retry:
10261 ret = drm_modeset_lock(&config->connection_mutex, ctx);
10262 if (ret)
ad3c558f 10263 goto fail;
6e9f798d 10264
79e53945
JB
10265 /*
10266 * Algorithm gets a little messy:
7a5e4805 10267 *
79e53945
JB
10268 * - if the connector already has an assigned crtc, use it (but make
10269 * sure it's on first)
7a5e4805 10270 *
79e53945
JB
10271 * - try to find the first unused crtc that can drive this connector,
10272 * and use that if we find one
79e53945
JB
10273 */
10274
10275 /* See if we already have a CRTC for this connector */
10276 if (encoder->crtc) {
10277 crtc = encoder->crtc;
8261b191 10278
51fd371b 10279 ret = drm_modeset_lock(&crtc->mutex, ctx);
4d02e2de 10280 if (ret)
ad3c558f 10281 goto fail;
4d02e2de 10282 ret = drm_modeset_lock(&crtc->primary->mutex, ctx);
51fd371b 10283 if (ret)
ad3c558f 10284 goto fail;
7b24056b 10285
24218aac 10286 old->dpms_mode = connector->dpms;
8261b191
CW
10287 old->load_detect_temp = false;
10288
10289 /* Make sure the crtc and connector are running */
24218aac
DV
10290 if (connector->dpms != DRM_MODE_DPMS_ON)
10291 connector->funcs->dpms(connector, DRM_MODE_DPMS_ON);
8261b191 10292
7173188d 10293 return true;
79e53945
JB
10294 }
10295
10296 /* Find an unused one (if possible) */
70e1e0ec 10297 for_each_crtc(dev, possible_crtc) {
79e53945
JB
10298 i++;
10299 if (!(encoder->possible_crtcs & (1 << i)))
10300 continue;
83d65738 10301 if (possible_crtc->state->enable)
a459249c 10302 continue;
a459249c
VS
10303
10304 crtc = possible_crtc;
10305 break;
79e53945
JB
10306 }
10307
10308 /*
10309 * If we didn't find an unused CRTC, don't use any.
10310 */
10311 if (!crtc) {
7173188d 10312 DRM_DEBUG_KMS("no pipe available for load-detect\n");
ad3c558f 10313 goto fail;
79e53945
JB
10314 }
10315
51fd371b
RC
10316 ret = drm_modeset_lock(&crtc->mutex, ctx);
10317 if (ret)
ad3c558f 10318 goto fail;
4d02e2de
DV
10319 ret = drm_modeset_lock(&crtc->primary->mutex, ctx);
10320 if (ret)
ad3c558f 10321 goto fail;
79e53945
JB
10322
10323 intel_crtc = to_intel_crtc(crtc);
24218aac 10324 old->dpms_mode = connector->dpms;
8261b191 10325 old->load_detect_temp = true;
d2dff872 10326 old->release_fb = NULL;
79e53945 10327
83a57153
ACO
10328 state = drm_atomic_state_alloc(dev);
10329 if (!state)
10330 return false;
10331
10332 state->acquire_ctx = ctx;
10333
944b0c76
ACO
10334 connector_state = drm_atomic_get_connector_state(state, connector);
10335 if (IS_ERR(connector_state)) {
10336 ret = PTR_ERR(connector_state);
10337 goto fail;
10338 }
10339
10340 connector_state->crtc = crtc;
10341 connector_state->best_encoder = &intel_encoder->base;
10342
4be07317
ACO
10343 crtc_state = intel_atomic_get_crtc_state(state, intel_crtc);
10344 if (IS_ERR(crtc_state)) {
10345 ret = PTR_ERR(crtc_state);
10346 goto fail;
10347 }
10348
49d6fa21 10349 crtc_state->base.active = crtc_state->base.enable = true;
4be07317 10350
6492711d
CW
10351 if (!mode)
10352 mode = &load_detect_mode;
79e53945 10353
d2dff872
CW
10354 /* We need a framebuffer large enough to accommodate all accesses
10355 * that the plane may generate whilst we perform load detection.
10356 * We can not rely on the fbcon either being present (we get called
10357 * during its initialisation to detect all boot displays, or it may
10358 * not even exist) or that it is large enough to satisfy the
10359 * requested mode.
10360 */
94352cf9
DV
10361 fb = mode_fits_in_fbdev(dev, mode);
10362 if (fb == NULL) {
d2dff872 10363 DRM_DEBUG_KMS("creating tmp fb for load-detection\n");
94352cf9
DV
10364 fb = intel_framebuffer_create_for_mode(dev, mode, 24, 32);
10365 old->release_fb = fb;
d2dff872
CW
10366 } else
10367 DRM_DEBUG_KMS("reusing fbdev for load-detection framebuffer\n");
94352cf9 10368 if (IS_ERR(fb)) {
d2dff872 10369 DRM_DEBUG_KMS("failed to allocate framebuffer for load-detection\n");
412b61d8 10370 goto fail;
79e53945 10371 }
79e53945 10372
d3a40d1b
ACO
10373 ret = intel_modeset_setup_plane_state(state, crtc, mode, fb, 0, 0);
10374 if (ret)
10375 goto fail;
10376
8c7b5ccb
ACO
10377 drm_mode_copy(&crtc_state->base.mode, mode);
10378
74c090b1 10379 if (drm_atomic_commit(state)) {
6492711d 10380 DRM_DEBUG_KMS("failed to set mode on load-detect pipe\n");
d2dff872
CW
10381 if (old->release_fb)
10382 old->release_fb->funcs->destroy(old->release_fb);
412b61d8 10383 goto fail;
79e53945 10384 }
9128b040 10385 crtc->primary->crtc = crtc;
7173188d 10386
79e53945 10387 /* let the connector get through one full cycle before testing */
9d0498a2 10388 intel_wait_for_vblank(dev, intel_crtc->pipe);
7173188d 10389 return true;
412b61d8 10390
ad3c558f 10391fail:
e5d958ef
ACO
10392 drm_atomic_state_free(state);
10393 state = NULL;
83a57153 10394
51fd371b
RC
10395 if (ret == -EDEADLK) {
10396 drm_modeset_backoff(ctx);
10397 goto retry;
10398 }
10399
412b61d8 10400 return false;
79e53945
JB
10401}
10402
d2434ab7 10403void intel_release_load_detect_pipe(struct drm_connector *connector,
49172fee
ACO
10404 struct intel_load_detect_pipe *old,
10405 struct drm_modeset_acquire_ctx *ctx)
79e53945 10406{
83a57153 10407 struct drm_device *dev = connector->dev;
d2434ab7
DV
10408 struct intel_encoder *intel_encoder =
10409 intel_attached_encoder(connector);
4ef69c7a 10410 struct drm_encoder *encoder = &intel_encoder->base;
7b24056b 10411 struct drm_crtc *crtc = encoder->crtc;
412b61d8 10412 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
83a57153 10413 struct drm_atomic_state *state;
944b0c76 10414 struct drm_connector_state *connector_state;
4be07317 10415 struct intel_crtc_state *crtc_state;
d3a40d1b 10416 int ret;
79e53945 10417
d2dff872 10418 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
c23cc417 10419 connector->base.id, connector->name,
8e329a03 10420 encoder->base.id, encoder->name);
d2dff872 10421
8261b191 10422 if (old->load_detect_temp) {
83a57153 10423 state = drm_atomic_state_alloc(dev);
944b0c76
ACO
10424 if (!state)
10425 goto fail;
83a57153
ACO
10426
10427 state->acquire_ctx = ctx;
10428
944b0c76
ACO
10429 connector_state = drm_atomic_get_connector_state(state, connector);
10430 if (IS_ERR(connector_state))
10431 goto fail;
10432
4be07317
ACO
10433 crtc_state = intel_atomic_get_crtc_state(state, intel_crtc);
10434 if (IS_ERR(crtc_state))
10435 goto fail;
10436
944b0c76
ACO
10437 connector_state->best_encoder = NULL;
10438 connector_state->crtc = NULL;
10439
49d6fa21 10440 crtc_state->base.enable = crtc_state->base.active = false;
4be07317 10441
d3a40d1b
ACO
10442 ret = intel_modeset_setup_plane_state(state, crtc, NULL, NULL,
10443 0, 0);
10444 if (ret)
10445 goto fail;
10446
74c090b1 10447 ret = drm_atomic_commit(state);
2bfb4627
ACO
10448 if (ret)
10449 goto fail;
d2dff872 10450
36206361
DV
10451 if (old->release_fb) {
10452 drm_framebuffer_unregister_private(old->release_fb);
10453 drm_framebuffer_unreference(old->release_fb);
10454 }
d2dff872 10455
0622a53c 10456 return;
79e53945
JB
10457 }
10458
c751ce4f 10459 /* Switch crtc and encoder back off if necessary */
24218aac
DV
10460 if (old->dpms_mode != DRM_MODE_DPMS_ON)
10461 connector->funcs->dpms(connector, old->dpms_mode);
944b0c76
ACO
10462
10463 return;
10464fail:
10465 DRM_DEBUG_KMS("Couldn't release load detect pipe.\n");
10466 drm_atomic_state_free(state);
79e53945
JB
10467}
10468
da4a1efa 10469static int i9xx_pll_refclk(struct drm_device *dev,
5cec258b 10470 const struct intel_crtc_state *pipe_config)
da4a1efa
VS
10471{
10472 struct drm_i915_private *dev_priv = dev->dev_private;
10473 u32 dpll = pipe_config->dpll_hw_state.dpll;
10474
10475 if ((dpll & PLL_REF_INPUT_MASK) == PLLB_REF_INPUT_SPREADSPECTRUMIN)
e91e941b 10476 return dev_priv->vbt.lvds_ssc_freq;
da4a1efa
VS
10477 else if (HAS_PCH_SPLIT(dev))
10478 return 120000;
10479 else if (!IS_GEN2(dev))
10480 return 96000;
10481 else
10482 return 48000;
10483}
10484
79e53945 10485/* Returns the clock of the currently programmed mode of the given pipe. */
f1f644dc 10486static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
5cec258b 10487 struct intel_crtc_state *pipe_config)
79e53945 10488{
f1f644dc 10489 struct drm_device *dev = crtc->base.dev;
79e53945 10490 struct drm_i915_private *dev_priv = dev->dev_private;
f1f644dc 10491 int pipe = pipe_config->cpu_transcoder;
293623f7 10492 u32 dpll = pipe_config->dpll_hw_state.dpll;
79e53945
JB
10493 u32 fp;
10494 intel_clock_t clock;
dccbea3b 10495 int port_clock;
da4a1efa 10496 int refclk = i9xx_pll_refclk(dev, pipe_config);
79e53945
JB
10497
10498 if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
293623f7 10499 fp = pipe_config->dpll_hw_state.fp0;
79e53945 10500 else
293623f7 10501 fp = pipe_config->dpll_hw_state.fp1;
79e53945
JB
10502
10503 clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
f2b115e6
AJ
10504 if (IS_PINEVIEW(dev)) {
10505 clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
10506 clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
2177832f
SL
10507 } else {
10508 clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
10509 clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
10510 }
10511
a6c45cf0 10512 if (!IS_GEN2(dev)) {
f2b115e6
AJ
10513 if (IS_PINEVIEW(dev))
10514 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
10515 DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
2177832f
SL
10516 else
10517 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
79e53945
JB
10518 DPLL_FPA01_P1_POST_DIV_SHIFT);
10519
10520 switch (dpll & DPLL_MODE_MASK) {
10521 case DPLLB_MODE_DAC_SERIAL:
10522 clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
10523 5 : 10;
10524 break;
10525 case DPLLB_MODE_LVDS:
10526 clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
10527 7 : 14;
10528 break;
10529 default:
28c97730 10530 DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
79e53945 10531 "mode\n", (int)(dpll & DPLL_MODE_MASK));
f1f644dc 10532 return;
79e53945
JB
10533 }
10534
ac58c3f0 10535 if (IS_PINEVIEW(dev))
dccbea3b 10536 port_clock = pnv_calc_dpll_params(refclk, &clock);
ac58c3f0 10537 else
dccbea3b 10538 port_clock = i9xx_calc_dpll_params(refclk, &clock);
79e53945 10539 } else {
0fb58223 10540 u32 lvds = IS_I830(dev) ? 0 : I915_READ(LVDS);
b1c560d1 10541 bool is_lvds = (pipe == 1) && (lvds & LVDS_PORT_EN);
79e53945
JB
10542
10543 if (is_lvds) {
10544 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
10545 DPLL_FPA01_P1_POST_DIV_SHIFT);
b1c560d1
VS
10546
10547 if (lvds & LVDS_CLKB_POWER_UP)
10548 clock.p2 = 7;
10549 else
10550 clock.p2 = 14;
79e53945
JB
10551 } else {
10552 if (dpll & PLL_P1_DIVIDE_BY_TWO)
10553 clock.p1 = 2;
10554 else {
10555 clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
10556 DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
10557 }
10558 if (dpll & PLL_P2_DIVIDE_BY_4)
10559 clock.p2 = 4;
10560 else
10561 clock.p2 = 2;
79e53945 10562 }
da4a1efa 10563
dccbea3b 10564 port_clock = i9xx_calc_dpll_params(refclk, &clock);
79e53945
JB
10565 }
10566
18442d08
VS
10567 /*
10568 * This value includes pixel_multiplier. We will use
241bfc38 10569 * port_clock to compute adjusted_mode.crtc_clock in the
18442d08
VS
10570 * encoder's get_config() function.
10571 */
dccbea3b 10572 pipe_config->port_clock = port_clock;
f1f644dc
JB
10573}
10574
6878da05
VS
10575int intel_dotclock_calculate(int link_freq,
10576 const struct intel_link_m_n *m_n)
f1f644dc 10577{
f1f644dc
JB
10578 /*
10579 * The calculation for the data clock is:
1041a02f 10580 * pixel_clock = ((m/n)*(link_clock * nr_lanes))/bpp
f1f644dc 10581 * But we want to avoid losing precison if possible, so:
1041a02f 10582 * pixel_clock = ((m * link_clock * nr_lanes)/(n*bpp))
f1f644dc
JB
10583 *
10584 * and the link clock is simpler:
1041a02f 10585 * link_clock = (m * link_clock) / n
f1f644dc
JB
10586 */
10587
6878da05
VS
10588 if (!m_n->link_n)
10589 return 0;
f1f644dc 10590
6878da05
VS
10591 return div_u64((u64)m_n->link_m * link_freq, m_n->link_n);
10592}
f1f644dc 10593
18442d08 10594static void ironlake_pch_clock_get(struct intel_crtc *crtc,
5cec258b 10595 struct intel_crtc_state *pipe_config)
6878da05
VS
10596{
10597 struct drm_device *dev = crtc->base.dev;
79e53945 10598
18442d08
VS
10599 /* read out port_clock from the DPLL */
10600 i9xx_crtc_clock_get(crtc, pipe_config);
f1f644dc 10601
f1f644dc 10602 /*
18442d08 10603 * This value does not include pixel_multiplier.
241bfc38 10604 * We will check that port_clock and adjusted_mode.crtc_clock
18442d08
VS
10605 * agree once we know their relationship in the encoder's
10606 * get_config() function.
79e53945 10607 */
2d112de7 10608 pipe_config->base.adjusted_mode.crtc_clock =
18442d08
VS
10609 intel_dotclock_calculate(intel_fdi_link_freq(dev) * 10000,
10610 &pipe_config->fdi_m_n);
79e53945
JB
10611}
10612
10613/** Returns the currently programmed mode of the given pipe. */
10614struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
10615 struct drm_crtc *crtc)
10616{
548f245b 10617 struct drm_i915_private *dev_priv = dev->dev_private;
79e53945 10618 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6e3c9717 10619 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
79e53945 10620 struct drm_display_mode *mode;
5cec258b 10621 struct intel_crtc_state pipe_config;
fe2b8f9d
PZ
10622 int htot = I915_READ(HTOTAL(cpu_transcoder));
10623 int hsync = I915_READ(HSYNC(cpu_transcoder));
10624 int vtot = I915_READ(VTOTAL(cpu_transcoder));
10625 int vsync = I915_READ(VSYNC(cpu_transcoder));
293623f7 10626 enum pipe pipe = intel_crtc->pipe;
79e53945
JB
10627
10628 mode = kzalloc(sizeof(*mode), GFP_KERNEL);
10629 if (!mode)
10630 return NULL;
10631
f1f644dc
JB
10632 /*
10633 * Construct a pipe_config sufficient for getting the clock info
10634 * back out of crtc_clock_get.
10635 *
10636 * Note, if LVDS ever uses a non-1 pixel multiplier, we'll need
10637 * to use a real value here instead.
10638 */
293623f7 10639 pipe_config.cpu_transcoder = (enum transcoder) pipe;
f1f644dc 10640 pipe_config.pixel_multiplier = 1;
293623f7
VS
10641 pipe_config.dpll_hw_state.dpll = I915_READ(DPLL(pipe));
10642 pipe_config.dpll_hw_state.fp0 = I915_READ(FP0(pipe));
10643 pipe_config.dpll_hw_state.fp1 = I915_READ(FP1(pipe));
f1f644dc
JB
10644 i9xx_crtc_clock_get(intel_crtc, &pipe_config);
10645
773ae034 10646 mode->clock = pipe_config.port_clock / pipe_config.pixel_multiplier;
79e53945
JB
10647 mode->hdisplay = (htot & 0xffff) + 1;
10648 mode->htotal = ((htot & 0xffff0000) >> 16) + 1;
10649 mode->hsync_start = (hsync & 0xffff) + 1;
10650 mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1;
10651 mode->vdisplay = (vtot & 0xffff) + 1;
10652 mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1;
10653 mode->vsync_start = (vsync & 0xffff) + 1;
10654 mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1;
10655
10656 drm_mode_set_name(mode);
79e53945
JB
10657
10658 return mode;
10659}
10660
f047e395
CW
10661void intel_mark_busy(struct drm_device *dev)
10662{
c67a470b
PZ
10663 struct drm_i915_private *dev_priv = dev->dev_private;
10664
f62a0076
CW
10665 if (dev_priv->mm.busy)
10666 return;
10667
43694d69 10668 intel_runtime_pm_get(dev_priv);
c67a470b 10669 i915_update_gfx_val(dev_priv);
43cf3bf0
CW
10670 if (INTEL_INFO(dev)->gen >= 6)
10671 gen6_rps_busy(dev_priv);
f62a0076 10672 dev_priv->mm.busy = true;
f047e395
CW
10673}
10674
10675void intel_mark_idle(struct drm_device *dev)
652c393a 10676{
c67a470b 10677 struct drm_i915_private *dev_priv = dev->dev_private;
652c393a 10678
f62a0076
CW
10679 if (!dev_priv->mm.busy)
10680 return;
10681
10682 dev_priv->mm.busy = false;
10683
3d13ef2e 10684 if (INTEL_INFO(dev)->gen >= 6)
b29c19b6 10685 gen6_rps_idle(dev->dev_private);
bb4cdd53 10686
43694d69 10687 intel_runtime_pm_put(dev_priv);
652c393a
JB
10688}
10689
79e53945
JB
10690static void intel_crtc_destroy(struct drm_crtc *crtc)
10691{
10692 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
67e77c5a
DV
10693 struct drm_device *dev = crtc->dev;
10694 struct intel_unpin_work *work;
67e77c5a 10695
5e2d7afc 10696 spin_lock_irq(&dev->event_lock);
67e77c5a
DV
10697 work = intel_crtc->unpin_work;
10698 intel_crtc->unpin_work = NULL;
5e2d7afc 10699 spin_unlock_irq(&dev->event_lock);
67e77c5a
DV
10700
10701 if (work) {
10702 cancel_work_sync(&work->work);
10703 kfree(work);
10704 }
79e53945
JB
10705
10706 drm_crtc_cleanup(crtc);
67e77c5a 10707
79e53945
JB
10708 kfree(intel_crtc);
10709}
10710
6b95a207
KH
10711static void intel_unpin_work_fn(struct work_struct *__work)
10712{
10713 struct intel_unpin_work *work =
10714 container_of(__work, struct intel_unpin_work, work);
a9ff8714
VS
10715 struct intel_crtc *crtc = to_intel_crtc(work->crtc);
10716 struct drm_device *dev = crtc->base.dev;
10717 struct drm_plane *primary = crtc->base.primary;
6b95a207 10718
b4a98e57 10719 mutex_lock(&dev->struct_mutex);
a9ff8714 10720 intel_unpin_fb_obj(work->old_fb, primary->state);
05394f39 10721 drm_gem_object_unreference(&work->pending_flip_obj->base);
d9e86c0e 10722
f06cc1b9 10723 if (work->flip_queued_req)
146d84f0 10724 i915_gem_request_assign(&work->flip_queued_req, NULL);
b4a98e57
CW
10725 mutex_unlock(&dev->struct_mutex);
10726
a9ff8714 10727 intel_frontbuffer_flip_complete(dev, to_intel_plane(primary)->frontbuffer_bit);
89ed88ba 10728 drm_framebuffer_unreference(work->old_fb);
f99d7069 10729
a9ff8714
VS
10730 BUG_ON(atomic_read(&crtc->unpin_work_count) == 0);
10731 atomic_dec(&crtc->unpin_work_count);
b4a98e57 10732
6b95a207
KH
10733 kfree(work);
10734}
10735
1afe3e9d 10736static void do_intel_finish_page_flip(struct drm_device *dev,
49b14a5c 10737 struct drm_crtc *crtc)
6b95a207 10738{
6b95a207
KH
10739 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
10740 struct intel_unpin_work *work;
6b95a207
KH
10741 unsigned long flags;
10742
10743 /* Ignore early vblank irqs */
10744 if (intel_crtc == NULL)
10745 return;
10746
f326038a
DV
10747 /*
10748 * This is called both by irq handlers and the reset code (to complete
10749 * lost pageflips) so needs the full irqsave spinlocks.
10750 */
6b95a207
KH
10751 spin_lock_irqsave(&dev->event_lock, flags);
10752 work = intel_crtc->unpin_work;
e7d841ca
CW
10753
10754 /* Ensure we don't miss a work->pending update ... */
10755 smp_rmb();
10756
10757 if (work == NULL || atomic_read(&work->pending) < INTEL_FLIP_COMPLETE) {
6b95a207
KH
10758 spin_unlock_irqrestore(&dev->event_lock, flags);
10759 return;
10760 }
10761
d6bbafa1 10762 page_flip_completed(intel_crtc);
0af7e4df 10763
6b95a207 10764 spin_unlock_irqrestore(&dev->event_lock, flags);
6b95a207
KH
10765}
10766
1afe3e9d
JB
10767void intel_finish_page_flip(struct drm_device *dev, int pipe)
10768{
fbee40df 10769 struct drm_i915_private *dev_priv = dev->dev_private;
1afe3e9d
JB
10770 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
10771
49b14a5c 10772 do_intel_finish_page_flip(dev, crtc);
1afe3e9d
JB
10773}
10774
10775void intel_finish_page_flip_plane(struct drm_device *dev, int plane)
10776{
fbee40df 10777 struct drm_i915_private *dev_priv = dev->dev_private;
1afe3e9d
JB
10778 struct drm_crtc *crtc = dev_priv->plane_to_crtc_mapping[plane];
10779
49b14a5c 10780 do_intel_finish_page_flip(dev, crtc);
1afe3e9d
JB
10781}
10782
75f7f3ec
VS
10783/* Is 'a' after or equal to 'b'? */
10784static bool g4x_flip_count_after_eq(u32 a, u32 b)
10785{
10786 return !((a - b) & 0x80000000);
10787}
10788
10789static bool page_flip_finished(struct intel_crtc *crtc)
10790{
10791 struct drm_device *dev = crtc->base.dev;
10792 struct drm_i915_private *dev_priv = dev->dev_private;
10793
bdfa7542
VS
10794 if (i915_reset_in_progress(&dev_priv->gpu_error) ||
10795 crtc->reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
10796 return true;
10797
75f7f3ec
VS
10798 /*
10799 * The relevant registers doen't exist on pre-ctg.
10800 * As the flip done interrupt doesn't trigger for mmio
10801 * flips on gmch platforms, a flip count check isn't
10802 * really needed there. But since ctg has the registers,
10803 * include it in the check anyway.
10804 */
10805 if (INTEL_INFO(dev)->gen < 5 && !IS_G4X(dev))
10806 return true;
10807
10808 /*
10809 * A DSPSURFLIVE check isn't enough in case the mmio and CS flips
10810 * used the same base address. In that case the mmio flip might
10811 * have completed, but the CS hasn't even executed the flip yet.
10812 *
10813 * A flip count check isn't enough as the CS might have updated
10814 * the base address just after start of vblank, but before we
10815 * managed to process the interrupt. This means we'd complete the
10816 * CS flip too soon.
10817 *
10818 * Combining both checks should get us a good enough result. It may
10819 * still happen that the CS flip has been executed, but has not
10820 * yet actually completed. But in case the base address is the same
10821 * anyway, we don't really care.
10822 */
10823 return (I915_READ(DSPSURFLIVE(crtc->plane)) & ~0xfff) ==
10824 crtc->unpin_work->gtt_offset &&
10825 g4x_flip_count_after_eq(I915_READ(PIPE_FLIPCOUNT_GM45(crtc->pipe)),
10826 crtc->unpin_work->flip_count);
10827}
10828
6b95a207
KH
10829void intel_prepare_page_flip(struct drm_device *dev, int plane)
10830{
fbee40df 10831 struct drm_i915_private *dev_priv = dev->dev_private;
6b95a207
KH
10832 struct intel_crtc *intel_crtc =
10833 to_intel_crtc(dev_priv->plane_to_crtc_mapping[plane]);
10834 unsigned long flags;
10835
f326038a
DV
10836
10837 /*
10838 * This is called both by irq handlers and the reset code (to complete
10839 * lost pageflips) so needs the full irqsave spinlocks.
10840 *
10841 * NB: An MMIO update of the plane base pointer will also
e7d841ca
CW
10842 * generate a page-flip completion irq, i.e. every modeset
10843 * is also accompanied by a spurious intel_prepare_page_flip().
10844 */
6b95a207 10845 spin_lock_irqsave(&dev->event_lock, flags);
75f7f3ec 10846 if (intel_crtc->unpin_work && page_flip_finished(intel_crtc))
e7d841ca 10847 atomic_inc_not_zero(&intel_crtc->unpin_work->pending);
6b95a207
KH
10848 spin_unlock_irqrestore(&dev->event_lock, flags);
10849}
10850
6042639c 10851static inline void intel_mark_page_flip_active(struct intel_unpin_work *work)
e7d841ca
CW
10852{
10853 /* Ensure that the work item is consistent when activating it ... */
10854 smp_wmb();
6042639c 10855 atomic_set(&work->pending, INTEL_FLIP_PENDING);
e7d841ca
CW
10856 /* and that it is marked active as soon as the irq could fire. */
10857 smp_wmb();
10858}
10859
8c9f3aaf
JB
10860static int intel_gen2_queue_flip(struct drm_device *dev,
10861 struct drm_crtc *crtc,
10862 struct drm_framebuffer *fb,
ed8d1975 10863 struct drm_i915_gem_object *obj,
6258fbe2 10864 struct drm_i915_gem_request *req,
ed8d1975 10865 uint32_t flags)
8c9f3aaf 10866{
6258fbe2 10867 struct intel_engine_cs *ring = req->ring;
8c9f3aaf 10868 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8c9f3aaf
JB
10869 u32 flip_mask;
10870 int ret;
10871
5fb9de1a 10872 ret = intel_ring_begin(req, 6);
8c9f3aaf 10873 if (ret)
4fa62c89 10874 return ret;
8c9f3aaf
JB
10875
10876 /* Can't queue multiple flips, so wait for the previous
10877 * one to finish before executing the next.
10878 */
10879 if (intel_crtc->plane)
10880 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
10881 else
10882 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
6d90c952
DV
10883 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
10884 intel_ring_emit(ring, MI_NOOP);
10885 intel_ring_emit(ring, MI_DISPLAY_FLIP |
10886 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
10887 intel_ring_emit(ring, fb->pitches[0]);
75f7f3ec 10888 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
6d90c952 10889 intel_ring_emit(ring, 0); /* aux display base address, unused */
e7d841ca 10890
6042639c 10891 intel_mark_page_flip_active(intel_crtc->unpin_work);
83d4092b 10892 return 0;
8c9f3aaf
JB
10893}
10894
10895static int intel_gen3_queue_flip(struct drm_device *dev,
10896 struct drm_crtc *crtc,
10897 struct drm_framebuffer *fb,
ed8d1975 10898 struct drm_i915_gem_object *obj,
6258fbe2 10899 struct drm_i915_gem_request *req,
ed8d1975 10900 uint32_t flags)
8c9f3aaf 10901{
6258fbe2 10902 struct intel_engine_cs *ring = req->ring;
8c9f3aaf 10903 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8c9f3aaf
JB
10904 u32 flip_mask;
10905 int ret;
10906
5fb9de1a 10907 ret = intel_ring_begin(req, 6);
8c9f3aaf 10908 if (ret)
4fa62c89 10909 return ret;
8c9f3aaf
JB
10910
10911 if (intel_crtc->plane)
10912 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
10913 else
10914 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
6d90c952
DV
10915 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
10916 intel_ring_emit(ring, MI_NOOP);
10917 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 |
10918 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
10919 intel_ring_emit(ring, fb->pitches[0]);
75f7f3ec 10920 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
6d90c952
DV
10921 intel_ring_emit(ring, MI_NOOP);
10922
6042639c 10923 intel_mark_page_flip_active(intel_crtc->unpin_work);
83d4092b 10924 return 0;
8c9f3aaf
JB
10925}
10926
10927static int intel_gen4_queue_flip(struct drm_device *dev,
10928 struct drm_crtc *crtc,
10929 struct drm_framebuffer *fb,
ed8d1975 10930 struct drm_i915_gem_object *obj,
6258fbe2 10931 struct drm_i915_gem_request *req,
ed8d1975 10932 uint32_t flags)
8c9f3aaf 10933{
6258fbe2 10934 struct intel_engine_cs *ring = req->ring;
8c9f3aaf
JB
10935 struct drm_i915_private *dev_priv = dev->dev_private;
10936 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
10937 uint32_t pf, pipesrc;
10938 int ret;
10939
5fb9de1a 10940 ret = intel_ring_begin(req, 4);
8c9f3aaf 10941 if (ret)
4fa62c89 10942 return ret;
8c9f3aaf
JB
10943
10944 /* i965+ uses the linear or tiled offsets from the
10945 * Display Registers (which do not change across a page-flip)
10946 * so we need only reprogram the base address.
10947 */
6d90c952
DV
10948 intel_ring_emit(ring, MI_DISPLAY_FLIP |
10949 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
10950 intel_ring_emit(ring, fb->pitches[0]);
75f7f3ec 10951 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset |
c2c75131 10952 obj->tiling_mode);
8c9f3aaf
JB
10953
10954 /* XXX Enabling the panel-fitter across page-flip is so far
10955 * untested on non-native modes, so ignore it for now.
10956 * pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
10957 */
10958 pf = 0;
10959 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
6d90c952 10960 intel_ring_emit(ring, pf | pipesrc);
e7d841ca 10961
6042639c 10962 intel_mark_page_flip_active(intel_crtc->unpin_work);
83d4092b 10963 return 0;
8c9f3aaf
JB
10964}
10965
10966static int intel_gen6_queue_flip(struct drm_device *dev,
10967 struct drm_crtc *crtc,
10968 struct drm_framebuffer *fb,
ed8d1975 10969 struct drm_i915_gem_object *obj,
6258fbe2 10970 struct drm_i915_gem_request *req,
ed8d1975 10971 uint32_t flags)
8c9f3aaf 10972{
6258fbe2 10973 struct intel_engine_cs *ring = req->ring;
8c9f3aaf
JB
10974 struct drm_i915_private *dev_priv = dev->dev_private;
10975 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
10976 uint32_t pf, pipesrc;
10977 int ret;
10978
5fb9de1a 10979 ret = intel_ring_begin(req, 4);
8c9f3aaf 10980 if (ret)
4fa62c89 10981 return ret;
8c9f3aaf 10982
6d90c952
DV
10983 intel_ring_emit(ring, MI_DISPLAY_FLIP |
10984 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
10985 intel_ring_emit(ring, fb->pitches[0] | obj->tiling_mode);
75f7f3ec 10986 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
8c9f3aaf 10987
dc257cf1
DV
10988 /* Contrary to the suggestions in the documentation,
10989 * "Enable Panel Fitter" does not seem to be required when page
10990 * flipping with a non-native mode, and worse causes a normal
10991 * modeset to fail.
10992 * pf = I915_READ(PF_CTL(intel_crtc->pipe)) & PF_ENABLE;
10993 */
10994 pf = 0;
8c9f3aaf 10995 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
6d90c952 10996 intel_ring_emit(ring, pf | pipesrc);
e7d841ca 10997
6042639c 10998 intel_mark_page_flip_active(intel_crtc->unpin_work);
83d4092b 10999 return 0;
8c9f3aaf
JB
11000}
11001
7c9017e5
JB
11002static int intel_gen7_queue_flip(struct drm_device *dev,
11003 struct drm_crtc *crtc,
11004 struct drm_framebuffer *fb,
ed8d1975 11005 struct drm_i915_gem_object *obj,
6258fbe2 11006 struct drm_i915_gem_request *req,
ed8d1975 11007 uint32_t flags)
7c9017e5 11008{
6258fbe2 11009 struct intel_engine_cs *ring = req->ring;
7c9017e5 11010 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
cb05d8de 11011 uint32_t plane_bit = 0;
ffe74d75
CW
11012 int len, ret;
11013
eba905b2 11014 switch (intel_crtc->plane) {
cb05d8de
DV
11015 case PLANE_A:
11016 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_A;
11017 break;
11018 case PLANE_B:
11019 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_B;
11020 break;
11021 case PLANE_C:
11022 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_C;
11023 break;
11024 default:
11025 WARN_ONCE(1, "unknown plane in flip command\n");
4fa62c89 11026 return -ENODEV;
cb05d8de
DV
11027 }
11028
ffe74d75 11029 len = 4;
f476828a 11030 if (ring->id == RCS) {
ffe74d75 11031 len += 6;
f476828a
DL
11032 /*
11033 * On Gen 8, SRM is now taking an extra dword to accommodate
11034 * 48bits addresses, and we need a NOOP for the batch size to
11035 * stay even.
11036 */
11037 if (IS_GEN8(dev))
11038 len += 2;
11039 }
ffe74d75 11040
f66fab8e
VS
11041 /*
11042 * BSpec MI_DISPLAY_FLIP for IVB:
11043 * "The full packet must be contained within the same cache line."
11044 *
11045 * Currently the LRI+SRM+MI_DISPLAY_FLIP all fit within the same
11046 * cacheline, if we ever start emitting more commands before
11047 * the MI_DISPLAY_FLIP we may need to first emit everything else,
11048 * then do the cacheline alignment, and finally emit the
11049 * MI_DISPLAY_FLIP.
11050 */
bba09b12 11051 ret = intel_ring_cacheline_align(req);
f66fab8e 11052 if (ret)
4fa62c89 11053 return ret;
f66fab8e 11054
5fb9de1a 11055 ret = intel_ring_begin(req, len);
7c9017e5 11056 if (ret)
4fa62c89 11057 return ret;
7c9017e5 11058
ffe74d75
CW
11059 /* Unmask the flip-done completion message. Note that the bspec says that
11060 * we should do this for both the BCS and RCS, and that we must not unmask
11061 * more than one flip event at any time (or ensure that one flip message
11062 * can be sent by waiting for flip-done prior to queueing new flips).
11063 * Experimentation says that BCS works despite DERRMR masking all
11064 * flip-done completion events and that unmasking all planes at once
11065 * for the RCS also doesn't appear to drop events. Setting the DERRMR
11066 * to zero does lead to lockups within MI_DISPLAY_FLIP.
11067 */
11068 if (ring->id == RCS) {
11069 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
11070 intel_ring_emit(ring, DERRMR);
11071 intel_ring_emit(ring, ~(DERRMR_PIPEA_PRI_FLIP_DONE |
11072 DERRMR_PIPEB_PRI_FLIP_DONE |
11073 DERRMR_PIPEC_PRI_FLIP_DONE));
f476828a 11074 if (IS_GEN8(dev))
f1afe24f 11075 intel_ring_emit(ring, MI_STORE_REGISTER_MEM_GEN8 |
f476828a
DL
11076 MI_SRM_LRM_GLOBAL_GTT);
11077 else
f1afe24f 11078 intel_ring_emit(ring, MI_STORE_REGISTER_MEM |
f476828a 11079 MI_SRM_LRM_GLOBAL_GTT);
ffe74d75
CW
11080 intel_ring_emit(ring, DERRMR);
11081 intel_ring_emit(ring, ring->scratch.gtt_offset + 256);
f476828a
DL
11082 if (IS_GEN8(dev)) {
11083 intel_ring_emit(ring, 0);
11084 intel_ring_emit(ring, MI_NOOP);
11085 }
ffe74d75
CW
11086 }
11087
cb05d8de 11088 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 | plane_bit);
01f2c773 11089 intel_ring_emit(ring, (fb->pitches[0] | obj->tiling_mode));
75f7f3ec 11090 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
7c9017e5 11091 intel_ring_emit(ring, (MI_NOOP));
e7d841ca 11092
6042639c 11093 intel_mark_page_flip_active(intel_crtc->unpin_work);
83d4092b 11094 return 0;
7c9017e5
JB
11095}
11096
84c33a64
SG
11097static bool use_mmio_flip(struct intel_engine_cs *ring,
11098 struct drm_i915_gem_object *obj)
11099{
11100 /*
11101 * This is not being used for older platforms, because
11102 * non-availability of flip done interrupt forces us to use
11103 * CS flips. Older platforms derive flip done using some clever
11104 * tricks involving the flip_pending status bits and vblank irqs.
11105 * So using MMIO flips there would disrupt this mechanism.
11106 */
11107
8e09bf83
CW
11108 if (ring == NULL)
11109 return true;
11110
84c33a64
SG
11111 if (INTEL_INFO(ring->dev)->gen < 5)
11112 return false;
11113
11114 if (i915.use_mmio_flip < 0)
11115 return false;
11116 else if (i915.use_mmio_flip > 0)
11117 return true;
14bf993e
OM
11118 else if (i915.enable_execlists)
11119 return true;
84c33a64 11120 else
b4716185 11121 return ring != i915_gem_request_get_ring(obj->last_write_req);
84c33a64
SG
11122}
11123
6042639c
CW
11124static void skl_do_mmio_flip(struct intel_crtc *intel_crtc,
11125 struct intel_unpin_work *work)
ff944564
DL
11126{
11127 struct drm_device *dev = intel_crtc->base.dev;
11128 struct drm_i915_private *dev_priv = dev->dev_private;
11129 struct drm_framebuffer *fb = intel_crtc->base.primary->fb;
ff944564
DL
11130 const enum pipe pipe = intel_crtc->pipe;
11131 u32 ctl, stride;
11132
11133 ctl = I915_READ(PLANE_CTL(pipe, 0));
11134 ctl &= ~PLANE_CTL_TILED_MASK;
2ebef630
TU
11135 switch (fb->modifier[0]) {
11136 case DRM_FORMAT_MOD_NONE:
11137 break;
11138 case I915_FORMAT_MOD_X_TILED:
ff944564 11139 ctl |= PLANE_CTL_TILED_X;
2ebef630
TU
11140 break;
11141 case I915_FORMAT_MOD_Y_TILED:
11142 ctl |= PLANE_CTL_TILED_Y;
11143 break;
11144 case I915_FORMAT_MOD_Yf_TILED:
11145 ctl |= PLANE_CTL_TILED_YF;
11146 break;
11147 default:
11148 MISSING_CASE(fb->modifier[0]);
11149 }
ff944564
DL
11150
11151 /*
11152 * The stride is either expressed as a multiple of 64 bytes chunks for
11153 * linear buffers or in number of tiles for tiled buffers.
11154 */
2ebef630
TU
11155 stride = fb->pitches[0] /
11156 intel_fb_stride_alignment(dev, fb->modifier[0],
11157 fb->pixel_format);
ff944564
DL
11158
11159 /*
11160 * Both PLANE_CTL and PLANE_STRIDE are not updated on vblank but on
11161 * PLANE_SURF updates, the update is then guaranteed to be atomic.
11162 */
11163 I915_WRITE(PLANE_CTL(pipe, 0), ctl);
11164 I915_WRITE(PLANE_STRIDE(pipe, 0), stride);
11165
6042639c 11166 I915_WRITE(PLANE_SURF(pipe, 0), work->gtt_offset);
ff944564
DL
11167 POSTING_READ(PLANE_SURF(pipe, 0));
11168}
11169
6042639c
CW
11170static void ilk_do_mmio_flip(struct intel_crtc *intel_crtc,
11171 struct intel_unpin_work *work)
84c33a64
SG
11172{
11173 struct drm_device *dev = intel_crtc->base.dev;
11174 struct drm_i915_private *dev_priv = dev->dev_private;
11175 struct intel_framebuffer *intel_fb =
11176 to_intel_framebuffer(intel_crtc->base.primary->fb);
11177 struct drm_i915_gem_object *obj = intel_fb->obj;
11178 u32 dspcntr;
11179 u32 reg;
11180
84c33a64
SG
11181 reg = DSPCNTR(intel_crtc->plane);
11182 dspcntr = I915_READ(reg);
11183
c5d97472
DL
11184 if (obj->tiling_mode != I915_TILING_NONE)
11185 dspcntr |= DISPPLANE_TILED;
11186 else
11187 dspcntr &= ~DISPPLANE_TILED;
11188
84c33a64
SG
11189 I915_WRITE(reg, dspcntr);
11190
6042639c 11191 I915_WRITE(DSPSURF(intel_crtc->plane), work->gtt_offset);
84c33a64 11192 POSTING_READ(DSPSURF(intel_crtc->plane));
ff944564
DL
11193}
11194
11195/*
11196 * XXX: This is the temporary way to update the plane registers until we get
11197 * around to using the usual plane update functions for MMIO flips
11198 */
6042639c 11199static void intel_do_mmio_flip(struct intel_mmio_flip *mmio_flip)
ff944564 11200{
6042639c
CW
11201 struct intel_crtc *crtc = mmio_flip->crtc;
11202 struct intel_unpin_work *work;
11203
11204 spin_lock_irq(&crtc->base.dev->event_lock);
11205 work = crtc->unpin_work;
11206 spin_unlock_irq(&crtc->base.dev->event_lock);
11207 if (work == NULL)
11208 return;
ff944564 11209
6042639c 11210 intel_mark_page_flip_active(work);
ff944564 11211
6042639c 11212 intel_pipe_update_start(crtc);
ff944564 11213
6042639c
CW
11214 if (INTEL_INFO(mmio_flip->i915)->gen >= 9)
11215 skl_do_mmio_flip(crtc, work);
ff944564
DL
11216 else
11217 /* use_mmio_flip() retricts MMIO flips to ilk+ */
6042639c 11218 ilk_do_mmio_flip(crtc, work);
ff944564 11219
6042639c 11220 intel_pipe_update_end(crtc);
84c33a64
SG
11221}
11222
9362c7c5 11223static void intel_mmio_flip_work_func(struct work_struct *work)
84c33a64 11224{
b2cfe0ab
CW
11225 struct intel_mmio_flip *mmio_flip =
11226 container_of(work, struct intel_mmio_flip, work);
84c33a64 11227
6042639c 11228 if (mmio_flip->req) {
eed29a5b 11229 WARN_ON(__i915_wait_request(mmio_flip->req,
b2cfe0ab 11230 mmio_flip->crtc->reset_counter,
bcafc4e3
CW
11231 false, NULL,
11232 &mmio_flip->i915->rps.mmioflips));
6042639c
CW
11233 i915_gem_request_unreference__unlocked(mmio_flip->req);
11234 }
84c33a64 11235
6042639c 11236 intel_do_mmio_flip(mmio_flip);
b2cfe0ab 11237 kfree(mmio_flip);
84c33a64
SG
11238}
11239
11240static int intel_queue_mmio_flip(struct drm_device *dev,
11241 struct drm_crtc *crtc,
11242 struct drm_framebuffer *fb,
11243 struct drm_i915_gem_object *obj,
11244 struct intel_engine_cs *ring,
11245 uint32_t flags)
11246{
b2cfe0ab
CW
11247 struct intel_mmio_flip *mmio_flip;
11248
11249 mmio_flip = kmalloc(sizeof(*mmio_flip), GFP_KERNEL);
11250 if (mmio_flip == NULL)
11251 return -ENOMEM;
84c33a64 11252
bcafc4e3 11253 mmio_flip->i915 = to_i915(dev);
eed29a5b 11254 mmio_flip->req = i915_gem_request_reference(obj->last_write_req);
b2cfe0ab 11255 mmio_flip->crtc = to_intel_crtc(crtc);
536f5b5e 11256
b2cfe0ab
CW
11257 INIT_WORK(&mmio_flip->work, intel_mmio_flip_work_func);
11258 schedule_work(&mmio_flip->work);
84c33a64 11259
84c33a64
SG
11260 return 0;
11261}
11262
8c9f3aaf
JB
11263static int intel_default_queue_flip(struct drm_device *dev,
11264 struct drm_crtc *crtc,
11265 struct drm_framebuffer *fb,
ed8d1975 11266 struct drm_i915_gem_object *obj,
6258fbe2 11267 struct drm_i915_gem_request *req,
ed8d1975 11268 uint32_t flags)
8c9f3aaf
JB
11269{
11270 return -ENODEV;
11271}
11272
d6bbafa1
CW
11273static bool __intel_pageflip_stall_check(struct drm_device *dev,
11274 struct drm_crtc *crtc)
11275{
11276 struct drm_i915_private *dev_priv = dev->dev_private;
11277 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11278 struct intel_unpin_work *work = intel_crtc->unpin_work;
11279 u32 addr;
11280
11281 if (atomic_read(&work->pending) >= INTEL_FLIP_COMPLETE)
11282 return true;
11283
908565c2
CW
11284 if (atomic_read(&work->pending) < INTEL_FLIP_PENDING)
11285 return false;
11286
d6bbafa1
CW
11287 if (!work->enable_stall_check)
11288 return false;
11289
11290 if (work->flip_ready_vblank == 0) {
3a8a946e
DV
11291 if (work->flip_queued_req &&
11292 !i915_gem_request_completed(work->flip_queued_req, true))
d6bbafa1
CW
11293 return false;
11294
1e3feefd 11295 work->flip_ready_vblank = drm_crtc_vblank_count(crtc);
d6bbafa1
CW
11296 }
11297
1e3feefd 11298 if (drm_crtc_vblank_count(crtc) - work->flip_ready_vblank < 3)
d6bbafa1
CW
11299 return false;
11300
11301 /* Potential stall - if we see that the flip has happened,
11302 * assume a missed interrupt. */
11303 if (INTEL_INFO(dev)->gen >= 4)
11304 addr = I915_HI_DISPBASE(I915_READ(DSPSURF(intel_crtc->plane)));
11305 else
11306 addr = I915_READ(DSPADDR(intel_crtc->plane));
11307
11308 /* There is a potential issue here with a false positive after a flip
11309 * to the same address. We could address this by checking for a
11310 * non-incrementing frame counter.
11311 */
11312 return addr == work->gtt_offset;
11313}
11314
11315void intel_check_page_flip(struct drm_device *dev, int pipe)
11316{
11317 struct drm_i915_private *dev_priv = dev->dev_private;
11318 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
11319 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6ad790c0 11320 struct intel_unpin_work *work;
f326038a 11321
6c51d46f 11322 WARN_ON(!in_interrupt());
d6bbafa1
CW
11323
11324 if (crtc == NULL)
11325 return;
11326
f326038a 11327 spin_lock(&dev->event_lock);
6ad790c0
CW
11328 work = intel_crtc->unpin_work;
11329 if (work != NULL && __intel_pageflip_stall_check(dev, crtc)) {
d6bbafa1 11330 WARN_ONCE(1, "Kicking stuck page flip: queued at %d, now %d\n",
6ad790c0 11331 work->flip_queued_vblank, drm_vblank_count(dev, pipe));
d6bbafa1 11332 page_flip_completed(intel_crtc);
6ad790c0 11333 work = NULL;
d6bbafa1 11334 }
6ad790c0
CW
11335 if (work != NULL &&
11336 drm_vblank_count(dev, pipe) - work->flip_queued_vblank > 1)
11337 intel_queue_rps_boost_for_request(dev, work->flip_queued_req);
f326038a 11338 spin_unlock(&dev->event_lock);
d6bbafa1
CW
11339}
11340
6b95a207
KH
11341static int intel_crtc_page_flip(struct drm_crtc *crtc,
11342 struct drm_framebuffer *fb,
ed8d1975
KP
11343 struct drm_pending_vblank_event *event,
11344 uint32_t page_flip_flags)
6b95a207
KH
11345{
11346 struct drm_device *dev = crtc->dev;
11347 struct drm_i915_private *dev_priv = dev->dev_private;
f4510a27 11348 struct drm_framebuffer *old_fb = crtc->primary->fb;
2ff8fde1 11349 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
6b95a207 11350 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
455a6808 11351 struct drm_plane *primary = crtc->primary;
a071fa00 11352 enum pipe pipe = intel_crtc->pipe;
6b95a207 11353 struct intel_unpin_work *work;
a4872ba6 11354 struct intel_engine_cs *ring;
cf5d8a46 11355 bool mmio_flip;
91af127f 11356 struct drm_i915_gem_request *request = NULL;
52e68630 11357 int ret;
6b95a207 11358
2ff8fde1
MR
11359 /*
11360 * drm_mode_page_flip_ioctl() should already catch this, but double
11361 * check to be safe. In the future we may enable pageflipping from
11362 * a disabled primary plane.
11363 */
11364 if (WARN_ON(intel_fb_obj(old_fb) == NULL))
11365 return -EBUSY;
11366
e6a595d2 11367 /* Can't change pixel format via MI display flips. */
f4510a27 11368 if (fb->pixel_format != crtc->primary->fb->pixel_format)
e6a595d2
VS
11369 return -EINVAL;
11370
11371 /*
11372 * TILEOFF/LINOFF registers can't be changed via MI display flips.
11373 * Note that pitch changes could also affect these register.
11374 */
11375 if (INTEL_INFO(dev)->gen > 3 &&
f4510a27
MR
11376 (fb->offsets[0] != crtc->primary->fb->offsets[0] ||
11377 fb->pitches[0] != crtc->primary->fb->pitches[0]))
e6a595d2
VS
11378 return -EINVAL;
11379
f900db47
CW
11380 if (i915_terminally_wedged(&dev_priv->gpu_error))
11381 goto out_hang;
11382
b14c5679 11383 work = kzalloc(sizeof(*work), GFP_KERNEL);
6b95a207
KH
11384 if (work == NULL)
11385 return -ENOMEM;
11386
6b95a207 11387 work->event = event;
b4a98e57 11388 work->crtc = crtc;
ab8d6675 11389 work->old_fb = old_fb;
6b95a207
KH
11390 INIT_WORK(&work->work, intel_unpin_work_fn);
11391
87b6b101 11392 ret = drm_crtc_vblank_get(crtc);
7317c75e
JB
11393 if (ret)
11394 goto free_work;
11395
6b95a207 11396 /* We borrow the event spin lock for protecting unpin_work */
5e2d7afc 11397 spin_lock_irq(&dev->event_lock);
6b95a207 11398 if (intel_crtc->unpin_work) {
d6bbafa1
CW
11399 /* Before declaring the flip queue wedged, check if
11400 * the hardware completed the operation behind our backs.
11401 */
11402 if (__intel_pageflip_stall_check(dev, crtc)) {
11403 DRM_DEBUG_DRIVER("flip queue: previous flip completed, continuing\n");
11404 page_flip_completed(intel_crtc);
11405 } else {
11406 DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
5e2d7afc 11407 spin_unlock_irq(&dev->event_lock);
468f0b44 11408
d6bbafa1
CW
11409 drm_crtc_vblank_put(crtc);
11410 kfree(work);
11411 return -EBUSY;
11412 }
6b95a207
KH
11413 }
11414 intel_crtc->unpin_work = work;
5e2d7afc 11415 spin_unlock_irq(&dev->event_lock);
6b95a207 11416
b4a98e57
CW
11417 if (atomic_read(&intel_crtc->unpin_work_count) >= 2)
11418 flush_workqueue(dev_priv->wq);
11419
75dfca80 11420 /* Reference the objects for the scheduled work. */
ab8d6675 11421 drm_framebuffer_reference(work->old_fb);
05394f39 11422 drm_gem_object_reference(&obj->base);
6b95a207 11423
f4510a27 11424 crtc->primary->fb = fb;
afd65eb4 11425 update_state_fb(crtc->primary);
1ed1f968 11426
e1f99ce6 11427 work->pending_flip_obj = obj;
e1f99ce6 11428
89ed88ba
CW
11429 ret = i915_mutex_lock_interruptible(dev);
11430 if (ret)
11431 goto cleanup;
11432
b4a98e57 11433 atomic_inc(&intel_crtc->unpin_work_count);
10d83730 11434 intel_crtc->reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
e1f99ce6 11435
75f7f3ec 11436 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev))
a071fa00 11437 work->flip_count = I915_READ(PIPE_FLIPCOUNT_GM45(pipe)) + 1;
75f7f3ec 11438
4fa62c89
VS
11439 if (IS_VALLEYVIEW(dev)) {
11440 ring = &dev_priv->ring[BCS];
ab8d6675 11441 if (obj->tiling_mode != intel_fb_obj(work->old_fb)->tiling_mode)
8e09bf83
CW
11442 /* vlv: DISPLAY_FLIP fails to change tiling */
11443 ring = NULL;
48bf5b2d 11444 } else if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev)) {
2a92d5bc 11445 ring = &dev_priv->ring[BCS];
4fa62c89 11446 } else if (INTEL_INFO(dev)->gen >= 7) {
b4716185 11447 ring = i915_gem_request_get_ring(obj->last_write_req);
4fa62c89
VS
11448 if (ring == NULL || ring->id != RCS)
11449 ring = &dev_priv->ring[BCS];
11450 } else {
11451 ring = &dev_priv->ring[RCS];
11452 }
11453
cf5d8a46
CW
11454 mmio_flip = use_mmio_flip(ring, obj);
11455
11456 /* When using CS flips, we want to emit semaphores between rings.
11457 * However, when using mmio flips we will create a task to do the
11458 * synchronisation, so all we want here is to pin the framebuffer
11459 * into the display plane and skip any waits.
11460 */
82bc3b2d 11461 ret = intel_pin_and_fence_fb_obj(crtc->primary, fb,
cf5d8a46 11462 crtc->primary->state,
91af127f 11463 mmio_flip ? i915_gem_request_get_ring(obj->last_write_req) : ring, &request);
8c9f3aaf
JB
11464 if (ret)
11465 goto cleanup_pending;
6b95a207 11466
dedf278c
TU
11467 work->gtt_offset = intel_plane_obj_offset(to_intel_plane(primary),
11468 obj, 0);
11469 work->gtt_offset += intel_crtc->dspaddr_offset;
4fa62c89 11470
cf5d8a46 11471 if (mmio_flip) {
84c33a64
SG
11472 ret = intel_queue_mmio_flip(dev, crtc, fb, obj, ring,
11473 page_flip_flags);
d6bbafa1
CW
11474 if (ret)
11475 goto cleanup_unpin;
11476
f06cc1b9
JH
11477 i915_gem_request_assign(&work->flip_queued_req,
11478 obj->last_write_req);
d6bbafa1 11479 } else {
6258fbe2
JH
11480 if (!request) {
11481 ret = i915_gem_request_alloc(ring, ring->default_context, &request);
11482 if (ret)
11483 goto cleanup_unpin;
11484 }
11485
11486 ret = dev_priv->display.queue_flip(dev, crtc, fb, obj, request,
d6bbafa1
CW
11487 page_flip_flags);
11488 if (ret)
11489 goto cleanup_unpin;
11490
6258fbe2 11491 i915_gem_request_assign(&work->flip_queued_req, request);
d6bbafa1
CW
11492 }
11493
91af127f 11494 if (request)
75289874 11495 i915_add_request_no_flush(request);
91af127f 11496
1e3feefd 11497 work->flip_queued_vblank = drm_crtc_vblank_count(crtc);
d6bbafa1 11498 work->enable_stall_check = true;
4fa62c89 11499
ab8d6675 11500 i915_gem_track_fb(intel_fb_obj(work->old_fb), obj,
a9ff8714 11501 to_intel_plane(primary)->frontbuffer_bit);
c80ac854 11502 mutex_unlock(&dev->struct_mutex);
a071fa00 11503
4e1e26f1 11504 intel_fbc_disable_crtc(intel_crtc);
a9ff8714
VS
11505 intel_frontbuffer_flip_prepare(dev,
11506 to_intel_plane(primary)->frontbuffer_bit);
6b95a207 11507
e5510fac
JB
11508 trace_i915_flip_request(intel_crtc->plane, obj);
11509
6b95a207 11510 return 0;
96b099fd 11511
4fa62c89 11512cleanup_unpin:
82bc3b2d 11513 intel_unpin_fb_obj(fb, crtc->primary->state);
8c9f3aaf 11514cleanup_pending:
91af127f
JH
11515 if (request)
11516 i915_gem_request_cancel(request);
b4a98e57 11517 atomic_dec(&intel_crtc->unpin_work_count);
89ed88ba
CW
11518 mutex_unlock(&dev->struct_mutex);
11519cleanup:
f4510a27 11520 crtc->primary->fb = old_fb;
afd65eb4 11521 update_state_fb(crtc->primary);
89ed88ba
CW
11522
11523 drm_gem_object_unreference_unlocked(&obj->base);
ab8d6675 11524 drm_framebuffer_unreference(work->old_fb);
96b099fd 11525
5e2d7afc 11526 spin_lock_irq(&dev->event_lock);
96b099fd 11527 intel_crtc->unpin_work = NULL;
5e2d7afc 11528 spin_unlock_irq(&dev->event_lock);
96b099fd 11529
87b6b101 11530 drm_crtc_vblank_put(crtc);
7317c75e 11531free_work:
96b099fd
CW
11532 kfree(work);
11533
f900db47 11534 if (ret == -EIO) {
02e0efb5
ML
11535 struct drm_atomic_state *state;
11536 struct drm_plane_state *plane_state;
11537
f900db47 11538out_hang:
02e0efb5
ML
11539 state = drm_atomic_state_alloc(dev);
11540 if (!state)
11541 return -ENOMEM;
11542 state->acquire_ctx = drm_modeset_legacy_acquire_ctx(crtc);
11543
11544retry:
11545 plane_state = drm_atomic_get_plane_state(state, primary);
11546 ret = PTR_ERR_OR_ZERO(plane_state);
11547 if (!ret) {
11548 drm_atomic_set_fb_for_plane(plane_state, fb);
11549
11550 ret = drm_atomic_set_crtc_for_plane(plane_state, crtc);
11551 if (!ret)
11552 ret = drm_atomic_commit(state);
11553 }
11554
11555 if (ret == -EDEADLK) {
11556 drm_modeset_backoff(state->acquire_ctx);
11557 drm_atomic_state_clear(state);
11558 goto retry;
11559 }
11560
11561 if (ret)
11562 drm_atomic_state_free(state);
11563
f0d3dad3 11564 if (ret == 0 && event) {
5e2d7afc 11565 spin_lock_irq(&dev->event_lock);
a071fa00 11566 drm_send_vblank_event(dev, pipe, event);
5e2d7afc 11567 spin_unlock_irq(&dev->event_lock);
f0d3dad3 11568 }
f900db47 11569 }
96b099fd 11570 return ret;
6b95a207
KH
11571}
11572
da20eabd
ML
11573
11574/**
11575 * intel_wm_need_update - Check whether watermarks need updating
11576 * @plane: drm plane
11577 * @state: new plane state
11578 *
11579 * Check current plane state versus the new one to determine whether
11580 * watermarks need to be recalculated.
11581 *
11582 * Returns true or false.
11583 */
11584static bool intel_wm_need_update(struct drm_plane *plane,
11585 struct drm_plane_state *state)
11586{
7809e5ae
MR
11587 struct intel_plane_state *new = to_intel_plane_state(state);
11588 struct intel_plane_state *cur = to_intel_plane_state(plane->state);
11589
11590 /* Update watermarks on tiling or size changes. */
da20eabd
ML
11591 if (!plane->state->fb || !state->fb ||
11592 plane->state->fb->modifier[0] != state->fb->modifier[0] ||
7809e5ae
MR
11593 plane->state->rotation != state->rotation ||
11594 drm_rect_width(&new->src) != drm_rect_width(&cur->src) ||
11595 drm_rect_height(&new->src) != drm_rect_height(&cur->src) ||
11596 drm_rect_width(&new->dst) != drm_rect_width(&cur->dst) ||
11597 drm_rect_height(&new->dst) != drm_rect_height(&cur->dst))
da20eabd
ML
11598 return true;
11599
11600 return false;
11601}
11602
7809e5ae
MR
11603static bool needs_scaling(struct intel_plane_state *state)
11604{
11605 int src_w = drm_rect_width(&state->src) >> 16;
11606 int src_h = drm_rect_height(&state->src) >> 16;
11607 int dst_w = drm_rect_width(&state->dst);
11608 int dst_h = drm_rect_height(&state->dst);
11609
11610 return (src_w != dst_w || src_h != dst_h);
11611}
11612
da20eabd
ML
11613int intel_plane_atomic_calc_changes(struct drm_crtc_state *crtc_state,
11614 struct drm_plane_state *plane_state)
11615{
11616 struct drm_crtc *crtc = crtc_state->crtc;
11617 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11618 struct drm_plane *plane = plane_state->plane;
11619 struct drm_device *dev = crtc->dev;
11620 struct drm_i915_private *dev_priv = dev->dev_private;
11621 struct intel_plane_state *old_plane_state =
11622 to_intel_plane_state(plane->state);
11623 int idx = intel_crtc->base.base.id, ret;
11624 int i = drm_plane_index(plane);
11625 bool mode_changed = needs_modeset(crtc_state);
11626 bool was_crtc_enabled = crtc->state->active;
11627 bool is_crtc_enabled = crtc_state->active;
da20eabd
ML
11628 bool turn_off, turn_on, visible, was_visible;
11629 struct drm_framebuffer *fb = plane_state->fb;
11630
11631 if (crtc_state && INTEL_INFO(dev)->gen >= 9 &&
11632 plane->type != DRM_PLANE_TYPE_CURSOR) {
11633 ret = skl_update_scaler_plane(
11634 to_intel_crtc_state(crtc_state),
11635 to_intel_plane_state(plane_state));
11636 if (ret)
11637 return ret;
11638 }
11639
11640 /*
11641 * Disabling a plane is always okay; we just need to update
11642 * fb tracking in a special way since cleanup_fb() won't
11643 * get called by the plane helpers.
11644 */
11645 if (old_plane_state->base.fb && !fb)
11646 intel_crtc->atomic.disabled_planes |= 1 << i;
11647
da20eabd
ML
11648 was_visible = old_plane_state->visible;
11649 visible = to_intel_plane_state(plane_state)->visible;
11650
11651 if (!was_crtc_enabled && WARN_ON(was_visible))
11652 was_visible = false;
11653
11654 if (!is_crtc_enabled && WARN_ON(visible))
11655 visible = false;
11656
11657 if (!was_visible && !visible)
11658 return 0;
11659
11660 turn_off = was_visible && (!visible || mode_changed);
11661 turn_on = visible && (!was_visible || mode_changed);
11662
11663 DRM_DEBUG_ATOMIC("[CRTC:%i] has [PLANE:%i] with fb %i\n", idx,
11664 plane->base.id, fb ? fb->base.id : -1);
11665
11666 DRM_DEBUG_ATOMIC("[PLANE:%i] visible %i -> %i, off %i, on %i, ms %i\n",
11667 plane->base.id, was_visible, visible,
11668 turn_off, turn_on, mode_changed);
11669
852eb00d 11670 if (turn_on) {
f015c551 11671 intel_crtc->atomic.update_wm_pre = true;
852eb00d
VS
11672 /* must disable cxsr around plane enable/disable */
11673 if (plane->type != DRM_PLANE_TYPE_CURSOR) {
11674 intel_crtc->atomic.disable_cxsr = true;
11675 /* to potentially re-enable cxsr */
11676 intel_crtc->atomic.wait_vblank = true;
11677 intel_crtc->atomic.update_wm_post = true;
11678 }
11679 } else if (turn_off) {
f015c551 11680 intel_crtc->atomic.update_wm_post = true;
852eb00d
VS
11681 /* must disable cxsr around plane enable/disable */
11682 if (plane->type != DRM_PLANE_TYPE_CURSOR) {
11683 if (is_crtc_enabled)
11684 intel_crtc->atomic.wait_vblank = true;
11685 intel_crtc->atomic.disable_cxsr = true;
11686 }
11687 } else if (intel_wm_need_update(plane, plane_state)) {
f015c551 11688 intel_crtc->atomic.update_wm_pre = true;
852eb00d 11689 }
da20eabd 11690
8be6ca85 11691 if (visible || was_visible)
a9ff8714
VS
11692 intel_crtc->atomic.fb_bits |=
11693 to_intel_plane(plane)->frontbuffer_bit;
11694
da20eabd
ML
11695 switch (plane->type) {
11696 case DRM_PLANE_TYPE_PRIMARY:
da20eabd
ML
11697 intel_crtc->atomic.wait_for_flips = true;
11698 intel_crtc->atomic.pre_disable_primary = turn_off;
11699 intel_crtc->atomic.post_enable_primary = turn_on;
11700
066cf55b
RV
11701 if (turn_off) {
11702 /*
11703 * FIXME: Actually if we will still have any other
11704 * plane enabled on the pipe we could let IPS enabled
11705 * still, but for now lets consider that when we make
11706 * primary invisible by setting DSPCNTR to 0 on
11707 * update_primary_plane function IPS needs to be
11708 * disable.
11709 */
11710 intel_crtc->atomic.disable_ips = true;
11711
da20eabd 11712 intel_crtc->atomic.disable_fbc = true;
066cf55b 11713 }
da20eabd
ML
11714
11715 /*
11716 * FBC does not work on some platforms for rotated
11717 * planes, so disable it when rotation is not 0 and
11718 * update it when rotation is set back to 0.
11719 *
11720 * FIXME: This is redundant with the fbc update done in
11721 * the primary plane enable function except that that
11722 * one is done too late. We eventually need to unify
11723 * this.
11724 */
11725
11726 if (visible &&
11727 INTEL_INFO(dev)->gen <= 4 && !IS_G4X(dev) &&
11728 dev_priv->fbc.crtc == intel_crtc &&
11729 plane_state->rotation != BIT(DRM_ROTATE_0))
11730 intel_crtc->atomic.disable_fbc = true;
11731
11732 /*
11733 * BDW signals flip done immediately if the plane
11734 * is disabled, even if the plane enable is already
11735 * armed to occur at the next vblank :(
11736 */
11737 if (turn_on && IS_BROADWELL(dev))
11738 intel_crtc->atomic.wait_vblank = true;
11739
11740 intel_crtc->atomic.update_fbc |= visible || mode_changed;
11741 break;
11742 case DRM_PLANE_TYPE_CURSOR:
da20eabd
ML
11743 break;
11744 case DRM_PLANE_TYPE_OVERLAY:
7809e5ae
MR
11745 /*
11746 * WaCxSRDisabledForSpriteScaling:ivb
11747 *
11748 * cstate->update_wm was already set above, so this flag will
11749 * take effect when we commit and program watermarks.
11750 */
11751 if (IS_IVYBRIDGE(dev) &&
11752 needs_scaling(to_intel_plane_state(plane_state)) &&
11753 !needs_scaling(old_plane_state)) {
11754 to_intel_crtc_state(crtc_state)->disable_lp_wm = true;
11755 } else if (turn_off && !mode_changed) {
da20eabd
ML
11756 intel_crtc->atomic.wait_vblank = true;
11757 intel_crtc->atomic.update_sprite_watermarks |=
11758 1 << i;
11759 }
7809e5ae
MR
11760
11761 break;
da20eabd
ML
11762 }
11763 return 0;
11764}
11765
6d3a1ce7
ML
11766static bool encoders_cloneable(const struct intel_encoder *a,
11767 const struct intel_encoder *b)
11768{
11769 /* masks could be asymmetric, so check both ways */
11770 return a == b || (a->cloneable & (1 << b->type) &&
11771 b->cloneable & (1 << a->type));
11772}
11773
11774static bool check_single_encoder_cloning(struct drm_atomic_state *state,
11775 struct intel_crtc *crtc,
11776 struct intel_encoder *encoder)
11777{
11778 struct intel_encoder *source_encoder;
11779 struct drm_connector *connector;
11780 struct drm_connector_state *connector_state;
11781 int i;
11782
11783 for_each_connector_in_state(state, connector, connector_state, i) {
11784 if (connector_state->crtc != &crtc->base)
11785 continue;
11786
11787 source_encoder =
11788 to_intel_encoder(connector_state->best_encoder);
11789 if (!encoders_cloneable(encoder, source_encoder))
11790 return false;
11791 }
11792
11793 return true;
11794}
11795
11796static bool check_encoder_cloning(struct drm_atomic_state *state,
11797 struct intel_crtc *crtc)
11798{
11799 struct intel_encoder *encoder;
11800 struct drm_connector *connector;
11801 struct drm_connector_state *connector_state;
11802 int i;
11803
11804 for_each_connector_in_state(state, connector, connector_state, i) {
11805 if (connector_state->crtc != &crtc->base)
11806 continue;
11807
11808 encoder = to_intel_encoder(connector_state->best_encoder);
11809 if (!check_single_encoder_cloning(state, crtc, encoder))
11810 return false;
11811 }
11812
11813 return true;
11814}
11815
11816static int intel_crtc_atomic_check(struct drm_crtc *crtc,
11817 struct drm_crtc_state *crtc_state)
11818{
cf5a15be 11819 struct drm_device *dev = crtc->dev;
ad421372 11820 struct drm_i915_private *dev_priv = dev->dev_private;
6d3a1ce7 11821 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
cf5a15be
ML
11822 struct intel_crtc_state *pipe_config =
11823 to_intel_crtc_state(crtc_state);
6d3a1ce7 11824 struct drm_atomic_state *state = crtc_state->state;
4d20cd86 11825 int ret;
6d3a1ce7
ML
11826 bool mode_changed = needs_modeset(crtc_state);
11827
11828 if (mode_changed && !check_encoder_cloning(state, intel_crtc)) {
11829 DRM_DEBUG_KMS("rejecting invalid cloning configuration\n");
11830 return -EINVAL;
11831 }
11832
852eb00d
VS
11833 if (mode_changed && !crtc_state->active)
11834 intel_crtc->atomic.update_wm_post = true;
eddfcbcd 11835
ad421372
ML
11836 if (mode_changed && crtc_state->enable &&
11837 dev_priv->display.crtc_compute_clock &&
11838 !WARN_ON(pipe_config->shared_dpll != DPLL_ID_PRIVATE)) {
11839 ret = dev_priv->display.crtc_compute_clock(intel_crtc,
11840 pipe_config);
11841 if (ret)
11842 return ret;
11843 }
11844
e435d6e5
ML
11845 ret = 0;
11846 if (INTEL_INFO(dev)->gen >= 9) {
11847 if (mode_changed)
11848 ret = skl_update_scaler_crtc(pipe_config);
11849
11850 if (!ret)
11851 ret = intel_atomic_setup_scalers(dev, intel_crtc,
11852 pipe_config);
11853 }
11854
11855 return ret;
6d3a1ce7
ML
11856}
11857
65b38e0d 11858static const struct drm_crtc_helper_funcs intel_helper_funcs = {
f6e5b160
CW
11859 .mode_set_base_atomic = intel_pipe_set_base_atomic,
11860 .load_lut = intel_crtc_load_lut,
ea2c67bb
MR
11861 .atomic_begin = intel_begin_crtc_commit,
11862 .atomic_flush = intel_finish_crtc_commit,
6d3a1ce7 11863 .atomic_check = intel_crtc_atomic_check,
f6e5b160
CW
11864};
11865
d29b2f9d
ACO
11866static void intel_modeset_update_connector_atomic_state(struct drm_device *dev)
11867{
11868 struct intel_connector *connector;
11869
11870 for_each_intel_connector(dev, connector) {
11871 if (connector->base.encoder) {
11872 connector->base.state->best_encoder =
11873 connector->base.encoder;
11874 connector->base.state->crtc =
11875 connector->base.encoder->crtc;
11876 } else {
11877 connector->base.state->best_encoder = NULL;
11878 connector->base.state->crtc = NULL;
11879 }
11880 }
11881}
11882
050f7aeb 11883static void
eba905b2 11884connected_sink_compute_bpp(struct intel_connector *connector,
5cec258b 11885 struct intel_crtc_state *pipe_config)
050f7aeb
DV
11886{
11887 int bpp = pipe_config->pipe_bpp;
11888
11889 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] checking for sink bpp constrains\n",
11890 connector->base.base.id,
c23cc417 11891 connector->base.name);
050f7aeb
DV
11892
11893 /* Don't use an invalid EDID bpc value */
11894 if (connector->base.display_info.bpc &&
11895 connector->base.display_info.bpc * 3 < bpp) {
11896 DRM_DEBUG_KMS("clamping display bpp (was %d) to EDID reported max of %d\n",
11897 bpp, connector->base.display_info.bpc*3);
11898 pipe_config->pipe_bpp = connector->base.display_info.bpc*3;
11899 }
11900
11901 /* Clamp bpp to 8 on screens without EDID 1.4 */
11902 if (connector->base.display_info.bpc == 0 && bpp > 24) {
11903 DRM_DEBUG_KMS("clamping display bpp (was %d) to default limit of 24\n",
11904 bpp);
11905 pipe_config->pipe_bpp = 24;
11906 }
11907}
11908
4e53c2e0 11909static int
050f7aeb 11910compute_baseline_pipe_bpp(struct intel_crtc *crtc,
5cec258b 11911 struct intel_crtc_state *pipe_config)
4e53c2e0 11912{
050f7aeb 11913 struct drm_device *dev = crtc->base.dev;
1486017f 11914 struct drm_atomic_state *state;
da3ced29
ACO
11915 struct drm_connector *connector;
11916 struct drm_connector_state *connector_state;
1486017f 11917 int bpp, i;
4e53c2e0 11918
d328c9d7 11919 if ((IS_G4X(dev) || IS_VALLEYVIEW(dev)))
4e53c2e0 11920 bpp = 10*3;
d328c9d7
DV
11921 else if (INTEL_INFO(dev)->gen >= 5)
11922 bpp = 12*3;
11923 else
11924 bpp = 8*3;
11925
4e53c2e0 11926
4e53c2e0
DV
11927 pipe_config->pipe_bpp = bpp;
11928
1486017f
ACO
11929 state = pipe_config->base.state;
11930
4e53c2e0 11931 /* Clamp display bpp to EDID value */
da3ced29
ACO
11932 for_each_connector_in_state(state, connector, connector_state, i) {
11933 if (connector_state->crtc != &crtc->base)
4e53c2e0
DV
11934 continue;
11935
da3ced29
ACO
11936 connected_sink_compute_bpp(to_intel_connector(connector),
11937 pipe_config);
4e53c2e0
DV
11938 }
11939
11940 return bpp;
11941}
11942
644db711
DV
11943static void intel_dump_crtc_timings(const struct drm_display_mode *mode)
11944{
11945 DRM_DEBUG_KMS("crtc timings: %d %d %d %d %d %d %d %d %d, "
11946 "type: 0x%x flags: 0x%x\n",
1342830c 11947 mode->crtc_clock,
644db711
DV
11948 mode->crtc_hdisplay, mode->crtc_hsync_start,
11949 mode->crtc_hsync_end, mode->crtc_htotal,
11950 mode->crtc_vdisplay, mode->crtc_vsync_start,
11951 mode->crtc_vsync_end, mode->crtc_vtotal, mode->type, mode->flags);
11952}
11953
c0b03411 11954static void intel_dump_pipe_config(struct intel_crtc *crtc,
5cec258b 11955 struct intel_crtc_state *pipe_config,
c0b03411
DV
11956 const char *context)
11957{
6a60cd87
CK
11958 struct drm_device *dev = crtc->base.dev;
11959 struct drm_plane *plane;
11960 struct intel_plane *intel_plane;
11961 struct intel_plane_state *state;
11962 struct drm_framebuffer *fb;
11963
11964 DRM_DEBUG_KMS("[CRTC:%d]%s config %p for pipe %c\n", crtc->base.base.id,
11965 context, pipe_config, pipe_name(crtc->pipe));
c0b03411
DV
11966
11967 DRM_DEBUG_KMS("cpu_transcoder: %c\n", transcoder_name(pipe_config->cpu_transcoder));
11968 DRM_DEBUG_KMS("pipe bpp: %i, dithering: %i\n",
11969 pipe_config->pipe_bpp, pipe_config->dither);
11970 DRM_DEBUG_KMS("fdi/pch: %i, lanes: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
11971 pipe_config->has_pch_encoder,
11972 pipe_config->fdi_lanes,
11973 pipe_config->fdi_m_n.gmch_m, pipe_config->fdi_m_n.gmch_n,
11974 pipe_config->fdi_m_n.link_m, pipe_config->fdi_m_n.link_n,
11975 pipe_config->fdi_m_n.tu);
90a6b7b0 11976 DRM_DEBUG_KMS("dp: %i, lanes: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
eb14cb74 11977 pipe_config->has_dp_encoder,
90a6b7b0 11978 pipe_config->lane_count,
eb14cb74
VS
11979 pipe_config->dp_m_n.gmch_m, pipe_config->dp_m_n.gmch_n,
11980 pipe_config->dp_m_n.link_m, pipe_config->dp_m_n.link_n,
11981 pipe_config->dp_m_n.tu);
b95af8be 11982
90a6b7b0 11983 DRM_DEBUG_KMS("dp: %i, lanes: %i, gmch_m2: %u, gmch_n2: %u, link_m2: %u, link_n2: %u, tu2: %u\n",
b95af8be 11984 pipe_config->has_dp_encoder,
90a6b7b0 11985 pipe_config->lane_count,
b95af8be
VK
11986 pipe_config->dp_m2_n2.gmch_m,
11987 pipe_config->dp_m2_n2.gmch_n,
11988 pipe_config->dp_m2_n2.link_m,
11989 pipe_config->dp_m2_n2.link_n,
11990 pipe_config->dp_m2_n2.tu);
11991
55072d19
DV
11992 DRM_DEBUG_KMS("audio: %i, infoframes: %i\n",
11993 pipe_config->has_audio,
11994 pipe_config->has_infoframe);
11995
c0b03411 11996 DRM_DEBUG_KMS("requested mode:\n");
2d112de7 11997 drm_mode_debug_printmodeline(&pipe_config->base.mode);
c0b03411 11998 DRM_DEBUG_KMS("adjusted mode:\n");
2d112de7
ACO
11999 drm_mode_debug_printmodeline(&pipe_config->base.adjusted_mode);
12000 intel_dump_crtc_timings(&pipe_config->base.adjusted_mode);
d71b8d4a 12001 DRM_DEBUG_KMS("port clock: %d\n", pipe_config->port_clock);
37327abd
VS
12002 DRM_DEBUG_KMS("pipe src size: %dx%d\n",
12003 pipe_config->pipe_src_w, pipe_config->pipe_src_h);
0ec463d3
TU
12004 DRM_DEBUG_KMS("num_scalers: %d, scaler_users: 0x%x, scaler_id: %d\n",
12005 crtc->num_scalers,
12006 pipe_config->scaler_state.scaler_users,
12007 pipe_config->scaler_state.scaler_id);
c0b03411
DV
12008 DRM_DEBUG_KMS("gmch pfit: control: 0x%08x, ratios: 0x%08x, lvds border: 0x%08x\n",
12009 pipe_config->gmch_pfit.control,
12010 pipe_config->gmch_pfit.pgm_ratios,
12011 pipe_config->gmch_pfit.lvds_border_bits);
fd4daa9c 12012 DRM_DEBUG_KMS("pch pfit: pos: 0x%08x, size: 0x%08x, %s\n",
c0b03411 12013 pipe_config->pch_pfit.pos,
fd4daa9c
CW
12014 pipe_config->pch_pfit.size,
12015 pipe_config->pch_pfit.enabled ? "enabled" : "disabled");
42db64ef 12016 DRM_DEBUG_KMS("ips: %i\n", pipe_config->ips_enabled);
cf532bb2 12017 DRM_DEBUG_KMS("double wide: %i\n", pipe_config->double_wide);
6a60cd87 12018
415ff0f6 12019 if (IS_BROXTON(dev)) {
05712c15 12020 DRM_DEBUG_KMS("ddi_pll_sel: %u; dpll_hw_state: ebb0: 0x%x, ebb4: 0x%x,"
415ff0f6 12021 "pll0: 0x%x, pll1: 0x%x, pll2: 0x%x, pll3: 0x%x, "
c8453338 12022 "pll6: 0x%x, pll8: 0x%x, pll9: 0x%x, pll10: 0x%x, pcsdw12: 0x%x\n",
415ff0f6
TU
12023 pipe_config->ddi_pll_sel,
12024 pipe_config->dpll_hw_state.ebb0,
05712c15 12025 pipe_config->dpll_hw_state.ebb4,
415ff0f6
TU
12026 pipe_config->dpll_hw_state.pll0,
12027 pipe_config->dpll_hw_state.pll1,
12028 pipe_config->dpll_hw_state.pll2,
12029 pipe_config->dpll_hw_state.pll3,
12030 pipe_config->dpll_hw_state.pll6,
12031 pipe_config->dpll_hw_state.pll8,
05712c15 12032 pipe_config->dpll_hw_state.pll9,
c8453338 12033 pipe_config->dpll_hw_state.pll10,
415ff0f6
TU
12034 pipe_config->dpll_hw_state.pcsdw12);
12035 } else if (IS_SKYLAKE(dev)) {
12036 DRM_DEBUG_KMS("ddi_pll_sel: %u; dpll_hw_state: "
12037 "ctrl1: 0x%x, cfgcr1: 0x%x, cfgcr2: 0x%x\n",
12038 pipe_config->ddi_pll_sel,
12039 pipe_config->dpll_hw_state.ctrl1,
12040 pipe_config->dpll_hw_state.cfgcr1,
12041 pipe_config->dpll_hw_state.cfgcr2);
12042 } else if (HAS_DDI(dev)) {
12043 DRM_DEBUG_KMS("ddi_pll_sel: %u; dpll_hw_state: wrpll: 0x%x\n",
12044 pipe_config->ddi_pll_sel,
12045 pipe_config->dpll_hw_state.wrpll);
12046 } else {
12047 DRM_DEBUG_KMS("dpll_hw_state: dpll: 0x%x, dpll_md: 0x%x, "
12048 "fp0: 0x%x, fp1: 0x%x\n",
12049 pipe_config->dpll_hw_state.dpll,
12050 pipe_config->dpll_hw_state.dpll_md,
12051 pipe_config->dpll_hw_state.fp0,
12052 pipe_config->dpll_hw_state.fp1);
12053 }
12054
6a60cd87
CK
12055 DRM_DEBUG_KMS("planes on this crtc\n");
12056 list_for_each_entry(plane, &dev->mode_config.plane_list, head) {
12057 intel_plane = to_intel_plane(plane);
12058 if (intel_plane->pipe != crtc->pipe)
12059 continue;
12060
12061 state = to_intel_plane_state(plane->state);
12062 fb = state->base.fb;
12063 if (!fb) {
12064 DRM_DEBUG_KMS("%s PLANE:%d plane: %u.%u idx: %d "
12065 "disabled, scaler_id = %d\n",
12066 plane->type == DRM_PLANE_TYPE_CURSOR ? "CURSOR" : "STANDARD",
12067 plane->base.id, intel_plane->pipe,
12068 (crtc->base.primary == plane) ? 0 : intel_plane->plane + 1,
12069 drm_plane_index(plane), state->scaler_id);
12070 continue;
12071 }
12072
12073 DRM_DEBUG_KMS("%s PLANE:%d plane: %u.%u idx: %d enabled",
12074 plane->type == DRM_PLANE_TYPE_CURSOR ? "CURSOR" : "STANDARD",
12075 plane->base.id, intel_plane->pipe,
12076 crtc->base.primary == plane ? 0 : intel_plane->plane + 1,
12077 drm_plane_index(plane));
12078 DRM_DEBUG_KMS("\tFB:%d, fb = %ux%u format = 0x%x",
12079 fb->base.id, fb->width, fb->height, fb->pixel_format);
12080 DRM_DEBUG_KMS("\tscaler:%d src (%u, %u) %ux%u dst (%u, %u) %ux%u\n",
12081 state->scaler_id,
12082 state->src.x1 >> 16, state->src.y1 >> 16,
12083 drm_rect_width(&state->src) >> 16,
12084 drm_rect_height(&state->src) >> 16,
12085 state->dst.x1, state->dst.y1,
12086 drm_rect_width(&state->dst), drm_rect_height(&state->dst));
12087 }
c0b03411
DV
12088}
12089
5448a00d 12090static bool check_digital_port_conflicts(struct drm_atomic_state *state)
00f0b378 12091{
5448a00d
ACO
12092 struct drm_device *dev = state->dev;
12093 struct intel_encoder *encoder;
da3ced29 12094 struct drm_connector *connector;
5448a00d 12095 struct drm_connector_state *connector_state;
00f0b378 12096 unsigned int used_ports = 0;
5448a00d 12097 int i;
00f0b378
VS
12098
12099 /*
12100 * Walk the connector list instead of the encoder
12101 * list to detect the problem on ddi platforms
12102 * where there's just one encoder per digital port.
12103 */
da3ced29 12104 for_each_connector_in_state(state, connector, connector_state, i) {
5448a00d 12105 if (!connector_state->best_encoder)
00f0b378
VS
12106 continue;
12107
5448a00d
ACO
12108 encoder = to_intel_encoder(connector_state->best_encoder);
12109
12110 WARN_ON(!connector_state->crtc);
00f0b378
VS
12111
12112 switch (encoder->type) {
12113 unsigned int port_mask;
12114 case INTEL_OUTPUT_UNKNOWN:
12115 if (WARN_ON(!HAS_DDI(dev)))
12116 break;
12117 case INTEL_OUTPUT_DISPLAYPORT:
12118 case INTEL_OUTPUT_HDMI:
12119 case INTEL_OUTPUT_EDP:
12120 port_mask = 1 << enc_to_dig_port(&encoder->base)->port;
12121
12122 /* the same port mustn't appear more than once */
12123 if (used_ports & port_mask)
12124 return false;
12125
12126 used_ports |= port_mask;
12127 default:
12128 break;
12129 }
12130 }
12131
12132 return true;
12133}
12134
83a57153
ACO
12135static void
12136clear_intel_crtc_state(struct intel_crtc_state *crtc_state)
12137{
12138 struct drm_crtc_state tmp_state;
663a3640 12139 struct intel_crtc_scaler_state scaler_state;
4978cc93
ACO
12140 struct intel_dpll_hw_state dpll_hw_state;
12141 enum intel_dpll_id shared_dpll;
8504c74c 12142 uint32_t ddi_pll_sel;
c4e2d043 12143 bool force_thru;
83a57153 12144
7546a384
ACO
12145 /* FIXME: before the switch to atomic started, a new pipe_config was
12146 * kzalloc'd. Code that depends on any field being zero should be
12147 * fixed, so that the crtc_state can be safely duplicated. For now,
12148 * only fields that are know to not cause problems are preserved. */
12149
83a57153 12150 tmp_state = crtc_state->base;
663a3640 12151 scaler_state = crtc_state->scaler_state;
4978cc93
ACO
12152 shared_dpll = crtc_state->shared_dpll;
12153 dpll_hw_state = crtc_state->dpll_hw_state;
8504c74c 12154 ddi_pll_sel = crtc_state->ddi_pll_sel;
c4e2d043 12155 force_thru = crtc_state->pch_pfit.force_thru;
4978cc93 12156
83a57153 12157 memset(crtc_state, 0, sizeof *crtc_state);
4978cc93 12158
83a57153 12159 crtc_state->base = tmp_state;
663a3640 12160 crtc_state->scaler_state = scaler_state;
4978cc93
ACO
12161 crtc_state->shared_dpll = shared_dpll;
12162 crtc_state->dpll_hw_state = dpll_hw_state;
8504c74c 12163 crtc_state->ddi_pll_sel = ddi_pll_sel;
c4e2d043 12164 crtc_state->pch_pfit.force_thru = force_thru;
83a57153
ACO
12165}
12166
548ee15b 12167static int
b8cecdf5 12168intel_modeset_pipe_config(struct drm_crtc *crtc,
b359283a 12169 struct intel_crtc_state *pipe_config)
ee7b9f93 12170{
b359283a 12171 struct drm_atomic_state *state = pipe_config->base.state;
7758a113 12172 struct intel_encoder *encoder;
da3ced29 12173 struct drm_connector *connector;
0b901879 12174 struct drm_connector_state *connector_state;
d328c9d7 12175 int base_bpp, ret = -EINVAL;
0b901879 12176 int i;
e29c22c0 12177 bool retry = true;
ee7b9f93 12178
83a57153 12179 clear_intel_crtc_state(pipe_config);
7758a113 12180
e143a21c
DV
12181 pipe_config->cpu_transcoder =
12182 (enum transcoder) to_intel_crtc(crtc)->pipe;
b8cecdf5 12183
2960bc9c
ID
12184 /*
12185 * Sanitize sync polarity flags based on requested ones. If neither
12186 * positive or negative polarity is requested, treat this as meaning
12187 * negative polarity.
12188 */
2d112de7 12189 if (!(pipe_config->base.adjusted_mode.flags &
2960bc9c 12190 (DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NHSYNC)))
2d112de7 12191 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_NHSYNC;
2960bc9c 12192
2d112de7 12193 if (!(pipe_config->base.adjusted_mode.flags &
2960bc9c 12194 (DRM_MODE_FLAG_PVSYNC | DRM_MODE_FLAG_NVSYNC)))
2d112de7 12195 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_NVSYNC;
2960bc9c 12196
d328c9d7
DV
12197 base_bpp = compute_baseline_pipe_bpp(to_intel_crtc(crtc),
12198 pipe_config);
12199 if (base_bpp < 0)
4e53c2e0
DV
12200 goto fail;
12201
e41a56be
VS
12202 /*
12203 * Determine the real pipe dimensions. Note that stereo modes can
12204 * increase the actual pipe size due to the frame doubling and
12205 * insertion of additional space for blanks between the frame. This
12206 * is stored in the crtc timings. We use the requested mode to do this
12207 * computation to clearly distinguish it from the adjusted mode, which
12208 * can be changed by the connectors in the below retry loop.
12209 */
2d112de7 12210 drm_crtc_get_hv_timing(&pipe_config->base.mode,
ecb7e16b
GP
12211 &pipe_config->pipe_src_w,
12212 &pipe_config->pipe_src_h);
e41a56be 12213
e29c22c0 12214encoder_retry:
ef1b460d 12215 /* Ensure the port clock defaults are reset when retrying. */
ff9a6750 12216 pipe_config->port_clock = 0;
ef1b460d 12217 pipe_config->pixel_multiplier = 1;
ff9a6750 12218
135c81b8 12219 /* Fill in default crtc timings, allow encoders to overwrite them. */
2d112de7
ACO
12220 drm_mode_set_crtcinfo(&pipe_config->base.adjusted_mode,
12221 CRTC_STEREO_DOUBLE);
135c81b8 12222
7758a113
DV
12223 /* Pass our mode to the connectors and the CRTC to give them a chance to
12224 * adjust it according to limitations or connector properties, and also
12225 * a chance to reject the mode entirely.
47f1c6c9 12226 */
da3ced29 12227 for_each_connector_in_state(state, connector, connector_state, i) {
0b901879 12228 if (connector_state->crtc != crtc)
7758a113 12229 continue;
7ae89233 12230
0b901879
ACO
12231 encoder = to_intel_encoder(connector_state->best_encoder);
12232
efea6e8e
DV
12233 if (!(encoder->compute_config(encoder, pipe_config))) {
12234 DRM_DEBUG_KMS("Encoder config failure\n");
7758a113
DV
12235 goto fail;
12236 }
ee7b9f93 12237 }
47f1c6c9 12238
ff9a6750
DV
12239 /* Set default port clock if not overwritten by the encoder. Needs to be
12240 * done afterwards in case the encoder adjusts the mode. */
12241 if (!pipe_config->port_clock)
2d112de7 12242 pipe_config->port_clock = pipe_config->base.adjusted_mode.crtc_clock
241bfc38 12243 * pipe_config->pixel_multiplier;
ff9a6750 12244
a43f6e0f 12245 ret = intel_crtc_compute_config(to_intel_crtc(crtc), pipe_config);
e29c22c0 12246 if (ret < 0) {
7758a113
DV
12247 DRM_DEBUG_KMS("CRTC fixup failed\n");
12248 goto fail;
ee7b9f93 12249 }
e29c22c0
DV
12250
12251 if (ret == RETRY) {
12252 if (WARN(!retry, "loop in pipe configuration computation\n")) {
12253 ret = -EINVAL;
12254 goto fail;
12255 }
12256
12257 DRM_DEBUG_KMS("CRTC bw constrained, retrying\n");
12258 retry = false;
12259 goto encoder_retry;
12260 }
12261
e8fa4270
DV
12262 /* Dithering seems to not pass-through bits correctly when it should, so
12263 * only enable it on 6bpc panels. */
12264 pipe_config->dither = pipe_config->pipe_bpp == 6*3;
62f0ace5 12265 DRM_DEBUG_KMS("hw max bpp: %i, pipe bpp: %i, dithering: %i\n",
d328c9d7 12266 base_bpp, pipe_config->pipe_bpp, pipe_config->dither);
4e53c2e0 12267
7758a113 12268fail:
548ee15b 12269 return ret;
ee7b9f93 12270}
47f1c6c9 12271
ea9d758d 12272static void
4740b0f2 12273intel_modeset_update_crtc_state(struct drm_atomic_state *state)
ea9d758d 12274{
0a9ab303
ACO
12275 struct drm_crtc *crtc;
12276 struct drm_crtc_state *crtc_state;
8a75d157 12277 int i;
ea9d758d 12278
7668851f 12279 /* Double check state. */
8a75d157 12280 for_each_crtc_in_state(state, crtc, crtc_state, i) {
3cb480bc 12281 to_intel_crtc(crtc)->config = to_intel_crtc_state(crtc->state);
fc467a22
ML
12282
12283 /* Update hwmode for vblank functions */
12284 if (crtc->state->active)
12285 crtc->hwmode = crtc->state->adjusted_mode;
12286 else
12287 crtc->hwmode.crtc_clock = 0;
ea9d758d 12288 }
ea9d758d
DV
12289}
12290
3bd26263 12291static bool intel_fuzzy_clock_check(int clock1, int clock2)
f1f644dc 12292{
3bd26263 12293 int diff;
f1f644dc
JB
12294
12295 if (clock1 == clock2)
12296 return true;
12297
12298 if (!clock1 || !clock2)
12299 return false;
12300
12301 diff = abs(clock1 - clock2);
12302
12303 if (((((diff + clock1 + clock2) * 100)) / (clock1 + clock2)) < 105)
12304 return true;
12305
12306 return false;
12307}
12308
25c5b266
DV
12309#define for_each_intel_crtc_masked(dev, mask, intel_crtc) \
12310 list_for_each_entry((intel_crtc), \
12311 &(dev)->mode_config.crtc_list, \
12312 base.head) \
0973f18f 12313 if (mask & (1 <<(intel_crtc)->pipe))
25c5b266 12314
cfb23ed6
ML
12315static bool
12316intel_compare_m_n(unsigned int m, unsigned int n,
12317 unsigned int m2, unsigned int n2,
12318 bool exact)
12319{
12320 if (m == m2 && n == n2)
12321 return true;
12322
12323 if (exact || !m || !n || !m2 || !n2)
12324 return false;
12325
12326 BUILD_BUG_ON(DATA_LINK_M_N_MASK > INT_MAX);
12327
12328 if (m > m2) {
12329 while (m > m2) {
12330 m2 <<= 1;
12331 n2 <<= 1;
12332 }
12333 } else if (m < m2) {
12334 while (m < m2) {
12335 m <<= 1;
12336 n <<= 1;
12337 }
12338 }
12339
12340 return m == m2 && n == n2;
12341}
12342
12343static bool
12344intel_compare_link_m_n(const struct intel_link_m_n *m_n,
12345 struct intel_link_m_n *m2_n2,
12346 bool adjust)
12347{
12348 if (m_n->tu == m2_n2->tu &&
12349 intel_compare_m_n(m_n->gmch_m, m_n->gmch_n,
12350 m2_n2->gmch_m, m2_n2->gmch_n, !adjust) &&
12351 intel_compare_m_n(m_n->link_m, m_n->link_n,
12352 m2_n2->link_m, m2_n2->link_n, !adjust)) {
12353 if (adjust)
12354 *m2_n2 = *m_n;
12355
12356 return true;
12357 }
12358
12359 return false;
12360}
12361
0e8ffe1b 12362static bool
2fa2fe9a 12363intel_pipe_config_compare(struct drm_device *dev,
5cec258b 12364 struct intel_crtc_state *current_config,
cfb23ed6
ML
12365 struct intel_crtc_state *pipe_config,
12366 bool adjust)
0e8ffe1b 12367{
cfb23ed6
ML
12368 bool ret = true;
12369
12370#define INTEL_ERR_OR_DBG_KMS(fmt, ...) \
12371 do { \
12372 if (!adjust) \
12373 DRM_ERROR(fmt, ##__VA_ARGS__); \
12374 else \
12375 DRM_DEBUG_KMS(fmt, ##__VA_ARGS__); \
12376 } while (0)
12377
66e985c0
DV
12378#define PIPE_CONF_CHECK_X(name) \
12379 if (current_config->name != pipe_config->name) { \
cfb23ed6 12380 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
66e985c0
DV
12381 "(expected 0x%08x, found 0x%08x)\n", \
12382 current_config->name, \
12383 pipe_config->name); \
cfb23ed6 12384 ret = false; \
66e985c0
DV
12385 }
12386
08a24034
DV
12387#define PIPE_CONF_CHECK_I(name) \
12388 if (current_config->name != pipe_config->name) { \
cfb23ed6 12389 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
08a24034
DV
12390 "(expected %i, found %i)\n", \
12391 current_config->name, \
12392 pipe_config->name); \
cfb23ed6
ML
12393 ret = false; \
12394 }
12395
12396#define PIPE_CONF_CHECK_M_N(name) \
12397 if (!intel_compare_link_m_n(&current_config->name, \
12398 &pipe_config->name,\
12399 adjust)) { \
12400 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
12401 "(expected tu %i gmch %i/%i link %i/%i, " \
12402 "found tu %i, gmch %i/%i link %i/%i)\n", \
12403 current_config->name.tu, \
12404 current_config->name.gmch_m, \
12405 current_config->name.gmch_n, \
12406 current_config->name.link_m, \
12407 current_config->name.link_n, \
12408 pipe_config->name.tu, \
12409 pipe_config->name.gmch_m, \
12410 pipe_config->name.gmch_n, \
12411 pipe_config->name.link_m, \
12412 pipe_config->name.link_n); \
12413 ret = false; \
12414 }
12415
12416#define PIPE_CONF_CHECK_M_N_ALT(name, alt_name) \
12417 if (!intel_compare_link_m_n(&current_config->name, \
12418 &pipe_config->name, adjust) && \
12419 !intel_compare_link_m_n(&current_config->alt_name, \
12420 &pipe_config->name, adjust)) { \
12421 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
12422 "(expected tu %i gmch %i/%i link %i/%i, " \
12423 "or tu %i gmch %i/%i link %i/%i, " \
12424 "found tu %i, gmch %i/%i link %i/%i)\n", \
12425 current_config->name.tu, \
12426 current_config->name.gmch_m, \
12427 current_config->name.gmch_n, \
12428 current_config->name.link_m, \
12429 current_config->name.link_n, \
12430 current_config->alt_name.tu, \
12431 current_config->alt_name.gmch_m, \
12432 current_config->alt_name.gmch_n, \
12433 current_config->alt_name.link_m, \
12434 current_config->alt_name.link_n, \
12435 pipe_config->name.tu, \
12436 pipe_config->name.gmch_m, \
12437 pipe_config->name.gmch_n, \
12438 pipe_config->name.link_m, \
12439 pipe_config->name.link_n); \
12440 ret = false; \
88adfff1
DV
12441 }
12442
b95af8be
VK
12443/* This is required for BDW+ where there is only one set of registers for
12444 * switching between high and low RR.
12445 * This macro can be used whenever a comparison has to be made between one
12446 * hw state and multiple sw state variables.
12447 */
12448#define PIPE_CONF_CHECK_I_ALT(name, alt_name) \
12449 if ((current_config->name != pipe_config->name) && \
12450 (current_config->alt_name != pipe_config->name)) { \
cfb23ed6 12451 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
b95af8be
VK
12452 "(expected %i or %i, found %i)\n", \
12453 current_config->name, \
12454 current_config->alt_name, \
12455 pipe_config->name); \
cfb23ed6 12456 ret = false; \
b95af8be
VK
12457 }
12458
1bd1bd80
DV
12459#define PIPE_CONF_CHECK_FLAGS(name, mask) \
12460 if ((current_config->name ^ pipe_config->name) & (mask)) { \
cfb23ed6 12461 INTEL_ERR_OR_DBG_KMS("mismatch in " #name "(" #mask ") " \
1bd1bd80
DV
12462 "(expected %i, found %i)\n", \
12463 current_config->name & (mask), \
12464 pipe_config->name & (mask)); \
cfb23ed6 12465 ret = false; \
1bd1bd80
DV
12466 }
12467
5e550656
VS
12468#define PIPE_CONF_CHECK_CLOCK_FUZZY(name) \
12469 if (!intel_fuzzy_clock_check(current_config->name, pipe_config->name)) { \
cfb23ed6 12470 INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
5e550656
VS
12471 "(expected %i, found %i)\n", \
12472 current_config->name, \
12473 pipe_config->name); \
cfb23ed6 12474 ret = false; \
5e550656
VS
12475 }
12476
bb760063
DV
12477#define PIPE_CONF_QUIRK(quirk) \
12478 ((current_config->quirks | pipe_config->quirks) & (quirk))
12479
eccb140b
DV
12480 PIPE_CONF_CHECK_I(cpu_transcoder);
12481
08a24034
DV
12482 PIPE_CONF_CHECK_I(has_pch_encoder);
12483 PIPE_CONF_CHECK_I(fdi_lanes);
cfb23ed6 12484 PIPE_CONF_CHECK_M_N(fdi_m_n);
08a24034 12485
eb14cb74 12486 PIPE_CONF_CHECK_I(has_dp_encoder);
90a6b7b0 12487 PIPE_CONF_CHECK_I(lane_count);
b95af8be
VK
12488
12489 if (INTEL_INFO(dev)->gen < 8) {
cfb23ed6
ML
12490 PIPE_CONF_CHECK_M_N(dp_m_n);
12491
12492 PIPE_CONF_CHECK_I(has_drrs);
12493 if (current_config->has_drrs)
12494 PIPE_CONF_CHECK_M_N(dp_m2_n2);
12495 } else
12496 PIPE_CONF_CHECK_M_N_ALT(dp_m_n, dp_m2_n2);
eb14cb74 12497
2d112de7
ACO
12498 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hdisplay);
12499 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_htotal);
12500 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hblank_start);
12501 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hblank_end);
12502 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hsync_start);
12503 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hsync_end);
1bd1bd80 12504
2d112de7
ACO
12505 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vdisplay);
12506 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vtotal);
12507 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vblank_start);
12508 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vblank_end);
12509 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vsync_start);
12510 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vsync_end);
1bd1bd80 12511
c93f54cf 12512 PIPE_CONF_CHECK_I(pixel_multiplier);
6897b4b5 12513 PIPE_CONF_CHECK_I(has_hdmi_sink);
b5a9fa09
DV
12514 if ((INTEL_INFO(dev)->gen < 8 && !IS_HASWELL(dev)) ||
12515 IS_VALLEYVIEW(dev))
12516 PIPE_CONF_CHECK_I(limited_color_range);
e43823ec 12517 PIPE_CONF_CHECK_I(has_infoframe);
6c49f241 12518
9ed109a7
DV
12519 PIPE_CONF_CHECK_I(has_audio);
12520
2d112de7 12521 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
1bd1bd80
DV
12522 DRM_MODE_FLAG_INTERLACE);
12523
bb760063 12524 if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS)) {
2d112de7 12525 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
bb760063 12526 DRM_MODE_FLAG_PHSYNC);
2d112de7 12527 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
bb760063 12528 DRM_MODE_FLAG_NHSYNC);
2d112de7 12529 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
bb760063 12530 DRM_MODE_FLAG_PVSYNC);
2d112de7 12531 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
bb760063
DV
12532 DRM_MODE_FLAG_NVSYNC);
12533 }
045ac3b5 12534
333b8ca8 12535 PIPE_CONF_CHECK_X(gmch_pfit.control);
e2ff2d4a
DV
12536 /* pfit ratios are autocomputed by the hw on gen4+ */
12537 if (INTEL_INFO(dev)->gen < 4)
12538 PIPE_CONF_CHECK_I(gmch_pfit.pgm_ratios);
333b8ca8 12539 PIPE_CONF_CHECK_X(gmch_pfit.lvds_border_bits);
9953599b 12540
bfd16b2a
ML
12541 if (!adjust) {
12542 PIPE_CONF_CHECK_I(pipe_src_w);
12543 PIPE_CONF_CHECK_I(pipe_src_h);
12544
12545 PIPE_CONF_CHECK_I(pch_pfit.enabled);
12546 if (current_config->pch_pfit.enabled) {
12547 PIPE_CONF_CHECK_X(pch_pfit.pos);
12548 PIPE_CONF_CHECK_X(pch_pfit.size);
12549 }
2fa2fe9a 12550
7aefe2b5
ML
12551 PIPE_CONF_CHECK_I(scaler_state.scaler_id);
12552 }
a1b2278e 12553
e59150dc
JB
12554 /* BDW+ don't expose a synchronous way to read the state */
12555 if (IS_HASWELL(dev))
12556 PIPE_CONF_CHECK_I(ips_enabled);
42db64ef 12557
282740f7
VS
12558 PIPE_CONF_CHECK_I(double_wide);
12559
26804afd
DV
12560 PIPE_CONF_CHECK_X(ddi_pll_sel);
12561
c0d43d62 12562 PIPE_CONF_CHECK_I(shared_dpll);
66e985c0 12563 PIPE_CONF_CHECK_X(dpll_hw_state.dpll);
8bcc2795 12564 PIPE_CONF_CHECK_X(dpll_hw_state.dpll_md);
66e985c0
DV
12565 PIPE_CONF_CHECK_X(dpll_hw_state.fp0);
12566 PIPE_CONF_CHECK_X(dpll_hw_state.fp1);
d452c5b6 12567 PIPE_CONF_CHECK_X(dpll_hw_state.wrpll);
3f4cd19f
DL
12568 PIPE_CONF_CHECK_X(dpll_hw_state.ctrl1);
12569 PIPE_CONF_CHECK_X(dpll_hw_state.cfgcr1);
12570 PIPE_CONF_CHECK_X(dpll_hw_state.cfgcr2);
c0d43d62 12571
42571aef
VS
12572 if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5)
12573 PIPE_CONF_CHECK_I(pipe_bpp);
12574
2d112de7 12575 PIPE_CONF_CHECK_CLOCK_FUZZY(base.adjusted_mode.crtc_clock);
a9a7e98a 12576 PIPE_CONF_CHECK_CLOCK_FUZZY(port_clock);
5e550656 12577
66e985c0 12578#undef PIPE_CONF_CHECK_X
08a24034 12579#undef PIPE_CONF_CHECK_I
b95af8be 12580#undef PIPE_CONF_CHECK_I_ALT
1bd1bd80 12581#undef PIPE_CONF_CHECK_FLAGS
5e550656 12582#undef PIPE_CONF_CHECK_CLOCK_FUZZY
bb760063 12583#undef PIPE_CONF_QUIRK
cfb23ed6 12584#undef INTEL_ERR_OR_DBG_KMS
88adfff1 12585
cfb23ed6 12586 return ret;
0e8ffe1b
DV
12587}
12588
08db6652
DL
12589static void check_wm_state(struct drm_device *dev)
12590{
12591 struct drm_i915_private *dev_priv = dev->dev_private;
12592 struct skl_ddb_allocation hw_ddb, *sw_ddb;
12593 struct intel_crtc *intel_crtc;
12594 int plane;
12595
12596 if (INTEL_INFO(dev)->gen < 9)
12597 return;
12598
12599 skl_ddb_get_hw_state(dev_priv, &hw_ddb);
12600 sw_ddb = &dev_priv->wm.skl_hw.ddb;
12601
12602 for_each_intel_crtc(dev, intel_crtc) {
12603 struct skl_ddb_entry *hw_entry, *sw_entry;
12604 const enum pipe pipe = intel_crtc->pipe;
12605
12606 if (!intel_crtc->active)
12607 continue;
12608
12609 /* planes */
dd740780 12610 for_each_plane(dev_priv, pipe, plane) {
08db6652
DL
12611 hw_entry = &hw_ddb.plane[pipe][plane];
12612 sw_entry = &sw_ddb->plane[pipe][plane];
12613
12614 if (skl_ddb_entry_equal(hw_entry, sw_entry))
12615 continue;
12616
12617 DRM_ERROR("mismatch in DDB state pipe %c plane %d "
12618 "(expected (%u,%u), found (%u,%u))\n",
12619 pipe_name(pipe), plane + 1,
12620 sw_entry->start, sw_entry->end,
12621 hw_entry->start, hw_entry->end);
12622 }
12623
12624 /* cursor */
4969d33e
MR
12625 hw_entry = &hw_ddb.plane[pipe][PLANE_CURSOR];
12626 sw_entry = &sw_ddb->plane[pipe][PLANE_CURSOR];
08db6652
DL
12627
12628 if (skl_ddb_entry_equal(hw_entry, sw_entry))
12629 continue;
12630
12631 DRM_ERROR("mismatch in DDB state pipe %c cursor "
12632 "(expected (%u,%u), found (%u,%u))\n",
12633 pipe_name(pipe),
12634 sw_entry->start, sw_entry->end,
12635 hw_entry->start, hw_entry->end);
12636 }
12637}
12638
91d1b4bd 12639static void
35dd3c64
ML
12640check_connector_state(struct drm_device *dev,
12641 struct drm_atomic_state *old_state)
8af6cf88 12642{
35dd3c64
ML
12643 struct drm_connector_state *old_conn_state;
12644 struct drm_connector *connector;
12645 int i;
8af6cf88 12646
35dd3c64
ML
12647 for_each_connector_in_state(old_state, connector, old_conn_state, i) {
12648 struct drm_encoder *encoder = connector->encoder;
12649 struct drm_connector_state *state = connector->state;
ad3c558f 12650
8af6cf88
DV
12651 /* This also checks the encoder/connector hw state with the
12652 * ->get_hw_state callbacks. */
35dd3c64 12653 intel_connector_check_state(to_intel_connector(connector));
8af6cf88 12654
ad3c558f 12655 I915_STATE_WARN(state->best_encoder != encoder,
35dd3c64 12656 "connector's atomic encoder doesn't match legacy encoder\n");
8af6cf88 12657 }
91d1b4bd
DV
12658}
12659
12660static void
12661check_encoder_state(struct drm_device *dev)
12662{
12663 struct intel_encoder *encoder;
12664 struct intel_connector *connector;
8af6cf88 12665
b2784e15 12666 for_each_intel_encoder(dev, encoder) {
8af6cf88 12667 bool enabled = false;
4d20cd86 12668 enum pipe pipe;
8af6cf88
DV
12669
12670 DRM_DEBUG_KMS("[ENCODER:%d:%s]\n",
12671 encoder->base.base.id,
8e329a03 12672 encoder->base.name);
8af6cf88 12673
3a3371ff 12674 for_each_intel_connector(dev, connector) {
4d20cd86 12675 if (connector->base.state->best_encoder != &encoder->base)
8af6cf88
DV
12676 continue;
12677 enabled = true;
ad3c558f
ML
12678
12679 I915_STATE_WARN(connector->base.state->crtc !=
12680 encoder->base.crtc,
12681 "connector's crtc doesn't match encoder crtc\n");
8af6cf88 12682 }
0e32b39c 12683
e2c719b7 12684 I915_STATE_WARN(!!encoder->base.crtc != enabled,
8af6cf88
DV
12685 "encoder's enabled state mismatch "
12686 "(expected %i, found %i)\n",
12687 !!encoder->base.crtc, enabled);
7c60d198
ML
12688
12689 if (!encoder->base.crtc) {
4d20cd86 12690 bool active;
7c60d198 12691
4d20cd86
ML
12692 active = encoder->get_hw_state(encoder, &pipe);
12693 I915_STATE_WARN(active,
12694 "encoder detached but still enabled on pipe %c.\n",
12695 pipe_name(pipe));
7c60d198 12696 }
8af6cf88 12697 }
91d1b4bd
DV
12698}
12699
12700static void
4d20cd86 12701check_crtc_state(struct drm_device *dev, struct drm_atomic_state *old_state)
91d1b4bd 12702{
fbee40df 12703 struct drm_i915_private *dev_priv = dev->dev_private;
91d1b4bd 12704 struct intel_encoder *encoder;
4d20cd86
ML
12705 struct drm_crtc_state *old_crtc_state;
12706 struct drm_crtc *crtc;
12707 int i;
8af6cf88 12708
4d20cd86
ML
12709 for_each_crtc_in_state(old_state, crtc, old_crtc_state, i) {
12710 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
12711 struct intel_crtc_state *pipe_config, *sw_config;
7b89b8de 12712 bool active;
8af6cf88 12713
bfd16b2a
ML
12714 if (!needs_modeset(crtc->state) &&
12715 !to_intel_crtc_state(crtc->state)->update_pipe)
4d20cd86 12716 continue;
045ac3b5 12717
4d20cd86
ML
12718 __drm_atomic_helper_crtc_destroy_state(crtc, old_crtc_state);
12719 pipe_config = to_intel_crtc_state(old_crtc_state);
12720 memset(pipe_config, 0, sizeof(*pipe_config));
12721 pipe_config->base.crtc = crtc;
12722 pipe_config->base.state = old_state;
8af6cf88 12723
4d20cd86
ML
12724 DRM_DEBUG_KMS("[CRTC:%d]\n",
12725 crtc->base.id);
8af6cf88 12726
4d20cd86
ML
12727 active = dev_priv->display.get_pipe_config(intel_crtc,
12728 pipe_config);
d62cf62a 12729
b6b5d049 12730 /* hw state is inconsistent with the pipe quirk */
4d20cd86
ML
12731 if ((intel_crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
12732 (intel_crtc->pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
12733 active = crtc->state->active;
6c49f241 12734
4d20cd86 12735 I915_STATE_WARN(crtc->state->active != active,
0e8ffe1b 12736 "crtc active state doesn't match with hw state "
4d20cd86 12737 "(expected %i, found %i)\n", crtc->state->active, active);
0e8ffe1b 12738
4d20cd86 12739 I915_STATE_WARN(intel_crtc->active != crtc->state->active,
53d9f4e9 12740 "transitional active state does not match atomic hw state "
4d20cd86
ML
12741 "(expected %i, found %i)\n", crtc->state->active, intel_crtc->active);
12742
12743 for_each_encoder_on_crtc(dev, crtc, encoder) {
12744 enum pipe pipe;
12745
12746 active = encoder->get_hw_state(encoder, &pipe);
12747 I915_STATE_WARN(active != crtc->state->active,
12748 "[ENCODER:%i] active %i with crtc active %i\n",
12749 encoder->base.base.id, active, crtc->state->active);
12750
12751 I915_STATE_WARN(active && intel_crtc->pipe != pipe,
12752 "Encoder connected to wrong pipe %c\n",
12753 pipe_name(pipe));
12754
12755 if (active)
12756 encoder->get_config(encoder, pipe_config);
12757 }
53d9f4e9 12758
4d20cd86 12759 if (!crtc->state->active)
cfb23ed6
ML
12760 continue;
12761
4d20cd86
ML
12762 sw_config = to_intel_crtc_state(crtc->state);
12763 if (!intel_pipe_config_compare(dev, sw_config,
12764 pipe_config, false)) {
e2c719b7 12765 I915_STATE_WARN(1, "pipe state doesn't match!\n");
4d20cd86 12766 intel_dump_pipe_config(intel_crtc, pipe_config,
c0b03411 12767 "[hw state]");
4d20cd86 12768 intel_dump_pipe_config(intel_crtc, sw_config,
c0b03411
DV
12769 "[sw state]");
12770 }
8af6cf88
DV
12771 }
12772}
12773
91d1b4bd
DV
12774static void
12775check_shared_dpll_state(struct drm_device *dev)
12776{
fbee40df 12777 struct drm_i915_private *dev_priv = dev->dev_private;
91d1b4bd
DV
12778 struct intel_crtc *crtc;
12779 struct intel_dpll_hw_state dpll_hw_state;
12780 int i;
5358901f
DV
12781
12782 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
12783 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
12784 int enabled_crtcs = 0, active_crtcs = 0;
12785 bool active;
12786
12787 memset(&dpll_hw_state, 0, sizeof(dpll_hw_state));
12788
12789 DRM_DEBUG_KMS("%s\n", pll->name);
12790
12791 active = pll->get_hw_state(dev_priv, pll, &dpll_hw_state);
12792
e2c719b7 12793 I915_STATE_WARN(pll->active > hweight32(pll->config.crtc_mask),
5358901f 12794 "more active pll users than references: %i vs %i\n",
3e369b76 12795 pll->active, hweight32(pll->config.crtc_mask));
e2c719b7 12796 I915_STATE_WARN(pll->active && !pll->on,
5358901f 12797 "pll in active use but not on in sw tracking\n");
e2c719b7 12798 I915_STATE_WARN(pll->on && !pll->active,
35c95375 12799 "pll in on but not on in use in sw tracking\n");
e2c719b7 12800 I915_STATE_WARN(pll->on != active,
5358901f
DV
12801 "pll on state mismatch (expected %i, found %i)\n",
12802 pll->on, active);
12803
d3fcc808 12804 for_each_intel_crtc(dev, crtc) {
83d65738 12805 if (crtc->base.state->enable && intel_crtc_to_shared_dpll(crtc) == pll)
5358901f
DV
12806 enabled_crtcs++;
12807 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll)
12808 active_crtcs++;
12809 }
e2c719b7 12810 I915_STATE_WARN(pll->active != active_crtcs,
5358901f
DV
12811 "pll active crtcs mismatch (expected %i, found %i)\n",
12812 pll->active, active_crtcs);
e2c719b7 12813 I915_STATE_WARN(hweight32(pll->config.crtc_mask) != enabled_crtcs,
5358901f 12814 "pll enabled crtcs mismatch (expected %i, found %i)\n",
3e369b76 12815 hweight32(pll->config.crtc_mask), enabled_crtcs);
66e985c0 12816
e2c719b7 12817 I915_STATE_WARN(pll->on && memcmp(&pll->config.hw_state, &dpll_hw_state,
66e985c0
DV
12818 sizeof(dpll_hw_state)),
12819 "pll hw state mismatch\n");
5358901f 12820 }
8af6cf88
DV
12821}
12822
ee165b1a
ML
12823static void
12824intel_modeset_check_state(struct drm_device *dev,
12825 struct drm_atomic_state *old_state)
91d1b4bd 12826{
08db6652 12827 check_wm_state(dev);
35dd3c64 12828 check_connector_state(dev, old_state);
91d1b4bd 12829 check_encoder_state(dev);
4d20cd86 12830 check_crtc_state(dev, old_state);
91d1b4bd
DV
12831 check_shared_dpll_state(dev);
12832}
12833
5cec258b 12834void ironlake_check_encoder_dotclock(const struct intel_crtc_state *pipe_config,
18442d08
VS
12835 int dotclock)
12836{
12837 /*
12838 * FDI already provided one idea for the dotclock.
12839 * Yell if the encoder disagrees.
12840 */
2d112de7 12841 WARN(!intel_fuzzy_clock_check(pipe_config->base.adjusted_mode.crtc_clock, dotclock),
18442d08 12842 "FDI dotclock and encoder dotclock mismatch, fdi: %i, encoder: %i\n",
2d112de7 12843 pipe_config->base.adjusted_mode.crtc_clock, dotclock);
18442d08
VS
12844}
12845
80715b2f
VS
12846static void update_scanline_offset(struct intel_crtc *crtc)
12847{
12848 struct drm_device *dev = crtc->base.dev;
12849
12850 /*
12851 * The scanline counter increments at the leading edge of hsync.
12852 *
12853 * On most platforms it starts counting from vtotal-1 on the
12854 * first active line. That means the scanline counter value is
12855 * always one less than what we would expect. Ie. just after
12856 * start of vblank, which also occurs at start of hsync (on the
12857 * last active line), the scanline counter will read vblank_start-1.
12858 *
12859 * On gen2 the scanline counter starts counting from 1 instead
12860 * of vtotal-1, so we have to subtract one (or rather add vtotal-1
12861 * to keep the value positive), instead of adding one.
12862 *
12863 * On HSW+ the behaviour of the scanline counter depends on the output
12864 * type. For DP ports it behaves like most other platforms, but on HDMI
12865 * there's an extra 1 line difference. So we need to add two instead of
12866 * one to the value.
12867 */
12868 if (IS_GEN2(dev)) {
124abe07 12869 const struct drm_display_mode *adjusted_mode = &crtc->config->base.adjusted_mode;
80715b2f
VS
12870 int vtotal;
12871
124abe07
VS
12872 vtotal = adjusted_mode->crtc_vtotal;
12873 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE)
80715b2f
VS
12874 vtotal /= 2;
12875
12876 crtc->scanline_offset = vtotal - 1;
12877 } else if (HAS_DDI(dev) &&
409ee761 12878 intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI)) {
80715b2f
VS
12879 crtc->scanline_offset = 2;
12880 } else
12881 crtc->scanline_offset = 1;
12882}
12883
ad421372 12884static void intel_modeset_clear_plls(struct drm_atomic_state *state)
ed6739ef 12885{
225da59b 12886 struct drm_device *dev = state->dev;
ed6739ef 12887 struct drm_i915_private *dev_priv = to_i915(dev);
ad421372 12888 struct intel_shared_dpll_config *shared_dpll = NULL;
ed6739ef 12889 struct intel_crtc *intel_crtc;
0a9ab303
ACO
12890 struct intel_crtc_state *intel_crtc_state;
12891 struct drm_crtc *crtc;
12892 struct drm_crtc_state *crtc_state;
0a9ab303 12893 int i;
ed6739ef
ACO
12894
12895 if (!dev_priv->display.crtc_compute_clock)
ad421372 12896 return;
ed6739ef 12897
0a9ab303 12898 for_each_crtc_in_state(state, crtc, crtc_state, i) {
ad421372
ML
12899 int dpll;
12900
0a9ab303 12901 intel_crtc = to_intel_crtc(crtc);
4978cc93 12902 intel_crtc_state = to_intel_crtc_state(crtc_state);
ad421372 12903 dpll = intel_crtc_state->shared_dpll;
0a9ab303 12904
ad421372 12905 if (!needs_modeset(crtc_state) || dpll == DPLL_ID_PRIVATE)
225da59b
ACO
12906 continue;
12907
ad421372 12908 intel_crtc_state->shared_dpll = DPLL_ID_PRIVATE;
0a9ab303 12909
ad421372
ML
12910 if (!shared_dpll)
12911 shared_dpll = intel_atomic_get_shared_dpll_state(state);
ed6739ef 12912
ad421372
ML
12913 shared_dpll[dpll].crtc_mask &= ~(1 << intel_crtc->pipe);
12914 }
ed6739ef
ACO
12915}
12916
99d736a2
ML
12917/*
12918 * This implements the workaround described in the "notes" section of the mode
12919 * set sequence documentation. When going from no pipes or single pipe to
12920 * multiple pipes, and planes are enabled after the pipe, we need to wait at
12921 * least 2 vblanks on the first pipe before enabling planes on the second pipe.
12922 */
12923static int haswell_mode_set_planes_workaround(struct drm_atomic_state *state)
12924{
12925 struct drm_crtc_state *crtc_state;
12926 struct intel_crtc *intel_crtc;
12927 struct drm_crtc *crtc;
12928 struct intel_crtc_state *first_crtc_state = NULL;
12929 struct intel_crtc_state *other_crtc_state = NULL;
12930 enum pipe first_pipe = INVALID_PIPE, enabled_pipe = INVALID_PIPE;
12931 int i;
12932
12933 /* look at all crtc's that are going to be enabled in during modeset */
12934 for_each_crtc_in_state(state, crtc, crtc_state, i) {
12935 intel_crtc = to_intel_crtc(crtc);
12936
12937 if (!crtc_state->active || !needs_modeset(crtc_state))
12938 continue;
12939
12940 if (first_crtc_state) {
12941 other_crtc_state = to_intel_crtc_state(crtc_state);
12942 break;
12943 } else {
12944 first_crtc_state = to_intel_crtc_state(crtc_state);
12945 first_pipe = intel_crtc->pipe;
12946 }
12947 }
12948
12949 /* No workaround needed? */
12950 if (!first_crtc_state)
12951 return 0;
12952
12953 /* w/a possibly needed, check how many crtc's are already enabled. */
12954 for_each_intel_crtc(state->dev, intel_crtc) {
12955 struct intel_crtc_state *pipe_config;
12956
12957 pipe_config = intel_atomic_get_crtc_state(state, intel_crtc);
12958 if (IS_ERR(pipe_config))
12959 return PTR_ERR(pipe_config);
12960
12961 pipe_config->hsw_workaround_pipe = INVALID_PIPE;
12962
12963 if (!pipe_config->base.active ||
12964 needs_modeset(&pipe_config->base))
12965 continue;
12966
12967 /* 2 or more enabled crtcs means no need for w/a */
12968 if (enabled_pipe != INVALID_PIPE)
12969 return 0;
12970
12971 enabled_pipe = intel_crtc->pipe;
12972 }
12973
12974 if (enabled_pipe != INVALID_PIPE)
12975 first_crtc_state->hsw_workaround_pipe = enabled_pipe;
12976 else if (other_crtc_state)
12977 other_crtc_state->hsw_workaround_pipe = first_pipe;
12978
12979 return 0;
12980}
12981
27c329ed
ML
12982static int intel_modeset_all_pipes(struct drm_atomic_state *state)
12983{
12984 struct drm_crtc *crtc;
12985 struct drm_crtc_state *crtc_state;
12986 int ret = 0;
12987
12988 /* add all active pipes to the state */
12989 for_each_crtc(state->dev, crtc) {
12990 crtc_state = drm_atomic_get_crtc_state(state, crtc);
12991 if (IS_ERR(crtc_state))
12992 return PTR_ERR(crtc_state);
12993
12994 if (!crtc_state->active || needs_modeset(crtc_state))
12995 continue;
12996
12997 crtc_state->mode_changed = true;
12998
12999 ret = drm_atomic_add_affected_connectors(state, crtc);
13000 if (ret)
13001 break;
13002
13003 ret = drm_atomic_add_affected_planes(state, crtc);
13004 if (ret)
13005 break;
13006 }
13007
13008 return ret;
13009}
13010
c347a676 13011static int intel_modeset_checks(struct drm_atomic_state *state)
054518dd
ACO
13012{
13013 struct drm_device *dev = state->dev;
27c329ed 13014 struct drm_i915_private *dev_priv = dev->dev_private;
054518dd
ACO
13015 int ret;
13016
b359283a
ML
13017 if (!check_digital_port_conflicts(state)) {
13018 DRM_DEBUG_KMS("rejecting conflicting digital port configuration\n");
13019 return -EINVAL;
13020 }
13021
054518dd
ACO
13022 /*
13023 * See if the config requires any additional preparation, e.g.
13024 * to adjust global state with pipes off. We need to do this
13025 * here so we can get the modeset_pipe updated config for the new
13026 * mode set on this crtc. For other crtcs we need to use the
13027 * adjusted_mode bits in the crtc directly.
13028 */
27c329ed
ML
13029 if (dev_priv->display.modeset_calc_cdclk) {
13030 unsigned int cdclk;
b432e5cf 13031
27c329ed
ML
13032 ret = dev_priv->display.modeset_calc_cdclk(state);
13033
13034 cdclk = to_intel_atomic_state(state)->cdclk;
13035 if (!ret && cdclk != dev_priv->cdclk_freq)
13036 ret = intel_modeset_all_pipes(state);
13037
13038 if (ret < 0)
054518dd 13039 return ret;
27c329ed
ML
13040 } else
13041 to_intel_atomic_state(state)->cdclk = dev_priv->cdclk_freq;
054518dd 13042
ad421372 13043 intel_modeset_clear_plls(state);
054518dd 13044
99d736a2 13045 if (IS_HASWELL(dev))
ad421372 13046 return haswell_mode_set_planes_workaround(state);
99d736a2 13047
ad421372 13048 return 0;
c347a676
ACO
13049}
13050
74c090b1
ML
13051/**
13052 * intel_atomic_check - validate state object
13053 * @dev: drm device
13054 * @state: state to validate
13055 */
13056static int intel_atomic_check(struct drm_device *dev,
13057 struct drm_atomic_state *state)
c347a676
ACO
13058{
13059 struct drm_crtc *crtc;
13060 struct drm_crtc_state *crtc_state;
13061 int ret, i;
61333b60 13062 bool any_ms = false;
c347a676 13063
74c090b1 13064 ret = drm_atomic_helper_check_modeset(dev, state);
054518dd
ACO
13065 if (ret)
13066 return ret;
13067
c347a676 13068 for_each_crtc_in_state(state, crtc, crtc_state, i) {
cfb23ed6
ML
13069 struct intel_crtc_state *pipe_config =
13070 to_intel_crtc_state(crtc_state);
1ed51de9
DV
13071
13072 /* Catch I915_MODE_FLAG_INHERITED */
13073 if (crtc_state->mode.private_flags != crtc->state->mode.private_flags)
13074 crtc_state->mode_changed = true;
cfb23ed6 13075
61333b60
ML
13076 if (!crtc_state->enable) {
13077 if (needs_modeset(crtc_state))
13078 any_ms = true;
c347a676 13079 continue;
61333b60 13080 }
c347a676 13081
26495481 13082 if (!needs_modeset(crtc_state))
cfb23ed6
ML
13083 continue;
13084
26495481
DV
13085 /* FIXME: For only active_changed we shouldn't need to do any
13086 * state recomputation at all. */
13087
1ed51de9
DV
13088 ret = drm_atomic_add_affected_connectors(state, crtc);
13089 if (ret)
13090 return ret;
b359283a 13091
cfb23ed6 13092 ret = intel_modeset_pipe_config(crtc, pipe_config);
c347a676
ACO
13093 if (ret)
13094 return ret;
13095
6764e9f8 13096 if (intel_pipe_config_compare(state->dev,
cfb23ed6 13097 to_intel_crtc_state(crtc->state),
1ed51de9 13098 pipe_config, true)) {
26495481 13099 crtc_state->mode_changed = false;
bfd16b2a 13100 to_intel_crtc_state(crtc_state)->update_pipe = true;
26495481
DV
13101 }
13102
13103 if (needs_modeset(crtc_state)) {
13104 any_ms = true;
cfb23ed6
ML
13105
13106 ret = drm_atomic_add_affected_planes(state, crtc);
13107 if (ret)
13108 return ret;
13109 }
61333b60 13110
26495481
DV
13111 intel_dump_pipe_config(to_intel_crtc(crtc), pipe_config,
13112 needs_modeset(crtc_state) ?
13113 "[modeset]" : "[fastset]");
c347a676
ACO
13114 }
13115
61333b60
ML
13116 if (any_ms) {
13117 ret = intel_modeset_checks(state);
13118
13119 if (ret)
13120 return ret;
27c329ed 13121 } else
261a27d1
MR
13122 to_intel_atomic_state(state)->cdclk =
13123 to_i915(state->dev)->cdclk_freq;
76305b1a 13124
261a27d1 13125 return drm_atomic_helper_check_planes(state->dev, state);
054518dd
ACO
13126}
13127
74c090b1
ML
13128/**
13129 * intel_atomic_commit - commit validated state object
13130 * @dev: DRM device
13131 * @state: the top-level driver state object
13132 * @async: asynchronous commit
13133 *
13134 * This function commits a top-level state object that has been validated
13135 * with drm_atomic_helper_check().
13136 *
13137 * FIXME: Atomic modeset support for i915 is not yet complete. At the moment
13138 * we can only handle plane-related operations and do not yet support
13139 * asynchronous commit.
13140 *
13141 * RETURNS
13142 * Zero for success or -errno.
13143 */
13144static int intel_atomic_commit(struct drm_device *dev,
13145 struct drm_atomic_state *state,
13146 bool async)
a6778b3c 13147{
fbee40df 13148 struct drm_i915_private *dev_priv = dev->dev_private;
0a9ab303
ACO
13149 struct drm_crtc *crtc;
13150 struct drm_crtc_state *crtc_state;
c0c36b94 13151 int ret = 0;
0a9ab303 13152 int i;
61333b60 13153 bool any_ms = false;
a6778b3c 13154
74c090b1
ML
13155 if (async) {
13156 DRM_DEBUG_KMS("i915 does not yet support async commit\n");
13157 return -EINVAL;
13158 }
13159
d4afb8cc
ACO
13160 ret = drm_atomic_helper_prepare_planes(dev, state);
13161 if (ret)
13162 return ret;
13163
1c5e19f8
ML
13164 drm_atomic_helper_swap_state(dev, state);
13165
0a9ab303 13166 for_each_crtc_in_state(state, crtc, crtc_state, i) {
a539205a
ML
13167 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
13168
61333b60
ML
13169 if (!needs_modeset(crtc->state))
13170 continue;
13171
13172 any_ms = true;
a539205a 13173 intel_pre_plane_update(intel_crtc);
460da916 13174
a539205a
ML
13175 if (crtc_state->active) {
13176 intel_crtc_disable_planes(crtc, crtc_state->plane_mask);
13177 dev_priv->display.crtc_disable(crtc);
eddfcbcd
ML
13178 intel_crtc->active = false;
13179 intel_disable_shared_dpll(intel_crtc);
a539205a 13180 }
b8cecdf5 13181 }
7758a113 13182
ea9d758d
DV
13183 /* Only after disabling all output pipelines that will be changed can we
13184 * update the the output configuration. */
4740b0f2 13185 intel_modeset_update_crtc_state(state);
f6e5b160 13186
4740b0f2
ML
13187 if (any_ms) {
13188 intel_shared_dpll_commit(state);
13189
13190 drm_atomic_helper_update_legacy_modeset_state(state->dev, state);
61333b60 13191 modeset_update_crtc_power_domains(state);
4740b0f2 13192 }
47fab737 13193
a6778b3c 13194 /* Now enable the clocks, plane, pipe, and connectors that we set up. */
0a9ab303 13195 for_each_crtc_in_state(state, crtc, crtc_state, i) {
f6ac4b2a
ML
13196 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
13197 bool modeset = needs_modeset(crtc->state);
bfd16b2a
ML
13198 bool update_pipe = !modeset &&
13199 to_intel_crtc_state(crtc->state)->update_pipe;
13200 unsigned long put_domains = 0;
f6ac4b2a
ML
13201
13202 if (modeset && crtc->state->active) {
a539205a
ML
13203 update_scanline_offset(to_intel_crtc(crtc));
13204 dev_priv->display.crtc_enable(crtc);
13205 }
80715b2f 13206
bfd16b2a
ML
13207 if (update_pipe) {
13208 put_domains = modeset_get_crtc_power_domains(crtc);
13209
13210 /* make sure intel_modeset_check_state runs */
13211 any_ms = true;
13212 }
13213
f6ac4b2a
ML
13214 if (!modeset)
13215 intel_pre_plane_update(intel_crtc);
13216
a539205a 13217 drm_atomic_helper_commit_planes_on_crtc(crtc_state);
bfd16b2a
ML
13218
13219 if (put_domains)
13220 modeset_put_power_domains(dev_priv, put_domains);
13221
f6ac4b2a 13222 intel_post_plane_update(intel_crtc);
80715b2f 13223 }
a6778b3c 13224
a6778b3c 13225 /* FIXME: add subpixel order */
83a57153 13226
74c090b1 13227 drm_atomic_helper_wait_for_vblanks(dev, state);
d4afb8cc 13228 drm_atomic_helper_cleanup_planes(dev, state);
2bfb4627 13229
74c090b1 13230 if (any_ms)
ee165b1a
ML
13231 intel_modeset_check_state(dev, state);
13232
13233 drm_atomic_state_free(state);
f30da187 13234
74c090b1 13235 return 0;
7f27126e
JB
13236}
13237
c0c36b94
CW
13238void intel_crtc_restore_mode(struct drm_crtc *crtc)
13239{
83a57153
ACO
13240 struct drm_device *dev = crtc->dev;
13241 struct drm_atomic_state *state;
e694eb02 13242 struct drm_crtc_state *crtc_state;
2bfb4627 13243 int ret;
83a57153
ACO
13244
13245 state = drm_atomic_state_alloc(dev);
13246 if (!state) {
e694eb02 13247 DRM_DEBUG_KMS("[CRTC:%d] crtc restore failed, out of memory",
83a57153
ACO
13248 crtc->base.id);
13249 return;
13250 }
13251
e694eb02 13252 state->acquire_ctx = drm_modeset_legacy_acquire_ctx(crtc);
83a57153 13253
e694eb02
ML
13254retry:
13255 crtc_state = drm_atomic_get_crtc_state(state, crtc);
13256 ret = PTR_ERR_OR_ZERO(crtc_state);
13257 if (!ret) {
13258 if (!crtc_state->active)
13259 goto out;
83a57153 13260
e694eb02 13261 crtc_state->mode_changed = true;
74c090b1 13262 ret = drm_atomic_commit(state);
83a57153
ACO
13263 }
13264
e694eb02
ML
13265 if (ret == -EDEADLK) {
13266 drm_atomic_state_clear(state);
13267 drm_modeset_backoff(state->acquire_ctx);
13268 goto retry;
4ed9fb37 13269 }
4be07317 13270
2bfb4627 13271 if (ret)
e694eb02 13272out:
2bfb4627 13273 drm_atomic_state_free(state);
c0c36b94
CW
13274}
13275
25c5b266
DV
13276#undef for_each_intel_crtc_masked
13277
f6e5b160 13278static const struct drm_crtc_funcs intel_crtc_funcs = {
f6e5b160 13279 .gamma_set = intel_crtc_gamma_set,
74c090b1 13280 .set_config = drm_atomic_helper_set_config,
f6e5b160
CW
13281 .destroy = intel_crtc_destroy,
13282 .page_flip = intel_crtc_page_flip,
1356837e
MR
13283 .atomic_duplicate_state = intel_crtc_duplicate_state,
13284 .atomic_destroy_state = intel_crtc_destroy_state,
f6e5b160
CW
13285};
13286
5358901f
DV
13287static bool ibx_pch_dpll_get_hw_state(struct drm_i915_private *dev_priv,
13288 struct intel_shared_dpll *pll,
13289 struct intel_dpll_hw_state *hw_state)
ee7b9f93 13290{
5358901f 13291 uint32_t val;
ee7b9f93 13292
f458ebbc 13293 if (!intel_display_power_is_enabled(dev_priv, POWER_DOMAIN_PLLS))
bd2bb1b9
PZ
13294 return false;
13295
5358901f 13296 val = I915_READ(PCH_DPLL(pll->id));
66e985c0
DV
13297 hw_state->dpll = val;
13298 hw_state->fp0 = I915_READ(PCH_FP0(pll->id));
13299 hw_state->fp1 = I915_READ(PCH_FP1(pll->id));
5358901f
DV
13300
13301 return val & DPLL_VCO_ENABLE;
13302}
13303
15bdd4cf
DV
13304static void ibx_pch_dpll_mode_set(struct drm_i915_private *dev_priv,
13305 struct intel_shared_dpll *pll)
13306{
3e369b76
ACO
13307 I915_WRITE(PCH_FP0(pll->id), pll->config.hw_state.fp0);
13308 I915_WRITE(PCH_FP1(pll->id), pll->config.hw_state.fp1);
15bdd4cf
DV
13309}
13310
e7b903d2
DV
13311static void ibx_pch_dpll_enable(struct drm_i915_private *dev_priv,
13312 struct intel_shared_dpll *pll)
13313{
e7b903d2 13314 /* PCH refclock must be enabled first */
89eff4be 13315 ibx_assert_pch_refclk_enabled(dev_priv);
e7b903d2 13316
3e369b76 13317 I915_WRITE(PCH_DPLL(pll->id), pll->config.hw_state.dpll);
15bdd4cf
DV
13318
13319 /* Wait for the clocks to stabilize. */
13320 POSTING_READ(PCH_DPLL(pll->id));
13321 udelay(150);
13322
13323 /* The pixel multiplier can only be updated once the
13324 * DPLL is enabled and the clocks are stable.
13325 *
13326 * So write it again.
13327 */
3e369b76 13328 I915_WRITE(PCH_DPLL(pll->id), pll->config.hw_state.dpll);
15bdd4cf 13329 POSTING_READ(PCH_DPLL(pll->id));
e7b903d2
DV
13330 udelay(200);
13331}
13332
13333static void ibx_pch_dpll_disable(struct drm_i915_private *dev_priv,
13334 struct intel_shared_dpll *pll)
13335{
13336 struct drm_device *dev = dev_priv->dev;
13337 struct intel_crtc *crtc;
e7b903d2
DV
13338
13339 /* Make sure no transcoder isn't still depending on us. */
d3fcc808 13340 for_each_intel_crtc(dev, crtc) {
e7b903d2
DV
13341 if (intel_crtc_to_shared_dpll(crtc) == pll)
13342 assert_pch_transcoder_disabled(dev_priv, crtc->pipe);
ee7b9f93
JB
13343 }
13344
15bdd4cf
DV
13345 I915_WRITE(PCH_DPLL(pll->id), 0);
13346 POSTING_READ(PCH_DPLL(pll->id));
e7b903d2
DV
13347 udelay(200);
13348}
13349
46edb027
DV
13350static char *ibx_pch_dpll_names[] = {
13351 "PCH DPLL A",
13352 "PCH DPLL B",
13353};
13354
7c74ade1 13355static void ibx_pch_dpll_init(struct drm_device *dev)
ee7b9f93 13356{
e7b903d2 13357 struct drm_i915_private *dev_priv = dev->dev_private;
ee7b9f93
JB
13358 int i;
13359
7c74ade1 13360 dev_priv->num_shared_dpll = 2;
ee7b9f93 13361
e72f9fbf 13362 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
46edb027
DV
13363 dev_priv->shared_dplls[i].id = i;
13364 dev_priv->shared_dplls[i].name = ibx_pch_dpll_names[i];
15bdd4cf 13365 dev_priv->shared_dplls[i].mode_set = ibx_pch_dpll_mode_set;
e7b903d2
DV
13366 dev_priv->shared_dplls[i].enable = ibx_pch_dpll_enable;
13367 dev_priv->shared_dplls[i].disable = ibx_pch_dpll_disable;
5358901f
DV
13368 dev_priv->shared_dplls[i].get_hw_state =
13369 ibx_pch_dpll_get_hw_state;
ee7b9f93
JB
13370 }
13371}
13372
7c74ade1
DV
13373static void intel_shared_dpll_init(struct drm_device *dev)
13374{
e7b903d2 13375 struct drm_i915_private *dev_priv = dev->dev_private;
7c74ade1 13376
9cd86933
DV
13377 if (HAS_DDI(dev))
13378 intel_ddi_pll_init(dev);
13379 else if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
7c74ade1
DV
13380 ibx_pch_dpll_init(dev);
13381 else
13382 dev_priv->num_shared_dpll = 0;
13383
13384 BUG_ON(dev_priv->num_shared_dpll > I915_NUM_PLLS);
7c74ade1
DV
13385}
13386
6beb8c23
MR
13387/**
13388 * intel_prepare_plane_fb - Prepare fb for usage on plane
13389 * @plane: drm plane to prepare for
13390 * @fb: framebuffer to prepare for presentation
13391 *
13392 * Prepares a framebuffer for usage on a display plane. Generally this
13393 * involves pinning the underlying object and updating the frontbuffer tracking
13394 * bits. Some older platforms need special physical address handling for
13395 * cursor planes.
13396 *
13397 * Returns 0 on success, negative error code on failure.
13398 */
13399int
13400intel_prepare_plane_fb(struct drm_plane *plane,
d136dfee 13401 const struct drm_plane_state *new_state)
465c120c
MR
13402{
13403 struct drm_device *dev = plane->dev;
844f9111 13404 struct drm_framebuffer *fb = new_state->fb;
6beb8c23 13405 struct intel_plane *intel_plane = to_intel_plane(plane);
6beb8c23
MR
13406 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
13407 struct drm_i915_gem_object *old_obj = intel_fb_obj(plane->fb);
6beb8c23 13408 int ret = 0;
465c120c 13409
ea2c67bb 13410 if (!obj)
465c120c
MR
13411 return 0;
13412
6beb8c23 13413 mutex_lock(&dev->struct_mutex);
465c120c 13414
6beb8c23
MR
13415 if (plane->type == DRM_PLANE_TYPE_CURSOR &&
13416 INTEL_INFO(dev)->cursor_needs_physical) {
13417 int align = IS_I830(dev) ? 16 * 1024 : 256;
13418 ret = i915_gem_object_attach_phys(obj, align);
13419 if (ret)
13420 DRM_DEBUG_KMS("failed to attach phys object\n");
13421 } else {
91af127f 13422 ret = intel_pin_and_fence_fb_obj(plane, fb, new_state, NULL, NULL);
6beb8c23 13423 }
465c120c 13424
6beb8c23 13425 if (ret == 0)
a9ff8714 13426 i915_gem_track_fb(old_obj, obj, intel_plane->frontbuffer_bit);
fdd508a6 13427
4c34574f 13428 mutex_unlock(&dev->struct_mutex);
465c120c 13429
6beb8c23
MR
13430 return ret;
13431}
13432
38f3ce3a
MR
13433/**
13434 * intel_cleanup_plane_fb - Cleans up an fb after plane use
13435 * @plane: drm plane to clean up for
13436 * @fb: old framebuffer that was on plane
13437 *
13438 * Cleans up a framebuffer that has just been removed from a plane.
13439 */
13440void
13441intel_cleanup_plane_fb(struct drm_plane *plane,
d136dfee 13442 const struct drm_plane_state *old_state)
38f3ce3a
MR
13443{
13444 struct drm_device *dev = plane->dev;
844f9111 13445 struct drm_i915_gem_object *obj = intel_fb_obj(old_state->fb);
38f3ce3a 13446
844f9111 13447 if (!obj)
38f3ce3a
MR
13448 return;
13449
13450 if (plane->type != DRM_PLANE_TYPE_CURSOR ||
13451 !INTEL_INFO(dev)->cursor_needs_physical) {
13452 mutex_lock(&dev->struct_mutex);
844f9111 13453 intel_unpin_fb_obj(old_state->fb, old_state);
38f3ce3a
MR
13454 mutex_unlock(&dev->struct_mutex);
13455 }
465c120c
MR
13456}
13457
6156a456
CK
13458int
13459skl_max_scale(struct intel_crtc *intel_crtc, struct intel_crtc_state *crtc_state)
13460{
13461 int max_scale;
13462 struct drm_device *dev;
13463 struct drm_i915_private *dev_priv;
13464 int crtc_clock, cdclk;
13465
13466 if (!intel_crtc || !crtc_state)
13467 return DRM_PLANE_HELPER_NO_SCALING;
13468
13469 dev = intel_crtc->base.dev;
13470 dev_priv = dev->dev_private;
13471 crtc_clock = crtc_state->base.adjusted_mode.crtc_clock;
27c329ed 13472 cdclk = to_intel_atomic_state(crtc_state->base.state)->cdclk;
6156a456
CK
13473
13474 if (!crtc_clock || !cdclk)
13475 return DRM_PLANE_HELPER_NO_SCALING;
13476
13477 /*
13478 * skl max scale is lower of:
13479 * close to 3 but not 3, -1 is for that purpose
13480 * or
13481 * cdclk/crtc_clock
13482 */
13483 max_scale = min((1 << 16) * 3 - 1, (1 << 8) * ((cdclk << 8) / crtc_clock));
13484
13485 return max_scale;
13486}
13487
465c120c 13488static int
3c692a41 13489intel_check_primary_plane(struct drm_plane *plane,
061e4b8d 13490 struct intel_crtc_state *crtc_state,
3c692a41
GP
13491 struct intel_plane_state *state)
13492{
2b875c22
MR
13493 struct drm_crtc *crtc = state->base.crtc;
13494 struct drm_framebuffer *fb = state->base.fb;
6156a456 13495 int min_scale = DRM_PLANE_HELPER_NO_SCALING;
061e4b8d
ML
13496 int max_scale = DRM_PLANE_HELPER_NO_SCALING;
13497 bool can_position = false;
465c120c 13498
061e4b8d
ML
13499 /* use scaler when colorkey is not required */
13500 if (INTEL_INFO(plane->dev)->gen >= 9 &&
818ed961 13501 state->ckey.flags == I915_SET_COLORKEY_NONE) {
061e4b8d
ML
13502 min_scale = 1;
13503 max_scale = skl_max_scale(to_intel_crtc(crtc), crtc_state);
d8106366 13504 can_position = true;
6156a456 13505 }
d8106366 13506
061e4b8d
ML
13507 return drm_plane_helper_check_update(plane, crtc, fb, &state->src,
13508 &state->dst, &state->clip,
da20eabd
ML
13509 min_scale, max_scale,
13510 can_position, true,
13511 &state->visible);
14af293f
GP
13512}
13513
13514static void
13515intel_commit_primary_plane(struct drm_plane *plane,
13516 struct intel_plane_state *state)
13517{
2b875c22
MR
13518 struct drm_crtc *crtc = state->base.crtc;
13519 struct drm_framebuffer *fb = state->base.fb;
13520 struct drm_device *dev = plane->dev;
14af293f 13521 struct drm_i915_private *dev_priv = dev->dev_private;
ea2c67bb 13522 struct intel_crtc *intel_crtc;
14af293f
GP
13523 struct drm_rect *src = &state->src;
13524
ea2c67bb
MR
13525 crtc = crtc ? crtc : plane->crtc;
13526 intel_crtc = to_intel_crtc(crtc);
cf4c7c12
MR
13527
13528 plane->fb = fb;
9dc806fc
MR
13529 crtc->x = src->x1 >> 16;
13530 crtc->y = src->y1 >> 16;
ccc759dc 13531
a539205a 13532 if (!crtc->state->active)
302d19ac 13533 return;
465c120c 13534
d4b08630
ML
13535 dev_priv->display.update_primary_plane(crtc, fb,
13536 state->src.x1 >> 16,
13537 state->src.y1 >> 16);
465c120c
MR
13538}
13539
a8ad0d8e
ML
13540static void
13541intel_disable_primary_plane(struct drm_plane *plane,
7fabf5ef 13542 struct drm_crtc *crtc)
a8ad0d8e
ML
13543{
13544 struct drm_device *dev = plane->dev;
13545 struct drm_i915_private *dev_priv = dev->dev_private;
13546
a8ad0d8e
ML
13547 dev_priv->display.update_primary_plane(crtc, NULL, 0, 0);
13548}
13549
613d2b27
ML
13550static void intel_begin_crtc_commit(struct drm_crtc *crtc,
13551 struct drm_crtc_state *old_crtc_state)
3c692a41 13552{
32b7eeec 13553 struct drm_device *dev = crtc->dev;
3c692a41 13554 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
bfd16b2a
ML
13555 struct intel_crtc_state *old_intel_state =
13556 to_intel_crtc_state(old_crtc_state);
13557 bool modeset = needs_modeset(crtc->state);
3c692a41 13558
f015c551 13559 if (intel_crtc->atomic.update_wm_pre)
32b7eeec 13560 intel_update_watermarks(crtc);
3c692a41 13561
c34c9ee4 13562 /* Perform vblank evasion around commit operation */
a539205a 13563 if (crtc->state->active)
34e0adbb 13564 intel_pipe_update_start(intel_crtc);
0583236e 13565
bfd16b2a
ML
13566 if (modeset)
13567 return;
13568
13569 if (to_intel_crtc_state(crtc->state)->update_pipe)
13570 intel_update_pipe_config(intel_crtc, old_intel_state);
13571 else if (INTEL_INFO(dev)->gen >= 9)
0583236e 13572 skl_detach_scalers(intel_crtc);
32b7eeec
MR
13573}
13574
613d2b27
ML
13575static void intel_finish_crtc_commit(struct drm_crtc *crtc,
13576 struct drm_crtc_state *old_crtc_state)
32b7eeec 13577{
32b7eeec 13578 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
32b7eeec 13579
8f539a83 13580 if (crtc->state->active)
34e0adbb 13581 intel_pipe_update_end(intel_crtc);
3c692a41
GP
13582}
13583
cf4c7c12 13584/**
4a3b8769
MR
13585 * intel_plane_destroy - destroy a plane
13586 * @plane: plane to destroy
cf4c7c12 13587 *
4a3b8769
MR
13588 * Common destruction function for all types of planes (primary, cursor,
13589 * sprite).
cf4c7c12 13590 */
4a3b8769 13591void intel_plane_destroy(struct drm_plane *plane)
465c120c
MR
13592{
13593 struct intel_plane *intel_plane = to_intel_plane(plane);
13594 drm_plane_cleanup(plane);
13595 kfree(intel_plane);
13596}
13597
65a3fea0 13598const struct drm_plane_funcs intel_plane_funcs = {
70a101f8
MR
13599 .update_plane = drm_atomic_helper_update_plane,
13600 .disable_plane = drm_atomic_helper_disable_plane,
3d7d6510 13601 .destroy = intel_plane_destroy,
c196e1d6 13602 .set_property = drm_atomic_helper_plane_set_property,
a98b3431
MR
13603 .atomic_get_property = intel_plane_atomic_get_property,
13604 .atomic_set_property = intel_plane_atomic_set_property,
ea2c67bb
MR
13605 .atomic_duplicate_state = intel_plane_duplicate_state,
13606 .atomic_destroy_state = intel_plane_destroy_state,
13607
465c120c
MR
13608};
13609
13610static struct drm_plane *intel_primary_plane_create(struct drm_device *dev,
13611 int pipe)
13612{
13613 struct intel_plane *primary;
8e7d688b 13614 struct intel_plane_state *state;
465c120c 13615 const uint32_t *intel_primary_formats;
45e3743a 13616 unsigned int num_formats;
465c120c
MR
13617
13618 primary = kzalloc(sizeof(*primary), GFP_KERNEL);
13619 if (primary == NULL)
13620 return NULL;
13621
8e7d688b
MR
13622 state = intel_create_plane_state(&primary->base);
13623 if (!state) {
ea2c67bb
MR
13624 kfree(primary);
13625 return NULL;
13626 }
8e7d688b 13627 primary->base.state = &state->base;
ea2c67bb 13628
465c120c
MR
13629 primary->can_scale = false;
13630 primary->max_downscale = 1;
6156a456
CK
13631 if (INTEL_INFO(dev)->gen >= 9) {
13632 primary->can_scale = true;
af99ceda 13633 state->scaler_id = -1;
6156a456 13634 }
465c120c
MR
13635 primary->pipe = pipe;
13636 primary->plane = pipe;
a9ff8714 13637 primary->frontbuffer_bit = INTEL_FRONTBUFFER_PRIMARY(pipe);
c59cb179
MR
13638 primary->check_plane = intel_check_primary_plane;
13639 primary->commit_plane = intel_commit_primary_plane;
a8ad0d8e 13640 primary->disable_plane = intel_disable_primary_plane;
465c120c
MR
13641 if (HAS_FBC(dev) && INTEL_INFO(dev)->gen < 4)
13642 primary->plane = !pipe;
13643
6c0fd451
DL
13644 if (INTEL_INFO(dev)->gen >= 9) {
13645 intel_primary_formats = skl_primary_formats;
13646 num_formats = ARRAY_SIZE(skl_primary_formats);
13647 } else if (INTEL_INFO(dev)->gen >= 4) {
568db4f2
DL
13648 intel_primary_formats = i965_primary_formats;
13649 num_formats = ARRAY_SIZE(i965_primary_formats);
6c0fd451
DL
13650 } else {
13651 intel_primary_formats = i8xx_primary_formats;
13652 num_formats = ARRAY_SIZE(i8xx_primary_formats);
465c120c
MR
13653 }
13654
13655 drm_universal_plane_init(dev, &primary->base, 0,
65a3fea0 13656 &intel_plane_funcs,
465c120c
MR
13657 intel_primary_formats, num_formats,
13658 DRM_PLANE_TYPE_PRIMARY);
48404c1e 13659
3b7a5119
SJ
13660 if (INTEL_INFO(dev)->gen >= 4)
13661 intel_create_rotation_property(dev, primary);
48404c1e 13662
ea2c67bb
MR
13663 drm_plane_helper_add(&primary->base, &intel_plane_helper_funcs);
13664
465c120c
MR
13665 return &primary->base;
13666}
13667
3b7a5119
SJ
13668void intel_create_rotation_property(struct drm_device *dev, struct intel_plane *plane)
13669{
13670 if (!dev->mode_config.rotation_property) {
13671 unsigned long flags = BIT(DRM_ROTATE_0) |
13672 BIT(DRM_ROTATE_180);
13673
13674 if (INTEL_INFO(dev)->gen >= 9)
13675 flags |= BIT(DRM_ROTATE_90) | BIT(DRM_ROTATE_270);
13676
13677 dev->mode_config.rotation_property =
13678 drm_mode_create_rotation_property(dev, flags);
13679 }
13680 if (dev->mode_config.rotation_property)
13681 drm_object_attach_property(&plane->base.base,
13682 dev->mode_config.rotation_property,
13683 plane->base.state->rotation);
13684}
13685
3d7d6510 13686static int
852e787c 13687intel_check_cursor_plane(struct drm_plane *plane,
061e4b8d 13688 struct intel_crtc_state *crtc_state,
852e787c 13689 struct intel_plane_state *state)
3d7d6510 13690{
061e4b8d 13691 struct drm_crtc *crtc = crtc_state->base.crtc;
2b875c22 13692 struct drm_framebuffer *fb = state->base.fb;
757f9a3e 13693 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
757f9a3e
GP
13694 unsigned stride;
13695 int ret;
3d7d6510 13696
061e4b8d
ML
13697 ret = drm_plane_helper_check_update(plane, crtc, fb, &state->src,
13698 &state->dst, &state->clip,
3d7d6510
MR
13699 DRM_PLANE_HELPER_NO_SCALING,
13700 DRM_PLANE_HELPER_NO_SCALING,
852e787c 13701 true, true, &state->visible);
757f9a3e
GP
13702 if (ret)
13703 return ret;
13704
757f9a3e
GP
13705 /* if we want to turn off the cursor ignore width and height */
13706 if (!obj)
da20eabd 13707 return 0;
757f9a3e 13708
757f9a3e 13709 /* Check for which cursor types we support */
061e4b8d 13710 if (!cursor_size_ok(plane->dev, state->base.crtc_w, state->base.crtc_h)) {
ea2c67bb
MR
13711 DRM_DEBUG("Cursor dimension %dx%d not supported\n",
13712 state->base.crtc_w, state->base.crtc_h);
757f9a3e
GP
13713 return -EINVAL;
13714 }
13715
ea2c67bb
MR
13716 stride = roundup_pow_of_two(state->base.crtc_w) * 4;
13717 if (obj->base.size < stride * state->base.crtc_h) {
757f9a3e
GP
13718 DRM_DEBUG_KMS("buffer is too small\n");
13719 return -ENOMEM;
13720 }
13721
3a656b54 13722 if (fb->modifier[0] != DRM_FORMAT_MOD_NONE) {
757f9a3e 13723 DRM_DEBUG_KMS("cursor cannot be tiled\n");
da20eabd 13724 return -EINVAL;
32b7eeec
MR
13725 }
13726
da20eabd 13727 return 0;
852e787c 13728}
3d7d6510 13729
a8ad0d8e
ML
13730static void
13731intel_disable_cursor_plane(struct drm_plane *plane,
7fabf5ef 13732 struct drm_crtc *crtc)
a8ad0d8e 13733{
a8ad0d8e
ML
13734 intel_crtc_update_cursor(crtc, false);
13735}
13736
f4a2cf29 13737static void
852e787c
GP
13738intel_commit_cursor_plane(struct drm_plane *plane,
13739 struct intel_plane_state *state)
13740{
2b875c22 13741 struct drm_crtc *crtc = state->base.crtc;
ea2c67bb
MR
13742 struct drm_device *dev = plane->dev;
13743 struct intel_crtc *intel_crtc;
2b875c22 13744 struct drm_i915_gem_object *obj = intel_fb_obj(state->base.fb);
a912f12f 13745 uint32_t addr;
852e787c 13746
ea2c67bb
MR
13747 crtc = crtc ? crtc : plane->crtc;
13748 intel_crtc = to_intel_crtc(crtc);
13749
a912f12f
GP
13750 if (intel_crtc->cursor_bo == obj)
13751 goto update;
4ed91096 13752
f4a2cf29 13753 if (!obj)
a912f12f 13754 addr = 0;
f4a2cf29 13755 else if (!INTEL_INFO(dev)->cursor_needs_physical)
a912f12f 13756 addr = i915_gem_obj_ggtt_offset(obj);
f4a2cf29 13757 else
a912f12f 13758 addr = obj->phys_handle->busaddr;
852e787c 13759
a912f12f
GP
13760 intel_crtc->cursor_addr = addr;
13761 intel_crtc->cursor_bo = obj;
852e787c 13762
302d19ac 13763update:
a539205a 13764 if (crtc->state->active)
a912f12f 13765 intel_crtc_update_cursor(crtc, state->visible);
852e787c
GP
13766}
13767
3d7d6510
MR
13768static struct drm_plane *intel_cursor_plane_create(struct drm_device *dev,
13769 int pipe)
13770{
13771 struct intel_plane *cursor;
8e7d688b 13772 struct intel_plane_state *state;
3d7d6510
MR
13773
13774 cursor = kzalloc(sizeof(*cursor), GFP_KERNEL);
13775 if (cursor == NULL)
13776 return NULL;
13777
8e7d688b
MR
13778 state = intel_create_plane_state(&cursor->base);
13779 if (!state) {
ea2c67bb
MR
13780 kfree(cursor);
13781 return NULL;
13782 }
8e7d688b 13783 cursor->base.state = &state->base;
ea2c67bb 13784
3d7d6510
MR
13785 cursor->can_scale = false;
13786 cursor->max_downscale = 1;
13787 cursor->pipe = pipe;
13788 cursor->plane = pipe;
a9ff8714 13789 cursor->frontbuffer_bit = INTEL_FRONTBUFFER_CURSOR(pipe);
c59cb179
MR
13790 cursor->check_plane = intel_check_cursor_plane;
13791 cursor->commit_plane = intel_commit_cursor_plane;
a8ad0d8e 13792 cursor->disable_plane = intel_disable_cursor_plane;
3d7d6510
MR
13793
13794 drm_universal_plane_init(dev, &cursor->base, 0,
65a3fea0 13795 &intel_plane_funcs,
3d7d6510
MR
13796 intel_cursor_formats,
13797 ARRAY_SIZE(intel_cursor_formats),
13798 DRM_PLANE_TYPE_CURSOR);
4398ad45
VS
13799
13800 if (INTEL_INFO(dev)->gen >= 4) {
13801 if (!dev->mode_config.rotation_property)
13802 dev->mode_config.rotation_property =
13803 drm_mode_create_rotation_property(dev,
13804 BIT(DRM_ROTATE_0) |
13805 BIT(DRM_ROTATE_180));
13806 if (dev->mode_config.rotation_property)
13807 drm_object_attach_property(&cursor->base.base,
13808 dev->mode_config.rotation_property,
8e7d688b 13809 state->base.rotation);
4398ad45
VS
13810 }
13811
af99ceda
CK
13812 if (INTEL_INFO(dev)->gen >=9)
13813 state->scaler_id = -1;
13814
ea2c67bb
MR
13815 drm_plane_helper_add(&cursor->base, &intel_plane_helper_funcs);
13816
3d7d6510
MR
13817 return &cursor->base;
13818}
13819
549e2bfb
CK
13820static void skl_init_scalers(struct drm_device *dev, struct intel_crtc *intel_crtc,
13821 struct intel_crtc_state *crtc_state)
13822{
13823 int i;
13824 struct intel_scaler *intel_scaler;
13825 struct intel_crtc_scaler_state *scaler_state = &crtc_state->scaler_state;
13826
13827 for (i = 0; i < intel_crtc->num_scalers; i++) {
13828 intel_scaler = &scaler_state->scalers[i];
13829 intel_scaler->in_use = 0;
549e2bfb
CK
13830 intel_scaler->mode = PS_SCALER_MODE_DYN;
13831 }
13832
13833 scaler_state->scaler_id = -1;
13834}
13835
b358d0a6 13836static void intel_crtc_init(struct drm_device *dev, int pipe)
79e53945 13837{
fbee40df 13838 struct drm_i915_private *dev_priv = dev->dev_private;
79e53945 13839 struct intel_crtc *intel_crtc;
f5de6e07 13840 struct intel_crtc_state *crtc_state = NULL;
3d7d6510
MR
13841 struct drm_plane *primary = NULL;
13842 struct drm_plane *cursor = NULL;
465c120c 13843 int i, ret;
79e53945 13844
955382f3 13845 intel_crtc = kzalloc(sizeof(*intel_crtc), GFP_KERNEL);
79e53945
JB
13846 if (intel_crtc == NULL)
13847 return;
13848
f5de6e07
ACO
13849 crtc_state = kzalloc(sizeof(*crtc_state), GFP_KERNEL);
13850 if (!crtc_state)
13851 goto fail;
550acefd
ACO
13852 intel_crtc->config = crtc_state;
13853 intel_crtc->base.state = &crtc_state->base;
07878248 13854 crtc_state->base.crtc = &intel_crtc->base;
f5de6e07 13855
549e2bfb
CK
13856 /* initialize shared scalers */
13857 if (INTEL_INFO(dev)->gen >= 9) {
13858 if (pipe == PIPE_C)
13859 intel_crtc->num_scalers = 1;
13860 else
13861 intel_crtc->num_scalers = SKL_NUM_SCALERS;
13862
13863 skl_init_scalers(dev, intel_crtc, crtc_state);
13864 }
13865
465c120c 13866 primary = intel_primary_plane_create(dev, pipe);
3d7d6510
MR
13867 if (!primary)
13868 goto fail;
13869
13870 cursor = intel_cursor_plane_create(dev, pipe);
13871 if (!cursor)
13872 goto fail;
13873
465c120c 13874 ret = drm_crtc_init_with_planes(dev, &intel_crtc->base, primary,
3d7d6510
MR
13875 cursor, &intel_crtc_funcs);
13876 if (ret)
13877 goto fail;
79e53945
JB
13878
13879 drm_mode_crtc_set_gamma_size(&intel_crtc->base, 256);
79e53945
JB
13880 for (i = 0; i < 256; i++) {
13881 intel_crtc->lut_r[i] = i;
13882 intel_crtc->lut_g[i] = i;
13883 intel_crtc->lut_b[i] = i;
13884 }
13885
1f1c2e24
VS
13886 /*
13887 * On gen2/3 only plane A can do fbc, but the panel fitter and lvds port
8c0f92e1 13888 * is hooked to pipe B. Hence we want plane A feeding pipe B.
1f1c2e24 13889 */
80824003
JB
13890 intel_crtc->pipe = pipe;
13891 intel_crtc->plane = pipe;
3a77c4c4 13892 if (HAS_FBC(dev) && INTEL_INFO(dev)->gen < 4) {
28c97730 13893 DRM_DEBUG_KMS("swapping pipes & planes for FBC\n");
e2e767ab 13894 intel_crtc->plane = !pipe;
80824003
JB
13895 }
13896
4b0e333e
CW
13897 intel_crtc->cursor_base = ~0;
13898 intel_crtc->cursor_cntl = ~0;
dc41c154 13899 intel_crtc->cursor_size = ~0;
8d7849db 13900
852eb00d
VS
13901 intel_crtc->wm.cxsr_allowed = true;
13902
22fd0fab
JB
13903 BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
13904 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL);
13905 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = &intel_crtc->base;
13906 dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = &intel_crtc->base;
13907
79e53945 13908 drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
87b6b101
DV
13909
13910 WARN_ON(drm_crtc_index(&intel_crtc->base) != intel_crtc->pipe);
3d7d6510
MR
13911 return;
13912
13913fail:
13914 if (primary)
13915 drm_plane_cleanup(primary);
13916 if (cursor)
13917 drm_plane_cleanup(cursor);
f5de6e07 13918 kfree(crtc_state);
3d7d6510 13919 kfree(intel_crtc);
79e53945
JB
13920}
13921
752aa88a
JB
13922enum pipe intel_get_pipe_from_connector(struct intel_connector *connector)
13923{
13924 struct drm_encoder *encoder = connector->base.encoder;
6e9f798d 13925 struct drm_device *dev = connector->base.dev;
752aa88a 13926
51fd371b 13927 WARN_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex));
752aa88a 13928
d3babd3f 13929 if (!encoder || WARN_ON(!encoder->crtc))
752aa88a
JB
13930 return INVALID_PIPE;
13931
13932 return to_intel_crtc(encoder->crtc)->pipe;
13933}
13934
08d7b3d1 13935int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
05394f39 13936 struct drm_file *file)
08d7b3d1 13937{
08d7b3d1 13938 struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
7707e653 13939 struct drm_crtc *drmmode_crtc;
c05422d5 13940 struct intel_crtc *crtc;
08d7b3d1 13941
7707e653 13942 drmmode_crtc = drm_crtc_find(dev, pipe_from_crtc_id->crtc_id);
08d7b3d1 13943
7707e653 13944 if (!drmmode_crtc) {
08d7b3d1 13945 DRM_ERROR("no such CRTC id\n");
3f2c2057 13946 return -ENOENT;
08d7b3d1
CW
13947 }
13948
7707e653 13949 crtc = to_intel_crtc(drmmode_crtc);
c05422d5 13950 pipe_from_crtc_id->pipe = crtc->pipe;
08d7b3d1 13951
c05422d5 13952 return 0;
08d7b3d1
CW
13953}
13954
66a9278e 13955static int intel_encoder_clones(struct intel_encoder *encoder)
79e53945 13956{
66a9278e
DV
13957 struct drm_device *dev = encoder->base.dev;
13958 struct intel_encoder *source_encoder;
79e53945 13959 int index_mask = 0;
79e53945
JB
13960 int entry = 0;
13961
b2784e15 13962 for_each_intel_encoder(dev, source_encoder) {
bc079e8b 13963 if (encoders_cloneable(encoder, source_encoder))
66a9278e
DV
13964 index_mask |= (1 << entry);
13965
79e53945
JB
13966 entry++;
13967 }
4ef69c7a 13968
79e53945
JB
13969 return index_mask;
13970}
13971
4d302442
CW
13972static bool has_edp_a(struct drm_device *dev)
13973{
13974 struct drm_i915_private *dev_priv = dev->dev_private;
13975
13976 if (!IS_MOBILE(dev))
13977 return false;
13978
13979 if ((I915_READ(DP_A) & DP_DETECTED) == 0)
13980 return false;
13981
e3589908 13982 if (IS_GEN5(dev) && (I915_READ(FUSE_STRAP) & ILK_eDP_A_DISABLE))
4d302442
CW
13983 return false;
13984
13985 return true;
13986}
13987
84b4e042
JB
13988static bool intel_crt_present(struct drm_device *dev)
13989{
13990 struct drm_i915_private *dev_priv = dev->dev_private;
13991
884497ed
DL
13992 if (INTEL_INFO(dev)->gen >= 9)
13993 return false;
13994
cf404ce4 13995 if (IS_HSW_ULT(dev) || IS_BDW_ULT(dev))
84b4e042
JB
13996 return false;
13997
13998 if (IS_CHERRYVIEW(dev))
13999 return false;
14000
14001 if (IS_VALLEYVIEW(dev) && !dev_priv->vbt.int_crt_support)
14002 return false;
14003
14004 return true;
14005}
14006
79e53945
JB
14007static void intel_setup_outputs(struct drm_device *dev)
14008{
725e30ad 14009 struct drm_i915_private *dev_priv = dev->dev_private;
4ef69c7a 14010 struct intel_encoder *encoder;
cb0953d7 14011 bool dpd_is_edp = false;
79e53945 14012
c9093354 14013 intel_lvds_init(dev);
79e53945 14014
84b4e042 14015 if (intel_crt_present(dev))
79935fca 14016 intel_crt_init(dev);
cb0953d7 14017
c776eb2e
VK
14018 if (IS_BROXTON(dev)) {
14019 /*
14020 * FIXME: Broxton doesn't support port detection via the
14021 * DDI_BUF_CTL_A or SFUSE_STRAP registers, find another way to
14022 * detect the ports.
14023 */
14024 intel_ddi_init(dev, PORT_A);
14025 intel_ddi_init(dev, PORT_B);
14026 intel_ddi_init(dev, PORT_C);
14027 } else if (HAS_DDI(dev)) {
0e72a5b5
ED
14028 int found;
14029
de31facd
JB
14030 /*
14031 * Haswell uses DDI functions to detect digital outputs.
14032 * On SKL pre-D0 the strap isn't connected, so we assume
14033 * it's there.
14034 */
77179400 14035 found = I915_READ(DDI_BUF_CTL(PORT_A)) & DDI_INIT_DISPLAY_DETECTED;
de31facd 14036 /* WaIgnoreDDIAStrap: skl */
5a2376d1 14037 if (found || IS_SKYLAKE(dev))
0e72a5b5
ED
14038 intel_ddi_init(dev, PORT_A);
14039
14040 /* DDI B, C and D detection is indicated by the SFUSE_STRAP
14041 * register */
14042 found = I915_READ(SFUSE_STRAP);
14043
14044 if (found & SFUSE_STRAP_DDIB_DETECTED)
14045 intel_ddi_init(dev, PORT_B);
14046 if (found & SFUSE_STRAP_DDIC_DETECTED)
14047 intel_ddi_init(dev, PORT_C);
14048 if (found & SFUSE_STRAP_DDID_DETECTED)
14049 intel_ddi_init(dev, PORT_D);
2800e4c2
RV
14050 /*
14051 * On SKL we don't have a way to detect DDI-E so we rely on VBT.
14052 */
14053 if (IS_SKYLAKE(dev) &&
14054 (dev_priv->vbt.ddi_port_info[PORT_E].supports_dp ||
14055 dev_priv->vbt.ddi_port_info[PORT_E].supports_dvi ||
14056 dev_priv->vbt.ddi_port_info[PORT_E].supports_hdmi))
14057 intel_ddi_init(dev, PORT_E);
14058
0e72a5b5 14059 } else if (HAS_PCH_SPLIT(dev)) {
cb0953d7 14060 int found;
5d8a7752 14061 dpd_is_edp = intel_dp_is_edp(dev, PORT_D);
270b3042
DV
14062
14063 if (has_edp_a(dev))
14064 intel_dp_init(dev, DP_A, PORT_A);
cb0953d7 14065
dc0fa718 14066 if (I915_READ(PCH_HDMIB) & SDVO_DETECTED) {
461ed3ca 14067 /* PCH SDVOB multiplex with HDMIB */
eef4eacb 14068 found = intel_sdvo_init(dev, PCH_SDVOB, true);
30ad48b7 14069 if (!found)
e2debe91 14070 intel_hdmi_init(dev, PCH_HDMIB, PORT_B);
5eb08b69 14071 if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
ab9d7c30 14072 intel_dp_init(dev, PCH_DP_B, PORT_B);
30ad48b7
ZW
14073 }
14074
dc0fa718 14075 if (I915_READ(PCH_HDMIC) & SDVO_DETECTED)
e2debe91 14076 intel_hdmi_init(dev, PCH_HDMIC, PORT_C);
30ad48b7 14077
dc0fa718 14078 if (!dpd_is_edp && I915_READ(PCH_HDMID) & SDVO_DETECTED)
e2debe91 14079 intel_hdmi_init(dev, PCH_HDMID, PORT_D);
30ad48b7 14080
5eb08b69 14081 if (I915_READ(PCH_DP_C) & DP_DETECTED)
ab9d7c30 14082 intel_dp_init(dev, PCH_DP_C, PORT_C);
5eb08b69 14083
270b3042 14084 if (I915_READ(PCH_DP_D) & DP_DETECTED)
ab9d7c30 14085 intel_dp_init(dev, PCH_DP_D, PORT_D);
4a87d65d 14086 } else if (IS_VALLEYVIEW(dev)) {
e17ac6db
VS
14087 /*
14088 * The DP_DETECTED bit is the latched state of the DDC
14089 * SDA pin at boot. However since eDP doesn't require DDC
14090 * (no way to plug in a DP->HDMI dongle) the DDC pins for
14091 * eDP ports may have been muxed to an alternate function.
14092 * Thus we can't rely on the DP_DETECTED bit alone to detect
14093 * eDP ports. Consult the VBT as well as DP_DETECTED to
14094 * detect eDP ports.
14095 */
e66eb81d 14096 if (I915_READ(VLV_HDMIB) & SDVO_DETECTED &&
d2182a66 14097 !intel_dp_is_edp(dev, PORT_B))
e66eb81d
VS
14098 intel_hdmi_init(dev, VLV_HDMIB, PORT_B);
14099 if (I915_READ(VLV_DP_B) & DP_DETECTED ||
e17ac6db 14100 intel_dp_is_edp(dev, PORT_B))
e66eb81d 14101 intel_dp_init(dev, VLV_DP_B, PORT_B);
585a94b8 14102
e66eb81d 14103 if (I915_READ(VLV_HDMIC) & SDVO_DETECTED &&
d2182a66 14104 !intel_dp_is_edp(dev, PORT_C))
e66eb81d
VS
14105 intel_hdmi_init(dev, VLV_HDMIC, PORT_C);
14106 if (I915_READ(VLV_DP_C) & DP_DETECTED ||
e17ac6db 14107 intel_dp_is_edp(dev, PORT_C))
e66eb81d 14108 intel_dp_init(dev, VLV_DP_C, PORT_C);
19c03924 14109
9418c1f1 14110 if (IS_CHERRYVIEW(dev)) {
e17ac6db 14111 /* eDP not supported on port D, so don't check VBT */
e66eb81d
VS
14112 if (I915_READ(CHV_HDMID) & SDVO_DETECTED)
14113 intel_hdmi_init(dev, CHV_HDMID, PORT_D);
14114 if (I915_READ(CHV_DP_D) & DP_DETECTED)
14115 intel_dp_init(dev, CHV_DP_D, PORT_D);
9418c1f1
VS
14116 }
14117
3cfca973 14118 intel_dsi_init(dev);
09da55dc 14119 } else if (!IS_GEN2(dev) && !IS_PINEVIEW(dev)) {
27185ae1 14120 bool found = false;
7d57382e 14121
e2debe91 14122 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
b01f2c3a 14123 DRM_DEBUG_KMS("probing SDVOB\n");
e2debe91 14124 found = intel_sdvo_init(dev, GEN3_SDVOB, true);
3fec3d2f 14125 if (!found && IS_G4X(dev)) {
b01f2c3a 14126 DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
e2debe91 14127 intel_hdmi_init(dev, GEN4_HDMIB, PORT_B);
b01f2c3a 14128 }
27185ae1 14129
3fec3d2f 14130 if (!found && IS_G4X(dev))
ab9d7c30 14131 intel_dp_init(dev, DP_B, PORT_B);
725e30ad 14132 }
13520b05
KH
14133
14134 /* Before G4X SDVOC doesn't have its own detect register */
13520b05 14135
e2debe91 14136 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
b01f2c3a 14137 DRM_DEBUG_KMS("probing SDVOC\n");
e2debe91 14138 found = intel_sdvo_init(dev, GEN3_SDVOC, false);
b01f2c3a 14139 }
27185ae1 14140
e2debe91 14141 if (!found && (I915_READ(GEN3_SDVOC) & SDVO_DETECTED)) {
27185ae1 14142
3fec3d2f 14143 if (IS_G4X(dev)) {
b01f2c3a 14144 DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
e2debe91 14145 intel_hdmi_init(dev, GEN4_HDMIC, PORT_C);
b01f2c3a 14146 }
3fec3d2f 14147 if (IS_G4X(dev))
ab9d7c30 14148 intel_dp_init(dev, DP_C, PORT_C);
725e30ad 14149 }
27185ae1 14150
3fec3d2f 14151 if (IS_G4X(dev) &&
e7281eab 14152 (I915_READ(DP_D) & DP_DETECTED))
ab9d7c30 14153 intel_dp_init(dev, DP_D, PORT_D);
bad720ff 14154 } else if (IS_GEN2(dev))
79e53945
JB
14155 intel_dvo_init(dev);
14156
103a196f 14157 if (SUPPORTS_TV(dev))
79e53945
JB
14158 intel_tv_init(dev);
14159
0bc12bcb 14160 intel_psr_init(dev);
7c8f8a70 14161
b2784e15 14162 for_each_intel_encoder(dev, encoder) {
4ef69c7a
CW
14163 encoder->base.possible_crtcs = encoder->crtc_mask;
14164 encoder->base.possible_clones =
66a9278e 14165 intel_encoder_clones(encoder);
79e53945 14166 }
47356eb6 14167
dde86e2d 14168 intel_init_pch_refclk(dev);
270b3042
DV
14169
14170 drm_helper_move_panel_connectors_to_head(dev);
79e53945
JB
14171}
14172
14173static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
14174{
60a5ca01 14175 struct drm_device *dev = fb->dev;
79e53945 14176 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
79e53945 14177
ef2d633e 14178 drm_framebuffer_cleanup(fb);
60a5ca01 14179 mutex_lock(&dev->struct_mutex);
ef2d633e 14180 WARN_ON(!intel_fb->obj->framebuffer_references--);
60a5ca01
VS
14181 drm_gem_object_unreference(&intel_fb->obj->base);
14182 mutex_unlock(&dev->struct_mutex);
79e53945
JB
14183 kfree(intel_fb);
14184}
14185
14186static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
05394f39 14187 struct drm_file *file,
79e53945
JB
14188 unsigned int *handle)
14189{
14190 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
05394f39 14191 struct drm_i915_gem_object *obj = intel_fb->obj;
79e53945 14192
05394f39 14193 return drm_gem_handle_create(file, &obj->base, handle);
79e53945
JB
14194}
14195
86c98588
RV
14196static int intel_user_framebuffer_dirty(struct drm_framebuffer *fb,
14197 struct drm_file *file,
14198 unsigned flags, unsigned color,
14199 struct drm_clip_rect *clips,
14200 unsigned num_clips)
14201{
14202 struct drm_device *dev = fb->dev;
14203 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
14204 struct drm_i915_gem_object *obj = intel_fb->obj;
14205
14206 mutex_lock(&dev->struct_mutex);
74b4ea1e 14207 intel_fb_obj_flush(obj, false, ORIGIN_DIRTYFB);
86c98588
RV
14208 mutex_unlock(&dev->struct_mutex);
14209
14210 return 0;
14211}
14212
79e53945
JB
14213static const struct drm_framebuffer_funcs intel_fb_funcs = {
14214 .destroy = intel_user_framebuffer_destroy,
14215 .create_handle = intel_user_framebuffer_create_handle,
86c98588 14216 .dirty = intel_user_framebuffer_dirty,
79e53945
JB
14217};
14218
b321803d
DL
14219static
14220u32 intel_fb_pitch_limit(struct drm_device *dev, uint64_t fb_modifier,
14221 uint32_t pixel_format)
14222{
14223 u32 gen = INTEL_INFO(dev)->gen;
14224
14225 if (gen >= 9) {
14226 /* "The stride in bytes must not exceed the of the size of 8K
14227 * pixels and 32K bytes."
14228 */
14229 return min(8192*drm_format_plane_cpp(pixel_format, 0), 32768);
14230 } else if (gen >= 5 && !IS_VALLEYVIEW(dev)) {
14231 return 32*1024;
14232 } else if (gen >= 4) {
14233 if (fb_modifier == I915_FORMAT_MOD_X_TILED)
14234 return 16*1024;
14235 else
14236 return 32*1024;
14237 } else if (gen >= 3) {
14238 if (fb_modifier == I915_FORMAT_MOD_X_TILED)
14239 return 8*1024;
14240 else
14241 return 16*1024;
14242 } else {
14243 /* XXX DSPC is limited to 4k tiled */
14244 return 8*1024;
14245 }
14246}
14247
b5ea642a
DV
14248static int intel_framebuffer_init(struct drm_device *dev,
14249 struct intel_framebuffer *intel_fb,
14250 struct drm_mode_fb_cmd2 *mode_cmd,
14251 struct drm_i915_gem_object *obj)
79e53945 14252{
6761dd31 14253 unsigned int aligned_height;
79e53945 14254 int ret;
b321803d 14255 u32 pitch_limit, stride_alignment;
79e53945 14256
dd4916c5
DV
14257 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
14258
2a80eada
DV
14259 if (mode_cmd->flags & DRM_MODE_FB_MODIFIERS) {
14260 /* Enforce that fb modifier and tiling mode match, but only for
14261 * X-tiled. This is needed for FBC. */
14262 if (!!(obj->tiling_mode == I915_TILING_X) !=
14263 !!(mode_cmd->modifier[0] == I915_FORMAT_MOD_X_TILED)) {
14264 DRM_DEBUG("tiling_mode doesn't match fb modifier\n");
14265 return -EINVAL;
14266 }
14267 } else {
14268 if (obj->tiling_mode == I915_TILING_X)
14269 mode_cmd->modifier[0] = I915_FORMAT_MOD_X_TILED;
14270 else if (obj->tiling_mode == I915_TILING_Y) {
14271 DRM_DEBUG("No Y tiling for legacy addfb\n");
14272 return -EINVAL;
14273 }
14274 }
14275
9a8f0a12
TU
14276 /* Passed in modifier sanity checking. */
14277 switch (mode_cmd->modifier[0]) {
14278 case I915_FORMAT_MOD_Y_TILED:
14279 case I915_FORMAT_MOD_Yf_TILED:
14280 if (INTEL_INFO(dev)->gen < 9) {
14281 DRM_DEBUG("Unsupported tiling 0x%llx!\n",
14282 mode_cmd->modifier[0]);
14283 return -EINVAL;
14284 }
14285 case DRM_FORMAT_MOD_NONE:
14286 case I915_FORMAT_MOD_X_TILED:
14287 break;
14288 default:
c0f40428
JB
14289 DRM_DEBUG("Unsupported fb modifier 0x%llx!\n",
14290 mode_cmd->modifier[0]);
57cd6508 14291 return -EINVAL;
c16ed4be 14292 }
57cd6508 14293
b321803d
DL
14294 stride_alignment = intel_fb_stride_alignment(dev, mode_cmd->modifier[0],
14295 mode_cmd->pixel_format);
14296 if (mode_cmd->pitches[0] & (stride_alignment - 1)) {
14297 DRM_DEBUG("pitch (%d) must be at least %u byte aligned\n",
14298 mode_cmd->pitches[0], stride_alignment);
57cd6508 14299 return -EINVAL;
c16ed4be 14300 }
57cd6508 14301
b321803d
DL
14302 pitch_limit = intel_fb_pitch_limit(dev, mode_cmd->modifier[0],
14303 mode_cmd->pixel_format);
a35cdaa0 14304 if (mode_cmd->pitches[0] > pitch_limit) {
b321803d
DL
14305 DRM_DEBUG("%s pitch (%u) must be at less than %d\n",
14306 mode_cmd->modifier[0] != DRM_FORMAT_MOD_NONE ?
2a80eada 14307 "tiled" : "linear",
a35cdaa0 14308 mode_cmd->pitches[0], pitch_limit);
5d7bd705 14309 return -EINVAL;
c16ed4be 14310 }
5d7bd705 14311
2a80eada 14312 if (mode_cmd->modifier[0] == I915_FORMAT_MOD_X_TILED &&
c16ed4be
CW
14313 mode_cmd->pitches[0] != obj->stride) {
14314 DRM_DEBUG("pitch (%d) must match tiling stride (%d)\n",
14315 mode_cmd->pitches[0], obj->stride);
5d7bd705 14316 return -EINVAL;
c16ed4be 14317 }
5d7bd705 14318
57779d06 14319 /* Reject formats not supported by any plane early. */
308e5bcb 14320 switch (mode_cmd->pixel_format) {
57779d06 14321 case DRM_FORMAT_C8:
04b3924d
VS
14322 case DRM_FORMAT_RGB565:
14323 case DRM_FORMAT_XRGB8888:
14324 case DRM_FORMAT_ARGB8888:
57779d06
VS
14325 break;
14326 case DRM_FORMAT_XRGB1555:
c16ed4be 14327 if (INTEL_INFO(dev)->gen > 3) {
4ee62c76
VS
14328 DRM_DEBUG("unsupported pixel format: %s\n",
14329 drm_get_format_name(mode_cmd->pixel_format));
57779d06 14330 return -EINVAL;
c16ed4be 14331 }
57779d06 14332 break;
57779d06 14333 case DRM_FORMAT_ABGR8888:
6c0fd451
DL
14334 if (!IS_VALLEYVIEW(dev) && INTEL_INFO(dev)->gen < 9) {
14335 DRM_DEBUG("unsupported pixel format: %s\n",
14336 drm_get_format_name(mode_cmd->pixel_format));
14337 return -EINVAL;
14338 }
14339 break;
14340 case DRM_FORMAT_XBGR8888:
04b3924d 14341 case DRM_FORMAT_XRGB2101010:
57779d06 14342 case DRM_FORMAT_XBGR2101010:
c16ed4be 14343 if (INTEL_INFO(dev)->gen < 4) {
4ee62c76
VS
14344 DRM_DEBUG("unsupported pixel format: %s\n",
14345 drm_get_format_name(mode_cmd->pixel_format));
57779d06 14346 return -EINVAL;
c16ed4be 14347 }
b5626747 14348 break;
7531208b
DL
14349 case DRM_FORMAT_ABGR2101010:
14350 if (!IS_VALLEYVIEW(dev)) {
14351 DRM_DEBUG("unsupported pixel format: %s\n",
14352 drm_get_format_name(mode_cmd->pixel_format));
14353 return -EINVAL;
14354 }
14355 break;
04b3924d
VS
14356 case DRM_FORMAT_YUYV:
14357 case DRM_FORMAT_UYVY:
14358 case DRM_FORMAT_YVYU:
14359 case DRM_FORMAT_VYUY:
c16ed4be 14360 if (INTEL_INFO(dev)->gen < 5) {
4ee62c76
VS
14361 DRM_DEBUG("unsupported pixel format: %s\n",
14362 drm_get_format_name(mode_cmd->pixel_format));
57779d06 14363 return -EINVAL;
c16ed4be 14364 }
57cd6508
CW
14365 break;
14366 default:
4ee62c76
VS
14367 DRM_DEBUG("unsupported pixel format: %s\n",
14368 drm_get_format_name(mode_cmd->pixel_format));
57cd6508
CW
14369 return -EINVAL;
14370 }
14371
90f9a336
VS
14372 /* FIXME need to adjust LINOFF/TILEOFF accordingly. */
14373 if (mode_cmd->offsets[0] != 0)
14374 return -EINVAL;
14375
ec2c981e 14376 aligned_height = intel_fb_align_height(dev, mode_cmd->height,
091df6cb
DV
14377 mode_cmd->pixel_format,
14378 mode_cmd->modifier[0]);
53155c0a
DV
14379 /* FIXME drm helper for size checks (especially planar formats)? */
14380 if (obj->base.size < aligned_height * mode_cmd->pitches[0])
14381 return -EINVAL;
14382
c7d73f6a
DV
14383 drm_helper_mode_fill_fb_struct(&intel_fb->base, mode_cmd);
14384 intel_fb->obj = obj;
80075d49 14385 intel_fb->obj->framebuffer_references++;
c7d73f6a 14386
79e53945
JB
14387 ret = drm_framebuffer_init(dev, &intel_fb->base, &intel_fb_funcs);
14388 if (ret) {
14389 DRM_ERROR("framebuffer init failed %d\n", ret);
14390 return ret;
14391 }
14392
79e53945
JB
14393 return 0;
14394}
14395
79e53945
JB
14396static struct drm_framebuffer *
14397intel_user_framebuffer_create(struct drm_device *dev,
14398 struct drm_file *filp,
308e5bcb 14399 struct drm_mode_fb_cmd2 *mode_cmd)
79e53945 14400{
05394f39 14401 struct drm_i915_gem_object *obj;
79e53945 14402
308e5bcb
JB
14403 obj = to_intel_bo(drm_gem_object_lookup(dev, filp,
14404 mode_cmd->handles[0]));
c8725226 14405 if (&obj->base == NULL)
cce13ff7 14406 return ERR_PTR(-ENOENT);
79e53945 14407
d2dff872 14408 return intel_framebuffer_create(dev, mode_cmd, obj);
79e53945
JB
14409}
14410
0695726e 14411#ifndef CONFIG_DRM_FBDEV_EMULATION
0632fef6 14412static inline void intel_fbdev_output_poll_changed(struct drm_device *dev)
4520f53a
DV
14413{
14414}
14415#endif
14416
79e53945 14417static const struct drm_mode_config_funcs intel_mode_funcs = {
79e53945 14418 .fb_create = intel_user_framebuffer_create,
0632fef6 14419 .output_poll_changed = intel_fbdev_output_poll_changed,
5ee67f1c
MR
14420 .atomic_check = intel_atomic_check,
14421 .atomic_commit = intel_atomic_commit,
de419ab6
ML
14422 .atomic_state_alloc = intel_atomic_state_alloc,
14423 .atomic_state_clear = intel_atomic_state_clear,
79e53945
JB
14424};
14425
e70236a8
JB
14426/* Set up chip specific display functions */
14427static void intel_init_display(struct drm_device *dev)
14428{
14429 struct drm_i915_private *dev_priv = dev->dev_private;
14430
ee9300bb
DV
14431 if (HAS_PCH_SPLIT(dev) || IS_G4X(dev))
14432 dev_priv->display.find_dpll = g4x_find_best_dpll;
ef9348c8
CML
14433 else if (IS_CHERRYVIEW(dev))
14434 dev_priv->display.find_dpll = chv_find_best_dpll;
ee9300bb
DV
14435 else if (IS_VALLEYVIEW(dev))
14436 dev_priv->display.find_dpll = vlv_find_best_dpll;
14437 else if (IS_PINEVIEW(dev))
14438 dev_priv->display.find_dpll = pnv_find_best_dpll;
14439 else
14440 dev_priv->display.find_dpll = i9xx_find_best_dpll;
14441
bc8d7dff
DL
14442 if (INTEL_INFO(dev)->gen >= 9) {
14443 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
5724dbd1
DL
14444 dev_priv->display.get_initial_plane_config =
14445 skylake_get_initial_plane_config;
bc8d7dff
DL
14446 dev_priv->display.crtc_compute_clock =
14447 haswell_crtc_compute_clock;
14448 dev_priv->display.crtc_enable = haswell_crtc_enable;
14449 dev_priv->display.crtc_disable = haswell_crtc_disable;
bc8d7dff
DL
14450 dev_priv->display.update_primary_plane =
14451 skylake_update_primary_plane;
14452 } else if (HAS_DDI(dev)) {
0e8ffe1b 14453 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
5724dbd1
DL
14454 dev_priv->display.get_initial_plane_config =
14455 ironlake_get_initial_plane_config;
797d0259
ACO
14456 dev_priv->display.crtc_compute_clock =
14457 haswell_crtc_compute_clock;
4f771f10
PZ
14458 dev_priv->display.crtc_enable = haswell_crtc_enable;
14459 dev_priv->display.crtc_disable = haswell_crtc_disable;
bc8d7dff
DL
14460 dev_priv->display.update_primary_plane =
14461 ironlake_update_primary_plane;
09b4ddf9 14462 } else if (HAS_PCH_SPLIT(dev)) {
0e8ffe1b 14463 dev_priv->display.get_pipe_config = ironlake_get_pipe_config;
5724dbd1
DL
14464 dev_priv->display.get_initial_plane_config =
14465 ironlake_get_initial_plane_config;
3fb37703
ACO
14466 dev_priv->display.crtc_compute_clock =
14467 ironlake_crtc_compute_clock;
76e5a89c
DV
14468 dev_priv->display.crtc_enable = ironlake_crtc_enable;
14469 dev_priv->display.crtc_disable = ironlake_crtc_disable;
262ca2b0
MR
14470 dev_priv->display.update_primary_plane =
14471 ironlake_update_primary_plane;
89b667f8
JB
14472 } else if (IS_VALLEYVIEW(dev)) {
14473 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
5724dbd1
DL
14474 dev_priv->display.get_initial_plane_config =
14475 i9xx_get_initial_plane_config;
d6dfee7a 14476 dev_priv->display.crtc_compute_clock = i9xx_crtc_compute_clock;
89b667f8
JB
14477 dev_priv->display.crtc_enable = valleyview_crtc_enable;
14478 dev_priv->display.crtc_disable = i9xx_crtc_disable;
262ca2b0
MR
14479 dev_priv->display.update_primary_plane =
14480 i9xx_update_primary_plane;
f564048e 14481 } else {
0e8ffe1b 14482 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
5724dbd1
DL
14483 dev_priv->display.get_initial_plane_config =
14484 i9xx_get_initial_plane_config;
d6dfee7a 14485 dev_priv->display.crtc_compute_clock = i9xx_crtc_compute_clock;
76e5a89c
DV
14486 dev_priv->display.crtc_enable = i9xx_crtc_enable;
14487 dev_priv->display.crtc_disable = i9xx_crtc_disable;
262ca2b0
MR
14488 dev_priv->display.update_primary_plane =
14489 i9xx_update_primary_plane;
f564048e 14490 }
e70236a8 14491
e70236a8 14492 /* Returns the core display clock speed */
1652d19e
VS
14493 if (IS_SKYLAKE(dev))
14494 dev_priv->display.get_display_clock_speed =
14495 skylake_get_display_clock_speed;
acd3f3d3
BP
14496 else if (IS_BROXTON(dev))
14497 dev_priv->display.get_display_clock_speed =
14498 broxton_get_display_clock_speed;
1652d19e
VS
14499 else if (IS_BROADWELL(dev))
14500 dev_priv->display.get_display_clock_speed =
14501 broadwell_get_display_clock_speed;
14502 else if (IS_HASWELL(dev))
14503 dev_priv->display.get_display_clock_speed =
14504 haswell_get_display_clock_speed;
14505 else if (IS_VALLEYVIEW(dev))
25eb05fc
JB
14506 dev_priv->display.get_display_clock_speed =
14507 valleyview_get_display_clock_speed;
b37a6434
VS
14508 else if (IS_GEN5(dev))
14509 dev_priv->display.get_display_clock_speed =
14510 ilk_get_display_clock_speed;
a7c66cd8 14511 else if (IS_I945G(dev) || IS_BROADWATER(dev) ||
34edce2f 14512 IS_GEN6(dev) || IS_IVYBRIDGE(dev))
e70236a8
JB
14513 dev_priv->display.get_display_clock_speed =
14514 i945_get_display_clock_speed;
34edce2f
VS
14515 else if (IS_GM45(dev))
14516 dev_priv->display.get_display_clock_speed =
14517 gm45_get_display_clock_speed;
14518 else if (IS_CRESTLINE(dev))
14519 dev_priv->display.get_display_clock_speed =
14520 i965gm_get_display_clock_speed;
14521 else if (IS_PINEVIEW(dev))
14522 dev_priv->display.get_display_clock_speed =
14523 pnv_get_display_clock_speed;
14524 else if (IS_G33(dev) || IS_G4X(dev))
14525 dev_priv->display.get_display_clock_speed =
14526 g33_get_display_clock_speed;
e70236a8
JB
14527 else if (IS_I915G(dev))
14528 dev_priv->display.get_display_clock_speed =
14529 i915_get_display_clock_speed;
257a7ffc 14530 else if (IS_I945GM(dev) || IS_845G(dev))
e70236a8
JB
14531 dev_priv->display.get_display_clock_speed =
14532 i9xx_misc_get_display_clock_speed;
257a7ffc
DV
14533 else if (IS_PINEVIEW(dev))
14534 dev_priv->display.get_display_clock_speed =
14535 pnv_get_display_clock_speed;
e70236a8
JB
14536 else if (IS_I915GM(dev))
14537 dev_priv->display.get_display_clock_speed =
14538 i915gm_get_display_clock_speed;
14539 else if (IS_I865G(dev))
14540 dev_priv->display.get_display_clock_speed =
14541 i865_get_display_clock_speed;
f0f8a9ce 14542 else if (IS_I85X(dev))
e70236a8 14543 dev_priv->display.get_display_clock_speed =
1b1d2716 14544 i85x_get_display_clock_speed;
623e01e5
VS
14545 else { /* 830 */
14546 WARN(!IS_I830(dev), "Unknown platform. Assuming 133 MHz CDCLK\n");
e70236a8
JB
14547 dev_priv->display.get_display_clock_speed =
14548 i830_get_display_clock_speed;
623e01e5 14549 }
e70236a8 14550
7c10a2b5 14551 if (IS_GEN5(dev)) {
3bb11b53 14552 dev_priv->display.fdi_link_train = ironlake_fdi_link_train;
3bb11b53
SJ
14553 } else if (IS_GEN6(dev)) {
14554 dev_priv->display.fdi_link_train = gen6_fdi_link_train;
3bb11b53
SJ
14555 } else if (IS_IVYBRIDGE(dev)) {
14556 /* FIXME: detect B0+ stepping and use auto training */
14557 dev_priv->display.fdi_link_train = ivb_manual_fdi_link_train;
059b2fe9 14558 } else if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
3bb11b53 14559 dev_priv->display.fdi_link_train = hsw_fdi_link_train;
27c329ed
ML
14560 if (IS_BROADWELL(dev)) {
14561 dev_priv->display.modeset_commit_cdclk =
14562 broadwell_modeset_commit_cdclk;
14563 dev_priv->display.modeset_calc_cdclk =
14564 broadwell_modeset_calc_cdclk;
14565 }
30a970c6 14566 } else if (IS_VALLEYVIEW(dev)) {
27c329ed
ML
14567 dev_priv->display.modeset_commit_cdclk =
14568 valleyview_modeset_commit_cdclk;
14569 dev_priv->display.modeset_calc_cdclk =
14570 valleyview_modeset_calc_cdclk;
f8437dd1 14571 } else if (IS_BROXTON(dev)) {
27c329ed
ML
14572 dev_priv->display.modeset_commit_cdclk =
14573 broxton_modeset_commit_cdclk;
14574 dev_priv->display.modeset_calc_cdclk =
14575 broxton_modeset_calc_cdclk;
e70236a8 14576 }
8c9f3aaf 14577
8c9f3aaf
JB
14578 switch (INTEL_INFO(dev)->gen) {
14579 case 2:
14580 dev_priv->display.queue_flip = intel_gen2_queue_flip;
14581 break;
14582
14583 case 3:
14584 dev_priv->display.queue_flip = intel_gen3_queue_flip;
14585 break;
14586
14587 case 4:
14588 case 5:
14589 dev_priv->display.queue_flip = intel_gen4_queue_flip;
14590 break;
14591
14592 case 6:
14593 dev_priv->display.queue_flip = intel_gen6_queue_flip;
14594 break;
7c9017e5 14595 case 7:
4e0bbc31 14596 case 8: /* FIXME(BDW): Check that the gen8 RCS flip works. */
7c9017e5
JB
14597 dev_priv->display.queue_flip = intel_gen7_queue_flip;
14598 break;
830c81db 14599 case 9:
ba343e02
TU
14600 /* Drop through - unsupported since execlist only. */
14601 default:
14602 /* Default just returns -ENODEV to indicate unsupported */
14603 dev_priv->display.queue_flip = intel_default_queue_flip;
8c9f3aaf 14604 }
7bd688cd 14605
e39b999a 14606 mutex_init(&dev_priv->pps_mutex);
e70236a8
JB
14607}
14608
b690e96c
JB
14609/*
14610 * Some BIOSes insist on assuming the GPU's pipe A is enabled at suspend,
14611 * resume, or other times. This quirk makes sure that's the case for
14612 * affected systems.
14613 */
0206e353 14614static void quirk_pipea_force(struct drm_device *dev)
b690e96c
JB
14615{
14616 struct drm_i915_private *dev_priv = dev->dev_private;
14617
14618 dev_priv->quirks |= QUIRK_PIPEA_FORCE;
bc0daf48 14619 DRM_INFO("applying pipe a force quirk\n");
b690e96c
JB
14620}
14621
b6b5d049
VS
14622static void quirk_pipeb_force(struct drm_device *dev)
14623{
14624 struct drm_i915_private *dev_priv = dev->dev_private;
14625
14626 dev_priv->quirks |= QUIRK_PIPEB_FORCE;
14627 DRM_INFO("applying pipe b force quirk\n");
14628}
14629
435793df
KP
14630/*
14631 * Some machines (Lenovo U160) do not work with SSC on LVDS for some reason
14632 */
14633static void quirk_ssc_force_disable(struct drm_device *dev)
14634{
14635 struct drm_i915_private *dev_priv = dev->dev_private;
14636 dev_priv->quirks |= QUIRK_LVDS_SSC_DISABLE;
bc0daf48 14637 DRM_INFO("applying lvds SSC disable quirk\n");
435793df
KP
14638}
14639
4dca20ef 14640/*
5a15ab5b
CE
14641 * A machine (e.g. Acer Aspire 5734Z) may need to invert the panel backlight
14642 * brightness value
4dca20ef
CE
14643 */
14644static void quirk_invert_brightness(struct drm_device *dev)
14645{
14646 struct drm_i915_private *dev_priv = dev->dev_private;
14647 dev_priv->quirks |= QUIRK_INVERT_BRIGHTNESS;
bc0daf48 14648 DRM_INFO("applying inverted panel brightness quirk\n");
435793df
KP
14649}
14650
9c72cc6f
SD
14651/* Some VBT's incorrectly indicate no backlight is present */
14652static void quirk_backlight_present(struct drm_device *dev)
14653{
14654 struct drm_i915_private *dev_priv = dev->dev_private;
14655 dev_priv->quirks |= QUIRK_BACKLIGHT_PRESENT;
14656 DRM_INFO("applying backlight present quirk\n");
14657}
14658
b690e96c
JB
14659struct intel_quirk {
14660 int device;
14661 int subsystem_vendor;
14662 int subsystem_device;
14663 void (*hook)(struct drm_device *dev);
14664};
14665
5f85f176
EE
14666/* For systems that don't have a meaningful PCI subdevice/subvendor ID */
14667struct intel_dmi_quirk {
14668 void (*hook)(struct drm_device *dev);
14669 const struct dmi_system_id (*dmi_id_list)[];
14670};
14671
14672static int intel_dmi_reverse_brightness(const struct dmi_system_id *id)
14673{
14674 DRM_INFO("Backlight polarity reversed on %s\n", id->ident);
14675 return 1;
14676}
14677
14678static const struct intel_dmi_quirk intel_dmi_quirks[] = {
14679 {
14680 .dmi_id_list = &(const struct dmi_system_id[]) {
14681 {
14682 .callback = intel_dmi_reverse_brightness,
14683 .ident = "NCR Corporation",
14684 .matches = {DMI_MATCH(DMI_SYS_VENDOR, "NCR Corporation"),
14685 DMI_MATCH(DMI_PRODUCT_NAME, ""),
14686 },
14687 },
14688 { } /* terminating entry */
14689 },
14690 .hook = quirk_invert_brightness,
14691 },
14692};
14693
c43b5634 14694static struct intel_quirk intel_quirks[] = {
b690e96c
JB
14695 /* Toshiba Protege R-205, S-209 needs pipe A force quirk */
14696 { 0x2592, 0x1179, 0x0001, quirk_pipea_force },
14697
b690e96c
JB
14698 /* ThinkPad T60 needs pipe A force quirk (bug #16494) */
14699 { 0x2782, 0x17aa, 0x201a, quirk_pipea_force },
14700
5f080c0f
VS
14701 /* 830 needs to leave pipe A & dpll A up */
14702 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
14703
b6b5d049
VS
14704 /* 830 needs to leave pipe B & dpll B up */
14705 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipeb_force },
14706
435793df
KP
14707 /* Lenovo U160 cannot use SSC on LVDS */
14708 { 0x0046, 0x17aa, 0x3920, quirk_ssc_force_disable },
070d329a
MAS
14709
14710 /* Sony Vaio Y cannot use SSC on LVDS */
14711 { 0x0046, 0x104d, 0x9076, quirk_ssc_force_disable },
5a15ab5b 14712
be505f64
AH
14713 /* Acer Aspire 5734Z must invert backlight brightness */
14714 { 0x2a42, 0x1025, 0x0459, quirk_invert_brightness },
14715
14716 /* Acer/eMachines G725 */
14717 { 0x2a42, 0x1025, 0x0210, quirk_invert_brightness },
14718
14719 /* Acer/eMachines e725 */
14720 { 0x2a42, 0x1025, 0x0212, quirk_invert_brightness },
14721
14722 /* Acer/Packard Bell NCL20 */
14723 { 0x2a42, 0x1025, 0x034b, quirk_invert_brightness },
14724
14725 /* Acer Aspire 4736Z */
14726 { 0x2a42, 0x1025, 0x0260, quirk_invert_brightness },
0f540c3a
JN
14727
14728 /* Acer Aspire 5336 */
14729 { 0x2a42, 0x1025, 0x048a, quirk_invert_brightness },
2e93a1aa
SD
14730
14731 /* Acer C720 and C720P Chromebooks (Celeron 2955U) have backlights */
14732 { 0x0a06, 0x1025, 0x0a11, quirk_backlight_present },
d4967d8c 14733
dfb3d47b
SD
14734 /* Acer C720 Chromebook (Core i3 4005U) */
14735 { 0x0a16, 0x1025, 0x0a11, quirk_backlight_present },
14736
b2a9601c 14737 /* Apple Macbook 2,1 (Core 2 T7400) */
14738 { 0x27a2, 0x8086, 0x7270, quirk_backlight_present },
14739
d4967d8c
SD
14740 /* Toshiba CB35 Chromebook (Celeron 2955U) */
14741 { 0x0a06, 0x1179, 0x0a88, quirk_backlight_present },
724cb06f
SD
14742
14743 /* HP Chromebook 14 (Celeron 2955U) */
14744 { 0x0a06, 0x103c, 0x21ed, quirk_backlight_present },
cf6f0af9
JN
14745
14746 /* Dell Chromebook 11 */
14747 { 0x0a06, 0x1028, 0x0a35, quirk_backlight_present },
b690e96c
JB
14748};
14749
14750static void intel_init_quirks(struct drm_device *dev)
14751{
14752 struct pci_dev *d = dev->pdev;
14753 int i;
14754
14755 for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
14756 struct intel_quirk *q = &intel_quirks[i];
14757
14758 if (d->device == q->device &&
14759 (d->subsystem_vendor == q->subsystem_vendor ||
14760 q->subsystem_vendor == PCI_ANY_ID) &&
14761 (d->subsystem_device == q->subsystem_device ||
14762 q->subsystem_device == PCI_ANY_ID))
14763 q->hook(dev);
14764 }
5f85f176
EE
14765 for (i = 0; i < ARRAY_SIZE(intel_dmi_quirks); i++) {
14766 if (dmi_check_system(*intel_dmi_quirks[i].dmi_id_list) != 0)
14767 intel_dmi_quirks[i].hook(dev);
14768 }
b690e96c
JB
14769}
14770
9cce37f4
JB
14771/* Disable the VGA plane that we never use */
14772static void i915_disable_vga(struct drm_device *dev)
14773{
14774 struct drm_i915_private *dev_priv = dev->dev_private;
14775 u8 sr1;
766aa1c4 14776 u32 vga_reg = i915_vgacntrl_reg(dev);
9cce37f4 14777
2b37c616 14778 /* WaEnableVGAAccessThroughIOPort:ctg,elk,ilk,snb,ivb,vlv,hsw */
9cce37f4 14779 vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
3fdcf431 14780 outb(SR01, VGA_SR_INDEX);
9cce37f4
JB
14781 sr1 = inb(VGA_SR_DATA);
14782 outb(sr1 | 1<<5, VGA_SR_DATA);
14783 vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
14784 udelay(300);
14785
01f5a626 14786 I915_WRITE(vga_reg, VGA_DISP_DISABLE);
9cce37f4
JB
14787 POSTING_READ(vga_reg);
14788}
14789
f817586c
DV
14790void intel_modeset_init_hw(struct drm_device *dev)
14791{
b6283055 14792 intel_update_cdclk(dev);
a8f78b58 14793 intel_prepare_ddi(dev);
f817586c 14794 intel_init_clock_gating(dev);
8090c6b9 14795 intel_enable_gt_powersave(dev);
f817586c
DV
14796}
14797
79e53945
JB
14798void intel_modeset_init(struct drm_device *dev)
14799{
652c393a 14800 struct drm_i915_private *dev_priv = dev->dev_private;
1fe47785 14801 int sprite, ret;
8cc87b75 14802 enum pipe pipe;
46f297fb 14803 struct intel_crtc *crtc;
79e53945
JB
14804
14805 drm_mode_config_init(dev);
14806
14807 dev->mode_config.min_width = 0;
14808 dev->mode_config.min_height = 0;
14809
019d96cb
DA
14810 dev->mode_config.preferred_depth = 24;
14811 dev->mode_config.prefer_shadow = 1;
14812
25bab385
TU
14813 dev->mode_config.allow_fb_modifiers = true;
14814
e6ecefaa 14815 dev->mode_config.funcs = &intel_mode_funcs;
79e53945 14816
b690e96c
JB
14817 intel_init_quirks(dev);
14818
1fa61106
ED
14819 intel_init_pm(dev);
14820
e3c74757
BW
14821 if (INTEL_INFO(dev)->num_pipes == 0)
14822 return;
14823
69f92f67
LW
14824 /*
14825 * There may be no VBT; and if the BIOS enabled SSC we can
14826 * just keep using it to avoid unnecessary flicker. Whereas if the
14827 * BIOS isn't using it, don't assume it will work even if the VBT
14828 * indicates as much.
14829 */
14830 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)) {
14831 bool bios_lvds_use_ssc = !!(I915_READ(PCH_DREF_CONTROL) &
14832 DREF_SSC1_ENABLE);
14833
14834 if (dev_priv->vbt.lvds_use_ssc != bios_lvds_use_ssc) {
14835 DRM_DEBUG_KMS("SSC %sabled by BIOS, overriding VBT which says %sabled\n",
14836 bios_lvds_use_ssc ? "en" : "dis",
14837 dev_priv->vbt.lvds_use_ssc ? "en" : "dis");
14838 dev_priv->vbt.lvds_use_ssc = bios_lvds_use_ssc;
14839 }
14840 }
14841
e70236a8 14842 intel_init_display(dev);
7c10a2b5 14843 intel_init_audio(dev);
e70236a8 14844
a6c45cf0
CW
14845 if (IS_GEN2(dev)) {
14846 dev->mode_config.max_width = 2048;
14847 dev->mode_config.max_height = 2048;
14848 } else if (IS_GEN3(dev)) {
5e4d6fa7
KP
14849 dev->mode_config.max_width = 4096;
14850 dev->mode_config.max_height = 4096;
79e53945 14851 } else {
a6c45cf0
CW
14852 dev->mode_config.max_width = 8192;
14853 dev->mode_config.max_height = 8192;
79e53945 14854 }
068be561 14855
dc41c154
VS
14856 if (IS_845G(dev) || IS_I865G(dev)) {
14857 dev->mode_config.cursor_width = IS_845G(dev) ? 64 : 512;
14858 dev->mode_config.cursor_height = 1023;
14859 } else if (IS_GEN2(dev)) {
068be561
DL
14860 dev->mode_config.cursor_width = GEN2_CURSOR_WIDTH;
14861 dev->mode_config.cursor_height = GEN2_CURSOR_HEIGHT;
14862 } else {
14863 dev->mode_config.cursor_width = MAX_CURSOR_WIDTH;
14864 dev->mode_config.cursor_height = MAX_CURSOR_HEIGHT;
14865 }
14866
5d4545ae 14867 dev->mode_config.fb_base = dev_priv->gtt.mappable_base;
79e53945 14868
28c97730 14869 DRM_DEBUG_KMS("%d display pipe%s available.\n",
7eb552ae
BW
14870 INTEL_INFO(dev)->num_pipes,
14871 INTEL_INFO(dev)->num_pipes > 1 ? "s" : "");
79e53945 14872
055e393f 14873 for_each_pipe(dev_priv, pipe) {
8cc87b75 14874 intel_crtc_init(dev, pipe);
3bdcfc0c 14875 for_each_sprite(dev_priv, pipe, sprite) {
1fe47785 14876 ret = intel_plane_init(dev, pipe, sprite);
7f1f3851 14877 if (ret)
06da8da2 14878 DRM_DEBUG_KMS("pipe %c sprite %c init failed: %d\n",
1fe47785 14879 pipe_name(pipe), sprite_name(pipe, sprite), ret);
7f1f3851 14880 }
79e53945
JB
14881 }
14882
bfa7df01
VS
14883 intel_update_czclk(dev_priv);
14884 intel_update_cdclk(dev);
14885
e72f9fbf 14886 intel_shared_dpll_init(dev);
ee7b9f93 14887
9cce37f4
JB
14888 /* Just disable it once at startup */
14889 i915_disable_vga(dev);
79e53945 14890 intel_setup_outputs(dev);
11be49eb
CW
14891
14892 /* Just in case the BIOS is doing something questionable. */
7733b49b 14893 intel_fbc_disable(dev_priv);
fa9fa083 14894
6e9f798d 14895 drm_modeset_lock_all(dev);
043e9bda 14896 intel_modeset_setup_hw_state(dev);
6e9f798d 14897 drm_modeset_unlock_all(dev);
46f297fb 14898
d3fcc808 14899 for_each_intel_crtc(dev, crtc) {
eeebeac5
ML
14900 struct intel_initial_plane_config plane_config = {};
14901
46f297fb
JB
14902 if (!crtc->active)
14903 continue;
14904
46f297fb 14905 /*
46f297fb
JB
14906 * Note that reserving the BIOS fb up front prevents us
14907 * from stuffing other stolen allocations like the ring
14908 * on top. This prevents some ugliness at boot time, and
14909 * can even allow for smooth boot transitions if the BIOS
14910 * fb is large enough for the active pipe configuration.
14911 */
eeebeac5
ML
14912 dev_priv->display.get_initial_plane_config(crtc,
14913 &plane_config);
14914
14915 /*
14916 * If the fb is shared between multiple heads, we'll
14917 * just get the first one.
14918 */
14919 intel_find_initial_plane_obj(crtc, &plane_config);
46f297fb 14920 }
2c7111db
CW
14921}
14922
7fad798e
DV
14923static void intel_enable_pipe_a(struct drm_device *dev)
14924{
14925 struct intel_connector *connector;
14926 struct drm_connector *crt = NULL;
14927 struct intel_load_detect_pipe load_detect_temp;
208bf9fd 14928 struct drm_modeset_acquire_ctx *ctx = dev->mode_config.acquire_ctx;
7fad798e
DV
14929
14930 /* We can't just switch on the pipe A, we need to set things up with a
14931 * proper mode and output configuration. As a gross hack, enable pipe A
14932 * by enabling the load detect pipe once. */
3a3371ff 14933 for_each_intel_connector(dev, connector) {
7fad798e
DV
14934 if (connector->encoder->type == INTEL_OUTPUT_ANALOG) {
14935 crt = &connector->base;
14936 break;
14937 }
14938 }
14939
14940 if (!crt)
14941 return;
14942
208bf9fd 14943 if (intel_get_load_detect_pipe(crt, NULL, &load_detect_temp, ctx))
49172fee 14944 intel_release_load_detect_pipe(crt, &load_detect_temp, ctx);
7fad798e
DV
14945}
14946
fa555837
DV
14947static bool
14948intel_check_plane_mapping(struct intel_crtc *crtc)
14949{
7eb552ae
BW
14950 struct drm_device *dev = crtc->base.dev;
14951 struct drm_i915_private *dev_priv = dev->dev_private;
fa555837
DV
14952 u32 reg, val;
14953
7eb552ae 14954 if (INTEL_INFO(dev)->num_pipes == 1)
fa555837
DV
14955 return true;
14956
14957 reg = DSPCNTR(!crtc->plane);
14958 val = I915_READ(reg);
14959
14960 if ((val & DISPLAY_PLANE_ENABLE) &&
14961 (!!(val & DISPPLANE_SEL_PIPE_MASK) == crtc->pipe))
14962 return false;
14963
14964 return true;
14965}
14966
02e93c35
VS
14967static bool intel_crtc_has_encoders(struct intel_crtc *crtc)
14968{
14969 struct drm_device *dev = crtc->base.dev;
14970 struct intel_encoder *encoder;
14971
14972 for_each_encoder_on_crtc(dev, &crtc->base, encoder)
14973 return true;
14974
14975 return false;
14976}
14977
24929352
DV
14978static void intel_sanitize_crtc(struct intel_crtc *crtc)
14979{
14980 struct drm_device *dev = crtc->base.dev;
14981 struct drm_i915_private *dev_priv = dev->dev_private;
fa555837 14982 u32 reg;
24929352 14983
24929352 14984 /* Clear any frame start delays used for debugging left by the BIOS */
6e3c9717 14985 reg = PIPECONF(crtc->config->cpu_transcoder);
24929352
DV
14986 I915_WRITE(reg, I915_READ(reg) & ~PIPECONF_FRAME_START_DELAY_MASK);
14987
d3eaf884 14988 /* restore vblank interrupts to correct state */
9625604c 14989 drm_crtc_vblank_reset(&crtc->base);
d297e103 14990 if (crtc->active) {
f9cd7b88
VS
14991 struct intel_plane *plane;
14992
9625604c 14993 drm_crtc_vblank_on(&crtc->base);
f9cd7b88
VS
14994
14995 /* Disable everything but the primary plane */
14996 for_each_intel_plane_on_crtc(dev, crtc, plane) {
14997 if (plane->base.type == DRM_PLANE_TYPE_PRIMARY)
14998 continue;
14999
15000 plane->disable_plane(&plane->base, &crtc->base);
15001 }
9625604c 15002 }
d3eaf884 15003
24929352 15004 /* We need to sanitize the plane -> pipe mapping first because this will
fa555837
DV
15005 * disable the crtc (and hence change the state) if it is wrong. Note
15006 * that gen4+ has a fixed plane -> pipe mapping. */
15007 if (INTEL_INFO(dev)->gen < 4 && !intel_check_plane_mapping(crtc)) {
24929352
DV
15008 bool plane;
15009
24929352
DV
15010 DRM_DEBUG_KMS("[CRTC:%d] wrong plane connection detected!\n",
15011 crtc->base.base.id);
15012
15013 /* Pipe has the wrong plane attached and the plane is active.
15014 * Temporarily change the plane mapping and disable everything
15015 * ... */
15016 plane = crtc->plane;
b70709a6 15017 to_intel_plane_state(crtc->base.primary->state)->visible = true;
24929352 15018 crtc->plane = !plane;
b17d48e2 15019 intel_crtc_disable_noatomic(&crtc->base);
24929352 15020 crtc->plane = plane;
24929352 15021 }
24929352 15022
7fad798e
DV
15023 if (dev_priv->quirks & QUIRK_PIPEA_FORCE &&
15024 crtc->pipe == PIPE_A && !crtc->active) {
15025 /* BIOS forgot to enable pipe A, this mostly happens after
15026 * resume. Force-enable the pipe to fix this, the update_dpms
15027 * call below we restore the pipe to the right state, but leave
15028 * the required bits on. */
15029 intel_enable_pipe_a(dev);
15030 }
15031
24929352
DV
15032 /* Adjust the state of the output pipe according to whether we
15033 * have active connectors/encoders. */
02e93c35 15034 if (!intel_crtc_has_encoders(crtc))
b17d48e2 15035 intel_crtc_disable_noatomic(&crtc->base);
24929352 15036
53d9f4e9 15037 if (crtc->active != crtc->base.state->active) {
02e93c35 15038 struct intel_encoder *encoder;
24929352
DV
15039
15040 /* This can happen either due to bugs in the get_hw_state
b17d48e2
ML
15041 * functions or because of calls to intel_crtc_disable_noatomic,
15042 * or because the pipe is force-enabled due to the
24929352
DV
15043 * pipe A quirk. */
15044 DRM_DEBUG_KMS("[CRTC:%d] hw state adjusted, was %s, now %s\n",
15045 crtc->base.base.id,
83d65738 15046 crtc->base.state->enable ? "enabled" : "disabled",
24929352
DV
15047 crtc->active ? "enabled" : "disabled");
15048
4be40c98 15049 WARN_ON(drm_atomic_set_mode_for_crtc(crtc->base.state, NULL) < 0);
49d6fa21 15050 crtc->base.state->active = crtc->active;
24929352
DV
15051 crtc->base.enabled = crtc->active;
15052
15053 /* Because we only establish the connector -> encoder ->
15054 * crtc links if something is active, this means the
15055 * crtc is now deactivated. Break the links. connector
15056 * -> encoder links are only establish when things are
15057 * actually up, hence no need to break them. */
15058 WARN_ON(crtc->active);
15059
2d406bb0 15060 for_each_encoder_on_crtc(dev, &crtc->base, encoder)
24929352 15061 encoder->base.crtc = NULL;
24929352 15062 }
c5ab3bc0 15063
a3ed6aad 15064 if (crtc->active || HAS_GMCH_DISPLAY(dev)) {
4cc31489
DV
15065 /*
15066 * We start out with underrun reporting disabled to avoid races.
15067 * For correct bookkeeping mark this on active crtcs.
15068 *
c5ab3bc0
DV
15069 * Also on gmch platforms we dont have any hardware bits to
15070 * disable the underrun reporting. Which means we need to start
15071 * out with underrun reporting disabled also on inactive pipes,
15072 * since otherwise we'll complain about the garbage we read when
15073 * e.g. coming up after runtime pm.
15074 *
4cc31489
DV
15075 * No protection against concurrent access is required - at
15076 * worst a fifo underrun happens which also sets this to false.
15077 */
15078 crtc->cpu_fifo_underrun_disabled = true;
15079 crtc->pch_fifo_underrun_disabled = true;
15080 }
24929352
DV
15081}
15082
15083static void intel_sanitize_encoder(struct intel_encoder *encoder)
15084{
15085 struct intel_connector *connector;
15086 struct drm_device *dev = encoder->base.dev;
873ffe69 15087 bool active = false;
24929352
DV
15088
15089 /* We need to check both for a crtc link (meaning that the
15090 * encoder is active and trying to read from a pipe) and the
15091 * pipe itself being active. */
15092 bool has_active_crtc = encoder->base.crtc &&
15093 to_intel_crtc(encoder->base.crtc)->active;
15094
873ffe69
ML
15095 for_each_intel_connector(dev, connector) {
15096 if (connector->base.encoder != &encoder->base)
15097 continue;
15098
15099 active = true;
15100 break;
15101 }
15102
15103 if (active && !has_active_crtc) {
24929352
DV
15104 DRM_DEBUG_KMS("[ENCODER:%d:%s] has active connectors but no active pipe!\n",
15105 encoder->base.base.id,
8e329a03 15106 encoder->base.name);
24929352
DV
15107
15108 /* Connector is active, but has no active pipe. This is
15109 * fallout from our resume register restoring. Disable
15110 * the encoder manually again. */
15111 if (encoder->base.crtc) {
15112 DRM_DEBUG_KMS("[ENCODER:%d:%s] manually disabled\n",
15113 encoder->base.base.id,
8e329a03 15114 encoder->base.name);
24929352 15115 encoder->disable(encoder);
a62d1497
VS
15116 if (encoder->post_disable)
15117 encoder->post_disable(encoder);
24929352 15118 }
7f1950fb 15119 encoder->base.crtc = NULL;
24929352
DV
15120
15121 /* Inconsistent output/port/pipe state happens presumably due to
15122 * a bug in one of the get_hw_state functions. Or someplace else
15123 * in our code, like the register restore mess on resume. Clamp
15124 * things to off as a safer default. */
3a3371ff 15125 for_each_intel_connector(dev, connector) {
24929352
DV
15126 if (connector->encoder != encoder)
15127 continue;
7f1950fb
EE
15128 connector->base.dpms = DRM_MODE_DPMS_OFF;
15129 connector->base.encoder = NULL;
24929352
DV
15130 }
15131 }
15132 /* Enabled encoders without active connectors will be fixed in
15133 * the crtc fixup. */
15134}
15135
04098753 15136void i915_redisable_vga_power_on(struct drm_device *dev)
0fde901f
KM
15137{
15138 struct drm_i915_private *dev_priv = dev->dev_private;
766aa1c4 15139 u32 vga_reg = i915_vgacntrl_reg(dev);
0fde901f 15140
04098753
ID
15141 if (!(I915_READ(vga_reg) & VGA_DISP_DISABLE)) {
15142 DRM_DEBUG_KMS("Something enabled VGA plane, disabling it\n");
15143 i915_disable_vga(dev);
15144 }
15145}
15146
15147void i915_redisable_vga(struct drm_device *dev)
15148{
15149 struct drm_i915_private *dev_priv = dev->dev_private;
15150
8dc8a27c
PZ
15151 /* This function can be called both from intel_modeset_setup_hw_state or
15152 * at a very early point in our resume sequence, where the power well
15153 * structures are not yet restored. Since this function is at a very
15154 * paranoid "someone might have enabled VGA while we were not looking"
15155 * level, just check if the power well is enabled instead of trying to
15156 * follow the "don't touch the power well if we don't need it" policy
15157 * the rest of the driver uses. */
f458ebbc 15158 if (!intel_display_power_is_enabled(dev_priv, POWER_DOMAIN_VGA))
8dc8a27c
PZ
15159 return;
15160
04098753 15161 i915_redisable_vga_power_on(dev);
0fde901f
KM
15162}
15163
f9cd7b88 15164static bool primary_get_hw_state(struct intel_plane *plane)
98ec7739 15165{
f9cd7b88 15166 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
98ec7739 15167
f9cd7b88 15168 return I915_READ(DSPCNTR(plane->plane)) & DISPLAY_PLANE_ENABLE;
d032ffa0
ML
15169}
15170
f9cd7b88
VS
15171/* FIXME read out full plane state for all planes */
15172static void readout_plane_state(struct intel_crtc *crtc)
d032ffa0 15173{
b26d3ea3 15174 struct drm_plane *primary = crtc->base.primary;
f9cd7b88 15175 struct intel_plane_state *plane_state =
b26d3ea3 15176 to_intel_plane_state(primary->state);
d032ffa0 15177
261a27d1 15178 plane_state->visible =
b26d3ea3
ML
15179 primary_get_hw_state(to_intel_plane(primary));
15180
15181 if (plane_state->visible)
15182 crtc->base.state->plane_mask |= 1 << drm_plane_index(primary);
98ec7739
VS
15183}
15184
30e984df 15185static void intel_modeset_readout_hw_state(struct drm_device *dev)
24929352
DV
15186{
15187 struct drm_i915_private *dev_priv = dev->dev_private;
15188 enum pipe pipe;
24929352
DV
15189 struct intel_crtc *crtc;
15190 struct intel_encoder *encoder;
15191 struct intel_connector *connector;
5358901f 15192 int i;
24929352 15193
d3fcc808 15194 for_each_intel_crtc(dev, crtc) {
b06f8b0d 15195 __drm_atomic_helper_crtc_destroy_state(&crtc->base, crtc->base.state);
6e3c9717 15196 memset(crtc->config, 0, sizeof(*crtc->config));
f7217905 15197 crtc->config->base.crtc = &crtc->base;
3b117c8f 15198
0e8ffe1b 15199 crtc->active = dev_priv->display.get_pipe_config(crtc,
6e3c9717 15200 crtc->config);
24929352 15201
49d6fa21 15202 crtc->base.state->active = crtc->active;
24929352 15203 crtc->base.enabled = crtc->active;
b70709a6 15204
f9cd7b88 15205 readout_plane_state(crtc);
24929352
DV
15206
15207 DRM_DEBUG_KMS("[CRTC:%d] hw state readout: %s\n",
15208 crtc->base.base.id,
15209 crtc->active ? "enabled" : "disabled");
15210 }
15211
5358901f
DV
15212 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
15213 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
15214
3e369b76
ACO
15215 pll->on = pll->get_hw_state(dev_priv, pll,
15216 &pll->config.hw_state);
5358901f 15217 pll->active = 0;
3e369b76 15218 pll->config.crtc_mask = 0;
d3fcc808 15219 for_each_intel_crtc(dev, crtc) {
1e6f2ddc 15220 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll) {
5358901f 15221 pll->active++;
3e369b76 15222 pll->config.crtc_mask |= 1 << crtc->pipe;
1e6f2ddc 15223 }
5358901f 15224 }
5358901f 15225
1e6f2ddc 15226 DRM_DEBUG_KMS("%s hw state readout: crtc_mask 0x%08x, on %i\n",
3e369b76 15227 pll->name, pll->config.crtc_mask, pll->on);
bd2bb1b9 15228
3e369b76 15229 if (pll->config.crtc_mask)
bd2bb1b9 15230 intel_display_power_get(dev_priv, POWER_DOMAIN_PLLS);
5358901f
DV
15231 }
15232
b2784e15 15233 for_each_intel_encoder(dev, encoder) {
24929352
DV
15234 pipe = 0;
15235
15236 if (encoder->get_hw_state(encoder, &pipe)) {
045ac3b5
JB
15237 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
15238 encoder->base.crtc = &crtc->base;
6e3c9717 15239 encoder->get_config(encoder, crtc->config);
24929352
DV
15240 } else {
15241 encoder->base.crtc = NULL;
15242 }
15243
6f2bcceb 15244 DRM_DEBUG_KMS("[ENCODER:%d:%s] hw state readout: %s, pipe %c\n",
24929352 15245 encoder->base.base.id,
8e329a03 15246 encoder->base.name,
24929352 15247 encoder->base.crtc ? "enabled" : "disabled",
6f2bcceb 15248 pipe_name(pipe));
24929352
DV
15249 }
15250
3a3371ff 15251 for_each_intel_connector(dev, connector) {
24929352
DV
15252 if (connector->get_hw_state(connector)) {
15253 connector->base.dpms = DRM_MODE_DPMS_ON;
24929352
DV
15254 connector->base.encoder = &connector->encoder->base;
15255 } else {
15256 connector->base.dpms = DRM_MODE_DPMS_OFF;
15257 connector->base.encoder = NULL;
15258 }
15259 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] hw state readout: %s\n",
15260 connector->base.base.id,
c23cc417 15261 connector->base.name,
24929352
DV
15262 connector->base.encoder ? "enabled" : "disabled");
15263 }
7f4c6284
VS
15264
15265 for_each_intel_crtc(dev, crtc) {
15266 crtc->base.hwmode = crtc->config->base.adjusted_mode;
15267
15268 memset(&crtc->base.mode, 0, sizeof(crtc->base.mode));
15269 if (crtc->base.state->active) {
15270 intel_mode_from_pipe_config(&crtc->base.mode, crtc->config);
15271 intel_mode_from_pipe_config(&crtc->base.state->adjusted_mode, crtc->config);
15272 WARN_ON(drm_atomic_set_mode_for_crtc(crtc->base.state, &crtc->base.mode));
15273
15274 /*
15275 * The initial mode needs to be set in order to keep
15276 * the atomic core happy. It wants a valid mode if the
15277 * crtc's enabled, so we do the above call.
15278 *
15279 * At this point some state updated by the connectors
15280 * in their ->detect() callback has not run yet, so
15281 * no recalculation can be done yet.
15282 *
15283 * Even if we could do a recalculation and modeset
15284 * right now it would cause a double modeset if
15285 * fbdev or userspace chooses a different initial mode.
15286 *
15287 * If that happens, someone indicated they wanted a
15288 * mode change, which means it's safe to do a full
15289 * recalculation.
15290 */
15291 crtc->base.state->mode.private_flags = I915_MODE_FLAG_INHERITED;
9eca6832
VS
15292
15293 drm_calc_timestamping_constants(&crtc->base, &crtc->base.hwmode);
15294 update_scanline_offset(crtc);
7f4c6284
VS
15295 }
15296 }
30e984df
DV
15297}
15298
043e9bda
ML
15299/* Scan out the current hw modeset state,
15300 * and sanitizes it to the current state
15301 */
15302static void
15303intel_modeset_setup_hw_state(struct drm_device *dev)
30e984df
DV
15304{
15305 struct drm_i915_private *dev_priv = dev->dev_private;
15306 enum pipe pipe;
30e984df
DV
15307 struct intel_crtc *crtc;
15308 struct intel_encoder *encoder;
35c95375 15309 int i;
30e984df
DV
15310
15311 intel_modeset_readout_hw_state(dev);
24929352
DV
15312
15313 /* HW state is read out, now we need to sanitize this mess. */
b2784e15 15314 for_each_intel_encoder(dev, encoder) {
24929352
DV
15315 intel_sanitize_encoder(encoder);
15316 }
15317
055e393f 15318 for_each_pipe(dev_priv, pipe) {
24929352
DV
15319 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
15320 intel_sanitize_crtc(crtc);
6e3c9717
ACO
15321 intel_dump_pipe_config(crtc, crtc->config,
15322 "[setup_hw_state]");
24929352 15323 }
9a935856 15324
d29b2f9d
ACO
15325 intel_modeset_update_connector_atomic_state(dev);
15326
35c95375
DV
15327 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
15328 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
15329
15330 if (!pll->on || pll->active)
15331 continue;
15332
15333 DRM_DEBUG_KMS("%s enabled but not in use, disabling\n", pll->name);
15334
15335 pll->disable(dev_priv, pll);
15336 pll->on = false;
15337 }
15338
26e1fe4f 15339 if (IS_VALLEYVIEW(dev))
6eb1a681
VS
15340 vlv_wm_get_hw_state(dev);
15341 else if (IS_GEN9(dev))
3078999f
PB
15342 skl_wm_get_hw_state(dev);
15343 else if (HAS_PCH_SPLIT(dev))
243e6a44 15344 ilk_wm_get_hw_state(dev);
292b990e
ML
15345
15346 for_each_intel_crtc(dev, crtc) {
15347 unsigned long put_domains;
15348
15349 put_domains = modeset_get_crtc_power_domains(&crtc->base);
15350 if (WARN_ON(put_domains))
15351 modeset_put_power_domains(dev_priv, put_domains);
15352 }
15353 intel_display_set_init_power(dev_priv, false);
043e9bda 15354}
7d0bc1ea 15355
043e9bda
ML
15356void intel_display_resume(struct drm_device *dev)
15357{
15358 struct drm_atomic_state *state = drm_atomic_state_alloc(dev);
15359 struct intel_connector *conn;
15360 struct intel_plane *plane;
15361 struct drm_crtc *crtc;
15362 int ret;
f30da187 15363
043e9bda
ML
15364 if (!state)
15365 return;
15366
15367 state->acquire_ctx = dev->mode_config.acquire_ctx;
15368
15369 /* preserve complete old state, including dpll */
15370 intel_atomic_get_shared_dpll_state(state);
15371
15372 for_each_crtc(dev, crtc) {
15373 struct drm_crtc_state *crtc_state =
15374 drm_atomic_get_crtc_state(state, crtc);
15375
15376 ret = PTR_ERR_OR_ZERO(crtc_state);
15377 if (ret)
15378 goto err;
15379
15380 /* force a restore */
15381 crtc_state->mode_changed = true;
45e2b5f6 15382 }
8af6cf88 15383
043e9bda
ML
15384 for_each_intel_plane(dev, plane) {
15385 ret = PTR_ERR_OR_ZERO(drm_atomic_get_plane_state(state, &plane->base));
15386 if (ret)
15387 goto err;
15388 }
15389
15390 for_each_intel_connector(dev, conn) {
15391 ret = PTR_ERR_OR_ZERO(drm_atomic_get_connector_state(state, &conn->base));
15392 if (ret)
15393 goto err;
15394 }
15395
15396 intel_modeset_setup_hw_state(dev);
15397
15398 i915_redisable_vga(dev);
74c090b1 15399 ret = drm_atomic_commit(state);
043e9bda
ML
15400 if (!ret)
15401 return;
15402
15403err:
15404 DRM_ERROR("Restoring old state failed with %i\n", ret);
15405 drm_atomic_state_free(state);
2c7111db
CW
15406}
15407
15408void intel_modeset_gem_init(struct drm_device *dev)
15409{
484b41dd 15410 struct drm_crtc *c;
2ff8fde1 15411 struct drm_i915_gem_object *obj;
e0d6149b 15412 int ret;
484b41dd 15413
ae48434c
ID
15414 mutex_lock(&dev->struct_mutex);
15415 intel_init_gt_powersave(dev);
15416 mutex_unlock(&dev->struct_mutex);
15417
1833b134 15418 intel_modeset_init_hw(dev);
02e792fb
DV
15419
15420 intel_setup_overlay(dev);
484b41dd
JB
15421
15422 /*
15423 * Make sure any fbs we allocated at startup are properly
15424 * pinned & fenced. When we do the allocation it's too early
15425 * for this.
15426 */
70e1e0ec 15427 for_each_crtc(dev, c) {
2ff8fde1
MR
15428 obj = intel_fb_obj(c->primary->fb);
15429 if (obj == NULL)
484b41dd
JB
15430 continue;
15431
e0d6149b
TU
15432 mutex_lock(&dev->struct_mutex);
15433 ret = intel_pin_and_fence_fb_obj(c->primary,
15434 c->primary->fb,
15435 c->primary->state,
91af127f 15436 NULL, NULL);
e0d6149b
TU
15437 mutex_unlock(&dev->struct_mutex);
15438 if (ret) {
484b41dd
JB
15439 DRM_ERROR("failed to pin boot fb on pipe %d\n",
15440 to_intel_crtc(c)->pipe);
66e514c1
DA
15441 drm_framebuffer_unreference(c->primary->fb);
15442 c->primary->fb = NULL;
36750f28 15443 c->primary->crtc = c->primary->state->crtc = NULL;
afd65eb4 15444 update_state_fb(c->primary);
36750f28 15445 c->state->plane_mask &= ~(1 << drm_plane_index(c->primary));
484b41dd
JB
15446 }
15447 }
0962c3c9
VS
15448
15449 intel_backlight_register(dev);
79e53945
JB
15450}
15451
4932e2c3
ID
15452void intel_connector_unregister(struct intel_connector *intel_connector)
15453{
15454 struct drm_connector *connector = &intel_connector->base;
15455
15456 intel_panel_destroy_backlight(connector);
34ea3d38 15457 drm_connector_unregister(connector);
4932e2c3
ID
15458}
15459
79e53945
JB
15460void intel_modeset_cleanup(struct drm_device *dev)
15461{
652c393a 15462 struct drm_i915_private *dev_priv = dev->dev_private;
d9255d57 15463 struct drm_connector *connector;
652c393a 15464
2eb5252e
ID
15465 intel_disable_gt_powersave(dev);
15466
0962c3c9
VS
15467 intel_backlight_unregister(dev);
15468
fd0c0642
DV
15469 /*
15470 * Interrupts and polling as the first thing to avoid creating havoc.
2eb5252e 15471 * Too much stuff here (turning of connectors, ...) would
fd0c0642
DV
15472 * experience fancy races otherwise.
15473 */
2aeb7d3a 15474 intel_irq_uninstall(dev_priv);
eb21b92b 15475
fd0c0642
DV
15476 /*
15477 * Due to the hpd irq storm handling the hotplug work can re-arm the
15478 * poll handlers. Hence disable polling after hpd handling is shut down.
15479 */
f87ea761 15480 drm_kms_helper_poll_fini(dev);
fd0c0642 15481
723bfd70
JB
15482 intel_unregister_dsm_handler();
15483
7733b49b 15484 intel_fbc_disable(dev_priv);
69341a5e 15485
1630fe75
CW
15486 /* flush any delayed tasks or pending work */
15487 flush_scheduled_work();
15488
db31af1d
JN
15489 /* destroy the backlight and sysfs files before encoders/connectors */
15490 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
4932e2c3
ID
15491 struct intel_connector *intel_connector;
15492
15493 intel_connector = to_intel_connector(connector);
15494 intel_connector->unregister(intel_connector);
db31af1d 15495 }
d9255d57 15496
79e53945 15497 drm_mode_config_cleanup(dev);
4d7bb011
DV
15498
15499 intel_cleanup_overlay(dev);
ae48434c
ID
15500
15501 mutex_lock(&dev->struct_mutex);
15502 intel_cleanup_gt_powersave(dev);
15503 mutex_unlock(&dev->struct_mutex);
79e53945
JB
15504}
15505
f1c79df3
ZW
15506/*
15507 * Return which encoder is currently attached for connector.
15508 */
df0e9248 15509struct drm_encoder *intel_best_encoder(struct drm_connector *connector)
79e53945 15510{
df0e9248
CW
15511 return &intel_attached_encoder(connector)->base;
15512}
f1c79df3 15513
df0e9248
CW
15514void intel_connector_attach_encoder(struct intel_connector *connector,
15515 struct intel_encoder *encoder)
15516{
15517 connector->encoder = encoder;
15518 drm_mode_connector_attach_encoder(&connector->base,
15519 &encoder->base);
79e53945 15520}
28d52043
DA
15521
15522/*
15523 * set vga decode state - true == enable VGA decode
15524 */
15525int intel_modeset_vga_set_state(struct drm_device *dev, bool state)
15526{
15527 struct drm_i915_private *dev_priv = dev->dev_private;
a885b3cc 15528 unsigned reg = INTEL_INFO(dev)->gen >= 6 ? SNB_GMCH_CTRL : INTEL_GMCH_CTRL;
28d52043
DA
15529 u16 gmch_ctrl;
15530
75fa041d
CW
15531 if (pci_read_config_word(dev_priv->bridge_dev, reg, &gmch_ctrl)) {
15532 DRM_ERROR("failed to read control word\n");
15533 return -EIO;
15534 }
15535
c0cc8a55
CW
15536 if (!!(gmch_ctrl & INTEL_GMCH_VGA_DISABLE) == !state)
15537 return 0;
15538
28d52043
DA
15539 if (state)
15540 gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
15541 else
15542 gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
75fa041d
CW
15543
15544 if (pci_write_config_word(dev_priv->bridge_dev, reg, gmch_ctrl)) {
15545 DRM_ERROR("failed to write control word\n");
15546 return -EIO;
15547 }
15548
28d52043
DA
15549 return 0;
15550}
c4a1d9e4 15551
c4a1d9e4 15552struct intel_display_error_state {
ff57f1b0
PZ
15553
15554 u32 power_well_driver;
15555
63b66e5b
CW
15556 int num_transcoders;
15557
c4a1d9e4
CW
15558 struct intel_cursor_error_state {
15559 u32 control;
15560 u32 position;
15561 u32 base;
15562 u32 size;
52331309 15563 } cursor[I915_MAX_PIPES];
c4a1d9e4
CW
15564
15565 struct intel_pipe_error_state {
ddf9c536 15566 bool power_domain_on;
c4a1d9e4 15567 u32 source;
f301b1e1 15568 u32 stat;
52331309 15569 } pipe[I915_MAX_PIPES];
c4a1d9e4
CW
15570
15571 struct intel_plane_error_state {
15572 u32 control;
15573 u32 stride;
15574 u32 size;
15575 u32 pos;
15576 u32 addr;
15577 u32 surface;
15578 u32 tile_offset;
52331309 15579 } plane[I915_MAX_PIPES];
63b66e5b
CW
15580
15581 struct intel_transcoder_error_state {
ddf9c536 15582 bool power_domain_on;
63b66e5b
CW
15583 enum transcoder cpu_transcoder;
15584
15585 u32 conf;
15586
15587 u32 htotal;
15588 u32 hblank;
15589 u32 hsync;
15590 u32 vtotal;
15591 u32 vblank;
15592 u32 vsync;
15593 } transcoder[4];
c4a1d9e4
CW
15594};
15595
15596struct intel_display_error_state *
15597intel_display_capture_error_state(struct drm_device *dev)
15598{
fbee40df 15599 struct drm_i915_private *dev_priv = dev->dev_private;
c4a1d9e4 15600 struct intel_display_error_state *error;
63b66e5b
CW
15601 int transcoders[] = {
15602 TRANSCODER_A,
15603 TRANSCODER_B,
15604 TRANSCODER_C,
15605 TRANSCODER_EDP,
15606 };
c4a1d9e4
CW
15607 int i;
15608
63b66e5b
CW
15609 if (INTEL_INFO(dev)->num_pipes == 0)
15610 return NULL;
15611
9d1cb914 15612 error = kzalloc(sizeof(*error), GFP_ATOMIC);
c4a1d9e4
CW
15613 if (error == NULL)
15614 return NULL;
15615
190be112 15616 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
ff57f1b0
PZ
15617 error->power_well_driver = I915_READ(HSW_PWR_WELL_DRIVER);
15618
055e393f 15619 for_each_pipe(dev_priv, i) {
ddf9c536 15620 error->pipe[i].power_domain_on =
f458ebbc
DV
15621 __intel_display_power_is_enabled(dev_priv,
15622 POWER_DOMAIN_PIPE(i));
ddf9c536 15623 if (!error->pipe[i].power_domain_on)
9d1cb914
PZ
15624 continue;
15625
5efb3e28
VS
15626 error->cursor[i].control = I915_READ(CURCNTR(i));
15627 error->cursor[i].position = I915_READ(CURPOS(i));
15628 error->cursor[i].base = I915_READ(CURBASE(i));
c4a1d9e4
CW
15629
15630 error->plane[i].control = I915_READ(DSPCNTR(i));
15631 error->plane[i].stride = I915_READ(DSPSTRIDE(i));
80ca378b 15632 if (INTEL_INFO(dev)->gen <= 3) {
51889b35 15633 error->plane[i].size = I915_READ(DSPSIZE(i));
80ca378b
PZ
15634 error->plane[i].pos = I915_READ(DSPPOS(i));
15635 }
ca291363
PZ
15636 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
15637 error->plane[i].addr = I915_READ(DSPADDR(i));
c4a1d9e4
CW
15638 if (INTEL_INFO(dev)->gen >= 4) {
15639 error->plane[i].surface = I915_READ(DSPSURF(i));
15640 error->plane[i].tile_offset = I915_READ(DSPTILEOFF(i));
15641 }
15642
c4a1d9e4 15643 error->pipe[i].source = I915_READ(PIPESRC(i));
f301b1e1 15644
3abfce77 15645 if (HAS_GMCH_DISPLAY(dev))
f301b1e1 15646 error->pipe[i].stat = I915_READ(PIPESTAT(i));
63b66e5b
CW
15647 }
15648
15649 error->num_transcoders = INTEL_INFO(dev)->num_pipes;
15650 if (HAS_DDI(dev_priv->dev))
15651 error->num_transcoders++; /* Account for eDP. */
15652
15653 for (i = 0; i < error->num_transcoders; i++) {
15654 enum transcoder cpu_transcoder = transcoders[i];
15655
ddf9c536 15656 error->transcoder[i].power_domain_on =
f458ebbc 15657 __intel_display_power_is_enabled(dev_priv,
38cc1daf 15658 POWER_DOMAIN_TRANSCODER(cpu_transcoder));
ddf9c536 15659 if (!error->transcoder[i].power_domain_on)
9d1cb914
PZ
15660 continue;
15661
63b66e5b
CW
15662 error->transcoder[i].cpu_transcoder = cpu_transcoder;
15663
15664 error->transcoder[i].conf = I915_READ(PIPECONF(cpu_transcoder));
15665 error->transcoder[i].htotal = I915_READ(HTOTAL(cpu_transcoder));
15666 error->transcoder[i].hblank = I915_READ(HBLANK(cpu_transcoder));
15667 error->transcoder[i].hsync = I915_READ(HSYNC(cpu_transcoder));
15668 error->transcoder[i].vtotal = I915_READ(VTOTAL(cpu_transcoder));
15669 error->transcoder[i].vblank = I915_READ(VBLANK(cpu_transcoder));
15670 error->transcoder[i].vsync = I915_READ(VSYNC(cpu_transcoder));
c4a1d9e4
CW
15671 }
15672
15673 return error;
15674}
15675
edc3d884
MK
15676#define err_printf(e, ...) i915_error_printf(e, __VA_ARGS__)
15677
c4a1d9e4 15678void
edc3d884 15679intel_display_print_error_state(struct drm_i915_error_state_buf *m,
c4a1d9e4
CW
15680 struct drm_device *dev,
15681 struct intel_display_error_state *error)
15682{
055e393f 15683 struct drm_i915_private *dev_priv = dev->dev_private;
c4a1d9e4
CW
15684 int i;
15685
63b66e5b
CW
15686 if (!error)
15687 return;
15688
edc3d884 15689 err_printf(m, "Num Pipes: %d\n", INTEL_INFO(dev)->num_pipes);
190be112 15690 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
edc3d884 15691 err_printf(m, "PWR_WELL_CTL2: %08x\n",
ff57f1b0 15692 error->power_well_driver);
055e393f 15693 for_each_pipe(dev_priv, i) {
edc3d884 15694 err_printf(m, "Pipe [%d]:\n", i);
ddf9c536
ID
15695 err_printf(m, " Power: %s\n",
15696 error->pipe[i].power_domain_on ? "on" : "off");
edc3d884 15697 err_printf(m, " SRC: %08x\n", error->pipe[i].source);
f301b1e1 15698 err_printf(m, " STAT: %08x\n", error->pipe[i].stat);
edc3d884
MK
15699
15700 err_printf(m, "Plane [%d]:\n", i);
15701 err_printf(m, " CNTR: %08x\n", error->plane[i].control);
15702 err_printf(m, " STRIDE: %08x\n", error->plane[i].stride);
80ca378b 15703 if (INTEL_INFO(dev)->gen <= 3) {
edc3d884
MK
15704 err_printf(m, " SIZE: %08x\n", error->plane[i].size);
15705 err_printf(m, " POS: %08x\n", error->plane[i].pos);
80ca378b 15706 }
4b71a570 15707 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
edc3d884 15708 err_printf(m, " ADDR: %08x\n", error->plane[i].addr);
c4a1d9e4 15709 if (INTEL_INFO(dev)->gen >= 4) {
edc3d884
MK
15710 err_printf(m, " SURF: %08x\n", error->plane[i].surface);
15711 err_printf(m, " TILEOFF: %08x\n", error->plane[i].tile_offset);
c4a1d9e4
CW
15712 }
15713
edc3d884
MK
15714 err_printf(m, "Cursor [%d]:\n", i);
15715 err_printf(m, " CNTR: %08x\n", error->cursor[i].control);
15716 err_printf(m, " POS: %08x\n", error->cursor[i].position);
15717 err_printf(m, " BASE: %08x\n", error->cursor[i].base);
c4a1d9e4 15718 }
63b66e5b
CW
15719
15720 for (i = 0; i < error->num_transcoders; i++) {
1cf84bb6 15721 err_printf(m, "CPU transcoder: %c\n",
63b66e5b 15722 transcoder_name(error->transcoder[i].cpu_transcoder));
ddf9c536
ID
15723 err_printf(m, " Power: %s\n",
15724 error->transcoder[i].power_domain_on ? "on" : "off");
63b66e5b
CW
15725 err_printf(m, " CONF: %08x\n", error->transcoder[i].conf);
15726 err_printf(m, " HTOTAL: %08x\n", error->transcoder[i].htotal);
15727 err_printf(m, " HBLANK: %08x\n", error->transcoder[i].hblank);
15728 err_printf(m, " HSYNC: %08x\n", error->transcoder[i].hsync);
15729 err_printf(m, " VTOTAL: %08x\n", error->transcoder[i].vtotal);
15730 err_printf(m, " VBLANK: %08x\n", error->transcoder[i].vblank);
15731 err_printf(m, " VSYNC: %08x\n", error->transcoder[i].vsync);
15732 }
c4a1d9e4 15733}
e2fcdaa9
VS
15734
15735void intel_modeset_preclose(struct drm_device *dev, struct drm_file *file)
15736{
15737 struct intel_crtc *crtc;
15738
15739 for_each_intel_crtc(dev, crtc) {
15740 struct intel_unpin_work *work;
e2fcdaa9 15741
5e2d7afc 15742 spin_lock_irq(&dev->event_lock);
e2fcdaa9
VS
15743
15744 work = crtc->unpin_work;
15745
15746 if (work && work->event &&
15747 work->event->base.file_priv == file) {
15748 kfree(work->event);
15749 work->event = NULL;
15750 }
15751
5e2d7afc 15752 spin_unlock_irq(&dev->event_lock);
e2fcdaa9
VS
15753 }
15754}